blob: bc4278c24b1606d5e87d13301c88b7b99df83cdc [file] [log] [blame]
Misha Brukman8c02c1c2004-07-27 23:29:16 +00001//===- PowerPCInstrInfo.td - The PowerPC Instruction Set -----*- tablegen -*-=//
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000010// This file describes the subset of the 32-bit PowerPC instruction set, as used
11// by the PowerPC instruction selector.
Misha Brukman5dfe3a92004-06-21 16:55:25 +000012//
13//===----------------------------------------------------------------------===//
14
Misha Brukman28791dd2004-08-02 16:54:54 +000015include "PowerPCInstrFormats.td"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000016
Chris Lattner47f01f12005-09-08 19:50:41 +000017//===----------------------------------------------------------------------===//
18// Selection DAG Type Constraint definitions.
19//
Chris Lattnerb85c64c2005-09-08 23:17:26 +000020// Note that the semantics of these constraints are hard coded into tblgen. To
21// modify or add constraints, you have to hack tblgen.
Chris Lattner47f01f12005-09-08 19:50:41 +000022//
23
24class SDTypeConstraint<int opnum> {
25 int OperandNum = opnum;
26}
27
28// SDTCisVT - The specified operand has exactly this VT.
29class SDTCisVT <int OpNum, ValueType vt> : SDTypeConstraint<OpNum> {
30 ValueType VT = vt;
31}
32
33// SDTCisInt - The specified operand is has integer type.
34class SDTCisInt<int OpNum> : SDTypeConstraint<OpNum>;
35
36// SDTCisFP - The specified operand is has floating point type.
37class SDTCisFP <int OpNum> : SDTypeConstraint<OpNum>;
38
39// SDTCisSameAs - The two specified operands have identical types.
40class SDTCisSameAs<int OpNum, int OtherOp> : SDTypeConstraint<OpNum> {
41 int OtherOperandNum = OtherOp;
42}
43
44// SDTCisVTSmallerThanOp - The specified operand is a VT SDNode, and its type is
45// smaller than the 'Other' operand.
46class SDTCisVTSmallerThanOp<int OpNum, int OtherOp> : SDTypeConstraint<OpNum> {
47 int OtherOperandNum = OtherOp;
48}
49
50//===----------------------------------------------------------------------===//
51// Selection DAG Type Profile definitions.
52//
53// These use the constraints defined above to describe the type requirements of
54// the various nodes. These are not hard coded into tblgen, allowing targets to
55// add their own if needed.
56//
57
58// SDTypeProfile - This profile describes the type requirements of a Selection
59// DAG node.
60class SDTypeProfile<int numresults, int numoperands,
61 list<SDTypeConstraint> constraints> {
62 int NumResults = numresults;
63 int NumOperands = numoperands;
64 list<SDTypeConstraint> Constraints = constraints;
65}
66
67// Builtin profiles.
Chris Lattner0648ccf2005-09-28 22:38:27 +000068def SDTImm : SDTypeProfile<1, 0, [SDTCisInt<0>]>; // for 'imm'.
69def SDTVT : SDTypeProfile<1, 0, [SDTCisVT<0, OtherVT>]>; // for 'vt'
70def SDTIntBinOp : SDTypeProfile<1, 2, [ // add, and, or, xor, udiv, etc.
Chris Lattner47f01f12005-09-08 19:50:41 +000071 SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, SDTCisInt<0>
72]>;
Chris Lattner0648ccf2005-09-28 22:38:27 +000073def SDTFPBinOp : SDTypeProfile<1, 2, [ // fadd, fmul, etc.
74 SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, SDTCisFP<0>
75]>;
Chris Lattner47f01f12005-09-08 19:50:41 +000076def SDTIntUnaryOp : SDTypeProfile<1, 1, [ // ctlz
77 SDTCisSameAs<0, 1>, SDTCisInt<0>
78]>;
Chris Lattner67ab1182005-09-29 23:34:24 +000079def SDTFPUnaryOp : SDTypeProfile<1, 1, [ // fneg, fsqrt, etc
80 SDTCisSameAs<0, 1>, SDTCisFP<0>
81]>;
Chris Lattner47f01f12005-09-08 19:50:41 +000082def SDTExtInreg : SDTypeProfile<1, 2, [ // sext_inreg
83 SDTCisSameAs<0, 1>, SDTCisInt<0>, SDTCisVT<2, OtherVT>,
84 SDTCisVTSmallerThanOp<2, 1>
85]>;
86
Chris Lattner6bcf1b72005-09-28 18:27:58 +000087//===----------------------------------------------------------------------===//
88// Selection DAG Node Properties.
89//
90// Note: These are hard coded into tblgen.
91//
92class SDNodeProperty;
Chris Lattnera5cac6f2005-09-28 20:58:39 +000093def SDNPCommutative : SDNodeProperty; // X op Y == Y op X
94def SDNPAssociative : SDNodeProperty; // (X op Y) op Z == X op (Y op Z)
Chris Lattner47f01f12005-09-08 19:50:41 +000095
96//===----------------------------------------------------------------------===//
97// Selection DAG Node definitions.
98//
Chris Lattner6bcf1b72005-09-28 18:27:58 +000099class SDNode<string opcode, SDTypeProfile typeprof,
100 list<SDNodeProperty> props = [], string sdclass = "SDNode"> {
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000101 string Opcode = opcode;
102 string SDClass = sdclass;
Chris Lattner6bcf1b72005-09-28 18:27:58 +0000103 list<SDNodeProperty> Properties = props;
Chris Lattner47f01f12005-09-08 19:50:41 +0000104 SDTypeProfile TypeProfile = typeprof;
Chris Lattner6159fb22005-09-02 22:35:53 +0000105}
106
Chris Lattner218a15d2005-09-02 21:18:00 +0000107def set;
Chris Lattnere147ceb2005-09-03 01:28:40 +0000108def node;
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000109
Chris Lattner6bcf1b72005-09-28 18:27:58 +0000110def imm : SDNode<"ISD::Constant" , SDTImm , [], "ConstantSDNode">;
111def vt : SDNode<"ISD::VALUETYPE" , SDTVT , [], "VTSDNode">;
Chris Lattner0648ccf2005-09-28 22:38:27 +0000112def add : SDNode<"ISD::ADD" , SDTIntBinOp ,
113 [SDNPCommutative, SDNPAssociative]>;
114def sub : SDNode<"ISD::SUB" , SDTIntBinOp>;
115def mul : SDNode<"ISD::MUL" , SDTIntBinOp,
116 [SDNPCommutative, SDNPAssociative]>;
117def mulhs : SDNode<"ISD::MULHS" , SDTIntBinOp, [SDNPCommutative]>;
118def mulhu : SDNode<"ISD::MULHU" , SDTIntBinOp, [SDNPCommutative]>;
119def sdiv : SDNode<"ISD::SDIV" , SDTIntBinOp>;
120def udiv : SDNode<"ISD::UDIV" , SDTIntBinOp>;
121def srem : SDNode<"ISD::SREM" , SDTIntBinOp>;
122def urem : SDNode<"ISD::UREM" , SDTIntBinOp>;
Chris Lattner67ab1182005-09-29 23:34:24 +0000123def srl : SDNode<"ISD::SRL" , SDTIntBinOp>;
124def sra : SDNode<"ISD::SRA" , SDTIntBinOp>;
125def shl : SDNode<"ISD::SHL" , SDTIntBinOp>;
Chris Lattnera5cac6f2005-09-28 20:58:39 +0000126def and : SDNode<"ISD::AND" , SDTIntBinOp,
127 [SDNPCommutative, SDNPAssociative]>;
128def or : SDNode<"ISD::OR" , SDTIntBinOp,
129 [SDNPCommutative, SDNPAssociative]>;
130def xor : SDNode<"ISD::XOR" , SDTIntBinOp,
131 [SDNPCommutative, SDNPAssociative]>;
Chris Lattner0648ccf2005-09-28 22:38:27 +0000132def fadd : SDNode<"ISD::FADD" , SDTFPBinOp, [SDNPCommutative]>;
133def fsub : SDNode<"ISD::FSUB" , SDTFPBinOp>;
134def fmul : SDNode<"ISD::FMUL" , SDTFPBinOp, [SDNPCommutative]>;
135def fdiv : SDNode<"ISD::FDIV" , SDTFPBinOp>;
136def frem : SDNode<"ISD::FREM" , SDTFPBinOp>;
Chris Lattner67ab1182005-09-29 23:34:24 +0000137def fabs : SDNode<"ISD::FABS" , SDTFPUnaryOp>;
138def fneg : SDNode<"ISD::FNEG" , SDTFPUnaryOp>;
139def fsqrt : SDNode<"ISD::FSQRT" , SDTFPUnaryOp>;
Chris Lattner0648ccf2005-09-28 22:38:27 +0000140
Chris Lattner47f01f12005-09-08 19:50:41 +0000141def sext_inreg : SDNode<"ISD::SIGN_EXTEND_INREG", SDTExtInreg>;
142def ctlz : SDNode<"ISD::CTLZ" , SDTIntUnaryOp>;
143
Chris Lattner2eb25172005-09-09 00:39:56 +0000144//===----------------------------------------------------------------------===//
145// Selection DAG Node Transformation Functions.
146//
147// This mechanism allows targets to manipulate nodes in the output DAG once a
148// match has been formed. This is typically used to manipulate immediate
149// values.
150//
151class SDNodeXForm<SDNode opc, code xformFunction> {
152 SDNode Opcode = opc;
153 code XFormFunction = xformFunction;
154}
155
156def NOOP_SDNodeXForm : SDNodeXForm<imm, [{}]>;
157
Chris Lattner47f01f12005-09-08 19:50:41 +0000158
159//===----------------------------------------------------------------------===//
160// Selection DAG Pattern Fragments.
161//
Chris Lattner2eb25172005-09-09 00:39:56 +0000162// Pattern fragments are reusable chunks of dags that match specific things.
163// They can take arguments and have C++ predicates that control whether they
164// match. They are intended to make the patterns for common instructions more
165// compact and readable.
166//
Chris Lattner6159fb22005-09-02 22:35:53 +0000167
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000168/// PatFrag - Represents a pattern fragment. This can match something on the
169/// DAG, frame a single node to multiply nested other fragments.
170///
Chris Lattner2eb25172005-09-09 00:39:56 +0000171class PatFrag<dag ops, dag frag, code pred = [{}],
172 SDNodeXForm xform = NOOP_SDNodeXForm> {
Chris Lattnere147ceb2005-09-03 01:28:40 +0000173 dag Operands = ops;
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000174 dag Fragment = frag;
175 code Predicate = pred;
Chris Lattner2eb25172005-09-09 00:39:56 +0000176 SDNodeXForm OperandTransform = xform;
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000177}
Chris Lattner3e63ead2005-09-08 17:33:10 +0000178
179// PatLeaf's are pattern fragments that have no operands. This is just a helper
180// to define immediates and other common things concisely.
Chris Lattner2eb25172005-09-09 00:39:56 +0000181class PatLeaf<dag frag, code pred = [{}], SDNodeXForm xform = NOOP_SDNodeXForm>
Chris Lattner3e63ead2005-09-08 17:33:10 +0000182 : PatFrag<(ops), frag, pred, xform>;
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000183
184// Leaf fragments.
185
Chris Lattnere147ceb2005-09-03 01:28:40 +0000186def immAllOnes : PatLeaf<(imm), [{ return N->isAllOnesValue(); }]>;
187def immZero : PatLeaf<(imm), [{ return N->isNullValue(); }]>;
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000188
Chris Lattnere147ceb2005-09-03 01:28:40 +0000189def vtInt : PatLeaf<(vt), [{ return MVT::isInteger(N->getVT()); }]>;
190def vtFP : PatLeaf<(vt), [{ return MVT::isFloatingPoint(N->getVT()); }]>;
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000191
192// Other helper fragments.
193
Chris Lattnere147ceb2005-09-03 01:28:40 +0000194def not : PatFrag<(ops node:$in), (xor node:$in, immAllOnes)>;
195def ineg : PatFrag<(ops node:$in), (sub immZero, node:$in)>;
196
Chris Lattner2eb25172005-09-09 00:39:56 +0000197//===----------------------------------------------------------------------===//
198// Selection DAG Pattern Support.
199//
200// Patterns are what are actually matched against the target-flavored
201// instruction selection DAG. Instructions defined by the target implicitly
202// define patterns in most cases, but patterns can also be explicitly added when
203// an operation is defined by a sequence of instructions (e.g. loading a large
204// immediate value on RISC targets that do not support immediates as large as
205// their GPRs).
206//
207
208class Pattern<dag patternToMatch, list<dag> resultInstrs> {
209 dag PatternToMatch = patternToMatch;
210 list<dag> ResultInstrs = resultInstrs;
211}
212
213// Pat - A simple (but common) form of a pattern, which produces a simple result
214// not needing a full list.
215class Pat<dag pattern, dag result> : Pattern<pattern, [result]>;
Chris Lattner47f01f12005-09-08 19:50:41 +0000216
Chris Lattner47f01f12005-09-08 19:50:41 +0000217//===----------------------------------------------------------------------===//
Chris Lattner2eb25172005-09-09 00:39:56 +0000218// PowerPC specific transformation functions and pattern fragments.
219//
220def LO16 : SDNodeXForm<imm, [{
221 // Transformation function: get the low 16 bits.
222 return getI32Imm((unsigned short)N->getValue());
223}]>;
224
225def HI16 : SDNodeXForm<imm, [{
226 // Transformation function: shift the immediate value down into the low bits.
227 return getI32Imm((unsigned)N->getValue() >> 16);
228}]>;
Chris Lattner3e63ead2005-09-08 17:33:10 +0000229
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000230def HA16 : SDNodeXForm<imm, [{
231 // Transformation function: shift the immediate value down into the low bits.
232 signed int Val = N->getValue();
233 return getI32Imm((Val - (signed short)Val) >> 16);
234}]>;
235
236
Chris Lattner3e63ead2005-09-08 17:33:10 +0000237def immSExt16 : PatLeaf<(imm), [{
238 // immSExt16 predicate - True if the immediate fits in a 16-bit sign extended
239 // field. Used by instructions like 'addi'.
240 return (int)N->getValue() == (short)N->getValue();
241}]>;
Chris Lattnerbfde0802005-09-08 17:40:49 +0000242def immZExt16 : PatLeaf<(imm), [{
243 // immZExt16 predicate - True if the immediate fits in a 16-bit zero extended
244 // field. Used by instructions like 'ori'.
245 return (unsigned)N->getValue() == (unsigned short)N->getValue();
Chris Lattner2eb25172005-09-09 00:39:56 +0000246}], LO16>;
247
Chris Lattner3e63ead2005-09-08 17:33:10 +0000248def imm16Shifted : PatLeaf<(imm), [{
249 // imm16Shifted predicate - True if only bits in the top 16-bits of the
250 // immediate are set. Used by instructions like 'addis'.
251 return ((unsigned)N->getValue() & 0xFFFF0000U) == (unsigned)N->getValue();
Chris Lattner2eb25172005-09-09 00:39:56 +0000252}], HI16>;
Chris Lattner3e63ead2005-09-08 17:33:10 +0000253
Chris Lattnerbfde0802005-09-08 17:40:49 +0000254/*
255// Example of a legalize expander: Only for PPC64.
256def : Expander<(set i64:$dst, (fp_to_sint f64:$src)),
257 [(set f64:$tmp , (FCTIDZ f64:$src)),
258 (set i32:$tmpFI, (CreateNewFrameIndex 8, 8)),
259 (store f64:$tmp, i32:$tmpFI),
260 (set i64:$dst, (load i32:$tmpFI))],
261 Subtarget_PPC64>;
262*/
Chris Lattner3e63ead2005-09-08 17:33:10 +0000263
Chris Lattner47f01f12005-09-08 19:50:41 +0000264//===----------------------------------------------------------------------===//
265// PowerPC Flag Definitions.
266
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000267class isPPC64 { bit PPC64 = 1; }
268class isVMX { bit VMX = 1; }
Chris Lattner883059f2005-04-19 05:15:18 +0000269class isDOT {
270 list<Register> Defs = [CR0];
271 bit RC = 1;
272}
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000273
Chris Lattner47f01f12005-09-08 19:50:41 +0000274
275
276//===----------------------------------------------------------------------===//
277// PowerPC Operand Definitions.
Chris Lattner7bb424f2004-08-14 23:27:29 +0000278
Chris Lattner4345a4a2005-09-14 20:53:05 +0000279def u5imm : Operand<i32> {
Nate Begemanc3306122004-08-21 05:56:39 +0000280 let PrintMethod = "printU5ImmOperand";
281}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000282def u6imm : Operand<i32> {
Nate Begeman07aada82004-08-30 02:28:06 +0000283 let PrintMethod = "printU6ImmOperand";
284}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000285def s16imm : Operand<i32> {
Nate Begemaned428532004-09-04 05:00:00 +0000286 let PrintMethod = "printS16ImmOperand";
287}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000288def u16imm : Operand<i32> {
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000289 let PrintMethod = "printU16ImmOperand";
290}
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000291def target : Operand<i32> {
292 let PrintMethod = "printBranchOperand";
293}
294def piclabel: Operand<i32> {
295 let PrintMethod = "printPICLabel";
296}
Nate Begemaned428532004-09-04 05:00:00 +0000297def symbolHi: Operand<i32> {
298 let PrintMethod = "printSymbolHi";
299}
300def symbolLo: Operand<i32> {
301 let PrintMethod = "printSymbolLo";
302}
Nate Begemanadeb43d2005-07-20 22:42:00 +0000303def crbitm: Operand<i8> {
304 let PrintMethod = "printcrbitm";
305}
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000306
Chris Lattner47f01f12005-09-08 19:50:41 +0000307
308
309//===----------------------------------------------------------------------===//
310// PowerPC Instruction Definitions.
311
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000312// Pseudo-instructions:
Chris Lattner45fcb8f2005-08-18 23:25:33 +0000313def PHI : Pseudo<(ops variable_ops), "; PHI">;
Chris Lattner47f01f12005-09-08 19:50:41 +0000314
Nate Begemanb816f022004-10-07 22:30:03 +0000315let isLoad = 1 in {
Chris Lattner43ef1312005-09-14 21:10:24 +0000316def ADJCALLSTACKDOWN : Pseudo<(ops u16imm:$amt), "; ADJCALLSTACKDOWN">;
317def ADJCALLSTACKUP : Pseudo<(ops u16imm:$amt), "; ADJCALLSTACKUP">;
Nate Begemanb816f022004-10-07 22:30:03 +0000318}
Chris Lattner2b544002005-08-24 23:08:16 +0000319def IMPLICIT_DEF_GPR : Pseudo<(ops GPRC:$rD), "; $rD = IMPLICIT_DEF_GPRC">;
Chris Lattner919c0322005-10-01 01:35:02 +0000320def IMPLICIT_DEF_F8 : Pseudo<(ops F8RC:$rD), "; %rD = IMPLICIT_DEF_F8">;
321def IMPLICIT_DEF_F4 : Pseudo<(ops F4RC:$rD), "; %rD = IMPLICIT_DEF_F4">;
Chris Lattner7a823bd2005-02-15 20:26:49 +0000322
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000323// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded by the
324// scheduler into a branch sequence.
325let usesCustomDAGSchedInserter = 1 in { // Expanded by the scheduler.
326 def SELECT_CC_Int : Pseudo<(ops GPRC:$dst, CRRC:$cond, GPRC:$T, GPRC:$F,
327 i32imm:$BROPC), "; SELECT_CC PSEUDO!">;
Chris Lattner919c0322005-10-01 01:35:02 +0000328 def SELECT_CC_F4 : Pseudo<(ops F4RC:$dst, CRRC:$cond, F4RC:$T, F4RC:$F,
329 i32imm:$BROPC), "; SELECT_CC PSEUDO!">;
330 def SELECT_CC_F8 : Pseudo<(ops F8RC:$dst, CRRC:$cond, F8RC:$T, F8RC:$F,
Chris Lattner218a15d2005-09-02 21:18:00 +0000331 i32imm:$BROPC), "; SELECT_CC PSEUDO!">;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000332}
333
334
Chris Lattner47f01f12005-09-08 19:50:41 +0000335let isTerminator = 1 in {
336 let isReturn = 1 in
337 def BLR : XLForm_2_ext<19, 16, 20, 0, 0, (ops), "blr">;
338 def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (ops), "bctr">;
339}
340
Chris Lattner7a823bd2005-02-15 20:26:49 +0000341let Defs = [LR] in
342 def MovePCtoLR : Pseudo<(ops piclabel:$label), "bl $label">;
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000343
Misha Brukmanb2edb442004-06-28 18:23:35 +0000344let isBranch = 1, isTerminator = 1 in {
Chris Lattner43ef1312005-09-14 21:10:24 +0000345 def COND_BRANCH : Pseudo<(ops CRRC:$crS, u16imm:$opc,
346 target:$true, target:$false),
Chris Lattner45fcb8f2005-08-18 23:25:33 +0000347 "; COND_BRANCH">;
Chris Lattnera611ab72005-04-19 05:00:59 +0000348 def B : IForm<18, 0, 0, (ops target:$func), "b $func">;
349//def BA : IForm<18, 1, 0, (ops target:$func), "ba $func">;
350 def BL : IForm<18, 0, 1, (ops target:$func), "bl $func">;
351//def BLA : IForm<18, 1, 1, (ops target:$func), "bla $func">;
Chris Lattnerdd998852004-11-22 23:07:01 +0000352
Misha Brukman4ad7d1b2004-08-09 17:24:04 +0000353 // FIXME: 4*CR# needs to be added to the BI field!
354 // This will only work for CR0 as it stands now
Nate Begeman6718f112005-08-26 04:11:42 +0000355 def BLT : BForm<16, 0, 0, 12, 0, (ops CRRC:$crS, target:$block),
Chris Lattnere3f1c972005-08-26 23:42:05 +0000356 "blt $crS, $block">;
Nate Begeman6718f112005-08-26 04:11:42 +0000357 def BLE : BForm<16, 0, 0, 4, 1, (ops CRRC:$crS, target:$block),
Chris Lattnere3f1c972005-08-26 23:42:05 +0000358 "ble $crS, $block">;
Nate Begeman6718f112005-08-26 04:11:42 +0000359 def BEQ : BForm<16, 0, 0, 12, 2, (ops CRRC:$crS, target:$block),
Chris Lattnere3f1c972005-08-26 23:42:05 +0000360 "beq $crS, $block">;
Nate Begeman6718f112005-08-26 04:11:42 +0000361 def BGE : BForm<16, 0, 0, 4, 0, (ops CRRC:$crS, target:$block),
Chris Lattnere3f1c972005-08-26 23:42:05 +0000362 "bge $crS, $block">;
Nate Begeman6718f112005-08-26 04:11:42 +0000363 def BGT : BForm<16, 0, 0, 12, 1, (ops CRRC:$crS, target:$block),
Chris Lattnere3f1c972005-08-26 23:42:05 +0000364 "bgt $crS, $block">;
Nate Begeman6718f112005-08-26 04:11:42 +0000365 def BNE : BForm<16, 0, 0, 4, 2, (ops CRRC:$crS, target:$block),
Chris Lattnere3f1c972005-08-26 23:42:05 +0000366 "bne $crS, $block">;
Misha Brukmanb2edb442004-06-28 18:23:35 +0000367}
368
Chris Lattnerfc879282005-05-15 20:11:44 +0000369let isCall = 1,
Misha Brukman5fa2b022004-06-29 23:37:36 +0000370 // All calls clobber the non-callee saved registers...
Misha Brukmanc661c302004-06-30 22:00:45 +0000371 Defs = [R0,R2,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,
372 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
Chris Lattner1f24df62005-08-22 22:32:13 +0000373 LR,CTR,
Misha Brukmanc661c302004-06-30 22:00:45 +0000374 CR0,CR1,CR5,CR6,CR7] in {
375 // Convenient aliases for call instructions
Chris Lattner45fcb8f2005-08-18 23:25:33 +0000376 def CALLpcrel : IForm<18, 0, 1, (ops target:$func, variable_ops), "bl $func">;
377 def CALLindirect : XLForm_2_ext<19, 528, 20, 0, 1,
378 (ops variable_ops), "bctrl">;
Misha Brukman5fa2b022004-06-29 23:37:36 +0000379}
380
Nate Begeman07aada82004-08-30 02:28:06 +0000381// D-Form instructions. Most instructions that perform an operation on a
382// register and an immediate are of this type.
383//
Nate Begemanb816f022004-10-07 22:30:03 +0000384let isLoad = 1 in {
Nate Begeman2497e632005-07-21 20:44:43 +0000385def LBZ : DForm_1<34, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000386 "lbz $rD, $disp($rA)">;
Nate Begeman2497e632005-07-21 20:44:43 +0000387def LHA : DForm_1<42, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000388 "lha $rD, $disp($rA)">;
Nate Begeman2497e632005-07-21 20:44:43 +0000389def LHZ : DForm_1<40, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000390 "lhz $rD, $disp($rA)">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000391def LMW : DForm_1<46, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000392 "lmw $rD, $disp($rA)">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000393def LWZ : DForm_1<32, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000394 "lwz $rD, $disp($rA)">;
Nate Begeman2497e632005-07-21 20:44:43 +0000395def LWZU : DForm_1<35, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
Misha Brukman145a5a32004-11-15 21:20:09 +0000396 "lwzu $rD, $disp($rA)">;
Nate Begemanb816f022004-10-07 22:30:03 +0000397}
Chris Lattner57226fb2005-04-19 04:59:28 +0000398def ADDI : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Chris Lattner3e63ead2005-09-08 17:33:10 +0000399 "addi $rD, $rA, $imm",
400 [(set GPRC:$rD, (add GPRC:$rA, immSExt16:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000401def ADDIC : DForm_2<12, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Chris Lattner3e63ead2005-09-08 17:33:10 +0000402 "addic $rD, $rA, $imm",
403 []>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000404def ADDICo : DForm_2<13, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Chris Lattner3e63ead2005-09-08 17:33:10 +0000405 "addic. $rD, $rA, $imm",
406 []>;
Nate Begeman2497e632005-07-21 20:44:43 +0000407def ADDIS : DForm_2<15, (ops GPRC:$rD, GPRC:$rA, symbolHi:$imm),
Chris Lattner3e63ead2005-09-08 17:33:10 +0000408 "addis $rD, $rA, $imm",
409 [(set GPRC:$rD, (add GPRC:$rA, imm16Shifted:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000410def LA : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, symbolLo:$sym),
Chris Lattner3e63ead2005-09-08 17:33:10 +0000411 "la $rD, $sym($rA)",
412 []>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000413def MULLI : DForm_2< 7, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Chris Lattner3e63ead2005-09-08 17:33:10 +0000414 "mulli $rD, $rA, $imm",
415 [(set GPRC:$rD, (mul GPRC:$rA, immSExt16:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000416def SUBFIC : DForm_2< 8, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Chris Lattner3e63ead2005-09-08 17:33:10 +0000417 "subfic $rD, $rA, $imm",
Chris Lattnere0255742005-09-28 22:47:06 +0000418 [(set GPRC:$rD, (sub immSExt16:$imm, GPRC:$rA))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000419def LI : DForm_2_r0<14, (ops GPRC:$rD, s16imm:$imm),
Chris Lattner3e63ead2005-09-08 17:33:10 +0000420 "li $rD, $imm",
421 [(set GPRC:$rD, immSExt16:$imm)]>;
Nate Begeman2497e632005-07-21 20:44:43 +0000422def LIS : DForm_2_r0<15, (ops GPRC:$rD, symbolHi:$imm),
Chris Lattner3e63ead2005-09-08 17:33:10 +0000423 "lis $rD, $imm",
424 [(set GPRC:$rD, imm16Shifted:$imm)]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000425let isStore = 1 in {
Chris Lattner57226fb2005-04-19 04:59:28 +0000426def STMW : DForm_3<47, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000427 "stmw $rS, $disp($rA)">;
Nate Begeman2497e632005-07-21 20:44:43 +0000428def STB : DForm_3<38, (ops GPRC:$rS, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000429 "stb $rS, $disp($rA)">;
Nate Begeman2497e632005-07-21 20:44:43 +0000430def STH : DForm_3<44, (ops GPRC:$rS, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000431 "sth $rS, $disp($rA)">;
Nate Begeman2497e632005-07-21 20:44:43 +0000432def STW : DForm_3<36, (ops GPRC:$rS, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000433 "stw $rS, $disp($rA)">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000434def STWU : DForm_3<37, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000435 "stwu $rS, $disp($rA)">;
Nate Begemanb816f022004-10-07 22:30:03 +0000436}
Chris Lattner57226fb2005-04-19 04:59:28 +0000437def ANDIo : DForm_4<28, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Chris Lattnerbfde0802005-09-08 17:40:49 +0000438 "andi. $dst, $src1, $src2",
439 []>, isDOT;
Chris Lattner57226fb2005-04-19 04:59:28 +0000440def ANDISo : DForm_4<29, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Chris Lattnerbfde0802005-09-08 17:40:49 +0000441 "andis. $dst, $src1, $src2",
442 []>, isDOT;
Chris Lattner57226fb2005-04-19 04:59:28 +0000443def ORI : DForm_4<24, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Chris Lattnerbfde0802005-09-08 17:40:49 +0000444 "ori $dst, $src1, $src2",
Chris Lattnerc36d0652005-09-14 18:18:39 +0000445 [(set GPRC:$dst, (or GPRC:$src1, immZExt16:$src2))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000446def ORIS : DForm_4<25, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Chris Lattnerbfde0802005-09-08 17:40:49 +0000447 "oris $dst, $src1, $src2",
Chris Lattnerc36d0652005-09-14 18:18:39 +0000448 [(set GPRC:$dst, (or GPRC:$src1, imm16Shifted:$src2))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000449def XORI : DForm_4<26, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Chris Lattnerbfde0802005-09-08 17:40:49 +0000450 "xori $dst, $src1, $src2",
Chris Lattnerc36d0652005-09-14 18:18:39 +0000451 [(set GPRC:$dst, (xor GPRC:$src1, immZExt16:$src2))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000452def XORIS : DForm_4<27, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Chris Lattnerbfde0802005-09-08 17:40:49 +0000453 "xoris $dst, $src1, $src2",
Chris Lattner4345a4a2005-09-14 20:53:05 +0000454 [(set GPRC:$dst, (xor GPRC:$src1, imm16Shifted:$src2))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000455def NOP : DForm_4_zero<24, (ops), "nop">;
456def CMPI : DForm_5<11, (ops CRRC:$crD, i1imm:$L, GPRC:$rA, s16imm:$imm),
Nate Begemaned428532004-09-04 05:00:00 +0000457 "cmpi $crD, $L, $rA, $imm">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000458def CMPWI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
Nate Begemaned428532004-09-04 05:00:00 +0000459 "cmpwi $crD, $rA, $imm">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000460def CMPDI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
461 "cmpdi $crD, $rA, $imm">, isPPC64;
462def CMPLI : DForm_6<10, (ops CRRC:$dst, i1imm:$size, GPRC:$src1, u16imm:$src2),
Nate Begemaned428532004-09-04 05:00:00 +0000463 "cmpli $dst, $size, $src1, $src2">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000464def CMPLWI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
Nate Begeman6b3dc552004-08-29 22:45:13 +0000465 "cmplwi $dst, $src1, $src2">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000466def CMPLDI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
467 "cmpldi $dst, $src1, $src2">, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000468let isLoad = 1 in {
Chris Lattner919c0322005-10-01 01:35:02 +0000469def LFS : DForm_8<48, (ops F4RC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000470 "lfs $rD, $disp($rA)">;
Chris Lattner919c0322005-10-01 01:35:02 +0000471def LFD : DForm_8<50, (ops F8RC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000472 "lfd $rD, $disp($rA)">;
Nate Begemanb816f022004-10-07 22:30:03 +0000473}
474let isStore = 1 in {
Chris Lattner919c0322005-10-01 01:35:02 +0000475def STFS : DForm_9<52, (ops F4RC:$rS, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000476 "stfs $rS, $disp($rA)">;
Chris Lattner919c0322005-10-01 01:35:02 +0000477def STFD : DForm_9<54, (ops F8RC:$rS, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000478 "stfd $rS, $disp($rA)">;
Nate Begemanb816f022004-10-07 22:30:03 +0000479}
Nate Begemaned428532004-09-04 05:00:00 +0000480
481// DS-Form instructions. Load/Store instructions available in PPC-64
482//
Nate Begemanb816f022004-10-07 22:30:03 +0000483let isLoad = 1 in {
Chris Lattner57226fb2005-04-19 04:59:28 +0000484def LWA : DSForm_1<58, 2, (ops GPRC:$rT, s16imm:$DS, GPRC:$rA),
485 "lwa $rT, $DS($rA)">, isPPC64;
486def LD : DSForm_2<58, 0, (ops GPRC:$rT, s16imm:$DS, GPRC:$rA),
487 "ld $rT, $DS($rA)">, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000488}
489let isStore = 1 in {
Chris Lattner57226fb2005-04-19 04:59:28 +0000490def STD : DSForm_2<62, 0, (ops GPRC:$rT, s16imm:$DS, GPRC:$rA),
491 "std $rT, $DS($rA)">, isPPC64;
492def STDU : DSForm_2<62, 1, (ops GPRC:$rT, s16imm:$DS, GPRC:$rA),
493 "stdu $rT, $DS($rA)">, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000494}
Nate Begemanc3306122004-08-21 05:56:39 +0000495
Nate Begeman07aada82004-08-30 02:28:06 +0000496// X-Form instructions. Most instructions that perform an operation on a
497// register and another register are of this type.
498//
Nate Begemanb816f022004-10-07 22:30:03 +0000499let isLoad = 1 in {
Chris Lattnere19d0b12005-04-19 04:51:30 +0000500def LBZX : XForm_1<31, 87, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begemanc3306122004-08-21 05:56:39 +0000501 "lbzx $dst, $base, $index">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000502def LHAX : XForm_1<31, 343, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begemanc3306122004-08-21 05:56:39 +0000503 "lhax $dst, $base, $index">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000504def LHZX : XForm_1<31, 279, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begemanc3306122004-08-21 05:56:39 +0000505 "lhzx $dst, $base, $index">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000506def LWAX : XForm_1<31, 341, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
507 "lwax $dst, $base, $index">, isPPC64;
508def LWZX : XForm_1<31, 23, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begemanc3306122004-08-21 05:56:39 +0000509 "lwzx $dst, $base, $index">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000510def LDX : XForm_1<31, 21, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
511 "ldx $dst, $base, $index">, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000512}
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000513def NAND : XForm_6<31, 476, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
514 "nand $rA, $rS, $rB",
515 [(set GPRC:$rA, (not (and GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000516def AND : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000517 "and $rA, $rS, $rB",
Chris Lattnerc36d0652005-09-14 18:18:39 +0000518 [(set GPRC:$rA, (and GPRC:$rS, GPRC:$rB))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000519def ANDo : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000520 "and. $rA, $rS, $rB",
521 []>, isDOT;
Chris Lattner883059f2005-04-19 05:15:18 +0000522def ANDC : XForm_6<31, 60, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000523 "andc $rA, $rS, $rB",
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000524 [(set GPRC:$rA, (and GPRC:$rS, (not GPRC:$rB)))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000525def OR : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000526 "or $rA, $rS, $rB",
Chris Lattnerc36d0652005-09-14 18:18:39 +0000527 [(set GPRC:$rA, (or GPRC:$rS, GPRC:$rB))]>;
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000528def NOR : XForm_6<31, 124, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
529 "nor $rA, $rS, $rB",
530 [(set GPRC:$rA, (not (or GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000531def ORo : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000532 "or. $rA, $rS, $rB",
533 []>, isDOT;
Chris Lattner883059f2005-04-19 05:15:18 +0000534def ORC : XForm_6<31, 412, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000535 "orc $rA, $rS, $rB",
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000536 [(set GPRC:$rA, (or GPRC:$rS, (not GPRC:$rB)))]>;
537def EQV : XForm_6<31, 284, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
538 "eqv $rA, $rS, $rB",
Chris Lattnerc36d0652005-09-14 18:18:39 +0000539 [(set GPRC:$rA, (not (xor GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000540def XOR : XForm_6<31, 316, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
541 "xor $rA, $rS, $rB",
Chris Lattnerc36d0652005-09-14 18:18:39 +0000542 [(set GPRC:$rA, (xor GPRC:$rS, GPRC:$rB))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000543def SLD : XForm_6<31, 27, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000544 "sld $rA, $rS, $rB",
545 []>, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000546def SLW : XForm_6<31, 24, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000547 "slw $rA, $rS, $rB",
Chris Lattner67ab1182005-09-29 23:34:24 +0000548 [(set GPRC:$rA, (shl GPRC:$rS, GPRC:$rB))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000549def SRD : XForm_6<31, 539, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000550 "srd $rA, $rS, $rB",
551 []>, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000552def SRW : XForm_6<31, 536, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000553 "srw $rA, $rS, $rB",
Chris Lattner67ab1182005-09-29 23:34:24 +0000554 [(set GPRC:$rA, (srl GPRC:$rS, GPRC:$rB))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000555def SRAD : XForm_6<31, 794, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000556 "srad $rA, $rS, $rB",
557 []>, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000558def SRAW : XForm_6<31, 792, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000559 "sraw $rA, $rS, $rB",
Chris Lattner67ab1182005-09-29 23:34:24 +0000560 [(set GPRC:$rA, (sra GPRC:$rS, GPRC:$rB))]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000561let isStore = 1 in {
Chris Lattnere19d0b12005-04-19 04:51:30 +0000562def STBX : XForm_8<31, 215, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000563 "stbx $rS, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000564def STHX : XForm_8<31, 407, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000565 "sthx $rS, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000566def STWX : XForm_8<31, 151, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000567 "stwx $rS, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000568def STWUX : XForm_8<31, 183, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000569 "stwux $rS, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000570def STDX : XForm_8<31, 149, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
571 "stdx $rS, $rA, $rB">, isPPC64;
572def STDUX : XForm_8<31, 181, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
573 "stdux $rS, $rA, $rB">, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000574}
Chris Lattner883059f2005-04-19 05:15:18 +0000575def SRAWI : XForm_10<31, 824, (ops GPRC:$rA, GPRC:$rS, u5imm:$SH),
Chris Lattner67ab1182005-09-29 23:34:24 +0000576 "srawi $rA, $rS, $SH",
577 [(set GPRC:$rA, (sra GPRC:$rS, imm:$SH))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000578def CNTLZW : XForm_11<31, 26, (ops GPRC:$rA, GPRC:$rS),
Chris Lattner6159fb22005-09-02 22:35:53 +0000579 "cntlzw $rA, $rS",
580 [(set GPRC:$rA, (ctlz GPRC:$rS))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000581def EXTSB : XForm_11<31, 954, (ops GPRC:$rA, GPRC:$rS),
Chris Lattner6159fb22005-09-02 22:35:53 +0000582 "extsb $rA, $rS",
583 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i8))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000584def EXTSH : XForm_11<31, 922, (ops GPRC:$rA, GPRC:$rS),
Chris Lattner6159fb22005-09-02 22:35:53 +0000585 "extsh $rA, $rS",
586 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i16))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000587def EXTSW : XForm_11<31, 986, (ops GPRC:$rA, GPRC:$rS),
Chris Lattner6159fb22005-09-02 22:35:53 +0000588 "extsw $rA, $rS",
589 []>, isPPC64;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000590def CMP : XForm_16<31, 0, (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB),
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000591 "cmp $crD, $long, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000592def CMPL : XForm_16<31, 32, (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB),
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000593 "cmpl $crD, $long, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000594def CMPW : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000595 "cmpw $crD, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000596def CMPD : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
597 "cmpd $crD, $rA, $rB">, isPPC64;
598def CMPLW : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000599 "cmplw $crD, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000600def CMPLD : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
601 "cmpld $crD, $rA, $rB">, isPPC64;
Chris Lattner919c0322005-10-01 01:35:02 +0000602//def FCMPO : XForm_17<63, 32, (ops CRRC:$crD, FPRC:$fA, FPRC:$fB),
603// "fcmpo $crD, $fA, $fB">;
604def FCMPUS : XForm_17<63, 0, (ops CRRC:$crD, F4RC:$fA, F4RC:$fB),
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000605 "fcmpu $crD, $fA, $fB">;
Chris Lattner919c0322005-10-01 01:35:02 +0000606def FCMPUD : XForm_17<63, 0, (ops CRRC:$crD, F8RC:$fA, F8RC:$fB),
607 "fcmpu $crD, $fA, $fB">;
608
Nate Begemanb816f022004-10-07 22:30:03 +0000609let isLoad = 1 in {
Chris Lattner919c0322005-10-01 01:35:02 +0000610def LFSX : XForm_25<31, 535, (ops F4RC:$dst, GPRC:$base, GPRC:$index),
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000611 "lfsx $dst, $base, $index">;
Chris Lattner919c0322005-10-01 01:35:02 +0000612def LFDX : XForm_25<31, 599, (ops F8RC:$dst, GPRC:$base, GPRC:$index),
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000613 "lfdx $dst, $base, $index">;
Nate Begemanb816f022004-10-07 22:30:03 +0000614}
Chris Lattner919c0322005-10-01 01:35:02 +0000615def FCFID : XForm_26<63, 846, (ops F8RC:$frD, F8RC:$frB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000616 "fcfid $frD, $frB",
617 []>, isPPC64;
Chris Lattner919c0322005-10-01 01:35:02 +0000618def FCTIDZ : XForm_26<63, 815, (ops F8RC:$frD, F8RC:$frB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000619 "fctidz $frD, $frB",
620 []>, isPPC64;
Chris Lattner919c0322005-10-01 01:35:02 +0000621def FCTIWZ : XForm_26<63, 15, (ops F8RC:$frD, F8RC:$frB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000622 "fctiwz $frD, $frB",
623 []>;
Chris Lattner919c0322005-10-01 01:35:02 +0000624def FRSP : XForm_26<63, 12, (ops F4RC:$frD, F8RC:$frB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000625 "frsp $frD, $frB",
626 []>;
Chris Lattner919c0322005-10-01 01:35:02 +0000627def FSQRT : XForm_26<63, 22, (ops F8RC:$frD, F8RC:$frB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000628 "fsqrt $frD, $frB",
Chris Lattner919c0322005-10-01 01:35:02 +0000629 [(set F8RC:$frD, (fsqrt F8RC:$frB))]>;
630def FSQRTS : XForm_26<59, 22, (ops F4RC:$frD, F4RC:$frB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000631 "fsqrts $frD, $frB",
632 []>;
Chris Lattner919c0322005-10-01 01:35:02 +0000633
634/// FMR is split into 3 versions, one for 4/8 byte FP, and one for extending.
635def FMRS : XForm_26<63, 72, (ops F4RC:$frD, F4RC:$frB),
636 "fmr $frD, $frB",
637 []>; // (set F4RC:$frD, F4RC:$frB)
638def FMRD : XForm_26<63, 72, (ops F8RC:$frD, F8RC:$frB),
639 "fmr $frD, $frB",
640 []>; // (set F8RC:$frD, F8RC:$frB)
641def FMRSD : XForm_26<63, 72, (ops F8RC:$frD, F4RC:$frB),
642 "fmr $frD, $frB",
643 []>; // (set F8RC:$frD, (fpextend F4RC:$frB))
644
645// These are artificially split into two different forms, for 4/8 byte FP.
646def FABSS : XForm_26<63, 264, (ops F4RC:$frD, F4RC:$frB),
647 "fabs $frD, $frB",
648 [(set F4RC:$frD, (fabs F4RC:$frB))]>;
649def FABSD : XForm_26<63, 264, (ops F8RC:$frD, F8RC:$frB),
650 "fabs $frD, $frB",
651 [(set F8RC:$frD, (fabs F8RC:$frB))]>;
652def FNABSS : XForm_26<63, 136, (ops F4RC:$frD, F4RC:$frB),
653 "fnabs $frD, $frB",
654 [(set F4RC:$frD, (fneg (fabs F4RC:$frB)))]>;
655def FNABSD : XForm_26<63, 136, (ops F8RC:$frD, F8RC:$frB),
656 "fnabs $frD, $frB",
657 [(set F8RC:$frD, (fneg (fabs F8RC:$frB)))]>;
658def FNEGS : XForm_26<63, 40, (ops F4RC:$frD, F4RC:$frB),
659 "fneg $frD, $frB",
660 [(set F4RC:$frD, (fneg F4RC:$frB))]>;
661def FNEGD : XForm_26<63, 40, (ops F8RC:$frD, F8RC:$frB),
662 "fneg $frD, $frB",
663 [(set F8RC:$frD, (fneg F8RC:$frB))]>;
664
Nate Begemanadeb43d2005-07-20 22:42:00 +0000665
Nate Begemanb816f022004-10-07 22:30:03 +0000666let isStore = 1 in {
Chris Lattner919c0322005-10-01 01:35:02 +0000667def STFSX : XForm_28<31, 663, (ops F4RC:$frS, GPRC:$rA, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000668 "stfsx $frS, $rA, $rB">;
Chris Lattner919c0322005-10-01 01:35:02 +0000669def STFDX : XForm_28<31, 727, (ops F8RC:$frS, GPRC:$rA, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000670 "stfdx $frS, $rA, $rB">;
Nate Begemanb816f022004-10-07 22:30:03 +0000671}
Nate Begeman6b3dc552004-08-29 22:45:13 +0000672
Nate Begeman07aada82004-08-30 02:28:06 +0000673// XL-Form instructions. condition register logical ops.
674//
Chris Lattnere19d0b12005-04-19 04:51:30 +0000675def MCRF : XLForm_3<19, 0, (ops CRRC:$BF, CRRC:$BFA),
Nate Begeman7bfba7d2005-04-14 09:45:08 +0000676 "mcrf $BF, $BFA">;
Nate Begeman07aada82004-08-30 02:28:06 +0000677
678// XFX-Form instructions. Instructions that deal with SPRs
679//
Misha Brukmanda8d96d2004-10-23 06:05:49 +0000680// Note that although LR should be listed as `8' and CTR as `9' in the SPR
681// field, the manual lists the groups of bits as [5-9] = 0, [0-4] = 8 or 9
682// which means the SPR value needs to be multiplied by a factor of 32.
Chris Lattner5035cef2005-04-19 04:40:07 +0000683def MFCTR : XFXForm_1_ext<31, 339, 288, (ops GPRC:$rT), "mfctr $rT">;
684def MFLR : XFXForm_1_ext<31, 339, 256, (ops GPRC:$rT), "mflr $rT">;
685def MFCR : XFXForm_3<31, 19, (ops GPRC:$rT), "mfcr $rT">;
Chris Lattner28b9cc22005-08-26 22:05:54 +0000686def MTCRF : XFXForm_5<31, 144, (ops crbitm:$FXM, GPRC:$rS),
Nate Begeman7af02482005-04-12 07:04:16 +0000687 "mtcrf $FXM, $rS">;
Nate Begeman394cd132005-08-08 20:04:52 +0000688def MFOCRF : XFXForm_5a<31, 19, (ops GPRC:$rT, crbitm:$FXM),
689 "mfcr $rT, $FXM">;
Chris Lattner5035cef2005-04-19 04:40:07 +0000690def MTCTR : XFXForm_7_ext<31, 467, 288, (ops GPRC:$rS), "mtctr $rS">;
691def MTLR : XFXForm_7_ext<31, 467, 256, (ops GPRC:$rS), "mtlr $rS">;
Nate Begeman07aada82004-08-30 02:28:06 +0000692
Nate Begeman07aada82004-08-30 02:28:06 +0000693// XS-Form instructions. Just 'sradi'
694//
Chris Lattner883059f2005-04-19 05:15:18 +0000695def SRADI : XSForm_1<31, 413, (ops GPRC:$rA, GPRC:$rS, u6imm:$SH),
Chris Lattner5035cef2005-04-19 04:40:07 +0000696 "sradi $rA, $rS, $SH">, isPPC64;
Nate Begeman07aada82004-08-30 02:28:06 +0000697
698// XO-Form instructions. Arithmetic instructions that can set overflow bit
699//
Chris Lattner14522e32005-04-19 05:21:30 +0000700def ADD : XOForm_1<31, 266, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000701 "add $rT, $rA, $rB",
702 [(set GPRC:$rT, (add GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000703def ADDC : XOForm_1<31, 10, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000704 "addc $rT, $rA, $rB",
705 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000706def ADDE : XOForm_1<31, 138, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000707 "adde $rT, $rA, $rB",
708 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000709def DIVD : XOForm_1<31, 489, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000710 "divd $rT, $rA, $rB",
711 []>, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000712def DIVDU : XOForm_1<31, 457, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000713 "divdu $rT, $rA, $rB",
714 []>, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000715def DIVW : XOForm_1<31, 491, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000716 "divw $rT, $rA, $rB",
717 [(set GPRC:$rT, (sdiv GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000718def DIVWU : XOForm_1<31, 459, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000719 "divwu $rT, $rA, $rB",
720 [(set GPRC:$rT, (udiv GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000721def MULHW : XOForm_1<31, 75, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000722 "mulhw $rT, $rA, $rB",
723 [(set GPRC:$rT, (mulhs GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000724def MULHWU : XOForm_1<31, 11, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000725 "mulhwu $rT, $rA, $rB",
726 [(set GPRC:$rT, (mulhu GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000727def MULLD : XOForm_1<31, 233, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000728 "mulld $rT, $rA, $rB",
729 []>, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000730def MULLW : XOForm_1<31, 235, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000731 "mullw $rT, $rA, $rB",
732 [(set GPRC:$rT, (mul GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000733def SUBF : XOForm_1<31, 40, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000734 "subf $rT, $rA, $rB",
735 [(set GPRC:$rT, (sub GPRC:$rB, GPRC:$rA))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000736def SUBFC : XOForm_1<31, 8, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000737 "subfc $rT, $rA, $rB",
738 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000739def SUBFE : XOForm_1<31, 136, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000740 "subfe $rT, $rA, $rB",
741 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000742def ADDME : XOForm_3<31, 234, 0, (ops GPRC:$rT, GPRC:$rA),
Chris Lattnerd1cdc702005-09-08 17:01:54 +0000743 "addme $rT, $rA",
744 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000745def ADDZE : XOForm_3<31, 202, 0, (ops GPRC:$rT, GPRC:$rA),
Chris Lattnerd1cdc702005-09-08 17:01:54 +0000746 "addze $rT, $rA",
747 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000748def NEG : XOForm_3<31, 104, 0, (ops GPRC:$rT, GPRC:$rA),
Chris Lattnerd1cdc702005-09-08 17:01:54 +0000749 "neg $rT, $rA",
750 [(set GPRC:$rT, (ineg GPRC:$rA))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000751def SUBFZE : XOForm_3<31, 200, 0, (ops GPRC:$rT, GPRC:$rA),
Chris Lattnerd1cdc702005-09-08 17:01:54 +0000752 "subfze $rT, $rA",
753 []>;
Nate Begeman07aada82004-08-30 02:28:06 +0000754
755// A-Form instructions. Most of the instructions executed in the FPU are of
756// this type.
757//
Chris Lattner14522e32005-04-19 05:21:30 +0000758def FMADD : AForm_1<63, 29,
Chris Lattner919c0322005-10-01 01:35:02 +0000759 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000760 "fmadd $FRT, $FRA, $FRC, $FRB",
Chris Lattner919c0322005-10-01 01:35:02 +0000761 [(set F8RC:$FRT, (fadd (fmul F8RC:$FRA, F8RC:$FRC),
762 F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000763def FMADDS : AForm_1<59, 29,
Chris Lattner919c0322005-10-01 01:35:02 +0000764 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000765 "fmadds $FRT, $FRA, $FRC, $FRB",
766 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000767def FMSUB : AForm_1<63, 28,
Chris Lattner919c0322005-10-01 01:35:02 +0000768 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000769 "fmsub $FRT, $FRA, $FRC, $FRB",
Chris Lattner919c0322005-10-01 01:35:02 +0000770 [(set F8RC:$FRT, (fsub (fmul F8RC:$FRA, F8RC:$FRC),
771 F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000772def FMSUBS : AForm_1<59, 28,
Chris Lattner919c0322005-10-01 01:35:02 +0000773 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000774 "fmsubs $FRT, $FRA, $FRC, $FRB",
775 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000776def FNMADD : AForm_1<63, 31,
Chris Lattner919c0322005-10-01 01:35:02 +0000777 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000778 "fnmadd $FRT, $FRA, $FRC, $FRB",
Chris Lattner919c0322005-10-01 01:35:02 +0000779 [(set F8RC:$FRT, (fneg (fadd (fmul F8RC:$FRA, F8RC:$FRC),
780 F8RC:$FRB)))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000781def FNMADDS : AForm_1<59, 31,
Chris Lattner919c0322005-10-01 01:35:02 +0000782 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000783 "fnmadds $FRT, $FRA, $FRC, $FRB",
784 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000785def FNMSUB : AForm_1<63, 30,
Chris Lattner919c0322005-10-01 01:35:02 +0000786 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000787 "fnmsub $FRT, $FRA, $FRC, $FRB",
Chris Lattner919c0322005-10-01 01:35:02 +0000788 [(set F8RC:$FRT, (fneg (fsub (fmul F8RC:$FRA, F8RC:$FRC),
789 F8RC:$FRB)))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000790def FNMSUBS : AForm_1<59, 30,
Chris Lattner919c0322005-10-01 01:35:02 +0000791 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000792 "fnmsubs $FRT, $FRA, $FRC, $FRB",
793 []>;
Chris Lattner919c0322005-10-01 01:35:02 +0000794// FSEL is artificially split into 4 and 8-byte forms.
795def FSELD : AForm_1<63, 23,
796 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
797 "fsel $FRT, $FRA, $FRC, $FRB",
798 []>;
799def FSELS : AForm_1<63, 23,
800 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000801 "fsel $FRT, $FRA, $FRC, $FRB",
802 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000803def FADD : AForm_2<63, 21,
Chris Lattner919c0322005-10-01 01:35:02 +0000804 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000805 "fadd $FRT, $FRA, $FRB",
Chris Lattner919c0322005-10-01 01:35:02 +0000806 [(set F8RC:$FRT, (fadd F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000807def FADDS : AForm_2<59, 21,
Chris Lattner919c0322005-10-01 01:35:02 +0000808 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000809 "fadds $FRT, $FRA, $FRB",
810 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000811def FDIV : AForm_2<63, 18,
Chris Lattner919c0322005-10-01 01:35:02 +0000812 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000813 "fdiv $FRT, $FRA, $FRB",
Chris Lattner919c0322005-10-01 01:35:02 +0000814 [(set F8RC:$FRT, (fdiv F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000815def FDIVS : AForm_2<59, 18,
Chris Lattner919c0322005-10-01 01:35:02 +0000816 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000817 "fdivs $FRT, $FRA, $FRB",
818 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000819def FMUL : AForm_3<63, 25,
Chris Lattner919c0322005-10-01 01:35:02 +0000820 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000821 "fmul $FRT, $FRA, $FRB",
Chris Lattner919c0322005-10-01 01:35:02 +0000822 [(set F8RC:$FRT, (fmul F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000823def FMULS : AForm_3<59, 25,
Chris Lattner919c0322005-10-01 01:35:02 +0000824 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000825 "fmuls $FRT, $FRA, $FRB",
826 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000827def FSUB : AForm_2<63, 20,
Chris Lattner919c0322005-10-01 01:35:02 +0000828 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000829 "fsub $FRT, $FRA, $FRB",
Chris Lattner919c0322005-10-01 01:35:02 +0000830 [(set F8RC:$FRT, (fsub F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000831def FSUBS : AForm_2<59, 20,
Chris Lattner919c0322005-10-01 01:35:02 +0000832 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000833 "fsubs $FRT, $FRA, $FRB",
834 []>;
Nate Begeman07aada82004-08-30 02:28:06 +0000835
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000836// M-Form instructions. rotate and mask instructions.
837//
Chris Lattner043870d2005-09-09 18:17:41 +0000838let isTwoAddress = 1, isCommutable = 1 in {
839// RLWIMI can be commuted if the rotate amount is zero.
Chris Lattner14522e32005-04-19 05:21:30 +0000840def RLWIMI : MForm_2<20,
Nate Begeman2d4c98d2004-10-16 20:43:38 +0000841 (ops GPRC:$rA, GPRC:$rSi, GPRC:$rS, u5imm:$SH, u5imm:$MB,
842 u5imm:$ME), "rlwimi $rA, $rS, $SH, $MB, $ME">;
843}
Chris Lattner14522e32005-04-19 05:21:30 +0000844def RLWINM : MForm_2<21,
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000845 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
846 "rlwinm $rA, $rS, $SH, $MB, $ME">;
Chris Lattner14522e32005-04-19 05:21:30 +0000847def RLWINMo : MForm_2<21,
Nate Begeman9f833d32005-04-12 00:10:02 +0000848 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Chris Lattner14522e32005-04-19 05:21:30 +0000849 "rlwinm. $rA, $rS, $SH, $MB, $ME">, isDOT;
850def RLWNM : MForm_2<23,
Nate Begemancd08e4c2005-04-09 20:09:12 +0000851 (ops GPRC:$rA, GPRC:$rS, GPRC:$rB, u5imm:$MB, u5imm:$ME),
852 "rlwnm $rA, $rS, $rB, $MB, $ME">;
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000853
854// MD-Form instructions. 64 bit rotate instructions.
855//
Chris Lattner14522e32005-04-19 05:21:30 +0000856def RLDICL : MDForm_1<30, 0,
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000857 (ops GPRC:$rA, GPRC:$rS, u6imm:$SH, u6imm:$MB),
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000858 "rldicl $rA, $rS, $SH, $MB">, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000859def RLDICR : MDForm_1<30, 1,
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000860 (ops GPRC:$rA, GPRC:$rS, u6imm:$SH, u6imm:$ME),
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000861 "rldicr $rA, $rS, $SH, $ME">, isPPC64;
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000862
Chris Lattner2eb25172005-09-09 00:39:56 +0000863//===----------------------------------------------------------------------===//
864// PowerPC Instruction Patterns
865//
866
Chris Lattner30e21a42005-09-26 22:20:16 +0000867// Arbitrary immediate support. Implement in terms of LIS/ORI.
868def : Pat<(i32 imm:$imm),
869 (ORI (LIS (HI16 imm:$imm)), (LO16 imm:$imm))>;
Chris Lattner91da8622005-09-28 17:13:15 +0000870
871// Implement the 'not' operation with the NOR instruction.
872def NOT : Pat<(not GPRC:$in),
873 (NOR GPRC:$in, GPRC:$in)>;
874
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000875// ADD an arbitrary immediate.
876def : Pat<(add GPRC:$in, imm:$imm),
877 (ADDIS (ADDI GPRC:$in, (LO16 imm:$imm)), (HA16 imm:$imm))>;
878// OR an arbitrary immediate.
Chris Lattner2eb25172005-09-09 00:39:56 +0000879def : Pat<(or GPRC:$in, imm:$imm),
880 (ORIS (ORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000881// XOR an arbitrary immediate.
Chris Lattner2eb25172005-09-09 00:39:56 +0000882def : Pat<(xor GPRC:$in, imm:$imm),
883 (XORIS (XORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
884
Chris Lattnerea874f32005-09-24 00:41:58 +0000885
Chris Lattnercfc828a2005-09-28 18:10:51 +0000886
Chris Lattnerea874f32005-09-24 00:41:58 +0000887// Same as above, but using a temporary. FIXME: implement temporaries :)
Chris Lattner4ac85b32005-09-15 21:44:00 +0000888/*
Chris Lattnerc36d0652005-09-14 18:18:39 +0000889def : Pattern<(xor GPRC:$in, imm:$imm),
890 [(set GPRC:$tmp, (XORI GPRC:$in, (LO16 imm:$imm))),
891 (XORIS GPRC:$tmp, (HI16 imm:$imm))]>;
Chris Lattner4ac85b32005-09-15 21:44:00 +0000892*/
Chris Lattnerc36d0652005-09-14 18:18:39 +0000893
894
Chris Lattner2eb25172005-09-09 00:39:56 +0000895//===----------------------------------------------------------------------===//
896// PowerPCInstrInfo Definition
897//
Chris Lattnerbe686a82004-12-16 16:31:57 +0000898def PowerPCInstrInfo : InstrInfo {
899 let PHIInst = PHI;
900
901 let TSFlagsFields = [ "VMX", "PPC64" ];
902 let TSFlagsShifts = [ 0, 1 ];
903
904 let isLittleEndianEncoding = 1;
905}
Chris Lattner2eb25172005-09-09 00:39:56 +0000906