blob: 705fcea76aed9d08c5ccd4fdb0c076de41db35a8 [file] [log] [blame]
Misha Brukman8c02c1c2004-07-27 23:29:16 +00001//===- PowerPCInstrInfo.td - The PowerPC Instruction Set -----*- tablegen -*-=//
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000010// This file describes the subset of the 32-bit PowerPC instruction set, as used
11// by the PowerPC instruction selector.
Misha Brukman5dfe3a92004-06-21 16:55:25 +000012//
13//===----------------------------------------------------------------------===//
14
Misha Brukman28791dd2004-08-02 16:54:54 +000015include "PowerPCInstrFormats.td"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000016
Chris Lattner47f01f12005-09-08 19:50:41 +000017//===----------------------------------------------------------------------===//
18// Selection DAG Type Constraint definitions.
19//
Chris Lattnerb85c64c2005-09-08 23:17:26 +000020// Note that the semantics of these constraints are hard coded into tblgen. To
21// modify or add constraints, you have to hack tblgen.
Chris Lattner47f01f12005-09-08 19:50:41 +000022//
23
24class SDTypeConstraint<int opnum> {
25 int OperandNum = opnum;
26}
27
28// SDTCisVT - The specified operand has exactly this VT.
29class SDTCisVT <int OpNum, ValueType vt> : SDTypeConstraint<OpNum> {
30 ValueType VT = vt;
31}
32
33// SDTCisInt - The specified operand is has integer type.
34class SDTCisInt<int OpNum> : SDTypeConstraint<OpNum>;
35
36// SDTCisFP - The specified operand is has floating point type.
37class SDTCisFP <int OpNum> : SDTypeConstraint<OpNum>;
38
39// SDTCisSameAs - The two specified operands have identical types.
40class SDTCisSameAs<int OpNum, int OtherOp> : SDTypeConstraint<OpNum> {
41 int OtherOperandNum = OtherOp;
42}
43
44// SDTCisVTSmallerThanOp - The specified operand is a VT SDNode, and its type is
45// smaller than the 'Other' operand.
46class SDTCisVTSmallerThanOp<int OpNum, int OtherOp> : SDTypeConstraint<OpNum> {
47 int OtherOperandNum = OtherOp;
48}
49
50//===----------------------------------------------------------------------===//
51// Selection DAG Type Profile definitions.
52//
53// These use the constraints defined above to describe the type requirements of
54// the various nodes. These are not hard coded into tblgen, allowing targets to
55// add their own if needed.
56//
57
58// SDTypeProfile - This profile describes the type requirements of a Selection
59// DAG node.
60class SDTypeProfile<int numresults, int numoperands,
61 list<SDTypeConstraint> constraints> {
62 int NumResults = numresults;
63 int NumOperands = numoperands;
64 list<SDTypeConstraint> Constraints = constraints;
65}
66
67// Builtin profiles.
68def SDTImm : SDTypeProfile<1, 0, [SDTCisInt<0>]>; // for 'imm'.
69def SDTVT : SDTypeProfile<1, 0, [SDTCisVT<0, OtherVT>]>; // for 'vt'
Chris Lattnerb85c64c2005-09-08 23:17:26 +000070def SDTBinOp : SDTypeProfile<1, 2, [ // add, mul, etc.
71 SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>
72]>;
Chris Lattner47f01f12005-09-08 19:50:41 +000073def SDTIntBinOp : SDTypeProfile<1, 2, [ // and, or, xor, udiv, etc.
74 SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, SDTCisInt<0>
75]>;
76def SDTIntUnaryOp : SDTypeProfile<1, 1, [ // ctlz
77 SDTCisSameAs<0, 1>, SDTCisInt<0>
78]>;
79def SDTExtInreg : SDTypeProfile<1, 2, [ // sext_inreg
80 SDTCisSameAs<0, 1>, SDTCisInt<0>, SDTCisVT<2, OtherVT>,
81 SDTCisVTSmallerThanOp<2, 1>
82]>;
83
84
85//===----------------------------------------------------------------------===//
86// Selection DAG Node definitions.
87//
88class SDNode<string opcode, SDTypeProfile typeprof, string sdclass = "SDNode"> {
Chris Lattner7cd09cf2005-09-03 00:21:51 +000089 string Opcode = opcode;
90 string SDClass = sdclass;
Chris Lattner47f01f12005-09-08 19:50:41 +000091 SDTypeProfile TypeProfile = typeprof;
Chris Lattner6159fb22005-09-02 22:35:53 +000092}
93
Chris Lattner218a15d2005-09-02 21:18:00 +000094def set;
Chris Lattnere147ceb2005-09-03 01:28:40 +000095def node;
Chris Lattner7cd09cf2005-09-03 00:21:51 +000096
Chris Lattner47f01f12005-09-08 19:50:41 +000097def imm : SDNode<"ISD::Constant" , SDTImm , "ConstantSDNode">;
98def vt : SDNode<"ISD::VALUETYPE" , SDTVT , "VTSDNode">;
99def and : SDNode<"ISD::AND" , SDTIntBinOp>;
100def or : SDNode<"ISD::OR" , SDTIntBinOp>;
101def xor : SDNode<"ISD::XOR" , SDTIntBinOp>;
102def add : SDNode<"ISD::ADD" , SDTBinOp>;
103def sub : SDNode<"ISD::SUB" , SDTBinOp>;
104def mul : SDNode<"ISD::MUL" , SDTBinOp>;
105def sdiv : SDNode<"ISD::SDIV" , SDTBinOp>;
106def udiv : SDNode<"ISD::UDIV" , SDTIntBinOp>;
107def mulhs : SDNode<"ISD::MULHS" , SDTIntBinOp>;
108def mulhu : SDNode<"ISD::MULHU" , SDTIntBinOp>;
109def sext_inreg : SDNode<"ISD::SIGN_EXTEND_INREG", SDTExtInreg>;
110def ctlz : SDNode<"ISD::CTLZ" , SDTIntUnaryOp>;
111
Chris Lattner2eb25172005-09-09 00:39:56 +0000112//===----------------------------------------------------------------------===//
113// Selection DAG Node Transformation Functions.
114//
115// This mechanism allows targets to manipulate nodes in the output DAG once a
116// match has been formed. This is typically used to manipulate immediate
117// values.
118//
119class SDNodeXForm<SDNode opc, code xformFunction> {
120 SDNode Opcode = opc;
121 code XFormFunction = xformFunction;
122}
123
124def NOOP_SDNodeXForm : SDNodeXForm<imm, [{}]>;
125
Chris Lattner47f01f12005-09-08 19:50:41 +0000126
127//===----------------------------------------------------------------------===//
128// Selection DAG Pattern Fragments.
129//
Chris Lattner2eb25172005-09-09 00:39:56 +0000130// Pattern fragments are reusable chunks of dags that match specific things.
131// They can take arguments and have C++ predicates that control whether they
132// match. They are intended to make the patterns for common instructions more
133// compact and readable.
134//
Chris Lattner6159fb22005-09-02 22:35:53 +0000135
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000136/// PatFrag - Represents a pattern fragment. This can match something on the
137/// DAG, frame a single node to multiply nested other fragments.
138///
Chris Lattner2eb25172005-09-09 00:39:56 +0000139class PatFrag<dag ops, dag frag, code pred = [{}],
140 SDNodeXForm xform = NOOP_SDNodeXForm> {
Chris Lattnere147ceb2005-09-03 01:28:40 +0000141 dag Operands = ops;
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000142 dag Fragment = frag;
143 code Predicate = pred;
Chris Lattner2eb25172005-09-09 00:39:56 +0000144 SDNodeXForm OperandTransform = xform;
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000145}
Chris Lattner3e63ead2005-09-08 17:33:10 +0000146
147// PatLeaf's are pattern fragments that have no operands. This is just a helper
148// to define immediates and other common things concisely.
Chris Lattner2eb25172005-09-09 00:39:56 +0000149class PatLeaf<dag frag, code pred = [{}], SDNodeXForm xform = NOOP_SDNodeXForm>
Chris Lattner3e63ead2005-09-08 17:33:10 +0000150 : PatFrag<(ops), frag, pred, xform>;
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000151
152// Leaf fragments.
153
Chris Lattnere147ceb2005-09-03 01:28:40 +0000154def immAllOnes : PatLeaf<(imm), [{ return N->isAllOnesValue(); }]>;
155def immZero : PatLeaf<(imm), [{ return N->isNullValue(); }]>;
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000156
Chris Lattnere147ceb2005-09-03 01:28:40 +0000157def vtInt : PatLeaf<(vt), [{ return MVT::isInteger(N->getVT()); }]>;
158def vtFP : PatLeaf<(vt), [{ return MVT::isFloatingPoint(N->getVT()); }]>;
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000159
160// Other helper fragments.
161
Chris Lattnere147ceb2005-09-03 01:28:40 +0000162def not : PatFrag<(ops node:$in), (xor node:$in, immAllOnes)>;
163def ineg : PatFrag<(ops node:$in), (sub immZero, node:$in)>;
164
Chris Lattner2eb25172005-09-09 00:39:56 +0000165//===----------------------------------------------------------------------===//
166// Selection DAG Pattern Support.
167//
168// Patterns are what are actually matched against the target-flavored
169// instruction selection DAG. Instructions defined by the target implicitly
170// define patterns in most cases, but patterns can also be explicitly added when
171// an operation is defined by a sequence of instructions (e.g. loading a large
172// immediate value on RISC targets that do not support immediates as large as
173// their GPRs).
174//
175
176class Pattern<dag patternToMatch, list<dag> resultInstrs> {
177 dag PatternToMatch = patternToMatch;
178 list<dag> ResultInstrs = resultInstrs;
179}
180
181// Pat - A simple (but common) form of a pattern, which produces a simple result
182// not needing a full list.
183class Pat<dag pattern, dag result> : Pattern<pattern, [result]>;
Chris Lattner47f01f12005-09-08 19:50:41 +0000184
185
186//===----------------------------------------------------------------------===//
Chris Lattner2eb25172005-09-09 00:39:56 +0000187// PowerPC specific transformation functions and pattern fragments.
188//
189def LO16 : SDNodeXForm<imm, [{
190 // Transformation function: get the low 16 bits.
191 return getI32Imm((unsigned short)N->getValue());
192}]>;
193
194def HI16 : SDNodeXForm<imm, [{
195 // Transformation function: shift the immediate value down into the low bits.
196 return getI32Imm((unsigned)N->getValue() >> 16);
197}]>;
Chris Lattner3e63ead2005-09-08 17:33:10 +0000198
199def immSExt16 : PatLeaf<(imm), [{
200 // immSExt16 predicate - True if the immediate fits in a 16-bit sign extended
201 // field. Used by instructions like 'addi'.
202 return (int)N->getValue() == (short)N->getValue();
203}]>;
Chris Lattnerbfde0802005-09-08 17:40:49 +0000204def immZExt16 : PatLeaf<(imm), [{
205 // immZExt16 predicate - True if the immediate fits in a 16-bit zero extended
206 // field. Used by instructions like 'ori'.
207 return (unsigned)N->getValue() == (unsigned short)N->getValue();
Chris Lattner2eb25172005-09-09 00:39:56 +0000208}], LO16>;
209
Chris Lattner3e63ead2005-09-08 17:33:10 +0000210def imm16Shifted : PatLeaf<(imm), [{
211 // imm16Shifted predicate - True if only bits in the top 16-bits of the
212 // immediate are set. Used by instructions like 'addis'.
213 return ((unsigned)N->getValue() & 0xFFFF0000U) == (unsigned)N->getValue();
Chris Lattner2eb25172005-09-09 00:39:56 +0000214}], HI16>;
Chris Lattner3e63ead2005-09-08 17:33:10 +0000215
Chris Lattnerbfde0802005-09-08 17:40:49 +0000216/*
217// Example of a legalize expander: Only for PPC64.
218def : Expander<(set i64:$dst, (fp_to_sint f64:$src)),
219 [(set f64:$tmp , (FCTIDZ f64:$src)),
220 (set i32:$tmpFI, (CreateNewFrameIndex 8, 8)),
221 (store f64:$tmp, i32:$tmpFI),
222 (set i64:$dst, (load i32:$tmpFI))],
223 Subtarget_PPC64>;
224*/
Chris Lattner3e63ead2005-09-08 17:33:10 +0000225
Chris Lattner47f01f12005-09-08 19:50:41 +0000226//===----------------------------------------------------------------------===//
227// PowerPC Flag Definitions.
228
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000229class isPPC64 { bit PPC64 = 1; }
230class isVMX { bit VMX = 1; }
Chris Lattner883059f2005-04-19 05:15:18 +0000231class isDOT {
232 list<Register> Defs = [CR0];
233 bit RC = 1;
234}
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000235
Chris Lattner47f01f12005-09-08 19:50:41 +0000236
237
238//===----------------------------------------------------------------------===//
239// PowerPC Operand Definitions.
Chris Lattner7bb424f2004-08-14 23:27:29 +0000240
Chris Lattner4345a4a2005-09-14 20:53:05 +0000241def u5imm : Operand<i32> {
Nate Begemanc3306122004-08-21 05:56:39 +0000242 let PrintMethod = "printU5ImmOperand";
243}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000244def u6imm : Operand<i32> {
Nate Begeman07aada82004-08-30 02:28:06 +0000245 let PrintMethod = "printU6ImmOperand";
246}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000247def s16imm : Operand<i32> {
Nate Begemaned428532004-09-04 05:00:00 +0000248 let PrintMethod = "printS16ImmOperand";
249}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000250def u16imm : Operand<i32> {
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000251 let PrintMethod = "printU16ImmOperand";
252}
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000253def target : Operand<i32> {
254 let PrintMethod = "printBranchOperand";
255}
256def piclabel: Operand<i32> {
257 let PrintMethod = "printPICLabel";
258}
Nate Begemaned428532004-09-04 05:00:00 +0000259def symbolHi: Operand<i32> {
260 let PrintMethod = "printSymbolHi";
261}
262def symbolLo: Operand<i32> {
263 let PrintMethod = "printSymbolLo";
264}
Nate Begemanadeb43d2005-07-20 22:42:00 +0000265def crbitm: Operand<i8> {
266 let PrintMethod = "printcrbitm";
267}
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000268
Chris Lattner47f01f12005-09-08 19:50:41 +0000269
270
271//===----------------------------------------------------------------------===//
272// PowerPC Instruction Definitions.
273
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000274// Pseudo-instructions:
Chris Lattner45fcb8f2005-08-18 23:25:33 +0000275def PHI : Pseudo<(ops variable_ops), "; PHI">;
Chris Lattner47f01f12005-09-08 19:50:41 +0000276
Nate Begemanb816f022004-10-07 22:30:03 +0000277let isLoad = 1 in {
Chris Lattner43ef1312005-09-14 21:10:24 +0000278def ADJCALLSTACKDOWN : Pseudo<(ops u16imm:$amt), "; ADJCALLSTACKDOWN">;
279def ADJCALLSTACKUP : Pseudo<(ops u16imm:$amt), "; ADJCALLSTACKUP">;
Nate Begemanb816f022004-10-07 22:30:03 +0000280}
Chris Lattner2b544002005-08-24 23:08:16 +0000281def IMPLICIT_DEF_GPR : Pseudo<(ops GPRC:$rD), "; $rD = IMPLICIT_DEF_GPRC">;
282def IMPLICIT_DEF_FP : Pseudo<(ops FPRC:$rD), "; %rD = IMPLICIT_DEF_FP">;
Chris Lattner7a823bd2005-02-15 20:26:49 +0000283
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000284// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded by the
285// scheduler into a branch sequence.
286let usesCustomDAGSchedInserter = 1 in { // Expanded by the scheduler.
287 def SELECT_CC_Int : Pseudo<(ops GPRC:$dst, CRRC:$cond, GPRC:$T, GPRC:$F,
288 i32imm:$BROPC), "; SELECT_CC PSEUDO!">;
289 def SELECT_CC_FP : Pseudo<(ops FPRC:$dst, CRRC:$cond, FPRC:$T, FPRC:$F,
Chris Lattner218a15d2005-09-02 21:18:00 +0000290 i32imm:$BROPC), "; SELECT_CC PSEUDO!">;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000291}
292
293
Chris Lattner47f01f12005-09-08 19:50:41 +0000294let isTerminator = 1 in {
295 let isReturn = 1 in
296 def BLR : XLForm_2_ext<19, 16, 20, 0, 0, (ops), "blr">;
297 def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (ops), "bctr">;
298}
299
Chris Lattner7a823bd2005-02-15 20:26:49 +0000300let Defs = [LR] in
301 def MovePCtoLR : Pseudo<(ops piclabel:$label), "bl $label">;
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000302
Misha Brukmanb2edb442004-06-28 18:23:35 +0000303let isBranch = 1, isTerminator = 1 in {
Chris Lattner43ef1312005-09-14 21:10:24 +0000304 def COND_BRANCH : Pseudo<(ops CRRC:$crS, u16imm:$opc,
305 target:$true, target:$false),
Chris Lattner45fcb8f2005-08-18 23:25:33 +0000306 "; COND_BRANCH">;
Chris Lattnera611ab72005-04-19 05:00:59 +0000307 def B : IForm<18, 0, 0, (ops target:$func), "b $func">;
308//def BA : IForm<18, 1, 0, (ops target:$func), "ba $func">;
309 def BL : IForm<18, 0, 1, (ops target:$func), "bl $func">;
310//def BLA : IForm<18, 1, 1, (ops target:$func), "bla $func">;
Chris Lattnerdd998852004-11-22 23:07:01 +0000311
Misha Brukman4ad7d1b2004-08-09 17:24:04 +0000312 // FIXME: 4*CR# needs to be added to the BI field!
313 // This will only work for CR0 as it stands now
Nate Begeman6718f112005-08-26 04:11:42 +0000314 def BLT : BForm<16, 0, 0, 12, 0, (ops CRRC:$crS, target:$block),
Chris Lattnere3f1c972005-08-26 23:42:05 +0000315 "blt $crS, $block">;
Nate Begeman6718f112005-08-26 04:11:42 +0000316 def BLE : BForm<16, 0, 0, 4, 1, (ops CRRC:$crS, target:$block),
Chris Lattnere3f1c972005-08-26 23:42:05 +0000317 "ble $crS, $block">;
Nate Begeman6718f112005-08-26 04:11:42 +0000318 def BEQ : BForm<16, 0, 0, 12, 2, (ops CRRC:$crS, target:$block),
Chris Lattnere3f1c972005-08-26 23:42:05 +0000319 "beq $crS, $block">;
Nate Begeman6718f112005-08-26 04:11:42 +0000320 def BGE : BForm<16, 0, 0, 4, 0, (ops CRRC:$crS, target:$block),
Chris Lattnere3f1c972005-08-26 23:42:05 +0000321 "bge $crS, $block">;
Nate Begeman6718f112005-08-26 04:11:42 +0000322 def BGT : BForm<16, 0, 0, 12, 1, (ops CRRC:$crS, target:$block),
Chris Lattnere3f1c972005-08-26 23:42:05 +0000323 "bgt $crS, $block">;
Nate Begeman6718f112005-08-26 04:11:42 +0000324 def BNE : BForm<16, 0, 0, 4, 2, (ops CRRC:$crS, target:$block),
Chris Lattnere3f1c972005-08-26 23:42:05 +0000325 "bne $crS, $block">;
Misha Brukmanb2edb442004-06-28 18:23:35 +0000326}
327
Chris Lattnerfc879282005-05-15 20:11:44 +0000328let isCall = 1,
Misha Brukman5fa2b022004-06-29 23:37:36 +0000329 // All calls clobber the non-callee saved registers...
Misha Brukmanc661c302004-06-30 22:00:45 +0000330 Defs = [R0,R2,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,
331 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
Chris Lattner1f24df62005-08-22 22:32:13 +0000332 LR,CTR,
Misha Brukmanc661c302004-06-30 22:00:45 +0000333 CR0,CR1,CR5,CR6,CR7] in {
334 // Convenient aliases for call instructions
Chris Lattner45fcb8f2005-08-18 23:25:33 +0000335 def CALLpcrel : IForm<18, 0, 1, (ops target:$func, variable_ops), "bl $func">;
336 def CALLindirect : XLForm_2_ext<19, 528, 20, 0, 1,
337 (ops variable_ops), "bctrl">;
Misha Brukman5fa2b022004-06-29 23:37:36 +0000338}
339
Nate Begeman07aada82004-08-30 02:28:06 +0000340// D-Form instructions. Most instructions that perform an operation on a
341// register and an immediate are of this type.
342//
Nate Begemanb816f022004-10-07 22:30:03 +0000343let isLoad = 1 in {
Nate Begeman2497e632005-07-21 20:44:43 +0000344def LBZ : DForm_1<34, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000345 "lbz $rD, $disp($rA)">;
Nate Begeman2497e632005-07-21 20:44:43 +0000346def LHA : DForm_1<42, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000347 "lha $rD, $disp($rA)">;
Nate Begeman2497e632005-07-21 20:44:43 +0000348def LHZ : DForm_1<40, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000349 "lhz $rD, $disp($rA)">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000350def LMW : DForm_1<46, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000351 "lmw $rD, $disp($rA)">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000352def LWZ : DForm_1<32, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000353 "lwz $rD, $disp($rA)">;
Nate Begeman2497e632005-07-21 20:44:43 +0000354def LWZU : DForm_1<35, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
Misha Brukman145a5a32004-11-15 21:20:09 +0000355 "lwzu $rD, $disp($rA)">;
Nate Begemanb816f022004-10-07 22:30:03 +0000356}
Chris Lattner57226fb2005-04-19 04:59:28 +0000357def ADDI : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Chris Lattner3e63ead2005-09-08 17:33:10 +0000358 "addi $rD, $rA, $imm",
359 [(set GPRC:$rD, (add GPRC:$rA, immSExt16:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000360def ADDIC : DForm_2<12, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Chris Lattner3e63ead2005-09-08 17:33:10 +0000361 "addic $rD, $rA, $imm",
362 []>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000363def ADDICo : DForm_2<13, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Chris Lattner3e63ead2005-09-08 17:33:10 +0000364 "addic. $rD, $rA, $imm",
365 []>;
Nate Begeman2497e632005-07-21 20:44:43 +0000366def ADDIS : DForm_2<15, (ops GPRC:$rD, GPRC:$rA, symbolHi:$imm),
Chris Lattner3e63ead2005-09-08 17:33:10 +0000367 "addis $rD, $rA, $imm",
368 [(set GPRC:$rD, (add GPRC:$rA, imm16Shifted:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000369def LA : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, symbolLo:$sym),
Chris Lattner3e63ead2005-09-08 17:33:10 +0000370 "la $rD, $sym($rA)",
371 []>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000372def MULLI : DForm_2< 7, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Chris Lattner3e63ead2005-09-08 17:33:10 +0000373 "mulli $rD, $rA, $imm",
374 [(set GPRC:$rD, (mul GPRC:$rA, immSExt16:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000375def SUBFIC : DForm_2< 8, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Chris Lattner3e63ead2005-09-08 17:33:10 +0000376 "subfic $rD, $rA, $imm",
377 []>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000378def LI : DForm_2_r0<14, (ops GPRC:$rD, s16imm:$imm),
Chris Lattner3e63ead2005-09-08 17:33:10 +0000379 "li $rD, $imm",
380 [(set GPRC:$rD, immSExt16:$imm)]>;
Nate Begeman2497e632005-07-21 20:44:43 +0000381def LIS : DForm_2_r0<15, (ops GPRC:$rD, symbolHi:$imm),
Chris Lattner3e63ead2005-09-08 17:33:10 +0000382 "lis $rD, $imm",
383 [(set GPRC:$rD, imm16Shifted:$imm)]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000384let isStore = 1 in {
Chris Lattner57226fb2005-04-19 04:59:28 +0000385def STMW : DForm_3<47, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000386 "stmw $rS, $disp($rA)">;
Nate Begeman2497e632005-07-21 20:44:43 +0000387def STB : DForm_3<38, (ops GPRC:$rS, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000388 "stb $rS, $disp($rA)">;
Nate Begeman2497e632005-07-21 20:44:43 +0000389def STH : DForm_3<44, (ops GPRC:$rS, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000390 "sth $rS, $disp($rA)">;
Nate Begeman2497e632005-07-21 20:44:43 +0000391def STW : DForm_3<36, (ops GPRC:$rS, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000392 "stw $rS, $disp($rA)">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000393def STWU : DForm_3<37, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000394 "stwu $rS, $disp($rA)">;
Nate Begemanb816f022004-10-07 22:30:03 +0000395}
Chris Lattner57226fb2005-04-19 04:59:28 +0000396def ANDIo : DForm_4<28, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Chris Lattnerbfde0802005-09-08 17:40:49 +0000397 "andi. $dst, $src1, $src2",
398 []>, isDOT;
Chris Lattner57226fb2005-04-19 04:59:28 +0000399def ANDISo : DForm_4<29, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Chris Lattnerbfde0802005-09-08 17:40:49 +0000400 "andis. $dst, $src1, $src2",
401 []>, isDOT;
Chris Lattner57226fb2005-04-19 04:59:28 +0000402def ORI : DForm_4<24, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Chris Lattnerbfde0802005-09-08 17:40:49 +0000403 "ori $dst, $src1, $src2",
Chris Lattnerc36d0652005-09-14 18:18:39 +0000404 [(set GPRC:$dst, (or GPRC:$src1, immZExt16:$src2))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000405def ORIS : DForm_4<25, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Chris Lattnerbfde0802005-09-08 17:40:49 +0000406 "oris $dst, $src1, $src2",
Chris Lattnerc36d0652005-09-14 18:18:39 +0000407 [(set GPRC:$dst, (or GPRC:$src1, imm16Shifted:$src2))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000408def XORI : DForm_4<26, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Chris Lattnerbfde0802005-09-08 17:40:49 +0000409 "xori $dst, $src1, $src2",
Chris Lattnerc36d0652005-09-14 18:18:39 +0000410 [(set GPRC:$dst, (xor GPRC:$src1, immZExt16:$src2))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000411def XORIS : DForm_4<27, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Chris Lattnerbfde0802005-09-08 17:40:49 +0000412 "xoris $dst, $src1, $src2",
Chris Lattner4345a4a2005-09-14 20:53:05 +0000413 [(set GPRC:$dst, (xor GPRC:$src1, imm16Shifted:$src2))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000414def NOP : DForm_4_zero<24, (ops), "nop">;
415def CMPI : DForm_5<11, (ops CRRC:$crD, i1imm:$L, GPRC:$rA, s16imm:$imm),
Nate Begemaned428532004-09-04 05:00:00 +0000416 "cmpi $crD, $L, $rA, $imm">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000417def CMPWI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
Nate Begemaned428532004-09-04 05:00:00 +0000418 "cmpwi $crD, $rA, $imm">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000419def CMPDI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
420 "cmpdi $crD, $rA, $imm">, isPPC64;
421def CMPLI : DForm_6<10, (ops CRRC:$dst, i1imm:$size, GPRC:$src1, u16imm:$src2),
Nate Begemaned428532004-09-04 05:00:00 +0000422 "cmpli $dst, $size, $src1, $src2">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000423def CMPLWI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
Nate Begeman6b3dc552004-08-29 22:45:13 +0000424 "cmplwi $dst, $src1, $src2">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000425def CMPLDI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
426 "cmpldi $dst, $src1, $src2">, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000427let isLoad = 1 in {
Chris Lattnerfdf83662005-08-25 00:26:22 +0000428def LFS : DForm_8<48, (ops FPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000429 "lfs $rD, $disp($rA)">;
Chris Lattnerfdf83662005-08-25 00:26:22 +0000430def LFD : DForm_8<50, (ops FPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000431 "lfd $rD, $disp($rA)">;
Nate Begemanb816f022004-10-07 22:30:03 +0000432}
433let isStore = 1 in {
Chris Lattnerfdf83662005-08-25 00:26:22 +0000434def STFS : DForm_9<52, (ops FPRC:$rS, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000435 "stfs $rS, $disp($rA)">;
Chris Lattnerfdf83662005-08-25 00:26:22 +0000436def STFD : DForm_9<54, (ops FPRC:$rS, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000437 "stfd $rS, $disp($rA)">;
Nate Begemanb816f022004-10-07 22:30:03 +0000438}
Nate Begemaned428532004-09-04 05:00:00 +0000439
440// DS-Form instructions. Load/Store instructions available in PPC-64
441//
Nate Begemanb816f022004-10-07 22:30:03 +0000442let isLoad = 1 in {
Chris Lattner57226fb2005-04-19 04:59:28 +0000443def LWA : DSForm_1<58, 2, (ops GPRC:$rT, s16imm:$DS, GPRC:$rA),
444 "lwa $rT, $DS($rA)">, isPPC64;
445def LD : DSForm_2<58, 0, (ops GPRC:$rT, s16imm:$DS, GPRC:$rA),
446 "ld $rT, $DS($rA)">, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000447}
448let isStore = 1 in {
Chris Lattner57226fb2005-04-19 04:59:28 +0000449def STD : DSForm_2<62, 0, (ops GPRC:$rT, s16imm:$DS, GPRC:$rA),
450 "std $rT, $DS($rA)">, isPPC64;
451def STDU : DSForm_2<62, 1, (ops GPRC:$rT, s16imm:$DS, GPRC:$rA),
452 "stdu $rT, $DS($rA)">, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000453}
Nate Begemanc3306122004-08-21 05:56:39 +0000454
Nate Begeman07aada82004-08-30 02:28:06 +0000455// X-Form instructions. Most instructions that perform an operation on a
456// register and another register are of this type.
457//
Nate Begemanb816f022004-10-07 22:30:03 +0000458let isLoad = 1 in {
Chris Lattnere19d0b12005-04-19 04:51:30 +0000459def LBZX : XForm_1<31, 87, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begemanc3306122004-08-21 05:56:39 +0000460 "lbzx $dst, $base, $index">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000461def LHAX : XForm_1<31, 343, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begemanc3306122004-08-21 05:56:39 +0000462 "lhax $dst, $base, $index">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000463def LHZX : XForm_1<31, 279, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begemanc3306122004-08-21 05:56:39 +0000464 "lhzx $dst, $base, $index">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000465def LWAX : XForm_1<31, 341, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
466 "lwax $dst, $base, $index">, isPPC64;
467def LWZX : XForm_1<31, 23, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begemanc3306122004-08-21 05:56:39 +0000468 "lwzx $dst, $base, $index">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000469def LDX : XForm_1<31, 21, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
470 "ldx $dst, $base, $index">, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000471}
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000472def NAND : XForm_6<31, 476, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
473 "nand $rA, $rS, $rB",
474 [(set GPRC:$rA, (not (and GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000475def AND : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000476 "and $rA, $rS, $rB",
Chris Lattnerc36d0652005-09-14 18:18:39 +0000477 [(set GPRC:$rA, (and GPRC:$rS, GPRC:$rB))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000478def ANDo : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000479 "and. $rA, $rS, $rB",
480 []>, isDOT;
Chris Lattner883059f2005-04-19 05:15:18 +0000481def ANDC : XForm_6<31, 60, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000482 "andc $rA, $rS, $rB",
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000483 [(set GPRC:$rA, (and GPRC:$rS, (not GPRC:$rB)))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000484def OR : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000485 "or $rA, $rS, $rB",
Chris Lattnerc36d0652005-09-14 18:18:39 +0000486 [(set GPRC:$rA, (or GPRC:$rS, GPRC:$rB))]>;
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000487def NOR : XForm_6<31, 124, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
488 "nor $rA, $rS, $rB",
489 [(set GPRC:$rA, (not (or GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000490def ORo : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000491 "or. $rA, $rS, $rB",
492 []>, isDOT;
Chris Lattner883059f2005-04-19 05:15:18 +0000493def ORC : XForm_6<31, 412, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000494 "orc $rA, $rS, $rB",
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000495 [(set GPRC:$rA, (or GPRC:$rS, (not GPRC:$rB)))]>;
496def EQV : XForm_6<31, 284, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
497 "eqv $rA, $rS, $rB",
Chris Lattnerc36d0652005-09-14 18:18:39 +0000498 [(set GPRC:$rA, (not (xor GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000499def XOR : XForm_6<31, 316, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
500 "xor $rA, $rS, $rB",
Chris Lattnerc36d0652005-09-14 18:18:39 +0000501 [(set GPRC:$rA, (xor GPRC:$rS, GPRC:$rB))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000502def SLD : XForm_6<31, 27, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000503 "sld $rA, $rS, $rB",
504 []>, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000505def SLW : XForm_6<31, 24, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000506 "slw $rA, $rS, $rB",
507 []>;
Chris Lattner883059f2005-04-19 05:15:18 +0000508def SRD : XForm_6<31, 539, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000509 "srd $rA, $rS, $rB",
510 []>, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000511def SRW : XForm_6<31, 536, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000512 "srw $rA, $rS, $rB",
513 []>;
Chris Lattner883059f2005-04-19 05:15:18 +0000514def SRAD : XForm_6<31, 794, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000515 "srad $rA, $rS, $rB",
516 []>, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000517def SRAW : XForm_6<31, 792, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000518 "sraw $rA, $rS, $rB",
519 []>;
Nate Begemanb816f022004-10-07 22:30:03 +0000520let isStore = 1 in {
Chris Lattnere19d0b12005-04-19 04:51:30 +0000521def STBX : XForm_8<31, 215, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000522 "stbx $rS, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000523def STHX : XForm_8<31, 407, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000524 "sthx $rS, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000525def STWX : XForm_8<31, 151, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000526 "stwx $rS, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000527def STWUX : XForm_8<31, 183, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000528 "stwux $rS, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000529def STDX : XForm_8<31, 149, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
530 "stdx $rS, $rA, $rB">, isPPC64;
531def STDUX : XForm_8<31, 181, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
532 "stdux $rS, $rA, $rB">, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000533}
Chris Lattner883059f2005-04-19 05:15:18 +0000534def SRAWI : XForm_10<31, 824, (ops GPRC:$rA, GPRC:$rS, u5imm:$SH),
Nate Begemanc3306122004-08-21 05:56:39 +0000535 "srawi $rA, $rS, $SH">;
Chris Lattner883059f2005-04-19 05:15:18 +0000536def CNTLZW : XForm_11<31, 26, (ops GPRC:$rA, GPRC:$rS),
Chris Lattner6159fb22005-09-02 22:35:53 +0000537 "cntlzw $rA, $rS",
538 [(set GPRC:$rA, (ctlz GPRC:$rS))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000539def EXTSB : XForm_11<31, 954, (ops GPRC:$rA, GPRC:$rS),
Chris Lattner6159fb22005-09-02 22:35:53 +0000540 "extsb $rA, $rS",
541 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i8))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000542def EXTSH : XForm_11<31, 922, (ops GPRC:$rA, GPRC:$rS),
Chris Lattner6159fb22005-09-02 22:35:53 +0000543 "extsh $rA, $rS",
544 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i16))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000545def EXTSW : XForm_11<31, 986, (ops GPRC:$rA, GPRC:$rS),
Chris Lattner6159fb22005-09-02 22:35:53 +0000546 "extsw $rA, $rS",
547 []>, isPPC64;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000548def CMP : XForm_16<31, 0, (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB),
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000549 "cmp $crD, $long, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000550def CMPL : XForm_16<31, 32, (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB),
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000551 "cmpl $crD, $long, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000552def CMPW : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000553 "cmpw $crD, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000554def CMPD : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
555 "cmpd $crD, $rA, $rB">, isPPC64;
556def CMPLW : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000557 "cmplw $crD, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000558def CMPLD : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
559 "cmpld $crD, $rA, $rB">, isPPC64;
560def FCMPO : XForm_17<63, 32, (ops CRRC:$crD, FPRC:$fA, FPRC:$fB),
Nate Begeman33162522005-03-29 21:54:38 +0000561 "fcmpo $crD, $fA, $fB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000562def FCMPU : XForm_17<63, 0, (ops CRRC:$crD, FPRC:$fA, FPRC:$fB),
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000563 "fcmpu $crD, $fA, $fB">;
Nate Begemanb816f022004-10-07 22:30:03 +0000564let isLoad = 1 in {
Chris Lattnere19d0b12005-04-19 04:51:30 +0000565def LFSX : XForm_25<31, 535, (ops FPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000566 "lfsx $dst, $base, $index">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000567def LFDX : XForm_25<31, 599, (ops FPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000568 "lfdx $dst, $base, $index">;
Nate Begemanb816f022004-10-07 22:30:03 +0000569}
Chris Lattner883059f2005-04-19 05:15:18 +0000570def FCFID : XForm_26<63, 846, (ops FPRC:$frD, FPRC:$frB),
Chris Lattnere19d0b12005-04-19 04:51:30 +0000571 "fcfid $frD, $frB">, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000572def FCTIDZ : XForm_26<63, 815, (ops FPRC:$frD, FPRC:$frB),
Chris Lattnere19d0b12005-04-19 04:51:30 +0000573 "fctidz $frD, $frB">, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000574def FCTIWZ : XForm_26<63, 15, (ops FPRC:$frD, FPRC:$frB),
Nate Begemand332fd52004-08-29 22:02:43 +0000575 "fctiwz $frD, $frB">;
Chris Lattner883059f2005-04-19 05:15:18 +0000576def FABS : XForm_26<63, 264, (ops FPRC:$frD, FPRC:$frB),
Nate Begeman27eeb002005-04-02 05:59:34 +0000577 "fabs $frD, $frB">;
Chris Lattner883059f2005-04-19 05:15:18 +0000578def FMR : XForm_26<63, 72, (ops FPRC:$frD, FPRC:$frB),
Nate Begemanc3306122004-08-21 05:56:39 +0000579 "fmr $frD, $frB">;
Chris Lattner883059f2005-04-19 05:15:18 +0000580def FNABS : XForm_26<63, 136, (ops FPRC:$frD, FPRC:$frB),
Nate Begeman27eeb002005-04-02 05:59:34 +0000581 "fnabs $frD, $frB">;
Chris Lattner883059f2005-04-19 05:15:18 +0000582def FNEG : XForm_26<63, 40, (ops FPRC:$frD, FPRC:$frB),
Nate Begemanc3306122004-08-21 05:56:39 +0000583 "fneg $frD, $frB">;
Chris Lattner883059f2005-04-19 05:15:18 +0000584def FRSP : XForm_26<63, 12, (ops FPRC:$frD, FPRC:$frB),
Nate Begemanc3306122004-08-21 05:56:39 +0000585 "frsp $frD, $frB">;
Nate Begemanadeb43d2005-07-20 22:42:00 +0000586def FSQRT : XForm_26<63, 22, (ops FPRC:$frD, FPRC:$frB),
587 "fsqrt $frD, $frB">;
588def FSQRTS : XForm_26<59, 22, (ops FPRC:$frD, FPRC:$frB),
589 "fsqrts $frD, $frB">;
590
Nate Begemanb816f022004-10-07 22:30:03 +0000591let isStore = 1 in {
Chris Lattnere19d0b12005-04-19 04:51:30 +0000592def STFSX : XForm_28<31, 663, (ops FPRC:$frS, GPRC:$rA, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000593 "stfsx $frS, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000594def STFDX : XForm_28<31, 727, (ops FPRC:$frS, GPRC:$rA, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000595 "stfdx $frS, $rA, $rB">;
Nate Begemanb816f022004-10-07 22:30:03 +0000596}
Nate Begeman6b3dc552004-08-29 22:45:13 +0000597
Nate Begeman07aada82004-08-30 02:28:06 +0000598// XL-Form instructions. condition register logical ops.
599//
Chris Lattnere19d0b12005-04-19 04:51:30 +0000600def MCRF : XLForm_3<19, 0, (ops CRRC:$BF, CRRC:$BFA),
Nate Begeman7bfba7d2005-04-14 09:45:08 +0000601 "mcrf $BF, $BFA">;
Nate Begeman07aada82004-08-30 02:28:06 +0000602
603// XFX-Form instructions. Instructions that deal with SPRs
604//
Misha Brukmanda8d96d2004-10-23 06:05:49 +0000605// Note that although LR should be listed as `8' and CTR as `9' in the SPR
606// field, the manual lists the groups of bits as [5-9] = 0, [0-4] = 8 or 9
607// which means the SPR value needs to be multiplied by a factor of 32.
Chris Lattner5035cef2005-04-19 04:40:07 +0000608def MFCTR : XFXForm_1_ext<31, 339, 288, (ops GPRC:$rT), "mfctr $rT">;
609def MFLR : XFXForm_1_ext<31, 339, 256, (ops GPRC:$rT), "mflr $rT">;
610def MFCR : XFXForm_3<31, 19, (ops GPRC:$rT), "mfcr $rT">;
Chris Lattner28b9cc22005-08-26 22:05:54 +0000611def MTCRF : XFXForm_5<31, 144, (ops crbitm:$FXM, GPRC:$rS),
Nate Begeman7af02482005-04-12 07:04:16 +0000612 "mtcrf $FXM, $rS">;
Nate Begeman394cd132005-08-08 20:04:52 +0000613def MFOCRF : XFXForm_5a<31, 19, (ops GPRC:$rT, crbitm:$FXM),
614 "mfcr $rT, $FXM">;
Chris Lattner5035cef2005-04-19 04:40:07 +0000615def MTCTR : XFXForm_7_ext<31, 467, 288, (ops GPRC:$rS), "mtctr $rS">;
616def MTLR : XFXForm_7_ext<31, 467, 256, (ops GPRC:$rS), "mtlr $rS">;
Nate Begeman07aada82004-08-30 02:28:06 +0000617
Nate Begeman07aada82004-08-30 02:28:06 +0000618// XS-Form instructions. Just 'sradi'
619//
Chris Lattner883059f2005-04-19 05:15:18 +0000620def SRADI : XSForm_1<31, 413, (ops GPRC:$rA, GPRC:$rS, u6imm:$SH),
Chris Lattner5035cef2005-04-19 04:40:07 +0000621 "sradi $rA, $rS, $SH">, isPPC64;
Nate Begeman07aada82004-08-30 02:28:06 +0000622
623// XO-Form instructions. Arithmetic instructions that can set overflow bit
624//
Chris Lattner14522e32005-04-19 05:21:30 +0000625def ADD : XOForm_1<31, 266, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000626 "add $rT, $rA, $rB",
627 [(set GPRC:$rT, (add GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000628def ADDC : XOForm_1<31, 10, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000629 "addc $rT, $rA, $rB",
630 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000631def ADDE : XOForm_1<31, 138, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000632 "adde $rT, $rA, $rB",
633 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000634def DIVD : XOForm_1<31, 489, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000635 "divd $rT, $rA, $rB",
636 []>, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000637def DIVDU : XOForm_1<31, 457, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000638 "divdu $rT, $rA, $rB",
639 []>, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000640def DIVW : XOForm_1<31, 491, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000641 "divw $rT, $rA, $rB",
642 [(set GPRC:$rT, (sdiv GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000643def DIVWU : XOForm_1<31, 459, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000644 "divwu $rT, $rA, $rB",
645 [(set GPRC:$rT, (udiv GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000646def MULHW : XOForm_1<31, 75, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000647 "mulhw $rT, $rA, $rB",
648 [(set GPRC:$rT, (mulhs GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000649def MULHWU : XOForm_1<31, 11, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000650 "mulhwu $rT, $rA, $rB",
651 [(set GPRC:$rT, (mulhu GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000652def MULLD : XOForm_1<31, 233, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000653 "mulld $rT, $rA, $rB",
654 []>, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000655def MULLW : XOForm_1<31, 235, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000656 "mullw $rT, $rA, $rB",
657 [(set GPRC:$rT, (mul GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000658def SUBF : XOForm_1<31, 40, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000659 "subf $rT, $rA, $rB",
660 [(set GPRC:$rT, (sub GPRC:$rB, GPRC:$rA))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000661def SUBFC : XOForm_1<31, 8, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000662 "subfc $rT, $rA, $rB",
663 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000664def SUBFE : XOForm_1<31, 136, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000665 "subfe $rT, $rA, $rB",
666 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000667def ADDME : XOForm_3<31, 234, 0, (ops GPRC:$rT, GPRC:$rA),
Chris Lattnerd1cdc702005-09-08 17:01:54 +0000668 "addme $rT, $rA",
669 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000670def ADDZE : XOForm_3<31, 202, 0, (ops GPRC:$rT, GPRC:$rA),
Chris Lattnerd1cdc702005-09-08 17:01:54 +0000671 "addze $rT, $rA",
672 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000673def NEG : XOForm_3<31, 104, 0, (ops GPRC:$rT, GPRC:$rA),
Chris Lattnerd1cdc702005-09-08 17:01:54 +0000674 "neg $rT, $rA",
675 [(set GPRC:$rT, (ineg GPRC:$rA))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000676def SUBFZE : XOForm_3<31, 200, 0, (ops GPRC:$rT, GPRC:$rA),
Chris Lattnerd1cdc702005-09-08 17:01:54 +0000677 "subfze $rT, $rA",
678 []>;
Nate Begeman07aada82004-08-30 02:28:06 +0000679
680// A-Form instructions. Most of the instructions executed in the FPU are of
681// this type.
682//
Chris Lattner14522e32005-04-19 05:21:30 +0000683def FMADD : AForm_1<63, 29,
Nate Begeman07aada82004-08-30 02:28:06 +0000684 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
685 "fmadd $FRT, $FRA, $FRC, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000686def FMADDS : AForm_1<59, 29,
Nate Begeman178bb342005-04-04 23:01:51 +0000687 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
688 "fmadds $FRT, $FRA, $FRC, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000689def FMSUB : AForm_1<63, 28,
Nate Begeman178bb342005-04-04 23:01:51 +0000690 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
691 "fmsub $FRT, $FRA, $FRC, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000692def FMSUBS : AForm_1<59, 28,
Nate Begeman178bb342005-04-04 23:01:51 +0000693 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
694 "fmsubs $FRT, $FRA, $FRC, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000695def FNMADD : AForm_1<63, 31,
Nate Begeman178bb342005-04-04 23:01:51 +0000696 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
697 "fnmadd $FRT, $FRA, $FRC, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000698def FNMADDS : AForm_1<59, 31,
Nate Begeman178bb342005-04-04 23:01:51 +0000699 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
700 "fnmadds $FRT, $FRA, $FRC, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000701def FNMSUB : AForm_1<63, 30,
Nate Begeman178bb342005-04-04 23:01:51 +0000702 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
703 "fnmsub $FRT, $FRA, $FRC, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000704def FNMSUBS : AForm_1<59, 30,
Nate Begeman178bb342005-04-04 23:01:51 +0000705 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
706 "fnmsubs $FRT, $FRA, $FRC, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000707def FSEL : AForm_1<63, 23,
Nate Begeman07aada82004-08-30 02:28:06 +0000708 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
709 "fsel $FRT, $FRA, $FRC, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000710def FADD : AForm_2<63, 21,
Nate Begeman07aada82004-08-30 02:28:06 +0000711 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
712 "fadd $FRT, $FRA, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000713def FADDS : AForm_2<59, 21,
Nate Begeman07aada82004-08-30 02:28:06 +0000714 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
715 "fadds $FRT, $FRA, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000716def FDIV : AForm_2<63, 18,
Nate Begeman07aada82004-08-30 02:28:06 +0000717 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
718 "fdiv $FRT, $FRA, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000719def FDIVS : AForm_2<59, 18,
Nate Begeman07aada82004-08-30 02:28:06 +0000720 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
721 "fdivs $FRT, $FRA, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000722def FMUL : AForm_3<63, 25,
Nate Begeman07aada82004-08-30 02:28:06 +0000723 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
724 "fmul $FRT, $FRA, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000725def FMULS : AForm_3<59, 25,
Nate Begeman07aada82004-08-30 02:28:06 +0000726 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
727 "fmuls $FRT, $FRA, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000728def FSUB : AForm_2<63, 20,
Nate Begeman07aada82004-08-30 02:28:06 +0000729 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
730 "fsub $FRT, $FRA, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000731def FSUBS : AForm_2<59, 20,
Nate Begeman07aada82004-08-30 02:28:06 +0000732 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
733 "fsubs $FRT, $FRA, $FRB">;
734
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000735// M-Form instructions. rotate and mask instructions.
736//
Chris Lattner043870d2005-09-09 18:17:41 +0000737let isTwoAddress = 1, isCommutable = 1 in {
738// RLWIMI can be commuted if the rotate amount is zero.
Chris Lattner14522e32005-04-19 05:21:30 +0000739def RLWIMI : MForm_2<20,
Nate Begeman2d4c98d2004-10-16 20:43:38 +0000740 (ops GPRC:$rA, GPRC:$rSi, GPRC:$rS, u5imm:$SH, u5imm:$MB,
741 u5imm:$ME), "rlwimi $rA, $rS, $SH, $MB, $ME">;
742}
Chris Lattner14522e32005-04-19 05:21:30 +0000743def RLWINM : MForm_2<21,
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000744 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
745 "rlwinm $rA, $rS, $SH, $MB, $ME">;
Chris Lattner14522e32005-04-19 05:21:30 +0000746def RLWINMo : MForm_2<21,
Nate Begeman9f833d32005-04-12 00:10:02 +0000747 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Chris Lattner14522e32005-04-19 05:21:30 +0000748 "rlwinm. $rA, $rS, $SH, $MB, $ME">, isDOT;
749def RLWNM : MForm_2<23,
Nate Begemancd08e4c2005-04-09 20:09:12 +0000750 (ops GPRC:$rA, GPRC:$rS, GPRC:$rB, u5imm:$MB, u5imm:$ME),
751 "rlwnm $rA, $rS, $rB, $MB, $ME">;
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000752
753// MD-Form instructions. 64 bit rotate instructions.
754//
Chris Lattner14522e32005-04-19 05:21:30 +0000755def RLDICL : MDForm_1<30, 0,
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000756 (ops GPRC:$rA, GPRC:$rS, u6imm:$SH, u6imm:$MB),
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000757 "rldicl $rA, $rS, $SH, $MB">, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000758def RLDICR : MDForm_1<30, 1,
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000759 (ops GPRC:$rA, GPRC:$rS, u6imm:$SH, u6imm:$ME),
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000760 "rldicr $rA, $rS, $SH, $ME">, isPPC64;
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000761
Chris Lattner2eb25172005-09-09 00:39:56 +0000762//===----------------------------------------------------------------------===//
763// PowerPC Instruction Patterns
764//
765
766// REDUNDANT WITH INSTRUCTION DEFINITION, ONLY FOR TESTING.
767def : Pat<(sext_inreg GPRC:$in, i8),
768 (EXTSB GPRC:$in)>;
769
770// or by an arbitrary immediate.
771def : Pat<(or GPRC:$in, imm:$imm),
772 (ORIS (ORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
773// xor by an arbitrary immediate.
774def : Pat<(xor GPRC:$in, imm:$imm),
775 (XORIS (XORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
776
Chris Lattnerc36d0652005-09-14 18:18:39 +0000777// Same as above, but using a temporary.
Chris Lattner4ac85b32005-09-15 21:44:00 +0000778/*
Chris Lattnerc36d0652005-09-14 18:18:39 +0000779def : Pattern<(xor GPRC:$in, imm:$imm),
780 [(set GPRC:$tmp, (XORI GPRC:$in, (LO16 imm:$imm))),
781 (XORIS GPRC:$tmp, (HI16 imm:$imm))]>;
Chris Lattner4ac85b32005-09-15 21:44:00 +0000782*/
Chris Lattnerc36d0652005-09-14 18:18:39 +0000783
784
Chris Lattner2eb25172005-09-09 00:39:56 +0000785//===----------------------------------------------------------------------===//
786// PowerPCInstrInfo Definition
787//
Chris Lattnerbe686a82004-12-16 16:31:57 +0000788def PowerPCInstrInfo : InstrInfo {
789 let PHIInst = PHI;
790
791 let TSFlagsFields = [ "VMX", "PPC64" ];
792 let TSFlagsShifts = [ 0, 1 ];
793
794 let isLittleEndianEncoding = 1;
795}
Chris Lattner2eb25172005-09-09 00:39:56 +0000796