blob: 2bc6590f2a6a33d529e371594a8fb589f3aa9b93 [file] [log] [blame]
Evan Chengb9803a82009-11-06 23:52:48 +00001//===-- ARMExpandPseudoInsts.cpp - Expand pseudo instructions -----*- C++ -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Bob Wilson656edcf2010-09-08 23:39:54 +000010// This file contains a pass that expands pseudo instructions into target
Evan Chengb9803a82009-11-06 23:52:48 +000011// instructions to allow proper scheduling, if-conversion, and other late
12// optimizations. This pass should be run after register allocation but before
Bob Wilson656edcf2010-09-08 23:39:54 +000013// the post-regalloc scheduling pass.
Evan Chengb9803a82009-11-06 23:52:48 +000014//
15//===----------------------------------------------------------------------===//
16
17#define DEBUG_TYPE "arm-pseudo"
18#include "ARM.h"
19#include "ARMBaseInstrInfo.h"
Jim Grosbache4ad3872010-10-19 23:27:08 +000020#include "ARMBaseRegisterInfo.h"
21#include "ARMMachineFunctionInfo.h"
Jim Grosbach65dc3032010-10-06 21:16:16 +000022#include "ARMRegisterInfo.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000023#include "MCTargetDesc/ARMAddressingModes.h"
Jim Grosbache4ad3872010-10-19 23:27:08 +000024#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Chengb9803a82009-11-06 23:52:48 +000025#include "llvm/CodeGen/MachineFunctionPass.h"
26#include "llvm/CodeGen/MachineInstrBuilder.h"
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000027#include "llvm/Target/TargetFrameLowering.h"
Chris Lattner4dbbe342010-07-20 21:17:29 +000028#include "llvm/Target/TargetRegisterInfo.h"
Jakob Stoklund Olesene69438f2011-07-29 00:27:32 +000029#include "llvm/Support/CommandLine.h"
Jim Grosbache4ad3872010-10-19 23:27:08 +000030#include "llvm/Support/raw_ostream.h" // FIXME: for debug only. remove!
Evan Chengb9803a82009-11-06 23:52:48 +000031using namespace llvm;
32
Benjamin Kramera67f14b2011-08-19 01:42:18 +000033static cl::opt<bool>
Jakob Stoklund Olesene69438f2011-07-29 00:27:32 +000034VerifyARMPseudo("verify-arm-pseudo-expand", cl::Hidden,
35 cl::desc("Verify machine code after expanding ARM pseudos"));
36
Evan Chengb9803a82009-11-06 23:52:48 +000037namespace {
38 class ARMExpandPseudo : public MachineFunctionPass {
39 public:
40 static char ID;
Owen Anderson90c579d2010-08-06 18:33:48 +000041 ARMExpandPseudo() : MachineFunctionPass(ID) {}
Evan Chengb9803a82009-11-06 23:52:48 +000042
Jim Grosbache4ad3872010-10-19 23:27:08 +000043 const ARMBaseInstrInfo *TII;
Evan Chengd929f772010-05-13 00:17:02 +000044 const TargetRegisterInfo *TRI;
Evan Cheng893d7fe2010-11-12 23:03:38 +000045 const ARMSubtarget *STI;
Evan Cheng9fe20092011-01-20 08:34:58 +000046 ARMFunctionInfo *AFI;
Evan Chengb9803a82009-11-06 23:52:48 +000047
48 virtual bool runOnMachineFunction(MachineFunction &Fn);
49
50 virtual const char *getPassName() const {
51 return "ARM pseudo instruction expansion pass";
52 }
53
54 private:
Evan Cheng43130072010-05-12 23:13:12 +000055 void TransferImpOps(MachineInstr &OldMI,
56 MachineInstrBuilder &UseMI, MachineInstrBuilder &DefMI);
Evan Cheng9fe20092011-01-20 08:34:58 +000057 bool ExpandMI(MachineBasicBlock &MBB,
58 MachineBasicBlock::iterator MBBI);
Evan Chengb9803a82009-11-06 23:52:48 +000059 bool ExpandMBB(MachineBasicBlock &MBB);
Bob Wilson8466fa12010-09-13 23:01:35 +000060 void ExpandVLD(MachineBasicBlock::iterator &MBBI);
61 void ExpandVST(MachineBasicBlock::iterator &MBBI);
62 void ExpandLaneOp(MachineBasicBlock::iterator &MBBI);
Bob Wilsonbd916c52010-09-13 23:55:10 +000063 void ExpandVTBL(MachineBasicBlock::iterator &MBBI,
64 unsigned Opc, bool IsExt, unsigned NumRegs);
Evan Cheng9fe20092011-01-20 08:34:58 +000065 void ExpandMOV32BitImm(MachineBasicBlock &MBB,
66 MachineBasicBlock::iterator &MBBI);
Evan Chengb9803a82009-11-06 23:52:48 +000067 };
68 char ARMExpandPseudo::ID = 0;
69}
70
Evan Cheng43130072010-05-12 23:13:12 +000071/// TransferImpOps - Transfer implicit operands on the pseudo instruction to
72/// the instructions created from the expansion.
73void ARMExpandPseudo::TransferImpOps(MachineInstr &OldMI,
74 MachineInstrBuilder &UseMI,
75 MachineInstrBuilder &DefMI) {
Evan Chenge837dea2011-06-28 19:10:37 +000076 const MCInstrDesc &Desc = OldMI.getDesc();
Evan Cheng43130072010-05-12 23:13:12 +000077 for (unsigned i = Desc.getNumOperands(), e = OldMI.getNumOperands();
78 i != e; ++i) {
79 const MachineOperand &MO = OldMI.getOperand(i);
80 assert(MO.isReg() && MO.getReg());
81 if (MO.isUse())
Bob Wilson63569c92010-09-09 00:15:32 +000082 UseMI.addOperand(MO);
Evan Cheng43130072010-05-12 23:13:12 +000083 else
Bob Wilson63569c92010-09-09 00:15:32 +000084 DefMI.addOperand(MO);
Evan Cheng43130072010-05-12 23:13:12 +000085 }
86}
87
Bob Wilson8466fa12010-09-13 23:01:35 +000088namespace {
89 // Constants for register spacing in NEON load/store instructions.
90 // For quad-register load-lane and store-lane pseudo instructors, the
91 // spacing is initially assumed to be EvenDblSpc, and that is changed to
92 // OddDblSpc depending on the lane number operand.
93 enum NEONRegSpacing {
94 SingleSpc,
95 EvenDblSpc,
96 OddDblSpc
97 };
98
99 // Entries for NEON load/store information table. The table is sorted by
100 // PseudoOpc for fast binary-search lookups.
101 struct NEONLdStTableEntry {
102 unsigned PseudoOpc;
103 unsigned RealOpc;
104 bool IsLoad;
105 bool HasWriteBack;
106 NEONRegSpacing RegSpacing;
107 unsigned char NumRegs; // D registers loaded or stored
108 unsigned char RegElts; // elements per D register; used for lane ops
Jim Grosbach280dfad2011-10-21 18:54:25 +0000109 // FIXME: Temporary flag to denote whether the real instruction takes
110 // a single register (like the encoding) or all of the registers in
111 // the list (like the asm syntax and the isel DAG). When all definitions
112 // are converted to take only the single encoded register, this will
113 // go away.
114 bool copyAllListRegs;
Bob Wilson8466fa12010-09-13 23:01:35 +0000115
116 // Comparison methods for binary search of the table.
117 bool operator<(const NEONLdStTableEntry &TE) const {
118 return PseudoOpc < TE.PseudoOpc;
119 }
120 friend bool operator<(const NEONLdStTableEntry &TE, unsigned PseudoOpc) {
121 return TE.PseudoOpc < PseudoOpc;
122 }
Chandler Carruth100c2672010-10-23 08:10:43 +0000123 friend bool LLVM_ATTRIBUTE_UNUSED operator<(unsigned PseudoOpc,
124 const NEONLdStTableEntry &TE) {
Bob Wilson8466fa12010-09-13 23:01:35 +0000125 return PseudoOpc < TE.PseudoOpc;
126 }
127 };
128}
129
130static const NEONLdStTableEntry NEONLdStTable[] = {
Jim Grosbach280dfad2011-10-21 18:54:25 +0000131{ ARM::VLD1DUPq16Pseudo, ARM::VLD1DUPq16, true, false, SingleSpc, 2, 4,true},
132{ ARM::VLD1DUPq16Pseudo_UPD, ARM::VLD1DUPq16_UPD, true, true, SingleSpc, 2, 4,true},
133{ ARM::VLD1DUPq32Pseudo, ARM::VLD1DUPq32, true, false, SingleSpc, 2, 2,true},
134{ ARM::VLD1DUPq32Pseudo_UPD, ARM::VLD1DUPq32_UPD, true, true, SingleSpc, 2, 2,true},
135{ ARM::VLD1DUPq8Pseudo, ARM::VLD1DUPq8, true, false, SingleSpc, 2, 8,true},
136{ ARM::VLD1DUPq8Pseudo_UPD, ARM::VLD1DUPq8_UPD, true, true, SingleSpc, 2, 8,true},
Bob Wilson2a0e9742010-11-27 06:35:16 +0000137
Jim Grosbach280dfad2011-10-21 18:54:25 +0000138{ ARM::VLD1LNq16Pseudo, ARM::VLD1LNd16, true, false, EvenDblSpc, 1, 4 ,true},
139{ ARM::VLD1LNq16Pseudo_UPD, ARM::VLD1LNd16_UPD, true, true, EvenDblSpc, 1, 4 ,true},
140{ ARM::VLD1LNq32Pseudo, ARM::VLD1LNd32, true, false, EvenDblSpc, 1, 2 ,true},
141{ ARM::VLD1LNq32Pseudo_UPD, ARM::VLD1LNd32_UPD, true, true, EvenDblSpc, 1, 2 ,true},
142{ ARM::VLD1LNq8Pseudo, ARM::VLD1LNd8, true, false, EvenDblSpc, 1, 8 ,true},
143{ ARM::VLD1LNq8Pseudo_UPD, ARM::VLD1LNd8_UPD, true, true, EvenDblSpc, 1, 8 ,true},
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000144
Jim Grosbach280dfad2011-10-21 18:54:25 +0000145{ ARM::VLD1d64QPseudo, ARM::VLD1d64Q, true, false, SingleSpc, 4, 1 ,true},
146{ ARM::VLD1d64QPseudo_UPD, ARM::VLD1d64Q_UPD, true, true, SingleSpc, 4, 1 ,true},
147{ ARM::VLD1d64TPseudo, ARM::VLD1d64T, true, false, SingleSpc, 3, 1 ,true},
148{ ARM::VLD1d64TPseudo_UPD, ARM::VLD1d64T_UPD, true, true, SingleSpc, 3, 1 ,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000149
Jim Grosbach280dfad2011-10-21 18:54:25 +0000150{ ARM::VLD1q16Pseudo, ARM::VLD1q16, true, false, SingleSpc, 2, 4 ,false},
151{ ARM::VLD1q16Pseudo_UPD, ARM::VLD1q16_UPD, true, true, SingleSpc, 2, 4 ,false},
152{ ARM::VLD1q32Pseudo, ARM::VLD1q32, true, false, SingleSpc, 2, 2 ,false},
153{ ARM::VLD1q32Pseudo_UPD, ARM::VLD1q32_UPD, true, true, SingleSpc, 2, 2 ,false},
154{ ARM::VLD1q64Pseudo, ARM::VLD1q64, true, false, SingleSpc, 2, 1 ,false},
155{ ARM::VLD1q64Pseudo_UPD, ARM::VLD1q64_UPD, true, true, SingleSpc, 2, 1 ,false},
156{ ARM::VLD1q8Pseudo, ARM::VLD1q8, true, false, SingleSpc, 2, 8 ,false},
157{ ARM::VLD1q8Pseudo_UPD, ARM::VLD1q8_UPD, true, true, SingleSpc, 2, 8 ,false},
Bob Wilson8466fa12010-09-13 23:01:35 +0000158
Jim Grosbach280dfad2011-10-21 18:54:25 +0000159{ ARM::VLD2DUPd16Pseudo, ARM::VLD2DUPd16, true, false, SingleSpc, 2, 4,true},
160{ ARM::VLD2DUPd16Pseudo_UPD, ARM::VLD2DUPd16_UPD, true, true, SingleSpc, 2, 4,true},
161{ ARM::VLD2DUPd32Pseudo, ARM::VLD2DUPd32, true, false, SingleSpc, 2, 2,true},
162{ ARM::VLD2DUPd32Pseudo_UPD, ARM::VLD2DUPd32_UPD, true, true, SingleSpc, 2, 2,true},
163{ ARM::VLD2DUPd8Pseudo, ARM::VLD2DUPd8, true, false, SingleSpc, 2, 8,true},
164{ ARM::VLD2DUPd8Pseudo_UPD, ARM::VLD2DUPd8_UPD, true, true, SingleSpc, 2, 8,true},
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000165
Jim Grosbach280dfad2011-10-21 18:54:25 +0000166{ ARM::VLD2LNd16Pseudo, ARM::VLD2LNd16, true, false, SingleSpc, 2, 4 ,true},
167{ ARM::VLD2LNd16Pseudo_UPD, ARM::VLD2LNd16_UPD, true, true, SingleSpc, 2, 4 ,true},
168{ ARM::VLD2LNd32Pseudo, ARM::VLD2LNd32, true, false, SingleSpc, 2, 2 ,true},
169{ ARM::VLD2LNd32Pseudo_UPD, ARM::VLD2LNd32_UPD, true, true, SingleSpc, 2, 2 ,true},
170{ ARM::VLD2LNd8Pseudo, ARM::VLD2LNd8, true, false, SingleSpc, 2, 8 ,true},
171{ ARM::VLD2LNd8Pseudo_UPD, ARM::VLD2LNd8_UPD, true, true, SingleSpc, 2, 8 ,true},
172{ ARM::VLD2LNq16Pseudo, ARM::VLD2LNq16, true, false, EvenDblSpc, 2, 4 ,true},
173{ ARM::VLD2LNq16Pseudo_UPD, ARM::VLD2LNq16_UPD, true, true, EvenDblSpc, 2, 4 ,true},
174{ ARM::VLD2LNq32Pseudo, ARM::VLD2LNq32, true, false, EvenDblSpc, 2, 2 ,true},
175{ ARM::VLD2LNq32Pseudo_UPD, ARM::VLD2LNq32_UPD, true, true, EvenDblSpc, 2, 2 ,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000176
Jim Grosbach280dfad2011-10-21 18:54:25 +0000177{ ARM::VLD2d16Pseudo, ARM::VLD2d16, true, false, SingleSpc, 2, 4 ,true},
178{ ARM::VLD2d16Pseudo_UPD, ARM::VLD2d16_UPD, true, true, SingleSpc, 2, 4 ,true},
179{ ARM::VLD2d32Pseudo, ARM::VLD2d32, true, false, SingleSpc, 2, 2 ,true},
180{ ARM::VLD2d32Pseudo_UPD, ARM::VLD2d32_UPD, true, true, SingleSpc, 2, 2 ,true},
181{ ARM::VLD2d8Pseudo, ARM::VLD2d8, true, false, SingleSpc, 2, 8 ,true},
182{ ARM::VLD2d8Pseudo_UPD, ARM::VLD2d8_UPD, true, true, SingleSpc, 2, 8 ,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000183
Jim Grosbach280dfad2011-10-21 18:54:25 +0000184{ ARM::VLD2q16Pseudo, ARM::VLD2q16, true, false, SingleSpc, 4, 4 ,true},
185{ ARM::VLD2q16Pseudo_UPD, ARM::VLD2q16_UPD, true, true, SingleSpc, 4, 4 ,true},
186{ ARM::VLD2q32Pseudo, ARM::VLD2q32, true, false, SingleSpc, 4, 2 ,true},
187{ ARM::VLD2q32Pseudo_UPD, ARM::VLD2q32_UPD, true, true, SingleSpc, 4, 2 ,true},
188{ ARM::VLD2q8Pseudo, ARM::VLD2q8, true, false, SingleSpc, 4, 8 ,true},
189{ ARM::VLD2q8Pseudo_UPD, ARM::VLD2q8_UPD, true, true, SingleSpc, 4, 8 ,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000190
Jim Grosbach280dfad2011-10-21 18:54:25 +0000191{ ARM::VLD3DUPd16Pseudo, ARM::VLD3DUPd16, true, false, SingleSpc, 3, 4,true},
192{ ARM::VLD3DUPd16Pseudo_UPD, ARM::VLD3DUPd16_UPD, true, true, SingleSpc, 3, 4,true},
193{ ARM::VLD3DUPd32Pseudo, ARM::VLD3DUPd32, true, false, SingleSpc, 3, 2,true},
194{ ARM::VLD3DUPd32Pseudo_UPD, ARM::VLD3DUPd32_UPD, true, true, SingleSpc, 3, 2,true},
195{ ARM::VLD3DUPd8Pseudo, ARM::VLD3DUPd8, true, false, SingleSpc, 3, 8,true},
196{ ARM::VLD3DUPd8Pseudo_UPD, ARM::VLD3DUPd8_UPD, true, true, SingleSpc, 3, 8,true},
Bob Wilson86c6d802010-11-29 19:35:29 +0000197
Jim Grosbach280dfad2011-10-21 18:54:25 +0000198{ ARM::VLD3LNd16Pseudo, ARM::VLD3LNd16, true, false, SingleSpc, 3, 4 ,true},
199{ ARM::VLD3LNd16Pseudo_UPD, ARM::VLD3LNd16_UPD, true, true, SingleSpc, 3, 4 ,true},
200{ ARM::VLD3LNd32Pseudo, ARM::VLD3LNd32, true, false, SingleSpc, 3, 2 ,true},
201{ ARM::VLD3LNd32Pseudo_UPD, ARM::VLD3LNd32_UPD, true, true, SingleSpc, 3, 2 ,true},
202{ ARM::VLD3LNd8Pseudo, ARM::VLD3LNd8, true, false, SingleSpc, 3, 8 ,true},
203{ ARM::VLD3LNd8Pseudo_UPD, ARM::VLD3LNd8_UPD, true, true, SingleSpc, 3, 8 ,true},
204{ ARM::VLD3LNq16Pseudo, ARM::VLD3LNq16, true, false, EvenDblSpc, 3, 4 ,true},
205{ ARM::VLD3LNq16Pseudo_UPD, ARM::VLD3LNq16_UPD, true, true, EvenDblSpc, 3, 4 ,true},
206{ ARM::VLD3LNq32Pseudo, ARM::VLD3LNq32, true, false, EvenDblSpc, 3, 2 ,true},
207{ ARM::VLD3LNq32Pseudo_UPD, ARM::VLD3LNq32_UPD, true, true, EvenDblSpc, 3, 2 ,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000208
Jim Grosbach280dfad2011-10-21 18:54:25 +0000209{ ARM::VLD3d16Pseudo, ARM::VLD3d16, true, false, SingleSpc, 3, 4 ,true},
210{ ARM::VLD3d16Pseudo_UPD, ARM::VLD3d16_UPD, true, true, SingleSpc, 3, 4 ,true},
211{ ARM::VLD3d32Pseudo, ARM::VLD3d32, true, false, SingleSpc, 3, 2 ,true},
212{ ARM::VLD3d32Pseudo_UPD, ARM::VLD3d32_UPD, true, true, SingleSpc, 3, 2 ,true},
213{ ARM::VLD3d8Pseudo, ARM::VLD3d8, true, false, SingleSpc, 3, 8 ,true},
214{ ARM::VLD3d8Pseudo_UPD, ARM::VLD3d8_UPD, true, true, SingleSpc, 3, 8 ,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000215
Jim Grosbach280dfad2011-10-21 18:54:25 +0000216{ ARM::VLD3q16Pseudo_UPD, ARM::VLD3q16_UPD, true, true, EvenDblSpc, 3, 4 ,true},
217{ ARM::VLD3q16oddPseudo, ARM::VLD3q16, true, false, OddDblSpc, 3, 4 ,true},
218{ ARM::VLD3q16oddPseudo_UPD, ARM::VLD3q16_UPD, true, true, OddDblSpc, 3, 4 ,true},
219{ ARM::VLD3q32Pseudo_UPD, ARM::VLD3q32_UPD, true, true, EvenDblSpc, 3, 2 ,true},
220{ ARM::VLD3q32oddPseudo, ARM::VLD3q32, true, false, OddDblSpc, 3, 2 ,true},
221{ ARM::VLD3q32oddPseudo_UPD, ARM::VLD3q32_UPD, true, true, OddDblSpc, 3, 2 ,true},
222{ ARM::VLD3q8Pseudo_UPD, ARM::VLD3q8_UPD, true, true, EvenDblSpc, 3, 8 ,true},
223{ ARM::VLD3q8oddPseudo, ARM::VLD3q8, true, false, OddDblSpc, 3, 8 ,true},
224{ ARM::VLD3q8oddPseudo_UPD, ARM::VLD3q8_UPD, true, true, OddDblSpc, 3, 8 ,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000225
Jim Grosbach280dfad2011-10-21 18:54:25 +0000226{ ARM::VLD4DUPd16Pseudo, ARM::VLD4DUPd16, true, false, SingleSpc, 4, 4,true},
227{ ARM::VLD4DUPd16Pseudo_UPD, ARM::VLD4DUPd16_UPD, true, true, SingleSpc, 4, 4,true},
228{ ARM::VLD4DUPd32Pseudo, ARM::VLD4DUPd32, true, false, SingleSpc, 4, 2,true},
229{ ARM::VLD4DUPd32Pseudo_UPD, ARM::VLD4DUPd32_UPD, true, true, SingleSpc, 4, 2,true},
230{ ARM::VLD4DUPd8Pseudo, ARM::VLD4DUPd8, true, false, SingleSpc, 4, 8,true},
231{ ARM::VLD4DUPd8Pseudo_UPD, ARM::VLD4DUPd8_UPD, true, true, SingleSpc, 4, 8,true},
Bob Wilson6c4c9822010-11-30 00:00:35 +0000232
Jim Grosbach280dfad2011-10-21 18:54:25 +0000233{ ARM::VLD4LNd16Pseudo, ARM::VLD4LNd16, true, false, SingleSpc, 4, 4 ,true},
234{ ARM::VLD4LNd16Pseudo_UPD, ARM::VLD4LNd16_UPD, true, true, SingleSpc, 4, 4 ,true},
235{ ARM::VLD4LNd32Pseudo, ARM::VLD4LNd32, true, false, SingleSpc, 4, 2 ,true},
236{ ARM::VLD4LNd32Pseudo_UPD, ARM::VLD4LNd32_UPD, true, true, SingleSpc, 4, 2 ,true},
237{ ARM::VLD4LNd8Pseudo, ARM::VLD4LNd8, true, false, SingleSpc, 4, 8 ,true},
238{ ARM::VLD4LNd8Pseudo_UPD, ARM::VLD4LNd8_UPD, true, true, SingleSpc, 4, 8 ,true},
239{ ARM::VLD4LNq16Pseudo, ARM::VLD4LNq16, true, false, EvenDblSpc, 4, 4 ,true},
240{ ARM::VLD4LNq16Pseudo_UPD, ARM::VLD4LNq16_UPD, true, true, EvenDblSpc, 4, 4 ,true},
241{ ARM::VLD4LNq32Pseudo, ARM::VLD4LNq32, true, false, EvenDblSpc, 4, 2 ,true},
242{ ARM::VLD4LNq32Pseudo_UPD, ARM::VLD4LNq32_UPD, true, true, EvenDblSpc, 4, 2 ,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000243
Jim Grosbach280dfad2011-10-21 18:54:25 +0000244{ ARM::VLD4d16Pseudo, ARM::VLD4d16, true, false, SingleSpc, 4, 4 ,true},
245{ ARM::VLD4d16Pseudo_UPD, ARM::VLD4d16_UPD, true, true, SingleSpc, 4, 4 ,true},
246{ ARM::VLD4d32Pseudo, ARM::VLD4d32, true, false, SingleSpc, 4, 2 ,true},
247{ ARM::VLD4d32Pseudo_UPD, ARM::VLD4d32_UPD, true, true, SingleSpc, 4, 2 ,true},
248{ ARM::VLD4d8Pseudo, ARM::VLD4d8, true, false, SingleSpc, 4, 8 ,true},
249{ ARM::VLD4d8Pseudo_UPD, ARM::VLD4d8_UPD, true, true, SingleSpc, 4, 8 ,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000250
Jim Grosbach280dfad2011-10-21 18:54:25 +0000251{ ARM::VLD4q16Pseudo_UPD, ARM::VLD4q16_UPD, true, true, EvenDblSpc, 4, 4 ,true},
252{ ARM::VLD4q16oddPseudo, ARM::VLD4q16, true, false, OddDblSpc, 4, 4 ,true},
253{ ARM::VLD4q16oddPseudo_UPD, ARM::VLD4q16_UPD, true, true, OddDblSpc, 4, 4 ,true},
254{ ARM::VLD4q32Pseudo_UPD, ARM::VLD4q32_UPD, true, true, EvenDblSpc, 4, 2 ,true},
255{ ARM::VLD4q32oddPseudo, ARM::VLD4q32, true, false, OddDblSpc, 4, 2 ,true},
256{ ARM::VLD4q32oddPseudo_UPD, ARM::VLD4q32_UPD, true, true, OddDblSpc, 4, 2 ,true},
257{ ARM::VLD4q8Pseudo_UPD, ARM::VLD4q8_UPD, true, true, EvenDblSpc, 4, 8 ,true},
258{ ARM::VLD4q8oddPseudo, ARM::VLD4q8, true, false, OddDblSpc, 4, 8 ,true},
259{ ARM::VLD4q8oddPseudo_UPD, ARM::VLD4q8_UPD, true, true, OddDblSpc, 4, 8 ,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000260
Jim Grosbach280dfad2011-10-21 18:54:25 +0000261{ ARM::VST1LNq16Pseudo, ARM::VST1LNd16, false, false, EvenDblSpc, 1, 4 ,true},
262{ ARM::VST1LNq16Pseudo_UPD, ARM::VST1LNd16_UPD,false, true, EvenDblSpc, 1, 4 ,true},
263{ ARM::VST1LNq32Pseudo, ARM::VST1LNd32, false, false, EvenDblSpc, 1, 2 ,true},
264{ ARM::VST1LNq32Pseudo_UPD, ARM::VST1LNd32_UPD,false, true, EvenDblSpc, 1, 2 ,true},
265{ ARM::VST1LNq8Pseudo, ARM::VST1LNd8, false, false, EvenDblSpc, 1, 8 ,true},
266{ ARM::VST1LNq8Pseudo_UPD, ARM::VST1LNd8_UPD, false, true, EvenDblSpc, 1, 8 ,true},
Bob Wilsond0c6bc22010-11-02 21:18:25 +0000267
Jim Grosbach280dfad2011-10-21 18:54:25 +0000268{ ARM::VST1d64QPseudo, ARM::VST1d64Q, false, false, SingleSpc, 4, 1 ,true},
269{ ARM::VST1d64QPseudo_UPD, ARM::VST1d64Q_UPD, false, true, SingleSpc, 4, 1 ,true},
270{ ARM::VST1d64TPseudo, ARM::VST1d64T, false, false, SingleSpc, 3, 1 ,true},
271{ ARM::VST1d64TPseudo_UPD, ARM::VST1d64T_UPD, false, true, SingleSpc, 3, 1 ,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000272
Jim Grosbach280dfad2011-10-21 18:54:25 +0000273{ ARM::VST1q16Pseudo, ARM::VST1q16, false, false, SingleSpc, 2, 4 ,true},
274{ ARM::VST1q16Pseudo_UPD, ARM::VST1q16_UPD, false, true, SingleSpc, 2, 4 ,true},
275{ ARM::VST1q32Pseudo, ARM::VST1q32, false, false, SingleSpc, 2, 2 ,true},
276{ ARM::VST1q32Pseudo_UPD, ARM::VST1q32_UPD, false, true, SingleSpc, 2, 2 ,true},
277{ ARM::VST1q64Pseudo, ARM::VST1q64, false, false, SingleSpc, 2, 1 ,true},
278{ ARM::VST1q64Pseudo_UPD, ARM::VST1q64_UPD, false, true, SingleSpc, 2, 1 ,true},
279{ ARM::VST1q8Pseudo, ARM::VST1q8, false, false, SingleSpc, 2, 8 ,true},
280{ ARM::VST1q8Pseudo_UPD, ARM::VST1q8_UPD, false, true, SingleSpc, 2, 8 ,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000281
Jim Grosbach280dfad2011-10-21 18:54:25 +0000282{ ARM::VST2LNd16Pseudo, ARM::VST2LNd16, false, false, SingleSpc, 2, 4 ,true},
283{ ARM::VST2LNd16Pseudo_UPD, ARM::VST2LNd16_UPD, false, true, SingleSpc, 2, 4 ,true},
284{ ARM::VST2LNd32Pseudo, ARM::VST2LNd32, false, false, SingleSpc, 2, 2 ,true},
285{ ARM::VST2LNd32Pseudo_UPD, ARM::VST2LNd32_UPD, false, true, SingleSpc, 2, 2 ,true},
286{ ARM::VST2LNd8Pseudo, ARM::VST2LNd8, false, false, SingleSpc, 2, 8 ,true},
287{ ARM::VST2LNd8Pseudo_UPD, ARM::VST2LNd8_UPD, false, true, SingleSpc, 2, 8 ,true},
288{ ARM::VST2LNq16Pseudo, ARM::VST2LNq16, false, false, EvenDblSpc, 2, 4,true},
289{ ARM::VST2LNq16Pseudo_UPD, ARM::VST2LNq16_UPD, false, true, EvenDblSpc, 2, 4,true},
290{ ARM::VST2LNq32Pseudo, ARM::VST2LNq32, false, false, EvenDblSpc, 2, 2,true},
291{ ARM::VST2LNq32Pseudo_UPD, ARM::VST2LNq32_UPD, false, true, EvenDblSpc, 2, 2,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000292
Jim Grosbach280dfad2011-10-21 18:54:25 +0000293{ ARM::VST2d16Pseudo, ARM::VST2d16, false, false, SingleSpc, 2, 4 ,true},
294{ ARM::VST2d16Pseudo_UPD, ARM::VST2d16_UPD, false, true, SingleSpc, 2, 4 ,true},
295{ ARM::VST2d32Pseudo, ARM::VST2d32, false, false, SingleSpc, 2, 2 ,true},
296{ ARM::VST2d32Pseudo_UPD, ARM::VST2d32_UPD, false, true, SingleSpc, 2, 2 ,true},
297{ ARM::VST2d8Pseudo, ARM::VST2d8, false, false, SingleSpc, 2, 8 ,true},
298{ ARM::VST2d8Pseudo_UPD, ARM::VST2d8_UPD, false, true, SingleSpc, 2, 8 ,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000299
Jim Grosbach280dfad2011-10-21 18:54:25 +0000300{ ARM::VST2q16Pseudo, ARM::VST2q16, false, false, SingleSpc, 4, 4 ,true},
301{ ARM::VST2q16Pseudo_UPD, ARM::VST2q16_UPD, false, true, SingleSpc, 4, 4 ,true},
302{ ARM::VST2q32Pseudo, ARM::VST2q32, false, false, SingleSpc, 4, 2 ,true},
303{ ARM::VST2q32Pseudo_UPD, ARM::VST2q32_UPD, false, true, SingleSpc, 4, 2 ,true},
304{ ARM::VST2q8Pseudo, ARM::VST2q8, false, false, SingleSpc, 4, 8 ,true},
305{ ARM::VST2q8Pseudo_UPD, ARM::VST2q8_UPD, false, true, SingleSpc, 4, 8 ,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000306
Jim Grosbach280dfad2011-10-21 18:54:25 +0000307{ ARM::VST3LNd16Pseudo, ARM::VST3LNd16, false, false, SingleSpc, 3, 4 ,true},
308{ ARM::VST3LNd16Pseudo_UPD, ARM::VST3LNd16_UPD, false, true, SingleSpc, 3, 4 ,true},
309{ ARM::VST3LNd32Pseudo, ARM::VST3LNd32, false, false, SingleSpc, 3, 2 ,true},
310{ ARM::VST3LNd32Pseudo_UPD, ARM::VST3LNd32_UPD, false, true, SingleSpc, 3, 2 ,true},
311{ ARM::VST3LNd8Pseudo, ARM::VST3LNd8, false, false, SingleSpc, 3, 8 ,true},
312{ ARM::VST3LNd8Pseudo_UPD, ARM::VST3LNd8_UPD, false, true, SingleSpc, 3, 8 ,true},
313{ ARM::VST3LNq16Pseudo, ARM::VST3LNq16, false, false, EvenDblSpc, 3, 4,true},
314{ ARM::VST3LNq16Pseudo_UPD, ARM::VST3LNq16_UPD, false, true, EvenDblSpc, 3, 4,true},
315{ ARM::VST3LNq32Pseudo, ARM::VST3LNq32, false, false, EvenDblSpc, 3, 2,true},
316{ ARM::VST3LNq32Pseudo_UPD, ARM::VST3LNq32_UPD, false, true, EvenDblSpc, 3, 2,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000317
Jim Grosbach280dfad2011-10-21 18:54:25 +0000318{ ARM::VST3d16Pseudo, ARM::VST3d16, false, false, SingleSpc, 3, 4 ,true},
319{ ARM::VST3d16Pseudo_UPD, ARM::VST3d16_UPD, false, true, SingleSpc, 3, 4 ,true},
320{ ARM::VST3d32Pseudo, ARM::VST3d32, false, false, SingleSpc, 3, 2 ,true},
321{ ARM::VST3d32Pseudo_UPD, ARM::VST3d32_UPD, false, true, SingleSpc, 3, 2 ,true},
322{ ARM::VST3d8Pseudo, ARM::VST3d8, false, false, SingleSpc, 3, 8 ,true},
323{ ARM::VST3d8Pseudo_UPD, ARM::VST3d8_UPD, false, true, SingleSpc, 3, 8 ,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000324
Jim Grosbach280dfad2011-10-21 18:54:25 +0000325{ ARM::VST3q16Pseudo_UPD, ARM::VST3q16_UPD, false, true, EvenDblSpc, 3, 4 ,true},
326{ ARM::VST3q16oddPseudo, ARM::VST3q16, false, false, OddDblSpc, 3, 4 ,true},
327{ ARM::VST3q16oddPseudo_UPD, ARM::VST3q16_UPD, false, true, OddDblSpc, 3, 4 ,true},
328{ ARM::VST3q32Pseudo_UPD, ARM::VST3q32_UPD, false, true, EvenDblSpc, 3, 2 ,true},
329{ ARM::VST3q32oddPseudo, ARM::VST3q32, false, false, OddDblSpc, 3, 2 ,true},
330{ ARM::VST3q32oddPseudo_UPD, ARM::VST3q32_UPD, false, true, OddDblSpc, 3, 2 ,true},
331{ ARM::VST3q8Pseudo_UPD, ARM::VST3q8_UPD, false, true, EvenDblSpc, 3, 8 ,true},
332{ ARM::VST3q8oddPseudo, ARM::VST3q8, false, false, OddDblSpc, 3, 8 ,true},
333{ ARM::VST3q8oddPseudo_UPD, ARM::VST3q8_UPD, false, true, OddDblSpc, 3, 8 ,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000334
Jim Grosbach280dfad2011-10-21 18:54:25 +0000335{ ARM::VST4LNd16Pseudo, ARM::VST4LNd16, false, false, SingleSpc, 4, 4 ,true},
336{ ARM::VST4LNd16Pseudo_UPD, ARM::VST4LNd16_UPD, false, true, SingleSpc, 4, 4 ,true},
337{ ARM::VST4LNd32Pseudo, ARM::VST4LNd32, false, false, SingleSpc, 4, 2 ,true},
338{ ARM::VST4LNd32Pseudo_UPD, ARM::VST4LNd32_UPD, false, true, SingleSpc, 4, 2 ,true},
339{ ARM::VST4LNd8Pseudo, ARM::VST4LNd8, false, false, SingleSpc, 4, 8 ,true},
340{ ARM::VST4LNd8Pseudo_UPD, ARM::VST4LNd8_UPD, false, true, SingleSpc, 4, 8 ,true},
341{ ARM::VST4LNq16Pseudo, ARM::VST4LNq16, false, false, EvenDblSpc, 4, 4,true},
342{ ARM::VST4LNq16Pseudo_UPD, ARM::VST4LNq16_UPD, false, true, EvenDblSpc, 4, 4,true},
343{ ARM::VST4LNq32Pseudo, ARM::VST4LNq32, false, false, EvenDblSpc, 4, 2,true},
344{ ARM::VST4LNq32Pseudo_UPD, ARM::VST4LNq32_UPD, false, true, EvenDblSpc, 4, 2,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000345
Jim Grosbach280dfad2011-10-21 18:54:25 +0000346{ ARM::VST4d16Pseudo, ARM::VST4d16, false, false, SingleSpc, 4, 4 ,true},
347{ ARM::VST4d16Pseudo_UPD, ARM::VST4d16_UPD, false, true, SingleSpc, 4, 4 ,true},
348{ ARM::VST4d32Pseudo, ARM::VST4d32, false, false, SingleSpc, 4, 2 ,true},
349{ ARM::VST4d32Pseudo_UPD, ARM::VST4d32_UPD, false, true, SingleSpc, 4, 2 ,true},
350{ ARM::VST4d8Pseudo, ARM::VST4d8, false, false, SingleSpc, 4, 8 ,true},
351{ ARM::VST4d8Pseudo_UPD, ARM::VST4d8_UPD, false, true, SingleSpc, 4, 8 ,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000352
Jim Grosbach280dfad2011-10-21 18:54:25 +0000353{ ARM::VST4q16Pseudo_UPD, ARM::VST4q16_UPD, false, true, EvenDblSpc, 4, 4 ,true},
354{ ARM::VST4q16oddPseudo, ARM::VST4q16, false, false, OddDblSpc, 4, 4 ,true},
355{ ARM::VST4q16oddPseudo_UPD, ARM::VST4q16_UPD, false, true, OddDblSpc, 4, 4 ,true},
356{ ARM::VST4q32Pseudo_UPD, ARM::VST4q32_UPD, false, true, EvenDblSpc, 4, 2 ,true},
357{ ARM::VST4q32oddPseudo, ARM::VST4q32, false, false, OddDblSpc, 4, 2 ,true},
358{ ARM::VST4q32oddPseudo_UPD, ARM::VST4q32_UPD, false, true, OddDblSpc, 4, 2 ,true},
359{ ARM::VST4q8Pseudo_UPD, ARM::VST4q8_UPD, false, true, EvenDblSpc, 4, 8 ,true},
360{ ARM::VST4q8oddPseudo, ARM::VST4q8, false, false, OddDblSpc, 4, 8 ,true},
361{ ARM::VST4q8oddPseudo_UPD, ARM::VST4q8_UPD, false, true, OddDblSpc, 4, 8 ,true}
Bob Wilson8466fa12010-09-13 23:01:35 +0000362};
363
364/// LookupNEONLdSt - Search the NEONLdStTable for information about a NEON
365/// load or store pseudo instruction.
366static const NEONLdStTableEntry *LookupNEONLdSt(unsigned Opcode) {
367 unsigned NumEntries = array_lengthof(NEONLdStTable);
368
369#ifndef NDEBUG
370 // Make sure the table is sorted.
371 static bool TableChecked = false;
372 if (!TableChecked) {
373 for (unsigned i = 0; i != NumEntries-1; ++i)
374 assert(NEONLdStTable[i] < NEONLdStTable[i+1] &&
375 "NEONLdStTable is not sorted!");
376 TableChecked = true;
377 }
378#endif
379
380 const NEONLdStTableEntry *I =
381 std::lower_bound(NEONLdStTable, NEONLdStTable + NumEntries, Opcode);
382 if (I != NEONLdStTable + NumEntries && I->PseudoOpc == Opcode)
383 return I;
384 return NULL;
385}
386
387/// GetDSubRegs - Get 4 D subregisters of a Q, QQ, or QQQQ register,
388/// corresponding to the specified register spacing. Not all of the results
389/// are necessarily valid, e.g., a Q register only has 2 D subregisters.
390static void GetDSubRegs(unsigned Reg, NEONRegSpacing RegSpc,
391 const TargetRegisterInfo *TRI, unsigned &D0,
392 unsigned &D1, unsigned &D2, unsigned &D3) {
393 if (RegSpc == SingleSpc) {
394 D0 = TRI->getSubReg(Reg, ARM::dsub_0);
395 D1 = TRI->getSubReg(Reg, ARM::dsub_1);
396 D2 = TRI->getSubReg(Reg, ARM::dsub_2);
397 D3 = TRI->getSubReg(Reg, ARM::dsub_3);
398 } else if (RegSpc == EvenDblSpc) {
399 D0 = TRI->getSubReg(Reg, ARM::dsub_0);
400 D1 = TRI->getSubReg(Reg, ARM::dsub_2);
401 D2 = TRI->getSubReg(Reg, ARM::dsub_4);
402 D3 = TRI->getSubReg(Reg, ARM::dsub_6);
403 } else {
404 assert(RegSpc == OddDblSpc && "unknown register spacing");
405 D0 = TRI->getSubReg(Reg, ARM::dsub_1);
406 D1 = TRI->getSubReg(Reg, ARM::dsub_3);
407 D2 = TRI->getSubReg(Reg, ARM::dsub_5);
408 D3 = TRI->getSubReg(Reg, ARM::dsub_7);
Bob Wilsonbd916c52010-09-13 23:55:10 +0000409 }
Bob Wilson8466fa12010-09-13 23:01:35 +0000410}
411
Bob Wilson82a9c842010-09-02 16:17:29 +0000412/// ExpandVLD - Translate VLD pseudo instructions with Q, QQ or QQQQ register
413/// operands to real VLD instructions with D register operands.
Bob Wilson8466fa12010-09-13 23:01:35 +0000414void ARMExpandPseudo::ExpandVLD(MachineBasicBlock::iterator &MBBI) {
Bob Wilsonffde0802010-09-02 16:00:54 +0000415 MachineInstr &MI = *MBBI;
416 MachineBasicBlock &MBB = *MI.getParent();
417
Bob Wilson8466fa12010-09-13 23:01:35 +0000418 const NEONLdStTableEntry *TableEntry = LookupNEONLdSt(MI.getOpcode());
419 assert(TableEntry && TableEntry->IsLoad && "NEONLdStTable lookup failed");
420 NEONRegSpacing RegSpc = TableEntry->RegSpacing;
421 unsigned NumRegs = TableEntry->NumRegs;
422
423 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
424 TII->get(TableEntry->RealOpc));
Bob Wilsonffde0802010-09-02 16:00:54 +0000425 unsigned OpIdx = 0;
426
427 bool DstIsDead = MI.getOperand(OpIdx).isDead();
428 unsigned DstReg = MI.getOperand(OpIdx++).getReg();
429 unsigned D0, D1, D2, D3;
Bob Wilson8466fa12010-09-13 23:01:35 +0000430 GetDSubRegs(DstReg, RegSpc, TRI, D0, D1, D2, D3);
Jim Grosbach280dfad2011-10-21 18:54:25 +0000431 MIB.addReg(D0, RegState::Define | getDeadRegState(DstIsDead));
432 if (NumRegs > 1 && TableEntry->copyAllListRegs)
433 MIB.addReg(D1, RegState::Define | getDeadRegState(DstIsDead));
434 if (NumRegs > 2 && TableEntry->copyAllListRegs)
Bob Wilsonf5721912010-09-03 18:16:02 +0000435 MIB.addReg(D2, RegState::Define | getDeadRegState(DstIsDead));
Jim Grosbach280dfad2011-10-21 18:54:25 +0000436 if (NumRegs > 3 && TableEntry->copyAllListRegs)
Bob Wilsonf5721912010-09-03 18:16:02 +0000437 MIB.addReg(D3, RegState::Define | getDeadRegState(DstIsDead));
Bob Wilsonffde0802010-09-02 16:00:54 +0000438
Bob Wilson8466fa12010-09-13 23:01:35 +0000439 if (TableEntry->HasWriteBack)
Bob Wilson63569c92010-09-09 00:15:32 +0000440 MIB.addOperand(MI.getOperand(OpIdx++));
441
Bob Wilsonffde0802010-09-02 16:00:54 +0000442 // Copy the addrmode6 operands.
Bob Wilson63569c92010-09-09 00:15:32 +0000443 MIB.addOperand(MI.getOperand(OpIdx++));
444 MIB.addOperand(MI.getOperand(OpIdx++));
445 // Copy the am6offset operand.
Bob Wilson8466fa12010-09-13 23:01:35 +0000446 if (TableEntry->HasWriteBack)
Bob Wilson63569c92010-09-09 00:15:32 +0000447 MIB.addOperand(MI.getOperand(OpIdx++));
Bob Wilsonffde0802010-09-02 16:00:54 +0000448
Bob Wilson19d644d2010-09-09 00:38:32 +0000449 // For an instruction writing double-spaced subregs, the pseudo instruction
Bob Wilson823611b2010-09-16 04:25:37 +0000450 // has an extra operand that is a use of the super-register. Record the
451 // operand index and skip over it.
452 unsigned SrcOpIdx = 0;
453 if (RegSpc == EvenDblSpc || RegSpc == OddDblSpc)
454 SrcOpIdx = OpIdx++;
455
456 // Copy the predicate operands.
457 MIB.addOperand(MI.getOperand(OpIdx++));
458 MIB.addOperand(MI.getOperand(OpIdx++));
459
460 // Copy the super-register source operand used for double-spaced subregs over
Bob Wilson19d644d2010-09-09 00:38:32 +0000461 // to the new instruction as an implicit operand.
Bob Wilson823611b2010-09-16 04:25:37 +0000462 if (SrcOpIdx != 0) {
463 MachineOperand MO = MI.getOperand(SrcOpIdx);
Bob Wilson19d644d2010-09-09 00:38:32 +0000464 MO.setImplicit(true);
465 MIB.addOperand(MO);
466 }
Bob Wilsonf5721912010-09-03 18:16:02 +0000467 // Add an implicit def for the super-register.
468 MIB.addReg(DstReg, RegState::ImplicitDefine | getDeadRegState(DstIsDead));
Bob Wilson19d644d2010-09-09 00:38:32 +0000469 TransferImpOps(MI, MIB, MIB);
Evan Chengb58a3402011-04-19 00:04:03 +0000470
471 // Transfer memoperands.
Chris Lattnerd7d030a2011-04-29 05:24:29 +0000472 MIB->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Evan Chengb58a3402011-04-19 00:04:03 +0000473
Bob Wilsonffde0802010-09-02 16:00:54 +0000474 MI.eraseFromParent();
475}
476
Bob Wilson01ba4612010-08-26 18:51:29 +0000477/// ExpandVST - Translate VST pseudo instructions with Q, QQ or QQQQ register
478/// operands to real VST instructions with D register operands.
Bob Wilson8466fa12010-09-13 23:01:35 +0000479void ARMExpandPseudo::ExpandVST(MachineBasicBlock::iterator &MBBI) {
Bob Wilson709d5922010-08-25 23:27:42 +0000480 MachineInstr &MI = *MBBI;
481 MachineBasicBlock &MBB = *MI.getParent();
482
Bob Wilson8466fa12010-09-13 23:01:35 +0000483 const NEONLdStTableEntry *TableEntry = LookupNEONLdSt(MI.getOpcode());
484 assert(TableEntry && !TableEntry->IsLoad && "NEONLdStTable lookup failed");
485 NEONRegSpacing RegSpc = TableEntry->RegSpacing;
486 unsigned NumRegs = TableEntry->NumRegs;
487
488 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
489 TII->get(TableEntry->RealOpc));
Bob Wilson709d5922010-08-25 23:27:42 +0000490 unsigned OpIdx = 0;
Bob Wilson8466fa12010-09-13 23:01:35 +0000491 if (TableEntry->HasWriteBack)
Bob Wilson63569c92010-09-09 00:15:32 +0000492 MIB.addOperand(MI.getOperand(OpIdx++));
493
Bob Wilson709d5922010-08-25 23:27:42 +0000494 // Copy the addrmode6 operands.
Bob Wilson63569c92010-09-09 00:15:32 +0000495 MIB.addOperand(MI.getOperand(OpIdx++));
496 MIB.addOperand(MI.getOperand(OpIdx++));
497 // Copy the am6offset operand.
Bob Wilson8466fa12010-09-13 23:01:35 +0000498 if (TableEntry->HasWriteBack)
Bob Wilson63569c92010-09-09 00:15:32 +0000499 MIB.addOperand(MI.getOperand(OpIdx++));
Bob Wilson709d5922010-08-25 23:27:42 +0000500
501 bool SrcIsKill = MI.getOperand(OpIdx).isKill();
Bob Wilson823611b2010-09-16 04:25:37 +0000502 unsigned SrcReg = MI.getOperand(OpIdx++).getReg();
Bob Wilson709d5922010-08-25 23:27:42 +0000503 unsigned D0, D1, D2, D3;
Bob Wilson8466fa12010-09-13 23:01:35 +0000504 GetDSubRegs(SrcReg, RegSpc, TRI, D0, D1, D2, D3);
Bob Wilson7e701972010-08-30 18:10:48 +0000505 MIB.addReg(D0).addReg(D1);
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000506 if (NumRegs > 2)
Bob Wilson7e701972010-08-30 18:10:48 +0000507 MIB.addReg(D2);
Bob Wilson01ba4612010-08-26 18:51:29 +0000508 if (NumRegs > 3)
Bob Wilson7e701972010-08-30 18:10:48 +0000509 MIB.addReg(D3);
Bob Wilson823611b2010-09-16 04:25:37 +0000510
511 // Copy the predicate operands.
512 MIB.addOperand(MI.getOperand(OpIdx++));
513 MIB.addOperand(MI.getOperand(OpIdx++));
514
Chris Lattnerd7d030a2011-04-29 05:24:29 +0000515 if (SrcIsKill) // Add an implicit kill for the super-reg.
516 MIB->addRegisterKilled(SrcReg, TRI, true);
Bob Wilsonbd916c52010-09-13 23:55:10 +0000517 TransferImpOps(MI, MIB, MIB);
Evan Chengb58a3402011-04-19 00:04:03 +0000518
519 // Transfer memoperands.
Chris Lattnerd7d030a2011-04-29 05:24:29 +0000520 MIB->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Evan Chengb58a3402011-04-19 00:04:03 +0000521
Bob Wilson709d5922010-08-25 23:27:42 +0000522 MI.eraseFromParent();
523}
524
Bob Wilson8466fa12010-09-13 23:01:35 +0000525/// ExpandLaneOp - Translate VLD*LN and VST*LN instructions with Q, QQ or QQQQ
526/// register operands to real instructions with D register operands.
527void ARMExpandPseudo::ExpandLaneOp(MachineBasicBlock::iterator &MBBI) {
528 MachineInstr &MI = *MBBI;
529 MachineBasicBlock &MBB = *MI.getParent();
530
531 const NEONLdStTableEntry *TableEntry = LookupNEONLdSt(MI.getOpcode());
532 assert(TableEntry && "NEONLdStTable lookup failed");
533 NEONRegSpacing RegSpc = TableEntry->RegSpacing;
534 unsigned NumRegs = TableEntry->NumRegs;
535 unsigned RegElts = TableEntry->RegElts;
536
537 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
538 TII->get(TableEntry->RealOpc));
539 unsigned OpIdx = 0;
540 // The lane operand is always the 3rd from last operand, before the 2
541 // predicate operands.
542 unsigned Lane = MI.getOperand(MI.getDesc().getNumOperands() - 3).getImm();
543
544 // Adjust the lane and spacing as needed for Q registers.
545 assert(RegSpc != OddDblSpc && "unexpected register spacing for VLD/VST-lane");
546 if (RegSpc == EvenDblSpc && Lane >= RegElts) {
547 RegSpc = OddDblSpc;
548 Lane -= RegElts;
549 }
550 assert(Lane < RegElts && "out of range lane for VLD/VST-lane");
551
Ted Kremenek584520e2011-01-23 17:05:06 +0000552 unsigned D0 = 0, D1 = 0, D2 = 0, D3 = 0;
Bob Wilsonfe3ac082010-09-14 21:12:05 +0000553 unsigned DstReg = 0;
554 bool DstIsDead = false;
Bob Wilson8466fa12010-09-13 23:01:35 +0000555 if (TableEntry->IsLoad) {
556 DstIsDead = MI.getOperand(OpIdx).isDead();
557 DstReg = MI.getOperand(OpIdx++).getReg();
558 GetDSubRegs(DstReg, RegSpc, TRI, D0, D1, D2, D3);
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000559 MIB.addReg(D0, RegState::Define | getDeadRegState(DstIsDead));
560 if (NumRegs > 1)
561 MIB.addReg(D1, RegState::Define | getDeadRegState(DstIsDead));
Bob Wilson8466fa12010-09-13 23:01:35 +0000562 if (NumRegs > 2)
563 MIB.addReg(D2, RegState::Define | getDeadRegState(DstIsDead));
564 if (NumRegs > 3)
565 MIB.addReg(D3, RegState::Define | getDeadRegState(DstIsDead));
566 }
567
568 if (TableEntry->HasWriteBack)
569 MIB.addOperand(MI.getOperand(OpIdx++));
570
571 // Copy the addrmode6 operands.
572 MIB.addOperand(MI.getOperand(OpIdx++));
573 MIB.addOperand(MI.getOperand(OpIdx++));
574 // Copy the am6offset operand.
575 if (TableEntry->HasWriteBack)
576 MIB.addOperand(MI.getOperand(OpIdx++));
577
578 // Grab the super-register source.
579 MachineOperand MO = MI.getOperand(OpIdx++);
580 if (!TableEntry->IsLoad)
581 GetDSubRegs(MO.getReg(), RegSpc, TRI, D0, D1, D2, D3);
582
583 // Add the subregs as sources of the new instruction.
584 unsigned SrcFlags = (getUndefRegState(MO.isUndef()) |
585 getKillRegState(MO.isKill()));
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000586 MIB.addReg(D0, SrcFlags);
587 if (NumRegs > 1)
588 MIB.addReg(D1, SrcFlags);
Bob Wilson8466fa12010-09-13 23:01:35 +0000589 if (NumRegs > 2)
590 MIB.addReg(D2, SrcFlags);
591 if (NumRegs > 3)
592 MIB.addReg(D3, SrcFlags);
593
594 // Add the lane number operand.
595 MIB.addImm(Lane);
Bob Wilson823611b2010-09-16 04:25:37 +0000596 OpIdx += 1;
Bob Wilson8466fa12010-09-13 23:01:35 +0000597
Bob Wilson823611b2010-09-16 04:25:37 +0000598 // Copy the predicate operands.
599 MIB.addOperand(MI.getOperand(OpIdx++));
600 MIB.addOperand(MI.getOperand(OpIdx++));
601
Bob Wilson8466fa12010-09-13 23:01:35 +0000602 // Copy the super-register source to be an implicit source.
603 MO.setImplicit(true);
604 MIB.addOperand(MO);
605 if (TableEntry->IsLoad)
606 // Add an implicit def for the super-register.
607 MIB.addReg(DstReg, RegState::ImplicitDefine | getDeadRegState(DstIsDead));
608 TransferImpOps(MI, MIB, MIB);
609 MI.eraseFromParent();
610}
611
Bob Wilsonbd916c52010-09-13 23:55:10 +0000612/// ExpandVTBL - Translate VTBL and VTBX pseudo instructions with Q or QQ
613/// register operands to real instructions with D register operands.
614void ARMExpandPseudo::ExpandVTBL(MachineBasicBlock::iterator &MBBI,
615 unsigned Opc, bool IsExt, unsigned NumRegs) {
616 MachineInstr &MI = *MBBI;
617 MachineBasicBlock &MBB = *MI.getParent();
618
619 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(Opc));
620 unsigned OpIdx = 0;
621
622 // Transfer the destination register operand.
623 MIB.addOperand(MI.getOperand(OpIdx++));
624 if (IsExt)
625 MIB.addOperand(MI.getOperand(OpIdx++));
626
627 bool SrcIsKill = MI.getOperand(OpIdx).isKill();
628 unsigned SrcReg = MI.getOperand(OpIdx++).getReg();
629 unsigned D0, D1, D2, D3;
630 GetDSubRegs(SrcReg, SingleSpc, TRI, D0, D1, D2, D3);
631 MIB.addReg(D0).addReg(D1);
632 if (NumRegs > 2)
633 MIB.addReg(D2);
634 if (NumRegs > 3)
635 MIB.addReg(D3);
636
637 // Copy the other source register operand.
Bob Wilson823611b2010-09-16 04:25:37 +0000638 MIB.addOperand(MI.getOperand(OpIdx++));
Bob Wilsonbd916c52010-09-13 23:55:10 +0000639
Bob Wilson823611b2010-09-16 04:25:37 +0000640 // Copy the predicate operands.
641 MIB.addOperand(MI.getOperand(OpIdx++));
642 MIB.addOperand(MI.getOperand(OpIdx++));
643
Chris Lattnerd7d030a2011-04-29 05:24:29 +0000644 if (SrcIsKill) // Add an implicit kill for the super-reg.
645 MIB->addRegisterKilled(SrcReg, TRI, true);
Bob Wilsonbd916c52010-09-13 23:55:10 +0000646 TransferImpOps(MI, MIB, MIB);
647 MI.eraseFromParent();
648}
649
Evan Cheng9fe20092011-01-20 08:34:58 +0000650void ARMExpandPseudo::ExpandMOV32BitImm(MachineBasicBlock &MBB,
651 MachineBasicBlock::iterator &MBBI) {
652 MachineInstr &MI = *MBBI;
653 unsigned Opcode = MI.getOpcode();
654 unsigned PredReg = 0;
655 ARMCC::CondCodes Pred = llvm::getInstrPredicate(&MI, PredReg);
656 unsigned DstReg = MI.getOperand(0).getReg();
657 bool DstIsDead = MI.getOperand(0).isDead();
658 bool isCC = Opcode == ARM::MOVCCi32imm || Opcode == ARM::t2MOVCCi32imm;
659 const MachineOperand &MO = MI.getOperand(isCC ? 2 : 1);
660 MachineInstrBuilder LO16, HI16;
Evan Chengb9803a82009-11-06 23:52:48 +0000661
Evan Cheng9fe20092011-01-20 08:34:58 +0000662 if (!STI->hasV6T2Ops() &&
663 (Opcode == ARM::MOVi32imm || Opcode == ARM::MOVCCi32imm)) {
664 // Expand into a movi + orr.
665 LO16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVi), DstReg);
666 HI16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::ORRri))
667 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
668 .addReg(DstReg);
Evan Chengb9803a82009-11-06 23:52:48 +0000669
Evan Cheng9fe20092011-01-20 08:34:58 +0000670 assert (MO.isImm() && "MOVi32imm w/ non-immediate source operand!");
671 unsigned ImmVal = (unsigned)MO.getImm();
672 unsigned SOImmValV1 = ARM_AM::getSOImmTwoPartFirst(ImmVal);
673 unsigned SOImmValV2 = ARM_AM::getSOImmTwoPartSecond(ImmVal);
674 LO16 = LO16.addImm(SOImmValV1);
675 HI16 = HI16.addImm(SOImmValV2);
Chris Lattnerd7d030a2011-04-29 05:24:29 +0000676 LO16->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
677 HI16->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Evan Cheng9fe20092011-01-20 08:34:58 +0000678 LO16.addImm(Pred).addReg(PredReg).addReg(0);
679 HI16.addImm(Pred).addReg(PredReg).addReg(0);
680 TransferImpOps(MI, LO16, HI16);
681 MI.eraseFromParent();
682 return;
683 }
684
685 unsigned LO16Opc = 0;
686 unsigned HI16Opc = 0;
687 if (Opcode == ARM::t2MOVi32imm || Opcode == ARM::t2MOVCCi32imm) {
688 LO16Opc = ARM::t2MOVi16;
689 HI16Opc = ARM::t2MOVTi16;
690 } else {
691 LO16Opc = ARM::MOVi16;
692 HI16Opc = ARM::MOVTi16;
693 }
694
695 LO16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(LO16Opc), DstReg);
696 HI16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(HI16Opc))
697 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
698 .addReg(DstReg);
699
700 if (MO.isImm()) {
701 unsigned Imm = MO.getImm();
702 unsigned Lo16 = Imm & 0xffff;
703 unsigned Hi16 = (Imm >> 16) & 0xffff;
704 LO16 = LO16.addImm(Lo16);
705 HI16 = HI16.addImm(Hi16);
706 } else {
707 const GlobalValue *GV = MO.getGlobal();
708 unsigned TF = MO.getTargetFlags();
709 LO16 = LO16.addGlobalAddress(GV, MO.getOffset(), TF | ARMII::MO_LO16);
710 HI16 = HI16.addGlobalAddress(GV, MO.getOffset(), TF | ARMII::MO_HI16);
711 }
712
Chris Lattnerd7d030a2011-04-29 05:24:29 +0000713 LO16->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
714 HI16->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Evan Cheng9fe20092011-01-20 08:34:58 +0000715 LO16.addImm(Pred).addReg(PredReg);
716 HI16.addImm(Pred).addReg(PredReg);
717
718 TransferImpOps(MI, LO16, HI16);
719 MI.eraseFromParent();
720}
721
722bool ARMExpandPseudo::ExpandMI(MachineBasicBlock &MBB,
723 MachineBasicBlock::iterator MBBI) {
724 MachineInstr &MI = *MBBI;
725 unsigned Opcode = MI.getOpcode();
726 switch (Opcode) {
Bob Wilson709d5922010-08-25 23:27:42 +0000727 default:
Evan Cheng9fe20092011-01-20 08:34:58 +0000728 return false;
Jim Grosbachf219f312011-03-11 23:09:50 +0000729 case ARM::VMOVScc:
730 case ARM::VMOVDcc: {
731 unsigned newOpc = Opcode == ARM::VMOVScc ? ARM::VMOVS : ARM::VMOVD;
732 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(newOpc),
733 MI.getOperand(1).getReg())
734 .addReg(MI.getOperand(2).getReg(),
735 getKillRegState(MI.getOperand(2).isKill()))
736 .addImm(MI.getOperand(3).getImm()) // 'pred'
737 .addReg(MI.getOperand(4).getReg());
738
739 MI.eraseFromParent();
740 return true;
741 }
Jim Grosbachefeedce2011-07-01 17:14:11 +0000742 case ARM::t2MOVCCr:
Jim Grosbachd4a16ad2011-03-10 23:56:09 +0000743 case ARM::MOVCCr: {
Jim Grosbachefeedce2011-07-01 17:14:11 +0000744 unsigned Opc = AFI->isThumbFunction() ? ARM::t2MOVr : ARM::MOVr;
745 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(Opc),
Jim Grosbachd4a16ad2011-03-10 23:56:09 +0000746 MI.getOperand(1).getReg())
747 .addReg(MI.getOperand(2).getReg(),
748 getKillRegState(MI.getOperand(2).isKill()))
749 .addImm(MI.getOperand(3).getImm()) // 'pred'
750 .addReg(MI.getOperand(4).getReg())
751 .addReg(0); // 's' bit
752
753 MI.eraseFromParent();
754 return true;
755 }
Owen Anderson152d4a42011-07-21 23:38:37 +0000756 case ARM::MOVCCsi: {
757 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVsi),
758 (MI.getOperand(1).getReg()))
759 .addReg(MI.getOperand(2).getReg(),
760 getKillRegState(MI.getOperand(2).isKill()))
761 .addImm(MI.getOperand(3).getImm())
762 .addImm(MI.getOperand(4).getImm()) // 'pred'
763 .addReg(MI.getOperand(5).getReg())
764 .addReg(0); // 's' bit
765
766 MI.eraseFromParent();
767 return true;
768 }
769
Owen Anderson92a20222011-07-21 18:54:16 +0000770 case ARM::MOVCCsr: {
Owen Anderson152d4a42011-07-21 23:38:37 +0000771 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVsr),
Jim Grosbachd4a16ad2011-03-10 23:56:09 +0000772 (MI.getOperand(1).getReg()))
773 .addReg(MI.getOperand(2).getReg(),
774 getKillRegState(MI.getOperand(2).isKill()))
775 .addReg(MI.getOperand(3).getReg(),
776 getKillRegState(MI.getOperand(3).isKill()))
777 .addImm(MI.getOperand(4).getImm())
778 .addImm(MI.getOperand(5).getImm()) // 'pred'
779 .addReg(MI.getOperand(6).getReg())
780 .addReg(0); // 's' bit
781
782 MI.eraseFromParent();
783 return true;
784 }
Jim Grosbach39062762011-03-11 01:09:28 +0000785 case ARM::MOVCCi16: {
786 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVi16),
787 MI.getOperand(1).getReg())
788 .addImm(MI.getOperand(2).getImm())
789 .addImm(MI.getOperand(3).getImm()) // 'pred'
790 .addReg(MI.getOperand(4).getReg());
791
792 MI.eraseFromParent();
793 return true;
794 }
Jim Grosbachefeedce2011-07-01 17:14:11 +0000795 case ARM::t2MOVCCi:
Jim Grosbach39062762011-03-11 01:09:28 +0000796 case ARM::MOVCCi: {
Jim Grosbachefeedce2011-07-01 17:14:11 +0000797 unsigned Opc = AFI->isThumbFunction() ? ARM::t2MOVi : ARM::MOVi;
798 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(Opc),
Jim Grosbach39062762011-03-11 01:09:28 +0000799 MI.getOperand(1).getReg())
800 .addImm(MI.getOperand(2).getImm())
801 .addImm(MI.getOperand(3).getImm()) // 'pred'
802 .addReg(MI.getOperand(4).getReg())
803 .addReg(0); // 's' bit
804
805 MI.eraseFromParent();
806 return true;
807 }
Jim Grosbache672ff82011-03-11 19:55:55 +0000808 case ARM::MVNCCi: {
809 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MVNi),
810 MI.getOperand(1).getReg())
811 .addImm(MI.getOperand(2).getImm())
812 .addImm(MI.getOperand(3).getImm()) // 'pred'
813 .addReg(MI.getOperand(4).getReg())
814 .addReg(0); // 's' bit
815
816 MI.eraseFromParent();
817 return true;
818 }
Jim Grosbache4ad3872010-10-19 23:27:08 +0000819 case ARM::Int_eh_sjlj_dispatchsetup: {
820 MachineFunction &MF = *MI.getParent()->getParent();
821 const ARMBaseInstrInfo *AII =
822 static_cast<const ARMBaseInstrInfo*>(TII);
823 const ARMBaseRegisterInfo &RI = AII->getRegisterInfo();
824 // For functions using a base pointer, we rematerialize it (via the frame
825 // pointer) here since eh.sjlj.setjmp and eh.sjlj.longjmp don't do it
826 // for us. Otherwise, expand to nothing.
827 if (RI.hasBasePointer(MF)) {
Jim Grosbache4ad3872010-10-19 23:27:08 +0000828 int32_t NumBytes = AFI->getFramePtrSpillOffset();
829 unsigned FramePtr = RI.getFrameRegister(MF);
Anton Korobeynikov16c29b52011-01-10 12:39:04 +0000830 assert(MF.getTarget().getFrameLowering()->hasFP(MF) &&
Benjamin Kramer7920d962010-11-19 16:36:02 +0000831 "base pointer without frame pointer?");
Jim Grosbache4ad3872010-10-19 23:27:08 +0000832
833 if (AFI->isThumb2Function()) {
834 llvm::emitT2RegPlusImmediate(MBB, MBBI, MI.getDebugLoc(), ARM::R6,
835 FramePtr, -NumBytes, ARMCC::AL, 0, *TII);
836 } else if (AFI->isThumbFunction()) {
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000837 llvm::emitThumbRegPlusImmediate(MBB, MBBI, MI.getDebugLoc(), ARM::R6,
838 FramePtr, -NumBytes, *TII, RI);
Jim Grosbache4ad3872010-10-19 23:27:08 +0000839 } else {
840 llvm::emitARMRegPlusImmediate(MBB, MBBI, MI.getDebugLoc(), ARM::R6,
841 FramePtr, -NumBytes, ARMCC::AL, 0,
842 *TII);
843 }
Jim Grosbach8b95c3e2010-10-20 00:02:50 +0000844 // If there's dynamic realignment, adjust for it.
Jim Grosbachb8e67fc2010-10-20 01:10:01 +0000845 if (RI.needsStackRealignment(MF)) {
Jim Grosbach8b95c3e2010-10-20 00:02:50 +0000846 MachineFrameInfo *MFI = MF.getFrameInfo();
847 unsigned MaxAlign = MFI->getMaxAlignment();
848 assert (!AFI->isThumb1OnlyFunction());
849 // Emit bic r6, r6, MaxAlign
850 unsigned bicOpc = AFI->isThumbFunction() ?
851 ARM::t2BICri : ARM::BICri;
852 AddDefaultCC(AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(),
853 TII->get(bicOpc), ARM::R6)
854 .addReg(ARM::R6, RegState::Kill)
855 .addImm(MaxAlign-1)));
856 }
Jim Grosbache4ad3872010-10-19 23:27:08 +0000857
858 }
859 MI.eraseFromParent();
Evan Cheng9fe20092011-01-20 08:34:58 +0000860 return true;
Jim Grosbache4ad3872010-10-19 23:27:08 +0000861 }
862
Jim Grosbach7032f922010-10-14 22:57:13 +0000863 case ARM::MOVsrl_flag:
864 case ARM::MOVsra_flag: {
865 // These are just fancy MOVs insructions.
Owen Anderson152d4a42011-07-21 23:38:37 +0000866 AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVsi),
Duncan Sandsdbbd99f2010-10-21 16:06:28 +0000867 MI.getOperand(0).getReg())
Evan Cheng9fe20092011-01-20 08:34:58 +0000868 .addOperand(MI.getOperand(1))
Jim Grosbachaa4cc1a2011-07-13 17:25:55 +0000869 .addImm(ARM_AM::getSORegOpc((Opcode == ARM::MOVsrl_flag ?
870 ARM_AM::lsr : ARM_AM::asr),
871 1)))
Evan Cheng9fe20092011-01-20 08:34:58 +0000872 .addReg(ARM::CPSR, RegState::Define);
Jim Grosbach7032f922010-10-14 22:57:13 +0000873 MI.eraseFromParent();
Evan Cheng9fe20092011-01-20 08:34:58 +0000874 return true;
Jim Grosbach7032f922010-10-14 22:57:13 +0000875 }
876 case ARM::RRX: {
877 // This encodes as "MOVs Rd, Rm, rrx
878 MachineInstrBuilder MIB =
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000879 AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(),TII->get(ARM::MOVsi),
Jim Grosbach7032f922010-10-14 22:57:13 +0000880 MI.getOperand(0).getReg())
Evan Cheng9fe20092011-01-20 08:34:58 +0000881 .addOperand(MI.getOperand(1))
Evan Cheng9fe20092011-01-20 08:34:58 +0000882 .addImm(ARM_AM::getSORegOpc(ARM_AM::rrx, 0)))
Jim Grosbach7032f922010-10-14 22:57:13 +0000883 .addReg(0);
884 TransferImpOps(MI, MIB, MIB);
885 MI.eraseFromParent();
Evan Cheng9fe20092011-01-20 08:34:58 +0000886 return true;
Jim Grosbach7032f922010-10-14 22:57:13 +0000887 }
Jim Grosbachff97eb02011-06-30 19:38:01 +0000888 case ARM::tTPsoft:
Jason W Kima0871e72010-12-08 23:14:44 +0000889 case ARM::TPsoft: {
Owen Anderson971b83b2011-02-08 22:39:40 +0000890 MachineInstrBuilder MIB =
Jason W Kima0871e72010-12-08 23:14:44 +0000891 BuildMI(MBB, MBBI, MI.getDebugLoc(),
Jim Grosbachff97eb02011-06-30 19:38:01 +0000892 TII->get(Opcode == ARM::tTPsoft ? ARM::tBL : ARM::BL))
Jason W Kima0871e72010-12-08 23:14:44 +0000893 .addExternalSymbol("__aeabi_read_tp", 0);
894
Chris Lattnerd7d030a2011-04-29 05:24:29 +0000895 MIB->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Jason W Kima0871e72010-12-08 23:14:44 +0000896 TransferImpOps(MI, MIB, MIB);
897 MI.eraseFromParent();
Evan Cheng9fe20092011-01-20 08:34:58 +0000898 return true;
Bill Wendling2fe813a2010-12-09 00:51:54 +0000899 }
Bob Wilsonbd916c52010-09-13 23:55:10 +0000900 case ARM::tLDRpci_pic:
Evan Chengb9803a82009-11-06 23:52:48 +0000901 case ARM::t2LDRpci_pic: {
902 unsigned NewLdOpc = (Opcode == ARM::tLDRpci_pic)
Owen Anderson971b83b2011-02-08 22:39:40 +0000903 ? ARM::tLDRpci : ARM::t2LDRpci;
Evan Chengb9803a82009-11-06 23:52:48 +0000904 unsigned DstReg = MI.getOperand(0).getReg();
Evan Cheng43130072010-05-12 23:13:12 +0000905 bool DstIsDead = MI.getOperand(0).isDead();
906 MachineInstrBuilder MIB1 =
Owen Anderson971b83b2011-02-08 22:39:40 +0000907 AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(),
908 TII->get(NewLdOpc), DstReg)
909 .addOperand(MI.getOperand(1)));
Chris Lattnerd7d030a2011-04-29 05:24:29 +0000910 MIB1->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Evan Cheng43130072010-05-12 23:13:12 +0000911 MachineInstrBuilder MIB2 = BuildMI(MBB, MBBI, MI.getDebugLoc(),
912 TII->get(ARM::tPICADD))
Bob Wilson01b35c22010-10-15 18:25:59 +0000913 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
Evan Cheng43130072010-05-12 23:13:12 +0000914 .addReg(DstReg)
915 .addOperand(MI.getOperand(2));
916 TransferImpOps(MI, MIB1, MIB2);
Evan Chengb9803a82009-11-06 23:52:48 +0000917 MI.eraseFromParent();
Evan Cheng9fe20092011-01-20 08:34:58 +0000918 return true;
919 }
920
Evan Cheng53519f02011-01-21 18:55:51 +0000921 case ARM::MOV_ga_dyn:
922 case ARM::MOV_ga_pcrel:
923 case ARM::MOV_ga_pcrel_ldr:
924 case ARM::t2MOV_ga_dyn:
925 case ARM::t2MOV_ga_pcrel: {
926 // Expand into movw + movw. Also "add pc" / ldr [pc] in PIC mode.
Evan Cheng9fe20092011-01-20 08:34:58 +0000927 unsigned LabelId = AFI->createPICLabelUId();
928 unsigned DstReg = MI.getOperand(0).getReg();
929 bool DstIsDead = MI.getOperand(0).isDead();
930 const MachineOperand &MO1 = MI.getOperand(1);
931 const GlobalValue *GV = MO1.getGlobal();
932 unsigned TF = MO1.getTargetFlags();
Jim Grosbachaa4cc1a2011-07-13 17:25:55 +0000933 bool isARM = (Opcode != ARM::t2MOV_ga_pcrel && Opcode!=ARM::t2MOV_ga_dyn);
Evan Cheng53519f02011-01-21 18:55:51 +0000934 bool isPIC = (Opcode != ARM::MOV_ga_dyn && Opcode != ARM::t2MOV_ga_dyn);
935 unsigned LO16Opc = isARM ? ARM::MOVi16_ga_pcrel : ARM::t2MOVi16_ga_pcrel;
Jim Grosbachaa4cc1a2011-07-13 17:25:55 +0000936 unsigned HI16Opc = isARM ? ARM::MOVTi16_ga_pcrel :ARM::t2MOVTi16_ga_pcrel;
Evan Cheng53519f02011-01-21 18:55:51 +0000937 unsigned LO16TF = isPIC
938 ? ARMII::MO_LO16_NONLAZY_PIC : ARMII::MO_LO16_NONLAZY;
939 unsigned HI16TF = isPIC
940 ? ARMII::MO_HI16_NONLAZY_PIC : ARMII::MO_HI16_NONLAZY;
Evan Cheng9fe20092011-01-20 08:34:58 +0000941 unsigned PICAddOpc = isARM
Evan Cheng53519f02011-01-21 18:55:51 +0000942 ? (Opcode == ARM::MOV_ga_pcrel_ldr ? ARM::PICLDR : ARM::PICADD)
Evan Cheng9fe20092011-01-20 08:34:58 +0000943 : ARM::tPICADD;
944 MachineInstrBuilder MIB1 = BuildMI(MBB, MBBI, MI.getDebugLoc(),
945 TII->get(LO16Opc), DstReg)
Evan Cheng53519f02011-01-21 18:55:51 +0000946 .addGlobalAddress(GV, MO1.getOffset(), TF | LO16TF)
Evan Cheng9fe20092011-01-20 08:34:58 +0000947 .addImm(LabelId);
948 MachineInstrBuilder MIB2 = BuildMI(MBB, MBBI, MI.getDebugLoc(),
Evan Cheng53519f02011-01-21 18:55:51 +0000949 TII->get(HI16Opc), DstReg)
950 .addReg(DstReg)
951 .addGlobalAddress(GV, MO1.getOffset(), TF | HI16TF)
952 .addImm(LabelId);
953 if (!isPIC) {
954 TransferImpOps(MI, MIB1, MIB2);
955 MI.eraseFromParent();
956 return true;
957 }
958
959 MachineInstrBuilder MIB3 = BuildMI(MBB, MBBI, MI.getDebugLoc(),
Evan Cheng9fe20092011-01-20 08:34:58 +0000960 TII->get(PICAddOpc))
961 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
962 .addReg(DstReg).addImm(LabelId);
963 if (isARM) {
Evan Cheng53519f02011-01-21 18:55:51 +0000964 AddDefaultPred(MIB3);
965 if (Opcode == ARM::MOV_ga_pcrel_ldr)
Chris Lattnerd7d030a2011-04-29 05:24:29 +0000966 MIB2->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Evan Cheng9fe20092011-01-20 08:34:58 +0000967 }
Evan Cheng53519f02011-01-21 18:55:51 +0000968 TransferImpOps(MI, MIB1, MIB3);
Evan Cheng9fe20092011-01-20 08:34:58 +0000969 MI.eraseFromParent();
970 return true;
Evan Chengb9803a82009-11-06 23:52:48 +0000971 }
Evan Cheng43130072010-05-12 23:13:12 +0000972
Anton Korobeynikov6d1e29d2010-08-30 22:50:36 +0000973 case ARM::MOVi32imm:
Evan Cheng63f35442010-11-13 02:25:14 +0000974 case ARM::MOVCCi32imm:
975 case ARM::t2MOVi32imm:
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000976 case ARM::t2MOVCCi32imm:
Evan Cheng9fe20092011-01-20 08:34:58 +0000977 ExpandMOV32BitImm(MBB, MBBI);
978 return true;
Evan Chengd929f772010-05-13 00:17:02 +0000979
Owen Anderson848b0c32011-03-29 16:45:53 +0000980 case ARM::VLDMQIA: {
981 unsigned NewOpc = ARM::VLDMDIA;
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000982 MachineInstrBuilder MIB =
Bill Wendling73fe34a2010-11-16 01:16:36 +0000983 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc));
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000984 unsigned OpIdx = 0;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000985
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000986 // Grab the Q register destination.
987 bool DstIsDead = MI.getOperand(OpIdx).isDead();
988 unsigned DstReg = MI.getOperand(OpIdx++).getReg();
Bill Wendling73fe34a2010-11-16 01:16:36 +0000989
990 // Copy the source register.
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000991 MIB.addOperand(MI.getOperand(OpIdx++));
Bill Wendling73fe34a2010-11-16 01:16:36 +0000992
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000993 // Copy the predicate operands.
994 MIB.addOperand(MI.getOperand(OpIdx++));
995 MIB.addOperand(MI.getOperand(OpIdx++));
Bill Wendling73fe34a2010-11-16 01:16:36 +0000996
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000997 // Add the destination operands (D subregs).
998 unsigned D0 = TRI->getSubReg(DstReg, ARM::dsub_0);
999 unsigned D1 = TRI->getSubReg(DstReg, ARM::dsub_1);
1000 MIB.addReg(D0, RegState::Define | getDeadRegState(DstIsDead))
1001 .addReg(D1, RegState::Define | getDeadRegState(DstIsDead));
Bill Wendling73fe34a2010-11-16 01:16:36 +00001002
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001003 // Add an implicit def for the super-register.
1004 MIB.addReg(DstReg, RegState::ImplicitDefine | getDeadRegState(DstIsDead));
1005 TransferImpOps(MI, MIB, MIB);
1006 MI.eraseFromParent();
Evan Cheng9fe20092011-01-20 08:34:58 +00001007 return true;
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001008 }
1009
Owen Anderson848b0c32011-03-29 16:45:53 +00001010 case ARM::VSTMQIA: {
1011 unsigned NewOpc = ARM::VSTMDIA;
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001012 MachineInstrBuilder MIB =
Bill Wendling73fe34a2010-11-16 01:16:36 +00001013 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc));
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001014 unsigned OpIdx = 0;
Bill Wendling73fe34a2010-11-16 01:16:36 +00001015
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001016 // Grab the Q register source.
1017 bool SrcIsKill = MI.getOperand(OpIdx).isKill();
1018 unsigned SrcReg = MI.getOperand(OpIdx++).getReg();
Bill Wendling73fe34a2010-11-16 01:16:36 +00001019
1020 // Copy the destination register.
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001021 MIB.addOperand(MI.getOperand(OpIdx++));
Bill Wendling73fe34a2010-11-16 01:16:36 +00001022
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001023 // Copy the predicate operands.
1024 MIB.addOperand(MI.getOperand(OpIdx++));
1025 MIB.addOperand(MI.getOperand(OpIdx++));
Bill Wendling73fe34a2010-11-16 01:16:36 +00001026
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001027 // Add the source operands (D subregs).
1028 unsigned D0 = TRI->getSubReg(SrcReg, ARM::dsub_0);
1029 unsigned D1 = TRI->getSubReg(SrcReg, ARM::dsub_1);
1030 MIB.addReg(D0).addReg(D1);
Bill Wendling73fe34a2010-11-16 01:16:36 +00001031
Chris Lattnerd7d030a2011-04-29 05:24:29 +00001032 if (SrcIsKill) // Add an implicit kill for the Q register.
1033 MIB->addRegisterKilled(SrcReg, TRI, true);
Bill Wendling73fe34a2010-11-16 01:16:36 +00001034
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001035 TransferImpOps(MI, MIB, MIB);
1036 MI.eraseFromParent();
Evan Cheng9fe20092011-01-20 08:34:58 +00001037 return true;
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001038 }
Jim Grosbach65dc3032010-10-06 21:16:16 +00001039 case ARM::VDUPfqf:
1040 case ARM::VDUPfdf:{
Jim Grosbach8b8515c2011-03-11 20:31:17 +00001041 unsigned NewOpc = Opcode == ARM::VDUPfqf ? ARM::VDUPLN32q :
1042 ARM::VDUPLN32d;
Jim Grosbach65dc3032010-10-06 21:16:16 +00001043 MachineInstrBuilder MIB =
1044 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc));
1045 unsigned OpIdx = 0;
1046 unsigned SrcReg = MI.getOperand(1).getReg();
1047 unsigned Lane = getARMRegisterNumbering(SrcReg) & 1;
1048 unsigned DReg = TRI->getMatchingSuperReg(SrcReg,
Jim Grosbachb181ad32011-03-11 23:00:16 +00001049 Lane & 1 ? ARM::ssub_1 : ARM::ssub_0,
1050 &ARM::DPR_VFP2RegClass);
Jim Grosbach65dc3032010-10-06 21:16:16 +00001051 // The lane is [0,1] for the containing DReg superregister.
1052 // Copy the dst/src register operands.
1053 MIB.addOperand(MI.getOperand(OpIdx++));
1054 MIB.addReg(DReg);
1055 ++OpIdx;
1056 // Add the lane select operand.
1057 MIB.addImm(Lane);
1058 // Add the predicate operands.
1059 MIB.addOperand(MI.getOperand(OpIdx++));
1060 MIB.addOperand(MI.getOperand(OpIdx++));
1061
1062 TransferImpOps(MI, MIB, MIB);
1063 MI.eraseFromParent();
Evan Cheng9fe20092011-01-20 08:34:58 +00001064 return true;
Jim Grosbach65dc3032010-10-06 21:16:16 +00001065 }
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001066
Bob Wilsonffde0802010-09-02 16:00:54 +00001067 case ARM::VLD1q8Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001068 case ARM::VLD1q16Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001069 case ARM::VLD1q32Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001070 case ARM::VLD1q64Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001071 case ARM::VLD1q8Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +00001072 case ARM::VLD1q16Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +00001073 case ARM::VLD1q32Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +00001074 case ARM::VLD1q64Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +00001075 case ARM::VLD2d8Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001076 case ARM::VLD2d16Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001077 case ARM::VLD2d32Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001078 case ARM::VLD2q8Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001079 case ARM::VLD2q16Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001080 case ARM::VLD2q32Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001081 case ARM::VLD2d8Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +00001082 case ARM::VLD2d16Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +00001083 case ARM::VLD2d32Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +00001084 case ARM::VLD2q8Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +00001085 case ARM::VLD2q16Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +00001086 case ARM::VLD2q32Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001087 case ARM::VLD3d8Pseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +00001088 case ARM::VLD3d16Pseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +00001089 case ARM::VLD3d32Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001090 case ARM::VLD1d64TPseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +00001091 case ARM::VLD3d8Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001092 case ARM::VLD3d16Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001093 case ARM::VLD3d32Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +00001094 case ARM::VLD1d64TPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001095 case ARM::VLD3q8Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001096 case ARM::VLD3q16Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001097 case ARM::VLD3q32Pseudo_UPD:
Bob Wilson7de68142011-02-07 17:43:15 +00001098 case ARM::VLD3q8oddPseudo:
1099 case ARM::VLD3q16oddPseudo:
1100 case ARM::VLD3q32oddPseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +00001101 case ARM::VLD3q8oddPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001102 case ARM::VLD3q16oddPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001103 case ARM::VLD3q32oddPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001104 case ARM::VLD4d8Pseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +00001105 case ARM::VLD4d16Pseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +00001106 case ARM::VLD4d32Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001107 case ARM::VLD1d64QPseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +00001108 case ARM::VLD4d8Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001109 case ARM::VLD4d16Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001110 case ARM::VLD4d32Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +00001111 case ARM::VLD1d64QPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001112 case ARM::VLD4q8Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001113 case ARM::VLD4q16Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001114 case ARM::VLD4q32Pseudo_UPD:
Bob Wilson7de68142011-02-07 17:43:15 +00001115 case ARM::VLD4q8oddPseudo:
1116 case ARM::VLD4q16oddPseudo:
1117 case ARM::VLD4q32oddPseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +00001118 case ARM::VLD4q8oddPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001119 case ARM::VLD4q16oddPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001120 case ARM::VLD4q32oddPseudo_UPD:
Bob Wilson2a0e9742010-11-27 06:35:16 +00001121 case ARM::VLD1DUPq8Pseudo:
1122 case ARM::VLD1DUPq16Pseudo:
1123 case ARM::VLD1DUPq32Pseudo:
1124 case ARM::VLD1DUPq8Pseudo_UPD:
1125 case ARM::VLD1DUPq16Pseudo_UPD:
1126 case ARM::VLD1DUPq32Pseudo_UPD:
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001127 case ARM::VLD2DUPd8Pseudo:
1128 case ARM::VLD2DUPd16Pseudo:
1129 case ARM::VLD2DUPd32Pseudo:
1130 case ARM::VLD2DUPd8Pseudo_UPD:
1131 case ARM::VLD2DUPd16Pseudo_UPD:
1132 case ARM::VLD2DUPd32Pseudo_UPD:
Bob Wilson86c6d802010-11-29 19:35:29 +00001133 case ARM::VLD3DUPd8Pseudo:
1134 case ARM::VLD3DUPd16Pseudo:
1135 case ARM::VLD3DUPd32Pseudo:
1136 case ARM::VLD3DUPd8Pseudo_UPD:
1137 case ARM::VLD3DUPd16Pseudo_UPD:
1138 case ARM::VLD3DUPd32Pseudo_UPD:
Bob Wilson6c4c9822010-11-30 00:00:35 +00001139 case ARM::VLD4DUPd8Pseudo:
1140 case ARM::VLD4DUPd16Pseudo:
1141 case ARM::VLD4DUPd32Pseudo:
1142 case ARM::VLD4DUPd8Pseudo_UPD:
1143 case ARM::VLD4DUPd16Pseudo_UPD:
1144 case ARM::VLD4DUPd32Pseudo_UPD:
Bob Wilson8466fa12010-09-13 23:01:35 +00001145 ExpandVLD(MBBI);
Evan Cheng9fe20092011-01-20 08:34:58 +00001146 return true;
Bob Wilsonffde0802010-09-02 16:00:54 +00001147
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001148 case ARM::VST1q8Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001149 case ARM::VST1q16Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001150 case ARM::VST1q32Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001151 case ARM::VST1q64Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001152 case ARM::VST1q8Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001153 case ARM::VST1q16Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001154 case ARM::VST1q32Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001155 case ARM::VST1q64Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001156 case ARM::VST2d8Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001157 case ARM::VST2d16Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001158 case ARM::VST2d32Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001159 case ARM::VST2q8Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001160 case ARM::VST2q16Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001161 case ARM::VST2q32Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001162 case ARM::VST2d8Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001163 case ARM::VST2d16Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001164 case ARM::VST2d32Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001165 case ARM::VST2q8Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001166 case ARM::VST2q16Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001167 case ARM::VST2q32Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +00001168 case ARM::VST3d8Pseudo:
Bob Wilson01ba4612010-08-26 18:51:29 +00001169 case ARM::VST3d16Pseudo:
Bob Wilson01ba4612010-08-26 18:51:29 +00001170 case ARM::VST3d32Pseudo:
Bob Wilson01ba4612010-08-26 18:51:29 +00001171 case ARM::VST1d64TPseudo:
Bob Wilson01ba4612010-08-26 18:51:29 +00001172 case ARM::VST3d8Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +00001173 case ARM::VST3d16Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +00001174 case ARM::VST3d32Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +00001175 case ARM::VST1d64TPseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +00001176 case ARM::VST3q8Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +00001177 case ARM::VST3q16Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +00001178 case ARM::VST3q32Pseudo_UPD:
Bob Wilson7de68142011-02-07 17:43:15 +00001179 case ARM::VST3q8oddPseudo:
1180 case ARM::VST3q16oddPseudo:
1181 case ARM::VST3q32oddPseudo:
Bob Wilson01ba4612010-08-26 18:51:29 +00001182 case ARM::VST3q8oddPseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +00001183 case ARM::VST3q16oddPseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +00001184 case ARM::VST3q32oddPseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +00001185 case ARM::VST4d8Pseudo:
Bob Wilson709d5922010-08-25 23:27:42 +00001186 case ARM::VST4d16Pseudo:
Bob Wilson709d5922010-08-25 23:27:42 +00001187 case ARM::VST4d32Pseudo:
Bob Wilson70e48b22010-08-26 05:33:30 +00001188 case ARM::VST1d64QPseudo:
Bob Wilson709d5922010-08-25 23:27:42 +00001189 case ARM::VST4d8Pseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +00001190 case ARM::VST4d16Pseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +00001191 case ARM::VST4d32Pseudo_UPD:
Bob Wilson70e48b22010-08-26 05:33:30 +00001192 case ARM::VST1d64QPseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +00001193 case ARM::VST4q8Pseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +00001194 case ARM::VST4q16Pseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +00001195 case ARM::VST4q32Pseudo_UPD:
Bob Wilson7de68142011-02-07 17:43:15 +00001196 case ARM::VST4q8oddPseudo:
1197 case ARM::VST4q16oddPseudo:
1198 case ARM::VST4q32oddPseudo:
Bob Wilson709d5922010-08-25 23:27:42 +00001199 case ARM::VST4q8oddPseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +00001200 case ARM::VST4q16oddPseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +00001201 case ARM::VST4q32oddPseudo_UPD:
Bob Wilson8466fa12010-09-13 23:01:35 +00001202 ExpandVST(MBBI);
Evan Cheng9fe20092011-01-20 08:34:58 +00001203 return true;
Bob Wilson8466fa12010-09-13 23:01:35 +00001204
Bob Wilsonb796bbb2010-11-01 22:04:05 +00001205 case ARM::VLD1LNq8Pseudo:
1206 case ARM::VLD1LNq16Pseudo:
1207 case ARM::VLD1LNq32Pseudo:
1208 case ARM::VLD1LNq8Pseudo_UPD:
1209 case ARM::VLD1LNq16Pseudo_UPD:
1210 case ARM::VLD1LNq32Pseudo_UPD:
Bob Wilson8466fa12010-09-13 23:01:35 +00001211 case ARM::VLD2LNd8Pseudo:
1212 case ARM::VLD2LNd16Pseudo:
1213 case ARM::VLD2LNd32Pseudo:
1214 case ARM::VLD2LNq16Pseudo:
1215 case ARM::VLD2LNq32Pseudo:
1216 case ARM::VLD2LNd8Pseudo_UPD:
1217 case ARM::VLD2LNd16Pseudo_UPD:
1218 case ARM::VLD2LNd32Pseudo_UPD:
1219 case ARM::VLD2LNq16Pseudo_UPD:
1220 case ARM::VLD2LNq32Pseudo_UPD:
1221 case ARM::VLD3LNd8Pseudo:
1222 case ARM::VLD3LNd16Pseudo:
1223 case ARM::VLD3LNd32Pseudo:
1224 case ARM::VLD3LNq16Pseudo:
1225 case ARM::VLD3LNq32Pseudo:
1226 case ARM::VLD3LNd8Pseudo_UPD:
1227 case ARM::VLD3LNd16Pseudo_UPD:
1228 case ARM::VLD3LNd32Pseudo_UPD:
1229 case ARM::VLD3LNq16Pseudo_UPD:
1230 case ARM::VLD3LNq32Pseudo_UPD:
1231 case ARM::VLD4LNd8Pseudo:
1232 case ARM::VLD4LNd16Pseudo:
1233 case ARM::VLD4LNd32Pseudo:
1234 case ARM::VLD4LNq16Pseudo:
1235 case ARM::VLD4LNq32Pseudo:
1236 case ARM::VLD4LNd8Pseudo_UPD:
1237 case ARM::VLD4LNd16Pseudo_UPD:
1238 case ARM::VLD4LNd32Pseudo_UPD:
1239 case ARM::VLD4LNq16Pseudo_UPD:
1240 case ARM::VLD4LNq32Pseudo_UPD:
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001241 case ARM::VST1LNq8Pseudo:
1242 case ARM::VST1LNq16Pseudo:
1243 case ARM::VST1LNq32Pseudo:
1244 case ARM::VST1LNq8Pseudo_UPD:
1245 case ARM::VST1LNq16Pseudo_UPD:
1246 case ARM::VST1LNq32Pseudo_UPD:
Bob Wilson8466fa12010-09-13 23:01:35 +00001247 case ARM::VST2LNd8Pseudo:
1248 case ARM::VST2LNd16Pseudo:
1249 case ARM::VST2LNd32Pseudo:
1250 case ARM::VST2LNq16Pseudo:
1251 case ARM::VST2LNq32Pseudo:
1252 case ARM::VST2LNd8Pseudo_UPD:
1253 case ARM::VST2LNd16Pseudo_UPD:
1254 case ARM::VST2LNd32Pseudo_UPD:
1255 case ARM::VST2LNq16Pseudo_UPD:
1256 case ARM::VST2LNq32Pseudo_UPD:
1257 case ARM::VST3LNd8Pseudo:
1258 case ARM::VST3LNd16Pseudo:
1259 case ARM::VST3LNd32Pseudo:
1260 case ARM::VST3LNq16Pseudo:
1261 case ARM::VST3LNq32Pseudo:
1262 case ARM::VST3LNd8Pseudo_UPD:
1263 case ARM::VST3LNd16Pseudo_UPD:
1264 case ARM::VST3LNd32Pseudo_UPD:
1265 case ARM::VST3LNq16Pseudo_UPD:
1266 case ARM::VST3LNq32Pseudo_UPD:
1267 case ARM::VST4LNd8Pseudo:
1268 case ARM::VST4LNd16Pseudo:
1269 case ARM::VST4LNd32Pseudo:
1270 case ARM::VST4LNq16Pseudo:
1271 case ARM::VST4LNq32Pseudo:
1272 case ARM::VST4LNd8Pseudo_UPD:
1273 case ARM::VST4LNd16Pseudo_UPD:
1274 case ARM::VST4LNd32Pseudo_UPD:
1275 case ARM::VST4LNq16Pseudo_UPD:
1276 case ARM::VST4LNq32Pseudo_UPD:
1277 ExpandLaneOp(MBBI);
Evan Cheng9fe20092011-01-20 08:34:58 +00001278 return true;
Bob Wilsonbd916c52010-09-13 23:55:10 +00001279
Evan Cheng9fe20092011-01-20 08:34:58 +00001280 case ARM::VTBL2Pseudo: ExpandVTBL(MBBI, ARM::VTBL2, false, 2); return true;
1281 case ARM::VTBL3Pseudo: ExpandVTBL(MBBI, ARM::VTBL3, false, 3); return true;
1282 case ARM::VTBL4Pseudo: ExpandVTBL(MBBI, ARM::VTBL4, false, 4); return true;
1283 case ARM::VTBX2Pseudo: ExpandVTBL(MBBI, ARM::VTBX2, true, 2); return true;
1284 case ARM::VTBX3Pseudo: ExpandVTBL(MBBI, ARM::VTBX3, true, 3); return true;
1285 case ARM::VTBX4Pseudo: ExpandVTBL(MBBI, ARM::VTBX4, true, 4); return true;
1286 }
Bob Wilson709d5922010-08-25 23:27:42 +00001287
Evan Cheng9fe20092011-01-20 08:34:58 +00001288 return false;
1289}
1290
1291bool ARMExpandPseudo::ExpandMBB(MachineBasicBlock &MBB) {
1292 bool Modified = false;
1293
1294 MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end();
1295 while (MBBI != E) {
1296 MachineBasicBlock::iterator NMBBI = llvm::next(MBBI);
1297 Modified |= ExpandMI(MBB, MBBI);
Evan Chengb9803a82009-11-06 23:52:48 +00001298 MBBI = NMBBI;
1299 }
1300
1301 return Modified;
1302}
1303
1304bool ARMExpandPseudo::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng53519f02011-01-21 18:55:51 +00001305 const TargetMachine &TM = MF.getTarget();
1306 TII = static_cast<const ARMBaseInstrInfo*>(TM.getInstrInfo());
1307 TRI = TM.getRegisterInfo();
1308 STI = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng9fe20092011-01-20 08:34:58 +00001309 AFI = MF.getInfo<ARMFunctionInfo>();
Evan Chengb9803a82009-11-06 23:52:48 +00001310
1311 bool Modified = false;
1312 for (MachineFunction::iterator MFI = MF.begin(), E = MF.end(); MFI != E;
1313 ++MFI)
1314 Modified |= ExpandMBB(*MFI);
Jakob Stoklund Olesene69438f2011-07-29 00:27:32 +00001315 if (VerifyARMPseudo)
1316 MF.verify(this, "After expanding ARM pseudo instructions.");
Evan Chengb9803a82009-11-06 23:52:48 +00001317 return Modified;
1318}
1319
1320/// createARMExpandPseudoPass - returns an instance of the pseudo instruction
1321/// expansion pass.
1322FunctionPass *llvm::createARMExpandPseudoPass() {
1323 return new ARMExpandPseudo();
1324}