Evan Cheng | 148b6a4 | 2007-07-05 21:15:40 +0000 | [diff] [blame] | 1 | //===-- ARM/ARMCodeEmitter.cpp - Convert ARM code to machine code ---------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Evan Cheng | 148b6a4 | 2007-07-05 21:15:40 +0000 | [diff] [blame] | 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file contains the pass that transforms the ARM machine instructions into |
| 11 | // relocatable machine code. |
| 12 | // |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | |
Evan Cheng | 0f28243 | 2008-10-29 23:55:43 +0000 | [diff] [blame] | 15 | #define DEBUG_TYPE "jit" |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 16 | #include "ARM.h" |
| 17 | #include "ARMAddressingModes.h" |
Evan Cheng | 0f28243 | 2008-10-29 23:55:43 +0000 | [diff] [blame] | 18 | #include "ARMConstantPoolValue.h" |
Evan Cheng | 148b6a4 | 2007-07-05 21:15:40 +0000 | [diff] [blame] | 19 | #include "ARMInstrInfo.h" |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 20 | #include "ARMRelocations.h" |
Evan Cheng | 148b6a4 | 2007-07-05 21:15:40 +0000 | [diff] [blame] | 21 | #include "ARMSubtarget.h" |
| 22 | #include "ARMTargetMachine.h" |
Jim Grosbach | bc6d876 | 2008-10-28 18:25:49 +0000 | [diff] [blame] | 23 | #include "llvm/Constants.h" |
| 24 | #include "llvm/DerivedTypes.h" |
Evan Cheng | 42d5ee06 | 2008-09-13 01:15:21 +0000 | [diff] [blame] | 25 | #include "llvm/Function.h" |
Evan Cheng | 148b6a4 | 2007-07-05 21:15:40 +0000 | [diff] [blame] | 26 | #include "llvm/PassManager.h" |
Bruno Cardoso Lopes | a3f99f9 | 2009-05-30 20:51:52 +0000 | [diff] [blame] | 27 | #include "llvm/CodeGen/JITCodeEmitter.h" |
Evan Cheng | 057d0c3 | 2008-09-18 07:28:19 +0000 | [diff] [blame] | 28 | #include "llvm/CodeGen/MachineConstantPool.h" |
Evan Cheng | 148b6a4 | 2007-07-05 21:15:40 +0000 | [diff] [blame] | 29 | #include "llvm/CodeGen/MachineFunctionPass.h" |
| 30 | #include "llvm/CodeGen/MachineInstr.h" |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 31 | #include "llvm/CodeGen/MachineJumpTableInfo.h" |
Daniel Dunbar | 003de66 | 2009-09-21 05:58:35 +0000 | [diff] [blame] | 32 | #include "llvm/CodeGen/MachineModuleInfo.h" |
Evan Cheng | 148b6a4 | 2007-07-05 21:15:40 +0000 | [diff] [blame] | 33 | #include "llvm/CodeGen/Passes.h" |
Evan Cheng | 148b6a4 | 2007-07-05 21:15:40 +0000 | [diff] [blame] | 34 | #include "llvm/ADT/Statistic.h" |
Evan Cheng | 42d5ee06 | 2008-09-13 01:15:21 +0000 | [diff] [blame] | 35 | #include "llvm/Support/Debug.h" |
Torok Edwin | ab7c09b | 2009-07-08 18:01:40 +0000 | [diff] [blame] | 36 | #include "llvm/Support/ErrorHandling.h" |
| 37 | #include "llvm/Support/raw_ostream.h" |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 38 | #ifndef NDEBUG |
| 39 | #include <iomanip> |
| 40 | #endif |
Evan Cheng | 148b6a4 | 2007-07-05 21:15:40 +0000 | [diff] [blame] | 41 | using namespace llvm; |
| 42 | |
| 43 | STATISTIC(NumEmitted, "Number of machine instructions emitted"); |
| 44 | |
| 45 | namespace { |
Bruno Cardoso Lopes | a3f99f9 | 2009-05-30 20:51:52 +0000 | [diff] [blame] | 46 | |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 47 | class ARMCodeEmitter : public MachineFunctionPass { |
Evan Cheng | 057d0c3 | 2008-09-18 07:28:19 +0000 | [diff] [blame] | 48 | ARMJITInfo *JTI; |
| 49 | const ARMInstrInfo *II; |
| 50 | const TargetData *TD; |
Evan Cheng | 0866974 | 2009-09-10 01:23:53 +0000 | [diff] [blame] | 51 | const ARMSubtarget *Subtarget; |
Evan Cheng | 057d0c3 | 2008-09-18 07:28:19 +0000 | [diff] [blame] | 52 | TargetMachine &TM; |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 53 | JITCodeEmitter &MCE; |
Chris Lattner | 1611273 | 2010-03-14 01:41:15 +0000 | [diff] [blame] | 54 | MachineModuleInfo *MMI; |
Evan Cheng | 938b9d8 | 2008-10-31 19:55:13 +0000 | [diff] [blame] | 55 | const std::vector<MachineConstantPoolEntry> *MCPEs; |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 56 | const std::vector<MachineJumpTableEntry> *MJTEs; |
| 57 | bool IsPIC; |
Bob Wilson | 87949d4 | 2010-03-17 21:16:45 +0000 | [diff] [blame] | 58 | |
Daniel Dunbar | 003de66 | 2009-09-21 05:58:35 +0000 | [diff] [blame] | 59 | void getAnalysisUsage(AnalysisUsage &AU) const { |
| 60 | AU.addRequired<MachineModuleInfo>(); |
| 61 | MachineFunctionPass::getAnalysisUsage(AU); |
| 62 | } |
Bob Wilson | 87949d4 | 2010-03-17 21:16:45 +0000 | [diff] [blame] | 63 | |
Evan Cheng | 148b6a4 | 2007-07-05 21:15:40 +0000 | [diff] [blame] | 64 | static char ID; |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 65 | public: |
| 66 | ARMCodeEmitter(TargetMachine &tm, JITCodeEmitter &mce) |
Dan Gohman | 3fb150a | 2010-04-17 17:42:52 +0000 | [diff] [blame] | 67 | : MachineFunctionPass(&ID), JTI(0), |
| 68 | II((const ARMInstrInfo *)tm.getInstrInfo()), |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 69 | TD(tm.getTargetData()), TM(tm), |
| 70 | MCE(mce), MCPEs(0), MJTEs(0), |
| 71 | IsPIC(TM.getRelocationModel() == Reloc::PIC_) {} |
Bob Wilson | 87949d4 | 2010-03-17 21:16:45 +0000 | [diff] [blame] | 72 | |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 73 | /// getBinaryCodeForInstr - This function, generated by the |
| 74 | /// CodeEmitterGenerator using TableGen, produces the binary encoding for |
| 75 | /// machine instructions. |
| 76 | unsigned getBinaryCodeForInstr(const MachineInstr &MI); |
Evan Cheng | 148b6a4 | 2007-07-05 21:15:40 +0000 | [diff] [blame] | 77 | |
| 78 | bool runOnMachineFunction(MachineFunction &MF); |
| 79 | |
| 80 | virtual const char *getPassName() const { |
| 81 | return "ARM Machine Code Emitter"; |
| 82 | } |
| 83 | |
| 84 | void emitInstruction(const MachineInstr &MI); |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 85 | |
| 86 | private: |
Evan Cheng | 057d0c3 | 2008-09-18 07:28:19 +0000 | [diff] [blame] | 87 | |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 88 | void emitWordLE(unsigned Binary); |
Evan Cheng | cb5201f | 2008-11-11 22:19:31 +0000 | [diff] [blame] | 89 | void emitDWordLE(uint64_t Binary); |
Evan Cheng | 057d0c3 | 2008-09-18 07:28:19 +0000 | [diff] [blame] | 90 | void emitConstPoolInstruction(const MachineInstr &MI); |
Zonr Chang | f86399b | 2010-05-25 08:42:45 +0000 | [diff] [blame] | 91 | void emitMOVi32immInstruction(const MachineInstr &MI); |
Evan Cheng | 9092213 | 2008-11-06 02:25:39 +0000 | [diff] [blame] | 92 | void emitMOVi2piecesInstruction(const MachineInstr &MI); |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 93 | void emitLEApcrelJTInstruction(const MachineInstr &MI); |
Evan Cheng | a956255 | 2008-11-14 20:09:11 +0000 | [diff] [blame] | 94 | void emitPseudoMoveInstruction(const MachineInstr &MI); |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 95 | void addPCLabel(unsigned LabelID); |
Evan Cheng | 057d0c3 | 2008-09-18 07:28:19 +0000 | [diff] [blame] | 96 | void emitPseudoInstruction(const MachineInstr &MI); |
Evan Cheng | 5f1db7b | 2008-09-12 22:01:15 +0000 | [diff] [blame] | 97 | unsigned getMachineSoRegOpValue(const MachineInstr &MI, |
Evan Cheng | 49a9f29 | 2008-09-12 22:45:55 +0000 | [diff] [blame] | 98 | const TargetInstrDesc &TID, |
Evan Cheng | eb4ed4b | 2008-10-31 19:10:44 +0000 | [diff] [blame] | 99 | const MachineOperand &MO, |
Evan Cheng | 5f1db7b | 2008-09-12 22:01:15 +0000 | [diff] [blame] | 100 | unsigned OpIdx); |
| 101 | |
Evan Cheng | 9092213 | 2008-11-06 02:25:39 +0000 | [diff] [blame] | 102 | unsigned getMachineSoImmOpValue(unsigned SoImm); |
Evan Cheng | eb4ed4b | 2008-10-31 19:10:44 +0000 | [diff] [blame] | 103 | |
Jim Grosbach | 0a4b9dc | 2008-11-03 18:38:31 +0000 | [diff] [blame] | 104 | unsigned getAddrModeSBit(const MachineInstr &MI, |
| 105 | const TargetInstrDesc &TID) const; |
Evan Cheng | 49a9f29 | 2008-09-12 22:45:55 +0000 | [diff] [blame] | 106 | |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 107 | void emitDataProcessingInstruction(const MachineInstr &MI, |
Evan Cheng | 437c173 | 2008-11-07 22:30:53 +0000 | [diff] [blame] | 108 | unsigned ImplicitRd = 0, |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 109 | unsigned ImplicitRn = 0); |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 110 | |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 111 | void emitLoadStoreInstruction(const MachineInstr &MI, |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 112 | unsigned ImplicitRd = 0, |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 113 | unsigned ImplicitRn = 0); |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 114 | |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 115 | void emitMiscLoadStoreInstruction(const MachineInstr &MI, |
| 116 | unsigned ImplicitRn = 0); |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 117 | |
| 118 | void emitLoadStoreMultipleInstruction(const MachineInstr &MI); |
| 119 | |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 120 | void emitMulFrmInstruction(const MachineInstr &MI); |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 121 | |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 122 | void emitExtendInstruction(const MachineInstr &MI); |
| 123 | |
Evan Cheng | 8b59db3 | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 124 | void emitMiscArithInstruction(const MachineInstr &MI); |
| 125 | |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 126 | void emitBranchInstruction(const MachineInstr &MI); |
| 127 | |
Evan Cheng | 437c173 | 2008-11-07 22:30:53 +0000 | [diff] [blame] | 128 | void emitInlineJumpTable(unsigned JTIndex); |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 129 | |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 130 | void emitMiscBranchInstruction(const MachineInstr &MI); |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 131 | |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 132 | void emitVFPArithInstruction(const MachineInstr &MI); |
| 133 | |
Evan Cheng | 78be83d | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 134 | void emitVFPConversionInstruction(const MachineInstr &MI); |
| 135 | |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 136 | void emitVFPLoadStoreInstruction(const MachineInstr &MI); |
| 137 | |
| 138 | void emitVFPLoadStoreMultipleInstruction(const MachineInstr &MI); |
| 139 | |
| 140 | void emitMiscInstruction(const MachineInstr &MI); |
| 141 | |
Bob Wilson | 1a913ed | 2010-06-11 21:34:50 +0000 | [diff] [blame] | 142 | void emitNEON1RegModImm(const MachineInstr &MI); |
| 143 | |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 144 | /// getMachineOpValue - Return binary encoding of operand. If the machine |
| 145 | /// operand requires relocation, record the relocation and return zero. |
Evan Cheng | eb4ed4b | 2008-10-31 19:10:44 +0000 | [diff] [blame] | 146 | unsigned getMachineOpValue(const MachineInstr &MI,const MachineOperand &MO); |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 147 | unsigned getMachineOpValue(const MachineInstr &MI, unsigned OpIdx) { |
| 148 | return getMachineOpValue(MI, MI.getOperand(OpIdx)); |
| 149 | } |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 150 | |
Shih-wei Liao | 5170b71 | 2010-05-26 00:02:28 +0000 | [diff] [blame] | 151 | /// getMovi32Value - Return binary encoding of operand for movw/movt. If the |
Jim Grosbach | 18f30e6 | 2010-06-02 21:53:11 +0000 | [diff] [blame] | 152 | /// machine operand requires relocation, record the relocation and return |
| 153 | /// zero. |
Shih-wei Liao | 5170b71 | 2010-05-26 00:02:28 +0000 | [diff] [blame] | 154 | unsigned getMovi32Value(const MachineInstr &MI,const MachineOperand &MO, |
Zonr Chang | f86399b | 2010-05-25 08:42:45 +0000 | [diff] [blame] | 155 | unsigned Reloc); |
Shih-wei Liao | 5170b71 | 2010-05-26 00:02:28 +0000 | [diff] [blame] | 156 | unsigned getMovi32Value(const MachineInstr &MI, unsigned OpIdx, |
Zonr Chang | f86399b | 2010-05-25 08:42:45 +0000 | [diff] [blame] | 157 | unsigned Reloc) { |
| 158 | return getMovi32Value(MI, MI.getOperand(OpIdx), Reloc); |
| 159 | } |
| 160 | |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 161 | /// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value. |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 162 | /// |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 163 | unsigned getShiftOp(unsigned Imm) const ; |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 164 | |
| 165 | /// Routines that handle operands which add machine relocations which are |
Evan Cheng | 437c173 | 2008-11-07 22:30:53 +0000 | [diff] [blame] | 166 | /// fixed up by the relocation stage. |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 167 | void emitGlobalAddress(const GlobalValue *GV, unsigned Reloc, |
Jeffrey Yasskin | 2d27441 | 2009-11-07 08:51:52 +0000 | [diff] [blame] | 168 | bool MayNeedFarStub, bool Indirect, |
| 169 | intptr_t ACPV = 0); |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 170 | void emitExternalSymbolAddress(const char *ES, unsigned Reloc); |
Evan Cheng | 437c173 | 2008-11-07 22:30:53 +0000 | [diff] [blame] | 171 | void emitConstPoolAddress(unsigned CPI, unsigned Reloc); |
| 172 | void emitJumpTableAddress(unsigned JTIndex, unsigned Reloc); |
| 173 | void emitMachineBasicBlock(MachineBasicBlock *BB, unsigned Reloc, |
| 174 | intptr_t JTBase = 0); |
Evan Cheng | 148b6a4 | 2007-07-05 21:15:40 +0000 | [diff] [blame] | 175 | }; |
Evan Cheng | 148b6a4 | 2007-07-05 21:15:40 +0000 | [diff] [blame] | 176 | } |
| 177 | |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 178 | char ARMCodeEmitter::ID = 0; |
| 179 | |
Bob Wilson | 87949d4 | 2010-03-17 21:16:45 +0000 | [diff] [blame] | 180 | /// createARMJITCodeEmitterPass - Return a pass that emits the collected ARM |
Chris Lattner | e0faa54 | 2010-02-02 21:38:59 +0000 | [diff] [blame] | 181 | /// code to the specified MCE object. |
Bruno Cardoso Lopes | ac57e6e | 2009-07-06 05:09:34 +0000 | [diff] [blame] | 182 | FunctionPass *llvm::createARMJITCodeEmitterPass(ARMBaseTargetMachine &TM, |
| 183 | JITCodeEmitter &JCE) { |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 184 | return new ARMCodeEmitter(TM, JCE); |
Evan Cheng | 148b6a4 | 2007-07-05 21:15:40 +0000 | [diff] [blame] | 185 | } |
Bruno Cardoso Lopes | a3f99f9 | 2009-05-30 20:51:52 +0000 | [diff] [blame] | 186 | |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 187 | bool ARMCodeEmitter::runOnMachineFunction(MachineFunction &MF) { |
Evan Cheng | 148b6a4 | 2007-07-05 21:15:40 +0000 | [diff] [blame] | 188 | assert((MF.getTarget().getRelocationModel() != Reloc::Default || |
| 189 | MF.getTarget().getRelocationModel() != Reloc::Static) && |
| 190 | "JIT relocation model must be set to static or default!"); |
Dan Gohman | 3fb150a | 2010-04-17 17:42:52 +0000 | [diff] [blame] | 191 | JTI = ((ARMTargetMachine &)MF.getTarget()).getJITInfo(); |
| 192 | II = ((const ARMTargetMachine &)MF.getTarget()).getInstrInfo(); |
| 193 | TD = ((const ARMTargetMachine &)MF.getTarget()).getTargetData(); |
Evan Cheng | 0866974 | 2009-09-10 01:23:53 +0000 | [diff] [blame] | 194 | Subtarget = &TM.getSubtarget<ARMSubtarget>(); |
Evan Cheng | 938b9d8 | 2008-10-31 19:55:13 +0000 | [diff] [blame] | 195 | MCPEs = &MF.getConstantPool()->getConstants(); |
Chris Lattner | b1e8039 | 2010-01-25 23:22:00 +0000 | [diff] [blame] | 196 | MJTEs = 0; |
| 197 | if (MF.getJumpTableInfo()) MJTEs = &MF.getJumpTableInfo()->getJumpTables(); |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 198 | IsPIC = TM.getRelocationModel() == Reloc::PIC_; |
Evan Cheng | 3cc8223 | 2008-11-08 07:38:22 +0000 | [diff] [blame] | 199 | JTI->Initialize(MF, IsPIC); |
Chris Lattner | 1611273 | 2010-03-14 01:41:15 +0000 | [diff] [blame] | 200 | MMI = &getAnalysis<MachineModuleInfo>(); |
| 201 | MCE.setModuleInfo(MMI); |
Evan Cheng | 148b6a4 | 2007-07-05 21:15:40 +0000 | [diff] [blame] | 202 | |
| 203 | do { |
Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 204 | DEBUG(errs() << "JITTing function '" |
Daniel Dunbar | ce63ffb | 2009-07-25 00:23:56 +0000 | [diff] [blame] | 205 | << MF.getFunction()->getName() << "'\n"); |
Evan Cheng | 148b6a4 | 2007-07-05 21:15:40 +0000 | [diff] [blame] | 206 | MCE.startFunction(MF); |
Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 207 | for (MachineFunction::iterator MBB = MF.begin(), E = MF.end(); |
Evan Cheng | 148b6a4 | 2007-07-05 21:15:40 +0000 | [diff] [blame] | 208 | MBB != E; ++MBB) { |
| 209 | MCE.StartMachineBasicBlock(MBB); |
| 210 | for (MachineBasicBlock::const_iterator I = MBB->begin(), E = MBB->end(); |
| 211 | I != E; ++I) |
| 212 | emitInstruction(*I); |
| 213 | } |
| 214 | } while (MCE.finishFunction(MF)); |
| 215 | |
| 216 | return false; |
| 217 | } |
| 218 | |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 219 | /// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value. |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 220 | /// |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 221 | unsigned ARMCodeEmitter::getShiftOp(unsigned Imm) const { |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 222 | switch (ARM_AM::getAM2ShiftOpc(Imm)) { |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 223 | default: llvm_unreachable("Unknown shift opc!"); |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 224 | case ARM_AM::asr: return 2; |
| 225 | case ARM_AM::lsl: return 0; |
| 226 | case ARM_AM::lsr: return 1; |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 227 | case ARM_AM::ror: |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 228 | case ARM_AM::rrx: return 3; |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 229 | } |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 230 | return 0; |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 231 | } |
| 232 | |
Shih-wei Liao | 5170b71 | 2010-05-26 00:02:28 +0000 | [diff] [blame] | 233 | /// getMovi32Value - Return binary encoding of operand for movw/movt. If the |
Zonr Chang | f86399b | 2010-05-25 08:42:45 +0000 | [diff] [blame] | 234 | /// machine operand requires relocation, record the relocation and return zero. |
| 235 | unsigned ARMCodeEmitter::getMovi32Value(const MachineInstr &MI, |
Shih-wei Liao | 5170b71 | 2010-05-26 00:02:28 +0000 | [diff] [blame] | 236 | const MachineOperand &MO, |
Zonr Chang | f86399b | 2010-05-25 08:42:45 +0000 | [diff] [blame] | 237 | unsigned Reloc) { |
Shih-wei Liao | 5170b71 | 2010-05-26 00:02:28 +0000 | [diff] [blame] | 238 | assert(((Reloc == ARM::reloc_arm_movt) || (Reloc == ARM::reloc_arm_movw)) |
Zonr Chang | f86399b | 2010-05-25 08:42:45 +0000 | [diff] [blame] | 239 | && "Relocation to this function should be for movt or movw"); |
| 240 | |
| 241 | if (MO.isImm()) |
| 242 | return static_cast<unsigned>(MO.getImm()); |
| 243 | else if (MO.isGlobal()) |
| 244 | emitGlobalAddress(MO.getGlobal(), Reloc, true, false); |
| 245 | else if (MO.isSymbol()) |
| 246 | emitExternalSymbolAddress(MO.getSymbolName(), Reloc); |
| 247 | else if (MO.isMBB()) |
| 248 | emitMachineBasicBlock(MO.getMBB(), Reloc); |
| 249 | else { |
| 250 | #ifndef NDEBUG |
| 251 | errs() << MO; |
| 252 | #endif |
| 253 | llvm_unreachable("Unsupported operand type for movw/movt"); |
| 254 | } |
| 255 | return 0; |
| 256 | } |
| 257 | |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 258 | /// getMachineOpValue - Return binary encoding of operand. If the machine |
| 259 | /// operand requires relocation, record the relocation and return zero. |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 260 | unsigned ARMCodeEmitter::getMachineOpValue(const MachineInstr &MI, |
| 261 | const MachineOperand &MO) { |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 262 | if (MO.isReg()) |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 263 | return ARMRegisterInfo::getRegisterNumbering(MO.getReg()); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 264 | else if (MO.isImm()) |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 265 | return static_cast<unsigned>(MO.getImm()); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 266 | else if (MO.isGlobal()) |
Evan Cheng | 0866974 | 2009-09-10 01:23:53 +0000 | [diff] [blame] | 267 | emitGlobalAddress(MO.getGlobal(), ARM::reloc_arm_branch, true, false); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 268 | else if (MO.isSymbol()) |
Evan Cheng | 1033251 | 2008-11-08 07:22:33 +0000 | [diff] [blame] | 269 | emitExternalSymbolAddress(MO.getSymbolName(), ARM::reloc_arm_branch); |
Evan Cheng | 580c0df | 2008-11-12 01:02:24 +0000 | [diff] [blame] | 270 | else if (MO.isCPI()) { |
| 271 | const TargetInstrDesc &TID = MI.getDesc(); |
| 272 | // For VFP load, the immediate offset is multiplied by 4. |
| 273 | unsigned Reloc = ((TID.TSFlags & ARMII::FormMask) == ARMII::VFPLdStFrm) |
| 274 | ? ARM::reloc_arm_vfp_cp_entry : ARM::reloc_arm_cp_entry; |
| 275 | emitConstPoolAddress(MO.getIndex(), Reloc); |
| 276 | } else if (MO.isJTI()) |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 277 | emitJumpTableAddress(MO.getIndex(), ARM::reloc_arm_relative); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 278 | else if (MO.isMBB()) |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 279 | emitMachineBasicBlock(MO.getMBB(), ARM::reloc_arm_branch); |
Evan Cheng | 2aa0e64 | 2008-09-13 01:55:59 +0000 | [diff] [blame] | 280 | else { |
Torok Edwin | dac237e | 2009-07-08 20:53:28 +0000 | [diff] [blame] | 281 | #ifndef NDEBUG |
Chris Lattner | 705e07f | 2009-08-23 03:41:05 +0000 | [diff] [blame] | 282 | errs() << MO; |
Torok Edwin | dac237e | 2009-07-08 20:53:28 +0000 | [diff] [blame] | 283 | #endif |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 284 | llvm_unreachable(0); |
Evan Cheng | 2aa0e64 | 2008-09-13 01:55:59 +0000 | [diff] [blame] | 285 | } |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 286 | return 0; |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 287 | } |
| 288 | |
Evan Cheng | 057d0c3 | 2008-09-18 07:28:19 +0000 | [diff] [blame] | 289 | /// emitGlobalAddress - Emit the specified address to the code stream. |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 290 | /// |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 291 | void ARMCodeEmitter::emitGlobalAddress(const GlobalValue *GV, unsigned Reloc, |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 292 | bool MayNeedFarStub, bool Indirect, |
| 293 | intptr_t ACPV) { |
Evan Cheng | 0866974 | 2009-09-10 01:23:53 +0000 | [diff] [blame] | 294 | MachineRelocation MR = Indirect |
| 295 | ? MachineRelocation::getIndirectSymbol(MCE.getCurrentPCOffset(), Reloc, |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 296 | const_cast<GlobalValue *>(GV), |
| 297 | ACPV, MayNeedFarStub) |
Evan Cheng | 0866974 | 2009-09-10 01:23:53 +0000 | [diff] [blame] | 298 | : MachineRelocation::getGV(MCE.getCurrentPCOffset(), Reloc, |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 299 | const_cast<GlobalValue *>(GV), ACPV, |
| 300 | MayNeedFarStub); |
Evan Cheng | 0866974 | 2009-09-10 01:23:53 +0000 | [diff] [blame] | 301 | MCE.addRelocation(MR); |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 302 | } |
| 303 | |
| 304 | /// emitExternalSymbolAddress - Arrange for the address of an external symbol to |
| 305 | /// be emitted to the current location in the function, and allow it to be PC |
| 306 | /// relative. |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 307 | void ARMCodeEmitter::emitExternalSymbolAddress(const char *ES, unsigned Reloc) { |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 308 | MCE.addRelocation(MachineRelocation::getExtSym(MCE.getCurrentPCOffset(), |
| 309 | Reloc, ES)); |
| 310 | } |
| 311 | |
| 312 | /// emitConstPoolAddress - Arrange for the address of an constant pool |
| 313 | /// to be emitted to the current location in the function, and allow it to be PC |
| 314 | /// relative. |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 315 | void ARMCodeEmitter::emitConstPoolAddress(unsigned CPI, unsigned Reloc) { |
Evan Cheng | 0f28243 | 2008-10-29 23:55:43 +0000 | [diff] [blame] | 316 | // Tell JIT emitter we'll resolve the address. |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 317 | MCE.addRelocation(MachineRelocation::getConstPool(MCE.getCurrentPCOffset(), |
Evan Cheng | 437c173 | 2008-11-07 22:30:53 +0000 | [diff] [blame] | 318 | Reloc, CPI, 0, true)); |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 319 | } |
| 320 | |
| 321 | /// emitJumpTableAddress - Arrange for the address of a jump table to |
| 322 | /// be emitted to the current location in the function, and allow it to be PC |
| 323 | /// relative. |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 324 | void ARMCodeEmitter::emitJumpTableAddress(unsigned JTIndex, unsigned Reloc) { |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 325 | MCE.addRelocation(MachineRelocation::getJumpTable(MCE.getCurrentPCOffset(), |
Evan Cheng | 437c173 | 2008-11-07 22:30:53 +0000 | [diff] [blame] | 326 | Reloc, JTIndex, 0, true)); |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 327 | } |
| 328 | |
Raul Herbster | 9c1a382 | 2007-08-30 23:29:26 +0000 | [diff] [blame] | 329 | /// emitMachineBasicBlock - Emit the specified address basic block. |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 330 | void ARMCodeEmitter::emitMachineBasicBlock(MachineBasicBlock *BB, |
| 331 | unsigned Reloc, intptr_t JTBase) { |
Raul Herbster | 9c1a382 | 2007-08-30 23:29:26 +0000 | [diff] [blame] | 332 | MCE.addRelocation(MachineRelocation::getBB(MCE.getCurrentPCOffset(), |
Evan Cheng | 437c173 | 2008-11-07 22:30:53 +0000 | [diff] [blame] | 333 | Reloc, BB, JTBase)); |
Raul Herbster | 9c1a382 | 2007-08-30 23:29:26 +0000 | [diff] [blame] | 334 | } |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 335 | |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 336 | void ARMCodeEmitter::emitWordLE(unsigned Binary) { |
Chris Lattner | 893e1c9 | 2009-08-23 06:49:22 +0000 | [diff] [blame] | 337 | DEBUG(errs() << " 0x"; |
| 338 | errs().write_hex(Binary) << "\n"); |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 339 | MCE.emitWordLE(Binary); |
| 340 | } |
| 341 | |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 342 | void ARMCodeEmitter::emitDWordLE(uint64_t Binary) { |
Chris Lattner | 893e1c9 | 2009-08-23 06:49:22 +0000 | [diff] [blame] | 343 | DEBUG(errs() << " 0x"; |
| 344 | errs().write_hex(Binary) << "\n"); |
Evan Cheng | cb5201f | 2008-11-11 22:19:31 +0000 | [diff] [blame] | 345 | MCE.emitDWordLE(Binary); |
| 346 | } |
| 347 | |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 348 | void ARMCodeEmitter::emitInstruction(const MachineInstr &MI) { |
Chris Lattner | 705e07f | 2009-08-23 03:41:05 +0000 | [diff] [blame] | 349 | DEBUG(errs() << "JIT: " << (void*)MCE.getCurrentPCValue() << ":\t" << MI); |
Evan Cheng | 42d5ee06 | 2008-09-13 01:15:21 +0000 | [diff] [blame] | 350 | |
Devang Patel | af0e272 | 2009-10-06 02:19:11 +0000 | [diff] [blame] | 351 | MCE.processDebugLoc(MI.getDebugLoc(), true); |
Jeffrey Yasskin | 7540282 | 2009-07-17 18:49:39 +0000 | [diff] [blame] | 352 | |
Evan Cheng | 148b6a4 | 2007-07-05 21:15:40 +0000 | [diff] [blame] | 353 | NumEmitted++; // Keep track of the # of mi's emitted |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 354 | switch (MI.getDesc().TSFlags & ARMII::FormMask) { |
Evan Cheng | ffa6d96 | 2008-11-13 23:36:57 +0000 | [diff] [blame] | 355 | default: { |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 356 | llvm_unreachable("Unhandled instruction encoding format!"); |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 357 | break; |
Evan Cheng | ffa6d96 | 2008-11-13 23:36:57 +0000 | [diff] [blame] | 358 | } |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 359 | case ARMII::Pseudo: |
Evan Cheng | 057d0c3 | 2008-09-18 07:28:19 +0000 | [diff] [blame] | 360 | emitPseudoInstruction(MI); |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 361 | break; |
| 362 | case ARMII::DPFrm: |
| 363 | case ARMII::DPSoRegFrm: |
| 364 | emitDataProcessingInstruction(MI); |
| 365 | break; |
Evan Cheng | 148cad8 | 2008-11-13 07:34:59 +0000 | [diff] [blame] | 366 | case ARMII::LdFrm: |
| 367 | case ARMII::StFrm: |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 368 | emitLoadStoreInstruction(MI); |
| 369 | break; |
Evan Cheng | 148cad8 | 2008-11-13 07:34:59 +0000 | [diff] [blame] | 370 | case ARMII::LdMiscFrm: |
| 371 | case ARMII::StMiscFrm: |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 372 | emitMiscLoadStoreInstruction(MI); |
| 373 | break; |
Evan Cheng | 3c4a4ff | 2008-11-12 07:18:38 +0000 | [diff] [blame] | 374 | case ARMII::LdStMulFrm: |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 375 | emitLoadStoreMultipleInstruction(MI); |
| 376 | break; |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 377 | case ARMII::MulFrm: |
| 378 | emitMulFrmInstruction(MI); |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 379 | break; |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 380 | case ARMII::ExtFrm: |
| 381 | emitExtendInstruction(MI); |
| 382 | break; |
Evan Cheng | 8b59db3 | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 383 | case ARMII::ArithMiscFrm: |
| 384 | emitMiscArithInstruction(MI); |
| 385 | break; |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 386 | case ARMII::BrFrm: |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 387 | emitBranchInstruction(MI); |
| 388 | break; |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 389 | case ARMII::BrMiscFrm: |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 390 | emitMiscBranchInstruction(MI); |
| 391 | break; |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 392 | // VFP instructions. |
| 393 | case ARMII::VFPUnaryFrm: |
| 394 | case ARMII::VFPBinaryFrm: |
| 395 | emitVFPArithInstruction(MI); |
| 396 | break; |
Evan Cheng | 78be83d | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 397 | case ARMII::VFPConv1Frm: |
| 398 | case ARMII::VFPConv2Frm: |
Evan Cheng | 0a0ab13 | 2008-11-11 22:46:12 +0000 | [diff] [blame] | 399 | case ARMII::VFPConv3Frm: |
Evan Cheng | 80a1198 | 2008-11-12 06:41:41 +0000 | [diff] [blame] | 400 | case ARMII::VFPConv4Frm: |
| 401 | case ARMII::VFPConv5Frm: |
Evan Cheng | 78be83d | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 402 | emitVFPConversionInstruction(MI); |
| 403 | break; |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 404 | case ARMII::VFPLdStFrm: |
| 405 | emitVFPLoadStoreInstruction(MI); |
| 406 | break; |
| 407 | case ARMII::VFPLdStMulFrm: |
| 408 | emitVFPLoadStoreMultipleInstruction(MI); |
| 409 | break; |
| 410 | case ARMII::VFPMiscFrm: |
| 411 | emitMiscInstruction(MI); |
| 412 | break; |
Bob Wilson | 1a913ed | 2010-06-11 21:34:50 +0000 | [diff] [blame] | 413 | // NEON instructions. |
| 414 | case ARMII::N1RegModImmFrm: |
| 415 | emitNEON1RegModImm(MI); |
| 416 | break; |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 417 | } |
Devang Patel | af0e272 | 2009-10-06 02:19:11 +0000 | [diff] [blame] | 418 | MCE.processDebugLoc(MI.getDebugLoc(), false); |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 419 | } |
| 420 | |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 421 | void ARMCodeEmitter::emitConstPoolInstruction(const MachineInstr &MI) { |
Evan Cheng | 437c173 | 2008-11-07 22:30:53 +0000 | [diff] [blame] | 422 | unsigned CPI = MI.getOperand(0).getImm(); // CP instruction index. |
| 423 | unsigned CPIndex = MI.getOperand(1).getIndex(); // Actual cp entry index. |
Evan Cheng | 938b9d8 | 2008-10-31 19:55:13 +0000 | [diff] [blame] | 424 | const MachineConstantPoolEntry &MCPE = (*MCPEs)[CPIndex]; |
Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 425 | |
Evan Cheng | eb4ed4b | 2008-10-31 19:10:44 +0000 | [diff] [blame] | 426 | // Remember the CONSTPOOL_ENTRY address for later relocation. |
| 427 | JTI->addConstantPoolEntryAddr(CPI, MCE.getCurrentPCValue()); |
| 428 | |
| 429 | // Emit constpool island entry. In most cases, the actual values will be |
| 430 | // resolved and relocated after code emission. |
| 431 | if (MCPE.isMachineConstantPoolEntry()) { |
| 432 | ARMConstantPoolValue *ACPV = |
| 433 | static_cast<ARMConstantPoolValue*>(MCPE.Val.MachineCPVal); |
| 434 | |
Chris Lattner | 705e07f | 2009-08-23 03:41:05 +0000 | [diff] [blame] | 435 | DEBUG(errs() << " ** ARM constant pool #" << CPI << " @ " |
| 436 | << (void*)MCE.getCurrentPCValue() << " " << *ACPV << '\n'); |
Evan Cheng | eb4ed4b | 2008-10-31 19:10:44 +0000 | [diff] [blame] | 437 | |
Bob Wilson | 28989a8 | 2009-11-02 16:59:06 +0000 | [diff] [blame] | 438 | assert(ACPV->isGlobalValue() && "unsupported constant pool value"); |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 439 | const GlobalValue *GV = ACPV->getGV(); |
Evan Cheng | eb4ed4b | 2008-10-31 19:10:44 +0000 | [diff] [blame] | 440 | if (GV) { |
Evan Cheng | 0866974 | 2009-09-10 01:23:53 +0000 | [diff] [blame] | 441 | Reloc::Model RelocM = TM.getRelocationModel(); |
Evan Cheng | e4e4ed3 | 2009-08-28 23:18:09 +0000 | [diff] [blame] | 442 | emitGlobalAddress(GV, ARM::reloc_arm_machine_cp_entry, |
Evan Cheng | 0866974 | 2009-09-10 01:23:53 +0000 | [diff] [blame] | 443 | isa<Function>(GV), |
| 444 | Subtarget->GVIsIndirectSymbol(GV, RelocM), |
| 445 | (intptr_t)ACPV); |
Evan Cheng | 25e0478 | 2008-11-04 00:50:32 +0000 | [diff] [blame] | 446 | } else { |
Evan Cheng | eb4ed4b | 2008-10-31 19:10:44 +0000 | [diff] [blame] | 447 | emitExternalSymbolAddress(ACPV->getSymbol(), ARM::reloc_arm_absolute); |
| 448 | } |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 449 | emitWordLE(0); |
Evan Cheng | eb4ed4b | 2008-10-31 19:10:44 +0000 | [diff] [blame] | 450 | } else { |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 451 | const Constant *CV = MCPE.Val.ConstVal; |
Evan Cheng | eb4ed4b | 2008-10-31 19:10:44 +0000 | [diff] [blame] | 452 | |
Daniel Dunbar | ce63ffb | 2009-07-25 00:23:56 +0000 | [diff] [blame] | 453 | DEBUG({ |
| 454 | errs() << " ** Constant pool #" << CPI << " @ " |
| 455 | << (void*)MCE.getCurrentPCValue() << " "; |
| 456 | if (const Function *F = dyn_cast<Function>(CV)) |
| 457 | errs() << F->getName(); |
| 458 | else |
| 459 | errs() << *CV; |
| 460 | errs() << '\n'; |
| 461 | }); |
Evan Cheng | eb4ed4b | 2008-10-31 19:10:44 +0000 | [diff] [blame] | 462 | |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 463 | if (const GlobalValue *GV = dyn_cast<GlobalValue>(CV)) { |
Evan Cheng | 0866974 | 2009-09-10 01:23:53 +0000 | [diff] [blame] | 464 | emitGlobalAddress(GV, ARM::reloc_arm_absolute, isa<Function>(GV), false); |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 465 | emitWordLE(0); |
Evan Cheng | cb5201f | 2008-11-11 22:19:31 +0000 | [diff] [blame] | 466 | } else if (const ConstantInt *CI = dyn_cast<ConstantInt>(CV)) { |
Evan Cheng | eb4ed4b | 2008-10-31 19:10:44 +0000 | [diff] [blame] | 467 | uint32_t Val = *(uint32_t*)CI->getValue().getRawData(); |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 468 | emitWordLE(Val); |
Evan Cheng | cb5201f | 2008-11-11 22:19:31 +0000 | [diff] [blame] | 469 | } else if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CV)) { |
Chris Lattner | cf0fe8d | 2009-10-05 05:54:46 +0000 | [diff] [blame] | 470 | if (CFP->getType()->isFloatTy()) |
Evan Cheng | cb5201f | 2008-11-11 22:19:31 +0000 | [diff] [blame] | 471 | emitWordLE(CFP->getValueAPF().bitcastToAPInt().getZExtValue()); |
Chris Lattner | cf0fe8d | 2009-10-05 05:54:46 +0000 | [diff] [blame] | 472 | else if (CFP->getType()->isDoubleTy()) |
Evan Cheng | cb5201f | 2008-11-11 22:19:31 +0000 | [diff] [blame] | 473 | emitDWordLE(CFP->getValueAPF().bitcastToAPInt().getZExtValue()); |
| 474 | else { |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 475 | llvm_unreachable("Unable to handle this constantpool entry!"); |
Evan Cheng | cb5201f | 2008-11-11 22:19:31 +0000 | [diff] [blame] | 476 | } |
| 477 | } else { |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 478 | llvm_unreachable("Unable to handle this constantpool entry!"); |
Evan Cheng | eb4ed4b | 2008-10-31 19:10:44 +0000 | [diff] [blame] | 479 | } |
| 480 | } |
| 481 | } |
| 482 | |
Zonr Chang | f86399b | 2010-05-25 08:42:45 +0000 | [diff] [blame] | 483 | void ARMCodeEmitter::emitMOVi32immInstruction(const MachineInstr &MI) { |
| 484 | const MachineOperand &MO0 = MI.getOperand(0); |
| 485 | const MachineOperand &MO1 = MI.getOperand(1); |
| 486 | |
| 487 | // Emit the 'movw' instruction. |
| 488 | unsigned Binary = 0x30 << 20; // mov: Insts{27-20} = 0b00110000 |
| 489 | |
| 490 | unsigned Lo16 = getMovi32Value(MI, MO1, ARM::reloc_arm_movw) & 0xFFFF; |
| 491 | |
| 492 | // Set the conditional execution predicate. |
| 493 | Binary |= II->getPredicate(&MI) << ARMII::CondShift; |
| 494 | |
| 495 | // Encode Rd. |
| 496 | Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift; |
| 497 | |
| 498 | // Encode imm16 as imm4:imm12 |
| 499 | Binary |= Lo16 & 0xFFF; // Insts{11-0} = imm12 |
| 500 | Binary |= ((Lo16 >> 12) & 0xF) << 16; // Insts{19-16} = imm4 |
| 501 | emitWordLE(Binary); |
| 502 | |
| 503 | unsigned Hi16 = getMovi32Value(MI, MO1, ARM::reloc_arm_movt) >> 16; |
| 504 | // Emit the 'movt' instruction. |
| 505 | Binary = 0x34 << 20; // movt: Insts{27-20} = 0b00110100 |
| 506 | |
| 507 | // Set the conditional execution predicate. |
| 508 | Binary |= II->getPredicate(&MI) << ARMII::CondShift; |
| 509 | |
| 510 | // Encode Rd. |
| 511 | Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift; |
| 512 | |
| 513 | // Encode imm16 as imm4:imm1, same as movw above. |
| 514 | Binary |= Hi16 & 0xFFF; |
| 515 | Binary |= ((Hi16 >> 12) & 0xF) << 16; |
| 516 | emitWordLE(Binary); |
| 517 | } |
| 518 | |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 519 | void ARMCodeEmitter::emitMOVi2piecesInstruction(const MachineInstr &MI) { |
Evan Cheng | 9092213 | 2008-11-06 02:25:39 +0000 | [diff] [blame] | 520 | const MachineOperand &MO0 = MI.getOperand(0); |
| 521 | const MachineOperand &MO1 = MI.getOperand(1); |
Bob Wilson | 5265a12 | 2010-03-11 00:46:22 +0000 | [diff] [blame] | 522 | assert(MO1.isImm() && ARM_AM::isSOImmTwoPartVal(MO1.getImm()) && |
| 523 | "Not a valid so_imm value!"); |
Evan Cheng | 9092213 | 2008-11-06 02:25:39 +0000 | [diff] [blame] | 524 | unsigned V1 = ARM_AM::getSOImmTwoPartFirst(MO1.getImm()); |
| 525 | unsigned V2 = ARM_AM::getSOImmTwoPartSecond(MO1.getImm()); |
| 526 | |
| 527 | // Emit the 'mov' instruction. |
| 528 | unsigned Binary = 0xd << 21; // mov: Insts{24-21} = 0b1101 |
| 529 | |
| 530 | // Set the conditional execution predicate. |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 531 | Binary |= II->getPredicate(&MI) << ARMII::CondShift; |
Evan Cheng | 9092213 | 2008-11-06 02:25:39 +0000 | [diff] [blame] | 532 | |
| 533 | // Encode Rd. |
| 534 | Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift; |
| 535 | |
| 536 | // Encode so_imm. |
| 537 | // Set bit I(25) to identify this is the immediate form of <shifter_op> |
| 538 | Binary |= 1 << ARMII::I_BitShift; |
Evan Cheng | e7cbe41 | 2009-07-08 21:03:57 +0000 | [diff] [blame] | 539 | Binary |= getMachineSoImmOpValue(V1); |
Evan Cheng | 9092213 | 2008-11-06 02:25:39 +0000 | [diff] [blame] | 540 | emitWordLE(Binary); |
| 541 | |
| 542 | // Now the 'orr' instruction. |
| 543 | Binary = 0xc << 21; // orr: Insts{24-21} = 0b1100 |
| 544 | |
| 545 | // Set the conditional execution predicate. |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 546 | Binary |= II->getPredicate(&MI) << ARMII::CondShift; |
Evan Cheng | 9092213 | 2008-11-06 02:25:39 +0000 | [diff] [blame] | 547 | |
| 548 | // Encode Rd. |
| 549 | Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift; |
| 550 | |
| 551 | // Encode Rn. |
| 552 | Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRnShift; |
| 553 | |
| 554 | // Encode so_imm. |
| 555 | // Set bit I(25) to identify this is the immediate form of <shifter_op> |
| 556 | Binary |= 1 << ARMII::I_BitShift; |
Evan Cheng | e7cbe41 | 2009-07-08 21:03:57 +0000 | [diff] [blame] | 557 | Binary |= getMachineSoImmOpValue(V2); |
Evan Cheng | 9092213 | 2008-11-06 02:25:39 +0000 | [diff] [blame] | 558 | emitWordLE(Binary); |
| 559 | } |
| 560 | |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 561 | void ARMCodeEmitter::emitLEApcrelJTInstruction(const MachineInstr &MI) { |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 562 | // It's basically add r, pc, (LJTI - $+8) |
Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 563 | |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 564 | const TargetInstrDesc &TID = MI.getDesc(); |
| 565 | |
| 566 | // Emit the 'add' instruction. |
| 567 | unsigned Binary = 0x4 << 21; // add: Insts{24-31} = 0b0100 |
| 568 | |
| 569 | // Set the conditional execution predicate |
| 570 | Binary |= II->getPredicate(&MI) << ARMII::CondShift; |
| 571 | |
| 572 | // Encode S bit if MI modifies CPSR. |
| 573 | Binary |= getAddrModeSBit(MI, TID); |
| 574 | |
| 575 | // Encode Rd. |
| 576 | Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift; |
| 577 | |
| 578 | // Encode Rn which is PC. |
| 579 | Binary |= ARMRegisterInfo::getRegisterNumbering(ARM::PC) << ARMII::RegRnShift; |
| 580 | |
| 581 | // Encode the displacement. |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 582 | Binary |= 1 << ARMII::I_BitShift; |
| 583 | emitJumpTableAddress(MI.getOperand(1).getIndex(), ARM::reloc_arm_jt_base); |
| 584 | |
| 585 | emitWordLE(Binary); |
| 586 | } |
| 587 | |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 588 | void ARMCodeEmitter::emitPseudoMoveInstruction(const MachineInstr &MI) { |
Evan Cheng | a956255 | 2008-11-14 20:09:11 +0000 | [diff] [blame] | 589 | unsigned Opcode = MI.getDesc().Opcode; |
| 590 | |
| 591 | // Part of binary is determined by TableGn. |
| 592 | unsigned Binary = getBinaryCodeForInstr(MI); |
| 593 | |
| 594 | // Set the conditional execution predicate |
| 595 | Binary |= II->getPredicate(&MI) << ARMII::CondShift; |
| 596 | |
| 597 | // Encode S bit if MI modifies CPSR. |
| 598 | if (Opcode == ARM::MOVsrl_flag || Opcode == ARM::MOVsra_flag) |
| 599 | Binary |= 1 << ARMII::S_BitShift; |
| 600 | |
| 601 | // Encode register def if there is one. |
| 602 | Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift; |
| 603 | |
| 604 | // Encode the shift operation. |
| 605 | switch (Opcode) { |
| 606 | default: break; |
| 607 | case ARM::MOVrx: |
| 608 | // rrx |
| 609 | Binary |= 0x6 << 4; |
| 610 | break; |
| 611 | case ARM::MOVsrl_flag: |
| 612 | // lsr #1 |
| 613 | Binary |= (0x2 << 4) | (1 << 7); |
| 614 | break; |
| 615 | case ARM::MOVsra_flag: |
| 616 | // asr #1 |
| 617 | Binary |= (0x4 << 4) | (1 << 7); |
| 618 | break; |
| 619 | } |
| 620 | |
| 621 | // Encode register Rm. |
| 622 | Binary |= getMachineOpValue(MI, 1); |
| 623 | |
| 624 | emitWordLE(Binary); |
| 625 | } |
| 626 | |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 627 | void ARMCodeEmitter::addPCLabel(unsigned LabelID) { |
Chris Lattner | 893e1c9 | 2009-08-23 06:49:22 +0000 | [diff] [blame] | 628 | DEBUG(errs() << " ** LPC" << LabelID << " @ " |
| 629 | << (void*)MCE.getCurrentPCValue() << '\n'); |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 630 | JTI->addPCLabelAddr(LabelID, MCE.getCurrentPCValue()); |
| 631 | } |
| 632 | |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 633 | void ARMCodeEmitter::emitPseudoInstruction(const MachineInstr &MI) { |
Evan Cheng | eb4ed4b | 2008-10-31 19:10:44 +0000 | [diff] [blame] | 634 | unsigned Opcode = MI.getDesc().Opcode; |
| 635 | switch (Opcode) { |
| 636 | default: |
Evan Cheng | 5adb66a | 2009-09-28 09:14:39 +0000 | [diff] [blame] | 637 | llvm_unreachable("ARMCodeEmitter::emitPseudoInstruction"); |
Chris Lattner | 518bb53 | 2010-02-09 19:54:29 +0000 | [diff] [blame] | 638 | case TargetOpcode::INLINEASM: { |
Evan Cheng | e3066ab | 2008-11-19 23:21:33 +0000 | [diff] [blame] | 639 | // We allow inline assembler nodes with empty bodies - they can |
| 640 | // implicitly define registers, which is ok for JIT. |
| 641 | if (MI.getOperand(0).getSymbolName()[0]) { |
Chris Lattner | 75361b6 | 2010-04-07 22:58:41 +0000 | [diff] [blame] | 642 | report_fatal_error("JIT does not support inline asm!"); |
Evan Cheng | e3066ab | 2008-11-19 23:21:33 +0000 | [diff] [blame] | 643 | } |
Evan Cheng | ffa6d96 | 2008-11-13 23:36:57 +0000 | [diff] [blame] | 644 | break; |
| 645 | } |
Chris Lattner | 518bb53 | 2010-02-09 19:54:29 +0000 | [diff] [blame] | 646 | case TargetOpcode::DBG_LABEL: |
Chris Lattner | 7561d48 | 2010-03-14 02:33:54 +0000 | [diff] [blame] | 647 | case TargetOpcode::EH_LABEL: |
| 648 | MCE.emitLabel(MI.getOperand(0).getMCSymbol()); |
| 649 | break; |
Chris Lattner | 518bb53 | 2010-02-09 19:54:29 +0000 | [diff] [blame] | 650 | case TargetOpcode::IMPLICIT_DEF: |
| 651 | case TargetOpcode::KILL: |
Evan Cheng | ffa6d96 | 2008-11-13 23:36:57 +0000 | [diff] [blame] | 652 | // Do nothing. |
| 653 | break; |
Evan Cheng | eb4ed4b | 2008-10-31 19:10:44 +0000 | [diff] [blame] | 654 | case ARM::CONSTPOOL_ENTRY: |
| 655 | emitConstPoolInstruction(MI); |
| 656 | break; |
| 657 | case ARM::PICADD: { |
Evan Cheng | 25e0478 | 2008-11-04 00:50:32 +0000 | [diff] [blame] | 658 | // Remember of the address of the PC label for relocation later. |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 659 | addPCLabel(MI.getOperand(2).getImm()); |
Evan Cheng | eb4ed4b | 2008-10-31 19:10:44 +0000 | [diff] [blame] | 660 | // PICADD is just an add instruction that implicitly read pc. |
Evan Cheng | 437c173 | 2008-11-07 22:30:53 +0000 | [diff] [blame] | 661 | emitDataProcessingInstruction(MI, 0, ARM::PC); |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 662 | break; |
| 663 | } |
| 664 | case ARM::PICLDR: |
| 665 | case ARM::PICLDRB: |
| 666 | case ARM::PICSTR: |
| 667 | case ARM::PICSTRB: { |
| 668 | // Remember of the address of the PC label for relocation later. |
| 669 | addPCLabel(MI.getOperand(2).getImm()); |
| 670 | // These are just load / store instructions that implicitly read pc. |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 671 | emitLoadStoreInstruction(MI, 0, ARM::PC); |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 672 | break; |
| 673 | } |
| 674 | case ARM::PICLDRH: |
| 675 | case ARM::PICLDRSH: |
| 676 | case ARM::PICLDRSB: |
| 677 | case ARM::PICSTRH: { |
| 678 | // Remember of the address of the PC label for relocation later. |
| 679 | addPCLabel(MI.getOperand(2).getImm()); |
| 680 | // These are just load / store instructions that implicitly read pc. |
| 681 | emitMiscLoadStoreInstruction(MI, ARM::PC); |
Evan Cheng | eb4ed4b | 2008-10-31 19:10:44 +0000 | [diff] [blame] | 682 | break; |
| 683 | } |
Zonr Chang | f86399b | 2010-05-25 08:42:45 +0000 | [diff] [blame] | 684 | |
| 685 | case ARM::MOVi32imm: |
| 686 | emitMOVi32immInstruction(MI); |
| 687 | break; |
| 688 | |
Evan Cheng | 9092213 | 2008-11-06 02:25:39 +0000 | [diff] [blame] | 689 | case ARM::MOVi2pieces: |
| 690 | // Two instructions to materialize a constant. |
| 691 | emitMOVi2piecesInstruction(MI); |
| 692 | break; |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 693 | case ARM::LEApcrelJT: |
| 694 | // Materialize jumptable address. |
| 695 | emitLEApcrelJTInstruction(MI); |
| 696 | break; |
Evan Cheng | a956255 | 2008-11-14 20:09:11 +0000 | [diff] [blame] | 697 | case ARM::MOVrx: |
| 698 | case ARM::MOVsrl_flag: |
| 699 | case ARM::MOVsra_flag: |
| 700 | emitPseudoMoveInstruction(MI); |
| 701 | break; |
Evan Cheng | eb4ed4b | 2008-10-31 19:10:44 +0000 | [diff] [blame] | 702 | } |
| 703 | } |
| 704 | |
Bob Wilson | 87949d4 | 2010-03-17 21:16:45 +0000 | [diff] [blame] | 705 | unsigned ARMCodeEmitter::getMachineSoRegOpValue(const MachineInstr &MI, |
Evan Cheng | 49a9f29 | 2008-09-12 22:45:55 +0000 | [diff] [blame] | 706 | const TargetInstrDesc &TID, |
Evan Cheng | eb4ed4b | 2008-10-31 19:10:44 +0000 | [diff] [blame] | 707 | const MachineOperand &MO, |
Evan Cheng | 5f1db7b | 2008-09-12 22:01:15 +0000 | [diff] [blame] | 708 | unsigned OpIdx) { |
Evan Cheng | eb4ed4b | 2008-10-31 19:10:44 +0000 | [diff] [blame] | 709 | unsigned Binary = getMachineOpValue(MI, MO); |
Evan Cheng | 5f1db7b | 2008-09-12 22:01:15 +0000 | [diff] [blame] | 710 | |
| 711 | const MachineOperand &MO1 = MI.getOperand(OpIdx + 1); |
| 712 | const MachineOperand &MO2 = MI.getOperand(OpIdx + 2); |
| 713 | ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(MO2.getImm()); |
| 714 | |
| 715 | // Encode the shift opcode. |
| 716 | unsigned SBits = 0; |
| 717 | unsigned Rs = MO1.getReg(); |
| 718 | if (Rs) { |
| 719 | // Set shift operand (bit[7:4]). |
| 720 | // LSL - 0001 |
| 721 | // LSR - 0011 |
| 722 | // ASR - 0101 |
| 723 | // ROR - 0111 |
| 724 | // RRX - 0110 and bit[11:8] clear. |
| 725 | switch (SOpc) { |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 726 | default: llvm_unreachable("Unknown shift opc!"); |
Evan Cheng | 5f1db7b | 2008-09-12 22:01:15 +0000 | [diff] [blame] | 727 | case ARM_AM::lsl: SBits = 0x1; break; |
| 728 | case ARM_AM::lsr: SBits = 0x3; break; |
| 729 | case ARM_AM::asr: SBits = 0x5; break; |
| 730 | case ARM_AM::ror: SBits = 0x7; break; |
| 731 | case ARM_AM::rrx: SBits = 0x6; break; |
| 732 | } |
| 733 | } else { |
| 734 | // Set shift operand (bit[6:4]). |
| 735 | // LSL - 000 |
| 736 | // LSR - 010 |
| 737 | // ASR - 100 |
| 738 | // ROR - 110 |
| 739 | switch (SOpc) { |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 740 | default: llvm_unreachable("Unknown shift opc!"); |
Evan Cheng | 5f1db7b | 2008-09-12 22:01:15 +0000 | [diff] [blame] | 741 | case ARM_AM::lsl: SBits = 0x0; break; |
| 742 | case ARM_AM::lsr: SBits = 0x2; break; |
| 743 | case ARM_AM::asr: SBits = 0x4; break; |
| 744 | case ARM_AM::ror: SBits = 0x6; break; |
| 745 | } |
| 746 | } |
| 747 | Binary |= SBits << 4; |
| 748 | if (SOpc == ARM_AM::rrx) |
| 749 | return Binary; |
| 750 | |
| 751 | // Encode the shift operation Rs or shift_imm (except rrx). |
| 752 | if (Rs) { |
| 753 | // Encode Rs bit[11:8]. |
| 754 | assert(ARM_AM::getSORegOffset(MO2.getImm()) == 0); |
| 755 | return Binary | |
| 756 | (ARMRegisterInfo::getRegisterNumbering(Rs) << ARMII::RegRsShift); |
| 757 | } |
| 758 | |
| 759 | // Encode shift_imm bit[11:7]. |
| 760 | return Binary | ARM_AM::getSORegOffset(MO2.getImm()) << 7; |
| 761 | } |
| 762 | |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 763 | unsigned ARMCodeEmitter::getMachineSoImmOpValue(unsigned SoImm) { |
Evan Cheng | e7cbe41 | 2009-07-08 21:03:57 +0000 | [diff] [blame] | 764 | int SoImmVal = ARM_AM::getSOImmVal(SoImm); |
| 765 | assert(SoImmVal != -1 && "Not a valid so_imm value!"); |
| 766 | |
Evan Cheng | eb4ed4b | 2008-10-31 19:10:44 +0000 | [diff] [blame] | 767 | // Encode rotate_imm. |
Evan Cheng | e7cbe41 | 2009-07-08 21:03:57 +0000 | [diff] [blame] | 768 | unsigned Binary = (ARM_AM::getSOImmValRot((unsigned)SoImmVal) >> 1) |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 769 | << ARMII::SoRotImmShift; |
| 770 | |
Evan Cheng | eb4ed4b | 2008-10-31 19:10:44 +0000 | [diff] [blame] | 771 | // Encode immed_8. |
Evan Cheng | e7cbe41 | 2009-07-08 21:03:57 +0000 | [diff] [blame] | 772 | Binary |= ARM_AM::getSOImmValImm((unsigned)SoImmVal); |
Evan Cheng | eb4ed4b | 2008-10-31 19:10:44 +0000 | [diff] [blame] | 773 | return Binary; |
| 774 | } |
| 775 | |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 776 | unsigned ARMCodeEmitter::getAddrModeSBit(const MachineInstr &MI, |
Bob Wilson | 87949d4 | 2010-03-17 21:16:45 +0000 | [diff] [blame] | 777 | const TargetInstrDesc &TID) const { |
Evan Cheng | 97c573d | 2008-11-20 02:25:51 +0000 | [diff] [blame] | 778 | for (unsigned i = MI.getNumOperands(), e = TID.getNumOperands(); i != e; --i){ |
Evan Cheng | 49a9f29 | 2008-09-12 22:45:55 +0000 | [diff] [blame] | 779 | const MachineOperand &MO = MI.getOperand(i-1); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 780 | if (MO.isReg() && MO.isDef() && MO.getReg() == ARM::CPSR) |
Evan Cheng | 49a9f29 | 2008-09-12 22:45:55 +0000 | [diff] [blame] | 781 | return 1 << ARMII::S_BitShift; |
| 782 | } |
| 783 | return 0; |
| 784 | } |
| 785 | |
Bob Wilson | 87949d4 | 2010-03-17 21:16:45 +0000 | [diff] [blame] | 786 | void ARMCodeEmitter::emitDataProcessingInstruction(const MachineInstr &MI, |
Evan Cheng | 437c173 | 2008-11-07 22:30:53 +0000 | [diff] [blame] | 787 | unsigned ImplicitRd, |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 788 | unsigned ImplicitRn) { |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 789 | const TargetInstrDesc &TID = MI.getDesc(); |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 790 | |
| 791 | // Part of binary is determined by TableGn. |
| 792 | unsigned Binary = getBinaryCodeForInstr(MI); |
| 793 | |
Jim Grosbach | 3341262 | 2008-10-07 19:05:35 +0000 | [diff] [blame] | 794 | // Set the conditional execution predicate |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 795 | Binary |= II->getPredicate(&MI) << ARMII::CondShift; |
Evan Cheng | 5f1db7b | 2008-09-12 22:01:15 +0000 | [diff] [blame] | 796 | |
Evan Cheng | 49a9f29 | 2008-09-12 22:45:55 +0000 | [diff] [blame] | 797 | // Encode S bit if MI modifies CPSR. |
Jim Grosbach | 0a4b9dc | 2008-11-03 18:38:31 +0000 | [diff] [blame] | 798 | Binary |= getAddrModeSBit(MI, TID); |
Evan Cheng | 49a9f29 | 2008-09-12 22:45:55 +0000 | [diff] [blame] | 799 | |
Evan Cheng | 5f1db7b | 2008-09-12 22:01:15 +0000 | [diff] [blame] | 800 | // Encode register def if there is one. |
Evan Cheng | 49a9f29 | 2008-09-12 22:45:55 +0000 | [diff] [blame] | 801 | unsigned NumDefs = TID.getNumDefs(); |
Evan Cheng | a964b7d | 2008-09-12 23:15:39 +0000 | [diff] [blame] | 802 | unsigned OpIdx = 0; |
Evan Cheng | 437c173 | 2008-11-07 22:30:53 +0000 | [diff] [blame] | 803 | if (NumDefs) |
| 804 | Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift; |
| 805 | else if (ImplicitRd) |
| 806 | // Special handling for implicit use (e.g. PC). |
| 807 | Binary |= (ARMRegisterInfo::getRegisterNumbering(ImplicitRd) |
| 808 | << ARMII::RegRdShift); |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 809 | |
Zonr Chang | f86399b | 2010-05-25 08:42:45 +0000 | [diff] [blame] | 810 | if (TID.Opcode == ARM::MOVi16) { |
| 811 | // Get immediate from MI. |
| 812 | unsigned Lo16 = getMovi32Value(MI, MI.getOperand(OpIdx), |
| 813 | ARM::reloc_arm_movw); |
| 814 | // Encode imm which is the same as in emitMOVi32immInstruction(). |
| 815 | Binary |= Lo16 & 0xFFF; |
| 816 | Binary |= ((Lo16 >> 12) & 0xF) << 16; |
| 817 | emitWordLE(Binary); |
| 818 | return; |
| 819 | } else if(TID.Opcode == ARM::MOVTi16) { |
| 820 | unsigned Hi16 = (getMovi32Value(MI, MI.getOperand(OpIdx), |
| 821 | ARM::reloc_arm_movt) >> 16); |
| 822 | Binary |= Hi16 & 0xFFF; |
| 823 | Binary |= ((Hi16 >> 12) & 0xF) << 16; |
| 824 | emitWordLE(Binary); |
| 825 | return; |
Shih-wei Liao | 9f3b6a3 | 2010-05-26 04:46:50 +0000 | [diff] [blame] | 826 | } else if ((TID.Opcode == ARM::BFC) || (TID.Opcode == ARM::BFI)) { |
Shih-wei Liao | 6d37a29 | 2010-05-26 00:25:05 +0000 | [diff] [blame] | 827 | uint32_t v = ~MI.getOperand(2).getImm(); |
| 828 | int32_t lsb = CountTrailingZeros_32(v); |
| 829 | int32_t msb = (32 - CountLeadingZeros_32(v)) - 1; |
Shih-wei Liao | 45469f3 | 2010-05-26 03:21:39 +0000 | [diff] [blame] | 830 | // Instr{20-16} = msb, Instr{11-7} = lsb |
Shih-wei Liao | 6d37a29 | 2010-05-26 00:25:05 +0000 | [diff] [blame] | 831 | Binary |= (msb & 0x1F) << 16; |
| 832 | Binary |= (lsb & 0x1F) << 7; |
| 833 | emitWordLE(Binary); |
| 834 | return; |
Shih-wei Liao | 45469f3 | 2010-05-26 03:21:39 +0000 | [diff] [blame] | 835 | } else if ((TID.Opcode == ARM::UBFX) || (TID.Opcode == ARM::SBFX)) { |
| 836 | // Encode Rn in Instr{0-3} |
| 837 | Binary |= getMachineOpValue(MI, OpIdx++); |
| 838 | |
| 839 | uint32_t lsb = MI.getOperand(OpIdx++).getImm(); |
| 840 | uint32_t widthm1 = MI.getOperand(OpIdx++).getImm() - 1; |
| 841 | |
| 842 | // Instr{20-16} = widthm1, Instr{11-7} = lsb |
| 843 | Binary |= (widthm1 & 0x1F) << 16; |
| 844 | Binary |= (lsb & 0x1F) << 7; |
| 845 | emitWordLE(Binary); |
| 846 | return; |
Zonr Chang | f86399b | 2010-05-25 08:42:45 +0000 | [diff] [blame] | 847 | } |
| 848 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 849 | // If this is a two-address operand, skip it. e.g. MOVCCr operand 1. |
| 850 | if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1) |
| 851 | ++OpIdx; |
| 852 | |
Jim Grosbach | efd30ba | 2008-10-01 18:16:49 +0000 | [diff] [blame] | 853 | // Encode first non-shifter register operand if there is one. |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 854 | bool isUnary = TID.TSFlags & ARMII::UnaryDP; |
| 855 | if (!isUnary) { |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 856 | if (ImplicitRn) |
| 857 | // Special handling for implicit use (e.g. PC). |
| 858 | Binary |= (ARMRegisterInfo::getRegisterNumbering(ImplicitRn) |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 859 | << ARMII::RegRnShift); |
Evan Cheng | eb4ed4b | 2008-10-31 19:10:44 +0000 | [diff] [blame] | 860 | else { |
| 861 | Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRnShift; |
| 862 | ++OpIdx; |
| 863 | } |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 864 | } |
| 865 | |
Evan Cheng | 5f1db7b | 2008-09-12 22:01:15 +0000 | [diff] [blame] | 866 | // Encode shifter operand. |
Evan Cheng | 5f1db7b | 2008-09-12 22:01:15 +0000 | [diff] [blame] | 867 | const MachineOperand &MO = MI.getOperand(OpIdx); |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 868 | if ((TID.TSFlags & ARMII::FormMask) == ARMII::DPSoRegFrm) { |
Evan Cheng | eb4ed4b | 2008-10-31 19:10:44 +0000 | [diff] [blame] | 869 | // Encode SoReg. |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 870 | emitWordLE(Binary | getMachineSoRegOpValue(MI, TID, MO, OpIdx)); |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 871 | return; |
| 872 | } |
Evan Cheng | eb4ed4b | 2008-10-31 19:10:44 +0000 | [diff] [blame] | 873 | |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 874 | if (MO.isReg()) { |
Evan Cheng | 5f1db7b | 2008-09-12 22:01:15 +0000 | [diff] [blame] | 875 | // Encode register Rm. |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 876 | emitWordLE(Binary | ARMRegisterInfo::getRegisterNumbering(MO.getReg())); |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 877 | return; |
| 878 | } |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 879 | |
Evan Cheng | 5f1db7b | 2008-09-12 22:01:15 +0000 | [diff] [blame] | 880 | // Encode so_imm. |
Evan Cheng | e7cbe41 | 2009-07-08 21:03:57 +0000 | [diff] [blame] | 881 | Binary |= getMachineSoImmOpValue((unsigned)MO.getImm()); |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 882 | |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 883 | emitWordLE(Binary); |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 884 | } |
| 885 | |
Bob Wilson | 87949d4 | 2010-03-17 21:16:45 +0000 | [diff] [blame] | 886 | void ARMCodeEmitter::emitLoadStoreInstruction(const MachineInstr &MI, |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 887 | unsigned ImplicitRd, |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 888 | unsigned ImplicitRn) { |
Evan Cheng | 05c356e | 2008-11-08 01:44:13 +0000 | [diff] [blame] | 889 | const TargetInstrDesc &TID = MI.getDesc(); |
Evan Cheng | 148cad8 | 2008-11-13 07:34:59 +0000 | [diff] [blame] | 890 | unsigned Form = TID.TSFlags & ARMII::FormMask; |
| 891 | bool IsPrePost = (TID.TSFlags & ARMII::IndexModeMask) != 0; |
Evan Cheng | 05c356e | 2008-11-08 01:44:13 +0000 | [diff] [blame] | 892 | |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 893 | // Part of binary is determined by TableGn. |
| 894 | unsigned Binary = getBinaryCodeForInstr(MI); |
| 895 | |
Jim Grosbach | 3341262 | 2008-10-07 19:05:35 +0000 | [diff] [blame] | 896 | // Set the conditional execution predicate |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 897 | Binary |= II->getPredicate(&MI) << ARMII::CondShift; |
Evan Cheng | 057d0c3 | 2008-09-18 07:28:19 +0000 | [diff] [blame] | 898 | |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 899 | unsigned OpIdx = 0; |
Evan Cheng | 148cad8 | 2008-11-13 07:34:59 +0000 | [diff] [blame] | 900 | |
| 901 | // Operand 0 of a pre- and post-indexed store is the address base |
| 902 | // writeback. Skip it. |
| 903 | bool Skipped = false; |
| 904 | if (IsPrePost && Form == ARMII::StFrm) { |
| 905 | ++OpIdx; |
| 906 | Skipped = true; |
| 907 | } |
| 908 | |
| 909 | // Set first operand |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 910 | if (ImplicitRd) |
| 911 | // Special handling for implicit use (e.g. PC). |
| 912 | Binary |= (ARMRegisterInfo::getRegisterNumbering(ImplicitRd) |
| 913 | << ARMII::RegRdShift); |
| 914 | else |
| 915 | Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift; |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 916 | |
| 917 | // Set second operand |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 918 | if (ImplicitRn) |
| 919 | // Special handling for implicit use (e.g. PC). |
| 920 | Binary |= (ARMRegisterInfo::getRegisterNumbering(ImplicitRn) |
| 921 | << ARMII::RegRnShift); |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 922 | else |
| 923 | Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift; |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 924 | |
Evan Cheng | 05c356e | 2008-11-08 01:44:13 +0000 | [diff] [blame] | 925 | // If this is a two-address operand, skip it. e.g. LDR_PRE. |
Evan Cheng | 148cad8 | 2008-11-13 07:34:59 +0000 | [diff] [blame] | 926 | if (!Skipped && TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1) |
Evan Cheng | 05c356e | 2008-11-08 01:44:13 +0000 | [diff] [blame] | 927 | ++OpIdx; |
| 928 | |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 929 | const MachineOperand &MO2 = MI.getOperand(OpIdx); |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 930 | unsigned AM2Opc = (ImplicitRn == ARM::PC) |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 931 | ? 0 : MI.getOperand(OpIdx+1).getImm(); |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 932 | |
Evan Cheng | e7de7e3 | 2008-09-13 01:44:01 +0000 | [diff] [blame] | 933 | // Set bit U(23) according to sign of immed value (positive or negative). |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 934 | Binary |= ((ARM_AM::getAM2Op(AM2Opc) == ARM_AM::add ? 1 : 0) << |
Evan Cheng | e7de7e3 | 2008-09-13 01:44:01 +0000 | [diff] [blame] | 935 | ARMII::U_BitShift); |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 936 | if (!MO2.getReg()) { // is immediate |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 937 | if (ARM_AM::getAM2Offset(AM2Opc)) |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 938 | // Set the value of offset_12 field |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 939 | Binary |= ARM_AM::getAM2Offset(AM2Opc); |
| 940 | emitWordLE(Binary); |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 941 | return; |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 942 | } |
| 943 | |
| 944 | // Set bit I(25), because this is not in immediate enconding. |
| 945 | Binary |= 1 << ARMII::I_BitShift; |
| 946 | assert(TargetRegisterInfo::isPhysicalRegister(MO2.getReg())); |
| 947 | // Set bit[3:0] to the corresponding Rm register |
| 948 | Binary |= ARMRegisterInfo::getRegisterNumbering(MO2.getReg()); |
| 949 | |
Evan Cheng | 7063291 | 2008-11-12 07:34:37 +0000 | [diff] [blame] | 950 | // If this instr is in scaled register offset/index instruction, set |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 951 | // shift_immed(bit[11:7]) and shift(bit[6:5]) fields. |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 952 | if (unsigned ShImm = ARM_AM::getAM2Offset(AM2Opc)) { |
Evan Cheng | 7063291 | 2008-11-12 07:34:37 +0000 | [diff] [blame] | 953 | Binary |= getShiftOp(AM2Opc) << ARMII::ShiftImmShift; // shift |
| 954 | Binary |= ShImm << ARMII::ShiftShift; // shift_immed |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 955 | } |
| 956 | |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 957 | emitWordLE(Binary); |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 958 | } |
| 959 | |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 960 | void ARMCodeEmitter::emitMiscLoadStoreInstruction(const MachineInstr &MI, |
Bob Wilson | 87949d4 | 2010-03-17 21:16:45 +0000 | [diff] [blame] | 961 | unsigned ImplicitRn) { |
Evan Cheng | 05c356e | 2008-11-08 01:44:13 +0000 | [diff] [blame] | 962 | const TargetInstrDesc &TID = MI.getDesc(); |
Evan Cheng | 148cad8 | 2008-11-13 07:34:59 +0000 | [diff] [blame] | 963 | unsigned Form = TID.TSFlags & ARMII::FormMask; |
| 964 | bool IsPrePost = (TID.TSFlags & ARMII::IndexModeMask) != 0; |
Evan Cheng | 05c356e | 2008-11-08 01:44:13 +0000 | [diff] [blame] | 965 | |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 966 | // Part of binary is determined by TableGn. |
| 967 | unsigned Binary = getBinaryCodeForInstr(MI); |
| 968 | |
Jim Grosbach | 3341262 | 2008-10-07 19:05:35 +0000 | [diff] [blame] | 969 | // Set the conditional execution predicate |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 970 | Binary |= II->getPredicate(&MI) << ARMII::CondShift; |
Evan Cheng | 057d0c3 | 2008-09-18 07:28:19 +0000 | [diff] [blame] | 971 | |
Evan Cheng | 148cad8 | 2008-11-13 07:34:59 +0000 | [diff] [blame] | 972 | unsigned OpIdx = 0; |
| 973 | |
| 974 | // Operand 0 of a pre- and post-indexed store is the address base |
| 975 | // writeback. Skip it. |
| 976 | bool Skipped = false; |
| 977 | if (IsPrePost && Form == ARMII::StMiscFrm) { |
| 978 | ++OpIdx; |
| 979 | Skipped = true; |
| 980 | } |
| 981 | |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 982 | // Set first operand |
Evan Cheng | 148cad8 | 2008-11-13 07:34:59 +0000 | [diff] [blame] | 983 | Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift; |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 984 | |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 985 | // Skip LDRD and STRD's second operand. |
| 986 | if (TID.Opcode == ARM::LDRD || TID.Opcode == ARM::STRD) |
| 987 | ++OpIdx; |
| 988 | |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 989 | // Set second operand |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 990 | if (ImplicitRn) |
| 991 | // Special handling for implicit use (e.g. PC). |
| 992 | Binary |= (ARMRegisterInfo::getRegisterNumbering(ImplicitRn) |
| 993 | << ARMII::RegRnShift); |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 994 | else |
| 995 | Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift; |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 996 | |
Evan Cheng | 05c356e | 2008-11-08 01:44:13 +0000 | [diff] [blame] | 997 | // If this is a two-address operand, skip it. e.g. LDRH_POST. |
Evan Cheng | 148cad8 | 2008-11-13 07:34:59 +0000 | [diff] [blame] | 998 | if (!Skipped && TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1) |
Evan Cheng | 05c356e | 2008-11-08 01:44:13 +0000 | [diff] [blame] | 999 | ++OpIdx; |
| 1000 | |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 1001 | const MachineOperand &MO2 = MI.getOperand(OpIdx); |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1002 | unsigned AM3Opc = (ImplicitRn == ARM::PC) |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 1003 | ? 0 : MI.getOperand(OpIdx+1).getImm(); |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 1004 | |
Evan Cheng | e7de7e3 | 2008-09-13 01:44:01 +0000 | [diff] [blame] | 1005 | // Set bit U(23) according to sign of immed value (positive or negative) |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 1006 | Binary |= ((ARM_AM::getAM3Op(AM3Opc) == ARM_AM::add ? 1 : 0) << |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 1007 | ARMII::U_BitShift); |
| 1008 | |
| 1009 | // If this instr is in register offset/index encoding, set bit[3:0] |
| 1010 | // to the corresponding Rm register. |
| 1011 | if (MO2.getReg()) { |
| 1012 | Binary |= ARMRegisterInfo::getRegisterNumbering(MO2.getReg()); |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 1013 | emitWordLE(Binary); |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1014 | return; |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 1015 | } |
| 1016 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1017 | // This instr is in immediate offset/index encoding, set bit 22 to 1. |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 1018 | Binary |= 1 << ARMII::AM3_I_BitShift; |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 1019 | if (unsigned ImmOffs = ARM_AM::getAM3Offset(AM3Opc)) { |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 1020 | // Set operands |
Evan Cheng | 7063291 | 2008-11-12 07:34:37 +0000 | [diff] [blame] | 1021 | Binary |= (ImmOffs >> 4) << ARMII::ImmHiShift; // immedH |
| 1022 | Binary |= (ImmOffs & 0xF); // immedL |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 1023 | } |
| 1024 | |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 1025 | emitWordLE(Binary); |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 1026 | } |
| 1027 | |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1028 | static unsigned getAddrModeUPBits(unsigned Mode) { |
| 1029 | unsigned Binary = 0; |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 1030 | |
| 1031 | // Set addressing mode by modifying bits U(23) and P(24) |
| 1032 | // IA - Increment after - bit U = 1 and bit P = 0 |
| 1033 | // IB - Increment before - bit U = 1 and bit P = 1 |
| 1034 | // DA - Decrement after - bit U = 0 and bit P = 0 |
| 1035 | // DB - Decrement before - bit U = 0 and bit P = 1 |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 1036 | switch (Mode) { |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 1037 | default: llvm_unreachable("Unknown addressing sub-mode!"); |
Evan Cheng | 10bf734 | 2009-09-09 23:55:03 +0000 | [diff] [blame] | 1038 | case ARM_AM::da: break; |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 1039 | case ARM_AM::db: Binary |= 0x1 << ARMII::P_BitShift; break; |
| 1040 | case ARM_AM::ia: Binary |= 0x1 << ARMII::U_BitShift; break; |
| 1041 | case ARM_AM::ib: Binary |= 0x3 << ARMII::U_BitShift; break; |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 1042 | } |
| 1043 | |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1044 | return Binary; |
| 1045 | } |
| 1046 | |
Bob Wilson | bffb5b3 | 2010-03-13 07:34:35 +0000 | [diff] [blame] | 1047 | void ARMCodeEmitter::emitLoadStoreMultipleInstruction(const MachineInstr &MI) { |
| 1048 | const TargetInstrDesc &TID = MI.getDesc(); |
| 1049 | bool IsUpdating = (TID.TSFlags & ARMII::IndexModeMask) != 0; |
| 1050 | |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1051 | // Part of binary is determined by TableGn. |
| 1052 | unsigned Binary = getBinaryCodeForInstr(MI); |
| 1053 | |
| 1054 | // Set the conditional execution predicate |
| 1055 | Binary |= II->getPredicate(&MI) << ARMII::CondShift; |
| 1056 | |
Bob Wilson | bffb5b3 | 2010-03-13 07:34:35 +0000 | [diff] [blame] | 1057 | // Skip operand 0 of an instruction with base register update. |
| 1058 | unsigned OpIdx = 0; |
| 1059 | if (IsUpdating) |
| 1060 | ++OpIdx; |
| 1061 | |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1062 | // Set base address operand |
Bob Wilson | bffb5b3 | 2010-03-13 07:34:35 +0000 | [diff] [blame] | 1063 | Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift; |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1064 | |
| 1065 | // Set addressing mode by modifying bits U(23) and P(24) |
Bob Wilson | bffb5b3 | 2010-03-13 07:34:35 +0000 | [diff] [blame] | 1066 | const MachineOperand &MO = MI.getOperand(OpIdx++); |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1067 | Binary |= getAddrModeUPBits(ARM_AM::getAM4SubMode(MO.getImm())); |
| 1068 | |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 1069 | // Set bit W(21) |
Bob Wilson | ab34605 | 2010-03-16 17:46:45 +0000 | [diff] [blame] | 1070 | if (IsUpdating) |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 1071 | Binary |= 0x1 << ARMII::W_BitShift; |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 1072 | |
| 1073 | // Set registers |
Bob Wilson | bffb5b3 | 2010-03-13 07:34:35 +0000 | [diff] [blame] | 1074 | for (unsigned i = OpIdx+2, e = MI.getNumOperands(); i != e; ++i) { |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 1075 | const MachineOperand &MO = MI.getOperand(i); |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1076 | if (!MO.isReg() || MO.isImplicit()) |
| 1077 | break; |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 1078 | unsigned RegNum = ARMRegisterInfo::getRegisterNumbering(MO.getReg()); |
| 1079 | assert(TargetRegisterInfo::isPhysicalRegister(MO.getReg()) && |
| 1080 | RegNum < 16); |
| 1081 | Binary |= 0x1 << RegNum; |
| 1082 | } |
| 1083 | |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 1084 | emitWordLE(Binary); |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 1085 | } |
| 1086 | |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 1087 | void ARMCodeEmitter::emitMulFrmInstruction(const MachineInstr &MI) { |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1088 | const TargetInstrDesc &TID = MI.getDesc(); |
| 1089 | |
| 1090 | // Part of binary is determined by TableGn. |
| 1091 | unsigned Binary = getBinaryCodeForInstr(MI); |
| 1092 | |
Jim Grosbach | 0a4b9dc | 2008-11-03 18:38:31 +0000 | [diff] [blame] | 1093 | // Set the conditional execution predicate |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 1094 | Binary |= II->getPredicate(&MI) << ARMII::CondShift; |
Jim Grosbach | 0a4b9dc | 2008-11-03 18:38:31 +0000 | [diff] [blame] | 1095 | |
| 1096 | // Encode S bit if MI modifies CPSR. |
| 1097 | Binary |= getAddrModeSBit(MI, TID); |
| 1098 | |
| 1099 | // 32x32->64bit operations have two destination registers. The number |
| 1100 | // of register definitions will tell us if that's what we're dealing with. |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 1101 | unsigned OpIdx = 0; |
Jim Grosbach | 0a4b9dc | 2008-11-03 18:38:31 +0000 | [diff] [blame] | 1102 | if (TID.getNumDefs() == 2) |
| 1103 | Binary |= getMachineOpValue (MI, OpIdx++) << ARMII::RegRdLoShift; |
| 1104 | |
| 1105 | // Encode Rd |
| 1106 | Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdHiShift; |
| 1107 | |
| 1108 | // Encode Rm |
| 1109 | Binary |= getMachineOpValue(MI, OpIdx++); |
| 1110 | |
| 1111 | // Encode Rs |
| 1112 | Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRsShift; |
| 1113 | |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 1114 | // Many multiple instructions (e.g. MLA) have three src operands. Encode |
| 1115 | // it as Rn (for multiply, that's in the same offset as RdLo. |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 1116 | if (TID.getNumOperands() > OpIdx && |
| 1117 | !TID.OpInfo[OpIdx].isPredicate() && |
| 1118 | !TID.OpInfo[OpIdx].isOptionalDef()) |
| 1119 | Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRdLoShift; |
| 1120 | |
| 1121 | emitWordLE(Binary); |
| 1122 | } |
| 1123 | |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 1124 | void ARMCodeEmitter::emitExtendInstruction(const MachineInstr &MI) { |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 1125 | const TargetInstrDesc &TID = MI.getDesc(); |
| 1126 | |
| 1127 | // Part of binary is determined by TableGn. |
| 1128 | unsigned Binary = getBinaryCodeForInstr(MI); |
| 1129 | |
| 1130 | // Set the conditional execution predicate |
| 1131 | Binary |= II->getPredicate(&MI) << ARMII::CondShift; |
| 1132 | |
| 1133 | unsigned OpIdx = 0; |
| 1134 | |
| 1135 | // Encode Rd |
| 1136 | Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift; |
| 1137 | |
| 1138 | const MachineOperand &MO1 = MI.getOperand(OpIdx++); |
| 1139 | const MachineOperand &MO2 = MI.getOperand(OpIdx); |
| 1140 | if (MO2.isReg()) { |
| 1141 | // Two register operand form. |
| 1142 | // Encode Rn. |
| 1143 | Binary |= getMachineOpValue(MI, MO1) << ARMII::RegRnShift; |
| 1144 | |
| 1145 | // Encode Rm. |
| 1146 | Binary |= getMachineOpValue(MI, MO2); |
| 1147 | ++OpIdx; |
| 1148 | } else { |
| 1149 | Binary |= getMachineOpValue(MI, MO1); |
| 1150 | } |
| 1151 | |
| 1152 | // Encode rot imm (0, 8, 16, or 24) if it has a rotate immediate operand. |
| 1153 | if (MI.getOperand(OpIdx).isImm() && |
| 1154 | !TID.OpInfo[OpIdx].isPredicate() && |
| 1155 | !TID.OpInfo[OpIdx].isOptionalDef()) |
| 1156 | Binary |= (getMachineOpValue(MI, OpIdx) / 8) << ARMII::ExtRotImmShift; |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 1157 | |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 1158 | emitWordLE(Binary); |
Jim Grosbach | 0a4b9dc | 2008-11-03 18:38:31 +0000 | [diff] [blame] | 1159 | } |
| 1160 | |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 1161 | void ARMCodeEmitter::emitMiscArithInstruction(const MachineInstr &MI) { |
Evan Cheng | 8b59db3 | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 1162 | const TargetInstrDesc &TID = MI.getDesc(); |
| 1163 | |
| 1164 | // Part of binary is determined by TableGn. |
| 1165 | unsigned Binary = getBinaryCodeForInstr(MI); |
| 1166 | |
| 1167 | // Set the conditional execution predicate |
| 1168 | Binary |= II->getPredicate(&MI) << ARMII::CondShift; |
| 1169 | |
| 1170 | unsigned OpIdx = 0; |
| 1171 | |
| 1172 | // Encode Rd |
| 1173 | Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift; |
| 1174 | |
| 1175 | const MachineOperand &MO = MI.getOperand(OpIdx++); |
| 1176 | if (OpIdx == TID.getNumOperands() || |
| 1177 | TID.OpInfo[OpIdx].isPredicate() || |
| 1178 | TID.OpInfo[OpIdx].isOptionalDef()) { |
| 1179 | // Encode Rm and it's done. |
| 1180 | Binary |= getMachineOpValue(MI, MO); |
| 1181 | emitWordLE(Binary); |
| 1182 | return; |
| 1183 | } |
| 1184 | |
| 1185 | // Encode Rn. |
| 1186 | Binary |= getMachineOpValue(MI, MO) << ARMII::RegRnShift; |
| 1187 | |
| 1188 | // Encode Rm. |
| 1189 | Binary |= getMachineOpValue(MI, OpIdx++); |
| 1190 | |
| 1191 | // Encode shift_imm. |
| 1192 | unsigned ShiftAmt = MI.getOperand(OpIdx).getImm(); |
| 1193 | assert(ShiftAmt < 32 && "shift_imm range is 0 to 31!"); |
| 1194 | Binary |= ShiftAmt << ARMII::ShiftShift; |
Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 1195 | |
Evan Cheng | 8b59db3 | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 1196 | emitWordLE(Binary); |
| 1197 | } |
| 1198 | |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 1199 | void ARMCodeEmitter::emitBranchInstruction(const MachineInstr &MI) { |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1200 | const TargetInstrDesc &TID = MI.getDesc(); |
| 1201 | |
Torok Edwin | dac237e | 2009-07-08 20:53:28 +0000 | [diff] [blame] | 1202 | if (TID.Opcode == ARM::TPsoft) { |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 1203 | llvm_unreachable("ARM::TPsoft FIXME"); // FIXME |
Torok Edwin | dac237e | 2009-07-08 20:53:28 +0000 | [diff] [blame] | 1204 | } |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 1205 | |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 1206 | // Part of binary is determined by TableGn. |
| 1207 | unsigned Binary = getBinaryCodeForInstr(MI); |
| 1208 | |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1209 | // Set the conditional execution predicate |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 1210 | Binary |= II->getPredicate(&MI) << ARMII::CondShift; |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1211 | |
| 1212 | // Set signed_immed_24 field |
| 1213 | Binary |= getMachineOpValue(MI, 0); |
| 1214 | |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 1215 | emitWordLE(Binary); |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1216 | } |
| 1217 | |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 1218 | void ARMCodeEmitter::emitInlineJumpTable(unsigned JTIndex) { |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 1219 | // Remember the base address of the inline jump table. |
Evan Cheng | 5788d1a | 2008-12-10 02:32:19 +0000 | [diff] [blame] | 1220 | uintptr_t JTBase = MCE.getCurrentPCValue(); |
Evan Cheng | 437c173 | 2008-11-07 22:30:53 +0000 | [diff] [blame] | 1221 | JTI->addJumpTableBaseAddr(JTIndex, JTBase); |
Chris Lattner | 893e1c9 | 2009-08-23 06:49:22 +0000 | [diff] [blame] | 1222 | DEBUG(errs() << " ** Jump Table #" << JTIndex << " @ " << (void*)JTBase |
| 1223 | << '\n'); |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 1224 | |
| 1225 | // Now emit the jump table entries. |
| 1226 | const std::vector<MachineBasicBlock*> &MBBs = (*MJTEs)[JTIndex].MBBs; |
| 1227 | for (unsigned i = 0, e = MBBs.size(); i != e; ++i) { |
| 1228 | if (IsPIC) |
| 1229 | // DestBB address - JT base. |
Evan Cheng | 437c173 | 2008-11-07 22:30:53 +0000 | [diff] [blame] | 1230 | emitMachineBasicBlock(MBBs[i], ARM::reloc_arm_pic_jt, JTBase); |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 1231 | else |
| 1232 | // Absolute DestBB address. |
| 1233 | emitMachineBasicBlock(MBBs[i], ARM::reloc_arm_absolute); |
| 1234 | emitWordLE(0); |
| 1235 | } |
| 1236 | } |
| 1237 | |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 1238 | void ARMCodeEmitter::emitMiscBranchInstruction(const MachineInstr &MI) { |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1239 | const TargetInstrDesc &TID = MI.getDesc(); |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1240 | |
Evan Cheng | 437c173 | 2008-11-07 22:30:53 +0000 | [diff] [blame] | 1241 | // Handle jump tables. |
Evan Cheng | 90daf4d | 2009-07-25 00:13:11 +0000 | [diff] [blame] | 1242 | if (TID.Opcode == ARM::BR_JTr || TID.Opcode == ARM::BR_JTadd) { |
Evan Cheng | 437c173 | 2008-11-07 22:30:53 +0000 | [diff] [blame] | 1243 | // First emit a ldr pc, [] instruction. |
| 1244 | emitDataProcessingInstruction(MI, ARM::PC); |
| 1245 | |
| 1246 | // Then emit the inline jump table. |
Evan Cheng | c9a4153 | 2009-07-08 00:05:05 +0000 | [diff] [blame] | 1247 | unsigned JTIndex = |
Evan Cheng | 90daf4d | 2009-07-25 00:13:11 +0000 | [diff] [blame] | 1248 | (TID.Opcode == ARM::BR_JTr) |
Evan Cheng | 437c173 | 2008-11-07 22:30:53 +0000 | [diff] [blame] | 1249 | ? MI.getOperand(1).getIndex() : MI.getOperand(2).getIndex(); |
| 1250 | emitInlineJumpTable(JTIndex); |
| 1251 | return; |
Evan Cheng | 90daf4d | 2009-07-25 00:13:11 +0000 | [diff] [blame] | 1252 | } else if (TID.Opcode == ARM::BR_JTm) { |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 1253 | // First emit a ldr pc, [] instruction. |
| 1254 | emitLoadStoreInstruction(MI, ARM::PC); |
| 1255 | |
| 1256 | // Then emit the inline jump table. |
Evan Cheng | 437c173 | 2008-11-07 22:30:53 +0000 | [diff] [blame] | 1257 | emitInlineJumpTable(MI.getOperand(3).getIndex()); |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 1258 | return; |
| 1259 | } |
| 1260 | |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1261 | // Part of binary is determined by TableGn. |
| 1262 | unsigned Binary = getBinaryCodeForInstr(MI); |
| 1263 | |
| 1264 | // Set the conditional execution predicate |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 1265 | Binary |= II->getPredicate(&MI) << ARMII::CondShift; |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1266 | |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1267 | if (TID.Opcode == ARM::BX_RET || TID.Opcode == ARM::MOVPCLR) |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1268 | // The return register is LR. |
| 1269 | Binary |= ARMRegisterInfo::getRegisterNumbering(ARM::LR); |
Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 1270 | else |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1271 | // otherwise, set the return register |
| 1272 | Binary |= getMachineOpValue(MI, 0); |
| 1273 | |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 1274 | emitWordLE(Binary); |
Evan Cheng | 148b6a4 | 2007-07-05 21:15:40 +0000 | [diff] [blame] | 1275 | } |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 1276 | |
Evan Cheng | 80a1198 | 2008-11-12 06:41:41 +0000 | [diff] [blame] | 1277 | static unsigned encodeVFPRd(const MachineInstr &MI, unsigned OpIdx) { |
Evan Cheng | d06d48d | 2008-11-12 02:19:38 +0000 | [diff] [blame] | 1278 | unsigned RegD = MI.getOperand(OpIdx).getReg(); |
Evan Cheng | 80a1198 | 2008-11-12 06:41:41 +0000 | [diff] [blame] | 1279 | unsigned Binary = 0; |
Evan Cheng | d06d48d | 2008-11-12 02:19:38 +0000 | [diff] [blame] | 1280 | bool isSPVFP = false; |
Evan Cheng | 8295d99 | 2009-07-22 05:55:18 +0000 | [diff] [blame] | 1281 | RegD = ARMRegisterInfo::getRegisterNumbering(RegD, &isSPVFP); |
Evan Cheng | d06d48d | 2008-11-12 02:19:38 +0000 | [diff] [blame] | 1282 | if (!isSPVFP) |
| 1283 | Binary |= RegD << ARMII::RegRdShift; |
| 1284 | else { |
| 1285 | Binary |= ((RegD & 0x1E) >> 1) << ARMII::RegRdShift; |
| 1286 | Binary |= (RegD & 0x01) << ARMII::D_BitShift; |
| 1287 | } |
Evan Cheng | 80a1198 | 2008-11-12 06:41:41 +0000 | [diff] [blame] | 1288 | return Binary; |
| 1289 | } |
Evan Cheng | 78be83d | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 1290 | |
Evan Cheng | 80a1198 | 2008-11-12 06:41:41 +0000 | [diff] [blame] | 1291 | static unsigned encodeVFPRn(const MachineInstr &MI, unsigned OpIdx) { |
Evan Cheng | d06d48d | 2008-11-12 02:19:38 +0000 | [diff] [blame] | 1292 | unsigned RegN = MI.getOperand(OpIdx).getReg(); |
Evan Cheng | 80a1198 | 2008-11-12 06:41:41 +0000 | [diff] [blame] | 1293 | unsigned Binary = 0; |
| 1294 | bool isSPVFP = false; |
Evan Cheng | 8295d99 | 2009-07-22 05:55:18 +0000 | [diff] [blame] | 1295 | RegN = ARMRegisterInfo::getRegisterNumbering(RegN, &isSPVFP); |
Evan Cheng | d06d48d | 2008-11-12 02:19:38 +0000 | [diff] [blame] | 1296 | if (!isSPVFP) |
| 1297 | Binary |= RegN << ARMII::RegRnShift; |
| 1298 | else { |
| 1299 | Binary |= ((RegN & 0x1E) >> 1) << ARMII::RegRnShift; |
| 1300 | Binary |= (RegN & 0x01) << ARMII::N_BitShift; |
| 1301 | } |
Evan Cheng | 80a1198 | 2008-11-12 06:41:41 +0000 | [diff] [blame] | 1302 | return Binary; |
| 1303 | } |
Evan Cheng | d06d48d | 2008-11-12 02:19:38 +0000 | [diff] [blame] | 1304 | |
Evan Cheng | 80a1198 | 2008-11-12 06:41:41 +0000 | [diff] [blame] | 1305 | static unsigned encodeVFPRm(const MachineInstr &MI, unsigned OpIdx) { |
| 1306 | unsigned RegM = MI.getOperand(OpIdx).getReg(); |
| 1307 | unsigned Binary = 0; |
| 1308 | bool isSPVFP = false; |
Evan Cheng | 8295d99 | 2009-07-22 05:55:18 +0000 | [diff] [blame] | 1309 | RegM = ARMRegisterInfo::getRegisterNumbering(RegM, &isSPVFP); |
Evan Cheng | 80a1198 | 2008-11-12 06:41:41 +0000 | [diff] [blame] | 1310 | if (!isSPVFP) |
| 1311 | Binary |= RegM; |
| 1312 | else { |
| 1313 | Binary |= ((RegM & 0x1E) >> 1); |
| 1314 | Binary |= (RegM & 0x01) << ARMII::M_BitShift; |
Evan Cheng | 78be83d | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 1315 | } |
Evan Cheng | 80a1198 | 2008-11-12 06:41:41 +0000 | [diff] [blame] | 1316 | return Binary; |
| 1317 | } |
| 1318 | |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 1319 | void ARMCodeEmitter::emitVFPArithInstruction(const MachineInstr &MI) { |
Evan Cheng | 3c4a4ff | 2008-11-12 07:18:38 +0000 | [diff] [blame] | 1320 | const TargetInstrDesc &TID = MI.getDesc(); |
| 1321 | |
| 1322 | // Part of binary is determined by TableGn. |
| 1323 | unsigned Binary = getBinaryCodeForInstr(MI); |
| 1324 | |
| 1325 | // Set the conditional execution predicate |
| 1326 | Binary |= II->getPredicate(&MI) << ARMII::CondShift; |
| 1327 | |
| 1328 | unsigned OpIdx = 0; |
| 1329 | assert((Binary & ARMII::D_BitShift) == 0 && |
| 1330 | (Binary & ARMII::N_BitShift) == 0 && |
| 1331 | (Binary & ARMII::M_BitShift) == 0 && "VFP encoding bug!"); |
| 1332 | |
| 1333 | // Encode Dd / Sd. |
| 1334 | Binary |= encodeVFPRd(MI, OpIdx++); |
| 1335 | |
| 1336 | // If this is a two-address operand, skip it, e.g. FMACD. |
| 1337 | if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1) |
| 1338 | ++OpIdx; |
| 1339 | |
| 1340 | // Encode Dn / Sn. |
| 1341 | if ((TID.TSFlags & ARMII::FormMask) == ARMII::VFPBinaryFrm) |
Evan Cheng | 3f4924e | 2008-11-12 08:14:21 +0000 | [diff] [blame] | 1342 | Binary |= encodeVFPRn(MI, OpIdx++); |
Evan Cheng | 3c4a4ff | 2008-11-12 07:18:38 +0000 | [diff] [blame] | 1343 | |
| 1344 | if (OpIdx == TID.getNumOperands() || |
| 1345 | TID.OpInfo[OpIdx].isPredicate() || |
| 1346 | TID.OpInfo[OpIdx].isOptionalDef()) { |
| 1347 | // FCMPEZD etc. has only one operand. |
| 1348 | emitWordLE(Binary); |
| 1349 | return; |
| 1350 | } |
| 1351 | |
| 1352 | // Encode Dm / Sm. |
| 1353 | Binary |= encodeVFPRm(MI, OpIdx); |
Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 1354 | |
Evan Cheng | 3c4a4ff | 2008-11-12 07:18:38 +0000 | [diff] [blame] | 1355 | emitWordLE(Binary); |
| 1356 | } |
| 1357 | |
Bob Wilson | 87949d4 | 2010-03-17 21:16:45 +0000 | [diff] [blame] | 1358 | void ARMCodeEmitter::emitVFPConversionInstruction(const MachineInstr &MI) { |
Evan Cheng | 80a1198 | 2008-11-12 06:41:41 +0000 | [diff] [blame] | 1359 | const TargetInstrDesc &TID = MI.getDesc(); |
| 1360 | unsigned Form = TID.TSFlags & ARMII::FormMask; |
| 1361 | |
| 1362 | // Part of binary is determined by TableGn. |
| 1363 | unsigned Binary = getBinaryCodeForInstr(MI); |
| 1364 | |
| 1365 | // Set the conditional execution predicate |
| 1366 | Binary |= II->getPredicate(&MI) << ARMII::CondShift; |
| 1367 | |
| 1368 | switch (Form) { |
| 1369 | default: break; |
| 1370 | case ARMII::VFPConv1Frm: |
| 1371 | case ARMII::VFPConv2Frm: |
| 1372 | case ARMII::VFPConv3Frm: |
| 1373 | // Encode Dd / Sd. |
| 1374 | Binary |= encodeVFPRd(MI, 0); |
| 1375 | break; |
| 1376 | case ARMII::VFPConv4Frm: |
| 1377 | // Encode Dn / Sn. |
| 1378 | Binary |= encodeVFPRn(MI, 0); |
| 1379 | break; |
| 1380 | case ARMII::VFPConv5Frm: |
| 1381 | // Encode Dm / Sm. |
| 1382 | Binary |= encodeVFPRm(MI, 0); |
| 1383 | break; |
| 1384 | } |
| 1385 | |
| 1386 | switch (Form) { |
| 1387 | default: break; |
| 1388 | case ARMII::VFPConv1Frm: |
| 1389 | // Encode Dm / Sm. |
| 1390 | Binary |= encodeVFPRm(MI, 1); |
Evan Cheng | 67fd91f | 2008-11-13 07:46:59 +0000 | [diff] [blame] | 1391 | break; |
Evan Cheng | 80a1198 | 2008-11-12 06:41:41 +0000 | [diff] [blame] | 1392 | case ARMII::VFPConv2Frm: |
| 1393 | case ARMII::VFPConv3Frm: |
| 1394 | // Encode Dn / Sn. |
| 1395 | Binary |= encodeVFPRn(MI, 1); |
| 1396 | break; |
| 1397 | case ARMII::VFPConv4Frm: |
| 1398 | case ARMII::VFPConv5Frm: |
| 1399 | // Encode Dd / Sd. |
| 1400 | Binary |= encodeVFPRd(MI, 1); |
| 1401 | break; |
| 1402 | } |
| 1403 | |
| 1404 | if (Form == ARMII::VFPConv5Frm) |
| 1405 | // Encode Dn / Sn. |
| 1406 | Binary |= encodeVFPRn(MI, 2); |
| 1407 | else if (Form == ARMII::VFPConv3Frm) |
| 1408 | // Encode Dm / Sm. |
| 1409 | Binary |= encodeVFPRm(MI, 2); |
Evan Cheng | 78be83d | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 1410 | |
| 1411 | emitWordLE(Binary); |
| 1412 | } |
| 1413 | |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 1414 | void ARMCodeEmitter::emitVFPLoadStoreInstruction(const MachineInstr &MI) { |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1415 | // Part of binary is determined by TableGn. |
| 1416 | unsigned Binary = getBinaryCodeForInstr(MI); |
| 1417 | |
| 1418 | // Set the conditional execution predicate |
| 1419 | Binary |= II->getPredicate(&MI) << ARMII::CondShift; |
| 1420 | |
| 1421 | unsigned OpIdx = 0; |
| 1422 | |
| 1423 | // Encode Dd / Sd. |
Evan Cheng | 3c4a4ff | 2008-11-12 07:18:38 +0000 | [diff] [blame] | 1424 | Binary |= encodeVFPRd(MI, OpIdx++); |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1425 | |
| 1426 | // Encode address base. |
| 1427 | const MachineOperand &Base = MI.getOperand(OpIdx++); |
| 1428 | Binary |= getMachineOpValue(MI, Base) << ARMII::RegRnShift; |
| 1429 | |
| 1430 | // If there is a non-zero immediate offset, encode it. |
| 1431 | if (Base.isReg()) { |
| 1432 | const MachineOperand &Offset = MI.getOperand(OpIdx); |
| 1433 | if (unsigned ImmOffs = ARM_AM::getAM5Offset(Offset.getImm())) { |
| 1434 | if (ARM_AM::getAM5Op(Offset.getImm()) == ARM_AM::add) |
| 1435 | Binary |= 1 << ARMII::U_BitShift; |
Evan Cheng | 607f1b4 | 2008-11-12 08:21:12 +0000 | [diff] [blame] | 1436 | Binary |= ImmOffs; |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1437 | emitWordLE(Binary); |
| 1438 | return; |
| 1439 | } |
| 1440 | } |
| 1441 | |
| 1442 | // If immediate offset is omitted, default to +0. |
| 1443 | Binary |= 1 << ARMII::U_BitShift; |
| 1444 | |
| 1445 | emitWordLE(Binary); |
| 1446 | } |
| 1447 | |
Bob Wilson | 87949d4 | 2010-03-17 21:16:45 +0000 | [diff] [blame] | 1448 | void |
| 1449 | ARMCodeEmitter::emitVFPLoadStoreMultipleInstruction(const MachineInstr &MI) { |
Bob Wilson | bffb5b3 | 2010-03-13 07:34:35 +0000 | [diff] [blame] | 1450 | const TargetInstrDesc &TID = MI.getDesc(); |
| 1451 | bool IsUpdating = (TID.TSFlags & ARMII::IndexModeMask) != 0; |
| 1452 | |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1453 | // Part of binary is determined by TableGn. |
| 1454 | unsigned Binary = getBinaryCodeForInstr(MI); |
| 1455 | |
| 1456 | // Set the conditional execution predicate |
| 1457 | Binary |= II->getPredicate(&MI) << ARMII::CondShift; |
| 1458 | |
Bob Wilson | bffb5b3 | 2010-03-13 07:34:35 +0000 | [diff] [blame] | 1459 | // Skip operand 0 of an instruction with base register update. |
| 1460 | unsigned OpIdx = 0; |
| 1461 | if (IsUpdating) |
| 1462 | ++OpIdx; |
| 1463 | |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1464 | // Set base address operand |
Bob Wilson | bffb5b3 | 2010-03-13 07:34:35 +0000 | [diff] [blame] | 1465 | Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift; |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1466 | |
| 1467 | // Set addressing mode by modifying bits U(23) and P(24) |
Bob Wilson | bffb5b3 | 2010-03-13 07:34:35 +0000 | [diff] [blame] | 1468 | const MachineOperand &MO = MI.getOperand(OpIdx++); |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1469 | Binary |= getAddrModeUPBits(ARM_AM::getAM5SubMode(MO.getImm())); |
| 1470 | |
| 1471 | // Set bit W(21) |
Bob Wilson | 2d357f6 | 2010-03-16 18:38:09 +0000 | [diff] [blame] | 1472 | if (IsUpdating) |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1473 | Binary |= 0x1 << ARMII::W_BitShift; |
| 1474 | |
| 1475 | // First register is encoded in Dd. |
Bob Wilson | bffb5b3 | 2010-03-13 07:34:35 +0000 | [diff] [blame] | 1476 | Binary |= encodeVFPRd(MI, OpIdx+2); |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1477 | |
| 1478 | // Number of registers are encoded in offset field. |
| 1479 | unsigned NumRegs = 1; |
Bob Wilson | bffb5b3 | 2010-03-13 07:34:35 +0000 | [diff] [blame] | 1480 | for (unsigned i = OpIdx+3, e = MI.getNumOperands(); i != e; ++i) { |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1481 | const MachineOperand &MO = MI.getOperand(i); |
| 1482 | if (!MO.isReg() || MO.isImplicit()) |
| 1483 | break; |
| 1484 | ++NumRegs; |
| 1485 | } |
Shih-wei Liao | 5170b71 | 2010-05-26 00:02:28 +0000 | [diff] [blame] | 1486 | // Bit 8 will be set if <list> is consecutive 64-bit registers (e.g., D0) |
| 1487 | // Otherwise, it will be 0, in the case of 32-bit registers. |
| 1488 | if(Binary & 0x100) |
| 1489 | Binary |= NumRegs * 2; |
| 1490 | else |
| 1491 | Binary |= NumRegs; |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1492 | |
| 1493 | emitWordLE(Binary); |
| 1494 | } |
| 1495 | |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 1496 | void ARMCodeEmitter::emitMiscInstruction(const MachineInstr &MI) { |
Zonr Chang | f3c770a | 2010-05-25 10:23:52 +0000 | [diff] [blame] | 1497 | unsigned Opcode = MI.getDesc().Opcode; |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1498 | // Part of binary is determined by TableGn. |
| 1499 | unsigned Binary = getBinaryCodeForInstr(MI); |
| 1500 | |
| 1501 | // Set the conditional execution predicate |
| 1502 | Binary |= II->getPredicate(&MI) << ARMII::CondShift; |
| 1503 | |
Zonr Chang | f3c770a | 2010-05-25 10:23:52 +0000 | [diff] [blame] | 1504 | switch(Opcode) { |
| 1505 | default: |
| 1506 | llvm_unreachable("ARMCodeEmitter::emitMiscInstruction"); |
| 1507 | |
| 1508 | case ARM::FMSTAT: |
| 1509 | // No further encoding needed. |
| 1510 | break; |
| 1511 | |
| 1512 | case ARM::VMRS: |
| 1513 | case ARM::VMSR: { |
| 1514 | const MachineOperand &MO0 = MI.getOperand(0); |
| 1515 | // Encode Rt. |
| 1516 | Binary |= ARMRegisterInfo::getRegisterNumbering(MO0.getReg()) |
| 1517 | << ARMII::RegRdShift; |
| 1518 | break; |
| 1519 | } |
| 1520 | |
| 1521 | case ARM::FCONSTD: |
| 1522 | case ARM::FCONSTS: { |
| 1523 | // Encode Dd / Sd. |
| 1524 | Binary |= encodeVFPRd(MI, 0); |
| 1525 | |
| 1526 | // Encode imm., Table A7-18 VFP modified immediate constants |
| 1527 | const MachineOperand &MO1 = MI.getOperand(1); |
| 1528 | unsigned Imm = static_cast<unsigned>(MO1.getFPImm()->getValueAPF() |
| 1529 | .bitcastToAPInt().getHiBits(32).getLimitedValue()); |
| 1530 | unsigned ModifiedImm; |
| 1531 | |
| 1532 | if(Opcode == ARM::FCONSTS) |
| 1533 | ModifiedImm = (Imm & 0x80000000) >> 24 | // a |
| 1534 | (Imm & 0x03F80000) >> 19; // bcdefgh |
| 1535 | else // Opcode == ARM::FCONSTD |
| 1536 | ModifiedImm = (Imm & 0x80000000) >> 24 | // a |
| 1537 | (Imm & 0x007F0000) >> 16; // bcdefgh |
| 1538 | |
| 1539 | // Insts{19-16} = abcd, Insts{3-0} = efgh |
| 1540 | Binary |= ((ModifiedImm & 0xF0) >> 4) << 16; |
| 1541 | Binary |= (ModifiedImm & 0xF); |
| 1542 | break; |
| 1543 | } |
| 1544 | } |
| 1545 | |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1546 | emitWordLE(Binary); |
| 1547 | } |
| 1548 | |
Bob Wilson | 1a913ed | 2010-06-11 21:34:50 +0000 | [diff] [blame] | 1549 | static unsigned encodeNEONRd(const MachineInstr &MI, unsigned OpIdx) { |
| 1550 | unsigned RegD = MI.getOperand(OpIdx).getReg(); |
| 1551 | unsigned Binary = 0; |
| 1552 | RegD = ARMRegisterInfo::getRegisterNumbering(RegD); |
| 1553 | Binary |= (RegD & 0xf) << ARMII::RegRdShift; |
| 1554 | Binary |= ((RegD >> 4) & 1) << ARMII::D_BitShift; |
| 1555 | return Binary; |
| 1556 | } |
| 1557 | |
| 1558 | void ARMCodeEmitter::emitNEON1RegModImm(const MachineInstr &MI) { |
| 1559 | unsigned Binary = getBinaryCodeForInstr(MI); |
| 1560 | // Destination register is encoded in Dd. |
| 1561 | Binary |= encodeNEONRd(MI, 0); |
| 1562 | // Immediate fields: Op, Cmode, I, Imm3, Imm4 |
| 1563 | unsigned Imm = MI.getOperand(1).getImm(); |
| 1564 | unsigned Op = (Imm >> 12) & 1; |
| 1565 | Binary |= (Op << 5); |
| 1566 | unsigned Cmode = (Imm >> 8) & 0xf; |
| 1567 | Binary |= (Cmode << 8); |
| 1568 | unsigned I = (Imm >> 7) & 1; |
| 1569 | Binary |= (I << 24); |
| 1570 | unsigned Imm3 = (Imm >> 4) & 0x7; |
| 1571 | Binary |= (Imm3 << 16); |
| 1572 | unsigned Imm4 = Imm & 0xf; |
| 1573 | Binary |= Imm4; |
| 1574 | emitWordLE(Binary); |
| 1575 | } |
| 1576 | |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 1577 | #include "ARMGenCodeEmitter.inc" |