blob: 83440002ef96a0c8a036688418f31c1ae1e87f9a [file] [log] [blame]
Evan Cheng148b6a42007-07-05 21:15:40 +00001//===-- ARM/ARMCodeEmitter.cpp - Convert ARM code to machine code ---------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng148b6a42007-07-05 21:15:40 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the pass that transforms the ARM machine instructions into
11// relocatable machine code.
12//
13//===----------------------------------------------------------------------===//
14
Evan Cheng0f282432008-10-29 23:55:43 +000015#define DEBUG_TYPE "jit"
Evan Cheng7602e112008-09-02 06:52:38 +000016#include "ARM.h"
17#include "ARMAddressingModes.h"
Evan Cheng0f282432008-10-29 23:55:43 +000018#include "ARMConstantPoolValue.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000019#include "ARMInstrInfo.h"
Evan Cheng7602e112008-09-02 06:52:38 +000020#include "ARMRelocations.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000021#include "ARMSubtarget.h"
22#include "ARMTargetMachine.h"
Jim Grosbachbc6d8762008-10-28 18:25:49 +000023#include "llvm/Constants.h"
24#include "llvm/DerivedTypes.h"
Evan Cheng42d5ee062008-09-13 01:15:21 +000025#include "llvm/Function.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000026#include "llvm/PassManager.h"
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000027#include "llvm/CodeGen/JITCodeEmitter.h"
Evan Cheng057d0c32008-09-18 07:28:19 +000028#include "llvm/CodeGen/MachineConstantPool.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000029#include "llvm/CodeGen/MachineFunctionPass.h"
30#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng4df60f52008-11-07 09:06:08 +000031#include "llvm/CodeGen/MachineJumpTableInfo.h"
Daniel Dunbar003de662009-09-21 05:58:35 +000032#include "llvm/CodeGen/MachineModuleInfo.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000033#include "llvm/CodeGen/Passes.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000034#include "llvm/ADT/Statistic.h"
Evan Cheng42d5ee062008-09-13 01:15:21 +000035#include "llvm/Support/Debug.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000036#include "llvm/Support/ErrorHandling.h"
37#include "llvm/Support/raw_ostream.h"
Evan Cheng4df60f52008-11-07 09:06:08 +000038#ifndef NDEBUG
39#include <iomanip>
40#endif
Evan Cheng148b6a42007-07-05 21:15:40 +000041using namespace llvm;
42
43STATISTIC(NumEmitted, "Number of machine instructions emitted");
44
45namespace {
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000046
Chris Lattner33fabd72010-02-02 21:48:51 +000047 class ARMCodeEmitter : public MachineFunctionPass {
Evan Cheng057d0c32008-09-18 07:28:19 +000048 ARMJITInfo *JTI;
49 const ARMInstrInfo *II;
50 const TargetData *TD;
Evan Cheng08669742009-09-10 01:23:53 +000051 const ARMSubtarget *Subtarget;
Evan Cheng057d0c32008-09-18 07:28:19 +000052 TargetMachine &TM;
Chris Lattner33fabd72010-02-02 21:48:51 +000053 JITCodeEmitter &MCE;
Chris Lattner16112732010-03-14 01:41:15 +000054 MachineModuleInfo *MMI;
Evan Cheng938b9d82008-10-31 19:55:13 +000055 const std::vector<MachineConstantPoolEntry> *MCPEs;
Evan Cheng4df60f52008-11-07 09:06:08 +000056 const std::vector<MachineJumpTableEntry> *MJTEs;
57 bool IsPIC;
Bob Wilson87949d42010-03-17 21:16:45 +000058
Daniel Dunbar003de662009-09-21 05:58:35 +000059 void getAnalysisUsage(AnalysisUsage &AU) const {
60 AU.addRequired<MachineModuleInfo>();
61 MachineFunctionPass::getAnalysisUsage(AU);
62 }
Bob Wilson87949d42010-03-17 21:16:45 +000063
Evan Cheng148b6a42007-07-05 21:15:40 +000064 static char ID;
Chris Lattner33fabd72010-02-02 21:48:51 +000065 public:
66 ARMCodeEmitter(TargetMachine &tm, JITCodeEmitter &mce)
Dan Gohman3fb150a2010-04-17 17:42:52 +000067 : MachineFunctionPass(&ID), JTI(0),
68 II((const ARMInstrInfo *)tm.getInstrInfo()),
Chris Lattner33fabd72010-02-02 21:48:51 +000069 TD(tm.getTargetData()), TM(tm),
70 MCE(mce), MCPEs(0), MJTEs(0),
71 IsPIC(TM.getRelocationModel() == Reloc::PIC_) {}
Bob Wilson87949d42010-03-17 21:16:45 +000072
Chris Lattner33fabd72010-02-02 21:48:51 +000073 /// getBinaryCodeForInstr - This function, generated by the
74 /// CodeEmitterGenerator using TableGen, produces the binary encoding for
75 /// machine instructions.
76 unsigned getBinaryCodeForInstr(const MachineInstr &MI);
Evan Cheng148b6a42007-07-05 21:15:40 +000077
78 bool runOnMachineFunction(MachineFunction &MF);
79
80 virtual const char *getPassName() const {
81 return "ARM Machine Code Emitter";
82 }
83
84 void emitInstruction(const MachineInstr &MI);
Evan Cheng7602e112008-09-02 06:52:38 +000085
86 private:
Evan Cheng057d0c32008-09-18 07:28:19 +000087
Evan Cheng83b5cf02008-11-05 23:22:34 +000088 void emitWordLE(unsigned Binary);
Evan Chengcb5201f2008-11-11 22:19:31 +000089 void emitDWordLE(uint64_t Binary);
Evan Cheng057d0c32008-09-18 07:28:19 +000090 void emitConstPoolInstruction(const MachineInstr &MI);
Zonr Changf86399b2010-05-25 08:42:45 +000091 void emitMOVi32immInstruction(const MachineInstr &MI);
Evan Cheng90922132008-11-06 02:25:39 +000092 void emitMOVi2piecesInstruction(const MachineInstr &MI);
Evan Cheng4df60f52008-11-07 09:06:08 +000093 void emitLEApcrelJTInstruction(const MachineInstr &MI);
Evan Chenga9562552008-11-14 20:09:11 +000094 void emitPseudoMoveInstruction(const MachineInstr &MI);
Evan Cheng83b5cf02008-11-05 23:22:34 +000095 void addPCLabel(unsigned LabelID);
Evan Cheng057d0c32008-09-18 07:28:19 +000096 void emitPseudoInstruction(const MachineInstr &MI);
Evan Cheng5f1db7b2008-09-12 22:01:15 +000097 unsigned getMachineSoRegOpValue(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +000098 const TargetInstrDesc &TID,
Evan Chengeb4ed4b2008-10-31 19:10:44 +000099 const MachineOperand &MO,
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000100 unsigned OpIdx);
101
Evan Cheng90922132008-11-06 02:25:39 +0000102 unsigned getMachineSoImmOpValue(unsigned SoImm);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000103
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000104 unsigned getAddrModeSBit(const MachineInstr &MI,
105 const TargetInstrDesc &TID) const;
Evan Cheng49a9f292008-09-12 22:45:55 +0000106
Evan Cheng83b5cf02008-11-05 23:22:34 +0000107 void emitDataProcessingInstruction(const MachineInstr &MI,
Evan Cheng437c1732008-11-07 22:30:53 +0000108 unsigned ImplicitRd = 0,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000109 unsigned ImplicitRn = 0);
Evan Cheng7602e112008-09-02 06:52:38 +0000110
Evan Cheng83b5cf02008-11-05 23:22:34 +0000111 void emitLoadStoreInstruction(const MachineInstr &MI,
Evan Cheng4df60f52008-11-07 09:06:08 +0000112 unsigned ImplicitRd = 0,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000113 unsigned ImplicitRn = 0);
Evan Chengedda31c2008-11-05 18:35:52 +0000114
Evan Cheng83b5cf02008-11-05 23:22:34 +0000115 void emitMiscLoadStoreInstruction(const MachineInstr &MI,
116 unsigned ImplicitRn = 0);
Evan Chengedda31c2008-11-05 18:35:52 +0000117
118 void emitLoadStoreMultipleInstruction(const MachineInstr &MI);
119
Evan Chengfbc9d412008-11-06 01:21:28 +0000120 void emitMulFrmInstruction(const MachineInstr &MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000121
Evan Cheng97f48c32008-11-06 22:15:19 +0000122 void emitExtendInstruction(const MachineInstr &MI);
123
Evan Cheng8b59db32008-11-07 01:41:35 +0000124 void emitMiscArithInstruction(const MachineInstr &MI);
125
Evan Chengedda31c2008-11-05 18:35:52 +0000126 void emitBranchInstruction(const MachineInstr &MI);
127
Evan Cheng437c1732008-11-07 22:30:53 +0000128 void emitInlineJumpTable(unsigned JTIndex);
Evan Cheng4df60f52008-11-07 09:06:08 +0000129
Evan Chengedda31c2008-11-05 18:35:52 +0000130 void emitMiscBranchInstruction(const MachineInstr &MI);
Evan Cheng7602e112008-09-02 06:52:38 +0000131
Evan Cheng96581d32008-11-11 02:11:05 +0000132 void emitVFPArithInstruction(const MachineInstr &MI);
133
Evan Cheng78be83d2008-11-11 19:40:26 +0000134 void emitVFPConversionInstruction(const MachineInstr &MI);
135
Evan Chengcd8e66a2008-11-11 21:48:44 +0000136 void emitVFPLoadStoreInstruction(const MachineInstr &MI);
137
138 void emitVFPLoadStoreMultipleInstruction(const MachineInstr &MI);
139
140 void emitMiscInstruction(const MachineInstr &MI);
141
Bob Wilson1a913ed2010-06-11 21:34:50 +0000142 void emitNEON1RegModImm(const MachineInstr &MI);
143
Evan Cheng7602e112008-09-02 06:52:38 +0000144 /// getMachineOpValue - Return binary encoding of operand. If the machine
145 /// operand requires relocation, record the relocation and return zero.
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000146 unsigned getMachineOpValue(const MachineInstr &MI,const MachineOperand &MO);
Evan Cheng7602e112008-09-02 06:52:38 +0000147 unsigned getMachineOpValue(const MachineInstr &MI, unsigned OpIdx) {
148 return getMachineOpValue(MI, MI.getOperand(OpIdx));
149 }
Evan Cheng7602e112008-09-02 06:52:38 +0000150
Shih-wei Liao5170b712010-05-26 00:02:28 +0000151 /// getMovi32Value - Return binary encoding of operand for movw/movt. If the
Jim Grosbach18f30e62010-06-02 21:53:11 +0000152 /// machine operand requires relocation, record the relocation and return
153 /// zero.
Shih-wei Liao5170b712010-05-26 00:02:28 +0000154 unsigned getMovi32Value(const MachineInstr &MI,const MachineOperand &MO,
Zonr Changf86399b2010-05-25 08:42:45 +0000155 unsigned Reloc);
Shih-wei Liao5170b712010-05-26 00:02:28 +0000156 unsigned getMovi32Value(const MachineInstr &MI, unsigned OpIdx,
Zonr Changf86399b2010-05-25 08:42:45 +0000157 unsigned Reloc) {
158 return getMovi32Value(MI, MI.getOperand(OpIdx), Reloc);
159 }
160
Evan Cheng83b5cf02008-11-05 23:22:34 +0000161 /// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
Evan Cheng7602e112008-09-02 06:52:38 +0000162 ///
Evan Cheng83b5cf02008-11-05 23:22:34 +0000163 unsigned getShiftOp(unsigned Imm) const ;
Evan Cheng7602e112008-09-02 06:52:38 +0000164
165 /// Routines that handle operands which add machine relocations which are
Evan Cheng437c1732008-11-07 22:30:53 +0000166 /// fixed up by the relocation stage.
Dan Gohman46510a72010-04-15 01:51:59 +0000167 void emitGlobalAddress(const GlobalValue *GV, unsigned Reloc,
Jeffrey Yasskin2d274412009-11-07 08:51:52 +0000168 bool MayNeedFarStub, bool Indirect,
169 intptr_t ACPV = 0);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000170 void emitExternalSymbolAddress(const char *ES, unsigned Reloc);
Evan Cheng437c1732008-11-07 22:30:53 +0000171 void emitConstPoolAddress(unsigned CPI, unsigned Reloc);
172 void emitJumpTableAddress(unsigned JTIndex, unsigned Reloc);
173 void emitMachineBasicBlock(MachineBasicBlock *BB, unsigned Reloc,
174 intptr_t JTBase = 0);
Evan Cheng148b6a42007-07-05 21:15:40 +0000175 };
Evan Cheng148b6a42007-07-05 21:15:40 +0000176}
177
Chris Lattner33fabd72010-02-02 21:48:51 +0000178char ARMCodeEmitter::ID = 0;
179
Bob Wilson87949d42010-03-17 21:16:45 +0000180/// createARMJITCodeEmitterPass - Return a pass that emits the collected ARM
Chris Lattnere0faa542010-02-02 21:38:59 +0000181/// code to the specified MCE object.
Bruno Cardoso Lopesac57e6e2009-07-06 05:09:34 +0000182FunctionPass *llvm::createARMJITCodeEmitterPass(ARMBaseTargetMachine &TM,
183 JITCodeEmitter &JCE) {
Chris Lattner33fabd72010-02-02 21:48:51 +0000184 return new ARMCodeEmitter(TM, JCE);
Evan Cheng148b6a42007-07-05 21:15:40 +0000185}
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +0000186
Chris Lattner33fabd72010-02-02 21:48:51 +0000187bool ARMCodeEmitter::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng148b6a42007-07-05 21:15:40 +0000188 assert((MF.getTarget().getRelocationModel() != Reloc::Default ||
189 MF.getTarget().getRelocationModel() != Reloc::Static) &&
190 "JIT relocation model must be set to static or default!");
Dan Gohman3fb150a2010-04-17 17:42:52 +0000191 JTI = ((ARMTargetMachine &)MF.getTarget()).getJITInfo();
192 II = ((const ARMTargetMachine &)MF.getTarget()).getInstrInfo();
193 TD = ((const ARMTargetMachine &)MF.getTarget()).getTargetData();
Evan Cheng08669742009-09-10 01:23:53 +0000194 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng938b9d82008-10-31 19:55:13 +0000195 MCPEs = &MF.getConstantPool()->getConstants();
Chris Lattnerb1e80392010-01-25 23:22:00 +0000196 MJTEs = 0;
197 if (MF.getJumpTableInfo()) MJTEs = &MF.getJumpTableInfo()->getJumpTables();
Evan Cheng4df60f52008-11-07 09:06:08 +0000198 IsPIC = TM.getRelocationModel() == Reloc::PIC_;
Evan Cheng3cc82232008-11-08 07:38:22 +0000199 JTI->Initialize(MF, IsPIC);
Chris Lattner16112732010-03-14 01:41:15 +0000200 MMI = &getAnalysis<MachineModuleInfo>();
201 MCE.setModuleInfo(MMI);
Evan Cheng148b6a42007-07-05 21:15:40 +0000202
203 do {
Jim Grosbach764ab522009-08-11 15:33:49 +0000204 DEBUG(errs() << "JITTing function '"
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000205 << MF.getFunction()->getName() << "'\n");
Evan Cheng148b6a42007-07-05 21:15:40 +0000206 MCE.startFunction(MF);
Jim Grosbach764ab522009-08-11 15:33:49 +0000207 for (MachineFunction::iterator MBB = MF.begin(), E = MF.end();
Evan Cheng148b6a42007-07-05 21:15:40 +0000208 MBB != E; ++MBB) {
209 MCE.StartMachineBasicBlock(MBB);
210 for (MachineBasicBlock::const_iterator I = MBB->begin(), E = MBB->end();
211 I != E; ++I)
212 emitInstruction(*I);
213 }
214 } while (MCE.finishFunction(MF));
215
216 return false;
217}
218
Evan Cheng83b5cf02008-11-05 23:22:34 +0000219/// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
Evan Cheng7602e112008-09-02 06:52:38 +0000220///
Chris Lattner33fabd72010-02-02 21:48:51 +0000221unsigned ARMCodeEmitter::getShiftOp(unsigned Imm) const {
Evan Cheng83b5cf02008-11-05 23:22:34 +0000222 switch (ARM_AM::getAM2ShiftOpc(Imm)) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000223 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng7602e112008-09-02 06:52:38 +0000224 case ARM_AM::asr: return 2;
225 case ARM_AM::lsl: return 0;
226 case ARM_AM::lsr: return 1;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000227 case ARM_AM::ror:
Evan Cheng7602e112008-09-02 06:52:38 +0000228 case ARM_AM::rrx: return 3;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000229 }
Evan Cheng7602e112008-09-02 06:52:38 +0000230 return 0;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000231}
232
Shih-wei Liao5170b712010-05-26 00:02:28 +0000233/// getMovi32Value - Return binary encoding of operand for movw/movt. If the
Zonr Changf86399b2010-05-25 08:42:45 +0000234/// machine operand requires relocation, record the relocation and return zero.
235unsigned ARMCodeEmitter::getMovi32Value(const MachineInstr &MI,
Shih-wei Liao5170b712010-05-26 00:02:28 +0000236 const MachineOperand &MO,
Zonr Changf86399b2010-05-25 08:42:45 +0000237 unsigned Reloc) {
Shih-wei Liao5170b712010-05-26 00:02:28 +0000238 assert(((Reloc == ARM::reloc_arm_movt) || (Reloc == ARM::reloc_arm_movw))
Zonr Changf86399b2010-05-25 08:42:45 +0000239 && "Relocation to this function should be for movt or movw");
240
241 if (MO.isImm())
242 return static_cast<unsigned>(MO.getImm());
243 else if (MO.isGlobal())
244 emitGlobalAddress(MO.getGlobal(), Reloc, true, false);
245 else if (MO.isSymbol())
246 emitExternalSymbolAddress(MO.getSymbolName(), Reloc);
247 else if (MO.isMBB())
248 emitMachineBasicBlock(MO.getMBB(), Reloc);
249 else {
250#ifndef NDEBUG
251 errs() << MO;
252#endif
253 llvm_unreachable("Unsupported operand type for movw/movt");
254 }
255 return 0;
256}
257
Evan Cheng7602e112008-09-02 06:52:38 +0000258/// getMachineOpValue - Return binary encoding of operand. If the machine
259/// operand requires relocation, record the relocation and return zero.
Chris Lattner33fabd72010-02-02 21:48:51 +0000260unsigned ARMCodeEmitter::getMachineOpValue(const MachineInstr &MI,
261 const MachineOperand &MO) {
Dan Gohmand735b802008-10-03 15:45:36 +0000262 if (MO.isReg())
Evan Cheng7602e112008-09-02 06:52:38 +0000263 return ARMRegisterInfo::getRegisterNumbering(MO.getReg());
Dan Gohmand735b802008-10-03 15:45:36 +0000264 else if (MO.isImm())
Evan Cheng7602e112008-09-02 06:52:38 +0000265 return static_cast<unsigned>(MO.getImm());
Dan Gohmand735b802008-10-03 15:45:36 +0000266 else if (MO.isGlobal())
Evan Cheng08669742009-09-10 01:23:53 +0000267 emitGlobalAddress(MO.getGlobal(), ARM::reloc_arm_branch, true, false);
Dan Gohmand735b802008-10-03 15:45:36 +0000268 else if (MO.isSymbol())
Evan Cheng10332512008-11-08 07:22:33 +0000269 emitExternalSymbolAddress(MO.getSymbolName(), ARM::reloc_arm_branch);
Evan Cheng580c0df2008-11-12 01:02:24 +0000270 else if (MO.isCPI()) {
271 const TargetInstrDesc &TID = MI.getDesc();
272 // For VFP load, the immediate offset is multiplied by 4.
273 unsigned Reloc = ((TID.TSFlags & ARMII::FormMask) == ARMII::VFPLdStFrm)
274 ? ARM::reloc_arm_vfp_cp_entry : ARM::reloc_arm_cp_entry;
275 emitConstPoolAddress(MO.getIndex(), Reloc);
276 } else if (MO.isJTI())
Chris Lattner8aa797a2007-12-30 23:10:15 +0000277 emitJumpTableAddress(MO.getIndex(), ARM::reloc_arm_relative);
Dan Gohmand735b802008-10-03 15:45:36 +0000278 else if (MO.isMBB())
Evan Cheng4df60f52008-11-07 09:06:08 +0000279 emitMachineBasicBlock(MO.getMBB(), ARM::reloc_arm_branch);
Evan Cheng2aa0e642008-09-13 01:55:59 +0000280 else {
Torok Edwindac237e2009-07-08 20:53:28 +0000281#ifndef NDEBUG
Chris Lattner705e07f2009-08-23 03:41:05 +0000282 errs() << MO;
Torok Edwindac237e2009-07-08 20:53:28 +0000283#endif
Torok Edwinc23197a2009-07-14 16:55:14 +0000284 llvm_unreachable(0);
Evan Cheng2aa0e642008-09-13 01:55:59 +0000285 }
Evan Cheng7602e112008-09-02 06:52:38 +0000286 return 0;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000287}
288
Evan Cheng057d0c32008-09-18 07:28:19 +0000289/// emitGlobalAddress - Emit the specified address to the code stream.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000290///
Dan Gohman46510a72010-04-15 01:51:59 +0000291void ARMCodeEmitter::emitGlobalAddress(const GlobalValue *GV, unsigned Reloc,
Chris Lattner33fabd72010-02-02 21:48:51 +0000292 bool MayNeedFarStub, bool Indirect,
293 intptr_t ACPV) {
Evan Cheng08669742009-09-10 01:23:53 +0000294 MachineRelocation MR = Indirect
295 ? MachineRelocation::getIndirectSymbol(MCE.getCurrentPCOffset(), Reloc,
Dan Gohman46510a72010-04-15 01:51:59 +0000296 const_cast<GlobalValue *>(GV),
297 ACPV, MayNeedFarStub)
Evan Cheng08669742009-09-10 01:23:53 +0000298 : MachineRelocation::getGV(MCE.getCurrentPCOffset(), Reloc,
Dan Gohman46510a72010-04-15 01:51:59 +0000299 const_cast<GlobalValue *>(GV), ACPV,
300 MayNeedFarStub);
Evan Cheng08669742009-09-10 01:23:53 +0000301 MCE.addRelocation(MR);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000302}
303
304/// emitExternalSymbolAddress - Arrange for the address of an external symbol to
305/// be emitted to the current location in the function, and allow it to be PC
306/// relative.
Chris Lattner33fabd72010-02-02 21:48:51 +0000307void ARMCodeEmitter::emitExternalSymbolAddress(const char *ES, unsigned Reloc) {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000308 MCE.addRelocation(MachineRelocation::getExtSym(MCE.getCurrentPCOffset(),
309 Reloc, ES));
310}
311
312/// emitConstPoolAddress - Arrange for the address of an constant pool
313/// to be emitted to the current location in the function, and allow it to be PC
314/// relative.
Chris Lattner33fabd72010-02-02 21:48:51 +0000315void ARMCodeEmitter::emitConstPoolAddress(unsigned CPI, unsigned Reloc) {
Evan Cheng0f282432008-10-29 23:55:43 +0000316 // Tell JIT emitter we'll resolve the address.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000317 MCE.addRelocation(MachineRelocation::getConstPool(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000318 Reloc, CPI, 0, true));
Evan Cheng0ff94f72007-08-07 01:37:15 +0000319}
320
321/// emitJumpTableAddress - Arrange for the address of a jump table to
322/// be emitted to the current location in the function, and allow it to be PC
323/// relative.
Chris Lattner33fabd72010-02-02 21:48:51 +0000324void ARMCodeEmitter::emitJumpTableAddress(unsigned JTIndex, unsigned Reloc) {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000325 MCE.addRelocation(MachineRelocation::getJumpTable(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000326 Reloc, JTIndex, 0, true));
Evan Cheng0ff94f72007-08-07 01:37:15 +0000327}
328
Raul Herbster9c1a3822007-08-30 23:29:26 +0000329/// emitMachineBasicBlock - Emit the specified address basic block.
Chris Lattner33fabd72010-02-02 21:48:51 +0000330void ARMCodeEmitter::emitMachineBasicBlock(MachineBasicBlock *BB,
331 unsigned Reloc, intptr_t JTBase) {
Raul Herbster9c1a3822007-08-30 23:29:26 +0000332 MCE.addRelocation(MachineRelocation::getBB(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000333 Reloc, BB, JTBase));
Raul Herbster9c1a3822007-08-30 23:29:26 +0000334}
Evan Cheng0ff94f72007-08-07 01:37:15 +0000335
Chris Lattner33fabd72010-02-02 21:48:51 +0000336void ARMCodeEmitter::emitWordLE(unsigned Binary) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000337 DEBUG(errs() << " 0x";
338 errs().write_hex(Binary) << "\n");
Evan Cheng83b5cf02008-11-05 23:22:34 +0000339 MCE.emitWordLE(Binary);
340}
341
Chris Lattner33fabd72010-02-02 21:48:51 +0000342void ARMCodeEmitter::emitDWordLE(uint64_t Binary) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000343 DEBUG(errs() << " 0x";
344 errs().write_hex(Binary) << "\n");
Evan Chengcb5201f2008-11-11 22:19:31 +0000345 MCE.emitDWordLE(Binary);
346}
347
Chris Lattner33fabd72010-02-02 21:48:51 +0000348void ARMCodeEmitter::emitInstruction(const MachineInstr &MI) {
Chris Lattner705e07f2009-08-23 03:41:05 +0000349 DEBUG(errs() << "JIT: " << (void*)MCE.getCurrentPCValue() << ":\t" << MI);
Evan Cheng42d5ee062008-09-13 01:15:21 +0000350
Devang Patelaf0e2722009-10-06 02:19:11 +0000351 MCE.processDebugLoc(MI.getDebugLoc(), true);
Jeffrey Yasskin75402822009-07-17 18:49:39 +0000352
Evan Cheng148b6a42007-07-05 21:15:40 +0000353 NumEmitted++; // Keep track of the # of mi's emitted
Evan Chengedda31c2008-11-05 18:35:52 +0000354 switch (MI.getDesc().TSFlags & ARMII::FormMask) {
Evan Chengffa6d962008-11-13 23:36:57 +0000355 default: {
Torok Edwinc23197a2009-07-14 16:55:14 +0000356 llvm_unreachable("Unhandled instruction encoding format!");
Evan Chengedda31c2008-11-05 18:35:52 +0000357 break;
Evan Chengffa6d962008-11-13 23:36:57 +0000358 }
Evan Chengedda31c2008-11-05 18:35:52 +0000359 case ARMII::Pseudo:
Evan Cheng057d0c32008-09-18 07:28:19 +0000360 emitPseudoInstruction(MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000361 break;
362 case ARMII::DPFrm:
363 case ARMII::DPSoRegFrm:
364 emitDataProcessingInstruction(MI);
365 break;
Evan Cheng148cad82008-11-13 07:34:59 +0000366 case ARMII::LdFrm:
367 case ARMII::StFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000368 emitLoadStoreInstruction(MI);
369 break;
Evan Cheng148cad82008-11-13 07:34:59 +0000370 case ARMII::LdMiscFrm:
371 case ARMII::StMiscFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000372 emitMiscLoadStoreInstruction(MI);
373 break;
Evan Cheng3c4a4ff2008-11-12 07:18:38 +0000374 case ARMII::LdStMulFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000375 emitLoadStoreMultipleInstruction(MI);
376 break;
Evan Chengfbc9d412008-11-06 01:21:28 +0000377 case ARMII::MulFrm:
378 emitMulFrmInstruction(MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000379 break;
Evan Cheng97f48c32008-11-06 22:15:19 +0000380 case ARMII::ExtFrm:
381 emitExtendInstruction(MI);
382 break;
Evan Cheng8b59db32008-11-07 01:41:35 +0000383 case ARMII::ArithMiscFrm:
384 emitMiscArithInstruction(MI);
385 break;
Evan Cheng12c3a532008-11-06 17:48:05 +0000386 case ARMII::BrFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000387 emitBranchInstruction(MI);
388 break;
Evan Cheng12c3a532008-11-06 17:48:05 +0000389 case ARMII::BrMiscFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000390 emitMiscBranchInstruction(MI);
391 break;
Evan Cheng96581d32008-11-11 02:11:05 +0000392 // VFP instructions.
393 case ARMII::VFPUnaryFrm:
394 case ARMII::VFPBinaryFrm:
395 emitVFPArithInstruction(MI);
396 break;
Evan Cheng78be83d2008-11-11 19:40:26 +0000397 case ARMII::VFPConv1Frm:
398 case ARMII::VFPConv2Frm:
Evan Cheng0a0ab132008-11-11 22:46:12 +0000399 case ARMII::VFPConv3Frm:
Evan Cheng80a11982008-11-12 06:41:41 +0000400 case ARMII::VFPConv4Frm:
401 case ARMII::VFPConv5Frm:
Evan Cheng78be83d2008-11-11 19:40:26 +0000402 emitVFPConversionInstruction(MI);
403 break;
Evan Chengcd8e66a2008-11-11 21:48:44 +0000404 case ARMII::VFPLdStFrm:
405 emitVFPLoadStoreInstruction(MI);
406 break;
407 case ARMII::VFPLdStMulFrm:
408 emitVFPLoadStoreMultipleInstruction(MI);
409 break;
410 case ARMII::VFPMiscFrm:
411 emitMiscInstruction(MI);
412 break;
Bob Wilson1a913ed2010-06-11 21:34:50 +0000413 // NEON instructions.
414 case ARMII::N1RegModImmFrm:
415 emitNEON1RegModImm(MI);
416 break;
Evan Chengedda31c2008-11-05 18:35:52 +0000417 }
Devang Patelaf0e2722009-10-06 02:19:11 +0000418 MCE.processDebugLoc(MI.getDebugLoc(), false);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000419}
420
Chris Lattner33fabd72010-02-02 21:48:51 +0000421void ARMCodeEmitter::emitConstPoolInstruction(const MachineInstr &MI) {
Evan Cheng437c1732008-11-07 22:30:53 +0000422 unsigned CPI = MI.getOperand(0).getImm(); // CP instruction index.
423 unsigned CPIndex = MI.getOperand(1).getIndex(); // Actual cp entry index.
Evan Cheng938b9d82008-10-31 19:55:13 +0000424 const MachineConstantPoolEntry &MCPE = (*MCPEs)[CPIndex];
Jim Grosbach764ab522009-08-11 15:33:49 +0000425
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000426 // Remember the CONSTPOOL_ENTRY address for later relocation.
427 JTI->addConstantPoolEntryAddr(CPI, MCE.getCurrentPCValue());
428
429 // Emit constpool island entry. In most cases, the actual values will be
430 // resolved and relocated after code emission.
431 if (MCPE.isMachineConstantPoolEntry()) {
432 ARMConstantPoolValue *ACPV =
433 static_cast<ARMConstantPoolValue*>(MCPE.Val.MachineCPVal);
434
Chris Lattner705e07f2009-08-23 03:41:05 +0000435 DEBUG(errs() << " ** ARM constant pool #" << CPI << " @ "
436 << (void*)MCE.getCurrentPCValue() << " " << *ACPV << '\n');
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000437
Bob Wilson28989a82009-11-02 16:59:06 +0000438 assert(ACPV->isGlobalValue() && "unsupported constant pool value");
Dan Gohman46510a72010-04-15 01:51:59 +0000439 const GlobalValue *GV = ACPV->getGV();
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000440 if (GV) {
Evan Cheng08669742009-09-10 01:23:53 +0000441 Reloc::Model RelocM = TM.getRelocationModel();
Evan Chenge4e4ed32009-08-28 23:18:09 +0000442 emitGlobalAddress(GV, ARM::reloc_arm_machine_cp_entry,
Evan Cheng08669742009-09-10 01:23:53 +0000443 isa<Function>(GV),
444 Subtarget->GVIsIndirectSymbol(GV, RelocM),
445 (intptr_t)ACPV);
Evan Cheng25e04782008-11-04 00:50:32 +0000446 } else {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000447 emitExternalSymbolAddress(ACPV->getSymbol(), ARM::reloc_arm_absolute);
448 }
Evan Cheng83b5cf02008-11-05 23:22:34 +0000449 emitWordLE(0);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000450 } else {
Dan Gohman46510a72010-04-15 01:51:59 +0000451 const Constant *CV = MCPE.Val.ConstVal;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000452
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000453 DEBUG({
454 errs() << " ** Constant pool #" << CPI << " @ "
455 << (void*)MCE.getCurrentPCValue() << " ";
456 if (const Function *F = dyn_cast<Function>(CV))
457 errs() << F->getName();
458 else
459 errs() << *CV;
460 errs() << '\n';
461 });
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000462
Dan Gohman46510a72010-04-15 01:51:59 +0000463 if (const GlobalValue *GV = dyn_cast<GlobalValue>(CV)) {
Evan Cheng08669742009-09-10 01:23:53 +0000464 emitGlobalAddress(GV, ARM::reloc_arm_absolute, isa<Function>(GV), false);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000465 emitWordLE(0);
Evan Chengcb5201f2008-11-11 22:19:31 +0000466 } else if (const ConstantInt *CI = dyn_cast<ConstantInt>(CV)) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000467 uint32_t Val = *(uint32_t*)CI->getValue().getRawData();
Evan Cheng83b5cf02008-11-05 23:22:34 +0000468 emitWordLE(Val);
Evan Chengcb5201f2008-11-11 22:19:31 +0000469 } else if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CV)) {
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000470 if (CFP->getType()->isFloatTy())
Evan Chengcb5201f2008-11-11 22:19:31 +0000471 emitWordLE(CFP->getValueAPF().bitcastToAPInt().getZExtValue());
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000472 else if (CFP->getType()->isDoubleTy())
Evan Chengcb5201f2008-11-11 22:19:31 +0000473 emitDWordLE(CFP->getValueAPF().bitcastToAPInt().getZExtValue());
474 else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000475 llvm_unreachable("Unable to handle this constantpool entry!");
Evan Chengcb5201f2008-11-11 22:19:31 +0000476 }
477 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000478 llvm_unreachable("Unable to handle this constantpool entry!");
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000479 }
480 }
481}
482
Zonr Changf86399b2010-05-25 08:42:45 +0000483void ARMCodeEmitter::emitMOVi32immInstruction(const MachineInstr &MI) {
484 const MachineOperand &MO0 = MI.getOperand(0);
485 const MachineOperand &MO1 = MI.getOperand(1);
486
487 // Emit the 'movw' instruction.
488 unsigned Binary = 0x30 << 20; // mov: Insts{27-20} = 0b00110000
489
490 unsigned Lo16 = getMovi32Value(MI, MO1, ARM::reloc_arm_movw) & 0xFFFF;
491
492 // Set the conditional execution predicate.
493 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
494
495 // Encode Rd.
496 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
497
498 // Encode imm16 as imm4:imm12
499 Binary |= Lo16 & 0xFFF; // Insts{11-0} = imm12
500 Binary |= ((Lo16 >> 12) & 0xF) << 16; // Insts{19-16} = imm4
501 emitWordLE(Binary);
502
503 unsigned Hi16 = getMovi32Value(MI, MO1, ARM::reloc_arm_movt) >> 16;
504 // Emit the 'movt' instruction.
505 Binary = 0x34 << 20; // movt: Insts{27-20} = 0b00110100
506
507 // Set the conditional execution predicate.
508 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
509
510 // Encode Rd.
511 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
512
513 // Encode imm16 as imm4:imm1, same as movw above.
514 Binary |= Hi16 & 0xFFF;
515 Binary |= ((Hi16 >> 12) & 0xF) << 16;
516 emitWordLE(Binary);
517}
518
Chris Lattner33fabd72010-02-02 21:48:51 +0000519void ARMCodeEmitter::emitMOVi2piecesInstruction(const MachineInstr &MI) {
Evan Cheng90922132008-11-06 02:25:39 +0000520 const MachineOperand &MO0 = MI.getOperand(0);
521 const MachineOperand &MO1 = MI.getOperand(1);
Bob Wilson5265a122010-03-11 00:46:22 +0000522 assert(MO1.isImm() && ARM_AM::isSOImmTwoPartVal(MO1.getImm()) &&
523 "Not a valid so_imm value!");
Evan Cheng90922132008-11-06 02:25:39 +0000524 unsigned V1 = ARM_AM::getSOImmTwoPartFirst(MO1.getImm());
525 unsigned V2 = ARM_AM::getSOImmTwoPartSecond(MO1.getImm());
526
527 // Emit the 'mov' instruction.
528 unsigned Binary = 0xd << 21; // mov: Insts{24-21} = 0b1101
529
530 // Set the conditional execution predicate.
Evan Cheng97f48c32008-11-06 22:15:19 +0000531 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng90922132008-11-06 02:25:39 +0000532
533 // Encode Rd.
534 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
535
536 // Encode so_imm.
537 // Set bit I(25) to identify this is the immediate form of <shifter_op>
538 Binary |= 1 << ARMII::I_BitShift;
Evan Chenge7cbe412009-07-08 21:03:57 +0000539 Binary |= getMachineSoImmOpValue(V1);
Evan Cheng90922132008-11-06 02:25:39 +0000540 emitWordLE(Binary);
541
542 // Now the 'orr' instruction.
543 Binary = 0xc << 21; // orr: Insts{24-21} = 0b1100
544
545 // Set the conditional execution predicate.
Evan Cheng97f48c32008-11-06 22:15:19 +0000546 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng90922132008-11-06 02:25:39 +0000547
548 // Encode Rd.
549 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
550
551 // Encode Rn.
552 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRnShift;
553
554 // Encode so_imm.
555 // Set bit I(25) to identify this is the immediate form of <shifter_op>
556 Binary |= 1 << ARMII::I_BitShift;
Evan Chenge7cbe412009-07-08 21:03:57 +0000557 Binary |= getMachineSoImmOpValue(V2);
Evan Cheng90922132008-11-06 02:25:39 +0000558 emitWordLE(Binary);
559}
560
Chris Lattner33fabd72010-02-02 21:48:51 +0000561void ARMCodeEmitter::emitLEApcrelJTInstruction(const MachineInstr &MI) {
Evan Cheng4df60f52008-11-07 09:06:08 +0000562 // It's basically add r, pc, (LJTI - $+8)
Jim Grosbach764ab522009-08-11 15:33:49 +0000563
Evan Cheng4df60f52008-11-07 09:06:08 +0000564 const TargetInstrDesc &TID = MI.getDesc();
565
566 // Emit the 'add' instruction.
567 unsigned Binary = 0x4 << 21; // add: Insts{24-31} = 0b0100
568
569 // Set the conditional execution predicate
570 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
571
572 // Encode S bit if MI modifies CPSR.
573 Binary |= getAddrModeSBit(MI, TID);
574
575 // Encode Rd.
576 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
577
578 // Encode Rn which is PC.
579 Binary |= ARMRegisterInfo::getRegisterNumbering(ARM::PC) << ARMII::RegRnShift;
580
581 // Encode the displacement.
Evan Cheng4df60f52008-11-07 09:06:08 +0000582 Binary |= 1 << ARMII::I_BitShift;
583 emitJumpTableAddress(MI.getOperand(1).getIndex(), ARM::reloc_arm_jt_base);
584
585 emitWordLE(Binary);
586}
587
Chris Lattner33fabd72010-02-02 21:48:51 +0000588void ARMCodeEmitter::emitPseudoMoveInstruction(const MachineInstr &MI) {
Evan Chenga9562552008-11-14 20:09:11 +0000589 unsigned Opcode = MI.getDesc().Opcode;
590
591 // Part of binary is determined by TableGn.
592 unsigned Binary = getBinaryCodeForInstr(MI);
593
594 // Set the conditional execution predicate
595 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
596
597 // Encode S bit if MI modifies CPSR.
598 if (Opcode == ARM::MOVsrl_flag || Opcode == ARM::MOVsra_flag)
599 Binary |= 1 << ARMII::S_BitShift;
600
601 // Encode register def if there is one.
602 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
603
604 // Encode the shift operation.
605 switch (Opcode) {
606 default: break;
607 case ARM::MOVrx:
608 // rrx
609 Binary |= 0x6 << 4;
610 break;
611 case ARM::MOVsrl_flag:
612 // lsr #1
613 Binary |= (0x2 << 4) | (1 << 7);
614 break;
615 case ARM::MOVsra_flag:
616 // asr #1
617 Binary |= (0x4 << 4) | (1 << 7);
618 break;
619 }
620
621 // Encode register Rm.
622 Binary |= getMachineOpValue(MI, 1);
623
624 emitWordLE(Binary);
625}
626
Chris Lattner33fabd72010-02-02 21:48:51 +0000627void ARMCodeEmitter::addPCLabel(unsigned LabelID) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000628 DEBUG(errs() << " ** LPC" << LabelID << " @ "
629 << (void*)MCE.getCurrentPCValue() << '\n');
Evan Cheng83b5cf02008-11-05 23:22:34 +0000630 JTI->addPCLabelAddr(LabelID, MCE.getCurrentPCValue());
631}
632
Chris Lattner33fabd72010-02-02 21:48:51 +0000633void ARMCodeEmitter::emitPseudoInstruction(const MachineInstr &MI) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000634 unsigned Opcode = MI.getDesc().Opcode;
635 switch (Opcode) {
636 default:
Evan Cheng5adb66a2009-09-28 09:14:39 +0000637 llvm_unreachable("ARMCodeEmitter::emitPseudoInstruction");
Chris Lattner518bb532010-02-09 19:54:29 +0000638 case TargetOpcode::INLINEASM: {
Evan Chenge3066ab2008-11-19 23:21:33 +0000639 // We allow inline assembler nodes with empty bodies - they can
640 // implicitly define registers, which is ok for JIT.
641 if (MI.getOperand(0).getSymbolName()[0]) {
Chris Lattner75361b62010-04-07 22:58:41 +0000642 report_fatal_error("JIT does not support inline asm!");
Evan Chenge3066ab2008-11-19 23:21:33 +0000643 }
Evan Chengffa6d962008-11-13 23:36:57 +0000644 break;
645 }
Chris Lattner518bb532010-02-09 19:54:29 +0000646 case TargetOpcode::DBG_LABEL:
Chris Lattner7561d482010-03-14 02:33:54 +0000647 case TargetOpcode::EH_LABEL:
648 MCE.emitLabel(MI.getOperand(0).getMCSymbol());
649 break;
Chris Lattner518bb532010-02-09 19:54:29 +0000650 case TargetOpcode::IMPLICIT_DEF:
651 case TargetOpcode::KILL:
Evan Chengffa6d962008-11-13 23:36:57 +0000652 // Do nothing.
653 break;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000654 case ARM::CONSTPOOL_ENTRY:
655 emitConstPoolInstruction(MI);
656 break;
657 case ARM::PICADD: {
Evan Cheng25e04782008-11-04 00:50:32 +0000658 // Remember of the address of the PC label for relocation later.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000659 addPCLabel(MI.getOperand(2).getImm());
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000660 // PICADD is just an add instruction that implicitly read pc.
Evan Cheng437c1732008-11-07 22:30:53 +0000661 emitDataProcessingInstruction(MI, 0, ARM::PC);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000662 break;
663 }
664 case ARM::PICLDR:
665 case ARM::PICLDRB:
666 case ARM::PICSTR:
667 case ARM::PICSTRB: {
668 // Remember of the address of the PC label for relocation later.
669 addPCLabel(MI.getOperand(2).getImm());
670 // These are just load / store instructions that implicitly read pc.
Evan Cheng4df60f52008-11-07 09:06:08 +0000671 emitLoadStoreInstruction(MI, 0, ARM::PC);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000672 break;
673 }
674 case ARM::PICLDRH:
675 case ARM::PICLDRSH:
676 case ARM::PICLDRSB:
677 case ARM::PICSTRH: {
678 // Remember of the address of the PC label for relocation later.
679 addPCLabel(MI.getOperand(2).getImm());
680 // These are just load / store instructions that implicitly read pc.
681 emitMiscLoadStoreInstruction(MI, ARM::PC);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000682 break;
683 }
Zonr Changf86399b2010-05-25 08:42:45 +0000684
685 case ARM::MOVi32imm:
686 emitMOVi32immInstruction(MI);
687 break;
688
Evan Cheng90922132008-11-06 02:25:39 +0000689 case ARM::MOVi2pieces:
690 // Two instructions to materialize a constant.
691 emitMOVi2piecesInstruction(MI);
692 break;
Evan Cheng4df60f52008-11-07 09:06:08 +0000693 case ARM::LEApcrelJT:
694 // Materialize jumptable address.
695 emitLEApcrelJTInstruction(MI);
696 break;
Evan Chenga9562552008-11-14 20:09:11 +0000697 case ARM::MOVrx:
698 case ARM::MOVsrl_flag:
699 case ARM::MOVsra_flag:
700 emitPseudoMoveInstruction(MI);
701 break;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000702 }
703}
704
Bob Wilson87949d42010-03-17 21:16:45 +0000705unsigned ARMCodeEmitter::getMachineSoRegOpValue(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +0000706 const TargetInstrDesc &TID,
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000707 const MachineOperand &MO,
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000708 unsigned OpIdx) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000709 unsigned Binary = getMachineOpValue(MI, MO);
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000710
711 const MachineOperand &MO1 = MI.getOperand(OpIdx + 1);
712 const MachineOperand &MO2 = MI.getOperand(OpIdx + 2);
713 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(MO2.getImm());
714
715 // Encode the shift opcode.
716 unsigned SBits = 0;
717 unsigned Rs = MO1.getReg();
718 if (Rs) {
719 // Set shift operand (bit[7:4]).
720 // LSL - 0001
721 // LSR - 0011
722 // ASR - 0101
723 // ROR - 0111
724 // RRX - 0110 and bit[11:8] clear.
725 switch (SOpc) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000726 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000727 case ARM_AM::lsl: SBits = 0x1; break;
728 case ARM_AM::lsr: SBits = 0x3; break;
729 case ARM_AM::asr: SBits = 0x5; break;
730 case ARM_AM::ror: SBits = 0x7; break;
731 case ARM_AM::rrx: SBits = 0x6; break;
732 }
733 } else {
734 // Set shift operand (bit[6:4]).
735 // LSL - 000
736 // LSR - 010
737 // ASR - 100
738 // ROR - 110
739 switch (SOpc) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000740 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000741 case ARM_AM::lsl: SBits = 0x0; break;
742 case ARM_AM::lsr: SBits = 0x2; break;
743 case ARM_AM::asr: SBits = 0x4; break;
744 case ARM_AM::ror: SBits = 0x6; break;
745 }
746 }
747 Binary |= SBits << 4;
748 if (SOpc == ARM_AM::rrx)
749 return Binary;
750
751 // Encode the shift operation Rs or shift_imm (except rrx).
752 if (Rs) {
753 // Encode Rs bit[11:8].
754 assert(ARM_AM::getSORegOffset(MO2.getImm()) == 0);
755 return Binary |
756 (ARMRegisterInfo::getRegisterNumbering(Rs) << ARMII::RegRsShift);
757 }
758
759 // Encode shift_imm bit[11:7].
760 return Binary | ARM_AM::getSORegOffset(MO2.getImm()) << 7;
761}
762
Chris Lattner33fabd72010-02-02 21:48:51 +0000763unsigned ARMCodeEmitter::getMachineSoImmOpValue(unsigned SoImm) {
Evan Chenge7cbe412009-07-08 21:03:57 +0000764 int SoImmVal = ARM_AM::getSOImmVal(SoImm);
765 assert(SoImmVal != -1 && "Not a valid so_imm value!");
766
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000767 // Encode rotate_imm.
Evan Chenge7cbe412009-07-08 21:03:57 +0000768 unsigned Binary = (ARM_AM::getSOImmValRot((unsigned)SoImmVal) >> 1)
Evan Cheng97f48c32008-11-06 22:15:19 +0000769 << ARMII::SoRotImmShift;
770
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000771 // Encode immed_8.
Evan Chenge7cbe412009-07-08 21:03:57 +0000772 Binary |= ARM_AM::getSOImmValImm((unsigned)SoImmVal);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000773 return Binary;
774}
775
Chris Lattner33fabd72010-02-02 21:48:51 +0000776unsigned ARMCodeEmitter::getAddrModeSBit(const MachineInstr &MI,
Bob Wilson87949d42010-03-17 21:16:45 +0000777 const TargetInstrDesc &TID) const {
Evan Cheng97c573d2008-11-20 02:25:51 +0000778 for (unsigned i = MI.getNumOperands(), e = TID.getNumOperands(); i != e; --i){
Evan Cheng49a9f292008-09-12 22:45:55 +0000779 const MachineOperand &MO = MI.getOperand(i-1);
Dan Gohmand735b802008-10-03 15:45:36 +0000780 if (MO.isReg() && MO.isDef() && MO.getReg() == ARM::CPSR)
Evan Cheng49a9f292008-09-12 22:45:55 +0000781 return 1 << ARMII::S_BitShift;
782 }
783 return 0;
784}
785
Bob Wilson87949d42010-03-17 21:16:45 +0000786void ARMCodeEmitter::emitDataProcessingInstruction(const MachineInstr &MI,
Evan Cheng437c1732008-11-07 22:30:53 +0000787 unsigned ImplicitRd,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000788 unsigned ImplicitRn) {
Evan Chengedda31c2008-11-05 18:35:52 +0000789 const TargetInstrDesc &TID = MI.getDesc();
Evan Chengedda31c2008-11-05 18:35:52 +0000790
791 // Part of binary is determined by TableGn.
792 unsigned Binary = getBinaryCodeForInstr(MI);
793
Jim Grosbach33412622008-10-07 19:05:35 +0000794 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +0000795 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000796
Evan Cheng49a9f292008-09-12 22:45:55 +0000797 // Encode S bit if MI modifies CPSR.
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000798 Binary |= getAddrModeSBit(MI, TID);
Evan Cheng49a9f292008-09-12 22:45:55 +0000799
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000800 // Encode register def if there is one.
Evan Cheng49a9f292008-09-12 22:45:55 +0000801 unsigned NumDefs = TID.getNumDefs();
Evan Chenga964b7d2008-09-12 23:15:39 +0000802 unsigned OpIdx = 0;
Evan Cheng437c1732008-11-07 22:30:53 +0000803 if (NumDefs)
804 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
805 else if (ImplicitRd)
806 // Special handling for implicit use (e.g. PC).
807 Binary |= (ARMRegisterInfo::getRegisterNumbering(ImplicitRd)
808 << ARMII::RegRdShift);
Evan Cheng7602e112008-09-02 06:52:38 +0000809
Zonr Changf86399b2010-05-25 08:42:45 +0000810 if (TID.Opcode == ARM::MOVi16) {
811 // Get immediate from MI.
812 unsigned Lo16 = getMovi32Value(MI, MI.getOperand(OpIdx),
813 ARM::reloc_arm_movw);
814 // Encode imm which is the same as in emitMOVi32immInstruction().
815 Binary |= Lo16 & 0xFFF;
816 Binary |= ((Lo16 >> 12) & 0xF) << 16;
817 emitWordLE(Binary);
818 return;
819 } else if(TID.Opcode == ARM::MOVTi16) {
820 unsigned Hi16 = (getMovi32Value(MI, MI.getOperand(OpIdx),
821 ARM::reloc_arm_movt) >> 16);
822 Binary |= Hi16 & 0xFFF;
823 Binary |= ((Hi16 >> 12) & 0xF) << 16;
824 emitWordLE(Binary);
825 return;
Shih-wei Liao9f3b6a32010-05-26 04:46:50 +0000826 } else if ((TID.Opcode == ARM::BFC) || (TID.Opcode == ARM::BFI)) {
Shih-wei Liao6d37a292010-05-26 00:25:05 +0000827 uint32_t v = ~MI.getOperand(2).getImm();
828 int32_t lsb = CountTrailingZeros_32(v);
829 int32_t msb = (32 - CountLeadingZeros_32(v)) - 1;
Shih-wei Liao45469f32010-05-26 03:21:39 +0000830 // Instr{20-16} = msb, Instr{11-7} = lsb
Shih-wei Liao6d37a292010-05-26 00:25:05 +0000831 Binary |= (msb & 0x1F) << 16;
832 Binary |= (lsb & 0x1F) << 7;
833 emitWordLE(Binary);
834 return;
Shih-wei Liao45469f32010-05-26 03:21:39 +0000835 } else if ((TID.Opcode == ARM::UBFX) || (TID.Opcode == ARM::SBFX)) {
836 // Encode Rn in Instr{0-3}
837 Binary |= getMachineOpValue(MI, OpIdx++);
838
839 uint32_t lsb = MI.getOperand(OpIdx++).getImm();
840 uint32_t widthm1 = MI.getOperand(OpIdx++).getImm() - 1;
841
842 // Instr{20-16} = widthm1, Instr{11-7} = lsb
843 Binary |= (widthm1 & 0x1F) << 16;
844 Binary |= (lsb & 0x1F) << 7;
845 emitWordLE(Binary);
846 return;
Zonr Changf86399b2010-05-25 08:42:45 +0000847 }
848
Evan Chengd87293c2008-11-06 08:47:38 +0000849 // If this is a two-address operand, skip it. e.g. MOVCCr operand 1.
850 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
851 ++OpIdx;
852
Jim Grosbachefd30ba2008-10-01 18:16:49 +0000853 // Encode first non-shifter register operand if there is one.
Evan Chengedda31c2008-11-05 18:35:52 +0000854 bool isUnary = TID.TSFlags & ARMII::UnaryDP;
855 if (!isUnary) {
Evan Cheng83b5cf02008-11-05 23:22:34 +0000856 if (ImplicitRn)
857 // Special handling for implicit use (e.g. PC).
858 Binary |= (ARMRegisterInfo::getRegisterNumbering(ImplicitRn)
Evan Chengedda31c2008-11-05 18:35:52 +0000859 << ARMII::RegRnShift);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000860 else {
861 Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRnShift;
862 ++OpIdx;
863 }
Evan Cheng7602e112008-09-02 06:52:38 +0000864 }
865
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000866 // Encode shifter operand.
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000867 const MachineOperand &MO = MI.getOperand(OpIdx);
Evan Chengedda31c2008-11-05 18:35:52 +0000868 if ((TID.TSFlags & ARMII::FormMask) == ARMII::DPSoRegFrm) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000869 // Encode SoReg.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000870 emitWordLE(Binary | getMachineSoRegOpValue(MI, TID, MO, OpIdx));
Evan Chengedda31c2008-11-05 18:35:52 +0000871 return;
872 }
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000873
Evan Chengedda31c2008-11-05 18:35:52 +0000874 if (MO.isReg()) {
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000875 // Encode register Rm.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000876 emitWordLE(Binary | ARMRegisterInfo::getRegisterNumbering(MO.getReg()));
Evan Chengedda31c2008-11-05 18:35:52 +0000877 return;
878 }
Evan Cheng7602e112008-09-02 06:52:38 +0000879
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000880 // Encode so_imm.
Evan Chenge7cbe412009-07-08 21:03:57 +0000881 Binary |= getMachineSoImmOpValue((unsigned)MO.getImm());
Evan Chengedda31c2008-11-05 18:35:52 +0000882
Evan Cheng83b5cf02008-11-05 23:22:34 +0000883 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +0000884}
885
Bob Wilson87949d42010-03-17 21:16:45 +0000886void ARMCodeEmitter::emitLoadStoreInstruction(const MachineInstr &MI,
Evan Cheng4df60f52008-11-07 09:06:08 +0000887 unsigned ImplicitRd,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000888 unsigned ImplicitRn) {
Evan Cheng05c356e2008-11-08 01:44:13 +0000889 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng148cad82008-11-13 07:34:59 +0000890 unsigned Form = TID.TSFlags & ARMII::FormMask;
891 bool IsPrePost = (TID.TSFlags & ARMII::IndexModeMask) != 0;
Evan Cheng05c356e2008-11-08 01:44:13 +0000892
Evan Chengedda31c2008-11-05 18:35:52 +0000893 // Part of binary is determined by TableGn.
894 unsigned Binary = getBinaryCodeForInstr(MI);
895
Jim Grosbach33412622008-10-07 19:05:35 +0000896 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +0000897 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng057d0c32008-09-18 07:28:19 +0000898
Evan Cheng4df60f52008-11-07 09:06:08 +0000899 unsigned OpIdx = 0;
Evan Cheng148cad82008-11-13 07:34:59 +0000900
901 // Operand 0 of a pre- and post-indexed store is the address base
902 // writeback. Skip it.
903 bool Skipped = false;
904 if (IsPrePost && Form == ARMII::StFrm) {
905 ++OpIdx;
906 Skipped = true;
907 }
908
909 // Set first operand
Evan Cheng4df60f52008-11-07 09:06:08 +0000910 if (ImplicitRd)
911 // Special handling for implicit use (e.g. PC).
912 Binary |= (ARMRegisterInfo::getRegisterNumbering(ImplicitRd)
913 << ARMII::RegRdShift);
914 else
915 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
Evan Cheng7602e112008-09-02 06:52:38 +0000916
917 // Set second operand
Evan Cheng83b5cf02008-11-05 23:22:34 +0000918 if (ImplicitRn)
919 // Special handling for implicit use (e.g. PC).
920 Binary |= (ARMRegisterInfo::getRegisterNumbering(ImplicitRn)
921 << ARMII::RegRnShift);
Evan Cheng4df60f52008-11-07 09:06:08 +0000922 else
923 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Cheng7602e112008-09-02 06:52:38 +0000924
Evan Cheng05c356e2008-11-08 01:44:13 +0000925 // If this is a two-address operand, skip it. e.g. LDR_PRE.
Evan Cheng148cad82008-11-13 07:34:59 +0000926 if (!Skipped && TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
Evan Cheng05c356e2008-11-08 01:44:13 +0000927 ++OpIdx;
928
Evan Cheng83b5cf02008-11-05 23:22:34 +0000929 const MachineOperand &MO2 = MI.getOperand(OpIdx);
Evan Chengd87293c2008-11-06 08:47:38 +0000930 unsigned AM2Opc = (ImplicitRn == ARM::PC)
Evan Cheng83b5cf02008-11-05 23:22:34 +0000931 ? 0 : MI.getOperand(OpIdx+1).getImm();
Evan Cheng7602e112008-09-02 06:52:38 +0000932
Evan Chenge7de7e32008-09-13 01:44:01 +0000933 // Set bit U(23) according to sign of immed value (positive or negative).
Evan Cheng83b5cf02008-11-05 23:22:34 +0000934 Binary |= ((ARM_AM::getAM2Op(AM2Opc) == ARM_AM::add ? 1 : 0) <<
Evan Chenge7de7e32008-09-13 01:44:01 +0000935 ARMII::U_BitShift);
Evan Cheng7602e112008-09-02 06:52:38 +0000936 if (!MO2.getReg()) { // is immediate
Evan Cheng83b5cf02008-11-05 23:22:34 +0000937 if (ARM_AM::getAM2Offset(AM2Opc))
Evan Cheng7602e112008-09-02 06:52:38 +0000938 // Set the value of offset_12 field
Evan Cheng83b5cf02008-11-05 23:22:34 +0000939 Binary |= ARM_AM::getAM2Offset(AM2Opc);
940 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +0000941 return;
Evan Cheng7602e112008-09-02 06:52:38 +0000942 }
943
944 // Set bit I(25), because this is not in immediate enconding.
945 Binary |= 1 << ARMII::I_BitShift;
946 assert(TargetRegisterInfo::isPhysicalRegister(MO2.getReg()));
947 // Set bit[3:0] to the corresponding Rm register
948 Binary |= ARMRegisterInfo::getRegisterNumbering(MO2.getReg());
949
Evan Cheng70632912008-11-12 07:34:37 +0000950 // If this instr is in scaled register offset/index instruction, set
Evan Cheng7602e112008-09-02 06:52:38 +0000951 // shift_immed(bit[11:7]) and shift(bit[6:5]) fields.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000952 if (unsigned ShImm = ARM_AM::getAM2Offset(AM2Opc)) {
Evan Cheng70632912008-11-12 07:34:37 +0000953 Binary |= getShiftOp(AM2Opc) << ARMII::ShiftImmShift; // shift
954 Binary |= ShImm << ARMII::ShiftShift; // shift_immed
Evan Cheng7602e112008-09-02 06:52:38 +0000955 }
956
Evan Cheng83b5cf02008-11-05 23:22:34 +0000957 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +0000958}
959
Chris Lattner33fabd72010-02-02 21:48:51 +0000960void ARMCodeEmitter::emitMiscLoadStoreInstruction(const MachineInstr &MI,
Bob Wilson87949d42010-03-17 21:16:45 +0000961 unsigned ImplicitRn) {
Evan Cheng05c356e2008-11-08 01:44:13 +0000962 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng148cad82008-11-13 07:34:59 +0000963 unsigned Form = TID.TSFlags & ARMII::FormMask;
964 bool IsPrePost = (TID.TSFlags & ARMII::IndexModeMask) != 0;
Evan Cheng05c356e2008-11-08 01:44:13 +0000965
Evan Chengedda31c2008-11-05 18:35:52 +0000966 // Part of binary is determined by TableGn.
967 unsigned Binary = getBinaryCodeForInstr(MI);
968
Jim Grosbach33412622008-10-07 19:05:35 +0000969 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +0000970 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng057d0c32008-09-18 07:28:19 +0000971
Evan Cheng148cad82008-11-13 07:34:59 +0000972 unsigned OpIdx = 0;
973
974 // Operand 0 of a pre- and post-indexed store is the address base
975 // writeback. Skip it.
976 bool Skipped = false;
977 if (IsPrePost && Form == ARMII::StMiscFrm) {
978 ++OpIdx;
979 Skipped = true;
980 }
981
Evan Cheng7602e112008-09-02 06:52:38 +0000982 // Set first operand
Evan Cheng148cad82008-11-13 07:34:59 +0000983 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
Evan Cheng7602e112008-09-02 06:52:38 +0000984
Evan Cheng358dec52009-06-15 08:28:29 +0000985 // Skip LDRD and STRD's second operand.
986 if (TID.Opcode == ARM::LDRD || TID.Opcode == ARM::STRD)
987 ++OpIdx;
988
Evan Cheng7602e112008-09-02 06:52:38 +0000989 // Set second operand
Evan Cheng83b5cf02008-11-05 23:22:34 +0000990 if (ImplicitRn)
991 // Special handling for implicit use (e.g. PC).
992 Binary |= (ARMRegisterInfo::getRegisterNumbering(ImplicitRn)
993 << ARMII::RegRnShift);
Evan Cheng4df60f52008-11-07 09:06:08 +0000994 else
995 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Cheng7602e112008-09-02 06:52:38 +0000996
Evan Cheng05c356e2008-11-08 01:44:13 +0000997 // If this is a two-address operand, skip it. e.g. LDRH_POST.
Evan Cheng148cad82008-11-13 07:34:59 +0000998 if (!Skipped && TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
Evan Cheng05c356e2008-11-08 01:44:13 +0000999 ++OpIdx;
1000
Evan Cheng83b5cf02008-11-05 23:22:34 +00001001 const MachineOperand &MO2 = MI.getOperand(OpIdx);
Evan Chengd87293c2008-11-06 08:47:38 +00001002 unsigned AM3Opc = (ImplicitRn == ARM::PC)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001003 ? 0 : MI.getOperand(OpIdx+1).getImm();
Evan Cheng7602e112008-09-02 06:52:38 +00001004
Evan Chenge7de7e32008-09-13 01:44:01 +00001005 // Set bit U(23) according to sign of immed value (positive or negative)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001006 Binary |= ((ARM_AM::getAM3Op(AM3Opc) == ARM_AM::add ? 1 : 0) <<
Evan Cheng7602e112008-09-02 06:52:38 +00001007 ARMII::U_BitShift);
1008
1009 // If this instr is in register offset/index encoding, set bit[3:0]
1010 // to the corresponding Rm register.
1011 if (MO2.getReg()) {
1012 Binary |= ARMRegisterInfo::getRegisterNumbering(MO2.getReg());
Evan Cheng83b5cf02008-11-05 23:22:34 +00001013 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001014 return;
Evan Cheng7602e112008-09-02 06:52:38 +00001015 }
1016
Evan Chengd87293c2008-11-06 08:47:38 +00001017 // This instr is in immediate offset/index encoding, set bit 22 to 1.
Evan Cheng97f48c32008-11-06 22:15:19 +00001018 Binary |= 1 << ARMII::AM3_I_BitShift;
Evan Cheng83b5cf02008-11-05 23:22:34 +00001019 if (unsigned ImmOffs = ARM_AM::getAM3Offset(AM3Opc)) {
Evan Cheng7602e112008-09-02 06:52:38 +00001020 // Set operands
Evan Cheng70632912008-11-12 07:34:37 +00001021 Binary |= (ImmOffs >> 4) << ARMII::ImmHiShift; // immedH
1022 Binary |= (ImmOffs & 0xF); // immedL
Evan Cheng7602e112008-09-02 06:52:38 +00001023 }
1024
Evan Cheng83b5cf02008-11-05 23:22:34 +00001025 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001026}
1027
Evan Chengcd8e66a2008-11-11 21:48:44 +00001028static unsigned getAddrModeUPBits(unsigned Mode) {
1029 unsigned Binary = 0;
Evan Cheng7602e112008-09-02 06:52:38 +00001030
1031 // Set addressing mode by modifying bits U(23) and P(24)
1032 // IA - Increment after - bit U = 1 and bit P = 0
1033 // IB - Increment before - bit U = 1 and bit P = 1
1034 // DA - Decrement after - bit U = 0 and bit P = 0
1035 // DB - Decrement before - bit U = 0 and bit P = 1
Evan Cheng7602e112008-09-02 06:52:38 +00001036 switch (Mode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001037 default: llvm_unreachable("Unknown addressing sub-mode!");
Evan Cheng10bf7342009-09-09 23:55:03 +00001038 case ARM_AM::da: break;
Evan Cheng97f48c32008-11-06 22:15:19 +00001039 case ARM_AM::db: Binary |= 0x1 << ARMII::P_BitShift; break;
1040 case ARM_AM::ia: Binary |= 0x1 << ARMII::U_BitShift; break;
1041 case ARM_AM::ib: Binary |= 0x3 << ARMII::U_BitShift; break;
Evan Cheng7602e112008-09-02 06:52:38 +00001042 }
1043
Evan Chengcd8e66a2008-11-11 21:48:44 +00001044 return Binary;
1045}
1046
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001047void ARMCodeEmitter::emitLoadStoreMultipleInstruction(const MachineInstr &MI) {
1048 const TargetInstrDesc &TID = MI.getDesc();
1049 bool IsUpdating = (TID.TSFlags & ARMII::IndexModeMask) != 0;
1050
Evan Chengcd8e66a2008-11-11 21:48:44 +00001051 // Part of binary is determined by TableGn.
1052 unsigned Binary = getBinaryCodeForInstr(MI);
1053
1054 // Set the conditional execution predicate
1055 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1056
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001057 // Skip operand 0 of an instruction with base register update.
1058 unsigned OpIdx = 0;
1059 if (IsUpdating)
1060 ++OpIdx;
1061
Evan Chengcd8e66a2008-11-11 21:48:44 +00001062 // Set base address operand
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001063 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001064
1065 // Set addressing mode by modifying bits U(23) and P(24)
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001066 const MachineOperand &MO = MI.getOperand(OpIdx++);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001067 Binary |= getAddrModeUPBits(ARM_AM::getAM4SubMode(MO.getImm()));
1068
Evan Cheng7602e112008-09-02 06:52:38 +00001069 // Set bit W(21)
Bob Wilsonab346052010-03-16 17:46:45 +00001070 if (IsUpdating)
Evan Cheng97f48c32008-11-06 22:15:19 +00001071 Binary |= 0x1 << ARMII::W_BitShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001072
1073 // Set registers
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001074 for (unsigned i = OpIdx+2, e = MI.getNumOperands(); i != e; ++i) {
Evan Cheng7602e112008-09-02 06:52:38 +00001075 const MachineOperand &MO = MI.getOperand(i);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001076 if (!MO.isReg() || MO.isImplicit())
1077 break;
Evan Cheng7602e112008-09-02 06:52:38 +00001078 unsigned RegNum = ARMRegisterInfo::getRegisterNumbering(MO.getReg());
1079 assert(TargetRegisterInfo::isPhysicalRegister(MO.getReg()) &&
1080 RegNum < 16);
1081 Binary |= 0x1 << RegNum;
1082 }
1083
Evan Cheng83b5cf02008-11-05 23:22:34 +00001084 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001085}
1086
Chris Lattner33fabd72010-02-02 21:48:51 +00001087void ARMCodeEmitter::emitMulFrmInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001088 const TargetInstrDesc &TID = MI.getDesc();
1089
1090 // Part of binary is determined by TableGn.
1091 unsigned Binary = getBinaryCodeForInstr(MI);
1092
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001093 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001094 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001095
1096 // Encode S bit if MI modifies CPSR.
1097 Binary |= getAddrModeSBit(MI, TID);
1098
1099 // 32x32->64bit operations have two destination registers. The number
1100 // of register definitions will tell us if that's what we're dealing with.
Evan Cheng97f48c32008-11-06 22:15:19 +00001101 unsigned OpIdx = 0;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001102 if (TID.getNumDefs() == 2)
1103 Binary |= getMachineOpValue (MI, OpIdx++) << ARMII::RegRdLoShift;
1104
1105 // Encode Rd
1106 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdHiShift;
1107
1108 // Encode Rm
1109 Binary |= getMachineOpValue(MI, OpIdx++);
1110
1111 // Encode Rs
1112 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRsShift;
1113
Evan Chengfbc9d412008-11-06 01:21:28 +00001114 // Many multiple instructions (e.g. MLA) have three src operands. Encode
1115 // it as Rn (for multiply, that's in the same offset as RdLo.
Evan Cheng97f48c32008-11-06 22:15:19 +00001116 if (TID.getNumOperands() > OpIdx &&
1117 !TID.OpInfo[OpIdx].isPredicate() &&
1118 !TID.OpInfo[OpIdx].isOptionalDef())
1119 Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRdLoShift;
1120
1121 emitWordLE(Binary);
1122}
1123
Chris Lattner33fabd72010-02-02 21:48:51 +00001124void ARMCodeEmitter::emitExtendInstruction(const MachineInstr &MI) {
Evan Cheng97f48c32008-11-06 22:15:19 +00001125 const TargetInstrDesc &TID = MI.getDesc();
1126
1127 // Part of binary is determined by TableGn.
1128 unsigned Binary = getBinaryCodeForInstr(MI);
1129
1130 // Set the conditional execution predicate
1131 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1132
1133 unsigned OpIdx = 0;
1134
1135 // Encode Rd
1136 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
1137
1138 const MachineOperand &MO1 = MI.getOperand(OpIdx++);
1139 const MachineOperand &MO2 = MI.getOperand(OpIdx);
1140 if (MO2.isReg()) {
1141 // Two register operand form.
1142 // Encode Rn.
1143 Binary |= getMachineOpValue(MI, MO1) << ARMII::RegRnShift;
1144
1145 // Encode Rm.
1146 Binary |= getMachineOpValue(MI, MO2);
1147 ++OpIdx;
1148 } else {
1149 Binary |= getMachineOpValue(MI, MO1);
1150 }
1151
1152 // Encode rot imm (0, 8, 16, or 24) if it has a rotate immediate operand.
1153 if (MI.getOperand(OpIdx).isImm() &&
1154 !TID.OpInfo[OpIdx].isPredicate() &&
1155 !TID.OpInfo[OpIdx].isOptionalDef())
1156 Binary |= (getMachineOpValue(MI, OpIdx) / 8) << ARMII::ExtRotImmShift;
Evan Chengfbc9d412008-11-06 01:21:28 +00001157
Evan Cheng83b5cf02008-11-05 23:22:34 +00001158 emitWordLE(Binary);
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001159}
1160
Chris Lattner33fabd72010-02-02 21:48:51 +00001161void ARMCodeEmitter::emitMiscArithInstruction(const MachineInstr &MI) {
Evan Cheng8b59db32008-11-07 01:41:35 +00001162 const TargetInstrDesc &TID = MI.getDesc();
1163
1164 // Part of binary is determined by TableGn.
1165 unsigned Binary = getBinaryCodeForInstr(MI);
1166
1167 // Set the conditional execution predicate
1168 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1169
1170 unsigned OpIdx = 0;
1171
1172 // Encode Rd
1173 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
1174
1175 const MachineOperand &MO = MI.getOperand(OpIdx++);
1176 if (OpIdx == TID.getNumOperands() ||
1177 TID.OpInfo[OpIdx].isPredicate() ||
1178 TID.OpInfo[OpIdx].isOptionalDef()) {
1179 // Encode Rm and it's done.
1180 Binary |= getMachineOpValue(MI, MO);
1181 emitWordLE(Binary);
1182 return;
1183 }
1184
1185 // Encode Rn.
1186 Binary |= getMachineOpValue(MI, MO) << ARMII::RegRnShift;
1187
1188 // Encode Rm.
1189 Binary |= getMachineOpValue(MI, OpIdx++);
1190
1191 // Encode shift_imm.
1192 unsigned ShiftAmt = MI.getOperand(OpIdx).getImm();
1193 assert(ShiftAmt < 32 && "shift_imm range is 0 to 31!");
1194 Binary |= ShiftAmt << ARMII::ShiftShift;
Jim Grosbach764ab522009-08-11 15:33:49 +00001195
Evan Cheng8b59db32008-11-07 01:41:35 +00001196 emitWordLE(Binary);
1197}
1198
Chris Lattner33fabd72010-02-02 21:48:51 +00001199void ARMCodeEmitter::emitBranchInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001200 const TargetInstrDesc &TID = MI.getDesc();
1201
Torok Edwindac237e2009-07-08 20:53:28 +00001202 if (TID.Opcode == ARM::TPsoft) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001203 llvm_unreachable("ARM::TPsoft FIXME"); // FIXME
Torok Edwindac237e2009-07-08 20:53:28 +00001204 }
Evan Cheng12c3a532008-11-06 17:48:05 +00001205
Evan Cheng7602e112008-09-02 06:52:38 +00001206 // Part of binary is determined by TableGn.
1207 unsigned Binary = getBinaryCodeForInstr(MI);
1208
Evan Chengedda31c2008-11-05 18:35:52 +00001209 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001210 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Chengedda31c2008-11-05 18:35:52 +00001211
1212 // Set signed_immed_24 field
1213 Binary |= getMachineOpValue(MI, 0);
1214
Evan Cheng83b5cf02008-11-05 23:22:34 +00001215 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001216}
1217
Chris Lattner33fabd72010-02-02 21:48:51 +00001218void ARMCodeEmitter::emitInlineJumpTable(unsigned JTIndex) {
Evan Cheng4df60f52008-11-07 09:06:08 +00001219 // Remember the base address of the inline jump table.
Evan Cheng5788d1a2008-12-10 02:32:19 +00001220 uintptr_t JTBase = MCE.getCurrentPCValue();
Evan Cheng437c1732008-11-07 22:30:53 +00001221 JTI->addJumpTableBaseAddr(JTIndex, JTBase);
Chris Lattner893e1c92009-08-23 06:49:22 +00001222 DEBUG(errs() << " ** Jump Table #" << JTIndex << " @ " << (void*)JTBase
1223 << '\n');
Evan Cheng4df60f52008-11-07 09:06:08 +00001224
1225 // Now emit the jump table entries.
1226 const std::vector<MachineBasicBlock*> &MBBs = (*MJTEs)[JTIndex].MBBs;
1227 for (unsigned i = 0, e = MBBs.size(); i != e; ++i) {
1228 if (IsPIC)
1229 // DestBB address - JT base.
Evan Cheng437c1732008-11-07 22:30:53 +00001230 emitMachineBasicBlock(MBBs[i], ARM::reloc_arm_pic_jt, JTBase);
Evan Cheng4df60f52008-11-07 09:06:08 +00001231 else
1232 // Absolute DestBB address.
1233 emitMachineBasicBlock(MBBs[i], ARM::reloc_arm_absolute);
1234 emitWordLE(0);
1235 }
1236}
1237
Chris Lattner33fabd72010-02-02 21:48:51 +00001238void ARMCodeEmitter::emitMiscBranchInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001239 const TargetInstrDesc &TID = MI.getDesc();
Evan Chengedda31c2008-11-05 18:35:52 +00001240
Evan Cheng437c1732008-11-07 22:30:53 +00001241 // Handle jump tables.
Evan Cheng90daf4d2009-07-25 00:13:11 +00001242 if (TID.Opcode == ARM::BR_JTr || TID.Opcode == ARM::BR_JTadd) {
Evan Cheng437c1732008-11-07 22:30:53 +00001243 // First emit a ldr pc, [] instruction.
1244 emitDataProcessingInstruction(MI, ARM::PC);
1245
1246 // Then emit the inline jump table.
Evan Chengc9a41532009-07-08 00:05:05 +00001247 unsigned JTIndex =
Evan Cheng90daf4d2009-07-25 00:13:11 +00001248 (TID.Opcode == ARM::BR_JTr)
Evan Cheng437c1732008-11-07 22:30:53 +00001249 ? MI.getOperand(1).getIndex() : MI.getOperand(2).getIndex();
1250 emitInlineJumpTable(JTIndex);
1251 return;
Evan Cheng90daf4d2009-07-25 00:13:11 +00001252 } else if (TID.Opcode == ARM::BR_JTm) {
Evan Cheng4df60f52008-11-07 09:06:08 +00001253 // First emit a ldr pc, [] instruction.
1254 emitLoadStoreInstruction(MI, ARM::PC);
1255
1256 // Then emit the inline jump table.
Evan Cheng437c1732008-11-07 22:30:53 +00001257 emitInlineJumpTable(MI.getOperand(3).getIndex());
Evan Cheng4df60f52008-11-07 09:06:08 +00001258 return;
1259 }
1260
Evan Chengedda31c2008-11-05 18:35:52 +00001261 // Part of binary is determined by TableGn.
1262 unsigned Binary = getBinaryCodeForInstr(MI);
1263
1264 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001265 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Chengedda31c2008-11-05 18:35:52 +00001266
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001267 if (TID.Opcode == ARM::BX_RET || TID.Opcode == ARM::MOVPCLR)
Evan Chengedda31c2008-11-05 18:35:52 +00001268 // The return register is LR.
1269 Binary |= ARMRegisterInfo::getRegisterNumbering(ARM::LR);
Jim Grosbach764ab522009-08-11 15:33:49 +00001270 else
Evan Chengedda31c2008-11-05 18:35:52 +00001271 // otherwise, set the return register
1272 Binary |= getMachineOpValue(MI, 0);
1273
Evan Cheng83b5cf02008-11-05 23:22:34 +00001274 emitWordLE(Binary);
Evan Cheng148b6a42007-07-05 21:15:40 +00001275}
Evan Cheng7602e112008-09-02 06:52:38 +00001276
Evan Cheng80a11982008-11-12 06:41:41 +00001277static unsigned encodeVFPRd(const MachineInstr &MI, unsigned OpIdx) {
Evan Chengd06d48d2008-11-12 02:19:38 +00001278 unsigned RegD = MI.getOperand(OpIdx).getReg();
Evan Cheng80a11982008-11-12 06:41:41 +00001279 unsigned Binary = 0;
Evan Chengd06d48d2008-11-12 02:19:38 +00001280 bool isSPVFP = false;
Evan Cheng8295d992009-07-22 05:55:18 +00001281 RegD = ARMRegisterInfo::getRegisterNumbering(RegD, &isSPVFP);
Evan Chengd06d48d2008-11-12 02:19:38 +00001282 if (!isSPVFP)
1283 Binary |= RegD << ARMII::RegRdShift;
1284 else {
1285 Binary |= ((RegD & 0x1E) >> 1) << ARMII::RegRdShift;
1286 Binary |= (RegD & 0x01) << ARMII::D_BitShift;
1287 }
Evan Cheng80a11982008-11-12 06:41:41 +00001288 return Binary;
1289}
Evan Cheng78be83d2008-11-11 19:40:26 +00001290
Evan Cheng80a11982008-11-12 06:41:41 +00001291static unsigned encodeVFPRn(const MachineInstr &MI, unsigned OpIdx) {
Evan Chengd06d48d2008-11-12 02:19:38 +00001292 unsigned RegN = MI.getOperand(OpIdx).getReg();
Evan Cheng80a11982008-11-12 06:41:41 +00001293 unsigned Binary = 0;
1294 bool isSPVFP = false;
Evan Cheng8295d992009-07-22 05:55:18 +00001295 RegN = ARMRegisterInfo::getRegisterNumbering(RegN, &isSPVFP);
Evan Chengd06d48d2008-11-12 02:19:38 +00001296 if (!isSPVFP)
1297 Binary |= RegN << ARMII::RegRnShift;
1298 else {
1299 Binary |= ((RegN & 0x1E) >> 1) << ARMII::RegRnShift;
1300 Binary |= (RegN & 0x01) << ARMII::N_BitShift;
1301 }
Evan Cheng80a11982008-11-12 06:41:41 +00001302 return Binary;
1303}
Evan Chengd06d48d2008-11-12 02:19:38 +00001304
Evan Cheng80a11982008-11-12 06:41:41 +00001305static unsigned encodeVFPRm(const MachineInstr &MI, unsigned OpIdx) {
1306 unsigned RegM = MI.getOperand(OpIdx).getReg();
1307 unsigned Binary = 0;
1308 bool isSPVFP = false;
Evan Cheng8295d992009-07-22 05:55:18 +00001309 RegM = ARMRegisterInfo::getRegisterNumbering(RegM, &isSPVFP);
Evan Cheng80a11982008-11-12 06:41:41 +00001310 if (!isSPVFP)
1311 Binary |= RegM;
1312 else {
1313 Binary |= ((RegM & 0x1E) >> 1);
1314 Binary |= (RegM & 0x01) << ARMII::M_BitShift;
Evan Cheng78be83d2008-11-11 19:40:26 +00001315 }
Evan Cheng80a11982008-11-12 06:41:41 +00001316 return Binary;
1317}
1318
Chris Lattner33fabd72010-02-02 21:48:51 +00001319void ARMCodeEmitter::emitVFPArithInstruction(const MachineInstr &MI) {
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001320 const TargetInstrDesc &TID = MI.getDesc();
1321
1322 // Part of binary is determined by TableGn.
1323 unsigned Binary = getBinaryCodeForInstr(MI);
1324
1325 // Set the conditional execution predicate
1326 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1327
1328 unsigned OpIdx = 0;
1329 assert((Binary & ARMII::D_BitShift) == 0 &&
1330 (Binary & ARMII::N_BitShift) == 0 &&
1331 (Binary & ARMII::M_BitShift) == 0 && "VFP encoding bug!");
1332
1333 // Encode Dd / Sd.
1334 Binary |= encodeVFPRd(MI, OpIdx++);
1335
1336 // If this is a two-address operand, skip it, e.g. FMACD.
1337 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1338 ++OpIdx;
1339
1340 // Encode Dn / Sn.
1341 if ((TID.TSFlags & ARMII::FormMask) == ARMII::VFPBinaryFrm)
Evan Cheng3f4924e2008-11-12 08:14:21 +00001342 Binary |= encodeVFPRn(MI, OpIdx++);
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001343
1344 if (OpIdx == TID.getNumOperands() ||
1345 TID.OpInfo[OpIdx].isPredicate() ||
1346 TID.OpInfo[OpIdx].isOptionalDef()) {
1347 // FCMPEZD etc. has only one operand.
1348 emitWordLE(Binary);
1349 return;
1350 }
1351
1352 // Encode Dm / Sm.
1353 Binary |= encodeVFPRm(MI, OpIdx);
Jim Grosbach764ab522009-08-11 15:33:49 +00001354
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001355 emitWordLE(Binary);
1356}
1357
Bob Wilson87949d42010-03-17 21:16:45 +00001358void ARMCodeEmitter::emitVFPConversionInstruction(const MachineInstr &MI) {
Evan Cheng80a11982008-11-12 06:41:41 +00001359 const TargetInstrDesc &TID = MI.getDesc();
1360 unsigned Form = TID.TSFlags & ARMII::FormMask;
1361
1362 // Part of binary is determined by TableGn.
1363 unsigned Binary = getBinaryCodeForInstr(MI);
1364
1365 // Set the conditional execution predicate
1366 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1367
1368 switch (Form) {
1369 default: break;
1370 case ARMII::VFPConv1Frm:
1371 case ARMII::VFPConv2Frm:
1372 case ARMII::VFPConv3Frm:
1373 // Encode Dd / Sd.
1374 Binary |= encodeVFPRd(MI, 0);
1375 break;
1376 case ARMII::VFPConv4Frm:
1377 // Encode Dn / Sn.
1378 Binary |= encodeVFPRn(MI, 0);
1379 break;
1380 case ARMII::VFPConv5Frm:
1381 // Encode Dm / Sm.
1382 Binary |= encodeVFPRm(MI, 0);
1383 break;
1384 }
1385
1386 switch (Form) {
1387 default: break;
1388 case ARMII::VFPConv1Frm:
1389 // Encode Dm / Sm.
1390 Binary |= encodeVFPRm(MI, 1);
Evan Cheng67fd91f2008-11-13 07:46:59 +00001391 break;
Evan Cheng80a11982008-11-12 06:41:41 +00001392 case ARMII::VFPConv2Frm:
1393 case ARMII::VFPConv3Frm:
1394 // Encode Dn / Sn.
1395 Binary |= encodeVFPRn(MI, 1);
1396 break;
1397 case ARMII::VFPConv4Frm:
1398 case ARMII::VFPConv5Frm:
1399 // Encode Dd / Sd.
1400 Binary |= encodeVFPRd(MI, 1);
1401 break;
1402 }
1403
1404 if (Form == ARMII::VFPConv5Frm)
1405 // Encode Dn / Sn.
1406 Binary |= encodeVFPRn(MI, 2);
1407 else if (Form == ARMII::VFPConv3Frm)
1408 // Encode Dm / Sm.
1409 Binary |= encodeVFPRm(MI, 2);
Evan Cheng78be83d2008-11-11 19:40:26 +00001410
1411 emitWordLE(Binary);
1412}
1413
Chris Lattner33fabd72010-02-02 21:48:51 +00001414void ARMCodeEmitter::emitVFPLoadStoreInstruction(const MachineInstr &MI) {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001415 // Part of binary is determined by TableGn.
1416 unsigned Binary = getBinaryCodeForInstr(MI);
1417
1418 // Set the conditional execution predicate
1419 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1420
1421 unsigned OpIdx = 0;
1422
1423 // Encode Dd / Sd.
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001424 Binary |= encodeVFPRd(MI, OpIdx++);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001425
1426 // Encode address base.
1427 const MachineOperand &Base = MI.getOperand(OpIdx++);
1428 Binary |= getMachineOpValue(MI, Base) << ARMII::RegRnShift;
1429
1430 // If there is a non-zero immediate offset, encode it.
1431 if (Base.isReg()) {
1432 const MachineOperand &Offset = MI.getOperand(OpIdx);
1433 if (unsigned ImmOffs = ARM_AM::getAM5Offset(Offset.getImm())) {
1434 if (ARM_AM::getAM5Op(Offset.getImm()) == ARM_AM::add)
1435 Binary |= 1 << ARMII::U_BitShift;
Evan Cheng607f1b42008-11-12 08:21:12 +00001436 Binary |= ImmOffs;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001437 emitWordLE(Binary);
1438 return;
1439 }
1440 }
1441
1442 // If immediate offset is omitted, default to +0.
1443 Binary |= 1 << ARMII::U_BitShift;
1444
1445 emitWordLE(Binary);
1446}
1447
Bob Wilson87949d42010-03-17 21:16:45 +00001448void
1449ARMCodeEmitter::emitVFPLoadStoreMultipleInstruction(const MachineInstr &MI) {
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001450 const TargetInstrDesc &TID = MI.getDesc();
1451 bool IsUpdating = (TID.TSFlags & ARMII::IndexModeMask) != 0;
1452
Evan Chengcd8e66a2008-11-11 21:48:44 +00001453 // Part of binary is determined by TableGn.
1454 unsigned Binary = getBinaryCodeForInstr(MI);
1455
1456 // Set the conditional execution predicate
1457 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1458
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001459 // Skip operand 0 of an instruction with base register update.
1460 unsigned OpIdx = 0;
1461 if (IsUpdating)
1462 ++OpIdx;
1463
Evan Chengcd8e66a2008-11-11 21:48:44 +00001464 // Set base address operand
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001465 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001466
1467 // Set addressing mode by modifying bits U(23) and P(24)
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001468 const MachineOperand &MO = MI.getOperand(OpIdx++);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001469 Binary |= getAddrModeUPBits(ARM_AM::getAM5SubMode(MO.getImm()));
1470
1471 // Set bit W(21)
Bob Wilson2d357f62010-03-16 18:38:09 +00001472 if (IsUpdating)
Evan Chengcd8e66a2008-11-11 21:48:44 +00001473 Binary |= 0x1 << ARMII::W_BitShift;
1474
1475 // First register is encoded in Dd.
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001476 Binary |= encodeVFPRd(MI, OpIdx+2);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001477
1478 // Number of registers are encoded in offset field.
1479 unsigned NumRegs = 1;
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001480 for (unsigned i = OpIdx+3, e = MI.getNumOperands(); i != e; ++i) {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001481 const MachineOperand &MO = MI.getOperand(i);
1482 if (!MO.isReg() || MO.isImplicit())
1483 break;
1484 ++NumRegs;
1485 }
Shih-wei Liao5170b712010-05-26 00:02:28 +00001486 // Bit 8 will be set if <list> is consecutive 64-bit registers (e.g., D0)
1487 // Otherwise, it will be 0, in the case of 32-bit registers.
1488 if(Binary & 0x100)
1489 Binary |= NumRegs * 2;
1490 else
1491 Binary |= NumRegs;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001492
1493 emitWordLE(Binary);
1494}
1495
Chris Lattner33fabd72010-02-02 21:48:51 +00001496void ARMCodeEmitter::emitMiscInstruction(const MachineInstr &MI) {
Zonr Changf3c770a2010-05-25 10:23:52 +00001497 unsigned Opcode = MI.getDesc().Opcode;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001498 // Part of binary is determined by TableGn.
1499 unsigned Binary = getBinaryCodeForInstr(MI);
1500
1501 // Set the conditional execution predicate
1502 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1503
Zonr Changf3c770a2010-05-25 10:23:52 +00001504 switch(Opcode) {
1505 default:
1506 llvm_unreachable("ARMCodeEmitter::emitMiscInstruction");
1507
1508 case ARM::FMSTAT:
1509 // No further encoding needed.
1510 break;
1511
1512 case ARM::VMRS:
1513 case ARM::VMSR: {
1514 const MachineOperand &MO0 = MI.getOperand(0);
1515 // Encode Rt.
1516 Binary |= ARMRegisterInfo::getRegisterNumbering(MO0.getReg())
1517 << ARMII::RegRdShift;
1518 break;
1519 }
1520
1521 case ARM::FCONSTD:
1522 case ARM::FCONSTS: {
1523 // Encode Dd / Sd.
1524 Binary |= encodeVFPRd(MI, 0);
1525
1526 // Encode imm., Table A7-18 VFP modified immediate constants
1527 const MachineOperand &MO1 = MI.getOperand(1);
1528 unsigned Imm = static_cast<unsigned>(MO1.getFPImm()->getValueAPF()
1529 .bitcastToAPInt().getHiBits(32).getLimitedValue());
1530 unsigned ModifiedImm;
1531
1532 if(Opcode == ARM::FCONSTS)
1533 ModifiedImm = (Imm & 0x80000000) >> 24 | // a
1534 (Imm & 0x03F80000) >> 19; // bcdefgh
1535 else // Opcode == ARM::FCONSTD
1536 ModifiedImm = (Imm & 0x80000000) >> 24 | // a
1537 (Imm & 0x007F0000) >> 16; // bcdefgh
1538
1539 // Insts{19-16} = abcd, Insts{3-0} = efgh
1540 Binary |= ((ModifiedImm & 0xF0) >> 4) << 16;
1541 Binary |= (ModifiedImm & 0xF);
1542 break;
1543 }
1544 }
1545
Evan Chengcd8e66a2008-11-11 21:48:44 +00001546 emitWordLE(Binary);
1547}
1548
Bob Wilson1a913ed2010-06-11 21:34:50 +00001549static unsigned encodeNEONRd(const MachineInstr &MI, unsigned OpIdx) {
1550 unsigned RegD = MI.getOperand(OpIdx).getReg();
1551 unsigned Binary = 0;
1552 RegD = ARMRegisterInfo::getRegisterNumbering(RegD);
1553 Binary |= (RegD & 0xf) << ARMII::RegRdShift;
1554 Binary |= ((RegD >> 4) & 1) << ARMII::D_BitShift;
1555 return Binary;
1556}
1557
1558void ARMCodeEmitter::emitNEON1RegModImm(const MachineInstr &MI) {
1559 unsigned Binary = getBinaryCodeForInstr(MI);
1560 // Destination register is encoded in Dd.
1561 Binary |= encodeNEONRd(MI, 0);
1562 // Immediate fields: Op, Cmode, I, Imm3, Imm4
1563 unsigned Imm = MI.getOperand(1).getImm();
1564 unsigned Op = (Imm >> 12) & 1;
1565 Binary |= (Op << 5);
1566 unsigned Cmode = (Imm >> 8) & 0xf;
1567 Binary |= (Cmode << 8);
1568 unsigned I = (Imm >> 7) & 1;
1569 Binary |= (I << 24);
1570 unsigned Imm3 = (Imm >> 4) & 0x7;
1571 Binary |= (Imm3 << 16);
1572 unsigned Imm4 = Imm & 0xf;
1573 Binary |= Imm4;
1574 emitWordLE(Binary);
1575}
1576
Evan Cheng7602e112008-09-02 06:52:38 +00001577#include "ARMGenCodeEmitter.inc"