blob: ac33111f74ae74510064c1351b1e742171e7d9a4 [file] [log] [blame]
Scott Michel7ea02ff2009-03-17 01:15:45 +00001//===-- SPUISelLowering.cpp - Cell SPU DAG Lowering Implementation --------===//
Scott Michel266bc8f2007-12-04 22:23:35 +00002// The LLVM Compiler Infrastructure
3//
Chris Lattner4ee451d2007-12-29 20:36:04 +00004// This file is distributed under the University of Illinois Open Source
5// License. See LICENSE.TXT for details.
Scott Michel266bc8f2007-12-04 22:23:35 +00006//
7//===----------------------------------------------------------------------===//
8//
9// This file implements the SPUTargetLowering class.
10//
11//===----------------------------------------------------------------------===//
12
Scott Michel266bc8f2007-12-04 22:23:35 +000013#include "SPUISelLowering.h"
14#include "SPUTargetMachine.h"
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000015#include "SPUFrameLowering.h"
Dan Gohman1e93df62010-04-17 14:41:14 +000016#include "SPUMachineFunction.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000017#include "llvm/Constants.h"
18#include "llvm/Function.h"
19#include "llvm/Intrinsics.h"
Scott Michelc9c8b2a2009-01-26 03:31:40 +000020#include "llvm/CallingConv.h"
John Thompson44ab89e2010-10-29 17:29:13 +000021#include "llvm/Type.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000022#include "llvm/CodeGen/CallingConvLower.h"
23#include "llvm/CodeGen/MachineFrameInfo.h"
24#include "llvm/CodeGen/MachineFunction.h"
25#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000026#include "llvm/CodeGen/MachineRegisterInfo.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000027#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000028#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000029#include "llvm/Target/TargetOptions.h"
30#include "llvm/ADT/VectorExtras.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000031#include "llvm/Support/Debug.h"
Torok Edwindac237e2009-07-08 20:53:28 +000032#include "llvm/Support/ErrorHandling.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000033#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000034#include "llvm/Support/raw_ostream.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000035#include <map>
36
37using namespace llvm;
38
39// Used in getTargetNodeName() below
40namespace {
41 std::map<unsigned, const char *> node_names;
42
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +000043 // Byte offset of the preferred slot (counted from the MSB)
44 int prefslotOffset(EVT VT) {
45 int retval=0;
Wesley Peckbf17cfa2010-11-23 03:31:01 +000046 if (VT==MVT::i1) retval=3;
47 if (VT==MVT::i8) retval=3;
48 if (VT==MVT::i16) retval=2;
Scott Michel266bc8f2007-12-04 22:23:35 +000049
50 return retval;
51 }
Scott Michel94bd57e2009-01-15 04:41:47 +000052
Scott Michelc9c8b2a2009-01-26 03:31:40 +000053 //! Expand a library call into an actual call DAG node
54 /*!
55 \note
56 This code is taken from SelectionDAGLegalize, since it is not exposed as
57 part of the LLVM SelectionDAG API.
58 */
59
60 SDValue
61 ExpandLibCall(RTLIB::Libcall LC, SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +000062 bool isSigned, SDValue &Hi, const SPUTargetLowering &TLI) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +000063 // The input chain to this libcall is the entry node of the function.
64 // Legalizing the call will automatically add the previous call to the
65 // dependence.
66 SDValue InChain = DAG.getEntryNode();
67
68 TargetLowering::ArgListTy Args;
69 TargetLowering::ArgListEntry Entry;
70 for (unsigned i = 0, e = Op.getNumOperands(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +000071 EVT ArgVT = Op.getOperand(i).getValueType();
Chris Lattnerdb125cf2011-07-18 04:54:35 +000072 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Scott Michelc9c8b2a2009-01-26 03:31:40 +000073 Entry.Node = Op.getOperand(i);
74 Entry.Ty = ArgTy;
75 Entry.isSExt = isSigned;
76 Entry.isZExt = !isSigned;
77 Args.push_back(Entry);
78 }
79 SDValue Callee = DAG.getExternalSymbol(TLI.getLibcallName(LC),
80 TLI.getPointerTy());
81
82 // Splice the libcall in wherever FindInputOutputChains tells us to.
Chris Lattnerdb125cf2011-07-18 04:54:35 +000083 Type *RetTy =
Owen Anderson23b9b192009-08-12 00:36:31 +000084 Op.getNode()->getValueType(0).getTypeForEVT(*DAG.getContext());
Scott Michelc9c8b2a2009-01-26 03:31:40 +000085 std::pair<SDValue, SDValue> CallInfo =
86 TLI.LowerCallTo(InChain, RetTy, isSigned, !isSigned, false, false,
Anton Korobeynikov72977a42009-08-14 20:10:52 +000087 0, TLI.getLibcallCallingConv(LC), false,
Dan Gohman98ca4f22009-08-05 01:29:28 +000088 /*isReturnValueUsed=*/true,
Bill Wendling46ada192010-03-02 01:55:18 +000089 Callee, Args, DAG, Op.getDebugLoc());
Scott Michelc9c8b2a2009-01-26 03:31:40 +000090
91 return CallInfo.first;
92 }
Scott Michel266bc8f2007-12-04 22:23:35 +000093}
94
95SPUTargetLowering::SPUTargetLowering(SPUTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000096 : TargetLowering(TM, new TargetLoweringObjectFileELF()),
97 SPUTM(TM) {
Scott Michel266bc8f2007-12-04 22:23:35 +000098
99 // Use _setjmp/_longjmp instead of setjmp/longjmp.
100 setUseUnderscoreSetJmp(true);
101 setUseUnderscoreLongJmp(true);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000102
Scott Micheld1e8d9c2009-01-21 04:58:48 +0000103 // Set RTLIB libcall names as used by SPU:
104 setLibcallName(RTLIB::DIV_F64, "__fast_divdf3");
105
Scott Michel266bc8f2007-12-04 22:23:35 +0000106 // Set up the SPU's register classes:
Owen Anderson825b72b2009-08-11 20:47:22 +0000107 addRegisterClass(MVT::i8, SPU::R8CRegisterClass);
108 addRegisterClass(MVT::i16, SPU::R16CRegisterClass);
109 addRegisterClass(MVT::i32, SPU::R32CRegisterClass);
110 addRegisterClass(MVT::i64, SPU::R64CRegisterClass);
111 addRegisterClass(MVT::f32, SPU::R32FPRegisterClass);
112 addRegisterClass(MVT::f64, SPU::R64FPRegisterClass);
113 addRegisterClass(MVT::i128, SPU::GPRCRegisterClass);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000114
Scott Michel266bc8f2007-12-04 22:23:35 +0000115 // SPU has no sign or zero extended loads for i1, i8, i16:
Owen Anderson825b72b2009-08-11 20:47:22 +0000116 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
117 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
118 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +0000119
Owen Anderson825b72b2009-08-11 20:47:22 +0000120 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
121 setLoadExtAction(ISD::EXTLOAD, MVT::f64, Expand);
Scott Michelb30e8f62008-12-02 19:53:53 +0000122
Owen Anderson825b72b2009-08-11 20:47:22 +0000123 setTruncStoreAction(MVT::i128, MVT::i64, Expand);
124 setTruncStoreAction(MVT::i128, MVT::i32, Expand);
125 setTruncStoreAction(MVT::i128, MVT::i16, Expand);
126 setTruncStoreAction(MVT::i128, MVT::i8, Expand);
Eli Friedman5427d712009-07-17 06:36:24 +0000127
Owen Anderson825b72b2009-08-11 20:47:22 +0000128 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman5427d712009-07-17 06:36:24 +0000129
Scott Michel266bc8f2007-12-04 22:23:35 +0000130 // SPU constant load actions are custom lowered:
Owen Anderson825b72b2009-08-11 20:47:22 +0000131 setOperationAction(ISD::ConstantFP, MVT::f32, Legal);
132 setOperationAction(ISD::ConstantFP, MVT::f64, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000133
134 // SPU's loads and stores have to be custom lowered:
Owen Anderson825b72b2009-08-11 20:47:22 +0000135 for (unsigned sctype = (unsigned) MVT::i8; sctype < (unsigned) MVT::i128;
Scott Michel266bc8f2007-12-04 22:23:35 +0000136 ++sctype) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000137 MVT::SimpleValueType VT = (MVT::SimpleValueType)sctype;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000138
Scott Michelf0569be2008-12-27 04:51:36 +0000139 setOperationAction(ISD::LOAD, VT, Custom);
140 setOperationAction(ISD::STORE, VT, Custom);
141 setLoadExtAction(ISD::EXTLOAD, VT, Custom);
142 setLoadExtAction(ISD::ZEXTLOAD, VT, Custom);
143 setLoadExtAction(ISD::SEXTLOAD, VT, Custom);
144
Owen Anderson825b72b2009-08-11 20:47:22 +0000145 for (unsigned stype = sctype - 1; stype >= (unsigned) MVT::i8; --stype) {
146 MVT::SimpleValueType StoreVT = (MVT::SimpleValueType) stype;
Scott Michelf0569be2008-12-27 04:51:36 +0000147 setTruncStoreAction(VT, StoreVT, Expand);
148 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000149 }
150
Owen Anderson825b72b2009-08-11 20:47:22 +0000151 for (unsigned sctype = (unsigned) MVT::f32; sctype < (unsigned) MVT::f64;
Scott Michelf0569be2008-12-27 04:51:36 +0000152 ++sctype) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000153 MVT::SimpleValueType VT = (MVT::SimpleValueType) sctype;
Scott Michelf0569be2008-12-27 04:51:36 +0000154
155 setOperationAction(ISD::LOAD, VT, Custom);
156 setOperationAction(ISD::STORE, VT, Custom);
157
Owen Anderson825b72b2009-08-11 20:47:22 +0000158 for (unsigned stype = sctype - 1; stype >= (unsigned) MVT::f32; --stype) {
159 MVT::SimpleValueType StoreVT = (MVT::SimpleValueType) stype;
Scott Michelf0569be2008-12-27 04:51:36 +0000160 setTruncStoreAction(VT, StoreVT, Expand);
161 }
162 }
163
Scott Michel266bc8f2007-12-04 22:23:35 +0000164 // Expand the jumptable branches
Owen Anderson825b72b2009-08-11 20:47:22 +0000165 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
166 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
Scott Michel7a1c9e92008-11-22 23:50:42 +0000167
168 // Custom lower SELECT_CC for most cases, but expand by default
Owen Anderson825b72b2009-08-11 20:47:22 +0000169 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
170 setOperationAction(ISD::SELECT_CC, MVT::i8, Custom);
171 setOperationAction(ISD::SELECT_CC, MVT::i16, Custom);
172 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
173 setOperationAction(ISD::SELECT_CC, MVT::i64, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000174
175 // SPU has no intrinsics for these particular operations:
Owen Anderson825b72b2009-08-11 20:47:22 +0000176 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
Eli Friedman14648462011-07-27 22:21:52 +0000177 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Expand);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000178
Eli Friedman5427d712009-07-17 06:36:24 +0000179 // SPU has no division/remainder instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000180 setOperationAction(ISD::SREM, MVT::i8, Expand);
181 setOperationAction(ISD::UREM, MVT::i8, Expand);
182 setOperationAction(ISD::SDIV, MVT::i8, Expand);
183 setOperationAction(ISD::UDIV, MVT::i8, Expand);
184 setOperationAction(ISD::SDIVREM, MVT::i8, Expand);
185 setOperationAction(ISD::UDIVREM, MVT::i8, Expand);
186 setOperationAction(ISD::SREM, MVT::i16, Expand);
187 setOperationAction(ISD::UREM, MVT::i16, Expand);
188 setOperationAction(ISD::SDIV, MVT::i16, Expand);
189 setOperationAction(ISD::UDIV, MVT::i16, Expand);
190 setOperationAction(ISD::SDIVREM, MVT::i16, Expand);
191 setOperationAction(ISD::UDIVREM, MVT::i16, Expand);
192 setOperationAction(ISD::SREM, MVT::i32, Expand);
193 setOperationAction(ISD::UREM, MVT::i32, Expand);
194 setOperationAction(ISD::SDIV, MVT::i32, Expand);
195 setOperationAction(ISD::UDIV, MVT::i32, Expand);
196 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
197 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
198 setOperationAction(ISD::SREM, MVT::i64, Expand);
199 setOperationAction(ISD::UREM, MVT::i64, Expand);
200 setOperationAction(ISD::SDIV, MVT::i64, Expand);
201 setOperationAction(ISD::UDIV, MVT::i64, Expand);
202 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
203 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
204 setOperationAction(ISD::SREM, MVT::i128, Expand);
205 setOperationAction(ISD::UREM, MVT::i128, Expand);
206 setOperationAction(ISD::SDIV, MVT::i128, Expand);
207 setOperationAction(ISD::UDIV, MVT::i128, Expand);
208 setOperationAction(ISD::SDIVREM, MVT::i128, Expand);
209 setOperationAction(ISD::UDIVREM, MVT::i128, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000210
Scott Michel266bc8f2007-12-04 22:23:35 +0000211 // We don't support sin/cos/sqrt/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000212 setOperationAction(ISD::FSIN , MVT::f64, Expand);
213 setOperationAction(ISD::FCOS , MVT::f64, Expand);
214 setOperationAction(ISD::FREM , MVT::f64, Expand);
215 setOperationAction(ISD::FSIN , MVT::f32, Expand);
216 setOperationAction(ISD::FCOS , MVT::f32, Expand);
217 setOperationAction(ISD::FREM , MVT::f32, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000218
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000219 // Expand fsqrt to the appropriate libcall (NOTE: should use h/w fsqrt
220 // for f32!)
Owen Anderson825b72b2009-08-11 20:47:22 +0000221 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
222 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000223
Cameron Zwarich33390842011-07-08 21:39:21 +0000224 setOperationAction(ISD::FMA, MVT::f64, Expand);
225 setOperationAction(ISD::FMA, MVT::f32, Expand);
226
Owen Anderson825b72b2009-08-11 20:47:22 +0000227 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
228 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000229
230 // SPU can do rotate right and left, so legalize it... but customize for i8
231 // because instructions don't exist.
Bill Wendling9440e352008-08-31 02:59:23 +0000232
233 // FIXME: Change from "expand" to appropriate type once ROTR is supported in
234 // .td files.
Owen Anderson825b72b2009-08-11 20:47:22 +0000235 setOperationAction(ISD::ROTR, MVT::i32, Expand /*Legal*/);
236 setOperationAction(ISD::ROTR, MVT::i16, Expand /*Legal*/);
237 setOperationAction(ISD::ROTR, MVT::i8, Expand /*Custom*/);
Bill Wendling9440e352008-08-31 02:59:23 +0000238
Owen Anderson825b72b2009-08-11 20:47:22 +0000239 setOperationAction(ISD::ROTL, MVT::i32, Legal);
240 setOperationAction(ISD::ROTL, MVT::i16, Legal);
241 setOperationAction(ISD::ROTL, MVT::i8, Custom);
Scott Micheldc91bea2008-11-20 16:36:33 +0000242
Scott Michel266bc8f2007-12-04 22:23:35 +0000243 // SPU has no native version of shift left/right for i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000244 setOperationAction(ISD::SHL, MVT::i8, Custom);
245 setOperationAction(ISD::SRL, MVT::i8, Custom);
246 setOperationAction(ISD::SRA, MVT::i8, Custom);
Scott Michel9c0c6b22008-11-21 02:56:16 +0000247
Scott Michel02d711b2008-12-30 23:28:25 +0000248 // Make these operations legal and handle them during instruction selection:
Owen Anderson825b72b2009-08-11 20:47:22 +0000249 setOperationAction(ISD::SHL, MVT::i64, Legal);
250 setOperationAction(ISD::SRL, MVT::i64, Legal);
251 setOperationAction(ISD::SRA, MVT::i64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000252
Scott Michel5af8f0e2008-07-16 17:17:29 +0000253 // Custom lower i8, i32 and i64 multiplications
Owen Anderson825b72b2009-08-11 20:47:22 +0000254 setOperationAction(ISD::MUL, MVT::i8, Custom);
255 setOperationAction(ISD::MUL, MVT::i32, Legal);
256 setOperationAction(ISD::MUL, MVT::i64, Legal);
Scott Michel9c0c6b22008-11-21 02:56:16 +0000257
Eli Friedman6314ac22009-06-16 06:40:59 +0000258 // Expand double-width multiplication
259 // FIXME: It would probably be reasonable to support some of these operations
Owen Anderson825b72b2009-08-11 20:47:22 +0000260 setOperationAction(ISD::UMUL_LOHI, MVT::i8, Expand);
261 setOperationAction(ISD::SMUL_LOHI, MVT::i8, Expand);
262 setOperationAction(ISD::MULHU, MVT::i8, Expand);
263 setOperationAction(ISD::MULHS, MVT::i8, Expand);
264 setOperationAction(ISD::UMUL_LOHI, MVT::i16, Expand);
265 setOperationAction(ISD::SMUL_LOHI, MVT::i16, Expand);
266 setOperationAction(ISD::MULHU, MVT::i16, Expand);
267 setOperationAction(ISD::MULHS, MVT::i16, Expand);
268 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
269 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
270 setOperationAction(ISD::MULHU, MVT::i32, Expand);
271 setOperationAction(ISD::MULHS, MVT::i32, Expand);
272 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
273 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
274 setOperationAction(ISD::MULHU, MVT::i64, Expand);
275 setOperationAction(ISD::MULHS, MVT::i64, Expand);
Eli Friedman6314ac22009-06-16 06:40:59 +0000276
Scott Michel8bf61e82008-06-02 22:18:03 +0000277 // Need to custom handle (some) common i8, i64 math ops
Owen Anderson825b72b2009-08-11 20:47:22 +0000278 setOperationAction(ISD::ADD, MVT::i8, Custom);
279 setOperationAction(ISD::ADD, MVT::i64, Legal);
280 setOperationAction(ISD::SUB, MVT::i8, Custom);
281 setOperationAction(ISD::SUB, MVT::i64, Legal);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000282
Scott Michel266bc8f2007-12-04 22:23:35 +0000283 // SPU does not have BSWAP. It does have i32 support CTLZ.
284 // CTPOP has to be custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000285 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
286 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000287
Owen Anderson825b72b2009-08-11 20:47:22 +0000288 setOperationAction(ISD::CTPOP, MVT::i8, Custom);
289 setOperationAction(ISD::CTPOP, MVT::i16, Custom);
290 setOperationAction(ISD::CTPOP, MVT::i32, Custom);
291 setOperationAction(ISD::CTPOP, MVT::i64, Custom);
292 setOperationAction(ISD::CTPOP, MVT::i128, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000293
Owen Anderson825b72b2009-08-11 20:47:22 +0000294 setOperationAction(ISD::CTTZ , MVT::i8, Expand);
295 setOperationAction(ISD::CTTZ , MVT::i16, Expand);
296 setOperationAction(ISD::CTTZ , MVT::i32, Expand);
297 setOperationAction(ISD::CTTZ , MVT::i64, Expand);
298 setOperationAction(ISD::CTTZ , MVT::i128, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000299
Owen Anderson825b72b2009-08-11 20:47:22 +0000300 setOperationAction(ISD::CTLZ , MVT::i8, Promote);
301 setOperationAction(ISD::CTLZ , MVT::i16, Promote);
302 setOperationAction(ISD::CTLZ , MVT::i32, Legal);
303 setOperationAction(ISD::CTLZ , MVT::i64, Expand);
304 setOperationAction(ISD::CTLZ , MVT::i128, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000305
Scott Michel8bf61e82008-06-02 22:18:03 +0000306 // SPU has a version of select that implements (a&~c)|(b&c), just like
Scott Michel405fba12008-03-10 23:49:09 +0000307 // select ought to work:
Owen Anderson825b72b2009-08-11 20:47:22 +0000308 setOperationAction(ISD::SELECT, MVT::i8, Legal);
309 setOperationAction(ISD::SELECT, MVT::i16, Legal);
310 setOperationAction(ISD::SELECT, MVT::i32, Legal);
311 setOperationAction(ISD::SELECT, MVT::i64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000312
Owen Anderson825b72b2009-08-11 20:47:22 +0000313 setOperationAction(ISD::SETCC, MVT::i8, Legal);
314 setOperationAction(ISD::SETCC, MVT::i16, Legal);
315 setOperationAction(ISD::SETCC, MVT::i32, Legal);
316 setOperationAction(ISD::SETCC, MVT::i64, Legal);
317 setOperationAction(ISD::SETCC, MVT::f64, Custom);
Scott Michelad2715e2008-03-05 23:02:02 +0000318
Scott Michelf0569be2008-12-27 04:51:36 +0000319 // Custom lower i128 -> i64 truncates
Owen Anderson825b72b2009-08-11 20:47:22 +0000320 setOperationAction(ISD::TRUNCATE, MVT::i64, Custom);
Scott Michelb30e8f62008-12-02 19:53:53 +0000321
Scott Michel77f452d2009-08-25 22:37:34 +0000322 // Custom lower i32/i64 -> i128 sign extend
Scott Michelf1fa4fd2009-08-24 22:28:53 +0000323 setOperationAction(ISD::SIGN_EXTEND, MVT::i128, Custom);
324
Owen Anderson825b72b2009-08-11 20:47:22 +0000325 setOperationAction(ISD::FP_TO_SINT, MVT::i8, Promote);
326 setOperationAction(ISD::FP_TO_UINT, MVT::i8, Promote);
327 setOperationAction(ISD::FP_TO_SINT, MVT::i16, Promote);
328 setOperationAction(ISD::FP_TO_UINT, MVT::i16, Promote);
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000329 // SPU has a legal FP -> signed INT instruction for f32, but for f64, need
330 // to expand to a libcall, hence the custom lowering:
Owen Anderson825b72b2009-08-11 20:47:22 +0000331 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
332 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
333 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Expand);
334 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
335 setOperationAction(ISD::FP_TO_SINT, MVT::i128, Expand);
336 setOperationAction(ISD::FP_TO_UINT, MVT::i128, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000337
338 // FDIV on SPU requires custom lowering
Owen Anderson825b72b2009-08-11 20:47:22 +0000339 setOperationAction(ISD::FDIV, MVT::f64, Expand); // to libcall
Scott Michel266bc8f2007-12-04 22:23:35 +0000340
Scott Michel9de57a92009-01-26 22:33:37 +0000341 // SPU has [U|S]INT_TO_FP for f32->i32, but not for f64->i32, f64->i64:
Owen Anderson825b72b2009-08-11 20:47:22 +0000342 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
343 setOperationAction(ISD::SINT_TO_FP, MVT::i16, Promote);
344 setOperationAction(ISD::SINT_TO_FP, MVT::i8, Promote);
345 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
346 setOperationAction(ISD::UINT_TO_FP, MVT::i16, Promote);
347 setOperationAction(ISD::UINT_TO_FP, MVT::i8, Promote);
348 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
349 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000350
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000351 setOperationAction(ISD::BITCAST, MVT::i32, Legal);
352 setOperationAction(ISD::BITCAST, MVT::f32, Legal);
353 setOperationAction(ISD::BITCAST, MVT::i64, Legal);
354 setOperationAction(ISD::BITCAST, MVT::f64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000355
356 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000357 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000358
Scott Michel5af8f0e2008-07-16 17:17:29 +0000359 // We want to legalize GlobalAddress and ConstantPool nodes into the
Scott Michel266bc8f2007-12-04 22:23:35 +0000360 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000361 for (unsigned sctype = (unsigned) MVT::i8; sctype < (unsigned) MVT::f128;
Scott Michel053c1da2008-01-29 02:16:57 +0000362 ++sctype) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000363 MVT::SimpleValueType VT = (MVT::SimpleValueType)sctype;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000364
Scott Michel1df30c42008-12-29 03:23:36 +0000365 setOperationAction(ISD::GlobalAddress, VT, Custom);
366 setOperationAction(ISD::ConstantPool, VT, Custom);
367 setOperationAction(ISD::JumpTable, VT, Custom);
Scott Michel053c1da2008-01-29 02:16:57 +0000368 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000369
Scott Michel266bc8f2007-12-04 22:23:35 +0000370 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000371 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000372
Scott Michel266bc8f2007-12-04 22:23:35 +0000373 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000374 setOperationAction(ISD::VAARG , MVT::Other, Expand);
375 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
376 setOperationAction(ISD::VAEND , MVT::Other, Expand);
377 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
378 setOperationAction(ISD::STACKRESTORE , MVT::Other, Expand);
379 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Expand);
380 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000381
382 // Cell SPU has instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000383 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
384 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000385
Scott Michel266bc8f2007-12-04 22:23:35 +0000386 // To take advantage of the above i64 FP_TO_SINT, promote i32 FP_TO_UINT
Owen Anderson825b72b2009-08-11 20:47:22 +0000387 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +0000388
389 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000390 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000391
392 // First set operation action for all vector types to expand. Then we
393 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000394 addRegisterClass(MVT::v16i8, SPU::VECREGRegisterClass);
395 addRegisterClass(MVT::v8i16, SPU::VECREGRegisterClass);
396 addRegisterClass(MVT::v4i32, SPU::VECREGRegisterClass);
397 addRegisterClass(MVT::v2i64, SPU::VECREGRegisterClass);
398 addRegisterClass(MVT::v4f32, SPU::VECREGRegisterClass);
399 addRegisterClass(MVT::v2f64, SPU::VECREGRegisterClass);
Scott Michel266bc8f2007-12-04 22:23:35 +0000400
Owen Anderson825b72b2009-08-11 20:47:22 +0000401 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
402 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
403 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Scott Michel266bc8f2007-12-04 22:23:35 +0000404
Nadav Rotem34804c42011-10-04 12:05:35 +0000405 // Set operation actions to legal types only.
406 if (!isTypeLegal(VT)) continue;
407
Duncan Sands83ec4b62008-06-06 12:08:01 +0000408 // add/sub are legal for all supported vector VT's.
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000409 setOperationAction(ISD::ADD, VT, Legal);
410 setOperationAction(ISD::SUB, VT, Legal);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000411 // mul has to be custom lowered.
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000412 setOperationAction(ISD::MUL, VT, Legal);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000413
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000414 setOperationAction(ISD::AND, VT, Legal);
415 setOperationAction(ISD::OR, VT, Legal);
416 setOperationAction(ISD::XOR, VT, Legal);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000417 setOperationAction(ISD::LOAD, VT, Custom);
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000418 setOperationAction(ISD::SELECT, VT, Legal);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000419 setOperationAction(ISD::STORE, VT, Custom);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000420
Scott Michel266bc8f2007-12-04 22:23:35 +0000421 // These operations need to be expanded:
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000422 setOperationAction(ISD::SDIV, VT, Expand);
423 setOperationAction(ISD::SREM, VT, Expand);
424 setOperationAction(ISD::UDIV, VT, Expand);
425 setOperationAction(ISD::UREM, VT, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000426
427 // Custom lower build_vector, constant pool spills, insert and
428 // extract vector elements:
Nadav Rotem34804c42011-10-04 12:05:35 +0000429 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
430 setOperationAction(ISD::ConstantPool, VT, Custom);
431 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Custom);
432 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
433 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Custom);
434 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000435 }
436
Owen Anderson825b72b2009-08-11 20:47:22 +0000437 setOperationAction(ISD::AND, MVT::v16i8, Custom);
438 setOperationAction(ISD::OR, MVT::v16i8, Custom);
439 setOperationAction(ISD::XOR, MVT::v16i8, Custom);
440 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000441
Owen Anderson825b72b2009-08-11 20:47:22 +0000442 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
Scott Michel1df30c42008-12-29 03:23:36 +0000443
Scott Michelf0569be2008-12-27 04:51:36 +0000444 setBooleanContents(ZeroOrNegativeOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000445 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent); // FIXME: Is this correct?
Scott Michel5af8f0e2008-07-16 17:17:29 +0000446
Scott Michel266bc8f2007-12-04 22:23:35 +0000447 setStackPointerRegisterToSaveRestore(SPU::R1);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000448
Scott Michel266bc8f2007-12-04 22:23:35 +0000449 // We have target-specific dag combine patterns for the following nodes:
Scott Michel053c1da2008-01-29 02:16:57 +0000450 setTargetDAGCombine(ISD::ADD);
Scott Michela59d4692008-02-23 18:41:37 +0000451 setTargetDAGCombine(ISD::ZERO_EXTEND);
452 setTargetDAGCombine(ISD::SIGN_EXTEND);
453 setTargetDAGCombine(ISD::ANY_EXTEND);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000454
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000455 setMinFunctionAlignment(3);
456
Scott Michel266bc8f2007-12-04 22:23:35 +0000457 computeRegisterProperties();
Scott Michel7a1c9e92008-11-22 23:50:42 +0000458
Scott Michele07d3de2008-12-09 03:37:19 +0000459 // Set pre-RA register scheduler default to BURR, which produces slightly
460 // better code than the default (could also be TDRR, but TargetLowering.h
461 // needs a mod to support that model):
Evan Cheng211ffa12010-05-19 20:19:50 +0000462 setSchedulingPreference(Sched::RegPressure);
Scott Michel266bc8f2007-12-04 22:23:35 +0000463}
464
465const char *
466SPUTargetLowering::getTargetNodeName(unsigned Opcode) const
467{
468 if (node_names.empty()) {
469 node_names[(unsigned) SPUISD::RET_FLAG] = "SPUISD::RET_FLAG";
470 node_names[(unsigned) SPUISD::Hi] = "SPUISD::Hi";
471 node_names[(unsigned) SPUISD::Lo] = "SPUISD::Lo";
472 node_names[(unsigned) SPUISD::PCRelAddr] = "SPUISD::PCRelAddr";
Scott Michel9de5d0d2008-01-11 02:53:15 +0000473 node_names[(unsigned) SPUISD::AFormAddr] = "SPUISD::AFormAddr";
Scott Michel053c1da2008-01-29 02:16:57 +0000474 node_names[(unsigned) SPUISD::IndirectAddr] = "SPUISD::IndirectAddr";
Scott Michel266bc8f2007-12-04 22:23:35 +0000475 node_names[(unsigned) SPUISD::LDRESULT] = "SPUISD::LDRESULT";
476 node_names[(unsigned) SPUISD::CALL] = "SPUISD::CALL";
477 node_names[(unsigned) SPUISD::SHUFB] = "SPUISD::SHUFB";
Scott Michel7a1c9e92008-11-22 23:50:42 +0000478 node_names[(unsigned) SPUISD::SHUFFLE_MASK] = "SPUISD::SHUFFLE_MASK";
Scott Michel266bc8f2007-12-04 22:23:35 +0000479 node_names[(unsigned) SPUISD::CNTB] = "SPUISD::CNTB";
Scott Michel1df30c42008-12-29 03:23:36 +0000480 node_names[(unsigned) SPUISD::PREFSLOT2VEC] = "SPUISD::PREFSLOT2VEC";
Scott Michel104de432008-11-24 17:11:17 +0000481 node_names[(unsigned) SPUISD::VEC2PREFSLOT] = "SPUISD::VEC2PREFSLOT";
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000482 node_names[(unsigned) SPUISD::SHL_BITS] = "SPUISD::SHL_BITS";
483 node_names[(unsigned) SPUISD::SHL_BYTES] = "SPUISD::SHL_BYTES";
Scott Michel266bc8f2007-12-04 22:23:35 +0000484 node_names[(unsigned) SPUISD::VEC_ROTL] = "SPUISD::VEC_ROTL";
485 node_names[(unsigned) SPUISD::VEC_ROTR] = "SPUISD::VEC_ROTR";
Scott Micheld1e8d9c2009-01-21 04:58:48 +0000486 node_names[(unsigned) SPUISD::ROTBYTES_LEFT] = "SPUISD::ROTBYTES_LEFT";
487 node_names[(unsigned) SPUISD::ROTBYTES_LEFT_BITS] =
488 "SPUISD::ROTBYTES_LEFT_BITS";
Scott Michel8bf61e82008-06-02 22:18:03 +0000489 node_names[(unsigned) SPUISD::SELECT_MASK] = "SPUISD::SELECT_MASK";
Scott Michel266bc8f2007-12-04 22:23:35 +0000490 node_names[(unsigned) SPUISD::SELB] = "SPUISD::SELB";
Scott Michel94bd57e2009-01-15 04:41:47 +0000491 node_names[(unsigned) SPUISD::ADD64_MARKER] = "SPUISD::ADD64_MARKER";
492 node_names[(unsigned) SPUISD::SUB64_MARKER] = "SPUISD::SUB64_MARKER";
493 node_names[(unsigned) SPUISD::MUL64_MARKER] = "SPUISD::MUL64_MARKER";
Scott Michel266bc8f2007-12-04 22:23:35 +0000494 }
495
496 std::map<unsigned, const char *>::iterator i = node_names.find(Opcode);
497
498 return ((i != node_names.end()) ? i->second : 0);
499}
500
Scott Michelf0569be2008-12-27 04:51:36 +0000501//===----------------------------------------------------------------------===//
502// Return the Cell SPU's SETCC result type
503//===----------------------------------------------------------------------===//
504
Duncan Sands28b77e92011-09-06 19:07:46 +0000505EVT SPUTargetLowering::getSetCCResultType(EVT VT) const {
Kalle Raiskila7de81012010-11-24 12:59:16 +0000506 // i8, i16 and i32 are valid SETCC result types
507 MVT::SimpleValueType retval;
508
509 switch(VT.getSimpleVT().SimpleTy){
510 case MVT::i1:
511 case MVT::i8:
512 retval = MVT::i8; break;
513 case MVT::i16:
514 retval = MVT::i16; break;
515 case MVT::i32:
516 default:
517 retval = MVT::i32;
518 }
519 return retval;
Scott Michel78c47fa2008-03-10 16:58:52 +0000520}
521
Scott Michel266bc8f2007-12-04 22:23:35 +0000522//===----------------------------------------------------------------------===//
523// Calling convention code:
524//===----------------------------------------------------------------------===//
525
526#include "SPUGenCallingConv.inc"
527
528//===----------------------------------------------------------------------===//
529// LowerOperation implementation
530//===----------------------------------------------------------------------===//
531
532/// Custom lower loads for CellSPU
533/*!
534 All CellSPU loads and stores are aligned to 16-byte boundaries, so for elements
535 within a 16-byte block, we have to rotate to extract the requested element.
Scott Michel30ee7df2008-12-04 03:02:42 +0000536
537 For extending loads, we also want to ensure that the following sequence is
Owen Anderson825b72b2009-08-11 20:47:22 +0000538 emitted, e.g. for MVT::f32 extending load to MVT::f64:
Scott Michel30ee7df2008-12-04 03:02:42 +0000539
540\verbatim
Scott Michel1df30c42008-12-29 03:23:36 +0000541%1 v16i8,ch = load
Scott Michel30ee7df2008-12-04 03:02:42 +0000542%2 v16i8,ch = rotate %1
Scott Michel1df30c42008-12-29 03:23:36 +0000543%3 v4f8, ch = bitconvert %2
Scott Michel30ee7df2008-12-04 03:02:42 +0000544%4 f32 = vec2perfslot %3
545%5 f64 = fp_extend %4
546\endverbatim
547*/
Dan Gohman475871a2008-07-27 21:46:04 +0000548static SDValue
549LowerLOAD(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000550 LoadSDNode *LN = cast<LoadSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000551 SDValue the_chain = LN->getChain();
Owen Andersone50ed302009-08-10 22:56:29 +0000552 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
553 EVT InVT = LN->getMemoryVT();
554 EVT OutVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +0000555 ISD::LoadExtType ExtType = LN->getExtensionType();
556 unsigned alignment = LN->getAlignment();
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000557 int pso = prefslotOffset(InVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000558 DebugLoc dl = Op.getDebugLoc();
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000559 EVT vecVT = InVT.isVector()? InVT: EVT::getVectorVT(*DAG.getContext(), InVT,
560 (128 / InVT.getSizeInBits()));
Scott Michel266bc8f2007-12-04 22:23:35 +0000561
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000562 // two sanity checks
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000563 assert( LN->getAddressingMode() == ISD::UNINDEXED
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000564 && "we should get only UNINDEXED adresses");
565 // clean aligned loads can be selected as-is
Kalle Raiskila8702e8b2011-01-17 11:59:20 +0000566 if (InVT.getSizeInBits() == 128 && (alignment%16) == 0)
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000567 return SDValue();
568
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000569 // Get pointerinfos to the memory chunk(s) that contain the data to load
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000570 uint64_t mpi_offset = LN->getPointerInfo().Offset;
571 mpi_offset -= mpi_offset%16;
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000572 MachinePointerInfo lowMemPtr(LN->getPointerInfo().V, mpi_offset);
573 MachinePointerInfo highMemPtr(LN->getPointerInfo().V, mpi_offset+16);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000574
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000575 SDValue result;
576 SDValue basePtr = LN->getBasePtr();
577 SDValue rotate;
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000578
Kalle Raiskila8702e8b2011-01-17 11:59:20 +0000579 if ((alignment%16) == 0) {
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000580 ConstantSDNode *CN;
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000581
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000582 // Special cases for a known aligned load to simplify the base pointer
583 // and the rotation amount:
584 if (basePtr.getOpcode() == ISD::ADD
585 && (CN = dyn_cast<ConstantSDNode > (basePtr.getOperand(1))) != 0) {
586 // Known offset into basePtr
587 int64_t offset = CN->getSExtValue();
588 int64_t rotamt = int64_t((offset & 0xf) - pso);
Scott Michel266bc8f2007-12-04 22:23:35 +0000589
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000590 if (rotamt < 0)
591 rotamt += 16;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000592
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000593 rotate = DAG.getConstant(rotamt, MVT::i16);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000594
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000595 // Simplify the base pointer for this case:
596 basePtr = basePtr.getOperand(0);
597 if ((offset & ~0xf) > 0) {
Dale Johannesende064702009-02-06 21:50:26 +0000598 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000599 basePtr,
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000600 DAG.getConstant((offset & ~0xf), PtrVT));
Scott Michelf0569be2008-12-27 04:51:36 +0000601 }
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000602 } else if ((basePtr.getOpcode() == SPUISD::AFormAddr)
603 || (basePtr.getOpcode() == SPUISD::IndirectAddr
604 && basePtr.getOperand(0).getOpcode() == SPUISD::Hi
605 && basePtr.getOperand(1).getOpcode() == SPUISD::Lo)) {
606 // Plain aligned a-form address: rotate into preferred slot
607 // Same for (SPUindirect (SPUhi ...), (SPUlo ...))
608 int64_t rotamt = -pso;
609 if (rotamt < 0)
610 rotamt += 16;
611 rotate = DAG.getConstant(rotamt, MVT::i16);
612 } else {
Scott Michelf0569be2008-12-27 04:51:36 +0000613 // Offset the rotate amount by the basePtr and the preferred slot
614 // byte offset
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000615 int64_t rotamt = -pso;
616 if (rotamt < 0)
617 rotamt += 16;
Dale Johannesen33c960f2009-02-04 20:06:27 +0000618 rotate = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000619 basePtr,
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000620 DAG.getConstant(rotamt, PtrVT));
Scott Michel266bc8f2007-12-04 22:23:35 +0000621 }
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000622 } else {
623 // Unaligned load: must be more pessimistic about addressing modes:
624 if (basePtr.getOpcode() == ISD::ADD) {
625 MachineFunction &MF = DAG.getMachineFunction();
626 MachineRegisterInfo &RegInfo = MF.getRegInfo();
627 unsigned VReg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
628 SDValue Flag;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000629
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000630 SDValue Op0 = basePtr.getOperand(0);
631 SDValue Op1 = basePtr.getOperand(1);
632
633 if (isa<ConstantSDNode>(Op1)) {
634 // Convert the (add <ptr>, <const>) to an indirect address contained
635 // in a register. Note that this is done because we need to avoid
636 // creating a 0(reg) d-form address due to the SPU's block loads.
637 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
638 the_chain = DAG.getCopyToReg(the_chain, dl, VReg, basePtr, Flag);
639 basePtr = DAG.getCopyFromReg(the_chain, dl, VReg, PtrVT);
640 } else {
641 // Convert the (add <arg1>, <arg2>) to an indirect address, which
642 // will likely be lowered as a reg(reg) x-form address.
643 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
644 }
645 } else {
646 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
647 basePtr,
648 DAG.getConstant(0, PtrVT));
649 }
650
651 // Offset the rotate amount by the basePtr and the preferred slot
652 // byte offset
653 rotate = DAG.getNode(ISD::ADD, dl, PtrVT,
654 basePtr,
655 DAG.getConstant(-pso, PtrVT));
656 }
657
658 // Do the load as a i128 to allow possible shifting
659 SDValue low = DAG.getLoad(MVT::i128, dl, the_chain, basePtr,
660 lowMemPtr,
661 LN->isVolatile(), LN->isNonTemporal(), 16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000662
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000663 // When the size is not greater than alignment we get all data with just
664 // one load
665 if (alignment >= InVT.getSizeInBits()/8) {
Scott Michelf0569be2008-12-27 04:51:36 +0000666 // Update the chain
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000667 the_chain = low.getValue(1);
Scott Michelf0569be2008-12-27 04:51:36 +0000668
669 // Rotate into the preferred slot:
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000670 result = DAG.getNode(SPUISD::ROTBYTES_LEFT, dl, MVT::i128,
671 low.getValue(0), rotate);
Scott Michelf0569be2008-12-27 04:51:36 +0000672
Scott Michel30ee7df2008-12-04 03:02:42 +0000673 // Convert the loaded v16i8 vector to the appropriate vector type
674 // specified by the operand:
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000675 EVT vecVT = EVT::getVectorVT(*DAG.getContext(),
Owen Anderson23b9b192009-08-12 00:36:31 +0000676 InVT, (128 / InVT.getSizeInBits()));
Dale Johannesen33c960f2009-02-04 20:06:27 +0000677 result = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, InVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000678 DAG.getNode(ISD::BITCAST, dl, vecVT, result));
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000679 }
680 // When alignment is less than the size, we might need (known only at
681 // run-time) two loads
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000682 // TODO: if the memory address is composed only from constants, we have
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000683 // extra kowledge, and might avoid the second load
684 else {
685 // storage position offset from lower 16 byte aligned memory chunk
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000686 SDValue offset = DAG.getNode(ISD::AND, dl, MVT::i32,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000687 basePtr, DAG.getConstant( 0xf, MVT::i32 ) );
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000688 // get a registerfull of ones. (this implementation is a workaround: LLVM
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000689 // cannot handle 128 bit signed int constants)
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000690 SDValue ones = DAG.getConstant(-1, MVT::v4i32 );
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000691 ones = DAG.getNode(ISD::BITCAST, dl, MVT::i128, ones);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000692
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000693 SDValue high = DAG.getLoad(MVT::i128, dl, the_chain,
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000694 DAG.getNode(ISD::ADD, dl, PtrVT,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000695 basePtr,
696 DAG.getConstant(16, PtrVT)),
697 highMemPtr,
698 LN->isVolatile(), LN->isNonTemporal(), 16);
699
700 the_chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, low.getValue(1),
701 high.getValue(1));
702
703 // Shift the (possible) high part right to compensate the misalignemnt.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000704 // if there is no highpart (i.e. value is i64 and offset is 4), this
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000705 // will zero out the high value.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000706 high = DAG.getNode(SPUISD::SRL_BYTES, dl, MVT::i128, high,
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000707 DAG.getNode(ISD::SUB, dl, MVT::i32,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000708 DAG.getConstant( 16, MVT::i32),
709 offset
710 ));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000711
Chris Lattner7a2bdde2011-04-15 05:18:47 +0000712 // Shift the low similarly
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000713 // TODO: add SPUISD::SHL_BYTES
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000714 low = DAG.getNode(SPUISD::SHL_BYTES, dl, MVT::i128, low, offset );
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000715
716 // Merge the two parts
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000717 result = DAG.getNode(ISD::BITCAST, dl, vecVT,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000718 DAG.getNode(ISD::OR, dl, MVT::i128, low, high));
719
720 if (!InVT.isVector()) {
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000721 result = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, InVT, result );
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000722 }
723
724 }
Scott Michel30ee7df2008-12-04 03:02:42 +0000725 // Handle extending loads by extending the scalar result:
726 if (ExtType == ISD::SEXTLOAD) {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000727 result = DAG.getNode(ISD::SIGN_EXTEND, dl, OutVT, result);
Scott Michel30ee7df2008-12-04 03:02:42 +0000728 } else if (ExtType == ISD::ZEXTLOAD) {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000729 result = DAG.getNode(ISD::ZERO_EXTEND, dl, OutVT, result);
Scott Michel30ee7df2008-12-04 03:02:42 +0000730 } else if (ExtType == ISD::EXTLOAD) {
731 unsigned NewOpc = ISD::ANY_EXTEND;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000732
Scott Michel30ee7df2008-12-04 03:02:42 +0000733 if (OutVT.isFloatingPoint())
Scott Michel19c10e62009-01-26 03:37:41 +0000734 NewOpc = ISD::FP_EXTEND;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000735
Dale Johannesen33c960f2009-02-04 20:06:27 +0000736 result = DAG.getNode(NewOpc, dl, OutVT, result);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000737 }
738
Owen Anderson825b72b2009-08-11 20:47:22 +0000739 SDVTList retvts = DAG.getVTList(OutVT, MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +0000740 SDValue retops[2] = {
Scott Michel58c58182008-01-17 20:38:41 +0000741 result,
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000742 the_chain
Scott Michel58c58182008-01-17 20:38:41 +0000743 };
Scott Michel9de5d0d2008-01-11 02:53:15 +0000744
Dale Johannesen33c960f2009-02-04 20:06:27 +0000745 result = DAG.getNode(SPUISD::LDRESULT, dl, retvts,
Scott Michel58c58182008-01-17 20:38:41 +0000746 retops, sizeof(retops) / sizeof(retops[0]));
Scott Michel9de5d0d2008-01-11 02:53:15 +0000747 return result;
Scott Michel266bc8f2007-12-04 22:23:35 +0000748}
749
750/// Custom lower stores for CellSPU
751/*!
752 All CellSPU stores are aligned to 16-byte boundaries, so for elements
753 within a 16-byte block, we have to generate a shuffle to insert the
754 requested element into its place, then store the resulting block.
755 */
Dan Gohman475871a2008-07-27 21:46:04 +0000756static SDValue
757LowerSTORE(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000758 StoreSDNode *SN = cast<StoreSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000759 SDValue Value = SN->getValue();
Owen Andersone50ed302009-08-10 22:56:29 +0000760 EVT VT = Value.getValueType();
761 EVT StVT = (!SN->isTruncatingStore() ? VT : SN->getMemoryVT());
762 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +0000763 DebugLoc dl = Op.getDebugLoc();
Scott Michel9de5d0d2008-01-11 02:53:15 +0000764 unsigned alignment = SN->getAlignment();
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000765 SDValue result;
766 EVT vecVT = StVT.isVector()? StVT: EVT::getVectorVT(*DAG.getContext(), StVT,
767 (128 / StVT.getSizeInBits()));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000768 // Get pointerinfos to the memory chunk(s) that contain the data to load
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000769 uint64_t mpi_offset = SN->getPointerInfo().Offset;
770 mpi_offset -= mpi_offset%16;
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000771 MachinePointerInfo lowMemPtr(SN->getPointerInfo().V, mpi_offset);
772 MachinePointerInfo highMemPtr(SN->getPointerInfo().V, mpi_offset+16);
Scott Michel266bc8f2007-12-04 22:23:35 +0000773
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000774
775 // two sanity checks
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000776 assert( SN->getAddressingMode() == ISD::UNINDEXED
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000777 && "we should get only UNINDEXED adresses");
778 // clean aligned loads can be selected as-is
Kalle Raiskila8702e8b2011-01-17 11:59:20 +0000779 if (StVT.getSizeInBits() == 128 && (alignment%16) == 0)
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000780 return SDValue();
781
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000782 SDValue alignLoadVec;
783 SDValue basePtr = SN->getBasePtr();
784 SDValue the_chain = SN->getChain();
785 SDValue insertEltOffs;
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000786
Kalle Raiskila8702e8b2011-01-17 11:59:20 +0000787 if ((alignment%16) == 0) {
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000788 ConstantSDNode *CN;
789 // Special cases for a known aligned load to simplify the base pointer
790 // and insertion byte:
791 if (basePtr.getOpcode() == ISD::ADD
792 && (CN = dyn_cast<ConstantSDNode>(basePtr.getOperand(1))) != 0) {
793 // Known offset into basePtr
794 int64_t offset = CN->getSExtValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000795
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000796 // Simplify the base pointer for this case:
797 basePtr = basePtr.getOperand(0);
798 insertEltOffs = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
799 basePtr,
800 DAG.getConstant((offset & 0xf), PtrVT));
Scott Michel266bc8f2007-12-04 22:23:35 +0000801
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000802 if ((offset & ~0xf) > 0) {
Dale Johannesende064702009-02-06 21:50:26 +0000803 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000804 basePtr,
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000805 DAG.getConstant((offset & ~0xf), PtrVT));
Scott Michelf0569be2008-12-27 04:51:36 +0000806 }
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000807 } else {
808 // Otherwise, assume it's at byte 0 of basePtr
809 insertEltOffs = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
810 basePtr,
811 DAG.getConstant(0, PtrVT));
812 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000813 basePtr,
814 DAG.getConstant(0, PtrVT));
815 }
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000816 } else {
817 // Unaligned load: must be more pessimistic about addressing modes:
818 if (basePtr.getOpcode() == ISD::ADD) {
819 MachineFunction &MF = DAG.getMachineFunction();
820 MachineRegisterInfo &RegInfo = MF.getRegInfo();
821 unsigned VReg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
822 SDValue Flag;
Scott Michelf0569be2008-12-27 04:51:36 +0000823
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000824 SDValue Op0 = basePtr.getOperand(0);
825 SDValue Op1 = basePtr.getOperand(1);
826
827 if (isa<ConstantSDNode>(Op1)) {
828 // Convert the (add <ptr>, <const>) to an indirect address contained
829 // in a register. Note that this is done because we need to avoid
830 // creating a 0(reg) d-form address due to the SPU's block loads.
831 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
832 the_chain = DAG.getCopyToReg(the_chain, dl, VReg, basePtr, Flag);
833 basePtr = DAG.getCopyFromReg(the_chain, dl, VReg, PtrVT);
834 } else {
835 // Convert the (add <arg1>, <arg2>) to an indirect address, which
836 // will likely be lowered as a reg(reg) x-form address.
837 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
838 }
839 } else {
840 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
841 basePtr,
842 DAG.getConstant(0, PtrVT));
843 }
844
845 // Insertion point is solely determined by basePtr's contents
846 insertEltOffs = DAG.getNode(ISD::ADD, dl, PtrVT,
847 basePtr,
848 DAG.getConstant(0, PtrVT));
849 }
850
851 // Load the lower part of the memory to which to store.
852 SDValue low = DAG.getLoad(vecVT, dl, the_chain, basePtr,
853 lowMemPtr, SN->isVolatile(), SN->isNonTemporal(), 16);
Scott Michelf0569be2008-12-27 04:51:36 +0000854
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000855 // if we don't need to store over the 16 byte boundary, one store suffices
856 if (alignment >= StVT.getSizeInBits()/8) {
Scott Michelf0569be2008-12-27 04:51:36 +0000857 // Update the chain
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000858 the_chain = low.getValue(1);
Scott Michel266bc8f2007-12-04 22:23:35 +0000859
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000860 LoadSDNode *LN = cast<LoadSDNode>(low);
Dan Gohman475871a2008-07-27 21:46:04 +0000861 SDValue theValue = SN->getValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000862
863 if (StVT != VT
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000864 && (theValue.getOpcode() == ISD::AssertZext
865 || theValue.getOpcode() == ISD::AssertSext)) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000866 // Drill down and get the value for zero- and sign-extended
867 // quantities
Scott Michel5af8f0e2008-07-16 17:17:29 +0000868 theValue = theValue.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +0000869 }
870
Scott Michel9de5d0d2008-01-11 02:53:15 +0000871 // If the base pointer is already a D-form address, then just create
872 // a new D-form address with a slot offset and the orignal base pointer.
873 // Otherwise generate a D-form address with the slot offset relative
874 // to the stack pointer, which is always aligned.
Scott Michelf0569be2008-12-27 04:51:36 +0000875#if !defined(NDEBUG)
876 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +0000877 errs() << "CellSPU LowerSTORE: basePtr = ";
Scott Michelf0569be2008-12-27 04:51:36 +0000878 basePtr.getNode()->dump(&DAG);
Chris Lattner4437ae22009-08-23 07:05:07 +0000879 errs() << "\n";
Scott Michelf0569be2008-12-27 04:51:36 +0000880 }
881#endif
Scott Michel9de5d0d2008-01-11 02:53:15 +0000882
Kalle Raiskilaf53fdc22010-08-24 11:05:51 +0000883 SDValue insertEltOp = DAG.getNode(SPUISD::SHUFFLE_MASK, dl, vecVT,
884 insertEltOffs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000885 SDValue vectorizeOp = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, vecVT,
Kalle Raiskilaf53fdc22010-08-24 11:05:51 +0000886 theValue);
887
Dale Johannesen33c960f2009-02-04 20:06:27 +0000888 result = DAG.getNode(SPUISD::SHUFB, dl, vecVT,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000889 vectorizeOp, low,
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000890 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +0000891 MVT::v4i32, insertEltOp));
Scott Michel266bc8f2007-12-04 22:23:35 +0000892
Dale Johannesen33c960f2009-02-04 20:06:27 +0000893 result = DAG.getStore(the_chain, dl, result, basePtr,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000894 lowMemPtr,
David Greene73657df2010-02-15 16:55:58 +0000895 LN->isVolatile(), LN->isNonTemporal(),
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000896 16);
Scott Michel266bc8f2007-12-04 22:23:35 +0000897
Scott Michel266bc8f2007-12-04 22:23:35 +0000898 }
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000899 // do the store when it might cross the 16 byte memory access boundary.
900 else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000901 // TODO issue a warning if SN->isVolatile()== true? This is likely not
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000902 // what the user wanted.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000903
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000904 // address offset from nearest lower 16byte alinged address
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000905 SDValue offset = DAG.getNode(ISD::AND, dl, MVT::i32,
906 SN->getBasePtr(),
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000907 DAG.getConstant(0xf, MVT::i32));
908 // 16 - offset
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000909 SDValue offset_compl = DAG.getNode(ISD::SUB, dl, MVT::i32,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000910 DAG.getConstant( 16, MVT::i32),
911 offset);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000912 // 16 - sizeof(Value)
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000913 SDValue surplus = DAG.getNode(ISD::SUB, dl, MVT::i32,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000914 DAG.getConstant( 16, MVT::i32),
915 DAG.getConstant( VT.getSizeInBits()/8,
916 MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000917 // get a registerfull of ones
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000918 SDValue ones = DAG.getConstant(-1, MVT::v4i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000919 ones = DAG.getNode(ISD::BITCAST, dl, MVT::i128, ones);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000920
921 // Create the 128 bit masks that have ones where the data to store is
922 // located.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000923 SDValue lowmask, himask;
924 // if the value to store don't fill up the an entire 128 bits, zero
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000925 // out the last bits of the mask so that only the value we want to store
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000926 // is masked.
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000927 // this is e.g. in the case of store i32, align 2
928 if (!VT.isVector()){
929 Value = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, Value);
930 lowmask = DAG.getNode(SPUISD::SRL_BYTES, dl, MVT::i128, ones, surplus);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000931 lowmask = DAG.getNode(SPUISD::SHL_BYTES, dl, MVT::i128, lowmask,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000932 surplus);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000933 Value = DAG.getNode(ISD::BITCAST, dl, MVT::i128, Value);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000934 Value = DAG.getNode(ISD::AND, dl, MVT::i128, Value, lowmask);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000935
Torok Edwindac237e2009-07-08 20:53:28 +0000936 }
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000937 else {
938 lowmask = ones;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000939 Value = DAG.getNode(ISD::BITCAST, dl, MVT::i128, Value);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000940 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000941 // this will zero, if there are no data that goes to the high quad
942 himask = DAG.getNode(SPUISD::SHL_BYTES, dl, MVT::i128, lowmask,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000943 offset_compl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000944 lowmask = DAG.getNode(SPUISD::SRL_BYTES, dl, MVT::i128, lowmask,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000945 offset);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000946
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000947 // Load in the old data and zero out the parts that will be overwritten with
948 // the new data to store.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000949 SDValue hi = DAG.getLoad(MVT::i128, dl, the_chain,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000950 DAG.getNode(ISD::ADD, dl, PtrVT, basePtr,
951 DAG.getConstant( 16, PtrVT)),
952 highMemPtr,
953 SN->isVolatile(), SN->isNonTemporal(), 16);
954 the_chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, low.getValue(1),
955 hi.getValue(1));
Scott Michel266bc8f2007-12-04 22:23:35 +0000956
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000957 low = DAG.getNode(ISD::AND, dl, MVT::i128,
958 DAG.getNode( ISD::BITCAST, dl, MVT::i128, low),
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000959 DAG.getNode( ISD::XOR, dl, MVT::i128, lowmask, ones));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000960 hi = DAG.getNode(ISD::AND, dl, MVT::i128,
961 DAG.getNode( ISD::BITCAST, dl, MVT::i128, hi),
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000962 DAG.getNode( ISD::XOR, dl, MVT::i128, himask, ones));
963
964 // Shift the Value to store into place. rlow contains the parts that go to
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000965 // the lower memory chunk, rhi has the parts that go to the upper one.
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000966 SDValue rlow = DAG.getNode(SPUISD::SRL_BYTES, dl, MVT::i128, Value, offset);
967 rlow = DAG.getNode(ISD::AND, dl, MVT::i128, rlow, lowmask);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000968 SDValue rhi = DAG.getNode(SPUISD::SHL_BYTES, dl, MVT::i128, Value,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000969 offset_compl);
970
971 // Merge the old data and the new data and store the results
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000972 // Need to convert vectors here to integer as 'OR'ing floats assert
973 rlow = DAG.getNode(ISD::OR, dl, MVT::i128,
974 DAG.getNode(ISD::BITCAST, dl, MVT::i128, low),
975 DAG.getNode(ISD::BITCAST, dl, MVT::i128, rlow));
976 rhi = DAG.getNode(ISD::OR, dl, MVT::i128,
977 DAG.getNode(ISD::BITCAST, dl, MVT::i128, hi),
978 DAG.getNode(ISD::BITCAST, dl, MVT::i128, rhi));
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000979
980 low = DAG.getStore(the_chain, dl, rlow, basePtr,
981 lowMemPtr,
982 SN->isVolatile(), SN->isNonTemporal(), 16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000983 hi = DAG.getStore(the_chain, dl, rhi,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000984 DAG.getNode(ISD::ADD, dl, PtrVT, basePtr,
985 DAG.getConstant( 16, PtrVT)),
986 highMemPtr,
987 SN->isVolatile(), SN->isNonTemporal(), 16);
988 result = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, low.getValue(0),
989 hi.getValue(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000990 }
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000991
992 return result;
Scott Michel266bc8f2007-12-04 22:23:35 +0000993}
994
Scott Michel94bd57e2009-01-15 04:41:47 +0000995//! Generate the address of a constant pool entry.
Dan Gohman7db949d2009-08-07 01:32:21 +0000996static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +0000997LowerConstantPool(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +0000998 EVT PtrVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +0000999 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001000 const Constant *C = CP->getConstVal();
Dan Gohman475871a2008-07-27 21:46:04 +00001001 SDValue CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
1002 SDValue Zero = DAG.getConstant(0, PtrVT);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001003 const TargetMachine &TM = DAG.getTarget();
Dale Johannesende064702009-02-06 21:50:26 +00001004 // FIXME there is no actual debug info here
1005 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00001006
1007 if (TM.getRelocationModel() == Reloc::Static) {
1008 if (!ST->usingLargeMem()) {
Dan Gohman475871a2008-07-27 21:46:04 +00001009 // Just return the SDValue with the constant pool address in it.
Dale Johannesende064702009-02-06 21:50:26 +00001010 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, CPI, Zero);
Scott Michel266bc8f2007-12-04 22:23:35 +00001011 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001012 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, CPI, Zero);
1013 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, CPI, Zero);
1014 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michel266bc8f2007-12-04 22:23:35 +00001015 }
1016 }
1017
Torok Edwinc23197a2009-07-14 16:55:14 +00001018 llvm_unreachable("LowerConstantPool: Relocation model other than static"
Torok Edwin481d15a2009-07-14 12:22:58 +00001019 " not supported.");
Dan Gohman475871a2008-07-27 21:46:04 +00001020 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001021}
1022
Scott Michel94bd57e2009-01-15 04:41:47 +00001023//! Alternate entry point for generating the address of a constant pool entry
1024SDValue
1025SPU::LowerConstantPool(SDValue Op, SelectionDAG &DAG, const SPUTargetMachine &TM) {
1026 return ::LowerConstantPool(Op, DAG, TM.getSubtargetImpl());
1027}
1028
Dan Gohman475871a2008-07-27 21:46:04 +00001029static SDValue
1030LowerJumpTable(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00001031 EVT PtrVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +00001032 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001033 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
1034 SDValue Zero = DAG.getConstant(0, PtrVT);
Scott Michel266bc8f2007-12-04 22:23:35 +00001035 const TargetMachine &TM = DAG.getTarget();
Dale Johannesende064702009-02-06 21:50:26 +00001036 // FIXME there is no actual debug info here
1037 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00001038
1039 if (TM.getRelocationModel() == Reloc::Static) {
Scott Michela59d4692008-02-23 18:41:37 +00001040 if (!ST->usingLargeMem()) {
Dale Johannesende064702009-02-06 21:50:26 +00001041 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, JTI, Zero);
Scott Michela59d4692008-02-23 18:41:37 +00001042 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001043 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, JTI, Zero);
1044 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, JTI, Zero);
1045 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michela59d4692008-02-23 18:41:37 +00001046 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001047 }
1048
Torok Edwinc23197a2009-07-14 16:55:14 +00001049 llvm_unreachable("LowerJumpTable: Relocation model other than static"
Torok Edwin481d15a2009-07-14 12:22:58 +00001050 " not supported.");
Dan Gohman475871a2008-07-27 21:46:04 +00001051 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001052}
1053
Dan Gohman475871a2008-07-27 21:46:04 +00001054static SDValue
1055LowerGlobalAddress(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00001056 EVT PtrVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +00001057 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001058 const GlobalValue *GV = GSDN->getGlobal();
Devang Patel0d881da2010-07-06 22:08:15 +00001059 SDValue GA = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
1060 PtrVT, GSDN->getOffset());
Scott Michel266bc8f2007-12-04 22:23:35 +00001061 const TargetMachine &TM = DAG.getTarget();
Dan Gohman475871a2008-07-27 21:46:04 +00001062 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesende064702009-02-06 21:50:26 +00001063 // FIXME there is no actual debug info here
1064 DebugLoc dl = Op.getDebugLoc();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001065
Scott Michel266bc8f2007-12-04 22:23:35 +00001066 if (TM.getRelocationModel() == Reloc::Static) {
Scott Michel053c1da2008-01-29 02:16:57 +00001067 if (!ST->usingLargeMem()) {
Dale Johannesende064702009-02-06 21:50:26 +00001068 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, GA, Zero);
Scott Michel053c1da2008-01-29 02:16:57 +00001069 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001070 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, GA, Zero);
1071 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, GA, Zero);
1072 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michel053c1da2008-01-29 02:16:57 +00001073 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001074 } else {
Chris Lattner75361b62010-04-07 22:58:41 +00001075 report_fatal_error("LowerGlobalAddress: Relocation model other than static"
Torok Edwindac237e2009-07-08 20:53:28 +00001076 "not supported.");
Scott Michel266bc8f2007-12-04 22:23:35 +00001077 /*NOTREACHED*/
1078 }
1079
Dan Gohman475871a2008-07-27 21:46:04 +00001080 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001081}
1082
Nate Begemanccef5802008-02-14 18:43:04 +00001083//! Custom lower double precision floating point constants
Dan Gohman475871a2008-07-27 21:46:04 +00001084static SDValue
1085LowerConstantFP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001086 EVT VT = Op.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00001087 // FIXME there is no actual debug info here
1088 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00001089
Owen Anderson825b72b2009-08-11 20:47:22 +00001090 if (VT == MVT::f64) {
Scott Michel1a6cdb62008-12-01 17:56:02 +00001091 ConstantFPSDNode *FP = cast<ConstantFPSDNode>(Op.getNode());
1092
1093 assert((FP != 0) &&
1094 "LowerConstantFP: Node is not ConstantFPSDNode");
Scott Michel1df30c42008-12-29 03:23:36 +00001095
Scott Michel170783a2007-12-19 20:15:47 +00001096 uint64_t dbits = DoubleToBits(FP->getValueAPF().convertToDouble());
Owen Anderson825b72b2009-08-11 20:47:22 +00001097 SDValue T = DAG.getConstant(dbits, MVT::i64);
1098 SDValue Tvec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64, T, T);
Dale Johannesende064702009-02-06 21:50:26 +00001099 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001100 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Tvec));
Scott Michel266bc8f2007-12-04 22:23:35 +00001101 }
1102
Dan Gohman475871a2008-07-27 21:46:04 +00001103 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001104}
1105
Dan Gohman98ca4f22009-08-05 01:29:28 +00001106SDValue
1107SPUTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001108 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001109 const SmallVectorImpl<ISD::InputArg>
1110 &Ins,
1111 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001112 SmallVectorImpl<SDValue> &InVals)
1113 const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001114
Scott Michel266bc8f2007-12-04 22:23:35 +00001115 MachineFunction &MF = DAG.getMachineFunction();
1116 MachineFrameInfo *MFI = MF.getFrameInfo();
Chris Lattner84bc5422007-12-31 04:13:23 +00001117 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001118 SPUFunctionInfo *FuncInfo = MF.getInfo<SPUFunctionInfo>();
Scott Michel266bc8f2007-12-04 22:23:35 +00001119
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001120 unsigned ArgOffset = SPUFrameLowering::minStackSize();
Scott Michel266bc8f2007-12-04 22:23:35 +00001121 unsigned ArgRegIdx = 0;
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001122 unsigned StackSlotSize = SPUFrameLowering::stackSlotSize();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001123
Owen Andersone50ed302009-08-10 22:56:29 +00001124 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001125
Kalle Raiskilad258c492010-07-08 21:15:22 +00001126 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001127 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1128 getTargetMachine(), ArgLocs, *DAG.getContext());
Kalle Raiskilad258c492010-07-08 21:15:22 +00001129 // FIXME: allow for other calling conventions
1130 CCInfo.AnalyzeFormalArguments(Ins, CCC_SPU);
1131
Scott Michel266bc8f2007-12-04 22:23:35 +00001132 // Add DAG nodes to load the arguments or copy them out of registers.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001133 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00001134 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001135 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Scott Micheld976c212008-10-30 01:51:48 +00001136 SDValue ArgVal;
Kalle Raiskilad258c492010-07-08 21:15:22 +00001137 CCValAssign &VA = ArgLocs[ArgNo];
Scott Michel266bc8f2007-12-04 22:23:35 +00001138
Kalle Raiskilad258c492010-07-08 21:15:22 +00001139 if (VA.isRegLoc()) {
Scott Micheld976c212008-10-30 01:51:48 +00001140 const TargetRegisterClass *ArgRegClass;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001141
Owen Anderson825b72b2009-08-11 20:47:22 +00001142 switch (ObjectVT.getSimpleVT().SimpleTy) {
Benjamin Kramer1bd73352010-04-08 10:44:28 +00001143 default:
1144 report_fatal_error("LowerFormalArguments Unhandled argument type: " +
1145 Twine(ObjectVT.getEVTString()));
Owen Anderson825b72b2009-08-11 20:47:22 +00001146 case MVT::i8:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001147 ArgRegClass = &SPU::R8CRegClass;
1148 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001149 case MVT::i16:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001150 ArgRegClass = &SPU::R16CRegClass;
1151 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001152 case MVT::i32:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001153 ArgRegClass = &SPU::R32CRegClass;
1154 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001155 case MVT::i64:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001156 ArgRegClass = &SPU::R64CRegClass;
1157 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001158 case MVT::i128:
Scott Micheldd950092009-01-06 03:36:14 +00001159 ArgRegClass = &SPU::GPRCRegClass;
1160 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001161 case MVT::f32:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001162 ArgRegClass = &SPU::R32FPRegClass;
1163 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001164 case MVT::f64:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001165 ArgRegClass = &SPU::R64FPRegClass;
1166 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001167 case MVT::v2f64:
1168 case MVT::v4f32:
1169 case MVT::v2i64:
1170 case MVT::v4i32:
1171 case MVT::v8i16:
1172 case MVT::v16i8:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001173 ArgRegClass = &SPU::VECREGRegClass;
1174 break;
Scott Micheld976c212008-10-30 01:51:48 +00001175 }
1176
1177 unsigned VReg = RegInfo.createVirtualRegister(ArgRegClass);
Kalle Raiskilad258c492010-07-08 21:15:22 +00001178 RegInfo.addLiveIn(VA.getLocReg(), VReg);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001179 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Scott Micheld976c212008-10-30 01:51:48 +00001180 ++ArgRegIdx;
1181 } else {
1182 // We need to load the argument to a virtual register if we determined
1183 // above that we ran out of physical registers of the appropriate type
1184 // or we're forced to do vararg
Evan Chenged2ae132010-07-03 00:40:23 +00001185 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00001186 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnere8639032010-09-21 06:22:23 +00001187 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
1188 false, false, 0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001189 ArgOffset += StackSlotSize;
1190 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001191
Dan Gohman98ca4f22009-08-05 01:29:28 +00001192 InVals.push_back(ArgVal);
Scott Micheld976c212008-10-30 01:51:48 +00001193 // Update the chain
Dan Gohman98ca4f22009-08-05 01:29:28 +00001194 Chain = ArgVal.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001195 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001196
Scott Micheld976c212008-10-30 01:51:48 +00001197 // vararg handling:
Scott Michel266bc8f2007-12-04 22:23:35 +00001198 if (isVarArg) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001199 // FIXME: we should be able to query the argument registers from
1200 // tablegen generated code.
Kalle Raiskilad258c492010-07-08 21:15:22 +00001201 static const unsigned ArgRegs[] = {
1202 SPU::R3, SPU::R4, SPU::R5, SPU::R6, SPU::R7, SPU::R8, SPU::R9,
1203 SPU::R10, SPU::R11, SPU::R12, SPU::R13, SPU::R14, SPU::R15, SPU::R16,
1204 SPU::R17, SPU::R18, SPU::R19, SPU::R20, SPU::R21, SPU::R22, SPU::R23,
1205 SPU::R24, SPU::R25, SPU::R26, SPU::R27, SPU::R28, SPU::R29, SPU::R30,
1206 SPU::R31, SPU::R32, SPU::R33, SPU::R34, SPU::R35, SPU::R36, SPU::R37,
1207 SPU::R38, SPU::R39, SPU::R40, SPU::R41, SPU::R42, SPU::R43, SPU::R44,
1208 SPU::R45, SPU::R46, SPU::R47, SPU::R48, SPU::R49, SPU::R50, SPU::R51,
1209 SPU::R52, SPU::R53, SPU::R54, SPU::R55, SPU::R56, SPU::R57, SPU::R58,
1210 SPU::R59, SPU::R60, SPU::R61, SPU::R62, SPU::R63, SPU::R64, SPU::R65,
1211 SPU::R66, SPU::R67, SPU::R68, SPU::R69, SPU::R70, SPU::R71, SPU::R72,
1212 SPU::R73, SPU::R74, SPU::R75, SPU::R76, SPU::R77, SPU::R78, SPU::R79
1213 };
1214 // size of ArgRegs array
1215 unsigned NumArgRegs = 77;
1216
Scott Micheld976c212008-10-30 01:51:48 +00001217 // We will spill (79-3)+1 registers to the stack
1218 SmallVector<SDValue, 79-3+1> MemOps;
1219
1220 // Create the frame slot
Scott Michel266bc8f2007-12-04 22:23:35 +00001221 for (; ArgRegIdx != NumArgRegs; ++ArgRegIdx) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001222 FuncInfo->setVarArgsFrameIndex(
Evan Chenged2ae132010-07-03 00:40:23 +00001223 MFI->CreateFixedObject(StackSlotSize, ArgOffset, true));
Dan Gohman1e93df62010-04-17 14:41:14 +00001224 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Cameron Zwarich055cdfc2011-05-19 04:44:19 +00001225 unsigned VReg = MF.addLiveIn(ArgRegs[ArgRegIdx], &SPU::VECREGRegClass);
Chris Lattnere27e02b2010-03-29 17:38:47 +00001226 SDValue ArgVal = DAG.getRegister(VReg, MVT::v16i8);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001227 SDValue Store = DAG.getStore(Chain, dl, ArgVal, FIN, MachinePointerInfo(),
David Greene73657df2010-02-15 16:55:58 +00001228 false, false, 0);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001229 Chain = Store.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001230 MemOps.push_back(Store);
Scott Micheld976c212008-10-30 01:51:48 +00001231
1232 // Increment address by stack slot size for the next stored argument
1233 ArgOffset += StackSlotSize;
Scott Michel266bc8f2007-12-04 22:23:35 +00001234 }
1235 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001236 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001237 &MemOps[0], MemOps.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001238 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001239
Dan Gohman98ca4f22009-08-05 01:29:28 +00001240 return Chain;
Scott Michel266bc8f2007-12-04 22:23:35 +00001241}
1242
1243/// isLSAAddress - Return the immediate to use if the specified
1244/// value is representable as a LSA address.
Dan Gohman475871a2008-07-27 21:46:04 +00001245static SDNode *isLSAAddress(SDValue Op, SelectionDAG &DAG) {
Scott Michel19fd42a2008-11-11 03:06:06 +00001246 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
Scott Michel266bc8f2007-12-04 22:23:35 +00001247 if (!C) return 0;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001248
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001249 int Addr = C->getZExtValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001250 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
1251 (Addr << 14 >> 14) != Addr)
1252 return 0; // Top 14 bits have to be sext of immediate.
Scott Michel5af8f0e2008-07-16 17:17:29 +00001253
Owen Anderson825b72b2009-08-11 20:47:22 +00001254 return DAG.getConstant((int)C->getZExtValue() >> 2, MVT::i32).getNode();
Scott Michel266bc8f2007-12-04 22:23:35 +00001255}
1256
Dan Gohman98ca4f22009-08-05 01:29:28 +00001257SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001258SPUTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001259 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001260 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001261 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001262 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001263 const SmallVectorImpl<ISD::InputArg> &Ins,
1264 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001265 SmallVectorImpl<SDValue> &InVals) const {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001266 // CellSPU target does not yet support tail call optimization.
1267 isTailCall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001268
1269 const SPUSubtarget *ST = SPUTM.getSubtargetImpl();
1270 unsigned NumOps = Outs.size();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001271 unsigned StackSlotSize = SPUFrameLowering::stackSlotSize();
Kalle Raiskilad258c492010-07-08 21:15:22 +00001272
1273 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001274 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1275 getTargetMachine(), ArgLocs, *DAG.getContext());
Kalle Raiskilad258c492010-07-08 21:15:22 +00001276 // FIXME: allow for other calling conventions
1277 CCInfo.AnalyzeCallOperands(Outs, CCC_SPU);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001278
Kalle Raiskilad258c492010-07-08 21:15:22 +00001279 const unsigned NumArgRegs = ArgLocs.size();
1280
Scott Michel266bc8f2007-12-04 22:23:35 +00001281
1282 // Handy pointer type
Owen Andersone50ed302009-08-10 22:56:29 +00001283 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001284
Scott Michel266bc8f2007-12-04 22:23:35 +00001285 // Set up a copy of the stack pointer for use loading and storing any
1286 // arguments that may not fit in the registers available for argument
1287 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00001288 SDValue StackPtr = DAG.getRegister(SPU::R1, MVT::i32);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001289
Scott Michel266bc8f2007-12-04 22:23:35 +00001290 // Figure out which arguments are going to go in registers, and which in
1291 // memory.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001292 unsigned ArgOffset = SPUFrameLowering::minStackSize(); // Just below [LR]
Scott Michel266bc8f2007-12-04 22:23:35 +00001293 unsigned ArgRegIdx = 0;
1294
1295 // Keep track of registers passing arguments
Dan Gohman475871a2008-07-27 21:46:04 +00001296 std::vector<std::pair<unsigned, SDValue> > RegsToPass;
Scott Michel266bc8f2007-12-04 22:23:35 +00001297 // And the arguments passed on the stack
Dan Gohman475871a2008-07-27 21:46:04 +00001298 SmallVector<SDValue, 8> MemOpChains;
Scott Michel266bc8f2007-12-04 22:23:35 +00001299
Kalle Raiskilad258c492010-07-08 21:15:22 +00001300 for (; ArgRegIdx != NumOps; ++ArgRegIdx) {
1301 SDValue Arg = OutVals[ArgRegIdx];
1302 CCValAssign &VA = ArgLocs[ArgRegIdx];
Scott Michel5af8f0e2008-07-16 17:17:29 +00001303
Scott Michel266bc8f2007-12-04 22:23:35 +00001304 // PtrOff will be used to store the current argument to the stack if a
1305 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00001306 SDValue PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Dale Johannesen33c960f2009-02-04 20:06:27 +00001307 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Scott Michel266bc8f2007-12-04 22:23:35 +00001308
Owen Anderson825b72b2009-08-11 20:47:22 +00001309 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001310 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001311 case MVT::i8:
1312 case MVT::i16:
1313 case MVT::i32:
1314 case MVT::i64:
1315 case MVT::i128:
Owen Anderson825b72b2009-08-11 20:47:22 +00001316 case MVT::f32:
1317 case MVT::f64:
Owen Anderson825b72b2009-08-11 20:47:22 +00001318 case MVT::v2i64:
1319 case MVT::v2f64:
1320 case MVT::v4f32:
1321 case MVT::v4i32:
1322 case MVT::v8i16:
1323 case MVT::v16i8:
Scott Michel266bc8f2007-12-04 22:23:35 +00001324 if (ArgRegIdx != NumArgRegs) {
Kalle Raiskilad258c492010-07-08 21:15:22 +00001325 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Scott Michel266bc8f2007-12-04 22:23:35 +00001326 } else {
Chris Lattner6229d0a2010-09-21 18:41:36 +00001327 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
1328 MachinePointerInfo(),
David Greene73657df2010-02-15 16:55:58 +00001329 false, false, 0));
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001330 ArgOffset += StackSlotSize;
Scott Michel266bc8f2007-12-04 22:23:35 +00001331 }
1332 break;
1333 }
1334 }
1335
Bill Wendlingce90c242009-12-28 01:31:11 +00001336 // Accumulate how many bytes are to be pushed on the stack, including the
1337 // linkage area, and parameter passing area. According to the SPU ABI,
1338 // we minimally need space for [LR] and [SP].
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001339 unsigned NumStackBytes = ArgOffset - SPUFrameLowering::minStackSize();
Bill Wendlingce90c242009-12-28 01:31:11 +00001340
1341 // Insert a call sequence start
Chris Lattnere563bbc2008-10-11 22:08:30 +00001342 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumStackBytes,
1343 true));
Scott Michel266bc8f2007-12-04 22:23:35 +00001344
1345 if (!MemOpChains.empty()) {
1346 // Adjust the stack pointer for the stack arguments.
Owen Anderson825b72b2009-08-11 20:47:22 +00001347 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Scott Michel266bc8f2007-12-04 22:23:35 +00001348 &MemOpChains[0], MemOpChains.size());
1349 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001350
Scott Michel266bc8f2007-12-04 22:23:35 +00001351 // Build a sequence of copy-to-reg nodes chained together with token chain
1352 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001353 SDValue InFlag;
Scott Michel266bc8f2007-12-04 22:23:35 +00001354 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michel6e1d1472009-03-16 18:47:25 +00001355 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001356 RegsToPass[i].second, InFlag);
Scott Michel266bc8f2007-12-04 22:23:35 +00001357 InFlag = Chain.getValue(1);
1358 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001359
Dan Gohman475871a2008-07-27 21:46:04 +00001360 SmallVector<SDValue, 8> Ops;
Scott Michel266bc8f2007-12-04 22:23:35 +00001361 unsigned CallOpc = SPUISD::CALL;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001362
Bill Wendling056292f2008-09-16 21:48:12 +00001363 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1364 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1365 // node so that legalize doesn't hack it.
Scott Michel19fd42a2008-11-11 03:06:06 +00001366 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohman46510a72010-04-15 01:51:59 +00001367 const GlobalValue *GV = G->getGlobal();
Owen Andersone50ed302009-08-10 22:56:29 +00001368 EVT CalleeVT = Callee.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001369 SDValue Zero = DAG.getConstant(0, PtrVT);
Devang Patel0d881da2010-07-06 22:08:15 +00001370 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, CalleeVT);
Scott Michel266bc8f2007-12-04 22:23:35 +00001371
Scott Michel9de5d0d2008-01-11 02:53:15 +00001372 if (!ST->usingLargeMem()) {
1373 // Turn calls to targets that are defined (i.e., have bodies) into BRSL
1374 // style calls, otherwise, external symbols are BRASL calls. This assumes
1375 // that declared/defined symbols are in the same compilation unit and can
1376 // be reached through PC-relative jumps.
1377 //
1378 // NOTE:
1379 // This may be an unsafe assumption for JIT and really large compilation
1380 // units.
1381 if (GV->isDeclaration()) {
Dale Johannesende064702009-02-06 21:50:26 +00001382 Callee = DAG.getNode(SPUISD::AFormAddr, dl, CalleeVT, GA, Zero);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001383 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001384 Callee = DAG.getNode(SPUISD::PCRelAddr, dl, CalleeVT, GA, Zero);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001385 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001386 } else {
Scott Michel9de5d0d2008-01-11 02:53:15 +00001387 // "Large memory" mode: Turn all calls into indirect calls with a X-form
1388 // address pairs:
Dale Johannesende064702009-02-06 21:50:26 +00001389 Callee = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, GA, Zero);
Scott Michel266bc8f2007-12-04 22:23:35 +00001390 }
Scott Michel1df30c42008-12-29 03:23:36 +00001391 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001392 EVT CalleeVT = Callee.getValueType();
Scott Michel1df30c42008-12-29 03:23:36 +00001393 SDValue Zero = DAG.getConstant(0, PtrVT);
1394 SDValue ExtSym = DAG.getTargetExternalSymbol(S->getSymbol(),
1395 Callee.getValueType());
1396
1397 if (!ST->usingLargeMem()) {
Dale Johannesende064702009-02-06 21:50:26 +00001398 Callee = DAG.getNode(SPUISD::AFormAddr, dl, CalleeVT, ExtSym, Zero);
Scott Michel1df30c42008-12-29 03:23:36 +00001399 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001400 Callee = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, ExtSym, Zero);
Scott Michel1df30c42008-12-29 03:23:36 +00001401 }
1402 } else if (SDNode *Dest = isLSAAddress(Callee, DAG)) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001403 // If this is an absolute destination address that appears to be a legal
1404 // local store address, use the munged value.
Dan Gohman475871a2008-07-27 21:46:04 +00001405 Callee = SDValue(Dest, 0);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001406 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001407
1408 Ops.push_back(Chain);
1409 Ops.push_back(Callee);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001410
Scott Michel266bc8f2007-12-04 22:23:35 +00001411 // Add argument registers to the end of the list so that they are known live
1412 // into the call.
1413 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Scott Michel5af8f0e2008-07-16 17:17:29 +00001414 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Scott Michel266bc8f2007-12-04 22:23:35 +00001415 RegsToPass[i].second.getValueType()));
Scott Michel5af8f0e2008-07-16 17:17:29 +00001416
Gabor Greifba36cb52008-08-28 21:40:38 +00001417 if (InFlag.getNode())
Scott Michel266bc8f2007-12-04 22:23:35 +00001418 Ops.push_back(InFlag);
Duncan Sands4bdcb612008-07-02 17:40:58 +00001419 // Returns a chain and a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00001420 Chain = DAG.getNode(CallOpc, dl, DAG.getVTList(MVT::Other, MVT::Glue),
Duncan Sands4bdcb612008-07-02 17:40:58 +00001421 &Ops[0], Ops.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001422 InFlag = Chain.getValue(1);
1423
Chris Lattnere563bbc2008-10-11 22:08:30 +00001424 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumStackBytes, true),
1425 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001426 if (!Ins.empty())
Evan Chengebaaa912008-02-05 22:44:06 +00001427 InFlag = Chain.getValue(1);
1428
Dan Gohman98ca4f22009-08-05 01:29:28 +00001429 // If the function returns void, just return the chain.
1430 if (Ins.empty())
1431 return Chain;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001432
Kalle Raiskila55aebef2010-08-24 11:50:48 +00001433 // Now handle the return value(s)
1434 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001435 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1436 getTargetMachine(), RVLocs, *DAG.getContext());
Kalle Raiskila55aebef2010-08-24 11:50:48 +00001437 CCRetInfo.AnalyzeCallResult(Ins, CCC_SPU);
1438
1439
Scott Michel266bc8f2007-12-04 22:23:35 +00001440 // If the call has results, copy the values out of the ret val registers.
Kalle Raiskila55aebef2010-08-24 11:50:48 +00001441 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1442 CCValAssign VA = RVLocs[i];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001443
Kalle Raiskila55aebef2010-08-24 11:50:48 +00001444 SDValue Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
1445 InFlag);
1446 Chain = Val.getValue(1);
1447 InFlag = Val.getValue(2);
1448 InVals.push_back(Val);
1449 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001450
Dan Gohman98ca4f22009-08-05 01:29:28 +00001451 return Chain;
Scott Michel266bc8f2007-12-04 22:23:35 +00001452}
1453
Dan Gohman98ca4f22009-08-05 01:29:28 +00001454SDValue
1455SPUTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001456 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001457 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001458 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001459 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001460
Scott Michel266bc8f2007-12-04 22:23:35 +00001461 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001462 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1463 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001464 CCInfo.AnalyzeReturn(Outs, RetCC_SPU);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001465
Scott Michel266bc8f2007-12-04 22:23:35 +00001466 // If this is the first return lowered for this function, add the regs to the
1467 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001468 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001469 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00001470 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Scott Michel266bc8f2007-12-04 22:23:35 +00001471 }
1472
Dan Gohman475871a2008-07-27 21:46:04 +00001473 SDValue Flag;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001474
Scott Michel266bc8f2007-12-04 22:23:35 +00001475 // Copy the result values into the output registers.
1476 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1477 CCValAssign &VA = RVLocs[i];
1478 assert(VA.isRegLoc() && "Can only return in registers!");
Dale Johannesena05dca42009-02-04 23:02:30 +00001479 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001480 OutVals[i], Flag);
Scott Michel266bc8f2007-12-04 22:23:35 +00001481 Flag = Chain.getValue(1);
1482 }
1483
Gabor Greifba36cb52008-08-28 21:40:38 +00001484 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001485 return DAG.getNode(SPUISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Scott Michel266bc8f2007-12-04 22:23:35 +00001486 else
Owen Anderson825b72b2009-08-11 20:47:22 +00001487 return DAG.getNode(SPUISD::RET_FLAG, dl, MVT::Other, Chain);
Scott Michel266bc8f2007-12-04 22:23:35 +00001488}
1489
1490
1491//===----------------------------------------------------------------------===//
1492// Vector related lowering:
1493//===----------------------------------------------------------------------===//
1494
1495static ConstantSDNode *
1496getVecImm(SDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00001497 SDValue OpVal(0, 0);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001498
Scott Michel266bc8f2007-12-04 22:23:35 +00001499 // Check to see if this buildvec has a single non-undef value in its elements.
1500 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
1501 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +00001502 if (OpVal.getNode() == 0)
Scott Michel266bc8f2007-12-04 22:23:35 +00001503 OpVal = N->getOperand(i);
1504 else if (OpVal != N->getOperand(i))
1505 return 0;
1506 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001507
Gabor Greifba36cb52008-08-28 21:40:38 +00001508 if (OpVal.getNode() != 0) {
Scott Michel19fd42a2008-11-11 03:06:06 +00001509 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001510 return CN;
1511 }
1512 }
1513
Scott Michel7ea02ff2009-03-17 01:15:45 +00001514 return 0;
Scott Michel266bc8f2007-12-04 22:23:35 +00001515}
1516
1517/// get_vec_i18imm - Test if this vector is a vector filled with the same value
1518/// and the value fits into an unsigned 18-bit constant, and if so, return the
1519/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001520SDValue SPU::get_vec_u18imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001521 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001522 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001523 uint64_t Value = CN->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001524 if (ValueType == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001525 uint64_t UValue = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001526 uint32_t upper = uint32_t(UValue >> 32);
1527 uint32_t lower = uint32_t(UValue);
1528 if (upper != lower)
Dan Gohman475871a2008-07-27 21:46:04 +00001529 return SDValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001530 Value = Value >> 32;
1531 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001532 if (Value <= 0x3ffff)
Dan Gohmanfa210d82008-11-05 02:06:09 +00001533 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001534 }
1535
Dan Gohman475871a2008-07-27 21:46:04 +00001536 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001537}
1538
1539/// get_vec_i16imm - Test if this vector is a vector filled with the same value
1540/// and the value fits into a signed 16-bit constant, and if so, return the
1541/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001542SDValue SPU::get_vec_i16imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001543 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001544 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00001545 int64_t Value = CN->getSExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001546 if (ValueType == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001547 uint64_t UValue = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001548 uint32_t upper = uint32_t(UValue >> 32);
1549 uint32_t lower = uint32_t(UValue);
1550 if (upper != lower)
Dan Gohman475871a2008-07-27 21:46:04 +00001551 return SDValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001552 Value = Value >> 32;
1553 }
Scott Michelad2715e2008-03-05 23:02:02 +00001554 if (Value >= -(1 << 15) && Value <= ((1 << 15) - 1)) {
Dan Gohmanfa210d82008-11-05 02:06:09 +00001555 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001556 }
1557 }
1558
Dan Gohman475871a2008-07-27 21:46:04 +00001559 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001560}
1561
1562/// get_vec_i10imm - Test if this vector is a vector filled with the same value
1563/// and the value fits into a signed 10-bit constant, and if so, return the
1564/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001565SDValue SPU::get_vec_i10imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001566 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001567 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00001568 int64_t Value = CN->getSExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001569 if (ValueType == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001570 uint64_t UValue = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001571 uint32_t upper = uint32_t(UValue >> 32);
1572 uint32_t lower = uint32_t(UValue);
1573 if (upper != lower)
Dan Gohman475871a2008-07-27 21:46:04 +00001574 return SDValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001575 Value = Value >> 32;
1576 }
Benjamin Kramer7e09deb2010-03-29 19:07:58 +00001577 if (isInt<10>(Value))
Dan Gohmanfa210d82008-11-05 02:06:09 +00001578 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001579 }
1580
Dan Gohman475871a2008-07-27 21:46:04 +00001581 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001582}
1583
1584/// get_vec_i8imm - Test if this vector is a vector filled with the same value
1585/// and the value fits into a signed 8-bit constant, and if so, return the
1586/// constant.
1587///
1588/// @note: The incoming vector is v16i8 because that's the only way we can load
1589/// constant vectors. Thus, we test to see if the upper and lower bytes are the
1590/// same value.
Dan Gohman475871a2008-07-27 21:46:04 +00001591SDValue SPU::get_vec_i8imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001592 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001593 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001594 int Value = (int) CN->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001595 if (ValueType == MVT::i16
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001596 && Value <= 0xffff /* truncated from uint64_t */
1597 && ((short) Value >> 8) == ((short) Value & 0xff))
Dan Gohmanfa210d82008-11-05 02:06:09 +00001598 return DAG.getTargetConstant(Value & 0xff, ValueType);
Owen Anderson825b72b2009-08-11 20:47:22 +00001599 else if (ValueType == MVT::i8
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001600 && (Value & 0xff) == Value)
Dan Gohmanfa210d82008-11-05 02:06:09 +00001601 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001602 }
1603
Dan Gohman475871a2008-07-27 21:46:04 +00001604 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001605}
1606
1607/// get_ILHUvec_imm - Test if this vector is a vector filled with the same value
1608/// and the value fits into a signed 16-bit constant, and if so, return the
1609/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001610SDValue SPU::get_ILHUvec_imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001611 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001612 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001613 uint64_t Value = CN->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001614 if ((ValueType == MVT::i32
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001615 && ((unsigned) Value & 0xffff0000) == (unsigned) Value)
Owen Anderson825b72b2009-08-11 20:47:22 +00001616 || (ValueType == MVT::i64 && (Value & 0xffff0000) == Value))
Dan Gohmanfa210d82008-11-05 02:06:09 +00001617 return DAG.getTargetConstant(Value >> 16, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001618 }
1619
Dan Gohman475871a2008-07-27 21:46:04 +00001620 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001621}
1622
1623/// get_v4i32_imm - Catch-all for general 32-bit constant vectors
Dan Gohman475871a2008-07-27 21:46:04 +00001624SDValue SPU::get_v4i32_imm(SDNode *N, SelectionDAG &DAG) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001625 if (ConstantSDNode *CN = getVecImm(N)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001626 return DAG.getTargetConstant((unsigned) CN->getZExtValue(), MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00001627 }
1628
Dan Gohman475871a2008-07-27 21:46:04 +00001629 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001630}
1631
1632/// get_v4i32_imm - Catch-all for general 64-bit constant vectors
Dan Gohman475871a2008-07-27 21:46:04 +00001633SDValue SPU::get_v2i64_imm(SDNode *N, SelectionDAG &DAG) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001634 if (ConstantSDNode *CN = getVecImm(N)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001635 return DAG.getTargetConstant((unsigned) CN->getZExtValue(), MVT::i64);
Scott Michel266bc8f2007-12-04 22:23:35 +00001636 }
1637
Dan Gohman475871a2008-07-27 21:46:04 +00001638 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001639}
1640
Scott Micheld1e8d9c2009-01-21 04:58:48 +00001641//! Lower a BUILD_VECTOR instruction creatively:
Dan Gohman7db949d2009-08-07 01:32:21 +00001642static SDValue
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001643LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001644 EVT VT = Op.getValueType();
1645 EVT EltVT = VT.getVectorElementType();
Dale Johannesened2eee62009-02-06 01:31:28 +00001646 DebugLoc dl = Op.getDebugLoc();
Scott Michel7ea02ff2009-03-17 01:15:45 +00001647 BuildVectorSDNode *BCN = dyn_cast<BuildVectorSDNode>(Op.getNode());
1648 assert(BCN != 0 && "Expected BuildVectorSDNode in SPU LowerBUILD_VECTOR");
1649 unsigned minSplatBits = EltVT.getSizeInBits();
1650
1651 if (minSplatBits < 16)
1652 minSplatBits = 16;
1653
1654 APInt APSplatBits, APSplatUndef;
1655 unsigned SplatBitSize;
1656 bool HasAnyUndefs;
1657
1658 if (!BCN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
1659 HasAnyUndefs, minSplatBits)
1660 || minSplatBits < SplatBitSize)
1661 return SDValue(); // Wasn't a constant vector or splat exceeded min
1662
1663 uint64_t SplatBits = APSplatBits.getZExtValue();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001664
Owen Anderson825b72b2009-08-11 20:47:22 +00001665 switch (VT.getSimpleVT().SimpleTy) {
Benjamin Kramer1bd73352010-04-08 10:44:28 +00001666 default:
1667 report_fatal_error("CellSPU: Unhandled VT in LowerBUILD_VECTOR, VT = " +
1668 Twine(VT.getEVTString()));
Scott Micheld1e8d9c2009-01-21 04:58:48 +00001669 /*NOTREACHED*/
Owen Anderson825b72b2009-08-11 20:47:22 +00001670 case MVT::v4f32: {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001671 uint32_t Value32 = uint32_t(SplatBits);
Chris Lattnere7fa1f22009-03-26 05:29:34 +00001672 assert(SplatBitSize == 32
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001673 && "LowerBUILD_VECTOR: Unexpected floating point vector element.");
Scott Michel266bc8f2007-12-04 22:23:35 +00001674 // NOTE: pretend the constant is an integer. LLVM won't load FP constants
Owen Anderson825b72b2009-08-11 20:47:22 +00001675 SDValue T = DAG.getConstant(Value32, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001676 return DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,
Owen Anderson825b72b2009-08-11 20:47:22 +00001677 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, T,T,T,T));
Scott Michel266bc8f2007-12-04 22:23:35 +00001678 break;
1679 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001680 case MVT::v2f64: {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001681 uint64_t f64val = uint64_t(SplatBits);
Chris Lattnere7fa1f22009-03-26 05:29:34 +00001682 assert(SplatBitSize == 64
Scott Michel104de432008-11-24 17:11:17 +00001683 && "LowerBUILD_VECTOR: 64-bit float vector size > 8 bytes.");
Scott Michel266bc8f2007-12-04 22:23:35 +00001684 // NOTE: pretend the constant is an integer. LLVM won't load FP constants
Owen Anderson825b72b2009-08-11 20:47:22 +00001685 SDValue T = DAG.getConstant(f64val, MVT::i64);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001686 return DAG.getNode(ISD::BITCAST, dl, MVT::v2f64,
Owen Anderson825b72b2009-08-11 20:47:22 +00001687 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64, T, T));
Scott Michel266bc8f2007-12-04 22:23:35 +00001688 break;
1689 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001690 case MVT::v16i8: {
Scott Michel266bc8f2007-12-04 22:23:35 +00001691 // 8-bit constants have to be expanded to 16-bits
Scott Michel7ea02ff2009-03-17 01:15:45 +00001692 unsigned short Value16 = SplatBits /* | (SplatBits << 8) */;
1693 SmallVector<SDValue, 8> Ops;
1694
Owen Anderson825b72b2009-08-11 20:47:22 +00001695 Ops.assign(8, DAG.getConstant(Value16, MVT::i16));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001696 return DAG.getNode(ISD::BITCAST, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001697 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i16, &Ops[0], Ops.size()));
Scott Michel266bc8f2007-12-04 22:23:35 +00001698 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001699 case MVT::v8i16: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001700 unsigned short Value16 = SplatBits;
1701 SDValue T = DAG.getConstant(Value16, EltVT);
1702 SmallVector<SDValue, 8> Ops;
1703
1704 Ops.assign(8, T);
1705 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &Ops[0], Ops.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001706 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001707 case MVT::v4i32: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001708 SDValue T = DAG.getConstant(unsigned(SplatBits), VT.getVectorElementType());
Evan Chenga87008d2009-02-25 22:49:59 +00001709 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, T, T, T, T);
Scott Michel266bc8f2007-12-04 22:23:35 +00001710 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001711 case MVT::v2i64: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001712 return SPU::LowerV2I64Splat(VT, DAG, SplatBits, dl);
Scott Michel266bc8f2007-12-04 22:23:35 +00001713 }
1714 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001715
Dan Gohman475871a2008-07-27 21:46:04 +00001716 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001717}
1718
Scott Michel7ea02ff2009-03-17 01:15:45 +00001719/*!
1720 */
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001721SDValue
Owen Andersone50ed302009-08-10 22:56:29 +00001722SPU::LowerV2I64Splat(EVT OpVT, SelectionDAG& DAG, uint64_t SplatVal,
Scott Michel7ea02ff2009-03-17 01:15:45 +00001723 DebugLoc dl) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001724 uint32_t upper = uint32_t(SplatVal >> 32);
1725 uint32_t lower = uint32_t(SplatVal);
1726
1727 if (upper == lower) {
1728 // Magic constant that can be matched by IL, ILA, et. al.
Owen Anderson825b72b2009-08-11 20:47:22 +00001729 SDValue Val = DAG.getTargetConstant(upper, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001730 return DAG.getNode(ISD::BITCAST, dl, OpVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001731 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001732 Val, Val, Val, Val));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001733 } else {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001734 bool upper_special, lower_special;
1735
1736 // NOTE: This code creates common-case shuffle masks that can be easily
1737 // detected as common expressions. It is not attempting to create highly
1738 // specialized masks to replace any and all 0's, 0xff's and 0x80's.
1739
1740 // Detect if the upper or lower half is a special shuffle mask pattern:
1741 upper_special = (upper == 0 || upper == 0xffffffff || upper == 0x80000000);
1742 lower_special = (lower == 0 || lower == 0xffffffff || lower == 0x80000000);
1743
Scott Michel7ea02ff2009-03-17 01:15:45 +00001744 // Both upper and lower are special, lower to a constant pool load:
1745 if (lower_special && upper_special) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001746 SDValue SplatValCN = DAG.getConstant(SplatVal, MVT::i64);
1747 return DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64,
Scott Michel7ea02ff2009-03-17 01:15:45 +00001748 SplatValCN, SplatValCN);
1749 }
1750
1751 SDValue LO32;
1752 SDValue HI32;
1753 SmallVector<SDValue, 16> ShufBytes;
1754 SDValue Result;
1755
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001756 // Create lower vector if not a special pattern
1757 if (!lower_special) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001758 SDValue LO32C = DAG.getConstant(lower, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001759 LO32 = DAG.getNode(ISD::BITCAST, dl, OpVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001760 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001761 LO32C, LO32C, LO32C, LO32C));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001762 }
1763
1764 // Create upper vector if not a special pattern
1765 if (!upper_special) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001766 SDValue HI32C = DAG.getConstant(upper, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001767 HI32 = DAG.getNode(ISD::BITCAST, dl, OpVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001768 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001769 HI32C, HI32C, HI32C, HI32C));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001770 }
1771
1772 // If either upper or lower are special, then the two input operands are
1773 // the same (basically, one of them is a "don't care")
1774 if (lower_special)
1775 LO32 = HI32;
1776 if (upper_special)
1777 HI32 = LO32;
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001778
1779 for (int i = 0; i < 4; ++i) {
1780 uint64_t val = 0;
1781 for (int j = 0; j < 4; ++j) {
1782 SDValue V;
1783 bool process_upper, process_lower;
1784 val <<= 8;
1785 process_upper = (upper_special && (i & 1) == 0);
1786 process_lower = (lower_special && (i & 1) == 1);
1787
1788 if (process_upper || process_lower) {
1789 if ((process_upper && upper == 0)
1790 || (process_lower && lower == 0))
1791 val |= 0x80;
1792 else if ((process_upper && upper == 0xffffffff)
1793 || (process_lower && lower == 0xffffffff))
1794 val |= 0xc0;
1795 else if ((process_upper && upper == 0x80000000)
1796 || (process_lower && lower == 0x80000000))
1797 val |= (j == 0 ? 0xe0 : 0x80);
1798 } else
1799 val |= i * 4 + j + ((i & 1) * 16);
1800 }
1801
Owen Anderson825b72b2009-08-11 20:47:22 +00001802 ShufBytes.push_back(DAG.getConstant(val, MVT::i32));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001803 }
1804
Dale Johannesened2eee62009-02-06 01:31:28 +00001805 return DAG.getNode(SPUISD::SHUFB, dl, OpVT, HI32, LO32,
Owen Anderson825b72b2009-08-11 20:47:22 +00001806 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001807 &ShufBytes[0], ShufBytes.size()));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001808 }
1809}
1810
Scott Michel266bc8f2007-12-04 22:23:35 +00001811/// LowerVECTOR_SHUFFLE - Lower a vector shuffle (V1, V2, V3) to something on
1812/// which the Cell can operate. The code inspects V3 to ascertain whether the
1813/// permutation vector, V3, is monotonically increasing with one "exception"
1814/// element, e.g., (0, 1, _, 3). If this is the case, then generate a
Scott Michel7a1c9e92008-11-22 23:50:42 +00001815/// SHUFFLE_MASK synthetic instruction. Otherwise, spill V3 to the constant pool.
Scott Michel266bc8f2007-12-04 22:23:35 +00001816/// In either case, the net result is going to eventually invoke SHUFB to
1817/// permute/shuffle the bytes from V1 and V2.
1818/// \note
Scott Michel7a1c9e92008-11-22 23:50:42 +00001819/// SHUFFLE_MASK is eventually selected as one of the C*D instructions, generate
Scott Michel266bc8f2007-12-04 22:23:35 +00001820/// control word for byte/halfword/word insertion. This takes care of a single
1821/// element move from V2 into V1.
1822/// \note
1823/// SPUISD::SHUFB is eventually selected as Cell's <i>shufb</i> instructions.
Dan Gohman475871a2008-07-27 21:46:04 +00001824static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00001825 const ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001826 SDValue V1 = Op.getOperand(0);
1827 SDValue V2 = Op.getOperand(1);
Dale Johannesena05dca42009-02-04 23:02:30 +00001828 DebugLoc dl = Op.getDebugLoc();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001829
Scott Michel266bc8f2007-12-04 22:23:35 +00001830 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001831
Scott Michel266bc8f2007-12-04 22:23:35 +00001832 // If we have a single element being moved from V1 to V2, this can be handled
1833 // using the C*[DX] compute mask instructions, but the vector elements have
Kalle Raiskilaca9460f2010-08-18 10:20:29 +00001834 // to be monotonically increasing with one exception element, and the source
1835 // slot of the element to move must be the same as the destination.
Owen Andersone50ed302009-08-10 22:56:29 +00001836 EVT VecVT = V1.getValueType();
1837 EVT EltVT = VecVT.getVectorElementType();
Scott Michel266bc8f2007-12-04 22:23:35 +00001838 unsigned EltsFromV2 = 0;
Kalle Raiskilaca9460f2010-08-18 10:20:29 +00001839 unsigned V2EltOffset = 0;
Scott Michel266bc8f2007-12-04 22:23:35 +00001840 unsigned V2EltIdx0 = 0;
1841 unsigned CurrElt = 0;
Scott Michelcc188272008-12-04 21:01:44 +00001842 unsigned MaxElts = VecVT.getVectorNumElements();
1843 unsigned PrevElt = 0;
Scott Michel266bc8f2007-12-04 22:23:35 +00001844 bool monotonic = true;
Scott Michelcc188272008-12-04 21:01:44 +00001845 bool rotate = true;
Kalle Raiskilabb7d33a2010-09-09 07:30:15 +00001846 int rotamt=0;
Kalle Raiskila47948072010-06-21 10:17:36 +00001847 EVT maskVT; // which of the c?d instructions to use
Scott Michelcc188272008-12-04 21:01:44 +00001848
Owen Anderson825b72b2009-08-11 20:47:22 +00001849 if (EltVT == MVT::i8) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001850 V2EltIdx0 = 16;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001851 maskVT = MVT::v16i8;
Owen Anderson825b72b2009-08-11 20:47:22 +00001852 } else if (EltVT == MVT::i16) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001853 V2EltIdx0 = 8;
Kalle Raiskila47948072010-06-21 10:17:36 +00001854 maskVT = MVT::v8i16;
Owen Anderson825b72b2009-08-11 20:47:22 +00001855 } else if (EltVT == MVT::i32 || EltVT == MVT::f32) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001856 V2EltIdx0 = 4;
Kalle Raiskila47948072010-06-21 10:17:36 +00001857 maskVT = MVT::v4i32;
Owen Anderson825b72b2009-08-11 20:47:22 +00001858 } else if (EltVT == MVT::i64 || EltVT == MVT::f64) {
Scott Michelcc188272008-12-04 21:01:44 +00001859 V2EltIdx0 = 2;
Kalle Raiskila47948072010-06-21 10:17:36 +00001860 maskVT = MVT::v2i64;
Scott Michelcc188272008-12-04 21:01:44 +00001861 } else
Torok Edwinc23197a2009-07-14 16:55:14 +00001862 llvm_unreachable("Unhandled vector type in LowerVECTOR_SHUFFLE");
Scott Michel266bc8f2007-12-04 22:23:35 +00001863
Nate Begeman9008ca62009-04-27 18:41:29 +00001864 for (unsigned i = 0; i != MaxElts; ++i) {
1865 if (SVN->getMaskElt(i) < 0)
1866 continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001867
Nate Begeman9008ca62009-04-27 18:41:29 +00001868 unsigned SrcElt = SVN->getMaskElt(i);
Scott Michel266bc8f2007-12-04 22:23:35 +00001869
Nate Begeman9008ca62009-04-27 18:41:29 +00001870 if (monotonic) {
1871 if (SrcElt >= V2EltIdx0) {
Kalle Raiskilaca9460f2010-08-18 10:20:29 +00001872 // TODO: optimize for the monotonic case when several consecutive
1873 // elements are taken form V2. Do we ever get such a case?
1874 if (EltsFromV2 == 0 && CurrElt == (SrcElt - V2EltIdx0))
1875 V2EltOffset = (SrcElt - V2EltIdx0) * (EltVT.getSizeInBits()/8);
1876 else
1877 monotonic = false;
1878 ++EltsFromV2;
Nate Begeman9008ca62009-04-27 18:41:29 +00001879 } else if (CurrElt != SrcElt) {
1880 monotonic = false;
Scott Michelcc188272008-12-04 21:01:44 +00001881 }
1882
Nate Begeman9008ca62009-04-27 18:41:29 +00001883 ++CurrElt;
1884 }
1885
1886 if (rotate) {
1887 if (PrevElt > 0 && SrcElt < MaxElts) {
1888 if ((PrevElt == SrcElt - 1)
1889 || (PrevElt == MaxElts - 1 && SrcElt == 0)) {
Scott Michelcc188272008-12-04 21:01:44 +00001890 PrevElt = SrcElt;
1891 } else {
Scott Michelcc188272008-12-04 21:01:44 +00001892 rotate = false;
1893 }
Kalle Raiskila0b4ab0c2010-09-08 11:53:38 +00001894 } else if (i == 0 || (PrevElt==0 && SrcElt==1)) {
1895 // First time or after a "wrap around"
Kalle Raiskilad87e5712010-11-22 16:28:26 +00001896 rotamt = SrcElt-i;
Nate Begeman9008ca62009-04-27 18:41:29 +00001897 PrevElt = SrcElt;
1898 } else {
1899 // This isn't a rotation, takes elements from vector 2
1900 rotate = false;
Scott Michelcc188272008-12-04 21:01:44 +00001901 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001902 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001903 }
1904
1905 if (EltsFromV2 == 1 && monotonic) {
1906 // Compute mask and shuffle
Owen Andersone50ed302009-08-10 22:56:29 +00001907 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Kalle Raiskila47948072010-06-21 10:17:36 +00001908
1909 // As SHUFFLE_MASK becomes a c?d instruction, feed it an address
1910 // R1 ($sp) is used here only as it is guaranteed to have last bits zero
1911 SDValue Pointer = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
1912 DAG.getRegister(SPU::R1, PtrVT),
Kalle Raiskilaca9460f2010-08-18 10:20:29 +00001913 DAG.getConstant(V2EltOffset, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001914 SDValue ShufMaskOp = DAG.getNode(SPUISD::SHUFFLE_MASK, dl,
Kalle Raiskila47948072010-06-21 10:17:36 +00001915 maskVT, Pointer);
1916
Scott Michel266bc8f2007-12-04 22:23:35 +00001917 // Use shuffle mask in SHUFB synthetic instruction:
Scott Michel6e1d1472009-03-16 18:47:25 +00001918 return DAG.getNode(SPUISD::SHUFB, dl, V1.getValueType(), V2, V1,
Dale Johannesena05dca42009-02-04 23:02:30 +00001919 ShufMaskOp);
Scott Michelcc188272008-12-04 21:01:44 +00001920 } else if (rotate) {
Kalle Raiskila0b4ab0c2010-09-08 11:53:38 +00001921 if (rotamt < 0)
1922 rotamt +=MaxElts;
1923 rotamt *= EltVT.getSizeInBits()/8;
Dale Johannesena05dca42009-02-04 23:02:30 +00001924 return DAG.getNode(SPUISD::ROTBYTES_LEFT, dl, V1.getValueType(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001925 V1, DAG.getConstant(rotamt, MVT::i16));
Scott Michel266bc8f2007-12-04 22:23:35 +00001926 } else {
Gabor Greif93c53e52008-08-31 15:37:04 +00001927 // Convert the SHUFFLE_VECTOR mask's input element units to the
1928 // actual bytes.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001929 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001930
Dan Gohman475871a2008-07-27 21:46:04 +00001931 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00001932 for (unsigned i = 0, e = MaxElts; i != e; ++i) {
1933 unsigned SrcElt = SVN->getMaskElt(i) < 0 ? 0 : SVN->getMaskElt(i);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001934
Nate Begeman9008ca62009-04-27 18:41:29 +00001935 for (unsigned j = 0; j < BytesPerElement; ++j)
Owen Anderson825b72b2009-08-11 20:47:22 +00001936 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,MVT::i8));
Scott Michel266bc8f2007-12-04 22:23:35 +00001937 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001938 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00001939 &ResultMask[0], ResultMask.size());
Dale Johannesena05dca42009-02-04 23:02:30 +00001940 return DAG.getNode(SPUISD::SHUFB, dl, V1.getValueType(), V1, V2, VPermMask);
Scott Michel266bc8f2007-12-04 22:23:35 +00001941 }
1942}
1943
Dan Gohman475871a2008-07-27 21:46:04 +00001944static SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
1945 SDValue Op0 = Op.getOperand(0); // Op0 = the scalar
Dale Johannesened2eee62009-02-06 01:31:28 +00001946 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00001947
Gabor Greifba36cb52008-08-28 21:40:38 +00001948 if (Op0.getNode()->getOpcode() == ISD::Constant) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001949 // For a constant, build the appropriate constant vector, which will
1950 // eventually simplify to a vector register load.
1951
Gabor Greifba36cb52008-08-28 21:40:38 +00001952 ConstantSDNode *CN = cast<ConstantSDNode>(Op0.getNode());
Dan Gohman475871a2008-07-27 21:46:04 +00001953 SmallVector<SDValue, 16> ConstVecValues;
Owen Andersone50ed302009-08-10 22:56:29 +00001954 EVT VT;
Scott Michel266bc8f2007-12-04 22:23:35 +00001955 size_t n_copies;
1956
1957 // Create a constant vector:
Owen Anderson825b72b2009-08-11 20:47:22 +00001958 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001959 default: llvm_unreachable("Unexpected constant value type in "
Torok Edwin481d15a2009-07-14 12:22:58 +00001960 "LowerSCALAR_TO_VECTOR");
Owen Anderson825b72b2009-08-11 20:47:22 +00001961 case MVT::v16i8: n_copies = 16; VT = MVT::i8; break;
1962 case MVT::v8i16: n_copies = 8; VT = MVT::i16; break;
1963 case MVT::v4i32: n_copies = 4; VT = MVT::i32; break;
1964 case MVT::v4f32: n_copies = 4; VT = MVT::f32; break;
1965 case MVT::v2i64: n_copies = 2; VT = MVT::i64; break;
1966 case MVT::v2f64: n_copies = 2; VT = MVT::f64; break;
Scott Michel266bc8f2007-12-04 22:23:35 +00001967 }
1968
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001969 SDValue CValue = DAG.getConstant(CN->getZExtValue(), VT);
Scott Michel266bc8f2007-12-04 22:23:35 +00001970 for (size_t j = 0; j < n_copies; ++j)
1971 ConstVecValues.push_back(CValue);
1972
Evan Chenga87008d2009-02-25 22:49:59 +00001973 return DAG.getNode(ISD::BUILD_VECTOR, dl, Op.getValueType(),
1974 &ConstVecValues[0], ConstVecValues.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001975 } else {
1976 // Otherwise, copy the value from one register to another:
Owen Anderson825b72b2009-08-11 20:47:22 +00001977 switch (Op0.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001978 default: llvm_unreachable("Unexpected value type in LowerSCALAR_TO_VECTOR");
Owen Anderson825b72b2009-08-11 20:47:22 +00001979 case MVT::i8:
1980 case MVT::i16:
1981 case MVT::i32:
1982 case MVT::i64:
1983 case MVT::f32:
1984 case MVT::f64:
Dale Johannesened2eee62009-02-06 01:31:28 +00001985 return DAG.getNode(SPUISD::PREFSLOT2VEC, dl, Op.getValueType(), Op0, Op0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001986 }
1987 }
1988
Dan Gohman475871a2008-07-27 21:46:04 +00001989 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001990}
1991
Dan Gohman475871a2008-07-27 21:46:04 +00001992static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001993 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001994 SDValue N = Op.getOperand(0);
1995 SDValue Elt = Op.getOperand(1);
Dale Johannesened2eee62009-02-06 01:31:28 +00001996 DebugLoc dl = Op.getDebugLoc();
Scott Michel7a1c9e92008-11-22 23:50:42 +00001997 SDValue retval;
Scott Michel266bc8f2007-12-04 22:23:35 +00001998
Scott Michel7a1c9e92008-11-22 23:50:42 +00001999 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Elt)) {
2000 // Constant argument:
2001 int EltNo = (int) C->getZExtValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002002
Scott Michel7a1c9e92008-11-22 23:50:42 +00002003 // sanity checks:
Owen Anderson825b72b2009-08-11 20:47:22 +00002004 if (VT == MVT::i8 && EltNo >= 16)
Torok Edwinc23197a2009-07-14 16:55:14 +00002005 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i8 extraction slot > 15");
Owen Anderson825b72b2009-08-11 20:47:22 +00002006 else if (VT == MVT::i16 && EltNo >= 8)
Torok Edwinc23197a2009-07-14 16:55:14 +00002007 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i16 extraction slot > 7");
Owen Anderson825b72b2009-08-11 20:47:22 +00002008 else if (VT == MVT::i32 && EltNo >= 4)
Torok Edwinc23197a2009-07-14 16:55:14 +00002009 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i32 extraction slot > 4");
Owen Anderson825b72b2009-08-11 20:47:22 +00002010 else if (VT == MVT::i64 && EltNo >= 2)
Torok Edwinc23197a2009-07-14 16:55:14 +00002011 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i64 extraction slot > 2");
Scott Michel266bc8f2007-12-04 22:23:35 +00002012
Owen Anderson825b72b2009-08-11 20:47:22 +00002013 if (EltNo == 0 && (VT == MVT::i32 || VT == MVT::i64)) {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002014 // i32 and i64: Element 0 is the preferred slot
Dale Johannesened2eee62009-02-06 01:31:28 +00002015 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT, N);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002016 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002017
Scott Michel7a1c9e92008-11-22 23:50:42 +00002018 // Need to generate shuffle mask and extract:
2019 int prefslot_begin = -1, prefslot_end = -1;
2020 int elt_byte = EltNo * VT.getSizeInBits() / 8;
2021
Owen Anderson825b72b2009-08-11 20:47:22 +00002022 switch (VT.getSimpleVT().SimpleTy) {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002023 default:
2024 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002025 case MVT::i8: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002026 prefslot_begin = prefslot_end = 3;
2027 break;
2028 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002029 case MVT::i16: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002030 prefslot_begin = 2; prefslot_end = 3;
2031 break;
2032 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002033 case MVT::i32:
2034 case MVT::f32: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002035 prefslot_begin = 0; prefslot_end = 3;
2036 break;
2037 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002038 case MVT::i64:
2039 case MVT::f64: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002040 prefslot_begin = 0; prefslot_end = 7;
2041 break;
2042 }
2043 }
2044
2045 assert(prefslot_begin != -1 && prefslot_end != -1 &&
2046 "LowerEXTRACT_VECTOR_ELT: preferred slots uninitialized");
2047
Scott Michel9b2420d2009-08-24 21:53:27 +00002048 unsigned int ShufBytes[16] = {
2049 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0
2050 };
Scott Michel7a1c9e92008-11-22 23:50:42 +00002051 for (int i = 0; i < 16; ++i) {
2052 // zero fill uppper part of preferred slot, don't care about the
2053 // other slots:
2054 unsigned int mask_val;
2055 if (i <= prefslot_end) {
2056 mask_val =
2057 ((i < prefslot_begin)
2058 ? 0x80
2059 : elt_byte + (i - prefslot_begin));
2060
2061 ShufBytes[i] = mask_val;
2062 } else
2063 ShufBytes[i] = ShufBytes[i % (prefslot_end + 1)];
2064 }
2065
2066 SDValue ShufMask[4];
2067 for (unsigned i = 0; i < sizeof(ShufMask)/sizeof(ShufMask[0]); ++i) {
Scott Michelcc188272008-12-04 21:01:44 +00002068 unsigned bidx = i * 4;
Scott Michel7a1c9e92008-11-22 23:50:42 +00002069 unsigned int bits = ((ShufBytes[bidx] << 24) |
2070 (ShufBytes[bidx+1] << 16) |
2071 (ShufBytes[bidx+2] << 8) |
2072 ShufBytes[bidx+3]);
Owen Anderson825b72b2009-08-11 20:47:22 +00002073 ShufMask[i] = DAG.getConstant(bits, MVT::i32);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002074 }
2075
Scott Michel7ea02ff2009-03-17 01:15:45 +00002076 SDValue ShufMaskVec =
Owen Anderson825b72b2009-08-11 20:47:22 +00002077 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002078 &ShufMask[0], sizeof(ShufMask)/sizeof(ShufMask[0]));
Scott Michel7a1c9e92008-11-22 23:50:42 +00002079
Dale Johannesened2eee62009-02-06 01:31:28 +00002080 retval = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
2081 DAG.getNode(SPUISD::SHUFB, dl, N.getValueType(),
Scott Michel7a1c9e92008-11-22 23:50:42 +00002082 N, N, ShufMaskVec));
2083 } else {
2084 // Variable index: Rotate the requested element into slot 0, then replicate
2085 // slot 0 across the vector
Owen Andersone50ed302009-08-10 22:56:29 +00002086 EVT VecVT = N.getValueType();
Kalle Raiskila82fe4672010-08-02 08:54:39 +00002087 if (!VecVT.isSimple() || !VecVT.isVector()) {
Chris Lattner75361b62010-04-07 22:58:41 +00002088 report_fatal_error("LowerEXTRACT_VECTOR_ELT: Must have a simple, 128-bit"
Torok Edwindac237e2009-07-08 20:53:28 +00002089 "vector type!");
Scott Michel7a1c9e92008-11-22 23:50:42 +00002090 }
2091
2092 // Make life easier by making sure the index is zero-extended to i32
Owen Anderson825b72b2009-08-11 20:47:22 +00002093 if (Elt.getValueType() != MVT::i32)
2094 Elt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Elt);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002095
2096 // Scale the index to a bit/byte shift quantity
2097 APInt scaleFactor =
Scott Michel104de432008-11-24 17:11:17 +00002098 APInt(32, uint64_t(16 / N.getValueType().getVectorNumElements()), false);
2099 unsigned scaleShift = scaleFactor.logBase2();
Scott Michel7a1c9e92008-11-22 23:50:42 +00002100 SDValue vecShift;
Scott Michel7a1c9e92008-11-22 23:50:42 +00002101
Scott Michel104de432008-11-24 17:11:17 +00002102 if (scaleShift > 0) {
2103 // Scale the shift factor:
Owen Anderson825b72b2009-08-11 20:47:22 +00002104 Elt = DAG.getNode(ISD::SHL, dl, MVT::i32, Elt,
2105 DAG.getConstant(scaleShift, MVT::i32));
Scott Michel7a1c9e92008-11-22 23:50:42 +00002106 }
2107
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +00002108 vecShift = DAG.getNode(SPUISD::SHL_BYTES, dl, VecVT, N, Elt);
Scott Michel104de432008-11-24 17:11:17 +00002109
2110 // Replicate the bytes starting at byte 0 across the entire vector (for
2111 // consistency with the notion of a unified register set)
Scott Michel7a1c9e92008-11-22 23:50:42 +00002112 SDValue replicate;
2113
Owen Anderson825b72b2009-08-11 20:47:22 +00002114 switch (VT.getSimpleVT().SimpleTy) {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002115 default:
Chris Lattner75361b62010-04-07 22:58:41 +00002116 report_fatal_error("LowerEXTRACT_VECTOR_ELT(varable): Unhandled vector"
Torok Edwindac237e2009-07-08 20:53:28 +00002117 "type");
Scott Michel7a1c9e92008-11-22 23:50:42 +00002118 /*NOTREACHED*/
Owen Anderson825b72b2009-08-11 20:47:22 +00002119 case MVT::i8: {
2120 SDValue factor = DAG.getConstant(0x00000000, MVT::i32);
2121 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002122 factor, factor, factor, factor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002123 break;
2124 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002125 case MVT::i16: {
2126 SDValue factor = DAG.getConstant(0x00010001, MVT::i32);
2127 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002128 factor, factor, factor, factor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002129 break;
2130 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002131 case MVT::i32:
2132 case MVT::f32: {
2133 SDValue factor = DAG.getConstant(0x00010203, MVT::i32);
2134 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002135 factor, factor, factor, factor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002136 break;
2137 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002138 case MVT::i64:
2139 case MVT::f64: {
2140 SDValue loFactor = DAG.getConstant(0x00010203, MVT::i32);
2141 SDValue hiFactor = DAG.getConstant(0x04050607, MVT::i32);
2142 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00002143 loFactor, hiFactor, loFactor, hiFactor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002144 break;
2145 }
2146 }
2147
Dale Johannesened2eee62009-02-06 01:31:28 +00002148 retval = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
2149 DAG.getNode(SPUISD::SHUFB, dl, VecVT,
Scott Michel1a6cdb62008-12-01 17:56:02 +00002150 vecShift, vecShift, replicate));
Scott Michel266bc8f2007-12-04 22:23:35 +00002151 }
2152
Scott Michel7a1c9e92008-11-22 23:50:42 +00002153 return retval;
Scott Michel266bc8f2007-12-04 22:23:35 +00002154}
2155
Dan Gohman475871a2008-07-27 21:46:04 +00002156static SDValue LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
2157 SDValue VecOp = Op.getOperand(0);
2158 SDValue ValOp = Op.getOperand(1);
2159 SDValue IdxOp = Op.getOperand(2);
Dale Johannesened2eee62009-02-06 01:31:28 +00002160 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002161 EVT VT = Op.getValueType();
Kalle Raiskilabd887df2010-08-29 12:41:50 +00002162 EVT eltVT = ValOp.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +00002163
Kalle Raiskila43d225d2010-06-09 09:58:17 +00002164 // use 0 when the lane to insert to is 'undef'
Kalle Raiskilabd887df2010-08-29 12:41:50 +00002165 int64_t Offset=0;
Kalle Raiskila43d225d2010-06-09 09:58:17 +00002166 if (IdxOp.getOpcode() != ISD::UNDEF) {
2167 ConstantSDNode *CN = cast<ConstantSDNode>(IdxOp);
2168 assert(CN != 0 && "LowerINSERT_VECTOR_ELT: Index is not constant!");
Kalle Raiskilabd887df2010-08-29 12:41:50 +00002169 Offset = (CN->getSExtValue()) * eltVT.getSizeInBits()/8;
Kalle Raiskila43d225d2010-06-09 09:58:17 +00002170 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002171
Owen Andersone50ed302009-08-10 22:56:29 +00002172 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel1a6cdb62008-12-01 17:56:02 +00002173 // Use $sp ($1) because it's always 16-byte aligned and it's available:
Dale Johannesened2eee62009-02-06 01:31:28 +00002174 SDValue Pointer = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michel1a6cdb62008-12-01 17:56:02 +00002175 DAG.getRegister(SPU::R1, PtrVT),
Kalle Raiskilabd887df2010-08-29 12:41:50 +00002176 DAG.getConstant(Offset, PtrVT));
Kalle Raiskilabc2697c2010-08-04 13:59:48 +00002177 // widen the mask when dealing with half vectors
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002178 EVT maskVT = EVT::getVectorVT(*(DAG.getContext()), VT.getVectorElementType(),
Kalle Raiskilabc2697c2010-08-04 13:59:48 +00002179 128/ VT.getVectorElementType().getSizeInBits());
2180 SDValue ShufMask = DAG.getNode(SPUISD::SHUFFLE_MASK, dl, maskVT, Pointer);
Scott Michel266bc8f2007-12-04 22:23:35 +00002181
Dan Gohman475871a2008-07-27 21:46:04 +00002182 SDValue result =
Dale Johannesened2eee62009-02-06 01:31:28 +00002183 DAG.getNode(SPUISD::SHUFB, dl, VT,
2184 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, ValOp),
Scott Michel1df30c42008-12-29 03:23:36 +00002185 VecOp,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002186 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, ShufMask));
Scott Michel266bc8f2007-12-04 22:23:35 +00002187
2188 return result;
2189}
2190
Scott Michelf0569be2008-12-27 04:51:36 +00002191static SDValue LowerI8Math(SDValue Op, SelectionDAG &DAG, unsigned Opc,
2192 const TargetLowering &TLI)
Scott Michela59d4692008-02-23 18:41:37 +00002193{
Dan Gohman475871a2008-07-27 21:46:04 +00002194 SDValue N0 = Op.getOperand(0); // Everything has at least one operand
Dale Johannesened2eee62009-02-06 01:31:28 +00002195 DebugLoc dl = Op.getDebugLoc();
Owen Anderson95771af2011-02-25 21:41:48 +00002196 EVT ShiftVT = TLI.getShiftAmountTy(N0.getValueType());
Scott Michel266bc8f2007-12-04 22:23:35 +00002197
Owen Anderson825b72b2009-08-11 20:47:22 +00002198 assert(Op.getValueType() == MVT::i8);
Scott Michel266bc8f2007-12-04 22:23:35 +00002199 switch (Opc) {
2200 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00002201 llvm_unreachable("Unhandled i8 math operator");
Scott Michel266bc8f2007-12-04 22:23:35 +00002202 /*NOTREACHED*/
2203 break;
Scott Michel02d711b2008-12-30 23:28:25 +00002204 case ISD::ADD: {
2205 // 8-bit addition: Promote the arguments up to 16-bits and truncate
2206 // the result:
2207 SDValue N1 = Op.getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002208 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2209 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2210 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2211 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel02d711b2008-12-30 23:28:25 +00002212
2213 }
2214
Scott Michel266bc8f2007-12-04 22:23:35 +00002215 case ISD::SUB: {
2216 // 8-bit subtraction: Promote the arguments up to 16-bits and truncate
2217 // the result:
Dan Gohman475871a2008-07-27 21:46:04 +00002218 SDValue N1 = Op.getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002219 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2220 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2221 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2222 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel5af8f0e2008-07-16 17:17:29 +00002223 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002224 case ISD::ROTR:
2225 case ISD::ROTL: {
Dan Gohman475871a2008-07-27 21:46:04 +00002226 SDValue N1 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002227 EVT N1VT = N1.getValueType();
Scott Michel7ea02ff2009-03-17 01:15:45 +00002228
Owen Anderson825b72b2009-08-11 20:47:22 +00002229 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, N0);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002230 if (!N1VT.bitsEq(ShiftVT)) {
2231 unsigned N1Opc = N1.getValueType().bitsLT(ShiftVT)
2232 ? ISD::ZERO_EXTEND
2233 : ISD::TRUNCATE;
2234 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2235 }
2236
2237 // Replicate lower 8-bits into upper 8:
Dan Gohman475871a2008-07-27 21:46:04 +00002238 SDValue ExpandArg =
Owen Anderson825b72b2009-08-11 20:47:22 +00002239 DAG.getNode(ISD::OR, dl, MVT::i16, N0,
2240 DAG.getNode(ISD::SHL, dl, MVT::i16,
2241 N0, DAG.getConstant(8, MVT::i32)));
Scott Michel7ea02ff2009-03-17 01:15:45 +00002242
2243 // Truncate back down to i8
Owen Anderson825b72b2009-08-11 20:47:22 +00002244 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2245 DAG.getNode(Opc, dl, MVT::i16, ExpandArg, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002246 }
2247 case ISD::SRL:
2248 case ISD::SHL: {
Dan Gohman475871a2008-07-27 21:46:04 +00002249 SDValue N1 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002250 EVT N1VT = N1.getValueType();
Scott Michel7ea02ff2009-03-17 01:15:45 +00002251
Owen Anderson825b72b2009-08-11 20:47:22 +00002252 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, N0);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002253 if (!N1VT.bitsEq(ShiftVT)) {
2254 unsigned N1Opc = ISD::ZERO_EXTEND;
2255
2256 if (N1.getValueType().bitsGT(ShiftVT))
2257 N1Opc = ISD::TRUNCATE;
2258
2259 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2260 }
2261
Owen Anderson825b72b2009-08-11 20:47:22 +00002262 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2263 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002264 }
2265 case ISD::SRA: {
Dan Gohman475871a2008-07-27 21:46:04 +00002266 SDValue N1 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002267 EVT N1VT = N1.getValueType();
Scott Michel7ea02ff2009-03-17 01:15:45 +00002268
Owen Anderson825b72b2009-08-11 20:47:22 +00002269 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002270 if (!N1VT.bitsEq(ShiftVT)) {
2271 unsigned N1Opc = ISD::SIGN_EXTEND;
2272
2273 if (N1VT.bitsGT(ShiftVT))
2274 N1Opc = ISD::TRUNCATE;
2275 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2276 }
2277
Owen Anderson825b72b2009-08-11 20:47:22 +00002278 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2279 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002280 }
2281 case ISD::MUL: {
Dan Gohman475871a2008-07-27 21:46:04 +00002282 SDValue N1 = Op.getOperand(1);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002283
Owen Anderson825b72b2009-08-11 20:47:22 +00002284 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2285 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2286 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2287 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002288 break;
2289 }
2290 }
2291
Dan Gohman475871a2008-07-27 21:46:04 +00002292 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002293}
2294
2295//! Lower byte immediate operations for v16i8 vectors:
Dan Gohman475871a2008-07-27 21:46:04 +00002296static SDValue
2297LowerByteImmed(SDValue Op, SelectionDAG &DAG) {
2298 SDValue ConstVec;
2299 SDValue Arg;
Owen Andersone50ed302009-08-10 22:56:29 +00002300 EVT VT = Op.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00002301 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00002302
2303 ConstVec = Op.getOperand(0);
2304 Arg = Op.getOperand(1);
Gabor Greifba36cb52008-08-28 21:40:38 +00002305 if (ConstVec.getNode()->getOpcode() != ISD::BUILD_VECTOR) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002306 if (ConstVec.getNode()->getOpcode() == ISD::BITCAST) {
Scott Michel266bc8f2007-12-04 22:23:35 +00002307 ConstVec = ConstVec.getOperand(0);
2308 } else {
2309 ConstVec = Op.getOperand(1);
2310 Arg = Op.getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002311 if (ConstVec.getNode()->getOpcode() == ISD::BITCAST) {
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002312 ConstVec = ConstVec.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002313 }
2314 }
2315 }
2316
Gabor Greifba36cb52008-08-28 21:40:38 +00002317 if (ConstVec.getNode()->getOpcode() == ISD::BUILD_VECTOR) {
Scott Michel7ea02ff2009-03-17 01:15:45 +00002318 BuildVectorSDNode *BCN = dyn_cast<BuildVectorSDNode>(ConstVec.getNode());
2319 assert(BCN != 0 && "Expected BuildVectorSDNode in SPU LowerByteImmed");
Scott Michel266bc8f2007-12-04 22:23:35 +00002320
Scott Michel7ea02ff2009-03-17 01:15:45 +00002321 APInt APSplatBits, APSplatUndef;
2322 unsigned SplatBitSize;
2323 bool HasAnyUndefs;
2324 unsigned minSplatBits = VT.getVectorElementType().getSizeInBits();
2325
2326 if (BCN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
2327 HasAnyUndefs, minSplatBits)
2328 && minSplatBits <= SplatBitSize) {
2329 uint64_t SplatBits = APSplatBits.getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00002330 SDValue tc = DAG.getTargetConstant(SplatBits & 0xff, MVT::i8);
Scott Michel266bc8f2007-12-04 22:23:35 +00002331
Scott Michel7ea02ff2009-03-17 01:15:45 +00002332 SmallVector<SDValue, 16> tcVec;
2333 tcVec.assign(16, tc);
Dale Johannesened2eee62009-02-06 01:31:28 +00002334 return DAG.getNode(Op.getNode()->getOpcode(), dl, VT, Arg,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002335 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &tcVec[0], tcVec.size()));
Scott Michel266bc8f2007-12-04 22:23:35 +00002336 }
2337 }
Scott Michel9de57a92009-01-26 22:33:37 +00002338
Nate Begeman24dc3462008-07-29 19:07:27 +00002339 // These operations (AND, OR, XOR) are legal, they just couldn't be custom
2340 // lowered. Return the operation, rather than a null SDValue.
2341 return Op;
Scott Michel266bc8f2007-12-04 22:23:35 +00002342}
2343
Scott Michel266bc8f2007-12-04 22:23:35 +00002344//! Custom lowering for CTPOP (count population)
2345/*!
2346 Custom lowering code that counts the number ones in the input
2347 operand. SPU has such an instruction, but it counts the number of
2348 ones per byte, which then have to be accumulated.
2349*/
Dan Gohman475871a2008-07-27 21:46:04 +00002350static SDValue LowerCTPOP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00002351 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002352 EVT vecVT = EVT::getVectorVT(*DAG.getContext(),
Owen Anderson23b9b192009-08-12 00:36:31 +00002353 VT, (128 / VT.getSizeInBits()));
Dale Johannesena05dca42009-02-04 23:02:30 +00002354 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00002355
Owen Anderson825b72b2009-08-11 20:47:22 +00002356 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002357 default:
2358 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002359 case MVT::i8: {
Dan Gohman475871a2008-07-27 21:46:04 +00002360 SDValue N = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00002361 SDValue Elt0 = DAG.getConstant(0, MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00002362
Dale Johannesena05dca42009-02-04 23:02:30 +00002363 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2364 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +00002365
Owen Anderson825b72b2009-08-11 20:47:22 +00002366 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i8, CNTB, Elt0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002367 }
2368
Owen Anderson825b72b2009-08-11 20:47:22 +00002369 case MVT::i16: {
Scott Michel266bc8f2007-12-04 22:23:35 +00002370 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner84bc5422007-12-31 04:13:23 +00002371 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Scott Michel266bc8f2007-12-04 22:23:35 +00002372
Chris Lattner84bc5422007-12-31 04:13:23 +00002373 unsigned CNTB_reg = RegInfo.createVirtualRegister(&SPU::R16CRegClass);
Scott Michel266bc8f2007-12-04 22:23:35 +00002374
Dan Gohman475871a2008-07-27 21:46:04 +00002375 SDValue N = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00002376 SDValue Elt0 = DAG.getConstant(0, MVT::i16);
2377 SDValue Mask0 = DAG.getConstant(0x0f, MVT::i16);
2378 SDValue Shift1 = DAG.getConstant(8, MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00002379
Dale Johannesena05dca42009-02-04 23:02:30 +00002380 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2381 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +00002382
2383 // CNTB_result becomes the chain to which all of the virtual registers
2384 // CNTB_reg, SUM1_reg become associated:
Dan Gohman475871a2008-07-27 21:46:04 +00002385 SDValue CNTB_result =
Owen Anderson825b72b2009-08-11 20:47:22 +00002386 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, CNTB, Elt0);
Scott Michel5af8f0e2008-07-16 17:17:29 +00002387
Dan Gohman475871a2008-07-27 21:46:04 +00002388 SDValue CNTB_rescopy =
Dale Johannesena05dca42009-02-04 23:02:30 +00002389 DAG.getCopyToReg(CNTB_result, dl, CNTB_reg, CNTB_result);
Scott Michel266bc8f2007-12-04 22:23:35 +00002390
Owen Anderson825b72b2009-08-11 20:47:22 +00002391 SDValue Tmp1 = DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i16);
Scott Michel266bc8f2007-12-04 22:23:35 +00002392
Owen Anderson825b72b2009-08-11 20:47:22 +00002393 return DAG.getNode(ISD::AND, dl, MVT::i16,
2394 DAG.getNode(ISD::ADD, dl, MVT::i16,
2395 DAG.getNode(ISD::SRL, dl, MVT::i16,
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002396 Tmp1, Shift1),
2397 Tmp1),
2398 Mask0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002399 }
2400
Owen Anderson825b72b2009-08-11 20:47:22 +00002401 case MVT::i32: {
Scott Michel266bc8f2007-12-04 22:23:35 +00002402 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner84bc5422007-12-31 04:13:23 +00002403 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Scott Michel266bc8f2007-12-04 22:23:35 +00002404
Chris Lattner84bc5422007-12-31 04:13:23 +00002405 unsigned CNTB_reg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
2406 unsigned SUM1_reg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
Scott Michel266bc8f2007-12-04 22:23:35 +00002407
Dan Gohman475871a2008-07-27 21:46:04 +00002408 SDValue N = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00002409 SDValue Elt0 = DAG.getConstant(0, MVT::i32);
2410 SDValue Mask0 = DAG.getConstant(0xff, MVT::i32);
2411 SDValue Shift1 = DAG.getConstant(16, MVT::i32);
2412 SDValue Shift2 = DAG.getConstant(8, MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00002413
Dale Johannesena05dca42009-02-04 23:02:30 +00002414 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2415 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +00002416
2417 // CNTB_result becomes the chain to which all of the virtual registers
2418 // CNTB_reg, SUM1_reg become associated:
Dan Gohman475871a2008-07-27 21:46:04 +00002419 SDValue CNTB_result =
Owen Anderson825b72b2009-08-11 20:47:22 +00002420 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32, CNTB, Elt0);
Scott Michel5af8f0e2008-07-16 17:17:29 +00002421
Dan Gohman475871a2008-07-27 21:46:04 +00002422 SDValue CNTB_rescopy =
Dale Johannesena05dca42009-02-04 23:02:30 +00002423 DAG.getCopyToReg(CNTB_result, dl, CNTB_reg, CNTB_result);
Scott Michel266bc8f2007-12-04 22:23:35 +00002424
Dan Gohman475871a2008-07-27 21:46:04 +00002425 SDValue Comp1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002426 DAG.getNode(ISD::SRL, dl, MVT::i32,
2427 DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i32),
Dale Johannesena05dca42009-02-04 23:02:30 +00002428 Shift1);
Scott Michel266bc8f2007-12-04 22:23:35 +00002429
Dan Gohman475871a2008-07-27 21:46:04 +00002430 SDValue Sum1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002431 DAG.getNode(ISD::ADD, dl, MVT::i32, Comp1,
2432 DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i32));
Scott Michel266bc8f2007-12-04 22:23:35 +00002433
Dan Gohman475871a2008-07-27 21:46:04 +00002434 SDValue Sum1_rescopy =
Dale Johannesena05dca42009-02-04 23:02:30 +00002435 DAG.getCopyToReg(CNTB_result, dl, SUM1_reg, Sum1);
Scott Michel266bc8f2007-12-04 22:23:35 +00002436
Dan Gohman475871a2008-07-27 21:46:04 +00002437 SDValue Comp2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002438 DAG.getNode(ISD::SRL, dl, MVT::i32,
2439 DAG.getCopyFromReg(Sum1_rescopy, dl, SUM1_reg, MVT::i32),
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002440 Shift2);
Dan Gohman475871a2008-07-27 21:46:04 +00002441 SDValue Sum2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002442 DAG.getNode(ISD::ADD, dl, MVT::i32, Comp2,
2443 DAG.getCopyFromReg(Sum1_rescopy, dl, SUM1_reg, MVT::i32));
Scott Michel266bc8f2007-12-04 22:23:35 +00002444
Owen Anderson825b72b2009-08-11 20:47:22 +00002445 return DAG.getNode(ISD::AND, dl, MVT::i32, Sum2, Mask0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002446 }
2447
Owen Anderson825b72b2009-08-11 20:47:22 +00002448 case MVT::i64:
Scott Michel266bc8f2007-12-04 22:23:35 +00002449 break;
2450 }
2451
Dan Gohman475871a2008-07-27 21:46:04 +00002452 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002453}
2454
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002455//! Lower ISD::FP_TO_SINT, ISD::FP_TO_UINT for i32
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002456/*!
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002457 f32->i32 passes through unchanged, whereas f64->i32 expands to a libcall.
2458 All conversions to i64 are expanded to a libcall.
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002459 */
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002460static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002461 const SPUTargetLowering &TLI) {
Owen Andersone50ed302009-08-10 22:56:29 +00002462 EVT OpVT = Op.getValueType();
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002463 SDValue Op0 = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00002464 EVT Op0VT = Op0.getValueType();
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002465
Owen Anderson825b72b2009-08-11 20:47:22 +00002466 if ((OpVT == MVT::i32 && Op0VT == MVT::f64)
2467 || OpVT == MVT::i64) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002468 // Convert f32 / f64 to i32 / i64 via libcall.
2469 RTLIB::Libcall LC =
2470 (Op.getOpcode() == ISD::FP_TO_SINT)
2471 ? RTLIB::getFPTOSINT(Op0VT, OpVT)
2472 : RTLIB::getFPTOUINT(Op0VT, OpVT);
2473 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unexpectd fp-to-int conversion!");
2474 SDValue Dummy;
2475 return ExpandLibCall(LC, Op, DAG, false, Dummy, TLI);
2476 }
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002477
Eli Friedman36df4992009-05-27 00:47:34 +00002478 return Op;
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002479}
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002480
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002481//! Lower ISD::SINT_TO_FP, ISD::UINT_TO_FP for i32
2482/*!
2483 i32->f32 passes through unchanged, whereas i32->f64 is expanded to a libcall.
2484 All conversions from i64 are expanded to a libcall.
2485 */
2486static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002487 const SPUTargetLowering &TLI) {
Owen Andersone50ed302009-08-10 22:56:29 +00002488 EVT OpVT = Op.getValueType();
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002489 SDValue Op0 = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00002490 EVT Op0VT = Op0.getValueType();
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002491
Owen Anderson825b72b2009-08-11 20:47:22 +00002492 if ((OpVT == MVT::f64 && Op0VT == MVT::i32)
2493 || Op0VT == MVT::i64) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002494 // Convert i32, i64 to f64 via libcall:
2495 RTLIB::Libcall LC =
2496 (Op.getOpcode() == ISD::SINT_TO_FP)
2497 ? RTLIB::getSINTTOFP(Op0VT, OpVT)
2498 : RTLIB::getUINTTOFP(Op0VT, OpVT);
2499 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unexpectd int-to-fp conversion!");
2500 SDValue Dummy;
2501 return ExpandLibCall(LC, Op, DAG, false, Dummy, TLI);
2502 }
2503
Eli Friedman36df4992009-05-27 00:47:34 +00002504 return Op;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002505}
2506
2507//! Lower ISD::SETCC
2508/*!
Owen Anderson825b72b2009-08-11 20:47:22 +00002509 This handles MVT::f64 (double floating point) condition lowering
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002510 */
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002511static SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG,
2512 const TargetLowering &TLI) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002513 CondCodeSDNode *CC = dyn_cast<CondCodeSDNode>(Op.getOperand(2));
Dale Johannesen6f38cb62009-02-07 19:59:05 +00002514 DebugLoc dl = Op.getDebugLoc();
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002515 assert(CC != 0 && "LowerSETCC: CondCodeSDNode should not be null here!\n");
2516
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002517 SDValue lhs = Op.getOperand(0);
2518 SDValue rhs = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002519 EVT lhsVT = lhs.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00002520 assert(lhsVT == MVT::f64 && "LowerSETCC: type other than MVT::64\n");
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002521
Owen Andersone50ed302009-08-10 22:56:29 +00002522 EVT ccResultVT = TLI.getSetCCResultType(lhs.getValueType());
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002523 APInt ccResultOnes = APInt::getAllOnesValue(ccResultVT.getSizeInBits());
Owen Anderson825b72b2009-08-11 20:47:22 +00002524 EVT IntVT(MVT::i64);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002525
2526 // Take advantage of the fact that (truncate (sra arg, 32)) is efficiently
2527 // selected to a NOP:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002528 SDValue i64lhs = DAG.getNode(ISD::BITCAST, dl, IntVT, lhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002529 SDValue lhsHi32 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002530 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32,
Dale Johannesenf5d97892009-02-04 01:48:28 +00002531 DAG.getNode(ISD::SRL, dl, IntVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002532 i64lhs, DAG.getConstant(32, MVT::i32)));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002533 SDValue lhsHi32abs =
Owen Anderson825b72b2009-08-11 20:47:22 +00002534 DAG.getNode(ISD::AND, dl, MVT::i32,
2535 lhsHi32, DAG.getConstant(0x7fffffff, MVT::i32));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002536 SDValue lhsLo32 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002537 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, i64lhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002538
2539 // SETO and SETUO only use the lhs operand:
2540 if (CC->get() == ISD::SETO) {
2541 // Evaluates to true if Op0 is not [SQ]NaN - lowers to the inverse of
2542 // SETUO
2543 APInt ccResultAllOnes = APInt::getAllOnesValue(ccResultVT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00002544 return DAG.getNode(ISD::XOR, dl, ccResultVT,
2545 DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002546 lhs, DAG.getConstantFP(0.0, lhsVT),
2547 ISD::SETUO),
2548 DAG.getConstant(ccResultAllOnes, ccResultVT));
2549 } else if (CC->get() == ISD::SETUO) {
2550 // Evaluates to true if Op0 is [SQ]NaN
Dale Johannesenf5d97892009-02-04 01:48:28 +00002551 return DAG.getNode(ISD::AND, dl, ccResultVT,
2552 DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002553 lhsHi32abs,
Owen Anderson825b72b2009-08-11 20:47:22 +00002554 DAG.getConstant(0x7ff00000, MVT::i32),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002555 ISD::SETGE),
Dale Johannesenf5d97892009-02-04 01:48:28 +00002556 DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002557 lhsLo32,
Owen Anderson825b72b2009-08-11 20:47:22 +00002558 DAG.getConstant(0, MVT::i32),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002559 ISD::SETGT));
2560 }
2561
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002562 SDValue i64rhs = DAG.getNode(ISD::BITCAST, dl, IntVT, rhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002563 SDValue rhsHi32 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002564 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32,
Dale Johannesenf5d97892009-02-04 01:48:28 +00002565 DAG.getNode(ISD::SRL, dl, IntVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002566 i64rhs, DAG.getConstant(32, MVT::i32)));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002567
2568 // If a value is negative, subtract from the sign magnitude constant:
2569 SDValue signMag2TC = DAG.getConstant(0x8000000000000000ULL, IntVT);
2570
2571 // Convert the sign-magnitude representation into 2's complement:
Dale Johannesenf5d97892009-02-04 01:48:28 +00002572 SDValue lhsSelectMask = DAG.getNode(ISD::SRA, dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002573 lhsHi32, DAG.getConstant(31, MVT::i32));
Dale Johannesenf5d97892009-02-04 01:48:28 +00002574 SDValue lhsSignMag2TC = DAG.getNode(ISD::SUB, dl, IntVT, signMag2TC, i64lhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002575 SDValue lhsSelect =
Dale Johannesenf5d97892009-02-04 01:48:28 +00002576 DAG.getNode(ISD::SELECT, dl, IntVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002577 lhsSelectMask, lhsSignMag2TC, i64lhs);
2578
Dale Johannesenf5d97892009-02-04 01:48:28 +00002579 SDValue rhsSelectMask = DAG.getNode(ISD::SRA, dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002580 rhsHi32, DAG.getConstant(31, MVT::i32));
Dale Johannesenf5d97892009-02-04 01:48:28 +00002581 SDValue rhsSignMag2TC = DAG.getNode(ISD::SUB, dl, IntVT, signMag2TC, i64rhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002582 SDValue rhsSelect =
Dale Johannesenf5d97892009-02-04 01:48:28 +00002583 DAG.getNode(ISD::SELECT, dl, IntVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002584 rhsSelectMask, rhsSignMag2TC, i64rhs);
2585
2586 unsigned compareOp;
2587
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002588 switch (CC->get()) {
2589 case ISD::SETOEQ:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002590 case ISD::SETUEQ:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002591 compareOp = ISD::SETEQ; break;
2592 case ISD::SETOGT:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002593 case ISD::SETUGT:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002594 compareOp = ISD::SETGT; break;
2595 case ISD::SETOGE:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002596 case ISD::SETUGE:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002597 compareOp = ISD::SETGE; break;
2598 case ISD::SETOLT:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002599 case ISD::SETULT:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002600 compareOp = ISD::SETLT; break;
2601 case ISD::SETOLE:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002602 case ISD::SETULE:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002603 compareOp = ISD::SETLE; break;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002604 case ISD::SETUNE:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002605 case ISD::SETONE:
2606 compareOp = ISD::SETNE; break;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002607 default:
Chris Lattner75361b62010-04-07 22:58:41 +00002608 report_fatal_error("CellSPU ISel Select: unimplemented f64 condition");
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002609 }
2610
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002611 SDValue result =
Scott Michel6e1d1472009-03-16 18:47:25 +00002612 DAG.getSetCC(dl, ccResultVT, lhsSelect, rhsSelect,
Dale Johannesenf5d97892009-02-04 01:48:28 +00002613 (ISD::CondCode) compareOp);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002614
2615 if ((CC->get() & 0x8) == 0) {
2616 // Ordered comparison:
Dale Johannesenf5d97892009-02-04 01:48:28 +00002617 SDValue lhsNaN = DAG.getSetCC(dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002618 lhs, DAG.getConstantFP(0.0, MVT::f64),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002619 ISD::SETO);
Dale Johannesenf5d97892009-02-04 01:48:28 +00002620 SDValue rhsNaN = DAG.getSetCC(dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002621 rhs, DAG.getConstantFP(0.0, MVT::f64),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002622 ISD::SETO);
Dale Johannesenf5d97892009-02-04 01:48:28 +00002623 SDValue ordered = DAG.getNode(ISD::AND, dl, ccResultVT, lhsNaN, rhsNaN);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002624
Dale Johannesenf5d97892009-02-04 01:48:28 +00002625 result = DAG.getNode(ISD::AND, dl, ccResultVT, ordered, result);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002626 }
2627
2628 return result;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002629}
2630
Scott Michel7a1c9e92008-11-22 23:50:42 +00002631//! Lower ISD::SELECT_CC
2632/*!
2633 ISD::SELECT_CC can (generally) be implemented directly on the SPU using the
2634 SELB instruction.
2635
2636 \note Need to revisit this in the future: if the code path through the true
2637 and false value computations is longer than the latency of a branch (6
2638 cycles), then it would be more advantageous to branch and insert a new basic
2639 block and branch on the condition. However, this code does not make that
2640 assumption, given the simplisitc uses so far.
2641 */
2642
Scott Michelf0569be2008-12-27 04:51:36 +00002643static SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG,
2644 const TargetLowering &TLI) {
Owen Andersone50ed302009-08-10 22:56:29 +00002645 EVT VT = Op.getValueType();
Scott Michel7a1c9e92008-11-22 23:50:42 +00002646 SDValue lhs = Op.getOperand(0);
2647 SDValue rhs = Op.getOperand(1);
2648 SDValue trueval = Op.getOperand(2);
2649 SDValue falseval = Op.getOperand(3);
2650 SDValue condition = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00002651 DebugLoc dl = Op.getDebugLoc();
Scott Michel7a1c9e92008-11-22 23:50:42 +00002652
Scott Michelf0569be2008-12-27 04:51:36 +00002653 // NOTE: SELB's arguments: $rA, $rB, $mask
2654 //
2655 // SELB selects bits from $rA where bits in $mask are 0, bits from $rB
2656 // where bits in $mask are 1. CCond will be inverted, having 1s where the
2657 // condition was true and 0s where the condition was false. Hence, the
2658 // arguments to SELB get reversed.
2659
Scott Michel7a1c9e92008-11-22 23:50:42 +00002660 // Note: Really should be ISD::SELECT instead of SPUISD::SELB, but LLVM's
2661 // legalizer insists on combining SETCC/SELECT into SELECT_CC, so we end up
2662 // with another "cannot select select_cc" assert:
2663
Dale Johannesende064702009-02-06 21:50:26 +00002664 SDValue compare = DAG.getNode(ISD::SETCC, dl,
Duncan Sands5480c042009-01-01 15:52:00 +00002665 TLI.getSetCCResultType(Op.getValueType()),
Scott Michelf0569be2008-12-27 04:51:36 +00002666 lhs, rhs, condition);
Dale Johannesende064702009-02-06 21:50:26 +00002667 return DAG.getNode(SPUISD::SELB, dl, VT, falseval, trueval, compare);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002668}
2669
Scott Michelb30e8f62008-12-02 19:53:53 +00002670//! Custom lower ISD::TRUNCATE
2671static SDValue LowerTRUNCATE(SDValue Op, SelectionDAG &DAG)
2672{
Scott Michel6e1d1472009-03-16 18:47:25 +00002673 // Type to truncate to
Owen Andersone50ed302009-08-10 22:56:29 +00002674 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00002675 MVT simpleVT = VT.getSimpleVT();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002676 EVT VecVT = EVT::getVectorVT(*DAG.getContext(),
Owen Anderson23b9b192009-08-12 00:36:31 +00002677 VT, (128 / VT.getSizeInBits()));
Dale Johannesende064702009-02-06 21:50:26 +00002678 DebugLoc dl = Op.getDebugLoc();
Scott Michelb30e8f62008-12-02 19:53:53 +00002679
Scott Michel6e1d1472009-03-16 18:47:25 +00002680 // Type to truncate from
Scott Michelb30e8f62008-12-02 19:53:53 +00002681 SDValue Op0 = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00002682 EVT Op0VT = Op0.getValueType();
Scott Michelb30e8f62008-12-02 19:53:53 +00002683
Duncan Sandscdfad362010-11-03 12:17:33 +00002684 if (Op0VT == MVT::i128 && simpleVT == MVT::i64) {
Scott Michel52d00012009-01-03 00:27:53 +00002685 // Create shuffle mask, least significant doubleword of quadword
Scott Michelf0569be2008-12-27 04:51:36 +00002686 unsigned maskHigh = 0x08090a0b;
2687 unsigned maskLow = 0x0c0d0e0f;
2688 // Use a shuffle to perform the truncation
Owen Anderson825b72b2009-08-11 20:47:22 +00002689 SDValue shufMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
2690 DAG.getConstant(maskHigh, MVT::i32),
2691 DAG.getConstant(maskLow, MVT::i32),
2692 DAG.getConstant(maskHigh, MVT::i32),
2693 DAG.getConstant(maskLow, MVT::i32));
Scott Michelf0569be2008-12-27 04:51:36 +00002694
Scott Michel6e1d1472009-03-16 18:47:25 +00002695 SDValue truncShuffle = DAG.getNode(SPUISD::SHUFB, dl, VecVT,
2696 Op0, Op0, shufMask);
Scott Michelf0569be2008-12-27 04:51:36 +00002697
Scott Michel6e1d1472009-03-16 18:47:25 +00002698 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT, truncShuffle);
Scott Michelb30e8f62008-12-02 19:53:53 +00002699 }
2700
Scott Michelf0569be2008-12-27 04:51:36 +00002701 return SDValue(); // Leave the truncate unmolested
Scott Michelb30e8f62008-12-02 19:53:53 +00002702}
2703
Scott Michel77f452d2009-08-25 22:37:34 +00002704/*!
2705 * Emit the instruction sequence for i64/i32 -> i128 sign extend. The basic
2706 * algorithm is to duplicate the sign bit using rotmai to generate at
2707 * least one byte full of sign bits. Then propagate the "sign-byte" into
2708 * the leftmost words and the i64/i32 into the rightmost words using shufb.
2709 *
2710 * @param Op The sext operand
2711 * @param DAG The current DAG
2712 * @return The SDValue with the entire instruction sequence
2713 */
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002714static SDValue LowerSIGN_EXTEND(SDValue Op, SelectionDAG &DAG)
2715{
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002716 DebugLoc dl = Op.getDebugLoc();
2717
Scott Michel77f452d2009-08-25 22:37:34 +00002718 // Type to extend to
2719 MVT OpVT = Op.getValueType().getSimpleVT();
Scott Michel77f452d2009-08-25 22:37:34 +00002720
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002721 // Type to extend from
2722 SDValue Op0 = Op.getOperand(0);
Scott Michel77f452d2009-08-25 22:37:34 +00002723 MVT Op0VT = Op0.getValueType().getSimpleVT();
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002724
Kalle Raiskila5106b842011-01-20 15:49:06 +00002725 // extend i8 & i16 via i32
2726 if (Op0VT == MVT::i8 || Op0VT == MVT::i16) {
2727 Op0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i32, Op0);
2728 Op0VT = MVT::i32;
2729 }
2730
Scott Michel77f452d2009-08-25 22:37:34 +00002731 // The type to extend to needs to be a i128 and
2732 // the type to extend from needs to be i64 or i32.
2733 assert((OpVT == MVT::i128 && (Op0VT == MVT::i64 || Op0VT == MVT::i32)) &&
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002734 "LowerSIGN_EXTEND: input and/or output operand have wrong size");
Duncan Sands1f6a3292011-08-12 14:54:45 +00002735 (void)OpVT;
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002736
2737 // Create shuffle mask
Scott Michel77f452d2009-08-25 22:37:34 +00002738 unsigned mask1 = 0x10101010; // byte 0 - 3 and 4 - 7
2739 unsigned mask2 = Op0VT == MVT::i64 ? 0x00010203 : 0x10101010; // byte 8 - 11
2740 unsigned mask3 = Op0VT == MVT::i64 ? 0x04050607 : 0x00010203; // byte 12 - 15
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002741 SDValue shufMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
2742 DAG.getConstant(mask1, MVT::i32),
2743 DAG.getConstant(mask1, MVT::i32),
2744 DAG.getConstant(mask2, MVT::i32),
2745 DAG.getConstant(mask3, MVT::i32));
2746
Scott Michel77f452d2009-08-25 22:37:34 +00002747 // Word wise arithmetic right shift to generate at least one byte
2748 // that contains sign bits.
2749 MVT mvt = Op0VT == MVT::i64 ? MVT::v2i64 : MVT::v4i32;
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002750 SDValue sraVal = DAG.getNode(ISD::SRA,
2751 dl,
Scott Michel77f452d2009-08-25 22:37:34 +00002752 mvt,
2753 DAG.getNode(SPUISD::PREFSLOT2VEC, dl, mvt, Op0, Op0),
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002754 DAG.getConstant(31, MVT::i32));
2755
Kalle Raiskila940e7962010-10-18 09:34:19 +00002756 // reinterpret as a i128 (SHUFB requires it). This gets lowered away.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002757 SDValue extended = SDValue(DAG.getMachineNode(TargetOpcode::COPY_TO_REGCLASS,
Kalle Raiskila940e7962010-10-18 09:34:19 +00002758 dl, Op0VT, Op0,
2759 DAG.getTargetConstant(
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002760 SPU::GPRCRegClass.getID(),
Kalle Raiskila940e7962010-10-18 09:34:19 +00002761 MVT::i32)), 0);
Scott Michel77f452d2009-08-25 22:37:34 +00002762 // Shuffle bytes - Copy the sign bits into the upper 64 bits
2763 // and the input value into the lower 64 bits.
2764 SDValue extShuffle = DAG.getNode(SPUISD::SHUFB, dl, mvt,
Kalle Raiskila940e7962010-10-18 09:34:19 +00002765 extended, sraVal, shufMask);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002766 return DAG.getNode(ISD::BITCAST, dl, MVT::i128, extShuffle);
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002767}
2768
Scott Michel7a1c9e92008-11-22 23:50:42 +00002769//! Custom (target-specific) lowering entry point
2770/*!
2771 This is where LLVM's DAG selection process calls to do target-specific
2772 lowering of nodes.
2773 */
Dan Gohman475871a2008-07-27 21:46:04 +00002774SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00002775SPUTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const
Scott Michel266bc8f2007-12-04 22:23:35 +00002776{
Scott Michela59d4692008-02-23 18:41:37 +00002777 unsigned Opc = (unsigned) Op.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00002778 EVT VT = Op.getValueType();
Scott Michela59d4692008-02-23 18:41:37 +00002779
2780 switch (Opc) {
Scott Michel266bc8f2007-12-04 22:23:35 +00002781 default: {
Torok Edwindac237e2009-07-08 20:53:28 +00002782#ifndef NDEBUG
Chris Lattner4437ae22009-08-23 07:05:07 +00002783 errs() << "SPUTargetLowering::LowerOperation(): need to lower this!\n";
2784 errs() << "Op.getOpcode() = " << Opc << "\n";
2785 errs() << "*Op.getNode():\n";
Gabor Greifba36cb52008-08-28 21:40:38 +00002786 Op.getNode()->dump();
Torok Edwindac237e2009-07-08 20:53:28 +00002787#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00002788 llvm_unreachable(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002789 }
2790 case ISD::LOAD:
Scott Michelb30e8f62008-12-02 19:53:53 +00002791 case ISD::EXTLOAD:
Scott Michel266bc8f2007-12-04 22:23:35 +00002792 case ISD::SEXTLOAD:
2793 case ISD::ZEXTLOAD:
2794 return LowerLOAD(Op, DAG, SPUTM.getSubtargetImpl());
2795 case ISD::STORE:
2796 return LowerSTORE(Op, DAG, SPUTM.getSubtargetImpl());
2797 case ISD::ConstantPool:
2798 return LowerConstantPool(Op, DAG, SPUTM.getSubtargetImpl());
2799 case ISD::GlobalAddress:
2800 return LowerGlobalAddress(Op, DAG, SPUTM.getSubtargetImpl());
2801 case ISD::JumpTable:
2802 return LowerJumpTable(Op, DAG, SPUTM.getSubtargetImpl());
Scott Michel266bc8f2007-12-04 22:23:35 +00002803 case ISD::ConstantFP:
2804 return LowerConstantFP(Op, DAG);
Scott Michel266bc8f2007-12-04 22:23:35 +00002805
Scott Michel02d711b2008-12-30 23:28:25 +00002806 // i8, i64 math ops:
Scott Michel8bf61e82008-06-02 22:18:03 +00002807 case ISD::ADD:
Scott Michel266bc8f2007-12-04 22:23:35 +00002808 case ISD::SUB:
2809 case ISD::ROTR:
2810 case ISD::ROTL:
2811 case ISD::SRL:
2812 case ISD::SHL:
Scott Michel8bf61e82008-06-02 22:18:03 +00002813 case ISD::SRA: {
Owen Anderson825b72b2009-08-11 20:47:22 +00002814 if (VT == MVT::i8)
Scott Michelf0569be2008-12-27 04:51:36 +00002815 return LowerI8Math(Op, DAG, Opc, *this);
Scott Michela59d4692008-02-23 18:41:37 +00002816 break;
Scott Michel8bf61e82008-06-02 22:18:03 +00002817 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002818
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002819 case ISD::FP_TO_SINT:
2820 case ISD::FP_TO_UINT:
2821 return LowerFP_TO_INT(Op, DAG, *this);
2822
2823 case ISD::SINT_TO_FP:
2824 case ISD::UINT_TO_FP:
2825 return LowerINT_TO_FP(Op, DAG, *this);
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002826
Scott Michel266bc8f2007-12-04 22:23:35 +00002827 // Vector-related lowering.
2828 case ISD::BUILD_VECTOR:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002829 return LowerBUILD_VECTOR(Op, DAG);
Scott Michel266bc8f2007-12-04 22:23:35 +00002830 case ISD::SCALAR_TO_VECTOR:
2831 return LowerSCALAR_TO_VECTOR(Op, DAG);
2832 case ISD::VECTOR_SHUFFLE:
2833 return LowerVECTOR_SHUFFLE(Op, DAG);
2834 case ISD::EXTRACT_VECTOR_ELT:
2835 return LowerEXTRACT_VECTOR_ELT(Op, DAG);
2836 case ISD::INSERT_VECTOR_ELT:
2837 return LowerINSERT_VECTOR_ELT(Op, DAG);
2838
2839 // Look for ANDBI, ORBI and XORBI opportunities and lower appropriately:
2840 case ISD::AND:
2841 case ISD::OR:
2842 case ISD::XOR:
2843 return LowerByteImmed(Op, DAG);
2844
2845 // Vector and i8 multiply:
2846 case ISD::MUL:
Owen Anderson825b72b2009-08-11 20:47:22 +00002847 if (VT == MVT::i8)
Scott Michelf0569be2008-12-27 04:51:36 +00002848 return LowerI8Math(Op, DAG, Opc, *this);
Scott Michel266bc8f2007-12-04 22:23:35 +00002849
Scott Michel266bc8f2007-12-04 22:23:35 +00002850 case ISD::CTPOP:
2851 return LowerCTPOP(Op, DAG);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002852
2853 case ISD::SELECT_CC:
Scott Michelf0569be2008-12-27 04:51:36 +00002854 return LowerSELECT_CC(Op, DAG, *this);
Scott Michelb30e8f62008-12-02 19:53:53 +00002855
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002856 case ISD::SETCC:
2857 return LowerSETCC(Op, DAG, *this);
2858
Scott Michelb30e8f62008-12-02 19:53:53 +00002859 case ISD::TRUNCATE:
2860 return LowerTRUNCATE(Op, DAG);
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002861
2862 case ISD::SIGN_EXTEND:
2863 return LowerSIGN_EXTEND(Op, DAG);
Scott Michel266bc8f2007-12-04 22:23:35 +00002864 }
2865
Dan Gohman475871a2008-07-27 21:46:04 +00002866 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002867}
2868
Duncan Sands1607f052008-12-01 11:39:25 +00002869void SPUTargetLowering::ReplaceNodeResults(SDNode *N,
2870 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00002871 SelectionDAG &DAG) const
Scott Michel73ce1c52008-11-10 23:43:06 +00002872{
2873#if 0
2874 unsigned Opc = (unsigned) N->getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00002875 EVT OpVT = N->getValueType(0);
Scott Michel73ce1c52008-11-10 23:43:06 +00002876
2877 switch (Opc) {
2878 default: {
Chris Lattner4437ae22009-08-23 07:05:07 +00002879 errs() << "SPUTargetLowering::ReplaceNodeResults(): need to fix this!\n";
2880 errs() << "Op.getOpcode() = " << Opc << "\n";
2881 errs() << "*Op.getNode():\n";
Scott Michel73ce1c52008-11-10 23:43:06 +00002882 N->dump();
2883 abort();
2884 /*NOTREACHED*/
2885 }
2886 }
2887#endif
2888
2889 /* Otherwise, return unchanged */
Scott Michel73ce1c52008-11-10 23:43:06 +00002890}
2891
Scott Michel266bc8f2007-12-04 22:23:35 +00002892//===----------------------------------------------------------------------===//
Scott Michel266bc8f2007-12-04 22:23:35 +00002893// Target Optimization Hooks
2894//===----------------------------------------------------------------------===//
2895
Dan Gohman475871a2008-07-27 21:46:04 +00002896SDValue
Scott Michel266bc8f2007-12-04 22:23:35 +00002897SPUTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const
2898{
2899#if 0
2900 TargetMachine &TM = getTargetMachine();
Scott Michel053c1da2008-01-29 02:16:57 +00002901#endif
2902 const SPUSubtarget *ST = SPUTM.getSubtargetImpl();
Scott Michel266bc8f2007-12-04 22:23:35 +00002903 SelectionDAG &DAG = DCI.DAG;
Scott Michel1a6cdb62008-12-01 17:56:02 +00002904 SDValue Op0 = N->getOperand(0); // everything has at least one operand
Owen Andersone50ed302009-08-10 22:56:29 +00002905 EVT NodeVT = N->getValueType(0); // The node's value type
2906 EVT Op0VT = Op0.getValueType(); // The first operand's result
Scott Michel1a6cdb62008-12-01 17:56:02 +00002907 SDValue Result; // Initially, empty result
Dale Johannesende064702009-02-06 21:50:26 +00002908 DebugLoc dl = N->getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00002909
2910 switch (N->getOpcode()) {
2911 default: break;
Scott Michel053c1da2008-01-29 02:16:57 +00002912 case ISD::ADD: {
Dan Gohman475871a2008-07-27 21:46:04 +00002913 SDValue Op1 = N->getOperand(1);
Scott Michel053c1da2008-01-29 02:16:57 +00002914
Scott Michelf0569be2008-12-27 04:51:36 +00002915 if (Op0.getOpcode() == SPUISD::IndirectAddr
2916 || Op1.getOpcode() == SPUISD::IndirectAddr) {
2917 // Normalize the operands to reduce repeated code
2918 SDValue IndirectArg = Op0, AddArg = Op1;
Scott Michel1df30c42008-12-29 03:23:36 +00002919
Scott Michelf0569be2008-12-27 04:51:36 +00002920 if (Op1.getOpcode() == SPUISD::IndirectAddr) {
2921 IndirectArg = Op1;
2922 AddArg = Op0;
2923 }
2924
2925 if (isa<ConstantSDNode>(AddArg)) {
2926 ConstantSDNode *CN0 = cast<ConstantSDNode > (AddArg);
2927 SDValue IndOp1 = IndirectArg.getOperand(1);
2928
2929 if (CN0->isNullValue()) {
2930 // (add (SPUindirect <arg>, <arg>), 0) ->
2931 // (SPUindirect <arg>, <arg>)
Scott Michel053c1da2008-01-29 02:16:57 +00002932
Scott Michel23f2ff72008-12-04 17:16:59 +00002933#if !defined(NDEBUG)
Scott Michelf0569be2008-12-27 04:51:36 +00002934 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002935 errs() << "\n"
Scott Michelf0569be2008-12-27 04:51:36 +00002936 << "Replace: (add (SPUindirect <arg>, <arg>), 0)\n"
2937 << "With: (SPUindirect <arg>, <arg>)\n";
2938 }
Scott Michel30ee7df2008-12-04 03:02:42 +00002939#endif
2940
Scott Michelf0569be2008-12-27 04:51:36 +00002941 return IndirectArg;
2942 } else if (isa<ConstantSDNode>(IndOp1)) {
2943 // (add (SPUindirect <arg>, <const>), <const>) ->
2944 // (SPUindirect <arg>, <const + const>)
2945 ConstantSDNode *CN1 = cast<ConstantSDNode > (IndOp1);
2946 int64_t combinedConst = CN0->getSExtValue() + CN1->getSExtValue();
2947 SDValue combinedValue = DAG.getConstant(combinedConst, Op0VT);
Scott Michel053c1da2008-01-29 02:16:57 +00002948
Scott Michelf0569be2008-12-27 04:51:36 +00002949#if !defined(NDEBUG)
2950 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002951 errs() << "\n"
Scott Michelf0569be2008-12-27 04:51:36 +00002952 << "Replace: (add (SPUindirect <arg>, " << CN1->getSExtValue()
2953 << "), " << CN0->getSExtValue() << ")\n"
2954 << "With: (SPUindirect <arg>, "
2955 << combinedConst << ")\n";
2956 }
2957#endif
Scott Michel053c1da2008-01-29 02:16:57 +00002958
Dale Johannesende064702009-02-06 21:50:26 +00002959 return DAG.getNode(SPUISD::IndirectAddr, dl, Op0VT,
Scott Michelf0569be2008-12-27 04:51:36 +00002960 IndirectArg, combinedValue);
2961 }
Scott Michel053c1da2008-01-29 02:16:57 +00002962 }
2963 }
Scott Michela59d4692008-02-23 18:41:37 +00002964 break;
2965 }
2966 case ISD::SIGN_EXTEND:
2967 case ISD::ZERO_EXTEND:
2968 case ISD::ANY_EXTEND: {
Scott Michel1a6cdb62008-12-01 17:56:02 +00002969 if (Op0.getOpcode() == SPUISD::VEC2PREFSLOT && NodeVT == Op0VT) {
Scott Michela59d4692008-02-23 18:41:37 +00002970 // (any_extend (SPUextract_elt0 <arg>)) ->
2971 // (SPUextract_elt0 <arg>)
2972 // Types must match, however...
Scott Michel23f2ff72008-12-04 17:16:59 +00002973#if !defined(NDEBUG)
2974 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002975 errs() << "\nReplace: ";
Scott Michel30ee7df2008-12-04 03:02:42 +00002976 N->dump(&DAG);
Chris Lattner4437ae22009-08-23 07:05:07 +00002977 errs() << "\nWith: ";
Scott Michel30ee7df2008-12-04 03:02:42 +00002978 Op0.getNode()->dump(&DAG);
Chris Lattner4437ae22009-08-23 07:05:07 +00002979 errs() << "\n";
Scott Michel23f2ff72008-12-04 17:16:59 +00002980 }
Scott Michel30ee7df2008-12-04 03:02:42 +00002981#endif
Scott Michela59d4692008-02-23 18:41:37 +00002982
2983 return Op0;
2984 }
2985 break;
2986 }
2987 case SPUISD::IndirectAddr: {
2988 if (!ST->usingLargeMem() && Op0.getOpcode() == SPUISD::AFormAddr) {
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002989 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N->getOperand(1));
Dan Gohmane368b462010-06-18 14:22:04 +00002990 if (CN != 0 && CN->isNullValue()) {
Scott Michela59d4692008-02-23 18:41:37 +00002991 // (SPUindirect (SPUaform <addr>, 0), 0) ->
2992 // (SPUaform <addr>, 0)
2993
Chris Lattner4437ae22009-08-23 07:05:07 +00002994 DEBUG(errs() << "Replace: ");
Scott Michela59d4692008-02-23 18:41:37 +00002995 DEBUG(N->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00002996 DEBUG(errs() << "\nWith: ");
Gabor Greifba36cb52008-08-28 21:40:38 +00002997 DEBUG(Op0.getNode()->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00002998 DEBUG(errs() << "\n");
Scott Michela59d4692008-02-23 18:41:37 +00002999
3000 return Op0;
3001 }
Scott Michelf0569be2008-12-27 04:51:36 +00003002 } else if (Op0.getOpcode() == ISD::ADD) {
3003 SDValue Op1 = N->getOperand(1);
3004 if (ConstantSDNode *CN1 = dyn_cast<ConstantSDNode>(Op1)) {
3005 // (SPUindirect (add <arg>, <arg>), 0) ->
3006 // (SPUindirect <arg>, <arg>)
3007 if (CN1->isNullValue()) {
3008
3009#if !defined(NDEBUG)
3010 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00003011 errs() << "\n"
Scott Michelf0569be2008-12-27 04:51:36 +00003012 << "Replace: (SPUindirect (add <arg>, <arg>), 0)\n"
3013 << "With: (SPUindirect <arg>, <arg>)\n";
3014 }
3015#endif
3016
Dale Johannesende064702009-02-06 21:50:26 +00003017 return DAG.getNode(SPUISD::IndirectAddr, dl, Op0VT,
Scott Michelf0569be2008-12-27 04:51:36 +00003018 Op0.getOperand(0), Op0.getOperand(1));
3019 }
3020 }
Scott Michela59d4692008-02-23 18:41:37 +00003021 }
3022 break;
3023 }
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +00003024 case SPUISD::SHL_BITS:
3025 case SPUISD::SHL_BYTES:
Scott Michelf0569be2008-12-27 04:51:36 +00003026 case SPUISD::ROTBYTES_LEFT: {
Dan Gohman475871a2008-07-27 21:46:04 +00003027 SDValue Op1 = N->getOperand(1);
Scott Michela59d4692008-02-23 18:41:37 +00003028
Scott Michelf0569be2008-12-27 04:51:36 +00003029 // Kill degenerate vector shifts:
3030 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Op1)) {
3031 if (CN->isNullValue()) {
Scott Michela59d4692008-02-23 18:41:37 +00003032 Result = Op0;
3033 }
3034 }
3035 break;
3036 }
Scott Michelf0569be2008-12-27 04:51:36 +00003037 case SPUISD::PREFSLOT2VEC: {
Scott Michela59d4692008-02-23 18:41:37 +00003038 switch (Op0.getOpcode()) {
3039 default:
3040 break;
3041 case ISD::ANY_EXTEND:
3042 case ISD::ZERO_EXTEND:
3043 case ISD::SIGN_EXTEND: {
Scott Michel1df30c42008-12-29 03:23:36 +00003044 // (SPUprefslot2vec (any|zero|sign_extend (SPUvec2prefslot <arg>))) ->
Scott Michela59d4692008-02-23 18:41:37 +00003045 // <arg>
Scott Michel1df30c42008-12-29 03:23:36 +00003046 // but only if the SPUprefslot2vec and <arg> types match.
Dan Gohman475871a2008-07-27 21:46:04 +00003047 SDValue Op00 = Op0.getOperand(0);
Scott Michel104de432008-11-24 17:11:17 +00003048 if (Op00.getOpcode() == SPUISD::VEC2PREFSLOT) {
Dan Gohman475871a2008-07-27 21:46:04 +00003049 SDValue Op000 = Op00.getOperand(0);
Scott Michel1a6cdb62008-12-01 17:56:02 +00003050 if (Op000.getValueType() == NodeVT) {
Scott Michela59d4692008-02-23 18:41:37 +00003051 Result = Op000;
3052 }
3053 }
3054 break;
3055 }
Scott Michel104de432008-11-24 17:11:17 +00003056 case SPUISD::VEC2PREFSLOT: {
Scott Michel1df30c42008-12-29 03:23:36 +00003057 // (SPUprefslot2vec (SPUvec2prefslot <arg>)) ->
Scott Michela59d4692008-02-23 18:41:37 +00003058 // <arg>
3059 Result = Op0.getOperand(0);
3060 break;
Scott Michel5af8f0e2008-07-16 17:17:29 +00003061 }
Scott Michela59d4692008-02-23 18:41:37 +00003062 }
3063 break;
Scott Michel053c1da2008-01-29 02:16:57 +00003064 }
3065 }
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003066
Scott Michel58c58182008-01-17 20:38:41 +00003067 // Otherwise, return unchanged.
Scott Michel1a6cdb62008-12-01 17:56:02 +00003068#ifndef NDEBUG
Gabor Greifba36cb52008-08-28 21:40:38 +00003069 if (Result.getNode()) {
Chris Lattner4437ae22009-08-23 07:05:07 +00003070 DEBUG(errs() << "\nReplace.SPU: ");
Scott Michela59d4692008-02-23 18:41:37 +00003071 DEBUG(N->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00003072 DEBUG(errs() << "\nWith: ");
Gabor Greifba36cb52008-08-28 21:40:38 +00003073 DEBUG(Result.getNode()->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00003074 DEBUG(errs() << "\n");
Scott Michela59d4692008-02-23 18:41:37 +00003075 }
3076#endif
3077
3078 return Result;
Scott Michel266bc8f2007-12-04 22:23:35 +00003079}
3080
3081//===----------------------------------------------------------------------===//
3082// Inline Assembly Support
3083//===----------------------------------------------------------------------===//
3084
3085/// getConstraintType - Given a constraint letter, return the type of
3086/// constraint it is for this target.
Scott Michel5af8f0e2008-07-16 17:17:29 +00003087SPUTargetLowering::ConstraintType
Scott Michel266bc8f2007-12-04 22:23:35 +00003088SPUTargetLowering::getConstraintType(const std::string &ConstraintLetter) const {
3089 if (ConstraintLetter.size() == 1) {
3090 switch (ConstraintLetter[0]) {
3091 default: break;
3092 case 'b':
3093 case 'r':
3094 case 'f':
3095 case 'v':
3096 case 'y':
3097 return C_RegisterClass;
Scott Michel5af8f0e2008-07-16 17:17:29 +00003098 }
Scott Michel266bc8f2007-12-04 22:23:35 +00003099 }
3100 return TargetLowering::getConstraintType(ConstraintLetter);
3101}
3102
John Thompson44ab89e2010-10-29 17:29:13 +00003103/// Examine constraint type and operand type and determine a weight value.
3104/// This object must already have been set up with the operand type
3105/// and the current alternative constraint selected.
3106TargetLowering::ConstraintWeight
3107SPUTargetLowering::getSingleConstraintMatchWeight(
3108 AsmOperandInfo &info, const char *constraint) const {
3109 ConstraintWeight weight = CW_Invalid;
3110 Value *CallOperandVal = info.CallOperandVal;
3111 // If we don't have a value, we can't do a match,
3112 // but allow it at the lowest weight.
3113 if (CallOperandVal == NULL)
3114 return CW_Default;
3115 // Look at the constraint type.
3116 switch (*constraint) {
3117 default:
3118 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
Owen Anderson95771af2011-02-25 21:41:48 +00003119 break;
John Thompson44ab89e2010-10-29 17:29:13 +00003120 //FIXME: Seems like the supported constraint letters were just copied
3121 // from PPC, as the following doesn't correspond to the GCC docs.
3122 // I'm leaving it so until someone adds the corresponding lowering support.
3123 case 'b':
3124 case 'r':
3125 case 'f':
3126 case 'd':
3127 case 'v':
3128 case 'y':
3129 weight = CW_Register;
3130 break;
3131 }
3132 return weight;
3133}
3134
Scott Michel5af8f0e2008-07-16 17:17:29 +00003135std::pair<unsigned, const TargetRegisterClass*>
Scott Michel266bc8f2007-12-04 22:23:35 +00003136SPUTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00003137 EVT VT) const
Scott Michel266bc8f2007-12-04 22:23:35 +00003138{
3139 if (Constraint.size() == 1) {
3140 // GCC RS6000 Constraint Letters
3141 switch (Constraint[0]) {
3142 case 'b': // R1-R31
3143 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00003144 if (VT == MVT::i64)
Scott Michel266bc8f2007-12-04 22:23:35 +00003145 return std::make_pair(0U, SPU::R64CRegisterClass);
3146 return std::make_pair(0U, SPU::R32CRegisterClass);
3147 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00003148 if (VT == MVT::f32)
Scott Michel266bc8f2007-12-04 22:23:35 +00003149 return std::make_pair(0U, SPU::R32FPRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00003150 else if (VT == MVT::f64)
Scott Michel266bc8f2007-12-04 22:23:35 +00003151 return std::make_pair(0U, SPU::R64FPRegisterClass);
3152 break;
Scott Michel5af8f0e2008-07-16 17:17:29 +00003153 case 'v':
Scott Michel266bc8f2007-12-04 22:23:35 +00003154 return std::make_pair(0U, SPU::GPRCRegisterClass);
3155 }
3156 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00003157
Scott Michel266bc8f2007-12-04 22:23:35 +00003158 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
3159}
3160
Scott Michela59d4692008-02-23 18:41:37 +00003161//! Compute used/known bits for a SPU operand
Scott Michel266bc8f2007-12-04 22:23:35 +00003162void
Dan Gohman475871a2008-07-27 21:46:04 +00003163SPUTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00003164 const APInt &Mask,
Scott Michel5af8f0e2008-07-16 17:17:29 +00003165 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00003166 APInt &KnownOne,
Scott Michel7f9ba9b2008-01-30 02:55:46 +00003167 const SelectionDAG &DAG,
3168 unsigned Depth ) const {
Scott Michel203b2d62008-04-30 00:30:08 +00003169#if 0
Dan Gohmande551f92009-04-01 18:45:54 +00003170 const uint64_t uint64_sizebits = sizeof(uint64_t) * CHAR_BIT;
Scott Michela59d4692008-02-23 18:41:37 +00003171
3172 switch (Op.getOpcode()) {
3173 default:
3174 // KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
3175 break;
Scott Michela59d4692008-02-23 18:41:37 +00003176 case CALL:
3177 case SHUFB:
Scott Michel7a1c9e92008-11-22 23:50:42 +00003178 case SHUFFLE_MASK:
Scott Michela59d4692008-02-23 18:41:37 +00003179 case CNTB:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003180 case SPUISD::PREFSLOT2VEC:
Scott Michela59d4692008-02-23 18:41:37 +00003181 case SPUISD::LDRESULT:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003182 case SPUISD::VEC2PREFSLOT:
Scott Michel203b2d62008-04-30 00:30:08 +00003183 case SPUISD::SHLQUAD_L_BITS:
3184 case SPUISD::SHLQUAD_L_BYTES:
Scott Michel203b2d62008-04-30 00:30:08 +00003185 case SPUISD::VEC_ROTL:
3186 case SPUISD::VEC_ROTR:
Scott Michel203b2d62008-04-30 00:30:08 +00003187 case SPUISD::ROTBYTES_LEFT:
Scott Michel8bf61e82008-06-02 22:18:03 +00003188 case SPUISD::SELECT_MASK:
3189 case SPUISD::SELB:
Scott Michela59d4692008-02-23 18:41:37 +00003190 }
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003191#endif
Scott Michel266bc8f2007-12-04 22:23:35 +00003192}
Scott Michel02d711b2008-12-30 23:28:25 +00003193
Scott Michelf0569be2008-12-27 04:51:36 +00003194unsigned
3195SPUTargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
3196 unsigned Depth) const {
3197 switch (Op.getOpcode()) {
3198 default:
3199 return 1;
Scott Michel266bc8f2007-12-04 22:23:35 +00003200
Scott Michelf0569be2008-12-27 04:51:36 +00003201 case ISD::SETCC: {
Owen Andersone50ed302009-08-10 22:56:29 +00003202 EVT VT = Op.getValueType();
Scott Michelf0569be2008-12-27 04:51:36 +00003203
Owen Anderson825b72b2009-08-11 20:47:22 +00003204 if (VT != MVT::i8 && VT != MVT::i16 && VT != MVT::i32) {
3205 VT = MVT::i32;
Scott Michelf0569be2008-12-27 04:51:36 +00003206 }
3207 return VT.getSizeInBits();
3208 }
3209 }
3210}
Scott Michel1df30c42008-12-29 03:23:36 +00003211
Scott Michel203b2d62008-04-30 00:30:08 +00003212// LowerAsmOperandForConstraint
3213void
Dan Gohman475871a2008-07-27 21:46:04 +00003214SPUTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +00003215 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +00003216 std::vector<SDValue> &Ops,
Scott Michel203b2d62008-04-30 00:30:08 +00003217 SelectionDAG &DAG) const {
3218 // Default, for the time being, to the base class handler
Eric Christopher100c8332011-06-02 23:16:42 +00003219 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Scott Michel203b2d62008-04-30 00:30:08 +00003220}
3221
Scott Michel266bc8f2007-12-04 22:23:35 +00003222/// isLegalAddressImmediate - Return true if the integer value can be used
3223/// as the offset of the target addressing mode.
Gabor Greif93c53e52008-08-31 15:37:04 +00003224bool SPUTargetLowering::isLegalAddressImmediate(int64_t V,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003225 Type *Ty) const {
Scott Michel266bc8f2007-12-04 22:23:35 +00003226 // SPU's addresses are 256K:
3227 return (V > -(1 << 18) && V < (1 << 18) - 1);
3228}
3229
3230bool SPUTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
Scott Michel5af8f0e2008-07-16 17:17:29 +00003231 return false;
Scott Michel266bc8f2007-12-04 22:23:35 +00003232}
Dan Gohman6520e202008-10-18 02:06:02 +00003233
3234bool
3235SPUTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
3236 // The SPU target isn't yet aware of offsets.
3237 return false;
3238}
Kalle Raiskila8a52fa62010-10-07 16:24:35 +00003239
3240// can we compare to Imm without writing it into a register?
3241bool SPUTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
3242 //ceqi, cgti, etc. all take s10 operand
3243 return isInt<10>(Imm);
3244}
3245
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003246bool
3247SPUTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003248 Type * ) const{
Kalle Raiskila8a52fa62010-10-07 16:24:35 +00003249
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003250 // A-form: 18bit absolute address.
Kalle Raiskila8a52fa62010-10-07 16:24:35 +00003251 if (AM.BaseGV && !AM.HasBaseReg && AM.Scale == 0 && AM.BaseOffs == 0)
3252 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003253
Kalle Raiskila8a52fa62010-10-07 16:24:35 +00003254 // D-form: reg + 14bit offset
3255 if (AM.BaseGV ==0 && AM.HasBaseReg && AM.Scale == 0 && isInt<14>(AM.BaseOffs))
3256 return true;
3257
3258 // X-form: reg+reg
3259 if (AM.BaseGV == 0 && AM.HasBaseReg && AM.Scale == 1 && AM.BaseOffs ==0)
3260 return true;
3261
3262 return false;
3263}