blob: 5dbe0bb8f0a8507bf31f82ab2e8142687fcd6109 [file] [log] [blame]
Arnold Schwaighofera70fe792007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengd82fae32010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000016#include "X86.h"
17#include "X86InstrBuilder.h"
18#include "X86ISelLowering.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000019#include "X86TargetMachine.h"
Chris Lattner8886dc22009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000021#include "llvm/CallingConv.h"
22#include "llvm/Constants.h"
23#include "llvm/DerivedTypes.h"
Chris Lattnerec7cfd42009-06-26 21:20:29 +000024#include "llvm/GlobalAlias.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000025#include "llvm/GlobalVariable.h"
26#include "llvm/Function.h"
Chris Lattner7fce21c2009-07-20 17:51:36 +000027#include "llvm/Instructions.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000028#include "llvm/Intrinsics.h"
Owen Anderson6361f972009-07-15 21:51:10 +000029#include "llvm/LLVMContext.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000030#include "llvm/CodeGen/MachineFrameInfo.h"
31#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner25525cd2010-01-25 23:38:14 +000033#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Cheng2e28d622008-02-02 04:07:54 +000034#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner1b989192007-12-31 04:13:23 +000035#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman12a9c082008-02-06 22:27:42 +000036#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner541d8902010-01-26 06:28:43 +000037#include "llvm/MC/MCAsmInfo.h"
Chris Lattner82411c42010-01-26 05:02:42 +000038#include "llvm/MC/MCContext.h"
39#include "llvm/MC/MCExpr.h"
40#include "llvm/MC/MCSymbol.h"
Chris Lattner82411c42010-01-26 05:02:42 +000041#include "llvm/ADT/BitVector.h"
Evan Cheng75184a92007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengd82fae32010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000044#include "llvm/ADT/StringExtras.h"
Chris Lattner82411c42010-01-26 05:02:42 +000045#include "llvm/ADT/VectorExtras.h"
Mon P Wang1f292322008-11-23 04:37:22 +000046#include "llvm/Support/CommandLine.h"
Chris Lattner82411c42010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
48#include "llvm/Support/ErrorHandling.h"
49#include "llvm/Support/MathExtras.h"
Edwin Török4d9756a2009-07-08 20:53:28 +000050#include "llvm/Support/raw_ostream.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000051using namespace llvm;
52
Evan Chengd82fae32010-01-27 06:25:16 +000053STATISTIC(NumTailCalls, "Number of tail calls");
54
Mon P Wang1f292322008-11-23 04:37:22 +000055static cl::opt<bool>
Mon P Wangba7e48e2008-11-24 02:10:43 +000056DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang1f292322008-11-23 04:37:22 +000057
Dan Gohmane84197b2009-09-03 17:18:51 +000058// Disable16Bit - 16-bit operations typically have a larger encoding than
59// corresponding 32-bit instructions, and 16-bit code is slow on some
60// processors. This is an experimental flag to disable 16-bit operations
61// (which forces them to be Legalized to 32-bit operations).
62static cl::opt<bool>
63Disable16Bit("disable-16bit", cl::Hidden,
64 cl::desc("Disable use of 16-bit instructions"));
65
Evan Cheng2aea0b42008-04-25 19:11:04 +000066// Forward declarations.
Owen Andersonac9de032009-08-10 22:56:29 +000067static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman543d2142009-04-27 18:41:29 +000068 SDValue V2);
Evan Cheng2aea0b42008-04-25 19:11:04 +000069
Chris Lattnerc4c40a92009-07-28 03:13:23 +000070static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
71 switch (TM.getSubtarget<X86Subtarget>().TargetType) {
72 default: llvm_unreachable("unknown subtarget type");
73 case X86Subtarget::isDarwin:
Chris Lattner8886dc22009-09-16 01:46:41 +000074 if (TM.getSubtarget<X86Subtarget>().is64Bit())
75 return new X8664_MachoTargetObjectFile();
Chris Lattnerf283fb22009-09-18 20:22:52 +000076 return new X8632_MachoTargetObjectFile();
Chris Lattnerc4c40a92009-07-28 03:13:23 +000077 case X86Subtarget::isELF:
78 return new TargetLoweringObjectFileELF();
79 case X86Subtarget::isMingw:
80 case X86Subtarget::isCygwin:
81 case X86Subtarget::isWindows:
82 return new TargetLoweringObjectFileCOFF();
83 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +000084
Chris Lattnerc4c40a92009-07-28 03:13:23 +000085}
86
Dan Gohmanb41dfba2008-05-14 01:58:56 +000087X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerc4c40a92009-07-28 03:13:23 +000088 : TargetLowering(TM, createTLOF(TM)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +000089 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesene0e0fd02007-09-23 14:52:20 +000090 X86ScalarSSEf64 = Subtarget->hasSSE2();
91 X86ScalarSSEf32 = Subtarget->hasSSE1();
Dan Gohmanf17a25c2007-07-18 16:29:46 +000092 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovd0fef972008-09-09 18:22:57 +000093
Dan Gohmanf17a25c2007-07-18 16:29:46 +000094 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovd0fef972008-09-09 18:22:57 +000095 TD = getTargetData();
Dan Gohmanf17a25c2007-07-18 16:29:46 +000096
97 // Set up the TargetLowering object.
98
99 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000100 setShiftAmountType(MVT::i8);
Duncan Sands8cf4a822008-11-23 15:47:28 +0000101 setBooleanContents(ZeroOrOneBooleanContent);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000102 setSchedulingPreference(SchedulingForRegPressure);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000103 setStackPointerRegisterToSaveRestore(X86StackPtr);
104
105 if (Subtarget->isTargetDarwin()) {
106 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
107 setUseUnderscoreSetJmp(false);
108 setUseUnderscoreLongJmp(false);
109 } else if (Subtarget->isTargetMingw()) {
110 // MS runtime is weird: it exports _setjmp, but longjmp!
111 setUseUnderscoreSetJmp(true);
112 setUseUnderscoreLongJmp(false);
113 } else {
114 setUseUnderscoreSetJmp(true);
115 setUseUnderscoreLongJmp(true);
116 }
Scott Michel91099d62009-02-17 22:15:04 +0000117
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000118 // Set up the register classes.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000119 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohmane84197b2009-09-03 17:18:51 +0000120 if (!Disable16Bit)
121 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000122 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000123 if (Subtarget->is64Bit())
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000124 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000125
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000126 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000127
Scott Michel91099d62009-02-17 22:15:04 +0000128 // We don't accept any truncstore of integer registers.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000129 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohmane84197b2009-09-03 17:18:51 +0000130 if (!Disable16Bit)
131 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000132 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohmane84197b2009-09-03 17:18:51 +0000133 if (!Disable16Bit)
134 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000135 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
136 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng71343822008-10-15 02:05:31 +0000137
138 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000139 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
140 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
141 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
142 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
143 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
144 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattner3bc08502008-01-17 19:59:44 +0000145
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000146 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
147 // operation.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000148 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
149 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
150 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000151
152 if (Subtarget->is64Bit()) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000153 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
154 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman8c3cb582009-05-23 09:59:16 +0000155 } else if (!UseSoftFloat) {
156 if (X86ScalarSSEf64) {
Dale Johannesena359b8b2008-10-21 20:50:01 +0000157 // We have an impenetrably clever algorithm for ui64->double only.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000158 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Bill Wendling6b42d012009-03-13 08:41:47 +0000159 }
Eli Friedman8c3cb582009-05-23 09:59:16 +0000160 // We have an algorithm for SSE2, and we turn this into a 64-bit
161 // FILD for other targets.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000162 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000163 }
164
165 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
166 // this operation.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000167 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
168 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling6b42d012009-03-13 08:41:47 +0000169
Devang Patel3c233642009-06-05 18:48:29 +0000170 if (!UseSoftFloat) {
Bill Wendling6b42d012009-03-13 08:41:47 +0000171 // SSE has no i16 to fp conversion, only i32
172 if (X86ScalarSSEf32) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000173 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling6b42d012009-03-13 08:41:47 +0000174 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000175 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling6b42d012009-03-13 08:41:47 +0000176 } else {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000177 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
178 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling6b42d012009-03-13 08:41:47 +0000179 }
Dale Johannesen2fc20782007-09-14 22:26:36 +0000180 } else {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000181 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
182 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000183 }
184
Dale Johannesen958b08b2007-09-19 23:55:34 +0000185 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
186 // are Legal, f80 is custom lowered.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000187 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
188 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000189
190 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
191 // this operation.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000192 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
193 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000194
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000195 if (X86ScalarSSEf32) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000196 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen2fc20782007-09-14 22:26:36 +0000197 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000198 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000199 } else {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000200 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
201 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000202 }
203
204 // Handle FP_TO_UINT by promoting the destination to a larger signed
205 // conversion.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000206 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
207 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
208 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000209
210 if (Subtarget->is64Bit()) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000211 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
212 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman8c3cb582009-05-23 09:59:16 +0000213 } else if (!UseSoftFloat) {
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000214 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000215 // Expand FP_TO_UINT into a select.
216 // FIXME: We would like to use a Custom expander here eventually to do
217 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000218 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000219 else
Eli Friedman8c3cb582009-05-23 09:59:16 +0000220 // With SSE3 we can use fisttpll to convert to a signed i64; without
221 // SSE, we're stuck with a fistpll.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000222 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000223 }
224
225 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000226 if (!X86ScalarSSEf64) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000227 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
228 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000229 }
230
Dan Gohman8450d862008-02-18 19:34:53 +0000231 // Scalar integer divide and remainder are lowered to use operations that
232 // produce two results, to match the available instructions. This exposes
233 // the two-result form to trivial CSE, which is able to combine x/y and x%y
234 // into a single instruction.
235 //
236 // Scalar integer multiply-high is also lowered to use two-result
237 // operations, to match the available instructions. However, plain multiply
238 // (low) operations are left as Legal, as there are single-result
239 // instructions for this in x86. Using the two-result multiply instructions
240 // when both high and low results are needed must be arranged by dagcombine.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000241 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
242 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
243 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
244 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
245 setOperationAction(ISD::SREM , MVT::i8 , Expand);
246 setOperationAction(ISD::UREM , MVT::i8 , Expand);
247 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
248 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
249 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
250 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
251 setOperationAction(ISD::SREM , MVT::i16 , Expand);
252 setOperationAction(ISD::UREM , MVT::i16 , Expand);
253 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
254 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
255 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
256 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
257 setOperationAction(ISD::SREM , MVT::i32 , Expand);
258 setOperationAction(ISD::UREM , MVT::i32 , Expand);
259 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
260 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
261 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
262 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
263 setOperationAction(ISD::SREM , MVT::i64 , Expand);
264 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohman242a5ba2007-09-25 18:23:27 +0000265
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000266 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
267 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
268 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
269 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000270 if (Subtarget->is64Bit())
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000271 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
272 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
273 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
274 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
275 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
276 setOperationAction(ISD::FREM , MVT::f32 , Expand);
277 setOperationAction(ISD::FREM , MVT::f64 , Expand);
278 setOperationAction(ISD::FREM , MVT::f80 , Expand);
279 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michel91099d62009-02-17 22:15:04 +0000280
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000281 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
282 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
283 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
284 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Dan Gohmane84197b2009-09-03 17:18:51 +0000285 if (Disable16Bit) {
286 setOperationAction(ISD::CTTZ , MVT::i16 , Expand);
287 setOperationAction(ISD::CTLZ , MVT::i16 , Expand);
288 } else {
289 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
290 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
291 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000292 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
293 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
294 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000295 if (Subtarget->is64Bit()) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000296 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
297 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
298 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000299 }
300
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000301 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
302 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000303
304 // These should be promoted to a larger select which is supported.
Dan Gohman29b998f2009-08-27 00:14:12 +0000305 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000306 // X86 wants to expand cmov itself.
Dan Gohman29b998f2009-08-27 00:14:12 +0000307 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Dan Gohmane84197b2009-09-03 17:18:51 +0000308 if (Disable16Bit)
309 setOperationAction(ISD::SELECT , MVT::i16 , Expand);
310 else
311 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000312 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
313 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
314 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
315 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
316 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohmane84197b2009-09-03 17:18:51 +0000317 if (Disable16Bit)
318 setOperationAction(ISD::SETCC , MVT::i16 , Expand);
319 else
320 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000321 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
322 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
323 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
324 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000325 if (Subtarget->is64Bit()) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000326 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
327 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000328 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000329 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000330
331 // Darwin ABI issue.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000332 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
333 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
334 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
335 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +0000336 if (Subtarget->is64Bit())
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000337 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
338 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohman064403e2009-10-30 01:28:02 +0000339 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000340 if (Subtarget->is64Bit()) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000341 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
342 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
343 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
344 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohman064403e2009-10-30 01:28:02 +0000345 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000346 }
347 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000348 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
349 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
350 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman092014e2008-03-03 22:22:09 +0000351 if (Subtarget->is64Bit()) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000352 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
353 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
354 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman092014e2008-03-03 22:22:09 +0000355 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000356
Evan Cheng8d51ab32008-03-10 19:38:10 +0000357 if (Subtarget->hasSSE1())
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000358 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Chengd1d68072008-03-08 00:58:38 +0000359
Andrew Lenharth0531ec52008-02-16 14:46:26 +0000360 if (!Subtarget->hasSSE2())
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000361 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
Andrew Lenharth0531ec52008-02-16 14:46:26 +0000362
Mon P Wang078a62d2008-05-05 19:05:59 +0000363 // Expand certain atomics
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000364 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
365 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
366 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
367 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendlingdb2280a2008-08-20 00:28:16 +0000368
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000369 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
370 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
371 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
372 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharth0531ec52008-02-16 14:46:26 +0000373
Dale Johannesenf160d802008-10-02 18:53:47 +0000374 if (!Subtarget->is64Bit()) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000375 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
376 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
377 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
378 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
379 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
380 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
381 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesenf160d802008-10-02 18:53:47 +0000382 }
383
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000384 // FIXME - use subtarget debug flags
385 if (!Subtarget->isTargetDarwin() &&
386 !Subtarget->isTargetELF() &&
Dan Gohmanfa607c92008-07-01 00:05:16 +0000387 !Subtarget->isTargetCygMing()) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000388 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohmanfa607c92008-07-01 00:05:16 +0000389 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000390
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000391 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
392 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
393 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
394 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000395 if (Subtarget->is64Bit()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000396 setExceptionPointerRegister(X86::RAX);
397 setExceptionSelectorRegister(X86::RDX);
398 } else {
399 setExceptionPointerRegister(X86::EAX);
400 setExceptionSelectorRegister(X86::EDX);
401 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000402 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
403 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov566f9d92008-09-08 21:12:11 +0000404
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000405 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsd8455ca2007-07-27 20:02:49 +0000406
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000407 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov39d40ba2008-01-15 07:02:33 +0000408
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000409 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000410 setOperationAction(ISD::VASTART , MVT::Other, Custom);
411 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman827cb1f2008-05-10 01:26:14 +0000412 if (Subtarget->is64Bit()) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000413 setOperationAction(ISD::VAARG , MVT::Other, Custom);
414 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman827cb1f2008-05-10 01:26:14 +0000415 } else {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000416 setOperationAction(ISD::VAARG , MVT::Other, Expand);
417 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman827cb1f2008-05-10 01:26:14 +0000418 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000419
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000420 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
421 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000422 if (Subtarget->is64Bit())
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000423 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000424 if (Subtarget->isTargetCygMing())
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000425 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000426 else
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000427 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000428
Evan Cheng0b84fe12009-02-13 22:36:38 +0000429 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000430 // f32 and f64 use SSE.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000431 // Set up the FP register classes.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000432 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
433 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000434
435 // Use ANDPD to simulate FABS.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000436 setOperationAction(ISD::FABS , MVT::f64, Custom);
437 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000438
439 // Use XORP to simulate FNEG.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000440 setOperationAction(ISD::FNEG , MVT::f64, Custom);
441 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000442
443 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000444 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
445 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000446
447 // We don't support sin/cos/fmod
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000448 setOperationAction(ISD::FSIN , MVT::f64, Expand);
449 setOperationAction(ISD::FCOS , MVT::f64, Expand);
450 setOperationAction(ISD::FSIN , MVT::f32, Expand);
451 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000452
453 // Expand FP immediates into loads from the stack, except for the special
454 // cases we handle.
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000455 addLegalFPImmediate(APFloat(+0.0)); // xorpd
456 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Cheng0b84fe12009-02-13 22:36:38 +0000457 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000458 // Use SSE for f32, x87 for f64.
459 // Set up the FP register classes.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000460 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
461 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000462
463 // Use ANDPS to simulate FABS.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000464 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000465
466 // Use XORP to simulate FNEG.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000467 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000468
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000469 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000470
471 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000472 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
473 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000474
475 // We don't support sin/cos/fmod
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000476 setOperationAction(ISD::FSIN , MVT::f32, Expand);
477 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000478
Nate Begemane2ba64f2008-02-14 08:57:00 +0000479 // Special cases we handle for FP constants.
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000480 addLegalFPImmediate(APFloat(+0.0f)); // xorps
481 addLegalFPImmediate(APFloat(+0.0)); // FLD0
482 addLegalFPImmediate(APFloat(+1.0)); // FLD1
483 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
484 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
485
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000486 if (!UnsafeFPMath) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000487 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
488 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000489 }
Evan Cheng0b84fe12009-02-13 22:36:38 +0000490 } else if (!UseSoftFloat) {
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000491 // f32 and f64 in x87.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000492 // Set up the FP register classes.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000493 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
494 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000495
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000496 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
497 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
498 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
499 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen8f83a6b2007-08-09 01:04:01 +0000500
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000501 if (!UnsafeFPMath) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000502 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
503 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000504 }
Dale Johannesenbbe2b702007-08-30 00:23:21 +0000505 addLegalFPImmediate(APFloat(+0.0)); // FLD0
506 addLegalFPImmediate(APFloat(+1.0)); // FLD1
507 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
508 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000509 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
510 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
511 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
512 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000513 }
514
Dale Johannesen4ab00bd2007-08-05 18:49:15 +0000515 // Long double always uses X87.
Evan Chenge738dc32009-03-26 23:06:32 +0000516 if (!UseSoftFloat) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000517 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
518 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
519 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Cheng0b84fe12009-02-13 22:36:38 +0000520 {
521 bool ignored;
522 APFloat TmpFlt(+0.0);
523 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
524 &ignored);
525 addLegalFPImmediate(TmpFlt); // FLD0
526 TmpFlt.changeSign();
527 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
528 APFloat TmpFlt2(+1.0);
529 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
530 &ignored);
531 addLegalFPImmediate(TmpFlt2); // FLD1
532 TmpFlt2.changeSign();
533 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
534 }
Scott Michel91099d62009-02-17 22:15:04 +0000535
Evan Cheng0b84fe12009-02-13 22:36:38 +0000536 if (!UnsafeFPMath) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000537 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
538 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Cheng0b84fe12009-02-13 22:36:38 +0000539 }
Dale Johannesen7f1076b2007-09-26 21:10:55 +0000540 }
Dale Johannesen4ab00bd2007-08-05 18:49:15 +0000541
Dan Gohman2f7b1982007-10-11 23:21:31 +0000542 // Always use a library call for pow.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000543 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
544 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
545 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohman2f7b1982007-10-11 23:21:31 +0000546
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000547 setOperationAction(ISD::FLOG, MVT::f80, Expand);
548 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
549 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
550 setOperationAction(ISD::FEXP, MVT::f80, Expand);
551 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen92b33082008-09-04 00:47:13 +0000552
Mon P Wanga5a239f2008-11-06 05:31:54 +0000553 // First set operation action for all vector types to either promote
Mon P Wang1448aad2008-10-30 08:01:45 +0000554 // (for widening) or expand (for scalarization). Then we will selectively
555 // turn on ones that can be effectively codegen'd.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000556 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
557 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
558 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
561 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
566 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
567 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
573 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
574 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
576 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
577 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
594 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
595 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
597 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
598 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
599 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
600 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
601 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
602 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
603 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
604 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
605 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman9d501bd2009-12-11 21:31:27 +0000606 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohmanc6cfdd32009-12-14 23:40:38 +0000607 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
608 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
609 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
610 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
611 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
612 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
613 setTruncStoreAction((MVT::SimpleValueType)VT,
614 (MVT::SimpleValueType)InnerVT, Expand);
615 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
616 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
617 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000618 }
619
Evan Cheng0b84fe12009-02-13 22:36:38 +0000620 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
621 // with -msoft-float, disable use of MMX as well.
Evan Chenge738dc32009-03-26 23:06:32 +0000622 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000623 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
624 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
625 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
626 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass);
627 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000628
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000629 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
630 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
631 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
632 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000633
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000634 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
635 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
636 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
637 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000638
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000639 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
640 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000641
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000642 setOperationAction(ISD::AND, MVT::v8i8, Promote);
643 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
644 setOperationAction(ISD::AND, MVT::v4i16, Promote);
645 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
646 setOperationAction(ISD::AND, MVT::v2i32, Promote);
647 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
648 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000649
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000650 setOperationAction(ISD::OR, MVT::v8i8, Promote);
651 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
652 setOperationAction(ISD::OR, MVT::v4i16, Promote);
653 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
654 setOperationAction(ISD::OR, MVT::v2i32, Promote);
655 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
656 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000657
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000658 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
659 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
660 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
661 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
662 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
663 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
664 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000665
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000666 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
667 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
668 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
669 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
670 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
671 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
672 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
673 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
674 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000675
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000676 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
677 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
678 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
679 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
680 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000681
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000682 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
683 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
684 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
685 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000686
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000687 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom);
688 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
689 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
690 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendlingb9e5f802008-07-20 02:32:23 +0000691
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000692 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang83edba52008-12-12 01:25:51 +0000693
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000694 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
695 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
696 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
697 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
698 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
699 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
700 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000701 }
702
Evan Chenge738dc32009-03-26 23:06:32 +0000703 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000704 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000705
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000706 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
707 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
708 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
709 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
710 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
711 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
712 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
713 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
714 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
715 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
716 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
717 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000718 }
719
Evan Chenge738dc32009-03-26 23:06:32 +0000720 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000721 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Cheng0b84fe12009-02-13 22:36:38 +0000722
Bill Wendling042eda32009-03-11 22:30:01 +0000723 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
724 // registers cannot be used even for integer operations.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000725 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
726 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
727 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
728 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000729
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000730 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
731 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
732 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
733 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
734 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
735 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
736 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
737 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
738 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
739 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
740 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
741 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
742 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
743 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
744 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
745 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000746
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000747 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
748 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
749 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
750 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begeman061db5f2008-05-12 20:34:32 +0000751
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000752 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
753 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
754 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
755 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
756 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000757
Mon P Wanga8ff0dd2010-01-24 00:05:03 +0000758 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
759 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
760 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
761 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
762 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
763
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000764 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000765 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
766 EVT VT = (MVT::SimpleValueType)i;
Nate Begemanc16406d2007-12-11 01:41:33 +0000767 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands92c43912008-06-06 12:08:01 +0000768 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begemanc16406d2007-12-11 01:41:33 +0000769 continue;
David Greenea5acb6e2009-06-29 16:47:10 +0000770 // Do not attempt to custom lower non-128-bit vectors
771 if (!VT.is128BitVector())
772 continue;
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000773 setOperationAction(ISD::BUILD_VECTOR,
774 VT.getSimpleVT().SimpleTy, Custom);
775 setOperationAction(ISD::VECTOR_SHUFFLE,
776 VT.getSimpleVT().SimpleTy, Custom);
777 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
778 VT.getSimpleVT().SimpleTy, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000779 }
Bill Wendling042eda32009-03-11 22:30:01 +0000780
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000781 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
782 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
783 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
784 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
785 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
786 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendling042eda32009-03-11 22:30:01 +0000787
Nate Begeman4294c1f2008-02-12 22:51:28 +0000788 if (Subtarget->is64Bit()) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000789 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
790 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begeman4294c1f2008-02-12 22:51:28 +0000791 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000792
793 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000794 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
795 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersonac9de032009-08-10 22:56:29 +0000796 EVT VT = SVT;
David Greenea5acb6e2009-06-29 16:47:10 +0000797
798 // Do not attempt to promote non-128-bit vectors
799 if (!VT.is128BitVector()) {
800 continue;
801 }
Owen Andersona0c69eb2009-08-10 20:46:15 +0000802 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000803 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersona0c69eb2009-08-10 20:46:15 +0000804 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000805 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersona0c69eb2009-08-10 20:46:15 +0000806 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000807 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersona0c69eb2009-08-10 20:46:15 +0000808 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000809 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersona0c69eb2009-08-10 20:46:15 +0000810 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000811 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000812 }
813
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000814 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000815
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000816 // Custom lower v2i64 and v2f64 selects.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000817 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
818 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
819 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
820 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michel91099d62009-02-17 22:15:04 +0000821
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000822 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
823 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Eli Friedmanc0521fb2009-06-06 03:57:58 +0000824 if (!DisableMMX && Subtarget->hasMMX()) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000825 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
826 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
Eli Friedmanc0521fb2009-06-06 03:57:58 +0000827 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000828 }
Evan Cheng0b84fe12009-02-13 22:36:38 +0000829
Nate Begemand77e59e2008-02-11 04:19:36 +0000830 if (Subtarget->hasSSE41()) {
831 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000832 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begemand77e59e2008-02-11 04:19:36 +0000833
834 // i8 and i16 vectors are custom , because the source register and source
835 // source memory operand types are not the same width. f32 vectors are
836 // custom since the immediate controlling the insert encodes additional
837 // information.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000838 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
839 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
840 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
841 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begemand77e59e2008-02-11 04:19:36 +0000842
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000843 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
844 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
845 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
846 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begemand77e59e2008-02-11 04:19:36 +0000847
848 if (Subtarget->is64Bit()) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000849 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
850 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begemand77e59e2008-02-11 04:19:36 +0000851 }
852 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000853
Nate Begeman03605a02008-07-17 16:51:19 +0000854 if (Subtarget->hasSSE42()) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000855 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Nate Begeman03605a02008-07-17 16:51:19 +0000856 }
Scott Michel91099d62009-02-17 22:15:04 +0000857
David Greenea5acb6e2009-06-29 16:47:10 +0000858 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000859 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
860 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
861 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
862 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
David Greeneed1b3db2009-06-29 22:50:51 +0000863
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000864 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
865 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
866 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
867 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
868 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
869 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
870 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
871 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
872 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
873 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
874 //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
875 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
876 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
877 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
878 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greenea5acb6e2009-06-29 16:47:10 +0000879
880 // Operations to consider commented out -v16i16 v32i8
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000881 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
882 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
883 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
884 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
885 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
886 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
887 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
888 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
889 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
890 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
891 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
892 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
893 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
894 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greenea5acb6e2009-06-29 16:47:10 +0000895
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000896 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
897 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
898 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
899 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greenea5acb6e2009-06-29 16:47:10 +0000900
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000901 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
902 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
903 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
904 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
905 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greenea5acb6e2009-06-29 16:47:10 +0000906
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000907 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
908 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
909 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
910 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
911 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
912 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greenea5acb6e2009-06-29 16:47:10 +0000913
914#if 0
915 // Not sure we want to do this since there are no 256-bit integer
916 // operations in AVX
917
918 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
919 // This includes 256-bit vectors
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000920 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
921 EVT VT = (MVT::SimpleValueType)i;
David Greenea5acb6e2009-06-29 16:47:10 +0000922
923 // Do not attempt to custom lower non-power-of-2 vectors
924 if (!isPowerOf2_32(VT.getVectorNumElements()))
925 continue;
926
927 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
928 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
929 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
930 }
931
932 if (Subtarget->is64Bit()) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000933 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
934 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopher3d82bbd2009-08-27 18:07:15 +0000935 }
David Greenea5acb6e2009-06-29 16:47:10 +0000936#endif
937
938#if 0
939 // Not sure we want to do this since there are no 256-bit integer
940 // operations in AVX
941
942 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
943 // Including 256-bit vectors
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000944 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
945 EVT VT = (MVT::SimpleValueType)i;
David Greenea5acb6e2009-06-29 16:47:10 +0000946
947 if (!VT.is256BitVector()) {
948 continue;
949 }
950 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000951 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greenea5acb6e2009-06-29 16:47:10 +0000952 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000953 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greenea5acb6e2009-06-29 16:47:10 +0000954 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000955 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greenea5acb6e2009-06-29 16:47:10 +0000956 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000957 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greenea5acb6e2009-06-29 16:47:10 +0000958 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000959 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greenea5acb6e2009-06-29 16:47:10 +0000960 }
961
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000962 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greenea5acb6e2009-06-29 16:47:10 +0000963#endif
964 }
965
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000966 // We want to custom lower some of our intrinsics.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000967 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000968
Bill Wendling7e04be62008-12-09 22:08:41 +0000969 // Add/Sub/Mul with overflow operations are custom lowered.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000970 setOperationAction(ISD::SADDO, MVT::i32, Custom);
971 setOperationAction(ISD::SADDO, MVT::i64, Custom);
972 setOperationAction(ISD::UADDO, MVT::i32, Custom);
973 setOperationAction(ISD::UADDO, MVT::i64, Custom);
974 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
975 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
976 setOperationAction(ISD::USUBO, MVT::i32, Custom);
977 setOperationAction(ISD::USUBO, MVT::i64, Custom);
978 setOperationAction(ISD::SMULO, MVT::i32, Custom);
979 setOperationAction(ISD::SMULO, MVT::i64, Custom);
Bill Wendling4c134df2008-11-24 19:21:46 +0000980
Evan Cheng9c215602009-03-31 19:38:51 +0000981 if (!Subtarget->is64Bit()) {
982 // These libcalls are not available in 32-bit.
983 setLibcallName(RTLIB::SHL_I128, 0);
984 setLibcallName(RTLIB::SRL_I128, 0);
985 setLibcallName(RTLIB::SRA_I128, 0);
986 }
987
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000988 // We have target-specific dag combine patterns for the following nodes:
989 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Evan Chenge9b9c672008-05-09 21:53:03 +0000990 setTargetDAGCombine(ISD::BUILD_VECTOR);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000991 setTargetDAGCombine(ISD::SELECT);
sampo025b75c2009-01-26 00:52:55 +0000992 setTargetDAGCombine(ISD::SHL);
993 setTargetDAGCombine(ISD::SRA);
994 setTargetDAGCombine(ISD::SRL);
Evan Cheng10957b82010-01-04 21:22:48 +0000995 setTargetDAGCombine(ISD::OR);
Chris Lattnerce84ae42008-02-22 02:09:43 +0000996 setTargetDAGCombine(ISD::STORE);
Owen Anderson58155b22009-06-29 18:04:45 +0000997 setTargetDAGCombine(ISD::MEMBARRIER);
Evan Chengedeb1692009-12-16 00:53:11 +0000998 setTargetDAGCombine(ISD::ZERO_EXTEND);
Evan Cheng04ecee12009-03-28 05:57:29 +0000999 if (Subtarget->is64Bit())
1000 setTargetDAGCombine(ISD::MUL);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001001
1002 computeRegisterProperties();
1003
Mon P Wangc707f3f2009-11-30 02:42:02 +00001004 // Divide and reminder operations have no vector equivalent and can
1005 // trap. Do a custom widening for these operations in which we never
1006 // generate more divides/remainder than the original vector width.
1007 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
1008 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
1009 if (!isTypeLegal((MVT::SimpleValueType)VT)) {
1010 setOperationAction(ISD::SDIV, (MVT::SimpleValueType) VT, Custom);
1011 setOperationAction(ISD::UDIV, (MVT::SimpleValueType) VT, Custom);
1012 setOperationAction(ISD::SREM, (MVT::SimpleValueType) VT, Custom);
1013 setOperationAction(ISD::UREM, (MVT::SimpleValueType) VT, Custom);
1014 }
1015 }
1016
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001017 // FIXME: These should be based on subtarget info. Plus, the values should
1018 // be smaller when we are in optimizing for size mode.
Dan Gohman97fab242008-06-30 21:00:56 +00001019 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
1020 maxStoresPerMemcpy = 16; // For @llvm.memcpy -> sequence of stores
1021 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Evan Cheng45c1edb2008-02-28 00:43:03 +00001022 setPrefLoopAlignment(16);
Evan Cheng79566822009-05-13 21:42:09 +00001023 benefitFromCodePlacementOpt = true;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001024}
1025
Scott Michel502151f2008-03-10 15:42:14 +00001026
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001027MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
1028 return MVT::i8;
Scott Michel502151f2008-03-10 15:42:14 +00001029}
1030
1031
Evan Cheng5a67b812008-01-23 23:17:41 +00001032/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1033/// the desired ByVal argument alignment.
1034static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
1035 if (MaxAlign == 16)
1036 return;
1037 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1038 if (VTy->getBitWidth() == 128)
1039 MaxAlign = 16;
Evan Cheng5a67b812008-01-23 23:17:41 +00001040 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1041 unsigned EltAlign = 0;
1042 getMaxByValAlign(ATy->getElementType(), EltAlign);
1043 if (EltAlign > MaxAlign)
1044 MaxAlign = EltAlign;
1045 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1046 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1047 unsigned EltAlign = 0;
1048 getMaxByValAlign(STy->getElementType(i), EltAlign);
1049 if (EltAlign > MaxAlign)
1050 MaxAlign = EltAlign;
1051 if (MaxAlign == 16)
1052 break;
1053 }
1054 }
1055 return;
1056}
1057
1058/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1059/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesena58b8622008-02-08 19:48:20 +00001060/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1061/// are at 4-byte boundaries.
Evan Cheng5a67b812008-01-23 23:17:41 +00001062unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00001063 if (Subtarget->is64Bit()) {
1064 // Max of 8 and alignment of type.
Anton Korobeynikovd0fef972008-09-09 18:22:57 +00001065 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00001066 if (TyAlign > 8)
1067 return TyAlign;
1068 return 8;
1069 }
1070
Evan Cheng5a67b812008-01-23 23:17:41 +00001071 unsigned Align = 4;
Dale Johannesena58b8622008-02-08 19:48:20 +00001072 if (Subtarget->hasSSE1())
1073 getMaxByValAlign(Ty, Align);
Evan Cheng5a67b812008-01-23 23:17:41 +00001074 return Align;
1075}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001076
Evan Cheng8c590372008-05-15 08:39:06 +00001077/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng2f1033e2008-05-15 22:13:02 +00001078/// and store operations as a result of memset, memcpy, and memmove
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001079/// lowering. It returns MVT::iAny if SelectionDAG should be responsible for
Evan Cheng8c590372008-05-15 08:39:06 +00001080/// determining it.
Owen Andersonac9de032009-08-10 22:56:29 +00001081EVT
Evan Cheng8c590372008-05-15 08:39:06 +00001082X86TargetLowering::getOptimalMemOpType(uint64_t Size, unsigned Align,
Devang Patelc386c842009-06-05 21:57:13 +00001083 bool isSrcConst, bool isSrcStr,
1084 SelectionDAG &DAG) const {
Chris Lattnerf0bf1062008-10-28 05:49:35 +00001085 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1086 // linux. This is because the stack realignment code can't handle certain
1087 // cases like PR2962. This should be removed when PR2962 is fixed.
Devang Patelc386c842009-06-05 21:57:13 +00001088 const Function *F = DAG.getMachineFunction().getFunction();
1089 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
1090 if (!NoImplicitFloatOps && Subtarget->getStackAlignment() >= 16) {
Chris Lattnerf0bf1062008-10-28 05:49:35 +00001091 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE2() && Size >= 16)
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001092 return MVT::v4i32;
Chris Lattnerf0bf1062008-10-28 05:49:35 +00001093 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE1() && Size >= 16)
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001094 return MVT::v4f32;
Chris Lattnerf0bf1062008-10-28 05:49:35 +00001095 }
Evan Cheng8c590372008-05-15 08:39:06 +00001096 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001097 return MVT::i64;
1098 return MVT::i32;
Evan Cheng8c590372008-05-15 08:39:06 +00001099}
1100
Chris Lattner25525cd2010-01-25 23:38:14 +00001101/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1102/// current function. The returned value is a member of the
1103/// MachineJumpTableInfo::JTEntryKind enum.
1104unsigned X86TargetLowering::getJumpTableEncoding() const {
1105 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1106 // symbol.
1107 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1108 Subtarget->isPICStyleGOT())
Chris Lattner82411c42010-01-26 05:02:42 +00001109 return MachineJumpTableInfo::EK_Custom32;
Chris Lattner25525cd2010-01-25 23:38:14 +00001110
1111 // Otherwise, use the normal jump table encoding heuristics.
1112 return TargetLowering::getJumpTableEncoding();
1113}
1114
Chris Lattner541d8902010-01-26 06:28:43 +00001115/// getPICBaseSymbol - Return the X86-32 PIC base.
1116MCSymbol *
1117X86TargetLowering::getPICBaseSymbol(const MachineFunction *MF,
1118 MCContext &Ctx) const {
1119 const MCAsmInfo &MAI = *getTargetMachine().getMCAsmInfo();
1120 return Ctx.GetOrCreateSymbol(Twine(MAI.getPrivateGlobalPrefix())+
1121 Twine(MF->getFunctionNumber())+"$pb");
1122}
1123
1124
Chris Lattner82411c42010-01-26 05:02:42 +00001125const MCExpr *
1126X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1127 const MachineBasicBlock *MBB,
1128 unsigned uid,MCContext &Ctx) const{
1129 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1130 Subtarget->isPICStyleGOT());
1131 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1132 // entries.
1133
1134 // FIXME: @GOTOFF should be a property of MCSymbolRefExpr not in the MCSymbol.
1135 std::string Name = MBB->getSymbol(Ctx)->getName() + "@GOTOFF";
1136 return MCSymbolRefExpr::Create(Ctx.GetOrCreateSymbol(StringRef(Name)), Ctx);
1137}
1138
Evan Cheng6fb06762007-11-09 01:32:10 +00001139/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1140/// jumptable.
Dan Gohman8181bd12008-07-27 21:46:04 +00001141SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner541d8902010-01-26 06:28:43 +00001142 SelectionDAG &DAG) const {
Chris Lattneraa7c6d22009-07-09 03:15:51 +00001143 if (!Subtarget->is64Bit())
Dale Johannesen24dd9a52009-02-07 00:55:49 +00001144 // This doesn't have DebugLoc associated with it, but is not really the
1145 // same as a Register.
1146 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc::getUnknownLoc(),
1147 getPointerTy());
Evan Cheng6fb06762007-11-09 01:32:10 +00001148 return Table;
1149}
1150
Chris Lattner541d8902010-01-26 06:28:43 +00001151/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1152/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1153/// MCExpr.
1154const MCExpr *X86TargetLowering::
1155getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1156 MCContext &Ctx) const {
1157 // X86-64 uses RIP relative addressing based on the jump table label.
1158 if (Subtarget->isPICStyleRIPRel())
1159 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1160
1161 // Otherwise, the reference is relative to the PIC base.
1162 return MCSymbolRefExpr::Create(getPICBaseSymbol(MF, Ctx), Ctx);
1163}
1164
Bill Wendling045f2632009-07-01 18:50:55 +00001165/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling25a8ae32009-06-30 22:38:32 +00001166unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman4f6b95c2009-08-18 00:20:06 +00001167 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling25a8ae32009-06-30 22:38:32 +00001168}
1169
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001170//===----------------------------------------------------------------------===//
1171// Return Value Calling Convention Implementation
1172//===----------------------------------------------------------------------===//
1173
1174#include "X86GenCallingConv.inc"
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001175
Kenneth Uildriks87d04262009-11-07 02:11:54 +00001176bool
1177X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
1178 const SmallVectorImpl<EVT> &OutTys,
1179 const SmallVectorImpl<ISD::ArgFlagsTy> &ArgsFlags,
1180 SelectionDAG &DAG) {
1181 SmallVector<CCValAssign, 16> RVLocs;
1182 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1183 RVLocs, *DAG.getContext());
1184 return CCInfo.CheckReturn(OutTys, ArgsFlags, RetCC_X86);
1185}
1186
Dan Gohman9178de12009-08-05 01:29:28 +00001187SDValue
1188X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel5838baa2009-09-02 08:44:58 +00001189 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman9178de12009-08-05 01:29:28 +00001190 const SmallVectorImpl<ISD::OutputArg> &Outs,
1191 DebugLoc dl, SelectionDAG &DAG) {
Scott Michel91099d62009-02-17 22:15:04 +00001192
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001193 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman9178de12009-08-05 01:29:28 +00001194 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1195 RVLocs, *DAG.getContext());
1196 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michel91099d62009-02-17 22:15:04 +00001197
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001198 // If this is the first return lowered for this function, add the regs to the
1199 // liveout set for the function.
Chris Lattner1b989192007-12-31 04:13:23 +00001200 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001201 for (unsigned i = 0; i != RVLocs.size(); ++i)
1202 if (RVLocs[i].isRegLoc())
Chris Lattner1b989192007-12-31 04:13:23 +00001203 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001204 }
Scott Michel91099d62009-02-17 22:15:04 +00001205
Dan Gohman8181bd12008-07-27 21:46:04 +00001206 SDValue Flag;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001207
Dan Gohman8181bd12008-07-27 21:46:04 +00001208 SmallVector<SDValue, 6> RetOps;
Chris Lattnerb56cc342008-03-11 03:23:40 +00001209 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1210 // Operand #1 = Bytes To Pop
Dan Gohmane84197b2009-09-03 17:18:51 +00001211 RetOps.push_back(DAG.getTargetConstant(getBytesToPopOnReturn(), MVT::i16));
Scott Michel91099d62009-02-17 22:15:04 +00001212
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001213 // Copy the result values into the output registers.
Chris Lattnere22e1fb2008-03-10 21:08:41 +00001214 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1215 CCValAssign &VA = RVLocs[i];
1216 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman9178de12009-08-05 01:29:28 +00001217 SDValue ValToCopy = Outs[i].Val;
Scott Michel91099d62009-02-17 22:15:04 +00001218
Chris Lattnerb56cc342008-03-11 03:23:40 +00001219 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1220 // the RET instruction and handled by the FP Stackifier.
Dan Gohman6c4be722009-02-04 17:28:58 +00001221 if (VA.getLocReg() == X86::ST0 ||
1222 VA.getLocReg() == X86::ST1) {
Chris Lattnerb56cc342008-03-11 03:23:40 +00001223 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1224 // change the value to the FP stack register class.
Dan Gohman6c4be722009-02-04 17:28:58 +00001225 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001226 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattnerb56cc342008-03-11 03:23:40 +00001227 RetOps.push_back(ValToCopy);
1228 // Don't emit a copytoreg.
1229 continue;
1230 }
Dale Johannesena585daf2008-06-24 22:01:44 +00001231
Evan Chengef356282009-02-23 09:03:22 +00001232 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1233 // which is returned in RAX / RDX.
Evan Chenge8db6e02009-02-22 08:05:12 +00001234 if (Subtarget->is64Bit()) {
Owen Andersonac9de032009-08-10 22:56:29 +00001235 EVT ValVT = ValToCopy.getValueType();
Evan Chengef356282009-02-23 09:03:22 +00001236 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001237 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Chengef356282009-02-23 09:03:22 +00001238 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001239 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy);
Evan Chengef356282009-02-23 09:03:22 +00001240 }
Evan Chenge8db6e02009-02-22 08:05:12 +00001241 }
1242
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001243 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001244 Flag = Chain.getValue(1);
1245 }
Dan Gohmanb47dabd2008-04-21 23:59:07 +00001246
1247 // The x86-64 ABI for returning structs by value requires that we copy
1248 // the sret argument into %rax for the return. We saved the argument into
1249 // a virtual register in the entry block, so now we copy the value out
1250 // and into %rax.
1251 if (Subtarget->is64Bit() &&
1252 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1253 MachineFunction &MF = DAG.getMachineFunction();
1254 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1255 unsigned Reg = FuncInfo->getSRetReturnReg();
1256 if (!Reg) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001257 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohmanb47dabd2008-04-21 23:59:07 +00001258 FuncInfo->setSRetReturnReg(Reg);
1259 }
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001260 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohmanb47dabd2008-04-21 23:59:07 +00001261
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001262 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohmanb47dabd2008-04-21 23:59:07 +00001263 Flag = Chain.getValue(1);
Dan Gohman1c738f52009-10-12 16:36:12 +00001264
1265 // RAX now acts like a return value.
1266 MF.getRegInfo().addLiveOut(X86::RAX);
Dan Gohmanb47dabd2008-04-21 23:59:07 +00001267 }
Scott Michel91099d62009-02-17 22:15:04 +00001268
Chris Lattnerb56cc342008-03-11 03:23:40 +00001269 RetOps[0] = Chain; // Update chain.
1270
1271 // Add the flag if we have it.
Gabor Greif1c80d112008-08-28 21:40:38 +00001272 if (Flag.getNode())
Chris Lattnerb56cc342008-03-11 03:23:40 +00001273 RetOps.push_back(Flag);
Scott Michel91099d62009-02-17 22:15:04 +00001274
1275 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001276 MVT::Other, &RetOps[0], RetOps.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001277}
1278
Dan Gohman9178de12009-08-05 01:29:28 +00001279/// LowerCallResult - Lower the result values of a call into the
1280/// appropriate copies out of appropriate physical registers.
1281///
1282SDValue
1283X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel5838baa2009-09-02 08:44:58 +00001284 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman9178de12009-08-05 01:29:28 +00001285 const SmallVectorImpl<ISD::InputArg> &Ins,
1286 DebugLoc dl, SelectionDAG &DAG,
1287 SmallVectorImpl<SDValue> &InVals) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001288
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001289 // Assign locations to each value returned by this call.
1290 SmallVector<CCValAssign, 16> RVLocs;
Edwin Törökaf8e1332009-02-01 18:15:56 +00001291 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman9178de12009-08-05 01:29:28 +00001292 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Anderson175b6542009-07-22 00:24:57 +00001293 RVLocs, *DAG.getContext());
Dan Gohman9178de12009-08-05 01:29:28 +00001294 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michel91099d62009-02-17 22:15:04 +00001295
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001296 // Copy all of the result registers out of their specified physreg.
Chris Lattnere22e1fb2008-03-10 21:08:41 +00001297 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman6c4be722009-02-04 17:28:58 +00001298 CCValAssign &VA = RVLocs[i];
Owen Andersonac9de032009-08-10 22:56:29 +00001299 EVT CopyVT = VA.getValVT();
Scott Michel91099d62009-02-17 22:15:04 +00001300
Edwin Törökaf8e1332009-02-01 18:15:56 +00001301 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001302 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Dan Gohman9178de12009-08-05 01:29:28 +00001303 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Edwin Török2b331342009-07-08 19:04:27 +00001304 llvm_report_error("SSE register return with SSE disabled");
Edwin Törökaf8e1332009-02-01 18:15:56 +00001305 }
1306
Chris Lattnere22e1fb2008-03-10 21:08:41 +00001307 // If this is a call to a function that returns an fp value on the floating
1308 // point stack, but where we prefer to use the value in xmm registers, copy
1309 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Dan Gohman6c4be722009-02-04 17:28:58 +00001310 if ((VA.getLocReg() == X86::ST0 ||
1311 VA.getLocReg() == X86::ST1) &&
1312 isScalarFPTypeInSSEReg(VA.getValVT())) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001313 CopyVT = MVT::f80;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001314 }
Scott Michel91099d62009-02-17 22:15:04 +00001315
Evan Cheng9cc600e2009-02-20 20:43:02 +00001316 SDValue Val;
1317 if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Chengef356282009-02-23 09:03:22 +00001318 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1319 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1320 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001321 MVT::v2i64, InFlag).getValue(1);
Evan Chengef356282009-02-23 09:03:22 +00001322 Val = Chain.getValue(0);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001323 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1324 Val, DAG.getConstant(0, MVT::i64));
Evan Chengef356282009-02-23 09:03:22 +00001325 } else {
1326 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001327 MVT::i64, InFlag).getValue(1);
Evan Chengef356282009-02-23 09:03:22 +00001328 Val = Chain.getValue(0);
1329 }
Evan Cheng9cc600e2009-02-20 20:43:02 +00001330 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1331 } else {
1332 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1333 CopyVT, InFlag).getValue(1);
1334 Val = Chain.getValue(0);
1335 }
Chris Lattnere22e1fb2008-03-10 21:08:41 +00001336 InFlag = Chain.getValue(2);
Chris Lattner40758732007-12-29 06:41:28 +00001337
Dan Gohman6c4be722009-02-04 17:28:58 +00001338 if (CopyVT != VA.getValVT()) {
Chris Lattnere22e1fb2008-03-10 21:08:41 +00001339 // Round the F80 the right size, which also moves to the appropriate xmm
1340 // register.
Dan Gohman6c4be722009-02-04 17:28:58 +00001341 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
Chris Lattnere22e1fb2008-03-10 21:08:41 +00001342 // This truncation won't change the value.
1343 DAG.getIntPtrConstant(1));
1344 }
Scott Michel91099d62009-02-17 22:15:04 +00001345
Dan Gohman9178de12009-08-05 01:29:28 +00001346 InVals.push_back(Val);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001347 }
Duncan Sands698842f2008-07-02 17:40:58 +00001348
Dan Gohman9178de12009-08-05 01:29:28 +00001349 return Chain;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001350}
1351
1352
1353//===----------------------------------------------------------------------===//
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001354// C & StdCall & Fast Calling Convention implementation
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001355//===----------------------------------------------------------------------===//
1356// StdCall calling convention seems to be standard for many Windows' API
1357// routines and around. It differs from C calling convention just a little:
1358// callee should clean up the stack, not caller. Symbols should be also
1359// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001360// For info on fast calling convention see Fast Calling Convention (tail call)
1361// implementation LowerX86_32FastCCCallTo.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001362
Dan Gohman9178de12009-08-05 01:29:28 +00001363/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer56653e32008-02-26 17:50:59 +00001364/// semantics.
Dan Gohman9178de12009-08-05 01:29:28 +00001365static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1366 if (Outs.empty())
Gordon Henriksen18ace102008-01-05 16:56:59 +00001367 return false;
Duncan Sandsc93fae32008-03-21 09:14:45 +00001368
Dan Gohman9178de12009-08-05 01:29:28 +00001369 return Outs[0].Flags.isSRet();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001370}
1371
Dan Gohmanc21d06a2009-08-01 19:14:37 +00001372/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer56653e32008-02-26 17:50:59 +00001373/// return semantics.
Dan Gohman9178de12009-08-05 01:29:28 +00001374static bool
1375ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1376 if (Ins.empty())
Gordon Henriksen18ace102008-01-05 16:56:59 +00001377 return false;
Duncan Sandsc93fae32008-03-21 09:14:45 +00001378
Dan Gohman9178de12009-08-05 01:29:28 +00001379 return Ins[0].Flags.isSRet();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001380}
1381
Dan Gohmanc21d06a2009-08-01 19:14:37 +00001382/// IsCalleePop - Determines whether the callee is required to pop its
1383/// own arguments. Callee pop is necessary to support tail calls.
Sandeep Patel5838baa2009-09-02 08:44:58 +00001384bool X86TargetLowering::IsCalleePop(bool IsVarArg, CallingConv::ID CallingConv){
Gordon Henriksen18ace102008-01-05 16:56:59 +00001385 if (IsVarArg)
1386 return false;
1387
Dan Gohman705e3f72008-09-13 01:54:27 +00001388 switch (CallingConv) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001389 default:
1390 return false;
1391 case CallingConv::X86_StdCall:
1392 return !Subtarget->is64Bit();
1393 case CallingConv::X86_FastCall:
1394 return !Subtarget->is64Bit();
1395 case CallingConv::Fast:
1396 return PerformTailCallOpt;
1397 }
1398}
1399
Dan Gohman705e3f72008-09-13 01:54:27 +00001400/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1401/// given CallingConvention value.
Sandeep Patel5838baa2009-09-02 08:44:58 +00001402CCAssignFn *X86TargetLowering::CCAssignFnForNode(CallingConv::ID CC) const {
Anton Korobeynikov8c90d2a2008-02-20 11:22:39 +00001403 if (Subtarget->is64Bit()) {
Anton Korobeynikov06d49b02008-03-22 20:57:27 +00001404 if (Subtarget->isTargetWin64())
Anton Korobeynikov99bd1882008-03-22 20:37:30 +00001405 return CC_X86_Win64_C;
Evan Chengded8f902008-09-07 09:07:23 +00001406 else
1407 return CC_X86_64_C;
Anton Korobeynikov8c90d2a2008-02-20 11:22:39 +00001408 }
1409
Gordon Henriksen18ace102008-01-05 16:56:59 +00001410 if (CC == CallingConv::X86_FastCall)
1411 return CC_X86_32_FastCall;
Evan Chenga9d15b92008-09-10 18:25:29 +00001412 else if (CC == CallingConv::Fast)
1413 return CC_X86_32_FastCC;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001414 else
1415 return CC_X86_32_C;
1416}
1417
Dan Gohman9178de12009-08-05 01:29:28 +00001418/// NameDecorationForCallConv - Selects the appropriate decoration to
1419/// apply to a MachineFunction containing a given calling convention.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001420NameDecorationStyle
Sandeep Patel5838baa2009-09-02 08:44:58 +00001421X86TargetLowering::NameDecorationForCallConv(CallingConv::ID CallConv) {
Dan Gohman9178de12009-08-05 01:29:28 +00001422 if (CallConv == CallingConv::X86_FastCall)
Gordon Henriksen18ace102008-01-05 16:56:59 +00001423 return FastCall;
Dan Gohman9178de12009-08-05 01:29:28 +00001424 else if (CallConv == CallingConv::X86_StdCall)
Gordon Henriksen18ace102008-01-05 16:56:59 +00001425 return StdCall;
1426 return None;
1427}
1428
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001429
Arnold Schwaighofer56653e32008-02-26 17:50:59 +00001430/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1431/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001432/// the specific parameter attribute. The copy will be passed as a byval
1433/// function parameter.
Scott Michel91099d62009-02-17 22:15:04 +00001434static SDValue
Dan Gohman8181bd12008-07-27 21:46:04 +00001435CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001436 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1437 DebugLoc dl) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001438 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001439 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001440 /*AlwaysInline=*/true, NULL, 0, NULL, 0);
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001441}
1442
Evan Cheng6b6ed592010-01-27 00:07:07 +00001443/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1444/// a tailcall target by changing its ABI.
1445static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
1446 return PerformTailCallOpt && CC == CallingConv::Fast;
1447}
1448
Dan Gohman9178de12009-08-05 01:29:28 +00001449SDValue
1450X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel5838baa2009-09-02 08:44:58 +00001451 CallingConv::ID CallConv,
Dan Gohman9178de12009-08-05 01:29:28 +00001452 const SmallVectorImpl<ISD::InputArg> &Ins,
1453 DebugLoc dl, SelectionDAG &DAG,
1454 const CCValAssign &VA,
1455 MachineFrameInfo *MFI,
1456 unsigned i) {
Rafael Espindola03cbeb72007-09-14 15:48:13 +00001457 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman9178de12009-08-05 01:29:28 +00001458 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng6b6ed592010-01-27 00:07:07 +00001459 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sandsc93fae32008-03-21 09:14:45 +00001460 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov5e9f7e82009-08-14 18:19:10 +00001461 EVT ValVT;
1462
1463 // If value is passed by pointer we have address passed instead of the value
1464 // itself.
1465 if (VA.getLocInfo() == CCValAssign::Indirect)
1466 ValVT = VA.getLocVT();
1467 else
1468 ValVT = VA.getValVT();
Evan Cheng3e42a522008-01-10 02:24:25 +00001469
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001470 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michel91099d62009-02-17 22:15:04 +00001471 // changed with more analysis.
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001472 // In case of tail call optimization mark all arguments mutable. Since they
1473 // could be overwritten by lowering of arguments in case of a tail call.
Anton Korobeynikov5e9f7e82009-08-14 18:19:10 +00001474 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
David Greene6424ab92009-11-12 20:49:22 +00001475 VA.getLocMemOffset(), isImmutable, false);
Dan Gohman8181bd12008-07-27 21:46:04 +00001476 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Duncan Sandsc93fae32008-03-21 09:14:45 +00001477 if (Flags.isByVal())
Rafael Espindola03cbeb72007-09-14 15:48:13 +00001478 return FIN;
Anton Korobeynikov5e9f7e82009-08-14 18:19:10 +00001479 return DAG.getLoad(ValVT, dl, Chain, FIN,
Evan Cheng1f996572009-10-17 07:53:04 +00001480 PseudoSourceValue::getFixedStack(FI), 0);
Rafael Espindola03cbeb72007-09-14 15:48:13 +00001481}
1482
Dan Gohman8181bd12008-07-27 21:46:04 +00001483SDValue
Dan Gohman9178de12009-08-05 01:29:28 +00001484X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel5838baa2009-09-02 08:44:58 +00001485 CallingConv::ID CallConv,
Dan Gohman9178de12009-08-05 01:29:28 +00001486 bool isVarArg,
1487 const SmallVectorImpl<ISD::InputArg> &Ins,
1488 DebugLoc dl,
1489 SelectionDAG &DAG,
1490 SmallVectorImpl<SDValue> &InVals) {
1491
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001492 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001493 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michel91099d62009-02-17 22:15:04 +00001494
Gordon Henriksen18ace102008-01-05 16:56:59 +00001495 const Function* Fn = MF.getFunction();
1496 if (Fn->hasExternalLinkage() &&
1497 Subtarget->isTargetCygMing() &&
1498 Fn->getName() == "main")
1499 FuncInfo->setForceFramePointer(true);
1500
1501 // Decorate the function name.
Dan Gohman9178de12009-08-05 01:29:28 +00001502 FuncInfo->setDecorationStyle(NameDecorationForCallConv(CallConv));
Scott Michel91099d62009-02-17 22:15:04 +00001503
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001504 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001505 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001506 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001507
Dan Gohman9178de12009-08-05 01:29:28 +00001508 assert(!(isVarArg && CallConv == CallingConv::Fast) &&
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001509 "Var args not supported with calling convention fastcc");
1510
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001511 // Assign locations to all of the incoming arguments.
1512 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman9178de12009-08-05 01:29:28 +00001513 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1514 ArgLocs, *DAG.getContext());
1515 CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv));
Scott Michel91099d62009-02-17 22:15:04 +00001516
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001517 unsigned LastVal = ~0U;
Anton Korobeynikov78c31602009-08-03 08:13:56 +00001518 SDValue ArgValue;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001519 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1520 CCValAssign &VA = ArgLocs[i];
1521 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1522 // places.
1523 assert(VA.getValNo() != LastVal &&
1524 "Don't support value assigned to multiple locs yet");
1525 LastVal = VA.getValNo();
Scott Michel91099d62009-02-17 22:15:04 +00001526
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001527 if (VA.isRegLoc()) {
Owen Andersonac9de032009-08-10 22:56:29 +00001528 EVT RegVT = VA.getLocVT();
Devang Patelf3707e82009-01-05 17:31:22 +00001529 TargetRegisterClass *RC = NULL;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001530 if (RegVT == MVT::i32)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001531 RC = X86::GR32RegisterClass;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001532 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen18ace102008-01-05 16:56:59 +00001533 RC = X86::GR64RegisterClass;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001534 else if (RegVT == MVT::f32)
Gordon Henriksen18ace102008-01-05 16:56:59 +00001535 RC = X86::FR32RegisterClass;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001536 else if (RegVT == MVT::f64)
Gordon Henriksen18ace102008-01-05 16:56:59 +00001537 RC = X86::FR64RegisterClass;
Duncan Sands92c43912008-06-06 12:08:01 +00001538 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengf5af6fe2008-04-25 07:56:45 +00001539 RC = X86::VR128RegisterClass;
Anton Korobeynikov8485b632009-08-03 08:13:24 +00001540 else if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
1541 RC = X86::VR64RegisterClass;
1542 else
Edwin Törökbd448e32009-07-14 16:55:14 +00001543 llvm_unreachable("Unknown argument type!");
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001544
Dan Gohmanc21d06a2009-08-01 19:14:37 +00001545 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman9178de12009-08-05 01:29:28 +00001546 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michel91099d62009-02-17 22:15:04 +00001547
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001548 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1549 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1550 // right size.
1551 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesence0805b2009-02-03 19:33:06 +00001552 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001553 DAG.getValueType(VA.getValVT()));
1554 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesence0805b2009-02-03 19:33:06 +00001555 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001556 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov8485b632009-08-03 08:13:24 +00001557 else if (VA.getLocInfo() == CCValAssign::BCvt)
Anton Korobeynikova6ad5be2009-08-03 08:14:14 +00001558 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
Scott Michel91099d62009-02-17 22:15:04 +00001559
Anton Korobeynikov78c31602009-08-03 08:13:56 +00001560 if (VA.isExtInLoc()) {
Anton Korobeynikov8485b632009-08-03 08:13:24 +00001561 // Handle MMX values passed in XMM regs.
1562 if (RegVT.isVector()) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001563 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1564 ArgValue, DAG.getConstant(0, MVT::i64));
Anton Korobeynikov8485b632009-08-03 08:13:24 +00001565 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1566 } else
1567 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Chengad6980b2008-04-25 20:13:28 +00001568 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001569 } else {
1570 assert(VA.isMemLoc());
Dan Gohman9178de12009-08-05 01:29:28 +00001571 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001572 }
Anton Korobeynikov78c31602009-08-03 08:13:56 +00001573
1574 // If value is passed via pointer - do a load.
1575 if (VA.getLocInfo() == CCValAssign::Indirect)
Dan Gohman9178de12009-08-05 01:29:28 +00001576 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue, NULL, 0);
Anton Korobeynikov78c31602009-08-03 08:13:56 +00001577
Dan Gohman9178de12009-08-05 01:29:28 +00001578 InVals.push_back(ArgValue);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001579 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001580
Dan Gohmanb47dabd2008-04-21 23:59:07 +00001581 // The x86-64 ABI for returning structs by value requires that we copy
1582 // the sret argument into %rax for the return. Save the argument into
1583 // a virtual register so that we can access it from the return points.
Dan Gohmanc21d06a2009-08-01 19:14:37 +00001584 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohmanb47dabd2008-04-21 23:59:07 +00001585 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1586 unsigned Reg = FuncInfo->getSRetReturnReg();
1587 if (!Reg) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001588 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohmanb47dabd2008-04-21 23:59:07 +00001589 FuncInfo->setSRetReturnReg(Reg);
1590 }
Dan Gohman9178de12009-08-05 01:29:28 +00001591 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001592 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohmanb47dabd2008-04-21 23:59:07 +00001593 }
1594
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001595 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng6b6ed592010-01-27 00:07:07 +00001596 // Align stack specially for tail calls.
1597 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001598 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001599
1600 // If the function takes variable number of arguments, make a frame index for
1601 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001602 if (isVarArg) {
Dan Gohman9178de12009-08-05 01:29:28 +00001603 if (Is64Bit || CallConv != CallingConv::X86_FastCall) {
David Greene6424ab92009-11-12 20:49:22 +00001604 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize, true, false);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001605 }
1606 if (Is64Bit) {
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001607 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1608
1609 // FIXME: We should really autogenerate these arrays
1610 static const unsigned GPR64ArgRegsWin64[] = {
1611 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen18ace102008-01-05 16:56:59 +00001612 };
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001613 static const unsigned XMMArgRegsWin64[] = {
1614 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1615 };
1616 static const unsigned GPR64ArgRegs64Bit[] = {
1617 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1618 };
1619 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001620 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1621 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1622 };
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001623 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1624
1625 if (IsWin64) {
1626 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1627 GPR64ArgRegs = GPR64ArgRegsWin64;
1628 XMMArgRegs = XMMArgRegsWin64;
1629 } else {
1630 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1631 GPR64ArgRegs = GPR64ArgRegs64Bit;
1632 XMMArgRegs = XMMArgRegs64Bit;
1633 }
1634 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1635 TotalNumIntRegs);
1636 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1637 TotalNumXMMRegs);
1638
Devang Patelc386c842009-06-05 21:57:13 +00001639 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Cheng0b84fe12009-02-13 22:36:38 +00001640 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Edwin Törökaf8e1332009-02-01 18:15:56 +00001641 "SSE register cannot be used when SSE is disabled!");
Devang Patelc386c842009-06-05 21:57:13 +00001642 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Cheng0b84fe12009-02-13 22:36:38 +00001643 "SSE register cannot be used when SSE is disabled!");
Devang Patelc386c842009-06-05 21:57:13 +00001644 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Edwin Törökaf8e1332009-02-01 18:15:56 +00001645 // Kernel mode asks for SSE to be disabled, so don't push them
1646 // on the stack.
1647 TotalNumXMMRegs = 0;
Bill Wendling042eda32009-03-11 22:30:01 +00001648
Gordon Henriksen18ace102008-01-05 16:56:59 +00001649 // For X86-64, if there are vararg parameters that are passed via
1650 // registers, then we must store them to their spots on the stack so they
1651 // may be loaded by deferencing the result of va_next.
1652 VarArgsGPOffset = NumIntRegs * 8;
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001653 VarArgsFPOffset = TotalNumIntRegs * 8 + NumXMMRegs * 16;
1654 RegSaveFrameIndex = MFI->CreateStackObject(TotalNumIntRegs * 8 +
David Greene6424ab92009-11-12 20:49:22 +00001655 TotalNumXMMRegs * 16, 16,
1656 false);
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001657
Gordon Henriksen18ace102008-01-05 16:56:59 +00001658 // Store the integer parameter registers.
Dan Gohman8181bd12008-07-27 21:46:04 +00001659 SmallVector<SDValue, 8> MemOps;
1660 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dan Gohman34228bf2009-08-15 01:38:56 +00001661 unsigned Offset = VarArgsGPOffset;
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001662 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohman34228bf2009-08-15 01:38:56 +00001663 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1664 DAG.getIntPtrConstant(Offset));
Bob Wilsonb6737aa2009-04-20 18:36:57 +00001665 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1666 X86::GR64RegisterClass);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001667 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman8181bd12008-07-27 21:46:04 +00001668 SDValue Store =
Dale Johannesence0805b2009-02-03 19:33:06 +00001669 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Evan Cheng174e2cf2009-10-18 18:16:27 +00001670 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
Dan Gohman34228bf2009-08-15 01:38:56 +00001671 Offset);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001672 MemOps.push_back(Store);
Dan Gohman34228bf2009-08-15 01:38:56 +00001673 Offset += 8;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001674 }
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001675
Dan Gohmanb9f06832009-08-16 21:24:25 +00001676 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1677 // Now store the XMM (fp + vector) parameter registers.
1678 SmallVector<SDValue, 11> SaveXMMOps;
1679 SaveXMMOps.push_back(Chain);
Dan Gohman34228bf2009-08-15 01:38:56 +00001680
Dan Gohmanb9f06832009-08-16 21:24:25 +00001681 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1682 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1683 SaveXMMOps.push_back(ALVal);
Dan Gohman34228bf2009-08-15 01:38:56 +00001684
Dan Gohmanb9f06832009-08-16 21:24:25 +00001685 SaveXMMOps.push_back(DAG.getIntPtrConstant(RegSaveFrameIndex));
1686 SaveXMMOps.push_back(DAG.getIntPtrConstant(VarArgsFPOffset));
Dan Gohman34228bf2009-08-15 01:38:56 +00001687
Dan Gohmanb9f06832009-08-16 21:24:25 +00001688 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
1689 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1690 X86::VR128RegisterClass);
1691 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1692 SaveXMMOps.push_back(Val);
1693 }
1694 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1695 MVT::Other,
1696 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen18ace102008-01-05 16:56:59 +00001697 }
Dan Gohmanb9f06832009-08-16 21:24:25 +00001698
1699 if (!MemOps.empty())
1700 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1701 &MemOps[0], MemOps.size());
Gordon Henriksen18ace102008-01-05 16:56:59 +00001702 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001703 }
Scott Michel91099d62009-02-17 22:15:04 +00001704
Gordon Henriksen18ace102008-01-05 16:56:59 +00001705 // Some CCs need callee pop.
Dan Gohman9178de12009-08-05 01:29:28 +00001706 if (IsCalleePop(isVarArg, CallConv)) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001707 BytesToPopOnReturn = StackSize; // Callee pops everything.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001708 } else {
1709 BytesToPopOnReturn = 0; // Callee pops nothing.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001710 // If this is an sret function, the return should pop the hidden pointer.
Dan Gohman9178de12009-08-05 01:29:28 +00001711 if (!Is64Bit && CallConv != CallingConv::Fast && ArgsAreStructReturn(Ins))
Scott Michel91099d62009-02-17 22:15:04 +00001712 BytesToPopOnReturn = 4;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001713 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001714
Gordon Henriksen18ace102008-01-05 16:56:59 +00001715 if (!Is64Bit) {
1716 RegSaveFrameIndex = 0xAAAAAAA; // RegSaveFrameIndex is X86-64 only.
Dan Gohman9178de12009-08-05 01:29:28 +00001717 if (CallConv == CallingConv::X86_FastCall)
Gordon Henriksen18ace102008-01-05 16:56:59 +00001718 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
1719 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001720
Anton Korobeynikove844e472007-08-15 17:12:32 +00001721 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001722
Dan Gohman9178de12009-08-05 01:29:28 +00001723 return Chain;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001724}
1725
Dan Gohman8181bd12008-07-27 21:46:04 +00001726SDValue
Dan Gohman9178de12009-08-05 01:29:28 +00001727X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1728 SDValue StackPtr, SDValue Arg,
1729 DebugLoc dl, SelectionDAG &DAG,
Evan Chengbc077bf2008-01-10 00:09:10 +00001730 const CCValAssign &VA,
Dan Gohman9178de12009-08-05 01:29:28 +00001731 ISD::ArgFlagsTy Flags) {
Anton Korobeynikov2cbcdb72009-08-03 08:12:53 +00001732 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
Anton Korobeynikov2cbcdb72009-08-03 08:12:53 +00001733 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman8181bd12008-07-27 21:46:04 +00001734 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesence0805b2009-02-03 19:33:06 +00001735 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sandsc93fae32008-03-21 09:14:45 +00001736 if (Flags.isByVal()) {
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001737 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengbc077bf2008-01-10 00:09:10 +00001738 }
Dale Johannesence0805b2009-02-03 19:33:06 +00001739 return DAG.getStore(Chain, dl, Arg, PtrOff,
Dan Gohmanfb020b62008-02-07 18:41:25 +00001740 PseudoSourceValue::getStack(), LocMemOffset);
Evan Chengbc077bf2008-01-10 00:09:10 +00001741}
1742
Bill Wendling6ddc87b2009-01-16 19:25:27 +00001743/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001744/// optimization is performed and it is required.
Scott Michel91099d62009-02-17 22:15:04 +00001745SDValue
1746X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Cheng00787d52010-01-26 19:04:47 +00001747 SDValue &OutRetAddr, SDValue Chain,
1748 bool IsTailCall, bool Is64Bit,
1749 int FPDiff, DebugLoc dl) {
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001750 if (!IsTailCall || FPDiff==0) return Chain;
1751
1752 // Adjust the Return address stack slot.
Owen Andersonac9de032009-08-10 22:56:29 +00001753 EVT VT = getPointerTy();
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001754 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling6ddc87b2009-01-16 19:25:27 +00001755
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001756 // Load the "old" Return address.
Dale Johannesence0805b2009-02-03 19:33:06 +00001757 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0);
Gabor Greif1c80d112008-08-28 21:40:38 +00001758 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001759}
1760
1761/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1762/// optimization is performed and it is required (FPDiff!=0).
Scott Michel91099d62009-02-17 22:15:04 +00001763static SDValue
1764EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman8181bd12008-07-27 21:46:04 +00001765 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesence0805b2009-02-03 19:33:06 +00001766 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001767 // Store the return address to the appropriate stack slot.
1768 if (!FPDiff) return Chain;
1769 // Calculate the new stack slot for the return address.
1770 int SlotSize = Is64Bit ? 8 : 4;
Scott Michel91099d62009-02-17 22:15:04 +00001771 int NewReturnAddrFI =
Evan Cheng00787d52010-01-26 19:04:47 +00001772 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, true,false);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001773 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman8181bd12008-07-27 21:46:04 +00001774 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michel91099d62009-02-17 22:15:04 +00001775 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Evan Cheng1f996572009-10-17 07:53:04 +00001776 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0);
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001777 return Chain;
1778}
1779
Dan Gohman9178de12009-08-05 01:29:28 +00001780SDValue
1781X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel5838baa2009-09-02 08:44:58 +00001782 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng6b6ed592010-01-27 00:07:07 +00001783 bool &isTailCall,
Dan Gohman9178de12009-08-05 01:29:28 +00001784 const SmallVectorImpl<ISD::OutputArg> &Outs,
1785 const SmallVectorImpl<ISD::InputArg> &Ins,
1786 DebugLoc dl, SelectionDAG &DAG,
1787 SmallVectorImpl<SDValue> &InVals) {
Dan Gohman9178de12009-08-05 01:29:28 +00001788 MachineFunction &MF = DAG.getMachineFunction();
1789 bool Is64Bit = Subtarget->is64Bit();
1790 bool IsStructRet = CallIsStructReturn(Outs);
1791
Evan Cheng6b6ed592010-01-27 00:07:07 +00001792 if (isTailCall)
1793 // Check if it's really possible to do a tail call.
1794 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
Evan Chengd82fae32010-01-27 06:25:16 +00001795 Outs, Ins, DAG);
Evan Cheng6b6ed592010-01-27 00:07:07 +00001796
Dan Gohman9178de12009-08-05 01:29:28 +00001797 assert(!(isVarArg && CallConv == CallingConv::Fast) &&
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001798 "Var args not supported with calling convention fastcc");
1799
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001800 // Analyze operands of the call, assigning locations to each operand.
1801 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman9178de12009-08-05 01:29:28 +00001802 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1803 ArgLocs, *DAG.getContext());
1804 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv));
Scott Michel91099d62009-02-17 22:15:04 +00001805
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001806 // Get a count of how many bytes are to be pushed on the stack.
1807 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Cheng6b6ed592010-01-27 00:07:07 +00001808 if (FuncIsMadeTailCallSafe(CallConv))
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001809 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001810
Gordon Henriksen18ace102008-01-05 16:56:59 +00001811 int FPDiff = 0;
Dan Gohman9178de12009-08-05 01:29:28 +00001812 if (isTailCall) {
Evan Chengd82fae32010-01-27 06:25:16 +00001813 ++NumTailCalls;
1814
Gordon Henriksen18ace102008-01-05 16:56:59 +00001815 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michel91099d62009-02-17 22:15:04 +00001816 unsigned NumBytesCallerPushed =
Gordon Henriksen18ace102008-01-05 16:56:59 +00001817 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1818 FPDiff = NumBytesCallerPushed - NumBytes;
1819
1820 // Set the delta of movement of the returnaddr stackslot.
1821 // But only set if delta is greater than previous delta.
1822 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1823 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1824 }
1825
Chris Lattnerfe5d4022008-10-11 22:08:30 +00001826 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001827
Dan Gohman8181bd12008-07-27 21:46:04 +00001828 SDValue RetAddrFrIdx;
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001829 // Load return adress for tail calls.
Dan Gohman9178de12009-08-05 01:29:28 +00001830 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall, Is64Bit,
Dale Johannesence0805b2009-02-03 19:33:06 +00001831 FPDiff, dl);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001832
Dan Gohman8181bd12008-07-27 21:46:04 +00001833 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1834 SmallVector<SDValue, 8> MemOpChains;
1835 SDValue StackPtr;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001836
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001837 // Walk the register/memloc assignments, inserting copies/loads. In the case
1838 // of tail call optimization arguments are handle later.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001839 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1840 CCValAssign &VA = ArgLocs[i];
Owen Andersonac9de032009-08-10 22:56:29 +00001841 EVT RegVT = VA.getLocVT();
Dan Gohman9178de12009-08-05 01:29:28 +00001842 SDValue Arg = Outs[i].Val;
1843 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman705e3f72008-09-13 01:54:27 +00001844 bool isByVal = Flags.isByVal();
Scott Michel91099d62009-02-17 22:15:04 +00001845
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001846 // Promote the value if needed.
1847 switch (VA.getLocInfo()) {
Edwin Törökbd448e32009-07-14 16:55:14 +00001848 default: llvm_unreachable("Unknown loc info!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001849 case CCValAssign::Full: break;
1850 case CCValAssign::SExt:
Anton Korobeynikov8485b632009-08-03 08:13:24 +00001851 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001852 break;
1853 case CCValAssign::ZExt:
Anton Korobeynikov8485b632009-08-03 08:13:24 +00001854 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001855 break;
1856 case CCValAssign::AExt:
Anton Korobeynikov8485b632009-08-03 08:13:24 +00001857 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1858 // Special case: passing MMX values in XMM registers.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001859 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1860 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1861 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov8485b632009-08-03 08:13:24 +00001862 } else
1863 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1864 break;
1865 case CCValAssign::BCvt:
1866 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001867 break;
Anton Korobeynikov78c31602009-08-03 08:13:56 +00001868 case CCValAssign::Indirect: {
1869 // Store the argument.
1870 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Cheng174e2cf2009-10-18 18:16:27 +00001871 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov78c31602009-08-03 08:13:56 +00001872 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Evan Cheng174e2cf2009-10-18 18:16:27 +00001873 PseudoSourceValue::getFixedStack(FI), 0);
Anton Korobeynikov78c31602009-08-03 08:13:56 +00001874 Arg = SpillSlot;
1875 break;
1876 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001877 }
Scott Michel91099d62009-02-17 22:15:04 +00001878
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001879 if (VA.isRegLoc()) {
1880 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1881 } else {
Dan Gohman9178de12009-08-05 01:29:28 +00001882 if (!isTailCall || (isTailCall && isByVal)) {
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001883 assert(VA.isMemLoc());
Gabor Greif1c80d112008-08-28 21:40:38 +00001884 if (StackPtr.getNode() == 0)
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001885 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
Scott Michel91099d62009-02-17 22:15:04 +00001886
Dan Gohman9178de12009-08-05 01:29:28 +00001887 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1888 dl, DAG, VA, Flags));
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001889 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001890 }
1891 }
Scott Michel91099d62009-02-17 22:15:04 +00001892
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001893 if (!MemOpChains.empty())
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001894 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001895 &MemOpChains[0], MemOpChains.size());
1896
1897 // Build a sequence of copy-to-reg nodes chained together with token chain
1898 // and flag operands which copy the outgoing args into registers.
Dan Gohman8181bd12008-07-27 21:46:04 +00001899 SDValue InFlag;
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001900 // Tail call byval lowering might overwrite argument registers so in case of
1901 // tail call optimization the copies to registers are lowered later.
Dan Gohman9178de12009-08-05 01:29:28 +00001902 if (!isTailCall)
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001903 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michel91099d62009-02-17 22:15:04 +00001904 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001905 RegsToPass[i].second, InFlag);
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001906 InFlag = Chain.getValue(1);
1907 }
Gordon Henriksen18ace102008-01-05 16:56:59 +00001908
Eric Christopher3d82bbd2009-08-27 18:07:15 +00001909
Chris Lattnerf165d342009-07-09 04:24:46 +00001910 if (Subtarget->isPICStyleGOT()) {
Chris Lattner679cad52009-07-09 02:55:47 +00001911 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1912 // GOT pointer.
Dan Gohman9178de12009-08-05 01:29:28 +00001913 if (!isTailCall) {
Chris Lattner679cad52009-07-09 02:55:47 +00001914 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
1915 DAG.getNode(X86ISD::GlobalBaseReg,
1916 DebugLoc::getUnknownLoc(),
1917 getPointerTy()),
1918 InFlag);
1919 InFlag = Chain.getValue(1);
1920 } else {
1921 // If we are tail calling and generating PIC/GOT style code load the
1922 // address of the callee into ECX. The value in ecx is used as target of
1923 // the tail jump. This is done to circumvent the ebx/callee-saved problem
1924 // for tail calls on PIC/GOT architectures. Normally we would just put the
1925 // address of GOT into ebx and then call target@PLT. But for tail calls
1926 // ebx would be restored (since ebx is callee saved) before jumping to the
1927 // target@PLT.
1928
1929 // Note: The actual moving to ECX is done further down.
1930 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
1931 if (G && !G->getGlobal()->hasHiddenVisibility() &&
1932 !G->getGlobal()->hasProtectedVisibility())
1933 Callee = LowerGlobalAddress(Callee, DAG);
1934 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner5d1f2572009-07-09 04:39:06 +00001935 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattner679cad52009-07-09 02:55:47 +00001936 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001937 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001938
Gordon Henriksen18ace102008-01-05 16:56:59 +00001939 if (Is64Bit && isVarArg) {
1940 // From AMD64 ABI document:
1941 // For calls that may call functions that use varargs or stdargs
1942 // (prototype-less calls or calls to functions containing ellipsis (...) in
1943 // the declaration) %al is used as hidden argument to specify the number
1944 // of SSE registers used. The contents of %al do not need to match exactly
1945 // the number of registers, but must be an ubound on the number of SSE
1946 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001947
1948 // FIXME: Verify this on Win64
Gordon Henriksen18ace102008-01-05 16:56:59 +00001949 // Count the number of XMM registers allocated.
1950 static const unsigned XMMArgRegs[] = {
1951 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1952 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1953 };
1954 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michel91099d62009-02-17 22:15:04 +00001955 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Edwin Törökaf8e1332009-02-01 18:15:56 +00001956 && "SSE registers cannot be used when SSE is disabled");
Scott Michel91099d62009-02-17 22:15:04 +00001957
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001958 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001959 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001960 InFlag = Chain.getValue(1);
1961 }
1962
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001963
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001964 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman9178de12009-08-05 01:29:28 +00001965 if (isTailCall) {
1966 // Force all the incoming stack arguments to be loaded from the stack
1967 // before any new outgoing arguments are stored to the stack, because the
1968 // outgoing stack slots may alias the incoming argument stack slots, and
1969 // the alias isn't otherwise explicit. This is slightly more conservative
1970 // than necessary, because it means that each store effectively depends
1971 // on every argument instead of just those arguments it would clobber.
1972 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
1973
Dan Gohman8181bd12008-07-27 21:46:04 +00001974 SmallVector<SDValue, 8> MemOpChains2;
1975 SDValue FIN;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001976 int FI = 0;
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001977 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman8181bd12008-07-27 21:46:04 +00001978 InFlag = SDValue();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001979 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1980 CCValAssign &VA = ArgLocs[i];
1981 if (!VA.isRegLoc()) {
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001982 assert(VA.isMemLoc());
Dan Gohman9178de12009-08-05 01:29:28 +00001983 SDValue Arg = Outs[i].Val;
1984 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001985 // Create frame index.
1986 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands92c43912008-06-06 12:08:01 +00001987 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
David Greene6424ab92009-11-12 20:49:22 +00001988 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true, false);
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001989 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001990
Duncan Sandsc93fae32008-03-21 09:14:45 +00001991 if (Flags.isByVal()) {
Evan Cheng5817a0e2008-01-12 01:08:07 +00001992 // Copy relative to framepointer.
Dan Gohman8181bd12008-07-27 21:46:04 +00001993 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greif1c80d112008-08-28 21:40:38 +00001994 if (StackPtr.getNode() == 0)
Scott Michel91099d62009-02-17 22:15:04 +00001995 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001996 getPointerTy());
Dale Johannesence0805b2009-02-03 19:33:06 +00001997 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001998
Dan Gohman9178de12009-08-05 01:29:28 +00001999 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2000 ArgChain,
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00002001 Flags, DAG, dl));
Gordon Henriksen18ace102008-01-05 16:56:59 +00002002 } else {
Evan Cheng5817a0e2008-01-12 01:08:07 +00002003 // Store relative to framepointer.
Dan Gohman12a9c082008-02-06 22:27:42 +00002004 MemOpChains2.push_back(
Dan Gohman9178de12009-08-05 01:29:28 +00002005 DAG.getStore(ArgChain, dl, Arg, FIN,
Evan Cheng1f996572009-10-17 07:53:04 +00002006 PseudoSourceValue::getFixedStack(FI), 0));
Scott Michel91099d62009-02-17 22:15:04 +00002007 }
Gordon Henriksen18ace102008-01-05 16:56:59 +00002008 }
2009 }
2010
2011 if (!MemOpChains2.empty())
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002012 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighoferdfb21302008-01-11 14:34:56 +00002013 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen18ace102008-01-05 16:56:59 +00002014
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002015 // Copy arguments to their registers.
2016 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michel91099d62009-02-17 22:15:04 +00002017 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00002018 RegsToPass[i].second, InFlag);
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002019 InFlag = Chain.getValue(1);
2020 }
Dan Gohman8181bd12008-07-27 21:46:04 +00002021 InFlag =SDValue();
Arnold Schwaighofera38df102008-04-12 18:11:06 +00002022
Gordon Henriksen18ace102008-01-05 16:56:59 +00002023 // Store the return address to the appropriate stack slot.
Arnold Schwaighofera38df102008-04-12 18:11:06 +00002024 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesence0805b2009-02-03 19:33:06 +00002025 FPDiff, dl);
Gordon Henriksen18ace102008-01-05 16:56:59 +00002026 }
2027
Jeffrey Yasskine233d8a2009-11-16 22:41:33 +00002028 bool WasGlobalOrExternal = false;
2029 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2030 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2031 // In the 64-bit large code model, we have to make all calls
2032 // through a register, since the call instruction's 32-bit
2033 // pc-relative offset may not be large enough to hold the whole
2034 // address.
2035 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
2036 WasGlobalOrExternal = true;
2037 // If the callee is a GlobalAddress node (quite common, every direct call
2038 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2039 // it.
2040
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002041 // We should use extra load for direct calls to dllimported functions in
2042 // non-JIT mode.
Chris Lattner48837612009-07-09 05:27:35 +00002043 GlobalValue *GV = G->getGlobal();
Chris Lattner180a7ee2009-07-10 05:48:03 +00002044 if (!GV->hasDLLImportLinkage()) {
Chris Lattner8e8afe42009-07-09 05:02:21 +00002045 unsigned char OpFlags = 0;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00002046
Chris Lattner8e8afe42009-07-09 05:02:21 +00002047 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2048 // external symbols most go through the PLT in PIC mode. If the symbol
2049 // has hidden or protected visibility, or if it is static or local, then
2050 // we don't need to use the PLT - we can directly call it.
2051 if (Subtarget->isTargetELF() &&
2052 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner48837612009-07-09 05:27:35 +00002053 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner8e8afe42009-07-09 05:02:21 +00002054 OpFlags = X86II::MO_PLT;
Chris Lattner4a948932009-07-10 20:47:30 +00002055 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner48837612009-07-09 05:27:35 +00002056 (GV->isDeclaration() || GV->isWeakForLinker()) &&
2057 Subtarget->getDarwinVers() < 9) {
2058 // PC-relative references to external symbols should go through $stub,
2059 // unless we're building with the leopard linker or later, which
2060 // automatically synthesizes these stubs.
2061 OpFlags = X86II::MO_DARWIN_STUB;
2062 }
Chris Lattner8e8afe42009-07-09 05:02:21 +00002063
Chris Lattner48837612009-07-09 05:27:35 +00002064 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy(),
Chris Lattner8e8afe42009-07-09 05:02:21 +00002065 G->getOffset(), OpFlags);
2066 }
Bill Wendlingfef06052008-09-16 21:48:12 +00002067 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Jeffrey Yasskine233d8a2009-11-16 22:41:33 +00002068 WasGlobalOrExternal = true;
Chris Lattner8e8afe42009-07-09 05:02:21 +00002069 unsigned char OpFlags = 0;
2070
2071 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
2072 // symbols should go through the PLT.
2073 if (Subtarget->isTargetELF() &&
Chris Lattner48837612009-07-09 05:27:35 +00002074 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner8e8afe42009-07-09 05:02:21 +00002075 OpFlags = X86II::MO_PLT;
Chris Lattner4a948932009-07-10 20:47:30 +00002076 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner48837612009-07-09 05:27:35 +00002077 Subtarget->getDarwinVers() < 9) {
2078 // PC-relative references to external symbols should go through $stub,
2079 // unless we're building with the leopard linker or later, which
2080 // automatically synthesizes these stubs.
2081 OpFlags = X86II::MO_DARWIN_STUB;
2082 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00002083
Chris Lattner8e8afe42009-07-09 05:02:21 +00002084 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2085 OpFlags);
Jeffrey Yasskine233d8a2009-11-16 22:41:33 +00002086 }
2087
2088 if (isTailCall && !WasGlobalOrExternal) {
Arnold Schwaighofera8726f02009-06-12 16:26:57 +00002089 unsigned Opc = Is64Bit ? X86::R11 : X86::EAX;
Gordon Henriksen18ace102008-01-05 16:56:59 +00002090
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00002091 Chain = DAG.getCopyToReg(Chain, dl,
Scott Michel91099d62009-02-17 22:15:04 +00002092 DAG.getRegister(Opc, getPointerTy()),
Gordon Henriksen18ace102008-01-05 16:56:59 +00002093 Callee,InFlag);
2094 Callee = DAG.getRegister(Opc, getPointerTy());
2095 // Add register as live out.
Dan Gohmanc21d06a2009-08-01 19:14:37 +00002096 MF.getRegInfo().addLiveOut(Opc);
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00002097 }
Scott Michel91099d62009-02-17 22:15:04 +00002098
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002099 // Returns a chain & a flag for retval copy to use.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002100 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00002101 SmallVector<SDValue, 8> Ops;
Gordon Henriksen18ace102008-01-05 16:56:59 +00002102
Dan Gohman9178de12009-08-05 01:29:28 +00002103 if (isTailCall) {
Dale Johannesen9bfc0172009-02-06 23:05:02 +00002104 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2105 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen18ace102008-01-05 16:56:59 +00002106 InFlag = Chain.getValue(1);
Gordon Henriksen18ace102008-01-05 16:56:59 +00002107 }
Scott Michel91099d62009-02-17 22:15:04 +00002108
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002109 Ops.push_back(Chain);
2110 Ops.push_back(Callee);
2111
Dan Gohman9178de12009-08-05 01:29:28 +00002112 if (isTailCall)
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002113 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002114
Gordon Henriksen18ace102008-01-05 16:56:59 +00002115 // Add argument registers to the end of the list so that they are known live
2116 // into the call.
Evan Chenge14fc242008-01-07 23:08:23 +00002117 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2118 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2119 RegsToPass[i].second.getValueType()));
Scott Michel91099d62009-02-17 22:15:04 +00002120
Evan Cheng8ba45e62008-03-18 23:36:35 +00002121 // Add an implicit use GOT pointer in EBX.
Dan Gohman9178de12009-08-05 01:29:28 +00002122 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng8ba45e62008-03-18 23:36:35 +00002123 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2124
2125 // Add an implicit use of AL for x86 vararg functions.
2126 if (Is64Bit && isVarArg)
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002127 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng8ba45e62008-03-18 23:36:35 +00002128
Gabor Greif1c80d112008-08-28 21:40:38 +00002129 if (InFlag.getNode())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002130 Ops.push_back(InFlag);
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00002131
Dan Gohman9178de12009-08-05 01:29:28 +00002132 if (isTailCall) {
2133 // If this is the first return lowered for this function, add the regs
2134 // to the liveout set for the function.
2135 if (MF.getRegInfo().liveout_empty()) {
2136 SmallVector<CCValAssign, 16> RVLocs;
2137 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
2138 *DAG.getContext());
2139 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
2140 for (unsigned i = 0; i != RVLocs.size(); ++i)
2141 if (RVLocs[i].isRegLoc())
2142 MF.getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2143 }
Scott Michel91099d62009-02-17 22:15:04 +00002144
Dan Gohman9178de12009-08-05 01:29:28 +00002145 assert(((Callee.getOpcode() == ISD::Register &&
2146 (cast<RegisterSDNode>(Callee)->getReg() == X86::EAX ||
Jeffrey Yasskin846123d2010-01-09 18:56:43 +00002147 cast<RegisterSDNode>(Callee)->getReg() == X86::R11)) ||
Dan Gohman9178de12009-08-05 01:29:28 +00002148 Callee.getOpcode() == ISD::TargetExternalSymbol ||
2149 Callee.getOpcode() == ISD::TargetGlobalAddress) &&
Jeffrey Yasskin846123d2010-01-09 18:56:43 +00002150 "Expecting a global address, external symbol, or scratch register");
Dan Gohman9178de12009-08-05 01:29:28 +00002151
2152 return DAG.getNode(X86ISD::TC_RETURN, dl,
2153 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen18ace102008-01-05 16:56:59 +00002154 }
2155
Dale Johannesence0805b2009-02-03 19:33:06 +00002156 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002157 InFlag = Chain.getValue(1);
2158
2159 // Create the CALLSEQ_END node.
Gordon Henriksen18ace102008-01-05 16:56:59 +00002160 unsigned NumBytesForCalleeToPush;
Dan Gohman9178de12009-08-05 01:29:28 +00002161 if (IsCalleePop(isVarArg, CallConv))
Gordon Henriksen18ace102008-01-05 16:56:59 +00002162 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Dan Gohman9178de12009-08-05 01:29:28 +00002163 else if (!Is64Bit && CallConv != CallingConv::Fast && IsStructRet)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002164 // If this is is a call to a struct-return function, the callee
2165 // pops the hidden struct pointer, so we have to push it back.
2166 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00002167 NumBytesForCalleeToPush = 4;
Gordon Henriksen18ace102008-01-05 16:56:59 +00002168 else
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00002169 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michel91099d62009-02-17 22:15:04 +00002170
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00002171 // Returns a flag for retval copy to use.
Bill Wendling22f8deb2007-11-13 00:44:25 +00002172 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnerfe5d4022008-10-11 22:08:30 +00002173 DAG.getIntPtrConstant(NumBytes, true),
2174 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2175 true),
Bill Wendling22f8deb2007-11-13 00:44:25 +00002176 InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002177 InFlag = Chain.getValue(1);
2178
2179 // Handle result values, copying them out of physregs into vregs that we
2180 // return.
Dan Gohman9178de12009-08-05 01:29:28 +00002181 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2182 Ins, dl, DAG, InVals);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002183}
2184
2185
2186//===----------------------------------------------------------------------===//
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00002187// Fast Calling Convention (tail call) implementation
2188//===----------------------------------------------------------------------===//
2189
2190// Like std call, callee cleans arguments, convention except that ECX is
2191// reserved for storing the tail called function address. Only 2 registers are
2192// free for argument passing (inreg). Tail call optimization is performed
2193// provided:
2194// * tailcallopt is enabled
2195// * caller/callee are fastcc
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00002196// On X86_64 architecture with GOT-style position independent code only local
2197// (within module) calls are supported at the moment.
Arnold Schwaighofer373e8652007-10-12 21:30:57 +00002198// To keep the stack aligned according to platform abi the function
2199// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2200// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00002201// If a tail called function callee has more arguments than the caller the
2202// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer373e8652007-10-12 21:30:57 +00002203// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00002204// original REtADDR, but before the saved framepointer or the spilled registers
2205// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2206// stack layout:
2207// arg1
2208// arg2
2209// RETADDR
Scott Michel91099d62009-02-17 22:15:04 +00002210// [ new RETADDR
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00002211// move area ]
2212// (possible EBP)
2213// ESI
2214// EDI
2215// local1 ..
2216
2217/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2218/// for a 16 byte align requirement.
Scott Michel91099d62009-02-17 22:15:04 +00002219unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00002220 SelectionDAG& DAG) {
Evan Chengded8f902008-09-07 09:07:23 +00002221 MachineFunction &MF = DAG.getMachineFunction();
2222 const TargetMachine &TM = MF.getTarget();
2223 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2224 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michel91099d62009-02-17 22:15:04 +00002225 uint64_t AlignMask = StackAlignment - 1;
Evan Chengded8f902008-09-07 09:07:23 +00002226 int64_t Offset = StackSize;
Anton Korobeynikovd0fef972008-09-09 18:22:57 +00002227 uint64_t SlotSize = TD->getPointerSize();
Evan Chengded8f902008-09-07 09:07:23 +00002228 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2229 // Number smaller than 12 so just add the difference.
2230 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2231 } else {
2232 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michel91099d62009-02-17 22:15:04 +00002233 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chengded8f902008-09-07 09:07:23 +00002234 (StackAlignment-SlotSize);
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00002235 }
Evan Chengded8f902008-09-07 09:07:23 +00002236 return Offset;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00002237}
2238
Dan Gohman9178de12009-08-05 01:29:28 +00002239/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2240/// for tail call optimization. Targets which want to do tail call
2241/// optimization should implement this function.
2242bool
2243X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel5838baa2009-09-02 08:44:58 +00002244 CallingConv::ID CalleeCC,
Dan Gohman9178de12009-08-05 01:29:28 +00002245 bool isVarArg,
Evan Chengd82fae32010-01-27 06:25:16 +00002246 const SmallVectorImpl<ISD::OutputArg> &Outs,
2247 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman9178de12009-08-05 01:29:28 +00002248 SelectionDAG& DAG) const {
Evan Chengd82fae32010-01-27 06:25:16 +00002249 if (CalleeCC != CallingConv::Fast &&
2250 CalleeCC != CallingConv::C)
2251 return false;
2252
Evan Cheng3d424642010-01-29 06:45:59 +00002253 // If -tailcallopt is specified, make fastcc functions tail-callable.
2254 const Function *CallerF = DAG.getMachineFunction().getFunction();
2255 if (PerformTailCallOpt &&
2256 CalleeCC == CallingConv::Fast &&
2257 CallerF->getCallingConv() == CalleeCC)
2258 return true;
2259
Evan Chengd82fae32010-01-27 06:25:16 +00002260 // Look for obvious safe cases to perform tail call optimization.
Evan Cheng3d424642010-01-29 06:45:59 +00002261 // For now, only consider callees which take no arguments.
Evan Chengd82fae32010-01-27 06:25:16 +00002262 if (!Outs.empty())
2263 return false;
2264
Evan Cheng3d424642010-01-29 06:45:59 +00002265 // If the caller does not return a value, then this is obviously safe.
2266 // This is one case where it's safe to perform this optimization even
2267 // if the return types do not match.
2268 const Type *CallerRetTy = CallerF->getReturnType();
2269 if (CallerRetTy->isVoidTy())
2270 return true;
Evan Chengd82fae32010-01-27 06:25:16 +00002271
Evan Cheng3d424642010-01-29 06:45:59 +00002272 // If the return types match, then it's safe.
2273 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2274 if (!G) return false; // FIXME: common external symbols?
2275 Function *CalleeF = cast<Function>(G->getGlobal());
2276 const Type *CalleeRetTy = CalleeF->getReturnType();
2277 return CallerRetTy == CalleeRetTy;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00002278}
2279
Dan Gohmanca4857a2008-09-03 23:12:08 +00002280FastISel *
Evan Cheng00787d52010-01-26 19:04:47 +00002281X86TargetLowering::createFastISel(MachineFunction &mf, MachineModuleInfo *mmo,
2282 DwarfWriter *dw,
2283 DenseMap<const Value *, unsigned> &vm,
2284 DenseMap<const BasicBlock*, MachineBasicBlock*> &bm,
2285 DenseMap<const AllocaInst *, int> &am
Dan Gohman9dd43582008-10-14 23:54:11 +00002286#ifndef NDEBUG
Evan Cheng00787d52010-01-26 19:04:47 +00002287 , SmallSet<Instruction*, 8> &cil
Dan Gohman9dd43582008-10-14 23:54:11 +00002288#endif
2289 ) {
Devang Patelfcf1c752009-01-13 00:35:13 +00002290 return X86::createFastISel(mf, mmo, dw, vm, bm, am
Dan Gohman9dd43582008-10-14 23:54:11 +00002291#ifndef NDEBUG
2292 , cil
2293#endif
2294 );
Dan Gohman97805ee2008-08-19 21:32:53 +00002295}
2296
2297
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002298//===----------------------------------------------------------------------===//
2299// Other Lowering Hooks
2300//===----------------------------------------------------------------------===//
2301
2302
Dan Gohman8181bd12008-07-27 21:46:04 +00002303SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikove844e472007-08-15 17:12:32 +00002304 MachineFunction &MF = DAG.getMachineFunction();
2305 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2306 int ReturnAddrIndex = FuncInfo->getRAIndex();
2307
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002308 if (ReturnAddrIndex == 0) {
2309 // Set up a frame object for the return address.
Bill Wendling6ddc87b2009-01-16 19:25:27 +00002310 uint64_t SlotSize = TD->getPointerSize();
David Greene6424ab92009-11-12 20:49:22 +00002311 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
2312 true, false);
Anton Korobeynikove844e472007-08-15 17:12:32 +00002313 FuncInfo->setRAIndex(ReturnAddrIndex);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002314 }
2315
2316 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
2317}
2318
2319
Anton Korobeynikovc283e152009-08-05 23:01:26 +00002320bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2321 bool hasSymbolicDisplacement) {
2322 // Offset should fit into 32 bit immediate field.
2323 if (!isInt32(Offset))
2324 return false;
2325
2326 // If we don't have a symbolic displacement - we don't have any extra
2327 // restrictions.
2328 if (!hasSymbolicDisplacement)
2329 return true;
2330
2331 // FIXME: Some tweaks might be needed for medium code model.
2332 if (M != CodeModel::Small && M != CodeModel::Kernel)
2333 return false;
2334
2335 // For small code model we assume that latest object is 16MB before end of 31
2336 // bits boundary. We may also accept pretty large negative constants knowing
2337 // that all objects are in the positive half of address space.
2338 if (M == CodeModel::Small && Offset < 16*1024*1024)
2339 return true;
2340
2341 // For kernel code model we know that all object resist in the negative half
2342 // of 32bits address space. We may not accept negative offsets, since they may
2343 // be just off and we may accept pretty large positive ones.
2344 if (M == CodeModel::Kernel && Offset > 0)
2345 return true;
2346
2347 return false;
2348}
2349
Chris Lattnerebb91142008-12-24 23:53:05 +00002350/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2351/// specific condition code, returning the condition code and the LHS/RHS of the
2352/// comparison to make.
2353static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2354 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002355 if (!isFP) {
2356 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2357 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2358 // X > -1 -> X == 0, jump !sign.
2359 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattnerebb91142008-12-24 23:53:05 +00002360 return X86::COND_NS;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002361 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2362 // X < 0 -> X == 0, jump on sign.
Chris Lattnerebb91142008-12-24 23:53:05 +00002363 return X86::COND_S;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002364 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman37b34262007-09-17 14:49:27 +00002365 // X < 1 -> X <= 0
2366 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattnerebb91142008-12-24 23:53:05 +00002367 return X86::COND_LE;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002368 }
2369 }
2370
2371 switch (SetCCOpcode) {
Edwin Törökbd448e32009-07-14 16:55:14 +00002372 default: llvm_unreachable("Invalid integer condition!");
Chris Lattnerebb91142008-12-24 23:53:05 +00002373 case ISD::SETEQ: return X86::COND_E;
2374 case ISD::SETGT: return X86::COND_G;
2375 case ISD::SETGE: return X86::COND_GE;
2376 case ISD::SETLT: return X86::COND_L;
2377 case ISD::SETLE: return X86::COND_LE;
2378 case ISD::SETNE: return X86::COND_NE;
2379 case ISD::SETULT: return X86::COND_B;
2380 case ISD::SETUGT: return X86::COND_A;
2381 case ISD::SETULE: return X86::COND_BE;
2382 case ISD::SETUGE: return X86::COND_AE;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002383 }
Chris Lattnerb8397512008-12-23 23:42:27 +00002384 }
Scott Michel91099d62009-02-17 22:15:04 +00002385
Chris Lattnerb8397512008-12-23 23:42:27 +00002386 // First determine if it is required or is profitable to flip the operands.
Duncan Sandsc2a04622008-10-24 13:03:10 +00002387
Chris Lattnerb8397512008-12-23 23:42:27 +00002388 // If LHS is a foldable load, but RHS is not, flip the condition.
2389 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2390 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2391 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2392 std::swap(LHS, RHS);
Evan Chengfc937c92008-08-28 23:48:31 +00002393 }
2394
Chris Lattnerb8397512008-12-23 23:42:27 +00002395 switch (SetCCOpcode) {
2396 default: break;
2397 case ISD::SETOLT:
2398 case ISD::SETOLE:
2399 case ISD::SETUGT:
2400 case ISD::SETUGE:
2401 std::swap(LHS, RHS);
2402 break;
2403 }
2404
2405 // On a floating point condition, the flags are set as follows:
2406 // ZF PF CF op
2407 // 0 | 0 | 0 | X > Y
2408 // 0 | 0 | 1 | X < Y
2409 // 1 | 0 | 0 | X == Y
2410 // 1 | 1 | 1 | unordered
2411 switch (SetCCOpcode) {
Edwin Törökbd448e32009-07-14 16:55:14 +00002412 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattnerb8397512008-12-23 23:42:27 +00002413 case ISD::SETUEQ:
Chris Lattnerebb91142008-12-24 23:53:05 +00002414 case ISD::SETEQ: return X86::COND_E;
Chris Lattnerb8397512008-12-23 23:42:27 +00002415 case ISD::SETOLT: // flipped
2416 case ISD::SETOGT:
Chris Lattnerebb91142008-12-24 23:53:05 +00002417 case ISD::SETGT: return X86::COND_A;
Chris Lattnerb8397512008-12-23 23:42:27 +00002418 case ISD::SETOLE: // flipped
2419 case ISD::SETOGE:
Chris Lattnerebb91142008-12-24 23:53:05 +00002420 case ISD::SETGE: return X86::COND_AE;
Chris Lattnerb8397512008-12-23 23:42:27 +00002421 case ISD::SETUGT: // flipped
2422 case ISD::SETULT:
Chris Lattnerebb91142008-12-24 23:53:05 +00002423 case ISD::SETLT: return X86::COND_B;
Chris Lattnerb8397512008-12-23 23:42:27 +00002424 case ISD::SETUGE: // flipped
2425 case ISD::SETULE:
Chris Lattnerebb91142008-12-24 23:53:05 +00002426 case ISD::SETLE: return X86::COND_BE;
Chris Lattnerb8397512008-12-23 23:42:27 +00002427 case ISD::SETONE:
Chris Lattnerebb91142008-12-24 23:53:05 +00002428 case ISD::SETNE: return X86::COND_NE;
2429 case ISD::SETUO: return X86::COND_P;
2430 case ISD::SETO: return X86::COND_NP;
Dan Gohman8ab7dd02009-10-20 16:22:37 +00002431 case ISD::SETOEQ:
2432 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattnerb8397512008-12-23 23:42:27 +00002433 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002434}
2435
2436/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2437/// code. Current x86 isa includes the following FP cmov instructions:
2438/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
2439static bool hasFPCMov(unsigned X86CC) {
2440 switch (X86CC) {
2441 default:
2442 return false;
2443 case X86::COND_B:
2444 case X86::COND_BE:
2445 case X86::COND_E:
2446 case X86::COND_P:
2447 case X86::COND_A:
2448 case X86::COND_AE:
2449 case X86::COND_NE:
2450 case X86::COND_NP:
2451 return true;
2452 }
2453}
2454
Evan Cheng6337b552009-10-27 19:56:55 +00002455/// isFPImmLegal - Returns true if the target can instruction select the
2456/// specified FP immediate natively. If false, the legalizer will
2457/// materialize the FP immediate as a load from a constant pool.
Evan Chenga0e67782009-10-28 01:43:28 +00002458bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Cheng6337b552009-10-27 19:56:55 +00002459 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2460 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2461 return true;
2462 }
2463 return false;
2464}
2465
Nate Begeman543d2142009-04-27 18:41:29 +00002466/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2467/// the specified range (L, H].
2468static bool isUndefOrInRange(int Val, int Low, int Hi) {
2469 return (Val < 0) || (Val >= Low && Val < Hi);
2470}
2471
2472/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2473/// specified value.
2474static bool isUndefOrEqual(int Val, int CmpVal) {
2475 if (Val < 0 || Val == CmpVal)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002476 return true;
Nate Begeman543d2142009-04-27 18:41:29 +00002477 return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002478}
2479
Nate Begeman543d2142009-04-27 18:41:29 +00002480/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2481/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2482/// the second operand.
Owen Andersonac9de032009-08-10 22:56:29 +00002483static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002484 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
Nate Begeman543d2142009-04-27 18:41:29 +00002485 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002486 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman543d2142009-04-27 18:41:29 +00002487 return (Mask[0] < 2 && Mask[1] < 2);
2488 return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002489}
2490
Nate Begeman543d2142009-04-27 18:41:29 +00002491bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopher3d82bbd2009-08-27 18:07:15 +00002492 SmallVector<int, 8> M;
Nate Begeman543d2142009-04-27 18:41:29 +00002493 N->getMask(M);
2494 return ::isPSHUFDMask(M, N->getValueType(0));
2495}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002496
Nate Begeman543d2142009-04-27 18:41:29 +00002497/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2498/// is suitable for input to PSHUFHW.
Owen Andersonac9de032009-08-10 22:56:29 +00002499static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002500 if (VT != MVT::v8i16)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002501 return false;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00002502
Nate Begeman543d2142009-04-27 18:41:29 +00002503 // Lower quadword copied in order or undef.
2504 for (int i = 0; i != 4; ++i)
2505 if (Mask[i] >= 0 && Mask[i] != i)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002506 return false;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00002507
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002508 // Upper quadword shuffled.
Nate Begeman543d2142009-04-27 18:41:29 +00002509 for (int i = 4; i != 8; ++i)
2510 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002511 return false;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00002512
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002513 return true;
2514}
2515
Nate Begeman543d2142009-04-27 18:41:29 +00002516bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopher3d82bbd2009-08-27 18:07:15 +00002517 SmallVector<int, 8> M;
Nate Begeman543d2142009-04-27 18:41:29 +00002518 N->getMask(M);
2519 return ::isPSHUFHWMask(M, N->getValueType(0));
2520}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002521
Nate Begeman543d2142009-04-27 18:41:29 +00002522/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2523/// is suitable for input to PSHUFLW.
Owen Andersonac9de032009-08-10 22:56:29 +00002524static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002525 if (VT != MVT::v8i16)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002526 return false;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00002527
Rafael Espindola37f8e8a2009-04-24 12:40:33 +00002528 // Upper quadword copied in order.
Nate Begeman543d2142009-04-27 18:41:29 +00002529 for (int i = 4; i != 8; ++i)
2530 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola37f8e8a2009-04-24 12:40:33 +00002531 return false;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00002532
Rafael Espindola37f8e8a2009-04-24 12:40:33 +00002533 // Lower quadword shuffled.
Nate Begeman543d2142009-04-27 18:41:29 +00002534 for (int i = 0; i != 4; ++i)
2535 if (Mask[i] >= 4)
Rafael Espindola37f8e8a2009-04-24 12:40:33 +00002536 return false;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00002537
Rafael Espindola37f8e8a2009-04-24 12:40:33 +00002538 return true;
Nate Begemanda17a812009-04-24 03:42:54 +00002539}
2540
Nate Begeman543d2142009-04-27 18:41:29 +00002541bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopher3d82bbd2009-08-27 18:07:15 +00002542 SmallVector<int, 8> M;
Nate Begeman543d2142009-04-27 18:41:29 +00002543 N->getMask(M);
2544 return ::isPSHUFLWMask(M, N->getValueType(0));
2545}
2546
Nate Begeman080f8e22009-10-19 02:17:23 +00002547/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
2548/// is suitable for input to PALIGNR.
2549static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
2550 bool hasSSSE3) {
2551 int i, e = VT.getVectorNumElements();
2552
2553 // Do not handle v2i64 / v2f64 shuffles with palignr.
2554 if (e < 4 || !hasSSSE3)
2555 return false;
2556
2557 for (i = 0; i != e; ++i)
2558 if (Mask[i] >= 0)
2559 break;
2560
2561 // All undef, not a palignr.
2562 if (i == e)
2563 return false;
2564
2565 // Determine if it's ok to perform a palignr with only the LHS, since we
2566 // don't have access to the actual shuffle elements to see if RHS is undef.
2567 bool Unary = Mask[i] < (int)e;
2568 bool NeedsUnary = false;
2569
2570 int s = Mask[i] - i;
2571
2572 // Check the rest of the elements to see if they are consecutive.
2573 for (++i; i != e; ++i) {
2574 int m = Mask[i];
2575 if (m < 0)
2576 continue;
2577
2578 Unary = Unary && (m < (int)e);
2579 NeedsUnary = NeedsUnary || (m < s);
2580
2581 if (NeedsUnary && !Unary)
2582 return false;
2583 if (Unary && m != ((s+i) & (e-1)))
2584 return false;
2585 if (!Unary && m != (s+i))
2586 return false;
2587 }
2588 return true;
2589}
2590
2591bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
2592 SmallVector<int, 8> M;
2593 N->getMask(M);
2594 return ::isPALIGNRMask(M, N->getValueType(0), true);
2595}
2596
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002597/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2598/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersonac9de032009-08-10 22:56:29 +00002599static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman543d2142009-04-27 18:41:29 +00002600 int NumElems = VT.getVectorNumElements();
2601 if (NumElems != 2 && NumElems != 4)
2602 return false;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00002603
Nate Begeman543d2142009-04-27 18:41:29 +00002604 int Half = NumElems / 2;
2605 for (int i = 0; i < Half; ++i)
2606 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002607 return false;
Nate Begeman543d2142009-04-27 18:41:29 +00002608 for (int i = Half; i < NumElems; ++i)
2609 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002610 return false;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00002611
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002612 return true;
2613}
2614
Nate Begeman543d2142009-04-27 18:41:29 +00002615bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2616 SmallVector<int, 8> M;
2617 N->getMask(M);
2618 return ::isSHUFPMask(M, N->getValueType(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002619}
2620
2621/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
2622/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2623/// half elements to come from vector 1 (which would equal the dest.) and
2624/// the upper half to come from vector 2.
Owen Andersonac9de032009-08-10 22:56:29 +00002625static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman543d2142009-04-27 18:41:29 +00002626 int NumElems = VT.getVectorNumElements();
Eric Christopher3d82bbd2009-08-27 18:07:15 +00002627
2628 if (NumElems != 2 && NumElems != 4)
Nate Begeman543d2142009-04-27 18:41:29 +00002629 return false;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00002630
Nate Begeman543d2142009-04-27 18:41:29 +00002631 int Half = NumElems / 2;
2632 for (int i = 0; i < Half; ++i)
2633 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002634 return false;
Nate Begeman543d2142009-04-27 18:41:29 +00002635 for (int i = Half; i < NumElems; ++i)
2636 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002637 return false;
2638 return true;
2639}
2640
Nate Begeman543d2142009-04-27 18:41:29 +00002641static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2642 SmallVector<int, 8> M;
2643 N->getMask(M);
2644 return isCommutedSHUFPMask(M, N->getValueType(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002645}
2646
2647/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2648/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman543d2142009-04-27 18:41:29 +00002649bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2650 if (N->getValueType(0).getVectorNumElements() != 4)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002651 return false;
2652
2653 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman543d2142009-04-27 18:41:29 +00002654 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2655 isUndefOrEqual(N->getMaskElt(1), 7) &&
2656 isUndefOrEqual(N->getMaskElt(2), 2) &&
2657 isUndefOrEqual(N->getMaskElt(3), 3);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002658}
2659
Nate Begemanb13034d2009-11-07 23:17:15 +00002660/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2661/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2662/// <2, 3, 2, 3>
2663bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2664 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2665
2666 if (NumElems != 4)
2667 return false;
2668
2669 return isUndefOrEqual(N->getMaskElt(0), 2) &&
2670 isUndefOrEqual(N->getMaskElt(1), 3) &&
2671 isUndefOrEqual(N->getMaskElt(2), 2) &&
2672 isUndefOrEqual(N->getMaskElt(3), 3);
2673}
2674
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002675/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2676/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman543d2142009-04-27 18:41:29 +00002677bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2678 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002679
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002680 if (NumElems != 2 && NumElems != 4)
2681 return false;
2682
2683 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman543d2142009-04-27 18:41:29 +00002684 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002685 return false;
2686
2687 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman543d2142009-04-27 18:41:29 +00002688 if (!isUndefOrEqual(N->getMaskElt(i), i))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002689 return false;
2690
2691 return true;
2692}
2693
Nate Begemanb13034d2009-11-07 23:17:15 +00002694/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
2695/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
2696bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman543d2142009-04-27 18:41:29 +00002697 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002698
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002699 if (NumElems != 2 && NumElems != 4)
2700 return false;
2701
2702 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman543d2142009-04-27 18:41:29 +00002703 if (!isUndefOrEqual(N->getMaskElt(i), i))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002704 return false;
2705
Nate Begeman543d2142009-04-27 18:41:29 +00002706 for (unsigned i = 0; i < NumElems/2; ++i)
2707 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002708 return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002709
2710 return true;
2711}
2712
2713/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2714/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersonac9de032009-08-10 22:56:29 +00002715static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola37f8e8a2009-04-24 12:40:33 +00002716 bool V2IsSplat = false) {
Nate Begeman543d2142009-04-27 18:41:29 +00002717 int NumElts = VT.getVectorNumElements();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002718 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
2719 return false;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00002720
Nate Begeman543d2142009-04-27 18:41:29 +00002721 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2722 int BitI = Mask[i];
2723 int BitI1 = Mask[i+1];
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002724 if (!isUndefOrEqual(BitI, j))
2725 return false;
2726 if (V2IsSplat) {
Mon P Wang56d91642009-02-04 01:16:59 +00002727 if (!isUndefOrEqual(BitI1, NumElts))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002728 return false;
2729 } else {
2730 if (!isUndefOrEqual(BitI1, j + NumElts))
2731 return false;
2732 }
2733 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002734 return true;
2735}
2736
Nate Begeman543d2142009-04-27 18:41:29 +00002737bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2738 SmallVector<int, 8> M;
2739 N->getMask(M);
2740 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002741}
2742
2743/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2744/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopher3d82bbd2009-08-27 18:07:15 +00002745static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola37f8e8a2009-04-24 12:40:33 +00002746 bool V2IsSplat = false) {
Nate Begeman543d2142009-04-27 18:41:29 +00002747 int NumElts = VT.getVectorNumElements();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002748 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
2749 return false;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00002750
Nate Begeman543d2142009-04-27 18:41:29 +00002751 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2752 int BitI = Mask[i];
2753 int BitI1 = Mask[i+1];
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002754 if (!isUndefOrEqual(BitI, j + NumElts/2))
2755 return false;
2756 if (V2IsSplat) {
2757 if (isUndefOrEqual(BitI1, NumElts))
2758 return false;
2759 } else {
2760 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
2761 return false;
2762 }
2763 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002764 return true;
2765}
2766
Nate Begeman543d2142009-04-27 18:41:29 +00002767bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2768 SmallVector<int, 8> M;
2769 N->getMask(M);
2770 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002771}
2772
2773/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2774/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2775/// <0, 0, 1, 1>
Owen Andersonac9de032009-08-10 22:56:29 +00002776static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman543d2142009-04-27 18:41:29 +00002777 int NumElems = VT.getVectorNumElements();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002778 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2779 return false;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00002780
Nate Begeman543d2142009-04-27 18:41:29 +00002781 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
2782 int BitI = Mask[i];
2783 int BitI1 = Mask[i+1];
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002784 if (!isUndefOrEqual(BitI, j))
2785 return false;
2786 if (!isUndefOrEqual(BitI1, j))
2787 return false;
2788 }
Rafael Espindola37f8e8a2009-04-24 12:40:33 +00002789 return true;
Nate Begemanda17a812009-04-24 03:42:54 +00002790}
2791
Nate Begeman543d2142009-04-27 18:41:29 +00002792bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
2793 SmallVector<int, 8> M;
2794 N->getMask(M);
2795 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
2796}
2797
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002798/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2799/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2800/// <2, 2, 3, 3>
Owen Andersonac9de032009-08-10 22:56:29 +00002801static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman543d2142009-04-27 18:41:29 +00002802 int NumElems = VT.getVectorNumElements();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002803 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2804 return false;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00002805
Nate Begeman543d2142009-04-27 18:41:29 +00002806 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2807 int BitI = Mask[i];
2808 int BitI1 = Mask[i+1];
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002809 if (!isUndefOrEqual(BitI, j))
2810 return false;
2811 if (!isUndefOrEqual(BitI1, j))
2812 return false;
2813 }
Rafael Espindola37f8e8a2009-04-24 12:40:33 +00002814 return true;
Nate Begemanda17a812009-04-24 03:42:54 +00002815}
2816
Nate Begeman543d2142009-04-27 18:41:29 +00002817bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
2818 SmallVector<int, 8> M;
2819 N->getMask(M);
2820 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
2821}
2822
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002823/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2824/// specifies a shuffle of elements that is suitable for input to MOVSS,
2825/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersonac9de032009-08-10 22:56:29 +00002826static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedmand49401f2009-06-06 06:05:10 +00002827 if (VT.getVectorElementType().getSizeInBits() < 32)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002828 return false;
Eli Friedmand49401f2009-06-06 06:05:10 +00002829
2830 int NumElts = VT.getVectorNumElements();
Eric Christopher3d82bbd2009-08-27 18:07:15 +00002831
Nate Begeman543d2142009-04-27 18:41:29 +00002832 if (!isUndefOrEqual(Mask[0], NumElts))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002833 return false;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00002834
Nate Begeman543d2142009-04-27 18:41:29 +00002835 for (int i = 1; i < NumElts; ++i)
2836 if (!isUndefOrEqual(Mask[i], i))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002837 return false;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00002838
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002839 return true;
2840}
2841
Nate Begeman543d2142009-04-27 18:41:29 +00002842bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
2843 SmallVector<int, 8> M;
2844 N->getMask(M);
2845 return ::isMOVLMask(M, N->getValueType(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002846}
2847
2848/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2849/// of what x86 movss want. X86 movs requires the lowest element to be lowest
2850/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersonac9de032009-08-10 22:56:29 +00002851static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman543d2142009-04-27 18:41:29 +00002852 bool V2IsSplat = false, bool V2IsUndef = false) {
2853 int NumOps = VT.getVectorNumElements();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002854 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
2855 return false;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00002856
Nate Begeman543d2142009-04-27 18:41:29 +00002857 if (!isUndefOrEqual(Mask[0], 0))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002858 return false;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00002859
Nate Begeman543d2142009-04-27 18:41:29 +00002860 for (int i = 1; i < NumOps; ++i)
2861 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
2862 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
2863 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002864 return false;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00002865
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002866 return true;
2867}
2868
Nate Begeman543d2142009-04-27 18:41:29 +00002869static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002870 bool V2IsUndef = false) {
Nate Begeman543d2142009-04-27 18:41:29 +00002871 SmallVector<int, 8> M;
2872 N->getMask(M);
2873 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002874}
2875
2876/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2877/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman543d2142009-04-27 18:41:29 +00002878bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
2879 if (N->getValueType(0).getVectorNumElements() != 4)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002880 return false;
2881
2882 // Expect 1, 1, 3, 3
Rafael Espindola37f8e8a2009-04-24 12:40:33 +00002883 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman543d2142009-04-27 18:41:29 +00002884 int Elt = N->getMaskElt(i);
2885 if (Elt >= 0 && Elt != 1)
2886 return false;
Rafael Espindola37f8e8a2009-04-24 12:40:33 +00002887 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002888
2889 bool HasHi = false;
2890 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman543d2142009-04-27 18:41:29 +00002891 int Elt = N->getMaskElt(i);
2892 if (Elt >= 0 && Elt != 3)
2893 return false;
2894 if (Elt == 3)
2895 HasHi = true;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002896 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002897 // Don't use movshdup if it can be done with a shufps.
Nate Begeman543d2142009-04-27 18:41:29 +00002898 // FIXME: verify that matching u, u, 3, 3 is what we want.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002899 return HasHi;
2900}
2901
2902/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2903/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman543d2142009-04-27 18:41:29 +00002904bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
2905 if (N->getValueType(0).getVectorNumElements() != 4)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002906 return false;
2907
2908 // Expect 0, 0, 2, 2
Nate Begeman543d2142009-04-27 18:41:29 +00002909 for (unsigned i = 0; i < 2; ++i)
2910 if (N->getMaskElt(i) > 0)
2911 return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002912
2913 bool HasHi = false;
2914 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman543d2142009-04-27 18:41:29 +00002915 int Elt = N->getMaskElt(i);
2916 if (Elt >= 0 && Elt != 2)
2917 return false;
2918 if (Elt == 2)
2919 HasHi = true;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002920 }
Nate Begeman543d2142009-04-27 18:41:29 +00002921 // Don't use movsldup if it can be done with a shufps.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002922 return HasHi;
2923}
2924
Evan Chenga2497eb2008-09-25 20:50:48 +00002925/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2926/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman543d2142009-04-27 18:41:29 +00002927bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
2928 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00002929
Nate Begeman543d2142009-04-27 18:41:29 +00002930 for (int i = 0; i < e; ++i)
2931 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chenga2497eb2008-09-25 20:50:48 +00002932 return false;
Nate Begeman543d2142009-04-27 18:41:29 +00002933 for (int i = 0; i < e; ++i)
2934 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Chenga2497eb2008-09-25 20:50:48 +00002935 return false;
2936 return true;
2937}
2938
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002939/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begeman080f8e22009-10-19 02:17:23 +00002940/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002941unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman543d2142009-04-27 18:41:29 +00002942 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
2943 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
2944
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002945 unsigned Shift = (NumOperands == 4) ? 2 : 1;
2946 unsigned Mask = 0;
Nate Begeman543d2142009-04-27 18:41:29 +00002947 for (int i = 0; i < NumOperands; ++i) {
2948 int Val = SVOp->getMaskElt(NumOperands-i-1);
2949 if (Val < 0) Val = 0;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002950 if (Val >= NumOperands) Val -= NumOperands;
2951 Mask |= Val;
2952 if (i != NumOperands - 1)
2953 Mask <<= Shift;
2954 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002955 return Mask;
2956}
2957
2958/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begeman080f8e22009-10-19 02:17:23 +00002959/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002960unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman543d2142009-04-27 18:41:29 +00002961 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002962 unsigned Mask = 0;
2963 // 8 nodes, but we only care about the last 4.
2964 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman543d2142009-04-27 18:41:29 +00002965 int Val = SVOp->getMaskElt(i);
2966 if (Val >= 0)
Mon P Wang56d91642009-02-04 01:16:59 +00002967 Mask |= (Val - 4);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002968 if (i != 4)
2969 Mask <<= 2;
2970 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002971 return Mask;
2972}
2973
2974/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begeman080f8e22009-10-19 02:17:23 +00002975/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002976unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman543d2142009-04-27 18:41:29 +00002977 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002978 unsigned Mask = 0;
2979 // 8 nodes, but we only care about the first 4.
2980 for (int i = 3; i >= 0; --i) {
Nate Begeman543d2142009-04-27 18:41:29 +00002981 int Val = SVOp->getMaskElt(i);
2982 if (Val >= 0)
2983 Mask |= Val;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002984 if (i != 0)
2985 Mask <<= 2;
2986 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002987 return Mask;
2988}
2989
Nate Begeman080f8e22009-10-19 02:17:23 +00002990/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
2991/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
2992unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
2993 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
2994 EVT VVT = N->getValueType(0);
2995 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
2996 int Val = 0;
2997
2998 unsigned i, e;
2999 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
3000 Val = SVOp->getMaskElt(i);
3001 if (Val >= 0)
3002 break;
3003 }
3004 return (Val - i) * EltSize;
3005}
3006
Evan Chengb723fb52009-07-30 08:33:02 +00003007/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3008/// constant +0.0.
3009bool X86::isZeroNode(SDValue Elt) {
3010 return ((isa<ConstantSDNode>(Elt) &&
3011 cast<ConstantSDNode>(Elt)->getZExtValue() == 0) ||
3012 (isa<ConstantFPSDNode>(Elt) &&
3013 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3014}
3015
Nate Begeman543d2142009-04-27 18:41:29 +00003016/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3017/// their permute mask.
3018static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3019 SelectionDAG &DAG) {
Owen Andersonac9de032009-08-10 22:56:29 +00003020 EVT VT = SVOp->getValueType(0);
Nate Begemane8f61cb2009-04-29 05:20:52 +00003021 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman543d2142009-04-27 18:41:29 +00003022 SmallVector<int, 8> MaskVec;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00003023
Nate Begemane8f61cb2009-04-29 05:20:52 +00003024 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman543d2142009-04-27 18:41:29 +00003025 int idx = SVOp->getMaskElt(i);
3026 if (idx < 0)
3027 MaskVec.push_back(idx);
Nate Begemane8f61cb2009-04-29 05:20:52 +00003028 else if (idx < (int)NumElems)
Nate Begeman543d2142009-04-27 18:41:29 +00003029 MaskVec.push_back(idx + NumElems);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003030 else
Nate Begeman543d2142009-04-27 18:41:29 +00003031 MaskVec.push_back(idx - NumElems);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003032 }
Nate Begeman543d2142009-04-27 18:41:29 +00003033 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3034 SVOp->getOperand(0), &MaskVec[0]);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003035}
3036
Evan Chenga6769df2007-12-07 21:30:01 +00003037/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3038/// the two vector operands have swapped position.
Owen Andersonac9de032009-08-10 22:56:29 +00003039static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begemane8f61cb2009-04-29 05:20:52 +00003040 unsigned NumElems = VT.getVectorNumElements();
3041 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman543d2142009-04-27 18:41:29 +00003042 int idx = Mask[i];
3043 if (idx < 0)
Evan Chengfca29242007-12-07 08:07:39 +00003044 continue;
Nate Begemane8f61cb2009-04-29 05:20:52 +00003045 else if (idx < (int)NumElems)
Nate Begeman543d2142009-04-27 18:41:29 +00003046 Mask[i] = idx + NumElems;
Evan Chengfca29242007-12-07 08:07:39 +00003047 else
Nate Begeman543d2142009-04-27 18:41:29 +00003048 Mask[i] = idx - NumElems;
Evan Chengfca29242007-12-07 08:07:39 +00003049 }
Evan Chengfca29242007-12-07 08:07:39 +00003050}
3051
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003052/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3053/// match movhlps. The lower half elements should come from upper half of
3054/// V1 (and in order), and the upper half elements should come from the upper
3055/// half of V2 (and in order).
Nate Begeman543d2142009-04-27 18:41:29 +00003056static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
3057 if (Op->getValueType(0).getVectorNumElements() != 4)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003058 return false;
3059 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman543d2142009-04-27 18:41:29 +00003060 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003061 return false;
3062 for (unsigned i = 2; i != 4; ++i)
Nate Begeman543d2142009-04-27 18:41:29 +00003063 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003064 return false;
3065 return true;
3066}
3067
3068/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng40ee6e52008-05-08 00:57:18 +00003069/// is promoted to a vector. It also returns the LoadSDNode by reference if
3070/// required.
3071static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Chenga2497eb2008-09-25 20:50:48 +00003072 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
3073 return false;
3074 N = N->getOperand(0).getNode();
3075 if (!ISD::isNON_EXTLoad(N))
3076 return false;
3077 if (LD)
3078 *LD = cast<LoadSDNode>(N);
3079 return true;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003080}
3081
3082/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
3083/// match movlp{s|d}. The lower half elements should come from lower half of
3084/// V1 (and in order), and the upper half elements should come from the upper
3085/// half of V2 (and in order). And since V1 will become the source of the
3086/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman543d2142009-04-27 18:41:29 +00003087static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
3088 ShuffleVectorSDNode *Op) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003089 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
3090 return false;
3091 // Is V2 is a vector load, don't do this transformation. We will try to use
3092 // load folding shufps op.
3093 if (ISD::isNON_EXTLoad(V2))
3094 return false;
3095
Nate Begemane8f61cb2009-04-29 05:20:52 +00003096 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopher3d82bbd2009-08-27 18:07:15 +00003097
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003098 if (NumElems != 2 && NumElems != 4)
3099 return false;
Nate Begemane8f61cb2009-04-29 05:20:52 +00003100 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman543d2142009-04-27 18:41:29 +00003101 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003102 return false;
Nate Begemane8f61cb2009-04-29 05:20:52 +00003103 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman543d2142009-04-27 18:41:29 +00003104 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003105 return false;
3106 return true;
3107}
3108
3109/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3110/// all the same.
3111static bool isSplatVector(SDNode *N) {
3112 if (N->getOpcode() != ISD::BUILD_VECTOR)
3113 return false;
3114
Dan Gohman8181bd12008-07-27 21:46:04 +00003115 SDValue SplatValue = N->getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003116 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3117 if (N->getOperand(i) != SplatValue)
3118 return false;
3119 return true;
3120}
3121
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003122/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopher3d82bbd2009-08-27 18:07:15 +00003123/// to an zero vector.
Nate Begemane8f61cb2009-04-29 05:20:52 +00003124/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman543d2142009-04-27 18:41:29 +00003125static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003126 SDValue V1 = N->getOperand(0);
3127 SDValue V2 = N->getOperand(1);
Nate Begemane8f61cb2009-04-29 05:20:52 +00003128 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3129 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman543d2142009-04-27 18:41:29 +00003130 int Idx = N->getMaskElt(i);
Nate Begemane8f61cb2009-04-29 05:20:52 +00003131 if (Idx >= (int)NumElems) {
Nate Begeman543d2142009-04-27 18:41:29 +00003132 unsigned Opc = V2.getOpcode();
Rafael Espindola37f8e8a2009-04-24 12:40:33 +00003133 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3134 continue;
Evan Chengb723fb52009-07-30 08:33:02 +00003135 if (Opc != ISD::BUILD_VECTOR ||
3136 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman543d2142009-04-27 18:41:29 +00003137 return false;
3138 } else if (Idx >= 0) {
3139 unsigned Opc = V1.getOpcode();
3140 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3141 continue;
Evan Chengb723fb52009-07-30 08:33:02 +00003142 if (Opc != ISD::BUILD_VECTOR ||
3143 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattnere6aa3862007-11-25 00:24:49 +00003144 return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003145 }
3146 }
3147 return true;
3148}
3149
3150/// getZeroVector - Returns a vector of specified type with all zero elements.
3151///
Owen Andersonac9de032009-08-10 22:56:29 +00003152static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesence0805b2009-02-03 19:33:06 +00003153 DebugLoc dl) {
Duncan Sands92c43912008-06-06 12:08:01 +00003154 assert(VT.isVector() && "Expected a vector type");
Scott Michel91099d62009-02-17 22:15:04 +00003155
Chris Lattnere6aa3862007-11-25 00:24:49 +00003156 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3157 // type. This ensures they get CSE'd.
Dan Gohman8181bd12008-07-27 21:46:04 +00003158 SDValue Vec;
Duncan Sands92c43912008-06-06 12:08:01 +00003159 if (VT.getSizeInBits() == 64) { // MMX
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003160 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3161 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Cheng8c590372008-05-15 08:39:06 +00003162 } else if (HasSSE2) { // SSE2
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003163 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3164 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Cheng8c590372008-05-15 08:39:06 +00003165 } else { // SSE1
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003166 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3167 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Cheng8c590372008-05-15 08:39:06 +00003168 }
Dale Johannesence0805b2009-02-03 19:33:06 +00003169 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003170}
3171
Chris Lattnere6aa3862007-11-25 00:24:49 +00003172/// getOnesVector - Returns a vector of specified type with all bits set.
3173///
Owen Andersonac9de032009-08-10 22:56:29 +00003174static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands92c43912008-06-06 12:08:01 +00003175 assert(VT.isVector() && "Expected a vector type");
Scott Michel91099d62009-02-17 22:15:04 +00003176
Chris Lattnere6aa3862007-11-25 00:24:49 +00003177 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3178 // type. This ensures they get CSE'd.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003179 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman8181bd12008-07-27 21:46:04 +00003180 SDValue Vec;
Duncan Sands92c43912008-06-06 12:08:01 +00003181 if (VT.getSizeInBits() == 64) // MMX
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003182 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattnere6aa3862007-11-25 00:24:49 +00003183 else // SSE
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003184 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesence0805b2009-02-03 19:33:06 +00003185 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattnere6aa3862007-11-25 00:24:49 +00003186}
3187
3188
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003189/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3190/// that point to V2 points to its first element.
Nate Begeman543d2142009-04-27 18:41:29 +00003191static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersonac9de032009-08-10 22:56:29 +00003192 EVT VT = SVOp->getValueType(0);
Nate Begemane8f61cb2009-04-29 05:20:52 +00003193 unsigned NumElems = VT.getVectorNumElements();
Eric Christopher3d82bbd2009-08-27 18:07:15 +00003194
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003195 bool Changed = false;
Nate Begeman543d2142009-04-27 18:41:29 +00003196 SmallVector<int, 8> MaskVec;
3197 SVOp->getMask(MaskVec);
Eric Christopher3d82bbd2009-08-27 18:07:15 +00003198
Nate Begemane8f61cb2009-04-29 05:20:52 +00003199 for (unsigned i = 0; i != NumElems; ++i) {
3200 if (MaskVec[i] > (int)NumElems) {
Nate Begeman543d2142009-04-27 18:41:29 +00003201 MaskVec[i] = NumElems;
3202 Changed = true;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003203 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003204 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003205 if (Changed)
Nate Begeman543d2142009-04-27 18:41:29 +00003206 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3207 SVOp->getOperand(1), &MaskVec[0]);
3208 return SDValue(SVOp, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003209}
3210
3211/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3212/// operation of specified width.
Owen Andersonac9de032009-08-10 22:56:29 +00003213static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman543d2142009-04-27 18:41:29 +00003214 SDValue V2) {
3215 unsigned NumElems = VT.getVectorNumElements();
3216 SmallVector<int, 8> Mask;
3217 Mask.push_back(NumElems);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003218 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman543d2142009-04-27 18:41:29 +00003219 Mask.push_back(i);
3220 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003221}
3222
Nate Begeman543d2142009-04-27 18:41:29 +00003223/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersonac9de032009-08-10 22:56:29 +00003224static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman543d2142009-04-27 18:41:29 +00003225 SDValue V2) {
3226 unsigned NumElems = VT.getVectorNumElements();
3227 SmallVector<int, 8> Mask;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003228 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman543d2142009-04-27 18:41:29 +00003229 Mask.push_back(i);
3230 Mask.push_back(i + NumElems);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003231 }
Nate Begeman543d2142009-04-27 18:41:29 +00003232 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003233}
3234
Nate Begeman543d2142009-04-27 18:41:29 +00003235/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersonac9de032009-08-10 22:56:29 +00003236static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman543d2142009-04-27 18:41:29 +00003237 SDValue V2) {
3238 unsigned NumElems = VT.getVectorNumElements();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003239 unsigned Half = NumElems/2;
Nate Begeman543d2142009-04-27 18:41:29 +00003240 SmallVector<int, 8> Mask;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003241 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman543d2142009-04-27 18:41:29 +00003242 Mask.push_back(i + Half);
3243 Mask.push_back(i + NumElems + Half);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003244 }
Nate Begeman543d2142009-04-27 18:41:29 +00003245 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner2d91b962008-03-09 01:05:04 +00003246}
3247
Evan Chengbf8b2c52008-04-05 00:30:36 +00003248/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Eric Christopher3d82bbd2009-08-27 18:07:15 +00003249static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG,
Nate Begeman543d2142009-04-27 18:41:29 +00003250 bool HasSSE2) {
3251 if (SV->getValueType(0).getVectorNumElements() <= 4)
3252 return SDValue(SV, 0);
Eric Christopher3d82bbd2009-08-27 18:07:15 +00003253
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003254 EVT PVT = MVT::v4f32;
Owen Andersonac9de032009-08-10 22:56:29 +00003255 EVT VT = SV->getValueType(0);
Nate Begeman543d2142009-04-27 18:41:29 +00003256 DebugLoc dl = SV->getDebugLoc();
3257 SDValue V1 = SV->getOperand(0);
3258 int NumElems = VT.getVectorNumElements();
3259 int EltNo = SV->getSplatIndex();
Rafael Espindola37f8e8a2009-04-24 12:40:33 +00003260
Nate Begeman543d2142009-04-27 18:41:29 +00003261 // unpack elements to the correct location
3262 while (NumElems > 4) {
3263 if (EltNo < NumElems/2) {
3264 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3265 } else {
3266 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3267 EltNo -= NumElems/2;
3268 }
3269 NumElems >>= 1;
3270 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00003271
Nate Begeman543d2142009-04-27 18:41:29 +00003272 // Perform the splat.
3273 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesence0805b2009-02-03 19:33:06 +00003274 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman543d2142009-04-27 18:41:29 +00003275 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3276 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003277}
3278
3279/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattnere6aa3862007-11-25 00:24:49 +00003280/// vector of zero or undef vector. This produces a shuffle where the low
3281/// element of V2 is swizzled into the zero/undef vector, landing at element
3282/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman8181bd12008-07-27 21:46:04 +00003283static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Cheng8c590372008-05-15 08:39:06 +00003284 bool isZero, bool HasSSE2,
3285 SelectionDAG &DAG) {
Owen Andersonac9de032009-08-10 22:56:29 +00003286 EVT VT = V2.getValueType();
Dan Gohman8181bd12008-07-27 21:46:04 +00003287 SDValue V1 = isZero
Nate Begeman543d2142009-04-27 18:41:29 +00003288 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3289 unsigned NumElems = VT.getVectorNumElements();
3290 SmallVector<int, 16> MaskVec;
Chris Lattnere6aa3862007-11-25 00:24:49 +00003291 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman543d2142009-04-27 18:41:29 +00003292 // If this is the insertion idx, put the low elt of V2 here.
3293 MaskVec.push_back(i == Idx ? NumElems : i);
3294 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003295}
3296
Evan Chengdea99362008-05-29 08:22:04 +00003297/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3298/// a shuffle that is zero.
3299static
Nate Begeman543d2142009-04-27 18:41:29 +00003300unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
3301 bool Low, SelectionDAG &DAG) {
Evan Chengdea99362008-05-29 08:22:04 +00003302 unsigned NumZeros = 0;
Nate Begeman543d2142009-04-27 18:41:29 +00003303 for (int i = 0; i < NumElems; ++i) {
Evan Cheng57db53b2008-06-25 20:52:59 +00003304 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman543d2142009-04-27 18:41:29 +00003305 int Idx = SVOp->getMaskElt(Index);
3306 if (Idx < 0) {
Evan Chengdea99362008-05-29 08:22:04 +00003307 ++NumZeros;
3308 continue;
3309 }
Nate Begeman543d2142009-04-27 18:41:29 +00003310 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Evan Chengb723fb52009-07-30 08:33:02 +00003311 if (Elt.getNode() && X86::isZeroNode(Elt))
Evan Chengdea99362008-05-29 08:22:04 +00003312 ++NumZeros;
3313 else
3314 break;
3315 }
3316 return NumZeros;
3317}
3318
3319/// isVectorShift - Returns true if the shuffle can be implemented as a
3320/// logical left or right shift of a vector.
Nate Begeman543d2142009-04-27 18:41:29 +00003321/// FIXME: split into pslldqi, psrldqi, palignr variants.
3322static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman8181bd12008-07-27 21:46:04 +00003323 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Nate Begeman543d2142009-04-27 18:41:29 +00003324 int NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengdea99362008-05-29 08:22:04 +00003325
3326 isLeft = true;
Nate Begeman543d2142009-04-27 18:41:29 +00003327 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengdea99362008-05-29 08:22:04 +00003328 if (!NumZeros) {
3329 isLeft = false;
Nate Begeman543d2142009-04-27 18:41:29 +00003330 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengdea99362008-05-29 08:22:04 +00003331 if (!NumZeros)
3332 return false;
3333 }
Evan Chengdea99362008-05-29 08:22:04 +00003334 bool SeenV1 = false;
3335 bool SeenV2 = false;
Nate Begeman543d2142009-04-27 18:41:29 +00003336 for (int i = NumZeros; i < NumElems; ++i) {
3337 int Val = isLeft ? (i - NumZeros) : i;
3338 int Idx = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3339 if (Idx < 0)
Evan Chengdea99362008-05-29 08:22:04 +00003340 continue;
Nate Begeman543d2142009-04-27 18:41:29 +00003341 if (Idx < NumElems)
Evan Chengdea99362008-05-29 08:22:04 +00003342 SeenV1 = true;
3343 else {
Nate Begeman543d2142009-04-27 18:41:29 +00003344 Idx -= NumElems;
Evan Chengdea99362008-05-29 08:22:04 +00003345 SeenV2 = true;
3346 }
Nate Begeman543d2142009-04-27 18:41:29 +00003347 if (Idx != Val)
Evan Chengdea99362008-05-29 08:22:04 +00003348 return false;
3349 }
3350 if (SeenV1 && SeenV2)
3351 return false;
3352
Nate Begeman543d2142009-04-27 18:41:29 +00003353 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengdea99362008-05-29 08:22:04 +00003354 ShAmt = NumZeros;
3355 return true;
3356}
3357
3358
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003359/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3360///
Dan Gohman8181bd12008-07-27 21:46:04 +00003361static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003362 unsigned NumNonZero, unsigned NumZero,
3363 SelectionDAG &DAG, TargetLowering &TLI) {
3364 if (NumNonZero > 8)
Dan Gohman8181bd12008-07-27 21:46:04 +00003365 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003366
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00003367 DebugLoc dl = Op.getDebugLoc();
Dan Gohman8181bd12008-07-27 21:46:04 +00003368 SDValue V(0, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003369 bool First = true;
3370 for (unsigned i = 0; i < 16; ++i) {
3371 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3372 if (ThisIsNonZero && First) {
3373 if (NumZero)
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003374 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003375 else
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003376 V = DAG.getUNDEF(MVT::v8i16);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003377 First = false;
3378 }
3379
3380 if ((i & 1) != 0) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003381 SDValue ThisElt(0, 0), LastElt(0, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003382 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3383 if (LastIsNonZero) {
Scott Michel91099d62009-02-17 22:15:04 +00003384 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003385 MVT::i16, Op.getOperand(i-1));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003386 }
3387 if (ThisIsNonZero) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003388 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3389 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3390 ThisElt, DAG.getConstant(8, MVT::i8));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003391 if (LastIsNonZero)
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003392 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003393 } else
3394 ThisElt = LastElt;
3395
Gabor Greif1c80d112008-08-28 21:40:38 +00003396 if (ThisElt.getNode())
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003397 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner5872a362008-01-17 07:00:52 +00003398 DAG.getIntPtrConstant(i/2));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003399 }
3400 }
3401
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003402 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003403}
3404
3405/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
3406///
Dan Gohman8181bd12008-07-27 21:46:04 +00003407static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003408 unsigned NumNonZero, unsigned NumZero,
3409 SelectionDAG &DAG, TargetLowering &TLI) {
3410 if (NumNonZero > 4)
Dan Gohman8181bd12008-07-27 21:46:04 +00003411 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003412
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00003413 DebugLoc dl = Op.getDebugLoc();
Dan Gohman8181bd12008-07-27 21:46:04 +00003414 SDValue V(0, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003415 bool First = true;
3416 for (unsigned i = 0; i < 8; ++i) {
3417 bool isNonZero = (NonZeros & (1 << i)) != 0;
3418 if (isNonZero) {
3419 if (First) {
3420 if (NumZero)
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003421 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003422 else
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003423 V = DAG.getUNDEF(MVT::v8i16);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003424 First = false;
3425 }
Scott Michel91099d62009-02-17 22:15:04 +00003426 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003427 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner5872a362008-01-17 07:00:52 +00003428 DAG.getIntPtrConstant(i));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003429 }
3430 }
3431
3432 return V;
3433}
3434
Evan Chengdea99362008-05-29 08:22:04 +00003435/// getVShift - Return a vector logical shift node.
3436///
Owen Andersonac9de032009-08-10 22:56:29 +00003437static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman543d2142009-04-27 18:41:29 +00003438 unsigned NumBits, SelectionDAG &DAG,
3439 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands92c43912008-06-06 12:08:01 +00003440 bool isMMX = VT.getSizeInBits() == 64;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003441 EVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengdea99362008-05-29 08:22:04 +00003442 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesence0805b2009-02-03 19:33:06 +00003443 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3444 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3445 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif825aa892008-08-28 23:19:51 +00003446 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengdea99362008-05-29 08:22:04 +00003447}
3448
Dan Gohman8181bd12008-07-27 21:46:04 +00003449SDValue
Evan Chenge31a26a2009-12-09 21:00:30 +00003450X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
3451 SelectionDAG &DAG) {
3452
3453 // Check if the scalar load can be widened into a vector load. And if
3454 // the address is "base + cst" see if the cst can be "absorbed" into
3455 // the shuffle mask.
3456 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
3457 SDValue Ptr = LD->getBasePtr();
3458 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
3459 return SDValue();
3460 EVT PVT = LD->getValueType(0);
3461 if (PVT != MVT::i32 && PVT != MVT::f32)
3462 return SDValue();
3463
3464 int FI = -1;
3465 int64_t Offset = 0;
3466 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
3467 FI = FINode->getIndex();
3468 Offset = 0;
3469 } else if (Ptr.getOpcode() == ISD::ADD &&
3470 isa<ConstantSDNode>(Ptr.getOperand(1)) &&
3471 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
3472 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
3473 Offset = Ptr.getConstantOperandVal(1);
3474 Ptr = Ptr.getOperand(0);
3475 } else {
3476 return SDValue();
3477 }
3478
3479 SDValue Chain = LD->getChain();
3480 // Make sure the stack object alignment is at least 16.
3481 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
3482 if (DAG.InferPtrAlignment(Ptr) < 16) {
3483 if (MFI->isFixedObjectIndex(FI)) {
Eric Christopherc21aa852010-01-23 06:02:43 +00003484 // Can't change the alignment. FIXME: It's possible to compute
3485 // the exact stack offset and reference FI + adjust offset instead.
3486 // If someone *really* cares about this. That's the way to implement it.
3487 return SDValue();
Evan Chenge31a26a2009-12-09 21:00:30 +00003488 } else {
3489 MFI->setObjectAlignment(FI, 16);
3490 }
3491 }
3492
3493 // (Offset % 16) must be multiple of 4. Then address is then
3494 // Ptr + (Offset & ~15).
3495 if (Offset < 0)
3496 return SDValue();
3497 if ((Offset % 16) & 3)
3498 return SDValue();
3499 int64_t StartOffset = Offset & ~15;
3500 if (StartOffset)
3501 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
3502 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
3503
3504 int EltNo = (Offset - StartOffset) >> 2;
3505 int Mask[4] = { EltNo, EltNo, EltNo, EltNo };
3506 EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32;
3507 SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr,LD->getSrcValue(),0);
3508 // Canonicalize it to a v4i32 shuffle.
3509 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, V1);
3510 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3511 DAG.getVectorShuffle(MVT::v4i32, dl, V1,
3512 DAG.getUNDEF(MVT::v4i32), &Mask[0]));
3513 }
3514
3515 return SDValue();
3516}
3517
3518SDValue
Dan Gohman8181bd12008-07-27 21:46:04 +00003519X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00003520 DebugLoc dl = Op.getDebugLoc();
Chris Lattnere6aa3862007-11-25 00:24:49 +00003521 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif825aa892008-08-28 23:19:51 +00003522 if (ISD::isBuildVectorAllZeros(Op.getNode())
3523 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattnere6aa3862007-11-25 00:24:49 +00003524 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3525 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3526 // eliminated on x86-32 hosts.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003527 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
Chris Lattnere6aa3862007-11-25 00:24:49 +00003528 return Op;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003529
Gabor Greif1c80d112008-08-28 21:40:38 +00003530 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesence0805b2009-02-03 19:33:06 +00003531 return getOnesVector(Op.getValueType(), DAG, dl);
3532 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattnere6aa3862007-11-25 00:24:49 +00003533 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003534
Owen Andersonac9de032009-08-10 22:56:29 +00003535 EVT VT = Op.getValueType();
3536 EVT ExtVT = VT.getVectorElementType();
3537 unsigned EVTBits = ExtVT.getSizeInBits();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003538
3539 unsigned NumElems = Op.getNumOperands();
3540 unsigned NumZero = 0;
3541 unsigned NumNonZero = 0;
3542 unsigned NonZeros = 0;
Chris Lattner92bdcb52008-03-08 22:48:29 +00003543 bool IsAllConstants = true;
Dan Gohman8181bd12008-07-27 21:46:04 +00003544 SmallSet<SDValue, 8> Values;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003545 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003546 SDValue Elt = Op.getOperand(i);
Evan Chengc1073492007-12-12 06:45:40 +00003547 if (Elt.getOpcode() == ISD::UNDEF)
3548 continue;
3549 Values.insert(Elt);
3550 if (Elt.getOpcode() != ISD::Constant &&
3551 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattner92bdcb52008-03-08 22:48:29 +00003552 IsAllConstants = false;
Evan Chengb723fb52009-07-30 08:33:02 +00003553 if (X86::isZeroNode(Elt))
Evan Chengc1073492007-12-12 06:45:40 +00003554 NumZero++;
3555 else {
3556 NonZeros |= (1 << i);
3557 NumNonZero++;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003558 }
3559 }
3560
3561 if (NumNonZero == 0) {
Chris Lattnere6aa3862007-11-25 00:24:49 +00003562 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesen9bfc0172009-02-06 23:05:02 +00003563 return DAG.getUNDEF(VT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003564 }
3565
Chris Lattner66a4dda2008-03-09 05:42:06 +00003566 // Special case for single non-zero, non-undef, element.
Eli Friedmand49401f2009-06-06 06:05:10 +00003567 if (NumNonZero == 1) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003568 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman8181bd12008-07-27 21:46:04 +00003569 SDValue Item = Op.getOperand(Idx);
Scott Michel91099d62009-02-17 22:15:04 +00003570
Chris Lattner2d91b962008-03-09 01:05:04 +00003571 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3572 // the value are obviously zero, truncate the value to i32 and do the
3573 // insertion that way. Only do this if the value is non-constant or if the
3574 // value is a constant being inserted into element 0. It is cheaper to do
3575 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003576 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner2d91b962008-03-09 01:05:04 +00003577 (!IsAllConstants || Idx == 0)) {
3578 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3579 // Handle MMX and SSE both.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003580 EVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3581 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michel91099d62009-02-17 22:15:04 +00003582
Chris Lattner2d91b962008-03-09 01:05:04 +00003583 // Truncate the value (which may itself be a constant) to i32, and
3584 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003585 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesence0805b2009-02-03 19:33:06 +00003586 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Cheng8c590372008-05-15 08:39:06 +00003587 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3588 Subtarget->hasSSE2(), DAG);
Scott Michel91099d62009-02-17 22:15:04 +00003589
Chris Lattner2d91b962008-03-09 01:05:04 +00003590 // Now we have our 32-bit value zero extended in the low element of
3591 // a vector. If Idx != 0, swizzle it into place.
3592 if (Idx != 0) {
Nate Begeman543d2142009-04-27 18:41:29 +00003593 SmallVector<int, 4> Mask;
3594 Mask.push_back(Idx);
3595 for (unsigned i = 1; i != VecElts; ++i)
3596 Mask.push_back(i);
3597 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopher3d82bbd2009-08-27 18:07:15 +00003598 DAG.getUNDEF(Item.getValueType()),
Nate Begeman543d2142009-04-27 18:41:29 +00003599 &Mask[0]);
Chris Lattner2d91b962008-03-09 01:05:04 +00003600 }
Dale Johannesence0805b2009-02-03 19:33:06 +00003601 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner2d91b962008-03-09 01:05:04 +00003602 }
3603 }
Scott Michel91099d62009-02-17 22:15:04 +00003604
Chris Lattnerac914892008-03-08 22:59:52 +00003605 // If we have a constant or non-constant insertion into the low element of
3606 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3607 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedmand49401f2009-06-06 06:05:10 +00003608 // depending on what the source datatype is.
3609 if (Idx == 0) {
3610 if (NumZero == 0) {
3611 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003612 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
3613 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedmand49401f2009-06-06 06:05:10 +00003614 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3615 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3616 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3617 DAG);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003618 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
3619 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3620 EVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
Eli Friedmand49401f2009-06-06 06:05:10 +00003621 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
3622 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3623 Subtarget->hasSSE2(), DAG);
3624 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
3625 }
Chris Lattner92bdcb52008-03-08 22:48:29 +00003626 }
Evan Chengdea99362008-05-29 08:22:04 +00003627
3628 // Is it a vector logical left shift?
3629 if (NumElems == 2 && Idx == 1 &&
Evan Chengb723fb52009-07-30 08:33:02 +00003630 X86::isZeroNode(Op.getOperand(0)) &&
3631 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands92c43912008-06-06 12:08:01 +00003632 unsigned NumBits = VT.getSizeInBits();
Evan Chengdea99362008-05-29 08:22:04 +00003633 return getVShift(true, VT,
Scott Michel91099d62009-02-17 22:15:04 +00003634 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesen24dd9a52009-02-07 00:55:49 +00003635 VT, Op.getOperand(1)),
Dale Johannesence0805b2009-02-03 19:33:06 +00003636 NumBits/2, DAG, *this, dl);
Evan Chengdea99362008-05-29 08:22:04 +00003637 }
Scott Michel91099d62009-02-17 22:15:04 +00003638
Chris Lattner92bdcb52008-03-08 22:48:29 +00003639 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman8181bd12008-07-27 21:46:04 +00003640 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003641
Chris Lattnerac914892008-03-08 22:59:52 +00003642 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3643 // is a non-constant being inserted into an element other than the low one,
3644 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3645 // movd/movss) to move this into the low element, then shuffle it into
3646 // place.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003647 if (EVTBits == 32) {
Dale Johannesence0805b2009-02-03 19:33:06 +00003648 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michel91099d62009-02-17 22:15:04 +00003649
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003650 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Cheng8c590372008-05-15 08:39:06 +00003651 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3652 Subtarget->hasSSE2(), DAG);
Nate Begeman543d2142009-04-27 18:41:29 +00003653 SmallVector<int, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003654 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman543d2142009-04-27 18:41:29 +00003655 MaskVec.push_back(i == Idx ? 0 : 1);
3656 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003657 }
3658 }
3659
Chris Lattner66a4dda2008-03-09 05:42:06 +00003660 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chenge31a26a2009-12-09 21:00:30 +00003661 if (Values.size() == 1) {
3662 if (EVTBits == 32) {
3663 // Instead of a shuffle like this:
3664 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
3665 // Check if it's possible to issue this instead.
3666 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
3667 unsigned Idx = CountTrailingZeros_32(NonZeros);
3668 SDValue Item = Op.getOperand(Idx);
3669 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
3670 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
3671 }
Dan Gohman8181bd12008-07-27 21:46:04 +00003672 return SDValue();
Evan Chenge31a26a2009-12-09 21:00:30 +00003673 }
Scott Michel91099d62009-02-17 22:15:04 +00003674
Dan Gohman21463242007-07-24 22:55:08 +00003675 // A vector full of immediates; various special cases are already
3676 // handled, so this is best done with a single constant-pool load.
Chris Lattner92bdcb52008-03-08 22:48:29 +00003677 if (IsAllConstants)
Dan Gohman8181bd12008-07-27 21:46:04 +00003678 return SDValue();
Dan Gohman21463242007-07-24 22:55:08 +00003679
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003680 // Let legalizer expand 2-wide build_vectors.
Evan Cheng40ee6e52008-05-08 00:57:18 +00003681 if (EVTBits == 64) {
3682 if (NumNonZero == 1) {
3683 // One half is zero or undef.
3684 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesence0805b2009-02-03 19:33:06 +00003685 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng40ee6e52008-05-08 00:57:18 +00003686 Op.getOperand(Idx));
Evan Cheng8c590372008-05-15 08:39:06 +00003687 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3688 Subtarget->hasSSE2(), DAG);
Evan Cheng40ee6e52008-05-08 00:57:18 +00003689 }
Dan Gohman8181bd12008-07-27 21:46:04 +00003690 return SDValue();
Evan Cheng40ee6e52008-05-08 00:57:18 +00003691 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003692
3693 // If element VT is < 32 bits, convert it to inserts into a zero vector.
3694 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003695 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003696 *this);
Gabor Greif1c80d112008-08-28 21:40:38 +00003697 if (V.getNode()) return V;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003698 }
3699
3700 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003701 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003702 *this);
Gabor Greif1c80d112008-08-28 21:40:38 +00003703 if (V.getNode()) return V;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003704 }
3705
3706 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman8181bd12008-07-27 21:46:04 +00003707 SmallVector<SDValue, 8> V;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003708 V.resize(NumElems);
3709 if (NumElems == 4 && NumZero > 0) {
3710 for (unsigned i = 0; i < 4; ++i) {
3711 bool isZero = !(NonZeros & (1 << i));
3712 if (isZero)
Dale Johannesence0805b2009-02-03 19:33:06 +00003713 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003714 else
Dale Johannesence0805b2009-02-03 19:33:06 +00003715 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003716 }
3717
3718 for (unsigned i = 0; i < 2; ++i) {
3719 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3720 default: break;
3721 case 0:
3722 V[i] = V[i*2]; // Must be a zero vector.
3723 break;
3724 case 1:
Nate Begeman543d2142009-04-27 18:41:29 +00003725 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003726 break;
3727 case 2:
Nate Begeman543d2142009-04-27 18:41:29 +00003728 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003729 break;
3730 case 3:
Nate Begeman543d2142009-04-27 18:41:29 +00003731 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003732 break;
3733 }
3734 }
3735
Nate Begeman543d2142009-04-27 18:41:29 +00003736 SmallVector<int, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003737 bool Reverse = (NonZeros & 0x3) == 2;
3738 for (unsigned i = 0; i < 2; ++i)
Nate Begeman543d2142009-04-27 18:41:29 +00003739 MaskVec.push_back(Reverse ? 1-i : i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003740 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3741 for (unsigned i = 0; i < 2; ++i)
Nate Begeman543d2142009-04-27 18:41:29 +00003742 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
3743 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003744 }
3745
3746 if (Values.size() > 2) {
Nate Begeman543d2142009-04-27 18:41:29 +00003747 // If we have SSE 4.1, Expand into a number of inserts unless the number of
3748 // values to be inserted is equal to the number of elements, in which case
3749 // use the unpack code below in the hopes of matching the consecutive elts
Eric Christopher3d82bbd2009-08-27 18:07:15 +00003750 // load merge pattern for shuffles.
Nate Begeman543d2142009-04-27 18:41:29 +00003751 // FIXME: We could probably just check that here directly.
Eric Christopher3d82bbd2009-08-27 18:07:15 +00003752 if (Values.size() < NumElems && VT.getSizeInBits() == 128 &&
Nate Begeman543d2142009-04-27 18:41:29 +00003753 getSubtarget()->hasSSE41()) {
3754 V[0] = DAG.getUNDEF(VT);
3755 for (unsigned i = 0; i < NumElems; ++i)
3756 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
3757 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
3758 Op.getOperand(i), DAG.getIntPtrConstant(i));
3759 return V[0];
3760 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003761 // Expand into a number of unpckl*.
3762 // e.g. for v4f32
3763 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3764 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3765 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003766 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesence0805b2009-02-03 19:33:06 +00003767 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003768 NumElems >>= 1;
3769 while (NumElems != 0) {
3770 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman543d2142009-04-27 18:41:29 +00003771 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003772 NumElems >>= 1;
3773 }
3774 return V[0];
3775 }
3776
Dan Gohman8181bd12008-07-27 21:46:04 +00003777 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003778}
3779
Mon P Wanga8ff0dd2010-01-24 00:05:03 +00003780SDValue
3781X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
3782 // We support concatenate two MMX registers and place them in a MMX
3783 // register. This is better than doing a stack convert.
3784 DebugLoc dl = Op.getDebugLoc();
3785 EVT ResVT = Op.getValueType();
3786 assert(Op.getNumOperands() == 2);
3787 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
3788 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
3789 int Mask[2];
3790 SDValue InVec = DAG.getNode(ISD::BIT_CONVERT,dl, MVT::v1i64, Op.getOperand(0));
3791 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
3792 InVec = Op.getOperand(1);
3793 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
3794 unsigned NumElts = ResVT.getVectorNumElements();
3795 VecOp = DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
3796 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
3797 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
3798 } else {
3799 InVec = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v1i64, InVec);
3800 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
3801 Mask[0] = 0; Mask[1] = 2;
3802 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
3803 }
3804 return DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
3805}
3806
Nate Begeman2c87c422009-02-23 08:49:38 +00003807// v8i16 shuffles - Prefer shuffles in the following order:
3808// 1. [all] pshuflw, pshufhw, optional move
3809// 2. [ssse3] 1 x pshufb
3810// 3. [ssse3] 2 x pshufb + 1 x por
3811// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Chengfca29242007-12-07 08:07:39 +00003812static
Nate Begeman543d2142009-04-27 18:41:29 +00003813SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp,
3814 SelectionDAG &DAG, X86TargetLowering &TLI) {
3815 SDValue V1 = SVOp->getOperand(0);
3816 SDValue V2 = SVOp->getOperand(1);
3817 DebugLoc dl = SVOp->getDebugLoc();
Nate Begeman2c87c422009-02-23 08:49:38 +00003818 SmallVector<int, 8> MaskVals;
Evan Cheng75184a92007-12-11 01:46:18 +00003819
Nate Begeman2c87c422009-02-23 08:49:38 +00003820 // Determine if more than 1 of the words in each of the low and high quadwords
3821 // of the result come from the same quadword of one of the two inputs. Undef
3822 // mask values count as coming from any quadword, for better codegen.
3823 SmallVector<unsigned, 4> LoQuad(4);
3824 SmallVector<unsigned, 4> HiQuad(4);
3825 BitVector InputQuads(4);
3826 for (unsigned i = 0; i < 8; ++i) {
3827 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman543d2142009-04-27 18:41:29 +00003828 int EltIdx = SVOp->getMaskElt(i);
Nate Begeman2c87c422009-02-23 08:49:38 +00003829 MaskVals.push_back(EltIdx);
3830 if (EltIdx < 0) {
3831 ++Quad[0];
3832 ++Quad[1];
3833 ++Quad[2];
3834 ++Quad[3];
Evan Cheng75184a92007-12-11 01:46:18 +00003835 continue;
Nate Begeman2c87c422009-02-23 08:49:38 +00003836 }
3837 ++Quad[EltIdx / 4];
3838 InputQuads.set(EltIdx / 4);
Evan Cheng75184a92007-12-11 01:46:18 +00003839 }
Bill Wendling2c7cd592008-08-21 22:35:37 +00003840
Nate Begeman2c87c422009-02-23 08:49:38 +00003841 int BestLoQuad = -1;
Evan Cheng75184a92007-12-11 01:46:18 +00003842 unsigned MaxQuad = 1;
3843 for (unsigned i = 0; i < 4; ++i) {
Nate Begeman2c87c422009-02-23 08:49:38 +00003844 if (LoQuad[i] > MaxQuad) {
3845 BestLoQuad = i;
3846 MaxQuad = LoQuad[i];
Evan Cheng75184a92007-12-11 01:46:18 +00003847 }
Evan Chengfca29242007-12-07 08:07:39 +00003848 }
3849
Nate Begeman2c87c422009-02-23 08:49:38 +00003850 int BestHiQuad = -1;
Evan Cheng75184a92007-12-11 01:46:18 +00003851 MaxQuad = 1;
3852 for (unsigned i = 0; i < 4; ++i) {
Nate Begeman2c87c422009-02-23 08:49:38 +00003853 if (HiQuad[i] > MaxQuad) {
3854 BestHiQuad = i;
3855 MaxQuad = HiQuad[i];
Evan Cheng75184a92007-12-11 01:46:18 +00003856 }
3857 }
3858
Nate Begeman2c87c422009-02-23 08:49:38 +00003859 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopher3d82bbd2009-08-27 18:07:15 +00003860 // of the two input vectors, shuffle them into one input vector so only a
Nate Begeman2c87c422009-02-23 08:49:38 +00003861 // single pshufb instruction is necessary. If There are more than 2 input
3862 // quads, disable the next transformation since it does not help SSSE3.
3863 bool V1Used = InputQuads[0] || InputQuads[1];
3864 bool V2Used = InputQuads[2] || InputQuads[3];
3865 if (TLI.getSubtarget()->hasSSSE3()) {
3866 if (InputQuads.count() == 2 && V1Used && V2Used) {
3867 BestLoQuad = InputQuads.find_first();
3868 BestHiQuad = InputQuads.find_next(BestLoQuad);
3869 }
3870 if (InputQuads.count() > 2) {
3871 BestLoQuad = -1;
3872 BestHiQuad = -1;
3873 }
3874 }
Bill Wendling2c7cd592008-08-21 22:35:37 +00003875
Nate Begeman2c87c422009-02-23 08:49:38 +00003876 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
3877 // the shuffle mask. If a quad is scored as -1, that means that it contains
3878 // words from all 4 input quadwords.
3879 SDValue NewV;
3880 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman543d2142009-04-27 18:41:29 +00003881 SmallVector<int, 8> MaskV;
3882 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
3883 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopher3d82bbd2009-08-27 18:07:15 +00003884 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003885 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
3886 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
3887 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng75184a92007-12-11 01:46:18 +00003888
Nate Begeman2c87c422009-02-23 08:49:38 +00003889 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
3890 // source words for the shuffle, to aid later transformations.
3891 bool AllWordsInNewV = true;
Mon P Wangb1db1202009-03-11 06:35:11 +00003892 bool InOrder[2] = { true, true };
Evan Cheng75184a92007-12-11 01:46:18 +00003893 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman2c87c422009-02-23 08:49:38 +00003894 int idx = MaskVals[i];
Mon P Wangb1db1202009-03-11 06:35:11 +00003895 if (idx != (int)i)
3896 InOrder[i/4] = false;
Nate Begeman2c87c422009-02-23 08:49:38 +00003897 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng75184a92007-12-11 01:46:18 +00003898 continue;
Nate Begeman2c87c422009-02-23 08:49:38 +00003899 AllWordsInNewV = false;
3900 break;
Evan Cheng75184a92007-12-11 01:46:18 +00003901 }
Bill Wendling2c7cd592008-08-21 22:35:37 +00003902
Nate Begeman2c87c422009-02-23 08:49:38 +00003903 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
3904 if (AllWordsInNewV) {
3905 for (int i = 0; i != 8; ++i) {
3906 int idx = MaskVals[i];
3907 if (idx < 0)
Evan Cheng75184a92007-12-11 01:46:18 +00003908 continue;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00003909 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begeman2c87c422009-02-23 08:49:38 +00003910 if ((idx != i) && idx < 4)
3911 pshufhw = false;
3912 if ((idx != i) && idx > 3)
3913 pshuflw = false;
Evan Cheng75184a92007-12-11 01:46:18 +00003914 }
Nate Begeman2c87c422009-02-23 08:49:38 +00003915 V1 = NewV;
3916 V2Used = false;
3917 BestLoQuad = 0;
3918 BestHiQuad = 1;
Evan Chengfca29242007-12-07 08:07:39 +00003919 }
Evan Cheng75184a92007-12-11 01:46:18 +00003920
Nate Begeman2c87c422009-02-23 08:49:38 +00003921 // If we've eliminated the use of V2, and the new mask is a pshuflw or
3922 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wangb1db1202009-03-11 06:35:11 +00003923 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Eric Christopher3d82bbd2009-08-27 18:07:15 +00003924 return DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003925 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Evan Cheng75184a92007-12-11 01:46:18 +00003926 }
Evan Cheng75184a92007-12-11 01:46:18 +00003927 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00003928
Nate Begeman2c87c422009-02-23 08:49:38 +00003929 // If we have SSSE3, and all words of the result are from 1 input vector,
3930 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
3931 // is present, fall back to case 4.
3932 if (TLI.getSubtarget()->hasSSSE3()) {
3933 SmallVector<SDValue,16> pshufbMask;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00003934
Nate Begeman2c87c422009-02-23 08:49:38 +00003935 // If we have elements from both input vectors, set the high bit of the
Eric Christopher3d82bbd2009-08-27 18:07:15 +00003936 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begeman2c87c422009-02-23 08:49:38 +00003937 // mask, and elements that come from V1 in the V2 mask, so that the two
3938 // results can be OR'd together.
3939 bool TwoInputs = V1Used && V2Used;
3940 for (unsigned i = 0; i != 8; ++i) {
3941 int EltIdx = MaskVals[i] * 2;
3942 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003943 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3944 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begeman2c87c422009-02-23 08:49:38 +00003945 continue;
3946 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003947 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
3948 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begeman2c87c422009-02-23 08:49:38 +00003949 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003950 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
Eric Christopher3d82bbd2009-08-27 18:07:15 +00003951 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Cheng907a2d22009-02-25 22:49:59 +00003952 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003953 MVT::v16i8, &pshufbMask[0], 16));
Nate Begeman2c87c422009-02-23 08:49:38 +00003954 if (!TwoInputs)
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003955 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Eric Christopher3d82bbd2009-08-27 18:07:15 +00003956
Nate Begeman2c87c422009-02-23 08:49:38 +00003957 // Calculate the shuffle mask for the second input, shuffle it, and
3958 // OR it with the first shuffled input.
3959 pshufbMask.clear();
3960 for (unsigned i = 0; i != 8; ++i) {
3961 int EltIdx = MaskVals[i] * 2;
3962 if (EltIdx < 16) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003963 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3964 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begeman2c87c422009-02-23 08:49:38 +00003965 continue;
3966 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003967 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
3968 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begeman2c87c422009-02-23 08:49:38 +00003969 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003970 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
Eric Christopher3d82bbd2009-08-27 18:07:15 +00003971 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Cheng907a2d22009-02-25 22:49:59 +00003972 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003973 MVT::v16i8, &pshufbMask[0], 16));
3974 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
3975 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begeman2c87c422009-02-23 08:49:38 +00003976 }
3977
3978 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
3979 // and update MaskVals with new element order.
3980 BitVector InOrder(8);
3981 if (BestLoQuad >= 0) {
Nate Begeman543d2142009-04-27 18:41:29 +00003982 SmallVector<int, 8> MaskV;
Nate Begeman2c87c422009-02-23 08:49:38 +00003983 for (int i = 0; i != 4; ++i) {
3984 int idx = MaskVals[i];
3985 if (idx < 0) {
Nate Begeman543d2142009-04-27 18:41:29 +00003986 MaskV.push_back(-1);
Nate Begeman2c87c422009-02-23 08:49:38 +00003987 InOrder.set(i);
3988 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman543d2142009-04-27 18:41:29 +00003989 MaskV.push_back(idx & 3);
Nate Begeman2c87c422009-02-23 08:49:38 +00003990 InOrder.set(i);
3991 } else {
Nate Begeman543d2142009-04-27 18:41:29 +00003992 MaskV.push_back(-1);
Nate Begeman2c87c422009-02-23 08:49:38 +00003993 }
3994 }
3995 for (unsigned i = 4; i != 8; ++i)
Nate Begeman543d2142009-04-27 18:41:29 +00003996 MaskV.push_back(i);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003997 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman543d2142009-04-27 18:41:29 +00003998 &MaskV[0]);
Nate Begeman2c87c422009-02-23 08:49:38 +00003999 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004000
Nate Begeman2c87c422009-02-23 08:49:38 +00004001 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
4002 // and update MaskVals with the new element order.
4003 if (BestHiQuad >= 0) {
Nate Begeman543d2142009-04-27 18:41:29 +00004004 SmallVector<int, 8> MaskV;
Nate Begeman2c87c422009-02-23 08:49:38 +00004005 for (unsigned i = 0; i != 4; ++i)
Nate Begeman543d2142009-04-27 18:41:29 +00004006 MaskV.push_back(i);
Nate Begeman2c87c422009-02-23 08:49:38 +00004007 for (unsigned i = 4; i != 8; ++i) {
4008 int idx = MaskVals[i];
4009 if (idx < 0) {
Nate Begeman543d2142009-04-27 18:41:29 +00004010 MaskV.push_back(-1);
Nate Begeman2c87c422009-02-23 08:49:38 +00004011 InOrder.set(i);
4012 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman543d2142009-04-27 18:41:29 +00004013 MaskV.push_back((idx & 3) + 4);
Nate Begeman2c87c422009-02-23 08:49:38 +00004014 InOrder.set(i);
4015 } else {
Nate Begeman543d2142009-04-27 18:41:29 +00004016 MaskV.push_back(-1);
Nate Begeman2c87c422009-02-23 08:49:38 +00004017 }
4018 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004019 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman543d2142009-04-27 18:41:29 +00004020 &MaskV[0]);
Nate Begeman2c87c422009-02-23 08:49:38 +00004021 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004022
Nate Begeman2c87c422009-02-23 08:49:38 +00004023 // In case BestHi & BestLo were both -1, which means each quadword has a word
4024 // from each of the four input quadwords, calculate the InOrder bitvector now
4025 // before falling through to the insert/extract cleanup.
4026 if (BestLoQuad == -1 && BestHiQuad == -1) {
4027 NewV = V1;
4028 for (int i = 0; i != 8; ++i)
4029 if (MaskVals[i] < 0 || MaskVals[i] == i)
4030 InOrder.set(i);
4031 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004032
Nate Begeman2c87c422009-02-23 08:49:38 +00004033 // The other elements are put in the right place using pextrw and pinsrw.
4034 for (unsigned i = 0; i != 8; ++i) {
4035 if (InOrder[i])
4036 continue;
4037 int EltIdx = MaskVals[i];
4038 if (EltIdx < 0)
4039 continue;
4040 SDValue ExtOp = (EltIdx < 8)
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004041 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begeman2c87c422009-02-23 08:49:38 +00004042 DAG.getIntPtrConstant(EltIdx))
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004043 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begeman2c87c422009-02-23 08:49:38 +00004044 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004045 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begeman2c87c422009-02-23 08:49:38 +00004046 DAG.getIntPtrConstant(i));
4047 }
4048 return NewV;
4049}
4050
4051// v16i8 shuffles - Prefer shuffles in the following order:
4052// 1. [ssse3] 1 x pshufb
4053// 2. [ssse3] 2 x pshufb + 1 x por
4054// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
4055static
Nate Begeman543d2142009-04-27 18:41:29 +00004056SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
4057 SelectionDAG &DAG, X86TargetLowering &TLI) {
4058 SDValue V1 = SVOp->getOperand(0);
4059 SDValue V2 = SVOp->getOperand(1);
4060 DebugLoc dl = SVOp->getDebugLoc();
Nate Begeman2c87c422009-02-23 08:49:38 +00004061 SmallVector<int, 16> MaskVals;
Nate Begeman543d2142009-04-27 18:41:29 +00004062 SVOp->getMask(MaskVals);
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004063
Nate Begeman2c87c422009-02-23 08:49:38 +00004064 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004065 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begeman2c87c422009-02-23 08:49:38 +00004066 // present, fall back to case 3.
4067 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
4068 bool V1Only = true;
4069 bool V2Only = true;
4070 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman543d2142009-04-27 18:41:29 +00004071 int EltIdx = MaskVals[i];
Nate Begeman2c87c422009-02-23 08:49:38 +00004072 if (EltIdx < 0)
4073 continue;
4074 if (EltIdx < 16)
4075 V2Only = false;
4076 else
4077 V1Only = false;
4078 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004079
Nate Begeman2c87c422009-02-23 08:49:38 +00004080 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
4081 if (TLI.getSubtarget()->hasSSSE3()) {
4082 SmallVector<SDValue,16> pshufbMask;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004083
Nate Begeman2c87c422009-02-23 08:49:38 +00004084 // If all result elements are from one input vector, then only translate
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004085 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begeman2c87c422009-02-23 08:49:38 +00004086 //
4087 // Otherwise, we have elements from both input vectors, and must zero out
4088 // elements that come from V2 in the first mask, and V1 in the second mask
4089 // so that we can OR them together.
4090 bool TwoInputs = !(V1Only || V2Only);
4091 for (unsigned i = 0; i != 16; ++i) {
4092 int EltIdx = MaskVals[i];
4093 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004094 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begeman2c87c422009-02-23 08:49:38 +00004095 continue;
4096 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004097 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begeman2c87c422009-02-23 08:49:38 +00004098 }
4099 // If all the elements are from V2, assign it to V1 and return after
4100 // building the first pshufb.
4101 if (V2Only)
4102 V1 = V2;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004103 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Cheng907a2d22009-02-25 22:49:59 +00004104 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004105 MVT::v16i8, &pshufbMask[0], 16));
Nate Begeman2c87c422009-02-23 08:49:38 +00004106 if (!TwoInputs)
4107 return V1;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004108
Nate Begeman2c87c422009-02-23 08:49:38 +00004109 // Calculate the shuffle mask for the second input, shuffle it, and
4110 // OR it with the first shuffled input.
4111 pshufbMask.clear();
4112 for (unsigned i = 0; i != 16; ++i) {
4113 int EltIdx = MaskVals[i];
4114 if (EltIdx < 16) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004115 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begeman2c87c422009-02-23 08:49:38 +00004116 continue;
4117 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004118 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begeman2c87c422009-02-23 08:49:38 +00004119 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004120 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Cheng907a2d22009-02-25 22:49:59 +00004121 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004122 MVT::v16i8, &pshufbMask[0], 16));
4123 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begeman2c87c422009-02-23 08:49:38 +00004124 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004125
Nate Begeman2c87c422009-02-23 08:49:38 +00004126 // No SSSE3 - Calculate in place words and then fix all out of place words
4127 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
4128 // the 16 different words that comprise the two doublequadword input vectors.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004129 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
4130 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
Nate Begeman2c87c422009-02-23 08:49:38 +00004131 SDValue NewV = V2Only ? V2 : V1;
4132 for (int i = 0; i != 8; ++i) {
4133 int Elt0 = MaskVals[i*2];
4134 int Elt1 = MaskVals[i*2+1];
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004135
Nate Begeman2c87c422009-02-23 08:49:38 +00004136 // This word of the result is all undef, skip it.
4137 if (Elt0 < 0 && Elt1 < 0)
4138 continue;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004139
Nate Begeman2c87c422009-02-23 08:49:38 +00004140 // This word of the result is already in the correct place, skip it.
4141 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
4142 continue;
4143 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
4144 continue;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004145
Nate Begeman2c87c422009-02-23 08:49:38 +00004146 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
4147 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
4148 SDValue InsElt;
Mon P Wangd0cec7a2009-03-11 18:47:57 +00004149
4150 // If Elt0 and Elt1 are defined, are consecutive, and can be load
4151 // using a single extract together, load it and store it.
4152 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004153 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wangd0cec7a2009-03-11 18:47:57 +00004154 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004155 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wangd0cec7a2009-03-11 18:47:57 +00004156 DAG.getIntPtrConstant(i));
4157 continue;
4158 }
4159
Nate Begeman2c87c422009-02-23 08:49:38 +00004160 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wangd0cec7a2009-03-11 18:47:57 +00004161 // source byte is not also odd, shift the extracted word left 8 bits
4162 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begeman2c87c422009-02-23 08:49:38 +00004163 if (Elt1 >= 0) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004164 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begeman2c87c422009-02-23 08:49:38 +00004165 DAG.getIntPtrConstant(Elt1 / 2));
4166 if ((Elt1 & 1) == 0)
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004167 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begeman2c87c422009-02-23 08:49:38 +00004168 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wangd0cec7a2009-03-11 18:47:57 +00004169 else if (Elt0 >= 0)
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004170 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
4171 DAG.getConstant(0xFF00, MVT::i16));
Nate Begeman2c87c422009-02-23 08:49:38 +00004172 }
4173 // If Elt0 is defined, extract it from the appropriate source. If the
4174 // source byte is not also even, shift the extracted word right 8 bits. If
4175 // Elt1 was also defined, OR the extracted values together before
4176 // inserting them in the result.
4177 if (Elt0 >= 0) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004178 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begeman2c87c422009-02-23 08:49:38 +00004179 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
4180 if ((Elt0 & 1) != 0)
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004181 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begeman2c87c422009-02-23 08:49:38 +00004182 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wangd0cec7a2009-03-11 18:47:57 +00004183 else if (Elt1 >= 0)
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004184 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
4185 DAG.getConstant(0x00FF, MVT::i16));
4186 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begeman2c87c422009-02-23 08:49:38 +00004187 : InsElt0;
4188 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004189 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begeman2c87c422009-02-23 08:49:38 +00004190 DAG.getIntPtrConstant(i));
4191 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004192 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng75184a92007-12-11 01:46:18 +00004193}
4194
Evan Cheng15e8f5a2007-12-15 03:00:47 +00004195/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
4196/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
4197/// done when every pair / quad of shuffle mask elements point to elements in
4198/// the right sequence. e.g.
Evan Cheng75184a92007-12-11 01:46:18 +00004199/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
4200static
Nate Begeman543d2142009-04-27 18:41:29 +00004201SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
4202 SelectionDAG &DAG,
4203 TargetLowering &TLI, DebugLoc dl) {
Owen Andersonac9de032009-08-10 22:56:29 +00004204 EVT VT = SVOp->getValueType(0);
Nate Begeman543d2142009-04-27 18:41:29 +00004205 SDValue V1 = SVOp->getOperand(0);
4206 SDValue V2 = SVOp->getOperand(1);
4207 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng15e8f5a2007-12-15 03:00:47 +00004208 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004209 EVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Owen Andersonac9de032009-08-10 22:56:29 +00004210 EVT MaskEltVT = MaskVT.getVectorElementType();
4211 EVT NewVT = MaskVT;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004212 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands92c43912008-06-06 12:08:01 +00004213 default: assert(false && "Unexpected!");
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004214 case MVT::v4f32: NewVT = MVT::v2f64; break;
4215 case MVT::v4i32: NewVT = MVT::v2i64; break;
4216 case MVT::v8i16: NewVT = MVT::v4i32; break;
4217 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00004218 }
4219
Anton Korobeynikov8c90d2a2008-02-20 11:22:39 +00004220 if (NewWidth == 2) {
Duncan Sands92c43912008-06-06 12:08:01 +00004221 if (VT.isInteger())
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004222 NewVT = MVT::v2i64;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00004223 else
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004224 NewVT = MVT::v2f64;
Anton Korobeynikov8c90d2a2008-02-20 11:22:39 +00004225 }
Nate Begeman543d2142009-04-27 18:41:29 +00004226 int Scale = NumElems / NewWidth;
4227 SmallVector<int, 8> MaskVec;
Evan Cheng75184a92007-12-11 01:46:18 +00004228 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman543d2142009-04-27 18:41:29 +00004229 int StartIdx = -1;
4230 for (int j = 0; j < Scale; ++j) {
4231 int EltIdx = SVOp->getMaskElt(i+j);
4232 if (EltIdx < 0)
Evan Cheng75184a92007-12-11 01:46:18 +00004233 continue;
Nate Begeman543d2142009-04-27 18:41:29 +00004234 if (StartIdx == -1)
Evan Cheng75184a92007-12-11 01:46:18 +00004235 StartIdx = EltIdx - (EltIdx % Scale);
4236 if (EltIdx != StartIdx + j)
Dan Gohman8181bd12008-07-27 21:46:04 +00004237 return SDValue();
Evan Cheng75184a92007-12-11 01:46:18 +00004238 }
Nate Begeman543d2142009-04-27 18:41:29 +00004239 if (StartIdx == -1)
4240 MaskVec.push_back(-1);
Evan Cheng75184a92007-12-11 01:46:18 +00004241 else
Nate Begeman543d2142009-04-27 18:41:29 +00004242 MaskVec.push_back(StartIdx / Scale);
Evan Chengfca29242007-12-07 08:07:39 +00004243 }
4244
Dale Johannesence0805b2009-02-03 19:33:06 +00004245 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
4246 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman543d2142009-04-27 18:41:29 +00004247 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Chengfca29242007-12-07 08:07:39 +00004248}
4249
Evan Chenge9b9c672008-05-09 21:53:03 +00004250/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng40ee6e52008-05-08 00:57:18 +00004251///
Owen Andersonac9de032009-08-10 22:56:29 +00004252static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman543d2142009-04-27 18:41:29 +00004253 SDValue SrcOp, SelectionDAG &DAG,
4254 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004255 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng40ee6e52008-05-08 00:57:18 +00004256 LoadSDNode *LD = NULL;
Gabor Greif1c80d112008-08-28 21:40:38 +00004257 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng40ee6e52008-05-08 00:57:18 +00004258 LD = dyn_cast<LoadSDNode>(SrcOp);
4259 if (!LD) {
4260 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4261 // instead.
Owen Anderson2dd68a22009-08-11 21:59:30 +00004262 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
4263 if ((ExtVT.SimpleTy != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng40ee6e52008-05-08 00:57:18 +00004264 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
4265 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
Owen Anderson2dd68a22009-08-11 21:59:30 +00004266 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng40ee6e52008-05-08 00:57:18 +00004267 // PR2108
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004268 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesence0805b2009-02-03 19:33:06 +00004269 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4270 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4271 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4272 OpVT,
Gabor Greif825aa892008-08-28 23:19:51 +00004273 SrcOp.getOperand(0)
4274 .getOperand(0))));
Evan Cheng40ee6e52008-05-08 00:57:18 +00004275 }
4276 }
4277 }
4278
Dale Johannesence0805b2009-02-03 19:33:06 +00004279 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4280 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michel91099d62009-02-17 22:15:04 +00004281 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesence0805b2009-02-03 19:33:06 +00004282 OpVT, SrcOp)));
Evan Cheng40ee6e52008-05-08 00:57:18 +00004283}
4284
Evan Chengf50554e2008-07-22 21:13:36 +00004285/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4286/// shuffles.
Dan Gohman8181bd12008-07-27 21:46:04 +00004287static SDValue
Nate Begeman543d2142009-04-27 18:41:29 +00004288LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
4289 SDValue V1 = SVOp->getOperand(0);
4290 SDValue V2 = SVOp->getOperand(1);
4291 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersonac9de032009-08-10 22:56:29 +00004292 EVT VT = SVOp->getValueType(0);
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004293
Evan Chengf50554e2008-07-22 21:13:36 +00004294 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola4e3ff5a2008-08-28 18:32:53 +00004295 Locs.resize(4);
Nate Begeman543d2142009-04-27 18:41:29 +00004296 SmallVector<int, 8> Mask1(4U, -1);
4297 SmallVector<int, 8> PermMask;
4298 SVOp->getMask(PermMask);
4299
Evan Chengf50554e2008-07-22 21:13:36 +00004300 unsigned NumHi = 0;
4301 unsigned NumLo = 0;
Evan Chengf50554e2008-07-22 21:13:36 +00004302 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman543d2142009-04-27 18:41:29 +00004303 int Idx = PermMask[i];
4304 if (Idx < 0) {
Evan Chengf50554e2008-07-22 21:13:36 +00004305 Locs[i] = std::make_pair(-1, -1);
4306 } else {
Nate Begeman543d2142009-04-27 18:41:29 +00004307 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
4308 if (Idx < 4) {
Evan Chengf50554e2008-07-22 21:13:36 +00004309 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman543d2142009-04-27 18:41:29 +00004310 Mask1[NumLo] = Idx;
Evan Chengf50554e2008-07-22 21:13:36 +00004311 NumLo++;
4312 } else {
4313 Locs[i] = std::make_pair(1, NumHi);
4314 if (2+NumHi < 4)
Nate Begeman543d2142009-04-27 18:41:29 +00004315 Mask1[2+NumHi] = Idx;
Evan Chengf50554e2008-07-22 21:13:36 +00004316 NumHi++;
4317 }
4318 }
4319 }
Evan Cheng3cae0332008-07-23 00:22:17 +00004320
Evan Chengf50554e2008-07-22 21:13:36 +00004321 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng3cae0332008-07-23 00:22:17 +00004322 // If no more than two elements come from either vector. This can be
4323 // implemented with two shuffles. First shuffle gather the elements.
4324 // The second shuffle, which takes the first shuffle as both of its
4325 // vector operands, put the elements into the right order.
Nate Begeman543d2142009-04-27 18:41:29 +00004326 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng3cae0332008-07-23 00:22:17 +00004327
Nate Begeman543d2142009-04-27 18:41:29 +00004328 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004329
Evan Chengf50554e2008-07-22 21:13:36 +00004330 for (unsigned i = 0; i != 4; ++i) {
4331 if (Locs[i].first == -1)
4332 continue;
4333 else {
4334 unsigned Idx = (i < 2) ? 0 : 4;
4335 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman543d2142009-04-27 18:41:29 +00004336 Mask2[i] = Idx;
Evan Chengf50554e2008-07-22 21:13:36 +00004337 }
4338 }
4339
Nate Begeman543d2142009-04-27 18:41:29 +00004340 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng3cae0332008-07-23 00:22:17 +00004341 } else if (NumLo == 3 || NumHi == 3) {
4342 // Otherwise, we must have three elements from one vector, call it X, and
4343 // one element from the other, call it Y. First, use a shufps to build an
4344 // intermediate vector with the one element from Y and the element from X
4345 // that will be in the same half in the final destination (the indexes don't
4346 // matter). Then, use a shufps to build the final vector, taking the half
4347 // containing the element from Y from the intermediate, and the other half
4348 // from X.
4349 if (NumHi == 3) {
4350 // Normalize it so the 3 elements come from V1.
Nate Begeman543d2142009-04-27 18:41:29 +00004351 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng3cae0332008-07-23 00:22:17 +00004352 std::swap(V1, V2);
4353 }
4354
4355 // Find the element from V2.
4356 unsigned HiIndex;
4357 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman543d2142009-04-27 18:41:29 +00004358 int Val = PermMask[HiIndex];
4359 if (Val < 0)
Evan Cheng3cae0332008-07-23 00:22:17 +00004360 continue;
Evan Cheng3cae0332008-07-23 00:22:17 +00004361 if (Val >= 4)
4362 break;
4363 }
4364
Nate Begeman543d2142009-04-27 18:41:29 +00004365 Mask1[0] = PermMask[HiIndex];
4366 Mask1[1] = -1;
4367 Mask1[2] = PermMask[HiIndex^1];
4368 Mask1[3] = -1;
4369 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng3cae0332008-07-23 00:22:17 +00004370
4371 if (HiIndex >= 2) {
Nate Begeman543d2142009-04-27 18:41:29 +00004372 Mask1[0] = PermMask[0];
4373 Mask1[1] = PermMask[1];
4374 Mask1[2] = HiIndex & 1 ? 6 : 4;
4375 Mask1[3] = HiIndex & 1 ? 4 : 6;
4376 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng3cae0332008-07-23 00:22:17 +00004377 } else {
Nate Begeman543d2142009-04-27 18:41:29 +00004378 Mask1[0] = HiIndex & 1 ? 2 : 0;
4379 Mask1[1] = HiIndex & 1 ? 0 : 2;
4380 Mask1[2] = PermMask[2];
4381 Mask1[3] = PermMask[3];
4382 if (Mask1[2] >= 0)
4383 Mask1[2] += 4;
4384 if (Mask1[3] >= 0)
4385 Mask1[3] += 4;
4386 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng3cae0332008-07-23 00:22:17 +00004387 }
Evan Chengf50554e2008-07-22 21:13:36 +00004388 }
4389
4390 // Break it into (shuffle shuffle_hi, shuffle_lo).
4391 Locs.clear();
Nate Begeman543d2142009-04-27 18:41:29 +00004392 SmallVector<int,8> LoMask(4U, -1);
4393 SmallVector<int,8> HiMask(4U, -1);
4394
4395 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengf50554e2008-07-22 21:13:36 +00004396 unsigned MaskIdx = 0;
4397 unsigned LoIdx = 0;
4398 unsigned HiIdx = 2;
4399 for (unsigned i = 0; i != 4; ++i) {
4400 if (i == 2) {
4401 MaskPtr = &HiMask;
4402 MaskIdx = 1;
4403 LoIdx = 0;
4404 HiIdx = 2;
4405 }
Nate Begeman543d2142009-04-27 18:41:29 +00004406 int Idx = PermMask[i];
4407 if (Idx < 0) {
Evan Chengf50554e2008-07-22 21:13:36 +00004408 Locs[i] = std::make_pair(-1, -1);
Nate Begeman543d2142009-04-27 18:41:29 +00004409 } else if (Idx < 4) {
Evan Chengf50554e2008-07-22 21:13:36 +00004410 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman543d2142009-04-27 18:41:29 +00004411 (*MaskPtr)[LoIdx] = Idx;
Evan Chengf50554e2008-07-22 21:13:36 +00004412 LoIdx++;
4413 } else {
4414 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman543d2142009-04-27 18:41:29 +00004415 (*MaskPtr)[HiIdx] = Idx;
Evan Chengf50554e2008-07-22 21:13:36 +00004416 HiIdx++;
4417 }
4418 }
4419
Nate Begeman543d2142009-04-27 18:41:29 +00004420 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4421 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4422 SmallVector<int, 8> MaskOps;
Evan Chengf50554e2008-07-22 21:13:36 +00004423 for (unsigned i = 0; i != 4; ++i) {
4424 if (Locs[i].first == -1) {
Nate Begeman543d2142009-04-27 18:41:29 +00004425 MaskOps.push_back(-1);
Evan Chengf50554e2008-07-22 21:13:36 +00004426 } else {
4427 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman543d2142009-04-27 18:41:29 +00004428 MaskOps.push_back(Idx);
Evan Chengf50554e2008-07-22 21:13:36 +00004429 }
4430 }
Nate Begeman543d2142009-04-27 18:41:29 +00004431 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengf50554e2008-07-22 21:13:36 +00004432}
4433
Dan Gohman8181bd12008-07-27 21:46:04 +00004434SDValue
4435X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman543d2142009-04-27 18:41:29 +00004436 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman8181bd12008-07-27 21:46:04 +00004437 SDValue V1 = Op.getOperand(0);
4438 SDValue V2 = Op.getOperand(1);
Owen Andersonac9de032009-08-10 22:56:29 +00004439 EVT VT = Op.getValueType();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00004440 DebugLoc dl = Op.getDebugLoc();
Nate Begeman543d2142009-04-27 18:41:29 +00004441 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands92c43912008-06-06 12:08:01 +00004442 bool isMMX = VT.getSizeInBits() == 64;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004443 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4444 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
4445 bool V1IsSplat = false;
4446 bool V2IsSplat = false;
4447
Nate Begeman543d2142009-04-27 18:41:29 +00004448 if (isZeroShuffle(SVOp))
Dale Johannesence0805b2009-02-03 19:33:06 +00004449 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004450
Nate Begeman543d2142009-04-27 18:41:29 +00004451 // Promote splats to v4f32.
4452 if (SVOp->isSplat()) {
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004453 if (isMMX || NumElems < 4)
Nate Begeman543d2142009-04-27 18:41:29 +00004454 return Op;
4455 return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004456 }
4457
Evan Cheng15e8f5a2007-12-15 03:00:47 +00004458 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4459 // do it!
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004460 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman543d2142009-04-27 18:41:29 +00004461 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greif1c80d112008-08-28 21:40:38 +00004462 if (NewOp.getNode())
Scott Michel91099d62009-02-17 22:15:04 +00004463 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesence0805b2009-02-03 19:33:06 +00004464 LowerVECTOR_SHUFFLE(NewOp, DAG));
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004465 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Evan Cheng15e8f5a2007-12-15 03:00:47 +00004466 // FIXME: Figure out a cleaner way to do this.
4467 // Try to make use of movq to zero out the top part.
Gabor Greif1c80d112008-08-28 21:40:38 +00004468 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman543d2142009-04-27 18:41:29 +00004469 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greif1c80d112008-08-28 21:40:38 +00004470 if (NewOp.getNode()) {
Nate Begeman543d2142009-04-27 18:41:29 +00004471 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4472 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4473 DAG, Subtarget, dl);
Evan Cheng15e8f5a2007-12-15 03:00:47 +00004474 }
Gabor Greif1c80d112008-08-28 21:40:38 +00004475 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman543d2142009-04-27 18:41:29 +00004476 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4477 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chenge9b9c672008-05-09 21:53:03 +00004478 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman543d2142009-04-27 18:41:29 +00004479 DAG, Subtarget, dl);
Evan Cheng15e8f5a2007-12-15 03:00:47 +00004480 }
4481 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004482
Nate Begeman543d2142009-04-27 18:41:29 +00004483 if (X86::isPSHUFDMask(SVOp))
4484 return Op;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004485
Evan Chengdea99362008-05-29 08:22:04 +00004486 // Check if this can be converted into a logical shift.
4487 bool isLeft = false;
4488 unsigned ShAmt = 0;
Dan Gohman8181bd12008-07-27 21:46:04 +00004489 SDValue ShVal;
Nate Begeman543d2142009-04-27 18:41:29 +00004490 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chenge31a26a2009-12-09 21:00:30 +00004491 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengdea99362008-05-29 08:22:04 +00004492 if (isShift && ShVal.hasOneUse()) {
Scott Michel91099d62009-02-17 22:15:04 +00004493 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengdea99362008-05-29 08:22:04 +00004494 // v_set0 + movlhps or movhlps, etc.
Dan Gohman3bab1f72009-09-23 21:02:20 +00004495 EVT EltVT = VT.getVectorElementType();
4496 ShAmt *= EltVT.getSizeInBits();
Dale Johannesence0805b2009-02-03 19:33:06 +00004497 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengdea99362008-05-29 08:22:04 +00004498 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004499
Nate Begeman543d2142009-04-27 18:41:29 +00004500 if (X86::isMOVLMask(SVOp)) {
Evan Cheng40ee6e52008-05-08 00:57:18 +00004501 if (V1IsUndef)
4502 return V2;
Gabor Greif1c80d112008-08-28 21:40:38 +00004503 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesence0805b2009-02-03 19:33:06 +00004504 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begeman6357f9d2008-07-25 19:05:58 +00004505 if (!isMMX)
4506 return Op;
Evan Cheng40ee6e52008-05-08 00:57:18 +00004507 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004508
Nate Begeman543d2142009-04-27 18:41:29 +00004509 // FIXME: fold these into legal mask.
4510 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4511 X86::isMOVSLDUPMask(SVOp) ||
4512 X86::isMOVHLPSMask(SVOp) ||
Nate Begemanb13034d2009-11-07 23:17:15 +00004513 X86::isMOVLHPSMask(SVOp) ||
Nate Begeman543d2142009-04-27 18:41:29 +00004514 X86::isMOVLPMask(SVOp)))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004515 return Op;
4516
Nate Begeman543d2142009-04-27 18:41:29 +00004517 if (ShouldXformToMOVHLPS(SVOp) ||
4518 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4519 return CommuteVectorShuffle(SVOp, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004520
Evan Chengdea99362008-05-29 08:22:04 +00004521 if (isShift) {
4522 // No better options. Use a vshl / vsrl.
Dan Gohman3bab1f72009-09-23 21:02:20 +00004523 EVT EltVT = VT.getVectorElementType();
4524 ShAmt *= EltVT.getSizeInBits();
Dale Johannesence0805b2009-02-03 19:33:06 +00004525 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengdea99362008-05-29 08:22:04 +00004526 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004527
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004528 bool Commuted = false;
Chris Lattnere6aa3862007-11-25 00:24:49 +00004529 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4530 // 1,1,1,1 -> v8i16 though.
Gabor Greif1c80d112008-08-28 21:40:38 +00004531 V1IsSplat = isSplatVector(V1.getNode());
4532 V2IsSplat = isSplatVector(V2.getNode());
Scott Michel91099d62009-02-17 22:15:04 +00004533
Chris Lattnere6aa3862007-11-25 00:24:49 +00004534 // Canonicalize the splat or undef, if present, to be on the RHS.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004535 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman543d2142009-04-27 18:41:29 +00004536 Op = CommuteVectorShuffle(SVOp, DAG);
4537 SVOp = cast<ShuffleVectorSDNode>(Op);
4538 V1 = SVOp->getOperand(0);
4539 V2 = SVOp->getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004540 std::swap(V1IsSplat, V2IsSplat);
4541 std::swap(V1IsUndef, V2IsUndef);
4542 Commuted = true;
4543 }
4544
Nate Begeman543d2142009-04-27 18:41:29 +00004545 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4546 // Shuffling low element of v1 into undef, just return v1.
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004547 if (V2IsUndef)
Nate Begeman543d2142009-04-27 18:41:29 +00004548 return V1;
4549 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4550 // the instruction selector will not match, so get a canonical MOVL with
4551 // swapped operands to undo the commute.
4552 return getMOVL(DAG, dl, VT, V2, V1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004553 }
4554
Nate Begeman543d2142009-04-27 18:41:29 +00004555 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4556 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4557 X86::isUNPCKLMask(SVOp) ||
4558 X86::isUNPCKHMask(SVOp))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004559 return Op;
4560
4561 if (V2IsSplat) {
4562 // Normalize mask so all entries that point to V2 points to its first
4563 // element then try to match unpck{h|l} again. If match, return a
4564 // new vector_shuffle with the corrected mask.
Nate Begeman543d2142009-04-27 18:41:29 +00004565 SDValue NewMask = NormalizeMask(SVOp, DAG);
4566 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4567 if (NSVOp != SVOp) {
4568 if (X86::isUNPCKLMask(NSVOp, true)) {
4569 return NewMask;
4570 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4571 return NewMask;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004572 }
4573 }
4574 }
4575
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004576 if (Commuted) {
4577 // Commute is back and try unpck* again.
Nate Begeman543d2142009-04-27 18:41:29 +00004578 // FIXME: this seems wrong.
4579 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4580 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4581 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4582 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4583 X86::isUNPCKLMask(NewSVOp) ||
4584 X86::isUNPCKHMask(NewSVOp))
4585 return NewOp;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004586 }
4587
Nate Begeman2c87c422009-02-23 08:49:38 +00004588 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman543d2142009-04-27 18:41:29 +00004589
4590 // Normalize the node to match x86 shuffle ops if needed
4591 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4592 return CommuteVectorShuffle(SVOp, DAG);
4593
4594 // Check for legal shuffle and return?
4595 SmallVector<int, 16> PermMask;
4596 SVOp->getMask(PermMask);
4597 if (isShuffleMaskLegal(PermMask, VT))
Evan Chengbf8b2c52008-04-05 00:30:36 +00004598 return Op;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004599
Evan Cheng75184a92007-12-11 01:46:18 +00004600 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004601 if (VT == MVT::v8i16) {
Nate Begeman543d2142009-04-27 18:41:29 +00004602 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this);
Gabor Greif1c80d112008-08-28 21:40:38 +00004603 if (NewOp.getNode())
Evan Cheng75184a92007-12-11 01:46:18 +00004604 return NewOp;
4605 }
4606
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004607 if (VT == MVT::v16i8) {
Nate Begeman543d2142009-04-27 18:41:29 +00004608 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begeman2c87c422009-02-23 08:49:38 +00004609 if (NewOp.getNode())
4610 return NewOp;
4611 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004612
Evan Chengf50554e2008-07-22 21:13:36 +00004613 // Handle all 4 wide cases with a number of shuffles except for MMX.
4614 if (NumElems == 4 && !isMMX)
Nate Begeman543d2142009-04-27 18:41:29 +00004615 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004616
Dan Gohman8181bd12008-07-27 21:46:04 +00004617 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004618}
4619
Dan Gohman8181bd12008-07-27 21:46:04 +00004620SDValue
4621X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Nate Begemand77e59e2008-02-11 04:19:36 +00004622 SelectionDAG &DAG) {
Owen Andersonac9de032009-08-10 22:56:29 +00004623 EVT VT = Op.getValueType();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00004624 DebugLoc dl = Op.getDebugLoc();
Duncan Sands92c43912008-06-06 12:08:01 +00004625 if (VT.getSizeInBits() == 8) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004626 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begemand77e59e2008-02-11 04:19:36 +00004627 Op.getOperand(0), Op.getOperand(1));
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004628 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begemand77e59e2008-02-11 04:19:36 +00004629 DAG.getValueType(VT));
Dale Johannesence0805b2009-02-03 19:33:06 +00004630 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands92c43912008-06-06 12:08:01 +00004631 } else if (VT.getSizeInBits() == 16) {
Evan Chengf9393b32009-01-02 05:29:08 +00004632 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4633 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4634 if (Idx == 0)
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004635 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4636 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Dale Johannesence0805b2009-02-03 19:33:06 +00004637 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004638 MVT::v4i32,
Evan Chengf9393b32009-01-02 05:29:08 +00004639 Op.getOperand(0)),
4640 Op.getOperand(1)));
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004641 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begemand77e59e2008-02-11 04:19:36 +00004642 Op.getOperand(0), Op.getOperand(1));
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004643 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begemand77e59e2008-02-11 04:19:36 +00004644 DAG.getValueType(VT));
Dale Johannesence0805b2009-02-03 19:33:06 +00004645 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004646 } else if (VT == MVT::f32) {
Evan Cheng6c249332008-03-24 21:52:23 +00004647 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4648 // the result back to FR32 register. It's only worth matching if the
Dan Gohman9fdd0142008-10-31 00:57:24 +00004649 // result has a single use which is a store or a bitcast to i32. And in
4650 // the case of a store, it's not worth it if the index is a constant 0,
4651 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng6c249332008-03-24 21:52:23 +00004652 if (!Op.hasOneUse())
Dan Gohman8181bd12008-07-27 21:46:04 +00004653 return SDValue();
Gabor Greif1c80d112008-08-28 21:40:38 +00004654 SDNode *User = *Op.getNode()->use_begin();
Dan Gohman9fdd0142008-10-31 00:57:24 +00004655 if ((User->getOpcode() != ISD::STORE ||
4656 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4657 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman788db592008-04-16 02:32:24 +00004658 (User->getOpcode() != ISD::BIT_CONVERT ||
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004659 User->getValueType(0) != MVT::i32))
Dan Gohman8181bd12008-07-27 21:46:04 +00004660 return SDValue();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004661 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4662 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesence0805b2009-02-03 19:33:06 +00004663 Op.getOperand(0)),
4664 Op.getOperand(1));
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004665 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
4666 } else if (VT == MVT::i32) {
Mon P Wangac2a3c52009-01-15 21:10:20 +00004667 // ExtractPS works with constant index.
4668 if (isa<ConstantSDNode>(Op.getOperand(1)))
4669 return Op;
Nate Begemand77e59e2008-02-11 04:19:36 +00004670 }
Dan Gohman8181bd12008-07-27 21:46:04 +00004671 return SDValue();
Nate Begemand77e59e2008-02-11 04:19:36 +00004672}
4673
4674
Dan Gohman8181bd12008-07-27 21:46:04 +00004675SDValue
4676X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004677 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman8181bd12008-07-27 21:46:04 +00004678 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004679
Evan Cheng6c249332008-03-24 21:52:23 +00004680 if (Subtarget->hasSSE41()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004681 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00004682 if (Res.getNode())
Evan Cheng6c249332008-03-24 21:52:23 +00004683 return Res;
4684 }
Nate Begemand77e59e2008-02-11 04:19:36 +00004685
Owen Andersonac9de032009-08-10 22:56:29 +00004686 EVT VT = Op.getValueType();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00004687 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004688 // TODO: handle v16i8.
Duncan Sands92c43912008-06-06 12:08:01 +00004689 if (VT.getSizeInBits() == 16) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004690 SDValue Vec = Op.getOperand(0);
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004691 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng75184a92007-12-11 01:46:18 +00004692 if (Idx == 0)
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004693 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4694 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michel91099d62009-02-17 22:15:04 +00004695 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004696 MVT::v4i32, Vec),
Evan Cheng75184a92007-12-11 01:46:18 +00004697 Op.getOperand(1)));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004698 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck5d3fa642009-12-17 15:31:52 +00004699 EVT EltVT = MVT::i32;
Dan Gohman3bab1f72009-09-23 21:02:20 +00004700 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004701 Op.getOperand(0), Op.getOperand(1));
Dan Gohman3bab1f72009-09-23 21:02:20 +00004702 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004703 DAG.getValueType(VT));
Dale Johannesence0805b2009-02-03 19:33:06 +00004704 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands92c43912008-06-06 12:08:01 +00004705 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004706 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004707 if (Idx == 0)
4708 return Op;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004709
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004710 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman543d2142009-04-27 18:41:29 +00004711 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersonac9de032009-08-10 22:56:29 +00004712 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004713 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman543d2142009-04-27 18:41:29 +00004714 DAG.getUNDEF(VVT), Mask);
Dale Johannesence0805b2009-02-03 19:33:06 +00004715 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner5872a362008-01-17 07:00:52 +00004716 DAG.getIntPtrConstant(0));
Duncan Sands92c43912008-06-06 12:08:01 +00004717 } else if (VT.getSizeInBits() == 64) {
Nate Begemand77e59e2008-02-11 04:19:36 +00004718 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4719 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4720 // to match extract_elt for f64.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004721 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004722 if (Idx == 0)
4723 return Op;
4724
4725 // UNPCKHPD the element to the lowest double word, then movsd.
4726 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4727 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman543d2142009-04-27 18:41:29 +00004728 int Mask[2] = { 1, -1 };
Owen Andersonac9de032009-08-10 22:56:29 +00004729 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004730 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman543d2142009-04-27 18:41:29 +00004731 DAG.getUNDEF(VVT), Mask);
Dale Johannesence0805b2009-02-03 19:33:06 +00004732 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner5872a362008-01-17 07:00:52 +00004733 DAG.getIntPtrConstant(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004734 }
4735
Dan Gohman8181bd12008-07-27 21:46:04 +00004736 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004737}
4738
Dan Gohman8181bd12008-07-27 21:46:04 +00004739SDValue
4740X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG){
Owen Andersonac9de032009-08-10 22:56:29 +00004741 EVT VT = Op.getValueType();
Dan Gohman3bab1f72009-09-23 21:02:20 +00004742 EVT EltVT = VT.getVectorElementType();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00004743 DebugLoc dl = Op.getDebugLoc();
Nate Begemand77e59e2008-02-11 04:19:36 +00004744
Dan Gohman8181bd12008-07-27 21:46:04 +00004745 SDValue N0 = Op.getOperand(0);
4746 SDValue N1 = Op.getOperand(1);
4747 SDValue N2 = Op.getOperand(2);
Nate Begemand77e59e2008-02-11 04:19:36 +00004748
Dan Gohman3bab1f72009-09-23 21:02:20 +00004749 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohman5a7af042008-08-14 22:53:18 +00004750 isa<ConstantSDNode>(N2)) {
Dan Gohman3bab1f72009-09-23 21:02:20 +00004751 unsigned Opc = (EltVT.getSizeInBits() == 8) ? X86ISD::PINSRB
4752 : X86ISD::PINSRW;
Nate Begemand77e59e2008-02-11 04:19:36 +00004753 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
4754 // argument.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004755 if (N1.getValueType() != MVT::i32)
4756 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4757 if (N2.getValueType() != MVT::i32)
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004758 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesence0805b2009-02-03 19:33:06 +00004759 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman3bab1f72009-09-23 21:02:20 +00004760 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begemand77e59e2008-02-11 04:19:36 +00004761 // Bits [7:6] of the constant are the source select. This will always be
4762 // zero here. The DAG Combiner may combine an extract_elt index into these
4763 // bits. For example (insert (extract, 3), 2) could be matched by putting
4764 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michel91099d62009-02-17 22:15:04 +00004765 // Bits [5:4] of the constant are the destination select. This is the
Nate Begemand77e59e2008-02-11 04:19:36 +00004766 // value of the incoming immediate.
Scott Michel91099d62009-02-17 22:15:04 +00004767 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begemand77e59e2008-02-11 04:19:36 +00004768 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004769 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherefb657e2009-07-24 00:33:09 +00004770 // Create this as a scalar to vector..
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004771 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesence0805b2009-02-03 19:33:06 +00004772 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman3bab1f72009-09-23 21:02:20 +00004773 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherefb657e2009-07-24 00:33:09 +00004774 // PINSR* works with constant index.
4775 return Op;
Nate Begemand77e59e2008-02-11 04:19:36 +00004776 }
Dan Gohman8181bd12008-07-27 21:46:04 +00004777 return SDValue();
Nate Begemand77e59e2008-02-11 04:19:36 +00004778}
4779
Dan Gohman8181bd12008-07-27 21:46:04 +00004780SDValue
4781X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersonac9de032009-08-10 22:56:29 +00004782 EVT VT = Op.getValueType();
Dan Gohman3bab1f72009-09-23 21:02:20 +00004783 EVT EltVT = VT.getVectorElementType();
Nate Begemand77e59e2008-02-11 04:19:36 +00004784
4785 if (Subtarget->hasSSE41())
4786 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
4787
Dan Gohman3bab1f72009-09-23 21:02:20 +00004788 if (EltVT == MVT::i8)
Dan Gohman8181bd12008-07-27 21:46:04 +00004789 return SDValue();
Evan Chenge12a7eb2007-12-12 07:55:34 +00004790
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00004791 DebugLoc dl = Op.getDebugLoc();
Dan Gohman8181bd12008-07-27 21:46:04 +00004792 SDValue N0 = Op.getOperand(0);
4793 SDValue N1 = Op.getOperand(1);
4794 SDValue N2 = Op.getOperand(2);
Evan Chenge12a7eb2007-12-12 07:55:34 +00004795
Dan Gohman3bab1f72009-09-23 21:02:20 +00004796 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Chenge12a7eb2007-12-12 07:55:34 +00004797 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
4798 // as its second argument.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004799 if (N1.getValueType() != MVT::i32)
4800 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4801 if (N2.getValueType() != MVT::i32)
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004802 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesence0805b2009-02-03 19:33:06 +00004803 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004804 }
Dan Gohman8181bd12008-07-27 21:46:04 +00004805 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004806}
4807
Dan Gohman8181bd12008-07-27 21:46:04 +00004808SDValue
4809X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00004810 DebugLoc dl = Op.getDebugLoc();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004811 if (Op.getValueType() == MVT::v2f32)
4812 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f32,
4813 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i32,
4814 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
Evan Cheng759fe022008-07-22 18:39:19 +00004815 Op.getOperand(0))));
4816
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004817 if (Op.getValueType() == MVT::v1i64 && Op.getOperand(0).getValueType() == MVT::i64)
4818 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindolafe2a3972009-08-03 02:45:34 +00004819
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004820 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
4821 EVT VT = MVT::v2i32;
4822 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Evan Chengd1045a62008-02-18 23:04:32 +00004823 default: break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004824 case MVT::v16i8:
4825 case MVT::v8i16:
4826 VT = MVT::v4i32;
Evan Chengd1045a62008-02-18 23:04:32 +00004827 break;
4828 }
Dale Johannesence0805b2009-02-03 19:33:06 +00004829 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
4830 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004831}
4832
Bill Wendlingfef06052008-09-16 21:48:12 +00004833// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
4834// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
4835// one of the above mentioned nodes. It has to be wrapped because otherwise
4836// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
4837// be used to form addressing mode. These wrapped nodes will be selected
4838// into MOV32ri.
Dan Gohman8181bd12008-07-27 21:46:04 +00004839SDValue
4840X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004841 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004842
Chris Lattner5062b3b2009-06-26 19:22:52 +00004843 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4844 // global base reg.
4845 unsigned char OpFlag = 0;
Chris Lattnerdc6fc472009-06-27 04:16:01 +00004846 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovc283e152009-08-05 23:01:26 +00004847 CodeModel::Model M = getTargetMachine().getCodeModel();
4848
Chris Lattner28d40c62009-07-11 20:29:19 +00004849 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovc283e152009-08-05 23:01:26 +00004850 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattneraa7c6d22009-07-09 03:15:51 +00004851 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner4a948932009-07-10 20:47:30 +00004852 else if (Subtarget->isPICStyleGOT())
Chris Lattnerf165d342009-07-09 04:24:46 +00004853 OpFlag = X86II::MO_GOTOFF;
Chris Lattner2e9393c2009-07-10 21:00:45 +00004854 else if (Subtarget->isPICStyleStubPIC())
Chris Lattnerf165d342009-07-09 04:24:46 +00004855 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004856
Evan Cheng68c18682009-03-13 07:51:59 +00004857 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner5062b3b2009-06-26 19:22:52 +00004858 CP->getAlignment(),
4859 CP->getOffset(), OpFlag);
4860 DebugLoc DL = CP->getDebugLoc();
Chris Lattnerdc6fc472009-06-27 04:16:01 +00004861 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004862 // With PIC, the address is actually $g + Offset.
Chris Lattner5062b3b2009-06-26 19:22:52 +00004863 if (OpFlag) {
4864 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesen24dd9a52009-02-07 00:55:49 +00004865 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattner5062b3b2009-06-26 19:22:52 +00004866 DebugLoc::getUnknownLoc(), getPointerTy()),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004867 Result);
4868 }
4869
4870 return Result;
4871}
4872
Chris Lattnerdc6fc472009-06-27 04:16:01 +00004873SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
4874 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004875
Chris Lattnerdc6fc472009-06-27 04:16:01 +00004876 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4877 // global base reg.
4878 unsigned char OpFlag = 0;
4879 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovc283e152009-08-05 23:01:26 +00004880 CodeModel::Model M = getTargetMachine().getCodeModel();
4881
Chris Lattner28d40c62009-07-11 20:29:19 +00004882 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovc283e152009-08-05 23:01:26 +00004883 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattneraa7c6d22009-07-09 03:15:51 +00004884 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner4a948932009-07-10 20:47:30 +00004885 else if (Subtarget->isPICStyleGOT())
Chris Lattnerf165d342009-07-09 04:24:46 +00004886 OpFlag = X86II::MO_GOTOFF;
Chris Lattner2e9393c2009-07-10 21:00:45 +00004887 else if (Subtarget->isPICStyleStubPIC())
Chris Lattnerf165d342009-07-09 04:24:46 +00004888 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004889
Chris Lattnerdc6fc472009-06-27 04:16:01 +00004890 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
4891 OpFlag);
4892 DebugLoc DL = JT->getDebugLoc();
4893 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004894
Chris Lattnerdc6fc472009-06-27 04:16:01 +00004895 // With PIC, the address is actually $g + Offset.
4896 if (OpFlag) {
4897 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4898 DAG.getNode(X86ISD::GlobalBaseReg,
4899 DebugLoc::getUnknownLoc(), getPointerTy()),
4900 Result);
4901 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004902
Chris Lattnerdc6fc472009-06-27 04:16:01 +00004903 return Result;
4904}
4905
4906SDValue
4907X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) {
4908 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004909
Chris Lattnerdc6fc472009-06-27 04:16:01 +00004910 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4911 // global base reg.
4912 unsigned char OpFlag = 0;
4913 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovc283e152009-08-05 23:01:26 +00004914 CodeModel::Model M = getTargetMachine().getCodeModel();
4915
Chris Lattner28d40c62009-07-11 20:29:19 +00004916 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovc283e152009-08-05 23:01:26 +00004917 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattneraa7c6d22009-07-09 03:15:51 +00004918 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner4a948932009-07-10 20:47:30 +00004919 else if (Subtarget->isPICStyleGOT())
Chris Lattnerf165d342009-07-09 04:24:46 +00004920 OpFlag = X86II::MO_GOTOFF;
Chris Lattner2e9393c2009-07-10 21:00:45 +00004921 else if (Subtarget->isPICStyleStubPIC())
Chris Lattnerf165d342009-07-09 04:24:46 +00004922 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004923
Chris Lattnerdc6fc472009-06-27 04:16:01 +00004924 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004925
Chris Lattnerdc6fc472009-06-27 04:16:01 +00004926 DebugLoc DL = Op.getDebugLoc();
4927 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004928
4929
Chris Lattnerdc6fc472009-06-27 04:16:01 +00004930 // With PIC, the address is actually $g + Offset.
4931 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattneraa7c6d22009-07-09 03:15:51 +00004932 !Subtarget->is64Bit()) {
Chris Lattnerdc6fc472009-06-27 04:16:01 +00004933 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4934 DAG.getNode(X86ISD::GlobalBaseReg,
4935 DebugLoc::getUnknownLoc(),
4936 getPointerTy()),
4937 Result);
4938 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004939
Chris Lattnerdc6fc472009-06-27 04:16:01 +00004940 return Result;
4941}
4942
Dan Gohman8181bd12008-07-27 21:46:04 +00004943SDValue
Dan Gohman064403e2009-10-30 01:28:02 +00004944X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) {
Dan Gohman885793b2009-11-20 23:18:13 +00004945 // Create the TargetBlockAddressAddress node.
4946 unsigned char OpFlags =
4947 Subtarget->ClassifyBlockAddressReference();
Dan Gohman064403e2009-10-30 01:28:02 +00004948 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman885793b2009-11-20 23:18:13 +00004949 BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
4950 DebugLoc dl = Op.getDebugLoc();
4951 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
4952 /*isTarget=*/true, OpFlags);
4953
Dan Gohman064403e2009-10-30 01:28:02 +00004954 if (Subtarget->isPICStyleRIPRel() &&
4955 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman885793b2009-11-20 23:18:13 +00004956 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
4957 else
4958 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman064403e2009-10-30 01:28:02 +00004959
Dan Gohman885793b2009-11-20 23:18:13 +00004960 // With PIC, the address is actually $g + Offset.
4961 if (isGlobalRelativeToPICBase(OpFlags)) {
4962 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
4963 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
4964 Result);
4965 }
Dan Gohman064403e2009-10-30 01:28:02 +00004966
4967 return Result;
4968}
4969
4970SDValue
Dale Johannesenea996922009-02-04 20:06:27 +00004971X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman36322c72008-10-18 02:06:02 +00004972 int64_t Offset,
Evan Cheng7f250d62008-09-24 00:05:32 +00004973 SelectionDAG &DAG) const {
Dan Gohman36322c72008-10-18 02:06:02 +00004974 // Create the TargetGlobalAddress node, folding in the constant
4975 // offset if it is legal.
Chris Lattner505aa6c2009-07-10 07:20:05 +00004976 unsigned char OpFlags =
4977 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovc283e152009-08-05 23:01:26 +00004978 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman36322c72008-10-18 02:06:02 +00004979 SDValue Result;
Anton Korobeynikovc283e152009-08-05 23:01:26 +00004980 if (OpFlags == X86II::MO_NO_FLAG &&
4981 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner9ab4e662009-07-09 00:58:53 +00004982 // A direct static reference to a global.
Dale Johannesenf97110c2009-07-21 00:12:29 +00004983 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset);
Dan Gohman36322c72008-10-18 02:06:02 +00004984 Offset = 0;
Chris Lattnerdc6fc472009-06-27 04:16:01 +00004985 } else {
Chris Lattner5bdaa522009-06-27 05:39:56 +00004986 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0, OpFlags);
Chris Lattnerdc6fc472009-06-27 04:16:01 +00004987 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004988
Chris Lattner28d40c62009-07-11 20:29:19 +00004989 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovc283e152009-08-05 23:01:26 +00004990 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnerdc6fc472009-06-27 04:16:01 +00004991 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
4992 else
4993 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman36322c72008-10-18 02:06:02 +00004994
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004995 // With PIC, the address is actually $g + Offset.
Chris Lattner054532c2009-07-10 07:34:39 +00004996 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesenea996922009-02-04 20:06:27 +00004997 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
4998 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004999 Result);
5000 }
Scott Michel91099d62009-02-17 22:15:04 +00005001
Chris Lattner054532c2009-07-10 07:34:39 +00005002 // For globals that require a load from a stub to get the address, emit the
5003 // load.
5004 if (isGlobalStubReference(OpFlags))
Dale Johannesenea996922009-02-04 20:06:27 +00005005 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Dan Gohmanfb020b62008-02-07 18:41:25 +00005006 PseudoSourceValue::getGOT(), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005007
Dan Gohman36322c72008-10-18 02:06:02 +00005008 // If there was a non-zero offset that we didn't fold, create an explicit
5009 // addition for it.
5010 if (Offset != 0)
Dale Johannesenea996922009-02-04 20:06:27 +00005011 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman36322c72008-10-18 02:06:02 +00005012 DAG.getConstant(Offset, getPointerTy()));
5013
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005014 return Result;
5015}
5016
Evan Cheng7f250d62008-09-24 00:05:32 +00005017SDValue
5018X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) {
5019 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman36322c72008-10-18 02:06:02 +00005020 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005021 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Cheng7f250d62008-09-24 00:05:32 +00005022}
5023
Rafael Espindolaaf759ab2009-04-17 14:35:58 +00005024static SDValue
5025GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersonac9de032009-08-10 22:56:29 +00005026 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerec7cfd42009-06-26 21:20:29 +00005027 unsigned char OperandFlags) {
Anton Korobeynikov7767af52009-12-11 19:39:55 +00005028 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005029 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindolaaf759ab2009-04-17 14:35:58 +00005030 DebugLoc dl = GA->getDebugLoc();
5031 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
5032 GA->getValueType(0),
Chris Lattnerec7cfd42009-06-26 21:20:29 +00005033 GA->getOffset(),
5034 OperandFlags);
Rafael Espindolaaf759ab2009-04-17 14:35:58 +00005035 if (InFlag) {
5036 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola7fc4b8d2009-04-24 12:59:40 +00005037 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindolaaf759ab2009-04-17 14:35:58 +00005038 } else {
5039 SDValue Ops[] = { Chain, TGA };
Rafael Espindola7fc4b8d2009-04-24 12:59:40 +00005040 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindolaaf759ab2009-04-17 14:35:58 +00005041 }
Anton Korobeynikov7767af52009-12-11 19:39:55 +00005042
5043 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
5044 MFI->setHasCalls(true);
5045
Rafael Espindola7fc4b8d2009-04-24 12:59:40 +00005046 SDValue Flag = Chain.getValue(1);
5047 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindolaaf759ab2009-04-17 14:35:58 +00005048}
5049
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00005050// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman8181bd12008-07-27 21:46:04 +00005051static SDValue
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00005052LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersonac9de032009-08-10 22:56:29 +00005053 const EVT PtrVT) {
Dan Gohman8181bd12008-07-27 21:46:04 +00005054 SDValue InFlag;
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00005055 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
5056 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005057 DAG.getNode(X86ISD::GlobalBaseReg,
Dale Johannesen24dd9a52009-02-07 00:55:49 +00005058 DebugLoc::getUnknownLoc(),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005059 PtrVT), InFlag);
5060 InFlag = Chain.getValue(1);
5061
Chris Lattnerec7cfd42009-06-26 21:20:29 +00005062 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005063}
5064
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00005065// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman8181bd12008-07-27 21:46:04 +00005066static SDValue
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00005067LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersonac9de032009-08-10 22:56:29 +00005068 const EVT PtrVT) {
Chris Lattnerec7cfd42009-06-26 21:20:29 +00005069 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
5070 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00005071}
5072
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005073// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
5074// "local exec" model.
Dan Gohman8181bd12008-07-27 21:46:04 +00005075static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersonac9de032009-08-10 22:56:29 +00005076 const EVT PtrVT, TLSModel::Model model,
Rafael Espindolab93a5122009-04-13 13:02:49 +00005077 bool is64Bit) {
Dale Johannesenea996922009-02-04 20:06:27 +00005078 DebugLoc dl = GA->getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005079 // Get the Thread Pointer
Rafael Espindolabca99f72009-04-08 21:14:34 +00005080 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
5081 DebugLoc::getUnknownLoc(), PtrVT,
Rafael Espindolab93a5122009-04-13 13:02:49 +00005082 DAG.getRegister(is64Bit? X86::FS : X86::GS,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005083 MVT::i32));
Rafael Espindolabca99f72009-04-08 21:14:34 +00005084
5085 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
5086 NULL, 0);
5087
Chris Lattnerec7cfd42009-06-26 21:20:29 +00005088 unsigned char OperandFlags = 0;
Chris Lattnerdc6fc472009-06-27 04:16:01 +00005089 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
5090 // initialexec.
5091 unsigned WrapperKind = X86ISD::Wrapper;
5092 if (model == TLSModel::LocalExec) {
Chris Lattnerec7cfd42009-06-26 21:20:29 +00005093 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattnerdc6fc472009-06-27 04:16:01 +00005094 } else if (is64Bit) {
5095 assert(model == TLSModel::InitialExec);
5096 OperandFlags = X86II::MO_GOTTPOFF;
5097 WrapperKind = X86ISD::WrapperRIP;
5098 } else {
5099 assert(model == TLSModel::InitialExec);
5100 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerec7cfd42009-06-26 21:20:29 +00005101 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00005102
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005103 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
5104 // exec)
Chris Lattner3207f8b2009-06-21 02:22:34 +00005105 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
Chris Lattnerec7cfd42009-06-26 21:20:29 +00005106 GA->getOffset(), OperandFlags);
Chris Lattnerdc6fc472009-06-27 04:16:01 +00005107 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005108
Rafael Espindola7b620af2009-02-27 13:37:18 +00005109 if (model == TLSModel::InitialExec)
Dale Johannesenea996922009-02-04 20:06:27 +00005110 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Dan Gohmanfb020b62008-02-07 18:41:25 +00005111 PseudoSourceValue::getGOT(), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005112
5113 // The address of the thread local variable is the add of the thread
5114 // pointer with the offset of the variable.
Dale Johannesenea996922009-02-04 20:06:27 +00005115 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005116}
5117
Dan Gohman8181bd12008-07-27 21:46:04 +00005118SDValue
5119X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005120 // TODO: implement the "local dynamic" model
5121 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00005122 assert(Subtarget->isTargetELF() &&
5123 "TLS not implemented for non-ELF targets");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005124 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerec7cfd42009-06-26 21:20:29 +00005125 const GlobalValue *GV = GA->getGlobal();
Eric Christopher3d82bbd2009-08-27 18:07:15 +00005126
Chris Lattnerec7cfd42009-06-26 21:20:29 +00005127 // If GV is an alias then use the aliasee for determining
5128 // thread-localness.
5129 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
5130 GV = GA->resolveAliasedGlobal(false);
Eric Christopher3d82bbd2009-08-27 18:07:15 +00005131
Chris Lattnerec7cfd42009-06-26 21:20:29 +00005132 TLSModel::Model model = getTLSModel(GV,
5133 getTargetMachine().getRelocationModel());
Eric Christopher3d82bbd2009-08-27 18:07:15 +00005134
Chris Lattnerec7cfd42009-06-26 21:20:29 +00005135 switch (model) {
5136 case TLSModel::GeneralDynamic:
5137 case TLSModel::LocalDynamic: // not implemented
5138 if (Subtarget->is64Bit())
Rafael Espindola7b620af2009-02-27 13:37:18 +00005139 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
Chris Lattnerec7cfd42009-06-26 21:20:29 +00005140 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Eric Christopher3d82bbd2009-08-27 18:07:15 +00005141
Chris Lattnerec7cfd42009-06-26 21:20:29 +00005142 case TLSModel::InitialExec:
5143 case TLSModel::LocalExec:
5144 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
5145 Subtarget->is64Bit());
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00005146 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00005147
Edwin Törökbd448e32009-07-14 16:55:14 +00005148 llvm_unreachable("Unreachable");
Chris Lattnerda028df2009-04-01 22:14:45 +00005149 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005150}
5151
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005152
Chris Lattner62814a32007-10-17 06:02:13 +00005153/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michel91099d62009-02-17 22:15:04 +00005154/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohman8181bd12008-07-27 21:46:04 +00005155SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) {
Dan Gohman092014e2008-03-03 22:22:09 +00005156 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersonac9de032009-08-10 22:56:29 +00005157 EVT VT = Op.getValueType();
Duncan Sands92c43912008-06-06 12:08:01 +00005158 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005159 DebugLoc dl = Op.getDebugLoc();
Chris Lattner62814a32007-10-17 06:02:13 +00005160 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman8181bd12008-07-27 21:46:04 +00005161 SDValue ShOpLo = Op.getOperand(0);
5162 SDValue ShOpHi = Op.getOperand(1);
5163 SDValue ShAmt = Op.getOperand(2);
Chris Lattner996d9e52009-07-29 05:48:09 +00005164 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005165 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner996d9e52009-07-29 05:48:09 +00005166 : DAG.getConstant(0, VT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005167
Dan Gohman8181bd12008-07-27 21:46:04 +00005168 SDValue Tmp2, Tmp3;
Chris Lattner62814a32007-10-17 06:02:13 +00005169 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesence0805b2009-02-03 19:33:06 +00005170 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
5171 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner62814a32007-10-17 06:02:13 +00005172 } else {
Dale Johannesence0805b2009-02-03 19:33:06 +00005173 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
5174 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner62814a32007-10-17 06:02:13 +00005175 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005176
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005177 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
5178 DAG.getConstant(VTBits, MVT::i8));
Dale Johannesence0805b2009-02-03 19:33:06 +00005179 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, VT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005180 AndNode, DAG.getConstant(0, MVT::i8));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005181
Dan Gohman8181bd12008-07-27 21:46:04 +00005182 SDValue Hi, Lo;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005183 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman8181bd12008-07-27 21:46:04 +00005184 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
5185 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf19591c2008-06-30 10:19:09 +00005186
Chris Lattner62814a32007-10-17 06:02:13 +00005187 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesence0805b2009-02-03 19:33:06 +00005188 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5189 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner62814a32007-10-17 06:02:13 +00005190 } else {
Dale Johannesence0805b2009-02-03 19:33:06 +00005191 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5192 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner62814a32007-10-17 06:02:13 +00005193 }
5194
Dan Gohman8181bd12008-07-27 21:46:04 +00005195 SDValue Ops[2] = { Lo, Hi };
Dale Johannesence0805b2009-02-03 19:33:06 +00005196 return DAG.getMergeValues(Ops, 2, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005197}
5198
Dan Gohman8181bd12008-07-27 21:46:04 +00005199SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Owen Andersonac9de032009-08-10 22:56:29 +00005200 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedmanc0521fb2009-06-06 03:57:58 +00005201
5202 if (SrcVT.isVector()) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005203 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
Eli Friedmanc0521fb2009-06-06 03:57:58 +00005204 return Op;
5205 }
5206 return SDValue();
5207 }
5208
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005209 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerdd3e1422008-02-27 05:57:41 +00005210 "Unknown SINT_TO_FP to lower!");
Scott Michel91099d62009-02-17 22:15:04 +00005211
Eli Friedman9d77ac32009-05-27 00:47:34 +00005212 // These are really Legal; return the operand so the caller accepts it as
5213 // Legal.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005214 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman9d77ac32009-05-27 00:47:34 +00005215 return Op;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005216 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman9d77ac32009-05-27 00:47:34 +00005217 Subtarget->is64Bit()) {
5218 return Op;
5219 }
Scott Michel91099d62009-02-17 22:15:04 +00005220
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005221 DebugLoc dl = Op.getDebugLoc();
Duncan Sands92c43912008-06-06 12:08:01 +00005222 unsigned Size = SrcVT.getSizeInBits()/8;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005223 MachineFunction &MF = DAG.getMachineFunction();
David Greene6424ab92009-11-12 20:49:22 +00005224 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman8181bd12008-07-27 21:46:04 +00005225 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesence0805b2009-02-03 19:33:06 +00005226 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling6b42d012009-03-13 08:41:47 +00005227 StackSlot,
Evan Cheng174e2cf2009-10-18 18:16:27 +00005228 PseudoSourceValue::getFixedStack(SSFI), 0);
Eli Friedman8c3cb582009-05-23 09:59:16 +00005229 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
5230}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005231
Owen Andersonac9de032009-08-10 22:56:29 +00005232SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Eli Friedman8c3cb582009-05-23 09:59:16 +00005233 SDValue StackSlot,
5234 SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005235 // Build the FILD
Eli Friedman8c3cb582009-05-23 09:59:16 +00005236 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005237 SDVTList Tys;
Chris Lattnercf515b52008-01-16 06:24:21 +00005238 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen2fc20782007-09-14 22:26:36 +00005239 if (useSSE)
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005240 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005241 else
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005242 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Benjamin Kramer65f60c92009-12-29 16:57:26 +00005243 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Dale Johannesence0805b2009-02-03 19:33:06 +00005244 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Benjamin Kramer65f60c92009-12-29 16:57:26 +00005245 Tys, Ops, array_lengthof(Ops));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005246
Dale Johannesen2fc20782007-09-14 22:26:36 +00005247 if (useSSE) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005248 Chain = Result.getValue(1);
Dan Gohman8181bd12008-07-27 21:46:04 +00005249 SDValue InFlag = Result.getValue(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005250
5251 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
5252 // shouldn't be necessary except that RFP cannot be live across
5253 // multiple blocks. When stackifier is fixed, they can be uncoupled.
5254 MachineFunction &MF = DAG.getMachineFunction();
David Greene6424ab92009-11-12 20:49:22 +00005255 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman8181bd12008-07-27 21:46:04 +00005256 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005257 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer65f60c92009-12-29 16:57:26 +00005258 SDValue Ops[] = {
5259 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
5260 };
5261 Chain = DAG.getNode(X86ISD::FST, dl, Tys, Ops, array_lengthof(Ops));
Dale Johannesence0805b2009-02-03 19:33:06 +00005262 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
Evan Cheng174e2cf2009-10-18 18:16:27 +00005263 PseudoSourceValue::getFixedStack(SSFI), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005264 }
5265
5266 return Result;
5267}
5268
Bill Wendling14a30ef2009-01-17 03:56:04 +00005269// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
5270SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) {
5271 // This algorithm is not obvious. Here it is in C code, more or less:
5272 /*
5273 double uint64_to_double( uint32_t hi, uint32_t lo ) {
5274 static const __m128i exp = { 0x4330000045300000ULL, 0 };
5275 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesenfb019af2008-10-21 23:07:49 +00005276
Bill Wendling14a30ef2009-01-17 03:56:04 +00005277 // Copy ints to xmm registers.
5278 __m128i xh = _mm_cvtsi32_si128( hi );
5279 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesenfb019af2008-10-21 23:07:49 +00005280
Bill Wendling14a30ef2009-01-17 03:56:04 +00005281 // Combine into low half of a single xmm register.
5282 __m128i x = _mm_unpacklo_epi32( xh, xl );
5283 __m128d d;
5284 double sd;
Dale Johannesenfb019af2008-10-21 23:07:49 +00005285
Bill Wendling14a30ef2009-01-17 03:56:04 +00005286 // Merge in appropriate exponents to give the integer bits the right
5287 // magnitude.
5288 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesenfb019af2008-10-21 23:07:49 +00005289
Bill Wendling14a30ef2009-01-17 03:56:04 +00005290 // Subtract away the biases to deal with the IEEE-754 double precision
5291 // implicit 1.
5292 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesenfb019af2008-10-21 23:07:49 +00005293
Bill Wendling14a30ef2009-01-17 03:56:04 +00005294 // All conversions up to here are exact. The correctly rounded result is
5295 // calculated using the current rounding mode using the following
5296 // horizontal add.
5297 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
5298 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
5299 // store doesn't really need to be here (except
5300 // maybe to zero the other double)
5301 return sd;
5302 }
5303 */
Dale Johannesenfb019af2008-10-21 23:07:49 +00005304
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005305 DebugLoc dl = Op.getDebugLoc();
Owen Anderson6361f972009-07-15 21:51:10 +00005306 LLVMContext *Context = DAG.getContext();
Dale Johannesence0805b2009-02-03 19:33:06 +00005307
Dale Johannesena359b8b2008-10-21 20:50:01 +00005308 // Build some magic constants.
Bill Wendling14a30ef2009-01-17 03:56:04 +00005309 std::vector<Constant*> CV0;
Owen Andersoneacb44d2009-07-24 23:12:02 +00005310 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
5311 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
5312 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
5313 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Anderson2f422e02009-07-28 21:19:26 +00005314 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng68c18682009-03-13 07:51:59 +00005315 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesena359b8b2008-10-21 20:50:01 +00005316
Bill Wendling14a30ef2009-01-17 03:56:04 +00005317 std::vector<Constant*> CV1;
Owen Anderson6361f972009-07-15 21:51:10 +00005318 CV1.push_back(
Owen Andersond363a0e2009-07-27 20:59:43 +00005319 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Anderson6361f972009-07-15 21:51:10 +00005320 CV1.push_back(
Owen Andersond363a0e2009-07-27 20:59:43 +00005321 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Anderson2f422e02009-07-28 21:19:26 +00005322 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng68c18682009-03-13 07:51:59 +00005323 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesena359b8b2008-10-21 20:50:01 +00005324
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005325 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5326 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sandsca872ca2008-10-22 11:24:12 +00005327 Op.getOperand(0),
5328 DAG.getIntPtrConstant(1)));
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005329 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5330 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sandsca872ca2008-10-22 11:24:12 +00005331 Op.getOperand(0),
5332 DAG.getIntPtrConstant(0)));
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005333 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
5334 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling14a30ef2009-01-17 03:56:04 +00005335 PseudoSourceValue::getConstantPool(), 0,
5336 false, 16);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005337 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
5338 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
5339 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling14a30ef2009-01-17 03:56:04 +00005340 PseudoSourceValue::getConstantPool(), 0,
5341 false, 16);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005342 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling14a30ef2009-01-17 03:56:04 +00005343
Dale Johannesena359b8b2008-10-21 20:50:01 +00005344 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman543d2142009-04-27 18:41:29 +00005345 int ShufMask[2] = { 1, -1 };
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005346 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
5347 DAG.getUNDEF(MVT::v2f64), ShufMask);
5348 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
5349 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesena359b8b2008-10-21 20:50:01 +00005350 DAG.getIntPtrConstant(0));
5351}
5352
Bill Wendling14a30ef2009-01-17 03:56:04 +00005353// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
5354SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005355 DebugLoc dl = Op.getDebugLoc();
Bill Wendling14a30ef2009-01-17 03:56:04 +00005356 // FP constant to bias correct the final result.
5357 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005358 MVT::f64);
Bill Wendling14a30ef2009-01-17 03:56:04 +00005359
5360 // Load the 32-bit value into an XMM register.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005361 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5362 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling14a30ef2009-01-17 03:56:04 +00005363 Op.getOperand(0),
5364 DAG.getIntPtrConstant(0)));
5365
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005366 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5367 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling14a30ef2009-01-17 03:56:04 +00005368 DAG.getIntPtrConstant(0));
5369
5370 // Or the load with the bias.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005371 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
5372 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesence0805b2009-02-03 19:33:06 +00005373 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005374 MVT::v2f64, Load)),
5375 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesence0805b2009-02-03 19:33:06 +00005376 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005377 MVT::v2f64, Bias)));
5378 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5379 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling14a30ef2009-01-17 03:56:04 +00005380 DAG.getIntPtrConstant(0));
5381
5382 // Subtract the bias.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005383 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling14a30ef2009-01-17 03:56:04 +00005384
5385 // Handle final rounding.
Owen Andersonac9de032009-08-10 22:56:29 +00005386 EVT DestVT = Op.getValueType();
Bill Wendlingdb547de2009-01-17 07:40:19 +00005387
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005388 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesence0805b2009-02-03 19:33:06 +00005389 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendlingdb547de2009-01-17 07:40:19 +00005390 DAG.getIntPtrConstant(0));
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005391 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesence0805b2009-02-03 19:33:06 +00005392 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendlingdb547de2009-01-17 07:40:19 +00005393 }
5394
5395 // Handle final rounding.
5396 return Sub;
Bill Wendling14a30ef2009-01-17 03:56:04 +00005397}
5398
5399SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Evan Cheng44fd2392009-01-19 08:08:22 +00005400 SDValue N0 = Op.getOperand(0);
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005401 DebugLoc dl = Op.getDebugLoc();
Bill Wendling14a30ef2009-01-17 03:56:04 +00005402
Evan Cheng44fd2392009-01-19 08:08:22 +00005403 // Now not UINT_TO_FP is legal (it's marked custom), dag combiner won't
5404 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
5405 // the optimization here.
5406 if (DAG.SignBitIsZero(N0))
Dale Johannesence0805b2009-02-03 19:33:06 +00005407 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Cheng44fd2392009-01-19 08:08:22 +00005408
Owen Andersonac9de032009-08-10 22:56:29 +00005409 EVT SrcVT = N0.getValueType();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005410 if (SrcVT == MVT::i64) {
Eli Friedman9d77ac32009-05-27 00:47:34 +00005411 // We only handle SSE2 f64 target here; caller can expand the rest.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005412 if (Op.getValueType() != MVT::f64 || !X86ScalarSSEf64)
Daniel Dunbar00261df2009-05-26 21:27:02 +00005413 return SDValue();
Bill Wendlingdb547de2009-01-17 07:40:19 +00005414
Bill Wendling14a30ef2009-01-17 03:56:04 +00005415 return LowerUINT_TO_FP_i64(Op, DAG);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005416 } else if (SrcVT == MVT::i32 && X86ScalarSSEf64) {
Bill Wendling14a30ef2009-01-17 03:56:04 +00005417 return LowerUINT_TO_FP_i32(Op, DAG);
5418 }
5419
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005420 assert(SrcVT == MVT::i32 && "Unknown UINT_TO_FP to lower!");
Eli Friedman8c3cb582009-05-23 09:59:16 +00005421
5422 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005423 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Eli Friedman8c3cb582009-05-23 09:59:16 +00005424 SDValue WordOff = DAG.getConstant(4, getPointerTy());
5425 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
5426 getPointerTy(), StackSlot, WordOff);
5427 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
5428 StackSlot, NULL, 0);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005429 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Eli Friedman8c3cb582009-05-23 09:59:16 +00005430 OffsetSlot, NULL, 0);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005431 return BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
Bill Wendling14a30ef2009-01-17 03:56:04 +00005432}
5433
Dan Gohman8181bd12008-07-27 21:46:04 +00005434std::pair<SDValue,SDValue> X86TargetLowering::
Eli Friedman8c3cb582009-05-23 09:59:16 +00005435FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) {
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005436 DebugLoc dl = Op.getDebugLoc();
Eli Friedman8c3cb582009-05-23 09:59:16 +00005437
Owen Andersonac9de032009-08-10 22:56:29 +00005438 EVT DstTy = Op.getValueType();
Eli Friedman8c3cb582009-05-23 09:59:16 +00005439
5440 if (!IsSigned) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005441 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5442 DstTy = MVT::i64;
Eli Friedman8c3cb582009-05-23 09:59:16 +00005443 }
5444
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005445 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5446 DstTy.getSimpleVT() >= MVT::i16 &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005447 "Unknown FP_TO_SINT to lower!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005448
Dale Johannesen2fc20782007-09-14 22:26:36 +00005449 // These are really Legal.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005450 if (DstTy == MVT::i32 &&
Chris Lattnercf515b52008-01-16 06:24:21 +00005451 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman8181bd12008-07-27 21:46:04 +00005452 return std::make_pair(SDValue(), SDValue());
Dale Johannesen958b08b2007-09-19 23:55:34 +00005453 if (Subtarget->is64Bit() &&
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005454 DstTy == MVT::i64 &&
Eli Friedman9d77ac32009-05-27 00:47:34 +00005455 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman8181bd12008-07-27 21:46:04 +00005456 return std::make_pair(SDValue(), SDValue());
Dale Johannesen2fc20782007-09-14 22:26:36 +00005457
Evan Cheng05441e62007-10-15 20:11:21 +00005458 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5459 // stack slot.
5460 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman8c3cb582009-05-23 09:59:16 +00005461 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene6424ab92009-11-12 20:49:22 +00005462 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman8181bd12008-07-27 21:46:04 +00005463 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopher3d82bbd2009-08-27 18:07:15 +00005464
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005465 unsigned Opc;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005466 switch (DstTy.getSimpleVT().SimpleTy) {
Edwin Törökbd448e32009-07-14 16:55:14 +00005467 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005468 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5469 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5470 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005471 }
5472
Dan Gohman8181bd12008-07-27 21:46:04 +00005473 SDValue Chain = DAG.getEntryNode();
5474 SDValue Value = Op.getOperand(0);
Chris Lattnercf515b52008-01-16 06:24:21 +00005475 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005476 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesence0805b2009-02-03 19:33:06 +00005477 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
Evan Cheng174e2cf2009-10-18 18:16:27 +00005478 PseudoSourceValue::getFixedStack(SSFI), 0);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005479 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman8181bd12008-07-27 21:46:04 +00005480 SDValue Ops[] = {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005481 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5482 };
Dale Johannesence0805b2009-02-03 19:33:06 +00005483 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005484 Chain = Value.getValue(1);
David Greene6424ab92009-11-12 20:49:22 +00005485 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005486 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5487 }
5488
5489 // Build the FP_TO_INT*_IN_MEM
Dan Gohman8181bd12008-07-27 21:46:04 +00005490 SDValue Ops[] = { Chain, Value, StackSlot };
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005491 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005492
Chris Lattnerdfb947d2007-11-24 07:07:01 +00005493 return std::make_pair(FIST, StackSlot);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005494}
5495
Dan Gohman8181bd12008-07-27 21:46:04 +00005496SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
Eli Friedmanc0521fb2009-06-06 03:57:58 +00005497 if (Op.getValueType().isVector()) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005498 if (Op.getValueType() == MVT::v2i32 &&
5499 Op.getOperand(0).getValueType() == MVT::v2f64) {
Eli Friedmanc0521fb2009-06-06 03:57:58 +00005500 return Op;
5501 }
5502 return SDValue();
5503 }
5504
Eli Friedman8c3cb582009-05-23 09:59:16 +00005505 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman8181bd12008-07-27 21:46:04 +00005506 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman9d77ac32009-05-27 00:47:34 +00005507 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
5508 if (FIST.getNode() == 0) return Op;
Scott Michel91099d62009-02-17 22:15:04 +00005509
Chris Lattnerdfb947d2007-11-24 07:07:01 +00005510 // Load the result.
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005511 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Dale Johannesence0805b2009-02-03 19:33:06 +00005512 FIST, StackSlot, NULL, 0);
Chris Lattnerdfb947d2007-11-24 07:07:01 +00005513}
5514
Eli Friedman8c3cb582009-05-23 09:59:16 +00005515SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) {
5516 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
5517 SDValue FIST = Vals.first, StackSlot = Vals.second;
5518 assert(FIST.getNode() && "Unexpected failure");
5519
5520 // Load the result.
5521 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
5522 FIST, StackSlot, NULL, 0);
5523}
5524
Dan Gohman8181bd12008-07-27 21:46:04 +00005525SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) {
Owen Anderson6361f972009-07-15 21:51:10 +00005526 LLVMContext *Context = DAG.getContext();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005527 DebugLoc dl = Op.getDebugLoc();
Owen Andersonac9de032009-08-10 22:56:29 +00005528 EVT VT = Op.getValueType();
5529 EVT EltVT = VT;
Duncan Sands92c43912008-06-06 12:08:01 +00005530 if (VT.isVector())
5531 EltVT = VT.getVectorElementType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005532 std::vector<Constant*> CV;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005533 if (EltVT == MVT::f64) {
Owen Andersond363a0e2009-07-27 20:59:43 +00005534 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005535 CV.push_back(C);
5536 CV.push_back(C);
5537 } else {
Owen Andersond363a0e2009-07-27 20:59:43 +00005538 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005539 CV.push_back(C);
5540 CV.push_back(C);
5541 CV.push_back(C);
5542 CV.push_back(C);
5543 }
Owen Anderson2f422e02009-07-28 21:19:26 +00005544 Constant *C = ConstantVector::get(CV);
Evan Cheng68c18682009-03-13 07:51:59 +00005545 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesence0805b2009-02-03 19:33:06 +00005546 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohmanfb020b62008-02-07 18:41:25 +00005547 PseudoSourceValue::getConstantPool(), 0,
Dan Gohman11821702007-07-27 17:16:43 +00005548 false, 16);
Dale Johannesence0805b2009-02-03 19:33:06 +00005549 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005550}
5551
Dan Gohman8181bd12008-07-27 21:46:04 +00005552SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) {
Owen Anderson6361f972009-07-15 21:51:10 +00005553 LLVMContext *Context = DAG.getContext();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005554 DebugLoc dl = Op.getDebugLoc();
Owen Andersonac9de032009-08-10 22:56:29 +00005555 EVT VT = Op.getValueType();
5556 EVT EltVT = VT;
Duncan Sands831102e2009-09-06 19:29:07 +00005557 if (VT.isVector())
Duncan Sands92c43912008-06-06 12:08:01 +00005558 EltVT = VT.getVectorElementType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005559 std::vector<Constant*> CV;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005560 if (EltVT == MVT::f64) {
Owen Andersond363a0e2009-07-27 20:59:43 +00005561 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005562 CV.push_back(C);
5563 CV.push_back(C);
5564 } else {
Owen Andersond363a0e2009-07-27 20:59:43 +00005565 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005566 CV.push_back(C);
5567 CV.push_back(C);
5568 CV.push_back(C);
5569 CV.push_back(C);
5570 }
Owen Anderson2f422e02009-07-28 21:19:26 +00005571 Constant *C = ConstantVector::get(CV);
Evan Cheng68c18682009-03-13 07:51:59 +00005572 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesence0805b2009-02-03 19:33:06 +00005573 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohmanfb020b62008-02-07 18:41:25 +00005574 PseudoSourceValue::getConstantPool(), 0,
Dan Gohman11821702007-07-27 17:16:43 +00005575 false, 16);
Duncan Sands92c43912008-06-06 12:08:01 +00005576 if (VT.isVector()) {
Dale Johannesence0805b2009-02-03 19:33:06 +00005577 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005578 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
5579 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesence0805b2009-02-03 19:33:06 +00005580 Op.getOperand(0)),
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005581 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Cheng92b8f782007-07-19 23:36:01 +00005582 } else {
Dale Johannesence0805b2009-02-03 19:33:06 +00005583 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Cheng92b8f782007-07-19 23:36:01 +00005584 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005585}
5586
Dan Gohman8181bd12008-07-27 21:46:04 +00005587SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Owen Anderson6361f972009-07-15 21:51:10 +00005588 LLVMContext *Context = DAG.getContext();
Dan Gohman8181bd12008-07-27 21:46:04 +00005589 SDValue Op0 = Op.getOperand(0);
5590 SDValue Op1 = Op.getOperand(1);
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005591 DebugLoc dl = Op.getDebugLoc();
Owen Andersonac9de032009-08-10 22:56:29 +00005592 EVT VT = Op.getValueType();
5593 EVT SrcVT = Op1.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005594
5595 // If second operand is smaller, extend it first.
Duncan Sandsec142ee2008-06-08 20:54:56 +00005596 if (SrcVT.bitsLT(VT)) {
Dale Johannesence0805b2009-02-03 19:33:06 +00005597 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005598 SrcVT = VT;
5599 }
Dale Johannesenfb0fa912007-10-21 01:07:44 +00005600 // And if it is bigger, shrink it first.
Duncan Sandsec142ee2008-06-08 20:54:56 +00005601 if (SrcVT.bitsGT(VT)) {
Dale Johannesence0805b2009-02-03 19:33:06 +00005602 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesenfb0fa912007-10-21 01:07:44 +00005603 SrcVT = VT;
Dale Johannesenfb0fa912007-10-21 01:07:44 +00005604 }
5605
5606 // At this point the operands and the result should have the same
5607 // type, and that won't be f80 since that is not custom lowered.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005608
5609 // First get the sign bit of second operand.
5610 std::vector<Constant*> CV;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005611 if (SrcVT == MVT::f64) {
Owen Andersond363a0e2009-07-27 20:59:43 +00005612 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
5613 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005614 } else {
Owen Andersond363a0e2009-07-27 20:59:43 +00005615 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
5616 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5617 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5618 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005619 }
Owen Anderson2f422e02009-07-28 21:19:26 +00005620 Constant *C = ConstantVector::get(CV);
Evan Cheng68c18682009-03-13 07:51:59 +00005621 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesence0805b2009-02-03 19:33:06 +00005622 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohmanfb020b62008-02-07 18:41:25 +00005623 PseudoSourceValue::getConstantPool(), 0,
Dan Gohman11821702007-07-27 17:16:43 +00005624 false, 16);
Dale Johannesence0805b2009-02-03 19:33:06 +00005625 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005626
5627 // Shift sign bit right or left if the two operands have different types.
Duncan Sandsec142ee2008-06-08 20:54:56 +00005628 if (SrcVT.bitsGT(VT)) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005629 // Op0 is MVT::f32, Op1 is MVT::f64.
5630 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
5631 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
5632 DAG.getConstant(32, MVT::i32));
5633 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
5634 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner5872a362008-01-17 07:00:52 +00005635 DAG.getIntPtrConstant(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005636 }
5637
5638 // Clear first operand sign bit.
5639 CV.clear();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005640 if (VT == MVT::f64) {
Owen Andersond363a0e2009-07-27 20:59:43 +00005641 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
5642 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005643 } else {
Owen Andersond363a0e2009-07-27 20:59:43 +00005644 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
5645 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5646 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5647 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005648 }
Owen Anderson2f422e02009-07-28 21:19:26 +00005649 C = ConstantVector::get(CV);
Evan Cheng68c18682009-03-13 07:51:59 +00005650 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesence0805b2009-02-03 19:33:06 +00005651 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohmanfb020b62008-02-07 18:41:25 +00005652 PseudoSourceValue::getConstantPool(), 0,
Dan Gohman11821702007-07-27 17:16:43 +00005653 false, 16);
Dale Johannesence0805b2009-02-03 19:33:06 +00005654 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005655
5656 // Or the value with the sign bit.
Dale Johannesence0805b2009-02-03 19:33:06 +00005657 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005658}
5659
Dan Gohman99a12192009-03-04 19:44:21 +00005660/// Emit nodes that will be selected as "test Op0,Op0", or something
5661/// equivalent.
Dan Gohmanc8b47852009-03-07 01:58:32 +00005662SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
5663 SelectionDAG &DAG) {
Dan Gohman99a12192009-03-04 19:44:21 +00005664 DebugLoc dl = Op.getDebugLoc();
5665
Dan Gohmanc8b47852009-03-07 01:58:32 +00005666 // CF and OF aren't always set the way we want. Determine which
5667 // of these we need.
5668 bool NeedCF = false;
5669 bool NeedOF = false;
5670 switch (X86CC) {
5671 case X86::COND_A: case X86::COND_AE:
5672 case X86::COND_B: case X86::COND_BE:
5673 NeedCF = true;
5674 break;
5675 case X86::COND_G: case X86::COND_GE:
5676 case X86::COND_L: case X86::COND_LE:
5677 case X86::COND_O: case X86::COND_NO:
5678 NeedOF = true;
5679 break;
5680 default: break;
5681 }
5682
Dan Gohman99a12192009-03-04 19:44:21 +00005683 // See if we can use the EFLAGS value from the operand instead of
Dan Gohmanc8b47852009-03-07 01:58:32 +00005684 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
5685 // we prove that the arithmetic won't overflow, we can't use OF or CF.
5686 if (Op.getResNo() == 0 && !NeedOF && !NeedCF) {
Dan Gohman99a12192009-03-04 19:44:21 +00005687 unsigned Opcode = 0;
Dan Gohman8c8a8022009-03-05 21:29:28 +00005688 unsigned NumOperands = 0;
Dan Gohman99a12192009-03-04 19:44:21 +00005689 switch (Op.getNode()->getOpcode()) {
5690 case ISD::ADD:
5691 // Due to an isel shortcoming, be conservative if this add is likely to
5692 // be selected as part of a load-modify-store instruction. When the root
5693 // node in a match is a store, isel doesn't know how to remap non-chain
5694 // non-flag uses of other nodes in the match, such as the ADD in this
5695 // case. This leads to the ADD being left around and reselected, with
5696 // the result being two adds in the output.
5697 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5698 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5699 if (UI->getOpcode() == ISD::STORE)
5700 goto default_case;
Dan Gohman99a12192009-03-04 19:44:21 +00005701 if (ConstantSDNode *C =
Dan Gohmand90a8fd2009-03-05 19:32:48 +00005702 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
5703 // An add of one will be selected as an INC.
Dan Gohman99a12192009-03-04 19:44:21 +00005704 if (C->getAPIntValue() == 1) {
5705 Opcode = X86ISD::INC;
Dan Gohman8c8a8022009-03-05 21:29:28 +00005706 NumOperands = 1;
Dan Gohman99a12192009-03-04 19:44:21 +00005707 break;
5708 }
Dan Gohmand90a8fd2009-03-05 19:32:48 +00005709 // An add of negative one (subtract of one) will be selected as a DEC.
5710 if (C->getAPIntValue().isAllOnesValue()) {
5711 Opcode = X86ISD::DEC;
Dan Gohman8c8a8022009-03-05 21:29:28 +00005712 NumOperands = 1;
Dan Gohmand90a8fd2009-03-05 19:32:48 +00005713 break;
5714 }
5715 }
Dan Gohman99a12192009-03-04 19:44:21 +00005716 // Otherwise use a regular EFLAGS-setting add.
5717 Opcode = X86ISD::ADD;
Dan Gohman8c8a8022009-03-05 21:29:28 +00005718 NumOperands = 2;
Dan Gohman99a12192009-03-04 19:44:21 +00005719 break;
Dan Gohman12e03292009-09-18 19:59:53 +00005720 case ISD::AND: {
5721 // If the primary and result isn't used, don't bother using X86ISD::AND,
5722 // because a TEST instruction will be better.
5723 bool NonFlagUse = false;
5724 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Evan Chengc429ff52010-01-07 00:54:06 +00005725 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
5726 SDNode *User = *UI;
5727 unsigned UOpNo = UI.getOperandNo();
5728 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
5729 // Look pass truncate.
5730 UOpNo = User->use_begin().getOperandNo();
5731 User = *User->use_begin();
5732 }
5733 if (User->getOpcode() != ISD::BRCOND &&
5734 User->getOpcode() != ISD::SETCC &&
5735 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
Dan Gohman12e03292009-09-18 19:59:53 +00005736 NonFlagUse = true;
5737 break;
5738 }
Evan Chengc429ff52010-01-07 00:54:06 +00005739 }
Dan Gohman12e03292009-09-18 19:59:53 +00005740 if (!NonFlagUse)
5741 break;
5742 }
5743 // FALL THROUGH
Dan Gohman99a12192009-03-04 19:44:21 +00005744 case ISD::SUB:
Dan Gohman12e03292009-09-18 19:59:53 +00005745 case ISD::OR:
5746 case ISD::XOR:
5747 // Due to the ISEL shortcoming noted above, be conservative if this op is
Dan Gohman99a12192009-03-04 19:44:21 +00005748 // likely to be selected as part of a load-modify-store instruction.
5749 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5750 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5751 if (UI->getOpcode() == ISD::STORE)
5752 goto default_case;
Dan Gohman12e03292009-09-18 19:59:53 +00005753 // Otherwise use a regular EFLAGS-setting instruction.
5754 switch (Op.getNode()->getOpcode()) {
5755 case ISD::SUB: Opcode = X86ISD::SUB; break;
5756 case ISD::OR: Opcode = X86ISD::OR; break;
5757 case ISD::XOR: Opcode = X86ISD::XOR; break;
5758 case ISD::AND: Opcode = X86ISD::AND; break;
5759 default: llvm_unreachable("unexpected operator!");
5760 }
Dan Gohman8c8a8022009-03-05 21:29:28 +00005761 NumOperands = 2;
Dan Gohman99a12192009-03-04 19:44:21 +00005762 break;
5763 case X86ISD::ADD:
5764 case X86ISD::SUB:
5765 case X86ISD::INC:
5766 case X86ISD::DEC:
Dan Gohman12e03292009-09-18 19:59:53 +00005767 case X86ISD::OR:
5768 case X86ISD::XOR:
5769 case X86ISD::AND:
Dan Gohman99a12192009-03-04 19:44:21 +00005770 return SDValue(Op.getNode(), 1);
5771 default:
5772 default_case:
5773 break;
5774 }
5775 if (Opcode != 0) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005776 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
Dan Gohman99a12192009-03-04 19:44:21 +00005777 SmallVector<SDValue, 4> Ops;
Dan Gohmanc8b47852009-03-07 01:58:32 +00005778 for (unsigned i = 0; i != NumOperands; ++i)
Dan Gohman99a12192009-03-04 19:44:21 +00005779 Ops.push_back(Op.getOperand(i));
Dan Gohmanee036282009-04-09 23:54:40 +00005780 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
Dan Gohman99a12192009-03-04 19:44:21 +00005781 DAG.ReplaceAllUsesWith(Op, New);
5782 return SDValue(New.getNode(), 1);
5783 }
5784 }
5785
5786 // Otherwise just emit a CMP with 0, which is the TEST pattern.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005787 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
Dan Gohman99a12192009-03-04 19:44:21 +00005788 DAG.getConstant(0, Op.getValueType()));
5789}
5790
5791/// Emit nodes that will be selected as "cmp Op0,Op1", or something
5792/// equivalent.
Dan Gohmanc8b47852009-03-07 01:58:32 +00005793SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
5794 SelectionDAG &DAG) {
Dan Gohman99a12192009-03-04 19:44:21 +00005795 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
5796 if (C->getAPIntValue() == 0)
Dan Gohmanc8b47852009-03-07 01:58:32 +00005797 return EmitTest(Op0, X86CC, DAG);
Dan Gohman99a12192009-03-04 19:44:21 +00005798
5799 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005800 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman99a12192009-03-04 19:44:21 +00005801}
5802
Evan Cheng095dac22010-01-06 19:38:29 +00005803/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
5804/// if it's possible.
5805static SDValue LowerToBT(SDValue Op0, ISD::CondCode CC,
Evan Chengc621d452010-01-05 06:52:31 +00005806 DebugLoc dl, SelectionDAG &DAG) {
Evan Cheng095dac22010-01-06 19:38:29 +00005807 SDValue LHS, RHS;
5808 if (Op0.getOperand(1).getOpcode() == ISD::SHL) {
5809 if (ConstantSDNode *Op010C =
5810 dyn_cast<ConstantSDNode>(Op0.getOperand(1).getOperand(0)))
5811 if (Op010C->getZExtValue() == 1) {
5812 LHS = Op0.getOperand(0);
5813 RHS = Op0.getOperand(1).getOperand(1);
Dan Gohman22cefb02009-01-29 01:59:02 +00005814 }
Evan Cheng095dac22010-01-06 19:38:29 +00005815 } else if (Op0.getOperand(0).getOpcode() == ISD::SHL) {
5816 if (ConstantSDNode *Op000C =
5817 dyn_cast<ConstantSDNode>(Op0.getOperand(0).getOperand(0)))
5818 if (Op000C->getZExtValue() == 1) {
5819 LHS = Op0.getOperand(1);
5820 RHS = Op0.getOperand(0).getOperand(1);
5821 }
5822 } else if (Op0.getOperand(1).getOpcode() == ISD::Constant) {
5823 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op0.getOperand(1));
5824 SDValue AndLHS = Op0.getOperand(0);
5825 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
5826 LHS = AndLHS.getOperand(0);
5827 RHS = AndLHS.getOperand(1);
Dan Gohman22cefb02009-01-29 01:59:02 +00005828 }
Evan Cheng095dac22010-01-06 19:38:29 +00005829 }
Evan Cheng950aac02007-09-25 01:57:46 +00005830
Evan Cheng095dac22010-01-06 19:38:29 +00005831 if (LHS.getNode()) {
5832 // If LHS is i8, promote it to i16 with any_extend. There is no i8 BT
5833 // instruction. Since the shift amount is in-range-or-undefined, we know
5834 // that doing a bittest on the i16 value is ok. We extend to i32 because
5835 // the encoding for the i16 version is larger than the i32 version.
5836 if (LHS.getValueType() == MVT::i8)
5837 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattner77a62312008-12-25 05:34:37 +00005838
Evan Cheng095dac22010-01-06 19:38:29 +00005839 // If the operand types disagree, extend the shift amount to match. Since
5840 // BT ignores high bits (like shifts) we can use anyextend.
5841 if (LHS.getValueType() != RHS.getValueType())
5842 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohman22cefb02009-01-29 01:59:02 +00005843
Evan Cheng095dac22010-01-06 19:38:29 +00005844 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
5845 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
5846 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
5847 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattner77a62312008-12-25 05:34:37 +00005848 }
5849
Evan Chengc621d452010-01-05 06:52:31 +00005850 return SDValue();
5851}
5852
5853SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
5854 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
5855 SDValue Op0 = Op.getOperand(0);
5856 SDValue Op1 = Op.getOperand(1);
5857 DebugLoc dl = Op.getDebugLoc();
5858 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
5859
5860 // Optimize to BT if possible.
Evan Cheng095dac22010-01-06 19:38:29 +00005861 // Lower (X & (1 << N)) == 0 to BT(X, N).
5862 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
5863 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
5864 if (Op0.getOpcode() == ISD::AND &&
5865 Op0.hasOneUse() &&
5866 Op1.getOpcode() == ISD::Constant &&
5867 cast<ConstantSDNode>(Op1)->getZExtValue() == 0 &&
5868 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
5869 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
5870 if (NewSetCC.getNode())
5871 return NewSetCC;
5872 }
Evan Chengc621d452010-01-05 06:52:31 +00005873
Chris Lattner77a62312008-12-25 05:34:37 +00005874 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
5875 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman8ab7dd02009-10-20 16:22:37 +00005876 if (X86CC == X86::COND_INVALID)
5877 return SDValue();
Scott Michel91099d62009-02-17 22:15:04 +00005878
Dan Gohmanc8b47852009-03-07 01:58:32 +00005879 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Evan Cheng834ae6b2009-12-15 00:53:42 +00005880
5881 // Use sbb x, x to materialize carry bit into a GPR.
Evan Chengedeb1692009-12-16 00:53:11 +00005882 if (X86CC == X86::COND_B)
Evan Cheng834ae6b2009-12-15 00:53:42 +00005883 return DAG.getNode(ISD::AND, dl, MVT::i8,
5884 DAG.getNode(X86ISD::SETCC_CARRY, dl, MVT::i8,
5885 DAG.getConstant(X86CC, MVT::i8), Cond),
5886 DAG.getConstant(1, MVT::i8));
Evan Cheng834ae6b2009-12-15 00:53:42 +00005887
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005888 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
5889 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng950aac02007-09-25 01:57:46 +00005890}
5891
Dan Gohman8181bd12008-07-27 21:46:04 +00005892SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
5893 SDValue Cond;
5894 SDValue Op0 = Op.getOperand(0);
5895 SDValue Op1 = Op.getOperand(1);
5896 SDValue CC = Op.getOperand(2);
Owen Andersonac9de032009-08-10 22:56:29 +00005897 EVT VT = Op.getValueType();
Nate Begeman03605a02008-07-17 16:51:19 +00005898 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
5899 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005900 DebugLoc dl = Op.getDebugLoc();
Nate Begeman03605a02008-07-17 16:51:19 +00005901
5902 if (isFP) {
5903 unsigned SSECC = 8;
Owen Andersonac9de032009-08-10 22:56:29 +00005904 EVT VT0 = Op0.getValueType();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005905 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
5906 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman03605a02008-07-17 16:51:19 +00005907 bool Swap = false;
5908
5909 switch (SetCCOpcode) {
5910 default: break;
Nate Begeman6357f9d2008-07-25 19:05:58 +00005911 case ISD::SETOEQ:
Nate Begeman03605a02008-07-17 16:51:19 +00005912 case ISD::SETEQ: SSECC = 0; break;
Scott Michel91099d62009-02-17 22:15:04 +00005913 case ISD::SETOGT:
Nate Begeman03605a02008-07-17 16:51:19 +00005914 case ISD::SETGT: Swap = true; // Fallthrough
5915 case ISD::SETLT:
5916 case ISD::SETOLT: SSECC = 1; break;
5917 case ISD::SETOGE:
5918 case ISD::SETGE: Swap = true; // Fallthrough
5919 case ISD::SETLE:
5920 case ISD::SETOLE: SSECC = 2; break;
5921 case ISD::SETUO: SSECC = 3; break;
Nate Begeman6357f9d2008-07-25 19:05:58 +00005922 case ISD::SETUNE:
Nate Begeman03605a02008-07-17 16:51:19 +00005923 case ISD::SETNE: SSECC = 4; break;
5924 case ISD::SETULE: Swap = true;
5925 case ISD::SETUGE: SSECC = 5; break;
5926 case ISD::SETULT: Swap = true;
5927 case ISD::SETUGT: SSECC = 6; break;
5928 case ISD::SETO: SSECC = 7; break;
5929 }
5930 if (Swap)
5931 std::swap(Op0, Op1);
5932
Nate Begeman6357f9d2008-07-25 19:05:58 +00005933 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman03605a02008-07-17 16:51:19 +00005934 if (SSECC == 8) {
Nate Begeman6357f9d2008-07-25 19:05:58 +00005935 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman8181bd12008-07-27 21:46:04 +00005936 SDValue UNORD, EQ;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005937 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
5938 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesence0805b2009-02-03 19:33:06 +00005939 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begeman6357f9d2008-07-25 19:05:58 +00005940 }
5941 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman8181bd12008-07-27 21:46:04 +00005942 SDValue ORD, NEQ;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005943 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
5944 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesence0805b2009-02-03 19:33:06 +00005945 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begeman6357f9d2008-07-25 19:05:58 +00005946 }
Edwin Törökbd448e32009-07-14 16:55:14 +00005947 llvm_unreachable("Illegal FP comparison");
Nate Begeman03605a02008-07-17 16:51:19 +00005948 }
5949 // Handle all other FP comparisons here.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005950 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman03605a02008-07-17 16:51:19 +00005951 }
Scott Michel91099d62009-02-17 22:15:04 +00005952
Nate Begeman03605a02008-07-17 16:51:19 +00005953 // We are handling one of the integer comparisons here. Since SSE only has
5954 // GT and EQ comparisons for integer, swapping operands and multiple
5955 // operations may be required for some comparisons.
5956 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
5957 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michel91099d62009-02-17 22:15:04 +00005958
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005959 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman03605a02008-07-17 16:51:19 +00005960 default: break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005961 case MVT::v8i8:
5962 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
5963 case MVT::v4i16:
5964 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
5965 case MVT::v2i32:
5966 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
5967 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman03605a02008-07-17 16:51:19 +00005968 }
Scott Michel91099d62009-02-17 22:15:04 +00005969
Nate Begeman03605a02008-07-17 16:51:19 +00005970 switch (SetCCOpcode) {
5971 default: break;
5972 case ISD::SETNE: Invert = true;
5973 case ISD::SETEQ: Opc = EQOpc; break;
5974 case ISD::SETLT: Swap = true;
5975 case ISD::SETGT: Opc = GTOpc; break;
5976 case ISD::SETGE: Swap = true;
5977 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
5978 case ISD::SETULT: Swap = true;
5979 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
5980 case ISD::SETUGE: Swap = true;
5981 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
5982 }
5983 if (Swap)
5984 std::swap(Op0, Op1);
Scott Michel91099d62009-02-17 22:15:04 +00005985
Nate Begeman03605a02008-07-17 16:51:19 +00005986 // Since SSE has no unsigned integer comparisons, we need to flip the sign
5987 // bits of the inputs before performing those operations.
5988 if (FlipSigns) {
Owen Andersonac9de032009-08-10 22:56:29 +00005989 EVT EltVT = VT.getVectorElementType();
Duncan Sands505ba942009-02-01 18:06:53 +00005990 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
5991 EltVT);
Dan Gohman8181bd12008-07-27 21:46:04 +00005992 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Cheng907a2d22009-02-25 22:49:59 +00005993 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
5994 SignBits.size());
Dale Johannesence0805b2009-02-03 19:33:06 +00005995 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
5996 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman03605a02008-07-17 16:51:19 +00005997 }
Scott Michel91099d62009-02-17 22:15:04 +00005998
Dale Johannesence0805b2009-02-03 19:33:06 +00005999 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman03605a02008-07-17 16:51:19 +00006000
6001 // If the logical-not of the result is required, perform that now.
Bob Wilson81a42cf2009-01-22 17:39:32 +00006002 if (Invert)
Dale Johannesence0805b2009-02-03 19:33:06 +00006003 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson81a42cf2009-01-22 17:39:32 +00006004
Nate Begeman03605a02008-07-17 16:51:19 +00006005 return Result;
6006}
Evan Cheng950aac02007-09-25 01:57:46 +00006007
Evan Chengd580f022008-12-03 08:38:43 +00006008// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman99a12192009-03-04 19:44:21 +00006009static bool isX86LogicalCmp(SDValue Op) {
6010 unsigned Opc = Op.getNode()->getOpcode();
6011 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
6012 return true;
6013 if (Op.getResNo() == 1 &&
6014 (Opc == X86ISD::ADD ||
6015 Opc == X86ISD::SUB ||
6016 Opc == X86ISD::SMUL ||
6017 Opc == X86ISD::UMUL ||
6018 Opc == X86ISD::INC ||
Dan Gohman12e03292009-09-18 19:59:53 +00006019 Opc == X86ISD::DEC ||
6020 Opc == X86ISD::OR ||
6021 Opc == X86ISD::XOR ||
6022 Opc == X86ISD::AND))
Dan Gohman99a12192009-03-04 19:44:21 +00006023 return true;
6024
6025 return false;
Evan Chengd580f022008-12-03 08:38:43 +00006026}
6027
Dan Gohman8181bd12008-07-27 21:46:04 +00006028SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006029 bool addTest = true;
Dan Gohman8181bd12008-07-27 21:46:04 +00006030 SDValue Cond = Op.getOperand(0);
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00006031 DebugLoc dl = Op.getDebugLoc();
Dan Gohman8181bd12008-07-27 21:46:04 +00006032 SDValue CC;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006033
Dan Gohman8ab7dd02009-10-20 16:22:37 +00006034 if (Cond.getOpcode() == ISD::SETCC) {
6035 SDValue NewCond = LowerSETCC(Cond, DAG);
6036 if (NewCond.getNode())
6037 Cond = NewCond;
6038 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006039
Evan Cheng506f6f02010-01-26 02:00:44 +00006040 // (select (x == 0), -1, 0) -> (sign_bit (x - 1))
6041 SDValue Op1 = Op.getOperand(1);
6042 SDValue Op2 = Op.getOperand(2);
6043 if (Cond.getOpcode() == X86ISD::SETCC &&
6044 cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue() == X86::COND_E) {
6045 SDValue Cmp = Cond.getOperand(1);
6046 if (Cmp.getOpcode() == X86ISD::CMP) {
6047 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op1);
6048 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
6049 ConstantSDNode *RHSC =
6050 dyn_cast<ConstantSDNode>(Cmp.getOperand(1).getNode());
6051 if (N1C && N1C->isAllOnesValue() &&
6052 N2C && N2C->isNullValue() &&
6053 RHSC && RHSC->isNullValue()) {
6054 SDValue CmpOp0 = Cmp.getOperand(0);
Evan Cheng1badb8d2010-01-28 01:57:22 +00006055 Cmp = DAG.getNode(X86ISD::CMP, dl, CmpOp0.getValueType(),
Evan Cheng506f6f02010-01-26 02:00:44 +00006056 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
6057 return DAG.getNode(X86ISD::SETCC_CARRY, dl, Op.getValueType(),
6058 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
6059 }
6060 }
6061 }
6062
Evan Cheng834ae6b2009-12-15 00:53:42 +00006063 // Look pass (and (setcc_carry (cmp ...)), 1).
6064 if (Cond.getOpcode() == ISD::AND &&
6065 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6066 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6067 if (C && C->getAPIntValue() == 1)
6068 Cond = Cond.getOperand(0);
6069 }
6070
Evan Cheng50d37ab2007-10-08 22:16:29 +00006071 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6072 // setting operand in place of the X86ISD::SETCC.
Evan Cheng834ae6b2009-12-15 00:53:42 +00006073 if (Cond.getOpcode() == X86ISD::SETCC ||
6074 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006075 CC = Cond.getOperand(0);
6076
Dan Gohman8181bd12008-07-27 21:46:04 +00006077 SDValue Cmp = Cond.getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006078 unsigned Opc = Cmp.getOpcode();
Owen Andersonac9de032009-08-10 22:56:29 +00006079 EVT VT = Op.getValueType();
Scott Michel91099d62009-02-17 22:15:04 +00006080
Evan Cheng50d37ab2007-10-08 22:16:29 +00006081 bool IllegalFPCMov = false;
Duncan Sands92c43912008-06-06 12:08:01 +00006082 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattnercf515b52008-01-16 06:24:21 +00006083 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman40686732008-09-26 21:54:37 +00006084 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michel91099d62009-02-17 22:15:04 +00006085
Chris Lattnere4577dc2009-03-12 06:52:53 +00006086 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
6087 Opc == X86ISD::BT) { // FIXME
Evan Cheng50d37ab2007-10-08 22:16:29 +00006088 Cond = Cmp;
Evan Cheng950aac02007-09-25 01:57:46 +00006089 addTest = false;
6090 }
6091 }
6092
6093 if (addTest) {
Evan Cheng095dac22010-01-06 19:38:29 +00006094 // Look pass the truncate.
6095 if (Cond.getOpcode() == ISD::TRUNCATE)
6096 Cond = Cond.getOperand(0);
6097
6098 // We know the result of AND is compared against zero. Try to match
6099 // it to BT.
6100 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6101 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6102 if (NewSetCC.getNode()) {
6103 CC = NewSetCC.getOperand(0);
6104 Cond = NewSetCC.getOperand(1);
6105 addTest = false;
6106 }
6107 }
6108 }
6109
6110 if (addTest) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006111 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohmanc8b47852009-03-07 01:58:32 +00006112 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng950aac02007-09-25 01:57:46 +00006113 }
6114
Evan Cheng950aac02007-09-25 01:57:46 +00006115 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
6116 // condition is true.
Evan Cheng506f6f02010-01-26 02:00:44 +00006117 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
6118 SDValue Ops[] = { Op2, Op1, CC, Cond };
Benjamin Kramer65f60c92009-12-29 16:57:26 +00006119 return DAG.getNode(X86ISD::CMOV, dl, VTs, Ops, array_lengthof(Ops));
Evan Cheng950aac02007-09-25 01:57:46 +00006120}
6121
Evan Chengd580f022008-12-03 08:38:43 +00006122// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
6123// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
6124// from the AND / OR.
6125static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
6126 Opc = Op.getOpcode();
6127 if (Opc != ISD::OR && Opc != ISD::AND)
6128 return false;
6129 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6130 Op.getOperand(0).hasOneUse() &&
6131 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
6132 Op.getOperand(1).hasOneUse());
6133}
6134
Evan Cheng67f98b12009-02-02 08:19:07 +00006135// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
6136// 1 and that the SETCC node has a single use.
Evan Cheng8c3af2c2009-02-02 08:07:36 +00006137static bool isXor1OfSetCC(SDValue Op) {
6138 if (Op.getOpcode() != ISD::XOR)
6139 return false;
6140 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
6141 if (N1C && N1C->getAPIntValue() == 1) {
6142 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6143 Op.getOperand(0).hasOneUse();
6144 }
6145 return false;
6146}
6147
Dan Gohman8181bd12008-07-27 21:46:04 +00006148SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006149 bool addTest = true;
Dan Gohman8181bd12008-07-27 21:46:04 +00006150 SDValue Chain = Op.getOperand(0);
6151 SDValue Cond = Op.getOperand(1);
6152 SDValue Dest = Op.getOperand(2);
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00006153 DebugLoc dl = Op.getDebugLoc();
Dan Gohman8181bd12008-07-27 21:46:04 +00006154 SDValue CC;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006155
Dan Gohman8ab7dd02009-10-20 16:22:37 +00006156 if (Cond.getOpcode() == ISD::SETCC) {
6157 SDValue NewCond = LowerSETCC(Cond, DAG);
6158 if (NewCond.getNode())
6159 Cond = NewCond;
6160 }
Chris Lattner77a62312008-12-25 05:34:37 +00006161#if 0
6162 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingf5399032008-12-12 21:15:41 +00006163 else if (Cond.getOpcode() == X86ISD::ADD ||
6164 Cond.getOpcode() == X86ISD::SUB ||
6165 Cond.getOpcode() == X86ISD::SMUL ||
6166 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling7e04be62008-12-09 22:08:41 +00006167 Cond = LowerXALUO(Cond, DAG);
Chris Lattner77a62312008-12-25 05:34:37 +00006168#endif
Scott Michel91099d62009-02-17 22:15:04 +00006169
Evan Cheng834ae6b2009-12-15 00:53:42 +00006170 // Look pass (and (setcc_carry (cmp ...)), 1).
6171 if (Cond.getOpcode() == ISD::AND &&
6172 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6173 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6174 if (C && C->getAPIntValue() == 1)
6175 Cond = Cond.getOperand(0);
6176 }
6177
Evan Cheng50d37ab2007-10-08 22:16:29 +00006178 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6179 // setting operand in place of the X86ISD::SETCC.
Evan Cheng834ae6b2009-12-15 00:53:42 +00006180 if (Cond.getOpcode() == X86ISD::SETCC ||
6181 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006182 CC = Cond.getOperand(0);
6183
Dan Gohman8181bd12008-07-27 21:46:04 +00006184 SDValue Cmp = Cond.getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006185 unsigned Opc = Cmp.getOpcode();
Chris Lattner77a62312008-12-25 05:34:37 +00006186 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman99a12192009-03-04 19:44:21 +00006187 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng50d37ab2007-10-08 22:16:29 +00006188 Cond = Cmp;
Evan Cheng950aac02007-09-25 01:57:46 +00006189 addTest = false;
Bill Wendlingd3511522008-12-02 01:06:39 +00006190 } else {
Evan Chengd580f022008-12-03 08:38:43 +00006191 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling809e7bd2008-12-03 08:32:02 +00006192 default: break;
6193 case X86::COND_O:
Dan Gohman0fc9ed62009-01-07 00:15:08 +00006194 case X86::COND_B:
Chris Lattner77a62312008-12-25 05:34:37 +00006195 // These can only come from an arithmetic instruction with overflow,
6196 // e.g. SADDO, UADDO.
Bill Wendling809e7bd2008-12-03 08:32:02 +00006197 Cond = Cond.getNode()->getOperand(1);
6198 addTest = false;
6199 break;
Bill Wendlingd3511522008-12-02 01:06:39 +00006200 }
Evan Cheng950aac02007-09-25 01:57:46 +00006201 }
Evan Chengd580f022008-12-03 08:38:43 +00006202 } else {
6203 unsigned CondOpc;
6204 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
6205 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Chengd580f022008-12-03 08:38:43 +00006206 if (CondOpc == ISD::OR) {
6207 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
6208 // two branches instead of an explicit OR instruction with a
6209 // separate test.
6210 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman99a12192009-03-04 19:44:21 +00006211 isX86LogicalCmp(Cmp)) {
Evan Chengd580f022008-12-03 08:38:43 +00006212 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006213 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Chengd580f022008-12-03 08:38:43 +00006214 Chain, Dest, CC, Cmp);
6215 CC = Cond.getOperand(1).getOperand(0);
6216 Cond = Cmp;
6217 addTest = false;
6218 }
6219 } else { // ISD::AND
6220 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
6221 // two branches instead of an explicit AND instruction with a
6222 // separate test. However, we only do this if this block doesn't
6223 // have a fall-through edge, because this requires an explicit
6224 // jmp when the condition is false.
6225 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman99a12192009-03-04 19:44:21 +00006226 isX86LogicalCmp(Cmp) &&
Evan Chengd580f022008-12-03 08:38:43 +00006227 Op.getNode()->hasOneUse()) {
6228 X86::CondCode CCode =
6229 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6230 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006231 CC = DAG.getConstant(CCode, MVT::i8);
Evan Chengd580f022008-12-03 08:38:43 +00006232 SDValue User = SDValue(*Op.getNode()->use_begin(), 0);
6233 // Look for an unconditional branch following this conditional branch.
6234 // We need this because we need to reverse the successors in order
6235 // to implement FCMP_OEQ.
6236 if (User.getOpcode() == ISD::BR) {
6237 SDValue FalseBB = User.getOperand(1);
6238 SDValue NewBR =
6239 DAG.UpdateNodeOperands(User, User.getOperand(0), Dest);
6240 assert(NewBR == User);
6241 Dest = FalseBB;
Dan Gohman6a00fcb2008-10-21 03:29:32 +00006242
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006243 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Chengd580f022008-12-03 08:38:43 +00006244 Chain, Dest, CC, Cmp);
6245 X86::CondCode CCode =
6246 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
6247 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006248 CC = DAG.getConstant(CCode, MVT::i8);
Evan Chengd580f022008-12-03 08:38:43 +00006249 Cond = Cmp;
6250 addTest = false;
6251 }
6252 }
Dan Gohman6a00fcb2008-10-21 03:29:32 +00006253 }
Evan Cheng8c3af2c2009-02-02 08:07:36 +00006254 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
6255 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
6256 // It should be transformed during dag combiner except when the condition
6257 // is set by a arithmetics with overflow node.
6258 X86::CondCode CCode =
6259 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6260 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006261 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng8c3af2c2009-02-02 08:07:36 +00006262 Cond = Cond.getOperand(0).getOperand(1);
6263 addTest = false;
Dan Gohman6a00fcb2008-10-21 03:29:32 +00006264 }
Evan Cheng950aac02007-09-25 01:57:46 +00006265 }
6266
6267 if (addTest) {
Evan Cheng095dac22010-01-06 19:38:29 +00006268 // Look pass the truncate.
6269 if (Cond.getOpcode() == ISD::TRUNCATE)
6270 Cond = Cond.getOperand(0);
6271
6272 // We know the result of AND is compared against zero. Try to match
6273 // it to BT.
6274 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6275 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6276 if (NewSetCC.getNode()) {
6277 CC = NewSetCC.getOperand(0);
6278 Cond = NewSetCC.getOperand(1);
6279 addTest = false;
6280 }
6281 }
6282 }
6283
6284 if (addTest) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006285 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohmanc8b47852009-03-07 01:58:32 +00006286 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng950aac02007-09-25 01:57:46 +00006287 }
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006288 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman6a00fcb2008-10-21 03:29:32 +00006289 Chain, Dest, CC, Cond);
Evan Cheng950aac02007-09-25 01:57:46 +00006290}
6291
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006292
6293// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
6294// Calls to _alloca is needed to probe the stack when allocating more than 4k
6295// bytes in one go. Touching the stack at 4K increments is necessary to ensure
6296// that the guard pages used by the OS virtual memory manager are allocated in
6297// correct sequence.
Dan Gohman8181bd12008-07-27 21:46:04 +00006298SDValue
6299X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006300 SelectionDAG &DAG) {
6301 assert(Subtarget->isTargetCygMing() &&
6302 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00006303 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00006304
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006305 // Get the inputs.
Dan Gohman8181bd12008-07-27 21:46:04 +00006306 SDValue Chain = Op.getOperand(0);
6307 SDValue Size = Op.getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006308 // FIXME: Ensure alignment here
6309
Dan Gohman8181bd12008-07-27 21:46:04 +00006310 SDValue Flag;
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00006311
Owen Andersonac9de032009-08-10 22:56:29 +00006312 EVT IntPtr = getPointerTy();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006313 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006314
Chris Lattnerfe5d4022008-10-11 22:08:30 +00006315 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00006316
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00006317 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006318 Flag = Chain.getValue(1);
6319
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006320 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00006321 SDValue Ops[] = { Chain,
Bill Wendlingfef06052008-09-16 21:48:12 +00006322 DAG.getTargetExternalSymbol("_alloca", IntPtr),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006323 DAG.getRegister(X86::EAX, IntPtr),
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00006324 DAG.getRegister(X86StackPtr, SPTy),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006325 Flag };
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006326 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, Ops, 5);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006327 Flag = Chain.getValue(1);
6328
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00006329 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnerfe5d4022008-10-11 22:08:30 +00006330 DAG.getIntPtrConstant(0, true),
6331 DAG.getIntPtrConstant(0, true),
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00006332 Flag);
6333
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00006334 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00006335
Dan Gohman8181bd12008-07-27 21:46:04 +00006336 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006337 return DAG.getMergeValues(Ops1, 2, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006338}
6339
Dan Gohman8181bd12008-07-27 21:46:04 +00006340SDValue
Dale Johannesen7f2abf42009-02-03 22:26:09 +00006341X86TargetLowering::EmitTargetCodeForMemset(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling5db7ffb2008-09-30 21:22:07 +00006342 SDValue Chain,
6343 SDValue Dst, SDValue Src,
6344 SDValue Size, unsigned Align,
6345 const Value *DstSV,
Bill Wendling4b2e3782008-10-01 00:59:58 +00006346 uint64_t DstSVOff) {
Dan Gohmane8b391e2008-04-12 04:36:06 +00006347 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006348
Bill Wendling5db7ffb2008-09-30 21:22:07 +00006349 // If not DWORD aligned or size is more than the threshold, call the library.
6350 // The libc version is likely to be faster for these cases. It can use the
6351 // address value and run time information about the CPU.
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00006352 if ((Align & 3) != 0 ||
Dan Gohmane8b391e2008-04-12 04:36:06 +00006353 !ConstantSize ||
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00006354 ConstantSize->getZExtValue() >
6355 getSubtarget()->getMaxInlineSizeThreshold()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00006356 SDValue InFlag(0, 0);
Dan Gohmanf95c2bf2008-04-01 20:38:36 +00006357
6358 // Check to see if there is a specialized entry-point for memory zeroing.
Dan Gohmane8b391e2008-04-12 04:36:06 +00006359 ConstantSDNode *V = dyn_cast<ConstantSDNode>(Src);
Bill Wendling5db7ffb2008-09-30 21:22:07 +00006360
Bill Wendling4b2e3782008-10-01 00:59:58 +00006361 if (const char *bzeroEntry = V &&
6362 V->isNullValue() ? Subtarget->getBZeroEntry() : 0) {
Owen Andersonac9de032009-08-10 22:56:29 +00006363 EVT IntPtr = getPointerTy();
Owen Anderson35b47072009-08-13 21:58:54 +00006364 const Type *IntPtrTy = TD->getIntPtrType(*DAG.getContext());
Scott Michel91099d62009-02-17 22:15:04 +00006365 TargetLowering::ArgListTy Args;
Bill Wendling4b2e3782008-10-01 00:59:58 +00006366 TargetLowering::ArgListEntry Entry;
6367 Entry.Node = Dst;
6368 Entry.Ty = IntPtrTy;
6369 Args.push_back(Entry);
6370 Entry.Node = Size;
6371 Args.push_back(Entry);
6372 std::pair<SDValue,SDValue> CallResult =
Owen Anderson35b47072009-08-13 21:58:54 +00006373 LowerCallTo(Chain, Type::getVoidTy(*DAG.getContext()),
6374 false, false, false, false,
Dan Gohman9178de12009-08-05 01:29:28 +00006375 0, CallingConv::C, false, /*isReturnValueUsed=*/false,
Bill Wendlingaa181762009-12-22 02:10:19 +00006376 DAG.getExternalSymbol(bzeroEntry, IntPtr), Args, DAG, dl,
6377 DAG.GetOrdering(Chain.getNode()));
Bill Wendling4b2e3782008-10-01 00:59:58 +00006378 return CallResult.second;
Dan Gohmanf95c2bf2008-04-01 20:38:36 +00006379 }
6380
Dan Gohmane8b391e2008-04-12 04:36:06 +00006381 // Otherwise have the target-independent code call memset.
Dan Gohman8181bd12008-07-27 21:46:04 +00006382 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006383 }
6384
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00006385 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman8181bd12008-07-27 21:46:04 +00006386 SDValue InFlag(0, 0);
Owen Andersonac9de032009-08-10 22:56:29 +00006387 EVT AVT;
Dan Gohman8181bd12008-07-27 21:46:04 +00006388 SDValue Count;
Dan Gohmane8b391e2008-04-12 04:36:06 +00006389 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Src);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006390 unsigned BytesLeft = 0;
6391 bool TwoRepStos = false;
6392 if (ValC) {
6393 unsigned ValReg;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00006394 uint64_t Val = ValC->getZExtValue() & 255;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006395
6396 // If the value is a constant, then we can potentially use larger sets.
6397 switch (Align & 3) {
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00006398 case 2: // WORD aligned
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006399 AVT = MVT::i16;
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00006400 ValReg = X86::AX;
6401 Val = (Val << 8) | Val;
6402 break;
6403 case 0: // DWORD aligned
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006404 AVT = MVT::i32;
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00006405 ValReg = X86::EAX;
6406 Val = (Val << 8) | Val;
6407 Val = (Val << 16) | Val;
6408 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) { // QWORD aligned
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006409 AVT = MVT::i64;
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00006410 ValReg = X86::RAX;
6411 Val = (Val << 32) | Val;
6412 }
6413 break;
6414 default: // Byte aligned
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006415 AVT = MVT::i8;
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00006416 ValReg = X86::AL;
6417 Count = DAG.getIntPtrConstant(SizeVal);
6418 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006419 }
6420
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006421 if (AVT.bitsGT(MVT::i8)) {
Duncan Sands92c43912008-06-06 12:08:01 +00006422 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohmane8b391e2008-04-12 04:36:06 +00006423 Count = DAG.getIntPtrConstant(SizeVal / UBytes);
6424 BytesLeft = SizeVal % UBytes;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006425 }
6426
Dale Johannesen7f2abf42009-02-03 22:26:09 +00006427 Chain = DAG.getCopyToReg(Chain, dl, ValReg, DAG.getConstant(Val, AVT),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006428 InFlag);
6429 InFlag = Chain.getValue(1);
6430 } else {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006431 AVT = MVT::i8;
Dan Gohman271d1c22008-04-16 01:32:32 +00006432 Count = DAG.getIntPtrConstant(SizeVal);
Dale Johannesen7f2abf42009-02-03 22:26:09 +00006433 Chain = DAG.getCopyToReg(Chain, dl, X86::AL, Src, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006434 InFlag = Chain.getValue(1);
6435 }
6436
Scott Michel91099d62009-02-17 22:15:04 +00006437 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen7f2abf42009-02-03 22:26:09 +00006438 X86::ECX,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006439 Count, InFlag);
6440 InFlag = Chain.getValue(1);
Scott Michel91099d62009-02-17 22:15:04 +00006441 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen7f2abf42009-02-03 22:26:09 +00006442 X86::EDI,
Dan Gohmane8b391e2008-04-12 04:36:06 +00006443 Dst, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006444 InFlag = Chain.getValue(1);
6445
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006446 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer65f60c92009-12-29 16:57:26 +00006447 SDValue Ops[] = { Chain, DAG.getValueType(AVT), InFlag };
6448 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, Ops, array_lengthof(Ops));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006449
6450 if (TwoRepStos) {
6451 InFlag = Chain.getValue(1);
Dan Gohmane8b391e2008-04-12 04:36:06 +00006452 Count = Size;
Owen Andersonac9de032009-08-10 22:56:29 +00006453 EVT CVT = Count.getValueType();
Dale Johannesen7f2abf42009-02-03 22:26:09 +00006454 SDValue Left = DAG.getNode(ISD::AND, dl, CVT, Count,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006455 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
6456 Chain = DAG.getCopyToReg(Chain, dl, (CVT == MVT::i64) ? X86::RCX :
Dale Johannesen7f2abf42009-02-03 22:26:09 +00006457 X86::ECX,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006458 Left, InFlag);
6459 InFlag = Chain.getValue(1);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006460 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer65f60c92009-12-29 16:57:26 +00006461 SDValue Ops[] = { Chain, DAG.getValueType(MVT::i8), InFlag };
6462 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, Ops, array_lengthof(Ops));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006463 } else if (BytesLeft) {
Dan Gohmane8b391e2008-04-12 04:36:06 +00006464 // Handle the last 1 - 7 bytes.
6465 unsigned Offset = SizeVal - BytesLeft;
Owen Andersonac9de032009-08-10 22:56:29 +00006466 EVT AddrVT = Dst.getValueType();
6467 EVT SizeVT = Size.getValueType();
Dan Gohmane8b391e2008-04-12 04:36:06 +00006468
Dale Johannesen7f2abf42009-02-03 22:26:09 +00006469 Chain = DAG.getMemset(Chain, dl,
6470 DAG.getNode(ISD::ADD, dl, AddrVT, Dst,
Dan Gohmane8b391e2008-04-12 04:36:06 +00006471 DAG.getConstant(Offset, AddrVT)),
6472 Src,
6473 DAG.getConstant(BytesLeft, SizeVT),
Dan Gohman65118f42008-04-28 17:15:20 +00006474 Align, DstSV, DstSVOff + Offset);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006475 }
6476
Dan Gohmane8b391e2008-04-12 04:36:06 +00006477 // TODO: Use a Tokenfactor, as in memcpy, instead of a single chain.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006478 return Chain;
6479}
6480
Dan Gohman8181bd12008-07-27 21:46:04 +00006481SDValue
Dale Johannesen7f2abf42009-02-03 22:26:09 +00006482X86TargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00006483 SDValue Chain, SDValue Dst, SDValue Src,
6484 SDValue Size, unsigned Align,
6485 bool AlwaysInline,
6486 const Value *DstSV, uint64_t DstSVOff,
Scott Michel91099d62009-02-17 22:15:04 +00006487 const Value *SrcSV, uint64_t SrcSVOff) {
Dan Gohmane8b391e2008-04-12 04:36:06 +00006488 // This requires the copy size to be a constant, preferrably
6489 // within a subtarget-specific limit.
6490 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
6491 if (!ConstantSize)
Dan Gohman8181bd12008-07-27 21:46:04 +00006492 return SDValue();
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00006493 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohmane8b391e2008-04-12 04:36:06 +00006494 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman8181bd12008-07-27 21:46:04 +00006495 return SDValue();
Dan Gohmane8b391e2008-04-12 04:36:06 +00006496
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00006497 /// If not DWORD aligned, call the library.
6498 if ((Align & 3) != 0)
6499 return SDValue();
6500
6501 // DWORD aligned
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006502 EVT AVT = MVT::i32;
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00006503 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) // QWORD aligned
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006504 AVT = MVT::i64;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006505
Duncan Sands92c43912008-06-06 12:08:01 +00006506 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohmane8b391e2008-04-12 04:36:06 +00006507 unsigned CountVal = SizeVal / UBytes;
Dan Gohman8181bd12008-07-27 21:46:04 +00006508 SDValue Count = DAG.getIntPtrConstant(CountVal);
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00006509 unsigned BytesLeft = SizeVal % UBytes;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006510
Dan Gohman8181bd12008-07-27 21:46:04 +00006511 SDValue InFlag(0, 0);
Scott Michel91099d62009-02-17 22:15:04 +00006512 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen7f2abf42009-02-03 22:26:09 +00006513 X86::ECX,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006514 Count, InFlag);
6515 InFlag = Chain.getValue(1);
Scott Michel91099d62009-02-17 22:15:04 +00006516 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen7f2abf42009-02-03 22:26:09 +00006517 X86::EDI,
Dan Gohmane8b391e2008-04-12 04:36:06 +00006518 Dst, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006519 InFlag = Chain.getValue(1);
Scott Michel91099d62009-02-17 22:15:04 +00006520 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RSI :
Dale Johannesen7f2abf42009-02-03 22:26:09 +00006521 X86::ESI,
Dan Gohmane8b391e2008-04-12 04:36:06 +00006522 Src, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006523 InFlag = Chain.getValue(1);
6524
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006525 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer65f60c92009-12-29 16:57:26 +00006526 SDValue Ops[] = { Chain, DAG.getValueType(AVT), InFlag };
6527 SDValue RepMovs = DAG.getNode(X86ISD::REP_MOVS, dl, Tys, Ops,
6528 array_lengthof(Ops));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006529
Dan Gohman8181bd12008-07-27 21:46:04 +00006530 SmallVector<SDValue, 4> Results;
Evan Cheng38d3c522008-04-25 00:26:43 +00006531 Results.push_back(RepMovs);
Rafael Espindolaf12f3a92007-09-28 12:53:01 +00006532 if (BytesLeft) {
Dan Gohmane8b391e2008-04-12 04:36:06 +00006533 // Handle the last 1 - 7 bytes.
6534 unsigned Offset = SizeVal - BytesLeft;
Owen Andersonac9de032009-08-10 22:56:29 +00006535 EVT DstVT = Dst.getValueType();
6536 EVT SrcVT = Src.getValueType();
6537 EVT SizeVT = Size.getValueType();
Scott Michel91099d62009-02-17 22:15:04 +00006538 Results.push_back(DAG.getMemcpy(Chain, dl,
Dale Johannesen7f2abf42009-02-03 22:26:09 +00006539 DAG.getNode(ISD::ADD, dl, DstVT, Dst,
Evan Cheng38d3c522008-04-25 00:26:43 +00006540 DAG.getConstant(Offset, DstVT)),
Dale Johannesen7f2abf42009-02-03 22:26:09 +00006541 DAG.getNode(ISD::ADD, dl, SrcVT, Src,
Evan Cheng38d3c522008-04-25 00:26:43 +00006542 DAG.getConstant(Offset, SrcVT)),
Dan Gohmane8b391e2008-04-12 04:36:06 +00006543 DAG.getConstant(BytesLeft, SizeVT),
6544 Align, AlwaysInline,
Dan Gohman65118f42008-04-28 17:15:20 +00006545 DstSV, DstSVOff + Offset,
6546 SrcSV, SrcSVOff + Offset));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006547 }
6548
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006549 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesen7f2abf42009-02-03 22:26:09 +00006550 &Results[0], Results.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006551}
6552
Dan Gohman8181bd12008-07-27 21:46:04 +00006553SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) {
Dan Gohman12a9c082008-02-06 22:27:42 +00006554 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00006555 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006556
6557 if (!Subtarget->is64Bit()) {
6558 // vastart just stores the address of the VarArgsFrameIndex slot into the
6559 // memory location argument.
Dan Gohman8181bd12008-07-27 21:46:04 +00006560 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006561 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006562 }
6563
6564 // __va_list_tag:
6565 // gp_offset (0 - 6 * 8)
6566 // fp_offset (48 - 48 + 8 * 16)
6567 // overflow_arg_area (point to parameters coming in memory).
6568 // reg_save_area
Dan Gohman8181bd12008-07-27 21:46:04 +00006569 SmallVector<SDValue, 8> MemOps;
6570 SDValue FIN = Op.getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006571 // Store gp_offset
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006572 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006573 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Dan Gohman12a9c082008-02-06 22:27:42 +00006574 FIN, SV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006575 MemOps.push_back(Store);
6576
6577 // Store fp_offset
Scott Michel91099d62009-02-17 22:15:04 +00006578 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006579 FIN, DAG.getIntPtrConstant(4));
6580 Store = DAG.getStore(Op.getOperand(0), dl,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006581 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Dan Gohman12a9c082008-02-06 22:27:42 +00006582 FIN, SV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006583 MemOps.push_back(Store);
6584
6585 // Store ptr to overflow_arg_area
Scott Michel91099d62009-02-17 22:15:04 +00006586 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006587 FIN, DAG.getIntPtrConstant(4));
Dan Gohman8181bd12008-07-27 21:46:04 +00006588 SDValue OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006589 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006590 MemOps.push_back(Store);
6591
6592 // Store ptr to reg_save_area.
Scott Michel91099d62009-02-17 22:15:04 +00006593 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006594 FIN, DAG.getIntPtrConstant(8));
Dan Gohman8181bd12008-07-27 21:46:04 +00006595 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006596 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006597 MemOps.push_back(Store);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006598 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006599 &MemOps[0], MemOps.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006600}
6601
Dan Gohman8181bd12008-07-27 21:46:04 +00006602SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Dan Gohman827cb1f2008-05-10 01:26:14 +00006603 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6604 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman8181bd12008-07-27 21:46:04 +00006605 SDValue Chain = Op.getOperand(0);
6606 SDValue SrcPtr = Op.getOperand(1);
6607 SDValue SrcSV = Op.getOperand(2);
Dan Gohman827cb1f2008-05-10 01:26:14 +00006608
Edwin Török4d9756a2009-07-08 20:53:28 +00006609 llvm_report_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman8181bd12008-07-27 21:46:04 +00006610 return SDValue();
Dan Gohman827cb1f2008-05-10 01:26:14 +00006611}
6612
Dan Gohman8181bd12008-07-27 21:46:04 +00006613SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006614 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman840ff5c2008-04-18 20:55:41 +00006615 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman8181bd12008-07-27 21:46:04 +00006616 SDValue Chain = Op.getOperand(0);
6617 SDValue DstPtr = Op.getOperand(1);
6618 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman12a9c082008-02-06 22:27:42 +00006619 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6620 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00006621 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006622
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00006623 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Dan Gohman840ff5c2008-04-18 20:55:41 +00006624 DAG.getIntPtrConstant(24), 8, false,
6625 DstSV, 0, SrcSV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006626}
6627
Dan Gohman8181bd12008-07-27 21:46:04 +00006628SDValue
6629X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00006630 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00006631 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006632 switch (IntNo) {
Dan Gohman8181bd12008-07-27 21:46:04 +00006633 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng9f69f9d2008-05-04 09:15:50 +00006634 // Comparison intrinsics.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006635 case Intrinsic::x86_sse_comieq_ss:
6636 case Intrinsic::x86_sse_comilt_ss:
6637 case Intrinsic::x86_sse_comile_ss:
6638 case Intrinsic::x86_sse_comigt_ss:
6639 case Intrinsic::x86_sse_comige_ss:
6640 case Intrinsic::x86_sse_comineq_ss:
6641 case Intrinsic::x86_sse_ucomieq_ss:
6642 case Intrinsic::x86_sse_ucomilt_ss:
6643 case Intrinsic::x86_sse_ucomile_ss:
6644 case Intrinsic::x86_sse_ucomigt_ss:
6645 case Intrinsic::x86_sse_ucomige_ss:
6646 case Intrinsic::x86_sse_ucomineq_ss:
6647 case Intrinsic::x86_sse2_comieq_sd:
6648 case Intrinsic::x86_sse2_comilt_sd:
6649 case Intrinsic::x86_sse2_comile_sd:
6650 case Intrinsic::x86_sse2_comigt_sd:
6651 case Intrinsic::x86_sse2_comige_sd:
6652 case Intrinsic::x86_sse2_comineq_sd:
6653 case Intrinsic::x86_sse2_ucomieq_sd:
6654 case Intrinsic::x86_sse2_ucomilt_sd:
6655 case Intrinsic::x86_sse2_ucomile_sd:
6656 case Intrinsic::x86_sse2_ucomigt_sd:
6657 case Intrinsic::x86_sse2_ucomige_sd:
6658 case Intrinsic::x86_sse2_ucomineq_sd: {
6659 unsigned Opc = 0;
6660 ISD::CondCode CC = ISD::SETCC_INVALID;
6661 switch (IntNo) {
6662 default: break;
6663 case Intrinsic::x86_sse_comieq_ss:
6664 case Intrinsic::x86_sse2_comieq_sd:
6665 Opc = X86ISD::COMI;
6666 CC = ISD::SETEQ;
6667 break;
6668 case Intrinsic::x86_sse_comilt_ss:
6669 case Intrinsic::x86_sse2_comilt_sd:
6670 Opc = X86ISD::COMI;
6671 CC = ISD::SETLT;
6672 break;
6673 case Intrinsic::x86_sse_comile_ss:
6674 case Intrinsic::x86_sse2_comile_sd:
6675 Opc = X86ISD::COMI;
6676 CC = ISD::SETLE;
6677 break;
6678 case Intrinsic::x86_sse_comigt_ss:
6679 case Intrinsic::x86_sse2_comigt_sd:
6680 Opc = X86ISD::COMI;
6681 CC = ISD::SETGT;
6682 break;
6683 case Intrinsic::x86_sse_comige_ss:
6684 case Intrinsic::x86_sse2_comige_sd:
6685 Opc = X86ISD::COMI;
6686 CC = ISD::SETGE;
6687 break;
6688 case Intrinsic::x86_sse_comineq_ss:
6689 case Intrinsic::x86_sse2_comineq_sd:
6690 Opc = X86ISD::COMI;
6691 CC = ISD::SETNE;
6692 break;
6693 case Intrinsic::x86_sse_ucomieq_ss:
6694 case Intrinsic::x86_sse2_ucomieq_sd:
6695 Opc = X86ISD::UCOMI;
6696 CC = ISD::SETEQ;
6697 break;
6698 case Intrinsic::x86_sse_ucomilt_ss:
6699 case Intrinsic::x86_sse2_ucomilt_sd:
6700 Opc = X86ISD::UCOMI;
6701 CC = ISD::SETLT;
6702 break;
6703 case Intrinsic::x86_sse_ucomile_ss:
6704 case Intrinsic::x86_sse2_ucomile_sd:
6705 Opc = X86ISD::UCOMI;
6706 CC = ISD::SETLE;
6707 break;
6708 case Intrinsic::x86_sse_ucomigt_ss:
6709 case Intrinsic::x86_sse2_ucomigt_sd:
6710 Opc = X86ISD::UCOMI;
6711 CC = ISD::SETGT;
6712 break;
6713 case Intrinsic::x86_sse_ucomige_ss:
6714 case Intrinsic::x86_sse2_ucomige_sd:
6715 Opc = X86ISD::UCOMI;
6716 CC = ISD::SETGE;
6717 break;
6718 case Intrinsic::x86_sse_ucomineq_ss:
6719 case Intrinsic::x86_sse2_ucomineq_sd:
6720 Opc = X86ISD::UCOMI;
6721 CC = ISD::SETNE;
6722 break;
6723 }
6724
Dan Gohman8181bd12008-07-27 21:46:04 +00006725 SDValue LHS = Op.getOperand(1);
6726 SDValue RHS = Op.getOperand(2);
Chris Lattnerebb91142008-12-24 23:53:05 +00006727 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman8ab7dd02009-10-20 16:22:37 +00006728 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006729 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6730 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6731 DAG.getConstant(X86CC, MVT::i8), Cond);
6732 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006733 }
Eric Christopher95d79262009-07-29 00:28:05 +00006734 // ptest intrinsics. The intrinsic these come from are designed to return
Eric Christopher79e0e8b2009-07-29 01:01:19 +00006735 // an integer value, not just an instruction so lower it to the ptest
6736 // pattern and a setcc for the result.
Eric Christopher95d79262009-07-29 00:28:05 +00006737 case Intrinsic::x86_sse41_ptestz:
6738 case Intrinsic::x86_sse41_ptestc:
6739 case Intrinsic::x86_sse41_ptestnzc:{
6740 unsigned X86CC = 0;
6741 switch (IntNo) {
Eric Christopher6612b082009-07-29 18:14:04 +00006742 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Eric Christopher95d79262009-07-29 00:28:05 +00006743 case Intrinsic::x86_sse41_ptestz:
6744 // ZF = 1
6745 X86CC = X86::COND_E;
6746 break;
6747 case Intrinsic::x86_sse41_ptestc:
6748 // CF = 1
6749 X86CC = X86::COND_B;
6750 break;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00006751 case Intrinsic::x86_sse41_ptestnzc:
Eric Christopher95d79262009-07-29 00:28:05 +00006752 // ZF and CF = 0
6753 X86CC = X86::COND_A;
6754 break;
6755 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00006756
Eric Christopher95d79262009-07-29 00:28:05 +00006757 SDValue LHS = Op.getOperand(1);
6758 SDValue RHS = Op.getOperand(2);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006759 SDValue Test = DAG.getNode(X86ISD::PTEST, dl, MVT::i32, LHS, RHS);
6760 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
6761 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
6762 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher95d79262009-07-29 00:28:05 +00006763 }
Evan Cheng9f69f9d2008-05-04 09:15:50 +00006764
6765 // Fix vector shift instructions where the last operand is a non-immediate
6766 // i32 value.
6767 case Intrinsic::x86_sse2_pslli_w:
6768 case Intrinsic::x86_sse2_pslli_d:
6769 case Intrinsic::x86_sse2_pslli_q:
6770 case Intrinsic::x86_sse2_psrli_w:
6771 case Intrinsic::x86_sse2_psrli_d:
6772 case Intrinsic::x86_sse2_psrli_q:
6773 case Intrinsic::x86_sse2_psrai_w:
6774 case Intrinsic::x86_sse2_psrai_d:
6775 case Intrinsic::x86_mmx_pslli_w:
6776 case Intrinsic::x86_mmx_pslli_d:
6777 case Intrinsic::x86_mmx_pslli_q:
6778 case Intrinsic::x86_mmx_psrli_w:
6779 case Intrinsic::x86_mmx_psrli_d:
6780 case Intrinsic::x86_mmx_psrli_q:
6781 case Intrinsic::x86_mmx_psrai_w:
6782 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman8181bd12008-07-27 21:46:04 +00006783 SDValue ShAmt = Op.getOperand(2);
Evan Cheng9f69f9d2008-05-04 09:15:50 +00006784 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman8181bd12008-07-27 21:46:04 +00006785 return SDValue();
Evan Cheng9f69f9d2008-05-04 09:15:50 +00006786
6787 unsigned NewIntNo = 0;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006788 EVT ShAmtVT = MVT::v4i32;
Evan Cheng9f69f9d2008-05-04 09:15:50 +00006789 switch (IntNo) {
6790 case Intrinsic::x86_sse2_pslli_w:
6791 NewIntNo = Intrinsic::x86_sse2_psll_w;
6792 break;
6793 case Intrinsic::x86_sse2_pslli_d:
6794 NewIntNo = Intrinsic::x86_sse2_psll_d;
6795 break;
6796 case Intrinsic::x86_sse2_pslli_q:
6797 NewIntNo = Intrinsic::x86_sse2_psll_q;
6798 break;
6799 case Intrinsic::x86_sse2_psrli_w:
6800 NewIntNo = Intrinsic::x86_sse2_psrl_w;
6801 break;
6802 case Intrinsic::x86_sse2_psrli_d:
6803 NewIntNo = Intrinsic::x86_sse2_psrl_d;
6804 break;
6805 case Intrinsic::x86_sse2_psrli_q:
6806 NewIntNo = Intrinsic::x86_sse2_psrl_q;
6807 break;
6808 case Intrinsic::x86_sse2_psrai_w:
6809 NewIntNo = Intrinsic::x86_sse2_psra_w;
6810 break;
6811 case Intrinsic::x86_sse2_psrai_d:
6812 NewIntNo = Intrinsic::x86_sse2_psra_d;
6813 break;
6814 default: {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006815 ShAmtVT = MVT::v2i32;
Evan Cheng9f69f9d2008-05-04 09:15:50 +00006816 switch (IntNo) {
6817 case Intrinsic::x86_mmx_pslli_w:
6818 NewIntNo = Intrinsic::x86_mmx_psll_w;
6819 break;
6820 case Intrinsic::x86_mmx_pslli_d:
6821 NewIntNo = Intrinsic::x86_mmx_psll_d;
6822 break;
6823 case Intrinsic::x86_mmx_pslli_q:
6824 NewIntNo = Intrinsic::x86_mmx_psll_q;
6825 break;
6826 case Intrinsic::x86_mmx_psrli_w:
6827 NewIntNo = Intrinsic::x86_mmx_psrl_w;
6828 break;
6829 case Intrinsic::x86_mmx_psrli_d:
6830 NewIntNo = Intrinsic::x86_mmx_psrl_d;
6831 break;
6832 case Intrinsic::x86_mmx_psrli_q:
6833 NewIntNo = Intrinsic::x86_mmx_psrl_q;
6834 break;
6835 case Intrinsic::x86_mmx_psrai_w:
6836 NewIntNo = Intrinsic::x86_mmx_psra_w;
6837 break;
6838 case Intrinsic::x86_mmx_psrai_d:
6839 NewIntNo = Intrinsic::x86_mmx_psra_d;
6840 break;
Edwin Törökbd448e32009-07-14 16:55:14 +00006841 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng9f69f9d2008-05-04 09:15:50 +00006842 }
6843 break;
6844 }
6845 }
Mon P Wang04c767e2009-09-03 19:56:25 +00006846
6847 // The vector shift intrinsics with scalars uses 32b shift amounts but
6848 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
6849 // to be zero.
6850 SDValue ShOps[4];
6851 ShOps[0] = ShAmt;
6852 ShOps[1] = DAG.getConstant(0, MVT::i32);
6853 if (ShAmtVT == MVT::v4i32) {
6854 ShOps[2] = DAG.getUNDEF(MVT::i32);
6855 ShOps[3] = DAG.getUNDEF(MVT::i32);
6856 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
6857 } else {
6858 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
6859 }
6860
Owen Andersonac9de032009-08-10 22:56:29 +00006861 EVT VT = Op.getValueType();
Mon P Wang04c767e2009-09-03 19:56:25 +00006862 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, ShAmt);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006863 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006864 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng9f69f9d2008-05-04 09:15:50 +00006865 Op.getOperand(1), ShAmt);
6866 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006867 }
6868}
6869
Dan Gohman8181bd12008-07-27 21:46:04 +00006870SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Bill Wendling6ddc87b2009-01-16 19:25:27 +00006871 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00006872 DebugLoc dl = Op.getDebugLoc();
Bill Wendling6ddc87b2009-01-16 19:25:27 +00006873
6874 if (Depth > 0) {
6875 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
6876 SDValue Offset =
6877 DAG.getConstant(TD->getPointerSize(),
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006878 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006879 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michel91099d62009-02-17 22:15:04 +00006880 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006881 FrameAddr, Offset),
Bill Wendling6ddc87b2009-01-16 19:25:27 +00006882 NULL, 0);
6883 }
6884
6885 // Just load the return address.
Dan Gohman8181bd12008-07-27 21:46:04 +00006886 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michel91099d62009-02-17 22:15:04 +00006887 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006888 RetAddrFI, NULL, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006889}
6890
Dan Gohman8181bd12008-07-27 21:46:04 +00006891SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Evan Cheng33633672008-09-27 01:56:22 +00006892 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6893 MFI->setFrameAddressIsTaken(true);
Owen Andersonac9de032009-08-10 22:56:29 +00006894 EVT VT = Op.getValueType();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00006895 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng33633672008-09-27 01:56:22 +00006896 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
6897 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00006898 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng33633672008-09-27 01:56:22 +00006899 while (Depth--)
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00006900 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0);
Evan Cheng33633672008-09-27 01:56:22 +00006901 return FrameAddr;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006902}
6903
Dan Gohman8181bd12008-07-27 21:46:04 +00006904SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Anton Korobeynikov566f9d92008-09-08 21:12:11 +00006905 SelectionDAG &DAG) {
Anton Korobeynikovd0fef972008-09-09 18:22:57 +00006906 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006907}
6908
Dan Gohman8181bd12008-07-27 21:46:04 +00006909SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006910{
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006911 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman8181bd12008-07-27 21:46:04 +00006912 SDValue Chain = Op.getOperand(0);
6913 SDValue Offset = Op.getOperand(1);
6914 SDValue Handler = Op.getOperand(2);
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00006915 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006916
Anton Korobeynikov1ec04ee2008-09-08 21:12:47 +00006917 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
6918 getPointerTy());
6919 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006920
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006921 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovd0fef972008-09-09 18:22:57 +00006922 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006923 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
6924 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0);
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00006925 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikov1ec04ee2008-09-08 21:12:47 +00006926 MF.getRegInfo().addLiveOut(StoreAddrReg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006927
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006928 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006929 MVT::Other,
Anton Korobeynikov1ec04ee2008-09-08 21:12:47 +00006930 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006931}
6932
Dan Gohman8181bd12008-07-27 21:46:04 +00006933SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006934 SelectionDAG &DAG) {
Dan Gohman8181bd12008-07-27 21:46:04 +00006935 SDValue Root = Op.getOperand(0);
6936 SDValue Trmp = Op.getOperand(1); // trampoline
6937 SDValue FPtr = Op.getOperand(2); // nested function
6938 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00006939 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006940
Dan Gohman12a9c082008-02-06 22:27:42 +00006941 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006942
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00006943 const X86InstrInfo *TII =
6944 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
6945
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006946 if (Subtarget->is64Bit()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00006947 SDValue OutChains[6];
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00006948
6949 // Large code-model.
6950
6951 const unsigned char JMP64r = TII->getBaseOpcodeFor(X86::JMP64r);
6952 const unsigned char MOV64ri = TII->getBaseOpcodeFor(X86::MOV64ri);
6953
Dan Gohmanb41dfba2008-05-14 01:58:56 +00006954 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
6955 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00006956
6957 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
6958
6959 // Load the pointer to the nested function into R11.
6960 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman8181bd12008-07-27 21:46:04 +00006961 SDValue Addr = Trmp;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006962 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006963 Addr, TrmpAddr, 0);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00006964
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006965 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6966 DAG.getConstant(2, MVT::i64));
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006967 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2, false, 2);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00006968
6969 // Load the 'nest' parameter value into R10.
6970 // R10 is specified in X86CallingConv.td
6971 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006972 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6973 DAG.getConstant(10, MVT::i64));
6974 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006975 Addr, TrmpAddr, 10);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00006976
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006977 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6978 DAG.getConstant(12, MVT::i64));
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006979 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12, false, 2);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00006980
6981 // Jump to the nested function.
6982 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006983 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6984 DAG.getConstant(20, MVT::i64));
6985 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006986 Addr, TrmpAddr, 20);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00006987
6988 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006989 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6990 DAG.getConstant(22, MVT::i64));
6991 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Dan Gohman12a9c082008-02-06 22:27:42 +00006992 TrmpAddr, 22);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00006993
Dan Gohman8181bd12008-07-27 21:46:04 +00006994 SDValue Ops[] =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006995 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006996 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006997 } else {
Dan Gohman0bd70702008-01-31 01:01:48 +00006998 const Function *Func =
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006999 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel5838baa2009-09-02 08:44:58 +00007000 CallingConv::ID CC = Func->getCallingConv();
Duncan Sands466eadd2007-08-29 19:01:20 +00007001 unsigned NestReg;
Duncan Sandsd8455ca2007-07-27 20:02:49 +00007002
7003 switch (CC) {
7004 default:
Edwin Törökbd448e32009-07-14 16:55:14 +00007005 llvm_unreachable("Unsupported calling convention");
Duncan Sandsd8455ca2007-07-27 20:02:49 +00007006 case CallingConv::C:
Duncan Sandsd8455ca2007-07-27 20:02:49 +00007007 case CallingConv::X86_StdCall: {
7008 // Pass 'nest' parameter in ECX.
7009 // Must be kept in sync with X86CallingConv.td
Duncan Sands466eadd2007-08-29 19:01:20 +00007010 NestReg = X86::ECX;
Duncan Sandsd8455ca2007-07-27 20:02:49 +00007011
7012 // Check that ECX wasn't needed by an 'inreg' parameter.
7013 const FunctionType *FTy = Func->getFunctionType();
Devang Pateld222f862008-09-25 21:00:45 +00007014 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsd8455ca2007-07-27 20:02:49 +00007015
Chris Lattner1c8733e2008-03-12 17:45:29 +00007016 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsd8455ca2007-07-27 20:02:49 +00007017 unsigned InRegCount = 0;
7018 unsigned Idx = 1;
7019
7020 for (FunctionType::param_iterator I = FTy->param_begin(),
7021 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Pateld222f862008-09-25 21:00:45 +00007022 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsd8455ca2007-07-27 20:02:49 +00007023 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovd0fef972008-09-09 18:22:57 +00007024 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsd8455ca2007-07-27 20:02:49 +00007025
7026 if (InRegCount > 2) {
Edwin Török3cb88482009-07-08 18:01:40 +00007027 llvm_report_error("Nest register in use - reduce number of inreg parameters!");
Duncan Sandsd8455ca2007-07-27 20:02:49 +00007028 }
7029 }
7030 break;
7031 }
7032 case CallingConv::X86_FastCall:
Duncan Sands162c1d52008-09-10 13:22:10 +00007033 case CallingConv::Fast:
Duncan Sandsd8455ca2007-07-27 20:02:49 +00007034 // Pass 'nest' parameter in EAX.
7035 // Must be kept in sync with X86CallingConv.td
Duncan Sands466eadd2007-08-29 19:01:20 +00007036 NestReg = X86::EAX;
Duncan Sandsd8455ca2007-07-27 20:02:49 +00007037 break;
7038 }
7039
Dan Gohman8181bd12008-07-27 21:46:04 +00007040 SDValue OutChains[4];
7041 SDValue Addr, Disp;
Duncan Sandsd8455ca2007-07-27 20:02:49 +00007042
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007043 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7044 DAG.getConstant(10, MVT::i32));
7045 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00007046
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00007047 const unsigned char MOV32ri = TII->getBaseOpcodeFor(X86::MOV32ri);
Dan Gohmanb41dfba2008-05-14 01:58:56 +00007048 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michel91099d62009-02-17 22:15:04 +00007049 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007050 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Dan Gohman12a9c082008-02-06 22:27:42 +00007051 Trmp, TrmpAddr, 0);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00007052
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007053 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7054 DAG.getConstant(1, MVT::i32));
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007055 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1, false, 1);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00007056
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00007057 const unsigned char JMP = TII->getBaseOpcodeFor(X86::JMP);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007058 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7059 DAG.getConstant(5, MVT::i32));
7060 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Dan Gohman12a9c082008-02-06 22:27:42 +00007061 TrmpAddr, 5, false, 1);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00007062
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007063 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7064 DAG.getConstant(6, MVT::i32));
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007065 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6, false, 1);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00007066
Dan Gohman8181bd12008-07-27 21:46:04 +00007067 SDValue Ops[] =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007068 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007069 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00007070 }
7071}
7072
Dan Gohman8181bd12008-07-27 21:46:04 +00007073SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00007074 /*
7075 The rounding mode is in bits 11:10 of FPSR, and has the following
7076 settings:
7077 00 Round to nearest
7078 01 Round to -inf
7079 10 Round to +inf
7080 11 Round to 0
7081
7082 FLT_ROUNDS, on the other hand, expects the following:
7083 -1 Undefined
7084 0 Round to 0
7085 1 Round to nearest
7086 2 Round to +inf
7087 3 Round to -inf
7088
7089 To perform the conversion, we do:
7090 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
7091 */
7092
7093 MachineFunction &MF = DAG.getMachineFunction();
7094 const TargetMachine &TM = MF.getTarget();
7095 const TargetFrameInfo &TFI = *TM.getFrameInfo();
7096 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersonac9de032009-08-10 22:56:29 +00007097 EVT VT = Op.getValueType();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00007098 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00007099
7100 // Save FP Control Word to stack slot
David Greene6424ab92009-11-12 20:49:22 +00007101 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman8181bd12008-07-27 21:46:04 +00007102 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00007103
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007104 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng6617eed2008-09-24 23:26:36 +00007105 DAG.getEntryNode(), StackSlot);
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00007106
7107 // Load FP Control Word from stack slot
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007108 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0);
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00007109
7110 // Transform as necessary
Dan Gohman8181bd12008-07-27 21:46:04 +00007111 SDValue CWD1 =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007112 DAG.getNode(ISD::SRL, dl, MVT::i16,
7113 DAG.getNode(ISD::AND, dl, MVT::i16,
7114 CWD, DAG.getConstant(0x800, MVT::i16)),
7115 DAG.getConstant(11, MVT::i8));
Dan Gohman8181bd12008-07-27 21:46:04 +00007116 SDValue CWD2 =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007117 DAG.getNode(ISD::SRL, dl, MVT::i16,
7118 DAG.getNode(ISD::AND, dl, MVT::i16,
7119 CWD, DAG.getConstant(0x400, MVT::i16)),
7120 DAG.getConstant(9, MVT::i8));
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00007121
Dan Gohman8181bd12008-07-27 21:46:04 +00007122 SDValue RetVal =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007123 DAG.getNode(ISD::AND, dl, MVT::i16,
7124 DAG.getNode(ISD::ADD, dl, MVT::i16,
7125 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
7126 DAG.getConstant(1, MVT::i16)),
7127 DAG.getConstant(3, MVT::i16));
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00007128
7129
Duncan Sands92c43912008-06-06 12:08:01 +00007130 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen24dd9a52009-02-07 00:55:49 +00007131 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00007132}
7133
Dan Gohman8181bd12008-07-27 21:46:04 +00007134SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersonac9de032009-08-10 22:56:29 +00007135 EVT VT = Op.getValueType();
7136 EVT OpVT = VT;
Duncan Sands92c43912008-06-06 12:08:01 +00007137 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00007138 DebugLoc dl = Op.getDebugLoc();
Evan Cheng48679f42007-12-14 02:13:44 +00007139
7140 Op = Op.getOperand(0);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007141 if (VT == MVT::i8) {
Evan Cheng7cfbfe32007-12-14 08:30:15 +00007142 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007143 OpVT = MVT::i32;
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007144 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng48679f42007-12-14 02:13:44 +00007145 }
Evan Cheng48679f42007-12-14 02:13:44 +00007146
Evan Cheng7cfbfe32007-12-14 08:30:15 +00007147 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007148 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007149 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng7cfbfe32007-12-14 08:30:15 +00007150
7151 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer65f60c92009-12-29 16:57:26 +00007152 SDValue Ops[] = {
7153 Op,
7154 DAG.getConstant(NumBits+NumBits-1, OpVT),
7155 DAG.getConstant(X86::COND_E, MVT::i8),
7156 Op.getValue(1)
7157 };
7158 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng7cfbfe32007-12-14 08:30:15 +00007159
7160 // Finally xor with NumBits-1.
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007161 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng7cfbfe32007-12-14 08:30:15 +00007162
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007163 if (VT == MVT::i8)
7164 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng48679f42007-12-14 02:13:44 +00007165 return Op;
7166}
7167
Dan Gohman8181bd12008-07-27 21:46:04 +00007168SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersonac9de032009-08-10 22:56:29 +00007169 EVT VT = Op.getValueType();
7170 EVT OpVT = VT;
Duncan Sands92c43912008-06-06 12:08:01 +00007171 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00007172 DebugLoc dl = Op.getDebugLoc();
Evan Cheng48679f42007-12-14 02:13:44 +00007173
7174 Op = Op.getOperand(0);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007175 if (VT == MVT::i8) {
7176 OpVT = MVT::i32;
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007177 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng48679f42007-12-14 02:13:44 +00007178 }
Evan Cheng7cfbfe32007-12-14 08:30:15 +00007179
7180 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007181 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007182 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng7cfbfe32007-12-14 08:30:15 +00007183
7184 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer65f60c92009-12-29 16:57:26 +00007185 SDValue Ops[] = {
7186 Op,
7187 DAG.getConstant(NumBits, OpVT),
7188 DAG.getConstant(X86::COND_E, MVT::i8),
7189 Op.getValue(1)
7190 };
7191 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng7cfbfe32007-12-14 08:30:15 +00007192
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007193 if (VT == MVT::i8)
7194 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng48679f42007-12-14 02:13:44 +00007195 return Op;
7196}
7197
Mon P Wang14edb092008-12-18 21:42:19 +00007198SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) {
Owen Andersonac9de032009-08-10 22:56:29 +00007199 EVT VT = Op.getValueType();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007200 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00007201 DebugLoc dl = Op.getDebugLoc();
Scott Michel91099d62009-02-17 22:15:04 +00007202
Mon P Wang14edb092008-12-18 21:42:19 +00007203 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
7204 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
7205 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
7206 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
7207 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
7208 //
7209 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
7210 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
7211 // return AloBlo + AloBhi + AhiBlo;
7212
7213 SDValue A = Op.getOperand(0);
7214 SDValue B = Op.getOperand(1);
Scott Michel91099d62009-02-17 22:15:04 +00007215
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007216 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007217 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7218 A, DAG.getConstant(32, MVT::i32));
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007219 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007220 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7221 B, DAG.getConstant(32, MVT::i32));
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007222 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007223 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wang14edb092008-12-18 21:42:19 +00007224 A, B);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007225 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007226 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wang14edb092008-12-18 21:42:19 +00007227 A, Bhi);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007228 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007229 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wang14edb092008-12-18 21:42:19 +00007230 Ahi, B);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007231 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007232 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7233 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007234 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007235 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7236 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007237 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
7238 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wang14edb092008-12-18 21:42:19 +00007239 return Res;
7240}
7241
7242
Bill Wendling7e04be62008-12-09 22:08:41 +00007243SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) {
7244 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
7245 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendlingd3511522008-12-02 01:06:39 +00007246 // looks for this combo and may remove the "setcc" instruction if the "setcc"
7247 // has only one use.
Bill Wendlingd06b4202008-11-26 22:37:40 +00007248 SDNode *N = Op.getNode();
Bill Wendlingd3511522008-12-02 01:06:39 +00007249 SDValue LHS = N->getOperand(0);
7250 SDValue RHS = N->getOperand(1);
Bill Wendling7e04be62008-12-09 22:08:41 +00007251 unsigned BaseOp = 0;
7252 unsigned Cond = 0;
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00007253 DebugLoc dl = Op.getDebugLoc();
Bill Wendling7e04be62008-12-09 22:08:41 +00007254
7255 switch (Op.getOpcode()) {
Edwin Törökbd448e32009-07-14 16:55:14 +00007256 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling7e04be62008-12-09 22:08:41 +00007257 case ISD::SADDO:
Dan Gohman99a12192009-03-04 19:44:21 +00007258 // A subtract of one will be selected as a INC. Note that INC doesn't
7259 // set CF, so we can't do this for UADDO.
7260 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7261 if (C->getAPIntValue() == 1) {
7262 BaseOp = X86ISD::INC;
7263 Cond = X86::COND_O;
7264 break;
7265 }
Bill Wendlingae034ed2008-12-12 00:56:36 +00007266 BaseOp = X86ISD::ADD;
Bill Wendling7e04be62008-12-09 22:08:41 +00007267 Cond = X86::COND_O;
7268 break;
7269 case ISD::UADDO:
Bill Wendlingae034ed2008-12-12 00:56:36 +00007270 BaseOp = X86ISD::ADD;
Dan Gohman0fc9ed62009-01-07 00:15:08 +00007271 Cond = X86::COND_B;
Bill Wendling7e04be62008-12-09 22:08:41 +00007272 break;
7273 case ISD::SSUBO:
Dan Gohman99a12192009-03-04 19:44:21 +00007274 // A subtract of one will be selected as a DEC. Note that DEC doesn't
7275 // set CF, so we can't do this for USUBO.
7276 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7277 if (C->getAPIntValue() == 1) {
7278 BaseOp = X86ISD::DEC;
7279 Cond = X86::COND_O;
7280 break;
7281 }
Bill Wendlingae034ed2008-12-12 00:56:36 +00007282 BaseOp = X86ISD::SUB;
Bill Wendling7e04be62008-12-09 22:08:41 +00007283 Cond = X86::COND_O;
7284 break;
7285 case ISD::USUBO:
Bill Wendlingae034ed2008-12-12 00:56:36 +00007286 BaseOp = X86ISD::SUB;
Dan Gohman0fc9ed62009-01-07 00:15:08 +00007287 Cond = X86::COND_B;
Bill Wendling7e04be62008-12-09 22:08:41 +00007288 break;
7289 case ISD::SMULO:
Bill Wendlingf5399032008-12-12 21:15:41 +00007290 BaseOp = X86ISD::SMUL;
Bill Wendling7e04be62008-12-09 22:08:41 +00007291 Cond = X86::COND_O;
7292 break;
7293 case ISD::UMULO:
Bill Wendlingf5399032008-12-12 21:15:41 +00007294 BaseOp = X86ISD::UMUL;
Dan Gohman0fc9ed62009-01-07 00:15:08 +00007295 Cond = X86::COND_B;
Bill Wendling7e04be62008-12-09 22:08:41 +00007296 break;
7297 }
Bill Wendlingd06b4202008-11-26 22:37:40 +00007298
Bill Wendlingd3511522008-12-02 01:06:39 +00007299 // Also sets EFLAGS.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007300 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007301 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendlingd06b4202008-11-26 22:37:40 +00007302
Bill Wendlingd3511522008-12-02 01:06:39 +00007303 SDValue SetCC =
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007304 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007305 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendlingd06b4202008-11-26 22:37:40 +00007306
Bill Wendlingd3511522008-12-02 01:06:39 +00007307 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
7308 return Sum;
Bill Wendling4c134df2008-11-24 19:21:46 +00007309}
7310
Dan Gohman8181bd12008-07-27 21:46:04 +00007311SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) {
Owen Andersonac9de032009-08-10 22:56:29 +00007312 EVT T = Op.getValueType();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00007313 DebugLoc dl = Op.getDebugLoc();
Andrew Lenharthbd7d3262008-03-04 21:13:33 +00007314 unsigned Reg = 0;
7315 unsigned size = 0;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007316 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands92c43912008-06-06 12:08:01 +00007317 default:
7318 assert(false && "Invalid value type!");
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007319 case MVT::i8: Reg = X86::AL; size = 1; break;
7320 case MVT::i16: Reg = X86::AX; size = 2; break;
7321 case MVT::i32: Reg = X86::EAX; size = 4; break;
7322 case MVT::i64:
Duncan Sands7d9834b2008-12-01 11:39:25 +00007323 assert(Subtarget->is64Bit() && "Node not type legal!");
7324 Reg = X86::RAX; size = 8;
Andrew Lenharth81580822008-03-05 01:15:49 +00007325 break;
Bill Wendlingd3511522008-12-02 01:06:39 +00007326 }
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00007327 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesenddb761b2008-09-11 03:12:59 +00007328 Op.getOperand(2), SDValue());
Dan Gohman8181bd12008-07-27 21:46:04 +00007329 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng6617eed2008-09-24 23:26:36 +00007330 Op.getOperand(1),
7331 Op.getOperand(3),
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007332 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng6617eed2008-09-24 23:26:36 +00007333 cpIn.getValue(1) };
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007334 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007335 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michel91099d62009-02-17 22:15:04 +00007336 SDValue cpOut =
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00007337 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00007338 return cpOut;
7339}
7340
Duncan Sands7d9834b2008-12-01 11:39:25 +00007341SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Gabor Greif825aa892008-08-28 23:19:51 +00007342 SelectionDAG &DAG) {
Duncan Sands7d9834b2008-12-01 11:39:25 +00007343 assert(Subtarget->is64Bit() && "Result not type legalized?");
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007344 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands7d9834b2008-12-01 11:39:25 +00007345 SDValue TheChain = Op.getOperand(0);
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00007346 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007347 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007348 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
7349 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands7d9834b2008-12-01 11:39:25 +00007350 rax.getValue(2));
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007351 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
7352 DAG.getConstant(32, MVT::i8));
Duncan Sands7d9834b2008-12-01 11:39:25 +00007353 SDValue Ops[] = {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007354 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands7d9834b2008-12-01 11:39:25 +00007355 rdx.getValue(1)
7356 };
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007357 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesenf160d802008-10-02 18:53:47 +00007358}
7359
Dale Johannesen9011d872008-09-29 22:25:26 +00007360SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) {
7361 SDNode *Node = Op.getNode();
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007362 DebugLoc dl = Node->getDebugLoc();
Owen Andersonac9de032009-08-10 22:56:29 +00007363 EVT T = Node->getValueType(0);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007364 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Chengef356282009-02-23 09:03:22 +00007365 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007366 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohmanbebba8d2008-12-23 21:37:04 +00007367 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen9011d872008-09-29 22:25:26 +00007368 Node->getOperand(0),
7369 Node->getOperand(1), negOp,
7370 cast<AtomicSDNode>(Node)->getSrcValue(),
7371 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang078a62d2008-05-05 19:05:59 +00007372}
7373
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007374/// LowerOperation - Provide custom lowering hooks for some operations.
7375///
Dan Gohman8181bd12008-07-27 21:46:04 +00007376SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007377 switch (Op.getOpcode()) {
Edwin Törökbd448e32009-07-14 16:55:14 +00007378 default: llvm_unreachable("Should not custom lower this!");
Dan Gohmanbebba8d2008-12-23 21:37:04 +00007379 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
7380 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007381 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wanga8ff0dd2010-01-24 00:05:03 +00007382 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007383 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
7384 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
7385 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
7386 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
7387 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
7388 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
7389 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendlingfef06052008-09-16 21:48:12 +00007390 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohman064403e2009-10-30 01:28:02 +00007391 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007392 case ISD::SHL_PARTS:
7393 case ISD::SRA_PARTS:
7394 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
7395 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesena359b8b2008-10-21 20:50:01 +00007396 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007397 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman8c3cb582009-05-23 09:59:16 +00007398 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007399 case ISD::FABS: return LowerFABS(Op, DAG);
7400 case ISD::FNEG: return LowerFNEG(Op, DAG);
7401 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng621216e2007-09-29 00:00:36 +00007402 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman03605a02008-07-17 16:51:19 +00007403 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Cheng621216e2007-09-29 00:00:36 +00007404 case ISD::SELECT: return LowerSELECT(Op, DAG);
7405 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007406 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007407 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman827cb1f2008-05-10 01:26:14 +00007408 case ISD::VAARG: return LowerVAARG(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007409 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
7410 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
7411 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
7412 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
7413 case ISD::FRAME_TO_ARGS_OFFSET:
7414 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
7415 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
7416 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00007417 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman819574c2008-01-31 00:41:03 +00007418 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng48679f42007-12-14 02:13:44 +00007419 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
7420 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wang14edb092008-12-18 21:42:19 +00007421 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling7e04be62008-12-09 22:08:41 +00007422 case ISD::SADDO:
7423 case ISD::UADDO:
7424 case ISD::SSUBO:
7425 case ISD::USUBO:
7426 case ISD::SMULO:
7427 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands7d9834b2008-12-01 11:39:25 +00007428 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007429 }
Chris Lattnerdfb947d2007-11-24 07:07:01 +00007430}
7431
Duncan Sands7d9834b2008-12-01 11:39:25 +00007432void X86TargetLowering::
7433ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
7434 SelectionDAG &DAG, unsigned NewOp) {
Owen Andersonac9de032009-08-10 22:56:29 +00007435 EVT T = Node->getValueType(0);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007436 DebugLoc dl = Node->getDebugLoc();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007437 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands7d9834b2008-12-01 11:39:25 +00007438
7439 SDValue Chain = Node->getOperand(0);
7440 SDValue In1 = Node->getOperand(1);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007441 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands7d9834b2008-12-01 11:39:25 +00007442 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007443 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands7d9834b2008-12-01 11:39:25 +00007444 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohman4e3bb1b2009-09-25 20:36:54 +00007445 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007446 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohman4e3bb1b2009-09-25 20:36:54 +00007447 SDValue Result =
7448 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
7449 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands7d9834b2008-12-01 11:39:25 +00007450 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007451 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands7d9834b2008-12-01 11:39:25 +00007452 Results.push_back(Result.getValue(2));
7453}
7454
Duncan Sandsac496a12008-07-04 11:47:58 +00007455/// ReplaceNodeResults - Replace a node with an illegal result type
7456/// with a new node built out of custom code.
Duncan Sands7d9834b2008-12-01 11:39:25 +00007457void X86TargetLowering::ReplaceNodeResults(SDNode *N,
7458 SmallVectorImpl<SDValue>&Results,
7459 SelectionDAG &DAG) {
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007460 DebugLoc dl = N->getDebugLoc();
Chris Lattnerdfb947d2007-11-24 07:07:01 +00007461 switch (N->getOpcode()) {
Duncan Sands8ec7aa72008-10-20 15:56:33 +00007462 default:
Duncan Sands7d9834b2008-12-01 11:39:25 +00007463 assert(false && "Do not know how to custom type legalize this operation!");
7464 return;
7465 case ISD::FP_TO_SINT: {
Eli Friedman8c3cb582009-05-23 09:59:16 +00007466 std::pair<SDValue,SDValue> Vals =
7467 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands7d9834b2008-12-01 11:39:25 +00007468 SDValue FIST = Vals.first, StackSlot = Vals.second;
7469 if (FIST.getNode() != 0) {
Owen Andersonac9de032009-08-10 22:56:29 +00007470 EVT VT = N->getValueType(0);
Duncan Sands7d9834b2008-12-01 11:39:25 +00007471 // Return a load from the stack slot.
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007472 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0));
Duncan Sands7d9834b2008-12-01 11:39:25 +00007473 }
7474 return;
7475 }
7476 case ISD::READCYCLECOUNTER: {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007477 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands7d9834b2008-12-01 11:39:25 +00007478 SDValue TheChain = N->getOperand(0);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007479 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007480 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00007481 rd.getValue(1));
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007482 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands7d9834b2008-12-01 11:39:25 +00007483 eax.getValue(2));
7484 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
7485 SDValue Ops[] = { eax, edx };
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007486 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands7d9834b2008-12-01 11:39:25 +00007487 Results.push_back(edx.getValue(1));
7488 return;
7489 }
Mon P Wangc707f3f2009-11-30 02:42:02 +00007490 case ISD::SDIV:
7491 case ISD::UDIV:
7492 case ISD::SREM:
7493 case ISD::UREM: {
7494 EVT WidenVT = getTypeToTransformTo(*DAG.getContext(), N->getValueType(0));
7495 Results.push_back(DAG.UnrollVectorOp(N, WidenVT.getVectorNumElements()));
7496 return;
7497 }
Dan Gohmanbebba8d2008-12-23 21:37:04 +00007498 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersonac9de032009-08-10 22:56:29 +00007499 EVT T = N->getValueType(0);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007500 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands7d9834b2008-12-01 11:39:25 +00007501 SDValue cpInL, cpInH;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007502 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7503 DAG.getConstant(0, MVT::i32));
7504 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7505 DAG.getConstant(1, MVT::i32));
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00007506 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
7507 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands7d9834b2008-12-01 11:39:25 +00007508 cpInL.getValue(1));
7509 SDValue swapInL, swapInH;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007510 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7511 DAG.getConstant(0, MVT::i32));
7512 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7513 DAG.getConstant(1, MVT::i32));
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00007514 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands7d9834b2008-12-01 11:39:25 +00007515 cpInH.getValue(1));
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00007516 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands7d9834b2008-12-01 11:39:25 +00007517 swapInL.getValue(1));
7518 SDValue Ops[] = { swapInH.getValue(0),
7519 N->getOperand(1),
7520 swapInH.getValue(1) };
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007521 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007522 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00007523 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007524 MVT::i32, Result.getValue(1));
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00007525 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007526 MVT::i32, cpOutL.getValue(2));
Duncan Sands7d9834b2008-12-01 11:39:25 +00007527 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007528 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands7d9834b2008-12-01 11:39:25 +00007529 Results.push_back(cpOutH.getValue(1));
7530 return;
7531 }
Dan Gohmanbebba8d2008-12-23 21:37:04 +00007532 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands7d9834b2008-12-01 11:39:25 +00007533 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
7534 return;
Dan Gohmanbebba8d2008-12-23 21:37:04 +00007535 case ISD::ATOMIC_LOAD_AND:
Duncan Sands7d9834b2008-12-01 11:39:25 +00007536 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
7537 return;
Dan Gohmanbebba8d2008-12-23 21:37:04 +00007538 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands7d9834b2008-12-01 11:39:25 +00007539 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
7540 return;
Dan Gohmanbebba8d2008-12-23 21:37:04 +00007541 case ISD::ATOMIC_LOAD_OR:
Duncan Sands7d9834b2008-12-01 11:39:25 +00007542 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
7543 return;
Dan Gohmanbebba8d2008-12-23 21:37:04 +00007544 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands7d9834b2008-12-01 11:39:25 +00007545 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
7546 return;
Dan Gohmanbebba8d2008-12-23 21:37:04 +00007547 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands7d9834b2008-12-01 11:39:25 +00007548 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
7549 return;
Dan Gohmanbebba8d2008-12-23 21:37:04 +00007550 case ISD::ATOMIC_SWAP:
Duncan Sands7d9834b2008-12-01 11:39:25 +00007551 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
7552 return;
Chris Lattnerdfb947d2007-11-24 07:07:01 +00007553 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007554}
7555
7556const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
7557 switch (Opcode) {
7558 default: return NULL;
Evan Cheng48679f42007-12-14 02:13:44 +00007559 case X86ISD::BSF: return "X86ISD::BSF";
7560 case X86ISD::BSR: return "X86ISD::BSR";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007561 case X86ISD::SHLD: return "X86ISD::SHLD";
7562 case X86ISD::SHRD: return "X86ISD::SHRD";
7563 case X86ISD::FAND: return "X86ISD::FAND";
7564 case X86ISD::FOR: return "X86ISD::FOR";
7565 case X86ISD::FXOR: return "X86ISD::FXOR";
7566 case X86ISD::FSRL: return "X86ISD::FSRL";
7567 case X86ISD::FILD: return "X86ISD::FILD";
7568 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
7569 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
7570 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
7571 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
7572 case X86ISD::FLD: return "X86ISD::FLD";
7573 case X86ISD::FST: return "X86ISD::FST";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007574 case X86ISD::CALL: return "X86ISD::CALL";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007575 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohman7fe9b7f2008-12-23 22:45:23 +00007576 case X86ISD::BT: return "X86ISD::BT";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007577 case X86ISD::CMP: return "X86ISD::CMP";
7578 case X86ISD::COMI: return "X86ISD::COMI";
7579 case X86ISD::UCOMI: return "X86ISD::UCOMI";
7580 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Cheng834ae6b2009-12-15 00:53:42 +00007581 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007582 case X86ISD::CMOV: return "X86ISD::CMOV";
7583 case X86ISD::BRCOND: return "X86ISD::BRCOND";
7584 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
7585 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
7586 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007587 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
7588 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattnerdc6fc472009-06-27 04:16:01 +00007589 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begemand77e59e2008-02-11 04:19:36 +00007590 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007591 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begemand77e59e2008-02-11 04:19:36 +00007592 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
7593 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007594 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begeman2c87c422009-02-23 08:49:38 +00007595 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007596 case X86ISD::FMAX: return "X86ISD::FMAX";
7597 case X86ISD::FMIN: return "X86ISD::FMIN";
7598 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
7599 case X86ISD::FRCP: return "X86ISD::FRCP";
7600 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Rafael Espindolabca99f72009-04-08 21:14:34 +00007601 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007602 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00007603 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00007604 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng40ee6e52008-05-08 00:57:18 +00007605 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
7606 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesenf160d802008-10-02 18:53:47 +00007607 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
7608 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
7609 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
7610 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
7611 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
7612 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chenge9b9c672008-05-09 21:53:03 +00007613 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
7614 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengdea99362008-05-29 08:22:04 +00007615 case X86ISD::VSHL: return "X86ISD::VSHL";
7616 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman03605a02008-07-17 16:51:19 +00007617 case X86ISD::CMPPD: return "X86ISD::CMPPD";
7618 case X86ISD::CMPPS: return "X86ISD::CMPPS";
7619 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
7620 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
7621 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
7622 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
7623 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
7624 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
7625 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
7626 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingae034ed2008-12-12 00:56:36 +00007627 case X86ISD::ADD: return "X86ISD::ADD";
7628 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingf5399032008-12-12 21:15:41 +00007629 case X86ISD::SMUL: return "X86ISD::SMUL";
7630 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman99a12192009-03-04 19:44:21 +00007631 case X86ISD::INC: return "X86ISD::INC";
7632 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohman12e03292009-09-18 19:59:53 +00007633 case X86ISD::OR: return "X86ISD::OR";
7634 case X86ISD::XOR: return "X86ISD::XOR";
7635 case X86ISD::AND: return "X86ISD::AND";
Evan Chengc3495762009-03-30 21:36:47 +00007636 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher95d79262009-07-29 00:28:05 +00007637 case X86ISD::PTEST: return "X86ISD::PTEST";
Dan Gohman34228bf2009-08-15 01:38:56 +00007638 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007639 }
7640}
7641
7642// isLegalAddressingMode - Return true if the addressing mode represented
7643// by AM is legal for this target, for a load/store of the specified type.
Scott Michel91099d62009-02-17 22:15:04 +00007644bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007645 const Type *Ty) const {
7646 // X86 supports extremely general addressing modes.
Anton Korobeynikovc283e152009-08-05 23:01:26 +00007647 CodeModel::Model M = getTargetMachine().getCodeModel();
Scott Michel91099d62009-02-17 22:15:04 +00007648
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007649 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovc283e152009-08-05 23:01:26 +00007650 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007651 return false;
Scott Michel91099d62009-02-17 22:15:04 +00007652
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007653 if (AM.BaseGV) {
Chris Lattner01e39942009-07-10 07:38:24 +00007654 unsigned GVFlags =
7655 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovc283e152009-08-05 23:01:26 +00007656
Chris Lattner01e39942009-07-10 07:38:24 +00007657 // If a reference to this global requires an extra load, we can't fold it.
7658 if (isGlobalStubReference(GVFlags))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007659 return false;
Anton Korobeynikovc283e152009-08-05 23:01:26 +00007660
Chris Lattner01e39942009-07-10 07:38:24 +00007661 // If BaseGV requires a register for the PIC base, we cannot also have a
7662 // BaseReg specified.
7663 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen64660e92008-12-05 21:47:27 +00007664 return false;
Evan Cheng6a1f3f12007-08-01 23:46:47 +00007665
Anton Korobeynikovc283e152009-08-05 23:01:26 +00007666 // If lower 4G is not available, then we must use rip-relative addressing.
7667 if (Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
7668 return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007669 }
Scott Michel91099d62009-02-17 22:15:04 +00007670
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007671 switch (AM.Scale) {
7672 case 0:
7673 case 1:
7674 case 2:
7675 case 4:
7676 case 8:
7677 // These scales always work.
7678 break;
7679 case 3:
7680 case 5:
7681 case 9:
7682 // These scales are formed with basereg+scalereg. Only accept if there is
7683 // no basereg yet.
7684 if (AM.HasBaseReg)
7685 return false;
7686 break;
7687 default: // Other stuff never works.
7688 return false;
7689 }
Scott Michel91099d62009-02-17 22:15:04 +00007690
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007691 return true;
7692}
7693
7694
Evan Cheng27a820a2007-10-26 01:56:11 +00007695bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
7696 if (!Ty1->isInteger() || !Ty2->isInteger())
7697 return false;
Evan Cheng7f152602007-10-29 07:57:50 +00007698 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
7699 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Chengca0e80f2008-03-20 02:18:41 +00007700 if (NumBits1 <= NumBits2)
Evan Cheng7f152602007-10-29 07:57:50 +00007701 return false;
7702 return Subtarget->is64Bit() || NumBits1 < 64;
Evan Cheng27a820a2007-10-26 01:56:11 +00007703}
7704
Owen Andersonac9de032009-08-10 22:56:29 +00007705bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands92c43912008-06-06 12:08:01 +00007706 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng9decb332007-10-29 19:58:20 +00007707 return false;
Duncan Sands92c43912008-06-06 12:08:01 +00007708 unsigned NumBits1 = VT1.getSizeInBits();
7709 unsigned NumBits2 = VT2.getSizeInBits();
Evan Chengca0e80f2008-03-20 02:18:41 +00007710 if (NumBits1 <= NumBits2)
Evan Cheng9decb332007-10-29 19:58:20 +00007711 return false;
7712 return Subtarget->is64Bit() || NumBits1 < 64;
7713}
Evan Cheng27a820a2007-10-26 01:56:11 +00007714
Dan Gohman4cedb1c2009-04-08 00:15:30 +00007715bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohmanb044da32009-04-09 02:06:09 +00007716 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Dan Gohman65054cc2010-01-15 22:18:15 +00007717 return Ty1->isInteger(32) && Ty2->isInteger(64) && Subtarget->is64Bit();
Dan Gohman4cedb1c2009-04-08 00:15:30 +00007718}
7719
Owen Andersonac9de032009-08-10 22:56:29 +00007720bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohmanb044da32009-04-09 02:06:09 +00007721 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007722 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman4cedb1c2009-04-08 00:15:30 +00007723}
7724
Owen Andersonac9de032009-08-10 22:56:29 +00007725bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng2f5d3a52009-05-28 00:35:15 +00007726 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007727 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng2f5d3a52009-05-28 00:35:15 +00007728}
7729
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007730/// isShuffleMaskLegal - Targets can use this to indicate that they only
7731/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
7732/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
7733/// are assumed to be legal.
7734bool
Eric Christopher3d82bbd2009-08-27 18:07:15 +00007735X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersonac9de032009-08-10 22:56:29 +00007736 EVT VT) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007737 // Only do shuffles on 128-bit vector types for now.
Nate Begeman543d2142009-04-27 18:41:29 +00007738 if (VT.getSizeInBits() == 64)
7739 return false;
7740
Nate Begeman080f8e22009-10-19 02:17:23 +00007741 // FIXME: pshufb, blends, shifts.
Nate Begeman543d2142009-04-27 18:41:29 +00007742 return (VT.getVectorNumElements() == 2 ||
7743 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
7744 isMOVLMask(M, VT) ||
7745 isSHUFPMask(M, VT) ||
7746 isPSHUFDMask(M, VT) ||
7747 isPSHUFHWMask(M, VT) ||
7748 isPSHUFLWMask(M, VT) ||
Nate Begeman080f8e22009-10-19 02:17:23 +00007749 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman543d2142009-04-27 18:41:29 +00007750 isUNPCKLMask(M, VT) ||
7751 isUNPCKHMask(M, VT) ||
7752 isUNPCKL_v_undef_Mask(M, VT) ||
7753 isUNPCKH_v_undef_Mask(M, VT));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007754}
7755
Dan Gohman48d5f062008-04-09 20:09:42 +00007756bool
Nate Begemane8f61cb2009-04-29 05:20:52 +00007757X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersonac9de032009-08-10 22:56:29 +00007758 EVT VT) const {
Nate Begeman543d2142009-04-27 18:41:29 +00007759 unsigned NumElts = VT.getVectorNumElements();
7760 // FIXME: This collection of masks seems suspect.
7761 if (NumElts == 2)
7762 return true;
7763 if (NumElts == 4 && VT.getSizeInBits() == 128) {
7764 return (isMOVLMask(Mask, VT) ||
7765 isCommutedMOVLMask(Mask, VT, true) ||
7766 isSHUFPMask(Mask, VT) ||
7767 isCommutedSHUFPMask(Mask, VT));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007768 }
7769 return false;
7770}
7771
7772//===----------------------------------------------------------------------===//
7773// X86 Scheduler Hooks
7774//===----------------------------------------------------------------------===//
7775
Mon P Wang078a62d2008-05-05 19:05:59 +00007776// private utility function
7777MachineBasicBlock *
7778X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
7779 MachineBasicBlock *MBB,
7780 unsigned regOpc,
Andrew Lenharthaf02d592008-06-14 05:48:15 +00007781 unsigned immOpc,
Dale Johannesend20e4452008-08-19 18:47:28 +00007782 unsigned LoadOpc,
7783 unsigned CXchgOpc,
7784 unsigned copyOpc,
7785 unsigned notOpc,
7786 unsigned EAXreg,
7787 TargetRegisterClass *RC,
Dan Gohman96d60922009-02-07 16:15:20 +00007788 bool invSrc) const {
Mon P Wang078a62d2008-05-05 19:05:59 +00007789 // For the atomic bitwise operator, we generate
7790 // thisMBB:
7791 // newMBB:
Mon P Wang318b0372008-05-05 22:56:23 +00007792 // ld t1 = [bitinstr.addr]
7793 // op t2 = t1, [bitinstr.val]
7794 // mov EAX = t1
Mon P Wang078a62d2008-05-05 19:05:59 +00007795 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7796 // bz newMBB
7797 // fallthrough -->nextMBB
7798 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7799 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman221a4372008-07-07 23:14:23 +00007800 MachineFunction::iterator MBBIter = MBB;
Mon P Wang078a62d2008-05-05 19:05:59 +00007801 ++MBBIter;
Scott Michel91099d62009-02-17 22:15:04 +00007802
Mon P Wang078a62d2008-05-05 19:05:59 +00007803 /// First build the CFG
7804 MachineFunction *F = MBB->getParent();
7805 MachineBasicBlock *thisMBB = MBB;
Dan Gohman221a4372008-07-07 23:14:23 +00007806 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7807 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7808 F->insert(MBBIter, newMBB);
7809 F->insert(MBBIter, nextMBB);
Scott Michel91099d62009-02-17 22:15:04 +00007810
Mon P Wang078a62d2008-05-05 19:05:59 +00007811 // Move all successors to thisMBB to nextMBB
7812 nextMBB->transferSuccessors(thisMBB);
Scott Michel91099d62009-02-17 22:15:04 +00007813
Mon P Wang078a62d2008-05-05 19:05:59 +00007814 // Update thisMBB to fall through to newMBB
7815 thisMBB->addSuccessor(newMBB);
Scott Michel91099d62009-02-17 22:15:04 +00007816
Mon P Wang078a62d2008-05-05 19:05:59 +00007817 // newMBB jumps to itself and fall through to nextMBB
7818 newMBB->addSuccessor(nextMBB);
7819 newMBB->addSuccessor(newMBB);
Scott Michel91099d62009-02-17 22:15:04 +00007820
Mon P Wang078a62d2008-05-05 19:05:59 +00007821 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolacfc409e2009-03-27 15:26:30 +00007822 assert(bInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendlingc1946742009-05-30 01:09:53 +00007823 "unexpected number of operands");
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007824 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang078a62d2008-05-05 19:05:59 +00007825 MachineOperand& destOper = bInstr->getOperand(0);
Rafael Espindolacfc409e2009-03-27 15:26:30 +00007826 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang078a62d2008-05-05 19:05:59 +00007827 int numArgs = bInstr->getNumOperands() - 1;
7828 for (int i=0; i < numArgs; ++i)
7829 argOpers[i] = &bInstr->getOperand(i+1);
7830
7831 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolacfc409e2009-03-27 15:26:30 +00007832 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7833 int valArgIndx = lastAddrIndx + 1;
Scott Michel91099d62009-02-17 22:15:04 +00007834
Dale Johannesend20e4452008-08-19 18:47:28 +00007835 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007836 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang078a62d2008-05-05 19:05:59 +00007837 for (int i=0; i <= lastAddrIndx; ++i)
7838 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00007839
Dale Johannesend20e4452008-08-19 18:47:28 +00007840 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00007841 if (invSrc) {
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007842 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00007843 }
Scott Michel91099d62009-02-17 22:15:04 +00007844 else
Andrew Lenharthaf02d592008-06-14 05:48:15 +00007845 tt = t1;
7846
Dale Johannesend20e4452008-08-19 18:47:28 +00007847 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00007848 assert((argOpers[valArgIndx]->isReg() ||
7849 argOpers[valArgIndx]->isImm()) &&
Dan Gohman7f7f3652008-09-13 17:58:21 +00007850 "invalid operand");
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00007851 if (argOpers[valArgIndx]->isReg())
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007852 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang078a62d2008-05-05 19:05:59 +00007853 else
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007854 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00007855 MIB.addReg(tt);
Mon P Wang078a62d2008-05-05 19:05:59 +00007856 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00007857
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007858 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg);
Mon P Wang318b0372008-05-05 22:56:23 +00007859 MIB.addReg(t1);
Scott Michel91099d62009-02-17 22:15:04 +00007860
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007861 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang078a62d2008-05-05 19:05:59 +00007862 for (int i=0; i <= lastAddrIndx; ++i)
7863 (*MIB).addOperand(*argOpers[i]);
7864 MIB.addReg(t2);
Mon P Wang50584a62008-07-17 04:54:06 +00007865 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohman4e3bb1b2009-09-25 20:36:54 +00007866 (*MIB).setMemRefs(bInstr->memoperands_begin(),
7867 bInstr->memoperands_end());
Mon P Wang50584a62008-07-17 04:54:06 +00007868
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007869 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg());
Dale Johannesend20e4452008-08-19 18:47:28 +00007870 MIB.addReg(EAXreg);
Scott Michel91099d62009-02-17 22:15:04 +00007871
Mon P Wang078a62d2008-05-05 19:05:59 +00007872 // insert branch
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007873 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang078a62d2008-05-05 19:05:59 +00007874
Dan Gohman221a4372008-07-07 23:14:23 +00007875 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang078a62d2008-05-05 19:05:59 +00007876 return nextMBB;
7877}
7878
Dale Johannesen44eb5372008-10-03 19:41:08 +00007879// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang078a62d2008-05-05 19:05:59 +00007880MachineBasicBlock *
Dale Johannesenf160d802008-10-02 18:53:47 +00007881X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
7882 MachineBasicBlock *MBB,
7883 unsigned regOpcL,
7884 unsigned regOpcH,
7885 unsigned immOpcL,
7886 unsigned immOpcH,
Dan Gohman96d60922009-02-07 16:15:20 +00007887 bool invSrc) const {
Dale Johannesenf160d802008-10-02 18:53:47 +00007888 // For the atomic bitwise operator, we generate
7889 // thisMBB (instructions are in pairs, except cmpxchg8b)
7890 // ld t1,t2 = [bitinstr.addr]
7891 // newMBB:
7892 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
7893 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen51c58ee2008-10-03 22:25:52 +00007894 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesenf160d802008-10-02 18:53:47 +00007895 // mov ECX, EBX <- t5, t6
7896 // mov EAX, EDX <- t1, t2
7897 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
7898 // mov t3, t4 <- EAX, EDX
7899 // bz newMBB
7900 // result in out1, out2
7901 // fallthrough -->nextMBB
7902
7903 const TargetRegisterClass *RC = X86::GR32RegisterClass;
7904 const unsigned LoadOpc = X86::MOV32rm;
7905 const unsigned copyOpc = X86::MOV32rr;
7906 const unsigned NotOpc = X86::NOT32r;
7907 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7908 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
7909 MachineFunction::iterator MBBIter = MBB;
7910 ++MBBIter;
Scott Michel91099d62009-02-17 22:15:04 +00007911
Dale Johannesenf160d802008-10-02 18:53:47 +00007912 /// First build the CFG
7913 MachineFunction *F = MBB->getParent();
7914 MachineBasicBlock *thisMBB = MBB;
7915 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7916 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7917 F->insert(MBBIter, newMBB);
7918 F->insert(MBBIter, nextMBB);
Scott Michel91099d62009-02-17 22:15:04 +00007919
Dale Johannesenf160d802008-10-02 18:53:47 +00007920 // Move all successors to thisMBB to nextMBB
7921 nextMBB->transferSuccessors(thisMBB);
Scott Michel91099d62009-02-17 22:15:04 +00007922
Dale Johannesenf160d802008-10-02 18:53:47 +00007923 // Update thisMBB to fall through to newMBB
7924 thisMBB->addSuccessor(newMBB);
Scott Michel91099d62009-02-17 22:15:04 +00007925
Dale Johannesenf160d802008-10-02 18:53:47 +00007926 // newMBB jumps to itself and fall through to nextMBB
7927 newMBB->addSuccessor(nextMBB);
7928 newMBB->addSuccessor(newMBB);
Scott Michel91099d62009-02-17 22:15:04 +00007929
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007930 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesenf160d802008-10-02 18:53:47 +00007931 // Insert instructions into newMBB based on incoming instruction
7932 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Rafael Espindolacfc409e2009-03-27 15:26:30 +00007933 assert(bInstr->getNumOperands() < X86AddrNumOperands + 14 &&
Bill Wendlingc1946742009-05-30 01:09:53 +00007934 "unexpected number of operands");
Dale Johannesenf160d802008-10-02 18:53:47 +00007935 MachineOperand& dest1Oper = bInstr->getOperand(0);
7936 MachineOperand& dest2Oper = bInstr->getOperand(1);
Rafael Espindolacfc409e2009-03-27 15:26:30 +00007937 MachineOperand* argOpers[2 + X86AddrNumOperands];
7938 for (int i=0; i < 2 + X86AddrNumOperands; ++i)
Dale Johannesenf160d802008-10-02 18:53:47 +00007939 argOpers[i] = &bInstr->getOperand(i+2);
7940
Evan Cheng4460e1b2010-01-08 19:14:57 +00007941 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Rafael Espindolacfc409e2009-03-27 15:26:30 +00007942 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
Scott Michel91099d62009-02-17 22:15:04 +00007943
Dale Johannesenf160d802008-10-02 18:53:47 +00007944 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007945 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesenf160d802008-10-02 18:53:47 +00007946 for (int i=0; i <= lastAddrIndx; ++i)
7947 (*MIB).addOperand(*argOpers[i]);
7948 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007949 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen51c58ee2008-10-03 22:25:52 +00007950 // add 4 to displacement.
Rafael Espindolabca99f72009-04-08 21:14:34 +00007951 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesenf160d802008-10-02 18:53:47 +00007952 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen51c58ee2008-10-03 22:25:52 +00007953 MachineOperand newOp3 = *(argOpers[3]);
7954 if (newOp3.isImm())
7955 newOp3.setImm(newOp3.getImm()+4);
7956 else
7957 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesenf160d802008-10-02 18:53:47 +00007958 (*MIB).addOperand(newOp3);
Rafael Espindolabca99f72009-04-08 21:14:34 +00007959 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesenf160d802008-10-02 18:53:47 +00007960
7961 // t3/4 are defined later, at the bottom of the loop
7962 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
7963 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007964 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesenf160d802008-10-02 18:53:47 +00007965 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007966 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesenf160d802008-10-02 18:53:47 +00007967 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
7968
Evan Chengcdd58c32010-01-08 23:41:50 +00007969 // The subsequent operations should be using the destination registers of
7970 //the PHI instructions.
Scott Michel91099d62009-02-17 22:15:04 +00007971 if (invSrc) {
Evan Chengcdd58c32010-01-08 23:41:50 +00007972 t1 = F->getRegInfo().createVirtualRegister(RC);
7973 t2 = F->getRegInfo().createVirtualRegister(RC);
7974 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
7975 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesenf160d802008-10-02 18:53:47 +00007976 } else {
Evan Chengcdd58c32010-01-08 23:41:50 +00007977 t1 = dest1Oper.getReg();
7978 t2 = dest2Oper.getReg();
Dale Johannesenf160d802008-10-02 18:53:47 +00007979 }
7980
Rafael Espindolacfc409e2009-03-27 15:26:30 +00007981 int valArgIndx = lastAddrIndx + 1;
7982 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendlingc1946742009-05-30 01:09:53 +00007983 argOpers[valArgIndx]->isImm()) &&
Dale Johannesenf160d802008-10-02 18:53:47 +00007984 "invalid operand");
7985 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
7986 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolacfc409e2009-03-27 15:26:30 +00007987 if (argOpers[valArgIndx]->isReg())
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007988 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesenf160d802008-10-02 18:53:47 +00007989 else
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007990 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen51c58ee2008-10-03 22:25:52 +00007991 if (regOpcL != X86::MOV32rr)
Evan Chengcdd58c32010-01-08 23:41:50 +00007992 MIB.addReg(t1);
Rafael Espindolacfc409e2009-03-27 15:26:30 +00007993 (*MIB).addOperand(*argOpers[valArgIndx]);
7994 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendlingc1946742009-05-30 01:09:53 +00007995 argOpers[valArgIndx]->isReg());
Rafael Espindolacfc409e2009-03-27 15:26:30 +00007996 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendlingc1946742009-05-30 01:09:53 +00007997 argOpers[valArgIndx]->isImm());
Rafael Espindolacfc409e2009-03-27 15:26:30 +00007998 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007999 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesenf160d802008-10-02 18:53:47 +00008000 else
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008001 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen51c58ee2008-10-03 22:25:52 +00008002 if (regOpcH != X86::MOV32rr)
Evan Chengcdd58c32010-01-08 23:41:50 +00008003 MIB.addReg(t2);
Rafael Espindolacfc409e2009-03-27 15:26:30 +00008004 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesenf160d802008-10-02 18:53:47 +00008005
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008006 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX);
Dale Johannesenf160d802008-10-02 18:53:47 +00008007 MIB.addReg(t1);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008008 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX);
Dale Johannesenf160d802008-10-02 18:53:47 +00008009 MIB.addReg(t2);
8010
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008011 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX);
Dale Johannesenf160d802008-10-02 18:53:47 +00008012 MIB.addReg(t5);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008013 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX);
Dale Johannesenf160d802008-10-02 18:53:47 +00008014 MIB.addReg(t6);
Scott Michel91099d62009-02-17 22:15:04 +00008015
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008016 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesenf160d802008-10-02 18:53:47 +00008017 for (int i=0; i <= lastAddrIndx; ++i)
8018 (*MIB).addOperand(*argOpers[i]);
8019
8020 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohman4e3bb1b2009-09-25 20:36:54 +00008021 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8022 bInstr->memoperands_end());
Dale Johannesenf160d802008-10-02 18:53:47 +00008023
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008024 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3);
Dale Johannesenf160d802008-10-02 18:53:47 +00008025 MIB.addReg(X86::EAX);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008026 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4);
Dale Johannesenf160d802008-10-02 18:53:47 +00008027 MIB.addReg(X86::EDX);
Scott Michel91099d62009-02-17 22:15:04 +00008028
Dale Johannesenf160d802008-10-02 18:53:47 +00008029 // insert branch
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008030 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Dale Johannesenf160d802008-10-02 18:53:47 +00008031
8032 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
8033 return nextMBB;
8034}
8035
8036// private utility function
8037MachineBasicBlock *
Mon P Wang078a62d2008-05-05 19:05:59 +00008038X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
8039 MachineBasicBlock *MBB,
Dan Gohman96d60922009-02-07 16:15:20 +00008040 unsigned cmovOpc) const {
Mon P Wang078a62d2008-05-05 19:05:59 +00008041 // For the atomic min/max operator, we generate
8042 // thisMBB:
8043 // newMBB:
Mon P Wang318b0372008-05-05 22:56:23 +00008044 // ld t1 = [min/max.addr]
Scott Michel91099d62009-02-17 22:15:04 +00008045 // mov t2 = [min/max.val]
Mon P Wang078a62d2008-05-05 19:05:59 +00008046 // cmp t1, t2
8047 // cmov[cond] t2 = t1
Mon P Wang318b0372008-05-05 22:56:23 +00008048 // mov EAX = t1
Mon P Wang078a62d2008-05-05 19:05:59 +00008049 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8050 // bz newMBB
8051 // fallthrough -->nextMBB
8052 //
8053 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8054 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman221a4372008-07-07 23:14:23 +00008055 MachineFunction::iterator MBBIter = MBB;
Mon P Wang078a62d2008-05-05 19:05:59 +00008056 ++MBBIter;
Scott Michel91099d62009-02-17 22:15:04 +00008057
Mon P Wang078a62d2008-05-05 19:05:59 +00008058 /// First build the CFG
8059 MachineFunction *F = MBB->getParent();
8060 MachineBasicBlock *thisMBB = MBB;
Dan Gohman221a4372008-07-07 23:14:23 +00008061 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8062 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8063 F->insert(MBBIter, newMBB);
8064 F->insert(MBBIter, nextMBB);
Scott Michel91099d62009-02-17 22:15:04 +00008065
Dan Gohman34228bf2009-08-15 01:38:56 +00008066 // Move all successors of thisMBB to nextMBB
Mon P Wang078a62d2008-05-05 19:05:59 +00008067 nextMBB->transferSuccessors(thisMBB);
Scott Michel91099d62009-02-17 22:15:04 +00008068
Mon P Wang078a62d2008-05-05 19:05:59 +00008069 // Update thisMBB to fall through to newMBB
8070 thisMBB->addSuccessor(newMBB);
Scott Michel91099d62009-02-17 22:15:04 +00008071
Mon P Wang078a62d2008-05-05 19:05:59 +00008072 // newMBB jumps to newMBB and fall through to nextMBB
8073 newMBB->addSuccessor(nextMBB);
8074 newMBB->addSuccessor(newMBB);
Scott Michel91099d62009-02-17 22:15:04 +00008075
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008076 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang078a62d2008-05-05 19:05:59 +00008077 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolacfc409e2009-03-27 15:26:30 +00008078 assert(mInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendlingc1946742009-05-30 01:09:53 +00008079 "unexpected number of operands");
Mon P Wang078a62d2008-05-05 19:05:59 +00008080 MachineOperand& destOper = mInstr->getOperand(0);
Rafael Espindolacfc409e2009-03-27 15:26:30 +00008081 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang078a62d2008-05-05 19:05:59 +00008082 int numArgs = mInstr->getNumOperands() - 1;
8083 for (int i=0; i < numArgs; ++i)
8084 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michel91099d62009-02-17 22:15:04 +00008085
Mon P Wang078a62d2008-05-05 19:05:59 +00008086 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolacfc409e2009-03-27 15:26:30 +00008087 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
8088 int valArgIndx = lastAddrIndx + 1;
Scott Michel91099d62009-02-17 22:15:04 +00008089
Mon P Wang318b0372008-05-05 22:56:23 +00008090 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008091 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang078a62d2008-05-05 19:05:59 +00008092 for (int i=0; i <= lastAddrIndx; ++i)
8093 (*MIB).addOperand(*argOpers[i]);
Mon P Wang318b0372008-05-05 22:56:23 +00008094
Mon P Wang078a62d2008-05-05 19:05:59 +00008095 // We only support register and immediate values
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00008096 assert((argOpers[valArgIndx]->isReg() ||
8097 argOpers[valArgIndx]->isImm()) &&
Dan Gohman7f7f3652008-09-13 17:58:21 +00008098 "invalid operand");
Scott Michel91099d62009-02-17 22:15:04 +00008099
8100 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00008101 if (argOpers[valArgIndx]->isReg())
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008102 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Scott Michel91099d62009-02-17 22:15:04 +00008103 else
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008104 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang078a62d2008-05-05 19:05:59 +00008105 (*MIB).addOperand(*argOpers[valArgIndx]);
8106
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008107 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX);
Mon P Wang318b0372008-05-05 22:56:23 +00008108 MIB.addReg(t1);
8109
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008110 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang078a62d2008-05-05 19:05:59 +00008111 MIB.addReg(t1);
8112 MIB.addReg(t2);
8113
8114 // Generate movc
8115 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008116 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang078a62d2008-05-05 19:05:59 +00008117 MIB.addReg(t2);
8118 MIB.addReg(t1);
8119
8120 // Cmp and exchange if none has modified the memory location
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008121 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang078a62d2008-05-05 19:05:59 +00008122 for (int i=0; i <= lastAddrIndx; ++i)
8123 (*MIB).addOperand(*argOpers[i]);
8124 MIB.addReg(t3);
Mon P Wang50584a62008-07-17 04:54:06 +00008125 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohman4e3bb1b2009-09-25 20:36:54 +00008126 (*MIB).setMemRefs(mInstr->memoperands_begin(),
8127 mInstr->memoperands_end());
Scott Michel91099d62009-02-17 22:15:04 +00008128
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008129 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg());
Mon P Wang078a62d2008-05-05 19:05:59 +00008130 MIB.addReg(X86::EAX);
Scott Michel91099d62009-02-17 22:15:04 +00008131
Mon P Wang078a62d2008-05-05 19:05:59 +00008132 // insert branch
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008133 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang078a62d2008-05-05 19:05:59 +00008134
Dan Gohman221a4372008-07-07 23:14:23 +00008135 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang078a62d2008-05-05 19:05:59 +00008136 return nextMBB;
8137}
8138
Eric Christopher20391ca62009-08-27 18:08:16 +00008139// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
8140// all of this code can be replaced with that in the .td file.
Dan Gohman34228bf2009-08-15 01:38:56 +00008141MachineBasicBlock *
Eric Christopher22a39402009-08-18 22:50:32 +00008142X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbar3be44e62009-09-20 02:20:51 +00008143 unsigned numArgs, bool memArg) const {
Eric Christopher22a39402009-08-18 22:50:32 +00008144
8145 MachineFunction *F = BB->getParent();
8146 DebugLoc dl = MI->getDebugLoc();
8147 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8148
8149 unsigned Opc;
Evan Cheng5f3a5402009-09-19 09:51:03 +00008150 if (memArg)
8151 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
8152 else
8153 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
Eric Christopher22a39402009-08-18 22:50:32 +00008154
8155 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(Opc));
8156
8157 for (unsigned i = 0; i < numArgs; ++i) {
8158 MachineOperand &Op = MI->getOperand(i+1);
8159
8160 if (!(Op.isReg() && Op.isImplicit()))
8161 MIB.addOperand(Op);
8162 }
8163
8164 BuildMI(BB, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
8165 .addReg(X86::XMM0);
8166
8167 F->DeleteMachineInstr(MI);
8168
8169 return BB;
8170}
8171
8172MachineBasicBlock *
Dan Gohman34228bf2009-08-15 01:38:56 +00008173X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
8174 MachineInstr *MI,
8175 MachineBasicBlock *MBB) const {
8176 // Emit code to save XMM registers to the stack. The ABI says that the
8177 // number of registers to save is given in %al, so it's theoretically
8178 // possible to do an indirect jump trick to avoid saving all of them,
8179 // however this code takes a simpler approach and just executes all
8180 // of the stores if %al is non-zero. It's less code, and it's probably
8181 // easier on the hardware branch predictor, and stores aren't all that
8182 // expensive anyway.
8183
8184 // Create the new basic blocks. One block contains all the XMM stores,
8185 // and one block is the final destination regardless of whether any
8186 // stores were performed.
8187 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8188 MachineFunction *F = MBB->getParent();
8189 MachineFunction::iterator MBBIter = MBB;
8190 ++MBBIter;
8191 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
8192 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
8193 F->insert(MBBIter, XMMSaveMBB);
8194 F->insert(MBBIter, EndMBB);
8195
8196 // Set up the CFG.
8197 // Move any original successors of MBB to the end block.
8198 EndMBB->transferSuccessors(MBB);
8199 // The original block will now fall through to the XMM save block.
8200 MBB->addSuccessor(XMMSaveMBB);
8201 // The XMMSaveMBB will fall through to the end block.
8202 XMMSaveMBB->addSuccessor(EndMBB);
8203
8204 // Now add the instructions.
8205 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8206 DebugLoc DL = MI->getDebugLoc();
8207
8208 unsigned CountReg = MI->getOperand(0).getReg();
8209 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
8210 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
8211
8212 if (!Subtarget->isTargetWin64()) {
8213 // If %al is 0, branch around the XMM save block.
8214 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
8215 BuildMI(MBB, DL, TII->get(X86::JE)).addMBB(EndMBB);
8216 MBB->addSuccessor(EndMBB);
8217 }
8218
8219 // In the XMM save block, save all the XMM argument registers.
8220 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
8221 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohman4e3bb1b2009-09-25 20:36:54 +00008222 MachineMemOperand *MMO =
Evan Cheng174e2cf2009-10-18 18:16:27 +00008223 F->getMachineMemOperand(
8224 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
8225 MachineMemOperand::MOStore, Offset,
8226 /*Size=*/16, /*Align=*/16);
Dan Gohman34228bf2009-08-15 01:38:56 +00008227 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
8228 .addFrameIndex(RegSaveFrameIndex)
8229 .addImm(/*Scale=*/1)
8230 .addReg(/*IndexReg=*/0)
8231 .addImm(/*Disp=*/Offset)
8232 .addReg(/*Segment=*/0)
8233 .addReg(MI->getOperand(i).getReg())
Dan Gohman4e3bb1b2009-09-25 20:36:54 +00008234 .addMemOperand(MMO);
Dan Gohman34228bf2009-08-15 01:38:56 +00008235 }
8236
8237 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8238
8239 return EndMBB;
8240}
Mon P Wang078a62d2008-05-05 19:05:59 +00008241
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008242MachineBasicBlock *
Chris Lattner84a67202009-09-02 05:57:00 +00008243X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Evan Cheng5f3a5402009-09-19 09:51:03 +00008244 MachineBasicBlock *BB,
8245 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Chris Lattner84a67202009-09-02 05:57:00 +00008246 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8247 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbar3be44e62009-09-20 02:20:51 +00008248
Chris Lattner84a67202009-09-02 05:57:00 +00008249 // To "insert" a SELECT_CC instruction, we actually have to insert the
8250 // diamond control-flow pattern. The incoming instruction knows the
8251 // destination vreg to set, the condition code register to branch on, the
8252 // true/false values to select between, and a branch opcode to use.
8253 const BasicBlock *LLVM_BB = BB->getBasicBlock();
8254 MachineFunction::iterator It = BB;
8255 ++It;
Daniel Dunbar3be44e62009-09-20 02:20:51 +00008256
Chris Lattner84a67202009-09-02 05:57:00 +00008257 // thisMBB:
8258 // ...
8259 // TrueVal = ...
8260 // cmpTY ccX, r1, r2
8261 // bCC copy1MBB
8262 // fallthrough --> copy0MBB
8263 MachineBasicBlock *thisMBB = BB;
8264 MachineFunction *F = BB->getParent();
8265 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
8266 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
8267 unsigned Opc =
8268 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
8269 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
8270 F->insert(It, copy0MBB);
8271 F->insert(It, sinkMBB);
Evan Cheng5f3a5402009-09-19 09:51:03 +00008272 // Update machine-CFG edges by first adding all successors of the current
Chris Lattner84a67202009-09-02 05:57:00 +00008273 // block to the new block which will contain the Phi node for the select.
Evan Cheng5f3a5402009-09-19 09:51:03 +00008274 // Also inform sdisel of the edge changes.
Daniel Dunbar3be44e62009-09-20 02:20:51 +00008275 for (MachineBasicBlock::succ_iterator I = BB->succ_begin(),
Evan Cheng5f3a5402009-09-19 09:51:03 +00008276 E = BB->succ_end(); I != E; ++I) {
8277 EM->insert(std::make_pair(*I, sinkMBB));
8278 sinkMBB->addSuccessor(*I);
8279 }
8280 // Next, remove all successors of the current block, and add the true
8281 // and fallthrough blocks as its successors.
8282 while (!BB->succ_empty())
8283 BB->removeSuccessor(BB->succ_begin());
Chris Lattner84a67202009-09-02 05:57:00 +00008284 // Add the true and fallthrough blocks as its successors.
8285 BB->addSuccessor(copy0MBB);
8286 BB->addSuccessor(sinkMBB);
Daniel Dunbar3be44e62009-09-20 02:20:51 +00008287
Chris Lattner84a67202009-09-02 05:57:00 +00008288 // copy0MBB:
8289 // %FalseValue = ...
8290 // # fallthrough to sinkMBB
8291 BB = copy0MBB;
Daniel Dunbar3be44e62009-09-20 02:20:51 +00008292
Chris Lattner84a67202009-09-02 05:57:00 +00008293 // Update machine-CFG edges
8294 BB->addSuccessor(sinkMBB);
Daniel Dunbar3be44e62009-09-20 02:20:51 +00008295
Chris Lattner84a67202009-09-02 05:57:00 +00008296 // sinkMBB:
8297 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
8298 // ...
8299 BB = sinkMBB;
8300 BuildMI(BB, DL, TII->get(X86::PHI), MI->getOperand(0).getReg())
8301 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
8302 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
8303
8304 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8305 return BB;
8306}
8307
8308
8309MachineBasicBlock *
Evan Chenge637db12008-01-30 18:18:23 +00008310X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chengd7dc9832009-09-18 21:02:19 +00008311 MachineBasicBlock *BB,
8312 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008313 switch (MI->getOpcode()) {
8314 default: assert(false && "Unexpected instr type to insert");
Dan Gohman29b998f2009-08-27 00:14:12 +00008315 case X86::CMOV_GR8:
Mon P Wang83edba52008-12-12 01:25:51 +00008316 case X86::CMOV_V1I64:
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008317 case X86::CMOV_FR32:
8318 case X86::CMOV_FR64:
8319 case X86::CMOV_V4F32:
8320 case X86::CMOV_V2F64:
Chris Lattner84a67202009-09-02 05:57:00 +00008321 case X86::CMOV_V2I64:
Evan Cheng5f3a5402009-09-19 09:51:03 +00008322 return EmitLoweredSelect(MI, BB, EM);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008323
8324 case X86::FP32_TO_INT16_IN_MEM:
8325 case X86::FP32_TO_INT32_IN_MEM:
8326 case X86::FP32_TO_INT64_IN_MEM:
8327 case X86::FP64_TO_INT16_IN_MEM:
8328 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesen6d0e36a2007-08-07 01:17:37 +00008329 case X86::FP64_TO_INT64_IN_MEM:
8330 case X86::FP80_TO_INT16_IN_MEM:
8331 case X86::FP80_TO_INT32_IN_MEM:
8332 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner84a67202009-09-02 05:57:00 +00008333 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8334 DebugLoc DL = MI->getDebugLoc();
8335
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008336 // Change the floating point control register to use "round towards zero"
8337 // mode when truncating to an integer value.
8338 MachineFunction *F = BB->getParent();
David Greene6424ab92009-11-12 20:49:22 +00008339 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Chris Lattner84a67202009-09-02 05:57:00 +00008340 addFrameReference(BuildMI(BB, DL, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008341
8342 // Load the old value of the high byte of the control word...
8343 unsigned OldCW =
Chris Lattner1b989192007-12-31 04:13:23 +00008344 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Chris Lattner84a67202009-09-02 05:57:00 +00008345 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008346 CWFrameIdx);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008347
8348 // Set the high part to be round to zero...
Chris Lattner84a67202009-09-02 05:57:00 +00008349 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008350 .addImm(0xC7F);
8351
8352 // Reload the modified control word now...
Chris Lattner84a67202009-09-02 05:57:00 +00008353 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008354
8355 // Restore the memory image of control word to original value
Chris Lattner84a67202009-09-02 05:57:00 +00008356 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008357 .addReg(OldCW);
8358
8359 // Get the X86 opcode to use.
8360 unsigned Opc;
8361 switch (MI->getOpcode()) {
Edwin Törökbd448e32009-07-14 16:55:14 +00008362 default: llvm_unreachable("illegal opcode!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008363 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
8364 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
8365 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
8366 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
8367 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
8368 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesen6d0e36a2007-08-07 01:17:37 +00008369 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
8370 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
8371 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008372 }
8373
8374 X86AddressMode AM;
8375 MachineOperand &Op = MI->getOperand(0);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00008376 if (Op.isReg()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008377 AM.BaseType = X86AddressMode::RegBase;
8378 AM.Base.Reg = Op.getReg();
8379 } else {
8380 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner6017d482007-12-30 23:10:15 +00008381 AM.Base.FrameIndex = Op.getIndex();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008382 }
8383 Op = MI->getOperand(1);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00008384 if (Op.isImm())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008385 AM.Scale = Op.getImm();
8386 Op = MI->getOperand(2);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00008387 if (Op.isImm())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008388 AM.IndexReg = Op.getImm();
8389 Op = MI->getOperand(3);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00008390 if (Op.isGlobal()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008391 AM.GV = Op.getGlobal();
8392 } else {
8393 AM.Disp = Op.getImm();
8394 }
Chris Lattner84a67202009-09-02 05:57:00 +00008395 addFullAddress(BuildMI(BB, DL, TII->get(Opc)), AM)
Rafael Espindolafee9c0f2009-04-08 08:09:33 +00008396 .addReg(MI->getOperand(X86AddrNumOperands).getReg());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008397
8398 // Reload the original control word now.
Chris Lattner84a67202009-09-02 05:57:00 +00008399 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008400
Dan Gohman221a4372008-07-07 23:14:23 +00008401 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008402 return BB;
8403 }
Eric Christopher22a39402009-08-18 22:50:32 +00008404 // String/text processing lowering.
8405 case X86::PCMPISTRM128REG:
8406 return EmitPCMP(MI, BB, 3, false /* in-mem */);
8407 case X86::PCMPISTRM128MEM:
8408 return EmitPCMP(MI, BB, 3, true /* in-mem */);
8409 case X86::PCMPESTRM128REG:
8410 return EmitPCMP(MI, BB, 5, false /* in mem */);
8411 case X86::PCMPESTRM128MEM:
8412 return EmitPCMP(MI, BB, 5, true /* in mem */);
8413
8414 // Atomic Lowering.
Mon P Wang078a62d2008-05-05 19:05:59 +00008415 case X86::ATOMAND32:
8416 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michel91099d62009-02-17 22:15:04 +00008417 X86::AND32ri, X86::MOV32rm,
Dale Johannesend20e4452008-08-19 18:47:28 +00008418 X86::LCMPXCHG32, X86::MOV32rr,
8419 X86::NOT32r, X86::EAX,
8420 X86::GR32RegisterClass);
Mon P Wang078a62d2008-05-05 19:05:59 +00008421 case X86::ATOMOR32:
Scott Michel91099d62009-02-17 22:15:04 +00008422 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
8423 X86::OR32ri, X86::MOV32rm,
Dale Johannesend20e4452008-08-19 18:47:28 +00008424 X86::LCMPXCHG32, X86::MOV32rr,
8425 X86::NOT32r, X86::EAX,
8426 X86::GR32RegisterClass);
Mon P Wang078a62d2008-05-05 19:05:59 +00008427 case X86::ATOMXOR32:
8428 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michel91099d62009-02-17 22:15:04 +00008429 X86::XOR32ri, X86::MOV32rm,
Dale Johannesend20e4452008-08-19 18:47:28 +00008430 X86::LCMPXCHG32, X86::MOV32rr,
8431 X86::NOT32r, X86::EAX,
8432 X86::GR32RegisterClass);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00008433 case X86::ATOMNAND32:
8434 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesend20e4452008-08-19 18:47:28 +00008435 X86::AND32ri, X86::MOV32rm,
8436 X86::LCMPXCHG32, X86::MOV32rr,
8437 X86::NOT32r, X86::EAX,
8438 X86::GR32RegisterClass, true);
Mon P Wang078a62d2008-05-05 19:05:59 +00008439 case X86::ATOMMIN32:
8440 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
8441 case X86::ATOMMAX32:
8442 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
8443 case X86::ATOMUMIN32:
8444 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
8445 case X86::ATOMUMAX32:
8446 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesend20e4452008-08-19 18:47:28 +00008447
8448 case X86::ATOMAND16:
8449 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8450 X86::AND16ri, X86::MOV16rm,
8451 X86::LCMPXCHG16, X86::MOV16rr,
8452 X86::NOT16r, X86::AX,
8453 X86::GR16RegisterClass);
8454 case X86::ATOMOR16:
Scott Michel91099d62009-02-17 22:15:04 +00008455 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesend20e4452008-08-19 18:47:28 +00008456 X86::OR16ri, X86::MOV16rm,
8457 X86::LCMPXCHG16, X86::MOV16rr,
8458 X86::NOT16r, X86::AX,
8459 X86::GR16RegisterClass);
8460 case X86::ATOMXOR16:
8461 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
8462 X86::XOR16ri, X86::MOV16rm,
8463 X86::LCMPXCHG16, X86::MOV16rr,
8464 X86::NOT16r, X86::AX,
8465 X86::GR16RegisterClass);
8466 case X86::ATOMNAND16:
8467 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8468 X86::AND16ri, X86::MOV16rm,
8469 X86::LCMPXCHG16, X86::MOV16rr,
8470 X86::NOT16r, X86::AX,
8471 X86::GR16RegisterClass, true);
8472 case X86::ATOMMIN16:
8473 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
8474 case X86::ATOMMAX16:
8475 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
8476 case X86::ATOMUMIN16:
8477 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
8478 case X86::ATOMUMAX16:
8479 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
8480
8481 case X86::ATOMAND8:
8482 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8483 X86::AND8ri, X86::MOV8rm,
8484 X86::LCMPXCHG8, X86::MOV8rr,
8485 X86::NOT8r, X86::AL,
8486 X86::GR8RegisterClass);
8487 case X86::ATOMOR8:
Scott Michel91099d62009-02-17 22:15:04 +00008488 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesend20e4452008-08-19 18:47:28 +00008489 X86::OR8ri, X86::MOV8rm,
8490 X86::LCMPXCHG8, X86::MOV8rr,
8491 X86::NOT8r, X86::AL,
8492 X86::GR8RegisterClass);
8493 case X86::ATOMXOR8:
8494 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
8495 X86::XOR8ri, X86::MOV8rm,
8496 X86::LCMPXCHG8, X86::MOV8rr,
8497 X86::NOT8r, X86::AL,
8498 X86::GR8RegisterClass);
8499 case X86::ATOMNAND8:
8500 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8501 X86::AND8ri, X86::MOV8rm,
8502 X86::LCMPXCHG8, X86::MOV8rr,
8503 X86::NOT8r, X86::AL,
8504 X86::GR8RegisterClass, true);
8505 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesenf160d802008-10-02 18:53:47 +00008506 // This group is for 64-bit host.
Dale Johannesen6b60eca2008-08-20 00:48:50 +00008507 case X86::ATOMAND64:
8508 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michel91099d62009-02-17 22:15:04 +00008509 X86::AND64ri32, X86::MOV64rm,
Dale Johannesen6b60eca2008-08-20 00:48:50 +00008510 X86::LCMPXCHG64, X86::MOV64rr,
8511 X86::NOT64r, X86::RAX,
8512 X86::GR64RegisterClass);
8513 case X86::ATOMOR64:
Scott Michel91099d62009-02-17 22:15:04 +00008514 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
8515 X86::OR64ri32, X86::MOV64rm,
Dale Johannesen6b60eca2008-08-20 00:48:50 +00008516 X86::LCMPXCHG64, X86::MOV64rr,
8517 X86::NOT64r, X86::RAX,
8518 X86::GR64RegisterClass);
8519 case X86::ATOMXOR64:
8520 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michel91099d62009-02-17 22:15:04 +00008521 X86::XOR64ri32, X86::MOV64rm,
Dale Johannesen6b60eca2008-08-20 00:48:50 +00008522 X86::LCMPXCHG64, X86::MOV64rr,
8523 X86::NOT64r, X86::RAX,
8524 X86::GR64RegisterClass);
8525 case X86::ATOMNAND64:
8526 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
8527 X86::AND64ri32, X86::MOV64rm,
8528 X86::LCMPXCHG64, X86::MOV64rr,
8529 X86::NOT64r, X86::RAX,
8530 X86::GR64RegisterClass, true);
8531 case X86::ATOMMIN64:
8532 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
8533 case X86::ATOMMAX64:
8534 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
8535 case X86::ATOMUMIN64:
8536 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
8537 case X86::ATOMUMAX64:
8538 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesenf160d802008-10-02 18:53:47 +00008539
8540 // This group does 64-bit operations on a 32-bit host.
8541 case X86::ATOMAND6432:
Scott Michel91099d62009-02-17 22:15:04 +00008542 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesenf160d802008-10-02 18:53:47 +00008543 X86::AND32rr, X86::AND32rr,
8544 X86::AND32ri, X86::AND32ri,
8545 false);
8546 case X86::ATOMOR6432:
Scott Michel91099d62009-02-17 22:15:04 +00008547 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesenf160d802008-10-02 18:53:47 +00008548 X86::OR32rr, X86::OR32rr,
8549 X86::OR32ri, X86::OR32ri,
8550 false);
8551 case X86::ATOMXOR6432:
Scott Michel91099d62009-02-17 22:15:04 +00008552 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesenf160d802008-10-02 18:53:47 +00008553 X86::XOR32rr, X86::XOR32rr,
8554 X86::XOR32ri, X86::XOR32ri,
8555 false);
8556 case X86::ATOMNAND6432:
Scott Michel91099d62009-02-17 22:15:04 +00008557 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesenf160d802008-10-02 18:53:47 +00008558 X86::AND32rr, X86::AND32rr,
8559 X86::AND32ri, X86::AND32ri,
8560 true);
Dale Johannesenf160d802008-10-02 18:53:47 +00008561 case X86::ATOMADD6432:
Scott Michel91099d62009-02-17 22:15:04 +00008562 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesenf160d802008-10-02 18:53:47 +00008563 X86::ADD32rr, X86::ADC32rr,
8564 X86::ADD32ri, X86::ADC32ri,
8565 false);
Dale Johannesenf160d802008-10-02 18:53:47 +00008566 case X86::ATOMSUB6432:
Scott Michel91099d62009-02-17 22:15:04 +00008567 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesenf160d802008-10-02 18:53:47 +00008568 X86::SUB32rr, X86::SBB32rr,
8569 X86::SUB32ri, X86::SBB32ri,
8570 false);
Dale Johannesen51c58ee2008-10-03 22:25:52 +00008571 case X86::ATOMSWAP6432:
Scott Michel91099d62009-02-17 22:15:04 +00008572 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen51c58ee2008-10-03 22:25:52 +00008573 X86::MOV32rr, X86::MOV32rr,
8574 X86::MOV32ri, X86::MOV32ri,
8575 false);
Dan Gohman34228bf2009-08-15 01:38:56 +00008576 case X86::VASTART_SAVE_XMM_REGS:
8577 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008578 }
8579}
8580
8581//===----------------------------------------------------------------------===//
8582// X86 Optimization Hooks
8583//===----------------------------------------------------------------------===//
8584
Dan Gohman8181bd12008-07-27 21:46:04 +00008585void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohmand0dfc772008-02-13 22:28:48 +00008586 const APInt &Mask,
Dan Gohman229fa052008-02-13 00:35:47 +00008587 APInt &KnownZero,
8588 APInt &KnownOne,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008589 const SelectionDAG &DAG,
8590 unsigned Depth) const {
8591 unsigned Opc = Op.getOpcode();
8592 assert((Opc >= ISD::BUILTIN_OP_END ||
8593 Opc == ISD::INTRINSIC_WO_CHAIN ||
8594 Opc == ISD::INTRINSIC_W_CHAIN ||
8595 Opc == ISD::INTRINSIC_VOID) &&
8596 "Should use MaskedValueIsZero if you don't know whether Op"
8597 " is a target node!");
8598
Dan Gohman1d79e432008-02-13 23:07:24 +00008599 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008600 switch (Opc) {
8601 default: break;
Evan Cheng8e9b21c2009-02-02 09:15:04 +00008602 case X86ISD::ADD:
8603 case X86ISD::SUB:
8604 case X86ISD::SMUL:
8605 case X86ISD::UMUL:
Dan Gohman99a12192009-03-04 19:44:21 +00008606 case X86ISD::INC:
8607 case X86ISD::DEC:
Dan Gohman12e03292009-09-18 19:59:53 +00008608 case X86ISD::OR:
8609 case X86ISD::XOR:
8610 case X86ISD::AND:
Evan Cheng8e9b21c2009-02-02 09:15:04 +00008611 // These nodes' second result is a boolean.
8612 if (Op.getResNo() == 0)
8613 break;
8614 // Fallthrough
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008615 case X86ISD::SETCC:
Dan Gohman229fa052008-02-13 00:35:47 +00008616 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
8617 Mask.getBitWidth() - 1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008618 break;
8619 }
8620}
8621
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008622/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengef7be082008-05-12 19:56:52 +00008623/// node is a GlobalAddress + offset.
8624bool X86TargetLowering::isGAPlusOffset(SDNode *N,
8625 GlobalValue* &GA, int64_t &Offset) const{
8626 if (N->getOpcode() == X86ISD::Wrapper) {
8627 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008628 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman36322c72008-10-18 02:06:02 +00008629 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008630 return true;
8631 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008632 }
Evan Chengef7be082008-05-12 19:56:52 +00008633 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008634}
8635
Nate Begeman543d2142009-04-27 18:41:29 +00008636static bool EltsFromConsecutiveLoads(ShuffleVectorSDNode *N, unsigned NumElems,
Dan Gohman3bab1f72009-09-23 21:02:20 +00008637 EVT EltVT, LoadSDNode *&LDBase,
Eli Friedmane6bb1e52009-06-07 06:52:44 +00008638 unsigned &LastLoadedElt,
Evan Chengef7be082008-05-12 19:56:52 +00008639 SelectionDAG &DAG, MachineFrameInfo *MFI,
8640 const TargetLowering &TLI) {
Eli Friedmane6bb1e52009-06-07 06:52:44 +00008641 LDBase = NULL;
Anton Korobeynikova99a2862009-06-09 23:00:39 +00008642 LastLoadedElt = -1U;
Evan Cheng40ee6e52008-05-08 00:57:18 +00008643 for (unsigned i = 0; i < NumElems; ++i) {
Nate Begeman543d2142009-04-27 18:41:29 +00008644 if (N->getMaskElt(i) < 0) {
Eli Friedmane6bb1e52009-06-07 06:52:44 +00008645 if (!LDBase)
Evan Cheng40ee6e52008-05-08 00:57:18 +00008646 return false;
8647 continue;
8648 }
8649
Dan Gohman8181bd12008-07-27 21:46:04 +00008650 SDValue Elt = DAG.getShuffleScalarElt(N, i);
Gabor Greif1c80d112008-08-28 21:40:38 +00008651 if (!Elt.getNode() ||
8652 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
Evan Cheng40ee6e52008-05-08 00:57:18 +00008653 return false;
Eli Friedmane6bb1e52009-06-07 06:52:44 +00008654 if (!LDBase) {
8655 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
Evan Cheng92ee6822008-05-10 06:46:49 +00008656 return false;
Eli Friedmane6bb1e52009-06-07 06:52:44 +00008657 LDBase = cast<LoadSDNode>(Elt.getNode());
8658 LastLoadedElt = i;
Evan Cheng40ee6e52008-05-08 00:57:18 +00008659 continue;
8660 }
8661 if (Elt.getOpcode() == ISD::UNDEF)
8662 continue;
8663
Nate Begeman65e80032009-06-05 21:37:30 +00008664 LoadSDNode *LD = cast<LoadSDNode>(Elt);
Evan Cheng1a029cb2009-12-09 01:36:00 +00008665 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
Evan Cheng40ee6e52008-05-08 00:57:18 +00008666 return false;
Eli Friedmane6bb1e52009-06-07 06:52:44 +00008667 LastLoadedElt = i;
Evan Cheng40ee6e52008-05-08 00:57:18 +00008668 }
8669 return true;
8670}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008671
8672/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
8673/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
8674/// if the load addresses are consecutive, non-overlapping, and in the right
Mon P Wang6e30ad02009-04-03 02:43:30 +00008675/// order. In the case of v2i64, it will see if it can rewrite the
8676/// shuffle to be an appropriate build vector so it can take advantage of
8677// performBuildVectorCombine.
Dan Gohman8181bd12008-07-27 21:46:04 +00008678static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman543d2142009-04-27 18:41:29 +00008679 const TargetLowering &TLI) {
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008680 DebugLoc dl = N->getDebugLoc();
Owen Andersonac9de032009-08-10 22:56:29 +00008681 EVT VT = N->getValueType(0);
Dan Gohman3bab1f72009-09-23 21:02:20 +00008682 EVT EltVT = VT.getVectorElementType();
Nate Begeman543d2142009-04-27 18:41:29 +00008683 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
8684 unsigned NumElems = VT.getVectorNumElements();
Mon P Wang6e30ad02009-04-03 02:43:30 +00008685
Eli Friedmane6bb1e52009-06-07 06:52:44 +00008686 if (VT.getSizeInBits() != 128)
8687 return SDValue();
8688
Mon P Wang6e30ad02009-04-03 02:43:30 +00008689 // Try to combine a vector_shuffle into a 128-bit load.
8690 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Eli Friedmane6bb1e52009-06-07 06:52:44 +00008691 LoadSDNode *LD = NULL;
8692 unsigned LastLoadedElt;
Dan Gohman3bab1f72009-09-23 21:02:20 +00008693 if (!EltsFromConsecutiveLoads(SVN, NumElems, EltVT, LD, LastLoadedElt, DAG,
Eli Friedmane6bb1e52009-06-07 06:52:44 +00008694 MFI, TLI))
Dan Gohman8181bd12008-07-27 21:46:04 +00008695 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008696
Eli Friedmane6bb1e52009-06-07 06:52:44 +00008697 if (LastLoadedElt == NumElems - 1) {
Evan Cheng76ebe862009-12-09 01:53:58 +00008698 if (DAG.InferPtrAlignment(LD->getBasePtr()) >= 16)
Eli Friedmane6bb1e52009-06-07 06:52:44 +00008699 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
8700 LD->getSrcValue(), LD->getSrcValueOffset(),
8701 LD->isVolatile());
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008702 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
Scott Michel91099d62009-02-17 22:15:04 +00008703 LD->getSrcValue(), LD->getSrcValueOffset(),
Eli Friedmane6bb1e52009-06-07 06:52:44 +00008704 LD->isVolatile(), LD->getAlignment());
8705 } else if (NumElems == 4 && LastLoadedElt == 1) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00008706 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
Nate Begeman65e80032009-06-05 21:37:30 +00008707 SDValue Ops[] = { LD->getChain(), LD->getBasePtr() };
8708 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
Nate Begeman65e80032009-06-05 21:37:30 +00008709 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
8710 }
8711 return SDValue();
Scott Michel91099d62009-02-17 22:15:04 +00008712}
Evan Chenge9b9c672008-05-09 21:53:03 +00008713
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008714/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman8181bd12008-07-27 21:46:04 +00008715static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner472f1d52009-03-11 05:48:52 +00008716 const X86Subtarget *Subtarget) {
8717 DebugLoc DL = N->getDebugLoc();
Dan Gohman8181bd12008-07-27 21:46:04 +00008718 SDValue Cond = N->getOperand(0);
Chris Lattner472f1d52009-03-11 05:48:52 +00008719 // Get the LHS/RHS of the select.
8720 SDValue LHS = N->getOperand(1);
8721 SDValue RHS = N->getOperand(2);
Eric Christopher3d82bbd2009-08-27 18:07:15 +00008722
Dan Gohman19488552009-09-21 18:03:22 +00008723 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
8724 // instructions have the peculiarity that if either operand is a NaN,
8725 // they chose what we call the RHS operand (and as such are not symmetric).
8726 // It happens that this matches the semantics of the common C idiom
8727 // x<y?x:y and related forms, so we can recognize these cases.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008728 if (Subtarget->hasSSE2() &&
Owen Anderson36e3a6e2009-08-11 20:47:22 +00008729 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner472f1d52009-03-11 05:48:52 +00008730 Cond.getOpcode() == ISD::SETCC) {
8731 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008732
Chris Lattner472f1d52009-03-11 05:48:52 +00008733 unsigned Opcode = 0;
Dan Gohman19488552009-09-21 18:03:22 +00008734 // Check for x CC y ? x : y.
Chris Lattner472f1d52009-03-11 05:48:52 +00008735 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
8736 switch (CC) {
8737 default: break;
Dan Gohman19488552009-09-21 18:03:22 +00008738 case ISD::SETULT:
8739 // This can be a min if we can prove that at least one of the operands
8740 // is not a nan.
8741 if (!FiniteOnlyFPMath()) {
8742 if (DAG.isKnownNeverNaN(RHS)) {
8743 // Put the potential NaN in the RHS so that SSE will preserve it.
8744 std::swap(LHS, RHS);
8745 } else if (!DAG.isKnownNeverNaN(LHS))
8746 break;
8747 }
8748 Opcode = X86ISD::FMIN;
8749 break;
8750 case ISD::SETOLE:
8751 // This can be a min if we can prove that at least one of the operands
8752 // is not a nan.
8753 if (!FiniteOnlyFPMath()) {
8754 if (DAG.isKnownNeverNaN(LHS)) {
8755 // Put the potential NaN in the RHS so that SSE will preserve it.
8756 std::swap(LHS, RHS);
8757 } else if (!DAG.isKnownNeverNaN(RHS))
8758 break;
8759 }
8760 Opcode = X86ISD::FMIN;
8761 break;
Chris Lattner472f1d52009-03-11 05:48:52 +00008762 case ISD::SETULE:
Dan Gohman19488552009-09-21 18:03:22 +00008763 // This can be a min, but if either operand is a NaN we need it to
8764 // preserve the original LHS.
8765 std::swap(LHS, RHS);
8766 case ISD::SETOLT:
Chris Lattner472f1d52009-03-11 05:48:52 +00008767 case ISD::SETLT:
Dan Gohman19488552009-09-21 18:03:22 +00008768 case ISD::SETLE:
Chris Lattner472f1d52009-03-11 05:48:52 +00008769 Opcode = X86ISD::FMIN;
8770 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008771
Dan Gohman19488552009-09-21 18:03:22 +00008772 case ISD::SETOGE:
8773 // This can be a max if we can prove that at least one of the operands
8774 // is not a nan.
8775 if (!FiniteOnlyFPMath()) {
8776 if (DAG.isKnownNeverNaN(LHS)) {
8777 // Put the potential NaN in the RHS so that SSE will preserve it.
8778 std::swap(LHS, RHS);
8779 } else if (!DAG.isKnownNeverNaN(RHS))
8780 break;
8781 }
8782 Opcode = X86ISD::FMAX;
8783 break;
Chris Lattner472f1d52009-03-11 05:48:52 +00008784 case ISD::SETUGT:
Dan Gohman19488552009-09-21 18:03:22 +00008785 // This can be a max if we can prove that at least one of the operands
8786 // is not a nan.
8787 if (!FiniteOnlyFPMath()) {
8788 if (DAG.isKnownNeverNaN(RHS)) {
8789 // Put the potential NaN in the RHS so that SSE will preserve it.
8790 std::swap(LHS, RHS);
8791 } else if (!DAG.isKnownNeverNaN(LHS))
8792 break;
8793 }
8794 Opcode = X86ISD::FMAX;
8795 break;
8796 case ISD::SETUGE:
8797 // This can be a max, but if either operand is a NaN we need it to
8798 // preserve the original LHS.
8799 std::swap(LHS, RHS);
8800 case ISD::SETOGT:
Chris Lattner472f1d52009-03-11 05:48:52 +00008801 case ISD::SETGT:
Chris Lattner472f1d52009-03-11 05:48:52 +00008802 case ISD::SETGE:
8803 Opcode = X86ISD::FMAX;
8804 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008805 }
Dan Gohman19488552009-09-21 18:03:22 +00008806 // Check for x CC y ? y : x -- a min/max with reversed arms.
Chris Lattner472f1d52009-03-11 05:48:52 +00008807 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
8808 switch (CC) {
8809 default: break;
Dan Gohman19488552009-09-21 18:03:22 +00008810 case ISD::SETOGE:
8811 // This can be a min if we can prove that at least one of the operands
8812 // is not a nan.
8813 if (!FiniteOnlyFPMath()) {
8814 if (DAG.isKnownNeverNaN(RHS)) {
8815 // Put the potential NaN in the RHS so that SSE will preserve it.
8816 std::swap(LHS, RHS);
8817 } else if (!DAG.isKnownNeverNaN(LHS))
8818 break;
Dan Gohman41b3f4a2009-09-03 20:34:31 +00008819 }
Dan Gohman19488552009-09-21 18:03:22 +00008820 Opcode = X86ISD::FMIN;
Dan Gohman41b3f4a2009-09-03 20:34:31 +00008821 break;
Dan Gohman19488552009-09-21 18:03:22 +00008822 case ISD::SETUGT:
8823 // This can be a min if we can prove that at least one of the operands
8824 // is not a nan.
8825 if (!FiniteOnlyFPMath()) {
8826 if (DAG.isKnownNeverNaN(LHS)) {
8827 // Put the potential NaN in the RHS so that SSE will preserve it.
8828 std::swap(LHS, RHS);
8829 } else if (!DAG.isKnownNeverNaN(RHS))
8830 break;
8831 }
8832 Opcode = X86ISD::FMIN;
8833 break;
8834 case ISD::SETUGE:
8835 // This can be a min, but if either operand is a NaN we need it to
8836 // preserve the original LHS.
8837 std::swap(LHS, RHS);
8838 case ISD::SETOGT:
Chris Lattner472f1d52009-03-11 05:48:52 +00008839 case ISD::SETGT:
Chris Lattner472f1d52009-03-11 05:48:52 +00008840 case ISD::SETGE:
8841 Opcode = X86ISD::FMIN;
8842 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008843
Dan Gohman19488552009-09-21 18:03:22 +00008844 case ISD::SETULT:
8845 // This can be a max if we can prove that at least one of the operands
8846 // is not a nan.
8847 if (!FiniteOnlyFPMath()) {
8848 if (DAG.isKnownNeverNaN(LHS)) {
8849 // Put the potential NaN in the RHS so that SSE will preserve it.
8850 std::swap(LHS, RHS);
8851 } else if (!DAG.isKnownNeverNaN(RHS))
8852 break;
Dan Gohman41b3f4a2009-09-03 20:34:31 +00008853 }
Dan Gohman19488552009-09-21 18:03:22 +00008854 Opcode = X86ISD::FMAX;
Dan Gohman41b3f4a2009-09-03 20:34:31 +00008855 break;
Dan Gohman19488552009-09-21 18:03:22 +00008856 case ISD::SETOLE:
8857 // This can be a max if we can prove that at least one of the operands
8858 // is not a nan.
8859 if (!FiniteOnlyFPMath()) {
8860 if (DAG.isKnownNeverNaN(RHS)) {
8861 // Put the potential NaN in the RHS so that SSE will preserve it.
8862 std::swap(LHS, RHS);
8863 } else if (!DAG.isKnownNeverNaN(LHS))
8864 break;
8865 }
8866 Opcode = X86ISD::FMAX;
8867 break;
8868 case ISD::SETULE:
8869 // This can be a max, but if either operand is a NaN we need it to
8870 // preserve the original LHS.
8871 std::swap(LHS, RHS);
8872 case ISD::SETOLT:
Chris Lattner472f1d52009-03-11 05:48:52 +00008873 case ISD::SETLT:
Dan Gohman19488552009-09-21 18:03:22 +00008874 case ISD::SETLE:
Chris Lattner472f1d52009-03-11 05:48:52 +00008875 Opcode = X86ISD::FMAX;
8876 break;
8877 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008878 }
8879
Chris Lattner472f1d52009-03-11 05:48:52 +00008880 if (Opcode)
8881 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008882 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00008883
Chris Lattnere4577dc2009-03-12 06:52:53 +00008884 // If this is a select between two integer constants, try to do some
8885 // optimizations.
Chris Lattnera054e842009-03-13 05:53:31 +00008886 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
8887 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnere4577dc2009-03-12 06:52:53 +00008888 // Don't do this for crazy integer types.
8889 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
8890 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnera054e842009-03-13 05:53:31 +00008891 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnere4577dc2009-03-12 06:52:53 +00008892 bool NeedsCondInvert = false;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00008893
Chris Lattnera054e842009-03-13 05:53:31 +00008894 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnere4577dc2009-03-12 06:52:53 +00008895 // Efficiently invertible.
8896 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
8897 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
8898 isa<ConstantSDNode>(Cond.getOperand(1))))) {
8899 NeedsCondInvert = true;
Chris Lattnera054e842009-03-13 05:53:31 +00008900 std::swap(TrueC, FalseC);
Chris Lattnere4577dc2009-03-12 06:52:53 +00008901 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00008902
Chris Lattnere4577dc2009-03-12 06:52:53 +00008903 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnera054e842009-03-13 05:53:31 +00008904 if (FalseC->getAPIntValue() == 0 &&
8905 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnere4577dc2009-03-12 06:52:53 +00008906 if (NeedsCondInvert) // Invert the condition if needed.
8907 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8908 DAG.getConstant(1, Cond.getValueType()));
Eric Christopher3d82bbd2009-08-27 18:07:15 +00008909
Chris Lattnere4577dc2009-03-12 06:52:53 +00008910 // Zero extend the condition if needed.
8911 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopher3d82bbd2009-08-27 18:07:15 +00008912
Chris Lattnera054e842009-03-13 05:53:31 +00008913 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnere4577dc2009-03-12 06:52:53 +00008914 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00008915 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnere4577dc2009-03-12 06:52:53 +00008916 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00008917
Chris Lattner938d6652009-03-13 05:22:11 +00008918 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnera054e842009-03-13 05:53:31 +00008919 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner938d6652009-03-13 05:22:11 +00008920 if (NeedsCondInvert) // Invert the condition if needed.
8921 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8922 DAG.getConstant(1, Cond.getValueType()));
Eric Christopher3d82bbd2009-08-27 18:07:15 +00008923
Chris Lattner938d6652009-03-13 05:22:11 +00008924 // Zero extend the condition if needed.
Chris Lattnera054e842009-03-13 05:53:31 +00008925 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
8926 FalseC->getValueType(0), Cond);
Chris Lattner938d6652009-03-13 05:22:11 +00008927 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnera054e842009-03-13 05:53:31 +00008928 SDValue(FalseC, 0));
Chris Lattner938d6652009-03-13 05:22:11 +00008929 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00008930
Chris Lattnera054e842009-03-13 05:53:31 +00008931 // Optimize cases that will turn into an LEA instruction. This requires
8932 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson36e3a6e2009-08-11 20:47:22 +00008933 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnera054e842009-03-13 05:53:31 +00008934 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00008935 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00008936
Chris Lattnera054e842009-03-13 05:53:31 +00008937 bool isFastMultiplier = false;
8938 if (Diff < 10) {
8939 switch ((unsigned char)Diff) {
8940 default: break;
8941 case 1: // result = add base, cond
8942 case 2: // result = lea base( , cond*2)
8943 case 3: // result = lea base(cond, cond*2)
8944 case 4: // result = lea base( , cond*4)
8945 case 5: // result = lea base(cond, cond*4)
8946 case 8: // result = lea base( , cond*8)
8947 case 9: // result = lea base(cond, cond*8)
8948 isFastMultiplier = true;
8949 break;
8950 }
8951 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00008952
Chris Lattnera054e842009-03-13 05:53:31 +00008953 if (isFastMultiplier) {
8954 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
8955 if (NeedsCondInvert) // Invert the condition if needed.
8956 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8957 DAG.getConstant(1, Cond.getValueType()));
Eric Christopher3d82bbd2009-08-27 18:07:15 +00008958
Chris Lattnera054e842009-03-13 05:53:31 +00008959 // Zero extend the condition if needed.
8960 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
8961 Cond);
8962 // Scale the condition by the difference.
8963 if (Diff != 1)
8964 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
8965 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopher3d82bbd2009-08-27 18:07:15 +00008966
Chris Lattnera054e842009-03-13 05:53:31 +00008967 // Add the base if non-zero.
8968 if (FalseC->getAPIntValue() != 0)
8969 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8970 SDValue(FalseC, 0));
8971 return Cond;
8972 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00008973 }
Chris Lattnere4577dc2009-03-12 06:52:53 +00008974 }
8975 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00008976
Dan Gohman8181bd12008-07-27 21:46:04 +00008977 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008978}
8979
Chris Lattnere4577dc2009-03-12 06:52:53 +00008980/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
8981static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
8982 TargetLowering::DAGCombinerInfo &DCI) {
8983 DebugLoc DL = N->getDebugLoc();
Eric Christopher3d82bbd2009-08-27 18:07:15 +00008984
Chris Lattnere4577dc2009-03-12 06:52:53 +00008985 // If the flag operand isn't dead, don't touch this CMOV.
8986 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
8987 return SDValue();
Eric Christopher3d82bbd2009-08-27 18:07:15 +00008988
Chris Lattnere4577dc2009-03-12 06:52:53 +00008989 // If this is a select between two integer constants, try to do some
8990 // optimizations. Note that the operands are ordered the opposite of SELECT
8991 // operands.
8992 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
8993 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
8994 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
8995 // larger than FalseC (the false value).
8996 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopher3d82bbd2009-08-27 18:07:15 +00008997
Chris Lattnere4577dc2009-03-12 06:52:53 +00008998 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
8999 CC = X86::GetOppositeBranchCondition(CC);
9000 std::swap(TrueC, FalseC);
9001 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009002
Chris Lattnere4577dc2009-03-12 06:52:53 +00009003 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnera054e842009-03-13 05:53:31 +00009004 // This is efficient for any integer data type (including i8/i16) and
9005 // shift amount.
Chris Lattnere4577dc2009-03-12 06:52:53 +00009006 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
9007 SDValue Cond = N->getOperand(3);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009008 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9009 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009010
Chris Lattnere4577dc2009-03-12 06:52:53 +00009011 // Zero extend the condition if needed.
9012 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009013
Chris Lattnere4577dc2009-03-12 06:52:53 +00009014 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
9015 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009016 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnere4577dc2009-03-12 06:52:53 +00009017 if (N->getNumValues() == 2) // Dead flag value?
9018 return DCI.CombineTo(N, Cond, SDValue());
9019 return Cond;
9020 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009021
Chris Lattnera054e842009-03-13 05:53:31 +00009022 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
9023 // for any integer data type, including i8/i16.
Chris Lattner938d6652009-03-13 05:22:11 +00009024 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
9025 SDValue Cond = N->getOperand(3);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009026 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9027 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009028
Chris Lattner938d6652009-03-13 05:22:11 +00009029 // Zero extend the condition if needed.
Chris Lattnera054e842009-03-13 05:53:31 +00009030 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9031 FalseC->getValueType(0), Cond);
Chris Lattner938d6652009-03-13 05:22:11 +00009032 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9033 SDValue(FalseC, 0));
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009034
Chris Lattner938d6652009-03-13 05:22:11 +00009035 if (N->getNumValues() == 2) // Dead flag value?
9036 return DCI.CombineTo(N, Cond, SDValue());
9037 return Cond;
9038 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009039
Chris Lattnera054e842009-03-13 05:53:31 +00009040 // Optimize cases that will turn into an LEA instruction. This requires
9041 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009042 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnera054e842009-03-13 05:53:31 +00009043 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009044 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009045
Chris Lattnera054e842009-03-13 05:53:31 +00009046 bool isFastMultiplier = false;
9047 if (Diff < 10) {
9048 switch ((unsigned char)Diff) {
9049 default: break;
9050 case 1: // result = add base, cond
9051 case 2: // result = lea base( , cond*2)
9052 case 3: // result = lea base(cond, cond*2)
9053 case 4: // result = lea base( , cond*4)
9054 case 5: // result = lea base(cond, cond*4)
9055 case 8: // result = lea base( , cond*8)
9056 case 9: // result = lea base(cond, cond*8)
9057 isFastMultiplier = true;
9058 break;
9059 }
9060 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009061
Chris Lattnera054e842009-03-13 05:53:31 +00009062 if (isFastMultiplier) {
9063 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9064 SDValue Cond = N->getOperand(3);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009065 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9066 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnera054e842009-03-13 05:53:31 +00009067 // Zero extend the condition if needed.
9068 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9069 Cond);
9070 // Scale the condition by the difference.
9071 if (Diff != 1)
9072 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9073 DAG.getConstant(Diff, Cond.getValueType()));
9074
9075 // Add the base if non-zero.
9076 if (FalseC->getAPIntValue() != 0)
9077 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9078 SDValue(FalseC, 0));
9079 if (N->getNumValues() == 2) // Dead flag value?
9080 return DCI.CombineTo(N, Cond, SDValue());
9081 return Cond;
9082 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009083 }
Chris Lattnere4577dc2009-03-12 06:52:53 +00009084 }
9085 }
9086 return SDValue();
9087}
9088
9089
Evan Cheng04ecee12009-03-28 05:57:29 +00009090/// PerformMulCombine - Optimize a single multiply with constant into two
9091/// in order to implement it with two cheaper instructions, e.g.
9092/// LEA + SHL, LEA + LEA.
9093static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
9094 TargetLowering::DAGCombinerInfo &DCI) {
9095 if (DAG.getMachineFunction().
9096 getFunction()->hasFnAttr(Attribute::OptimizeForSize))
9097 return SDValue();
9098
9099 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
9100 return SDValue();
9101
Owen Andersonac9de032009-08-10 22:56:29 +00009102 EVT VT = N->getValueType(0);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009103 if (VT != MVT::i64)
Evan Cheng04ecee12009-03-28 05:57:29 +00009104 return SDValue();
9105
9106 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
9107 if (!C)
9108 return SDValue();
9109 uint64_t MulAmt = C->getZExtValue();
9110 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
9111 return SDValue();
9112
9113 uint64_t MulAmt1 = 0;
9114 uint64_t MulAmt2 = 0;
9115 if ((MulAmt % 9) == 0) {
9116 MulAmt1 = 9;
9117 MulAmt2 = MulAmt / 9;
9118 } else if ((MulAmt % 5) == 0) {
9119 MulAmt1 = 5;
9120 MulAmt2 = MulAmt / 5;
9121 } else if ((MulAmt % 3) == 0) {
9122 MulAmt1 = 3;
9123 MulAmt2 = MulAmt / 3;
9124 }
9125 if (MulAmt2 &&
9126 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
9127 DebugLoc DL = N->getDebugLoc();
9128
9129 if (isPowerOf2_64(MulAmt2) &&
9130 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
9131 // If second multiplifer is pow2, issue it first. We want the multiply by
9132 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
9133 // is an add.
9134 std::swap(MulAmt1, MulAmt2);
9135
9136 SDValue NewMul;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009137 if (isPowerOf2_64(MulAmt1))
Evan Cheng04ecee12009-03-28 05:57:29 +00009138 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009139 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng04ecee12009-03-28 05:57:29 +00009140 else
Evan Chengc3495762009-03-30 21:36:47 +00009141 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng04ecee12009-03-28 05:57:29 +00009142 DAG.getConstant(MulAmt1, VT));
9143
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009144 if (isPowerOf2_64(MulAmt2))
Evan Cheng04ecee12009-03-28 05:57:29 +00009145 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009146 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009147 else
Evan Chengc3495762009-03-30 21:36:47 +00009148 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng04ecee12009-03-28 05:57:29 +00009149 DAG.getConstant(MulAmt2, VT));
9150
9151 // Do not add new nodes to DAG combiner worklist.
9152 DCI.CombineTo(N, NewMul, false);
9153 }
9154 return SDValue();
9155}
9156
Evan Cheng834ae6b2009-12-15 00:53:42 +00009157static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
9158 SDValue N0 = N->getOperand(0);
9159 SDValue N1 = N->getOperand(1);
9160 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
9161 EVT VT = N0.getValueType();
9162
9163 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
9164 // since the result of setcc_c is all zero's or all ones.
9165 if (N1C && N0.getOpcode() == ISD::AND &&
9166 N0.getOperand(1).getOpcode() == ISD::Constant) {
9167 SDValue N00 = N0.getOperand(0);
9168 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
9169 ((N00.getOpcode() == ISD::ANY_EXTEND ||
9170 N00.getOpcode() == ISD::ZERO_EXTEND) &&
9171 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
9172 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
9173 APInt ShAmt = N1C->getAPIntValue();
9174 Mask = Mask.shl(ShAmt);
9175 if (Mask != 0)
9176 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
9177 N00, DAG.getConstant(Mask, VT));
9178 }
9179 }
9180
9181 return SDValue();
9182}
Evan Cheng04ecee12009-03-28 05:57:29 +00009183
sampo025b75c2009-01-26 00:52:55 +00009184/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
9185/// when possible.
9186static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
9187 const X86Subtarget *Subtarget) {
Evan Cheng834ae6b2009-12-15 00:53:42 +00009188 EVT VT = N->getValueType(0);
9189 if (!VT.isVector() && VT.isInteger() &&
9190 N->getOpcode() == ISD::SHL)
9191 return PerformSHLCombine(N, DAG);
9192
sampo025b75c2009-01-26 00:52:55 +00009193 // On X86 with SSE2 support, we can transform this to a vector shift if
9194 // all elements are shifted by the same amount. We can't do this in legalize
9195 // because the a constant vector is typically transformed to a constant pool
9196 // so we have no knowledge of the shift amount.
sampo087d53c2009-01-26 03:15:31 +00009197 if (!Subtarget->hasSSE2())
9198 return SDValue();
Scott Michel91099d62009-02-17 22:15:04 +00009199
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009200 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
sampo087d53c2009-01-26 03:15:31 +00009201 return SDValue();
Scott Michel91099d62009-02-17 22:15:04 +00009202
Mon P Wanga91e9642009-01-28 08:12:05 +00009203 SDValue ShAmtOp = N->getOperand(1);
Owen Andersonac9de032009-08-10 22:56:29 +00009204 EVT EltVT = VT.getVectorElementType();
Chris Lattner472f1d52009-03-11 05:48:52 +00009205 DebugLoc DL = N->getDebugLoc();
Mon P Wang04c767e2009-09-03 19:56:25 +00009206 SDValue BaseShAmt = SDValue();
Mon P Wanga91e9642009-01-28 08:12:05 +00009207 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
9208 unsigned NumElts = VT.getVectorNumElements();
9209 unsigned i = 0;
9210 for (; i != NumElts; ++i) {
9211 SDValue Arg = ShAmtOp.getOperand(i);
9212 if (Arg.getOpcode() == ISD::UNDEF) continue;
9213 BaseShAmt = Arg;
9214 break;
9215 }
9216 for (; i != NumElts; ++i) {
9217 SDValue Arg = ShAmtOp.getOperand(i);
9218 if (Arg.getOpcode() == ISD::UNDEF) continue;
9219 if (Arg != BaseShAmt) {
9220 return SDValue();
9221 }
9222 }
9223 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman543d2142009-04-27 18:41:29 +00009224 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wang04c767e2009-09-03 19:56:25 +00009225 SDValue InVec = ShAmtOp.getOperand(0);
9226 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
9227 unsigned NumElts = InVec.getValueType().getVectorNumElements();
9228 unsigned i = 0;
9229 for (; i != NumElts; ++i) {
9230 SDValue Arg = InVec.getOperand(i);
9231 if (Arg.getOpcode() == ISD::UNDEF) continue;
9232 BaseShAmt = Arg;
9233 break;
9234 }
9235 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
9236 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
9237 unsigned SplatIdx = cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
9238 if (C->getZExtValue() == SplatIdx)
9239 BaseShAmt = InVec.getOperand(1);
9240 }
9241 }
9242 if (BaseShAmt.getNode() == 0)
9243 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
9244 DAG.getIntPtrConstant(0));
Mon P Wanga91e9642009-01-28 08:12:05 +00009245 } else
sampo087d53c2009-01-26 03:15:31 +00009246 return SDValue();
sampo025b75c2009-01-26 00:52:55 +00009247
Mon P Wang04c767e2009-09-03 19:56:25 +00009248 // The shift amount is an i32.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009249 if (EltVT.bitsGT(MVT::i32))
9250 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
9251 else if (EltVT.bitsLT(MVT::i32))
Mon P Wang04c767e2009-09-03 19:56:25 +00009252 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
sampo025b75c2009-01-26 00:52:55 +00009253
sampo087d53c2009-01-26 03:15:31 +00009254 // The shift amount is identical so we can do a vector shift.
9255 SDValue ValOp = N->getOperand(0);
9256 switch (N->getOpcode()) {
9257 default:
Edwin Törökbd448e32009-07-14 16:55:14 +00009258 llvm_unreachable("Unknown shift opcode!");
sampo087d53c2009-01-26 03:15:31 +00009259 break;
9260 case ISD::SHL:
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009261 if (VT == MVT::v2i64)
Chris Lattner472f1d52009-03-11 05:48:52 +00009262 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009263 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
sampo025b75c2009-01-26 00:52:55 +00009264 ValOp, BaseShAmt);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009265 if (VT == MVT::v4i32)
Chris Lattner472f1d52009-03-11 05:48:52 +00009266 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009267 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
sampo025b75c2009-01-26 00:52:55 +00009268 ValOp, BaseShAmt);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009269 if (VT == MVT::v8i16)
Chris Lattner472f1d52009-03-11 05:48:52 +00009270 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009271 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
sampo025b75c2009-01-26 00:52:55 +00009272 ValOp, BaseShAmt);
sampo087d53c2009-01-26 03:15:31 +00009273 break;
9274 case ISD::SRA:
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009275 if (VT == MVT::v4i32)
Chris Lattner472f1d52009-03-11 05:48:52 +00009276 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009277 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
sampo025b75c2009-01-26 00:52:55 +00009278 ValOp, BaseShAmt);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009279 if (VT == MVT::v8i16)
Chris Lattner472f1d52009-03-11 05:48:52 +00009280 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009281 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
sampo025b75c2009-01-26 00:52:55 +00009282 ValOp, BaseShAmt);
sampo087d53c2009-01-26 03:15:31 +00009283 break;
9284 case ISD::SRL:
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009285 if (VT == MVT::v2i64)
Chris Lattner472f1d52009-03-11 05:48:52 +00009286 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009287 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
sampo025b75c2009-01-26 00:52:55 +00009288 ValOp, BaseShAmt);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009289 if (VT == MVT::v4i32)
Chris Lattner472f1d52009-03-11 05:48:52 +00009290 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009291 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
sampo025b75c2009-01-26 00:52:55 +00009292 ValOp, BaseShAmt);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009293 if (VT == MVT::v8i16)
Chris Lattner472f1d52009-03-11 05:48:52 +00009294 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009295 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
sampo025b75c2009-01-26 00:52:55 +00009296 ValOp, BaseShAmt);
sampo087d53c2009-01-26 03:15:31 +00009297 break;
sampo025b75c2009-01-26 00:52:55 +00009298 }
9299 return SDValue();
9300}
9301
Evan Cheng10957b82010-01-04 21:22:48 +00009302static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
9303 const X86Subtarget *Subtarget) {
9304 EVT VT = N->getValueType(0);
9305 if (VT != MVT::i64 || !Subtarget->is64Bit())
9306 return SDValue();
9307
9308 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
9309 SDValue N0 = N->getOperand(0);
9310 SDValue N1 = N->getOperand(1);
9311 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
9312 std::swap(N0, N1);
9313 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
9314 return SDValue();
9315
9316 SDValue ShAmt0 = N0.getOperand(1);
9317 if (ShAmt0.getValueType() != MVT::i8)
9318 return SDValue();
9319 SDValue ShAmt1 = N1.getOperand(1);
9320 if (ShAmt1.getValueType() != MVT::i8)
9321 return SDValue();
9322 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
9323 ShAmt0 = ShAmt0.getOperand(0);
9324 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
9325 ShAmt1 = ShAmt1.getOperand(0);
9326
9327 DebugLoc DL = N->getDebugLoc();
9328 unsigned Opc = X86ISD::SHLD;
9329 SDValue Op0 = N0.getOperand(0);
9330 SDValue Op1 = N1.getOperand(0);
9331 if (ShAmt0.getOpcode() == ISD::SUB) {
9332 Opc = X86ISD::SHRD;
9333 std::swap(Op0, Op1);
9334 std::swap(ShAmt0, ShAmt1);
9335 }
9336
9337 if (ShAmt1.getOpcode() == ISD::SUB) {
9338 SDValue Sum = ShAmt1.getOperand(0);
9339 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
9340 if (SumC->getSExtValue() == 64 &&
9341 ShAmt1.getOperand(1) == ShAmt0)
9342 return DAG.getNode(Opc, DL, VT,
9343 Op0, Op1,
9344 DAG.getNode(ISD::TRUNCATE, DL,
9345 MVT::i8, ShAmt0));
9346 }
9347 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
9348 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
9349 if (ShAmt0C &&
9350 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == 64)
9351 return DAG.getNode(Opc, DL, VT,
9352 N0.getOperand(0), N1.getOperand(0),
9353 DAG.getNode(ISD::TRUNCATE, DL,
9354 MVT::i8, ShAmt0));
9355 }
9356
9357 return SDValue();
9358}
9359
Chris Lattnerce84ae42008-02-22 02:09:43 +00009360/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman8181bd12008-07-27 21:46:04 +00009361static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Chengc944c5d2009-03-12 05:59:15 +00009362 const X86Subtarget *Subtarget) {
Chris Lattnerce84ae42008-02-22 02:09:43 +00009363 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
9364 // the FP state in cases where an emms may be missing.
Dale Johannesend112b802008-02-25 19:20:14 +00009365 // A preferable solution to the general problem is to figure out the right
9366 // places to insert EMMS. This qualifies as a quick hack.
Evan Chengc944c5d2009-03-12 05:59:15 +00009367
9368 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng40ee6e52008-05-08 00:57:18 +00009369 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersonac9de032009-08-10 22:56:29 +00009370 EVT VT = St->getValue().getValueType();
Evan Chengc944c5d2009-03-12 05:59:15 +00009371 if (VT.getSizeInBits() != 64)
9372 return SDValue();
9373
Devang Patelc386c842009-06-05 21:57:13 +00009374 const Function *F = DAG.getMachineFunction().getFunction();
9375 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009376 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patelc386c842009-06-05 21:57:13 +00009377 && Subtarget->hasSSE2();
Evan Chengc944c5d2009-03-12 05:59:15 +00009378 if ((VT.isVector() ||
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009379 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesend112b802008-02-25 19:20:14 +00009380 isa<LoadSDNode>(St->getValue()) &&
9381 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
9382 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greif1c80d112008-08-28 21:40:38 +00009383 SDNode* LdVal = St->getValue().getNode();
Dale Johannesend112b802008-02-25 19:20:14 +00009384 LoadSDNode *Ld = 0;
9385 int TokenFactorIndex = -1;
Dan Gohman8181bd12008-07-27 21:46:04 +00009386 SmallVector<SDValue, 8> Ops;
Gabor Greif1c80d112008-08-28 21:40:38 +00009387 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesend112b802008-02-25 19:20:14 +00009388 // Must be a store of a load. We currently handle two cases: the load
9389 // is a direct child, and it's under an intervening TokenFactor. It is
9390 // possible to dig deeper under nested TokenFactors.
Dale Johannesen49151bc2008-02-25 22:29:22 +00009391 if (ChainVal == LdVal)
Dale Johannesend112b802008-02-25 19:20:14 +00009392 Ld = cast<LoadSDNode>(St->getChain());
9393 else if (St->getValue().hasOneUse() &&
9394 ChainVal->getOpcode() == ISD::TokenFactor) {
9395 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greif1c80d112008-08-28 21:40:38 +00009396 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesend112b802008-02-25 19:20:14 +00009397 TokenFactorIndex = i;
9398 Ld = cast<LoadSDNode>(St->getValue());
9399 } else
9400 Ops.push_back(ChainVal->getOperand(i));
9401 }
9402 }
Dale Johannesend112b802008-02-25 19:20:14 +00009403
Evan Chengc944c5d2009-03-12 05:59:15 +00009404 if (!Ld || !ISD::isNormalLoad(Ld))
9405 return SDValue();
Dale Johannesend112b802008-02-25 19:20:14 +00009406
Evan Chengc944c5d2009-03-12 05:59:15 +00009407 // If this is not the MMX case, i.e. we are just turning i64 load/store
9408 // into f64 load/store, avoid the transformation if there are multiple
9409 // uses of the loaded value.
9410 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
9411 return SDValue();
Dale Johannesend112b802008-02-25 19:20:14 +00009412
Evan Chengc944c5d2009-03-12 05:59:15 +00009413 DebugLoc LdDL = Ld->getDebugLoc();
9414 DebugLoc StDL = N->getDebugLoc();
9415 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
9416 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
9417 // pair instead.
9418 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009419 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Evan Chengc944c5d2009-03-12 05:59:15 +00009420 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
9421 Ld->getBasePtr(), Ld->getSrcValue(),
9422 Ld->getSrcValueOffset(), Ld->isVolatile(),
9423 Ld->getAlignment());
9424 SDValue NewChain = NewLd.getValue(1);
Dale Johannesend112b802008-02-25 19:20:14 +00009425 if (TokenFactorIndex != -1) {
Evan Chengc944c5d2009-03-12 05:59:15 +00009426 Ops.push_back(NewChain);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009427 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesend112b802008-02-25 19:20:14 +00009428 Ops.size());
9429 }
Evan Chengc944c5d2009-03-12 05:59:15 +00009430 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattnerce84ae42008-02-22 02:09:43 +00009431 St->getSrcValue(), St->getSrcValueOffset(),
9432 St->isVolatile(), St->getAlignment());
9433 }
Evan Chengc944c5d2009-03-12 05:59:15 +00009434
9435 // Otherwise, lower to two pairs of 32-bit loads / stores.
9436 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009437 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
9438 DAG.getConstant(4, MVT::i32));
Evan Chengc944c5d2009-03-12 05:59:15 +00009439
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009440 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Evan Chengc944c5d2009-03-12 05:59:15 +00009441 Ld->getSrcValue(), Ld->getSrcValueOffset(),
9442 Ld->isVolatile(), Ld->getAlignment());
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009443 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Evan Chengc944c5d2009-03-12 05:59:15 +00009444 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
9445 Ld->isVolatile(),
9446 MinAlign(Ld->getAlignment(), 4));
9447
9448 SDValue NewChain = LoLd.getValue(1);
9449 if (TokenFactorIndex != -1) {
9450 Ops.push_back(LoLd);
9451 Ops.push_back(HiLd);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009452 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Chengc944c5d2009-03-12 05:59:15 +00009453 Ops.size());
9454 }
9455
9456 LoAddr = St->getBasePtr();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009457 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
9458 DAG.getConstant(4, MVT::i32));
Evan Chengc944c5d2009-03-12 05:59:15 +00009459
9460 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
9461 St->getSrcValue(), St->getSrcValueOffset(),
9462 St->isVolatile(), St->getAlignment());
9463 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
9464 St->getSrcValue(),
9465 St->getSrcValueOffset() + 4,
9466 St->isVolatile(),
9467 MinAlign(St->getAlignment(), 4));
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009468 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattnerce84ae42008-02-22 02:09:43 +00009469 }
Dan Gohman8181bd12008-07-27 21:46:04 +00009470 return SDValue();
Chris Lattnerce84ae42008-02-22 02:09:43 +00009471}
9472
Chris Lattner470d5dc2008-01-25 06:14:17 +00009473/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
9474/// X86ISD::FXOR nodes.
Dan Gohman8181bd12008-07-27 21:46:04 +00009475static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner470d5dc2008-01-25 06:14:17 +00009476 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
9477 // F[X]OR(0.0, x) -> x
9478 // F[X]OR(x, 0.0) -> x
Chris Lattnerf82998f2008-01-25 05:46:26 +00009479 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9480 if (C->getValueAPF().isPosZero())
9481 return N->getOperand(1);
9482 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9483 if (C->getValueAPF().isPosZero())
9484 return N->getOperand(0);
Dan Gohman8181bd12008-07-27 21:46:04 +00009485 return SDValue();
Chris Lattnerf82998f2008-01-25 05:46:26 +00009486}
9487
9488/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman8181bd12008-07-27 21:46:04 +00009489static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattnerf82998f2008-01-25 05:46:26 +00009490 // FAND(0.0, x) -> 0.0
9491 // FAND(x, 0.0) -> 0.0
9492 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9493 if (C->getValueAPF().isPosZero())
9494 return N->getOperand(0);
9495 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9496 if (C->getValueAPF().isPosZero())
9497 return N->getOperand(1);
Dan Gohman8181bd12008-07-27 21:46:04 +00009498 return SDValue();
Chris Lattnerf82998f2008-01-25 05:46:26 +00009499}
9500
Dan Gohman22cefb02009-01-29 01:59:02 +00009501static SDValue PerformBTCombine(SDNode *N,
9502 SelectionDAG &DAG,
9503 TargetLowering::DAGCombinerInfo &DCI) {
9504 // BT ignores high bits in the bit index operand.
9505 SDValue Op1 = N->getOperand(1);
9506 if (Op1.hasOneUse()) {
9507 unsigned BitWidth = Op1.getValueSizeInBits();
9508 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
9509 APInt KnownZero, KnownOne;
9510 TargetLowering::TargetLoweringOpt TLO(DAG);
9511 TargetLowering &TLI = DAG.getTargetLoweringInfo();
9512 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
9513 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
9514 DCI.CommitTargetLoweringOpt(TLO);
9515 }
9516 return SDValue();
9517}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00009518
Eli Friedmane6bb1e52009-06-07 06:52:44 +00009519static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
9520 SDValue Op = N->getOperand(0);
9521 if (Op.getOpcode() == ISD::BIT_CONVERT)
9522 Op = Op.getOperand(0);
Owen Andersonac9de032009-08-10 22:56:29 +00009523 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedmane6bb1e52009-06-07 06:52:44 +00009524 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009525 VT.getVectorElementType().getSizeInBits() ==
Eli Friedmane6bb1e52009-06-07 06:52:44 +00009526 OpVT.getVectorElementType().getSizeInBits()) {
9527 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
9528 }
9529 return SDValue();
9530}
9531
Owen Anderson58155b22009-06-29 18:04:45 +00009532// On X86 and X86-64, atomic operations are lowered to locked instructions.
9533// Locked instructions, in turn, have implicit fence semantics (all memory
9534// operations are flushed before issuing the locked instruction, and the
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009535// are not buffered), so we can fold away the common pattern of
Owen Anderson58155b22009-06-29 18:04:45 +00009536// fence-atomic-fence.
9537static SDValue PerformMEMBARRIERCombine(SDNode* N, SelectionDAG &DAG) {
9538 SDValue atomic = N->getOperand(0);
9539 switch (atomic.getOpcode()) {
9540 case ISD::ATOMIC_CMP_SWAP:
9541 case ISD::ATOMIC_SWAP:
9542 case ISD::ATOMIC_LOAD_ADD:
9543 case ISD::ATOMIC_LOAD_SUB:
9544 case ISD::ATOMIC_LOAD_AND:
9545 case ISD::ATOMIC_LOAD_OR:
9546 case ISD::ATOMIC_LOAD_XOR:
9547 case ISD::ATOMIC_LOAD_NAND:
9548 case ISD::ATOMIC_LOAD_MIN:
9549 case ISD::ATOMIC_LOAD_MAX:
9550 case ISD::ATOMIC_LOAD_UMIN:
9551 case ISD::ATOMIC_LOAD_UMAX:
9552 break;
9553 default:
9554 return SDValue();
9555 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009556
Owen Anderson58155b22009-06-29 18:04:45 +00009557 SDValue fence = atomic.getOperand(0);
9558 if (fence.getOpcode() != ISD::MEMBARRIER)
9559 return SDValue();
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009560
Owen Anderson58155b22009-06-29 18:04:45 +00009561 switch (atomic.getOpcode()) {
9562 case ISD::ATOMIC_CMP_SWAP:
9563 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9564 atomic.getOperand(1), atomic.getOperand(2),
9565 atomic.getOperand(3));
9566 case ISD::ATOMIC_SWAP:
9567 case ISD::ATOMIC_LOAD_ADD:
9568 case ISD::ATOMIC_LOAD_SUB:
9569 case ISD::ATOMIC_LOAD_AND:
9570 case ISD::ATOMIC_LOAD_OR:
9571 case ISD::ATOMIC_LOAD_XOR:
9572 case ISD::ATOMIC_LOAD_NAND:
9573 case ISD::ATOMIC_LOAD_MIN:
9574 case ISD::ATOMIC_LOAD_MAX:
9575 case ISD::ATOMIC_LOAD_UMIN:
9576 case ISD::ATOMIC_LOAD_UMAX:
9577 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9578 atomic.getOperand(1), atomic.getOperand(2));
9579 default:
9580 return SDValue();
9581 }
9582}
9583
Evan Chengedeb1692009-12-16 00:53:11 +00009584static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
9585 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
9586 // (and (i32 x86isd::setcc_carry), 1)
9587 // This eliminates the zext. This transformation is necessary because
9588 // ISD::SETCC is always legalized to i8.
9589 DebugLoc dl = N->getDebugLoc();
9590 SDValue N0 = N->getOperand(0);
9591 EVT VT = N->getValueType(0);
9592 if (N0.getOpcode() == ISD::AND &&
9593 N0.hasOneUse() &&
9594 N0.getOperand(0).hasOneUse()) {
9595 SDValue N00 = N0.getOperand(0);
9596 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
9597 return SDValue();
9598 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
9599 if (!C || C->getZExtValue() != 1)
9600 return SDValue();
9601 return DAG.getNode(ISD::AND, dl, VT,
9602 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
9603 N00.getOperand(0), N00.getOperand(1)),
9604 DAG.getConstant(1, VT));
9605 }
9606
9607 return SDValue();
9608}
9609
Dan Gohman8181bd12008-07-27 21:46:04 +00009610SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng62370f32008-11-05 06:03:38 +00009611 DAGCombinerInfo &DCI) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00009612 SelectionDAG &DAG = DCI.DAG;
9613 switch (N->getOpcode()) {
9614 default: break;
Evan Chengef7be082008-05-12 19:56:52 +00009615 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Chris Lattnerf82998f2008-01-25 05:46:26 +00009616 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnere4577dc2009-03-12 06:52:53 +00009617 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng04ecee12009-03-28 05:57:29 +00009618 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
sampo025b75c2009-01-26 00:52:55 +00009619 case ISD::SHL:
9620 case ISD::SRA:
9621 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng10957b82010-01-04 21:22:48 +00009622 case ISD::OR: return PerformOrCombine(N, DAG, Subtarget);
Evan Cheng40ee6e52008-05-08 00:57:18 +00009623 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner470d5dc2008-01-25 06:14:17 +00009624 case X86ISD::FXOR:
Chris Lattnerf82998f2008-01-25 05:46:26 +00009625 case X86ISD::FOR: return PerformFORCombine(N, DAG);
9626 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohman22cefb02009-01-29 01:59:02 +00009627 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedmane6bb1e52009-06-07 06:52:44 +00009628 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Owen Anderson58155b22009-06-29 18:04:45 +00009629 case ISD::MEMBARRIER: return PerformMEMBARRIERCombine(N, DAG);
Evan Chengedeb1692009-12-16 00:53:11 +00009630 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00009631 }
9632
Dan Gohman8181bd12008-07-27 21:46:04 +00009633 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00009634}
9635
9636//===----------------------------------------------------------------------===//
9637// X86 Inline Assembly Support
9638//===----------------------------------------------------------------------===//
9639
Chris Lattner7fce21c2009-07-20 17:51:36 +00009640static bool LowerToBSwap(CallInst *CI) {
9641 // FIXME: this should verify that we are targetting a 486 or better. If not,
9642 // we will turn this bswap into something that will be lowered to logical ops
9643 // instead of emitting the bswap asm. For now, we don't support 486 or lower
9644 // so don't worry about this.
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009645
Chris Lattner7fce21c2009-07-20 17:51:36 +00009646 // Verify this is a simple bswap.
9647 if (CI->getNumOperands() != 2 ||
9648 CI->getType() != CI->getOperand(1)->getType() ||
9649 !CI->getType()->isInteger())
9650 return false;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009651
Chris Lattner7fce21c2009-07-20 17:51:36 +00009652 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
9653 if (!Ty || Ty->getBitWidth() % 16 != 0)
9654 return false;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009655
Chris Lattner7fce21c2009-07-20 17:51:36 +00009656 // Okay, we can do this xform, do so now.
9657 const Type *Tys[] = { Ty };
9658 Module *M = CI->getParent()->getParent()->getParent();
9659 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009660
Chris Lattner7fce21c2009-07-20 17:51:36 +00009661 Value *Op = CI->getOperand(1);
9662 Op = CallInst::Create(Int, Op, CI->getName(), CI);
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009663
Chris Lattner7fce21c2009-07-20 17:51:36 +00009664 CI->replaceAllUsesWith(Op);
9665 CI->eraseFromParent();
9666 return true;
9667}
9668
9669bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
9670 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
9671 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
9672
9673 std::string AsmStr = IA->getAsmString();
9674
9675 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramer3601d1b2010-01-11 18:03:24 +00009676 SmallVector<StringRef, 4> AsmPieces;
Chris Lattner7fce21c2009-07-20 17:51:36 +00009677 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
9678
9679 switch (AsmPieces.size()) {
9680 default: return false;
9681 case 1:
9682 AsmStr = AsmPieces[0];
9683 AsmPieces.clear();
9684 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
9685
9686 // bswap $0
9687 if (AsmPieces.size() == 2 &&
9688 (AsmPieces[0] == "bswap" ||
9689 AsmPieces[0] == "bswapq" ||
9690 AsmPieces[0] == "bswapl") &&
9691 (AsmPieces[1] == "$0" ||
9692 AsmPieces[1] == "${0:q}")) {
9693 // No need to check constraints, nothing other than the equivalent of
9694 // "=r,0" would be valid here.
9695 return LowerToBSwap(CI);
9696 }
9697 // rorw $$8, ${0:w} --> llvm.bswap.i16
Benjamin Kramer0461f522010-01-05 20:07:06 +00009698 if (CI->getType()->isInteger(16) &&
Chris Lattner7fce21c2009-07-20 17:51:36 +00009699 AsmPieces.size() == 3 &&
9700 AsmPieces[0] == "rorw" &&
9701 AsmPieces[1] == "$$8," &&
9702 AsmPieces[2] == "${0:w}" &&
9703 IA->getConstraintString() == "=r,0,~{dirflag},~{fpsr},~{flags},~{cc}") {
9704 return LowerToBSwap(CI);
9705 }
9706 break;
9707 case 3:
Benjamin Kramer0461f522010-01-05 20:07:06 +00009708 if (CI->getType()->isInteger(64) &&
Owen Anderson35b47072009-08-13 21:58:54 +00009709 Constraints.size() >= 2 &&
Chris Lattner7fce21c2009-07-20 17:51:36 +00009710 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
9711 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
9712 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramer3601d1b2010-01-11 18:03:24 +00009713 SmallVector<StringRef, 4> Words;
Chris Lattner7fce21c2009-07-20 17:51:36 +00009714 SplitString(AsmPieces[0], Words, " \t");
9715 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
9716 Words.clear();
9717 SplitString(AsmPieces[1], Words, " \t");
9718 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
9719 Words.clear();
9720 SplitString(AsmPieces[2], Words, " \t,");
9721 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
9722 Words[2] == "%edx") {
9723 return LowerToBSwap(CI);
9724 }
9725 }
9726 }
9727 }
9728 break;
9729 }
9730 return false;
9731}
9732
9733
9734
Dan Gohmanf17a25c2007-07-18 16:29:46 +00009735/// getConstraintType - Given a constraint letter, return the type of
9736/// constraint it is for this target.
9737X86TargetLowering::ConstraintType
9738X86TargetLowering::getConstraintType(const std::string &Constraint) const {
9739 if (Constraint.size() == 1) {
9740 switch (Constraint[0]) {
9741 case 'A':
Dale Johannesen73920c02008-11-13 21:52:36 +00009742 return C_Register;
Chris Lattner267805f2008-03-11 19:06:29 +00009743 case 'f':
Dan Gohmanf17a25c2007-07-18 16:29:46 +00009744 case 'r':
9745 case 'R':
9746 case 'l':
9747 case 'q':
9748 case 'Q':
9749 case 'x':
Dale Johannesen9ab553f2008-04-01 00:57:48 +00009750 case 'y':
Dan Gohmanf17a25c2007-07-18 16:29:46 +00009751 case 'Y':
9752 return C_RegisterClass;
Dale Johannesenf190a032009-02-12 20:58:09 +00009753 case 'e':
9754 case 'Z':
9755 return C_Other;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00009756 default:
9757 break;
9758 }
9759 }
9760 return TargetLowering::getConstraintType(Constraint);
9761}
9762
Dale Johannesene99fc902008-01-29 02:21:21 +00009763/// LowerXConstraint - try to replace an X constraint, which matches anything,
9764/// with another that has more specific requirements based on the type of the
9765/// corresponding operand.
Chris Lattnereca405c2008-04-26 23:02:14 +00009766const char *X86TargetLowering::
Owen Andersonac9de032009-08-10 22:56:29 +00009767LowerXConstraint(EVT ConstraintVT) const {
Chris Lattnereca405c2008-04-26 23:02:14 +00009768 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
9769 // 'f' like normal targets.
Duncan Sands92c43912008-06-06 12:08:01 +00009770 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesene99fc902008-01-29 02:21:21 +00009771 if (Subtarget->hasSSE2())
Chris Lattnereca405c2008-04-26 23:02:14 +00009772 return "Y";
9773 if (Subtarget->hasSSE1())
9774 return "x";
9775 }
Scott Michel91099d62009-02-17 22:15:04 +00009776
Chris Lattnereca405c2008-04-26 23:02:14 +00009777 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesene99fc902008-01-29 02:21:21 +00009778}
9779
Chris Lattnera531abc2007-08-25 00:47:38 +00009780/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
9781/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman8181bd12008-07-27 21:46:04 +00009782void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattnera531abc2007-08-25 00:47:38 +00009783 char Constraint,
Evan Cheng7f250d62008-09-24 00:05:32 +00009784 bool hasMemory,
Dan Gohman8181bd12008-07-27 21:46:04 +00009785 std::vector<SDValue>&Ops,
Chris Lattnereca405c2008-04-26 23:02:14 +00009786 SelectionDAG &DAG) const {
Dan Gohman8181bd12008-07-27 21:46:04 +00009787 SDValue Result(0, 0);
Scott Michel91099d62009-02-17 22:15:04 +00009788
Dan Gohmanf17a25c2007-07-18 16:29:46 +00009789 switch (Constraint) {
9790 default: break;
9791 case 'I':
9792 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00009793 if (C->getZExtValue() <= 31) {
9794 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattnera531abc2007-08-25 00:47:38 +00009795 break;
9796 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00009797 }
Chris Lattnera531abc2007-08-25 00:47:38 +00009798 return;
Evan Cheng4fb2c0f2008-09-22 23:57:37 +00009799 case 'J':
9800 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattnerb84a1ac2009-06-15 04:39:05 +00009801 if (C->getZExtValue() <= 63) {
Chris Lattner6552d0c2009-06-15 04:01:39 +00009802 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9803 break;
9804 }
9805 }
9806 return;
9807 case 'K':
9808 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattnerb84a1ac2009-06-15 04:39:05 +00009809 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng4fb2c0f2008-09-22 23:57:37 +00009810 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9811 break;
9812 }
9813 }
9814 return;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00009815 case 'N':
9816 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00009817 if (C->getZExtValue() <= 255) {
9818 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattnera531abc2007-08-25 00:47:38 +00009819 break;
9820 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00009821 }
Chris Lattnera531abc2007-08-25 00:47:38 +00009822 return;
Dale Johannesenf190a032009-02-12 20:58:09 +00009823 case 'e': {
9824 // 32-bit signed value
9825 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
9826 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson35b47072009-08-13 21:58:54 +00009827 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
9828 C->getSExtValue())) {
Dale Johannesenf190a032009-02-12 20:58:09 +00009829 // Widen to 64 bits here to get it sign extended.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009830 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesenf190a032009-02-12 20:58:09 +00009831 break;
9832 }
9833 // FIXME gcc accepts some relocatable values here too, but only in certain
9834 // memory models; it's complicated.
9835 }
9836 return;
9837 }
9838 case 'Z': {
9839 // 32-bit unsigned value
9840 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
9841 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson35b47072009-08-13 21:58:54 +00009842 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
9843 C->getZExtValue())) {
Dale Johannesenf190a032009-02-12 20:58:09 +00009844 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9845 break;
9846 }
9847 }
9848 // FIXME gcc accepts some relocatable values here too, but only in certain
9849 // memory models; it's complicated.
9850 return;
9851 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00009852 case 'i': {
9853 // Literal immediates are always ok.
Chris Lattnera531abc2007-08-25 00:47:38 +00009854 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesenf190a032009-02-12 20:58:09 +00009855 // Widen to 64 bits here to get it sign extended.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009856 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattnera531abc2007-08-25 00:47:38 +00009857 break;
9858 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00009859
9860 // If we are in non-pic codegen mode, we allow the address of a global (with
9861 // an optional displacement) to be used with 'i'.
Chris Lattnerd73ba7f2009-05-08 18:23:14 +00009862 GlobalAddressSDNode *GA = 0;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00009863 int64_t Offset = 0;
Scott Michel91099d62009-02-17 22:15:04 +00009864
Chris Lattnerd73ba7f2009-05-08 18:23:14 +00009865 // Match either (GA), (GA+C), (GA+C1+C2), etc.
9866 while (1) {
9867 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
9868 Offset += GA->getOffset();
9869 break;
9870 } else if (Op.getOpcode() == ISD::ADD) {
9871 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
9872 Offset += C->getZExtValue();
9873 Op = Op.getOperand(0);
9874 continue;
9875 }
9876 } else if (Op.getOpcode() == ISD::SUB) {
9877 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
9878 Offset += -C->getZExtValue();
9879 Op = Op.getOperand(0);
9880 continue;
9881 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00009882 }
Dale Johannesen69976cf2009-07-07 00:18:49 +00009883
Chris Lattnerd73ba7f2009-05-08 18:23:14 +00009884 // Otherwise, this isn't something we can handle, reject it.
9885 return;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00009886 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009887
Chris Lattner054532c2009-07-10 07:34:39 +00009888 GlobalValue *GV = GA->getGlobal();
Dale Johannesen69976cf2009-07-07 00:18:49 +00009889 // If we require an extra load to get this address, as in PIC mode, we
9890 // can't accept it.
Chris Lattner054532c2009-07-10 07:34:39 +00009891 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
9892 getTargetMachine())))
Dale Johannesen69976cf2009-07-07 00:18:49 +00009893 return;
Scott Michel91099d62009-02-17 22:15:04 +00009894
Dale Johannesenf97110c2009-07-21 00:12:29 +00009895 if (hasMemory)
9896 Op = LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
9897 else
9898 Op = DAG.getTargetGlobalAddress(GV, GA->getValueType(0), Offset);
Chris Lattnerd73ba7f2009-05-08 18:23:14 +00009899 Result = Op;
9900 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00009901 }
9902 }
Scott Michel91099d62009-02-17 22:15:04 +00009903
Gabor Greif1c80d112008-08-28 21:40:38 +00009904 if (Result.getNode()) {
Chris Lattnera531abc2007-08-25 00:47:38 +00009905 Ops.push_back(Result);
9906 return;
9907 }
Evan Cheng7f250d62008-09-24 00:05:32 +00009908 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
9909 Ops, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00009910}
9911
9912std::vector<unsigned> X86TargetLowering::
9913getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersonac9de032009-08-10 22:56:29 +00009914 EVT VT) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00009915 if (Constraint.size() == 1) {
9916 // FIXME: not handling fp-stack yet!
9917 switch (Constraint[0]) { // GCC X86 Constraint Letters
9918 default: break; // Unknown constraint letter
Evan Chengf8993d42009-07-17 22:13:25 +00009919 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
9920 if (Subtarget->is64Bit()) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009921 if (VT == MVT::i32)
Evan Chengf8993d42009-07-17 22:13:25 +00009922 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
9923 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
9924 X86::R10D,X86::R11D,X86::R12D,
9925 X86::R13D,X86::R14D,X86::R15D,
9926 X86::EBP, X86::ESP, 0);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009927 else if (VT == MVT::i16)
Evan Chengf8993d42009-07-17 22:13:25 +00009928 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
9929 X86::SI, X86::DI, X86::R8W,X86::R9W,
9930 X86::R10W,X86::R11W,X86::R12W,
9931 X86::R13W,X86::R14W,X86::R15W,
9932 X86::BP, X86::SP, 0);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009933 else if (VT == MVT::i8)
Evan Chengf8993d42009-07-17 22:13:25 +00009934 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
9935 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
9936 X86::R10B,X86::R11B,X86::R12B,
9937 X86::R13B,X86::R14B,X86::R15B,
9938 X86::BPL, X86::SPL, 0);
9939
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009940 else if (VT == MVT::i64)
Evan Chengf8993d42009-07-17 22:13:25 +00009941 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
9942 X86::RSI, X86::RDI, X86::R8, X86::R9,
9943 X86::R10, X86::R11, X86::R12,
9944 X86::R13, X86::R14, X86::R15,
9945 X86::RBP, X86::RSP, 0);
9946
9947 break;
9948 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009949 // 32-bit fallthrough
Dan Gohmanf17a25c2007-07-18 16:29:46 +00009950 case 'Q': // Q_REGS
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009951 if (VT == MVT::i32)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00009952 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009953 else if (VT == MVT::i16)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00009954 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009955 else if (VT == MVT::i8)
Evan Chengf85c10f2007-08-13 23:27:11 +00009956 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009957 else if (VT == MVT::i64)
Chris Lattner35032592007-11-04 06:51:12 +00009958 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
9959 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00009960 }
9961 }
9962
9963 return std::vector<unsigned>();
9964}
9965
9966std::pair<unsigned, const TargetRegisterClass*>
9967X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersonac9de032009-08-10 22:56:29 +00009968 EVT VT) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00009969 // First, see if this is a constraint that directly corresponds to an LLVM
9970 // register class.
9971 if (Constraint.size() == 1) {
9972 // GCC Constraint Letters
9973 switch (Constraint[0]) {
9974 default: break;
9975 case 'r': // GENERAL_REGS
Dan Gohmanf17a25c2007-07-18 16:29:46 +00009976 case 'l': // INDEX_REGS
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009977 if (VT == MVT::i8)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00009978 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009979 if (VT == MVT::i16)
Chris Lattnerbbfea052008-10-17 18:15:05 +00009980 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009981 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michel91099d62009-02-17 22:15:04 +00009982 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattnerbbfea052008-10-17 18:15:05 +00009983 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen1bf03f72009-10-07 22:47:20 +00009984 case 'R': // LEGACY_REGS
9985 if (VT == MVT::i8)
9986 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
9987 if (VT == MVT::i16)
9988 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
9989 if (VT == MVT::i32 || !Subtarget->is64Bit())
9990 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
9991 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattner267805f2008-03-11 19:06:29 +00009992 case 'f': // FP Stack registers.
9993 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
9994 // value to the correct fpstack register class.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009995 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattner267805f2008-03-11 19:06:29 +00009996 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009997 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattner267805f2008-03-11 19:06:29 +00009998 return std::make_pair(0U, X86::RFP64RegisterClass);
9999 return std::make_pair(0U, X86::RFP80RegisterClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010000 case 'y': // MMX_REGS if MMX allowed.
10001 if (!Subtarget->hasMMX()) break;
10002 return std::make_pair(0U, X86::VR64RegisterClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010003 case 'Y': // SSE_REGS if SSE2 allowed
10004 if (!Subtarget->hasSSE2()) break;
10005 // FALL THROUGH.
10006 case 'x': // SSE_REGS if SSE1 allowed
10007 if (!Subtarget->hasSSE1()) break;
Duncan Sands92c43912008-06-06 12:08:01 +000010008
Owen Anderson36e3a6e2009-08-11 20:47:22 +000010009 switch (VT.getSimpleVT().SimpleTy) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010010 default: break;
10011 // Scalar SSE types.
Owen Anderson36e3a6e2009-08-11 20:47:22 +000010012 case MVT::f32:
10013 case MVT::i32:
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010014 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson36e3a6e2009-08-11 20:47:22 +000010015 case MVT::f64:
10016 case MVT::i64:
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010017 return std::make_pair(0U, X86::FR64RegisterClass);
10018 // Vector types.
Owen Anderson36e3a6e2009-08-11 20:47:22 +000010019 case MVT::v16i8:
10020 case MVT::v8i16:
10021 case MVT::v4i32:
10022 case MVT::v2i64:
10023 case MVT::v4f32:
10024 case MVT::v2f64:
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010025 return std::make_pair(0U, X86::VR128RegisterClass);
10026 }
10027 break;
10028 }
10029 }
Scott Michel91099d62009-02-17 22:15:04 +000010030
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010031 // Use the default implementation in TargetLowering to convert the register
10032 // constraint into a member of a register class.
10033 std::pair<unsigned, const TargetRegisterClass*> Res;
10034 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
10035
10036 // Not found as a standard register?
10037 if (Res.second == 0) {
Chris Lattner1063d242009-09-13 22:41:48 +000010038 // Map st(0) -> st(7) -> ST0
10039 if (Constraint.size() == 7 && Constraint[0] == '{' &&
10040 tolower(Constraint[1]) == 's' &&
10041 tolower(Constraint[2]) == 't' &&
10042 Constraint[3] == '(' &&
10043 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
10044 Constraint[5] == ')' &&
10045 Constraint[6] == '}') {
Daniel Dunbar3be44e62009-09-20 02:20:51 +000010046
Chris Lattner1063d242009-09-13 22:41:48 +000010047 Res.first = X86::ST0+Constraint[4]-'0';
10048 Res.second = X86::RFP80RegisterClass;
10049 return Res;
10050 }
Daniel Dunbar3be44e62009-09-20 02:20:51 +000010051
Chris Lattner1063d242009-09-13 22:41:48 +000010052 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramerea862b02009-11-12 20:36:59 +000010053 if (StringRef("{st}").equals_lower(Constraint)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010054 Res.first = X86::ST0;
Chris Lattner3cfe51b2007-09-24 05:27:37 +000010055 Res.second = X86::RFP80RegisterClass;
Chris Lattner1063d242009-09-13 22:41:48 +000010056 return Res;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010057 }
Chris Lattner1063d242009-09-13 22:41:48 +000010058
10059 // flags -> EFLAGS
Benjamin Kramerea862b02009-11-12 20:36:59 +000010060 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner1063d242009-09-13 22:41:48 +000010061 Res.first = X86::EFLAGS;
10062 Res.second = X86::CCRRegisterClass;
10063 return Res;
10064 }
Daniel Dunbar3be44e62009-09-20 02:20:51 +000010065
Dale Johannesen73920c02008-11-13 21:52:36 +000010066 // 'A' means EAX + EDX.
10067 if (Constraint == "A") {
10068 Res.first = X86::EAX;
Dan Gohmanb4439d02009-07-30 17:02:08 +000010069 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner1063d242009-09-13 22:41:48 +000010070 return Res;
Dale Johannesen73920c02008-11-13 21:52:36 +000010071 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010072 return Res;
10073 }
10074
10075 // Otherwise, check to see if this is a register class of the wrong value
10076 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
10077 // turn into {ax},{dx}.
10078 if (Res.second->hasType(VT))
10079 return Res; // Correct type already, nothing to do.
10080
10081 // All of the single-register GCC register classes map their values onto
10082 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
10083 // really want an 8-bit or 32-bit register, map to the appropriate register
10084 // class and return the appropriate register.
Chris Lattnere9d7f792008-08-26 06:19:02 +000010085 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +000010086 if (VT == MVT::i8) {
Chris Lattnere9d7f792008-08-26 06:19:02 +000010087 unsigned DestReg = 0;
10088 switch (Res.first) {
10089 default: break;
10090 case X86::AX: DestReg = X86::AL; break;
10091 case X86::DX: DestReg = X86::DL; break;
10092 case X86::CX: DestReg = X86::CL; break;
10093 case X86::BX: DestReg = X86::BL; break;
10094 }
10095 if (DestReg) {
10096 Res.first = DestReg;
Duncan Sands553fb412009-04-21 09:44:39 +000010097 Res.second = X86::GR8RegisterClass;
Chris Lattnere9d7f792008-08-26 06:19:02 +000010098 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +000010099 } else if (VT == MVT::i32) {
Chris Lattnere9d7f792008-08-26 06:19:02 +000010100 unsigned DestReg = 0;
10101 switch (Res.first) {
10102 default: break;
10103 case X86::AX: DestReg = X86::EAX; break;
10104 case X86::DX: DestReg = X86::EDX; break;
10105 case X86::CX: DestReg = X86::ECX; break;
10106 case X86::BX: DestReg = X86::EBX; break;
10107 case X86::SI: DestReg = X86::ESI; break;
10108 case X86::DI: DestReg = X86::EDI; break;
10109 case X86::BP: DestReg = X86::EBP; break;
10110 case X86::SP: DestReg = X86::ESP; break;
10111 }
10112 if (DestReg) {
10113 Res.first = DestReg;
Duncan Sands553fb412009-04-21 09:44:39 +000010114 Res.second = X86::GR32RegisterClass;
Chris Lattnere9d7f792008-08-26 06:19:02 +000010115 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +000010116 } else if (VT == MVT::i64) {
Chris Lattnere9d7f792008-08-26 06:19:02 +000010117 unsigned DestReg = 0;
10118 switch (Res.first) {
10119 default: break;
10120 case X86::AX: DestReg = X86::RAX; break;
10121 case X86::DX: DestReg = X86::RDX; break;
10122 case X86::CX: DestReg = X86::RCX; break;
10123 case X86::BX: DestReg = X86::RBX; break;
10124 case X86::SI: DestReg = X86::RSI; break;
10125 case X86::DI: DestReg = X86::RDI; break;
10126 case X86::BP: DestReg = X86::RBP; break;
10127 case X86::SP: DestReg = X86::RSP; break;
10128 }
10129 if (DestReg) {
10130 Res.first = DestReg;
Duncan Sands553fb412009-04-21 09:44:39 +000010131 Res.second = X86::GR64RegisterClass;
Chris Lattnere9d7f792008-08-26 06:19:02 +000010132 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010133 }
Chris Lattnere9d7f792008-08-26 06:19:02 +000010134 } else if (Res.second == X86::FR32RegisterClass ||
10135 Res.second == X86::FR64RegisterClass ||
10136 Res.second == X86::VR128RegisterClass) {
10137 // Handle references to XMM physical registers that got mapped into the
10138 // wrong class. This can happen with constraints like {xmm0} where the
10139 // target independent register mapper will just pick the first match it can
10140 // find, ignoring the required type.
Owen Anderson36e3a6e2009-08-11 20:47:22 +000010141 if (VT == MVT::f32)
Chris Lattnere9d7f792008-08-26 06:19:02 +000010142 Res.second = X86::FR32RegisterClass;
Owen Anderson36e3a6e2009-08-11 20:47:22 +000010143 else if (VT == MVT::f64)
Chris Lattnere9d7f792008-08-26 06:19:02 +000010144 Res.second = X86::FR64RegisterClass;
10145 else if (X86::VR128RegisterClass->hasType(VT))
10146 Res.second = X86::VR128RegisterClass;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010147 }
10148
10149 return Res;
10150}
Mon P Wang1448aad2008-10-30 08:01:45 +000010151
10152//===----------------------------------------------------------------------===//
10153// X86 Widen vector type
10154//===----------------------------------------------------------------------===//
10155
10156/// getWidenVectorType: given a vector type, returns the type to widen
10157/// to (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself.
Owen Anderson36e3a6e2009-08-11 20:47:22 +000010158/// If there is no vector type that we want to widen to, returns MVT::Other
Mon P Wanga5a239f2008-11-06 05:31:54 +000010159/// When and where to widen is target dependent based on the cost of
Mon P Wang1448aad2008-10-30 08:01:45 +000010160/// scalarizing vs using the wider vector type.
10161
Owen Andersonac9de032009-08-10 22:56:29 +000010162EVT X86TargetLowering::getWidenVectorType(EVT VT) const {
Mon P Wang1448aad2008-10-30 08:01:45 +000010163 assert(VT.isVector());
10164 if (isTypeLegal(VT))
10165 return VT;
Scott Michel91099d62009-02-17 22:15:04 +000010166
Mon P Wang1448aad2008-10-30 08:01:45 +000010167 // TODO: In computeRegisterProperty, we can compute the list of legal vector
10168 // type based on element type. This would speed up our search (though
10169 // it may not be worth it since the size of the list is relatively
10170 // small).
Owen Andersonac9de032009-08-10 22:56:29 +000010171 EVT EltVT = VT.getVectorElementType();
Mon P Wang1448aad2008-10-30 08:01:45 +000010172 unsigned NElts = VT.getVectorNumElements();
Scott Michel91099d62009-02-17 22:15:04 +000010173
Mon P Wang1448aad2008-10-30 08:01:45 +000010174 // On X86, it make sense to widen any vector wider than 1
10175 if (NElts <= 1)
Owen Anderson36e3a6e2009-08-11 20:47:22 +000010176 return MVT::Other;
Scott Michel91099d62009-02-17 22:15:04 +000010177
Owen Anderson36e3a6e2009-08-11 20:47:22 +000010178 for (unsigned nVT = MVT::FIRST_VECTOR_VALUETYPE;
10179 nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
10180 EVT SVT = (MVT::SimpleValueType)nVT;
Scott Michel91099d62009-02-17 22:15:04 +000010181
10182 if (isTypeLegal(SVT) &&
10183 SVT.getVectorElementType() == EltVT &&
Mon P Wang1448aad2008-10-30 08:01:45 +000010184 SVT.getVectorNumElements() > NElts)
10185 return SVT;
10186 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +000010187 return MVT::Other;
Mon P Wang1448aad2008-10-30 08:01:45 +000010188}