blob: eee7a8fe8b4c3a726529928b2f1a130f6ed1a8c6 [file] [log] [blame]
Nate Begeman4ebd8052005-09-01 23:24:04 +00001//===-- DAGCombiner.cpp - Implement a DAG node combiner -------------------===//
Nate Begeman1d4d4142005-09-01 00:19:25 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Nate Begeman and is distributed under the
6// University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This pass combines dag nodes to form fewer, simpler DAG nodes. It can be run
11// both before and after the DAG is legalized.
12//
13// FIXME: Missing folds
14// sdiv, udiv, srem, urem (X, const) where X is an integer can be expanded into
15// a sequence of multiplies, shifts, and adds. This should be controlled by
16// some kind of hint from the target that int div is expensive.
17// various folds of mulh[s,u] by constants such as -1, powers of 2, etc.
18//
Nate Begeman44728a72005-09-19 22:34:01 +000019// FIXME: select C, pow2, pow2 -> something smart
20// FIXME: trunc(select X, Y, Z) -> select X, trunc(Y), trunc(Z)
Nate Begeman44728a72005-09-19 22:34:01 +000021// FIXME: Dead stores -> nuke
Chris Lattner40c62d52005-10-18 06:04:22 +000022// FIXME: shr X, (and Y,31) -> shr X, Y (TRICKY!)
Nate Begeman1d4d4142005-09-01 00:19:25 +000023// FIXME: mul (x, const) -> shifts + adds
Nate Begeman1d4d4142005-09-01 00:19:25 +000024// FIXME: undef values
Nate Begeman646d7e22005-09-02 21:18:40 +000025// FIXME: divide by zero is currently left unfolded. do we want to turn this
26// into an undef?
Nate Begemanf845b452005-10-08 00:29:44 +000027// FIXME: select ne (select cc, 1, 0), 0, true, false -> select cc, true, false
Nate Begeman1d4d4142005-09-01 00:19:25 +000028//
29//===----------------------------------------------------------------------===//
30
31#define DEBUG_TYPE "dagcombine"
32#include "llvm/ADT/Statistic.h"
Jim Laskeyc7c3f112006-10-16 20:52:31 +000033#include "llvm/Analysis/AliasAnalysis.h"
Nate Begeman1d4d4142005-09-01 00:19:25 +000034#include "llvm/CodeGen/SelectionDAG.h"
Nate Begeman2300f552005-09-07 00:15:36 +000035#include "llvm/Support/Debug.h"
Nate Begeman1d4d4142005-09-01 00:19:25 +000036#include "llvm/Support/MathExtras.h"
37#include "llvm/Target/TargetLowering.h"
Chris Lattnera4f0b3a2006-08-27 12:54:02 +000038#include "llvm/Support/Compiler.h"
Jim Laskeyd1aed7a2006-09-21 16:28:59 +000039#include "llvm/Support/CommandLine.h"
Chris Lattnera500fc62005-09-09 23:53:39 +000040#include <algorithm>
Nate Begeman1d4d4142005-09-01 00:19:25 +000041#include <cmath>
Chris Lattner2c2c6c62006-01-22 23:41:00 +000042#include <iostream>
Jim Laskey279f0532006-09-25 16:29:54 +000043#include <algorithm>
Nate Begeman1d4d4142005-09-01 00:19:25 +000044using namespace llvm;
45
46namespace {
Andrew Lenharthae6153f2006-07-20 17:43:27 +000047 static Statistic<> NodesCombined ("dagcombiner",
48 "Number of dag nodes combined");
Jim Laskeyd1aed7a2006-09-21 16:28:59 +000049
Jim Laskey71382342006-10-07 23:37:56 +000050 static cl::opt<bool>
51 CombinerAA("combiner-alias-analysis", cl::Hidden,
Jim Laskey26f7fa72006-10-17 19:33:52 +000052 cl::desc("Turn on alias analysis during testing"));
Jim Laskey3ad175b2006-10-12 15:22:24 +000053
Jim Laskey07a27092006-10-18 19:08:31 +000054 static cl::opt<bool>
55 CombinerGlobalAA("combiner-global-alias-analysis", cl::Hidden,
56 cl::desc("Include global information in alias analysis"));
57
Jim Laskeybc588b82006-10-05 15:07:25 +000058//------------------------------ DAGCombiner ---------------------------------//
59
Jim Laskey71382342006-10-07 23:37:56 +000060 class VISIBILITY_HIDDEN DAGCombiner {
Nate Begeman1d4d4142005-09-01 00:19:25 +000061 SelectionDAG &DAG;
62 TargetLowering &TLI;
Nate Begeman4ebd8052005-09-01 23:24:04 +000063 bool AfterLegalize;
Nate Begeman1d4d4142005-09-01 00:19:25 +000064
65 // Worklist of all of the nodes that need to be simplified.
66 std::vector<SDNode*> WorkList;
67
Jim Laskeyc7c3f112006-10-16 20:52:31 +000068 // AA - Used for DAG load/store alias analysis.
69 AliasAnalysis &AA;
70
Nate Begeman1d4d4142005-09-01 00:19:25 +000071 /// AddUsersToWorkList - When an instruction is simplified, add all users of
72 /// the instruction to the work lists because they might get more simplified
73 /// now.
74 ///
75 void AddUsersToWorkList(SDNode *N) {
76 for (SDNode::use_iterator UI = N->use_begin(), UE = N->use_end();
Nate Begeman4ebd8052005-09-01 23:24:04 +000077 UI != UE; ++UI)
Jim Laskey6ff23e52006-10-04 16:53:27 +000078 AddToWorkList(*UI);
Nate Begeman1d4d4142005-09-01 00:19:25 +000079 }
80
81 /// removeFromWorkList - remove all instances of N from the worklist.
Chris Lattner5750df92006-03-01 04:03:14 +000082 ///
Nate Begeman1d4d4142005-09-01 00:19:25 +000083 void removeFromWorkList(SDNode *N) {
84 WorkList.erase(std::remove(WorkList.begin(), WorkList.end(), N),
85 WorkList.end());
86 }
87
Chris Lattner24664722006-03-01 04:53:38 +000088 public:
Jim Laskey6ff23e52006-10-04 16:53:27 +000089 /// AddToWorkList - Add to the work list making sure it's instance is at the
90 /// the back (next to be processed.)
Chris Lattner5750df92006-03-01 04:03:14 +000091 void AddToWorkList(SDNode *N) {
Jim Laskey6ff23e52006-10-04 16:53:27 +000092 removeFromWorkList(N);
Chris Lattner5750df92006-03-01 04:03:14 +000093 WorkList.push_back(N);
94 }
Jim Laskey6ff23e52006-10-04 16:53:27 +000095
Jim Laskey274062c2006-10-13 23:32:28 +000096 SDOperand CombineTo(SDNode *N, const SDOperand *To, unsigned NumTo,
97 bool AddTo = true) {
Chris Lattner3577e382006-08-11 17:56:38 +000098 assert(N->getNumValues() == NumTo && "Broken CombineTo call!");
Chris Lattner87514ca2005-10-10 22:31:19 +000099 ++NodesCombined;
Jim Laskey6ff23e52006-10-04 16:53:27 +0000100 DEBUG(std::cerr << "\nReplacing.1 "; N->dump();
Evan Cheng60e8c712006-05-09 06:55:15 +0000101 std::cerr << "\nWith: "; To[0].Val->dump(&DAG);
Chris Lattner3577e382006-08-11 17:56:38 +0000102 std::cerr << " and " << NumTo-1 << " other values\n");
Chris Lattner01a22022005-10-10 22:04:48 +0000103 std::vector<SDNode*> NowDead;
Chris Lattner3577e382006-08-11 17:56:38 +0000104 DAG.ReplaceAllUsesWith(N, To, &NowDead);
Chris Lattner01a22022005-10-10 22:04:48 +0000105
Jim Laskey274062c2006-10-13 23:32:28 +0000106 if (AddTo) {
107 // Push the new nodes and any users onto the worklist
108 for (unsigned i = 0, e = NumTo; i != e; ++i) {
109 AddToWorkList(To[i].Val);
110 AddUsersToWorkList(To[i].Val);
111 }
Chris Lattner01a22022005-10-10 22:04:48 +0000112 }
113
Jim Laskey6ff23e52006-10-04 16:53:27 +0000114 // Nodes can be reintroduced into the worklist. Make sure we do not
115 // process a node that has been replaced.
Chris Lattner01a22022005-10-10 22:04:48 +0000116 removeFromWorkList(N);
117 for (unsigned i = 0, e = NowDead.size(); i != e; ++i)
118 removeFromWorkList(NowDead[i]);
119
120 // Finally, since the node is now dead, remove it from the graph.
121 DAG.DeleteNode(N);
122 return SDOperand(N, 0);
123 }
Nate Begeman368e18d2006-02-16 21:11:51 +0000124
Jim Laskey274062c2006-10-13 23:32:28 +0000125 SDOperand CombineTo(SDNode *N, SDOperand Res, bool AddTo = true) {
126 return CombineTo(N, &Res, 1, AddTo);
Chris Lattner24664722006-03-01 04:53:38 +0000127 }
128
Jim Laskey274062c2006-10-13 23:32:28 +0000129 SDOperand CombineTo(SDNode *N, SDOperand Res0, SDOperand Res1,
130 bool AddTo = true) {
Chris Lattner3577e382006-08-11 17:56:38 +0000131 SDOperand To[] = { Res0, Res1 };
Jim Laskey274062c2006-10-13 23:32:28 +0000132 return CombineTo(N, To, 2, AddTo);
Chris Lattner24664722006-03-01 04:53:38 +0000133 }
134 private:
135
Chris Lattner012f2412006-02-17 21:58:01 +0000136 /// SimplifyDemandedBits - Check the specified integer node value to see if
Chris Lattnerb2742f42006-03-01 19:55:35 +0000137 /// it can be simplified or if things it uses can be simplified by bit
Chris Lattner012f2412006-02-17 21:58:01 +0000138 /// propagation. If so, return true.
139 bool SimplifyDemandedBits(SDOperand Op) {
Nate Begeman368e18d2006-02-16 21:11:51 +0000140 TargetLowering::TargetLoweringOpt TLO(DAG);
141 uint64_t KnownZero, KnownOne;
Chris Lattner012f2412006-02-17 21:58:01 +0000142 uint64_t Demanded = MVT::getIntVTBitMask(Op.getValueType());
143 if (!TLI.SimplifyDemandedBits(Op, Demanded, KnownZero, KnownOne, TLO))
144 return false;
145
146 // Revisit the node.
Jim Laskey6ff23e52006-10-04 16:53:27 +0000147 AddToWorkList(Op.Val);
Chris Lattner012f2412006-02-17 21:58:01 +0000148
149 // Replace the old value with the new one.
150 ++NodesCombined;
Jim Laskey6ff23e52006-10-04 16:53:27 +0000151 DEBUG(std::cerr << "\nReplacing.2 "; TLO.Old.Val->dump();
Jim Laskey279f0532006-09-25 16:29:54 +0000152 std::cerr << "\nWith: "; TLO.New.Val->dump(&DAG);
153 std::cerr << '\n');
Chris Lattner012f2412006-02-17 21:58:01 +0000154
155 std::vector<SDNode*> NowDead;
156 DAG.ReplaceAllUsesOfValueWith(TLO.Old, TLO.New, NowDead);
157
Chris Lattner7d20d392006-02-20 06:51:04 +0000158 // Push the new node and any (possibly new) users onto the worklist.
Jim Laskey6ff23e52006-10-04 16:53:27 +0000159 AddToWorkList(TLO.New.Val);
Chris Lattner012f2412006-02-17 21:58:01 +0000160 AddUsersToWorkList(TLO.New.Val);
161
162 // Nodes can end up on the worklist more than once. Make sure we do
163 // not process a node that has been replaced.
Chris Lattner012f2412006-02-17 21:58:01 +0000164 for (unsigned i = 0, e = NowDead.size(); i != e; ++i)
165 removeFromWorkList(NowDead[i]);
166
Chris Lattner7d20d392006-02-20 06:51:04 +0000167 // Finally, if the node is now dead, remove it from the graph. The node
168 // may not be dead if the replacement process recursively simplified to
169 // something else needing this node.
170 if (TLO.Old.Val->use_empty()) {
171 removeFromWorkList(TLO.Old.Val);
172 DAG.DeleteNode(TLO.Old.Val);
173 }
Chris Lattner012f2412006-02-17 21:58:01 +0000174 return true;
Nate Begeman368e18d2006-02-16 21:11:51 +0000175 }
Chris Lattner87514ca2005-10-10 22:31:19 +0000176
Evan Cheng3ef554d2006-11-06 08:14:30 +0000177 /// CombineToPreIndexedLoadStore - Try turning a load / store into a
178 /// pre-indexed load store when the base pointer is a add or subtract
179 /// and it has other uses besides the load / store. When the
180 /// transformation is done, the new indexed load / store effectively
181 /// folded the add / subtract in and all of its other uses are redirected
182 /// to the new load / store.
183 bool CombineToPreIndexedLoadStore(SDNode *N) {
Evan Cheng33dbedc2006-11-05 09:31:14 +0000184 bool isLoad = true;
Evan Cheng7fc033a2006-11-03 03:06:21 +0000185 SDOperand Ptr;
Evan Cheng7fc033a2006-11-03 03:06:21 +0000186 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
187 Ptr = LD->getBasePtr();
Evan Cheng33dbedc2006-11-05 09:31:14 +0000188 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
189 Ptr = ST->getBasePtr();
190 isLoad = false;
Evan Cheng7fc033a2006-11-03 03:06:21 +0000191 } else
192 return false;
193
194 if (AfterLegalize &&
195 (Ptr.getOpcode() == ISD::ADD || Ptr.getOpcode() == ISD::SUB) &&
196 Ptr.Val->use_size() > 1) {
197 SDOperand BasePtr;
198 SDOperand Offset;
199 ISD::MemOpAddrMode AM = ISD::UNINDEXED;
Evan Cheng1a854be2006-11-03 07:21:16 +0000200 if (TLI.getPreIndexedAddressParts(N, BasePtr, Offset, AM, DAG)) {
Evan Cheng7fc033a2006-11-03 03:06:21 +0000201 // Try turning it into a pre-indexed load / store except when
202 // 1) Another use of base ptr is a predecessor of N. If ptr is folded
203 // that would create a cycle.
204 // 2) All uses are load / store ops that use it as base ptr and offset
205 // is just an addressing mode immediate.
206 // 3) If the would-be new base may not to be dead at N. FIXME: The
207 // proper check is too expensive (in turns of compile time) to
208 // check. Just make sure other uses of the new base are not also
209 // themselves use of loads / stores.
210
211 bool OffIsAMImm = Offset.getOpcode() == ISD::Constant &&
Reid Spencerb8f4e0a2006-11-03 03:30:34 +0000212 TLI.isLegalAddressImmediate(
213 cast<ConstantSDNode>(Offset)->getValue());
Evan Cheng7fc033a2006-11-03 03:06:21 +0000214
215 // Check for #3.
216 if (OffIsAMImm && BasePtr.Val->use_size() > 1) {
217 for (SDNode::use_iterator I = BasePtr.Val->use_begin(),
218 E = BasePtr.Val->use_end(); I != E; ++I) {
219 SDNode *Use = *I;
220 if (Use == Ptr.Val)
221 continue;
Reid Spencerb8f4e0a2006-11-03 03:30:34 +0000222 if (Use->getOpcode() == ISD::ADD || Use->getOpcode() == ISD::SUB){
Evan Cheng7fc033a2006-11-03 03:06:21 +0000223 for (SDNode::use_iterator II = Use->use_begin(),
224 EE = Use->use_end(); II != EE; ++II) {
225 SDNode *UseUse = *II;
226 if (UseUse->getOpcode() == ISD::LOAD &&
227 cast<LoadSDNode>(UseUse)->getBasePtr().Val == Use)
228 return false;
229 else if (UseUse->getOpcode() == ISD::STORE &&
230 cast<StoreSDNode>(UseUse)->getBasePtr().Val == Use)
231 return false;
232 }
233 }
234 }
235 }
236
237 // Now check for #1 and #2.
238 unsigned NumRealUses = 0;
239 for (SDNode::use_iterator I = Ptr.Val->use_begin(),
240 E = Ptr.Val->use_end(); I != E; ++I) {
241 SDNode *Use = *I;
242 if (Use == N)
243 continue;
244 if (Use->isPredecessor(N))
245 return false;
246
Evan Cheng33dbedc2006-11-05 09:31:14 +0000247 if (!OffIsAMImm) {
Evan Cheng7fc033a2006-11-03 03:06:21 +0000248 NumRealUses++;
Evan Cheng33dbedc2006-11-05 09:31:14 +0000249 } else if (Use->getOpcode() == ISD::LOAD) {
Evan Cheng7fc033a2006-11-03 03:06:21 +0000250 if (cast<LoadSDNode>(Use)->getBasePtr().Val != Ptr.Val)
251 NumRealUses++;
252 } else if (Use->getOpcode() == ISD::STORE) {
253 if (cast<StoreSDNode>(Use)->getBasePtr().Val != Ptr.Val)
254 NumRealUses++;
255 } else
256 NumRealUses++;
257 }
258 if (NumRealUses == 0)
259 return false;
260
Evan Cheng33dbedc2006-11-05 09:31:14 +0000261 SDOperand Result = isLoad
262 ? DAG.getIndexedLoad(SDOperand(N,0), BasePtr, Offset, AM)
263 : DAG.getIndexedStore(SDOperand(N,0), BasePtr, Offset, AM);
Evan Cheng7fc033a2006-11-03 03:06:21 +0000264 ++NodesCombined;
265 DEBUG(std::cerr << "\nReplacing.4 "; N->dump();
266 std::cerr << "\nWith: "; Result.Val->dump(&DAG);
267 std::cerr << '\n');
268 std::vector<SDNode*> NowDead;
Evan Cheng33dbedc2006-11-05 09:31:14 +0000269 if (isLoad) {
270 DAG.ReplaceAllUsesOfValueWith(SDOperand(N, 0), Result.getValue(0),
271 NowDead);
272 DAG.ReplaceAllUsesOfValueWith(SDOperand(N, 1), Result.getValue(2),
273 NowDead);
274 } else {
275 DAG.ReplaceAllUsesOfValueWith(SDOperand(N, 0), Result.getValue(1),
276 NowDead);
277 }
Evan Cheng7fc033a2006-11-03 03:06:21 +0000278
279 // Nodes can end up on the worklist more than once. Make sure we do
280 // not process a node that has been replaced.
281 for (unsigned i = 0, e = NowDead.size(); i != e; ++i)
282 removeFromWorkList(NowDead[i]);
283 // Finally, since the node is now dead, remove it from the graph.
284 DAG.DeleteNode(N);
285
286 // Replace the uses of Ptr with uses of the updated base value.
Evan Cheng33dbedc2006-11-05 09:31:14 +0000287 DAG.ReplaceAllUsesOfValueWith(Ptr, Result.getValue(isLoad ? 1 : 0),
288 NowDead);
Evan Cheng7fc033a2006-11-03 03:06:21 +0000289 removeFromWorkList(Ptr.Val);
290 for (unsigned i = 0, e = NowDead.size(); i != e; ++i)
291 removeFromWorkList(NowDead[i]);
292 DAG.DeleteNode(Ptr.Val);
293
294 return true;
295 }
296 }
297
298 return false;
299 }
300
Nate Begeman1d4d4142005-09-01 00:19:25 +0000301 /// visit - call the node-specific routine that knows how to fold each
302 /// particular type of node.
Nate Begeman83e75ec2005-09-06 04:43:02 +0000303 SDOperand visit(SDNode *N);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000304
305 // Visitation implementation - Implement dag node combining for different
306 // node types. The semantics are as follows:
307 // Return Value:
Nate Begeman2300f552005-09-07 00:15:36 +0000308 // SDOperand.Val == 0 - No change was made
Chris Lattner01a22022005-10-10 22:04:48 +0000309 // SDOperand.Val == N - N was replaced, is dead, and is already handled.
Nate Begeman2300f552005-09-07 00:15:36 +0000310 // otherwise - N should be replaced by the returned Operand.
Nate Begeman1d4d4142005-09-01 00:19:25 +0000311 //
Nate Begeman83e75ec2005-09-06 04:43:02 +0000312 SDOperand visitTokenFactor(SDNode *N);
313 SDOperand visitADD(SDNode *N);
314 SDOperand visitSUB(SDNode *N);
315 SDOperand visitMUL(SDNode *N);
316 SDOperand visitSDIV(SDNode *N);
317 SDOperand visitUDIV(SDNode *N);
318 SDOperand visitSREM(SDNode *N);
319 SDOperand visitUREM(SDNode *N);
320 SDOperand visitMULHU(SDNode *N);
321 SDOperand visitMULHS(SDNode *N);
322 SDOperand visitAND(SDNode *N);
323 SDOperand visitOR(SDNode *N);
324 SDOperand visitXOR(SDNode *N);
Chris Lattneredab1b92006-04-02 03:25:57 +0000325 SDOperand visitVBinOp(SDNode *N, ISD::NodeType IntOp, ISD::NodeType FPOp);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000326 SDOperand visitSHL(SDNode *N);
327 SDOperand visitSRA(SDNode *N);
328 SDOperand visitSRL(SDNode *N);
329 SDOperand visitCTLZ(SDNode *N);
330 SDOperand visitCTTZ(SDNode *N);
331 SDOperand visitCTPOP(SDNode *N);
Nate Begeman452d7be2005-09-16 00:54:12 +0000332 SDOperand visitSELECT(SDNode *N);
333 SDOperand visitSELECT_CC(SDNode *N);
334 SDOperand visitSETCC(SDNode *N);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000335 SDOperand visitSIGN_EXTEND(SDNode *N);
336 SDOperand visitZERO_EXTEND(SDNode *N);
Chris Lattner5ffc0662006-05-05 05:58:59 +0000337 SDOperand visitANY_EXTEND(SDNode *N);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000338 SDOperand visitSIGN_EXTEND_INREG(SDNode *N);
339 SDOperand visitTRUNCATE(SDNode *N);
Chris Lattner94683772005-12-23 05:30:37 +0000340 SDOperand visitBIT_CONVERT(SDNode *N);
Chris Lattner6258fb22006-04-02 02:53:43 +0000341 SDOperand visitVBIT_CONVERT(SDNode *N);
Chris Lattner01b3d732005-09-28 22:28:18 +0000342 SDOperand visitFADD(SDNode *N);
343 SDOperand visitFSUB(SDNode *N);
344 SDOperand visitFMUL(SDNode *N);
345 SDOperand visitFDIV(SDNode *N);
346 SDOperand visitFREM(SDNode *N);
Chris Lattner12d83032006-03-05 05:30:57 +0000347 SDOperand visitFCOPYSIGN(SDNode *N);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000348 SDOperand visitSINT_TO_FP(SDNode *N);
349 SDOperand visitUINT_TO_FP(SDNode *N);
350 SDOperand visitFP_TO_SINT(SDNode *N);
351 SDOperand visitFP_TO_UINT(SDNode *N);
352 SDOperand visitFP_ROUND(SDNode *N);
353 SDOperand visitFP_ROUND_INREG(SDNode *N);
354 SDOperand visitFP_EXTEND(SDNode *N);
355 SDOperand visitFNEG(SDNode *N);
356 SDOperand visitFABS(SDNode *N);
Nate Begeman452d7be2005-09-16 00:54:12 +0000357 SDOperand visitBRCOND(SDNode *N);
Nate Begeman44728a72005-09-19 22:34:01 +0000358 SDOperand visitBR_CC(SDNode *N);
Chris Lattner01a22022005-10-10 22:04:48 +0000359 SDOperand visitLOAD(SDNode *N);
Chris Lattner87514ca2005-10-10 22:31:19 +0000360 SDOperand visitSTORE(SDNode *N);
Chris Lattnerca242442006-03-19 01:27:56 +0000361 SDOperand visitINSERT_VECTOR_ELT(SDNode *N);
362 SDOperand visitVINSERT_VECTOR_ELT(SDNode *N);
Chris Lattnerd7648c82006-03-28 20:28:38 +0000363 SDOperand visitVBUILD_VECTOR(SDNode *N);
Chris Lattner66445d32006-03-28 22:11:53 +0000364 SDOperand visitVECTOR_SHUFFLE(SDNode *N);
Chris Lattnerf1d0c622006-03-31 22:16:43 +0000365 SDOperand visitVVECTOR_SHUFFLE(SDNode *N);
Chris Lattner01a22022005-10-10 22:04:48 +0000366
Evan Cheng44f1f092006-04-20 08:56:16 +0000367 SDOperand XformToShuffleWithZero(SDNode *N);
Nate Begemancd4d58c2006-02-03 06:46:56 +0000368 SDOperand ReassociateOps(unsigned Opc, SDOperand LHS, SDOperand RHS);
369
Chris Lattner40c62d52005-10-18 06:04:22 +0000370 bool SimplifySelectOps(SDNode *SELECT, SDOperand LHS, SDOperand RHS);
Chris Lattner35e5c142006-05-05 05:51:50 +0000371 SDOperand SimplifyBinOpWithSameOpcodeHands(SDNode *N);
Nate Begeman44728a72005-09-19 22:34:01 +0000372 SDOperand SimplifySelect(SDOperand N0, SDOperand N1, SDOperand N2);
373 SDOperand SimplifySelectCC(SDOperand N0, SDOperand N1, SDOperand N2,
374 SDOperand N3, ISD::CondCode CC);
Nate Begeman452d7be2005-09-16 00:54:12 +0000375 SDOperand SimplifySetCC(MVT::ValueType VT, SDOperand N0, SDOperand N1,
Nate Begemane17daeb2005-10-05 21:43:42 +0000376 ISD::CondCode Cond, bool foldBooleans = true);
Chris Lattner6258fb22006-04-02 02:53:43 +0000377 SDOperand ConstantFoldVBIT_CONVERTofVBUILD_VECTOR(SDNode *, MVT::ValueType);
Nate Begeman69575232005-10-20 02:15:44 +0000378 SDOperand BuildSDIV(SDNode *N);
Chris Lattner516b9622006-09-14 20:50:57 +0000379 SDOperand BuildUDIV(SDNode *N);
380 SDNode *MatchRotate(SDOperand LHS, SDOperand RHS);
Jim Laskey279f0532006-09-25 16:29:54 +0000381
Jim Laskey6ff23e52006-10-04 16:53:27 +0000382 /// GatherAllAliases - Walk up chain skipping non-aliasing memory nodes,
383 /// looking for aliasing nodes and adding them to the Aliases vector.
Jim Laskeybc588b82006-10-05 15:07:25 +0000384 void GatherAllAliases(SDNode *N, SDOperand OriginalChain,
Jim Laskey6ff23e52006-10-04 16:53:27 +0000385 SmallVector<SDOperand, 8> &Aliases);
386
Jim Laskey096c22e2006-10-18 12:29:57 +0000387 /// isAlias - Return true if there is any possibility that the two addresses
388 /// overlap.
389 bool isAlias(SDOperand Ptr1, int64_t Size1,
390 const Value *SrcValue1, int SrcValueOffset1,
391 SDOperand Ptr2, int64_t Size2,
Jeff Cohend41b30d2006-11-05 19:31:28 +0000392 const Value *SrcValue2, int SrcValueOffset2);
Jim Laskey096c22e2006-10-18 12:29:57 +0000393
Jim Laskey7ca56af2006-10-11 13:47:09 +0000394 /// FindAliasInfo - Extracts the relevant alias information from the memory
395 /// node. Returns true if the operand was a load.
396 bool FindAliasInfo(SDNode *N,
Jim Laskey096c22e2006-10-18 12:29:57 +0000397 SDOperand &Ptr, int64_t &Size,
398 const Value *&SrcValue, int &SrcValueOffset);
Jim Laskey7ca56af2006-10-11 13:47:09 +0000399
Jim Laskey279f0532006-09-25 16:29:54 +0000400 /// FindBetterChain - Walk up chain skipping non-aliasing memory nodes,
Jim Laskey6ff23e52006-10-04 16:53:27 +0000401 /// looking for a better chain (aliasing node.)
Jim Laskey279f0532006-09-25 16:29:54 +0000402 SDOperand FindBetterChain(SDNode *N, SDOperand Chain);
403
Nate Begeman1d4d4142005-09-01 00:19:25 +0000404public:
Jim Laskeyc7c3f112006-10-16 20:52:31 +0000405 DAGCombiner(SelectionDAG &D, AliasAnalysis &A)
406 : DAG(D),
407 TLI(D.getTargetLoweringInfo()),
408 AfterLegalize(false),
409 AA(A) {}
Nate Begeman1d4d4142005-09-01 00:19:25 +0000410
411 /// Run - runs the dag combiner on all nodes in the work list
Nate Begeman4ebd8052005-09-01 23:24:04 +0000412 void Run(bool RunningAfterLegalize);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000413 };
414}
415
Chris Lattner24664722006-03-01 04:53:38 +0000416//===----------------------------------------------------------------------===//
417// TargetLowering::DAGCombinerInfo implementation
418//===----------------------------------------------------------------------===//
419
420void TargetLowering::DAGCombinerInfo::AddToWorklist(SDNode *N) {
421 ((DAGCombiner*)DC)->AddToWorkList(N);
422}
423
424SDOperand TargetLowering::DAGCombinerInfo::
425CombineTo(SDNode *N, const std::vector<SDOperand> &To) {
Chris Lattner3577e382006-08-11 17:56:38 +0000426 return ((DAGCombiner*)DC)->CombineTo(N, &To[0], To.size());
Chris Lattner24664722006-03-01 04:53:38 +0000427}
428
429SDOperand TargetLowering::DAGCombinerInfo::
430CombineTo(SDNode *N, SDOperand Res) {
431 return ((DAGCombiner*)DC)->CombineTo(N, Res);
432}
433
434
435SDOperand TargetLowering::DAGCombinerInfo::
436CombineTo(SDNode *N, SDOperand Res0, SDOperand Res1) {
437 return ((DAGCombiner*)DC)->CombineTo(N, Res0, Res1);
438}
439
440
441
442
443//===----------------------------------------------------------------------===//
444
445
Nate Begeman4ebd8052005-09-01 23:24:04 +0000446// isSetCCEquivalent - Return true if this node is a setcc, or is a select_cc
447// that selects between the values 1 and 0, making it equivalent to a setcc.
Nate Begeman646d7e22005-09-02 21:18:40 +0000448// Also, set the incoming LHS, RHS, and CC references to the appropriate
449// nodes based on the type of node we are checking. This simplifies life a
450// bit for the callers.
451static bool isSetCCEquivalent(SDOperand N, SDOperand &LHS, SDOperand &RHS,
452 SDOperand &CC) {
453 if (N.getOpcode() == ISD::SETCC) {
454 LHS = N.getOperand(0);
455 RHS = N.getOperand(1);
456 CC = N.getOperand(2);
Nate Begeman4ebd8052005-09-01 23:24:04 +0000457 return true;
Nate Begeman646d7e22005-09-02 21:18:40 +0000458 }
Nate Begeman1d4d4142005-09-01 00:19:25 +0000459 if (N.getOpcode() == ISD::SELECT_CC &&
460 N.getOperand(2).getOpcode() == ISD::Constant &&
461 N.getOperand(3).getOpcode() == ISD::Constant &&
462 cast<ConstantSDNode>(N.getOperand(2))->getValue() == 1 &&
Nate Begeman646d7e22005-09-02 21:18:40 +0000463 cast<ConstantSDNode>(N.getOperand(3))->isNullValue()) {
464 LHS = N.getOperand(0);
465 RHS = N.getOperand(1);
466 CC = N.getOperand(4);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000467 return true;
Nate Begeman646d7e22005-09-02 21:18:40 +0000468 }
Nate Begeman1d4d4142005-09-01 00:19:25 +0000469 return false;
470}
471
Nate Begeman99801192005-09-07 23:25:52 +0000472// isOneUseSetCC - Return true if this is a SetCC-equivalent operation with only
473// one use. If this is true, it allows the users to invert the operation for
474// free when it is profitable to do so.
475static bool isOneUseSetCC(SDOperand N) {
Nate Begeman646d7e22005-09-02 21:18:40 +0000476 SDOperand N0, N1, N2;
Nate Begeman646d7e22005-09-02 21:18:40 +0000477 if (isSetCCEquivalent(N, N0, N1, N2) && N.Val->hasOneUse())
Nate Begeman4ebd8052005-09-01 23:24:04 +0000478 return true;
479 return false;
480}
481
Nate Begemancd4d58c2006-02-03 06:46:56 +0000482SDOperand DAGCombiner::ReassociateOps(unsigned Opc, SDOperand N0, SDOperand N1){
483 MVT::ValueType VT = N0.getValueType();
484 // reassoc. (op (op x, c1), y) -> (op (op x, y), c1) iff x+c1 has one use
485 // reassoc. (op (op x, c1), c2) -> (op x, (op c1, c2))
486 if (N0.getOpcode() == Opc && isa<ConstantSDNode>(N0.getOperand(1))) {
487 if (isa<ConstantSDNode>(N1)) {
488 SDOperand OpNode = DAG.getNode(Opc, VT, N0.getOperand(1), N1);
Chris Lattner5750df92006-03-01 04:03:14 +0000489 AddToWorkList(OpNode.Val);
Nate Begemancd4d58c2006-02-03 06:46:56 +0000490 return DAG.getNode(Opc, VT, OpNode, N0.getOperand(0));
491 } else if (N0.hasOneUse()) {
492 SDOperand OpNode = DAG.getNode(Opc, VT, N0.getOperand(0), N1);
Chris Lattner5750df92006-03-01 04:03:14 +0000493 AddToWorkList(OpNode.Val);
Nate Begemancd4d58c2006-02-03 06:46:56 +0000494 return DAG.getNode(Opc, VT, OpNode, N0.getOperand(1));
495 }
496 }
497 // reassoc. (op y, (op x, c1)) -> (op (op x, y), c1) iff x+c1 has one use
498 // reassoc. (op c2, (op x, c1)) -> (op x, (op c1, c2))
499 if (N1.getOpcode() == Opc && isa<ConstantSDNode>(N1.getOperand(1))) {
500 if (isa<ConstantSDNode>(N0)) {
501 SDOperand OpNode = DAG.getNode(Opc, VT, N1.getOperand(1), N0);
Chris Lattner5750df92006-03-01 04:03:14 +0000502 AddToWorkList(OpNode.Val);
Nate Begemancd4d58c2006-02-03 06:46:56 +0000503 return DAG.getNode(Opc, VT, OpNode, N1.getOperand(0));
504 } else if (N1.hasOneUse()) {
505 SDOperand OpNode = DAG.getNode(Opc, VT, N1.getOperand(0), N0);
Chris Lattner5750df92006-03-01 04:03:14 +0000506 AddToWorkList(OpNode.Val);
Nate Begemancd4d58c2006-02-03 06:46:56 +0000507 return DAG.getNode(Opc, VT, OpNode, N1.getOperand(1));
508 }
509 }
510 return SDOperand();
511}
512
Nate Begeman4ebd8052005-09-01 23:24:04 +0000513void DAGCombiner::Run(bool RunningAfterLegalize) {
514 // set the instance variable, so that the various visit routines may use it.
515 AfterLegalize = RunningAfterLegalize;
516
Nate Begeman646d7e22005-09-02 21:18:40 +0000517 // Add all the dag nodes to the worklist.
Chris Lattnerde202b32005-11-09 23:47:37 +0000518 for (SelectionDAG::allnodes_iterator I = DAG.allnodes_begin(),
519 E = DAG.allnodes_end(); I != E; ++I)
520 WorkList.push_back(I);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000521
Chris Lattner95038592005-10-05 06:35:28 +0000522 // Create a dummy node (which is not added to allnodes), that adds a reference
523 // to the root node, preventing it from being deleted, and tracking any
524 // changes of the root.
525 HandleSDNode Dummy(DAG.getRoot());
526
Jim Laskey26f7fa72006-10-17 19:33:52 +0000527 // The root of the dag may dangle to deleted nodes until the dag combiner is
528 // done. Set it to null to avoid confusion.
529 DAG.setRoot(SDOperand());
Chris Lattner24664722006-03-01 04:53:38 +0000530
531 /// DagCombineInfo - Expose the DAG combiner to the target combiner impls.
532 TargetLowering::DAGCombinerInfo
533 DagCombineInfo(DAG, !RunningAfterLegalize, this);
Jim Laskey6ff23e52006-10-04 16:53:27 +0000534
Nate Begeman1d4d4142005-09-01 00:19:25 +0000535 // while the worklist isn't empty, inspect the node on the end of it and
536 // try and combine it.
537 while (!WorkList.empty()) {
538 SDNode *N = WorkList.back();
539 WorkList.pop_back();
540
541 // If N has no uses, it is dead. Make sure to revisit all N's operands once
Chris Lattner95038592005-10-05 06:35:28 +0000542 // N is deleted from the DAG, since they too may now be dead or may have a
543 // reduced number of uses, allowing other xforms.
544 if (N->use_empty() && N != &Dummy) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000545 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
Jim Laskey6ff23e52006-10-04 16:53:27 +0000546 AddToWorkList(N->getOperand(i).Val);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000547
Chris Lattner95038592005-10-05 06:35:28 +0000548 DAG.DeleteNode(N);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000549 continue;
550 }
551
Nate Begeman83e75ec2005-09-06 04:43:02 +0000552 SDOperand RV = visit(N);
Chris Lattner24664722006-03-01 04:53:38 +0000553
554 // If nothing happened, try a target-specific DAG combine.
555 if (RV.Val == 0) {
Chris Lattner729c6d12006-05-27 00:43:02 +0000556 assert(N->getOpcode() != ISD::DELETED_NODE &&
557 "Node was deleted but visit returned NULL!");
Chris Lattner24664722006-03-01 04:53:38 +0000558 if (N->getOpcode() >= ISD::BUILTIN_OP_END ||
559 TLI.hasTargetDAGCombine((ISD::NodeType)N->getOpcode()))
560 RV = TLI.PerformDAGCombine(N, DagCombineInfo);
561 }
562
Nate Begeman83e75ec2005-09-06 04:43:02 +0000563 if (RV.Val) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000564 ++NodesCombined;
Nate Begeman646d7e22005-09-02 21:18:40 +0000565 // If we get back the same node we passed in, rather than a new node or
566 // zero, we know that the node must have defined multiple values and
567 // CombineTo was used. Since CombineTo takes care of the worklist
568 // mechanics for us, we have no work to do in this case.
Nate Begeman83e75ec2005-09-06 04:43:02 +0000569 if (RV.Val != N) {
Chris Lattner729c6d12006-05-27 00:43:02 +0000570 assert(N->getOpcode() != ISD::DELETED_NODE &&
571 RV.Val->getOpcode() != ISD::DELETED_NODE &&
572 "Node was deleted but visit returned new node!");
573
Jim Laskey6ff23e52006-10-04 16:53:27 +0000574 DEBUG(std::cerr << "\nReplacing.3 "; N->dump();
Evan Cheng60e8c712006-05-09 06:55:15 +0000575 std::cerr << "\nWith: "; RV.Val->dump(&DAG);
Nate Begeman2300f552005-09-07 00:15:36 +0000576 std::cerr << '\n');
Chris Lattner01a22022005-10-10 22:04:48 +0000577 std::vector<SDNode*> NowDead;
Evan Cheng2adffa12006-09-21 19:04:05 +0000578 if (N->getNumValues() == RV.Val->getNumValues())
579 DAG.ReplaceAllUsesWith(N, RV.Val, &NowDead);
580 else {
581 assert(N->getValueType(0) == RV.getValueType() && "Type mismatch");
582 SDOperand OpV = RV;
583 DAG.ReplaceAllUsesWith(N, &OpV, &NowDead);
584 }
Nate Begeman646d7e22005-09-02 21:18:40 +0000585
586 // Push the new node and any users onto the worklist
Jim Laskey6ff23e52006-10-04 16:53:27 +0000587 AddToWorkList(RV.Val);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000588 AddUsersToWorkList(RV.Val);
Nate Begeman646d7e22005-09-02 21:18:40 +0000589
Jim Laskey6ff23e52006-10-04 16:53:27 +0000590 // Nodes can be reintroduced into the worklist. Make sure we do not
591 // process a node that has been replaced.
Nate Begeman646d7e22005-09-02 21:18:40 +0000592 removeFromWorkList(N);
Chris Lattner01a22022005-10-10 22:04:48 +0000593 for (unsigned i = 0, e = NowDead.size(); i != e; ++i)
594 removeFromWorkList(NowDead[i]);
Chris Lattner5c46f742005-10-05 06:11:08 +0000595
596 // Finally, since the node is now dead, remove it from the graph.
597 DAG.DeleteNode(N);
Nate Begeman646d7e22005-09-02 21:18:40 +0000598 }
Nate Begeman1d4d4142005-09-01 00:19:25 +0000599 }
600 }
Chris Lattner95038592005-10-05 06:35:28 +0000601
602 // If the root changed (e.g. it was a dead load, update the root).
603 DAG.setRoot(Dummy.getValue());
Nate Begeman1d4d4142005-09-01 00:19:25 +0000604}
605
Nate Begeman83e75ec2005-09-06 04:43:02 +0000606SDOperand DAGCombiner::visit(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000607 switch(N->getOpcode()) {
608 default: break;
Nate Begeman4942a962005-09-01 00:33:32 +0000609 case ISD::TokenFactor: return visitTokenFactor(N);
Nate Begeman646d7e22005-09-02 21:18:40 +0000610 case ISD::ADD: return visitADD(N);
611 case ISD::SUB: return visitSUB(N);
612 case ISD::MUL: return visitMUL(N);
613 case ISD::SDIV: return visitSDIV(N);
614 case ISD::UDIV: return visitUDIV(N);
615 case ISD::SREM: return visitSREM(N);
616 case ISD::UREM: return visitUREM(N);
617 case ISD::MULHU: return visitMULHU(N);
618 case ISD::MULHS: return visitMULHS(N);
619 case ISD::AND: return visitAND(N);
620 case ISD::OR: return visitOR(N);
621 case ISD::XOR: return visitXOR(N);
622 case ISD::SHL: return visitSHL(N);
623 case ISD::SRA: return visitSRA(N);
624 case ISD::SRL: return visitSRL(N);
625 case ISD::CTLZ: return visitCTLZ(N);
626 case ISD::CTTZ: return visitCTTZ(N);
627 case ISD::CTPOP: return visitCTPOP(N);
Nate Begeman452d7be2005-09-16 00:54:12 +0000628 case ISD::SELECT: return visitSELECT(N);
629 case ISD::SELECT_CC: return visitSELECT_CC(N);
630 case ISD::SETCC: return visitSETCC(N);
Nate Begeman646d7e22005-09-02 21:18:40 +0000631 case ISD::SIGN_EXTEND: return visitSIGN_EXTEND(N);
632 case ISD::ZERO_EXTEND: return visitZERO_EXTEND(N);
Chris Lattner5ffc0662006-05-05 05:58:59 +0000633 case ISD::ANY_EXTEND: return visitANY_EXTEND(N);
Nate Begeman646d7e22005-09-02 21:18:40 +0000634 case ISD::SIGN_EXTEND_INREG: return visitSIGN_EXTEND_INREG(N);
635 case ISD::TRUNCATE: return visitTRUNCATE(N);
Chris Lattner94683772005-12-23 05:30:37 +0000636 case ISD::BIT_CONVERT: return visitBIT_CONVERT(N);
Chris Lattner6258fb22006-04-02 02:53:43 +0000637 case ISD::VBIT_CONVERT: return visitVBIT_CONVERT(N);
Chris Lattner01b3d732005-09-28 22:28:18 +0000638 case ISD::FADD: return visitFADD(N);
639 case ISD::FSUB: return visitFSUB(N);
640 case ISD::FMUL: return visitFMUL(N);
641 case ISD::FDIV: return visitFDIV(N);
642 case ISD::FREM: return visitFREM(N);
Chris Lattner12d83032006-03-05 05:30:57 +0000643 case ISD::FCOPYSIGN: return visitFCOPYSIGN(N);
Nate Begeman646d7e22005-09-02 21:18:40 +0000644 case ISD::SINT_TO_FP: return visitSINT_TO_FP(N);
645 case ISD::UINT_TO_FP: return visitUINT_TO_FP(N);
646 case ISD::FP_TO_SINT: return visitFP_TO_SINT(N);
647 case ISD::FP_TO_UINT: return visitFP_TO_UINT(N);
648 case ISD::FP_ROUND: return visitFP_ROUND(N);
649 case ISD::FP_ROUND_INREG: return visitFP_ROUND_INREG(N);
650 case ISD::FP_EXTEND: return visitFP_EXTEND(N);
651 case ISD::FNEG: return visitFNEG(N);
652 case ISD::FABS: return visitFABS(N);
Nate Begeman44728a72005-09-19 22:34:01 +0000653 case ISD::BRCOND: return visitBRCOND(N);
Nate Begeman44728a72005-09-19 22:34:01 +0000654 case ISD::BR_CC: return visitBR_CC(N);
Chris Lattner01a22022005-10-10 22:04:48 +0000655 case ISD::LOAD: return visitLOAD(N);
Chris Lattner87514ca2005-10-10 22:31:19 +0000656 case ISD::STORE: return visitSTORE(N);
Chris Lattnerca242442006-03-19 01:27:56 +0000657 case ISD::INSERT_VECTOR_ELT: return visitINSERT_VECTOR_ELT(N);
658 case ISD::VINSERT_VECTOR_ELT: return visitVINSERT_VECTOR_ELT(N);
Chris Lattnerd7648c82006-03-28 20:28:38 +0000659 case ISD::VBUILD_VECTOR: return visitVBUILD_VECTOR(N);
Chris Lattner66445d32006-03-28 22:11:53 +0000660 case ISD::VECTOR_SHUFFLE: return visitVECTOR_SHUFFLE(N);
Chris Lattnerf1d0c622006-03-31 22:16:43 +0000661 case ISD::VVECTOR_SHUFFLE: return visitVVECTOR_SHUFFLE(N);
Chris Lattneredab1b92006-04-02 03:25:57 +0000662 case ISD::VADD: return visitVBinOp(N, ISD::ADD , ISD::FADD);
663 case ISD::VSUB: return visitVBinOp(N, ISD::SUB , ISD::FSUB);
664 case ISD::VMUL: return visitVBinOp(N, ISD::MUL , ISD::FMUL);
665 case ISD::VSDIV: return visitVBinOp(N, ISD::SDIV, ISD::FDIV);
666 case ISD::VUDIV: return visitVBinOp(N, ISD::UDIV, ISD::UDIV);
667 case ISD::VAND: return visitVBinOp(N, ISD::AND , ISD::AND);
668 case ISD::VOR: return visitVBinOp(N, ISD::OR , ISD::OR);
669 case ISD::VXOR: return visitVBinOp(N, ISD::XOR , ISD::XOR);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000670 }
Nate Begeman83e75ec2005-09-06 04:43:02 +0000671 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000672}
673
Chris Lattner6270f682006-10-08 22:57:01 +0000674/// getInputChainForNode - Given a node, return its input chain if it has one,
675/// otherwise return a null sd operand.
676static SDOperand getInputChainForNode(SDNode *N) {
677 if (unsigned NumOps = N->getNumOperands()) {
678 if (N->getOperand(0).getValueType() == MVT::Other)
679 return N->getOperand(0);
680 else if (N->getOperand(NumOps-1).getValueType() == MVT::Other)
681 return N->getOperand(NumOps-1);
682 for (unsigned i = 1; i < NumOps-1; ++i)
683 if (N->getOperand(i).getValueType() == MVT::Other)
684 return N->getOperand(i);
685 }
686 return SDOperand(0, 0);
687}
688
Nate Begeman83e75ec2005-09-06 04:43:02 +0000689SDOperand DAGCombiner::visitTokenFactor(SDNode *N) {
Chris Lattner6270f682006-10-08 22:57:01 +0000690 // If N has two operands, where one has an input chain equal to the other,
691 // the 'other' chain is redundant.
692 if (N->getNumOperands() == 2) {
693 if (getInputChainForNode(N->getOperand(0).Val) == N->getOperand(1))
694 return N->getOperand(0);
695 if (getInputChainForNode(N->getOperand(1).Val) == N->getOperand(0))
696 return N->getOperand(1);
697 }
698
699
Jim Laskey6ff23e52006-10-04 16:53:27 +0000700 SmallVector<SDNode *, 8> TFs; // List of token factors to visit.
Jim Laskey279f0532006-09-25 16:29:54 +0000701 SmallVector<SDOperand, 8> Ops; // Ops for replacing token factor.
Jim Laskey6ff23e52006-10-04 16:53:27 +0000702 bool Changed = false; // If we should replace this token factor.
Jim Laskey6ff23e52006-10-04 16:53:27 +0000703
704 // Start out with this token factor.
Jim Laskey279f0532006-09-25 16:29:54 +0000705 TFs.push_back(N);
Jim Laskey279f0532006-09-25 16:29:54 +0000706
Jim Laskey71382342006-10-07 23:37:56 +0000707 // Iterate through token factors. The TFs grows when new token factors are
Jim Laskeybc588b82006-10-05 15:07:25 +0000708 // encountered.
709 for (unsigned i = 0; i < TFs.size(); ++i) {
710 SDNode *TF = TFs[i];
711
Jim Laskey6ff23e52006-10-04 16:53:27 +0000712 // Check each of the operands.
713 for (unsigned i = 0, ie = TF->getNumOperands(); i != ie; ++i) {
714 SDOperand Op = TF->getOperand(i);
Jim Laskey279f0532006-09-25 16:29:54 +0000715
Jim Laskey6ff23e52006-10-04 16:53:27 +0000716 switch (Op.getOpcode()) {
717 case ISD::EntryToken:
Jim Laskeybc588b82006-10-05 15:07:25 +0000718 // Entry tokens don't need to be added to the list. They are
719 // rededundant.
720 Changed = true;
Jim Laskey6ff23e52006-10-04 16:53:27 +0000721 break;
Jim Laskey279f0532006-09-25 16:29:54 +0000722
Jim Laskey6ff23e52006-10-04 16:53:27 +0000723 case ISD::TokenFactor:
Jim Laskeybc588b82006-10-05 15:07:25 +0000724 if ((CombinerAA || Op.hasOneUse()) &&
725 std::find(TFs.begin(), TFs.end(), Op.Val) == TFs.end()) {
Jim Laskey6ff23e52006-10-04 16:53:27 +0000726 // Queue up for processing.
727 TFs.push_back(Op.Val);
728 // Clean up in case the token factor is removed.
729 AddToWorkList(Op.Val);
730 Changed = true;
731 break;
Jim Laskey279f0532006-09-25 16:29:54 +0000732 }
Jim Laskey6ff23e52006-10-04 16:53:27 +0000733 // Fall thru
734
735 default:
Jim Laskeybc588b82006-10-05 15:07:25 +0000736 // Only add if not there prior.
737 if (std::find(Ops.begin(), Ops.end(), Op) == Ops.end())
738 Ops.push_back(Op);
Jim Laskey6ff23e52006-10-04 16:53:27 +0000739 break;
Jim Laskey279f0532006-09-25 16:29:54 +0000740 }
741 }
Jim Laskey6ff23e52006-10-04 16:53:27 +0000742 }
743
744 SDOperand Result;
745
746 // If we've change things around then replace token factor.
747 if (Changed) {
748 if (Ops.size() == 0) {
749 // The entry token is the only possible outcome.
750 Result = DAG.getEntryNode();
751 } else {
752 // New and improved token factor.
753 Result = DAG.getNode(ISD::TokenFactor, MVT::Other, &Ops[0], Ops.size());
Nate Begemanded49632005-10-13 03:11:28 +0000754 }
Jim Laskey274062c2006-10-13 23:32:28 +0000755
756 // Don't add users to work list.
757 return CombineTo(N, Result, false);
Nate Begemanded49632005-10-13 03:11:28 +0000758 }
Jim Laskey279f0532006-09-25 16:29:54 +0000759
Jim Laskey6ff23e52006-10-04 16:53:27 +0000760 return Result;
Nate Begeman1d4d4142005-09-01 00:19:25 +0000761}
762
Nate Begeman83e75ec2005-09-06 04:43:02 +0000763SDOperand DAGCombiner::visitADD(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000764 SDOperand N0 = N->getOperand(0);
765 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000766 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
767 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begemanf89d78d2005-09-07 16:09:19 +0000768 MVT::ValueType VT = N0.getValueType();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000769
770 // fold (add c1, c2) -> c1+c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000771 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +0000772 return DAG.getNode(ISD::ADD, VT, N0, N1);
Nate Begeman99801192005-09-07 23:25:52 +0000773 // canonicalize constant to RHS
Nate Begemana0e221d2005-10-18 00:28:13 +0000774 if (N0C && !N1C)
775 return DAG.getNode(ISD::ADD, VT, N1, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000776 // fold (add x, 0) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +0000777 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +0000778 return N0;
Chris Lattner4aafb4f2006-01-12 20:22:43 +0000779 // fold ((c1-A)+c2) -> (c1+c2)-A
780 if (N1C && N0.getOpcode() == ISD::SUB)
781 if (ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0.getOperand(0)))
782 return DAG.getNode(ISD::SUB, VT,
783 DAG.getConstant(N1C->getValue()+N0C->getValue(), VT),
784 N0.getOperand(1));
Nate Begemancd4d58c2006-02-03 06:46:56 +0000785 // reassociate add
786 SDOperand RADD = ReassociateOps(ISD::ADD, N0, N1);
787 if (RADD.Val != 0)
788 return RADD;
Nate Begeman1d4d4142005-09-01 00:19:25 +0000789 // fold ((0-A) + B) -> B-A
790 if (N0.getOpcode() == ISD::SUB && isa<ConstantSDNode>(N0.getOperand(0)) &&
791 cast<ConstantSDNode>(N0.getOperand(0))->isNullValue())
Nate Begemanf89d78d2005-09-07 16:09:19 +0000792 return DAG.getNode(ISD::SUB, VT, N1, N0.getOperand(1));
Nate Begeman1d4d4142005-09-01 00:19:25 +0000793 // fold (A + (0-B)) -> A-B
794 if (N1.getOpcode() == ISD::SUB && isa<ConstantSDNode>(N1.getOperand(0)) &&
795 cast<ConstantSDNode>(N1.getOperand(0))->isNullValue())
Nate Begemanf89d78d2005-09-07 16:09:19 +0000796 return DAG.getNode(ISD::SUB, VT, N0, N1.getOperand(1));
Chris Lattner01b3d732005-09-28 22:28:18 +0000797 // fold (A+(B-A)) -> B
798 if (N1.getOpcode() == ISD::SUB && N0 == N1.getOperand(1))
Nate Begeman83e75ec2005-09-06 04:43:02 +0000799 return N1.getOperand(0);
Chris Lattner947c2892006-03-13 06:51:27 +0000800
Evan Cheng860771d2006-03-01 01:09:54 +0000801 if (!MVT::isVector(VT) && SimplifyDemandedBits(SDOperand(N, 0)))
Chris Lattneref027f92006-04-21 15:32:26 +0000802 return SDOperand(N, 0);
Chris Lattner947c2892006-03-13 06:51:27 +0000803
804 // fold (a+b) -> (a|b) iff a and b share no bits.
805 if (MVT::isInteger(VT) && !MVT::isVector(VT)) {
806 uint64_t LHSZero, LHSOne;
807 uint64_t RHSZero, RHSOne;
808 uint64_t Mask = MVT::getIntVTBitMask(VT);
809 TLI.ComputeMaskedBits(N0, Mask, LHSZero, LHSOne);
810 if (LHSZero) {
811 TLI.ComputeMaskedBits(N1, Mask, RHSZero, RHSOne);
812
813 // If all possibly-set bits on the LHS are clear on the RHS, return an OR.
814 // If all possibly-set bits on the RHS are clear on the LHS, return an OR.
815 if ((RHSZero & (~LHSZero & Mask)) == (~LHSZero & Mask) ||
816 (LHSZero & (~RHSZero & Mask)) == (~RHSZero & Mask))
817 return DAG.getNode(ISD::OR, VT, N0, N1);
818 }
819 }
Evan Cheng3ef554d2006-11-06 08:14:30 +0000820
Nate Begeman83e75ec2005-09-06 04:43:02 +0000821 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000822}
823
Nate Begeman83e75ec2005-09-06 04:43:02 +0000824SDOperand DAGCombiner::visitSUB(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000825 SDOperand N0 = N->getOperand(0);
826 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000827 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0.Val);
828 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.Val);
Nate Begemana148d982006-01-18 22:35:16 +0000829 MVT::ValueType VT = N0.getValueType();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000830
Chris Lattner854077d2005-10-17 01:07:11 +0000831 // fold (sub x, x) -> 0
832 if (N0 == N1)
833 return DAG.getConstant(0, N->getValueType(0));
Nate Begeman1d4d4142005-09-01 00:19:25 +0000834 // fold (sub c1, c2) -> c1-c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000835 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +0000836 return DAG.getNode(ISD::SUB, VT, N0, N1);
Chris Lattner05b57432005-10-11 06:07:15 +0000837 // fold (sub x, c) -> (add x, -c)
838 if (N1C)
Nate Begemana148d982006-01-18 22:35:16 +0000839 return DAG.getNode(ISD::ADD, VT, N0, DAG.getConstant(-N1C->getValue(), VT));
Nate Begeman1d4d4142005-09-01 00:19:25 +0000840 // fold (A+B)-A -> B
Chris Lattner01b3d732005-09-28 22:28:18 +0000841 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1)
Nate Begeman83e75ec2005-09-06 04:43:02 +0000842 return N0.getOperand(1);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000843 // fold (A+B)-B -> A
Chris Lattner01b3d732005-09-28 22:28:18 +0000844 if (N0.getOpcode() == ISD::ADD && N0.getOperand(1) == N1)
Nate Begeman83e75ec2005-09-06 04:43:02 +0000845 return N0.getOperand(0);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000846 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000847}
848
Nate Begeman83e75ec2005-09-06 04:43:02 +0000849SDOperand DAGCombiner::visitMUL(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000850 SDOperand N0 = N->getOperand(0);
851 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000852 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
853 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman223df222005-09-08 20:18:10 +0000854 MVT::ValueType VT = N0.getValueType();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000855
856 // fold (mul c1, c2) -> c1*c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000857 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +0000858 return DAG.getNode(ISD::MUL, VT, N0, N1);
Nate Begeman99801192005-09-07 23:25:52 +0000859 // canonicalize constant to RHS
Nate Begemana0e221d2005-10-18 00:28:13 +0000860 if (N0C && !N1C)
861 return DAG.getNode(ISD::MUL, VT, N1, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000862 // fold (mul x, 0) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +0000863 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +0000864 return N1;
Nate Begeman1d4d4142005-09-01 00:19:25 +0000865 // fold (mul x, -1) -> 0-x
Nate Begeman646d7e22005-09-02 21:18:40 +0000866 if (N1C && N1C->isAllOnesValue())
Nate Begeman405e3ec2005-10-21 00:02:42 +0000867 return DAG.getNode(ISD::SUB, VT, DAG.getConstant(0, VT), N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000868 // fold (mul x, (1 << c)) -> x << c
Nate Begeman646d7e22005-09-02 21:18:40 +0000869 if (N1C && isPowerOf2_64(N1C->getValue()))
Chris Lattner3e6099b2005-10-30 06:41:49 +0000870 return DAG.getNode(ISD::SHL, VT, N0,
Nate Begeman646d7e22005-09-02 21:18:40 +0000871 DAG.getConstant(Log2_64(N1C->getValue()),
Nate Begeman83e75ec2005-09-06 04:43:02 +0000872 TLI.getShiftAmountTy()));
Chris Lattner3e6099b2005-10-30 06:41:49 +0000873 // fold (mul x, -(1 << c)) -> -(x << c) or (-x) << c
874 if (N1C && isPowerOf2_64(-N1C->getSignExtended())) {
875 // FIXME: If the input is something that is easily negated (e.g. a
876 // single-use add), we should put the negate there.
877 return DAG.getNode(ISD::SUB, VT, DAG.getConstant(0, VT),
878 DAG.getNode(ISD::SHL, VT, N0,
879 DAG.getConstant(Log2_64(-N1C->getSignExtended()),
880 TLI.getShiftAmountTy())));
881 }
Andrew Lenharth50a0d422006-04-02 21:42:45 +0000882
Chris Lattner0b1a85f2006-03-01 03:44:24 +0000883 // (mul (shl X, c1), c2) -> (mul X, c2 << c1)
884 if (N1C && N0.getOpcode() == ISD::SHL &&
885 isa<ConstantSDNode>(N0.getOperand(1))) {
886 SDOperand C3 = DAG.getNode(ISD::SHL, VT, N1, N0.getOperand(1));
Chris Lattner5750df92006-03-01 04:03:14 +0000887 AddToWorkList(C3.Val);
Chris Lattner0b1a85f2006-03-01 03:44:24 +0000888 return DAG.getNode(ISD::MUL, VT, N0.getOperand(0), C3);
889 }
890
891 // Change (mul (shl X, C), Y) -> (shl (mul X, Y), C) when the shift has one
892 // use.
893 {
894 SDOperand Sh(0,0), Y(0,0);
895 // Check for both (mul (shl X, C), Y) and (mul Y, (shl X, C)).
896 if (N0.getOpcode() == ISD::SHL && isa<ConstantSDNode>(N0.getOperand(1)) &&
897 N0.Val->hasOneUse()) {
898 Sh = N0; Y = N1;
899 } else if (N1.getOpcode() == ISD::SHL &&
900 isa<ConstantSDNode>(N1.getOperand(1)) && N1.Val->hasOneUse()) {
901 Sh = N1; Y = N0;
902 }
903 if (Sh.Val) {
904 SDOperand Mul = DAG.getNode(ISD::MUL, VT, Sh.getOperand(0), Y);
905 return DAG.getNode(ISD::SHL, VT, Mul, Sh.getOperand(1));
906 }
907 }
Chris Lattnera1deca32006-03-04 23:33:26 +0000908 // fold (mul (add x, c1), c2) -> (add (mul x, c2), c1*c2)
909 if (N1C && N0.getOpcode() == ISD::ADD && N0.Val->hasOneUse() &&
910 isa<ConstantSDNode>(N0.getOperand(1))) {
911 return DAG.getNode(ISD::ADD, VT,
912 DAG.getNode(ISD::MUL, VT, N0.getOperand(0), N1),
913 DAG.getNode(ISD::MUL, VT, N0.getOperand(1), N1));
914 }
Chris Lattner0b1a85f2006-03-01 03:44:24 +0000915
Nate Begemancd4d58c2006-02-03 06:46:56 +0000916 // reassociate mul
917 SDOperand RMUL = ReassociateOps(ISD::MUL, N0, N1);
918 if (RMUL.Val != 0)
919 return RMUL;
Nate Begeman83e75ec2005-09-06 04:43:02 +0000920 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000921}
922
Nate Begeman83e75ec2005-09-06 04:43:02 +0000923SDOperand DAGCombiner::visitSDIV(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000924 SDOperand N0 = N->getOperand(0);
925 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000926 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0.Val);
927 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.Val);
Nate Begemana148d982006-01-18 22:35:16 +0000928 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000929
930 // fold (sdiv c1, c2) -> c1/c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000931 if (N0C && N1C && !N1C->isNullValue())
Nate Begemana148d982006-01-18 22:35:16 +0000932 return DAG.getNode(ISD::SDIV, VT, N0, N1);
Nate Begeman405e3ec2005-10-21 00:02:42 +0000933 // fold (sdiv X, 1) -> X
934 if (N1C && N1C->getSignExtended() == 1LL)
935 return N0;
936 // fold (sdiv X, -1) -> 0-X
937 if (N1C && N1C->isAllOnesValue())
938 return DAG.getNode(ISD::SUB, VT, DAG.getConstant(0, VT), N0);
Chris Lattner094c8fc2005-10-07 06:10:46 +0000939 // If we know the sign bits of both operands are zero, strength reduce to a
940 // udiv instead. Handles (X&15) /s 4 -> X&15 >> 2
941 uint64_t SignBit = 1ULL << (MVT::getSizeInBits(VT)-1);
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000942 if (TLI.MaskedValueIsZero(N1, SignBit) &&
943 TLI.MaskedValueIsZero(N0, SignBit))
Chris Lattner094c8fc2005-10-07 06:10:46 +0000944 return DAG.getNode(ISD::UDIV, N1.getValueType(), N0, N1);
Nate Begemancd6a6ed2006-02-17 07:26:20 +0000945 // fold (sdiv X, pow2) -> simple ops after legalize
Nate Begemanfb7217b2006-02-17 19:54:08 +0000946 if (N1C && N1C->getValue() && !TLI.isIntDivCheap() &&
Nate Begeman405e3ec2005-10-21 00:02:42 +0000947 (isPowerOf2_64(N1C->getSignExtended()) ||
948 isPowerOf2_64(-N1C->getSignExtended()))) {
949 // If dividing by powers of two is cheap, then don't perform the following
950 // fold.
951 if (TLI.isPow2DivCheap())
952 return SDOperand();
953 int64_t pow2 = N1C->getSignExtended();
954 int64_t abs2 = pow2 > 0 ? pow2 : -pow2;
Chris Lattner8f4880b2006-02-16 08:02:36 +0000955 unsigned lg2 = Log2_64(abs2);
956 // Splat the sign bit into the register
957 SDOperand SGN = DAG.getNode(ISD::SRA, VT, N0,
Nate Begeman405e3ec2005-10-21 00:02:42 +0000958 DAG.getConstant(MVT::getSizeInBits(VT)-1,
959 TLI.getShiftAmountTy()));
Chris Lattner5750df92006-03-01 04:03:14 +0000960 AddToWorkList(SGN.Val);
Chris Lattner8f4880b2006-02-16 08:02:36 +0000961 // Add (N0 < 0) ? abs2 - 1 : 0;
962 SDOperand SRL = DAG.getNode(ISD::SRL, VT, SGN,
963 DAG.getConstant(MVT::getSizeInBits(VT)-lg2,
Nate Begeman405e3ec2005-10-21 00:02:42 +0000964 TLI.getShiftAmountTy()));
Chris Lattner8f4880b2006-02-16 08:02:36 +0000965 SDOperand ADD = DAG.getNode(ISD::ADD, VT, N0, SRL);
Chris Lattner5750df92006-03-01 04:03:14 +0000966 AddToWorkList(SRL.Val);
967 AddToWorkList(ADD.Val); // Divide by pow2
Chris Lattner8f4880b2006-02-16 08:02:36 +0000968 SDOperand SRA = DAG.getNode(ISD::SRA, VT, ADD,
969 DAG.getConstant(lg2, TLI.getShiftAmountTy()));
Nate Begeman405e3ec2005-10-21 00:02:42 +0000970 // If we're dividing by a positive value, we're done. Otherwise, we must
971 // negate the result.
972 if (pow2 > 0)
973 return SRA;
Chris Lattner5750df92006-03-01 04:03:14 +0000974 AddToWorkList(SRA.Val);
Nate Begeman405e3ec2005-10-21 00:02:42 +0000975 return DAG.getNode(ISD::SUB, VT, DAG.getConstant(0, VT), SRA);
976 }
Nate Begeman69575232005-10-20 02:15:44 +0000977 // if integer divide is expensive and we satisfy the requirements, emit an
978 // alternate sequence.
Nate Begeman405e3ec2005-10-21 00:02:42 +0000979 if (N1C && (N1C->getSignExtended() < -1 || N1C->getSignExtended() > 1) &&
Chris Lattnere9936d12005-10-22 18:50:15 +0000980 !TLI.isIntDivCheap()) {
981 SDOperand Op = BuildSDIV(N);
982 if (Op.Val) return Op;
Nate Begeman69575232005-10-20 02:15:44 +0000983 }
Nate Begeman83e75ec2005-09-06 04:43:02 +0000984 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000985}
986
Nate Begeman83e75ec2005-09-06 04:43:02 +0000987SDOperand DAGCombiner::visitUDIV(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000988 SDOperand N0 = N->getOperand(0);
989 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000990 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0.Val);
991 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.Val);
Nate Begemana148d982006-01-18 22:35:16 +0000992 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000993
994 // fold (udiv c1, c2) -> c1/c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000995 if (N0C && N1C && !N1C->isNullValue())
Nate Begemana148d982006-01-18 22:35:16 +0000996 return DAG.getNode(ISD::UDIV, VT, N0, N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000997 // fold (udiv x, (1 << c)) -> x >>u c
Nate Begeman646d7e22005-09-02 21:18:40 +0000998 if (N1C && isPowerOf2_64(N1C->getValue()))
Nate Begemanfb5e4bd2006-02-05 07:20:23 +0000999 return DAG.getNode(ISD::SRL, VT, N0,
Nate Begeman646d7e22005-09-02 21:18:40 +00001000 DAG.getConstant(Log2_64(N1C->getValue()),
Nate Begeman83e75ec2005-09-06 04:43:02 +00001001 TLI.getShiftAmountTy()));
Nate Begemanfb5e4bd2006-02-05 07:20:23 +00001002 // fold (udiv x, (shl c, y)) -> x >>u (log2(c)+y) iff c is power of 2
1003 if (N1.getOpcode() == ISD::SHL) {
1004 if (ConstantSDNode *SHC = dyn_cast<ConstantSDNode>(N1.getOperand(0))) {
1005 if (isPowerOf2_64(SHC->getValue())) {
1006 MVT::ValueType ADDVT = N1.getOperand(1).getValueType();
Nate Begemanc031e332006-02-05 07:36:48 +00001007 SDOperand Add = DAG.getNode(ISD::ADD, ADDVT, N1.getOperand(1),
1008 DAG.getConstant(Log2_64(SHC->getValue()),
1009 ADDVT));
Chris Lattner5750df92006-03-01 04:03:14 +00001010 AddToWorkList(Add.Val);
Nate Begemanc031e332006-02-05 07:36:48 +00001011 return DAG.getNode(ISD::SRL, VT, N0, Add);
Nate Begemanfb5e4bd2006-02-05 07:20:23 +00001012 }
1013 }
1014 }
Nate Begeman69575232005-10-20 02:15:44 +00001015 // fold (udiv x, c) -> alternate
Chris Lattnere9936d12005-10-22 18:50:15 +00001016 if (N1C && N1C->getValue() && !TLI.isIntDivCheap()) {
1017 SDOperand Op = BuildUDIV(N);
1018 if (Op.Val) return Op;
1019 }
Nate Begeman83e75ec2005-09-06 04:43:02 +00001020 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001021}
1022
Nate Begeman83e75ec2005-09-06 04:43:02 +00001023SDOperand DAGCombiner::visitSREM(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001024 SDOperand N0 = N->getOperand(0);
1025 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +00001026 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1027 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begemana148d982006-01-18 22:35:16 +00001028 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001029
1030 // fold (srem c1, c2) -> c1%c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001031 if (N0C && N1C && !N1C->isNullValue())
Nate Begemana148d982006-01-18 22:35:16 +00001032 return DAG.getNode(ISD::SREM, VT, N0, N1);
Nate Begeman07ed4172005-10-10 21:26:48 +00001033 // If we know the sign bits of both operands are zero, strength reduce to a
1034 // urem instead. Handles (X & 0x0FFFFFFF) %s 16 -> X&15
1035 uint64_t SignBit = 1ULL << (MVT::getSizeInBits(VT)-1);
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001036 if (TLI.MaskedValueIsZero(N1, SignBit) &&
1037 TLI.MaskedValueIsZero(N0, SignBit))
Nate Begemana148d982006-01-18 22:35:16 +00001038 return DAG.getNode(ISD::UREM, VT, N0, N1);
Chris Lattner26d29902006-10-12 20:58:32 +00001039
1040 // Unconditionally lower X%C -> X-X/C*C. This allows the X/C logic to hack on
1041 // the remainder operation.
1042 if (N1C && !N1C->isNullValue()) {
1043 SDOperand Div = DAG.getNode(ISD::SDIV, VT, N0, N1);
1044 SDOperand Mul = DAG.getNode(ISD::MUL, VT, Div, N1);
1045 SDOperand Sub = DAG.getNode(ISD::SUB, VT, N0, Mul);
1046 AddToWorkList(Div.Val);
1047 AddToWorkList(Mul.Val);
1048 return Sub;
1049 }
1050
Nate Begeman83e75ec2005-09-06 04:43:02 +00001051 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001052}
1053
Nate Begeman83e75ec2005-09-06 04:43:02 +00001054SDOperand DAGCombiner::visitUREM(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001055 SDOperand N0 = N->getOperand(0);
1056 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +00001057 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1058 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begemana148d982006-01-18 22:35:16 +00001059 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001060
1061 // fold (urem c1, c2) -> c1%c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001062 if (N0C && N1C && !N1C->isNullValue())
Nate Begemana148d982006-01-18 22:35:16 +00001063 return DAG.getNode(ISD::UREM, VT, N0, N1);
Nate Begeman07ed4172005-10-10 21:26:48 +00001064 // fold (urem x, pow2) -> (and x, pow2-1)
1065 if (N1C && !N1C->isNullValue() && isPowerOf2_64(N1C->getValue()))
Nate Begemana148d982006-01-18 22:35:16 +00001066 return DAG.getNode(ISD::AND, VT, N0, DAG.getConstant(N1C->getValue()-1,VT));
Nate Begemanc031e332006-02-05 07:36:48 +00001067 // fold (urem x, (shl pow2, y)) -> (and x, (add (shl pow2, y), -1))
1068 if (N1.getOpcode() == ISD::SHL) {
1069 if (ConstantSDNode *SHC = dyn_cast<ConstantSDNode>(N1.getOperand(0))) {
1070 if (isPowerOf2_64(SHC->getValue())) {
Nate Begemanbab92392006-02-05 08:07:24 +00001071 SDOperand Add = DAG.getNode(ISD::ADD, VT, N1,DAG.getConstant(~0ULL,VT));
Chris Lattner5750df92006-03-01 04:03:14 +00001072 AddToWorkList(Add.Val);
Nate Begemanc031e332006-02-05 07:36:48 +00001073 return DAG.getNode(ISD::AND, VT, N0, Add);
1074 }
1075 }
1076 }
Chris Lattner26d29902006-10-12 20:58:32 +00001077
1078 // Unconditionally lower X%C -> X-X/C*C. This allows the X/C logic to hack on
1079 // the remainder operation.
1080 if (N1C && !N1C->isNullValue()) {
1081 SDOperand Div = DAG.getNode(ISD::UDIV, VT, N0, N1);
1082 SDOperand Mul = DAG.getNode(ISD::MUL, VT, Div, N1);
1083 SDOperand Sub = DAG.getNode(ISD::SUB, VT, N0, Mul);
1084 AddToWorkList(Div.Val);
1085 AddToWorkList(Mul.Val);
1086 return Sub;
1087 }
1088
Nate Begeman83e75ec2005-09-06 04:43:02 +00001089 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001090}
1091
Nate Begeman83e75ec2005-09-06 04:43:02 +00001092SDOperand DAGCombiner::visitMULHS(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001093 SDOperand N0 = N->getOperand(0);
1094 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +00001095 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001096
1097 // fold (mulhs x, 0) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +00001098 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001099 return N1;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001100 // fold (mulhs x, 1) -> (sra x, size(x)-1)
Nate Begeman646d7e22005-09-02 21:18:40 +00001101 if (N1C && N1C->getValue() == 1)
Nate Begeman1d4d4142005-09-01 00:19:25 +00001102 return DAG.getNode(ISD::SRA, N0.getValueType(), N0,
1103 DAG.getConstant(MVT::getSizeInBits(N0.getValueType())-1,
Nate Begeman83e75ec2005-09-06 04:43:02 +00001104 TLI.getShiftAmountTy()));
1105 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001106}
1107
Nate Begeman83e75ec2005-09-06 04:43:02 +00001108SDOperand DAGCombiner::visitMULHU(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001109 SDOperand N0 = N->getOperand(0);
1110 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +00001111 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001112
1113 // fold (mulhu x, 0) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +00001114 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001115 return N1;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001116 // fold (mulhu x, 1) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +00001117 if (N1C && N1C->getValue() == 1)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001118 return DAG.getConstant(0, N0.getValueType());
1119 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001120}
1121
Chris Lattner35e5c142006-05-05 05:51:50 +00001122/// SimplifyBinOpWithSameOpcodeHands - If this is a binary operator with
1123/// two operands of the same opcode, try to simplify it.
1124SDOperand DAGCombiner::SimplifyBinOpWithSameOpcodeHands(SDNode *N) {
1125 SDOperand N0 = N->getOperand(0), N1 = N->getOperand(1);
1126 MVT::ValueType VT = N0.getValueType();
1127 assert(N0.getOpcode() == N1.getOpcode() && "Bad input!");
1128
Chris Lattner540121f2006-05-05 06:31:05 +00001129 // For each of OP in AND/OR/XOR:
1130 // fold (OP (zext x), (zext y)) -> (zext (OP x, y))
1131 // fold (OP (sext x), (sext y)) -> (sext (OP x, y))
1132 // fold (OP (aext x), (aext y)) -> (aext (OP x, y))
Chris Lattner0d8dae72006-05-05 06:32:04 +00001133 // fold (OP (trunc x), (trunc y)) -> (trunc (OP x, y))
Chris Lattner540121f2006-05-05 06:31:05 +00001134 if ((N0.getOpcode() == ISD::ZERO_EXTEND || N0.getOpcode() == ISD::ANY_EXTEND||
Chris Lattner0d8dae72006-05-05 06:32:04 +00001135 N0.getOpcode() == ISD::SIGN_EXTEND || N0.getOpcode() == ISD::TRUNCATE) &&
Chris Lattner35e5c142006-05-05 05:51:50 +00001136 N0.getOperand(0).getValueType() == N1.getOperand(0).getValueType()) {
1137 SDOperand ORNode = DAG.getNode(N->getOpcode(),
1138 N0.getOperand(0).getValueType(),
1139 N0.getOperand(0), N1.getOperand(0));
1140 AddToWorkList(ORNode.Val);
Chris Lattner540121f2006-05-05 06:31:05 +00001141 return DAG.getNode(N0.getOpcode(), VT, ORNode);
Chris Lattner35e5c142006-05-05 05:51:50 +00001142 }
1143
Chris Lattnera3dc3f62006-05-05 06:10:43 +00001144 // For each of OP in SHL/SRL/SRA/AND...
1145 // fold (and (OP x, z), (OP y, z)) -> (OP (and x, y), z)
1146 // fold (or (OP x, z), (OP y, z)) -> (OP (or x, y), z)
1147 // fold (xor (OP x, z), (OP y, z)) -> (OP (xor x, y), z)
Chris Lattner35e5c142006-05-05 05:51:50 +00001148 if ((N0.getOpcode() == ISD::SHL || N0.getOpcode() == ISD::SRL ||
Chris Lattnera3dc3f62006-05-05 06:10:43 +00001149 N0.getOpcode() == ISD::SRA || N0.getOpcode() == ISD::AND) &&
Chris Lattner35e5c142006-05-05 05:51:50 +00001150 N0.getOperand(1) == N1.getOperand(1)) {
1151 SDOperand ORNode = DAG.getNode(N->getOpcode(),
1152 N0.getOperand(0).getValueType(),
1153 N0.getOperand(0), N1.getOperand(0));
1154 AddToWorkList(ORNode.Val);
1155 return DAG.getNode(N0.getOpcode(), VT, ORNode, N0.getOperand(1));
1156 }
1157
1158 return SDOperand();
1159}
1160
Nate Begeman83e75ec2005-09-06 04:43:02 +00001161SDOperand DAGCombiner::visitAND(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001162 SDOperand N0 = N->getOperand(0);
1163 SDOperand N1 = N->getOperand(1);
Nate Begemanfb7217b2006-02-17 19:54:08 +00001164 SDOperand LL, LR, RL, RR, CC0, CC1;
Nate Begeman646d7e22005-09-02 21:18:40 +00001165 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1166 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001167 MVT::ValueType VT = N1.getValueType();
1168
1169 // fold (and c1, c2) -> c1&c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001170 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +00001171 return DAG.getNode(ISD::AND, VT, N0, N1);
Nate Begeman99801192005-09-07 23:25:52 +00001172 // canonicalize constant to RHS
Nate Begemana0e221d2005-10-18 00:28:13 +00001173 if (N0C && !N1C)
1174 return DAG.getNode(ISD::AND, VT, N1, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001175 // fold (and x, -1) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +00001176 if (N1C && N1C->isAllOnesValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001177 return N0;
1178 // if (and x, c) is known to be zero, return 0
Nate Begeman368e18d2006-02-16 21:11:51 +00001179 if (N1C && TLI.MaskedValueIsZero(SDOperand(N, 0), MVT::getIntVTBitMask(VT)))
Nate Begeman83e75ec2005-09-06 04:43:02 +00001180 return DAG.getConstant(0, VT);
Nate Begemancd4d58c2006-02-03 06:46:56 +00001181 // reassociate and
1182 SDOperand RAND = ReassociateOps(ISD::AND, N0, N1);
1183 if (RAND.Val != 0)
1184 return RAND;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001185 // fold (and (or x, 0xFFFF), 0xFF) -> 0xFF
Nate Begeman5dc7e862005-11-02 18:42:59 +00001186 if (N1C && N0.getOpcode() == ISD::OR)
Nate Begeman1d4d4142005-09-01 00:19:25 +00001187 if (ConstantSDNode *ORI = dyn_cast<ConstantSDNode>(N0.getOperand(1)))
Nate Begeman646d7e22005-09-02 21:18:40 +00001188 if ((ORI->getValue() & N1C->getValue()) == N1C->getValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001189 return N1;
Chris Lattner3603cd62006-02-02 07:17:31 +00001190 // fold (and (any_ext V), c) -> (zero_ext V) if 'and' only clears top bits.
1191 if (N1C && N0.getOpcode() == ISD::ANY_EXTEND) {
Chris Lattner1ec05d12006-03-01 21:47:21 +00001192 unsigned InMask = MVT::getIntVTBitMask(N0.getOperand(0).getValueType());
Chris Lattner3603cd62006-02-02 07:17:31 +00001193 if (TLI.MaskedValueIsZero(N0.getOperand(0),
Chris Lattner1ec05d12006-03-01 21:47:21 +00001194 ~N1C->getValue() & InMask)) {
1195 SDOperand Zext = DAG.getNode(ISD::ZERO_EXTEND, N0.getValueType(),
1196 N0.getOperand(0));
1197
1198 // Replace uses of the AND with uses of the Zero extend node.
1199 CombineTo(N, Zext);
1200
Chris Lattner3603cd62006-02-02 07:17:31 +00001201 // We actually want to replace all uses of the any_extend with the
1202 // zero_extend, to avoid duplicating things. This will later cause this
1203 // AND to be folded.
Chris Lattner1ec05d12006-03-01 21:47:21 +00001204 CombineTo(N0.Val, Zext);
Chris Lattnerfedced72006-04-20 23:55:59 +00001205 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
Chris Lattner3603cd62006-02-02 07:17:31 +00001206 }
1207 }
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001208 // fold (and (setcc x), (setcc y)) -> (setcc (and x, y))
1209 if (isSetCCEquivalent(N0, LL, LR, CC0) && isSetCCEquivalent(N1, RL, RR, CC1)){
1210 ISD::CondCode Op0 = cast<CondCodeSDNode>(CC0)->get();
1211 ISD::CondCode Op1 = cast<CondCodeSDNode>(CC1)->get();
1212
1213 if (LR == RR && isa<ConstantSDNode>(LR) && Op0 == Op1 &&
1214 MVT::isInteger(LL.getValueType())) {
1215 // fold (X == 0) & (Y == 0) -> (X|Y == 0)
1216 if (cast<ConstantSDNode>(LR)->getValue() == 0 && Op1 == ISD::SETEQ) {
1217 SDOperand ORNode = DAG.getNode(ISD::OR, LR.getValueType(), LL, RL);
Chris Lattner5750df92006-03-01 04:03:14 +00001218 AddToWorkList(ORNode.Val);
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001219 return DAG.getSetCC(VT, ORNode, LR, Op1);
1220 }
1221 // fold (X == -1) & (Y == -1) -> (X&Y == -1)
1222 if (cast<ConstantSDNode>(LR)->isAllOnesValue() && Op1 == ISD::SETEQ) {
1223 SDOperand ANDNode = DAG.getNode(ISD::AND, LR.getValueType(), LL, RL);
Chris Lattner5750df92006-03-01 04:03:14 +00001224 AddToWorkList(ANDNode.Val);
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001225 return DAG.getSetCC(VT, ANDNode, LR, Op1);
1226 }
1227 // fold (X > -1) & (Y > -1) -> (X|Y > -1)
1228 if (cast<ConstantSDNode>(LR)->isAllOnesValue() && Op1 == ISD::SETGT) {
1229 SDOperand ORNode = DAG.getNode(ISD::OR, LR.getValueType(), LL, RL);
Chris Lattner5750df92006-03-01 04:03:14 +00001230 AddToWorkList(ORNode.Val);
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001231 return DAG.getSetCC(VT, ORNode, LR, Op1);
1232 }
1233 }
1234 // canonicalize equivalent to ll == rl
1235 if (LL == RR && LR == RL) {
1236 Op1 = ISD::getSetCCSwappedOperands(Op1);
1237 std::swap(RL, RR);
1238 }
1239 if (LL == RL && LR == RR) {
1240 bool isInteger = MVT::isInteger(LL.getValueType());
1241 ISD::CondCode Result = ISD::getSetCCAndOperation(Op0, Op1, isInteger);
1242 if (Result != ISD::SETCC_INVALID)
1243 return DAG.getSetCC(N0.getValueType(), LL, LR, Result);
1244 }
1245 }
Chris Lattner35e5c142006-05-05 05:51:50 +00001246
1247 // Simplify: and (op x...), (op y...) -> (op (and x, y))
1248 if (N0.getOpcode() == N1.getOpcode()) {
1249 SDOperand Tmp = SimplifyBinOpWithSameOpcodeHands(N);
1250 if (Tmp.Val) return Tmp;
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001251 }
Chris Lattner35e5c142006-05-05 05:51:50 +00001252
Nate Begemande996292006-02-03 22:24:05 +00001253 // fold (and (sign_extend_inreg x, i16 to i32), 1) -> (and x, 1)
1254 // fold (and (sra)) -> (and (srl)) when possible.
Chris Lattner6ea2dee2006-03-25 22:19:00 +00001255 if (!MVT::isVector(VT) &&
1256 SimplifyDemandedBits(SDOperand(N, 0)))
Chris Lattneref027f92006-04-21 15:32:26 +00001257 return SDOperand(N, 0);
Nate Begemanded49632005-10-13 03:11:28 +00001258 // fold (zext_inreg (extload x)) -> (zextload x)
Evan Chengc5484282006-10-04 00:56:09 +00001259 if (ISD::isEXTLoad(N0.Val)) {
Evan Cheng466685d2006-10-09 20:57:25 +00001260 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
Evan Cheng2e49f092006-10-11 07:10:22 +00001261 MVT::ValueType EVT = LN0->getLoadedVT();
Nate Begemanbfd65a02005-10-13 18:34:58 +00001262 // If we zero all the possible extended bits, then we can turn this into
1263 // a zextload if we are running before legalize or the operation is legal.
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001264 if (TLI.MaskedValueIsZero(N1, ~0ULL << MVT::getSizeInBits(EVT)) &&
Evan Chengc5484282006-10-04 00:56:09 +00001265 (!AfterLegalize || TLI.isLoadXLegal(ISD::ZEXTLOAD, EVT))) {
Evan Cheng466685d2006-10-09 20:57:25 +00001266 SDOperand ExtLoad = DAG.getExtLoad(ISD::ZEXTLOAD, VT, LN0->getChain(),
1267 LN0->getBasePtr(), LN0->getSrcValue(),
1268 LN0->getSrcValueOffset(), EVT);
Chris Lattner5750df92006-03-01 04:03:14 +00001269 AddToWorkList(N);
Chris Lattner67a44cd2005-10-13 18:16:34 +00001270 CombineTo(N0.Val, ExtLoad, ExtLoad.getValue(1));
Chris Lattnerfedced72006-04-20 23:55:59 +00001271 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
Nate Begemanded49632005-10-13 03:11:28 +00001272 }
1273 }
1274 // fold (zext_inreg (sextload x)) -> (zextload x) iff load has one use
Evan Chengc5484282006-10-04 00:56:09 +00001275 if (ISD::isSEXTLoad(N0.Val) && N0.hasOneUse()) {
Evan Cheng466685d2006-10-09 20:57:25 +00001276 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
Evan Cheng2e49f092006-10-11 07:10:22 +00001277 MVT::ValueType EVT = LN0->getLoadedVT();
Nate Begemanbfd65a02005-10-13 18:34:58 +00001278 // If we zero all the possible extended bits, then we can turn this into
1279 // a zextload if we are running before legalize or the operation is legal.
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001280 if (TLI.MaskedValueIsZero(N1, ~0ULL << MVT::getSizeInBits(EVT)) &&
Evan Chengc5484282006-10-04 00:56:09 +00001281 (!AfterLegalize || TLI.isLoadXLegal(ISD::ZEXTLOAD, EVT))) {
Evan Cheng466685d2006-10-09 20:57:25 +00001282 SDOperand ExtLoad = DAG.getExtLoad(ISD::ZEXTLOAD, VT, LN0->getChain(),
1283 LN0->getBasePtr(), LN0->getSrcValue(),
1284 LN0->getSrcValueOffset(), EVT);
Chris Lattner5750df92006-03-01 04:03:14 +00001285 AddToWorkList(N);
Chris Lattner67a44cd2005-10-13 18:16:34 +00001286 CombineTo(N0.Val, ExtLoad, ExtLoad.getValue(1));
Chris Lattnerfedced72006-04-20 23:55:59 +00001287 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
Nate Begemanded49632005-10-13 03:11:28 +00001288 }
1289 }
Chris Lattner15045b62006-02-28 06:35:35 +00001290
Chris Lattner35a9f5a2006-02-28 06:49:37 +00001291 // fold (and (load x), 255) -> (zextload x, i8)
1292 // fold (and (extload x, i16), 255) -> (zextload x, i8)
Evan Cheng466685d2006-10-09 20:57:25 +00001293 if (N1C && N0.getOpcode() == ISD::LOAD) {
1294 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
1295 if (LN0->getExtensionType() != ISD::SEXTLOAD &&
1296 N0.hasOneUse()) {
1297 MVT::ValueType EVT, LoadedVT;
1298 if (N1C->getValue() == 255)
1299 EVT = MVT::i8;
1300 else if (N1C->getValue() == 65535)
1301 EVT = MVT::i16;
1302 else if (N1C->getValue() == ~0U)
1303 EVT = MVT::i32;
1304 else
1305 EVT = MVT::Other;
Chris Lattner35a9f5a2006-02-28 06:49:37 +00001306
Evan Cheng2e49f092006-10-11 07:10:22 +00001307 LoadedVT = LN0->getLoadedVT();
Evan Cheng466685d2006-10-09 20:57:25 +00001308 if (EVT != MVT::Other && LoadedVT > EVT &&
1309 (!AfterLegalize || TLI.isLoadXLegal(ISD::ZEXTLOAD, EVT))) {
1310 MVT::ValueType PtrType = N0.getOperand(1).getValueType();
1311 // For big endian targets, we need to add an offset to the pointer to
1312 // load the correct bytes. For little endian systems, we merely need to
1313 // read fewer bytes from the same pointer.
1314 unsigned PtrOff =
1315 (MVT::getSizeInBits(LoadedVT) - MVT::getSizeInBits(EVT)) / 8;
1316 SDOperand NewPtr = LN0->getBasePtr();
1317 if (!TLI.isLittleEndian())
1318 NewPtr = DAG.getNode(ISD::ADD, PtrType, NewPtr,
1319 DAG.getConstant(PtrOff, PtrType));
1320 AddToWorkList(NewPtr.Val);
1321 SDOperand Load =
1322 DAG.getExtLoad(ISD::ZEXTLOAD, VT, LN0->getChain(), NewPtr,
1323 LN0->getSrcValue(), LN0->getSrcValueOffset(), EVT);
1324 AddToWorkList(N);
1325 CombineTo(N0.Val, Load, Load.getValue(1));
1326 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
1327 }
Chris Lattner15045b62006-02-28 06:35:35 +00001328 }
1329 }
1330
Nate Begeman83e75ec2005-09-06 04:43:02 +00001331 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001332}
1333
Nate Begeman83e75ec2005-09-06 04:43:02 +00001334SDOperand DAGCombiner::visitOR(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001335 SDOperand N0 = N->getOperand(0);
1336 SDOperand N1 = N->getOperand(1);
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001337 SDOperand LL, LR, RL, RR, CC0, CC1;
Nate Begeman646d7e22005-09-02 21:18:40 +00001338 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1339 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman83e75ec2005-09-06 04:43:02 +00001340 MVT::ValueType VT = N1.getValueType();
1341 unsigned OpSizeInBits = MVT::getSizeInBits(VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001342
1343 // fold (or c1, c2) -> c1|c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001344 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +00001345 return DAG.getNode(ISD::OR, VT, N0, N1);
Nate Begeman99801192005-09-07 23:25:52 +00001346 // canonicalize constant to RHS
Nate Begemana0e221d2005-10-18 00:28:13 +00001347 if (N0C && !N1C)
1348 return DAG.getNode(ISD::OR, VT, N1, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001349 // fold (or x, 0) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +00001350 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001351 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001352 // fold (or x, -1) -> -1
Nate Begeman646d7e22005-09-02 21:18:40 +00001353 if (N1C && N1C->isAllOnesValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001354 return N1;
1355 // fold (or x, c) -> c iff (x & ~c) == 0
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001356 if (N1C &&
1357 TLI.MaskedValueIsZero(N0,~N1C->getValue() & (~0ULL>>(64-OpSizeInBits))))
Nate Begeman83e75ec2005-09-06 04:43:02 +00001358 return N1;
Nate Begemancd4d58c2006-02-03 06:46:56 +00001359 // reassociate or
1360 SDOperand ROR = ReassociateOps(ISD::OR, N0, N1);
1361 if (ROR.Val != 0)
1362 return ROR;
1363 // Canonicalize (or (and X, c1), c2) -> (and (or X, c2), c1|c2)
1364 if (N1C && N0.getOpcode() == ISD::AND && N0.Val->hasOneUse() &&
Chris Lattner731d3482005-10-27 05:06:38 +00001365 isa<ConstantSDNode>(N0.getOperand(1))) {
Chris Lattner731d3482005-10-27 05:06:38 +00001366 ConstantSDNode *C1 = cast<ConstantSDNode>(N0.getOperand(1));
1367 return DAG.getNode(ISD::AND, VT, DAG.getNode(ISD::OR, VT, N0.getOperand(0),
1368 N1),
1369 DAG.getConstant(N1C->getValue() | C1->getValue(), VT));
Nate Begeman223df222005-09-08 20:18:10 +00001370 }
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001371 // fold (or (setcc x), (setcc y)) -> (setcc (or x, y))
1372 if (isSetCCEquivalent(N0, LL, LR, CC0) && isSetCCEquivalent(N1, RL, RR, CC1)){
1373 ISD::CondCode Op0 = cast<CondCodeSDNode>(CC0)->get();
1374 ISD::CondCode Op1 = cast<CondCodeSDNode>(CC1)->get();
1375
1376 if (LR == RR && isa<ConstantSDNode>(LR) && Op0 == Op1 &&
1377 MVT::isInteger(LL.getValueType())) {
1378 // fold (X != 0) | (Y != 0) -> (X|Y != 0)
1379 // fold (X < 0) | (Y < 0) -> (X|Y < 0)
1380 if (cast<ConstantSDNode>(LR)->getValue() == 0 &&
1381 (Op1 == ISD::SETNE || Op1 == ISD::SETLT)) {
1382 SDOperand ORNode = DAG.getNode(ISD::OR, LR.getValueType(), LL, RL);
Chris Lattner5750df92006-03-01 04:03:14 +00001383 AddToWorkList(ORNode.Val);
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001384 return DAG.getSetCC(VT, ORNode, LR, Op1);
1385 }
1386 // fold (X != -1) | (Y != -1) -> (X&Y != -1)
1387 // fold (X > -1) | (Y > -1) -> (X&Y > -1)
1388 if (cast<ConstantSDNode>(LR)->isAllOnesValue() &&
1389 (Op1 == ISD::SETNE || Op1 == ISD::SETGT)) {
1390 SDOperand ANDNode = DAG.getNode(ISD::AND, LR.getValueType(), LL, RL);
Chris Lattner5750df92006-03-01 04:03:14 +00001391 AddToWorkList(ANDNode.Val);
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001392 return DAG.getSetCC(VT, ANDNode, LR, Op1);
1393 }
1394 }
1395 // canonicalize equivalent to ll == rl
1396 if (LL == RR && LR == RL) {
1397 Op1 = ISD::getSetCCSwappedOperands(Op1);
1398 std::swap(RL, RR);
1399 }
1400 if (LL == RL && LR == RR) {
1401 bool isInteger = MVT::isInteger(LL.getValueType());
1402 ISD::CondCode Result = ISD::getSetCCOrOperation(Op0, Op1, isInteger);
1403 if (Result != ISD::SETCC_INVALID)
1404 return DAG.getSetCC(N0.getValueType(), LL, LR, Result);
1405 }
1406 }
Chris Lattner35e5c142006-05-05 05:51:50 +00001407
1408 // Simplify: or (op x...), (op y...) -> (op (or x, y))
1409 if (N0.getOpcode() == N1.getOpcode()) {
1410 SDOperand Tmp = SimplifyBinOpWithSameOpcodeHands(N);
1411 if (Tmp.Val) return Tmp;
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001412 }
Chris Lattner516b9622006-09-14 20:50:57 +00001413
Chris Lattner1ec72732006-09-14 21:11:37 +00001414 // (X & C1) | (Y & C2) -> (X|Y) & C3 if possible.
1415 if (N0.getOpcode() == ISD::AND &&
1416 N1.getOpcode() == ISD::AND &&
1417 N0.getOperand(1).getOpcode() == ISD::Constant &&
1418 N1.getOperand(1).getOpcode() == ISD::Constant &&
1419 // Don't increase # computations.
1420 (N0.Val->hasOneUse() || N1.Val->hasOneUse())) {
1421 // We can only do this xform if we know that bits from X that are set in C2
1422 // but not in C1 are already zero. Likewise for Y.
1423 uint64_t LHSMask = cast<ConstantSDNode>(N0.getOperand(1))->getValue();
1424 uint64_t RHSMask = cast<ConstantSDNode>(N1.getOperand(1))->getValue();
1425
1426 if (TLI.MaskedValueIsZero(N0.getOperand(0), RHSMask&~LHSMask) &&
1427 TLI.MaskedValueIsZero(N1.getOperand(0), LHSMask&~RHSMask)) {
1428 SDOperand X =DAG.getNode(ISD::OR, VT, N0.getOperand(0), N1.getOperand(0));
1429 return DAG.getNode(ISD::AND, VT, X, DAG.getConstant(LHSMask|RHSMask, VT));
1430 }
1431 }
1432
1433
Chris Lattner516b9622006-09-14 20:50:57 +00001434 // See if this is some rotate idiom.
1435 if (SDNode *Rot = MatchRotate(N0, N1))
1436 return SDOperand(Rot, 0);
Chris Lattner35e5c142006-05-05 05:51:50 +00001437
Nate Begeman83e75ec2005-09-06 04:43:02 +00001438 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001439}
1440
Chris Lattner516b9622006-09-14 20:50:57 +00001441
1442/// MatchRotateHalf - Match "(X shl/srl V1) & V2" where V2 may not be present.
1443static bool MatchRotateHalf(SDOperand Op, SDOperand &Shift, SDOperand &Mask) {
1444 if (Op.getOpcode() == ISD::AND) {
Reid Spencer3ed469c2006-11-02 20:25:50 +00001445 if (isa<ConstantSDNode>(Op.getOperand(1))) {
Chris Lattner516b9622006-09-14 20:50:57 +00001446 Mask = Op.getOperand(1);
1447 Op = Op.getOperand(0);
1448 } else {
1449 return false;
1450 }
1451 }
1452
1453 if (Op.getOpcode() == ISD::SRL || Op.getOpcode() == ISD::SHL) {
1454 Shift = Op;
1455 return true;
1456 }
1457 return false;
1458}
1459
1460
1461// MatchRotate - Handle an 'or' of two operands. If this is one of the many
1462// idioms for rotate, and if the target supports rotation instructions, generate
1463// a rot[lr].
1464SDNode *DAGCombiner::MatchRotate(SDOperand LHS, SDOperand RHS) {
1465 // Must be a legal type. Expanded an promoted things won't work with rotates.
1466 MVT::ValueType VT = LHS.getValueType();
1467 if (!TLI.isTypeLegal(VT)) return 0;
1468
1469 // The target must have at least one rotate flavor.
1470 bool HasROTL = TLI.isOperationLegal(ISD::ROTL, VT);
1471 bool HasROTR = TLI.isOperationLegal(ISD::ROTR, VT);
1472 if (!HasROTL && !HasROTR) return 0;
1473
1474 // Match "(X shl/srl V1) & V2" where V2 may not be present.
1475 SDOperand LHSShift; // The shift.
1476 SDOperand LHSMask; // AND value if any.
1477 if (!MatchRotateHalf(LHS, LHSShift, LHSMask))
1478 return 0; // Not part of a rotate.
1479
1480 SDOperand RHSShift; // The shift.
1481 SDOperand RHSMask; // AND value if any.
1482 if (!MatchRotateHalf(RHS, RHSShift, RHSMask))
1483 return 0; // Not part of a rotate.
1484
1485 if (LHSShift.getOperand(0) != RHSShift.getOperand(0))
1486 return 0; // Not shifting the same value.
1487
1488 if (LHSShift.getOpcode() == RHSShift.getOpcode())
1489 return 0; // Shifts must disagree.
1490
1491 // Canonicalize shl to left side in a shl/srl pair.
1492 if (RHSShift.getOpcode() == ISD::SHL) {
1493 std::swap(LHS, RHS);
1494 std::swap(LHSShift, RHSShift);
1495 std::swap(LHSMask , RHSMask );
1496 }
1497
1498 unsigned OpSizeInBits = MVT::getSizeInBits(VT);
1499
1500 // fold (or (shl x, C1), (srl x, C2)) -> (rotl x, C1)
1501 // fold (or (shl x, C1), (srl x, C2)) -> (rotr x, C2)
1502 if (LHSShift.getOperand(1).getOpcode() == ISD::Constant &&
1503 RHSShift.getOperand(1).getOpcode() == ISD::Constant) {
1504 uint64_t LShVal = cast<ConstantSDNode>(LHSShift.getOperand(1))->getValue();
1505 uint64_t RShVal = cast<ConstantSDNode>(RHSShift.getOperand(1))->getValue();
1506 if ((LShVal + RShVal) != OpSizeInBits)
1507 return 0;
1508
1509 SDOperand Rot;
1510 if (HasROTL)
1511 Rot = DAG.getNode(ISD::ROTL, VT, LHSShift.getOperand(0),
1512 LHSShift.getOperand(1));
1513 else
1514 Rot = DAG.getNode(ISD::ROTR, VT, LHSShift.getOperand(0),
1515 RHSShift.getOperand(1));
1516
1517 // If there is an AND of either shifted operand, apply it to the result.
1518 if (LHSMask.Val || RHSMask.Val) {
1519 uint64_t Mask = MVT::getIntVTBitMask(VT);
1520
1521 if (LHSMask.Val) {
1522 uint64_t RHSBits = (1ULL << LShVal)-1;
1523 Mask &= cast<ConstantSDNode>(LHSMask)->getValue() | RHSBits;
1524 }
1525 if (RHSMask.Val) {
1526 uint64_t LHSBits = ~((1ULL << (OpSizeInBits-RShVal))-1);
1527 Mask &= cast<ConstantSDNode>(RHSMask)->getValue() | LHSBits;
1528 }
1529
1530 Rot = DAG.getNode(ISD::AND, VT, Rot, DAG.getConstant(Mask, VT));
1531 }
1532
1533 return Rot.Val;
1534 }
1535
1536 // If there is a mask here, and we have a variable shift, we can't be sure
1537 // that we're masking out the right stuff.
1538 if (LHSMask.Val || RHSMask.Val)
1539 return 0;
1540
1541 // fold (or (shl x, y), (srl x, (sub 32, y))) -> (rotl x, y)
1542 // fold (or (shl x, y), (srl x, (sub 32, y))) -> (rotr x, (sub 32, y))
1543 if (RHSShift.getOperand(1).getOpcode() == ISD::SUB &&
1544 LHSShift.getOperand(1) == RHSShift.getOperand(1).getOperand(1)) {
1545 if (ConstantSDNode *SUBC =
1546 dyn_cast<ConstantSDNode>(RHSShift.getOperand(1).getOperand(0))) {
1547 if (SUBC->getValue() == OpSizeInBits)
1548 if (HasROTL)
1549 return DAG.getNode(ISD::ROTL, VT, LHSShift.getOperand(0),
1550 LHSShift.getOperand(1)).Val;
1551 else
1552 return DAG.getNode(ISD::ROTR, VT, LHSShift.getOperand(0),
1553 LHSShift.getOperand(1)).Val;
1554 }
1555 }
1556
1557 // fold (or (shl x, (sub 32, y)), (srl x, r)) -> (rotr x, y)
1558 // fold (or (shl x, (sub 32, y)), (srl x, r)) -> (rotl x, (sub 32, y))
1559 if (LHSShift.getOperand(1).getOpcode() == ISD::SUB &&
1560 RHSShift.getOperand(1) == LHSShift.getOperand(1).getOperand(1)) {
1561 if (ConstantSDNode *SUBC =
1562 dyn_cast<ConstantSDNode>(LHSShift.getOperand(1).getOperand(0))) {
1563 if (SUBC->getValue() == OpSizeInBits)
1564 if (HasROTL)
1565 return DAG.getNode(ISD::ROTL, VT, LHSShift.getOperand(0),
1566 LHSShift.getOperand(1)).Val;
1567 else
1568 return DAG.getNode(ISD::ROTR, VT, LHSShift.getOperand(0),
1569 RHSShift.getOperand(1)).Val;
1570 }
1571 }
1572
1573 return 0;
1574}
1575
1576
Nate Begeman83e75ec2005-09-06 04:43:02 +00001577SDOperand DAGCombiner::visitXOR(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001578 SDOperand N0 = N->getOperand(0);
1579 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +00001580 SDOperand LHS, RHS, CC;
1581 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1582 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001583 MVT::ValueType VT = N0.getValueType();
1584
1585 // fold (xor c1, c2) -> c1^c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001586 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +00001587 return DAG.getNode(ISD::XOR, VT, N0, N1);
Nate Begeman99801192005-09-07 23:25:52 +00001588 // canonicalize constant to RHS
Nate Begemana0e221d2005-10-18 00:28:13 +00001589 if (N0C && !N1C)
1590 return DAG.getNode(ISD::XOR, VT, N1, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001591 // fold (xor x, 0) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +00001592 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001593 return N0;
Nate Begemancd4d58c2006-02-03 06:46:56 +00001594 // reassociate xor
1595 SDOperand RXOR = ReassociateOps(ISD::XOR, N0, N1);
1596 if (RXOR.Val != 0)
1597 return RXOR;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001598 // fold !(x cc y) -> (x !cc y)
Nate Begeman646d7e22005-09-02 21:18:40 +00001599 if (N1C && N1C->getValue() == 1 && isSetCCEquivalent(N0, LHS, RHS, CC)) {
1600 bool isInt = MVT::isInteger(LHS.getValueType());
1601 ISD::CondCode NotCC = ISD::getSetCCInverse(cast<CondCodeSDNode>(CC)->get(),
1602 isInt);
1603 if (N0.getOpcode() == ISD::SETCC)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001604 return DAG.getSetCC(VT, LHS, RHS, NotCC);
Nate Begeman646d7e22005-09-02 21:18:40 +00001605 if (N0.getOpcode() == ISD::SELECT_CC)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001606 return DAG.getSelectCC(LHS, RHS, N0.getOperand(2),N0.getOperand(3),NotCC);
Nate Begeman646d7e22005-09-02 21:18:40 +00001607 assert(0 && "Unhandled SetCC Equivalent!");
1608 abort();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001609 }
Nate Begeman99801192005-09-07 23:25:52 +00001610 // fold !(x or y) -> (!x and !y) iff x or y are setcc
1611 if (N1C && N1C->getValue() == 1 &&
1612 (N0.getOpcode() == ISD::OR || N0.getOpcode() == ISD::AND)) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001613 SDOperand LHS = N0.getOperand(0), RHS = N0.getOperand(1);
Nate Begeman99801192005-09-07 23:25:52 +00001614 if (isOneUseSetCC(RHS) || isOneUseSetCC(LHS)) {
1615 unsigned NewOpcode = N0.getOpcode() == ISD::AND ? ISD::OR : ISD::AND;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001616 LHS = DAG.getNode(ISD::XOR, VT, LHS, N1); // RHS = ~LHS
1617 RHS = DAG.getNode(ISD::XOR, VT, RHS, N1); // RHS = ~RHS
Chris Lattner5750df92006-03-01 04:03:14 +00001618 AddToWorkList(LHS.Val); AddToWorkList(RHS.Val);
Nate Begeman99801192005-09-07 23:25:52 +00001619 return DAG.getNode(NewOpcode, VT, LHS, RHS);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001620 }
1621 }
Nate Begeman99801192005-09-07 23:25:52 +00001622 // fold !(x or y) -> (!x and !y) iff x or y are constants
1623 if (N1C && N1C->isAllOnesValue() &&
1624 (N0.getOpcode() == ISD::OR || N0.getOpcode() == ISD::AND)) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001625 SDOperand LHS = N0.getOperand(0), RHS = N0.getOperand(1);
Nate Begeman99801192005-09-07 23:25:52 +00001626 if (isa<ConstantSDNode>(RHS) || isa<ConstantSDNode>(LHS)) {
1627 unsigned NewOpcode = N0.getOpcode() == ISD::AND ? ISD::OR : ISD::AND;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001628 LHS = DAG.getNode(ISD::XOR, VT, LHS, N1); // RHS = ~LHS
1629 RHS = DAG.getNode(ISD::XOR, VT, RHS, N1); // RHS = ~RHS
Chris Lattner5750df92006-03-01 04:03:14 +00001630 AddToWorkList(LHS.Val); AddToWorkList(RHS.Val);
Nate Begeman99801192005-09-07 23:25:52 +00001631 return DAG.getNode(NewOpcode, VT, LHS, RHS);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001632 }
1633 }
Nate Begeman223df222005-09-08 20:18:10 +00001634 // fold (xor (xor x, c1), c2) -> (xor x, c1^c2)
1635 if (N1C && N0.getOpcode() == ISD::XOR) {
1636 ConstantSDNode *N00C = dyn_cast<ConstantSDNode>(N0.getOperand(0));
1637 ConstantSDNode *N01C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
1638 if (N00C)
1639 return DAG.getNode(ISD::XOR, VT, N0.getOperand(1),
1640 DAG.getConstant(N1C->getValue()^N00C->getValue(), VT));
1641 if (N01C)
1642 return DAG.getNode(ISD::XOR, VT, N0.getOperand(0),
1643 DAG.getConstant(N1C->getValue()^N01C->getValue(), VT));
1644 }
1645 // fold (xor x, x) -> 0
Chris Lattner4fbdd592006-03-28 19:11:05 +00001646 if (N0 == N1) {
1647 if (!MVT::isVector(VT)) {
1648 return DAG.getConstant(0, VT);
1649 } else if (!AfterLegalize || TLI.isOperationLegal(ISD::BUILD_VECTOR, VT)) {
1650 // Produce a vector of zeros.
1651 SDOperand El = DAG.getConstant(0, MVT::getVectorBaseType(VT));
1652 std::vector<SDOperand> Ops(MVT::getVectorNumElements(VT), El);
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001653 return DAG.getNode(ISD::BUILD_VECTOR, VT, &Ops[0], Ops.size());
Chris Lattner4fbdd592006-03-28 19:11:05 +00001654 }
1655 }
Chris Lattner35e5c142006-05-05 05:51:50 +00001656
1657 // Simplify: xor (op x...), (op y...) -> (op (xor x, y))
1658 if (N0.getOpcode() == N1.getOpcode()) {
1659 SDOperand Tmp = SimplifyBinOpWithSameOpcodeHands(N);
1660 if (Tmp.Val) return Tmp;
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001661 }
Chris Lattner35e5c142006-05-05 05:51:50 +00001662
Chris Lattner3e104b12006-04-08 04:15:24 +00001663 // Simplify the expression using non-local knowledge.
1664 if (!MVT::isVector(VT) &&
1665 SimplifyDemandedBits(SDOperand(N, 0)))
Chris Lattneref027f92006-04-21 15:32:26 +00001666 return SDOperand(N, 0);
Chris Lattner3e104b12006-04-08 04:15:24 +00001667
Nate Begeman83e75ec2005-09-06 04:43:02 +00001668 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001669}
1670
Nate Begeman83e75ec2005-09-06 04:43:02 +00001671SDOperand DAGCombiner::visitSHL(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001672 SDOperand N0 = N->getOperand(0);
1673 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +00001674 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1675 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001676 MVT::ValueType VT = N0.getValueType();
1677 unsigned OpSizeInBits = MVT::getSizeInBits(VT);
1678
1679 // fold (shl c1, c2) -> c1<<c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001680 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +00001681 return DAG.getNode(ISD::SHL, VT, N0, N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001682 // fold (shl 0, x) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +00001683 if (N0C && N0C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001684 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001685 // fold (shl x, c >= size(x)) -> undef
Nate Begeman646d7e22005-09-02 21:18:40 +00001686 if (N1C && N1C->getValue() >= OpSizeInBits)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001687 return DAG.getNode(ISD::UNDEF, VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001688 // fold (shl x, 0) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +00001689 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001690 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001691 // if (shl x, c) is known to be zero, return 0
Nate Begemanfb7217b2006-02-17 19:54:08 +00001692 if (TLI.MaskedValueIsZero(SDOperand(N, 0), MVT::getIntVTBitMask(VT)))
Nate Begeman83e75ec2005-09-06 04:43:02 +00001693 return DAG.getConstant(0, VT);
Chris Lattner012f2412006-02-17 21:58:01 +00001694 if (SimplifyDemandedBits(SDOperand(N, 0)))
Chris Lattneref027f92006-04-21 15:32:26 +00001695 return SDOperand(N, 0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001696 // fold (shl (shl x, c1), c2) -> 0 or (shl x, c1+c2)
Nate Begeman646d7e22005-09-02 21:18:40 +00001697 if (N1C && N0.getOpcode() == ISD::SHL &&
Nate Begeman1d4d4142005-09-01 00:19:25 +00001698 N0.getOperand(1).getOpcode() == ISD::Constant) {
1699 uint64_t c1 = cast<ConstantSDNode>(N0.getOperand(1))->getValue();
Nate Begeman646d7e22005-09-02 21:18:40 +00001700 uint64_t c2 = N1C->getValue();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001701 if (c1 + c2 > OpSizeInBits)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001702 return DAG.getConstant(0, VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001703 return DAG.getNode(ISD::SHL, VT, N0.getOperand(0),
Nate Begeman83e75ec2005-09-06 04:43:02 +00001704 DAG.getConstant(c1 + c2, N1.getValueType()));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001705 }
1706 // fold (shl (srl x, c1), c2) -> (shl (and x, -1 << c1), c2-c1) or
1707 // (srl (and x, -1 << c1), c1-c2)
Nate Begeman646d7e22005-09-02 21:18:40 +00001708 if (N1C && N0.getOpcode() == ISD::SRL &&
Nate Begeman1d4d4142005-09-01 00:19:25 +00001709 N0.getOperand(1).getOpcode() == ISD::Constant) {
1710 uint64_t c1 = cast<ConstantSDNode>(N0.getOperand(1))->getValue();
Nate Begeman646d7e22005-09-02 21:18:40 +00001711 uint64_t c2 = N1C->getValue();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001712 SDOperand Mask = DAG.getNode(ISD::AND, VT, N0.getOperand(0),
1713 DAG.getConstant(~0ULL << c1, VT));
1714 if (c2 > c1)
1715 return DAG.getNode(ISD::SHL, VT, Mask,
Nate Begeman83e75ec2005-09-06 04:43:02 +00001716 DAG.getConstant(c2-c1, N1.getValueType()));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001717 else
Nate Begeman83e75ec2005-09-06 04:43:02 +00001718 return DAG.getNode(ISD::SRL, VT, Mask,
1719 DAG.getConstant(c1-c2, N1.getValueType()));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001720 }
1721 // fold (shl (sra x, c1), c1) -> (and x, -1 << c1)
Nate Begeman646d7e22005-09-02 21:18:40 +00001722 if (N1C && N0.getOpcode() == ISD::SRA && N1 == N0.getOperand(1))
Nate Begeman4ebd8052005-09-01 23:24:04 +00001723 return DAG.getNode(ISD::AND, VT, N0.getOperand(0),
Nate Begeman83e75ec2005-09-06 04:43:02 +00001724 DAG.getConstant(~0ULL << N1C->getValue(), VT));
Chris Lattnercac70592006-03-05 19:53:55 +00001725 // fold (shl (add x, c1), c2) -> (add (shl x, c2), c1<<c2)
1726 if (N1C && N0.getOpcode() == ISD::ADD && N0.Val->hasOneUse() &&
1727 isa<ConstantSDNode>(N0.getOperand(1))) {
1728 return DAG.getNode(ISD::ADD, VT,
1729 DAG.getNode(ISD::SHL, VT, N0.getOperand(0), N1),
1730 DAG.getNode(ISD::SHL, VT, N0.getOperand(1), N1));
1731 }
Nate Begeman83e75ec2005-09-06 04:43:02 +00001732 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001733}
1734
Nate Begeman83e75ec2005-09-06 04:43:02 +00001735SDOperand DAGCombiner::visitSRA(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001736 SDOperand N0 = N->getOperand(0);
1737 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +00001738 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1739 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001740 MVT::ValueType VT = N0.getValueType();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001741
1742 // fold (sra c1, c2) -> c1>>c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001743 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +00001744 return DAG.getNode(ISD::SRA, VT, N0, N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001745 // fold (sra 0, x) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +00001746 if (N0C && N0C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001747 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001748 // fold (sra -1, x) -> -1
Nate Begeman646d7e22005-09-02 21:18:40 +00001749 if (N0C && N0C->isAllOnesValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001750 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001751 // fold (sra x, c >= size(x)) -> undef
Nate Begemanfb7217b2006-02-17 19:54:08 +00001752 if (N1C && N1C->getValue() >= MVT::getSizeInBits(VT))
Nate Begeman83e75ec2005-09-06 04:43:02 +00001753 return DAG.getNode(ISD::UNDEF, VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001754 // fold (sra x, 0) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +00001755 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001756 return N0;
Nate Begemanfb7217b2006-02-17 19:54:08 +00001757 // fold (sra (shl x, c1), c1) -> sext_inreg for some c1 and target supports
1758 // sext_inreg.
1759 if (N1C && N0.getOpcode() == ISD::SHL && N1 == N0.getOperand(1)) {
1760 unsigned LowBits = MVT::getSizeInBits(VT) - (unsigned)N1C->getValue();
1761 MVT::ValueType EVT;
1762 switch (LowBits) {
1763 default: EVT = MVT::Other; break;
1764 case 1: EVT = MVT::i1; break;
1765 case 8: EVT = MVT::i8; break;
1766 case 16: EVT = MVT::i16; break;
1767 case 32: EVT = MVT::i32; break;
1768 }
1769 if (EVT > MVT::Other && TLI.isOperationLegal(ISD::SIGN_EXTEND_INREG, EVT))
1770 return DAG.getNode(ISD::SIGN_EXTEND_INREG, VT, N0.getOperand(0),
1771 DAG.getValueType(EVT));
1772 }
Chris Lattner71d9ebc2006-02-28 06:23:04 +00001773
1774 // fold (sra (sra x, c1), c2) -> (sra x, c1+c2)
1775 if (N1C && N0.getOpcode() == ISD::SRA) {
1776 if (ConstantSDNode *C1 = dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
1777 unsigned Sum = N1C->getValue() + C1->getValue();
1778 if (Sum >= MVT::getSizeInBits(VT)) Sum = MVT::getSizeInBits(VT)-1;
1779 return DAG.getNode(ISD::SRA, VT, N0.getOperand(0),
1780 DAG.getConstant(Sum, N1C->getValueType(0)));
1781 }
1782 }
1783
Chris Lattnera8504462006-05-08 20:51:54 +00001784 // Simplify, based on bits shifted out of the LHS.
1785 if (N1C && SimplifyDemandedBits(SDOperand(N, 0)))
1786 return SDOperand(N, 0);
1787
1788
Nate Begeman1d4d4142005-09-01 00:19:25 +00001789 // If the sign bit is known to be zero, switch this to a SRL.
Nate Begemanfb7217b2006-02-17 19:54:08 +00001790 if (TLI.MaskedValueIsZero(N0, MVT::getIntVTSignBit(VT)))
Nate Begeman83e75ec2005-09-06 04:43:02 +00001791 return DAG.getNode(ISD::SRL, VT, N0, N1);
1792 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001793}
1794
Nate Begeman83e75ec2005-09-06 04:43:02 +00001795SDOperand DAGCombiner::visitSRL(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001796 SDOperand N0 = N->getOperand(0);
1797 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +00001798 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1799 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001800 MVT::ValueType VT = N0.getValueType();
1801 unsigned OpSizeInBits = MVT::getSizeInBits(VT);
1802
1803 // fold (srl c1, c2) -> c1 >>u c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001804 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +00001805 return DAG.getNode(ISD::SRL, VT, N0, N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001806 // fold (srl 0, x) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +00001807 if (N0C && N0C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001808 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001809 // fold (srl x, c >= size(x)) -> undef
Nate Begeman646d7e22005-09-02 21:18:40 +00001810 if (N1C && N1C->getValue() >= OpSizeInBits)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001811 return DAG.getNode(ISD::UNDEF, VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001812 // fold (srl x, 0) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +00001813 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001814 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001815 // if (srl x, c) is known to be zero, return 0
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001816 if (N1C && TLI.MaskedValueIsZero(SDOperand(N, 0), ~0ULL >> (64-OpSizeInBits)))
Nate Begeman83e75ec2005-09-06 04:43:02 +00001817 return DAG.getConstant(0, VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001818 // fold (srl (srl x, c1), c2) -> 0 or (srl x, c1+c2)
Nate Begeman646d7e22005-09-02 21:18:40 +00001819 if (N1C && N0.getOpcode() == ISD::SRL &&
Nate Begeman1d4d4142005-09-01 00:19:25 +00001820 N0.getOperand(1).getOpcode() == ISD::Constant) {
1821 uint64_t c1 = cast<ConstantSDNode>(N0.getOperand(1))->getValue();
Nate Begeman646d7e22005-09-02 21:18:40 +00001822 uint64_t c2 = N1C->getValue();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001823 if (c1 + c2 > OpSizeInBits)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001824 return DAG.getConstant(0, VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001825 return DAG.getNode(ISD::SRL, VT, N0.getOperand(0),
Nate Begeman83e75ec2005-09-06 04:43:02 +00001826 DAG.getConstant(c1 + c2, N1.getValueType()));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001827 }
Chris Lattner350bec02006-04-02 06:11:11 +00001828
Chris Lattner06afe072006-05-05 22:53:17 +00001829 // fold (srl (anyextend x), c) -> (anyextend (srl x, c))
1830 if (N1C && N0.getOpcode() == ISD::ANY_EXTEND) {
1831 // Shifting in all undef bits?
1832 MVT::ValueType SmallVT = N0.getOperand(0).getValueType();
1833 if (N1C->getValue() >= MVT::getSizeInBits(SmallVT))
1834 return DAG.getNode(ISD::UNDEF, VT);
1835
1836 SDOperand SmallShift = DAG.getNode(ISD::SRL, SmallVT, N0.getOperand(0), N1);
1837 AddToWorkList(SmallShift.Val);
1838 return DAG.getNode(ISD::ANY_EXTEND, VT, SmallShift);
1839 }
1840
Chris Lattner3657ffe2006-10-12 20:23:19 +00001841 // fold (srl (sra X, Y), 31) -> (srl X, 31). This srl only looks at the sign
1842 // bit, which is unmodified by sra.
1843 if (N1C && N1C->getValue()+1 == MVT::getSizeInBits(VT)) {
1844 if (N0.getOpcode() == ISD::SRA)
1845 return DAG.getNode(ISD::SRL, VT, N0.getOperand(0), N1);
1846 }
1847
Chris Lattner350bec02006-04-02 06:11:11 +00001848 // fold (srl (ctlz x), "5") -> x iff x has one bit set (the low bit).
1849 if (N1C && N0.getOpcode() == ISD::CTLZ &&
1850 N1C->getValue() == Log2_32(MVT::getSizeInBits(VT))) {
1851 uint64_t KnownZero, KnownOne, Mask = MVT::getIntVTBitMask(VT);
1852 TLI.ComputeMaskedBits(N0.getOperand(0), Mask, KnownZero, KnownOne);
1853
1854 // If any of the input bits are KnownOne, then the input couldn't be all
1855 // zeros, thus the result of the srl will always be zero.
1856 if (KnownOne) return DAG.getConstant(0, VT);
1857
1858 // If all of the bits input the to ctlz node are known to be zero, then
1859 // the result of the ctlz is "32" and the result of the shift is one.
1860 uint64_t UnknownBits = ~KnownZero & Mask;
1861 if (UnknownBits == 0) return DAG.getConstant(1, VT);
1862
1863 // Otherwise, check to see if there is exactly one bit input to the ctlz.
1864 if ((UnknownBits & (UnknownBits-1)) == 0) {
1865 // Okay, we know that only that the single bit specified by UnknownBits
1866 // could be set on input to the CTLZ node. If this bit is set, the SRL
1867 // will return 0, if it is clear, it returns 1. Change the CTLZ/SRL pair
1868 // to an SRL,XOR pair, which is likely to simplify more.
1869 unsigned ShAmt = CountTrailingZeros_64(UnknownBits);
1870 SDOperand Op = N0.getOperand(0);
1871 if (ShAmt) {
1872 Op = DAG.getNode(ISD::SRL, VT, Op,
1873 DAG.getConstant(ShAmt, TLI.getShiftAmountTy()));
1874 AddToWorkList(Op.Val);
1875 }
1876 return DAG.getNode(ISD::XOR, VT, Op, DAG.getConstant(1, VT));
1877 }
1878 }
1879
Nate Begeman83e75ec2005-09-06 04:43:02 +00001880 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001881}
1882
Nate Begeman83e75ec2005-09-06 04:43:02 +00001883SDOperand DAGCombiner::visitCTLZ(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001884 SDOperand N0 = N->getOperand(0);
Nate Begemana148d982006-01-18 22:35:16 +00001885 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001886
1887 // fold (ctlz c1) -> c2
Chris Lattner310b5782006-05-06 23:06:26 +00001888 if (isa<ConstantSDNode>(N0))
Nate Begemana148d982006-01-18 22:35:16 +00001889 return DAG.getNode(ISD::CTLZ, VT, N0);
Nate Begeman83e75ec2005-09-06 04:43:02 +00001890 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001891}
1892
Nate Begeman83e75ec2005-09-06 04:43:02 +00001893SDOperand DAGCombiner::visitCTTZ(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001894 SDOperand N0 = N->getOperand(0);
Nate Begemana148d982006-01-18 22:35:16 +00001895 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001896
1897 // fold (cttz c1) -> c2
Chris Lattner310b5782006-05-06 23:06:26 +00001898 if (isa<ConstantSDNode>(N0))
Nate Begemana148d982006-01-18 22:35:16 +00001899 return DAG.getNode(ISD::CTTZ, VT, N0);
Nate Begeman83e75ec2005-09-06 04:43:02 +00001900 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001901}
1902
Nate Begeman83e75ec2005-09-06 04:43:02 +00001903SDOperand DAGCombiner::visitCTPOP(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001904 SDOperand N0 = N->getOperand(0);
Nate Begemana148d982006-01-18 22:35:16 +00001905 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001906
1907 // fold (ctpop c1) -> c2
Chris Lattner310b5782006-05-06 23:06:26 +00001908 if (isa<ConstantSDNode>(N0))
Nate Begemana148d982006-01-18 22:35:16 +00001909 return DAG.getNode(ISD::CTPOP, VT, N0);
Nate Begeman83e75ec2005-09-06 04:43:02 +00001910 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001911}
1912
Nate Begeman452d7be2005-09-16 00:54:12 +00001913SDOperand DAGCombiner::visitSELECT(SDNode *N) {
1914 SDOperand N0 = N->getOperand(0);
1915 SDOperand N1 = N->getOperand(1);
1916 SDOperand N2 = N->getOperand(2);
1917 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1918 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
1919 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(N2);
1920 MVT::ValueType VT = N->getValueType(0);
Nate Begeman44728a72005-09-19 22:34:01 +00001921
Nate Begeman452d7be2005-09-16 00:54:12 +00001922 // fold select C, X, X -> X
1923 if (N1 == N2)
1924 return N1;
1925 // fold select true, X, Y -> X
1926 if (N0C && !N0C->isNullValue())
1927 return N1;
1928 // fold select false, X, Y -> Y
1929 if (N0C && N0C->isNullValue())
1930 return N2;
1931 // fold select C, 1, X -> C | X
Nate Begeman44728a72005-09-19 22:34:01 +00001932 if (MVT::i1 == VT && N1C && N1C->getValue() == 1)
Nate Begeman452d7be2005-09-16 00:54:12 +00001933 return DAG.getNode(ISD::OR, VT, N0, N2);
1934 // fold select C, 0, X -> ~C & X
1935 // FIXME: this should check for C type == X type, not i1?
1936 if (MVT::i1 == VT && N1C && N1C->isNullValue()) {
1937 SDOperand XORNode = DAG.getNode(ISD::XOR, VT, N0, DAG.getConstant(1, VT));
Chris Lattner5750df92006-03-01 04:03:14 +00001938 AddToWorkList(XORNode.Val);
Nate Begeman452d7be2005-09-16 00:54:12 +00001939 return DAG.getNode(ISD::AND, VT, XORNode, N2);
1940 }
1941 // fold select C, X, 1 -> ~C | X
Nate Begeman44728a72005-09-19 22:34:01 +00001942 if (MVT::i1 == VT && N2C && N2C->getValue() == 1) {
Nate Begeman452d7be2005-09-16 00:54:12 +00001943 SDOperand XORNode = DAG.getNode(ISD::XOR, VT, N0, DAG.getConstant(1, VT));
Chris Lattner5750df92006-03-01 04:03:14 +00001944 AddToWorkList(XORNode.Val);
Nate Begeman452d7be2005-09-16 00:54:12 +00001945 return DAG.getNode(ISD::OR, VT, XORNode, N1);
1946 }
1947 // fold select C, X, 0 -> C & X
1948 // FIXME: this should check for C type == X type, not i1?
1949 if (MVT::i1 == VT && N2C && N2C->isNullValue())
1950 return DAG.getNode(ISD::AND, VT, N0, N1);
1951 // fold X ? X : Y --> X ? 1 : Y --> X | Y
1952 if (MVT::i1 == VT && N0 == N1)
1953 return DAG.getNode(ISD::OR, VT, N0, N2);
1954 // fold X ? Y : X --> X ? Y : 0 --> X & Y
1955 if (MVT::i1 == VT && N0 == N2)
1956 return DAG.getNode(ISD::AND, VT, N0, N1);
Chris Lattner729c6d12006-05-27 00:43:02 +00001957
Chris Lattner40c62d52005-10-18 06:04:22 +00001958 // If we can fold this based on the true/false value, do so.
1959 if (SimplifySelectOps(N, N1, N2))
Chris Lattner729c6d12006-05-27 00:43:02 +00001960 return SDOperand(N, 0); // Don't revisit N.
1961
Nate Begeman44728a72005-09-19 22:34:01 +00001962 // fold selects based on a setcc into other things, such as min/max/abs
1963 if (N0.getOpcode() == ISD::SETCC)
Nate Begeman750ac1b2006-02-01 07:19:44 +00001964 // FIXME:
1965 // Check against MVT::Other for SELECT_CC, which is a workaround for targets
1966 // having to say they don't support SELECT_CC on every type the DAG knows
1967 // about, since there is no way to mark an opcode illegal at all value types
1968 if (TLI.isOperationLegal(ISD::SELECT_CC, MVT::Other))
1969 return DAG.getNode(ISD::SELECT_CC, VT, N0.getOperand(0), N0.getOperand(1),
1970 N1, N2, N0.getOperand(2));
1971 else
1972 return SimplifySelect(N0, N1, N2);
Nate Begeman452d7be2005-09-16 00:54:12 +00001973 return SDOperand();
1974}
1975
1976SDOperand DAGCombiner::visitSELECT_CC(SDNode *N) {
Nate Begeman44728a72005-09-19 22:34:01 +00001977 SDOperand N0 = N->getOperand(0);
1978 SDOperand N1 = N->getOperand(1);
1979 SDOperand N2 = N->getOperand(2);
1980 SDOperand N3 = N->getOperand(3);
1981 SDOperand N4 = N->getOperand(4);
Nate Begeman44728a72005-09-19 22:34:01 +00001982 ISD::CondCode CC = cast<CondCodeSDNode>(N4)->get();
1983
Nate Begeman44728a72005-09-19 22:34:01 +00001984 // fold select_cc lhs, rhs, x, x, cc -> x
1985 if (N2 == N3)
1986 return N2;
Chris Lattner40c62d52005-10-18 06:04:22 +00001987
Chris Lattner5f42a242006-09-20 06:19:26 +00001988 // Determine if the condition we're dealing with is constant
1989 SDOperand SCC = SimplifySetCC(TLI.getSetCCResultTy(), N0, N1, CC, false);
Chris Lattner30f73e72006-10-14 03:52:46 +00001990 if (SCC.Val) AddToWorkList(SCC.Val);
Chris Lattner5f42a242006-09-20 06:19:26 +00001991
1992 if (ConstantSDNode *SCCC = dyn_cast_or_null<ConstantSDNode>(SCC.Val)) {
1993 if (SCCC->getValue())
1994 return N2; // cond always true -> true val
1995 else
1996 return N3; // cond always false -> false val
1997 }
1998
1999 // Fold to a simpler select_cc
2000 if (SCC.Val && SCC.getOpcode() == ISD::SETCC)
2001 return DAG.getNode(ISD::SELECT_CC, N2.getValueType(),
2002 SCC.getOperand(0), SCC.getOperand(1), N2, N3,
2003 SCC.getOperand(2));
2004
Chris Lattner40c62d52005-10-18 06:04:22 +00002005 // If we can fold this based on the true/false value, do so.
2006 if (SimplifySelectOps(N, N2, N3))
Chris Lattner729c6d12006-05-27 00:43:02 +00002007 return SDOperand(N, 0); // Don't revisit N.
Chris Lattner40c62d52005-10-18 06:04:22 +00002008
Nate Begeman44728a72005-09-19 22:34:01 +00002009 // fold select_cc into other things, such as min/max/abs
2010 return SimplifySelectCC(N0, N1, N2, N3, CC);
Nate Begeman452d7be2005-09-16 00:54:12 +00002011}
2012
2013SDOperand DAGCombiner::visitSETCC(SDNode *N) {
2014 return SimplifySetCC(N->getValueType(0), N->getOperand(0), N->getOperand(1),
2015 cast<CondCodeSDNode>(N->getOperand(2))->get());
2016}
2017
Nate Begeman83e75ec2005-09-06 04:43:02 +00002018SDOperand DAGCombiner::visitSIGN_EXTEND(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00002019 SDOperand N0 = N->getOperand(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002020 MVT::ValueType VT = N->getValueType(0);
2021
Nate Begeman1d4d4142005-09-01 00:19:25 +00002022 // fold (sext c1) -> c1
Reid Spencer3ed469c2006-11-02 20:25:50 +00002023 if (isa<ConstantSDNode>(N0))
Nate Begemana148d982006-01-18 22:35:16 +00002024 return DAG.getNode(ISD::SIGN_EXTEND, VT, N0);
Chris Lattner310b5782006-05-06 23:06:26 +00002025
Nate Begeman1d4d4142005-09-01 00:19:25 +00002026 // fold (sext (sext x)) -> (sext x)
Chris Lattner310b5782006-05-06 23:06:26 +00002027 // fold (sext (aext x)) -> (sext x)
2028 if (N0.getOpcode() == ISD::SIGN_EXTEND || N0.getOpcode() == ISD::ANY_EXTEND)
Nate Begeman83e75ec2005-09-06 04:43:02 +00002029 return DAG.getNode(ISD::SIGN_EXTEND, VT, N0.getOperand(0));
Chris Lattner310b5782006-05-06 23:06:26 +00002030
Chris Lattner6007b842006-09-21 06:00:20 +00002031 // fold (sext (truncate x)) -> (sextinreg x).
2032 if (N0.getOpcode() == ISD::TRUNCATE &&
Chris Lattnerbf370872006-09-21 06:17:39 +00002033 (!AfterLegalize || TLI.isOperationLegal(ISD::SIGN_EXTEND_INREG,
2034 N0.getValueType()))) {
Chris Lattner6007b842006-09-21 06:00:20 +00002035 SDOperand Op = N0.getOperand(0);
2036 if (Op.getValueType() < VT) {
2037 Op = DAG.getNode(ISD::ANY_EXTEND, VT, Op);
2038 } else if (Op.getValueType() > VT) {
2039 Op = DAG.getNode(ISD::TRUNCATE, VT, Op);
2040 }
2041 return DAG.getNode(ISD::SIGN_EXTEND_INREG, VT, Op,
Chris Lattnerb14ab8a2005-12-07 07:11:03 +00002042 DAG.getValueType(N0.getValueType()));
Chris Lattner6007b842006-09-21 06:00:20 +00002043 }
Chris Lattner310b5782006-05-06 23:06:26 +00002044
Evan Cheng110dec22005-12-14 02:19:23 +00002045 // fold (sext (load x)) -> (sext (truncate (sextload x)))
Evan Cheng466685d2006-10-09 20:57:25 +00002046 if (ISD::isNON_EXTLoad(N0.Val) && N0.hasOneUse() &&
Evan Chengc5484282006-10-04 00:56:09 +00002047 (!AfterLegalize||TLI.isLoadXLegal(ISD::SEXTLOAD, N0.getValueType()))){
Evan Cheng466685d2006-10-09 20:57:25 +00002048 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
2049 SDOperand ExtLoad = DAG.getExtLoad(ISD::SEXTLOAD, VT, LN0->getChain(),
2050 LN0->getBasePtr(), LN0->getSrcValue(),
2051 LN0->getSrcValueOffset(),
Nate Begeman3df4d522005-10-12 20:40:40 +00002052 N0.getValueType());
Chris Lattnerd4771842005-12-14 19:25:30 +00002053 CombineTo(N, ExtLoad);
Chris Lattnerf9884052005-10-13 21:52:31 +00002054 CombineTo(N0.Val, DAG.getNode(ISD::TRUNCATE, N0.getValueType(), ExtLoad),
2055 ExtLoad.getValue(1));
Chris Lattnerfedced72006-04-20 23:55:59 +00002056 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
Nate Begeman3df4d522005-10-12 20:40:40 +00002057 }
Chris Lattnerad25d4e2005-12-14 19:05:06 +00002058
2059 // fold (sext (sextload x)) -> (sext (truncate (sextload x)))
2060 // fold (sext ( extload x)) -> (sext (truncate (sextload x)))
Evan Chengc5484282006-10-04 00:56:09 +00002061 if ((ISD::isSEXTLoad(N0.Val) || ISD::isEXTLoad(N0.Val)) && N0.hasOneUse()) {
Evan Cheng466685d2006-10-09 20:57:25 +00002062 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
Evan Cheng2e49f092006-10-11 07:10:22 +00002063 MVT::ValueType EVT = LN0->getLoadedVT();
Evan Cheng466685d2006-10-09 20:57:25 +00002064 SDOperand ExtLoad = DAG.getExtLoad(ISD::SEXTLOAD, VT, LN0->getChain(),
2065 LN0->getBasePtr(), LN0->getSrcValue(),
2066 LN0->getSrcValueOffset(), EVT);
Chris Lattnerd4771842005-12-14 19:25:30 +00002067 CombineTo(N, ExtLoad);
Chris Lattnerad25d4e2005-12-14 19:05:06 +00002068 CombineTo(N0.Val, DAG.getNode(ISD::TRUNCATE, N0.getValueType(), ExtLoad),
2069 ExtLoad.getValue(1));
Chris Lattnerfedced72006-04-20 23:55:59 +00002070 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
Chris Lattnerad25d4e2005-12-14 19:05:06 +00002071 }
2072
Nate Begeman83e75ec2005-09-06 04:43:02 +00002073 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002074}
2075
Nate Begeman83e75ec2005-09-06 04:43:02 +00002076SDOperand DAGCombiner::visitZERO_EXTEND(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00002077 SDOperand N0 = N->getOperand(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002078 MVT::ValueType VT = N->getValueType(0);
2079
Nate Begeman1d4d4142005-09-01 00:19:25 +00002080 // fold (zext c1) -> c1
Reid Spencer3ed469c2006-11-02 20:25:50 +00002081 if (isa<ConstantSDNode>(N0))
Nate Begemana148d982006-01-18 22:35:16 +00002082 return DAG.getNode(ISD::ZERO_EXTEND, VT, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002083 // fold (zext (zext x)) -> (zext x)
Chris Lattner310b5782006-05-06 23:06:26 +00002084 // fold (zext (aext x)) -> (zext x)
2085 if (N0.getOpcode() == ISD::ZERO_EXTEND || N0.getOpcode() == ISD::ANY_EXTEND)
Nate Begeman83e75ec2005-09-06 04:43:02 +00002086 return DAG.getNode(ISD::ZERO_EXTEND, VT, N0.getOperand(0));
Chris Lattner6007b842006-09-21 06:00:20 +00002087
2088 // fold (zext (truncate x)) -> (and x, mask)
2089 if (N0.getOpcode() == ISD::TRUNCATE &&
2090 (!AfterLegalize || TLI.isOperationLegal(ISD::AND, VT))) {
2091 SDOperand Op = N0.getOperand(0);
2092 if (Op.getValueType() < VT) {
2093 Op = DAG.getNode(ISD::ANY_EXTEND, VT, Op);
2094 } else if (Op.getValueType() > VT) {
2095 Op = DAG.getNode(ISD::TRUNCATE, VT, Op);
2096 }
2097 return DAG.getZeroExtendInReg(Op, N0.getValueType());
2098 }
2099
Chris Lattner111c2282006-09-21 06:14:31 +00002100 // fold (zext (and (trunc x), cst)) -> (and x, cst).
2101 if (N0.getOpcode() == ISD::AND &&
2102 N0.getOperand(0).getOpcode() == ISD::TRUNCATE &&
2103 N0.getOperand(1).getOpcode() == ISD::Constant) {
2104 SDOperand X = N0.getOperand(0).getOperand(0);
2105 if (X.getValueType() < VT) {
2106 X = DAG.getNode(ISD::ANY_EXTEND, VT, X);
2107 } else if (X.getValueType() > VT) {
2108 X = DAG.getNode(ISD::TRUNCATE, VT, X);
2109 }
2110 uint64_t Mask = cast<ConstantSDNode>(N0.getOperand(1))->getValue();
2111 return DAG.getNode(ISD::AND, VT, X, DAG.getConstant(Mask, VT));
2112 }
2113
Evan Cheng110dec22005-12-14 02:19:23 +00002114 // fold (zext (load x)) -> (zext (truncate (zextload x)))
Evan Cheng466685d2006-10-09 20:57:25 +00002115 if (ISD::isNON_EXTLoad(N0.Val) && N0.hasOneUse() &&
Evan Chengc5484282006-10-04 00:56:09 +00002116 (!AfterLegalize||TLI.isLoadXLegal(ISD::ZEXTLOAD, N0.getValueType()))) {
Evan Cheng466685d2006-10-09 20:57:25 +00002117 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
2118 SDOperand ExtLoad = DAG.getExtLoad(ISD::ZEXTLOAD, VT, LN0->getChain(),
2119 LN0->getBasePtr(), LN0->getSrcValue(),
2120 LN0->getSrcValueOffset(),
Evan Cheng110dec22005-12-14 02:19:23 +00002121 N0.getValueType());
Chris Lattnerd4771842005-12-14 19:25:30 +00002122 CombineTo(N, ExtLoad);
Evan Cheng110dec22005-12-14 02:19:23 +00002123 CombineTo(N0.Val, DAG.getNode(ISD::TRUNCATE, N0.getValueType(), ExtLoad),
2124 ExtLoad.getValue(1));
Chris Lattnerfedced72006-04-20 23:55:59 +00002125 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
Evan Cheng110dec22005-12-14 02:19:23 +00002126 }
Chris Lattnerad25d4e2005-12-14 19:05:06 +00002127
2128 // fold (zext (zextload x)) -> (zext (truncate (zextload x)))
2129 // fold (zext ( extload x)) -> (zext (truncate (zextload x)))
Evan Chengc5484282006-10-04 00:56:09 +00002130 if ((ISD::isZEXTLoad(N0.Val) || ISD::isEXTLoad(N0.Val)) && N0.hasOneUse()) {
Evan Cheng466685d2006-10-09 20:57:25 +00002131 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
Evan Cheng2e49f092006-10-11 07:10:22 +00002132 MVT::ValueType EVT = LN0->getLoadedVT();
Evan Cheng466685d2006-10-09 20:57:25 +00002133 SDOperand ExtLoad = DAG.getExtLoad(ISD::ZEXTLOAD, VT, LN0->getChain(),
2134 LN0->getBasePtr(), LN0->getSrcValue(),
2135 LN0->getSrcValueOffset(), EVT);
Chris Lattnerd4771842005-12-14 19:25:30 +00002136 CombineTo(N, ExtLoad);
Chris Lattnerad25d4e2005-12-14 19:05:06 +00002137 CombineTo(N0.Val, DAG.getNode(ISD::TRUNCATE, N0.getValueType(), ExtLoad),
2138 ExtLoad.getValue(1));
Chris Lattnerfedced72006-04-20 23:55:59 +00002139 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
Chris Lattnerad25d4e2005-12-14 19:05:06 +00002140 }
Nate Begeman83e75ec2005-09-06 04:43:02 +00002141 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002142}
2143
Chris Lattner5ffc0662006-05-05 05:58:59 +00002144SDOperand DAGCombiner::visitANY_EXTEND(SDNode *N) {
2145 SDOperand N0 = N->getOperand(0);
Chris Lattner5ffc0662006-05-05 05:58:59 +00002146 MVT::ValueType VT = N->getValueType(0);
2147
2148 // fold (aext c1) -> c1
Chris Lattner310b5782006-05-06 23:06:26 +00002149 if (isa<ConstantSDNode>(N0))
Chris Lattner5ffc0662006-05-05 05:58:59 +00002150 return DAG.getNode(ISD::ANY_EXTEND, VT, N0);
2151 // fold (aext (aext x)) -> (aext x)
2152 // fold (aext (zext x)) -> (zext x)
2153 // fold (aext (sext x)) -> (sext x)
2154 if (N0.getOpcode() == ISD::ANY_EXTEND ||
2155 N0.getOpcode() == ISD::ZERO_EXTEND ||
2156 N0.getOpcode() == ISD::SIGN_EXTEND)
2157 return DAG.getNode(N0.getOpcode(), VT, N0.getOperand(0));
2158
Chris Lattner84750582006-09-20 06:29:17 +00002159 // fold (aext (truncate x))
2160 if (N0.getOpcode() == ISD::TRUNCATE) {
2161 SDOperand TruncOp = N0.getOperand(0);
2162 if (TruncOp.getValueType() == VT)
2163 return TruncOp; // x iff x size == zext size.
2164 if (TruncOp.getValueType() > VT)
2165 return DAG.getNode(ISD::TRUNCATE, VT, TruncOp);
2166 return DAG.getNode(ISD::ANY_EXTEND, VT, TruncOp);
2167 }
Chris Lattner0e4b9222006-09-21 06:40:43 +00002168
2169 // fold (aext (and (trunc x), cst)) -> (and x, cst).
2170 if (N0.getOpcode() == ISD::AND &&
2171 N0.getOperand(0).getOpcode() == ISD::TRUNCATE &&
2172 N0.getOperand(1).getOpcode() == ISD::Constant) {
2173 SDOperand X = N0.getOperand(0).getOperand(0);
2174 if (X.getValueType() < VT) {
2175 X = DAG.getNode(ISD::ANY_EXTEND, VT, X);
2176 } else if (X.getValueType() > VT) {
2177 X = DAG.getNode(ISD::TRUNCATE, VT, X);
2178 }
2179 uint64_t Mask = cast<ConstantSDNode>(N0.getOperand(1))->getValue();
2180 return DAG.getNode(ISD::AND, VT, X, DAG.getConstant(Mask, VT));
2181 }
2182
Chris Lattner5ffc0662006-05-05 05:58:59 +00002183 // fold (aext (load x)) -> (aext (truncate (extload x)))
Evan Cheng466685d2006-10-09 20:57:25 +00002184 if (ISD::isNON_EXTLoad(N0.Val) && N0.hasOneUse() &&
Evan Chengc5484282006-10-04 00:56:09 +00002185 (!AfterLegalize||TLI.isLoadXLegal(ISD::EXTLOAD, N0.getValueType()))) {
Evan Cheng466685d2006-10-09 20:57:25 +00002186 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
2187 SDOperand ExtLoad = DAG.getExtLoad(ISD::EXTLOAD, VT, LN0->getChain(),
2188 LN0->getBasePtr(), LN0->getSrcValue(),
2189 LN0->getSrcValueOffset(),
Chris Lattner5ffc0662006-05-05 05:58:59 +00002190 N0.getValueType());
2191 CombineTo(N, ExtLoad);
2192 CombineTo(N0.Val, DAG.getNode(ISD::TRUNCATE, N0.getValueType(), ExtLoad),
2193 ExtLoad.getValue(1));
2194 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
2195 }
2196
2197 // fold (aext (zextload x)) -> (aext (truncate (zextload x)))
2198 // fold (aext (sextload x)) -> (aext (truncate (sextload x)))
2199 // fold (aext ( extload x)) -> (aext (truncate (extload x)))
Evan Cheng466685d2006-10-09 20:57:25 +00002200 if (N0.getOpcode() == ISD::LOAD && !ISD::isNON_EXTLoad(N0.Val) &&
2201 N0.hasOneUse()) {
2202 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
Evan Cheng2e49f092006-10-11 07:10:22 +00002203 MVT::ValueType EVT = LN0->getLoadedVT();
Evan Cheng466685d2006-10-09 20:57:25 +00002204 SDOperand ExtLoad = DAG.getExtLoad(LN0->getExtensionType(), VT,
2205 LN0->getChain(), LN0->getBasePtr(),
2206 LN0->getSrcValue(),
2207 LN0->getSrcValueOffset(), EVT);
Chris Lattner5ffc0662006-05-05 05:58:59 +00002208 CombineTo(N, ExtLoad);
2209 CombineTo(N0.Val, DAG.getNode(ISD::TRUNCATE, N0.getValueType(), ExtLoad),
2210 ExtLoad.getValue(1));
2211 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
2212 }
2213 return SDOperand();
2214}
2215
2216
Nate Begeman83e75ec2005-09-06 04:43:02 +00002217SDOperand DAGCombiner::visitSIGN_EXTEND_INREG(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00002218 SDOperand N0 = N->getOperand(0);
Nate Begeman646d7e22005-09-02 21:18:40 +00002219 SDOperand N1 = N->getOperand(1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002220 MVT::ValueType VT = N->getValueType(0);
Nate Begeman646d7e22005-09-02 21:18:40 +00002221 MVT::ValueType EVT = cast<VTSDNode>(N1)->getVT();
Nate Begeman07ed4172005-10-10 21:26:48 +00002222 unsigned EVTBits = MVT::getSizeInBits(EVT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002223
Nate Begeman1d4d4142005-09-01 00:19:25 +00002224 // fold (sext_in_reg c1) -> c1
Chris Lattnereaeda562006-05-08 20:59:41 +00002225 if (isa<ConstantSDNode>(N0) || N0.getOpcode() == ISD::UNDEF)
Chris Lattner310b5782006-05-06 23:06:26 +00002226 return DAG.getNode(ISD::SIGN_EXTEND_INREG, VT, N0, N1);
Chris Lattneree4ea922006-05-06 09:30:03 +00002227
Chris Lattner541a24f2006-05-06 22:43:44 +00002228 // If the input is already sign extended, just drop the extension.
Chris Lattneree4ea922006-05-06 09:30:03 +00002229 if (TLI.ComputeNumSignBits(N0) >= MVT::getSizeInBits(VT)-EVTBits+1)
2230 return N0;
2231
Nate Begeman646d7e22005-09-02 21:18:40 +00002232 // fold (sext_in_reg (sext_in_reg x, VT2), VT1) -> (sext_in_reg x, minVT) pt2
2233 if (N0.getOpcode() == ISD::SIGN_EXTEND_INREG &&
2234 EVT < cast<VTSDNode>(N0.getOperand(1))->getVT()) {
Nate Begeman83e75ec2005-09-06 04:43:02 +00002235 return DAG.getNode(ISD::SIGN_EXTEND_INREG, VT, N0.getOperand(0), N1);
Nate Begeman646d7e22005-09-02 21:18:40 +00002236 }
Chris Lattner4b37e872006-05-08 21:18:59 +00002237
Nate Begeman07ed4172005-10-10 21:26:48 +00002238 // fold (sext_in_reg x) -> (zext_in_reg x) if the sign bit is zero
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00002239 if (TLI.MaskedValueIsZero(N0, 1ULL << (EVTBits-1)))
Nate Begemande996292006-02-03 22:24:05 +00002240 return DAG.getZeroExtendInReg(N0, EVT);
Chris Lattner4b37e872006-05-08 21:18:59 +00002241
2242 // fold (sext_in_reg (srl X, 24), i8) -> sra X, 24
2243 // fold (sext_in_reg (srl X, 23), i8) -> sra X, 23 iff possible.
2244 // We already fold "(sext_in_reg (srl X, 25), i8) -> srl X, 25" above.
2245 if (N0.getOpcode() == ISD::SRL) {
2246 if (ConstantSDNode *ShAmt = dyn_cast<ConstantSDNode>(N0.getOperand(1)))
2247 if (ShAmt->getValue()+EVTBits <= MVT::getSizeInBits(VT)) {
2248 // We can turn this into an SRA iff the input to the SRL is already sign
2249 // extended enough.
2250 unsigned InSignBits = TLI.ComputeNumSignBits(N0.getOperand(0));
2251 if (MVT::getSizeInBits(VT)-(ShAmt->getValue()+EVTBits) < InSignBits)
2252 return DAG.getNode(ISD::SRA, VT, N0.getOperand(0), N0.getOperand(1));
2253 }
2254 }
2255
Nate Begemanded49632005-10-13 03:11:28 +00002256 // fold (sext_inreg (extload x)) -> (sextload x)
Evan Chengc5484282006-10-04 00:56:09 +00002257 if (ISD::isEXTLoad(N0.Val) &&
Evan Cheng2e49f092006-10-11 07:10:22 +00002258 EVT == cast<LoadSDNode>(N0)->getLoadedVT() &&
Evan Chengc5484282006-10-04 00:56:09 +00002259 (!AfterLegalize || TLI.isLoadXLegal(ISD::SEXTLOAD, EVT))) {
Evan Cheng466685d2006-10-09 20:57:25 +00002260 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
2261 SDOperand ExtLoad = DAG.getExtLoad(ISD::SEXTLOAD, VT, LN0->getChain(),
2262 LN0->getBasePtr(), LN0->getSrcValue(),
2263 LN0->getSrcValueOffset(), EVT);
Chris Lattnerd4771842005-12-14 19:25:30 +00002264 CombineTo(N, ExtLoad);
Nate Begemanbfd65a02005-10-13 18:34:58 +00002265 CombineTo(N0.Val, ExtLoad, ExtLoad.getValue(1));
Chris Lattnerfedced72006-04-20 23:55:59 +00002266 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
Nate Begemanded49632005-10-13 03:11:28 +00002267 }
2268 // fold (sext_inreg (zextload x)) -> (sextload x) iff load has one use
Evan Chengc5484282006-10-04 00:56:09 +00002269 if (ISD::isZEXTLoad(N0.Val) && N0.hasOneUse() &&
Evan Cheng2e49f092006-10-11 07:10:22 +00002270 EVT == cast<LoadSDNode>(N0)->getLoadedVT() &&
Evan Chengc5484282006-10-04 00:56:09 +00002271 (!AfterLegalize || TLI.isLoadXLegal(ISD::SEXTLOAD, EVT))) {
Evan Cheng466685d2006-10-09 20:57:25 +00002272 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
2273 SDOperand ExtLoad = DAG.getExtLoad(ISD::SEXTLOAD, VT, LN0->getChain(),
2274 LN0->getBasePtr(), LN0->getSrcValue(),
2275 LN0->getSrcValueOffset(), EVT);
Chris Lattnerd4771842005-12-14 19:25:30 +00002276 CombineTo(N, ExtLoad);
Nate Begemanbfd65a02005-10-13 18:34:58 +00002277 CombineTo(N0.Val, ExtLoad, ExtLoad.getValue(1));
Chris Lattnerfedced72006-04-20 23:55:59 +00002278 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
Nate Begemanded49632005-10-13 03:11:28 +00002279 }
Nate Begeman83e75ec2005-09-06 04:43:02 +00002280 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002281}
2282
Nate Begeman83e75ec2005-09-06 04:43:02 +00002283SDOperand DAGCombiner::visitTRUNCATE(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00002284 SDOperand N0 = N->getOperand(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002285 MVT::ValueType VT = N->getValueType(0);
2286
2287 // noop truncate
2288 if (N0.getValueType() == N->getValueType(0))
Nate Begeman83e75ec2005-09-06 04:43:02 +00002289 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00002290 // fold (truncate c1) -> c1
Chris Lattner310b5782006-05-06 23:06:26 +00002291 if (isa<ConstantSDNode>(N0))
Nate Begemana148d982006-01-18 22:35:16 +00002292 return DAG.getNode(ISD::TRUNCATE, VT, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002293 // fold (truncate (truncate x)) -> (truncate x)
2294 if (N0.getOpcode() == ISD::TRUNCATE)
Nate Begeman83e75ec2005-09-06 04:43:02 +00002295 return DAG.getNode(ISD::TRUNCATE, VT, N0.getOperand(0));
Nate Begeman1d4d4142005-09-01 00:19:25 +00002296 // fold (truncate (ext x)) -> (ext x) or (truncate x) or x
Chris Lattnerb72773b2006-05-05 22:56:26 +00002297 if (N0.getOpcode() == ISD::ZERO_EXTEND || N0.getOpcode() == ISD::SIGN_EXTEND||
2298 N0.getOpcode() == ISD::ANY_EXTEND) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00002299 if (N0.getValueType() < VT)
2300 // if the source is smaller than the dest, we still need an extend
Nate Begeman83e75ec2005-09-06 04:43:02 +00002301 return DAG.getNode(N0.getOpcode(), VT, N0.getOperand(0));
Nate Begeman1d4d4142005-09-01 00:19:25 +00002302 else if (N0.getValueType() > VT)
2303 // if the source is larger than the dest, than we just need the truncate
Nate Begeman83e75ec2005-09-06 04:43:02 +00002304 return DAG.getNode(ISD::TRUNCATE, VT, N0.getOperand(0));
Nate Begeman1d4d4142005-09-01 00:19:25 +00002305 else
2306 // if the source and dest are the same type, we can drop both the extend
2307 // and the truncate
Nate Begeman83e75ec2005-09-06 04:43:02 +00002308 return N0.getOperand(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002309 }
Nate Begeman3df4d522005-10-12 20:40:40 +00002310 // fold (truncate (load x)) -> (smaller load x)
Evan Cheng466685d2006-10-09 20:57:25 +00002311 if (ISD::isNON_EXTLoad(N0.Val) && N0.hasOneUse()) {
Nate Begeman3df4d522005-10-12 20:40:40 +00002312 assert(MVT::getSizeInBits(N0.getValueType()) > MVT::getSizeInBits(VT) &&
2313 "Cannot truncate to larger type!");
Evan Cheng466685d2006-10-09 20:57:25 +00002314 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
Nate Begeman3df4d522005-10-12 20:40:40 +00002315 MVT::ValueType PtrType = N0.getOperand(1).getValueType();
Nate Begeman765784a2005-10-12 23:18:53 +00002316 // For big endian targets, we need to add an offset to the pointer to load
2317 // the correct bytes. For little endian systems, we merely need to read
2318 // fewer bytes from the same pointer.
Nate Begeman3df4d522005-10-12 20:40:40 +00002319 uint64_t PtrOff =
2320 (MVT::getSizeInBits(N0.getValueType()) - MVT::getSizeInBits(VT)) / 8;
Evan Cheng466685d2006-10-09 20:57:25 +00002321 SDOperand NewPtr = TLI.isLittleEndian() ? LN0->getBasePtr() :
2322 DAG.getNode(ISD::ADD, PtrType, LN0->getBasePtr(),
Nate Begeman765784a2005-10-12 23:18:53 +00002323 DAG.getConstant(PtrOff, PtrType));
Chris Lattner5750df92006-03-01 04:03:14 +00002324 AddToWorkList(NewPtr.Val);
Evan Cheng466685d2006-10-09 20:57:25 +00002325 SDOperand Load = DAG.getLoad(VT, LN0->getChain(), NewPtr,
2326 LN0->getSrcValue(), LN0->getSrcValueOffset());
Chris Lattner5750df92006-03-01 04:03:14 +00002327 AddToWorkList(N);
Chris Lattner24edbb72005-10-13 22:10:05 +00002328 CombineTo(N0.Val, Load, Load.getValue(1));
Chris Lattnerfedced72006-04-20 23:55:59 +00002329 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
Nate Begeman3df4d522005-10-12 20:40:40 +00002330 }
Nate Begeman83e75ec2005-09-06 04:43:02 +00002331 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002332}
2333
Chris Lattner94683772005-12-23 05:30:37 +00002334SDOperand DAGCombiner::visitBIT_CONVERT(SDNode *N) {
2335 SDOperand N0 = N->getOperand(0);
2336 MVT::ValueType VT = N->getValueType(0);
2337
2338 // If the input is a constant, let getNode() fold it.
2339 if (isa<ConstantSDNode>(N0) || isa<ConstantFPSDNode>(N0)) {
2340 SDOperand Res = DAG.getNode(ISD::BIT_CONVERT, VT, N0);
2341 if (Res.Val != N) return Res;
2342 }
2343
Chris Lattnerc8547d82005-12-23 05:37:50 +00002344 if (N0.getOpcode() == ISD::BIT_CONVERT) // conv(conv(x,t1),t2) -> conv(x,t2)
2345 return DAG.getNode(ISD::BIT_CONVERT, VT, N0.getOperand(0));
Chris Lattner6258fb22006-04-02 02:53:43 +00002346
Chris Lattner57104102005-12-23 05:44:41 +00002347 // fold (conv (load x)) -> (load (conv*)x)
Chris Lattnerbf40c4b2006-01-15 18:58:59 +00002348 // FIXME: These xforms need to know that the resultant load doesn't need a
2349 // higher alignment than the original!
Evan Cheng466685d2006-10-09 20:57:25 +00002350 if (0 && ISD::isNON_EXTLoad(N0.Val) && N0.hasOneUse()) {
2351 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
2352 SDOperand Load = DAG.getLoad(VT, LN0->getChain(), LN0->getBasePtr(),
2353 LN0->getSrcValue(), LN0->getSrcValueOffset());
Chris Lattner5750df92006-03-01 04:03:14 +00002354 AddToWorkList(N);
Chris Lattner57104102005-12-23 05:44:41 +00002355 CombineTo(N0.Val, DAG.getNode(ISD::BIT_CONVERT, N0.getValueType(), Load),
2356 Load.getValue(1));
2357 return Load;
2358 }
2359
Chris Lattner94683772005-12-23 05:30:37 +00002360 return SDOperand();
2361}
2362
Chris Lattner6258fb22006-04-02 02:53:43 +00002363SDOperand DAGCombiner::visitVBIT_CONVERT(SDNode *N) {
2364 SDOperand N0 = N->getOperand(0);
2365 MVT::ValueType VT = N->getValueType(0);
2366
2367 // If the input is a VBUILD_VECTOR with all constant elements, fold this now.
2368 // First check to see if this is all constant.
2369 if (N0.getOpcode() == ISD::VBUILD_VECTOR && N0.Val->hasOneUse() &&
2370 VT == MVT::Vector) {
2371 bool isSimple = true;
2372 for (unsigned i = 0, e = N0.getNumOperands()-2; i != e; ++i)
2373 if (N0.getOperand(i).getOpcode() != ISD::UNDEF &&
2374 N0.getOperand(i).getOpcode() != ISD::Constant &&
2375 N0.getOperand(i).getOpcode() != ISD::ConstantFP) {
2376 isSimple = false;
2377 break;
2378 }
2379
Chris Lattner97c20732006-04-03 17:29:28 +00002380 MVT::ValueType DestEltVT = cast<VTSDNode>(N->getOperand(2))->getVT();
2381 if (isSimple && !MVT::isVector(DestEltVT)) {
Chris Lattner6258fb22006-04-02 02:53:43 +00002382 return ConstantFoldVBIT_CONVERTofVBUILD_VECTOR(N0.Val, DestEltVT);
2383 }
2384 }
2385
2386 return SDOperand();
2387}
2388
2389/// ConstantFoldVBIT_CONVERTofVBUILD_VECTOR - We know that BV is a vbuild_vector
2390/// node with Constant, ConstantFP or Undef operands. DstEltVT indicates the
2391/// destination element value type.
2392SDOperand DAGCombiner::
2393ConstantFoldVBIT_CONVERTofVBUILD_VECTOR(SDNode *BV, MVT::ValueType DstEltVT) {
2394 MVT::ValueType SrcEltVT = BV->getOperand(0).getValueType();
2395
2396 // If this is already the right type, we're done.
2397 if (SrcEltVT == DstEltVT) return SDOperand(BV, 0);
2398
2399 unsigned SrcBitSize = MVT::getSizeInBits(SrcEltVT);
2400 unsigned DstBitSize = MVT::getSizeInBits(DstEltVT);
2401
2402 // If this is a conversion of N elements of one type to N elements of another
2403 // type, convert each element. This handles FP<->INT cases.
2404 if (SrcBitSize == DstBitSize) {
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002405 SmallVector<SDOperand, 8> Ops;
Chris Lattner3e104b12006-04-08 04:15:24 +00002406 for (unsigned i = 0, e = BV->getNumOperands()-2; i != e; ++i) {
Chris Lattner6258fb22006-04-02 02:53:43 +00002407 Ops.push_back(DAG.getNode(ISD::BIT_CONVERT, DstEltVT, BV->getOperand(i)));
Chris Lattner3e104b12006-04-08 04:15:24 +00002408 AddToWorkList(Ops.back().Val);
2409 }
Chris Lattner6258fb22006-04-02 02:53:43 +00002410 Ops.push_back(*(BV->op_end()-2)); // Add num elements.
2411 Ops.push_back(DAG.getValueType(DstEltVT));
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002412 return DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector, &Ops[0], Ops.size());
Chris Lattner6258fb22006-04-02 02:53:43 +00002413 }
2414
2415 // Otherwise, we're growing or shrinking the elements. To avoid having to
2416 // handle annoying details of growing/shrinking FP values, we convert them to
2417 // int first.
2418 if (MVT::isFloatingPoint(SrcEltVT)) {
2419 // Convert the input float vector to a int vector where the elements are the
2420 // same sizes.
2421 assert((SrcEltVT == MVT::f32 || SrcEltVT == MVT::f64) && "Unknown FP VT!");
2422 MVT::ValueType IntVT = SrcEltVT == MVT::f32 ? MVT::i32 : MVT::i64;
2423 BV = ConstantFoldVBIT_CONVERTofVBUILD_VECTOR(BV, IntVT).Val;
2424 SrcEltVT = IntVT;
2425 }
2426
2427 // Now we know the input is an integer vector. If the output is a FP type,
2428 // convert to integer first, then to FP of the right size.
2429 if (MVT::isFloatingPoint(DstEltVT)) {
2430 assert((DstEltVT == MVT::f32 || DstEltVT == MVT::f64) && "Unknown FP VT!");
2431 MVT::ValueType TmpVT = DstEltVT == MVT::f32 ? MVT::i32 : MVT::i64;
2432 SDNode *Tmp = ConstantFoldVBIT_CONVERTofVBUILD_VECTOR(BV, TmpVT).Val;
2433
2434 // Next, convert to FP elements of the same size.
2435 return ConstantFoldVBIT_CONVERTofVBUILD_VECTOR(Tmp, DstEltVT);
2436 }
2437
2438 // Okay, we know the src/dst types are both integers of differing types.
2439 // Handling growing first.
2440 assert(MVT::isInteger(SrcEltVT) && MVT::isInteger(DstEltVT));
2441 if (SrcBitSize < DstBitSize) {
2442 unsigned NumInputsPerOutput = DstBitSize/SrcBitSize;
2443
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002444 SmallVector<SDOperand, 8> Ops;
Chris Lattner6258fb22006-04-02 02:53:43 +00002445 for (unsigned i = 0, e = BV->getNumOperands()-2; i != e;
2446 i += NumInputsPerOutput) {
2447 bool isLE = TLI.isLittleEndian();
2448 uint64_t NewBits = 0;
2449 bool EltIsUndef = true;
2450 for (unsigned j = 0; j != NumInputsPerOutput; ++j) {
2451 // Shift the previously computed bits over.
2452 NewBits <<= SrcBitSize;
2453 SDOperand Op = BV->getOperand(i+ (isLE ? (NumInputsPerOutput-j-1) : j));
2454 if (Op.getOpcode() == ISD::UNDEF) continue;
2455 EltIsUndef = false;
2456
2457 NewBits |= cast<ConstantSDNode>(Op)->getValue();
2458 }
2459
2460 if (EltIsUndef)
2461 Ops.push_back(DAG.getNode(ISD::UNDEF, DstEltVT));
2462 else
2463 Ops.push_back(DAG.getConstant(NewBits, DstEltVT));
2464 }
2465
2466 Ops.push_back(DAG.getConstant(Ops.size(), MVT::i32)); // Add num elements.
2467 Ops.push_back(DAG.getValueType(DstEltVT)); // Add element size.
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002468 return DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector, &Ops[0], Ops.size());
Chris Lattner6258fb22006-04-02 02:53:43 +00002469 }
2470
2471 // Finally, this must be the case where we are shrinking elements: each input
2472 // turns into multiple outputs.
2473 unsigned NumOutputsPerInput = SrcBitSize/DstBitSize;
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002474 SmallVector<SDOperand, 8> Ops;
Chris Lattner6258fb22006-04-02 02:53:43 +00002475 for (unsigned i = 0, e = BV->getNumOperands()-2; i != e; ++i) {
2476 if (BV->getOperand(i).getOpcode() == ISD::UNDEF) {
2477 for (unsigned j = 0; j != NumOutputsPerInput; ++j)
2478 Ops.push_back(DAG.getNode(ISD::UNDEF, DstEltVT));
2479 continue;
2480 }
2481 uint64_t OpVal = cast<ConstantSDNode>(BV->getOperand(i))->getValue();
2482
2483 for (unsigned j = 0; j != NumOutputsPerInput; ++j) {
2484 unsigned ThisVal = OpVal & ((1ULL << DstBitSize)-1);
2485 OpVal >>= DstBitSize;
2486 Ops.push_back(DAG.getConstant(ThisVal, DstEltVT));
2487 }
2488
2489 // For big endian targets, swap the order of the pieces of each element.
2490 if (!TLI.isLittleEndian())
2491 std::reverse(Ops.end()-NumOutputsPerInput, Ops.end());
2492 }
2493 Ops.push_back(DAG.getConstant(Ops.size(), MVT::i32)); // Add num elements.
2494 Ops.push_back(DAG.getValueType(DstEltVT)); // Add element size.
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002495 return DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector, &Ops[0], Ops.size());
Chris Lattner6258fb22006-04-02 02:53:43 +00002496}
2497
2498
2499
Chris Lattner01b3d732005-09-28 22:28:18 +00002500SDOperand DAGCombiner::visitFADD(SDNode *N) {
2501 SDOperand N0 = N->getOperand(0);
2502 SDOperand N1 = N->getOperand(1);
Nate Begemana0e221d2005-10-18 00:28:13 +00002503 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2504 ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00002505 MVT::ValueType VT = N->getValueType(0);
Nate Begemana0e221d2005-10-18 00:28:13 +00002506
2507 // fold (fadd c1, c2) -> c1+c2
2508 if (N0CFP && N1CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002509 return DAG.getNode(ISD::FADD, VT, N0, N1);
Nate Begemana0e221d2005-10-18 00:28:13 +00002510 // canonicalize constant to RHS
2511 if (N0CFP && !N1CFP)
2512 return DAG.getNode(ISD::FADD, VT, N1, N0);
Chris Lattner01b3d732005-09-28 22:28:18 +00002513 // fold (A + (-B)) -> A-B
2514 if (N1.getOpcode() == ISD::FNEG)
2515 return DAG.getNode(ISD::FSUB, VT, N0, N1.getOperand(0));
Chris Lattner01b3d732005-09-28 22:28:18 +00002516 // fold ((-A) + B) -> B-A
2517 if (N0.getOpcode() == ISD::FNEG)
2518 return DAG.getNode(ISD::FSUB, VT, N1, N0.getOperand(0));
Chris Lattner01b3d732005-09-28 22:28:18 +00002519 return SDOperand();
2520}
2521
2522SDOperand DAGCombiner::visitFSUB(SDNode *N) {
2523 SDOperand N0 = N->getOperand(0);
2524 SDOperand N1 = N->getOperand(1);
Nate Begemana0e221d2005-10-18 00:28:13 +00002525 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2526 ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00002527 MVT::ValueType VT = N->getValueType(0);
Nate Begemana0e221d2005-10-18 00:28:13 +00002528
2529 // fold (fsub c1, c2) -> c1-c2
2530 if (N0CFP && N1CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002531 return DAG.getNode(ISD::FSUB, VT, N0, N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00002532 // fold (A-(-B)) -> A+B
2533 if (N1.getOpcode() == ISD::FNEG)
Nate Begemana148d982006-01-18 22:35:16 +00002534 return DAG.getNode(ISD::FADD, VT, N0, N1.getOperand(0));
Chris Lattner01b3d732005-09-28 22:28:18 +00002535 return SDOperand();
2536}
2537
2538SDOperand DAGCombiner::visitFMUL(SDNode *N) {
2539 SDOperand N0 = N->getOperand(0);
2540 SDOperand N1 = N->getOperand(1);
Nate Begeman11af4ea2005-10-17 20:40:11 +00002541 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2542 ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00002543 MVT::ValueType VT = N->getValueType(0);
2544
Nate Begeman11af4ea2005-10-17 20:40:11 +00002545 // fold (fmul c1, c2) -> c1*c2
2546 if (N0CFP && N1CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002547 return DAG.getNode(ISD::FMUL, VT, N0, N1);
Nate Begeman11af4ea2005-10-17 20:40:11 +00002548 // canonicalize constant to RHS
Nate Begemana0e221d2005-10-18 00:28:13 +00002549 if (N0CFP && !N1CFP)
2550 return DAG.getNode(ISD::FMUL, VT, N1, N0);
Nate Begeman11af4ea2005-10-17 20:40:11 +00002551 // fold (fmul X, 2.0) -> (fadd X, X)
2552 if (N1CFP && N1CFP->isExactlyValue(+2.0))
2553 return DAG.getNode(ISD::FADD, VT, N0, N0);
Chris Lattner01b3d732005-09-28 22:28:18 +00002554 return SDOperand();
2555}
2556
2557SDOperand DAGCombiner::visitFDIV(SDNode *N) {
2558 SDOperand N0 = N->getOperand(0);
2559 SDOperand N1 = N->getOperand(1);
Nate Begemana148d982006-01-18 22:35:16 +00002560 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2561 ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00002562 MVT::ValueType VT = N->getValueType(0);
2563
Nate Begemana148d982006-01-18 22:35:16 +00002564 // fold (fdiv c1, c2) -> c1/c2
2565 if (N0CFP && N1CFP)
2566 return DAG.getNode(ISD::FDIV, VT, N0, N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00002567 return SDOperand();
2568}
2569
2570SDOperand DAGCombiner::visitFREM(SDNode *N) {
2571 SDOperand N0 = N->getOperand(0);
2572 SDOperand N1 = N->getOperand(1);
Nate Begemana148d982006-01-18 22:35:16 +00002573 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2574 ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00002575 MVT::ValueType VT = N->getValueType(0);
2576
Nate Begemana148d982006-01-18 22:35:16 +00002577 // fold (frem c1, c2) -> fmod(c1,c2)
2578 if (N0CFP && N1CFP)
2579 return DAG.getNode(ISD::FREM, VT, N0, N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00002580 return SDOperand();
2581}
2582
Chris Lattner12d83032006-03-05 05:30:57 +00002583SDOperand DAGCombiner::visitFCOPYSIGN(SDNode *N) {
2584 SDOperand N0 = N->getOperand(0);
2585 SDOperand N1 = N->getOperand(1);
2586 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2587 ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1);
2588 MVT::ValueType VT = N->getValueType(0);
2589
2590 if (N0CFP && N1CFP) // Constant fold
2591 return DAG.getNode(ISD::FCOPYSIGN, VT, N0, N1);
2592
2593 if (N1CFP) {
2594 // copysign(x, c1) -> fabs(x) iff ispos(c1)
2595 // copysign(x, c1) -> fneg(fabs(x)) iff isneg(c1)
2596 union {
2597 double d;
2598 int64_t i;
2599 } u;
2600 u.d = N1CFP->getValue();
2601 if (u.i >= 0)
2602 return DAG.getNode(ISD::FABS, VT, N0);
2603 else
2604 return DAG.getNode(ISD::FNEG, VT, DAG.getNode(ISD::FABS, VT, N0));
2605 }
2606
2607 // copysign(fabs(x), y) -> copysign(x, y)
2608 // copysign(fneg(x), y) -> copysign(x, y)
2609 // copysign(copysign(x,z), y) -> copysign(x, y)
2610 if (N0.getOpcode() == ISD::FABS || N0.getOpcode() == ISD::FNEG ||
2611 N0.getOpcode() == ISD::FCOPYSIGN)
2612 return DAG.getNode(ISD::FCOPYSIGN, VT, N0.getOperand(0), N1);
2613
2614 // copysign(x, abs(y)) -> abs(x)
2615 if (N1.getOpcode() == ISD::FABS)
2616 return DAG.getNode(ISD::FABS, VT, N0);
2617
2618 // copysign(x, copysign(y,z)) -> copysign(x, z)
2619 if (N1.getOpcode() == ISD::FCOPYSIGN)
2620 return DAG.getNode(ISD::FCOPYSIGN, VT, N0, N1.getOperand(1));
2621
2622 // copysign(x, fp_extend(y)) -> copysign(x, y)
2623 // copysign(x, fp_round(y)) -> copysign(x, y)
2624 if (N1.getOpcode() == ISD::FP_EXTEND || N1.getOpcode() == ISD::FP_ROUND)
2625 return DAG.getNode(ISD::FCOPYSIGN, VT, N0, N1.getOperand(0));
2626
2627 return SDOperand();
2628}
2629
2630
Chris Lattner01b3d732005-09-28 22:28:18 +00002631
Nate Begeman83e75ec2005-09-06 04:43:02 +00002632SDOperand DAGCombiner::visitSINT_TO_FP(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00002633 SDOperand N0 = N->getOperand(0);
Nate Begeman646d7e22005-09-02 21:18:40 +00002634 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
Nate Begemana148d982006-01-18 22:35:16 +00002635 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002636
2637 // fold (sint_to_fp c1) -> c1fp
Nate Begeman646d7e22005-09-02 21:18:40 +00002638 if (N0C)
Nate Begemana148d982006-01-18 22:35:16 +00002639 return DAG.getNode(ISD::SINT_TO_FP, VT, N0);
Nate Begeman83e75ec2005-09-06 04:43:02 +00002640 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002641}
2642
Nate Begeman83e75ec2005-09-06 04:43:02 +00002643SDOperand DAGCombiner::visitUINT_TO_FP(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00002644 SDOperand N0 = N->getOperand(0);
Nate Begeman646d7e22005-09-02 21:18:40 +00002645 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
Nate Begemana148d982006-01-18 22:35:16 +00002646 MVT::ValueType VT = N->getValueType(0);
2647
Nate Begeman1d4d4142005-09-01 00:19:25 +00002648 // fold (uint_to_fp c1) -> c1fp
Nate Begeman646d7e22005-09-02 21:18:40 +00002649 if (N0C)
Nate Begemana148d982006-01-18 22:35:16 +00002650 return DAG.getNode(ISD::UINT_TO_FP, VT, N0);
Nate Begeman83e75ec2005-09-06 04:43:02 +00002651 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002652}
2653
Nate Begeman83e75ec2005-09-06 04:43:02 +00002654SDOperand DAGCombiner::visitFP_TO_SINT(SDNode *N) {
Nate Begemana148d982006-01-18 22:35:16 +00002655 SDOperand N0 = N->getOperand(0);
2656 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2657 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002658
2659 // fold (fp_to_sint c1fp) -> c1
Nate Begeman646d7e22005-09-02 21:18:40 +00002660 if (N0CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002661 return DAG.getNode(ISD::FP_TO_SINT, VT, N0);
Nate Begeman83e75ec2005-09-06 04:43:02 +00002662 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002663}
2664
Nate Begeman83e75ec2005-09-06 04:43:02 +00002665SDOperand DAGCombiner::visitFP_TO_UINT(SDNode *N) {
Nate Begemana148d982006-01-18 22:35:16 +00002666 SDOperand N0 = N->getOperand(0);
2667 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2668 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002669
2670 // fold (fp_to_uint c1fp) -> c1
Nate Begeman646d7e22005-09-02 21:18:40 +00002671 if (N0CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002672 return DAG.getNode(ISD::FP_TO_UINT, VT, N0);
Nate Begeman83e75ec2005-09-06 04:43:02 +00002673 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002674}
2675
Nate Begeman83e75ec2005-09-06 04:43:02 +00002676SDOperand DAGCombiner::visitFP_ROUND(SDNode *N) {
Nate Begemana148d982006-01-18 22:35:16 +00002677 SDOperand N0 = N->getOperand(0);
2678 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2679 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002680
2681 // fold (fp_round c1fp) -> c1fp
Nate Begeman646d7e22005-09-02 21:18:40 +00002682 if (N0CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002683 return DAG.getNode(ISD::FP_ROUND, VT, N0);
Chris Lattner79dbea52006-03-13 06:26:26 +00002684
2685 // fold (fp_round (fp_extend x)) -> x
2686 if (N0.getOpcode() == ISD::FP_EXTEND && VT == N0.getOperand(0).getValueType())
2687 return N0.getOperand(0);
2688
2689 // fold (fp_round (copysign X, Y)) -> (copysign (fp_round X), Y)
2690 if (N0.getOpcode() == ISD::FCOPYSIGN && N0.Val->hasOneUse()) {
2691 SDOperand Tmp = DAG.getNode(ISD::FP_ROUND, VT, N0.getOperand(0));
2692 AddToWorkList(Tmp.Val);
2693 return DAG.getNode(ISD::FCOPYSIGN, VT, Tmp, N0.getOperand(1));
2694 }
2695
Nate Begeman83e75ec2005-09-06 04:43:02 +00002696 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002697}
2698
Nate Begeman83e75ec2005-09-06 04:43:02 +00002699SDOperand DAGCombiner::visitFP_ROUND_INREG(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00002700 SDOperand N0 = N->getOperand(0);
2701 MVT::ValueType VT = N->getValueType(0);
2702 MVT::ValueType EVT = cast<VTSDNode>(N->getOperand(1))->getVT();
Nate Begeman646d7e22005-09-02 21:18:40 +00002703 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002704
Nate Begeman1d4d4142005-09-01 00:19:25 +00002705 // fold (fp_round_inreg c1fp) -> c1fp
Nate Begeman646d7e22005-09-02 21:18:40 +00002706 if (N0CFP) {
2707 SDOperand Round = DAG.getConstantFP(N0CFP->getValue(), EVT);
Nate Begeman83e75ec2005-09-06 04:43:02 +00002708 return DAG.getNode(ISD::FP_EXTEND, VT, Round);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002709 }
Nate Begeman83e75ec2005-09-06 04:43:02 +00002710 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002711}
2712
Nate Begeman83e75ec2005-09-06 04:43:02 +00002713SDOperand DAGCombiner::visitFP_EXTEND(SDNode *N) {
Nate Begemana148d982006-01-18 22:35:16 +00002714 SDOperand N0 = N->getOperand(0);
2715 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2716 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002717
2718 // fold (fp_extend c1fp) -> c1fp
Nate Begeman646d7e22005-09-02 21:18:40 +00002719 if (N0CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002720 return DAG.getNode(ISD::FP_EXTEND, VT, N0);
Chris Lattnere564dbb2006-05-05 21:34:35 +00002721
2722 // fold (fpext (load x)) -> (fpext (fpround (extload x)))
Evan Cheng466685d2006-10-09 20:57:25 +00002723 if (ISD::isNON_EXTLoad(N0.Val) && N0.hasOneUse() &&
Evan Chengc5484282006-10-04 00:56:09 +00002724 (!AfterLegalize||TLI.isLoadXLegal(ISD::EXTLOAD, N0.getValueType()))) {
Evan Cheng466685d2006-10-09 20:57:25 +00002725 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
2726 SDOperand ExtLoad = DAG.getExtLoad(ISD::EXTLOAD, VT, LN0->getChain(),
2727 LN0->getBasePtr(), LN0->getSrcValue(),
2728 LN0->getSrcValueOffset(),
Chris Lattnere564dbb2006-05-05 21:34:35 +00002729 N0.getValueType());
2730 CombineTo(N, ExtLoad);
2731 CombineTo(N0.Val, DAG.getNode(ISD::FP_ROUND, N0.getValueType(), ExtLoad),
2732 ExtLoad.getValue(1));
2733 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
2734 }
2735
2736
Nate Begeman83e75ec2005-09-06 04:43:02 +00002737 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002738}
2739
Nate Begeman83e75ec2005-09-06 04:43:02 +00002740SDOperand DAGCombiner::visitFNEG(SDNode *N) {
Nate Begemana148d982006-01-18 22:35:16 +00002741 SDOperand N0 = N->getOperand(0);
2742 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2743 MVT::ValueType VT = N->getValueType(0);
2744
2745 // fold (fneg c1) -> -c1
Nate Begeman646d7e22005-09-02 21:18:40 +00002746 if (N0CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002747 return DAG.getNode(ISD::FNEG, VT, N0);
2748 // fold (fneg (sub x, y)) -> (sub y, x)
Chris Lattner12d83032006-03-05 05:30:57 +00002749 if (N0.getOpcode() == ISD::SUB)
2750 return DAG.getNode(ISD::SUB, VT, N0.getOperand(1), N0.getOperand(0));
Nate Begemana148d982006-01-18 22:35:16 +00002751 // fold (fneg (fneg x)) -> x
Chris Lattner12d83032006-03-05 05:30:57 +00002752 if (N0.getOpcode() == ISD::FNEG)
2753 return N0.getOperand(0);
Nate Begeman83e75ec2005-09-06 04:43:02 +00002754 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002755}
2756
Nate Begeman83e75ec2005-09-06 04:43:02 +00002757SDOperand DAGCombiner::visitFABS(SDNode *N) {
Nate Begemana148d982006-01-18 22:35:16 +00002758 SDOperand N0 = N->getOperand(0);
2759 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2760 MVT::ValueType VT = N->getValueType(0);
2761
Nate Begeman1d4d4142005-09-01 00:19:25 +00002762 // fold (fabs c1) -> fabs(c1)
Nate Begeman646d7e22005-09-02 21:18:40 +00002763 if (N0CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002764 return DAG.getNode(ISD::FABS, VT, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002765 // fold (fabs (fabs x)) -> (fabs x)
Chris Lattner12d83032006-03-05 05:30:57 +00002766 if (N0.getOpcode() == ISD::FABS)
Nate Begeman83e75ec2005-09-06 04:43:02 +00002767 return N->getOperand(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002768 // fold (fabs (fneg x)) -> (fabs x)
Chris Lattner12d83032006-03-05 05:30:57 +00002769 // fold (fabs (fcopysign x, y)) -> (fabs x)
2770 if (N0.getOpcode() == ISD::FNEG || N0.getOpcode() == ISD::FCOPYSIGN)
2771 return DAG.getNode(ISD::FABS, VT, N0.getOperand(0));
2772
Nate Begeman83e75ec2005-09-06 04:43:02 +00002773 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002774}
2775
Nate Begeman44728a72005-09-19 22:34:01 +00002776SDOperand DAGCombiner::visitBRCOND(SDNode *N) {
2777 SDOperand Chain = N->getOperand(0);
2778 SDOperand N1 = N->getOperand(1);
2779 SDOperand N2 = N->getOperand(2);
2780 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
2781
2782 // never taken branch, fold to chain
2783 if (N1C && N1C->isNullValue())
2784 return Chain;
2785 // unconditional branch
Nate Begemane17daeb2005-10-05 21:43:42 +00002786 if (N1C && N1C->getValue() == 1)
Nate Begeman44728a72005-09-19 22:34:01 +00002787 return DAG.getNode(ISD::BR, MVT::Other, Chain, N2);
Nate Begeman750ac1b2006-02-01 07:19:44 +00002788 // fold a brcond with a setcc condition into a BR_CC node if BR_CC is legal
2789 // on the target.
2790 if (N1.getOpcode() == ISD::SETCC &&
2791 TLI.isOperationLegal(ISD::BR_CC, MVT::Other)) {
2792 return DAG.getNode(ISD::BR_CC, MVT::Other, Chain, N1.getOperand(2),
2793 N1.getOperand(0), N1.getOperand(1), N2);
2794 }
Nate Begeman44728a72005-09-19 22:34:01 +00002795 return SDOperand();
2796}
2797
Chris Lattner3ea0b472005-10-05 06:47:48 +00002798// Operand List for BR_CC: Chain, CondCC, CondLHS, CondRHS, DestBB.
2799//
Nate Begeman44728a72005-09-19 22:34:01 +00002800SDOperand DAGCombiner::visitBR_CC(SDNode *N) {
Chris Lattner3ea0b472005-10-05 06:47:48 +00002801 CondCodeSDNode *CC = cast<CondCodeSDNode>(N->getOperand(1));
2802 SDOperand CondLHS = N->getOperand(2), CondRHS = N->getOperand(3);
2803
2804 // Use SimplifySetCC to simplify SETCC's.
Nate Begemane17daeb2005-10-05 21:43:42 +00002805 SDOperand Simp = SimplifySetCC(MVT::i1, CondLHS, CondRHS, CC->get(), false);
Chris Lattner30f73e72006-10-14 03:52:46 +00002806 if (Simp.Val) AddToWorkList(Simp.Val);
2807
Nate Begemane17daeb2005-10-05 21:43:42 +00002808 ConstantSDNode *SCCC = dyn_cast_or_null<ConstantSDNode>(Simp.Val);
2809
2810 // fold br_cc true, dest -> br dest (unconditional branch)
2811 if (SCCC && SCCC->getValue())
2812 return DAG.getNode(ISD::BR, MVT::Other, N->getOperand(0),
2813 N->getOperand(4));
2814 // fold br_cc false, dest -> unconditional fall through
2815 if (SCCC && SCCC->isNullValue())
2816 return N->getOperand(0);
Chris Lattner30f73e72006-10-14 03:52:46 +00002817
Nate Begemane17daeb2005-10-05 21:43:42 +00002818 // fold to a simpler setcc
2819 if (Simp.Val && Simp.getOpcode() == ISD::SETCC)
2820 return DAG.getNode(ISD::BR_CC, MVT::Other, N->getOperand(0),
2821 Simp.getOperand(2), Simp.getOperand(0),
2822 Simp.getOperand(1), N->getOperand(4));
Nate Begeman44728a72005-09-19 22:34:01 +00002823 return SDOperand();
2824}
2825
Chris Lattner01a22022005-10-10 22:04:48 +00002826SDOperand DAGCombiner::visitLOAD(SDNode *N) {
Evan Cheng466685d2006-10-09 20:57:25 +00002827 LoadSDNode *LD = cast<LoadSDNode>(N);
2828 SDOperand Chain = LD->getChain();
2829 SDOperand Ptr = LD->getBasePtr();
Jim Laskey6ff23e52006-10-04 16:53:27 +00002830
Chris Lattnere4b95392006-03-31 18:06:18 +00002831 // If there are no uses of the loaded value, change uses of the chain value
2832 // into uses of the chain input (i.e. delete the dead load).
2833 if (N->hasNUsesOfValue(0, 0))
2834 return CombineTo(N, DAG.getNode(ISD::UNDEF, N->getValueType(0)), Chain);
Chris Lattner01a22022005-10-10 22:04:48 +00002835
2836 // If this load is directly stored, replace the load value with the stored
2837 // value.
2838 // TODO: Handle store large -> read small portion.
Jim Laskeyc2b19f32006-10-11 17:47:52 +00002839 // TODO: Handle TRUNCSTORE/LOADEXT
2840 if (LD->getExtensionType() == ISD::NON_EXTLOAD) {
Evan Cheng8b2794a2006-10-13 21:14:26 +00002841 if (ISD::isNON_TRUNCStore(Chain.Val)) {
2842 StoreSDNode *PrevST = cast<StoreSDNode>(Chain);
2843 if (PrevST->getBasePtr() == Ptr &&
2844 PrevST->getValue().getValueType() == N->getValueType(0))
Jim Laskeyc2b19f32006-10-11 17:47:52 +00002845 return CombineTo(N, Chain.getOperand(1), Chain);
Evan Cheng8b2794a2006-10-13 21:14:26 +00002846 }
Jim Laskeyc2b19f32006-10-11 17:47:52 +00002847 }
Jim Laskey6ff23e52006-10-04 16:53:27 +00002848
Jim Laskey7ca56af2006-10-11 13:47:09 +00002849 if (CombinerAA) {
Jim Laskey279f0532006-09-25 16:29:54 +00002850 // Walk up chain skipping non-aliasing memory nodes.
2851 SDOperand BetterChain = FindBetterChain(N, Chain);
2852
Jim Laskey6ff23e52006-10-04 16:53:27 +00002853 // If there is a better chain.
Jim Laskey279f0532006-09-25 16:29:54 +00002854 if (Chain != BetterChain) {
Jim Laskeyc2b19f32006-10-11 17:47:52 +00002855 SDOperand ReplLoad;
2856
Jim Laskey279f0532006-09-25 16:29:54 +00002857 // Replace the chain to void dependency.
Jim Laskeyc2b19f32006-10-11 17:47:52 +00002858 if (LD->getExtensionType() == ISD::NON_EXTLOAD) {
2859 ReplLoad = DAG.getLoad(N->getValueType(0), BetterChain, Ptr,
2860 LD->getSrcValue(), LD->getSrcValueOffset());
2861 } else {
2862 ReplLoad = DAG.getExtLoad(LD->getExtensionType(),
2863 LD->getValueType(0),
2864 BetterChain, Ptr, LD->getSrcValue(),
2865 LD->getSrcValueOffset(),
2866 LD->getLoadedVT());
2867 }
Jim Laskey279f0532006-09-25 16:29:54 +00002868
Jim Laskey6ff23e52006-10-04 16:53:27 +00002869 // Create token factor to keep old chain connected.
Jim Laskey288af5e2006-09-25 19:32:58 +00002870 SDOperand Token = DAG.getNode(ISD::TokenFactor, MVT::Other,
2871 Chain, ReplLoad.getValue(1));
Jim Laskey6ff23e52006-10-04 16:53:27 +00002872
Jim Laskey274062c2006-10-13 23:32:28 +00002873 // Replace uses with load result and token factor. Don't add users
2874 // to work list.
2875 return CombineTo(N, ReplLoad.getValue(0), Token, false);
Jim Laskey279f0532006-09-25 16:29:54 +00002876 }
2877 }
2878
Evan Cheng7fc033a2006-11-03 03:06:21 +00002879 // Try transforming N to an indexed load.
Evan Cheng3ef554d2006-11-06 08:14:30 +00002880 if (CombineToPreIndexedLoadStore(N))
Evan Cheng7fc033a2006-11-03 03:06:21 +00002881 return SDOperand(N, 0);
2882
Chris Lattner01a22022005-10-10 22:04:48 +00002883 return SDOperand();
2884}
2885
Chris Lattner87514ca2005-10-10 22:31:19 +00002886SDOperand DAGCombiner::visitSTORE(SDNode *N) {
Evan Cheng8b2794a2006-10-13 21:14:26 +00002887 StoreSDNode *ST = cast<StoreSDNode>(N);
2888 SDOperand Chain = ST->getChain();
2889 SDOperand Value = ST->getValue();
2890 SDOperand Ptr = ST->getBasePtr();
Jim Laskey7aed46c2006-10-11 18:55:16 +00002891
Chris Lattnerc33baaa2005-12-23 05:48:07 +00002892 // If this is a store of a bit convert, store the input value.
Chris Lattnerbf40c4b2006-01-15 18:58:59 +00002893 // FIXME: This needs to know that the resultant store does not need a
2894 // higher alignment than the original.
Jim Laskey14fbcbf2006-09-25 21:11:32 +00002895 if (0 && Value.getOpcode() == ISD::BIT_CONVERT) {
Evan Cheng8b2794a2006-10-13 21:14:26 +00002896 return DAG.getStore(Chain, Value.getOperand(0), Ptr, ST->getSrcValue(),
2897 ST->getSrcValueOffset());
Jim Laskey279f0532006-09-25 16:29:54 +00002898 }
2899
2900 if (CombinerAA) {
2901 // Walk up chain skipping non-aliasing memory nodes.
2902 SDOperand BetterChain = FindBetterChain(N, Chain);
2903
Jim Laskey6ff23e52006-10-04 16:53:27 +00002904 // If there is a better chain.
Jim Laskey279f0532006-09-25 16:29:54 +00002905 if (Chain != BetterChain) {
Jim Laskey6ff23e52006-10-04 16:53:27 +00002906 // Replace the chain to avoid dependency.
Jim Laskeyd4edf2c2006-10-14 12:14:27 +00002907 SDOperand ReplStore;
2908 if (ST->isTruncatingStore()) {
2909 ReplStore = DAG.getTruncStore(BetterChain, Value, Ptr,
2910 ST->getSrcValue(),ST->getSrcValueOffset(), ST->getStoredVT());
2911 } else {
2912 ReplStore = DAG.getStore(BetterChain, Value, Ptr,
2913 ST->getSrcValue(), ST->getSrcValueOffset());
2914 }
2915
Jim Laskey279f0532006-09-25 16:29:54 +00002916 // Create token to keep both nodes around.
Jim Laskey274062c2006-10-13 23:32:28 +00002917 SDOperand Token =
2918 DAG.getNode(ISD::TokenFactor, MVT::Other, Chain, ReplStore);
2919
2920 // Don't add users to work list.
2921 return CombineTo(N, Token, false);
Jim Laskey279f0532006-09-25 16:29:54 +00002922 }
Jim Laskeyd1aed7a2006-09-21 16:28:59 +00002923 }
Chris Lattnerc33baaa2005-12-23 05:48:07 +00002924
Evan Cheng33dbedc2006-11-05 09:31:14 +00002925 // Try transforming N to an indexed store.
Evan Cheng3ef554d2006-11-06 08:14:30 +00002926 if (CombineToPreIndexedLoadStore(N))
Evan Cheng33dbedc2006-11-05 09:31:14 +00002927 return SDOperand(N, 0);
2928
Chris Lattner87514ca2005-10-10 22:31:19 +00002929 return SDOperand();
2930}
2931
Chris Lattnerca242442006-03-19 01:27:56 +00002932SDOperand DAGCombiner::visitINSERT_VECTOR_ELT(SDNode *N) {
2933 SDOperand InVec = N->getOperand(0);
2934 SDOperand InVal = N->getOperand(1);
2935 SDOperand EltNo = N->getOperand(2);
2936
2937 // If the invec is a BUILD_VECTOR and if EltNo is a constant, build a new
2938 // vector with the inserted element.
2939 if (InVec.getOpcode() == ISD::BUILD_VECTOR && isa<ConstantSDNode>(EltNo)) {
2940 unsigned Elt = cast<ConstantSDNode>(EltNo)->getValue();
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002941 SmallVector<SDOperand, 8> Ops(InVec.Val->op_begin(), InVec.Val->op_end());
Chris Lattnerca242442006-03-19 01:27:56 +00002942 if (Elt < Ops.size())
2943 Ops[Elt] = InVal;
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002944 return DAG.getNode(ISD::BUILD_VECTOR, InVec.getValueType(),
2945 &Ops[0], Ops.size());
Chris Lattnerca242442006-03-19 01:27:56 +00002946 }
2947
2948 return SDOperand();
2949}
2950
2951SDOperand DAGCombiner::visitVINSERT_VECTOR_ELT(SDNode *N) {
2952 SDOperand InVec = N->getOperand(0);
2953 SDOperand InVal = N->getOperand(1);
2954 SDOperand EltNo = N->getOperand(2);
2955 SDOperand NumElts = N->getOperand(3);
2956 SDOperand EltType = N->getOperand(4);
2957
2958 // If the invec is a VBUILD_VECTOR and if EltNo is a constant, build a new
2959 // vector with the inserted element.
2960 if (InVec.getOpcode() == ISD::VBUILD_VECTOR && isa<ConstantSDNode>(EltNo)) {
2961 unsigned Elt = cast<ConstantSDNode>(EltNo)->getValue();
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002962 SmallVector<SDOperand, 8> Ops(InVec.Val->op_begin(), InVec.Val->op_end());
Chris Lattnerca242442006-03-19 01:27:56 +00002963 if (Elt < Ops.size()-2)
2964 Ops[Elt] = InVal;
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002965 return DAG.getNode(ISD::VBUILD_VECTOR, InVec.getValueType(),
2966 &Ops[0], Ops.size());
Chris Lattnerca242442006-03-19 01:27:56 +00002967 }
2968
2969 return SDOperand();
2970}
2971
Chris Lattnerd7648c82006-03-28 20:28:38 +00002972SDOperand DAGCombiner::visitVBUILD_VECTOR(SDNode *N) {
2973 unsigned NumInScalars = N->getNumOperands()-2;
2974 SDOperand NumElts = N->getOperand(NumInScalars);
2975 SDOperand EltType = N->getOperand(NumInScalars+1);
2976
2977 // Check to see if this is a VBUILD_VECTOR of a bunch of VEXTRACT_VECTOR_ELT
2978 // operations. If so, and if the EXTRACT_ELT vector inputs come from at most
2979 // two distinct vectors, turn this into a shuffle node.
2980 SDOperand VecIn1, VecIn2;
2981 for (unsigned i = 0; i != NumInScalars; ++i) {
2982 // Ignore undef inputs.
2983 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
2984
2985 // If this input is something other than a VEXTRACT_VECTOR_ELT with a
2986 // constant index, bail out.
2987 if (N->getOperand(i).getOpcode() != ISD::VEXTRACT_VECTOR_ELT ||
2988 !isa<ConstantSDNode>(N->getOperand(i).getOperand(1))) {
2989 VecIn1 = VecIn2 = SDOperand(0, 0);
2990 break;
2991 }
2992
2993 // If the input vector type disagrees with the result of the vbuild_vector,
2994 // we can't make a shuffle.
2995 SDOperand ExtractedFromVec = N->getOperand(i).getOperand(0);
2996 if (*(ExtractedFromVec.Val->op_end()-2) != NumElts ||
2997 *(ExtractedFromVec.Val->op_end()-1) != EltType) {
2998 VecIn1 = VecIn2 = SDOperand(0, 0);
2999 break;
3000 }
3001
3002 // Otherwise, remember this. We allow up to two distinct input vectors.
3003 if (ExtractedFromVec == VecIn1 || ExtractedFromVec == VecIn2)
3004 continue;
3005
3006 if (VecIn1.Val == 0) {
3007 VecIn1 = ExtractedFromVec;
3008 } else if (VecIn2.Val == 0) {
3009 VecIn2 = ExtractedFromVec;
3010 } else {
3011 // Too many inputs.
3012 VecIn1 = VecIn2 = SDOperand(0, 0);
3013 break;
3014 }
3015 }
3016
3017 // If everything is good, we can make a shuffle operation.
3018 if (VecIn1.Val) {
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003019 SmallVector<SDOperand, 8> BuildVecIndices;
Chris Lattnerd7648c82006-03-28 20:28:38 +00003020 for (unsigned i = 0; i != NumInScalars; ++i) {
3021 if (N->getOperand(i).getOpcode() == ISD::UNDEF) {
3022 BuildVecIndices.push_back(DAG.getNode(ISD::UNDEF, MVT::i32));
3023 continue;
3024 }
3025
3026 SDOperand Extract = N->getOperand(i);
3027
3028 // If extracting from the first vector, just use the index directly.
3029 if (Extract.getOperand(0) == VecIn1) {
3030 BuildVecIndices.push_back(Extract.getOperand(1));
3031 continue;
3032 }
3033
3034 // Otherwise, use InIdx + VecSize
3035 unsigned Idx = cast<ConstantSDNode>(Extract.getOperand(1))->getValue();
3036 BuildVecIndices.push_back(DAG.getConstant(Idx+NumInScalars, MVT::i32));
3037 }
3038
3039 // Add count and size info.
3040 BuildVecIndices.push_back(NumElts);
3041 BuildVecIndices.push_back(DAG.getValueType(MVT::i32));
3042
3043 // Return the new VVECTOR_SHUFFLE node.
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003044 SDOperand Ops[5];
3045 Ops[0] = VecIn1;
Chris Lattnercef896e2006-03-28 22:19:47 +00003046 if (VecIn2.Val) {
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003047 Ops[1] = VecIn2;
Chris Lattnercef896e2006-03-28 22:19:47 +00003048 } else {
3049 // Use an undef vbuild_vector as input for the second operand.
3050 std::vector<SDOperand> UnOps(NumInScalars,
3051 DAG.getNode(ISD::UNDEF,
3052 cast<VTSDNode>(EltType)->getVT()));
3053 UnOps.push_back(NumElts);
3054 UnOps.push_back(EltType);
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003055 Ops[1] = DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector,
3056 &UnOps[0], UnOps.size());
3057 AddToWorkList(Ops[1].Val);
Chris Lattnercef896e2006-03-28 22:19:47 +00003058 }
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003059 Ops[2] = DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector,
3060 &BuildVecIndices[0], BuildVecIndices.size());
3061 Ops[3] = NumElts;
3062 Ops[4] = EltType;
3063 return DAG.getNode(ISD::VVECTOR_SHUFFLE, MVT::Vector, Ops, 5);
Chris Lattnerd7648c82006-03-28 20:28:38 +00003064 }
3065
3066 return SDOperand();
3067}
3068
Chris Lattner66445d32006-03-28 22:11:53 +00003069SDOperand DAGCombiner::visitVECTOR_SHUFFLE(SDNode *N) {
Chris Lattnerf1d0c622006-03-31 22:16:43 +00003070 SDOperand ShufMask = N->getOperand(2);
3071 unsigned NumElts = ShufMask.getNumOperands();
3072
3073 // If the shuffle mask is an identity operation on the LHS, return the LHS.
3074 bool isIdentity = true;
3075 for (unsigned i = 0; i != NumElts; ++i) {
3076 if (ShufMask.getOperand(i).getOpcode() != ISD::UNDEF &&
3077 cast<ConstantSDNode>(ShufMask.getOperand(i))->getValue() != i) {
3078 isIdentity = false;
3079 break;
3080 }
3081 }
3082 if (isIdentity) return N->getOperand(0);
3083
3084 // If the shuffle mask is an identity operation on the RHS, return the RHS.
3085 isIdentity = true;
3086 for (unsigned i = 0; i != NumElts; ++i) {
3087 if (ShufMask.getOperand(i).getOpcode() != ISD::UNDEF &&
3088 cast<ConstantSDNode>(ShufMask.getOperand(i))->getValue() != i+NumElts) {
3089 isIdentity = false;
3090 break;
3091 }
3092 }
3093 if (isIdentity) return N->getOperand(1);
Evan Chenge7bec0d2006-07-20 22:44:41 +00003094
3095 // Check if the shuffle is a unary shuffle, i.e. one of the vectors is not
3096 // needed at all.
3097 bool isUnary = true;
Evan Cheng917ec982006-07-21 08:25:53 +00003098 bool isSplat = true;
Evan Chenge7bec0d2006-07-20 22:44:41 +00003099 int VecNum = -1;
Reid Spencer9160a6a2006-07-25 20:44:41 +00003100 unsigned BaseIdx = 0;
Evan Chenge7bec0d2006-07-20 22:44:41 +00003101 for (unsigned i = 0; i != NumElts; ++i)
3102 if (ShufMask.getOperand(i).getOpcode() != ISD::UNDEF) {
3103 unsigned Idx = cast<ConstantSDNode>(ShufMask.getOperand(i))->getValue();
3104 int V = (Idx < NumElts) ? 0 : 1;
Evan Cheng917ec982006-07-21 08:25:53 +00003105 if (VecNum == -1) {
Evan Chenge7bec0d2006-07-20 22:44:41 +00003106 VecNum = V;
Evan Cheng917ec982006-07-21 08:25:53 +00003107 BaseIdx = Idx;
3108 } else {
3109 if (BaseIdx != Idx)
3110 isSplat = false;
3111 if (VecNum != V) {
3112 isUnary = false;
3113 break;
3114 }
Evan Chenge7bec0d2006-07-20 22:44:41 +00003115 }
3116 }
3117
3118 SDOperand N0 = N->getOperand(0);
3119 SDOperand N1 = N->getOperand(1);
3120 // Normalize unary shuffle so the RHS is undef.
3121 if (isUnary && VecNum == 1)
3122 std::swap(N0, N1);
3123
Evan Cheng917ec982006-07-21 08:25:53 +00003124 // If it is a splat, check if the argument vector is a build_vector with
3125 // all scalar elements the same.
3126 if (isSplat) {
3127 SDNode *V = N0.Val;
3128 if (V->getOpcode() == ISD::BIT_CONVERT)
3129 V = V->getOperand(0).Val;
3130 if (V->getOpcode() == ISD::BUILD_VECTOR) {
3131 unsigned NumElems = V->getNumOperands()-2;
3132 if (NumElems > BaseIdx) {
3133 SDOperand Base;
3134 bool AllSame = true;
3135 for (unsigned i = 0; i != NumElems; ++i) {
3136 if (V->getOperand(i).getOpcode() != ISD::UNDEF) {
3137 Base = V->getOperand(i);
3138 break;
3139 }
3140 }
3141 // Splat of <u, u, u, u>, return <u, u, u, u>
3142 if (!Base.Val)
3143 return N0;
3144 for (unsigned i = 0; i != NumElems; ++i) {
3145 if (V->getOperand(i).getOpcode() != ISD::UNDEF &&
3146 V->getOperand(i) != Base) {
3147 AllSame = false;
3148 break;
3149 }
3150 }
3151 // Splat of <x, x, x, x>, return <x, x, x, x>
3152 if (AllSame)
3153 return N0;
3154 }
3155 }
3156 }
3157
Evan Chenge7bec0d2006-07-20 22:44:41 +00003158 // If it is a unary or the LHS and the RHS are the same node, turn the RHS
3159 // into an undef.
3160 if (isUnary || N0 == N1) {
3161 if (N0.getOpcode() == ISD::UNDEF)
Evan Chengc04766a2006-04-06 23:20:43 +00003162 return DAG.getNode(ISD::UNDEF, N->getValueType(0));
Chris Lattner66445d32006-03-28 22:11:53 +00003163 // Check the SHUFFLE mask, mapping any inputs from the 2nd operand into the
3164 // first operand.
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003165 SmallVector<SDOperand, 8> MappedOps;
Chris Lattner66445d32006-03-28 22:11:53 +00003166 for (unsigned i = 0, e = ShufMask.getNumOperands(); i != e; ++i) {
Evan Chengc04766a2006-04-06 23:20:43 +00003167 if (ShufMask.getOperand(i).getOpcode() == ISD::UNDEF ||
3168 cast<ConstantSDNode>(ShufMask.getOperand(i))->getValue() < NumElts) {
3169 MappedOps.push_back(ShufMask.getOperand(i));
3170 } else {
Chris Lattner66445d32006-03-28 22:11:53 +00003171 unsigned NewIdx =
3172 cast<ConstantSDNode>(ShufMask.getOperand(i))->getValue() - NumElts;
3173 MappedOps.push_back(DAG.getConstant(NewIdx, MVT::i32));
Chris Lattner66445d32006-03-28 22:11:53 +00003174 }
3175 }
3176 ShufMask = DAG.getNode(ISD::BUILD_VECTOR, ShufMask.getValueType(),
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003177 &MappedOps[0], MappedOps.size());
Chris Lattner3e104b12006-04-08 04:15:24 +00003178 AddToWorkList(ShufMask.Val);
Chris Lattner66445d32006-03-28 22:11:53 +00003179 return DAG.getNode(ISD::VECTOR_SHUFFLE, N->getValueType(0),
Evan Chenge7bec0d2006-07-20 22:44:41 +00003180 N0,
Chris Lattner66445d32006-03-28 22:11:53 +00003181 DAG.getNode(ISD::UNDEF, N->getValueType(0)),
3182 ShufMask);
3183 }
3184
3185 return SDOperand();
3186}
3187
Chris Lattnerf1d0c622006-03-31 22:16:43 +00003188SDOperand DAGCombiner::visitVVECTOR_SHUFFLE(SDNode *N) {
3189 SDOperand ShufMask = N->getOperand(2);
3190 unsigned NumElts = ShufMask.getNumOperands()-2;
3191
3192 // If the shuffle mask is an identity operation on the LHS, return the LHS.
3193 bool isIdentity = true;
3194 for (unsigned i = 0; i != NumElts; ++i) {
3195 if (ShufMask.getOperand(i).getOpcode() != ISD::UNDEF &&
3196 cast<ConstantSDNode>(ShufMask.getOperand(i))->getValue() != i) {
3197 isIdentity = false;
3198 break;
3199 }
3200 }
3201 if (isIdentity) return N->getOperand(0);
3202
3203 // If the shuffle mask is an identity operation on the RHS, return the RHS.
3204 isIdentity = true;
3205 for (unsigned i = 0; i != NumElts; ++i) {
3206 if (ShufMask.getOperand(i).getOpcode() != ISD::UNDEF &&
3207 cast<ConstantSDNode>(ShufMask.getOperand(i))->getValue() != i+NumElts) {
3208 isIdentity = false;
3209 break;
3210 }
3211 }
3212 if (isIdentity) return N->getOperand(1);
3213
Evan Chenge7bec0d2006-07-20 22:44:41 +00003214 // Check if the shuffle is a unary shuffle, i.e. one of the vectors is not
3215 // needed at all.
3216 bool isUnary = true;
Evan Cheng917ec982006-07-21 08:25:53 +00003217 bool isSplat = true;
Evan Chenge7bec0d2006-07-20 22:44:41 +00003218 int VecNum = -1;
Reid Spencer9160a6a2006-07-25 20:44:41 +00003219 unsigned BaseIdx = 0;
Evan Chenge7bec0d2006-07-20 22:44:41 +00003220 for (unsigned i = 0; i != NumElts; ++i)
3221 if (ShufMask.getOperand(i).getOpcode() != ISD::UNDEF) {
3222 unsigned Idx = cast<ConstantSDNode>(ShufMask.getOperand(i))->getValue();
3223 int V = (Idx < NumElts) ? 0 : 1;
Evan Cheng917ec982006-07-21 08:25:53 +00003224 if (VecNum == -1) {
Evan Chenge7bec0d2006-07-20 22:44:41 +00003225 VecNum = V;
Evan Cheng917ec982006-07-21 08:25:53 +00003226 BaseIdx = Idx;
3227 } else {
3228 if (BaseIdx != Idx)
3229 isSplat = false;
3230 if (VecNum != V) {
3231 isUnary = false;
3232 break;
3233 }
Evan Chenge7bec0d2006-07-20 22:44:41 +00003234 }
3235 }
3236
3237 SDOperand N0 = N->getOperand(0);
3238 SDOperand N1 = N->getOperand(1);
3239 // Normalize unary shuffle so the RHS is undef.
3240 if (isUnary && VecNum == 1)
3241 std::swap(N0, N1);
3242
Evan Cheng917ec982006-07-21 08:25:53 +00003243 // If it is a splat, check if the argument vector is a build_vector with
3244 // all scalar elements the same.
3245 if (isSplat) {
3246 SDNode *V = N0.Val;
Evan Cheng59569222006-10-16 22:49:37 +00003247
3248 // If this is a vbit convert that changes the element type of the vector but
3249 // not the number of vector elements, look through it. Be careful not to
3250 // look though conversions that change things like v4f32 to v2f64.
3251 if (V->getOpcode() == ISD::VBIT_CONVERT) {
3252 SDOperand ConvInput = V->getOperand(0);
Evan Cheng5d04a1a2006-10-17 17:06:35 +00003253 if (ConvInput.getValueType() == MVT::Vector &&
3254 NumElts ==
Evan Cheng59569222006-10-16 22:49:37 +00003255 ConvInput.getConstantOperandVal(ConvInput.getNumOperands()-2))
3256 V = ConvInput.Val;
3257 }
3258
Evan Cheng917ec982006-07-21 08:25:53 +00003259 if (V->getOpcode() == ISD::VBUILD_VECTOR) {
3260 unsigned NumElems = V->getNumOperands()-2;
3261 if (NumElems > BaseIdx) {
3262 SDOperand Base;
3263 bool AllSame = true;
3264 for (unsigned i = 0; i != NumElems; ++i) {
3265 if (V->getOperand(i).getOpcode() != ISD::UNDEF) {
3266 Base = V->getOperand(i);
3267 break;
3268 }
3269 }
3270 // Splat of <u, u, u, u>, return <u, u, u, u>
3271 if (!Base.Val)
3272 return N0;
3273 for (unsigned i = 0; i != NumElems; ++i) {
3274 if (V->getOperand(i).getOpcode() != ISD::UNDEF &&
3275 V->getOperand(i) != Base) {
3276 AllSame = false;
3277 break;
3278 }
3279 }
3280 // Splat of <x, x, x, x>, return <x, x, x, x>
3281 if (AllSame)
3282 return N0;
3283 }
3284 }
3285 }
3286
Evan Chenge7bec0d2006-07-20 22:44:41 +00003287 // If it is a unary or the LHS and the RHS are the same node, turn the RHS
3288 // into an undef.
3289 if (isUnary || N0 == N1) {
Chris Lattner17614ea2006-04-08 05:34:25 +00003290 // Check the SHUFFLE mask, mapping any inputs from the 2nd operand into the
3291 // first operand.
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003292 SmallVector<SDOperand, 8> MappedOps;
Chris Lattner17614ea2006-04-08 05:34:25 +00003293 for (unsigned i = 0; i != NumElts; ++i) {
3294 if (ShufMask.getOperand(i).getOpcode() == ISD::UNDEF ||
3295 cast<ConstantSDNode>(ShufMask.getOperand(i))->getValue() < NumElts) {
3296 MappedOps.push_back(ShufMask.getOperand(i));
3297 } else {
3298 unsigned NewIdx =
3299 cast<ConstantSDNode>(ShufMask.getOperand(i))->getValue() - NumElts;
3300 MappedOps.push_back(DAG.getConstant(NewIdx, MVT::i32));
3301 }
3302 }
3303 // Add the type/#elts values.
3304 MappedOps.push_back(ShufMask.getOperand(NumElts));
3305 MappedOps.push_back(ShufMask.getOperand(NumElts+1));
3306
3307 ShufMask = DAG.getNode(ISD::VBUILD_VECTOR, ShufMask.getValueType(),
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003308 &MappedOps[0], MappedOps.size());
Chris Lattner17614ea2006-04-08 05:34:25 +00003309 AddToWorkList(ShufMask.Val);
3310
3311 // Build the undef vector.
3312 SDOperand UDVal = DAG.getNode(ISD::UNDEF, MappedOps[0].getValueType());
3313 for (unsigned i = 0; i != NumElts; ++i)
3314 MappedOps[i] = UDVal;
Evan Chenge7bec0d2006-07-20 22:44:41 +00003315 MappedOps[NumElts ] = *(N0.Val->op_end()-2);
3316 MappedOps[NumElts+1] = *(N0.Val->op_end()-1);
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003317 UDVal = DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector,
3318 &MappedOps[0], MappedOps.size());
Chris Lattner17614ea2006-04-08 05:34:25 +00003319
3320 return DAG.getNode(ISD::VVECTOR_SHUFFLE, MVT::Vector,
Evan Chenge7bec0d2006-07-20 22:44:41 +00003321 N0, UDVal, ShufMask,
Chris Lattner17614ea2006-04-08 05:34:25 +00003322 MappedOps[NumElts], MappedOps[NumElts+1]);
3323 }
3324
Chris Lattnerf1d0c622006-03-31 22:16:43 +00003325 return SDOperand();
3326}
3327
Evan Cheng44f1f092006-04-20 08:56:16 +00003328/// XformToShuffleWithZero - Returns a vector_shuffle if it able to transform
3329/// a VAND to a vector_shuffle with the destination vector and a zero vector.
3330/// e.g. VAND V, <0xffffffff, 0, 0xffffffff, 0>. ==>
3331/// vector_shuffle V, Zero, <0, 4, 2, 4>
3332SDOperand DAGCombiner::XformToShuffleWithZero(SDNode *N) {
3333 SDOperand LHS = N->getOperand(0);
3334 SDOperand RHS = N->getOperand(1);
3335 if (N->getOpcode() == ISD::VAND) {
3336 SDOperand DstVecSize = *(LHS.Val->op_end()-2);
3337 SDOperand DstVecEVT = *(LHS.Val->op_end()-1);
3338 if (RHS.getOpcode() == ISD::VBIT_CONVERT)
3339 RHS = RHS.getOperand(0);
3340 if (RHS.getOpcode() == ISD::VBUILD_VECTOR) {
3341 std::vector<SDOperand> IdxOps;
3342 unsigned NumOps = RHS.getNumOperands();
3343 unsigned NumElts = NumOps-2;
3344 MVT::ValueType EVT = cast<VTSDNode>(RHS.getOperand(NumOps-1))->getVT();
3345 for (unsigned i = 0; i != NumElts; ++i) {
3346 SDOperand Elt = RHS.getOperand(i);
3347 if (!isa<ConstantSDNode>(Elt))
3348 return SDOperand();
3349 else if (cast<ConstantSDNode>(Elt)->isAllOnesValue())
3350 IdxOps.push_back(DAG.getConstant(i, EVT));
3351 else if (cast<ConstantSDNode>(Elt)->isNullValue())
3352 IdxOps.push_back(DAG.getConstant(NumElts, EVT));
3353 else
3354 return SDOperand();
3355 }
3356
3357 // Let's see if the target supports this vector_shuffle.
3358 if (!TLI.isVectorClearMaskLegal(IdxOps, EVT, DAG))
3359 return SDOperand();
3360
3361 // Return the new VVECTOR_SHUFFLE node.
3362 SDOperand NumEltsNode = DAG.getConstant(NumElts, MVT::i32);
3363 SDOperand EVTNode = DAG.getValueType(EVT);
3364 std::vector<SDOperand> Ops;
Chris Lattner516b9622006-09-14 20:50:57 +00003365 LHS = DAG.getNode(ISD::VBIT_CONVERT, MVT::Vector, LHS, NumEltsNode,
3366 EVTNode);
Evan Cheng44f1f092006-04-20 08:56:16 +00003367 Ops.push_back(LHS);
3368 AddToWorkList(LHS.Val);
3369 std::vector<SDOperand> ZeroOps(NumElts, DAG.getConstant(0, EVT));
3370 ZeroOps.push_back(NumEltsNode);
3371 ZeroOps.push_back(EVTNode);
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003372 Ops.push_back(DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector,
3373 &ZeroOps[0], ZeroOps.size()));
Evan Cheng44f1f092006-04-20 08:56:16 +00003374 IdxOps.push_back(NumEltsNode);
3375 IdxOps.push_back(EVTNode);
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003376 Ops.push_back(DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector,
3377 &IdxOps[0], IdxOps.size()));
Evan Cheng44f1f092006-04-20 08:56:16 +00003378 Ops.push_back(NumEltsNode);
3379 Ops.push_back(EVTNode);
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003380 SDOperand Result = DAG.getNode(ISD::VVECTOR_SHUFFLE, MVT::Vector,
3381 &Ops[0], Ops.size());
Evan Cheng44f1f092006-04-20 08:56:16 +00003382 if (NumEltsNode != DstVecSize || EVTNode != DstVecEVT) {
3383 Result = DAG.getNode(ISD::VBIT_CONVERT, MVT::Vector, Result,
3384 DstVecSize, DstVecEVT);
3385 }
3386 return Result;
3387 }
3388 }
3389 return SDOperand();
3390}
3391
Chris Lattneredab1b92006-04-02 03:25:57 +00003392/// visitVBinOp - Visit a binary vector operation, like VADD. IntOp indicates
3393/// the scalar operation of the vop if it is operating on an integer vector
3394/// (e.g. ADD) and FPOp indicates the FP version (e.g. FADD).
3395SDOperand DAGCombiner::visitVBinOp(SDNode *N, ISD::NodeType IntOp,
3396 ISD::NodeType FPOp) {
3397 MVT::ValueType EltType = cast<VTSDNode>(*(N->op_end()-1))->getVT();
3398 ISD::NodeType ScalarOp = MVT::isInteger(EltType) ? IntOp : FPOp;
3399 SDOperand LHS = N->getOperand(0);
3400 SDOperand RHS = N->getOperand(1);
Evan Cheng44f1f092006-04-20 08:56:16 +00003401 SDOperand Shuffle = XformToShuffleWithZero(N);
3402 if (Shuffle.Val) return Shuffle;
3403
Chris Lattneredab1b92006-04-02 03:25:57 +00003404 // If the LHS and RHS are VBUILD_VECTOR nodes, see if we can constant fold
3405 // this operation.
3406 if (LHS.getOpcode() == ISD::VBUILD_VECTOR &&
3407 RHS.getOpcode() == ISD::VBUILD_VECTOR) {
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003408 SmallVector<SDOperand, 8> Ops;
Chris Lattneredab1b92006-04-02 03:25:57 +00003409 for (unsigned i = 0, e = LHS.getNumOperands()-2; i != e; ++i) {
3410 SDOperand LHSOp = LHS.getOperand(i);
3411 SDOperand RHSOp = RHS.getOperand(i);
3412 // If these two elements can't be folded, bail out.
3413 if ((LHSOp.getOpcode() != ISD::UNDEF &&
3414 LHSOp.getOpcode() != ISD::Constant &&
3415 LHSOp.getOpcode() != ISD::ConstantFP) ||
3416 (RHSOp.getOpcode() != ISD::UNDEF &&
3417 RHSOp.getOpcode() != ISD::Constant &&
3418 RHSOp.getOpcode() != ISD::ConstantFP))
3419 break;
Evan Cheng7b336a82006-05-31 06:08:35 +00003420 // Can't fold divide by zero.
3421 if (N->getOpcode() == ISD::VSDIV || N->getOpcode() == ISD::VUDIV) {
3422 if ((RHSOp.getOpcode() == ISD::Constant &&
3423 cast<ConstantSDNode>(RHSOp.Val)->isNullValue()) ||
3424 (RHSOp.getOpcode() == ISD::ConstantFP &&
3425 !cast<ConstantFPSDNode>(RHSOp.Val)->getValue()))
3426 break;
3427 }
Chris Lattneredab1b92006-04-02 03:25:57 +00003428 Ops.push_back(DAG.getNode(ScalarOp, EltType, LHSOp, RHSOp));
Chris Lattner3e104b12006-04-08 04:15:24 +00003429 AddToWorkList(Ops.back().Val);
Chris Lattneredab1b92006-04-02 03:25:57 +00003430 assert((Ops.back().getOpcode() == ISD::UNDEF ||
3431 Ops.back().getOpcode() == ISD::Constant ||
3432 Ops.back().getOpcode() == ISD::ConstantFP) &&
3433 "Scalar binop didn't fold!");
3434 }
Chris Lattnera4c5d8c2006-04-03 17:21:50 +00003435
3436 if (Ops.size() == LHS.getNumOperands()-2) {
3437 Ops.push_back(*(LHS.Val->op_end()-2));
3438 Ops.push_back(*(LHS.Val->op_end()-1));
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003439 return DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector, &Ops[0], Ops.size());
Chris Lattnera4c5d8c2006-04-03 17:21:50 +00003440 }
Chris Lattneredab1b92006-04-02 03:25:57 +00003441 }
3442
3443 return SDOperand();
3444}
3445
Nate Begeman44728a72005-09-19 22:34:01 +00003446SDOperand DAGCombiner::SimplifySelect(SDOperand N0, SDOperand N1, SDOperand N2){
Nate Begemanf845b452005-10-08 00:29:44 +00003447 assert(N0.getOpcode() ==ISD::SETCC && "First argument must be a SetCC node!");
3448
3449 SDOperand SCC = SimplifySelectCC(N0.getOperand(0), N0.getOperand(1), N1, N2,
3450 cast<CondCodeSDNode>(N0.getOperand(2))->get());
3451 // If we got a simplified select_cc node back from SimplifySelectCC, then
3452 // break it down into a new SETCC node, and a new SELECT node, and then return
3453 // the SELECT node, since we were called with a SELECT node.
3454 if (SCC.Val) {
3455 // Check to see if we got a select_cc back (to turn into setcc/select).
3456 // Otherwise, just return whatever node we got back, like fabs.
3457 if (SCC.getOpcode() == ISD::SELECT_CC) {
3458 SDOperand SETCC = DAG.getNode(ISD::SETCC, N0.getValueType(),
3459 SCC.getOperand(0), SCC.getOperand(1),
3460 SCC.getOperand(4));
Chris Lattner5750df92006-03-01 04:03:14 +00003461 AddToWorkList(SETCC.Val);
Nate Begemanf845b452005-10-08 00:29:44 +00003462 return DAG.getNode(ISD::SELECT, SCC.getValueType(), SCC.getOperand(2),
3463 SCC.getOperand(3), SETCC);
3464 }
3465 return SCC;
3466 }
Nate Begeman44728a72005-09-19 22:34:01 +00003467 return SDOperand();
3468}
3469
Chris Lattner40c62d52005-10-18 06:04:22 +00003470/// SimplifySelectOps - Given a SELECT or a SELECT_CC node, where LHS and RHS
3471/// are the two values being selected between, see if we can simplify the
Chris Lattner729c6d12006-05-27 00:43:02 +00003472/// select. Callers of this should assume that TheSelect is deleted if this
3473/// returns true. As such, they should return the appropriate thing (e.g. the
3474/// node) back to the top-level of the DAG combiner loop to avoid it being
3475/// looked at.
Chris Lattner40c62d52005-10-18 06:04:22 +00003476///
3477bool DAGCombiner::SimplifySelectOps(SDNode *TheSelect, SDOperand LHS,
3478 SDOperand RHS) {
3479
3480 // If this is a select from two identical things, try to pull the operation
3481 // through the select.
3482 if (LHS.getOpcode() == RHS.getOpcode() && LHS.hasOneUse() && RHS.hasOneUse()){
Chris Lattner40c62d52005-10-18 06:04:22 +00003483 // If this is a load and the token chain is identical, replace the select
3484 // of two loads with a load through a select of the address to load from.
3485 // This triggers in things like "select bool X, 10.0, 123.0" after the FP
3486 // constants have been dropped into the constant pool.
Evan Cheng466685d2006-10-09 20:57:25 +00003487 if (LHS.getOpcode() == ISD::LOAD &&
Chris Lattner40c62d52005-10-18 06:04:22 +00003488 // Token chains must be identical.
Evan Cheng466685d2006-10-09 20:57:25 +00003489 LHS.getOperand(0) == RHS.getOperand(0)) {
3490 LoadSDNode *LLD = cast<LoadSDNode>(LHS);
3491 LoadSDNode *RLD = cast<LoadSDNode>(RHS);
3492
3493 // If this is an EXTLOAD, the VT's must match.
Evan Cheng2e49f092006-10-11 07:10:22 +00003494 if (LLD->getLoadedVT() == RLD->getLoadedVT()) {
Evan Cheng466685d2006-10-09 20:57:25 +00003495 // FIXME: this conflates two src values, discarding one. This is not
3496 // the right thing to do, but nothing uses srcvalues now. When they do,
3497 // turn SrcValue into a list of locations.
3498 SDOperand Addr;
3499 if (TheSelect->getOpcode() == ISD::SELECT)
3500 Addr = DAG.getNode(ISD::SELECT, LLD->getBasePtr().getValueType(),
3501 TheSelect->getOperand(0), LLD->getBasePtr(),
3502 RLD->getBasePtr());
3503 else
3504 Addr = DAG.getNode(ISD::SELECT_CC, LLD->getBasePtr().getValueType(),
3505 TheSelect->getOperand(0),
3506 TheSelect->getOperand(1),
3507 LLD->getBasePtr(), RLD->getBasePtr(),
3508 TheSelect->getOperand(4));
Chris Lattner40c62d52005-10-18 06:04:22 +00003509
Evan Cheng466685d2006-10-09 20:57:25 +00003510 SDOperand Load;
3511 if (LLD->getExtensionType() == ISD::NON_EXTLOAD)
3512 Load = DAG.getLoad(TheSelect->getValueType(0), LLD->getChain(),
3513 Addr,LLD->getSrcValue(), LLD->getSrcValueOffset());
3514 else {
3515 Load = DAG.getExtLoad(LLD->getExtensionType(),
3516 TheSelect->getValueType(0),
3517 LLD->getChain(), Addr, LLD->getSrcValue(),
3518 LLD->getSrcValueOffset(),
Evan Cheng2e49f092006-10-11 07:10:22 +00003519 LLD->getLoadedVT());
Evan Cheng466685d2006-10-09 20:57:25 +00003520 }
3521 // Users of the select now use the result of the load.
3522 CombineTo(TheSelect, Load);
3523
3524 // Users of the old loads now use the new load's chain. We know the
3525 // old-load value is dead now.
3526 CombineTo(LHS.Val, Load.getValue(0), Load.getValue(1));
3527 CombineTo(RHS.Val, Load.getValue(0), Load.getValue(1));
3528 return true;
Evan Chengc5484282006-10-04 00:56:09 +00003529 }
Chris Lattner40c62d52005-10-18 06:04:22 +00003530 }
3531 }
3532
3533 return false;
3534}
3535
Nate Begeman44728a72005-09-19 22:34:01 +00003536SDOperand DAGCombiner::SimplifySelectCC(SDOperand N0, SDOperand N1,
3537 SDOperand N2, SDOperand N3,
3538 ISD::CondCode CC) {
Nate Begemanf845b452005-10-08 00:29:44 +00003539
3540 MVT::ValueType VT = N2.getValueType();
Nate Begemanf845b452005-10-08 00:29:44 +00003541 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.Val);
3542 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(N2.Val);
3543 ConstantSDNode *N3C = dyn_cast<ConstantSDNode>(N3.Val);
3544
3545 // Determine if the condition we're dealing with is constant
3546 SDOperand SCC = SimplifySetCC(TLI.getSetCCResultTy(), N0, N1, CC, false);
Chris Lattner30f73e72006-10-14 03:52:46 +00003547 if (SCC.Val) AddToWorkList(SCC.Val);
Nate Begemanf845b452005-10-08 00:29:44 +00003548 ConstantSDNode *SCCC = dyn_cast_or_null<ConstantSDNode>(SCC.Val);
3549
3550 // fold select_cc true, x, y -> x
3551 if (SCCC && SCCC->getValue())
3552 return N2;
3553 // fold select_cc false, x, y -> y
3554 if (SCCC && SCCC->getValue() == 0)
3555 return N3;
3556
3557 // Check to see if we can simplify the select into an fabs node
3558 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N1)) {
3559 // Allow either -0.0 or 0.0
3560 if (CFP->getValue() == 0.0) {
3561 // select (setg[te] X, +/-0.0), X, fneg(X) -> fabs
3562 if ((CC == ISD::SETGE || CC == ISD::SETGT) &&
3563 N0 == N2 && N3.getOpcode() == ISD::FNEG &&
3564 N2 == N3.getOperand(0))
3565 return DAG.getNode(ISD::FABS, VT, N0);
3566
3567 // select (setl[te] X, +/-0.0), fneg(X), X -> fabs
3568 if ((CC == ISD::SETLT || CC == ISD::SETLE) &&
3569 N0 == N3 && N2.getOpcode() == ISD::FNEG &&
3570 N2.getOperand(0) == N3)
3571 return DAG.getNode(ISD::FABS, VT, N3);
3572 }
3573 }
3574
3575 // Check to see if we can perform the "gzip trick", transforming
3576 // select_cc setlt X, 0, A, 0 -> and (sra X, size(X)-1), A
Chris Lattnere3152e52006-09-20 06:41:35 +00003577 if (N1C && N3C && N3C->isNullValue() && CC == ISD::SETLT &&
Nate Begemanf845b452005-10-08 00:29:44 +00003578 MVT::isInteger(N0.getValueType()) &&
Chris Lattnere3152e52006-09-20 06:41:35 +00003579 MVT::isInteger(N2.getValueType()) &&
3580 (N1C->isNullValue() || // (a < 0) ? b : 0
3581 (N1C->getValue() == 1 && N0 == N2))) { // (a < 1) ? a : 0
Nate Begemanf845b452005-10-08 00:29:44 +00003582 MVT::ValueType XType = N0.getValueType();
3583 MVT::ValueType AType = N2.getValueType();
3584 if (XType >= AType) {
3585 // and (sra X, size(X)-1, A) -> "and (srl X, C2), A" iff A is a
Nate Begeman07ed4172005-10-10 21:26:48 +00003586 // single-bit constant.
Nate Begemanf845b452005-10-08 00:29:44 +00003587 if (N2C && ((N2C->getValue() & (N2C->getValue()-1)) == 0)) {
3588 unsigned ShCtV = Log2_64(N2C->getValue());
3589 ShCtV = MVT::getSizeInBits(XType)-ShCtV-1;
3590 SDOperand ShCt = DAG.getConstant(ShCtV, TLI.getShiftAmountTy());
3591 SDOperand Shift = DAG.getNode(ISD::SRL, XType, N0, ShCt);
Chris Lattner5750df92006-03-01 04:03:14 +00003592 AddToWorkList(Shift.Val);
Nate Begemanf845b452005-10-08 00:29:44 +00003593 if (XType > AType) {
3594 Shift = DAG.getNode(ISD::TRUNCATE, AType, Shift);
Chris Lattner5750df92006-03-01 04:03:14 +00003595 AddToWorkList(Shift.Val);
Nate Begemanf845b452005-10-08 00:29:44 +00003596 }
3597 return DAG.getNode(ISD::AND, AType, Shift, N2);
3598 }
3599 SDOperand Shift = DAG.getNode(ISD::SRA, XType, N0,
3600 DAG.getConstant(MVT::getSizeInBits(XType)-1,
3601 TLI.getShiftAmountTy()));
Chris Lattner5750df92006-03-01 04:03:14 +00003602 AddToWorkList(Shift.Val);
Nate Begemanf845b452005-10-08 00:29:44 +00003603 if (XType > AType) {
3604 Shift = DAG.getNode(ISD::TRUNCATE, AType, Shift);
Chris Lattner5750df92006-03-01 04:03:14 +00003605 AddToWorkList(Shift.Val);
Nate Begemanf845b452005-10-08 00:29:44 +00003606 }
3607 return DAG.getNode(ISD::AND, AType, Shift, N2);
3608 }
3609 }
Nate Begeman07ed4172005-10-10 21:26:48 +00003610
3611 // fold select C, 16, 0 -> shl C, 4
3612 if (N2C && N3C && N3C->isNullValue() && isPowerOf2_64(N2C->getValue()) &&
3613 TLI.getSetCCResultContents() == TargetLowering::ZeroOrOneSetCCResult) {
3614 // Get a SetCC of the condition
3615 // FIXME: Should probably make sure that setcc is legal if we ever have a
3616 // target where it isn't.
Nate Begemanb0d04a72006-02-18 02:40:58 +00003617 SDOperand Temp, SCC;
Nate Begeman07ed4172005-10-10 21:26:48 +00003618 // cast from setcc result type to select result type
Nate Begemanb0d04a72006-02-18 02:40:58 +00003619 if (AfterLegalize) {
3620 SCC = DAG.getSetCC(TLI.getSetCCResultTy(), N0, N1, CC);
Nate Begeman07ed4172005-10-10 21:26:48 +00003621 Temp = DAG.getZeroExtendInReg(SCC, N2.getValueType());
Nate Begemanb0d04a72006-02-18 02:40:58 +00003622 } else {
3623 SCC = DAG.getSetCC(MVT::i1, N0, N1, CC);
Nate Begeman07ed4172005-10-10 21:26:48 +00003624 Temp = DAG.getNode(ISD::ZERO_EXTEND, N2.getValueType(), SCC);
Nate Begemanb0d04a72006-02-18 02:40:58 +00003625 }
Chris Lattner5750df92006-03-01 04:03:14 +00003626 AddToWorkList(SCC.Val);
3627 AddToWorkList(Temp.Val);
Nate Begeman07ed4172005-10-10 21:26:48 +00003628 // shl setcc result by log2 n2c
3629 return DAG.getNode(ISD::SHL, N2.getValueType(), Temp,
3630 DAG.getConstant(Log2_64(N2C->getValue()),
3631 TLI.getShiftAmountTy()));
3632 }
3633
Nate Begemanf845b452005-10-08 00:29:44 +00003634 // Check to see if this is the equivalent of setcc
3635 // FIXME: Turn all of these into setcc if setcc if setcc is legal
3636 // otherwise, go ahead with the folds.
3637 if (0 && N3C && N3C->isNullValue() && N2C && (N2C->getValue() == 1ULL)) {
3638 MVT::ValueType XType = N0.getValueType();
3639 if (TLI.isOperationLegal(ISD::SETCC, TLI.getSetCCResultTy())) {
3640 SDOperand Res = DAG.getSetCC(TLI.getSetCCResultTy(), N0, N1, CC);
3641 if (Res.getValueType() != VT)
3642 Res = DAG.getNode(ISD::ZERO_EXTEND, VT, Res);
3643 return Res;
3644 }
3645
3646 // seteq X, 0 -> srl (ctlz X, log2(size(X)))
3647 if (N1C && N1C->isNullValue() && CC == ISD::SETEQ &&
3648 TLI.isOperationLegal(ISD::CTLZ, XType)) {
3649 SDOperand Ctlz = DAG.getNode(ISD::CTLZ, XType, N0);
3650 return DAG.getNode(ISD::SRL, XType, Ctlz,
3651 DAG.getConstant(Log2_32(MVT::getSizeInBits(XType)),
3652 TLI.getShiftAmountTy()));
3653 }
3654 // setgt X, 0 -> srl (and (-X, ~X), size(X)-1)
3655 if (N1C && N1C->isNullValue() && CC == ISD::SETGT) {
3656 SDOperand NegN0 = DAG.getNode(ISD::SUB, XType, DAG.getConstant(0, XType),
3657 N0);
3658 SDOperand NotN0 = DAG.getNode(ISD::XOR, XType, N0,
3659 DAG.getConstant(~0ULL, XType));
3660 return DAG.getNode(ISD::SRL, XType,
3661 DAG.getNode(ISD::AND, XType, NegN0, NotN0),
3662 DAG.getConstant(MVT::getSizeInBits(XType)-1,
3663 TLI.getShiftAmountTy()));
3664 }
3665 // setgt X, -1 -> xor (srl (X, size(X)-1), 1)
3666 if (N1C && N1C->isAllOnesValue() && CC == ISD::SETGT) {
3667 SDOperand Sign = DAG.getNode(ISD::SRL, XType, N0,
3668 DAG.getConstant(MVT::getSizeInBits(XType)-1,
3669 TLI.getShiftAmountTy()));
3670 return DAG.getNode(ISD::XOR, XType, Sign, DAG.getConstant(1, XType));
3671 }
3672 }
3673
3674 // Check to see if this is an integer abs. select_cc setl[te] X, 0, -X, X ->
3675 // Y = sra (X, size(X)-1); xor (add (X, Y), Y)
3676 if (N1C && N1C->isNullValue() && (CC == ISD::SETLT || CC == ISD::SETLE) &&
3677 N0 == N3 && N2.getOpcode() == ISD::SUB && N0 == N2.getOperand(1)) {
3678 if (ConstantSDNode *SubC = dyn_cast<ConstantSDNode>(N2.getOperand(0))) {
3679 MVT::ValueType XType = N0.getValueType();
3680 if (SubC->isNullValue() && MVT::isInteger(XType)) {
3681 SDOperand Shift = DAG.getNode(ISD::SRA, XType, N0,
3682 DAG.getConstant(MVT::getSizeInBits(XType)-1,
3683 TLI.getShiftAmountTy()));
3684 SDOperand Add = DAG.getNode(ISD::ADD, XType, N0, Shift);
Chris Lattner5750df92006-03-01 04:03:14 +00003685 AddToWorkList(Shift.Val);
3686 AddToWorkList(Add.Val);
Nate Begemanf845b452005-10-08 00:29:44 +00003687 return DAG.getNode(ISD::XOR, XType, Add, Shift);
3688 }
3689 }
3690 }
3691
Nate Begeman44728a72005-09-19 22:34:01 +00003692 return SDOperand();
3693}
3694
Nate Begeman452d7be2005-09-16 00:54:12 +00003695SDOperand DAGCombiner::SimplifySetCC(MVT::ValueType VT, SDOperand N0,
Nate Begemane17daeb2005-10-05 21:43:42 +00003696 SDOperand N1, ISD::CondCode Cond,
3697 bool foldBooleans) {
Nate Begeman452d7be2005-09-16 00:54:12 +00003698 // These setcc operations always fold.
3699 switch (Cond) {
3700 default: break;
3701 case ISD::SETFALSE:
3702 case ISD::SETFALSE2: return DAG.getConstant(0, VT);
3703 case ISD::SETTRUE:
3704 case ISD::SETTRUE2: return DAG.getConstant(1, VT);
3705 }
3706
3707 if (ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.Val)) {
3708 uint64_t C1 = N1C->getValue();
Reid Spencer3ed469c2006-11-02 20:25:50 +00003709 if (isa<ConstantSDNode>(N0.Val)) {
Chris Lattner51dabfb2006-10-14 00:41:01 +00003710 return DAG.FoldSetCC(VT, N0, N1, Cond);
Nate Begeman452d7be2005-09-16 00:54:12 +00003711 } else {
Chris Lattner5f42a242006-09-20 06:19:26 +00003712 // If the LHS is '(srl (ctlz x), 5)', the RHS is 0/1, and this is an
3713 // equality comparison, then we're just comparing whether X itself is
3714 // zero.
3715 if (N0.getOpcode() == ISD::SRL && (C1 == 0 || C1 == 1) &&
3716 N0.getOperand(0).getOpcode() == ISD::CTLZ &&
3717 N0.getOperand(1).getOpcode() == ISD::Constant) {
3718 unsigned ShAmt = cast<ConstantSDNode>(N0.getOperand(1))->getValue();
3719 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
3720 ShAmt == Log2_32(MVT::getSizeInBits(N0.getValueType()))) {
3721 if ((C1 == 0) == (Cond == ISD::SETEQ)) {
3722 // (srl (ctlz x), 5) == 0 -> X != 0
3723 // (srl (ctlz x), 5) != 1 -> X != 0
3724 Cond = ISD::SETNE;
3725 } else {
3726 // (srl (ctlz x), 5) != 0 -> X == 0
3727 // (srl (ctlz x), 5) == 1 -> X == 0
3728 Cond = ISD::SETEQ;
3729 }
3730 SDOperand Zero = DAG.getConstant(0, N0.getValueType());
3731 return DAG.getSetCC(VT, N0.getOperand(0).getOperand(0),
3732 Zero, Cond);
3733 }
3734 }
3735
Nate Begeman452d7be2005-09-16 00:54:12 +00003736 // If the LHS is a ZERO_EXTEND, perform the comparison on the input.
3737 if (N0.getOpcode() == ISD::ZERO_EXTEND) {
3738 unsigned InSize = MVT::getSizeInBits(N0.getOperand(0).getValueType());
3739
3740 // If the comparison constant has bits in the upper part, the
3741 // zero-extended value could never match.
3742 if (C1 & (~0ULL << InSize)) {
3743 unsigned VSize = MVT::getSizeInBits(N0.getValueType());
3744 switch (Cond) {
3745 case ISD::SETUGT:
3746 case ISD::SETUGE:
3747 case ISD::SETEQ: return DAG.getConstant(0, VT);
3748 case ISD::SETULT:
3749 case ISD::SETULE:
3750 case ISD::SETNE: return DAG.getConstant(1, VT);
3751 case ISD::SETGT:
3752 case ISD::SETGE:
3753 // True if the sign bit of C1 is set.
3754 return DAG.getConstant((C1 & (1ULL << VSize)) != 0, VT);
3755 case ISD::SETLT:
3756 case ISD::SETLE:
3757 // True if the sign bit of C1 isn't set.
3758 return DAG.getConstant((C1 & (1ULL << VSize)) == 0, VT);
3759 default:
3760 break;
3761 }
3762 }
3763
3764 // Otherwise, we can perform the comparison with the low bits.
3765 switch (Cond) {
3766 case ISD::SETEQ:
3767 case ISD::SETNE:
3768 case ISD::SETUGT:
3769 case ISD::SETUGE:
3770 case ISD::SETULT:
3771 case ISD::SETULE:
3772 return DAG.getSetCC(VT, N0.getOperand(0),
3773 DAG.getConstant(C1, N0.getOperand(0).getValueType()),
3774 Cond);
3775 default:
3776 break; // todo, be more careful with signed comparisons
3777 }
3778 } else if (N0.getOpcode() == ISD::SIGN_EXTEND_INREG &&
3779 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
3780 MVT::ValueType ExtSrcTy = cast<VTSDNode>(N0.getOperand(1))->getVT();
3781 unsigned ExtSrcTyBits = MVT::getSizeInBits(ExtSrcTy);
3782 MVT::ValueType ExtDstTy = N0.getValueType();
3783 unsigned ExtDstTyBits = MVT::getSizeInBits(ExtDstTy);
3784
3785 // If the extended part has any inconsistent bits, it cannot ever
3786 // compare equal. In other words, they have to be all ones or all
3787 // zeros.
3788 uint64_t ExtBits =
3789 (~0ULL >> (64-ExtSrcTyBits)) & (~0ULL << (ExtDstTyBits-1));
3790 if ((C1 & ExtBits) != 0 && (C1 & ExtBits) != ExtBits)
3791 return DAG.getConstant(Cond == ISD::SETNE, VT);
3792
3793 SDOperand ZextOp;
3794 MVT::ValueType Op0Ty = N0.getOperand(0).getValueType();
3795 if (Op0Ty == ExtSrcTy) {
3796 ZextOp = N0.getOperand(0);
3797 } else {
3798 int64_t Imm = ~0ULL >> (64-ExtSrcTyBits);
3799 ZextOp = DAG.getNode(ISD::AND, Op0Ty, N0.getOperand(0),
3800 DAG.getConstant(Imm, Op0Ty));
3801 }
Chris Lattner5750df92006-03-01 04:03:14 +00003802 AddToWorkList(ZextOp.Val);
Nate Begeman452d7be2005-09-16 00:54:12 +00003803 // Otherwise, make this a use of a zext.
3804 return DAG.getSetCC(VT, ZextOp,
3805 DAG.getConstant(C1 & (~0ULL>>(64-ExtSrcTyBits)),
3806 ExtDstTy),
3807 Cond);
Chris Lattner3391bcd2006-02-08 02:13:15 +00003808 } else if ((N1C->getValue() == 0 || N1C->getValue() == 1) &&
Chris Lattner8ac9d0e2006-10-14 01:02:29 +00003809 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
3810
3811 // SETCC (SETCC), [0|1], [EQ|NE] -> SETCC
3812 if (N0.getOpcode() == ISD::SETCC) {
3813 bool TrueWhenTrue = (Cond == ISD::SETEQ) ^ (N1C->getValue() != 1);
3814 if (TrueWhenTrue)
3815 return N0;
3816
3817 // Invert the condition.
3818 ISD::CondCode CC = cast<CondCodeSDNode>(N0.getOperand(2))->get();
3819 CC = ISD::getSetCCInverse(CC,
3820 MVT::isInteger(N0.getOperand(0).getValueType()));
3821 return DAG.getSetCC(VT, N0.getOperand(0), N0.getOperand(1), CC);
3822 }
3823
3824 if ((N0.getOpcode() == ISD::XOR ||
3825 (N0.getOpcode() == ISD::AND &&
3826 N0.getOperand(0).getOpcode() == ISD::XOR &&
3827 N0.getOperand(1) == N0.getOperand(0).getOperand(1))) &&
3828 isa<ConstantSDNode>(N0.getOperand(1)) &&
3829 cast<ConstantSDNode>(N0.getOperand(1))->getValue() == 1) {
3830 // If this is (X^1) == 0/1, swap the RHS and eliminate the xor. We
3831 // can only do this if the top bits are known zero.
Chris Lattner50662be2006-10-17 21:24:15 +00003832 if (TLI.MaskedValueIsZero(N0,
Chris Lattner8ac9d0e2006-10-14 01:02:29 +00003833 MVT::getIntVTBitMask(N0.getValueType())-1)){
3834 // Okay, get the un-inverted input value.
3835 SDOperand Val;
3836 if (N0.getOpcode() == ISD::XOR)
3837 Val = N0.getOperand(0);
3838 else {
3839 assert(N0.getOpcode() == ISD::AND &&
3840 N0.getOperand(0).getOpcode() == ISD::XOR);
3841 // ((X^1)&1)^1 -> X & 1
3842 Val = DAG.getNode(ISD::AND, N0.getValueType(),
3843 N0.getOperand(0).getOperand(0),
3844 N0.getOperand(1));
3845 }
3846 return DAG.getSetCC(VT, Val, N1,
3847 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
Chris Lattner3391bcd2006-02-08 02:13:15 +00003848 }
Chris Lattner3391bcd2006-02-08 02:13:15 +00003849 }
Nate Begeman452d7be2005-09-16 00:54:12 +00003850 }
Chris Lattner5c46f742005-10-05 06:11:08 +00003851
Nate Begeman452d7be2005-09-16 00:54:12 +00003852 uint64_t MinVal, MaxVal;
3853 unsigned OperandBitSize = MVT::getSizeInBits(N1C->getValueType(0));
3854 if (ISD::isSignedIntSetCC(Cond)) {
3855 MinVal = 1ULL << (OperandBitSize-1);
3856 if (OperandBitSize != 1) // Avoid X >> 64, which is undefined.
3857 MaxVal = ~0ULL >> (65-OperandBitSize);
3858 else
3859 MaxVal = 0;
3860 } else {
3861 MinVal = 0;
3862 MaxVal = ~0ULL >> (64-OperandBitSize);
3863 }
3864
3865 // Canonicalize GE/LE comparisons to use GT/LT comparisons.
3866 if (Cond == ISD::SETGE || Cond == ISD::SETUGE) {
3867 if (C1 == MinVal) return DAG.getConstant(1, VT); // X >= MIN --> true
3868 --C1; // X >= C0 --> X > (C0-1)
3869 return DAG.getSetCC(VT, N0, DAG.getConstant(C1, N1.getValueType()),
3870 (Cond == ISD::SETGE) ? ISD::SETGT : ISD::SETUGT);
3871 }
3872
3873 if (Cond == ISD::SETLE || Cond == ISD::SETULE) {
3874 if (C1 == MaxVal) return DAG.getConstant(1, VT); // X <= MAX --> true
3875 ++C1; // X <= C0 --> X < (C0+1)
3876 return DAG.getSetCC(VT, N0, DAG.getConstant(C1, N1.getValueType()),
3877 (Cond == ISD::SETLE) ? ISD::SETLT : ISD::SETULT);
3878 }
3879
3880 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal)
3881 return DAG.getConstant(0, VT); // X < MIN --> false
3882
3883 // Canonicalize setgt X, Min --> setne X, Min
3884 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MinVal)
3885 return DAG.getSetCC(VT, N0, N1, ISD::SETNE);
Chris Lattnerc8597ca2005-10-21 21:23:25 +00003886 // Canonicalize setlt X, Max --> setne X, Max
3887 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MaxVal)
3888 return DAG.getSetCC(VT, N0, N1, ISD::SETNE);
Nate Begeman452d7be2005-09-16 00:54:12 +00003889
3890 // If we have setult X, 1, turn it into seteq X, 0
3891 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal+1)
3892 return DAG.getSetCC(VT, N0, DAG.getConstant(MinVal, N0.getValueType()),
3893 ISD::SETEQ);
3894 // If we have setugt X, Max-1, turn it into seteq X, Max
3895 else if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal-1)
3896 return DAG.getSetCC(VT, N0, DAG.getConstant(MaxVal, N0.getValueType()),
3897 ISD::SETEQ);
3898
3899 // If we have "setcc X, C0", check to see if we can shrink the immediate
3900 // by changing cc.
3901
3902 // SETUGT X, SINTMAX -> SETLT X, 0
3903 if (Cond == ISD::SETUGT && OperandBitSize != 1 &&
3904 C1 == (~0ULL >> (65-OperandBitSize)))
3905 return DAG.getSetCC(VT, N0, DAG.getConstant(0, N1.getValueType()),
3906 ISD::SETLT);
3907
3908 // FIXME: Implement the rest of these.
3909
3910 // Fold bit comparisons when we can.
3911 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
3912 VT == N0.getValueType() && N0.getOpcode() == ISD::AND)
3913 if (ConstantSDNode *AndRHS =
3914 dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
3915 if (Cond == ISD::SETNE && C1 == 0) {// (X & 8) != 0 --> (X & 8) >> 3
3916 // Perform the xform if the AND RHS is a single bit.
Chris Lattner51dabfb2006-10-14 00:41:01 +00003917 if (isPowerOf2_64(AndRHS->getValue())) {
Nate Begeman452d7be2005-09-16 00:54:12 +00003918 return DAG.getNode(ISD::SRL, VT, N0,
3919 DAG.getConstant(Log2_64(AndRHS->getValue()),
3920 TLI.getShiftAmountTy()));
3921 }
3922 } else if (Cond == ISD::SETEQ && C1 == AndRHS->getValue()) {
3923 // (X & 8) == 8 --> (X & 8) >> 3
3924 // Perform the xform if C1 is a single bit.
Chris Lattner51dabfb2006-10-14 00:41:01 +00003925 if (isPowerOf2_64(C1)) {
Nate Begeman452d7be2005-09-16 00:54:12 +00003926 return DAG.getNode(ISD::SRL, VT, N0,
Chris Lattner729c6d12006-05-27 00:43:02 +00003927 DAG.getConstant(Log2_64(C1),TLI.getShiftAmountTy()));
Nate Begeman452d7be2005-09-16 00:54:12 +00003928 }
3929 }
3930 }
3931 }
3932 } else if (isa<ConstantSDNode>(N0.Val)) {
3933 // Ensure that the constant occurs on the RHS.
3934 return DAG.getSetCC(VT, N1, N0, ISD::getSetCCSwappedOperands(Cond));
3935 }
3936
Reid Spencer3ed469c2006-11-02 20:25:50 +00003937 if (isa<ConstantFPSDNode>(N0.Val)) {
Chris Lattner51dabfb2006-10-14 00:41:01 +00003938 // Constant fold or commute setcc.
3939 SDOperand O = DAG.FoldSetCC(VT, N0, N1, Cond);
3940 if (O.Val) return O;
3941 }
Nate Begeman452d7be2005-09-16 00:54:12 +00003942
3943 if (N0 == N1) {
Chris Lattner8ac9d0e2006-10-14 01:02:29 +00003944 // We can always fold X == X for integer setcc's.
Nate Begeman452d7be2005-09-16 00:54:12 +00003945 if (MVT::isInteger(N0.getValueType()))
3946 return DAG.getConstant(ISD::isTrueWhenEqual(Cond), VT);
3947 unsigned UOF = ISD::getUnorderedFlavor(Cond);
3948 if (UOF == 2) // FP operators that are undefined on NaNs.
3949 return DAG.getConstant(ISD::isTrueWhenEqual(Cond), VT);
3950 if (UOF == unsigned(ISD::isTrueWhenEqual(Cond)))
3951 return DAG.getConstant(UOF, VT);
3952 // Otherwise, we can't fold it. However, we can simplify it to SETUO/SETO
3953 // if it is not already.
Chris Lattner4090aee2006-01-18 19:13:41 +00003954 ISD::CondCode NewCond = UOF == 0 ? ISD::SETO : ISD::SETUO;
Nate Begeman452d7be2005-09-16 00:54:12 +00003955 if (NewCond != Cond)
3956 return DAG.getSetCC(VT, N0, N1, NewCond);
3957 }
3958
3959 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
3960 MVT::isInteger(N0.getValueType())) {
3961 if (N0.getOpcode() == ISD::ADD || N0.getOpcode() == ISD::SUB ||
3962 N0.getOpcode() == ISD::XOR) {
3963 // Simplify (X+Y) == (X+Z) --> Y == Z
3964 if (N0.getOpcode() == N1.getOpcode()) {
3965 if (N0.getOperand(0) == N1.getOperand(0))
3966 return DAG.getSetCC(VT, N0.getOperand(1), N1.getOperand(1), Cond);
3967 if (N0.getOperand(1) == N1.getOperand(1))
3968 return DAG.getSetCC(VT, N0.getOperand(0), N1.getOperand(0), Cond);
Evan Cheng1efba0e2006-08-29 06:42:35 +00003969 if (DAG.isCommutativeBinOp(N0.getOpcode())) {
Nate Begeman452d7be2005-09-16 00:54:12 +00003970 // If X op Y == Y op X, try other combinations.
3971 if (N0.getOperand(0) == N1.getOperand(1))
3972 return DAG.getSetCC(VT, N0.getOperand(1), N1.getOperand(0), Cond);
3973 if (N0.getOperand(1) == N1.getOperand(0))
Chris Lattnera158eee2005-10-25 18:57:30 +00003974 return DAG.getSetCC(VT, N0.getOperand(0), N1.getOperand(1), Cond);
Nate Begeman452d7be2005-09-16 00:54:12 +00003975 }
3976 }
Chris Lattnerb3ddfc42006-02-02 06:36:13 +00003977
3978 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(N1)) {
3979 if (ConstantSDNode *LHSR = dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
3980 // Turn (X+C1) == C2 --> X == C2-C1
3981 if (N0.getOpcode() == ISD::ADD && N0.Val->hasOneUse()) {
3982 return DAG.getSetCC(VT, N0.getOperand(0),
3983 DAG.getConstant(RHSC->getValue()-LHSR->getValue(),
3984 N0.getValueType()), Cond);
3985 }
3986
3987 // Turn (X^C1) == C2 into X == C1^C2 iff X&~C1 = 0.
3988 if (N0.getOpcode() == ISD::XOR)
Chris Lattner5c46f742005-10-05 06:11:08 +00003989 // If we know that all of the inverted bits are zero, don't bother
3990 // performing the inversion.
Chris Lattnerb3ddfc42006-02-02 06:36:13 +00003991 if (TLI.MaskedValueIsZero(N0.getOperand(0), ~LHSR->getValue()))
Chris Lattner5c46f742005-10-05 06:11:08 +00003992 return DAG.getSetCC(VT, N0.getOperand(0),
Chris Lattnerb3ddfc42006-02-02 06:36:13 +00003993 DAG.getConstant(LHSR->getValue()^RHSC->getValue(),
Chris Lattner5c46f742005-10-05 06:11:08 +00003994 N0.getValueType()), Cond);
Chris Lattnerb3ddfc42006-02-02 06:36:13 +00003995 }
3996
3997 // Turn (C1-X) == C2 --> X == C1-C2
3998 if (ConstantSDNode *SUBC = dyn_cast<ConstantSDNode>(N0.getOperand(0))) {
3999 if (N0.getOpcode() == ISD::SUB && N0.Val->hasOneUse()) {
4000 return DAG.getSetCC(VT, N0.getOperand(1),
4001 DAG.getConstant(SUBC->getValue()-RHSC->getValue(),
4002 N0.getValueType()), Cond);
Chris Lattner5c46f742005-10-05 06:11:08 +00004003 }
Chris Lattnerb3ddfc42006-02-02 06:36:13 +00004004 }
4005 }
4006
Nate Begeman452d7be2005-09-16 00:54:12 +00004007 // Simplify (X+Z) == X --> Z == 0
4008 if (N0.getOperand(0) == N1)
4009 return DAG.getSetCC(VT, N0.getOperand(1),
4010 DAG.getConstant(0, N0.getValueType()), Cond);
4011 if (N0.getOperand(1) == N1) {
Evan Cheng1efba0e2006-08-29 06:42:35 +00004012 if (DAG.isCommutativeBinOp(N0.getOpcode()))
Nate Begeman452d7be2005-09-16 00:54:12 +00004013 return DAG.getSetCC(VT, N0.getOperand(0),
4014 DAG.getConstant(0, N0.getValueType()), Cond);
4015 else {
4016 assert(N0.getOpcode() == ISD::SUB && "Unexpected operation!");
4017 // (Z-X) == X --> Z == X<<1
4018 SDOperand SH = DAG.getNode(ISD::SHL, N1.getValueType(),
4019 N1,
4020 DAG.getConstant(1,TLI.getShiftAmountTy()));
Chris Lattner5750df92006-03-01 04:03:14 +00004021 AddToWorkList(SH.Val);
Nate Begeman452d7be2005-09-16 00:54:12 +00004022 return DAG.getSetCC(VT, N0.getOperand(0), SH, Cond);
4023 }
4024 }
4025 }
4026
4027 if (N1.getOpcode() == ISD::ADD || N1.getOpcode() == ISD::SUB ||
4028 N1.getOpcode() == ISD::XOR) {
4029 // Simplify X == (X+Z) --> Z == 0
4030 if (N1.getOperand(0) == N0) {
4031 return DAG.getSetCC(VT, N1.getOperand(1),
4032 DAG.getConstant(0, N1.getValueType()), Cond);
4033 } else if (N1.getOperand(1) == N0) {
Evan Cheng1efba0e2006-08-29 06:42:35 +00004034 if (DAG.isCommutativeBinOp(N1.getOpcode())) {
Nate Begeman452d7be2005-09-16 00:54:12 +00004035 return DAG.getSetCC(VT, N1.getOperand(0),
4036 DAG.getConstant(0, N1.getValueType()), Cond);
4037 } else {
4038 assert(N1.getOpcode() == ISD::SUB && "Unexpected operation!");
4039 // X == (Z-X) --> X<<1 == Z
4040 SDOperand SH = DAG.getNode(ISD::SHL, N1.getValueType(), N0,
4041 DAG.getConstant(1,TLI.getShiftAmountTy()));
Chris Lattner5750df92006-03-01 04:03:14 +00004042 AddToWorkList(SH.Val);
Nate Begeman452d7be2005-09-16 00:54:12 +00004043 return DAG.getSetCC(VT, SH, N1.getOperand(0), Cond);
4044 }
4045 }
4046 }
4047 }
4048
4049 // Fold away ALL boolean setcc's.
4050 SDOperand Temp;
Nate Begemane17daeb2005-10-05 21:43:42 +00004051 if (N0.getValueType() == MVT::i1 && foldBooleans) {
Nate Begeman452d7be2005-09-16 00:54:12 +00004052 switch (Cond) {
4053 default: assert(0 && "Unknown integer setcc!");
4054 case ISD::SETEQ: // X == Y -> (X^Y)^1
4055 Temp = DAG.getNode(ISD::XOR, MVT::i1, N0, N1);
4056 N0 = DAG.getNode(ISD::XOR, MVT::i1, Temp, DAG.getConstant(1, MVT::i1));
Chris Lattner5750df92006-03-01 04:03:14 +00004057 AddToWorkList(Temp.Val);
Nate Begeman452d7be2005-09-16 00:54:12 +00004058 break;
4059 case ISD::SETNE: // X != Y --> (X^Y)
4060 N0 = DAG.getNode(ISD::XOR, MVT::i1, N0, N1);
4061 break;
4062 case ISD::SETGT: // X >s Y --> X == 0 & Y == 1 --> X^1 & Y
4063 case ISD::SETULT: // X <u Y --> X == 0 & Y == 1 --> X^1 & Y
4064 Temp = DAG.getNode(ISD::XOR, MVT::i1, N0, DAG.getConstant(1, MVT::i1));
4065 N0 = DAG.getNode(ISD::AND, MVT::i1, N1, Temp);
Chris Lattner5750df92006-03-01 04:03:14 +00004066 AddToWorkList(Temp.Val);
Nate Begeman452d7be2005-09-16 00:54:12 +00004067 break;
4068 case ISD::SETLT: // X <s Y --> X == 1 & Y == 0 --> Y^1 & X
4069 case ISD::SETUGT: // X >u Y --> X == 1 & Y == 0 --> Y^1 & X
4070 Temp = DAG.getNode(ISD::XOR, MVT::i1, N1, DAG.getConstant(1, MVT::i1));
4071 N0 = DAG.getNode(ISD::AND, MVT::i1, N0, Temp);
Chris Lattner5750df92006-03-01 04:03:14 +00004072 AddToWorkList(Temp.Val);
Nate Begeman452d7be2005-09-16 00:54:12 +00004073 break;
4074 case ISD::SETULE: // X <=u Y --> X == 0 | Y == 1 --> X^1 | Y
4075 case ISD::SETGE: // X >=s Y --> X == 0 | Y == 1 --> X^1 | Y
4076 Temp = DAG.getNode(ISD::XOR, MVT::i1, N0, DAG.getConstant(1, MVT::i1));
4077 N0 = DAG.getNode(ISD::OR, MVT::i1, N1, Temp);
Chris Lattner5750df92006-03-01 04:03:14 +00004078 AddToWorkList(Temp.Val);
Nate Begeman452d7be2005-09-16 00:54:12 +00004079 break;
4080 case ISD::SETUGE: // X >=u Y --> X == 1 | Y == 0 --> Y^1 | X
4081 case ISD::SETLE: // X <=s Y --> X == 1 | Y == 0 --> Y^1 | X
4082 Temp = DAG.getNode(ISD::XOR, MVT::i1, N1, DAG.getConstant(1, MVT::i1));
4083 N0 = DAG.getNode(ISD::OR, MVT::i1, N0, Temp);
4084 break;
4085 }
4086 if (VT != MVT::i1) {
Chris Lattner5750df92006-03-01 04:03:14 +00004087 AddToWorkList(N0.Val);
Nate Begeman452d7be2005-09-16 00:54:12 +00004088 // FIXME: If running after legalize, we probably can't do this.
4089 N0 = DAG.getNode(ISD::ZERO_EXTEND, VT, N0);
4090 }
4091 return N0;
4092 }
4093
4094 // Could not fold it.
4095 return SDOperand();
4096}
4097
Nate Begeman69575232005-10-20 02:15:44 +00004098/// BuildSDIVSequence - Given an ISD::SDIV node expressing a divide by constant,
4099/// return a DAG expression to select that will generate the same value by
4100/// multiplying by a magic number. See:
4101/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
4102SDOperand DAGCombiner::BuildSDIV(SDNode *N) {
Andrew Lenharth232c9102006-06-12 16:07:18 +00004103 std::vector<SDNode*> Built;
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00004104 SDOperand S = TLI.BuildSDIV(N, DAG, &Built);
4105
Andrew Lenharth232c9102006-06-12 16:07:18 +00004106 for (std::vector<SDNode*>::iterator ii = Built.begin(), ee = Built.end();
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00004107 ii != ee; ++ii)
4108 AddToWorkList(*ii);
4109 return S;
Nate Begeman69575232005-10-20 02:15:44 +00004110}
4111
4112/// BuildUDIVSequence - Given an ISD::UDIV node expressing a divide by constant,
4113/// return a DAG expression to select that will generate the same value by
4114/// multiplying by a magic number. See:
4115/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
4116SDOperand DAGCombiner::BuildUDIV(SDNode *N) {
Andrew Lenharth232c9102006-06-12 16:07:18 +00004117 std::vector<SDNode*> Built;
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00004118 SDOperand S = TLI.BuildUDIV(N, DAG, &Built);
Nate Begeman69575232005-10-20 02:15:44 +00004119
Andrew Lenharth232c9102006-06-12 16:07:18 +00004120 for (std::vector<SDNode*>::iterator ii = Built.begin(), ee = Built.end();
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00004121 ii != ee; ++ii)
4122 AddToWorkList(*ii);
4123 return S;
Nate Begeman69575232005-10-20 02:15:44 +00004124}
4125
Jim Laskey71382342006-10-07 23:37:56 +00004126/// FindBaseOffset - Return true if base is known not to alias with anything
4127/// but itself. Provides base object and offset as results.
4128static bool FindBaseOffset(SDOperand Ptr, SDOperand &Base, int64_t &Offset) {
4129 // Assume it is a primitive operation.
4130 Base = Ptr; Offset = 0;
4131
4132 // If it's an adding a simple constant then integrate the offset.
4133 if (Base.getOpcode() == ISD::ADD) {
4134 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Base.getOperand(1))) {
4135 Base = Base.getOperand(0);
4136 Offset += C->getValue();
4137 }
4138 }
4139
4140 // If it's any of the following then it can't alias with anything but itself.
4141 return isa<FrameIndexSDNode>(Base) ||
4142 isa<ConstantPoolSDNode>(Base) ||
4143 isa<GlobalAddressSDNode>(Base);
4144}
4145
4146/// isAlias - Return true if there is any possibility that the two addresses
4147/// overlap.
Jim Laskey096c22e2006-10-18 12:29:57 +00004148bool DAGCombiner::isAlias(SDOperand Ptr1, int64_t Size1,
4149 const Value *SrcValue1, int SrcValueOffset1,
4150 SDOperand Ptr2, int64_t Size2,
4151 const Value *SrcValue2, int SrcValueOffset2)
4152{
Jim Laskey71382342006-10-07 23:37:56 +00004153 // If they are the same then they must be aliases.
4154 if (Ptr1 == Ptr2) return true;
4155
4156 // Gather base node and offset information.
4157 SDOperand Base1, Base2;
4158 int64_t Offset1, Offset2;
4159 bool KnownBase1 = FindBaseOffset(Ptr1, Base1, Offset1);
4160 bool KnownBase2 = FindBaseOffset(Ptr2, Base2, Offset2);
4161
4162 // If they have a same base address then...
4163 if (Base1 == Base2) {
4164 // Check to see if the addresses overlap.
4165 return!((Offset1 + Size1) <= Offset2 || (Offset2 + Size2) <= Offset1);
4166 }
4167
Jim Laskey096c22e2006-10-18 12:29:57 +00004168 // If we know both bases then they can't alias.
4169 if (KnownBase1 && KnownBase2) return false;
4170
Jim Laskey07a27092006-10-18 19:08:31 +00004171 if (CombinerGlobalAA) {
4172 // Use alias analysis information.
4173 int Overlap1 = Size1 + SrcValueOffset1 + Offset1;
4174 int Overlap2 = Size2 + SrcValueOffset2 + Offset2;
4175 AliasAnalysis::AliasResult AAResult =
Jim Laskey096c22e2006-10-18 12:29:57 +00004176 AA.alias(SrcValue1, Overlap1, SrcValue2, Overlap2);
Jim Laskey07a27092006-10-18 19:08:31 +00004177 if (AAResult == AliasAnalysis::NoAlias)
4178 return false;
4179 }
Jim Laskey096c22e2006-10-18 12:29:57 +00004180
4181 // Otherwise we have to assume they alias.
4182 return true;
Jim Laskey71382342006-10-07 23:37:56 +00004183}
4184
4185/// FindAliasInfo - Extracts the relevant alias information from the memory
4186/// node. Returns true if the operand was a load.
Jim Laskey7ca56af2006-10-11 13:47:09 +00004187bool DAGCombiner::FindAliasInfo(SDNode *N,
Jim Laskey096c22e2006-10-18 12:29:57 +00004188 SDOperand &Ptr, int64_t &Size,
4189 const Value *&SrcValue, int &SrcValueOffset) {
Jim Laskey7ca56af2006-10-11 13:47:09 +00004190 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
4191 Ptr = LD->getBasePtr();
Jim Laskeyc2b19f32006-10-11 17:47:52 +00004192 Size = MVT::getSizeInBits(LD->getLoadedVT()) >> 3;
Jim Laskey7ca56af2006-10-11 13:47:09 +00004193 SrcValue = LD->getSrcValue();
Jim Laskey096c22e2006-10-18 12:29:57 +00004194 SrcValueOffset = LD->getSrcValueOffset();
Jim Laskey71382342006-10-07 23:37:56 +00004195 return true;
Jim Laskey7ca56af2006-10-11 13:47:09 +00004196 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Jim Laskey7ca56af2006-10-11 13:47:09 +00004197 Ptr = ST->getBasePtr();
Evan Cheng8b2794a2006-10-13 21:14:26 +00004198 Size = MVT::getSizeInBits(ST->getStoredVT()) >> 3;
Jim Laskey7ca56af2006-10-11 13:47:09 +00004199 SrcValue = ST->getSrcValue();
Jim Laskey096c22e2006-10-18 12:29:57 +00004200 SrcValueOffset = ST->getSrcValueOffset();
Jim Laskey7ca56af2006-10-11 13:47:09 +00004201 } else {
Jim Laskey71382342006-10-07 23:37:56 +00004202 assert(0 && "FindAliasInfo expected a memory operand");
Jim Laskey71382342006-10-07 23:37:56 +00004203 }
4204
4205 return false;
4206}
4207
Jim Laskey6ff23e52006-10-04 16:53:27 +00004208/// GatherAllAliases - Walk up chain skipping non-aliasing memory nodes,
4209/// looking for aliasing nodes and adding them to the Aliases vector.
Jim Laskeybc588b82006-10-05 15:07:25 +00004210void DAGCombiner::GatherAllAliases(SDNode *N, SDOperand OriginalChain,
Jim Laskey6ff23e52006-10-04 16:53:27 +00004211 SmallVector<SDOperand, 8> &Aliases) {
Jim Laskeybc588b82006-10-05 15:07:25 +00004212 SmallVector<SDOperand, 8> Chains; // List of chains to visit.
Jim Laskey6ff23e52006-10-04 16:53:27 +00004213 std::set<SDNode *> Visited; // Visited node set.
4214
Jim Laskey279f0532006-09-25 16:29:54 +00004215 // Get alias information for node.
4216 SDOperand Ptr;
4217 int64_t Size;
Jim Laskey7ca56af2006-10-11 13:47:09 +00004218 const Value *SrcValue;
Jim Laskey096c22e2006-10-18 12:29:57 +00004219 int SrcValueOffset;
4220 bool IsLoad = FindAliasInfo(N, Ptr, Size, SrcValue, SrcValueOffset);
Jim Laskey279f0532006-09-25 16:29:54 +00004221
Jim Laskey6ff23e52006-10-04 16:53:27 +00004222 // Starting off.
Jim Laskeybc588b82006-10-05 15:07:25 +00004223 Chains.push_back(OriginalChain);
Jim Laskey6ff23e52006-10-04 16:53:27 +00004224
Jim Laskeybc588b82006-10-05 15:07:25 +00004225 // Look at each chain and determine if it is an alias. If so, add it to the
4226 // aliases list. If not, then continue up the chain looking for the next
4227 // candidate.
4228 while (!Chains.empty()) {
4229 SDOperand Chain = Chains.back();
4230 Chains.pop_back();
Jim Laskey6ff23e52006-10-04 16:53:27 +00004231
Jim Laskeybc588b82006-10-05 15:07:25 +00004232 // Don't bother if we've been before.
4233 if (Visited.find(Chain.Val) != Visited.end()) continue;
4234 Visited.insert(Chain.Val);
4235
4236 switch (Chain.getOpcode()) {
4237 case ISD::EntryToken:
4238 // Entry token is ideal chain operand, but handled in FindBetterChain.
4239 break;
Jim Laskey6ff23e52006-10-04 16:53:27 +00004240
Jim Laskeybc588b82006-10-05 15:07:25 +00004241 case ISD::LOAD:
4242 case ISD::STORE: {
4243 // Get alias information for Chain.
4244 SDOperand OpPtr;
4245 int64_t OpSize;
Jim Laskey7ca56af2006-10-11 13:47:09 +00004246 const Value *OpSrcValue;
Jim Laskey096c22e2006-10-18 12:29:57 +00004247 int OpSrcValueOffset;
4248 bool IsOpLoad = FindAliasInfo(Chain.Val, OpPtr, OpSize,
4249 OpSrcValue, OpSrcValueOffset);
Jim Laskeybc588b82006-10-05 15:07:25 +00004250
4251 // If chain is alias then stop here.
4252 if (!(IsLoad && IsOpLoad) &&
Jim Laskey096c22e2006-10-18 12:29:57 +00004253 isAlias(Ptr, Size, SrcValue, SrcValueOffset,
4254 OpPtr, OpSize, OpSrcValue, OpSrcValueOffset)) {
Jim Laskeybc588b82006-10-05 15:07:25 +00004255 Aliases.push_back(Chain);
4256 } else {
4257 // Look further up the chain.
4258 Chains.push_back(Chain.getOperand(0));
4259 // Clean up old chain.
4260 AddToWorkList(Chain.Val);
Jim Laskey279f0532006-09-25 16:29:54 +00004261 }
Jim Laskeybc588b82006-10-05 15:07:25 +00004262 break;
4263 }
4264
4265 case ISD::TokenFactor:
4266 // We have to check each of the operands of the token factor, so we queue
4267 // then up. Adding the operands to the queue (stack) in reverse order
4268 // maintains the original order and increases the likelihood that getNode
4269 // will find a matching token factor (CSE.)
4270 for (unsigned n = Chain.getNumOperands(); n;)
4271 Chains.push_back(Chain.getOperand(--n));
4272 // Eliminate the token factor if we can.
4273 AddToWorkList(Chain.Val);
4274 break;
4275
4276 default:
4277 // For all other instructions we will just have to take what we can get.
4278 Aliases.push_back(Chain);
4279 break;
Jim Laskey279f0532006-09-25 16:29:54 +00004280 }
4281 }
Jim Laskey6ff23e52006-10-04 16:53:27 +00004282}
4283
4284/// FindBetterChain - Walk up chain skipping non-aliasing memory nodes, looking
4285/// for a better chain (aliasing node.)
4286SDOperand DAGCombiner::FindBetterChain(SDNode *N, SDOperand OldChain) {
4287 SmallVector<SDOperand, 8> Aliases; // Ops for replacing token factor.
Jim Laskey279f0532006-09-25 16:29:54 +00004288
Jim Laskey6ff23e52006-10-04 16:53:27 +00004289 // Accumulate all the aliases to this node.
4290 GatherAllAliases(N, OldChain, Aliases);
4291
4292 if (Aliases.size() == 0) {
4293 // If no operands then chain to entry token.
4294 return DAG.getEntryNode();
4295 } else if (Aliases.size() == 1) {
4296 // If a single operand then chain to it. We don't need to revisit it.
4297 return Aliases[0];
4298 }
4299
4300 // Construct a custom tailored token factor.
4301 SDOperand NewChain = DAG.getNode(ISD::TokenFactor, MVT::Other,
4302 &Aliases[0], Aliases.size());
4303
4304 // Make sure the old chain gets cleaned up.
4305 if (NewChain != OldChain) AddToWorkList(OldChain.Val);
4306
4307 return NewChain;
Jim Laskey279f0532006-09-25 16:29:54 +00004308}
4309
Nate Begeman1d4d4142005-09-01 00:19:25 +00004310// SelectionDAG::Combine - This is the entry point for the file.
4311//
Jim Laskeyc7c3f112006-10-16 20:52:31 +00004312void SelectionDAG::Combine(bool RunningAfterLegalize, AliasAnalysis &AA) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00004313 /// run - This is the main entry point to this class.
4314 ///
Jim Laskeyc7c3f112006-10-16 20:52:31 +00004315 DAGCombiner(*this, AA).Run(RunningAfterLegalize);
Nate Begeman1d4d4142005-09-01 00:19:25 +00004316}