blob: 921752214c97413489b51398c90c689736cad6f4 [file] [log] [blame]
Andrew Lenharthaa38ce42005-09-02 18:46:02 +00001//===-- AlphaISelLowering.cpp - Alpha DAG Lowering Implementation ---------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Andrew Lenharthaa38ce42005-09-02 18:46:02 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the AlphaISelLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "AlphaISelLowering.h"
15#include "AlphaTargetMachine.h"
Eli Friedman796492d2009-07-19 01:11:32 +000016#include "llvm/CodeGen/CallingConvLower.h"
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000017#include "llvm/CodeGen/MachineFrameInfo.h"
18#include "llvm/CodeGen/MachineFunction.h"
19#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000020#include "llvm/CodeGen/MachineRegisterInfo.h"
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000021#include "llvm/CodeGen/SelectionDAG.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000022#include "llvm/CodeGen/MachineRegisterInfo.h"
Eli Friedman796492d2009-07-19 01:11:32 +000023#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000024#include "llvm/Target/TargetLoweringObjectFile.h"
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000025#include "llvm/Constants.h"
26#include "llvm/Function.h"
Andrew Lenharth167bc6e2006-01-23 20:59:50 +000027#include "llvm/Module.h"
Andrew Lenharth1b19ef02008-10-07 02:10:26 +000028#include "llvm/Intrinsics.h"
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000029#include "llvm/Support/CommandLine.h"
Torok Edwin804e0fe2009-07-08 19:04:27 +000030#include "llvm/Support/ErrorHandling.h"
Torok Edwindac237e2009-07-08 20:53:28 +000031#include "llvm/Support/raw_ostream.h"
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000032using namespace llvm;
33
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000034/// AddLiveIn - This helper function adds the specified physical register to the
35/// MachineFunction as a live in value. It also creates a corresponding virtual
36/// register for it.
37static unsigned AddLiveIn(MachineFunction &MF, unsigned PReg,
38 TargetRegisterClass *RC) {
39 assert(RC->contains(PReg) && "Not the correct regclass!");
Chris Lattner84bc5422007-12-31 04:13:23 +000040 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
41 MF.getRegInfo().addLiveIn(PReg, VReg);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000042 return VReg;
43}
44
Chris Lattnerf0144122009-07-28 03:13:23 +000045AlphaTargetLowering::AlphaTargetLowering(TargetMachine &TM)
Andrew Lenharth7f285c82009-08-05 18:13:04 +000046 : TargetLowering(TM, new TargetLoweringObjectFileELF()) {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000047 // Set up the TargetLowering object.
Dan Gohmana119de82009-06-14 23:30:43 +000048 //I am having problems with shr n i8 1
Owen Anderson825b72b2009-08-11 20:47:22 +000049 setShiftAmountType(MVT::i64);
Duncan Sands03228082008-11-23 15:47:28 +000050 setBooleanContents(ZeroOrOneBooleanContent);
Daniel Dunbara279bc32009-09-20 02:20:51 +000051
Chris Lattner111c2fa2006-10-06 22:46:51 +000052 setUsesGlobalOffsetTable(true);
Daniel Dunbara279bc32009-09-20 02:20:51 +000053
Owen Anderson825b72b2009-08-11 20:47:22 +000054 addRegisterClass(MVT::i64, Alpha::GPRCRegisterClass);
55 addRegisterClass(MVT::f64, Alpha::F8RCRegisterClass);
56 addRegisterClass(MVT::f32, Alpha::F4RCRegisterClass);
Andrew Lenharth1b19ef02008-10-07 02:10:26 +000057
58 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +000059 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Andrew Lenharth1b19ef02008-10-07 02:10:26 +000060
Owen Anderson825b72b2009-08-11 20:47:22 +000061 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
62 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Daniel Dunbara279bc32009-09-20 02:20:51 +000063
Owen Anderson825b72b2009-08-11 20:47:22 +000064 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
65 setLoadExtAction(ISD::ZEXTLOAD, MVT::i32, Expand);
Daniel Dunbara279bc32009-09-20 02:20:51 +000066
Owen Anderson825b72b2009-08-11 20:47:22 +000067 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
68 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
69 setLoadExtAction(ISD::SEXTLOAD, MVT::i16, Expand);
Evan Cheng8b2794a2006-10-13 21:14:26 +000070
Owen Anderson825b72b2009-08-11 20:47:22 +000071 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman18d643a2009-07-17 05:23:03 +000072
Owen Anderson825b72b2009-08-11 20:47:22 +000073 // setOperationAction(ISD::BRIND, MVT::Other, Expand);
74 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
75 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
Daniel Dunbara279bc32009-09-20 02:20:51 +000076 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
Andrew Lenharthf3fb71b2005-10-06 16:54:29 +000077
Owen Anderson825b72b2009-08-11 20:47:22 +000078 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Andrew Lenharth7794bd32006-06-27 23:19:14 +000079
Owen Anderson825b72b2009-08-11 20:47:22 +000080 setOperationAction(ISD::FREM, MVT::f32, Expand);
81 setOperationAction(ISD::FREM, MVT::f64, Expand);
Daniel Dunbara279bc32009-09-20 02:20:51 +000082
Owen Anderson825b72b2009-08-11 20:47:22 +000083 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
84 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
85 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
86 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
Andrew Lenharthcd804962005-11-30 16:10:29 +000087
Andrew Lenharth120ab482005-09-29 22:54:56 +000088 if (!TM.getSubtarget<AlphaSubtarget>().hasCT()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000089 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
90 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
91 setOperationAction(ISD::CTLZ , MVT::i64 , Expand);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000092 }
Owen Anderson825b72b2009-08-11 20:47:22 +000093 setOperationAction(ISD::BSWAP , MVT::i64, Expand);
94 setOperationAction(ISD::ROTL , MVT::i64, Expand);
95 setOperationAction(ISD::ROTR , MVT::i64, Expand);
Daniel Dunbara279bc32009-09-20 02:20:51 +000096
Owen Anderson825b72b2009-08-11 20:47:22 +000097 setOperationAction(ISD::SREM , MVT::i64, Custom);
98 setOperationAction(ISD::UREM , MVT::i64, Custom);
99 setOperationAction(ISD::SDIV , MVT::i64, Custom);
100 setOperationAction(ISD::UDIV , MVT::i64, Custom);
Andrew Lenharthafe3f492006-04-03 03:18:59 +0000101
Owen Anderson825b72b2009-08-11 20:47:22 +0000102 setOperationAction(ISD::ADDC , MVT::i64, Expand);
103 setOperationAction(ISD::ADDE , MVT::i64, Expand);
104 setOperationAction(ISD::SUBC , MVT::i64, Expand);
105 setOperationAction(ISD::SUBE , MVT::i64, Expand);
Andrew Lenharth1b19ef02008-10-07 02:10:26 +0000106
Owen Anderson825b72b2009-08-11 20:47:22 +0000107 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
108 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
Chris Lattnerd2a27ee2008-10-09 04:50:56 +0000109
Owen Anderson825b72b2009-08-11 20:47:22 +0000110 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
111 setOperationAction(ISD::SRA_PARTS, MVT::i64, Expand);
112 setOperationAction(ISD::SHL_PARTS, MVT::i64, Expand);
Andrew Lenharth1b19ef02008-10-07 02:10:26 +0000113
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000114 // We don't support sin/cos/sqrt/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000115 setOperationAction(ISD::FSIN , MVT::f64, Expand);
116 setOperationAction(ISD::FCOS , MVT::f64, Expand);
117 setOperationAction(ISD::FSIN , MVT::f32, Expand);
118 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Andrew Lenharth39424472006-01-19 21:10:38 +0000119
Owen Anderson825b72b2009-08-11 20:47:22 +0000120 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
121 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000122
Owen Anderson825b72b2009-08-11 20:47:22 +0000123 setOperationAction(ISD::FPOW , MVT::f32, Expand);
124 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000125
Owen Anderson825b72b2009-08-11 20:47:22 +0000126 setOperationAction(ISD::SETCC, MVT::f32, Promote);
Chris Lattnerf73bae12005-11-29 06:16:21 +0000127
Owen Anderson825b72b2009-08-11 20:47:22 +0000128 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Promote);
Andrew Lenharth3553d862007-01-24 21:09:16 +0000129
Chris Lattnerf73bae12005-11-29 06:16:21 +0000130 // We don't have line number support yet.
Owen Anderson825b72b2009-08-11 20:47:22 +0000131 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
132 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
133 setOperationAction(ISD::DBG_LABEL, MVT::Other, Expand);
134 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000135
136 // Not implemented yet.
Daniel Dunbara279bc32009-09-20 02:20:51 +0000137 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000138 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
139 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Andrew Lenharth739027e2006-01-16 21:22:38 +0000140
Bill Wendling056292f2008-09-16 21:48:12 +0000141 // We want to legalize GlobalAddress and ConstantPool and
142 // ExternalSymbols nodes into the appropriate instructions to
143 // materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000144 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
145 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
146 setOperationAction(ISD::ExternalSymbol, MVT::i64, Custom);
147 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Andrew Lenharth4e629512005-12-24 05:36:33 +0000148
Owen Anderson825b72b2009-08-11 20:47:22 +0000149 setOperationAction(ISD::VASTART, MVT::Other, Custom);
150 setOperationAction(ISD::VAEND, MVT::Other, Expand);
151 setOperationAction(ISD::VACOPY, MVT::Other, Custom);
152 setOperationAction(ISD::VAARG, MVT::Other, Custom);
153 setOperationAction(ISD::VAARG, MVT::i32, Custom);
Andrew Lenharth0e538792006-01-25 21:54:38 +0000154
Owen Anderson825b72b2009-08-11 20:47:22 +0000155 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
156 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
Andrew Lenharthea4f9d52006-09-18 18:01:03 +0000157
Andrew Lenharth739027e2006-01-16 21:22:38 +0000158 setStackPointerRegisterToSaveRestore(Alpha::R30);
159
Andrew Lenharth89c0b4a2006-09-05 00:22:25 +0000160 setJumpBufSize(272);
161 setJumpBufAlignment(16);
162
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000163 computeRegisterProperties();
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000164}
165
Owen Anderson825b72b2009-08-11 20:47:22 +0000166MVT::SimpleValueType AlphaTargetLowering::getSetCCResultType(EVT VT) const {
167 return MVT::i64;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000168}
169
Andrew Lenharth84a06052006-01-16 19:53:25 +0000170const char *AlphaTargetLowering::getTargetNodeName(unsigned Opcode) const {
171 switch (Opcode) {
172 default: return 0;
Andrew Lenharth84a06052006-01-16 19:53:25 +0000173 case AlphaISD::CVTQT_: return "Alpha::CVTQT_";
174 case AlphaISD::CVTQS_: return "Alpha::CVTQS_";
175 case AlphaISD::CVTTQ_: return "Alpha::CVTTQ_";
176 case AlphaISD::GPRelHi: return "Alpha::GPRelHi";
177 case AlphaISD::GPRelLo: return "Alpha::GPRelLo";
178 case AlphaISD::RelLit: return "Alpha::RelLit";
Andrew Lenharth0e4dd012006-06-13 18:27:39 +0000179 case AlphaISD::GlobalRetAddr: return "Alpha::GlobalRetAddr";
Chris Lattner2d90bd52006-01-27 23:39:00 +0000180 case AlphaISD::CALL: return "Alpha::CALL";
Andrew Lenharth84a06052006-01-16 19:53:25 +0000181 case AlphaISD::DivCall: return "Alpha::DivCall";
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000182 case AlphaISD::RET_FLAG: return "Alpha::RET_FLAG";
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000183 case AlphaISD::COND_BRANCH_I: return "Alpha::COND_BRANCH_I";
184 case AlphaISD::COND_BRANCH_F: return "Alpha::COND_BRANCH_F";
Andrew Lenharth84a06052006-01-16 19:53:25 +0000185 }
186}
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000187
Bill Wendlingb4202b82009-07-01 18:50:55 +0000188/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000189unsigned AlphaTargetLowering::getFunctionAlignment(const Function *F) const {
190 return 4;
191}
192
Dan Gohman475871a2008-07-27 21:46:04 +0000193static SDValue LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +0000194 EVT PtrVT = Op.getValueType();
Andrew Lenharthea4f9d52006-09-18 18:01:03 +0000195 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000196 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
197 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesende064702009-02-06 21:50:26 +0000198 // FIXME there isn't really any debug info here
199 DebugLoc dl = Op.getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +0000200
Owen Anderson825b72b2009-08-11 20:47:22 +0000201 SDValue Hi = DAG.getNode(AlphaISD::GPRelHi, dl, MVT::i64, JTI,
202 DAG.getGLOBAL_OFFSET_TABLE(MVT::i64));
203 SDValue Lo = DAG.getNode(AlphaISD::GPRelLo, dl, MVT::i64, JTI, Hi);
Andrew Lenharthea4f9d52006-09-18 18:01:03 +0000204 return Lo;
205}
206
Chris Lattnere21492b2006-08-11 17:19:54 +0000207//http://www.cs.arizona.edu/computer.help/policy/DIGITAL_unix/
208//AA-PY8AC-TET1_html/callCH3.html#BLOCK21
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000209
210//For now, just use variable size stack frame format
211
212//In a standard call, the first six items are passed in registers $16
213//- $21 and/or registers $f16 - $f21. (See Section 4.1.2 for details
214//of argument-to-register correspondence.) The remaining items are
215//collected in a memory argument list that is a naturally aligned
216//array of quadwords. In a standard call, this list, if present, must
217//be passed at 0(SP).
218//7 ... n 0(SP) ... (n-7)*8(SP)
219
220// //#define FP $15
221// //#define RA $26
222// //#define PV $27
223// //#define GP $29
224// //#define SP $30
225
Eli Friedman796492d2009-07-19 01:11:32 +0000226#include "AlphaGenCallingConv.inc"
227
Dan Gohman98ca4f22009-08-05 01:29:28 +0000228SDValue
229AlphaTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000230 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000231 bool isTailCall,
232 const SmallVectorImpl<ISD::OutputArg> &Outs,
233 const SmallVectorImpl<ISD::InputArg> &Ins,
234 DebugLoc dl, SelectionDAG &DAG,
235 SmallVectorImpl<SDValue> &InVals) {
Eli Friedman796492d2009-07-19 01:11:32 +0000236
237 // Analyze operands of the call, assigning locations to each operand.
238 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000239 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
240 ArgLocs, *DAG.getContext());
Eli Friedman796492d2009-07-19 01:11:32 +0000241
Dan Gohman98ca4f22009-08-05 01:29:28 +0000242 CCInfo.AnalyzeCallOperands(Outs, CC_Alpha);
Eli Friedman796492d2009-07-19 01:11:32 +0000243
244 // Get a count of how many bytes are to be pushed on the stack.
245 unsigned NumBytes = CCInfo.getNextStackOffset();
246
247 Chain = DAG.getCALLSEQ_START(Chain, DAG.getConstant(NumBytes,
248 getPointerTy(), true));
249
250 SmallVector<std::pair<unsigned, SDValue>, 4> RegsToPass;
251 SmallVector<SDValue, 12> MemOpChains;
252 SDValue StackPtr;
253
254 // Walk the register/memloc assignments, inserting copies/loads.
255 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
256 CCValAssign &VA = ArgLocs[i];
257
Dan Gohman98ca4f22009-08-05 01:29:28 +0000258 SDValue Arg = Outs[i].Val;
Eli Friedman796492d2009-07-19 01:11:32 +0000259
260 // Promote the value if needed.
261 switch (VA.getLocInfo()) {
262 default: assert(0 && "Unknown loc info!");
263 case CCValAssign::Full: break;
264 case CCValAssign::SExt:
265 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
266 break;
267 case CCValAssign::ZExt:
268 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
269 break;
270 case CCValAssign::AExt:
271 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
272 break;
273 }
274
275 // Arguments that can be passed on register must be kept at RegsToPass
276 // vector
277 if (VA.isRegLoc()) {
278 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
279 } else {
280 assert(VA.isMemLoc());
281
282 if (StackPtr.getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000283 StackPtr = DAG.getCopyFromReg(Chain, dl, Alpha::R30, MVT::i64);
Eli Friedman796492d2009-07-19 01:11:32 +0000284
285 SDValue PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(),
286 StackPtr,
287 DAG.getIntPtrConstant(VA.getLocMemOffset()));
288
289 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
290 PseudoSourceValue::getStack(), 0));
291 }
292 }
293
294 // Transform all store nodes into one single node because all store nodes are
295 // independent of each other.
296 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +0000297 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Eli Friedman796492d2009-07-19 01:11:32 +0000298 &MemOpChains[0], MemOpChains.size());
299
300 // Build a sequence of copy-to-reg nodes chained together with token chain and
301 // flag operands which copy the outgoing args into registers. The InFlag in
302 // necessary since all emited instructions must be stuck together.
303 SDValue InFlag;
304 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
305 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
306 RegsToPass[i].second, InFlag);
307 InFlag = Chain.getValue(1);
308 }
309
310 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +0000311 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Eli Friedman796492d2009-07-19 01:11:32 +0000312 SmallVector<SDValue, 8> Ops;
313 Ops.push_back(Chain);
314 Ops.push_back(Callee);
315
316 // Add argument registers to the end of the list so that they are
317 // known live into the call.
318 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
319 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
320 RegsToPass[i].second.getValueType()));
321
322 if (InFlag.getNode())
323 Ops.push_back(InFlag);
324
325 Chain = DAG.getNode(AlphaISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
326 InFlag = Chain.getValue(1);
327
328 // Create the CALLSEQ_END node.
329 Chain = DAG.getCALLSEQ_END(Chain,
330 DAG.getConstant(NumBytes, getPointerTy(), true),
331 DAG.getConstant(0, getPointerTy(), true),
332 InFlag);
333 InFlag = Chain.getValue(1);
334
335 // Handle result values, copying them out of physregs into vregs that we
336 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +0000337 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
338 Ins, dl, DAG, InVals);
Eli Friedman796492d2009-07-19 01:11:32 +0000339}
340
Dan Gohman98ca4f22009-08-05 01:29:28 +0000341/// LowerCallResult - Lower the result values of a call into the
342/// appropriate copies out of appropriate physical registers.
343///
344SDValue
Eli Friedman796492d2009-07-19 01:11:32 +0000345AlphaTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000346 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000347 const SmallVectorImpl<ISD::InputArg> &Ins,
348 DebugLoc dl, SelectionDAG &DAG,
349 SmallVectorImpl<SDValue> &InVals) {
Eli Friedman796492d2009-07-19 01:11:32 +0000350
351 // Assign locations to each value returned by this call.
352 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000353 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
Owen Andersone922c022009-07-22 00:24:57 +0000354 *DAG.getContext());
Eli Friedman796492d2009-07-19 01:11:32 +0000355
Dan Gohman98ca4f22009-08-05 01:29:28 +0000356 CCInfo.AnalyzeCallResult(Ins, RetCC_Alpha);
Eli Friedman796492d2009-07-19 01:11:32 +0000357
358 // Copy all of the result registers out of their specified physreg.
359 for (unsigned i = 0; i != RVLocs.size(); ++i) {
360 CCValAssign &VA = RVLocs[i];
361
362 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
363 VA.getLocVT(), InFlag).getValue(1);
364 SDValue RetValue = Chain.getValue(0);
365 InFlag = Chain.getValue(2);
366
367 // If this is an 8/16/32-bit value, it is really passed promoted to 64
368 // bits. Insert an assert[sz]ext to capture this, then truncate to the
369 // right size.
370 if (VA.getLocInfo() == CCValAssign::SExt)
371 RetValue = DAG.getNode(ISD::AssertSext, dl, VA.getLocVT(), RetValue,
372 DAG.getValueType(VA.getValVT()));
373 else if (VA.getLocInfo() == CCValAssign::ZExt)
374 RetValue = DAG.getNode(ISD::AssertZext, dl, VA.getLocVT(), RetValue,
375 DAG.getValueType(VA.getValVT()));
376
377 if (VA.getLocInfo() != CCValAssign::Full)
378 RetValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), RetValue);
379
Dan Gohman98ca4f22009-08-05 01:29:28 +0000380 InVals.push_back(RetValue);
Eli Friedman796492d2009-07-19 01:11:32 +0000381 }
382
Dan Gohman98ca4f22009-08-05 01:29:28 +0000383 return Chain;
Eli Friedman796492d2009-07-19 01:11:32 +0000384}
385
Dan Gohman98ca4f22009-08-05 01:29:28 +0000386SDValue
387AlphaTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000388 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000389 const SmallVectorImpl<ISD::InputArg>
390 &Ins,
391 DebugLoc dl, SelectionDAG &DAG,
392 SmallVectorImpl<SDValue> &InVals) {
393
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000394 MachineFunction &MF = DAG.getMachineFunction();
395 MachineFrameInfo *MFI = MF.getFrameInfo();
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000396
Andrew Lenharthf71df332005-09-04 06:12:19 +0000397 unsigned args_int[] = {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000398 Alpha::R16, Alpha::R17, Alpha::R18, Alpha::R19, Alpha::R20, Alpha::R21};
Andrew Lenharthf71df332005-09-04 06:12:19 +0000399 unsigned args_float[] = {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000400 Alpha::F16, Alpha::F17, Alpha::F18, Alpha::F19, Alpha::F20, Alpha::F21};
Daniel Dunbara279bc32009-09-20 02:20:51 +0000401
Dan Gohman98ca4f22009-08-05 01:29:28 +0000402 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Dan Gohman475871a2008-07-27 21:46:04 +0000403 SDValue argt;
Owen Andersone50ed302009-08-10 22:56:29 +0000404 EVT ObjectVT = Ins[ArgNo].VT;
Dan Gohman475871a2008-07-27 21:46:04 +0000405 SDValue ArgVal;
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000406
407 if (ArgNo < 6) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000408 switch (ObjectVT.getSimpleVT().SimpleTy) {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000409 default:
Duncan Sands83ec4b62008-06-06 12:08:01 +0000410 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +0000411 case MVT::f64:
Daniel Dunbara279bc32009-09-20 02:20:51 +0000412 args_float[ArgNo] = AddLiveIn(MF, args_float[ArgNo],
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000413 &Alpha::F8RCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +0000414 ArgVal = DAG.getCopyFromReg(Chain, dl, args_float[ArgNo], ObjectVT);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000415 break;
Owen Anderson825b72b2009-08-11 20:47:22 +0000416 case MVT::f32:
Daniel Dunbara279bc32009-09-20 02:20:51 +0000417 args_float[ArgNo] = AddLiveIn(MF, args_float[ArgNo],
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000418 &Alpha::F4RCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +0000419 ArgVal = DAG.getCopyFromReg(Chain, dl, args_float[ArgNo], ObjectVT);
Andrew Lenharthd1aab352006-06-21 01:00:43 +0000420 break;
Owen Anderson825b72b2009-08-11 20:47:22 +0000421 case MVT::i64:
Daniel Dunbara279bc32009-09-20 02:20:51 +0000422 args_int[ArgNo] = AddLiveIn(MF, args_int[ArgNo],
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000423 &Alpha::GPRCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000424 ArgVal = DAG.getCopyFromReg(Chain, dl, args_int[ArgNo], MVT::i64);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000425 break;
426 }
427 } else { //more args
428 // Create the frame index object for this incoming parameter...
David Greene3f2bf852009-11-12 20:49:22 +0000429 int FI = MFI->CreateFixedObject(8, 8 * (ArgNo - 6), true, false);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000430
431 // Create the SelectionDAG nodes corresponding to a load
432 //from this parameter
Owen Anderson825b72b2009-08-11 20:47:22 +0000433 SDValue FIN = DAG.getFrameIndex(FI, MVT::i64);
Dan Gohman98ca4f22009-08-05 01:29:28 +0000434 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, NULL, 0);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000435 }
Dan Gohman98ca4f22009-08-05 01:29:28 +0000436 InVals.push_back(ArgVal);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000437 }
438
439 // If the functions takes variable number of arguments, copy all regs to stack
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000440 if (isVarArg) {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000441 VarArgsOffset = Ins.size() * 8;
Dan Gohman475871a2008-07-27 21:46:04 +0000442 std::vector<SDValue> LS;
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000443 for (int i = 0; i < 6; ++i) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000444 if (TargetRegisterInfo::isPhysicalRegister(args_int[i]))
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000445 args_int[i] = AddLiveIn(MF, args_int[i], &Alpha::GPRCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000446 SDValue argt = DAG.getCopyFromReg(Chain, dl, args_int[i], MVT::i64);
David Greene3f2bf852009-11-12 20:49:22 +0000447 int FI = MFI->CreateFixedObject(8, -8 * (6 - i), true, false);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000448 if (i == 0) VarArgsBase = FI;
Owen Anderson825b72b2009-08-11 20:47:22 +0000449 SDValue SDFI = DAG.getFrameIndex(FI, MVT::i64);
Dan Gohman98ca4f22009-08-05 01:29:28 +0000450 LS.push_back(DAG.getStore(Chain, dl, argt, SDFI, NULL, 0));
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000451
Dan Gohman6f0d0242008-02-10 18:45:23 +0000452 if (TargetRegisterInfo::isPhysicalRegister(args_float[i]))
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000453 args_float[i] = AddLiveIn(MF, args_float[i], &Alpha::F8RCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000454 argt = DAG.getCopyFromReg(Chain, dl, args_float[i], MVT::f64);
David Greene3f2bf852009-11-12 20:49:22 +0000455 FI = MFI->CreateFixedObject(8, - 8 * (12 - i), true, false);
Owen Anderson825b72b2009-08-11 20:47:22 +0000456 SDFI = DAG.getFrameIndex(FI, MVT::i64);
Dan Gohman98ca4f22009-08-05 01:29:28 +0000457 LS.push_back(DAG.getStore(Chain, dl, argt, SDFI, NULL, 0));
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000458 }
459
460 //Set up a token factor with all the stack traffic
Owen Anderson825b72b2009-08-11 20:47:22 +0000461 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &LS[0], LS.size());
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000462 }
463
Dan Gohman98ca4f22009-08-05 01:29:28 +0000464 return Chain;
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000465}
466
Dan Gohman98ca4f22009-08-05 01:29:28 +0000467SDValue
468AlphaTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000469 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000470 const SmallVectorImpl<ISD::OutputArg> &Outs,
471 DebugLoc dl, SelectionDAG &DAG) {
472
473 SDValue Copy = DAG.getCopyToReg(Chain, dl, Alpha::R26,
474 DAG.getNode(AlphaISD::GlobalRetAddr,
475 DebugLoc::getUnknownLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +0000476 MVT::i64),
Dan Gohman98ca4f22009-08-05 01:29:28 +0000477 SDValue());
478 switch (Outs.size()) {
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000479 default:
Torok Edwinc23197a2009-07-14 16:55:14 +0000480 llvm_unreachable("Do not know how to return this many arguments!");
Dan Gohman98ca4f22009-08-05 01:29:28 +0000481 case 0:
Andrew Lenharth0e4dd012006-06-13 18:27:39 +0000482 break;
Dan Gohman475871a2008-07-27 21:46:04 +0000483 //return SDValue(); // ret void is legal
Dan Gohman98ca4f22009-08-05 01:29:28 +0000484 case 1: {
Owen Andersone50ed302009-08-10 22:56:29 +0000485 EVT ArgVT = Outs[0].Val.getValueType();
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000486 unsigned ArgReg;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000487 if (ArgVT.isInteger())
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000488 ArgReg = Alpha::R0;
489 else {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000490 assert(ArgVT.isFloatingPoint());
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000491 ArgReg = Alpha::F0;
492 }
Daniel Dunbara279bc32009-09-20 02:20:51 +0000493 Copy = DAG.getCopyToReg(Copy, dl, ArgReg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000494 Outs[0].Val, Copy.getValue(1));
Chris Lattner84bc5422007-12-31 04:13:23 +0000495 if (DAG.getMachineFunction().getRegInfo().liveout_empty())
496 DAG.getMachineFunction().getRegInfo().addLiveOut(ArgReg);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000497 break;
498 }
Dan Gohman98ca4f22009-08-05 01:29:28 +0000499 case 2: {
Owen Andersone50ed302009-08-10 22:56:29 +0000500 EVT ArgVT = Outs[0].Val.getValueType();
Andrew Lenharth1b19ef02008-10-07 02:10:26 +0000501 unsigned ArgReg1, ArgReg2;
502 if (ArgVT.isInteger()) {
503 ArgReg1 = Alpha::R0;
504 ArgReg2 = Alpha::R1;
505 } else {
506 assert(ArgVT.isFloatingPoint());
507 ArgReg1 = Alpha::F0;
508 ArgReg2 = Alpha::F1;
509 }
Daniel Dunbara279bc32009-09-20 02:20:51 +0000510 Copy = DAG.getCopyToReg(Copy, dl, ArgReg1,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000511 Outs[0].Val, Copy.getValue(1));
Daniel Dunbara279bc32009-09-20 02:20:51 +0000512 if (std::find(DAG.getMachineFunction().getRegInfo().liveout_begin(),
Andrew Lenharth1b19ef02008-10-07 02:10:26 +0000513 DAG.getMachineFunction().getRegInfo().liveout_end(), ArgReg1)
514 == DAG.getMachineFunction().getRegInfo().liveout_end())
515 DAG.getMachineFunction().getRegInfo().addLiveOut(ArgReg1);
Daniel Dunbara279bc32009-09-20 02:20:51 +0000516 Copy = DAG.getCopyToReg(Copy, dl, ArgReg2,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000517 Outs[1].Val, Copy.getValue(1));
Daniel Dunbara279bc32009-09-20 02:20:51 +0000518 if (std::find(DAG.getMachineFunction().getRegInfo().liveout_begin(),
Andrew Lenharth1b19ef02008-10-07 02:10:26 +0000519 DAG.getMachineFunction().getRegInfo().liveout_end(), ArgReg2)
520 == DAG.getMachineFunction().getRegInfo().liveout_end())
521 DAG.getMachineFunction().getRegInfo().addLiveOut(ArgReg2);
522 break;
523 }
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000524 }
Daniel Dunbara279bc32009-09-20 02:20:51 +0000525 return DAG.getNode(AlphaISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +0000526 MVT::Other, Copy, Copy.getValue(1));
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000527}
528
Dan Gohman475871a2008-07-27 21:46:04 +0000529void AlphaTargetLowering::LowerVAARG(SDNode *N, SDValue &Chain,
530 SDValue &DataPtr, SelectionDAG &DAG) {
Duncan Sands126d9072008-07-04 11:47:58 +0000531 Chain = N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +0000532 SDValue VAListP = N->getOperand(1);
Duncan Sands126d9072008-07-04 11:47:58 +0000533 const Value *VAListS = cast<SrcValueSDNode>(N->getOperand(2))->getValue();
Dale Johannesenf5d97892009-02-04 01:48:28 +0000534 DebugLoc dl = N->getDebugLoc();
Duncan Sands126d9072008-07-04 11:47:58 +0000535
Owen Anderson825b72b2009-08-11 20:47:22 +0000536 SDValue Base = DAG.getLoad(MVT::i64, dl, Chain, VAListP, VAListS, 0);
537 SDValue Tmp = DAG.getNode(ISD::ADD, dl, MVT::i64, VAListP,
538 DAG.getConstant(8, MVT::i64));
539 SDValue Offset = DAG.getExtLoad(ISD::SEXTLOAD, dl, MVT::i64, Base.getValue(1),
540 Tmp, NULL, 0, MVT::i32);
541 DataPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Base, Offset);
Duncan Sands126d9072008-07-04 11:47:58 +0000542 if (N->getValueType(0).isFloatingPoint())
543 {
544 //if fp && Offset < 6*8, then subtract 6*8 from DataPtr
Owen Anderson825b72b2009-08-11 20:47:22 +0000545 SDValue FPDataPtr = DAG.getNode(ISD::SUB, dl, MVT::i64, DataPtr,
546 DAG.getConstant(8*6, MVT::i64));
547 SDValue CC = DAG.getSetCC(dl, MVT::i64, Offset,
548 DAG.getConstant(8*6, MVT::i64), ISD::SETLT);
549 DataPtr = DAG.getNode(ISD::SELECT, dl, MVT::i64, CC, FPDataPtr, DataPtr);
Duncan Sands126d9072008-07-04 11:47:58 +0000550 }
551
Owen Anderson825b72b2009-08-11 20:47:22 +0000552 SDValue NewOffset = DAG.getNode(ISD::ADD, dl, MVT::i64, Offset,
553 DAG.getConstant(8, MVT::i64));
Dale Johannesenf5d97892009-02-04 01:48:28 +0000554 Chain = DAG.getTruncStore(Offset.getValue(1), dl, NewOffset, Tmp, NULL, 0,
Owen Anderson825b72b2009-08-11 20:47:22 +0000555 MVT::i32);
Duncan Sands126d9072008-07-04 11:47:58 +0000556}
557
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000558/// LowerOperation - Provide custom lowering hooks for some operations.
559///
Dan Gohman475871a2008-07-27 21:46:04 +0000560SDValue AlphaTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +0000561 DebugLoc dl = Op.getDebugLoc();
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000562 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000563 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Andrew Lenharthea4f9d52006-09-18 18:01:03 +0000564 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
565
Andrew Lenharth1b19ef02008-10-07 02:10:26 +0000566 case ISD::INTRINSIC_WO_CHAIN: {
567 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
568 switch (IntNo) {
569 default: break; // Don't custom lower most intrinsics.
570 case Intrinsic::alpha_umulh:
Daniel Dunbara279bc32009-09-20 02:20:51 +0000571 return DAG.getNode(ISD::MULHU, dl, MVT::i64,
Dale Johannesende064702009-02-06 21:50:26 +0000572 Op.getOperand(1), Op.getOperand(2));
Andrew Lenharth1b19ef02008-10-07 02:10:26 +0000573 }
574 }
575
Andrew Lenharth7116b7b2009-08-07 22:37:20 +0000576 case ISD::SRL_PARTS: {
577 SDValue ShOpLo = Op.getOperand(0);
578 SDValue ShOpHi = Op.getOperand(1);
579 SDValue ShAmt = Op.getOperand(2);
Daniel Dunbara279bc32009-09-20 02:20:51 +0000580 SDValue bm = DAG.getNode(ISD::SUB, dl, MVT::i64,
581 DAG.getConstant(64, MVT::i64), ShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +0000582 SDValue BMCC = DAG.getSetCC(dl, MVT::i64, bm,
583 DAG.getConstant(0, MVT::i64), ISD::SETLE);
Andrew Lenharth7116b7b2009-08-07 22:37:20 +0000584 // if 64 - shAmt <= 0
Owen Anderson825b72b2009-08-11 20:47:22 +0000585 SDValue Hi_Neg = DAG.getConstant(0, MVT::i64);
586 SDValue ShAmt_Neg = DAG.getNode(ISD::SUB, dl, MVT::i64,
Daniel Dunbara279bc32009-09-20 02:20:51 +0000587 DAG.getConstant(0, MVT::i64), bm);
Owen Anderson825b72b2009-08-11 20:47:22 +0000588 SDValue Lo_Neg = DAG.getNode(ISD::SRL, dl, MVT::i64, ShOpHi, ShAmt_Neg);
Andrew Lenharth7116b7b2009-08-07 22:37:20 +0000589 // else
Owen Anderson825b72b2009-08-11 20:47:22 +0000590 SDValue carries = DAG.getNode(ISD::SHL, dl, MVT::i64, ShOpHi, bm);
591 SDValue Hi_Pos = DAG.getNode(ISD::SRL, dl, MVT::i64, ShOpHi, ShAmt);
592 SDValue Lo_Pos = DAG.getNode(ISD::SRL, dl, MVT::i64, ShOpLo, ShAmt);
593 Lo_Pos = DAG.getNode(ISD::OR, dl, MVT::i64, Lo_Pos, carries);
Andrew Lenharth7116b7b2009-08-07 22:37:20 +0000594 // Merge
Owen Anderson825b72b2009-08-11 20:47:22 +0000595 SDValue Hi = DAG.getNode(ISD::SELECT, dl, MVT::i64, BMCC, Hi_Neg, Hi_Pos);
596 SDValue Lo = DAG.getNode(ISD::SELECT, dl, MVT::i64, BMCC, Lo_Neg, Lo_Pos);
Andrew Lenharth7116b7b2009-08-07 22:37:20 +0000597 SDValue Ops[2] = { Lo, Hi };
598 return DAG.getMergeValues(Ops, 2, dl);
Daniel Dunbara279bc32009-09-20 02:20:51 +0000599 }
Andrew Lenharth7116b7b2009-08-07 22:37:20 +0000600 // case ISD::SRA_PARTS:
601
602 // case ISD::SHL_PARTS:
603
604
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000605 case ISD::SINT_TO_FP: {
Owen Anderson825b72b2009-08-11 20:47:22 +0000606 assert(Op.getOperand(0).getValueType() == MVT::i64 &&
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000607 "Unhandled SINT_TO_FP type in custom expander!");
Dan Gohman475871a2008-07-27 21:46:04 +0000608 SDValue LD;
Owen Anderson825b72b2009-08-11 20:47:22 +0000609 bool isDouble = Op.getValueType() == MVT::f64;
610 LD = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op.getOperand(0));
Dale Johannesende064702009-02-06 21:50:26 +0000611 SDValue FP = DAG.getNode(isDouble?AlphaISD::CVTQT_:AlphaISD::CVTQS_, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +0000612 isDouble?MVT::f64:MVT::f32, LD);
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000613 return FP;
614 }
Andrew Lenharthcd804962005-11-30 16:10:29 +0000615 case ISD::FP_TO_SINT: {
Owen Anderson825b72b2009-08-11 20:47:22 +0000616 bool isDouble = Op.getOperand(0).getValueType() == MVT::f64;
Dan Gohman475871a2008-07-27 21:46:04 +0000617 SDValue src = Op.getOperand(0);
Andrew Lenharthcd804962005-11-30 16:10:29 +0000618
619 if (!isDouble) //Promote
Owen Anderson825b72b2009-08-11 20:47:22 +0000620 src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, src);
Daniel Dunbara279bc32009-09-20 02:20:51 +0000621
Owen Anderson825b72b2009-08-11 20:47:22 +0000622 src = DAG.getNode(AlphaISD::CVTTQ_, dl, MVT::f64, src);
Andrew Lenharthcd804962005-11-30 16:10:29 +0000623
Owen Anderson825b72b2009-08-11 20:47:22 +0000624 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, src);
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000625 }
Andrew Lenharth4e629512005-12-24 05:36:33 +0000626 case ISD::ConstantPool: {
Evan Chengb8973bd2006-01-31 22:23:14 +0000627 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Evan Chengc356a572006-09-12 21:04:05 +0000628 Constant *C = CP->getConstVal();
Owen Anderson825b72b2009-08-11 20:47:22 +0000629 SDValue CPI = DAG.getTargetConstantPool(C, MVT::i64, CP->getAlignment());
Dale Johannesende064702009-02-06 21:50:26 +0000630 // FIXME there isn't really any debug info here
Daniel Dunbara279bc32009-09-20 02:20:51 +0000631
Owen Anderson825b72b2009-08-11 20:47:22 +0000632 SDValue Hi = DAG.getNode(AlphaISD::GPRelHi, dl, MVT::i64, CPI,
633 DAG.getGLOBAL_OFFSET_TABLE(MVT::i64));
634 SDValue Lo = DAG.getNode(AlphaISD::GPRelLo, dl, MVT::i64, CPI, Hi);
Andrew Lenharth4e629512005-12-24 05:36:33 +0000635 return Lo;
636 }
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +0000637 case ISD::GlobalTLSAddress:
Torok Edwinc23197a2009-07-14 16:55:14 +0000638 llvm_unreachable("TLS not implemented for Alpha.");
Andrew Lenharth4e629512005-12-24 05:36:33 +0000639 case ISD::GlobalAddress: {
640 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
641 GlobalValue *GV = GSDN->getGlobal();
Owen Anderson825b72b2009-08-11 20:47:22 +0000642 SDValue GA = DAG.getTargetGlobalAddress(GV, MVT::i64, GSDN->getOffset());
Dale Johannesende064702009-02-06 21:50:26 +0000643 // FIXME there isn't really any debug info here
Andrew Lenharth4e629512005-12-24 05:36:33 +0000644
Reid Spencer5cbf9852007-01-30 20:08:39 +0000645 // if (!GV->hasWeakLinkage() && !GV->isDeclaration() && !GV->hasLinkOnceLinkage()) {
Rafael Espindolabb46f522009-01-15 20:18:42 +0000646 if (GV->hasLocalLinkage()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000647 SDValue Hi = DAG.getNode(AlphaISD::GPRelHi, dl, MVT::i64, GA,
648 DAG.getGLOBAL_OFFSET_TABLE(MVT::i64));
649 SDValue Lo = DAG.getNode(AlphaISD::GPRelLo, dl, MVT::i64, GA, Hi);
Andrew Lenharth4e629512005-12-24 05:36:33 +0000650 return Lo;
651 } else
Daniel Dunbara279bc32009-09-20 02:20:51 +0000652 return DAG.getNode(AlphaISD::RelLit, dl, MVT::i64, GA,
Owen Anderson825b72b2009-08-11 20:47:22 +0000653 DAG.getGLOBAL_OFFSET_TABLE(MVT::i64));
Andrew Lenharth4e629512005-12-24 05:36:33 +0000654 }
Bill Wendling056292f2008-09-16 21:48:12 +0000655 case ISD::ExternalSymbol: {
Daniel Dunbara279bc32009-09-20 02:20:51 +0000656 return DAG.getNode(AlphaISD::RelLit, dl, MVT::i64,
Bill Wendling056292f2008-09-16 21:48:12 +0000657 DAG.getTargetExternalSymbol(cast<ExternalSymbolSDNode>(Op)
Owen Anderson825b72b2009-08-11 20:47:22 +0000658 ->getSymbol(), MVT::i64),
659 DAG.getGLOBAL_OFFSET_TABLE(MVT::i64));
Andrew Lenharth53d89702005-12-25 01:34:27 +0000660 }
Bill Wendling056292f2008-09-16 21:48:12 +0000661
Andrew Lenharth53d89702005-12-25 01:34:27 +0000662 case ISD::UREM:
663 case ISD::SREM:
Andrew Lenharthccd9f982006-04-02 21:08:39 +0000664 //Expand only on constant case
665 if (Op.getOperand(1).getOpcode() == ISD::Constant) {
Owen Andersone50ed302009-08-10 22:56:29 +0000666 EVT VT = Op.getNode()->getValueType(0);
Gabor Greifba36cb52008-08-28 21:40:38 +0000667 SDValue Tmp1 = Op.getNode()->getOpcode() == ISD::UREM ?
668 BuildUDIV(Op.getNode(), DAG, NULL) :
669 BuildSDIV(Op.getNode(), DAG, NULL);
Dale Johannesende064702009-02-06 21:50:26 +0000670 Tmp1 = DAG.getNode(ISD::MUL, dl, VT, Tmp1, Op.getOperand(1));
671 Tmp1 = DAG.getNode(ISD::SUB, dl, VT, Op.getOperand(0), Tmp1);
Andrew Lenharthccd9f982006-04-02 21:08:39 +0000672 return Tmp1;
673 }
674 //fall through
675 case ISD::SDIV:
676 case ISD::UDIV:
Duncan Sands83ec4b62008-06-06 12:08:01 +0000677 if (Op.getValueType().isInteger()) {
Andrew Lenharth253b9e72006-04-06 21:26:32 +0000678 if (Op.getOperand(1).getOpcode() == ISD::Constant)
Daniel Dunbara279bc32009-09-20 02:20:51 +0000679 return Op.getOpcode() == ISD::SDIV ? BuildSDIV(Op.getNode(), DAG, NULL)
Gabor Greifba36cb52008-08-28 21:40:38 +0000680 : BuildUDIV(Op.getNode(), DAG, NULL);
Andrew Lenharth53d89702005-12-25 01:34:27 +0000681 const char* opstr = 0;
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000682 switch (Op.getOpcode()) {
Andrew Lenharth53d89702005-12-25 01:34:27 +0000683 case ISD::UREM: opstr = "__remqu"; break;
684 case ISD::SREM: opstr = "__remq"; break;
685 case ISD::UDIV: opstr = "__divqu"; break;
686 case ISD::SDIV: opstr = "__divq"; break;
687 }
Dan Gohman475871a2008-07-27 21:46:04 +0000688 SDValue Tmp1 = Op.getOperand(0),
Andrew Lenharth53d89702005-12-25 01:34:27 +0000689 Tmp2 = Op.getOperand(1),
Owen Anderson825b72b2009-08-11 20:47:22 +0000690 Addr = DAG.getExternalSymbol(opstr, MVT::i64);
691 return DAG.getNode(AlphaISD::DivCall, dl, MVT::i64, Addr, Tmp1, Tmp2);
Andrew Lenharth53d89702005-12-25 01:34:27 +0000692 }
693 break;
Andrew Lenharthcd804962005-11-30 16:10:29 +0000694
Nate Begemanacc398c2006-01-25 18:21:52 +0000695 case ISD::VAARG: {
Dan Gohman475871a2008-07-27 21:46:04 +0000696 SDValue Chain, DataPtr;
Gabor Greifba36cb52008-08-28 21:40:38 +0000697 LowerVAARG(Op.getNode(), Chain, DataPtr, DAG);
Andrew Lenharth66e49582006-01-23 21:51:33 +0000698
Dan Gohman475871a2008-07-27 21:46:04 +0000699 SDValue Result;
Owen Anderson825b72b2009-08-11 20:47:22 +0000700 if (Op.getValueType() == MVT::i32)
701 Result = DAG.getExtLoad(ISD::SEXTLOAD, dl, MVT::i64, Chain, DataPtr,
702 NULL, 0, MVT::i32);
Nate Begemanacc398c2006-01-25 18:21:52 +0000703 else
Dale Johannesen39355f92009-02-04 02:34:38 +0000704 Result = DAG.getLoad(Op.getValueType(), dl, Chain, DataPtr, NULL, 0);
Nate Begemanacc398c2006-01-25 18:21:52 +0000705 return Result;
706 }
707 case ISD::VACOPY: {
Dan Gohman475871a2008-07-27 21:46:04 +0000708 SDValue Chain = Op.getOperand(0);
709 SDValue DestP = Op.getOperand(1);
710 SDValue SrcP = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +0000711 const Value *DestS = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
712 const Value *SrcS = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Daniel Dunbara279bc32009-09-20 02:20:51 +0000713
Dale Johannesen39355f92009-02-04 02:34:38 +0000714 SDValue Val = DAG.getLoad(getPointerTy(), dl, Chain, SrcP, SrcS, 0);
715 SDValue Result = DAG.getStore(Val.getValue(1), dl, Val, DestP, DestS, 0);
Daniel Dunbara279bc32009-09-20 02:20:51 +0000716 SDValue NP = DAG.getNode(ISD::ADD, dl, MVT::i64, SrcP,
Owen Anderson825b72b2009-08-11 20:47:22 +0000717 DAG.getConstant(8, MVT::i64));
Daniel Dunbara279bc32009-09-20 02:20:51 +0000718 Val = DAG.getExtLoad(ISD::SEXTLOAD, dl, MVT::i64, Result,
Owen Anderson825b72b2009-08-11 20:47:22 +0000719 NP, NULL,0, MVT::i32);
720 SDValue NPD = DAG.getNode(ISD::ADD, dl, MVT::i64, DestP,
721 DAG.getConstant(8, MVT::i64));
722 return DAG.getTruncStore(Val.getValue(1), dl, Val, NPD, NULL, 0, MVT::i32);
Nate Begemanacc398c2006-01-25 18:21:52 +0000723 }
724 case ISD::VASTART: {
Dan Gohman475871a2008-07-27 21:46:04 +0000725 SDValue Chain = Op.getOperand(0);
726 SDValue VAListP = Op.getOperand(1);
Dan Gohman69de1932008-02-06 22:27:42 +0000727 const Value *VAListS = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Daniel Dunbara279bc32009-09-20 02:20:51 +0000728
Nate Begemanacc398c2006-01-25 18:21:52 +0000729 // vastart stores the address of the VarArgsBase and VarArgsOffset
Owen Anderson825b72b2009-08-11 20:47:22 +0000730 SDValue FR = DAG.getFrameIndex(VarArgsBase, MVT::i64);
Dale Johannesen39355f92009-02-04 02:34:38 +0000731 SDValue S1 = DAG.getStore(Chain, dl, FR, VAListP, VAListS, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000732 SDValue SA2 = DAG.getNode(ISD::ADD, dl, MVT::i64, VAListP,
733 DAG.getConstant(8, MVT::i64));
734 return DAG.getTruncStore(S1, dl, DAG.getConstant(VarArgsOffset, MVT::i64),
735 SA2, NULL, 0, MVT::i32);
Nate Begemanacc398c2006-01-25 18:21:52 +0000736 }
Daniel Dunbara279bc32009-09-20 02:20:51 +0000737 case ISD::RETURNADDR:
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000738 return DAG.getNode(AlphaISD::GlobalRetAddr, DebugLoc::getUnknownLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +0000739 MVT::i64);
Andrew Lenharthac5a5452007-02-08 17:37:41 +0000740 //FIXME: implement
Nate Begemanbcc5f362007-01-29 22:58:52 +0000741 case ISD::FRAMEADDR: break;
Andrew Lenharthcd804962005-11-30 16:10:29 +0000742 }
Daniel Dunbara279bc32009-09-20 02:20:51 +0000743
Dan Gohman475871a2008-07-27 21:46:04 +0000744 return SDValue();
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000745}
Nate Begeman0aed7842006-01-28 03:14:31 +0000746
Duncan Sands1607f052008-12-01 11:39:25 +0000747void AlphaTargetLowering::ReplaceNodeResults(SDNode *N,
748 SmallVectorImpl<SDValue>&Results,
749 SelectionDAG &DAG) {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000750 DebugLoc dl = N->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +0000751 assert(N->getValueType(0) == MVT::i32 &&
Duncan Sands126d9072008-07-04 11:47:58 +0000752 N->getOpcode() == ISD::VAARG &&
Nate Begeman0aed7842006-01-28 03:14:31 +0000753 "Unknown node to custom promote!");
Duncan Sands126d9072008-07-04 11:47:58 +0000754
Dan Gohman475871a2008-07-27 21:46:04 +0000755 SDValue Chain, DataPtr;
Duncan Sands126d9072008-07-04 11:47:58 +0000756 LowerVAARG(N, Chain, DataPtr, DAG);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000757 SDValue Res = DAG.getLoad(N->getValueType(0), dl, Chain, DataPtr, NULL, 0);
Duncan Sands1607f052008-12-01 11:39:25 +0000758 Results.push_back(Res);
759 Results.push_back(SDValue(Res.getNode(), 1));
Nate Begeman0aed7842006-01-28 03:14:31 +0000760}
Andrew Lenharth17255992006-06-21 13:37:27 +0000761
762
763//Inline Asm
764
765/// getConstraintType - Given a constraint letter, return the type of
766/// constraint it is for this target.
Daniel Dunbara279bc32009-09-20 02:20:51 +0000767AlphaTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +0000768AlphaTargetLowering::getConstraintType(const std::string &Constraint) const {
769 if (Constraint.size() == 1) {
770 switch (Constraint[0]) {
771 default: break;
772 case 'f':
773 case 'r':
774 return C_RegisterClass;
775 }
776 }
777 return TargetLowering::getConstraintType(Constraint);
Andrew Lenharth17255992006-06-21 13:37:27 +0000778}
779
780std::vector<unsigned> AlphaTargetLowering::
781getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +0000782 EVT VT) const {
Andrew Lenharth17255992006-06-21 13:37:27 +0000783 if (Constraint.size() == 1) {
784 switch (Constraint[0]) {
785 default: break; // Unknown constriant letter
Daniel Dunbara279bc32009-09-20 02:20:51 +0000786 case 'f':
Andrew Lenharth17255992006-06-21 13:37:27 +0000787 return make_vector<unsigned>(Alpha::F0 , Alpha::F1 , Alpha::F2 ,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000788 Alpha::F3 , Alpha::F4 , Alpha::F5 ,
Daniel Dunbara279bc32009-09-20 02:20:51 +0000789 Alpha::F6 , Alpha::F7 , Alpha::F8 ,
790 Alpha::F9 , Alpha::F10, Alpha::F11,
791 Alpha::F12, Alpha::F13, Alpha::F14,
792 Alpha::F15, Alpha::F16, Alpha::F17,
793 Alpha::F18, Alpha::F19, Alpha::F20,
794 Alpha::F21, Alpha::F22, Alpha::F23,
795 Alpha::F24, Alpha::F25, Alpha::F26,
796 Alpha::F27, Alpha::F28, Alpha::F29,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000797 Alpha::F30, Alpha::F31, 0);
Daniel Dunbara279bc32009-09-20 02:20:51 +0000798 case 'r':
799 return make_vector<unsigned>(Alpha::R0 , Alpha::R1 , Alpha::R2 ,
800 Alpha::R3 , Alpha::R4 , Alpha::R5 ,
801 Alpha::R6 , Alpha::R7 , Alpha::R8 ,
802 Alpha::R9 , Alpha::R10, Alpha::R11,
803 Alpha::R12, Alpha::R13, Alpha::R14,
804 Alpha::R15, Alpha::R16, Alpha::R17,
805 Alpha::R18, Alpha::R19, Alpha::R20,
806 Alpha::R21, Alpha::R22, Alpha::R23,
807 Alpha::R24, Alpha::R25, Alpha::R26,
808 Alpha::R27, Alpha::R28, Alpha::R29,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000809 Alpha::R30, Alpha::R31, 0);
Andrew Lenharth17255992006-06-21 13:37:27 +0000810 }
811 }
Daniel Dunbara279bc32009-09-20 02:20:51 +0000812
Andrew Lenharth17255992006-06-21 13:37:27 +0000813 return std::vector<unsigned>();
814}
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000815//===----------------------------------------------------------------------===//
816// Other Lowering Code
817//===----------------------------------------------------------------------===//
818
819MachineBasicBlock *
820AlphaTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chengfb2e7522009-09-18 21:02:19 +0000821 MachineBasicBlock *BB,
822 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000823 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
824 assert((MI->getOpcode() == Alpha::CAS32 ||
825 MI->getOpcode() == Alpha::CAS64 ||
826 MI->getOpcode() == Alpha::LAS32 ||
827 MI->getOpcode() == Alpha::LAS64 ||
828 MI->getOpcode() == Alpha::SWAP32 ||
829 MI->getOpcode() == Alpha::SWAP64) &&
830 "Unexpected instr type to insert");
831
Daniel Dunbara279bc32009-09-20 02:20:51 +0000832 bool is32 = MI->getOpcode() == Alpha::CAS32 ||
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000833 MI->getOpcode() == Alpha::LAS32 ||
834 MI->getOpcode() == Alpha::SWAP32;
Daniel Dunbara279bc32009-09-20 02:20:51 +0000835
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000836 //Load locked store conditional for atomic ops take on the same form
837 //start:
838 //ll
839 //do stuff (maybe branch to exit)
840 //sc
841 //test sc and maybe branck to start
842 //exit:
843 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dale Johannesen01b36e62009-02-13 02:30:42 +0000844 DebugLoc dl = MI->getDebugLoc();
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000845 MachineFunction::iterator It = BB;
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000846 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +0000847
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000848 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000849 MachineFunction *F = BB->getParent();
850 MachineBasicBlock *llscMBB = F->CreateMachineBasicBlock(LLVM_BB);
851 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000852
Evan Chengce319102009-09-19 09:51:03 +0000853 // Inform sdisel of the edge changes.
Daniel Dunbara279bc32009-09-20 02:20:51 +0000854 for (MachineBasicBlock::succ_iterator I = BB->succ_begin(),
Evan Chengce319102009-09-19 09:51:03 +0000855 E = BB->succ_end(); I != E; ++I)
856 EM->insert(std::make_pair(*I, sinkMBB));
857
Dan Gohman0011dc42008-06-21 20:21:19 +0000858 sinkMBB->transferSuccessors(thisMBB);
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000859
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000860 F->insert(It, llscMBB);
861 F->insert(It, sinkMBB);
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000862
Dale Johannesen01b36e62009-02-13 02:30:42 +0000863 BuildMI(thisMBB, dl, TII->get(Alpha::BR)).addMBB(llscMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +0000864
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000865 unsigned reg_res = MI->getOperand(0).getReg(),
866 reg_ptr = MI->getOperand(1).getReg(),
867 reg_v2 = MI->getOperand(2).getReg(),
868 reg_store = F->getRegInfo().createVirtualRegister(&Alpha::GPRCRegClass);
869
Daniel Dunbara279bc32009-09-20 02:20:51 +0000870 BuildMI(llscMBB, dl, TII->get(is32 ? Alpha::LDL_L : Alpha::LDQ_L),
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000871 reg_res).addImm(0).addReg(reg_ptr);
872 switch (MI->getOpcode()) {
873 case Alpha::CAS32:
874 case Alpha::CAS64: {
Daniel Dunbara279bc32009-09-20 02:20:51 +0000875 unsigned reg_cmp
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000876 = F->getRegInfo().createVirtualRegister(&Alpha::GPRCRegClass);
Dale Johannesen01b36e62009-02-13 02:30:42 +0000877 BuildMI(llscMBB, dl, TII->get(Alpha::CMPEQ), reg_cmp)
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000878 .addReg(reg_v2).addReg(reg_res);
Dale Johannesen01b36e62009-02-13 02:30:42 +0000879 BuildMI(llscMBB, dl, TII->get(Alpha::BEQ))
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000880 .addImm(0).addReg(reg_cmp).addMBB(sinkMBB);
Dale Johannesen01b36e62009-02-13 02:30:42 +0000881 BuildMI(llscMBB, dl, TII->get(Alpha::BISr), reg_store)
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000882 .addReg(Alpha::R31).addReg(MI->getOperand(3).getReg());
883 break;
884 }
885 case Alpha::LAS32:
886 case Alpha::LAS64: {
Dale Johannesen01b36e62009-02-13 02:30:42 +0000887 BuildMI(llscMBB, dl,TII->get(is32 ? Alpha::ADDLr : Alpha::ADDQr), reg_store)
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000888 .addReg(reg_res).addReg(reg_v2);
889 break;
890 }
891 case Alpha::SWAP32:
892 case Alpha::SWAP64: {
Dale Johannesen01b36e62009-02-13 02:30:42 +0000893 BuildMI(llscMBB, dl, TII->get(Alpha::BISr), reg_store)
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000894 .addReg(reg_v2).addReg(reg_v2);
895 break;
896 }
897 }
Dale Johannesen01b36e62009-02-13 02:30:42 +0000898 BuildMI(llscMBB, dl, TII->get(is32 ? Alpha::STL_C : Alpha::STQ_C), reg_store)
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000899 .addReg(reg_store).addImm(0).addReg(reg_ptr);
Dale Johannesen01b36e62009-02-13 02:30:42 +0000900 BuildMI(llscMBB, dl, TII->get(Alpha::BEQ))
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000901 .addImm(0).addReg(reg_store).addMBB(llscMBB);
Dale Johannesen01b36e62009-02-13 02:30:42 +0000902 BuildMI(llscMBB, dl, TII->get(Alpha::BR)).addMBB(sinkMBB);
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000903
904 thisMBB->addSuccessor(llscMBB);
905 llscMBB->addSuccessor(llscMBB);
906 llscMBB->addSuccessor(sinkMBB);
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000907 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000908
909 return sinkMBB;
910}
Dan Gohman6520e202008-10-18 02:06:02 +0000911
912bool
913AlphaTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
914 // The Alpha target isn't yet aware of offsets.
915 return false;
916}
Evan Chengeb2f9692009-10-27 19:56:55 +0000917
Evan Chenga1eaa3c2009-10-28 01:43:28 +0000918bool AlphaTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
919 if (VT != MVT::f32 && VT != MVT::f64)
920 return false;
Evan Chengeb2f9692009-10-27 19:56:55 +0000921 // +0.0 F31
922 // +0.0f F31
923 // -0.0 -F31
924 // -0.0f -F31
925 return Imm.isZero() || Imm.isNegZero();
926}