blob: a5eeca702646cb6beea48f7e6b35d442137d8a48 [file] [log] [blame]
Andrew Lenharthaa38ce42005-09-02 18:46:02 +00001//===-- AlphaISelLowering.cpp - Alpha DAG Lowering Implementation ---------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Andrew Lenharthaa38ce42005-09-02 18:46:02 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the AlphaISelLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "AlphaISelLowering.h"
15#include "AlphaTargetMachine.h"
Eli Friedman796492d2009-07-19 01:11:32 +000016#include "llvm/CodeGen/CallingConvLower.h"
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000017#include "llvm/CodeGen/MachineFrameInfo.h"
18#include "llvm/CodeGen/MachineFunction.h"
19#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000020#include "llvm/CodeGen/MachineRegisterInfo.h"
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000021#include "llvm/CodeGen/SelectionDAG.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000022#include "llvm/CodeGen/MachineRegisterInfo.h"
Eli Friedman796492d2009-07-19 01:11:32 +000023#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000024#include "llvm/Target/TargetLoweringObjectFile.h"
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000025#include "llvm/Constants.h"
26#include "llvm/Function.h"
Andrew Lenharth167bc6e2006-01-23 20:59:50 +000027#include "llvm/Module.h"
Andrew Lenharth1b19ef02008-10-07 02:10:26 +000028#include "llvm/Intrinsics.h"
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000029#include "llvm/Support/CommandLine.h"
Torok Edwin804e0fe2009-07-08 19:04:27 +000030#include "llvm/Support/ErrorHandling.h"
Torok Edwindac237e2009-07-08 20:53:28 +000031#include "llvm/Support/raw_ostream.h"
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000032using namespace llvm;
33
Chris Lattnera87dea42009-07-31 18:48:30 +000034namespace {
Chris Lattnerf0144122009-07-28 03:13:23 +000035class TargetLoweringObjectFileAlpha : public TargetLoweringObjectFile {
36public:
Chris Lattnera87dea42009-07-31 18:48:30 +000037 void Initialize(MCContext &Ctx, const TargetMachine &TM) {
38 TargetLoweringObjectFile::Initialize(Ctx, TM);
Chris Lattner968ff112009-08-01 21:11:14 +000039 TextSection = getOrCreateSection("_text", true,
Chris Lattner1ef9be22009-08-02 00:02:44 +000040 SectionKind::getText());
Chris Lattner968ff112009-08-01 21:11:14 +000041 DataSection = getOrCreateSection("_data", true,
Chris Lattner1ef9be22009-08-02 00:02:44 +000042 SectionKind::getDataRel());
Chris Lattner0da3f4f2009-08-01 23:44:04 +000043 ReadOnlySection = getOrCreateSection("_rodata", true,
Chris Lattner1ef9be22009-08-02 00:02:44 +000044 SectionKind::getReadOnly());
Chris Lattnerf0144122009-07-28 03:13:23 +000045 }
46};
Chris Lattnera87dea42009-07-31 18:48:30 +000047}
Chris Lattnerf0144122009-07-28 03:13:23 +000048
49
50
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000051/// AddLiveIn - This helper function adds the specified physical register to the
52/// MachineFunction as a live in value. It also creates a corresponding virtual
53/// register for it.
54static unsigned AddLiveIn(MachineFunction &MF, unsigned PReg,
55 TargetRegisterClass *RC) {
56 assert(RC->contains(PReg) && "Not the correct regclass!");
Chris Lattner84bc5422007-12-31 04:13:23 +000057 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
58 MF.getRegInfo().addLiveIn(PReg, VReg);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000059 return VReg;
60}
61
Chris Lattnerf0144122009-07-28 03:13:23 +000062AlphaTargetLowering::AlphaTargetLowering(TargetMachine &TM)
63 : TargetLowering(TM, new TargetLoweringObjectFileAlpha()) {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000064 // Set up the TargetLowering object.
Dan Gohmana119de82009-06-14 23:30:43 +000065 //I am having problems with shr n i8 1
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000066 setShiftAmountType(MVT::i64);
Duncan Sands03228082008-11-23 15:47:28 +000067 setBooleanContents(ZeroOrOneBooleanContent);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000068
Chris Lattner111c2fa2006-10-06 22:46:51 +000069 setUsesGlobalOffsetTable(true);
70
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000071 addRegisterClass(MVT::i64, Alpha::GPRCRegisterClass);
Andrew Lenharth5cefc5e2005-11-09 19:17:08 +000072 addRegisterClass(MVT::f64, Alpha::F8RCRegisterClass);
73 addRegisterClass(MVT::f32, Alpha::F4RCRegisterClass);
Andrew Lenharth1b19ef02008-10-07 02:10:26 +000074
75 // We want to custom lower some of our intrinsics.
76 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
77
Evan Cheng03294662008-10-14 21:26:46 +000078 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
79 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chengc5484282006-10-04 00:56:09 +000080
Evan Cheng03294662008-10-14 21:26:46 +000081 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
82 setLoadExtAction(ISD::ZEXTLOAD, MVT::i32, Expand);
Evan Chengc5484282006-10-04 00:56:09 +000083
Evan Cheng03294662008-10-14 21:26:46 +000084 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
85 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
86 setLoadExtAction(ISD::SEXTLOAD, MVT::i16, Expand);
Evan Cheng8b2794a2006-10-13 21:14:26 +000087
Eli Friedman18d643a2009-07-17 05:23:03 +000088 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
89
Evan Chengc35497f2006-10-30 08:02:39 +000090 // setOperationAction(ISD::BRIND, MVT::Other, Expand);
91 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Nate Begeman750ac1b2006-02-01 07:19:44 +000092 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
Evan Cheng8b2794a2006-10-13 21:14:26 +000093 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
Andrew Lenharthf3fb71b2005-10-06 16:54:29 +000094
Andrew Lenharth7794bd32006-06-27 23:19:14 +000095 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
96
Chris Lattner3e2bafd2005-09-28 22:29:17 +000097 setOperationAction(ISD::FREM, MVT::f32, Expand);
98 setOperationAction(ISD::FREM, MVT::f64, Expand);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000099
100 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000101 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Andrew Lenharthcd804962005-11-30 16:10:29 +0000102 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
103 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
104
Andrew Lenharth120ab482005-09-29 22:54:56 +0000105 if (!TM.getSubtarget<AlphaSubtarget>().hasCT()) {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000106 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
107 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
108 setOperationAction(ISD::CTLZ , MVT::i64 , Expand);
109 }
Nate Begemand88fc032006-01-14 03:14:10 +0000110 setOperationAction(ISD::BSWAP , MVT::i64, Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000111 setOperationAction(ISD::ROTL , MVT::i64, Expand);
112 setOperationAction(ISD::ROTR , MVT::i64, Expand);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000113
Andrew Lenharth53d89702005-12-25 01:34:27 +0000114 setOperationAction(ISD::SREM , MVT::i64, Custom);
115 setOperationAction(ISD::UREM , MVT::i64, Custom);
116 setOperationAction(ISD::SDIV , MVT::i64, Custom);
117 setOperationAction(ISD::UDIV , MVT::i64, Custom);
Andrew Lenharthafe3f492006-04-03 03:18:59 +0000118
Andrew Lenharth1b19ef02008-10-07 02:10:26 +0000119 setOperationAction(ISD::ADDC , MVT::i64, Expand);
120 setOperationAction(ISD::ADDE , MVT::i64, Expand);
121 setOperationAction(ISD::SUBC , MVT::i64, Expand);
122 setOperationAction(ISD::SUBE , MVT::i64, Expand);
123
Chris Lattnerd2a27ee2008-10-09 04:50:56 +0000124 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
Andrew Lenharth683a9222008-11-11 06:06:07 +0000125 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
Chris Lattnerd2a27ee2008-10-09 04:50:56 +0000126
Andrew Lenharth1b19ef02008-10-07 02:10:26 +0000127
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000128 // We don't support sin/cos/sqrt/pow
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000129 setOperationAction(ISD::FSIN , MVT::f64, Expand);
130 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000131 setOperationAction(ISD::FSIN , MVT::f32, Expand);
132 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Andrew Lenharth39424472006-01-19 21:10:38 +0000133
134 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000135 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000136
137 setOperationAction(ISD::FPOW , MVT::f32, Expand);
138 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000139
Andrew Lenharthb2156f92005-11-30 17:11:20 +0000140 setOperationAction(ISD::SETCC, MVT::f32, Promote);
Chris Lattnerf73bae12005-11-29 06:16:21 +0000141
Andrew Lenharth3553d862007-01-24 21:09:16 +0000142 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Promote);
143
Chris Lattnerf73bae12005-11-29 06:16:21 +0000144 // We don't have line number support yet.
Dan Gohman7f460202008-06-30 20:59:49 +0000145 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Jim Laskeye0bce712006-01-05 01:47:43 +0000146 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000147 setOperationAction(ISD::DBG_LABEL, MVT::Other, Expand);
148 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000149
150 // Not implemented yet.
151 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
152 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Andrew Lenharth739027e2006-01-16 21:22:38 +0000153 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
154
Bill Wendling056292f2008-09-16 21:48:12 +0000155 // We want to legalize GlobalAddress and ConstantPool and
156 // ExternalSymbols nodes into the appropriate instructions to
157 // materialize the address.
Andrew Lenharth53d89702005-12-25 01:34:27 +0000158 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
159 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
Bill Wendling056292f2008-09-16 21:48:12 +0000160 setOperationAction(ISD::ExternalSymbol, MVT::i64, Custom);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +0000161 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Andrew Lenharth4e629512005-12-24 05:36:33 +0000162
Andrew Lenharth0e538792006-01-25 21:54:38 +0000163 setOperationAction(ISD::VASTART, MVT::Other, Custom);
Andrew Lenharth677c4f22006-01-25 23:33:32 +0000164 setOperationAction(ISD::VAEND, MVT::Other, Expand);
Andrew Lenharth0e538792006-01-25 21:54:38 +0000165 setOperationAction(ISD::VACOPY, MVT::Other, Custom);
Andrew Lenharth5f8f0e22006-01-25 22:28:07 +0000166 setOperationAction(ISD::VAARG, MVT::Other, Custom);
Nate Begeman0aed7842006-01-28 03:14:31 +0000167 setOperationAction(ISD::VAARG, MVT::i32, Custom);
Andrew Lenharth0e538792006-01-25 21:54:38 +0000168
Andrew Lenharthea4f9d52006-09-18 18:01:03 +0000169 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Andrew Lenharth0607a2f2006-09-24 19:46:56 +0000170 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
Andrew Lenharthea4f9d52006-09-18 18:01:03 +0000171
Andrew Lenharth739027e2006-01-16 21:22:38 +0000172 setStackPointerRegisterToSaveRestore(Alpha::R30);
173
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000174 addLegalFPImmediate(APFloat(+0.0)); //F31
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000175 addLegalFPImmediate(APFloat(+0.0f)); //F31
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000176 addLegalFPImmediate(APFloat(-0.0)); //-F31
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000177 addLegalFPImmediate(APFloat(-0.0f)); //-F31
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000178
Andrew Lenharth89c0b4a2006-09-05 00:22:25 +0000179 setJumpBufSize(272);
180 setJumpBufAlignment(16);
181
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000182 computeRegisterProperties();
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000183}
184
Duncan Sands5480c042009-01-01 15:52:00 +0000185MVT AlphaTargetLowering::getSetCCResultType(MVT VT) const {
Scott Michel5b8f82e2008-03-10 15:42:14 +0000186 return MVT::i64;
187}
188
Andrew Lenharth84a06052006-01-16 19:53:25 +0000189const char *AlphaTargetLowering::getTargetNodeName(unsigned Opcode) const {
190 switch (Opcode) {
191 default: return 0;
Andrew Lenharth84a06052006-01-16 19:53:25 +0000192 case AlphaISD::CVTQT_: return "Alpha::CVTQT_";
193 case AlphaISD::CVTQS_: return "Alpha::CVTQS_";
194 case AlphaISD::CVTTQ_: return "Alpha::CVTTQ_";
195 case AlphaISD::GPRelHi: return "Alpha::GPRelHi";
196 case AlphaISD::GPRelLo: return "Alpha::GPRelLo";
197 case AlphaISD::RelLit: return "Alpha::RelLit";
Andrew Lenharth0e4dd012006-06-13 18:27:39 +0000198 case AlphaISD::GlobalRetAddr: return "Alpha::GlobalRetAddr";
Chris Lattner2d90bd52006-01-27 23:39:00 +0000199 case AlphaISD::CALL: return "Alpha::CALL";
Andrew Lenharth84a06052006-01-16 19:53:25 +0000200 case AlphaISD::DivCall: return "Alpha::DivCall";
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000201 case AlphaISD::RET_FLAG: return "Alpha::RET_FLAG";
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000202 case AlphaISD::COND_BRANCH_I: return "Alpha::COND_BRANCH_I";
203 case AlphaISD::COND_BRANCH_F: return "Alpha::COND_BRANCH_F";
Andrew Lenharth84a06052006-01-16 19:53:25 +0000204 }
205}
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000206
Bill Wendlingb4202b82009-07-01 18:50:55 +0000207/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000208unsigned AlphaTargetLowering::getFunctionAlignment(const Function *F) const {
209 return 4;
210}
211
Dan Gohman475871a2008-07-27 21:46:04 +0000212static SDValue LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000213 MVT PtrVT = Op.getValueType();
Andrew Lenharthea4f9d52006-09-18 18:01:03 +0000214 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000215 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
216 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesende064702009-02-06 21:50:26 +0000217 // FIXME there isn't really any debug info here
218 DebugLoc dl = Op.getDebugLoc();
Andrew Lenharthea4f9d52006-09-18 18:01:03 +0000219
Dale Johannesende064702009-02-06 21:50:26 +0000220 SDValue Hi = DAG.getNode(AlphaISD::GPRelHi, dl, MVT::i64, JTI,
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000221 DAG.getGLOBAL_OFFSET_TABLE(MVT::i64));
Dale Johannesende064702009-02-06 21:50:26 +0000222 SDValue Lo = DAG.getNode(AlphaISD::GPRelLo, dl, MVT::i64, JTI, Hi);
Andrew Lenharthea4f9d52006-09-18 18:01:03 +0000223 return Lo;
224}
225
Chris Lattnere21492b2006-08-11 17:19:54 +0000226//http://www.cs.arizona.edu/computer.help/policy/DIGITAL_unix/
227//AA-PY8AC-TET1_html/callCH3.html#BLOCK21
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000228
229//For now, just use variable size stack frame format
230
231//In a standard call, the first six items are passed in registers $16
232//- $21 and/or registers $f16 - $f21. (See Section 4.1.2 for details
233//of argument-to-register correspondence.) The remaining items are
234//collected in a memory argument list that is a naturally aligned
235//array of quadwords. In a standard call, this list, if present, must
236//be passed at 0(SP).
237//7 ... n 0(SP) ... (n-7)*8(SP)
238
239// //#define FP $15
240// //#define RA $26
241// //#define PV $27
242// //#define GP $29
243// //#define SP $30
244
Eli Friedman796492d2009-07-19 01:11:32 +0000245#include "AlphaGenCallingConv.inc"
246
Dan Gohman98ca4f22009-08-05 01:29:28 +0000247SDValue
248AlphaTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
249 unsigned CallConv, bool isVarArg,
250 bool isTailCall,
251 const SmallVectorImpl<ISD::OutputArg> &Outs,
252 const SmallVectorImpl<ISD::InputArg> &Ins,
253 DebugLoc dl, SelectionDAG &DAG,
254 SmallVectorImpl<SDValue> &InVals) {
Eli Friedman796492d2009-07-19 01:11:32 +0000255
256 // Analyze operands of the call, assigning locations to each operand.
257 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000258 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
259 ArgLocs, *DAG.getContext());
Eli Friedman796492d2009-07-19 01:11:32 +0000260
Dan Gohman98ca4f22009-08-05 01:29:28 +0000261 CCInfo.AnalyzeCallOperands(Outs, CC_Alpha);
Eli Friedman796492d2009-07-19 01:11:32 +0000262
263 // Get a count of how many bytes are to be pushed on the stack.
264 unsigned NumBytes = CCInfo.getNextStackOffset();
265
266 Chain = DAG.getCALLSEQ_START(Chain, DAG.getConstant(NumBytes,
267 getPointerTy(), true));
268
269 SmallVector<std::pair<unsigned, SDValue>, 4> RegsToPass;
270 SmallVector<SDValue, 12> MemOpChains;
271 SDValue StackPtr;
272
273 // Walk the register/memloc assignments, inserting copies/loads.
274 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
275 CCValAssign &VA = ArgLocs[i];
276
Dan Gohman98ca4f22009-08-05 01:29:28 +0000277 SDValue Arg = Outs[i].Val;
Eli Friedman796492d2009-07-19 01:11:32 +0000278
279 // Promote the value if needed.
280 switch (VA.getLocInfo()) {
281 default: assert(0 && "Unknown loc info!");
282 case CCValAssign::Full: break;
283 case CCValAssign::SExt:
284 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
285 break;
286 case CCValAssign::ZExt:
287 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
288 break;
289 case CCValAssign::AExt:
290 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
291 break;
292 }
293
294 // Arguments that can be passed on register must be kept at RegsToPass
295 // vector
296 if (VA.isRegLoc()) {
297 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
298 } else {
299 assert(VA.isMemLoc());
300
301 if (StackPtr.getNode() == 0)
302 StackPtr = DAG.getCopyFromReg(Chain, dl, Alpha::R30, MVT::i64);
303
304 SDValue PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(),
305 StackPtr,
306 DAG.getIntPtrConstant(VA.getLocMemOffset()));
307
308 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
309 PseudoSourceValue::getStack(), 0));
310 }
311 }
312
313 // Transform all store nodes into one single node because all store nodes are
314 // independent of each other.
315 if (!MemOpChains.empty())
316 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
317 &MemOpChains[0], MemOpChains.size());
318
319 // Build a sequence of copy-to-reg nodes chained together with token chain and
320 // flag operands which copy the outgoing args into registers. The InFlag in
321 // necessary since all emited instructions must be stuck together.
322 SDValue InFlag;
323 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
324 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
325 RegsToPass[i].second, InFlag);
326 InFlag = Chain.getValue(1);
327 }
328
329 // Returns a chain & a flag for retval copy to use.
330 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
331 SmallVector<SDValue, 8> Ops;
332 Ops.push_back(Chain);
333 Ops.push_back(Callee);
334
335 // Add argument registers to the end of the list so that they are
336 // known live into the call.
337 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
338 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
339 RegsToPass[i].second.getValueType()));
340
341 if (InFlag.getNode())
342 Ops.push_back(InFlag);
343
344 Chain = DAG.getNode(AlphaISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
345 InFlag = Chain.getValue(1);
346
347 // Create the CALLSEQ_END node.
348 Chain = DAG.getCALLSEQ_END(Chain,
349 DAG.getConstant(NumBytes, getPointerTy(), true),
350 DAG.getConstant(0, getPointerTy(), true),
351 InFlag);
352 InFlag = Chain.getValue(1);
353
354 // Handle result values, copying them out of physregs into vregs that we
355 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +0000356 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
357 Ins, dl, DAG, InVals);
Eli Friedman796492d2009-07-19 01:11:32 +0000358}
359
Dan Gohman98ca4f22009-08-05 01:29:28 +0000360/// LowerCallResult - Lower the result values of a call into the
361/// appropriate copies out of appropriate physical registers.
362///
363SDValue
Eli Friedman796492d2009-07-19 01:11:32 +0000364AlphaTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000365 unsigned CallConv, bool isVarArg,
366 const SmallVectorImpl<ISD::InputArg> &Ins,
367 DebugLoc dl, SelectionDAG &DAG,
368 SmallVectorImpl<SDValue> &InVals) {
Eli Friedman796492d2009-07-19 01:11:32 +0000369
370 // Assign locations to each value returned by this call.
371 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000372 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
Owen Andersone922c022009-07-22 00:24:57 +0000373 *DAG.getContext());
Eli Friedman796492d2009-07-19 01:11:32 +0000374
Dan Gohman98ca4f22009-08-05 01:29:28 +0000375 CCInfo.AnalyzeCallResult(Ins, RetCC_Alpha);
Eli Friedman796492d2009-07-19 01:11:32 +0000376
377 // Copy all of the result registers out of their specified physreg.
378 for (unsigned i = 0; i != RVLocs.size(); ++i) {
379 CCValAssign &VA = RVLocs[i];
380
381 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
382 VA.getLocVT(), InFlag).getValue(1);
383 SDValue RetValue = Chain.getValue(0);
384 InFlag = Chain.getValue(2);
385
386 // If this is an 8/16/32-bit value, it is really passed promoted to 64
387 // bits. Insert an assert[sz]ext to capture this, then truncate to the
388 // right size.
389 if (VA.getLocInfo() == CCValAssign::SExt)
390 RetValue = DAG.getNode(ISD::AssertSext, dl, VA.getLocVT(), RetValue,
391 DAG.getValueType(VA.getValVT()));
392 else if (VA.getLocInfo() == CCValAssign::ZExt)
393 RetValue = DAG.getNode(ISD::AssertZext, dl, VA.getLocVT(), RetValue,
394 DAG.getValueType(VA.getValVT()));
395
396 if (VA.getLocInfo() != CCValAssign::Full)
397 RetValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), RetValue);
398
Dan Gohman98ca4f22009-08-05 01:29:28 +0000399 InVals.push_back(RetValue);
Eli Friedman796492d2009-07-19 01:11:32 +0000400 }
401
Dan Gohman98ca4f22009-08-05 01:29:28 +0000402 return Chain;
Eli Friedman796492d2009-07-19 01:11:32 +0000403}
404
Dan Gohman98ca4f22009-08-05 01:29:28 +0000405SDValue
406AlphaTargetLowering::LowerFormalArguments(SDValue Chain,
407 unsigned CallConv, bool isVarArg,
408 const SmallVectorImpl<ISD::InputArg>
409 &Ins,
410 DebugLoc dl, SelectionDAG &DAG,
411 SmallVectorImpl<SDValue> &InVals) {
412
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000413 MachineFunction &MF = DAG.getMachineFunction();
414 MachineFrameInfo *MFI = MF.getFrameInfo();
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000415
Andrew Lenharthf71df332005-09-04 06:12:19 +0000416 unsigned args_int[] = {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000417 Alpha::R16, Alpha::R17, Alpha::R18, Alpha::R19, Alpha::R20, Alpha::R21};
Andrew Lenharthf71df332005-09-04 06:12:19 +0000418 unsigned args_float[] = {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000419 Alpha::F16, Alpha::F17, Alpha::F18, Alpha::F19, Alpha::F20, Alpha::F21};
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000420
Dan Gohman98ca4f22009-08-05 01:29:28 +0000421 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Dan Gohman475871a2008-07-27 21:46:04 +0000422 SDValue argt;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000423 MVT ObjectVT = Ins[ArgNo].VT;
Dan Gohman475871a2008-07-27 21:46:04 +0000424 SDValue ArgVal;
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000425
426 if (ArgNo < 6) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000427 switch (ObjectVT.getSimpleVT()) {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000428 default:
Duncan Sands83ec4b62008-06-06 12:08:01 +0000429 assert(false && "Invalid value type!");
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000430 case MVT::f64:
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000431 args_float[ArgNo] = AddLiveIn(MF, args_float[ArgNo],
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000432 &Alpha::F8RCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +0000433 ArgVal = DAG.getCopyFromReg(Chain, dl, args_float[ArgNo], ObjectVT);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000434 break;
Andrew Lenharthd1aab352006-06-21 01:00:43 +0000435 case MVT::f32:
436 args_float[ArgNo] = AddLiveIn(MF, args_float[ArgNo],
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000437 &Alpha::F4RCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +0000438 ArgVal = DAG.getCopyFromReg(Chain, dl, args_float[ArgNo], ObjectVT);
Andrew Lenharthd1aab352006-06-21 01:00:43 +0000439 break;
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000440 case MVT::i64:
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000441 args_int[ArgNo] = AddLiveIn(MF, args_int[ArgNo],
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000442 &Alpha::GPRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +0000443 ArgVal = DAG.getCopyFromReg(Chain, dl, args_int[ArgNo], MVT::i64);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000444 break;
445 }
446 } else { //more args
447 // Create the frame index object for this incoming parameter...
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000448 int FI = MFI->CreateFixedObject(8, 8 * (ArgNo - 6));
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000449
450 // Create the SelectionDAG nodes corresponding to a load
451 //from this parameter
Dan Gohman475871a2008-07-27 21:46:04 +0000452 SDValue FIN = DAG.getFrameIndex(FI, MVT::i64);
Dan Gohman98ca4f22009-08-05 01:29:28 +0000453 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, NULL, 0);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000454 }
Dan Gohman98ca4f22009-08-05 01:29:28 +0000455 InVals.push_back(ArgVal);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000456 }
457
458 // If the functions takes variable number of arguments, copy all regs to stack
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000459 if (isVarArg) {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000460 VarArgsOffset = Ins.size() * 8;
Dan Gohman475871a2008-07-27 21:46:04 +0000461 std::vector<SDValue> LS;
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000462 for (int i = 0; i < 6; ++i) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000463 if (TargetRegisterInfo::isPhysicalRegister(args_int[i]))
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000464 args_int[i] = AddLiveIn(MF, args_int[i], &Alpha::GPRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +0000465 SDValue argt = DAG.getCopyFromReg(Chain, dl, args_int[i], MVT::i64);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000466 int FI = MFI->CreateFixedObject(8, -8 * (6 - i));
467 if (i == 0) VarArgsBase = FI;
Dan Gohman475871a2008-07-27 21:46:04 +0000468 SDValue SDFI = DAG.getFrameIndex(FI, MVT::i64);
Dan Gohman98ca4f22009-08-05 01:29:28 +0000469 LS.push_back(DAG.getStore(Chain, dl, argt, SDFI, NULL, 0));
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000470
Dan Gohman6f0d0242008-02-10 18:45:23 +0000471 if (TargetRegisterInfo::isPhysicalRegister(args_float[i]))
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000472 args_float[i] = AddLiveIn(MF, args_float[i], &Alpha::F8RCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +0000473 argt = DAG.getCopyFromReg(Chain, dl, args_float[i], MVT::f64);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000474 FI = MFI->CreateFixedObject(8, - 8 * (12 - i));
475 SDFI = DAG.getFrameIndex(FI, MVT::i64);
Dan Gohman98ca4f22009-08-05 01:29:28 +0000476 LS.push_back(DAG.getStore(Chain, dl, argt, SDFI, NULL, 0));
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000477 }
478
479 //Set up a token factor with all the stack traffic
Dan Gohman98ca4f22009-08-05 01:29:28 +0000480 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &LS[0], LS.size());
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000481 }
482
Dan Gohman98ca4f22009-08-05 01:29:28 +0000483 return Chain;
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000484}
485
Dan Gohman98ca4f22009-08-05 01:29:28 +0000486SDValue
487AlphaTargetLowering::LowerReturn(SDValue Chain,
488 unsigned CallConv, bool isVarArg,
489 const SmallVectorImpl<ISD::OutputArg> &Outs,
490 DebugLoc dl, SelectionDAG &DAG) {
491
492 SDValue Copy = DAG.getCopyToReg(Chain, dl, Alpha::R26,
493 DAG.getNode(AlphaISD::GlobalRetAddr,
494 DebugLoc::getUnknownLoc(),
495 MVT::i64),
496 SDValue());
497 switch (Outs.size()) {
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000498 default:
Torok Edwinc23197a2009-07-14 16:55:14 +0000499 llvm_unreachable("Do not know how to return this many arguments!");
Dan Gohman98ca4f22009-08-05 01:29:28 +0000500 case 0:
Andrew Lenharth0e4dd012006-06-13 18:27:39 +0000501 break;
Dan Gohman475871a2008-07-27 21:46:04 +0000502 //return SDValue(); // ret void is legal
Dan Gohman98ca4f22009-08-05 01:29:28 +0000503 case 1: {
504 MVT ArgVT = Outs[0].Val.getValueType();
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000505 unsigned ArgReg;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000506 if (ArgVT.isInteger())
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000507 ArgReg = Alpha::R0;
508 else {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000509 assert(ArgVT.isFloatingPoint());
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000510 ArgReg = Alpha::F0;
511 }
Dale Johannesena05dca42009-02-04 23:02:30 +0000512 Copy = DAG.getCopyToReg(Copy, dl, ArgReg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000513 Outs[0].Val, Copy.getValue(1));
Chris Lattner84bc5422007-12-31 04:13:23 +0000514 if (DAG.getMachineFunction().getRegInfo().liveout_empty())
515 DAG.getMachineFunction().getRegInfo().addLiveOut(ArgReg);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000516 break;
517 }
Dan Gohman98ca4f22009-08-05 01:29:28 +0000518 case 2: {
519 MVT ArgVT = Outs[0].Val.getValueType();
Andrew Lenharth1b19ef02008-10-07 02:10:26 +0000520 unsigned ArgReg1, ArgReg2;
521 if (ArgVT.isInteger()) {
522 ArgReg1 = Alpha::R0;
523 ArgReg2 = Alpha::R1;
524 } else {
525 assert(ArgVT.isFloatingPoint());
526 ArgReg1 = Alpha::F0;
527 ArgReg2 = Alpha::F1;
528 }
Dale Johannesena05dca42009-02-04 23:02:30 +0000529 Copy = DAG.getCopyToReg(Copy, dl, ArgReg1,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000530 Outs[0].Val, Copy.getValue(1));
Andrew Lenharth1b19ef02008-10-07 02:10:26 +0000531 if (std::find(DAG.getMachineFunction().getRegInfo().liveout_begin(),
532 DAG.getMachineFunction().getRegInfo().liveout_end(), ArgReg1)
533 == DAG.getMachineFunction().getRegInfo().liveout_end())
534 DAG.getMachineFunction().getRegInfo().addLiveOut(ArgReg1);
Dale Johannesena05dca42009-02-04 23:02:30 +0000535 Copy = DAG.getCopyToReg(Copy, dl, ArgReg2,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000536 Outs[1].Val, Copy.getValue(1));
Andrew Lenharth1b19ef02008-10-07 02:10:26 +0000537 if (std::find(DAG.getMachineFunction().getRegInfo().liveout_begin(),
538 DAG.getMachineFunction().getRegInfo().liveout_end(), ArgReg2)
539 == DAG.getMachineFunction().getRegInfo().liveout_end())
540 DAG.getMachineFunction().getRegInfo().addLiveOut(ArgReg2);
541 break;
542 }
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000543 }
Dale Johannesena05dca42009-02-04 23:02:30 +0000544 return DAG.getNode(AlphaISD::RET_FLAG, dl,
545 MVT::Other, Copy, Copy.getValue(1));
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000546}
547
Dan Gohman475871a2008-07-27 21:46:04 +0000548void AlphaTargetLowering::LowerVAARG(SDNode *N, SDValue &Chain,
549 SDValue &DataPtr, SelectionDAG &DAG) {
Duncan Sands126d9072008-07-04 11:47:58 +0000550 Chain = N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +0000551 SDValue VAListP = N->getOperand(1);
Duncan Sands126d9072008-07-04 11:47:58 +0000552 const Value *VAListS = cast<SrcValueSDNode>(N->getOperand(2))->getValue();
Dale Johannesenf5d97892009-02-04 01:48:28 +0000553 DebugLoc dl = N->getDebugLoc();
Duncan Sands126d9072008-07-04 11:47:58 +0000554
Dale Johannesenf5d97892009-02-04 01:48:28 +0000555 SDValue Base = DAG.getLoad(MVT::i64, dl, Chain, VAListP, VAListS, 0);
556 SDValue Tmp = DAG.getNode(ISD::ADD, dl, MVT::i64, VAListP,
Duncan Sands126d9072008-07-04 11:47:58 +0000557 DAG.getConstant(8, MVT::i64));
Dale Johannesenf5d97892009-02-04 01:48:28 +0000558 SDValue Offset = DAG.getExtLoad(ISD::SEXTLOAD, dl, MVT::i64, Base.getValue(1),
Duncan Sands126d9072008-07-04 11:47:58 +0000559 Tmp, NULL, 0, MVT::i32);
Dale Johannesenf5d97892009-02-04 01:48:28 +0000560 DataPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Base, Offset);
Duncan Sands126d9072008-07-04 11:47:58 +0000561 if (N->getValueType(0).isFloatingPoint())
562 {
563 //if fp && Offset < 6*8, then subtract 6*8 from DataPtr
Dale Johannesenf5d97892009-02-04 01:48:28 +0000564 SDValue FPDataPtr = DAG.getNode(ISD::SUB, dl, MVT::i64, DataPtr,
Duncan Sands126d9072008-07-04 11:47:58 +0000565 DAG.getConstant(8*6, MVT::i64));
Dale Johannesenf5d97892009-02-04 01:48:28 +0000566 SDValue CC = DAG.getSetCC(dl, MVT::i64, Offset,
Duncan Sands126d9072008-07-04 11:47:58 +0000567 DAG.getConstant(8*6, MVT::i64), ISD::SETLT);
Dale Johannesenf5d97892009-02-04 01:48:28 +0000568 DataPtr = DAG.getNode(ISD::SELECT, dl, MVT::i64, CC, FPDataPtr, DataPtr);
Duncan Sands126d9072008-07-04 11:47:58 +0000569 }
570
Dale Johannesenf5d97892009-02-04 01:48:28 +0000571 SDValue NewOffset = DAG.getNode(ISD::ADD, dl, MVT::i64, Offset,
Duncan Sands126d9072008-07-04 11:47:58 +0000572 DAG.getConstant(8, MVT::i64));
Dale Johannesenf5d97892009-02-04 01:48:28 +0000573 Chain = DAG.getTruncStore(Offset.getValue(1), dl, NewOffset, Tmp, NULL, 0,
Duncan Sands126d9072008-07-04 11:47:58 +0000574 MVT::i32);
575}
576
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000577/// LowerOperation - Provide custom lowering hooks for some operations.
578///
Dan Gohman475871a2008-07-27 21:46:04 +0000579SDValue AlphaTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +0000580 DebugLoc dl = Op.getDebugLoc();
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000581 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000582 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Andrew Lenharthea4f9d52006-09-18 18:01:03 +0000583 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
584
Andrew Lenharth1b19ef02008-10-07 02:10:26 +0000585 case ISD::INTRINSIC_WO_CHAIN: {
586 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
587 switch (IntNo) {
588 default: break; // Don't custom lower most intrinsics.
589 case Intrinsic::alpha_umulh:
Dale Johannesende064702009-02-06 21:50:26 +0000590 return DAG.getNode(ISD::MULHU, dl, MVT::i64,
591 Op.getOperand(1), Op.getOperand(2));
Andrew Lenharth1b19ef02008-10-07 02:10:26 +0000592 }
593 }
594
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000595 case ISD::SINT_TO_FP: {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000596 assert(Op.getOperand(0).getValueType() == MVT::i64 &&
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000597 "Unhandled SINT_TO_FP type in custom expander!");
Dan Gohman475871a2008-07-27 21:46:04 +0000598 SDValue LD;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000599 bool isDouble = Op.getValueType() == MVT::f64;
Dale Johannesende064702009-02-06 21:50:26 +0000600 LD = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op.getOperand(0));
601 SDValue FP = DAG.getNode(isDouble?AlphaISD::CVTQT_:AlphaISD::CVTQS_, dl,
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000602 isDouble?MVT::f64:MVT::f32, LD);
603 return FP;
604 }
Andrew Lenharthcd804962005-11-30 16:10:29 +0000605 case ISD::FP_TO_SINT: {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000606 bool isDouble = Op.getOperand(0).getValueType() == MVT::f64;
Dan Gohman475871a2008-07-27 21:46:04 +0000607 SDValue src = Op.getOperand(0);
Andrew Lenharthcd804962005-11-30 16:10:29 +0000608
609 if (!isDouble) //Promote
Dale Johannesende064702009-02-06 21:50:26 +0000610 src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, src);
Andrew Lenharthcd804962005-11-30 16:10:29 +0000611
Dale Johannesende064702009-02-06 21:50:26 +0000612 src = DAG.getNode(AlphaISD::CVTTQ_, dl, MVT::f64, src);
Andrew Lenharthcd804962005-11-30 16:10:29 +0000613
Dale Johannesende064702009-02-06 21:50:26 +0000614 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, src);
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000615 }
Andrew Lenharth4e629512005-12-24 05:36:33 +0000616 case ISD::ConstantPool: {
Evan Chengb8973bd2006-01-31 22:23:14 +0000617 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Evan Chengc356a572006-09-12 21:04:05 +0000618 Constant *C = CP->getConstVal();
Dan Gohman475871a2008-07-27 21:46:04 +0000619 SDValue CPI = DAG.getTargetConstantPool(C, MVT::i64, CP->getAlignment());
Dale Johannesende064702009-02-06 21:50:26 +0000620 // FIXME there isn't really any debug info here
Andrew Lenharth4e629512005-12-24 05:36:33 +0000621
Dale Johannesende064702009-02-06 21:50:26 +0000622 SDValue Hi = DAG.getNode(AlphaISD::GPRelHi, dl, MVT::i64, CPI,
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000623 DAG.getGLOBAL_OFFSET_TABLE(MVT::i64));
Dale Johannesende064702009-02-06 21:50:26 +0000624 SDValue Lo = DAG.getNode(AlphaISD::GPRelLo, dl, MVT::i64, CPI, Hi);
Andrew Lenharth4e629512005-12-24 05:36:33 +0000625 return Lo;
626 }
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +0000627 case ISD::GlobalTLSAddress:
Torok Edwinc23197a2009-07-14 16:55:14 +0000628 llvm_unreachable("TLS not implemented for Alpha.");
Andrew Lenharth4e629512005-12-24 05:36:33 +0000629 case ISD::GlobalAddress: {
630 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
631 GlobalValue *GV = GSDN->getGlobal();
Dan Gohman475871a2008-07-27 21:46:04 +0000632 SDValue GA = DAG.getTargetGlobalAddress(GV, MVT::i64, GSDN->getOffset());
Dale Johannesende064702009-02-06 21:50:26 +0000633 // FIXME there isn't really any debug info here
Andrew Lenharth4e629512005-12-24 05:36:33 +0000634
Reid Spencer5cbf9852007-01-30 20:08:39 +0000635 // if (!GV->hasWeakLinkage() && !GV->isDeclaration() && !GV->hasLinkOnceLinkage()) {
Rafael Espindolabb46f522009-01-15 20:18:42 +0000636 if (GV->hasLocalLinkage()) {
Dale Johannesende064702009-02-06 21:50:26 +0000637 SDValue Hi = DAG.getNode(AlphaISD::GPRelHi, dl, MVT::i64, GA,
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000638 DAG.getGLOBAL_OFFSET_TABLE(MVT::i64));
Dale Johannesende064702009-02-06 21:50:26 +0000639 SDValue Lo = DAG.getNode(AlphaISD::GPRelLo, dl, MVT::i64, GA, Hi);
Andrew Lenharth4e629512005-12-24 05:36:33 +0000640 return Lo;
641 } else
Dale Johannesende064702009-02-06 21:50:26 +0000642 return DAG.getNode(AlphaISD::RelLit, dl, MVT::i64, GA,
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000643 DAG.getGLOBAL_OFFSET_TABLE(MVT::i64));
Andrew Lenharth4e629512005-12-24 05:36:33 +0000644 }
Bill Wendling056292f2008-09-16 21:48:12 +0000645 case ISD::ExternalSymbol: {
Dale Johannesende064702009-02-06 21:50:26 +0000646 return DAG.getNode(AlphaISD::RelLit, dl, MVT::i64,
Bill Wendling056292f2008-09-16 21:48:12 +0000647 DAG.getTargetExternalSymbol(cast<ExternalSymbolSDNode>(Op)
648 ->getSymbol(), MVT::i64),
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000649 DAG.getGLOBAL_OFFSET_TABLE(MVT::i64));
Andrew Lenharth53d89702005-12-25 01:34:27 +0000650 }
Bill Wendling056292f2008-09-16 21:48:12 +0000651
Andrew Lenharth53d89702005-12-25 01:34:27 +0000652 case ISD::UREM:
653 case ISD::SREM:
Andrew Lenharthccd9f982006-04-02 21:08:39 +0000654 //Expand only on constant case
655 if (Op.getOperand(1).getOpcode() == ISD::Constant) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000656 MVT VT = Op.getNode()->getValueType(0);
657 SDValue Tmp1 = Op.getNode()->getOpcode() == ISD::UREM ?
658 BuildUDIV(Op.getNode(), DAG, NULL) :
659 BuildSDIV(Op.getNode(), DAG, NULL);
Dale Johannesende064702009-02-06 21:50:26 +0000660 Tmp1 = DAG.getNode(ISD::MUL, dl, VT, Tmp1, Op.getOperand(1));
661 Tmp1 = DAG.getNode(ISD::SUB, dl, VT, Op.getOperand(0), Tmp1);
Andrew Lenharthccd9f982006-04-02 21:08:39 +0000662 return Tmp1;
663 }
664 //fall through
665 case ISD::SDIV:
666 case ISD::UDIV:
Duncan Sands83ec4b62008-06-06 12:08:01 +0000667 if (Op.getValueType().isInteger()) {
Andrew Lenharth253b9e72006-04-06 21:26:32 +0000668 if (Op.getOperand(1).getOpcode() == ISD::Constant)
Gabor Greifba36cb52008-08-28 21:40:38 +0000669 return Op.getOpcode() == ISD::SDIV ? BuildSDIV(Op.getNode(), DAG, NULL)
670 : BuildUDIV(Op.getNode(), DAG, NULL);
Andrew Lenharth53d89702005-12-25 01:34:27 +0000671 const char* opstr = 0;
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000672 switch (Op.getOpcode()) {
Andrew Lenharth53d89702005-12-25 01:34:27 +0000673 case ISD::UREM: opstr = "__remqu"; break;
674 case ISD::SREM: opstr = "__remq"; break;
675 case ISD::UDIV: opstr = "__divqu"; break;
676 case ISD::SDIV: opstr = "__divq"; break;
677 }
Dan Gohman475871a2008-07-27 21:46:04 +0000678 SDValue Tmp1 = Op.getOperand(0),
Andrew Lenharth53d89702005-12-25 01:34:27 +0000679 Tmp2 = Op.getOperand(1),
Bill Wendling056292f2008-09-16 21:48:12 +0000680 Addr = DAG.getExternalSymbol(opstr, MVT::i64);
Dale Johannesende064702009-02-06 21:50:26 +0000681 return DAG.getNode(AlphaISD::DivCall, dl, MVT::i64, Addr, Tmp1, Tmp2);
Andrew Lenharth53d89702005-12-25 01:34:27 +0000682 }
683 break;
Andrew Lenharthcd804962005-11-30 16:10:29 +0000684
Nate Begemanacc398c2006-01-25 18:21:52 +0000685 case ISD::VAARG: {
Dan Gohman475871a2008-07-27 21:46:04 +0000686 SDValue Chain, DataPtr;
Gabor Greifba36cb52008-08-28 21:40:38 +0000687 LowerVAARG(Op.getNode(), Chain, DataPtr, DAG);
Andrew Lenharth66e49582006-01-23 21:51:33 +0000688
Dan Gohman475871a2008-07-27 21:46:04 +0000689 SDValue Result;
Nate Begemanacc398c2006-01-25 18:21:52 +0000690 if (Op.getValueType() == MVT::i32)
Dale Johannesen39355f92009-02-04 02:34:38 +0000691 Result = DAG.getExtLoad(ISD::SEXTLOAD, dl, MVT::i64, Chain, DataPtr,
Evan Cheng466685d2006-10-09 20:57:25 +0000692 NULL, 0, MVT::i32);
Nate Begemanacc398c2006-01-25 18:21:52 +0000693 else
Dale Johannesen39355f92009-02-04 02:34:38 +0000694 Result = DAG.getLoad(Op.getValueType(), dl, Chain, DataPtr, NULL, 0);
Nate Begemanacc398c2006-01-25 18:21:52 +0000695 return Result;
696 }
697 case ISD::VACOPY: {
Dan Gohman475871a2008-07-27 21:46:04 +0000698 SDValue Chain = Op.getOperand(0);
699 SDValue DestP = Op.getOperand(1);
700 SDValue SrcP = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +0000701 const Value *DestS = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
702 const Value *SrcS = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Nate Begemanacc398c2006-01-25 18:21:52 +0000703
Dale Johannesen39355f92009-02-04 02:34:38 +0000704 SDValue Val = DAG.getLoad(getPointerTy(), dl, Chain, SrcP, SrcS, 0);
705 SDValue Result = DAG.getStore(Val.getValue(1), dl, Val, DestP, DestS, 0);
706 SDValue NP = DAG.getNode(ISD::ADD, dl, MVT::i64, SrcP,
Nate Begemanacc398c2006-01-25 18:21:52 +0000707 DAG.getConstant(8, MVT::i64));
Dale Johannesen39355f92009-02-04 02:34:38 +0000708 Val = DAG.getExtLoad(ISD::SEXTLOAD, dl, MVT::i64, Result,
709 NP, NULL,0, MVT::i32);
710 SDValue NPD = DAG.getNode(ISD::ADD, dl, MVT::i64, DestP,
Nate Begemanacc398c2006-01-25 18:21:52 +0000711 DAG.getConstant(8, MVT::i64));
Dale Johannesen39355f92009-02-04 02:34:38 +0000712 return DAG.getTruncStore(Val.getValue(1), dl, Val, NPD, NULL, 0, MVT::i32);
Nate Begemanacc398c2006-01-25 18:21:52 +0000713 }
714 case ISD::VASTART: {
Dan Gohman475871a2008-07-27 21:46:04 +0000715 SDValue Chain = Op.getOperand(0);
716 SDValue VAListP = Op.getOperand(1);
Dan Gohman69de1932008-02-06 22:27:42 +0000717 const Value *VAListS = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Nate Begemanacc398c2006-01-25 18:21:52 +0000718
719 // vastart stores the address of the VarArgsBase and VarArgsOffset
Dan Gohman475871a2008-07-27 21:46:04 +0000720 SDValue FR = DAG.getFrameIndex(VarArgsBase, MVT::i64);
Dale Johannesen39355f92009-02-04 02:34:38 +0000721 SDValue S1 = DAG.getStore(Chain, dl, FR, VAListP, VAListS, 0);
722 SDValue SA2 = DAG.getNode(ISD::ADD, dl, MVT::i64, VAListP,
Nate Begemanacc398c2006-01-25 18:21:52 +0000723 DAG.getConstant(8, MVT::i64));
Dale Johannesen39355f92009-02-04 02:34:38 +0000724 return DAG.getTruncStore(S1, dl, DAG.getConstant(VarArgsOffset, MVT::i64),
Evan Cheng8b2794a2006-10-13 21:14:26 +0000725 SA2, NULL, 0, MVT::i32);
Nate Begemanacc398c2006-01-25 18:21:52 +0000726 }
Andrew Lenharthac5a5452007-02-08 17:37:41 +0000727 case ISD::RETURNADDR:
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000728 return DAG.getNode(AlphaISD::GlobalRetAddr, DebugLoc::getUnknownLoc(),
729 MVT::i64);
Andrew Lenharthac5a5452007-02-08 17:37:41 +0000730 //FIXME: implement
Nate Begemanbcc5f362007-01-29 22:58:52 +0000731 case ISD::FRAMEADDR: break;
Andrew Lenharthcd804962005-11-30 16:10:29 +0000732 }
Jim Laskey62819f32007-02-21 22:54:50 +0000733
Dan Gohman475871a2008-07-27 21:46:04 +0000734 return SDValue();
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000735}
Nate Begeman0aed7842006-01-28 03:14:31 +0000736
Duncan Sands1607f052008-12-01 11:39:25 +0000737void AlphaTargetLowering::ReplaceNodeResults(SDNode *N,
738 SmallVectorImpl<SDValue>&Results,
739 SelectionDAG &DAG) {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000740 DebugLoc dl = N->getDebugLoc();
Duncan Sands126d9072008-07-04 11:47:58 +0000741 assert(N->getValueType(0) == MVT::i32 &&
742 N->getOpcode() == ISD::VAARG &&
Nate Begeman0aed7842006-01-28 03:14:31 +0000743 "Unknown node to custom promote!");
Duncan Sands126d9072008-07-04 11:47:58 +0000744
Dan Gohman475871a2008-07-27 21:46:04 +0000745 SDValue Chain, DataPtr;
Duncan Sands126d9072008-07-04 11:47:58 +0000746 LowerVAARG(N, Chain, DataPtr, DAG);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000747 SDValue Res = DAG.getLoad(N->getValueType(0), dl, Chain, DataPtr, NULL, 0);
Duncan Sands1607f052008-12-01 11:39:25 +0000748 Results.push_back(Res);
749 Results.push_back(SDValue(Res.getNode(), 1));
Nate Begeman0aed7842006-01-28 03:14:31 +0000750}
Andrew Lenharth17255992006-06-21 13:37:27 +0000751
752
753//Inline Asm
754
755/// getConstraintType - Given a constraint letter, return the type of
756/// constraint it is for this target.
757AlphaTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +0000758AlphaTargetLowering::getConstraintType(const std::string &Constraint) const {
759 if (Constraint.size() == 1) {
760 switch (Constraint[0]) {
761 default: break;
762 case 'f':
763 case 'r':
764 return C_RegisterClass;
765 }
766 }
767 return TargetLowering::getConstraintType(Constraint);
Andrew Lenharth17255992006-06-21 13:37:27 +0000768}
769
770std::vector<unsigned> AlphaTargetLowering::
771getRegClassForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +0000772 MVT VT) const {
Andrew Lenharth17255992006-06-21 13:37:27 +0000773 if (Constraint.size() == 1) {
774 switch (Constraint[0]) {
775 default: break; // Unknown constriant letter
776 case 'f':
777 return make_vector<unsigned>(Alpha::F0 , Alpha::F1 , Alpha::F2 ,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000778 Alpha::F3 , Alpha::F4 , Alpha::F5 ,
779 Alpha::F6 , Alpha::F7 , Alpha::F8 ,
780 Alpha::F9 , Alpha::F10, Alpha::F11,
Andrew Lenharth17255992006-06-21 13:37:27 +0000781 Alpha::F12, Alpha::F13, Alpha::F14,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000782 Alpha::F15, Alpha::F16, Alpha::F17,
783 Alpha::F18, Alpha::F19, Alpha::F20,
784 Alpha::F21, Alpha::F22, Alpha::F23,
Andrew Lenharth17255992006-06-21 13:37:27 +0000785 Alpha::F24, Alpha::F25, Alpha::F26,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000786 Alpha::F27, Alpha::F28, Alpha::F29,
787 Alpha::F30, Alpha::F31, 0);
Andrew Lenharthdf97cc62006-06-21 15:42:36 +0000788 case 'r':
789 return make_vector<unsigned>(Alpha::R0 , Alpha::R1 , Alpha::R2 ,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000790 Alpha::R3 , Alpha::R4 , Alpha::R5 ,
791 Alpha::R6 , Alpha::R7 , Alpha::R8 ,
792 Alpha::R9 , Alpha::R10, Alpha::R11,
Andrew Lenharthdf97cc62006-06-21 15:42:36 +0000793 Alpha::R12, Alpha::R13, Alpha::R14,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000794 Alpha::R15, Alpha::R16, Alpha::R17,
795 Alpha::R18, Alpha::R19, Alpha::R20,
796 Alpha::R21, Alpha::R22, Alpha::R23,
Andrew Lenharthdf97cc62006-06-21 15:42:36 +0000797 Alpha::R24, Alpha::R25, Alpha::R26,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000798 Alpha::R27, Alpha::R28, Alpha::R29,
799 Alpha::R30, Alpha::R31, 0);
Andrew Lenharth17255992006-06-21 13:37:27 +0000800 }
801 }
802
803 return std::vector<unsigned>();
804}
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000805//===----------------------------------------------------------------------===//
806// Other Lowering Code
807//===----------------------------------------------------------------------===//
808
809MachineBasicBlock *
810AlphaTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +0000811 MachineBasicBlock *BB) const {
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000812 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
813 assert((MI->getOpcode() == Alpha::CAS32 ||
814 MI->getOpcode() == Alpha::CAS64 ||
815 MI->getOpcode() == Alpha::LAS32 ||
816 MI->getOpcode() == Alpha::LAS64 ||
817 MI->getOpcode() == Alpha::SWAP32 ||
818 MI->getOpcode() == Alpha::SWAP64) &&
819 "Unexpected instr type to insert");
820
821 bool is32 = MI->getOpcode() == Alpha::CAS32 ||
822 MI->getOpcode() == Alpha::LAS32 ||
823 MI->getOpcode() == Alpha::SWAP32;
824
825 //Load locked store conditional for atomic ops take on the same form
826 //start:
827 //ll
828 //do stuff (maybe branch to exit)
829 //sc
830 //test sc and maybe branck to start
831 //exit:
832 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dale Johannesen01b36e62009-02-13 02:30:42 +0000833 DebugLoc dl = MI->getDebugLoc();
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000834 MachineFunction::iterator It = BB;
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000835 ++It;
836
837 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000838 MachineFunction *F = BB->getParent();
839 MachineBasicBlock *llscMBB = F->CreateMachineBasicBlock(LLVM_BB);
840 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000841
Dan Gohman0011dc42008-06-21 20:21:19 +0000842 sinkMBB->transferSuccessors(thisMBB);
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000843
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000844 F->insert(It, llscMBB);
845 F->insert(It, sinkMBB);
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000846
Dale Johannesen01b36e62009-02-13 02:30:42 +0000847 BuildMI(thisMBB, dl, TII->get(Alpha::BR)).addMBB(llscMBB);
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000848
849 unsigned reg_res = MI->getOperand(0).getReg(),
850 reg_ptr = MI->getOperand(1).getReg(),
851 reg_v2 = MI->getOperand(2).getReg(),
852 reg_store = F->getRegInfo().createVirtualRegister(&Alpha::GPRCRegClass);
853
Dale Johannesen01b36e62009-02-13 02:30:42 +0000854 BuildMI(llscMBB, dl, TII->get(is32 ? Alpha::LDL_L : Alpha::LDQ_L),
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000855 reg_res).addImm(0).addReg(reg_ptr);
856 switch (MI->getOpcode()) {
857 case Alpha::CAS32:
858 case Alpha::CAS64: {
859 unsigned reg_cmp
860 = F->getRegInfo().createVirtualRegister(&Alpha::GPRCRegClass);
Dale Johannesen01b36e62009-02-13 02:30:42 +0000861 BuildMI(llscMBB, dl, TII->get(Alpha::CMPEQ), reg_cmp)
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000862 .addReg(reg_v2).addReg(reg_res);
Dale Johannesen01b36e62009-02-13 02:30:42 +0000863 BuildMI(llscMBB, dl, TII->get(Alpha::BEQ))
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000864 .addImm(0).addReg(reg_cmp).addMBB(sinkMBB);
Dale Johannesen01b36e62009-02-13 02:30:42 +0000865 BuildMI(llscMBB, dl, TII->get(Alpha::BISr), reg_store)
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000866 .addReg(Alpha::R31).addReg(MI->getOperand(3).getReg());
867 break;
868 }
869 case Alpha::LAS32:
870 case Alpha::LAS64: {
Dale Johannesen01b36e62009-02-13 02:30:42 +0000871 BuildMI(llscMBB, dl,TII->get(is32 ? Alpha::ADDLr : Alpha::ADDQr), reg_store)
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000872 .addReg(reg_res).addReg(reg_v2);
873 break;
874 }
875 case Alpha::SWAP32:
876 case Alpha::SWAP64: {
Dale Johannesen01b36e62009-02-13 02:30:42 +0000877 BuildMI(llscMBB, dl, TII->get(Alpha::BISr), reg_store)
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000878 .addReg(reg_v2).addReg(reg_v2);
879 break;
880 }
881 }
Dale Johannesen01b36e62009-02-13 02:30:42 +0000882 BuildMI(llscMBB, dl, TII->get(is32 ? Alpha::STL_C : Alpha::STQ_C), reg_store)
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000883 .addReg(reg_store).addImm(0).addReg(reg_ptr);
Dale Johannesen01b36e62009-02-13 02:30:42 +0000884 BuildMI(llscMBB, dl, TII->get(Alpha::BEQ))
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000885 .addImm(0).addReg(reg_store).addMBB(llscMBB);
Dale Johannesen01b36e62009-02-13 02:30:42 +0000886 BuildMI(llscMBB, dl, TII->get(Alpha::BR)).addMBB(sinkMBB);
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000887
888 thisMBB->addSuccessor(llscMBB);
889 llscMBB->addSuccessor(llscMBB);
890 llscMBB->addSuccessor(sinkMBB);
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000891 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000892
893 return sinkMBB;
894}
Dan Gohman6520e202008-10-18 02:06:02 +0000895
896bool
897AlphaTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
898 // The Alpha target isn't yet aware of offsets.
899 return false;
900}