blob: d562a1aaac1f0cd8c6a197aff4e383a8446b9f21 [file] [log] [blame]
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00001//====- X86InstrSSE.td - Describe the X86 Instruction Set --*- tablegen -*-===//
Eric Christopher44b93ff2009-07-31 20:07:27 +00002//
Evan Chengffcb95b2006-02-21 19:13:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Eric Christopher44b93ff2009-07-31 20:07:27 +00007//
Evan Chengffcb95b2006-02-21 19:13:53 +00008//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 SSE instruction set, defining the instructions,
11// and properties of the instructions which are needed for code generation,
12// machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Chris Lattner3a7cd952006-10-07 21:55:32 +000016
Evan Cheng4e4c71e2006-02-21 20:00:20 +000017//===----------------------------------------------------------------------===//
18// SSE scalar FP Instructions
19//===----------------------------------------------------------------------===//
20
Dan Gohman533297b2009-10-29 18:10:34 +000021// CMOV* - Used to implement the SSE SELECT DAG operation. Expanded after
22// instruction selection into a branch sequence.
23let Uses = [EFLAGS], usesCustomInserter = 1 in {
Evan Cheng4e4c71e2006-02-21 20:00:20 +000024 def CMOV_FR32 : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +000025 (outs FR32:$dst), (ins FR32:$t, FR32:$f, i8imm:$cond),
Evan Cheng4e4c71e2006-02-21 20:00:20 +000026 "#CMOV_FR32 PSEUDO!",
Evan Chenge5f62042007-09-29 00:00:36 +000027 [(set FR32:$dst, (X86cmov FR32:$t, FR32:$f, imm:$cond,
28 EFLAGS))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +000029 def CMOV_FR64 : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +000030 (outs FR64:$dst), (ins FR64:$t, FR64:$f, i8imm:$cond),
Evan Cheng4e4c71e2006-02-21 20:00:20 +000031 "#CMOV_FR64 PSEUDO!",
Evan Chenge5f62042007-09-29 00:00:36 +000032 [(set FR64:$dst, (X86cmov FR64:$t, FR64:$f, imm:$cond,
33 EFLAGS))]>;
Evan Chengf7c378e2006-04-10 07:23:14 +000034 def CMOV_V4F32 : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +000035 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Evan Chengf7c378e2006-04-10 07:23:14 +000036 "#CMOV_V4F32 PSEUDO!",
37 [(set VR128:$dst,
Evan Chenge5f62042007-09-29 00:00:36 +000038 (v4f32 (X86cmov VR128:$t, VR128:$f, imm:$cond,
39 EFLAGS)))]>;
Evan Chengf7c378e2006-04-10 07:23:14 +000040 def CMOV_V2F64 : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +000041 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Evan Chengf7c378e2006-04-10 07:23:14 +000042 "#CMOV_V2F64 PSEUDO!",
43 [(set VR128:$dst,
Evan Chenge5f62042007-09-29 00:00:36 +000044 (v2f64 (X86cmov VR128:$t, VR128:$f, imm:$cond,
45 EFLAGS)))]>;
Evan Chengf7c378e2006-04-10 07:23:14 +000046 def CMOV_V2I64 : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +000047 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Evan Chengf7c378e2006-04-10 07:23:14 +000048 "#CMOV_V2I64 PSEUDO!",
49 [(set VR128:$dst,
Evan Chenge5f62042007-09-29 00:00:36 +000050 (v2i64 (X86cmov VR128:$t, VR128:$f, imm:$cond,
Evan Cheng0488db92007-09-25 01:57:46 +000051 EFLAGS)))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +000052}
53
Bill Wendlingddd35322007-05-02 23:11:52 +000054//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +000055// SSE 1 & 2 Instructions Classes
56//===----------------------------------------------------------------------===//
57
58/// sse12_fp_scalar - SSE 1 & 2 scalar instructions class
59multiclass sse12_fp_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +000060 RegisterClass RC, X86MemOperand x86memop,
61 bit Is2Addr = 1> {
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +000062 let isCommutable = 1 in {
63 def rr : SI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +000064 !if(Is2Addr,
65 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
66 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
67 [(set RC:$dst, (OpNode RC:$src1, RC:$src2))]>;
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +000068 }
Bruno Cardoso Lopesb7cc3f62010-06-21 21:28:07 +000069 def rm : SI<opc, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +000070 !if(Is2Addr,
71 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
72 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
73 [(set RC:$dst, (OpNode RC:$src1, (load addr:$src2)))]>;
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +000074}
75
76/// sse12_fp_scalar_int - SSE 1 & 2 scalar instructions intrinsics class
77multiclass sse12_fp_scalar_int<bits<8> opc, string OpcodeStr, RegisterClass RC,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +000078 string asm, string SSEVer, string FPSizeStr,
79 Operand memopr, ComplexPattern mem_cpat,
80 bit Is2Addr = 1> {
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +000081 def rr_Int : SI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +000082 !if(Is2Addr,
83 !strconcat(asm, "\t{$src2, $dst|$dst, $src2}"),
84 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
85 [(set RC:$dst, (!nameconcat<Intrinsic>("int_x86_sse",
86 !strconcat(SSEVer, !strconcat("_",
87 !strconcat(OpcodeStr, FPSizeStr))))
88 RC:$src1, RC:$src2))]>;
Bruno Cardoso Lopesb7cc3f62010-06-21 21:28:07 +000089 def rm_Int : SI<opc, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, memopr:$src2),
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +000090 !if(Is2Addr,
91 !strconcat(asm, "\t{$src2, $dst|$dst, $src2}"),
92 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
93 [(set RC:$dst, (!nameconcat<Intrinsic>("int_x86_sse",
94 !strconcat(SSEVer, !strconcat("_",
95 !strconcat(OpcodeStr, FPSizeStr))))
96 RC:$src1, mem_cpat:$src2))]>;
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +000097}
98
99/// sse12_fp_packed - SSE 1 & 2 packed instructions class
100multiclass sse12_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
101 RegisterClass RC, ValueType vt,
102 X86MemOperand x86memop, PatFrag mem_frag,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +0000103 Domain d, bit Is2Addr = 1> {
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000104 let isCommutable = 1 in
105 def rr : PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +0000106 !if(Is2Addr,
107 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
108 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
109 [(set RC:$dst, (vt (OpNode RC:$src1, RC:$src2)))], d>;
110 let mayLoad = 1 in
Bruno Cardoso Lopesf4f4bad2010-06-19 02:44:01 +0000111 def rm : PI<opc, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +0000112 !if(Is2Addr,
113 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
114 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
115 [(set RC:$dst, (OpNode RC:$src1, (mem_frag addr:$src2)))], d>;
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000116}
117
Bruno Cardoso Lopesf6ff0032010-06-19 04:09:22 +0000118/// sse12_fp_packed_logical_rm - SSE 1 & 2 packed instructions class
119multiclass sse12_fp_packed_logical_rm<bits<8> opc, RegisterClass RC, Domain d,
120 string OpcodeStr, X86MemOperand x86memop,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +0000121 list<dag> pat_rr, list<dag> pat_rm,
122 bit Is2Addr = 1> {
Bruno Cardoso Lopesf6ff0032010-06-19 04:09:22 +0000123 let isCommutable = 1 in
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +0000124 def rr : PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
125 !if(Is2Addr,
126 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
127 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
128 pat_rr, d>;
129 def rm : PI<opc, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
130 !if(Is2Addr,
131 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
132 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
133 pat_rm, d>;
Bruno Cardoso Lopesf6ff0032010-06-19 04:09:22 +0000134}
135
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000136/// sse12_fp_packed_int - SSE 1 & 2 packed instructions intrinsics class
137multiclass sse12_fp_packed_int<bits<8> opc, string OpcodeStr, RegisterClass RC,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +0000138 string asm, string SSEVer, string FPSizeStr,
139 X86MemOperand x86memop, PatFrag mem_frag,
140 Domain d, bit Is2Addr = 1> {
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000141 def rr_Int : PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +0000142 !if(Is2Addr,
143 !strconcat(asm, "\t{$src2, $dst|$dst, $src2}"),
144 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +0000145 [(set RC:$dst, (!nameconcat<Intrinsic>("int_x86_",
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +0000146 !strconcat(SSEVer, !strconcat("_",
147 !strconcat(OpcodeStr, FPSizeStr))))
148 RC:$src1, RC:$src2))], d>;
149 def rm_Int : PI<opc, MRMSrcMem, (outs RC:$dst), (ins RC:$src1,x86memop:$src2),
150 !if(Is2Addr,
151 !strconcat(asm, "\t{$src2, $dst|$dst, $src2}"),
152 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +0000153 [(set RC:$dst, (!nameconcat<Intrinsic>("int_x86_",
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +0000154 !strconcat(SSEVer, !strconcat("_",
155 !strconcat(OpcodeStr, FPSizeStr))))
156 RC:$src1, (mem_frag addr:$src2)))], d>;
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000157}
158
159//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000160// SSE 1 & 2 - Move Instructions
161//===----------------------------------------------------------------------===//
162
Bruno Cardoso Lopesc3d57b12010-06-22 22:38:56 +0000163class sse12_move_rr<RegisterClass RC, ValueType vt, string asm> :
164 SI<0x10, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, RC:$src2), asm,
165 [(set (vt VR128:$dst), (movl VR128:$src1, (scalar_to_vector RC:$src2)))]>;
166
167// Loading from memory automatically zeroing upper bits.
168class sse12_move_rm<RegisterClass RC, X86MemOperand x86memop,
169 PatFrag mem_pat, string OpcodeStr> :
170 SI<0x10, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
171 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
172 [(set RC:$dst, (mem_pat addr:$src))]>;
173
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000174// Move Instructions. Register-to-register movss/movsd is not used for FR32/64
175// register copies because it's a partial register update; FsMOVAPSrr/FsMOVAPDrr
176// is used instead. Register-to-register movss/movsd is not modeled as an
177// INSERT_SUBREG because INSERT_SUBREG requires that the insert be implementable
178// in terms of a copy, and just mentioned, we don't use movss/movsd for copies.
Bruno Cardoso Lopesc3d57b12010-06-22 22:38:56 +0000179let isAsmParserOnly = 1 in {
180 def VMOVSSrr : sse12_move_rr<FR32, v4f32,
181 "movss\t{$src2, $src1, $dst|$dst, $src1, $src2}">, XS, VEX_4V;
182 def VMOVSDrr : sse12_move_rr<FR64, v2f64,
183 "movsd\t{$src2, $src1, $dst|$dst, $src1, $src2}">, XD, VEX_4V;
184
185 let canFoldAsLoad = 1, isReMaterializable = 1 in {
186 def VMOVSSrm : sse12_move_rm<FR32, f32mem, loadf32, "movss">, XS, VEX;
187
188 let AddedComplexity = 20 in
189 def VMOVSDrm : sse12_move_rm<FR64, f64mem, loadf64, "movsd">, XD, VEX;
190 }
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000191}
192
Bruno Cardoso Lopesc3d57b12010-06-22 22:38:56 +0000193let Constraints = "$src1 = $dst" in {
194 def MOVSSrr : sse12_move_rr<FR32, v4f32,
195 "movss\t{$src2, $dst|$dst, $src2}">, XS;
196 def MOVSDrr : sse12_move_rr<FR64, v2f64,
197 "movsd\t{$src2, $dst|$dst, $src2}">, XD;
198}
199
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000200let canFoldAsLoad = 1, isReMaterializable = 1 in {
Bruno Cardoso Lopesc3d57b12010-06-22 22:38:56 +0000201 def MOVSSrm : sse12_move_rm<FR32, f32mem, loadf32, "movss">, XS;
202
203 let AddedComplexity = 20 in
204 def MOVSDrm : sse12_move_rm<FR64, f64mem, loadf64, "movsd">, XD;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000205}
206
207let AddedComplexity = 15 in {
208// Extract the low 32-bit value from one vector and insert it into another.
209def : Pat<(v4f32 (movl VR128:$src1, VR128:$src2)),
210 (MOVSSrr (v4f32 VR128:$src1),
211 (EXTRACT_SUBREG (v4f32 VR128:$src2), sub_ss))>;
212// Extract the low 64-bit value from one vector and insert it into another.
213def : Pat<(v2f64 (movl VR128:$src1, VR128:$src2)),
214 (MOVSDrr (v2f64 VR128:$src1),
215 (EXTRACT_SUBREG (v2f64 VR128:$src2), sub_sd))>;
216}
217
218// Implicitly promote a 32-bit scalar to a vector.
219def : Pat<(v4f32 (scalar_to_vector FR32:$src)),
220 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), FR32:$src, sub_ss)>;
221// Implicitly promote a 64-bit scalar to a vector.
222def : Pat<(v2f64 (scalar_to_vector FR64:$src)),
223 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), FR64:$src, sub_sd)>;
224
225let AddedComplexity = 20 in {
226// MOVSSrm zeros the high parts of the register; represent this
227// with SUBREG_TO_REG.
228def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
229 (SUBREG_TO_REG (i32 0), (MOVSSrm addr:$src), sub_ss)>;
230def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
231 (SUBREG_TO_REG (i32 0), (MOVSSrm addr:$src), sub_ss)>;
232def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
233 (SUBREG_TO_REG (i32 0), (MOVSSrm addr:$src), sub_ss)>;
234// MOVSDrm zeros the high parts of the register; represent this
235// with SUBREG_TO_REG.
236def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
237 (SUBREG_TO_REG (i64 0), (MOVSDrm addr:$src), sub_sd)>;
238def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
239 (SUBREG_TO_REG (i64 0), (MOVSDrm addr:$src), sub_sd)>;
240def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
241 (SUBREG_TO_REG (i64 0), (MOVSDrm addr:$src), sub_sd)>;
242def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
243 (SUBREG_TO_REG (i64 0), (MOVSDrm addr:$src), sub_sd)>;
244def : Pat<(v2f64 (X86vzload addr:$src)),
245 (SUBREG_TO_REG (i64 0), (MOVSDrm addr:$src), sub_sd)>;
246}
247
248// Store scalar value to memory.
249def MOVSSmr : SSI<0x11, MRMDestMem, (outs), (ins f32mem:$dst, FR32:$src),
250 "movss\t{$src, $dst|$dst, $src}",
251 [(store FR32:$src, addr:$dst)]>;
252def MOVSDmr : SDI<0x11, MRMDestMem, (outs), (ins f64mem:$dst, FR64:$src),
253 "movsd\t{$src, $dst|$dst, $src}",
254 [(store FR64:$src, addr:$dst)]>;
255
Bruno Cardoso Lopesc3d57b12010-06-22 22:38:56 +0000256let isAsmParserOnly = 1 in {
257def VMOVSSmr : SI<0x11, MRMDestMem, (outs), (ins f32mem:$dst, FR32:$src),
258 "movss\t{$src, $dst|$dst, $src}",
Bruno Cardoso Lopes4b13f3c2010-07-21 02:46:58 +0000259 [(store FR32:$src, addr:$dst)]>, XS, VEX;
Bruno Cardoso Lopesc3d57b12010-06-22 22:38:56 +0000260def VMOVSDmr : SI<0x11, MRMDestMem, (outs), (ins f64mem:$dst, FR64:$src),
261 "movsd\t{$src, $dst|$dst, $src}",
Bruno Cardoso Lopes4b13f3c2010-07-21 02:46:58 +0000262 [(store FR64:$src, addr:$dst)]>, XD, VEX;
Bruno Cardoso Lopesc3d57b12010-06-22 22:38:56 +0000263}
264
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000265// Extract and store.
266def : Pat<(store (f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))),
267 addr:$dst),
268 (MOVSSmr addr:$dst,
269 (EXTRACT_SUBREG (v4f32 VR128:$src), sub_ss))>;
270def : Pat<(store (f64 (vector_extract (v2f64 VR128:$src), (iPTR 0))),
271 addr:$dst),
272 (MOVSDmr addr:$dst,
273 (EXTRACT_SUBREG (v2f64 VR128:$src), sub_sd))>;
274
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000275// Move Aligned/Unaligned floating point values
276multiclass sse12_mov_packed<bits<8> opc, RegisterClass RC,
277 X86MemOperand x86memop, PatFrag ld_frag,
278 string asm, Domain d,
279 bit IsReMaterializable = 1> {
280let neverHasSideEffects = 1 in
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000281 def rr : PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
282 !strconcat(asm, "\t{$src, $dst|$dst, $src}"), [], d>;
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000283let canFoldAsLoad = 1, isReMaterializable = IsReMaterializable in
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000284 def rm : PI<opc, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
285 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000286 [(set RC:$dst, (ld_frag addr:$src))], d>;
287}
288
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000289let isAsmParserOnly = 1 in {
290defm VMOVAPS : sse12_mov_packed<0x28, VR128, f128mem, alignedloadv4f32,
291 "movaps", SSEPackedSingle>, VEX;
292defm VMOVAPD : sse12_mov_packed<0x28, VR128, f128mem, alignedloadv2f64,
293 "movapd", SSEPackedDouble>, OpSize, VEX;
294defm VMOVUPS : sse12_mov_packed<0x10, VR128, f128mem, loadv4f32,
295 "movups", SSEPackedSingle>, VEX;
296defm VMOVUPD : sse12_mov_packed<0x10, VR128, f128mem, loadv2f64,
297 "movupd", SSEPackedDouble, 0>, OpSize, VEX;
Bruno Cardoso Lopese86b01c2010-07-09 18:27:43 +0000298
299defm VMOVAPSY : sse12_mov_packed<0x28, VR256, f256mem, alignedloadv8f32,
300 "movaps", SSEPackedSingle>, VEX;
301defm VMOVAPDY : sse12_mov_packed<0x28, VR256, f256mem, alignedloadv4f64,
302 "movapd", SSEPackedDouble>, OpSize, VEX;
303defm VMOVUPSY : sse12_mov_packed<0x10, VR256, f256mem, loadv8f32,
304 "movups", SSEPackedSingle>, VEX;
305defm VMOVUPDY : sse12_mov_packed<0x10, VR256, f256mem, loadv4f64,
306 "movupd", SSEPackedDouble, 0>, OpSize, VEX;
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000307}
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000308defm MOVAPS : sse12_mov_packed<0x28, VR128, f128mem, alignedloadv4f32,
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000309 "movaps", SSEPackedSingle>, TB;
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000310defm MOVAPD : sse12_mov_packed<0x28, VR128, f128mem, alignedloadv2f64,
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000311 "movapd", SSEPackedDouble>, TB, OpSize;
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000312defm MOVUPS : sse12_mov_packed<0x10, VR128, f128mem, loadv4f32,
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000313 "movups", SSEPackedSingle>, TB;
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000314defm MOVUPD : sse12_mov_packed<0x10, VR128, f128mem, loadv2f64,
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000315 "movupd", SSEPackedDouble, 0>, TB, OpSize;
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000316
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000317let isAsmParserOnly = 1 in {
318def VMOVAPSmr : VPSI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
319 "movaps\t{$src, $dst|$dst, $src}",
320 [(alignedstore (v4f32 VR128:$src), addr:$dst)]>, VEX;
321def VMOVAPDmr : VPDI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
322 "movapd\t{$src, $dst|$dst, $src}",
323 [(alignedstore (v2f64 VR128:$src), addr:$dst)]>, VEX;
324def VMOVUPSmr : VPSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
325 "movups\t{$src, $dst|$dst, $src}",
326 [(store (v4f32 VR128:$src), addr:$dst)]>, VEX;
327def VMOVUPDmr : VPDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
328 "movupd\t{$src, $dst|$dst, $src}",
329 [(store (v2f64 VR128:$src), addr:$dst)]>, VEX;
Bruno Cardoso Lopese86b01c2010-07-09 18:27:43 +0000330def VMOVAPSYmr : VPSI<0x29, MRMDestMem, (outs), (ins f256mem:$dst, VR256:$src),
331 "movaps\t{$src, $dst|$dst, $src}",
332 [(alignedstore (v8f32 VR256:$src), addr:$dst)]>, VEX;
333def VMOVAPDYmr : VPDI<0x29, MRMDestMem, (outs), (ins f256mem:$dst, VR256:$src),
334 "movapd\t{$src, $dst|$dst, $src}",
335 [(alignedstore (v4f64 VR256:$src), addr:$dst)]>, VEX;
336def VMOVUPSYmr : VPSI<0x11, MRMDestMem, (outs), (ins f256mem:$dst, VR256:$src),
337 "movups\t{$src, $dst|$dst, $src}",
338 [(store (v8f32 VR256:$src), addr:$dst)]>, VEX;
339def VMOVUPDYmr : VPDI<0x11, MRMDestMem, (outs), (ins f256mem:$dst, VR256:$src),
340 "movupd\t{$src, $dst|$dst, $src}",
341 [(store (v4f64 VR256:$src), addr:$dst)]>, VEX;
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000342}
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000343def MOVAPSmr : PSI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
344 "movaps\t{$src, $dst|$dst, $src}",
345 [(alignedstore (v4f32 VR128:$src), addr:$dst)]>;
346def MOVAPDmr : PDI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
347 "movapd\t{$src, $dst|$dst, $src}",
348 [(alignedstore (v2f64 VR128:$src), addr:$dst)]>;
349def MOVUPSmr : PSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
350 "movups\t{$src, $dst|$dst, $src}",
351 [(store (v4f32 VR128:$src), addr:$dst)]>;
352def MOVUPDmr : PDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
353 "movupd\t{$src, $dst|$dst, $src}",
354 [(store (v2f64 VR128:$src), addr:$dst)]>;
355
356// Intrinsic forms of MOVUPS/D load and store
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000357let isAsmParserOnly = 1 in {
358 let canFoldAsLoad = 1, isReMaterializable = 1 in
359 def VMOVUPSrm_Int : VPSI<0x10, MRMSrcMem, (outs VR128:$dst),
360 (ins f128mem:$src),
361 "movups\t{$src, $dst|$dst, $src}",
362 [(set VR128:$dst, (int_x86_sse_loadu_ps addr:$src))]>, VEX;
363 def VMOVUPDrm_Int : VPDI<0x10, MRMSrcMem, (outs VR128:$dst),
364 (ins f128mem:$src),
365 "movupd\t{$src, $dst|$dst, $src}",
366 [(set VR128:$dst, (int_x86_sse2_loadu_pd addr:$src))]>, VEX;
367 def VMOVUPSmr_Int : VPSI<0x11, MRMDestMem, (outs),
368 (ins f128mem:$dst, VR128:$src),
369 "movups\t{$src, $dst|$dst, $src}",
370 [(int_x86_sse_storeu_ps addr:$dst, VR128:$src)]>, VEX;
371 def VMOVUPDmr_Int : VPDI<0x11, MRMDestMem, (outs),
372 (ins f128mem:$dst, VR128:$src),
373 "movupd\t{$src, $dst|$dst, $src}",
374 [(int_x86_sse2_storeu_pd addr:$dst, VR128:$src)]>, VEX;
375}
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000376let canFoldAsLoad = 1, isReMaterializable = 1 in
377def MOVUPSrm_Int : PSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
378 "movups\t{$src, $dst|$dst, $src}",
379 [(set VR128:$dst, (int_x86_sse_loadu_ps addr:$src))]>;
380def MOVUPDrm_Int : PDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
381 "movupd\t{$src, $dst|$dst, $src}",
382 [(set VR128:$dst, (int_x86_sse2_loadu_pd addr:$src))]>;
383
384def MOVUPSmr_Int : PSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
385 "movups\t{$src, $dst|$dst, $src}",
386 [(int_x86_sse_storeu_ps addr:$dst, VR128:$src)]>;
387def MOVUPDmr_Int : PDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
388 "movupd\t{$src, $dst|$dst, $src}",
389 [(int_x86_sse2_storeu_pd addr:$dst, VR128:$src)]>;
390
391// Move Low/High packed floating point values
392multiclass sse12_mov_hilo_packed<bits<8>opc, RegisterClass RC,
393 PatFrag mov_frag, string base_opc,
394 string asm_opr> {
395 def PSrm : PI<opc, MRMSrcMem,
396 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
397 !strconcat(!strconcat(base_opc,"s"), asm_opr),
398 [(set RC:$dst,
399 (mov_frag RC:$src1,
400 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))))],
401 SSEPackedSingle>, TB;
402
403 def PDrm : PI<opc, MRMSrcMem,
404 (outs RC:$dst), (ins RC:$src1, f64mem:$src2),
405 !strconcat(!strconcat(base_opc,"d"), asm_opr),
406 [(set RC:$dst, (v2f64 (mov_frag RC:$src1,
407 (scalar_to_vector (loadf64 addr:$src2)))))],
408 SSEPackedDouble>, TB, OpSize;
409}
410
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000411let isAsmParserOnly = 1, AddedComplexity = 20 in {
412 defm VMOVL : sse12_mov_hilo_packed<0x12, VR128, movlp, "movlp",
413 "\t{$src2, $src1, $dst|$dst, $src1, $src2}">, VEX_4V;
414 defm VMOVH : sse12_mov_hilo_packed<0x16, VR128, movlhps, "movhp",
415 "\t{$src2, $src1, $dst|$dst, $src1, $src2}">, VEX_4V;
416}
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000417let Constraints = "$src1 = $dst", AddedComplexity = 20 in {
418 defm MOVL : sse12_mov_hilo_packed<0x12, VR128, movlp, "movlp",
419 "\t{$src2, $dst|$dst, $src2}">;
420 defm MOVH : sse12_mov_hilo_packed<0x16, VR128, movlhps, "movhp",
421 "\t{$src2, $dst|$dst, $src2}">;
422}
423
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000424let isAsmParserOnly = 1 in {
425def VMOVLPSmr : VPSI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
426 "movlps\t{$src, $dst|$dst, $src}",
427 [(store (f64 (vector_extract (bc_v2f64 (v4f32 VR128:$src)),
428 (iPTR 0))), addr:$dst)]>, VEX;
429def VMOVLPDmr : VPDI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
430 "movlpd\t{$src, $dst|$dst, $src}",
431 [(store (f64 (vector_extract (v2f64 VR128:$src),
432 (iPTR 0))), addr:$dst)]>, VEX;
433}
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000434def MOVLPSmr : PSI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
435 "movlps\t{$src, $dst|$dst, $src}",
436 [(store (f64 (vector_extract (bc_v2f64 (v4f32 VR128:$src)),
437 (iPTR 0))), addr:$dst)]>;
438def MOVLPDmr : PDI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
439 "movlpd\t{$src, $dst|$dst, $src}",
440 [(store (f64 (vector_extract (v2f64 VR128:$src),
441 (iPTR 0))), addr:$dst)]>;
442
443// v2f64 extract element 1 is always custom lowered to unpack high to low
444// and extract element 0 so the non-store version isn't too horrible.
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000445let isAsmParserOnly = 1 in {
446def VMOVHPSmr : VPSI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
447 "movhps\t{$src, $dst|$dst, $src}",
448 [(store (f64 (vector_extract
449 (unpckh (bc_v2f64 (v4f32 VR128:$src)),
450 (undef)), (iPTR 0))), addr:$dst)]>,
451 VEX;
452def VMOVHPDmr : VPDI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
453 "movhpd\t{$src, $dst|$dst, $src}",
454 [(store (f64 (vector_extract
455 (v2f64 (unpckh VR128:$src, (undef))),
456 (iPTR 0))), addr:$dst)]>,
457 VEX;
458}
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000459def MOVHPSmr : PSI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
460 "movhps\t{$src, $dst|$dst, $src}",
461 [(store (f64 (vector_extract
462 (unpckh (bc_v2f64 (v4f32 VR128:$src)),
463 (undef)), (iPTR 0))), addr:$dst)]>;
464def MOVHPDmr : PDI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
465 "movhpd\t{$src, $dst|$dst, $src}",
466 [(store (f64 (vector_extract
467 (v2f64 (unpckh VR128:$src, (undef))),
468 (iPTR 0))), addr:$dst)]>;
469
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000470let isAsmParserOnly = 1, AddedComplexity = 20 in {
471 def VMOVLHPSrr : VPSI<0x16, MRMSrcReg, (outs VR128:$dst),
472 (ins VR128:$src1, VR128:$src2),
473 "movlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
474 [(set VR128:$dst,
475 (v4f32 (movlhps VR128:$src1, VR128:$src2)))]>,
476 VEX_4V;
477 def VMOVHLPSrr : VPSI<0x12, MRMSrcReg, (outs VR128:$dst),
478 (ins VR128:$src1, VR128:$src2),
479 "movhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
480 [(set VR128:$dst,
481 (v4f32 (movhlps VR128:$src1, VR128:$src2)))]>,
482 VEX_4V;
483}
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000484let Constraints = "$src1 = $dst", AddedComplexity = 20 in {
485 def MOVLHPSrr : PSI<0x16, MRMSrcReg, (outs VR128:$dst),
486 (ins VR128:$src1, VR128:$src2),
487 "movlhps\t{$src2, $dst|$dst, $src2}",
488 [(set VR128:$dst,
489 (v4f32 (movlhps VR128:$src1, VR128:$src2)))]>;
490 def MOVHLPSrr : PSI<0x12, MRMSrcReg, (outs VR128:$dst),
491 (ins VR128:$src1, VR128:$src2),
492 "movhlps\t{$src2, $dst|$dst, $src2}",
493 [(set VR128:$dst,
494 (v4f32 (movhlps VR128:$src1, VR128:$src2)))]>;
495}
496
497def : Pat<(movlhps VR128:$src1, (bc_v4i32 (v2i64 (X86vzload addr:$src2)))),
498 (MOVHPSrm (v4i32 VR128:$src1), addr:$src2)>;
499let AddedComplexity = 20 in {
500 def : Pat<(v4f32 (movddup VR128:$src, (undef))),
501 (MOVLHPSrr (v4f32 VR128:$src), (v4f32 VR128:$src))>;
502 def : Pat<(v2i64 (movddup VR128:$src, (undef))),
503 (MOVLHPSrr (v2i64 VR128:$src), (v2i64 VR128:$src))>;
504}
505
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000506//===----------------------------------------------------------------------===//
507// SSE 1 & 2 - Conversion Instructions
508//===----------------------------------------------------------------------===//
509
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000510multiclass sse12_cvt_s<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
Bruno Cardoso Lopesf241b262010-06-24 22:22:21 +0000511 SDNode OpNode, X86MemOperand x86memop, PatFrag ld_frag,
512 string asm> {
513 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src), asm,
514 [(set DstRC:$dst, (OpNode SrcRC:$src))]>;
515 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src), asm,
516 [(set DstRC:$dst, (OpNode (ld_frag addr:$src)))]>;
517}
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000518
Bruno Cardoso Lopese29f37f2010-07-21 21:37:59 +0000519multiclass sse12_cvt_s_np<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
520 X86MemOperand x86memop, string asm> {
521 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src), asm,
522 []>;
523 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src), asm,
524 []>;
525}
526
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000527multiclass sse12_cvt_p<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
528 SDNode OpNode, X86MemOperand x86memop, PatFrag ld_frag,
529 string asm, Domain d> {
530 def rr : PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src), asm,
531 [(set DstRC:$dst, (OpNode SrcRC:$src))], d>;
532 def rm : PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src), asm,
533 [(set DstRC:$dst, (OpNode (ld_frag addr:$src)))], d>;
534}
535
536multiclass sse12_vcvt_avx<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
Bruno Cardoso Lopese29f37f2010-07-21 21:37:59 +0000537 X86MemOperand x86memop, string asm> {
Bruno Cardoso Lopesa0ae87f2010-06-25 00:39:30 +0000538 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins DstRC:$src1, SrcRC:$src),
Bruno Cardoso Lopese29f37f2010-07-21 21:37:59 +0000539 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>;
Bruno Cardoso Lopesa0ae87f2010-06-25 00:39:30 +0000540 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst),
Bruno Cardoso Lopese29f37f2010-07-21 21:37:59 +0000541 (ins DstRC:$src1, x86memop:$src),
542 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>;
Bruno Cardoso Lopesa0ae87f2010-06-25 00:39:30 +0000543}
544
Bruno Cardoso Lopesa0ae87f2010-06-25 00:39:30 +0000545let isAsmParserOnly = 1 in {
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000546defm VCVTTSS2SI : sse12_cvt_s<0x2C, FR32, GR32, fp_to_sint, f32mem, loadf32,
547 "cvttss2si\t{$src, $dst|$dst, $src}">, XS, VEX;
548defm VCVTTSS2SI64 : sse12_cvt_s<0x2C, FR32, GR64, fp_to_sint, f32mem, loadf32,
549 "cvttss2si\t{$src, $dst|$dst, $src}">, XS, VEX,
550 VEX_W;
551defm VCVTTSD2SI : sse12_cvt_s<0x2C, FR64, GR32, fp_to_sint, f64mem, loadf64,
552 "cvttsd2si\t{$src, $dst|$dst, $src}">, XD, VEX;
553defm VCVTTSD2SI64 : sse12_cvt_s<0x2C, FR64, GR64, fp_to_sint, f64mem, loadf64,
554 "cvttsd2si\t{$src, $dst|$dst, $src}">, XD,
555 VEX, VEX_W;
Bruno Cardoso Lopese29f37f2010-07-21 21:37:59 +0000556
557// The assembler can recognize rr 64-bit instructions by seeing a rxx
558// register, but the same isn't true when only using memory operands,
559// provide other assembly "l" and "q" forms to address this explicitly
560// where appropriate to do so.
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000561defm VCVTSI2SS : sse12_vcvt_avx<0x2A, GR32, FR32, i32mem, "cvtsi2ss">, XS,
562 VEX_4V;
563defm VCVTSI2SS64 : sse12_vcvt_avx<0x2A, GR64, FR32, i64mem, "cvtsi2ss{q}">, XS,
564 VEX_4V, VEX_W;
565defm VCVTSI2SD : sse12_vcvt_avx<0x2A, GR32, FR64, i32mem, "cvtsi2sd">, XD,
566 VEX_4V;
567defm VCVTSI2SDL : sse12_vcvt_avx<0x2A, GR32, FR64, i32mem, "cvtsi2sd{l}">, XD,
568 VEX_4V;
569defm VCVTSI2SD64 : sse12_vcvt_avx<0x2A, GR64, FR64, i64mem, "cvtsi2sd{q}">, XD,
570 VEX_4V, VEX_W;
Bruno Cardoso Lopesa0ae87f2010-06-25 00:39:30 +0000571}
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000572
573defm CVTTSS2SI : sse12_cvt_s<0x2C, FR32, GR32, fp_to_sint, f32mem, loadf32,
574 "cvttss2si\t{$src, $dst|$dst, $src}">, XS;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000575defm CVTTSS2SI64 : sse12_cvt_s<0x2C, FR32, GR64, fp_to_sint, f32mem, loadf32,
576 "cvttss2si{q}\t{$src, $dst|$dst, $src}">, XS, REX_W;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000577defm CVTTSD2SI : sse12_cvt_s<0x2C, FR64, GR32, fp_to_sint, f64mem, loadf64,
578 "cvttsd2si\t{$src, $dst|$dst, $src}">, XD;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000579defm CVTTSD2SI64 : sse12_cvt_s<0x2C, FR64, GR64, fp_to_sint, f64mem, loadf64,
580 "cvttsd2si{q}\t{$src, $dst|$dst, $src}">, XD, REX_W;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000581defm CVTSI2SS : sse12_cvt_s<0x2A, GR32, FR32, sint_to_fp, i32mem, loadi32,
Bruno Cardoso Lopesf241b262010-06-24 22:22:21 +0000582 "cvtsi2ss\t{$src, $dst|$dst, $src}">, XS;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000583defm CVTSI2SS64 : sse12_cvt_s<0x2A, GR64, FR32, sint_to_fp, i64mem, loadi64,
584 "cvtsi2ss{q}\t{$src, $dst|$dst, $src}">, XS, REX_W;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000585defm CVTSI2SD : sse12_cvt_s<0x2A, GR32, FR64, sint_to_fp, i32mem, loadi32,
Bruno Cardoso Lopesf241b262010-06-24 22:22:21 +0000586 "cvtsi2sd\t{$src, $dst|$dst, $src}">, XD;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000587defm CVTSI2SD64 : sse12_cvt_s<0x2A, GR64, FR64, sint_to_fp, i64mem, loadi64,
588 "cvtsi2sd{q}\t{$src, $dst|$dst, $src}">, XD, REX_W;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000589
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000590// Conversion Instructions Intrinsics - Match intrinsics which expect MM
591// and/or XMM operand(s).
Bruno Cardoso Lopes8b942972010-06-24 23:37:07 +0000592multiclass sse12_cvt_pint<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
593 Intrinsic Int, X86MemOperand x86memop, PatFrag ld_frag,
594 string asm, Domain d> {
595 def rr : PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src), asm,
596 [(set DstRC:$dst, (Int SrcRC:$src))], d>;
597 def rm : PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src), asm,
598 [(set DstRC:$dst, (Int (ld_frag addr:$src)))], d>;
599}
600
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000601multiclass sse12_cvt_sint<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
602 Intrinsic Int, X86MemOperand x86memop, PatFrag ld_frag,
603 string asm> {
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000604 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
605 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
606 [(set DstRC:$dst, (Int SrcRC:$src))]>;
607 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
608 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
609 [(set DstRC:$dst, (Int (ld_frag addr:$src)))]>;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000610}
Bruno Cardoso Lopes8b942972010-06-24 23:37:07 +0000611
612multiclass sse12_cvt_pint_3addr<bits<8> opc, RegisterClass SrcRC,
613 RegisterClass DstRC, Intrinsic Int, X86MemOperand x86memop,
614 PatFrag ld_frag, string asm, Domain d> {
615 def rr : PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins DstRC:$src1, SrcRC:$src2),
616 asm, [(set DstRC:$dst, (Int DstRC:$src1, SrcRC:$src2))], d>;
617 def rm : PI<opc, MRMSrcMem, (outs DstRC:$dst),
618 (ins DstRC:$src1, x86memop:$src2), asm,
619 [(set DstRC:$dst, (Int DstRC:$src1, (ld_frag addr:$src2)))], d>;
620}
621
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000622multiclass sse12_cvt_sint_3addr<bits<8> opc, RegisterClass SrcRC,
623 RegisterClass DstRC, Intrinsic Int, X86MemOperand x86memop,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000624 PatFrag ld_frag, string asm, bit Is2Addr = 1> {
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000625 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins DstRC:$src1, SrcRC:$src2),
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000626 !if(Is2Addr,
627 !strconcat(asm, "\t{$src2, $dst|$dst, $src2}"),
628 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
629 [(set DstRC:$dst, (Int DstRC:$src1, SrcRC:$src2))]>;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000630 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst),
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000631 (ins DstRC:$src1, x86memop:$src2),
632 !if(Is2Addr,
633 !strconcat(asm, "\t{$src2, $dst|$dst, $src2}"),
634 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000635 [(set DstRC:$dst, (Int DstRC:$src1, (ld_frag addr:$src2)))]>;
636}
Bruno Cardoso Lopes8b942972010-06-24 23:37:07 +0000637
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000638let isAsmParserOnly = 1 in {
639 defm Int_VCVTSS2SI : sse12_cvt_sint<0x2D, VR128, GR32, int_x86_sse_cvtss2si,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000640 f32mem, load, "cvtss2si">, XS, VEX;
641 defm Int_VCVTSS2SI64 : sse12_cvt_sint<0x2D, VR128, GR64,
642 int_x86_sse_cvtss2si64, f32mem, load, "cvtss2si">,
643 XS, VEX, VEX_W;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000644 defm Int_VCVTSD2SI : sse12_cvt_sint<0x2D, VR128, GR32, int_x86_sse2_cvtsd2si,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000645 f128mem, load, "cvtsd2si">, XD, VEX;
646 defm Int_VCVTSD2SI64 : sse12_cvt_sint<0x2D, VR128, GR64,
647 int_x86_sse2_cvtsd2si64, f128mem, load, "cvtsd2si">,
648 XD, VEX, VEX_W;
649
Bruno Cardoso Lopese29f37f2010-07-21 21:37:59 +0000650 // FIXME: The asm matcher has a hack to ignore instructions with _Int and Int_
651 // Get rid of this hack or rename the intrinsics, there are several
652 // intructions that only match with the intrinsic form, why create duplicates
653 // to let them be recognized by the assembler?
654 defm VCVTSD2SI_alt : sse12_cvt_s_np<0x2D, FR64, GR32, f64mem,
655 "cvtsd2si\t{$src, $dst|$dst, $src}">, XD, VEX;
656 defm VCVTSD2SI64 : sse12_cvt_s_np<0x2D, FR64, GR64, f64mem,
657 "cvtsd2si\t{$src, $dst|$dst, $src}">, XD, VEX, VEX_W;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000658}
659defm Int_CVTSS2SI : sse12_cvt_sint<0x2D, VR128, GR32, int_x86_sse_cvtss2si,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000660 f32mem, load, "cvtss2si">, XS;
661defm Int_CVTSS2SI64 : sse12_cvt_sint<0x2D, VR128, GR64, int_x86_sse_cvtss2si64,
662 f32mem, load, "cvtss2si{q}">, XS, REX_W;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000663defm Int_CVTSD2SI : sse12_cvt_sint<0x2D, VR128, GR32, int_x86_sse2_cvtsd2si,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000664 f128mem, load, "cvtsd2si">, XD;
665defm Int_CVTSD2SI64 : sse12_cvt_sint<0x2D, VR128, GR64, int_x86_sse2_cvtsd2si64,
666 f128mem, load, "cvtsd2si">, XD, REX_W;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000667
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000668defm CVTSD2SI64 : sse12_cvt_s_np<0x2D, VR128, GR64, f64mem, "cvtsd2si{q}">, XD,
669 REX_W;
670
671let isAsmParserOnly = 1 in {
672 defm Int_VCVTSI2SS : sse12_cvt_sint_3addr<0x2A, GR32, VR128,
673 int_x86_sse_cvtsi2ss, i32mem, loadi32, "cvtsi2ss", 0>, XS, VEX_4V;
674 defm Int_VCVTSI2SS64 : sse12_cvt_sint_3addr<0x2A, GR64, VR128,
675 int_x86_sse_cvtsi642ss, i64mem, loadi64, "cvtsi2ss", 0>, XS, VEX_4V,
676 VEX_W;
677 defm Int_VCVTSI2SD : sse12_cvt_sint_3addr<0x2A, GR32, VR128,
678 int_x86_sse2_cvtsi2sd, i32mem, loadi32, "cvtsi2sd", 0>, XD, VEX_4V;
679 defm Int_VCVTSI2SD64 : sse12_cvt_sint_3addr<0x2A, GR64, VR128,
680 int_x86_sse2_cvtsi642sd, i64mem, loadi64, "cvtsi2sd", 0>, XD,
681 VEX_4V, VEX_W;
682}
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000683
684let Constraints = "$src1 = $dst" in {
685 defm Int_CVTSI2SS : sse12_cvt_sint_3addr<0x2A, GR32, VR128,
686 int_x86_sse_cvtsi2ss, i32mem, loadi32,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000687 "cvtsi2ss">, XS;
688 defm Int_CVTSI2SS64 : sse12_cvt_sint_3addr<0x2A, GR64, VR128,
689 int_x86_sse_cvtsi642ss, i64mem, loadi64,
690 "cvtsi2ss{q}">, XS, REX_W;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000691 defm Int_CVTSI2SD : sse12_cvt_sint_3addr<0x2A, GR32, VR128,
692 int_x86_sse2_cvtsi2sd, i32mem, loadi32,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000693 "cvtsi2sd">, XD;
694 defm Int_CVTSI2SD64 : sse12_cvt_sint_3addr<0x2A, GR64, VR128,
695 int_x86_sse2_cvtsi642sd, i64mem, loadi64,
696 "cvtsi2sd">, XD, REX_W;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000697}
698
699// Instructions below don't have an AVX form.
700defm Int_CVTPS2PI : sse12_cvt_pint<0x2D, VR128, VR64, int_x86_sse_cvtps2pi,
701 f64mem, load, "cvtps2pi\t{$src, $dst|$dst, $src}",
702 SSEPackedSingle>, TB;
703defm Int_CVTPD2PI : sse12_cvt_pint<0x2D, VR128, VR64, int_x86_sse_cvtpd2pi,
704 f128mem, memop, "cvtpd2pi\t{$src, $dst|$dst, $src}",
705 SSEPackedDouble>, TB, OpSize;
706defm Int_CVTTPS2PI : sse12_cvt_pint<0x2C, VR128, VR64, int_x86_sse_cvttps2pi,
707 f64mem, load, "cvttps2pi\t{$src, $dst|$dst, $src}",
708 SSEPackedSingle>, TB;
709defm Int_CVTTPD2PI : sse12_cvt_pint<0x2C, VR128, VR64, int_x86_sse_cvttpd2pi,
710 f128mem, memop, "cvttpd2pi\t{$src, $dst|$dst, $src}",
711 SSEPackedDouble>, TB, OpSize;
712defm Int_CVTPI2PD : sse12_cvt_pint<0x2A, VR64, VR128, int_x86_sse_cvtpi2pd,
713 i64mem, load, "cvtpi2pd\t{$src, $dst|$dst, $src}",
714 SSEPackedDouble>, TB, OpSize;
715let Constraints = "$src1 = $dst" in {
Bruno Cardoso Lopes8b942972010-06-24 23:37:07 +0000716 defm Int_CVTPI2PS : sse12_cvt_pint_3addr<0x2A, VR64, VR128,
717 int_x86_sse_cvtpi2ps,
718 i64mem, load, "cvtpi2ps\t{$src2, $dst|$dst, $src2}",
719 SSEPackedSingle>, TB;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000720}
721
722/// SSE 1 Only
723
724// Aliases for intrinsics
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000725let isAsmParserOnly = 1 in {
726defm Int_VCVTTSS2SI : sse12_cvt_sint<0x2C, VR128, GR32, int_x86_sse_cvttss2si,
727 f32mem, load, "cvttss2si">, XS, VEX;
728defm Int_VCVTTSS2SI64 : sse12_cvt_sint<0x2C, VR128, GR64,
729 int_x86_sse_cvttss2si64, f32mem, load,
730 "cvttss2si">, XS, VEX, VEX_W;
731defm Int_VCVTTSD2SI : sse12_cvt_sint<0x2C, VR128, GR32, int_x86_sse2_cvttsd2si,
732 f128mem, load, "cvttss2si">, XD, VEX;
733defm Int_VCVTTSD2SI64 : sse12_cvt_sint<0x2C, VR128, GR64,
734 int_x86_sse2_cvttsd2si64, f128mem, load,
735 "cvttss2si">, XD, VEX, VEX_W;
Bruno Cardoso Lopesbdffc162010-06-25 23:47:23 +0000736}
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000737defm Int_CVTTSS2SI : sse12_cvt_sint<0x2C, VR128, GR32, int_x86_sse_cvttss2si,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000738 f32mem, load, "cvttss2si">, XS;
739defm Int_CVTTSS2SI64 : sse12_cvt_sint<0x2C, VR128, GR64,
740 int_x86_sse_cvttss2si64, f32mem, load,
741 "cvttss2si{q}">, XS, REX_W;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000742defm Int_CVTTSD2SI : sse12_cvt_sint<0x2C, VR128, GR32, int_x86_sse2_cvttsd2si,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000743 f128mem, load, "cvttss2si">, XD;
744defm Int_CVTTSD2SI64 : sse12_cvt_sint<0x2C, VR128, GR64,
745 int_x86_sse2_cvttsd2si64, f128mem, load,
746 "cvttss2si{q}">, XD, REX_W;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000747
Bruno Cardoso Lopesbdffc162010-06-25 23:47:23 +0000748let isAsmParserOnly = 1, Pattern = []<dag> in {
Bruno Cardoso Lopese29f37f2010-07-21 21:37:59 +0000749defm VCVTSS2SI : sse12_cvt_s<0x2D, FR32, GR32, undef, f32mem, load,
750 "cvtss2si{l}\t{$src, $dst|$dst, $src}">, XS, VEX;
751defm VCVTSS2SI64 : sse12_cvt_s<0x2D, FR32, GR64, undef, f32mem, load,
752 "cvtss2si\t{$src, $dst|$dst, $src}">, XS, VEX,
753 VEX_W;
Bruno Cardoso Lopes84681572010-08-09 21:24:59 +0000754defm VCVTDQ2PS : sse12_cvt_p<0x5B, VR128, VR128, undef, i128mem, load,
Bruno Cardoso Lopese29f37f2010-07-21 21:37:59 +0000755 "cvtdq2ps\t{$src, $dst|$dst, $src}",
756 SSEPackedSingle>, TB, VEX;
Bruno Cardoso Lopes84681572010-08-09 21:24:59 +0000757defm VCVTDQ2PSY : sse12_cvt_p<0x5B, VR256, VR256, undef, i256mem, load,
Bruno Cardoso Lopese29f37f2010-07-21 21:37:59 +0000758 "cvtdq2ps\t{$src, $dst|$dst, $src}",
759 SSEPackedSingle>, TB, VEX;
Bruno Cardoso Lopesbdffc162010-06-25 23:47:23 +0000760}
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000761let Pattern = []<dag> in {
762defm CVTSS2SI : sse12_cvt_s<0x2D, FR32, GR32, undef, f32mem, load /*dummy*/,
763 "cvtss2si{l}\t{$src, $dst|$dst, $src}">, XS;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000764defm CVTSS2SI64 : sse12_cvt_s<0x2D, FR32, GR64, undef, f32mem, load /*dummy*/,
765 "cvtss2si{q}\t{$src, $dst|$dst, $src}">, XS, REX_W;
Bruno Cardoso Lopes84681572010-08-09 21:24:59 +0000766defm CVTDQ2PS : sse12_cvt_p<0x5B, VR128, VR128, undef, i128mem, load /*dummy*/,
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000767 "cvtdq2ps\t{$src, $dst|$dst, $src}",
768 SSEPackedSingle>, TB; /* PD SSE3 form is avaiable */
769}
Bruno Cardoso Lopes8b942972010-06-24 23:37:07 +0000770
Bruno Cardoso Lopes39afa902010-06-25 20:29:27 +0000771/// SSE 2 Only
772
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000773// Convert scalar double to scalar single
774let isAsmParserOnly = 1 in {
775def VCVTSD2SSrr : VSDI<0x5A, MRMSrcReg, (outs FR32:$dst),
776 (ins FR64:$src1, FR64:$src2),
777 "cvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
778 VEX_4V;
779def VCVTSD2SSrm : I<0x5A, MRMSrcMem, (outs FR32:$dst),
780 (ins FR64:$src1, f64mem:$src2),
781 "vcvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000782 []>, XD, Requires<[HasAVX, OptForSize]>, VEX_4V;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000783}
Bruno Cardoso Lopes39afa902010-06-25 20:29:27 +0000784def CVTSD2SSrr : SDI<0x5A, MRMSrcReg, (outs FR32:$dst), (ins FR64:$src),
785 "cvtsd2ss\t{$src, $dst|$dst, $src}",
786 [(set FR32:$dst, (fround FR64:$src))]>;
787def CVTSD2SSrm : I<0x5A, MRMSrcMem, (outs FR32:$dst), (ins f64mem:$src),
788 "cvtsd2ss\t{$src, $dst|$dst, $src}",
789 [(set FR32:$dst, (fround (loadf64 addr:$src)))]>, XD,
790 Requires<[HasSSE2, OptForSize]>;
791
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000792let isAsmParserOnly = 1 in
793defm Int_VCVTSD2SS: sse12_cvt_sint_3addr<0x5A, VR128, VR128,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000794 int_x86_sse2_cvtsd2ss, f64mem, load, "cvtsd2ss", 0>,
795 XS, VEX_4V;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000796let Constraints = "$src1 = $dst" in
797defm Int_CVTSD2SS: sse12_cvt_sint_3addr<0x5A, VR128, VR128,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000798 int_x86_sse2_cvtsd2ss, f64mem, load, "cvtsd2ss">, XS;
Bruno Cardoso Lopes39afa902010-06-25 20:29:27 +0000799
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000800// Convert scalar single to scalar double
801let isAsmParserOnly = 1 in { // SSE2 instructions with XS prefix
802def VCVTSS2SDrr : I<0x5A, MRMSrcReg, (outs FR64:$dst),
803 (ins FR32:$src1, FR32:$src2),
804 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000805 []>, XS, Requires<[HasAVX]>, VEX_4V;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000806def VCVTSS2SDrm : I<0x5A, MRMSrcMem, (outs FR64:$dst),
807 (ins FR32:$src1, f32mem:$src2),
808 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000809 []>, XS, VEX_4V, Requires<[HasAVX, OptForSize]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000810}
Bruno Cardoso Lopes39afa902010-06-25 20:29:27 +0000811def CVTSS2SDrr : I<0x5A, MRMSrcReg, (outs FR64:$dst), (ins FR32:$src),
812 "cvtss2sd\t{$src, $dst|$dst, $src}",
813 [(set FR64:$dst, (fextend FR32:$src))]>, XS,
814 Requires<[HasSSE2]>;
815def CVTSS2SDrm : I<0x5A, MRMSrcMem, (outs FR64:$dst), (ins f32mem:$src),
816 "cvtss2sd\t{$src, $dst|$dst, $src}",
817 [(set FR64:$dst, (extloadf32 addr:$src))]>, XS,
818 Requires<[HasSSE2, OptForSize]>;
819
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000820let isAsmParserOnly = 1 in {
821def Int_VCVTSS2SDrr: I<0x5A, MRMSrcReg,
822 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
823 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
824 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
825 VR128:$src2))]>, XS, VEX_4V,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000826 Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000827def Int_VCVTSS2SDrm: I<0x5A, MRMSrcMem,
828 (outs VR128:$dst), (ins VR128:$src1, f32mem:$src2),
829 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
830 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
831 (load addr:$src2)))]>, XS, VEX_4V,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000832 Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000833}
834let Constraints = "$src1 = $dst" in { // SSE2 instructions with XS prefix
Bruno Cardoso Lopes39afa902010-06-25 20:29:27 +0000835def Int_CVTSS2SDrr: I<0x5A, MRMSrcReg,
836 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
837 "cvtss2sd\t{$src2, $dst|$dst, $src2}",
838 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
839 VR128:$src2))]>, XS,
840 Requires<[HasSSE2]>;
841def Int_CVTSS2SDrm: I<0x5A, MRMSrcMem,
842 (outs VR128:$dst), (ins VR128:$src1, f32mem:$src2),
843 "cvtss2sd\t{$src2, $dst|$dst, $src2}",
844 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
845 (load addr:$src2)))]>, XS,
846 Requires<[HasSSE2]>;
847}
848
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000849def : Pat<(extloadf32 addr:$src),
850 (CVTSS2SDrr (MOVSSrm addr:$src))>,
851 Requires<[HasSSE2, OptForSpeed]>;
852
853// Convert doubleword to packed single/double fp
854let isAsmParserOnly = 1 in { // SSE2 instructions without OpSize prefix
855def Int_VCVTDQ2PSrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
856 "vcvtdq2ps\t{$src, $dst|$dst, $src}",
857 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps VR128:$src))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000858 TB, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000859def Int_VCVTDQ2PSrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
860 "vcvtdq2ps\t{$src, $dst|$dst, $src}",
861 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps
862 (bitconvert (memopv2i64 addr:$src))))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000863 TB, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000864}
865def Int_CVTDQ2PSrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
866 "cvtdq2ps\t{$src, $dst|$dst, $src}",
867 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps VR128:$src))]>,
868 TB, Requires<[HasSSE2]>;
869def Int_CVTDQ2PSrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
870 "cvtdq2ps\t{$src, $dst|$dst, $src}",
871 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps
872 (bitconvert (memopv2i64 addr:$src))))]>,
873 TB, Requires<[HasSSE2]>;
874
875// FIXME: why the non-intrinsic version is described as SSE3?
876let isAsmParserOnly = 1 in { // SSE2 instructions with XS prefix
877def Int_VCVTDQ2PDrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
878 "vcvtdq2pd\t{$src, $dst|$dst, $src}",
879 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd VR128:$src))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000880 XS, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000881def Int_VCVTDQ2PDrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
882 "vcvtdq2pd\t{$src, $dst|$dst, $src}",
883 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd
884 (bitconvert (memopv2i64 addr:$src))))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000885 XS, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000886}
887def Int_CVTDQ2PDrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
888 "cvtdq2pd\t{$src, $dst|$dst, $src}",
889 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd VR128:$src))]>,
890 XS, Requires<[HasSSE2]>;
891def Int_CVTDQ2PDrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
892 "cvtdq2pd\t{$src, $dst|$dst, $src}",
893 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd
894 (bitconvert (memopv2i64 addr:$src))))]>,
895 XS, Requires<[HasSSE2]>;
896
Bruno Cardoso Lopes84681572010-08-09 21:24:59 +0000897
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000898// Convert packed single/double fp to doubleword
899let isAsmParserOnly = 1 in {
900def VCVTPS2DQrr : VPDI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +0000901 "cvtps2dq\t{$src, $dst|$dst, $src}", []>, VEX;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000902def VCVTPS2DQrm : VPDI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +0000903 "cvtps2dq\t{$src, $dst|$dst, $src}", []>, VEX;
904def VCVTPS2DQYrr : VPDI<0x5B, MRMSrcReg, (outs VR256:$dst), (ins VR256:$src),
905 "cvtps2dq\t{$src, $dst|$dst, $src}", []>, VEX;
906def VCVTPS2DQYrm : VPDI<0x5B, MRMSrcMem, (outs VR256:$dst), (ins f256mem:$src),
907 "cvtps2dq\t{$src, $dst|$dst, $src}", []>, VEX;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000908}
909def CVTPS2DQrr : PDI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
910 "cvtps2dq\t{$src, $dst|$dst, $src}", []>;
911def CVTPS2DQrm : PDI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
912 "cvtps2dq\t{$src, $dst|$dst, $src}", []>;
913
914let isAsmParserOnly = 1 in {
915def Int_VCVTPS2DQrr : VPDI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
916 "cvtps2dq\t{$src, $dst|$dst, $src}",
917 [(set VR128:$dst, (int_x86_sse2_cvtps2dq VR128:$src))]>,
918 VEX;
919def Int_VCVTPS2DQrm : VPDI<0x5B, MRMSrcMem, (outs VR128:$dst),
920 (ins f128mem:$src),
921 "cvtps2dq\t{$src, $dst|$dst, $src}",
922 [(set VR128:$dst, (int_x86_sse2_cvtps2dq
923 (memop addr:$src)))]>, VEX;
924}
925def Int_CVTPS2DQrr : PDI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
926 "cvtps2dq\t{$src, $dst|$dst, $src}",
927 [(set VR128:$dst, (int_x86_sse2_cvtps2dq VR128:$src))]>;
928def Int_CVTPS2DQrm : PDI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
929 "cvtps2dq\t{$src, $dst|$dst, $src}",
930 [(set VR128:$dst, (int_x86_sse2_cvtps2dq
931 (memop addr:$src)))]>;
932
933let isAsmParserOnly = 1 in { // SSE2 packed instructions with XD prefix
934def Int_VCVTPD2DQrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
935 "vcvtpd2dq\t{$src, $dst|$dst, $src}",
936 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq VR128:$src))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000937 XD, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000938def Int_VCVTPD2DQrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
939 "vcvtpd2dq\t{$src, $dst|$dst, $src}",
940 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq
941 (memop addr:$src)))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000942 XD, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000943}
944def Int_CVTPD2DQrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
945 "cvtpd2dq\t{$src, $dst|$dst, $src}",
946 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq VR128:$src))]>,
947 XD, Requires<[HasSSE2]>;
948def Int_CVTPD2DQrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
949 "cvtpd2dq\t{$src, $dst|$dst, $src}",
950 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq
951 (memop addr:$src)))]>,
952 XD, Requires<[HasSSE2]>;
953
954
955// Convert with truncation packed single/double fp to doubleword
956let isAsmParserOnly = 1 in { // SSE2 packed instructions with XS prefix
957def VCVTTPS2DQrr : VSSI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
958 "cvttps2dq\t{$src, $dst|$dst, $src}", []>, VEX;
959def VCVTTPS2DQrm : VSSI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
960 "cvttps2dq\t{$src, $dst|$dst, $src}", []>, VEX;
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +0000961def VCVTTPS2DQYrr : VSSI<0x5B, MRMSrcReg, (outs VR256:$dst), (ins VR256:$src),
962 "cvttps2dq\t{$src, $dst|$dst, $src}", []>, VEX;
963def VCVTTPS2DQYrm : VSSI<0x5B, MRMSrcMem, (outs VR256:$dst), (ins f256mem:$src),
964 "cvttps2dq\t{$src, $dst|$dst, $src}", []>, VEX;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000965}
966def CVTTPS2DQrr : SSI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
967 "cvttps2dq\t{$src, $dst|$dst, $src}", []>;
968def CVTTPS2DQrm : SSI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
969 "cvttps2dq\t{$src, $dst|$dst, $src}", []>;
970
971
972let isAsmParserOnly = 1 in {
973def Int_VCVTTPS2DQrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
974 "vcvttps2dq\t{$src, $dst|$dst, $src}",
975 [(set VR128:$dst,
976 (int_x86_sse2_cvttps2dq VR128:$src))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000977 XS, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000978def Int_VCVTTPS2DQrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
979 "vcvttps2dq\t{$src, $dst|$dst, $src}",
980 [(set VR128:$dst, (int_x86_sse2_cvttps2dq
981 (memop addr:$src)))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000982 XS, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000983}
984def Int_CVTTPS2DQrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
985 "cvttps2dq\t{$src, $dst|$dst, $src}",
986 [(set VR128:$dst,
987 (int_x86_sse2_cvttps2dq VR128:$src))]>,
988 XS, Requires<[HasSSE2]>;
989def Int_CVTTPS2DQrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
990 "cvttps2dq\t{$src, $dst|$dst, $src}",
991 [(set VR128:$dst, (int_x86_sse2_cvttps2dq
992 (memop addr:$src)))]>,
993 XS, Requires<[HasSSE2]>;
994
995let isAsmParserOnly = 1 in {
996def Int_VCVTTPD2DQrr : VPDI<0xE6, MRMSrcReg, (outs VR128:$dst),
997 (ins VR128:$src),
998 "cvttpd2dq\t{$src, $dst|$dst, $src}",
999 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq VR128:$src))]>,
1000 VEX;
1001def Int_VCVTTPD2DQrm : VPDI<0xE6, MRMSrcMem, (outs VR128:$dst),
1002 (ins f128mem:$src),
1003 "cvttpd2dq\t{$src, $dst|$dst, $src}",
1004 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq
1005 (memop addr:$src)))]>, VEX;
1006}
1007def Int_CVTTPD2DQrr : PDI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1008 "cvttpd2dq\t{$src, $dst|$dst, $src}",
1009 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq VR128:$src))]>;
1010def Int_CVTTPD2DQrm : PDI<0xE6, MRMSrcMem, (outs VR128:$dst),(ins f128mem:$src),
1011 "cvttpd2dq\t{$src, $dst|$dst, $src}",
1012 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq
1013 (memop addr:$src)))]>;
1014
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00001015let isAsmParserOnly = 1 in {
1016// The assembler can recognize rr 256-bit instructions by seeing a ymm
1017// register, but the same isn't true when using memory operands instead.
1018// Provide other assembly rr and rm forms to address this explicitly.
1019def VCVTTPD2DQrr : VPDI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1020 "cvttpd2dq\t{$src, $dst|$dst, $src}", []>, VEX;
1021def VCVTTPD2DQXrYr : VPDI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR256:$src),
1022 "cvttpd2dq\t{$src, $dst|$dst, $src}", []>, VEX;
1023
1024// XMM only
1025def VCVTTPD2DQXrr : VPDI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1026 "cvttpd2dqx\t{$src, $dst|$dst, $src}", []>, VEX;
1027def VCVTTPD2DQXrm : VPDI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1028 "cvttpd2dqx\t{$src, $dst|$dst, $src}", []>, VEX;
1029
1030// YMM only
1031def VCVTTPD2DQYrr : VPDI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR256:$src),
1032 "cvttpd2dqy\t{$src, $dst|$dst, $src}", []>, VEX;
1033def VCVTTPD2DQYrm : VPDI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f256mem:$src),
1034 "cvttpd2dqy\t{$src, $dst|$dst, $src}", []>, VEX, VEX_L;
1035}
1036
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +00001037// Convert packed single to packed double
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00001038let isAsmParserOnly = 1, Predicates = [HasAVX] in {
1039 // SSE2 instructions without OpSize prefix
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +00001040def VCVTPS2PDrr : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00001041 "vcvtps2pd\t{$src, $dst|$dst, $src}", []>, VEX;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +00001042def VCVTPS2PDrm : I<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00001043 "vcvtps2pd\t{$src, $dst|$dst, $src}", []>, VEX;
1044def VCVTPS2PDYrr : I<0x5A, MRMSrcReg, (outs VR256:$dst), (ins VR128:$src),
1045 "vcvtps2pd\t{$src, $dst|$dst, $src}", []>, VEX;
1046def VCVTPS2PDYrm : I<0x5A, MRMSrcMem, (outs VR256:$dst), (ins f128mem:$src),
1047 "vcvtps2pd\t{$src, $dst|$dst, $src}", []>, VEX;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +00001048}
1049def CVTPS2PDrr : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1050 "cvtps2pd\t{$src, $dst|$dst, $src}", []>, TB;
1051def CVTPS2PDrm : I<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
1052 "cvtps2pd\t{$src, $dst|$dst, $src}", []>, TB;
1053
1054let isAsmParserOnly = 1 in {
1055def Int_VCVTPS2PDrr : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001056 "vcvtps2pd\t{$src, $dst|$dst, $src}",
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +00001057 [(set VR128:$dst, (int_x86_sse2_cvtps2pd VR128:$src))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00001058 VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +00001059def Int_VCVTPS2PDrm : I<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001060 "vcvtps2pd\t{$src, $dst|$dst, $src}",
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +00001061 [(set VR128:$dst, (int_x86_sse2_cvtps2pd
1062 (load addr:$src)))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00001063 VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +00001064}
1065def Int_CVTPS2PDrr : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1066 "cvtps2pd\t{$src, $dst|$dst, $src}",
1067 [(set VR128:$dst, (int_x86_sse2_cvtps2pd VR128:$src))]>,
1068 TB, Requires<[HasSSE2]>;
1069def Int_CVTPS2PDrm : I<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
1070 "cvtps2pd\t{$src, $dst|$dst, $src}",
1071 [(set VR128:$dst, (int_x86_sse2_cvtps2pd
1072 (load addr:$src)))]>,
1073 TB, Requires<[HasSSE2]>;
1074
1075// Convert packed double to packed single
1076let isAsmParserOnly = 1 in {
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00001077// The assembler can recognize rr 256-bit instructions by seeing a ymm
1078// register, but the same isn't true when using memory operands instead.
1079// Provide other assembly rr and rm forms to address this explicitly.
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +00001080def VCVTPD2PSrr : VPDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00001081 "cvtpd2ps\t{$src, $dst|$dst, $src}", []>, VEX;
1082def VCVTPD2PSXrYr : VPDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR256:$src),
1083 "cvtpd2ps\t{$src, $dst|$dst, $src}", []>, VEX;
1084
1085// XMM only
1086def VCVTPD2PSXrr : VPDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1087 "cvtpd2psx\t{$src, $dst|$dst, $src}", []>, VEX;
1088def VCVTPD2PSXrm : VPDI<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1089 "cvtpd2psx\t{$src, $dst|$dst, $src}", []>, VEX;
1090
1091// YMM only
1092def VCVTPD2PSYrr : VPDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR256:$src),
1093 "cvtpd2psy\t{$src, $dst|$dst, $src}", []>, VEX;
1094def VCVTPD2PSYrm : VPDI<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f256mem:$src),
1095 "cvtpd2psy\t{$src, $dst|$dst, $src}", []>, VEX, VEX_L;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +00001096}
1097def CVTPD2PSrr : PDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1098 "cvtpd2ps\t{$src, $dst|$dst, $src}", []>;
1099def CVTPD2PSrm : PDI<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1100 "cvtpd2ps\t{$src, $dst|$dst, $src}", []>;
1101
1102
1103let isAsmParserOnly = 1 in {
1104def Int_VCVTPD2PSrr : VPDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1105 "cvtpd2ps\t{$src, $dst|$dst, $src}",
1106 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps VR128:$src))]>;
1107def Int_VCVTPD2PSrm : VPDI<0x5A, MRMSrcMem, (outs VR128:$dst),
1108 (ins f128mem:$src),
1109 "cvtpd2ps\t{$src, $dst|$dst, $src}",
1110 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps
1111 (memop addr:$src)))]>;
1112}
1113def Int_CVTPD2PSrr : PDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1114 "cvtpd2ps\t{$src, $dst|$dst, $src}",
1115 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps VR128:$src))]>;
1116def Int_CVTPD2PSrm : PDI<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1117 "cvtpd2ps\t{$src, $dst|$dst, $src}",
1118 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps
1119 (memop addr:$src)))]>;
1120
Bruno Cardoso Lopes84681572010-08-09 21:24:59 +00001121// AVX 256-bit register conversion intrinsics
1122// FIXME: Migrate SSE conversion intrinsics matching to use patterns as below
1123// whenever possible to avoid declaring two versions of each one.
1124def : Pat<(int_x86_avx_cvtdq2_ps_256 VR256:$src),
1125 (VCVTDQ2PSYrr VR256:$src)>;
1126def : Pat<(int_x86_avx_cvtdq2_ps_256 (memopv8i32 addr:$src)),
1127 (VCVTDQ2PSYrm addr:$src)>;
1128
Bruno Cardoso Lopes93f6c1e2010-08-09 21:51:56 +00001129def : Pat<(int_x86_avx_cvt_pd2_ps_256 VR256:$src),
1130 (VCVTPD2PSYrr VR256:$src)>;
1131def : Pat<(int_x86_avx_cvt_pd2_ps_256 (memopv4f64 addr:$src)),
1132 (VCVTPD2PSYrm addr:$src)>;
1133
1134def : Pat<(int_x86_avx_cvt_ps2dq_256 VR256:$src),
1135 (VCVTPS2DQYrr VR256:$src)>;
1136def : Pat<(int_x86_avx_cvt_ps2dq_256 (memopv8f32 addr:$src)),
1137 (VCVTPS2DQYrm addr:$src)>;
1138
1139def : Pat<(int_x86_avx_cvt_ps2_pd_256 VR128:$src),
1140 (VCVTPS2PDYrr VR128:$src)>;
1141def : Pat<(int_x86_avx_cvt_ps2_pd_256 (memopv4f32 addr:$src)),
1142 (VCVTPS2PDYrm addr:$src)>;
1143
1144def : Pat<(int_x86_avx_cvtt_pd2dq_256 VR256:$src),
1145 (VCVTTPD2DQYrr VR256:$src)>;
1146def : Pat<(int_x86_avx_cvtt_pd2dq_256 (memopv4f64 addr:$src)),
1147 (VCVTTPD2DQYrm addr:$src)>;
1148
1149def : Pat<(int_x86_avx_cvtt_ps2dq_256 VR256:$src),
1150 (VCVTTPS2DQYrr VR256:$src)>;
1151def : Pat<(int_x86_avx_cvtt_ps2dq_256 (memopv8f32 addr:$src)),
1152 (VCVTTPS2DQYrm addr:$src)>;
1153
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001154//===----------------------------------------------------------------------===//
1155// SSE 1 & 2 - Compare Instructions
1156//===----------------------------------------------------------------------===//
1157
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001158// sse12_cmp_scalar - sse 1 & 2 compare scalar instructions
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +00001159multiclass sse12_cmp_scalar<RegisterClass RC, X86MemOperand x86memop,
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001160 string asm, string asm_alt> {
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +00001161 def rr : SIi8<0xC2, MRMSrcReg,
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001162 (outs RC:$dst), (ins RC:$src1, RC:$src, SSECC:$cc),
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +00001163 asm, []>;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001164 let mayLoad = 1 in
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +00001165 def rm : SIi8<0xC2, MRMSrcMem,
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001166 (outs RC:$dst), (ins RC:$src1, x86memop:$src, SSECC:$cc),
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +00001167 asm, []>;
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001168 // Accept explicit immediate argument form instead of comparison code.
1169 let isAsmParserOnly = 1 in {
1170 def rr_alt : SIi8<0xC2, MRMSrcReg,
1171 (outs RC:$dst), (ins RC:$src1, RC:$src, i8imm:$src2),
1172 asm_alt, []>;
1173 let mayLoad = 1 in
1174 def rm_alt : SIi8<0xC2, MRMSrcMem,
1175 (outs RC:$dst), (ins RC:$src1, x86memop:$src, i8imm:$src2),
1176 asm_alt, []>;
1177 }
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +00001178}
1179
1180let neverHasSideEffects = 1, isAsmParserOnly = 1 in {
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001181 defm VCMPSS : sse12_cmp_scalar<FR32, f32mem,
1182 "cmp${cc}ss\t{$src, $src1, $dst|$dst, $src1, $src}",
1183 "cmpss\t{$src2, $src, $src1, $dst|$dst, $src1, $src, $src2}">,
1184 XS, VEX_4V;
1185 defm VCMPSD : sse12_cmp_scalar<FR64, f64mem,
1186 "cmp${cc}sd\t{$src, $src1, $dst|$dst, $src1, $src}",
1187 "cmpsd\t{$src2, $src, $src1, $dst|$dst, $src1, $src, $src2}">,
1188 XD, VEX_4V;
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +00001189}
1190
1191let Constraints = "$src1 = $dst", neverHasSideEffects = 1 in {
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001192 defm CMPSS : sse12_cmp_scalar<FR32, f32mem,
1193 "cmp${cc}ss\t{$src, $dst|$dst, $src}",
1194 "cmpss\t{$src2, $src, $dst|$dst, $src, $src2}">, XS;
1195 defm CMPSD : sse12_cmp_scalar<FR64, f64mem,
1196 "cmp${cc}sd\t{$src, $dst|$dst, $src}",
1197 "cmpsd\t{$src2, $src, $dst|$dst, $src, $src2}">, XD;
1198}
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +00001199
Dale Johannesen7f6eb632010-08-07 00:33:42 +00001200multiclass sse12_cmp_scalar_int<RegisterClass RC, Operand memopr,
1201 ComplexPattern mem_cpat, Intrinsic Int, string asm> {
Bruno Cardoso Lopese0c43732010-06-24 22:04:40 +00001202 def rr : SIi8<0xC2, MRMSrcReg, (outs VR128:$dst),
1203 (ins VR128:$src1, VR128:$src, SSECC:$cc), asm,
1204 [(set VR128:$dst, (Int VR128:$src1,
1205 VR128:$src, imm:$cc))]>;
1206 def rm : SIi8<0xC2, MRMSrcMem, (outs VR128:$dst),
Dale Johannesen7f6eb632010-08-07 00:33:42 +00001207 (ins VR128:$src1, memopr:$src, SSECC:$cc), asm,
Bruno Cardoso Lopese0c43732010-06-24 22:04:40 +00001208 [(set VR128:$dst, (Int VR128:$src1,
Dale Johannesen7f6eb632010-08-07 00:33:42 +00001209 mem_cpat:$src, imm:$cc))]>;
Bruno Cardoso Lopese0c43732010-06-24 22:04:40 +00001210}
1211
1212// Aliases to match intrinsics which expect XMM operand(s).
Dale Johannesen7f6eb632010-08-07 00:33:42 +00001213
Bruno Cardoso Lopese0c43732010-06-24 22:04:40 +00001214let isAsmParserOnly = 1 in {
Dale Johannesen7f6eb632010-08-07 00:33:42 +00001215 defm Int_VCMPSS : sse12_cmp_scalar_int<VR128, ssmem, sse_load_f32,
1216 int_x86_sse_cmp_ss,
Bruno Cardoso Lopese0c43732010-06-24 22:04:40 +00001217 "cmp${cc}ss\t{$src, $src1, $dst|$dst, $src1, $src}">,
1218 XS, VEX_4V;
Dale Johannesen7f6eb632010-08-07 00:33:42 +00001219 defm Int_VCMPSD : sse12_cmp_scalar_int<VR128, sdmem, sse_load_f64,
1220 int_x86_sse2_cmp_sd,
Bruno Cardoso Lopese0c43732010-06-24 22:04:40 +00001221 "cmp${cc}sd\t{$src, $src1, $dst|$dst, $src1, $src}">,
1222 XD, VEX_4V;
1223}
1224let Constraints = "$src1 = $dst" in {
Dale Johannesen7f6eb632010-08-07 00:33:42 +00001225 defm Int_CMPSS : sse12_cmp_scalar_int<VR128, ssmem, sse_load_f32,
1226 int_x86_sse_cmp_ss,
Bruno Cardoso Lopese0c43732010-06-24 22:04:40 +00001227 "cmp${cc}ss\t{$src, $dst|$dst, $src}">, XS;
Dale Johannesen7f6eb632010-08-07 00:33:42 +00001228 defm Int_CMPSD : sse12_cmp_scalar_int<VR128, sdmem, sse_load_f64,
1229 int_x86_sse2_cmp_sd,
Bruno Cardoso Lopese0c43732010-06-24 22:04:40 +00001230 "cmp${cc}sd\t{$src, $dst|$dst, $src}">, XD;
1231}
1232
1233
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001234// sse12_ord_cmp - Unordered/Ordered scalar fp compare and set EFLAGS
1235multiclass sse12_ord_cmp<bits<8> opc, RegisterClass RC, SDNode OpNode,
1236 ValueType vt, X86MemOperand x86memop,
1237 PatFrag ld_frag, string OpcodeStr, Domain d> {
1238 def rr: PI<opc, MRMSrcReg, (outs), (ins RC:$src1, RC:$src2),
1239 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
1240 [(set EFLAGS, (OpNode (vt RC:$src1), RC:$src2))], d>;
1241 def rm: PI<opc, MRMSrcMem, (outs), (ins RC:$src1, x86memop:$src2),
1242 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
1243 [(set EFLAGS, (OpNode (vt RC:$src1),
1244 (ld_frag addr:$src2)))], d>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001245}
1246
Evan Cheng24f2ea32007-09-14 21:48:26 +00001247let Defs = [EFLAGS] in {
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001248 let isAsmParserOnly = 1 in {
1249 defm VUCOMISS : sse12_ord_cmp<0x2E, FR32, X86cmp, f32, f32mem, loadf32,
1250 "ucomiss", SSEPackedSingle>, VEX;
1251 defm VUCOMISD : sse12_ord_cmp<0x2E, FR64, X86cmp, f64, f64mem, loadf64,
1252 "ucomisd", SSEPackedDouble>, OpSize, VEX;
1253 let Pattern = []<dag> in {
1254 defm VCOMISS : sse12_ord_cmp<0x2F, VR128, undef, v4f32, f128mem, load,
1255 "comiss", SSEPackedSingle>, VEX;
1256 defm VCOMISD : sse12_ord_cmp<0x2F, VR128, undef, v2f64, f128mem, load,
1257 "comisd", SSEPackedDouble>, OpSize, VEX;
1258 }
1259
1260 defm Int_VUCOMISS : sse12_ord_cmp<0x2E, VR128, X86ucomi, v4f32, f128mem,
1261 load, "ucomiss", SSEPackedSingle>, VEX;
1262 defm Int_VUCOMISD : sse12_ord_cmp<0x2E, VR128, X86ucomi, v2f64, f128mem,
1263 load, "ucomisd", SSEPackedDouble>, OpSize, VEX;
1264
1265 defm Int_VCOMISS : sse12_ord_cmp<0x2F, VR128, X86comi, v4f32, f128mem,
1266 load, "comiss", SSEPackedSingle>, VEX;
1267 defm Int_VCOMISD : sse12_ord_cmp<0x2F, VR128, X86comi, v2f64, f128mem,
1268 load, "comisd", SSEPackedDouble>, OpSize, VEX;
1269 }
1270 defm UCOMISS : sse12_ord_cmp<0x2E, FR32, X86cmp, f32, f32mem, loadf32,
1271 "ucomiss", SSEPackedSingle>, TB;
1272 defm UCOMISD : sse12_ord_cmp<0x2E, FR64, X86cmp, f64, f64mem, loadf64,
1273 "ucomisd", SSEPackedDouble>, TB, OpSize;
1274
1275 let Pattern = []<dag> in {
1276 defm COMISS : sse12_ord_cmp<0x2F, VR128, undef, v4f32, f128mem, load,
1277 "comiss", SSEPackedSingle>, TB;
1278 defm COMISD : sse12_ord_cmp<0x2F, VR128, undef, v2f64, f128mem, load,
1279 "comisd", SSEPackedDouble>, TB, OpSize;
1280 }
1281
1282 defm Int_UCOMISS : sse12_ord_cmp<0x2E, VR128, X86ucomi, v4f32, f128mem,
1283 load, "ucomiss", SSEPackedSingle>, TB;
1284 defm Int_UCOMISD : sse12_ord_cmp<0x2E, VR128, X86ucomi, v2f64, f128mem,
1285 load, "ucomisd", SSEPackedDouble>, TB, OpSize;
1286
1287 defm Int_COMISS : sse12_ord_cmp<0x2F, VR128, X86comi, v4f32, f128mem, load,
1288 "comiss", SSEPackedSingle>, TB;
1289 defm Int_COMISD : sse12_ord_cmp<0x2F, VR128, X86comi, v2f64, f128mem, load,
1290 "comisd", SSEPackedDouble>, TB, OpSize;
Evan Cheng24f2ea32007-09-14 21:48:26 +00001291} // Defs = [EFLAGS]
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001292
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001293// sse12_cmp_packed - sse 1 & 2 compared packed instructions
1294multiclass sse12_cmp_packed<RegisterClass RC, X86MemOperand x86memop,
1295 Intrinsic Int, string asm, string asm_alt,
1296 Domain d> {
1297 def rri : PIi8<0xC2, MRMSrcReg,
1298 (outs RC:$dst), (ins RC:$src1, RC:$src, SSECC:$cc), asm,
1299 [(set RC:$dst, (Int RC:$src1, RC:$src, imm:$cc))], d>;
1300 def rmi : PIi8<0xC2, MRMSrcMem,
1301 (outs RC:$dst), (ins RC:$src1, f128mem:$src, SSECC:$cc), asm,
1302 [(set RC:$dst, (Int RC:$src1, (memop addr:$src), imm:$cc))], d>;
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001303 // Accept explicit immediate argument form instead of comparison code.
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001304 let isAsmParserOnly = 1 in {
1305 def rri_alt : PIi8<0xC2, MRMSrcReg,
1306 (outs RC:$dst), (ins RC:$src1, RC:$src, i8imm:$src2),
1307 asm_alt, [], d>;
1308 def rmi_alt : PIi8<0xC2, MRMSrcMem,
1309 (outs RC:$dst), (ins RC:$src1, f128mem:$src, i8imm:$src2),
1310 asm_alt, [], d>;
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001311 }
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001312}
1313
1314let isAsmParserOnly = 1 in {
1315 defm VCMPPS : sse12_cmp_packed<VR128, f128mem, int_x86_sse_cmp_ps,
1316 "cmp${cc}ps\t{$src, $src1, $dst|$dst, $src1, $src}",
1317 "cmpps\t{$src2, $src, $src1, $dst|$dst, $src1, $src, $src2}",
1318 SSEPackedSingle>, VEX_4V;
1319 defm VCMPPD : sse12_cmp_packed<VR128, f128mem, int_x86_sse2_cmp_pd,
1320 "cmp${cc}pd\t{$src, $src1, $dst|$dst, $src1, $src}",
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001321 "cmppd\t{$src2, $src, $src1, $dst|$dst, $src1, $src, $src2}",
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001322 SSEPackedDouble>, OpSize, VEX_4V;
Bruno Cardoso Lopes67197842010-08-10 00:13:20 +00001323 defm VCMPPSY : sse12_cmp_packed<VR256, f256mem, int_x86_avx_cmp_ps_256,
1324 "cmp${cc}ps\t{$src, $src1, $dst|$dst, $src1, $src}",
1325 "cmpps\t{$src2, $src, $src1, $dst|$dst, $src1, $src, $src2}",
1326 SSEPackedSingle>, VEX_4V;
1327 defm VCMPPDY : sse12_cmp_packed<VR256, f256mem, int_x86_avx_cmp_pd_256,
1328 "cmp${cc}pd\t{$src, $src1, $dst|$dst, $src1, $src}",
1329 "cmppd\t{$src2, $src, $src1, $dst|$dst, $src1, $src, $src2}",
1330 SSEPackedDouble>, OpSize, VEX_4V;
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001331}
1332let Constraints = "$src1 = $dst" in {
1333 defm CMPPS : sse12_cmp_packed<VR128, f128mem, int_x86_sse_cmp_ps,
1334 "cmp${cc}ps\t{$src, $dst|$dst, $src}",
1335 "cmpps\t{$src2, $src, $dst|$dst, $src, $src2}",
1336 SSEPackedSingle>, TB;
1337 defm CMPPD : sse12_cmp_packed<VR128, f128mem, int_x86_sse2_cmp_pd,
1338 "cmp${cc}pd\t{$src, $dst|$dst, $src}",
1339 "cmppd\t{$src2, $src, $dst|$dst, $src, $src2}",
1340 SSEPackedDouble>, TB, OpSize;
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001341}
1342
1343def : Pat<(v4i32 (X86cmpps (v4f32 VR128:$src1), VR128:$src2, imm:$cc)),
1344 (CMPPSrri (v4f32 VR128:$src1), (v4f32 VR128:$src2), imm:$cc)>;
1345def : Pat<(v4i32 (X86cmpps (v4f32 VR128:$src1), (memop addr:$src2), imm:$cc)),
1346 (CMPPSrmi (v4f32 VR128:$src1), addr:$src2, imm:$cc)>;
1347def : Pat<(v2i64 (X86cmppd (v2f64 VR128:$src1), VR128:$src2, imm:$cc)),
1348 (CMPPDrri VR128:$src1, VR128:$src2, imm:$cc)>;
1349def : Pat<(v2i64 (X86cmppd (v2f64 VR128:$src1), (memop addr:$src2), imm:$cc)),
1350 (CMPPDrmi VR128:$src1, addr:$src2, imm:$cc)>;
1351
1352//===----------------------------------------------------------------------===//
1353// SSE 1 & 2 - Shuffle Instructions
1354//===----------------------------------------------------------------------===//
1355
1356/// sse12_shuffle - sse 1 & 2 shuffle instructions
1357multiclass sse12_shuffle<RegisterClass RC, X86MemOperand x86memop,
1358 ValueType vt, string asm, PatFrag mem_frag,
1359 Domain d, bit IsConvertibleToThreeAddress = 0> {
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00001360 def rmi : PIi8<0xC6, MRMSrcMem, (outs RC:$dst),
1361 (ins RC:$src1, f128mem:$src2, i8imm:$src3), asm,
1362 [(set RC:$dst, (vt (shufp:$src3
1363 RC:$src1, (mem_frag addr:$src2))))], d>;
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001364 let isConvertibleToThreeAddress = IsConvertibleToThreeAddress in
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00001365 def rri : PIi8<0xC6, MRMSrcReg, (outs RC:$dst),
1366 (ins RC:$src1, RC:$src2, i8imm:$src3), asm,
1367 [(set RC:$dst,
1368 (vt (shufp:$src3 RC:$src1, RC:$src2)))], d>;
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001369}
1370
1371let isAsmParserOnly = 1 in {
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00001372 defm VSHUFPS : sse12_shuffle<VR128, f128mem, v4f32,
1373 "shufps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
1374 memopv4f32, SSEPackedSingle>, VEX_4V;
1375 defm VSHUFPSY : sse12_shuffle<VR256, f256mem, v8f32,
1376 "shufps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
1377 memopv8f32, SSEPackedSingle>, VEX_4V;
1378 defm VSHUFPD : sse12_shuffle<VR128, f128mem, v2f64,
1379 "shufpd\t{$src3, $src2, $src1, $dst|$dst, $src2, $src2, $src3}",
1380 memopv2f64, SSEPackedDouble>, OpSize, VEX_4V;
1381 defm VSHUFPDY : sse12_shuffle<VR256, f256mem, v4f64,
1382 "shufpd\t{$src3, $src2, $src1, $dst|$dst, $src2, $src2, $src3}",
1383 memopv4f64, SSEPackedDouble>, OpSize, VEX_4V;
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001384}
1385
1386let Constraints = "$src1 = $dst" in {
1387 defm SHUFPS : sse12_shuffle<VR128, f128mem, v4f32,
1388 "shufps\t{$src3, $src2, $dst|$dst, $src2, $src3}",
1389 memopv4f32, SSEPackedSingle, 1 /* cvt to pshufd */>,
1390 TB;
1391 defm SHUFPD : sse12_shuffle<VR128, f128mem, v2f64,
1392 "shufpd\t{$src3, $src2, $dst|$dst, $src2, $src3}",
1393 memopv2f64, SSEPackedDouble>, TB, OpSize;
1394}
1395
1396//===----------------------------------------------------------------------===//
1397// SSE 1 & 2 - Unpack Instructions
1398//===----------------------------------------------------------------------===//
1399
1400/// sse12_unpack_interleave - sse 1 & 2 unpack and interleave
1401multiclass sse12_unpack_interleave<bits<8> opc, PatFrag OpNode, ValueType vt,
1402 PatFrag mem_frag, RegisterClass RC,
1403 X86MemOperand x86memop, string asm,
1404 Domain d> {
1405 def rr : PI<opc, MRMSrcReg,
1406 (outs RC:$dst), (ins RC:$src1, RC:$src2),
1407 asm, [(set RC:$dst,
1408 (vt (OpNode RC:$src1, RC:$src2)))], d>;
1409 def rm : PI<opc, MRMSrcMem,
1410 (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
1411 asm, [(set RC:$dst,
1412 (vt (OpNode RC:$src1,
1413 (mem_frag addr:$src2))))], d>;
1414}
1415
1416let AddedComplexity = 10 in {
1417 let isAsmParserOnly = 1 in {
1418 defm VUNPCKHPS: sse12_unpack_interleave<0x15, unpckh, v4f32, memopv4f32,
1419 VR128, f128mem, "unpckhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1420 SSEPackedSingle>, VEX_4V;
1421 defm VUNPCKHPD: sse12_unpack_interleave<0x15, unpckh, v2f64, memopv2f64,
1422 VR128, f128mem, "unpckhpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1423 SSEPackedDouble>, OpSize, VEX_4V;
1424 defm VUNPCKLPS: sse12_unpack_interleave<0x14, unpckl, v4f32, memopv4f32,
1425 VR128, f128mem, "unpcklps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1426 SSEPackedSingle>, VEX_4V;
1427 defm VUNPCKLPD: sse12_unpack_interleave<0x14, unpckl, v2f64, memopv2f64,
1428 VR128, f128mem, "unpcklpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1429 SSEPackedDouble>, OpSize, VEX_4V;
Bruno Cardoso Lopes2bfb8f62010-07-09 21:20:35 +00001430
1431 defm VUNPCKHPSY: sse12_unpack_interleave<0x15, unpckh, v8f32, memopv8f32,
1432 VR256, f256mem, "unpckhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1433 SSEPackedSingle>, VEX_4V;
1434 defm VUNPCKHPDY: sse12_unpack_interleave<0x15, unpckh, v4f64, memopv4f64,
1435 VR256, f256mem, "unpckhpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1436 SSEPackedDouble>, OpSize, VEX_4V;
1437 defm VUNPCKLPSY: sse12_unpack_interleave<0x14, unpckl, v8f32, memopv8f32,
1438 VR256, f256mem, "unpcklps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1439 SSEPackedSingle>, VEX_4V;
1440 defm VUNPCKLPDY: sse12_unpack_interleave<0x14, unpckl, v4f64, memopv4f64,
1441 VR256, f256mem, "unpcklpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1442 SSEPackedDouble>, OpSize, VEX_4V;
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001443 }
1444
1445 let Constraints = "$src1 = $dst" in {
1446 defm UNPCKHPS: sse12_unpack_interleave<0x15, unpckh, v4f32, memopv4f32,
1447 VR128, f128mem, "unpckhps\t{$src2, $dst|$dst, $src2}",
1448 SSEPackedSingle>, TB;
1449 defm UNPCKHPD: sse12_unpack_interleave<0x15, unpckh, v2f64, memopv2f64,
1450 VR128, f128mem, "unpckhpd\t{$src2, $dst|$dst, $src2}",
1451 SSEPackedDouble>, TB, OpSize;
1452 defm UNPCKLPS: sse12_unpack_interleave<0x14, unpckl, v4f32, memopv4f32,
1453 VR128, f128mem, "unpcklps\t{$src2, $dst|$dst, $src2}",
1454 SSEPackedSingle>, TB;
1455 defm UNPCKLPD: sse12_unpack_interleave<0x14, unpckl, v2f64, memopv2f64,
1456 VR128, f128mem, "unpcklpd\t{$src2, $dst|$dst, $src2}",
1457 SSEPackedDouble>, TB, OpSize;
1458 } // Constraints = "$src1 = $dst"
1459} // AddedComplexity
1460
1461//===----------------------------------------------------------------------===//
1462// SSE 1 & 2 - Extract Floating-Point Sign mask
1463//===----------------------------------------------------------------------===//
1464
1465/// sse12_extr_sign_mask - sse 1 & 2 unpack and interleave
1466multiclass sse12_extr_sign_mask<RegisterClass RC, Intrinsic Int, string asm,
1467 Domain d> {
1468 def rr : PI<0x50, MRMSrcReg, (outs GR32:$dst), (ins RC:$src),
1469 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
1470 [(set GR32:$dst, (Int RC:$src))], d>;
1471}
1472
1473// Mask creation
1474defm MOVMSKPS : sse12_extr_sign_mask<VR128, int_x86_sse_movmsk_ps, "movmskps",
1475 SSEPackedSingle>, TB;
1476defm MOVMSKPD : sse12_extr_sign_mask<VR128, int_x86_sse2_movmsk_pd, "movmskpd",
1477 SSEPackedDouble>, TB, OpSize;
1478
1479let isAsmParserOnly = 1 in {
1480 defm VMOVMSKPS : sse12_extr_sign_mask<VR128, int_x86_sse_movmsk_ps,
1481 "movmskps", SSEPackedSingle>, VEX;
1482 defm VMOVMSKPD : sse12_extr_sign_mask<VR128, int_x86_sse2_movmsk_pd,
1483 "movmskpd", SSEPackedDouble>, OpSize,
1484 VEX;
Bruno Cardoso Lopesfb583a92010-07-22 21:18:49 +00001485
Bruno Cardoso Lopesaa099be2010-07-12 20:06:32 +00001486 // FIXME: merge with multiclass above when the intrinsics come.
Bruno Cardoso Lopesfb583a92010-07-22 21:18:49 +00001487 def VMOVMSKPSr64r : PI<0x50, MRMSrcReg, (outs GR64:$dst), (ins VR128:$src),
1488 "movmskps\t{$src, $dst|$dst, $src}", [], SSEPackedSingle>, VEX;
1489 def VMOVMSKPDr64r : PI<0x50, MRMSrcReg, (outs GR64:$dst), (ins VR128:$src),
1490 "movmskpd\t{$src, $dst|$dst, $src}", [], SSEPackedDouble>, OpSize,
1491 VEX;
1492
Bruno Cardoso Lopesaa099be2010-07-12 20:06:32 +00001493 def VMOVMSKPSYrr : PI<0x50, MRMSrcReg, (outs GR32:$dst), (ins VR256:$src),
1494 "movmskps\t{$src, $dst|$dst, $src}", [], SSEPackedSingle>, VEX;
1495 def VMOVMSKPDYrr : PI<0x50, MRMSrcReg, (outs GR32:$dst), (ins VR256:$src),
1496 "movmskpd\t{$src, $dst|$dst, $src}", [], SSEPackedDouble>, OpSize,
Bruno Cardoso Lopesfb583a92010-07-22 21:18:49 +00001497 VEX;
1498
1499 def VMOVMSKPSYr64r : PI<0x50, MRMSrcReg, (outs GR64:$dst), (ins VR256:$src),
1500 "movmskps\t{$src, $dst|$dst, $src}", [], SSEPackedSingle>, VEX;
1501 def VMOVMSKPDYr64r : PI<0x50, MRMSrcReg, (outs GR64:$dst), (ins VR256:$src),
1502 "movmskpd\t{$src, $dst|$dst, $src}", [], SSEPackedDouble>, OpSize,
1503 VEX;
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001504}
1505
1506//===----------------------------------------------------------------------===//
1507// SSE 1 & 2 - Misc aliasing of packed SSE 1 & 2 instructions
1508//===----------------------------------------------------------------------===//
1509
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001510// Aliases of packed SSE1 & SSE2 instructions for scalar use. These all have
1511// names that start with 'Fs'.
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001512
1513// Alias instructions that map fld0 to pxor for sse.
Dan Gohman4a0b3e12009-09-21 18:30:38 +00001514let isReMaterializable = 1, isAsCheapAsAMove = 1, isCodeGenOnly = 1,
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001515 canFoldAsLoad = 1 in {
Chris Lattner28c1d292010-02-05 21:30:49 +00001516 // FIXME: Set encoding to pseudo!
Chris Lattnerbe1778f2010-02-05 21:34:18 +00001517def FsFLD0SS : I<0xEF, MRMInitReg, (outs FR32:$dst), (ins), "",
1518 [(set FR32:$dst, fp32imm0)]>,
1519 Requires<[HasSSE1]>, TB, OpSize;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001520def FsFLD0SD : I<0xEF, MRMInitReg, (outs FR64:$dst), (ins), "",
1521 [(set FR64:$dst, fpimm0)]>,
1522 Requires<[HasSSE2]>, TB, OpSize;
1523}
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001524
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001525// Alias instruction to do FR32 or FR64 reg-to-reg copy using movaps. Upper
1526// bits are disregarded.
1527let neverHasSideEffects = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001528def FsMOVAPSrr : PSI<0x28, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001529 "movaps\t{$src, $dst|$dst, $src}", []>;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001530def FsMOVAPDrr : PDI<0x28, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
1531 "movapd\t{$src, $dst|$dst, $src}", []>;
1532}
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001533
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001534// Alias instruction to load FR32 or FR64 from f128mem using movaps. Upper
1535// bits are disregarded.
1536let canFoldAsLoad = 1, isReMaterializable = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001537def FsMOVAPSrm : PSI<0x28, MRMSrcMem, (outs FR32:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001538 "movaps\t{$src, $dst|$dst, $src}",
Dan Gohmand3006222007-07-27 17:16:43 +00001539 [(set FR32:$dst, (alignedloadfsf32 addr:$src))]>;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001540def FsMOVAPDrm : PDI<0x28, MRMSrcMem, (outs FR64:$dst), (ins f128mem:$src),
1541 "movapd\t{$src, $dst|$dst, $src}",
1542 [(set FR64:$dst, (alignedloadfsf64 addr:$src))]>;
1543}
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001544
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001545//===----------------------------------------------------------------------===//
1546// SSE 1 & 2 - Logical Instructions
1547//===----------------------------------------------------------------------===//
1548
Bruno Cardoso Lopesf39e0ce2010-05-28 22:47:03 +00001549/// sse12_fp_alias_pack_logical - SSE 1 & 2 aliased packed FP logical ops
1550///
1551multiclass sse12_fp_alias_pack_logical<bits<8> opc, string OpcodeStr,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001552 SDNode OpNode> {
Bruno Cardoso Lopesf4f4bad2010-06-19 02:44:01 +00001553 let isAsmParserOnly = 1 in {
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001554 defm V#NAME#PS : sse12_fp_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
1555 FR32, f32, f128mem, memopfsf32, SSEPackedSingle, 0>, VEX_4V;
Bruno Cardoso Lopesf4f4bad2010-06-19 02:44:01 +00001556
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001557 defm V#NAME#PD : sse12_fp_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
1558 FR64, f64, f128mem, memopfsf64, SSEPackedDouble, 0>, OpSize, VEX_4V;
Bruno Cardoso Lopesf39e0ce2010-05-28 22:47:03 +00001559 }
1560
Bruno Cardoso Lopesf4f4bad2010-06-19 02:44:01 +00001561 let Constraints = "$src1 = $dst" in {
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001562 defm PS : sse12_fp_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode, FR32,
1563 f32, f128mem, memopfsf32, SSEPackedSingle>, TB;
Bruno Cardoso Lopesf39e0ce2010-05-28 22:47:03 +00001564
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001565 defm PD : sse12_fp_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode, FR64,
1566 f64, f128mem, memopfsf64, SSEPackedDouble>, TB, OpSize;
Bruno Cardoso Lopesf39e0ce2010-05-28 22:47:03 +00001567 }
1568}
1569
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001570// Alias bitwise logical operations using SSE logical ops on packed FP values.
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001571let mayLoad = 0 in {
1572 defm FsAND : sse12_fp_alias_pack_logical<0x54, "and", X86fand>;
1573 defm FsOR : sse12_fp_alias_pack_logical<0x56, "or", X86for>;
1574 defm FsXOR : sse12_fp_alias_pack_logical<0x57, "xor", X86fxor>;
1575}
Bill Wendlingddd35322007-05-02 23:11:52 +00001576
Bruno Cardoso Lopesf4f4bad2010-06-19 02:44:01 +00001577let neverHasSideEffects = 1, Pattern = []<dag>, isCommutable = 0 in
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001578 defm FsANDN : sse12_fp_alias_pack_logical<0x55, "andn", undef>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001579
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001580/// sse12_fp_packed_logical - SSE 1 & 2 packed FP logical ops
1581///
1582multiclass sse12_fp_packed_logical<bits<8> opc, string OpcodeStr,
1583 SDNode OpNode, int HasPat = 0,
1584 list<list<dag>> Pattern = []> {
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00001585 let isAsmParserOnly = 1, Pattern = []<dag> in {
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001586 defm V#NAME#PS : sse12_fp_packed_logical_rm<opc, VR128, SSEPackedSingle,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001587 !strconcat(OpcodeStr, "ps"), f128mem,
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001588 !if(HasPat, Pattern[0], // rr
1589 [(set VR128:$dst, (v2i64 (OpNode VR128:$src1,
1590 VR128:$src2)))]),
1591 !if(HasPat, Pattern[2], // rm
1592 [(set VR128:$dst, (OpNode (bc_v2i64 (v4f32 VR128:$src1)),
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001593 (memopv2i64 addr:$src2)))]), 0>,
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001594 VEX_4V;
1595
1596 defm V#NAME#PD : sse12_fp_packed_logical_rm<opc, VR128, SSEPackedDouble,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001597 !strconcat(OpcodeStr, "pd"), f128mem,
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001598 !if(HasPat, Pattern[1], // rr
1599 [(set VR128:$dst, (OpNode (bc_v2i64 (v2f64 VR128:$src1)),
1600 (bc_v2i64 (v2f64
1601 VR128:$src2))))]),
1602 !if(HasPat, Pattern[3], // rm
1603 [(set VR128:$dst, (OpNode (bc_v2i64 (v2f64 VR128:$src1)),
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001604 (memopv2i64 addr:$src2)))]), 0>,
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001605 OpSize, VEX_4V;
1606 }
1607 let Constraints = "$src1 = $dst" in {
1608 defm PS : sse12_fp_packed_logical_rm<opc, VR128, SSEPackedSingle,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001609 !strconcat(OpcodeStr, "ps"), f128mem,
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001610 !if(HasPat, Pattern[0], // rr
1611 [(set VR128:$dst, (v2i64 (OpNode VR128:$src1,
1612 VR128:$src2)))]),
1613 !if(HasPat, Pattern[2], // rm
1614 [(set VR128:$dst, (OpNode (bc_v2i64 (v4f32 VR128:$src1)),
1615 (memopv2i64 addr:$src2)))])>, TB;
1616
1617 defm PD : sse12_fp_packed_logical_rm<opc, VR128, SSEPackedDouble,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001618 !strconcat(OpcodeStr, "pd"), f128mem,
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001619 !if(HasPat, Pattern[1], // rr
1620 [(set VR128:$dst, (OpNode (bc_v2i64 (v2f64 VR128:$src1)),
1621 (bc_v2i64 (v2f64
1622 VR128:$src2))))]),
1623 !if(HasPat, Pattern[3], // rm
1624 [(set VR128:$dst, (OpNode (bc_v2i64 (v2f64 VR128:$src1)),
1625 (memopv2i64 addr:$src2)))])>,
1626 TB, OpSize;
1627 }
1628}
1629
Bruno Cardoso Lopesfd920fa2010-07-13 02:38:35 +00001630/// sse12_fp_packed_logical_y - AVX 256-bit SSE 1 & 2 logical ops forms
1631///
1632let isAsmParserOnly = 1 in {
1633multiclass sse12_fp_packed_logical_y<bits<8> opc, string OpcodeStr> {
1634 defm PSY : sse12_fp_packed_logical_rm<opc, VR256, SSEPackedSingle,
1635 !strconcat(OpcodeStr, "ps"), f256mem, [], [], 0>, VEX_4V;
1636
1637 defm PDY : sse12_fp_packed_logical_rm<opc, VR256, SSEPackedDouble,
1638 !strconcat(OpcodeStr, "pd"), f256mem, [], [], 0>, OpSize, VEX_4V;
1639}
1640}
1641
1642// AVX 256-bit packed logical ops forms
1643defm VAND : sse12_fp_packed_logical_y<0x54, "and">;
1644defm VOR : sse12_fp_packed_logical_y<0x56, "or">;
1645defm VXOR : sse12_fp_packed_logical_y<0x57, "xor">;
1646let isCommutable = 0 in
1647 defm VANDN : sse12_fp_packed_logical_y<0x55, "andn">;
1648
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001649defm AND : sse12_fp_packed_logical<0x54, "and", and>;
1650defm OR : sse12_fp_packed_logical<0x56, "or", or>;
1651defm XOR : sse12_fp_packed_logical<0x57, "xor", xor>;
1652let isCommutable = 0 in
1653 defm ANDN : sse12_fp_packed_logical<0x55, "andn", undef /* dummy */, 1, [
1654 // single r+r
1655 [(set VR128:$dst, (v2i64 (and (xor VR128:$src1,
1656 (bc_v2i64 (v4i32 immAllOnesV))),
1657 VR128:$src2)))],
1658 // double r+r
1659 [(set VR128:$dst, (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
1660 (bc_v2i64 (v2f64 VR128:$src2))))],
1661 // single r+m
1662 [(set VR128:$dst, (v2i64 (and (xor (bc_v2i64 (v4f32 VR128:$src1)),
1663 (bc_v2i64 (v4i32 immAllOnesV))),
1664 (memopv2i64 addr:$src2))))],
1665 // double r+m
1666 [(set VR128:$dst, (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
1667 (memopv2i64 addr:$src2)))]]>;
1668
1669//===----------------------------------------------------------------------===//
1670// SSE 1 & 2 - Arithmetic Instructions
1671//===----------------------------------------------------------------------===//
1672
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001673/// basic_sse12_fp_binop_xxx - SSE 1 & 2 binops come in both scalar and
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +00001674/// vector forms.
Bill Wendlingddd35322007-05-02 23:11:52 +00001675///
Dan Gohman20382522007-07-10 00:05:58 +00001676/// In addition, we also have a special variant of the scalar form here to
1677/// represent the associated intrinsic operation. This form is unlike the
1678/// plain scalar form, in that it takes an entire vector (instead of a scalar)
Evan Cheng236aa8a2009-02-26 03:12:02 +00001679/// and leaves the top elements unmodified (therefore these cannot be commuted).
Dan Gohman20382522007-07-10 00:05:58 +00001680///
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001681/// These three forms can each be reg+reg or reg+mem.
Bill Wendlingddd35322007-05-02 23:11:52 +00001682///
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00001683
1684/// FIXME: once all 256-bit intrinsics are matched, cleanup and refactor those
1685/// classes below
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001686multiclass basic_sse12_fp_binop_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
1687 bit Is2Addr = 1> {
1688 defm SS : sse12_fp_scalar<opc, !strconcat(OpcodeStr, "ss"),
1689 OpNode, FR32, f32mem, Is2Addr>, XS;
1690 defm SD : sse12_fp_scalar<opc, !strconcat(OpcodeStr, "sd"),
1691 OpNode, FR64, f64mem, Is2Addr>, XD;
1692}
Bruno Cardoso Lopes597ec8e2010-06-17 23:05:30 +00001693
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001694multiclass basic_sse12_fp_binop_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
1695 bit Is2Addr = 1> {
1696 let mayLoad = 0 in {
1697 defm PS : sse12_fp_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode, VR128,
1698 v4f32, f128mem, memopv4f32, SSEPackedSingle, Is2Addr>, TB;
1699 defm PD : sse12_fp_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode, VR128,
1700 v2f64, f128mem, memopv2f64, SSEPackedDouble, Is2Addr>, TB, OpSize;
Bill Wendlingddd35322007-05-02 23:11:52 +00001701 }
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001702}
Bill Wendlingddd35322007-05-02 23:11:52 +00001703
Bruno Cardoso Lopesa0d09a82010-07-12 23:04:15 +00001704multiclass basic_sse12_fp_binop_p_y<bits<8> opc, string OpcodeStr,
1705 SDNode OpNode> {
1706 let mayLoad = 0 in {
1707 defm PSY : sse12_fp_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode, VR256,
1708 v8f32, f256mem, memopv8f32, SSEPackedSingle, 0>, TB;
1709 defm PDY : sse12_fp_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode, VR256,
1710 v4f64, f256mem, memopv4f64, SSEPackedDouble, 0>, TB, OpSize;
1711 }
1712}
1713
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001714multiclass basic_sse12_fp_binop_s_int<bits<8> opc, string OpcodeStr,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001715 bit Is2Addr = 1> {
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001716 defm SS : sse12_fp_scalar_int<opc, OpcodeStr, VR128,
1717 !strconcat(OpcodeStr, "ss"), "", "_ss", ssmem, sse_load_f32, Is2Addr>, XS;
1718 defm SD : sse12_fp_scalar_int<opc, OpcodeStr, VR128,
1719 !strconcat(OpcodeStr, "sd"), "2", "_sd", sdmem, sse_load_f64, Is2Addr>, XD;
1720}
Bruno Cardoso Lopes8af5ed92010-06-18 23:13:35 +00001721
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001722multiclass basic_sse12_fp_binop_p_int<bits<8> opc, string OpcodeStr,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001723 bit Is2Addr = 1> {
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001724 defm PS : sse12_fp_packed_int<opc, OpcodeStr, VR128,
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00001725 !strconcat(OpcodeStr, "ps"), "sse", "_ps", f128mem, memopv4f32,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001726 SSEPackedSingle, Is2Addr>, TB;
Bruno Cardoso Lopesc902a592010-06-11 23:50:47 +00001727
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001728 defm PD : sse12_fp_packed_int<opc, OpcodeStr, VR128,
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00001729 !strconcat(OpcodeStr, "pd"), "sse2", "_pd", f128mem, memopv2f64,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001730 SSEPackedDouble, Is2Addr>, TB, OpSize;
Bill Wendlingddd35322007-05-02 23:11:52 +00001731}
Bill Wendlingddd35322007-05-02 23:11:52 +00001732
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00001733multiclass basic_sse12_fp_binop_p_y_int<bits<8> opc, string OpcodeStr> {
1734 defm PSY : sse12_fp_packed_int<opc, OpcodeStr, VR256,
1735 !strconcat(OpcodeStr, "ps"), "avx", "_ps_256", f256mem, memopv8f32,
1736 SSEPackedSingle, 0>, TB;
1737
1738 defm PDY : sse12_fp_packed_int<opc, OpcodeStr, VR256,
1739 !strconcat(OpcodeStr, "pd"), "avx", "_pd_256", f256mem, memopv4f64,
1740 SSEPackedDouble, 0>, TB, OpSize;
1741}
1742
Bruno Cardoso Lopesa0d09a82010-07-12 23:04:15 +00001743// Binary Arithmetic instructions
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00001744let isAsmParserOnly = 1 in {
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001745 defm VADD : basic_sse12_fp_binop_s<0x58, "add", fadd, 0>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001746 basic_sse12_fp_binop_s_int<0x58, "add", 0>,
Bruno Cardoso Lopesa0d09a82010-07-12 23:04:15 +00001747 basic_sse12_fp_binop_p<0x58, "add", fadd, 0>,
1748 basic_sse12_fp_binop_p_y<0x58, "add", fadd>, VEX_4V;
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001749 defm VMUL : basic_sse12_fp_binop_s<0x59, "mul", fmul, 0>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001750 basic_sse12_fp_binop_s_int<0x59, "mul", 0>,
Bruno Cardoso Lopesa0d09a82010-07-12 23:04:15 +00001751 basic_sse12_fp_binop_p<0x59, "mul", fmul, 0>,
1752 basic_sse12_fp_binop_p_y<0x59, "mul", fmul>, VEX_4V;
Bruno Cardoso Lopes597ec8e2010-06-17 23:05:30 +00001753
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001754 let isCommutable = 0 in {
1755 defm VSUB : basic_sse12_fp_binop_s<0x5C, "sub", fsub, 0>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001756 basic_sse12_fp_binop_s_int<0x5C, "sub", 0>,
Bruno Cardoso Lopesa0d09a82010-07-12 23:04:15 +00001757 basic_sse12_fp_binop_p<0x5C, "sub", fsub, 0>,
1758 basic_sse12_fp_binop_p_y<0x5C, "sub", fsub>, VEX_4V;
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001759 defm VDIV : basic_sse12_fp_binop_s<0x5E, "div", fdiv, 0>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001760 basic_sse12_fp_binop_s_int<0x5E, "div", 0>,
Bruno Cardoso Lopesa0d09a82010-07-12 23:04:15 +00001761 basic_sse12_fp_binop_p<0x5E, "div", fdiv, 0>,
1762 basic_sse12_fp_binop_p_y<0x5E, "div", fdiv>, VEX_4V;
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001763 defm VMAX : basic_sse12_fp_binop_s<0x5F, "max", X86fmax, 0>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001764 basic_sse12_fp_binop_s_int<0x5F, "max", 0>,
Bruno Cardoso Lopesa0d09a82010-07-12 23:04:15 +00001765 basic_sse12_fp_binop_p<0x5F, "max", X86fmax, 0>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001766 basic_sse12_fp_binop_p_int<0x5F, "max", 0>,
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00001767 basic_sse12_fp_binop_p_y<0x5F, "max", X86fmax>,
1768 basic_sse12_fp_binop_p_y_int<0x5F, "max">, VEX_4V;
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001769 defm VMIN : basic_sse12_fp_binop_s<0x5D, "min", X86fmin, 0>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001770 basic_sse12_fp_binop_s_int<0x5D, "min", 0>,
Bruno Cardoso Lopesa0d09a82010-07-12 23:04:15 +00001771 basic_sse12_fp_binop_p<0x5D, "min", X86fmin, 0>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001772 basic_sse12_fp_binop_p_int<0x5D, "min", 0>,
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00001773 basic_sse12_fp_binop_p_y_int<0x5D, "min">,
Bruno Cardoso Lopesa0d09a82010-07-12 23:04:15 +00001774 basic_sse12_fp_binop_p_y<0x5D, "min", X86fmin>, VEX_4V;
Dan Gohman20382522007-07-10 00:05:58 +00001775 }
Dan Gohman20382522007-07-10 00:05:58 +00001776}
1777
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001778let Constraints = "$src1 = $dst" in {
1779 defm ADD : basic_sse12_fp_binop_s<0x58, "add", fadd>,
1780 basic_sse12_fp_binop_p<0x58, "add", fadd>,
1781 basic_sse12_fp_binop_s_int<0x58, "add">;
1782 defm MUL : basic_sse12_fp_binop_s<0x59, "mul", fmul>,
1783 basic_sse12_fp_binop_p<0x59, "mul", fmul>,
1784 basic_sse12_fp_binop_s_int<0x59, "mul">;
1785
1786 let isCommutable = 0 in {
1787 defm SUB : basic_sse12_fp_binop_s<0x5C, "sub", fsub>,
1788 basic_sse12_fp_binop_p<0x5C, "sub", fsub>,
1789 basic_sse12_fp_binop_s_int<0x5C, "sub">;
1790 defm DIV : basic_sse12_fp_binop_s<0x5E, "div", fdiv>,
1791 basic_sse12_fp_binop_p<0x5E, "div", fdiv>,
1792 basic_sse12_fp_binop_s_int<0x5E, "div">;
1793 defm MAX : basic_sse12_fp_binop_s<0x5F, "max", X86fmax>,
1794 basic_sse12_fp_binop_p<0x5F, "max", X86fmax>,
1795 basic_sse12_fp_binop_s_int<0x5F, "max">,
1796 basic_sse12_fp_binop_p_int<0x5F, "max">;
1797 defm MIN : basic_sse12_fp_binop_s<0x5D, "min", X86fmin>,
1798 basic_sse12_fp_binop_p<0x5D, "min", X86fmin>,
1799 basic_sse12_fp_binop_s_int<0x5D, "min">,
1800 basic_sse12_fp_binop_p_int<0x5D, "min">;
1801 }
Bruno Cardoso Lopesd7f9cc42010-06-18 01:12:56 +00001802}
Bill Wendlingddd35322007-05-02 23:11:52 +00001803
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001804/// Unop Arithmetic
Dan Gohman20382522007-07-10 00:05:58 +00001805/// In addition, we also have a special variant of the scalar form here to
1806/// represent the associated intrinsic operation. This form is unlike the
1807/// plain scalar form, in that it takes an entire vector (instead of a
1808/// scalar) and leaves the top elements undefined.
1809///
1810/// And, we have a special variant form for a full-vector intrinsic form.
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001811
1812/// sse1_fp_unop_s - SSE1 unops in scalar form.
1813multiclass sse1_fp_unop_s<bits<8> opc, string OpcodeStr,
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001814 SDNode OpNode, Intrinsic F32Int> {
Evan Cheng64d80e32007-07-19 01:14:50 +00001815 def SSr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001816 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001817 [(set FR32:$dst, (OpNode FR32:$src))]>;
Dan Gohmancfbf0ed2010-07-12 20:46:04 +00001818 // For scalar unary operations, fold a load into the operation
1819 // only in OptForSize mode. It eliminates an instruction, but it also
1820 // eliminates a whole-register clobber (the load), so it introduces a
1821 // partial register update condition.
Evan Cheng400073d2009-12-18 07:40:29 +00001822 def SSm : I<opc, MRMSrcMem, (outs FR32:$dst), (ins f32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001823 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Evan Cheng400073d2009-12-18 07:40:29 +00001824 [(set FR32:$dst, (OpNode (load addr:$src)))]>, XS,
Evan Chengb1f49812009-12-22 17:47:23 +00001825 Requires<[HasSSE1, OptForSize]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001826 def SSr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001827 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001828 [(set VR128:$dst, (F32Int VR128:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001829 def SSm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst), (ins ssmem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001830 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohman20382522007-07-10 00:05:58 +00001831 [(set VR128:$dst, (F32Int sse_load_f32:$src))]>;
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001832}
Dan Gohman20382522007-07-10 00:05:58 +00001833
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001834/// sse1_fp_unop_s_avx - AVX SSE1 unops in scalar form.
1835multiclass sse1_fp_unop_s_avx<bits<8> opc, string OpcodeStr,
1836 SDNode OpNode, Intrinsic F32Int> {
1837 def SSr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001838 !strconcat(OpcodeStr,
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001839 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>;
1840 def SSm : I<opc, MRMSrcMem, (outs FR32:$dst), (ins FR32:$src1, f32mem:$src2),
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001841 !strconcat(OpcodeStr,
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001842 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00001843 []>, XS, Requires<[HasAVX, OptForSize]>;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001844 def SSr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1845 !strconcat(OpcodeStr,
1846 "ss\t{$src, $dst, $dst|$dst, $dst, $src}"),
1847 [(set VR128:$dst, (F32Int VR128:$src))]>;
1848 def SSm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst), (ins ssmem:$src),
1849 !strconcat(OpcodeStr,
1850 "ss\t{$src, $dst, $dst|$dst, $dst, $src}"),
1851 [(set VR128:$dst, (F32Int sse_load_f32:$src))]>;
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001852}
1853
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00001854/// sse1_fp_unop_p - SSE1 unops in packed form.
1855multiclass sse1_fp_unop_p<bits<8> opc, string OpcodeStr, SDNode OpNode> {
1856 def PSr : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1857 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
1858 [(set VR128:$dst, (v4f32 (OpNode VR128:$src)))]>;
1859 def PSm : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1860 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
1861 [(set VR128:$dst, (OpNode (memopv4f32 addr:$src)))]>;
1862}
1863
1864/// sse1_fp_unop_p_y - AVX 256-bit SSE1 unops in packed form.
1865multiclass sse1_fp_unop_p_y<bits<8> opc, string OpcodeStr, SDNode OpNode> {
1866 def PSYr : PSI<opc, MRMSrcReg, (outs VR256:$dst), (ins VR256:$src),
1867 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
1868 [(set VR256:$dst, (v8f32 (OpNode VR256:$src)))]>;
1869 def PSYm : PSI<opc, MRMSrcMem, (outs VR256:$dst), (ins f256mem:$src),
1870 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
1871 [(set VR256:$dst, (OpNode (memopv8f32 addr:$src)))]>;
1872}
1873
1874/// sse1_fp_unop_p_int - SSE1 intrinsics unops in packed forms.
1875multiclass sse1_fp_unop_p_int<bits<8> opc, string OpcodeStr,
1876 Intrinsic V4F32Int> {
1877 def PSr_Int : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1878 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
1879 [(set VR128:$dst, (V4F32Int VR128:$src))]>;
1880 def PSm_Int : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1881 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
1882 [(set VR128:$dst, (V4F32Int (memopv4f32 addr:$src)))]>;
1883}
1884
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00001885/// sse1_fp_unop_p_y_int - AVX 256-bit intrinsics unops in packed forms.
1886multiclass sse1_fp_unop_p_y_int<bits<8> opc, string OpcodeStr,
1887 Intrinsic V4F32Int> {
1888 def PSYr_Int : PSI<opc, MRMSrcReg, (outs VR256:$dst), (ins VR256:$src),
1889 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
1890 [(set VR256:$dst, (V4F32Int VR256:$src))]>;
1891 def PSYm_Int : PSI<opc, MRMSrcMem, (outs VR256:$dst), (ins f256mem:$src),
1892 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
1893 [(set VR256:$dst, (V4F32Int (memopv8f32 addr:$src)))]>;
1894}
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00001895
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001896/// sse2_fp_unop_s - SSE2 unops in scalar form.
1897multiclass sse2_fp_unop_s<bits<8> opc, string OpcodeStr,
1898 SDNode OpNode, Intrinsic F64Int> {
1899 def SDr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
1900 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
1901 [(set FR64:$dst, (OpNode FR64:$src))]>;
Dan Gohmancfbf0ed2010-07-12 20:46:04 +00001902 // See the comments in sse1_fp_unop_s for why this is OptForSize.
1903 def SDm : I<opc, MRMSrcMem, (outs FR64:$dst), (ins f64mem:$src),
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001904 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmancfbf0ed2010-07-12 20:46:04 +00001905 [(set FR64:$dst, (OpNode (load addr:$src)))]>, XD,
1906 Requires<[HasSSE2, OptForSize]>;
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001907 def SDr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1908 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
1909 [(set VR128:$dst, (F64Int VR128:$src))]>;
1910 def SDm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst), (ins sdmem:$src),
1911 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
1912 [(set VR128:$dst, (F64Int sse_load_f64:$src))]>;
1913}
1914
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001915/// sse2_fp_unop_s_avx - AVX SSE2 unops in scalar form.
1916multiclass sse2_fp_unop_s_avx<bits<8> opc, string OpcodeStr,
1917 SDNode OpNode, Intrinsic F64Int> {
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001918 def SDr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
1919 !strconcat(OpcodeStr,
1920 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>;
1921 def SDm : SDI<opc, MRMSrcMem, (outs FR64:$dst),
1922 (ins FR64:$src1, f64mem:$src2),
1923 !strconcat(OpcodeStr,
1924 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>;
1925 def SDr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1926 !strconcat(OpcodeStr, "sd\t{$src, $dst, $dst|$dst, $dst, $src}"),
1927 [(set VR128:$dst, (F64Int VR128:$src))]>;
1928 def SDm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst), (ins sdmem:$src),
1929 !strconcat(OpcodeStr, "sd\t{$src, $dst, $dst|$dst, $dst, $src}"),
1930 [(set VR128:$dst, (F64Int sse_load_f64:$src))]>;
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001931}
1932
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00001933/// sse2_fp_unop_p - SSE2 unops in vector forms.
1934multiclass sse2_fp_unop_p<bits<8> opc, string OpcodeStr,
1935 SDNode OpNode> {
1936 def PDr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1937 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
1938 [(set VR128:$dst, (v2f64 (OpNode VR128:$src)))]>;
1939 def PDm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1940 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
1941 [(set VR128:$dst, (OpNode (memopv2f64 addr:$src)))]>;
1942}
1943
1944/// sse2_fp_unop_p_y - AVX SSE2 256-bit unops in vector forms.
1945multiclass sse2_fp_unop_p_y<bits<8> opc, string OpcodeStr, SDNode OpNode> {
1946 def PDYr : PDI<opc, MRMSrcReg, (outs VR256:$dst), (ins VR256:$src),
1947 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
1948 [(set VR256:$dst, (v4f64 (OpNode VR256:$src)))]>;
1949 def PDYm : PDI<opc, MRMSrcMem, (outs VR256:$dst), (ins f256mem:$src),
1950 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
1951 [(set VR256:$dst, (OpNode (memopv4f64 addr:$src)))]>;
1952}
1953
1954/// sse2_fp_unop_p_int - SSE2 intrinsic unops in vector forms.
1955multiclass sse2_fp_unop_p_int<bits<8> opc, string OpcodeStr,
1956 Intrinsic V2F64Int> {
1957 def PDr_Int : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1958 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
1959 [(set VR128:$dst, (V2F64Int VR128:$src))]>;
1960 def PDm_Int : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1961 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
1962 [(set VR128:$dst, (V2F64Int (memopv2f64 addr:$src)))]>;
1963}
1964
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00001965/// sse2_fp_unop_p_y_int - AVX 256-bit intrinsic unops in vector forms.
1966multiclass sse2_fp_unop_p_y_int<bits<8> opc, string OpcodeStr,
1967 Intrinsic V2F64Int> {
1968 def PDYr_Int : PDI<opc, MRMSrcReg, (outs VR256:$dst), (ins VR256:$src),
1969 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
1970 [(set VR256:$dst, (V2F64Int VR256:$src))]>;
1971 def PDYm_Int : PDI<opc, MRMSrcMem, (outs VR256:$dst), (ins f256mem:$src),
1972 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
1973 [(set VR256:$dst, (V2F64Int (memopv4f64 addr:$src)))]>;
1974}
1975
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00001976let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001977 // Square root.
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001978 defm VSQRT : sse1_fp_unop_s_avx<0x51, "vsqrt", fsqrt, int_x86_sse_sqrt_ss>,
1979 sse2_fp_unop_s_avx<0x51, "vsqrt", fsqrt, int_x86_sse2_sqrt_sd>,
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00001980 VEX_4V;
1981
1982 defm VSQRT : sse1_fp_unop_p<0x51, "vsqrt", fsqrt>,
1983 sse2_fp_unop_p<0x51, "vsqrt", fsqrt>,
1984 sse1_fp_unop_p_y<0x51, "vsqrt", fsqrt>,
1985 sse2_fp_unop_p_y<0x51, "vsqrt", fsqrt>,
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00001986 sse1_fp_unop_p_int<0x51, "vsqrt", int_x86_sse_sqrt_ps>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001987 sse2_fp_unop_p_int<0x51, "vsqrt", int_x86_sse2_sqrt_pd>,
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00001988 sse1_fp_unop_p_y_int<0x51, "vsqrt", int_x86_avx_sqrt_ps_256>,
1989 sse2_fp_unop_p_y_int<0x51, "vsqrt", int_x86_avx_sqrt_pd_256>,
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00001990 VEX;
1991
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001992 // Reciprocal approximations. Note that these typically require refinement
1993 // in order to obtain suitable precision.
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001994 defm VRSQRT : sse1_fp_unop_s_avx<0x52, "vrsqrt", X86frsqrt,
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001995 int_x86_sse_rsqrt_ss>, VEX_4V;
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00001996 defm VRSQRT : sse1_fp_unop_p<0x52, "vrsqrt", X86frsqrt>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001997 sse1_fp_unop_p_y<0x52, "vrsqrt", X86frsqrt>,
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00001998 sse1_fp_unop_p_y_int<0x52, "vrsqrt", int_x86_avx_rsqrt_ps_256>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001999 sse1_fp_unop_p_int<0x52, "vrsqrt", int_x86_sse_rsqrt_ps>, VEX;
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00002000
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00002001 defm VRCP : sse1_fp_unop_s_avx<0x53, "vrcp", X86frcp, int_x86_sse_rcp_ss>,
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00002002 VEX_4V;
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00002003 defm VRCP : sse1_fp_unop_p<0x53, "vrcp", X86frcp>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00002004 sse1_fp_unop_p_y<0x53, "vrcp", X86frcp>,
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00002005 sse1_fp_unop_p_y_int<0x53, "vrcp", int_x86_avx_rcp_ps_256>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00002006 sse1_fp_unop_p_int<0x53, "vrcp", int_x86_sse_rcp_ps>, VEX;
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00002007}
2008
Dan Gohman20382522007-07-10 00:05:58 +00002009// Square root.
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00002010defm SQRT : sse1_fp_unop_s<0x51, "sqrt", fsqrt, int_x86_sse_sqrt_ss>,
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00002011 sse1_fp_unop_p<0x51, "sqrt", fsqrt>,
2012 sse1_fp_unop_p_int<0x51, "sqrt", int_x86_sse_sqrt_ps>,
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00002013 sse2_fp_unop_s<0x51, "sqrt", fsqrt, int_x86_sse2_sqrt_sd>,
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00002014 sse2_fp_unop_p<0x51, "sqrt", fsqrt>,
2015 sse2_fp_unop_p_int<0x51, "sqrt", int_x86_sse2_sqrt_pd>;
Dan Gohman20382522007-07-10 00:05:58 +00002016
2017// Reciprocal approximations. Note that these typically require refinement
2018// in order to obtain suitable precision.
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00002019defm RSQRT : sse1_fp_unop_s<0x52, "rsqrt", X86frsqrt, int_x86_sse_rsqrt_ss>,
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00002020 sse1_fp_unop_p<0x52, "rsqrt", X86frsqrt>,
2021 sse1_fp_unop_p_int<0x52, "rsqrt", int_x86_sse_rsqrt_ps>;
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00002022defm RCP : sse1_fp_unop_s<0x53, "rcp", X86frcp, int_x86_sse_rcp_ss>,
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00002023 sse1_fp_unop_p<0x53, "rcp", X86frcp>,
2024 sse1_fp_unop_p_int<0x53, "rcp", int_x86_sse_rcp_ps>;
Dan Gohman20382522007-07-10 00:05:58 +00002025
Bruno Cardoso Lopes147b7ca2010-06-29 20:35:48 +00002026// There is no f64 version of the reciprocal approximation instructions.
2027
Bruno Cardoso Lopesde173ca2010-06-29 17:42:37 +00002028//===----------------------------------------------------------------------===//
2029// SSE 1 & 2 - Non-temporal stores
2030//===----------------------------------------------------------------------===//
Bill Wendlingddd35322007-05-02 23:11:52 +00002031
Bruno Cardoso Lopes721ef732010-06-29 18:22:01 +00002032let isAsmParserOnly = 1 in {
2033 def VMOVNTPSmr_Int : VPSI<0x2B, MRMDestMem, (outs),
2034 (ins i128mem:$dst, VR128:$src),
2035 "movntps\t{$src, $dst|$dst, $src}",
2036 [(int_x86_sse_movnt_ps addr:$dst, VR128:$src)]>, VEX;
2037 def VMOVNTPDmr_Int : VPDI<0x2B, MRMDestMem, (outs),
2038 (ins i128mem:$dst, VR128:$src),
2039 "movntpd\t{$src, $dst|$dst, $src}",
2040 [(int_x86_sse2_movnt_pd addr:$dst, VR128:$src)]>, VEX;
2041
2042 let ExeDomain = SSEPackedInt in
2043 def VMOVNTDQmr_Int : VPDI<0xE7, MRMDestMem, (outs),
2044 (ins f128mem:$dst, VR128:$src),
2045 "movntdq\t{$src, $dst|$dst, $src}",
2046 [(int_x86_sse2_movnt_dq addr:$dst, VR128:$src)]>, VEX;
2047
2048 let AddedComplexity = 400 in { // Prefer non-temporal versions
2049 def VMOVNTPSmr : VPSI<0x2B, MRMDestMem, (outs),
2050 (ins f128mem:$dst, VR128:$src),
2051 "movntps\t{$src, $dst|$dst, $src}",
2052 [(alignednontemporalstore (v4f32 VR128:$src),
2053 addr:$dst)]>, VEX;
2054 def VMOVNTPDmr : VPDI<0x2B, MRMDestMem, (outs),
2055 (ins f128mem:$dst, VR128:$src),
2056 "movntpd\t{$src, $dst|$dst, $src}",
2057 [(alignednontemporalstore (v2f64 VR128:$src),
2058 addr:$dst)]>, VEX;
2059 def VMOVNTDQ_64mr : VPDI<0xE7, MRMDestMem, (outs),
2060 (ins f128mem:$dst, VR128:$src),
2061 "movntdq\t{$src, $dst|$dst, $src}",
2062 [(alignednontemporalstore (v2f64 VR128:$src),
2063 addr:$dst)]>, VEX;
2064 let ExeDomain = SSEPackedInt in
2065 def VMOVNTDQmr : VPDI<0xE7, MRMDestMem, (outs),
2066 (ins f128mem:$dst, VR128:$src),
2067 "movntdq\t{$src, $dst|$dst, $src}",
2068 [(alignednontemporalstore (v4f32 VR128:$src),
2069 addr:$dst)]>, VEX;
Bruno Cardoso Lopesd52e78e2010-07-09 21:42:42 +00002070
2071 def VMOVNTPSYmr : VPSI<0x2B, MRMDestMem, (outs),
2072 (ins f256mem:$dst, VR256:$src),
2073 "movntps\t{$src, $dst|$dst, $src}",
2074 [(alignednontemporalstore (v8f32 VR256:$src),
2075 addr:$dst)]>, VEX;
2076 def VMOVNTPDYmr : VPDI<0x2B, MRMDestMem, (outs),
2077 (ins f256mem:$dst, VR256:$src),
2078 "movntpd\t{$src, $dst|$dst, $src}",
2079 [(alignednontemporalstore (v4f64 VR256:$src),
2080 addr:$dst)]>, VEX;
2081 def VMOVNTDQY_64mr : VPDI<0xE7, MRMDestMem, (outs),
2082 (ins f256mem:$dst, VR256:$src),
2083 "movntdq\t{$src, $dst|$dst, $src}",
2084 [(alignednontemporalstore (v4f64 VR256:$src),
2085 addr:$dst)]>, VEX;
2086 let ExeDomain = SSEPackedInt in
2087 def VMOVNTDQYmr : VPDI<0xE7, MRMDestMem, (outs),
2088 (ins f256mem:$dst, VR256:$src),
2089 "movntdq\t{$src, $dst|$dst, $src}",
2090 [(alignednontemporalstore (v8f32 VR256:$src),
2091 addr:$dst)]>, VEX;
Bruno Cardoso Lopes721ef732010-06-29 18:22:01 +00002092 }
2093}
2094
David Greene8939b0d2010-02-16 20:50:18 +00002095def MOVNTPSmr_Int : PSI<0x2B, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002096 "movntps\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002097 [(int_x86_sse_movnt_ps addr:$dst, VR128:$src)]>;
Bruno Cardoso Lopesde173ca2010-06-29 17:42:37 +00002098def MOVNTPDmr_Int : PDI<0x2B, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
2099 "movntpd\t{$src, $dst|$dst, $src}",
2100 [(int_x86_sse2_movnt_pd addr:$dst, VR128:$src)]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002101
Bruno Cardoso Lopes721ef732010-06-29 18:22:01 +00002102let ExeDomain = SSEPackedInt in
2103def MOVNTDQmr_Int : PDI<0xE7, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
2104 "movntdq\t{$src, $dst|$dst, $src}",
2105 [(int_x86_sse2_movnt_dq addr:$dst, VR128:$src)]>;
2106
David Greene8939b0d2010-02-16 20:50:18 +00002107let AddedComplexity = 400 in { // Prefer non-temporal versions
2108def MOVNTPSmr : PSI<0x2B, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
2109 "movntps\t{$src, $dst|$dst, $src}",
2110 [(alignednontemporalstore (v4f32 VR128:$src), addr:$dst)]>;
Bruno Cardoso Lopesde173ca2010-06-29 17:42:37 +00002111def MOVNTPDmr : PDI<0x2B, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
2112 "movntpd\t{$src, $dst|$dst, $src}",
2113 [(alignednontemporalstore(v2f64 VR128:$src), addr:$dst)]>;
David Greene8939b0d2010-02-16 20:50:18 +00002114
2115def MOVNTDQ_64mr : PDI<0xE7, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
2116 "movntdq\t{$src, $dst|$dst, $src}",
2117 [(alignednontemporalstore (v2f64 VR128:$src), addr:$dst)]>;
2118
Bruno Cardoso Lopes721ef732010-06-29 18:22:01 +00002119let ExeDomain = SSEPackedInt in
2120def MOVNTDQmr : PDI<0xE7, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
2121 "movntdq\t{$src, $dst|$dst, $src}",
2122 [(alignednontemporalstore (v4f32 VR128:$src), addr:$dst)]>;
2123
2124// There is no AVX form for instructions below this point
David Greene8939b0d2010-02-16 20:50:18 +00002125def MOVNTImr : I<0xC3, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
2126 "movnti\t{$src, $dst|$dst, $src}",
2127 [(nontemporalstore (i32 GR32:$src), addr:$dst)]>,
2128 TB, Requires<[HasSSE2]>;
2129
2130def MOVNTI_64mr : RI<0xC3, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src),
2131 "movnti\t{$src, $dst|$dst, $src}",
2132 [(nontemporalstore (i64 GR64:$src), addr:$dst)]>,
2133 TB, Requires<[HasSSE2]>;
Bruno Cardoso Lopesde173ca2010-06-29 17:42:37 +00002134
David Greene8939b0d2010-02-16 20:50:18 +00002135}
Bruno Cardoso Lopesde173ca2010-06-29 17:42:37 +00002136def MOVNTImr_Int : I<0xC3, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
2137 "movnti\t{$src, $dst|$dst, $src}",
2138 [(int_x86_sse2_movnt_i addr:$dst, GR32:$src)]>,
2139 TB, Requires<[HasSSE2]>;
2140
2141//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes147b7ca2010-06-29 20:35:48 +00002142// SSE 1 & 2 - Misc Instructions (No AVX form)
Bruno Cardoso Lopesde173ca2010-06-29 17:42:37 +00002143//===----------------------------------------------------------------------===//
2144
2145// Prefetch intrinsic.
2146def PREFETCHT0 : PSI<0x18, MRM1m, (outs), (ins i8mem:$src),
2147 "prefetcht0\t$src", [(prefetch addr:$src, imm, (i32 3))]>;
2148def PREFETCHT1 : PSI<0x18, MRM2m, (outs), (ins i8mem:$src),
2149 "prefetcht1\t$src", [(prefetch addr:$src, imm, (i32 2))]>;
2150def PREFETCHT2 : PSI<0x18, MRM3m, (outs), (ins i8mem:$src),
2151 "prefetcht2\t$src", [(prefetch addr:$src, imm, (i32 1))]>;
2152def PREFETCHNTA : PSI<0x18, MRM0m, (outs), (ins i8mem:$src),
2153 "prefetchnta\t$src", [(prefetch addr:$src, imm, (i32 0))]>;
2154
Bill Wendlingddd35322007-05-02 23:11:52 +00002155// Load, store, and memory fence
Dan Gohmanee5673b2010-05-20 01:23:41 +00002156def SFENCE : I<0xAE, MRM_F8, (outs), (ins), "sfence", [(int_x86_sse_sfence)]>,
2157 TB, Requires<[HasSSE1]>;
Eric Christopher9a9d2752010-07-22 02:48:34 +00002158def : Pat<(X86SFence), (SFENCE)>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002159
Bill Wendlingddd35322007-05-02 23:11:52 +00002160// Alias instructions that map zero vector to pxor / xorp* for sse.
Dan Gohman15511cf2008-12-03 18:15:48 +00002161// We set canFoldAsLoad because this can be converted to a constant-pool
Dan Gohman62c939d2008-12-03 05:21:24 +00002162// load of an all-zeros value if folding it would be beneficial.
Chris Lattner28c1d292010-02-05 21:30:49 +00002163// FIXME: Change encoding to pseudo!
Daniel Dunbar7417b762009-08-11 22:17:52 +00002164let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00002165 isCodeGenOnly = 1 in {
2166def V_SET0PS : PSI<0x57, MRMInitReg, (outs VR128:$dst), (ins), "",
2167 [(set VR128:$dst, (v4f32 immAllZerosV))]>;
2168def V_SET0PD : PDI<0x57, MRMInitReg, (outs VR128:$dst), (ins), "",
2169 [(set VR128:$dst, (v2f64 immAllZerosV))]>;
2170let ExeDomain = SSEPackedInt in
2171def V_SET0PI : PDI<0xEF, MRMInitReg, (outs VR128:$dst), (ins), "",
Chris Lattner8a594482007-11-25 00:24:49 +00002172 [(set VR128:$dst, (v4i32 immAllZerosV))]>;
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00002173}
Bill Wendlingddd35322007-05-02 23:11:52 +00002174
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00002175def : Pat<(v2i64 immAllZerosV), (V_SET0PI)>;
2176def : Pat<(v8i16 immAllZerosV), (V_SET0PI)>;
2177def : Pat<(v16i8 immAllZerosV), (V_SET0PI)>;
Evan Chengc8e3b142008-03-12 07:02:50 +00002178
Dan Gohman874cada2010-02-28 00:17:42 +00002179def : Pat<(f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00002180 (f32 (EXTRACT_SUBREG (v4f32 VR128:$src), sub_ss))>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002181
Bruno Cardoso Lopes147b7ca2010-06-29 20:35:48 +00002182//===----------------------------------------------------------------------===//
2183// SSE 1 & 2 - Load/Store XCSR register
2184//===----------------------------------------------------------------------===//
2185
2186let isAsmParserOnly = 1 in {
2187 def VLDMXCSR : VPSI<0xAE, MRM2m, (outs), (ins i32mem:$src),
2188 "ldmxcsr\t$src", [(int_x86_sse_ldmxcsr addr:$src)]>, VEX;
2189 def VSTMXCSR : VPSI<0xAE, MRM3m, (outs), (ins i32mem:$dst),
2190 "stmxcsr\t$dst", [(int_x86_sse_stmxcsr addr:$dst)]>, VEX;
2191}
2192
2193def LDMXCSR : PSI<0xAE, MRM2m, (outs), (ins i32mem:$src),
2194 "ldmxcsr\t$src", [(int_x86_sse_ldmxcsr addr:$src)]>;
2195def STMXCSR : PSI<0xAE, MRM3m, (outs), (ins i32mem:$dst),
2196 "stmxcsr\t$dst", [(int_x86_sse_stmxcsr addr:$dst)]>;
2197
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002198//===---------------------------------------------------------------------===//
2199// SSE2 - Move Aligned/Unaligned Packed Integer Instructions
2200//===---------------------------------------------------------------------===//
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00002201
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002202let ExeDomain = SSEPackedInt in { // SSE integer instructions
Bill Wendlingddd35322007-05-02 23:11:52 +00002203
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002204let isAsmParserOnly = 1 in {
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00002205 let neverHasSideEffects = 1 in {
2206 def VMOVDQArr : VPDI<0x6F, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
2207 "movdqa\t{$src, $dst|$dst, $src}", []>, VEX;
2208 def VMOVDQAYrr : VPDI<0x6F, MRMSrcReg, (outs VR256:$dst), (ins VR256:$src),
2209 "movdqa\t{$src, $dst|$dst, $src}", []>, VEX;
2210 }
2211 def VMOVDQUrr : VPDI<0x6F, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
2212 "movdqu\t{$src, $dst|$dst, $src}", []>, XS, VEX;
2213 def VMOVDQUYrr : VPDI<0x6F, MRMSrcReg, (outs VR256:$dst), (ins VR256:$src),
2214 "movdqu\t{$src, $dst|$dst, $src}", []>, XS, VEX;
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002215
2216 let canFoldAsLoad = 1, mayLoad = 1 in {
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00002217 def VMOVDQArm : VPDI<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
2218 "movdqa\t{$src, $dst|$dst, $src}", []>, VEX;
2219 def VMOVDQAYrm : VPDI<0x6F, MRMSrcMem, (outs VR256:$dst), (ins i256mem:$src),
2220 "movdqa\t{$src, $dst|$dst, $src}", []>, VEX;
2221 let Predicates = [HasAVX] in {
2222 def VMOVDQUrm : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
2223 "vmovdqu\t{$src, $dst|$dst, $src}",[]>, XS, VEX;
2224 def VMOVDQUYrm : I<0x6F, MRMSrcMem, (outs VR256:$dst), (ins i256mem:$src),
2225 "vmovdqu\t{$src, $dst|$dst, $src}",[]>, XS, VEX;
2226 }
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002227 }
2228
2229 let mayStore = 1 in {
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00002230 def VMOVDQAmr : VPDI<0x7F, MRMDestMem, (outs),
2231 (ins i128mem:$dst, VR128:$src),
2232 "movdqa\t{$src, $dst|$dst, $src}", []>, VEX;
2233 def VMOVDQAYmr : VPDI<0x7F, MRMDestMem, (outs),
2234 (ins i256mem:$dst, VR256:$src),
2235 "movdqa\t{$src, $dst|$dst, $src}", []>, VEX;
2236 let Predicates = [HasAVX] in {
2237 def VMOVDQUmr : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
2238 "vmovdqu\t{$src, $dst|$dst, $src}",[]>, XS, VEX;
2239 def VMOVDQUYmr : I<0x7F, MRMDestMem, (outs), (ins i256mem:$dst, VR256:$src),
2240 "vmovdqu\t{$src, $dst|$dst, $src}",[]>, XS, VEX;
2241 }
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002242 }
2243}
2244
Chris Lattnerf77e0372008-01-11 06:59:07 +00002245let neverHasSideEffects = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00002246def MOVDQArr : PDI<0x6F, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002247 "movdqa\t{$src, $dst|$dst, $src}", []>;
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002248
2249let canFoldAsLoad = 1, mayLoad = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +00002250def MOVDQArm : PDI<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002251 "movdqa\t{$src, $dst|$dst, $src}",
Evan Chengb4162fd2007-07-20 00:27:43 +00002252 [/*(set VR128:$dst, (alignedloadv2i64 addr:$src))*/]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002253def MOVDQUrm : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002254 "movdqu\t{$src, $dst|$dst, $src}",
Evan Chengb4162fd2007-07-20 00:27:43 +00002255 [/*(set VR128:$dst, (loadv2i64 addr:$src))*/]>,
Evan Cheng9ab1ac52006-04-14 23:32:40 +00002256 XS, Requires<[HasSSE2]>;
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002257}
2258
2259let mayStore = 1 in {
2260def MOVDQAmr : PDI<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
2261 "movdqa\t{$src, $dst|$dst, $src}",
2262 [/*(alignedstore (v2i64 VR128:$src), addr:$dst)*/]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002263def MOVDQUmr : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002264 "movdqu\t{$src, $dst|$dst, $src}",
Evan Chengb4162fd2007-07-20 00:27:43 +00002265 [/*(store (v2i64 VR128:$src), addr:$dst)*/]>,
Evan Cheng9ab1ac52006-04-14 23:32:40 +00002266 XS, Requires<[HasSSE2]>;
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002267}
Evan Cheng24dc1f52006-03-23 07:44:07 +00002268
Dan Gohman4106f372007-07-18 20:23:34 +00002269// Intrinsic forms of MOVDQU load and store
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002270let isAsmParserOnly = 1 in {
2271let canFoldAsLoad = 1 in
2272def VMOVDQUrm_Int : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
2273 "vmovdqu\t{$src, $dst|$dst, $src}",
2274 [(set VR128:$dst, (int_x86_sse2_loadu_dq addr:$src))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002275 XS, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002276def VMOVDQUmr_Int : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
2277 "vmovdqu\t{$src, $dst|$dst, $src}",
2278 [(int_x86_sse2_storeu_dq addr:$dst, VR128:$src)]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002279 XS, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002280}
2281
Dan Gohman15511cf2008-12-03 18:15:48 +00002282let canFoldAsLoad = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00002283def MOVDQUrm_Int : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002284 "movdqu\t{$src, $dst|$dst, $src}",
Dan Gohman4106f372007-07-18 20:23:34 +00002285 [(set VR128:$dst, (int_x86_sse2_loadu_dq addr:$src))]>,
2286 XS, Requires<[HasSSE2]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002287def MOVDQUmr_Int : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002288 "movdqu\t{$src, $dst|$dst, $src}",
Dan Gohman4106f372007-07-18 20:23:34 +00002289 [(int_x86_sse2_storeu_dq addr:$dst, VR128:$src)]>,
2290 XS, Requires<[HasSSE2]>;
Chris Lattner8139e282006-10-07 18:39:00 +00002291
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002292} // ExeDomain = SSEPackedInt
Bill Wendlingddd35322007-05-02 23:11:52 +00002293
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002294//===---------------------------------------------------------------------===//
2295// SSE2 - Packed Integer Arithmetic Instructions
2296//===---------------------------------------------------------------------===//
2297
2298let ExeDomain = SSEPackedInt in { // SSE integer instructions
2299
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002300multiclass PDI_binop_rm_int<bits<8> opc, string OpcodeStr, Intrinsic IntId,
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002301 bit IsCommutable = 0, bit Is2Addr = 1> {
2302 let isCommutable = IsCommutable in
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00002303 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002304 (ins VR128:$src1, VR128:$src2),
2305 !if(Is2Addr,
2306 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2307 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2308 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]>;
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00002309 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002310 (ins VR128:$src1, i128mem:$src2),
2311 !if(Is2Addr,
2312 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2313 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2314 [(set VR128:$dst, (IntId VR128:$src1,
2315 (bitconvert (memopv2i64 addr:$src2))))]>;
Chris Lattner8139e282006-10-07 18:39:00 +00002316}
Chris Lattner8139e282006-10-07 18:39:00 +00002317
Evan Cheng22b942a2008-05-03 00:52:09 +00002318multiclass PDI_binop_rmi_int<bits<8> opc, bits<8> opc2, Format ImmForm,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002319 string OpcodeStr, Intrinsic IntId,
2320 Intrinsic IntId2, bit Is2Addr = 1> {
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00002321 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002322 (ins VR128:$src1, VR128:$src2),
2323 !if(Is2Addr,
2324 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2325 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2326 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]>;
Sean Callanan108934c2009-12-18 00:01:26 +00002327 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002328 (ins VR128:$src1, i128mem:$src2),
2329 !if(Is2Addr,
2330 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2331 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2332 [(set VR128:$dst, (IntId VR128:$src1,
Eric Christopher44b93ff2009-07-31 20:07:27 +00002333 (bitconvert (memopv2i64 addr:$src2))))]>;
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00002334 def ri : PDIi8<opc2, ImmForm, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002335 (ins VR128:$src1, i32i8imm:$src2),
2336 !if(Is2Addr,
2337 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2338 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2339 [(set VR128:$dst, (IntId2 VR128:$src1, (i32 imm:$src2)))]>;
Evan Cheng22b942a2008-05-03 00:52:09 +00002340}
2341
Chris Lattner7c47f9a2006-10-07 19:14:49 +00002342/// PDI_binop_rm - Simple SSE2 binary operator.
2343multiclass PDI_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002344 ValueType OpVT, bit IsCommutable = 0, bit Is2Addr = 1> {
2345 let isCommutable = IsCommutable in
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00002346 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002347 (ins VR128:$src1, VR128:$src2),
2348 !if(Is2Addr,
2349 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2350 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2351 [(set VR128:$dst, (OpVT (OpNode VR128:$src1, VR128:$src2)))]>;
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00002352 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002353 (ins VR128:$src1, i128mem:$src2),
2354 !if(Is2Addr,
2355 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2356 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2357 [(set VR128:$dst, (OpVT (OpNode VR128:$src1,
Eric Christopher44b93ff2009-07-31 20:07:27 +00002358 (bitconvert (memopv2i64 addr:$src2)))))]>;
Chris Lattner7c47f9a2006-10-07 19:14:49 +00002359}
Chris Lattner70f4f2e2006-10-07 19:34:33 +00002360
2361/// PDI_binop_rm_v2i64 - Simple SSE2 binary operator whose type is v2i64.
2362///
2363/// FIXME: we could eliminate this and use PDI_binop_rm instead if tblgen knew
2364/// to collapse (bitconvert VT to VT) into its operand.
2365///
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002366multiclass PDI_binop_rm_v2i64<bits<8> opc, string OpcodeStr, SDNode OpNode,
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002367 bit IsCommutable = 0, bit Is2Addr = 1> {
2368 let isCommutable = IsCommutable in
Eric Christopher44b93ff2009-07-31 20:07:27 +00002369 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002370 (ins VR128:$src1, VR128:$src2),
2371 !if(Is2Addr,
2372 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2373 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2374 [(set VR128:$dst, (v2i64 (OpNode VR128:$src1, VR128:$src2)))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00002375 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002376 (ins VR128:$src1, i128mem:$src2),
2377 !if(Is2Addr,
2378 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2379 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2380 [(set VR128:$dst, (OpNode VR128:$src1, (memopv2i64 addr:$src2)))]>;
Chris Lattner70f4f2e2006-10-07 19:34:33 +00002381}
Chris Lattner7c47f9a2006-10-07 19:14:49 +00002382
Jakob Stoklund Olesen4a2a6e72010-03-25 18:52:04 +00002383} // ExeDomain = SSEPackedInt
Chris Lattner7c47f9a2006-10-07 19:14:49 +00002384
2385// 128-bit Integer Arithmetic
2386
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002387let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002388defm VPADDB : PDI_binop_rm<0xFC, "vpaddb", add, v16i8, 1, 0 /*3addr*/>, VEX_4V;
2389defm VPADDW : PDI_binop_rm<0xFD, "vpaddw", add, v8i16, 1, 0>, VEX_4V;
2390defm VPADDD : PDI_binop_rm<0xFE, "vpaddd", add, v4i32, 1, 0>, VEX_4V;
2391defm VPADDQ : PDI_binop_rm_v2i64<0xD4, "vpaddq", add, 1, 0>, VEX_4V;
2392defm VPMULLW : PDI_binop_rm<0xD5, "vpmullw", mul, v8i16, 1, 0>, VEX_4V;
2393defm VPSUBB : PDI_binop_rm<0xF8, "vpsubb", sub, v16i8, 0, 0>, VEX_4V;
2394defm VPSUBW : PDI_binop_rm<0xF9, "vpsubw", sub, v8i16, 0, 0>, VEX_4V;
2395defm VPSUBD : PDI_binop_rm<0xFA, "vpsubd", sub, v4i32, 0, 0>, VEX_4V;
2396defm VPSUBQ : PDI_binop_rm_v2i64<0xFB, "vpsubq", sub, 0, 0>, VEX_4V;
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002397
2398// Intrinsic forms
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002399defm VPSUBSB : PDI_binop_rm_int<0xE8, "vpsubsb" , int_x86_sse2_psubs_b, 0, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002400 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002401defm VPSUBSW : PDI_binop_rm_int<0xE9, "vpsubsw" , int_x86_sse2_psubs_w, 0, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002402 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002403defm VPSUBUSB : PDI_binop_rm_int<0xD8, "vpsubusb", int_x86_sse2_psubus_b, 0, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002404 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002405defm VPSUBUSW : PDI_binop_rm_int<0xD9, "vpsubusw", int_x86_sse2_psubus_w, 0, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002406 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002407defm VPADDSB : PDI_binop_rm_int<0xEC, "vpaddsb" , int_x86_sse2_padds_b, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002408 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002409defm VPADDSW : PDI_binop_rm_int<0xED, "vpaddsw" , int_x86_sse2_padds_w, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002410 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002411defm VPADDUSB : PDI_binop_rm_int<0xDC, "vpaddusb", int_x86_sse2_paddus_b, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002412 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002413defm VPADDUSW : PDI_binop_rm_int<0xDD, "vpaddusw", int_x86_sse2_paddus_w, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002414 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002415defm VPMULHUW : PDI_binop_rm_int<0xE4, "vpmulhuw", int_x86_sse2_pmulhu_w, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002416 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002417defm VPMULHW : PDI_binop_rm_int<0xE5, "vpmulhw" , int_x86_sse2_pmulh_w, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002418 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002419defm VPMULUDQ : PDI_binop_rm_int<0xF4, "vpmuludq", int_x86_sse2_pmulu_dq, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002420 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002421defm VPMADDWD : PDI_binop_rm_int<0xF5, "vpmaddwd", int_x86_sse2_pmadd_wd, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002422 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002423defm VPAVGB : PDI_binop_rm_int<0xE0, "vpavgb", int_x86_sse2_pavg_b, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002424 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002425defm VPAVGW : PDI_binop_rm_int<0xE3, "vpavgw", int_x86_sse2_pavg_w, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002426 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002427defm VPMINUB : PDI_binop_rm_int<0xDA, "vpminub", int_x86_sse2_pminu_b, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002428 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002429defm VPMINSW : PDI_binop_rm_int<0xEA, "vpminsw", int_x86_sse2_pmins_w, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002430 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002431defm VPMAXUB : PDI_binop_rm_int<0xDE, "vpmaxub", int_x86_sse2_pmaxu_b, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002432 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002433defm VPMAXSW : PDI_binop_rm_int<0xEE, "vpmaxsw", int_x86_sse2_pmaxs_w, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002434 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002435defm VPSADBW : PDI_binop_rm_int<0xF6, "vpsadbw", int_x86_sse2_psad_bw, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002436 VEX_4V;
2437}
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002438
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002439let Constraints = "$src1 = $dst" in {
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002440defm PADDB : PDI_binop_rm<0xFC, "paddb", add, v16i8, 1>;
2441defm PADDW : PDI_binop_rm<0xFD, "paddw", add, v8i16, 1>;
2442defm PADDD : PDI_binop_rm<0xFE, "paddd", add, v4i32, 1>;
2443defm PADDQ : PDI_binop_rm_v2i64<0xD4, "paddq", add, 1>;
2444defm PMULLW : PDI_binop_rm<0xD5, "pmullw", mul, v8i16, 1>;
Chris Lattner7c47f9a2006-10-07 19:14:49 +00002445defm PSUBB : PDI_binop_rm<0xF8, "psubb", sub, v16i8>;
2446defm PSUBW : PDI_binop_rm<0xF9, "psubw", sub, v8i16>;
2447defm PSUBD : PDI_binop_rm<0xFA, "psubd", sub, v4i32>;
Chris Lattner70f4f2e2006-10-07 19:34:33 +00002448defm PSUBQ : PDI_binop_rm_v2i64<0xFB, "psubq", sub>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00002449
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002450// Intrinsic forms
Chris Lattner45e123c2006-10-07 19:02:31 +00002451defm PSUBSB : PDI_binop_rm_int<0xE8, "psubsb" , int_x86_sse2_psubs_b>;
2452defm PSUBSW : PDI_binop_rm_int<0xE9, "psubsw" , int_x86_sse2_psubs_w>;
2453defm PSUBUSB : PDI_binop_rm_int<0xD8, "psubusb", int_x86_sse2_psubus_b>;
2454defm PSUBUSW : PDI_binop_rm_int<0xD9, "psubusw", int_x86_sse2_psubus_w>;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002455defm PADDSB : PDI_binop_rm_int<0xEC, "paddsb" , int_x86_sse2_padds_b, 1>;
2456defm PADDSW : PDI_binop_rm_int<0xED, "paddsw" , int_x86_sse2_padds_w, 1>;
2457defm PADDUSB : PDI_binop_rm_int<0xDC, "paddusb", int_x86_sse2_paddus_b, 1>;
2458defm PADDUSW : PDI_binop_rm_int<0xDD, "paddusw", int_x86_sse2_paddus_w, 1>;
2459defm PMULHUW : PDI_binop_rm_int<0xE4, "pmulhuw", int_x86_sse2_pmulhu_w, 1>;
2460defm PMULHW : PDI_binop_rm_int<0xE5, "pmulhw" , int_x86_sse2_pmulh_w, 1>;
2461defm PMULUDQ : PDI_binop_rm_int<0xF4, "pmuludq", int_x86_sse2_pmulu_dq, 1>;
2462defm PMADDWD : PDI_binop_rm_int<0xF5, "pmaddwd", int_x86_sse2_pmadd_wd, 1>;
2463defm PAVGB : PDI_binop_rm_int<0xE0, "pavgb", int_x86_sse2_pavg_b, 1>;
2464defm PAVGW : PDI_binop_rm_int<0xE3, "pavgw", int_x86_sse2_pavg_w, 1>;
2465defm PMINUB : PDI_binop_rm_int<0xDA, "pminub", int_x86_sse2_pminu_b, 1>;
2466defm PMINSW : PDI_binop_rm_int<0xEA, "pminsw", int_x86_sse2_pmins_w, 1>;
2467defm PMAXUB : PDI_binop_rm_int<0xDE, "pmaxub", int_x86_sse2_pmaxu_b, 1>;
2468defm PMAXSW : PDI_binop_rm_int<0xEE, "pmaxsw", int_x86_sse2_pmaxs_w, 1>;
2469defm PSADBW : PDI_binop_rm_int<0xF6, "psadbw", int_x86_sse2_psad_bw, 1>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00002470
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002471} // Constraints = "$src1 = $dst"
Evan Cheng00586942006-04-13 06:11:45 +00002472
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002473//===---------------------------------------------------------------------===//
2474// SSE2 - Packed Integer Logical Instructions
2475//===---------------------------------------------------------------------===//
Evan Cheng00586942006-04-13 06:11:45 +00002476
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002477let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes5a3a4762010-06-30 01:58:37 +00002478defm VPSLLW : PDI_binop_rmi_int<0xF1, 0x71, MRM6r, "vpsllw",
2479 int_x86_sse2_psll_w, int_x86_sse2_pslli_w, 0>,
2480 VEX_4V;
2481defm VPSLLD : PDI_binop_rmi_int<0xF2, 0x72, MRM6r, "vpslld",
2482 int_x86_sse2_psll_d, int_x86_sse2_pslli_d, 0>,
2483 VEX_4V;
2484defm VPSLLQ : PDI_binop_rmi_int<0xF3, 0x73, MRM6r, "vpsllq",
2485 int_x86_sse2_psll_q, int_x86_sse2_pslli_q, 0>,
2486 VEX_4V;
2487
2488defm VPSRLW : PDI_binop_rmi_int<0xD1, 0x71, MRM2r, "vpsrlw",
2489 int_x86_sse2_psrl_w, int_x86_sse2_psrli_w, 0>,
2490 VEX_4V;
2491defm VPSRLD : PDI_binop_rmi_int<0xD2, 0x72, MRM2r, "vpsrld",
2492 int_x86_sse2_psrl_d, int_x86_sse2_psrli_d, 0>,
2493 VEX_4V;
2494defm VPSRLQ : PDI_binop_rmi_int<0xD3, 0x73, MRM2r, "vpsrlq",
2495 int_x86_sse2_psrl_q, int_x86_sse2_psrli_q, 0>,
2496 VEX_4V;
2497
2498defm VPSRAW : PDI_binop_rmi_int<0xE1, 0x71, MRM4r, "vpsraw",
2499 int_x86_sse2_psra_w, int_x86_sse2_psrai_w, 0>,
2500 VEX_4V;
2501defm VPSRAD : PDI_binop_rmi_int<0xE2, 0x72, MRM4r, "vpsrad",
2502 int_x86_sse2_psra_d, int_x86_sse2_psrai_d, 0>,
2503 VEX_4V;
2504
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002505defm VPAND : PDI_binop_rm_v2i64<0xDB, "vpand", and, 1, 0>, VEX_4V;
2506defm VPOR : PDI_binop_rm_v2i64<0xEB, "vpor" , or, 1, 0>, VEX_4V;
2507defm VPXOR : PDI_binop_rm_v2i64<0xEF, "vpxor", xor, 1, 0>, VEX_4V;
Bruno Cardoso Lopes5a3a4762010-06-30 01:58:37 +00002508
2509let ExeDomain = SSEPackedInt in {
2510 let neverHasSideEffects = 1 in {
2511 // 128-bit logical shifts.
2512 def VPSLLDQri : PDIi8<0x73, MRM7r,
2513 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
2514 "vpslldq\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
2515 VEX_4V;
2516 def VPSRLDQri : PDIi8<0x73, MRM3r,
2517 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
2518 "vpsrldq\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
2519 VEX_4V;
2520 // PSRADQri doesn't exist in SSE[1-3].
2521 }
2522 def VPANDNrr : PDI<0xDF, MRMSrcReg,
2523 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
2524 "vpandn\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2525 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
2526 VR128:$src2)))]>, VEX_4V;
2527
2528 def VPANDNrm : PDI<0xDF, MRMSrcMem,
2529 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
2530 "vpandn\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2531 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
2532 (memopv2i64 addr:$src2))))]>,
2533 VEX_4V;
2534}
2535}
2536
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002537let Constraints = "$src1 = $dst" in {
Evan Cheng22b942a2008-05-03 00:52:09 +00002538defm PSLLW : PDI_binop_rmi_int<0xF1, 0x71, MRM6r, "psllw",
2539 int_x86_sse2_psll_w, int_x86_sse2_pslli_w>;
2540defm PSLLD : PDI_binop_rmi_int<0xF2, 0x72, MRM6r, "pslld",
2541 int_x86_sse2_psll_d, int_x86_sse2_pslli_d>;
2542defm PSLLQ : PDI_binop_rmi_int<0xF3, 0x73, MRM6r, "psllq",
2543 int_x86_sse2_psll_q, int_x86_sse2_pslli_q>;
Chris Lattner77337992006-10-07 07:06:17 +00002544
Evan Cheng22b942a2008-05-03 00:52:09 +00002545defm PSRLW : PDI_binop_rmi_int<0xD1, 0x71, MRM2r, "psrlw",
2546 int_x86_sse2_psrl_w, int_x86_sse2_psrli_w>;
2547defm PSRLD : PDI_binop_rmi_int<0xD2, 0x72, MRM2r, "psrld",
2548 int_x86_sse2_psrl_d, int_x86_sse2_psrli_d>;
Nate Begeman32097bd2008-05-13 17:52:09 +00002549defm PSRLQ : PDI_binop_rmi_int<0xD3, 0x73, MRM2r, "psrlq",
Evan Cheng22b942a2008-05-03 00:52:09 +00002550 int_x86_sse2_psrl_q, int_x86_sse2_psrli_q>;
Chris Lattner77337992006-10-07 07:06:17 +00002551
Evan Cheng22b942a2008-05-03 00:52:09 +00002552defm PSRAW : PDI_binop_rmi_int<0xE1, 0x71, MRM4r, "psraw",
2553 int_x86_sse2_psra_w, int_x86_sse2_psrai_w>;
Nate Begemanc9bdb002008-05-13 01:47:52 +00002554defm PSRAD : PDI_binop_rmi_int<0xE2, 0x72, MRM4r, "psrad",
Evan Cheng22b942a2008-05-03 00:52:09 +00002555 int_x86_sse2_psra_d, int_x86_sse2_psrai_d>;
Chris Lattner77337992006-10-07 07:06:17 +00002556
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002557defm PAND : PDI_binop_rm_v2i64<0xDB, "pand", and, 1>;
2558defm POR : PDI_binop_rm_v2i64<0xEB, "por" , or, 1>;
2559defm PXOR : PDI_binop_rm_v2i64<0xEF, "pxor", xor, 1>;
Evan Chengff65e382006-04-04 21:49:39 +00002560
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002561let ExeDomain = SSEPackedInt in {
2562 let neverHasSideEffects = 1 in {
2563 // 128-bit logical shifts.
2564 def PSLLDQri : PDIi8<0x73, MRM7r,
2565 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
2566 "pslldq\t{$src2, $dst|$dst, $src2}", []>;
2567 def PSRLDQri : PDIi8<0x73, MRM3r,
2568 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
2569 "psrldq\t{$src2, $dst|$dst, $src2}", []>;
2570 // PSRADQri doesn't exist in SSE[1-3].
2571 }
2572 def PANDNrr : PDI<0xDF, MRMSrcReg,
2573 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
2574 "pandn\t{$src2, $dst|$dst, $src2}",
2575 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
2576 VR128:$src2)))]>;
2577
2578 def PANDNrm : PDI<0xDF, MRMSrcMem,
2579 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
2580 "pandn\t{$src2, $dst|$dst, $src2}",
2581 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
2582 (memopv2i64 addr:$src2))))]>;
2583}
2584} // Constraints = "$src1 = $dst"
2585
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00002586let Predicates = [HasAVX] in {
2587 def : Pat<(int_x86_sse2_psll_dq VR128:$src1, imm:$src2),
2588 (v2i64 (VPSLLDQri VR128:$src1, (BYTE_imm imm:$src2)))>;
2589 def : Pat<(int_x86_sse2_psrl_dq VR128:$src1, imm:$src2),
2590 (v2i64 (VPSRLDQri VR128:$src1, (BYTE_imm imm:$src2)))>;
2591 def : Pat<(int_x86_sse2_psll_dq_bs VR128:$src1, imm:$src2),
2592 (v2i64 (VPSLLDQri VR128:$src1, imm:$src2))>;
2593 def : Pat<(int_x86_sse2_psrl_dq_bs VR128:$src1, imm:$src2),
2594 (v2i64 (VPSRLDQri VR128:$src1, imm:$src2))>;
2595 def : Pat<(v2f64 (X86fsrl VR128:$src1, i32immSExt8:$src2)),
2596 (v2f64 (VPSRLDQri VR128:$src1, (BYTE_imm imm:$src2)))>;
2597
2598 // Shift up / down and insert zero's.
2599 def : Pat<(v2i64 (X86vshl VR128:$src, (i8 imm:$amt))),
2600 (v2i64 (VPSLLDQri VR128:$src, (BYTE_imm imm:$amt)))>;
2601 def : Pat<(v2i64 (X86vshr VR128:$src, (i8 imm:$amt))),
2602 (v2i64 (VPSRLDQri VR128:$src, (BYTE_imm imm:$amt)))>;
2603}
2604
Chris Lattner6970eda2006-10-07 19:49:05 +00002605let Predicates = [HasSSE2] in {
2606 def : Pat<(int_x86_sse2_psll_dq VR128:$src1, imm:$src2),
Evan Cheng89321162009-10-28 06:30:34 +00002607 (v2i64 (PSLLDQri VR128:$src1, (BYTE_imm imm:$src2)))>;
Chris Lattner6970eda2006-10-07 19:49:05 +00002608 def : Pat<(int_x86_sse2_psrl_dq VR128:$src1, imm:$src2),
Evan Cheng89321162009-10-28 06:30:34 +00002609 (v2i64 (PSRLDQri VR128:$src1, (BYTE_imm imm:$src2)))>;
Bill Wendling5e249b42008-10-02 05:56:52 +00002610 def : Pat<(int_x86_sse2_psll_dq_bs VR128:$src1, imm:$src2),
2611 (v2i64 (PSLLDQri VR128:$src1, imm:$src2))>;
2612 def : Pat<(int_x86_sse2_psrl_dq_bs VR128:$src1, imm:$src2),
2613 (v2i64 (PSRLDQri VR128:$src1, imm:$src2))>;
Evan Cheng68c47cb2007-01-05 07:55:56 +00002614 def : Pat<(v2f64 (X86fsrl VR128:$src1, i32immSExt8:$src2)),
Evan Cheng89321162009-10-28 06:30:34 +00002615 (v2f64 (PSRLDQri VR128:$src1, (BYTE_imm imm:$src2)))>;
Evan Chengf26ffe92008-05-29 08:22:04 +00002616
2617 // Shift up / down and insert zero's.
2618 def : Pat<(v2i64 (X86vshl VR128:$src, (i8 imm:$amt))),
Evan Cheng89321162009-10-28 06:30:34 +00002619 (v2i64 (PSLLDQri VR128:$src, (BYTE_imm imm:$amt)))>;
Evan Chengf26ffe92008-05-29 08:22:04 +00002620 def : Pat<(v2i64 (X86vshr VR128:$src, (i8 imm:$amt))),
Evan Cheng89321162009-10-28 06:30:34 +00002621 (v2i64 (PSRLDQri VR128:$src, (BYTE_imm imm:$amt)))>;
Chris Lattner6970eda2006-10-07 19:49:05 +00002622}
2623
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002624//===---------------------------------------------------------------------===//
2625// SSE2 - Packed Integer Comparison Instructions
2626//===---------------------------------------------------------------------===//
Chris Lattnera7ebe552006-10-07 19:37:30 +00002627
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002628let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002629 defm VPCMPEQB : PDI_binop_rm_int<0x74, "vpcmpeqb", int_x86_sse2_pcmpeq_b, 1,
2630 0>, VEX_4V;
2631 defm VPCMPEQW : PDI_binop_rm_int<0x75, "vpcmpeqw", int_x86_sse2_pcmpeq_w, 1,
2632 0>, VEX_4V;
2633 defm VPCMPEQD : PDI_binop_rm_int<0x76, "vpcmpeqd", int_x86_sse2_pcmpeq_d, 1,
2634 0>, VEX_4V;
2635 defm VPCMPGTB : PDI_binop_rm_int<0x64, "vpcmpgtb", int_x86_sse2_pcmpgt_b, 0,
2636 0>, VEX_4V;
2637 defm VPCMPGTW : PDI_binop_rm_int<0x65, "vpcmpgtw", int_x86_sse2_pcmpgt_w, 0,
2638 0>, VEX_4V;
2639 defm VPCMPGTD : PDI_binop_rm_int<0x66, "vpcmpgtd", int_x86_sse2_pcmpgt_d, 0,
2640 0>, VEX_4V;
Bruno Cardoso Lopesc0ea94a2010-06-30 02:21:09 +00002641}
2642
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002643let Constraints = "$src1 = $dst" in {
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002644 defm PCMPEQB : PDI_binop_rm_int<0x74, "pcmpeqb", int_x86_sse2_pcmpeq_b, 1>;
2645 defm PCMPEQW : PDI_binop_rm_int<0x75, "pcmpeqw", int_x86_sse2_pcmpeq_w, 1>;
2646 defm PCMPEQD : PDI_binop_rm_int<0x76, "pcmpeqd", int_x86_sse2_pcmpeq_d, 1>;
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002647 defm PCMPGTB : PDI_binop_rm_int<0x64, "pcmpgtb", int_x86_sse2_pcmpgt_b>;
2648 defm PCMPGTW : PDI_binop_rm_int<0x65, "pcmpgtw", int_x86_sse2_pcmpgt_w>;
2649 defm PCMPGTD : PDI_binop_rm_int<0x66, "pcmpgtd", int_x86_sse2_pcmpgt_d>;
2650} // Constraints = "$src1 = $dst"
Evan Cheng9ab1ac52006-04-14 23:32:40 +00002651
Nate Begeman30a0de92008-07-17 16:51:19 +00002652def : Pat<(v16i8 (X86pcmpeqb VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002653 (PCMPEQBrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002654def : Pat<(v16i8 (X86pcmpeqb VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002655 (PCMPEQBrm VR128:$src1, addr:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002656def : Pat<(v8i16 (X86pcmpeqw VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002657 (PCMPEQWrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002658def : Pat<(v8i16 (X86pcmpeqw VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002659 (PCMPEQWrm VR128:$src1, addr:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002660def : Pat<(v4i32 (X86pcmpeqd VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002661 (PCMPEQDrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002662def : Pat<(v4i32 (X86pcmpeqd VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002663 (PCMPEQDrm VR128:$src1, addr:$src2)>;
2664
Nate Begeman30a0de92008-07-17 16:51:19 +00002665def : Pat<(v16i8 (X86pcmpgtb VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002666 (PCMPGTBrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002667def : Pat<(v16i8 (X86pcmpgtb VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002668 (PCMPGTBrm VR128:$src1, addr:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002669def : Pat<(v8i16 (X86pcmpgtw VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002670 (PCMPGTWrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002671def : Pat<(v8i16 (X86pcmpgtw VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002672 (PCMPGTWrm VR128:$src1, addr:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002673def : Pat<(v4i32 (X86pcmpgtd VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002674 (PCMPGTDrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002675def : Pat<(v4i32 (X86pcmpgtd VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002676 (PCMPGTDrm VR128:$src1, addr:$src2)>;
2677
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002678//===---------------------------------------------------------------------===//
2679// SSE2 - Packed Integer Pack Instructions
2680//===---------------------------------------------------------------------===//
Nate Begeman0d1704b2008-05-12 23:09:43 +00002681
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002682let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes6d5d2b52010-06-30 02:30:25 +00002683defm VPACKSSWB : PDI_binop_rm_int<0x63, "vpacksswb", int_x86_sse2_packsswb_128,
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002684 0, 0>, VEX_4V;
Bruno Cardoso Lopes6d5d2b52010-06-30 02:30:25 +00002685defm VPACKSSDW : PDI_binop_rm_int<0x6B, "vpackssdw", int_x86_sse2_packssdw_128,
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002686 0, 0>, VEX_4V;
Bruno Cardoso Lopes6d5d2b52010-06-30 02:30:25 +00002687defm VPACKUSWB : PDI_binop_rm_int<0x67, "vpackuswb", int_x86_sse2_packuswb_128,
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002688 0, 0>, VEX_4V;
Bruno Cardoso Lopes6d5d2b52010-06-30 02:30:25 +00002689}
2690
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002691let Constraints = "$src1 = $dst" in {
Chris Lattner45e123c2006-10-07 19:02:31 +00002692defm PACKSSWB : PDI_binop_rm_int<0x63, "packsswb", int_x86_sse2_packsswb_128>;
2693defm PACKSSDW : PDI_binop_rm_int<0x6B, "packssdw", int_x86_sse2_packssdw_128>;
2694defm PACKUSWB : PDI_binop_rm_int<0x67, "packuswb", int_x86_sse2_packuswb_128>;
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002695} // Constraints = "$src1 = $dst"
2696
2697//===---------------------------------------------------------------------===//
2698// SSE2 - Packed Integer Shuffle Instructions
2699//===---------------------------------------------------------------------===//
Evan Cheng506d3df2006-03-29 23:07:14 +00002700
Jakob Stoklund Olesen4a2a6e72010-03-25 18:52:04 +00002701let ExeDomain = SSEPackedInt in {
Bruno Cardoso Lopes555bea62010-06-30 03:29:36 +00002702multiclass sse2_pshuffle<string OpcodeStr, ValueType vt, PatFrag pshuf_frag,
2703 PatFrag bc_frag> {
2704def ri : Ii8<0x70, MRMSrcReg,
2705 (outs VR128:$dst), (ins VR128:$src1, i8imm:$src2),
2706 !strconcat(OpcodeStr,
2707 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2708 [(set VR128:$dst, (vt (pshuf_frag:$src2 VR128:$src1,
2709 (undef))))]>;
2710def mi : Ii8<0x70, MRMSrcMem,
2711 (outs VR128:$dst), (ins i128mem:$src1, i8imm:$src2),
2712 !strconcat(OpcodeStr,
2713 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2714 [(set VR128:$dst, (vt (pshuf_frag:$src2
2715 (bc_frag (memopv2i64 addr:$src1)),
2716 (undef))))]>;
Eric Christopher761411c2009-11-07 08:45:53 +00002717}
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002718} // ExeDomain = SSEPackedInt
2719
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002720let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopesd252fec2010-06-30 03:47:56 +00002721 let AddedComplexity = 5 in
2722 defm VPSHUFD : sse2_pshuffle<"vpshufd", v4i32, pshufd, bc_v4i32>, OpSize,
2723 VEX;
2724
2725 // SSE2 with ImmT == Imm8 and XS prefix.
2726 defm VPSHUFHW : sse2_pshuffle<"vpshufhw", v8i16, pshufhw, bc_v8i16>, XS,
2727 VEX;
2728
2729 // SSE2 with ImmT == Imm8 and XD prefix.
2730 defm VPSHUFLW : sse2_pshuffle<"vpshuflw", v8i16, pshuflw, bc_v8i16>, XD,
2731 VEX;
2732}
2733
Bruno Cardoso Lopes555bea62010-06-30 03:29:36 +00002734let Predicates = [HasSSE2] in {
2735 let AddedComplexity = 5 in
2736 defm PSHUFD : sse2_pshuffle<"pshufd", v4i32, pshufd, bc_v4i32>, TB, OpSize;
2737
2738 // SSE2 with ImmT == Imm8 and XS prefix.
2739 defm PSHUFHW : sse2_pshuffle<"pshufhw", v8i16, pshufhw, bc_v8i16>, XS;
2740
2741 // SSE2 with ImmT == Imm8 and XD prefix.
2742 defm PSHUFLW : sse2_pshuffle<"pshuflw", v8i16, pshuflw, bc_v8i16>, XD;
2743}
2744
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002745//===---------------------------------------------------------------------===//
2746// SSE2 - Packed Integer Unpack Instructions
2747//===---------------------------------------------------------------------===//
2748
2749let ExeDomain = SSEPackedInt in {
Bruno Cardoso Lopes7f5b0d82010-06-01 17:02:50 +00002750multiclass sse2_unpack<bits<8> opc, string OpcodeStr, ValueType vt,
Bruno Cardoso Lopes876085d2010-06-30 04:06:39 +00002751 PatFrag unp_frag, PatFrag bc_frag, bit Is2Addr = 1> {
Bruno Cardoso Lopes7f5b0d82010-06-01 17:02:50 +00002752 def rr : PDI<opc, MRMSrcReg,
Bruno Cardoso Lopes876085d2010-06-30 04:06:39 +00002753 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
2754 !if(Is2Addr,
2755 !strconcat(OpcodeStr,"\t{$src2, $dst|$dst, $src2}"),
2756 !strconcat(OpcodeStr,"\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2757 [(set VR128:$dst, (vt (unp_frag VR128:$src1, VR128:$src2)))]>;
Bruno Cardoso Lopes7f5b0d82010-06-01 17:02:50 +00002758 def rm : PDI<opc, MRMSrcMem,
Bruno Cardoso Lopes876085d2010-06-30 04:06:39 +00002759 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
2760 !if(Is2Addr,
2761 !strconcat(OpcodeStr,"\t{$src2, $dst|$dst, $src2}"),
2762 !strconcat(OpcodeStr,"\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2763 [(set VR128:$dst, (unp_frag VR128:$src1,
2764 (bc_frag (memopv2i64
2765 addr:$src2))))]>;
2766}
2767
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002768let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes876085d2010-06-30 04:06:39 +00002769 defm VPUNPCKLBW : sse2_unpack<0x60, "vpunpcklbw", v16i8, unpckl, bc_v16i8,
2770 0>, VEX_4V;
2771 defm VPUNPCKLWD : sse2_unpack<0x61, "vpunpcklwd", v8i16, unpckl, bc_v8i16,
2772 0>, VEX_4V;
2773 defm VPUNPCKLDQ : sse2_unpack<0x62, "vpunpckldq", v4i32, unpckl, bc_v4i32,
2774 0>, VEX_4V;
2775
2776 /// FIXME: we could eliminate this and use sse2_unpack instead if tblgen
2777 /// knew to collapse (bitconvert VT to VT) into its operand.
2778 def VPUNPCKLQDQrr : PDI<0x6C, MRMSrcReg,
2779 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
2780 "vpunpcklqdq\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2781 [(set VR128:$dst,
2782 (v2i64 (unpckl VR128:$src1, VR128:$src2)))]>, VEX_4V;
2783 def VPUNPCKLQDQrm : PDI<0x6C, MRMSrcMem,
2784 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
2785 "vpunpcklqdq\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2786 [(set VR128:$dst,
2787 (v2i64 (unpckl VR128:$src1,
2788 (memopv2i64 addr:$src2))))]>, VEX_4V;
2789
2790 defm VPUNPCKHBW : sse2_unpack<0x68, "vpunpckhbw", v16i8, unpckh, bc_v16i8,
2791 0>, VEX_4V;
2792 defm VPUNPCKHWD : sse2_unpack<0x69, "vpunpckhwd", v8i16, unpckh, bc_v8i16,
2793 0>, VEX_4V;
2794 defm VPUNPCKHDQ : sse2_unpack<0x6A, "vpunpckhdq", v4i32, unpckh, bc_v4i32,
2795 0>, VEX_4V;
2796
2797 /// FIXME: we could eliminate this and use sse2_unpack instead if tblgen
2798 /// knew to collapse (bitconvert VT to VT) into its operand.
2799 def VPUNPCKHQDQrr : PDI<0x6D, MRMSrcReg,
2800 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
2801 "vpunpckhqdq\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2802 [(set VR128:$dst,
2803 (v2i64 (unpckh VR128:$src1, VR128:$src2)))]>, VEX_4V;
2804 def VPUNPCKHQDQrm : PDI<0x6D, MRMSrcMem,
2805 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
2806 "vpunpckhqdq\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2807 [(set VR128:$dst,
2808 (v2i64 (unpckh VR128:$src1,
2809 (memopv2i64 addr:$src2))))]>, VEX_4V;
Bruno Cardoso Lopes7f5b0d82010-06-01 17:02:50 +00002810}
Evan Chengc60bd972006-03-25 09:37:23 +00002811
Evan Chenge9083d62008-03-05 08:19:16 +00002812let Constraints = "$src1 = $dst" in {
Bruno Cardoso Lopes7f5b0d82010-06-01 17:02:50 +00002813 defm PUNPCKLBW : sse2_unpack<0x60, "punpcklbw", v16i8, unpckl, bc_v16i8>;
2814 defm PUNPCKLWD : sse2_unpack<0x61, "punpcklwd", v8i16, unpckl, bc_v8i16>;
2815 defm PUNPCKLDQ : sse2_unpack<0x62, "punpckldq", v4i32, unpckl, bc_v4i32>;
2816
2817 /// FIXME: we could eliminate this and use sse2_unpack instead if tblgen
2818 /// knew to collapse (bitconvert VT to VT) into its operand.
Eric Christopher44b93ff2009-07-31 20:07:27 +00002819 def PUNPCKLQDQrr : PDI<0x6C, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002820 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002821 "punpcklqdq\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002822 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00002823 (v2i64 (unpckl VR128:$src1, VR128:$src2)))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00002824 def PUNPCKLQDQrm : PDI<0x6C, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00002825 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002826 "punpcklqdq\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002827 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00002828 (v2i64 (unpckl VR128:$src1,
2829 (memopv2i64 addr:$src2))))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00002830
Bruno Cardoso Lopes7f5b0d82010-06-01 17:02:50 +00002831 defm PUNPCKHBW : sse2_unpack<0x68, "punpckhbw", v16i8, unpckh, bc_v16i8>;
2832 defm PUNPCKHWD : sse2_unpack<0x69, "punpckhwd", v8i16, unpckh, bc_v8i16>;
2833 defm PUNPCKHDQ : sse2_unpack<0x6A, "punpckhdq", v4i32, unpckh, bc_v4i32>;
2834
2835 /// FIXME: we could eliminate this and use sse2_unpack instead if tblgen
2836 /// knew to collapse (bitconvert VT to VT) into its operand.
Eric Christopher44b93ff2009-07-31 20:07:27 +00002837 def PUNPCKHQDQrr : PDI<0x6D, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002838 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002839 "punpckhqdq\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002840 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00002841 (v2i64 (unpckh VR128:$src1, VR128:$src2)))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00002842 def PUNPCKHQDQrm : PDI<0x6D, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00002843 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002844 "punpckhqdq\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002845 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00002846 (v2i64 (unpckh VR128:$src1,
2847 (memopv2i64 addr:$src2))))]>;
Evan Chenga971f6f2006-03-23 01:57:24 +00002848}
Evan Cheng82521dd2006-03-21 07:09:35 +00002849
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002850} // ExeDomain = SSEPackedInt
2851
2852//===---------------------------------------------------------------------===//
Bruno Cardoso Lopes1e4b7232010-06-30 17:03:03 +00002853// SSE2 - Packed Integer Extract and Insert
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002854//===---------------------------------------------------------------------===//
2855
2856let ExeDomain = SSEPackedInt in {
Bruno Cardoso Lopes1e4b7232010-06-30 17:03:03 +00002857multiclass sse2_pinsrw<bit Is2Addr = 1> {
2858 def rri : Ii8<0xC4, MRMSrcReg,
2859 (outs VR128:$dst), (ins VR128:$src1,
2860 GR32:$src2, i32i8imm:$src3),
2861 !if(Is2Addr,
2862 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
2863 "vpinsrw\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
2864 [(set VR128:$dst,
2865 (X86pinsrw VR128:$src1, GR32:$src2, imm:$src3))]>;
2866 def rmi : Ii8<0xC4, MRMSrcMem,
2867 (outs VR128:$dst), (ins VR128:$src1,
2868 i16mem:$src2, i32i8imm:$src3),
2869 !if(Is2Addr,
2870 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
2871 "vpinsrw\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
2872 [(set VR128:$dst,
2873 (X86pinsrw VR128:$src1, (extloadi16 addr:$src2),
2874 imm:$src3))]>;
2875}
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002876
Bruno Cardoso Lopes1e4b7232010-06-30 17:03:03 +00002877// Extract
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002878let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes1e4b7232010-06-30 17:03:03 +00002879def VPEXTRWri : Ii8<0xC5, MRMSrcReg,
2880 (outs GR32:$dst), (ins VR128:$src1, i32i8imm:$src2),
2881 "vpextrw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2882 [(set GR32:$dst, (X86pextrw (v8i16 VR128:$src1),
2883 imm:$src2))]>, OpSize, VEX;
Evan Cheng9ab1ac52006-04-14 23:32:40 +00002884def PEXTRWri : PDIi8<0xC5, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002885 (outs GR32:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002886 "pextrw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Evan Cheng069287d2006-05-16 07:21:53 +00002887 [(set GR32:$dst, (X86pextrw (v8i16 VR128:$src1),
Nate Begeman14d12ca2008-02-11 04:19:36 +00002888 imm:$src2))]>;
Bruno Cardoso Lopes1e4b7232010-06-30 17:03:03 +00002889
2890// Insert
Bruno Cardoso Lopesfb583a92010-07-22 21:18:49 +00002891let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes06e6e102010-07-23 00:14:54 +00002892 defm VPINSRW : sse2_pinsrw<0>, OpSize, VEX_4V;
2893 def VPINSRWrr64i : Ii8<0xC4, MRMSrcReg, (outs VR128:$dst),
Bruno Cardoso Lopesfb583a92010-07-22 21:18:49 +00002894 (ins VR128:$src1, GR64:$src2, i32i8imm:$src3),
2895 "vpinsrw\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
2896 []>, OpSize, VEX_4V;
2897}
Bruno Cardoso Lopes1e4b7232010-06-30 17:03:03 +00002898
2899let Constraints = "$src1 = $dst" in
Bruno Cardoso Lopes06e6e102010-07-23 00:14:54 +00002900 defm PINSRW : sse2_pinsrw, TB, OpSize, Requires<[HasSSE2]>;
Bruno Cardoso Lopes1e4b7232010-06-30 17:03:03 +00002901
2902} // ExeDomain = SSEPackedInt
2903
2904//===---------------------------------------------------------------------===//
Bruno Cardoso Lopese26f14d2010-06-30 18:38:10 +00002905// SSE2 - Packed Mask Creation
Bruno Cardoso Lopes1e4b7232010-06-30 17:03:03 +00002906//===---------------------------------------------------------------------===//
2907
2908let ExeDomain = SSEPackedInt in {
Evan Chengb067a1e2006-03-31 19:22:53 +00002909
Bruno Cardoso Lopesfb583a92010-07-22 21:18:49 +00002910let isAsmParserOnly = 1 in {
2911def VPMOVMSKBrr : VPDI<0xD7, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Bruno Cardoso Lopese26f14d2010-06-30 18:38:10 +00002912 "pmovmskb\t{$src, $dst|$dst, $src}",
2913 [(set GR32:$dst, (int_x86_sse2_pmovmskb_128 VR128:$src))]>, VEX;
Bruno Cardoso Lopesfb583a92010-07-22 21:18:49 +00002914def VPMOVMSKBr64r : VPDI<0xD7, MRMSrcReg, (outs GR64:$dst), (ins VR128:$src),
2915 "pmovmskb\t{$src, $dst|$dst, $src}", []>, VEX;
2916}
Evan Cheng64d80e32007-07-19 01:14:50 +00002917def PMOVMSKBrr : PDI<0xD7, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Bruno Cardoso Lopese26f14d2010-06-30 18:38:10 +00002918 "pmovmskb\t{$src, $dst|$dst, $src}",
2919 [(set GR32:$dst, (int_x86_sse2_pmovmskb_128 VR128:$src))]>;
Evan Cheng1d768642009-02-10 22:06:28 +00002920
Jakob Stoklund Olesen4a2a6e72010-03-25 18:52:04 +00002921} // ExeDomain = SSEPackedInt
2922
Bruno Cardoso Lopese26f14d2010-06-30 18:38:10 +00002923//===---------------------------------------------------------------------===//
2924// SSE2 - Conditional Store
2925//===---------------------------------------------------------------------===//
2926
2927let ExeDomain = SSEPackedInt in {
2928
2929let isAsmParserOnly = 1 in {
2930let Uses = [EDI] in
2931def VMASKMOVDQU : VPDI<0xF7, MRMSrcReg, (outs),
2932 (ins VR128:$src, VR128:$mask),
2933 "maskmovdqu\t{$mask, $src|$src, $mask}",
2934 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, EDI)]>, VEX;
2935let Uses = [RDI] in
2936def VMASKMOVDQU64 : VPDI<0xF7, MRMSrcReg, (outs),
2937 (ins VR128:$src, VR128:$mask),
2938 "maskmovdqu\t{$mask, $src|$src, $mask}",
2939 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, RDI)]>, VEX;
2940}
2941
2942let Uses = [EDI] in
2943def MASKMOVDQU : PDI<0xF7, MRMSrcReg, (outs), (ins VR128:$src, VR128:$mask),
2944 "maskmovdqu\t{$mask, $src|$src, $mask}",
2945 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, EDI)]>;
2946let Uses = [RDI] in
2947def MASKMOVDQU64 : PDI<0xF7, MRMSrcReg, (outs), (ins VR128:$src, VR128:$mask),
2948 "maskmovdqu\t{$mask, $src|$src, $mask}",
2949 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, RDI)]>;
2950
2951} // ExeDomain = SSEPackedInt
2952
2953//===---------------------------------------------------------------------===//
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00002954// SSE2 - Move Doubleword
Bruno Cardoso Lopese26f14d2010-06-30 18:38:10 +00002955//===---------------------------------------------------------------------===//
2956
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00002957// Move Int Doubleword to Packed Double Int
2958let isAsmParserOnly = 1 in {
2959def VMOVDI2PDIrr : VPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
2960 "movd\t{$src, $dst|$dst, $src}",
2961 [(set VR128:$dst,
2962 (v4i32 (scalar_to_vector GR32:$src)))]>, VEX;
2963def VMOVDI2PDIrm : VPDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
2964 "movd\t{$src, $dst|$dst, $src}",
2965 [(set VR128:$dst,
2966 (v4i32 (scalar_to_vector (loadi32 addr:$src))))]>,
2967 VEX;
2968}
Evan Cheng64d80e32007-07-19 01:14:50 +00002969def MOVDI2PDIrr : PDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002970 "movd\t{$src, $dst|$dst, $src}",
Evan Cheng11e15b32006-04-03 20:53:28 +00002971 [(set VR128:$dst,
Evan Cheng069287d2006-05-16 07:21:53 +00002972 (v4i32 (scalar_to_vector GR32:$src)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002973def MOVDI2PDIrm : PDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002974 "movd\t{$src, $dst|$dst, $src}",
Evan Cheng11e15b32006-04-03 20:53:28 +00002975 [(set VR128:$dst,
2976 (v4i32 (scalar_to_vector (loadi32 addr:$src))))]>;
Evan Chengebf01d62006-11-16 23:33:25 +00002977
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00002978
2979// Move Int Doubleword to Single Scalar
2980let isAsmParserOnly = 1 in {
2981def VMOVDI2SSrr : VPDI<0x6E, MRMSrcReg, (outs FR32:$dst), (ins GR32:$src),
2982 "movd\t{$src, $dst|$dst, $src}",
2983 [(set FR32:$dst, (bitconvert GR32:$src))]>, VEX;
2984
2985def VMOVDI2SSrm : VPDI<0x6E, MRMSrcMem, (outs FR32:$dst), (ins i32mem:$src),
2986 "movd\t{$src, $dst|$dst, $src}",
2987 [(set FR32:$dst, (bitconvert (loadi32 addr:$src)))]>,
2988 VEX;
2989}
Evan Cheng64d80e32007-07-19 01:14:50 +00002990def MOVDI2SSrr : PDI<0x6E, MRMSrcReg, (outs FR32:$dst), (ins GR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002991 "movd\t{$src, $dst|$dst, $src}",
Chris Lattnerf3597a12006-12-05 18:45:06 +00002992 [(set FR32:$dst, (bitconvert GR32:$src))]>;
2993
Evan Cheng64d80e32007-07-19 01:14:50 +00002994def MOVDI2SSrm : PDI<0x6E, MRMSrcMem, (outs FR32:$dst), (ins i32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002995 "movd\t{$src, $dst|$dst, $src}",
Evan Chengc9f09232006-12-14 19:43:11 +00002996 [(set FR32:$dst, (bitconvert (loadi32 addr:$src)))]>;
Chris Lattnerf3597a12006-12-05 18:45:06 +00002997
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00002998// Move Packed Doubleword Int to Packed Double Int
2999let isAsmParserOnly = 1 in {
3000def VMOVPDI2DIrr : VPDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128:$src),
3001 "movd\t{$src, $dst|$dst, $src}",
3002 [(set GR32:$dst, (vector_extract (v4i32 VR128:$src),
3003 (iPTR 0)))]>, VEX;
3004def VMOVPDI2DImr : VPDI<0x7E, MRMDestMem, (outs),
3005 (ins i32mem:$dst, VR128:$src),
3006 "movd\t{$src, $dst|$dst, $src}",
3007 [(store (i32 (vector_extract (v4i32 VR128:$src),
3008 (iPTR 0))), addr:$dst)]>, VEX;
3009}
Evan Cheng64d80e32007-07-19 01:14:50 +00003010def MOVPDI2DIrr : PDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00003011 "movd\t{$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +00003012 [(set GR32:$dst, (vector_extract (v4i32 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +00003013 (iPTR 0)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00003014def MOVPDI2DImr : PDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00003015 "movd\t{$src, $dst|$dst, $src}",
Evan Cheng11e15b32006-04-03 20:53:28 +00003016 [(store (i32 (vector_extract (v4i32 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +00003017 (iPTR 0))), addr:$dst)]>;
Evan Cheng11e15b32006-04-03 20:53:28 +00003018
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003019// Move Scalar Single to Double Int
3020let isAsmParserOnly = 1 in {
3021def VMOVSS2DIrr : VPDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins FR32:$src),
3022 "movd\t{$src, $dst|$dst, $src}",
3023 [(set GR32:$dst, (bitconvert FR32:$src))]>, VEX;
3024def VMOVSS2DImr : VPDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, FR32:$src),
3025 "movd\t{$src, $dst|$dst, $src}",
3026 [(store (i32 (bitconvert FR32:$src)), addr:$dst)]>, VEX;
3027}
Evan Cheng64d80e32007-07-19 01:14:50 +00003028def MOVSS2DIrr : PDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins FR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00003029 "movd\t{$src, $dst|$dst, $src}",
Evan Chengc9f09232006-12-14 19:43:11 +00003030 [(set GR32:$dst, (bitconvert FR32:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00003031def MOVSS2DImr : PDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, FR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00003032 "movd\t{$src, $dst|$dst, $src}",
Evan Chengc9f09232006-12-14 19:43:11 +00003033 [(store (i32 (bitconvert FR32:$src)), addr:$dst)]>;
Chris Lattnerf3597a12006-12-05 18:45:06 +00003034
Evan Cheng017dcc62006-04-21 01:05:10 +00003035// movd / movq to XMM register zero-extends
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003036let AddedComplexity = 15, isAsmParserOnly = 1 in {
3037def VMOVZDI2PDIrr : VPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
3038 "movd\t{$src, $dst|$dst, $src}",
3039 [(set VR128:$dst, (v4i32 (X86vzmovl
3040 (v4i32 (scalar_to_vector GR32:$src)))))]>,
3041 VEX;
3042def VMOVZQI2PQIrr : VPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR64:$src),
3043 "mov{d|q}\t{$src, $dst|$dst, $src}", // X86-64 only
3044 [(set VR128:$dst, (v2i64 (X86vzmovl
3045 (v2i64 (scalar_to_vector GR64:$src)))))]>,
3046 VEX, VEX_W;
3047}
Evan Cheng7a831ce2007-12-15 03:00:47 +00003048let AddedComplexity = 15 in {
Evan Cheng64d80e32007-07-19 01:14:50 +00003049def MOVZDI2PDIrr : PDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00003050 "movd\t{$src, $dst|$dst, $src}",
Evan Chengd880b972008-05-09 21:53:03 +00003051 [(set VR128:$dst, (v4i32 (X86vzmovl
Evan Cheng7e2ff772008-05-08 00:57:18 +00003052 (v4i32 (scalar_to_vector GR32:$src)))))]>;
Evan Cheng7a831ce2007-12-15 03:00:47 +00003053def MOVZQI2PQIrr : RPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR64:$src),
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003054 "mov{d|q}\t{$src, $dst|$dst, $src}", // X86-64 only
Evan Chengd880b972008-05-09 21:53:03 +00003055 [(set VR128:$dst, (v2i64 (X86vzmovl
Evan Cheng7e2ff772008-05-08 00:57:18 +00003056 (v2i64 (scalar_to_vector GR64:$src)))))]>;
Evan Cheng7a831ce2007-12-15 03:00:47 +00003057}
3058
3059let AddedComplexity = 20 in {
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003060let isAsmParserOnly = 1 in
3061def VMOVZDI2PDIrm : VPDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
3062 "movd\t{$src, $dst|$dst, $src}",
3063 [(set VR128:$dst,
3064 (v4i32 (X86vzmovl (v4i32 (scalar_to_vector
3065 (loadi32 addr:$src))))))]>,
3066 VEX;
Evan Cheng64d80e32007-07-19 01:14:50 +00003067def MOVZDI2PDIrm : PDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00003068 "movd\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00003069 [(set VR128:$dst,
Evan Chengd880b972008-05-09 21:53:03 +00003070 (v4i32 (X86vzmovl (v4i32 (scalar_to_vector
Evan Cheng7e2ff772008-05-08 00:57:18 +00003071 (loadi32 addr:$src))))))]>;
Evan Chengc36c0ab2008-05-22 18:56:56 +00003072
3073def : Pat<(v4i32 (X86vzmovl (loadv4i32 addr:$src))),
3074 (MOVZDI2PDIrm addr:$src)>;
3075def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
3076 (MOVZDI2PDIrm addr:$src)>;
Duncan Sandsd4b9c172008-06-13 19:07:40 +00003077def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
3078 (MOVZDI2PDIrm addr:$src)>;
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00003079}
Evan Chengc36c0ab2008-05-22 18:56:56 +00003080
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00003081//===---------------------------------------------------------------------===//
3082// SSE2 - Move Quadword
3083//===---------------------------------------------------------------------===//
3084
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003085// Move Quadword Int to Packed Quadword Int
3086let isAsmParserOnly = 1 in
3087def VMOVQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
3088 "vmovq\t{$src, $dst|$dst, $src}",
3089 [(set VR128:$dst,
3090 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>, XS,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003091 VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00003092def MOVQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
3093 "movq\t{$src, $dst|$dst, $src}",
3094 [(set VR128:$dst,
3095 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>, XS,
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003096 Requires<[HasSSE2]>; // SSE2 instruction with XS Prefix
3097
3098// Move Packed Quadword Int to Quadword Int
3099let isAsmParserOnly = 1 in
3100def VMOVPQI2QImr : VPDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
3101 "movq\t{$src, $dst|$dst, $src}",
3102 [(store (i64 (vector_extract (v2i64 VR128:$src),
3103 (iPTR 0))), addr:$dst)]>, VEX;
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00003104def MOVPQI2QImr : PDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
3105 "movq\t{$src, $dst|$dst, $src}",
3106 [(store (i64 (vector_extract (v2i64 VR128:$src),
3107 (iPTR 0))), addr:$dst)]>;
3108
3109def : Pat<(f64 (vector_extract (v2f64 VR128:$src), (iPTR 0))),
3110 (f64 (EXTRACT_SUBREG (v2f64 VR128:$src), sub_sd))>;
3111
3112// Store / copy lower 64-bits of a XMM register.
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003113let isAsmParserOnly = 1 in
3114def VMOVLQ128mr : VPDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
3115 "movq\t{$src, $dst|$dst, $src}",
3116 [(int_x86_sse2_storel_dq addr:$dst, VR128:$src)]>, VEX;
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00003117def MOVLQ128mr : PDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
3118 "movq\t{$src, $dst|$dst, $src}",
3119 [(int_x86_sse2_storel_dq addr:$dst, VR128:$src)]>;
3120
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003121let AddedComplexity = 20, isAsmParserOnly = 1 in
3122def VMOVZQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
3123 "vmovq\t{$src, $dst|$dst, $src}",
3124 [(set VR128:$dst,
3125 (v2i64 (X86vzmovl (v2i64 (scalar_to_vector
3126 (loadi64 addr:$src))))))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003127 XS, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003128
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00003129let AddedComplexity = 20 in {
Evan Cheng64d80e32007-07-19 01:14:50 +00003130def MOVZQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00003131 "movq\t{$src, $dst|$dst, $src}",
Evan Cheng7a831ce2007-12-15 03:00:47 +00003132 [(set VR128:$dst,
Evan Chengd880b972008-05-09 21:53:03 +00003133 (v2i64 (X86vzmovl (v2i64 (scalar_to_vector
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003134 (loadi64 addr:$src))))))]>,
3135 XS, Requires<[HasSSE2]>;
Evan Cheng48090aa2006-03-21 23:01:21 +00003136
Evan Chengc36c0ab2008-05-22 18:56:56 +00003137def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
3138 (MOVZQI2PQIrm addr:$src)>;
3139def : Pat<(v2i64 (X86vzmovl (bc_v2i64 (loadv4f32 addr:$src)))),
3140 (MOVZQI2PQIrm addr:$src)>;
Evan Chengd880b972008-05-09 21:53:03 +00003141def : Pat<(v2i64 (X86vzload addr:$src)), (MOVZQI2PQIrm addr:$src)>;
Evan Chengb70ea0b2008-05-10 00:59:18 +00003142}
Evan Chengd880b972008-05-09 21:53:03 +00003143
Evan Cheng7a831ce2007-12-15 03:00:47 +00003144// Moving from XMM to XMM and clear upper 64 bits. Note, there is a bug in
3145// IA32 document. movq xmm1, xmm2 does clear the high bits.
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003146let isAsmParserOnly = 1, AddedComplexity = 15 in
3147def VMOVZPQILo2PQIrr : I<0x7E, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3148 "vmovq\t{$src, $dst|$dst, $src}",
3149 [(set VR128:$dst, (v2i64 (X86vzmovl (v2i64 VR128:$src))))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003150 XS, VEX, Requires<[HasAVX]>;
Evan Cheng7a831ce2007-12-15 03:00:47 +00003151let AddedComplexity = 15 in
3152def MOVZPQILo2PQIrr : I<0x7E, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3153 "movq\t{$src, $dst|$dst, $src}",
Evan Chengd880b972008-05-09 21:53:03 +00003154 [(set VR128:$dst, (v2i64 (X86vzmovl (v2i64 VR128:$src))))]>,
Evan Cheng7a831ce2007-12-15 03:00:47 +00003155 XS, Requires<[HasSSE2]>;
3156
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003157let AddedComplexity = 20, isAsmParserOnly = 1 in
3158def VMOVZPQILo2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
3159 "vmovq\t{$src, $dst|$dst, $src}",
3160 [(set VR128:$dst, (v2i64 (X86vzmovl
3161 (loadv2i64 addr:$src))))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003162 XS, VEX, Requires<[HasAVX]>;
Evan Cheng8e8de682008-05-20 18:24:47 +00003163let AddedComplexity = 20 in {
Evan Cheng7a831ce2007-12-15 03:00:47 +00003164def MOVZPQILo2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
3165 "movq\t{$src, $dst|$dst, $src}",
Evan Chengd880b972008-05-09 21:53:03 +00003166 [(set VR128:$dst, (v2i64 (X86vzmovl
Evan Cheng8e8de682008-05-20 18:24:47 +00003167 (loadv2i64 addr:$src))))]>,
Evan Cheng7a831ce2007-12-15 03:00:47 +00003168 XS, Requires<[HasSSE2]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00003169
Evan Cheng8e8de682008-05-20 18:24:47 +00003170def : Pat<(v2i64 (X86vzmovl (bc_v2i64 (loadv4i32 addr:$src)))),
3171 (MOVZPQILo2PQIrm addr:$src)>;
3172}
3173
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003174// Instructions to match in the assembler
3175let isAsmParserOnly = 1 in {
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003176def VMOVQs64rr : VPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR64:$src),
3177 "movq\t{$src, $dst|$dst, $src}", []>, VEX, VEX_W;
3178def VMOVQd64rr : VPDI<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128:$src),
3179 "movq\t{$src, $dst|$dst, $src}", []>, VEX, VEX_W;
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00003180// Recognize "movd" with GR64 destination, but encode as a "movq"
3181def VMOVQd64rr_alt : VPDI<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128:$src),
3182 "movd\t{$src, $dst|$dst, $src}", []>, VEX, VEX_W;
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003183}
3184
Sean Callanan108934c2009-12-18 00:01:26 +00003185// Instructions for the disassembler
3186// xr = XMM register
3187// xm = mem64
3188
Bruno Cardoso Lopes06e6e102010-07-23 00:14:54 +00003189let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003190def VMOVQxrxr: I<0x7E, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3191 "vmovq\t{$src, $dst|$dst, $src}", []>, VEX, XS;
Sean Callanan108934c2009-12-18 00:01:26 +00003192def MOVQxrxr : I<0x7E, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3193 "movq\t{$src, $dst|$dst, $src}", []>, XS;
3194
Eric Christopher44b93ff2009-07-31 20:07:27 +00003195//===---------------------------------------------------------------------===//
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00003196// SSE2 - Misc Instructions
3197//===---------------------------------------------------------------------===//
3198
3199// Flush cache
3200def CLFLUSH : I<0xAE, MRM7m, (outs), (ins i8mem:$src),
3201 "clflush\t$src", [(int_x86_sse2_clflush addr:$src)]>,
3202 TB, Requires<[HasSSE2]>;
3203
3204// Load, store, and memory fence
3205def LFENCE : I<0xAE, MRM_E8, (outs), (ins),
3206 "lfence", [(int_x86_sse2_lfence)]>, TB, Requires<[HasSSE2]>;
3207def MFENCE : I<0xAE, MRM_F0, (outs), (ins),
3208 "mfence", [(int_x86_sse2_mfence)]>, TB, Requires<[HasSSE2]>;
Eric Christopher9a9d2752010-07-22 02:48:34 +00003209def : Pat<(X86LFence), (LFENCE)>;
3210def : Pat<(X86MFence), (MFENCE)>;
3211
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00003212
3213// Pause. This "instruction" is encoded as "rep; nop", so even though it
3214// was introduced with SSE2, it's backward compatible.
3215def PAUSE : I<0x90, RawFrm, (outs), (ins), "pause", []>, REP;
3216
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00003217// Alias instructions that map zero vector to pxor / xorp* for sse.
3218// We set canFoldAsLoad because this can be converted to a constant-pool
3219// load of an all-ones value if folding it would be beneficial.
3220let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
3221 isCodeGenOnly = 1, ExeDomain = SSEPackedInt in
3222 // FIXME: Change encoding to pseudo.
3223 def V_SETALLONES : PDI<0x76, MRMInitReg, (outs VR128:$dst), (ins), "",
3224 [(set VR128:$dst, (v4i32 immAllOnesV))]>;
3225
3226//===---------------------------------------------------------------------===//
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003227// SSE3 - Conversion Instructions
Eric Christopher44b93ff2009-07-31 20:07:27 +00003228//===---------------------------------------------------------------------===//
Bill Wendlingddd35322007-05-02 23:11:52 +00003229
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00003230// Convert Packed Double FP to Packed DW Integers
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003231let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00003232// The assembler can recognize rr 256-bit instructions by seeing a ymm
3233// register, but the same isn't true when using memory operands instead.
3234// Provide other assembly rr and rm forms to address this explicitly.
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003235def VCVTPD2DQrr : S3DI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3236 "vcvtpd2dq\t{$src, $dst|$dst, $src}", []>, VEX;
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00003237def VCVTPD2DQXrYr : S3DI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR256:$src),
3238 "vcvtpd2dq\t{$src, $dst|$dst, $src}", []>, VEX;
3239
3240// XMM only
3241def VCVTPD2DQXrr : S3DI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3242 "vcvtpd2dqx\t{$src, $dst|$dst, $src}", []>, VEX;
3243def VCVTPD2DQXrm : S3DI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
3244 "vcvtpd2dqx\t{$src, $dst|$dst, $src}", []>, VEX;
3245
3246// YMM only
3247def VCVTPD2DQYrr : S3DI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR256:$src),
3248 "vcvtpd2dqy\t{$src, $dst|$dst, $src}", []>, VEX;
3249def VCVTPD2DQYrm : S3DI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f256mem:$src),
3250 "vcvtpd2dqy\t{$src, $dst|$dst, $src}", []>, VEX, VEX_L;
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003251}
3252
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00003253def CVTPD2DQrm : S3DI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
3254 "cvtpd2dq\t{$src, $dst|$dst, $src}", []>;
3255def CVTPD2DQrr : S3DI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3256 "cvtpd2dq\t{$src, $dst|$dst, $src}", []>;
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00003257
3258// Convert Packed DW Integers to Packed Double FP
3259let isAsmParserOnly = 1, Predicates = [HasAVX] in {
3260def VCVTDQ2PDrm : S3SI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Bruno Cardoso Lopes251871c2010-08-09 18:03:43 +00003261 "vcvtdq2pd\t{$src, $dst|$dst, $src}", []>, VEX;
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00003262def VCVTDQ2PDrr : S3SI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Bruno Cardoso Lopes251871c2010-08-09 18:03:43 +00003263 "vcvtdq2pd\t{$src, $dst|$dst, $src}", []>, VEX;
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00003264def VCVTDQ2PDYrm : S3SI<0xE6, MRMSrcMem, (outs VR256:$dst), (ins f128mem:$src),
Bruno Cardoso Lopes84681572010-08-09 21:24:59 +00003265 "vcvtdq2pd\t{$src, $dst|$dst, $src}", []>, VEX;
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00003266def VCVTDQ2PDYrr : S3SI<0xE6, MRMSrcReg, (outs VR256:$dst), (ins VR128:$src),
Bruno Cardoso Lopes84681572010-08-09 21:24:59 +00003267 "vcvtdq2pd\t{$src, $dst|$dst, $src}", []>, VEX;
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00003268}
3269
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00003270def CVTDQ2PDrm : S3SI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
3271 "cvtdq2pd\t{$src, $dst|$dst, $src}", []>;
3272def CVTDQ2PDrr : S3SI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3273 "cvtdq2pd\t{$src, $dst|$dst, $src}", []>;
3274
Bruno Cardoso Lopes84681572010-08-09 21:24:59 +00003275// AVX 256-bit register conversion intrinsics
3276def : Pat<(int_x86_avx_cvtdq2_pd_256 VR128:$src),
3277 (VCVTDQ2PDYrr VR128:$src)>;
3278def : Pat<(int_x86_avx_cvtdq2_pd_256 (memopv4i32 addr:$src)),
3279 (VCVTDQ2PDYrm addr:$src)>;
3280
Bruno Cardoso Lopes93f6c1e2010-08-09 21:51:56 +00003281def : Pat<(int_x86_avx_cvt_pd2dq_256 VR256:$src),
3282 (VCVTPD2DQYrr VR256:$src)>;
3283def : Pat<(int_x86_avx_cvt_pd2dq_256 (memopv4f64 addr:$src)),
3284 (VCVTPD2DQYrm addr:$src)>;
3285
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003286//===---------------------------------------------------------------------===//
3287// SSE3 - Move Instructions
3288//===---------------------------------------------------------------------===//
Bill Wendlingddd35322007-05-02 23:11:52 +00003289
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003290// Replicate Single FP
3291multiclass sse3_replicate_sfp<bits<8> op, PatFrag rep_frag, string OpcodeStr> {
3292def rr : S3SI<op, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3293 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3294 [(set VR128:$dst, (v4f32 (rep_frag
Nate Begeman9008ca62009-04-27 18:41:29 +00003295 VR128:$src, (undef))))]>;
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003296def rm : S3SI<op, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
3297 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3298 [(set VR128:$dst, (rep_frag
Nate Begeman9008ca62009-04-27 18:41:29 +00003299 (memopv4f32 addr:$src), (undef)))]>;
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003300}
Bill Wendlingddd35322007-05-02 23:11:52 +00003301
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00003302multiclass sse3_replicate_sfp_y<bits<8> op, PatFrag rep_frag,
3303 string OpcodeStr> {
3304def rr : S3SI<op, MRMSrcReg, (outs VR256:$dst), (ins VR256:$src),
3305 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
3306def rm : S3SI<op, MRMSrcMem, (outs VR256:$dst), (ins f256mem:$src),
3307 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
3308}
3309
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003310let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00003311 // FIXME: Merge above classes when we have patterns for the ymm version
3312 defm VMOVSHDUP : sse3_replicate_sfp<0x16, movshdup, "vmovshdup">, VEX;
3313 defm VMOVSLDUP : sse3_replicate_sfp<0x12, movsldup, "vmovsldup">, VEX;
3314 defm VMOVSHDUPY : sse3_replicate_sfp_y<0x16, movshdup, "vmovshdup">, VEX;
3315 defm VMOVSLDUPY : sse3_replicate_sfp_y<0x12, movsldup, "vmovsldup">, VEX;
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003316}
3317defm MOVSHDUP : sse3_replicate_sfp<0x16, movshdup, "movshdup">;
3318defm MOVSLDUP : sse3_replicate_sfp<0x12, movsldup, "movsldup">;
3319
3320// Replicate Double FP
3321multiclass sse3_replicate_dfp<string OpcodeStr> {
3322def rr : S3DI<0x12, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3323 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3324 [(set VR128:$dst,(v2f64 (movddup VR128:$src, (undef))))]>;
3325def rm : S3DI<0x12, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
3326 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Evan Cheng0b457f02008-09-25 20:50:48 +00003327 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00003328 (v2f64 (movddup (scalar_to_vector (loadf64 addr:$src)),
3329 (undef))))]>;
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003330}
3331
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00003332multiclass sse3_replicate_dfp_y<string OpcodeStr> {
3333def rr : S3DI<0x12, MRMSrcReg, (outs VR256:$dst), (ins VR256:$src),
3334 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3335 []>;
3336def rm : S3DI<0x12, MRMSrcMem, (outs VR256:$dst), (ins f256mem:$src),
3337 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3338 []>;
3339}
3340
3341let isAsmParserOnly = 1, Predicates = [HasAVX] in {
3342 // FIXME: Merge above classes when we have patterns for the ymm version
3343 defm VMOVDDUP : sse3_replicate_dfp<"vmovddup">, VEX;
3344 defm VMOVDDUPY : sse3_replicate_dfp_y<"vmovddup">, VEX;
3345}
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003346defm MOVDDUP : sse3_replicate_dfp<"movddup">;
Evan Cheng0b457f02008-09-25 20:50:48 +00003347
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003348// Move Unaligned Integer
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00003349let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003350 def VLDDQUrm : S3DI<0xF0, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
3351 "vlddqu\t{$src, $dst|$dst, $src}",
3352 [(set VR128:$dst, (int_x86_sse3_ldu_dq addr:$src))]>, VEX;
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00003353 def VLDDQUYrm : S3DI<0xF0, MRMSrcMem, (outs VR256:$dst), (ins i256mem:$src),
3354 "vlddqu\t{$src, $dst|$dst, $src}", []>, VEX;
3355}
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003356def LDDQUrm : S3DI<0xF0, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
3357 "lddqu\t{$src, $dst|$dst, $src}",
3358 [(set VR128:$dst, (int_x86_sse3_ldu_dq addr:$src))]>;
3359
Nate Begeman9008ca62009-04-27 18:41:29 +00003360def : Pat<(movddup (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src)))),
3361 (undef)),
Evan Cheng0b457f02008-09-25 20:50:48 +00003362 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
Nate Begemanec8eee22009-04-29 22:47:44 +00003363
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003364// Several Move patterns
Nate Begemanec8eee22009-04-29 22:47:44 +00003365let AddedComplexity = 5 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00003366def : Pat<(movddup (memopv2f64 addr:$src), (undef)),
Evan Cheng0b457f02008-09-25 20:50:48 +00003367 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
Nate Begemanec8eee22009-04-29 22:47:44 +00003368def : Pat<(movddup (bc_v4f32 (memopv2f64 addr:$src)), (undef)),
3369 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
3370def : Pat<(movddup (memopv2i64 addr:$src), (undef)),
3371 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
3372def : Pat<(movddup (bc_v4i32 (memopv2i64 addr:$src)), (undef)),
3373 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
3374}
Bill Wendlingddd35322007-05-02 23:11:52 +00003375
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003376// vector_shuffle v1, <undef> <1, 1, 3, 3>
3377let AddedComplexity = 15 in
3378def : Pat<(v4i32 (movshdup VR128:$src, (undef))),
3379 (MOVSHDUPrr VR128:$src)>, Requires<[HasSSE3]>;
3380let AddedComplexity = 20 in
3381def : Pat<(v4i32 (movshdup (bc_v4i32 (memopv2i64 addr:$src)), (undef))),
3382 (MOVSHDUPrm addr:$src)>, Requires<[HasSSE3]>;
3383
3384// vector_shuffle v1, <undef> <0, 0, 2, 2>
3385let AddedComplexity = 15 in
3386 def : Pat<(v4i32 (movsldup VR128:$src, (undef))),
3387 (MOVSLDUPrr VR128:$src)>, Requires<[HasSSE3]>;
3388let AddedComplexity = 20 in
3389 def : Pat<(v4i32 (movsldup (bc_v4i32 (memopv2i64 addr:$src)), (undef))),
3390 (MOVSLDUPrm addr:$src)>, Requires<[HasSSE3]>;
3391
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003392//===---------------------------------------------------------------------===//
Bruno Cardoso Lopes71448212010-07-01 17:08:18 +00003393// SSE3 - Arithmetic
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003394//===---------------------------------------------------------------------===//
3395
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003396multiclass sse3_addsub<Intrinsic Int, string OpcodeStr, RegisterClass RC,
3397 X86MemOperand x86memop, bit Is2Addr = 1> {
Bruno Cardoso Lopes71448212010-07-01 17:08:18 +00003398 def rr : I<0xD0, MRMSrcReg,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003399 (outs RC:$dst), (ins RC:$src1, RC:$src2),
Bruno Cardoso Lopes71448212010-07-01 17:08:18 +00003400 !if(Is2Addr,
3401 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3402 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003403 [(set RC:$dst, (Int RC:$src1, RC:$src2))]>;
Bruno Cardoso Lopes71448212010-07-01 17:08:18 +00003404 def rm : I<0xD0, MRMSrcMem,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003405 (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
Bruno Cardoso Lopes71448212010-07-01 17:08:18 +00003406 !if(Is2Addr,
3407 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3408 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003409 [(set RC:$dst, (Int RC:$src1, (memop addr:$src2)))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00003410}
3411
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003412let isAsmParserOnly = 1, Predicates = [HasAVX],
Bruno Cardoso Lopes71448212010-07-01 17:08:18 +00003413 ExeDomain = SSEPackedDouble in {
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003414 defm VADDSUBPS : sse3_addsub<int_x86_sse3_addsub_ps, "vaddsubps", VR128,
3415 f128mem, 0>, XD, VEX_4V;
3416 defm VADDSUBPD : sse3_addsub<int_x86_sse3_addsub_pd, "vaddsubpd", VR128,
3417 f128mem, 0>, OpSize, VEX_4V;
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00003418 defm VADDSUBPSY : sse3_addsub<int_x86_avx_addsub_ps_256, "vaddsubps", VR256,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003419 f256mem, 0>, XD, VEX_4V;
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00003420 defm VADDSUBPDY : sse3_addsub<int_x86_avx_addsub_pd_256, "vaddsubpd", VR256,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003421 f256mem, 0>, OpSize, VEX_4V;
Bruno Cardoso Lopes71448212010-07-01 17:08:18 +00003422}
3423let Constraints = "$src1 = $dst", Predicates = [HasSSE3],
3424 ExeDomain = SSEPackedDouble in {
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003425 defm ADDSUBPS : sse3_addsub<int_x86_sse3_addsub_ps, "addsubps", VR128,
3426 f128mem>, XD;
3427 defm ADDSUBPD : sse3_addsub<int_x86_sse3_addsub_pd, "addsubpd", VR128,
3428 f128mem>, TB, OpSize;
Bruno Cardoso Lopes71448212010-07-01 17:08:18 +00003429}
3430
3431//===---------------------------------------------------------------------===//
3432// SSE3 Instructions
3433//===---------------------------------------------------------------------===//
3434
Bill Wendlingddd35322007-05-02 23:11:52 +00003435// Horizontal ops
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003436multiclass S3D_Int<bits<8> o, string OpcodeStr, ValueType vt, RegisterClass RC,
3437 X86MemOperand x86memop, Intrinsic IntId, bit Is2Addr = 1> {
3438 def rr : S3DI<o, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003439 !if(Is2Addr,
Dan Gohmanb1576f52007-07-31 20:11:57 +00003440 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003441 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003442 [(set RC:$dst, (vt (IntId RC:$src1, RC:$src2)))]>;
3443
3444 def rm : S3DI<o, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003445 !if(Is2Addr,
Dan Gohmanb1576f52007-07-31 20:11:57 +00003446 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003447 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003448 [(set RC:$dst, (vt (IntId RC:$src1, (memop addr:$src2))))]>;
3449}
3450multiclass S3_Int<bits<8> o, string OpcodeStr, ValueType vt, RegisterClass RC,
3451 X86MemOperand x86memop, Intrinsic IntId, bit Is2Addr = 1> {
3452 def rr : S3I<o, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003453 !if(Is2Addr,
3454 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3455 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003456 [(set RC:$dst, (vt (IntId RC:$src1, RC:$src2)))]>;
3457
3458 def rm : S3I<o, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003459 !if(Is2Addr,
3460 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3461 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003462 [(set RC:$dst, (vt (IntId RC:$src1, (memop addr:$src2))))]>;
3463}
Bill Wendlingddd35322007-05-02 23:11:52 +00003464
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003465let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes9c380642010-08-06 02:10:30 +00003466 defm VHADDPS : S3D_Int<0x7C, "vhaddps", v4f32, VR128, f128mem,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003467 int_x86_sse3_hadd_ps, 0>, VEX_4V;
Bruno Cardoso Lopes9c380642010-08-06 02:10:30 +00003468 defm VHADDPD : S3_Int <0x7C, "vhaddpd", v2f64, VR128, f128mem,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003469 int_x86_sse3_hadd_pd, 0>, VEX_4V;
Bruno Cardoso Lopes9c380642010-08-06 02:10:30 +00003470 defm VHSUBPS : S3D_Int<0x7D, "vhsubps", v4f32, VR128, f128mem,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003471 int_x86_sse3_hsub_ps, 0>, VEX_4V;
Bruno Cardoso Lopes9c380642010-08-06 02:10:30 +00003472 defm VHSUBPD : S3_Int <0x7D, "vhsubpd", v2f64, VR128, f128mem,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003473 int_x86_sse3_hsub_pd, 0>, VEX_4V;
Bruno Cardoso Lopes9c380642010-08-06 02:10:30 +00003474 defm VHADDPSY : S3D_Int<0x7C, "vhaddps", v8f32, VR256, f256mem,
3475 int_x86_avx_hadd_ps_256, 0>, VEX_4V;
3476 defm VHADDPDY : S3_Int <0x7C, "vhaddpd", v4f64, VR256, f256mem,
3477 int_x86_avx_hadd_pd_256, 0>, VEX_4V;
3478 defm VHSUBPSY : S3D_Int<0x7D, "vhsubps", v8f32, VR256, f256mem,
3479 int_x86_avx_hsub_ps_256, 0>, VEX_4V;
3480 defm VHSUBPDY : S3_Int <0x7D, "vhsubpd", v4f64, VR256, f256mem,
3481 int_x86_avx_hsub_pd_256, 0>, VEX_4V;
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003482}
3483
Evan Chenge9083d62008-03-05 08:19:16 +00003484let Constraints = "$src1 = $dst" in {
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003485 defm HADDPS : S3D_Int<0x7C, "haddps", v4f32, VR128, f128mem,
3486 int_x86_sse3_hadd_ps>;
3487 defm HADDPD : S3_Int<0x7C, "haddpd", v2f64, VR128, f128mem,
3488 int_x86_sse3_hadd_pd>;
3489 defm HSUBPS : S3D_Int<0x7D, "hsubps", v4f32, VR128, f128mem,
3490 int_x86_sse3_hsub_ps>;
3491 defm HSUBPD : S3_Int<0x7D, "hsubpd", v2f64, VR128, f128mem,
3492 int_x86_sse3_hsub_pd>;
Bill Wendlingddd35322007-05-02 23:11:52 +00003493}
3494
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003495//===---------------------------------------------------------------------===//
Bruno Cardoso Lopesf12ad662010-07-01 23:10:49 +00003496// SSSE3 - Packed Absolute Instructions
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003497//===---------------------------------------------------------------------===//
3498
Bruno Cardoso Lopes944faca2010-07-01 22:33:18 +00003499/// SS3I_unop_rm_int - Simple SSSE3 unary op whose type can be v*{i8,i16,i32}.
3500multiclass SS3I_unop_rm_int<bits<8> opc, string OpcodeStr,
3501 PatFrag mem_frag64, PatFrag mem_frag128,
3502 Intrinsic IntId64, Intrinsic IntId128> {
Nate Begemanfea2be52008-02-09 23:46:37 +00003503 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst), (ins VR64:$src),
3504 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3505 [(set VR64:$dst, (IntId64 VR64:$src))]>;
Bill Wendling76d708b2007-08-10 06:22:27 +00003506
Nate Begemanfea2be52008-02-09 23:46:37 +00003507 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst), (ins i64mem:$src),
3508 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3509 [(set VR64:$dst,
Bruno Cardoso Lopes944faca2010-07-01 22:33:18 +00003510 (IntId64 (bitconvert (mem_frag64 addr:$src))))]>;
Nate Begemanfea2be52008-02-09 23:46:37 +00003511
3512 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
3513 (ins VR128:$src),
3514 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3515 [(set VR128:$dst, (IntId128 VR128:$src))]>,
3516 OpSize;
3517
3518 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
3519 (ins i128mem:$src),
3520 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3521 [(set VR128:$dst,
3522 (IntId128
Bruno Cardoso Lopes944faca2010-07-01 22:33:18 +00003523 (bitconvert (mem_frag128 addr:$src))))]>, OpSize;
Bill Wendlingddd35322007-05-02 23:11:52 +00003524}
3525
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003526let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopesf5cd8c52010-07-02 22:06:54 +00003527 defm VPABSB : SS3I_unop_rm_int<0x1C, "vpabsb", memopv8i8, memopv16i8,
3528 int_x86_ssse3_pabs_b,
3529 int_x86_ssse3_pabs_b_128>, VEX;
3530 defm VPABSW : SS3I_unop_rm_int<0x1D, "vpabsw", memopv4i16, memopv8i16,
3531 int_x86_ssse3_pabs_w,
3532 int_x86_ssse3_pabs_w_128>, VEX;
3533 defm VPABSD : SS3I_unop_rm_int<0x1E, "vpabsd", memopv2i32, memopv4i32,
3534 int_x86_ssse3_pabs_d,
3535 int_x86_ssse3_pabs_d_128>, VEX;
3536}
3537
Bruno Cardoso Lopes944faca2010-07-01 22:33:18 +00003538defm PABSB : SS3I_unop_rm_int<0x1C, "pabsb", memopv8i8, memopv16i8,
3539 int_x86_ssse3_pabs_b,
3540 int_x86_ssse3_pabs_b_128>;
3541defm PABSW : SS3I_unop_rm_int<0x1D, "pabsw", memopv4i16, memopv8i16,
3542 int_x86_ssse3_pabs_w,
3543 int_x86_ssse3_pabs_w_128>;
3544defm PABSD : SS3I_unop_rm_int<0x1E, "pabsd", memopv2i32, memopv4i32,
3545 int_x86_ssse3_pabs_d,
3546 int_x86_ssse3_pabs_d_128>;
Bill Wendling76d708b2007-08-10 06:22:27 +00003547
Bruno Cardoso Lopesf12ad662010-07-01 23:10:49 +00003548//===---------------------------------------------------------------------===//
3549// SSSE3 - Packed Binary Operator Instructions
3550//===---------------------------------------------------------------------===//
Bill Wendling76d708b2007-08-10 06:22:27 +00003551
Bruno Cardoso Lopesf12ad662010-07-01 23:10:49 +00003552/// SS3I_binop_rm_int - Simple SSSE3 bin op whose type can be v*{i8,i16,i32}.
3553multiclass SS3I_binop_rm_int<bits<8> opc, string OpcodeStr,
3554 PatFrag mem_frag64, PatFrag mem_frag128,
3555 Intrinsic IntId64, Intrinsic IntId128,
3556 bit Is2Addr = 1> {
3557 let isCommutable = 1 in
3558 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
3559 (ins VR64:$src1, VR64:$src2),
3560 !if(Is2Addr,
3561 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3562 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
3563 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]>;
3564 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
3565 (ins VR64:$src1, i64mem:$src2),
3566 !if(Is2Addr,
3567 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3568 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
3569 [(set VR64:$dst,
3570 (IntId64 VR64:$src1,
3571 (bitconvert (memopv8i8 addr:$src2))))]>;
3572
3573 let isCommutable = 1 in
3574 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
3575 (ins VR128:$src1, VR128:$src2),
3576 !if(Is2Addr,
3577 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3578 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
3579 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
3580 OpSize;
3581 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
3582 (ins VR128:$src1, i128mem:$src2),
3583 !if(Is2Addr,
3584 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3585 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
3586 [(set VR128:$dst,
3587 (IntId128 VR128:$src1,
3588 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
Bill Wendling76d708b2007-08-10 06:22:27 +00003589}
3590
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003591let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopesf5cd8c52010-07-02 22:06:54 +00003592let isCommutable = 0 in {
3593 defm VPHADDW : SS3I_binop_rm_int<0x01, "vphaddw", memopv4i16, memopv8i16,
3594 int_x86_ssse3_phadd_w,
3595 int_x86_ssse3_phadd_w_128, 0>, VEX_4V;
3596 defm VPHADDD : SS3I_binop_rm_int<0x02, "vphaddd", memopv2i32, memopv4i32,
3597 int_x86_ssse3_phadd_d,
3598 int_x86_ssse3_phadd_d_128, 0>, VEX_4V;
3599 defm VPHADDSW : SS3I_binop_rm_int<0x03, "vphaddsw", memopv4i16, memopv8i16,
3600 int_x86_ssse3_phadd_sw,
3601 int_x86_ssse3_phadd_sw_128, 0>, VEX_4V;
3602 defm VPHSUBW : SS3I_binop_rm_int<0x05, "vphsubw", memopv4i16, memopv8i16,
3603 int_x86_ssse3_phsub_w,
3604 int_x86_ssse3_phsub_w_128, 0>, VEX_4V;
3605 defm VPHSUBD : SS3I_binop_rm_int<0x06, "vphsubd", memopv2i32, memopv4i32,
3606 int_x86_ssse3_phsub_d,
3607 int_x86_ssse3_phsub_d_128, 0>, VEX_4V;
3608 defm VPHSUBSW : SS3I_binop_rm_int<0x07, "vphsubsw", memopv4i16, memopv8i16,
3609 int_x86_ssse3_phsub_sw,
3610 int_x86_ssse3_phsub_sw_128, 0>, VEX_4V;
3611 defm VPMADDUBSW : SS3I_binop_rm_int<0x04, "vpmaddubsw", memopv8i8, memopv16i8,
3612 int_x86_ssse3_pmadd_ub_sw,
3613 int_x86_ssse3_pmadd_ub_sw_128, 0>, VEX_4V;
3614 defm VPSHUFB : SS3I_binop_rm_int<0x00, "vpshufb", memopv8i8, memopv16i8,
3615 int_x86_ssse3_pshuf_b,
3616 int_x86_ssse3_pshuf_b_128, 0>, VEX_4V;
3617 defm VPSIGNB : SS3I_binop_rm_int<0x08, "vpsignb", memopv8i8, memopv16i8,
3618 int_x86_ssse3_psign_b,
3619 int_x86_ssse3_psign_b_128, 0>, VEX_4V;
3620 defm VPSIGNW : SS3I_binop_rm_int<0x09, "vpsignw", memopv4i16, memopv8i16,
3621 int_x86_ssse3_psign_w,
3622 int_x86_ssse3_psign_w_128, 0>, VEX_4V;
3623 defm VPSIGND : SS3I_binop_rm_int<0x0A, "vpsignd", memopv2i32, memopv4i32,
3624 int_x86_ssse3_psign_d,
3625 int_x86_ssse3_psign_d_128, 0>, VEX_4V;
3626}
3627defm VPMULHRSW : SS3I_binop_rm_int<0x0B, "vpmulhrsw", memopv4i16, memopv8i16,
3628 int_x86_ssse3_pmul_hr_sw,
3629 int_x86_ssse3_pmul_hr_sw_128, 0>, VEX_4V;
3630}
3631
Bruno Cardoso Lopesf12ad662010-07-01 23:10:49 +00003632// None of these have i8 immediate fields.
3633let ImmT = NoImm, Constraints = "$src1 = $dst" in {
3634let isCommutable = 0 in {
3635 defm PHADDW : SS3I_binop_rm_int<0x01, "phaddw", memopv4i16, memopv8i16,
3636 int_x86_ssse3_phadd_w,
3637 int_x86_ssse3_phadd_w_128>;
3638 defm PHADDD : SS3I_binop_rm_int<0x02, "phaddd", memopv2i32, memopv4i32,
3639 int_x86_ssse3_phadd_d,
3640 int_x86_ssse3_phadd_d_128>;
3641 defm PHADDSW : SS3I_binop_rm_int<0x03, "phaddsw", memopv4i16, memopv8i16,
3642 int_x86_ssse3_phadd_sw,
3643 int_x86_ssse3_phadd_sw_128>;
3644 defm PHSUBW : SS3I_binop_rm_int<0x05, "phsubw", memopv4i16, memopv8i16,
3645 int_x86_ssse3_phsub_w,
3646 int_x86_ssse3_phsub_w_128>;
3647 defm PHSUBD : SS3I_binop_rm_int<0x06, "phsubd", memopv2i32, memopv4i32,
3648 int_x86_ssse3_phsub_d,
3649 int_x86_ssse3_phsub_d_128>;
3650 defm PHSUBSW : SS3I_binop_rm_int<0x07, "phsubsw", memopv4i16, memopv8i16,
3651 int_x86_ssse3_phsub_sw,
3652 int_x86_ssse3_phsub_sw_128>;
3653 defm PMADDUBSW : SS3I_binop_rm_int<0x04, "pmaddubsw", memopv8i8, memopv16i8,
3654 int_x86_ssse3_pmadd_ub_sw,
3655 int_x86_ssse3_pmadd_ub_sw_128>;
3656 defm PSHUFB : SS3I_binop_rm_int<0x00, "pshufb", memopv8i8, memopv16i8,
3657 int_x86_ssse3_pshuf_b,
3658 int_x86_ssse3_pshuf_b_128>;
3659 defm PSIGNB : SS3I_binop_rm_int<0x08, "psignb", memopv8i8, memopv16i8,
3660 int_x86_ssse3_psign_b,
3661 int_x86_ssse3_psign_b_128>;
3662 defm PSIGNW : SS3I_binop_rm_int<0x09, "psignw", memopv4i16, memopv8i16,
3663 int_x86_ssse3_psign_w,
3664 int_x86_ssse3_psign_w_128>;
3665 defm PSIGND : SS3I_binop_rm_int<0x0A, "psignd", memopv2i32, memopv4i32,
3666 int_x86_ssse3_psign_d,
3667 int_x86_ssse3_psign_d_128>;
3668}
3669defm PMULHRSW : SS3I_binop_rm_int<0x0B, "pmulhrsw", memopv4i16, memopv8i16,
3670 int_x86_ssse3_pmul_hr_sw,
3671 int_x86_ssse3_pmul_hr_sw_128>;
Bill Wendling76d708b2007-08-10 06:22:27 +00003672}
3673
Bruno Cardoso Lopesf12ad662010-07-01 23:10:49 +00003674def : Pat<(X86pshufb VR128:$src, VR128:$mask),
3675 (PSHUFBrr128 VR128:$src, VR128:$mask)>, Requires<[HasSSSE3]>;
3676def : Pat<(X86pshufb VR128:$src, (bc_v16i8 (memopv2i64 addr:$mask))),
3677 (PSHUFBrm128 VR128:$src, addr:$mask)>, Requires<[HasSSSE3]>;
Bill Wendling76d708b2007-08-10 06:22:27 +00003678
Bruno Cardoso Lopesf12ad662010-07-01 23:10:49 +00003679//===---------------------------------------------------------------------===//
3680// SSSE3 - Packed Align Instruction Patterns
3681//===---------------------------------------------------------------------===//
Bill Wendling76d708b2007-08-10 06:22:27 +00003682
Bruno Cardoso Lopesf5cd8c52010-07-02 22:06:54 +00003683multiclass sse3_palign<string asm, bit Is2Addr = 1> {
3684 def R64rr : SS3AI<0x0F, MRMSrcReg, (outs VR64:$dst),
3685 (ins VR64:$src1, VR64:$src2, i8imm:$src3),
3686 !if(Is2Addr,
3687 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3688 !strconcat(asm,
3689 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
3690 []>;
3691 def R64rm : SS3AI<0x0F, MRMSrcMem, (outs VR64:$dst),
3692 (ins VR64:$src1, i64mem:$src2, i8imm:$src3),
3693 !if(Is2Addr,
3694 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3695 !strconcat(asm,
3696 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
3697 []>;
Bill Wendling76d708b2007-08-10 06:22:27 +00003698
Bruno Cardoso Lopesf5cd8c52010-07-02 22:06:54 +00003699 def R128rr : SS3AI<0x0F, MRMSrcReg, (outs VR128:$dst),
3700 (ins VR128:$src1, VR128:$src2, i8imm:$src3),
3701 !if(Is2Addr,
3702 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3703 !strconcat(asm,
3704 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
3705 []>, OpSize;
3706 def R128rm : SS3AI<0x0F, MRMSrcMem, (outs VR128:$dst),
3707 (ins VR128:$src1, i128mem:$src2, i8imm:$src3),
3708 !if(Is2Addr,
3709 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3710 !strconcat(asm,
3711 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
3712 []>, OpSize;
Bill Wendling76d708b2007-08-10 06:22:27 +00003713}
Bill Wendlingddd35322007-05-02 23:11:52 +00003714
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003715let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopesf5cd8c52010-07-02 22:06:54 +00003716 defm VPALIGN : sse3_palign<"vpalignr", 0>, VEX_4V;
3717let Constraints = "$src1 = $dst" in
3718 defm PALIGN : sse3_palign<"palignr">;
3719
Eric Christopher6d972fd2010-04-20 00:59:54 +00003720let AddedComplexity = 5 in {
3721
Eric Christophercff6f852010-04-15 01:40:20 +00003722def : Pat<(v1i64 (palign:$src3 VR64:$src1, VR64:$src2)),
3723 (PALIGNR64rr VR64:$src2, VR64:$src1,
3724 (SHUFFLE_get_palign_imm VR64:$src3))>,
3725 Requires<[HasSSSE3]>;
3726def : Pat<(v2i32 (palign:$src3 VR64:$src1, VR64:$src2)),
3727 (PALIGNR64rr VR64:$src2, VR64:$src1,
3728 (SHUFFLE_get_palign_imm VR64:$src3))>,
3729 Requires<[HasSSSE3]>;
Eric Christophercff6f852010-04-15 01:40:20 +00003730def : Pat<(v4i16 (palign:$src3 VR64:$src1, VR64:$src2)),
3731 (PALIGNR64rr VR64:$src2, VR64:$src1,
3732 (SHUFFLE_get_palign_imm VR64:$src3))>,
3733 Requires<[HasSSSE3]>;
3734def : Pat<(v8i8 (palign:$src3 VR64:$src1, VR64:$src2)),
3735 (PALIGNR64rr VR64:$src2, VR64:$src1,
3736 (SHUFFLE_get_palign_imm VR64:$src3))>,
3737 Requires<[HasSSSE3]>;
Evan Cheng89321162009-10-28 06:30:34 +00003738
Nate Begemana09008b2009-10-19 02:17:23 +00003739def : Pat<(v4i32 (palign:$src3 VR128:$src1, VR128:$src2)),
3740 (PALIGNR128rr VR128:$src2, VR128:$src1,
3741 (SHUFFLE_get_palign_imm VR128:$src3))>,
3742 Requires<[HasSSSE3]>;
3743def : Pat<(v4f32 (palign:$src3 VR128:$src1, VR128:$src2)),
3744 (PALIGNR128rr VR128:$src2, VR128:$src1,
3745 (SHUFFLE_get_palign_imm VR128:$src3))>,
3746 Requires<[HasSSSE3]>;
3747def : Pat<(v8i16 (palign:$src3 VR128:$src1, VR128:$src2)),
3748 (PALIGNR128rr VR128:$src2, VR128:$src1,
3749 (SHUFFLE_get_palign_imm VR128:$src3))>,
3750 Requires<[HasSSSE3]>;
3751def : Pat<(v16i8 (palign:$src3 VR128:$src1, VR128:$src2)),
3752 (PALIGNR128rr VR128:$src2, VR128:$src1,
3753 (SHUFFLE_get_palign_imm VR128:$src3))>,
3754 Requires<[HasSSSE3]>;
Eric Christopher761411c2009-11-07 08:45:53 +00003755}
Nate Begemana09008b2009-10-19 02:17:23 +00003756
Bruno Cardoso Lopesf12ad662010-07-01 23:10:49 +00003757//===---------------------------------------------------------------------===//
3758// SSSE3 Misc Instructions
3759//===---------------------------------------------------------------------===//
3760
3761// Thread synchronization
3762def MONITOR : I<0x01, MRM_C8, (outs), (ins), "monitor",
3763 [(int_x86_sse3_monitor EAX, ECX, EDX)]>,TB, Requires<[HasSSE3]>;
3764def MWAIT : I<0x01, MRM_C9, (outs), (ins), "mwait",
3765 [(int_x86_sse3_mwait ECX, EAX)]>, TB, Requires<[HasSSE3]>;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003766
Eric Christopher44b93ff2009-07-31 20:07:27 +00003767//===---------------------------------------------------------------------===//
Evan Cheng48090aa2006-03-21 23:01:21 +00003768// Non-Instruction Patterns
Eric Christopher44b93ff2009-07-31 20:07:27 +00003769//===---------------------------------------------------------------------===//
Evan Cheng48090aa2006-03-21 23:01:21 +00003770
Eric Christopher44b93ff2009-07-31 20:07:27 +00003771// extload f32 -> f64. This matches load+fextend because we have a hack in
3772// the isel (PreprocessForFPConvert) that can introduce loads after dag
3773// combine.
Chris Lattnerd43d00c2008-01-24 08:07:48 +00003774// Since these loads aren't folded into the fextend, we have to match it
3775// explicitly here.
3776let Predicates = [HasSSE2] in
3777 def : Pat<(fextend (loadf32 addr:$src)),
3778 (CVTSS2SDrm addr:$src)>;
3779
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003780// bit_convert
Chris Lattner4cc84ed2006-10-07 04:52:09 +00003781let Predicates = [HasSSE2] in {
3782 def : Pat<(v2i64 (bitconvert (v4i32 VR128:$src))), (v2i64 VR128:$src)>;
3783 def : Pat<(v2i64 (bitconvert (v8i16 VR128:$src))), (v2i64 VR128:$src)>;
3784 def : Pat<(v2i64 (bitconvert (v16i8 VR128:$src))), (v2i64 VR128:$src)>;
3785 def : Pat<(v2i64 (bitconvert (v2f64 VR128:$src))), (v2i64 VR128:$src)>;
3786 def : Pat<(v2i64 (bitconvert (v4f32 VR128:$src))), (v2i64 VR128:$src)>;
3787 def : Pat<(v4i32 (bitconvert (v2i64 VR128:$src))), (v4i32 VR128:$src)>;
3788 def : Pat<(v4i32 (bitconvert (v8i16 VR128:$src))), (v4i32 VR128:$src)>;
3789 def : Pat<(v4i32 (bitconvert (v16i8 VR128:$src))), (v4i32 VR128:$src)>;
3790 def : Pat<(v4i32 (bitconvert (v2f64 VR128:$src))), (v4i32 VR128:$src)>;
3791 def : Pat<(v4i32 (bitconvert (v4f32 VR128:$src))), (v4i32 VR128:$src)>;
3792 def : Pat<(v8i16 (bitconvert (v2i64 VR128:$src))), (v8i16 VR128:$src)>;
3793 def : Pat<(v8i16 (bitconvert (v4i32 VR128:$src))), (v8i16 VR128:$src)>;
3794 def : Pat<(v8i16 (bitconvert (v16i8 VR128:$src))), (v8i16 VR128:$src)>;
3795 def : Pat<(v8i16 (bitconvert (v2f64 VR128:$src))), (v8i16 VR128:$src)>;
3796 def : Pat<(v8i16 (bitconvert (v4f32 VR128:$src))), (v8i16 VR128:$src)>;
3797 def : Pat<(v16i8 (bitconvert (v2i64 VR128:$src))), (v16i8 VR128:$src)>;
3798 def : Pat<(v16i8 (bitconvert (v4i32 VR128:$src))), (v16i8 VR128:$src)>;
3799 def : Pat<(v16i8 (bitconvert (v8i16 VR128:$src))), (v16i8 VR128:$src)>;
3800 def : Pat<(v16i8 (bitconvert (v2f64 VR128:$src))), (v16i8 VR128:$src)>;
3801 def : Pat<(v16i8 (bitconvert (v4f32 VR128:$src))), (v16i8 VR128:$src)>;
3802 def : Pat<(v4f32 (bitconvert (v2i64 VR128:$src))), (v4f32 VR128:$src)>;
3803 def : Pat<(v4f32 (bitconvert (v4i32 VR128:$src))), (v4f32 VR128:$src)>;
3804 def : Pat<(v4f32 (bitconvert (v8i16 VR128:$src))), (v4f32 VR128:$src)>;
3805 def : Pat<(v4f32 (bitconvert (v16i8 VR128:$src))), (v4f32 VR128:$src)>;
3806 def : Pat<(v4f32 (bitconvert (v2f64 VR128:$src))), (v4f32 VR128:$src)>;
3807 def : Pat<(v2f64 (bitconvert (v2i64 VR128:$src))), (v2f64 VR128:$src)>;
3808 def : Pat<(v2f64 (bitconvert (v4i32 VR128:$src))), (v2f64 VR128:$src)>;
3809 def : Pat<(v2f64 (bitconvert (v8i16 VR128:$src))), (v2f64 VR128:$src)>;
3810 def : Pat<(v2f64 (bitconvert (v16i8 VR128:$src))), (v2f64 VR128:$src)>;
3811 def : Pat<(v2f64 (bitconvert (v4f32 VR128:$src))), (v2f64 VR128:$src)>;
3812}
Evan Chengb9df0ca2006-03-22 02:53:00 +00003813
Evan Cheng017dcc62006-04-21 01:05:10 +00003814// Move scalar to XMM zero-extended
3815// movd to XMM register zero-extends
Evan Chengf2ea84a2006-10-09 21:42:15 +00003816let AddedComplexity = 15 in {
Evan Cheng017dcc62006-04-21 01:05:10 +00003817// Zeroing a VR128 then do a MOVS{S|D} to the lower bits.
Evan Chengd880b972008-05-09 21:53:03 +00003818def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64:$src)))),
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00003819 (MOVSDrr (v2f64 (V_SET0PS)), FR64:$src)>;
Evan Chengd880b972008-05-09 21:53:03 +00003820def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32:$src)))),
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00003821 (MOVSSrr (v4f32 (V_SET0PS)), FR32:$src)>;
Evan Cheng23573e52008-05-09 23:37:55 +00003822def : Pat<(v4f32 (X86vzmovl (v4f32 VR128:$src))),
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00003823 (MOVSSrr (v4f32 (V_SET0PS)),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00003824 (f32 (EXTRACT_SUBREG (v4f32 VR128:$src), sub_ss)))>;
Evan Cheng331e2bd2008-07-10 01:08:23 +00003825def : Pat<(v4i32 (X86vzmovl (v4i32 VR128:$src))),
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00003826 (MOVSSrr (v4i32 (V_SET0PI)),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00003827 (EXTRACT_SUBREG (v4i32 VR128:$src), sub_ss))>;
Evan Cheng017dcc62006-04-21 01:05:10 +00003828}
Evan Chengbc4832b2006-03-24 23:15:12 +00003829
Evan Chengb9df0ca2006-03-22 02:53:00 +00003830// Splat v2f64 / v2i64
Evan Chengfd111b52006-04-19 21:15:24 +00003831let AddedComplexity = 10 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00003832def : Pat<(splat_lo (v2f64 VR128:$src), (undef)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003833 (UNPCKLPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003834def : Pat<(unpckh (v2f64 VR128:$src), (undef)),
Evan Chengf686d9b2006-10-27 21:08:32 +00003835 (UNPCKHPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003836def : Pat<(splat_lo (v2i64 VR128:$src), (undef)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003837 (PUNPCKLQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003838def : Pat<(unpckh (v2i64 VR128:$src), (undef)),
Evan Chengf686d9b2006-10-27 21:08:32 +00003839 (PUNPCKHQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Evan Chengfd111b52006-04-19 21:15:24 +00003840}
Evan Cheng475aecf2006-03-29 03:04:49 +00003841
Evan Chengb7a5c522006-04-18 21:55:35 +00003842// Special unary SHUFPSrri case.
Nate Begeman9008ca62009-04-27 18:41:29 +00003843def : Pat<(v4f32 (pshufd:$src3 VR128:$src1, (undef))),
3844 (SHUFPSrri VR128:$src1, VR128:$src1,
Dan Gohmane13709a2010-02-26 01:14:30 +00003845 (SHUFFLE_get_shuf_imm VR128:$src3))>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003846let AddedComplexity = 5 in
3847def : Pat<(v4f32 (pshufd:$src2 VR128:$src1, (undef))),
3848 (PSHUFDri VR128:$src1, (SHUFFLE_get_shuf_imm VR128:$src2))>,
3849 Requires<[HasSSE2]>;
Dan Gohman7f55fcb2007-08-02 21:17:01 +00003850// Special unary SHUFPDrri case.
Nate Begeman9008ca62009-04-27 18:41:29 +00003851def : Pat<(v2i64 (pshufd:$src3 VR128:$src1, (undef))),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003852 (SHUFPDrri VR128:$src1, VR128:$src1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003853 (SHUFFLE_get_shuf_imm VR128:$src3))>,
3854 Requires<[HasSSE2]>;
3855// Special unary SHUFPDrri case.
3856def : Pat<(v2f64 (pshufd:$src3 VR128:$src1, (undef))),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003857 (SHUFPDrri VR128:$src1, VR128:$src1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003858 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Dan Gohman7f55fcb2007-08-02 21:17:01 +00003859 Requires<[HasSSE2]>;
Evan Cheng3d60df42006-04-10 22:35:16 +00003860// Unary v4f32 shuffle with PSHUF* in order to fold a load.
Nate Begeman9008ca62009-04-27 18:41:29 +00003861def : Pat<(pshufd:$src2 (bc_v4i32 (memopv4f32 addr:$src1)), (undef)),
3862 (PSHUFDmi addr:$src1, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Cheng7d9061e2006-03-30 19:54:57 +00003863 Requires<[HasSSE2]>;
Evan Chengb7a75a52008-09-26 23:41:32 +00003864
Evan Cheng3d60df42006-04-10 22:35:16 +00003865// Special binary v4i32 shuffle cases with SHUFPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00003866def : Pat<(v4i32 (shufp:$src3 VR128:$src1, (v4i32 VR128:$src2))),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003867 (SHUFPSrri VR128:$src1, VR128:$src2,
Nate Begeman9008ca62009-04-27 18:41:29 +00003868 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Chris Lattner30da68a2006-06-20 00:25:29 +00003869 Requires<[HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003870def : Pat<(v4i32 (shufp:$src3 VR128:$src1, (bc_v4i32 (memopv2i64 addr:$src2)))),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003871 (SHUFPSrmi VR128:$src1, addr:$src2,
Nate Begeman9008ca62009-04-27 18:41:29 +00003872 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Chris Lattner30da68a2006-06-20 00:25:29 +00003873 Requires<[HasSSE2]>;
Evan Cheng7a831ce2007-12-15 03:00:47 +00003874// Special binary v2i64 shuffle cases using SHUFPDrri.
Nate Begeman9008ca62009-04-27 18:41:29 +00003875def : Pat<(v2i64 (shufp:$src3 VR128:$src1, VR128:$src2)),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003876 (SHUFPDrri VR128:$src1, VR128:$src2,
Nate Begeman9008ca62009-04-27 18:41:29 +00003877 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Evan Cheng7a831ce2007-12-15 03:00:47 +00003878 Requires<[HasSSE2]>;
Evan Cheng1b32f222006-03-30 07:33:32 +00003879
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003880// vector_shuffle v1, <undef>, <0, 0, 1, 1, ...>
Evan Chengb7a75a52008-09-26 23:41:32 +00003881let AddedComplexity = 15 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00003882def : Pat<(v4i32 (unpckl_undef:$src2 VR128:$src, (undef))),
3883 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Chengb7a75a52008-09-26 23:41:32 +00003884 Requires<[OptForSpeed, HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003885def : Pat<(v4f32 (unpckl_undef:$src2 VR128:$src, (undef))),
3886 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Chengb7a75a52008-09-26 23:41:32 +00003887 Requires<[OptForSpeed, HasSSE2]>;
3888}
Evan Chengfd111b52006-04-19 21:15:24 +00003889let AddedComplexity = 10 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00003890def : Pat<(v4f32 (unpckl_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003891 (UNPCKLPSrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003892def : Pat<(v16i8 (unpckl_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003893 (PUNPCKLBWrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003894def : Pat<(v8i16 (unpckl_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003895 (PUNPCKLWDrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003896def : Pat<(v4i32 (unpckl_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003897 (PUNPCKLDQrr VR128:$src, VR128:$src)>;
Evan Chengfd111b52006-04-19 21:15:24 +00003898}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003899
Evan Cheng174f8032007-05-17 18:44:37 +00003900// vector_shuffle v1, <undef>, <2, 2, 3, 3, ...>
Evan Chengb7a75a52008-09-26 23:41:32 +00003901let AddedComplexity = 15 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00003902def : Pat<(v4i32 (unpckh_undef:$src2 VR128:$src, (undef))),
3903 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Chengb7a75a52008-09-26 23:41:32 +00003904 Requires<[OptForSpeed, HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003905def : Pat<(v4f32 (unpckh_undef:$src2 VR128:$src, (undef))),
3906 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Chengb7a75a52008-09-26 23:41:32 +00003907 Requires<[OptForSpeed, HasSSE2]>;
3908}
Evan Cheng174f8032007-05-17 18:44:37 +00003909let AddedComplexity = 10 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00003910def : Pat<(v4f32 (unpckh_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003911 (UNPCKHPSrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003912def : Pat<(v16i8 (unpckh_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003913 (PUNPCKHBWrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003914def : Pat<(v8i16 (unpckh_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003915 (PUNPCKHWDrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003916def : Pat<(v4i32 (unpckh_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003917 (PUNPCKHDQrr VR128:$src, VR128:$src)>;
Evan Cheng174f8032007-05-17 18:44:37 +00003918}
3919
Evan Chengb7a75a52008-09-26 23:41:32 +00003920let AddedComplexity = 20 in {
Evan Cheng2dadaea2006-04-19 20:37:34 +00003921// vector_shuffle v1, v2 <0, 1, 4, 5> using MOVLHPS
Nate Begeman0b10b912009-11-07 23:17:15 +00003922def : Pat<(v4i32 (movlhps VR128:$src1, VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003923 (MOVLHPSrr VR128:$src1, VR128:$src2)>;
Evan Cheng2dadaea2006-04-19 20:37:34 +00003924
3925// vector_shuffle v1, v2 <6, 7, 2, 3> using MOVHLPS
Nate Begeman9008ca62009-04-27 18:41:29 +00003926def : Pat<(v4i32 (movhlps VR128:$src1, VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003927 (MOVHLPSrr VR128:$src1, VR128:$src2)>;
Evan Cheng2dadaea2006-04-19 20:37:34 +00003928
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003929// vector_shuffle v1, undef <2, ?, ?, ?> using MOVHLPS
Nate Begeman9008ca62009-04-27 18:41:29 +00003930def : Pat<(v4f32 (movhlps_undef VR128:$src1, (undef))),
Chris Lattner30da68a2006-06-20 00:25:29 +00003931 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003932def : Pat<(v4i32 (movhlps_undef VR128:$src1, (undef))),
Chris Lattner30da68a2006-06-20 00:25:29 +00003933 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
Evan Chengf2ea84a2006-10-09 21:42:15 +00003934}
Evan Cheng9d09b892006-05-31 00:51:37 +00003935
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003936let AddedComplexity = 20 in {
Evan Cheng2dadaea2006-04-19 20:37:34 +00003937// vector_shuffle v1, (load v2) <4, 5, 2, 3> using MOVLPS
Nate Begeman9008ca62009-04-27 18:41:29 +00003938def : Pat<(v4f32 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003939 (MOVLPSrm VR128:$src1, addr:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003940def : Pat<(v2f64 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003941 (MOVLPDrm VR128:$src1, addr:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003942def : Pat<(v4i32 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003943 (MOVLPSrm VR128:$src1, addr:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003944def : Pat<(v2i64 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003945 (MOVLPDrm VR128:$src1, addr:$src2)>;
Evan Chengf2ea84a2006-10-09 21:42:15 +00003946}
Evan Cheng64e97692006-04-24 21:58:20 +00003947
Evan Chengcd0baf22008-05-23 21:23:16 +00003948// (store (vector_shuffle (load addr), v2, <4, 5, 2, 3>), addr) using MOVLPS
Nate Begeman9008ca62009-04-27 18:41:29 +00003949def : Pat<(store (v4f32 (movlp (load addr:$src1), VR128:$src2)), addr:$src1),
Dan Gohmane13709a2010-02-26 01:14:30 +00003950 (MOVLPSmr addr:$src1, VR128:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003951def : Pat<(store (v2f64 (movlp (load addr:$src1), VR128:$src2)), addr:$src1),
Dan Gohmane13709a2010-02-26 01:14:30 +00003952 (MOVLPDmr addr:$src1, VR128:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003953def : Pat<(store (v4i32 (movlp (bc_v4i32 (loadv2i64 addr:$src1)), VR128:$src2)),
3954 addr:$src1),
Dan Gohmane13709a2010-02-26 01:14:30 +00003955 (MOVLPSmr addr:$src1, VR128:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003956def : Pat<(store (v2i64 (movlp (load addr:$src1), VR128:$src2)), addr:$src1),
Dan Gohmane13709a2010-02-26 01:14:30 +00003957 (MOVLPDmr addr:$src1, VR128:$src2)>;
Evan Chengcd0baf22008-05-23 21:23:16 +00003958
Evan Chengf2ea84a2006-10-09 21:42:15 +00003959let AddedComplexity = 15 in {
Evan Cheng64e97692006-04-24 21:58:20 +00003960// Setting the lowest element in the vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003961def : Pat<(v4i32 (movl VR128:$src1, VR128:$src2)),
Dan Gohman874cada2010-02-28 00:17:42 +00003962 (MOVSSrr (v4i32 VR128:$src1),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00003963 (EXTRACT_SUBREG (v4i32 VR128:$src2), sub_ss))>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003964def : Pat<(v2i64 (movl VR128:$src1, VR128:$src2)),
Dan Gohman874cada2010-02-28 00:17:42 +00003965 (MOVSDrr (v2i64 VR128:$src1),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00003966 (EXTRACT_SUBREG (v2i64 VR128:$src2), sub_sd))>;
Evan Chenga7fc6422006-04-24 23:34:56 +00003967
Dan Gohman874cada2010-02-28 00:17:42 +00003968// vector_shuffle v1, v2 <4, 5, 2, 3> using movsd
Nate Begeman9008ca62009-04-27 18:41:29 +00003969def : Pat<(v4f32 (movlp VR128:$src1, VR128:$src2)),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00003970 (MOVSDrr VR128:$src1, (EXTRACT_SUBREG VR128:$src2, sub_sd))>,
Dan Gohman874cada2010-02-28 00:17:42 +00003971 Requires<[HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003972def : Pat<(v4i32 (movlp VR128:$src1, VR128:$src2)),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00003973 (MOVSDrr VR128:$src1, (EXTRACT_SUBREG VR128:$src2, sub_sd))>,
Dan Gohman874cada2010-02-28 00:17:42 +00003974 Requires<[HasSSE2]>;
Evan Chengf2ea84a2006-10-09 21:42:15 +00003975}
Evan Cheng9e062ed2006-05-03 20:32:03 +00003976
Eli Friedman7e2242b2009-06-19 07:00:55 +00003977// vector_shuffle v1, v2 <4, 5, 2, 3> using SHUFPSrri (we prefer movsd, but
3978// fall back to this for SSE1)
3979def : Pat<(v4f32 (movlp:$src3 VR128:$src1, (v4f32 VR128:$src2))),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003980 (SHUFPSrri VR128:$src2, VR128:$src1,
Dan Gohmane13709a2010-02-26 01:14:30 +00003981 (SHUFFLE_get_shuf_imm VR128:$src3))>;
Eli Friedman7e2242b2009-06-19 07:00:55 +00003982
Evan Chenga7fc6422006-04-24 23:34:56 +00003983// Set lowest element and zero upper elements.
Evan Chengd880b972008-05-09 21:53:03 +00003984def : Pat<(v2f64 (X86vzmovl (v2f64 VR128:$src))),
Evan Chengfd17f422008-05-08 22:35:02 +00003985 (MOVZPQILo2PQIrr VR128:$src)>, Requires<[HasSSE2]>;
Evan Chengcdfc3c82006-04-17 22:45:49 +00003986
Evan Cheng2c3ae372006-04-12 21:21:57 +00003987// Some special case pandn patterns.
3988def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
3989 VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003990 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00003991def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
3992 VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003993 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00003994def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
3995 VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003996 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng1b32f222006-03-30 07:33:32 +00003997
Evan Cheng2c3ae372006-04-12 21:21:57 +00003998def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
Evan Chengb1938262008-05-23 00:37:07 +00003999 (memop addr:$src2))),
Chris Lattner30da68a2006-06-20 00:25:29 +00004000 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00004001def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
Evan Chengb1938262008-05-23 00:37:07 +00004002 (memop addr:$src2))),
Chris Lattner30da68a2006-06-20 00:25:29 +00004003 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00004004def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
Evan Chengb1938262008-05-23 00:37:07 +00004005 (memop addr:$src2))),
Chris Lattner30da68a2006-06-20 00:25:29 +00004006 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng206ee9d2006-07-07 08:33:52 +00004007
Nate Begemanb348d182007-11-17 03:58:34 +00004008// vector -> vector casts
4009def : Pat<(v4f32 (sint_to_fp (v4i32 VR128:$src))),
4010 (Int_CVTDQ2PSrr VR128:$src)>, Requires<[HasSSE2]>;
4011def : Pat<(v4i32 (fp_to_sint (v4f32 VR128:$src))),
4012 (Int_CVTTPS2DQrr VR128:$src)>, Requires<[HasSSE2]>;
Eli Friedmand0c0fae2008-09-05 23:07:03 +00004013def : Pat<(v2f64 (sint_to_fp (v2i32 VR64:$src))),
4014 (Int_CVTPI2PDrr VR64:$src)>, Requires<[HasSSE2]>;
4015def : Pat<(v2i32 (fp_to_sint (v2f64 VR128:$src))),
4016 (Int_CVTTPD2PIrr VR128:$src)>, Requires<[HasSSE2]>;
Nate Begemanb348d182007-11-17 03:58:34 +00004017
Evan Chengb4162fd2007-07-20 00:27:43 +00004018// Use movaps / movups for SSE integer load / store (one byte shorter).
Dan Gohmand3006222007-07-27 17:16:43 +00004019def : Pat<(alignedloadv4i32 addr:$src),
Dan Gohmane13709a2010-02-26 01:14:30 +00004020 (MOVAPSrm addr:$src)>;
Dan Gohmand3006222007-07-27 17:16:43 +00004021def : Pat<(loadv4i32 addr:$src),
Dan Gohmane13709a2010-02-26 01:14:30 +00004022 (MOVUPSrm addr:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00004023def : Pat<(alignedloadv2i64 addr:$src),
Dan Gohmane13709a2010-02-26 01:14:30 +00004024 (MOVAPSrm addr:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00004025def : Pat<(loadv2i64 addr:$src),
Dan Gohmane13709a2010-02-26 01:14:30 +00004026 (MOVUPSrm addr:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00004027
4028def : Pat<(alignedstore (v2i64 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00004029 (MOVAPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00004030def : Pat<(alignedstore (v4i32 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00004031 (MOVAPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00004032def : Pat<(alignedstore (v8i16 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00004033 (MOVAPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00004034def : Pat<(alignedstore (v16i8 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00004035 (MOVAPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00004036def : Pat<(store (v2i64 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00004037 (MOVUPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00004038def : Pat<(store (v4i32 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00004039 (MOVUPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00004040def : Pat<(store (v8i16 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00004041 (MOVUPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00004042def : Pat<(store (v16i8 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00004043 (MOVUPSmr addr:$dst, VR128:$src)>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00004044
Nate Begeman63ec90a2008-02-03 07:18:54 +00004045//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004046// SSE4.1 - Packed Move with Sign/Zero Extend
4047//===----------------------------------------------------------------------===//
4048
4049multiclass SS41I_binop_rm_int8<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
4050 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
4051 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
4052 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
4053
4054 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
4055 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
4056 [(set VR128:$dst,
4057 (IntId (bitconvert (v2i64 (scalar_to_vector (loadi64 addr:$src))))))]>,
4058 OpSize;
4059}
4060
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004061let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004062defm VPMOVSXBW : SS41I_binop_rm_int8<0x20, "vpmovsxbw", int_x86_sse41_pmovsxbw>,
4063 VEX;
4064defm VPMOVSXWD : SS41I_binop_rm_int8<0x23, "vpmovsxwd", int_x86_sse41_pmovsxwd>,
4065 VEX;
4066defm VPMOVSXDQ : SS41I_binop_rm_int8<0x25, "vpmovsxdq", int_x86_sse41_pmovsxdq>,
4067 VEX;
4068defm VPMOVZXBW : SS41I_binop_rm_int8<0x30, "vpmovzxbw", int_x86_sse41_pmovzxbw>,
4069 VEX;
4070defm VPMOVZXWD : SS41I_binop_rm_int8<0x33, "vpmovzxwd", int_x86_sse41_pmovzxwd>,
4071 VEX;
4072defm VPMOVZXDQ : SS41I_binop_rm_int8<0x35, "vpmovzxdq", int_x86_sse41_pmovzxdq>,
4073 VEX;
4074}
4075
4076defm PMOVSXBW : SS41I_binop_rm_int8<0x20, "pmovsxbw", int_x86_sse41_pmovsxbw>;
4077defm PMOVSXWD : SS41I_binop_rm_int8<0x23, "pmovsxwd", int_x86_sse41_pmovsxwd>;
4078defm PMOVSXDQ : SS41I_binop_rm_int8<0x25, "pmovsxdq", int_x86_sse41_pmovsxdq>;
4079defm PMOVZXBW : SS41I_binop_rm_int8<0x30, "pmovzxbw", int_x86_sse41_pmovzxbw>;
4080defm PMOVZXWD : SS41I_binop_rm_int8<0x33, "pmovzxwd", int_x86_sse41_pmovzxwd>;
4081defm PMOVZXDQ : SS41I_binop_rm_int8<0x35, "pmovzxdq", int_x86_sse41_pmovzxdq>;
4082
4083// Common patterns involving scalar load.
4084def : Pat<(int_x86_sse41_pmovsxbw (vzmovl_v2i64 addr:$src)),
4085 (PMOVSXBWrm addr:$src)>, Requires<[HasSSE41]>;
4086def : Pat<(int_x86_sse41_pmovsxbw (vzload_v2i64 addr:$src)),
4087 (PMOVSXBWrm addr:$src)>, Requires<[HasSSE41]>;
4088
4089def : Pat<(int_x86_sse41_pmovsxwd (vzmovl_v2i64 addr:$src)),
4090 (PMOVSXWDrm addr:$src)>, Requires<[HasSSE41]>;
4091def : Pat<(int_x86_sse41_pmovsxwd (vzload_v2i64 addr:$src)),
4092 (PMOVSXWDrm addr:$src)>, Requires<[HasSSE41]>;
4093
4094def : Pat<(int_x86_sse41_pmovsxdq (vzmovl_v2i64 addr:$src)),
4095 (PMOVSXDQrm addr:$src)>, Requires<[HasSSE41]>;
4096def : Pat<(int_x86_sse41_pmovsxdq (vzload_v2i64 addr:$src)),
4097 (PMOVSXDQrm addr:$src)>, Requires<[HasSSE41]>;
4098
4099def : Pat<(int_x86_sse41_pmovzxbw (vzmovl_v2i64 addr:$src)),
4100 (PMOVZXBWrm addr:$src)>, Requires<[HasSSE41]>;
4101def : Pat<(int_x86_sse41_pmovzxbw (vzload_v2i64 addr:$src)),
4102 (PMOVZXBWrm addr:$src)>, Requires<[HasSSE41]>;
4103
4104def : Pat<(int_x86_sse41_pmovzxwd (vzmovl_v2i64 addr:$src)),
4105 (PMOVZXWDrm addr:$src)>, Requires<[HasSSE41]>;
4106def : Pat<(int_x86_sse41_pmovzxwd (vzload_v2i64 addr:$src)),
4107 (PMOVZXWDrm addr:$src)>, Requires<[HasSSE41]>;
4108
4109def : Pat<(int_x86_sse41_pmovzxdq (vzmovl_v2i64 addr:$src)),
4110 (PMOVZXDQrm addr:$src)>, Requires<[HasSSE41]>;
4111def : Pat<(int_x86_sse41_pmovzxdq (vzload_v2i64 addr:$src)),
4112 (PMOVZXDQrm addr:$src)>, Requires<[HasSSE41]>;
4113
4114
4115multiclass SS41I_binop_rm_int4<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
4116 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
4117 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
4118 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
4119
4120 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
4121 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
4122 [(set VR128:$dst,
4123 (IntId (bitconvert (v4i32 (scalar_to_vector (loadi32 addr:$src))))))]>,
4124 OpSize;
4125}
4126
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004127let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004128defm VPMOVSXBD : SS41I_binop_rm_int4<0x21, "vpmovsxbd", int_x86_sse41_pmovsxbd>,
4129 VEX;
4130defm VPMOVSXWQ : SS41I_binop_rm_int4<0x24, "vpmovsxwq", int_x86_sse41_pmovsxwq>,
4131 VEX;
4132defm VPMOVZXBD : SS41I_binop_rm_int4<0x31, "vpmovzxbd", int_x86_sse41_pmovzxbd>,
4133 VEX;
4134defm VPMOVZXWQ : SS41I_binop_rm_int4<0x34, "vpmovzxwq", int_x86_sse41_pmovzxwq>,
4135 VEX;
4136}
4137
4138defm PMOVSXBD : SS41I_binop_rm_int4<0x21, "pmovsxbd", int_x86_sse41_pmovsxbd>;
4139defm PMOVSXWQ : SS41I_binop_rm_int4<0x24, "pmovsxwq", int_x86_sse41_pmovsxwq>;
4140defm PMOVZXBD : SS41I_binop_rm_int4<0x31, "pmovzxbd", int_x86_sse41_pmovzxbd>;
4141defm PMOVZXWQ : SS41I_binop_rm_int4<0x34, "pmovzxwq", int_x86_sse41_pmovzxwq>;
4142
4143// Common patterns involving scalar load
4144def : Pat<(int_x86_sse41_pmovsxbd (vzmovl_v4i32 addr:$src)),
4145 (PMOVSXBDrm addr:$src)>, Requires<[HasSSE41]>;
4146def : Pat<(int_x86_sse41_pmovsxwq (vzmovl_v4i32 addr:$src)),
4147 (PMOVSXWQrm addr:$src)>, Requires<[HasSSE41]>;
4148
4149def : Pat<(int_x86_sse41_pmovzxbd (vzmovl_v4i32 addr:$src)),
4150 (PMOVZXBDrm addr:$src)>, Requires<[HasSSE41]>;
4151def : Pat<(int_x86_sse41_pmovzxwq (vzmovl_v4i32 addr:$src)),
4152 (PMOVZXWQrm addr:$src)>, Requires<[HasSSE41]>;
4153
4154
4155multiclass SS41I_binop_rm_int2<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
4156 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
4157 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
4158 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
4159
4160 // Expecting a i16 load any extended to i32 value.
4161 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i16mem:$src),
4162 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
4163 [(set VR128:$dst, (IntId (bitconvert
4164 (v4i32 (scalar_to_vector (loadi16_anyext addr:$src))))))]>,
4165 OpSize;
4166}
4167
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004168let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004169defm VPMOVSXBQ : SS41I_binop_rm_int2<0x22, "vpmovsxbq", int_x86_sse41_pmovsxbq>,
4170 VEX;
4171defm VPMOVZXBQ : SS41I_binop_rm_int2<0x32, "vpmovzxbq", int_x86_sse41_pmovzxbq>,
4172 VEX;
4173}
4174defm PMOVSXBQ : SS41I_binop_rm_int2<0x22, "pmovsxbq", int_x86_sse41_pmovsxbq>;
4175defm PMOVZXBQ : SS41I_binop_rm_int2<0x32, "pmovzxbq", int_x86_sse41_pmovzxbq>;
4176
4177// Common patterns involving scalar load
4178def : Pat<(int_x86_sse41_pmovsxbq
4179 (bitconvert (v4i32 (X86vzmovl
4180 (v4i32 (scalar_to_vector (loadi32 addr:$src))))))),
4181 (PMOVSXBQrm addr:$src)>, Requires<[HasSSE41]>;
4182
4183def : Pat<(int_x86_sse41_pmovzxbq
4184 (bitconvert (v4i32 (X86vzmovl
4185 (v4i32 (scalar_to_vector (loadi32 addr:$src))))))),
4186 (PMOVZXBQrm addr:$src)>, Requires<[HasSSE41]>;
4187
4188//===----------------------------------------------------------------------===//
4189// SSE4.1 - Extract Instructions
4190//===----------------------------------------------------------------------===//
4191
4192/// SS41I_binop_ext8 - SSE 4.1 extract 8 bits to 32 bit reg or 8 bit mem
4193multiclass SS41I_extract8<bits<8> opc, string OpcodeStr> {
4194 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
4195 (ins VR128:$src1, i32i8imm:$src2),
4196 !strconcat(OpcodeStr,
4197 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4198 [(set GR32:$dst, (X86pextrb (v16i8 VR128:$src1), imm:$src2))]>,
4199 OpSize;
4200 def mr : SS4AIi8<opc, MRMDestMem, (outs),
4201 (ins i8mem:$dst, VR128:$src1, i32i8imm:$src2),
4202 !strconcat(OpcodeStr,
4203 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4204 []>, OpSize;
4205// FIXME:
4206// There's an AssertZext in the way of writing the store pattern
4207// (store (i8 (trunc (X86pextrb (v16i8 VR128:$src1), imm:$src2))), addr:$dst)
4208}
4209
Bruno Cardoso Lopesfb583a92010-07-22 21:18:49 +00004210let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004211 defm VPEXTRB : SS41I_extract8<0x14, "vpextrb">, VEX;
Bruno Cardoso Lopesfb583a92010-07-22 21:18:49 +00004212 def VPEXTRBrr64 : SS4AIi8<0x14, MRMDestReg, (outs GR64:$dst),
4213 (ins VR128:$src1, i32i8imm:$src2),
4214 "vpextrb\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>, OpSize, VEX;
4215}
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004216
4217defm PEXTRB : SS41I_extract8<0x14, "pextrb">;
4218
4219
4220/// SS41I_extract16 - SSE 4.1 extract 16 bits to memory destination
4221multiclass SS41I_extract16<bits<8> opc, string OpcodeStr> {
4222 def mr : SS4AIi8<opc, MRMDestMem, (outs),
4223 (ins i16mem:$dst, VR128:$src1, i32i8imm:$src2),
4224 !strconcat(OpcodeStr,
4225 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4226 []>, OpSize;
4227// FIXME:
4228// There's an AssertZext in the way of writing the store pattern
4229// (store (i16 (trunc (X86pextrw (v16i8 VR128:$src1), imm:$src2))), addr:$dst)
4230}
4231
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004232let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004233 defm VPEXTRW : SS41I_extract16<0x15, "vpextrw">, VEX;
4234
4235defm PEXTRW : SS41I_extract16<0x15, "pextrw">;
4236
4237
4238/// SS41I_extract32 - SSE 4.1 extract 32 bits to int reg or memory destination
4239multiclass SS41I_extract32<bits<8> opc, string OpcodeStr> {
4240 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
4241 (ins VR128:$src1, i32i8imm:$src2),
4242 !strconcat(OpcodeStr,
4243 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4244 [(set GR32:$dst,
4245 (extractelt (v4i32 VR128:$src1), imm:$src2))]>, OpSize;
4246 def mr : SS4AIi8<opc, MRMDestMem, (outs),
4247 (ins i32mem:$dst, VR128:$src1, i32i8imm:$src2),
4248 !strconcat(OpcodeStr,
4249 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4250 [(store (extractelt (v4i32 VR128:$src1), imm:$src2),
4251 addr:$dst)]>, OpSize;
4252}
4253
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004254let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004255 defm VPEXTRD : SS41I_extract32<0x16, "vpextrd">, VEX;
4256
4257defm PEXTRD : SS41I_extract32<0x16, "pextrd">;
4258
4259/// SS41I_extract32 - SSE 4.1 extract 32 bits to int reg or memory destination
4260multiclass SS41I_extract64<bits<8> opc, string OpcodeStr> {
4261 def rr : SS4AIi8<opc, MRMDestReg, (outs GR64:$dst),
4262 (ins VR128:$src1, i32i8imm:$src2),
4263 !strconcat(OpcodeStr,
4264 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4265 [(set GR64:$dst,
4266 (extractelt (v2i64 VR128:$src1), imm:$src2))]>, OpSize, REX_W;
4267 def mr : SS4AIi8<opc, MRMDestMem, (outs),
4268 (ins i64mem:$dst, VR128:$src1, i32i8imm:$src2),
4269 !strconcat(OpcodeStr,
4270 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4271 [(store (extractelt (v2i64 VR128:$src1), imm:$src2),
4272 addr:$dst)]>, OpSize, REX_W;
4273}
4274
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004275let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004276 defm VPEXTRQ : SS41I_extract64<0x16, "vpextrq">, VEX, VEX_W;
4277
4278defm PEXTRQ : SS41I_extract64<0x16, "pextrq">;
4279
4280/// SS41I_extractf32 - SSE 4.1 extract 32 bits fp value to int reg or memory
4281/// destination
4282multiclass SS41I_extractf32<bits<8> opc, string OpcodeStr> {
4283 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
4284 (ins VR128:$src1, i32i8imm:$src2),
4285 !strconcat(OpcodeStr,
4286 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4287 [(set GR32:$dst,
4288 (extractelt (bc_v4i32 (v4f32 VR128:$src1)), imm:$src2))]>,
4289 OpSize;
4290 def mr : SS4AIi8<opc, MRMDestMem, (outs),
4291 (ins f32mem:$dst, VR128:$src1, i32i8imm:$src2),
4292 !strconcat(OpcodeStr,
4293 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4294 [(store (extractelt (bc_v4i32 (v4f32 VR128:$src1)), imm:$src2),
4295 addr:$dst)]>, OpSize;
4296}
4297
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004298let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004299 defm VEXTRACTPS : SS41I_extractf32<0x17, "vextractps">, VEX;
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004300 def VEXTRACTPSrr64 : SS4AIi8<0x17, MRMDestReg, (outs GR64:$dst),
4301 (ins VR128:$src1, i32i8imm:$src2),
4302 "vextractps \t{$src2, $src1, $dst|$dst, $src1, $src2}",
4303 []>, OpSize, VEX;
4304}
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004305defm EXTRACTPS : SS41I_extractf32<0x17, "extractps">;
4306
4307// Also match an EXTRACTPS store when the store is done as f32 instead of i32.
4308def : Pat<(store (f32 (bitconvert (extractelt (bc_v4i32 (v4f32 VR128:$src1)),
4309 imm:$src2))),
4310 addr:$dst),
4311 (EXTRACTPSmr addr:$dst, VR128:$src1, imm:$src2)>,
4312 Requires<[HasSSE41]>;
4313
4314//===----------------------------------------------------------------------===//
4315// SSE4.1 - Insert Instructions
4316//===----------------------------------------------------------------------===//
4317
4318multiclass SS41I_insert8<bits<8> opc, string asm, bit Is2Addr = 1> {
4319 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
4320 (ins VR128:$src1, GR32:$src2, i32i8imm:$src3),
4321 !if(Is2Addr,
4322 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4323 !strconcat(asm,
4324 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4325 [(set VR128:$dst,
4326 (X86pinsrb VR128:$src1, GR32:$src2, imm:$src3))]>, OpSize;
4327 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
4328 (ins VR128:$src1, i8mem:$src2, i32i8imm:$src3),
4329 !if(Is2Addr,
4330 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4331 !strconcat(asm,
4332 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4333 [(set VR128:$dst,
4334 (X86pinsrb VR128:$src1, (extloadi8 addr:$src2),
4335 imm:$src3))]>, OpSize;
4336}
4337
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004338let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004339 defm VPINSRB : SS41I_insert8<0x20, "vpinsrb", 0>, VEX_4V;
4340let Constraints = "$src1 = $dst" in
4341 defm PINSRB : SS41I_insert8<0x20, "pinsrb">;
4342
4343multiclass SS41I_insert32<bits<8> opc, string asm, bit Is2Addr = 1> {
4344 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
4345 (ins VR128:$src1, GR32:$src2, i32i8imm:$src3),
4346 !if(Is2Addr,
4347 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4348 !strconcat(asm,
4349 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4350 [(set VR128:$dst,
4351 (v4i32 (insertelt VR128:$src1, GR32:$src2, imm:$src3)))]>,
4352 OpSize;
4353 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
4354 (ins VR128:$src1, i32mem:$src2, i32i8imm:$src3),
4355 !if(Is2Addr,
4356 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4357 !strconcat(asm,
4358 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4359 [(set VR128:$dst,
4360 (v4i32 (insertelt VR128:$src1, (loadi32 addr:$src2),
4361 imm:$src3)))]>, OpSize;
4362}
4363
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004364let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004365 defm VPINSRD : SS41I_insert32<0x22, "vpinsrd", 0>, VEX_4V;
4366let Constraints = "$src1 = $dst" in
4367 defm PINSRD : SS41I_insert32<0x22, "pinsrd">;
4368
Bruno Cardoso Lopes332fce42010-07-07 01:43:01 +00004369multiclass SS41I_insert64<bits<8> opc, string asm, bit Is2Addr = 1> {
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004370 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Bruno Cardoso Lopes332fce42010-07-07 01:43:01 +00004371 (ins VR128:$src1, GR64:$src2, i32i8imm:$src3),
4372 !if(Is2Addr,
4373 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4374 !strconcat(asm,
4375 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4376 [(set VR128:$dst,
4377 (v2i64 (insertelt VR128:$src1, GR64:$src2, imm:$src3)))]>,
4378 OpSize;
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004379 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Bruno Cardoso Lopes332fce42010-07-07 01:43:01 +00004380 (ins VR128:$src1, i64mem:$src2, i32i8imm:$src3),
4381 !if(Is2Addr,
4382 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4383 !strconcat(asm,
4384 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4385 [(set VR128:$dst,
4386 (v2i64 (insertelt VR128:$src1, (loadi64 addr:$src2),
4387 imm:$src3)))]>, OpSize;
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004388}
4389
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004390let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes332fce42010-07-07 01:43:01 +00004391 defm VPINSRQ : SS41I_insert64<0x22, "vpinsrq", 0>, VEX_4V, VEX_W;
4392let Constraints = "$src1 = $dst" in
4393 defm PINSRQ : SS41I_insert64<0x22, "pinsrq">, REX_W;
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004394
4395// insertps has a few different modes, there's the first two here below which
4396// are optimized inserts that won't zero arbitrary elements in the destination
4397// vector. The next one matches the intrinsic and could zero arbitrary elements
4398// in the target vector.
4399multiclass SS41I_insertf32<bits<8> opc, string asm, bit Is2Addr = 1> {
4400 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
4401 (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
4402 !if(Is2Addr,
4403 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4404 !strconcat(asm,
4405 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4406 [(set VR128:$dst,
4407 (X86insrtps VR128:$src1, VR128:$src2, imm:$src3))]>,
4408 OpSize;
4409 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
4410 (ins VR128:$src1, f32mem:$src2, i32i8imm:$src3),
4411 !if(Is2Addr,
4412 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4413 !strconcat(asm,
4414 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4415 [(set VR128:$dst,
4416 (X86insrtps VR128:$src1,
4417 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
4418 imm:$src3))]>, OpSize;
4419}
4420
4421let Constraints = "$src1 = $dst" in
4422 defm INSERTPS : SS41I_insertf32<0x21, "insertps">;
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004423let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004424 defm VINSERTPS : SS41I_insertf32<0x21, "vinsertps", 0>, VEX_4V;
4425
4426def : Pat<(int_x86_sse41_insertps VR128:$src1, VR128:$src2, imm:$src3),
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00004427 (VINSERTPSrr VR128:$src1, VR128:$src2, imm:$src3)>,
4428 Requires<[HasAVX]>;
4429def : Pat<(int_x86_sse41_insertps VR128:$src1, VR128:$src2, imm:$src3),
4430 (INSERTPSrr VR128:$src1, VR128:$src2, imm:$src3)>,
4431 Requires<[HasSSE41]>;
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004432
4433//===----------------------------------------------------------------------===//
4434// SSE4.1 - Round Instructions
Nate Begeman63ec90a2008-02-03 07:18:54 +00004435//===----------------------------------------------------------------------===//
4436
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00004437multiclass sse41_fp_unop_rm<bits<8> opcps, bits<8> opcpd, string OpcodeStr,
4438 X86MemOperand x86memop, RegisterClass RC,
4439 PatFrag mem_frag32, PatFrag mem_frag64,
4440 Intrinsic V4F32Int, Intrinsic V2F64Int> {
Nate Begeman63ec90a2008-02-03 07:18:54 +00004441 // Intrinsic operation, reg.
Nate Begeman63ec90a2008-02-03 07:18:54 +00004442 // Vector intrinsic operation, reg
Eric Christopher44b93ff2009-07-31 20:07:27 +00004443 def PSr_Int : SS4AIi8<opcps, MRMSrcReg,
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00004444 (outs RC:$dst), (ins RC:$src1, i32i8imm:$src2),
Nate Begeman63ec90a2008-02-03 07:18:54 +00004445 !strconcat(OpcodeStr,
4446 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00004447 [(set RC:$dst, (V4F32Int RC:$src1, imm:$src2))]>,
Nate Begeman2f6f1c02008-02-04 05:34:34 +00004448 OpSize;
Nate Begeman63ec90a2008-02-03 07:18:54 +00004449
4450 // Vector intrinsic operation, mem
Evan Cheng400073d2009-12-18 07:40:29 +00004451 def PSm_Int : Ii8<opcps, MRMSrcMem,
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00004452 (outs RC:$dst), (ins f256mem:$src1, i32i8imm:$src2),
Nate Begeman63ec90a2008-02-03 07:18:54 +00004453 !strconcat(OpcodeStr,
4454 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00004455 [(set RC:$dst,
4456 (V4F32Int (mem_frag32 addr:$src1),imm:$src2))]>,
Evan Cheng400073d2009-12-18 07:40:29 +00004457 TA, OpSize,
Evan Chengb1f49812009-12-22 17:47:23 +00004458 Requires<[HasSSE41]>;
Nate Begeman63ec90a2008-02-03 07:18:54 +00004459
Nate Begeman63ec90a2008-02-03 07:18:54 +00004460 // Vector intrinsic operation, reg
Evan Cheng172b7942008-03-14 07:39:27 +00004461 def PDr_Int : SS4AIi8<opcpd, MRMSrcReg,
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00004462 (outs RC:$dst), (ins RC:$src1, i32i8imm:$src2),
Nate Begeman63ec90a2008-02-03 07:18:54 +00004463 !strconcat(OpcodeStr,
4464 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00004465 [(set RC:$dst, (V2F64Int RC:$src1, imm:$src2))]>,
Nate Begeman2f6f1c02008-02-04 05:34:34 +00004466 OpSize;
Nate Begeman63ec90a2008-02-03 07:18:54 +00004467
4468 // Vector intrinsic operation, mem
Evan Cheng172b7942008-03-14 07:39:27 +00004469 def PDm_Int : SS4AIi8<opcpd, MRMSrcMem,
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00004470 (outs RC:$dst), (ins f256mem:$src1, i32i8imm:$src2),
Nate Begeman63ec90a2008-02-03 07:18:54 +00004471 !strconcat(OpcodeStr,
4472 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00004473 [(set RC:$dst,
4474 (V2F64Int (mem_frag64 addr:$src1),imm:$src2))]>,
Nate Begeman2f6f1c02008-02-04 05:34:34 +00004475 OpSize;
Nate Begeman63ec90a2008-02-03 07:18:54 +00004476}
4477
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004478multiclass sse41_fp_unop_rm_avx_p<bits<8> opcps, bits<8> opcpd,
4479 RegisterClass RC, X86MemOperand x86memop, string OpcodeStr> {
Bruno Cardoso Lopes2c70d4a2010-07-03 00:37:44 +00004480 // Intrinsic operation, reg.
4481 // Vector intrinsic operation, reg
4482 def PSr : SS4AIi8<opcps, MRMSrcReg,
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004483 (outs RC:$dst), (ins RC:$src1, i32i8imm:$src2),
Bruno Cardoso Lopes2c70d4a2010-07-03 00:37:44 +00004484 !strconcat(OpcodeStr,
4485 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4486 []>, OpSize;
4487
4488 // Vector intrinsic operation, mem
4489 def PSm : Ii8<opcps, MRMSrcMem,
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004490 (outs RC:$dst), (ins x86memop:$src1, i32i8imm:$src2),
Bruno Cardoso Lopes2c70d4a2010-07-03 00:37:44 +00004491 !strconcat(OpcodeStr,
4492 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4493 []>, TA, OpSize, Requires<[HasSSE41]>;
4494
4495 // Vector intrinsic operation, reg
4496 def PDr : SS4AIi8<opcpd, MRMSrcReg,
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004497 (outs RC:$dst), (ins RC:$src1, i32i8imm:$src2),
Bruno Cardoso Lopes2c70d4a2010-07-03 00:37:44 +00004498 !strconcat(OpcodeStr,
4499 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4500 []>, OpSize;
4501
4502 // Vector intrinsic operation, mem
4503 def PDm : SS4AIi8<opcpd, MRMSrcMem,
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004504 (outs RC:$dst), (ins x86memop:$src1, i32i8imm:$src2),
Bruno Cardoso Lopes2c70d4a2010-07-03 00:37:44 +00004505 !strconcat(OpcodeStr,
4506 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4507 []>, OpSize;
4508}
4509
Dale Johannesene397acc2008-10-10 23:51:03 +00004510multiclass sse41_fp_binop_rm<bits<8> opcss, bits<8> opcsd,
4511 string OpcodeStr,
4512 Intrinsic F32Int,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004513 Intrinsic F64Int, bit Is2Addr = 1> {
Dale Johannesene397acc2008-10-10 23:51:03 +00004514 // Intrinsic operation, reg.
4515 def SSr_Int : SS4AIi8<opcss, MRMSrcReg,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004516 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
4517 !if(Is2Addr,
4518 !strconcat(OpcodeStr,
4519 "ss\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4520 !strconcat(OpcodeStr,
4521 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4522 [(set VR128:$dst, (F32Int VR128:$src1, VR128:$src2, imm:$src3))]>,
4523 OpSize;
Dale Johannesene397acc2008-10-10 23:51:03 +00004524
4525 // Intrinsic operation, mem.
Eric Christopher44b93ff2009-07-31 20:07:27 +00004526 def SSm_Int : SS4AIi8<opcss, MRMSrcMem,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004527 (outs VR128:$dst), (ins VR128:$src1, ssmem:$src2, i32i8imm:$src3),
4528 !if(Is2Addr,
4529 !strconcat(OpcodeStr,
4530 "ss\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4531 !strconcat(OpcodeStr,
4532 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4533 [(set VR128:$dst,
4534 (F32Int VR128:$src1, sse_load_f32:$src2, imm:$src3))]>,
4535 OpSize;
Dale Johannesene397acc2008-10-10 23:51:03 +00004536
4537 // Intrinsic operation, reg.
4538 def SDr_Int : SS4AIi8<opcsd, MRMSrcReg,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004539 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
4540 !if(Is2Addr,
4541 !strconcat(OpcodeStr,
4542 "sd\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4543 !strconcat(OpcodeStr,
4544 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4545 [(set VR128:$dst, (F64Int VR128:$src1, VR128:$src2, imm:$src3))]>,
4546 OpSize;
Dale Johannesene397acc2008-10-10 23:51:03 +00004547
4548 // Intrinsic operation, mem.
4549 def SDm_Int : SS4AIi8<opcsd, MRMSrcMem,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004550 (outs VR128:$dst), (ins VR128:$src1, sdmem:$src2, i32i8imm:$src3),
4551 !if(Is2Addr,
4552 !strconcat(OpcodeStr,
4553 "sd\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4554 !strconcat(OpcodeStr,
4555 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4556 [(set VR128:$dst,
4557 (F64Int VR128:$src1, sse_load_f64:$src2, imm:$src3))]>,
4558 OpSize;
Dale Johannesene397acc2008-10-10 23:51:03 +00004559}
4560
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004561multiclass sse41_fp_binop_rm_avx_s<bits<8> opcss, bits<8> opcsd,
4562 string OpcodeStr> {
Bruno Cardoso Lopes2c70d4a2010-07-03 00:37:44 +00004563 // Intrinsic operation, reg.
4564 def SSr : SS4AIi8<opcss, MRMSrcReg,
4565 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
4566 !strconcat(OpcodeStr,
4567 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4568 []>, OpSize;
4569
4570 // Intrinsic operation, mem.
4571 def SSm : SS4AIi8<opcss, MRMSrcMem,
4572 (outs VR128:$dst), (ins VR128:$src1, ssmem:$src2, i32i8imm:$src3),
4573 !strconcat(OpcodeStr,
4574 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4575 []>, OpSize;
4576
4577 // Intrinsic operation, reg.
4578 def SDr : SS4AIi8<opcsd, MRMSrcReg,
4579 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
4580 !strconcat(OpcodeStr,
4581 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4582 []>, OpSize;
4583
4584 // Intrinsic operation, mem.
4585 def SDm : SS4AIi8<opcsd, MRMSrcMem,
4586 (outs VR128:$dst), (ins VR128:$src1, sdmem:$src2, i32i8imm:$src3),
4587 !strconcat(OpcodeStr,
4588 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4589 []>, OpSize;
4590}
4591
Nate Begeman63ec90a2008-02-03 07:18:54 +00004592// FP round - roundss, roundps, roundsd, roundpd
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004593let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes2c70d4a2010-07-03 00:37:44 +00004594 // Intrinsic form
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00004595 defm VROUND : sse41_fp_unop_rm<0x08, 0x09, "vround", f128mem, VR128,
4596 memopv4f32, memopv2f64,
4597 int_x86_sse41_round_ps,
4598 int_x86_sse41_round_pd>, VEX;
4599 defm VROUNDY : sse41_fp_unop_rm<0x08, 0x09, "vround", f256mem, VR256,
4600 memopv8f32, memopv4f64,
4601 int_x86_avx_round_ps_256,
4602 int_x86_avx_round_pd_256>, VEX;
Bruno Cardoso Lopes2c70d4a2010-07-03 00:37:44 +00004603 defm VROUND : sse41_fp_binop_rm<0x0A, 0x0B, "vround",
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00004604 int_x86_sse41_round_ss,
4605 int_x86_sse41_round_sd, 0>, VEX_4V;
4606
Bruno Cardoso Lopes2c70d4a2010-07-03 00:37:44 +00004607 // Instructions for the assembler
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004608 defm VROUND : sse41_fp_unop_rm_avx_p<0x08, 0x09, VR128, f128mem, "vround">,
4609 VEX;
4610 defm VROUNDY : sse41_fp_unop_rm_avx_p<0x08, 0x09, VR256, f256mem, "vround">,
4611 VEX;
4612 defm VROUND : sse41_fp_binop_rm_avx_s<0x0A, 0x0B, "vround">, VEX_4V;
Bruno Cardoso Lopes2c70d4a2010-07-03 00:37:44 +00004613}
4614
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00004615defm ROUND : sse41_fp_unop_rm<0x08, 0x09, "round", f128mem, VR128,
4616 memopv4f32, memopv2f64,
Dale Johannesene397acc2008-10-10 23:51:03 +00004617 int_x86_sse41_round_ps, int_x86_sse41_round_pd>;
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004618let Constraints = "$src1 = $dst" in
Dale Johannesene397acc2008-10-10 23:51:03 +00004619defm ROUND : sse41_fp_binop_rm<0x0A, 0x0B, "round",
4620 int_x86_sse41_round_ss, int_x86_sse41_round_sd>;
Nate Begeman2f6f1c02008-02-04 05:34:34 +00004621
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004622//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004623// SSE4.1 - Packed Bit Test
4624//===----------------------------------------------------------------------===//
4625
4626// ptest instruction we'll lower to this in X86ISelLowering primarily from
4627// the intel intrinsic that corresponds to this.
4628let Defs = [EFLAGS], isAsmParserOnly = 1, Predicates = [HasAVX] in {
4629def VPTESTrr : SS48I<0x17, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
4630 "vptest\t{$src2, $src1|$src1, $src2}",
4631 [(set EFLAGS, (X86ptest VR128:$src1, VR128:$src2))]>,
4632 OpSize, VEX;
4633def VPTESTYrr : SS48I<0x17, MRMSrcReg, (outs), (ins VR256:$src1, VR256:$src2),
4634 "vptest\t{$src2, $src1|$src1, $src2}", []>, OpSize, VEX;
4635
4636def VPTESTrm : SS48I<0x17, MRMSrcMem, (outs), (ins VR128:$src1, i128mem:$src2),
4637 "vptest\t{$src2, $src1|$src1, $src2}",
4638 [(set EFLAGS, (X86ptest VR128:$src1, (load addr:$src2)))]>,
4639 OpSize, VEX;
4640def VPTESTYrm : SS48I<0x17, MRMSrcMem, (outs), (ins VR256:$src1, i256mem:$src2),
4641 "vptest\t{$src2, $src1|$src1, $src2}", []>, OpSize, VEX;
4642}
4643
4644let Defs = [EFLAGS] in {
4645def PTESTrr : SS48I<0x17, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
4646 "ptest \t{$src2, $src1|$src1, $src2}",
4647 [(set EFLAGS, (X86ptest VR128:$src1, VR128:$src2))]>,
4648 OpSize;
4649def PTESTrm : SS48I<0x17, MRMSrcMem, (outs), (ins VR128:$src1, i128mem:$src2),
4650 "ptest \t{$src2, $src1|$src1, $src2}",
4651 [(set EFLAGS, (X86ptest VR128:$src1, (load addr:$src2)))]>,
4652 OpSize;
4653}
4654
4655// The bit test instructions below are AVX only
4656multiclass avx_bittest<bits<8> opc, string OpcodeStr, RegisterClass RC,
4657 X86MemOperand x86memop> {
4658 def rr : SS48I<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
4659 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
4660 []>, OpSize, VEX;
4661 def rm : SS48I<opc, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
4662 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
4663 []>, OpSize, VEX;
4664}
4665
4666let Defs = [EFLAGS], isAsmParserOnly = 1, Predicates = [HasAVX] in {
4667 defm VTESTPS : avx_bittest<0x0E, "vtestps", VR128, f128mem>;
4668 defm VTESTPSY : avx_bittest<0x0E, "vtestps", VR256, f256mem>;
4669 defm VTESTPD : avx_bittest<0x0F, "vtestpd", VR128, f128mem>;
4670 defm VTESTPDY : avx_bittest<0x0F, "vtestpd", VR256, f256mem>;
4671}
4672
4673//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004674// SSE4.1 - Misc Instructions
4675//===----------------------------------------------------------------------===//
4676
Nate Begeman2f6f1c02008-02-04 05:34:34 +00004677// SS41I_unop_rm_int_v16 - SSE 4.1 unary operator whose type is v8i16.
4678multiclass SS41I_unop_rm_int_v16<bits<8> opc, string OpcodeStr,
4679 Intrinsic IntId128> {
4680 def rr128 : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
4681 (ins VR128:$src),
4682 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
4683 [(set VR128:$dst, (IntId128 VR128:$src))]>, OpSize;
4684 def rm128 : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
4685 (ins i128mem:$src),
4686 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
4687 [(set VR128:$dst,
4688 (IntId128
4689 (bitconvert (memopv8i16 addr:$src))))]>, OpSize;
4690}
4691
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004692let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopesc6075702010-07-03 00:49:21 +00004693defm VPHMINPOSUW : SS41I_unop_rm_int_v16 <0x41, "vphminposuw",
4694 int_x86_sse41_phminposuw>, VEX;
Nate Begeman2f6f1c02008-02-04 05:34:34 +00004695defm PHMINPOSUW : SS41I_unop_rm_int_v16 <0x41, "phminposuw",
4696 int_x86_sse41_phminposuw>;
4697
4698/// SS41I_binop_rm_int - Simple SSE 4.1 binary operator
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004699multiclass SS41I_binop_rm_int<bits<8> opc, string OpcodeStr,
4700 Intrinsic IntId128, bit Is2Addr = 1> {
4701 let isCommutable = 1 in
4702 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
4703 (ins VR128:$src1, VR128:$src2),
4704 !if(Is2Addr,
4705 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
4706 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
4707 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>, OpSize;
4708 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
4709 (ins VR128:$src1, i128mem:$src2),
4710 !if(Is2Addr,
4711 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
4712 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
4713 [(set VR128:$dst,
4714 (IntId128 VR128:$src1,
4715 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
Nate Begeman2f6f1c02008-02-04 05:34:34 +00004716}
4717
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004718let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes4a544be2010-07-03 01:15:47 +00004719 let isCommutable = 0 in
4720 defm VPACKUSDW : SS41I_binop_rm_int<0x2B, "vpackusdw", int_x86_sse41_packusdw,
4721 0>, VEX_4V;
4722 defm VPCMPEQQ : SS41I_binop_rm_int<0x29, "vpcmpeqq", int_x86_sse41_pcmpeqq,
4723 0>, VEX_4V;
4724 defm VPMINSB : SS41I_binop_rm_int<0x38, "vpminsb", int_x86_sse41_pminsb,
4725 0>, VEX_4V;
4726 defm VPMINSD : SS41I_binop_rm_int<0x39, "vpminsd", int_x86_sse41_pminsd,
4727 0>, VEX_4V;
4728 defm VPMINUD : SS41I_binop_rm_int<0x3B, "vpminud", int_x86_sse41_pminud,
4729 0>, VEX_4V;
4730 defm VPMINUW : SS41I_binop_rm_int<0x3A, "vpminuw", int_x86_sse41_pminuw,
4731 0>, VEX_4V;
4732 defm VPMAXSB : SS41I_binop_rm_int<0x3C, "vpmaxsb", int_x86_sse41_pmaxsb,
4733 0>, VEX_4V;
4734 defm VPMAXSD : SS41I_binop_rm_int<0x3D, "vpmaxsd", int_x86_sse41_pmaxsd,
4735 0>, VEX_4V;
4736 defm VPMAXUD : SS41I_binop_rm_int<0x3F, "vpmaxud", int_x86_sse41_pmaxud,
4737 0>, VEX_4V;
4738 defm VPMAXUW : SS41I_binop_rm_int<0x3E, "vpmaxuw", int_x86_sse41_pmaxuw,
4739 0>, VEX_4V;
4740 defm VPMULDQ : SS41I_binop_rm_int<0x28, "vpmuldq", int_x86_sse41_pmuldq,
4741 0>, VEX_4V;
4742}
4743
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004744let Constraints = "$src1 = $dst" in {
4745 let isCommutable = 0 in
4746 defm PACKUSDW : SS41I_binop_rm_int<0x2B, "packusdw", int_x86_sse41_packusdw>;
4747 defm PCMPEQQ : SS41I_binop_rm_int<0x29, "pcmpeqq", int_x86_sse41_pcmpeqq>;
4748 defm PMINSB : SS41I_binop_rm_int<0x38, "pminsb", int_x86_sse41_pminsb>;
4749 defm PMINSD : SS41I_binop_rm_int<0x39, "pminsd", int_x86_sse41_pminsd>;
4750 defm PMINUD : SS41I_binop_rm_int<0x3B, "pminud", int_x86_sse41_pminud>;
4751 defm PMINUW : SS41I_binop_rm_int<0x3A, "pminuw", int_x86_sse41_pminuw>;
4752 defm PMAXSB : SS41I_binop_rm_int<0x3C, "pmaxsb", int_x86_sse41_pmaxsb>;
4753 defm PMAXSD : SS41I_binop_rm_int<0x3D, "pmaxsd", int_x86_sse41_pmaxsd>;
4754 defm PMAXUD : SS41I_binop_rm_int<0x3F, "pmaxud", int_x86_sse41_pmaxud>;
4755 defm PMAXUW : SS41I_binop_rm_int<0x3E, "pmaxuw", int_x86_sse41_pmaxuw>;
4756 defm PMULDQ : SS41I_binop_rm_int<0x28, "pmuldq", int_x86_sse41_pmuldq>;
4757}
Mon P Wangaf9b9522008-12-18 21:42:19 +00004758
Nate Begeman30a0de92008-07-17 16:51:19 +00004759def : Pat<(v2i64 (X86pcmpeqq VR128:$src1, VR128:$src2)),
4760 (PCMPEQQrr VR128:$src1, VR128:$src2)>;
4761def : Pat<(v2i64 (X86pcmpeqq VR128:$src1, (memop addr:$src2))),
4762 (PCMPEQQrm VR128:$src1, addr:$src2)>;
4763
Eric Christopher8258d0b2010-03-30 18:49:01 +00004764/// SS48I_binop_rm - Simple SSE41 binary operator.
Eric Christopher8258d0b2010-03-30 18:49:01 +00004765multiclass SS48I_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004766 ValueType OpVT, bit Is2Addr = 1> {
4767 let isCommutable = 1 in
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00004768 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004769 (ins VR128:$src1, VR128:$src2),
4770 !if(Is2Addr,
4771 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
4772 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
4773 [(set VR128:$dst, (OpVT (OpNode VR128:$src1, VR128:$src2)))]>,
4774 OpSize;
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00004775 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004776 (ins VR128:$src1, i128mem:$src2),
4777 !if(Is2Addr,
4778 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
4779 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
4780 [(set VR128:$dst, (OpNode VR128:$src1,
Eric Christopher8258d0b2010-03-30 18:49:01 +00004781 (bc_v4i32 (memopv2i64 addr:$src2))))]>,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004782 OpSize;
Eric Christopher8258d0b2010-03-30 18:49:01 +00004783}
4784
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004785let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes68b559e2010-07-03 01:37:03 +00004786 defm VPMULLD : SS48I_binop_rm<0x40, "vpmulld", mul, v4i32, 0>, VEX_4V;
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004787let Constraints = "$src1 = $dst" in
4788 defm PMULLD : SS48I_binop_rm<0x40, "pmulld", mul, v4i32>;
Nate Begeman1426d522008-02-09 01:38:08 +00004789
Evan Cheng172b7942008-03-14 07:39:27 +00004790/// SS41I_binop_rmi_int - SSE 4.1 binary operator with 8-bit immediate
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004791multiclass SS41I_binop_rmi_int<bits<8> opc, string OpcodeStr,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004792 Intrinsic IntId, RegisterClass RC, PatFrag memop_frag,
4793 X86MemOperand x86memop, bit Is2Addr = 1> {
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004794 let isCommutable = 1 in
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004795 def rri : SS4AIi8<opc, MRMSrcReg, (outs RC:$dst),
4796 (ins RC:$src1, RC:$src2, i32i8imm:$src3),
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004797 !if(Is2Addr,
4798 !strconcat(OpcodeStr,
4799 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4800 !strconcat(OpcodeStr,
4801 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004802 [(set RC:$dst, (IntId RC:$src1, RC:$src2, imm:$src3))]>,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004803 OpSize;
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004804 def rmi : SS4AIi8<opc, MRMSrcMem, (outs RC:$dst),
4805 (ins RC:$src1, x86memop:$src2, i32i8imm:$src3),
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004806 !if(Is2Addr,
4807 !strconcat(OpcodeStr,
4808 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4809 !strconcat(OpcodeStr,
4810 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004811 [(set RC:$dst,
4812 (IntId RC:$src1,
4813 (bitconvert (memop_frag addr:$src2)), imm:$src3))]>,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004814 OpSize;
Nate Begeman204e84e2008-02-04 06:00:24 +00004815}
4816
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004817let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes68b559e2010-07-03 01:37:03 +00004818 let isCommutable = 0 in {
4819 defm VBLENDPS : SS41I_binop_rmi_int<0x0C, "vblendps", int_x86_sse41_blendps,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004820 VR128, memopv16i8, i128mem, 0>, VEX_4V;
Bruno Cardoso Lopes68b559e2010-07-03 01:37:03 +00004821 defm VBLENDPD : SS41I_binop_rmi_int<0x0D, "vblendpd", int_x86_sse41_blendpd,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004822 VR128, memopv16i8, i128mem, 0>, VEX_4V;
Bruno Cardoso Lopes533a7df2010-08-10 00:02:05 +00004823 defm VBLENDPSY : SS41I_binop_rmi_int<0x0C, "vblendps",
4824 int_x86_avx_blend_ps_256, VR256, memopv32i8, i256mem, 0>, VEX_4V;
4825 defm VBLENDPDY : SS41I_binop_rmi_int<0x0D, "vblendpd",
4826 int_x86_avx_blend_pd_256, VR256, memopv32i8, i256mem, 0>, VEX_4V;
Bruno Cardoso Lopes68b559e2010-07-03 01:37:03 +00004827 defm VPBLENDW : SS41I_binop_rmi_int<0x0E, "vpblendw", int_x86_sse41_pblendw,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004828 VR128, memopv16i8, i128mem, 0>, VEX_4V;
Bruno Cardoso Lopes68b559e2010-07-03 01:37:03 +00004829 defm VMPSADBW : SS41I_binop_rmi_int<0x42, "vmpsadbw", int_x86_sse41_mpsadbw,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004830 VR128, memopv16i8, i128mem, 0>, VEX_4V;
Bruno Cardoso Lopes68b559e2010-07-03 01:37:03 +00004831 }
4832 defm VDPPS : SS41I_binop_rmi_int<0x40, "vdpps", int_x86_sse41_dpps,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004833 VR128, memopv16i8, i128mem, 0>, VEX_4V;
Bruno Cardoso Lopes68b559e2010-07-03 01:37:03 +00004834 defm VDPPD : SS41I_binop_rmi_int<0x41, "vdppd", int_x86_sse41_dppd,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004835 VR128, memopv16i8, i128mem, 0>, VEX_4V;
4836 let Pattern = []<dag> in
4837 defm VDPPSY : SS41I_binop_rmi_int<0x40, "vdpps", int_x86_sse41_dpps,
4838 VR256, memopv32i8, i256mem, 0>, VEX_4V;
Bruno Cardoso Lopes68b559e2010-07-03 01:37:03 +00004839}
4840
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004841let Constraints = "$src1 = $dst" in {
4842 let isCommutable = 0 in {
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004843 defm BLENDPS : SS41I_binop_rmi_int<0x0C, "blendps", int_x86_sse41_blendps,
4844 VR128, memopv16i8, i128mem>;
4845 defm BLENDPD : SS41I_binop_rmi_int<0x0D, "blendpd", int_x86_sse41_blendpd,
4846 VR128, memopv16i8, i128mem>;
4847 defm PBLENDW : SS41I_binop_rmi_int<0x0E, "pblendw", int_x86_sse41_pblendw,
4848 VR128, memopv16i8, i128mem>;
4849 defm MPSADBW : SS41I_binop_rmi_int<0x42, "mpsadbw", int_x86_sse41_mpsadbw,
4850 VR128, memopv16i8, i128mem>;
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004851 }
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004852 defm DPPS : SS41I_binop_rmi_int<0x40, "dpps", int_x86_sse41_dpps,
4853 VR128, memopv16i8, i128mem>;
4854 defm DPPD : SS41I_binop_rmi_int<0x41, "dppd", int_x86_sse41_dppd,
4855 VR128, memopv16i8, i128mem>;
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004856}
Nate Begemanfea2be52008-02-09 23:46:37 +00004857
Bruno Cardoso Lopes07de4062010-07-06 22:36:24 +00004858/// SS41I_quaternary_int_avx - AVX SSE 4.1 with 4 operators
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004859let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004860multiclass SS41I_quaternary_int_avx<bits<8> opc, string OpcodeStr,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00004861 RegisterClass RC, X86MemOperand x86memop,
4862 PatFrag mem_frag, Intrinsic IntId> {
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004863 def rr : I<opc, MRMSrcReg, (outs RC:$dst),
4864 (ins RC:$src1, RC:$src2, RC:$src3),
4865 !strconcat(OpcodeStr,
4866 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00004867 [(set RC:$dst, (IntId RC:$src1, RC:$src2, RC:$src3))],
4868 SSEPackedInt>, OpSize, TA, VEX_4V, VEX_I8IMM;
Bruno Cardoso Lopes07de4062010-07-06 22:36:24 +00004869
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004870 def rm : I<opc, MRMSrcMem, (outs RC:$dst),
4871 (ins RC:$src1, x86memop:$src2, RC:$src3),
4872 !strconcat(OpcodeStr,
4873 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00004874 [(set RC:$dst,
4875 (IntId RC:$src1, (bitconvert (mem_frag addr:$src2)),
4876 RC:$src3))],
4877 SSEPackedInt>, OpSize, TA, VEX_4V, VEX_I8IMM;
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004878}
Bruno Cardoso Lopes07de4062010-07-06 22:36:24 +00004879}
4880
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00004881defm VBLENDVPD : SS41I_quaternary_int_avx<0x4B, "vblendvpd", VR128, i128mem,
4882 memopv16i8, int_x86_sse41_blendvpd>;
4883defm VBLENDVPS : SS41I_quaternary_int_avx<0x4A, "vblendvps", VR128, i128mem,
4884 memopv16i8, int_x86_sse41_blendvps>;
4885defm VPBLENDVB : SS41I_quaternary_int_avx<0x4C, "vpblendvb", VR128, i128mem,
4886 memopv16i8, int_x86_sse41_pblendvb>;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00004887defm VBLENDVPDY : SS41I_quaternary_int_avx<0x4B, "vblendvpd", VR256, i256mem,
Bruno Cardoso Lopes533a7df2010-08-10 00:02:05 +00004888 memopv32i8, int_x86_avx_blendv_pd_256>;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00004889defm VBLENDVPSY : SS41I_quaternary_int_avx<0x4A, "vblendvps", VR256, i256mem,
Bruno Cardoso Lopes533a7df2010-08-10 00:02:05 +00004890 memopv32i8, int_x86_avx_blendv_ps_256>;
Bruno Cardoso Lopes07de4062010-07-06 22:36:24 +00004891
Evan Cheng172b7942008-03-14 07:39:27 +00004892/// SS41I_ternary_int - SSE 4.1 ternary operator
Evan Chenge9083d62008-03-05 08:19:16 +00004893let Uses = [XMM0], Constraints = "$src1 = $dst" in {
Nate Begemanab5d56c2008-02-10 18:47:57 +00004894 multiclass SS41I_ternary_int<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
4895 def rr0 : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
4896 (ins VR128:$src1, VR128:$src2),
Eric Christopher44b93ff2009-07-31 20:07:27 +00004897 !strconcat(OpcodeStr,
Nate Begemanab5d56c2008-02-10 18:47:57 +00004898 "\t{%xmm0, $src2, $dst|$dst, $src2, %xmm0}"),
4899 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2, XMM0))]>,
4900 OpSize;
4901
4902 def rm0 : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
4903 (ins VR128:$src1, i128mem:$src2),
4904 !strconcat(OpcodeStr,
4905 "\t{%xmm0, $src2, $dst|$dst, $src2, %xmm0}"),
4906 [(set VR128:$dst,
4907 (IntId VR128:$src1,
4908 (bitconvert (memopv16i8 addr:$src2)), XMM0))]>, OpSize;
4909 }
4910}
4911
4912defm BLENDVPD : SS41I_ternary_int<0x15, "blendvpd", int_x86_sse41_blendvpd>;
4913defm BLENDVPS : SS41I_ternary_int<0x14, "blendvps", int_x86_sse41_blendvps>;
4914defm PBLENDVB : SS41I_ternary_int<0x10, "pblendvb", int_x86_sse41_pblendvb>;
4915
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004916let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes09df2ae2010-07-07 01:14:56 +00004917def VMOVNTDQArm : SS48I<0x2A, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
4918 "vmovntdqa\t{$src, $dst|$dst, $src}",
4919 [(set VR128:$dst, (int_x86_sse41_movntdqa addr:$src))]>,
4920 OpSize, VEX;
Nate Begemanbc4efb82008-03-16 21:14:46 +00004921def MOVNTDQArm : SS48I<0x2A, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
4922 "movntdqa\t{$src, $dst|$dst, $src}",
Kevin Enderby40fe18f2010-02-10 00:10:31 +00004923 [(set VR128:$dst, (int_x86_sse41_movntdqa addr:$src))]>,
4924 OpSize;
Nate Begeman30a0de92008-07-17 16:51:19 +00004925
Eric Christopherb120ab42009-08-18 22:50:32 +00004926//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00004927// SSE4.2 - Compare Instructions
Eric Christopherb120ab42009-08-18 22:50:32 +00004928//===----------------------------------------------------------------------===//
4929
Nate Begeman30a0de92008-07-17 16:51:19 +00004930/// SS42I_binop_rm_int - Simple SSE 4.2 binary operator
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00004931multiclass SS42I_binop_rm_int<bits<8> opc, string OpcodeStr,
4932 Intrinsic IntId128, bit Is2Addr = 1> {
4933 def rr : SS428I<opc, MRMSrcReg, (outs VR128:$dst),
4934 (ins VR128:$src1, VR128:$src2),
4935 !if(Is2Addr,
4936 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
4937 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
4938 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
4939 OpSize;
4940 def rm : SS428I<opc, MRMSrcMem, (outs VR128:$dst),
4941 (ins VR128:$src1, i128mem:$src2),
4942 !if(Is2Addr,
4943 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
4944 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
4945 [(set VR128:$dst,
4946 (IntId128 VR128:$src1,
4947 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
Nate Begeman30a0de92008-07-17 16:51:19 +00004948}
4949
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004950let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00004951 defm VPCMPGTQ : SS42I_binop_rm_int<0x37, "vpcmpgtq", int_x86_sse42_pcmpgtq,
4952 0>, VEX_4V;
4953let Constraints = "$src1 = $dst" in
4954 defm PCMPGTQ : SS42I_binop_rm_int<0x37, "pcmpgtq", int_x86_sse42_pcmpgtq>;
Nate Begeman30a0de92008-07-17 16:51:19 +00004955
4956def : Pat<(v2i64 (X86pcmpgtq VR128:$src1, VR128:$src2)),
4957 (PCMPGTQrr VR128:$src1, VR128:$src2)>;
4958def : Pat<(v2i64 (X86pcmpgtq VR128:$src1, (memop addr:$src2))),
4959 (PCMPGTQrm VR128:$src1, addr:$src2)>;
Eric Christopherb4dc13c2009-08-08 21:55:08 +00004960
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00004961//===----------------------------------------------------------------------===//
4962// SSE4.2 - String/text Processing Instructions
4963//===----------------------------------------------------------------------===//
4964
4965// Packed Compare Implicit Length Strings, Return Mask
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00004966multiclass pseudo_pcmpistrm<string asm> {
4967 def REG : Ii8<0, Pseudo, (outs VR128:$dst),
4968 (ins VR128:$src1, VR128:$src2, i8imm:$src3), !strconcat(asm, "rr PSEUDO"),
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00004969 [(set VR128:$dst, (int_x86_sse42_pcmpistrm128 VR128:$src1, VR128:$src2,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00004970 imm:$src3))]>;
4971 def MEM : Ii8<0, Pseudo, (outs VR128:$dst),
4972 (ins VR128:$src1, i128mem:$src2, i8imm:$src3), !strconcat(asm, "rm PSEUDO"),
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00004973 [(set VR128:$dst, (int_x86_sse42_pcmpistrm128
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00004974 VR128:$src1, (load addr:$src2), imm:$src3))]>;
4975}
4976
4977let Defs = [EFLAGS], usesCustomInserter = 1 in {
4978 defm PCMPISTRM128 : pseudo_pcmpistrm<"#PCMPISTRM128">, Requires<[HasSSE42]>;
4979 defm VPCMPISTRM128 : pseudo_pcmpistrm<"#VPCMPISTRM128">, Requires<[HasAVX]>;
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00004980}
4981
4982let Defs = [XMM0, EFLAGS], isAsmParserOnly = 1,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004983 Predicates = [HasAVX] in {
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00004984 def VPCMPISTRM128rr : SS42AI<0x62, MRMSrcReg, (outs),
4985 (ins VR128:$src1, VR128:$src2, i8imm:$src3),
4986 "vpcmpistrm\t{$src3, $src2, $src1|$src1, $src2, $src3}", []>, OpSize, VEX;
4987 def VPCMPISTRM128rm : SS42AI<0x62, MRMSrcMem, (outs),
4988 (ins VR128:$src1, i128mem:$src2, i8imm:$src3),
4989 "vpcmpistrm\t{$src3, $src2, $src1|$src1, $src2, $src3}", []>, OpSize, VEX;
4990}
4991
4992let Defs = [XMM0, EFLAGS] in {
4993 def PCMPISTRM128rr : SS42AI<0x62, MRMSrcReg, (outs),
4994 (ins VR128:$src1, VR128:$src2, i8imm:$src3),
4995 "pcmpistrm\t{$src3, $src2, $src1|$src1, $src2, $src3}", []>, OpSize;
4996 def PCMPISTRM128rm : SS42AI<0x62, MRMSrcMem, (outs),
4997 (ins VR128:$src1, i128mem:$src2, i8imm:$src3),
4998 "pcmpistrm\t{$src3, $src2, $src1|$src1, $src2, $src3}", []>, OpSize;
4999}
5000
5001// Packed Compare Explicit Length Strings, Return Mask
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00005002multiclass pseudo_pcmpestrm<string asm> {
5003 def REG : Ii8<0, Pseudo, (outs VR128:$dst),
5004 (ins VR128:$src1, VR128:$src3, i8imm:$src5), !strconcat(asm, "rr PSEUDO"),
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00005005 [(set VR128:$dst, (int_x86_sse42_pcmpestrm128
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00005006 VR128:$src1, EAX, VR128:$src3, EDX, imm:$src5))]>;
5007 def MEM : Ii8<0, Pseudo, (outs VR128:$dst),
5008 (ins VR128:$src1, i128mem:$src3, i8imm:$src5), !strconcat(asm, "rm PSEUDO"),
5009 [(set VR128:$dst, (int_x86_sse42_pcmpestrm128
5010 VR128:$src1, EAX, (load addr:$src3), EDX, imm:$src5))]>;
5011}
5012
5013let Defs = [EFLAGS], Uses = [EAX, EDX], usesCustomInserter = 1 in {
5014 defm PCMPESTRM128 : pseudo_pcmpestrm<"#PCMPESTRM128">, Requires<[HasSSE42]>;
5015 defm VPCMPESTRM128 : pseudo_pcmpestrm<"#VPCMPESTRM128">, Requires<[HasAVX]>;
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00005016}
5017
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00005018let isAsmParserOnly = 1, Predicates = [HasAVX],
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00005019 Defs = [XMM0, EFLAGS], Uses = [EAX, EDX] in {
5020 def VPCMPESTRM128rr : SS42AI<0x60, MRMSrcReg, (outs),
5021 (ins VR128:$src1, VR128:$src3, i8imm:$src5),
5022 "vpcmpestrm\t{$src5, $src3, $src1|$src1, $src3, $src5}", []>, OpSize, VEX;
5023 def VPCMPESTRM128rm : SS42AI<0x60, MRMSrcMem, (outs),
5024 (ins VR128:$src1, i128mem:$src3, i8imm:$src5),
5025 "vpcmpestrm\t{$src5, $src3, $src1|$src1, $src3, $src5}", []>, OpSize, VEX;
5026}
5027
5028let Defs = [XMM0, EFLAGS], Uses = [EAX, EDX] in {
5029 def PCMPESTRM128rr : SS42AI<0x60, MRMSrcReg, (outs),
5030 (ins VR128:$src1, VR128:$src3, i8imm:$src5),
5031 "pcmpestrm\t{$src5, $src3, $src1|$src1, $src3, $src5}", []>, OpSize;
5032 def PCMPESTRM128rm : SS42AI<0x60, MRMSrcMem, (outs),
5033 (ins VR128:$src1, i128mem:$src3, i8imm:$src5),
5034 "pcmpestrm\t{$src5, $src3, $src1|$src1, $src3, $src5}", []>, OpSize;
5035}
5036
5037// Packed Compare Implicit Length Strings, Return Index
5038let Defs = [ECX, EFLAGS] in {
5039 multiclass SS42AI_pcmpistri<Intrinsic IntId128, string asm = "pcmpistri"> {
5040 def rr : SS42AI<0x63, MRMSrcReg, (outs),
5041 (ins VR128:$src1, VR128:$src2, i8imm:$src3),
5042 !strconcat(asm, "\t{$src3, $src2, $src1|$src1, $src2, $src3}"),
5043 [(set ECX, (IntId128 VR128:$src1, VR128:$src2, imm:$src3)),
5044 (implicit EFLAGS)]>, OpSize;
5045 def rm : SS42AI<0x63, MRMSrcMem, (outs),
5046 (ins VR128:$src1, i128mem:$src2, i8imm:$src3),
5047 !strconcat(asm, "\t{$src3, $src2, $src1|$src1, $src2, $src3}"),
5048 [(set ECX, (IntId128 VR128:$src1, (load addr:$src2), imm:$src3)),
5049 (implicit EFLAGS)]>, OpSize;
5050 }
5051}
5052
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00005053let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00005054defm VPCMPISTRI : SS42AI_pcmpistri<int_x86_sse42_pcmpistri128, "vpcmpistri">,
5055 VEX;
5056defm VPCMPISTRIA : SS42AI_pcmpistri<int_x86_sse42_pcmpistria128, "vpcmpistri">,
5057 VEX;
5058defm VPCMPISTRIC : SS42AI_pcmpistri<int_x86_sse42_pcmpistric128, "vpcmpistri">,
5059 VEX;
5060defm VPCMPISTRIO : SS42AI_pcmpistri<int_x86_sse42_pcmpistrio128, "vpcmpistri">,
5061 VEX;
5062defm VPCMPISTRIS : SS42AI_pcmpistri<int_x86_sse42_pcmpistris128, "vpcmpistri">,
5063 VEX;
5064defm VPCMPISTRIZ : SS42AI_pcmpistri<int_x86_sse42_pcmpistriz128, "vpcmpistri">,
5065 VEX;
5066}
5067
5068defm PCMPISTRI : SS42AI_pcmpistri<int_x86_sse42_pcmpistri128>;
5069defm PCMPISTRIA : SS42AI_pcmpistri<int_x86_sse42_pcmpistria128>;
5070defm PCMPISTRIC : SS42AI_pcmpistri<int_x86_sse42_pcmpistric128>;
5071defm PCMPISTRIO : SS42AI_pcmpistri<int_x86_sse42_pcmpistrio128>;
5072defm PCMPISTRIS : SS42AI_pcmpistri<int_x86_sse42_pcmpistris128>;
5073defm PCMPISTRIZ : SS42AI_pcmpistri<int_x86_sse42_pcmpistriz128>;
5074
5075// Packed Compare Explicit Length Strings, Return Index
5076let Defs = [ECX, EFLAGS], Uses = [EAX, EDX] in {
5077 multiclass SS42AI_pcmpestri<Intrinsic IntId128, string asm = "pcmpestri"> {
5078 def rr : SS42AI<0x61, MRMSrcReg, (outs),
5079 (ins VR128:$src1, VR128:$src3, i8imm:$src5),
5080 !strconcat(asm, "\t{$src5, $src3, $src1|$src1, $src3, $src5}"),
5081 [(set ECX, (IntId128 VR128:$src1, EAX, VR128:$src3, EDX, imm:$src5)),
5082 (implicit EFLAGS)]>, OpSize;
5083 def rm : SS42AI<0x61, MRMSrcMem, (outs),
5084 (ins VR128:$src1, i128mem:$src3, i8imm:$src5),
5085 !strconcat(asm, "\t{$src5, $src3, $src1|$src1, $src3, $src5}"),
5086 [(set ECX,
5087 (IntId128 VR128:$src1, EAX, (load addr:$src3), EDX, imm:$src5)),
5088 (implicit EFLAGS)]>, OpSize;
5089 }
5090}
5091
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00005092let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00005093defm VPCMPESTRI : SS42AI_pcmpestri<int_x86_sse42_pcmpestri128, "vpcmpestri">,
5094 VEX;
5095defm VPCMPESTRIA : SS42AI_pcmpestri<int_x86_sse42_pcmpestria128, "vpcmpestri">,
5096 VEX;
5097defm VPCMPESTRIC : SS42AI_pcmpestri<int_x86_sse42_pcmpestric128, "vpcmpestri">,
5098 VEX;
5099defm VPCMPESTRIO : SS42AI_pcmpestri<int_x86_sse42_pcmpestrio128, "vpcmpestri">,
5100 VEX;
5101defm VPCMPESTRIS : SS42AI_pcmpestri<int_x86_sse42_pcmpestris128, "vpcmpestri">,
5102 VEX;
5103defm VPCMPESTRIZ : SS42AI_pcmpestri<int_x86_sse42_pcmpestriz128, "vpcmpestri">,
5104 VEX;
5105}
5106
5107defm PCMPESTRI : SS42AI_pcmpestri<int_x86_sse42_pcmpestri128>;
5108defm PCMPESTRIA : SS42AI_pcmpestri<int_x86_sse42_pcmpestria128>;
5109defm PCMPESTRIC : SS42AI_pcmpestri<int_x86_sse42_pcmpestric128>;
5110defm PCMPESTRIO : SS42AI_pcmpestri<int_x86_sse42_pcmpestrio128>;
5111defm PCMPESTRIS : SS42AI_pcmpestri<int_x86_sse42_pcmpestris128>;
5112defm PCMPESTRIZ : SS42AI_pcmpestri<int_x86_sse42_pcmpestriz128>;
5113
5114//===----------------------------------------------------------------------===//
5115// SSE4.2 - CRC Instructions
5116//===----------------------------------------------------------------------===//
5117
5118// No CRC instructions have AVX equivalents
5119
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005120// crc intrinsic instruction
5121// This set of instructions are only rm, the only difference is the size
5122// of r and m.
5123let Constraints = "$src1 = $dst" in {
Eric Christopher027c2b12009-08-10 21:48:58 +00005124 def CRC32m8 : SS42FI<0xF0, MRMSrcMem, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005125 (ins GR32:$src1, i8mem:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005126 "crc32{b} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005127 [(set GR32:$dst,
5128 (int_x86_sse42_crc32_8 GR32:$src1,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005129 (load addr:$src2)))]>;
Eric Christopher027c2b12009-08-10 21:48:58 +00005130 def CRC32r8 : SS42FI<0xF0, MRMSrcReg, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005131 (ins GR32:$src1, GR8:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005132 "crc32{b} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005133 [(set GR32:$dst,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005134 (int_x86_sse42_crc32_8 GR32:$src1, GR8:$src2))]>;
Eric Christopher027c2b12009-08-10 21:48:58 +00005135 def CRC32m16 : SS42FI<0xF1, MRMSrcMem, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005136 (ins GR32:$src1, i16mem:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005137 "crc32{w} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005138 [(set GR32:$dst,
5139 (int_x86_sse42_crc32_16 GR32:$src1,
5140 (load addr:$src2)))]>,
5141 OpSize;
Eric Christopher027c2b12009-08-10 21:48:58 +00005142 def CRC32r16 : SS42FI<0xF1, MRMSrcReg, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005143 (ins GR32:$src1, GR16:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005144 "crc32{w} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005145 [(set GR32:$dst,
Eric Christopher027c2b12009-08-10 21:48:58 +00005146 (int_x86_sse42_crc32_16 GR32:$src1, GR16:$src2))]>,
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005147 OpSize;
Eric Christopher027c2b12009-08-10 21:48:58 +00005148 def CRC32m32 : SS42FI<0xF1, MRMSrcMem, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005149 (ins GR32:$src1, i32mem:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005150 "crc32{l} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005151 [(set GR32:$dst,
5152 (int_x86_sse42_crc32_32 GR32:$src1,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005153 (load addr:$src2)))]>;
Eric Christopher027c2b12009-08-10 21:48:58 +00005154 def CRC32r32 : SS42FI<0xF1, MRMSrcReg, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005155 (ins GR32:$src1, GR32:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005156 "crc32{l} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005157 [(set GR32:$dst,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005158 (int_x86_sse42_crc32_32 GR32:$src1, GR32:$src2))]>;
5159 def CRC64m8 : SS42FI<0xF0, MRMSrcMem, (outs GR64:$dst),
5160 (ins GR64:$src1, i8mem:$src2),
5161 "crc32{b} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005162 [(set GR64:$dst,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005163 (int_x86_sse42_crc64_8 GR64:$src1,
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005164 (load addr:$src2)))]>,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005165 REX_W;
5166 def CRC64r8 : SS42FI<0xF0, MRMSrcReg, (outs GR64:$dst),
5167 (ins GR64:$src1, GR8:$src2),
5168 "crc32{b} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005169 [(set GR64:$dst,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005170 (int_x86_sse42_crc64_8 GR64:$src1, GR8:$src2))]>,
5171 REX_W;
5172 def CRC64m64 : SS42FI<0xF1, MRMSrcMem, (outs GR64:$dst),
5173 (ins GR64:$src1, i64mem:$src2),
5174 "crc32{q} \t{$src2, $src1|$src1, $src2}",
5175 [(set GR64:$dst,
5176 (int_x86_sse42_crc64_64 GR64:$src1,
5177 (load addr:$src2)))]>,
5178 REX_W;
5179 def CRC64r64 : SS42FI<0xF1, MRMSrcReg, (outs GR64:$dst),
5180 (ins GR64:$src1, GR64:$src2),
5181 "crc32{q} \t{$src2, $src1|$src1, $src2}",
5182 [(set GR64:$dst,
5183 (int_x86_sse42_crc64_64 GR64:$src1, GR64:$src2))]>,
5184 REX_W;
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005185}
Eric Christopherb120ab42009-08-18 22:50:32 +00005186
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00005187//===----------------------------------------------------------------------===//
5188// AES-NI Instructions
5189//===----------------------------------------------------------------------===//
5190
Bruno Cardoso Lopesced9ec92010-07-07 18:24:20 +00005191multiclass AESI_binop_rm_int<bits<8> opc, string OpcodeStr,
5192 Intrinsic IntId128, bit Is2Addr = 1> {
5193 def rr : AES8I<opc, MRMSrcReg, (outs VR128:$dst),
5194 (ins VR128:$src1, VR128:$src2),
5195 !if(Is2Addr,
5196 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
5197 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
5198 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
5199 OpSize;
5200 def rm : AES8I<opc, MRMSrcMem, (outs VR128:$dst),
5201 (ins VR128:$src1, i128mem:$src2),
5202 !if(Is2Addr,
5203 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
5204 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
5205 [(set VR128:$dst,
5206 (IntId128 VR128:$src1,
5207 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00005208}
5209
Bruno Cardoso Lopesced9ec92010-07-07 18:24:20 +00005210// Perform One Round of an AES Encryption/Decryption Flow
5211let isAsmParserOnly = 1, Predicates = [HasAVX, HasAES] in {
5212 defm VAESENC : AESI_binop_rm_int<0xDC, "vaesenc",
5213 int_x86_aesni_aesenc, 0>, VEX_4V;
5214 defm VAESENCLAST : AESI_binop_rm_int<0xDD, "vaesenclast",
5215 int_x86_aesni_aesenclast, 0>, VEX_4V;
5216 defm VAESDEC : AESI_binop_rm_int<0xDE, "vaesdec",
5217 int_x86_aesni_aesdec, 0>, VEX_4V;
5218 defm VAESDECLAST : AESI_binop_rm_int<0xDF, "vaesdeclast",
5219 int_x86_aesni_aesdeclast, 0>, VEX_4V;
5220}
5221
5222let Constraints = "$src1 = $dst" in {
5223 defm AESENC : AESI_binop_rm_int<0xDC, "aesenc",
5224 int_x86_aesni_aesenc>;
5225 defm AESENCLAST : AESI_binop_rm_int<0xDD, "aesenclast",
5226 int_x86_aesni_aesenclast>;
5227 defm AESDEC : AESI_binop_rm_int<0xDE, "aesdec",
5228 int_x86_aesni_aesdec>;
5229 defm AESDECLAST : AESI_binop_rm_int<0xDF, "aesdeclast",
5230 int_x86_aesni_aesdeclast>;
5231}
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00005232
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00005233def : Pat<(v2i64 (int_x86_aesni_aesenc VR128:$src1, VR128:$src2)),
5234 (AESENCrr VR128:$src1, VR128:$src2)>;
5235def : Pat<(v2i64 (int_x86_aesni_aesenc VR128:$src1, (memop addr:$src2))),
5236 (AESENCrm VR128:$src1, addr:$src2)>;
5237def : Pat<(v2i64 (int_x86_aesni_aesenclast VR128:$src1, VR128:$src2)),
5238 (AESENCLASTrr VR128:$src1, VR128:$src2)>;
5239def : Pat<(v2i64 (int_x86_aesni_aesenclast VR128:$src1, (memop addr:$src2))),
5240 (AESENCLASTrm VR128:$src1, addr:$src2)>;
5241def : Pat<(v2i64 (int_x86_aesni_aesdec VR128:$src1, VR128:$src2)),
5242 (AESDECrr VR128:$src1, VR128:$src2)>;
5243def : Pat<(v2i64 (int_x86_aesni_aesdec VR128:$src1, (memop addr:$src2))),
5244 (AESDECrm VR128:$src1, addr:$src2)>;
5245def : Pat<(v2i64 (int_x86_aesni_aesdeclast VR128:$src1, VR128:$src2)),
5246 (AESDECLASTrr VR128:$src1, VR128:$src2)>;
5247def : Pat<(v2i64 (int_x86_aesni_aesdeclast VR128:$src1, (memop addr:$src2))),
5248 (AESDECLASTrm VR128:$src1, addr:$src2)>;
5249
Bruno Cardoso Lopesced9ec92010-07-07 18:24:20 +00005250// Perform the AES InvMixColumn Transformation
5251let isAsmParserOnly = 1, Predicates = [HasAVX, HasAES] in {
5252 def VAESIMCrr : AES8I<0xDB, MRMSrcReg, (outs VR128:$dst),
5253 (ins VR128:$src1),
5254 "vaesimc\t{$src1, $dst|$dst, $src1}",
5255 [(set VR128:$dst,
5256 (int_x86_aesni_aesimc VR128:$src1))]>,
5257 OpSize, VEX;
5258 def VAESIMCrm : AES8I<0xDB, MRMSrcMem, (outs VR128:$dst),
5259 (ins i128mem:$src1),
5260 "vaesimc\t{$src1, $dst|$dst, $src1}",
5261 [(set VR128:$dst,
5262 (int_x86_aesni_aesimc (bitconvert (memopv2i64 addr:$src1))))]>,
5263 OpSize, VEX;
5264}
Eric Christopherb3500fd2010-04-02 23:48:33 +00005265def AESIMCrr : AES8I<0xDB, MRMSrcReg, (outs VR128:$dst),
5266 (ins VR128:$src1),
5267 "aesimc\t{$src1, $dst|$dst, $src1}",
5268 [(set VR128:$dst,
5269 (int_x86_aesni_aesimc VR128:$src1))]>,
5270 OpSize;
Eric Christopherb3500fd2010-04-02 23:48:33 +00005271def AESIMCrm : AES8I<0xDB, MRMSrcMem, (outs VR128:$dst),
5272 (ins i128mem:$src1),
5273 "aesimc\t{$src1, $dst|$dst, $src1}",
5274 [(set VR128:$dst,
5275 (int_x86_aesni_aesimc (bitconvert (memopv2i64 addr:$src1))))]>,
5276 OpSize;
5277
Bruno Cardoso Lopesced9ec92010-07-07 18:24:20 +00005278// AES Round Key Generation Assist
5279let isAsmParserOnly = 1, Predicates = [HasAVX, HasAES] in {
5280 def VAESKEYGENASSIST128rr : AESAI<0xDF, MRMSrcReg, (outs VR128:$dst),
5281 (ins VR128:$src1, i8imm:$src2),
5282 "vaeskeygenassist\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5283 [(set VR128:$dst,
5284 (int_x86_aesni_aeskeygenassist VR128:$src1, imm:$src2))]>,
5285 OpSize, VEX;
5286 def VAESKEYGENASSIST128rm : AESAI<0xDF, MRMSrcMem, (outs VR128:$dst),
5287 (ins i128mem:$src1, i8imm:$src2),
5288 "vaeskeygenassist\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5289 [(set VR128:$dst,
5290 (int_x86_aesni_aeskeygenassist (bitconvert (memopv2i64 addr:$src1)),
5291 imm:$src2))]>,
5292 OpSize, VEX;
5293}
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00005294def AESKEYGENASSIST128rr : AESAI<0xDF, MRMSrcReg, (outs VR128:$dst),
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00005295 (ins VR128:$src1, i8imm:$src2),
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00005296 "aeskeygenassist\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5297 [(set VR128:$dst,
5298 (int_x86_aesni_aeskeygenassist VR128:$src1, imm:$src2))]>,
5299 OpSize;
5300def AESKEYGENASSIST128rm : AESAI<0xDF, MRMSrcMem, (outs VR128:$dst),
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00005301 (ins i128mem:$src1, i8imm:$src2),
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00005302 "aeskeygenassist\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5303 [(set VR128:$dst,
5304 (int_x86_aesni_aeskeygenassist (bitconvert (memopv2i64 addr:$src1)),
5305 imm:$src2))]>,
5306 OpSize;
Bruno Cardoso Lopes43945d92010-07-20 00:11:13 +00005307
5308//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesf528d2b2010-07-23 18:41:12 +00005309// CLMUL Instructions
5310//===----------------------------------------------------------------------===//
5311
5312// Only the AVX version of CLMUL instructions are described here.
5313
5314// Carry-less Multiplication instructions
5315let isAsmParserOnly = 1 in {
5316def VPCLMULQDQrr : CLMULIi8<0x44, MRMSrcReg, (outs VR128:$dst),
5317 (ins VR128:$src1, VR128:$src2, i8imm:$src3),
5318 "vpclmulqdq\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
5319 []>;
5320
5321def VPCLMULQDQrm : CLMULIi8<0x44, MRMSrcMem, (outs VR128:$dst),
5322 (ins VR128:$src1, i128mem:$src2, i8imm:$src3),
5323 "vpclmulqdq\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
5324 []>;
5325
5326// Assembler Only
5327multiclass avx_vpclmul<string asm> {
5328 def rr : I<0, Pseudo, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
5329 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5330 []>;
5331
5332 def rm : I<0, Pseudo, (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
5333 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5334 []>;
5335}
5336defm VPCLMULHQHQDQ : avx_vpclmul<"vpclmulhqhqdq">;
5337defm VPCLMULHQLQDQ : avx_vpclmul<"vpclmulhqlqdq">;
5338defm VPCLMULLQHQDQ : avx_vpclmul<"vpclmullqhqdq">;
5339defm VPCLMULLQLQDQ : avx_vpclmul<"vpclmullqlqdq">;
5340
5341} // isAsmParserOnly
5342
5343//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes43945d92010-07-20 00:11:13 +00005344// AVX Instructions
5345//===----------------------------------------------------------------------===//
5346
5347let isAsmParserOnly = 1 in {
5348
5349// Load from memory and broadcast to all elements of the destination operand
5350class avx_broadcast<bits<8> opc, string OpcodeStr, RegisterClass RC,
Bruno Cardoso Lopes251871c2010-08-09 18:03:43 +00005351 X86MemOperand x86memop, Intrinsic Int> :
Bruno Cardoso Lopes43945d92010-07-20 00:11:13 +00005352 AVX8I<opc, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Bruno Cardoso Lopes251871c2010-08-09 18:03:43 +00005353 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
5354 [(set RC:$dst, (Int addr:$src))]>, VEX;
Bruno Cardoso Lopes43945d92010-07-20 00:11:13 +00005355
Bruno Cardoso Lopes251871c2010-08-09 18:03:43 +00005356def VBROADCASTSS : avx_broadcast<0x18, "vbroadcastss", VR128, f32mem,
5357 int_x86_avx_vbroadcastss>;
5358def VBROADCASTSSY : avx_broadcast<0x18, "vbroadcastss", VR256, f32mem,
5359 int_x86_avx_vbroadcastss_256>;
5360def VBROADCASTSD : avx_broadcast<0x19, "vbroadcastsd", VR256, f64mem,
5361 int_x86_avx_vbroadcast_sd_256>;
5362def VBROADCASTF128 : avx_broadcast<0x1A, "vbroadcastf128", VR256, f128mem,
5363 int_x86_avx_vbroadcastf128_pd_256>;
Bruno Cardoso Lopes43945d92010-07-20 00:11:13 +00005364
Bruno Cardoso Lopese1c29be2010-07-20 19:44:51 +00005365// Insert packed floating-point values
5366def VINSERTF128rr : AVXAIi8<0x18, MRMSrcReg, (outs VR256:$dst),
5367 (ins VR256:$src1, VR128:$src2, i8imm:$src3),
5368 "vinsertf128\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
5369 []>, VEX_4V;
5370def VINSERTF128rm : AVXAIi8<0x18, MRMSrcMem, (outs VR256:$dst),
5371 (ins VR256:$src1, f128mem:$src2, i8imm:$src3),
5372 "vinsertf128\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
5373 []>, VEX_4V;
5374
Bruno Cardoso Lopes1154f422010-07-20 23:19:02 +00005375// Extract packed floating-point values
5376def VEXTRACTF128rr : AVXAIi8<0x19, MRMDestReg, (outs VR128:$dst),
5377 (ins VR256:$src1, i8imm:$src2),
5378 "vextractf128\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5379 []>, VEX;
5380def VEXTRACTF128mr : AVXAIi8<0x19, MRMDestMem, (outs),
5381 (ins f128mem:$dst, VR256:$src1, i8imm:$src2),
5382 "vextractf128\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5383 []>, VEX;
5384
Bruno Cardoso Lopes4b13f3c2010-07-21 02:46:58 +00005385// Conditional SIMD Packed Loads and Stores
Bruno Cardoso Lopes251871c2010-08-09 18:03:43 +00005386multiclass avx_movmask_rm<bits<8> opc_rm, bits<8> opc_mr, string OpcodeStr,
5387 Intrinsic IntLd, Intrinsic IntLd256,
5388 Intrinsic IntSt, Intrinsic IntSt256,
5389 PatFrag pf128, PatFrag pf256> {
Bruno Cardoso Lopes4b13f3c2010-07-21 02:46:58 +00005390 def rm : AVX8I<opc_rm, MRMSrcMem, (outs VR128:$dst),
5391 (ins VR128:$src1, f128mem:$src2),
5392 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopes251871c2010-08-09 18:03:43 +00005393 [(set VR128:$dst, (IntLd addr:$src2, VR128:$src1))]>,
5394 VEX_4V;
Bruno Cardoso Lopes4b13f3c2010-07-21 02:46:58 +00005395 def Yrm : AVX8I<opc_rm, MRMSrcMem, (outs VR256:$dst),
5396 (ins VR256:$src1, f256mem:$src2),
5397 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopes251871c2010-08-09 18:03:43 +00005398 [(set VR256:$dst, (IntLd256 addr:$src2, VR256:$src1))]>,
5399 VEX_4V;
Bruno Cardoso Lopes4b13f3c2010-07-21 02:46:58 +00005400 def mr : AVX8I<opc_mr, MRMDestMem, (outs),
5401 (ins f128mem:$dst, VR128:$src1, VR128:$src2),
5402 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopes251871c2010-08-09 18:03:43 +00005403 [(IntSt addr:$dst, VR128:$src1, VR128:$src2)]>, VEX_4V;
Bruno Cardoso Lopes4b13f3c2010-07-21 02:46:58 +00005404 def Ymr : AVX8I<opc_mr, MRMDestMem, (outs),
5405 (ins f256mem:$dst, VR256:$src1, VR256:$src2),
5406 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopes251871c2010-08-09 18:03:43 +00005407 [(IntSt256 addr:$dst, VR256:$src1, VR256:$src2)]>, VEX_4V;
Bruno Cardoso Lopes4b13f3c2010-07-21 02:46:58 +00005408}
5409
Bruno Cardoso Lopes251871c2010-08-09 18:03:43 +00005410defm VMASKMOVPS : avx_movmask_rm<0x2C, 0x2E, "vmaskmovps",
5411 int_x86_avx_maskload_ps,
5412 int_x86_avx_maskload_ps_256,
5413 int_x86_avx_maskstore_ps,
5414 int_x86_avx_maskstore_ps_256,
5415 memopv4f32, memopv8f32>;
5416defm VMASKMOVPD : avx_movmask_rm<0x2D, 0x2F, "vmaskmovpd",
5417 int_x86_avx_maskload_pd,
5418 int_x86_avx_maskload_pd_256,
5419 int_x86_avx_maskstore_pd,
5420 int_x86_avx_maskstore_pd_256,
5421 memopv2f64, memopv4f64>;
Bruno Cardoso Lopes4b13f3c2010-07-21 02:46:58 +00005422
Bruno Cardoso Lopes7d7d15a2010-07-21 03:07:42 +00005423// Permute Floating-Point Values
5424multiclass avx_permil<bits<8> opc_rm, bits<8> opc_rmi, string OpcodeStr,
Bruno Cardoso Lopesbd2d90f2010-08-06 20:03:27 +00005425 RegisterClass RC, X86MemOperand x86memop_f,
5426 X86MemOperand x86memop_i, PatFrag f_frag, PatFrag i_frag,
5427 Intrinsic IntVar, Intrinsic IntImm> {
Bruno Cardoso Lopes7d7d15a2010-07-21 03:07:42 +00005428 def rr : AVX8I<opc_rm, MRMSrcReg, (outs RC:$dst),
5429 (ins RC:$src1, RC:$src2),
5430 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopesbd2d90f2010-08-06 20:03:27 +00005431 [(set RC:$dst, (IntVar RC:$src1, RC:$src2))]>, VEX_4V;
Bruno Cardoso Lopes7d7d15a2010-07-21 03:07:42 +00005432 def rm : AVX8I<opc_rm, MRMSrcMem, (outs RC:$dst),
Bruno Cardoso Lopesbd2d90f2010-08-06 20:03:27 +00005433 (ins RC:$src1, x86memop_i:$src2),
Bruno Cardoso Lopes7d7d15a2010-07-21 03:07:42 +00005434 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopesbd2d90f2010-08-06 20:03:27 +00005435 [(set RC:$dst, (IntVar RC:$src1, (i_frag addr:$src2)))]>, VEX_4V;
5436
Bruno Cardoso Lopes7d7d15a2010-07-21 03:07:42 +00005437 def ri : AVXAIi8<opc_rmi, MRMSrcReg, (outs RC:$dst),
5438 (ins RC:$src1, i8imm:$src2),
5439 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopesbd2d90f2010-08-06 20:03:27 +00005440 [(set RC:$dst, (IntImm RC:$src1, imm:$src2))]>, VEX;
Bruno Cardoso Lopes7d7d15a2010-07-21 03:07:42 +00005441 def mi : AVXAIi8<opc_rmi, MRMSrcMem, (outs RC:$dst),
Bruno Cardoso Lopesbd2d90f2010-08-06 20:03:27 +00005442 (ins x86memop_f:$src1, i8imm:$src2),
Bruno Cardoso Lopes7d7d15a2010-07-21 03:07:42 +00005443 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopesbd2d90f2010-08-06 20:03:27 +00005444 [(set RC:$dst, (IntImm (f_frag addr:$src1), imm:$src2))]>, VEX;
Bruno Cardoso Lopes7d7d15a2010-07-21 03:07:42 +00005445}
5446
Bruno Cardoso Lopesbd2d90f2010-08-06 20:03:27 +00005447defm VPERMILPS : avx_permil<0x0C, 0x04, "vpermilps", VR128, f128mem, i128mem,
5448 memopv4f32, memopv4i32,
5449 int_x86_avx_vpermilvar_ps,
5450 int_x86_avx_vpermil_ps>;
5451defm VPERMILPSY : avx_permil<0x0C, 0x04, "vpermilps", VR256, f256mem, i256mem,
5452 memopv8f32, memopv8i32,
5453 int_x86_avx_vpermilvar_ps_256,
5454 int_x86_avx_vpermil_ps_256>;
5455defm VPERMILPD : avx_permil<0x0D, 0x05, "vpermilpd", VR128, f128mem, i128mem,
5456 memopv2f64, memopv2i64,
5457 int_x86_avx_vpermilvar_pd,
5458 int_x86_avx_vpermil_pd>;
5459defm VPERMILPDY : avx_permil<0x0D, 0x05, "vpermilpd", VR256, f256mem, i256mem,
5460 memopv4f64, memopv4i64,
5461 int_x86_avx_vpermilvar_pd_256,
5462 int_x86_avx_vpermil_pd_256>;
Bruno Cardoso Lopes7d7d15a2010-07-21 03:07:42 +00005463
5464def VPERM2F128rr : AVXAIi8<0x06, MRMSrcReg, (outs VR256:$dst),
5465 (ins VR256:$src1, VR256:$src2, i8imm:$src3),
5466 "vperm2f128\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
5467 []>, VEX_4V;
5468def VPERM2F128rm : AVXAIi8<0x06, MRMSrcMem, (outs VR256:$dst),
5469 (ins VR256:$src1, f256mem:$src2, i8imm:$src3),
5470 "vperm2f128\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
5471 []>, VEX_4V;
5472
Bruno Cardoso Lopescf6ca032010-07-21 08:56:24 +00005473// Zero All YMM registers
Bruno Cardoso Lopes4945dd82010-08-06 22:10:01 +00005474def VZEROALL : I<0x77, RawFrm, (outs), (ins), "vzeroall",
5475 [(int_x86_avx_vzeroall)]>, VEX, VEX_L, Requires<[HasAVX]>;
Bruno Cardoso Lopescf6ca032010-07-21 08:56:24 +00005476
5477// Zero Upper bits of YMM registers
Bruno Cardoso Lopes4945dd82010-08-06 22:10:01 +00005478def VZEROUPPER : I<0x77, RawFrm, (outs), (ins), "vzeroupper",
5479 [(int_x86_avx_vzeroupper)]>, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopescf6ca032010-07-21 08:56:24 +00005480
Bruno Cardoso Lopes43945d92010-07-20 00:11:13 +00005481} // isAsmParserOnly
Bruno Cardoso Lopesbd2d90f2010-08-06 20:03:27 +00005482
Bruno Cardoso Lopes251871c2010-08-09 18:03:43 +00005483def : Pat<(int_x86_avx_vinsertf128_pd_256 VR256:$src1, VR128:$src2, imm:$src3),
5484 (VINSERTF128rr VR256:$src1, VR128:$src2, imm:$src3)>;
5485def : Pat<(int_x86_avx_vinsertf128_ps_256 VR256:$src1, VR128:$src2, imm:$src3),
5486 (VINSERTF128rr VR256:$src1, VR128:$src2, imm:$src3)>;
5487def : Pat<(int_x86_avx_vinsertf128_si_256 VR256:$src1, VR128:$src2, imm:$src3),
5488 (VINSERTF128rr VR256:$src1, VR128:$src2, imm:$src3)>;
5489
5490def : Pat<(int_x86_avx_vextractf128_pd_256 VR256:$src1, imm:$src2),
5491 (VEXTRACTF128rr VR256:$src1, imm:$src2)>;
5492def : Pat<(int_x86_avx_vextractf128_ps_256 VR256:$src1, imm:$src2),
5493 (VEXTRACTF128rr VR256:$src1, imm:$src2)>;
5494def : Pat<(int_x86_avx_vextractf128_si_256 VR256:$src1, imm:$src2),
5495 (VEXTRACTF128rr VR256:$src1, imm:$src2)>;
5496
5497def : Pat<(int_x86_avx_vbroadcastf128_ps_256 addr:$src),
5498 (VBROADCASTF128 addr:$src)>;
5499
Bruno Cardoso Lopesbd2d90f2010-08-06 20:03:27 +00005500def : Pat<(int_x86_avx_vperm2f128_ps_256 VR256:$src1, VR256:$src2, imm:$src3),
5501 (VPERM2F128rr VR256:$src1, VR256:$src2, imm:$src3)>;
5502def : Pat<(int_x86_avx_vperm2f128_pd_256 VR256:$src1, VR256:$src2, imm:$src3),
5503 (VPERM2F128rr VR256:$src1, VR256:$src2, imm:$src3)>;
5504def : Pat<(int_x86_avx_vperm2f128_si_256 VR256:$src1, VR256:$src2, imm:$src3),
5505 (VPERM2F128rr VR256:$src1, VR256:$src2, imm:$src3)>;
5506
5507def : Pat<(int_x86_avx_vperm2f128_ps_256
5508 VR256:$src1, (memopv8f32 addr:$src2), imm:$src3),
5509 (VPERM2F128rm VR256:$src1, addr:$src2, imm:$src3)>;
5510def : Pat<(int_x86_avx_vperm2f128_pd_256
5511 VR256:$src1, (memopv4f64 addr:$src2), imm:$src3),
5512 (VPERM2F128rm VR256:$src1, addr:$src2, imm:$src3)>;
5513def : Pat<(int_x86_avx_vperm2f128_si_256
5514 VR256:$src1, (memopv8i32 addr:$src2), imm:$src3),
5515 (VPERM2F128rm VR256:$src1, addr:$src2, imm:$src3)>;
5516