blob: 9bd08fdbb61b693813153b321fd2d68f1ee959b2 [file] [log] [blame]
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00001//====- X86InstrSSE.td - Describe the X86 Instruction Set --*- tablegen -*-===//
Eric Christopher44b93ff2009-07-31 20:07:27 +00002//
Evan Chengffcb95b2006-02-21 19:13:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Eric Christopher44b93ff2009-07-31 20:07:27 +00007//
Evan Chengffcb95b2006-02-21 19:13:53 +00008//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 SSE instruction set, defining the instructions,
11// and properties of the instructions which are needed for code generation,
12// machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Chris Lattner3a7cd952006-10-07 21:55:32 +000016
Evan Cheng4e4c71e2006-02-21 20:00:20 +000017//===----------------------------------------------------------------------===//
18// SSE scalar FP Instructions
19//===----------------------------------------------------------------------===//
20
Dan Gohman533297b2009-10-29 18:10:34 +000021// CMOV* - Used to implement the SSE SELECT DAG operation. Expanded after
22// instruction selection into a branch sequence.
23let Uses = [EFLAGS], usesCustomInserter = 1 in {
Evan Cheng4e4c71e2006-02-21 20:00:20 +000024 def CMOV_FR32 : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +000025 (outs FR32:$dst), (ins FR32:$t, FR32:$f, i8imm:$cond),
Evan Cheng4e4c71e2006-02-21 20:00:20 +000026 "#CMOV_FR32 PSEUDO!",
Evan Chenge5f62042007-09-29 00:00:36 +000027 [(set FR32:$dst, (X86cmov FR32:$t, FR32:$f, imm:$cond,
28 EFLAGS))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +000029 def CMOV_FR64 : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +000030 (outs FR64:$dst), (ins FR64:$t, FR64:$f, i8imm:$cond),
Evan Cheng4e4c71e2006-02-21 20:00:20 +000031 "#CMOV_FR64 PSEUDO!",
Evan Chenge5f62042007-09-29 00:00:36 +000032 [(set FR64:$dst, (X86cmov FR64:$t, FR64:$f, imm:$cond,
33 EFLAGS))]>;
Evan Chengf7c378e2006-04-10 07:23:14 +000034 def CMOV_V4F32 : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +000035 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Evan Chengf7c378e2006-04-10 07:23:14 +000036 "#CMOV_V4F32 PSEUDO!",
37 [(set VR128:$dst,
Evan Chenge5f62042007-09-29 00:00:36 +000038 (v4f32 (X86cmov VR128:$t, VR128:$f, imm:$cond,
39 EFLAGS)))]>;
Evan Chengf7c378e2006-04-10 07:23:14 +000040 def CMOV_V2F64 : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +000041 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Evan Chengf7c378e2006-04-10 07:23:14 +000042 "#CMOV_V2F64 PSEUDO!",
43 [(set VR128:$dst,
Evan Chenge5f62042007-09-29 00:00:36 +000044 (v2f64 (X86cmov VR128:$t, VR128:$f, imm:$cond,
45 EFLAGS)))]>;
Evan Chengf7c378e2006-04-10 07:23:14 +000046 def CMOV_V2I64 : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +000047 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Evan Chengf7c378e2006-04-10 07:23:14 +000048 "#CMOV_V2I64 PSEUDO!",
49 [(set VR128:$dst,
Evan Chenge5f62042007-09-29 00:00:36 +000050 (v2i64 (X86cmov VR128:$t, VR128:$f, imm:$cond,
Evan Cheng0488db92007-09-25 01:57:46 +000051 EFLAGS)))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +000052}
53
Bill Wendlingddd35322007-05-02 23:11:52 +000054//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +000055// SSE 1 & 2 Instructions Classes
56//===----------------------------------------------------------------------===//
57
58/// sse12_fp_scalar - SSE 1 & 2 scalar instructions class
59multiclass sse12_fp_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +000060 RegisterClass RC, X86MemOperand x86memop,
61 bit Is2Addr = 1> {
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +000062 let isCommutable = 1 in {
63 def rr : SI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +000064 !if(Is2Addr,
65 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
66 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
67 [(set RC:$dst, (OpNode RC:$src1, RC:$src2))]>;
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +000068 }
Bruno Cardoso Lopesb7cc3f62010-06-21 21:28:07 +000069 def rm : SI<opc, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +000070 !if(Is2Addr,
71 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
72 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
73 [(set RC:$dst, (OpNode RC:$src1, (load addr:$src2)))]>;
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +000074}
75
76/// sse12_fp_scalar_int - SSE 1 & 2 scalar instructions intrinsics class
77multiclass sse12_fp_scalar_int<bits<8> opc, string OpcodeStr, RegisterClass RC,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +000078 string asm, string SSEVer, string FPSizeStr,
79 Operand memopr, ComplexPattern mem_cpat,
80 bit Is2Addr = 1> {
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +000081 def rr_Int : SI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +000082 !if(Is2Addr,
83 !strconcat(asm, "\t{$src2, $dst|$dst, $src2}"),
84 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
85 [(set RC:$dst, (!nameconcat<Intrinsic>("int_x86_sse",
86 !strconcat(SSEVer, !strconcat("_",
87 !strconcat(OpcodeStr, FPSizeStr))))
88 RC:$src1, RC:$src2))]>;
Bruno Cardoso Lopesb7cc3f62010-06-21 21:28:07 +000089 def rm_Int : SI<opc, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, memopr:$src2),
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +000090 !if(Is2Addr,
91 !strconcat(asm, "\t{$src2, $dst|$dst, $src2}"),
92 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
93 [(set RC:$dst, (!nameconcat<Intrinsic>("int_x86_sse",
94 !strconcat(SSEVer, !strconcat("_",
95 !strconcat(OpcodeStr, FPSizeStr))))
96 RC:$src1, mem_cpat:$src2))]>;
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +000097}
98
99/// sse12_fp_packed - SSE 1 & 2 packed instructions class
100multiclass sse12_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
101 RegisterClass RC, ValueType vt,
102 X86MemOperand x86memop, PatFrag mem_frag,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +0000103 Domain d, bit Is2Addr = 1> {
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000104 let isCommutable = 1 in
105 def rr : PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +0000106 !if(Is2Addr,
107 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
108 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
109 [(set RC:$dst, (vt (OpNode RC:$src1, RC:$src2)))], d>;
110 let mayLoad = 1 in
Bruno Cardoso Lopesf4f4bad2010-06-19 02:44:01 +0000111 def rm : PI<opc, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +0000112 !if(Is2Addr,
113 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
114 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
115 [(set RC:$dst, (OpNode RC:$src1, (mem_frag addr:$src2)))], d>;
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000116}
117
Bruno Cardoso Lopesf6ff0032010-06-19 04:09:22 +0000118/// sse12_fp_packed_logical_rm - SSE 1 & 2 packed instructions class
119multiclass sse12_fp_packed_logical_rm<bits<8> opc, RegisterClass RC, Domain d,
120 string OpcodeStr, X86MemOperand x86memop,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +0000121 list<dag> pat_rr, list<dag> pat_rm,
122 bit Is2Addr = 1> {
Bruno Cardoso Lopesf6ff0032010-06-19 04:09:22 +0000123 let isCommutable = 1 in
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +0000124 def rr : PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
125 !if(Is2Addr,
126 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
127 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
128 pat_rr, d>;
129 def rm : PI<opc, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
130 !if(Is2Addr,
131 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
132 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
133 pat_rm, d>;
Bruno Cardoso Lopesf6ff0032010-06-19 04:09:22 +0000134}
135
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000136/// sse12_fp_packed_int - SSE 1 & 2 packed instructions intrinsics class
137multiclass sse12_fp_packed_int<bits<8> opc, string OpcodeStr, RegisterClass RC,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +0000138 string asm, string SSEVer, string FPSizeStr,
139 X86MemOperand x86memop, PatFrag mem_frag,
140 Domain d, bit Is2Addr = 1> {
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000141 def rr_Int : PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +0000142 !if(Is2Addr,
143 !strconcat(asm, "\t{$src2, $dst|$dst, $src2}"),
144 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +0000145 [(set RC:$dst, (!nameconcat<Intrinsic>("int_x86_",
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +0000146 !strconcat(SSEVer, !strconcat("_",
147 !strconcat(OpcodeStr, FPSizeStr))))
148 RC:$src1, RC:$src2))], d>;
149 def rm_Int : PI<opc, MRMSrcMem, (outs RC:$dst), (ins RC:$src1,x86memop:$src2),
150 !if(Is2Addr,
151 !strconcat(asm, "\t{$src2, $dst|$dst, $src2}"),
152 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +0000153 [(set RC:$dst, (!nameconcat<Intrinsic>("int_x86_",
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +0000154 !strconcat(SSEVer, !strconcat("_",
155 !strconcat(OpcodeStr, FPSizeStr))))
156 RC:$src1, (mem_frag addr:$src2)))], d>;
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000157}
158
159//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000160// SSE 1 & 2 - Move Instructions
161//===----------------------------------------------------------------------===//
162
Bruno Cardoso Lopesc3d57b12010-06-22 22:38:56 +0000163class sse12_move_rr<RegisterClass RC, ValueType vt, string asm> :
164 SI<0x10, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, RC:$src2), asm,
165 [(set (vt VR128:$dst), (movl VR128:$src1, (scalar_to_vector RC:$src2)))]>;
166
167// Loading from memory automatically zeroing upper bits.
168class sse12_move_rm<RegisterClass RC, X86MemOperand x86memop,
169 PatFrag mem_pat, string OpcodeStr> :
170 SI<0x10, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
171 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
172 [(set RC:$dst, (mem_pat addr:$src))]>;
173
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000174// Move Instructions. Register-to-register movss/movsd is not used for FR32/64
175// register copies because it's a partial register update; FsMOVAPSrr/FsMOVAPDrr
176// is used instead. Register-to-register movss/movsd is not modeled as an
177// INSERT_SUBREG because INSERT_SUBREG requires that the insert be implementable
178// in terms of a copy, and just mentioned, we don't use movss/movsd for copies.
Bruno Cardoso Lopesc3d57b12010-06-22 22:38:56 +0000179let isAsmParserOnly = 1 in {
180 def VMOVSSrr : sse12_move_rr<FR32, v4f32,
181 "movss\t{$src2, $src1, $dst|$dst, $src1, $src2}">, XS, VEX_4V;
182 def VMOVSDrr : sse12_move_rr<FR64, v2f64,
183 "movsd\t{$src2, $src1, $dst|$dst, $src1, $src2}">, XD, VEX_4V;
184
185 let canFoldAsLoad = 1, isReMaterializable = 1 in {
186 def VMOVSSrm : sse12_move_rm<FR32, f32mem, loadf32, "movss">, XS, VEX;
187
188 let AddedComplexity = 20 in
189 def VMOVSDrm : sse12_move_rm<FR64, f64mem, loadf64, "movsd">, XD, VEX;
190 }
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000191}
192
Bruno Cardoso Lopesc3d57b12010-06-22 22:38:56 +0000193let Constraints = "$src1 = $dst" in {
194 def MOVSSrr : sse12_move_rr<FR32, v4f32,
195 "movss\t{$src2, $dst|$dst, $src2}">, XS;
196 def MOVSDrr : sse12_move_rr<FR64, v2f64,
197 "movsd\t{$src2, $dst|$dst, $src2}">, XD;
198}
199
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000200let canFoldAsLoad = 1, isReMaterializable = 1 in {
Bruno Cardoso Lopesc3d57b12010-06-22 22:38:56 +0000201 def MOVSSrm : sse12_move_rm<FR32, f32mem, loadf32, "movss">, XS;
202
203 let AddedComplexity = 20 in
204 def MOVSDrm : sse12_move_rm<FR64, f64mem, loadf64, "movsd">, XD;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000205}
206
207let AddedComplexity = 15 in {
208// Extract the low 32-bit value from one vector and insert it into another.
209def : Pat<(v4f32 (movl VR128:$src1, VR128:$src2)),
210 (MOVSSrr (v4f32 VR128:$src1),
211 (EXTRACT_SUBREG (v4f32 VR128:$src2), sub_ss))>;
212// Extract the low 64-bit value from one vector and insert it into another.
213def : Pat<(v2f64 (movl VR128:$src1, VR128:$src2)),
214 (MOVSDrr (v2f64 VR128:$src1),
215 (EXTRACT_SUBREG (v2f64 VR128:$src2), sub_sd))>;
216}
217
218// Implicitly promote a 32-bit scalar to a vector.
219def : Pat<(v4f32 (scalar_to_vector FR32:$src)),
220 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), FR32:$src, sub_ss)>;
221// Implicitly promote a 64-bit scalar to a vector.
222def : Pat<(v2f64 (scalar_to_vector FR64:$src)),
223 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), FR64:$src, sub_sd)>;
224
225let AddedComplexity = 20 in {
226// MOVSSrm zeros the high parts of the register; represent this
227// with SUBREG_TO_REG.
228def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
229 (SUBREG_TO_REG (i32 0), (MOVSSrm addr:$src), sub_ss)>;
230def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
231 (SUBREG_TO_REG (i32 0), (MOVSSrm addr:$src), sub_ss)>;
232def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
233 (SUBREG_TO_REG (i32 0), (MOVSSrm addr:$src), sub_ss)>;
234// MOVSDrm zeros the high parts of the register; represent this
235// with SUBREG_TO_REG.
236def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
237 (SUBREG_TO_REG (i64 0), (MOVSDrm addr:$src), sub_sd)>;
238def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
239 (SUBREG_TO_REG (i64 0), (MOVSDrm addr:$src), sub_sd)>;
240def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
241 (SUBREG_TO_REG (i64 0), (MOVSDrm addr:$src), sub_sd)>;
242def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
243 (SUBREG_TO_REG (i64 0), (MOVSDrm addr:$src), sub_sd)>;
244def : Pat<(v2f64 (X86vzload addr:$src)),
245 (SUBREG_TO_REG (i64 0), (MOVSDrm addr:$src), sub_sd)>;
246}
247
248// Store scalar value to memory.
249def MOVSSmr : SSI<0x11, MRMDestMem, (outs), (ins f32mem:$dst, FR32:$src),
250 "movss\t{$src, $dst|$dst, $src}",
251 [(store FR32:$src, addr:$dst)]>;
252def MOVSDmr : SDI<0x11, MRMDestMem, (outs), (ins f64mem:$dst, FR64:$src),
253 "movsd\t{$src, $dst|$dst, $src}",
254 [(store FR64:$src, addr:$dst)]>;
255
Bruno Cardoso Lopesc3d57b12010-06-22 22:38:56 +0000256let isAsmParserOnly = 1 in {
257def VMOVSSmr : SI<0x11, MRMDestMem, (outs), (ins f32mem:$dst, FR32:$src),
258 "movss\t{$src, $dst|$dst, $src}",
Bruno Cardoso Lopes4b13f3c2010-07-21 02:46:58 +0000259 [(store FR32:$src, addr:$dst)]>, XS, VEX;
Bruno Cardoso Lopesc3d57b12010-06-22 22:38:56 +0000260def VMOVSDmr : SI<0x11, MRMDestMem, (outs), (ins f64mem:$dst, FR64:$src),
261 "movsd\t{$src, $dst|$dst, $src}",
Bruno Cardoso Lopes4b13f3c2010-07-21 02:46:58 +0000262 [(store FR64:$src, addr:$dst)]>, XD, VEX;
Bruno Cardoso Lopesc3d57b12010-06-22 22:38:56 +0000263}
264
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000265// Extract and store.
266def : Pat<(store (f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))),
267 addr:$dst),
268 (MOVSSmr addr:$dst,
269 (EXTRACT_SUBREG (v4f32 VR128:$src), sub_ss))>;
270def : Pat<(store (f64 (vector_extract (v2f64 VR128:$src), (iPTR 0))),
271 addr:$dst),
272 (MOVSDmr addr:$dst,
273 (EXTRACT_SUBREG (v2f64 VR128:$src), sub_sd))>;
274
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000275// Move Aligned/Unaligned floating point values
276multiclass sse12_mov_packed<bits<8> opc, RegisterClass RC,
277 X86MemOperand x86memop, PatFrag ld_frag,
278 string asm, Domain d,
279 bit IsReMaterializable = 1> {
280let neverHasSideEffects = 1 in
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000281 def rr : PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
282 !strconcat(asm, "\t{$src, $dst|$dst, $src}"), [], d>;
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000283let canFoldAsLoad = 1, isReMaterializable = IsReMaterializable in
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000284 def rm : PI<opc, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
285 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000286 [(set RC:$dst, (ld_frag addr:$src))], d>;
287}
288
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000289let isAsmParserOnly = 1 in {
290defm VMOVAPS : sse12_mov_packed<0x28, VR128, f128mem, alignedloadv4f32,
291 "movaps", SSEPackedSingle>, VEX;
292defm VMOVAPD : sse12_mov_packed<0x28, VR128, f128mem, alignedloadv2f64,
293 "movapd", SSEPackedDouble>, OpSize, VEX;
294defm VMOVUPS : sse12_mov_packed<0x10, VR128, f128mem, loadv4f32,
295 "movups", SSEPackedSingle>, VEX;
296defm VMOVUPD : sse12_mov_packed<0x10, VR128, f128mem, loadv2f64,
297 "movupd", SSEPackedDouble, 0>, OpSize, VEX;
Bruno Cardoso Lopese86b01c2010-07-09 18:27:43 +0000298
299defm VMOVAPSY : sse12_mov_packed<0x28, VR256, f256mem, alignedloadv8f32,
300 "movaps", SSEPackedSingle>, VEX;
301defm VMOVAPDY : sse12_mov_packed<0x28, VR256, f256mem, alignedloadv4f64,
302 "movapd", SSEPackedDouble>, OpSize, VEX;
303defm VMOVUPSY : sse12_mov_packed<0x10, VR256, f256mem, loadv8f32,
304 "movups", SSEPackedSingle>, VEX;
305defm VMOVUPDY : sse12_mov_packed<0x10, VR256, f256mem, loadv4f64,
306 "movupd", SSEPackedDouble, 0>, OpSize, VEX;
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000307}
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000308defm MOVAPS : sse12_mov_packed<0x28, VR128, f128mem, alignedloadv4f32,
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000309 "movaps", SSEPackedSingle>, TB;
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000310defm MOVAPD : sse12_mov_packed<0x28, VR128, f128mem, alignedloadv2f64,
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000311 "movapd", SSEPackedDouble>, TB, OpSize;
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000312defm MOVUPS : sse12_mov_packed<0x10, VR128, f128mem, loadv4f32,
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000313 "movups", SSEPackedSingle>, TB;
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000314defm MOVUPD : sse12_mov_packed<0x10, VR128, f128mem, loadv2f64,
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000315 "movupd", SSEPackedDouble, 0>, TB, OpSize;
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000316
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000317let isAsmParserOnly = 1 in {
318def VMOVAPSmr : VPSI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
319 "movaps\t{$src, $dst|$dst, $src}",
320 [(alignedstore (v4f32 VR128:$src), addr:$dst)]>, VEX;
321def VMOVAPDmr : VPDI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
322 "movapd\t{$src, $dst|$dst, $src}",
323 [(alignedstore (v2f64 VR128:$src), addr:$dst)]>, VEX;
324def VMOVUPSmr : VPSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
325 "movups\t{$src, $dst|$dst, $src}",
326 [(store (v4f32 VR128:$src), addr:$dst)]>, VEX;
327def VMOVUPDmr : VPDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
328 "movupd\t{$src, $dst|$dst, $src}",
329 [(store (v2f64 VR128:$src), addr:$dst)]>, VEX;
Bruno Cardoso Lopese86b01c2010-07-09 18:27:43 +0000330def VMOVAPSYmr : VPSI<0x29, MRMDestMem, (outs), (ins f256mem:$dst, VR256:$src),
331 "movaps\t{$src, $dst|$dst, $src}",
332 [(alignedstore (v8f32 VR256:$src), addr:$dst)]>, VEX;
333def VMOVAPDYmr : VPDI<0x29, MRMDestMem, (outs), (ins f256mem:$dst, VR256:$src),
334 "movapd\t{$src, $dst|$dst, $src}",
335 [(alignedstore (v4f64 VR256:$src), addr:$dst)]>, VEX;
336def VMOVUPSYmr : VPSI<0x11, MRMDestMem, (outs), (ins f256mem:$dst, VR256:$src),
337 "movups\t{$src, $dst|$dst, $src}",
338 [(store (v8f32 VR256:$src), addr:$dst)]>, VEX;
339def VMOVUPDYmr : VPDI<0x11, MRMDestMem, (outs), (ins f256mem:$dst, VR256:$src),
340 "movupd\t{$src, $dst|$dst, $src}",
341 [(store (v4f64 VR256:$src), addr:$dst)]>, VEX;
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000342}
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000343def MOVAPSmr : PSI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
344 "movaps\t{$src, $dst|$dst, $src}",
345 [(alignedstore (v4f32 VR128:$src), addr:$dst)]>;
346def MOVAPDmr : PDI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
347 "movapd\t{$src, $dst|$dst, $src}",
348 [(alignedstore (v2f64 VR128:$src), addr:$dst)]>;
349def MOVUPSmr : PSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
350 "movups\t{$src, $dst|$dst, $src}",
351 [(store (v4f32 VR128:$src), addr:$dst)]>;
352def MOVUPDmr : PDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
353 "movupd\t{$src, $dst|$dst, $src}",
354 [(store (v2f64 VR128:$src), addr:$dst)]>;
355
356// Intrinsic forms of MOVUPS/D load and store
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000357let isAsmParserOnly = 1 in {
358 let canFoldAsLoad = 1, isReMaterializable = 1 in
359 def VMOVUPSrm_Int : VPSI<0x10, MRMSrcMem, (outs VR128:$dst),
360 (ins f128mem:$src),
361 "movups\t{$src, $dst|$dst, $src}",
362 [(set VR128:$dst, (int_x86_sse_loadu_ps addr:$src))]>, VEX;
363 def VMOVUPDrm_Int : VPDI<0x10, MRMSrcMem, (outs VR128:$dst),
364 (ins f128mem:$src),
365 "movupd\t{$src, $dst|$dst, $src}",
366 [(set VR128:$dst, (int_x86_sse2_loadu_pd addr:$src))]>, VEX;
367 def VMOVUPSmr_Int : VPSI<0x11, MRMDestMem, (outs),
368 (ins f128mem:$dst, VR128:$src),
369 "movups\t{$src, $dst|$dst, $src}",
370 [(int_x86_sse_storeu_ps addr:$dst, VR128:$src)]>, VEX;
371 def VMOVUPDmr_Int : VPDI<0x11, MRMDestMem, (outs),
372 (ins f128mem:$dst, VR128:$src),
373 "movupd\t{$src, $dst|$dst, $src}",
374 [(int_x86_sse2_storeu_pd addr:$dst, VR128:$src)]>, VEX;
375}
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000376let canFoldAsLoad = 1, isReMaterializable = 1 in
377def MOVUPSrm_Int : PSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
378 "movups\t{$src, $dst|$dst, $src}",
379 [(set VR128:$dst, (int_x86_sse_loadu_ps addr:$src))]>;
380def MOVUPDrm_Int : PDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
381 "movupd\t{$src, $dst|$dst, $src}",
382 [(set VR128:$dst, (int_x86_sse2_loadu_pd addr:$src))]>;
383
384def MOVUPSmr_Int : PSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
385 "movups\t{$src, $dst|$dst, $src}",
386 [(int_x86_sse_storeu_ps addr:$dst, VR128:$src)]>;
387def MOVUPDmr_Int : PDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
388 "movupd\t{$src, $dst|$dst, $src}",
389 [(int_x86_sse2_storeu_pd addr:$dst, VR128:$src)]>;
390
391// Move Low/High packed floating point values
392multiclass sse12_mov_hilo_packed<bits<8>opc, RegisterClass RC,
393 PatFrag mov_frag, string base_opc,
394 string asm_opr> {
395 def PSrm : PI<opc, MRMSrcMem,
396 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
397 !strconcat(!strconcat(base_opc,"s"), asm_opr),
398 [(set RC:$dst,
399 (mov_frag RC:$src1,
400 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))))],
401 SSEPackedSingle>, TB;
402
403 def PDrm : PI<opc, MRMSrcMem,
404 (outs RC:$dst), (ins RC:$src1, f64mem:$src2),
405 !strconcat(!strconcat(base_opc,"d"), asm_opr),
406 [(set RC:$dst, (v2f64 (mov_frag RC:$src1,
407 (scalar_to_vector (loadf64 addr:$src2)))))],
408 SSEPackedDouble>, TB, OpSize;
409}
410
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000411let isAsmParserOnly = 1, AddedComplexity = 20 in {
412 defm VMOVL : sse12_mov_hilo_packed<0x12, VR128, movlp, "movlp",
413 "\t{$src2, $src1, $dst|$dst, $src1, $src2}">, VEX_4V;
414 defm VMOVH : sse12_mov_hilo_packed<0x16, VR128, movlhps, "movhp",
415 "\t{$src2, $src1, $dst|$dst, $src1, $src2}">, VEX_4V;
416}
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000417let Constraints = "$src1 = $dst", AddedComplexity = 20 in {
418 defm MOVL : sse12_mov_hilo_packed<0x12, VR128, movlp, "movlp",
419 "\t{$src2, $dst|$dst, $src2}">;
420 defm MOVH : sse12_mov_hilo_packed<0x16, VR128, movlhps, "movhp",
421 "\t{$src2, $dst|$dst, $src2}">;
422}
423
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000424let isAsmParserOnly = 1 in {
425def VMOVLPSmr : VPSI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
426 "movlps\t{$src, $dst|$dst, $src}",
427 [(store (f64 (vector_extract (bc_v2f64 (v4f32 VR128:$src)),
428 (iPTR 0))), addr:$dst)]>, VEX;
429def VMOVLPDmr : VPDI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
430 "movlpd\t{$src, $dst|$dst, $src}",
431 [(store (f64 (vector_extract (v2f64 VR128:$src),
432 (iPTR 0))), addr:$dst)]>, VEX;
433}
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000434def MOVLPSmr : PSI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
435 "movlps\t{$src, $dst|$dst, $src}",
436 [(store (f64 (vector_extract (bc_v2f64 (v4f32 VR128:$src)),
437 (iPTR 0))), addr:$dst)]>;
438def MOVLPDmr : PDI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
439 "movlpd\t{$src, $dst|$dst, $src}",
440 [(store (f64 (vector_extract (v2f64 VR128:$src),
441 (iPTR 0))), addr:$dst)]>;
442
443// v2f64 extract element 1 is always custom lowered to unpack high to low
444// and extract element 0 so the non-store version isn't too horrible.
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000445let isAsmParserOnly = 1 in {
446def VMOVHPSmr : VPSI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
447 "movhps\t{$src, $dst|$dst, $src}",
448 [(store (f64 (vector_extract
449 (unpckh (bc_v2f64 (v4f32 VR128:$src)),
450 (undef)), (iPTR 0))), addr:$dst)]>,
451 VEX;
452def VMOVHPDmr : VPDI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
453 "movhpd\t{$src, $dst|$dst, $src}",
454 [(store (f64 (vector_extract
455 (v2f64 (unpckh VR128:$src, (undef))),
456 (iPTR 0))), addr:$dst)]>,
457 VEX;
458}
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000459def MOVHPSmr : PSI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
460 "movhps\t{$src, $dst|$dst, $src}",
461 [(store (f64 (vector_extract
462 (unpckh (bc_v2f64 (v4f32 VR128:$src)),
463 (undef)), (iPTR 0))), addr:$dst)]>;
464def MOVHPDmr : PDI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
465 "movhpd\t{$src, $dst|$dst, $src}",
466 [(store (f64 (vector_extract
467 (v2f64 (unpckh VR128:$src, (undef))),
468 (iPTR 0))), addr:$dst)]>;
469
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000470let isAsmParserOnly = 1, AddedComplexity = 20 in {
471 def VMOVLHPSrr : VPSI<0x16, MRMSrcReg, (outs VR128:$dst),
472 (ins VR128:$src1, VR128:$src2),
473 "movlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
474 [(set VR128:$dst,
475 (v4f32 (movlhps VR128:$src1, VR128:$src2)))]>,
476 VEX_4V;
477 def VMOVHLPSrr : VPSI<0x12, MRMSrcReg, (outs VR128:$dst),
478 (ins VR128:$src1, VR128:$src2),
479 "movhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
480 [(set VR128:$dst,
481 (v4f32 (movhlps VR128:$src1, VR128:$src2)))]>,
482 VEX_4V;
483}
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000484let Constraints = "$src1 = $dst", AddedComplexity = 20 in {
485 def MOVLHPSrr : PSI<0x16, MRMSrcReg, (outs VR128:$dst),
486 (ins VR128:$src1, VR128:$src2),
487 "movlhps\t{$src2, $dst|$dst, $src2}",
488 [(set VR128:$dst,
489 (v4f32 (movlhps VR128:$src1, VR128:$src2)))]>;
490 def MOVHLPSrr : PSI<0x12, MRMSrcReg, (outs VR128:$dst),
491 (ins VR128:$src1, VR128:$src2),
492 "movhlps\t{$src2, $dst|$dst, $src2}",
493 [(set VR128:$dst,
494 (v4f32 (movhlps VR128:$src1, VR128:$src2)))]>;
495}
496
497def : Pat<(movlhps VR128:$src1, (bc_v4i32 (v2i64 (X86vzload addr:$src2)))),
498 (MOVHPSrm (v4i32 VR128:$src1), addr:$src2)>;
499let AddedComplexity = 20 in {
500 def : Pat<(v4f32 (movddup VR128:$src, (undef))),
501 (MOVLHPSrr (v4f32 VR128:$src), (v4f32 VR128:$src))>;
502 def : Pat<(v2i64 (movddup VR128:$src, (undef))),
503 (MOVLHPSrr (v2i64 VR128:$src), (v2i64 VR128:$src))>;
504}
505
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000506//===----------------------------------------------------------------------===//
507// SSE 1 & 2 - Conversion Instructions
508//===----------------------------------------------------------------------===//
509
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000510multiclass sse12_cvt_s<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
Bruno Cardoso Lopesf241b262010-06-24 22:22:21 +0000511 SDNode OpNode, X86MemOperand x86memop, PatFrag ld_frag,
512 string asm> {
513 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src), asm,
514 [(set DstRC:$dst, (OpNode SrcRC:$src))]>;
515 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src), asm,
516 [(set DstRC:$dst, (OpNode (ld_frag addr:$src)))]>;
517}
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000518
Bruno Cardoso Lopese29f37f2010-07-21 21:37:59 +0000519multiclass sse12_cvt_s_np<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
520 X86MemOperand x86memop, string asm> {
521 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src), asm,
522 []>;
523 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src), asm,
524 []>;
525}
526
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000527multiclass sse12_cvt_p<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
528 SDNode OpNode, X86MemOperand x86memop, PatFrag ld_frag,
529 string asm, Domain d> {
530 def rr : PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src), asm,
531 [(set DstRC:$dst, (OpNode SrcRC:$src))], d>;
532 def rm : PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src), asm,
533 [(set DstRC:$dst, (OpNode (ld_frag addr:$src)))], d>;
534}
535
536multiclass sse12_vcvt_avx<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
Bruno Cardoso Lopese29f37f2010-07-21 21:37:59 +0000537 X86MemOperand x86memop, string asm> {
Bruno Cardoso Lopesa0ae87f2010-06-25 00:39:30 +0000538 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins DstRC:$src1, SrcRC:$src),
Bruno Cardoso Lopese29f37f2010-07-21 21:37:59 +0000539 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>;
Bruno Cardoso Lopesa0ae87f2010-06-25 00:39:30 +0000540 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst),
Bruno Cardoso Lopese29f37f2010-07-21 21:37:59 +0000541 (ins DstRC:$src1, x86memop:$src),
542 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>;
Bruno Cardoso Lopesa0ae87f2010-06-25 00:39:30 +0000543}
544
Bruno Cardoso Lopesa0ae87f2010-06-25 00:39:30 +0000545let isAsmParserOnly = 1 in {
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000546defm VCVTTSS2SI : sse12_cvt_s<0x2C, FR32, GR32, fp_to_sint, f32mem, loadf32,
547 "cvttss2si\t{$src, $dst|$dst, $src}">, XS, VEX;
548defm VCVTTSS2SI64 : sse12_cvt_s<0x2C, FR32, GR64, fp_to_sint, f32mem, loadf32,
549 "cvttss2si\t{$src, $dst|$dst, $src}">, XS, VEX,
550 VEX_W;
551defm VCVTTSD2SI : sse12_cvt_s<0x2C, FR64, GR32, fp_to_sint, f64mem, loadf64,
552 "cvttsd2si\t{$src, $dst|$dst, $src}">, XD, VEX;
553defm VCVTTSD2SI64 : sse12_cvt_s<0x2C, FR64, GR64, fp_to_sint, f64mem, loadf64,
554 "cvttsd2si\t{$src, $dst|$dst, $src}">, XD,
555 VEX, VEX_W;
Bruno Cardoso Lopese29f37f2010-07-21 21:37:59 +0000556
557// The assembler can recognize rr 64-bit instructions by seeing a rxx
558// register, but the same isn't true when only using memory operands,
559// provide other assembly "l" and "q" forms to address this explicitly
560// where appropriate to do so.
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000561defm VCVTSI2SS : sse12_vcvt_avx<0x2A, GR32, FR32, i32mem, "cvtsi2ss">, XS,
562 VEX_4V;
563defm VCVTSI2SS64 : sse12_vcvt_avx<0x2A, GR64, FR32, i64mem, "cvtsi2ss{q}">, XS,
564 VEX_4V, VEX_W;
565defm VCVTSI2SD : sse12_vcvt_avx<0x2A, GR32, FR64, i32mem, "cvtsi2sd">, XD,
566 VEX_4V;
567defm VCVTSI2SDL : sse12_vcvt_avx<0x2A, GR32, FR64, i32mem, "cvtsi2sd{l}">, XD,
568 VEX_4V;
569defm VCVTSI2SD64 : sse12_vcvt_avx<0x2A, GR64, FR64, i64mem, "cvtsi2sd{q}">, XD,
570 VEX_4V, VEX_W;
Bruno Cardoso Lopesa0ae87f2010-06-25 00:39:30 +0000571}
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000572
573defm CVTTSS2SI : sse12_cvt_s<0x2C, FR32, GR32, fp_to_sint, f32mem, loadf32,
574 "cvttss2si\t{$src, $dst|$dst, $src}">, XS;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000575defm CVTTSS2SI64 : sse12_cvt_s<0x2C, FR32, GR64, fp_to_sint, f32mem, loadf32,
576 "cvttss2si{q}\t{$src, $dst|$dst, $src}">, XS, REX_W;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000577defm CVTTSD2SI : sse12_cvt_s<0x2C, FR64, GR32, fp_to_sint, f64mem, loadf64,
578 "cvttsd2si\t{$src, $dst|$dst, $src}">, XD;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000579defm CVTTSD2SI64 : sse12_cvt_s<0x2C, FR64, GR64, fp_to_sint, f64mem, loadf64,
580 "cvttsd2si{q}\t{$src, $dst|$dst, $src}">, XD, REX_W;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000581defm CVTSI2SS : sse12_cvt_s<0x2A, GR32, FR32, sint_to_fp, i32mem, loadi32,
Bruno Cardoso Lopesf241b262010-06-24 22:22:21 +0000582 "cvtsi2ss\t{$src, $dst|$dst, $src}">, XS;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000583defm CVTSI2SS64 : sse12_cvt_s<0x2A, GR64, FR32, sint_to_fp, i64mem, loadi64,
584 "cvtsi2ss{q}\t{$src, $dst|$dst, $src}">, XS, REX_W;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000585defm CVTSI2SD : sse12_cvt_s<0x2A, GR32, FR64, sint_to_fp, i32mem, loadi32,
Bruno Cardoso Lopesf241b262010-06-24 22:22:21 +0000586 "cvtsi2sd\t{$src, $dst|$dst, $src}">, XD;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000587defm CVTSI2SD64 : sse12_cvt_s<0x2A, GR64, FR64, sint_to_fp, i64mem, loadi64,
588 "cvtsi2sd{q}\t{$src, $dst|$dst, $src}">, XD, REX_W;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000589
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000590// Conversion Instructions Intrinsics - Match intrinsics which expect MM
591// and/or XMM operand(s).
Bruno Cardoso Lopes8b942972010-06-24 23:37:07 +0000592multiclass sse12_cvt_pint<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
593 Intrinsic Int, X86MemOperand x86memop, PatFrag ld_frag,
594 string asm, Domain d> {
595 def rr : PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src), asm,
596 [(set DstRC:$dst, (Int SrcRC:$src))], d>;
597 def rm : PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src), asm,
598 [(set DstRC:$dst, (Int (ld_frag addr:$src)))], d>;
599}
600
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000601multiclass sse12_cvt_sint<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
602 Intrinsic Int, X86MemOperand x86memop, PatFrag ld_frag,
603 string asm> {
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000604 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
605 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
606 [(set DstRC:$dst, (Int SrcRC:$src))]>;
607 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
608 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
609 [(set DstRC:$dst, (Int (ld_frag addr:$src)))]>;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000610}
Bruno Cardoso Lopes8b942972010-06-24 23:37:07 +0000611
612multiclass sse12_cvt_pint_3addr<bits<8> opc, RegisterClass SrcRC,
613 RegisterClass DstRC, Intrinsic Int, X86MemOperand x86memop,
614 PatFrag ld_frag, string asm, Domain d> {
615 def rr : PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins DstRC:$src1, SrcRC:$src2),
616 asm, [(set DstRC:$dst, (Int DstRC:$src1, SrcRC:$src2))], d>;
617 def rm : PI<opc, MRMSrcMem, (outs DstRC:$dst),
618 (ins DstRC:$src1, x86memop:$src2), asm,
619 [(set DstRC:$dst, (Int DstRC:$src1, (ld_frag addr:$src2)))], d>;
620}
621
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000622multiclass sse12_cvt_sint_3addr<bits<8> opc, RegisterClass SrcRC,
623 RegisterClass DstRC, Intrinsic Int, X86MemOperand x86memop,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000624 PatFrag ld_frag, string asm, bit Is2Addr = 1> {
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000625 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins DstRC:$src1, SrcRC:$src2),
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000626 !if(Is2Addr,
627 !strconcat(asm, "\t{$src2, $dst|$dst, $src2}"),
628 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
629 [(set DstRC:$dst, (Int DstRC:$src1, SrcRC:$src2))]>;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000630 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst),
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000631 (ins DstRC:$src1, x86memop:$src2),
632 !if(Is2Addr,
633 !strconcat(asm, "\t{$src2, $dst|$dst, $src2}"),
634 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000635 [(set DstRC:$dst, (Int DstRC:$src1, (ld_frag addr:$src2)))]>;
636}
Bruno Cardoso Lopes8b942972010-06-24 23:37:07 +0000637
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000638let isAsmParserOnly = 1 in {
639 defm Int_VCVTSS2SI : sse12_cvt_sint<0x2D, VR128, GR32, int_x86_sse_cvtss2si,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000640 f32mem, load, "cvtss2si">, XS, VEX;
641 defm Int_VCVTSS2SI64 : sse12_cvt_sint<0x2D, VR128, GR64,
642 int_x86_sse_cvtss2si64, f32mem, load, "cvtss2si">,
643 XS, VEX, VEX_W;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000644 defm Int_VCVTSD2SI : sse12_cvt_sint<0x2D, VR128, GR32, int_x86_sse2_cvtsd2si,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000645 f128mem, load, "cvtsd2si">, XD, VEX;
646 defm Int_VCVTSD2SI64 : sse12_cvt_sint<0x2D, VR128, GR64,
647 int_x86_sse2_cvtsd2si64, f128mem, load, "cvtsd2si">,
648 XD, VEX, VEX_W;
649
Bruno Cardoso Lopese29f37f2010-07-21 21:37:59 +0000650 // FIXME: The asm matcher has a hack to ignore instructions with _Int and Int_
651 // Get rid of this hack or rename the intrinsics, there are several
652 // intructions that only match with the intrinsic form, why create duplicates
653 // to let them be recognized by the assembler?
654 defm VCVTSD2SI_alt : sse12_cvt_s_np<0x2D, FR64, GR32, f64mem,
655 "cvtsd2si\t{$src, $dst|$dst, $src}">, XD, VEX;
656 defm VCVTSD2SI64 : sse12_cvt_s_np<0x2D, FR64, GR64, f64mem,
657 "cvtsd2si\t{$src, $dst|$dst, $src}">, XD, VEX, VEX_W;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000658}
659defm Int_CVTSS2SI : sse12_cvt_sint<0x2D, VR128, GR32, int_x86_sse_cvtss2si,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000660 f32mem, load, "cvtss2si">, XS;
661defm Int_CVTSS2SI64 : sse12_cvt_sint<0x2D, VR128, GR64, int_x86_sse_cvtss2si64,
662 f32mem, load, "cvtss2si{q}">, XS, REX_W;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000663defm Int_CVTSD2SI : sse12_cvt_sint<0x2D, VR128, GR32, int_x86_sse2_cvtsd2si,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000664 f128mem, load, "cvtsd2si">, XD;
665defm Int_CVTSD2SI64 : sse12_cvt_sint<0x2D, VR128, GR64, int_x86_sse2_cvtsd2si64,
666 f128mem, load, "cvtsd2si">, XD, REX_W;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000667
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000668defm CVTSD2SI64 : sse12_cvt_s_np<0x2D, VR128, GR64, f64mem, "cvtsd2si{q}">, XD,
669 REX_W;
670
671let isAsmParserOnly = 1 in {
672 defm Int_VCVTSI2SS : sse12_cvt_sint_3addr<0x2A, GR32, VR128,
673 int_x86_sse_cvtsi2ss, i32mem, loadi32, "cvtsi2ss", 0>, XS, VEX_4V;
674 defm Int_VCVTSI2SS64 : sse12_cvt_sint_3addr<0x2A, GR64, VR128,
675 int_x86_sse_cvtsi642ss, i64mem, loadi64, "cvtsi2ss", 0>, XS, VEX_4V,
676 VEX_W;
677 defm Int_VCVTSI2SD : sse12_cvt_sint_3addr<0x2A, GR32, VR128,
678 int_x86_sse2_cvtsi2sd, i32mem, loadi32, "cvtsi2sd", 0>, XD, VEX_4V;
679 defm Int_VCVTSI2SD64 : sse12_cvt_sint_3addr<0x2A, GR64, VR128,
680 int_x86_sse2_cvtsi642sd, i64mem, loadi64, "cvtsi2sd", 0>, XD,
681 VEX_4V, VEX_W;
682}
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000683
684let Constraints = "$src1 = $dst" in {
685 defm Int_CVTSI2SS : sse12_cvt_sint_3addr<0x2A, GR32, VR128,
686 int_x86_sse_cvtsi2ss, i32mem, loadi32,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000687 "cvtsi2ss">, XS;
688 defm Int_CVTSI2SS64 : sse12_cvt_sint_3addr<0x2A, GR64, VR128,
689 int_x86_sse_cvtsi642ss, i64mem, loadi64,
690 "cvtsi2ss{q}">, XS, REX_W;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000691 defm Int_CVTSI2SD : sse12_cvt_sint_3addr<0x2A, GR32, VR128,
692 int_x86_sse2_cvtsi2sd, i32mem, loadi32,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000693 "cvtsi2sd">, XD;
694 defm Int_CVTSI2SD64 : sse12_cvt_sint_3addr<0x2A, GR64, VR128,
695 int_x86_sse2_cvtsi642sd, i64mem, loadi64,
696 "cvtsi2sd">, XD, REX_W;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000697}
698
699// Instructions below don't have an AVX form.
700defm Int_CVTPS2PI : sse12_cvt_pint<0x2D, VR128, VR64, int_x86_sse_cvtps2pi,
701 f64mem, load, "cvtps2pi\t{$src, $dst|$dst, $src}",
702 SSEPackedSingle>, TB;
703defm Int_CVTPD2PI : sse12_cvt_pint<0x2D, VR128, VR64, int_x86_sse_cvtpd2pi,
704 f128mem, memop, "cvtpd2pi\t{$src, $dst|$dst, $src}",
705 SSEPackedDouble>, TB, OpSize;
706defm Int_CVTTPS2PI : sse12_cvt_pint<0x2C, VR128, VR64, int_x86_sse_cvttps2pi,
707 f64mem, load, "cvttps2pi\t{$src, $dst|$dst, $src}",
708 SSEPackedSingle>, TB;
709defm Int_CVTTPD2PI : sse12_cvt_pint<0x2C, VR128, VR64, int_x86_sse_cvttpd2pi,
710 f128mem, memop, "cvttpd2pi\t{$src, $dst|$dst, $src}",
711 SSEPackedDouble>, TB, OpSize;
712defm Int_CVTPI2PD : sse12_cvt_pint<0x2A, VR64, VR128, int_x86_sse_cvtpi2pd,
713 i64mem, load, "cvtpi2pd\t{$src, $dst|$dst, $src}",
714 SSEPackedDouble>, TB, OpSize;
715let Constraints = "$src1 = $dst" in {
Bruno Cardoso Lopes8b942972010-06-24 23:37:07 +0000716 defm Int_CVTPI2PS : sse12_cvt_pint_3addr<0x2A, VR64, VR128,
717 int_x86_sse_cvtpi2ps,
718 i64mem, load, "cvtpi2ps\t{$src2, $dst|$dst, $src2}",
719 SSEPackedSingle>, TB;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000720}
721
722/// SSE 1 Only
723
724// Aliases for intrinsics
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000725let isAsmParserOnly = 1 in {
726defm Int_VCVTTSS2SI : sse12_cvt_sint<0x2C, VR128, GR32, int_x86_sse_cvttss2si,
727 f32mem, load, "cvttss2si">, XS, VEX;
728defm Int_VCVTTSS2SI64 : sse12_cvt_sint<0x2C, VR128, GR64,
729 int_x86_sse_cvttss2si64, f32mem, load,
730 "cvttss2si">, XS, VEX, VEX_W;
731defm Int_VCVTTSD2SI : sse12_cvt_sint<0x2C, VR128, GR32, int_x86_sse2_cvttsd2si,
732 f128mem, load, "cvttss2si">, XD, VEX;
733defm Int_VCVTTSD2SI64 : sse12_cvt_sint<0x2C, VR128, GR64,
734 int_x86_sse2_cvttsd2si64, f128mem, load,
735 "cvttss2si">, XD, VEX, VEX_W;
Bruno Cardoso Lopesbdffc162010-06-25 23:47:23 +0000736}
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000737defm Int_CVTTSS2SI : sse12_cvt_sint<0x2C, VR128, GR32, int_x86_sse_cvttss2si,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000738 f32mem, load, "cvttss2si">, XS;
739defm Int_CVTTSS2SI64 : sse12_cvt_sint<0x2C, VR128, GR64,
740 int_x86_sse_cvttss2si64, f32mem, load,
741 "cvttss2si{q}">, XS, REX_W;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000742defm Int_CVTTSD2SI : sse12_cvt_sint<0x2C, VR128, GR32, int_x86_sse2_cvttsd2si,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000743 f128mem, load, "cvttss2si">, XD;
744defm Int_CVTTSD2SI64 : sse12_cvt_sint<0x2C, VR128, GR64,
745 int_x86_sse2_cvttsd2si64, f128mem, load,
746 "cvttss2si{q}">, XD, REX_W;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000747
Bruno Cardoso Lopesbdffc162010-06-25 23:47:23 +0000748let isAsmParserOnly = 1, Pattern = []<dag> in {
Bruno Cardoso Lopese29f37f2010-07-21 21:37:59 +0000749defm VCVTSS2SI : sse12_cvt_s<0x2D, FR32, GR32, undef, f32mem, load,
750 "cvtss2si{l}\t{$src, $dst|$dst, $src}">, XS, VEX;
751defm VCVTSS2SI64 : sse12_cvt_s<0x2D, FR32, GR64, undef, f32mem, load,
752 "cvtss2si\t{$src, $dst|$dst, $src}">, XS, VEX,
753 VEX_W;
Bruno Cardoso Lopes84681572010-08-09 21:24:59 +0000754defm VCVTDQ2PS : sse12_cvt_p<0x5B, VR128, VR128, undef, i128mem, load,
Bruno Cardoso Lopese29f37f2010-07-21 21:37:59 +0000755 "cvtdq2ps\t{$src, $dst|$dst, $src}",
756 SSEPackedSingle>, TB, VEX;
Bruno Cardoso Lopes84681572010-08-09 21:24:59 +0000757defm VCVTDQ2PSY : sse12_cvt_p<0x5B, VR256, VR256, undef, i256mem, load,
Bruno Cardoso Lopese29f37f2010-07-21 21:37:59 +0000758 "cvtdq2ps\t{$src, $dst|$dst, $src}",
759 SSEPackedSingle>, TB, VEX;
Bruno Cardoso Lopesbdffc162010-06-25 23:47:23 +0000760}
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000761let Pattern = []<dag> in {
762defm CVTSS2SI : sse12_cvt_s<0x2D, FR32, GR32, undef, f32mem, load /*dummy*/,
763 "cvtss2si{l}\t{$src, $dst|$dst, $src}">, XS;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000764defm CVTSS2SI64 : sse12_cvt_s<0x2D, FR32, GR64, undef, f32mem, load /*dummy*/,
765 "cvtss2si{q}\t{$src, $dst|$dst, $src}">, XS, REX_W;
Bruno Cardoso Lopes84681572010-08-09 21:24:59 +0000766defm CVTDQ2PS : sse12_cvt_p<0x5B, VR128, VR128, undef, i128mem, load /*dummy*/,
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000767 "cvtdq2ps\t{$src, $dst|$dst, $src}",
768 SSEPackedSingle>, TB; /* PD SSE3 form is avaiable */
769}
Bruno Cardoso Lopes8b942972010-06-24 23:37:07 +0000770
Bruno Cardoso Lopes39afa902010-06-25 20:29:27 +0000771/// SSE 2 Only
772
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000773// Convert scalar double to scalar single
774let isAsmParserOnly = 1 in {
775def VCVTSD2SSrr : VSDI<0x5A, MRMSrcReg, (outs FR32:$dst),
776 (ins FR64:$src1, FR64:$src2),
777 "cvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
778 VEX_4V;
779def VCVTSD2SSrm : I<0x5A, MRMSrcMem, (outs FR32:$dst),
780 (ins FR64:$src1, f64mem:$src2),
781 "vcvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000782 []>, XD, Requires<[HasAVX, OptForSize]>, VEX_4V;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000783}
Bruno Cardoso Lopes39afa902010-06-25 20:29:27 +0000784def CVTSD2SSrr : SDI<0x5A, MRMSrcReg, (outs FR32:$dst), (ins FR64:$src),
785 "cvtsd2ss\t{$src, $dst|$dst, $src}",
786 [(set FR32:$dst, (fround FR64:$src))]>;
787def CVTSD2SSrm : I<0x5A, MRMSrcMem, (outs FR32:$dst), (ins f64mem:$src),
788 "cvtsd2ss\t{$src, $dst|$dst, $src}",
789 [(set FR32:$dst, (fround (loadf64 addr:$src)))]>, XD,
790 Requires<[HasSSE2, OptForSize]>;
791
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000792let isAsmParserOnly = 1 in
793defm Int_VCVTSD2SS: sse12_cvt_sint_3addr<0x5A, VR128, VR128,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000794 int_x86_sse2_cvtsd2ss, f64mem, load, "cvtsd2ss", 0>,
795 XS, VEX_4V;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000796let Constraints = "$src1 = $dst" in
797defm Int_CVTSD2SS: sse12_cvt_sint_3addr<0x5A, VR128, VR128,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000798 int_x86_sse2_cvtsd2ss, f64mem, load, "cvtsd2ss">, XS;
Bruno Cardoso Lopes39afa902010-06-25 20:29:27 +0000799
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000800// Convert scalar single to scalar double
801let isAsmParserOnly = 1 in { // SSE2 instructions with XS prefix
802def VCVTSS2SDrr : I<0x5A, MRMSrcReg, (outs FR64:$dst),
803 (ins FR32:$src1, FR32:$src2),
804 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000805 []>, XS, Requires<[HasAVX]>, VEX_4V;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000806def VCVTSS2SDrm : I<0x5A, MRMSrcMem, (outs FR64:$dst),
807 (ins FR32:$src1, f32mem:$src2),
808 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000809 []>, XS, VEX_4V, Requires<[HasAVX, OptForSize]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000810}
Bruno Cardoso Lopes39afa902010-06-25 20:29:27 +0000811def CVTSS2SDrr : I<0x5A, MRMSrcReg, (outs FR64:$dst), (ins FR32:$src),
812 "cvtss2sd\t{$src, $dst|$dst, $src}",
813 [(set FR64:$dst, (fextend FR32:$src))]>, XS,
814 Requires<[HasSSE2]>;
815def CVTSS2SDrm : I<0x5A, MRMSrcMem, (outs FR64:$dst), (ins f32mem:$src),
816 "cvtss2sd\t{$src, $dst|$dst, $src}",
817 [(set FR64:$dst, (extloadf32 addr:$src))]>, XS,
818 Requires<[HasSSE2, OptForSize]>;
819
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000820let isAsmParserOnly = 1 in {
821def Int_VCVTSS2SDrr: I<0x5A, MRMSrcReg,
822 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
823 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
824 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
825 VR128:$src2))]>, XS, VEX_4V,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000826 Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000827def Int_VCVTSS2SDrm: I<0x5A, MRMSrcMem,
828 (outs VR128:$dst), (ins VR128:$src1, f32mem:$src2),
829 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
830 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
831 (load addr:$src2)))]>, XS, VEX_4V,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000832 Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000833}
834let Constraints = "$src1 = $dst" in { // SSE2 instructions with XS prefix
Bruno Cardoso Lopes39afa902010-06-25 20:29:27 +0000835def Int_CVTSS2SDrr: I<0x5A, MRMSrcReg,
836 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
837 "cvtss2sd\t{$src2, $dst|$dst, $src2}",
838 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
839 VR128:$src2))]>, XS,
840 Requires<[HasSSE2]>;
841def Int_CVTSS2SDrm: I<0x5A, MRMSrcMem,
842 (outs VR128:$dst), (ins VR128:$src1, f32mem:$src2),
843 "cvtss2sd\t{$src2, $dst|$dst, $src2}",
844 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
845 (load addr:$src2)))]>, XS,
846 Requires<[HasSSE2]>;
847}
848
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000849def : Pat<(extloadf32 addr:$src),
850 (CVTSS2SDrr (MOVSSrm addr:$src))>,
851 Requires<[HasSSE2, OptForSpeed]>;
852
853// Convert doubleword to packed single/double fp
854let isAsmParserOnly = 1 in { // SSE2 instructions without OpSize prefix
855def Int_VCVTDQ2PSrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
856 "vcvtdq2ps\t{$src, $dst|$dst, $src}",
857 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps VR128:$src))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000858 TB, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000859def Int_VCVTDQ2PSrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
860 "vcvtdq2ps\t{$src, $dst|$dst, $src}",
861 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps
862 (bitconvert (memopv2i64 addr:$src))))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000863 TB, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000864}
865def Int_CVTDQ2PSrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
866 "cvtdq2ps\t{$src, $dst|$dst, $src}",
867 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps VR128:$src))]>,
868 TB, Requires<[HasSSE2]>;
869def Int_CVTDQ2PSrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
870 "cvtdq2ps\t{$src, $dst|$dst, $src}",
871 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps
872 (bitconvert (memopv2i64 addr:$src))))]>,
873 TB, Requires<[HasSSE2]>;
874
875// FIXME: why the non-intrinsic version is described as SSE3?
876let isAsmParserOnly = 1 in { // SSE2 instructions with XS prefix
877def Int_VCVTDQ2PDrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
878 "vcvtdq2pd\t{$src, $dst|$dst, $src}",
879 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd VR128:$src))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000880 XS, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000881def Int_VCVTDQ2PDrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
882 "vcvtdq2pd\t{$src, $dst|$dst, $src}",
883 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd
884 (bitconvert (memopv2i64 addr:$src))))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000885 XS, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000886}
887def Int_CVTDQ2PDrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
888 "cvtdq2pd\t{$src, $dst|$dst, $src}",
889 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd VR128:$src))]>,
890 XS, Requires<[HasSSE2]>;
891def Int_CVTDQ2PDrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
892 "cvtdq2pd\t{$src, $dst|$dst, $src}",
893 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd
894 (bitconvert (memopv2i64 addr:$src))))]>,
895 XS, Requires<[HasSSE2]>;
896
Bruno Cardoso Lopes84681572010-08-09 21:24:59 +0000897
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000898// Convert packed single/double fp to doubleword
899let isAsmParserOnly = 1 in {
900def VCVTPS2DQrr : VPDI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +0000901 "cvtps2dq\t{$src, $dst|$dst, $src}", []>, VEX;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000902def VCVTPS2DQrm : VPDI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +0000903 "cvtps2dq\t{$src, $dst|$dst, $src}", []>, VEX;
904def VCVTPS2DQYrr : VPDI<0x5B, MRMSrcReg, (outs VR256:$dst), (ins VR256:$src),
905 "cvtps2dq\t{$src, $dst|$dst, $src}", []>, VEX;
906def VCVTPS2DQYrm : VPDI<0x5B, MRMSrcMem, (outs VR256:$dst), (ins f256mem:$src),
907 "cvtps2dq\t{$src, $dst|$dst, $src}", []>, VEX;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000908}
909def CVTPS2DQrr : PDI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
910 "cvtps2dq\t{$src, $dst|$dst, $src}", []>;
911def CVTPS2DQrm : PDI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
912 "cvtps2dq\t{$src, $dst|$dst, $src}", []>;
913
914let isAsmParserOnly = 1 in {
915def Int_VCVTPS2DQrr : VPDI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
916 "cvtps2dq\t{$src, $dst|$dst, $src}",
917 [(set VR128:$dst, (int_x86_sse2_cvtps2dq VR128:$src))]>,
918 VEX;
919def Int_VCVTPS2DQrm : VPDI<0x5B, MRMSrcMem, (outs VR128:$dst),
920 (ins f128mem:$src),
921 "cvtps2dq\t{$src, $dst|$dst, $src}",
922 [(set VR128:$dst, (int_x86_sse2_cvtps2dq
923 (memop addr:$src)))]>, VEX;
924}
925def Int_CVTPS2DQrr : PDI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
926 "cvtps2dq\t{$src, $dst|$dst, $src}",
927 [(set VR128:$dst, (int_x86_sse2_cvtps2dq VR128:$src))]>;
928def Int_CVTPS2DQrm : PDI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
929 "cvtps2dq\t{$src, $dst|$dst, $src}",
930 [(set VR128:$dst, (int_x86_sse2_cvtps2dq
931 (memop addr:$src)))]>;
932
933let isAsmParserOnly = 1 in { // SSE2 packed instructions with XD prefix
934def Int_VCVTPD2DQrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
935 "vcvtpd2dq\t{$src, $dst|$dst, $src}",
936 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq VR128:$src))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000937 XD, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000938def Int_VCVTPD2DQrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
939 "vcvtpd2dq\t{$src, $dst|$dst, $src}",
940 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq
941 (memop addr:$src)))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000942 XD, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000943}
944def Int_CVTPD2DQrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
945 "cvtpd2dq\t{$src, $dst|$dst, $src}",
946 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq VR128:$src))]>,
947 XD, Requires<[HasSSE2]>;
948def Int_CVTPD2DQrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
949 "cvtpd2dq\t{$src, $dst|$dst, $src}",
950 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq
951 (memop addr:$src)))]>,
952 XD, Requires<[HasSSE2]>;
953
954
955// Convert with truncation packed single/double fp to doubleword
956let isAsmParserOnly = 1 in { // SSE2 packed instructions with XS prefix
957def VCVTTPS2DQrr : VSSI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
958 "cvttps2dq\t{$src, $dst|$dst, $src}", []>, VEX;
959def VCVTTPS2DQrm : VSSI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
960 "cvttps2dq\t{$src, $dst|$dst, $src}", []>, VEX;
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +0000961def VCVTTPS2DQYrr : VSSI<0x5B, MRMSrcReg, (outs VR256:$dst), (ins VR256:$src),
962 "cvttps2dq\t{$src, $dst|$dst, $src}", []>, VEX;
963def VCVTTPS2DQYrm : VSSI<0x5B, MRMSrcMem, (outs VR256:$dst), (ins f256mem:$src),
964 "cvttps2dq\t{$src, $dst|$dst, $src}", []>, VEX;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000965}
966def CVTTPS2DQrr : SSI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
967 "cvttps2dq\t{$src, $dst|$dst, $src}", []>;
968def CVTTPS2DQrm : SSI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
969 "cvttps2dq\t{$src, $dst|$dst, $src}", []>;
970
971
972let isAsmParserOnly = 1 in {
973def Int_VCVTTPS2DQrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
974 "vcvttps2dq\t{$src, $dst|$dst, $src}",
975 [(set VR128:$dst,
976 (int_x86_sse2_cvttps2dq VR128:$src))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000977 XS, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000978def Int_VCVTTPS2DQrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
979 "vcvttps2dq\t{$src, $dst|$dst, $src}",
980 [(set VR128:$dst, (int_x86_sse2_cvttps2dq
981 (memop addr:$src)))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000982 XS, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000983}
984def Int_CVTTPS2DQrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
985 "cvttps2dq\t{$src, $dst|$dst, $src}",
986 [(set VR128:$dst,
987 (int_x86_sse2_cvttps2dq VR128:$src))]>,
988 XS, Requires<[HasSSE2]>;
989def Int_CVTTPS2DQrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
990 "cvttps2dq\t{$src, $dst|$dst, $src}",
991 [(set VR128:$dst, (int_x86_sse2_cvttps2dq
992 (memop addr:$src)))]>,
993 XS, Requires<[HasSSE2]>;
994
995let isAsmParserOnly = 1 in {
996def Int_VCVTTPD2DQrr : VPDI<0xE6, MRMSrcReg, (outs VR128:$dst),
997 (ins VR128:$src),
998 "cvttpd2dq\t{$src, $dst|$dst, $src}",
999 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq VR128:$src))]>,
1000 VEX;
1001def Int_VCVTTPD2DQrm : VPDI<0xE6, MRMSrcMem, (outs VR128:$dst),
1002 (ins f128mem:$src),
1003 "cvttpd2dq\t{$src, $dst|$dst, $src}",
1004 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq
1005 (memop addr:$src)))]>, VEX;
1006}
1007def Int_CVTTPD2DQrr : PDI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1008 "cvttpd2dq\t{$src, $dst|$dst, $src}",
1009 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq VR128:$src))]>;
1010def Int_CVTTPD2DQrm : PDI<0xE6, MRMSrcMem, (outs VR128:$dst),(ins f128mem:$src),
1011 "cvttpd2dq\t{$src, $dst|$dst, $src}",
1012 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq
1013 (memop addr:$src)))]>;
1014
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00001015let isAsmParserOnly = 1 in {
1016// The assembler can recognize rr 256-bit instructions by seeing a ymm
1017// register, but the same isn't true when using memory operands instead.
1018// Provide other assembly rr and rm forms to address this explicitly.
1019def VCVTTPD2DQrr : VPDI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1020 "cvttpd2dq\t{$src, $dst|$dst, $src}", []>, VEX;
1021def VCVTTPD2DQXrYr : VPDI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR256:$src),
1022 "cvttpd2dq\t{$src, $dst|$dst, $src}", []>, VEX;
1023
1024// XMM only
1025def VCVTTPD2DQXrr : VPDI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1026 "cvttpd2dqx\t{$src, $dst|$dst, $src}", []>, VEX;
1027def VCVTTPD2DQXrm : VPDI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1028 "cvttpd2dqx\t{$src, $dst|$dst, $src}", []>, VEX;
1029
1030// YMM only
1031def VCVTTPD2DQYrr : VPDI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR256:$src),
1032 "cvttpd2dqy\t{$src, $dst|$dst, $src}", []>, VEX;
1033def VCVTTPD2DQYrm : VPDI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f256mem:$src),
1034 "cvttpd2dqy\t{$src, $dst|$dst, $src}", []>, VEX, VEX_L;
1035}
1036
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +00001037// Convert packed single to packed double
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00001038let isAsmParserOnly = 1, Predicates = [HasAVX] in {
1039 // SSE2 instructions without OpSize prefix
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +00001040def VCVTPS2PDrr : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00001041 "vcvtps2pd\t{$src, $dst|$dst, $src}", []>, VEX;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +00001042def VCVTPS2PDrm : I<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00001043 "vcvtps2pd\t{$src, $dst|$dst, $src}", []>, VEX;
1044def VCVTPS2PDYrr : I<0x5A, MRMSrcReg, (outs VR256:$dst), (ins VR128:$src),
1045 "vcvtps2pd\t{$src, $dst|$dst, $src}", []>, VEX;
1046def VCVTPS2PDYrm : I<0x5A, MRMSrcMem, (outs VR256:$dst), (ins f128mem:$src),
1047 "vcvtps2pd\t{$src, $dst|$dst, $src}", []>, VEX;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +00001048}
1049def CVTPS2PDrr : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1050 "cvtps2pd\t{$src, $dst|$dst, $src}", []>, TB;
1051def CVTPS2PDrm : I<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
1052 "cvtps2pd\t{$src, $dst|$dst, $src}", []>, TB;
1053
1054let isAsmParserOnly = 1 in {
1055def Int_VCVTPS2PDrr : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001056 "vcvtps2pd\t{$src, $dst|$dst, $src}",
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +00001057 [(set VR128:$dst, (int_x86_sse2_cvtps2pd VR128:$src))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00001058 VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +00001059def Int_VCVTPS2PDrm : I<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001060 "vcvtps2pd\t{$src, $dst|$dst, $src}",
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +00001061 [(set VR128:$dst, (int_x86_sse2_cvtps2pd
1062 (load addr:$src)))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00001063 VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +00001064}
1065def Int_CVTPS2PDrr : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1066 "cvtps2pd\t{$src, $dst|$dst, $src}",
1067 [(set VR128:$dst, (int_x86_sse2_cvtps2pd VR128:$src))]>,
1068 TB, Requires<[HasSSE2]>;
1069def Int_CVTPS2PDrm : I<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
1070 "cvtps2pd\t{$src, $dst|$dst, $src}",
1071 [(set VR128:$dst, (int_x86_sse2_cvtps2pd
1072 (load addr:$src)))]>,
1073 TB, Requires<[HasSSE2]>;
1074
1075// Convert packed double to packed single
1076let isAsmParserOnly = 1 in {
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00001077// The assembler can recognize rr 256-bit instructions by seeing a ymm
1078// register, but the same isn't true when using memory operands instead.
1079// Provide other assembly rr and rm forms to address this explicitly.
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +00001080def VCVTPD2PSrr : VPDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00001081 "cvtpd2ps\t{$src, $dst|$dst, $src}", []>, VEX;
1082def VCVTPD2PSXrYr : VPDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR256:$src),
1083 "cvtpd2ps\t{$src, $dst|$dst, $src}", []>, VEX;
1084
1085// XMM only
1086def VCVTPD2PSXrr : VPDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1087 "cvtpd2psx\t{$src, $dst|$dst, $src}", []>, VEX;
1088def VCVTPD2PSXrm : VPDI<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1089 "cvtpd2psx\t{$src, $dst|$dst, $src}", []>, VEX;
1090
1091// YMM only
1092def VCVTPD2PSYrr : VPDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR256:$src),
1093 "cvtpd2psy\t{$src, $dst|$dst, $src}", []>, VEX;
1094def VCVTPD2PSYrm : VPDI<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f256mem:$src),
1095 "cvtpd2psy\t{$src, $dst|$dst, $src}", []>, VEX, VEX_L;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +00001096}
1097def CVTPD2PSrr : PDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1098 "cvtpd2ps\t{$src, $dst|$dst, $src}", []>;
1099def CVTPD2PSrm : PDI<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1100 "cvtpd2ps\t{$src, $dst|$dst, $src}", []>;
1101
1102
1103let isAsmParserOnly = 1 in {
1104def Int_VCVTPD2PSrr : VPDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1105 "cvtpd2ps\t{$src, $dst|$dst, $src}",
1106 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps VR128:$src))]>;
1107def Int_VCVTPD2PSrm : VPDI<0x5A, MRMSrcMem, (outs VR128:$dst),
1108 (ins f128mem:$src),
1109 "cvtpd2ps\t{$src, $dst|$dst, $src}",
1110 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps
1111 (memop addr:$src)))]>;
1112}
1113def Int_CVTPD2PSrr : PDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1114 "cvtpd2ps\t{$src, $dst|$dst, $src}",
1115 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps VR128:$src))]>;
1116def Int_CVTPD2PSrm : PDI<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1117 "cvtpd2ps\t{$src, $dst|$dst, $src}",
1118 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps
1119 (memop addr:$src)))]>;
1120
Bruno Cardoso Lopes84681572010-08-09 21:24:59 +00001121// AVX 256-bit register conversion intrinsics
1122// FIXME: Migrate SSE conversion intrinsics matching to use patterns as below
1123// whenever possible to avoid declaring two versions of each one.
1124def : Pat<(int_x86_avx_cvtdq2_ps_256 VR256:$src),
1125 (VCVTDQ2PSYrr VR256:$src)>;
1126def : Pat<(int_x86_avx_cvtdq2_ps_256 (memopv8i32 addr:$src)),
1127 (VCVTDQ2PSYrm addr:$src)>;
1128
Bruno Cardoso Lopes93f6c1e2010-08-09 21:51:56 +00001129def : Pat<(int_x86_avx_cvt_pd2_ps_256 VR256:$src),
1130 (VCVTPD2PSYrr VR256:$src)>;
1131def : Pat<(int_x86_avx_cvt_pd2_ps_256 (memopv4f64 addr:$src)),
1132 (VCVTPD2PSYrm addr:$src)>;
1133
1134def : Pat<(int_x86_avx_cvt_ps2dq_256 VR256:$src),
1135 (VCVTPS2DQYrr VR256:$src)>;
1136def : Pat<(int_x86_avx_cvt_ps2dq_256 (memopv8f32 addr:$src)),
1137 (VCVTPS2DQYrm addr:$src)>;
1138
1139def : Pat<(int_x86_avx_cvt_ps2_pd_256 VR128:$src),
1140 (VCVTPS2PDYrr VR128:$src)>;
1141def : Pat<(int_x86_avx_cvt_ps2_pd_256 (memopv4f32 addr:$src)),
1142 (VCVTPS2PDYrm addr:$src)>;
1143
1144def : Pat<(int_x86_avx_cvtt_pd2dq_256 VR256:$src),
1145 (VCVTTPD2DQYrr VR256:$src)>;
1146def : Pat<(int_x86_avx_cvtt_pd2dq_256 (memopv4f64 addr:$src)),
1147 (VCVTTPD2DQYrm addr:$src)>;
1148
1149def : Pat<(int_x86_avx_cvtt_ps2dq_256 VR256:$src),
1150 (VCVTTPS2DQYrr VR256:$src)>;
1151def : Pat<(int_x86_avx_cvtt_ps2dq_256 (memopv8f32 addr:$src)),
1152 (VCVTTPS2DQYrm addr:$src)>;
1153
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001154//===----------------------------------------------------------------------===//
1155// SSE 1 & 2 - Compare Instructions
1156//===----------------------------------------------------------------------===//
1157
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001158// sse12_cmp_scalar - sse 1 & 2 compare scalar instructions
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +00001159multiclass sse12_cmp_scalar<RegisterClass RC, X86MemOperand x86memop,
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001160 string asm, string asm_alt> {
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +00001161 def rr : SIi8<0xC2, MRMSrcReg,
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001162 (outs RC:$dst), (ins RC:$src1, RC:$src, SSECC:$cc),
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +00001163 asm, []>;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001164 let mayLoad = 1 in
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +00001165 def rm : SIi8<0xC2, MRMSrcMem,
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001166 (outs RC:$dst), (ins RC:$src1, x86memop:$src, SSECC:$cc),
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +00001167 asm, []>;
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001168 // Accept explicit immediate argument form instead of comparison code.
1169 let isAsmParserOnly = 1 in {
1170 def rr_alt : SIi8<0xC2, MRMSrcReg,
1171 (outs RC:$dst), (ins RC:$src1, RC:$src, i8imm:$src2),
1172 asm_alt, []>;
1173 let mayLoad = 1 in
1174 def rm_alt : SIi8<0xC2, MRMSrcMem,
1175 (outs RC:$dst), (ins RC:$src1, x86memop:$src, i8imm:$src2),
1176 asm_alt, []>;
1177 }
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +00001178}
1179
1180let neverHasSideEffects = 1, isAsmParserOnly = 1 in {
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001181 defm VCMPSS : sse12_cmp_scalar<FR32, f32mem,
1182 "cmp${cc}ss\t{$src, $src1, $dst|$dst, $src1, $src}",
1183 "cmpss\t{$src2, $src, $src1, $dst|$dst, $src1, $src, $src2}">,
1184 XS, VEX_4V;
1185 defm VCMPSD : sse12_cmp_scalar<FR64, f64mem,
1186 "cmp${cc}sd\t{$src, $src1, $dst|$dst, $src1, $src}",
1187 "cmpsd\t{$src2, $src, $src1, $dst|$dst, $src1, $src, $src2}">,
1188 XD, VEX_4V;
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +00001189}
1190
1191let Constraints = "$src1 = $dst", neverHasSideEffects = 1 in {
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001192 defm CMPSS : sse12_cmp_scalar<FR32, f32mem,
1193 "cmp${cc}ss\t{$src, $dst|$dst, $src}",
1194 "cmpss\t{$src2, $src, $dst|$dst, $src, $src2}">, XS;
1195 defm CMPSD : sse12_cmp_scalar<FR64, f64mem,
1196 "cmp${cc}sd\t{$src, $dst|$dst, $src}",
1197 "cmpsd\t{$src2, $src, $dst|$dst, $src, $src2}">, XD;
1198}
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +00001199
Dale Johannesen7f6eb632010-08-07 00:33:42 +00001200multiclass sse12_cmp_scalar_int<RegisterClass RC, Operand memopr,
1201 ComplexPattern mem_cpat, Intrinsic Int, string asm> {
Bruno Cardoso Lopese0c43732010-06-24 22:04:40 +00001202 def rr : SIi8<0xC2, MRMSrcReg, (outs VR128:$dst),
1203 (ins VR128:$src1, VR128:$src, SSECC:$cc), asm,
1204 [(set VR128:$dst, (Int VR128:$src1,
1205 VR128:$src, imm:$cc))]>;
1206 def rm : SIi8<0xC2, MRMSrcMem, (outs VR128:$dst),
Dale Johannesen7f6eb632010-08-07 00:33:42 +00001207 (ins VR128:$src1, memopr:$src, SSECC:$cc), asm,
Bruno Cardoso Lopese0c43732010-06-24 22:04:40 +00001208 [(set VR128:$dst, (Int VR128:$src1,
Dale Johannesen7f6eb632010-08-07 00:33:42 +00001209 mem_cpat:$src, imm:$cc))]>;
Bruno Cardoso Lopese0c43732010-06-24 22:04:40 +00001210}
1211
1212// Aliases to match intrinsics which expect XMM operand(s).
Dale Johannesen7f6eb632010-08-07 00:33:42 +00001213
Bruno Cardoso Lopese0c43732010-06-24 22:04:40 +00001214let isAsmParserOnly = 1 in {
Dale Johannesen7f6eb632010-08-07 00:33:42 +00001215 defm Int_VCMPSS : sse12_cmp_scalar_int<VR128, ssmem, sse_load_f32,
1216 int_x86_sse_cmp_ss,
Bruno Cardoso Lopese0c43732010-06-24 22:04:40 +00001217 "cmp${cc}ss\t{$src, $src1, $dst|$dst, $src1, $src}">,
1218 XS, VEX_4V;
Dale Johannesen7f6eb632010-08-07 00:33:42 +00001219 defm Int_VCMPSD : sse12_cmp_scalar_int<VR128, sdmem, sse_load_f64,
1220 int_x86_sse2_cmp_sd,
Bruno Cardoso Lopese0c43732010-06-24 22:04:40 +00001221 "cmp${cc}sd\t{$src, $src1, $dst|$dst, $src1, $src}">,
1222 XD, VEX_4V;
1223}
1224let Constraints = "$src1 = $dst" in {
Dale Johannesen7f6eb632010-08-07 00:33:42 +00001225 defm Int_CMPSS : sse12_cmp_scalar_int<VR128, ssmem, sse_load_f32,
1226 int_x86_sse_cmp_ss,
Bruno Cardoso Lopese0c43732010-06-24 22:04:40 +00001227 "cmp${cc}ss\t{$src, $dst|$dst, $src}">, XS;
Dale Johannesen7f6eb632010-08-07 00:33:42 +00001228 defm Int_CMPSD : sse12_cmp_scalar_int<VR128, sdmem, sse_load_f64,
1229 int_x86_sse2_cmp_sd,
Bruno Cardoso Lopese0c43732010-06-24 22:04:40 +00001230 "cmp${cc}sd\t{$src, $dst|$dst, $src}">, XD;
1231}
1232
1233
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001234// sse12_ord_cmp - Unordered/Ordered scalar fp compare and set EFLAGS
1235multiclass sse12_ord_cmp<bits<8> opc, RegisterClass RC, SDNode OpNode,
1236 ValueType vt, X86MemOperand x86memop,
1237 PatFrag ld_frag, string OpcodeStr, Domain d> {
1238 def rr: PI<opc, MRMSrcReg, (outs), (ins RC:$src1, RC:$src2),
1239 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
1240 [(set EFLAGS, (OpNode (vt RC:$src1), RC:$src2))], d>;
1241 def rm: PI<opc, MRMSrcMem, (outs), (ins RC:$src1, x86memop:$src2),
1242 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
1243 [(set EFLAGS, (OpNode (vt RC:$src1),
1244 (ld_frag addr:$src2)))], d>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001245}
1246
Evan Cheng24f2ea32007-09-14 21:48:26 +00001247let Defs = [EFLAGS] in {
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001248 let isAsmParserOnly = 1 in {
1249 defm VUCOMISS : sse12_ord_cmp<0x2E, FR32, X86cmp, f32, f32mem, loadf32,
1250 "ucomiss", SSEPackedSingle>, VEX;
1251 defm VUCOMISD : sse12_ord_cmp<0x2E, FR64, X86cmp, f64, f64mem, loadf64,
1252 "ucomisd", SSEPackedDouble>, OpSize, VEX;
1253 let Pattern = []<dag> in {
1254 defm VCOMISS : sse12_ord_cmp<0x2F, VR128, undef, v4f32, f128mem, load,
1255 "comiss", SSEPackedSingle>, VEX;
1256 defm VCOMISD : sse12_ord_cmp<0x2F, VR128, undef, v2f64, f128mem, load,
1257 "comisd", SSEPackedDouble>, OpSize, VEX;
1258 }
1259
1260 defm Int_VUCOMISS : sse12_ord_cmp<0x2E, VR128, X86ucomi, v4f32, f128mem,
1261 load, "ucomiss", SSEPackedSingle>, VEX;
1262 defm Int_VUCOMISD : sse12_ord_cmp<0x2E, VR128, X86ucomi, v2f64, f128mem,
1263 load, "ucomisd", SSEPackedDouble>, OpSize, VEX;
1264
1265 defm Int_VCOMISS : sse12_ord_cmp<0x2F, VR128, X86comi, v4f32, f128mem,
1266 load, "comiss", SSEPackedSingle>, VEX;
1267 defm Int_VCOMISD : sse12_ord_cmp<0x2F, VR128, X86comi, v2f64, f128mem,
1268 load, "comisd", SSEPackedDouble>, OpSize, VEX;
1269 }
1270 defm UCOMISS : sse12_ord_cmp<0x2E, FR32, X86cmp, f32, f32mem, loadf32,
1271 "ucomiss", SSEPackedSingle>, TB;
1272 defm UCOMISD : sse12_ord_cmp<0x2E, FR64, X86cmp, f64, f64mem, loadf64,
1273 "ucomisd", SSEPackedDouble>, TB, OpSize;
1274
1275 let Pattern = []<dag> in {
1276 defm COMISS : sse12_ord_cmp<0x2F, VR128, undef, v4f32, f128mem, load,
1277 "comiss", SSEPackedSingle>, TB;
1278 defm COMISD : sse12_ord_cmp<0x2F, VR128, undef, v2f64, f128mem, load,
1279 "comisd", SSEPackedDouble>, TB, OpSize;
1280 }
1281
1282 defm Int_UCOMISS : sse12_ord_cmp<0x2E, VR128, X86ucomi, v4f32, f128mem,
1283 load, "ucomiss", SSEPackedSingle>, TB;
1284 defm Int_UCOMISD : sse12_ord_cmp<0x2E, VR128, X86ucomi, v2f64, f128mem,
1285 load, "ucomisd", SSEPackedDouble>, TB, OpSize;
1286
1287 defm Int_COMISS : sse12_ord_cmp<0x2F, VR128, X86comi, v4f32, f128mem, load,
1288 "comiss", SSEPackedSingle>, TB;
1289 defm Int_COMISD : sse12_ord_cmp<0x2F, VR128, X86comi, v2f64, f128mem, load,
1290 "comisd", SSEPackedDouble>, TB, OpSize;
Evan Cheng24f2ea32007-09-14 21:48:26 +00001291} // Defs = [EFLAGS]
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001292
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001293// sse12_cmp_packed - sse 1 & 2 compared packed instructions
1294multiclass sse12_cmp_packed<RegisterClass RC, X86MemOperand x86memop,
1295 Intrinsic Int, string asm, string asm_alt,
1296 Domain d> {
1297 def rri : PIi8<0xC2, MRMSrcReg,
1298 (outs RC:$dst), (ins RC:$src1, RC:$src, SSECC:$cc), asm,
1299 [(set RC:$dst, (Int RC:$src1, RC:$src, imm:$cc))], d>;
1300 def rmi : PIi8<0xC2, MRMSrcMem,
1301 (outs RC:$dst), (ins RC:$src1, f128mem:$src, SSECC:$cc), asm,
1302 [(set RC:$dst, (Int RC:$src1, (memop addr:$src), imm:$cc))], d>;
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001303 // Accept explicit immediate argument form instead of comparison code.
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001304 let isAsmParserOnly = 1 in {
1305 def rri_alt : PIi8<0xC2, MRMSrcReg,
1306 (outs RC:$dst), (ins RC:$src1, RC:$src, i8imm:$src2),
1307 asm_alt, [], d>;
1308 def rmi_alt : PIi8<0xC2, MRMSrcMem,
1309 (outs RC:$dst), (ins RC:$src1, f128mem:$src, i8imm:$src2),
1310 asm_alt, [], d>;
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001311 }
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001312}
1313
1314let isAsmParserOnly = 1 in {
1315 defm VCMPPS : sse12_cmp_packed<VR128, f128mem, int_x86_sse_cmp_ps,
1316 "cmp${cc}ps\t{$src, $src1, $dst|$dst, $src1, $src}",
1317 "cmpps\t{$src2, $src, $src1, $dst|$dst, $src1, $src, $src2}",
1318 SSEPackedSingle>, VEX_4V;
1319 defm VCMPPD : sse12_cmp_packed<VR128, f128mem, int_x86_sse2_cmp_pd,
1320 "cmp${cc}pd\t{$src, $src1, $dst|$dst, $src1, $src}",
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001321 "cmppd\t{$src2, $src, $src1, $dst|$dst, $src1, $src, $src2}",
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001322 SSEPackedDouble>, OpSize, VEX_4V;
Bruno Cardoso Lopes7dbf7d82010-07-13 22:06:38 +00001323 let Pattern = []<dag> in {
1324 defm VCMPPSY : sse12_cmp_packed<VR256, f256mem, int_x86_sse_cmp_ps,
1325 "cmp${cc}ps\t{$src, $src1, $dst|$dst, $src1, $src}",
1326 "cmpps\t{$src2, $src, $src1, $dst|$dst, $src1, $src, $src2}",
1327 SSEPackedSingle>, VEX_4V;
1328 defm VCMPPDY : sse12_cmp_packed<VR256, f256mem, int_x86_sse2_cmp_pd,
1329 "cmp${cc}pd\t{$src, $src1, $dst|$dst, $src1, $src}",
1330 "cmppd\t{$src2, $src, $src1, $dst|$dst, $src1, $src, $src2}",
1331 SSEPackedDouble>, OpSize, VEX_4V;
1332 }
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001333}
1334let Constraints = "$src1 = $dst" in {
1335 defm CMPPS : sse12_cmp_packed<VR128, f128mem, int_x86_sse_cmp_ps,
1336 "cmp${cc}ps\t{$src, $dst|$dst, $src}",
1337 "cmpps\t{$src2, $src, $dst|$dst, $src, $src2}",
1338 SSEPackedSingle>, TB;
1339 defm CMPPD : sse12_cmp_packed<VR128, f128mem, int_x86_sse2_cmp_pd,
1340 "cmp${cc}pd\t{$src, $dst|$dst, $src}",
1341 "cmppd\t{$src2, $src, $dst|$dst, $src, $src2}",
1342 SSEPackedDouble>, TB, OpSize;
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001343}
1344
1345def : Pat<(v4i32 (X86cmpps (v4f32 VR128:$src1), VR128:$src2, imm:$cc)),
1346 (CMPPSrri (v4f32 VR128:$src1), (v4f32 VR128:$src2), imm:$cc)>;
1347def : Pat<(v4i32 (X86cmpps (v4f32 VR128:$src1), (memop addr:$src2), imm:$cc)),
1348 (CMPPSrmi (v4f32 VR128:$src1), addr:$src2, imm:$cc)>;
1349def : Pat<(v2i64 (X86cmppd (v2f64 VR128:$src1), VR128:$src2, imm:$cc)),
1350 (CMPPDrri VR128:$src1, VR128:$src2, imm:$cc)>;
1351def : Pat<(v2i64 (X86cmppd (v2f64 VR128:$src1), (memop addr:$src2), imm:$cc)),
1352 (CMPPDrmi VR128:$src1, addr:$src2, imm:$cc)>;
1353
1354//===----------------------------------------------------------------------===//
1355// SSE 1 & 2 - Shuffle Instructions
1356//===----------------------------------------------------------------------===//
1357
1358/// sse12_shuffle - sse 1 & 2 shuffle instructions
1359multiclass sse12_shuffle<RegisterClass RC, X86MemOperand x86memop,
1360 ValueType vt, string asm, PatFrag mem_frag,
1361 Domain d, bit IsConvertibleToThreeAddress = 0> {
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00001362 def rmi : PIi8<0xC6, MRMSrcMem, (outs RC:$dst),
1363 (ins RC:$src1, f128mem:$src2, i8imm:$src3), asm,
1364 [(set RC:$dst, (vt (shufp:$src3
1365 RC:$src1, (mem_frag addr:$src2))))], d>;
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001366 let isConvertibleToThreeAddress = IsConvertibleToThreeAddress in
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00001367 def rri : PIi8<0xC6, MRMSrcReg, (outs RC:$dst),
1368 (ins RC:$src1, RC:$src2, i8imm:$src3), asm,
1369 [(set RC:$dst,
1370 (vt (shufp:$src3 RC:$src1, RC:$src2)))], d>;
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001371}
1372
1373let isAsmParserOnly = 1 in {
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00001374 defm VSHUFPS : sse12_shuffle<VR128, f128mem, v4f32,
1375 "shufps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
1376 memopv4f32, SSEPackedSingle>, VEX_4V;
1377 defm VSHUFPSY : sse12_shuffle<VR256, f256mem, v8f32,
1378 "shufps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
1379 memopv8f32, SSEPackedSingle>, VEX_4V;
1380 defm VSHUFPD : sse12_shuffle<VR128, f128mem, v2f64,
1381 "shufpd\t{$src3, $src2, $src1, $dst|$dst, $src2, $src2, $src3}",
1382 memopv2f64, SSEPackedDouble>, OpSize, VEX_4V;
1383 defm VSHUFPDY : sse12_shuffle<VR256, f256mem, v4f64,
1384 "shufpd\t{$src3, $src2, $src1, $dst|$dst, $src2, $src2, $src3}",
1385 memopv4f64, SSEPackedDouble>, OpSize, VEX_4V;
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001386}
1387
1388let Constraints = "$src1 = $dst" in {
1389 defm SHUFPS : sse12_shuffle<VR128, f128mem, v4f32,
1390 "shufps\t{$src3, $src2, $dst|$dst, $src2, $src3}",
1391 memopv4f32, SSEPackedSingle, 1 /* cvt to pshufd */>,
1392 TB;
1393 defm SHUFPD : sse12_shuffle<VR128, f128mem, v2f64,
1394 "shufpd\t{$src3, $src2, $dst|$dst, $src2, $src3}",
1395 memopv2f64, SSEPackedDouble>, TB, OpSize;
1396}
1397
1398//===----------------------------------------------------------------------===//
1399// SSE 1 & 2 - Unpack Instructions
1400//===----------------------------------------------------------------------===//
1401
1402/// sse12_unpack_interleave - sse 1 & 2 unpack and interleave
1403multiclass sse12_unpack_interleave<bits<8> opc, PatFrag OpNode, ValueType vt,
1404 PatFrag mem_frag, RegisterClass RC,
1405 X86MemOperand x86memop, string asm,
1406 Domain d> {
1407 def rr : PI<opc, MRMSrcReg,
1408 (outs RC:$dst), (ins RC:$src1, RC:$src2),
1409 asm, [(set RC:$dst,
1410 (vt (OpNode RC:$src1, RC:$src2)))], d>;
1411 def rm : PI<opc, MRMSrcMem,
1412 (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
1413 asm, [(set RC:$dst,
1414 (vt (OpNode RC:$src1,
1415 (mem_frag addr:$src2))))], d>;
1416}
1417
1418let AddedComplexity = 10 in {
1419 let isAsmParserOnly = 1 in {
1420 defm VUNPCKHPS: sse12_unpack_interleave<0x15, unpckh, v4f32, memopv4f32,
1421 VR128, f128mem, "unpckhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1422 SSEPackedSingle>, VEX_4V;
1423 defm VUNPCKHPD: sse12_unpack_interleave<0x15, unpckh, v2f64, memopv2f64,
1424 VR128, f128mem, "unpckhpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1425 SSEPackedDouble>, OpSize, VEX_4V;
1426 defm VUNPCKLPS: sse12_unpack_interleave<0x14, unpckl, v4f32, memopv4f32,
1427 VR128, f128mem, "unpcklps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1428 SSEPackedSingle>, VEX_4V;
1429 defm VUNPCKLPD: sse12_unpack_interleave<0x14, unpckl, v2f64, memopv2f64,
1430 VR128, f128mem, "unpcklpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1431 SSEPackedDouble>, OpSize, VEX_4V;
Bruno Cardoso Lopes2bfb8f62010-07-09 21:20:35 +00001432
1433 defm VUNPCKHPSY: sse12_unpack_interleave<0x15, unpckh, v8f32, memopv8f32,
1434 VR256, f256mem, "unpckhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1435 SSEPackedSingle>, VEX_4V;
1436 defm VUNPCKHPDY: sse12_unpack_interleave<0x15, unpckh, v4f64, memopv4f64,
1437 VR256, f256mem, "unpckhpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1438 SSEPackedDouble>, OpSize, VEX_4V;
1439 defm VUNPCKLPSY: sse12_unpack_interleave<0x14, unpckl, v8f32, memopv8f32,
1440 VR256, f256mem, "unpcklps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1441 SSEPackedSingle>, VEX_4V;
1442 defm VUNPCKLPDY: sse12_unpack_interleave<0x14, unpckl, v4f64, memopv4f64,
1443 VR256, f256mem, "unpcklpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1444 SSEPackedDouble>, OpSize, VEX_4V;
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001445 }
1446
1447 let Constraints = "$src1 = $dst" in {
1448 defm UNPCKHPS: sse12_unpack_interleave<0x15, unpckh, v4f32, memopv4f32,
1449 VR128, f128mem, "unpckhps\t{$src2, $dst|$dst, $src2}",
1450 SSEPackedSingle>, TB;
1451 defm UNPCKHPD: sse12_unpack_interleave<0x15, unpckh, v2f64, memopv2f64,
1452 VR128, f128mem, "unpckhpd\t{$src2, $dst|$dst, $src2}",
1453 SSEPackedDouble>, TB, OpSize;
1454 defm UNPCKLPS: sse12_unpack_interleave<0x14, unpckl, v4f32, memopv4f32,
1455 VR128, f128mem, "unpcklps\t{$src2, $dst|$dst, $src2}",
1456 SSEPackedSingle>, TB;
1457 defm UNPCKLPD: sse12_unpack_interleave<0x14, unpckl, v2f64, memopv2f64,
1458 VR128, f128mem, "unpcklpd\t{$src2, $dst|$dst, $src2}",
1459 SSEPackedDouble>, TB, OpSize;
1460 } // Constraints = "$src1 = $dst"
1461} // AddedComplexity
1462
1463//===----------------------------------------------------------------------===//
1464// SSE 1 & 2 - Extract Floating-Point Sign mask
1465//===----------------------------------------------------------------------===//
1466
1467/// sse12_extr_sign_mask - sse 1 & 2 unpack and interleave
1468multiclass sse12_extr_sign_mask<RegisterClass RC, Intrinsic Int, string asm,
1469 Domain d> {
1470 def rr : PI<0x50, MRMSrcReg, (outs GR32:$dst), (ins RC:$src),
1471 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
1472 [(set GR32:$dst, (Int RC:$src))], d>;
1473}
1474
1475// Mask creation
1476defm MOVMSKPS : sse12_extr_sign_mask<VR128, int_x86_sse_movmsk_ps, "movmskps",
1477 SSEPackedSingle>, TB;
1478defm MOVMSKPD : sse12_extr_sign_mask<VR128, int_x86_sse2_movmsk_pd, "movmskpd",
1479 SSEPackedDouble>, TB, OpSize;
1480
1481let isAsmParserOnly = 1 in {
1482 defm VMOVMSKPS : sse12_extr_sign_mask<VR128, int_x86_sse_movmsk_ps,
1483 "movmskps", SSEPackedSingle>, VEX;
1484 defm VMOVMSKPD : sse12_extr_sign_mask<VR128, int_x86_sse2_movmsk_pd,
1485 "movmskpd", SSEPackedDouble>, OpSize,
1486 VEX;
Bruno Cardoso Lopesfb583a92010-07-22 21:18:49 +00001487
Bruno Cardoso Lopesaa099be2010-07-12 20:06:32 +00001488 // FIXME: merge with multiclass above when the intrinsics come.
Bruno Cardoso Lopesfb583a92010-07-22 21:18:49 +00001489 def VMOVMSKPSr64r : PI<0x50, MRMSrcReg, (outs GR64:$dst), (ins VR128:$src),
1490 "movmskps\t{$src, $dst|$dst, $src}", [], SSEPackedSingle>, VEX;
1491 def VMOVMSKPDr64r : PI<0x50, MRMSrcReg, (outs GR64:$dst), (ins VR128:$src),
1492 "movmskpd\t{$src, $dst|$dst, $src}", [], SSEPackedDouble>, OpSize,
1493 VEX;
1494
Bruno Cardoso Lopesaa099be2010-07-12 20:06:32 +00001495 def VMOVMSKPSYrr : PI<0x50, MRMSrcReg, (outs GR32:$dst), (ins VR256:$src),
1496 "movmskps\t{$src, $dst|$dst, $src}", [], SSEPackedSingle>, VEX;
1497 def VMOVMSKPDYrr : PI<0x50, MRMSrcReg, (outs GR32:$dst), (ins VR256:$src),
1498 "movmskpd\t{$src, $dst|$dst, $src}", [], SSEPackedDouble>, OpSize,
Bruno Cardoso Lopesfb583a92010-07-22 21:18:49 +00001499 VEX;
1500
1501 def VMOVMSKPSYr64r : PI<0x50, MRMSrcReg, (outs GR64:$dst), (ins VR256:$src),
1502 "movmskps\t{$src, $dst|$dst, $src}", [], SSEPackedSingle>, VEX;
1503 def VMOVMSKPDYr64r : PI<0x50, MRMSrcReg, (outs GR64:$dst), (ins VR256:$src),
1504 "movmskpd\t{$src, $dst|$dst, $src}", [], SSEPackedDouble>, OpSize,
1505 VEX;
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001506}
1507
1508//===----------------------------------------------------------------------===//
1509// SSE 1 & 2 - Misc aliasing of packed SSE 1 & 2 instructions
1510//===----------------------------------------------------------------------===//
1511
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001512// Aliases of packed SSE1 & SSE2 instructions for scalar use. These all have
1513// names that start with 'Fs'.
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001514
1515// Alias instructions that map fld0 to pxor for sse.
Dan Gohman4a0b3e12009-09-21 18:30:38 +00001516let isReMaterializable = 1, isAsCheapAsAMove = 1, isCodeGenOnly = 1,
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001517 canFoldAsLoad = 1 in {
Chris Lattner28c1d292010-02-05 21:30:49 +00001518 // FIXME: Set encoding to pseudo!
Chris Lattnerbe1778f2010-02-05 21:34:18 +00001519def FsFLD0SS : I<0xEF, MRMInitReg, (outs FR32:$dst), (ins), "",
1520 [(set FR32:$dst, fp32imm0)]>,
1521 Requires<[HasSSE1]>, TB, OpSize;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001522def FsFLD0SD : I<0xEF, MRMInitReg, (outs FR64:$dst), (ins), "",
1523 [(set FR64:$dst, fpimm0)]>,
1524 Requires<[HasSSE2]>, TB, OpSize;
1525}
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001526
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001527// Alias instruction to do FR32 or FR64 reg-to-reg copy using movaps. Upper
1528// bits are disregarded.
1529let neverHasSideEffects = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001530def FsMOVAPSrr : PSI<0x28, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001531 "movaps\t{$src, $dst|$dst, $src}", []>;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001532def FsMOVAPDrr : PDI<0x28, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
1533 "movapd\t{$src, $dst|$dst, $src}", []>;
1534}
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001535
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001536// Alias instruction to load FR32 or FR64 from f128mem using movaps. Upper
1537// bits are disregarded.
1538let canFoldAsLoad = 1, isReMaterializable = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001539def FsMOVAPSrm : PSI<0x28, MRMSrcMem, (outs FR32:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001540 "movaps\t{$src, $dst|$dst, $src}",
Dan Gohmand3006222007-07-27 17:16:43 +00001541 [(set FR32:$dst, (alignedloadfsf32 addr:$src))]>;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001542def FsMOVAPDrm : PDI<0x28, MRMSrcMem, (outs FR64:$dst), (ins f128mem:$src),
1543 "movapd\t{$src, $dst|$dst, $src}",
1544 [(set FR64:$dst, (alignedloadfsf64 addr:$src))]>;
1545}
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001546
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001547//===----------------------------------------------------------------------===//
1548// SSE 1 & 2 - Logical Instructions
1549//===----------------------------------------------------------------------===//
1550
Bruno Cardoso Lopesf39e0ce2010-05-28 22:47:03 +00001551/// sse12_fp_alias_pack_logical - SSE 1 & 2 aliased packed FP logical ops
1552///
1553multiclass sse12_fp_alias_pack_logical<bits<8> opc, string OpcodeStr,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001554 SDNode OpNode> {
Bruno Cardoso Lopesf4f4bad2010-06-19 02:44:01 +00001555 let isAsmParserOnly = 1 in {
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001556 defm V#NAME#PS : sse12_fp_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
1557 FR32, f32, f128mem, memopfsf32, SSEPackedSingle, 0>, VEX_4V;
Bruno Cardoso Lopesf4f4bad2010-06-19 02:44:01 +00001558
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001559 defm V#NAME#PD : sse12_fp_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
1560 FR64, f64, f128mem, memopfsf64, SSEPackedDouble, 0>, OpSize, VEX_4V;
Bruno Cardoso Lopesf39e0ce2010-05-28 22:47:03 +00001561 }
1562
Bruno Cardoso Lopesf4f4bad2010-06-19 02:44:01 +00001563 let Constraints = "$src1 = $dst" in {
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001564 defm PS : sse12_fp_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode, FR32,
1565 f32, f128mem, memopfsf32, SSEPackedSingle>, TB;
Bruno Cardoso Lopesf39e0ce2010-05-28 22:47:03 +00001566
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001567 defm PD : sse12_fp_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode, FR64,
1568 f64, f128mem, memopfsf64, SSEPackedDouble>, TB, OpSize;
Bruno Cardoso Lopesf39e0ce2010-05-28 22:47:03 +00001569 }
1570}
1571
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001572// Alias bitwise logical operations using SSE logical ops on packed FP values.
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001573let mayLoad = 0 in {
1574 defm FsAND : sse12_fp_alias_pack_logical<0x54, "and", X86fand>;
1575 defm FsOR : sse12_fp_alias_pack_logical<0x56, "or", X86for>;
1576 defm FsXOR : sse12_fp_alias_pack_logical<0x57, "xor", X86fxor>;
1577}
Bill Wendlingddd35322007-05-02 23:11:52 +00001578
Bruno Cardoso Lopesf4f4bad2010-06-19 02:44:01 +00001579let neverHasSideEffects = 1, Pattern = []<dag>, isCommutable = 0 in
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001580 defm FsANDN : sse12_fp_alias_pack_logical<0x55, "andn", undef>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001581
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001582/// sse12_fp_packed_logical - SSE 1 & 2 packed FP logical ops
1583///
1584multiclass sse12_fp_packed_logical<bits<8> opc, string OpcodeStr,
1585 SDNode OpNode, int HasPat = 0,
1586 list<list<dag>> Pattern = []> {
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00001587 let isAsmParserOnly = 1, Pattern = []<dag> in {
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001588 defm V#NAME#PS : sse12_fp_packed_logical_rm<opc, VR128, SSEPackedSingle,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001589 !strconcat(OpcodeStr, "ps"), f128mem,
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001590 !if(HasPat, Pattern[0], // rr
1591 [(set VR128:$dst, (v2i64 (OpNode VR128:$src1,
1592 VR128:$src2)))]),
1593 !if(HasPat, Pattern[2], // rm
1594 [(set VR128:$dst, (OpNode (bc_v2i64 (v4f32 VR128:$src1)),
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001595 (memopv2i64 addr:$src2)))]), 0>,
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001596 VEX_4V;
1597
1598 defm V#NAME#PD : sse12_fp_packed_logical_rm<opc, VR128, SSEPackedDouble,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001599 !strconcat(OpcodeStr, "pd"), f128mem,
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001600 !if(HasPat, Pattern[1], // rr
1601 [(set VR128:$dst, (OpNode (bc_v2i64 (v2f64 VR128:$src1)),
1602 (bc_v2i64 (v2f64
1603 VR128:$src2))))]),
1604 !if(HasPat, Pattern[3], // rm
1605 [(set VR128:$dst, (OpNode (bc_v2i64 (v2f64 VR128:$src1)),
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001606 (memopv2i64 addr:$src2)))]), 0>,
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001607 OpSize, VEX_4V;
1608 }
1609 let Constraints = "$src1 = $dst" in {
1610 defm PS : sse12_fp_packed_logical_rm<opc, VR128, SSEPackedSingle,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001611 !strconcat(OpcodeStr, "ps"), f128mem,
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001612 !if(HasPat, Pattern[0], // rr
1613 [(set VR128:$dst, (v2i64 (OpNode VR128:$src1,
1614 VR128:$src2)))]),
1615 !if(HasPat, Pattern[2], // rm
1616 [(set VR128:$dst, (OpNode (bc_v2i64 (v4f32 VR128:$src1)),
1617 (memopv2i64 addr:$src2)))])>, TB;
1618
1619 defm PD : sse12_fp_packed_logical_rm<opc, VR128, SSEPackedDouble,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001620 !strconcat(OpcodeStr, "pd"), f128mem,
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001621 !if(HasPat, Pattern[1], // rr
1622 [(set VR128:$dst, (OpNode (bc_v2i64 (v2f64 VR128:$src1)),
1623 (bc_v2i64 (v2f64
1624 VR128:$src2))))]),
1625 !if(HasPat, Pattern[3], // rm
1626 [(set VR128:$dst, (OpNode (bc_v2i64 (v2f64 VR128:$src1)),
1627 (memopv2i64 addr:$src2)))])>,
1628 TB, OpSize;
1629 }
1630}
1631
Bruno Cardoso Lopesfd920fa2010-07-13 02:38:35 +00001632/// sse12_fp_packed_logical_y - AVX 256-bit SSE 1 & 2 logical ops forms
1633///
1634let isAsmParserOnly = 1 in {
1635multiclass sse12_fp_packed_logical_y<bits<8> opc, string OpcodeStr> {
1636 defm PSY : sse12_fp_packed_logical_rm<opc, VR256, SSEPackedSingle,
1637 !strconcat(OpcodeStr, "ps"), f256mem, [], [], 0>, VEX_4V;
1638
1639 defm PDY : sse12_fp_packed_logical_rm<opc, VR256, SSEPackedDouble,
1640 !strconcat(OpcodeStr, "pd"), f256mem, [], [], 0>, OpSize, VEX_4V;
1641}
1642}
1643
1644// AVX 256-bit packed logical ops forms
1645defm VAND : sse12_fp_packed_logical_y<0x54, "and">;
1646defm VOR : sse12_fp_packed_logical_y<0x56, "or">;
1647defm VXOR : sse12_fp_packed_logical_y<0x57, "xor">;
1648let isCommutable = 0 in
1649 defm VANDN : sse12_fp_packed_logical_y<0x55, "andn">;
1650
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001651defm AND : sse12_fp_packed_logical<0x54, "and", and>;
1652defm OR : sse12_fp_packed_logical<0x56, "or", or>;
1653defm XOR : sse12_fp_packed_logical<0x57, "xor", xor>;
1654let isCommutable = 0 in
1655 defm ANDN : sse12_fp_packed_logical<0x55, "andn", undef /* dummy */, 1, [
1656 // single r+r
1657 [(set VR128:$dst, (v2i64 (and (xor VR128:$src1,
1658 (bc_v2i64 (v4i32 immAllOnesV))),
1659 VR128:$src2)))],
1660 // double r+r
1661 [(set VR128:$dst, (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
1662 (bc_v2i64 (v2f64 VR128:$src2))))],
1663 // single r+m
1664 [(set VR128:$dst, (v2i64 (and (xor (bc_v2i64 (v4f32 VR128:$src1)),
1665 (bc_v2i64 (v4i32 immAllOnesV))),
1666 (memopv2i64 addr:$src2))))],
1667 // double r+m
1668 [(set VR128:$dst, (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
1669 (memopv2i64 addr:$src2)))]]>;
1670
1671//===----------------------------------------------------------------------===//
1672// SSE 1 & 2 - Arithmetic Instructions
1673//===----------------------------------------------------------------------===//
1674
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001675/// basic_sse12_fp_binop_xxx - SSE 1 & 2 binops come in both scalar and
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +00001676/// vector forms.
Bill Wendlingddd35322007-05-02 23:11:52 +00001677///
Dan Gohman20382522007-07-10 00:05:58 +00001678/// In addition, we also have a special variant of the scalar form here to
1679/// represent the associated intrinsic operation. This form is unlike the
1680/// plain scalar form, in that it takes an entire vector (instead of a scalar)
Evan Cheng236aa8a2009-02-26 03:12:02 +00001681/// and leaves the top elements unmodified (therefore these cannot be commuted).
Dan Gohman20382522007-07-10 00:05:58 +00001682///
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001683/// These three forms can each be reg+reg or reg+mem.
Bill Wendlingddd35322007-05-02 23:11:52 +00001684///
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00001685
1686/// FIXME: once all 256-bit intrinsics are matched, cleanup and refactor those
1687/// classes below
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001688multiclass basic_sse12_fp_binop_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
1689 bit Is2Addr = 1> {
1690 defm SS : sse12_fp_scalar<opc, !strconcat(OpcodeStr, "ss"),
1691 OpNode, FR32, f32mem, Is2Addr>, XS;
1692 defm SD : sse12_fp_scalar<opc, !strconcat(OpcodeStr, "sd"),
1693 OpNode, FR64, f64mem, Is2Addr>, XD;
1694}
Bruno Cardoso Lopes597ec8e2010-06-17 23:05:30 +00001695
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001696multiclass basic_sse12_fp_binop_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
1697 bit Is2Addr = 1> {
1698 let mayLoad = 0 in {
1699 defm PS : sse12_fp_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode, VR128,
1700 v4f32, f128mem, memopv4f32, SSEPackedSingle, Is2Addr>, TB;
1701 defm PD : sse12_fp_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode, VR128,
1702 v2f64, f128mem, memopv2f64, SSEPackedDouble, Is2Addr>, TB, OpSize;
Bill Wendlingddd35322007-05-02 23:11:52 +00001703 }
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001704}
Bill Wendlingddd35322007-05-02 23:11:52 +00001705
Bruno Cardoso Lopesa0d09a82010-07-12 23:04:15 +00001706multiclass basic_sse12_fp_binop_p_y<bits<8> opc, string OpcodeStr,
1707 SDNode OpNode> {
1708 let mayLoad = 0 in {
1709 defm PSY : sse12_fp_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode, VR256,
1710 v8f32, f256mem, memopv8f32, SSEPackedSingle, 0>, TB;
1711 defm PDY : sse12_fp_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode, VR256,
1712 v4f64, f256mem, memopv4f64, SSEPackedDouble, 0>, TB, OpSize;
1713 }
1714}
1715
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001716multiclass basic_sse12_fp_binop_s_int<bits<8> opc, string OpcodeStr,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001717 bit Is2Addr = 1> {
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001718 defm SS : sse12_fp_scalar_int<opc, OpcodeStr, VR128,
1719 !strconcat(OpcodeStr, "ss"), "", "_ss", ssmem, sse_load_f32, Is2Addr>, XS;
1720 defm SD : sse12_fp_scalar_int<opc, OpcodeStr, VR128,
1721 !strconcat(OpcodeStr, "sd"), "2", "_sd", sdmem, sse_load_f64, Is2Addr>, XD;
1722}
Bruno Cardoso Lopes8af5ed92010-06-18 23:13:35 +00001723
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001724multiclass basic_sse12_fp_binop_p_int<bits<8> opc, string OpcodeStr,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001725 bit Is2Addr = 1> {
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001726 defm PS : sse12_fp_packed_int<opc, OpcodeStr, VR128,
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00001727 !strconcat(OpcodeStr, "ps"), "sse", "_ps", f128mem, memopv4f32,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001728 SSEPackedSingle, Is2Addr>, TB;
Bruno Cardoso Lopesc902a592010-06-11 23:50:47 +00001729
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001730 defm PD : sse12_fp_packed_int<opc, OpcodeStr, VR128,
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00001731 !strconcat(OpcodeStr, "pd"), "sse2", "_pd", f128mem, memopv2f64,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001732 SSEPackedDouble, Is2Addr>, TB, OpSize;
Bill Wendlingddd35322007-05-02 23:11:52 +00001733}
Bill Wendlingddd35322007-05-02 23:11:52 +00001734
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00001735multiclass basic_sse12_fp_binop_p_y_int<bits<8> opc, string OpcodeStr> {
1736 defm PSY : sse12_fp_packed_int<opc, OpcodeStr, VR256,
1737 !strconcat(OpcodeStr, "ps"), "avx", "_ps_256", f256mem, memopv8f32,
1738 SSEPackedSingle, 0>, TB;
1739
1740 defm PDY : sse12_fp_packed_int<opc, OpcodeStr, VR256,
1741 !strconcat(OpcodeStr, "pd"), "avx", "_pd_256", f256mem, memopv4f64,
1742 SSEPackedDouble, 0>, TB, OpSize;
1743}
1744
Bruno Cardoso Lopesa0d09a82010-07-12 23:04:15 +00001745// Binary Arithmetic instructions
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00001746let isAsmParserOnly = 1 in {
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001747 defm VADD : basic_sse12_fp_binop_s<0x58, "add", fadd, 0>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001748 basic_sse12_fp_binop_s_int<0x58, "add", 0>,
Bruno Cardoso Lopesa0d09a82010-07-12 23:04:15 +00001749 basic_sse12_fp_binop_p<0x58, "add", fadd, 0>,
1750 basic_sse12_fp_binop_p_y<0x58, "add", fadd>, VEX_4V;
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001751 defm VMUL : basic_sse12_fp_binop_s<0x59, "mul", fmul, 0>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001752 basic_sse12_fp_binop_s_int<0x59, "mul", 0>,
Bruno Cardoso Lopesa0d09a82010-07-12 23:04:15 +00001753 basic_sse12_fp_binop_p<0x59, "mul", fmul, 0>,
1754 basic_sse12_fp_binop_p_y<0x59, "mul", fmul>, VEX_4V;
Bruno Cardoso Lopes597ec8e2010-06-17 23:05:30 +00001755
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001756 let isCommutable = 0 in {
1757 defm VSUB : basic_sse12_fp_binop_s<0x5C, "sub", fsub, 0>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001758 basic_sse12_fp_binop_s_int<0x5C, "sub", 0>,
Bruno Cardoso Lopesa0d09a82010-07-12 23:04:15 +00001759 basic_sse12_fp_binop_p<0x5C, "sub", fsub, 0>,
1760 basic_sse12_fp_binop_p_y<0x5C, "sub", fsub>, VEX_4V;
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001761 defm VDIV : basic_sse12_fp_binop_s<0x5E, "div", fdiv, 0>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001762 basic_sse12_fp_binop_s_int<0x5E, "div", 0>,
Bruno Cardoso Lopesa0d09a82010-07-12 23:04:15 +00001763 basic_sse12_fp_binop_p<0x5E, "div", fdiv, 0>,
1764 basic_sse12_fp_binop_p_y<0x5E, "div", fdiv>, VEX_4V;
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001765 defm VMAX : basic_sse12_fp_binop_s<0x5F, "max", X86fmax, 0>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001766 basic_sse12_fp_binop_s_int<0x5F, "max", 0>,
Bruno Cardoso Lopesa0d09a82010-07-12 23:04:15 +00001767 basic_sse12_fp_binop_p<0x5F, "max", X86fmax, 0>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001768 basic_sse12_fp_binop_p_int<0x5F, "max", 0>,
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00001769 basic_sse12_fp_binop_p_y<0x5F, "max", X86fmax>,
1770 basic_sse12_fp_binop_p_y_int<0x5F, "max">, VEX_4V;
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001771 defm VMIN : basic_sse12_fp_binop_s<0x5D, "min", X86fmin, 0>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001772 basic_sse12_fp_binop_s_int<0x5D, "min", 0>,
Bruno Cardoso Lopesa0d09a82010-07-12 23:04:15 +00001773 basic_sse12_fp_binop_p<0x5D, "min", X86fmin, 0>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001774 basic_sse12_fp_binop_p_int<0x5D, "min", 0>,
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00001775 basic_sse12_fp_binop_p_y_int<0x5D, "min">,
Bruno Cardoso Lopesa0d09a82010-07-12 23:04:15 +00001776 basic_sse12_fp_binop_p_y<0x5D, "min", X86fmin>, VEX_4V;
Dan Gohman20382522007-07-10 00:05:58 +00001777 }
Dan Gohman20382522007-07-10 00:05:58 +00001778}
1779
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001780let Constraints = "$src1 = $dst" in {
1781 defm ADD : basic_sse12_fp_binop_s<0x58, "add", fadd>,
1782 basic_sse12_fp_binop_p<0x58, "add", fadd>,
1783 basic_sse12_fp_binop_s_int<0x58, "add">;
1784 defm MUL : basic_sse12_fp_binop_s<0x59, "mul", fmul>,
1785 basic_sse12_fp_binop_p<0x59, "mul", fmul>,
1786 basic_sse12_fp_binop_s_int<0x59, "mul">;
1787
1788 let isCommutable = 0 in {
1789 defm SUB : basic_sse12_fp_binop_s<0x5C, "sub", fsub>,
1790 basic_sse12_fp_binop_p<0x5C, "sub", fsub>,
1791 basic_sse12_fp_binop_s_int<0x5C, "sub">;
1792 defm DIV : basic_sse12_fp_binop_s<0x5E, "div", fdiv>,
1793 basic_sse12_fp_binop_p<0x5E, "div", fdiv>,
1794 basic_sse12_fp_binop_s_int<0x5E, "div">;
1795 defm MAX : basic_sse12_fp_binop_s<0x5F, "max", X86fmax>,
1796 basic_sse12_fp_binop_p<0x5F, "max", X86fmax>,
1797 basic_sse12_fp_binop_s_int<0x5F, "max">,
1798 basic_sse12_fp_binop_p_int<0x5F, "max">;
1799 defm MIN : basic_sse12_fp_binop_s<0x5D, "min", X86fmin>,
1800 basic_sse12_fp_binop_p<0x5D, "min", X86fmin>,
1801 basic_sse12_fp_binop_s_int<0x5D, "min">,
1802 basic_sse12_fp_binop_p_int<0x5D, "min">;
1803 }
Bruno Cardoso Lopesd7f9cc42010-06-18 01:12:56 +00001804}
Bill Wendlingddd35322007-05-02 23:11:52 +00001805
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001806/// Unop Arithmetic
Dan Gohman20382522007-07-10 00:05:58 +00001807/// In addition, we also have a special variant of the scalar form here to
1808/// represent the associated intrinsic operation. This form is unlike the
1809/// plain scalar form, in that it takes an entire vector (instead of a
1810/// scalar) and leaves the top elements undefined.
1811///
1812/// And, we have a special variant form for a full-vector intrinsic form.
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001813
1814/// sse1_fp_unop_s - SSE1 unops in scalar form.
1815multiclass sse1_fp_unop_s<bits<8> opc, string OpcodeStr,
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001816 SDNode OpNode, Intrinsic F32Int> {
Evan Cheng64d80e32007-07-19 01:14:50 +00001817 def SSr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001818 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001819 [(set FR32:$dst, (OpNode FR32:$src))]>;
Dan Gohmancfbf0ed2010-07-12 20:46:04 +00001820 // For scalar unary operations, fold a load into the operation
1821 // only in OptForSize mode. It eliminates an instruction, but it also
1822 // eliminates a whole-register clobber (the load), so it introduces a
1823 // partial register update condition.
Evan Cheng400073d2009-12-18 07:40:29 +00001824 def SSm : I<opc, MRMSrcMem, (outs FR32:$dst), (ins f32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001825 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Evan Cheng400073d2009-12-18 07:40:29 +00001826 [(set FR32:$dst, (OpNode (load addr:$src)))]>, XS,
Evan Chengb1f49812009-12-22 17:47:23 +00001827 Requires<[HasSSE1, OptForSize]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001828 def SSr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001829 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001830 [(set VR128:$dst, (F32Int VR128:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001831 def SSm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst), (ins ssmem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001832 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohman20382522007-07-10 00:05:58 +00001833 [(set VR128:$dst, (F32Int sse_load_f32:$src))]>;
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001834}
Dan Gohman20382522007-07-10 00:05:58 +00001835
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001836/// sse1_fp_unop_s_avx - AVX SSE1 unops in scalar form.
1837multiclass sse1_fp_unop_s_avx<bits<8> opc, string OpcodeStr,
1838 SDNode OpNode, Intrinsic F32Int> {
1839 def SSr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001840 !strconcat(OpcodeStr,
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001841 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>;
1842 def SSm : I<opc, MRMSrcMem, (outs FR32:$dst), (ins FR32:$src1, f32mem:$src2),
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001843 !strconcat(OpcodeStr,
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001844 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00001845 []>, XS, Requires<[HasAVX, OptForSize]>;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001846 def SSr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1847 !strconcat(OpcodeStr,
1848 "ss\t{$src, $dst, $dst|$dst, $dst, $src}"),
1849 [(set VR128:$dst, (F32Int VR128:$src))]>;
1850 def SSm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst), (ins ssmem:$src),
1851 !strconcat(OpcodeStr,
1852 "ss\t{$src, $dst, $dst|$dst, $dst, $src}"),
1853 [(set VR128:$dst, (F32Int sse_load_f32:$src))]>;
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001854}
1855
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00001856/// sse1_fp_unop_p - SSE1 unops in packed form.
1857multiclass sse1_fp_unop_p<bits<8> opc, string OpcodeStr, SDNode OpNode> {
1858 def PSr : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1859 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
1860 [(set VR128:$dst, (v4f32 (OpNode VR128:$src)))]>;
1861 def PSm : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1862 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
1863 [(set VR128:$dst, (OpNode (memopv4f32 addr:$src)))]>;
1864}
1865
1866/// sse1_fp_unop_p_y - AVX 256-bit SSE1 unops in packed form.
1867multiclass sse1_fp_unop_p_y<bits<8> opc, string OpcodeStr, SDNode OpNode> {
1868 def PSYr : PSI<opc, MRMSrcReg, (outs VR256:$dst), (ins VR256:$src),
1869 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
1870 [(set VR256:$dst, (v8f32 (OpNode VR256:$src)))]>;
1871 def PSYm : PSI<opc, MRMSrcMem, (outs VR256:$dst), (ins f256mem:$src),
1872 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
1873 [(set VR256:$dst, (OpNode (memopv8f32 addr:$src)))]>;
1874}
1875
1876/// sse1_fp_unop_p_int - SSE1 intrinsics unops in packed forms.
1877multiclass sse1_fp_unop_p_int<bits<8> opc, string OpcodeStr,
1878 Intrinsic V4F32Int> {
1879 def PSr_Int : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1880 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
1881 [(set VR128:$dst, (V4F32Int VR128:$src))]>;
1882 def PSm_Int : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1883 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
1884 [(set VR128:$dst, (V4F32Int (memopv4f32 addr:$src)))]>;
1885}
1886
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00001887/// sse1_fp_unop_p_y_int - AVX 256-bit intrinsics unops in packed forms.
1888multiclass sse1_fp_unop_p_y_int<bits<8> opc, string OpcodeStr,
1889 Intrinsic V4F32Int> {
1890 def PSYr_Int : PSI<opc, MRMSrcReg, (outs VR256:$dst), (ins VR256:$src),
1891 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
1892 [(set VR256:$dst, (V4F32Int VR256:$src))]>;
1893 def PSYm_Int : PSI<opc, MRMSrcMem, (outs VR256:$dst), (ins f256mem:$src),
1894 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
1895 [(set VR256:$dst, (V4F32Int (memopv8f32 addr:$src)))]>;
1896}
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00001897
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001898/// sse2_fp_unop_s - SSE2 unops in scalar form.
1899multiclass sse2_fp_unop_s<bits<8> opc, string OpcodeStr,
1900 SDNode OpNode, Intrinsic F64Int> {
1901 def SDr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
1902 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
1903 [(set FR64:$dst, (OpNode FR64:$src))]>;
Dan Gohmancfbf0ed2010-07-12 20:46:04 +00001904 // See the comments in sse1_fp_unop_s for why this is OptForSize.
1905 def SDm : I<opc, MRMSrcMem, (outs FR64:$dst), (ins f64mem:$src),
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001906 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmancfbf0ed2010-07-12 20:46:04 +00001907 [(set FR64:$dst, (OpNode (load addr:$src)))]>, XD,
1908 Requires<[HasSSE2, OptForSize]>;
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001909 def SDr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1910 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
1911 [(set VR128:$dst, (F64Int VR128:$src))]>;
1912 def SDm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst), (ins sdmem:$src),
1913 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
1914 [(set VR128:$dst, (F64Int sse_load_f64:$src))]>;
1915}
1916
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001917/// sse2_fp_unop_s_avx - AVX SSE2 unops in scalar form.
1918multiclass sse2_fp_unop_s_avx<bits<8> opc, string OpcodeStr,
1919 SDNode OpNode, Intrinsic F64Int> {
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001920 def SDr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
1921 !strconcat(OpcodeStr,
1922 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>;
1923 def SDm : SDI<opc, MRMSrcMem, (outs FR64:$dst),
1924 (ins FR64:$src1, f64mem:$src2),
1925 !strconcat(OpcodeStr,
1926 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>;
1927 def SDr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1928 !strconcat(OpcodeStr, "sd\t{$src, $dst, $dst|$dst, $dst, $src}"),
1929 [(set VR128:$dst, (F64Int VR128:$src))]>;
1930 def SDm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst), (ins sdmem:$src),
1931 !strconcat(OpcodeStr, "sd\t{$src, $dst, $dst|$dst, $dst, $src}"),
1932 [(set VR128:$dst, (F64Int sse_load_f64:$src))]>;
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001933}
1934
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00001935/// sse2_fp_unop_p - SSE2 unops in vector forms.
1936multiclass sse2_fp_unop_p<bits<8> opc, string OpcodeStr,
1937 SDNode OpNode> {
1938 def PDr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1939 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
1940 [(set VR128:$dst, (v2f64 (OpNode VR128:$src)))]>;
1941 def PDm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1942 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
1943 [(set VR128:$dst, (OpNode (memopv2f64 addr:$src)))]>;
1944}
1945
1946/// sse2_fp_unop_p_y - AVX SSE2 256-bit unops in vector forms.
1947multiclass sse2_fp_unop_p_y<bits<8> opc, string OpcodeStr, SDNode OpNode> {
1948 def PDYr : PDI<opc, MRMSrcReg, (outs VR256:$dst), (ins VR256:$src),
1949 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
1950 [(set VR256:$dst, (v4f64 (OpNode VR256:$src)))]>;
1951 def PDYm : PDI<opc, MRMSrcMem, (outs VR256:$dst), (ins f256mem:$src),
1952 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
1953 [(set VR256:$dst, (OpNode (memopv4f64 addr:$src)))]>;
1954}
1955
1956/// sse2_fp_unop_p_int - SSE2 intrinsic unops in vector forms.
1957multiclass sse2_fp_unop_p_int<bits<8> opc, string OpcodeStr,
1958 Intrinsic V2F64Int> {
1959 def PDr_Int : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1960 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
1961 [(set VR128:$dst, (V2F64Int VR128:$src))]>;
1962 def PDm_Int : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1963 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
1964 [(set VR128:$dst, (V2F64Int (memopv2f64 addr:$src)))]>;
1965}
1966
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00001967/// sse2_fp_unop_p_y_int - AVX 256-bit intrinsic unops in vector forms.
1968multiclass sse2_fp_unop_p_y_int<bits<8> opc, string OpcodeStr,
1969 Intrinsic V2F64Int> {
1970 def PDYr_Int : PDI<opc, MRMSrcReg, (outs VR256:$dst), (ins VR256:$src),
1971 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
1972 [(set VR256:$dst, (V2F64Int VR256:$src))]>;
1973 def PDYm_Int : PDI<opc, MRMSrcMem, (outs VR256:$dst), (ins f256mem:$src),
1974 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
1975 [(set VR256:$dst, (V2F64Int (memopv4f64 addr:$src)))]>;
1976}
1977
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00001978let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001979 // Square root.
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001980 defm VSQRT : sse1_fp_unop_s_avx<0x51, "vsqrt", fsqrt, int_x86_sse_sqrt_ss>,
1981 sse2_fp_unop_s_avx<0x51, "vsqrt", fsqrt, int_x86_sse2_sqrt_sd>,
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00001982 VEX_4V;
1983
1984 defm VSQRT : sse1_fp_unop_p<0x51, "vsqrt", fsqrt>,
1985 sse2_fp_unop_p<0x51, "vsqrt", fsqrt>,
1986 sse1_fp_unop_p_y<0x51, "vsqrt", fsqrt>,
1987 sse2_fp_unop_p_y<0x51, "vsqrt", fsqrt>,
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00001988 sse1_fp_unop_p_int<0x51, "vsqrt", int_x86_sse_sqrt_ps>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001989 sse2_fp_unop_p_int<0x51, "vsqrt", int_x86_sse2_sqrt_pd>,
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00001990 sse1_fp_unop_p_y_int<0x51, "vsqrt", int_x86_avx_sqrt_ps_256>,
1991 sse2_fp_unop_p_y_int<0x51, "vsqrt", int_x86_avx_sqrt_pd_256>,
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00001992 VEX;
1993
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001994 // Reciprocal approximations. Note that these typically require refinement
1995 // in order to obtain suitable precision.
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001996 defm VRSQRT : sse1_fp_unop_s_avx<0x52, "vrsqrt", X86frsqrt,
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001997 int_x86_sse_rsqrt_ss>, VEX_4V;
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00001998 defm VRSQRT : sse1_fp_unop_p<0x52, "vrsqrt", X86frsqrt>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001999 sse1_fp_unop_p_y<0x52, "vrsqrt", X86frsqrt>,
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00002000 sse1_fp_unop_p_y_int<0x52, "vrsqrt", int_x86_avx_rsqrt_ps_256>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00002001 sse1_fp_unop_p_int<0x52, "vrsqrt", int_x86_sse_rsqrt_ps>, VEX;
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00002002
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00002003 defm VRCP : sse1_fp_unop_s_avx<0x53, "vrcp", X86frcp, int_x86_sse_rcp_ss>,
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00002004 VEX_4V;
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00002005 defm VRCP : sse1_fp_unop_p<0x53, "vrcp", X86frcp>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00002006 sse1_fp_unop_p_y<0x53, "vrcp", X86frcp>,
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00002007 sse1_fp_unop_p_y_int<0x53, "vrcp", int_x86_avx_rcp_ps_256>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00002008 sse1_fp_unop_p_int<0x53, "vrcp", int_x86_sse_rcp_ps>, VEX;
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00002009}
2010
Dan Gohman20382522007-07-10 00:05:58 +00002011// Square root.
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00002012defm SQRT : sse1_fp_unop_s<0x51, "sqrt", fsqrt, int_x86_sse_sqrt_ss>,
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00002013 sse1_fp_unop_p<0x51, "sqrt", fsqrt>,
2014 sse1_fp_unop_p_int<0x51, "sqrt", int_x86_sse_sqrt_ps>,
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00002015 sse2_fp_unop_s<0x51, "sqrt", fsqrt, int_x86_sse2_sqrt_sd>,
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00002016 sse2_fp_unop_p<0x51, "sqrt", fsqrt>,
2017 sse2_fp_unop_p_int<0x51, "sqrt", int_x86_sse2_sqrt_pd>;
Dan Gohman20382522007-07-10 00:05:58 +00002018
2019// Reciprocal approximations. Note that these typically require refinement
2020// in order to obtain suitable precision.
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00002021defm RSQRT : sse1_fp_unop_s<0x52, "rsqrt", X86frsqrt, int_x86_sse_rsqrt_ss>,
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00002022 sse1_fp_unop_p<0x52, "rsqrt", X86frsqrt>,
2023 sse1_fp_unop_p_int<0x52, "rsqrt", int_x86_sse_rsqrt_ps>;
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00002024defm RCP : sse1_fp_unop_s<0x53, "rcp", X86frcp, int_x86_sse_rcp_ss>,
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00002025 sse1_fp_unop_p<0x53, "rcp", X86frcp>,
2026 sse1_fp_unop_p_int<0x53, "rcp", int_x86_sse_rcp_ps>;
Dan Gohman20382522007-07-10 00:05:58 +00002027
Bruno Cardoso Lopes147b7ca2010-06-29 20:35:48 +00002028// There is no f64 version of the reciprocal approximation instructions.
2029
Bruno Cardoso Lopesde173ca2010-06-29 17:42:37 +00002030//===----------------------------------------------------------------------===//
2031// SSE 1 & 2 - Non-temporal stores
2032//===----------------------------------------------------------------------===//
Bill Wendlingddd35322007-05-02 23:11:52 +00002033
Bruno Cardoso Lopes721ef732010-06-29 18:22:01 +00002034let isAsmParserOnly = 1 in {
2035 def VMOVNTPSmr_Int : VPSI<0x2B, MRMDestMem, (outs),
2036 (ins i128mem:$dst, VR128:$src),
2037 "movntps\t{$src, $dst|$dst, $src}",
2038 [(int_x86_sse_movnt_ps addr:$dst, VR128:$src)]>, VEX;
2039 def VMOVNTPDmr_Int : VPDI<0x2B, MRMDestMem, (outs),
2040 (ins i128mem:$dst, VR128:$src),
2041 "movntpd\t{$src, $dst|$dst, $src}",
2042 [(int_x86_sse2_movnt_pd addr:$dst, VR128:$src)]>, VEX;
2043
2044 let ExeDomain = SSEPackedInt in
2045 def VMOVNTDQmr_Int : VPDI<0xE7, MRMDestMem, (outs),
2046 (ins f128mem:$dst, VR128:$src),
2047 "movntdq\t{$src, $dst|$dst, $src}",
2048 [(int_x86_sse2_movnt_dq addr:$dst, VR128:$src)]>, VEX;
2049
2050 let AddedComplexity = 400 in { // Prefer non-temporal versions
2051 def VMOVNTPSmr : VPSI<0x2B, MRMDestMem, (outs),
2052 (ins f128mem:$dst, VR128:$src),
2053 "movntps\t{$src, $dst|$dst, $src}",
2054 [(alignednontemporalstore (v4f32 VR128:$src),
2055 addr:$dst)]>, VEX;
2056 def VMOVNTPDmr : VPDI<0x2B, MRMDestMem, (outs),
2057 (ins f128mem:$dst, VR128:$src),
2058 "movntpd\t{$src, $dst|$dst, $src}",
2059 [(alignednontemporalstore (v2f64 VR128:$src),
2060 addr:$dst)]>, VEX;
2061 def VMOVNTDQ_64mr : VPDI<0xE7, MRMDestMem, (outs),
2062 (ins f128mem:$dst, VR128:$src),
2063 "movntdq\t{$src, $dst|$dst, $src}",
2064 [(alignednontemporalstore (v2f64 VR128:$src),
2065 addr:$dst)]>, VEX;
2066 let ExeDomain = SSEPackedInt in
2067 def VMOVNTDQmr : VPDI<0xE7, MRMDestMem, (outs),
2068 (ins f128mem:$dst, VR128:$src),
2069 "movntdq\t{$src, $dst|$dst, $src}",
2070 [(alignednontemporalstore (v4f32 VR128:$src),
2071 addr:$dst)]>, VEX;
Bruno Cardoso Lopesd52e78e2010-07-09 21:42:42 +00002072
2073 def VMOVNTPSYmr : VPSI<0x2B, MRMDestMem, (outs),
2074 (ins f256mem:$dst, VR256:$src),
2075 "movntps\t{$src, $dst|$dst, $src}",
2076 [(alignednontemporalstore (v8f32 VR256:$src),
2077 addr:$dst)]>, VEX;
2078 def VMOVNTPDYmr : VPDI<0x2B, MRMDestMem, (outs),
2079 (ins f256mem:$dst, VR256:$src),
2080 "movntpd\t{$src, $dst|$dst, $src}",
2081 [(alignednontemporalstore (v4f64 VR256:$src),
2082 addr:$dst)]>, VEX;
2083 def VMOVNTDQY_64mr : VPDI<0xE7, MRMDestMem, (outs),
2084 (ins f256mem:$dst, VR256:$src),
2085 "movntdq\t{$src, $dst|$dst, $src}",
2086 [(alignednontemporalstore (v4f64 VR256:$src),
2087 addr:$dst)]>, VEX;
2088 let ExeDomain = SSEPackedInt in
2089 def VMOVNTDQYmr : VPDI<0xE7, MRMDestMem, (outs),
2090 (ins f256mem:$dst, VR256:$src),
2091 "movntdq\t{$src, $dst|$dst, $src}",
2092 [(alignednontemporalstore (v8f32 VR256:$src),
2093 addr:$dst)]>, VEX;
Bruno Cardoso Lopes721ef732010-06-29 18:22:01 +00002094 }
2095}
2096
David Greene8939b0d2010-02-16 20:50:18 +00002097def MOVNTPSmr_Int : PSI<0x2B, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002098 "movntps\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002099 [(int_x86_sse_movnt_ps addr:$dst, VR128:$src)]>;
Bruno Cardoso Lopesde173ca2010-06-29 17:42:37 +00002100def MOVNTPDmr_Int : PDI<0x2B, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
2101 "movntpd\t{$src, $dst|$dst, $src}",
2102 [(int_x86_sse2_movnt_pd addr:$dst, VR128:$src)]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002103
Bruno Cardoso Lopes721ef732010-06-29 18:22:01 +00002104let ExeDomain = SSEPackedInt in
2105def MOVNTDQmr_Int : PDI<0xE7, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
2106 "movntdq\t{$src, $dst|$dst, $src}",
2107 [(int_x86_sse2_movnt_dq addr:$dst, VR128:$src)]>;
2108
David Greene8939b0d2010-02-16 20:50:18 +00002109let AddedComplexity = 400 in { // Prefer non-temporal versions
2110def MOVNTPSmr : PSI<0x2B, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
2111 "movntps\t{$src, $dst|$dst, $src}",
2112 [(alignednontemporalstore (v4f32 VR128:$src), addr:$dst)]>;
Bruno Cardoso Lopesde173ca2010-06-29 17:42:37 +00002113def MOVNTPDmr : PDI<0x2B, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
2114 "movntpd\t{$src, $dst|$dst, $src}",
2115 [(alignednontemporalstore(v2f64 VR128:$src), addr:$dst)]>;
David Greene8939b0d2010-02-16 20:50:18 +00002116
2117def MOVNTDQ_64mr : PDI<0xE7, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
2118 "movntdq\t{$src, $dst|$dst, $src}",
2119 [(alignednontemporalstore (v2f64 VR128:$src), addr:$dst)]>;
2120
Bruno Cardoso Lopes721ef732010-06-29 18:22:01 +00002121let ExeDomain = SSEPackedInt in
2122def MOVNTDQmr : PDI<0xE7, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
2123 "movntdq\t{$src, $dst|$dst, $src}",
2124 [(alignednontemporalstore (v4f32 VR128:$src), addr:$dst)]>;
2125
2126// There is no AVX form for instructions below this point
David Greene8939b0d2010-02-16 20:50:18 +00002127def MOVNTImr : I<0xC3, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
2128 "movnti\t{$src, $dst|$dst, $src}",
2129 [(nontemporalstore (i32 GR32:$src), addr:$dst)]>,
2130 TB, Requires<[HasSSE2]>;
2131
2132def MOVNTI_64mr : RI<0xC3, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src),
2133 "movnti\t{$src, $dst|$dst, $src}",
2134 [(nontemporalstore (i64 GR64:$src), addr:$dst)]>,
2135 TB, Requires<[HasSSE2]>;
Bruno Cardoso Lopesde173ca2010-06-29 17:42:37 +00002136
David Greene8939b0d2010-02-16 20:50:18 +00002137}
Bruno Cardoso Lopesde173ca2010-06-29 17:42:37 +00002138def MOVNTImr_Int : I<0xC3, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
2139 "movnti\t{$src, $dst|$dst, $src}",
2140 [(int_x86_sse2_movnt_i addr:$dst, GR32:$src)]>,
2141 TB, Requires<[HasSSE2]>;
2142
2143//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes147b7ca2010-06-29 20:35:48 +00002144// SSE 1 & 2 - Misc Instructions (No AVX form)
Bruno Cardoso Lopesde173ca2010-06-29 17:42:37 +00002145//===----------------------------------------------------------------------===//
2146
2147// Prefetch intrinsic.
2148def PREFETCHT0 : PSI<0x18, MRM1m, (outs), (ins i8mem:$src),
2149 "prefetcht0\t$src", [(prefetch addr:$src, imm, (i32 3))]>;
2150def PREFETCHT1 : PSI<0x18, MRM2m, (outs), (ins i8mem:$src),
2151 "prefetcht1\t$src", [(prefetch addr:$src, imm, (i32 2))]>;
2152def PREFETCHT2 : PSI<0x18, MRM3m, (outs), (ins i8mem:$src),
2153 "prefetcht2\t$src", [(prefetch addr:$src, imm, (i32 1))]>;
2154def PREFETCHNTA : PSI<0x18, MRM0m, (outs), (ins i8mem:$src),
2155 "prefetchnta\t$src", [(prefetch addr:$src, imm, (i32 0))]>;
2156
Bill Wendlingddd35322007-05-02 23:11:52 +00002157// Load, store, and memory fence
Dan Gohmanee5673b2010-05-20 01:23:41 +00002158def SFENCE : I<0xAE, MRM_F8, (outs), (ins), "sfence", [(int_x86_sse_sfence)]>,
2159 TB, Requires<[HasSSE1]>;
Eric Christopher9a9d2752010-07-22 02:48:34 +00002160def : Pat<(X86SFence), (SFENCE)>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002161
Bill Wendlingddd35322007-05-02 23:11:52 +00002162// Alias instructions that map zero vector to pxor / xorp* for sse.
Dan Gohman15511cf2008-12-03 18:15:48 +00002163// We set canFoldAsLoad because this can be converted to a constant-pool
Dan Gohman62c939d2008-12-03 05:21:24 +00002164// load of an all-zeros value if folding it would be beneficial.
Chris Lattner28c1d292010-02-05 21:30:49 +00002165// FIXME: Change encoding to pseudo!
Daniel Dunbar7417b762009-08-11 22:17:52 +00002166let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00002167 isCodeGenOnly = 1 in {
2168def V_SET0PS : PSI<0x57, MRMInitReg, (outs VR128:$dst), (ins), "",
2169 [(set VR128:$dst, (v4f32 immAllZerosV))]>;
2170def V_SET0PD : PDI<0x57, MRMInitReg, (outs VR128:$dst), (ins), "",
2171 [(set VR128:$dst, (v2f64 immAllZerosV))]>;
2172let ExeDomain = SSEPackedInt in
2173def V_SET0PI : PDI<0xEF, MRMInitReg, (outs VR128:$dst), (ins), "",
Chris Lattner8a594482007-11-25 00:24:49 +00002174 [(set VR128:$dst, (v4i32 immAllZerosV))]>;
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00002175}
Bill Wendlingddd35322007-05-02 23:11:52 +00002176
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00002177def : Pat<(v2i64 immAllZerosV), (V_SET0PI)>;
2178def : Pat<(v8i16 immAllZerosV), (V_SET0PI)>;
2179def : Pat<(v16i8 immAllZerosV), (V_SET0PI)>;
Evan Chengc8e3b142008-03-12 07:02:50 +00002180
Dan Gohman874cada2010-02-28 00:17:42 +00002181def : Pat<(f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00002182 (f32 (EXTRACT_SUBREG (v4f32 VR128:$src), sub_ss))>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002183
Bruno Cardoso Lopes147b7ca2010-06-29 20:35:48 +00002184//===----------------------------------------------------------------------===//
2185// SSE 1 & 2 - Load/Store XCSR register
2186//===----------------------------------------------------------------------===//
2187
2188let isAsmParserOnly = 1 in {
2189 def VLDMXCSR : VPSI<0xAE, MRM2m, (outs), (ins i32mem:$src),
2190 "ldmxcsr\t$src", [(int_x86_sse_ldmxcsr addr:$src)]>, VEX;
2191 def VSTMXCSR : VPSI<0xAE, MRM3m, (outs), (ins i32mem:$dst),
2192 "stmxcsr\t$dst", [(int_x86_sse_stmxcsr addr:$dst)]>, VEX;
2193}
2194
2195def LDMXCSR : PSI<0xAE, MRM2m, (outs), (ins i32mem:$src),
2196 "ldmxcsr\t$src", [(int_x86_sse_ldmxcsr addr:$src)]>;
2197def STMXCSR : PSI<0xAE, MRM3m, (outs), (ins i32mem:$dst),
2198 "stmxcsr\t$dst", [(int_x86_sse_stmxcsr addr:$dst)]>;
2199
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002200//===---------------------------------------------------------------------===//
2201// SSE2 - Move Aligned/Unaligned Packed Integer Instructions
2202//===---------------------------------------------------------------------===//
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00002203
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002204let ExeDomain = SSEPackedInt in { // SSE integer instructions
Bill Wendlingddd35322007-05-02 23:11:52 +00002205
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002206let isAsmParserOnly = 1 in {
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00002207 let neverHasSideEffects = 1 in {
2208 def VMOVDQArr : VPDI<0x6F, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
2209 "movdqa\t{$src, $dst|$dst, $src}", []>, VEX;
2210 def VMOVDQAYrr : VPDI<0x6F, MRMSrcReg, (outs VR256:$dst), (ins VR256:$src),
2211 "movdqa\t{$src, $dst|$dst, $src}", []>, VEX;
2212 }
2213 def VMOVDQUrr : VPDI<0x6F, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
2214 "movdqu\t{$src, $dst|$dst, $src}", []>, XS, VEX;
2215 def VMOVDQUYrr : VPDI<0x6F, MRMSrcReg, (outs VR256:$dst), (ins VR256:$src),
2216 "movdqu\t{$src, $dst|$dst, $src}", []>, XS, VEX;
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002217
2218 let canFoldAsLoad = 1, mayLoad = 1 in {
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00002219 def VMOVDQArm : VPDI<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
2220 "movdqa\t{$src, $dst|$dst, $src}", []>, VEX;
2221 def VMOVDQAYrm : VPDI<0x6F, MRMSrcMem, (outs VR256:$dst), (ins i256mem:$src),
2222 "movdqa\t{$src, $dst|$dst, $src}", []>, VEX;
2223 let Predicates = [HasAVX] in {
2224 def VMOVDQUrm : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
2225 "vmovdqu\t{$src, $dst|$dst, $src}",[]>, XS, VEX;
2226 def VMOVDQUYrm : I<0x6F, MRMSrcMem, (outs VR256:$dst), (ins i256mem:$src),
2227 "vmovdqu\t{$src, $dst|$dst, $src}",[]>, XS, VEX;
2228 }
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002229 }
2230
2231 let mayStore = 1 in {
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00002232 def VMOVDQAmr : VPDI<0x7F, MRMDestMem, (outs),
2233 (ins i128mem:$dst, VR128:$src),
2234 "movdqa\t{$src, $dst|$dst, $src}", []>, VEX;
2235 def VMOVDQAYmr : VPDI<0x7F, MRMDestMem, (outs),
2236 (ins i256mem:$dst, VR256:$src),
2237 "movdqa\t{$src, $dst|$dst, $src}", []>, VEX;
2238 let Predicates = [HasAVX] in {
2239 def VMOVDQUmr : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
2240 "vmovdqu\t{$src, $dst|$dst, $src}",[]>, XS, VEX;
2241 def VMOVDQUYmr : I<0x7F, MRMDestMem, (outs), (ins i256mem:$dst, VR256:$src),
2242 "vmovdqu\t{$src, $dst|$dst, $src}",[]>, XS, VEX;
2243 }
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002244 }
2245}
2246
Chris Lattnerf77e0372008-01-11 06:59:07 +00002247let neverHasSideEffects = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00002248def MOVDQArr : PDI<0x6F, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002249 "movdqa\t{$src, $dst|$dst, $src}", []>;
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002250
2251let canFoldAsLoad = 1, mayLoad = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +00002252def MOVDQArm : PDI<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002253 "movdqa\t{$src, $dst|$dst, $src}",
Evan Chengb4162fd2007-07-20 00:27:43 +00002254 [/*(set VR128:$dst, (alignedloadv2i64 addr:$src))*/]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002255def MOVDQUrm : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002256 "movdqu\t{$src, $dst|$dst, $src}",
Evan Chengb4162fd2007-07-20 00:27:43 +00002257 [/*(set VR128:$dst, (loadv2i64 addr:$src))*/]>,
Evan Cheng9ab1ac52006-04-14 23:32:40 +00002258 XS, Requires<[HasSSE2]>;
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002259}
2260
2261let mayStore = 1 in {
2262def MOVDQAmr : PDI<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
2263 "movdqa\t{$src, $dst|$dst, $src}",
2264 [/*(alignedstore (v2i64 VR128:$src), addr:$dst)*/]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002265def MOVDQUmr : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002266 "movdqu\t{$src, $dst|$dst, $src}",
Evan Chengb4162fd2007-07-20 00:27:43 +00002267 [/*(store (v2i64 VR128:$src), addr:$dst)*/]>,
Evan Cheng9ab1ac52006-04-14 23:32:40 +00002268 XS, Requires<[HasSSE2]>;
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002269}
Evan Cheng24dc1f52006-03-23 07:44:07 +00002270
Dan Gohman4106f372007-07-18 20:23:34 +00002271// Intrinsic forms of MOVDQU load and store
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002272let isAsmParserOnly = 1 in {
2273let canFoldAsLoad = 1 in
2274def VMOVDQUrm_Int : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
2275 "vmovdqu\t{$src, $dst|$dst, $src}",
2276 [(set VR128:$dst, (int_x86_sse2_loadu_dq addr:$src))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002277 XS, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002278def VMOVDQUmr_Int : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
2279 "vmovdqu\t{$src, $dst|$dst, $src}",
2280 [(int_x86_sse2_storeu_dq addr:$dst, VR128:$src)]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002281 XS, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002282}
2283
Dan Gohman15511cf2008-12-03 18:15:48 +00002284let canFoldAsLoad = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00002285def MOVDQUrm_Int : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002286 "movdqu\t{$src, $dst|$dst, $src}",
Dan Gohman4106f372007-07-18 20:23:34 +00002287 [(set VR128:$dst, (int_x86_sse2_loadu_dq addr:$src))]>,
2288 XS, Requires<[HasSSE2]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002289def MOVDQUmr_Int : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002290 "movdqu\t{$src, $dst|$dst, $src}",
Dan Gohman4106f372007-07-18 20:23:34 +00002291 [(int_x86_sse2_storeu_dq addr:$dst, VR128:$src)]>,
2292 XS, Requires<[HasSSE2]>;
Chris Lattner8139e282006-10-07 18:39:00 +00002293
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002294} // ExeDomain = SSEPackedInt
Bill Wendlingddd35322007-05-02 23:11:52 +00002295
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002296//===---------------------------------------------------------------------===//
2297// SSE2 - Packed Integer Arithmetic Instructions
2298//===---------------------------------------------------------------------===//
2299
2300let ExeDomain = SSEPackedInt in { // SSE integer instructions
2301
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002302multiclass PDI_binop_rm_int<bits<8> opc, string OpcodeStr, Intrinsic IntId,
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002303 bit IsCommutable = 0, bit Is2Addr = 1> {
2304 let isCommutable = IsCommutable in
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00002305 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002306 (ins VR128:$src1, VR128:$src2),
2307 !if(Is2Addr,
2308 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2309 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2310 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]>;
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00002311 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002312 (ins VR128:$src1, i128mem:$src2),
2313 !if(Is2Addr,
2314 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2315 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2316 [(set VR128:$dst, (IntId VR128:$src1,
2317 (bitconvert (memopv2i64 addr:$src2))))]>;
Chris Lattner8139e282006-10-07 18:39:00 +00002318}
Chris Lattner8139e282006-10-07 18:39:00 +00002319
Evan Cheng22b942a2008-05-03 00:52:09 +00002320multiclass PDI_binop_rmi_int<bits<8> opc, bits<8> opc2, Format ImmForm,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002321 string OpcodeStr, Intrinsic IntId,
2322 Intrinsic IntId2, bit Is2Addr = 1> {
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00002323 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002324 (ins VR128:$src1, VR128:$src2),
2325 !if(Is2Addr,
2326 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2327 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2328 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]>;
Sean Callanan108934c2009-12-18 00:01:26 +00002329 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002330 (ins VR128:$src1, i128mem:$src2),
2331 !if(Is2Addr,
2332 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2333 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2334 [(set VR128:$dst, (IntId VR128:$src1,
Eric Christopher44b93ff2009-07-31 20:07:27 +00002335 (bitconvert (memopv2i64 addr:$src2))))]>;
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00002336 def ri : PDIi8<opc2, ImmForm, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002337 (ins VR128:$src1, i32i8imm:$src2),
2338 !if(Is2Addr,
2339 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2340 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2341 [(set VR128:$dst, (IntId2 VR128:$src1, (i32 imm:$src2)))]>;
Evan Cheng22b942a2008-05-03 00:52:09 +00002342}
2343
Chris Lattner7c47f9a2006-10-07 19:14:49 +00002344/// PDI_binop_rm - Simple SSE2 binary operator.
2345multiclass PDI_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002346 ValueType OpVT, bit IsCommutable = 0, bit Is2Addr = 1> {
2347 let isCommutable = IsCommutable in
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00002348 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002349 (ins VR128:$src1, VR128:$src2),
2350 !if(Is2Addr,
2351 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2352 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2353 [(set VR128:$dst, (OpVT (OpNode VR128:$src1, VR128:$src2)))]>;
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00002354 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002355 (ins VR128:$src1, i128mem:$src2),
2356 !if(Is2Addr,
2357 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2358 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2359 [(set VR128:$dst, (OpVT (OpNode VR128:$src1,
Eric Christopher44b93ff2009-07-31 20:07:27 +00002360 (bitconvert (memopv2i64 addr:$src2)))))]>;
Chris Lattner7c47f9a2006-10-07 19:14:49 +00002361}
Chris Lattner70f4f2e2006-10-07 19:34:33 +00002362
2363/// PDI_binop_rm_v2i64 - Simple SSE2 binary operator whose type is v2i64.
2364///
2365/// FIXME: we could eliminate this and use PDI_binop_rm instead if tblgen knew
2366/// to collapse (bitconvert VT to VT) into its operand.
2367///
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002368multiclass PDI_binop_rm_v2i64<bits<8> opc, string OpcodeStr, SDNode OpNode,
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002369 bit IsCommutable = 0, bit Is2Addr = 1> {
2370 let isCommutable = IsCommutable in
Eric Christopher44b93ff2009-07-31 20:07:27 +00002371 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002372 (ins VR128:$src1, VR128:$src2),
2373 !if(Is2Addr,
2374 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2375 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2376 [(set VR128:$dst, (v2i64 (OpNode VR128:$src1, VR128:$src2)))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00002377 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002378 (ins VR128:$src1, i128mem:$src2),
2379 !if(Is2Addr,
2380 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2381 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2382 [(set VR128:$dst, (OpNode VR128:$src1, (memopv2i64 addr:$src2)))]>;
Chris Lattner70f4f2e2006-10-07 19:34:33 +00002383}
Chris Lattner7c47f9a2006-10-07 19:14:49 +00002384
Jakob Stoklund Olesen4a2a6e72010-03-25 18:52:04 +00002385} // ExeDomain = SSEPackedInt
Chris Lattner7c47f9a2006-10-07 19:14:49 +00002386
2387// 128-bit Integer Arithmetic
2388
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002389let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002390defm VPADDB : PDI_binop_rm<0xFC, "vpaddb", add, v16i8, 1, 0 /*3addr*/>, VEX_4V;
2391defm VPADDW : PDI_binop_rm<0xFD, "vpaddw", add, v8i16, 1, 0>, VEX_4V;
2392defm VPADDD : PDI_binop_rm<0xFE, "vpaddd", add, v4i32, 1, 0>, VEX_4V;
2393defm VPADDQ : PDI_binop_rm_v2i64<0xD4, "vpaddq", add, 1, 0>, VEX_4V;
2394defm VPMULLW : PDI_binop_rm<0xD5, "vpmullw", mul, v8i16, 1, 0>, VEX_4V;
2395defm VPSUBB : PDI_binop_rm<0xF8, "vpsubb", sub, v16i8, 0, 0>, VEX_4V;
2396defm VPSUBW : PDI_binop_rm<0xF9, "vpsubw", sub, v8i16, 0, 0>, VEX_4V;
2397defm VPSUBD : PDI_binop_rm<0xFA, "vpsubd", sub, v4i32, 0, 0>, VEX_4V;
2398defm VPSUBQ : PDI_binop_rm_v2i64<0xFB, "vpsubq", sub, 0, 0>, VEX_4V;
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002399
2400// Intrinsic forms
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002401defm VPSUBSB : PDI_binop_rm_int<0xE8, "vpsubsb" , int_x86_sse2_psubs_b, 0, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002402 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002403defm VPSUBSW : PDI_binop_rm_int<0xE9, "vpsubsw" , int_x86_sse2_psubs_w, 0, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002404 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002405defm VPSUBUSB : PDI_binop_rm_int<0xD8, "vpsubusb", int_x86_sse2_psubus_b, 0, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002406 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002407defm VPSUBUSW : PDI_binop_rm_int<0xD9, "vpsubusw", int_x86_sse2_psubus_w, 0, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002408 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002409defm VPADDSB : PDI_binop_rm_int<0xEC, "vpaddsb" , int_x86_sse2_padds_b, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002410 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002411defm VPADDSW : PDI_binop_rm_int<0xED, "vpaddsw" , int_x86_sse2_padds_w, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002412 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002413defm VPADDUSB : PDI_binop_rm_int<0xDC, "vpaddusb", int_x86_sse2_paddus_b, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002414 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002415defm VPADDUSW : PDI_binop_rm_int<0xDD, "vpaddusw", int_x86_sse2_paddus_w, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002416 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002417defm VPMULHUW : PDI_binop_rm_int<0xE4, "vpmulhuw", int_x86_sse2_pmulhu_w, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002418 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002419defm VPMULHW : PDI_binop_rm_int<0xE5, "vpmulhw" , int_x86_sse2_pmulh_w, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002420 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002421defm VPMULUDQ : PDI_binop_rm_int<0xF4, "vpmuludq", int_x86_sse2_pmulu_dq, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002422 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002423defm VPMADDWD : PDI_binop_rm_int<0xF5, "vpmaddwd", int_x86_sse2_pmadd_wd, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002424 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002425defm VPAVGB : PDI_binop_rm_int<0xE0, "vpavgb", int_x86_sse2_pavg_b, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002426 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002427defm VPAVGW : PDI_binop_rm_int<0xE3, "vpavgw", int_x86_sse2_pavg_w, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002428 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002429defm VPMINUB : PDI_binop_rm_int<0xDA, "vpminub", int_x86_sse2_pminu_b, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002430 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002431defm VPMINSW : PDI_binop_rm_int<0xEA, "vpminsw", int_x86_sse2_pmins_w, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002432 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002433defm VPMAXUB : PDI_binop_rm_int<0xDE, "vpmaxub", int_x86_sse2_pmaxu_b, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002434 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002435defm VPMAXSW : PDI_binop_rm_int<0xEE, "vpmaxsw", int_x86_sse2_pmaxs_w, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002436 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002437defm VPSADBW : PDI_binop_rm_int<0xF6, "vpsadbw", int_x86_sse2_psad_bw, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002438 VEX_4V;
2439}
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002440
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002441let Constraints = "$src1 = $dst" in {
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002442defm PADDB : PDI_binop_rm<0xFC, "paddb", add, v16i8, 1>;
2443defm PADDW : PDI_binop_rm<0xFD, "paddw", add, v8i16, 1>;
2444defm PADDD : PDI_binop_rm<0xFE, "paddd", add, v4i32, 1>;
2445defm PADDQ : PDI_binop_rm_v2i64<0xD4, "paddq", add, 1>;
2446defm PMULLW : PDI_binop_rm<0xD5, "pmullw", mul, v8i16, 1>;
Chris Lattner7c47f9a2006-10-07 19:14:49 +00002447defm PSUBB : PDI_binop_rm<0xF8, "psubb", sub, v16i8>;
2448defm PSUBW : PDI_binop_rm<0xF9, "psubw", sub, v8i16>;
2449defm PSUBD : PDI_binop_rm<0xFA, "psubd", sub, v4i32>;
Chris Lattner70f4f2e2006-10-07 19:34:33 +00002450defm PSUBQ : PDI_binop_rm_v2i64<0xFB, "psubq", sub>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00002451
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002452// Intrinsic forms
Chris Lattner45e123c2006-10-07 19:02:31 +00002453defm PSUBSB : PDI_binop_rm_int<0xE8, "psubsb" , int_x86_sse2_psubs_b>;
2454defm PSUBSW : PDI_binop_rm_int<0xE9, "psubsw" , int_x86_sse2_psubs_w>;
2455defm PSUBUSB : PDI_binop_rm_int<0xD8, "psubusb", int_x86_sse2_psubus_b>;
2456defm PSUBUSW : PDI_binop_rm_int<0xD9, "psubusw", int_x86_sse2_psubus_w>;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002457defm PADDSB : PDI_binop_rm_int<0xEC, "paddsb" , int_x86_sse2_padds_b, 1>;
2458defm PADDSW : PDI_binop_rm_int<0xED, "paddsw" , int_x86_sse2_padds_w, 1>;
2459defm PADDUSB : PDI_binop_rm_int<0xDC, "paddusb", int_x86_sse2_paddus_b, 1>;
2460defm PADDUSW : PDI_binop_rm_int<0xDD, "paddusw", int_x86_sse2_paddus_w, 1>;
2461defm PMULHUW : PDI_binop_rm_int<0xE4, "pmulhuw", int_x86_sse2_pmulhu_w, 1>;
2462defm PMULHW : PDI_binop_rm_int<0xE5, "pmulhw" , int_x86_sse2_pmulh_w, 1>;
2463defm PMULUDQ : PDI_binop_rm_int<0xF4, "pmuludq", int_x86_sse2_pmulu_dq, 1>;
2464defm PMADDWD : PDI_binop_rm_int<0xF5, "pmaddwd", int_x86_sse2_pmadd_wd, 1>;
2465defm PAVGB : PDI_binop_rm_int<0xE0, "pavgb", int_x86_sse2_pavg_b, 1>;
2466defm PAVGW : PDI_binop_rm_int<0xE3, "pavgw", int_x86_sse2_pavg_w, 1>;
2467defm PMINUB : PDI_binop_rm_int<0xDA, "pminub", int_x86_sse2_pminu_b, 1>;
2468defm PMINSW : PDI_binop_rm_int<0xEA, "pminsw", int_x86_sse2_pmins_w, 1>;
2469defm PMAXUB : PDI_binop_rm_int<0xDE, "pmaxub", int_x86_sse2_pmaxu_b, 1>;
2470defm PMAXSW : PDI_binop_rm_int<0xEE, "pmaxsw", int_x86_sse2_pmaxs_w, 1>;
2471defm PSADBW : PDI_binop_rm_int<0xF6, "psadbw", int_x86_sse2_psad_bw, 1>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00002472
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002473} // Constraints = "$src1 = $dst"
Evan Cheng00586942006-04-13 06:11:45 +00002474
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002475//===---------------------------------------------------------------------===//
2476// SSE2 - Packed Integer Logical Instructions
2477//===---------------------------------------------------------------------===//
Evan Cheng00586942006-04-13 06:11:45 +00002478
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002479let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes5a3a4762010-06-30 01:58:37 +00002480defm VPSLLW : PDI_binop_rmi_int<0xF1, 0x71, MRM6r, "vpsllw",
2481 int_x86_sse2_psll_w, int_x86_sse2_pslli_w, 0>,
2482 VEX_4V;
2483defm VPSLLD : PDI_binop_rmi_int<0xF2, 0x72, MRM6r, "vpslld",
2484 int_x86_sse2_psll_d, int_x86_sse2_pslli_d, 0>,
2485 VEX_4V;
2486defm VPSLLQ : PDI_binop_rmi_int<0xF3, 0x73, MRM6r, "vpsllq",
2487 int_x86_sse2_psll_q, int_x86_sse2_pslli_q, 0>,
2488 VEX_4V;
2489
2490defm VPSRLW : PDI_binop_rmi_int<0xD1, 0x71, MRM2r, "vpsrlw",
2491 int_x86_sse2_psrl_w, int_x86_sse2_psrli_w, 0>,
2492 VEX_4V;
2493defm VPSRLD : PDI_binop_rmi_int<0xD2, 0x72, MRM2r, "vpsrld",
2494 int_x86_sse2_psrl_d, int_x86_sse2_psrli_d, 0>,
2495 VEX_4V;
2496defm VPSRLQ : PDI_binop_rmi_int<0xD3, 0x73, MRM2r, "vpsrlq",
2497 int_x86_sse2_psrl_q, int_x86_sse2_psrli_q, 0>,
2498 VEX_4V;
2499
2500defm VPSRAW : PDI_binop_rmi_int<0xE1, 0x71, MRM4r, "vpsraw",
2501 int_x86_sse2_psra_w, int_x86_sse2_psrai_w, 0>,
2502 VEX_4V;
2503defm VPSRAD : PDI_binop_rmi_int<0xE2, 0x72, MRM4r, "vpsrad",
2504 int_x86_sse2_psra_d, int_x86_sse2_psrai_d, 0>,
2505 VEX_4V;
2506
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002507defm VPAND : PDI_binop_rm_v2i64<0xDB, "vpand", and, 1, 0>, VEX_4V;
2508defm VPOR : PDI_binop_rm_v2i64<0xEB, "vpor" , or, 1, 0>, VEX_4V;
2509defm VPXOR : PDI_binop_rm_v2i64<0xEF, "vpxor", xor, 1, 0>, VEX_4V;
Bruno Cardoso Lopes5a3a4762010-06-30 01:58:37 +00002510
2511let ExeDomain = SSEPackedInt in {
2512 let neverHasSideEffects = 1 in {
2513 // 128-bit logical shifts.
2514 def VPSLLDQri : PDIi8<0x73, MRM7r,
2515 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
2516 "vpslldq\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
2517 VEX_4V;
2518 def VPSRLDQri : PDIi8<0x73, MRM3r,
2519 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
2520 "vpsrldq\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
2521 VEX_4V;
2522 // PSRADQri doesn't exist in SSE[1-3].
2523 }
2524 def VPANDNrr : PDI<0xDF, MRMSrcReg,
2525 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
2526 "vpandn\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2527 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
2528 VR128:$src2)))]>, VEX_4V;
2529
2530 def VPANDNrm : PDI<0xDF, MRMSrcMem,
2531 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
2532 "vpandn\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2533 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
2534 (memopv2i64 addr:$src2))))]>,
2535 VEX_4V;
2536}
2537}
2538
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002539let Constraints = "$src1 = $dst" in {
Evan Cheng22b942a2008-05-03 00:52:09 +00002540defm PSLLW : PDI_binop_rmi_int<0xF1, 0x71, MRM6r, "psllw",
2541 int_x86_sse2_psll_w, int_x86_sse2_pslli_w>;
2542defm PSLLD : PDI_binop_rmi_int<0xF2, 0x72, MRM6r, "pslld",
2543 int_x86_sse2_psll_d, int_x86_sse2_pslli_d>;
2544defm PSLLQ : PDI_binop_rmi_int<0xF3, 0x73, MRM6r, "psllq",
2545 int_x86_sse2_psll_q, int_x86_sse2_pslli_q>;
Chris Lattner77337992006-10-07 07:06:17 +00002546
Evan Cheng22b942a2008-05-03 00:52:09 +00002547defm PSRLW : PDI_binop_rmi_int<0xD1, 0x71, MRM2r, "psrlw",
2548 int_x86_sse2_psrl_w, int_x86_sse2_psrli_w>;
2549defm PSRLD : PDI_binop_rmi_int<0xD2, 0x72, MRM2r, "psrld",
2550 int_x86_sse2_psrl_d, int_x86_sse2_psrli_d>;
Nate Begeman32097bd2008-05-13 17:52:09 +00002551defm PSRLQ : PDI_binop_rmi_int<0xD3, 0x73, MRM2r, "psrlq",
Evan Cheng22b942a2008-05-03 00:52:09 +00002552 int_x86_sse2_psrl_q, int_x86_sse2_psrli_q>;
Chris Lattner77337992006-10-07 07:06:17 +00002553
Evan Cheng22b942a2008-05-03 00:52:09 +00002554defm PSRAW : PDI_binop_rmi_int<0xE1, 0x71, MRM4r, "psraw",
2555 int_x86_sse2_psra_w, int_x86_sse2_psrai_w>;
Nate Begemanc9bdb002008-05-13 01:47:52 +00002556defm PSRAD : PDI_binop_rmi_int<0xE2, 0x72, MRM4r, "psrad",
Evan Cheng22b942a2008-05-03 00:52:09 +00002557 int_x86_sse2_psra_d, int_x86_sse2_psrai_d>;
Chris Lattner77337992006-10-07 07:06:17 +00002558
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002559defm PAND : PDI_binop_rm_v2i64<0xDB, "pand", and, 1>;
2560defm POR : PDI_binop_rm_v2i64<0xEB, "por" , or, 1>;
2561defm PXOR : PDI_binop_rm_v2i64<0xEF, "pxor", xor, 1>;
Evan Chengff65e382006-04-04 21:49:39 +00002562
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002563let ExeDomain = SSEPackedInt in {
2564 let neverHasSideEffects = 1 in {
2565 // 128-bit logical shifts.
2566 def PSLLDQri : PDIi8<0x73, MRM7r,
2567 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
2568 "pslldq\t{$src2, $dst|$dst, $src2}", []>;
2569 def PSRLDQri : PDIi8<0x73, MRM3r,
2570 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
2571 "psrldq\t{$src2, $dst|$dst, $src2}", []>;
2572 // PSRADQri doesn't exist in SSE[1-3].
2573 }
2574 def PANDNrr : PDI<0xDF, MRMSrcReg,
2575 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
2576 "pandn\t{$src2, $dst|$dst, $src2}",
2577 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
2578 VR128:$src2)))]>;
2579
2580 def PANDNrm : PDI<0xDF, MRMSrcMem,
2581 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
2582 "pandn\t{$src2, $dst|$dst, $src2}",
2583 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
2584 (memopv2i64 addr:$src2))))]>;
2585}
2586} // Constraints = "$src1 = $dst"
2587
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00002588let Predicates = [HasAVX] in {
2589 def : Pat<(int_x86_sse2_psll_dq VR128:$src1, imm:$src2),
2590 (v2i64 (VPSLLDQri VR128:$src1, (BYTE_imm imm:$src2)))>;
2591 def : Pat<(int_x86_sse2_psrl_dq VR128:$src1, imm:$src2),
2592 (v2i64 (VPSRLDQri VR128:$src1, (BYTE_imm imm:$src2)))>;
2593 def : Pat<(int_x86_sse2_psll_dq_bs VR128:$src1, imm:$src2),
2594 (v2i64 (VPSLLDQri VR128:$src1, imm:$src2))>;
2595 def : Pat<(int_x86_sse2_psrl_dq_bs VR128:$src1, imm:$src2),
2596 (v2i64 (VPSRLDQri VR128:$src1, imm:$src2))>;
2597 def : Pat<(v2f64 (X86fsrl VR128:$src1, i32immSExt8:$src2)),
2598 (v2f64 (VPSRLDQri VR128:$src1, (BYTE_imm imm:$src2)))>;
2599
2600 // Shift up / down and insert zero's.
2601 def : Pat<(v2i64 (X86vshl VR128:$src, (i8 imm:$amt))),
2602 (v2i64 (VPSLLDQri VR128:$src, (BYTE_imm imm:$amt)))>;
2603 def : Pat<(v2i64 (X86vshr VR128:$src, (i8 imm:$amt))),
2604 (v2i64 (VPSRLDQri VR128:$src, (BYTE_imm imm:$amt)))>;
2605}
2606
Chris Lattner6970eda2006-10-07 19:49:05 +00002607let Predicates = [HasSSE2] in {
2608 def : Pat<(int_x86_sse2_psll_dq VR128:$src1, imm:$src2),
Evan Cheng89321162009-10-28 06:30:34 +00002609 (v2i64 (PSLLDQri VR128:$src1, (BYTE_imm imm:$src2)))>;
Chris Lattner6970eda2006-10-07 19:49:05 +00002610 def : Pat<(int_x86_sse2_psrl_dq VR128:$src1, imm:$src2),
Evan Cheng89321162009-10-28 06:30:34 +00002611 (v2i64 (PSRLDQri VR128:$src1, (BYTE_imm imm:$src2)))>;
Bill Wendling5e249b42008-10-02 05:56:52 +00002612 def : Pat<(int_x86_sse2_psll_dq_bs VR128:$src1, imm:$src2),
2613 (v2i64 (PSLLDQri VR128:$src1, imm:$src2))>;
2614 def : Pat<(int_x86_sse2_psrl_dq_bs VR128:$src1, imm:$src2),
2615 (v2i64 (PSRLDQri VR128:$src1, imm:$src2))>;
Evan Cheng68c47cb2007-01-05 07:55:56 +00002616 def : Pat<(v2f64 (X86fsrl VR128:$src1, i32immSExt8:$src2)),
Evan Cheng89321162009-10-28 06:30:34 +00002617 (v2f64 (PSRLDQri VR128:$src1, (BYTE_imm imm:$src2)))>;
Evan Chengf26ffe92008-05-29 08:22:04 +00002618
2619 // Shift up / down and insert zero's.
2620 def : Pat<(v2i64 (X86vshl VR128:$src, (i8 imm:$amt))),
Evan Cheng89321162009-10-28 06:30:34 +00002621 (v2i64 (PSLLDQri VR128:$src, (BYTE_imm imm:$amt)))>;
Evan Chengf26ffe92008-05-29 08:22:04 +00002622 def : Pat<(v2i64 (X86vshr VR128:$src, (i8 imm:$amt))),
Evan Cheng89321162009-10-28 06:30:34 +00002623 (v2i64 (PSRLDQri VR128:$src, (BYTE_imm imm:$amt)))>;
Chris Lattner6970eda2006-10-07 19:49:05 +00002624}
2625
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002626//===---------------------------------------------------------------------===//
2627// SSE2 - Packed Integer Comparison Instructions
2628//===---------------------------------------------------------------------===//
Chris Lattnera7ebe552006-10-07 19:37:30 +00002629
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002630let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002631 defm VPCMPEQB : PDI_binop_rm_int<0x74, "vpcmpeqb", int_x86_sse2_pcmpeq_b, 1,
2632 0>, VEX_4V;
2633 defm VPCMPEQW : PDI_binop_rm_int<0x75, "vpcmpeqw", int_x86_sse2_pcmpeq_w, 1,
2634 0>, VEX_4V;
2635 defm VPCMPEQD : PDI_binop_rm_int<0x76, "vpcmpeqd", int_x86_sse2_pcmpeq_d, 1,
2636 0>, VEX_4V;
2637 defm VPCMPGTB : PDI_binop_rm_int<0x64, "vpcmpgtb", int_x86_sse2_pcmpgt_b, 0,
2638 0>, VEX_4V;
2639 defm VPCMPGTW : PDI_binop_rm_int<0x65, "vpcmpgtw", int_x86_sse2_pcmpgt_w, 0,
2640 0>, VEX_4V;
2641 defm VPCMPGTD : PDI_binop_rm_int<0x66, "vpcmpgtd", int_x86_sse2_pcmpgt_d, 0,
2642 0>, VEX_4V;
Bruno Cardoso Lopesc0ea94a2010-06-30 02:21:09 +00002643}
2644
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002645let Constraints = "$src1 = $dst" in {
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002646 defm PCMPEQB : PDI_binop_rm_int<0x74, "pcmpeqb", int_x86_sse2_pcmpeq_b, 1>;
2647 defm PCMPEQW : PDI_binop_rm_int<0x75, "pcmpeqw", int_x86_sse2_pcmpeq_w, 1>;
2648 defm PCMPEQD : PDI_binop_rm_int<0x76, "pcmpeqd", int_x86_sse2_pcmpeq_d, 1>;
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002649 defm PCMPGTB : PDI_binop_rm_int<0x64, "pcmpgtb", int_x86_sse2_pcmpgt_b>;
2650 defm PCMPGTW : PDI_binop_rm_int<0x65, "pcmpgtw", int_x86_sse2_pcmpgt_w>;
2651 defm PCMPGTD : PDI_binop_rm_int<0x66, "pcmpgtd", int_x86_sse2_pcmpgt_d>;
2652} // Constraints = "$src1 = $dst"
Evan Cheng9ab1ac52006-04-14 23:32:40 +00002653
Nate Begeman30a0de92008-07-17 16:51:19 +00002654def : Pat<(v16i8 (X86pcmpeqb VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002655 (PCMPEQBrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002656def : Pat<(v16i8 (X86pcmpeqb VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002657 (PCMPEQBrm VR128:$src1, addr:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002658def : Pat<(v8i16 (X86pcmpeqw VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002659 (PCMPEQWrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002660def : Pat<(v8i16 (X86pcmpeqw VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002661 (PCMPEQWrm VR128:$src1, addr:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002662def : Pat<(v4i32 (X86pcmpeqd VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002663 (PCMPEQDrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002664def : Pat<(v4i32 (X86pcmpeqd VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002665 (PCMPEQDrm VR128:$src1, addr:$src2)>;
2666
Nate Begeman30a0de92008-07-17 16:51:19 +00002667def : Pat<(v16i8 (X86pcmpgtb VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002668 (PCMPGTBrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002669def : Pat<(v16i8 (X86pcmpgtb VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002670 (PCMPGTBrm VR128:$src1, addr:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002671def : Pat<(v8i16 (X86pcmpgtw VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002672 (PCMPGTWrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002673def : Pat<(v8i16 (X86pcmpgtw VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002674 (PCMPGTWrm VR128:$src1, addr:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002675def : Pat<(v4i32 (X86pcmpgtd VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002676 (PCMPGTDrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002677def : Pat<(v4i32 (X86pcmpgtd VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002678 (PCMPGTDrm VR128:$src1, addr:$src2)>;
2679
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002680//===---------------------------------------------------------------------===//
2681// SSE2 - Packed Integer Pack Instructions
2682//===---------------------------------------------------------------------===//
Nate Begeman0d1704b2008-05-12 23:09:43 +00002683
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002684let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes6d5d2b52010-06-30 02:30:25 +00002685defm VPACKSSWB : PDI_binop_rm_int<0x63, "vpacksswb", int_x86_sse2_packsswb_128,
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002686 0, 0>, VEX_4V;
Bruno Cardoso Lopes6d5d2b52010-06-30 02:30:25 +00002687defm VPACKSSDW : PDI_binop_rm_int<0x6B, "vpackssdw", int_x86_sse2_packssdw_128,
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002688 0, 0>, VEX_4V;
Bruno Cardoso Lopes6d5d2b52010-06-30 02:30:25 +00002689defm VPACKUSWB : PDI_binop_rm_int<0x67, "vpackuswb", int_x86_sse2_packuswb_128,
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002690 0, 0>, VEX_4V;
Bruno Cardoso Lopes6d5d2b52010-06-30 02:30:25 +00002691}
2692
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002693let Constraints = "$src1 = $dst" in {
Chris Lattner45e123c2006-10-07 19:02:31 +00002694defm PACKSSWB : PDI_binop_rm_int<0x63, "packsswb", int_x86_sse2_packsswb_128>;
2695defm PACKSSDW : PDI_binop_rm_int<0x6B, "packssdw", int_x86_sse2_packssdw_128>;
2696defm PACKUSWB : PDI_binop_rm_int<0x67, "packuswb", int_x86_sse2_packuswb_128>;
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002697} // Constraints = "$src1 = $dst"
2698
2699//===---------------------------------------------------------------------===//
2700// SSE2 - Packed Integer Shuffle Instructions
2701//===---------------------------------------------------------------------===//
Evan Cheng506d3df2006-03-29 23:07:14 +00002702
Jakob Stoklund Olesen4a2a6e72010-03-25 18:52:04 +00002703let ExeDomain = SSEPackedInt in {
Bruno Cardoso Lopes555bea62010-06-30 03:29:36 +00002704multiclass sse2_pshuffle<string OpcodeStr, ValueType vt, PatFrag pshuf_frag,
2705 PatFrag bc_frag> {
2706def ri : Ii8<0x70, MRMSrcReg,
2707 (outs VR128:$dst), (ins VR128:$src1, i8imm:$src2),
2708 !strconcat(OpcodeStr,
2709 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2710 [(set VR128:$dst, (vt (pshuf_frag:$src2 VR128:$src1,
2711 (undef))))]>;
2712def mi : Ii8<0x70, MRMSrcMem,
2713 (outs VR128:$dst), (ins i128mem:$src1, i8imm:$src2),
2714 !strconcat(OpcodeStr,
2715 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2716 [(set VR128:$dst, (vt (pshuf_frag:$src2
2717 (bc_frag (memopv2i64 addr:$src1)),
2718 (undef))))]>;
Eric Christopher761411c2009-11-07 08:45:53 +00002719}
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002720} // ExeDomain = SSEPackedInt
2721
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002722let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopesd252fec2010-06-30 03:47:56 +00002723 let AddedComplexity = 5 in
2724 defm VPSHUFD : sse2_pshuffle<"vpshufd", v4i32, pshufd, bc_v4i32>, OpSize,
2725 VEX;
2726
2727 // SSE2 with ImmT == Imm8 and XS prefix.
2728 defm VPSHUFHW : sse2_pshuffle<"vpshufhw", v8i16, pshufhw, bc_v8i16>, XS,
2729 VEX;
2730
2731 // SSE2 with ImmT == Imm8 and XD prefix.
2732 defm VPSHUFLW : sse2_pshuffle<"vpshuflw", v8i16, pshuflw, bc_v8i16>, XD,
2733 VEX;
2734}
2735
Bruno Cardoso Lopes555bea62010-06-30 03:29:36 +00002736let Predicates = [HasSSE2] in {
2737 let AddedComplexity = 5 in
2738 defm PSHUFD : sse2_pshuffle<"pshufd", v4i32, pshufd, bc_v4i32>, TB, OpSize;
2739
2740 // SSE2 with ImmT == Imm8 and XS prefix.
2741 defm PSHUFHW : sse2_pshuffle<"pshufhw", v8i16, pshufhw, bc_v8i16>, XS;
2742
2743 // SSE2 with ImmT == Imm8 and XD prefix.
2744 defm PSHUFLW : sse2_pshuffle<"pshuflw", v8i16, pshuflw, bc_v8i16>, XD;
2745}
2746
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002747//===---------------------------------------------------------------------===//
2748// SSE2 - Packed Integer Unpack Instructions
2749//===---------------------------------------------------------------------===//
2750
2751let ExeDomain = SSEPackedInt in {
Bruno Cardoso Lopes7f5b0d82010-06-01 17:02:50 +00002752multiclass sse2_unpack<bits<8> opc, string OpcodeStr, ValueType vt,
Bruno Cardoso Lopes876085d2010-06-30 04:06:39 +00002753 PatFrag unp_frag, PatFrag bc_frag, bit Is2Addr = 1> {
Bruno Cardoso Lopes7f5b0d82010-06-01 17:02:50 +00002754 def rr : PDI<opc, MRMSrcReg,
Bruno Cardoso Lopes876085d2010-06-30 04:06:39 +00002755 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
2756 !if(Is2Addr,
2757 !strconcat(OpcodeStr,"\t{$src2, $dst|$dst, $src2}"),
2758 !strconcat(OpcodeStr,"\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2759 [(set VR128:$dst, (vt (unp_frag VR128:$src1, VR128:$src2)))]>;
Bruno Cardoso Lopes7f5b0d82010-06-01 17:02:50 +00002760 def rm : PDI<opc, MRMSrcMem,
Bruno Cardoso Lopes876085d2010-06-30 04:06:39 +00002761 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
2762 !if(Is2Addr,
2763 !strconcat(OpcodeStr,"\t{$src2, $dst|$dst, $src2}"),
2764 !strconcat(OpcodeStr,"\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2765 [(set VR128:$dst, (unp_frag VR128:$src1,
2766 (bc_frag (memopv2i64
2767 addr:$src2))))]>;
2768}
2769
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002770let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes876085d2010-06-30 04:06:39 +00002771 defm VPUNPCKLBW : sse2_unpack<0x60, "vpunpcklbw", v16i8, unpckl, bc_v16i8,
2772 0>, VEX_4V;
2773 defm VPUNPCKLWD : sse2_unpack<0x61, "vpunpcklwd", v8i16, unpckl, bc_v8i16,
2774 0>, VEX_4V;
2775 defm VPUNPCKLDQ : sse2_unpack<0x62, "vpunpckldq", v4i32, unpckl, bc_v4i32,
2776 0>, VEX_4V;
2777
2778 /// FIXME: we could eliminate this and use sse2_unpack instead if tblgen
2779 /// knew to collapse (bitconvert VT to VT) into its operand.
2780 def VPUNPCKLQDQrr : PDI<0x6C, MRMSrcReg,
2781 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
2782 "vpunpcklqdq\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2783 [(set VR128:$dst,
2784 (v2i64 (unpckl VR128:$src1, VR128:$src2)))]>, VEX_4V;
2785 def VPUNPCKLQDQrm : PDI<0x6C, MRMSrcMem,
2786 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
2787 "vpunpcklqdq\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2788 [(set VR128:$dst,
2789 (v2i64 (unpckl VR128:$src1,
2790 (memopv2i64 addr:$src2))))]>, VEX_4V;
2791
2792 defm VPUNPCKHBW : sse2_unpack<0x68, "vpunpckhbw", v16i8, unpckh, bc_v16i8,
2793 0>, VEX_4V;
2794 defm VPUNPCKHWD : sse2_unpack<0x69, "vpunpckhwd", v8i16, unpckh, bc_v8i16,
2795 0>, VEX_4V;
2796 defm VPUNPCKHDQ : sse2_unpack<0x6A, "vpunpckhdq", v4i32, unpckh, bc_v4i32,
2797 0>, VEX_4V;
2798
2799 /// FIXME: we could eliminate this and use sse2_unpack instead if tblgen
2800 /// knew to collapse (bitconvert VT to VT) into its operand.
2801 def VPUNPCKHQDQrr : PDI<0x6D, MRMSrcReg,
2802 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
2803 "vpunpckhqdq\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2804 [(set VR128:$dst,
2805 (v2i64 (unpckh VR128:$src1, VR128:$src2)))]>, VEX_4V;
2806 def VPUNPCKHQDQrm : PDI<0x6D, MRMSrcMem,
2807 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
2808 "vpunpckhqdq\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2809 [(set VR128:$dst,
2810 (v2i64 (unpckh VR128:$src1,
2811 (memopv2i64 addr:$src2))))]>, VEX_4V;
Bruno Cardoso Lopes7f5b0d82010-06-01 17:02:50 +00002812}
Evan Chengc60bd972006-03-25 09:37:23 +00002813
Evan Chenge9083d62008-03-05 08:19:16 +00002814let Constraints = "$src1 = $dst" in {
Bruno Cardoso Lopes7f5b0d82010-06-01 17:02:50 +00002815 defm PUNPCKLBW : sse2_unpack<0x60, "punpcklbw", v16i8, unpckl, bc_v16i8>;
2816 defm PUNPCKLWD : sse2_unpack<0x61, "punpcklwd", v8i16, unpckl, bc_v8i16>;
2817 defm PUNPCKLDQ : sse2_unpack<0x62, "punpckldq", v4i32, unpckl, bc_v4i32>;
2818
2819 /// FIXME: we could eliminate this and use sse2_unpack instead if tblgen
2820 /// knew to collapse (bitconvert VT to VT) into its operand.
Eric Christopher44b93ff2009-07-31 20:07:27 +00002821 def PUNPCKLQDQrr : PDI<0x6C, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002822 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002823 "punpcklqdq\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002824 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00002825 (v2i64 (unpckl VR128:$src1, VR128:$src2)))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00002826 def PUNPCKLQDQrm : PDI<0x6C, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00002827 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002828 "punpcklqdq\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002829 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00002830 (v2i64 (unpckl VR128:$src1,
2831 (memopv2i64 addr:$src2))))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00002832
Bruno Cardoso Lopes7f5b0d82010-06-01 17:02:50 +00002833 defm PUNPCKHBW : sse2_unpack<0x68, "punpckhbw", v16i8, unpckh, bc_v16i8>;
2834 defm PUNPCKHWD : sse2_unpack<0x69, "punpckhwd", v8i16, unpckh, bc_v8i16>;
2835 defm PUNPCKHDQ : sse2_unpack<0x6A, "punpckhdq", v4i32, unpckh, bc_v4i32>;
2836
2837 /// FIXME: we could eliminate this and use sse2_unpack instead if tblgen
2838 /// knew to collapse (bitconvert VT to VT) into its operand.
Eric Christopher44b93ff2009-07-31 20:07:27 +00002839 def PUNPCKHQDQrr : PDI<0x6D, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002840 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002841 "punpckhqdq\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002842 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00002843 (v2i64 (unpckh VR128:$src1, VR128:$src2)))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00002844 def PUNPCKHQDQrm : PDI<0x6D, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00002845 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002846 "punpckhqdq\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002847 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00002848 (v2i64 (unpckh VR128:$src1,
2849 (memopv2i64 addr:$src2))))]>;
Evan Chenga971f6f2006-03-23 01:57:24 +00002850}
Evan Cheng82521dd2006-03-21 07:09:35 +00002851
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002852} // ExeDomain = SSEPackedInt
2853
2854//===---------------------------------------------------------------------===//
Bruno Cardoso Lopes1e4b7232010-06-30 17:03:03 +00002855// SSE2 - Packed Integer Extract and Insert
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002856//===---------------------------------------------------------------------===//
2857
2858let ExeDomain = SSEPackedInt in {
Bruno Cardoso Lopes1e4b7232010-06-30 17:03:03 +00002859multiclass sse2_pinsrw<bit Is2Addr = 1> {
2860 def rri : Ii8<0xC4, MRMSrcReg,
2861 (outs VR128:$dst), (ins VR128:$src1,
2862 GR32:$src2, i32i8imm:$src3),
2863 !if(Is2Addr,
2864 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
2865 "vpinsrw\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
2866 [(set VR128:$dst,
2867 (X86pinsrw VR128:$src1, GR32:$src2, imm:$src3))]>;
2868 def rmi : Ii8<0xC4, MRMSrcMem,
2869 (outs VR128:$dst), (ins VR128:$src1,
2870 i16mem:$src2, i32i8imm:$src3),
2871 !if(Is2Addr,
2872 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
2873 "vpinsrw\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
2874 [(set VR128:$dst,
2875 (X86pinsrw VR128:$src1, (extloadi16 addr:$src2),
2876 imm:$src3))]>;
2877}
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002878
Bruno Cardoso Lopes1e4b7232010-06-30 17:03:03 +00002879// Extract
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002880let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes1e4b7232010-06-30 17:03:03 +00002881def VPEXTRWri : Ii8<0xC5, MRMSrcReg,
2882 (outs GR32:$dst), (ins VR128:$src1, i32i8imm:$src2),
2883 "vpextrw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2884 [(set GR32:$dst, (X86pextrw (v8i16 VR128:$src1),
2885 imm:$src2))]>, OpSize, VEX;
Evan Cheng9ab1ac52006-04-14 23:32:40 +00002886def PEXTRWri : PDIi8<0xC5, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002887 (outs GR32:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002888 "pextrw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Evan Cheng069287d2006-05-16 07:21:53 +00002889 [(set GR32:$dst, (X86pextrw (v8i16 VR128:$src1),
Nate Begeman14d12ca2008-02-11 04:19:36 +00002890 imm:$src2))]>;
Bruno Cardoso Lopes1e4b7232010-06-30 17:03:03 +00002891
2892// Insert
Bruno Cardoso Lopesfb583a92010-07-22 21:18:49 +00002893let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes06e6e102010-07-23 00:14:54 +00002894 defm VPINSRW : sse2_pinsrw<0>, OpSize, VEX_4V;
2895 def VPINSRWrr64i : Ii8<0xC4, MRMSrcReg, (outs VR128:$dst),
Bruno Cardoso Lopesfb583a92010-07-22 21:18:49 +00002896 (ins VR128:$src1, GR64:$src2, i32i8imm:$src3),
2897 "vpinsrw\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
2898 []>, OpSize, VEX_4V;
2899}
Bruno Cardoso Lopes1e4b7232010-06-30 17:03:03 +00002900
2901let Constraints = "$src1 = $dst" in
Bruno Cardoso Lopes06e6e102010-07-23 00:14:54 +00002902 defm PINSRW : sse2_pinsrw, TB, OpSize, Requires<[HasSSE2]>;
Bruno Cardoso Lopes1e4b7232010-06-30 17:03:03 +00002903
2904} // ExeDomain = SSEPackedInt
2905
2906//===---------------------------------------------------------------------===//
Bruno Cardoso Lopese26f14d2010-06-30 18:38:10 +00002907// SSE2 - Packed Mask Creation
Bruno Cardoso Lopes1e4b7232010-06-30 17:03:03 +00002908//===---------------------------------------------------------------------===//
2909
2910let ExeDomain = SSEPackedInt in {
Evan Chengb067a1e2006-03-31 19:22:53 +00002911
Bruno Cardoso Lopesfb583a92010-07-22 21:18:49 +00002912let isAsmParserOnly = 1 in {
2913def VPMOVMSKBrr : VPDI<0xD7, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Bruno Cardoso Lopese26f14d2010-06-30 18:38:10 +00002914 "pmovmskb\t{$src, $dst|$dst, $src}",
2915 [(set GR32:$dst, (int_x86_sse2_pmovmskb_128 VR128:$src))]>, VEX;
Bruno Cardoso Lopesfb583a92010-07-22 21:18:49 +00002916def VPMOVMSKBr64r : VPDI<0xD7, MRMSrcReg, (outs GR64:$dst), (ins VR128:$src),
2917 "pmovmskb\t{$src, $dst|$dst, $src}", []>, VEX;
2918}
Evan Cheng64d80e32007-07-19 01:14:50 +00002919def PMOVMSKBrr : PDI<0xD7, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Bruno Cardoso Lopese26f14d2010-06-30 18:38:10 +00002920 "pmovmskb\t{$src, $dst|$dst, $src}",
2921 [(set GR32:$dst, (int_x86_sse2_pmovmskb_128 VR128:$src))]>;
Evan Cheng1d768642009-02-10 22:06:28 +00002922
Jakob Stoklund Olesen4a2a6e72010-03-25 18:52:04 +00002923} // ExeDomain = SSEPackedInt
2924
Bruno Cardoso Lopese26f14d2010-06-30 18:38:10 +00002925//===---------------------------------------------------------------------===//
2926// SSE2 - Conditional Store
2927//===---------------------------------------------------------------------===//
2928
2929let ExeDomain = SSEPackedInt in {
2930
2931let isAsmParserOnly = 1 in {
2932let Uses = [EDI] in
2933def VMASKMOVDQU : VPDI<0xF7, MRMSrcReg, (outs),
2934 (ins VR128:$src, VR128:$mask),
2935 "maskmovdqu\t{$mask, $src|$src, $mask}",
2936 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, EDI)]>, VEX;
2937let Uses = [RDI] in
2938def VMASKMOVDQU64 : VPDI<0xF7, MRMSrcReg, (outs),
2939 (ins VR128:$src, VR128:$mask),
2940 "maskmovdqu\t{$mask, $src|$src, $mask}",
2941 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, RDI)]>, VEX;
2942}
2943
2944let Uses = [EDI] in
2945def MASKMOVDQU : PDI<0xF7, MRMSrcReg, (outs), (ins VR128:$src, VR128:$mask),
2946 "maskmovdqu\t{$mask, $src|$src, $mask}",
2947 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, EDI)]>;
2948let Uses = [RDI] in
2949def MASKMOVDQU64 : PDI<0xF7, MRMSrcReg, (outs), (ins VR128:$src, VR128:$mask),
2950 "maskmovdqu\t{$mask, $src|$src, $mask}",
2951 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, RDI)]>;
2952
2953} // ExeDomain = SSEPackedInt
2954
2955//===---------------------------------------------------------------------===//
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00002956// SSE2 - Move Doubleword
Bruno Cardoso Lopese26f14d2010-06-30 18:38:10 +00002957//===---------------------------------------------------------------------===//
2958
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00002959// Move Int Doubleword to Packed Double Int
2960let isAsmParserOnly = 1 in {
2961def VMOVDI2PDIrr : VPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
2962 "movd\t{$src, $dst|$dst, $src}",
2963 [(set VR128:$dst,
2964 (v4i32 (scalar_to_vector GR32:$src)))]>, VEX;
2965def VMOVDI2PDIrm : VPDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
2966 "movd\t{$src, $dst|$dst, $src}",
2967 [(set VR128:$dst,
2968 (v4i32 (scalar_to_vector (loadi32 addr:$src))))]>,
2969 VEX;
2970}
Evan Cheng64d80e32007-07-19 01:14:50 +00002971def MOVDI2PDIrr : PDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002972 "movd\t{$src, $dst|$dst, $src}",
Evan Cheng11e15b32006-04-03 20:53:28 +00002973 [(set VR128:$dst,
Evan Cheng069287d2006-05-16 07:21:53 +00002974 (v4i32 (scalar_to_vector GR32:$src)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002975def MOVDI2PDIrm : PDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002976 "movd\t{$src, $dst|$dst, $src}",
Evan Cheng11e15b32006-04-03 20:53:28 +00002977 [(set VR128:$dst,
2978 (v4i32 (scalar_to_vector (loadi32 addr:$src))))]>;
Evan Chengebf01d62006-11-16 23:33:25 +00002979
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00002980
2981// Move Int Doubleword to Single Scalar
2982let isAsmParserOnly = 1 in {
2983def VMOVDI2SSrr : VPDI<0x6E, MRMSrcReg, (outs FR32:$dst), (ins GR32:$src),
2984 "movd\t{$src, $dst|$dst, $src}",
2985 [(set FR32:$dst, (bitconvert GR32:$src))]>, VEX;
2986
2987def VMOVDI2SSrm : VPDI<0x6E, MRMSrcMem, (outs FR32:$dst), (ins i32mem:$src),
2988 "movd\t{$src, $dst|$dst, $src}",
2989 [(set FR32:$dst, (bitconvert (loadi32 addr:$src)))]>,
2990 VEX;
2991}
Evan Cheng64d80e32007-07-19 01:14:50 +00002992def MOVDI2SSrr : PDI<0x6E, MRMSrcReg, (outs FR32:$dst), (ins GR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002993 "movd\t{$src, $dst|$dst, $src}",
Chris Lattnerf3597a12006-12-05 18:45:06 +00002994 [(set FR32:$dst, (bitconvert GR32:$src))]>;
2995
Evan Cheng64d80e32007-07-19 01:14:50 +00002996def MOVDI2SSrm : PDI<0x6E, MRMSrcMem, (outs FR32:$dst), (ins i32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002997 "movd\t{$src, $dst|$dst, $src}",
Evan Chengc9f09232006-12-14 19:43:11 +00002998 [(set FR32:$dst, (bitconvert (loadi32 addr:$src)))]>;
Chris Lattnerf3597a12006-12-05 18:45:06 +00002999
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003000// Move Packed Doubleword Int to Packed Double Int
3001let isAsmParserOnly = 1 in {
3002def VMOVPDI2DIrr : VPDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128:$src),
3003 "movd\t{$src, $dst|$dst, $src}",
3004 [(set GR32:$dst, (vector_extract (v4i32 VR128:$src),
3005 (iPTR 0)))]>, VEX;
3006def VMOVPDI2DImr : VPDI<0x7E, MRMDestMem, (outs),
3007 (ins i32mem:$dst, VR128:$src),
3008 "movd\t{$src, $dst|$dst, $src}",
3009 [(store (i32 (vector_extract (v4i32 VR128:$src),
3010 (iPTR 0))), addr:$dst)]>, VEX;
3011}
Evan Cheng64d80e32007-07-19 01:14:50 +00003012def MOVPDI2DIrr : PDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00003013 "movd\t{$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +00003014 [(set GR32:$dst, (vector_extract (v4i32 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +00003015 (iPTR 0)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00003016def MOVPDI2DImr : PDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00003017 "movd\t{$src, $dst|$dst, $src}",
Evan Cheng11e15b32006-04-03 20:53:28 +00003018 [(store (i32 (vector_extract (v4i32 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +00003019 (iPTR 0))), addr:$dst)]>;
Evan Cheng11e15b32006-04-03 20:53:28 +00003020
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003021// Move Scalar Single to Double Int
3022let isAsmParserOnly = 1 in {
3023def VMOVSS2DIrr : VPDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins FR32:$src),
3024 "movd\t{$src, $dst|$dst, $src}",
3025 [(set GR32:$dst, (bitconvert FR32:$src))]>, VEX;
3026def VMOVSS2DImr : VPDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, FR32:$src),
3027 "movd\t{$src, $dst|$dst, $src}",
3028 [(store (i32 (bitconvert FR32:$src)), addr:$dst)]>, VEX;
3029}
Evan Cheng64d80e32007-07-19 01:14:50 +00003030def MOVSS2DIrr : PDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins FR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00003031 "movd\t{$src, $dst|$dst, $src}",
Evan Chengc9f09232006-12-14 19:43:11 +00003032 [(set GR32:$dst, (bitconvert FR32:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00003033def MOVSS2DImr : PDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, FR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00003034 "movd\t{$src, $dst|$dst, $src}",
Evan Chengc9f09232006-12-14 19:43:11 +00003035 [(store (i32 (bitconvert FR32:$src)), addr:$dst)]>;
Chris Lattnerf3597a12006-12-05 18:45:06 +00003036
Evan Cheng017dcc62006-04-21 01:05:10 +00003037// movd / movq to XMM register zero-extends
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003038let AddedComplexity = 15, isAsmParserOnly = 1 in {
3039def VMOVZDI2PDIrr : VPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
3040 "movd\t{$src, $dst|$dst, $src}",
3041 [(set VR128:$dst, (v4i32 (X86vzmovl
3042 (v4i32 (scalar_to_vector GR32:$src)))))]>,
3043 VEX;
3044def VMOVZQI2PQIrr : VPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR64:$src),
3045 "mov{d|q}\t{$src, $dst|$dst, $src}", // X86-64 only
3046 [(set VR128:$dst, (v2i64 (X86vzmovl
3047 (v2i64 (scalar_to_vector GR64:$src)))))]>,
3048 VEX, VEX_W;
3049}
Evan Cheng7a831ce2007-12-15 03:00:47 +00003050let AddedComplexity = 15 in {
Evan Cheng64d80e32007-07-19 01:14:50 +00003051def MOVZDI2PDIrr : PDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00003052 "movd\t{$src, $dst|$dst, $src}",
Evan Chengd880b972008-05-09 21:53:03 +00003053 [(set VR128:$dst, (v4i32 (X86vzmovl
Evan Cheng7e2ff772008-05-08 00:57:18 +00003054 (v4i32 (scalar_to_vector GR32:$src)))))]>;
Evan Cheng7a831ce2007-12-15 03:00:47 +00003055def MOVZQI2PQIrr : RPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR64:$src),
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003056 "mov{d|q}\t{$src, $dst|$dst, $src}", // X86-64 only
Evan Chengd880b972008-05-09 21:53:03 +00003057 [(set VR128:$dst, (v2i64 (X86vzmovl
Evan Cheng7e2ff772008-05-08 00:57:18 +00003058 (v2i64 (scalar_to_vector GR64:$src)))))]>;
Evan Cheng7a831ce2007-12-15 03:00:47 +00003059}
3060
3061let AddedComplexity = 20 in {
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003062let isAsmParserOnly = 1 in
3063def VMOVZDI2PDIrm : VPDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
3064 "movd\t{$src, $dst|$dst, $src}",
3065 [(set VR128:$dst,
3066 (v4i32 (X86vzmovl (v4i32 (scalar_to_vector
3067 (loadi32 addr:$src))))))]>,
3068 VEX;
Evan Cheng64d80e32007-07-19 01:14:50 +00003069def MOVZDI2PDIrm : PDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00003070 "movd\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00003071 [(set VR128:$dst,
Evan Chengd880b972008-05-09 21:53:03 +00003072 (v4i32 (X86vzmovl (v4i32 (scalar_to_vector
Evan Cheng7e2ff772008-05-08 00:57:18 +00003073 (loadi32 addr:$src))))))]>;
Evan Chengc36c0ab2008-05-22 18:56:56 +00003074
3075def : Pat<(v4i32 (X86vzmovl (loadv4i32 addr:$src))),
3076 (MOVZDI2PDIrm addr:$src)>;
3077def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
3078 (MOVZDI2PDIrm addr:$src)>;
Duncan Sandsd4b9c172008-06-13 19:07:40 +00003079def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
3080 (MOVZDI2PDIrm addr:$src)>;
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00003081}
Evan Chengc36c0ab2008-05-22 18:56:56 +00003082
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00003083//===---------------------------------------------------------------------===//
3084// SSE2 - Move Quadword
3085//===---------------------------------------------------------------------===//
3086
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003087// Move Quadword Int to Packed Quadword Int
3088let isAsmParserOnly = 1 in
3089def VMOVQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
3090 "vmovq\t{$src, $dst|$dst, $src}",
3091 [(set VR128:$dst,
3092 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>, XS,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003093 VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00003094def MOVQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
3095 "movq\t{$src, $dst|$dst, $src}",
3096 [(set VR128:$dst,
3097 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>, XS,
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003098 Requires<[HasSSE2]>; // SSE2 instruction with XS Prefix
3099
3100// Move Packed Quadword Int to Quadword Int
3101let isAsmParserOnly = 1 in
3102def VMOVPQI2QImr : VPDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
3103 "movq\t{$src, $dst|$dst, $src}",
3104 [(store (i64 (vector_extract (v2i64 VR128:$src),
3105 (iPTR 0))), addr:$dst)]>, VEX;
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00003106def MOVPQI2QImr : PDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
3107 "movq\t{$src, $dst|$dst, $src}",
3108 [(store (i64 (vector_extract (v2i64 VR128:$src),
3109 (iPTR 0))), addr:$dst)]>;
3110
3111def : Pat<(f64 (vector_extract (v2f64 VR128:$src), (iPTR 0))),
3112 (f64 (EXTRACT_SUBREG (v2f64 VR128:$src), sub_sd))>;
3113
3114// Store / copy lower 64-bits of a XMM register.
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003115let isAsmParserOnly = 1 in
3116def VMOVLQ128mr : VPDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
3117 "movq\t{$src, $dst|$dst, $src}",
3118 [(int_x86_sse2_storel_dq addr:$dst, VR128:$src)]>, VEX;
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00003119def MOVLQ128mr : PDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
3120 "movq\t{$src, $dst|$dst, $src}",
3121 [(int_x86_sse2_storel_dq addr:$dst, VR128:$src)]>;
3122
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003123let AddedComplexity = 20, isAsmParserOnly = 1 in
3124def VMOVZQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
3125 "vmovq\t{$src, $dst|$dst, $src}",
3126 [(set VR128:$dst,
3127 (v2i64 (X86vzmovl (v2i64 (scalar_to_vector
3128 (loadi64 addr:$src))))))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003129 XS, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003130
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00003131let AddedComplexity = 20 in {
Evan Cheng64d80e32007-07-19 01:14:50 +00003132def MOVZQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00003133 "movq\t{$src, $dst|$dst, $src}",
Evan Cheng7a831ce2007-12-15 03:00:47 +00003134 [(set VR128:$dst,
Evan Chengd880b972008-05-09 21:53:03 +00003135 (v2i64 (X86vzmovl (v2i64 (scalar_to_vector
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003136 (loadi64 addr:$src))))))]>,
3137 XS, Requires<[HasSSE2]>;
Evan Cheng48090aa2006-03-21 23:01:21 +00003138
Evan Chengc36c0ab2008-05-22 18:56:56 +00003139def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
3140 (MOVZQI2PQIrm addr:$src)>;
3141def : Pat<(v2i64 (X86vzmovl (bc_v2i64 (loadv4f32 addr:$src)))),
3142 (MOVZQI2PQIrm addr:$src)>;
Evan Chengd880b972008-05-09 21:53:03 +00003143def : Pat<(v2i64 (X86vzload addr:$src)), (MOVZQI2PQIrm addr:$src)>;
Evan Chengb70ea0b2008-05-10 00:59:18 +00003144}
Evan Chengd880b972008-05-09 21:53:03 +00003145
Evan Cheng7a831ce2007-12-15 03:00:47 +00003146// Moving from XMM to XMM and clear upper 64 bits. Note, there is a bug in
3147// IA32 document. movq xmm1, xmm2 does clear the high bits.
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003148let isAsmParserOnly = 1, AddedComplexity = 15 in
3149def VMOVZPQILo2PQIrr : I<0x7E, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3150 "vmovq\t{$src, $dst|$dst, $src}",
3151 [(set VR128:$dst, (v2i64 (X86vzmovl (v2i64 VR128:$src))))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003152 XS, VEX, Requires<[HasAVX]>;
Evan Cheng7a831ce2007-12-15 03:00:47 +00003153let AddedComplexity = 15 in
3154def MOVZPQILo2PQIrr : I<0x7E, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3155 "movq\t{$src, $dst|$dst, $src}",
Evan Chengd880b972008-05-09 21:53:03 +00003156 [(set VR128:$dst, (v2i64 (X86vzmovl (v2i64 VR128:$src))))]>,
Evan Cheng7a831ce2007-12-15 03:00:47 +00003157 XS, Requires<[HasSSE2]>;
3158
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003159let AddedComplexity = 20, isAsmParserOnly = 1 in
3160def VMOVZPQILo2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
3161 "vmovq\t{$src, $dst|$dst, $src}",
3162 [(set VR128:$dst, (v2i64 (X86vzmovl
3163 (loadv2i64 addr:$src))))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003164 XS, VEX, Requires<[HasAVX]>;
Evan Cheng8e8de682008-05-20 18:24:47 +00003165let AddedComplexity = 20 in {
Evan Cheng7a831ce2007-12-15 03:00:47 +00003166def MOVZPQILo2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
3167 "movq\t{$src, $dst|$dst, $src}",
Evan Chengd880b972008-05-09 21:53:03 +00003168 [(set VR128:$dst, (v2i64 (X86vzmovl
Evan Cheng8e8de682008-05-20 18:24:47 +00003169 (loadv2i64 addr:$src))))]>,
Evan Cheng7a831ce2007-12-15 03:00:47 +00003170 XS, Requires<[HasSSE2]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00003171
Evan Cheng8e8de682008-05-20 18:24:47 +00003172def : Pat<(v2i64 (X86vzmovl (bc_v2i64 (loadv4i32 addr:$src)))),
3173 (MOVZPQILo2PQIrm addr:$src)>;
3174}
3175
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003176// Instructions to match in the assembler
3177let isAsmParserOnly = 1 in {
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003178def VMOVQs64rr : VPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR64:$src),
3179 "movq\t{$src, $dst|$dst, $src}", []>, VEX, VEX_W;
3180def VMOVQd64rr : VPDI<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128:$src),
3181 "movq\t{$src, $dst|$dst, $src}", []>, VEX, VEX_W;
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00003182// Recognize "movd" with GR64 destination, but encode as a "movq"
3183def VMOVQd64rr_alt : VPDI<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128:$src),
3184 "movd\t{$src, $dst|$dst, $src}", []>, VEX, VEX_W;
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003185}
3186
Sean Callanan108934c2009-12-18 00:01:26 +00003187// Instructions for the disassembler
3188// xr = XMM register
3189// xm = mem64
3190
Bruno Cardoso Lopes06e6e102010-07-23 00:14:54 +00003191let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003192def VMOVQxrxr: I<0x7E, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3193 "vmovq\t{$src, $dst|$dst, $src}", []>, VEX, XS;
Sean Callanan108934c2009-12-18 00:01:26 +00003194def MOVQxrxr : I<0x7E, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3195 "movq\t{$src, $dst|$dst, $src}", []>, XS;
3196
Eric Christopher44b93ff2009-07-31 20:07:27 +00003197//===---------------------------------------------------------------------===//
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00003198// SSE2 - Misc Instructions
3199//===---------------------------------------------------------------------===//
3200
3201// Flush cache
3202def CLFLUSH : I<0xAE, MRM7m, (outs), (ins i8mem:$src),
3203 "clflush\t$src", [(int_x86_sse2_clflush addr:$src)]>,
3204 TB, Requires<[HasSSE2]>;
3205
3206// Load, store, and memory fence
3207def LFENCE : I<0xAE, MRM_E8, (outs), (ins),
3208 "lfence", [(int_x86_sse2_lfence)]>, TB, Requires<[HasSSE2]>;
3209def MFENCE : I<0xAE, MRM_F0, (outs), (ins),
3210 "mfence", [(int_x86_sse2_mfence)]>, TB, Requires<[HasSSE2]>;
Eric Christopher9a9d2752010-07-22 02:48:34 +00003211def : Pat<(X86LFence), (LFENCE)>;
3212def : Pat<(X86MFence), (MFENCE)>;
3213
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00003214
3215// Pause. This "instruction" is encoded as "rep; nop", so even though it
3216// was introduced with SSE2, it's backward compatible.
3217def PAUSE : I<0x90, RawFrm, (outs), (ins), "pause", []>, REP;
3218
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00003219// Alias instructions that map zero vector to pxor / xorp* for sse.
3220// We set canFoldAsLoad because this can be converted to a constant-pool
3221// load of an all-ones value if folding it would be beneficial.
3222let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
3223 isCodeGenOnly = 1, ExeDomain = SSEPackedInt in
3224 // FIXME: Change encoding to pseudo.
3225 def V_SETALLONES : PDI<0x76, MRMInitReg, (outs VR128:$dst), (ins), "",
3226 [(set VR128:$dst, (v4i32 immAllOnesV))]>;
3227
3228//===---------------------------------------------------------------------===//
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003229// SSE3 - Conversion Instructions
Eric Christopher44b93ff2009-07-31 20:07:27 +00003230//===---------------------------------------------------------------------===//
Bill Wendlingddd35322007-05-02 23:11:52 +00003231
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00003232// Convert Packed Double FP to Packed DW Integers
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003233let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00003234// The assembler can recognize rr 256-bit instructions by seeing a ymm
3235// register, but the same isn't true when using memory operands instead.
3236// Provide other assembly rr and rm forms to address this explicitly.
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003237def VCVTPD2DQrr : S3DI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3238 "vcvtpd2dq\t{$src, $dst|$dst, $src}", []>, VEX;
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00003239def VCVTPD2DQXrYr : S3DI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR256:$src),
3240 "vcvtpd2dq\t{$src, $dst|$dst, $src}", []>, VEX;
3241
3242// XMM only
3243def VCVTPD2DQXrr : S3DI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3244 "vcvtpd2dqx\t{$src, $dst|$dst, $src}", []>, VEX;
3245def VCVTPD2DQXrm : S3DI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
3246 "vcvtpd2dqx\t{$src, $dst|$dst, $src}", []>, VEX;
3247
3248// YMM only
3249def VCVTPD2DQYrr : S3DI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR256:$src),
3250 "vcvtpd2dqy\t{$src, $dst|$dst, $src}", []>, VEX;
3251def VCVTPD2DQYrm : S3DI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f256mem:$src),
3252 "vcvtpd2dqy\t{$src, $dst|$dst, $src}", []>, VEX, VEX_L;
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003253}
3254
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00003255def CVTPD2DQrm : S3DI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
3256 "cvtpd2dq\t{$src, $dst|$dst, $src}", []>;
3257def CVTPD2DQrr : S3DI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3258 "cvtpd2dq\t{$src, $dst|$dst, $src}", []>;
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00003259
3260// Convert Packed DW Integers to Packed Double FP
3261let isAsmParserOnly = 1, Predicates = [HasAVX] in {
3262def VCVTDQ2PDrm : S3SI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Bruno Cardoso Lopes251871c2010-08-09 18:03:43 +00003263 "vcvtdq2pd\t{$src, $dst|$dst, $src}", []>, VEX;
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00003264def VCVTDQ2PDrr : S3SI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Bruno Cardoso Lopes251871c2010-08-09 18:03:43 +00003265 "vcvtdq2pd\t{$src, $dst|$dst, $src}", []>, VEX;
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00003266def VCVTDQ2PDYrm : S3SI<0xE6, MRMSrcMem, (outs VR256:$dst), (ins f128mem:$src),
Bruno Cardoso Lopes84681572010-08-09 21:24:59 +00003267 "vcvtdq2pd\t{$src, $dst|$dst, $src}", []>, VEX;
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00003268def VCVTDQ2PDYrr : S3SI<0xE6, MRMSrcReg, (outs VR256:$dst), (ins VR128:$src),
Bruno Cardoso Lopes84681572010-08-09 21:24:59 +00003269 "vcvtdq2pd\t{$src, $dst|$dst, $src}", []>, VEX;
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00003270}
3271
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00003272def CVTDQ2PDrm : S3SI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
3273 "cvtdq2pd\t{$src, $dst|$dst, $src}", []>;
3274def CVTDQ2PDrr : S3SI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3275 "cvtdq2pd\t{$src, $dst|$dst, $src}", []>;
3276
Bruno Cardoso Lopes84681572010-08-09 21:24:59 +00003277// AVX 256-bit register conversion intrinsics
3278def : Pat<(int_x86_avx_cvtdq2_pd_256 VR128:$src),
3279 (VCVTDQ2PDYrr VR128:$src)>;
3280def : Pat<(int_x86_avx_cvtdq2_pd_256 (memopv4i32 addr:$src)),
3281 (VCVTDQ2PDYrm addr:$src)>;
3282
Bruno Cardoso Lopes93f6c1e2010-08-09 21:51:56 +00003283def : Pat<(int_x86_avx_cvt_pd2dq_256 VR256:$src),
3284 (VCVTPD2DQYrr VR256:$src)>;
3285def : Pat<(int_x86_avx_cvt_pd2dq_256 (memopv4f64 addr:$src)),
3286 (VCVTPD2DQYrm addr:$src)>;
3287
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003288//===---------------------------------------------------------------------===//
3289// SSE3 - Move Instructions
3290//===---------------------------------------------------------------------===//
Bill Wendlingddd35322007-05-02 23:11:52 +00003291
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003292// Replicate Single FP
3293multiclass sse3_replicate_sfp<bits<8> op, PatFrag rep_frag, string OpcodeStr> {
3294def rr : S3SI<op, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3295 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3296 [(set VR128:$dst, (v4f32 (rep_frag
Nate Begeman9008ca62009-04-27 18:41:29 +00003297 VR128:$src, (undef))))]>;
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003298def rm : S3SI<op, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
3299 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3300 [(set VR128:$dst, (rep_frag
Nate Begeman9008ca62009-04-27 18:41:29 +00003301 (memopv4f32 addr:$src), (undef)))]>;
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003302}
Bill Wendlingddd35322007-05-02 23:11:52 +00003303
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00003304multiclass sse3_replicate_sfp_y<bits<8> op, PatFrag rep_frag,
3305 string OpcodeStr> {
3306def rr : S3SI<op, MRMSrcReg, (outs VR256:$dst), (ins VR256:$src),
3307 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
3308def rm : S3SI<op, MRMSrcMem, (outs VR256:$dst), (ins f256mem:$src),
3309 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
3310}
3311
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003312let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00003313 // FIXME: Merge above classes when we have patterns for the ymm version
3314 defm VMOVSHDUP : sse3_replicate_sfp<0x16, movshdup, "vmovshdup">, VEX;
3315 defm VMOVSLDUP : sse3_replicate_sfp<0x12, movsldup, "vmovsldup">, VEX;
3316 defm VMOVSHDUPY : sse3_replicate_sfp_y<0x16, movshdup, "vmovshdup">, VEX;
3317 defm VMOVSLDUPY : sse3_replicate_sfp_y<0x12, movsldup, "vmovsldup">, VEX;
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003318}
3319defm MOVSHDUP : sse3_replicate_sfp<0x16, movshdup, "movshdup">;
3320defm MOVSLDUP : sse3_replicate_sfp<0x12, movsldup, "movsldup">;
3321
3322// Replicate Double FP
3323multiclass sse3_replicate_dfp<string OpcodeStr> {
3324def rr : S3DI<0x12, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3325 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3326 [(set VR128:$dst,(v2f64 (movddup VR128:$src, (undef))))]>;
3327def rm : S3DI<0x12, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
3328 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Evan Cheng0b457f02008-09-25 20:50:48 +00003329 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00003330 (v2f64 (movddup (scalar_to_vector (loadf64 addr:$src)),
3331 (undef))))]>;
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003332}
3333
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00003334multiclass sse3_replicate_dfp_y<string OpcodeStr> {
3335def rr : S3DI<0x12, MRMSrcReg, (outs VR256:$dst), (ins VR256:$src),
3336 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3337 []>;
3338def rm : S3DI<0x12, MRMSrcMem, (outs VR256:$dst), (ins f256mem:$src),
3339 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3340 []>;
3341}
3342
3343let isAsmParserOnly = 1, Predicates = [HasAVX] in {
3344 // FIXME: Merge above classes when we have patterns for the ymm version
3345 defm VMOVDDUP : sse3_replicate_dfp<"vmovddup">, VEX;
3346 defm VMOVDDUPY : sse3_replicate_dfp_y<"vmovddup">, VEX;
3347}
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003348defm MOVDDUP : sse3_replicate_dfp<"movddup">;
Evan Cheng0b457f02008-09-25 20:50:48 +00003349
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003350// Move Unaligned Integer
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00003351let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003352 def VLDDQUrm : S3DI<0xF0, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
3353 "vlddqu\t{$src, $dst|$dst, $src}",
3354 [(set VR128:$dst, (int_x86_sse3_ldu_dq addr:$src))]>, VEX;
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00003355 def VLDDQUYrm : S3DI<0xF0, MRMSrcMem, (outs VR256:$dst), (ins i256mem:$src),
3356 "vlddqu\t{$src, $dst|$dst, $src}", []>, VEX;
3357}
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003358def LDDQUrm : S3DI<0xF0, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
3359 "lddqu\t{$src, $dst|$dst, $src}",
3360 [(set VR128:$dst, (int_x86_sse3_ldu_dq addr:$src))]>;
3361
Nate Begeman9008ca62009-04-27 18:41:29 +00003362def : Pat<(movddup (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src)))),
3363 (undef)),
Evan Cheng0b457f02008-09-25 20:50:48 +00003364 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
Nate Begemanec8eee22009-04-29 22:47:44 +00003365
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003366// Several Move patterns
Nate Begemanec8eee22009-04-29 22:47:44 +00003367let AddedComplexity = 5 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00003368def : Pat<(movddup (memopv2f64 addr:$src), (undef)),
Evan Cheng0b457f02008-09-25 20:50:48 +00003369 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
Nate Begemanec8eee22009-04-29 22:47:44 +00003370def : Pat<(movddup (bc_v4f32 (memopv2f64 addr:$src)), (undef)),
3371 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
3372def : Pat<(movddup (memopv2i64 addr:$src), (undef)),
3373 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
3374def : Pat<(movddup (bc_v4i32 (memopv2i64 addr:$src)), (undef)),
3375 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
3376}
Bill Wendlingddd35322007-05-02 23:11:52 +00003377
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003378// vector_shuffle v1, <undef> <1, 1, 3, 3>
3379let AddedComplexity = 15 in
3380def : Pat<(v4i32 (movshdup VR128:$src, (undef))),
3381 (MOVSHDUPrr VR128:$src)>, Requires<[HasSSE3]>;
3382let AddedComplexity = 20 in
3383def : Pat<(v4i32 (movshdup (bc_v4i32 (memopv2i64 addr:$src)), (undef))),
3384 (MOVSHDUPrm addr:$src)>, Requires<[HasSSE3]>;
3385
3386// vector_shuffle v1, <undef> <0, 0, 2, 2>
3387let AddedComplexity = 15 in
3388 def : Pat<(v4i32 (movsldup VR128:$src, (undef))),
3389 (MOVSLDUPrr VR128:$src)>, Requires<[HasSSE3]>;
3390let AddedComplexity = 20 in
3391 def : Pat<(v4i32 (movsldup (bc_v4i32 (memopv2i64 addr:$src)), (undef))),
3392 (MOVSLDUPrm addr:$src)>, Requires<[HasSSE3]>;
3393
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003394//===---------------------------------------------------------------------===//
Bruno Cardoso Lopes71448212010-07-01 17:08:18 +00003395// SSE3 - Arithmetic
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003396//===---------------------------------------------------------------------===//
3397
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003398multiclass sse3_addsub<Intrinsic Int, string OpcodeStr, RegisterClass RC,
3399 X86MemOperand x86memop, bit Is2Addr = 1> {
Bruno Cardoso Lopes71448212010-07-01 17:08:18 +00003400 def rr : I<0xD0, MRMSrcReg,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003401 (outs RC:$dst), (ins RC:$src1, RC:$src2),
Bruno Cardoso Lopes71448212010-07-01 17:08:18 +00003402 !if(Is2Addr,
3403 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3404 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003405 [(set RC:$dst, (Int RC:$src1, RC:$src2))]>;
Bruno Cardoso Lopes71448212010-07-01 17:08:18 +00003406 def rm : I<0xD0, MRMSrcMem,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003407 (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
Bruno Cardoso Lopes71448212010-07-01 17:08:18 +00003408 !if(Is2Addr,
3409 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3410 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003411 [(set RC:$dst, (Int RC:$src1, (memop addr:$src2)))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00003412}
3413
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003414let isAsmParserOnly = 1, Predicates = [HasAVX],
Bruno Cardoso Lopes71448212010-07-01 17:08:18 +00003415 ExeDomain = SSEPackedDouble in {
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003416 defm VADDSUBPS : sse3_addsub<int_x86_sse3_addsub_ps, "vaddsubps", VR128,
3417 f128mem, 0>, XD, VEX_4V;
3418 defm VADDSUBPD : sse3_addsub<int_x86_sse3_addsub_pd, "vaddsubpd", VR128,
3419 f128mem, 0>, OpSize, VEX_4V;
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00003420 defm VADDSUBPSY : sse3_addsub<int_x86_avx_addsub_ps_256, "vaddsubps", VR256,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003421 f256mem, 0>, XD, VEX_4V;
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00003422 defm VADDSUBPDY : sse3_addsub<int_x86_avx_addsub_pd_256, "vaddsubpd", VR256,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003423 f256mem, 0>, OpSize, VEX_4V;
Bruno Cardoso Lopes71448212010-07-01 17:08:18 +00003424}
3425let Constraints = "$src1 = $dst", Predicates = [HasSSE3],
3426 ExeDomain = SSEPackedDouble in {
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003427 defm ADDSUBPS : sse3_addsub<int_x86_sse3_addsub_ps, "addsubps", VR128,
3428 f128mem>, XD;
3429 defm ADDSUBPD : sse3_addsub<int_x86_sse3_addsub_pd, "addsubpd", VR128,
3430 f128mem>, TB, OpSize;
Bruno Cardoso Lopes71448212010-07-01 17:08:18 +00003431}
3432
3433//===---------------------------------------------------------------------===//
3434// SSE3 Instructions
3435//===---------------------------------------------------------------------===//
3436
Bill Wendlingddd35322007-05-02 23:11:52 +00003437// Horizontal ops
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003438multiclass S3D_Int<bits<8> o, string OpcodeStr, ValueType vt, RegisterClass RC,
3439 X86MemOperand x86memop, Intrinsic IntId, bit Is2Addr = 1> {
3440 def rr : S3DI<o, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003441 !if(Is2Addr,
Dan Gohmanb1576f52007-07-31 20:11:57 +00003442 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003443 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003444 [(set RC:$dst, (vt (IntId RC:$src1, RC:$src2)))]>;
3445
3446 def rm : S3DI<o, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003447 !if(Is2Addr,
Dan Gohmanb1576f52007-07-31 20:11:57 +00003448 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003449 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003450 [(set RC:$dst, (vt (IntId RC:$src1, (memop addr:$src2))))]>;
3451}
3452multiclass S3_Int<bits<8> o, string OpcodeStr, ValueType vt, RegisterClass RC,
3453 X86MemOperand x86memop, Intrinsic IntId, bit Is2Addr = 1> {
3454 def rr : S3I<o, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003455 !if(Is2Addr,
3456 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3457 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003458 [(set RC:$dst, (vt (IntId RC:$src1, RC:$src2)))]>;
3459
3460 def rm : S3I<o, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003461 !if(Is2Addr,
3462 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3463 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003464 [(set RC:$dst, (vt (IntId RC:$src1, (memop addr:$src2))))]>;
3465}
Bill Wendlingddd35322007-05-02 23:11:52 +00003466
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003467let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes9c380642010-08-06 02:10:30 +00003468 defm VHADDPS : S3D_Int<0x7C, "vhaddps", v4f32, VR128, f128mem,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003469 int_x86_sse3_hadd_ps, 0>, VEX_4V;
Bruno Cardoso Lopes9c380642010-08-06 02:10:30 +00003470 defm VHADDPD : S3_Int <0x7C, "vhaddpd", v2f64, VR128, f128mem,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003471 int_x86_sse3_hadd_pd, 0>, VEX_4V;
Bruno Cardoso Lopes9c380642010-08-06 02:10:30 +00003472 defm VHSUBPS : S3D_Int<0x7D, "vhsubps", v4f32, VR128, f128mem,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003473 int_x86_sse3_hsub_ps, 0>, VEX_4V;
Bruno Cardoso Lopes9c380642010-08-06 02:10:30 +00003474 defm VHSUBPD : S3_Int <0x7D, "vhsubpd", v2f64, VR128, f128mem,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003475 int_x86_sse3_hsub_pd, 0>, VEX_4V;
Bruno Cardoso Lopes9c380642010-08-06 02:10:30 +00003476 defm VHADDPSY : S3D_Int<0x7C, "vhaddps", v8f32, VR256, f256mem,
3477 int_x86_avx_hadd_ps_256, 0>, VEX_4V;
3478 defm VHADDPDY : S3_Int <0x7C, "vhaddpd", v4f64, VR256, f256mem,
3479 int_x86_avx_hadd_pd_256, 0>, VEX_4V;
3480 defm VHSUBPSY : S3D_Int<0x7D, "vhsubps", v8f32, VR256, f256mem,
3481 int_x86_avx_hsub_ps_256, 0>, VEX_4V;
3482 defm VHSUBPDY : S3_Int <0x7D, "vhsubpd", v4f64, VR256, f256mem,
3483 int_x86_avx_hsub_pd_256, 0>, VEX_4V;
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003484}
3485
Evan Chenge9083d62008-03-05 08:19:16 +00003486let Constraints = "$src1 = $dst" in {
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003487 defm HADDPS : S3D_Int<0x7C, "haddps", v4f32, VR128, f128mem,
3488 int_x86_sse3_hadd_ps>;
3489 defm HADDPD : S3_Int<0x7C, "haddpd", v2f64, VR128, f128mem,
3490 int_x86_sse3_hadd_pd>;
3491 defm HSUBPS : S3D_Int<0x7D, "hsubps", v4f32, VR128, f128mem,
3492 int_x86_sse3_hsub_ps>;
3493 defm HSUBPD : S3_Int<0x7D, "hsubpd", v2f64, VR128, f128mem,
3494 int_x86_sse3_hsub_pd>;
Bill Wendlingddd35322007-05-02 23:11:52 +00003495}
3496
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003497//===---------------------------------------------------------------------===//
Bruno Cardoso Lopesf12ad662010-07-01 23:10:49 +00003498// SSSE3 - Packed Absolute Instructions
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003499//===---------------------------------------------------------------------===//
3500
Bruno Cardoso Lopes944faca2010-07-01 22:33:18 +00003501/// SS3I_unop_rm_int - Simple SSSE3 unary op whose type can be v*{i8,i16,i32}.
3502multiclass SS3I_unop_rm_int<bits<8> opc, string OpcodeStr,
3503 PatFrag mem_frag64, PatFrag mem_frag128,
3504 Intrinsic IntId64, Intrinsic IntId128> {
Nate Begemanfea2be52008-02-09 23:46:37 +00003505 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst), (ins VR64:$src),
3506 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3507 [(set VR64:$dst, (IntId64 VR64:$src))]>;
Bill Wendling76d708b2007-08-10 06:22:27 +00003508
Nate Begemanfea2be52008-02-09 23:46:37 +00003509 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst), (ins i64mem:$src),
3510 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3511 [(set VR64:$dst,
Bruno Cardoso Lopes944faca2010-07-01 22:33:18 +00003512 (IntId64 (bitconvert (mem_frag64 addr:$src))))]>;
Nate Begemanfea2be52008-02-09 23:46:37 +00003513
3514 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
3515 (ins VR128:$src),
3516 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3517 [(set VR128:$dst, (IntId128 VR128:$src))]>,
3518 OpSize;
3519
3520 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
3521 (ins i128mem:$src),
3522 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3523 [(set VR128:$dst,
3524 (IntId128
Bruno Cardoso Lopes944faca2010-07-01 22:33:18 +00003525 (bitconvert (mem_frag128 addr:$src))))]>, OpSize;
Bill Wendlingddd35322007-05-02 23:11:52 +00003526}
3527
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003528let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopesf5cd8c52010-07-02 22:06:54 +00003529 defm VPABSB : SS3I_unop_rm_int<0x1C, "vpabsb", memopv8i8, memopv16i8,
3530 int_x86_ssse3_pabs_b,
3531 int_x86_ssse3_pabs_b_128>, VEX;
3532 defm VPABSW : SS3I_unop_rm_int<0x1D, "vpabsw", memopv4i16, memopv8i16,
3533 int_x86_ssse3_pabs_w,
3534 int_x86_ssse3_pabs_w_128>, VEX;
3535 defm VPABSD : SS3I_unop_rm_int<0x1E, "vpabsd", memopv2i32, memopv4i32,
3536 int_x86_ssse3_pabs_d,
3537 int_x86_ssse3_pabs_d_128>, VEX;
3538}
3539
Bruno Cardoso Lopes944faca2010-07-01 22:33:18 +00003540defm PABSB : SS3I_unop_rm_int<0x1C, "pabsb", memopv8i8, memopv16i8,
3541 int_x86_ssse3_pabs_b,
3542 int_x86_ssse3_pabs_b_128>;
3543defm PABSW : SS3I_unop_rm_int<0x1D, "pabsw", memopv4i16, memopv8i16,
3544 int_x86_ssse3_pabs_w,
3545 int_x86_ssse3_pabs_w_128>;
3546defm PABSD : SS3I_unop_rm_int<0x1E, "pabsd", memopv2i32, memopv4i32,
3547 int_x86_ssse3_pabs_d,
3548 int_x86_ssse3_pabs_d_128>;
Bill Wendling76d708b2007-08-10 06:22:27 +00003549
Bruno Cardoso Lopesf12ad662010-07-01 23:10:49 +00003550//===---------------------------------------------------------------------===//
3551// SSSE3 - Packed Binary Operator Instructions
3552//===---------------------------------------------------------------------===//
Bill Wendling76d708b2007-08-10 06:22:27 +00003553
Bruno Cardoso Lopesf12ad662010-07-01 23:10:49 +00003554/// SS3I_binop_rm_int - Simple SSSE3 bin op whose type can be v*{i8,i16,i32}.
3555multiclass SS3I_binop_rm_int<bits<8> opc, string OpcodeStr,
3556 PatFrag mem_frag64, PatFrag mem_frag128,
3557 Intrinsic IntId64, Intrinsic IntId128,
3558 bit Is2Addr = 1> {
3559 let isCommutable = 1 in
3560 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
3561 (ins VR64:$src1, VR64:$src2),
3562 !if(Is2Addr,
3563 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3564 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
3565 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]>;
3566 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
3567 (ins VR64:$src1, i64mem:$src2),
3568 !if(Is2Addr,
3569 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3570 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
3571 [(set VR64:$dst,
3572 (IntId64 VR64:$src1,
3573 (bitconvert (memopv8i8 addr:$src2))))]>;
3574
3575 let isCommutable = 1 in
3576 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
3577 (ins VR128:$src1, VR128:$src2),
3578 !if(Is2Addr,
3579 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3580 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
3581 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
3582 OpSize;
3583 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
3584 (ins VR128:$src1, i128mem:$src2),
3585 !if(Is2Addr,
3586 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3587 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
3588 [(set VR128:$dst,
3589 (IntId128 VR128:$src1,
3590 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
Bill Wendling76d708b2007-08-10 06:22:27 +00003591}
3592
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003593let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopesf5cd8c52010-07-02 22:06:54 +00003594let isCommutable = 0 in {
3595 defm VPHADDW : SS3I_binop_rm_int<0x01, "vphaddw", memopv4i16, memopv8i16,
3596 int_x86_ssse3_phadd_w,
3597 int_x86_ssse3_phadd_w_128, 0>, VEX_4V;
3598 defm VPHADDD : SS3I_binop_rm_int<0x02, "vphaddd", memopv2i32, memopv4i32,
3599 int_x86_ssse3_phadd_d,
3600 int_x86_ssse3_phadd_d_128, 0>, VEX_4V;
3601 defm VPHADDSW : SS3I_binop_rm_int<0x03, "vphaddsw", memopv4i16, memopv8i16,
3602 int_x86_ssse3_phadd_sw,
3603 int_x86_ssse3_phadd_sw_128, 0>, VEX_4V;
3604 defm VPHSUBW : SS3I_binop_rm_int<0x05, "vphsubw", memopv4i16, memopv8i16,
3605 int_x86_ssse3_phsub_w,
3606 int_x86_ssse3_phsub_w_128, 0>, VEX_4V;
3607 defm VPHSUBD : SS3I_binop_rm_int<0x06, "vphsubd", memopv2i32, memopv4i32,
3608 int_x86_ssse3_phsub_d,
3609 int_x86_ssse3_phsub_d_128, 0>, VEX_4V;
3610 defm VPHSUBSW : SS3I_binop_rm_int<0x07, "vphsubsw", memopv4i16, memopv8i16,
3611 int_x86_ssse3_phsub_sw,
3612 int_x86_ssse3_phsub_sw_128, 0>, VEX_4V;
3613 defm VPMADDUBSW : SS3I_binop_rm_int<0x04, "vpmaddubsw", memopv8i8, memopv16i8,
3614 int_x86_ssse3_pmadd_ub_sw,
3615 int_x86_ssse3_pmadd_ub_sw_128, 0>, VEX_4V;
3616 defm VPSHUFB : SS3I_binop_rm_int<0x00, "vpshufb", memopv8i8, memopv16i8,
3617 int_x86_ssse3_pshuf_b,
3618 int_x86_ssse3_pshuf_b_128, 0>, VEX_4V;
3619 defm VPSIGNB : SS3I_binop_rm_int<0x08, "vpsignb", memopv8i8, memopv16i8,
3620 int_x86_ssse3_psign_b,
3621 int_x86_ssse3_psign_b_128, 0>, VEX_4V;
3622 defm VPSIGNW : SS3I_binop_rm_int<0x09, "vpsignw", memopv4i16, memopv8i16,
3623 int_x86_ssse3_psign_w,
3624 int_x86_ssse3_psign_w_128, 0>, VEX_4V;
3625 defm VPSIGND : SS3I_binop_rm_int<0x0A, "vpsignd", memopv2i32, memopv4i32,
3626 int_x86_ssse3_psign_d,
3627 int_x86_ssse3_psign_d_128, 0>, VEX_4V;
3628}
3629defm VPMULHRSW : SS3I_binop_rm_int<0x0B, "vpmulhrsw", memopv4i16, memopv8i16,
3630 int_x86_ssse3_pmul_hr_sw,
3631 int_x86_ssse3_pmul_hr_sw_128, 0>, VEX_4V;
3632}
3633
Bruno Cardoso Lopesf12ad662010-07-01 23:10:49 +00003634// None of these have i8 immediate fields.
3635let ImmT = NoImm, Constraints = "$src1 = $dst" in {
3636let isCommutable = 0 in {
3637 defm PHADDW : SS3I_binop_rm_int<0x01, "phaddw", memopv4i16, memopv8i16,
3638 int_x86_ssse3_phadd_w,
3639 int_x86_ssse3_phadd_w_128>;
3640 defm PHADDD : SS3I_binop_rm_int<0x02, "phaddd", memopv2i32, memopv4i32,
3641 int_x86_ssse3_phadd_d,
3642 int_x86_ssse3_phadd_d_128>;
3643 defm PHADDSW : SS3I_binop_rm_int<0x03, "phaddsw", memopv4i16, memopv8i16,
3644 int_x86_ssse3_phadd_sw,
3645 int_x86_ssse3_phadd_sw_128>;
3646 defm PHSUBW : SS3I_binop_rm_int<0x05, "phsubw", memopv4i16, memopv8i16,
3647 int_x86_ssse3_phsub_w,
3648 int_x86_ssse3_phsub_w_128>;
3649 defm PHSUBD : SS3I_binop_rm_int<0x06, "phsubd", memopv2i32, memopv4i32,
3650 int_x86_ssse3_phsub_d,
3651 int_x86_ssse3_phsub_d_128>;
3652 defm PHSUBSW : SS3I_binop_rm_int<0x07, "phsubsw", memopv4i16, memopv8i16,
3653 int_x86_ssse3_phsub_sw,
3654 int_x86_ssse3_phsub_sw_128>;
3655 defm PMADDUBSW : SS3I_binop_rm_int<0x04, "pmaddubsw", memopv8i8, memopv16i8,
3656 int_x86_ssse3_pmadd_ub_sw,
3657 int_x86_ssse3_pmadd_ub_sw_128>;
3658 defm PSHUFB : SS3I_binop_rm_int<0x00, "pshufb", memopv8i8, memopv16i8,
3659 int_x86_ssse3_pshuf_b,
3660 int_x86_ssse3_pshuf_b_128>;
3661 defm PSIGNB : SS3I_binop_rm_int<0x08, "psignb", memopv8i8, memopv16i8,
3662 int_x86_ssse3_psign_b,
3663 int_x86_ssse3_psign_b_128>;
3664 defm PSIGNW : SS3I_binop_rm_int<0x09, "psignw", memopv4i16, memopv8i16,
3665 int_x86_ssse3_psign_w,
3666 int_x86_ssse3_psign_w_128>;
3667 defm PSIGND : SS3I_binop_rm_int<0x0A, "psignd", memopv2i32, memopv4i32,
3668 int_x86_ssse3_psign_d,
3669 int_x86_ssse3_psign_d_128>;
3670}
3671defm PMULHRSW : SS3I_binop_rm_int<0x0B, "pmulhrsw", memopv4i16, memopv8i16,
3672 int_x86_ssse3_pmul_hr_sw,
3673 int_x86_ssse3_pmul_hr_sw_128>;
Bill Wendling76d708b2007-08-10 06:22:27 +00003674}
3675
Bruno Cardoso Lopesf12ad662010-07-01 23:10:49 +00003676def : Pat<(X86pshufb VR128:$src, VR128:$mask),
3677 (PSHUFBrr128 VR128:$src, VR128:$mask)>, Requires<[HasSSSE3]>;
3678def : Pat<(X86pshufb VR128:$src, (bc_v16i8 (memopv2i64 addr:$mask))),
3679 (PSHUFBrm128 VR128:$src, addr:$mask)>, Requires<[HasSSSE3]>;
Bill Wendling76d708b2007-08-10 06:22:27 +00003680
Bruno Cardoso Lopesf12ad662010-07-01 23:10:49 +00003681//===---------------------------------------------------------------------===//
3682// SSSE3 - Packed Align Instruction Patterns
3683//===---------------------------------------------------------------------===//
Bill Wendling76d708b2007-08-10 06:22:27 +00003684
Bruno Cardoso Lopesf5cd8c52010-07-02 22:06:54 +00003685multiclass sse3_palign<string asm, bit Is2Addr = 1> {
3686 def R64rr : SS3AI<0x0F, MRMSrcReg, (outs VR64:$dst),
3687 (ins VR64:$src1, VR64:$src2, i8imm:$src3),
3688 !if(Is2Addr,
3689 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3690 !strconcat(asm,
3691 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
3692 []>;
3693 def R64rm : SS3AI<0x0F, MRMSrcMem, (outs VR64:$dst),
3694 (ins VR64:$src1, i64mem:$src2, i8imm:$src3),
3695 !if(Is2Addr,
3696 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3697 !strconcat(asm,
3698 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
3699 []>;
Bill Wendling76d708b2007-08-10 06:22:27 +00003700
Bruno Cardoso Lopesf5cd8c52010-07-02 22:06:54 +00003701 def R128rr : SS3AI<0x0F, MRMSrcReg, (outs VR128:$dst),
3702 (ins VR128:$src1, VR128:$src2, i8imm:$src3),
3703 !if(Is2Addr,
3704 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3705 !strconcat(asm,
3706 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
3707 []>, OpSize;
3708 def R128rm : SS3AI<0x0F, MRMSrcMem, (outs VR128:$dst),
3709 (ins VR128:$src1, i128mem:$src2, i8imm:$src3),
3710 !if(Is2Addr,
3711 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3712 !strconcat(asm,
3713 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
3714 []>, OpSize;
Bill Wendling76d708b2007-08-10 06:22:27 +00003715}
Bill Wendlingddd35322007-05-02 23:11:52 +00003716
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003717let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopesf5cd8c52010-07-02 22:06:54 +00003718 defm VPALIGN : sse3_palign<"vpalignr", 0>, VEX_4V;
3719let Constraints = "$src1 = $dst" in
3720 defm PALIGN : sse3_palign<"palignr">;
3721
Eric Christopher6d972fd2010-04-20 00:59:54 +00003722let AddedComplexity = 5 in {
3723
Eric Christophercff6f852010-04-15 01:40:20 +00003724def : Pat<(v1i64 (palign:$src3 VR64:$src1, VR64:$src2)),
3725 (PALIGNR64rr VR64:$src2, VR64:$src1,
3726 (SHUFFLE_get_palign_imm VR64:$src3))>,
3727 Requires<[HasSSSE3]>;
3728def : Pat<(v2i32 (palign:$src3 VR64:$src1, VR64:$src2)),
3729 (PALIGNR64rr VR64:$src2, VR64:$src1,
3730 (SHUFFLE_get_palign_imm VR64:$src3))>,
3731 Requires<[HasSSSE3]>;
Eric Christophercff6f852010-04-15 01:40:20 +00003732def : Pat<(v4i16 (palign:$src3 VR64:$src1, VR64:$src2)),
3733 (PALIGNR64rr VR64:$src2, VR64:$src1,
3734 (SHUFFLE_get_palign_imm VR64:$src3))>,
3735 Requires<[HasSSSE3]>;
3736def : Pat<(v8i8 (palign:$src3 VR64:$src1, VR64:$src2)),
3737 (PALIGNR64rr VR64:$src2, VR64:$src1,
3738 (SHUFFLE_get_palign_imm VR64:$src3))>,
3739 Requires<[HasSSSE3]>;
Evan Cheng89321162009-10-28 06:30:34 +00003740
Nate Begemana09008b2009-10-19 02:17:23 +00003741def : Pat<(v4i32 (palign:$src3 VR128:$src1, VR128:$src2)),
3742 (PALIGNR128rr VR128:$src2, VR128:$src1,
3743 (SHUFFLE_get_palign_imm VR128:$src3))>,
3744 Requires<[HasSSSE3]>;
3745def : Pat<(v4f32 (palign:$src3 VR128:$src1, VR128:$src2)),
3746 (PALIGNR128rr VR128:$src2, VR128:$src1,
3747 (SHUFFLE_get_palign_imm VR128:$src3))>,
3748 Requires<[HasSSSE3]>;
3749def : Pat<(v8i16 (palign:$src3 VR128:$src1, VR128:$src2)),
3750 (PALIGNR128rr VR128:$src2, VR128:$src1,
3751 (SHUFFLE_get_palign_imm VR128:$src3))>,
3752 Requires<[HasSSSE3]>;
3753def : Pat<(v16i8 (palign:$src3 VR128:$src1, VR128:$src2)),
3754 (PALIGNR128rr VR128:$src2, VR128:$src1,
3755 (SHUFFLE_get_palign_imm VR128:$src3))>,
3756 Requires<[HasSSSE3]>;
Eric Christopher761411c2009-11-07 08:45:53 +00003757}
Nate Begemana09008b2009-10-19 02:17:23 +00003758
Bruno Cardoso Lopesf12ad662010-07-01 23:10:49 +00003759//===---------------------------------------------------------------------===//
3760// SSSE3 Misc Instructions
3761//===---------------------------------------------------------------------===//
3762
3763// Thread synchronization
3764def MONITOR : I<0x01, MRM_C8, (outs), (ins), "monitor",
3765 [(int_x86_sse3_monitor EAX, ECX, EDX)]>,TB, Requires<[HasSSE3]>;
3766def MWAIT : I<0x01, MRM_C9, (outs), (ins), "mwait",
3767 [(int_x86_sse3_mwait ECX, EAX)]>, TB, Requires<[HasSSE3]>;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003768
Eric Christopher44b93ff2009-07-31 20:07:27 +00003769//===---------------------------------------------------------------------===//
Evan Cheng48090aa2006-03-21 23:01:21 +00003770// Non-Instruction Patterns
Eric Christopher44b93ff2009-07-31 20:07:27 +00003771//===---------------------------------------------------------------------===//
Evan Cheng48090aa2006-03-21 23:01:21 +00003772
Eric Christopher44b93ff2009-07-31 20:07:27 +00003773// extload f32 -> f64. This matches load+fextend because we have a hack in
3774// the isel (PreprocessForFPConvert) that can introduce loads after dag
3775// combine.
Chris Lattnerd43d00c2008-01-24 08:07:48 +00003776// Since these loads aren't folded into the fextend, we have to match it
3777// explicitly here.
3778let Predicates = [HasSSE2] in
3779 def : Pat<(fextend (loadf32 addr:$src)),
3780 (CVTSS2SDrm addr:$src)>;
3781
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003782// bit_convert
Chris Lattner4cc84ed2006-10-07 04:52:09 +00003783let Predicates = [HasSSE2] in {
3784 def : Pat<(v2i64 (bitconvert (v4i32 VR128:$src))), (v2i64 VR128:$src)>;
3785 def : Pat<(v2i64 (bitconvert (v8i16 VR128:$src))), (v2i64 VR128:$src)>;
3786 def : Pat<(v2i64 (bitconvert (v16i8 VR128:$src))), (v2i64 VR128:$src)>;
3787 def : Pat<(v2i64 (bitconvert (v2f64 VR128:$src))), (v2i64 VR128:$src)>;
3788 def : Pat<(v2i64 (bitconvert (v4f32 VR128:$src))), (v2i64 VR128:$src)>;
3789 def : Pat<(v4i32 (bitconvert (v2i64 VR128:$src))), (v4i32 VR128:$src)>;
3790 def : Pat<(v4i32 (bitconvert (v8i16 VR128:$src))), (v4i32 VR128:$src)>;
3791 def : Pat<(v4i32 (bitconvert (v16i8 VR128:$src))), (v4i32 VR128:$src)>;
3792 def : Pat<(v4i32 (bitconvert (v2f64 VR128:$src))), (v4i32 VR128:$src)>;
3793 def : Pat<(v4i32 (bitconvert (v4f32 VR128:$src))), (v4i32 VR128:$src)>;
3794 def : Pat<(v8i16 (bitconvert (v2i64 VR128:$src))), (v8i16 VR128:$src)>;
3795 def : Pat<(v8i16 (bitconvert (v4i32 VR128:$src))), (v8i16 VR128:$src)>;
3796 def : Pat<(v8i16 (bitconvert (v16i8 VR128:$src))), (v8i16 VR128:$src)>;
3797 def : Pat<(v8i16 (bitconvert (v2f64 VR128:$src))), (v8i16 VR128:$src)>;
3798 def : Pat<(v8i16 (bitconvert (v4f32 VR128:$src))), (v8i16 VR128:$src)>;
3799 def : Pat<(v16i8 (bitconvert (v2i64 VR128:$src))), (v16i8 VR128:$src)>;
3800 def : Pat<(v16i8 (bitconvert (v4i32 VR128:$src))), (v16i8 VR128:$src)>;
3801 def : Pat<(v16i8 (bitconvert (v8i16 VR128:$src))), (v16i8 VR128:$src)>;
3802 def : Pat<(v16i8 (bitconvert (v2f64 VR128:$src))), (v16i8 VR128:$src)>;
3803 def : Pat<(v16i8 (bitconvert (v4f32 VR128:$src))), (v16i8 VR128:$src)>;
3804 def : Pat<(v4f32 (bitconvert (v2i64 VR128:$src))), (v4f32 VR128:$src)>;
3805 def : Pat<(v4f32 (bitconvert (v4i32 VR128:$src))), (v4f32 VR128:$src)>;
3806 def : Pat<(v4f32 (bitconvert (v8i16 VR128:$src))), (v4f32 VR128:$src)>;
3807 def : Pat<(v4f32 (bitconvert (v16i8 VR128:$src))), (v4f32 VR128:$src)>;
3808 def : Pat<(v4f32 (bitconvert (v2f64 VR128:$src))), (v4f32 VR128:$src)>;
3809 def : Pat<(v2f64 (bitconvert (v2i64 VR128:$src))), (v2f64 VR128:$src)>;
3810 def : Pat<(v2f64 (bitconvert (v4i32 VR128:$src))), (v2f64 VR128:$src)>;
3811 def : Pat<(v2f64 (bitconvert (v8i16 VR128:$src))), (v2f64 VR128:$src)>;
3812 def : Pat<(v2f64 (bitconvert (v16i8 VR128:$src))), (v2f64 VR128:$src)>;
3813 def : Pat<(v2f64 (bitconvert (v4f32 VR128:$src))), (v2f64 VR128:$src)>;
3814}
Evan Chengb9df0ca2006-03-22 02:53:00 +00003815
Evan Cheng017dcc62006-04-21 01:05:10 +00003816// Move scalar to XMM zero-extended
3817// movd to XMM register zero-extends
Evan Chengf2ea84a2006-10-09 21:42:15 +00003818let AddedComplexity = 15 in {
Evan Cheng017dcc62006-04-21 01:05:10 +00003819// Zeroing a VR128 then do a MOVS{S|D} to the lower bits.
Evan Chengd880b972008-05-09 21:53:03 +00003820def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64:$src)))),
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00003821 (MOVSDrr (v2f64 (V_SET0PS)), FR64:$src)>;
Evan Chengd880b972008-05-09 21:53:03 +00003822def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32:$src)))),
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00003823 (MOVSSrr (v4f32 (V_SET0PS)), FR32:$src)>;
Evan Cheng23573e52008-05-09 23:37:55 +00003824def : Pat<(v4f32 (X86vzmovl (v4f32 VR128:$src))),
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00003825 (MOVSSrr (v4f32 (V_SET0PS)),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00003826 (f32 (EXTRACT_SUBREG (v4f32 VR128:$src), sub_ss)))>;
Evan Cheng331e2bd2008-07-10 01:08:23 +00003827def : Pat<(v4i32 (X86vzmovl (v4i32 VR128:$src))),
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00003828 (MOVSSrr (v4i32 (V_SET0PI)),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00003829 (EXTRACT_SUBREG (v4i32 VR128:$src), sub_ss))>;
Evan Cheng017dcc62006-04-21 01:05:10 +00003830}
Evan Chengbc4832b2006-03-24 23:15:12 +00003831
Evan Chengb9df0ca2006-03-22 02:53:00 +00003832// Splat v2f64 / v2i64
Evan Chengfd111b52006-04-19 21:15:24 +00003833let AddedComplexity = 10 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00003834def : Pat<(splat_lo (v2f64 VR128:$src), (undef)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003835 (UNPCKLPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003836def : Pat<(unpckh (v2f64 VR128:$src), (undef)),
Evan Chengf686d9b2006-10-27 21:08:32 +00003837 (UNPCKHPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003838def : Pat<(splat_lo (v2i64 VR128:$src), (undef)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003839 (PUNPCKLQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003840def : Pat<(unpckh (v2i64 VR128:$src), (undef)),
Evan Chengf686d9b2006-10-27 21:08:32 +00003841 (PUNPCKHQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Evan Chengfd111b52006-04-19 21:15:24 +00003842}
Evan Cheng475aecf2006-03-29 03:04:49 +00003843
Evan Chengb7a5c522006-04-18 21:55:35 +00003844// Special unary SHUFPSrri case.
Nate Begeman9008ca62009-04-27 18:41:29 +00003845def : Pat<(v4f32 (pshufd:$src3 VR128:$src1, (undef))),
3846 (SHUFPSrri VR128:$src1, VR128:$src1,
Dan Gohmane13709a2010-02-26 01:14:30 +00003847 (SHUFFLE_get_shuf_imm VR128:$src3))>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003848let AddedComplexity = 5 in
3849def : Pat<(v4f32 (pshufd:$src2 VR128:$src1, (undef))),
3850 (PSHUFDri VR128:$src1, (SHUFFLE_get_shuf_imm VR128:$src2))>,
3851 Requires<[HasSSE2]>;
Dan Gohman7f55fcb2007-08-02 21:17:01 +00003852// Special unary SHUFPDrri case.
Nate Begeman9008ca62009-04-27 18:41:29 +00003853def : Pat<(v2i64 (pshufd:$src3 VR128:$src1, (undef))),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003854 (SHUFPDrri VR128:$src1, VR128:$src1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003855 (SHUFFLE_get_shuf_imm VR128:$src3))>,
3856 Requires<[HasSSE2]>;
3857// Special unary SHUFPDrri case.
3858def : Pat<(v2f64 (pshufd:$src3 VR128:$src1, (undef))),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003859 (SHUFPDrri VR128:$src1, VR128:$src1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003860 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Dan Gohman7f55fcb2007-08-02 21:17:01 +00003861 Requires<[HasSSE2]>;
Evan Cheng3d60df42006-04-10 22:35:16 +00003862// Unary v4f32 shuffle with PSHUF* in order to fold a load.
Nate Begeman9008ca62009-04-27 18:41:29 +00003863def : Pat<(pshufd:$src2 (bc_v4i32 (memopv4f32 addr:$src1)), (undef)),
3864 (PSHUFDmi addr:$src1, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Cheng7d9061e2006-03-30 19:54:57 +00003865 Requires<[HasSSE2]>;
Evan Chengb7a75a52008-09-26 23:41:32 +00003866
Evan Cheng3d60df42006-04-10 22:35:16 +00003867// Special binary v4i32 shuffle cases with SHUFPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00003868def : Pat<(v4i32 (shufp:$src3 VR128:$src1, (v4i32 VR128:$src2))),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003869 (SHUFPSrri VR128:$src1, VR128:$src2,
Nate Begeman9008ca62009-04-27 18:41:29 +00003870 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Chris Lattner30da68a2006-06-20 00:25:29 +00003871 Requires<[HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003872def : Pat<(v4i32 (shufp:$src3 VR128:$src1, (bc_v4i32 (memopv2i64 addr:$src2)))),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003873 (SHUFPSrmi VR128:$src1, addr:$src2,
Nate Begeman9008ca62009-04-27 18:41:29 +00003874 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Chris Lattner30da68a2006-06-20 00:25:29 +00003875 Requires<[HasSSE2]>;
Evan Cheng7a831ce2007-12-15 03:00:47 +00003876// Special binary v2i64 shuffle cases using SHUFPDrri.
Nate Begeman9008ca62009-04-27 18:41:29 +00003877def : Pat<(v2i64 (shufp:$src3 VR128:$src1, VR128:$src2)),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003878 (SHUFPDrri VR128:$src1, VR128:$src2,
Nate Begeman9008ca62009-04-27 18:41:29 +00003879 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Evan Cheng7a831ce2007-12-15 03:00:47 +00003880 Requires<[HasSSE2]>;
Evan Cheng1b32f222006-03-30 07:33:32 +00003881
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003882// vector_shuffle v1, <undef>, <0, 0, 1, 1, ...>
Evan Chengb7a75a52008-09-26 23:41:32 +00003883let AddedComplexity = 15 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00003884def : Pat<(v4i32 (unpckl_undef:$src2 VR128:$src, (undef))),
3885 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Chengb7a75a52008-09-26 23:41:32 +00003886 Requires<[OptForSpeed, HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003887def : Pat<(v4f32 (unpckl_undef:$src2 VR128:$src, (undef))),
3888 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Chengb7a75a52008-09-26 23:41:32 +00003889 Requires<[OptForSpeed, HasSSE2]>;
3890}
Evan Chengfd111b52006-04-19 21:15:24 +00003891let AddedComplexity = 10 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00003892def : Pat<(v4f32 (unpckl_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003893 (UNPCKLPSrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003894def : Pat<(v16i8 (unpckl_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003895 (PUNPCKLBWrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003896def : Pat<(v8i16 (unpckl_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003897 (PUNPCKLWDrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003898def : Pat<(v4i32 (unpckl_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003899 (PUNPCKLDQrr VR128:$src, VR128:$src)>;
Evan Chengfd111b52006-04-19 21:15:24 +00003900}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003901
Evan Cheng174f8032007-05-17 18:44:37 +00003902// vector_shuffle v1, <undef>, <2, 2, 3, 3, ...>
Evan Chengb7a75a52008-09-26 23:41:32 +00003903let AddedComplexity = 15 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00003904def : Pat<(v4i32 (unpckh_undef:$src2 VR128:$src, (undef))),
3905 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Chengb7a75a52008-09-26 23:41:32 +00003906 Requires<[OptForSpeed, HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003907def : Pat<(v4f32 (unpckh_undef:$src2 VR128:$src, (undef))),
3908 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Chengb7a75a52008-09-26 23:41:32 +00003909 Requires<[OptForSpeed, HasSSE2]>;
3910}
Evan Cheng174f8032007-05-17 18:44:37 +00003911let AddedComplexity = 10 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00003912def : Pat<(v4f32 (unpckh_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003913 (UNPCKHPSrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003914def : Pat<(v16i8 (unpckh_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003915 (PUNPCKHBWrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003916def : Pat<(v8i16 (unpckh_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003917 (PUNPCKHWDrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003918def : Pat<(v4i32 (unpckh_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003919 (PUNPCKHDQrr VR128:$src, VR128:$src)>;
Evan Cheng174f8032007-05-17 18:44:37 +00003920}
3921
Evan Chengb7a75a52008-09-26 23:41:32 +00003922let AddedComplexity = 20 in {
Evan Cheng2dadaea2006-04-19 20:37:34 +00003923// vector_shuffle v1, v2 <0, 1, 4, 5> using MOVLHPS
Nate Begeman0b10b912009-11-07 23:17:15 +00003924def : Pat<(v4i32 (movlhps VR128:$src1, VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003925 (MOVLHPSrr VR128:$src1, VR128:$src2)>;
Evan Cheng2dadaea2006-04-19 20:37:34 +00003926
3927// vector_shuffle v1, v2 <6, 7, 2, 3> using MOVHLPS
Nate Begeman9008ca62009-04-27 18:41:29 +00003928def : Pat<(v4i32 (movhlps VR128:$src1, VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003929 (MOVHLPSrr VR128:$src1, VR128:$src2)>;
Evan Cheng2dadaea2006-04-19 20:37:34 +00003930
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003931// vector_shuffle v1, undef <2, ?, ?, ?> using MOVHLPS
Nate Begeman9008ca62009-04-27 18:41:29 +00003932def : Pat<(v4f32 (movhlps_undef VR128:$src1, (undef))),
Chris Lattner30da68a2006-06-20 00:25:29 +00003933 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003934def : Pat<(v4i32 (movhlps_undef VR128:$src1, (undef))),
Chris Lattner30da68a2006-06-20 00:25:29 +00003935 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
Evan Chengf2ea84a2006-10-09 21:42:15 +00003936}
Evan Cheng9d09b892006-05-31 00:51:37 +00003937
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003938let AddedComplexity = 20 in {
Evan Cheng2dadaea2006-04-19 20:37:34 +00003939// vector_shuffle v1, (load v2) <4, 5, 2, 3> using MOVLPS
Nate Begeman9008ca62009-04-27 18:41:29 +00003940def : Pat<(v4f32 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003941 (MOVLPSrm VR128:$src1, addr:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003942def : Pat<(v2f64 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003943 (MOVLPDrm VR128:$src1, addr:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003944def : Pat<(v4i32 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003945 (MOVLPSrm VR128:$src1, addr:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003946def : Pat<(v2i64 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003947 (MOVLPDrm VR128:$src1, addr:$src2)>;
Evan Chengf2ea84a2006-10-09 21:42:15 +00003948}
Evan Cheng64e97692006-04-24 21:58:20 +00003949
Evan Chengcd0baf22008-05-23 21:23:16 +00003950// (store (vector_shuffle (load addr), v2, <4, 5, 2, 3>), addr) using MOVLPS
Nate Begeman9008ca62009-04-27 18:41:29 +00003951def : Pat<(store (v4f32 (movlp (load addr:$src1), VR128:$src2)), addr:$src1),
Dan Gohmane13709a2010-02-26 01:14:30 +00003952 (MOVLPSmr addr:$src1, VR128:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003953def : Pat<(store (v2f64 (movlp (load addr:$src1), VR128:$src2)), addr:$src1),
Dan Gohmane13709a2010-02-26 01:14:30 +00003954 (MOVLPDmr addr:$src1, VR128:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003955def : Pat<(store (v4i32 (movlp (bc_v4i32 (loadv2i64 addr:$src1)), VR128:$src2)),
3956 addr:$src1),
Dan Gohmane13709a2010-02-26 01:14:30 +00003957 (MOVLPSmr addr:$src1, VR128:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003958def : Pat<(store (v2i64 (movlp (load addr:$src1), VR128:$src2)), addr:$src1),
Dan Gohmane13709a2010-02-26 01:14:30 +00003959 (MOVLPDmr addr:$src1, VR128:$src2)>;
Evan Chengcd0baf22008-05-23 21:23:16 +00003960
Evan Chengf2ea84a2006-10-09 21:42:15 +00003961let AddedComplexity = 15 in {
Evan Cheng64e97692006-04-24 21:58:20 +00003962// Setting the lowest element in the vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003963def : Pat<(v4i32 (movl VR128:$src1, VR128:$src2)),
Dan Gohman874cada2010-02-28 00:17:42 +00003964 (MOVSSrr (v4i32 VR128:$src1),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00003965 (EXTRACT_SUBREG (v4i32 VR128:$src2), sub_ss))>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003966def : Pat<(v2i64 (movl VR128:$src1, VR128:$src2)),
Dan Gohman874cada2010-02-28 00:17:42 +00003967 (MOVSDrr (v2i64 VR128:$src1),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00003968 (EXTRACT_SUBREG (v2i64 VR128:$src2), sub_sd))>;
Evan Chenga7fc6422006-04-24 23:34:56 +00003969
Dan Gohman874cada2010-02-28 00:17:42 +00003970// vector_shuffle v1, v2 <4, 5, 2, 3> using movsd
Nate Begeman9008ca62009-04-27 18:41:29 +00003971def : Pat<(v4f32 (movlp VR128:$src1, VR128:$src2)),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00003972 (MOVSDrr VR128:$src1, (EXTRACT_SUBREG VR128:$src2, sub_sd))>,
Dan Gohman874cada2010-02-28 00:17:42 +00003973 Requires<[HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003974def : Pat<(v4i32 (movlp VR128:$src1, VR128:$src2)),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00003975 (MOVSDrr VR128:$src1, (EXTRACT_SUBREG VR128:$src2, sub_sd))>,
Dan Gohman874cada2010-02-28 00:17:42 +00003976 Requires<[HasSSE2]>;
Evan Chengf2ea84a2006-10-09 21:42:15 +00003977}
Evan Cheng9e062ed2006-05-03 20:32:03 +00003978
Eli Friedman7e2242b2009-06-19 07:00:55 +00003979// vector_shuffle v1, v2 <4, 5, 2, 3> using SHUFPSrri (we prefer movsd, but
3980// fall back to this for SSE1)
3981def : Pat<(v4f32 (movlp:$src3 VR128:$src1, (v4f32 VR128:$src2))),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003982 (SHUFPSrri VR128:$src2, VR128:$src1,
Dan Gohmane13709a2010-02-26 01:14:30 +00003983 (SHUFFLE_get_shuf_imm VR128:$src3))>;
Eli Friedman7e2242b2009-06-19 07:00:55 +00003984
Evan Chenga7fc6422006-04-24 23:34:56 +00003985// Set lowest element and zero upper elements.
Evan Chengd880b972008-05-09 21:53:03 +00003986def : Pat<(v2f64 (X86vzmovl (v2f64 VR128:$src))),
Evan Chengfd17f422008-05-08 22:35:02 +00003987 (MOVZPQILo2PQIrr VR128:$src)>, Requires<[HasSSE2]>;
Evan Chengcdfc3c82006-04-17 22:45:49 +00003988
Evan Cheng2c3ae372006-04-12 21:21:57 +00003989// Some special case pandn patterns.
3990def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
3991 VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003992 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00003993def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
3994 VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003995 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00003996def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
3997 VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003998 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng1b32f222006-03-30 07:33:32 +00003999
Evan Cheng2c3ae372006-04-12 21:21:57 +00004000def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
Evan Chengb1938262008-05-23 00:37:07 +00004001 (memop addr:$src2))),
Chris Lattner30da68a2006-06-20 00:25:29 +00004002 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00004003def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
Evan Chengb1938262008-05-23 00:37:07 +00004004 (memop addr:$src2))),
Chris Lattner30da68a2006-06-20 00:25:29 +00004005 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00004006def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
Evan Chengb1938262008-05-23 00:37:07 +00004007 (memop addr:$src2))),
Chris Lattner30da68a2006-06-20 00:25:29 +00004008 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng206ee9d2006-07-07 08:33:52 +00004009
Nate Begemanb348d182007-11-17 03:58:34 +00004010// vector -> vector casts
4011def : Pat<(v4f32 (sint_to_fp (v4i32 VR128:$src))),
4012 (Int_CVTDQ2PSrr VR128:$src)>, Requires<[HasSSE2]>;
4013def : Pat<(v4i32 (fp_to_sint (v4f32 VR128:$src))),
4014 (Int_CVTTPS2DQrr VR128:$src)>, Requires<[HasSSE2]>;
Eli Friedmand0c0fae2008-09-05 23:07:03 +00004015def : Pat<(v2f64 (sint_to_fp (v2i32 VR64:$src))),
4016 (Int_CVTPI2PDrr VR64:$src)>, Requires<[HasSSE2]>;
4017def : Pat<(v2i32 (fp_to_sint (v2f64 VR128:$src))),
4018 (Int_CVTTPD2PIrr VR128:$src)>, Requires<[HasSSE2]>;
Nate Begemanb348d182007-11-17 03:58:34 +00004019
Evan Chengb4162fd2007-07-20 00:27:43 +00004020// Use movaps / movups for SSE integer load / store (one byte shorter).
Dan Gohmand3006222007-07-27 17:16:43 +00004021def : Pat<(alignedloadv4i32 addr:$src),
Dan Gohmane13709a2010-02-26 01:14:30 +00004022 (MOVAPSrm addr:$src)>;
Dan Gohmand3006222007-07-27 17:16:43 +00004023def : Pat<(loadv4i32 addr:$src),
Dan Gohmane13709a2010-02-26 01:14:30 +00004024 (MOVUPSrm addr:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00004025def : Pat<(alignedloadv2i64 addr:$src),
Dan Gohmane13709a2010-02-26 01:14:30 +00004026 (MOVAPSrm addr:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00004027def : Pat<(loadv2i64 addr:$src),
Dan Gohmane13709a2010-02-26 01:14:30 +00004028 (MOVUPSrm addr:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00004029
4030def : Pat<(alignedstore (v2i64 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00004031 (MOVAPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00004032def : Pat<(alignedstore (v4i32 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00004033 (MOVAPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00004034def : Pat<(alignedstore (v8i16 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00004035 (MOVAPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00004036def : Pat<(alignedstore (v16i8 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00004037 (MOVAPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00004038def : Pat<(store (v2i64 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00004039 (MOVUPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00004040def : Pat<(store (v4i32 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00004041 (MOVUPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00004042def : Pat<(store (v8i16 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00004043 (MOVUPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00004044def : Pat<(store (v16i8 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00004045 (MOVUPSmr addr:$dst, VR128:$src)>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00004046
Nate Begeman63ec90a2008-02-03 07:18:54 +00004047//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004048// SSE4.1 - Packed Move with Sign/Zero Extend
4049//===----------------------------------------------------------------------===//
4050
4051multiclass SS41I_binop_rm_int8<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
4052 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
4053 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
4054 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
4055
4056 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
4057 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
4058 [(set VR128:$dst,
4059 (IntId (bitconvert (v2i64 (scalar_to_vector (loadi64 addr:$src))))))]>,
4060 OpSize;
4061}
4062
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004063let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004064defm VPMOVSXBW : SS41I_binop_rm_int8<0x20, "vpmovsxbw", int_x86_sse41_pmovsxbw>,
4065 VEX;
4066defm VPMOVSXWD : SS41I_binop_rm_int8<0x23, "vpmovsxwd", int_x86_sse41_pmovsxwd>,
4067 VEX;
4068defm VPMOVSXDQ : SS41I_binop_rm_int8<0x25, "vpmovsxdq", int_x86_sse41_pmovsxdq>,
4069 VEX;
4070defm VPMOVZXBW : SS41I_binop_rm_int8<0x30, "vpmovzxbw", int_x86_sse41_pmovzxbw>,
4071 VEX;
4072defm VPMOVZXWD : SS41I_binop_rm_int8<0x33, "vpmovzxwd", int_x86_sse41_pmovzxwd>,
4073 VEX;
4074defm VPMOVZXDQ : SS41I_binop_rm_int8<0x35, "vpmovzxdq", int_x86_sse41_pmovzxdq>,
4075 VEX;
4076}
4077
4078defm PMOVSXBW : SS41I_binop_rm_int8<0x20, "pmovsxbw", int_x86_sse41_pmovsxbw>;
4079defm PMOVSXWD : SS41I_binop_rm_int8<0x23, "pmovsxwd", int_x86_sse41_pmovsxwd>;
4080defm PMOVSXDQ : SS41I_binop_rm_int8<0x25, "pmovsxdq", int_x86_sse41_pmovsxdq>;
4081defm PMOVZXBW : SS41I_binop_rm_int8<0x30, "pmovzxbw", int_x86_sse41_pmovzxbw>;
4082defm PMOVZXWD : SS41I_binop_rm_int8<0x33, "pmovzxwd", int_x86_sse41_pmovzxwd>;
4083defm PMOVZXDQ : SS41I_binop_rm_int8<0x35, "pmovzxdq", int_x86_sse41_pmovzxdq>;
4084
4085// Common patterns involving scalar load.
4086def : Pat<(int_x86_sse41_pmovsxbw (vzmovl_v2i64 addr:$src)),
4087 (PMOVSXBWrm addr:$src)>, Requires<[HasSSE41]>;
4088def : Pat<(int_x86_sse41_pmovsxbw (vzload_v2i64 addr:$src)),
4089 (PMOVSXBWrm addr:$src)>, Requires<[HasSSE41]>;
4090
4091def : Pat<(int_x86_sse41_pmovsxwd (vzmovl_v2i64 addr:$src)),
4092 (PMOVSXWDrm addr:$src)>, Requires<[HasSSE41]>;
4093def : Pat<(int_x86_sse41_pmovsxwd (vzload_v2i64 addr:$src)),
4094 (PMOVSXWDrm addr:$src)>, Requires<[HasSSE41]>;
4095
4096def : Pat<(int_x86_sse41_pmovsxdq (vzmovl_v2i64 addr:$src)),
4097 (PMOVSXDQrm addr:$src)>, Requires<[HasSSE41]>;
4098def : Pat<(int_x86_sse41_pmovsxdq (vzload_v2i64 addr:$src)),
4099 (PMOVSXDQrm addr:$src)>, Requires<[HasSSE41]>;
4100
4101def : Pat<(int_x86_sse41_pmovzxbw (vzmovl_v2i64 addr:$src)),
4102 (PMOVZXBWrm addr:$src)>, Requires<[HasSSE41]>;
4103def : Pat<(int_x86_sse41_pmovzxbw (vzload_v2i64 addr:$src)),
4104 (PMOVZXBWrm addr:$src)>, Requires<[HasSSE41]>;
4105
4106def : Pat<(int_x86_sse41_pmovzxwd (vzmovl_v2i64 addr:$src)),
4107 (PMOVZXWDrm addr:$src)>, Requires<[HasSSE41]>;
4108def : Pat<(int_x86_sse41_pmovzxwd (vzload_v2i64 addr:$src)),
4109 (PMOVZXWDrm addr:$src)>, Requires<[HasSSE41]>;
4110
4111def : Pat<(int_x86_sse41_pmovzxdq (vzmovl_v2i64 addr:$src)),
4112 (PMOVZXDQrm addr:$src)>, Requires<[HasSSE41]>;
4113def : Pat<(int_x86_sse41_pmovzxdq (vzload_v2i64 addr:$src)),
4114 (PMOVZXDQrm addr:$src)>, Requires<[HasSSE41]>;
4115
4116
4117multiclass SS41I_binop_rm_int4<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
4118 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
4119 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
4120 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
4121
4122 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
4123 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
4124 [(set VR128:$dst,
4125 (IntId (bitconvert (v4i32 (scalar_to_vector (loadi32 addr:$src))))))]>,
4126 OpSize;
4127}
4128
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004129let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004130defm VPMOVSXBD : SS41I_binop_rm_int4<0x21, "vpmovsxbd", int_x86_sse41_pmovsxbd>,
4131 VEX;
4132defm VPMOVSXWQ : SS41I_binop_rm_int4<0x24, "vpmovsxwq", int_x86_sse41_pmovsxwq>,
4133 VEX;
4134defm VPMOVZXBD : SS41I_binop_rm_int4<0x31, "vpmovzxbd", int_x86_sse41_pmovzxbd>,
4135 VEX;
4136defm VPMOVZXWQ : SS41I_binop_rm_int4<0x34, "vpmovzxwq", int_x86_sse41_pmovzxwq>,
4137 VEX;
4138}
4139
4140defm PMOVSXBD : SS41I_binop_rm_int4<0x21, "pmovsxbd", int_x86_sse41_pmovsxbd>;
4141defm PMOVSXWQ : SS41I_binop_rm_int4<0x24, "pmovsxwq", int_x86_sse41_pmovsxwq>;
4142defm PMOVZXBD : SS41I_binop_rm_int4<0x31, "pmovzxbd", int_x86_sse41_pmovzxbd>;
4143defm PMOVZXWQ : SS41I_binop_rm_int4<0x34, "pmovzxwq", int_x86_sse41_pmovzxwq>;
4144
4145// Common patterns involving scalar load
4146def : Pat<(int_x86_sse41_pmovsxbd (vzmovl_v4i32 addr:$src)),
4147 (PMOVSXBDrm addr:$src)>, Requires<[HasSSE41]>;
4148def : Pat<(int_x86_sse41_pmovsxwq (vzmovl_v4i32 addr:$src)),
4149 (PMOVSXWQrm addr:$src)>, Requires<[HasSSE41]>;
4150
4151def : Pat<(int_x86_sse41_pmovzxbd (vzmovl_v4i32 addr:$src)),
4152 (PMOVZXBDrm addr:$src)>, Requires<[HasSSE41]>;
4153def : Pat<(int_x86_sse41_pmovzxwq (vzmovl_v4i32 addr:$src)),
4154 (PMOVZXWQrm addr:$src)>, Requires<[HasSSE41]>;
4155
4156
4157multiclass SS41I_binop_rm_int2<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
4158 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
4159 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
4160 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
4161
4162 // Expecting a i16 load any extended to i32 value.
4163 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i16mem:$src),
4164 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
4165 [(set VR128:$dst, (IntId (bitconvert
4166 (v4i32 (scalar_to_vector (loadi16_anyext addr:$src))))))]>,
4167 OpSize;
4168}
4169
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004170let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004171defm VPMOVSXBQ : SS41I_binop_rm_int2<0x22, "vpmovsxbq", int_x86_sse41_pmovsxbq>,
4172 VEX;
4173defm VPMOVZXBQ : SS41I_binop_rm_int2<0x32, "vpmovzxbq", int_x86_sse41_pmovzxbq>,
4174 VEX;
4175}
4176defm PMOVSXBQ : SS41I_binop_rm_int2<0x22, "pmovsxbq", int_x86_sse41_pmovsxbq>;
4177defm PMOVZXBQ : SS41I_binop_rm_int2<0x32, "pmovzxbq", int_x86_sse41_pmovzxbq>;
4178
4179// Common patterns involving scalar load
4180def : Pat<(int_x86_sse41_pmovsxbq
4181 (bitconvert (v4i32 (X86vzmovl
4182 (v4i32 (scalar_to_vector (loadi32 addr:$src))))))),
4183 (PMOVSXBQrm addr:$src)>, Requires<[HasSSE41]>;
4184
4185def : Pat<(int_x86_sse41_pmovzxbq
4186 (bitconvert (v4i32 (X86vzmovl
4187 (v4i32 (scalar_to_vector (loadi32 addr:$src))))))),
4188 (PMOVZXBQrm addr:$src)>, Requires<[HasSSE41]>;
4189
4190//===----------------------------------------------------------------------===//
4191// SSE4.1 - Extract Instructions
4192//===----------------------------------------------------------------------===//
4193
4194/// SS41I_binop_ext8 - SSE 4.1 extract 8 bits to 32 bit reg or 8 bit mem
4195multiclass SS41I_extract8<bits<8> opc, string OpcodeStr> {
4196 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
4197 (ins VR128:$src1, i32i8imm:$src2),
4198 !strconcat(OpcodeStr,
4199 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4200 [(set GR32:$dst, (X86pextrb (v16i8 VR128:$src1), imm:$src2))]>,
4201 OpSize;
4202 def mr : SS4AIi8<opc, MRMDestMem, (outs),
4203 (ins i8mem:$dst, VR128:$src1, i32i8imm:$src2),
4204 !strconcat(OpcodeStr,
4205 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4206 []>, OpSize;
4207// FIXME:
4208// There's an AssertZext in the way of writing the store pattern
4209// (store (i8 (trunc (X86pextrb (v16i8 VR128:$src1), imm:$src2))), addr:$dst)
4210}
4211
Bruno Cardoso Lopesfb583a92010-07-22 21:18:49 +00004212let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004213 defm VPEXTRB : SS41I_extract8<0x14, "vpextrb">, VEX;
Bruno Cardoso Lopesfb583a92010-07-22 21:18:49 +00004214 def VPEXTRBrr64 : SS4AIi8<0x14, MRMDestReg, (outs GR64:$dst),
4215 (ins VR128:$src1, i32i8imm:$src2),
4216 "vpextrb\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>, OpSize, VEX;
4217}
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004218
4219defm PEXTRB : SS41I_extract8<0x14, "pextrb">;
4220
4221
4222/// SS41I_extract16 - SSE 4.1 extract 16 bits to memory destination
4223multiclass SS41I_extract16<bits<8> opc, string OpcodeStr> {
4224 def mr : SS4AIi8<opc, MRMDestMem, (outs),
4225 (ins i16mem:$dst, VR128:$src1, i32i8imm:$src2),
4226 !strconcat(OpcodeStr,
4227 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4228 []>, OpSize;
4229// FIXME:
4230// There's an AssertZext in the way of writing the store pattern
4231// (store (i16 (trunc (X86pextrw (v16i8 VR128:$src1), imm:$src2))), addr:$dst)
4232}
4233
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004234let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004235 defm VPEXTRW : SS41I_extract16<0x15, "vpextrw">, VEX;
4236
4237defm PEXTRW : SS41I_extract16<0x15, "pextrw">;
4238
4239
4240/// SS41I_extract32 - SSE 4.1 extract 32 bits to int reg or memory destination
4241multiclass SS41I_extract32<bits<8> opc, string OpcodeStr> {
4242 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
4243 (ins VR128:$src1, i32i8imm:$src2),
4244 !strconcat(OpcodeStr,
4245 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4246 [(set GR32:$dst,
4247 (extractelt (v4i32 VR128:$src1), imm:$src2))]>, OpSize;
4248 def mr : SS4AIi8<opc, MRMDestMem, (outs),
4249 (ins i32mem:$dst, VR128:$src1, i32i8imm:$src2),
4250 !strconcat(OpcodeStr,
4251 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4252 [(store (extractelt (v4i32 VR128:$src1), imm:$src2),
4253 addr:$dst)]>, OpSize;
4254}
4255
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004256let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004257 defm VPEXTRD : SS41I_extract32<0x16, "vpextrd">, VEX;
4258
4259defm PEXTRD : SS41I_extract32<0x16, "pextrd">;
4260
4261/// SS41I_extract32 - SSE 4.1 extract 32 bits to int reg or memory destination
4262multiclass SS41I_extract64<bits<8> opc, string OpcodeStr> {
4263 def rr : SS4AIi8<opc, MRMDestReg, (outs GR64:$dst),
4264 (ins VR128:$src1, i32i8imm:$src2),
4265 !strconcat(OpcodeStr,
4266 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4267 [(set GR64:$dst,
4268 (extractelt (v2i64 VR128:$src1), imm:$src2))]>, OpSize, REX_W;
4269 def mr : SS4AIi8<opc, MRMDestMem, (outs),
4270 (ins i64mem:$dst, VR128:$src1, i32i8imm:$src2),
4271 !strconcat(OpcodeStr,
4272 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4273 [(store (extractelt (v2i64 VR128:$src1), imm:$src2),
4274 addr:$dst)]>, OpSize, REX_W;
4275}
4276
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004277let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004278 defm VPEXTRQ : SS41I_extract64<0x16, "vpextrq">, VEX, VEX_W;
4279
4280defm PEXTRQ : SS41I_extract64<0x16, "pextrq">;
4281
4282/// SS41I_extractf32 - SSE 4.1 extract 32 bits fp value to int reg or memory
4283/// destination
4284multiclass SS41I_extractf32<bits<8> opc, string OpcodeStr> {
4285 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
4286 (ins VR128:$src1, i32i8imm:$src2),
4287 !strconcat(OpcodeStr,
4288 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4289 [(set GR32:$dst,
4290 (extractelt (bc_v4i32 (v4f32 VR128:$src1)), imm:$src2))]>,
4291 OpSize;
4292 def mr : SS4AIi8<opc, MRMDestMem, (outs),
4293 (ins f32mem:$dst, VR128:$src1, i32i8imm:$src2),
4294 !strconcat(OpcodeStr,
4295 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4296 [(store (extractelt (bc_v4i32 (v4f32 VR128:$src1)), imm:$src2),
4297 addr:$dst)]>, OpSize;
4298}
4299
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004300let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004301 defm VEXTRACTPS : SS41I_extractf32<0x17, "vextractps">, VEX;
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004302 def VEXTRACTPSrr64 : SS4AIi8<0x17, MRMDestReg, (outs GR64:$dst),
4303 (ins VR128:$src1, i32i8imm:$src2),
4304 "vextractps \t{$src2, $src1, $dst|$dst, $src1, $src2}",
4305 []>, OpSize, VEX;
4306}
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004307defm EXTRACTPS : SS41I_extractf32<0x17, "extractps">;
4308
4309// Also match an EXTRACTPS store when the store is done as f32 instead of i32.
4310def : Pat<(store (f32 (bitconvert (extractelt (bc_v4i32 (v4f32 VR128:$src1)),
4311 imm:$src2))),
4312 addr:$dst),
4313 (EXTRACTPSmr addr:$dst, VR128:$src1, imm:$src2)>,
4314 Requires<[HasSSE41]>;
4315
4316//===----------------------------------------------------------------------===//
4317// SSE4.1 - Insert Instructions
4318//===----------------------------------------------------------------------===//
4319
4320multiclass SS41I_insert8<bits<8> opc, string asm, bit Is2Addr = 1> {
4321 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
4322 (ins VR128:$src1, GR32:$src2, i32i8imm:$src3),
4323 !if(Is2Addr,
4324 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4325 !strconcat(asm,
4326 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4327 [(set VR128:$dst,
4328 (X86pinsrb VR128:$src1, GR32:$src2, imm:$src3))]>, OpSize;
4329 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
4330 (ins VR128:$src1, i8mem:$src2, i32i8imm:$src3),
4331 !if(Is2Addr,
4332 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4333 !strconcat(asm,
4334 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4335 [(set VR128:$dst,
4336 (X86pinsrb VR128:$src1, (extloadi8 addr:$src2),
4337 imm:$src3))]>, OpSize;
4338}
4339
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004340let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004341 defm VPINSRB : SS41I_insert8<0x20, "vpinsrb", 0>, VEX_4V;
4342let Constraints = "$src1 = $dst" in
4343 defm PINSRB : SS41I_insert8<0x20, "pinsrb">;
4344
4345multiclass SS41I_insert32<bits<8> opc, string asm, bit Is2Addr = 1> {
4346 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
4347 (ins VR128:$src1, GR32:$src2, i32i8imm:$src3),
4348 !if(Is2Addr,
4349 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4350 !strconcat(asm,
4351 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4352 [(set VR128:$dst,
4353 (v4i32 (insertelt VR128:$src1, GR32:$src2, imm:$src3)))]>,
4354 OpSize;
4355 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
4356 (ins VR128:$src1, i32mem:$src2, i32i8imm:$src3),
4357 !if(Is2Addr,
4358 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4359 !strconcat(asm,
4360 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4361 [(set VR128:$dst,
4362 (v4i32 (insertelt VR128:$src1, (loadi32 addr:$src2),
4363 imm:$src3)))]>, OpSize;
4364}
4365
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004366let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004367 defm VPINSRD : SS41I_insert32<0x22, "vpinsrd", 0>, VEX_4V;
4368let Constraints = "$src1 = $dst" in
4369 defm PINSRD : SS41I_insert32<0x22, "pinsrd">;
4370
Bruno Cardoso Lopes332fce42010-07-07 01:43:01 +00004371multiclass SS41I_insert64<bits<8> opc, string asm, bit Is2Addr = 1> {
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004372 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Bruno Cardoso Lopes332fce42010-07-07 01:43:01 +00004373 (ins VR128:$src1, GR64:$src2, i32i8imm:$src3),
4374 !if(Is2Addr,
4375 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4376 !strconcat(asm,
4377 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4378 [(set VR128:$dst,
4379 (v2i64 (insertelt VR128:$src1, GR64:$src2, imm:$src3)))]>,
4380 OpSize;
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004381 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Bruno Cardoso Lopes332fce42010-07-07 01:43:01 +00004382 (ins VR128:$src1, i64mem:$src2, i32i8imm:$src3),
4383 !if(Is2Addr,
4384 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4385 !strconcat(asm,
4386 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4387 [(set VR128:$dst,
4388 (v2i64 (insertelt VR128:$src1, (loadi64 addr:$src2),
4389 imm:$src3)))]>, OpSize;
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004390}
4391
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004392let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes332fce42010-07-07 01:43:01 +00004393 defm VPINSRQ : SS41I_insert64<0x22, "vpinsrq", 0>, VEX_4V, VEX_W;
4394let Constraints = "$src1 = $dst" in
4395 defm PINSRQ : SS41I_insert64<0x22, "pinsrq">, REX_W;
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004396
4397// insertps has a few different modes, there's the first two here below which
4398// are optimized inserts that won't zero arbitrary elements in the destination
4399// vector. The next one matches the intrinsic and could zero arbitrary elements
4400// in the target vector.
4401multiclass SS41I_insertf32<bits<8> opc, string asm, bit Is2Addr = 1> {
4402 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
4403 (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
4404 !if(Is2Addr,
4405 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4406 !strconcat(asm,
4407 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4408 [(set VR128:$dst,
4409 (X86insrtps VR128:$src1, VR128:$src2, imm:$src3))]>,
4410 OpSize;
4411 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
4412 (ins VR128:$src1, f32mem:$src2, i32i8imm:$src3),
4413 !if(Is2Addr,
4414 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4415 !strconcat(asm,
4416 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4417 [(set VR128:$dst,
4418 (X86insrtps VR128:$src1,
4419 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
4420 imm:$src3))]>, OpSize;
4421}
4422
4423let Constraints = "$src1 = $dst" in
4424 defm INSERTPS : SS41I_insertf32<0x21, "insertps">;
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004425let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004426 defm VINSERTPS : SS41I_insertf32<0x21, "vinsertps", 0>, VEX_4V;
4427
4428def : Pat<(int_x86_sse41_insertps VR128:$src1, VR128:$src2, imm:$src3),
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00004429 (VINSERTPSrr VR128:$src1, VR128:$src2, imm:$src3)>,
4430 Requires<[HasAVX]>;
4431def : Pat<(int_x86_sse41_insertps VR128:$src1, VR128:$src2, imm:$src3),
4432 (INSERTPSrr VR128:$src1, VR128:$src2, imm:$src3)>,
4433 Requires<[HasSSE41]>;
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004434
4435//===----------------------------------------------------------------------===//
4436// SSE4.1 - Round Instructions
Nate Begeman63ec90a2008-02-03 07:18:54 +00004437//===----------------------------------------------------------------------===//
4438
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00004439multiclass sse41_fp_unop_rm<bits<8> opcps, bits<8> opcpd, string OpcodeStr,
4440 X86MemOperand x86memop, RegisterClass RC,
4441 PatFrag mem_frag32, PatFrag mem_frag64,
4442 Intrinsic V4F32Int, Intrinsic V2F64Int> {
Nate Begeman63ec90a2008-02-03 07:18:54 +00004443 // Intrinsic operation, reg.
Nate Begeman63ec90a2008-02-03 07:18:54 +00004444 // Vector intrinsic operation, reg
Eric Christopher44b93ff2009-07-31 20:07:27 +00004445 def PSr_Int : SS4AIi8<opcps, MRMSrcReg,
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00004446 (outs RC:$dst), (ins RC:$src1, i32i8imm:$src2),
Nate Begeman63ec90a2008-02-03 07:18:54 +00004447 !strconcat(OpcodeStr,
4448 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00004449 [(set RC:$dst, (V4F32Int RC:$src1, imm:$src2))]>,
Nate Begeman2f6f1c02008-02-04 05:34:34 +00004450 OpSize;
Nate Begeman63ec90a2008-02-03 07:18:54 +00004451
4452 // Vector intrinsic operation, mem
Evan Cheng400073d2009-12-18 07:40:29 +00004453 def PSm_Int : Ii8<opcps, MRMSrcMem,
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00004454 (outs RC:$dst), (ins f256mem:$src1, i32i8imm:$src2),
Nate Begeman63ec90a2008-02-03 07:18:54 +00004455 !strconcat(OpcodeStr,
4456 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00004457 [(set RC:$dst,
4458 (V4F32Int (mem_frag32 addr:$src1),imm:$src2))]>,
Evan Cheng400073d2009-12-18 07:40:29 +00004459 TA, OpSize,
Evan Chengb1f49812009-12-22 17:47:23 +00004460 Requires<[HasSSE41]>;
Nate Begeman63ec90a2008-02-03 07:18:54 +00004461
Nate Begeman63ec90a2008-02-03 07:18:54 +00004462 // Vector intrinsic operation, reg
Evan Cheng172b7942008-03-14 07:39:27 +00004463 def PDr_Int : SS4AIi8<opcpd, MRMSrcReg,
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00004464 (outs RC:$dst), (ins RC:$src1, i32i8imm:$src2),
Nate Begeman63ec90a2008-02-03 07:18:54 +00004465 !strconcat(OpcodeStr,
4466 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00004467 [(set RC:$dst, (V2F64Int RC:$src1, imm:$src2))]>,
Nate Begeman2f6f1c02008-02-04 05:34:34 +00004468 OpSize;
Nate Begeman63ec90a2008-02-03 07:18:54 +00004469
4470 // Vector intrinsic operation, mem
Evan Cheng172b7942008-03-14 07:39:27 +00004471 def PDm_Int : SS4AIi8<opcpd, MRMSrcMem,
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00004472 (outs RC:$dst), (ins f256mem:$src1, i32i8imm:$src2),
Nate Begeman63ec90a2008-02-03 07:18:54 +00004473 !strconcat(OpcodeStr,
4474 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00004475 [(set RC:$dst,
4476 (V2F64Int (mem_frag64 addr:$src1),imm:$src2))]>,
Nate Begeman2f6f1c02008-02-04 05:34:34 +00004477 OpSize;
Nate Begeman63ec90a2008-02-03 07:18:54 +00004478}
4479
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004480multiclass sse41_fp_unop_rm_avx_p<bits<8> opcps, bits<8> opcpd,
4481 RegisterClass RC, X86MemOperand x86memop, string OpcodeStr> {
Bruno Cardoso Lopes2c70d4a2010-07-03 00:37:44 +00004482 // Intrinsic operation, reg.
4483 // Vector intrinsic operation, reg
4484 def PSr : SS4AIi8<opcps, MRMSrcReg,
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004485 (outs RC:$dst), (ins RC:$src1, i32i8imm:$src2),
Bruno Cardoso Lopes2c70d4a2010-07-03 00:37:44 +00004486 !strconcat(OpcodeStr,
4487 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4488 []>, OpSize;
4489
4490 // Vector intrinsic operation, mem
4491 def PSm : Ii8<opcps, MRMSrcMem,
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004492 (outs RC:$dst), (ins x86memop:$src1, i32i8imm:$src2),
Bruno Cardoso Lopes2c70d4a2010-07-03 00:37:44 +00004493 !strconcat(OpcodeStr,
4494 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4495 []>, TA, OpSize, Requires<[HasSSE41]>;
4496
4497 // Vector intrinsic operation, reg
4498 def PDr : SS4AIi8<opcpd, MRMSrcReg,
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004499 (outs RC:$dst), (ins RC:$src1, i32i8imm:$src2),
Bruno Cardoso Lopes2c70d4a2010-07-03 00:37:44 +00004500 !strconcat(OpcodeStr,
4501 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4502 []>, OpSize;
4503
4504 // Vector intrinsic operation, mem
4505 def PDm : SS4AIi8<opcpd, MRMSrcMem,
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004506 (outs RC:$dst), (ins x86memop:$src1, i32i8imm:$src2),
Bruno Cardoso Lopes2c70d4a2010-07-03 00:37:44 +00004507 !strconcat(OpcodeStr,
4508 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4509 []>, OpSize;
4510}
4511
Dale Johannesene397acc2008-10-10 23:51:03 +00004512multiclass sse41_fp_binop_rm<bits<8> opcss, bits<8> opcsd,
4513 string OpcodeStr,
4514 Intrinsic F32Int,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004515 Intrinsic F64Int, bit Is2Addr = 1> {
Dale Johannesene397acc2008-10-10 23:51:03 +00004516 // Intrinsic operation, reg.
4517 def SSr_Int : SS4AIi8<opcss, MRMSrcReg,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004518 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
4519 !if(Is2Addr,
4520 !strconcat(OpcodeStr,
4521 "ss\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4522 !strconcat(OpcodeStr,
4523 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4524 [(set VR128:$dst, (F32Int VR128:$src1, VR128:$src2, imm:$src3))]>,
4525 OpSize;
Dale Johannesene397acc2008-10-10 23:51:03 +00004526
4527 // Intrinsic operation, mem.
Eric Christopher44b93ff2009-07-31 20:07:27 +00004528 def SSm_Int : SS4AIi8<opcss, MRMSrcMem,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004529 (outs VR128:$dst), (ins VR128:$src1, ssmem:$src2, i32i8imm:$src3),
4530 !if(Is2Addr,
4531 !strconcat(OpcodeStr,
4532 "ss\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4533 !strconcat(OpcodeStr,
4534 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4535 [(set VR128:$dst,
4536 (F32Int VR128:$src1, sse_load_f32:$src2, imm:$src3))]>,
4537 OpSize;
Dale Johannesene397acc2008-10-10 23:51:03 +00004538
4539 // Intrinsic operation, reg.
4540 def SDr_Int : SS4AIi8<opcsd, MRMSrcReg,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004541 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
4542 !if(Is2Addr,
4543 !strconcat(OpcodeStr,
4544 "sd\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4545 !strconcat(OpcodeStr,
4546 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4547 [(set VR128:$dst, (F64Int VR128:$src1, VR128:$src2, imm:$src3))]>,
4548 OpSize;
Dale Johannesene397acc2008-10-10 23:51:03 +00004549
4550 // Intrinsic operation, mem.
4551 def SDm_Int : SS4AIi8<opcsd, MRMSrcMem,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004552 (outs VR128:$dst), (ins VR128:$src1, sdmem:$src2, i32i8imm:$src3),
4553 !if(Is2Addr,
4554 !strconcat(OpcodeStr,
4555 "sd\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4556 !strconcat(OpcodeStr,
4557 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4558 [(set VR128:$dst,
4559 (F64Int VR128:$src1, sse_load_f64:$src2, imm:$src3))]>,
4560 OpSize;
Dale Johannesene397acc2008-10-10 23:51:03 +00004561}
4562
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004563multiclass sse41_fp_binop_rm_avx_s<bits<8> opcss, bits<8> opcsd,
4564 string OpcodeStr> {
Bruno Cardoso Lopes2c70d4a2010-07-03 00:37:44 +00004565 // Intrinsic operation, reg.
4566 def SSr : SS4AIi8<opcss, MRMSrcReg,
4567 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
4568 !strconcat(OpcodeStr,
4569 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4570 []>, OpSize;
4571
4572 // Intrinsic operation, mem.
4573 def SSm : SS4AIi8<opcss, MRMSrcMem,
4574 (outs VR128:$dst), (ins VR128:$src1, ssmem:$src2, i32i8imm:$src3),
4575 !strconcat(OpcodeStr,
4576 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4577 []>, OpSize;
4578
4579 // Intrinsic operation, reg.
4580 def SDr : SS4AIi8<opcsd, MRMSrcReg,
4581 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
4582 !strconcat(OpcodeStr,
4583 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4584 []>, OpSize;
4585
4586 // Intrinsic operation, mem.
4587 def SDm : SS4AIi8<opcsd, MRMSrcMem,
4588 (outs VR128:$dst), (ins VR128:$src1, sdmem:$src2, i32i8imm:$src3),
4589 !strconcat(OpcodeStr,
4590 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4591 []>, OpSize;
4592}
4593
Nate Begeman63ec90a2008-02-03 07:18:54 +00004594// FP round - roundss, roundps, roundsd, roundpd
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004595let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes2c70d4a2010-07-03 00:37:44 +00004596 // Intrinsic form
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00004597 defm VROUND : sse41_fp_unop_rm<0x08, 0x09, "vround", f128mem, VR128,
4598 memopv4f32, memopv2f64,
4599 int_x86_sse41_round_ps,
4600 int_x86_sse41_round_pd>, VEX;
4601 defm VROUNDY : sse41_fp_unop_rm<0x08, 0x09, "vround", f256mem, VR256,
4602 memopv8f32, memopv4f64,
4603 int_x86_avx_round_ps_256,
4604 int_x86_avx_round_pd_256>, VEX;
Bruno Cardoso Lopes2c70d4a2010-07-03 00:37:44 +00004605 defm VROUND : sse41_fp_binop_rm<0x0A, 0x0B, "vround",
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00004606 int_x86_sse41_round_ss,
4607 int_x86_sse41_round_sd, 0>, VEX_4V;
4608
Bruno Cardoso Lopes2c70d4a2010-07-03 00:37:44 +00004609 // Instructions for the assembler
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004610 defm VROUND : sse41_fp_unop_rm_avx_p<0x08, 0x09, VR128, f128mem, "vround">,
4611 VEX;
4612 defm VROUNDY : sse41_fp_unop_rm_avx_p<0x08, 0x09, VR256, f256mem, "vround">,
4613 VEX;
4614 defm VROUND : sse41_fp_binop_rm_avx_s<0x0A, 0x0B, "vround">, VEX_4V;
Bruno Cardoso Lopes2c70d4a2010-07-03 00:37:44 +00004615}
4616
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00004617defm ROUND : sse41_fp_unop_rm<0x08, 0x09, "round", f128mem, VR128,
4618 memopv4f32, memopv2f64,
Dale Johannesene397acc2008-10-10 23:51:03 +00004619 int_x86_sse41_round_ps, int_x86_sse41_round_pd>;
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004620let Constraints = "$src1 = $dst" in
Dale Johannesene397acc2008-10-10 23:51:03 +00004621defm ROUND : sse41_fp_binop_rm<0x0A, 0x0B, "round",
4622 int_x86_sse41_round_ss, int_x86_sse41_round_sd>;
Nate Begeman2f6f1c02008-02-04 05:34:34 +00004623
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004624//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004625// SSE4.1 - Packed Bit Test
4626//===----------------------------------------------------------------------===//
4627
4628// ptest instruction we'll lower to this in X86ISelLowering primarily from
4629// the intel intrinsic that corresponds to this.
4630let Defs = [EFLAGS], isAsmParserOnly = 1, Predicates = [HasAVX] in {
4631def VPTESTrr : SS48I<0x17, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
4632 "vptest\t{$src2, $src1|$src1, $src2}",
4633 [(set EFLAGS, (X86ptest VR128:$src1, VR128:$src2))]>,
4634 OpSize, VEX;
4635def VPTESTYrr : SS48I<0x17, MRMSrcReg, (outs), (ins VR256:$src1, VR256:$src2),
4636 "vptest\t{$src2, $src1|$src1, $src2}", []>, OpSize, VEX;
4637
4638def VPTESTrm : SS48I<0x17, MRMSrcMem, (outs), (ins VR128:$src1, i128mem:$src2),
4639 "vptest\t{$src2, $src1|$src1, $src2}",
4640 [(set EFLAGS, (X86ptest VR128:$src1, (load addr:$src2)))]>,
4641 OpSize, VEX;
4642def VPTESTYrm : SS48I<0x17, MRMSrcMem, (outs), (ins VR256:$src1, i256mem:$src2),
4643 "vptest\t{$src2, $src1|$src1, $src2}", []>, OpSize, VEX;
4644}
4645
4646let Defs = [EFLAGS] in {
4647def PTESTrr : SS48I<0x17, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
4648 "ptest \t{$src2, $src1|$src1, $src2}",
4649 [(set EFLAGS, (X86ptest VR128:$src1, VR128:$src2))]>,
4650 OpSize;
4651def PTESTrm : SS48I<0x17, MRMSrcMem, (outs), (ins VR128:$src1, i128mem:$src2),
4652 "ptest \t{$src2, $src1|$src1, $src2}",
4653 [(set EFLAGS, (X86ptest VR128:$src1, (load addr:$src2)))]>,
4654 OpSize;
4655}
4656
4657// The bit test instructions below are AVX only
4658multiclass avx_bittest<bits<8> opc, string OpcodeStr, RegisterClass RC,
4659 X86MemOperand x86memop> {
4660 def rr : SS48I<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
4661 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
4662 []>, OpSize, VEX;
4663 def rm : SS48I<opc, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
4664 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
4665 []>, OpSize, VEX;
4666}
4667
4668let Defs = [EFLAGS], isAsmParserOnly = 1, Predicates = [HasAVX] in {
4669 defm VTESTPS : avx_bittest<0x0E, "vtestps", VR128, f128mem>;
4670 defm VTESTPSY : avx_bittest<0x0E, "vtestps", VR256, f256mem>;
4671 defm VTESTPD : avx_bittest<0x0F, "vtestpd", VR128, f128mem>;
4672 defm VTESTPDY : avx_bittest<0x0F, "vtestpd", VR256, f256mem>;
4673}
4674
4675//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004676// SSE4.1 - Misc Instructions
4677//===----------------------------------------------------------------------===//
4678
Nate Begeman2f6f1c02008-02-04 05:34:34 +00004679// SS41I_unop_rm_int_v16 - SSE 4.1 unary operator whose type is v8i16.
4680multiclass SS41I_unop_rm_int_v16<bits<8> opc, string OpcodeStr,
4681 Intrinsic IntId128> {
4682 def rr128 : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
4683 (ins VR128:$src),
4684 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
4685 [(set VR128:$dst, (IntId128 VR128:$src))]>, OpSize;
4686 def rm128 : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
4687 (ins i128mem:$src),
4688 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
4689 [(set VR128:$dst,
4690 (IntId128
4691 (bitconvert (memopv8i16 addr:$src))))]>, OpSize;
4692}
4693
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004694let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopesc6075702010-07-03 00:49:21 +00004695defm VPHMINPOSUW : SS41I_unop_rm_int_v16 <0x41, "vphminposuw",
4696 int_x86_sse41_phminposuw>, VEX;
Nate Begeman2f6f1c02008-02-04 05:34:34 +00004697defm PHMINPOSUW : SS41I_unop_rm_int_v16 <0x41, "phminposuw",
4698 int_x86_sse41_phminposuw>;
4699
4700/// SS41I_binop_rm_int - Simple SSE 4.1 binary operator
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004701multiclass SS41I_binop_rm_int<bits<8> opc, string OpcodeStr,
4702 Intrinsic IntId128, bit Is2Addr = 1> {
4703 let isCommutable = 1 in
4704 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
4705 (ins VR128:$src1, VR128:$src2),
4706 !if(Is2Addr,
4707 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
4708 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
4709 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>, OpSize;
4710 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
4711 (ins VR128:$src1, i128mem:$src2),
4712 !if(Is2Addr,
4713 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
4714 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
4715 [(set VR128:$dst,
4716 (IntId128 VR128:$src1,
4717 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
Nate Begeman2f6f1c02008-02-04 05:34:34 +00004718}
4719
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004720let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes4a544be2010-07-03 01:15:47 +00004721 let isCommutable = 0 in
4722 defm VPACKUSDW : SS41I_binop_rm_int<0x2B, "vpackusdw", int_x86_sse41_packusdw,
4723 0>, VEX_4V;
4724 defm VPCMPEQQ : SS41I_binop_rm_int<0x29, "vpcmpeqq", int_x86_sse41_pcmpeqq,
4725 0>, VEX_4V;
4726 defm VPMINSB : SS41I_binop_rm_int<0x38, "vpminsb", int_x86_sse41_pminsb,
4727 0>, VEX_4V;
4728 defm VPMINSD : SS41I_binop_rm_int<0x39, "vpminsd", int_x86_sse41_pminsd,
4729 0>, VEX_4V;
4730 defm VPMINUD : SS41I_binop_rm_int<0x3B, "vpminud", int_x86_sse41_pminud,
4731 0>, VEX_4V;
4732 defm VPMINUW : SS41I_binop_rm_int<0x3A, "vpminuw", int_x86_sse41_pminuw,
4733 0>, VEX_4V;
4734 defm VPMAXSB : SS41I_binop_rm_int<0x3C, "vpmaxsb", int_x86_sse41_pmaxsb,
4735 0>, VEX_4V;
4736 defm VPMAXSD : SS41I_binop_rm_int<0x3D, "vpmaxsd", int_x86_sse41_pmaxsd,
4737 0>, VEX_4V;
4738 defm VPMAXUD : SS41I_binop_rm_int<0x3F, "vpmaxud", int_x86_sse41_pmaxud,
4739 0>, VEX_4V;
4740 defm VPMAXUW : SS41I_binop_rm_int<0x3E, "vpmaxuw", int_x86_sse41_pmaxuw,
4741 0>, VEX_4V;
4742 defm VPMULDQ : SS41I_binop_rm_int<0x28, "vpmuldq", int_x86_sse41_pmuldq,
4743 0>, VEX_4V;
4744}
4745
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004746let Constraints = "$src1 = $dst" in {
4747 let isCommutable = 0 in
4748 defm PACKUSDW : SS41I_binop_rm_int<0x2B, "packusdw", int_x86_sse41_packusdw>;
4749 defm PCMPEQQ : SS41I_binop_rm_int<0x29, "pcmpeqq", int_x86_sse41_pcmpeqq>;
4750 defm PMINSB : SS41I_binop_rm_int<0x38, "pminsb", int_x86_sse41_pminsb>;
4751 defm PMINSD : SS41I_binop_rm_int<0x39, "pminsd", int_x86_sse41_pminsd>;
4752 defm PMINUD : SS41I_binop_rm_int<0x3B, "pminud", int_x86_sse41_pminud>;
4753 defm PMINUW : SS41I_binop_rm_int<0x3A, "pminuw", int_x86_sse41_pminuw>;
4754 defm PMAXSB : SS41I_binop_rm_int<0x3C, "pmaxsb", int_x86_sse41_pmaxsb>;
4755 defm PMAXSD : SS41I_binop_rm_int<0x3D, "pmaxsd", int_x86_sse41_pmaxsd>;
4756 defm PMAXUD : SS41I_binop_rm_int<0x3F, "pmaxud", int_x86_sse41_pmaxud>;
4757 defm PMAXUW : SS41I_binop_rm_int<0x3E, "pmaxuw", int_x86_sse41_pmaxuw>;
4758 defm PMULDQ : SS41I_binop_rm_int<0x28, "pmuldq", int_x86_sse41_pmuldq>;
4759}
Mon P Wangaf9b9522008-12-18 21:42:19 +00004760
Nate Begeman30a0de92008-07-17 16:51:19 +00004761def : Pat<(v2i64 (X86pcmpeqq VR128:$src1, VR128:$src2)),
4762 (PCMPEQQrr VR128:$src1, VR128:$src2)>;
4763def : Pat<(v2i64 (X86pcmpeqq VR128:$src1, (memop addr:$src2))),
4764 (PCMPEQQrm VR128:$src1, addr:$src2)>;
4765
Eric Christopher8258d0b2010-03-30 18:49:01 +00004766/// SS48I_binop_rm - Simple SSE41 binary operator.
Eric Christopher8258d0b2010-03-30 18:49:01 +00004767multiclass SS48I_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004768 ValueType OpVT, bit Is2Addr = 1> {
4769 let isCommutable = 1 in
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00004770 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004771 (ins VR128:$src1, VR128:$src2),
4772 !if(Is2Addr,
4773 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
4774 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
4775 [(set VR128:$dst, (OpVT (OpNode VR128:$src1, VR128:$src2)))]>,
4776 OpSize;
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00004777 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004778 (ins VR128:$src1, i128mem:$src2),
4779 !if(Is2Addr,
4780 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
4781 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
4782 [(set VR128:$dst, (OpNode VR128:$src1,
Eric Christopher8258d0b2010-03-30 18:49:01 +00004783 (bc_v4i32 (memopv2i64 addr:$src2))))]>,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004784 OpSize;
Eric Christopher8258d0b2010-03-30 18:49:01 +00004785}
4786
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004787let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes68b559e2010-07-03 01:37:03 +00004788 defm VPMULLD : SS48I_binop_rm<0x40, "vpmulld", mul, v4i32, 0>, VEX_4V;
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004789let Constraints = "$src1 = $dst" in
4790 defm PMULLD : SS48I_binop_rm<0x40, "pmulld", mul, v4i32>;
Nate Begeman1426d522008-02-09 01:38:08 +00004791
Evan Cheng172b7942008-03-14 07:39:27 +00004792/// SS41I_binop_rmi_int - SSE 4.1 binary operator with 8-bit immediate
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004793multiclass SS41I_binop_rmi_int<bits<8> opc, string OpcodeStr,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004794 Intrinsic IntId, RegisterClass RC, PatFrag memop_frag,
4795 X86MemOperand x86memop, bit Is2Addr = 1> {
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004796 let isCommutable = 1 in
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004797 def rri : SS4AIi8<opc, MRMSrcReg, (outs RC:$dst),
4798 (ins RC:$src1, RC:$src2, i32i8imm:$src3),
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004799 !if(Is2Addr,
4800 !strconcat(OpcodeStr,
4801 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4802 !strconcat(OpcodeStr,
4803 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004804 [(set RC:$dst, (IntId RC:$src1, RC:$src2, imm:$src3))]>,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004805 OpSize;
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004806 def rmi : SS4AIi8<opc, MRMSrcMem, (outs RC:$dst),
4807 (ins RC:$src1, x86memop:$src2, i32i8imm:$src3),
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004808 !if(Is2Addr,
4809 !strconcat(OpcodeStr,
4810 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4811 !strconcat(OpcodeStr,
4812 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004813 [(set RC:$dst,
4814 (IntId RC:$src1,
4815 (bitconvert (memop_frag addr:$src2)), imm:$src3))]>,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004816 OpSize;
Nate Begeman204e84e2008-02-04 06:00:24 +00004817}
4818
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004819let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes68b559e2010-07-03 01:37:03 +00004820 let isCommutable = 0 in {
4821 defm VBLENDPS : SS41I_binop_rmi_int<0x0C, "vblendps", int_x86_sse41_blendps,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004822 VR128, memopv16i8, i128mem, 0>, VEX_4V;
Bruno Cardoso Lopes68b559e2010-07-03 01:37:03 +00004823 defm VBLENDPD : SS41I_binop_rmi_int<0x0D, "vblendpd", int_x86_sse41_blendpd,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004824 VR128, memopv16i8, i128mem, 0>, VEX_4V;
Bruno Cardoso Lopes533a7df2010-08-10 00:02:05 +00004825 defm VBLENDPSY : SS41I_binop_rmi_int<0x0C, "vblendps",
4826 int_x86_avx_blend_ps_256, VR256, memopv32i8, i256mem, 0>, VEX_4V;
4827 defm VBLENDPDY : SS41I_binop_rmi_int<0x0D, "vblendpd",
4828 int_x86_avx_blend_pd_256, VR256, memopv32i8, i256mem, 0>, VEX_4V;
Bruno Cardoso Lopes68b559e2010-07-03 01:37:03 +00004829 defm VPBLENDW : SS41I_binop_rmi_int<0x0E, "vpblendw", int_x86_sse41_pblendw,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004830 VR128, memopv16i8, i128mem, 0>, VEX_4V;
Bruno Cardoso Lopes68b559e2010-07-03 01:37:03 +00004831 defm VMPSADBW : SS41I_binop_rmi_int<0x42, "vmpsadbw", int_x86_sse41_mpsadbw,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004832 VR128, memopv16i8, i128mem, 0>, VEX_4V;
Bruno Cardoso Lopes68b559e2010-07-03 01:37:03 +00004833 }
4834 defm VDPPS : SS41I_binop_rmi_int<0x40, "vdpps", int_x86_sse41_dpps,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004835 VR128, memopv16i8, i128mem, 0>, VEX_4V;
Bruno Cardoso Lopes68b559e2010-07-03 01:37:03 +00004836 defm VDPPD : SS41I_binop_rmi_int<0x41, "vdppd", int_x86_sse41_dppd,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004837 VR128, memopv16i8, i128mem, 0>, VEX_4V;
4838 let Pattern = []<dag> in
4839 defm VDPPSY : SS41I_binop_rmi_int<0x40, "vdpps", int_x86_sse41_dpps,
4840 VR256, memopv32i8, i256mem, 0>, VEX_4V;
Bruno Cardoso Lopes68b559e2010-07-03 01:37:03 +00004841}
4842
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004843let Constraints = "$src1 = $dst" in {
4844 let isCommutable = 0 in {
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004845 defm BLENDPS : SS41I_binop_rmi_int<0x0C, "blendps", int_x86_sse41_blendps,
4846 VR128, memopv16i8, i128mem>;
4847 defm BLENDPD : SS41I_binop_rmi_int<0x0D, "blendpd", int_x86_sse41_blendpd,
4848 VR128, memopv16i8, i128mem>;
4849 defm PBLENDW : SS41I_binop_rmi_int<0x0E, "pblendw", int_x86_sse41_pblendw,
4850 VR128, memopv16i8, i128mem>;
4851 defm MPSADBW : SS41I_binop_rmi_int<0x42, "mpsadbw", int_x86_sse41_mpsadbw,
4852 VR128, memopv16i8, i128mem>;
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004853 }
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004854 defm DPPS : SS41I_binop_rmi_int<0x40, "dpps", int_x86_sse41_dpps,
4855 VR128, memopv16i8, i128mem>;
4856 defm DPPD : SS41I_binop_rmi_int<0x41, "dppd", int_x86_sse41_dppd,
4857 VR128, memopv16i8, i128mem>;
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004858}
Nate Begemanfea2be52008-02-09 23:46:37 +00004859
Bruno Cardoso Lopes07de4062010-07-06 22:36:24 +00004860/// SS41I_quaternary_int_avx - AVX SSE 4.1 with 4 operators
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004861let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004862multiclass SS41I_quaternary_int_avx<bits<8> opc, string OpcodeStr,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00004863 RegisterClass RC, X86MemOperand x86memop,
4864 PatFrag mem_frag, Intrinsic IntId> {
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004865 def rr : I<opc, MRMSrcReg, (outs RC:$dst),
4866 (ins RC:$src1, RC:$src2, RC:$src3),
4867 !strconcat(OpcodeStr,
4868 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00004869 [(set RC:$dst, (IntId RC:$src1, RC:$src2, RC:$src3))],
4870 SSEPackedInt>, OpSize, TA, VEX_4V, VEX_I8IMM;
Bruno Cardoso Lopes07de4062010-07-06 22:36:24 +00004871
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004872 def rm : I<opc, MRMSrcMem, (outs RC:$dst),
4873 (ins RC:$src1, x86memop:$src2, RC:$src3),
4874 !strconcat(OpcodeStr,
4875 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00004876 [(set RC:$dst,
4877 (IntId RC:$src1, (bitconvert (mem_frag addr:$src2)),
4878 RC:$src3))],
4879 SSEPackedInt>, OpSize, TA, VEX_4V, VEX_I8IMM;
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004880}
Bruno Cardoso Lopes07de4062010-07-06 22:36:24 +00004881}
4882
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00004883defm VBLENDVPD : SS41I_quaternary_int_avx<0x4B, "vblendvpd", VR128, i128mem,
4884 memopv16i8, int_x86_sse41_blendvpd>;
4885defm VBLENDVPS : SS41I_quaternary_int_avx<0x4A, "vblendvps", VR128, i128mem,
4886 memopv16i8, int_x86_sse41_blendvps>;
4887defm VPBLENDVB : SS41I_quaternary_int_avx<0x4C, "vpblendvb", VR128, i128mem,
4888 memopv16i8, int_x86_sse41_pblendvb>;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00004889defm VBLENDVPDY : SS41I_quaternary_int_avx<0x4B, "vblendvpd", VR256, i256mem,
Bruno Cardoso Lopes533a7df2010-08-10 00:02:05 +00004890 memopv32i8, int_x86_avx_blendv_pd_256>;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00004891defm VBLENDVPSY : SS41I_quaternary_int_avx<0x4A, "vblendvps", VR256, i256mem,
Bruno Cardoso Lopes533a7df2010-08-10 00:02:05 +00004892 memopv32i8, int_x86_avx_blendv_ps_256>;
Bruno Cardoso Lopes07de4062010-07-06 22:36:24 +00004893
Evan Cheng172b7942008-03-14 07:39:27 +00004894/// SS41I_ternary_int - SSE 4.1 ternary operator
Evan Chenge9083d62008-03-05 08:19:16 +00004895let Uses = [XMM0], Constraints = "$src1 = $dst" in {
Nate Begemanab5d56c2008-02-10 18:47:57 +00004896 multiclass SS41I_ternary_int<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
4897 def rr0 : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
4898 (ins VR128:$src1, VR128:$src2),
Eric Christopher44b93ff2009-07-31 20:07:27 +00004899 !strconcat(OpcodeStr,
Nate Begemanab5d56c2008-02-10 18:47:57 +00004900 "\t{%xmm0, $src2, $dst|$dst, $src2, %xmm0}"),
4901 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2, XMM0))]>,
4902 OpSize;
4903
4904 def rm0 : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
4905 (ins VR128:$src1, i128mem:$src2),
4906 !strconcat(OpcodeStr,
4907 "\t{%xmm0, $src2, $dst|$dst, $src2, %xmm0}"),
4908 [(set VR128:$dst,
4909 (IntId VR128:$src1,
4910 (bitconvert (memopv16i8 addr:$src2)), XMM0))]>, OpSize;
4911 }
4912}
4913
4914defm BLENDVPD : SS41I_ternary_int<0x15, "blendvpd", int_x86_sse41_blendvpd>;
4915defm BLENDVPS : SS41I_ternary_int<0x14, "blendvps", int_x86_sse41_blendvps>;
4916defm PBLENDVB : SS41I_ternary_int<0x10, "pblendvb", int_x86_sse41_pblendvb>;
4917
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004918let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes09df2ae2010-07-07 01:14:56 +00004919def VMOVNTDQArm : SS48I<0x2A, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
4920 "vmovntdqa\t{$src, $dst|$dst, $src}",
4921 [(set VR128:$dst, (int_x86_sse41_movntdqa addr:$src))]>,
4922 OpSize, VEX;
Nate Begemanbc4efb82008-03-16 21:14:46 +00004923def MOVNTDQArm : SS48I<0x2A, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
4924 "movntdqa\t{$src, $dst|$dst, $src}",
Kevin Enderby40fe18f2010-02-10 00:10:31 +00004925 [(set VR128:$dst, (int_x86_sse41_movntdqa addr:$src))]>,
4926 OpSize;
Nate Begeman30a0de92008-07-17 16:51:19 +00004927
Eric Christopherb120ab42009-08-18 22:50:32 +00004928//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00004929// SSE4.2 - Compare Instructions
Eric Christopherb120ab42009-08-18 22:50:32 +00004930//===----------------------------------------------------------------------===//
4931
Nate Begeman30a0de92008-07-17 16:51:19 +00004932/// SS42I_binop_rm_int - Simple SSE 4.2 binary operator
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00004933multiclass SS42I_binop_rm_int<bits<8> opc, string OpcodeStr,
4934 Intrinsic IntId128, bit Is2Addr = 1> {
4935 def rr : SS428I<opc, MRMSrcReg, (outs VR128:$dst),
4936 (ins VR128:$src1, VR128:$src2),
4937 !if(Is2Addr,
4938 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
4939 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
4940 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
4941 OpSize;
4942 def rm : SS428I<opc, MRMSrcMem, (outs VR128:$dst),
4943 (ins VR128:$src1, i128mem:$src2),
4944 !if(Is2Addr,
4945 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
4946 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
4947 [(set VR128:$dst,
4948 (IntId128 VR128:$src1,
4949 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
Nate Begeman30a0de92008-07-17 16:51:19 +00004950}
4951
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004952let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00004953 defm VPCMPGTQ : SS42I_binop_rm_int<0x37, "vpcmpgtq", int_x86_sse42_pcmpgtq,
4954 0>, VEX_4V;
4955let Constraints = "$src1 = $dst" in
4956 defm PCMPGTQ : SS42I_binop_rm_int<0x37, "pcmpgtq", int_x86_sse42_pcmpgtq>;
Nate Begeman30a0de92008-07-17 16:51:19 +00004957
4958def : Pat<(v2i64 (X86pcmpgtq VR128:$src1, VR128:$src2)),
4959 (PCMPGTQrr VR128:$src1, VR128:$src2)>;
4960def : Pat<(v2i64 (X86pcmpgtq VR128:$src1, (memop addr:$src2))),
4961 (PCMPGTQrm VR128:$src1, addr:$src2)>;
Eric Christopherb4dc13c2009-08-08 21:55:08 +00004962
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00004963//===----------------------------------------------------------------------===//
4964// SSE4.2 - String/text Processing Instructions
4965//===----------------------------------------------------------------------===//
4966
4967// Packed Compare Implicit Length Strings, Return Mask
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00004968multiclass pseudo_pcmpistrm<string asm> {
4969 def REG : Ii8<0, Pseudo, (outs VR128:$dst),
4970 (ins VR128:$src1, VR128:$src2, i8imm:$src3), !strconcat(asm, "rr PSEUDO"),
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00004971 [(set VR128:$dst, (int_x86_sse42_pcmpistrm128 VR128:$src1, VR128:$src2,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00004972 imm:$src3))]>;
4973 def MEM : Ii8<0, Pseudo, (outs VR128:$dst),
4974 (ins VR128:$src1, i128mem:$src2, i8imm:$src3), !strconcat(asm, "rm PSEUDO"),
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00004975 [(set VR128:$dst, (int_x86_sse42_pcmpistrm128
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00004976 VR128:$src1, (load addr:$src2), imm:$src3))]>;
4977}
4978
4979let Defs = [EFLAGS], usesCustomInserter = 1 in {
4980 defm PCMPISTRM128 : pseudo_pcmpistrm<"#PCMPISTRM128">, Requires<[HasSSE42]>;
4981 defm VPCMPISTRM128 : pseudo_pcmpistrm<"#VPCMPISTRM128">, Requires<[HasAVX]>;
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00004982}
4983
4984let Defs = [XMM0, EFLAGS], isAsmParserOnly = 1,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004985 Predicates = [HasAVX] in {
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00004986 def VPCMPISTRM128rr : SS42AI<0x62, MRMSrcReg, (outs),
4987 (ins VR128:$src1, VR128:$src2, i8imm:$src3),
4988 "vpcmpistrm\t{$src3, $src2, $src1|$src1, $src2, $src3}", []>, OpSize, VEX;
4989 def VPCMPISTRM128rm : SS42AI<0x62, MRMSrcMem, (outs),
4990 (ins VR128:$src1, i128mem:$src2, i8imm:$src3),
4991 "vpcmpistrm\t{$src3, $src2, $src1|$src1, $src2, $src3}", []>, OpSize, VEX;
4992}
4993
4994let Defs = [XMM0, EFLAGS] in {
4995 def PCMPISTRM128rr : SS42AI<0x62, MRMSrcReg, (outs),
4996 (ins VR128:$src1, VR128:$src2, i8imm:$src3),
4997 "pcmpistrm\t{$src3, $src2, $src1|$src1, $src2, $src3}", []>, OpSize;
4998 def PCMPISTRM128rm : SS42AI<0x62, MRMSrcMem, (outs),
4999 (ins VR128:$src1, i128mem:$src2, i8imm:$src3),
5000 "pcmpistrm\t{$src3, $src2, $src1|$src1, $src2, $src3}", []>, OpSize;
5001}
5002
5003// Packed Compare Explicit Length Strings, Return Mask
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00005004multiclass pseudo_pcmpestrm<string asm> {
5005 def REG : Ii8<0, Pseudo, (outs VR128:$dst),
5006 (ins VR128:$src1, VR128:$src3, i8imm:$src5), !strconcat(asm, "rr PSEUDO"),
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00005007 [(set VR128:$dst, (int_x86_sse42_pcmpestrm128
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00005008 VR128:$src1, EAX, VR128:$src3, EDX, imm:$src5))]>;
5009 def MEM : Ii8<0, Pseudo, (outs VR128:$dst),
5010 (ins VR128:$src1, i128mem:$src3, i8imm:$src5), !strconcat(asm, "rm PSEUDO"),
5011 [(set VR128:$dst, (int_x86_sse42_pcmpestrm128
5012 VR128:$src1, EAX, (load addr:$src3), EDX, imm:$src5))]>;
5013}
5014
5015let Defs = [EFLAGS], Uses = [EAX, EDX], usesCustomInserter = 1 in {
5016 defm PCMPESTRM128 : pseudo_pcmpestrm<"#PCMPESTRM128">, Requires<[HasSSE42]>;
5017 defm VPCMPESTRM128 : pseudo_pcmpestrm<"#VPCMPESTRM128">, Requires<[HasAVX]>;
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00005018}
5019
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00005020let isAsmParserOnly = 1, Predicates = [HasAVX],
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00005021 Defs = [XMM0, EFLAGS], Uses = [EAX, EDX] in {
5022 def VPCMPESTRM128rr : SS42AI<0x60, MRMSrcReg, (outs),
5023 (ins VR128:$src1, VR128:$src3, i8imm:$src5),
5024 "vpcmpestrm\t{$src5, $src3, $src1|$src1, $src3, $src5}", []>, OpSize, VEX;
5025 def VPCMPESTRM128rm : SS42AI<0x60, MRMSrcMem, (outs),
5026 (ins VR128:$src1, i128mem:$src3, i8imm:$src5),
5027 "vpcmpestrm\t{$src5, $src3, $src1|$src1, $src3, $src5}", []>, OpSize, VEX;
5028}
5029
5030let Defs = [XMM0, EFLAGS], Uses = [EAX, EDX] in {
5031 def PCMPESTRM128rr : SS42AI<0x60, MRMSrcReg, (outs),
5032 (ins VR128:$src1, VR128:$src3, i8imm:$src5),
5033 "pcmpestrm\t{$src5, $src3, $src1|$src1, $src3, $src5}", []>, OpSize;
5034 def PCMPESTRM128rm : SS42AI<0x60, MRMSrcMem, (outs),
5035 (ins VR128:$src1, i128mem:$src3, i8imm:$src5),
5036 "pcmpestrm\t{$src5, $src3, $src1|$src1, $src3, $src5}", []>, OpSize;
5037}
5038
5039// Packed Compare Implicit Length Strings, Return Index
5040let Defs = [ECX, EFLAGS] in {
5041 multiclass SS42AI_pcmpistri<Intrinsic IntId128, string asm = "pcmpistri"> {
5042 def rr : SS42AI<0x63, MRMSrcReg, (outs),
5043 (ins VR128:$src1, VR128:$src2, i8imm:$src3),
5044 !strconcat(asm, "\t{$src3, $src2, $src1|$src1, $src2, $src3}"),
5045 [(set ECX, (IntId128 VR128:$src1, VR128:$src2, imm:$src3)),
5046 (implicit EFLAGS)]>, OpSize;
5047 def rm : SS42AI<0x63, MRMSrcMem, (outs),
5048 (ins VR128:$src1, i128mem:$src2, i8imm:$src3),
5049 !strconcat(asm, "\t{$src3, $src2, $src1|$src1, $src2, $src3}"),
5050 [(set ECX, (IntId128 VR128:$src1, (load addr:$src2), imm:$src3)),
5051 (implicit EFLAGS)]>, OpSize;
5052 }
5053}
5054
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00005055let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00005056defm VPCMPISTRI : SS42AI_pcmpistri<int_x86_sse42_pcmpistri128, "vpcmpistri">,
5057 VEX;
5058defm VPCMPISTRIA : SS42AI_pcmpistri<int_x86_sse42_pcmpistria128, "vpcmpistri">,
5059 VEX;
5060defm VPCMPISTRIC : SS42AI_pcmpistri<int_x86_sse42_pcmpistric128, "vpcmpistri">,
5061 VEX;
5062defm VPCMPISTRIO : SS42AI_pcmpistri<int_x86_sse42_pcmpistrio128, "vpcmpistri">,
5063 VEX;
5064defm VPCMPISTRIS : SS42AI_pcmpistri<int_x86_sse42_pcmpistris128, "vpcmpistri">,
5065 VEX;
5066defm VPCMPISTRIZ : SS42AI_pcmpistri<int_x86_sse42_pcmpistriz128, "vpcmpistri">,
5067 VEX;
5068}
5069
5070defm PCMPISTRI : SS42AI_pcmpistri<int_x86_sse42_pcmpistri128>;
5071defm PCMPISTRIA : SS42AI_pcmpistri<int_x86_sse42_pcmpistria128>;
5072defm PCMPISTRIC : SS42AI_pcmpistri<int_x86_sse42_pcmpistric128>;
5073defm PCMPISTRIO : SS42AI_pcmpistri<int_x86_sse42_pcmpistrio128>;
5074defm PCMPISTRIS : SS42AI_pcmpistri<int_x86_sse42_pcmpistris128>;
5075defm PCMPISTRIZ : SS42AI_pcmpistri<int_x86_sse42_pcmpistriz128>;
5076
5077// Packed Compare Explicit Length Strings, Return Index
5078let Defs = [ECX, EFLAGS], Uses = [EAX, EDX] in {
5079 multiclass SS42AI_pcmpestri<Intrinsic IntId128, string asm = "pcmpestri"> {
5080 def rr : SS42AI<0x61, MRMSrcReg, (outs),
5081 (ins VR128:$src1, VR128:$src3, i8imm:$src5),
5082 !strconcat(asm, "\t{$src5, $src3, $src1|$src1, $src3, $src5}"),
5083 [(set ECX, (IntId128 VR128:$src1, EAX, VR128:$src3, EDX, imm:$src5)),
5084 (implicit EFLAGS)]>, OpSize;
5085 def rm : SS42AI<0x61, MRMSrcMem, (outs),
5086 (ins VR128:$src1, i128mem:$src3, i8imm:$src5),
5087 !strconcat(asm, "\t{$src5, $src3, $src1|$src1, $src3, $src5}"),
5088 [(set ECX,
5089 (IntId128 VR128:$src1, EAX, (load addr:$src3), EDX, imm:$src5)),
5090 (implicit EFLAGS)]>, OpSize;
5091 }
5092}
5093
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00005094let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00005095defm VPCMPESTRI : SS42AI_pcmpestri<int_x86_sse42_pcmpestri128, "vpcmpestri">,
5096 VEX;
5097defm VPCMPESTRIA : SS42AI_pcmpestri<int_x86_sse42_pcmpestria128, "vpcmpestri">,
5098 VEX;
5099defm VPCMPESTRIC : SS42AI_pcmpestri<int_x86_sse42_pcmpestric128, "vpcmpestri">,
5100 VEX;
5101defm VPCMPESTRIO : SS42AI_pcmpestri<int_x86_sse42_pcmpestrio128, "vpcmpestri">,
5102 VEX;
5103defm VPCMPESTRIS : SS42AI_pcmpestri<int_x86_sse42_pcmpestris128, "vpcmpestri">,
5104 VEX;
5105defm VPCMPESTRIZ : SS42AI_pcmpestri<int_x86_sse42_pcmpestriz128, "vpcmpestri">,
5106 VEX;
5107}
5108
5109defm PCMPESTRI : SS42AI_pcmpestri<int_x86_sse42_pcmpestri128>;
5110defm PCMPESTRIA : SS42AI_pcmpestri<int_x86_sse42_pcmpestria128>;
5111defm PCMPESTRIC : SS42AI_pcmpestri<int_x86_sse42_pcmpestric128>;
5112defm PCMPESTRIO : SS42AI_pcmpestri<int_x86_sse42_pcmpestrio128>;
5113defm PCMPESTRIS : SS42AI_pcmpestri<int_x86_sse42_pcmpestris128>;
5114defm PCMPESTRIZ : SS42AI_pcmpestri<int_x86_sse42_pcmpestriz128>;
5115
5116//===----------------------------------------------------------------------===//
5117// SSE4.2 - CRC Instructions
5118//===----------------------------------------------------------------------===//
5119
5120// No CRC instructions have AVX equivalents
5121
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005122// crc intrinsic instruction
5123// This set of instructions are only rm, the only difference is the size
5124// of r and m.
5125let Constraints = "$src1 = $dst" in {
Eric Christopher027c2b12009-08-10 21:48:58 +00005126 def CRC32m8 : SS42FI<0xF0, MRMSrcMem, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005127 (ins GR32:$src1, i8mem:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005128 "crc32{b} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005129 [(set GR32:$dst,
5130 (int_x86_sse42_crc32_8 GR32:$src1,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005131 (load addr:$src2)))]>;
Eric Christopher027c2b12009-08-10 21:48:58 +00005132 def CRC32r8 : SS42FI<0xF0, MRMSrcReg, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005133 (ins GR32:$src1, GR8:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005134 "crc32{b} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005135 [(set GR32:$dst,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005136 (int_x86_sse42_crc32_8 GR32:$src1, GR8:$src2))]>;
Eric Christopher027c2b12009-08-10 21:48:58 +00005137 def CRC32m16 : SS42FI<0xF1, MRMSrcMem, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005138 (ins GR32:$src1, i16mem:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005139 "crc32{w} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005140 [(set GR32:$dst,
5141 (int_x86_sse42_crc32_16 GR32:$src1,
5142 (load addr:$src2)))]>,
5143 OpSize;
Eric Christopher027c2b12009-08-10 21:48:58 +00005144 def CRC32r16 : SS42FI<0xF1, MRMSrcReg, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005145 (ins GR32:$src1, GR16:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005146 "crc32{w} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005147 [(set GR32:$dst,
Eric Christopher027c2b12009-08-10 21:48:58 +00005148 (int_x86_sse42_crc32_16 GR32:$src1, GR16:$src2))]>,
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005149 OpSize;
Eric Christopher027c2b12009-08-10 21:48:58 +00005150 def CRC32m32 : SS42FI<0xF1, MRMSrcMem, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005151 (ins GR32:$src1, i32mem:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005152 "crc32{l} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005153 [(set GR32:$dst,
5154 (int_x86_sse42_crc32_32 GR32:$src1,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005155 (load addr:$src2)))]>;
Eric Christopher027c2b12009-08-10 21:48:58 +00005156 def CRC32r32 : SS42FI<0xF1, MRMSrcReg, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005157 (ins GR32:$src1, GR32:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005158 "crc32{l} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005159 [(set GR32:$dst,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005160 (int_x86_sse42_crc32_32 GR32:$src1, GR32:$src2))]>;
5161 def CRC64m8 : SS42FI<0xF0, MRMSrcMem, (outs GR64:$dst),
5162 (ins GR64:$src1, i8mem:$src2),
5163 "crc32{b} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005164 [(set GR64:$dst,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005165 (int_x86_sse42_crc64_8 GR64:$src1,
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005166 (load addr:$src2)))]>,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005167 REX_W;
5168 def CRC64r8 : SS42FI<0xF0, MRMSrcReg, (outs GR64:$dst),
5169 (ins GR64:$src1, GR8:$src2),
5170 "crc32{b} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005171 [(set GR64:$dst,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005172 (int_x86_sse42_crc64_8 GR64:$src1, GR8:$src2))]>,
5173 REX_W;
5174 def CRC64m64 : SS42FI<0xF1, MRMSrcMem, (outs GR64:$dst),
5175 (ins GR64:$src1, i64mem:$src2),
5176 "crc32{q} \t{$src2, $src1|$src1, $src2}",
5177 [(set GR64:$dst,
5178 (int_x86_sse42_crc64_64 GR64:$src1,
5179 (load addr:$src2)))]>,
5180 REX_W;
5181 def CRC64r64 : SS42FI<0xF1, MRMSrcReg, (outs GR64:$dst),
5182 (ins GR64:$src1, GR64:$src2),
5183 "crc32{q} \t{$src2, $src1|$src1, $src2}",
5184 [(set GR64:$dst,
5185 (int_x86_sse42_crc64_64 GR64:$src1, GR64:$src2))]>,
5186 REX_W;
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005187}
Eric Christopherb120ab42009-08-18 22:50:32 +00005188
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00005189//===----------------------------------------------------------------------===//
5190// AES-NI Instructions
5191//===----------------------------------------------------------------------===//
5192
Bruno Cardoso Lopesced9ec92010-07-07 18:24:20 +00005193multiclass AESI_binop_rm_int<bits<8> opc, string OpcodeStr,
5194 Intrinsic IntId128, bit Is2Addr = 1> {
5195 def rr : AES8I<opc, MRMSrcReg, (outs VR128:$dst),
5196 (ins VR128:$src1, VR128:$src2),
5197 !if(Is2Addr,
5198 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
5199 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
5200 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
5201 OpSize;
5202 def rm : AES8I<opc, MRMSrcMem, (outs VR128:$dst),
5203 (ins VR128:$src1, i128mem:$src2),
5204 !if(Is2Addr,
5205 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
5206 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
5207 [(set VR128:$dst,
5208 (IntId128 VR128:$src1,
5209 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00005210}
5211
Bruno Cardoso Lopesced9ec92010-07-07 18:24:20 +00005212// Perform One Round of an AES Encryption/Decryption Flow
5213let isAsmParserOnly = 1, Predicates = [HasAVX, HasAES] in {
5214 defm VAESENC : AESI_binop_rm_int<0xDC, "vaesenc",
5215 int_x86_aesni_aesenc, 0>, VEX_4V;
5216 defm VAESENCLAST : AESI_binop_rm_int<0xDD, "vaesenclast",
5217 int_x86_aesni_aesenclast, 0>, VEX_4V;
5218 defm VAESDEC : AESI_binop_rm_int<0xDE, "vaesdec",
5219 int_x86_aesni_aesdec, 0>, VEX_4V;
5220 defm VAESDECLAST : AESI_binop_rm_int<0xDF, "vaesdeclast",
5221 int_x86_aesni_aesdeclast, 0>, VEX_4V;
5222}
5223
5224let Constraints = "$src1 = $dst" in {
5225 defm AESENC : AESI_binop_rm_int<0xDC, "aesenc",
5226 int_x86_aesni_aesenc>;
5227 defm AESENCLAST : AESI_binop_rm_int<0xDD, "aesenclast",
5228 int_x86_aesni_aesenclast>;
5229 defm AESDEC : AESI_binop_rm_int<0xDE, "aesdec",
5230 int_x86_aesni_aesdec>;
5231 defm AESDECLAST : AESI_binop_rm_int<0xDF, "aesdeclast",
5232 int_x86_aesni_aesdeclast>;
5233}
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00005234
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00005235def : Pat<(v2i64 (int_x86_aesni_aesenc VR128:$src1, VR128:$src2)),
5236 (AESENCrr VR128:$src1, VR128:$src2)>;
5237def : Pat<(v2i64 (int_x86_aesni_aesenc VR128:$src1, (memop addr:$src2))),
5238 (AESENCrm VR128:$src1, addr:$src2)>;
5239def : Pat<(v2i64 (int_x86_aesni_aesenclast VR128:$src1, VR128:$src2)),
5240 (AESENCLASTrr VR128:$src1, VR128:$src2)>;
5241def : Pat<(v2i64 (int_x86_aesni_aesenclast VR128:$src1, (memop addr:$src2))),
5242 (AESENCLASTrm VR128:$src1, addr:$src2)>;
5243def : Pat<(v2i64 (int_x86_aesni_aesdec VR128:$src1, VR128:$src2)),
5244 (AESDECrr VR128:$src1, VR128:$src2)>;
5245def : Pat<(v2i64 (int_x86_aesni_aesdec VR128:$src1, (memop addr:$src2))),
5246 (AESDECrm VR128:$src1, addr:$src2)>;
5247def : Pat<(v2i64 (int_x86_aesni_aesdeclast VR128:$src1, VR128:$src2)),
5248 (AESDECLASTrr VR128:$src1, VR128:$src2)>;
5249def : Pat<(v2i64 (int_x86_aesni_aesdeclast VR128:$src1, (memop addr:$src2))),
5250 (AESDECLASTrm VR128:$src1, addr:$src2)>;
5251
Bruno Cardoso Lopesced9ec92010-07-07 18:24:20 +00005252// Perform the AES InvMixColumn Transformation
5253let isAsmParserOnly = 1, Predicates = [HasAVX, HasAES] in {
5254 def VAESIMCrr : AES8I<0xDB, MRMSrcReg, (outs VR128:$dst),
5255 (ins VR128:$src1),
5256 "vaesimc\t{$src1, $dst|$dst, $src1}",
5257 [(set VR128:$dst,
5258 (int_x86_aesni_aesimc VR128:$src1))]>,
5259 OpSize, VEX;
5260 def VAESIMCrm : AES8I<0xDB, MRMSrcMem, (outs VR128:$dst),
5261 (ins i128mem:$src1),
5262 "vaesimc\t{$src1, $dst|$dst, $src1}",
5263 [(set VR128:$dst,
5264 (int_x86_aesni_aesimc (bitconvert (memopv2i64 addr:$src1))))]>,
5265 OpSize, VEX;
5266}
Eric Christopherb3500fd2010-04-02 23:48:33 +00005267def AESIMCrr : AES8I<0xDB, MRMSrcReg, (outs VR128:$dst),
5268 (ins VR128:$src1),
5269 "aesimc\t{$src1, $dst|$dst, $src1}",
5270 [(set VR128:$dst,
5271 (int_x86_aesni_aesimc VR128:$src1))]>,
5272 OpSize;
Eric Christopherb3500fd2010-04-02 23:48:33 +00005273def AESIMCrm : AES8I<0xDB, MRMSrcMem, (outs VR128:$dst),
5274 (ins i128mem:$src1),
5275 "aesimc\t{$src1, $dst|$dst, $src1}",
5276 [(set VR128:$dst,
5277 (int_x86_aesni_aesimc (bitconvert (memopv2i64 addr:$src1))))]>,
5278 OpSize;
5279
Bruno Cardoso Lopesced9ec92010-07-07 18:24:20 +00005280// AES Round Key Generation Assist
5281let isAsmParserOnly = 1, Predicates = [HasAVX, HasAES] in {
5282 def VAESKEYGENASSIST128rr : AESAI<0xDF, MRMSrcReg, (outs VR128:$dst),
5283 (ins VR128:$src1, i8imm:$src2),
5284 "vaeskeygenassist\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5285 [(set VR128:$dst,
5286 (int_x86_aesni_aeskeygenassist VR128:$src1, imm:$src2))]>,
5287 OpSize, VEX;
5288 def VAESKEYGENASSIST128rm : AESAI<0xDF, MRMSrcMem, (outs VR128:$dst),
5289 (ins i128mem:$src1, i8imm:$src2),
5290 "vaeskeygenassist\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5291 [(set VR128:$dst,
5292 (int_x86_aesni_aeskeygenassist (bitconvert (memopv2i64 addr:$src1)),
5293 imm:$src2))]>,
5294 OpSize, VEX;
5295}
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00005296def AESKEYGENASSIST128rr : AESAI<0xDF, MRMSrcReg, (outs VR128:$dst),
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00005297 (ins VR128:$src1, i8imm:$src2),
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00005298 "aeskeygenassist\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5299 [(set VR128:$dst,
5300 (int_x86_aesni_aeskeygenassist VR128:$src1, imm:$src2))]>,
5301 OpSize;
5302def AESKEYGENASSIST128rm : AESAI<0xDF, MRMSrcMem, (outs VR128:$dst),
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00005303 (ins i128mem:$src1, i8imm:$src2),
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00005304 "aeskeygenassist\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5305 [(set VR128:$dst,
5306 (int_x86_aesni_aeskeygenassist (bitconvert (memopv2i64 addr:$src1)),
5307 imm:$src2))]>,
5308 OpSize;
Bruno Cardoso Lopes43945d92010-07-20 00:11:13 +00005309
5310//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesf528d2b2010-07-23 18:41:12 +00005311// CLMUL Instructions
5312//===----------------------------------------------------------------------===//
5313
5314// Only the AVX version of CLMUL instructions are described here.
5315
5316// Carry-less Multiplication instructions
5317let isAsmParserOnly = 1 in {
5318def VPCLMULQDQrr : CLMULIi8<0x44, MRMSrcReg, (outs VR128:$dst),
5319 (ins VR128:$src1, VR128:$src2, i8imm:$src3),
5320 "vpclmulqdq\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
5321 []>;
5322
5323def VPCLMULQDQrm : CLMULIi8<0x44, MRMSrcMem, (outs VR128:$dst),
5324 (ins VR128:$src1, i128mem:$src2, i8imm:$src3),
5325 "vpclmulqdq\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
5326 []>;
5327
5328// Assembler Only
5329multiclass avx_vpclmul<string asm> {
5330 def rr : I<0, Pseudo, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
5331 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5332 []>;
5333
5334 def rm : I<0, Pseudo, (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
5335 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5336 []>;
5337}
5338defm VPCLMULHQHQDQ : avx_vpclmul<"vpclmulhqhqdq">;
5339defm VPCLMULHQLQDQ : avx_vpclmul<"vpclmulhqlqdq">;
5340defm VPCLMULLQHQDQ : avx_vpclmul<"vpclmullqhqdq">;
5341defm VPCLMULLQLQDQ : avx_vpclmul<"vpclmullqlqdq">;
5342
5343} // isAsmParserOnly
5344
5345//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes43945d92010-07-20 00:11:13 +00005346// AVX Instructions
5347//===----------------------------------------------------------------------===//
5348
5349let isAsmParserOnly = 1 in {
5350
5351// Load from memory and broadcast to all elements of the destination operand
5352class avx_broadcast<bits<8> opc, string OpcodeStr, RegisterClass RC,
Bruno Cardoso Lopes251871c2010-08-09 18:03:43 +00005353 X86MemOperand x86memop, Intrinsic Int> :
Bruno Cardoso Lopes43945d92010-07-20 00:11:13 +00005354 AVX8I<opc, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Bruno Cardoso Lopes251871c2010-08-09 18:03:43 +00005355 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
5356 [(set RC:$dst, (Int addr:$src))]>, VEX;
Bruno Cardoso Lopes43945d92010-07-20 00:11:13 +00005357
Bruno Cardoso Lopes251871c2010-08-09 18:03:43 +00005358def VBROADCASTSS : avx_broadcast<0x18, "vbroadcastss", VR128, f32mem,
5359 int_x86_avx_vbroadcastss>;
5360def VBROADCASTSSY : avx_broadcast<0x18, "vbroadcastss", VR256, f32mem,
5361 int_x86_avx_vbroadcastss_256>;
5362def VBROADCASTSD : avx_broadcast<0x19, "vbroadcastsd", VR256, f64mem,
5363 int_x86_avx_vbroadcast_sd_256>;
5364def VBROADCASTF128 : avx_broadcast<0x1A, "vbroadcastf128", VR256, f128mem,
5365 int_x86_avx_vbroadcastf128_pd_256>;
Bruno Cardoso Lopes43945d92010-07-20 00:11:13 +00005366
Bruno Cardoso Lopese1c29be2010-07-20 19:44:51 +00005367// Insert packed floating-point values
5368def VINSERTF128rr : AVXAIi8<0x18, MRMSrcReg, (outs VR256:$dst),
5369 (ins VR256:$src1, VR128:$src2, i8imm:$src3),
5370 "vinsertf128\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
5371 []>, VEX_4V;
5372def VINSERTF128rm : AVXAIi8<0x18, MRMSrcMem, (outs VR256:$dst),
5373 (ins VR256:$src1, f128mem:$src2, i8imm:$src3),
5374 "vinsertf128\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
5375 []>, VEX_4V;
5376
Bruno Cardoso Lopes1154f422010-07-20 23:19:02 +00005377// Extract packed floating-point values
5378def VEXTRACTF128rr : AVXAIi8<0x19, MRMDestReg, (outs VR128:$dst),
5379 (ins VR256:$src1, i8imm:$src2),
5380 "vextractf128\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5381 []>, VEX;
5382def VEXTRACTF128mr : AVXAIi8<0x19, MRMDestMem, (outs),
5383 (ins f128mem:$dst, VR256:$src1, i8imm:$src2),
5384 "vextractf128\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5385 []>, VEX;
5386
Bruno Cardoso Lopes4b13f3c2010-07-21 02:46:58 +00005387// Conditional SIMD Packed Loads and Stores
Bruno Cardoso Lopes251871c2010-08-09 18:03:43 +00005388multiclass avx_movmask_rm<bits<8> opc_rm, bits<8> opc_mr, string OpcodeStr,
5389 Intrinsic IntLd, Intrinsic IntLd256,
5390 Intrinsic IntSt, Intrinsic IntSt256,
5391 PatFrag pf128, PatFrag pf256> {
Bruno Cardoso Lopes4b13f3c2010-07-21 02:46:58 +00005392 def rm : AVX8I<opc_rm, MRMSrcMem, (outs VR128:$dst),
5393 (ins VR128:$src1, f128mem:$src2),
5394 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopes251871c2010-08-09 18:03:43 +00005395 [(set VR128:$dst, (IntLd addr:$src2, VR128:$src1))]>,
5396 VEX_4V;
Bruno Cardoso Lopes4b13f3c2010-07-21 02:46:58 +00005397 def Yrm : AVX8I<opc_rm, MRMSrcMem, (outs VR256:$dst),
5398 (ins VR256:$src1, f256mem:$src2),
5399 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopes251871c2010-08-09 18:03:43 +00005400 [(set VR256:$dst, (IntLd256 addr:$src2, VR256:$src1))]>,
5401 VEX_4V;
Bruno Cardoso Lopes4b13f3c2010-07-21 02:46:58 +00005402 def mr : AVX8I<opc_mr, MRMDestMem, (outs),
5403 (ins f128mem:$dst, VR128:$src1, VR128:$src2),
5404 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopes251871c2010-08-09 18:03:43 +00005405 [(IntSt addr:$dst, VR128:$src1, VR128:$src2)]>, VEX_4V;
Bruno Cardoso Lopes4b13f3c2010-07-21 02:46:58 +00005406 def Ymr : AVX8I<opc_mr, MRMDestMem, (outs),
5407 (ins f256mem:$dst, VR256:$src1, VR256:$src2),
5408 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopes251871c2010-08-09 18:03:43 +00005409 [(IntSt256 addr:$dst, VR256:$src1, VR256:$src2)]>, VEX_4V;
Bruno Cardoso Lopes4b13f3c2010-07-21 02:46:58 +00005410}
5411
Bruno Cardoso Lopes251871c2010-08-09 18:03:43 +00005412defm VMASKMOVPS : avx_movmask_rm<0x2C, 0x2E, "vmaskmovps",
5413 int_x86_avx_maskload_ps,
5414 int_x86_avx_maskload_ps_256,
5415 int_x86_avx_maskstore_ps,
5416 int_x86_avx_maskstore_ps_256,
5417 memopv4f32, memopv8f32>;
5418defm VMASKMOVPD : avx_movmask_rm<0x2D, 0x2F, "vmaskmovpd",
5419 int_x86_avx_maskload_pd,
5420 int_x86_avx_maskload_pd_256,
5421 int_x86_avx_maskstore_pd,
5422 int_x86_avx_maskstore_pd_256,
5423 memopv2f64, memopv4f64>;
Bruno Cardoso Lopes4b13f3c2010-07-21 02:46:58 +00005424
Bruno Cardoso Lopes7d7d15a2010-07-21 03:07:42 +00005425// Permute Floating-Point Values
5426multiclass avx_permil<bits<8> opc_rm, bits<8> opc_rmi, string OpcodeStr,
Bruno Cardoso Lopesbd2d90f2010-08-06 20:03:27 +00005427 RegisterClass RC, X86MemOperand x86memop_f,
5428 X86MemOperand x86memop_i, PatFrag f_frag, PatFrag i_frag,
5429 Intrinsic IntVar, Intrinsic IntImm> {
Bruno Cardoso Lopes7d7d15a2010-07-21 03:07:42 +00005430 def rr : AVX8I<opc_rm, MRMSrcReg, (outs RC:$dst),
5431 (ins RC:$src1, RC:$src2),
5432 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopesbd2d90f2010-08-06 20:03:27 +00005433 [(set RC:$dst, (IntVar RC:$src1, RC:$src2))]>, VEX_4V;
Bruno Cardoso Lopes7d7d15a2010-07-21 03:07:42 +00005434 def rm : AVX8I<opc_rm, MRMSrcMem, (outs RC:$dst),
Bruno Cardoso Lopesbd2d90f2010-08-06 20:03:27 +00005435 (ins RC:$src1, x86memop_i:$src2),
Bruno Cardoso Lopes7d7d15a2010-07-21 03:07:42 +00005436 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopesbd2d90f2010-08-06 20:03:27 +00005437 [(set RC:$dst, (IntVar RC:$src1, (i_frag addr:$src2)))]>, VEX_4V;
5438
Bruno Cardoso Lopes7d7d15a2010-07-21 03:07:42 +00005439 def ri : AVXAIi8<opc_rmi, MRMSrcReg, (outs RC:$dst),
5440 (ins RC:$src1, i8imm:$src2),
5441 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopesbd2d90f2010-08-06 20:03:27 +00005442 [(set RC:$dst, (IntImm RC:$src1, imm:$src2))]>, VEX;
Bruno Cardoso Lopes7d7d15a2010-07-21 03:07:42 +00005443 def mi : AVXAIi8<opc_rmi, MRMSrcMem, (outs RC:$dst),
Bruno Cardoso Lopesbd2d90f2010-08-06 20:03:27 +00005444 (ins x86memop_f:$src1, i8imm:$src2),
Bruno Cardoso Lopes7d7d15a2010-07-21 03:07:42 +00005445 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopesbd2d90f2010-08-06 20:03:27 +00005446 [(set RC:$dst, (IntImm (f_frag addr:$src1), imm:$src2))]>, VEX;
Bruno Cardoso Lopes7d7d15a2010-07-21 03:07:42 +00005447}
5448
Bruno Cardoso Lopesbd2d90f2010-08-06 20:03:27 +00005449defm VPERMILPS : avx_permil<0x0C, 0x04, "vpermilps", VR128, f128mem, i128mem,
5450 memopv4f32, memopv4i32,
5451 int_x86_avx_vpermilvar_ps,
5452 int_x86_avx_vpermil_ps>;
5453defm VPERMILPSY : avx_permil<0x0C, 0x04, "vpermilps", VR256, f256mem, i256mem,
5454 memopv8f32, memopv8i32,
5455 int_x86_avx_vpermilvar_ps_256,
5456 int_x86_avx_vpermil_ps_256>;
5457defm VPERMILPD : avx_permil<0x0D, 0x05, "vpermilpd", VR128, f128mem, i128mem,
5458 memopv2f64, memopv2i64,
5459 int_x86_avx_vpermilvar_pd,
5460 int_x86_avx_vpermil_pd>;
5461defm VPERMILPDY : avx_permil<0x0D, 0x05, "vpermilpd", VR256, f256mem, i256mem,
5462 memopv4f64, memopv4i64,
5463 int_x86_avx_vpermilvar_pd_256,
5464 int_x86_avx_vpermil_pd_256>;
Bruno Cardoso Lopes7d7d15a2010-07-21 03:07:42 +00005465
5466def VPERM2F128rr : AVXAIi8<0x06, MRMSrcReg, (outs VR256:$dst),
5467 (ins VR256:$src1, VR256:$src2, i8imm:$src3),
5468 "vperm2f128\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
5469 []>, VEX_4V;
5470def VPERM2F128rm : AVXAIi8<0x06, MRMSrcMem, (outs VR256:$dst),
5471 (ins VR256:$src1, f256mem:$src2, i8imm:$src3),
5472 "vperm2f128\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
5473 []>, VEX_4V;
5474
Bruno Cardoso Lopescf6ca032010-07-21 08:56:24 +00005475// Zero All YMM registers
Bruno Cardoso Lopes4945dd82010-08-06 22:10:01 +00005476def VZEROALL : I<0x77, RawFrm, (outs), (ins), "vzeroall",
5477 [(int_x86_avx_vzeroall)]>, VEX, VEX_L, Requires<[HasAVX]>;
Bruno Cardoso Lopescf6ca032010-07-21 08:56:24 +00005478
5479// Zero Upper bits of YMM registers
Bruno Cardoso Lopes4945dd82010-08-06 22:10:01 +00005480def VZEROUPPER : I<0x77, RawFrm, (outs), (ins), "vzeroupper",
5481 [(int_x86_avx_vzeroupper)]>, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopescf6ca032010-07-21 08:56:24 +00005482
Bruno Cardoso Lopes43945d92010-07-20 00:11:13 +00005483} // isAsmParserOnly
Bruno Cardoso Lopesbd2d90f2010-08-06 20:03:27 +00005484
Bruno Cardoso Lopes251871c2010-08-09 18:03:43 +00005485def : Pat<(int_x86_avx_vinsertf128_pd_256 VR256:$src1, VR128:$src2, imm:$src3),
5486 (VINSERTF128rr VR256:$src1, VR128:$src2, imm:$src3)>;
5487def : Pat<(int_x86_avx_vinsertf128_ps_256 VR256:$src1, VR128:$src2, imm:$src3),
5488 (VINSERTF128rr VR256:$src1, VR128:$src2, imm:$src3)>;
5489def : Pat<(int_x86_avx_vinsertf128_si_256 VR256:$src1, VR128:$src2, imm:$src3),
5490 (VINSERTF128rr VR256:$src1, VR128:$src2, imm:$src3)>;
5491
5492def : Pat<(int_x86_avx_vextractf128_pd_256 VR256:$src1, imm:$src2),
5493 (VEXTRACTF128rr VR256:$src1, imm:$src2)>;
5494def : Pat<(int_x86_avx_vextractf128_ps_256 VR256:$src1, imm:$src2),
5495 (VEXTRACTF128rr VR256:$src1, imm:$src2)>;
5496def : Pat<(int_x86_avx_vextractf128_si_256 VR256:$src1, imm:$src2),
5497 (VEXTRACTF128rr VR256:$src1, imm:$src2)>;
5498
5499def : Pat<(int_x86_avx_vbroadcastf128_ps_256 addr:$src),
5500 (VBROADCASTF128 addr:$src)>;
5501
Bruno Cardoso Lopesbd2d90f2010-08-06 20:03:27 +00005502def : Pat<(int_x86_avx_vperm2f128_ps_256 VR256:$src1, VR256:$src2, imm:$src3),
5503 (VPERM2F128rr VR256:$src1, VR256:$src2, imm:$src3)>;
5504def : Pat<(int_x86_avx_vperm2f128_pd_256 VR256:$src1, VR256:$src2, imm:$src3),
5505 (VPERM2F128rr VR256:$src1, VR256:$src2, imm:$src3)>;
5506def : Pat<(int_x86_avx_vperm2f128_si_256 VR256:$src1, VR256:$src2, imm:$src3),
5507 (VPERM2F128rr VR256:$src1, VR256:$src2, imm:$src3)>;
5508
5509def : Pat<(int_x86_avx_vperm2f128_ps_256
5510 VR256:$src1, (memopv8f32 addr:$src2), imm:$src3),
5511 (VPERM2F128rm VR256:$src1, addr:$src2, imm:$src3)>;
5512def : Pat<(int_x86_avx_vperm2f128_pd_256
5513 VR256:$src1, (memopv4f64 addr:$src2), imm:$src3),
5514 (VPERM2F128rm VR256:$src1, addr:$src2, imm:$src3)>;
5515def : Pat<(int_x86_avx_vperm2f128_si_256
5516 VR256:$src1, (memopv8i32 addr:$src2), imm:$src3),
5517 (VPERM2F128rm VR256:$src1, addr:$src2, imm:$src3)>;
5518