blob: ad91582e29f1106558ccf5daa6db300e526cfb5d [file] [log] [blame]
Anton Korobeynikovd4022c32009-05-29 23:41:08 +00001//===- ARMInstrThumb2.td - Thumb2 support for ARM -------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb2 instruction set.
11//
12//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +000013
Evan Cheng06e16582009-07-10 01:54:42 +000014// IT block predicate field
15def it_pred : Operand<i32> {
Johnny Chen9d3acaa2010-03-02 17:57:15 +000016 let PrintMethod = "printMandatoryPredicateOperand";
Evan Cheng06e16582009-07-10 01:54:42 +000017}
18
19// IT block condition mask
20def it_mask : Operand<i32> {
21 let PrintMethod = "printThumbITMask";
22}
23
Anton Korobeynikov52237112009-06-17 18:13:58 +000024// Shifted operands. No register controlled shifts for Thumb2.
25// Note: We do not support rrx shifted operands yet.
26def t2_so_reg : Operand<i32>, // reg imm
Evan Cheng9cb9e672009-06-27 02:26:13 +000027 ComplexPattern<i32, 2, "SelectT2ShifterOperandReg",
Anton Korobeynikov52237112009-06-17 18:13:58 +000028 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +000029 let EncoderMethod = "getT2SORegOpValue";
Evan Cheng9cb9e672009-06-27 02:26:13 +000030 let PrintMethod = "printT2SOOperand";
Jim Grosbach6ccfc502010-07-30 02:41:01 +000031 let MIOperandInfo = (ops rGPR, i32imm);
Anton Korobeynikov52237112009-06-17 18:13:58 +000032}
33
Evan Chengf49810c2009-06-23 17:48:47 +000034// t2_so_imm_not_XFORM - Return the complement of a t2_so_imm value
35def t2_so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000036 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Anton Korobeynikov52237112009-06-17 18:13:58 +000037}]>;
38
Evan Chengf49810c2009-06-23 17:48:47 +000039// t2_so_imm_neg_XFORM - Return the negation of a t2_so_imm value
40def t2_so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000041 return CurDAG->getTargetConstant(-((int)N->getZExtValue()), MVT::i32);
Evan Chengf49810c2009-06-23 17:48:47 +000042}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000043
Evan Chengf49810c2009-06-23 17:48:47 +000044// t2_so_imm - Match a 32-bit immediate operand, which is an
45// 8-bit immediate rotated by an arbitrary number of bits, or an 8-bit
46// immediate splatted into multiple bytes of the word. t2_so_imm values are
47// represented in the imm field in the same 12-bit form that they are encoded
Jim Grosbach6935efc2009-11-24 00:20:27 +000048// into t2_so_imm instructions: the 8-bit immediate is the least significant
49// bits [bits 0-7], the 4-bit shift/splat amount is the next 4 bits [bits 8-11].
Owen Anderson5de6d842010-11-12 21:12:40 +000050def t2_so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_t2_so_imm(N); }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +000051 let EncoderMethod = "getT2SOImmOpValue";
Owen Anderson5de6d842010-11-12 21:12:40 +000052}
Anton Korobeynikov52237112009-06-17 18:13:58 +000053
Jim Grosbach64171712010-02-16 21:07:46 +000054// t2_so_imm_not - Match an immediate that is a complement
Evan Chengf49810c2009-06-23 17:48:47 +000055// of a t2_so_imm.
56def t2_so_imm_not : Operand<i32>,
57 PatLeaf<(imm), [{
Evan Chenge7cbe412009-07-08 21:03:57 +000058 return ARM_AM::getT2SOImmVal(~((uint32_t)N->getZExtValue())) != -1;
59}], t2_so_imm_not_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000060
61// t2_so_imm_neg - Match an immediate that is a negation of a t2_so_imm.
62def t2_so_imm_neg : Operand<i32>,
63 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +000064 return ARM_AM::getT2SOImmVal(-((uint32_t)N->getZExtValue())) != -1;
Evan Chenge7cbe412009-07-08 21:03:57 +000065}], t2_so_imm_neg_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000066
Jim Grosbach65b7f3a2009-10-21 20:44:34 +000067// Break t2_so_imm's up into two pieces. This handles immediates with up to 16
68// bits set in them. This uses t2_so_imm2part to match and t2_so_imm2part_[12]
69// to get the first/second pieces.
70def t2_so_imm2part : Operand<i32>,
71 PatLeaf<(imm), [{
72 return ARM_AM::isT2SOImmTwoPartVal((unsigned)N->getZExtValue());
73 }]> {
74}
75
76def t2_so_imm2part_1 : SDNodeXForm<imm, [{
77 unsigned V = ARM_AM::getT2SOImmTwoPartFirst((unsigned)N->getZExtValue());
78 return CurDAG->getTargetConstant(V, MVT::i32);
79}]>;
80
81def t2_so_imm2part_2 : SDNodeXForm<imm, [{
82 unsigned V = ARM_AM::getT2SOImmTwoPartSecond((unsigned)N->getZExtValue());
83 return CurDAG->getTargetConstant(V, MVT::i32);
84}]>;
85
Jim Grosbach15e6ef82009-11-23 20:35:53 +000086def t2_so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
87 return ARM_AM::isT2SOImmTwoPartVal(-(int)N->getZExtValue());
88 }]> {
89}
90
91def t2_so_neg_imm2part_1 : SDNodeXForm<imm, [{
92 unsigned V = ARM_AM::getT2SOImmTwoPartFirst(-(int)N->getZExtValue());
93 return CurDAG->getTargetConstant(V, MVT::i32);
94}]>;
95
96def t2_so_neg_imm2part_2 : SDNodeXForm<imm, [{
97 unsigned V = ARM_AM::getT2SOImmTwoPartSecond(-(int)N->getZExtValue());
98 return CurDAG->getTargetConstant(V, MVT::i32);
99}]>;
100
Evan Chenga67efd12009-06-23 19:39:13 +0000101/// imm1_31 predicate - True if the 32-bit immediate is in the range [1,31].
102def imm1_31 : PatLeaf<(i32 imm), [{
103 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 32;
104}]>;
105
Evan Chengf49810c2009-06-23 17:48:47 +0000106/// imm0_4095 predicate - True if the 32-bit immediate is in the range [0.4095].
Evan Cheng86198642009-08-07 00:34:42 +0000107def imm0_4095 : Operand<i32>,
108 PatLeaf<(i32 imm), [{
Evan Chengf49810c2009-06-23 17:48:47 +0000109 return (uint32_t)N->getZExtValue() < 4096;
110}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +0000111
Jim Grosbach64171712010-02-16 21:07:46 +0000112def imm0_4095_neg : PatLeaf<(i32 imm), [{
113 return (uint32_t)(-N->getZExtValue()) < 4096;
114}], imm_neg_XFORM>;
Anton Korobeynikov52237112009-06-17 18:13:58 +0000115
Evan Chengfa2ea1a2009-08-04 01:41:15 +0000116def imm0_255_neg : PatLeaf<(i32 imm), [{
117 return (uint32_t)(-N->getZExtValue()) < 255;
Jim Grosbach64171712010-02-16 21:07:46 +0000118}], imm_neg_XFORM>;
Evan Chengfa2ea1a2009-08-04 01:41:15 +0000119
Jim Grosbach502e0aa2010-07-14 17:45:16 +0000120def imm0_255_not : PatLeaf<(i32 imm), [{
121 return (uint32_t)(~N->getZExtValue()) < 255;
122}], imm_comp_XFORM>;
123
Evan Cheng055b0312009-06-29 07:51:04 +0000124// Define Thumb2 specific addressing modes.
125
126// t2addrmode_imm12 := reg + imm12
127def t2addrmode_imm12 : Operand<i32>,
128 ComplexPattern<i32, 2, "SelectT2AddrModeImm12", []> {
Jim Grosbach458f2dc2010-10-25 20:00:01 +0000129 let PrintMethod = "printAddrModeImm12Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000130 let EncoderMethod = "getAddrModeImm12OpValue";
Evan Cheng055b0312009-06-29 07:51:04 +0000131 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
132}
133
Owen Andersona838a252010-12-14 00:36:49 +0000134// ADR instruction labels.
135def t2adrlabel : Operand<i32> {
136 let EncoderMethod = "getT2AdrLabelOpValue";
137}
138
139
Johnny Chen0635fc52010-03-04 17:40:44 +0000140// t2addrmode_imm8 := reg +/- imm8
Evan Cheng055b0312009-06-29 07:51:04 +0000141def t2addrmode_imm8 : Operand<i32>,
142 ComplexPattern<i32, 2, "SelectT2AddrModeImm8", []> {
143 let PrintMethod = "printT2AddrModeImm8Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000144 let EncoderMethod = "getT2AddrModeImm8OpValue";
Evan Cheng055b0312009-06-29 07:51:04 +0000145 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
146}
147
Evan Cheng6d94f112009-07-03 00:06:39 +0000148def t2am_imm8_offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000149 ComplexPattern<i32, 1, "SelectT2AddrModeImm8Offset",
150 [], [SDNPWantRoot]> {
Evan Chenge88d5ce2009-07-02 07:28:31 +0000151 let PrintMethod = "printT2AddrModeImm8OffsetOperand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000152 let EncoderMethod = "getT2AddrModeImm8OffsetOpValue";
Evan Chenge88d5ce2009-07-02 07:28:31 +0000153}
154
Evan Cheng5c874172009-07-09 22:21:59 +0000155// t2addrmode_imm8s4 := reg +/- (imm8 << 2)
Chris Lattner979b0612010-09-05 22:51:11 +0000156def t2addrmode_imm8s4 : Operand<i32> {
Evan Cheng5c874172009-07-09 22:21:59 +0000157 let PrintMethod = "printT2AddrModeImm8s4Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000158 let EncoderMethod = "getT2AddrModeImm8s4OpValue";
David Goodwin6647cea2009-06-30 22:50:01 +0000159 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
160}
161
Johnny Chenae1757b2010-03-11 01:13:36 +0000162def t2am_imm8s4_offset : Operand<i32> {
163 let PrintMethod = "printT2AddrModeImm8s4OffsetOperand";
164}
165
Evan Chengcba962d2009-07-09 20:40:44 +0000166// t2addrmode_so_reg := reg + (reg << imm2)
Evan Cheng055b0312009-06-29 07:51:04 +0000167def t2addrmode_so_reg : Operand<i32>,
168 ComplexPattern<i32, 3, "SelectT2AddrModeSoReg", []> {
169 let PrintMethod = "printT2AddrModeSoRegOperand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000170 let EncoderMethod = "getT2AddrModeSORegOpValue";
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000171 let MIOperandInfo = (ops GPR:$base, rGPR:$offsreg, i32imm:$offsimm);
Evan Cheng055b0312009-06-29 07:51:04 +0000172}
173
174
Anton Korobeynikov52237112009-06-17 18:13:58 +0000175//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +0000176// Multiclass helpers...
Anton Korobeynikov52237112009-06-17 18:13:58 +0000177//
178
Owen Andersona99e7782010-11-15 18:45:17 +0000179
180class T2OneRegImm<dag oops, dag iops, InstrItinClass itin,
Owen Anderson83da6cd2010-11-14 05:37:38 +0000181 string opc, string asm, list<dag> pattern>
182 : T2I<oops, iops, itin, opc, asm, pattern> {
183 bits<4> Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000184 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000185
Jim Grosbach86386922010-12-08 22:10:43 +0000186 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000187 let Inst{26} = imm{11};
188 let Inst{14-12} = imm{10-8};
189 let Inst{7-0} = imm{7-0};
190}
191
Owen Andersonbb6315d2010-11-15 19:58:36 +0000192
Owen Andersona99e7782010-11-15 18:45:17 +0000193class T2sOneRegImm<dag oops, dag iops, InstrItinClass itin,
194 string opc, string asm, list<dag> pattern>
195 : T2sI<oops, iops, itin, opc, asm, pattern> {
196 bits<4> Rd;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000197 bits<4> Rn;
198 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000199
Jim Grosbach86386922010-12-08 22:10:43 +0000200 let Inst{11-8} = Rd;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000201 let Inst{26} = imm{11};
202 let Inst{14-12} = imm{10-8};
203 let Inst{7-0} = imm{7-0};
204}
205
Owen Andersonbb6315d2010-11-15 19:58:36 +0000206class T2OneRegCmpImm<dag oops, dag iops, InstrItinClass itin,
207 string opc, string asm, list<dag> pattern>
208 : T2I<oops, iops, itin, opc, asm, pattern> {
209 bits<4> Rn;
210 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000211
Jim Grosbach86386922010-12-08 22:10:43 +0000212 let Inst{19-16} = Rn;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000213 let Inst{26} = imm{11};
214 let Inst{14-12} = imm{10-8};
215 let Inst{7-0} = imm{7-0};
216}
217
218
Owen Andersona99e7782010-11-15 18:45:17 +0000219class T2OneRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
220 string opc, string asm, list<dag> pattern>
221 : T2I<oops, iops, itin, opc, asm, pattern> {
222 bits<4> Rd;
223 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000224
Jim Grosbach86386922010-12-08 22:10:43 +0000225 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000226 let Inst{3-0} = ShiftedRm{3-0};
227 let Inst{5-4} = ShiftedRm{6-5};
228 let Inst{14-12} = ShiftedRm{11-9};
229 let Inst{7-6} = ShiftedRm{8-7};
230}
231
232class T2sOneRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
233 string opc, string asm, list<dag> pattern>
Owen Andersonbdf71442010-12-07 20:50:15 +0000234 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000235 bits<4> Rd;
236 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000237
Jim Grosbach86386922010-12-08 22:10:43 +0000238 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000239 let Inst{3-0} = ShiftedRm{3-0};
240 let Inst{5-4} = ShiftedRm{6-5};
241 let Inst{14-12} = ShiftedRm{11-9};
242 let Inst{7-6} = ShiftedRm{8-7};
243}
244
Owen Andersonbb6315d2010-11-15 19:58:36 +0000245class T2OneRegCmpShiftedReg<dag oops, dag iops, InstrItinClass itin,
246 string opc, string asm, list<dag> pattern>
247 : T2I<oops, iops, itin, opc, asm, pattern> {
248 bits<4> Rn;
249 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000250
Jim Grosbach86386922010-12-08 22:10:43 +0000251 let Inst{19-16} = Rn;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000252 let Inst{3-0} = ShiftedRm{3-0};
253 let Inst{5-4} = ShiftedRm{6-5};
254 let Inst{14-12} = ShiftedRm{11-9};
255 let Inst{7-6} = ShiftedRm{8-7};
256}
257
Owen Andersona99e7782010-11-15 18:45:17 +0000258class T2TwoReg<dag oops, dag iops, InstrItinClass itin,
259 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000260 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000261 bits<4> Rd;
262 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000263
Jim Grosbach86386922010-12-08 22:10:43 +0000264 let Inst{11-8} = Rd;
265 let Inst{3-0} = Rm;
Owen Andersona99e7782010-11-15 18:45:17 +0000266}
267
268class T2sTwoReg<dag oops, dag iops, InstrItinClass itin,
269 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000270 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000271 bits<4> Rd;
272 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000273
Jim Grosbach86386922010-12-08 22:10:43 +0000274 let Inst{11-8} = Rd;
275 let Inst{3-0} = Rm;
Owen Andersona99e7782010-11-15 18:45:17 +0000276}
277
Owen Andersonbb6315d2010-11-15 19:58:36 +0000278class T2TwoRegCmp<dag oops, dag iops, InstrItinClass itin,
279 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000280 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Andersonbb6315d2010-11-15 19:58:36 +0000281 bits<4> Rn;
282 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000283
Jim Grosbach86386922010-12-08 22:10:43 +0000284 let Inst{19-16} = Rn;
285 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000286}
287
Owen Andersona99e7782010-11-15 18:45:17 +0000288
289class T2TwoRegImm<dag oops, dag iops, InstrItinClass itin,
290 string opc, string asm, list<dag> pattern>
291 : T2I<oops, iops, itin, opc, asm, pattern> {
292 bits<4> Rd;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000293 bits<4> Rn;
Jim Grosbach20e0fa62010-12-08 23:24:29 +0000294 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000295
Jim Grosbach86386922010-12-08 22:10:43 +0000296 let Inst{11-8} = Rd;
Jim Grosbach20e0fa62010-12-08 23:24:29 +0000297 let Inst{19-16} = Rn;
298 let Inst{26} = imm{11};
299 let Inst{14-12} = imm{10-8};
300 let Inst{7-0} = imm{7-0};
Owen Andersona99e7782010-11-15 18:45:17 +0000301}
302
Owen Anderson83da6cd2010-11-14 05:37:38 +0000303class T2sTwoRegImm<dag oops, dag iops, InstrItinClass itin,
Owen Anderson5de6d842010-11-12 21:12:40 +0000304 string opc, string asm, list<dag> pattern>
305 : T2sI<oops, iops, itin, opc, asm, pattern> {
306 bits<4> Rd;
307 bits<4> Rn;
308 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000309
Jim Grosbach86386922010-12-08 22:10:43 +0000310 let Inst{11-8} = Rd;
311 let Inst{19-16} = Rn;
Owen Anderson5de6d842010-11-12 21:12:40 +0000312 let Inst{26} = imm{11};
313 let Inst{14-12} = imm{10-8};
314 let Inst{7-0} = imm{7-0};
315}
316
Owen Andersonbb6315d2010-11-15 19:58:36 +0000317class T2TwoRegShiftImm<dag oops, dag iops, InstrItinClass itin,
318 string opc, string asm, list<dag> pattern>
319 : T2I<oops, iops, itin, opc, asm, pattern> {
320 bits<4> Rd;
321 bits<4> Rm;
322 bits<5> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000323
Jim Grosbach86386922010-12-08 22:10:43 +0000324 let Inst{11-8} = Rd;
325 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000326 let Inst{14-12} = imm{4-2};
327 let Inst{7-6} = imm{1-0};
328}
329
330class T2sTwoRegShiftImm<dag oops, dag iops, InstrItinClass itin,
331 string opc, string asm, list<dag> pattern>
332 : T2sI<oops, iops, itin, opc, asm, pattern> {
333 bits<4> Rd;
334 bits<4> Rm;
335 bits<5> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000336
Jim Grosbach86386922010-12-08 22:10:43 +0000337 let Inst{11-8} = Rd;
338 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000339 let Inst{14-12} = imm{4-2};
340 let Inst{7-6} = imm{1-0};
341}
342
Owen Anderson5de6d842010-11-12 21:12:40 +0000343class T2ThreeReg<dag oops, dag iops, InstrItinClass itin,
344 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000345 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson83da6cd2010-11-14 05:37:38 +0000346 bits<4> Rd;
347 bits<4> Rn;
348 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000349
Jim Grosbach86386922010-12-08 22:10:43 +0000350 let Inst{11-8} = Rd;
351 let Inst{19-16} = Rn;
352 let Inst{3-0} = Rm;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000353}
354
355class T2sThreeReg<dag oops, dag iops, InstrItinClass itin,
356 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000357 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5de6d842010-11-12 21:12:40 +0000358 bits<4> Rd;
359 bits<4> Rn;
360 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000361
Jim Grosbach86386922010-12-08 22:10:43 +0000362 let Inst{11-8} = Rd;
363 let Inst{19-16} = Rn;
364 let Inst{3-0} = Rm;
Owen Anderson5de6d842010-11-12 21:12:40 +0000365}
366
367class T2TwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
368 string opc, string asm, list<dag> pattern>
Owen Anderson83da6cd2010-11-14 05:37:38 +0000369 : T2I<oops, iops, itin, opc, asm, pattern> {
370 bits<4> Rd;
371 bits<4> Rn;
372 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000373
Jim Grosbach86386922010-12-08 22:10:43 +0000374 let Inst{11-8} = Rd;
375 let Inst{19-16} = Rn;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000376 let Inst{3-0} = ShiftedRm{3-0};
377 let Inst{5-4} = ShiftedRm{6-5};
378 let Inst{14-12} = ShiftedRm{11-9};
379 let Inst{7-6} = ShiftedRm{8-7};
380}
381
382class T2sTwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
383 string opc, string asm, list<dag> pattern>
Owen Anderson5de6d842010-11-12 21:12:40 +0000384 : T2sI<oops, iops, itin, opc, asm, pattern> {
385 bits<4> Rd;
386 bits<4> Rn;
387 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000388
Jim Grosbach86386922010-12-08 22:10:43 +0000389 let Inst{11-8} = Rd;
390 let Inst{19-16} = Rn;
Owen Anderson5de6d842010-11-12 21:12:40 +0000391 let Inst{3-0} = ShiftedRm{3-0};
392 let Inst{5-4} = ShiftedRm{6-5};
393 let Inst{14-12} = ShiftedRm{11-9};
394 let Inst{7-6} = ShiftedRm{8-7};
395}
396
Owen Anderson35141a92010-11-18 01:08:42 +0000397class T2FourReg<dag oops, dag iops, InstrItinClass itin,
398 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000399 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson35141a92010-11-18 01:08:42 +0000400 bits<4> Rd;
401 bits<4> Rn;
402 bits<4> Rm;
403 bits<4> Ra;
Jim Grosbach7a088642010-11-19 17:11:02 +0000404
Jim Grosbach86386922010-12-08 22:10:43 +0000405 let Inst{19-16} = Rn;
406 let Inst{15-12} = Ra;
407 let Inst{11-8} = Rd;
408 let Inst{3-0} = Rm;
Owen Anderson35141a92010-11-18 01:08:42 +0000409}
410
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000411class T2MulLong<bits<3> opc22_20, bits<4> opc7_4,
412 dag oops, dag iops, InstrItinClass itin,
413 string opc, string asm, list<dag> pattern>
Jim Grosbach52082042010-12-08 22:29:28 +0000414 : T2I<oops, iops, itin, opc, asm, pattern> {
415 bits<4> RdLo;
416 bits<4> RdHi;
417 bits<4> Rn;
418 bits<4> Rm;
419
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000420 let Inst{31-23} = 0b111110111;
421 let Inst{22-20} = opc22_20;
Jim Grosbach52082042010-12-08 22:29:28 +0000422 let Inst{19-16} = Rn;
423 let Inst{15-12} = RdLo;
424 let Inst{11-8} = RdHi;
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000425 let Inst{7-4} = opc7_4;
Jim Grosbach52082042010-12-08 22:29:28 +0000426 let Inst{3-0} = Rm;
427}
428
Owen Anderson35141a92010-11-18 01:08:42 +0000429
Evan Chenga67efd12009-06-23 19:39:13 +0000430/// T2I_un_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000431/// unary operation that produces a value. These are predicable and can be
432/// changed to modify CPSR.
Evan Cheng5d42c562010-09-29 00:49:25 +0000433multiclass T2I_un_irs<bits<4> opcod, string opc,
434 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
435 PatFrag opnode, bit Cheap = 0, bit ReMat = 0> {
Evan Chenga67efd12009-06-23 19:39:13 +0000436 // shifted imm
Owen Andersona99e7782010-11-15 18:45:17 +0000437 def i : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), iii,
438 opc, "\t$Rd, $imm",
439 [(set rGPR:$Rd, (opnode t2_so_imm:$imm))]> {
Evan Chenga67efd12009-06-23 19:39:13 +0000440 let isAsCheapAsAMove = Cheap;
441 let isReMaterializable = ReMat;
Johnny Chend68e1192009-12-15 17:24:14 +0000442 let Inst{31-27} = 0b11110;
443 let Inst{25} = 0;
444 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000445 let Inst{19-16} = 0b1111; // Rn
446 let Inst{15} = 0;
Evan Chenga67efd12009-06-23 19:39:13 +0000447 }
448 // register
Owen Andersona99e7782010-11-15 18:45:17 +0000449 def r : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), iir,
450 opc, ".w\t$Rd, $Rm",
451 [(set rGPR:$Rd, (opnode rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000452 let Inst{31-27} = 0b11101;
453 let Inst{26-25} = 0b01;
454 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000455 let Inst{19-16} = 0b1111; // Rn
456 let Inst{14-12} = 0b000; // imm3
457 let Inst{7-6} = 0b00; // imm2
458 let Inst{5-4} = 0b00; // type
459 }
Evan Chenga67efd12009-06-23 19:39:13 +0000460 // shifted register
Owen Andersona99e7782010-11-15 18:45:17 +0000461 def s : T2sOneRegShiftedReg<(outs rGPR:$Rd), (ins t2_so_reg:$ShiftedRm), iis,
462 opc, ".w\t$Rd, $ShiftedRm",
463 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000464 let Inst{31-27} = 0b11101;
465 let Inst{26-25} = 0b01;
466 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000467 let Inst{19-16} = 0b1111; // Rn
468 }
Evan Chenga67efd12009-06-23 19:39:13 +0000469}
470
471/// T2I_bin_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Bob Wilson4876bdb2010-05-25 04:43:08 +0000472/// binary operation that produces a value. These are predicable and can be
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000473/// changed to modify CPSR.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000474multiclass T2I_bin_irs<bits<4> opcod, string opc,
475 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
476 PatFrag opnode, bit Commutable = 0, string wide = ""> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000477 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000478 def ri : T2sTwoRegImm<
479 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), iii,
480 opc, "\t$Rd, $Rn, $imm",
481 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000482 let Inst{31-27} = 0b11110;
483 let Inst{25} = 0;
484 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000485 let Inst{15} = 0;
486 }
Evan Chenga67efd12009-06-23 19:39:13 +0000487 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000488 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), iir,
489 opc, !strconcat(wide, "\t$Rd, $Rn, $Rm"),
490 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000491 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000492 let Inst{31-27} = 0b11101;
493 let Inst{26-25} = 0b01;
494 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000495 let Inst{14-12} = 0b000; // imm3
496 let Inst{7-6} = 0b00; // imm2
497 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000498 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000499 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000500 def rs : T2sTwoRegShiftedReg<
501 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm), iis,
502 opc, !strconcat(wide, "\t$Rd, $Rn, $ShiftedRm"),
503 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000504 let Inst{31-27} = 0b11101;
505 let Inst{26-25} = 0b01;
506 let Inst{24-21} = opcod;
Bill Wendling4822bce2010-08-30 01:47:35 +0000507 }
508}
509
David Goodwin1f096272009-07-27 23:34:12 +0000510/// T2I_bin_w_irs - Same as T2I_bin_irs except these operations need
511// the ".w" prefix to indicate that they are wide.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000512multiclass T2I_bin_w_irs<bits<4> opcod, string opc,
513 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
514 PatFrag opnode, bit Commutable = 0> :
515 T2I_bin_irs<opcod, opc, iii, iir, iis, opnode, Commutable, ".w">;
Bill Wendling1f7bf0e2010-08-29 03:55:31 +0000516
Evan Cheng1e249e32009-06-25 20:59:23 +0000517/// T2I_rbin_is - Same as T2I_bin_irs except the order of operands are
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000518/// reversed. The 'rr' form is only defined for the disassembler; for codegen
519/// it is equivalent to the T2I_bin_irs counterpart.
520multiclass T2I_rbin_irs<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000521 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000522 def ri : T2sTwoRegImm<
523 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
524 opc, ".w\t$Rd, $Rn, $imm",
525 [(set rGPR:$Rd, (opnode t2_so_imm:$imm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000526 let Inst{31-27} = 0b11110;
527 let Inst{25} = 0;
528 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000529 let Inst{15} = 0;
530 }
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000531 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000532 def rr : T2sThreeReg<
533 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
534 opc, "\t$Rd, $Rn, $Rm",
Bob Wilson136e4912010-08-14 03:18:29 +0000535 [/* For disassembly only; pattern left blank */]> {
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000536 let Inst{31-27} = 0b11101;
537 let Inst{26-25} = 0b01;
538 let Inst{24-21} = opcod;
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000539 let Inst{14-12} = 0b000; // imm3
540 let Inst{7-6} = 0b00; // imm2
541 let Inst{5-4} = 0b00; // type
542 }
Evan Chengf49810c2009-06-23 17:48:47 +0000543 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000544 def rs : T2sTwoRegShiftedReg<
545 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
546 IIC_iALUsir, opc, "\t$Rd, $Rn, $ShiftedRm",
547 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000548 let Inst{31-27} = 0b11101;
549 let Inst{26-25} = 0b01;
550 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000551 }
Evan Chengf49810c2009-06-23 17:48:47 +0000552}
553
Evan Chenga67efd12009-06-23 19:39:13 +0000554/// T2I_bin_s_irs - Similar to T2I_bin_irs except it sets the 's' bit so the
Anton Korobeynikov52237112009-06-17 18:13:58 +0000555/// instruction modifies the CPSR register.
556let Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000557multiclass T2I_bin_s_irs<bits<4> opcod, string opc,
558 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
559 PatFrag opnode, bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000560 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000561 def ri : T2TwoRegImm<
562 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_imm:$imm), iii,
563 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $imm",
564 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000565 let Inst{31-27} = 0b11110;
566 let Inst{25} = 0;
567 let Inst{24-21} = opcod;
568 let Inst{20} = 1; // The S bit.
569 let Inst{15} = 0;
570 }
Evan Chenga67efd12009-06-23 19:39:13 +0000571 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000572 def rr : T2ThreeReg<
573 (outs rGPR:$Rd), (ins GPR:$Rn, rGPR:$Rm), iir,
574 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $Rm",
575 [(set rGPR:$Rd, (opnode GPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000576 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000577 let Inst{31-27} = 0b11101;
578 let Inst{26-25} = 0b01;
579 let Inst{24-21} = opcod;
580 let Inst{20} = 1; // The S bit.
581 let Inst{14-12} = 0b000; // imm3
582 let Inst{7-6} = 0b00; // imm2
583 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000584 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000585 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000586 def rs : T2TwoRegShiftedReg<
587 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_reg:$ShiftedRm), iis,
588 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $ShiftedRm",
589 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000590 let Inst{31-27} = 0b11101;
591 let Inst{26-25} = 0b01;
592 let Inst{24-21} = opcod;
593 let Inst{20} = 1; // The S bit.
594 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000595}
596}
597
Evan Chenga67efd12009-06-23 19:39:13 +0000598/// T2I_bin_ii12rs - Defines a set of (op reg, {so_imm|imm0_4095|r|so_reg})
599/// patterns for a binary operation that produces a value.
Johnny Chend68e1192009-12-15 17:24:14 +0000600multiclass T2I_bin_ii12rs<bits<3> op23_21, string opc, PatFrag opnode,
601 bit Commutable = 0> {
Evan Chengf49810c2009-06-23 17:48:47 +0000602 // shifted imm
Jim Grosbach663e3392010-08-30 19:49:58 +0000603 // The register-immediate version is re-materializable. This is useful
604 // in particular for taking the address of a local.
605 let isReMaterializable = 1 in {
Owen Anderson83da6cd2010-11-14 05:37:38 +0000606 def ri : T2sTwoRegImm<
607 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
608 opc, ".w\t$Rd, $Rn, $imm",
609 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000610 let Inst{31-27} = 0b11110;
611 let Inst{25} = 0;
612 let Inst{24} = 1;
613 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000614 let Inst{15} = 0;
615 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000616 }
Evan Chengf49810c2009-06-23 17:48:47 +0000617 // 12-bit imm
Jim Grosbach07e9b262010-12-08 23:04:16 +0000618 def ri12 : T2I<
Owen Anderson83da6cd2010-11-14 05:37:38 +0000619 (outs rGPR:$Rd), (ins GPR:$Rn, imm0_4095:$imm), IIC_iALUi,
620 !strconcat(opc, "w"), "\t$Rd, $Rn, $imm",
621 [(set rGPR:$Rd, (opnode GPR:$Rn, imm0_4095:$imm))]> {
Jim Grosbach07e9b262010-12-08 23:04:16 +0000622 bits<4> Rd;
623 bits<4> Rn;
624 bits<12> imm;
Johnny Chend68e1192009-12-15 17:24:14 +0000625 let Inst{31-27} = 0b11110;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000626 let Inst{26} = imm{11};
627 let Inst{25-24} = 0b10;
Johnny Chend68e1192009-12-15 17:24:14 +0000628 let Inst{23-21} = op23_21;
629 let Inst{20} = 0; // The S bit.
Jim Grosbach07e9b262010-12-08 23:04:16 +0000630 let Inst{19-16} = Rn;
Johnny Chend68e1192009-12-15 17:24:14 +0000631 let Inst{15} = 0;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000632 let Inst{14-12} = imm{10-8};
633 let Inst{11-8} = Rd;
634 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +0000635 }
Evan Chenga67efd12009-06-23 19:39:13 +0000636 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000637 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins GPR:$Rn, rGPR:$Rm), IIC_iALUr,
638 opc, ".w\t$Rd, $Rn, $Rm",
639 [(set rGPR:$Rd, (opnode GPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000640 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000641 let Inst{31-27} = 0b11101;
642 let Inst{26-25} = 0b01;
643 let Inst{24} = 1;
644 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000645 let Inst{14-12} = 0b000; // imm3
646 let Inst{7-6} = 0b00; // imm2
647 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000648 }
Evan Chengf49810c2009-06-23 17:48:47 +0000649 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000650 def rs : T2sTwoRegShiftedReg<
Jim Grosbach7a088642010-11-19 17:11:02 +0000651 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_reg:$ShiftedRm),
Owen Anderson83da6cd2010-11-14 05:37:38 +0000652 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
653 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000654 let Inst{31-27} = 0b11101;
Johnny Chend68e1192009-12-15 17:24:14 +0000655 let Inst{26-25} = 0b01;
Johnny Chend248ffb2010-01-08 17:41:33 +0000656 let Inst{24} = 1;
Johnny Chend68e1192009-12-15 17:24:14 +0000657 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000658 }
Evan Chengf49810c2009-06-23 17:48:47 +0000659}
660
Jim Grosbach6935efc2009-11-24 00:20:27 +0000661/// T2I_adde_sube_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000662/// for a binary operation that produces a value and use the carry
Jim Grosbach6935efc2009-11-24 00:20:27 +0000663/// bit. It's not predicable.
Evan Cheng62674222009-06-25 23:34:10 +0000664let Uses = [CPSR] in {
Jim Grosbach80dc1162010-02-16 21:23:02 +0000665multiclass T2I_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
666 bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000667 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000668 def ri : T2sTwoRegImm<(outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm),
Owen Anderson5de6d842010-11-12 21:12:40 +0000669 IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
670 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000671 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000672 let Inst{31-27} = 0b11110;
673 let Inst{25} = 0;
674 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000675 let Inst{15} = 0;
676 }
Evan Chenga67efd12009-06-23 19:39:13 +0000677 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000678 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
Owen Anderson5de6d842010-11-12 21:12:40 +0000679 opc, ".w\t$Rd, $Rn, $Rm",
680 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000681 Requires<[IsThumb2]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000682 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000683 let Inst{31-27} = 0b11101;
684 let Inst{26-25} = 0b01;
685 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000686 let Inst{14-12} = 0b000; // imm3
687 let Inst{7-6} = 0b00; // imm2
688 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000689 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000690 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000691 def rs : T2sTwoRegShiftedReg<
Jim Grosbach7a088642010-11-19 17:11:02 +0000692 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
Owen Anderson5de6d842010-11-12 21:12:40 +0000693 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
694 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000695 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000696 let Inst{31-27} = 0b11101;
697 let Inst{26-25} = 0b01;
698 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000699 }
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000700}
701
702// Carry setting variants
703let Defs = [CPSR] in {
Jim Grosbach80dc1162010-02-16 21:23:02 +0000704multiclass T2I_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
705 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000706 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000707 def ri : T2sTwoRegImm<
Owen Anderson5de6d842010-11-12 21:12:40 +0000708 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
709 opc, "\t$Rd, $Rn, $imm",
710 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]>,
Johnny Chenb5031ad2010-03-02 19:38:59 +0000711 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000712 let Inst{31-27} = 0b11110;
713 let Inst{25} = 0;
714 let Inst{24-21} = opcod;
715 let Inst{20} = 1; // The S bit.
716 let Inst{15} = 0;
717 }
Evan Cheng62674222009-06-25 23:34:10 +0000718 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000719 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
Owen Anderson5de6d842010-11-12 21:12:40 +0000720 opc, ".w\t$Rd, $Rn, $Rm",
721 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]>,
Johnny Chenb5031ad2010-03-02 19:38:59 +0000722 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000723 let isCommutable = Commutable;
724 let Inst{31-27} = 0b11101;
725 let Inst{26-25} = 0b01;
726 let Inst{24-21} = opcod;
727 let Inst{20} = 1; // The S bit.
728 let Inst{14-12} = 0b000; // imm3
729 let Inst{7-6} = 0b00; // imm2
730 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000731 }
Evan Cheng62674222009-06-25 23:34:10 +0000732 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000733 def rs : T2sTwoRegShiftedReg<
Owen Anderson5de6d842010-11-12 21:12:40 +0000734 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
735 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
736 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]>,
Johnny Chenb5031ad2010-03-02 19:38:59 +0000737 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000738 let Inst{31-27} = 0b11101;
739 let Inst{26-25} = 0b01;
740 let Inst{24-21} = opcod;
741 let Inst{20} = 1; // The S bit.
Evan Cheng8de898a2009-06-26 00:19:44 +0000742 }
Evan Chengf49810c2009-06-23 17:48:47 +0000743}
744}
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000745}
Evan Chengf49810c2009-06-23 17:48:47 +0000746
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000747/// T2I_rbin_s_is - Same as T2I_rbin_irs except sets 's' bit and the register
748/// version is not needed since this is only for codegen.
Evan Cheng1e249e32009-06-25 20:59:23 +0000749let Defs = [CPSR] in {
Johnny Chend68e1192009-12-15 17:24:14 +0000750multiclass T2I_rbin_s_is<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000751 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000752 def ri : T2TwoRegImm<
753 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
754 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $imm",
755 [(set rGPR:$Rd, (opnode t2_so_imm:$imm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000756 let Inst{31-27} = 0b11110;
757 let Inst{25} = 0;
758 let Inst{24-21} = opcod;
759 let Inst{20} = 1; // The S bit.
760 let Inst{15} = 0;
761 }
Evan Chengf49810c2009-06-23 17:48:47 +0000762 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000763 def rs : T2TwoRegShiftedReg<
764 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
765 IIC_iALUsi, !strconcat(opc, "s"), "\t$Rd, $Rn, $ShiftedRm",
766 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000767 let Inst{31-27} = 0b11101;
768 let Inst{26-25} = 0b01;
769 let Inst{24-21} = opcod;
770 let Inst{20} = 1; // The S bit.
771 }
Evan Chengf49810c2009-06-23 17:48:47 +0000772}
773}
774
Evan Chenga67efd12009-06-23 19:39:13 +0000775/// T2I_sh_ir - Defines a set of (op reg, {so_imm|r}) patterns for a shift /
776// rotate operation that produces a value.
Johnny Chend68e1192009-12-15 17:24:14 +0000777multiclass T2I_sh_ir<bits<2> opcod, string opc, PatFrag opnode> {
Evan Chenga67efd12009-06-23 19:39:13 +0000778 // 5-bit imm
Owen Andersonbb6315d2010-11-15 19:58:36 +0000779 def ri : T2sTwoRegShiftImm<
780 (outs rGPR:$Rd), (ins rGPR:$Rm, i32imm:$imm), IIC_iMOVsi,
781 opc, ".w\t$Rd, $Rm, $imm",
782 [(set rGPR:$Rd, (opnode rGPR:$Rm, imm1_31:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000783 let Inst{31-27} = 0b11101;
784 let Inst{26-21} = 0b010010;
785 let Inst{19-16} = 0b1111; // Rn
786 let Inst{5-4} = opcod;
787 }
Evan Chenga67efd12009-06-23 19:39:13 +0000788 // register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000789 def rr : T2sThreeReg<
790 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMOVsr,
791 opc, ".w\t$Rd, $Rn, $Rm",
792 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000793 let Inst{31-27} = 0b11111;
794 let Inst{26-23} = 0b0100;
795 let Inst{22-21} = opcod;
796 let Inst{15-12} = 0b1111;
797 let Inst{7-4} = 0b0000;
798 }
Evan Chenga67efd12009-06-23 19:39:13 +0000799}
Evan Chengf49810c2009-06-23 17:48:47 +0000800
Johnny Chend68e1192009-12-15 17:24:14 +0000801/// T2I_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Chenga67efd12009-06-23 19:39:13 +0000802/// patterns. Similar to T2I_bin_irs except the instruction does not produce
Evan Chengf49810c2009-06-23 17:48:47 +0000803/// a explicit result, only implicitly set CPSR.
Bill Wendlingf0e132c2010-08-19 00:05:48 +0000804let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000805multiclass T2I_cmp_irs<bits<4> opcod, string opc,
806 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
807 PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000808 // shifted imm
Owen Andersonbb6315d2010-11-15 19:58:36 +0000809 def ri : T2OneRegCmpImm<
810 (outs), (ins GPR:$Rn, t2_so_imm:$imm), iii,
811 opc, ".w\t$Rn, $imm",
812 [(opnode GPR:$Rn, t2_so_imm:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000813 let Inst{31-27} = 0b11110;
814 let Inst{25} = 0;
815 let Inst{24-21} = opcod;
816 let Inst{20} = 1; // The S bit.
817 let Inst{15} = 0;
818 let Inst{11-8} = 0b1111; // Rd
819 }
Evan Chenga67efd12009-06-23 19:39:13 +0000820 // register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000821 def rr : T2TwoRegCmp<
822 (outs), (ins GPR:$lhs, rGPR:$rhs), iir,
Evan Cheng699beba2009-10-27 00:08:59 +0000823 opc, ".w\t$lhs, $rhs",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000824 [(opnode GPR:$lhs, rGPR:$rhs)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000825 let Inst{31-27} = 0b11101;
826 let Inst{26-25} = 0b01;
827 let Inst{24-21} = opcod;
828 let Inst{20} = 1; // The S bit.
829 let Inst{14-12} = 0b000; // imm3
830 let Inst{11-8} = 0b1111; // Rd
831 let Inst{7-6} = 0b00; // imm2
832 let Inst{5-4} = 0b00; // type
833 }
Evan Chengf49810c2009-06-23 17:48:47 +0000834 // shifted register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000835 def rs : T2OneRegCmpShiftedReg<
836 (outs), (ins GPR:$Rn, t2_so_reg:$ShiftedRm), iis,
837 opc, ".w\t$Rn, $ShiftedRm",
838 [(opnode GPR:$Rn, t2_so_reg:$ShiftedRm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000839 let Inst{31-27} = 0b11101;
840 let Inst{26-25} = 0b01;
841 let Inst{24-21} = opcod;
842 let Inst{20} = 1; // The S bit.
843 let Inst{11-8} = 0b1111; // Rd
844 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000845}
846}
847
Evan Chengf3c21b82009-06-30 02:15:48 +0000848/// T2I_ld - Defines a set of (op r, {imm12|imm8|so_reg}) load patterns.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000849multiclass T2I_ld<bit signed, bits<2> opcod, string opc,
Evan Cheng7e2fe912010-10-28 06:47:08 +0000850 InstrItinClass iii, InstrItinClass iis, PatFrag opnode> {
Owen Anderson75579f72010-11-29 22:44:32 +0000851 def i12 : T2Ii12<(outs GPR:$Rt), (ins t2addrmode_imm12:$addr), iii,
852 opc, ".w\t$Rt, $addr",
853 [(set GPR:$Rt, (opnode t2addrmode_imm12:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000854 let Inst{31-27} = 0b11111;
855 let Inst{26-25} = 0b00;
856 let Inst{24} = signed;
857 let Inst{23} = 1;
858 let Inst{22-21} = opcod;
859 let Inst{20} = 1; // load
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000860
Owen Anderson75579f72010-11-29 22:44:32 +0000861 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000862 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000863
Owen Anderson80dd3e02010-11-30 22:45:47 +0000864 bits<17> addr;
865 let Inst{19-16} = addr{16-13}; // Rn
866 let Inst{23} = addr{12}; // U
867 let Inst{11-0} = addr{11-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000868 }
Owen Anderson75579f72010-11-29 22:44:32 +0000869 def i8 : T2Ii8 <(outs GPR:$Rt), (ins t2addrmode_imm8:$addr), iii,
870 opc, "\t$Rt, $addr",
871 [(set GPR:$Rt, (opnode t2addrmode_imm8:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000872 let Inst{31-27} = 0b11111;
873 let Inst{26-25} = 0b00;
874 let Inst{24} = signed;
875 let Inst{23} = 0;
876 let Inst{22-21} = opcod;
877 let Inst{20} = 1; // load
878 let Inst{11} = 1;
879 // Offset: index==TRUE, wback==FALSE
880 let Inst{10} = 1; // The P bit.
881 let Inst{8} = 0; // The W bit.
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000882
Owen Anderson75579f72010-11-29 22:44:32 +0000883 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000884 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000885
Owen Anderson75579f72010-11-29 22:44:32 +0000886 bits<13> addr;
887 let Inst{19-16} = addr{12-9}; // Rn
888 let Inst{9} = addr{8}; // U
889 let Inst{7-0} = addr{7-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000890 }
Owen Anderson75579f72010-11-29 22:44:32 +0000891 def s : T2Iso <(outs GPR:$Rt), (ins t2addrmode_so_reg:$addr), iis,
892 opc, ".w\t$Rt, $addr",
893 [(set GPR:$Rt, (opnode t2addrmode_so_reg:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000894 let Inst{31-27} = 0b11111;
895 let Inst{26-25} = 0b00;
896 let Inst{24} = signed;
897 let Inst{23} = 0;
898 let Inst{22-21} = opcod;
899 let Inst{20} = 1; // load
900 let Inst{11-6} = 0b000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000901
Owen Anderson75579f72010-11-29 22:44:32 +0000902 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000903 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000904
Owen Anderson75579f72010-11-29 22:44:32 +0000905 bits<10> addr;
906 let Inst{19-16} = addr{9-6}; // Rn
907 let Inst{3-0} = addr{5-2}; // Rm
908 let Inst{5-4} = addr{1-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000909 }
Evan Chengbc7deb02010-11-03 05:14:24 +0000910
Owen Andersoneb6779c2010-12-07 00:45:21 +0000911 def pci : tPseudoInst<(outs GPR:$Rt), (ins i32imm:$addr), Size4Bytes, iis,
912 [(set GPR:$Rt, (opnode (ARMWrapper tconstpool:$addr)))]>;
Evan Chengf3c21b82009-06-30 02:15:48 +0000913}
914
David Goodwin73b8f162009-06-30 22:11:34 +0000915/// T2I_st - Defines a set of (op r, {imm12|imm8|so_reg}) store patterns.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000916multiclass T2I_st<bits<2> opcod, string opc,
Evan Cheng7e2fe912010-10-28 06:47:08 +0000917 InstrItinClass iii, InstrItinClass iis, PatFrag opnode> {
Owen Anderson75579f72010-11-29 22:44:32 +0000918 def i12 : T2Ii12<(outs), (ins GPR:$Rt, t2addrmode_imm12:$addr), iii,
919 opc, ".w\t$Rt, $addr",
920 [(opnode GPR:$Rt, t2addrmode_imm12:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000921 let Inst{31-27} = 0b11111;
922 let Inst{26-23} = 0b0001;
923 let Inst{22-21} = opcod;
924 let Inst{20} = 0; // !load
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000925
Owen Anderson75579f72010-11-29 22:44:32 +0000926 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000927 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000928
Owen Anderson80dd3e02010-11-30 22:45:47 +0000929 bits<17> addr;
930 let Inst{19-16} = addr{16-13}; // Rn
931 let Inst{23} = addr{12}; // U
932 let Inst{11-0} = addr{11-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000933 }
Owen Anderson75579f72010-11-29 22:44:32 +0000934 def i8 : T2Ii8 <(outs), (ins GPR:$Rt, t2addrmode_imm8:$addr), iii,
935 opc, "\t$Rt, $addr",
936 [(opnode GPR:$Rt, t2addrmode_imm8:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000937 let Inst{31-27} = 0b11111;
938 let Inst{26-23} = 0b0000;
939 let Inst{22-21} = opcod;
940 let Inst{20} = 0; // !load
941 let Inst{11} = 1;
942 // Offset: index==TRUE, wback==FALSE
943 let Inst{10} = 1; // The P bit.
944 let Inst{8} = 0; // The W bit.
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000945
Owen Anderson75579f72010-11-29 22:44:32 +0000946 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000947 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000948
Owen Anderson75579f72010-11-29 22:44:32 +0000949 bits<13> addr;
950 let Inst{19-16} = addr{12-9}; // Rn
951 let Inst{9} = addr{8}; // U
952 let Inst{7-0} = addr{7-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000953 }
Owen Anderson75579f72010-11-29 22:44:32 +0000954 def s : T2Iso <(outs), (ins GPR:$Rt, t2addrmode_so_reg:$addr), iis,
955 opc, ".w\t$Rt, $addr",
956 [(opnode GPR:$Rt, t2addrmode_so_reg:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000957 let Inst{31-27} = 0b11111;
958 let Inst{26-23} = 0b0000;
959 let Inst{22-21} = opcod;
960 let Inst{20} = 0; // !load
961 let Inst{11-6} = 0b000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000962
Owen Anderson75579f72010-11-29 22:44:32 +0000963 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000964 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000965
Owen Anderson75579f72010-11-29 22:44:32 +0000966 bits<10> addr;
967 let Inst{19-16} = addr{9-6}; // Rn
968 let Inst{3-0} = addr{5-2}; // Rm
969 let Inst{5-4} = addr{1-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000970 }
David Goodwin73b8f162009-06-30 22:11:34 +0000971}
972
Evan Cheng0e55fd62010-09-30 01:08:25 +0000973/// T2I_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chengd27c9fc2009-07-03 01:43:10 +0000974/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000975multiclass T2I_ext_rrot<bits<3> opcod, string opc, PatFrag opnode> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +0000976 def r : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iEXTr,
977 opc, ".w\t$Rd, $Rm",
978 [(set rGPR:$Rd, (opnode rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000979 let Inst{31-27} = 0b11111;
980 let Inst{26-23} = 0b0100;
981 let Inst{22-20} = opcod;
982 let Inst{19-16} = 0b1111; // Rn
983 let Inst{15-12} = 0b1111;
984 let Inst{7} = 1;
985 let Inst{5-4} = 0b00; // rotate
986 }
Jim Grosbach0be099d2010-12-10 21:24:18 +0000987 def r_rot : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, rot_imm:$rot), IIC_iEXTr,
Owen Anderson2c4c45d2010-11-15 21:12:05 +0000988 opc, ".w\t$Rd, $Rm, ror $rot",
989 [(set rGPR:$Rd, (opnode (rotr rGPR:$Rm, rot_imm:$rot)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000990 let Inst{31-27} = 0b11111;
991 let Inst{26-23} = 0b0100;
992 let Inst{22-20} = opcod;
993 let Inst{19-16} = 0b1111; // Rn
994 let Inst{15-12} = 0b1111;
995 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +0000996
Owen Anderson2c4c45d2010-11-15 21:12:05 +0000997 bits<2> rot;
998 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chend68e1192009-12-15 17:24:14 +0000999 }
Evan Chengd27c9fc2009-07-03 01:43:10 +00001000}
1001
Eli Friedman761fa7a2010-06-24 18:20:04 +00001002// UXTB16 - Requres T2ExtractPack, does not need the .w qualifier.
Evan Cheng0e55fd62010-09-30 01:08:25 +00001003multiclass T2I_ext_rrot_uxtb16<bits<3> opcod, string opc, PatFrag opnode> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001004 def r : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iEXTr,
1005 opc, "\t$Rd, $Rm",
1006 [(set rGPR:$Rd, (opnode rGPR:$Rm))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001007 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chen267124c2010-03-04 22:24:41 +00001008 let Inst{31-27} = 0b11111;
1009 let Inst{26-23} = 0b0100;
1010 let Inst{22-20} = opcod;
1011 let Inst{19-16} = 0b1111; // Rn
1012 let Inst{15-12} = 0b1111;
1013 let Inst{7} = 1;
1014 let Inst{5-4} = 0b00; // rotate
1015 }
Jim Grosbach0be099d2010-12-10 21:24:18 +00001016 def r_rot : T2TwoReg<(outs rGPR:$dst), (ins rGPR:$Rm, rot_imm:$rot),
1017 IIC_iEXTr, opc, "\t$dst, $Rm, ror $rot",
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001018 [(set rGPR:$dst, (opnode (rotr rGPR:$Rm, rot_imm:$rot)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001019 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chen267124c2010-03-04 22:24:41 +00001020 let Inst{31-27} = 0b11111;
1021 let Inst{26-23} = 0b0100;
1022 let Inst{22-20} = opcod;
1023 let Inst{19-16} = 0b1111; // Rn
1024 let Inst{15-12} = 0b1111;
1025 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001026
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001027 bits<2> rot;
1028 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chen267124c2010-03-04 22:24:41 +00001029 }
1030}
1031
Eli Friedman761fa7a2010-06-24 18:20:04 +00001032// SXTB16 - Requres T2ExtractPack, does not need the .w qualifier, no pattern
1033// supported yet.
Evan Cheng0e55fd62010-09-30 01:08:25 +00001034multiclass T2I_ext_rrot_sxtb16<bits<3> opcod, string opc> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001035 def r : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iEXTr,
1036 opc, "\t$Rd, $Rm", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001037 let Inst{31-27} = 0b11111;
1038 let Inst{26-23} = 0b0100;
1039 let Inst{22-20} = opcod;
1040 let Inst{19-16} = 0b1111; // Rn
1041 let Inst{15-12} = 0b1111;
1042 let Inst{7} = 1;
1043 let Inst{5-4} = 0b00; // rotate
1044 }
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001045 def r_rot : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, i32imm:$rot), IIC_iEXTr,
1046 opc, "\t$Rd, $Rm, ror $rot", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001047 let Inst{31-27} = 0b11111;
1048 let Inst{26-23} = 0b0100;
1049 let Inst{22-20} = opcod;
1050 let Inst{19-16} = 0b1111; // Rn
1051 let Inst{15-12} = 0b1111;
1052 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001053
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001054 bits<2> rot;
1055 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chen93042d12010-03-02 18:14:57 +00001056 }
1057}
1058
Evan Cheng0e55fd62010-09-30 01:08:25 +00001059/// T2I_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chengd27c9fc2009-07-03 01:43:10 +00001060/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng0e55fd62010-09-30 01:08:25 +00001061multiclass T2I_exta_rrot<bits<3> opcod, string opc, PatFrag opnode> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001062 def rr : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iEXTAr,
1063 opc, "\t$Rd, $Rn, $Rm",
1064 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001065 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001066 let Inst{31-27} = 0b11111;
1067 let Inst{26-23} = 0b0100;
1068 let Inst{22-20} = opcod;
1069 let Inst{15-12} = 0b1111;
1070 let Inst{7} = 1;
1071 let Inst{5-4} = 0b00; // rotate
1072 }
Jim Grosbach0be099d2010-12-10 21:24:18 +00001073 def rr_rot : T2ThreeReg<(outs rGPR:$Rd),
1074 (ins rGPR:$Rn, rGPR:$Rm, rot_imm:$rot),
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001075 IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
1076 [(set rGPR:$Rd, (opnode rGPR:$Rn,
1077 (rotr rGPR:$Rm, rot_imm:$rot)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001078 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001079 let Inst{31-27} = 0b11111;
1080 let Inst{26-23} = 0b0100;
1081 let Inst{22-20} = opcod;
1082 let Inst{15-12} = 0b1111;
1083 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001084
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001085 bits<2> rot;
1086 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chend68e1192009-12-15 17:24:14 +00001087 }
Evan Chengd27c9fc2009-07-03 01:43:10 +00001088}
1089
Johnny Chen93042d12010-03-02 18:14:57 +00001090// DO variant - disassembly only, no pattern
1091
Evan Cheng0e55fd62010-09-30 01:08:25 +00001092multiclass T2I_exta_rrot_DO<bits<3> opcod, string opc> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001093 def rr : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iEXTAr,
1094 opc, "\t$Rd, $Rn, $Rm", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001095 let Inst{31-27} = 0b11111;
1096 let Inst{26-23} = 0b0100;
1097 let Inst{22-20} = opcod;
1098 let Inst{15-12} = 0b1111;
1099 let Inst{7} = 1;
1100 let Inst{5-4} = 0b00; // rotate
1101 }
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001102 def rr_rot : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, i32imm:$rot),
1103 IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm, ror $rot", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001104 let Inst{31-27} = 0b11111;
1105 let Inst{26-23} = 0b0100;
1106 let Inst{22-20} = opcod;
1107 let Inst{15-12} = 0b1111;
1108 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001109
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001110 bits<2> rot;
1111 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chen93042d12010-03-02 18:14:57 +00001112 }
1113}
1114
Anton Korobeynikov52237112009-06-17 18:13:58 +00001115//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +00001116// Instructions
1117//===----------------------------------------------------------------------===//
1118
1119//===----------------------------------------------------------------------===//
Evan Chenga09b9ca2009-06-24 23:47:58 +00001120// Miscellaneous Instructions.
1121//
1122
Owen Andersonda663f72010-11-15 21:30:39 +00001123class T2PCOneRegImm<dag oops, dag iops, InstrItinClass itin,
1124 string asm, list<dag> pattern>
1125 : T2XI<oops, iops, itin, asm, pattern> {
1126 bits<4> Rd;
1127 bits<12> label;
Jim Grosbach7a088642010-11-19 17:11:02 +00001128
Jim Grosbach86386922010-12-08 22:10:43 +00001129 let Inst{11-8} = Rd;
Owen Andersonda663f72010-11-15 21:30:39 +00001130 let Inst{26} = label{11};
1131 let Inst{14-12} = label{10-8};
1132 let Inst{7-0} = label{7-0};
1133}
1134
Evan Chenga09b9ca2009-06-24 23:47:58 +00001135// LEApcrel - Load a pc-relative address into a register without offending the
1136// assembler.
Owen Andersona838a252010-12-14 00:36:49 +00001137def t2ADR : T2PCOneRegImm<(outs rGPR:$Rd),
1138 (ins t2adrlabel:$addr, pred:$p),
1139 IIC_iALUi, "adr{$p}.w\t$Rd, #$addr", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001140 let Inst{31-27} = 0b11110;
1141 let Inst{25-24} = 0b10;
1142 // Inst{23:21} = '11' (add = FALSE) or '00' (add = TRUE)
1143 let Inst{22} = 0;
1144 let Inst{20} = 0;
1145 let Inst{19-16} = 0b1111; // Rn
1146 let Inst{15} = 0;
Jim Grosbach00f25fa2010-12-14 20:46:39 +00001147
Owen Andersona838a252010-12-14 00:36:49 +00001148 bits<4> Rd;
1149 bits<13> addr;
1150 let Inst{11-8} = Rd;
1151 let Inst{23} = addr{12};
1152 let Inst{21} = addr{12};
1153 let Inst{26} = addr{11};
1154 let Inst{14-12} = addr{10-8};
1155 let Inst{7-0} = addr{7-0};
Owen Anderson6b8719f2010-12-13 22:51:08 +00001156}
Owen Andersona838a252010-12-14 00:36:49 +00001157
1158let neverHasSideEffects = 1, isReMaterializable = 1 in
1159def t2LEApcrel : PseudoInst<(outs rGPR:$Rd), (ins i32imm:$label, pred:$p),
1160 IIC_iALUi, []>;
1161def t2LEApcrelJT : PseudoInst<(outs rGPR:$Rd),
Bob Wilson4f38b382009-08-21 21:58:55 +00001162 (ins i32imm:$label, nohash_imm:$id, pred:$p), IIC_iALUi,
Owen Andersona838a252010-12-14 00:36:49 +00001163 []>;
Evan Chenga09b9ca2009-06-24 23:47:58 +00001164
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001165
1166// FIXME: None of these add/sub SP special instructions should be necessary
1167// at all for thumb2 since they use the same encodings as the generic
1168// add/sub instructions. In thumb1 we need them since they have dedicated
1169// encodings. At the least, they should be pseudo instructions.
Evan Cheng86198642009-08-07 00:34:42 +00001170// ADD r, sp, {so_imm|i12}
Jim Grosbacha0e23c52010-12-09 01:21:27 +00001171let isCodeGenOnly = 1 in {
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001172def t2ADDrSPi : T2sTwoRegImm<(outs GPR:$Rd), (ins GPR:$Rn, t2_so_imm:$imm),
1173 IIC_iALUi, "add", ".w\t$Rd, $Rn, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001174 let Inst{31-27} = 0b11110;
1175 let Inst{25} = 0;
1176 let Inst{24-21} = 0b1000;
Johnny Chend68e1192009-12-15 17:24:14 +00001177 let Inst{15} = 0;
1178}
Jim Grosbach20e0fa62010-12-08 23:24:29 +00001179def t2ADDrSPi12 : T2TwoRegImm<(outs GPR:$Rd), (ins GPR:$Rn, imm0_4095:$imm),
1180 IIC_iALUi, "addw", "\t$Rd, $Rn, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001181 let Inst{31-27} = 0b11110;
Jim Grosbachb76dfe02010-12-08 22:50:19 +00001182 let Inst{25-20} = 0b100000;
Johnny Chend68e1192009-12-15 17:24:14 +00001183 let Inst{15} = 0;
1184}
Evan Cheng86198642009-08-07 00:34:42 +00001185
1186// ADD r, sp, so_reg
Owen Andersonda663f72010-11-15 21:30:39 +00001187def t2ADDrSPs : T2sTwoRegShiftedReg<
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001188 (outs GPR:$Rd), (ins GPR:$Rn, t2_so_reg:$ShiftedRm),
1189 IIC_iALUsi, "add", ".w\t$Rd, $Rn, $ShiftedRm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001190 let Inst{31-27} = 0b11101;
1191 let Inst{26-25} = 0b01;
1192 let Inst{24-21} = 0b1000;
Johnny Chend68e1192009-12-15 17:24:14 +00001193 let Inst{15} = 0;
1194}
Evan Cheng86198642009-08-07 00:34:42 +00001195
1196// SUB r, sp, {so_imm|i12}
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001197def t2SUBrSPi : T2sTwoRegImm<(outs GPR:$Rd), (ins GPR:$Rn, t2_so_imm:$imm),
1198 IIC_iALUi, "sub", ".w\t$Rd, $Rn, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001199 let Inst{31-27} = 0b11110;
1200 let Inst{25} = 0;
1201 let Inst{24-21} = 0b1101;
Johnny Chend68e1192009-12-15 17:24:14 +00001202 let Inst{15} = 0;
1203}
Jim Grosbach20e0fa62010-12-08 23:24:29 +00001204def t2SUBrSPi12 : T2TwoRegImm<(outs GPR:$Rd), (ins GPR:$Rn, imm0_4095:$imm),
1205 IIC_iALUi, "subw", "\t$Rd, $Rn, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001206 let Inst{31-27} = 0b11110;
Jim Grosbach37474e62010-12-08 23:12:09 +00001207 let Inst{25-20} = 0b101010;
Johnny Chend68e1192009-12-15 17:24:14 +00001208 let Inst{15} = 0;
1209}
Evan Cheng86198642009-08-07 00:34:42 +00001210
1211// SUB r, sp, so_reg
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001212def t2SUBrSPs : T2sTwoRegImm<(outs GPR:$Rd), (ins GPR:$Rn, t2_so_reg:$imm),
David Goodwin5d598aa2009-08-19 18:00:44 +00001213 IIC_iALUsi,
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001214 "sub", "\t$Rd, $Rn, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001215 let Inst{31-27} = 0b11101;
1216 let Inst{26-25} = 0b01;
1217 let Inst{24-21} = 0b1101;
Johnny Chend68e1192009-12-15 17:24:14 +00001218 let Inst{19-16} = 0b1101; // Rn = sp
1219 let Inst{15} = 0;
1220}
Jim Grosbacha0e23c52010-12-09 01:21:27 +00001221} // end isCodeGenOnly = 1
Evan Cheng86198642009-08-07 00:34:42 +00001222
Jim Grosbachb1dc3932010-05-05 20:44:35 +00001223// Signed and unsigned division on v7-M
Jim Grosbach7a088642010-11-19 17:11:02 +00001224def t2SDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001225 "sdiv", "\t$Rd, $Rn, $Rm",
1226 [(set rGPR:$Rd, (sdiv rGPR:$Rn, rGPR:$Rm))]>,
Evan Chenge8e67e12010-11-19 06:15:10 +00001227 Requires<[HasDivide, IsThumb2]> {
Johnny Chen93042d12010-03-02 18:14:57 +00001228 let Inst{31-27} = 0b11111;
1229 let Inst{26-21} = 0b011100;
1230 let Inst{20} = 0b1;
1231 let Inst{15-12} = 0b1111;
1232 let Inst{7-4} = 0b1111;
1233}
1234
Jim Grosbach7a088642010-11-19 17:11:02 +00001235def t2UDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001236 "udiv", "\t$Rd, $Rn, $Rm",
1237 [(set rGPR:$Rd, (udiv rGPR:$Rn, rGPR:$Rm))]>,
Evan Chenge8e67e12010-11-19 06:15:10 +00001238 Requires<[HasDivide, IsThumb2]> {
Johnny Chen93042d12010-03-02 18:14:57 +00001239 let Inst{31-27} = 0b11111;
1240 let Inst{26-21} = 0b011101;
1241 let Inst{20} = 0b1;
1242 let Inst{15-12} = 0b1111;
1243 let Inst{7-4} = 0b1111;
1244}
1245
Evan Chenga09b9ca2009-06-24 23:47:58 +00001246//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +00001247// Load / store Instructions.
1248//
1249
Evan Cheng055b0312009-06-29 07:51:04 +00001250// Load
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001251let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng7e2fe912010-10-28 06:47:08 +00001252defm t2LDR : T2I_ld<0, 0b10, "ldr", IIC_iLoad_i, IIC_iLoad_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001253 UnOpFrag<(load node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001254
Evan Chengf3c21b82009-06-30 02:15:48 +00001255// Loads with zero extension
Evan Cheng7e2fe912010-10-28 06:47:08 +00001256defm t2LDRH : T2I_ld<0, 0b01, "ldrh", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001257 UnOpFrag<(zextloadi16 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001258defm t2LDRB : T2I_ld<0, 0b00, "ldrb", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001259 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001260
Evan Chengf3c21b82009-06-30 02:15:48 +00001261// Loads with sign extension
Evan Cheng7e2fe912010-10-28 06:47:08 +00001262defm t2LDRSH : T2I_ld<1, 0b01, "ldrsh", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001263 UnOpFrag<(sextloadi16 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001264defm t2LDRSB : T2I_ld<1, 0b00, "ldrsb", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001265 UnOpFrag<(sextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001266
Owen Anderson9d63d902010-12-01 19:18:46 +00001267let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chengf3c21b82009-06-30 02:15:48 +00001268// Load doubleword
Owen Anderson9d63d902010-12-01 19:18:46 +00001269def t2LDRDi8 : T2Ii8s4<1, 0, 1, (outs rGPR:$Rt, rGPR:$Rt2),
Evan Chenge298ab22009-09-27 09:46:04 +00001270 (ins t2addrmode_imm8s4:$addr),
Owen Anderson9d63d902010-12-01 19:18:46 +00001271 IIC_iLoad_d_i, "ldrd", "\t$Rt, $Rt2, $addr", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001272} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chengf3c21b82009-06-30 02:15:48 +00001273
1274// zextload i1 -> zextload i8
1275def : T2Pat<(zextloadi1 t2addrmode_imm12:$addr),
1276 (t2LDRBi12 t2addrmode_imm12:$addr)>;
1277def : T2Pat<(zextloadi1 t2addrmode_imm8:$addr),
1278 (t2LDRBi8 t2addrmode_imm8:$addr)>;
1279def : T2Pat<(zextloadi1 t2addrmode_so_reg:$addr),
1280 (t2LDRBs t2addrmode_so_reg:$addr)>;
1281def : T2Pat<(zextloadi1 (ARMWrapper tconstpool:$addr)),
1282 (t2LDRBpci tconstpool:$addr)>;
1283
1284// extload -> zextload
1285// FIXME: Reduce the number of patterns by legalizing extload to zextload
1286// earlier?
1287def : T2Pat<(extloadi1 t2addrmode_imm12:$addr),
1288 (t2LDRBi12 t2addrmode_imm12:$addr)>;
1289def : T2Pat<(extloadi1 t2addrmode_imm8:$addr),
1290 (t2LDRBi8 t2addrmode_imm8:$addr)>;
1291def : T2Pat<(extloadi1 t2addrmode_so_reg:$addr),
1292 (t2LDRBs t2addrmode_so_reg:$addr)>;
1293def : T2Pat<(extloadi1 (ARMWrapper tconstpool:$addr)),
1294 (t2LDRBpci tconstpool:$addr)>;
1295
1296def : T2Pat<(extloadi8 t2addrmode_imm12:$addr),
1297 (t2LDRBi12 t2addrmode_imm12:$addr)>;
1298def : T2Pat<(extloadi8 t2addrmode_imm8:$addr),
1299 (t2LDRBi8 t2addrmode_imm8:$addr)>;
1300def : T2Pat<(extloadi8 t2addrmode_so_reg:$addr),
1301 (t2LDRBs t2addrmode_so_reg:$addr)>;
1302def : T2Pat<(extloadi8 (ARMWrapper tconstpool:$addr)),
1303 (t2LDRBpci tconstpool:$addr)>;
1304
1305def : T2Pat<(extloadi16 t2addrmode_imm12:$addr),
1306 (t2LDRHi12 t2addrmode_imm12:$addr)>;
1307def : T2Pat<(extloadi16 t2addrmode_imm8:$addr),
1308 (t2LDRHi8 t2addrmode_imm8:$addr)>;
1309def : T2Pat<(extloadi16 t2addrmode_so_reg:$addr),
1310 (t2LDRHs t2addrmode_so_reg:$addr)>;
1311def : T2Pat<(extloadi16 (ARMWrapper tconstpool:$addr)),
1312 (t2LDRHpci tconstpool:$addr)>;
Evan Cheng055b0312009-06-29 07:51:04 +00001313
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001314// FIXME: The destination register of the loads and stores can't be PC, but
1315// can be SP. We need another regclass (similar to rGPR) to represent
1316// that. Not a pressing issue since these are selected manually,
1317// not via pattern.
1318
Evan Chenge88d5ce2009-07-02 07:28:31 +00001319// Indexed loads
Owen Anderson6af50f72010-11-30 00:14:31 +00001320
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001321let mayLoad = 1, neverHasSideEffects = 1 in {
Owen Anderson6b0fa632010-12-09 02:56:12 +00001322def t2LDR_PRE : T2Iidxldst<0, 0b10, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001323 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001324 AddrModeT2_i8, IndexModePre, IIC_iLoad_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001325 "ldr", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001326 []>;
1327
Owen Anderson6b0fa632010-12-09 02:56:12 +00001328def t2LDR_POST : T2Iidxldst<0, 0b10, 1, 0, (outs GPR:$Rt, GPR:$Rn),
1329 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001330 AddrModeT2_i8, IndexModePost, IIC_iLoad_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001331 "ldr", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001332 []>;
1333
Owen Anderson6b0fa632010-12-09 02:56:12 +00001334def t2LDRB_PRE : T2Iidxldst<0, 0b00, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001335 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001336 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001337 "ldrb", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001338 []>;
Owen Anderson6b0fa632010-12-09 02:56:12 +00001339def t2LDRB_POST : T2Iidxldst<0, 0b00, 1, 0, (outs GPR:$Rt, GPR:$Rn),
1340 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001341 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001342 "ldrb", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001343 []>;
1344
Owen Anderson6b0fa632010-12-09 02:56:12 +00001345def t2LDRH_PRE : T2Iidxldst<0, 0b01, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001346 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001347 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001348 "ldrh", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001349 []>;
Owen Anderson6b0fa632010-12-09 02:56:12 +00001350def t2LDRH_POST : T2Iidxldst<0, 0b01, 1, 0, (outs GPR:$Rt, GPR:$Rn),
1351 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001352 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001353 "ldrh", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001354 []>;
1355
Owen Anderson6b0fa632010-12-09 02:56:12 +00001356def t2LDRSB_PRE : T2Iidxldst<1, 0b00, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001357 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001358 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001359 "ldrsb", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001360 []>;
Owen Anderson6b0fa632010-12-09 02:56:12 +00001361def t2LDRSB_POST : T2Iidxldst<1, 0b00, 1, 0, (outs GPR:$Rt, GPR:$Rn),
1362 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001363 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001364 "ldrsb", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001365 []>;
1366
Owen Anderson6b0fa632010-12-09 02:56:12 +00001367def t2LDRSH_PRE : T2Iidxldst<1, 0b01, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001368 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001369 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001370 "ldrsh", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001371 []>;
Owen Anderson6b0fa632010-12-09 02:56:12 +00001372def t2LDRSH_POST : T2Iidxldst<1, 0b01, 1, 0, (outs GPR:$dst, GPR:$Rn),
1373 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001374 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001375 "ldrsh", "\t$dst, [$Rn], $addr", "$base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001376 []>;
Jim Grosbach7a088642010-11-19 17:11:02 +00001377} // mayLoad = 1, neverHasSideEffects = 1
Evan Cheng4fbb9962009-07-02 23:16:11 +00001378
Johnny Chene54a3ef2010-03-03 18:45:36 +00001379// LDRT, LDRBT, LDRHT, LDRSBT, LDRSHT all have offset mode (PUW=0b110) and are
1380// for disassembly only.
1381// Ref: A8.6.57 LDR (immediate, Thumb) Encoding T4
Evan Cheng0e55fd62010-09-30 01:08:25 +00001382class T2IldT<bit signed, bits<2> type, string opc, InstrItinClass ii>
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001383 : T2Ii8<(outs GPR:$Rt), (ins t2addrmode_imm8:$addr), ii, opc,
1384 "\t$Rt, $addr", []> {
Johnny Chene54a3ef2010-03-03 18:45:36 +00001385 let Inst{31-27} = 0b11111;
1386 let Inst{26-25} = 0b00;
1387 let Inst{24} = signed;
1388 let Inst{23} = 0;
1389 let Inst{22-21} = type;
1390 let Inst{20} = 1; // load
1391 let Inst{11} = 1;
1392 let Inst{10-8} = 0b110; // PUW.
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001393
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001394 bits<4> Rt;
1395 bits<13> addr;
Jim Grosbach86386922010-12-08 22:10:43 +00001396 let Inst{15-12} = Rt;
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001397 let Inst{19-16} = addr{12-9};
1398 let Inst{7-0} = addr{7-0};
Johnny Chene54a3ef2010-03-03 18:45:36 +00001399}
1400
Evan Cheng0e55fd62010-09-30 01:08:25 +00001401def t2LDRT : T2IldT<0, 0b10, "ldrt", IIC_iLoad_i>;
1402def t2LDRBT : T2IldT<0, 0b00, "ldrbt", IIC_iLoad_bh_i>;
1403def t2LDRHT : T2IldT<0, 0b01, "ldrht", IIC_iLoad_bh_i>;
1404def t2LDRSBT : T2IldT<1, 0b00, "ldrsbt", IIC_iLoad_bh_i>;
1405def t2LDRSHT : T2IldT<1, 0b01, "ldrsht", IIC_iLoad_bh_i>;
Johnny Chene54a3ef2010-03-03 18:45:36 +00001406
David Goodwin73b8f162009-06-30 22:11:34 +00001407// Store
Evan Cheng7e2fe912010-10-28 06:47:08 +00001408defm t2STR :T2I_st<0b10,"str", IIC_iStore_i, IIC_iStore_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001409 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001410defm t2STRB:T2I_st<0b00,"strb", IIC_iStore_bh_i, IIC_iStore_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001411 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001412defm t2STRH:T2I_st<0b01,"strh", IIC_iStore_bh_i, IIC_iStore_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001413 BinOpFrag<(truncstorei16 node:$LHS, node:$RHS)>>;
David Goodwin73b8f162009-06-30 22:11:34 +00001414
David Goodwin6647cea2009-06-30 22:50:01 +00001415// Store doubleword
Owen Anderson9d63d902010-12-01 19:18:46 +00001416let mayLoad = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
Johnny Chend68e1192009-12-15 17:24:14 +00001417def t2STRDi8 : T2Ii8s4<1, 0, 0, (outs),
Owen Anderson9d63d902010-12-01 19:18:46 +00001418 (ins GPR:$Rt, GPR:$Rt2, t2addrmode_imm8s4:$addr),
1419 IIC_iStore_d_r, "strd", "\t$Rt, $Rt2, $addr", []>;
David Goodwin6647cea2009-06-30 22:50:01 +00001420
Evan Cheng6d94f112009-07-03 00:06:39 +00001421// Indexed stores
Owen Anderson6b0fa632010-12-09 02:56:12 +00001422def t2STR_PRE : T2Iidxldst<0, 0b10, 0, 1, (outs GPR:$base_wb),
Owen Anderson6af50f72010-11-30 00:14:31 +00001423 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001424 AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001425 "str", "\t$Rt, [$Rn, $addr]!", "$Rn = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001426 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001427 (pre_store GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001428
Owen Anderson6b0fa632010-12-09 02:56:12 +00001429def t2STR_POST : T2Iidxldst<0, 0b10, 0, 0, (outs GPR:$base_wb),
Owen Anderson6af50f72010-11-30 00:14:31 +00001430 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001431 AddrModeT2_i8, IndexModePost, IIC_iStore_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001432 "str", "\t$Rt, [$Rn], $addr", "$Rn = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001433 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001434 (post_store GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001435
Owen Anderson6b0fa632010-12-09 02:56:12 +00001436def t2STRH_PRE : T2Iidxldst<0, 0b01, 0, 1, (outs GPR:$base_wb),
Owen Anderson6af50f72010-11-30 00:14:31 +00001437 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001438 AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001439 "strh", "\t$Rt, [$Rn, $addr]!", "$Rn = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001440 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001441 (pre_truncsti16 GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001442
Owen Anderson6b0fa632010-12-09 02:56:12 +00001443def t2STRH_POST : T2Iidxldst<0, 0b01, 0, 0, (outs GPR:$base_wb),
Owen Anderson6af50f72010-11-30 00:14:31 +00001444 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001445 AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001446 "strh", "\t$Rt, [$Rn], $addr", "$Rn = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001447 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001448 (post_truncsti16 GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001449
Owen Anderson6b0fa632010-12-09 02:56:12 +00001450def t2STRB_PRE : T2Iidxldst<0, 0b00, 0, 1, (outs GPR:$base_wb),
Owen Anderson6af50f72010-11-30 00:14:31 +00001451 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001452 AddrModeT2_i8, IndexModePre, IIC_iStore_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001453 "strb", "\t$Rt, [$Rn, $addr]!", "$Rn = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001454 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001455 (pre_truncsti8 GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001456
Owen Anderson6b0fa632010-12-09 02:56:12 +00001457def t2STRB_POST : T2Iidxldst<0, 0b00, 0, 0, (outs GPR:$base_wb),
Owen Anderson6af50f72010-11-30 00:14:31 +00001458 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001459 AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001460 "strb", "\t$Rt, [$Rn], $addr", "$Rn = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001461 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001462 (post_truncsti8 GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001463
Johnny Chene54a3ef2010-03-03 18:45:36 +00001464// STRT, STRBT, STRHT all have offset mode (PUW=0b110) and are for disassembly
1465// only.
1466// Ref: A8.6.193 STR (immediate, Thumb) Encoding T4
Evan Cheng0e55fd62010-09-30 01:08:25 +00001467class T2IstT<bits<2> type, string opc, InstrItinClass ii>
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001468 : T2Ii8<(outs GPR:$Rt), (ins t2addrmode_imm8:$addr), ii, opc,
1469 "\t$Rt, $addr", []> {
Johnny Chene54a3ef2010-03-03 18:45:36 +00001470 let Inst{31-27} = 0b11111;
1471 let Inst{26-25} = 0b00;
1472 let Inst{24} = 0; // not signed
1473 let Inst{23} = 0;
1474 let Inst{22-21} = type;
1475 let Inst{20} = 0; // store
1476 let Inst{11} = 1;
1477 let Inst{10-8} = 0b110; // PUW
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001478
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001479 bits<4> Rt;
1480 bits<13> addr;
Jim Grosbach86386922010-12-08 22:10:43 +00001481 let Inst{15-12} = Rt;
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001482 let Inst{19-16} = addr{12-9};
1483 let Inst{7-0} = addr{7-0};
Johnny Chene54a3ef2010-03-03 18:45:36 +00001484}
1485
Evan Cheng0e55fd62010-09-30 01:08:25 +00001486def t2STRT : T2IstT<0b10, "strt", IIC_iStore_i>;
1487def t2STRBT : T2IstT<0b00, "strbt", IIC_iStore_bh_i>;
1488def t2STRHT : T2IstT<0b01, "strht", IIC_iStore_bh_i>;
David Goodwind1fa1202009-07-01 00:01:13 +00001489
Johnny Chenae1757b2010-03-11 01:13:36 +00001490// ldrd / strd pre / post variants
1491// For disassembly only.
1492
Owen Anderson9d63d902010-12-01 19:18:46 +00001493def t2LDRD_PRE : T2Ii8s4<1, 1, 1, (outs GPR:$Rt, GPR:$Rt2),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001494 (ins GPR:$base, t2am_imm8s4_offset:$imm), IIC_iLoad_d_ru,
Owen Anderson9d63d902010-12-01 19:18:46 +00001495 "ldrd", "\t$Rt, $Rt2, [$base, $imm]!", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001496
Owen Anderson9d63d902010-12-01 19:18:46 +00001497def t2LDRD_POST : T2Ii8s4<0, 1, 1, (outs GPR:$Rt, GPR:$Rt2),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001498 (ins GPR:$base, t2am_imm8s4_offset:$imm), IIC_iLoad_d_ru,
Owen Anderson9d63d902010-12-01 19:18:46 +00001499 "ldrd", "\t$Rt, $Rt2, [$base], $imm", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001500
1501def t2STRD_PRE : T2Ii8s4<1, 1, 0, (outs),
Owen Anderson9d63d902010-12-01 19:18:46 +00001502 (ins GPR:$Rt, GPR:$Rt2, GPR:$base, t2am_imm8s4_offset:$imm),
1503 IIC_iStore_d_ru, "strd", "\t$Rt, $Rt2, [$base, $imm]!", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001504
1505def t2STRD_POST : T2Ii8s4<0, 1, 0, (outs),
Owen Anderson9d63d902010-12-01 19:18:46 +00001506 (ins GPR:$Rt, GPR:$Rt2, GPR:$base, t2am_imm8s4_offset:$imm),
1507 IIC_iStore_d_ru, "strd", "\t$Rt, $Rt2, [$base], $imm", []>;
Evan Cheng2889cce2009-07-03 00:18:36 +00001508
Johnny Chen0635fc52010-03-04 17:40:44 +00001509// T2Ipl (Preload Data/Instruction) signals the memory system of possible future
1510// data/instruction access. These are for disassembly only.
Evan Chengdfed19f2010-11-03 06:34:55 +00001511// instr_write is inverted for Thumb mode: (prefetch 3) -> (preload 0),
1512// (prefetch 1) -> (preload 2), (prefetch 2) -> (preload 1).
Evan Cheng416941d2010-11-04 05:19:35 +00001513multiclass T2Ipl<bits<1> write, bits<1> instr, string opc> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001514
Evan Chengdfed19f2010-11-03 06:34:55 +00001515 def i12 : T2Ii12<(outs), (ins t2addrmode_imm12:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001516 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001517 [(ARMPreload t2addrmode_imm12:$addr, (i32 write), (i32 instr))]> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001518 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001519 let Inst{24} = instr;
Johnny Chen0635fc52010-03-04 17:40:44 +00001520 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001521 let Inst{21} = write;
Johnny Chen0635fc52010-03-04 17:40:44 +00001522 let Inst{20} = 1;
1523 let Inst{15-12} = 0b1111;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001524
Owen Anderson80dd3e02010-11-30 22:45:47 +00001525 bits<17> addr;
1526 let Inst{19-16} = addr{16-13}; // Rn
1527 let Inst{23} = addr{12}; // U
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001528 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chen0635fc52010-03-04 17:40:44 +00001529 }
1530
Evan Chengdfed19f2010-11-03 06:34:55 +00001531 def i8 : T2Ii8<(outs), (ins t2addrmode_imm8:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001532 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001533 [(ARMPreload t2addrmode_imm8:$addr, (i32 write), (i32 instr))]> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001534 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001535 let Inst{24} = instr;
Johnny Chen0635fc52010-03-04 17:40:44 +00001536 let Inst{23} = 0; // U = 0
1537 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001538 let Inst{21} = write;
Johnny Chen0635fc52010-03-04 17:40:44 +00001539 let Inst{20} = 1;
1540 let Inst{15-12} = 0b1111;
1541 let Inst{11-8} = 0b1100;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001542
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001543 bits<13> addr;
1544 let Inst{19-16} = addr{12-9}; // Rn
1545 let Inst{7-0} = addr{7-0}; // imm8
Johnny Chen0635fc52010-03-04 17:40:44 +00001546 }
1547
Evan Chengdfed19f2010-11-03 06:34:55 +00001548 def s : T2Iso<(outs), (ins t2addrmode_so_reg:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001549 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001550 [(ARMPreload t2addrmode_so_reg:$addr, (i32 write), (i32 instr))]> {
Evan Chengbc7deb02010-11-03 05:14:24 +00001551 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001552 let Inst{24} = instr;
Evan Chengbc7deb02010-11-03 05:14:24 +00001553 let Inst{23} = 0; // add = TRUE for T1
1554 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001555 let Inst{21} = write;
Evan Chengbc7deb02010-11-03 05:14:24 +00001556 let Inst{20} = 1;
1557 let Inst{15-12} = 0b1111;
1558 let Inst{11-6} = 0000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001559
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001560 bits<10> addr;
1561 let Inst{19-16} = addr{9-6}; // Rn
1562 let Inst{3-0} = addr{5-2}; // Rm
1563 let Inst{5-4} = addr{1-0}; // imm2
Evan Chengbc7deb02010-11-03 05:14:24 +00001564 }
Johnny Chen0635fc52010-03-04 17:40:44 +00001565}
1566
Evan Cheng416941d2010-11-04 05:19:35 +00001567defm t2PLD : T2Ipl<0, 0, "pld">, Requires<[IsThumb2]>;
1568defm t2PLDW : T2Ipl<1, 0, "pldw">, Requires<[IsThumb2,HasV7,HasMP]>;
1569defm t2PLI : T2Ipl<0, 1, "pli">, Requires<[IsThumb2,HasV7]>;
Johnny Chen0635fc52010-03-04 17:40:44 +00001570
Evan Cheng2889cce2009-07-03 00:18:36 +00001571//===----------------------------------------------------------------------===//
1572// Load / store multiple Instructions.
1573//
1574
Bill Wendling6c470b82010-11-13 09:09:38 +00001575multiclass thumb2_ldst_mult<string asm, InstrItinClass itin,
1576 InstrItinClass itin_upd, bit L_bit> {
Bill Wendling73fe34a2010-11-16 01:16:36 +00001577 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001578 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +00001579 itin, !strconcat(asm, "ia${p}.w\t$Rn, $regs"), []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001580 bits<4> Rn;
1581 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00001582
Bill Wendling6c470b82010-11-13 09:09:38 +00001583 let Inst{31-27} = 0b11101;
1584 let Inst{26-25} = 0b00;
1585 let Inst{24-23} = 0b01; // Increment After
1586 let Inst{22} = 0;
1587 let Inst{21} = 0; // No writeback
1588 let Inst{20} = L_bit;
1589 let Inst{19-16} = Rn;
1590 let Inst{15-0} = regs;
1591 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001592 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001593 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +00001594 itin_upd, !strconcat(asm, "ia${p}.w\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001595 bits<4> Rn;
1596 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00001597
Bill Wendling6c470b82010-11-13 09:09:38 +00001598 let Inst{31-27} = 0b11101;
1599 let Inst{26-25} = 0b00;
1600 let Inst{24-23} = 0b01; // Increment After
1601 let Inst{22} = 0;
1602 let Inst{21} = 1; // Writeback
1603 let Inst{20} = L_bit;
1604 let Inst{19-16} = Rn;
1605 let Inst{15-0} = regs;
1606 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001607 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001608 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1609 itin, !strconcat(asm, "db${p}.w\t$Rn, $regs"), []> {
1610 bits<4> Rn;
1611 bits<16> regs;
1612
1613 let Inst{31-27} = 0b11101;
1614 let Inst{26-25} = 0b00;
1615 let Inst{24-23} = 0b10; // Decrement Before
1616 let Inst{22} = 0;
1617 let Inst{21} = 0; // No writeback
1618 let Inst{20} = L_bit;
1619 let Inst{19-16} = Rn;
1620 let Inst{15-0} = regs;
1621 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001622 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001623 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1624 itin_upd, !strconcat(asm, "db${p}.w\t$Rn, $regs"), "$Rn = $wb", []> {
1625 bits<4> Rn;
1626 bits<16> regs;
1627
1628 let Inst{31-27} = 0b11101;
1629 let Inst{26-25} = 0b00;
1630 let Inst{24-23} = 0b10; // Decrement Before
1631 let Inst{22} = 0;
1632 let Inst{21} = 1; // Writeback
1633 let Inst{20} = L_bit;
1634 let Inst{19-16} = Rn;
1635 let Inst{15-0} = regs;
1636 }
1637}
1638
Bill Wendlingc93989a2010-11-13 11:20:05 +00001639let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00001640
1641let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
1642defm t2LDM : thumb2_ldst_mult<"ldm", IIC_iLoad_m, IIC_iLoad_mu, 1>;
1643
1644let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
1645defm t2STM : thumb2_ldst_mult<"stm", IIC_iStore_m, IIC_iStore_mu, 0>;
1646
1647} // neverHasSideEffects
1648
Bob Wilson815baeb2010-03-13 01:08:20 +00001649
Evan Cheng9cb9e672009-06-27 02:26:13 +00001650//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001651// Move Instructions.
1652//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001653
Evan Chengf49810c2009-06-23 17:48:47 +00001654let neverHasSideEffects = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001655def t2MOVr : T2sTwoReg<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVr,
1656 "mov", ".w\t$Rd, $Rm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001657 let Inst{31-27} = 0b11101;
1658 let Inst{26-25} = 0b01;
1659 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00001660 let Inst{19-16} = 0b1111; // Rn
1661 let Inst{14-12} = 0b000;
1662 let Inst{7-4} = 0b0000;
1663}
Evan Chengf49810c2009-06-23 17:48:47 +00001664
Evan Cheng5adb66a2009-09-28 09:14:39 +00001665// AddedComplexity to ensure isel tries t2MOVi before t2MOVi16.
Evan Chengc4af4632010-11-17 20:13:28 +00001666let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1,
1667 AddedComplexity = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001668def t2MOVi : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), IIC_iMOVi,
1669 "mov", ".w\t$Rd, $imm",
1670 [(set rGPR:$Rd, t2_so_imm:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001671 let Inst{31-27} = 0b11110;
1672 let Inst{25} = 0;
1673 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00001674 let Inst{19-16} = 0b1111; // Rn
1675 let Inst{15} = 0;
1676}
David Goodwin83b35932009-06-26 16:10:07 +00001677
Evan Chengc4af4632010-11-17 20:13:28 +00001678let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001679def t2MOVi16 : T2I<(outs rGPR:$Rd), (ins i32imm:$imm), IIC_iMOVi,
1680 "movw", "\t$Rd, $imm",
1681 [(set rGPR:$Rd, imm0_65535:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001682 let Inst{31-27} = 0b11110;
1683 let Inst{25} = 1;
1684 let Inst{24-21} = 0b0010;
1685 let Inst{20} = 0; // The S bit.
1686 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00001687
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001688 bits<4> Rd;
1689 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001690
Jim Grosbach86386922010-12-08 22:10:43 +00001691 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001692 let Inst{19-16} = imm{15-12};
1693 let Inst{26} = imm{11};
1694 let Inst{14-12} = imm{10-8};
1695 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00001696}
Evan Chengf49810c2009-06-23 17:48:47 +00001697
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001698let Constraints = "$src = $Rd" in
1699def t2MOVTi16 : T2I<(outs rGPR:$Rd), (ins rGPR:$src, i32imm:$imm), IIC_iMOVi,
1700 "movt", "\t$Rd, $imm",
1701 [(set rGPR:$Rd,
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001702 (or (and rGPR:$src, 0xffff), lo16AllZero:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001703 let Inst{31-27} = 0b11110;
1704 let Inst{25} = 1;
1705 let Inst{24-21} = 0b0110;
1706 let Inst{20} = 0; // The S bit.
1707 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00001708
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001709 bits<4> Rd;
1710 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001711
Jim Grosbach86386922010-12-08 22:10:43 +00001712 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001713 let Inst{19-16} = imm{15-12};
1714 let Inst{26} = imm{11};
1715 let Inst{14-12} = imm{10-8};
1716 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00001717}
Anton Korobeynikov52237112009-06-17 18:13:58 +00001718
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001719def : T2Pat<(or rGPR:$src, 0xffff0000), (t2MOVTi16 rGPR:$src, 0xffff)>;
Evan Cheng20956592009-10-21 08:15:52 +00001720
Anton Korobeynikov52237112009-06-17 18:13:58 +00001721//===----------------------------------------------------------------------===//
Evan Chengd27c9fc2009-07-03 01:43:10 +00001722// Extend Instructions.
1723//
1724
1725// Sign extenders
1726
Evan Cheng0e55fd62010-09-30 01:08:25 +00001727defm t2SXTB : T2I_ext_rrot<0b100, "sxtb",
Johnny Chend68e1192009-12-15 17:24:14 +00001728 UnOpFrag<(sext_inreg node:$Src, i8)>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001729defm t2SXTH : T2I_ext_rrot<0b000, "sxth",
Johnny Chend68e1192009-12-15 17:24:14 +00001730 UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001731defm t2SXTB16 : T2I_ext_rrot_sxtb16<0b010, "sxtb16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001732
Evan Cheng0e55fd62010-09-30 01:08:25 +00001733defm t2SXTAB : T2I_exta_rrot<0b100, "sxtab",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001734 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001735defm t2SXTAH : T2I_exta_rrot<0b000, "sxtah",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001736 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001737defm t2SXTAB16 : T2I_exta_rrot_DO<0b010, "sxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001738
Johnny Chen93042d12010-03-02 18:14:57 +00001739// TODO: SXT(A){B|H}16 - done for disassembly only
Evan Chengd27c9fc2009-07-03 01:43:10 +00001740
1741// Zero extenders
1742
1743let AddedComplexity = 16 in {
Evan Cheng0e55fd62010-09-30 01:08:25 +00001744defm t2UXTB : T2I_ext_rrot<0b101, "uxtb",
Johnny Chend68e1192009-12-15 17:24:14 +00001745 UnOpFrag<(and node:$Src, 0x000000FF)>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001746defm t2UXTH : T2I_ext_rrot<0b001, "uxth",
Johnny Chend68e1192009-12-15 17:24:14 +00001747 UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001748defm t2UXTB16 : T2I_ext_rrot_uxtb16<0b011, "uxtb16",
Johnny Chend68e1192009-12-15 17:24:14 +00001749 UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001750
Jim Grosbach79464942010-07-28 23:17:45 +00001751// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1752// The transformation should probably be done as a combiner action
1753// instead so we can include a check for masking back in the upper
1754// eight bits of the source into the lower eight bits of the result.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001755//def : T2Pat<(and (shl rGPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001756// (t2UXTB16r_rot rGPR:$Src, 24)>,
1757// Requires<[HasT2ExtractPack, IsThumb2]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001758def : T2Pat<(and (srl rGPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001759 (t2UXTB16r_rot rGPR:$Src, 8)>,
1760 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001761
Evan Cheng0e55fd62010-09-30 01:08:25 +00001762defm t2UXTAB : T2I_exta_rrot<0b101, "uxtab",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001763 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001764defm t2UXTAH : T2I_exta_rrot<0b001, "uxtah",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001765 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001766defm t2UXTAB16 : T2I_exta_rrot_DO<0b011, "uxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001767}
1768
1769//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001770// Arithmetic Instructions.
1771//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001772
Johnny Chend68e1192009-12-15 17:24:14 +00001773defm t2ADD : T2I_bin_ii12rs<0b000, "add",
1774 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
1775defm t2SUB : T2I_bin_ii12rs<0b101, "sub",
1776 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001777
Evan Chengf49810c2009-06-23 17:48:47 +00001778// ADD and SUB with 's' bit set. No 12-bit immediate (T4) variants.
Johnny Chend68e1192009-12-15 17:24:14 +00001779defm t2ADDS : T2I_bin_s_irs <0b1000, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001780 IIC_iALUi, IIC_iALUr, IIC_iALUsi,
Johnny Chend68e1192009-12-15 17:24:14 +00001781 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1782defm t2SUBS : T2I_bin_s_irs <0b1101, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001783 IIC_iALUi, IIC_iALUr, IIC_iALUsi,
Johnny Chend68e1192009-12-15 17:24:14 +00001784 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001785
Johnny Chend68e1192009-12-15 17:24:14 +00001786defm t2ADC : T2I_adde_sube_irs<0b1010, "adc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001787 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00001788defm t2SBC : T2I_adde_sube_irs<0b1011, "sbc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001789 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Johnny Chenb5031ad2010-03-02 19:38:59 +00001790defm t2ADCS : T2I_adde_sube_s_irs<0b1010, "adc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001791 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Johnny Chenb5031ad2010-03-02 19:38:59 +00001792defm t2SBCS : T2I_adde_sube_s_irs<0b1011, "sbc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001793 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001794
David Goodwin752aa7d2009-07-27 16:39:05 +00001795// RSB
Bob Wilson20d8e4e2010-08-13 23:24:25 +00001796defm t2RSB : T2I_rbin_irs <0b1110, "rsb",
Johnny Chend68e1192009-12-15 17:24:14 +00001797 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
1798defm t2RSBS : T2I_rbin_s_is <0b1110, "rsb",
1799 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001800
1801// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001802// The assume-no-carry-in form uses the negation of the input since add/sub
1803// assume opposite meanings of the carry flag (i.e., carry == !borrow).
1804// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
1805// details.
1806// The AddedComplexity preferences the first variant over the others since
1807// it can be shrunk to a 16-bit wide encoding, while the others cannot.
Evan Chengfa2ea1a2009-08-04 01:41:15 +00001808let AddedComplexity = 1 in
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001809def : T2Pat<(add GPR:$src, imm0_255_neg:$imm),
1810 (t2SUBri GPR:$src, imm0_255_neg:$imm)>;
1811def : T2Pat<(add GPR:$src, t2_so_imm_neg:$imm),
1812 (t2SUBri GPR:$src, t2_so_imm_neg:$imm)>;
1813def : T2Pat<(add GPR:$src, imm0_4095_neg:$imm),
1814 (t2SUBri12 GPR:$src, imm0_4095_neg:$imm)>;
1815let AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001816def : T2Pat<(addc rGPR:$src, imm0_255_neg:$imm),
1817 (t2SUBSri rGPR:$src, imm0_255_neg:$imm)>;
1818def : T2Pat<(addc rGPR:$src, t2_so_imm_neg:$imm),
1819 (t2SUBSri rGPR:$src, t2_so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001820// The with-carry-in form matches bitwise not instead of the negation.
1821// Effectively, the inverse interpretation of the carry flag already accounts
1822// for part of the negation.
1823let AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001824def : T2Pat<(adde rGPR:$src, imm0_255_not:$imm),
1825 (t2SBCSri rGPR:$src, imm0_255_not:$imm)>;
1826def : T2Pat<(adde rGPR:$src, t2_so_imm_not:$imm),
1827 (t2SBCSri rGPR:$src, t2_so_imm_not:$imm)>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001828
Johnny Chen93042d12010-03-02 18:14:57 +00001829// Select Bytes -- for disassembly only
1830
Owen Andersonc7373f82010-11-30 20:00:01 +00001831def t2SEL : T2ThreeReg<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1832 NoItinerary, "sel", "\t$Rd, $Rn, $Rm", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001833 let Inst{31-27} = 0b11111;
1834 let Inst{26-24} = 0b010;
1835 let Inst{23} = 0b1;
1836 let Inst{22-20} = 0b010;
1837 let Inst{15-12} = 0b1111;
1838 let Inst{7} = 0b1;
1839 let Inst{6-4} = 0b000;
1840}
1841
Johnny Chenadc77332010-02-26 22:04:29 +00001842// A6.3.13, A6.3.14, A6.3.15 Parallel addition and subtraction (signed/unsigned)
1843// And Miscellaneous operations -- for disassembly only
Nate Begeman692433b2010-07-29 17:56:55 +00001844class T2I_pam<bits<3> op22_20, bits<4> op7_4, string opc,
1845 list<dag> pat = [/* For disassembly only; pattern left blank */]>
Owen Anderson46c478e2010-11-17 19:57:38 +00001846 : T2I<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), NoItinerary, opc,
1847 "\t$Rd, $Rn, $Rm", pat> {
Johnny Chenadc77332010-02-26 22:04:29 +00001848 let Inst{31-27} = 0b11111;
1849 let Inst{26-23} = 0b0101;
1850 let Inst{22-20} = op22_20;
1851 let Inst{15-12} = 0b1111;
1852 let Inst{7-4} = op7_4;
Jim Grosbach7a088642010-11-19 17:11:02 +00001853
Owen Anderson46c478e2010-11-17 19:57:38 +00001854 bits<4> Rd;
1855 bits<4> Rn;
1856 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001857
Jim Grosbach86386922010-12-08 22:10:43 +00001858 let Inst{11-8} = Rd;
1859 let Inst{19-16} = Rn;
1860 let Inst{3-0} = Rm;
Johnny Chenadc77332010-02-26 22:04:29 +00001861}
1862
1863// Saturating add/subtract -- for disassembly only
1864
Nate Begeman692433b2010-07-29 17:56:55 +00001865def t2QADD : T2I_pam<0b000, 0b1000, "qadd",
Owen Anderson46c478e2010-11-17 19:57:38 +00001866 [(set rGPR:$Rd, (int_arm_qadd rGPR:$Rn, rGPR:$Rm))]>;
Johnny Chenadc77332010-02-26 22:04:29 +00001867def t2QADD16 : T2I_pam<0b001, 0b0001, "qadd16">;
1868def t2QADD8 : T2I_pam<0b000, 0b0001, "qadd8">;
1869def t2QASX : T2I_pam<0b010, 0b0001, "qasx">;
1870def t2QDADD : T2I_pam<0b000, 0b1001, "qdadd">;
1871def t2QDSUB : T2I_pam<0b000, 0b1011, "qdsub">;
1872def t2QSAX : T2I_pam<0b110, 0b0001, "qsax">;
Nate Begeman692433b2010-07-29 17:56:55 +00001873def t2QSUB : T2I_pam<0b000, 0b1010, "qsub",
Owen Anderson46c478e2010-11-17 19:57:38 +00001874 [(set rGPR:$Rd, (int_arm_qsub rGPR:$Rn, rGPR:$Rm))]>;
Johnny Chenadc77332010-02-26 22:04:29 +00001875def t2QSUB16 : T2I_pam<0b101, 0b0001, "qsub16">;
1876def t2QSUB8 : T2I_pam<0b100, 0b0001, "qsub8">;
1877def t2UQADD16 : T2I_pam<0b001, 0b0101, "uqadd16">;
1878def t2UQADD8 : T2I_pam<0b000, 0b0101, "uqadd8">;
1879def t2UQASX : T2I_pam<0b010, 0b0101, "uqasx">;
1880def t2UQSAX : T2I_pam<0b110, 0b0101, "uqsax">;
1881def t2UQSUB16 : T2I_pam<0b101, 0b0101, "uqsub16">;
1882def t2UQSUB8 : T2I_pam<0b100, 0b0101, "uqsub8">;
1883
1884// Signed/Unsigned add/subtract -- for disassembly only
1885
1886def t2SASX : T2I_pam<0b010, 0b0000, "sasx">;
1887def t2SADD16 : T2I_pam<0b001, 0b0000, "sadd16">;
1888def t2SADD8 : T2I_pam<0b000, 0b0000, "sadd8">;
1889def t2SSAX : T2I_pam<0b110, 0b0000, "ssax">;
1890def t2SSUB16 : T2I_pam<0b101, 0b0000, "ssub16">;
1891def t2SSUB8 : T2I_pam<0b100, 0b0000, "ssub8">;
1892def t2UASX : T2I_pam<0b010, 0b0100, "uasx">;
1893def t2UADD16 : T2I_pam<0b001, 0b0100, "uadd16">;
1894def t2UADD8 : T2I_pam<0b000, 0b0100, "uadd8">;
1895def t2USAX : T2I_pam<0b110, 0b0100, "usax">;
1896def t2USUB16 : T2I_pam<0b101, 0b0100, "usub16">;
1897def t2USUB8 : T2I_pam<0b100, 0b0100, "usub8">;
1898
1899// Signed/Unsigned halving add/subtract -- for disassembly only
1900
1901def t2SHASX : T2I_pam<0b010, 0b0010, "shasx">;
1902def t2SHADD16 : T2I_pam<0b001, 0b0010, "shadd16">;
1903def t2SHADD8 : T2I_pam<0b000, 0b0010, "shadd8">;
1904def t2SHSAX : T2I_pam<0b110, 0b0010, "shsax">;
1905def t2SHSUB16 : T2I_pam<0b101, 0b0010, "shsub16">;
1906def t2SHSUB8 : T2I_pam<0b100, 0b0010, "shsub8">;
1907def t2UHASX : T2I_pam<0b010, 0b0110, "uhasx">;
1908def t2UHADD16 : T2I_pam<0b001, 0b0110, "uhadd16">;
1909def t2UHADD8 : T2I_pam<0b000, 0b0110, "uhadd8">;
1910def t2UHSAX : T2I_pam<0b110, 0b0110, "uhsax">;
1911def t2UHSUB16 : T2I_pam<0b101, 0b0110, "uhsub16">;
1912def t2UHSUB8 : T2I_pam<0b100, 0b0110, "uhsub8">;
1913
Owen Anderson821752e2010-11-18 20:32:18 +00001914// Helper class for disassembly only
1915// A6.3.16 & A6.3.17
1916// T2Imac - Thumb2 multiply [accumulate, and absolute difference] instructions.
1917class T2ThreeReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops,
1918 dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern>
1919 : T2ThreeReg<oops, iops, itin, opc, asm, pattern> {
1920 let Inst{31-27} = 0b11111;
1921 let Inst{26-24} = 0b011;
1922 let Inst{23} = long;
1923 let Inst{22-20} = op22_20;
1924 let Inst{7-4} = op7_4;
1925}
1926
1927class T2FourReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops,
1928 dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern>
1929 : T2FourReg<oops, iops, itin, opc, asm, pattern> {
1930 let Inst{31-27} = 0b11111;
1931 let Inst{26-24} = 0b011;
1932 let Inst{23} = long;
1933 let Inst{22-20} = op22_20;
1934 let Inst{7-4} = op7_4;
1935}
1936
Johnny Chenadc77332010-02-26 22:04:29 +00001937// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
1938
Owen Anderson821752e2010-11-18 20:32:18 +00001939def t2USAD8 : T2ThreeReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd),
1940 (ins rGPR:$Rn, rGPR:$Rm),
1941 NoItinerary, "usad8", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00001942 let Inst{15-12} = 0b1111;
1943}
Owen Anderson821752e2010-11-18 20:32:18 +00001944def t2USADA8 : T2FourReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd),
Jim Grosbach7a088642010-11-19 17:11:02 +00001945 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), NoItinerary,
Owen Anderson821752e2010-11-18 20:32:18 +00001946 "usada8", "\t$Rd, $Rn, $Rm, $Ra", []>;
Johnny Chenadc77332010-02-26 22:04:29 +00001947
1948// Signed/Unsigned saturate -- for disassembly only
1949
Owen Anderson46c478e2010-11-17 19:57:38 +00001950class T2SatI<dag oops, dag iops, InstrItinClass itin,
1951 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +00001952 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson46c478e2010-11-17 19:57:38 +00001953 bits<4> Rd;
1954 bits<4> Rn;
1955 bits<5> sat_imm;
1956 bits<7> sh;
Jim Grosbach7a088642010-11-19 17:11:02 +00001957
Jim Grosbach86386922010-12-08 22:10:43 +00001958 let Inst{11-8} = Rd;
1959 let Inst{19-16} = Rn;
Owen Anderson46c478e2010-11-17 19:57:38 +00001960 let Inst{4-0} = sat_imm{4-0};
1961 let Inst{21} = sh{6};
1962 let Inst{14-12} = sh{4-2};
1963 let Inst{7-6} = sh{1-0};
1964}
1965
Owen Andersonc7373f82010-11-30 20:00:01 +00001966def t2SSAT: T2SatI<
1967 (outs rGPR:$Rd), (ins i32imm:$sat_imm, rGPR:$Rn, shift_imm:$sh),
Owen Anderson46c478e2010-11-17 19:57:38 +00001968 NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh",
Bob Wilson38aa2872010-08-13 21:48:10 +00001969 [/* For disassembly only; pattern left blank */]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001970 let Inst{31-27} = 0b11110;
1971 let Inst{25-22} = 0b1100;
1972 let Inst{20} = 0;
1973 let Inst{15} = 0;
Johnny Chenadc77332010-02-26 22:04:29 +00001974}
1975
Owen Andersonc7373f82010-11-30 20:00:01 +00001976def t2SSAT16: T2SatI<
1977 (outs rGPR:$Rd), (ins i32imm:$sat_imm, rGPR:$Rn), NoItinerary,
Owen Anderson46c478e2010-11-17 19:57:38 +00001978 "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chenadc77332010-02-26 22:04:29 +00001979 [/* For disassembly only; pattern left blank */]> {
1980 let Inst{31-27} = 0b11110;
1981 let Inst{25-22} = 0b1100;
1982 let Inst{20} = 0;
1983 let Inst{15} = 0;
1984 let Inst{21} = 1; // sh = '1'
1985 let Inst{14-12} = 0b000; // imm3 = '000'
1986 let Inst{7-6} = 0b00; // imm2 = '00'
1987}
1988
Owen Andersonc7373f82010-11-30 20:00:01 +00001989def t2USAT: T2SatI<
1990 (outs rGPR:$Rd), (ins i32imm:$sat_imm, rGPR:$Rn, shift_imm:$sh),
1991 NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh",
Bob Wilson38aa2872010-08-13 21:48:10 +00001992 [/* For disassembly only; pattern left blank */]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001993 let Inst{31-27} = 0b11110;
1994 let Inst{25-22} = 0b1110;
1995 let Inst{20} = 0;
1996 let Inst{15} = 0;
Johnny Chenadc77332010-02-26 22:04:29 +00001997}
1998
Owen Andersonc7373f82010-11-30 20:00:01 +00001999def t2USAT16: T2SatI<
2000 (outs rGPR:$dst), (ins i32imm:$sat_imm, rGPR:$Rn), NoItinerary,
2001 "usat16", "\t$dst, $sat_imm, $Rn",
Johnny Chenadc77332010-02-26 22:04:29 +00002002 [/* For disassembly only; pattern left blank */]> {
2003 let Inst{31-27} = 0b11110;
2004 let Inst{25-22} = 0b1110;
2005 let Inst{20} = 0;
2006 let Inst{15} = 0;
2007 let Inst{21} = 1; // sh = '1'
2008 let Inst{14-12} = 0b000; // imm3 = '000'
2009 let Inst{7-6} = 0b00; // imm2 = '00'
2010}
Anton Korobeynikov52237112009-06-17 18:13:58 +00002011
Bob Wilson38aa2872010-08-13 21:48:10 +00002012def : T2Pat<(int_arm_ssat GPR:$a, imm:$pos), (t2SSAT imm:$pos, GPR:$a, 0)>;
2013def : T2Pat<(int_arm_usat GPR:$a, imm:$pos), (t2USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002014
Evan Chengf49810c2009-06-23 17:48:47 +00002015//===----------------------------------------------------------------------===//
Evan Chenga67efd12009-06-23 19:39:13 +00002016// Shift and rotate Instructions.
2017//
2018
Johnny Chend68e1192009-12-15 17:24:14 +00002019defm t2LSL : T2I_sh_ir<0b00, "lsl", BinOpFrag<(shl node:$LHS, node:$RHS)>>;
2020defm t2LSR : T2I_sh_ir<0b01, "lsr", BinOpFrag<(srl node:$LHS, node:$RHS)>>;
2021defm t2ASR : T2I_sh_ir<0b10, "asr", BinOpFrag<(sra node:$LHS, node:$RHS)>>;
2022defm t2ROR : T2I_sh_ir<0b11, "ror", BinOpFrag<(rotr node:$LHS, node:$RHS)>>;
Evan Chenga67efd12009-06-23 19:39:13 +00002023
David Goodwinca01a8d2009-09-01 18:32:09 +00002024let Uses = [CPSR] in {
Owen Anderson46c478e2010-11-17 19:57:38 +00002025def t2RRX : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2026 "rrx", "\t$Rd, $Rm",
2027 [(set rGPR:$Rd, (ARMrrx rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002028 let Inst{31-27} = 0b11101;
2029 let Inst{26-25} = 0b01;
2030 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00002031 let Inst{19-16} = 0b1111; // Rn
2032 let Inst{14-12} = 0b000;
2033 let Inst{7-4} = 0b0011;
2034}
David Goodwinca01a8d2009-09-01 18:32:09 +00002035}
Evan Chenga67efd12009-06-23 19:39:13 +00002036
David Goodwin3583df72009-07-28 17:06:49 +00002037let Defs = [CPSR] in {
Owen Andersonbb6315d2010-11-15 19:58:36 +00002038def t2MOVsrl_flag : T2TwoRegShiftImm<
2039 (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2040 "lsrs", ".w\t$Rd, $Rm, #1",
2041 [(set rGPR:$Rd, (ARMsrl_flag rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002042 let Inst{31-27} = 0b11101;
2043 let Inst{26-25} = 0b01;
2044 let Inst{24-21} = 0b0010;
2045 let Inst{20} = 1; // The S bit.
2046 let Inst{19-16} = 0b1111; // Rn
2047 let Inst{5-4} = 0b01; // Shift type.
2048 // Shift amount = Inst{14-12:7-6} = 1.
2049 let Inst{14-12} = 0b000;
2050 let Inst{7-6} = 0b01;
2051}
Owen Andersonbb6315d2010-11-15 19:58:36 +00002052def t2MOVsra_flag : T2TwoRegShiftImm<
2053 (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2054 "asrs", ".w\t$Rd, $Rm, #1",
2055 [(set rGPR:$Rd, (ARMsra_flag rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002056 let Inst{31-27} = 0b11101;
2057 let Inst{26-25} = 0b01;
2058 let Inst{24-21} = 0b0010;
2059 let Inst{20} = 1; // The S bit.
2060 let Inst{19-16} = 0b1111; // Rn
2061 let Inst{5-4} = 0b10; // Shift type.
2062 // Shift amount = Inst{14-12:7-6} = 1.
2063 let Inst{14-12} = 0b000;
2064 let Inst{7-6} = 0b01;
2065}
David Goodwin3583df72009-07-28 17:06:49 +00002066}
2067
Evan Chenga67efd12009-06-23 19:39:13 +00002068//===----------------------------------------------------------------------===//
Evan Chengf49810c2009-06-23 17:48:47 +00002069// Bitwise Instructions.
2070//
Anton Korobeynikov52237112009-06-17 18:13:58 +00002071
Johnny Chend68e1192009-12-15 17:24:14 +00002072defm t2AND : T2I_bin_w_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002073 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002074 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
2075defm t2ORR : T2I_bin_w_irs<0b0010, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002076 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002077 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
2078defm t2EOR : T2I_bin_w_irs<0b0100, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002079 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002080 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Evan Chengf49810c2009-06-23 17:48:47 +00002081
Johnny Chend68e1192009-12-15 17:24:14 +00002082defm t2BIC : T2I_bin_w_irs<0b0001, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002083 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002084 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chengf49810c2009-06-23 17:48:47 +00002085
Owen Anderson2f7aed32010-11-17 22:16:31 +00002086class T2BitFI<dag oops, dag iops, InstrItinClass itin,
2087 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +00002088 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson2f7aed32010-11-17 22:16:31 +00002089 bits<4> Rd;
2090 bits<5> msb;
2091 bits<5> lsb;
Jim Grosbach7a088642010-11-19 17:11:02 +00002092
Jim Grosbach86386922010-12-08 22:10:43 +00002093 let Inst{11-8} = Rd;
Owen Anderson2f7aed32010-11-17 22:16:31 +00002094 let Inst{4-0} = msb{4-0};
2095 let Inst{14-12} = lsb{4-2};
2096 let Inst{7-6} = lsb{1-0};
2097}
2098
2099class T2TwoRegBitFI<dag oops, dag iops, InstrItinClass itin,
2100 string opc, string asm, list<dag> pattern>
2101 : T2BitFI<oops, iops, itin, opc, asm, pattern> {
2102 bits<4> Rn;
Jim Grosbach7a088642010-11-19 17:11:02 +00002103
Jim Grosbach86386922010-12-08 22:10:43 +00002104 let Inst{19-16} = Rn;
Owen Anderson2f7aed32010-11-17 22:16:31 +00002105}
2106
2107let Constraints = "$src = $Rd" in
2108def t2BFC : T2BitFI<(outs rGPR:$Rd), (ins rGPR:$src, bf_inv_mask_imm:$imm),
2109 IIC_iUNAsi, "bfc", "\t$Rd, $imm",
2110 [(set rGPR:$Rd, (and rGPR:$src, bf_inv_mask_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002111 let Inst{31-27} = 0b11110;
2112 let Inst{25} = 1;
2113 let Inst{24-20} = 0b10110;
2114 let Inst{19-16} = 0b1111; // Rn
2115 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002116
Owen Anderson2f7aed32010-11-17 22:16:31 +00002117 bits<10> imm;
2118 let msb{4-0} = imm{9-5};
2119 let lsb{4-0} = imm{4-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002120}
Evan Chengf49810c2009-06-23 17:48:47 +00002121
Owen Anderson2f7aed32010-11-17 22:16:31 +00002122def t2SBFX: T2TwoRegBitFI<
2123 (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm0_31_m1:$msb),
2124 IIC_iUNAsi, "sbfx", "\t$Rd, $Rn, $lsb, $msb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002125 let Inst{31-27} = 0b11110;
2126 let Inst{25} = 1;
2127 let Inst{24-20} = 0b10100;
2128 let Inst{15} = 0;
2129}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002130
Owen Anderson2f7aed32010-11-17 22:16:31 +00002131def t2UBFX: T2TwoRegBitFI<
2132 (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm0_31_m1:$msb),
2133 IIC_iUNAsi, "ubfx", "\t$Rd, $Rn, $lsb, $msb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002134 let Inst{31-27} = 0b11110;
2135 let Inst{25} = 1;
2136 let Inst{24-20} = 0b11100;
2137 let Inst{15} = 0;
2138}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002139
Johnny Chen9474d552010-02-02 19:31:58 +00002140// A8.6.18 BFI - Bitfield insert (Encoding T1)
Owen Anderson2f7aed32010-11-17 22:16:31 +00002141let Constraints = "$src = $Rd" in
2142def t2BFI : T2TwoRegBitFI<(outs rGPR:$Rd),
2143 (ins rGPR:$src, rGPR:$Rn, bf_inv_mask_imm:$imm),
2144 IIC_iBITi, "bfi", "\t$Rd, $Rn, $imm",
2145 [(set rGPR:$Rd, (ARMbfi rGPR:$src, rGPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002146 bf_inv_mask_imm:$imm))]> {
Johnny Chen9474d552010-02-02 19:31:58 +00002147 let Inst{31-27} = 0b11110;
2148 let Inst{25} = 1;
2149 let Inst{24-20} = 0b10110;
2150 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002151
Owen Anderson2f7aed32010-11-17 22:16:31 +00002152 bits<10> imm;
2153 let msb{4-0} = imm{9-5};
2154 let lsb{4-0} = imm{4-0};
Johnny Chen9474d552010-02-02 19:31:58 +00002155}
Evan Chengf49810c2009-06-23 17:48:47 +00002156
Evan Cheng7e1bf302010-09-29 00:27:46 +00002157defm t2ORN : T2I_bin_irs<0b0011, "orn",
2158 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
2159 BinOpFrag<(or node:$LHS, (not node:$RHS))>, 0, "">;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002160
2161// Prefer over of t2EORri ra, rb, -1 because mvn has 16-bit version
2162let AddedComplexity = 1 in
Evan Cheng5d42c562010-09-29 00:49:25 +00002163defm t2MVN : T2I_un_irs <0b0011, "mvn",
Evan Cheng3881cb72010-09-29 22:42:35 +00002164 IIC_iMVNi, IIC_iMVNr, IIC_iMVNsi,
Evan Cheng5d42c562010-09-29 00:49:25 +00002165 UnOpFrag<(not node:$Src)>, 1, 1>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002166
2167
Jim Grosbachf084a5e2010-07-20 16:07:04 +00002168let AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002169def : T2Pat<(and rGPR:$src, t2_so_imm_not:$imm),
2170 (t2BICri rGPR:$src, t2_so_imm_not:$imm)>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002171
Evan Cheng25f7cfc2009-08-01 06:13:52 +00002172// FIXME: Disable this pattern on Darwin to workaround an assembler bug.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002173def : T2Pat<(or rGPR:$src, t2_so_imm_not:$imm),
2174 (t2ORNri rGPR:$src, t2_so_imm_not:$imm)>,
Evan Chengea253b92009-08-12 01:56:42 +00002175 Requires<[IsThumb2]>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002176
2177def : T2Pat<(t2_so_imm_not:$src),
2178 (t2MVNi t2_so_imm_not:$src)>;
2179
Evan Chengf49810c2009-06-23 17:48:47 +00002180//===----------------------------------------------------------------------===//
2181// Multiply Instructions.
2182//
Evan Cheng8de898a2009-06-26 00:19:44 +00002183let isCommutable = 1 in
Owen Anderson35141a92010-11-18 01:08:42 +00002184def t2MUL: T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2185 "mul", "\t$Rd, $Rn, $Rm",
2186 [(set rGPR:$Rd, (mul rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002187 let Inst{31-27} = 0b11111;
2188 let Inst{26-23} = 0b0110;
2189 let Inst{22-20} = 0b000;
2190 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2191 let Inst{7-4} = 0b0000; // Multiply
2192}
Evan Chengf49810c2009-06-23 17:48:47 +00002193
Owen Anderson35141a92010-11-18 01:08:42 +00002194def t2MLA: T2FourReg<
2195 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2196 "mla", "\t$Rd, $Rn, $Rm, $Ra",
2197 [(set rGPR:$Rd, (add (mul rGPR:$Rn, rGPR:$Rm), rGPR:$Ra))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002198 let Inst{31-27} = 0b11111;
2199 let Inst{26-23} = 0b0110;
2200 let Inst{22-20} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +00002201 let Inst{7-4} = 0b0000; // Multiply
2202}
Evan Chengf49810c2009-06-23 17:48:47 +00002203
Owen Anderson35141a92010-11-18 01:08:42 +00002204def t2MLS: T2FourReg<
2205 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2206 "mls", "\t$Rd, $Rn, $Rm, $Ra",
2207 [(set rGPR:$Rd, (sub rGPR:$Ra, (mul rGPR:$Rn, rGPR:$Rm)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002208 let Inst{31-27} = 0b11111;
2209 let Inst{26-23} = 0b0110;
2210 let Inst{22-20} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +00002211 let Inst{7-4} = 0b0001; // Multiply and Subtract
2212}
Evan Chengf49810c2009-06-23 17:48:47 +00002213
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002214// Extra precision multiplies with low / high results
2215let neverHasSideEffects = 1 in {
2216let isCommutable = 1 in {
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002217def t2SMULL : T2MulLong<0b000, 0b0000,
Owen Anderson35141a92010-11-18 01:08:42 +00002218 (outs rGPR:$Rd, rGPR:$Ra),
2219 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002220 "smull", "\t$Rd, $Ra, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002221
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002222def t2UMULL : T2MulLong<0b010, 0b0000,
Jim Grosbach52082042010-12-08 22:29:28 +00002223 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002224 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002225 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Johnny Chend68e1192009-12-15 17:24:14 +00002226} // isCommutable
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002227
2228// Multiply + accumulate
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002229def t2SMLAL : T2MulLong<0b100, 0b0000,
2230 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002231 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002232 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002233
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002234def t2UMLAL : T2MulLong<0b110, 0b0000,
2235 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002236 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002237 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002238
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002239def t2UMAAL : T2MulLong<0b110, 0b0110,
2240 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002241 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002242 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002243} // neverHasSideEffects
2244
Johnny Chen93042d12010-03-02 18:14:57 +00002245// Rounding variants of the below included for disassembly only
2246
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002247// Most significant word multiply
Owen Anderson821752e2010-11-18 20:32:18 +00002248def t2SMMUL : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2249 "smmul", "\t$Rd, $Rn, $Rm",
2250 [(set rGPR:$Rd, (mulhs rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002251 let Inst{31-27} = 0b11111;
2252 let Inst{26-23} = 0b0110;
2253 let Inst{22-20} = 0b101;
2254 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2255 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2256}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002257
Owen Anderson821752e2010-11-18 20:32:18 +00002258def t2SMMULR : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2259 "smmulr", "\t$Rd, $Rn, $Rm", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00002260 let Inst{31-27} = 0b11111;
2261 let Inst{26-23} = 0b0110;
2262 let Inst{22-20} = 0b101;
2263 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2264 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2265}
2266
Owen Anderson821752e2010-11-18 20:32:18 +00002267def t2SMMLA : T2FourReg<
2268 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2269 "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2270 [(set rGPR:$Rd, (add (mulhs rGPR:$Rm, rGPR:$Rn), rGPR:$Ra))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002271 let Inst{31-27} = 0b11111;
2272 let Inst{26-23} = 0b0110;
2273 let Inst{22-20} = 0b101;
Johnny Chend68e1192009-12-15 17:24:14 +00002274 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2275}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002276
Owen Anderson821752e2010-11-18 20:32:18 +00002277def t2SMMLAR: T2FourReg<
2278 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2279 "smmlar", "\t$Rd, $Rn, $Rm, $Ra", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00002280 let Inst{31-27} = 0b11111;
2281 let Inst{26-23} = 0b0110;
2282 let Inst{22-20} = 0b101;
Johnny Chen93042d12010-03-02 18:14:57 +00002283 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2284}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002285
Owen Anderson821752e2010-11-18 20:32:18 +00002286def t2SMMLS: T2FourReg<
2287 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2288 "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2289 [(set rGPR:$Rd, (sub rGPR:$Ra, (mulhs rGPR:$Rn, rGPR:$Rm)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002290 let Inst{31-27} = 0b11111;
2291 let Inst{26-23} = 0b0110;
2292 let Inst{22-20} = 0b110;
Johnny Chend68e1192009-12-15 17:24:14 +00002293 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2294}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002295
Owen Anderson821752e2010-11-18 20:32:18 +00002296def t2SMMLSR:T2FourReg<
2297 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2298 "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00002299 let Inst{31-27} = 0b11111;
2300 let Inst{26-23} = 0b0110;
2301 let Inst{22-20} = 0b110;
Johnny Chen93042d12010-03-02 18:14:57 +00002302 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2303}
2304
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002305multiclass T2I_smul<string opc, PatFrag opnode> {
Owen Anderson821752e2010-11-18 20:32:18 +00002306 def BB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2307 !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2308 [(set rGPR:$Rd, (opnode (sext_inreg rGPR:$Rn, i16),
2309 (sext_inreg rGPR:$Rm, i16)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002310 let Inst{31-27} = 0b11111;
2311 let Inst{26-23} = 0b0110;
2312 let Inst{22-20} = 0b001;
2313 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2314 let Inst{7-6} = 0b00;
2315 let Inst{5-4} = 0b00;
2316 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002317
Owen Anderson821752e2010-11-18 20:32:18 +00002318 def BT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2319 !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2320 [(set rGPR:$Rd, (opnode (sext_inreg rGPR:$Rn, i16),
2321 (sra rGPR:$Rm, (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002322 let Inst{31-27} = 0b11111;
2323 let Inst{26-23} = 0b0110;
2324 let Inst{22-20} = 0b001;
2325 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2326 let Inst{7-6} = 0b00;
2327 let Inst{5-4} = 0b01;
2328 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002329
Owen Anderson821752e2010-11-18 20:32:18 +00002330 def TB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2331 !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2332 [(set rGPR:$Rd, (opnode (sra rGPR:$Rn, (i32 16)),
2333 (sext_inreg rGPR:$Rm, i16)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002334 let Inst{31-27} = 0b11111;
2335 let Inst{26-23} = 0b0110;
2336 let Inst{22-20} = 0b001;
2337 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2338 let Inst{7-6} = 0b00;
2339 let Inst{5-4} = 0b10;
2340 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002341
Owen Anderson821752e2010-11-18 20:32:18 +00002342 def TT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2343 !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2344 [(set rGPR:$Rd, (opnode (sra rGPR:$Rn, (i32 16)),
2345 (sra rGPR:$Rm, (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002346 let Inst{31-27} = 0b11111;
2347 let Inst{26-23} = 0b0110;
2348 let Inst{22-20} = 0b001;
2349 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2350 let Inst{7-6} = 0b00;
2351 let Inst{5-4} = 0b11;
2352 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002353
Owen Anderson821752e2010-11-18 20:32:18 +00002354 def WB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2355 !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2356 [(set rGPR:$Rd, (sra (opnode rGPR:$Rn,
2357 (sext_inreg rGPR:$Rm, i16)), (i32 16)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002358 let Inst{31-27} = 0b11111;
2359 let Inst{26-23} = 0b0110;
2360 let Inst{22-20} = 0b011;
2361 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2362 let Inst{7-6} = 0b00;
2363 let Inst{5-4} = 0b00;
2364 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002365
Owen Anderson821752e2010-11-18 20:32:18 +00002366 def WT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2367 !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2368 [(set rGPR:$Rd, (sra (opnode rGPR:$Rn,
2369 (sra rGPR:$Rm, (i32 16))), (i32 16)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002370 let Inst{31-27} = 0b11111;
2371 let Inst{26-23} = 0b0110;
2372 let Inst{22-20} = 0b011;
2373 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2374 let Inst{7-6} = 0b00;
2375 let Inst{5-4} = 0b01;
2376 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002377}
2378
2379
2380multiclass T2I_smla<string opc, PatFrag opnode> {
Owen Anderson821752e2010-11-18 20:32:18 +00002381 def BB : T2FourReg<
2382 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2383 !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2384 [(set rGPR:$Rd, (add rGPR:$Ra,
2385 (opnode (sext_inreg rGPR:$Rn, i16),
2386 (sext_inreg rGPR:$Rm, i16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002387 let Inst{31-27} = 0b11111;
2388 let Inst{26-23} = 0b0110;
2389 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002390 let Inst{7-6} = 0b00;
2391 let Inst{5-4} = 0b00;
2392 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002393
Owen Anderson821752e2010-11-18 20:32:18 +00002394 def BT : T2FourReg<
2395 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2396 !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2397 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sext_inreg rGPR:$Rn, i16),
2398 (sra rGPR:$Rm, (i32 16)))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002399 let Inst{31-27} = 0b11111;
2400 let Inst{26-23} = 0b0110;
2401 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002402 let Inst{7-6} = 0b00;
2403 let Inst{5-4} = 0b01;
2404 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002405
Owen Anderson821752e2010-11-18 20:32:18 +00002406 def TB : T2FourReg<
2407 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2408 !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2409 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sra rGPR:$Rn, (i32 16)),
2410 (sext_inreg rGPR:$Rm, i16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002411 let Inst{31-27} = 0b11111;
2412 let Inst{26-23} = 0b0110;
2413 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002414 let Inst{7-6} = 0b00;
2415 let Inst{5-4} = 0b10;
2416 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002417
Owen Anderson821752e2010-11-18 20:32:18 +00002418 def TT : T2FourReg<
2419 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2420 !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2421 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sra rGPR:$Rn, (i32 16)),
2422 (sra rGPR:$Rm, (i32 16)))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002423 let Inst{31-27} = 0b11111;
2424 let Inst{26-23} = 0b0110;
2425 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002426 let Inst{7-6} = 0b00;
2427 let Inst{5-4} = 0b11;
2428 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002429
Owen Anderson821752e2010-11-18 20:32:18 +00002430 def WB : T2FourReg<
2431 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2432 !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2433 [(set rGPR:$Rd, (add rGPR:$Ra, (sra (opnode rGPR:$Rn,
2434 (sext_inreg rGPR:$Rm, i16)), (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002435 let Inst{31-27} = 0b11111;
2436 let Inst{26-23} = 0b0110;
2437 let Inst{22-20} = 0b011;
Johnny Chend68e1192009-12-15 17:24:14 +00002438 let Inst{7-6} = 0b00;
2439 let Inst{5-4} = 0b00;
2440 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002441
Owen Anderson821752e2010-11-18 20:32:18 +00002442 def WT : T2FourReg<
2443 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2444 !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2445 [(set rGPR:$Rd, (add rGPR:$Ra, (sra (opnode rGPR:$Rn,
2446 (sra rGPR:$Rm, (i32 16))), (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002447 let Inst{31-27} = 0b11111;
2448 let Inst{26-23} = 0b0110;
2449 let Inst{22-20} = 0b011;
Johnny Chend68e1192009-12-15 17:24:14 +00002450 let Inst{7-6} = 0b00;
2451 let Inst{5-4} = 0b01;
2452 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002453}
2454
2455defm t2SMUL : T2I_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2456defm t2SMLA : T2I_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2457
Johnny Chenadc77332010-02-26 22:04:29 +00002458// Halfword multiple accumulate long: SMLAL<x><y> -- for disassembly only
Owen Anderson821752e2010-11-18 20:32:18 +00002459def t2SMLALBB : T2FourReg_mac<1, 0b100, 0b1000, (outs rGPR:$Ra,rGPR:$Rd),
2460 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlalbb", "\t$Ra, $Rd, $Rn, $Rm",
Johnny Chenadc77332010-02-26 22:04:29 +00002461 [/* For disassembly only; pattern left blank */]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002462def t2SMLALBT : T2FourReg_mac<1, 0b100, 0b1001, (outs rGPR:$Ra,rGPR:$Rd),
2463 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlalbt", "\t$Ra, $Rd, $Rn, $Rm",
Johnny Chenadc77332010-02-26 22:04:29 +00002464 [/* For disassembly only; pattern left blank */]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002465def t2SMLALTB : T2FourReg_mac<1, 0b100, 0b1010, (outs rGPR:$Ra,rGPR:$Rd),
2466 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaltb", "\t$Ra, $Rd, $Rn, $Rm",
Johnny Chenadc77332010-02-26 22:04:29 +00002467 [/* For disassembly only; pattern left blank */]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002468def t2SMLALTT : T2FourReg_mac<1, 0b100, 0b1011, (outs rGPR:$Ra,rGPR:$Rd),
2469 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaltt", "\t$Ra, $Rd, $Rn, $Rm",
Johnny Chenadc77332010-02-26 22:04:29 +00002470 [/* For disassembly only; pattern left blank */]>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002471
Johnny Chenadc77332010-02-26 22:04:29 +00002472// Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
2473// These are for disassembly only.
Jim Grosbach7a088642010-11-19 17:11:02 +00002474
Owen Anderson821752e2010-11-18 20:32:18 +00002475def t2SMUAD: T2ThreeReg_mac<
2476 0, 0b010, 0b0000, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
2477 IIC_iMAC32, "smuad", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002478 let Inst{15-12} = 0b1111;
2479}
Owen Anderson821752e2010-11-18 20:32:18 +00002480def t2SMUADX:T2ThreeReg_mac<
2481 0, 0b010, 0b0001, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
2482 IIC_iMAC32, "smuadx", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002483 let Inst{15-12} = 0b1111;
2484}
Owen Anderson821752e2010-11-18 20:32:18 +00002485def t2SMUSD: T2ThreeReg_mac<
2486 0, 0b100, 0b0000, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
2487 IIC_iMAC32, "smusd", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002488 let Inst{15-12} = 0b1111;
2489}
Owen Anderson821752e2010-11-18 20:32:18 +00002490def t2SMUSDX:T2ThreeReg_mac<
2491 0, 0b100, 0b0001, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
2492 IIC_iMAC32, "smusdx", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002493 let Inst{15-12} = 0b1111;
2494}
Owen Anderson821752e2010-11-18 20:32:18 +00002495def t2SMLAD : T2ThreeReg_mac<
2496 0, 0b010, 0b0000, (outs rGPR:$Rd),
2497 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlad",
2498 "\t$Rd, $Rn, $Rm, $Ra", []>;
2499def t2SMLADX : T2FourReg_mac<
2500 0, 0b010, 0b0001, (outs rGPR:$Rd),
2501 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smladx",
2502 "\t$Rd, $Rn, $Rm, $Ra", []>;
2503def t2SMLSD : T2FourReg_mac<0, 0b100, 0b0000, (outs rGPR:$Rd),
2504 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlsd",
2505 "\t$Rd, $Rn, $Rm, $Ra", []>;
2506def t2SMLSDX : T2FourReg_mac<0, 0b100, 0b0001, (outs rGPR:$Rd),
2507 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlsdx",
2508 "\t$Rd, $Rn, $Rm, $Ra", []>;
2509def t2SMLALD : T2FourReg_mac<1, 0b100, 0b1100, (outs rGPR:$Ra,rGPR:$Rd),
2510 (ins rGPR:$Rm, rGPR:$Rn), IIC_iMAC64, "smlald",
2511 "\t$Ra, $Rd, $Rm, $Rn", []>;
2512def t2SMLALDX : T2FourReg_mac<1, 0b100, 0b1101, (outs rGPR:$Ra,rGPR:$Rd),
2513 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlaldx",
2514 "\t$Ra, $Rd, $Rm, $Rn", []>;
2515def t2SMLSLD : T2FourReg_mac<1, 0b101, 0b1100, (outs rGPR:$Ra,rGPR:$Rd),
2516 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlsld",
2517 "\t$Ra, $Rd, $Rm, $Rn", []>;
2518def t2SMLSLDX : T2FourReg_mac<1, 0b101, 0b1101, (outs rGPR:$Ra,rGPR:$Rd),
2519 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlsldx",
2520 "\t$Ra, $Rd, $Rm, $Rn", []>;
Evan Chengf49810c2009-06-23 17:48:47 +00002521
2522//===----------------------------------------------------------------------===//
2523// Misc. Arithmetic Instructions.
2524//
2525
Jim Grosbach80dc1162010-02-16 21:23:02 +00002526class T2I_misc<bits<2> op1, bits<2> op2, dag oops, dag iops,
2527 InstrItinClass itin, string opc, string asm, list<dag> pattern>
Owen Anderson612fb5b2010-11-18 21:15:19 +00002528 : T2ThreeReg<oops, iops, itin, opc, asm, pattern> {
Johnny Chend68e1192009-12-15 17:24:14 +00002529 let Inst{31-27} = 0b11111;
2530 let Inst{26-22} = 0b01010;
2531 let Inst{21-20} = op1;
2532 let Inst{15-12} = 0b1111;
2533 let Inst{7-6} = 0b10;
2534 let Inst{5-4} = op2;
Jim Grosbach86386922010-12-08 22:10:43 +00002535 let Rn{3-0} = Rm;
Johnny Chend68e1192009-12-15 17:24:14 +00002536}
Evan Chengf49810c2009-06-23 17:48:47 +00002537
Owen Anderson612fb5b2010-11-18 21:15:19 +00002538def t2CLZ : T2I_misc<0b11, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2539 "clz", "\t$Rd, $Rm", [(set rGPR:$Rd, (ctlz rGPR:$Rm))]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002540
Owen Anderson612fb5b2010-11-18 21:15:19 +00002541def t2RBIT : T2I_misc<0b01, 0b10, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2542 "rbit", "\t$Rd, $Rm",
2543 [(set rGPR:$Rd, (ARMrbit rGPR:$Rm))]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002544
Owen Anderson612fb5b2010-11-18 21:15:19 +00002545def t2REV : T2I_misc<0b01, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2546 "rev", ".w\t$Rd, $Rm", [(set rGPR:$Rd, (bswap rGPR:$Rm))]>;
Johnny Chend68e1192009-12-15 17:24:14 +00002547
Owen Anderson612fb5b2010-11-18 21:15:19 +00002548def t2REV16 : T2I_misc<0b01, 0b01, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2549 "rev16", ".w\t$Rd, $Rm",
2550 [(set rGPR:$Rd,
2551 (or (and (srl rGPR:$Rm, (i32 8)), 0xFF),
2552 (or (and (shl rGPR:$Rm, (i32 8)), 0xFF00),
2553 (or (and (srl rGPR:$Rm, (i32 8)), 0xFF0000),
2554 (and (shl rGPR:$Rm, (i32 8)), 0xFF000000)))))]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002555
Owen Anderson612fb5b2010-11-18 21:15:19 +00002556def t2REVSH : T2I_misc<0b01, 0b11, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2557 "revsh", ".w\t$Rd, $Rm",
2558 [(set rGPR:$Rd,
Evan Chengf49810c2009-06-23 17:48:47 +00002559 (sext_inreg
Owen Anderson612fb5b2010-11-18 21:15:19 +00002560 (or (srl (and rGPR:$Rm, 0xFF00), (i32 8)),
2561 (shl rGPR:$Rm, (i32 8))), i16))]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002562
Owen Anderson612fb5b2010-11-18 21:15:19 +00002563def t2PKHBT : T2ThreeReg<
2564 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, shift_imm:$sh),
2565 IIC_iBITsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
2566 [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF),
2567 (and (shl rGPR:$Rm, lsl_amt:$sh),
Jim Grosbachb1dc3932010-05-05 20:44:35 +00002568 0xFFFF0000)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002569 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002570 let Inst{31-27} = 0b11101;
2571 let Inst{26-25} = 0b01;
2572 let Inst{24-20} = 0b01100;
2573 let Inst{5} = 0; // BT form
2574 let Inst{4} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002575
Owen Anderson71c11822010-11-18 23:29:56 +00002576 bits<8> sh;
2577 let Inst{14-12} = sh{7-5};
2578 let Inst{7-6} = sh{4-3};
Johnny Chend68e1192009-12-15 17:24:14 +00002579}
Evan Cheng40289b02009-07-07 05:35:52 +00002580
2581// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002582def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (and rGPR:$src2, 0xFFFF0000)),
2583 (t2PKHBT rGPR:$src1, rGPR:$src2, 0)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002584 Requires<[HasT2ExtractPack, IsThumb2]>;
Bob Wilsonf955f292010-08-17 17:23:19 +00002585def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (shl rGPR:$src2, imm16_31:$sh)),
2586 (t2PKHBT rGPR:$src1, rGPR:$src2, (lsl_shift_imm imm16_31:$sh))>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002587 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Cheng40289b02009-07-07 05:35:52 +00002588
Bob Wilsondc66eda2010-08-16 22:26:55 +00002589// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2590// will match the pattern below.
Owen Anderson612fb5b2010-11-18 21:15:19 +00002591def t2PKHTB : T2ThreeReg<
2592 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, shift_imm:$sh),
2593 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
2594 [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF0000),
2595 (and (sra rGPR:$Rm, asr_amt:$sh),
Bob Wilsonf955f292010-08-17 17:23:19 +00002596 0xFFFF)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002597 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002598 let Inst{31-27} = 0b11101;
2599 let Inst{26-25} = 0b01;
2600 let Inst{24-20} = 0b01100;
2601 let Inst{5} = 1; // TB form
2602 let Inst{4} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002603
Owen Anderson71c11822010-11-18 23:29:56 +00002604 bits<8> sh;
2605 let Inst{14-12} = sh{7-5};
2606 let Inst{7-6} = sh{4-3};
Johnny Chend68e1192009-12-15 17:24:14 +00002607}
Evan Cheng40289b02009-07-07 05:35:52 +00002608
2609// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2610// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002611def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000), (srl rGPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00002612 (t2PKHTB rGPR:$src1, rGPR:$src2, (asr_shift_imm imm16_31:$sh))>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002613 Requires<[HasT2ExtractPack, IsThumb2]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002614def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002615 (and (srl rGPR:$src2, imm1_15:$sh), 0xFFFF)),
2616 (t2PKHTB rGPR:$src1, rGPR:$src2, (asr_shift_imm imm1_15:$sh))>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002617 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002618
2619//===----------------------------------------------------------------------===//
2620// Comparison Instructions...
2621//
Johnny Chend68e1192009-12-15 17:24:14 +00002622defm t2CMP : T2I_cmp_irs<0b1101, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002623 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002624 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Jim Grosbach97a884d2010-12-07 20:41:06 +00002625
2626def : T2Pat<(ARMcmpZ GPR:$lhs, t2_so_imm:$imm),
2627 (t2CMPri GPR:$lhs, t2_so_imm:$imm)>;
2628def : T2Pat<(ARMcmpZ GPR:$lhs, rGPR:$rhs),
2629 (t2CMPrr GPR:$lhs, rGPR:$rhs)>;
2630def : T2Pat<(ARMcmpZ GPR:$lhs, t2_so_reg:$rhs),
2631 (t2CMPrs GPR:$lhs, t2_so_reg:$rhs)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002632
Dan Gohman4b7dff92010-08-26 15:50:25 +00002633//FIXME: Disable CMN, as CCodes are backwards from compare expectations
2634// Compare-to-zero still works out, just not the relationals
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002635//defm t2CMN : T2I_cmp_irs<0b1000, "cmn",
2636// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002637defm t2CMNz : T2I_cmp_irs<0b1000, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00002638 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Dan Gohman4b7dff92010-08-26 15:50:25 +00002639 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
2640
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002641//def : T2Pat<(ARMcmp GPR:$src, t2_so_imm_neg:$imm),
2642// (t2CMNri GPR:$src, t2_so_imm_neg:$imm)>;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002643
2644def : T2Pat<(ARMcmpZ GPR:$src, t2_so_imm_neg:$imm),
2645 (t2CMNzri GPR:$src, t2_so_imm_neg:$imm)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002646
Johnny Chend68e1192009-12-15 17:24:14 +00002647defm t2TST : T2I_cmp_irs<0b0000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002648 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
Evan Chengc4af4632010-11-17 20:13:28 +00002649 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>>;
Johnny Chend68e1192009-12-15 17:24:14 +00002650defm t2TEQ : T2I_cmp_irs<0b0100, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002651 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
Evan Chengc4af4632010-11-17 20:13:28 +00002652 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00002653
Evan Chenge253c952009-07-07 20:39:03 +00002654// Conditional moves
2655// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002656// a two-value operand where a dag node expects two operands. :(
Evan Cheng63f35442010-11-13 02:25:14 +00002657let neverHasSideEffects = 1 in {
Owen Anderson8ee97792010-11-18 21:46:31 +00002658def t2MOVCCr : T2TwoReg<
2659 (outs rGPR:$Rd), (ins rGPR:$false, rGPR:$Rm), IIC_iCMOVr,
2660 "mov", ".w\t$Rd, $Rm",
2661 [/*(set rGPR:$Rd, (ARMcmov rGPR:$false, rGPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
2662 RegConstraint<"$false = $Rd"> {
Johnny Chend68e1192009-12-15 17:24:14 +00002663 let Inst{31-27} = 0b11101;
2664 let Inst{26-25} = 0b01;
2665 let Inst{24-21} = 0b0010;
2666 let Inst{20} = 0; // The S bit.
2667 let Inst{19-16} = 0b1111; // Rn
2668 let Inst{14-12} = 0b000;
2669 let Inst{7-4} = 0b0000;
2670}
Evan Chenge253c952009-07-07 20:39:03 +00002671
Evan Chengc4af4632010-11-17 20:13:28 +00002672let isMoveImm = 1 in
Owen Anderson8ee97792010-11-18 21:46:31 +00002673def t2MOVCCi : T2OneRegImm<(outs rGPR:$Rd), (ins rGPR:$false, t2_so_imm:$imm),
2674 IIC_iCMOVi, "mov", ".w\t$Rd, $imm",
2675[/*(set rGPR:$Rd,(ARMcmov rGPR:$false,t2_so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
2676 RegConstraint<"$false = $Rd"> {
Johnny Chend68e1192009-12-15 17:24:14 +00002677 let Inst{31-27} = 0b11110;
2678 let Inst{25} = 0;
2679 let Inst{24-21} = 0b0010;
2680 let Inst{20} = 0; // The S bit.
2681 let Inst{19-16} = 0b1111; // Rn
2682 let Inst{15} = 0;
2683}
Evan Chengf49810c2009-06-23 17:48:47 +00002684
Evan Chengc4af4632010-11-17 20:13:28 +00002685let isMoveImm = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002686def t2MOVCCi16 : T2I<(outs rGPR:$Rd), (ins rGPR:$false, i32imm:$imm),
Evan Cheng875a6ac2010-11-12 22:42:47 +00002687 IIC_iCMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002688 "movw", "\t$Rd, $imm", []>,
2689 RegConstraint<"$false = $Rd"> {
Jim Grosbacha4257162010-10-07 00:53:56 +00002690 let Inst{31-27} = 0b11110;
2691 let Inst{25} = 1;
2692 let Inst{24-21} = 0b0010;
2693 let Inst{20} = 0; // The S bit.
2694 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002695
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002696 bits<4> Rd;
2697 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00002698
Jim Grosbach86386922010-12-08 22:10:43 +00002699 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002700 let Inst{19-16} = imm{15-12};
2701 let Inst{26} = imm{11};
2702 let Inst{14-12} = imm{10-8};
2703 let Inst{7-0} = imm{7-0};
Jim Grosbacha4257162010-10-07 00:53:56 +00002704}
2705
Evan Chengc4af4632010-11-17 20:13:28 +00002706let isMoveImm = 1 in
Evan Cheng63f35442010-11-13 02:25:14 +00002707def t2MOVCCi32imm : PseudoInst<(outs rGPR:$dst),
2708 (ins rGPR:$false, i32imm:$src, pred:$p),
Jim Grosbach99594eb2010-11-18 01:38:26 +00002709 IIC_iCMOVix2, []>, RegConstraint<"$false = $dst">;
Evan Cheng63f35442010-11-13 02:25:14 +00002710
Evan Chengc4af4632010-11-17 20:13:28 +00002711let isMoveImm = 1 in
Owen Anderson8ee97792010-11-18 21:46:31 +00002712def t2MVNCCi : T2OneRegImm<(outs rGPR:$Rd), (ins rGPR:$false, t2_so_imm:$imm),
2713 IIC_iCMOVi, "mvn", ".w\t$Rd, $imm",
2714[/*(set rGPR:$Rd,(ARMcmov rGPR:$false,t2_so_imm_not:$imm,
Evan Cheng875a6ac2010-11-12 22:42:47 +00002715 imm:$cc, CCR:$ccr))*/]>,
Owen Anderson8ee97792010-11-18 21:46:31 +00002716 RegConstraint<"$false = $Rd"> {
Evan Cheng875a6ac2010-11-12 22:42:47 +00002717 let Inst{31-27} = 0b11110;
2718 let Inst{25} = 0;
2719 let Inst{24-21} = 0b0011;
2720 let Inst{20} = 0; // The S bit.
2721 let Inst{19-16} = 0b1111; // Rn
2722 let Inst{15} = 0;
2723}
2724
Johnny Chend68e1192009-12-15 17:24:14 +00002725class T2I_movcc_sh<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
2726 string opc, string asm, list<dag> pattern>
Owen Andersonbb6315d2010-11-15 19:58:36 +00002727 : T2TwoRegShiftImm<oops, iops, itin, opc, asm, pattern> {
Johnny Chend68e1192009-12-15 17:24:14 +00002728 let Inst{31-27} = 0b11101;
2729 let Inst{26-25} = 0b01;
2730 let Inst{24-21} = 0b0010;
2731 let Inst{20} = 0; // The S bit.
2732 let Inst{19-16} = 0b1111; // Rn
2733 let Inst{5-4} = opcod; // Shift type.
2734}
Owen Andersonbb6315d2010-11-15 19:58:36 +00002735def t2MOVCClsl : T2I_movcc_sh<0b00, (outs rGPR:$Rd),
2736 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2737 IIC_iCMOVsi, "lsl", ".w\t$Rd, $Rm, $imm", []>,
2738 RegConstraint<"$false = $Rd">;
2739def t2MOVCClsr : T2I_movcc_sh<0b01, (outs rGPR:$Rd),
2740 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2741 IIC_iCMOVsi, "lsr", ".w\t$Rd, $Rm, $imm", []>,
2742 RegConstraint<"$false = $Rd">;
2743def t2MOVCCasr : T2I_movcc_sh<0b10, (outs rGPR:$Rd),
2744 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2745 IIC_iCMOVsi, "asr", ".w\t$Rd, $Rm, $imm", []>,
2746 RegConstraint<"$false = $Rd">;
2747def t2MOVCCror : T2I_movcc_sh<0b11, (outs rGPR:$Rd),
2748 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2749 IIC_iCMOVsi, "ror", ".w\t$Rd, $Rm, $imm", []>,
2750 RegConstraint<"$false = $Rd">;
Owen Andersonf523e472010-09-23 23:45:25 +00002751} // neverHasSideEffects
Evan Cheng13f8b362009-08-01 01:43:45 +00002752
David Goodwin5e47a9a2009-06-30 18:04:13 +00002753//===----------------------------------------------------------------------===//
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002754// Atomic operations intrinsics
2755//
2756
2757// memory barriers protect the atomic sequences
2758let hasSideEffects = 1 in {
Bob Wilsonf74a4292010-10-30 00:54:37 +00002759def t2DMB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
2760 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
2761 Requires<[IsThumb, HasDB]> {
2762 bits<4> opt;
2763 let Inst{31-4} = 0xf3bf8f5;
2764 let Inst{3-0} = opt;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002765}
2766}
2767
Bob Wilsonf74a4292010-10-30 00:54:37 +00002768def t2DSB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
2769 "dsb", "\t$opt",
2770 [/* For disassembly only; pattern left blank */]>,
2771 Requires<[IsThumb, HasDB]> {
2772 bits<4> opt;
2773 let Inst{31-4} = 0xf3bf8f4;
2774 let Inst{3-0} = opt;
Johnny Chena4339822010-03-03 00:16:28 +00002775}
2776
Johnny Chena4339822010-03-03 00:16:28 +00002777// ISB has only full system option -- for disassembly only
Bob Wilsonf74a4292010-10-30 00:54:37 +00002778def t2ISB : T2I<(outs), (ins), NoItinerary, "isb", "",
2779 [/* For disassembly only; pattern left blank */]>,
2780 Requires<[IsThumb2, HasV7]> {
2781 let Inst{31-4} = 0xf3bf8f6;
Johnny Chena4339822010-03-03 00:16:28 +00002782 let Inst{3-0} = 0b1111;
2783}
2784
Johnny Chend68e1192009-12-15 17:24:14 +00002785class T2I_ldrex<bits<2> opcod, dag oops, dag iops, AddrMode am, SizeFlagVal sz,
2786 InstrItinClass itin, string opc, string asm, string cstr,
2787 list<dag> pattern, bits<4> rt2 = 0b1111>
2788 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2789 let Inst{31-27} = 0b11101;
2790 let Inst{26-20} = 0b0001101;
2791 let Inst{11-8} = rt2;
2792 let Inst{7-6} = 0b01;
2793 let Inst{5-4} = opcod;
2794 let Inst{3-0} = 0b1111;
Jim Grosbach7a088642010-11-19 17:11:02 +00002795
Owen Anderson91a7c592010-11-19 00:28:38 +00002796 bits<4> Rn;
2797 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +00002798 let Inst{19-16} = Rn;
2799 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002800}
2801class T2I_strex<bits<2> opcod, dag oops, dag iops, AddrMode am, SizeFlagVal sz,
2802 InstrItinClass itin, string opc, string asm, string cstr,
2803 list<dag> pattern, bits<4> rt2 = 0b1111>
2804 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2805 let Inst{31-27} = 0b11101;
2806 let Inst{26-20} = 0b0001100;
2807 let Inst{11-8} = rt2;
2808 let Inst{7-6} = 0b01;
2809 let Inst{5-4} = opcod;
Jim Grosbach7a088642010-11-19 17:11:02 +00002810
Owen Anderson91a7c592010-11-19 00:28:38 +00002811 bits<4> Rd;
2812 bits<4> Rn;
2813 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +00002814 let Inst{11-8} = Rd;
2815 let Inst{19-16} = Rn;
2816 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002817}
2818
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002819let mayLoad = 1 in {
Owen Anderson91a7c592010-11-19 00:28:38 +00002820def t2LDREXB : T2I_ldrex<0b00, (outs rGPR:$Rt), (ins rGPR:$Rn), AddrModeNone,
2821 Size4Bytes, NoItinerary, "ldrexb", "\t$Rt, [$Rn]",
Johnny Chend68e1192009-12-15 17:24:14 +00002822 "", []>;
Owen Anderson91a7c592010-11-19 00:28:38 +00002823def t2LDREXH : T2I_ldrex<0b01, (outs rGPR:$Rt), (ins rGPR:$Rn), AddrModeNone,
2824 Size4Bytes, NoItinerary, "ldrexh", "\t$Rt, [$Rn]",
Johnny Chend68e1192009-12-15 17:24:14 +00002825 "", []>;
Owen Anderson91a7c592010-11-19 00:28:38 +00002826def t2LDREX : Thumb2I<(outs rGPR:$Rt), (ins rGPR:$Rn), AddrModeNone,
Johnny Chend68e1192009-12-15 17:24:14 +00002827 Size4Bytes, NoItinerary,
Owen Anderson91a7c592010-11-19 00:28:38 +00002828 "ldrex", "\t$Rt, [$Rn]", "",
Johnny Chend68e1192009-12-15 17:24:14 +00002829 []> {
2830 let Inst{31-27} = 0b11101;
2831 let Inst{26-20} = 0b0000101;
2832 let Inst{11-8} = 0b1111;
2833 let Inst{7-0} = 0b00000000; // imm8 = 0
Jim Grosbach00f25fa2010-12-14 20:46:39 +00002834
Owen Anderson808c7d12010-12-10 21:52:38 +00002835 bits<4> Rn;
2836 bits<4> Rt;
2837 let Inst{19-16} = Rn;
2838 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002839}
Owen Anderson91a7c592010-11-19 00:28:38 +00002840def t2LDREXD : T2I_ldrex<0b11, (outs rGPR:$Rt, rGPR:$Rt2), (ins rGPR:$Rn),
Johnny Chend68e1192009-12-15 17:24:14 +00002841 AddrModeNone, Size4Bytes, NoItinerary,
Owen Anderson91a7c592010-11-19 00:28:38 +00002842 "ldrexd", "\t$Rt, $Rt2, [$Rn]", "",
2843 [], {?, ?, ?, ?}> {
2844 bits<4> Rt2;
Jim Grosbach86386922010-12-08 22:10:43 +00002845 let Inst{11-8} = Rt2;
Owen Anderson91a7c592010-11-19 00:28:38 +00002846}
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002847}
2848
Owen Anderson91a7c592010-11-19 00:28:38 +00002849let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
2850def t2STREXB : T2I_strex<0b00, (outs rGPR:$Rd), (ins rGPR:$Rt, rGPR:$Rn),
Johnny Chend68e1192009-12-15 17:24:14 +00002851 AddrModeNone, Size4Bytes, NoItinerary,
Owen Anderson91a7c592010-11-19 00:28:38 +00002852 "strexb", "\t$Rd, $Rt, [$Rn]", "", []>;
2853def t2STREXH : T2I_strex<0b01, (outs rGPR:$Rd), (ins rGPR:$Rt, rGPR:$Rn),
Johnny Chend68e1192009-12-15 17:24:14 +00002854 AddrModeNone, Size4Bytes, NoItinerary,
Owen Anderson91a7c592010-11-19 00:28:38 +00002855 "strexh", "\t$Rd, $Rt, [$Rn]", "", []>;
2856def t2STREX : Thumb2I<(outs rGPR:$Rd), (ins rGPR:$Rt, rGPR:$Rn),
Johnny Chend68e1192009-12-15 17:24:14 +00002857 AddrModeNone, Size4Bytes, NoItinerary,
Owen Anderson91a7c592010-11-19 00:28:38 +00002858 "strex", "\t$Rd, $Rt, [$Rn]", "",
Johnny Chend68e1192009-12-15 17:24:14 +00002859 []> {
2860 let Inst{31-27} = 0b11101;
2861 let Inst{26-20} = 0b0000100;
2862 let Inst{7-0} = 0b00000000; // imm8 = 0
Jim Grosbach00f25fa2010-12-14 20:46:39 +00002863
Owen Anderson808c7d12010-12-10 21:52:38 +00002864 bits<4> Rd;
2865 bits<4> Rn;
2866 bits<4> Rt;
2867 let Inst{11-8} = Rd;
2868 let Inst{19-16} = Rn;
2869 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002870}
Owen Anderson91a7c592010-11-19 00:28:38 +00002871def t2STREXD : T2I_strex<0b11, (outs rGPR:$Rd),
2872 (ins rGPR:$Rt, rGPR:$Rt2, rGPR:$Rn),
Johnny Chend68e1192009-12-15 17:24:14 +00002873 AddrModeNone, Size4Bytes, NoItinerary,
Owen Anderson91a7c592010-11-19 00:28:38 +00002874 "strexd", "\t$Rd, $Rt, $Rt2, [$Rn]", "", [],
2875 {?, ?, ?, ?}> {
2876 bits<4> Rt2;
Jim Grosbach86386922010-12-08 22:10:43 +00002877 let Inst{11-8} = Rt2;
Owen Anderson91a7c592010-11-19 00:28:38 +00002878}
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002879}
2880
Johnny Chen10a77e12010-03-02 22:11:06 +00002881// Clear-Exclusive is for disassembly only.
2882def t2CLREX : T2I<(outs), (ins), NoItinerary, "clrex", "",
2883 [/* For disassembly only; pattern left blank */]>,
2884 Requires<[IsARM, HasV7]> {
2885 let Inst{31-20} = 0xf3b;
2886 let Inst{15-14} = 0b10;
2887 let Inst{12} = 0;
2888 let Inst{7-4} = 0b0010;
2889}
2890
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002891//===----------------------------------------------------------------------===//
David Goodwin334c2642009-07-08 16:09:28 +00002892// TLS Instructions
2893//
2894
2895// __aeabi_read_tp preserves the registers r1-r3.
2896let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00002897 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002898 def t2TPsoft : T2XI<(outs), (ins), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00002899 "bl\t__aeabi_read_tp",
Johnny Chend68e1192009-12-15 17:24:14 +00002900 [(set R0, ARMthread_pointer)]> {
2901 let Inst{31-27} = 0b11110;
2902 let Inst{15-14} = 0b11;
2903 let Inst{12} = 1;
2904 }
David Goodwin334c2642009-07-08 16:09:28 +00002905}
2906
2907//===----------------------------------------------------------------------===//
Jim Grosbach5aa16842009-08-11 19:42:21 +00002908// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00002909// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbach5aa16842009-08-11 19:42:21 +00002910// address and save #0 in R0 for the non-longjmp case.
2911// Since by its nature we may be coming from some other function to get
2912// here, and we're using the stack frame for the containing function to
2913// save/restore registers, we can't keep anything live in regs across
2914// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
2915// when we get here from a longjmp(). We force everthing out of registers
2916// except for our own input by listing the relevant registers in Defs. By
2917// doing so, we also cause the prologue/epilogue code to actively preserve
2918// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbach0798edd2010-05-27 23:49:24 +00002919// $val is a scratch register for our use.
Jim Grosbacha87ded22010-02-08 23:22:00 +00002920let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00002921 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
2922 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Jim Grosbach5aa16842009-08-11 19:42:21 +00002923 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Chris Lattnera4a3a5e2010-10-31 19:15:18 +00002924 D31 ], hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in {
Jim Grosbach9f134b52010-08-26 17:02:47 +00002925 def t2Int_eh_sjlj_setjmp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
Jim Grosbach71d933a2010-09-30 16:56:53 +00002926 AddrModeNone, SizeSpecial, NoItinerary, "", "",
Jim Grosbach9f134b52010-08-26 17:02:47 +00002927 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
Bob Wilsonec80e262010-04-09 20:41:18 +00002928 Requires<[IsThumb2, HasVFP2]>;
Jim Grosbach5aa16842009-08-11 19:42:21 +00002929}
2930
Bob Wilsonec80e262010-04-09 20:41:18 +00002931let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00002932 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
Chris Lattnera4a3a5e2010-10-31 19:15:18 +00002933 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in {
Jim Grosbach9f134b52010-08-26 17:02:47 +00002934 def t2Int_eh_sjlj_setjmp_nofp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
Jim Grosbach71d933a2010-09-30 16:56:53 +00002935 AddrModeNone, SizeSpecial, NoItinerary, "", "",
Jim Grosbach9f134b52010-08-26 17:02:47 +00002936 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
Bob Wilsonec80e262010-04-09 20:41:18 +00002937 Requires<[IsThumb2, NoVFP]>;
2938}
Jim Grosbach5aa16842009-08-11 19:42:21 +00002939
2940
2941//===----------------------------------------------------------------------===//
David Goodwin5e47a9a2009-06-30 18:04:13 +00002942// Control-Flow Instructions
2943//
2944
Evan Chengc50a1cb2009-07-09 22:58:39 +00002945// FIXME: remove when we have a way to marking a MI with these properties.
2946// FIXME: $dst1 should be a def. But the extra ops must be in the end of the
2947// operand list.
2948// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +00002949let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
Chris Lattner39ee0362010-10-31 19:10:56 +00002950 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Bill Wendling73fe34a2010-11-16 01:16:36 +00002951def t2LDMIA_RET: T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
Bill Wendling3380f6a2010-11-16 23:44:49 +00002952 reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00002953 IIC_iLoad_mBr,
Bill Wendling3380f6a2010-11-16 23:44:49 +00002954 "ldmia${p}.w\t$Rn!, $regs",
Jim Grosbache6913602010-11-03 01:01:43 +00002955 "$Rn = $wb", []> {
Bill Wendling7b718782010-11-16 02:08:45 +00002956 bits<4> Rn;
2957 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00002958
Bill Wendling7b718782010-11-16 02:08:45 +00002959 let Inst{31-27} = 0b11101;
2960 let Inst{26-25} = 0b00;
2961 let Inst{24-23} = 0b01; // Increment After
2962 let Inst{22} = 0;
2963 let Inst{21} = 1; // Writeback
Bill Wendling1eeb2802010-11-16 02:20:22 +00002964 let Inst{20} = 1;
Bill Wendling7b718782010-11-16 02:08:45 +00002965 let Inst{19-16} = Rn;
2966 let Inst{15-0} = regs;
Johnny Chend68e1192009-12-15 17:24:14 +00002967}
Evan Chengc50a1cb2009-07-09 22:58:39 +00002968
David Goodwin5e47a9a2009-06-30 18:04:13 +00002969let isBranch = 1, isTerminator = 1, isBarrier = 1 in {
2970let isPredicable = 1 in
Owen Andersonc2666002010-12-13 19:31:11 +00002971def t2B : T2XI<(outs), (ins uncondbrtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00002972 "b.w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00002973 [(br bb:$target)]> {
2974 let Inst{31-27} = 0b11110;
2975 let Inst{15-14} = 0b10;
2976 let Inst{12} = 1;
Owen Anderson05bf5952010-11-29 18:54:38 +00002977
2978 bits<20> target;
2979 let Inst{26} = target{19};
2980 let Inst{11} = target{18};
2981 let Inst{13} = target{17};
2982 let Inst{21-16} = target{16-11};
2983 let Inst{10-0} = target{10-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002984}
David Goodwin5e47a9a2009-06-30 18:04:13 +00002985
Jim Grosbacha0bb2532010-11-29 22:40:58 +00002986let isNotDuplicable = 1, isIndirectBranch = 1 in {
Jim Grosbachfbf0cb12010-11-29 22:38:48 +00002987def t2BR_JT : tPseudoInst<(outs),
Jim Grosbach5ca66692010-11-29 22:37:40 +00002988 (ins GPR:$target, GPR:$index, i32imm:$jt, i32imm:$id),
Jim Grosbacha0bb2532010-11-29 22:40:58 +00002989 SizeSpecial, IIC_Br,
Jim Grosbach5ca66692010-11-29 22:37:40 +00002990 [(ARMbr2jt GPR:$target, GPR:$index, tjumptable:$jt, imm:$id)]>;
Evan Cheng5657c012009-07-29 02:18:14 +00002991
Evan Cheng25f7cfc2009-08-01 06:13:52 +00002992// FIXME: Add a non-pc based case that can be predicated.
Jim Grosbach5ca66692010-11-29 22:37:40 +00002993def t2TBB_JT : tPseudoInst<(outs),
2994 (ins GPR:$index, i32imm:$jt, i32imm:$id),
2995 SizeSpecial, IIC_Br, []>;
2996
2997def t2TBH_JT : tPseudoInst<(outs),
2998 (ins GPR:$index, i32imm:$jt, i32imm:$id),
2999 SizeSpecial, IIC_Br, []>;
3000
3001def t2TBB : T2I<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_Br,
3002 "tbb", "\t[$Rn, $Rm]", []> {
3003 bits<4> Rn;
3004 bits<4> Rm;
3005 let Inst{27-20} = 0b10001101;
3006 let Inst{19-16} = Rn;
3007 let Inst{15-5} = 0b11110000000;
3008 let Inst{4} = 0; // B form
3009 let Inst{3-0} = Rm;
Johnny Chend68e1192009-12-15 17:24:14 +00003010}
Evan Cheng5657c012009-07-29 02:18:14 +00003011
Jim Grosbach5ca66692010-11-29 22:37:40 +00003012def t2TBH : T2I<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_Br,
3013 "tbh", "\t[$Rn, $Rm, lsl #1]", []> {
3014 bits<4> Rn;
3015 bits<4> Rm;
3016 let Inst{27-20} = 0b10001101;
3017 let Inst{19-16} = Rn;
3018 let Inst{15-5} = 0b11110000000;
3019 let Inst{4} = 1; // H form
3020 let Inst{3-0} = Rm;
Johnny Chen93042d12010-03-02 18:14:57 +00003021}
Evan Cheng5657c012009-07-29 02:18:14 +00003022} // isNotDuplicable, isIndirectBranch
3023
David Goodwinc9a59b52009-06-30 19:50:22 +00003024} // isBranch, isTerminator, isBarrier
David Goodwin5e47a9a2009-06-30 18:04:13 +00003025
3026// FIXME: should be able to write a pattern for ARMBrcond, but can't use
3027// a two-value operand where a dag node expects two operands. :(
3028let isBranch = 1, isTerminator = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003029def t2Bcc : T2I<(outs), (ins brtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00003030 "b", ".w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00003031 [/*(ARMbrcond bb:$target, imm:$cc)*/]> {
3032 let Inst{31-27} = 0b11110;
3033 let Inst{15-14} = 0b10;
3034 let Inst{12} = 0;
Jim Grosbach00f25fa2010-12-14 20:46:39 +00003035
Owen Andersonfb20d892010-12-09 00:27:41 +00003036 bits<4> p;
3037 let Inst{25-22} = p;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003038
Owen Andersonfb20d892010-12-09 00:27:41 +00003039 bits<21> target;
3040 let Inst{26} = target{20};
3041 let Inst{11} = target{19};
3042 let Inst{13} = target{18};
3043 let Inst{21-16} = target{17-12};
3044 let Inst{10-0} = target{11-1};
Johnny Chend68e1192009-12-15 17:24:14 +00003045}
Evan Chengf49810c2009-06-23 17:48:47 +00003046
Evan Cheng06e16582009-07-10 01:54:42 +00003047
3048// IT block
Evan Cheng86050dc2010-06-18 23:09:54 +00003049let Defs = [ITSTATE] in
Evan Cheng06e16582009-07-10 01:54:42 +00003050def t2IT : Thumb2XI<(outs), (ins it_pred:$cc, it_mask:$mask),
David Goodwin5d598aa2009-08-19 18:00:44 +00003051 AddrModeNone, Size2Bytes, IIC_iALUx,
Johnny Chend68e1192009-12-15 17:24:14 +00003052 "it$mask\t$cc", "", []> {
3053 // 16-bit instruction.
Johnny Chenbbc71b22009-12-16 02:32:54 +00003054 let Inst{31-16} = 0x0000;
Johnny Chend68e1192009-12-15 17:24:14 +00003055 let Inst{15-8} = 0b10111111;
Owen Anderson05bf5952010-11-29 18:54:38 +00003056
3057 bits<4> cc;
3058 bits<4> mask;
Jim Grosbach86386922010-12-08 22:10:43 +00003059 let Inst{7-4} = cc;
3060 let Inst{3-0} = mask;
Johnny Chend68e1192009-12-15 17:24:14 +00003061}
Evan Cheng06e16582009-07-10 01:54:42 +00003062
Johnny Chence6275f2010-02-25 19:05:29 +00003063// Branch and Exchange Jazelle -- for disassembly only
3064// Rm = Inst{19-16}
Jim Grosbach6ccfc502010-07-30 02:41:01 +00003065def t2BXJ : T2I<(outs), (ins rGPR:$func), NoItinerary, "bxj", "\t$func",
Johnny Chence6275f2010-02-25 19:05:29 +00003066 [/* For disassembly only; pattern left blank */]> {
3067 let Inst{31-27} = 0b11110;
3068 let Inst{26} = 0;
3069 let Inst{25-20} = 0b111100;
3070 let Inst{15-14} = 0b10;
3071 let Inst{12} = 0;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003072
Owen Anderson05bf5952010-11-29 18:54:38 +00003073 bits<4> func;
Jim Grosbach86386922010-12-08 22:10:43 +00003074 let Inst{19-16} = func;
Johnny Chence6275f2010-02-25 19:05:29 +00003075}
3076
Johnny Chen93042d12010-03-02 18:14:57 +00003077// Change Processor State is a system instruction -- for disassembly only.
3078// The singleton $opt operand contains the following information:
3079// opt{4-0} = mode from Inst{4-0}
3080// opt{5} = changemode from Inst{17}
3081// opt{8-6} = AIF from Inst{8-6}
3082// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003083def t2CPS : T2XI<(outs),(ins cps_opt:$opt), NoItinerary, "cps$opt",
Johnny Chen93042d12010-03-02 18:14:57 +00003084 [/* For disassembly only; pattern left blank */]> {
3085 let Inst{31-27} = 0b11110;
3086 let Inst{26} = 0;
3087 let Inst{25-20} = 0b111010;
3088 let Inst{15-14} = 0b10;
3089 let Inst{12} = 0;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003090
Owen Andersond18a9c92010-11-29 19:22:08 +00003091 bits<11> opt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003092
Owen Andersond18a9c92010-11-29 19:22:08 +00003093 // mode number
3094 let Inst{4-0} = opt{4-0};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003095
Owen Andersond18a9c92010-11-29 19:22:08 +00003096 // M flag
3097 let Inst{8} = opt{5};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003098
Owen Andersond18a9c92010-11-29 19:22:08 +00003099 // F flag
3100 let Inst{5} = opt{6};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003101
Owen Andersond18a9c92010-11-29 19:22:08 +00003102 // I flag
3103 let Inst{6} = opt{7};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003104
Owen Andersond18a9c92010-11-29 19:22:08 +00003105 // A flag
3106 let Inst{7} = opt{8};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003107
Owen Andersond18a9c92010-11-29 19:22:08 +00003108 // imod flag
3109 let Inst{10-9} = opt{10-9};
Johnny Chen93042d12010-03-02 18:14:57 +00003110}
3111
Johnny Chen0f7866e2010-03-03 02:09:43 +00003112// A6.3.4 Branches and miscellaneous control
3113// Table A6-14 Change Processor State, and hint instructions
3114// Helper class for disassembly only.
3115class T2I_hint<bits<8> op7_0, string opc, string asm>
3116 : T2I<(outs), (ins), NoItinerary, opc, asm,
3117 [/* For disassembly only; pattern left blank */]> {
3118 let Inst{31-20} = 0xf3a;
3119 let Inst{15-14} = 0b10;
3120 let Inst{12} = 0;
3121 let Inst{10-8} = 0b000;
3122 let Inst{7-0} = op7_0;
3123}
3124
3125def t2NOP : T2I_hint<0b00000000, "nop", ".w">;
3126def t2YIELD : T2I_hint<0b00000001, "yield", ".w">;
3127def t2WFE : T2I_hint<0b00000010, "wfe", ".w">;
3128def t2WFI : T2I_hint<0b00000011, "wfi", ".w">;
3129def t2SEV : T2I_hint<0b00000100, "sev", ".w">;
3130
3131def t2DBG : T2I<(outs),(ins i32imm:$opt), NoItinerary, "dbg", "\t$opt",
3132 [/* For disassembly only; pattern left blank */]> {
3133 let Inst{31-20} = 0xf3a;
3134 let Inst{15-14} = 0b10;
3135 let Inst{12} = 0;
3136 let Inst{10-8} = 0b000;
3137 let Inst{7-4} = 0b1111;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003138
Owen Andersonc7373f82010-11-30 20:00:01 +00003139 bits<4> opt;
Jim Grosbach86386922010-12-08 22:10:43 +00003140 let Inst{3-0} = opt;
Johnny Chen0f7866e2010-03-03 02:09:43 +00003141}
3142
Johnny Chen6341c5a2010-02-25 20:25:24 +00003143// Secure Monitor Call is a system instruction -- for disassembly only
3144// Option = Inst{19-16}
3145def t2SMC : T2I<(outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
3146 [/* For disassembly only; pattern left blank */]> {
3147 let Inst{31-27} = 0b11110;
3148 let Inst{26-20} = 0b1111111;
3149 let Inst{15-12} = 0b1000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003150
Owen Andersond18a9c92010-11-29 19:22:08 +00003151 bits<4> opt;
Jim Grosbach86386922010-12-08 22:10:43 +00003152 let Inst{19-16} = opt;
Owen Andersond18a9c92010-11-29 19:22:08 +00003153}
3154
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003155class T2SRS<bits<12> op31_20,
Owen Anderson5404c2b2010-11-29 20:38:48 +00003156 dag oops, dag iops, InstrItinClass itin,
Owen Andersond18a9c92010-11-29 19:22:08 +00003157 string opc, string asm, list<dag> pattern>
3158 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003159 let Inst{31-20} = op31_20{11-0};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003160
Owen Andersond18a9c92010-11-29 19:22:08 +00003161 bits<5> mode;
3162 let Inst{4-0} = mode{4-0};
Johnny Chen6341c5a2010-02-25 20:25:24 +00003163}
3164
3165// Store Return State is a system instruction -- for disassembly only
Owen Anderson5404c2b2010-11-29 20:38:48 +00003166def t2SRSDBW : T2SRS<0b111010000010,
Owen Andersond18a9c92010-11-29 19:22:08 +00003167 (outs),(ins i32imm:$mode),NoItinerary,"srsdb","\tsp!, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003168 [/* For disassembly only; pattern left blank */]>;
3169def t2SRSDB : T2SRS<0b111010000000,
Owen Andersond18a9c92010-11-29 19:22:08 +00003170 (outs),(ins i32imm:$mode),NoItinerary,"srsdb","\tsp, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003171 [/* For disassembly only; pattern left blank */]>;
3172def t2SRSIAW : T2SRS<0b111010011010,
Owen Andersond18a9c92010-11-29 19:22:08 +00003173 (outs),(ins i32imm:$mode),NoItinerary,"srsia","\tsp!, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003174 [/* For disassembly only; pattern left blank */]>;
3175def t2SRSIA : T2SRS<0b111010011000,
Owen Andersond18a9c92010-11-29 19:22:08 +00003176 (outs), (ins i32imm:$mode),NoItinerary,"srsia","\tsp, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003177 [/* For disassembly only; pattern left blank */]>;
Johnny Chen6341c5a2010-02-25 20:25:24 +00003178
3179// Return From Exception is a system instruction -- for disassembly only
Owen Andersond18a9c92010-11-29 19:22:08 +00003180
Owen Anderson5404c2b2010-11-29 20:38:48 +00003181class T2RFE<bits<12> op31_20, dag oops, dag iops, InstrItinClass itin,
Owen Andersond18a9c92010-11-29 19:22:08 +00003182 string opc, string asm, list<dag> pattern>
3183 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003184 let Inst{31-20} = op31_20{11-0};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003185
Owen Andersond18a9c92010-11-29 19:22:08 +00003186 bits<4> Rn;
Jim Grosbach86386922010-12-08 22:10:43 +00003187 let Inst{19-16} = Rn;
Owen Andersond18a9c92010-11-29 19:22:08 +00003188}
3189
Owen Anderson5404c2b2010-11-29 20:38:48 +00003190def t2RFEDBW : T2RFE<0b111010000011,
3191 (outs), (ins rGPR:$Rn), NoItinerary, "rfedb", "\t$Rn!",
3192 [/* For disassembly only; pattern left blank */]>;
3193def t2RFEDB : T2RFE<0b111010000001,
3194 (outs), (ins rGPR:$Rn), NoItinerary, "rfeab", "\t$Rn",
3195 [/* For disassembly only; pattern left blank */]>;
3196def t2RFEIAW : T2RFE<0b111010011011,
3197 (outs), (ins rGPR:$Rn), NoItinerary, "rfeia", "\t$Rn!",
3198 [/* For disassembly only; pattern left blank */]>;
3199def t2RFEIA : T2RFE<0b111010011001,
3200 (outs), (ins rGPR:$Rn), NoItinerary, "rfeia", "\t$Rn",
3201 [/* For disassembly only; pattern left blank */]>;
Johnny Chen6341c5a2010-02-25 20:25:24 +00003202
Evan Chengf49810c2009-06-23 17:48:47 +00003203//===----------------------------------------------------------------------===//
3204// Non-Instruction Patterns
3205//
3206
Evan Cheng5adb66a2009-09-28 09:14:39 +00003207// 32-bit immediate using movw + movt.
Evan Cheng5be39222010-09-24 22:03:46 +00003208// This is a single pseudo instruction to make it re-materializable.
3209// FIXME: Remove this when we can do generalized remat.
Evan Chengc4af4632010-11-17 20:13:28 +00003210let isReMaterializable = 1, isMoveImm = 1 in
Jim Grosbach3c38f962010-10-06 22:01:26 +00003211def t2MOVi32imm : PseudoInst<(outs rGPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
Jim Grosbach99594eb2010-11-18 01:38:26 +00003212 [(set rGPR:$dst, (i32 imm:$src))]>,
Jim Grosbach3c38f962010-10-06 22:01:26 +00003213 Requires<[IsThumb, HasV6T2]>;
Evan Chengb9803a82009-11-06 23:52:48 +00003214
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00003215// ConstantPool, GlobalAddress, and JumpTable
3216def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2LEApcrel tglobaladdr :$dst)>,
3217 Requires<[IsThumb2, DontUseMovt]>;
3218def : T2Pat<(ARMWrapper tconstpool :$dst), (t2LEApcrel tconstpool :$dst)>;
3219def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2MOVi32imm tglobaladdr :$dst)>,
3220 Requires<[IsThumb2, UseMovt]>;
3221
3222def : T2Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3223 (t2LEApcrelJT tjumptable:$dst, imm:$id)>;
3224
Evan Chengb9803a82009-11-06 23:52:48 +00003225// Pseudo instruction that combines ldr from constpool and add pc. This should
3226// be expanded into two instructions late to allow if-conversion and
3227// scheduling.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00003228let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Chengb9803a82009-11-06 23:52:48 +00003229def t2LDRpci_pic : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr, pclabel:$cp),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003230 IIC_iLoadiALU,
Evan Chengb9803a82009-11-06 23:52:48 +00003231 [(set GPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
3232 imm:$cp))]>,
3233 Requires<[IsThumb2]>;
Johnny Chen23336552010-02-25 18:46:43 +00003234
3235//===----------------------------------------------------------------------===//
3236// Move between special register and ARM core register -- for disassembly only
3237//
3238
Owen Anderson5404c2b2010-11-29 20:38:48 +00003239class T2SpecialReg<bits<12> op31_20, bits<2> op15_14, bits<1> op12,
3240 dag oops, dag iops, InstrItinClass itin,
Owen Anderson00a035f2010-11-29 19:29:15 +00003241 string opc, string asm, list<dag> pattern>
3242 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003243 let Inst{31-20} = op31_20{11-0};
3244 let Inst{15-14} = op15_14{1-0};
3245 let Inst{12} = op12{0};
3246}
3247
3248class T2MRS<bits<12> op31_20, bits<2> op15_14, bits<1> op12,
3249 dag oops, dag iops, InstrItinClass itin,
3250 string opc, string asm, list<dag> pattern>
3251 : T2SpecialReg<op31_20, op15_14, op12, oops, iops, itin, opc, asm, pattern> {
Owen Anderson00a035f2010-11-29 19:29:15 +00003252 bits<4> Rd;
Jim Grosbach86386922010-12-08 22:10:43 +00003253 let Inst{11-8} = Rd;
Owen Anderson00a035f2010-11-29 19:29:15 +00003254}
3255
Owen Anderson5404c2b2010-11-29 20:38:48 +00003256def t2MRS : T2MRS<0b111100111110, 0b10, 0,
3257 (outs rGPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, cpsr",
3258 [/* For disassembly only; pattern left blank */]>;
3259def t2MRSsys : T2MRS<0b111100111111, 0b10, 0,
Owen Anderson00a035f2010-11-29 19:29:15 +00003260 (outs rGPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, spsr",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003261 [/* For disassembly only; pattern left blank */]>;
Johnny Chen23336552010-02-25 18:46:43 +00003262
Owen Anderson5404c2b2010-11-29 20:38:48 +00003263class T2MSR<bits<12> op31_20, bits<2> op15_14, bits<1> op12,
3264 dag oops, dag iops, InstrItinClass itin,
Owen Anderson00a035f2010-11-29 19:29:15 +00003265 string opc, string asm, list<dag> pattern>
Owen Anderson5404c2b2010-11-29 20:38:48 +00003266 : T2SpecialReg<op31_20, op15_14, op12, oops, iops, itin, opc, asm, pattern> {
Owen Anderson00a035f2010-11-29 19:29:15 +00003267 bits<4> Rn;
3268 bits<4> mask;
Jim Grosbach86386922010-12-08 22:10:43 +00003269 let Inst{19-16} = Rn;
3270 let Inst{11-8} = mask;
Owen Anderson00a035f2010-11-29 19:29:15 +00003271}
3272
Owen Anderson5404c2b2010-11-29 20:38:48 +00003273def t2MSR : T2MSR<0b111100111000, 0b10, 0,
3274 (outs), (ins rGPR:$Rn, msr_mask:$mask), NoItinerary, "msr",
Owen Anderson00a035f2010-11-29 19:29:15 +00003275 "\tcpsr$mask, $Rn",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003276 [/* For disassembly only; pattern left blank */]>;
3277def t2MSRsys : T2MSR<0b111100111001, 0b10, 0,
Owen Anderson00a035f2010-11-29 19:29:15 +00003278 (outs), (ins rGPR:$Rn, msr_mask:$mask), NoItinerary, "msr",
3279 "\tspsr$mask, $Rn",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003280 [/* For disassembly only; pattern left blank */]>;