blob: 234cf5166fb1040e4c0de8e809f67699024db1ed [file] [log] [blame]
Chris Lattner97f06932009-10-19 20:20:46 +00001//===-- ARMAsmPrinter.cpp - Print machine code to an ARM .s file ----------===//
2//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a printer that converts from our internal representation
11// of machine-dependent LLVM code to GAS-format ARM assembly language.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattner95b2c7d2006-12-19 22:59:26 +000015#define DEBUG_TYPE "asm-printer"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000016#include "ARM.h"
Jim Grosbachbaf120f2010-12-01 03:45:07 +000017#include "ARMAsmPrinter.h"
Evan Chengb72d2a92011-01-11 21:46:47 +000018#include "ARMBuildAttrs.h"
19#include "ARMBaseRegisterInfo.h"
20#include "ARMConstantPoolValue.h"
Chris Lattner97f06932009-10-19 20:20:46 +000021#include "ARMMachineFunctionInfo.h"
Chris Lattner97f06932009-10-19 20:20:46 +000022#include "ARMTargetMachine.h"
Jason W Kim17b443d2010-10-11 23:01:44 +000023#include "ARMTargetObjectFile.h"
Evan Chengb72d2a92011-01-11 21:46:47 +000024#include "InstPrinter/ARMInstPrinter.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000025#include "MCTargetDesc/ARMAddressingModes.h"
26#include "MCTargetDesc/ARMMCExpr.h"
Dale Johannesen3f282aa2010-04-26 20:07:31 +000027#include "llvm/Analysis/DebugInfo.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000028#include "llvm/Constants.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000029#include "llvm/Module.h"
Benjamin Kramere55b15f2009-12-28 12:27:56 +000030#include "llvm/Type.h"
Dan Gohmancf20ac42009-08-13 01:36:44 +000031#include "llvm/Assembly/Writer.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000032#include "llvm/CodeGen/MachineModuleInfoImpls.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000033#include "llvm/CodeGen/MachineFunctionPass.h"
Evan Chenga8e29892007-01-19 07:51:42 +000034#include "llvm/CodeGen/MachineJumpTableInfo.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000035#include "llvm/MC/MCAsmInfo.h"
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000036#include "llvm/MC/MCAssembler.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000037#include "llvm/MC/MCContext.h"
Bill Wendlingbecd83e2010-03-09 00:40:17 +000038#include "llvm/MC/MCExpr.h"
Chris Lattner97f06932009-10-19 20:20:46 +000039#include "llvm/MC/MCInst.h"
Chris Lattnerf9bdedd2009-08-10 18:15:01 +000040#include "llvm/MC/MCSectionMachO.h"
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000041#include "llvm/MC/MCObjectStreamer.h"
Chris Lattner6c2f9e12009-08-19 05:49:37 +000042#include "llvm/MC/MCStreamer.h"
Chris Lattner325d3dc2009-09-13 17:14:04 +000043#include "llvm/MC/MCSymbol.h"
Chris Lattnerd62f1b42010-03-12 21:19:23 +000044#include "llvm/Target/Mangler.h"
Rafael Espindolab01c4bb2006-07-27 11:38:51 +000045#include "llvm/Target/TargetData.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000046#include "llvm/Target/TargetMachine.h"
Evan Cheng5be54b02007-01-19 19:25:36 +000047#include "llvm/Target/TargetOptions.h"
Evan Chengc324ecb2009-07-24 18:19:46 +000048#include "llvm/ADT/SmallPtrSet.h"
Jim Grosbachc40d9f92009-09-01 18:49:12 +000049#include "llvm/ADT/SmallString.h"
Chris Lattner97f06932009-10-19 20:20:46 +000050#include "llvm/Support/CommandLine.h"
Devang Patel59135f42010-08-04 22:39:39 +000051#include "llvm/Support/Debug.h"
Torok Edwin30464702009-07-08 20:55:50 +000052#include "llvm/Support/ErrorHandling.h"
Evan Cheng3e74d6f2011-08-24 18:08:43 +000053#include "llvm/Support/TargetRegistry.h"
Chris Lattnerb23569a2010-04-04 08:18:47 +000054#include "llvm/Support/raw_ostream.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000055#include <cctype>
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000056using namespace llvm;
57
Chris Lattner95b2c7d2006-12-19 22:59:26 +000058namespace {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000059
60 // Per section and per symbol attributes are not supported.
61 // To implement them we would need the ability to delay this emission
62 // until the assembly file is fully parsed/generated as only then do we
63 // know the symbol and section numbers.
64 class AttributeEmitter {
65 public:
66 virtual void MaybeSwitchVendor(StringRef Vendor) = 0;
67 virtual void EmitAttribute(unsigned Attribute, unsigned Value) = 0;
Jason W Kimf009a962011-02-07 00:49:53 +000068 virtual void EmitTextAttribute(unsigned Attribute, StringRef String) = 0;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000069 virtual void Finish() = 0;
Rafael Espindola4921e232010-10-25 18:38:32 +000070 virtual ~AttributeEmitter() {}
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000071 };
72
73 class AsmAttributeEmitter : public AttributeEmitter {
74 MCStreamer &Streamer;
75
76 public:
77 AsmAttributeEmitter(MCStreamer &Streamer_) : Streamer(Streamer_) {}
78 void MaybeSwitchVendor(StringRef Vendor) { }
79
80 void EmitAttribute(unsigned Attribute, unsigned Value) {
81 Streamer.EmitRawText("\t.eabi_attribute " +
82 Twine(Attribute) + ", " + Twine(Value));
83 }
84
Jason W Kimf009a962011-02-07 00:49:53 +000085 void EmitTextAttribute(unsigned Attribute, StringRef String) {
86 switch (Attribute) {
Craig Topperbc219812012-02-07 02:50:20 +000087 default: llvm_unreachable("Unsupported Text attribute in ASM Mode");
Jason W Kimf009a962011-02-07 00:49:53 +000088 case ARMBuildAttrs::CPU_name:
Benjamin Kramer59085362011-11-06 20:37:06 +000089 Streamer.EmitRawText(StringRef("\t.cpu ") + String.lower());
Jason W Kimf009a962011-02-07 00:49:53 +000090 break;
Renato Golin728ff0d2011-02-28 22:04:27 +000091 /* GAS requires .fpu to be emitted regardless of EABI attribute */
92 case ARMBuildAttrs::Advanced_SIMD_arch:
93 case ARMBuildAttrs::VFP_arch:
Benjamin Kramer59085362011-11-06 20:37:06 +000094 Streamer.EmitRawText(StringRef("\t.fpu ") + String.lower());
Jim Grosbach8e0c7692011-09-02 18:46:15 +000095 break;
Jason W Kimf009a962011-02-07 00:49:53 +000096 }
97 }
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000098 void Finish() { }
99 };
100
101 class ObjectAttributeEmitter : public AttributeEmitter {
Renato Golin719927a2011-08-09 09:50:10 +0000102 // This structure holds all attributes, accounting for
103 // their string/numeric value, so we can later emmit them
104 // in declaration order, keeping all in the same vector
105 struct AttributeItemType {
106 enum {
107 HiddenAttribute = 0,
108 NumericAttribute,
109 TextAttribute
110 } Type;
111 unsigned Tag;
112 unsigned IntValue;
113 StringRef StringValue;
114 } AttributeItem;
115
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000116 MCObjectStreamer &Streamer;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000117 StringRef CurrentVendor;
Renato Golin719927a2011-08-09 09:50:10 +0000118 SmallVector<AttributeItemType, 64> Contents;
119
120 // Account for the ULEB/String size of each item,
121 // not just the number of items
122 size_t ContentsSize;
123 // FIXME: this should be in a more generic place, but
124 // getULEBSize() is in MCAsmInfo and will be moved to MCDwarf
125 size_t getULEBSize(int Value) {
126 size_t Size = 0;
127 do {
128 Value >>= 7;
129 Size += sizeof(int8_t); // Is this really necessary?
130 } while (Value);
131 return Size;
132 }
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000133
134 public:
135 ObjectAttributeEmitter(MCObjectStreamer &Streamer_) :
Renato Golin719927a2011-08-09 09:50:10 +0000136 Streamer(Streamer_), CurrentVendor(""), ContentsSize(0) { }
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000137
138 void MaybeSwitchVendor(StringRef Vendor) {
139 assert(!Vendor.empty() && "Vendor cannot be empty.");
140
141 if (CurrentVendor.empty())
142 CurrentVendor = Vendor;
143 else if (CurrentVendor == Vendor)
144 return;
145 else
146 Finish();
147
148 CurrentVendor = Vendor;
149
Rafael Espindola33363842010-10-25 22:26:55 +0000150 assert(Contents.size() == 0);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000151 }
152
153 void EmitAttribute(unsigned Attribute, unsigned Value) {
Renato Golin719927a2011-08-09 09:50:10 +0000154 AttributeItemType attr = {
155 AttributeItemType::NumericAttribute,
156 Attribute,
157 Value,
158 StringRef("")
159 };
160 ContentsSize += getULEBSize(Attribute);
161 ContentsSize += getULEBSize(Value);
162 Contents.push_back(attr);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000163 }
164
Jason W Kimf009a962011-02-07 00:49:53 +0000165 void EmitTextAttribute(unsigned Attribute, StringRef String) {
Renato Golin719927a2011-08-09 09:50:10 +0000166 AttributeItemType attr = {
167 AttributeItemType::TextAttribute,
168 Attribute,
169 0,
170 String
171 };
172 ContentsSize += getULEBSize(Attribute);
173 // String + \0
174 ContentsSize += String.size()+1;
175
176 Contents.push_back(attr);
Jason W Kimf009a962011-02-07 00:49:53 +0000177 }
178
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000179 void Finish() {
Rafael Espindola33363842010-10-25 22:26:55 +0000180 // Vendor size + Vendor name + '\0'
181 const size_t VendorHeaderSize = 4 + CurrentVendor.size() + 1;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000182
Rafael Espindola33363842010-10-25 22:26:55 +0000183 // Tag + Tag Size
184 const size_t TagHeaderSize = 1 + 4;
185
186 Streamer.EmitIntValue(VendorHeaderSize + TagHeaderSize + ContentsSize, 4);
187 Streamer.EmitBytes(CurrentVendor, 0);
188 Streamer.EmitIntValue(0, 1); // '\0'
189
190 Streamer.EmitIntValue(ARMBuildAttrs::File, 1);
191 Streamer.EmitIntValue(TagHeaderSize + ContentsSize, 4);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000192
Renato Golin719927a2011-08-09 09:50:10 +0000193 // Size should have been accounted for already, now
194 // emit each field as its type (ULEB or String)
195 for (unsigned int i=0; i<Contents.size(); ++i) {
196 AttributeItemType item = Contents[i];
197 Streamer.EmitULEB128IntValue(item.Tag, 0);
198 switch (item.Type) {
Craig Topperbc219812012-02-07 02:50:20 +0000199 default: llvm_unreachable("Invalid attribute type");
Renato Golin719927a2011-08-09 09:50:10 +0000200 case AttributeItemType::NumericAttribute:
201 Streamer.EmitULEB128IntValue(item.IntValue, 0);
202 break;
203 case AttributeItemType::TextAttribute:
Benjamin Kramer59085362011-11-06 20:37:06 +0000204 Streamer.EmitBytes(item.StringValue.upper(), 0);
Renato Golin719927a2011-08-09 09:50:10 +0000205 Streamer.EmitIntValue(0, 1); // '\0'
206 break;
Renato Golin719927a2011-08-09 09:50:10 +0000207 }
208 }
Rafael Espindola33363842010-10-25 22:26:55 +0000209
210 Contents.clear();
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000211 }
212 };
213
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000214} // end of anonymous namespace
215
Jim Grosbachbaf120f2010-12-01 03:45:07 +0000216MachineLocation ARMAsmPrinter::
217getDebugValueLocation(const MachineInstr *MI) const {
218 MachineLocation Location;
219 assert(MI->getNumOperands() == 4 && "Invalid no. of machine operands!");
220 // Frame address. Currently handles register +- offset only.
221 if (MI->getOperand(0).isReg() && MI->getOperand(1).isImm())
222 Location.set(MI->getOperand(0).getReg(), MI->getOperand(1).getImm());
223 else {
224 DEBUG(dbgs() << "DBG_VALUE instruction ignored! " << *MI << "\n");
225 }
226 return Location;
227}
228
Devang Patel27f5acb2011-04-21 22:48:26 +0000229/// EmitDwarfRegOp - Emit dwarf register operation.
Devang Patel0be77df2011-04-27 20:29:27 +0000230void ARMAsmPrinter::EmitDwarfRegOp(const MachineLocation &MLoc) const {
Devang Patel27f5acb2011-04-21 22:48:26 +0000231 const TargetRegisterInfo *RI = TM.getRegisterInfo();
232 if (RI->getDwarfRegNum(MLoc.getReg(), false) != -1)
Devang Patel0be77df2011-04-27 20:29:27 +0000233 AsmPrinter::EmitDwarfRegOp(MLoc);
Devang Patel27f5acb2011-04-21 22:48:26 +0000234 else {
235 unsigned Reg = MLoc.getReg();
236 if (Reg >= ARM::S0 && Reg <= ARM::S31) {
Devang Patel0a6ea832011-04-22 16:44:29 +0000237 assert(ARM::S0 + 31 == ARM::S31 && "Unexpected ARM S register numbering");
Devang Patel27f5acb2011-04-21 22:48:26 +0000238 // S registers are described as bit-pieces of a register
239 // S[2x] = DW_OP_regx(256 + (x>>1)) DW_OP_bit_piece(32, 0)
240 // S[2x+1] = DW_OP_regx(256 + (x>>1)) DW_OP_bit_piece(32, 32)
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000241
Devang Patel27f5acb2011-04-21 22:48:26 +0000242 unsigned SReg = Reg - ARM::S0;
243 bool odd = SReg & 0x1;
244 unsigned Rx = 256 + (SReg >> 1);
Devang Patel27f5acb2011-04-21 22:48:26 +0000245
246 OutStreamer.AddComment("DW_OP_regx for S register");
247 EmitInt8(dwarf::DW_OP_regx);
248
249 OutStreamer.AddComment(Twine(SReg));
250 EmitULEB128(Rx);
251
252 if (odd) {
253 OutStreamer.AddComment("DW_OP_bit_piece 32 32");
254 EmitInt8(dwarf::DW_OP_bit_piece);
255 EmitULEB128(32);
256 EmitULEB128(32);
257 } else {
258 OutStreamer.AddComment("DW_OP_bit_piece 32 0");
259 EmitInt8(dwarf::DW_OP_bit_piece);
260 EmitULEB128(32);
261 EmitULEB128(0);
262 }
Devang Patel71f3f112011-04-21 23:22:35 +0000263 } else if (Reg >= ARM::Q0 && Reg <= ARM::Q15) {
Devang Patel0a6ea832011-04-22 16:44:29 +0000264 assert(ARM::Q0 + 15 == ARM::Q15 && "Unexpected ARM Q register numbering");
Devang Patel71f3f112011-04-21 23:22:35 +0000265 // Q registers Q0-Q15 are described by composing two D registers together.
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000266 // Qx = DW_OP_regx(256+2x) DW_OP_piece(8) DW_OP_regx(256+2x+1)
267 // DW_OP_piece(8)
Devang Patel71f3f112011-04-21 23:22:35 +0000268
269 unsigned QReg = Reg - ARM::Q0;
270 unsigned D1 = 256 + 2 * QReg;
271 unsigned D2 = D1 + 1;
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000272
Devang Patel71f3f112011-04-21 23:22:35 +0000273 OutStreamer.AddComment("DW_OP_regx for Q register: D1");
274 EmitInt8(dwarf::DW_OP_regx);
275 EmitULEB128(D1);
276 OutStreamer.AddComment("DW_OP_piece 8");
277 EmitInt8(dwarf::DW_OP_piece);
278 EmitULEB128(8);
279
280 OutStreamer.AddComment("DW_OP_regx for Q register: D2");
281 EmitInt8(dwarf::DW_OP_regx);
282 EmitULEB128(D2);
283 OutStreamer.AddComment("DW_OP_piece 8");
284 EmitInt8(dwarf::DW_OP_piece);
285 EmitULEB128(8);
Devang Patel27f5acb2011-04-21 22:48:26 +0000286 }
287 }
288}
289
Chris Lattner953ebb72010-01-27 23:58:11 +0000290void ARMAsmPrinter::EmitFunctionEntryLabel() {
Owen Anderson2fec6c52011-10-04 23:26:17 +0000291 OutStreamer.ForceCodeRegion();
292
Chris Lattner953ebb72010-01-27 23:58:11 +0000293 if (AFI->isThumbFunction()) {
Jim Grosbachce792992010-11-05 22:08:08 +0000294 OutStreamer.EmitAssemblerFlag(MCAF_Code16);
Rafael Espindola64695402011-05-16 16:17:21 +0000295 OutStreamer.EmitThumbFunc(CurrentFnSym);
Chris Lattner953ebb72010-01-27 23:58:11 +0000296 }
Jim Grosbachb0739b72010-09-02 01:02:06 +0000297
Chris Lattner953ebb72010-01-27 23:58:11 +0000298 OutStreamer.EmitLabel(CurrentFnSym);
299}
300
James Molloy34982572012-01-26 09:25:43 +0000301void ARMAsmPrinter::EmitXXStructor(const Constant *CV) {
302 uint64_t Size = TM.getTargetData()->getTypeAllocSize(CV->getType());
303 assert(Size && "C++ constructor pointer had zero size!");
304
305 const GlobalValue *GV = dyn_cast<GlobalValue>(CV);
306 assert(GV && "C++ constructor pointer was not a GlobalValue!");
307
308 const MCExpr *E = MCSymbolRefExpr::Create(Mang->getSymbol(GV),
309 (Subtarget->isTargetDarwin()
310 ? MCSymbolRefExpr::VK_None
311 : MCSymbolRefExpr::VK_ARM_TARGET1),
312 OutContext);
313
314 OutStreamer.EmitValue(E, Size);
315}
316
Jim Grosbach2317e402010-09-30 01:57:53 +0000317/// runOnMachineFunction - This uses the EmitInstruction()
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000318/// method to print assembly for each instruction.
319///
320bool ARMAsmPrinter::runOnMachineFunction(MachineFunction &MF) {
Evan Chenga8e29892007-01-19 07:51:42 +0000321 AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng6d63a722008-09-18 07:27:23 +0000322 MCP = MF.getConstantPool();
Rafael Espindola4b442b52006-05-23 02:48:20 +0000323
Chris Lattnerd49fe1b2010-01-28 01:28:58 +0000324 return AsmPrinter::runOnMachineFunction(MF);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000325}
326
Evan Cheng055b0312009-06-29 07:51:04 +0000327void ARMAsmPrinter::printOperand(const MachineInstr *MI, int OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000328 raw_ostream &O, const char *Modifier) {
Evan Cheng055b0312009-06-29 07:51:04 +0000329 const MachineOperand &MO = MI->getOperand(OpNum);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000330 unsigned TF = MO.getTargetFlags();
331
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000332 switch (MO.getType()) {
Craig Topperbc219812012-02-07 02:50:20 +0000333 default: llvm_unreachable("<unknown operand type>");
Bob Wilson5bafff32009-06-22 23:27:02 +0000334 case MachineOperand::MO_Register: {
335 unsigned Reg = MO.getReg();
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000336 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
Jim Grosbach35636282010-10-06 21:22:32 +0000337 assert(!MO.getSubReg() && "Subregs should be eliminated!");
338 O << ARMInstPrinter::getRegisterName(Reg);
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000339 break;
Bob Wilson5bafff32009-06-22 23:27:02 +0000340 }
Evan Chenga8e29892007-01-19 07:51:42 +0000341 case MachineOperand::MO_Immediate: {
Evan Cheng5adb66a2009-09-28 09:14:39 +0000342 int64_t Imm = MO.getImm();
Anton Korobeynikov632606c2009-10-08 20:43:22 +0000343 O << '#';
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000344 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
Jason W Kim650b7d72011-01-12 23:21:49 +0000345 (TF == ARMII::MO_LO16))
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000346 O << ":lower16:";
347 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
Jason W Kim650b7d72011-01-12 23:21:49 +0000348 (TF == ARMII::MO_HI16))
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000349 O << ":upper16:";
Anton Korobeynikov632606c2009-10-08 20:43:22 +0000350 O << Imm;
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000351 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000352 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000353 case MachineOperand::MO_MachineBasicBlock:
Chris Lattner1b2eb0e2010-03-13 21:04:28 +0000354 O << *MO.getMBB()->getSymbol();
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000355 return;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000356 case MachineOperand::MO_GlobalAddress: {
Dan Gohman46510a72010-04-15 01:51:59 +0000357 const GlobalValue *GV = MO.getGlobal();
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000358 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
359 (TF & ARMII::MO_LO16))
360 O << ":lower16:";
361 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
362 (TF & ARMII::MO_HI16))
363 O << ":upper16:";
Chris Lattnerd62f1b42010-03-12 21:19:23 +0000364 O << *Mang->getSymbol(GV);
Anton Korobeynikov7751ad92008-11-22 16:15:34 +0000365
Chris Lattner0c08d092010-04-03 22:28:33 +0000366 printOffset(MO.getOffset(), O);
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000367 if (TF == ARMII::MO_PLT)
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000368 O << "(PLT)";
Evan Chenga8e29892007-01-19 07:51:42 +0000369 break;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000370 }
Evan Chenga8e29892007-01-19 07:51:42 +0000371 case MachineOperand::MO_ExternalSymbol: {
Chris Lattner10b318b2010-01-17 21:43:43 +0000372 O << *GetExternalSymbolSymbol(MO.getSymbolName());
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000373 if (TF == ARMII::MO_PLT)
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000374 O << "(PLT)";
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000375 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000376 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000377 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner1b46f432010-01-23 07:00:21 +0000378 O << *GetCPISymbol(MO.getIndex());
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000379 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000380 case MachineOperand::MO_JumpTableIndex:
Chris Lattner1b46f432010-01-23 07:00:21 +0000381 O << *GetJTISymbol(MO.getIndex());
Evan Chenga8e29892007-01-19 07:51:42 +0000382 break;
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000383 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000384}
385
Evan Cheng055b0312009-06-29 07:51:04 +0000386//===--------------------------------------------------------------------===//
387
Chris Lattner0890cf12010-01-25 19:51:38 +0000388MCSymbol *ARMAsmPrinter::
389GetARMSetPICJumpTableLabel2(unsigned uid, unsigned uid2,
390 const MachineBasicBlock *MBB) const {
391 SmallString<60> Name;
392 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix()
Chris Lattnerbfcb0962010-01-25 19:39:52 +0000393 << getFunctionNumber() << '_' << uid << '_' << uid2
Chris Lattner0890cf12010-01-25 19:51:38 +0000394 << "_set_" << MBB->getNumber();
Chris Lattner9b97a732010-03-30 18:10:53 +0000395 return OutContext.GetOrCreateSymbol(Name.str());
Chris Lattner0890cf12010-01-25 19:51:38 +0000396}
397
398MCSymbol *ARMAsmPrinter::
399GetARMJTIPICJumpTableLabel2(unsigned uid, unsigned uid2) const {
400 SmallString<60> Name;
401 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix() << "JTI"
Chris Lattner281e7762010-01-25 23:28:03 +0000402 << getFunctionNumber() << '_' << uid << '_' << uid2;
Chris Lattner9b97a732010-03-30 18:10:53 +0000403 return OutContext.GetOrCreateSymbol(Name.str());
Chris Lattnerbfcb0962010-01-25 19:39:52 +0000404}
405
Jim Grosbach433a5782010-09-24 20:47:58 +0000406
407MCSymbol *ARMAsmPrinter::GetARMSJLJEHLabel(void) const {
408 SmallString<60> Name;
409 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix() << "SJLJEH"
410 << getFunctionNumber();
411 return OutContext.GetOrCreateSymbol(Name.str());
412}
413
Evan Cheng055b0312009-06-29 07:51:04 +0000414bool ARMAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
Chris Lattnerc75c0282010-04-04 05:29:35 +0000415 unsigned AsmVariant, const char *ExtraCode,
416 raw_ostream &O) {
Evan Chenga8e29892007-01-19 07:51:42 +0000417 // Does this asm operand have a single letter operand modifier?
418 if (ExtraCode && ExtraCode[0]) {
419 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000420
Evan Chenga8e29892007-01-19 07:51:42 +0000421 switch (ExtraCode[0]) {
422 default: return true; // Unknown modifier.
Bob Wilson9b4b00a2009-07-09 23:54:51 +0000423 case 'a': // Print as a memory address.
424 if (MI->getOperand(OpNum).isReg()) {
Jim Grosbach2f24c4e2010-09-30 15:25:22 +0000425 O << "["
426 << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg())
427 << "]";
Bob Wilson9b4b00a2009-07-09 23:54:51 +0000428 return false;
429 }
430 // Fallthrough
431 case 'c': // Don't print "#" before an immediate operand.
Bob Wilson4f38b382009-08-21 21:58:55 +0000432 if (!MI->getOperand(OpNum).isImm())
433 return true;
Jim Grosbach2317e402010-09-30 01:57:53 +0000434 O << MI->getOperand(OpNum).getImm();
Bob Wilson8f343462009-04-06 21:46:51 +0000435 return false;
Evan Chenge21e3962007-04-04 00:13:29 +0000436 case 'P': // Print a VFP double precision register.
Evan Chengd831cda2009-12-08 23:06:22 +0000437 case 'q': // Print a NEON quad precision register.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000438 printOperand(MI, OpNum, O);
Evan Cheng23a95702007-03-08 22:42:46 +0000439 return false;
Eric Christopher0628d382011-05-24 22:10:34 +0000440 case 'y': // Print a VFP single precision register as indexed double.
441 // This uses the ordering of the alias table to get the first 'd' register
442 // that overlaps the 's' register. Also, s0 is an odd register, hence the
443 // odd modulus check below.
444 if (MI->getOperand(OpNum).isReg()) {
445 unsigned Reg = MI->getOperand(OpNum).getReg();
446 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
447 O << ARMInstPrinter::getRegisterName(TRI->getAliasSet(Reg)[0]) <<
448 (((Reg % 2) == 1) ? "[0]" : "[1]");
449 return false;
450 }
Eric Christopher4db7dec2011-05-24 23:27:13 +0000451 return true;
Eric Christopherfef50062011-05-24 22:27:43 +0000452 case 'B': // Bitwise inverse of integer or symbol without a preceding #.
Eric Christophere1739d52011-05-24 23:15:43 +0000453 if (!MI->getOperand(OpNum).isImm())
454 return true;
455 O << ~(MI->getOperand(OpNum).getImm());
456 return false;
Eric Christopherfef50062011-05-24 22:27:43 +0000457 case 'L': // The low 16 bits of an immediate constant.
Eric Christopher4db7dec2011-05-24 23:27:13 +0000458 if (!MI->getOperand(OpNum).isImm())
459 return true;
460 O << (MI->getOperand(OpNum).getImm() & 0xffff);
461 return false;
Eric Christopher3c14f242011-05-28 01:40:44 +0000462 case 'M': { // A register range suitable for LDM/STM.
463 if (!MI->getOperand(OpNum).isReg())
464 return true;
465 const MachineOperand &MO = MI->getOperand(OpNum);
466 unsigned RegBegin = MO.getReg();
467 // This takes advantage of the 2 operand-ness of ldm/stm and that we've
468 // already got the operands in registers that are operands to the
469 // inline asm statement.
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000470
Eric Christopher3c14f242011-05-28 01:40:44 +0000471 O << "{" << ARMInstPrinter::getRegisterName(RegBegin);
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000472
Eric Christopher3c14f242011-05-28 01:40:44 +0000473 // FIXME: The register allocator not only may not have given us the
474 // registers in sequence, but may not be in ascending registers. This
475 // will require changes in the register allocator that'll need to be
476 // propagated down here if the operands change.
477 unsigned RegOps = OpNum + 1;
478 while (MI->getOperand(RegOps).isReg()) {
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000479 O << ", "
Eric Christopher3c14f242011-05-28 01:40:44 +0000480 << ARMInstPrinter::getRegisterName(MI->getOperand(RegOps).getReg());
481 RegOps++;
482 }
483
484 O << "}";
485
486 return false;
487 }
Rafael Espindolaf5ade5d2011-08-10 16:26:42 +0000488 case 'R': // The most significant register of a pair.
489 case 'Q': { // The least significant register of a pair.
490 if (OpNum == 0)
491 return true;
492 const MachineOperand &FlagsOP = MI->getOperand(OpNum - 1);
493 if (!FlagsOP.isImm())
494 return true;
495 unsigned Flags = FlagsOP.getImm();
496 unsigned NumVals = InlineAsm::getNumOperandRegisters(Flags);
497 if (NumVals != 2)
498 return true;
499 unsigned RegOp = ExtraCode[0] == 'Q' ? OpNum : OpNum + 1;
500 if (RegOp >= MI->getNumOperands())
501 return true;
502 const MachineOperand &MO = MI->getOperand(RegOp);
503 if (!MO.isReg())
504 return true;
505 unsigned Reg = MO.getReg();
506 O << ARMInstPrinter::getRegisterName(Reg);
507 return false;
508 }
509
Eric Christopherfef50062011-05-24 22:27:43 +0000510 case 'e': // The low doubleword register of a NEON quad register.
Bob Wilson9cd2b952011-12-12 21:45:15 +0000511 case 'f': { // The high doubleword register of a NEON quad register.
512 if (!MI->getOperand(OpNum).isReg())
513 return true;
514 unsigned Reg = MI->getOperand(OpNum).getReg();
515 if (!ARM::QPRRegClass.contains(Reg))
516 return true;
517 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
518 unsigned SubReg = TRI->getSubReg(Reg, ExtraCode[0] == 'e' ?
519 ARM::dsub_0 : ARM::dsub_1);
520 O << ARMInstPrinter::getRegisterName(SubReg);
521 return false;
522 }
523
524 // These modifiers are not yet supported.
Eric Christopherfef50062011-05-24 22:27:43 +0000525 case 'h': // A range of VFP/NEON registers suitable for VLD1/VST1.
Eric Christopherfef50062011-05-24 22:27:43 +0000526 case 'H': // The highest-numbered register of a pair.
Bob Wilsond984eb62010-05-27 20:23:42 +0000527 return true;
Evan Cheng84f60b72010-05-27 22:08:38 +0000528 }
Evan Chenga8e29892007-01-19 07:51:42 +0000529 }
Jim Grosbache9952212009-09-04 01:38:51 +0000530
Chris Lattner35c33bd2010-04-04 04:47:45 +0000531 printOperand(MI, OpNum, O);
Evan Chenga8e29892007-01-19 07:51:42 +0000532 return false;
533}
534
Bob Wilson224c2442009-05-19 05:53:42 +0000535bool ARMAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
Evan Cheng055b0312009-06-29 07:51:04 +0000536 unsigned OpNum, unsigned AsmVariant,
Chris Lattnerc75c0282010-04-04 05:29:35 +0000537 const char *ExtraCode,
538 raw_ostream &O) {
Eric Christopher8f894632011-05-25 20:51:58 +0000539 // Does this asm operand have a single letter operand modifier?
540 if (ExtraCode && ExtraCode[0]) {
541 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000542
Eric Christopher8f894632011-05-25 20:51:58 +0000543 switch (ExtraCode[0]) {
Eric Christopher32bfb2c2011-05-26 18:22:26 +0000544 case 'A': // A memory operand for a VLD1/VST1 instruction.
Eric Christopher8f894632011-05-25 20:51:58 +0000545 default: return true; // Unknown modifier.
546 case 'm': // The base register of a memory operand.
547 if (!MI->getOperand(OpNum).isReg())
548 return true;
549 O << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg());
550 return false;
551 }
552 }
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000553
Bob Wilson765cc0b2009-10-13 20:50:28 +0000554 const MachineOperand &MO = MI->getOperand(OpNum);
555 assert(MO.isReg() && "unexpected inline asm memory operand");
Jim Grosbach2317e402010-09-30 01:57:53 +0000556 O << "[" << ARMInstPrinter::getRegisterName(MO.getReg()) << "]";
Bob Wilson224c2442009-05-19 05:53:42 +0000557 return false;
558}
559
Bob Wilson812209a2009-09-30 22:06:26 +0000560void ARMAsmPrinter::EmitStartOfAsmFile(Module &M) {
Bob Wilson0fb34682009-09-30 00:23:42 +0000561 if (Subtarget->isTargetDarwin()) {
562 Reloc::Model RelocM = TM.getRelocationModel();
563 if (RelocM == Reloc::PIC_ || RelocM == Reloc::DynamicNoPIC) {
564 // Declare all the text sections up front (before the DWARF sections
565 // emitted by AsmPrinter::doInitialization) so the assembler will keep
566 // them together at the beginning of the object file. This helps
567 // avoid out-of-range branches that are due a fundamental limitation of
568 // the way symbol offsets are encoded with the current Darwin ARM
569 // relocations.
Jim Grosbachb0739b72010-09-02 01:02:06 +0000570 const TargetLoweringObjectFileMachO &TLOFMacho =
Dan Gohman0d805c32010-04-17 16:44:48 +0000571 static_cast<const TargetLoweringObjectFileMachO &>(
572 getObjFileLowering());
Bob Wilson29e06692009-09-30 22:25:37 +0000573 OutStreamer.SwitchSection(TLOFMacho.getTextSection());
574 OutStreamer.SwitchSection(TLOFMacho.getTextCoalSection());
575 OutStreamer.SwitchSection(TLOFMacho.getConstTextCoalSection());
576 if (RelocM == Reloc::DynamicNoPIC) {
577 const MCSection *sect =
Chris Lattner22772212010-04-08 20:40:11 +0000578 OutContext.getMachOSection("__TEXT", "__symbol_stub4",
579 MCSectionMachO::S_SYMBOL_STUBS,
580 12, SectionKind::getText());
Bob Wilson29e06692009-09-30 22:25:37 +0000581 OutStreamer.SwitchSection(sect);
582 } else {
583 const MCSection *sect =
Chris Lattner22772212010-04-08 20:40:11 +0000584 OutContext.getMachOSection("__TEXT", "__picsymbolstub4",
585 MCSectionMachO::S_SYMBOL_STUBS,
586 16, SectionKind::getText());
Bob Wilson29e06692009-09-30 22:25:37 +0000587 OutStreamer.SwitchSection(sect);
588 }
Bob Wilson63db5942010-07-30 19:55:47 +0000589 const MCSection *StaticInitSect =
590 OutContext.getMachOSection("__TEXT", "__StaticInit",
591 MCSectionMachO::S_REGULAR |
592 MCSectionMachO::S_ATTR_PURE_INSTRUCTIONS,
593 SectionKind::getText());
594 OutStreamer.SwitchSection(StaticInitSect);
Bob Wilson0fb34682009-09-30 00:23:42 +0000595 }
596 }
597
Jim Grosbache5165492009-11-09 00:11:35 +0000598 // Use unified assembler syntax.
Jason W Kimafd1cc22010-09-30 02:45:56 +0000599 OutStreamer.EmitAssemblerFlag(MCAF_SyntaxUnified);
Anton Korobeynikovd61eca52009-06-17 23:43:18 +0000600
Anton Korobeynikov88ce6672009-05-23 19:51:20 +0000601 // Emit ARM Build Attributes
602 if (Subtarget->isTargetELF()) {
Anton Korobeynikov88ce6672009-05-23 19:51:20 +0000603
Jason W Kimdef9ac42010-10-06 22:36:46 +0000604 emitAttributes();
Anton Korobeynikov88ce6672009-05-23 19:51:20 +0000605 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000606}
607
Anton Korobeynikov0f3cc652008-08-07 09:54:23 +0000608
Chris Lattner4a071d62009-10-19 17:59:19 +0000609void ARMAsmPrinter::EmitEndOfAsmFile(Module &M) {
Evan Cheng5be54b02007-01-19 19:25:36 +0000610 if (Subtarget->isTargetDarwin()) {
Chris Lattnerf61159b2009-08-03 22:18:15 +0000611 // All darwin targets use mach-o.
Dan Gohman0d805c32010-04-17 16:44:48 +0000612 const TargetLoweringObjectFileMachO &TLOFMacho =
613 static_cast<const TargetLoweringObjectFileMachO &>(getObjFileLowering());
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000614 MachineModuleInfoMachO &MMIMacho =
615 MMI->getObjFileInfo<MachineModuleInfoMachO>();
Jim Grosbache9952212009-09-04 01:38:51 +0000616
Evan Chenga8e29892007-01-19 07:51:42 +0000617 // Output non-lazy-pointers for external and common global variables.
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000618 MachineModuleInfoMachO::SymbolListTy Stubs = MMIMacho.GetGVStubList();
Bill Wendlingcebae362010-03-10 22:34:10 +0000619
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000620 if (!Stubs.empty()) {
Chris Lattnerff4bc462009-08-10 01:39:42 +0000621 // Switch with ".non_lazy_symbol_pointer" directive.
Chris Lattner6c2f9e12009-08-19 05:49:37 +0000622 OutStreamer.SwitchSection(TLOFMacho.getNonLazySymbolPointerSection());
Chris Lattnerc076a972009-08-10 18:01:34 +0000623 EmitAlignment(2);
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000624 for (unsigned i = 0, e = Stubs.size(); i != e; ++i) {
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000625 // L_foo$stub:
626 OutStreamer.EmitLabel(Stubs[i].first);
627 // .indirect_symbol _foo
Bill Wendling52a50e52010-03-11 01:18:13 +0000628 MachineModuleInfoImpl::StubValueTy &MCSym = Stubs[i].second;
629 OutStreamer.EmitSymbolAttribute(MCSym.getPointer(),MCSA_IndirectSymbol);
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000630
Bill Wendling52a50e52010-03-11 01:18:13 +0000631 if (MCSym.getInt())
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000632 // External to current translation unit.
633 OutStreamer.EmitIntValue(0, 4/*size*/, 0/*addrspace*/);
634 else
635 // Internal to current translation unit.
Bill Wendling5e1b55d2010-03-31 18:47:10 +0000636 //
Jim Grosbach1b935a32010-09-22 16:45:13 +0000637 // When we place the LSDA into the TEXT section, the type info
638 // pointers need to be indirect and pc-rel. We accomplish this by
639 // using NLPs; however, sometimes the types are local to the file.
640 // We need to fill in the value for the NLP in those cases.
Bill Wendling52a50e52010-03-11 01:18:13 +0000641 OutStreamer.EmitValue(MCSymbolRefExpr::Create(MCSym.getPointer(),
642 OutContext),
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000643 4/*size*/, 0/*addrspace*/);
Evan Chengae94e592008-12-05 01:06:39 +0000644 }
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000645
646 Stubs.clear();
647 OutStreamer.AddBlankLine();
Evan Chenga8e29892007-01-19 07:51:42 +0000648 }
649
Chris Lattnere4d9ea82009-10-19 18:44:38 +0000650 Stubs = MMIMacho.GetHiddenGVStubList();
651 if (!Stubs.empty()) {
Chris Lattner6c2f9e12009-08-19 05:49:37 +0000652 OutStreamer.SwitchSection(getObjFileLowering().getDataSection());
Chris Lattnerf3231de2009-08-10 18:02:16 +0000653 EmitAlignment(2);
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000654 for (unsigned i = 0, e = Stubs.size(); i != e; ++i) {
655 // L_foo$stub:
656 OutStreamer.EmitLabel(Stubs[i].first);
657 // .long _foo
Bill Wendlingcebae362010-03-10 22:34:10 +0000658 OutStreamer.EmitValue(MCSymbolRefExpr::
659 Create(Stubs[i].second.getPointer(),
660 OutContext),
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000661 4/*size*/, 0/*addrspace*/);
662 }
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000663
664 Stubs.clear();
665 OutStreamer.AddBlankLine();
Evan Chengae94e592008-12-05 01:06:39 +0000666 }
667
Evan Chenga8e29892007-01-19 07:51:42 +0000668 // Funny Darwin hack: This flag tells the linker that no global symbols
669 // contain code that falls through to other global symbols (e.g. the obvious
670 // implementation of multiple entry points). If this doesn't occur, the
671 // linker can safely perform dead code stripping. Since LLVM never
672 // generates code that does this, it is always safe to set.
Chris Lattnera5ad93a2010-01-23 06:39:22 +0000673 OutStreamer.EmitAssemblerFlag(MCAF_SubsectionsViaSymbols);
Rafael Espindolab01c4bb2006-07-27 11:38:51 +0000674 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000675}
Anton Korobeynikov0bd89712008-08-17 13:55:10 +0000676
Chris Lattner97f06932009-10-19 20:20:46 +0000677//===----------------------------------------------------------------------===//
Jason W Kimdef9ac42010-10-06 22:36:46 +0000678// Helper routines for EmitStartOfAsmFile() and EmitEndOfAsmFile()
679// FIXME:
680// The following seem like one-off assembler flags, but they actually need
Jim Grosbachfa7fb642010-10-06 22:46:47 +0000681// to appear in the .ARM.attributes section in ELF.
Jason W Kimdef9ac42010-10-06 22:36:46 +0000682// Instead of subclassing the MCELFStreamer, we do the work here.
683
684void ARMAsmPrinter::emitAttributes() {
Jim Grosbachfa7fb642010-10-06 22:46:47 +0000685
Jason W Kim17b443d2010-10-11 23:01:44 +0000686 emitARMAttributeSection();
687
Renato Golin728ff0d2011-02-28 22:04:27 +0000688 /* GAS expect .fpu to be emitted, regardless of VFP build attribute */
689 bool emitFPU = false;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000690 AttributeEmitter *AttrEmitter;
Renato Golin728ff0d2011-02-28 22:04:27 +0000691 if (OutStreamer.hasRawTextSupport()) {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000692 AttrEmitter = new AsmAttributeEmitter(OutStreamer);
Renato Golin728ff0d2011-02-28 22:04:27 +0000693 emitFPU = true;
694 } else {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000695 MCObjectStreamer &O = static_cast<MCObjectStreamer&>(OutStreamer);
696 AttrEmitter = new ObjectAttributeEmitter(O);
697 }
698
699 AttrEmitter->MaybeSwitchVendor("aeabi");
700
Jason W Kimdef9ac42010-10-06 22:36:46 +0000701 std::string CPUString = Subtarget->getCPUString();
Jason W Kimf009a962011-02-07 00:49:53 +0000702
703 if (CPUString == "cortex-a8" ||
704 Subtarget->isCortexA8()) {
Jason W Kimc046d642011-02-07 19:07:11 +0000705 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::CPU_name, "cortex-a8");
Jason W Kimf009a962011-02-07 00:49:53 +0000706 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v7);
707 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch_profile,
708 ARMBuildAttrs::ApplicationProfile);
709 AttrEmitter->EmitAttribute(ARMBuildAttrs::ARM_ISA_use,
710 ARMBuildAttrs::Allowed);
711 AttrEmitter->EmitAttribute(ARMBuildAttrs::THUMB_ISA_use,
712 ARMBuildAttrs::AllowThumb32);
713 // Fixme: figure out when this is emitted.
714 //AttrEmitter->EmitAttribute(ARMBuildAttrs::WMMX_arch,
715 // ARMBuildAttrs::AllowWMMXv1);
716 //
717
718 /// ADD additional Else-cases here!
Rafael Espindolab8adb8a2011-05-20 20:10:34 +0000719 } else if (CPUString == "xscale") {
720 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v5TEJ);
721 AttrEmitter->EmitAttribute(ARMBuildAttrs::ARM_ISA_use,
722 ARMBuildAttrs::Allowed);
723 AttrEmitter->EmitAttribute(ARMBuildAttrs::THUMB_ISA_use,
724 ARMBuildAttrs::Allowed);
Jason W Kimf009a962011-02-07 00:49:53 +0000725 } else if (CPUString == "generic") {
Dale Johannesen7179d1e2010-11-08 19:17:22 +0000726 // FIXME: Why these defaults?
727 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v4T);
Jason W Kimf009a962011-02-07 00:49:53 +0000728 AttrEmitter->EmitAttribute(ARMBuildAttrs::ARM_ISA_use,
729 ARMBuildAttrs::Allowed);
730 AttrEmitter->EmitAttribute(ARMBuildAttrs::THUMB_ISA_use,
731 ARMBuildAttrs::Allowed);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000732 }
Jason W Kimdef9ac42010-10-06 22:36:46 +0000733
Renato Goline89a0532011-03-02 21:20:09 +0000734 if (Subtarget->hasNEON() && emitFPU) {
Renato Golin728ff0d2011-02-28 22:04:27 +0000735 /* NEON is not exactly a VFP architecture, but GAS emit one of
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +0000736 * neon/neon-vfpv4/vfpv3/vfpv2 for .fpu parameters */
737 if (Subtarget->hasNEONVFP4())
738 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::Advanced_SIMD_arch, "neon-vfpv4");
739 else
740 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::Advanced_SIMD_arch, "neon");
Renato Golin728ff0d2011-02-28 22:04:27 +0000741 /* If emitted for NEON, omit from VFP below, since you can have both
742 * NEON and VFP in build attributes but only one .fpu */
743 emitFPU = false;
744 }
745
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +0000746 /* VFPv4 + .fpu */
747 if (Subtarget->hasVFP4()) {
748 AttrEmitter->EmitAttribute(ARMBuildAttrs::VFP_arch,
749 ARMBuildAttrs::AllowFPv4A);
750 if (emitFPU)
751 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::VFP_arch, "vfpv4");
752
Renato Golin728ff0d2011-02-28 22:04:27 +0000753 /* VFPv3 + .fpu */
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +0000754 } else if (Subtarget->hasVFP3()) {
Renato Golin728ff0d2011-02-28 22:04:27 +0000755 AttrEmitter->EmitAttribute(ARMBuildAttrs::VFP_arch,
756 ARMBuildAttrs::AllowFPv3A);
757 if (emitFPU)
758 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::VFP_arch, "vfpv3");
759
760 /* VFPv2 + .fpu */
761 } else if (Subtarget->hasVFP2()) {
Jason W Kimf009a962011-02-07 00:49:53 +0000762 AttrEmitter->EmitAttribute(ARMBuildAttrs::VFP_arch,
763 ARMBuildAttrs::AllowFPv2);
Renato Golin728ff0d2011-02-28 22:04:27 +0000764 if (emitFPU)
765 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::VFP_arch, "vfpv2");
766 }
767
768 /* TODO: ARMBuildAttrs::Allowed is not completely accurate,
Cameron Zwarich375db7f2011-07-07 08:28:52 +0000769 * since NEON can have 1 (allowed) or 2 (MAC operations) */
Renato Golin728ff0d2011-02-28 22:04:27 +0000770 if (Subtarget->hasNEON()) {
771 AttrEmitter->EmitAttribute(ARMBuildAttrs::Advanced_SIMD_arch,
772 ARMBuildAttrs::Allowed);
773 }
Jason W Kimdef9ac42010-10-06 22:36:46 +0000774
775 // Signal various FP modes.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000776 if (!TM.Options.UnsafeFPMath) {
Jason W Kimf009a962011-02-07 00:49:53 +0000777 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_denormal,
778 ARMBuildAttrs::Allowed);
779 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_exceptions,
780 ARMBuildAttrs::Allowed);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000781 }
782
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000783 if (TM.Options.NoInfsFPMath && TM.Options.NoNaNsFPMath)
Jason W Kimf009a962011-02-07 00:49:53 +0000784 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_number_model,
785 ARMBuildAttrs::Allowed);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000786 else
Jason W Kimf009a962011-02-07 00:49:53 +0000787 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_number_model,
788 ARMBuildAttrs::AllowIEE754);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000789
Jason W Kimf009a962011-02-07 00:49:53 +0000790 // FIXME: add more flags to ARMBuildAttrs.h
Jason W Kimdef9ac42010-10-06 22:36:46 +0000791 // 8-bytes alignment stuff.
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000792 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_align8_needed, 1);
793 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_align8_preserved, 1);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000794
795 // Hard float. Use both S and D registers and conform to AAPCS-VFP.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000796 if (Subtarget->isAAPCS_ABI() && TM.Options.FloatABIType == FloatABI::Hard) {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000797 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_HardFP_use, 3);
798 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_VFP_args, 1);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000799 }
800 // FIXME: Should we signal R9 usage?
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000801
Jason W Kimf009a962011-02-07 00:49:53 +0000802 if (Subtarget->hasDivide())
803 AttrEmitter->EmitAttribute(ARMBuildAttrs::DIV_use, 1);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000804
805 AttrEmitter->Finish();
806 delete AttrEmitter;
Jason W Kimdef9ac42010-10-06 22:36:46 +0000807}
808
Jason W Kim17b443d2010-10-11 23:01:44 +0000809void ARMAsmPrinter::emitARMAttributeSection() {
810 // <format-version>
811 // [ <section-length> "vendor-name"
812 // [ <file-tag> <size> <attribute>*
813 // | <section-tag> <size> <section-number>* 0 <attribute>*
814 // | <symbol-tag> <size> <symbol-number>* 0 <attribute>*
815 // ]+
816 // ]*
817
818 if (OutStreamer.hasRawTextSupport())
819 return;
820
821 const ARMElfTargetObjectFile &TLOFELF =
822 static_cast<const ARMElfTargetObjectFile &>
823 (getObjFileLowering());
824
825 OutStreamer.SwitchSection(TLOFELF.getAttributesSection());
Jason W Kim17b443d2010-10-11 23:01:44 +0000826
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000827 // Format version
828 OutStreamer.EmitIntValue(0x41, 1);
Jason W Kim17b443d2010-10-11 23:01:44 +0000829}
830
Jason W Kimdef9ac42010-10-06 22:36:46 +0000831//===----------------------------------------------------------------------===//
Chris Lattner97f06932009-10-19 20:20:46 +0000832
Jim Grosbach988ce092010-09-18 00:05:05 +0000833static MCSymbol *getPICLabel(const char *Prefix, unsigned FunctionNumber,
834 unsigned LabelId, MCContext &Ctx) {
835
836 MCSymbol *Label = Ctx.GetOrCreateSymbol(Twine(Prefix)
837 + "PC" + Twine(FunctionNumber) + "_" + Twine(LabelId));
838 return Label;
839}
840
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000841static MCSymbolRefExpr::VariantKind
842getModifierVariantKind(ARMCP::ARMCPModifier Modifier) {
843 switch (Modifier) {
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000844 case ARMCP::no_modifier: return MCSymbolRefExpr::VK_None;
845 case ARMCP::TLSGD: return MCSymbolRefExpr::VK_ARM_TLSGD;
846 case ARMCP::TPOFF: return MCSymbolRefExpr::VK_ARM_TPOFF;
847 case ARMCP::GOTTPOFF: return MCSymbolRefExpr::VK_ARM_GOTTPOFF;
848 case ARMCP::GOT: return MCSymbolRefExpr::VK_ARM_GOT;
849 case ARMCP::GOTOFF: return MCSymbolRefExpr::VK_ARM_GOTOFF;
850 }
David Blaikie4d6ccb52012-01-20 21:51:11 +0000851 llvm_unreachable("Invalid ARMCPModifier!");
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000852}
853
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000854MCSymbol *ARMAsmPrinter::GetARMGVSymbol(const GlobalValue *GV) {
855 bool isIndirect = Subtarget->isTargetDarwin() &&
856 Subtarget->GVIsIndirectSymbol(GV, TM.getRelocationModel());
857 if (!isIndirect)
858 return Mang->getSymbol(GV);
859
860 // FIXME: Remove this when Darwin transition to @GOT like syntax.
861 MCSymbol *MCSym = GetSymbolWithGlobalValueBase(GV, "$non_lazy_ptr");
862 MachineModuleInfoMachO &MMIMachO =
863 MMI->getObjFileInfo<MachineModuleInfoMachO>();
864 MachineModuleInfoImpl::StubValueTy &StubSym =
865 GV->hasHiddenVisibility() ? MMIMachO.getHiddenGVStubEntry(MCSym) :
866 MMIMachO.getGVStubEntry(MCSym);
867 if (StubSym.getPointer() == 0)
868 StubSym = MachineModuleInfoImpl::
869 StubValueTy(Mang->getSymbol(GV), !GV->hasInternalLinkage());
870 return MCSym;
871}
872
Jim Grosbach5df08d82010-11-09 18:45:04 +0000873void ARMAsmPrinter::
874EmitMachineConstantPoolValue(MachineConstantPoolValue *MCPV) {
875 int Size = TM.getTargetData()->getTypeAllocSize(MCPV->getType());
876
877 ARMConstantPoolValue *ACPV = static_cast<ARMConstantPoolValue*>(MCPV);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000878
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000879 MCSymbol *MCSym;
Jim Grosbach5df08d82010-11-09 18:45:04 +0000880 if (ACPV->isLSDA()) {
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000881 SmallString<128> Str;
882 raw_svector_ostream OS(Str);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000883 OS << MAI->getPrivateGlobalPrefix() << "_LSDA_" << getFunctionNumber();
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000884 MCSym = OutContext.GetOrCreateSymbol(OS.str());
Jim Grosbach5df08d82010-11-09 18:45:04 +0000885 } else if (ACPV->isBlockAddress()) {
Bill Wendling5bb77992011-10-01 08:00:54 +0000886 const BlockAddress *BA =
887 cast<ARMConstantPoolConstant>(ACPV)->getBlockAddress();
888 MCSym = GetBlockAddressSymbol(BA);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000889 } else if (ACPV->isGlobalValue()) {
Bill Wendling5bb77992011-10-01 08:00:54 +0000890 const GlobalValue *GV = cast<ARMConstantPoolConstant>(ACPV)->getGV();
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000891 MCSym = GetARMGVSymbol(GV);
Bill Wendlinge00897c2011-09-29 23:50:42 +0000892 } else if (ACPV->isMachineBasicBlock()) {
Bill Wendling3320f2a2011-10-01 09:30:42 +0000893 const MachineBasicBlock *MBB = cast<ARMConstantPoolMBB>(ACPV)->getMBB();
Bill Wendlinge00897c2011-09-29 23:50:42 +0000894 MCSym = MBB->getSymbol();
Jim Grosbach5df08d82010-11-09 18:45:04 +0000895 } else {
896 assert(ACPV->isExtSymbol() && "unrecognized constant pool value");
Bill Wendlingfe31e672011-10-01 08:58:29 +0000897 const char *Sym = cast<ARMConstantPoolSymbol>(ACPV)->getSymbol();
898 MCSym = GetExternalSymbolSymbol(Sym);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000899 }
900
901 // Create an MCSymbol for the reference.
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000902 const MCExpr *Expr =
903 MCSymbolRefExpr::Create(MCSym, getModifierVariantKind(ACPV->getModifier()),
904 OutContext);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000905
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000906 if (ACPV->getPCAdjustment()) {
907 MCSymbol *PCLabel = getPICLabel(MAI->getPrivateGlobalPrefix(),
908 getFunctionNumber(),
909 ACPV->getLabelId(),
910 OutContext);
911 const MCExpr *PCRelExpr = MCSymbolRefExpr::Create(PCLabel, OutContext);
912 PCRelExpr =
913 MCBinaryExpr::CreateAdd(PCRelExpr,
914 MCConstantExpr::Create(ACPV->getPCAdjustment(),
915 OutContext),
916 OutContext);
917 if (ACPV->mustAddCurrentAddress()) {
918 // We want "(<expr> - .)", but MC doesn't have a concept of the '.'
919 // label, so just emit a local label end reference that instead.
920 MCSymbol *DotSym = OutContext.CreateTempSymbol();
921 OutStreamer.EmitLabel(DotSym);
922 const MCExpr *DotExpr = MCSymbolRefExpr::Create(DotSym, OutContext);
923 PCRelExpr = MCBinaryExpr::CreateSub(PCRelExpr, DotExpr, OutContext);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000924 }
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000925 Expr = MCBinaryExpr::CreateSub(Expr, PCRelExpr, OutContext);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000926 }
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000927 OutStreamer.EmitValue(Expr, Size);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000928}
929
Jim Grosbacha2244cb2010-09-22 17:39:48 +0000930void ARMAsmPrinter::EmitJumpTable(const MachineInstr *MI) {
931 unsigned Opcode = MI->getOpcode();
932 int OpNum = 1;
933 if (Opcode == ARM::BR_JTadd)
934 OpNum = 2;
935 else if (Opcode == ARM::BR_JTm)
936 OpNum = 3;
937
938 const MachineOperand &MO1 = MI->getOperand(OpNum);
939 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
940 unsigned JTI = MO1.getIndex();
941
Owen Anderson2fec6c52011-10-04 23:26:17 +0000942 // Tag the jump table appropriately for precise disassembly.
943 OutStreamer.EmitJumpTable32Region();
944
Jim Grosbacha2244cb2010-09-22 17:39:48 +0000945 // Emit a label for the jump table.
946 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
947 OutStreamer.EmitLabel(JTISymbol);
948
949 // Emit each entry of the table.
950 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
951 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
952 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
953
954 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
955 MachineBasicBlock *MBB = JTBBs[i];
956 // Construct an MCExpr for the entry. We want a value of the form:
957 // (BasicBlockAddr - TableBeginAddr)
958 //
959 // For example, a table with entries jumping to basic blocks BB0 and BB1
960 // would look like:
961 // LJTI_0_0:
962 // .word (LBB0 - LJTI_0_0)
963 // .word (LBB1 - LJTI_0_0)
964 const MCExpr *Expr = MCSymbolRefExpr::Create(MBB->getSymbol(), OutContext);
965
966 if (TM.getRelocationModel() == Reloc::PIC_)
967 Expr = MCBinaryExpr::CreateSub(Expr, MCSymbolRefExpr::Create(JTISymbol,
968 OutContext),
969 OutContext);
Jim Grosbachde982732011-08-31 22:23:09 +0000970 // If we're generating a table of Thumb addresses in static relocation
971 // model, we need to add one to keep interworking correctly.
972 else if (AFI->isThumbFunction())
973 Expr = MCBinaryExpr::CreateAdd(Expr, MCConstantExpr::Create(1,OutContext),
974 OutContext);
Jim Grosbacha2244cb2010-09-22 17:39:48 +0000975 OutStreamer.EmitValue(Expr, 4);
976 }
977}
978
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000979void ARMAsmPrinter::EmitJump2Table(const MachineInstr *MI) {
980 unsigned Opcode = MI->getOpcode();
981 int OpNum = (Opcode == ARM::t2BR_JT) ? 2 : 1;
982 const MachineOperand &MO1 = MI->getOperand(OpNum);
983 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
984 unsigned JTI = MO1.getIndex();
985
986 // Emit a label for the jump table.
Owen Anderson2fec6c52011-10-04 23:26:17 +0000987 if (MI->getOpcode() == ARM::t2TBB_JT) {
988 OutStreamer.EmitJumpTable8Region();
989 } else if (MI->getOpcode() == ARM::t2TBH_JT) {
990 OutStreamer.EmitJumpTable16Region();
991 } else {
992 OutStreamer.EmitJumpTable32Region();
993 }
994
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000995 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
996 OutStreamer.EmitLabel(JTISymbol);
997
998 // Emit each entry of the table.
999 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
1000 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
1001 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001002 unsigned OffsetWidth = 4;
Jim Grosbachd092a872010-11-29 21:28:32 +00001003 if (MI->getOpcode() == ARM::t2TBB_JT)
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001004 OffsetWidth = 1;
Jim Grosbachd092a872010-11-29 21:28:32 +00001005 else if (MI->getOpcode() == ARM::t2TBH_JT)
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001006 OffsetWidth = 2;
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001007
1008 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
1009 MachineBasicBlock *MBB = JTBBs[i];
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001010 const MCExpr *MBBSymbolExpr = MCSymbolRefExpr::Create(MBB->getSymbol(),
1011 OutContext);
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001012 // If this isn't a TBB or TBH, the entries are direct branch instructions.
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001013 if (OffsetWidth == 4) {
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001014 MCInst BrInst;
1015 BrInst.setOpcode(ARM::t2B);
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001016 BrInst.addOperand(MCOperand::CreateExpr(MBBSymbolExpr));
Owen Anderson51f6a7a2011-09-09 21:48:23 +00001017 BrInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1018 BrInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001019 OutStreamer.EmitInstruction(BrInst);
1020 continue;
1021 }
1022 // Otherwise it's an offset from the dispatch instruction. Construct an
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001023 // MCExpr for the entry. We want a value of the form:
1024 // (BasicBlockAddr - TableBeginAddr) / 2
1025 //
1026 // For example, a TBB table with entries jumping to basic blocks BB0 and BB1
1027 // would look like:
1028 // LJTI_0_0:
1029 // .byte (LBB0 - LJTI_0_0) / 2
1030 // .byte (LBB1 - LJTI_0_0) / 2
1031 const MCExpr *Expr =
1032 MCBinaryExpr::CreateSub(MBBSymbolExpr,
1033 MCSymbolRefExpr::Create(JTISymbol, OutContext),
1034 OutContext);
1035 Expr = MCBinaryExpr::CreateDiv(Expr, MCConstantExpr::Create(2, OutContext),
1036 OutContext);
1037 OutStreamer.EmitValue(Expr, OffsetWidth);
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001038 }
1039}
1040
Jim Grosbach2d0f53b2010-09-28 17:05:56 +00001041void ARMAsmPrinter::PrintDebugValueComment(const MachineInstr *MI,
1042 raw_ostream &OS) {
1043 unsigned NOps = MI->getNumOperands();
1044 assert(NOps==4);
1045 OS << '\t' << MAI->getCommentString() << "DEBUG_VALUE: ";
1046 // cast away const; DIetc do not take const operands for some reason.
1047 DIVariable V(const_cast<MDNode *>(MI->getOperand(NOps-1).getMetadata()));
1048 OS << V.getName();
1049 OS << " <- ";
1050 // Frame address. Currently handles register +- offset only.
1051 assert(MI->getOperand(0).isReg() && MI->getOperand(1).isImm());
1052 OS << '['; printOperand(MI, 0, OS); OS << '+'; printOperand(MI, 1, OS);
1053 OS << ']';
1054 OS << "+";
1055 printOperand(MI, NOps-2, OS);
1056}
1057
Jim Grosbach40edf732010-12-14 21:10:47 +00001058static void populateADROperands(MCInst &Inst, unsigned Dest,
1059 const MCSymbol *Label,
1060 unsigned pred, unsigned ccreg,
1061 MCContext &Ctx) {
1062 const MCExpr *SymbolExpr = MCSymbolRefExpr::Create(Label, Ctx);
1063 Inst.addOperand(MCOperand::CreateReg(Dest));
1064 Inst.addOperand(MCOperand::CreateExpr(SymbolExpr));
1065 // Add predicate operands.
1066 Inst.addOperand(MCOperand::CreateImm(pred));
1067 Inst.addOperand(MCOperand::CreateReg(ccreg));
1068}
1069
Anton Korobeynikov4d728602011-01-01 20:38:38 +00001070void ARMAsmPrinter::EmitPatchedInstruction(const MachineInstr *MI,
1071 unsigned Opcode) {
1072 MCInst TmpInst;
1073
1074 // Emit the instruction as usual, just patch the opcode.
1075 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
1076 TmpInst.setOpcode(Opcode);
1077 OutStreamer.EmitInstruction(TmpInst);
1078}
1079
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001080void ARMAsmPrinter::EmitUnwindingInstruction(const MachineInstr *MI) {
1081 assert(MI->getFlag(MachineInstr::FrameSetup) &&
1082 "Only instruction which are involved into frame setup code are allowed");
1083
1084 const MachineFunction &MF = *MI->getParent()->getParent();
1085 const TargetRegisterInfo *RegInfo = MF.getTarget().getRegisterInfo();
Anton Korobeynikovb3fcc062011-03-05 18:43:55 +00001086 const ARMFunctionInfo &AFI = *MF.getInfo<ARMFunctionInfo>();
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001087
1088 unsigned FramePtr = RegInfo->getFrameRegister(MF);
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001089 unsigned Opc = MI->getOpcode();
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001090 unsigned SrcReg, DstReg;
1091
Anton Korobeynikov3daccd82011-03-05 18:43:50 +00001092 if (Opc == ARM::tPUSH || Opc == ARM::tLDRpci) {
1093 // Two special cases:
1094 // 1) tPUSH does not have src/dst regs.
1095 // 2) for Thumb1 code we sometimes materialize the constant via constpool
1096 // load. Yes, this is pretty fragile, but for now I don't see better
1097 // way... :(
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001098 SrcReg = DstReg = ARM::SP;
1099 } else {
Anton Korobeynikov3daccd82011-03-05 18:43:50 +00001100 SrcReg = MI->getOperand(1).getReg();
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001101 DstReg = MI->getOperand(0).getReg();
1102 }
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001103
1104 // Try to figure out the unwinding opcode out of src / dst regs.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001105 if (MI->mayStore()) {
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001106 // Register saves.
1107 assert(DstReg == ARM::SP &&
1108 "Only stack pointer as a destination reg is supported");
1109
1110 SmallVector<unsigned, 4> RegList;
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001111 // Skip src & dst reg, and pred ops.
1112 unsigned StartOp = 2 + 2;
1113 // Use all the operands.
1114 unsigned NumOffset = 0;
1115
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001116 switch (Opc) {
1117 default:
1118 MI->dump();
Craig Topperbc219812012-02-07 02:50:20 +00001119 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001120 case ARM::tPUSH:
1121 // Special case here: no src & dst reg, but two extra imp ops.
1122 StartOp = 2; NumOffset = 2;
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001123 case ARM::STMDB_UPD:
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001124 case ARM::t2STMDB_UPD:
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001125 case ARM::VSTMDDB_UPD:
1126 assert(SrcReg == ARM::SP &&
1127 "Only stack pointer as a source reg is supported");
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001128 for (unsigned i = StartOp, NumOps = MI->getNumOperands() - NumOffset;
1129 i != NumOps; ++i)
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001130 RegList.push_back(MI->getOperand(i).getReg());
1131 break;
Owen Anderson793e7962011-07-26 20:54:26 +00001132 case ARM::STR_PRE_IMM:
1133 case ARM::STR_PRE_REG:
Evgeniy Stepanov73dd8bb2012-01-19 12:53:06 +00001134 case ARM::t2STR_PRE:
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001135 assert(MI->getOperand(2).getReg() == ARM::SP &&
1136 "Only stack pointer as a source reg is supported");
1137 RegList.push_back(SrcReg);
1138 break;
1139 }
1140 OutStreamer.EmitRegSave(RegList, Opc == ARM::VSTMDDB_UPD);
1141 } else {
1142 // Changes of stack / frame pointer.
1143 if (SrcReg == ARM::SP) {
1144 int64_t Offset = 0;
1145 switch (Opc) {
1146 default:
1147 MI->dump();
Craig Topperbc219812012-02-07 02:50:20 +00001148 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001149 case ARM::MOVr:
Evgeniy Stepanov73dd8bb2012-01-19 12:53:06 +00001150 case ARM::tMOVr:
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001151 Offset = 0;
1152 break;
1153 case ARM::ADDri:
1154 Offset = -MI->getOperand(2).getImm();
1155 break;
1156 case ARM::SUBri:
Evgeniy Stepanov73dd8bb2012-01-19 12:53:06 +00001157 case ARM::t2SUBri:
Jim Grosbachf6fd9092011-06-29 23:25:04 +00001158 Offset = MI->getOperand(2).getImm();
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001159 break;
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001160 case ARM::tSUBspi:
Jim Grosbachf6fd9092011-06-29 23:25:04 +00001161 Offset = MI->getOperand(2).getImm()*4;
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001162 break;
1163 case ARM::tADDspi:
1164 case ARM::tADDrSPi:
1165 Offset = -MI->getOperand(2).getImm()*4;
1166 break;
Anton Korobeynikovb3fcc062011-03-05 18:43:55 +00001167 case ARM::tLDRpci: {
1168 // Grab the constpool index and check, whether it corresponds to
1169 // original or cloned constpool entry.
1170 unsigned CPI = MI->getOperand(1).getIndex();
1171 const MachineConstantPool *MCP = MF.getConstantPool();
1172 if (CPI >= MCP->getConstants().size())
1173 CPI = AFI.getOriginalCPIdx(CPI);
1174 assert(CPI != -1U && "Invalid constpool index");
1175
1176 // Derive the actual offset.
1177 const MachineConstantPoolEntry &CPE = MCP->getConstants()[CPI];
1178 assert(!CPE.isMachineConstantPoolEntry() && "Invalid constpool entry");
1179 // FIXME: Check for user, it should be "add" instruction!
1180 Offset = -cast<ConstantInt>(CPE.Val.ConstVal)->getSExtValue();
Anton Korobeynikov3daccd82011-03-05 18:43:50 +00001181 break;
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001182 }
Anton Korobeynikovb3fcc062011-03-05 18:43:55 +00001183 }
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001184
1185 if (DstReg == FramePtr && FramePtr != ARM::SP)
Anton Korobeynikove5163792011-03-05 18:44:00 +00001186 // Set-up of the frame pointer. Positive values correspond to "add"
1187 // instruction.
1188 OutStreamer.EmitSetFP(FramePtr, ARM::SP, -Offset);
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001189 else if (DstReg == ARM::SP) {
Anton Korobeynikove5163792011-03-05 18:44:00 +00001190 // Change of SP by an offset. Positive values correspond to "sub"
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001191 // instruction.
1192 OutStreamer.EmitPad(Offset);
1193 } else {
1194 MI->dump();
Craig Topperbc219812012-02-07 02:50:20 +00001195 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001196 }
1197 } else if (DstReg == ARM::SP) {
1198 // FIXME: .movsp goes here
1199 MI->dump();
Craig Topperbc219812012-02-07 02:50:20 +00001200 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001201 }
1202 else {
1203 MI->dump();
Craig Topperbc219812012-02-07 02:50:20 +00001204 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001205 }
1206 }
1207}
1208
Chandler Carruth3eb4be02012-01-24 00:30:17 +00001209extern cl::opt<bool> EnableARMEHABI;
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001210
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001211// Simple pseudo-instructions have their lowering (with expansion to real
1212// instructions) auto-generated.
1213#include "ARMGenMCPseudoLowering.inc"
1214
Jim Grosbachb454cda2010-09-29 15:23:40 +00001215void ARMAsmPrinter::EmitInstruction(const MachineInstr *MI) {
Owen Anderson2fec6c52011-10-04 23:26:17 +00001216 if (MI->getOpcode() != ARM::CONSTPOOL_ENTRY)
1217 OutStreamer.EmitCodeRegion();
1218
Jim Grosbach5aa29a02011-08-23 21:32:34 +00001219 // Emit unwinding stuff for frame-related instructions
Chandler Carruth3eb4be02012-01-24 00:30:17 +00001220 if (EnableARMEHABI && MI->getFlag(MachineInstr::FrameSetup))
Jim Grosbach5aa29a02011-08-23 21:32:34 +00001221 EmitUnwindingInstruction(MI);
1222
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001223 // Do any auto-generated pseudo lowerings.
1224 if (emitPseudoExpansionLowering(OutStreamer, MI))
1225 return;
1226
Andrew Trick3be654f2011-09-21 02:20:46 +00001227 assert(!convertAddSubFlagsOpcode(MI->getOpcode()) &&
1228 "Pseudo flag setting opcode should be expanded early");
1229
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001230 // Check for manual lowerings.
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001231 unsigned Opc = MI->getOpcode();
1232 switch (Opc) {
Craig Topperbc219812012-02-07 02:50:20 +00001233 case ARM::t2MOVi32imm: llvm_unreachable("Should be lowered by thumb2it pass");
Jim Grosbach2d0f53b2010-09-28 17:05:56 +00001234 case ARM::DBG_VALUE: {
1235 if (isVerbose() && OutStreamer.hasRawTextSupport()) {
1236 SmallString<128> TmpStr;
1237 raw_svector_ostream OS(TmpStr);
1238 PrintDebugValueComment(MI, OS);
1239 OutStreamer.EmitRawText(StringRef(OS.str()));
1240 }
1241 return;
1242 }
Jim Grosbach40edf732010-12-14 21:10:47 +00001243 case ARM::LEApcrel:
Jim Grosbachd40963c2010-12-14 22:28:03 +00001244 case ARM::tLEApcrel:
Jim Grosbach40edf732010-12-14 21:10:47 +00001245 case ARM::t2LEApcrel: {
Jim Grosbachdff84b02010-12-02 00:28:45 +00001246 // FIXME: Need to also handle globals and externals
Jim Grosbachdff84b02010-12-02 00:28:45 +00001247 MCInst TmpInst;
Jim Grosbachd40963c2010-12-14 22:28:03 +00001248 TmpInst.setOpcode(MI->getOpcode() == ARM::t2LEApcrel ? ARM::t2ADR
1249 : (MI->getOpcode() == ARM::tLEApcrel ? ARM::tADR
1250 : ARM::ADR));
Jim Grosbach40edf732010-12-14 21:10:47 +00001251 populateADROperands(TmpInst, MI->getOperand(0).getReg(),
1252 GetCPISymbol(MI->getOperand(1).getIndex()),
1253 MI->getOperand(2).getImm(), MI->getOperand(3).getReg(),
1254 OutContext);
Jim Grosbachdff84b02010-12-02 00:28:45 +00001255 OutStreamer.EmitInstruction(TmpInst);
1256 return;
1257 }
Jim Grosbachd40963c2010-12-14 22:28:03 +00001258 case ARM::LEApcrelJT:
1259 case ARM::tLEApcrelJT:
1260 case ARM::t2LEApcrelJT: {
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001261 MCInst TmpInst;
Jim Grosbachd40963c2010-12-14 22:28:03 +00001262 TmpInst.setOpcode(MI->getOpcode() == ARM::t2LEApcrelJT ? ARM::t2ADR
1263 : (MI->getOpcode() == ARM::tLEApcrelJT ? ARM::tADR
1264 : ARM::ADR));
Jim Grosbach40edf732010-12-14 21:10:47 +00001265 populateADROperands(TmpInst, MI->getOperand(0).getReg(),
1266 GetARMJTIPICJumpTableLabel2(MI->getOperand(1).getIndex(),
1267 MI->getOperand(2).getImm()),
1268 MI->getOperand(3).getImm(), MI->getOperand(4).getReg(),
1269 OutContext);
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001270 OutStreamer.EmitInstruction(TmpInst);
1271 return;
1272 }
Jim Grosbachf859a542011-03-12 00:45:26 +00001273 // Darwin call instructions are just normal call instructions with different
1274 // clobber semantics (they clobber R9).
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001275 case ARM::BXr9_CALL:
1276 case ARM::BX_CALL: {
1277 {
1278 MCInst TmpInst;
1279 TmpInst.setOpcode(ARM::MOVr);
1280 TmpInst.addOperand(MCOperand::CreateReg(ARM::LR));
1281 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1282 // Add predicate operands.
1283 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1284 TmpInst.addOperand(MCOperand::CreateReg(0));
1285 // Add 's' bit operand (always reg0 for this)
1286 TmpInst.addOperand(MCOperand::CreateReg(0));
1287 OutStreamer.EmitInstruction(TmpInst);
1288 }
1289 {
1290 MCInst TmpInst;
1291 TmpInst.setOpcode(ARM::BX);
1292 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1293 OutStreamer.EmitInstruction(TmpInst);
1294 }
1295 return;
1296 }
Cameron Zwarichad70f6d2011-05-25 21:53:50 +00001297 case ARM::tBXr9_CALL:
1298 case ARM::tBX_CALL: {
1299 {
1300 MCInst TmpInst;
1301 TmpInst.setOpcode(ARM::tMOVr);
1302 TmpInst.addOperand(MCOperand::CreateReg(ARM::LR));
1303 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
Jim Grosbach63b46fa2011-06-30 22:10:46 +00001304 // Add predicate operands.
1305 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1306 TmpInst.addOperand(MCOperand::CreateReg(0));
Cameron Zwarichad70f6d2011-05-25 21:53:50 +00001307 OutStreamer.EmitInstruction(TmpInst);
1308 }
1309 {
1310 MCInst TmpInst;
1311 TmpInst.setOpcode(ARM::tBX);
1312 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1313 // Add predicate operands.
1314 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1315 TmpInst.addOperand(MCOperand::CreateReg(0));
1316 OutStreamer.EmitInstruction(TmpInst);
1317 }
1318 return;
1319 }
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001320 case ARM::BMOVPCRXr9_CALL:
1321 case ARM::BMOVPCRX_CALL: {
1322 {
1323 MCInst TmpInst;
1324 TmpInst.setOpcode(ARM::MOVr);
1325 TmpInst.addOperand(MCOperand::CreateReg(ARM::LR));
1326 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1327 // Add predicate operands.
1328 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1329 TmpInst.addOperand(MCOperand::CreateReg(0));
1330 // Add 's' bit operand (always reg0 for this)
1331 TmpInst.addOperand(MCOperand::CreateReg(0));
1332 OutStreamer.EmitInstruction(TmpInst);
1333 }
1334 {
1335 MCInst TmpInst;
1336 TmpInst.setOpcode(ARM::MOVr);
1337 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1338 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1339 // Add predicate operands.
1340 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1341 TmpInst.addOperand(MCOperand::CreateReg(0));
1342 // Add 's' bit operand (always reg0 for this)
1343 TmpInst.addOperand(MCOperand::CreateReg(0));
1344 OutStreamer.EmitInstruction(TmpInst);
1345 }
1346 return;
1347 }
Evan Cheng53519f02011-01-21 18:55:51 +00001348 case ARM::MOVi16_ga_pcrel:
1349 case ARM::t2MOVi16_ga_pcrel: {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001350 MCInst TmpInst;
Evan Cheng53519f02011-01-21 18:55:51 +00001351 TmpInst.setOpcode(Opc == ARM::MOVi16_ga_pcrel? ARM::MOVi16 : ARM::t2MOVi16);
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001352 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1353
Evan Cheng53519f02011-01-21 18:55:51 +00001354 unsigned TF = MI->getOperand(1).getTargetFlags();
1355 bool isPIC = TF == ARMII::MO_LO16_NONLAZY_PIC;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001356 const GlobalValue *GV = MI->getOperand(1).getGlobal();
1357 MCSymbol *GVSym = GetARMGVSymbol(GV);
1358 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001359 if (isPIC) {
1360 MCSymbol *LabelSym = getPICLabel(MAI->getPrivateGlobalPrefix(),
1361 getFunctionNumber(),
1362 MI->getOperand(2).getImm(), OutContext);
1363 const MCExpr *LabelSymExpr= MCSymbolRefExpr::Create(LabelSym, OutContext);
1364 unsigned PCAdj = (Opc == ARM::MOVi16_ga_pcrel) ? 8 : 4;
1365 const MCExpr *PCRelExpr =
1366 ARMMCExpr::CreateLower16(MCBinaryExpr::CreateSub(GVSymExpr,
1367 MCBinaryExpr::CreateAdd(LabelSymExpr,
1368 MCConstantExpr::Create(PCAdj, OutContext),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001369 OutContext), OutContext), OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001370 TmpInst.addOperand(MCOperand::CreateExpr(PCRelExpr));
1371 } else {
1372 const MCExpr *RefExpr= ARMMCExpr::CreateLower16(GVSymExpr, OutContext);
1373 TmpInst.addOperand(MCOperand::CreateExpr(RefExpr));
1374 }
1375
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001376 // Add predicate operands.
1377 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1378 TmpInst.addOperand(MCOperand::CreateReg(0));
1379 // Add 's' bit operand (always reg0 for this)
1380 TmpInst.addOperand(MCOperand::CreateReg(0));
1381 OutStreamer.EmitInstruction(TmpInst);
1382 return;
1383 }
Evan Cheng53519f02011-01-21 18:55:51 +00001384 case ARM::MOVTi16_ga_pcrel:
1385 case ARM::t2MOVTi16_ga_pcrel: {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001386 MCInst TmpInst;
Evan Cheng53519f02011-01-21 18:55:51 +00001387 TmpInst.setOpcode(Opc == ARM::MOVTi16_ga_pcrel
1388 ? ARM::MOVTi16 : ARM::t2MOVTi16);
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001389 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1390 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1391
Evan Cheng53519f02011-01-21 18:55:51 +00001392 unsigned TF = MI->getOperand(2).getTargetFlags();
1393 bool isPIC = TF == ARMII::MO_HI16_NONLAZY_PIC;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001394 const GlobalValue *GV = MI->getOperand(2).getGlobal();
1395 MCSymbol *GVSym = GetARMGVSymbol(GV);
1396 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001397 if (isPIC) {
1398 MCSymbol *LabelSym = getPICLabel(MAI->getPrivateGlobalPrefix(),
1399 getFunctionNumber(),
1400 MI->getOperand(3).getImm(), OutContext);
1401 const MCExpr *LabelSymExpr= MCSymbolRefExpr::Create(LabelSym, OutContext);
1402 unsigned PCAdj = (Opc == ARM::MOVTi16_ga_pcrel) ? 8 : 4;
1403 const MCExpr *PCRelExpr =
1404 ARMMCExpr::CreateUpper16(MCBinaryExpr::CreateSub(GVSymExpr,
1405 MCBinaryExpr::CreateAdd(LabelSymExpr,
1406 MCConstantExpr::Create(PCAdj, OutContext),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001407 OutContext), OutContext), OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001408 TmpInst.addOperand(MCOperand::CreateExpr(PCRelExpr));
1409 } else {
1410 const MCExpr *RefExpr= ARMMCExpr::CreateUpper16(GVSymExpr, OutContext);
1411 TmpInst.addOperand(MCOperand::CreateExpr(RefExpr));
1412 }
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001413 // Add predicate operands.
1414 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1415 TmpInst.addOperand(MCOperand::CreateReg(0));
1416 // Add 's' bit operand (always reg0 for this)
1417 TmpInst.addOperand(MCOperand::CreateReg(0));
1418 OutStreamer.EmitInstruction(TmpInst);
1419 return;
1420 }
Jim Grosbachfbd18732010-09-17 23:41:53 +00001421 case ARM::tPICADD: {
1422 // This is a pseudo op for a label + instruction sequence, which looks like:
1423 // LPC0:
1424 // add r0, pc
1425 // This adds the address of LPC0 to r0.
1426
1427 // Emit the label.
Jim Grosbach988ce092010-09-18 00:05:05 +00001428 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
1429 getFunctionNumber(), MI->getOperand(2).getImm(),
1430 OutContext));
Jim Grosbachfbd18732010-09-17 23:41:53 +00001431
1432 // Form and emit the add.
1433 MCInst AddInst;
1434 AddInst.setOpcode(ARM::tADDhirr);
1435 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1436 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1437 AddInst.addOperand(MCOperand::CreateReg(ARM::PC));
1438 // Add predicate operands.
1439 AddInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1440 AddInst.addOperand(MCOperand::CreateReg(0));
1441 OutStreamer.EmitInstruction(AddInst);
1442 return;
1443 }
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001444 case ARM::PICADD: {
Chris Lattner4d152222009-10-19 22:23:04 +00001445 // This is a pseudo op for a label + instruction sequence, which looks like:
1446 // LPC0:
1447 // add r0, pc, r0
1448 // This adds the address of LPC0 to r0.
Jim Grosbachb0739b72010-09-02 01:02:06 +00001449
Chris Lattner4d152222009-10-19 22:23:04 +00001450 // Emit the label.
Jim Grosbach988ce092010-09-18 00:05:05 +00001451 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
1452 getFunctionNumber(), MI->getOperand(2).getImm(),
1453 OutContext));
Jim Grosbachb0739b72010-09-02 01:02:06 +00001454
Jim Grosbachf3f09522010-09-14 21:05:34 +00001455 // Form and emit the add.
Chris Lattner4d152222009-10-19 22:23:04 +00001456 MCInst AddInst;
1457 AddInst.setOpcode(ARM::ADDrr);
1458 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1459 AddInst.addOperand(MCOperand::CreateReg(ARM::PC));
1460 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
Jim Grosbach5b46d622010-09-14 21:28:17 +00001461 // Add predicate operands.
1462 AddInst.addOperand(MCOperand::CreateImm(MI->getOperand(3).getImm()));
1463 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(4).getReg()));
1464 // Add 's' bit operand (always reg0 for this)
1465 AddInst.addOperand(MCOperand::CreateReg(0));
Chris Lattner850d2e22010-02-03 01:16:28 +00001466 OutStreamer.EmitInstruction(AddInst);
Chris Lattner4d152222009-10-19 22:23:04 +00001467 return;
1468 }
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001469 case ARM::PICSTR:
1470 case ARM::PICSTRB:
1471 case ARM::PICSTRH:
1472 case ARM::PICLDR:
1473 case ARM::PICLDRB:
1474 case ARM::PICLDRH:
1475 case ARM::PICLDRSB:
1476 case ARM::PICLDRSH: {
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001477 // This is a pseudo op for a label + instruction sequence, which looks like:
1478 // LPC0:
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001479 // OP r0, [pc, r0]
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001480 // The LCP0 label is referenced by a constant pool entry in order to get
1481 // a PC-relative address at the ldr instruction.
1482
1483 // Emit the label.
Jim Grosbach988ce092010-09-18 00:05:05 +00001484 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
1485 getFunctionNumber(), MI->getOperand(2).getImm(),
1486 OutContext));
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001487
1488 // Form and emit the load
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001489 unsigned Opcode;
1490 switch (MI->getOpcode()) {
1491 default:
1492 llvm_unreachable("Unexpected opcode!");
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001493 case ARM::PICSTR: Opcode = ARM::STRrs; break;
1494 case ARM::PICSTRB: Opcode = ARM::STRBrs; break;
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001495 case ARM::PICSTRH: Opcode = ARM::STRH; break;
Jim Grosbach3e556122010-10-26 22:37:02 +00001496 case ARM::PICLDR: Opcode = ARM::LDRrs; break;
Jim Grosbachc1d30212010-10-27 00:19:44 +00001497 case ARM::PICLDRB: Opcode = ARM::LDRBrs; break;
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001498 case ARM::PICLDRH: Opcode = ARM::LDRH; break;
1499 case ARM::PICLDRSB: Opcode = ARM::LDRSB; break;
1500 case ARM::PICLDRSH: Opcode = ARM::LDRSH; break;
1501 }
1502 MCInst LdStInst;
1503 LdStInst.setOpcode(Opcode);
1504 LdStInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1505 LdStInst.addOperand(MCOperand::CreateReg(ARM::PC));
1506 LdStInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1507 LdStInst.addOperand(MCOperand::CreateImm(0));
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001508 // Add predicate operands.
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001509 LdStInst.addOperand(MCOperand::CreateImm(MI->getOperand(3).getImm()));
1510 LdStInst.addOperand(MCOperand::CreateReg(MI->getOperand(4).getReg()));
1511 OutStreamer.EmitInstruction(LdStInst);
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001512
1513 return;
1514 }
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001515 case ARM::CONSTPOOL_ENTRY: {
Chris Lattnera70e6442009-10-19 22:33:05 +00001516 /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool
1517 /// in the function. The first operand is the ID# for this instruction, the
1518 /// second is the index into the MachineConstantPool that this is, the third
1519 /// is the size in bytes of this constant pool entry.
Jakob Stoklund Olesen3e572ac2011-12-06 01:43:02 +00001520 /// The required alignment is specified on the basic block holding this MI.
Chris Lattnera70e6442009-10-19 22:33:05 +00001521 unsigned LabelId = (unsigned)MI->getOperand(0).getImm();
1522 unsigned CPIdx = (unsigned)MI->getOperand(1).getIndex();
1523
Owen Anderson2fec6c52011-10-04 23:26:17 +00001524 // Mark the constant pool entry as data if we're not already in a data
1525 // region.
1526 OutStreamer.EmitDataRegion();
Chris Lattner1b46f432010-01-23 07:00:21 +00001527 OutStreamer.EmitLabel(GetCPISymbol(LabelId));
Chris Lattnera70e6442009-10-19 22:33:05 +00001528
1529 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPIdx];
1530 if (MCPE.isMachineConstantPoolEntry())
1531 EmitMachineConstantPoolValue(MCPE.Val.MachineCPVal);
1532 else
1533 EmitGlobalConstant(MCPE.Val.ConstVal);
Chris Lattnera70e6442009-10-19 22:33:05 +00001534 return;
1535 }
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001536 case ARM::t2BR_JT: {
1537 // Lower and emit the instruction itself, then the jump table following it.
1538 MCInst TmpInst;
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001539 TmpInst.setOpcode(ARM::tMOVr);
Jim Grosbach5ca66692010-11-29 22:37:40 +00001540 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1541 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1542 // Add predicate operands.
1543 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1544 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001545 OutStreamer.EmitInstruction(TmpInst);
Jim Grosbach5ca66692010-11-29 22:37:40 +00001546 // Output the data for the jump table itself
1547 EmitJump2Table(MI);
1548 return;
1549 }
1550 case ARM::t2TBB_JT: {
1551 // Lower and emit the instruction itself, then the jump table following it.
1552 MCInst TmpInst;
1553
1554 TmpInst.setOpcode(ARM::t2TBB);
1555 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1556 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1557 // Add predicate operands.
1558 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1559 TmpInst.addOperand(MCOperand::CreateReg(0));
1560 OutStreamer.EmitInstruction(TmpInst);
1561 // Output the data for the jump table itself
1562 EmitJump2Table(MI);
1563 // Make sure the next instruction is 2-byte aligned.
1564 EmitAlignment(1);
1565 return;
1566 }
1567 case ARM::t2TBH_JT: {
1568 // Lower and emit the instruction itself, then the jump table following it.
1569 MCInst TmpInst;
1570
1571 TmpInst.setOpcode(ARM::t2TBH);
1572 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1573 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1574 // Add predicate operands.
1575 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1576 TmpInst.addOperand(MCOperand::CreateReg(0));
1577 OutStreamer.EmitInstruction(TmpInst);
1578 // Output the data for the jump table itself
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001579 EmitJump2Table(MI);
1580 return;
1581 }
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001582 case ARM::tBR_JTr:
Jim Grosbach2dc77682010-11-29 18:37:44 +00001583 case ARM::BR_JTr: {
1584 // Lower and emit the instruction itself, then the jump table following it.
1585 // mov pc, target
1586 MCInst TmpInst;
Jim Grosbach5ca66692010-11-29 22:37:40 +00001587 unsigned Opc = MI->getOpcode() == ARM::BR_JTr ?
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001588 ARM::MOVr : ARM::tMOVr;
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001589 TmpInst.setOpcode(Opc);
Jim Grosbach2dc77682010-11-29 18:37:44 +00001590 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1591 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1592 // Add predicate operands.
1593 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1594 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001595 // Add 's' bit operand (always reg0 for this)
1596 if (Opc == ARM::MOVr)
1597 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbach2dc77682010-11-29 18:37:44 +00001598 OutStreamer.EmitInstruction(TmpInst);
1599
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001600 // Make sure the Thumb jump table is 4-byte aligned.
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001601 if (Opc == ARM::tMOVr)
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001602 EmitAlignment(2);
1603
Jim Grosbach2dc77682010-11-29 18:37:44 +00001604 // Output the data for the jump table itself
1605 EmitJumpTable(MI);
1606 return;
1607 }
1608 case ARM::BR_JTm: {
1609 // Lower and emit the instruction itself, then the jump table following it.
1610 // ldr pc, target
1611 MCInst TmpInst;
1612 if (MI->getOperand(1).getReg() == 0) {
1613 // literal offset
1614 TmpInst.setOpcode(ARM::LDRi12);
1615 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1616 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1617 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1618 } else {
1619 TmpInst.setOpcode(ARM::LDRrs);
1620 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1621 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1622 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1623 TmpInst.addOperand(MCOperand::CreateImm(0));
1624 }
1625 // Add predicate operands.
1626 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1627 TmpInst.addOperand(MCOperand::CreateReg(0));
1628 OutStreamer.EmitInstruction(TmpInst);
1629
1630 // Output the data for the jump table itself
Jim Grosbacha2244cb2010-09-22 17:39:48 +00001631 EmitJumpTable(MI);
1632 return;
1633 }
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001634 case ARM::BR_JTadd: {
1635 // Lower and emit the instruction itself, then the jump table following it.
1636 // add pc, target, idx
Jim Grosbach2dc77682010-11-29 18:37:44 +00001637 MCInst TmpInst;
1638 TmpInst.setOpcode(ARM::ADDrr);
1639 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1640 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1641 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001642 // Add predicate operands.
Jim Grosbach2dc77682010-11-29 18:37:44 +00001643 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1644 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001645 // Add 's' bit operand (always reg0 for this)
Jim Grosbach2dc77682010-11-29 18:37:44 +00001646 TmpInst.addOperand(MCOperand::CreateReg(0));
1647 OutStreamer.EmitInstruction(TmpInst);
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001648
1649 // Output the data for the jump table itself
1650 EmitJumpTable(MI);
1651 return;
1652 }
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001653 case ARM::TRAP: {
1654 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1655 // FIXME: Remove this special case when they do.
1656 if (!Subtarget->isTargetDarwin()) {
Jim Grosbach78890f42010-10-01 23:21:38 +00001657 //.long 0xe7ffdefe @ trap
Jim Grosbachb2dda4b2010-09-23 19:42:17 +00001658 uint32_t Val = 0xe7ffdefeUL;
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001659 OutStreamer.AddComment("trap");
1660 OutStreamer.EmitIntValue(Val, 4);
1661 return;
1662 }
1663 break;
1664 }
1665 case ARM::tTRAP: {
1666 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1667 // FIXME: Remove this special case when they do.
1668 if (!Subtarget->isTargetDarwin()) {
Jim Grosbach78890f42010-10-01 23:21:38 +00001669 //.short 57086 @ trap
Benjamin Kramerc8ab9eb2010-09-23 18:57:26 +00001670 uint16_t Val = 0xdefe;
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001671 OutStreamer.AddComment("trap");
1672 OutStreamer.EmitIntValue(Val, 2);
1673 return;
1674 }
1675 break;
1676 }
Jim Grosbach433a5782010-09-24 20:47:58 +00001677 case ARM::t2Int_eh_sjlj_setjmp:
1678 case ARM::t2Int_eh_sjlj_setjmp_nofp:
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001679 case ARM::tInt_eh_sjlj_setjmp: {
Jim Grosbach433a5782010-09-24 20:47:58 +00001680 // Two incoming args: GPR:$src, GPR:$val
1681 // mov $val, pc
1682 // adds $val, #7
1683 // str $val, [$src, #4]
1684 // movs r0, #0
1685 // b 1f
1686 // movs r0, #1
1687 // 1:
1688 unsigned SrcReg = MI->getOperand(0).getReg();
1689 unsigned ValReg = MI->getOperand(1).getReg();
1690 MCSymbol *Label = GetARMSJLJEHLabel();
1691 {
1692 MCInst TmpInst;
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001693 TmpInst.setOpcode(ARM::tMOVr);
Jim Grosbach433a5782010-09-24 20:47:58 +00001694 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1695 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
Jim Grosbach63b46fa2011-06-30 22:10:46 +00001696 // Predicate.
1697 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1698 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbach433a5782010-09-24 20:47:58 +00001699 OutStreamer.AddComment("eh_setjmp begin");
1700 OutStreamer.EmitInstruction(TmpInst);
1701 }
1702 {
1703 MCInst TmpInst;
1704 TmpInst.setOpcode(ARM::tADDi3);
1705 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1706 // 's' bit operand
1707 TmpInst.addOperand(MCOperand::CreateReg(ARM::CPSR));
1708 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1709 TmpInst.addOperand(MCOperand::CreateImm(7));
1710 // Predicate.
1711 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1712 TmpInst.addOperand(MCOperand::CreateReg(0));
1713 OutStreamer.EmitInstruction(TmpInst);
1714 }
1715 {
1716 MCInst TmpInst;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001717 TmpInst.setOpcode(ARM::tSTRi);
Jim Grosbach433a5782010-09-24 20:47:58 +00001718 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1719 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
1720 // The offset immediate is #4. The operand value is scaled by 4 for the
1721 // tSTR instruction.
1722 TmpInst.addOperand(MCOperand::CreateImm(1));
Jim Grosbach433a5782010-09-24 20:47:58 +00001723 // Predicate.
1724 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1725 TmpInst.addOperand(MCOperand::CreateReg(0));
1726 OutStreamer.EmitInstruction(TmpInst);
1727 }
1728 {
1729 MCInst TmpInst;
1730 TmpInst.setOpcode(ARM::tMOVi8);
1731 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1732 TmpInst.addOperand(MCOperand::CreateReg(ARM::CPSR));
1733 TmpInst.addOperand(MCOperand::CreateImm(0));
1734 // Predicate.
1735 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1736 TmpInst.addOperand(MCOperand::CreateReg(0));
1737 OutStreamer.EmitInstruction(TmpInst);
1738 }
1739 {
1740 const MCExpr *SymbolExpr = MCSymbolRefExpr::Create(Label, OutContext);
1741 MCInst TmpInst;
1742 TmpInst.setOpcode(ARM::tB);
1743 TmpInst.addOperand(MCOperand::CreateExpr(SymbolExpr));
Owen Anderson51f6a7a2011-09-09 21:48:23 +00001744 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1745 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbach433a5782010-09-24 20:47:58 +00001746 OutStreamer.EmitInstruction(TmpInst);
1747 }
1748 {
1749 MCInst TmpInst;
1750 TmpInst.setOpcode(ARM::tMOVi8);
1751 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1752 TmpInst.addOperand(MCOperand::CreateReg(ARM::CPSR));
1753 TmpInst.addOperand(MCOperand::CreateImm(1));
1754 // Predicate.
1755 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1756 TmpInst.addOperand(MCOperand::CreateReg(0));
1757 OutStreamer.AddComment("eh_setjmp end");
1758 OutStreamer.EmitInstruction(TmpInst);
1759 }
1760 OutStreamer.EmitLabel(Label);
1761 return;
1762 }
1763
Jim Grosbach45390082010-09-23 23:33:56 +00001764 case ARM::Int_eh_sjlj_setjmp_nofp:
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001765 case ARM::Int_eh_sjlj_setjmp: {
Jim Grosbach45390082010-09-23 23:33:56 +00001766 // Two incoming args: GPR:$src, GPR:$val
1767 // add $val, pc, #8
1768 // str $val, [$src, #+4]
1769 // mov r0, #0
1770 // add pc, pc, #0
1771 // mov r0, #1
1772 unsigned SrcReg = MI->getOperand(0).getReg();
1773 unsigned ValReg = MI->getOperand(1).getReg();
1774
1775 {
1776 MCInst TmpInst;
1777 TmpInst.setOpcode(ARM::ADDri);
1778 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1779 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1780 TmpInst.addOperand(MCOperand::CreateImm(8));
1781 // Predicate.
1782 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1783 TmpInst.addOperand(MCOperand::CreateReg(0));
1784 // 's' bit operand (always reg0 for this).
1785 TmpInst.addOperand(MCOperand::CreateReg(0));
1786 OutStreamer.AddComment("eh_setjmp begin");
1787 OutStreamer.EmitInstruction(TmpInst);
1788 }
1789 {
1790 MCInst TmpInst;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001791 TmpInst.setOpcode(ARM::STRi12);
Jim Grosbach45390082010-09-23 23:33:56 +00001792 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1793 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach45390082010-09-23 23:33:56 +00001794 TmpInst.addOperand(MCOperand::CreateImm(4));
1795 // Predicate.
1796 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1797 TmpInst.addOperand(MCOperand::CreateReg(0));
1798 OutStreamer.EmitInstruction(TmpInst);
1799 }
1800 {
1801 MCInst TmpInst;
1802 TmpInst.setOpcode(ARM::MOVi);
1803 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1804 TmpInst.addOperand(MCOperand::CreateImm(0));
1805 // Predicate.
1806 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1807 TmpInst.addOperand(MCOperand::CreateReg(0));
1808 // 's' bit operand (always reg0 for this).
1809 TmpInst.addOperand(MCOperand::CreateReg(0));
1810 OutStreamer.EmitInstruction(TmpInst);
1811 }
1812 {
1813 MCInst TmpInst;
1814 TmpInst.setOpcode(ARM::ADDri);
1815 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1816 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1817 TmpInst.addOperand(MCOperand::CreateImm(0));
1818 // Predicate.
1819 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1820 TmpInst.addOperand(MCOperand::CreateReg(0));
1821 // 's' bit operand (always reg0 for this).
1822 TmpInst.addOperand(MCOperand::CreateReg(0));
1823 OutStreamer.EmitInstruction(TmpInst);
1824 }
1825 {
1826 MCInst TmpInst;
1827 TmpInst.setOpcode(ARM::MOVi);
1828 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1829 TmpInst.addOperand(MCOperand::CreateImm(1));
1830 // Predicate.
1831 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1832 TmpInst.addOperand(MCOperand::CreateReg(0));
1833 // 's' bit operand (always reg0 for this).
1834 TmpInst.addOperand(MCOperand::CreateReg(0));
1835 OutStreamer.AddComment("eh_setjmp end");
1836 OutStreamer.EmitInstruction(TmpInst);
1837 }
1838 return;
1839 }
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001840 case ARM::Int_eh_sjlj_longjmp: {
1841 // ldr sp, [$src, #8]
1842 // ldr $scratch, [$src, #4]
1843 // ldr r7, [$src]
1844 // bx $scratch
1845 unsigned SrcReg = MI->getOperand(0).getReg();
1846 unsigned ScratchReg = MI->getOperand(1).getReg();
1847 {
1848 MCInst TmpInst;
Jim Grosbach3e556122010-10-26 22:37:02 +00001849 TmpInst.setOpcode(ARM::LDRi12);
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001850 TmpInst.addOperand(MCOperand::CreateReg(ARM::SP));
1851 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001852 TmpInst.addOperand(MCOperand::CreateImm(8));
1853 // Predicate.
1854 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1855 TmpInst.addOperand(MCOperand::CreateReg(0));
1856 OutStreamer.EmitInstruction(TmpInst);
1857 }
1858 {
1859 MCInst TmpInst;
Jim Grosbach3e556122010-10-26 22:37:02 +00001860 TmpInst.setOpcode(ARM::LDRi12);
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001861 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1862 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001863 TmpInst.addOperand(MCOperand::CreateImm(4));
1864 // Predicate.
1865 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1866 TmpInst.addOperand(MCOperand::CreateReg(0));
1867 OutStreamer.EmitInstruction(TmpInst);
1868 }
1869 {
1870 MCInst TmpInst;
Jim Grosbach3e556122010-10-26 22:37:02 +00001871 TmpInst.setOpcode(ARM::LDRi12);
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001872 TmpInst.addOperand(MCOperand::CreateReg(ARM::R7));
1873 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001874 TmpInst.addOperand(MCOperand::CreateImm(0));
1875 // Predicate.
1876 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1877 TmpInst.addOperand(MCOperand::CreateReg(0));
1878 OutStreamer.EmitInstruction(TmpInst);
1879 }
1880 {
1881 MCInst TmpInst;
Bill Wendling6e46d842010-11-30 00:48:15 +00001882 TmpInst.setOpcode(ARM::BX);
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001883 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1884 // Predicate.
1885 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1886 TmpInst.addOperand(MCOperand::CreateReg(0));
1887 OutStreamer.EmitInstruction(TmpInst);
1888 }
1889 return;
1890 }
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001891 case ARM::tInt_eh_sjlj_longjmp: {
1892 // ldr $scratch, [$src, #8]
1893 // mov sp, $scratch
1894 // ldr $scratch, [$src, #4]
1895 // ldr r7, [$src]
1896 // bx $scratch
1897 unsigned SrcReg = MI->getOperand(0).getReg();
1898 unsigned ScratchReg = MI->getOperand(1).getReg();
1899 {
1900 MCInst TmpInst;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001901 TmpInst.setOpcode(ARM::tLDRi);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001902 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1903 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
1904 // The offset immediate is #8. The operand value is scaled by 4 for the
Bill Wendlingf4caf692010-12-14 03:36:38 +00001905 // tLDR instruction.
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001906 TmpInst.addOperand(MCOperand::CreateImm(2));
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001907 // Predicate.
1908 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1909 TmpInst.addOperand(MCOperand::CreateReg(0));
1910 OutStreamer.EmitInstruction(TmpInst);
1911 }
1912 {
1913 MCInst TmpInst;
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001914 TmpInst.setOpcode(ARM::tMOVr);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001915 TmpInst.addOperand(MCOperand::CreateReg(ARM::SP));
1916 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1917 // Predicate.
1918 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1919 TmpInst.addOperand(MCOperand::CreateReg(0));
1920 OutStreamer.EmitInstruction(TmpInst);
1921 }
1922 {
1923 MCInst TmpInst;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001924 TmpInst.setOpcode(ARM::tLDRi);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001925 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1926 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
1927 TmpInst.addOperand(MCOperand::CreateImm(1));
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001928 // Predicate.
1929 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1930 TmpInst.addOperand(MCOperand::CreateReg(0));
1931 OutStreamer.EmitInstruction(TmpInst);
1932 }
1933 {
1934 MCInst TmpInst;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001935 TmpInst.setOpcode(ARM::tLDRr);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001936 TmpInst.addOperand(MCOperand::CreateReg(ARM::R7));
1937 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001938 TmpInst.addOperand(MCOperand::CreateReg(0));
1939 // Predicate.
1940 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1941 TmpInst.addOperand(MCOperand::CreateReg(0));
1942 OutStreamer.EmitInstruction(TmpInst);
1943 }
1944 {
1945 MCInst TmpInst;
Cameron Zwarich421b1062011-05-26 03:41:12 +00001946 TmpInst.setOpcode(ARM::tBX);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001947 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1948 // Predicate.
1949 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1950 TmpInst.addOperand(MCOperand::CreateReg(0));
1951 OutStreamer.EmitInstruction(TmpInst);
1952 }
1953 return;
1954 }
Chris Lattner97f06932009-10-19 20:20:46 +00001955 }
Jim Grosbachb0739b72010-09-02 01:02:06 +00001956
Chris Lattner97f06932009-10-19 20:20:46 +00001957 MCInst TmpInst;
Chris Lattner30e2cc22010-11-14 21:00:02 +00001958 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001959
Chris Lattner850d2e22010-02-03 01:16:28 +00001960 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner97f06932009-10-19 20:20:46 +00001961}
Daniel Dunbar2685a292009-10-20 05:15:36 +00001962
1963//===----------------------------------------------------------------------===//
1964// Target Registry Stuff
1965//===----------------------------------------------------------------------===//
1966
Daniel Dunbar2685a292009-10-20 05:15:36 +00001967// Force static initialization.
1968extern "C" void LLVMInitializeARMAsmPrinter() {
1969 RegisterAsmPrinter<ARMAsmPrinter> X(TheARMTarget);
1970 RegisterAsmPrinter<ARMAsmPrinter> Y(TheThumbTarget);
Daniel Dunbar2685a292009-10-20 05:15:36 +00001971}