blob: 6ae287ae6c3080f8fb9f46e70549d55bdc36b5f0 [file] [log] [blame]
Chris Lattner97f06932009-10-19 20:20:46 +00001//===-- ARMAsmPrinter.cpp - Print machine code to an ARM .s file ----------===//
2//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a printer that converts from our internal representation
11// of machine-dependent LLVM code to GAS-format ARM assembly language.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattner95b2c7d2006-12-19 22:59:26 +000015#define DEBUG_TYPE "asm-printer"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000016#include "ARM.h"
Jim Grosbachbaf120f2010-12-01 03:45:07 +000017#include "ARMAsmPrinter.h"
Evan Chengb72d2a92011-01-11 21:46:47 +000018#include "ARMBuildAttrs.h"
19#include "ARMBaseRegisterInfo.h"
20#include "ARMConstantPoolValue.h"
Chris Lattner97f06932009-10-19 20:20:46 +000021#include "ARMMachineFunctionInfo.h"
Chris Lattner97f06932009-10-19 20:20:46 +000022#include "ARMTargetMachine.h"
Jason W Kim17b443d2010-10-11 23:01:44 +000023#include "ARMTargetObjectFile.h"
Evan Chengb72d2a92011-01-11 21:46:47 +000024#include "InstPrinter/ARMInstPrinter.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000025#include "MCTargetDesc/ARMAddressingModes.h"
26#include "MCTargetDesc/ARMMCExpr.h"
Dale Johannesen3f282aa2010-04-26 20:07:31 +000027#include "llvm/Analysis/DebugInfo.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000028#include "llvm/Constants.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000029#include "llvm/Module.h"
Benjamin Kramere55b15f2009-12-28 12:27:56 +000030#include "llvm/Type.h"
Dan Gohmancf20ac42009-08-13 01:36:44 +000031#include "llvm/Assembly/Writer.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000032#include "llvm/CodeGen/MachineModuleInfoImpls.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000033#include "llvm/CodeGen/MachineFunctionPass.h"
Evan Chenga8e29892007-01-19 07:51:42 +000034#include "llvm/CodeGen/MachineJumpTableInfo.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000035#include "llvm/MC/MCAsmInfo.h"
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000036#include "llvm/MC/MCAssembler.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000037#include "llvm/MC/MCContext.h"
Bill Wendlingbecd83e2010-03-09 00:40:17 +000038#include "llvm/MC/MCExpr.h"
Chris Lattner97f06932009-10-19 20:20:46 +000039#include "llvm/MC/MCInst.h"
Chris Lattnerf9bdedd2009-08-10 18:15:01 +000040#include "llvm/MC/MCSectionMachO.h"
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000041#include "llvm/MC/MCObjectStreamer.h"
Chris Lattner6c2f9e12009-08-19 05:49:37 +000042#include "llvm/MC/MCStreamer.h"
Chris Lattner325d3dc2009-09-13 17:14:04 +000043#include "llvm/MC/MCSymbol.h"
Chris Lattnerd62f1b42010-03-12 21:19:23 +000044#include "llvm/Target/Mangler.h"
Rafael Espindolab01c4bb2006-07-27 11:38:51 +000045#include "llvm/Target/TargetData.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000046#include "llvm/Target/TargetMachine.h"
Evan Cheng5be54b02007-01-19 19:25:36 +000047#include "llvm/Target/TargetOptions.h"
Evan Chengc324ecb2009-07-24 18:19:46 +000048#include "llvm/ADT/SmallPtrSet.h"
Jim Grosbachc40d9f92009-09-01 18:49:12 +000049#include "llvm/ADT/SmallString.h"
Chris Lattner97f06932009-10-19 20:20:46 +000050#include "llvm/Support/CommandLine.h"
Devang Patel59135f42010-08-04 22:39:39 +000051#include "llvm/Support/Debug.h"
Torok Edwin30464702009-07-08 20:55:50 +000052#include "llvm/Support/ErrorHandling.h"
Evan Cheng3e74d6f2011-08-24 18:08:43 +000053#include "llvm/Support/TargetRegistry.h"
Chris Lattnerb23569a2010-04-04 08:18:47 +000054#include "llvm/Support/raw_ostream.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000055#include <cctype>
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000056using namespace llvm;
57
Chris Lattner95b2c7d2006-12-19 22:59:26 +000058namespace {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000059
60 // Per section and per symbol attributes are not supported.
61 // To implement them we would need the ability to delay this emission
62 // until the assembly file is fully parsed/generated as only then do we
63 // know the symbol and section numbers.
64 class AttributeEmitter {
65 public:
66 virtual void MaybeSwitchVendor(StringRef Vendor) = 0;
67 virtual void EmitAttribute(unsigned Attribute, unsigned Value) = 0;
Jason W Kimf009a962011-02-07 00:49:53 +000068 virtual void EmitTextAttribute(unsigned Attribute, StringRef String) = 0;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000069 virtual void Finish() = 0;
Rafael Espindola4921e232010-10-25 18:38:32 +000070 virtual ~AttributeEmitter() {}
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000071 };
72
73 class AsmAttributeEmitter : public AttributeEmitter {
74 MCStreamer &Streamer;
75
76 public:
77 AsmAttributeEmitter(MCStreamer &Streamer_) : Streamer(Streamer_) {}
78 void MaybeSwitchVendor(StringRef Vendor) { }
79
80 void EmitAttribute(unsigned Attribute, unsigned Value) {
81 Streamer.EmitRawText("\t.eabi_attribute " +
82 Twine(Attribute) + ", " + Twine(Value));
83 }
84
Jason W Kimf009a962011-02-07 00:49:53 +000085 void EmitTextAttribute(unsigned Attribute, StringRef String) {
86 switch (Attribute) {
87 case ARMBuildAttrs::CPU_name:
Benjamin Kramer59085362011-11-06 20:37:06 +000088 Streamer.EmitRawText(StringRef("\t.cpu ") + String.lower());
Jason W Kimf009a962011-02-07 00:49:53 +000089 break;
Renato Golin728ff0d2011-02-28 22:04:27 +000090 /* GAS requires .fpu to be emitted regardless of EABI attribute */
91 case ARMBuildAttrs::Advanced_SIMD_arch:
92 case ARMBuildAttrs::VFP_arch:
Benjamin Kramer59085362011-11-06 20:37:06 +000093 Streamer.EmitRawText(StringRef("\t.fpu ") + String.lower());
Jim Grosbach8e0c7692011-09-02 18:46:15 +000094 break;
Jason W Kimf009a962011-02-07 00:49:53 +000095 default: assert(0 && "Unsupported Text attribute in ASM Mode"); break;
96 }
97 }
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000098 void Finish() { }
99 };
100
101 class ObjectAttributeEmitter : public AttributeEmitter {
Renato Golin719927a2011-08-09 09:50:10 +0000102 // This structure holds all attributes, accounting for
103 // their string/numeric value, so we can later emmit them
104 // in declaration order, keeping all in the same vector
105 struct AttributeItemType {
106 enum {
107 HiddenAttribute = 0,
108 NumericAttribute,
109 TextAttribute
110 } Type;
111 unsigned Tag;
112 unsigned IntValue;
113 StringRef StringValue;
114 } AttributeItem;
115
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000116 MCObjectStreamer &Streamer;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000117 StringRef CurrentVendor;
Renato Golin719927a2011-08-09 09:50:10 +0000118 SmallVector<AttributeItemType, 64> Contents;
119
120 // Account for the ULEB/String size of each item,
121 // not just the number of items
122 size_t ContentsSize;
123 // FIXME: this should be in a more generic place, but
124 // getULEBSize() is in MCAsmInfo and will be moved to MCDwarf
125 size_t getULEBSize(int Value) {
126 size_t Size = 0;
127 do {
128 Value >>= 7;
129 Size += sizeof(int8_t); // Is this really necessary?
130 } while (Value);
131 return Size;
132 }
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000133
134 public:
135 ObjectAttributeEmitter(MCObjectStreamer &Streamer_) :
Renato Golin719927a2011-08-09 09:50:10 +0000136 Streamer(Streamer_), CurrentVendor(""), ContentsSize(0) { }
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000137
138 void MaybeSwitchVendor(StringRef Vendor) {
139 assert(!Vendor.empty() && "Vendor cannot be empty.");
140
141 if (CurrentVendor.empty())
142 CurrentVendor = Vendor;
143 else if (CurrentVendor == Vendor)
144 return;
145 else
146 Finish();
147
148 CurrentVendor = Vendor;
149
Rafael Espindola33363842010-10-25 22:26:55 +0000150 assert(Contents.size() == 0);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000151 }
152
153 void EmitAttribute(unsigned Attribute, unsigned Value) {
Renato Golin719927a2011-08-09 09:50:10 +0000154 AttributeItemType attr = {
155 AttributeItemType::NumericAttribute,
156 Attribute,
157 Value,
158 StringRef("")
159 };
160 ContentsSize += getULEBSize(Attribute);
161 ContentsSize += getULEBSize(Value);
162 Contents.push_back(attr);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000163 }
164
Jason W Kimf009a962011-02-07 00:49:53 +0000165 void EmitTextAttribute(unsigned Attribute, StringRef String) {
Renato Golin719927a2011-08-09 09:50:10 +0000166 AttributeItemType attr = {
167 AttributeItemType::TextAttribute,
168 Attribute,
169 0,
170 String
171 };
172 ContentsSize += getULEBSize(Attribute);
173 // String + \0
174 ContentsSize += String.size()+1;
175
176 Contents.push_back(attr);
Jason W Kimf009a962011-02-07 00:49:53 +0000177 }
178
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000179 void Finish() {
Rafael Espindola33363842010-10-25 22:26:55 +0000180 // Vendor size + Vendor name + '\0'
181 const size_t VendorHeaderSize = 4 + CurrentVendor.size() + 1;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000182
Rafael Espindola33363842010-10-25 22:26:55 +0000183 // Tag + Tag Size
184 const size_t TagHeaderSize = 1 + 4;
185
186 Streamer.EmitIntValue(VendorHeaderSize + TagHeaderSize + ContentsSize, 4);
187 Streamer.EmitBytes(CurrentVendor, 0);
188 Streamer.EmitIntValue(0, 1); // '\0'
189
190 Streamer.EmitIntValue(ARMBuildAttrs::File, 1);
191 Streamer.EmitIntValue(TagHeaderSize + ContentsSize, 4);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000192
Renato Golin719927a2011-08-09 09:50:10 +0000193 // Size should have been accounted for already, now
194 // emit each field as its type (ULEB or String)
195 for (unsigned int i=0; i<Contents.size(); ++i) {
196 AttributeItemType item = Contents[i];
197 Streamer.EmitULEB128IntValue(item.Tag, 0);
198 switch (item.Type) {
199 case AttributeItemType::NumericAttribute:
200 Streamer.EmitULEB128IntValue(item.IntValue, 0);
201 break;
202 case AttributeItemType::TextAttribute:
Benjamin Kramer59085362011-11-06 20:37:06 +0000203 Streamer.EmitBytes(item.StringValue.upper(), 0);
Renato Golin719927a2011-08-09 09:50:10 +0000204 Streamer.EmitIntValue(0, 1); // '\0'
205 break;
206 default:
207 assert(0 && "Invalid attribute type");
208 }
209 }
Rafael Espindola33363842010-10-25 22:26:55 +0000210
211 Contents.clear();
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000212 }
213 };
214
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000215} // end of anonymous namespace
216
Jim Grosbachbaf120f2010-12-01 03:45:07 +0000217MachineLocation ARMAsmPrinter::
218getDebugValueLocation(const MachineInstr *MI) const {
219 MachineLocation Location;
220 assert(MI->getNumOperands() == 4 && "Invalid no. of machine operands!");
221 // Frame address. Currently handles register +- offset only.
222 if (MI->getOperand(0).isReg() && MI->getOperand(1).isImm())
223 Location.set(MI->getOperand(0).getReg(), MI->getOperand(1).getImm());
224 else {
225 DEBUG(dbgs() << "DBG_VALUE instruction ignored! " << *MI << "\n");
226 }
227 return Location;
228}
229
Devang Patel27f5acb2011-04-21 22:48:26 +0000230/// EmitDwarfRegOp - Emit dwarf register operation.
Devang Patel0be77df2011-04-27 20:29:27 +0000231void ARMAsmPrinter::EmitDwarfRegOp(const MachineLocation &MLoc) const {
Devang Patel27f5acb2011-04-21 22:48:26 +0000232 const TargetRegisterInfo *RI = TM.getRegisterInfo();
233 if (RI->getDwarfRegNum(MLoc.getReg(), false) != -1)
Devang Patel0be77df2011-04-27 20:29:27 +0000234 AsmPrinter::EmitDwarfRegOp(MLoc);
Devang Patel27f5acb2011-04-21 22:48:26 +0000235 else {
236 unsigned Reg = MLoc.getReg();
237 if (Reg >= ARM::S0 && Reg <= ARM::S31) {
Devang Patel0a6ea832011-04-22 16:44:29 +0000238 assert(ARM::S0 + 31 == ARM::S31 && "Unexpected ARM S register numbering");
Devang Patel27f5acb2011-04-21 22:48:26 +0000239 // S registers are described as bit-pieces of a register
240 // S[2x] = DW_OP_regx(256 + (x>>1)) DW_OP_bit_piece(32, 0)
241 // S[2x+1] = DW_OP_regx(256 + (x>>1)) DW_OP_bit_piece(32, 32)
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000242
Devang Patel27f5acb2011-04-21 22:48:26 +0000243 unsigned SReg = Reg - ARM::S0;
244 bool odd = SReg & 0x1;
245 unsigned Rx = 256 + (SReg >> 1);
Devang Patel27f5acb2011-04-21 22:48:26 +0000246
247 OutStreamer.AddComment("DW_OP_regx for S register");
248 EmitInt8(dwarf::DW_OP_regx);
249
250 OutStreamer.AddComment(Twine(SReg));
251 EmitULEB128(Rx);
252
253 if (odd) {
254 OutStreamer.AddComment("DW_OP_bit_piece 32 32");
255 EmitInt8(dwarf::DW_OP_bit_piece);
256 EmitULEB128(32);
257 EmitULEB128(32);
258 } else {
259 OutStreamer.AddComment("DW_OP_bit_piece 32 0");
260 EmitInt8(dwarf::DW_OP_bit_piece);
261 EmitULEB128(32);
262 EmitULEB128(0);
263 }
Devang Patel71f3f112011-04-21 23:22:35 +0000264 } else if (Reg >= ARM::Q0 && Reg <= ARM::Q15) {
Devang Patel0a6ea832011-04-22 16:44:29 +0000265 assert(ARM::Q0 + 15 == ARM::Q15 && "Unexpected ARM Q register numbering");
Devang Patel71f3f112011-04-21 23:22:35 +0000266 // Q registers Q0-Q15 are described by composing two D registers together.
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000267 // Qx = DW_OP_regx(256+2x) DW_OP_piece(8) DW_OP_regx(256+2x+1)
268 // DW_OP_piece(8)
Devang Patel71f3f112011-04-21 23:22:35 +0000269
270 unsigned QReg = Reg - ARM::Q0;
271 unsigned D1 = 256 + 2 * QReg;
272 unsigned D2 = D1 + 1;
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000273
Devang Patel71f3f112011-04-21 23:22:35 +0000274 OutStreamer.AddComment("DW_OP_regx for Q register: D1");
275 EmitInt8(dwarf::DW_OP_regx);
276 EmitULEB128(D1);
277 OutStreamer.AddComment("DW_OP_piece 8");
278 EmitInt8(dwarf::DW_OP_piece);
279 EmitULEB128(8);
280
281 OutStreamer.AddComment("DW_OP_regx for Q register: D2");
282 EmitInt8(dwarf::DW_OP_regx);
283 EmitULEB128(D2);
284 OutStreamer.AddComment("DW_OP_piece 8");
285 EmitInt8(dwarf::DW_OP_piece);
286 EmitULEB128(8);
Devang Patel27f5acb2011-04-21 22:48:26 +0000287 }
288 }
289}
290
Chris Lattner953ebb72010-01-27 23:58:11 +0000291void ARMAsmPrinter::EmitFunctionEntryLabel() {
Owen Anderson2fec6c52011-10-04 23:26:17 +0000292 OutStreamer.ForceCodeRegion();
293
Chris Lattner953ebb72010-01-27 23:58:11 +0000294 if (AFI->isThumbFunction()) {
Jim Grosbachce792992010-11-05 22:08:08 +0000295 OutStreamer.EmitAssemblerFlag(MCAF_Code16);
Rafael Espindola64695402011-05-16 16:17:21 +0000296 OutStreamer.EmitThumbFunc(CurrentFnSym);
Chris Lattner953ebb72010-01-27 23:58:11 +0000297 }
Jim Grosbachb0739b72010-09-02 01:02:06 +0000298
Chris Lattner953ebb72010-01-27 23:58:11 +0000299 OutStreamer.EmitLabel(CurrentFnSym);
300}
301
Jim Grosbach2317e402010-09-30 01:57:53 +0000302/// runOnMachineFunction - This uses the EmitInstruction()
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000303/// method to print assembly for each instruction.
304///
305bool ARMAsmPrinter::runOnMachineFunction(MachineFunction &MF) {
Evan Chenga8e29892007-01-19 07:51:42 +0000306 AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng6d63a722008-09-18 07:27:23 +0000307 MCP = MF.getConstantPool();
Rafael Espindola4b442b52006-05-23 02:48:20 +0000308
Chris Lattnerd49fe1b2010-01-28 01:28:58 +0000309 return AsmPrinter::runOnMachineFunction(MF);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000310}
311
Evan Cheng055b0312009-06-29 07:51:04 +0000312void ARMAsmPrinter::printOperand(const MachineInstr *MI, int OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000313 raw_ostream &O, const char *Modifier) {
Evan Cheng055b0312009-06-29 07:51:04 +0000314 const MachineOperand &MO = MI->getOperand(OpNum);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000315 unsigned TF = MO.getTargetFlags();
316
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000317 switch (MO.getType()) {
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000318 default:
319 assert(0 && "<unknown operand type>");
Bob Wilson5bafff32009-06-22 23:27:02 +0000320 case MachineOperand::MO_Register: {
321 unsigned Reg = MO.getReg();
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000322 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
Jim Grosbach35636282010-10-06 21:22:32 +0000323 assert(!MO.getSubReg() && "Subregs should be eliminated!");
324 O << ARMInstPrinter::getRegisterName(Reg);
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000325 break;
Bob Wilson5bafff32009-06-22 23:27:02 +0000326 }
Evan Chenga8e29892007-01-19 07:51:42 +0000327 case MachineOperand::MO_Immediate: {
Evan Cheng5adb66a2009-09-28 09:14:39 +0000328 int64_t Imm = MO.getImm();
Anton Korobeynikov632606c2009-10-08 20:43:22 +0000329 O << '#';
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000330 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
Jason W Kim650b7d72011-01-12 23:21:49 +0000331 (TF == ARMII::MO_LO16))
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000332 O << ":lower16:";
333 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
Jason W Kim650b7d72011-01-12 23:21:49 +0000334 (TF == ARMII::MO_HI16))
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000335 O << ":upper16:";
Anton Korobeynikov632606c2009-10-08 20:43:22 +0000336 O << Imm;
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000337 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000338 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000339 case MachineOperand::MO_MachineBasicBlock:
Chris Lattner1b2eb0e2010-03-13 21:04:28 +0000340 O << *MO.getMBB()->getSymbol();
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000341 return;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000342 case MachineOperand::MO_GlobalAddress: {
Dan Gohman46510a72010-04-15 01:51:59 +0000343 const GlobalValue *GV = MO.getGlobal();
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000344 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
345 (TF & ARMII::MO_LO16))
346 O << ":lower16:";
347 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
348 (TF & ARMII::MO_HI16))
349 O << ":upper16:";
Chris Lattnerd62f1b42010-03-12 21:19:23 +0000350 O << *Mang->getSymbol(GV);
Anton Korobeynikov7751ad92008-11-22 16:15:34 +0000351
Chris Lattner0c08d092010-04-03 22:28:33 +0000352 printOffset(MO.getOffset(), O);
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000353 if (TF == ARMII::MO_PLT)
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000354 O << "(PLT)";
Evan Chenga8e29892007-01-19 07:51:42 +0000355 break;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000356 }
Evan Chenga8e29892007-01-19 07:51:42 +0000357 case MachineOperand::MO_ExternalSymbol: {
Chris Lattner10b318b2010-01-17 21:43:43 +0000358 O << *GetExternalSymbolSymbol(MO.getSymbolName());
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000359 if (TF == ARMII::MO_PLT)
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000360 O << "(PLT)";
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000361 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000362 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000363 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner1b46f432010-01-23 07:00:21 +0000364 O << *GetCPISymbol(MO.getIndex());
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000365 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000366 case MachineOperand::MO_JumpTableIndex:
Chris Lattner1b46f432010-01-23 07:00:21 +0000367 O << *GetJTISymbol(MO.getIndex());
Evan Chenga8e29892007-01-19 07:51:42 +0000368 break;
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000369 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000370}
371
Evan Cheng055b0312009-06-29 07:51:04 +0000372//===--------------------------------------------------------------------===//
373
Chris Lattner0890cf12010-01-25 19:51:38 +0000374MCSymbol *ARMAsmPrinter::
375GetARMSetPICJumpTableLabel2(unsigned uid, unsigned uid2,
376 const MachineBasicBlock *MBB) const {
377 SmallString<60> Name;
378 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix()
Chris Lattnerbfcb0962010-01-25 19:39:52 +0000379 << getFunctionNumber() << '_' << uid << '_' << uid2
Chris Lattner0890cf12010-01-25 19:51:38 +0000380 << "_set_" << MBB->getNumber();
Chris Lattner9b97a732010-03-30 18:10:53 +0000381 return OutContext.GetOrCreateSymbol(Name.str());
Chris Lattner0890cf12010-01-25 19:51:38 +0000382}
383
384MCSymbol *ARMAsmPrinter::
385GetARMJTIPICJumpTableLabel2(unsigned uid, unsigned uid2) const {
386 SmallString<60> Name;
387 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix() << "JTI"
Chris Lattner281e7762010-01-25 23:28:03 +0000388 << getFunctionNumber() << '_' << uid << '_' << uid2;
Chris Lattner9b97a732010-03-30 18:10:53 +0000389 return OutContext.GetOrCreateSymbol(Name.str());
Chris Lattnerbfcb0962010-01-25 19:39:52 +0000390}
391
Jim Grosbach433a5782010-09-24 20:47:58 +0000392
393MCSymbol *ARMAsmPrinter::GetARMSJLJEHLabel(void) const {
394 SmallString<60> Name;
395 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix() << "SJLJEH"
396 << getFunctionNumber();
397 return OutContext.GetOrCreateSymbol(Name.str());
398}
399
Evan Cheng055b0312009-06-29 07:51:04 +0000400bool ARMAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
Chris Lattnerc75c0282010-04-04 05:29:35 +0000401 unsigned AsmVariant, const char *ExtraCode,
402 raw_ostream &O) {
Evan Chenga8e29892007-01-19 07:51:42 +0000403 // Does this asm operand have a single letter operand modifier?
404 if (ExtraCode && ExtraCode[0]) {
405 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000406
Evan Chenga8e29892007-01-19 07:51:42 +0000407 switch (ExtraCode[0]) {
408 default: return true; // Unknown modifier.
Bob Wilson9b4b00a2009-07-09 23:54:51 +0000409 case 'a': // Print as a memory address.
410 if (MI->getOperand(OpNum).isReg()) {
Jim Grosbach2f24c4e2010-09-30 15:25:22 +0000411 O << "["
412 << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg())
413 << "]";
Bob Wilson9b4b00a2009-07-09 23:54:51 +0000414 return false;
415 }
416 // Fallthrough
417 case 'c': // Don't print "#" before an immediate operand.
Bob Wilson4f38b382009-08-21 21:58:55 +0000418 if (!MI->getOperand(OpNum).isImm())
419 return true;
Jim Grosbach2317e402010-09-30 01:57:53 +0000420 O << MI->getOperand(OpNum).getImm();
Bob Wilson8f343462009-04-06 21:46:51 +0000421 return false;
Evan Chenge21e3962007-04-04 00:13:29 +0000422 case 'P': // Print a VFP double precision register.
Evan Chengd831cda2009-12-08 23:06:22 +0000423 case 'q': // Print a NEON quad precision register.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000424 printOperand(MI, OpNum, O);
Evan Cheng23a95702007-03-08 22:42:46 +0000425 return false;
Eric Christopher0628d382011-05-24 22:10:34 +0000426 case 'y': // Print a VFP single precision register as indexed double.
427 // This uses the ordering of the alias table to get the first 'd' register
428 // that overlaps the 's' register. Also, s0 is an odd register, hence the
429 // odd modulus check below.
430 if (MI->getOperand(OpNum).isReg()) {
431 unsigned Reg = MI->getOperand(OpNum).getReg();
432 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
433 O << ARMInstPrinter::getRegisterName(TRI->getAliasSet(Reg)[0]) <<
434 (((Reg % 2) == 1) ? "[0]" : "[1]");
435 return false;
436 }
Eric Christopher4db7dec2011-05-24 23:27:13 +0000437 return true;
Eric Christopherfef50062011-05-24 22:27:43 +0000438 case 'B': // Bitwise inverse of integer or symbol without a preceding #.
Eric Christophere1739d52011-05-24 23:15:43 +0000439 if (!MI->getOperand(OpNum).isImm())
440 return true;
441 O << ~(MI->getOperand(OpNum).getImm());
442 return false;
Eric Christopherfef50062011-05-24 22:27:43 +0000443 case 'L': // The low 16 bits of an immediate constant.
Eric Christopher4db7dec2011-05-24 23:27:13 +0000444 if (!MI->getOperand(OpNum).isImm())
445 return true;
446 O << (MI->getOperand(OpNum).getImm() & 0xffff);
447 return false;
Eric Christopher3c14f242011-05-28 01:40:44 +0000448 case 'M': { // A register range suitable for LDM/STM.
449 if (!MI->getOperand(OpNum).isReg())
450 return true;
451 const MachineOperand &MO = MI->getOperand(OpNum);
452 unsigned RegBegin = MO.getReg();
453 // This takes advantage of the 2 operand-ness of ldm/stm and that we've
454 // already got the operands in registers that are operands to the
455 // inline asm statement.
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000456
Eric Christopher3c14f242011-05-28 01:40:44 +0000457 O << "{" << ARMInstPrinter::getRegisterName(RegBegin);
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000458
Eric Christopher3c14f242011-05-28 01:40:44 +0000459 // FIXME: The register allocator not only may not have given us the
460 // registers in sequence, but may not be in ascending registers. This
461 // will require changes in the register allocator that'll need to be
462 // propagated down here if the operands change.
463 unsigned RegOps = OpNum + 1;
464 while (MI->getOperand(RegOps).isReg()) {
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000465 O << ", "
Eric Christopher3c14f242011-05-28 01:40:44 +0000466 << ARMInstPrinter::getRegisterName(MI->getOperand(RegOps).getReg());
467 RegOps++;
468 }
469
470 O << "}";
471
472 return false;
473 }
Rafael Espindolaf5ade5d2011-08-10 16:26:42 +0000474 case 'R': // The most significant register of a pair.
475 case 'Q': { // The least significant register of a pair.
476 if (OpNum == 0)
477 return true;
478 const MachineOperand &FlagsOP = MI->getOperand(OpNum - 1);
479 if (!FlagsOP.isImm())
480 return true;
481 unsigned Flags = FlagsOP.getImm();
482 unsigned NumVals = InlineAsm::getNumOperandRegisters(Flags);
483 if (NumVals != 2)
484 return true;
485 unsigned RegOp = ExtraCode[0] == 'Q' ? OpNum : OpNum + 1;
486 if (RegOp >= MI->getNumOperands())
487 return true;
488 const MachineOperand &MO = MI->getOperand(RegOp);
489 if (!MO.isReg())
490 return true;
491 unsigned Reg = MO.getReg();
492 O << ARMInstPrinter::getRegisterName(Reg);
493 return false;
494 }
495
Eric Christopherfef50062011-05-24 22:27:43 +0000496 case 'e': // The low doubleword register of a NEON quad register.
Bob Wilson9cd2b952011-12-12 21:45:15 +0000497 case 'f': { // The high doubleword register of a NEON quad register.
498 if (!MI->getOperand(OpNum).isReg())
499 return true;
500 unsigned Reg = MI->getOperand(OpNum).getReg();
501 if (!ARM::QPRRegClass.contains(Reg))
502 return true;
503 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
504 unsigned SubReg = TRI->getSubReg(Reg, ExtraCode[0] == 'e' ?
505 ARM::dsub_0 : ARM::dsub_1);
506 O << ARMInstPrinter::getRegisterName(SubReg);
507 return false;
508 }
509
510 // These modifiers are not yet supported.
Eric Christopherfef50062011-05-24 22:27:43 +0000511 case 'h': // A range of VFP/NEON registers suitable for VLD1/VST1.
Eric Christopherfef50062011-05-24 22:27:43 +0000512 case 'H': // The highest-numbered register of a pair.
Bob Wilsond984eb62010-05-27 20:23:42 +0000513 return true;
Evan Cheng84f60b72010-05-27 22:08:38 +0000514 }
Evan Chenga8e29892007-01-19 07:51:42 +0000515 }
Jim Grosbache9952212009-09-04 01:38:51 +0000516
Chris Lattner35c33bd2010-04-04 04:47:45 +0000517 printOperand(MI, OpNum, O);
Evan Chenga8e29892007-01-19 07:51:42 +0000518 return false;
519}
520
Bob Wilson224c2442009-05-19 05:53:42 +0000521bool ARMAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
Evan Cheng055b0312009-06-29 07:51:04 +0000522 unsigned OpNum, unsigned AsmVariant,
Chris Lattnerc75c0282010-04-04 05:29:35 +0000523 const char *ExtraCode,
524 raw_ostream &O) {
Eric Christopher8f894632011-05-25 20:51:58 +0000525 // Does this asm operand have a single letter operand modifier?
526 if (ExtraCode && ExtraCode[0]) {
527 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000528
Eric Christopher8f894632011-05-25 20:51:58 +0000529 switch (ExtraCode[0]) {
Eric Christopher32bfb2c2011-05-26 18:22:26 +0000530 case 'A': // A memory operand for a VLD1/VST1 instruction.
Eric Christopher8f894632011-05-25 20:51:58 +0000531 default: return true; // Unknown modifier.
532 case 'm': // The base register of a memory operand.
533 if (!MI->getOperand(OpNum).isReg())
534 return true;
535 O << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg());
536 return false;
537 }
538 }
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000539
Bob Wilson765cc0b2009-10-13 20:50:28 +0000540 const MachineOperand &MO = MI->getOperand(OpNum);
541 assert(MO.isReg() && "unexpected inline asm memory operand");
Jim Grosbach2317e402010-09-30 01:57:53 +0000542 O << "[" << ARMInstPrinter::getRegisterName(MO.getReg()) << "]";
Bob Wilson224c2442009-05-19 05:53:42 +0000543 return false;
544}
545
Bob Wilson812209a2009-09-30 22:06:26 +0000546void ARMAsmPrinter::EmitStartOfAsmFile(Module &M) {
Bob Wilson0fb34682009-09-30 00:23:42 +0000547 if (Subtarget->isTargetDarwin()) {
548 Reloc::Model RelocM = TM.getRelocationModel();
549 if (RelocM == Reloc::PIC_ || RelocM == Reloc::DynamicNoPIC) {
550 // Declare all the text sections up front (before the DWARF sections
551 // emitted by AsmPrinter::doInitialization) so the assembler will keep
552 // them together at the beginning of the object file. This helps
553 // avoid out-of-range branches that are due a fundamental limitation of
554 // the way symbol offsets are encoded with the current Darwin ARM
555 // relocations.
Jim Grosbachb0739b72010-09-02 01:02:06 +0000556 const TargetLoweringObjectFileMachO &TLOFMacho =
Dan Gohman0d805c32010-04-17 16:44:48 +0000557 static_cast<const TargetLoweringObjectFileMachO &>(
558 getObjFileLowering());
Bob Wilson29e06692009-09-30 22:25:37 +0000559 OutStreamer.SwitchSection(TLOFMacho.getTextSection());
560 OutStreamer.SwitchSection(TLOFMacho.getTextCoalSection());
561 OutStreamer.SwitchSection(TLOFMacho.getConstTextCoalSection());
562 if (RelocM == Reloc::DynamicNoPIC) {
563 const MCSection *sect =
Chris Lattner22772212010-04-08 20:40:11 +0000564 OutContext.getMachOSection("__TEXT", "__symbol_stub4",
565 MCSectionMachO::S_SYMBOL_STUBS,
566 12, SectionKind::getText());
Bob Wilson29e06692009-09-30 22:25:37 +0000567 OutStreamer.SwitchSection(sect);
568 } else {
569 const MCSection *sect =
Chris Lattner22772212010-04-08 20:40:11 +0000570 OutContext.getMachOSection("__TEXT", "__picsymbolstub4",
571 MCSectionMachO::S_SYMBOL_STUBS,
572 16, SectionKind::getText());
Bob Wilson29e06692009-09-30 22:25:37 +0000573 OutStreamer.SwitchSection(sect);
574 }
Bob Wilson63db5942010-07-30 19:55:47 +0000575 const MCSection *StaticInitSect =
576 OutContext.getMachOSection("__TEXT", "__StaticInit",
577 MCSectionMachO::S_REGULAR |
578 MCSectionMachO::S_ATTR_PURE_INSTRUCTIONS,
579 SectionKind::getText());
580 OutStreamer.SwitchSection(StaticInitSect);
Bob Wilson0fb34682009-09-30 00:23:42 +0000581 }
582 }
583
Jim Grosbache5165492009-11-09 00:11:35 +0000584 // Use unified assembler syntax.
Jason W Kimafd1cc22010-09-30 02:45:56 +0000585 OutStreamer.EmitAssemblerFlag(MCAF_SyntaxUnified);
Anton Korobeynikovd61eca52009-06-17 23:43:18 +0000586
Anton Korobeynikov88ce6672009-05-23 19:51:20 +0000587 // Emit ARM Build Attributes
588 if (Subtarget->isTargetELF()) {
Anton Korobeynikov88ce6672009-05-23 19:51:20 +0000589
Jason W Kimdef9ac42010-10-06 22:36:46 +0000590 emitAttributes();
Anton Korobeynikov88ce6672009-05-23 19:51:20 +0000591 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000592}
593
Anton Korobeynikov0f3cc652008-08-07 09:54:23 +0000594
Chris Lattner4a071d62009-10-19 17:59:19 +0000595void ARMAsmPrinter::EmitEndOfAsmFile(Module &M) {
Evan Cheng5be54b02007-01-19 19:25:36 +0000596 if (Subtarget->isTargetDarwin()) {
Chris Lattnerf61159b2009-08-03 22:18:15 +0000597 // All darwin targets use mach-o.
Dan Gohman0d805c32010-04-17 16:44:48 +0000598 const TargetLoweringObjectFileMachO &TLOFMacho =
599 static_cast<const TargetLoweringObjectFileMachO &>(getObjFileLowering());
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000600 MachineModuleInfoMachO &MMIMacho =
601 MMI->getObjFileInfo<MachineModuleInfoMachO>();
Jim Grosbache9952212009-09-04 01:38:51 +0000602
Evan Chenga8e29892007-01-19 07:51:42 +0000603 // Output non-lazy-pointers for external and common global variables.
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000604 MachineModuleInfoMachO::SymbolListTy Stubs = MMIMacho.GetGVStubList();
Bill Wendlingcebae362010-03-10 22:34:10 +0000605
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000606 if (!Stubs.empty()) {
Chris Lattnerff4bc462009-08-10 01:39:42 +0000607 // Switch with ".non_lazy_symbol_pointer" directive.
Chris Lattner6c2f9e12009-08-19 05:49:37 +0000608 OutStreamer.SwitchSection(TLOFMacho.getNonLazySymbolPointerSection());
Chris Lattnerc076a972009-08-10 18:01:34 +0000609 EmitAlignment(2);
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000610 for (unsigned i = 0, e = Stubs.size(); i != e; ++i) {
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000611 // L_foo$stub:
612 OutStreamer.EmitLabel(Stubs[i].first);
613 // .indirect_symbol _foo
Bill Wendling52a50e52010-03-11 01:18:13 +0000614 MachineModuleInfoImpl::StubValueTy &MCSym = Stubs[i].second;
615 OutStreamer.EmitSymbolAttribute(MCSym.getPointer(),MCSA_IndirectSymbol);
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000616
Bill Wendling52a50e52010-03-11 01:18:13 +0000617 if (MCSym.getInt())
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000618 // External to current translation unit.
619 OutStreamer.EmitIntValue(0, 4/*size*/, 0/*addrspace*/);
620 else
621 // Internal to current translation unit.
Bill Wendling5e1b55d2010-03-31 18:47:10 +0000622 //
Jim Grosbach1b935a32010-09-22 16:45:13 +0000623 // When we place the LSDA into the TEXT section, the type info
624 // pointers need to be indirect and pc-rel. We accomplish this by
625 // using NLPs; however, sometimes the types are local to the file.
626 // We need to fill in the value for the NLP in those cases.
Bill Wendling52a50e52010-03-11 01:18:13 +0000627 OutStreamer.EmitValue(MCSymbolRefExpr::Create(MCSym.getPointer(),
628 OutContext),
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000629 4/*size*/, 0/*addrspace*/);
Evan Chengae94e592008-12-05 01:06:39 +0000630 }
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000631
632 Stubs.clear();
633 OutStreamer.AddBlankLine();
Evan Chenga8e29892007-01-19 07:51:42 +0000634 }
635
Chris Lattnere4d9ea82009-10-19 18:44:38 +0000636 Stubs = MMIMacho.GetHiddenGVStubList();
637 if (!Stubs.empty()) {
Chris Lattner6c2f9e12009-08-19 05:49:37 +0000638 OutStreamer.SwitchSection(getObjFileLowering().getDataSection());
Chris Lattnerf3231de2009-08-10 18:02:16 +0000639 EmitAlignment(2);
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000640 for (unsigned i = 0, e = Stubs.size(); i != e; ++i) {
641 // L_foo$stub:
642 OutStreamer.EmitLabel(Stubs[i].first);
643 // .long _foo
Bill Wendlingcebae362010-03-10 22:34:10 +0000644 OutStreamer.EmitValue(MCSymbolRefExpr::
645 Create(Stubs[i].second.getPointer(),
646 OutContext),
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000647 4/*size*/, 0/*addrspace*/);
648 }
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000649
650 Stubs.clear();
651 OutStreamer.AddBlankLine();
Evan Chengae94e592008-12-05 01:06:39 +0000652 }
653
Evan Chenga8e29892007-01-19 07:51:42 +0000654 // Funny Darwin hack: This flag tells the linker that no global symbols
655 // contain code that falls through to other global symbols (e.g. the obvious
656 // implementation of multiple entry points). If this doesn't occur, the
657 // linker can safely perform dead code stripping. Since LLVM never
658 // generates code that does this, it is always safe to set.
Chris Lattnera5ad93a2010-01-23 06:39:22 +0000659 OutStreamer.EmitAssemblerFlag(MCAF_SubsectionsViaSymbols);
Rafael Espindolab01c4bb2006-07-27 11:38:51 +0000660 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000661}
Anton Korobeynikov0bd89712008-08-17 13:55:10 +0000662
Chris Lattner97f06932009-10-19 20:20:46 +0000663//===----------------------------------------------------------------------===//
Jason W Kimdef9ac42010-10-06 22:36:46 +0000664// Helper routines for EmitStartOfAsmFile() and EmitEndOfAsmFile()
665// FIXME:
666// The following seem like one-off assembler flags, but they actually need
Jim Grosbachfa7fb642010-10-06 22:46:47 +0000667// to appear in the .ARM.attributes section in ELF.
Jason W Kimdef9ac42010-10-06 22:36:46 +0000668// Instead of subclassing the MCELFStreamer, we do the work here.
669
670void ARMAsmPrinter::emitAttributes() {
Jim Grosbachfa7fb642010-10-06 22:46:47 +0000671
Jason W Kim17b443d2010-10-11 23:01:44 +0000672 emitARMAttributeSection();
673
Renato Golin728ff0d2011-02-28 22:04:27 +0000674 /* GAS expect .fpu to be emitted, regardless of VFP build attribute */
675 bool emitFPU = false;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000676 AttributeEmitter *AttrEmitter;
Renato Golin728ff0d2011-02-28 22:04:27 +0000677 if (OutStreamer.hasRawTextSupport()) {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000678 AttrEmitter = new AsmAttributeEmitter(OutStreamer);
Renato Golin728ff0d2011-02-28 22:04:27 +0000679 emitFPU = true;
680 } else {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000681 MCObjectStreamer &O = static_cast<MCObjectStreamer&>(OutStreamer);
682 AttrEmitter = new ObjectAttributeEmitter(O);
683 }
684
685 AttrEmitter->MaybeSwitchVendor("aeabi");
686
Jason W Kimdef9ac42010-10-06 22:36:46 +0000687 std::string CPUString = Subtarget->getCPUString();
Jason W Kimf009a962011-02-07 00:49:53 +0000688
689 if (CPUString == "cortex-a8" ||
690 Subtarget->isCortexA8()) {
Jason W Kimc046d642011-02-07 19:07:11 +0000691 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::CPU_name, "cortex-a8");
Jason W Kimf009a962011-02-07 00:49:53 +0000692 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v7);
693 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch_profile,
694 ARMBuildAttrs::ApplicationProfile);
695 AttrEmitter->EmitAttribute(ARMBuildAttrs::ARM_ISA_use,
696 ARMBuildAttrs::Allowed);
697 AttrEmitter->EmitAttribute(ARMBuildAttrs::THUMB_ISA_use,
698 ARMBuildAttrs::AllowThumb32);
699 // Fixme: figure out when this is emitted.
700 //AttrEmitter->EmitAttribute(ARMBuildAttrs::WMMX_arch,
701 // ARMBuildAttrs::AllowWMMXv1);
702 //
703
704 /// ADD additional Else-cases here!
Rafael Espindolab8adb8a2011-05-20 20:10:34 +0000705 } else if (CPUString == "xscale") {
706 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v5TEJ);
707 AttrEmitter->EmitAttribute(ARMBuildAttrs::ARM_ISA_use,
708 ARMBuildAttrs::Allowed);
709 AttrEmitter->EmitAttribute(ARMBuildAttrs::THUMB_ISA_use,
710 ARMBuildAttrs::Allowed);
Jason W Kimf009a962011-02-07 00:49:53 +0000711 } else if (CPUString == "generic") {
Dale Johannesen7179d1e2010-11-08 19:17:22 +0000712 // FIXME: Why these defaults?
713 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v4T);
Jason W Kimf009a962011-02-07 00:49:53 +0000714 AttrEmitter->EmitAttribute(ARMBuildAttrs::ARM_ISA_use,
715 ARMBuildAttrs::Allowed);
716 AttrEmitter->EmitAttribute(ARMBuildAttrs::THUMB_ISA_use,
717 ARMBuildAttrs::Allowed);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000718 }
Jason W Kimdef9ac42010-10-06 22:36:46 +0000719
Renato Goline89a0532011-03-02 21:20:09 +0000720 if (Subtarget->hasNEON() && emitFPU) {
Renato Golin728ff0d2011-02-28 22:04:27 +0000721 /* NEON is not exactly a VFP architecture, but GAS emit one of
722 * neon/vfpv3/vfpv2 for .fpu parameters */
723 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::Advanced_SIMD_arch, "neon");
724 /* If emitted for NEON, omit from VFP below, since you can have both
725 * NEON and VFP in build attributes but only one .fpu */
726 emitFPU = false;
727 }
728
729 /* VFPv3 + .fpu */
730 if (Subtarget->hasVFP3()) {
731 AttrEmitter->EmitAttribute(ARMBuildAttrs::VFP_arch,
732 ARMBuildAttrs::AllowFPv3A);
733 if (emitFPU)
734 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::VFP_arch, "vfpv3");
735
736 /* VFPv2 + .fpu */
737 } else if (Subtarget->hasVFP2()) {
Jason W Kimf009a962011-02-07 00:49:53 +0000738 AttrEmitter->EmitAttribute(ARMBuildAttrs::VFP_arch,
739 ARMBuildAttrs::AllowFPv2);
Renato Golin728ff0d2011-02-28 22:04:27 +0000740 if (emitFPU)
741 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::VFP_arch, "vfpv2");
742 }
743
744 /* TODO: ARMBuildAttrs::Allowed is not completely accurate,
Cameron Zwarich375db7f2011-07-07 08:28:52 +0000745 * since NEON can have 1 (allowed) or 2 (MAC operations) */
Renato Golin728ff0d2011-02-28 22:04:27 +0000746 if (Subtarget->hasNEON()) {
747 AttrEmitter->EmitAttribute(ARMBuildAttrs::Advanced_SIMD_arch,
748 ARMBuildAttrs::Allowed);
749 }
Jason W Kimdef9ac42010-10-06 22:36:46 +0000750
751 // Signal various FP modes.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000752 if (!TM.Options.UnsafeFPMath) {
Jason W Kimf009a962011-02-07 00:49:53 +0000753 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_denormal,
754 ARMBuildAttrs::Allowed);
755 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_exceptions,
756 ARMBuildAttrs::Allowed);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000757 }
758
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000759 if (TM.Options.NoInfsFPMath && TM.Options.NoNaNsFPMath)
Jason W Kimf009a962011-02-07 00:49:53 +0000760 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_number_model,
761 ARMBuildAttrs::Allowed);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000762 else
Jason W Kimf009a962011-02-07 00:49:53 +0000763 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_number_model,
764 ARMBuildAttrs::AllowIEE754);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000765
Jason W Kimf009a962011-02-07 00:49:53 +0000766 // FIXME: add more flags to ARMBuildAttrs.h
Jason W Kimdef9ac42010-10-06 22:36:46 +0000767 // 8-bytes alignment stuff.
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000768 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_align8_needed, 1);
769 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_align8_preserved, 1);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000770
771 // Hard float. Use both S and D registers and conform to AAPCS-VFP.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000772 if (Subtarget->isAAPCS_ABI() && TM.Options.FloatABIType == FloatABI::Hard) {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000773 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_HardFP_use, 3);
774 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_VFP_args, 1);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000775 }
776 // FIXME: Should we signal R9 usage?
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000777
Jason W Kimf009a962011-02-07 00:49:53 +0000778 if (Subtarget->hasDivide())
779 AttrEmitter->EmitAttribute(ARMBuildAttrs::DIV_use, 1);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000780
781 AttrEmitter->Finish();
782 delete AttrEmitter;
Jason W Kimdef9ac42010-10-06 22:36:46 +0000783}
784
Jason W Kim17b443d2010-10-11 23:01:44 +0000785void ARMAsmPrinter::emitARMAttributeSection() {
786 // <format-version>
787 // [ <section-length> "vendor-name"
788 // [ <file-tag> <size> <attribute>*
789 // | <section-tag> <size> <section-number>* 0 <attribute>*
790 // | <symbol-tag> <size> <symbol-number>* 0 <attribute>*
791 // ]+
792 // ]*
793
794 if (OutStreamer.hasRawTextSupport())
795 return;
796
797 const ARMElfTargetObjectFile &TLOFELF =
798 static_cast<const ARMElfTargetObjectFile &>
799 (getObjFileLowering());
800
801 OutStreamer.SwitchSection(TLOFELF.getAttributesSection());
Jason W Kim17b443d2010-10-11 23:01:44 +0000802
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000803 // Format version
804 OutStreamer.EmitIntValue(0x41, 1);
Jason W Kim17b443d2010-10-11 23:01:44 +0000805}
806
Jason W Kimdef9ac42010-10-06 22:36:46 +0000807//===----------------------------------------------------------------------===//
Chris Lattner97f06932009-10-19 20:20:46 +0000808
Jim Grosbach988ce092010-09-18 00:05:05 +0000809static MCSymbol *getPICLabel(const char *Prefix, unsigned FunctionNumber,
810 unsigned LabelId, MCContext &Ctx) {
811
812 MCSymbol *Label = Ctx.GetOrCreateSymbol(Twine(Prefix)
813 + "PC" + Twine(FunctionNumber) + "_" + Twine(LabelId));
814 return Label;
815}
816
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000817static MCSymbolRefExpr::VariantKind
818getModifierVariantKind(ARMCP::ARMCPModifier Modifier) {
819 switch (Modifier) {
820 default: llvm_unreachable("Unknown modifier!");
821 case ARMCP::no_modifier: return MCSymbolRefExpr::VK_None;
822 case ARMCP::TLSGD: return MCSymbolRefExpr::VK_ARM_TLSGD;
823 case ARMCP::TPOFF: return MCSymbolRefExpr::VK_ARM_TPOFF;
824 case ARMCP::GOTTPOFF: return MCSymbolRefExpr::VK_ARM_GOTTPOFF;
825 case ARMCP::GOT: return MCSymbolRefExpr::VK_ARM_GOT;
826 case ARMCP::GOTOFF: return MCSymbolRefExpr::VK_ARM_GOTOFF;
827 }
828 return MCSymbolRefExpr::VK_None;
829}
830
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000831MCSymbol *ARMAsmPrinter::GetARMGVSymbol(const GlobalValue *GV) {
832 bool isIndirect = Subtarget->isTargetDarwin() &&
833 Subtarget->GVIsIndirectSymbol(GV, TM.getRelocationModel());
834 if (!isIndirect)
835 return Mang->getSymbol(GV);
836
837 // FIXME: Remove this when Darwin transition to @GOT like syntax.
838 MCSymbol *MCSym = GetSymbolWithGlobalValueBase(GV, "$non_lazy_ptr");
839 MachineModuleInfoMachO &MMIMachO =
840 MMI->getObjFileInfo<MachineModuleInfoMachO>();
841 MachineModuleInfoImpl::StubValueTy &StubSym =
842 GV->hasHiddenVisibility() ? MMIMachO.getHiddenGVStubEntry(MCSym) :
843 MMIMachO.getGVStubEntry(MCSym);
844 if (StubSym.getPointer() == 0)
845 StubSym = MachineModuleInfoImpl::
846 StubValueTy(Mang->getSymbol(GV), !GV->hasInternalLinkage());
847 return MCSym;
848}
849
Jim Grosbach5df08d82010-11-09 18:45:04 +0000850void ARMAsmPrinter::
851EmitMachineConstantPoolValue(MachineConstantPoolValue *MCPV) {
852 int Size = TM.getTargetData()->getTypeAllocSize(MCPV->getType());
853
854 ARMConstantPoolValue *ACPV = static_cast<ARMConstantPoolValue*>(MCPV);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000855
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000856 MCSymbol *MCSym;
Jim Grosbach5df08d82010-11-09 18:45:04 +0000857 if (ACPV->isLSDA()) {
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000858 SmallString<128> Str;
859 raw_svector_ostream OS(Str);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000860 OS << MAI->getPrivateGlobalPrefix() << "_LSDA_" << getFunctionNumber();
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000861 MCSym = OutContext.GetOrCreateSymbol(OS.str());
Jim Grosbach5df08d82010-11-09 18:45:04 +0000862 } else if (ACPV->isBlockAddress()) {
Bill Wendling5bb77992011-10-01 08:00:54 +0000863 const BlockAddress *BA =
864 cast<ARMConstantPoolConstant>(ACPV)->getBlockAddress();
865 MCSym = GetBlockAddressSymbol(BA);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000866 } else if (ACPV->isGlobalValue()) {
Bill Wendling5bb77992011-10-01 08:00:54 +0000867 const GlobalValue *GV = cast<ARMConstantPoolConstant>(ACPV)->getGV();
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000868 MCSym = GetARMGVSymbol(GV);
Bill Wendlinge00897c2011-09-29 23:50:42 +0000869 } else if (ACPV->isMachineBasicBlock()) {
Bill Wendling3320f2a2011-10-01 09:30:42 +0000870 const MachineBasicBlock *MBB = cast<ARMConstantPoolMBB>(ACPV)->getMBB();
Bill Wendlinge00897c2011-09-29 23:50:42 +0000871 MCSym = MBB->getSymbol();
Jim Grosbach5df08d82010-11-09 18:45:04 +0000872 } else {
873 assert(ACPV->isExtSymbol() && "unrecognized constant pool value");
Bill Wendlingfe31e672011-10-01 08:58:29 +0000874 const char *Sym = cast<ARMConstantPoolSymbol>(ACPV)->getSymbol();
875 MCSym = GetExternalSymbolSymbol(Sym);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000876 }
877
878 // Create an MCSymbol for the reference.
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000879 const MCExpr *Expr =
880 MCSymbolRefExpr::Create(MCSym, getModifierVariantKind(ACPV->getModifier()),
881 OutContext);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000882
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000883 if (ACPV->getPCAdjustment()) {
884 MCSymbol *PCLabel = getPICLabel(MAI->getPrivateGlobalPrefix(),
885 getFunctionNumber(),
886 ACPV->getLabelId(),
887 OutContext);
888 const MCExpr *PCRelExpr = MCSymbolRefExpr::Create(PCLabel, OutContext);
889 PCRelExpr =
890 MCBinaryExpr::CreateAdd(PCRelExpr,
891 MCConstantExpr::Create(ACPV->getPCAdjustment(),
892 OutContext),
893 OutContext);
894 if (ACPV->mustAddCurrentAddress()) {
895 // We want "(<expr> - .)", but MC doesn't have a concept of the '.'
896 // label, so just emit a local label end reference that instead.
897 MCSymbol *DotSym = OutContext.CreateTempSymbol();
898 OutStreamer.EmitLabel(DotSym);
899 const MCExpr *DotExpr = MCSymbolRefExpr::Create(DotSym, OutContext);
900 PCRelExpr = MCBinaryExpr::CreateSub(PCRelExpr, DotExpr, OutContext);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000901 }
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000902 Expr = MCBinaryExpr::CreateSub(Expr, PCRelExpr, OutContext);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000903 }
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000904 OutStreamer.EmitValue(Expr, Size);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000905}
906
Jim Grosbacha2244cb2010-09-22 17:39:48 +0000907void ARMAsmPrinter::EmitJumpTable(const MachineInstr *MI) {
908 unsigned Opcode = MI->getOpcode();
909 int OpNum = 1;
910 if (Opcode == ARM::BR_JTadd)
911 OpNum = 2;
912 else if (Opcode == ARM::BR_JTm)
913 OpNum = 3;
914
915 const MachineOperand &MO1 = MI->getOperand(OpNum);
916 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
917 unsigned JTI = MO1.getIndex();
918
Owen Anderson2fec6c52011-10-04 23:26:17 +0000919 // Tag the jump table appropriately for precise disassembly.
920 OutStreamer.EmitJumpTable32Region();
921
Jim Grosbacha2244cb2010-09-22 17:39:48 +0000922 // Emit a label for the jump table.
923 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
924 OutStreamer.EmitLabel(JTISymbol);
925
926 // Emit each entry of the table.
927 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
928 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
929 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
930
931 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
932 MachineBasicBlock *MBB = JTBBs[i];
933 // Construct an MCExpr for the entry. We want a value of the form:
934 // (BasicBlockAddr - TableBeginAddr)
935 //
936 // For example, a table with entries jumping to basic blocks BB0 and BB1
937 // would look like:
938 // LJTI_0_0:
939 // .word (LBB0 - LJTI_0_0)
940 // .word (LBB1 - LJTI_0_0)
941 const MCExpr *Expr = MCSymbolRefExpr::Create(MBB->getSymbol(), OutContext);
942
943 if (TM.getRelocationModel() == Reloc::PIC_)
944 Expr = MCBinaryExpr::CreateSub(Expr, MCSymbolRefExpr::Create(JTISymbol,
945 OutContext),
946 OutContext);
Jim Grosbachde982732011-08-31 22:23:09 +0000947 // If we're generating a table of Thumb addresses in static relocation
948 // model, we need to add one to keep interworking correctly.
949 else if (AFI->isThumbFunction())
950 Expr = MCBinaryExpr::CreateAdd(Expr, MCConstantExpr::Create(1,OutContext),
951 OutContext);
Jim Grosbacha2244cb2010-09-22 17:39:48 +0000952 OutStreamer.EmitValue(Expr, 4);
953 }
954}
955
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000956void ARMAsmPrinter::EmitJump2Table(const MachineInstr *MI) {
957 unsigned Opcode = MI->getOpcode();
958 int OpNum = (Opcode == ARM::t2BR_JT) ? 2 : 1;
959 const MachineOperand &MO1 = MI->getOperand(OpNum);
960 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
961 unsigned JTI = MO1.getIndex();
962
963 // Emit a label for the jump table.
Owen Anderson2fec6c52011-10-04 23:26:17 +0000964 if (MI->getOpcode() == ARM::t2TBB_JT) {
965 OutStreamer.EmitJumpTable8Region();
966 } else if (MI->getOpcode() == ARM::t2TBH_JT) {
967 OutStreamer.EmitJumpTable16Region();
968 } else {
969 OutStreamer.EmitJumpTable32Region();
970 }
971
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000972 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
973 OutStreamer.EmitLabel(JTISymbol);
974
975 // Emit each entry of the table.
976 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
977 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
978 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000979 unsigned OffsetWidth = 4;
Jim Grosbachd092a872010-11-29 21:28:32 +0000980 if (MI->getOpcode() == ARM::t2TBB_JT)
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000981 OffsetWidth = 1;
Jim Grosbachd092a872010-11-29 21:28:32 +0000982 else if (MI->getOpcode() == ARM::t2TBH_JT)
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000983 OffsetWidth = 2;
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000984
985 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
986 MachineBasicBlock *MBB = JTBBs[i];
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000987 const MCExpr *MBBSymbolExpr = MCSymbolRefExpr::Create(MBB->getSymbol(),
988 OutContext);
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000989 // If this isn't a TBB or TBH, the entries are direct branch instructions.
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000990 if (OffsetWidth == 4) {
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000991 MCInst BrInst;
992 BrInst.setOpcode(ARM::t2B);
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000993 BrInst.addOperand(MCOperand::CreateExpr(MBBSymbolExpr));
Owen Anderson51f6a7a2011-09-09 21:48:23 +0000994 BrInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
995 BrInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000996 OutStreamer.EmitInstruction(BrInst);
997 continue;
998 }
999 // Otherwise it's an offset from the dispatch instruction. Construct an
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001000 // MCExpr for the entry. We want a value of the form:
1001 // (BasicBlockAddr - TableBeginAddr) / 2
1002 //
1003 // For example, a TBB table with entries jumping to basic blocks BB0 and BB1
1004 // would look like:
1005 // LJTI_0_0:
1006 // .byte (LBB0 - LJTI_0_0) / 2
1007 // .byte (LBB1 - LJTI_0_0) / 2
1008 const MCExpr *Expr =
1009 MCBinaryExpr::CreateSub(MBBSymbolExpr,
1010 MCSymbolRefExpr::Create(JTISymbol, OutContext),
1011 OutContext);
1012 Expr = MCBinaryExpr::CreateDiv(Expr, MCConstantExpr::Create(2, OutContext),
1013 OutContext);
1014 OutStreamer.EmitValue(Expr, OffsetWidth);
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001015 }
1016}
1017
Jim Grosbach2d0f53b2010-09-28 17:05:56 +00001018void ARMAsmPrinter::PrintDebugValueComment(const MachineInstr *MI,
1019 raw_ostream &OS) {
1020 unsigned NOps = MI->getNumOperands();
1021 assert(NOps==4);
1022 OS << '\t' << MAI->getCommentString() << "DEBUG_VALUE: ";
1023 // cast away const; DIetc do not take const operands for some reason.
1024 DIVariable V(const_cast<MDNode *>(MI->getOperand(NOps-1).getMetadata()));
1025 OS << V.getName();
1026 OS << " <- ";
1027 // Frame address. Currently handles register +- offset only.
1028 assert(MI->getOperand(0).isReg() && MI->getOperand(1).isImm());
1029 OS << '['; printOperand(MI, 0, OS); OS << '+'; printOperand(MI, 1, OS);
1030 OS << ']';
1031 OS << "+";
1032 printOperand(MI, NOps-2, OS);
1033}
1034
Jim Grosbach40edf732010-12-14 21:10:47 +00001035static void populateADROperands(MCInst &Inst, unsigned Dest,
1036 const MCSymbol *Label,
1037 unsigned pred, unsigned ccreg,
1038 MCContext &Ctx) {
1039 const MCExpr *SymbolExpr = MCSymbolRefExpr::Create(Label, Ctx);
1040 Inst.addOperand(MCOperand::CreateReg(Dest));
1041 Inst.addOperand(MCOperand::CreateExpr(SymbolExpr));
1042 // Add predicate operands.
1043 Inst.addOperand(MCOperand::CreateImm(pred));
1044 Inst.addOperand(MCOperand::CreateReg(ccreg));
1045}
1046
Anton Korobeynikov4d728602011-01-01 20:38:38 +00001047void ARMAsmPrinter::EmitPatchedInstruction(const MachineInstr *MI,
1048 unsigned Opcode) {
1049 MCInst TmpInst;
1050
1051 // Emit the instruction as usual, just patch the opcode.
1052 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
1053 TmpInst.setOpcode(Opcode);
1054 OutStreamer.EmitInstruction(TmpInst);
1055}
1056
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001057void ARMAsmPrinter::EmitUnwindingInstruction(const MachineInstr *MI) {
1058 assert(MI->getFlag(MachineInstr::FrameSetup) &&
1059 "Only instruction which are involved into frame setup code are allowed");
1060
1061 const MachineFunction &MF = *MI->getParent()->getParent();
1062 const TargetRegisterInfo *RegInfo = MF.getTarget().getRegisterInfo();
Anton Korobeynikovb3fcc062011-03-05 18:43:55 +00001063 const ARMFunctionInfo &AFI = *MF.getInfo<ARMFunctionInfo>();
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001064
1065 unsigned FramePtr = RegInfo->getFrameRegister(MF);
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001066 unsigned Opc = MI->getOpcode();
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001067 unsigned SrcReg, DstReg;
1068
Anton Korobeynikov3daccd82011-03-05 18:43:50 +00001069 if (Opc == ARM::tPUSH || Opc == ARM::tLDRpci) {
1070 // Two special cases:
1071 // 1) tPUSH does not have src/dst regs.
1072 // 2) for Thumb1 code we sometimes materialize the constant via constpool
1073 // load. Yes, this is pretty fragile, but for now I don't see better
1074 // way... :(
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001075 SrcReg = DstReg = ARM::SP;
1076 } else {
Anton Korobeynikov3daccd82011-03-05 18:43:50 +00001077 SrcReg = MI->getOperand(1).getReg();
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001078 DstReg = MI->getOperand(0).getReg();
1079 }
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001080
1081 // Try to figure out the unwinding opcode out of src / dst regs.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001082 if (MI->mayStore()) {
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001083 // Register saves.
1084 assert(DstReg == ARM::SP &&
1085 "Only stack pointer as a destination reg is supported");
1086
1087 SmallVector<unsigned, 4> RegList;
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001088 // Skip src & dst reg, and pred ops.
1089 unsigned StartOp = 2 + 2;
1090 // Use all the operands.
1091 unsigned NumOffset = 0;
1092
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001093 switch (Opc) {
1094 default:
1095 MI->dump();
1096 assert(0 && "Unsupported opcode for unwinding information");
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001097 case ARM::tPUSH:
1098 // Special case here: no src & dst reg, but two extra imp ops.
1099 StartOp = 2; NumOffset = 2;
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001100 case ARM::STMDB_UPD:
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001101 case ARM::t2STMDB_UPD:
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001102 case ARM::VSTMDDB_UPD:
1103 assert(SrcReg == ARM::SP &&
1104 "Only stack pointer as a source reg is supported");
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001105 for (unsigned i = StartOp, NumOps = MI->getNumOperands() - NumOffset;
1106 i != NumOps; ++i)
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001107 RegList.push_back(MI->getOperand(i).getReg());
1108 break;
Owen Anderson793e7962011-07-26 20:54:26 +00001109 case ARM::STR_PRE_IMM:
1110 case ARM::STR_PRE_REG:
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001111 assert(MI->getOperand(2).getReg() == ARM::SP &&
1112 "Only stack pointer as a source reg is supported");
1113 RegList.push_back(SrcReg);
1114 break;
1115 }
1116 OutStreamer.EmitRegSave(RegList, Opc == ARM::VSTMDDB_UPD);
1117 } else {
1118 // Changes of stack / frame pointer.
1119 if (SrcReg == ARM::SP) {
1120 int64_t Offset = 0;
1121 switch (Opc) {
1122 default:
1123 MI->dump();
1124 assert(0 && "Unsupported opcode for unwinding information");
1125 case ARM::MOVr:
1126 Offset = 0;
1127 break;
1128 case ARM::ADDri:
1129 Offset = -MI->getOperand(2).getImm();
1130 break;
1131 case ARM::SUBri:
Jim Grosbachf6fd9092011-06-29 23:25:04 +00001132 Offset = MI->getOperand(2).getImm();
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001133 break;
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001134 case ARM::tSUBspi:
Jim Grosbachf6fd9092011-06-29 23:25:04 +00001135 Offset = MI->getOperand(2).getImm()*4;
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001136 break;
1137 case ARM::tADDspi:
1138 case ARM::tADDrSPi:
1139 Offset = -MI->getOperand(2).getImm()*4;
1140 break;
Anton Korobeynikovb3fcc062011-03-05 18:43:55 +00001141 case ARM::tLDRpci: {
1142 // Grab the constpool index and check, whether it corresponds to
1143 // original or cloned constpool entry.
1144 unsigned CPI = MI->getOperand(1).getIndex();
1145 const MachineConstantPool *MCP = MF.getConstantPool();
1146 if (CPI >= MCP->getConstants().size())
1147 CPI = AFI.getOriginalCPIdx(CPI);
1148 assert(CPI != -1U && "Invalid constpool index");
1149
1150 // Derive the actual offset.
1151 const MachineConstantPoolEntry &CPE = MCP->getConstants()[CPI];
1152 assert(!CPE.isMachineConstantPoolEntry() && "Invalid constpool entry");
1153 // FIXME: Check for user, it should be "add" instruction!
1154 Offset = -cast<ConstantInt>(CPE.Val.ConstVal)->getSExtValue();
Anton Korobeynikov3daccd82011-03-05 18:43:50 +00001155 break;
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001156 }
Anton Korobeynikovb3fcc062011-03-05 18:43:55 +00001157 }
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001158
1159 if (DstReg == FramePtr && FramePtr != ARM::SP)
Anton Korobeynikove5163792011-03-05 18:44:00 +00001160 // Set-up of the frame pointer. Positive values correspond to "add"
1161 // instruction.
1162 OutStreamer.EmitSetFP(FramePtr, ARM::SP, -Offset);
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001163 else if (DstReg == ARM::SP) {
Anton Korobeynikove5163792011-03-05 18:44:00 +00001164 // Change of SP by an offset. Positive values correspond to "sub"
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001165 // instruction.
1166 OutStreamer.EmitPad(Offset);
1167 } else {
1168 MI->dump();
1169 assert(0 && "Unsupported opcode for unwinding information");
1170 }
1171 } else if (DstReg == ARM::SP) {
1172 // FIXME: .movsp goes here
1173 MI->dump();
1174 assert(0 && "Unsupported opcode for unwinding information");
1175 }
1176 else {
1177 MI->dump();
1178 assert(0 && "Unsupported opcode for unwinding information");
1179 }
1180 }
1181}
1182
1183extern cl::opt<bool> EnableARMEHABI;
1184
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001185// Simple pseudo-instructions have their lowering (with expansion to real
1186// instructions) auto-generated.
1187#include "ARMGenMCPseudoLowering.inc"
1188
Jim Grosbachb454cda2010-09-29 15:23:40 +00001189void ARMAsmPrinter::EmitInstruction(const MachineInstr *MI) {
Owen Anderson2fec6c52011-10-04 23:26:17 +00001190 if (MI->getOpcode() != ARM::CONSTPOOL_ENTRY)
1191 OutStreamer.EmitCodeRegion();
1192
Jim Grosbach5aa29a02011-08-23 21:32:34 +00001193 // Emit unwinding stuff for frame-related instructions
1194 if (EnableARMEHABI && MI->getFlag(MachineInstr::FrameSetup))
1195 EmitUnwindingInstruction(MI);
1196
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001197 // Do any auto-generated pseudo lowerings.
1198 if (emitPseudoExpansionLowering(OutStreamer, MI))
1199 return;
1200
Andrew Trick3be654f2011-09-21 02:20:46 +00001201 assert(!convertAddSubFlagsOpcode(MI->getOpcode()) &&
1202 "Pseudo flag setting opcode should be expanded early");
1203
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001204 // Check for manual lowerings.
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001205 unsigned Opc = MI->getOpcode();
1206 switch (Opc) {
Chris Lattner112f2392010-11-14 20:31:06 +00001207 case ARM::t2MOVi32imm: assert(0 && "Should be lowered by thumb2it pass");
Jim Grosbach2d0f53b2010-09-28 17:05:56 +00001208 case ARM::DBG_VALUE: {
1209 if (isVerbose() && OutStreamer.hasRawTextSupport()) {
1210 SmallString<128> TmpStr;
1211 raw_svector_ostream OS(TmpStr);
1212 PrintDebugValueComment(MI, OS);
1213 OutStreamer.EmitRawText(StringRef(OS.str()));
1214 }
1215 return;
1216 }
Jim Grosbach40edf732010-12-14 21:10:47 +00001217 case ARM::LEApcrel:
Jim Grosbachd40963c2010-12-14 22:28:03 +00001218 case ARM::tLEApcrel:
Jim Grosbach40edf732010-12-14 21:10:47 +00001219 case ARM::t2LEApcrel: {
Jim Grosbachdff84b02010-12-02 00:28:45 +00001220 // FIXME: Need to also handle globals and externals
Jim Grosbachdff84b02010-12-02 00:28:45 +00001221 MCInst TmpInst;
Jim Grosbachd40963c2010-12-14 22:28:03 +00001222 TmpInst.setOpcode(MI->getOpcode() == ARM::t2LEApcrel ? ARM::t2ADR
1223 : (MI->getOpcode() == ARM::tLEApcrel ? ARM::tADR
1224 : ARM::ADR));
Jim Grosbach40edf732010-12-14 21:10:47 +00001225 populateADROperands(TmpInst, MI->getOperand(0).getReg(),
1226 GetCPISymbol(MI->getOperand(1).getIndex()),
1227 MI->getOperand(2).getImm(), MI->getOperand(3).getReg(),
1228 OutContext);
Jim Grosbachdff84b02010-12-02 00:28:45 +00001229 OutStreamer.EmitInstruction(TmpInst);
1230 return;
1231 }
Jim Grosbachd40963c2010-12-14 22:28:03 +00001232 case ARM::LEApcrelJT:
1233 case ARM::tLEApcrelJT:
1234 case ARM::t2LEApcrelJT: {
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001235 MCInst TmpInst;
Jim Grosbachd40963c2010-12-14 22:28:03 +00001236 TmpInst.setOpcode(MI->getOpcode() == ARM::t2LEApcrelJT ? ARM::t2ADR
1237 : (MI->getOpcode() == ARM::tLEApcrelJT ? ARM::tADR
1238 : ARM::ADR));
Jim Grosbach40edf732010-12-14 21:10:47 +00001239 populateADROperands(TmpInst, MI->getOperand(0).getReg(),
1240 GetARMJTIPICJumpTableLabel2(MI->getOperand(1).getIndex(),
1241 MI->getOperand(2).getImm()),
1242 MI->getOperand(3).getImm(), MI->getOperand(4).getReg(),
1243 OutContext);
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001244 OutStreamer.EmitInstruction(TmpInst);
1245 return;
1246 }
Jim Grosbachf859a542011-03-12 00:45:26 +00001247 // Darwin call instructions are just normal call instructions with different
1248 // clobber semantics (they clobber R9).
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001249 case ARM::BXr9_CALL:
1250 case ARM::BX_CALL: {
1251 {
1252 MCInst TmpInst;
1253 TmpInst.setOpcode(ARM::MOVr);
1254 TmpInst.addOperand(MCOperand::CreateReg(ARM::LR));
1255 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1256 // Add predicate operands.
1257 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1258 TmpInst.addOperand(MCOperand::CreateReg(0));
1259 // Add 's' bit operand (always reg0 for this)
1260 TmpInst.addOperand(MCOperand::CreateReg(0));
1261 OutStreamer.EmitInstruction(TmpInst);
1262 }
1263 {
1264 MCInst TmpInst;
1265 TmpInst.setOpcode(ARM::BX);
1266 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1267 OutStreamer.EmitInstruction(TmpInst);
1268 }
1269 return;
1270 }
Cameron Zwarichad70f6d2011-05-25 21:53:50 +00001271 case ARM::tBXr9_CALL:
1272 case ARM::tBX_CALL: {
1273 {
1274 MCInst TmpInst;
1275 TmpInst.setOpcode(ARM::tMOVr);
1276 TmpInst.addOperand(MCOperand::CreateReg(ARM::LR));
1277 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
Jim Grosbach63b46fa2011-06-30 22:10:46 +00001278 // Add predicate operands.
1279 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1280 TmpInst.addOperand(MCOperand::CreateReg(0));
Cameron Zwarichad70f6d2011-05-25 21:53:50 +00001281 OutStreamer.EmitInstruction(TmpInst);
1282 }
1283 {
1284 MCInst TmpInst;
1285 TmpInst.setOpcode(ARM::tBX);
1286 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1287 // Add predicate operands.
1288 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1289 TmpInst.addOperand(MCOperand::CreateReg(0));
1290 OutStreamer.EmitInstruction(TmpInst);
1291 }
1292 return;
1293 }
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001294 case ARM::BMOVPCRXr9_CALL:
1295 case ARM::BMOVPCRX_CALL: {
1296 {
1297 MCInst TmpInst;
1298 TmpInst.setOpcode(ARM::MOVr);
1299 TmpInst.addOperand(MCOperand::CreateReg(ARM::LR));
1300 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1301 // Add predicate operands.
1302 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1303 TmpInst.addOperand(MCOperand::CreateReg(0));
1304 // Add 's' bit operand (always reg0 for this)
1305 TmpInst.addOperand(MCOperand::CreateReg(0));
1306 OutStreamer.EmitInstruction(TmpInst);
1307 }
1308 {
1309 MCInst TmpInst;
1310 TmpInst.setOpcode(ARM::MOVr);
1311 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1312 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1313 // Add predicate operands.
1314 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1315 TmpInst.addOperand(MCOperand::CreateReg(0));
1316 // Add 's' bit operand (always reg0 for this)
1317 TmpInst.addOperand(MCOperand::CreateReg(0));
1318 OutStreamer.EmitInstruction(TmpInst);
1319 }
1320 return;
1321 }
Evan Cheng53519f02011-01-21 18:55:51 +00001322 case ARM::MOVi16_ga_pcrel:
1323 case ARM::t2MOVi16_ga_pcrel: {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001324 MCInst TmpInst;
Evan Cheng53519f02011-01-21 18:55:51 +00001325 TmpInst.setOpcode(Opc == ARM::MOVi16_ga_pcrel? ARM::MOVi16 : ARM::t2MOVi16);
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001326 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1327
Evan Cheng53519f02011-01-21 18:55:51 +00001328 unsigned TF = MI->getOperand(1).getTargetFlags();
1329 bool isPIC = TF == ARMII::MO_LO16_NONLAZY_PIC;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001330 const GlobalValue *GV = MI->getOperand(1).getGlobal();
1331 MCSymbol *GVSym = GetARMGVSymbol(GV);
1332 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001333 if (isPIC) {
1334 MCSymbol *LabelSym = getPICLabel(MAI->getPrivateGlobalPrefix(),
1335 getFunctionNumber(),
1336 MI->getOperand(2).getImm(), OutContext);
1337 const MCExpr *LabelSymExpr= MCSymbolRefExpr::Create(LabelSym, OutContext);
1338 unsigned PCAdj = (Opc == ARM::MOVi16_ga_pcrel) ? 8 : 4;
1339 const MCExpr *PCRelExpr =
1340 ARMMCExpr::CreateLower16(MCBinaryExpr::CreateSub(GVSymExpr,
1341 MCBinaryExpr::CreateAdd(LabelSymExpr,
1342 MCConstantExpr::Create(PCAdj, OutContext),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001343 OutContext), OutContext), OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001344 TmpInst.addOperand(MCOperand::CreateExpr(PCRelExpr));
1345 } else {
1346 const MCExpr *RefExpr= ARMMCExpr::CreateLower16(GVSymExpr, OutContext);
1347 TmpInst.addOperand(MCOperand::CreateExpr(RefExpr));
1348 }
1349
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001350 // Add predicate operands.
1351 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1352 TmpInst.addOperand(MCOperand::CreateReg(0));
1353 // Add 's' bit operand (always reg0 for this)
1354 TmpInst.addOperand(MCOperand::CreateReg(0));
1355 OutStreamer.EmitInstruction(TmpInst);
1356 return;
1357 }
Evan Cheng53519f02011-01-21 18:55:51 +00001358 case ARM::MOVTi16_ga_pcrel:
1359 case ARM::t2MOVTi16_ga_pcrel: {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001360 MCInst TmpInst;
Evan Cheng53519f02011-01-21 18:55:51 +00001361 TmpInst.setOpcode(Opc == ARM::MOVTi16_ga_pcrel
1362 ? ARM::MOVTi16 : ARM::t2MOVTi16);
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001363 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1364 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1365
Evan Cheng53519f02011-01-21 18:55:51 +00001366 unsigned TF = MI->getOperand(2).getTargetFlags();
1367 bool isPIC = TF == ARMII::MO_HI16_NONLAZY_PIC;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001368 const GlobalValue *GV = MI->getOperand(2).getGlobal();
1369 MCSymbol *GVSym = GetARMGVSymbol(GV);
1370 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001371 if (isPIC) {
1372 MCSymbol *LabelSym = getPICLabel(MAI->getPrivateGlobalPrefix(),
1373 getFunctionNumber(),
1374 MI->getOperand(3).getImm(), OutContext);
1375 const MCExpr *LabelSymExpr= MCSymbolRefExpr::Create(LabelSym, OutContext);
1376 unsigned PCAdj = (Opc == ARM::MOVTi16_ga_pcrel) ? 8 : 4;
1377 const MCExpr *PCRelExpr =
1378 ARMMCExpr::CreateUpper16(MCBinaryExpr::CreateSub(GVSymExpr,
1379 MCBinaryExpr::CreateAdd(LabelSymExpr,
1380 MCConstantExpr::Create(PCAdj, OutContext),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001381 OutContext), OutContext), OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001382 TmpInst.addOperand(MCOperand::CreateExpr(PCRelExpr));
1383 } else {
1384 const MCExpr *RefExpr= ARMMCExpr::CreateUpper16(GVSymExpr, OutContext);
1385 TmpInst.addOperand(MCOperand::CreateExpr(RefExpr));
1386 }
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001387 // Add predicate operands.
1388 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1389 TmpInst.addOperand(MCOperand::CreateReg(0));
1390 // Add 's' bit operand (always reg0 for this)
1391 TmpInst.addOperand(MCOperand::CreateReg(0));
1392 OutStreamer.EmitInstruction(TmpInst);
1393 return;
1394 }
Jim Grosbachfbd18732010-09-17 23:41:53 +00001395 case ARM::tPICADD: {
1396 // This is a pseudo op for a label + instruction sequence, which looks like:
1397 // LPC0:
1398 // add r0, pc
1399 // This adds the address of LPC0 to r0.
1400
1401 // Emit the label.
Jim Grosbach988ce092010-09-18 00:05:05 +00001402 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
1403 getFunctionNumber(), MI->getOperand(2).getImm(),
1404 OutContext));
Jim Grosbachfbd18732010-09-17 23:41:53 +00001405
1406 // Form and emit the add.
1407 MCInst AddInst;
1408 AddInst.setOpcode(ARM::tADDhirr);
1409 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1410 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1411 AddInst.addOperand(MCOperand::CreateReg(ARM::PC));
1412 // Add predicate operands.
1413 AddInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1414 AddInst.addOperand(MCOperand::CreateReg(0));
1415 OutStreamer.EmitInstruction(AddInst);
1416 return;
1417 }
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001418 case ARM::PICADD: {
Chris Lattner4d152222009-10-19 22:23:04 +00001419 // This is a pseudo op for a label + instruction sequence, which looks like:
1420 // LPC0:
1421 // add r0, pc, r0
1422 // This adds the address of LPC0 to r0.
Jim Grosbachb0739b72010-09-02 01:02:06 +00001423
Chris Lattner4d152222009-10-19 22:23:04 +00001424 // Emit the label.
Jim Grosbach988ce092010-09-18 00:05:05 +00001425 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
1426 getFunctionNumber(), MI->getOperand(2).getImm(),
1427 OutContext));
Jim Grosbachb0739b72010-09-02 01:02:06 +00001428
Jim Grosbachf3f09522010-09-14 21:05:34 +00001429 // Form and emit the add.
Chris Lattner4d152222009-10-19 22:23:04 +00001430 MCInst AddInst;
1431 AddInst.setOpcode(ARM::ADDrr);
1432 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1433 AddInst.addOperand(MCOperand::CreateReg(ARM::PC));
1434 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
Jim Grosbach5b46d622010-09-14 21:28:17 +00001435 // Add predicate operands.
1436 AddInst.addOperand(MCOperand::CreateImm(MI->getOperand(3).getImm()));
1437 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(4).getReg()));
1438 // Add 's' bit operand (always reg0 for this)
1439 AddInst.addOperand(MCOperand::CreateReg(0));
Chris Lattner850d2e22010-02-03 01:16:28 +00001440 OutStreamer.EmitInstruction(AddInst);
Chris Lattner4d152222009-10-19 22:23:04 +00001441 return;
1442 }
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001443 case ARM::PICSTR:
1444 case ARM::PICSTRB:
1445 case ARM::PICSTRH:
1446 case ARM::PICLDR:
1447 case ARM::PICLDRB:
1448 case ARM::PICLDRH:
1449 case ARM::PICLDRSB:
1450 case ARM::PICLDRSH: {
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001451 // This is a pseudo op for a label + instruction sequence, which looks like:
1452 // LPC0:
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001453 // OP r0, [pc, r0]
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001454 // The LCP0 label is referenced by a constant pool entry in order to get
1455 // a PC-relative address at the ldr instruction.
1456
1457 // Emit the label.
Jim Grosbach988ce092010-09-18 00:05:05 +00001458 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
1459 getFunctionNumber(), MI->getOperand(2).getImm(),
1460 OutContext));
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001461
1462 // Form and emit the load
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001463 unsigned Opcode;
1464 switch (MI->getOpcode()) {
1465 default:
1466 llvm_unreachable("Unexpected opcode!");
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001467 case ARM::PICSTR: Opcode = ARM::STRrs; break;
1468 case ARM::PICSTRB: Opcode = ARM::STRBrs; break;
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001469 case ARM::PICSTRH: Opcode = ARM::STRH; break;
Jim Grosbach3e556122010-10-26 22:37:02 +00001470 case ARM::PICLDR: Opcode = ARM::LDRrs; break;
Jim Grosbachc1d30212010-10-27 00:19:44 +00001471 case ARM::PICLDRB: Opcode = ARM::LDRBrs; break;
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001472 case ARM::PICLDRH: Opcode = ARM::LDRH; break;
1473 case ARM::PICLDRSB: Opcode = ARM::LDRSB; break;
1474 case ARM::PICLDRSH: Opcode = ARM::LDRSH; break;
1475 }
1476 MCInst LdStInst;
1477 LdStInst.setOpcode(Opcode);
1478 LdStInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1479 LdStInst.addOperand(MCOperand::CreateReg(ARM::PC));
1480 LdStInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1481 LdStInst.addOperand(MCOperand::CreateImm(0));
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001482 // Add predicate operands.
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001483 LdStInst.addOperand(MCOperand::CreateImm(MI->getOperand(3).getImm()));
1484 LdStInst.addOperand(MCOperand::CreateReg(MI->getOperand(4).getReg()));
1485 OutStreamer.EmitInstruction(LdStInst);
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001486
1487 return;
1488 }
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001489 case ARM::CONSTPOOL_ENTRY: {
Chris Lattnera70e6442009-10-19 22:33:05 +00001490 /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool
1491 /// in the function. The first operand is the ID# for this instruction, the
1492 /// second is the index into the MachineConstantPool that this is, the third
1493 /// is the size in bytes of this constant pool entry.
Jakob Stoklund Olesen3e572ac2011-12-06 01:43:02 +00001494 /// The required alignment is specified on the basic block holding this MI.
Chris Lattnera70e6442009-10-19 22:33:05 +00001495 unsigned LabelId = (unsigned)MI->getOperand(0).getImm();
1496 unsigned CPIdx = (unsigned)MI->getOperand(1).getIndex();
1497
Owen Anderson2fec6c52011-10-04 23:26:17 +00001498 // Mark the constant pool entry as data if we're not already in a data
1499 // region.
1500 OutStreamer.EmitDataRegion();
Chris Lattner1b46f432010-01-23 07:00:21 +00001501 OutStreamer.EmitLabel(GetCPISymbol(LabelId));
Chris Lattnera70e6442009-10-19 22:33:05 +00001502
1503 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPIdx];
1504 if (MCPE.isMachineConstantPoolEntry())
1505 EmitMachineConstantPoolValue(MCPE.Val.MachineCPVal);
1506 else
1507 EmitGlobalConstant(MCPE.Val.ConstVal);
Chris Lattnera70e6442009-10-19 22:33:05 +00001508 return;
1509 }
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001510 case ARM::t2BR_JT: {
1511 // Lower and emit the instruction itself, then the jump table following it.
1512 MCInst TmpInst;
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001513 TmpInst.setOpcode(ARM::tMOVr);
Jim Grosbach5ca66692010-11-29 22:37:40 +00001514 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1515 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1516 // Add predicate operands.
1517 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1518 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001519 OutStreamer.EmitInstruction(TmpInst);
Jim Grosbach5ca66692010-11-29 22:37:40 +00001520 // Output the data for the jump table itself
1521 EmitJump2Table(MI);
1522 return;
1523 }
1524 case ARM::t2TBB_JT: {
1525 // Lower and emit the instruction itself, then the jump table following it.
1526 MCInst TmpInst;
1527
1528 TmpInst.setOpcode(ARM::t2TBB);
1529 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1530 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1531 // Add predicate operands.
1532 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1533 TmpInst.addOperand(MCOperand::CreateReg(0));
1534 OutStreamer.EmitInstruction(TmpInst);
1535 // Output the data for the jump table itself
1536 EmitJump2Table(MI);
1537 // Make sure the next instruction is 2-byte aligned.
1538 EmitAlignment(1);
1539 return;
1540 }
1541 case ARM::t2TBH_JT: {
1542 // Lower and emit the instruction itself, then the jump table following it.
1543 MCInst TmpInst;
1544
1545 TmpInst.setOpcode(ARM::t2TBH);
1546 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1547 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1548 // Add predicate operands.
1549 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1550 TmpInst.addOperand(MCOperand::CreateReg(0));
1551 OutStreamer.EmitInstruction(TmpInst);
1552 // Output the data for the jump table itself
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001553 EmitJump2Table(MI);
1554 return;
1555 }
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001556 case ARM::tBR_JTr:
Jim Grosbach2dc77682010-11-29 18:37:44 +00001557 case ARM::BR_JTr: {
1558 // Lower and emit the instruction itself, then the jump table following it.
1559 // mov pc, target
1560 MCInst TmpInst;
Jim Grosbach5ca66692010-11-29 22:37:40 +00001561 unsigned Opc = MI->getOpcode() == ARM::BR_JTr ?
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001562 ARM::MOVr : ARM::tMOVr;
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001563 TmpInst.setOpcode(Opc);
Jim Grosbach2dc77682010-11-29 18:37:44 +00001564 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1565 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1566 // Add predicate operands.
1567 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1568 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001569 // Add 's' bit operand (always reg0 for this)
1570 if (Opc == ARM::MOVr)
1571 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbach2dc77682010-11-29 18:37:44 +00001572 OutStreamer.EmitInstruction(TmpInst);
1573
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001574 // Make sure the Thumb jump table is 4-byte aligned.
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001575 if (Opc == ARM::tMOVr)
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001576 EmitAlignment(2);
1577
Jim Grosbach2dc77682010-11-29 18:37:44 +00001578 // Output the data for the jump table itself
1579 EmitJumpTable(MI);
1580 return;
1581 }
1582 case ARM::BR_JTm: {
1583 // Lower and emit the instruction itself, then the jump table following it.
1584 // ldr pc, target
1585 MCInst TmpInst;
1586 if (MI->getOperand(1).getReg() == 0) {
1587 // literal offset
1588 TmpInst.setOpcode(ARM::LDRi12);
1589 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1590 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1591 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1592 } else {
1593 TmpInst.setOpcode(ARM::LDRrs);
1594 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1595 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1596 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1597 TmpInst.addOperand(MCOperand::CreateImm(0));
1598 }
1599 // Add predicate operands.
1600 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1601 TmpInst.addOperand(MCOperand::CreateReg(0));
1602 OutStreamer.EmitInstruction(TmpInst);
1603
1604 // Output the data for the jump table itself
Jim Grosbacha2244cb2010-09-22 17:39:48 +00001605 EmitJumpTable(MI);
1606 return;
1607 }
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001608 case ARM::BR_JTadd: {
1609 // Lower and emit the instruction itself, then the jump table following it.
1610 // add pc, target, idx
Jim Grosbach2dc77682010-11-29 18:37:44 +00001611 MCInst TmpInst;
1612 TmpInst.setOpcode(ARM::ADDrr);
1613 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1614 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1615 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001616 // Add predicate operands.
Jim Grosbach2dc77682010-11-29 18:37:44 +00001617 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1618 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001619 // Add 's' bit operand (always reg0 for this)
Jim Grosbach2dc77682010-11-29 18:37:44 +00001620 TmpInst.addOperand(MCOperand::CreateReg(0));
1621 OutStreamer.EmitInstruction(TmpInst);
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001622
1623 // Output the data for the jump table itself
1624 EmitJumpTable(MI);
1625 return;
1626 }
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001627 case ARM::TRAP: {
1628 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1629 // FIXME: Remove this special case when they do.
1630 if (!Subtarget->isTargetDarwin()) {
Jim Grosbach78890f42010-10-01 23:21:38 +00001631 //.long 0xe7ffdefe @ trap
Jim Grosbachb2dda4b2010-09-23 19:42:17 +00001632 uint32_t Val = 0xe7ffdefeUL;
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001633 OutStreamer.AddComment("trap");
1634 OutStreamer.EmitIntValue(Val, 4);
1635 return;
1636 }
1637 break;
1638 }
1639 case ARM::tTRAP: {
1640 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1641 // FIXME: Remove this special case when they do.
1642 if (!Subtarget->isTargetDarwin()) {
Jim Grosbach78890f42010-10-01 23:21:38 +00001643 //.short 57086 @ trap
Benjamin Kramerc8ab9eb2010-09-23 18:57:26 +00001644 uint16_t Val = 0xdefe;
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001645 OutStreamer.AddComment("trap");
1646 OutStreamer.EmitIntValue(Val, 2);
1647 return;
1648 }
1649 break;
1650 }
Jim Grosbach433a5782010-09-24 20:47:58 +00001651 case ARM::t2Int_eh_sjlj_setjmp:
1652 case ARM::t2Int_eh_sjlj_setjmp_nofp:
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001653 case ARM::tInt_eh_sjlj_setjmp: {
Jim Grosbach433a5782010-09-24 20:47:58 +00001654 // Two incoming args: GPR:$src, GPR:$val
1655 // mov $val, pc
1656 // adds $val, #7
1657 // str $val, [$src, #4]
1658 // movs r0, #0
1659 // b 1f
1660 // movs r0, #1
1661 // 1:
1662 unsigned SrcReg = MI->getOperand(0).getReg();
1663 unsigned ValReg = MI->getOperand(1).getReg();
1664 MCSymbol *Label = GetARMSJLJEHLabel();
1665 {
1666 MCInst TmpInst;
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001667 TmpInst.setOpcode(ARM::tMOVr);
Jim Grosbach433a5782010-09-24 20:47:58 +00001668 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1669 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
Jim Grosbach63b46fa2011-06-30 22:10:46 +00001670 // Predicate.
1671 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1672 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbach433a5782010-09-24 20:47:58 +00001673 OutStreamer.AddComment("eh_setjmp begin");
1674 OutStreamer.EmitInstruction(TmpInst);
1675 }
1676 {
1677 MCInst TmpInst;
1678 TmpInst.setOpcode(ARM::tADDi3);
1679 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1680 // 's' bit operand
1681 TmpInst.addOperand(MCOperand::CreateReg(ARM::CPSR));
1682 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1683 TmpInst.addOperand(MCOperand::CreateImm(7));
1684 // Predicate.
1685 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1686 TmpInst.addOperand(MCOperand::CreateReg(0));
1687 OutStreamer.EmitInstruction(TmpInst);
1688 }
1689 {
1690 MCInst TmpInst;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001691 TmpInst.setOpcode(ARM::tSTRi);
Jim Grosbach433a5782010-09-24 20:47:58 +00001692 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1693 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
1694 // The offset immediate is #4. The operand value is scaled by 4 for the
1695 // tSTR instruction.
1696 TmpInst.addOperand(MCOperand::CreateImm(1));
Jim Grosbach433a5782010-09-24 20:47:58 +00001697 // Predicate.
1698 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1699 TmpInst.addOperand(MCOperand::CreateReg(0));
1700 OutStreamer.EmitInstruction(TmpInst);
1701 }
1702 {
1703 MCInst TmpInst;
1704 TmpInst.setOpcode(ARM::tMOVi8);
1705 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1706 TmpInst.addOperand(MCOperand::CreateReg(ARM::CPSR));
1707 TmpInst.addOperand(MCOperand::CreateImm(0));
1708 // Predicate.
1709 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1710 TmpInst.addOperand(MCOperand::CreateReg(0));
1711 OutStreamer.EmitInstruction(TmpInst);
1712 }
1713 {
1714 const MCExpr *SymbolExpr = MCSymbolRefExpr::Create(Label, OutContext);
1715 MCInst TmpInst;
1716 TmpInst.setOpcode(ARM::tB);
1717 TmpInst.addOperand(MCOperand::CreateExpr(SymbolExpr));
Owen Anderson51f6a7a2011-09-09 21:48:23 +00001718 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1719 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbach433a5782010-09-24 20:47:58 +00001720 OutStreamer.EmitInstruction(TmpInst);
1721 }
1722 {
1723 MCInst TmpInst;
1724 TmpInst.setOpcode(ARM::tMOVi8);
1725 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1726 TmpInst.addOperand(MCOperand::CreateReg(ARM::CPSR));
1727 TmpInst.addOperand(MCOperand::CreateImm(1));
1728 // Predicate.
1729 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1730 TmpInst.addOperand(MCOperand::CreateReg(0));
1731 OutStreamer.AddComment("eh_setjmp end");
1732 OutStreamer.EmitInstruction(TmpInst);
1733 }
1734 OutStreamer.EmitLabel(Label);
1735 return;
1736 }
1737
Jim Grosbach45390082010-09-23 23:33:56 +00001738 case ARM::Int_eh_sjlj_setjmp_nofp:
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001739 case ARM::Int_eh_sjlj_setjmp: {
Jim Grosbach45390082010-09-23 23:33:56 +00001740 // Two incoming args: GPR:$src, GPR:$val
1741 // add $val, pc, #8
1742 // str $val, [$src, #+4]
1743 // mov r0, #0
1744 // add pc, pc, #0
1745 // mov r0, #1
1746 unsigned SrcReg = MI->getOperand(0).getReg();
1747 unsigned ValReg = MI->getOperand(1).getReg();
1748
1749 {
1750 MCInst TmpInst;
1751 TmpInst.setOpcode(ARM::ADDri);
1752 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1753 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1754 TmpInst.addOperand(MCOperand::CreateImm(8));
1755 // Predicate.
1756 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1757 TmpInst.addOperand(MCOperand::CreateReg(0));
1758 // 's' bit operand (always reg0 for this).
1759 TmpInst.addOperand(MCOperand::CreateReg(0));
1760 OutStreamer.AddComment("eh_setjmp begin");
1761 OutStreamer.EmitInstruction(TmpInst);
1762 }
1763 {
1764 MCInst TmpInst;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001765 TmpInst.setOpcode(ARM::STRi12);
Jim Grosbach45390082010-09-23 23:33:56 +00001766 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1767 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach45390082010-09-23 23:33:56 +00001768 TmpInst.addOperand(MCOperand::CreateImm(4));
1769 // Predicate.
1770 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1771 TmpInst.addOperand(MCOperand::CreateReg(0));
1772 OutStreamer.EmitInstruction(TmpInst);
1773 }
1774 {
1775 MCInst TmpInst;
1776 TmpInst.setOpcode(ARM::MOVi);
1777 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1778 TmpInst.addOperand(MCOperand::CreateImm(0));
1779 // Predicate.
1780 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1781 TmpInst.addOperand(MCOperand::CreateReg(0));
1782 // 's' bit operand (always reg0 for this).
1783 TmpInst.addOperand(MCOperand::CreateReg(0));
1784 OutStreamer.EmitInstruction(TmpInst);
1785 }
1786 {
1787 MCInst TmpInst;
1788 TmpInst.setOpcode(ARM::ADDri);
1789 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1790 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1791 TmpInst.addOperand(MCOperand::CreateImm(0));
1792 // Predicate.
1793 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1794 TmpInst.addOperand(MCOperand::CreateReg(0));
1795 // 's' bit operand (always reg0 for this).
1796 TmpInst.addOperand(MCOperand::CreateReg(0));
1797 OutStreamer.EmitInstruction(TmpInst);
1798 }
1799 {
1800 MCInst TmpInst;
1801 TmpInst.setOpcode(ARM::MOVi);
1802 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1803 TmpInst.addOperand(MCOperand::CreateImm(1));
1804 // Predicate.
1805 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1806 TmpInst.addOperand(MCOperand::CreateReg(0));
1807 // 's' bit operand (always reg0 for this).
1808 TmpInst.addOperand(MCOperand::CreateReg(0));
1809 OutStreamer.AddComment("eh_setjmp end");
1810 OutStreamer.EmitInstruction(TmpInst);
1811 }
1812 return;
1813 }
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001814 case ARM::Int_eh_sjlj_longjmp: {
1815 // ldr sp, [$src, #8]
1816 // ldr $scratch, [$src, #4]
1817 // ldr r7, [$src]
1818 // bx $scratch
1819 unsigned SrcReg = MI->getOperand(0).getReg();
1820 unsigned ScratchReg = MI->getOperand(1).getReg();
1821 {
1822 MCInst TmpInst;
Jim Grosbach3e556122010-10-26 22:37:02 +00001823 TmpInst.setOpcode(ARM::LDRi12);
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001824 TmpInst.addOperand(MCOperand::CreateReg(ARM::SP));
1825 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001826 TmpInst.addOperand(MCOperand::CreateImm(8));
1827 // Predicate.
1828 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1829 TmpInst.addOperand(MCOperand::CreateReg(0));
1830 OutStreamer.EmitInstruction(TmpInst);
1831 }
1832 {
1833 MCInst TmpInst;
Jim Grosbach3e556122010-10-26 22:37:02 +00001834 TmpInst.setOpcode(ARM::LDRi12);
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001835 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1836 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001837 TmpInst.addOperand(MCOperand::CreateImm(4));
1838 // Predicate.
1839 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1840 TmpInst.addOperand(MCOperand::CreateReg(0));
1841 OutStreamer.EmitInstruction(TmpInst);
1842 }
1843 {
1844 MCInst TmpInst;
Jim Grosbach3e556122010-10-26 22:37:02 +00001845 TmpInst.setOpcode(ARM::LDRi12);
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001846 TmpInst.addOperand(MCOperand::CreateReg(ARM::R7));
1847 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001848 TmpInst.addOperand(MCOperand::CreateImm(0));
1849 // Predicate.
1850 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1851 TmpInst.addOperand(MCOperand::CreateReg(0));
1852 OutStreamer.EmitInstruction(TmpInst);
1853 }
1854 {
1855 MCInst TmpInst;
Bill Wendling6e46d842010-11-30 00:48:15 +00001856 TmpInst.setOpcode(ARM::BX);
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001857 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1858 // Predicate.
1859 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1860 TmpInst.addOperand(MCOperand::CreateReg(0));
1861 OutStreamer.EmitInstruction(TmpInst);
1862 }
1863 return;
1864 }
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001865 case ARM::tInt_eh_sjlj_longjmp: {
1866 // ldr $scratch, [$src, #8]
1867 // mov sp, $scratch
1868 // ldr $scratch, [$src, #4]
1869 // ldr r7, [$src]
1870 // bx $scratch
1871 unsigned SrcReg = MI->getOperand(0).getReg();
1872 unsigned ScratchReg = MI->getOperand(1).getReg();
1873 {
1874 MCInst TmpInst;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001875 TmpInst.setOpcode(ARM::tLDRi);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001876 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1877 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
1878 // The offset immediate is #8. The operand value is scaled by 4 for the
Bill Wendlingf4caf692010-12-14 03:36:38 +00001879 // tLDR instruction.
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001880 TmpInst.addOperand(MCOperand::CreateImm(2));
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001881 // Predicate.
1882 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1883 TmpInst.addOperand(MCOperand::CreateReg(0));
1884 OutStreamer.EmitInstruction(TmpInst);
1885 }
1886 {
1887 MCInst TmpInst;
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001888 TmpInst.setOpcode(ARM::tMOVr);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001889 TmpInst.addOperand(MCOperand::CreateReg(ARM::SP));
1890 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1891 // Predicate.
1892 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1893 TmpInst.addOperand(MCOperand::CreateReg(0));
1894 OutStreamer.EmitInstruction(TmpInst);
1895 }
1896 {
1897 MCInst TmpInst;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001898 TmpInst.setOpcode(ARM::tLDRi);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001899 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1900 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
1901 TmpInst.addOperand(MCOperand::CreateImm(1));
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001902 // Predicate.
1903 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1904 TmpInst.addOperand(MCOperand::CreateReg(0));
1905 OutStreamer.EmitInstruction(TmpInst);
1906 }
1907 {
1908 MCInst TmpInst;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001909 TmpInst.setOpcode(ARM::tLDRr);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001910 TmpInst.addOperand(MCOperand::CreateReg(ARM::R7));
1911 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001912 TmpInst.addOperand(MCOperand::CreateReg(0));
1913 // Predicate.
1914 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1915 TmpInst.addOperand(MCOperand::CreateReg(0));
1916 OutStreamer.EmitInstruction(TmpInst);
1917 }
1918 {
1919 MCInst TmpInst;
Cameron Zwarich421b1062011-05-26 03:41:12 +00001920 TmpInst.setOpcode(ARM::tBX);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001921 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1922 // Predicate.
1923 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1924 TmpInst.addOperand(MCOperand::CreateReg(0));
1925 OutStreamer.EmitInstruction(TmpInst);
1926 }
1927 return;
1928 }
Chris Lattner97f06932009-10-19 20:20:46 +00001929 }
Jim Grosbachb0739b72010-09-02 01:02:06 +00001930
Chris Lattner97f06932009-10-19 20:20:46 +00001931 MCInst TmpInst;
Chris Lattner30e2cc22010-11-14 21:00:02 +00001932 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001933
Chris Lattner850d2e22010-02-03 01:16:28 +00001934 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner97f06932009-10-19 20:20:46 +00001935}
Daniel Dunbar2685a292009-10-20 05:15:36 +00001936
1937//===----------------------------------------------------------------------===//
1938// Target Registry Stuff
1939//===----------------------------------------------------------------------===//
1940
Daniel Dunbar2685a292009-10-20 05:15:36 +00001941// Force static initialization.
1942extern "C" void LLVMInitializeARMAsmPrinter() {
1943 RegisterAsmPrinter<ARMAsmPrinter> X(TheARMTarget);
1944 RegisterAsmPrinter<ARMAsmPrinter> Y(TheThumbTarget);
Daniel Dunbar2685a292009-10-20 05:15:36 +00001945}