blob: 19327d8acf46b741b02223901722c1c687ec2d75 [file] [log] [blame]
Scott Michel7ea02ff2009-03-17 01:15:45 +00001//===-- SPUISelLowering.cpp - Cell SPU DAG Lowering Implementation --------===//
Scott Michel266bc8f2007-12-04 22:23:35 +00002// The LLVM Compiler Infrastructure
3//
Chris Lattner4ee451d2007-12-29 20:36:04 +00004// This file is distributed under the University of Illinois Open Source
5// License. See LICENSE.TXT for details.
Scott Michel266bc8f2007-12-04 22:23:35 +00006//
7//===----------------------------------------------------------------------===//
8//
9// This file implements the SPUTargetLowering class.
10//
11//===----------------------------------------------------------------------===//
12
Scott Michel266bc8f2007-12-04 22:23:35 +000013#include "SPUISelLowering.h"
14#include "SPUTargetMachine.h"
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000015#include "SPUFrameLowering.h"
Dan Gohman1e93df62010-04-17 14:41:14 +000016#include "SPUMachineFunction.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000017#include "llvm/Constants.h"
18#include "llvm/Function.h"
19#include "llvm/Intrinsics.h"
Scott Michelc9c8b2a2009-01-26 03:31:40 +000020#include "llvm/CallingConv.h"
John Thompson44ab89e2010-10-29 17:29:13 +000021#include "llvm/Type.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000022#include "llvm/CodeGen/CallingConvLower.h"
23#include "llvm/CodeGen/MachineFrameInfo.h"
24#include "llvm/CodeGen/MachineFunction.h"
25#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000026#include "llvm/CodeGen/MachineRegisterInfo.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000027#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000028#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000029#include "llvm/Target/TargetOptions.h"
30#include "llvm/ADT/VectorExtras.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000031#include "llvm/Support/Debug.h"
Torok Edwindac237e2009-07-08 20:53:28 +000032#include "llvm/Support/ErrorHandling.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000033#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000034#include "llvm/Support/raw_ostream.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000035#include <map>
36
37using namespace llvm;
38
39// Used in getTargetNodeName() below
40namespace {
41 std::map<unsigned, const char *> node_names;
42
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +000043 // Byte offset of the preferred slot (counted from the MSB)
44 int prefslotOffset(EVT VT) {
45 int retval=0;
Wesley Peckbf17cfa2010-11-23 03:31:01 +000046 if (VT==MVT::i1) retval=3;
47 if (VT==MVT::i8) retval=3;
48 if (VT==MVT::i16) retval=2;
Scott Michel266bc8f2007-12-04 22:23:35 +000049
50 return retval;
51 }
Scott Michel94bd57e2009-01-15 04:41:47 +000052
Scott Michelc9c8b2a2009-01-26 03:31:40 +000053 //! Expand a library call into an actual call DAG node
54 /*!
55 \note
56 This code is taken from SelectionDAGLegalize, since it is not exposed as
57 part of the LLVM SelectionDAG API.
58 */
59
60 SDValue
61 ExpandLibCall(RTLIB::Libcall LC, SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +000062 bool isSigned, SDValue &Hi, const SPUTargetLowering &TLI) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +000063 // The input chain to this libcall is the entry node of the function.
64 // Legalizing the call will automatically add the previous call to the
65 // dependence.
66 SDValue InChain = DAG.getEntryNode();
67
68 TargetLowering::ArgListTy Args;
69 TargetLowering::ArgListEntry Entry;
70 for (unsigned i = 0, e = Op.getNumOperands(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +000071 EVT ArgVT = Op.getOperand(i).getValueType();
Chris Lattnerdb125cf2011-07-18 04:54:35 +000072 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Scott Michelc9c8b2a2009-01-26 03:31:40 +000073 Entry.Node = Op.getOperand(i);
74 Entry.Ty = ArgTy;
75 Entry.isSExt = isSigned;
76 Entry.isZExt = !isSigned;
77 Args.push_back(Entry);
78 }
79 SDValue Callee = DAG.getExternalSymbol(TLI.getLibcallName(LC),
80 TLI.getPointerTy());
81
82 // Splice the libcall in wherever FindInputOutputChains tells us to.
Chris Lattnerdb125cf2011-07-18 04:54:35 +000083 Type *RetTy =
Owen Anderson23b9b192009-08-12 00:36:31 +000084 Op.getNode()->getValueType(0).getTypeForEVT(*DAG.getContext());
Scott Michelc9c8b2a2009-01-26 03:31:40 +000085 std::pair<SDValue, SDValue> CallInfo =
86 TLI.LowerCallTo(InChain, RetTy, isSigned, !isSigned, false, false,
Anton Korobeynikov72977a42009-08-14 20:10:52 +000087 0, TLI.getLibcallCallingConv(LC), false,
Dan Gohman98ca4f22009-08-05 01:29:28 +000088 /*isReturnValueUsed=*/true,
Bill Wendling46ada192010-03-02 01:55:18 +000089 Callee, Args, DAG, Op.getDebugLoc());
Scott Michelc9c8b2a2009-01-26 03:31:40 +000090
91 return CallInfo.first;
92 }
Scott Michel266bc8f2007-12-04 22:23:35 +000093}
94
95SPUTargetLowering::SPUTargetLowering(SPUTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000096 : TargetLowering(TM, new TargetLoweringObjectFileELF()),
97 SPUTM(TM) {
Scott Michel266bc8f2007-12-04 22:23:35 +000098
99 // Use _setjmp/_longjmp instead of setjmp/longjmp.
100 setUseUnderscoreSetJmp(true);
101 setUseUnderscoreLongJmp(true);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000102
Scott Micheld1e8d9c2009-01-21 04:58:48 +0000103 // Set RTLIB libcall names as used by SPU:
104 setLibcallName(RTLIB::DIV_F64, "__fast_divdf3");
105
Scott Michel266bc8f2007-12-04 22:23:35 +0000106 // Set up the SPU's register classes:
Owen Anderson825b72b2009-08-11 20:47:22 +0000107 addRegisterClass(MVT::i8, SPU::R8CRegisterClass);
108 addRegisterClass(MVT::i16, SPU::R16CRegisterClass);
109 addRegisterClass(MVT::i32, SPU::R32CRegisterClass);
110 addRegisterClass(MVT::i64, SPU::R64CRegisterClass);
111 addRegisterClass(MVT::f32, SPU::R32FPRegisterClass);
112 addRegisterClass(MVT::f64, SPU::R64FPRegisterClass);
113 addRegisterClass(MVT::i128, SPU::GPRCRegisterClass);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000114
Scott Michel266bc8f2007-12-04 22:23:35 +0000115 // SPU has no sign or zero extended loads for i1, i8, i16:
Owen Anderson825b72b2009-08-11 20:47:22 +0000116 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
117 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
118 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +0000119
Owen Anderson825b72b2009-08-11 20:47:22 +0000120 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
121 setLoadExtAction(ISD::EXTLOAD, MVT::f64, Expand);
Scott Michelb30e8f62008-12-02 19:53:53 +0000122
Owen Anderson825b72b2009-08-11 20:47:22 +0000123 setTruncStoreAction(MVT::i128, MVT::i64, Expand);
124 setTruncStoreAction(MVT::i128, MVT::i32, Expand);
125 setTruncStoreAction(MVT::i128, MVT::i16, Expand);
126 setTruncStoreAction(MVT::i128, MVT::i8, Expand);
Eli Friedman5427d712009-07-17 06:36:24 +0000127
Owen Anderson825b72b2009-08-11 20:47:22 +0000128 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman5427d712009-07-17 06:36:24 +0000129
Scott Michel266bc8f2007-12-04 22:23:35 +0000130 // SPU constant load actions are custom lowered:
Owen Anderson825b72b2009-08-11 20:47:22 +0000131 setOperationAction(ISD::ConstantFP, MVT::f32, Legal);
132 setOperationAction(ISD::ConstantFP, MVT::f64, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000133
134 // SPU's loads and stores have to be custom lowered:
Owen Anderson825b72b2009-08-11 20:47:22 +0000135 for (unsigned sctype = (unsigned) MVT::i8; sctype < (unsigned) MVT::i128;
Scott Michel266bc8f2007-12-04 22:23:35 +0000136 ++sctype) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000137 MVT::SimpleValueType VT = (MVT::SimpleValueType)sctype;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000138
Scott Michelf0569be2008-12-27 04:51:36 +0000139 setOperationAction(ISD::LOAD, VT, Custom);
140 setOperationAction(ISD::STORE, VT, Custom);
141 setLoadExtAction(ISD::EXTLOAD, VT, Custom);
142 setLoadExtAction(ISD::ZEXTLOAD, VT, Custom);
143 setLoadExtAction(ISD::SEXTLOAD, VT, Custom);
144
Owen Anderson825b72b2009-08-11 20:47:22 +0000145 for (unsigned stype = sctype - 1; stype >= (unsigned) MVT::i8; --stype) {
146 MVT::SimpleValueType StoreVT = (MVT::SimpleValueType) stype;
Scott Michelf0569be2008-12-27 04:51:36 +0000147 setTruncStoreAction(VT, StoreVT, Expand);
148 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000149 }
150
Owen Anderson825b72b2009-08-11 20:47:22 +0000151 for (unsigned sctype = (unsigned) MVT::f32; sctype < (unsigned) MVT::f64;
Scott Michelf0569be2008-12-27 04:51:36 +0000152 ++sctype) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000153 MVT::SimpleValueType VT = (MVT::SimpleValueType) sctype;
Scott Michelf0569be2008-12-27 04:51:36 +0000154
155 setOperationAction(ISD::LOAD, VT, Custom);
156 setOperationAction(ISD::STORE, VT, Custom);
157
Owen Anderson825b72b2009-08-11 20:47:22 +0000158 for (unsigned stype = sctype - 1; stype >= (unsigned) MVT::f32; --stype) {
159 MVT::SimpleValueType StoreVT = (MVT::SimpleValueType) stype;
Scott Michelf0569be2008-12-27 04:51:36 +0000160 setTruncStoreAction(VT, StoreVT, Expand);
161 }
162 }
163
Scott Michel266bc8f2007-12-04 22:23:35 +0000164 // Expand the jumptable branches
Owen Anderson825b72b2009-08-11 20:47:22 +0000165 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
166 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
Scott Michel7a1c9e92008-11-22 23:50:42 +0000167
168 // Custom lower SELECT_CC for most cases, but expand by default
Owen Anderson825b72b2009-08-11 20:47:22 +0000169 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
170 setOperationAction(ISD::SELECT_CC, MVT::i8, Custom);
171 setOperationAction(ISD::SELECT_CC, MVT::i16, Custom);
172 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
173 setOperationAction(ISD::SELECT_CC, MVT::i64, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000174
175 // SPU has no intrinsics for these particular operations:
Owen Anderson825b72b2009-08-11 20:47:22 +0000176 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
Eli Friedman14648462011-07-27 22:21:52 +0000177 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Expand);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000178
Eli Friedman5427d712009-07-17 06:36:24 +0000179 // SPU has no division/remainder instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000180 setOperationAction(ISD::SREM, MVT::i8, Expand);
181 setOperationAction(ISD::UREM, MVT::i8, Expand);
182 setOperationAction(ISD::SDIV, MVT::i8, Expand);
183 setOperationAction(ISD::UDIV, MVT::i8, Expand);
184 setOperationAction(ISD::SDIVREM, MVT::i8, Expand);
185 setOperationAction(ISD::UDIVREM, MVT::i8, Expand);
186 setOperationAction(ISD::SREM, MVT::i16, Expand);
187 setOperationAction(ISD::UREM, MVT::i16, Expand);
188 setOperationAction(ISD::SDIV, MVT::i16, Expand);
189 setOperationAction(ISD::UDIV, MVT::i16, Expand);
190 setOperationAction(ISD::SDIVREM, MVT::i16, Expand);
191 setOperationAction(ISD::UDIVREM, MVT::i16, Expand);
192 setOperationAction(ISD::SREM, MVT::i32, Expand);
193 setOperationAction(ISD::UREM, MVT::i32, Expand);
194 setOperationAction(ISD::SDIV, MVT::i32, Expand);
195 setOperationAction(ISD::UDIV, MVT::i32, Expand);
196 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
197 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
198 setOperationAction(ISD::SREM, MVT::i64, Expand);
199 setOperationAction(ISD::UREM, MVT::i64, Expand);
200 setOperationAction(ISD::SDIV, MVT::i64, Expand);
201 setOperationAction(ISD::UDIV, MVT::i64, Expand);
202 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
203 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
204 setOperationAction(ISD::SREM, MVT::i128, Expand);
205 setOperationAction(ISD::UREM, MVT::i128, Expand);
206 setOperationAction(ISD::SDIV, MVT::i128, Expand);
207 setOperationAction(ISD::UDIV, MVT::i128, Expand);
208 setOperationAction(ISD::SDIVREM, MVT::i128, Expand);
209 setOperationAction(ISD::UDIVREM, MVT::i128, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000210
Scott Michel266bc8f2007-12-04 22:23:35 +0000211 // We don't support sin/cos/sqrt/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000212 setOperationAction(ISD::FSIN , MVT::f64, Expand);
213 setOperationAction(ISD::FCOS , MVT::f64, Expand);
214 setOperationAction(ISD::FREM , MVT::f64, Expand);
215 setOperationAction(ISD::FSIN , MVT::f32, Expand);
216 setOperationAction(ISD::FCOS , MVT::f32, Expand);
217 setOperationAction(ISD::FREM , MVT::f32, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000218
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000219 // Expand fsqrt to the appropriate libcall (NOTE: should use h/w fsqrt
220 // for f32!)
Owen Anderson825b72b2009-08-11 20:47:22 +0000221 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
222 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000223
Cameron Zwarich33390842011-07-08 21:39:21 +0000224 setOperationAction(ISD::FMA, MVT::f64, Expand);
225 setOperationAction(ISD::FMA, MVT::f32, Expand);
226
Owen Anderson825b72b2009-08-11 20:47:22 +0000227 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
228 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000229
230 // SPU can do rotate right and left, so legalize it... but customize for i8
231 // because instructions don't exist.
Bill Wendling9440e352008-08-31 02:59:23 +0000232
233 // FIXME: Change from "expand" to appropriate type once ROTR is supported in
234 // .td files.
Owen Anderson825b72b2009-08-11 20:47:22 +0000235 setOperationAction(ISD::ROTR, MVT::i32, Expand /*Legal*/);
236 setOperationAction(ISD::ROTR, MVT::i16, Expand /*Legal*/);
237 setOperationAction(ISD::ROTR, MVT::i8, Expand /*Custom*/);
Bill Wendling9440e352008-08-31 02:59:23 +0000238
Owen Anderson825b72b2009-08-11 20:47:22 +0000239 setOperationAction(ISD::ROTL, MVT::i32, Legal);
240 setOperationAction(ISD::ROTL, MVT::i16, Legal);
241 setOperationAction(ISD::ROTL, MVT::i8, Custom);
Scott Micheldc91bea2008-11-20 16:36:33 +0000242
Scott Michel266bc8f2007-12-04 22:23:35 +0000243 // SPU has no native version of shift left/right for i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000244 setOperationAction(ISD::SHL, MVT::i8, Custom);
245 setOperationAction(ISD::SRL, MVT::i8, Custom);
246 setOperationAction(ISD::SRA, MVT::i8, Custom);
Scott Michel9c0c6b22008-11-21 02:56:16 +0000247
Scott Michel02d711b2008-12-30 23:28:25 +0000248 // Make these operations legal and handle them during instruction selection:
Owen Anderson825b72b2009-08-11 20:47:22 +0000249 setOperationAction(ISD::SHL, MVT::i64, Legal);
250 setOperationAction(ISD::SRL, MVT::i64, Legal);
251 setOperationAction(ISD::SRA, MVT::i64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000252
Scott Michel5af8f0e2008-07-16 17:17:29 +0000253 // Custom lower i8, i32 and i64 multiplications
Owen Anderson825b72b2009-08-11 20:47:22 +0000254 setOperationAction(ISD::MUL, MVT::i8, Custom);
255 setOperationAction(ISD::MUL, MVT::i32, Legal);
256 setOperationAction(ISD::MUL, MVT::i64, Legal);
Scott Michel9c0c6b22008-11-21 02:56:16 +0000257
Eli Friedman6314ac22009-06-16 06:40:59 +0000258 // Expand double-width multiplication
259 // FIXME: It would probably be reasonable to support some of these operations
Owen Anderson825b72b2009-08-11 20:47:22 +0000260 setOperationAction(ISD::UMUL_LOHI, MVT::i8, Expand);
261 setOperationAction(ISD::SMUL_LOHI, MVT::i8, Expand);
262 setOperationAction(ISD::MULHU, MVT::i8, Expand);
263 setOperationAction(ISD::MULHS, MVT::i8, Expand);
264 setOperationAction(ISD::UMUL_LOHI, MVT::i16, Expand);
265 setOperationAction(ISD::SMUL_LOHI, MVT::i16, Expand);
266 setOperationAction(ISD::MULHU, MVT::i16, Expand);
267 setOperationAction(ISD::MULHS, MVT::i16, Expand);
268 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
269 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
270 setOperationAction(ISD::MULHU, MVT::i32, Expand);
271 setOperationAction(ISD::MULHS, MVT::i32, Expand);
272 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
273 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
274 setOperationAction(ISD::MULHU, MVT::i64, Expand);
275 setOperationAction(ISD::MULHS, MVT::i64, Expand);
Eli Friedman6314ac22009-06-16 06:40:59 +0000276
Scott Michel8bf61e82008-06-02 22:18:03 +0000277 // Need to custom handle (some) common i8, i64 math ops
Owen Anderson825b72b2009-08-11 20:47:22 +0000278 setOperationAction(ISD::ADD, MVT::i8, Custom);
279 setOperationAction(ISD::ADD, MVT::i64, Legal);
280 setOperationAction(ISD::SUB, MVT::i8, Custom);
281 setOperationAction(ISD::SUB, MVT::i64, Legal);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000282
Scott Michel266bc8f2007-12-04 22:23:35 +0000283 // SPU does not have BSWAP. It does have i32 support CTLZ.
284 // CTPOP has to be custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000285 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
286 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000287
Owen Anderson825b72b2009-08-11 20:47:22 +0000288 setOperationAction(ISD::CTPOP, MVT::i8, Custom);
289 setOperationAction(ISD::CTPOP, MVT::i16, Custom);
290 setOperationAction(ISD::CTPOP, MVT::i32, Custom);
291 setOperationAction(ISD::CTPOP, MVT::i64, Custom);
292 setOperationAction(ISD::CTPOP, MVT::i128, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000293
Owen Anderson825b72b2009-08-11 20:47:22 +0000294 setOperationAction(ISD::CTTZ , MVT::i8, Expand);
295 setOperationAction(ISD::CTTZ , MVT::i16, Expand);
296 setOperationAction(ISD::CTTZ , MVT::i32, Expand);
297 setOperationAction(ISD::CTTZ , MVT::i64, Expand);
298 setOperationAction(ISD::CTTZ , MVT::i128, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000299
Owen Anderson825b72b2009-08-11 20:47:22 +0000300 setOperationAction(ISD::CTLZ , MVT::i8, Promote);
301 setOperationAction(ISD::CTLZ , MVT::i16, Promote);
302 setOperationAction(ISD::CTLZ , MVT::i32, Legal);
303 setOperationAction(ISD::CTLZ , MVT::i64, Expand);
304 setOperationAction(ISD::CTLZ , MVT::i128, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000305
Scott Michel8bf61e82008-06-02 22:18:03 +0000306 // SPU has a version of select that implements (a&~c)|(b&c), just like
Scott Michel405fba12008-03-10 23:49:09 +0000307 // select ought to work:
Owen Anderson825b72b2009-08-11 20:47:22 +0000308 setOperationAction(ISD::SELECT, MVT::i8, Legal);
309 setOperationAction(ISD::SELECT, MVT::i16, Legal);
310 setOperationAction(ISD::SELECT, MVT::i32, Legal);
311 setOperationAction(ISD::SELECT, MVT::i64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000312
Owen Anderson825b72b2009-08-11 20:47:22 +0000313 setOperationAction(ISD::SETCC, MVT::i8, Legal);
314 setOperationAction(ISD::SETCC, MVT::i16, Legal);
315 setOperationAction(ISD::SETCC, MVT::i32, Legal);
316 setOperationAction(ISD::SETCC, MVT::i64, Legal);
317 setOperationAction(ISD::SETCC, MVT::f64, Custom);
Scott Michelad2715e2008-03-05 23:02:02 +0000318
Scott Michelf0569be2008-12-27 04:51:36 +0000319 // Custom lower i128 -> i64 truncates
Owen Anderson825b72b2009-08-11 20:47:22 +0000320 setOperationAction(ISD::TRUNCATE, MVT::i64, Custom);
Scott Michelb30e8f62008-12-02 19:53:53 +0000321
Scott Michel77f452d2009-08-25 22:37:34 +0000322 // Custom lower i32/i64 -> i128 sign extend
Scott Michelf1fa4fd2009-08-24 22:28:53 +0000323 setOperationAction(ISD::SIGN_EXTEND, MVT::i128, Custom);
324
Owen Anderson825b72b2009-08-11 20:47:22 +0000325 setOperationAction(ISD::FP_TO_SINT, MVT::i8, Promote);
326 setOperationAction(ISD::FP_TO_UINT, MVT::i8, Promote);
327 setOperationAction(ISD::FP_TO_SINT, MVT::i16, Promote);
328 setOperationAction(ISD::FP_TO_UINT, MVT::i16, Promote);
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000329 // SPU has a legal FP -> signed INT instruction for f32, but for f64, need
330 // to expand to a libcall, hence the custom lowering:
Owen Anderson825b72b2009-08-11 20:47:22 +0000331 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
332 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
333 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Expand);
334 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
335 setOperationAction(ISD::FP_TO_SINT, MVT::i128, Expand);
336 setOperationAction(ISD::FP_TO_UINT, MVT::i128, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000337
338 // FDIV on SPU requires custom lowering
Owen Anderson825b72b2009-08-11 20:47:22 +0000339 setOperationAction(ISD::FDIV, MVT::f64, Expand); // to libcall
Scott Michel266bc8f2007-12-04 22:23:35 +0000340
Scott Michel9de57a92009-01-26 22:33:37 +0000341 // SPU has [U|S]INT_TO_FP for f32->i32, but not for f64->i32, f64->i64:
Owen Anderson825b72b2009-08-11 20:47:22 +0000342 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
343 setOperationAction(ISD::SINT_TO_FP, MVT::i16, Promote);
344 setOperationAction(ISD::SINT_TO_FP, MVT::i8, Promote);
345 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
346 setOperationAction(ISD::UINT_TO_FP, MVT::i16, Promote);
347 setOperationAction(ISD::UINT_TO_FP, MVT::i8, Promote);
348 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
349 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000350
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000351 setOperationAction(ISD::BITCAST, MVT::i32, Legal);
352 setOperationAction(ISD::BITCAST, MVT::f32, Legal);
353 setOperationAction(ISD::BITCAST, MVT::i64, Legal);
354 setOperationAction(ISD::BITCAST, MVT::f64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000355
356 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000357 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000358
Scott Michel5af8f0e2008-07-16 17:17:29 +0000359 // We want to legalize GlobalAddress and ConstantPool nodes into the
Scott Michel266bc8f2007-12-04 22:23:35 +0000360 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000361 for (unsigned sctype = (unsigned) MVT::i8; sctype < (unsigned) MVT::f128;
Scott Michel053c1da2008-01-29 02:16:57 +0000362 ++sctype) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000363 MVT::SimpleValueType VT = (MVT::SimpleValueType)sctype;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000364
Scott Michel1df30c42008-12-29 03:23:36 +0000365 setOperationAction(ISD::GlobalAddress, VT, Custom);
366 setOperationAction(ISD::ConstantPool, VT, Custom);
367 setOperationAction(ISD::JumpTable, VT, Custom);
Scott Michel053c1da2008-01-29 02:16:57 +0000368 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000369
Scott Michel266bc8f2007-12-04 22:23:35 +0000370 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000371 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000372
Scott Michel266bc8f2007-12-04 22:23:35 +0000373 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000374 setOperationAction(ISD::VAARG , MVT::Other, Expand);
375 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
376 setOperationAction(ISD::VAEND , MVT::Other, Expand);
377 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
378 setOperationAction(ISD::STACKRESTORE , MVT::Other, Expand);
379 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Expand);
380 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000381
382 // Cell SPU has instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000383 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
384 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000385
Scott Michel266bc8f2007-12-04 22:23:35 +0000386 // To take advantage of the above i64 FP_TO_SINT, promote i32 FP_TO_UINT
Owen Anderson825b72b2009-08-11 20:47:22 +0000387 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +0000388
389 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000390 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000391
392 // First set operation action for all vector types to expand. Then we
393 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000394 addRegisterClass(MVT::v16i8, SPU::VECREGRegisterClass);
395 addRegisterClass(MVT::v8i16, SPU::VECREGRegisterClass);
396 addRegisterClass(MVT::v4i32, SPU::VECREGRegisterClass);
397 addRegisterClass(MVT::v2i64, SPU::VECREGRegisterClass);
398 addRegisterClass(MVT::v4f32, SPU::VECREGRegisterClass);
399 addRegisterClass(MVT::v2f64, SPU::VECREGRegisterClass);
Scott Michel266bc8f2007-12-04 22:23:35 +0000400
Owen Anderson825b72b2009-08-11 20:47:22 +0000401 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
402 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
403 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Scott Michel266bc8f2007-12-04 22:23:35 +0000404
Nadav Rotem34804c42011-10-04 12:05:35 +0000405 // Set operation actions to legal types only.
406 if (!isTypeLegal(VT)) continue;
407
Duncan Sands83ec4b62008-06-06 12:08:01 +0000408 // add/sub are legal for all supported vector VT's.
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000409 setOperationAction(ISD::ADD, VT, Legal);
410 setOperationAction(ISD::SUB, VT, Legal);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000411 // mul has to be custom lowered.
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000412 setOperationAction(ISD::MUL, VT, Legal);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000413
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000414 setOperationAction(ISD::AND, VT, Legal);
415 setOperationAction(ISD::OR, VT, Legal);
416 setOperationAction(ISD::XOR, VT, Legal);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000417 setOperationAction(ISD::LOAD, VT, Custom);
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000418 setOperationAction(ISD::SELECT, VT, Legal);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000419 setOperationAction(ISD::STORE, VT, Custom);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000420
Scott Michel266bc8f2007-12-04 22:23:35 +0000421 // These operations need to be expanded:
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000422 setOperationAction(ISD::SDIV, VT, Expand);
423 setOperationAction(ISD::SREM, VT, Expand);
424 setOperationAction(ISD::UDIV, VT, Expand);
425 setOperationAction(ISD::UREM, VT, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000426
Nadav Rotem4d83b792011-10-15 20:05:17 +0000427 // Expand all trunc stores
428 for (unsigned j = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
429 j <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++j) {
430 MVT::SimpleValueType TargetVT = (MVT::SimpleValueType)j;
431 setTruncStoreAction(VT, TargetVT, Expand);
432 }
433
Scott Michel266bc8f2007-12-04 22:23:35 +0000434 // Custom lower build_vector, constant pool spills, insert and
435 // extract vector elements:
Nadav Rotem34804c42011-10-04 12:05:35 +0000436 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
437 setOperationAction(ISD::ConstantPool, VT, Custom);
438 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Custom);
439 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
440 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Custom);
441 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000442 }
443
Nadav Rotem4d83b792011-10-15 20:05:17 +0000444 setOperationAction(ISD::SHL, MVT::v2i64, Expand);
445
Owen Anderson825b72b2009-08-11 20:47:22 +0000446 setOperationAction(ISD::AND, MVT::v16i8, Custom);
447 setOperationAction(ISD::OR, MVT::v16i8, Custom);
448 setOperationAction(ISD::XOR, MVT::v16i8, Custom);
449 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000450
Owen Anderson825b72b2009-08-11 20:47:22 +0000451 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
Scott Michel1df30c42008-12-29 03:23:36 +0000452
Scott Michelf0569be2008-12-27 04:51:36 +0000453 setBooleanContents(ZeroOrNegativeOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000454 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent); // FIXME: Is this correct?
Scott Michel5af8f0e2008-07-16 17:17:29 +0000455
Scott Michel266bc8f2007-12-04 22:23:35 +0000456 setStackPointerRegisterToSaveRestore(SPU::R1);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000457
Scott Michel266bc8f2007-12-04 22:23:35 +0000458 // We have target-specific dag combine patterns for the following nodes:
Scott Michel053c1da2008-01-29 02:16:57 +0000459 setTargetDAGCombine(ISD::ADD);
Scott Michela59d4692008-02-23 18:41:37 +0000460 setTargetDAGCombine(ISD::ZERO_EXTEND);
461 setTargetDAGCombine(ISD::SIGN_EXTEND);
462 setTargetDAGCombine(ISD::ANY_EXTEND);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000463
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000464 setMinFunctionAlignment(3);
465
Scott Michel266bc8f2007-12-04 22:23:35 +0000466 computeRegisterProperties();
Scott Michel7a1c9e92008-11-22 23:50:42 +0000467
Scott Michele07d3de2008-12-09 03:37:19 +0000468 // Set pre-RA register scheduler default to BURR, which produces slightly
469 // better code than the default (could also be TDRR, but TargetLowering.h
470 // needs a mod to support that model):
Evan Cheng211ffa12010-05-19 20:19:50 +0000471 setSchedulingPreference(Sched::RegPressure);
Scott Michel266bc8f2007-12-04 22:23:35 +0000472}
473
474const char *
475SPUTargetLowering::getTargetNodeName(unsigned Opcode) const
476{
477 if (node_names.empty()) {
478 node_names[(unsigned) SPUISD::RET_FLAG] = "SPUISD::RET_FLAG";
479 node_names[(unsigned) SPUISD::Hi] = "SPUISD::Hi";
480 node_names[(unsigned) SPUISD::Lo] = "SPUISD::Lo";
481 node_names[(unsigned) SPUISD::PCRelAddr] = "SPUISD::PCRelAddr";
Scott Michel9de5d0d2008-01-11 02:53:15 +0000482 node_names[(unsigned) SPUISD::AFormAddr] = "SPUISD::AFormAddr";
Scott Michel053c1da2008-01-29 02:16:57 +0000483 node_names[(unsigned) SPUISD::IndirectAddr] = "SPUISD::IndirectAddr";
Scott Michel266bc8f2007-12-04 22:23:35 +0000484 node_names[(unsigned) SPUISD::LDRESULT] = "SPUISD::LDRESULT";
485 node_names[(unsigned) SPUISD::CALL] = "SPUISD::CALL";
486 node_names[(unsigned) SPUISD::SHUFB] = "SPUISD::SHUFB";
Scott Michel7a1c9e92008-11-22 23:50:42 +0000487 node_names[(unsigned) SPUISD::SHUFFLE_MASK] = "SPUISD::SHUFFLE_MASK";
Scott Michel266bc8f2007-12-04 22:23:35 +0000488 node_names[(unsigned) SPUISD::CNTB] = "SPUISD::CNTB";
Scott Michel1df30c42008-12-29 03:23:36 +0000489 node_names[(unsigned) SPUISD::PREFSLOT2VEC] = "SPUISD::PREFSLOT2VEC";
Scott Michel104de432008-11-24 17:11:17 +0000490 node_names[(unsigned) SPUISD::VEC2PREFSLOT] = "SPUISD::VEC2PREFSLOT";
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000491 node_names[(unsigned) SPUISD::SHL_BITS] = "SPUISD::SHL_BITS";
492 node_names[(unsigned) SPUISD::SHL_BYTES] = "SPUISD::SHL_BYTES";
Scott Michel266bc8f2007-12-04 22:23:35 +0000493 node_names[(unsigned) SPUISD::VEC_ROTL] = "SPUISD::VEC_ROTL";
494 node_names[(unsigned) SPUISD::VEC_ROTR] = "SPUISD::VEC_ROTR";
Scott Micheld1e8d9c2009-01-21 04:58:48 +0000495 node_names[(unsigned) SPUISD::ROTBYTES_LEFT] = "SPUISD::ROTBYTES_LEFT";
496 node_names[(unsigned) SPUISD::ROTBYTES_LEFT_BITS] =
497 "SPUISD::ROTBYTES_LEFT_BITS";
Scott Michel8bf61e82008-06-02 22:18:03 +0000498 node_names[(unsigned) SPUISD::SELECT_MASK] = "SPUISD::SELECT_MASK";
Scott Michel266bc8f2007-12-04 22:23:35 +0000499 node_names[(unsigned) SPUISD::SELB] = "SPUISD::SELB";
Scott Michel94bd57e2009-01-15 04:41:47 +0000500 node_names[(unsigned) SPUISD::ADD64_MARKER] = "SPUISD::ADD64_MARKER";
501 node_names[(unsigned) SPUISD::SUB64_MARKER] = "SPUISD::SUB64_MARKER";
502 node_names[(unsigned) SPUISD::MUL64_MARKER] = "SPUISD::MUL64_MARKER";
Scott Michel266bc8f2007-12-04 22:23:35 +0000503 }
504
505 std::map<unsigned, const char *>::iterator i = node_names.find(Opcode);
506
507 return ((i != node_names.end()) ? i->second : 0);
508}
509
Scott Michelf0569be2008-12-27 04:51:36 +0000510//===----------------------------------------------------------------------===//
511// Return the Cell SPU's SETCC result type
512//===----------------------------------------------------------------------===//
513
Duncan Sands28b77e92011-09-06 19:07:46 +0000514EVT SPUTargetLowering::getSetCCResultType(EVT VT) const {
Kalle Raiskila7de81012010-11-24 12:59:16 +0000515 // i8, i16 and i32 are valid SETCC result types
516 MVT::SimpleValueType retval;
517
518 switch(VT.getSimpleVT().SimpleTy){
519 case MVT::i1:
520 case MVT::i8:
521 retval = MVT::i8; break;
522 case MVT::i16:
523 retval = MVT::i16; break;
524 case MVT::i32:
525 default:
526 retval = MVT::i32;
527 }
528 return retval;
Scott Michel78c47fa2008-03-10 16:58:52 +0000529}
530
Scott Michel266bc8f2007-12-04 22:23:35 +0000531//===----------------------------------------------------------------------===//
532// Calling convention code:
533//===----------------------------------------------------------------------===//
534
535#include "SPUGenCallingConv.inc"
536
537//===----------------------------------------------------------------------===//
538// LowerOperation implementation
539//===----------------------------------------------------------------------===//
540
541/// Custom lower loads for CellSPU
542/*!
543 All CellSPU loads and stores are aligned to 16-byte boundaries, so for elements
544 within a 16-byte block, we have to rotate to extract the requested element.
Scott Michel30ee7df2008-12-04 03:02:42 +0000545
546 For extending loads, we also want to ensure that the following sequence is
Owen Anderson825b72b2009-08-11 20:47:22 +0000547 emitted, e.g. for MVT::f32 extending load to MVT::f64:
Scott Michel30ee7df2008-12-04 03:02:42 +0000548
549\verbatim
Scott Michel1df30c42008-12-29 03:23:36 +0000550%1 v16i8,ch = load
Scott Michel30ee7df2008-12-04 03:02:42 +0000551%2 v16i8,ch = rotate %1
Scott Michel1df30c42008-12-29 03:23:36 +0000552%3 v4f8, ch = bitconvert %2
Scott Michel30ee7df2008-12-04 03:02:42 +0000553%4 f32 = vec2perfslot %3
554%5 f64 = fp_extend %4
555\endverbatim
556*/
Dan Gohman475871a2008-07-27 21:46:04 +0000557static SDValue
558LowerLOAD(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000559 LoadSDNode *LN = cast<LoadSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000560 SDValue the_chain = LN->getChain();
Owen Andersone50ed302009-08-10 22:56:29 +0000561 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
562 EVT InVT = LN->getMemoryVT();
563 EVT OutVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +0000564 ISD::LoadExtType ExtType = LN->getExtensionType();
565 unsigned alignment = LN->getAlignment();
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000566 int pso = prefslotOffset(InVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000567 DebugLoc dl = Op.getDebugLoc();
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000568 EVT vecVT = InVT.isVector()? InVT: EVT::getVectorVT(*DAG.getContext(), InVT,
569 (128 / InVT.getSizeInBits()));
Scott Michel266bc8f2007-12-04 22:23:35 +0000570
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000571 // two sanity checks
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000572 assert( LN->getAddressingMode() == ISD::UNINDEXED
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000573 && "we should get only UNINDEXED adresses");
574 // clean aligned loads can be selected as-is
Kalle Raiskila8702e8b2011-01-17 11:59:20 +0000575 if (InVT.getSizeInBits() == 128 && (alignment%16) == 0)
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000576 return SDValue();
577
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000578 // Get pointerinfos to the memory chunk(s) that contain the data to load
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000579 uint64_t mpi_offset = LN->getPointerInfo().Offset;
580 mpi_offset -= mpi_offset%16;
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000581 MachinePointerInfo lowMemPtr(LN->getPointerInfo().V, mpi_offset);
582 MachinePointerInfo highMemPtr(LN->getPointerInfo().V, mpi_offset+16);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000583
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000584 SDValue result;
585 SDValue basePtr = LN->getBasePtr();
586 SDValue rotate;
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000587
Kalle Raiskila8702e8b2011-01-17 11:59:20 +0000588 if ((alignment%16) == 0) {
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000589 ConstantSDNode *CN;
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000590
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000591 // Special cases for a known aligned load to simplify the base pointer
592 // and the rotation amount:
593 if (basePtr.getOpcode() == ISD::ADD
594 && (CN = dyn_cast<ConstantSDNode > (basePtr.getOperand(1))) != 0) {
595 // Known offset into basePtr
596 int64_t offset = CN->getSExtValue();
597 int64_t rotamt = int64_t((offset & 0xf) - pso);
Scott Michel266bc8f2007-12-04 22:23:35 +0000598
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000599 if (rotamt < 0)
600 rotamt += 16;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000601
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000602 rotate = DAG.getConstant(rotamt, MVT::i16);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000603
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000604 // Simplify the base pointer for this case:
605 basePtr = basePtr.getOperand(0);
606 if ((offset & ~0xf) > 0) {
Dale Johannesende064702009-02-06 21:50:26 +0000607 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000608 basePtr,
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000609 DAG.getConstant((offset & ~0xf), PtrVT));
Scott Michelf0569be2008-12-27 04:51:36 +0000610 }
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000611 } else if ((basePtr.getOpcode() == SPUISD::AFormAddr)
612 || (basePtr.getOpcode() == SPUISD::IndirectAddr
613 && basePtr.getOperand(0).getOpcode() == SPUISD::Hi
614 && basePtr.getOperand(1).getOpcode() == SPUISD::Lo)) {
615 // Plain aligned a-form address: rotate into preferred slot
616 // Same for (SPUindirect (SPUhi ...), (SPUlo ...))
617 int64_t rotamt = -pso;
618 if (rotamt < 0)
619 rotamt += 16;
620 rotate = DAG.getConstant(rotamt, MVT::i16);
621 } else {
Scott Michelf0569be2008-12-27 04:51:36 +0000622 // Offset the rotate amount by the basePtr and the preferred slot
623 // byte offset
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000624 int64_t rotamt = -pso;
625 if (rotamt < 0)
626 rotamt += 16;
Dale Johannesen33c960f2009-02-04 20:06:27 +0000627 rotate = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000628 basePtr,
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000629 DAG.getConstant(rotamt, PtrVT));
Scott Michel266bc8f2007-12-04 22:23:35 +0000630 }
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000631 } else {
632 // Unaligned load: must be more pessimistic about addressing modes:
633 if (basePtr.getOpcode() == ISD::ADD) {
634 MachineFunction &MF = DAG.getMachineFunction();
635 MachineRegisterInfo &RegInfo = MF.getRegInfo();
636 unsigned VReg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
637 SDValue Flag;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000638
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000639 SDValue Op0 = basePtr.getOperand(0);
640 SDValue Op1 = basePtr.getOperand(1);
641
642 if (isa<ConstantSDNode>(Op1)) {
643 // Convert the (add <ptr>, <const>) to an indirect address contained
644 // in a register. Note that this is done because we need to avoid
645 // creating a 0(reg) d-form address due to the SPU's block loads.
646 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
647 the_chain = DAG.getCopyToReg(the_chain, dl, VReg, basePtr, Flag);
648 basePtr = DAG.getCopyFromReg(the_chain, dl, VReg, PtrVT);
649 } else {
650 // Convert the (add <arg1>, <arg2>) to an indirect address, which
651 // will likely be lowered as a reg(reg) x-form address.
652 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
653 }
654 } else {
655 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
656 basePtr,
657 DAG.getConstant(0, PtrVT));
658 }
659
660 // Offset the rotate amount by the basePtr and the preferred slot
661 // byte offset
662 rotate = DAG.getNode(ISD::ADD, dl, PtrVT,
663 basePtr,
664 DAG.getConstant(-pso, PtrVT));
665 }
666
667 // Do the load as a i128 to allow possible shifting
668 SDValue low = DAG.getLoad(MVT::i128, dl, the_chain, basePtr,
669 lowMemPtr,
670 LN->isVolatile(), LN->isNonTemporal(), 16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000671
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000672 // When the size is not greater than alignment we get all data with just
673 // one load
674 if (alignment >= InVT.getSizeInBits()/8) {
Scott Michelf0569be2008-12-27 04:51:36 +0000675 // Update the chain
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000676 the_chain = low.getValue(1);
Scott Michelf0569be2008-12-27 04:51:36 +0000677
678 // Rotate into the preferred slot:
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000679 result = DAG.getNode(SPUISD::ROTBYTES_LEFT, dl, MVT::i128,
680 low.getValue(0), rotate);
Scott Michelf0569be2008-12-27 04:51:36 +0000681
Scott Michel30ee7df2008-12-04 03:02:42 +0000682 // Convert the loaded v16i8 vector to the appropriate vector type
683 // specified by the operand:
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000684 EVT vecVT = EVT::getVectorVT(*DAG.getContext(),
Owen Anderson23b9b192009-08-12 00:36:31 +0000685 InVT, (128 / InVT.getSizeInBits()));
Dale Johannesen33c960f2009-02-04 20:06:27 +0000686 result = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, InVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000687 DAG.getNode(ISD::BITCAST, dl, vecVT, result));
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000688 }
689 // When alignment is less than the size, we might need (known only at
690 // run-time) two loads
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000691 // TODO: if the memory address is composed only from constants, we have
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000692 // extra kowledge, and might avoid the second load
693 else {
694 // storage position offset from lower 16 byte aligned memory chunk
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000695 SDValue offset = DAG.getNode(ISD::AND, dl, MVT::i32,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000696 basePtr, DAG.getConstant( 0xf, MVT::i32 ) );
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000697 // get a registerfull of ones. (this implementation is a workaround: LLVM
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000698 // cannot handle 128 bit signed int constants)
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000699 SDValue ones = DAG.getConstant(-1, MVT::v4i32 );
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000700 ones = DAG.getNode(ISD::BITCAST, dl, MVT::i128, ones);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000701
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000702 SDValue high = DAG.getLoad(MVT::i128, dl, the_chain,
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000703 DAG.getNode(ISD::ADD, dl, PtrVT,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000704 basePtr,
705 DAG.getConstant(16, PtrVT)),
706 highMemPtr,
707 LN->isVolatile(), LN->isNonTemporal(), 16);
708
709 the_chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, low.getValue(1),
710 high.getValue(1));
711
712 // Shift the (possible) high part right to compensate the misalignemnt.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000713 // if there is no highpart (i.e. value is i64 and offset is 4), this
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000714 // will zero out the high value.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000715 high = DAG.getNode(SPUISD::SRL_BYTES, dl, MVT::i128, high,
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000716 DAG.getNode(ISD::SUB, dl, MVT::i32,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000717 DAG.getConstant( 16, MVT::i32),
718 offset
719 ));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000720
Chris Lattner7a2bdde2011-04-15 05:18:47 +0000721 // Shift the low similarly
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000722 // TODO: add SPUISD::SHL_BYTES
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000723 low = DAG.getNode(SPUISD::SHL_BYTES, dl, MVT::i128, low, offset );
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000724
725 // Merge the two parts
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000726 result = DAG.getNode(ISD::BITCAST, dl, vecVT,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000727 DAG.getNode(ISD::OR, dl, MVT::i128, low, high));
728
729 if (!InVT.isVector()) {
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000730 result = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, InVT, result );
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000731 }
732
733 }
Scott Michel30ee7df2008-12-04 03:02:42 +0000734 // Handle extending loads by extending the scalar result:
735 if (ExtType == ISD::SEXTLOAD) {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000736 result = DAG.getNode(ISD::SIGN_EXTEND, dl, OutVT, result);
Scott Michel30ee7df2008-12-04 03:02:42 +0000737 } else if (ExtType == ISD::ZEXTLOAD) {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000738 result = DAG.getNode(ISD::ZERO_EXTEND, dl, OutVT, result);
Scott Michel30ee7df2008-12-04 03:02:42 +0000739 } else if (ExtType == ISD::EXTLOAD) {
740 unsigned NewOpc = ISD::ANY_EXTEND;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000741
Scott Michel30ee7df2008-12-04 03:02:42 +0000742 if (OutVT.isFloatingPoint())
Scott Michel19c10e62009-01-26 03:37:41 +0000743 NewOpc = ISD::FP_EXTEND;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000744
Dale Johannesen33c960f2009-02-04 20:06:27 +0000745 result = DAG.getNode(NewOpc, dl, OutVT, result);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000746 }
747
Owen Anderson825b72b2009-08-11 20:47:22 +0000748 SDVTList retvts = DAG.getVTList(OutVT, MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +0000749 SDValue retops[2] = {
Scott Michel58c58182008-01-17 20:38:41 +0000750 result,
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000751 the_chain
Scott Michel58c58182008-01-17 20:38:41 +0000752 };
Scott Michel9de5d0d2008-01-11 02:53:15 +0000753
Dale Johannesen33c960f2009-02-04 20:06:27 +0000754 result = DAG.getNode(SPUISD::LDRESULT, dl, retvts,
Scott Michel58c58182008-01-17 20:38:41 +0000755 retops, sizeof(retops) / sizeof(retops[0]));
Scott Michel9de5d0d2008-01-11 02:53:15 +0000756 return result;
Scott Michel266bc8f2007-12-04 22:23:35 +0000757}
758
759/// Custom lower stores for CellSPU
760/*!
761 All CellSPU stores are aligned to 16-byte boundaries, so for elements
762 within a 16-byte block, we have to generate a shuffle to insert the
763 requested element into its place, then store the resulting block.
764 */
Dan Gohman475871a2008-07-27 21:46:04 +0000765static SDValue
766LowerSTORE(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000767 StoreSDNode *SN = cast<StoreSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000768 SDValue Value = SN->getValue();
Owen Andersone50ed302009-08-10 22:56:29 +0000769 EVT VT = Value.getValueType();
770 EVT StVT = (!SN->isTruncatingStore() ? VT : SN->getMemoryVT());
771 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +0000772 DebugLoc dl = Op.getDebugLoc();
Scott Michel9de5d0d2008-01-11 02:53:15 +0000773 unsigned alignment = SN->getAlignment();
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000774 SDValue result;
775 EVT vecVT = StVT.isVector()? StVT: EVT::getVectorVT(*DAG.getContext(), StVT,
776 (128 / StVT.getSizeInBits()));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000777 // Get pointerinfos to the memory chunk(s) that contain the data to load
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000778 uint64_t mpi_offset = SN->getPointerInfo().Offset;
779 mpi_offset -= mpi_offset%16;
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000780 MachinePointerInfo lowMemPtr(SN->getPointerInfo().V, mpi_offset);
781 MachinePointerInfo highMemPtr(SN->getPointerInfo().V, mpi_offset+16);
Scott Michel266bc8f2007-12-04 22:23:35 +0000782
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000783
784 // two sanity checks
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000785 assert( SN->getAddressingMode() == ISD::UNINDEXED
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000786 && "we should get only UNINDEXED adresses");
787 // clean aligned loads can be selected as-is
Kalle Raiskila8702e8b2011-01-17 11:59:20 +0000788 if (StVT.getSizeInBits() == 128 && (alignment%16) == 0)
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000789 return SDValue();
790
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000791 SDValue alignLoadVec;
792 SDValue basePtr = SN->getBasePtr();
793 SDValue the_chain = SN->getChain();
794 SDValue insertEltOffs;
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000795
Kalle Raiskila8702e8b2011-01-17 11:59:20 +0000796 if ((alignment%16) == 0) {
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000797 ConstantSDNode *CN;
798 // Special cases for a known aligned load to simplify the base pointer
799 // and insertion byte:
800 if (basePtr.getOpcode() == ISD::ADD
801 && (CN = dyn_cast<ConstantSDNode>(basePtr.getOperand(1))) != 0) {
802 // Known offset into basePtr
803 int64_t offset = CN->getSExtValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000804
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000805 // Simplify the base pointer for this case:
806 basePtr = basePtr.getOperand(0);
807 insertEltOffs = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
808 basePtr,
809 DAG.getConstant((offset & 0xf), PtrVT));
Scott Michel266bc8f2007-12-04 22:23:35 +0000810
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000811 if ((offset & ~0xf) > 0) {
Dale Johannesende064702009-02-06 21:50:26 +0000812 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000813 basePtr,
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000814 DAG.getConstant((offset & ~0xf), PtrVT));
Scott Michelf0569be2008-12-27 04:51:36 +0000815 }
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000816 } else {
817 // Otherwise, assume it's at byte 0 of basePtr
818 insertEltOffs = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
819 basePtr,
820 DAG.getConstant(0, PtrVT));
821 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000822 basePtr,
823 DAG.getConstant(0, PtrVT));
824 }
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000825 } else {
826 // Unaligned load: must be more pessimistic about addressing modes:
827 if (basePtr.getOpcode() == ISD::ADD) {
828 MachineFunction &MF = DAG.getMachineFunction();
829 MachineRegisterInfo &RegInfo = MF.getRegInfo();
830 unsigned VReg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
831 SDValue Flag;
Scott Michelf0569be2008-12-27 04:51:36 +0000832
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000833 SDValue Op0 = basePtr.getOperand(0);
834 SDValue Op1 = basePtr.getOperand(1);
835
836 if (isa<ConstantSDNode>(Op1)) {
837 // Convert the (add <ptr>, <const>) to an indirect address contained
838 // in a register. Note that this is done because we need to avoid
839 // creating a 0(reg) d-form address due to the SPU's block loads.
840 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
841 the_chain = DAG.getCopyToReg(the_chain, dl, VReg, basePtr, Flag);
842 basePtr = DAG.getCopyFromReg(the_chain, dl, VReg, PtrVT);
843 } else {
844 // Convert the (add <arg1>, <arg2>) to an indirect address, which
845 // will likely be lowered as a reg(reg) x-form address.
846 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
847 }
848 } else {
849 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
850 basePtr,
851 DAG.getConstant(0, PtrVT));
852 }
853
854 // Insertion point is solely determined by basePtr's contents
855 insertEltOffs = DAG.getNode(ISD::ADD, dl, PtrVT,
856 basePtr,
857 DAG.getConstant(0, PtrVT));
858 }
859
860 // Load the lower part of the memory to which to store.
861 SDValue low = DAG.getLoad(vecVT, dl, the_chain, basePtr,
862 lowMemPtr, SN->isVolatile(), SN->isNonTemporal(), 16);
Scott Michelf0569be2008-12-27 04:51:36 +0000863
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000864 // if we don't need to store over the 16 byte boundary, one store suffices
865 if (alignment >= StVT.getSizeInBits()/8) {
Scott Michelf0569be2008-12-27 04:51:36 +0000866 // Update the chain
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000867 the_chain = low.getValue(1);
Scott Michel266bc8f2007-12-04 22:23:35 +0000868
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000869 LoadSDNode *LN = cast<LoadSDNode>(low);
Dan Gohman475871a2008-07-27 21:46:04 +0000870 SDValue theValue = SN->getValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000871
872 if (StVT != VT
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000873 && (theValue.getOpcode() == ISD::AssertZext
874 || theValue.getOpcode() == ISD::AssertSext)) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000875 // Drill down and get the value for zero- and sign-extended
876 // quantities
Scott Michel5af8f0e2008-07-16 17:17:29 +0000877 theValue = theValue.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +0000878 }
879
Scott Michel9de5d0d2008-01-11 02:53:15 +0000880 // If the base pointer is already a D-form address, then just create
881 // a new D-form address with a slot offset and the orignal base pointer.
882 // Otherwise generate a D-form address with the slot offset relative
883 // to the stack pointer, which is always aligned.
Scott Michelf0569be2008-12-27 04:51:36 +0000884#if !defined(NDEBUG)
885 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +0000886 errs() << "CellSPU LowerSTORE: basePtr = ";
Scott Michelf0569be2008-12-27 04:51:36 +0000887 basePtr.getNode()->dump(&DAG);
Chris Lattner4437ae22009-08-23 07:05:07 +0000888 errs() << "\n";
Scott Michelf0569be2008-12-27 04:51:36 +0000889 }
890#endif
Scott Michel9de5d0d2008-01-11 02:53:15 +0000891
Kalle Raiskilaf53fdc22010-08-24 11:05:51 +0000892 SDValue insertEltOp = DAG.getNode(SPUISD::SHUFFLE_MASK, dl, vecVT,
893 insertEltOffs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000894 SDValue vectorizeOp = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, vecVT,
Kalle Raiskilaf53fdc22010-08-24 11:05:51 +0000895 theValue);
896
Dale Johannesen33c960f2009-02-04 20:06:27 +0000897 result = DAG.getNode(SPUISD::SHUFB, dl, vecVT,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000898 vectorizeOp, low,
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000899 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +0000900 MVT::v4i32, insertEltOp));
Scott Michel266bc8f2007-12-04 22:23:35 +0000901
Dale Johannesen33c960f2009-02-04 20:06:27 +0000902 result = DAG.getStore(the_chain, dl, result, basePtr,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000903 lowMemPtr,
David Greene73657df2010-02-15 16:55:58 +0000904 LN->isVolatile(), LN->isNonTemporal(),
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000905 16);
Scott Michel266bc8f2007-12-04 22:23:35 +0000906
Scott Michel266bc8f2007-12-04 22:23:35 +0000907 }
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000908 // do the store when it might cross the 16 byte memory access boundary.
909 else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000910 // TODO issue a warning if SN->isVolatile()== true? This is likely not
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000911 // what the user wanted.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000912
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000913 // address offset from nearest lower 16byte alinged address
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000914 SDValue offset = DAG.getNode(ISD::AND, dl, MVT::i32,
915 SN->getBasePtr(),
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000916 DAG.getConstant(0xf, MVT::i32));
917 // 16 - offset
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000918 SDValue offset_compl = DAG.getNode(ISD::SUB, dl, MVT::i32,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000919 DAG.getConstant( 16, MVT::i32),
920 offset);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000921 // 16 - sizeof(Value)
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000922 SDValue surplus = DAG.getNode(ISD::SUB, dl, MVT::i32,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000923 DAG.getConstant( 16, MVT::i32),
924 DAG.getConstant( VT.getSizeInBits()/8,
925 MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000926 // get a registerfull of ones
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000927 SDValue ones = DAG.getConstant(-1, MVT::v4i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000928 ones = DAG.getNode(ISD::BITCAST, dl, MVT::i128, ones);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000929
930 // Create the 128 bit masks that have ones where the data to store is
931 // located.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000932 SDValue lowmask, himask;
933 // if the value to store don't fill up the an entire 128 bits, zero
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000934 // out the last bits of the mask so that only the value we want to store
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000935 // is masked.
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000936 // this is e.g. in the case of store i32, align 2
937 if (!VT.isVector()){
938 Value = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, Value);
939 lowmask = DAG.getNode(SPUISD::SRL_BYTES, dl, MVT::i128, ones, surplus);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000940 lowmask = DAG.getNode(SPUISD::SHL_BYTES, dl, MVT::i128, lowmask,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000941 surplus);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000942 Value = DAG.getNode(ISD::BITCAST, dl, MVT::i128, Value);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000943 Value = DAG.getNode(ISD::AND, dl, MVT::i128, Value, lowmask);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000944
Torok Edwindac237e2009-07-08 20:53:28 +0000945 }
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000946 else {
947 lowmask = ones;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000948 Value = DAG.getNode(ISD::BITCAST, dl, MVT::i128, Value);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000949 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000950 // this will zero, if there are no data that goes to the high quad
951 himask = DAG.getNode(SPUISD::SHL_BYTES, dl, MVT::i128, lowmask,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000952 offset_compl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000953 lowmask = DAG.getNode(SPUISD::SRL_BYTES, dl, MVT::i128, lowmask,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000954 offset);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000955
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000956 // Load in the old data and zero out the parts that will be overwritten with
957 // the new data to store.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000958 SDValue hi = DAG.getLoad(MVT::i128, dl, the_chain,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000959 DAG.getNode(ISD::ADD, dl, PtrVT, basePtr,
960 DAG.getConstant( 16, PtrVT)),
961 highMemPtr,
962 SN->isVolatile(), SN->isNonTemporal(), 16);
963 the_chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, low.getValue(1),
964 hi.getValue(1));
Scott Michel266bc8f2007-12-04 22:23:35 +0000965
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000966 low = DAG.getNode(ISD::AND, dl, MVT::i128,
967 DAG.getNode( ISD::BITCAST, dl, MVT::i128, low),
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000968 DAG.getNode( ISD::XOR, dl, MVT::i128, lowmask, ones));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000969 hi = DAG.getNode(ISD::AND, dl, MVT::i128,
970 DAG.getNode( ISD::BITCAST, dl, MVT::i128, hi),
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000971 DAG.getNode( ISD::XOR, dl, MVT::i128, himask, ones));
972
973 // Shift the Value to store into place. rlow contains the parts that go to
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000974 // the lower memory chunk, rhi has the parts that go to the upper one.
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000975 SDValue rlow = DAG.getNode(SPUISD::SRL_BYTES, dl, MVT::i128, Value, offset);
976 rlow = DAG.getNode(ISD::AND, dl, MVT::i128, rlow, lowmask);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000977 SDValue rhi = DAG.getNode(SPUISD::SHL_BYTES, dl, MVT::i128, Value,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000978 offset_compl);
979
980 // Merge the old data and the new data and store the results
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000981 // Need to convert vectors here to integer as 'OR'ing floats assert
982 rlow = DAG.getNode(ISD::OR, dl, MVT::i128,
983 DAG.getNode(ISD::BITCAST, dl, MVT::i128, low),
984 DAG.getNode(ISD::BITCAST, dl, MVT::i128, rlow));
985 rhi = DAG.getNode(ISD::OR, dl, MVT::i128,
986 DAG.getNode(ISD::BITCAST, dl, MVT::i128, hi),
987 DAG.getNode(ISD::BITCAST, dl, MVT::i128, rhi));
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000988
989 low = DAG.getStore(the_chain, dl, rlow, basePtr,
990 lowMemPtr,
991 SN->isVolatile(), SN->isNonTemporal(), 16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000992 hi = DAG.getStore(the_chain, dl, rhi,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000993 DAG.getNode(ISD::ADD, dl, PtrVT, basePtr,
994 DAG.getConstant( 16, PtrVT)),
995 highMemPtr,
996 SN->isVolatile(), SN->isNonTemporal(), 16);
997 result = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, low.getValue(0),
998 hi.getValue(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000999 }
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +00001000
1001 return result;
Scott Michel266bc8f2007-12-04 22:23:35 +00001002}
1003
Scott Michel94bd57e2009-01-15 04:41:47 +00001004//! Generate the address of a constant pool entry.
Dan Gohman7db949d2009-08-07 01:32:21 +00001005static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001006LowerConstantPool(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00001007 EVT PtrVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +00001008 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001009 const Constant *C = CP->getConstVal();
Dan Gohman475871a2008-07-27 21:46:04 +00001010 SDValue CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
1011 SDValue Zero = DAG.getConstant(0, PtrVT);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001012 const TargetMachine &TM = DAG.getTarget();
Dale Johannesende064702009-02-06 21:50:26 +00001013 // FIXME there is no actual debug info here
1014 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00001015
1016 if (TM.getRelocationModel() == Reloc::Static) {
1017 if (!ST->usingLargeMem()) {
Dan Gohman475871a2008-07-27 21:46:04 +00001018 // Just return the SDValue with the constant pool address in it.
Dale Johannesende064702009-02-06 21:50:26 +00001019 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, CPI, Zero);
Scott Michel266bc8f2007-12-04 22:23:35 +00001020 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001021 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, CPI, Zero);
1022 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, CPI, Zero);
1023 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michel266bc8f2007-12-04 22:23:35 +00001024 }
1025 }
1026
Torok Edwinc23197a2009-07-14 16:55:14 +00001027 llvm_unreachable("LowerConstantPool: Relocation model other than static"
Torok Edwin481d15a2009-07-14 12:22:58 +00001028 " not supported.");
Dan Gohman475871a2008-07-27 21:46:04 +00001029 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001030}
1031
Scott Michel94bd57e2009-01-15 04:41:47 +00001032//! Alternate entry point for generating the address of a constant pool entry
1033SDValue
1034SPU::LowerConstantPool(SDValue Op, SelectionDAG &DAG, const SPUTargetMachine &TM) {
1035 return ::LowerConstantPool(Op, DAG, TM.getSubtargetImpl());
1036}
1037
Dan Gohman475871a2008-07-27 21:46:04 +00001038static SDValue
1039LowerJumpTable(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00001040 EVT PtrVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +00001041 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001042 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
1043 SDValue Zero = DAG.getConstant(0, PtrVT);
Scott Michel266bc8f2007-12-04 22:23:35 +00001044 const TargetMachine &TM = DAG.getTarget();
Dale Johannesende064702009-02-06 21:50:26 +00001045 // FIXME there is no actual debug info here
1046 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00001047
1048 if (TM.getRelocationModel() == Reloc::Static) {
Scott Michela59d4692008-02-23 18:41:37 +00001049 if (!ST->usingLargeMem()) {
Dale Johannesende064702009-02-06 21:50:26 +00001050 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, JTI, Zero);
Scott Michela59d4692008-02-23 18:41:37 +00001051 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001052 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, JTI, Zero);
1053 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, JTI, Zero);
1054 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michela59d4692008-02-23 18:41:37 +00001055 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001056 }
1057
Torok Edwinc23197a2009-07-14 16:55:14 +00001058 llvm_unreachable("LowerJumpTable: Relocation model other than static"
Torok Edwin481d15a2009-07-14 12:22:58 +00001059 " not supported.");
Dan Gohman475871a2008-07-27 21:46:04 +00001060 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001061}
1062
Dan Gohman475871a2008-07-27 21:46:04 +00001063static SDValue
1064LowerGlobalAddress(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00001065 EVT PtrVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +00001066 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001067 const GlobalValue *GV = GSDN->getGlobal();
Devang Patel0d881da2010-07-06 22:08:15 +00001068 SDValue GA = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
1069 PtrVT, GSDN->getOffset());
Scott Michel266bc8f2007-12-04 22:23:35 +00001070 const TargetMachine &TM = DAG.getTarget();
Dan Gohman475871a2008-07-27 21:46:04 +00001071 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesende064702009-02-06 21:50:26 +00001072 // FIXME there is no actual debug info here
1073 DebugLoc dl = Op.getDebugLoc();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001074
Scott Michel266bc8f2007-12-04 22:23:35 +00001075 if (TM.getRelocationModel() == Reloc::Static) {
Scott Michel053c1da2008-01-29 02:16:57 +00001076 if (!ST->usingLargeMem()) {
Dale Johannesende064702009-02-06 21:50:26 +00001077 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, GA, Zero);
Scott Michel053c1da2008-01-29 02:16:57 +00001078 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001079 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, GA, Zero);
1080 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, GA, Zero);
1081 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michel053c1da2008-01-29 02:16:57 +00001082 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001083 } else {
Chris Lattner75361b62010-04-07 22:58:41 +00001084 report_fatal_error("LowerGlobalAddress: Relocation model other than static"
Torok Edwindac237e2009-07-08 20:53:28 +00001085 "not supported.");
Scott Michel266bc8f2007-12-04 22:23:35 +00001086 /*NOTREACHED*/
1087 }
1088
Dan Gohman475871a2008-07-27 21:46:04 +00001089 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001090}
1091
Nate Begemanccef5802008-02-14 18:43:04 +00001092//! Custom lower double precision floating point constants
Dan Gohman475871a2008-07-27 21:46:04 +00001093static SDValue
1094LowerConstantFP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001095 EVT VT = Op.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00001096 // FIXME there is no actual debug info here
1097 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00001098
Owen Anderson825b72b2009-08-11 20:47:22 +00001099 if (VT == MVT::f64) {
Scott Michel1a6cdb62008-12-01 17:56:02 +00001100 ConstantFPSDNode *FP = cast<ConstantFPSDNode>(Op.getNode());
1101
1102 assert((FP != 0) &&
1103 "LowerConstantFP: Node is not ConstantFPSDNode");
Scott Michel1df30c42008-12-29 03:23:36 +00001104
Scott Michel170783a2007-12-19 20:15:47 +00001105 uint64_t dbits = DoubleToBits(FP->getValueAPF().convertToDouble());
Owen Anderson825b72b2009-08-11 20:47:22 +00001106 SDValue T = DAG.getConstant(dbits, MVT::i64);
1107 SDValue Tvec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64, T, T);
Dale Johannesende064702009-02-06 21:50:26 +00001108 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001109 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Tvec));
Scott Michel266bc8f2007-12-04 22:23:35 +00001110 }
1111
Dan Gohman475871a2008-07-27 21:46:04 +00001112 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001113}
1114
Dan Gohman98ca4f22009-08-05 01:29:28 +00001115SDValue
1116SPUTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001117 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001118 const SmallVectorImpl<ISD::InputArg>
1119 &Ins,
1120 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001121 SmallVectorImpl<SDValue> &InVals)
1122 const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001123
Scott Michel266bc8f2007-12-04 22:23:35 +00001124 MachineFunction &MF = DAG.getMachineFunction();
1125 MachineFrameInfo *MFI = MF.getFrameInfo();
Chris Lattner84bc5422007-12-31 04:13:23 +00001126 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001127 SPUFunctionInfo *FuncInfo = MF.getInfo<SPUFunctionInfo>();
Scott Michel266bc8f2007-12-04 22:23:35 +00001128
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001129 unsigned ArgOffset = SPUFrameLowering::minStackSize();
Scott Michel266bc8f2007-12-04 22:23:35 +00001130 unsigned ArgRegIdx = 0;
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001131 unsigned StackSlotSize = SPUFrameLowering::stackSlotSize();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001132
Owen Andersone50ed302009-08-10 22:56:29 +00001133 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001134
Kalle Raiskilad258c492010-07-08 21:15:22 +00001135 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001136 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1137 getTargetMachine(), ArgLocs, *DAG.getContext());
Kalle Raiskilad258c492010-07-08 21:15:22 +00001138 // FIXME: allow for other calling conventions
1139 CCInfo.AnalyzeFormalArguments(Ins, CCC_SPU);
1140
Scott Michel266bc8f2007-12-04 22:23:35 +00001141 // Add DAG nodes to load the arguments or copy them out of registers.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001142 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00001143 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001144 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Scott Micheld976c212008-10-30 01:51:48 +00001145 SDValue ArgVal;
Kalle Raiskilad258c492010-07-08 21:15:22 +00001146 CCValAssign &VA = ArgLocs[ArgNo];
Scott Michel266bc8f2007-12-04 22:23:35 +00001147
Kalle Raiskilad258c492010-07-08 21:15:22 +00001148 if (VA.isRegLoc()) {
Scott Micheld976c212008-10-30 01:51:48 +00001149 const TargetRegisterClass *ArgRegClass;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001150
Owen Anderson825b72b2009-08-11 20:47:22 +00001151 switch (ObjectVT.getSimpleVT().SimpleTy) {
Benjamin Kramer1bd73352010-04-08 10:44:28 +00001152 default:
1153 report_fatal_error("LowerFormalArguments Unhandled argument type: " +
1154 Twine(ObjectVT.getEVTString()));
Owen Anderson825b72b2009-08-11 20:47:22 +00001155 case MVT::i8:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001156 ArgRegClass = &SPU::R8CRegClass;
1157 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001158 case MVT::i16:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001159 ArgRegClass = &SPU::R16CRegClass;
1160 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001161 case MVT::i32:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001162 ArgRegClass = &SPU::R32CRegClass;
1163 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001164 case MVT::i64:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001165 ArgRegClass = &SPU::R64CRegClass;
1166 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001167 case MVT::i128:
Scott Micheldd950092009-01-06 03:36:14 +00001168 ArgRegClass = &SPU::GPRCRegClass;
1169 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001170 case MVT::f32:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001171 ArgRegClass = &SPU::R32FPRegClass;
1172 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001173 case MVT::f64:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001174 ArgRegClass = &SPU::R64FPRegClass;
1175 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001176 case MVT::v2f64:
1177 case MVT::v4f32:
1178 case MVT::v2i64:
1179 case MVT::v4i32:
1180 case MVT::v8i16:
1181 case MVT::v16i8:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001182 ArgRegClass = &SPU::VECREGRegClass;
1183 break;
Scott Micheld976c212008-10-30 01:51:48 +00001184 }
1185
1186 unsigned VReg = RegInfo.createVirtualRegister(ArgRegClass);
Kalle Raiskilad258c492010-07-08 21:15:22 +00001187 RegInfo.addLiveIn(VA.getLocReg(), VReg);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001188 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Scott Micheld976c212008-10-30 01:51:48 +00001189 ++ArgRegIdx;
1190 } else {
1191 // We need to load the argument to a virtual register if we determined
1192 // above that we ran out of physical registers of the appropriate type
1193 // or we're forced to do vararg
Evan Chenged2ae132010-07-03 00:40:23 +00001194 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00001195 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnere8639032010-09-21 06:22:23 +00001196 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
1197 false, false, 0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001198 ArgOffset += StackSlotSize;
1199 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001200
Dan Gohman98ca4f22009-08-05 01:29:28 +00001201 InVals.push_back(ArgVal);
Scott Micheld976c212008-10-30 01:51:48 +00001202 // Update the chain
Dan Gohman98ca4f22009-08-05 01:29:28 +00001203 Chain = ArgVal.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001204 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001205
Scott Micheld976c212008-10-30 01:51:48 +00001206 // vararg handling:
Scott Michel266bc8f2007-12-04 22:23:35 +00001207 if (isVarArg) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001208 // FIXME: we should be able to query the argument registers from
1209 // tablegen generated code.
Kalle Raiskilad258c492010-07-08 21:15:22 +00001210 static const unsigned ArgRegs[] = {
1211 SPU::R3, SPU::R4, SPU::R5, SPU::R6, SPU::R7, SPU::R8, SPU::R9,
1212 SPU::R10, SPU::R11, SPU::R12, SPU::R13, SPU::R14, SPU::R15, SPU::R16,
1213 SPU::R17, SPU::R18, SPU::R19, SPU::R20, SPU::R21, SPU::R22, SPU::R23,
1214 SPU::R24, SPU::R25, SPU::R26, SPU::R27, SPU::R28, SPU::R29, SPU::R30,
1215 SPU::R31, SPU::R32, SPU::R33, SPU::R34, SPU::R35, SPU::R36, SPU::R37,
1216 SPU::R38, SPU::R39, SPU::R40, SPU::R41, SPU::R42, SPU::R43, SPU::R44,
1217 SPU::R45, SPU::R46, SPU::R47, SPU::R48, SPU::R49, SPU::R50, SPU::R51,
1218 SPU::R52, SPU::R53, SPU::R54, SPU::R55, SPU::R56, SPU::R57, SPU::R58,
1219 SPU::R59, SPU::R60, SPU::R61, SPU::R62, SPU::R63, SPU::R64, SPU::R65,
1220 SPU::R66, SPU::R67, SPU::R68, SPU::R69, SPU::R70, SPU::R71, SPU::R72,
1221 SPU::R73, SPU::R74, SPU::R75, SPU::R76, SPU::R77, SPU::R78, SPU::R79
1222 };
1223 // size of ArgRegs array
1224 unsigned NumArgRegs = 77;
1225
Scott Micheld976c212008-10-30 01:51:48 +00001226 // We will spill (79-3)+1 registers to the stack
1227 SmallVector<SDValue, 79-3+1> MemOps;
1228
1229 // Create the frame slot
Scott Michel266bc8f2007-12-04 22:23:35 +00001230 for (; ArgRegIdx != NumArgRegs; ++ArgRegIdx) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001231 FuncInfo->setVarArgsFrameIndex(
Evan Chenged2ae132010-07-03 00:40:23 +00001232 MFI->CreateFixedObject(StackSlotSize, ArgOffset, true));
Dan Gohman1e93df62010-04-17 14:41:14 +00001233 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Cameron Zwarich055cdfc2011-05-19 04:44:19 +00001234 unsigned VReg = MF.addLiveIn(ArgRegs[ArgRegIdx], &SPU::VECREGRegClass);
Chris Lattnere27e02b2010-03-29 17:38:47 +00001235 SDValue ArgVal = DAG.getRegister(VReg, MVT::v16i8);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001236 SDValue Store = DAG.getStore(Chain, dl, ArgVal, FIN, MachinePointerInfo(),
David Greene73657df2010-02-15 16:55:58 +00001237 false, false, 0);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001238 Chain = Store.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001239 MemOps.push_back(Store);
Scott Micheld976c212008-10-30 01:51:48 +00001240
1241 // Increment address by stack slot size for the next stored argument
1242 ArgOffset += StackSlotSize;
Scott Michel266bc8f2007-12-04 22:23:35 +00001243 }
1244 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001245 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001246 &MemOps[0], MemOps.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001247 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001248
Dan Gohman98ca4f22009-08-05 01:29:28 +00001249 return Chain;
Scott Michel266bc8f2007-12-04 22:23:35 +00001250}
1251
1252/// isLSAAddress - Return the immediate to use if the specified
1253/// value is representable as a LSA address.
Dan Gohman475871a2008-07-27 21:46:04 +00001254static SDNode *isLSAAddress(SDValue Op, SelectionDAG &DAG) {
Scott Michel19fd42a2008-11-11 03:06:06 +00001255 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
Scott Michel266bc8f2007-12-04 22:23:35 +00001256 if (!C) return 0;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001257
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001258 int Addr = C->getZExtValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001259 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
1260 (Addr << 14 >> 14) != Addr)
1261 return 0; // Top 14 bits have to be sext of immediate.
Scott Michel5af8f0e2008-07-16 17:17:29 +00001262
Owen Anderson825b72b2009-08-11 20:47:22 +00001263 return DAG.getConstant((int)C->getZExtValue() >> 2, MVT::i32).getNode();
Scott Michel266bc8f2007-12-04 22:23:35 +00001264}
1265
Dan Gohman98ca4f22009-08-05 01:29:28 +00001266SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001267SPUTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001268 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001269 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001270 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001271 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001272 const SmallVectorImpl<ISD::InputArg> &Ins,
1273 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001274 SmallVectorImpl<SDValue> &InVals) const {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001275 // CellSPU target does not yet support tail call optimization.
1276 isTailCall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001277
1278 const SPUSubtarget *ST = SPUTM.getSubtargetImpl();
1279 unsigned NumOps = Outs.size();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001280 unsigned StackSlotSize = SPUFrameLowering::stackSlotSize();
Kalle Raiskilad258c492010-07-08 21:15:22 +00001281
1282 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001283 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1284 getTargetMachine(), ArgLocs, *DAG.getContext());
Kalle Raiskilad258c492010-07-08 21:15:22 +00001285 // FIXME: allow for other calling conventions
1286 CCInfo.AnalyzeCallOperands(Outs, CCC_SPU);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001287
Kalle Raiskilad258c492010-07-08 21:15:22 +00001288 const unsigned NumArgRegs = ArgLocs.size();
1289
Scott Michel266bc8f2007-12-04 22:23:35 +00001290
1291 // Handy pointer type
Owen Andersone50ed302009-08-10 22:56:29 +00001292 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001293
Scott Michel266bc8f2007-12-04 22:23:35 +00001294 // Set up a copy of the stack pointer for use loading and storing any
1295 // arguments that may not fit in the registers available for argument
1296 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00001297 SDValue StackPtr = DAG.getRegister(SPU::R1, MVT::i32);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001298
Scott Michel266bc8f2007-12-04 22:23:35 +00001299 // Figure out which arguments are going to go in registers, and which in
1300 // memory.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001301 unsigned ArgOffset = SPUFrameLowering::minStackSize(); // Just below [LR]
Scott Michel266bc8f2007-12-04 22:23:35 +00001302 unsigned ArgRegIdx = 0;
1303
1304 // Keep track of registers passing arguments
Dan Gohman475871a2008-07-27 21:46:04 +00001305 std::vector<std::pair<unsigned, SDValue> > RegsToPass;
Scott Michel266bc8f2007-12-04 22:23:35 +00001306 // And the arguments passed on the stack
Dan Gohman475871a2008-07-27 21:46:04 +00001307 SmallVector<SDValue, 8> MemOpChains;
Scott Michel266bc8f2007-12-04 22:23:35 +00001308
Kalle Raiskilad258c492010-07-08 21:15:22 +00001309 for (; ArgRegIdx != NumOps; ++ArgRegIdx) {
1310 SDValue Arg = OutVals[ArgRegIdx];
1311 CCValAssign &VA = ArgLocs[ArgRegIdx];
Scott Michel5af8f0e2008-07-16 17:17:29 +00001312
Scott Michel266bc8f2007-12-04 22:23:35 +00001313 // PtrOff will be used to store the current argument to the stack if a
1314 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00001315 SDValue PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Dale Johannesen33c960f2009-02-04 20:06:27 +00001316 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Scott Michel266bc8f2007-12-04 22:23:35 +00001317
Owen Anderson825b72b2009-08-11 20:47:22 +00001318 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001319 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001320 case MVT::i8:
1321 case MVT::i16:
1322 case MVT::i32:
1323 case MVT::i64:
1324 case MVT::i128:
Owen Anderson825b72b2009-08-11 20:47:22 +00001325 case MVT::f32:
1326 case MVT::f64:
Owen Anderson825b72b2009-08-11 20:47:22 +00001327 case MVT::v2i64:
1328 case MVT::v2f64:
1329 case MVT::v4f32:
1330 case MVT::v4i32:
1331 case MVT::v8i16:
1332 case MVT::v16i8:
Scott Michel266bc8f2007-12-04 22:23:35 +00001333 if (ArgRegIdx != NumArgRegs) {
Kalle Raiskilad258c492010-07-08 21:15:22 +00001334 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Scott Michel266bc8f2007-12-04 22:23:35 +00001335 } else {
Chris Lattner6229d0a2010-09-21 18:41:36 +00001336 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
1337 MachinePointerInfo(),
David Greene73657df2010-02-15 16:55:58 +00001338 false, false, 0));
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001339 ArgOffset += StackSlotSize;
Scott Michel266bc8f2007-12-04 22:23:35 +00001340 }
1341 break;
1342 }
1343 }
1344
Bill Wendlingce90c242009-12-28 01:31:11 +00001345 // Accumulate how many bytes are to be pushed on the stack, including the
1346 // linkage area, and parameter passing area. According to the SPU ABI,
1347 // we minimally need space for [LR] and [SP].
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001348 unsigned NumStackBytes = ArgOffset - SPUFrameLowering::minStackSize();
Bill Wendlingce90c242009-12-28 01:31:11 +00001349
1350 // Insert a call sequence start
Chris Lattnere563bbc2008-10-11 22:08:30 +00001351 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumStackBytes,
1352 true));
Scott Michel266bc8f2007-12-04 22:23:35 +00001353
1354 if (!MemOpChains.empty()) {
1355 // Adjust the stack pointer for the stack arguments.
Owen Anderson825b72b2009-08-11 20:47:22 +00001356 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Scott Michel266bc8f2007-12-04 22:23:35 +00001357 &MemOpChains[0], MemOpChains.size());
1358 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001359
Scott Michel266bc8f2007-12-04 22:23:35 +00001360 // Build a sequence of copy-to-reg nodes chained together with token chain
1361 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001362 SDValue InFlag;
Scott Michel266bc8f2007-12-04 22:23:35 +00001363 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michel6e1d1472009-03-16 18:47:25 +00001364 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001365 RegsToPass[i].second, InFlag);
Scott Michel266bc8f2007-12-04 22:23:35 +00001366 InFlag = Chain.getValue(1);
1367 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001368
Dan Gohman475871a2008-07-27 21:46:04 +00001369 SmallVector<SDValue, 8> Ops;
Scott Michel266bc8f2007-12-04 22:23:35 +00001370 unsigned CallOpc = SPUISD::CALL;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001371
Bill Wendling056292f2008-09-16 21:48:12 +00001372 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1373 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1374 // node so that legalize doesn't hack it.
Scott Michel19fd42a2008-11-11 03:06:06 +00001375 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohman46510a72010-04-15 01:51:59 +00001376 const GlobalValue *GV = G->getGlobal();
Owen Andersone50ed302009-08-10 22:56:29 +00001377 EVT CalleeVT = Callee.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001378 SDValue Zero = DAG.getConstant(0, PtrVT);
Devang Patel0d881da2010-07-06 22:08:15 +00001379 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, CalleeVT);
Scott Michel266bc8f2007-12-04 22:23:35 +00001380
Scott Michel9de5d0d2008-01-11 02:53:15 +00001381 if (!ST->usingLargeMem()) {
1382 // Turn calls to targets that are defined (i.e., have bodies) into BRSL
1383 // style calls, otherwise, external symbols are BRASL calls. This assumes
1384 // that declared/defined symbols are in the same compilation unit and can
1385 // be reached through PC-relative jumps.
1386 //
1387 // NOTE:
1388 // This may be an unsafe assumption for JIT and really large compilation
1389 // units.
1390 if (GV->isDeclaration()) {
Dale Johannesende064702009-02-06 21:50:26 +00001391 Callee = DAG.getNode(SPUISD::AFormAddr, dl, CalleeVT, GA, Zero);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001392 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001393 Callee = DAG.getNode(SPUISD::PCRelAddr, dl, CalleeVT, GA, Zero);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001394 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001395 } else {
Scott Michel9de5d0d2008-01-11 02:53:15 +00001396 // "Large memory" mode: Turn all calls into indirect calls with a X-form
1397 // address pairs:
Dale Johannesende064702009-02-06 21:50:26 +00001398 Callee = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, GA, Zero);
Scott Michel266bc8f2007-12-04 22:23:35 +00001399 }
Scott Michel1df30c42008-12-29 03:23:36 +00001400 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001401 EVT CalleeVT = Callee.getValueType();
Scott Michel1df30c42008-12-29 03:23:36 +00001402 SDValue Zero = DAG.getConstant(0, PtrVT);
1403 SDValue ExtSym = DAG.getTargetExternalSymbol(S->getSymbol(),
1404 Callee.getValueType());
1405
1406 if (!ST->usingLargeMem()) {
Dale Johannesende064702009-02-06 21:50:26 +00001407 Callee = DAG.getNode(SPUISD::AFormAddr, dl, CalleeVT, ExtSym, Zero);
Scott Michel1df30c42008-12-29 03:23:36 +00001408 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001409 Callee = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, ExtSym, Zero);
Scott Michel1df30c42008-12-29 03:23:36 +00001410 }
1411 } else if (SDNode *Dest = isLSAAddress(Callee, DAG)) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001412 // If this is an absolute destination address that appears to be a legal
1413 // local store address, use the munged value.
Dan Gohman475871a2008-07-27 21:46:04 +00001414 Callee = SDValue(Dest, 0);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001415 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001416
1417 Ops.push_back(Chain);
1418 Ops.push_back(Callee);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001419
Scott Michel266bc8f2007-12-04 22:23:35 +00001420 // Add argument registers to the end of the list so that they are known live
1421 // into the call.
1422 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Scott Michel5af8f0e2008-07-16 17:17:29 +00001423 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Scott Michel266bc8f2007-12-04 22:23:35 +00001424 RegsToPass[i].second.getValueType()));
Scott Michel5af8f0e2008-07-16 17:17:29 +00001425
Gabor Greifba36cb52008-08-28 21:40:38 +00001426 if (InFlag.getNode())
Scott Michel266bc8f2007-12-04 22:23:35 +00001427 Ops.push_back(InFlag);
Duncan Sands4bdcb612008-07-02 17:40:58 +00001428 // Returns a chain and a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00001429 Chain = DAG.getNode(CallOpc, dl, DAG.getVTList(MVT::Other, MVT::Glue),
Duncan Sands4bdcb612008-07-02 17:40:58 +00001430 &Ops[0], Ops.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001431 InFlag = Chain.getValue(1);
1432
Chris Lattnere563bbc2008-10-11 22:08:30 +00001433 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumStackBytes, true),
1434 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001435 if (!Ins.empty())
Evan Chengebaaa912008-02-05 22:44:06 +00001436 InFlag = Chain.getValue(1);
1437
Dan Gohman98ca4f22009-08-05 01:29:28 +00001438 // If the function returns void, just return the chain.
1439 if (Ins.empty())
1440 return Chain;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001441
Kalle Raiskila55aebef2010-08-24 11:50:48 +00001442 // Now handle the return value(s)
1443 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001444 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1445 getTargetMachine(), RVLocs, *DAG.getContext());
Kalle Raiskila55aebef2010-08-24 11:50:48 +00001446 CCRetInfo.AnalyzeCallResult(Ins, CCC_SPU);
1447
1448
Scott Michel266bc8f2007-12-04 22:23:35 +00001449 // If the call has results, copy the values out of the ret val registers.
Kalle Raiskila55aebef2010-08-24 11:50:48 +00001450 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1451 CCValAssign VA = RVLocs[i];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001452
Kalle Raiskila55aebef2010-08-24 11:50:48 +00001453 SDValue Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
1454 InFlag);
1455 Chain = Val.getValue(1);
1456 InFlag = Val.getValue(2);
1457 InVals.push_back(Val);
1458 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001459
Dan Gohman98ca4f22009-08-05 01:29:28 +00001460 return Chain;
Scott Michel266bc8f2007-12-04 22:23:35 +00001461}
1462
Dan Gohman98ca4f22009-08-05 01:29:28 +00001463SDValue
1464SPUTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001465 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001466 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001467 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001468 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001469
Scott Michel266bc8f2007-12-04 22:23:35 +00001470 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001471 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1472 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001473 CCInfo.AnalyzeReturn(Outs, RetCC_SPU);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001474
Scott Michel266bc8f2007-12-04 22:23:35 +00001475 // If this is the first return lowered for this function, add the regs to the
1476 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001477 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001478 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00001479 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Scott Michel266bc8f2007-12-04 22:23:35 +00001480 }
1481
Dan Gohman475871a2008-07-27 21:46:04 +00001482 SDValue Flag;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001483
Scott Michel266bc8f2007-12-04 22:23:35 +00001484 // Copy the result values into the output registers.
1485 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1486 CCValAssign &VA = RVLocs[i];
1487 assert(VA.isRegLoc() && "Can only return in registers!");
Dale Johannesena05dca42009-02-04 23:02:30 +00001488 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001489 OutVals[i], Flag);
Scott Michel266bc8f2007-12-04 22:23:35 +00001490 Flag = Chain.getValue(1);
1491 }
1492
Gabor Greifba36cb52008-08-28 21:40:38 +00001493 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001494 return DAG.getNode(SPUISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Scott Michel266bc8f2007-12-04 22:23:35 +00001495 else
Owen Anderson825b72b2009-08-11 20:47:22 +00001496 return DAG.getNode(SPUISD::RET_FLAG, dl, MVT::Other, Chain);
Scott Michel266bc8f2007-12-04 22:23:35 +00001497}
1498
1499
1500//===----------------------------------------------------------------------===//
1501// Vector related lowering:
1502//===----------------------------------------------------------------------===//
1503
1504static ConstantSDNode *
1505getVecImm(SDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00001506 SDValue OpVal(0, 0);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001507
Scott Michel266bc8f2007-12-04 22:23:35 +00001508 // Check to see if this buildvec has a single non-undef value in its elements.
1509 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
1510 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +00001511 if (OpVal.getNode() == 0)
Scott Michel266bc8f2007-12-04 22:23:35 +00001512 OpVal = N->getOperand(i);
1513 else if (OpVal != N->getOperand(i))
1514 return 0;
1515 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001516
Gabor Greifba36cb52008-08-28 21:40:38 +00001517 if (OpVal.getNode() != 0) {
Scott Michel19fd42a2008-11-11 03:06:06 +00001518 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001519 return CN;
1520 }
1521 }
1522
Scott Michel7ea02ff2009-03-17 01:15:45 +00001523 return 0;
Scott Michel266bc8f2007-12-04 22:23:35 +00001524}
1525
1526/// get_vec_i18imm - Test if this vector is a vector filled with the same value
1527/// and the value fits into an unsigned 18-bit constant, and if so, return the
1528/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001529SDValue SPU::get_vec_u18imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001530 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001531 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001532 uint64_t Value = CN->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001533 if (ValueType == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001534 uint64_t UValue = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001535 uint32_t upper = uint32_t(UValue >> 32);
1536 uint32_t lower = uint32_t(UValue);
1537 if (upper != lower)
Dan Gohman475871a2008-07-27 21:46:04 +00001538 return SDValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001539 Value = Value >> 32;
1540 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001541 if (Value <= 0x3ffff)
Dan Gohmanfa210d82008-11-05 02:06:09 +00001542 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001543 }
1544
Dan Gohman475871a2008-07-27 21:46:04 +00001545 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001546}
1547
1548/// get_vec_i16imm - Test if this vector is a vector filled with the same value
1549/// and the value fits into a signed 16-bit constant, and if so, return the
1550/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001551SDValue SPU::get_vec_i16imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001552 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001553 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00001554 int64_t Value = CN->getSExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001555 if (ValueType == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001556 uint64_t UValue = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001557 uint32_t upper = uint32_t(UValue >> 32);
1558 uint32_t lower = uint32_t(UValue);
1559 if (upper != lower)
Dan Gohman475871a2008-07-27 21:46:04 +00001560 return SDValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001561 Value = Value >> 32;
1562 }
Scott Michelad2715e2008-03-05 23:02:02 +00001563 if (Value >= -(1 << 15) && Value <= ((1 << 15) - 1)) {
Dan Gohmanfa210d82008-11-05 02:06:09 +00001564 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001565 }
1566 }
1567
Dan Gohman475871a2008-07-27 21:46:04 +00001568 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001569}
1570
1571/// get_vec_i10imm - Test if this vector is a vector filled with the same value
1572/// and the value fits into a signed 10-bit constant, and if so, return the
1573/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001574SDValue SPU::get_vec_i10imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001575 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001576 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00001577 int64_t Value = CN->getSExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001578 if (ValueType == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001579 uint64_t UValue = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001580 uint32_t upper = uint32_t(UValue >> 32);
1581 uint32_t lower = uint32_t(UValue);
1582 if (upper != lower)
Dan Gohman475871a2008-07-27 21:46:04 +00001583 return SDValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001584 Value = Value >> 32;
1585 }
Benjamin Kramer7e09deb2010-03-29 19:07:58 +00001586 if (isInt<10>(Value))
Dan Gohmanfa210d82008-11-05 02:06:09 +00001587 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001588 }
1589
Dan Gohman475871a2008-07-27 21:46:04 +00001590 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001591}
1592
1593/// get_vec_i8imm - Test if this vector is a vector filled with the same value
1594/// and the value fits into a signed 8-bit constant, and if so, return the
1595/// constant.
1596///
1597/// @note: The incoming vector is v16i8 because that's the only way we can load
1598/// constant vectors. Thus, we test to see if the upper and lower bytes are the
1599/// same value.
Dan Gohman475871a2008-07-27 21:46:04 +00001600SDValue SPU::get_vec_i8imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001601 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001602 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001603 int Value = (int) CN->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001604 if (ValueType == MVT::i16
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001605 && Value <= 0xffff /* truncated from uint64_t */
1606 && ((short) Value >> 8) == ((short) Value & 0xff))
Dan Gohmanfa210d82008-11-05 02:06:09 +00001607 return DAG.getTargetConstant(Value & 0xff, ValueType);
Owen Anderson825b72b2009-08-11 20:47:22 +00001608 else if (ValueType == MVT::i8
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001609 && (Value & 0xff) == Value)
Dan Gohmanfa210d82008-11-05 02:06:09 +00001610 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001611 }
1612
Dan Gohman475871a2008-07-27 21:46:04 +00001613 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001614}
1615
1616/// get_ILHUvec_imm - Test if this vector is a vector filled with the same value
1617/// and the value fits into a signed 16-bit constant, and if so, return the
1618/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001619SDValue SPU::get_ILHUvec_imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001620 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001621 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001622 uint64_t Value = CN->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001623 if ((ValueType == MVT::i32
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001624 && ((unsigned) Value & 0xffff0000) == (unsigned) Value)
Owen Anderson825b72b2009-08-11 20:47:22 +00001625 || (ValueType == MVT::i64 && (Value & 0xffff0000) == Value))
Dan Gohmanfa210d82008-11-05 02:06:09 +00001626 return DAG.getTargetConstant(Value >> 16, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001627 }
1628
Dan Gohman475871a2008-07-27 21:46:04 +00001629 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001630}
1631
1632/// get_v4i32_imm - Catch-all for general 32-bit constant vectors
Dan Gohman475871a2008-07-27 21:46:04 +00001633SDValue SPU::get_v4i32_imm(SDNode *N, SelectionDAG &DAG) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001634 if (ConstantSDNode *CN = getVecImm(N)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001635 return DAG.getTargetConstant((unsigned) CN->getZExtValue(), MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00001636 }
1637
Dan Gohman475871a2008-07-27 21:46:04 +00001638 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001639}
1640
1641/// get_v4i32_imm - Catch-all for general 64-bit constant vectors
Dan Gohman475871a2008-07-27 21:46:04 +00001642SDValue SPU::get_v2i64_imm(SDNode *N, SelectionDAG &DAG) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001643 if (ConstantSDNode *CN = getVecImm(N)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001644 return DAG.getTargetConstant((unsigned) CN->getZExtValue(), MVT::i64);
Scott Michel266bc8f2007-12-04 22:23:35 +00001645 }
1646
Dan Gohman475871a2008-07-27 21:46:04 +00001647 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001648}
1649
Scott Micheld1e8d9c2009-01-21 04:58:48 +00001650//! Lower a BUILD_VECTOR instruction creatively:
Dan Gohman7db949d2009-08-07 01:32:21 +00001651static SDValue
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001652LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001653 EVT VT = Op.getValueType();
1654 EVT EltVT = VT.getVectorElementType();
Dale Johannesened2eee62009-02-06 01:31:28 +00001655 DebugLoc dl = Op.getDebugLoc();
Scott Michel7ea02ff2009-03-17 01:15:45 +00001656 BuildVectorSDNode *BCN = dyn_cast<BuildVectorSDNode>(Op.getNode());
1657 assert(BCN != 0 && "Expected BuildVectorSDNode in SPU LowerBUILD_VECTOR");
1658 unsigned minSplatBits = EltVT.getSizeInBits();
1659
1660 if (minSplatBits < 16)
1661 minSplatBits = 16;
1662
1663 APInt APSplatBits, APSplatUndef;
1664 unsigned SplatBitSize;
1665 bool HasAnyUndefs;
1666
1667 if (!BCN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
1668 HasAnyUndefs, minSplatBits)
1669 || minSplatBits < SplatBitSize)
1670 return SDValue(); // Wasn't a constant vector or splat exceeded min
1671
1672 uint64_t SplatBits = APSplatBits.getZExtValue();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001673
Owen Anderson825b72b2009-08-11 20:47:22 +00001674 switch (VT.getSimpleVT().SimpleTy) {
Benjamin Kramer1bd73352010-04-08 10:44:28 +00001675 default:
1676 report_fatal_error("CellSPU: Unhandled VT in LowerBUILD_VECTOR, VT = " +
1677 Twine(VT.getEVTString()));
Scott Micheld1e8d9c2009-01-21 04:58:48 +00001678 /*NOTREACHED*/
Owen Anderson825b72b2009-08-11 20:47:22 +00001679 case MVT::v4f32: {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001680 uint32_t Value32 = uint32_t(SplatBits);
Chris Lattnere7fa1f22009-03-26 05:29:34 +00001681 assert(SplatBitSize == 32
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001682 && "LowerBUILD_VECTOR: Unexpected floating point vector element.");
Scott Michel266bc8f2007-12-04 22:23:35 +00001683 // NOTE: pretend the constant is an integer. LLVM won't load FP constants
Owen Anderson825b72b2009-08-11 20:47:22 +00001684 SDValue T = DAG.getConstant(Value32, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001685 return DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,
Owen Anderson825b72b2009-08-11 20:47:22 +00001686 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, T,T,T,T));
Scott Michel266bc8f2007-12-04 22:23:35 +00001687 break;
1688 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001689 case MVT::v2f64: {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001690 uint64_t f64val = uint64_t(SplatBits);
Chris Lattnere7fa1f22009-03-26 05:29:34 +00001691 assert(SplatBitSize == 64
Scott Michel104de432008-11-24 17:11:17 +00001692 && "LowerBUILD_VECTOR: 64-bit float vector size > 8 bytes.");
Scott Michel266bc8f2007-12-04 22:23:35 +00001693 // NOTE: pretend the constant is an integer. LLVM won't load FP constants
Owen Anderson825b72b2009-08-11 20:47:22 +00001694 SDValue T = DAG.getConstant(f64val, MVT::i64);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001695 return DAG.getNode(ISD::BITCAST, dl, MVT::v2f64,
Owen Anderson825b72b2009-08-11 20:47:22 +00001696 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64, T, T));
Scott Michel266bc8f2007-12-04 22:23:35 +00001697 break;
1698 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001699 case MVT::v16i8: {
Scott Michel266bc8f2007-12-04 22:23:35 +00001700 // 8-bit constants have to be expanded to 16-bits
Scott Michel7ea02ff2009-03-17 01:15:45 +00001701 unsigned short Value16 = SplatBits /* | (SplatBits << 8) */;
1702 SmallVector<SDValue, 8> Ops;
1703
Owen Anderson825b72b2009-08-11 20:47:22 +00001704 Ops.assign(8, DAG.getConstant(Value16, MVT::i16));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001705 return DAG.getNode(ISD::BITCAST, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001706 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i16, &Ops[0], Ops.size()));
Scott Michel266bc8f2007-12-04 22:23:35 +00001707 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001708 case MVT::v8i16: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001709 unsigned short Value16 = SplatBits;
1710 SDValue T = DAG.getConstant(Value16, EltVT);
1711 SmallVector<SDValue, 8> Ops;
1712
1713 Ops.assign(8, T);
1714 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &Ops[0], Ops.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001715 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001716 case MVT::v4i32: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001717 SDValue T = DAG.getConstant(unsigned(SplatBits), VT.getVectorElementType());
Evan Chenga87008d2009-02-25 22:49:59 +00001718 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, T, T, T, T);
Scott Michel266bc8f2007-12-04 22:23:35 +00001719 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001720 case MVT::v2i64: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001721 return SPU::LowerV2I64Splat(VT, DAG, SplatBits, dl);
Scott Michel266bc8f2007-12-04 22:23:35 +00001722 }
1723 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001724
Dan Gohman475871a2008-07-27 21:46:04 +00001725 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001726}
1727
Scott Michel7ea02ff2009-03-17 01:15:45 +00001728/*!
1729 */
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001730SDValue
Owen Andersone50ed302009-08-10 22:56:29 +00001731SPU::LowerV2I64Splat(EVT OpVT, SelectionDAG& DAG, uint64_t SplatVal,
Scott Michel7ea02ff2009-03-17 01:15:45 +00001732 DebugLoc dl) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001733 uint32_t upper = uint32_t(SplatVal >> 32);
1734 uint32_t lower = uint32_t(SplatVal);
1735
1736 if (upper == lower) {
1737 // Magic constant that can be matched by IL, ILA, et. al.
Owen Anderson825b72b2009-08-11 20:47:22 +00001738 SDValue Val = DAG.getTargetConstant(upper, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001739 return DAG.getNode(ISD::BITCAST, dl, OpVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001740 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001741 Val, Val, Val, Val));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001742 } else {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001743 bool upper_special, lower_special;
1744
1745 // NOTE: This code creates common-case shuffle masks that can be easily
1746 // detected as common expressions. It is not attempting to create highly
1747 // specialized masks to replace any and all 0's, 0xff's and 0x80's.
1748
1749 // Detect if the upper or lower half is a special shuffle mask pattern:
1750 upper_special = (upper == 0 || upper == 0xffffffff || upper == 0x80000000);
1751 lower_special = (lower == 0 || lower == 0xffffffff || lower == 0x80000000);
1752
Scott Michel7ea02ff2009-03-17 01:15:45 +00001753 // Both upper and lower are special, lower to a constant pool load:
1754 if (lower_special && upper_special) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001755 SDValue SplatValCN = DAG.getConstant(SplatVal, MVT::i64);
1756 return DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64,
Scott Michel7ea02ff2009-03-17 01:15:45 +00001757 SplatValCN, SplatValCN);
1758 }
1759
1760 SDValue LO32;
1761 SDValue HI32;
1762 SmallVector<SDValue, 16> ShufBytes;
1763 SDValue Result;
1764
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001765 // Create lower vector if not a special pattern
1766 if (!lower_special) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001767 SDValue LO32C = DAG.getConstant(lower, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001768 LO32 = DAG.getNode(ISD::BITCAST, dl, OpVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001769 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001770 LO32C, LO32C, LO32C, LO32C));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001771 }
1772
1773 // Create upper vector if not a special pattern
1774 if (!upper_special) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001775 SDValue HI32C = DAG.getConstant(upper, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001776 HI32 = DAG.getNode(ISD::BITCAST, dl, OpVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001777 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001778 HI32C, HI32C, HI32C, HI32C));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001779 }
1780
1781 // If either upper or lower are special, then the two input operands are
1782 // the same (basically, one of them is a "don't care")
1783 if (lower_special)
1784 LO32 = HI32;
1785 if (upper_special)
1786 HI32 = LO32;
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001787
1788 for (int i = 0; i < 4; ++i) {
1789 uint64_t val = 0;
1790 for (int j = 0; j < 4; ++j) {
1791 SDValue V;
1792 bool process_upper, process_lower;
1793 val <<= 8;
1794 process_upper = (upper_special && (i & 1) == 0);
1795 process_lower = (lower_special && (i & 1) == 1);
1796
1797 if (process_upper || process_lower) {
1798 if ((process_upper && upper == 0)
1799 || (process_lower && lower == 0))
1800 val |= 0x80;
1801 else if ((process_upper && upper == 0xffffffff)
1802 || (process_lower && lower == 0xffffffff))
1803 val |= 0xc0;
1804 else if ((process_upper && upper == 0x80000000)
1805 || (process_lower && lower == 0x80000000))
1806 val |= (j == 0 ? 0xe0 : 0x80);
1807 } else
1808 val |= i * 4 + j + ((i & 1) * 16);
1809 }
1810
Owen Anderson825b72b2009-08-11 20:47:22 +00001811 ShufBytes.push_back(DAG.getConstant(val, MVT::i32));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001812 }
1813
Dale Johannesened2eee62009-02-06 01:31:28 +00001814 return DAG.getNode(SPUISD::SHUFB, dl, OpVT, HI32, LO32,
Owen Anderson825b72b2009-08-11 20:47:22 +00001815 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001816 &ShufBytes[0], ShufBytes.size()));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001817 }
1818}
1819
Scott Michel266bc8f2007-12-04 22:23:35 +00001820/// LowerVECTOR_SHUFFLE - Lower a vector shuffle (V1, V2, V3) to something on
1821/// which the Cell can operate. The code inspects V3 to ascertain whether the
1822/// permutation vector, V3, is monotonically increasing with one "exception"
1823/// element, e.g., (0, 1, _, 3). If this is the case, then generate a
Scott Michel7a1c9e92008-11-22 23:50:42 +00001824/// SHUFFLE_MASK synthetic instruction. Otherwise, spill V3 to the constant pool.
Scott Michel266bc8f2007-12-04 22:23:35 +00001825/// In either case, the net result is going to eventually invoke SHUFB to
1826/// permute/shuffle the bytes from V1 and V2.
1827/// \note
Scott Michel7a1c9e92008-11-22 23:50:42 +00001828/// SHUFFLE_MASK is eventually selected as one of the C*D instructions, generate
Scott Michel266bc8f2007-12-04 22:23:35 +00001829/// control word for byte/halfword/word insertion. This takes care of a single
1830/// element move from V2 into V1.
1831/// \note
1832/// SPUISD::SHUFB is eventually selected as Cell's <i>shufb</i> instructions.
Dan Gohman475871a2008-07-27 21:46:04 +00001833static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00001834 const ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001835 SDValue V1 = Op.getOperand(0);
1836 SDValue V2 = Op.getOperand(1);
Dale Johannesena05dca42009-02-04 23:02:30 +00001837 DebugLoc dl = Op.getDebugLoc();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001838
Scott Michel266bc8f2007-12-04 22:23:35 +00001839 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001840
Scott Michel266bc8f2007-12-04 22:23:35 +00001841 // If we have a single element being moved from V1 to V2, this can be handled
1842 // using the C*[DX] compute mask instructions, but the vector elements have
Kalle Raiskilaca9460f2010-08-18 10:20:29 +00001843 // to be monotonically increasing with one exception element, and the source
1844 // slot of the element to move must be the same as the destination.
Owen Andersone50ed302009-08-10 22:56:29 +00001845 EVT VecVT = V1.getValueType();
1846 EVT EltVT = VecVT.getVectorElementType();
Scott Michel266bc8f2007-12-04 22:23:35 +00001847 unsigned EltsFromV2 = 0;
Kalle Raiskilaca9460f2010-08-18 10:20:29 +00001848 unsigned V2EltOffset = 0;
Scott Michel266bc8f2007-12-04 22:23:35 +00001849 unsigned V2EltIdx0 = 0;
1850 unsigned CurrElt = 0;
Scott Michelcc188272008-12-04 21:01:44 +00001851 unsigned MaxElts = VecVT.getVectorNumElements();
1852 unsigned PrevElt = 0;
Scott Michel266bc8f2007-12-04 22:23:35 +00001853 bool monotonic = true;
Scott Michelcc188272008-12-04 21:01:44 +00001854 bool rotate = true;
Kalle Raiskilabb7d33a2010-09-09 07:30:15 +00001855 int rotamt=0;
Kalle Raiskila47948072010-06-21 10:17:36 +00001856 EVT maskVT; // which of the c?d instructions to use
Scott Michelcc188272008-12-04 21:01:44 +00001857
Owen Anderson825b72b2009-08-11 20:47:22 +00001858 if (EltVT == MVT::i8) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001859 V2EltIdx0 = 16;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001860 maskVT = MVT::v16i8;
Owen Anderson825b72b2009-08-11 20:47:22 +00001861 } else if (EltVT == MVT::i16) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001862 V2EltIdx0 = 8;
Kalle Raiskila47948072010-06-21 10:17:36 +00001863 maskVT = MVT::v8i16;
Owen Anderson825b72b2009-08-11 20:47:22 +00001864 } else if (EltVT == MVT::i32 || EltVT == MVT::f32) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001865 V2EltIdx0 = 4;
Kalle Raiskila47948072010-06-21 10:17:36 +00001866 maskVT = MVT::v4i32;
Owen Anderson825b72b2009-08-11 20:47:22 +00001867 } else if (EltVT == MVT::i64 || EltVT == MVT::f64) {
Scott Michelcc188272008-12-04 21:01:44 +00001868 V2EltIdx0 = 2;
Kalle Raiskila47948072010-06-21 10:17:36 +00001869 maskVT = MVT::v2i64;
Scott Michelcc188272008-12-04 21:01:44 +00001870 } else
Torok Edwinc23197a2009-07-14 16:55:14 +00001871 llvm_unreachable("Unhandled vector type in LowerVECTOR_SHUFFLE");
Scott Michel266bc8f2007-12-04 22:23:35 +00001872
Nate Begeman9008ca62009-04-27 18:41:29 +00001873 for (unsigned i = 0; i != MaxElts; ++i) {
1874 if (SVN->getMaskElt(i) < 0)
1875 continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001876
Nate Begeman9008ca62009-04-27 18:41:29 +00001877 unsigned SrcElt = SVN->getMaskElt(i);
Scott Michel266bc8f2007-12-04 22:23:35 +00001878
Nate Begeman9008ca62009-04-27 18:41:29 +00001879 if (monotonic) {
1880 if (SrcElt >= V2EltIdx0) {
Kalle Raiskilaca9460f2010-08-18 10:20:29 +00001881 // TODO: optimize for the monotonic case when several consecutive
1882 // elements are taken form V2. Do we ever get such a case?
1883 if (EltsFromV2 == 0 && CurrElt == (SrcElt - V2EltIdx0))
1884 V2EltOffset = (SrcElt - V2EltIdx0) * (EltVT.getSizeInBits()/8);
1885 else
1886 monotonic = false;
1887 ++EltsFromV2;
Nate Begeman9008ca62009-04-27 18:41:29 +00001888 } else if (CurrElt != SrcElt) {
1889 monotonic = false;
Scott Michelcc188272008-12-04 21:01:44 +00001890 }
1891
Nate Begeman9008ca62009-04-27 18:41:29 +00001892 ++CurrElt;
1893 }
1894
1895 if (rotate) {
1896 if (PrevElt > 0 && SrcElt < MaxElts) {
1897 if ((PrevElt == SrcElt - 1)
1898 || (PrevElt == MaxElts - 1 && SrcElt == 0)) {
Scott Michelcc188272008-12-04 21:01:44 +00001899 PrevElt = SrcElt;
1900 } else {
Scott Michelcc188272008-12-04 21:01:44 +00001901 rotate = false;
1902 }
Kalle Raiskila0b4ab0c2010-09-08 11:53:38 +00001903 } else if (i == 0 || (PrevElt==0 && SrcElt==1)) {
1904 // First time or after a "wrap around"
Kalle Raiskilad87e5712010-11-22 16:28:26 +00001905 rotamt = SrcElt-i;
Nate Begeman9008ca62009-04-27 18:41:29 +00001906 PrevElt = SrcElt;
1907 } else {
1908 // This isn't a rotation, takes elements from vector 2
1909 rotate = false;
Scott Michelcc188272008-12-04 21:01:44 +00001910 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001911 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001912 }
1913
1914 if (EltsFromV2 == 1 && monotonic) {
1915 // Compute mask and shuffle
Owen Andersone50ed302009-08-10 22:56:29 +00001916 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Kalle Raiskila47948072010-06-21 10:17:36 +00001917
1918 // As SHUFFLE_MASK becomes a c?d instruction, feed it an address
1919 // R1 ($sp) is used here only as it is guaranteed to have last bits zero
1920 SDValue Pointer = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
1921 DAG.getRegister(SPU::R1, PtrVT),
Kalle Raiskilaca9460f2010-08-18 10:20:29 +00001922 DAG.getConstant(V2EltOffset, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001923 SDValue ShufMaskOp = DAG.getNode(SPUISD::SHUFFLE_MASK, dl,
Kalle Raiskila47948072010-06-21 10:17:36 +00001924 maskVT, Pointer);
1925
Scott Michel266bc8f2007-12-04 22:23:35 +00001926 // Use shuffle mask in SHUFB synthetic instruction:
Scott Michel6e1d1472009-03-16 18:47:25 +00001927 return DAG.getNode(SPUISD::SHUFB, dl, V1.getValueType(), V2, V1,
Dale Johannesena05dca42009-02-04 23:02:30 +00001928 ShufMaskOp);
Scott Michelcc188272008-12-04 21:01:44 +00001929 } else if (rotate) {
Kalle Raiskila0b4ab0c2010-09-08 11:53:38 +00001930 if (rotamt < 0)
1931 rotamt +=MaxElts;
1932 rotamt *= EltVT.getSizeInBits()/8;
Dale Johannesena05dca42009-02-04 23:02:30 +00001933 return DAG.getNode(SPUISD::ROTBYTES_LEFT, dl, V1.getValueType(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001934 V1, DAG.getConstant(rotamt, MVT::i16));
Scott Michel266bc8f2007-12-04 22:23:35 +00001935 } else {
Gabor Greif93c53e52008-08-31 15:37:04 +00001936 // Convert the SHUFFLE_VECTOR mask's input element units to the
1937 // actual bytes.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001938 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001939
Dan Gohman475871a2008-07-27 21:46:04 +00001940 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00001941 for (unsigned i = 0, e = MaxElts; i != e; ++i) {
1942 unsigned SrcElt = SVN->getMaskElt(i) < 0 ? 0 : SVN->getMaskElt(i);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001943
Nate Begeman9008ca62009-04-27 18:41:29 +00001944 for (unsigned j = 0; j < BytesPerElement; ++j)
Owen Anderson825b72b2009-08-11 20:47:22 +00001945 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,MVT::i8));
Scott Michel266bc8f2007-12-04 22:23:35 +00001946 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001947 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00001948 &ResultMask[0], ResultMask.size());
Dale Johannesena05dca42009-02-04 23:02:30 +00001949 return DAG.getNode(SPUISD::SHUFB, dl, V1.getValueType(), V1, V2, VPermMask);
Scott Michel266bc8f2007-12-04 22:23:35 +00001950 }
1951}
1952
Dan Gohman475871a2008-07-27 21:46:04 +00001953static SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
1954 SDValue Op0 = Op.getOperand(0); // Op0 = the scalar
Dale Johannesened2eee62009-02-06 01:31:28 +00001955 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00001956
Gabor Greifba36cb52008-08-28 21:40:38 +00001957 if (Op0.getNode()->getOpcode() == ISD::Constant) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001958 // For a constant, build the appropriate constant vector, which will
1959 // eventually simplify to a vector register load.
1960
Gabor Greifba36cb52008-08-28 21:40:38 +00001961 ConstantSDNode *CN = cast<ConstantSDNode>(Op0.getNode());
Dan Gohman475871a2008-07-27 21:46:04 +00001962 SmallVector<SDValue, 16> ConstVecValues;
Owen Andersone50ed302009-08-10 22:56:29 +00001963 EVT VT;
Scott Michel266bc8f2007-12-04 22:23:35 +00001964 size_t n_copies;
1965
1966 // Create a constant vector:
Owen Anderson825b72b2009-08-11 20:47:22 +00001967 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001968 default: llvm_unreachable("Unexpected constant value type in "
Torok Edwin481d15a2009-07-14 12:22:58 +00001969 "LowerSCALAR_TO_VECTOR");
Owen Anderson825b72b2009-08-11 20:47:22 +00001970 case MVT::v16i8: n_copies = 16; VT = MVT::i8; break;
1971 case MVT::v8i16: n_copies = 8; VT = MVT::i16; break;
1972 case MVT::v4i32: n_copies = 4; VT = MVT::i32; break;
1973 case MVT::v4f32: n_copies = 4; VT = MVT::f32; break;
1974 case MVT::v2i64: n_copies = 2; VT = MVT::i64; break;
1975 case MVT::v2f64: n_copies = 2; VT = MVT::f64; break;
Scott Michel266bc8f2007-12-04 22:23:35 +00001976 }
1977
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001978 SDValue CValue = DAG.getConstant(CN->getZExtValue(), VT);
Scott Michel266bc8f2007-12-04 22:23:35 +00001979 for (size_t j = 0; j < n_copies; ++j)
1980 ConstVecValues.push_back(CValue);
1981
Evan Chenga87008d2009-02-25 22:49:59 +00001982 return DAG.getNode(ISD::BUILD_VECTOR, dl, Op.getValueType(),
1983 &ConstVecValues[0], ConstVecValues.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001984 } else {
1985 // Otherwise, copy the value from one register to another:
Owen Anderson825b72b2009-08-11 20:47:22 +00001986 switch (Op0.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001987 default: llvm_unreachable("Unexpected value type in LowerSCALAR_TO_VECTOR");
Owen Anderson825b72b2009-08-11 20:47:22 +00001988 case MVT::i8:
1989 case MVT::i16:
1990 case MVT::i32:
1991 case MVT::i64:
1992 case MVT::f32:
1993 case MVT::f64:
Dale Johannesened2eee62009-02-06 01:31:28 +00001994 return DAG.getNode(SPUISD::PREFSLOT2VEC, dl, Op.getValueType(), Op0, Op0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001995 }
1996 }
1997
Dan Gohman475871a2008-07-27 21:46:04 +00001998 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001999}
2000
Dan Gohman475871a2008-07-27 21:46:04 +00002001static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00002002 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00002003 SDValue N = Op.getOperand(0);
2004 SDValue Elt = Op.getOperand(1);
Dale Johannesened2eee62009-02-06 01:31:28 +00002005 DebugLoc dl = Op.getDebugLoc();
Scott Michel7a1c9e92008-11-22 23:50:42 +00002006 SDValue retval;
Scott Michel266bc8f2007-12-04 22:23:35 +00002007
Scott Michel7a1c9e92008-11-22 23:50:42 +00002008 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Elt)) {
2009 // Constant argument:
2010 int EltNo = (int) C->getZExtValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002011
Scott Michel7a1c9e92008-11-22 23:50:42 +00002012 // sanity checks:
Owen Anderson825b72b2009-08-11 20:47:22 +00002013 if (VT == MVT::i8 && EltNo >= 16)
Torok Edwinc23197a2009-07-14 16:55:14 +00002014 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i8 extraction slot > 15");
Owen Anderson825b72b2009-08-11 20:47:22 +00002015 else if (VT == MVT::i16 && EltNo >= 8)
Torok Edwinc23197a2009-07-14 16:55:14 +00002016 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i16 extraction slot > 7");
Owen Anderson825b72b2009-08-11 20:47:22 +00002017 else if (VT == MVT::i32 && EltNo >= 4)
Torok Edwinc23197a2009-07-14 16:55:14 +00002018 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i32 extraction slot > 4");
Owen Anderson825b72b2009-08-11 20:47:22 +00002019 else if (VT == MVT::i64 && EltNo >= 2)
Torok Edwinc23197a2009-07-14 16:55:14 +00002020 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i64 extraction slot > 2");
Scott Michel266bc8f2007-12-04 22:23:35 +00002021
Owen Anderson825b72b2009-08-11 20:47:22 +00002022 if (EltNo == 0 && (VT == MVT::i32 || VT == MVT::i64)) {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002023 // i32 and i64: Element 0 is the preferred slot
Dale Johannesened2eee62009-02-06 01:31:28 +00002024 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT, N);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002025 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002026
Scott Michel7a1c9e92008-11-22 23:50:42 +00002027 // Need to generate shuffle mask and extract:
2028 int prefslot_begin = -1, prefslot_end = -1;
2029 int elt_byte = EltNo * VT.getSizeInBits() / 8;
2030
Owen Anderson825b72b2009-08-11 20:47:22 +00002031 switch (VT.getSimpleVT().SimpleTy) {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002032 default:
2033 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002034 case MVT::i8: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002035 prefslot_begin = prefslot_end = 3;
2036 break;
2037 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002038 case MVT::i16: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002039 prefslot_begin = 2; prefslot_end = 3;
2040 break;
2041 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002042 case MVT::i32:
2043 case MVT::f32: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002044 prefslot_begin = 0; prefslot_end = 3;
2045 break;
2046 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002047 case MVT::i64:
2048 case MVT::f64: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002049 prefslot_begin = 0; prefslot_end = 7;
2050 break;
2051 }
2052 }
2053
2054 assert(prefslot_begin != -1 && prefslot_end != -1 &&
2055 "LowerEXTRACT_VECTOR_ELT: preferred slots uninitialized");
2056
Scott Michel9b2420d2009-08-24 21:53:27 +00002057 unsigned int ShufBytes[16] = {
2058 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0
2059 };
Scott Michel7a1c9e92008-11-22 23:50:42 +00002060 for (int i = 0; i < 16; ++i) {
2061 // zero fill uppper part of preferred slot, don't care about the
2062 // other slots:
2063 unsigned int mask_val;
2064 if (i <= prefslot_end) {
2065 mask_val =
2066 ((i < prefslot_begin)
2067 ? 0x80
2068 : elt_byte + (i - prefslot_begin));
2069
2070 ShufBytes[i] = mask_val;
2071 } else
2072 ShufBytes[i] = ShufBytes[i % (prefslot_end + 1)];
2073 }
2074
2075 SDValue ShufMask[4];
2076 for (unsigned i = 0; i < sizeof(ShufMask)/sizeof(ShufMask[0]); ++i) {
Scott Michelcc188272008-12-04 21:01:44 +00002077 unsigned bidx = i * 4;
Scott Michel7a1c9e92008-11-22 23:50:42 +00002078 unsigned int bits = ((ShufBytes[bidx] << 24) |
2079 (ShufBytes[bidx+1] << 16) |
2080 (ShufBytes[bidx+2] << 8) |
2081 ShufBytes[bidx+3]);
Owen Anderson825b72b2009-08-11 20:47:22 +00002082 ShufMask[i] = DAG.getConstant(bits, MVT::i32);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002083 }
2084
Scott Michel7ea02ff2009-03-17 01:15:45 +00002085 SDValue ShufMaskVec =
Owen Anderson825b72b2009-08-11 20:47:22 +00002086 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002087 &ShufMask[0], sizeof(ShufMask)/sizeof(ShufMask[0]));
Scott Michel7a1c9e92008-11-22 23:50:42 +00002088
Dale Johannesened2eee62009-02-06 01:31:28 +00002089 retval = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
2090 DAG.getNode(SPUISD::SHUFB, dl, N.getValueType(),
Scott Michel7a1c9e92008-11-22 23:50:42 +00002091 N, N, ShufMaskVec));
2092 } else {
2093 // Variable index: Rotate the requested element into slot 0, then replicate
2094 // slot 0 across the vector
Owen Andersone50ed302009-08-10 22:56:29 +00002095 EVT VecVT = N.getValueType();
Kalle Raiskila82fe4672010-08-02 08:54:39 +00002096 if (!VecVT.isSimple() || !VecVT.isVector()) {
Chris Lattner75361b62010-04-07 22:58:41 +00002097 report_fatal_error("LowerEXTRACT_VECTOR_ELT: Must have a simple, 128-bit"
Torok Edwindac237e2009-07-08 20:53:28 +00002098 "vector type!");
Scott Michel7a1c9e92008-11-22 23:50:42 +00002099 }
2100
2101 // Make life easier by making sure the index is zero-extended to i32
Owen Anderson825b72b2009-08-11 20:47:22 +00002102 if (Elt.getValueType() != MVT::i32)
2103 Elt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Elt);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002104
2105 // Scale the index to a bit/byte shift quantity
2106 APInt scaleFactor =
Scott Michel104de432008-11-24 17:11:17 +00002107 APInt(32, uint64_t(16 / N.getValueType().getVectorNumElements()), false);
2108 unsigned scaleShift = scaleFactor.logBase2();
Scott Michel7a1c9e92008-11-22 23:50:42 +00002109 SDValue vecShift;
Scott Michel7a1c9e92008-11-22 23:50:42 +00002110
Scott Michel104de432008-11-24 17:11:17 +00002111 if (scaleShift > 0) {
2112 // Scale the shift factor:
Owen Anderson825b72b2009-08-11 20:47:22 +00002113 Elt = DAG.getNode(ISD::SHL, dl, MVT::i32, Elt,
2114 DAG.getConstant(scaleShift, MVT::i32));
Scott Michel7a1c9e92008-11-22 23:50:42 +00002115 }
2116
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +00002117 vecShift = DAG.getNode(SPUISD::SHL_BYTES, dl, VecVT, N, Elt);
Scott Michel104de432008-11-24 17:11:17 +00002118
2119 // Replicate the bytes starting at byte 0 across the entire vector (for
2120 // consistency with the notion of a unified register set)
Scott Michel7a1c9e92008-11-22 23:50:42 +00002121 SDValue replicate;
2122
Owen Anderson825b72b2009-08-11 20:47:22 +00002123 switch (VT.getSimpleVT().SimpleTy) {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002124 default:
Chris Lattner75361b62010-04-07 22:58:41 +00002125 report_fatal_error("LowerEXTRACT_VECTOR_ELT(varable): Unhandled vector"
Torok Edwindac237e2009-07-08 20:53:28 +00002126 "type");
Scott Michel7a1c9e92008-11-22 23:50:42 +00002127 /*NOTREACHED*/
Owen Anderson825b72b2009-08-11 20:47:22 +00002128 case MVT::i8: {
2129 SDValue factor = DAG.getConstant(0x00000000, MVT::i32);
2130 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002131 factor, factor, factor, factor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002132 break;
2133 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002134 case MVT::i16: {
2135 SDValue factor = DAG.getConstant(0x00010001, MVT::i32);
2136 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002137 factor, factor, factor, factor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002138 break;
2139 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002140 case MVT::i32:
2141 case MVT::f32: {
2142 SDValue factor = DAG.getConstant(0x00010203, MVT::i32);
2143 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002144 factor, factor, factor, factor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002145 break;
2146 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002147 case MVT::i64:
2148 case MVT::f64: {
2149 SDValue loFactor = DAG.getConstant(0x00010203, MVT::i32);
2150 SDValue hiFactor = DAG.getConstant(0x04050607, MVT::i32);
2151 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00002152 loFactor, hiFactor, loFactor, hiFactor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002153 break;
2154 }
2155 }
2156
Dale Johannesened2eee62009-02-06 01:31:28 +00002157 retval = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
2158 DAG.getNode(SPUISD::SHUFB, dl, VecVT,
Scott Michel1a6cdb62008-12-01 17:56:02 +00002159 vecShift, vecShift, replicate));
Scott Michel266bc8f2007-12-04 22:23:35 +00002160 }
2161
Scott Michel7a1c9e92008-11-22 23:50:42 +00002162 return retval;
Scott Michel266bc8f2007-12-04 22:23:35 +00002163}
2164
Dan Gohman475871a2008-07-27 21:46:04 +00002165static SDValue LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
2166 SDValue VecOp = Op.getOperand(0);
2167 SDValue ValOp = Op.getOperand(1);
2168 SDValue IdxOp = Op.getOperand(2);
Dale Johannesened2eee62009-02-06 01:31:28 +00002169 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002170 EVT VT = Op.getValueType();
Kalle Raiskilabd887df2010-08-29 12:41:50 +00002171 EVT eltVT = ValOp.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +00002172
Kalle Raiskila43d225d2010-06-09 09:58:17 +00002173 // use 0 when the lane to insert to is 'undef'
Kalle Raiskilabd887df2010-08-29 12:41:50 +00002174 int64_t Offset=0;
Kalle Raiskila43d225d2010-06-09 09:58:17 +00002175 if (IdxOp.getOpcode() != ISD::UNDEF) {
2176 ConstantSDNode *CN = cast<ConstantSDNode>(IdxOp);
2177 assert(CN != 0 && "LowerINSERT_VECTOR_ELT: Index is not constant!");
Kalle Raiskilabd887df2010-08-29 12:41:50 +00002178 Offset = (CN->getSExtValue()) * eltVT.getSizeInBits()/8;
Kalle Raiskila43d225d2010-06-09 09:58:17 +00002179 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002180
Owen Andersone50ed302009-08-10 22:56:29 +00002181 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel1a6cdb62008-12-01 17:56:02 +00002182 // Use $sp ($1) because it's always 16-byte aligned and it's available:
Dale Johannesened2eee62009-02-06 01:31:28 +00002183 SDValue Pointer = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michel1a6cdb62008-12-01 17:56:02 +00002184 DAG.getRegister(SPU::R1, PtrVT),
Kalle Raiskilabd887df2010-08-29 12:41:50 +00002185 DAG.getConstant(Offset, PtrVT));
Kalle Raiskilabc2697c2010-08-04 13:59:48 +00002186 // widen the mask when dealing with half vectors
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002187 EVT maskVT = EVT::getVectorVT(*(DAG.getContext()), VT.getVectorElementType(),
Kalle Raiskilabc2697c2010-08-04 13:59:48 +00002188 128/ VT.getVectorElementType().getSizeInBits());
2189 SDValue ShufMask = DAG.getNode(SPUISD::SHUFFLE_MASK, dl, maskVT, Pointer);
Scott Michel266bc8f2007-12-04 22:23:35 +00002190
Dan Gohman475871a2008-07-27 21:46:04 +00002191 SDValue result =
Dale Johannesened2eee62009-02-06 01:31:28 +00002192 DAG.getNode(SPUISD::SHUFB, dl, VT,
2193 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, ValOp),
Scott Michel1df30c42008-12-29 03:23:36 +00002194 VecOp,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002195 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, ShufMask));
Scott Michel266bc8f2007-12-04 22:23:35 +00002196
2197 return result;
2198}
2199
Scott Michelf0569be2008-12-27 04:51:36 +00002200static SDValue LowerI8Math(SDValue Op, SelectionDAG &DAG, unsigned Opc,
2201 const TargetLowering &TLI)
Scott Michela59d4692008-02-23 18:41:37 +00002202{
Dan Gohman475871a2008-07-27 21:46:04 +00002203 SDValue N0 = Op.getOperand(0); // Everything has at least one operand
Dale Johannesened2eee62009-02-06 01:31:28 +00002204 DebugLoc dl = Op.getDebugLoc();
Owen Anderson95771af2011-02-25 21:41:48 +00002205 EVT ShiftVT = TLI.getShiftAmountTy(N0.getValueType());
Scott Michel266bc8f2007-12-04 22:23:35 +00002206
Owen Anderson825b72b2009-08-11 20:47:22 +00002207 assert(Op.getValueType() == MVT::i8);
Scott Michel266bc8f2007-12-04 22:23:35 +00002208 switch (Opc) {
2209 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00002210 llvm_unreachable("Unhandled i8 math operator");
Scott Michel266bc8f2007-12-04 22:23:35 +00002211 /*NOTREACHED*/
2212 break;
Scott Michel02d711b2008-12-30 23:28:25 +00002213 case ISD::ADD: {
2214 // 8-bit addition: Promote the arguments up to 16-bits and truncate
2215 // the result:
2216 SDValue N1 = Op.getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002217 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2218 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2219 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2220 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel02d711b2008-12-30 23:28:25 +00002221
2222 }
2223
Scott Michel266bc8f2007-12-04 22:23:35 +00002224 case ISD::SUB: {
2225 // 8-bit subtraction: Promote the arguments up to 16-bits and truncate
2226 // the result:
Dan Gohman475871a2008-07-27 21:46:04 +00002227 SDValue N1 = Op.getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002228 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2229 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2230 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2231 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel5af8f0e2008-07-16 17:17:29 +00002232 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002233 case ISD::ROTR:
2234 case ISD::ROTL: {
Dan Gohman475871a2008-07-27 21:46:04 +00002235 SDValue N1 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002236 EVT N1VT = N1.getValueType();
Scott Michel7ea02ff2009-03-17 01:15:45 +00002237
Owen Anderson825b72b2009-08-11 20:47:22 +00002238 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, N0);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002239 if (!N1VT.bitsEq(ShiftVT)) {
2240 unsigned N1Opc = N1.getValueType().bitsLT(ShiftVT)
2241 ? ISD::ZERO_EXTEND
2242 : ISD::TRUNCATE;
2243 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2244 }
2245
2246 // Replicate lower 8-bits into upper 8:
Dan Gohman475871a2008-07-27 21:46:04 +00002247 SDValue ExpandArg =
Owen Anderson825b72b2009-08-11 20:47:22 +00002248 DAG.getNode(ISD::OR, dl, MVT::i16, N0,
2249 DAG.getNode(ISD::SHL, dl, MVT::i16,
2250 N0, DAG.getConstant(8, MVT::i32)));
Scott Michel7ea02ff2009-03-17 01:15:45 +00002251
2252 // Truncate back down to i8
Owen Anderson825b72b2009-08-11 20:47:22 +00002253 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2254 DAG.getNode(Opc, dl, MVT::i16, ExpandArg, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002255 }
2256 case ISD::SRL:
2257 case ISD::SHL: {
Dan Gohman475871a2008-07-27 21:46:04 +00002258 SDValue N1 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002259 EVT N1VT = N1.getValueType();
Scott Michel7ea02ff2009-03-17 01:15:45 +00002260
Owen Anderson825b72b2009-08-11 20:47:22 +00002261 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, N0);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002262 if (!N1VT.bitsEq(ShiftVT)) {
2263 unsigned N1Opc = ISD::ZERO_EXTEND;
2264
2265 if (N1.getValueType().bitsGT(ShiftVT))
2266 N1Opc = ISD::TRUNCATE;
2267
2268 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2269 }
2270
Owen Anderson825b72b2009-08-11 20:47:22 +00002271 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2272 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002273 }
2274 case ISD::SRA: {
Dan Gohman475871a2008-07-27 21:46:04 +00002275 SDValue N1 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002276 EVT N1VT = N1.getValueType();
Scott Michel7ea02ff2009-03-17 01:15:45 +00002277
Owen Anderson825b72b2009-08-11 20:47:22 +00002278 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002279 if (!N1VT.bitsEq(ShiftVT)) {
2280 unsigned N1Opc = ISD::SIGN_EXTEND;
2281
2282 if (N1VT.bitsGT(ShiftVT))
2283 N1Opc = ISD::TRUNCATE;
2284 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2285 }
2286
Owen Anderson825b72b2009-08-11 20:47:22 +00002287 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2288 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002289 }
2290 case ISD::MUL: {
Dan Gohman475871a2008-07-27 21:46:04 +00002291 SDValue N1 = Op.getOperand(1);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002292
Owen Anderson825b72b2009-08-11 20:47:22 +00002293 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2294 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2295 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2296 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002297 break;
2298 }
2299 }
2300
Dan Gohman475871a2008-07-27 21:46:04 +00002301 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002302}
2303
2304//! Lower byte immediate operations for v16i8 vectors:
Dan Gohman475871a2008-07-27 21:46:04 +00002305static SDValue
2306LowerByteImmed(SDValue Op, SelectionDAG &DAG) {
2307 SDValue ConstVec;
2308 SDValue Arg;
Owen Andersone50ed302009-08-10 22:56:29 +00002309 EVT VT = Op.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00002310 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00002311
2312 ConstVec = Op.getOperand(0);
2313 Arg = Op.getOperand(1);
Gabor Greifba36cb52008-08-28 21:40:38 +00002314 if (ConstVec.getNode()->getOpcode() != ISD::BUILD_VECTOR) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002315 if (ConstVec.getNode()->getOpcode() == ISD::BITCAST) {
Scott Michel266bc8f2007-12-04 22:23:35 +00002316 ConstVec = ConstVec.getOperand(0);
2317 } else {
2318 ConstVec = Op.getOperand(1);
2319 Arg = Op.getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002320 if (ConstVec.getNode()->getOpcode() == ISD::BITCAST) {
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002321 ConstVec = ConstVec.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002322 }
2323 }
2324 }
2325
Gabor Greifba36cb52008-08-28 21:40:38 +00002326 if (ConstVec.getNode()->getOpcode() == ISD::BUILD_VECTOR) {
Scott Michel7ea02ff2009-03-17 01:15:45 +00002327 BuildVectorSDNode *BCN = dyn_cast<BuildVectorSDNode>(ConstVec.getNode());
2328 assert(BCN != 0 && "Expected BuildVectorSDNode in SPU LowerByteImmed");
Scott Michel266bc8f2007-12-04 22:23:35 +00002329
Scott Michel7ea02ff2009-03-17 01:15:45 +00002330 APInt APSplatBits, APSplatUndef;
2331 unsigned SplatBitSize;
2332 bool HasAnyUndefs;
2333 unsigned minSplatBits = VT.getVectorElementType().getSizeInBits();
2334
2335 if (BCN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
2336 HasAnyUndefs, minSplatBits)
2337 && minSplatBits <= SplatBitSize) {
2338 uint64_t SplatBits = APSplatBits.getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00002339 SDValue tc = DAG.getTargetConstant(SplatBits & 0xff, MVT::i8);
Scott Michel266bc8f2007-12-04 22:23:35 +00002340
Scott Michel7ea02ff2009-03-17 01:15:45 +00002341 SmallVector<SDValue, 16> tcVec;
2342 tcVec.assign(16, tc);
Dale Johannesened2eee62009-02-06 01:31:28 +00002343 return DAG.getNode(Op.getNode()->getOpcode(), dl, VT, Arg,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002344 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &tcVec[0], tcVec.size()));
Scott Michel266bc8f2007-12-04 22:23:35 +00002345 }
2346 }
Scott Michel9de57a92009-01-26 22:33:37 +00002347
Nate Begeman24dc3462008-07-29 19:07:27 +00002348 // These operations (AND, OR, XOR) are legal, they just couldn't be custom
2349 // lowered. Return the operation, rather than a null SDValue.
2350 return Op;
Scott Michel266bc8f2007-12-04 22:23:35 +00002351}
2352
Scott Michel266bc8f2007-12-04 22:23:35 +00002353//! Custom lowering for CTPOP (count population)
2354/*!
2355 Custom lowering code that counts the number ones in the input
2356 operand. SPU has such an instruction, but it counts the number of
2357 ones per byte, which then have to be accumulated.
2358*/
Dan Gohman475871a2008-07-27 21:46:04 +00002359static SDValue LowerCTPOP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00002360 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002361 EVT vecVT = EVT::getVectorVT(*DAG.getContext(),
Owen Anderson23b9b192009-08-12 00:36:31 +00002362 VT, (128 / VT.getSizeInBits()));
Dale Johannesena05dca42009-02-04 23:02:30 +00002363 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00002364
Owen Anderson825b72b2009-08-11 20:47:22 +00002365 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002366 default:
2367 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002368 case MVT::i8: {
Dan Gohman475871a2008-07-27 21:46:04 +00002369 SDValue N = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00002370 SDValue Elt0 = DAG.getConstant(0, MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00002371
Dale Johannesena05dca42009-02-04 23:02:30 +00002372 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2373 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +00002374
Owen Anderson825b72b2009-08-11 20:47:22 +00002375 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i8, CNTB, Elt0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002376 }
2377
Owen Anderson825b72b2009-08-11 20:47:22 +00002378 case MVT::i16: {
Scott Michel266bc8f2007-12-04 22:23:35 +00002379 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner84bc5422007-12-31 04:13:23 +00002380 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Scott Michel266bc8f2007-12-04 22:23:35 +00002381
Chris Lattner84bc5422007-12-31 04:13:23 +00002382 unsigned CNTB_reg = RegInfo.createVirtualRegister(&SPU::R16CRegClass);
Scott Michel266bc8f2007-12-04 22:23:35 +00002383
Dan Gohman475871a2008-07-27 21:46:04 +00002384 SDValue N = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00002385 SDValue Elt0 = DAG.getConstant(0, MVT::i16);
2386 SDValue Mask0 = DAG.getConstant(0x0f, MVT::i16);
2387 SDValue Shift1 = DAG.getConstant(8, MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00002388
Dale Johannesena05dca42009-02-04 23:02:30 +00002389 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2390 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +00002391
2392 // CNTB_result becomes the chain to which all of the virtual registers
2393 // CNTB_reg, SUM1_reg become associated:
Dan Gohman475871a2008-07-27 21:46:04 +00002394 SDValue CNTB_result =
Owen Anderson825b72b2009-08-11 20:47:22 +00002395 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, CNTB, Elt0);
Scott Michel5af8f0e2008-07-16 17:17:29 +00002396
Dan Gohman475871a2008-07-27 21:46:04 +00002397 SDValue CNTB_rescopy =
Dale Johannesena05dca42009-02-04 23:02:30 +00002398 DAG.getCopyToReg(CNTB_result, dl, CNTB_reg, CNTB_result);
Scott Michel266bc8f2007-12-04 22:23:35 +00002399
Owen Anderson825b72b2009-08-11 20:47:22 +00002400 SDValue Tmp1 = DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i16);
Scott Michel266bc8f2007-12-04 22:23:35 +00002401
Owen Anderson825b72b2009-08-11 20:47:22 +00002402 return DAG.getNode(ISD::AND, dl, MVT::i16,
2403 DAG.getNode(ISD::ADD, dl, MVT::i16,
2404 DAG.getNode(ISD::SRL, dl, MVT::i16,
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002405 Tmp1, Shift1),
2406 Tmp1),
2407 Mask0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002408 }
2409
Owen Anderson825b72b2009-08-11 20:47:22 +00002410 case MVT::i32: {
Scott Michel266bc8f2007-12-04 22:23:35 +00002411 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner84bc5422007-12-31 04:13:23 +00002412 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Scott Michel266bc8f2007-12-04 22:23:35 +00002413
Chris Lattner84bc5422007-12-31 04:13:23 +00002414 unsigned CNTB_reg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
2415 unsigned SUM1_reg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
Scott Michel266bc8f2007-12-04 22:23:35 +00002416
Dan Gohman475871a2008-07-27 21:46:04 +00002417 SDValue N = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00002418 SDValue Elt0 = DAG.getConstant(0, MVT::i32);
2419 SDValue Mask0 = DAG.getConstant(0xff, MVT::i32);
2420 SDValue Shift1 = DAG.getConstant(16, MVT::i32);
2421 SDValue Shift2 = DAG.getConstant(8, MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00002422
Dale Johannesena05dca42009-02-04 23:02:30 +00002423 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2424 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +00002425
2426 // CNTB_result becomes the chain to which all of the virtual registers
2427 // CNTB_reg, SUM1_reg become associated:
Dan Gohman475871a2008-07-27 21:46:04 +00002428 SDValue CNTB_result =
Owen Anderson825b72b2009-08-11 20:47:22 +00002429 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32, CNTB, Elt0);
Scott Michel5af8f0e2008-07-16 17:17:29 +00002430
Dan Gohman475871a2008-07-27 21:46:04 +00002431 SDValue CNTB_rescopy =
Dale Johannesena05dca42009-02-04 23:02:30 +00002432 DAG.getCopyToReg(CNTB_result, dl, CNTB_reg, CNTB_result);
Scott Michel266bc8f2007-12-04 22:23:35 +00002433
Dan Gohman475871a2008-07-27 21:46:04 +00002434 SDValue Comp1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002435 DAG.getNode(ISD::SRL, dl, MVT::i32,
2436 DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i32),
Dale Johannesena05dca42009-02-04 23:02:30 +00002437 Shift1);
Scott Michel266bc8f2007-12-04 22:23:35 +00002438
Dan Gohman475871a2008-07-27 21:46:04 +00002439 SDValue Sum1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002440 DAG.getNode(ISD::ADD, dl, MVT::i32, Comp1,
2441 DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i32));
Scott Michel266bc8f2007-12-04 22:23:35 +00002442
Dan Gohman475871a2008-07-27 21:46:04 +00002443 SDValue Sum1_rescopy =
Dale Johannesena05dca42009-02-04 23:02:30 +00002444 DAG.getCopyToReg(CNTB_result, dl, SUM1_reg, Sum1);
Scott Michel266bc8f2007-12-04 22:23:35 +00002445
Dan Gohman475871a2008-07-27 21:46:04 +00002446 SDValue Comp2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002447 DAG.getNode(ISD::SRL, dl, MVT::i32,
2448 DAG.getCopyFromReg(Sum1_rescopy, dl, SUM1_reg, MVT::i32),
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002449 Shift2);
Dan Gohman475871a2008-07-27 21:46:04 +00002450 SDValue Sum2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002451 DAG.getNode(ISD::ADD, dl, MVT::i32, Comp2,
2452 DAG.getCopyFromReg(Sum1_rescopy, dl, SUM1_reg, MVT::i32));
Scott Michel266bc8f2007-12-04 22:23:35 +00002453
Owen Anderson825b72b2009-08-11 20:47:22 +00002454 return DAG.getNode(ISD::AND, dl, MVT::i32, Sum2, Mask0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002455 }
2456
Owen Anderson825b72b2009-08-11 20:47:22 +00002457 case MVT::i64:
Scott Michel266bc8f2007-12-04 22:23:35 +00002458 break;
2459 }
2460
Dan Gohman475871a2008-07-27 21:46:04 +00002461 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002462}
2463
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002464//! Lower ISD::FP_TO_SINT, ISD::FP_TO_UINT for i32
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002465/*!
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002466 f32->i32 passes through unchanged, whereas f64->i32 expands to a libcall.
2467 All conversions to i64 are expanded to a libcall.
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002468 */
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002469static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002470 const SPUTargetLowering &TLI) {
Owen Andersone50ed302009-08-10 22:56:29 +00002471 EVT OpVT = Op.getValueType();
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002472 SDValue Op0 = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00002473 EVT Op0VT = Op0.getValueType();
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002474
Owen Anderson825b72b2009-08-11 20:47:22 +00002475 if ((OpVT == MVT::i32 && Op0VT == MVT::f64)
2476 || OpVT == MVT::i64) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002477 // Convert f32 / f64 to i32 / i64 via libcall.
2478 RTLIB::Libcall LC =
2479 (Op.getOpcode() == ISD::FP_TO_SINT)
2480 ? RTLIB::getFPTOSINT(Op0VT, OpVT)
2481 : RTLIB::getFPTOUINT(Op0VT, OpVT);
2482 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unexpectd fp-to-int conversion!");
2483 SDValue Dummy;
2484 return ExpandLibCall(LC, Op, DAG, false, Dummy, TLI);
2485 }
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002486
Eli Friedman36df4992009-05-27 00:47:34 +00002487 return Op;
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002488}
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002489
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002490//! Lower ISD::SINT_TO_FP, ISD::UINT_TO_FP for i32
2491/*!
2492 i32->f32 passes through unchanged, whereas i32->f64 is expanded to a libcall.
2493 All conversions from i64 are expanded to a libcall.
2494 */
2495static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002496 const SPUTargetLowering &TLI) {
Owen Andersone50ed302009-08-10 22:56:29 +00002497 EVT OpVT = Op.getValueType();
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002498 SDValue Op0 = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00002499 EVT Op0VT = Op0.getValueType();
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002500
Owen Anderson825b72b2009-08-11 20:47:22 +00002501 if ((OpVT == MVT::f64 && Op0VT == MVT::i32)
2502 || Op0VT == MVT::i64) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002503 // Convert i32, i64 to f64 via libcall:
2504 RTLIB::Libcall LC =
2505 (Op.getOpcode() == ISD::SINT_TO_FP)
2506 ? RTLIB::getSINTTOFP(Op0VT, OpVT)
2507 : RTLIB::getUINTTOFP(Op0VT, OpVT);
2508 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unexpectd int-to-fp conversion!");
2509 SDValue Dummy;
2510 return ExpandLibCall(LC, Op, DAG, false, Dummy, TLI);
2511 }
2512
Eli Friedman36df4992009-05-27 00:47:34 +00002513 return Op;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002514}
2515
2516//! Lower ISD::SETCC
2517/*!
Owen Anderson825b72b2009-08-11 20:47:22 +00002518 This handles MVT::f64 (double floating point) condition lowering
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002519 */
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002520static SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG,
2521 const TargetLowering &TLI) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002522 CondCodeSDNode *CC = dyn_cast<CondCodeSDNode>(Op.getOperand(2));
Dale Johannesen6f38cb62009-02-07 19:59:05 +00002523 DebugLoc dl = Op.getDebugLoc();
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002524 assert(CC != 0 && "LowerSETCC: CondCodeSDNode should not be null here!\n");
2525
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002526 SDValue lhs = Op.getOperand(0);
2527 SDValue rhs = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002528 EVT lhsVT = lhs.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00002529 assert(lhsVT == MVT::f64 && "LowerSETCC: type other than MVT::64\n");
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002530
Owen Andersone50ed302009-08-10 22:56:29 +00002531 EVT ccResultVT = TLI.getSetCCResultType(lhs.getValueType());
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002532 APInt ccResultOnes = APInt::getAllOnesValue(ccResultVT.getSizeInBits());
Owen Anderson825b72b2009-08-11 20:47:22 +00002533 EVT IntVT(MVT::i64);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002534
2535 // Take advantage of the fact that (truncate (sra arg, 32)) is efficiently
2536 // selected to a NOP:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002537 SDValue i64lhs = DAG.getNode(ISD::BITCAST, dl, IntVT, lhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002538 SDValue lhsHi32 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002539 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32,
Dale Johannesenf5d97892009-02-04 01:48:28 +00002540 DAG.getNode(ISD::SRL, dl, IntVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002541 i64lhs, DAG.getConstant(32, MVT::i32)));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002542 SDValue lhsHi32abs =
Owen Anderson825b72b2009-08-11 20:47:22 +00002543 DAG.getNode(ISD::AND, dl, MVT::i32,
2544 lhsHi32, DAG.getConstant(0x7fffffff, MVT::i32));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002545 SDValue lhsLo32 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002546 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, i64lhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002547
2548 // SETO and SETUO only use the lhs operand:
2549 if (CC->get() == ISD::SETO) {
2550 // Evaluates to true if Op0 is not [SQ]NaN - lowers to the inverse of
2551 // SETUO
2552 APInt ccResultAllOnes = APInt::getAllOnesValue(ccResultVT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00002553 return DAG.getNode(ISD::XOR, dl, ccResultVT,
2554 DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002555 lhs, DAG.getConstantFP(0.0, lhsVT),
2556 ISD::SETUO),
2557 DAG.getConstant(ccResultAllOnes, ccResultVT));
2558 } else if (CC->get() == ISD::SETUO) {
2559 // Evaluates to true if Op0 is [SQ]NaN
Dale Johannesenf5d97892009-02-04 01:48:28 +00002560 return DAG.getNode(ISD::AND, dl, ccResultVT,
2561 DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002562 lhsHi32abs,
Owen Anderson825b72b2009-08-11 20:47:22 +00002563 DAG.getConstant(0x7ff00000, MVT::i32),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002564 ISD::SETGE),
Dale Johannesenf5d97892009-02-04 01:48:28 +00002565 DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002566 lhsLo32,
Owen Anderson825b72b2009-08-11 20:47:22 +00002567 DAG.getConstant(0, MVT::i32),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002568 ISD::SETGT));
2569 }
2570
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002571 SDValue i64rhs = DAG.getNode(ISD::BITCAST, dl, IntVT, rhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002572 SDValue rhsHi32 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002573 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32,
Dale Johannesenf5d97892009-02-04 01:48:28 +00002574 DAG.getNode(ISD::SRL, dl, IntVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002575 i64rhs, DAG.getConstant(32, MVT::i32)));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002576
2577 // If a value is negative, subtract from the sign magnitude constant:
2578 SDValue signMag2TC = DAG.getConstant(0x8000000000000000ULL, IntVT);
2579
2580 // Convert the sign-magnitude representation into 2's complement:
Dale Johannesenf5d97892009-02-04 01:48:28 +00002581 SDValue lhsSelectMask = DAG.getNode(ISD::SRA, dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002582 lhsHi32, DAG.getConstant(31, MVT::i32));
Dale Johannesenf5d97892009-02-04 01:48:28 +00002583 SDValue lhsSignMag2TC = DAG.getNode(ISD::SUB, dl, IntVT, signMag2TC, i64lhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002584 SDValue lhsSelect =
Dale Johannesenf5d97892009-02-04 01:48:28 +00002585 DAG.getNode(ISD::SELECT, dl, IntVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002586 lhsSelectMask, lhsSignMag2TC, i64lhs);
2587
Dale Johannesenf5d97892009-02-04 01:48:28 +00002588 SDValue rhsSelectMask = DAG.getNode(ISD::SRA, dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002589 rhsHi32, DAG.getConstant(31, MVT::i32));
Dale Johannesenf5d97892009-02-04 01:48:28 +00002590 SDValue rhsSignMag2TC = DAG.getNode(ISD::SUB, dl, IntVT, signMag2TC, i64rhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002591 SDValue rhsSelect =
Dale Johannesenf5d97892009-02-04 01:48:28 +00002592 DAG.getNode(ISD::SELECT, dl, IntVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002593 rhsSelectMask, rhsSignMag2TC, i64rhs);
2594
2595 unsigned compareOp;
2596
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002597 switch (CC->get()) {
2598 case ISD::SETOEQ:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002599 case ISD::SETUEQ:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002600 compareOp = ISD::SETEQ; break;
2601 case ISD::SETOGT:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002602 case ISD::SETUGT:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002603 compareOp = ISD::SETGT; break;
2604 case ISD::SETOGE:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002605 case ISD::SETUGE:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002606 compareOp = ISD::SETGE; break;
2607 case ISD::SETOLT:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002608 case ISD::SETULT:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002609 compareOp = ISD::SETLT; break;
2610 case ISD::SETOLE:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002611 case ISD::SETULE:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002612 compareOp = ISD::SETLE; break;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002613 case ISD::SETUNE:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002614 case ISD::SETONE:
2615 compareOp = ISD::SETNE; break;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002616 default:
Chris Lattner75361b62010-04-07 22:58:41 +00002617 report_fatal_error("CellSPU ISel Select: unimplemented f64 condition");
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002618 }
2619
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002620 SDValue result =
Scott Michel6e1d1472009-03-16 18:47:25 +00002621 DAG.getSetCC(dl, ccResultVT, lhsSelect, rhsSelect,
Dale Johannesenf5d97892009-02-04 01:48:28 +00002622 (ISD::CondCode) compareOp);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002623
2624 if ((CC->get() & 0x8) == 0) {
2625 // Ordered comparison:
Dale Johannesenf5d97892009-02-04 01:48:28 +00002626 SDValue lhsNaN = DAG.getSetCC(dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002627 lhs, DAG.getConstantFP(0.0, MVT::f64),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002628 ISD::SETO);
Dale Johannesenf5d97892009-02-04 01:48:28 +00002629 SDValue rhsNaN = DAG.getSetCC(dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002630 rhs, DAG.getConstantFP(0.0, MVT::f64),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002631 ISD::SETO);
Dale Johannesenf5d97892009-02-04 01:48:28 +00002632 SDValue ordered = DAG.getNode(ISD::AND, dl, ccResultVT, lhsNaN, rhsNaN);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002633
Dale Johannesenf5d97892009-02-04 01:48:28 +00002634 result = DAG.getNode(ISD::AND, dl, ccResultVT, ordered, result);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002635 }
2636
2637 return result;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002638}
2639
Scott Michel7a1c9e92008-11-22 23:50:42 +00002640//! Lower ISD::SELECT_CC
2641/*!
2642 ISD::SELECT_CC can (generally) be implemented directly on the SPU using the
2643 SELB instruction.
2644
2645 \note Need to revisit this in the future: if the code path through the true
2646 and false value computations is longer than the latency of a branch (6
2647 cycles), then it would be more advantageous to branch and insert a new basic
2648 block and branch on the condition. However, this code does not make that
2649 assumption, given the simplisitc uses so far.
2650 */
2651
Scott Michelf0569be2008-12-27 04:51:36 +00002652static SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG,
2653 const TargetLowering &TLI) {
Owen Andersone50ed302009-08-10 22:56:29 +00002654 EVT VT = Op.getValueType();
Scott Michel7a1c9e92008-11-22 23:50:42 +00002655 SDValue lhs = Op.getOperand(0);
2656 SDValue rhs = Op.getOperand(1);
2657 SDValue trueval = Op.getOperand(2);
2658 SDValue falseval = Op.getOperand(3);
2659 SDValue condition = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00002660 DebugLoc dl = Op.getDebugLoc();
Scott Michel7a1c9e92008-11-22 23:50:42 +00002661
Scott Michelf0569be2008-12-27 04:51:36 +00002662 // NOTE: SELB's arguments: $rA, $rB, $mask
2663 //
2664 // SELB selects bits from $rA where bits in $mask are 0, bits from $rB
2665 // where bits in $mask are 1. CCond will be inverted, having 1s where the
2666 // condition was true and 0s where the condition was false. Hence, the
2667 // arguments to SELB get reversed.
2668
Scott Michel7a1c9e92008-11-22 23:50:42 +00002669 // Note: Really should be ISD::SELECT instead of SPUISD::SELB, but LLVM's
2670 // legalizer insists on combining SETCC/SELECT into SELECT_CC, so we end up
2671 // with another "cannot select select_cc" assert:
2672
Dale Johannesende064702009-02-06 21:50:26 +00002673 SDValue compare = DAG.getNode(ISD::SETCC, dl,
Duncan Sands5480c042009-01-01 15:52:00 +00002674 TLI.getSetCCResultType(Op.getValueType()),
Scott Michelf0569be2008-12-27 04:51:36 +00002675 lhs, rhs, condition);
Dale Johannesende064702009-02-06 21:50:26 +00002676 return DAG.getNode(SPUISD::SELB, dl, VT, falseval, trueval, compare);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002677}
2678
Scott Michelb30e8f62008-12-02 19:53:53 +00002679//! Custom lower ISD::TRUNCATE
2680static SDValue LowerTRUNCATE(SDValue Op, SelectionDAG &DAG)
2681{
Scott Michel6e1d1472009-03-16 18:47:25 +00002682 // Type to truncate to
Owen Andersone50ed302009-08-10 22:56:29 +00002683 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00002684 MVT simpleVT = VT.getSimpleVT();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002685 EVT VecVT = EVT::getVectorVT(*DAG.getContext(),
Owen Anderson23b9b192009-08-12 00:36:31 +00002686 VT, (128 / VT.getSizeInBits()));
Dale Johannesende064702009-02-06 21:50:26 +00002687 DebugLoc dl = Op.getDebugLoc();
Scott Michelb30e8f62008-12-02 19:53:53 +00002688
Scott Michel6e1d1472009-03-16 18:47:25 +00002689 // Type to truncate from
Scott Michelb30e8f62008-12-02 19:53:53 +00002690 SDValue Op0 = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00002691 EVT Op0VT = Op0.getValueType();
Scott Michelb30e8f62008-12-02 19:53:53 +00002692
Duncan Sandscdfad362010-11-03 12:17:33 +00002693 if (Op0VT == MVT::i128 && simpleVT == MVT::i64) {
Scott Michel52d00012009-01-03 00:27:53 +00002694 // Create shuffle mask, least significant doubleword of quadword
Scott Michelf0569be2008-12-27 04:51:36 +00002695 unsigned maskHigh = 0x08090a0b;
2696 unsigned maskLow = 0x0c0d0e0f;
2697 // Use a shuffle to perform the truncation
Owen Anderson825b72b2009-08-11 20:47:22 +00002698 SDValue shufMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
2699 DAG.getConstant(maskHigh, MVT::i32),
2700 DAG.getConstant(maskLow, MVT::i32),
2701 DAG.getConstant(maskHigh, MVT::i32),
2702 DAG.getConstant(maskLow, MVT::i32));
Scott Michelf0569be2008-12-27 04:51:36 +00002703
Scott Michel6e1d1472009-03-16 18:47:25 +00002704 SDValue truncShuffle = DAG.getNode(SPUISD::SHUFB, dl, VecVT,
2705 Op0, Op0, shufMask);
Scott Michelf0569be2008-12-27 04:51:36 +00002706
Scott Michel6e1d1472009-03-16 18:47:25 +00002707 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT, truncShuffle);
Scott Michelb30e8f62008-12-02 19:53:53 +00002708 }
2709
Scott Michelf0569be2008-12-27 04:51:36 +00002710 return SDValue(); // Leave the truncate unmolested
Scott Michelb30e8f62008-12-02 19:53:53 +00002711}
2712
Scott Michel77f452d2009-08-25 22:37:34 +00002713/*!
2714 * Emit the instruction sequence for i64/i32 -> i128 sign extend. The basic
2715 * algorithm is to duplicate the sign bit using rotmai to generate at
2716 * least one byte full of sign bits. Then propagate the "sign-byte" into
2717 * the leftmost words and the i64/i32 into the rightmost words using shufb.
2718 *
2719 * @param Op The sext operand
2720 * @param DAG The current DAG
2721 * @return The SDValue with the entire instruction sequence
2722 */
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002723static SDValue LowerSIGN_EXTEND(SDValue Op, SelectionDAG &DAG)
2724{
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002725 DebugLoc dl = Op.getDebugLoc();
2726
Scott Michel77f452d2009-08-25 22:37:34 +00002727 // Type to extend to
2728 MVT OpVT = Op.getValueType().getSimpleVT();
Scott Michel77f452d2009-08-25 22:37:34 +00002729
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002730 // Type to extend from
2731 SDValue Op0 = Op.getOperand(0);
Scott Michel77f452d2009-08-25 22:37:34 +00002732 MVT Op0VT = Op0.getValueType().getSimpleVT();
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002733
Kalle Raiskila5106b842011-01-20 15:49:06 +00002734 // extend i8 & i16 via i32
2735 if (Op0VT == MVT::i8 || Op0VT == MVT::i16) {
2736 Op0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i32, Op0);
2737 Op0VT = MVT::i32;
2738 }
2739
Scott Michel77f452d2009-08-25 22:37:34 +00002740 // The type to extend to needs to be a i128 and
2741 // the type to extend from needs to be i64 or i32.
2742 assert((OpVT == MVT::i128 && (Op0VT == MVT::i64 || Op0VT == MVT::i32)) &&
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002743 "LowerSIGN_EXTEND: input and/or output operand have wrong size");
Duncan Sands1f6a3292011-08-12 14:54:45 +00002744 (void)OpVT;
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002745
2746 // Create shuffle mask
Scott Michel77f452d2009-08-25 22:37:34 +00002747 unsigned mask1 = 0x10101010; // byte 0 - 3 and 4 - 7
2748 unsigned mask2 = Op0VT == MVT::i64 ? 0x00010203 : 0x10101010; // byte 8 - 11
2749 unsigned mask3 = Op0VT == MVT::i64 ? 0x04050607 : 0x00010203; // byte 12 - 15
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002750 SDValue shufMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
2751 DAG.getConstant(mask1, MVT::i32),
2752 DAG.getConstant(mask1, MVT::i32),
2753 DAG.getConstant(mask2, MVT::i32),
2754 DAG.getConstant(mask3, MVT::i32));
2755
Scott Michel77f452d2009-08-25 22:37:34 +00002756 // Word wise arithmetic right shift to generate at least one byte
2757 // that contains sign bits.
2758 MVT mvt = Op0VT == MVT::i64 ? MVT::v2i64 : MVT::v4i32;
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002759 SDValue sraVal = DAG.getNode(ISD::SRA,
2760 dl,
Scott Michel77f452d2009-08-25 22:37:34 +00002761 mvt,
2762 DAG.getNode(SPUISD::PREFSLOT2VEC, dl, mvt, Op0, Op0),
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002763 DAG.getConstant(31, MVT::i32));
2764
Kalle Raiskila940e7962010-10-18 09:34:19 +00002765 // reinterpret as a i128 (SHUFB requires it). This gets lowered away.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002766 SDValue extended = SDValue(DAG.getMachineNode(TargetOpcode::COPY_TO_REGCLASS,
Kalle Raiskila940e7962010-10-18 09:34:19 +00002767 dl, Op0VT, Op0,
2768 DAG.getTargetConstant(
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002769 SPU::GPRCRegClass.getID(),
Kalle Raiskila940e7962010-10-18 09:34:19 +00002770 MVT::i32)), 0);
Scott Michel77f452d2009-08-25 22:37:34 +00002771 // Shuffle bytes - Copy the sign bits into the upper 64 bits
2772 // and the input value into the lower 64 bits.
2773 SDValue extShuffle = DAG.getNode(SPUISD::SHUFB, dl, mvt,
Kalle Raiskila940e7962010-10-18 09:34:19 +00002774 extended, sraVal, shufMask);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002775 return DAG.getNode(ISD::BITCAST, dl, MVT::i128, extShuffle);
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002776}
2777
Scott Michel7a1c9e92008-11-22 23:50:42 +00002778//! Custom (target-specific) lowering entry point
2779/*!
2780 This is where LLVM's DAG selection process calls to do target-specific
2781 lowering of nodes.
2782 */
Dan Gohman475871a2008-07-27 21:46:04 +00002783SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00002784SPUTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const
Scott Michel266bc8f2007-12-04 22:23:35 +00002785{
Scott Michela59d4692008-02-23 18:41:37 +00002786 unsigned Opc = (unsigned) Op.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00002787 EVT VT = Op.getValueType();
Scott Michela59d4692008-02-23 18:41:37 +00002788
2789 switch (Opc) {
Scott Michel266bc8f2007-12-04 22:23:35 +00002790 default: {
Torok Edwindac237e2009-07-08 20:53:28 +00002791#ifndef NDEBUG
Chris Lattner4437ae22009-08-23 07:05:07 +00002792 errs() << "SPUTargetLowering::LowerOperation(): need to lower this!\n";
2793 errs() << "Op.getOpcode() = " << Opc << "\n";
2794 errs() << "*Op.getNode():\n";
Gabor Greifba36cb52008-08-28 21:40:38 +00002795 Op.getNode()->dump();
Torok Edwindac237e2009-07-08 20:53:28 +00002796#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00002797 llvm_unreachable(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002798 }
2799 case ISD::LOAD:
Scott Michelb30e8f62008-12-02 19:53:53 +00002800 case ISD::EXTLOAD:
Scott Michel266bc8f2007-12-04 22:23:35 +00002801 case ISD::SEXTLOAD:
2802 case ISD::ZEXTLOAD:
2803 return LowerLOAD(Op, DAG, SPUTM.getSubtargetImpl());
2804 case ISD::STORE:
2805 return LowerSTORE(Op, DAG, SPUTM.getSubtargetImpl());
2806 case ISD::ConstantPool:
2807 return LowerConstantPool(Op, DAG, SPUTM.getSubtargetImpl());
2808 case ISD::GlobalAddress:
2809 return LowerGlobalAddress(Op, DAG, SPUTM.getSubtargetImpl());
2810 case ISD::JumpTable:
2811 return LowerJumpTable(Op, DAG, SPUTM.getSubtargetImpl());
Scott Michel266bc8f2007-12-04 22:23:35 +00002812 case ISD::ConstantFP:
2813 return LowerConstantFP(Op, DAG);
Scott Michel266bc8f2007-12-04 22:23:35 +00002814
Scott Michel02d711b2008-12-30 23:28:25 +00002815 // i8, i64 math ops:
Scott Michel8bf61e82008-06-02 22:18:03 +00002816 case ISD::ADD:
Scott Michel266bc8f2007-12-04 22:23:35 +00002817 case ISD::SUB:
2818 case ISD::ROTR:
2819 case ISD::ROTL:
2820 case ISD::SRL:
2821 case ISD::SHL:
Scott Michel8bf61e82008-06-02 22:18:03 +00002822 case ISD::SRA: {
Owen Anderson825b72b2009-08-11 20:47:22 +00002823 if (VT == MVT::i8)
Scott Michelf0569be2008-12-27 04:51:36 +00002824 return LowerI8Math(Op, DAG, Opc, *this);
Scott Michela59d4692008-02-23 18:41:37 +00002825 break;
Scott Michel8bf61e82008-06-02 22:18:03 +00002826 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002827
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002828 case ISD::FP_TO_SINT:
2829 case ISD::FP_TO_UINT:
2830 return LowerFP_TO_INT(Op, DAG, *this);
2831
2832 case ISD::SINT_TO_FP:
2833 case ISD::UINT_TO_FP:
2834 return LowerINT_TO_FP(Op, DAG, *this);
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002835
Scott Michel266bc8f2007-12-04 22:23:35 +00002836 // Vector-related lowering.
2837 case ISD::BUILD_VECTOR:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002838 return LowerBUILD_VECTOR(Op, DAG);
Scott Michel266bc8f2007-12-04 22:23:35 +00002839 case ISD::SCALAR_TO_VECTOR:
2840 return LowerSCALAR_TO_VECTOR(Op, DAG);
2841 case ISD::VECTOR_SHUFFLE:
2842 return LowerVECTOR_SHUFFLE(Op, DAG);
2843 case ISD::EXTRACT_VECTOR_ELT:
2844 return LowerEXTRACT_VECTOR_ELT(Op, DAG);
2845 case ISD::INSERT_VECTOR_ELT:
2846 return LowerINSERT_VECTOR_ELT(Op, DAG);
2847
2848 // Look for ANDBI, ORBI and XORBI opportunities and lower appropriately:
2849 case ISD::AND:
2850 case ISD::OR:
2851 case ISD::XOR:
2852 return LowerByteImmed(Op, DAG);
2853
2854 // Vector and i8 multiply:
2855 case ISD::MUL:
Owen Anderson825b72b2009-08-11 20:47:22 +00002856 if (VT == MVT::i8)
Scott Michelf0569be2008-12-27 04:51:36 +00002857 return LowerI8Math(Op, DAG, Opc, *this);
Scott Michel266bc8f2007-12-04 22:23:35 +00002858
Scott Michel266bc8f2007-12-04 22:23:35 +00002859 case ISD::CTPOP:
2860 return LowerCTPOP(Op, DAG);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002861
2862 case ISD::SELECT_CC:
Scott Michelf0569be2008-12-27 04:51:36 +00002863 return LowerSELECT_CC(Op, DAG, *this);
Scott Michelb30e8f62008-12-02 19:53:53 +00002864
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002865 case ISD::SETCC:
2866 return LowerSETCC(Op, DAG, *this);
2867
Scott Michelb30e8f62008-12-02 19:53:53 +00002868 case ISD::TRUNCATE:
2869 return LowerTRUNCATE(Op, DAG);
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002870
2871 case ISD::SIGN_EXTEND:
2872 return LowerSIGN_EXTEND(Op, DAG);
Scott Michel266bc8f2007-12-04 22:23:35 +00002873 }
2874
Dan Gohman475871a2008-07-27 21:46:04 +00002875 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002876}
2877
Duncan Sands1607f052008-12-01 11:39:25 +00002878void SPUTargetLowering::ReplaceNodeResults(SDNode *N,
2879 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00002880 SelectionDAG &DAG) const
Scott Michel73ce1c52008-11-10 23:43:06 +00002881{
2882#if 0
2883 unsigned Opc = (unsigned) N->getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00002884 EVT OpVT = N->getValueType(0);
Scott Michel73ce1c52008-11-10 23:43:06 +00002885
2886 switch (Opc) {
2887 default: {
Chris Lattner4437ae22009-08-23 07:05:07 +00002888 errs() << "SPUTargetLowering::ReplaceNodeResults(): need to fix this!\n";
2889 errs() << "Op.getOpcode() = " << Opc << "\n";
2890 errs() << "*Op.getNode():\n";
Scott Michel73ce1c52008-11-10 23:43:06 +00002891 N->dump();
2892 abort();
2893 /*NOTREACHED*/
2894 }
2895 }
2896#endif
2897
2898 /* Otherwise, return unchanged */
Scott Michel73ce1c52008-11-10 23:43:06 +00002899}
2900
Scott Michel266bc8f2007-12-04 22:23:35 +00002901//===----------------------------------------------------------------------===//
Scott Michel266bc8f2007-12-04 22:23:35 +00002902// Target Optimization Hooks
2903//===----------------------------------------------------------------------===//
2904
Dan Gohman475871a2008-07-27 21:46:04 +00002905SDValue
Scott Michel266bc8f2007-12-04 22:23:35 +00002906SPUTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const
2907{
2908#if 0
2909 TargetMachine &TM = getTargetMachine();
Scott Michel053c1da2008-01-29 02:16:57 +00002910#endif
2911 const SPUSubtarget *ST = SPUTM.getSubtargetImpl();
Scott Michel266bc8f2007-12-04 22:23:35 +00002912 SelectionDAG &DAG = DCI.DAG;
Scott Michel1a6cdb62008-12-01 17:56:02 +00002913 SDValue Op0 = N->getOperand(0); // everything has at least one operand
Owen Andersone50ed302009-08-10 22:56:29 +00002914 EVT NodeVT = N->getValueType(0); // The node's value type
2915 EVT Op0VT = Op0.getValueType(); // The first operand's result
Scott Michel1a6cdb62008-12-01 17:56:02 +00002916 SDValue Result; // Initially, empty result
Dale Johannesende064702009-02-06 21:50:26 +00002917 DebugLoc dl = N->getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00002918
2919 switch (N->getOpcode()) {
2920 default: break;
Scott Michel053c1da2008-01-29 02:16:57 +00002921 case ISD::ADD: {
Dan Gohman475871a2008-07-27 21:46:04 +00002922 SDValue Op1 = N->getOperand(1);
Scott Michel053c1da2008-01-29 02:16:57 +00002923
Scott Michelf0569be2008-12-27 04:51:36 +00002924 if (Op0.getOpcode() == SPUISD::IndirectAddr
2925 || Op1.getOpcode() == SPUISD::IndirectAddr) {
2926 // Normalize the operands to reduce repeated code
2927 SDValue IndirectArg = Op0, AddArg = Op1;
Scott Michel1df30c42008-12-29 03:23:36 +00002928
Scott Michelf0569be2008-12-27 04:51:36 +00002929 if (Op1.getOpcode() == SPUISD::IndirectAddr) {
2930 IndirectArg = Op1;
2931 AddArg = Op0;
2932 }
2933
2934 if (isa<ConstantSDNode>(AddArg)) {
2935 ConstantSDNode *CN0 = cast<ConstantSDNode > (AddArg);
2936 SDValue IndOp1 = IndirectArg.getOperand(1);
2937
2938 if (CN0->isNullValue()) {
2939 // (add (SPUindirect <arg>, <arg>), 0) ->
2940 // (SPUindirect <arg>, <arg>)
Scott Michel053c1da2008-01-29 02:16:57 +00002941
Scott Michel23f2ff72008-12-04 17:16:59 +00002942#if !defined(NDEBUG)
Scott Michelf0569be2008-12-27 04:51:36 +00002943 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002944 errs() << "\n"
Scott Michelf0569be2008-12-27 04:51:36 +00002945 << "Replace: (add (SPUindirect <arg>, <arg>), 0)\n"
2946 << "With: (SPUindirect <arg>, <arg>)\n";
2947 }
Scott Michel30ee7df2008-12-04 03:02:42 +00002948#endif
2949
Scott Michelf0569be2008-12-27 04:51:36 +00002950 return IndirectArg;
2951 } else if (isa<ConstantSDNode>(IndOp1)) {
2952 // (add (SPUindirect <arg>, <const>), <const>) ->
2953 // (SPUindirect <arg>, <const + const>)
2954 ConstantSDNode *CN1 = cast<ConstantSDNode > (IndOp1);
2955 int64_t combinedConst = CN0->getSExtValue() + CN1->getSExtValue();
2956 SDValue combinedValue = DAG.getConstant(combinedConst, Op0VT);
Scott Michel053c1da2008-01-29 02:16:57 +00002957
Scott Michelf0569be2008-12-27 04:51:36 +00002958#if !defined(NDEBUG)
2959 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002960 errs() << "\n"
Scott Michelf0569be2008-12-27 04:51:36 +00002961 << "Replace: (add (SPUindirect <arg>, " << CN1->getSExtValue()
2962 << "), " << CN0->getSExtValue() << ")\n"
2963 << "With: (SPUindirect <arg>, "
2964 << combinedConst << ")\n";
2965 }
2966#endif
Scott Michel053c1da2008-01-29 02:16:57 +00002967
Dale Johannesende064702009-02-06 21:50:26 +00002968 return DAG.getNode(SPUISD::IndirectAddr, dl, Op0VT,
Scott Michelf0569be2008-12-27 04:51:36 +00002969 IndirectArg, combinedValue);
2970 }
Scott Michel053c1da2008-01-29 02:16:57 +00002971 }
2972 }
Scott Michela59d4692008-02-23 18:41:37 +00002973 break;
2974 }
2975 case ISD::SIGN_EXTEND:
2976 case ISD::ZERO_EXTEND:
2977 case ISD::ANY_EXTEND: {
Scott Michel1a6cdb62008-12-01 17:56:02 +00002978 if (Op0.getOpcode() == SPUISD::VEC2PREFSLOT && NodeVT == Op0VT) {
Scott Michela59d4692008-02-23 18:41:37 +00002979 // (any_extend (SPUextract_elt0 <arg>)) ->
2980 // (SPUextract_elt0 <arg>)
2981 // Types must match, however...
Scott Michel23f2ff72008-12-04 17:16:59 +00002982#if !defined(NDEBUG)
2983 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002984 errs() << "\nReplace: ";
Scott Michel30ee7df2008-12-04 03:02:42 +00002985 N->dump(&DAG);
Chris Lattner4437ae22009-08-23 07:05:07 +00002986 errs() << "\nWith: ";
Scott Michel30ee7df2008-12-04 03:02:42 +00002987 Op0.getNode()->dump(&DAG);
Chris Lattner4437ae22009-08-23 07:05:07 +00002988 errs() << "\n";
Scott Michel23f2ff72008-12-04 17:16:59 +00002989 }
Scott Michel30ee7df2008-12-04 03:02:42 +00002990#endif
Scott Michela59d4692008-02-23 18:41:37 +00002991
2992 return Op0;
2993 }
2994 break;
2995 }
2996 case SPUISD::IndirectAddr: {
2997 if (!ST->usingLargeMem() && Op0.getOpcode() == SPUISD::AFormAddr) {
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002998 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N->getOperand(1));
Dan Gohmane368b462010-06-18 14:22:04 +00002999 if (CN != 0 && CN->isNullValue()) {
Scott Michela59d4692008-02-23 18:41:37 +00003000 // (SPUindirect (SPUaform <addr>, 0), 0) ->
3001 // (SPUaform <addr>, 0)
3002
Chris Lattner4437ae22009-08-23 07:05:07 +00003003 DEBUG(errs() << "Replace: ");
Scott Michela59d4692008-02-23 18:41:37 +00003004 DEBUG(N->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00003005 DEBUG(errs() << "\nWith: ");
Gabor Greifba36cb52008-08-28 21:40:38 +00003006 DEBUG(Op0.getNode()->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00003007 DEBUG(errs() << "\n");
Scott Michela59d4692008-02-23 18:41:37 +00003008
3009 return Op0;
3010 }
Scott Michelf0569be2008-12-27 04:51:36 +00003011 } else if (Op0.getOpcode() == ISD::ADD) {
3012 SDValue Op1 = N->getOperand(1);
3013 if (ConstantSDNode *CN1 = dyn_cast<ConstantSDNode>(Op1)) {
3014 // (SPUindirect (add <arg>, <arg>), 0) ->
3015 // (SPUindirect <arg>, <arg>)
3016 if (CN1->isNullValue()) {
3017
3018#if !defined(NDEBUG)
3019 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00003020 errs() << "\n"
Scott Michelf0569be2008-12-27 04:51:36 +00003021 << "Replace: (SPUindirect (add <arg>, <arg>), 0)\n"
3022 << "With: (SPUindirect <arg>, <arg>)\n";
3023 }
3024#endif
3025
Dale Johannesende064702009-02-06 21:50:26 +00003026 return DAG.getNode(SPUISD::IndirectAddr, dl, Op0VT,
Scott Michelf0569be2008-12-27 04:51:36 +00003027 Op0.getOperand(0), Op0.getOperand(1));
3028 }
3029 }
Scott Michela59d4692008-02-23 18:41:37 +00003030 }
3031 break;
3032 }
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +00003033 case SPUISD::SHL_BITS:
3034 case SPUISD::SHL_BYTES:
Scott Michelf0569be2008-12-27 04:51:36 +00003035 case SPUISD::ROTBYTES_LEFT: {
Dan Gohman475871a2008-07-27 21:46:04 +00003036 SDValue Op1 = N->getOperand(1);
Scott Michela59d4692008-02-23 18:41:37 +00003037
Scott Michelf0569be2008-12-27 04:51:36 +00003038 // Kill degenerate vector shifts:
3039 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Op1)) {
3040 if (CN->isNullValue()) {
Scott Michela59d4692008-02-23 18:41:37 +00003041 Result = Op0;
3042 }
3043 }
3044 break;
3045 }
Scott Michelf0569be2008-12-27 04:51:36 +00003046 case SPUISD::PREFSLOT2VEC: {
Scott Michela59d4692008-02-23 18:41:37 +00003047 switch (Op0.getOpcode()) {
3048 default:
3049 break;
3050 case ISD::ANY_EXTEND:
3051 case ISD::ZERO_EXTEND:
3052 case ISD::SIGN_EXTEND: {
Scott Michel1df30c42008-12-29 03:23:36 +00003053 // (SPUprefslot2vec (any|zero|sign_extend (SPUvec2prefslot <arg>))) ->
Scott Michela59d4692008-02-23 18:41:37 +00003054 // <arg>
Scott Michel1df30c42008-12-29 03:23:36 +00003055 // but only if the SPUprefslot2vec and <arg> types match.
Dan Gohman475871a2008-07-27 21:46:04 +00003056 SDValue Op00 = Op0.getOperand(0);
Scott Michel104de432008-11-24 17:11:17 +00003057 if (Op00.getOpcode() == SPUISD::VEC2PREFSLOT) {
Dan Gohman475871a2008-07-27 21:46:04 +00003058 SDValue Op000 = Op00.getOperand(0);
Scott Michel1a6cdb62008-12-01 17:56:02 +00003059 if (Op000.getValueType() == NodeVT) {
Scott Michela59d4692008-02-23 18:41:37 +00003060 Result = Op000;
3061 }
3062 }
3063 break;
3064 }
Scott Michel104de432008-11-24 17:11:17 +00003065 case SPUISD::VEC2PREFSLOT: {
Scott Michel1df30c42008-12-29 03:23:36 +00003066 // (SPUprefslot2vec (SPUvec2prefslot <arg>)) ->
Scott Michela59d4692008-02-23 18:41:37 +00003067 // <arg>
3068 Result = Op0.getOperand(0);
3069 break;
Scott Michel5af8f0e2008-07-16 17:17:29 +00003070 }
Scott Michela59d4692008-02-23 18:41:37 +00003071 }
3072 break;
Scott Michel053c1da2008-01-29 02:16:57 +00003073 }
3074 }
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003075
Scott Michel58c58182008-01-17 20:38:41 +00003076 // Otherwise, return unchanged.
Scott Michel1a6cdb62008-12-01 17:56:02 +00003077#ifndef NDEBUG
Gabor Greifba36cb52008-08-28 21:40:38 +00003078 if (Result.getNode()) {
Chris Lattner4437ae22009-08-23 07:05:07 +00003079 DEBUG(errs() << "\nReplace.SPU: ");
Scott Michela59d4692008-02-23 18:41:37 +00003080 DEBUG(N->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00003081 DEBUG(errs() << "\nWith: ");
Gabor Greifba36cb52008-08-28 21:40:38 +00003082 DEBUG(Result.getNode()->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00003083 DEBUG(errs() << "\n");
Scott Michela59d4692008-02-23 18:41:37 +00003084 }
3085#endif
3086
3087 return Result;
Scott Michel266bc8f2007-12-04 22:23:35 +00003088}
3089
3090//===----------------------------------------------------------------------===//
3091// Inline Assembly Support
3092//===----------------------------------------------------------------------===//
3093
3094/// getConstraintType - Given a constraint letter, return the type of
3095/// constraint it is for this target.
Scott Michel5af8f0e2008-07-16 17:17:29 +00003096SPUTargetLowering::ConstraintType
Scott Michel266bc8f2007-12-04 22:23:35 +00003097SPUTargetLowering::getConstraintType(const std::string &ConstraintLetter) const {
3098 if (ConstraintLetter.size() == 1) {
3099 switch (ConstraintLetter[0]) {
3100 default: break;
3101 case 'b':
3102 case 'r':
3103 case 'f':
3104 case 'v':
3105 case 'y':
3106 return C_RegisterClass;
Scott Michel5af8f0e2008-07-16 17:17:29 +00003107 }
Scott Michel266bc8f2007-12-04 22:23:35 +00003108 }
3109 return TargetLowering::getConstraintType(ConstraintLetter);
3110}
3111
John Thompson44ab89e2010-10-29 17:29:13 +00003112/// Examine constraint type and operand type and determine a weight value.
3113/// This object must already have been set up with the operand type
3114/// and the current alternative constraint selected.
3115TargetLowering::ConstraintWeight
3116SPUTargetLowering::getSingleConstraintMatchWeight(
3117 AsmOperandInfo &info, const char *constraint) const {
3118 ConstraintWeight weight = CW_Invalid;
3119 Value *CallOperandVal = info.CallOperandVal;
3120 // If we don't have a value, we can't do a match,
3121 // but allow it at the lowest weight.
3122 if (CallOperandVal == NULL)
3123 return CW_Default;
3124 // Look at the constraint type.
3125 switch (*constraint) {
3126 default:
3127 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
Owen Anderson95771af2011-02-25 21:41:48 +00003128 break;
John Thompson44ab89e2010-10-29 17:29:13 +00003129 //FIXME: Seems like the supported constraint letters were just copied
3130 // from PPC, as the following doesn't correspond to the GCC docs.
3131 // I'm leaving it so until someone adds the corresponding lowering support.
3132 case 'b':
3133 case 'r':
3134 case 'f':
3135 case 'd':
3136 case 'v':
3137 case 'y':
3138 weight = CW_Register;
3139 break;
3140 }
3141 return weight;
3142}
3143
Scott Michel5af8f0e2008-07-16 17:17:29 +00003144std::pair<unsigned, const TargetRegisterClass*>
Scott Michel266bc8f2007-12-04 22:23:35 +00003145SPUTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00003146 EVT VT) const
Scott Michel266bc8f2007-12-04 22:23:35 +00003147{
3148 if (Constraint.size() == 1) {
3149 // GCC RS6000 Constraint Letters
3150 switch (Constraint[0]) {
3151 case 'b': // R1-R31
3152 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00003153 if (VT == MVT::i64)
Scott Michel266bc8f2007-12-04 22:23:35 +00003154 return std::make_pair(0U, SPU::R64CRegisterClass);
3155 return std::make_pair(0U, SPU::R32CRegisterClass);
3156 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00003157 if (VT == MVT::f32)
Scott Michel266bc8f2007-12-04 22:23:35 +00003158 return std::make_pair(0U, SPU::R32FPRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00003159 else if (VT == MVT::f64)
Scott Michel266bc8f2007-12-04 22:23:35 +00003160 return std::make_pair(0U, SPU::R64FPRegisterClass);
3161 break;
Scott Michel5af8f0e2008-07-16 17:17:29 +00003162 case 'v':
Scott Michel266bc8f2007-12-04 22:23:35 +00003163 return std::make_pair(0U, SPU::GPRCRegisterClass);
3164 }
3165 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00003166
Scott Michel266bc8f2007-12-04 22:23:35 +00003167 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
3168}
3169
Scott Michela59d4692008-02-23 18:41:37 +00003170//! Compute used/known bits for a SPU operand
Scott Michel266bc8f2007-12-04 22:23:35 +00003171void
Dan Gohman475871a2008-07-27 21:46:04 +00003172SPUTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00003173 const APInt &Mask,
Scott Michel5af8f0e2008-07-16 17:17:29 +00003174 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00003175 APInt &KnownOne,
Scott Michel7f9ba9b2008-01-30 02:55:46 +00003176 const SelectionDAG &DAG,
3177 unsigned Depth ) const {
Scott Michel203b2d62008-04-30 00:30:08 +00003178#if 0
Dan Gohmande551f92009-04-01 18:45:54 +00003179 const uint64_t uint64_sizebits = sizeof(uint64_t) * CHAR_BIT;
Scott Michela59d4692008-02-23 18:41:37 +00003180
3181 switch (Op.getOpcode()) {
3182 default:
3183 // KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
3184 break;
Scott Michela59d4692008-02-23 18:41:37 +00003185 case CALL:
3186 case SHUFB:
Scott Michel7a1c9e92008-11-22 23:50:42 +00003187 case SHUFFLE_MASK:
Scott Michela59d4692008-02-23 18:41:37 +00003188 case CNTB:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003189 case SPUISD::PREFSLOT2VEC:
Scott Michela59d4692008-02-23 18:41:37 +00003190 case SPUISD::LDRESULT:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003191 case SPUISD::VEC2PREFSLOT:
Scott Michel203b2d62008-04-30 00:30:08 +00003192 case SPUISD::SHLQUAD_L_BITS:
3193 case SPUISD::SHLQUAD_L_BYTES:
Scott Michel203b2d62008-04-30 00:30:08 +00003194 case SPUISD::VEC_ROTL:
3195 case SPUISD::VEC_ROTR:
Scott Michel203b2d62008-04-30 00:30:08 +00003196 case SPUISD::ROTBYTES_LEFT:
Scott Michel8bf61e82008-06-02 22:18:03 +00003197 case SPUISD::SELECT_MASK:
3198 case SPUISD::SELB:
Scott Michela59d4692008-02-23 18:41:37 +00003199 }
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003200#endif
Scott Michel266bc8f2007-12-04 22:23:35 +00003201}
Scott Michel02d711b2008-12-30 23:28:25 +00003202
Scott Michelf0569be2008-12-27 04:51:36 +00003203unsigned
3204SPUTargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
3205 unsigned Depth) const {
3206 switch (Op.getOpcode()) {
3207 default:
3208 return 1;
Scott Michel266bc8f2007-12-04 22:23:35 +00003209
Scott Michelf0569be2008-12-27 04:51:36 +00003210 case ISD::SETCC: {
Owen Andersone50ed302009-08-10 22:56:29 +00003211 EVT VT = Op.getValueType();
Scott Michelf0569be2008-12-27 04:51:36 +00003212
Owen Anderson825b72b2009-08-11 20:47:22 +00003213 if (VT != MVT::i8 && VT != MVT::i16 && VT != MVT::i32) {
3214 VT = MVT::i32;
Scott Michelf0569be2008-12-27 04:51:36 +00003215 }
3216 return VT.getSizeInBits();
3217 }
3218 }
3219}
Scott Michel1df30c42008-12-29 03:23:36 +00003220
Scott Michel203b2d62008-04-30 00:30:08 +00003221// LowerAsmOperandForConstraint
3222void
Dan Gohman475871a2008-07-27 21:46:04 +00003223SPUTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +00003224 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +00003225 std::vector<SDValue> &Ops,
Scott Michel203b2d62008-04-30 00:30:08 +00003226 SelectionDAG &DAG) const {
3227 // Default, for the time being, to the base class handler
Eric Christopher100c8332011-06-02 23:16:42 +00003228 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Scott Michel203b2d62008-04-30 00:30:08 +00003229}
3230
Scott Michel266bc8f2007-12-04 22:23:35 +00003231/// isLegalAddressImmediate - Return true if the integer value can be used
3232/// as the offset of the target addressing mode.
Gabor Greif93c53e52008-08-31 15:37:04 +00003233bool SPUTargetLowering::isLegalAddressImmediate(int64_t V,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003234 Type *Ty) const {
Scott Michel266bc8f2007-12-04 22:23:35 +00003235 // SPU's addresses are 256K:
3236 return (V > -(1 << 18) && V < (1 << 18) - 1);
3237}
3238
3239bool SPUTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
Scott Michel5af8f0e2008-07-16 17:17:29 +00003240 return false;
Scott Michel266bc8f2007-12-04 22:23:35 +00003241}
Dan Gohman6520e202008-10-18 02:06:02 +00003242
3243bool
3244SPUTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
3245 // The SPU target isn't yet aware of offsets.
3246 return false;
3247}
Kalle Raiskila8a52fa62010-10-07 16:24:35 +00003248
3249// can we compare to Imm without writing it into a register?
3250bool SPUTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
3251 //ceqi, cgti, etc. all take s10 operand
3252 return isInt<10>(Imm);
3253}
3254
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003255bool
3256SPUTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003257 Type * ) const{
Kalle Raiskila8a52fa62010-10-07 16:24:35 +00003258
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003259 // A-form: 18bit absolute address.
Kalle Raiskila8a52fa62010-10-07 16:24:35 +00003260 if (AM.BaseGV && !AM.HasBaseReg && AM.Scale == 0 && AM.BaseOffs == 0)
3261 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003262
Kalle Raiskila8a52fa62010-10-07 16:24:35 +00003263 // D-form: reg + 14bit offset
3264 if (AM.BaseGV ==0 && AM.HasBaseReg && AM.Scale == 0 && isInt<14>(AM.BaseOffs))
3265 return true;
3266
3267 // X-form: reg+reg
3268 if (AM.BaseGV == 0 && AM.HasBaseReg && AM.Scale == 1 && AM.BaseOffs ==0)
3269 return true;
3270
3271 return false;
3272}