blob: 364544b4d0dd367acc705173152d712d1a8b33bd [file] [log] [blame]
Bill Wendlingbc9bffa2007-03-07 05:43:18 +00001//====- X86InstrMMX.td - Describe the X86 Instruction Set --*- tablegen -*-===//
Eric Christophera8c69082009-08-10 22:37:37 +00002//
Evan Chengffcb95b2006-02-21 19:13:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Eric Christophera8c69082009-08-10 22:37:37 +00007//
Evan Chengffcb95b2006-02-21 19:13:53 +00008//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 MMX instruction set, defining the instructions,
11// and properties of the instructions which are needed for code generation,
12// machine code emission, and analysis.
13//
Dale Johannesen4efb0fe2010-09-09 01:02:39 +000014// All instructions that use MMX should be in this file, even if they also use
15// SSE.
16//
Evan Chengffcb95b2006-02-21 19:13:53 +000017//===----------------------------------------------------------------------===//
18
Bill Wendlinga31bd272007-03-06 18:53:42 +000019//===----------------------------------------------------------------------===//
Bill Wendling2f88dcd2007-03-08 22:09:11 +000020// MMX Multiclasses
21//===----------------------------------------------------------------------===//
22
Eric Christophera8c69082009-08-10 22:37:37 +000023let Constraints = "$src1 = $dst" in {
Dale Johannesen86097c32010-09-07 18:10:56 +000024 // MMXI_binop_rm - Simple MMX binary operator based on llvm operator.
Bill Wendling2f88dcd2007-03-08 22:09:11 +000025 multiclass MMXI_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
26 ValueType OpVT, bit Commutable = 0> {
Eric Christophera8c69082009-08-10 22:37:37 +000027 def rr : MMXI<opc, MRMSrcReg, (outs VR64:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +000028 (ins VR64:$src1, VR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +000029 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Bill Wendling2f88dcd2007-03-08 22:09:11 +000030 [(set VR64:$dst, (OpVT (OpNode VR64:$src1, VR64:$src2)))]> {
31 let isCommutable = Commutable;
32 }
Eric Christophera8c69082009-08-10 22:37:37 +000033 def rm : MMXI<opc, MRMSrcMem, (outs VR64:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +000034 (ins VR64:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +000035 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Bill Wendling2f88dcd2007-03-08 22:09:11 +000036 [(set VR64:$dst, (OpVT (OpNode VR64:$src1,
37 (bitconvert
Bill Wendlingccc44ad2007-03-27 20:22:40 +000038 (load_mmx addr:$src2)))))]>;
Bill Wendling2f88dcd2007-03-08 22:09:11 +000039 }
Bill Wendling2f88dcd2007-03-08 22:09:11 +000040
Dale Johannesen246658f2010-09-08 20:54:00 +000041 // MMXI_binop_rm_int - Simple MMX binary operator based on intrinsic, with a
Dale Johannesen86097c32010-09-07 18:10:56 +000042 // different name for the generated instructions than MMXI_binop_rm uses.
Dale Johannesen246658f2010-09-08 20:54:00 +000043 // Thus int and rm can coexist for different implementations of the same
44 // instruction. This is temporary during transition to intrinsic-only
45 // implementation; eventually the non-intrinsic forms will go away. When
46 // When this is cleaned up, remove the FIXME from X86RecognizableInstr.cpp.
47 multiclass MMXI_binop_rm_int<bits<8> opc, string OpcodeStr, Intrinsic IntId,
Dale Johannesen86097c32010-09-07 18:10:56 +000048 bit Commutable = 0> {
49 def irr : MMXI<opc, MRMSrcReg, (outs VR64:$dst),
50 (ins VR64:$src1, VR64:$src2),
51 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
52 [(set VR64:$dst, (IntId VR64:$src1, VR64:$src2))]> {
53 let isCommutable = Commutable;
54 }
55 def irm : MMXI<opc, MRMSrcMem, (outs VR64:$dst),
56 (ins VR64:$src1, i64mem:$src2),
57 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
58 [(set VR64:$dst, (IntId VR64:$src1,
59 (bitconvert (load_mmx addr:$src2))))]>;
60 }
61
Bill Wendlingeebc8a12007-03-26 07:53:08 +000062 // MMXI_binop_rm_v1i64 - Simple MMX binary operator whose type is v1i64.
Bill Wendling1b7a81d2007-03-16 09:44:46 +000063 //
64 // FIXME: we could eliminate this and use MMXI_binop_rm instead if tblgen knew
65 // to collapse (bitconvert VT to VT) into its operand.
66 //
Bill Wendlingeebc8a12007-03-26 07:53:08 +000067 multiclass MMXI_binop_rm_v1i64<bits<8> opc, string OpcodeStr, SDNode OpNode,
Bill Wendling1b7a81d2007-03-16 09:44:46 +000068 bit Commutable = 0> {
Evan Chengfa5a91a2008-03-21 00:40:09 +000069 def rr : MMXI<opc, MRMSrcReg, (outs VR64:$dst),
70 (ins VR64:$src1, VR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +000071 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Bill Wendlingeebc8a12007-03-26 07:53:08 +000072 [(set VR64:$dst, (v1i64 (OpNode VR64:$src1, VR64:$src2)))]> {
Bill Wendling1b7a81d2007-03-16 09:44:46 +000073 let isCommutable = Commutable;
74 }
Evan Chengfa5a91a2008-03-21 00:40:09 +000075 def rm : MMXI<opc, MRMSrcMem, (outs VR64:$dst),
76 (ins VR64:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +000077 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Bill Wendling1b7a81d2007-03-16 09:44:46 +000078 [(set VR64:$dst,
Bill Wendlingccc44ad2007-03-27 20:22:40 +000079 (OpNode VR64:$src1,(load_mmx addr:$src2)))]>;
Bill Wendling1b7a81d2007-03-16 09:44:46 +000080 }
Bill Wendlinga348c562007-03-22 18:42:45 +000081
82 multiclass MMXI_binop_rmi_int<bits<8> opc, bits<8> opc2, Format ImmForm,
Evan Cheng22b942a2008-05-03 00:52:09 +000083 string OpcodeStr, Intrinsic IntId,
84 Intrinsic IntId2> {
Evan Chengfa5a91a2008-03-21 00:40:09 +000085 def rr : MMXI<opc, MRMSrcReg, (outs VR64:$dst),
86 (ins VR64:$src1, VR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +000087 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Bill Wendlinga348c562007-03-22 18:42:45 +000088 [(set VR64:$dst, (IntId VR64:$src1, VR64:$src2))]>;
Evan Chengfa5a91a2008-03-21 00:40:09 +000089 def rm : MMXI<opc, MRMSrcMem, (outs VR64:$dst),
90 (ins VR64:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +000091 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Bill Wendlinga348c562007-03-22 18:42:45 +000092 [(set VR64:$dst, (IntId VR64:$src1,
Bill Wendlingccc44ad2007-03-27 20:22:40 +000093 (bitconvert (load_mmx addr:$src2))))]>;
Evan Chengfa5a91a2008-03-21 00:40:09 +000094 def ri : MMXIi8<opc2, ImmForm, (outs VR64:$dst),
95 (ins VR64:$src1, i32i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +000096 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Evan Cheng22b942a2008-05-03 00:52:09 +000097 [(set VR64:$dst, (IntId2 VR64:$src1, (i32 imm:$src2)))]>;
Bill Wendlinga348c562007-03-22 18:42:45 +000098 }
Bill Wendling2f88dcd2007-03-08 22:09:11 +000099}
100
Dale Johannesen4efb0fe2010-09-09 01:02:39 +0000101/// Unary MMX instructions requiring SSSE3.
102multiclass SS3I_unop_rm_int_mm<bits<8> opc, string OpcodeStr,
103 PatFrag mem_frag64, Intrinsic IntId64> {
104 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst), (ins VR64:$src),
105 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
106 [(set VR64:$dst, (IntId64 VR64:$src))]>;
107
108 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst), (ins i64mem:$src),
109 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
110 [(set VR64:$dst,
111 (IntId64 (bitconvert (mem_frag64 addr:$src))))]>;
112}
113
114/// Binary MMX instructions requiring SSSE3.
115let ImmT = NoImm, Constraints = "$src1 = $dst" in {
116multiclass SS3I_binop_rm_int_mm<bits<8> opc, string OpcodeStr,
117 PatFrag mem_frag64, Intrinsic IntId64> {
118 let isCommutable = 0 in
119 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
120 (ins VR64:$src1, VR64:$src2),
121 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
122 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]>;
123 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
124 (ins VR64:$src1, i64mem:$src2),
125 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
126 [(set VR64:$dst,
127 (IntId64 VR64:$src1,
128 (bitconvert (mem_frag64 addr:$src2))))]>;
129}
130}
131
132/// PALIGN MMX instructions (require SSSE3).
133multiclass ssse3_palign_mm<string asm, Intrinsic IntId> {
134 def R64rr : SS3AI<0x0F, MRMSrcReg, (outs VR64:$dst),
135 (ins VR64:$src1, VR64:$src2, i8imm:$src3),
136 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"), []>;
137 def R64rm : SS3AI<0x0F, MRMSrcMem, (outs VR64:$dst),
138 (ins VR64:$src1, i64mem:$src2, i8imm:$src3),
139 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"), []>;
140 def R64irr : SS3AI<0x0F, MRMSrcReg, (outs VR64:$dst),
141 (ins VR64:$src1, VR64:$src2, i8imm:$src3),
142 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
143 [(set VR64:$dst, (IntId VR64:$src1, VR64:$src2, (i8 imm:$src3)))]>;
144 def R64irm : SS3AI<0x0F, MRMSrcMem, (outs VR64:$dst),
145 (ins VR64:$src1, i64mem:$src2, i8imm:$src3),
146 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
147 [(set VR64:$dst, (IntId VR64:$src1,
148 (bitconvert (load_mmx addr:$src2)), (i8 imm:$src3)))]>;
149}
150
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000151//===----------------------------------------------------------------------===//
Bill Wendling823efee2007-04-03 06:00:37 +0000152// MMX EMMS & FEMMS Instructions
Bill Wendlinga31bd272007-03-06 18:53:42 +0000153//===----------------------------------------------------------------------===//
154
Eric Christophera8c69082009-08-10 22:37:37 +0000155def MMX_EMMS : MMXI<0x77, RawFrm, (outs), (ins), "emms",
Sean Callanan108934c2009-12-18 00:01:26 +0000156 [(int_x86_mmx_emms)]>;
Eric Christophera8c69082009-08-10 22:37:37 +0000157def MMX_FEMMS : MMXI<0x0E, RawFrm, (outs), (ins), "femms",
Sean Callanan108934c2009-12-18 00:01:26 +0000158 [(int_x86_mmx_femms)]>;
Bill Wendlinga31bd272007-03-06 18:53:42 +0000159
160//===----------------------------------------------------------------------===//
161// MMX Scalar Instructions
162//===----------------------------------------------------------------------===//
Bill Wendling229baff2007-03-05 23:09:45 +0000163
Bill Wendling71bfd112007-04-03 23:48:32 +0000164// Data Transfer Instructions
Evan Cheng64d80e32007-07-19 01:14:50 +0000165def MMX_MOVD64rr : MMXI<0x6E, MRMSrcReg, (outs VR64:$dst), (ins GR32:$src),
Evan Chengefec7512008-02-18 23:04:32 +0000166 "movd\t{$src, $dst|$dst, $src}",
Sean Callanan108934c2009-12-18 00:01:26 +0000167 [(set VR64:$dst,
168 (v2i32 (scalar_to_vector GR32:$src)))]>;
Dan Gohman15511cf2008-12-03 18:15:48 +0000169let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +0000170def MMX_MOVD64rm : MMXI<0x6E, MRMSrcMem, (outs VR64:$dst), (ins i32mem:$src),
Evan Chengefec7512008-02-18 23:04:32 +0000171 "movd\t{$src, $dst|$dst, $src}",
Eric Christophera8c69082009-08-10 22:37:37 +0000172 [(set VR64:$dst,
Sean Callanan108934c2009-12-18 00:01:26 +0000173 (v2i32 (scalar_to_vector (loadi32 addr:$src))))]>;
Eric Christophera8c69082009-08-10 22:37:37 +0000174let mayStore = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +0000175def MMX_MOVD64mr : MMXI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, VR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000176 "movd\t{$src, $dst|$dst, $src}", []>;
Sean Callanan108934c2009-12-18 00:01:26 +0000177def MMX_MOVD64grr : MMXI<0x7E, MRMDestReg, (outs), (ins GR32:$dst, VR64:$src),
178 "movd\t{$src, $dst|$dst, $src}", []>;
Bill Wendling71bfd112007-04-03 23:48:32 +0000179
Chris Lattnerba7e7562008-01-10 07:59:24 +0000180let neverHasSideEffects = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +0000181def MMX_MOVD64to64rr : MMXRI<0x6E, MRMSrcReg, (outs VR64:$dst), (ins GR64:$src),
Evan Cheng242b38b2009-02-23 09:03:22 +0000182 "movd\t{$src, $dst|$dst, $src}",
183 []>;
Bill Wendling93888422007-07-04 00:19:54 +0000184
Evan Chengd2aee8c2009-08-03 18:07:19 +0000185let neverHasSideEffects = 1 in
Rafael Espindola8d632c12009-08-03 05:21:05 +0000186// These are 64 bit moves, but since the OS X assembler doesn't
187// recognize a register-register movq, we write them as
188// movd.
Rafael Espindola0c794b82009-08-03 03:27:05 +0000189def MMX_MOVD64from64rr : MMXRI<0x7E, MRMDestReg,
Evan Cheng242b38b2009-02-23 09:03:22 +0000190 (outs GR64:$dst), (ins VR64:$src),
Rafael Espindola8d632c12009-08-03 05:21:05 +0000191 "movd\t{$src, $dst|$dst, $src}", []>;
Dan Gohmane3506902010-05-24 20:51:08 +0000192def MMX_MOVD64rrv164 : MMXRI<0x6E, MRMSrcReg, (outs VR64:$dst), (ins GR64:$src),
193 "movd\t{$src, $dst|$dst, $src}",
194 [(set VR64:$dst,
195 (v1i64 (scalar_to_vector GR64:$src)))]>;
Dan Gohmana630f4e2008-04-15 23:55:07 +0000196
197let neverHasSideEffects = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +0000198def MMX_MOVQ64rr : MMXI<0x6F, MRMSrcReg, (outs VR64:$dst), (ins VR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000199 "movq\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanbc9d98b2010-02-27 23:47:46 +0000200let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +0000201def MMX_MOVQ64rm : MMXI<0x6F, MRMSrcMem, (outs VR64:$dst), (ins i64mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000202 "movq\t{$src, $dst|$dst, $src}",
Bill Wendling71bfd112007-04-03 23:48:32 +0000203 [(set VR64:$dst, (load_mmx addr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000204def MMX_MOVQ64mr : MMXI<0x7F, MRMDestMem, (outs), (ins i64mem:$dst, VR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000205 "movq\t{$src, $dst|$dst, $src}",
Bill Wendling71bfd112007-04-03 23:48:32 +0000206 [(store (v1i64 VR64:$src), addr:$dst)]>;
207
Eli Friedman76750402009-07-09 16:49:25 +0000208def MMX_MOVDQ2Qrr : SDIi8<0xD6, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000209 "movdq2q\t{$src, $dst|$dst, $src}",
Bill Wendling69dc5332007-04-24 21:18:37 +0000210 [(set VR64:$dst,
Evan Cheng082948d2008-04-25 20:12:46 +0000211 (v1i64 (bitconvert
212 (i64 (vector_extract (v2i64 VR128:$src),
213 (iPTR 0))))))]>;
Bill Wendling69dc5332007-04-24 21:18:37 +0000214
Eli Friedman76750402009-07-09 16:49:25 +0000215def MMX_MOVQ2DQrr : SSDIi8<0xD6, MRMSrcReg, (outs VR128:$dst), (ins VR64:$src),
Bill Wendling1dd00862008-08-27 21:32:04 +0000216 "movq2dq\t{$src, $dst|$dst, $src}",
Evan Cheng80f54042008-04-25 18:19:54 +0000217 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +0000218 (movl immAllZerosV,
Chris Lattner3485b512010-03-08 18:57:56 +0000219 (v2i64 (scalar_to_vector
220 (i64 (bitconvert (v1i64 VR64:$src)))))))]>;
Bill Wendling71bfd112007-04-03 23:48:32 +0000221
Evan Cheng242b38b2009-02-23 09:03:22 +0000222let neverHasSideEffects = 1 in
Eli Friedman76750402009-07-09 16:49:25 +0000223def MMX_MOVQ2FR64rr: SSDIi8<0xD6, MRMSrcReg, (outs FR64:$dst), (ins VR64:$src),
Evan Cheng242b38b2009-02-23 09:03:22 +0000224 "movq2dq\t{$src, $dst|$dst, $src}", []>;
225
Chris Lattnerd1c58cf2010-07-15 20:13:34 +0000226def MMX_MOVFR642Qrr: SDIi8<0xD6, MRMSrcReg, (outs VR64:$dst), (ins FR64:$src),
Stuart Hastingse3ff9ba2010-04-23 19:03:32 +0000227 "movdq2q\t{$src, $dst|$dst, $src}", []>;
228
Evan Cheng64d80e32007-07-19 01:14:50 +0000229def MMX_MOVNTQmr : MMXI<0xE7, MRMDestMem, (outs), (ins i64mem:$dst, VR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000230 "movntq\t{$src, $dst|$dst, $src}",
Bill Wendling69dc5332007-04-24 21:18:37 +0000231 [(int_x86_mmx_movnt_dq addr:$dst, VR64:$src)]>;
Bill Wendling71bfd112007-04-03 23:48:32 +0000232
Bill Wendling69dc5332007-04-24 21:18:37 +0000233let AddedComplexity = 15 in
234// movd to MMX register zero-extends
Anders Carlssonb26947e2008-02-29 01:35:12 +0000235def MMX_MOVZDI2PDIrr : MMXI<0x6E, MRMSrcReg, (outs VR64:$dst), (ins GR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000236 "movd\t{$src, $dst|$dst, $src}",
Evan Cheng7e2ff772008-05-08 00:57:18 +0000237 [(set VR64:$dst,
Evan Chengd880b972008-05-09 21:53:03 +0000238 (v2i32 (X86vzmovl (v2i32 (scalar_to_vector GR32:$src)))))]>;
Bill Wendling69dc5332007-04-24 21:18:37 +0000239let AddedComplexity = 20 in
Eric Christophera8c69082009-08-10 22:37:37 +0000240def MMX_MOVZDI2PDIrm : MMXI<0x6E, MRMSrcMem, (outs VR64:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +0000241 (ins i32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000242 "movd\t{$src, $dst|$dst, $src}",
Evan Cheng7e2ff772008-05-08 00:57:18 +0000243 [(set VR64:$dst,
Evan Chengd880b972008-05-09 21:53:03 +0000244 (v2i32 (X86vzmovl (v2i32
Evan Cheng7e2ff772008-05-08 00:57:18 +0000245 (scalar_to_vector (loadi32 addr:$src))))))]>;
Bill Wendling71bfd112007-04-03 23:48:32 +0000246
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000247// Arithmetic Instructions
Dale Johannesen4efb0fe2010-09-09 01:02:39 +0000248defm MMX_PABSB : SS3I_unop_rm_int_mm<0x1C, "pabsb", memopv8i8,
249 int_x86_ssse3_pabs_b>;
250defm MMX_PABSW : SS3I_unop_rm_int_mm<0x1D, "pabsw", memopv4i16,
251 int_x86_ssse3_pabs_w>;
252defm MMX_PABSD : SS3I_unop_rm_int_mm<0x1E, "pabsd", memopv2i32,
253 int_x86_ssse3_pabs_d>;
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000254// -- Addition
Dale Johannesen86097c32010-09-07 18:10:56 +0000255defm MMX_PADDB : MMXI_binop_rm<0xFC, "paddb", add, v8i8, 1>,
Dale Johannesen246658f2010-09-08 20:54:00 +0000256 MMXI_binop_rm_int<0xFC, "paddb", int_x86_mmx_padd_b, 1>;
Dale Johannesen86097c32010-09-07 18:10:56 +0000257defm MMX_PADDW : MMXI_binop_rm<0xFD, "paddw", add, v4i16, 1>,
Dale Johannesen246658f2010-09-08 20:54:00 +0000258 MMXI_binop_rm_int<0xFD, "paddw", int_x86_mmx_padd_w, 1>;
Dale Johannesen86097c32010-09-07 18:10:56 +0000259defm MMX_PADDD : MMXI_binop_rm<0xFE, "paddd", add, v2i32, 1>,
Dale Johannesen246658f2010-09-08 20:54:00 +0000260 MMXI_binop_rm_int<0xFE, "paddd", int_x86_mmx_padd_d, 1>;
Dale Johannesen86097c32010-09-07 18:10:56 +0000261defm MMX_PADDQ : MMXI_binop_rm<0xD4, "paddq", add, v1i64, 1>,
Dale Johannesen246658f2010-09-08 20:54:00 +0000262 MMXI_binop_rm_int<0xD4, "paddq", int_x86_mmx_padd_q, 1>;
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000263defm MMX_PADDSB : MMXI_binop_rm_int<0xEC, "paddsb" , int_x86_mmx_padds_b, 1>;
264defm MMX_PADDSW : MMXI_binop_rm_int<0xED, "paddsw" , int_x86_mmx_padds_w, 1>;
265
266defm MMX_PADDUSB : MMXI_binop_rm_int<0xDC, "paddusb", int_x86_mmx_paddus_b, 1>;
267defm MMX_PADDUSW : MMXI_binop_rm_int<0xDD, "paddusw", int_x86_mmx_paddus_w, 1>;
268
Dale Johannesen4efb0fe2010-09-09 01:02:39 +0000269defm MMX_PHADDW : SS3I_binop_rm_int_mm<0x01, "phaddw", memopv4i16,
270 int_x86_ssse3_phadd_w>;
271defm MMX_PHADD : SS3I_binop_rm_int_mm<0x02, "phaddd", memopv2i32,
272 int_x86_ssse3_phadd_d>;
273defm MMX_PHADDSW : SS3I_binop_rm_int_mm<0x03, "phaddsw", memopv4i16,
274 int_x86_ssse3_phadd_sw>;
275
276
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000277// -- Subtraction
Dale Johannesen86097c32010-09-07 18:10:56 +0000278defm MMX_PSUBB : MMXI_binop_rm<0xF8, "psubb", sub, v8i8>,
Dale Johannesen246658f2010-09-08 20:54:00 +0000279 MMXI_binop_rm_int<0xF8, "psubb", int_x86_mmx_psub_b>;
Dale Johannesen86097c32010-09-07 18:10:56 +0000280defm MMX_PSUBW : MMXI_binop_rm<0xF9, "psubw", sub, v4i16>,
Dale Johannesen246658f2010-09-08 20:54:00 +0000281 MMXI_binop_rm_int<0xF9, "psubw", int_x86_mmx_psub_w>;
Dale Johannesen86097c32010-09-07 18:10:56 +0000282defm MMX_PSUBD : MMXI_binop_rm<0xFA, "psubd", sub, v2i32>,
Dale Johannesen246658f2010-09-08 20:54:00 +0000283 MMXI_binop_rm_int<0xFA, "psubd", int_x86_mmx_psub_d>;
Dale Johannesen86097c32010-09-07 18:10:56 +0000284defm MMX_PSUBQ : MMXI_binop_rm<0xFB, "psubq", sub, v1i64>,
Dale Johannesen246658f2010-09-08 20:54:00 +0000285 MMXI_binop_rm_int<0xFB, "psubq", int_x86_mmx_psub_q>;
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000286
287defm MMX_PSUBSB : MMXI_binop_rm_int<0xE8, "psubsb" , int_x86_mmx_psubs_b>;
288defm MMX_PSUBSW : MMXI_binop_rm_int<0xE9, "psubsw" , int_x86_mmx_psubs_w>;
289
290defm MMX_PSUBUSB : MMXI_binop_rm_int<0xD8, "psubusb", int_x86_mmx_psubus_b>;
291defm MMX_PSUBUSW : MMXI_binop_rm_int<0xD9, "psubusw", int_x86_mmx_psubus_w>;
292
Dale Johannesen4efb0fe2010-09-09 01:02:39 +0000293defm MMX_PHSUBW : SS3I_binop_rm_int_mm<0x05, "phsubw", memopv4i16,
294 int_x86_ssse3_phsub_w>;
295defm MMX_PHSUBD : SS3I_binop_rm_int_mm<0x06, "phsubd", memopv2i32,
296 int_x86_ssse3_phsub_d>;
297defm MMX_PHSUBSW : SS3I_binop_rm_int_mm<0x07, "phsubsw", memopv4i16,
298 int_x86_ssse3_phsub_sw>;
299
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000300// -- Multiplication
Dale Johannesen86097c32010-09-07 18:10:56 +0000301defm MMX_PMULLW : MMXI_binop_rm<0xD5, "pmullw", mul, v4i16, 1>,
Dale Johannesen246658f2010-09-08 20:54:00 +0000302 MMXI_binop_rm_int<0xD5, "pmullw", int_x86_mmx_pmull_w, 1>;
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000303
Bill Wendling71bfd112007-04-03 23:48:32 +0000304defm MMX_PMULHW : MMXI_binop_rm_int<0xE5, "pmulhw", int_x86_mmx_pmulh_w, 1>;
305defm MMX_PMULHUW : MMXI_binop_rm_int<0xE4, "pmulhuw", int_x86_mmx_pmulhu_w, 1>;
306defm MMX_PMULUDQ : MMXI_binop_rm_int<0xF4, "pmuludq", int_x86_mmx_pmulu_dq, 1>;
Dale Johannesen4efb0fe2010-09-09 01:02:39 +0000307let isCommutable = 1 in
308defm MMX_PMULHRSW : SS3I_binop_rm_int_mm<0x0B, "pmulhrsw", memopv4i16,
309 int_x86_ssse3_pmul_hr_sw>;
Bill Wendling71bfd112007-04-03 23:48:32 +0000310
311// -- Miscellanea
Bill Wendling74027e92007-03-15 21:24:36 +0000312defm MMX_PMADDWD : MMXI_binop_rm_int<0xF5, "pmaddwd", int_x86_mmx_pmadd_wd, 1>;
313
Dale Johannesen4efb0fe2010-09-09 01:02:39 +0000314defm MMX_PMADDUBSW : SS3I_binop_rm_int_mm<0x04, "pmaddubsw", memopv8i8,
315 int_x86_ssse3_pmadd_ub_sw>;
Bill Wendling71bfd112007-04-03 23:48:32 +0000316defm MMX_PAVGB : MMXI_binop_rm_int<0xE0, "pavgb", int_x86_mmx_pavg_b, 1>;
317defm MMX_PAVGW : MMXI_binop_rm_int<0xE3, "pavgw", int_x86_mmx_pavg_w, 1>;
318
319defm MMX_PMINUB : MMXI_binop_rm_int<0xDA, "pminub", int_x86_mmx_pminu_b, 1>;
320defm MMX_PMINSW : MMXI_binop_rm_int<0xEA, "pminsw", int_x86_mmx_pmins_w, 1>;
321
322defm MMX_PMAXUB : MMXI_binop_rm_int<0xDE, "pmaxub", int_x86_mmx_pmaxu_b, 1>;
323defm MMX_PMAXSW : MMXI_binop_rm_int<0xEE, "pmaxsw", int_x86_mmx_pmaxs_w, 1>;
324
Bill Wendling3b1259b2009-05-28 02:04:00 +0000325defm MMX_PSADBW : MMXI_binop_rm_int<0xF6, "psadbw", int_x86_mmx_psad_bw, 1>;
Bill Wendling71bfd112007-04-03 23:48:32 +0000326
Dale Johannesen4efb0fe2010-09-09 01:02:39 +0000327defm MMX_PSIGNB : SS3I_binop_rm_int_mm<0x08, "psignb", memopv8i8,
328 int_x86_ssse3_psign_b>;
329defm MMX_PSIGNW : SS3I_binop_rm_int_mm<0x09, "psignw", memopv4i16,
330 int_x86_ssse3_psign_w>;
331defm MMX_PSIGND : SS3I_binop_rm_int_mm<0x0A, "psignd", memopv2i32,
332 int_x86_ssse3_psign_d>;
333let Constraints = "$src1 = $dst" in
334 defm MMX_PALIGN : ssse3_palign_mm<"palignr", int_x86_mmx_palignr_b>;
335
336let AddedComplexity = 5 in {
337
338def : Pat<(v1i64 (palign:$src3 VR64:$src1, VR64:$src2)),
339 (MMX_PALIGNR64rr VR64:$src2, VR64:$src1,
340 (SHUFFLE_get_palign_imm VR64:$src3))>,
341 Requires<[HasSSSE3]>;
342def : Pat<(v2i32 (palign:$src3 VR64:$src1, VR64:$src2)),
343 (MMX_PALIGNR64rr VR64:$src2, VR64:$src1,
344 (SHUFFLE_get_palign_imm VR64:$src3))>,
345 Requires<[HasSSSE3]>;
346def : Pat<(v4i16 (palign:$src3 VR64:$src1, VR64:$src2)),
347 (MMX_PALIGNR64rr VR64:$src2, VR64:$src1,
348 (SHUFFLE_get_palign_imm VR64:$src3))>,
349 Requires<[HasSSSE3]>;
350def : Pat<(v8i8 (palign:$src3 VR64:$src1, VR64:$src2)),
351 (MMX_PALIGNR64rr VR64:$src2, VR64:$src1,
352 (SHUFFLE_get_palign_imm VR64:$src3))>,
353 Requires<[HasSSSE3]>;
354}
355
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000356// Logical Instructions
Dale Johannesen86097c32010-09-07 18:10:56 +0000357defm MMX_PAND : MMXI_binop_rm_v1i64<0xDB, "pand", and, 1>,
Dale Johannesen246658f2010-09-08 20:54:00 +0000358 MMXI_binop_rm_int<0xDB, "pand", int_x86_mmx_pand, 1>;
Dale Johannesen86097c32010-09-07 18:10:56 +0000359defm MMX_POR : MMXI_binop_rm_v1i64<0xEB, "por" , or, 1>,
Dale Johannesen246658f2010-09-08 20:54:00 +0000360 MMXI_binop_rm_int<0xEB, "por" , int_x86_mmx_por, 1>;
Dale Johannesen86097c32010-09-07 18:10:56 +0000361defm MMX_PXOR : MMXI_binop_rm_v1i64<0xEF, "pxor", xor, 1>,
Dale Johannesen246658f2010-09-08 20:54:00 +0000362 MMXI_binop_rm_int<0xEF, "pxor", int_x86_mmx_pxor, 1>;
363defm MMX_PANDN : MMXI_binop_rm_int<0xDF, "pandn", int_x86_mmx_pandn, 1>;
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000364
Eric Christophera8c69082009-08-10 22:37:37 +0000365let Constraints = "$src1 = $dst" in {
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000366 def MMX_PANDNrr : MMXI<0xDF, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +0000367 (outs VR64:$dst), (ins VR64:$src1, VR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000368 "pandn\t{$src2, $dst|$dst, $src2}",
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000369 [(set VR64:$dst, (v1i64 (and (vnot VR64:$src1),
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000370 VR64:$src2)))]>;
371 def MMX_PANDNrm : MMXI<0xDF, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +0000372 (outs VR64:$dst), (ins VR64:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000373 "pandn\t{$src2, $dst|$dst, $src2}",
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000374 [(set VR64:$dst, (v1i64 (and (vnot VR64:$src1),
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000375 (load addr:$src2))))]>;
376}
377
Bill Wendlinga348c562007-03-22 18:42:45 +0000378// Shift Instructions
379defm MMX_PSRLW : MMXI_binop_rmi_int<0xD1, 0x71, MRM2r, "psrlw",
Evan Cheng22b942a2008-05-03 00:52:09 +0000380 int_x86_mmx_psrl_w, int_x86_mmx_psrli_w>;
Bill Wendlinga348c562007-03-22 18:42:45 +0000381defm MMX_PSRLD : MMXI_binop_rmi_int<0xD2, 0x72, MRM2r, "psrld",
Evan Cheng22b942a2008-05-03 00:52:09 +0000382 int_x86_mmx_psrl_d, int_x86_mmx_psrli_d>;
Bill Wendlinga348c562007-03-22 18:42:45 +0000383defm MMX_PSRLQ : MMXI_binop_rmi_int<0xD3, 0x73, MRM2r, "psrlq",
Evan Cheng22b942a2008-05-03 00:52:09 +0000384 int_x86_mmx_psrl_q, int_x86_mmx_psrli_q>;
Bill Wendlinga348c562007-03-22 18:42:45 +0000385
386defm MMX_PSLLW : MMXI_binop_rmi_int<0xF1, 0x71, MRM6r, "psllw",
Evan Cheng22b942a2008-05-03 00:52:09 +0000387 int_x86_mmx_psll_w, int_x86_mmx_pslli_w>;
Bill Wendlinga348c562007-03-22 18:42:45 +0000388defm MMX_PSLLD : MMXI_binop_rmi_int<0xF2, 0x72, MRM6r, "pslld",
Evan Cheng22b942a2008-05-03 00:52:09 +0000389 int_x86_mmx_psll_d, int_x86_mmx_pslli_d>;
Bill Wendlinga348c562007-03-22 18:42:45 +0000390defm MMX_PSLLQ : MMXI_binop_rmi_int<0xF3, 0x73, MRM6r, "psllq",
Evan Cheng22b942a2008-05-03 00:52:09 +0000391 int_x86_mmx_psll_q, int_x86_mmx_pslli_q>;
Bill Wendlinga348c562007-03-22 18:42:45 +0000392
393defm MMX_PSRAW : MMXI_binop_rmi_int<0xE1, 0x71, MRM4r, "psraw",
Evan Cheng22b942a2008-05-03 00:52:09 +0000394 int_x86_mmx_psra_w, int_x86_mmx_psrai_w>;
Bill Wendlinga348c562007-03-22 18:42:45 +0000395defm MMX_PSRAD : MMXI_binop_rmi_int<0xE2, 0x72, MRM4r, "psrad",
Evan Cheng22b942a2008-05-03 00:52:09 +0000396 int_x86_mmx_psra_d, int_x86_mmx_psrai_d>;
Bill Wendlinga348c562007-03-22 18:42:45 +0000397
Evan Chengf26ffe92008-05-29 08:22:04 +0000398// Shift up / down and insert zero's.
399def : Pat<(v1i64 (X86vshl VR64:$src, (i8 imm:$amt))),
Chris Lattner3d005782010-03-15 05:53:30 +0000400 (MMX_PSLLQri VR64:$src, (GetLo32XForm imm:$amt))>;
Evan Chengf26ffe92008-05-29 08:22:04 +0000401def : Pat<(v1i64 (X86vshr VR64:$src, (i8 imm:$amt))),
Chris Lattner3d005782010-03-15 05:53:30 +0000402 (MMX_PSRLQri VR64:$src, (GetLo32XForm imm:$amt))>;
Evan Chengf26ffe92008-05-29 08:22:04 +0000403
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000404// Comparison Instructions
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000405defm MMX_PCMPEQB : MMXI_binop_rm_int<0x74, "pcmpeqb", int_x86_mmx_pcmpeq_b>;
406defm MMX_PCMPEQW : MMXI_binop_rm_int<0x75, "pcmpeqw", int_x86_mmx_pcmpeq_w>;
407defm MMX_PCMPEQD : MMXI_binop_rm_int<0x76, "pcmpeqd", int_x86_mmx_pcmpeq_d>;
408
409defm MMX_PCMPGTB : MMXI_binop_rm_int<0x64, "pcmpgtb", int_x86_mmx_pcmpgt_b>;
410defm MMX_PCMPGTW : MMXI_binop_rm_int<0x65, "pcmpgtw", int_x86_mmx_pcmpgt_w>;
411defm MMX_PCMPGTD : MMXI_binop_rm_int<0x66, "pcmpgtd", int_x86_mmx_pcmpgt_d>;
412
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000413// Conversion Instructions
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000414
415// -- Unpack Instructions
Eric Christophera8c69082009-08-10 22:37:37 +0000416let Constraints = "$src1 = $dst" in {
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000417 // Unpack High Packed Data Instructions
Eric Christophera8c69082009-08-10 22:37:37 +0000418 def MMX_PUNPCKHBWrr : MMXI<0x68, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +0000419 (outs VR64:$dst), (ins VR64:$src1, VR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000420 "punpckhbw\t{$src2, $dst|$dst, $src2}",
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000421 [(set VR64:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +0000422 (v8i8 (mmx_unpckh VR64:$src1, VR64:$src2)))]>;
Eric Christophera8c69082009-08-10 22:37:37 +0000423 def MMX_PUNPCKHBWrm : MMXI<0x68, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +0000424 (outs VR64:$dst), (ins VR64:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000425 "punpckhbw\t{$src2, $dst|$dst, $src2}",
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000426 [(set VR64:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +0000427 (v8i8 (mmx_unpckh VR64:$src1,
428 (bc_v8i8 (load_mmx addr:$src2)))))]>;
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000429
Eric Christophera8c69082009-08-10 22:37:37 +0000430 def MMX_PUNPCKHWDrr : MMXI<0x69, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +0000431 (outs VR64:$dst), (ins VR64:$src1, VR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000432 "punpckhwd\t{$src2, $dst|$dst, $src2}",
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000433 [(set VR64:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +0000434 (v4i16 (mmx_unpckh VR64:$src1, VR64:$src2)))]>;
Eric Christophera8c69082009-08-10 22:37:37 +0000435 def MMX_PUNPCKHWDrm : MMXI<0x69, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +0000436 (outs VR64:$dst), (ins VR64:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000437 "punpckhwd\t{$src2, $dst|$dst, $src2}",
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000438 [(set VR64:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +0000439 (v4i16 (mmx_unpckh VR64:$src1,
440 (bc_v4i16 (load_mmx addr:$src2)))))]>;
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000441
Eric Christophera8c69082009-08-10 22:37:37 +0000442 def MMX_PUNPCKHDQrr : MMXI<0x6A, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +0000443 (outs VR64:$dst), (ins VR64:$src1, VR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000444 "punpckhdq\t{$src2, $dst|$dst, $src2}",
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000445 [(set VR64:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +0000446 (v2i32 (mmx_unpckh VR64:$src1, VR64:$src2)))]>;
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000447 def MMX_PUNPCKHDQrm : MMXI<0x6A, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +0000448 (outs VR64:$dst), (ins VR64:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000449 "punpckhdq\t{$src2, $dst|$dst, $src2}",
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000450 [(set VR64:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +0000451 (v2i32 (mmx_unpckh VR64:$src1,
452 (bc_v2i32 (load_mmx addr:$src2)))))]>;
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000453
454 // Unpack Low Packed Data Instructions
455 def MMX_PUNPCKLBWrr : MMXI<0x60, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +0000456 (outs VR64:$dst), (ins VR64:$src1, VR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000457 "punpcklbw\t{$src2, $dst|$dst, $src2}",
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000458 [(set VR64:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +0000459 (v8i8 (mmx_unpckl VR64:$src1, VR64:$src2)))]>;
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000460 def MMX_PUNPCKLBWrm : MMXI<0x60, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +0000461 (outs VR64:$dst), (ins VR64:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000462 "punpcklbw\t{$src2, $dst|$dst, $src2}",
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000463 [(set VR64:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +0000464 (v8i8 (mmx_unpckl VR64:$src1,
465 (bc_v8i8 (load_mmx addr:$src2)))))]>;
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000466
467 def MMX_PUNPCKLWDrr : MMXI<0x61, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +0000468 (outs VR64:$dst), (ins VR64:$src1, VR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000469 "punpcklwd\t{$src2, $dst|$dst, $src2}",
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000470 [(set VR64:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +0000471 (v4i16 (mmx_unpckl VR64:$src1, VR64:$src2)))]>;
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000472 def MMX_PUNPCKLWDrm : MMXI<0x61, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +0000473 (outs VR64:$dst), (ins VR64:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000474 "punpcklwd\t{$src2, $dst|$dst, $src2}",
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000475 [(set VR64:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +0000476 (v4i16 (mmx_unpckl VR64:$src1,
477 (bc_v4i16 (load_mmx addr:$src2)))))]>;
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000478
Eric Christophera8c69082009-08-10 22:37:37 +0000479 def MMX_PUNPCKLDQrr : MMXI<0x62, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +0000480 (outs VR64:$dst), (ins VR64:$src1, VR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000481 "punpckldq\t{$src2, $dst|$dst, $src2}",
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000482 [(set VR64:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +0000483 (v2i32 (mmx_unpckl VR64:$src1, VR64:$src2)))]>;
Eric Christophera8c69082009-08-10 22:37:37 +0000484 def MMX_PUNPCKLDQrm : MMXI<0x62, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +0000485 (outs VR64:$dst), (ins VR64:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000486 "punpckldq\t{$src2, $dst|$dst, $src2}",
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000487 [(set VR64:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +0000488 (v2i32 (mmx_unpckl VR64:$src1,
489 (bc_v2i32 (load_mmx addr:$src2)))))]>;
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000490}
Dale Johannesen246658f2010-09-08 20:54:00 +0000491defm MMX_PUNPCKHBW : MMXI_binop_rm_int<0x68, "punpckhbw",
Dale Johannesen86097c32010-09-07 18:10:56 +0000492 int_x86_mmx_punpckhbw>;
Dale Johannesen246658f2010-09-08 20:54:00 +0000493defm MMX_PUNPCKHWD : MMXI_binop_rm_int<0x69, "punpckhwd",
Dale Johannesen86097c32010-09-07 18:10:56 +0000494 int_x86_mmx_punpckhwd>;
Dale Johannesen246658f2010-09-08 20:54:00 +0000495defm MMX_PUNPCKHDQ : MMXI_binop_rm_int<0x6A, "punpckhdq",
Dale Johannesen86097c32010-09-07 18:10:56 +0000496 int_x86_mmx_punpckhdq>;
Dale Johannesen246658f2010-09-08 20:54:00 +0000497defm MMX_PUNPCKLBW : MMXI_binop_rm_int<0x60, "punpcklbw",
Dale Johannesen86097c32010-09-07 18:10:56 +0000498 int_x86_mmx_punpcklbw>;
Dale Johannesen246658f2010-09-08 20:54:00 +0000499defm MMX_PUNPCKLWD : MMXI_binop_rm_int<0x61, "punpcklwd",
Dale Johannesen86097c32010-09-07 18:10:56 +0000500 int_x86_mmx_punpcklwd>;
Dale Johannesen246658f2010-09-08 20:54:00 +0000501defm MMX_PUNPCKLDQ : MMXI_binop_rm_int<0x62, "punpckldq",
Dale Johannesen86097c32010-09-07 18:10:56 +0000502 int_x86_mmx_punpckldq>;
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000503
504// -- Pack Instructions
505defm MMX_PACKSSWB : MMXI_binop_rm_int<0x63, "packsswb", int_x86_mmx_packsswb>;
506defm MMX_PACKSSDW : MMXI_binop_rm_int<0x6B, "packssdw", int_x86_mmx_packssdw>;
507defm MMX_PACKUSWB : MMXI_binop_rm_int<0x67, "packuswb", int_x86_mmx_packuswb>;
508
Bill Wendling69dc5332007-04-24 21:18:37 +0000509// -- Shuffle Instructions
510def MMX_PSHUFWri : MMXIi8<0x70, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +0000511 (outs VR64:$dst), (ins VR64:$src1, i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000512 "pshufw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendling69dc5332007-04-24 21:18:37 +0000513 [(set VR64:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +0000514 (v4i16 (mmx_pshufw:$src2 VR64:$src1, (undef))))]>;
Bill Wendling69dc5332007-04-24 21:18:37 +0000515def MMX_PSHUFWmi : MMXIi8<0x70, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +0000516 (outs VR64:$dst), (ins i64mem:$src1, i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000517 "pshufw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendling69dc5332007-04-24 21:18:37 +0000518 [(set VR64:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +0000519 (mmx_pshufw:$src2 (bc_v4i16 (load_mmx addr:$src1)),
520 (undef)))]>;
Bill Wendling69dc5332007-04-24 21:18:37 +0000521
Dale Johannesen4efb0fe2010-09-09 01:02:39 +0000522defm MMX_PSHUFB : SS3I_binop_rm_int_mm<0x00, "pshufb", memopv8i8,
523 int_x86_ssse3_pshuf_b>;
524// Shuffle with PALIGN
525def : Pat<(v1i64 (X86PAlign VR64:$src1, VR64:$src2, (i8 imm:$imm))),
526 (MMX_PALIGNR64rr VR64:$src2, VR64:$src1, imm:$imm)>;
527def : Pat<(v2i32 (X86PAlign VR64:$src1, VR64:$src2, (i8 imm:$imm))),
528 (MMX_PALIGNR64rr VR64:$src2, VR64:$src1, imm:$imm)>;
529def : Pat<(v4i16 (X86PAlign VR64:$src1, VR64:$src2, (i8 imm:$imm))),
530 (MMX_PALIGNR64rr VR64:$src2, VR64:$src1, imm:$imm)>;
531def : Pat<(v8i8 (X86PAlign VR64:$src1, VR64:$src2, (i8 imm:$imm))),
532 (MMX_PALIGNR64rr VR64:$src2, VR64:$src1, imm:$imm)>;
533
Bill Wendling71bfd112007-04-03 23:48:32 +0000534// -- Conversion Instructions
Chris Lattnerba7e7562008-01-10 07:59:24 +0000535let neverHasSideEffects = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000536def MMX_CVTPD2PIrr : MMX2I<0x2D, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000537 "cvtpd2pi\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerba7e7562008-01-10 07:59:24 +0000538let mayLoad = 1 in
Eric Christophera8c69082009-08-10 22:37:37 +0000539def MMX_CVTPD2PIrm : MMX2I<0x2D, MRMSrcMem, (outs VR64:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +0000540 (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000541 "cvtpd2pi\t{$src, $dst|$dst, $src}", []>;
Evan Chengffcb95b2006-02-21 19:13:53 +0000542
Evan Cheng64d80e32007-07-19 01:14:50 +0000543def MMX_CVTPI2PDrr : MMX2I<0x2A, MRMSrcReg, (outs VR128:$dst), (ins VR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000544 "cvtpi2pd\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerba7e7562008-01-10 07:59:24 +0000545let mayLoad = 1 in
Eric Christophera8c69082009-08-10 22:37:37 +0000546def MMX_CVTPI2PDrm : MMX2I<0x2A, MRMSrcMem, (outs VR128:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +0000547 (ins i64mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000548 "cvtpi2pd\t{$src, $dst|$dst, $src}", []>;
Evan Cheng3246e062006-03-25 01:31:59 +0000549
Evan Cheng64d80e32007-07-19 01:14:50 +0000550def MMX_CVTPI2PSrr : MMXI<0x2A, MRMSrcReg, (outs VR128:$dst), (ins VR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000551 "cvtpi2ps\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerba7e7562008-01-10 07:59:24 +0000552let mayLoad = 1 in
Eric Christophera8c69082009-08-10 22:37:37 +0000553def MMX_CVTPI2PSrm : MMXI<0x2A, MRMSrcMem, (outs VR128:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +0000554 (ins i64mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000555 "cvtpi2ps\t{$src, $dst|$dst, $src}", []>;
Bill Wendling823efee2007-04-03 06:00:37 +0000556
Evan Cheng64d80e32007-07-19 01:14:50 +0000557def MMX_CVTPS2PIrr : MMXI<0x2D, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000558 "cvtps2pi\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerba7e7562008-01-10 07:59:24 +0000559let mayLoad = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +0000560def MMX_CVTPS2PIrm : MMXI<0x2D, MRMSrcMem, (outs VR64:$dst), (ins f64mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000561 "cvtps2pi\t{$src, $dst|$dst, $src}", []>;
Bill Wendling823efee2007-04-03 06:00:37 +0000562
Evan Cheng64d80e32007-07-19 01:14:50 +0000563def MMX_CVTTPD2PIrr : MMX2I<0x2C, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000564 "cvttpd2pi\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerba7e7562008-01-10 07:59:24 +0000565let mayLoad = 1 in
Eric Christophera8c69082009-08-10 22:37:37 +0000566def MMX_CVTTPD2PIrm : MMX2I<0x2C, MRMSrcMem, (outs VR64:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +0000567 (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000568 "cvttpd2pi\t{$src, $dst|$dst, $src}", []>;
Bill Wendling823efee2007-04-03 06:00:37 +0000569
Evan Cheng64d80e32007-07-19 01:14:50 +0000570def MMX_CVTTPS2PIrr : MMXI<0x2C, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000571 "cvttps2pi\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerba7e7562008-01-10 07:59:24 +0000572let mayLoad = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +0000573def MMX_CVTTPS2PIrm : MMXI<0x2C, MRMSrcMem, (outs VR64:$dst), (ins f64mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000574 "cvttps2pi\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerba7e7562008-01-10 07:59:24 +0000575} // end neverHasSideEffects
576
Dale Johannesenaf474812010-09-08 19:15:38 +0000577// Intrinsic versions.
578def MMX_CVTPD2PIirr : MMX2I<0x2D, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
579 "cvtpd2pi\t{$src, $dst|$dst, $src}",
580 [(set VR64:$dst, (int_x86_sse_cvtpd2pi VR128:$src))]>;
581def MMX_CVTPD2PIirm : MMX2I<0x2D, MRMSrcMem, (outs VR64:$dst),
582 (ins f128mem:$src),
583 "cvtpd2pi\t{$src, $dst|$dst, $src}",
584 [(set VR64:$dst,
585 (int_x86_sse_cvtpd2pi
586 (bitconvert (loadv2i64 addr:$src))))]>;
587def MMX_CVTPI2PDirr : MMX2I<0x2A, MRMSrcReg, (outs VR128:$dst), (ins VR64:$src),
588 "cvtpi2pd\t{$src, $dst|$dst, $src}",
589 [(set VR128:$dst, (int_x86_sse_cvtpi2pd VR64:$src))]>;
590let Constraints = "$src1 = $dst" in {
591def MMX_CVTPI2PSirr : MMXI<0x2A, MRMSrcReg, (outs VR128:$dst),
592 (ins VR128:$src1, VR64:$src2),
593 "cvtpi2ps\t{$src2, $dst|$dst, $src2}",
594 [(set VR128:$dst,
595 (int_x86_sse_cvtpi2ps VR128:$src1, VR64:$src2))]>;
596def MMX_CVTPI2PSirm : MMXI<0x2A, MRMSrcMem, (outs VR128:$dst),
597 (ins VR128:$src1, i64mem:$src2),
598 "cvtpi2ps\t{$src2, $dst|$dst, $src2}",
599 [(set VR128:$dst,
600 (int_x86_sse_cvtpi2ps VR128:$src1,
601 (bitconvert (load_mmx addr:$src2))))]>;
602}
603def MMX_CVTPS2PIirr : MMXI<0x2D, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
604 "cvtps2pi\t{$src, $dst|$dst, $src}",
605 [(set VR64:$dst, (int_x86_sse_cvtps2pi VR128:$src))]>;
606def MMX_CVTPS2PIirm : MMXI<0x2D, MRMSrcMem, (outs VR64:$dst), (ins f64mem:$src),
607 "cvtps2pi\t{$src, $dst|$dst, $src}",
608 [(set VR64:$dst,
609 (int_x86_sse_cvtps2pi
610 (bitconvert (load_mmx addr:$src))))]>;
611def MMX_CVTTPD2PIirr: MMX2I<0x2C, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
612 "cvttpd2pi\t{$src, $dst|$dst, $src}",
613 [(set VR64:$dst, (int_x86_sse_cvtpd2pi VR128:$src))]>;
614def MMX_CVTTPD2PIirm: MMX2I<0x2C, MRMSrcMem, (outs VR64:$dst),
615 (ins f128mem:$src),
616 "cvttpd2pi\t{$src, $dst|$dst, $src}",
617 [(set VR64:$dst,
618 (int_x86_sse_cvtpd2pi
619 (bitconvert (loadv2i64 addr:$src))))]>;
620def MMX_CVTTPS2PIirr: MMXI<0x2C, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
621 "cvttps2pi\t{$src, $dst|$dst, $src}",
622 [(set VR64:$dst, (int_x86_sse_cvtps2pi VR128:$src))]>;
623def MMX_CVTTPS2PIirm: MMXI<0x2C, MRMSrcMem, (outs VR64:$dst), (ins f64mem:$src),
624 "cvttps2pi\t{$src, $dst|$dst, $src}",
625 [(set VR64:$dst,
626 (int_x86_sse_cvtpd2pi
627 (bitconvert (load_mmx addr:$src))))]>;
Evan Chengfcf5e212006-04-11 06:57:30 +0000628
Bill Wendling71bfd112007-04-03 23:48:32 +0000629// Extract / Insert
Chris Lattner8f2b4cc2010-02-23 02:07:48 +0000630def MMX_X86pinsrw : SDNode<"X86ISD::MMX_PINSRW",
631 SDTypeProfile<1, 3, [SDTCisVT<0, v4i16>, SDTCisSameAs<0,1>,
632 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
633
Evan Chengfcf5e212006-04-11 06:57:30 +0000634
Bill Wendling71bfd112007-04-03 23:48:32 +0000635def MMX_PEXTRWri : MMXIi8<0xC5, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +0000636 (outs GR32:$dst), (ins VR64:$src1, i16i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000637 "pextrw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Chris Lattner8f2b4cc2010-02-23 02:07:48 +0000638 [(set GR32:$dst, (X86pextrw (v4i16 VR64:$src1),
Bill Wendling71bfd112007-04-03 23:48:32 +0000639 (iPTR imm:$src2)))]>;
Dale Johannesen52664c82010-09-08 22:08:40 +0000640def MMX_PEXTRWirri: MMXIi8<0xC5, MRMSrcReg,
641 (outs GR32:$dst), (ins VR64:$src1, i32i8imm:$src2),
642 "pextrw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
643 [(set GR32:$dst, (int_x86_mmx_pextr_w VR64:$src1,
644 (iPTR imm:$src2)))]>;
Eric Christophera8c69082009-08-10 22:37:37 +0000645let Constraints = "$src1 = $dst" in {
Bill Wendling71bfd112007-04-03 23:48:32 +0000646 def MMX_PINSRWrri : MMXIi8<0xC4, MRMSrcReg,
Sean Callanan108934c2009-12-18 00:01:26 +0000647 (outs VR64:$dst),
648 (ins VR64:$src1, GR32:$src2,i16i8imm:$src3),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000649 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendling71bfd112007-04-03 23:48:32 +0000650 [(set VR64:$dst, (v4i16 (MMX_X86pinsrw (v4i16 VR64:$src1),
Eric Christophera8c69082009-08-10 22:37:37 +0000651 GR32:$src2,(iPTR imm:$src3))))]>;
Bill Wendling71bfd112007-04-03 23:48:32 +0000652 def MMX_PINSRWrmi : MMXIi8<0xC4, MRMSrcMem,
Sean Callanan108934c2009-12-18 00:01:26 +0000653 (outs VR64:$dst),
654 (ins VR64:$src1, i16mem:$src2, i16i8imm:$src3),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000655 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendling71bfd112007-04-03 23:48:32 +0000656 [(set VR64:$dst,
657 (v4i16 (MMX_X86pinsrw (v4i16 VR64:$src1),
658 (i32 (anyext (loadi16 addr:$src2))),
659 (iPTR imm:$src3))))]>;
Dale Johannesen52664c82010-09-08 22:08:40 +0000660 def MMX_PINSRWirri : MMXIi8<0xC4, MRMSrcReg,
661 (outs VR64:$dst),
662 (ins VR64:$src1, GR32:$src2, i32i8imm:$src3),
663 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
664 [(set VR64:$dst, (int_x86_mmx_pinsr_w VR64:$src1,
665 GR32:$src2, (iPTR imm:$src3)))]>;
666
667 def MMX_PINSRWirmi : MMXIi8<0xC4, MRMSrcMem,
668 (outs VR64:$dst),
669 (ins VR64:$src1, i16mem:$src2, i32i8imm:$src3),
670 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
671 [(set VR64:$dst, (int_x86_mmx_pinsr_w VR64:$src1,
672 (i32 (anyext (loadi16 addr:$src2))),
673 (iPTR imm:$src3)))]>;
Bill Wendling71bfd112007-04-03 23:48:32 +0000674}
675
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000676// MMX to XMM for vector types
677def MMX_X86movq2dq : SDNode<"X86ISD::MOVQ2DQ", SDTypeProfile<1, 1,
678 [SDTCisVT<0, v2i64>, SDTCisVT<1, v1i64>]>>;
679
680def : Pat<(v2i64 (MMX_X86movq2dq VR64:$src)),
681 (v2i64 (MMX_MOVQ2DQrr VR64:$src))>;
682
683def : Pat<(v2i64 (MMX_X86movq2dq (load_mmx addr:$src))),
684 (v2i64 (MOVQI2PQIrm addr:$src))>;
685
686def : Pat<(v2i64 (MMX_X86movq2dq (v1i64 (bitconvert
687 (v2i32 (scalar_to_vector (loadi32 addr:$src))))))),
688 (v2i64 (MOVDI2PDIrm addr:$src))>;
689
Bill Wendling71bfd112007-04-03 23:48:32 +0000690// Mask creation
Evan Cheng64d80e32007-07-19 01:14:50 +0000691def MMX_PMOVMSKBrr : MMXI<0xD7, MRMSrcReg, (outs GR32:$dst), (ins VR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000692 "pmovmskb\t{$src, $dst|$dst, $src}",
Bill Wendling71bfd112007-04-03 23:48:32 +0000693 [(set GR32:$dst, (int_x86_mmx_pmovmskb VR64:$src))]>;
694
695// Misc.
Evan Cheng071a2792007-09-11 19:55:27 +0000696let Uses = [EDI] in
Bill Wendling5c324d72009-06-23 19:52:59 +0000697def MMX_MASKMOVQ : MMXI<0xF7, MRMSrcReg, (outs), (ins VR64:$src, VR64:$mask),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000698 "maskmovq\t{$mask, $src|$src, $mask}",
Evan Cheng071a2792007-09-11 19:55:27 +0000699 [(int_x86_mmx_maskmovq VR64:$src, VR64:$mask, EDI)]>;
Anton Korobeynikov017c2602008-08-23 15:53:19 +0000700let Uses = [RDI] in
Bill Wendling5c324d72009-06-23 19:52:59 +0000701def MMX_MASKMOVQ64: MMXI64<0xF7, MRMSrcReg, (outs), (ins VR64:$src, VR64:$mask),
Anton Korobeynikov017c2602008-08-23 15:53:19 +0000702 "maskmovq\t{$mask, $src|$src, $mask}",
703 [(int_x86_mmx_maskmovq VR64:$src, VR64:$mask, RDI)]>;
Bill Wendlinga31bd272007-03-06 18:53:42 +0000704
705//===----------------------------------------------------------------------===//
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000706// Alias Instructions
707//===----------------------------------------------------------------------===//
708
709// Alias instructions that map zero vector to pxor.
Daniel Dunbar7417b762009-08-11 22:17:52 +0000710let isReMaterializable = 1, isCodeGenOnly = 1 in {
Chris Lattner28c1d292010-02-05 21:30:49 +0000711 // FIXME: Change encoding to pseudo.
712 def MMX_V_SET0 : MMXI<0xEF, MRMInitReg, (outs VR64:$dst), (ins), "",
Chris Lattner8a594482007-11-25 00:24:49 +0000713 [(set VR64:$dst, (v2i32 immAllZerosV))]>;
Chris Lattner28c1d292010-02-05 21:30:49 +0000714 def MMX_V_SETALLONES : MMXI<0x76, MRMInitReg, (outs VR64:$dst), (ins), "",
Chris Lattner8a594482007-11-25 00:24:49 +0000715 [(set VR64:$dst, (v2i32 immAllOnesV))]>;
Dan Gohmand45eddd2007-06-26 00:48:07 +0000716}
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000717
Evan Chengc8e3b142008-03-12 07:02:50 +0000718let Predicates = [HasMMX] in {
719 def : Pat<(v1i64 immAllZerosV), (MMX_V_SET0)>;
720 def : Pat<(v4i16 immAllZerosV), (MMX_V_SET0)>;
721 def : Pat<(v8i8 immAllZerosV), (MMX_V_SET0)>;
722}
723
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000724//===----------------------------------------------------------------------===//
Bill Wendlinga31bd272007-03-06 18:53:42 +0000725// Non-Instruction Patterns
726//===----------------------------------------------------------------------===//
727
728// Store 64-bit integer vector values.
729def : Pat<(store (v8i8 VR64:$src), addr:$dst),
Bill Wendling823efee2007-04-03 06:00:37 +0000730 (MMX_MOVQ64mr addr:$dst, VR64:$src)>;
Bill Wendlinga31bd272007-03-06 18:53:42 +0000731def : Pat<(store (v4i16 VR64:$src), addr:$dst),
Bill Wendling823efee2007-04-03 06:00:37 +0000732 (MMX_MOVQ64mr addr:$dst, VR64:$src)>;
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000733def : Pat<(store (v2i32 VR64:$src), addr:$dst),
Bill Wendling823efee2007-04-03 06:00:37 +0000734 (MMX_MOVQ64mr addr:$dst, VR64:$src)>;
735def : Pat<(store (v1i64 VR64:$src), addr:$dst),
736 (MMX_MOVQ64mr addr:$dst, VR64:$src)>;
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000737
Bill Wendlingbc9bffa2007-03-07 05:43:18 +0000738// Bit convert.
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000739def : Pat<(v8i8 (bitconvert (v1i64 VR64:$src))), (v8i8 VR64:$src)>;
Bill Wendlingbc9bffa2007-03-07 05:43:18 +0000740def : Pat<(v8i8 (bitconvert (v2i32 VR64:$src))), (v8i8 VR64:$src)>;
741def : Pat<(v8i8 (bitconvert (v4i16 VR64:$src))), (v8i8 VR64:$src)>;
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000742def : Pat<(v4i16 (bitconvert (v1i64 VR64:$src))), (v4i16 VR64:$src)>;
Bill Wendlingbc9bffa2007-03-07 05:43:18 +0000743def : Pat<(v4i16 (bitconvert (v2i32 VR64:$src))), (v4i16 VR64:$src)>;
744def : Pat<(v4i16 (bitconvert (v8i8 VR64:$src))), (v4i16 VR64:$src)>;
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000745def : Pat<(v2i32 (bitconvert (v1i64 VR64:$src))), (v2i32 VR64:$src)>;
Bill Wendlingbc9bffa2007-03-07 05:43:18 +0000746def : Pat<(v2i32 (bitconvert (v4i16 VR64:$src))), (v2i32 VR64:$src)>;
747def : Pat<(v2i32 (bitconvert (v8i8 VR64:$src))), (v2i32 VR64:$src)>;
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000748def : Pat<(v1i64 (bitconvert (v2i32 VR64:$src))), (v1i64 VR64:$src)>;
749def : Pat<(v1i64 (bitconvert (v4i16 VR64:$src))), (v1i64 VR64:$src)>;
750def : Pat<(v1i64 (bitconvert (v8i8 VR64:$src))), (v1i64 VR64:$src)>;
Bill Wendlinga348c562007-03-22 18:42:45 +0000751
Bill Wendling93888422007-07-04 00:19:54 +0000752// 64-bit bit convert.
753def : Pat<(v1i64 (bitconvert (i64 GR64:$src))),
754 (MMX_MOVD64to64rr GR64:$src)>;
755def : Pat<(v2i32 (bitconvert (i64 GR64:$src))),
756 (MMX_MOVD64to64rr GR64:$src)>;
757def : Pat<(v4i16 (bitconvert (i64 GR64:$src))),
758 (MMX_MOVD64to64rr GR64:$src)>;
759def : Pat<(v8i8 (bitconvert (i64 GR64:$src))),
760 (MMX_MOVD64to64rr GR64:$src)>;
Dan Gohmana630f4e2008-04-15 23:55:07 +0000761def : Pat<(i64 (bitconvert (v1i64 VR64:$src))),
762 (MMX_MOVD64from64rr VR64:$src)>;
763def : Pat<(i64 (bitconvert (v2i32 VR64:$src))),
764 (MMX_MOVD64from64rr VR64:$src)>;
765def : Pat<(i64 (bitconvert (v4i16 VR64:$src))),
766 (MMX_MOVD64from64rr VR64:$src)>;
767def : Pat<(i64 (bitconvert (v8i8 VR64:$src))),
768 (MMX_MOVD64from64rr VR64:$src)>;
Evan Cheng242b38b2009-02-23 09:03:22 +0000769def : Pat<(f64 (bitconvert (v1i64 VR64:$src))),
770 (MMX_MOVQ2FR64rr VR64:$src)>;
771def : Pat<(f64 (bitconvert (v2i32 VR64:$src))),
772 (MMX_MOVQ2FR64rr VR64:$src)>;
773def : Pat<(f64 (bitconvert (v4i16 VR64:$src))),
774 (MMX_MOVQ2FR64rr VR64:$src)>;
775def : Pat<(f64 (bitconvert (v8i8 VR64:$src))),
776 (MMX_MOVQ2FR64rr VR64:$src)>;
Stuart Hastingse3ff9ba2010-04-23 19:03:32 +0000777def : Pat<(v1i64 (bitconvert (f64 FR64:$src))),
778 (MMX_MOVFR642Qrr FR64:$src)>;
779def : Pat<(v2i32 (bitconvert (f64 FR64:$src))),
780 (MMX_MOVFR642Qrr FR64:$src)>;
781def : Pat<(v4i16 (bitconvert (f64 FR64:$src))),
782 (MMX_MOVFR642Qrr FR64:$src)>;
783def : Pat<(v8i8 (bitconvert (f64 FR64:$src))),
784 (MMX_MOVFR642Qrr FR64:$src)>;
Bill Wendling93888422007-07-04 00:19:54 +0000785
Evan Chengb35ed922008-11-05 06:04:51 +0000786let AddedComplexity = 20 in {
Evan Chengb35ed922008-11-05 06:04:51 +0000787 def : Pat<(v2i32 (X86vzmovl (bc_v2i32 (load_mmx addr:$src)))),
Eric Christophera8c69082009-08-10 22:37:37 +0000788 (MMX_MOVZDI2PDIrm addr:$src)>;
Evan Cheng62fb4f22008-12-03 19:38:05 +0000789}
790
791// Clear top half.
792let AddedComplexity = 15 in {
Evan Cheng62fb4f22008-12-03 19:38:05 +0000793 def : Pat<(v2i32 (X86vzmovl VR64:$src)),
Chris Lattner3485b512010-03-08 18:57:56 +0000794 (MMX_PUNPCKLDQrr VR64:$src, (v2i32 (MMX_V_SET0)))>;
Evan Chengb35ed922008-11-05 06:04:51 +0000795}
796
Bill Wendling69dc5332007-04-24 21:18:37 +0000797// Patterns to perform canonical versions of vector shuffling.
Bill Wendling823efee2007-04-03 06:00:37 +0000798let AddedComplexity = 10 in {
Nate Begeman9008ca62009-04-27 18:41:29 +0000799 def : Pat<(v8i8 (mmx_unpckl_undef VR64:$src, (undef))),
Bill Wendling823efee2007-04-03 06:00:37 +0000800 (MMX_PUNPCKLBWrr VR64:$src, VR64:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +0000801 def : Pat<(v4i16 (mmx_unpckl_undef VR64:$src, (undef))),
Bill Wendling823efee2007-04-03 06:00:37 +0000802 (MMX_PUNPCKLWDrr VR64:$src, VR64:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +0000803 def : Pat<(v2i32 (mmx_unpckl_undef VR64:$src, (undef))),
Bill Wendling823efee2007-04-03 06:00:37 +0000804 (MMX_PUNPCKLDQrr VR64:$src, VR64:$src)>;
805}
806
Bill Wendling69dc5332007-04-24 21:18:37 +0000807let AddedComplexity = 10 in {
Nate Begeman9008ca62009-04-27 18:41:29 +0000808 def : Pat<(v8i8 (mmx_unpckh_undef VR64:$src, (undef))),
Bill Wendling69dc5332007-04-24 21:18:37 +0000809 (MMX_PUNPCKHBWrr VR64:$src, VR64:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +0000810 def : Pat<(v4i16 (mmx_unpckh_undef VR64:$src, (undef))),
Bill Wendling69dc5332007-04-24 21:18:37 +0000811 (MMX_PUNPCKHWDrr VR64:$src, VR64:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +0000812 def : Pat<(v2i32 (mmx_unpckh_undef VR64:$src, (undef))),
Bill Wendling69dc5332007-04-24 21:18:37 +0000813 (MMX_PUNPCKHDQrr VR64:$src, VR64:$src)>;
814}
815
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000816// Some special case PANDN patterns.
Bill Wendling823efee2007-04-03 06:00:37 +0000817// FIXME: Get rid of these.
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000818def : Pat<(v1i64 (and (xor VR64:$src1, (bc_v1i64 (v2i32 immAllOnesV))),
819 VR64:$src2)),
820 (MMX_PANDNrr VR64:$src1, VR64:$src2)>;
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000821def : Pat<(v1i64 (and (xor VR64:$src1, (bc_v1i64 (v2i32 immAllOnesV))),
822 (load addr:$src2))),
823 (MMX_PANDNrm VR64:$src1, addr:$src2)>;
Evan Cheng10e86422008-04-25 19:11:04 +0000824
825// Move MMX to lower 64-bit of XMM
Evan Cheng242b38b2009-02-23 09:03:22 +0000826def : Pat<(v2i64 (scalar_to_vector (i64 (bitconvert (v8i8 VR64:$src))))),
827 (v2i64 (MMX_MOVQ2DQrr VR64:$src))>;
828def : Pat<(v2i64 (scalar_to_vector (i64 (bitconvert (v4i16 VR64:$src))))),
829 (v2i64 (MMX_MOVQ2DQrr VR64:$src))>;
830def : Pat<(v2i64 (scalar_to_vector (i64 (bitconvert (v2i32 VR64:$src))))),
831 (v2i64 (MMX_MOVQ2DQrr VR64:$src))>;
832def : Pat<(v2i64 (scalar_to_vector (i64 (bitconvert (v1i64 VR64:$src))))),
Evan Cheng10e86422008-04-25 19:11:04 +0000833 (v2i64 (MMX_MOVQ2DQrr VR64:$src))>;
Evan Cheng082948d2008-04-25 20:12:46 +0000834
835// Move lower 64-bit of XMM to MMX.
836def : Pat<(v2i32 (bitconvert (i64 (vector_extract (v2i64 VR128:$src),
837 (iPTR 0))))),
838 (v2i32 (MMX_MOVDQ2Qrr VR128:$src))>;
839def : Pat<(v4i16 (bitconvert (i64 (vector_extract (v2i64 VR128:$src),
840 (iPTR 0))))),
841 (v4i16 (MMX_MOVDQ2Qrr VR128:$src))>;
842def : Pat<(v8i8 (bitconvert (i64 (vector_extract (v2i64 VR128:$src),
843 (iPTR 0))))),
844 (v8i8 (MMX_MOVDQ2Qrr VR128:$src))>;
845
Eli Friedman3dae2842009-07-22 01:06:52 +0000846// Patterns for vector comparisons
847def : Pat<(v8i8 (X86pcmpeqb VR64:$src1, VR64:$src2)),
Dale Johannesen246658f2010-09-08 20:54:00 +0000848 (MMX_PCMPEQBirr VR64:$src1, VR64:$src2)>;
Eli Friedman3dae2842009-07-22 01:06:52 +0000849def : Pat<(v8i8 (X86pcmpeqb VR64:$src1, (bitconvert (load_mmx addr:$src2)))),
Dale Johannesen246658f2010-09-08 20:54:00 +0000850 (MMX_PCMPEQBirm VR64:$src1, addr:$src2)>;
Eli Friedman3dae2842009-07-22 01:06:52 +0000851def : Pat<(v4i16 (X86pcmpeqw VR64:$src1, VR64:$src2)),
Dale Johannesen246658f2010-09-08 20:54:00 +0000852 (MMX_PCMPEQWirr VR64:$src1, VR64:$src2)>;
Eli Friedman3dae2842009-07-22 01:06:52 +0000853def : Pat<(v4i16 (X86pcmpeqw VR64:$src1, (bitconvert (load_mmx addr:$src2)))),
Dale Johannesen246658f2010-09-08 20:54:00 +0000854 (MMX_PCMPEQWirm VR64:$src1, addr:$src2)>;
Eli Friedman3dae2842009-07-22 01:06:52 +0000855def : Pat<(v2i32 (X86pcmpeqd VR64:$src1, VR64:$src2)),
Dale Johannesen246658f2010-09-08 20:54:00 +0000856 (MMX_PCMPEQDirr VR64:$src1, VR64:$src2)>;
Eli Friedman3dae2842009-07-22 01:06:52 +0000857def : Pat<(v2i32 (X86pcmpeqd VR64:$src1, (bitconvert (load_mmx addr:$src2)))),
Dale Johannesen246658f2010-09-08 20:54:00 +0000858 (MMX_PCMPEQDirm VR64:$src1, addr:$src2)>;
Eli Friedman3dae2842009-07-22 01:06:52 +0000859
860def : Pat<(v8i8 (X86pcmpgtb VR64:$src1, VR64:$src2)),
Dale Johannesen246658f2010-09-08 20:54:00 +0000861 (MMX_PCMPGTBirr VR64:$src1, VR64:$src2)>;
Eli Friedman3dae2842009-07-22 01:06:52 +0000862def : Pat<(v8i8 (X86pcmpgtb VR64:$src1, (bitconvert (load_mmx addr:$src2)))),
Dale Johannesen246658f2010-09-08 20:54:00 +0000863 (MMX_PCMPGTBirm VR64:$src1, addr:$src2)>;
Eli Friedman3dae2842009-07-22 01:06:52 +0000864def : Pat<(v4i16 (X86pcmpgtw VR64:$src1, VR64:$src2)),
Dale Johannesen246658f2010-09-08 20:54:00 +0000865 (MMX_PCMPGTWirr VR64:$src1, VR64:$src2)>;
Eli Friedman3dae2842009-07-22 01:06:52 +0000866def : Pat<(v4i16 (X86pcmpgtw VR64:$src1, (bitconvert (load_mmx addr:$src2)))),
Dale Johannesen246658f2010-09-08 20:54:00 +0000867 (MMX_PCMPGTWirm VR64:$src1, addr:$src2)>;
Eli Friedman3dae2842009-07-22 01:06:52 +0000868def : Pat<(v2i32 (X86pcmpgtd VR64:$src1, VR64:$src2)),
Dale Johannesen246658f2010-09-08 20:54:00 +0000869 (MMX_PCMPGTDirr VR64:$src1, VR64:$src2)>;
Eli Friedman3dae2842009-07-22 01:06:52 +0000870def : Pat<(v2i32 (X86pcmpgtd VR64:$src1, (bitconvert (load_mmx addr:$src2)))),
Dale Johannesen246658f2010-09-08 20:54:00 +0000871 (MMX_PCMPGTDirm VR64:$src1, addr:$src2)>;
Eli Friedman3dae2842009-07-22 01:06:52 +0000872
Dan Gohman533297b2009-10-29 18:10:34 +0000873// CMOV* - Used to implement the SELECT DAG operation. Expanded after
874// instruction selection into a branch sequence.
875let Uses = [EFLAGS], usesCustomInserter = 1 in {
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000876 def CMOV_V1I64 : I<0, Pseudo,
877 (outs VR64:$dst), (ins VR64:$t, VR64:$f, i8imm:$cond),
878 "#CMOV_V1I64 PSEUDO!",
879 [(set VR64:$dst,
880 (v1i64 (X86cmov VR64:$t, VR64:$f, imm:$cond,
881 EFLAGS)))]>;
882}