blob: 53f2282c4f060befdb5722db3dc0b7107218f5ca [file] [log] [blame]
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001//===-- ARMISelDAGToDAG.cpp - A dag to dag inst selector for ARM ----------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines an instruction selector for the ARM target.
11//
12//===----------------------------------------------------------------------===//
13
14#include "ARM.h"
Evan Chenge5ad88e2008-12-10 21:54:21 +000015#include "ARMAddressingModes.h"
16#include "ARMConstantPoolValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000017#include "ARMISelLowering.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000018#include "ARMTargetMachine.h"
Rafael Espindola84b19be2006-07-16 01:02:57 +000019#include "llvm/CallingConv.h"
Evan Chenga8e29892007-01-19 07:51:42 +000020#include "llvm/Constants.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000021#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
23#include "llvm/Intrinsics.h"
Owen Anderson9adc0ab2009-07-14 23:09:55 +000024#include "llvm/LLVMContext.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000025#include "llvm/CodeGen/MachineFrameInfo.h"
26#include "llvm/CodeGen/MachineFunction.h"
27#include "llvm/CodeGen/MachineInstrBuilder.h"
28#include "llvm/CodeGen/SelectionDAG.h"
29#include "llvm/CodeGen/SelectionDAGISel.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000030#include "llvm/Target/TargetLowering.h"
Chris Lattner72939122007-05-03 00:32:00 +000031#include "llvm/Target/TargetOptions.h"
Chris Lattner3d62d782008-02-03 05:43:57 +000032#include "llvm/Support/Compiler.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000033#include "llvm/Support/Debug.h"
Torok Edwindac237e2009-07-08 20:53:28 +000034#include "llvm/Support/ErrorHandling.h"
35#include "llvm/Support/raw_ostream.h"
36
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000037using namespace llvm;
38
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000039//===--------------------------------------------------------------------===//
40/// ARMDAGToDAGISel - ARM specific code to select ARM machine
41/// instructions for SelectionDAG operations.
42///
43namespace {
44class ARMDAGToDAGISel : public SelectionDAGISel {
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000045 ARMBaseTargetMachine &TM;
Evan Cheng3f7eb8e2008-09-18 07:24:33 +000046
Evan Chenga8e29892007-01-19 07:51:42 +000047 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
48 /// make the right decision when generating code for different targets.
49 const ARMSubtarget *Subtarget;
50
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000051public:
Bob Wilson522ce972009-09-28 14:30:20 +000052 explicit ARMDAGToDAGISel(ARMBaseTargetMachine &tm,
53 CodeGenOpt::Level OptLevel)
54 : SelectionDAGISel(tm, OptLevel), TM(tm),
Evan Chenga8e29892007-01-19 07:51:42 +000055 Subtarget(&TM.getSubtarget<ARMSubtarget>()) {
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000056 }
57
Evan Chenga8e29892007-01-19 07:51:42 +000058 virtual const char *getPassName() const {
59 return "ARM Instruction Selection";
Anton Korobeynikov52237112009-06-17 18:13:58 +000060 }
61
62 /// getI32Imm - Return a target constant with the specified value, of type i32.
63 inline SDValue getI32Imm(unsigned Imm) {
Owen Anderson825b72b2009-08-11 20:47:22 +000064 return CurDAG->getTargetConstant(Imm, MVT::i32);
Anton Korobeynikov52237112009-06-17 18:13:58 +000065 }
66
Dan Gohman475871a2008-07-27 21:46:04 +000067 SDNode *Select(SDValue Op);
Dan Gohmanf350b272008-08-23 02:25:05 +000068 virtual void InstructionSelect();
Evan Cheng055b0312009-06-29 07:51:04 +000069 bool SelectShifterOperandReg(SDValue Op, SDValue N, SDValue &A,
70 SDValue &B, SDValue &C);
Dan Gohman475871a2008-07-27 21:46:04 +000071 bool SelectAddrMode2(SDValue Op, SDValue N, SDValue &Base,
72 SDValue &Offset, SDValue &Opc);
73 bool SelectAddrMode2Offset(SDValue Op, SDValue N,
74 SDValue &Offset, SDValue &Opc);
75 bool SelectAddrMode3(SDValue Op, SDValue N, SDValue &Base,
76 SDValue &Offset, SDValue &Opc);
77 bool SelectAddrMode3Offset(SDValue Op, SDValue N,
78 SDValue &Offset, SDValue &Opc);
Anton Korobeynikovbaf31082009-08-08 13:35:48 +000079 bool SelectAddrMode4(SDValue Op, SDValue N, SDValue &Addr,
80 SDValue &Mode);
Dan Gohman475871a2008-07-27 21:46:04 +000081 bool SelectAddrMode5(SDValue Op, SDValue N, SDValue &Base,
82 SDValue &Offset);
Bob Wilson8b024a52009-07-01 23:16:05 +000083 bool SelectAddrMode6(SDValue Op, SDValue N, SDValue &Addr, SDValue &Update,
84 SDValue &Opc);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000085
Dan Gohman475871a2008-07-27 21:46:04 +000086 bool SelectAddrModePC(SDValue Op, SDValue N, SDValue &Offset,
Bob Wilson8b024a52009-07-01 23:16:05 +000087 SDValue &Label);
Evan Chenga8e29892007-01-19 07:51:42 +000088
Dan Gohman475871a2008-07-27 21:46:04 +000089 bool SelectThumbAddrModeRR(SDValue Op, SDValue N, SDValue &Base,
90 SDValue &Offset);
91 bool SelectThumbAddrModeRI5(SDValue Op, SDValue N, unsigned Scale,
92 SDValue &Base, SDValue &OffImm,
93 SDValue &Offset);
94 bool SelectThumbAddrModeS1(SDValue Op, SDValue N, SDValue &Base,
95 SDValue &OffImm, SDValue &Offset);
96 bool SelectThumbAddrModeS2(SDValue Op, SDValue N, SDValue &Base,
97 SDValue &OffImm, SDValue &Offset);
98 bool SelectThumbAddrModeS4(SDValue Op, SDValue N, SDValue &Base,
99 SDValue &OffImm, SDValue &Offset);
100 bool SelectThumbAddrModeSP(SDValue Op, SDValue N, SDValue &Base,
101 SDValue &OffImm);
Evan Chenga8e29892007-01-19 07:51:42 +0000102
Evan Cheng9cb9e672009-06-27 02:26:13 +0000103 bool SelectT2ShifterOperandReg(SDValue Op, SDValue N,
104 SDValue &BaseReg, SDValue &Opc);
Evan Cheng055b0312009-06-29 07:51:04 +0000105 bool SelectT2AddrModeImm12(SDValue Op, SDValue N, SDValue &Base,
106 SDValue &OffImm);
107 bool SelectT2AddrModeImm8(SDValue Op, SDValue N, SDValue &Base,
108 SDValue &OffImm);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000109 bool SelectT2AddrModeImm8Offset(SDValue Op, SDValue N,
110 SDValue &OffImm);
David Goodwin6647cea2009-06-30 22:50:01 +0000111 bool SelectT2AddrModeImm8s4(SDValue Op, SDValue N, SDValue &Base,
112 SDValue &OffImm);
Evan Cheng055b0312009-06-29 07:51:04 +0000113 bool SelectT2AddrModeSoReg(SDValue Op, SDValue N, SDValue &Base,
114 SDValue &OffReg, SDValue &ShImm);
115
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000116 // Include the pieces autogenerated from the target description.
117#include "ARMGenDAGISel.inc"
Bob Wilson224c2442009-05-19 05:53:42 +0000118
119private:
Evan Chenge88d5ce2009-07-02 07:28:31 +0000120 /// SelectARMIndexedLoad - Indexed (pre/post inc/dec) load matching code for
121 /// ARM.
Evan Chengaf4550f2009-07-02 01:23:32 +0000122 SDNode *SelectARMIndexedLoad(SDValue Op);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000123 SDNode *SelectT2IndexedLoad(SDValue Op);
124
Evan Cheng86198642009-08-07 00:34:42 +0000125 /// SelectDYN_ALLOC - Select dynamic alloc for Thumb.
126 SDNode *SelectDYN_ALLOC(SDValue Op);
Evan Chengaf4550f2009-07-02 01:23:32 +0000127
128 /// SelectInlineAsmMemoryOperand - Implement addressing mode selection for
129 /// inline asm expressions.
130 virtual bool SelectInlineAsmMemoryOperand(const SDValue &Op,
131 char ConstraintCode,
132 std::vector<SDValue> &OutOps);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000133};
Evan Chenga8e29892007-01-19 07:51:42 +0000134}
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000135
Dan Gohmanf350b272008-08-23 02:25:05 +0000136void ARMDAGToDAGISel::InstructionSelect() {
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000137 DEBUG(BB->dump());
138
David Greene8ad4c002008-10-27 21:56:29 +0000139 SelectRoot(*CurDAG);
Dan Gohmanf350b272008-08-23 02:25:05 +0000140 CurDAG->RemoveDeadNodes();
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000141}
142
Evan Cheng055b0312009-06-29 07:51:04 +0000143bool ARMDAGToDAGISel::SelectShifterOperandReg(SDValue Op,
144 SDValue N,
145 SDValue &BaseReg,
146 SDValue &ShReg,
147 SDValue &Opc) {
148 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N);
149
150 // Don't match base register only case. That is matched to a separate
151 // lower complexity pattern with explicit register operand.
152 if (ShOpcVal == ARM_AM::no_shift) return false;
Jim Grosbach764ab522009-08-11 15:33:49 +0000153
Evan Cheng055b0312009-06-29 07:51:04 +0000154 BaseReg = N.getOperand(0);
155 unsigned ShImmVal = 0;
156 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000157 ShReg = CurDAG->getRegister(0, MVT::i32);
Evan Cheng055b0312009-06-29 07:51:04 +0000158 ShImmVal = RHS->getZExtValue() & 31;
159 } else {
160 ShReg = N.getOperand(1);
161 }
162 Opc = CurDAG->getTargetConstant(ARM_AM::getSORegOpc(ShOpcVal, ShImmVal),
Owen Anderson825b72b2009-08-11 20:47:22 +0000163 MVT::i32);
Evan Cheng055b0312009-06-29 07:51:04 +0000164 return true;
165}
166
Dan Gohman475871a2008-07-27 21:46:04 +0000167bool ARMDAGToDAGISel::SelectAddrMode2(SDValue Op, SDValue N,
168 SDValue &Base, SDValue &Offset,
169 SDValue &Opc) {
Evan Chenga13fd102007-03-13 21:05:54 +0000170 if (N.getOpcode() == ISD::MUL) {
171 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
172 // X * [3,5,9] -> X + X * [2,4,8] etc.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000173 int RHSC = (int)RHS->getZExtValue();
Evan Chenga13fd102007-03-13 21:05:54 +0000174 if (RHSC & 1) {
175 RHSC = RHSC & ~1;
176 ARM_AM::AddrOpc AddSub = ARM_AM::add;
177 if (RHSC < 0) {
178 AddSub = ARM_AM::sub;
179 RHSC = - RHSC;
180 }
181 if (isPowerOf2_32(RHSC)) {
182 unsigned ShAmt = Log2_32(RHSC);
183 Base = Offset = N.getOperand(0);
184 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt,
185 ARM_AM::lsl),
Owen Anderson825b72b2009-08-11 20:47:22 +0000186 MVT::i32);
Evan Chenga13fd102007-03-13 21:05:54 +0000187 return true;
188 }
189 }
190 }
191 }
192
Evan Chenga8e29892007-01-19 07:51:42 +0000193 if (N.getOpcode() != ISD::ADD && N.getOpcode() != ISD::SUB) {
194 Base = N;
195 if (N.getOpcode() == ISD::FrameIndex) {
196 int FI = cast<FrameIndexSDNode>(N)->getIndex();
197 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
198 } else if (N.getOpcode() == ARMISD::Wrapper) {
199 Base = N.getOperand(0);
200 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000201 Offset = CurDAG->getRegister(0, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000202 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(ARM_AM::add, 0,
203 ARM_AM::no_shift),
Owen Anderson825b72b2009-08-11 20:47:22 +0000204 MVT::i32);
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000205 return true;
206 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000207
Evan Chenga8e29892007-01-19 07:51:42 +0000208 // Match simple R +/- imm12 operands.
209 if (N.getOpcode() == ISD::ADD)
210 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000211 int RHSC = (int)RHS->getZExtValue();
Evan Chenge966d642007-01-24 02:45:25 +0000212 if ((RHSC >= 0 && RHSC < 0x1000) ||
213 (RHSC < 0 && RHSC > -0x1000)) { // 12 bits.
Evan Chenga8e29892007-01-19 07:51:42 +0000214 Base = N.getOperand(0);
Evan Chenge966d642007-01-24 02:45:25 +0000215 if (Base.getOpcode() == ISD::FrameIndex) {
216 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
217 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
218 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000219 Offset = CurDAG->getRegister(0, MVT::i32);
Evan Chenge966d642007-01-24 02:45:25 +0000220
221 ARM_AM::AddrOpc AddSub = ARM_AM::add;
222 if (RHSC < 0) {
223 AddSub = ARM_AM::sub;
224 RHSC = - RHSC;
225 }
226 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, RHSC,
Evan Chenga8e29892007-01-19 07:51:42 +0000227 ARM_AM::no_shift),
Owen Anderson825b72b2009-08-11 20:47:22 +0000228 MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000229 return true;
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000230 }
Evan Chenga8e29892007-01-19 07:51:42 +0000231 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000232
Evan Chenga8e29892007-01-19 07:51:42 +0000233 // Otherwise this is R +/- [possibly shifted] R
234 ARM_AM::AddrOpc AddSub = N.getOpcode() == ISD::ADD ? ARM_AM::add:ARM_AM::sub;
235 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N.getOperand(1));
236 unsigned ShAmt = 0;
Jim Grosbach764ab522009-08-11 15:33:49 +0000237
Evan Chenga8e29892007-01-19 07:51:42 +0000238 Base = N.getOperand(0);
239 Offset = N.getOperand(1);
Jim Grosbach764ab522009-08-11 15:33:49 +0000240
Evan Chenga8e29892007-01-19 07:51:42 +0000241 if (ShOpcVal != ARM_AM::no_shift) {
242 // Check to see if the RHS of the shift is a constant, if not, we can't fold
243 // it.
244 if (ConstantSDNode *Sh =
245 dyn_cast<ConstantSDNode>(N.getOperand(1).getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000246 ShAmt = Sh->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000247 Offset = N.getOperand(1).getOperand(0);
248 } else {
249 ShOpcVal = ARM_AM::no_shift;
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000250 }
251 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000252
Evan Chenga8e29892007-01-19 07:51:42 +0000253 // Try matching (R shl C) + (R).
254 if (N.getOpcode() == ISD::ADD && ShOpcVal == ARM_AM::no_shift) {
255 ShOpcVal = ARM_AM::getShiftOpcForNode(N.getOperand(0));
256 if (ShOpcVal != ARM_AM::no_shift) {
257 // Check to see if the RHS of the shift is a constant, if not, we can't
258 // fold it.
259 if (ConstantSDNode *Sh =
260 dyn_cast<ConstantSDNode>(N.getOperand(0).getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000261 ShAmt = Sh->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000262 Offset = N.getOperand(0).getOperand(0);
263 Base = N.getOperand(1);
264 } else {
265 ShOpcVal = ARM_AM::no_shift;
266 }
267 }
268 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000269
Evan Chenga8e29892007-01-19 07:51:42 +0000270 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt, ShOpcVal),
Owen Anderson825b72b2009-08-11 20:47:22 +0000271 MVT::i32);
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000272 return true;
273}
274
Dan Gohman475871a2008-07-27 21:46:04 +0000275bool ARMDAGToDAGISel::SelectAddrMode2Offset(SDValue Op, SDValue N,
276 SDValue &Offset, SDValue &Opc) {
Evan Chenga8e29892007-01-19 07:51:42 +0000277 unsigned Opcode = Op.getOpcode();
278 ISD::MemIndexedMode AM = (Opcode == ISD::LOAD)
279 ? cast<LoadSDNode>(Op)->getAddressingMode()
280 : cast<StoreSDNode>(Op)->getAddressingMode();
281 ARM_AM::AddrOpc AddSub = (AM == ISD::PRE_INC || AM == ISD::POST_INC)
282 ? ARM_AM::add : ARM_AM::sub;
283 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000284 int Val = (int)C->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000285 if (Val >= 0 && Val < 0x1000) { // 12 bits.
Owen Anderson825b72b2009-08-11 20:47:22 +0000286 Offset = CurDAG->getRegister(0, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000287 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, Val,
288 ARM_AM::no_shift),
Owen Anderson825b72b2009-08-11 20:47:22 +0000289 MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000290 return true;
291 }
292 }
293
294 Offset = N;
295 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N);
296 unsigned ShAmt = 0;
297 if (ShOpcVal != ARM_AM::no_shift) {
298 // Check to see if the RHS of the shift is a constant, if not, we can't fold
299 // it.
300 if (ConstantSDNode *Sh = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000301 ShAmt = Sh->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000302 Offset = N.getOperand(0);
303 } else {
304 ShOpcVal = ARM_AM::no_shift;
305 }
306 }
307
308 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt, ShOpcVal),
Owen Anderson825b72b2009-08-11 20:47:22 +0000309 MVT::i32);
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000310 return true;
311}
312
Evan Chenga8e29892007-01-19 07:51:42 +0000313
Dan Gohman475871a2008-07-27 21:46:04 +0000314bool ARMDAGToDAGISel::SelectAddrMode3(SDValue Op, SDValue N,
315 SDValue &Base, SDValue &Offset,
316 SDValue &Opc) {
Evan Chenga8e29892007-01-19 07:51:42 +0000317 if (N.getOpcode() == ISD::SUB) {
318 // X - C is canonicalize to X + -C, no need to handle it here.
319 Base = N.getOperand(0);
320 Offset = N.getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +0000321 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::sub, 0),MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000322 return true;
323 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000324
Evan Chenga8e29892007-01-19 07:51:42 +0000325 if (N.getOpcode() != ISD::ADD) {
326 Base = N;
327 if (N.getOpcode() == ISD::FrameIndex) {
328 int FI = cast<FrameIndexSDNode>(N)->getIndex();
329 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
330 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000331 Offset = CurDAG->getRegister(0, MVT::i32);
332 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::add, 0),MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000333 return true;
334 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000335
Evan Chenga8e29892007-01-19 07:51:42 +0000336 // If the RHS is +/- imm8, fold into addr mode.
337 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000338 int RHSC = (int)RHS->getZExtValue();
Evan Chenge966d642007-01-24 02:45:25 +0000339 if ((RHSC >= 0 && RHSC < 256) ||
340 (RHSC < 0 && RHSC > -256)) { // note -256 itself isn't allowed.
Evan Chenga8e29892007-01-19 07:51:42 +0000341 Base = N.getOperand(0);
Evan Chenge966d642007-01-24 02:45:25 +0000342 if (Base.getOpcode() == ISD::FrameIndex) {
343 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
344 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
345 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000346 Offset = CurDAG->getRegister(0, MVT::i32);
Evan Chenge966d642007-01-24 02:45:25 +0000347
348 ARM_AM::AddrOpc AddSub = ARM_AM::add;
349 if (RHSC < 0) {
350 AddSub = ARM_AM::sub;
351 RHSC = - RHSC;
352 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000353 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, RHSC),MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000354 return true;
355 }
356 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000357
Evan Chenga8e29892007-01-19 07:51:42 +0000358 Base = N.getOperand(0);
359 Offset = N.getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +0000360 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::add, 0), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000361 return true;
362}
363
Dan Gohman475871a2008-07-27 21:46:04 +0000364bool ARMDAGToDAGISel::SelectAddrMode3Offset(SDValue Op, SDValue N,
365 SDValue &Offset, SDValue &Opc) {
Evan Chenga8e29892007-01-19 07:51:42 +0000366 unsigned Opcode = Op.getOpcode();
367 ISD::MemIndexedMode AM = (Opcode == ISD::LOAD)
368 ? cast<LoadSDNode>(Op)->getAddressingMode()
369 : cast<StoreSDNode>(Op)->getAddressingMode();
370 ARM_AM::AddrOpc AddSub = (AM == ISD::PRE_INC || AM == ISD::POST_INC)
371 ? ARM_AM::add : ARM_AM::sub;
372 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000373 int Val = (int)C->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000374 if (Val >= 0 && Val < 256) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000375 Offset = CurDAG->getRegister(0, MVT::i32);
376 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, Val), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000377 return true;
378 }
379 }
380
381 Offset = N;
Owen Anderson825b72b2009-08-11 20:47:22 +0000382 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, 0), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000383 return true;
384}
385
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000386bool ARMDAGToDAGISel::SelectAddrMode4(SDValue Op, SDValue N,
387 SDValue &Addr, SDValue &Mode) {
388 Addr = N;
Owen Anderson825b72b2009-08-11 20:47:22 +0000389 Mode = CurDAG->getTargetConstant(0, MVT::i32);
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000390 return true;
391}
Evan Chenga8e29892007-01-19 07:51:42 +0000392
Dan Gohman475871a2008-07-27 21:46:04 +0000393bool ARMDAGToDAGISel::SelectAddrMode5(SDValue Op, SDValue N,
394 SDValue &Base, SDValue &Offset) {
Evan Chenga8e29892007-01-19 07:51:42 +0000395 if (N.getOpcode() != ISD::ADD) {
396 Base = N;
397 if (N.getOpcode() == ISD::FrameIndex) {
398 int FI = cast<FrameIndexSDNode>(N)->getIndex();
399 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
400 } else if (N.getOpcode() == ARMISD::Wrapper) {
401 Base = N.getOperand(0);
402 }
403 Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(ARM_AM::add, 0),
Owen Anderson825b72b2009-08-11 20:47:22 +0000404 MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000405 return true;
406 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000407
Evan Chenga8e29892007-01-19 07:51:42 +0000408 // If the RHS is +/- imm8, fold into addr mode.
409 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000410 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000411 if ((RHSC & 3) == 0) { // The constant is implicitly multiplied by 4.
412 RHSC >>= 2;
Evan Chenge966d642007-01-24 02:45:25 +0000413 if ((RHSC >= 0 && RHSC < 256) ||
414 (RHSC < 0 && RHSC > -256)) { // note -256 itself isn't allowed.
Evan Chenga8e29892007-01-19 07:51:42 +0000415 Base = N.getOperand(0);
Evan Chenge966d642007-01-24 02:45:25 +0000416 if (Base.getOpcode() == ISD::FrameIndex) {
417 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
418 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
419 }
420
421 ARM_AM::AddrOpc AddSub = ARM_AM::add;
422 if (RHSC < 0) {
423 AddSub = ARM_AM::sub;
424 RHSC = - RHSC;
425 }
426 Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(AddSub, RHSC),
Owen Anderson825b72b2009-08-11 20:47:22 +0000427 MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000428 return true;
429 }
430 }
431 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000432
Evan Chenga8e29892007-01-19 07:51:42 +0000433 Base = N;
434 Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(ARM_AM::add, 0),
Owen Anderson825b72b2009-08-11 20:47:22 +0000435 MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000436 return true;
437}
438
Bob Wilson8b024a52009-07-01 23:16:05 +0000439bool ARMDAGToDAGISel::SelectAddrMode6(SDValue Op, SDValue N,
440 SDValue &Addr, SDValue &Update,
441 SDValue &Opc) {
442 Addr = N;
443 // The optional writeback is handled in ARMLoadStoreOpt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000444 Update = CurDAG->getRegister(0, MVT::i32);
445 Opc = CurDAG->getTargetConstant(ARM_AM::getAM6Opc(false), MVT::i32);
Bob Wilson8b024a52009-07-01 23:16:05 +0000446 return true;
447}
448
Dan Gohman475871a2008-07-27 21:46:04 +0000449bool ARMDAGToDAGISel::SelectAddrModePC(SDValue Op, SDValue N,
Evan Chengbba9f5f2009-08-14 19:01:37 +0000450 SDValue &Offset, SDValue &Label) {
Evan Chenga8e29892007-01-19 07:51:42 +0000451 if (N.getOpcode() == ARMISD::PIC_ADD && N.hasOneUse()) {
452 Offset = N.getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +0000453 SDValue N1 = N.getOperand(1);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000454 Label = CurDAG->getTargetConstant(cast<ConstantSDNode>(N1)->getZExtValue(),
Owen Anderson825b72b2009-08-11 20:47:22 +0000455 MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000456 return true;
457 }
458 return false;
459}
460
Dan Gohman475871a2008-07-27 21:46:04 +0000461bool ARMDAGToDAGISel::SelectThumbAddrModeRR(SDValue Op, SDValue N,
462 SDValue &Base, SDValue &Offset){
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000463 // FIXME dl should come from the parent load or store, not the address
464 DebugLoc dl = Op.getDebugLoc();
Evan Chengc38f2bc2007-01-23 22:59:13 +0000465 if (N.getOpcode() != ISD::ADD) {
Evan Cheng2f297df2009-07-11 07:08:13 +0000466 ConstantSDNode *NC = dyn_cast<ConstantSDNode>(N);
467 if (!NC || NC->getZExtValue() != 0)
468 return false;
469
470 Base = Offset = N;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000471 return true;
472 }
473
Evan Chenga8e29892007-01-19 07:51:42 +0000474 Base = N.getOperand(0);
475 Offset = N.getOperand(1);
476 return true;
477}
478
Evan Cheng79d43262007-01-24 02:21:22 +0000479bool
Dan Gohman475871a2008-07-27 21:46:04 +0000480ARMDAGToDAGISel::SelectThumbAddrModeRI5(SDValue Op, SDValue N,
481 unsigned Scale, SDValue &Base,
482 SDValue &OffImm, SDValue &Offset) {
Evan Cheng79d43262007-01-24 02:21:22 +0000483 if (Scale == 4) {
Dan Gohman475871a2008-07-27 21:46:04 +0000484 SDValue TmpBase, TmpOffImm;
Evan Cheng79d43262007-01-24 02:21:22 +0000485 if (SelectThumbAddrModeSP(Op, N, TmpBase, TmpOffImm))
486 return false; // We want to select tLDRspi / tSTRspi instead.
Evan Cheng012f2d92007-01-24 08:53:17 +0000487 if (N.getOpcode() == ARMISD::Wrapper &&
488 N.getOperand(0).getOpcode() == ISD::TargetConstantPool)
489 return false; // We want to select tLDRpci instead.
Evan Cheng79d43262007-01-24 02:21:22 +0000490 }
491
Evan Chenga8e29892007-01-19 07:51:42 +0000492 if (N.getOpcode() != ISD::ADD) {
493 Base = (N.getOpcode() == ARMISD::Wrapper) ? N.getOperand(0) : N;
Owen Anderson825b72b2009-08-11 20:47:22 +0000494 Offset = CurDAG->getRegister(0, MVT::i32);
495 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000496 return true;
497 }
498
Evan Chengad0e4652007-02-06 00:22:06 +0000499 // Thumb does not have [sp, r] address mode.
500 RegisterSDNode *LHSR = dyn_cast<RegisterSDNode>(N.getOperand(0));
501 RegisterSDNode *RHSR = dyn_cast<RegisterSDNode>(N.getOperand(1));
502 if ((LHSR && LHSR->getReg() == ARM::SP) ||
503 (RHSR && RHSR->getReg() == ARM::SP)) {
504 Base = N;
Owen Anderson825b72b2009-08-11 20:47:22 +0000505 Offset = CurDAG->getRegister(0, MVT::i32);
506 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Chengad0e4652007-02-06 00:22:06 +0000507 return true;
508 }
509
Evan Chenga8e29892007-01-19 07:51:42 +0000510 // If the RHS is + imm5 * scale, fold into addr mode.
511 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000512 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000513 if ((RHSC & (Scale-1)) == 0) { // The constant is implicitly multiplied.
514 RHSC /= Scale;
515 if (RHSC >= 0 && RHSC < 32) {
516 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000517 Offset = CurDAG->getRegister(0, MVT::i32);
518 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000519 return true;
520 }
521 }
522 }
523
Evan Chengc38f2bc2007-01-23 22:59:13 +0000524 Base = N.getOperand(0);
525 Offset = N.getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +0000526 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Chengc38f2bc2007-01-23 22:59:13 +0000527 return true;
Evan Chenga8e29892007-01-19 07:51:42 +0000528}
529
Dan Gohman475871a2008-07-27 21:46:04 +0000530bool ARMDAGToDAGISel::SelectThumbAddrModeS1(SDValue Op, SDValue N,
531 SDValue &Base, SDValue &OffImm,
532 SDValue &Offset) {
Evan Chengcea117d2007-01-30 02:35:32 +0000533 return SelectThumbAddrModeRI5(Op, N, 1, Base, OffImm, Offset);
Evan Chenga8e29892007-01-19 07:51:42 +0000534}
535
Dan Gohman475871a2008-07-27 21:46:04 +0000536bool ARMDAGToDAGISel::SelectThumbAddrModeS2(SDValue Op, SDValue N,
537 SDValue &Base, SDValue &OffImm,
538 SDValue &Offset) {
Evan Chengcea117d2007-01-30 02:35:32 +0000539 return SelectThumbAddrModeRI5(Op, N, 2, Base, OffImm, Offset);
Evan Chenga8e29892007-01-19 07:51:42 +0000540}
541
Dan Gohman475871a2008-07-27 21:46:04 +0000542bool ARMDAGToDAGISel::SelectThumbAddrModeS4(SDValue Op, SDValue N,
543 SDValue &Base, SDValue &OffImm,
544 SDValue &Offset) {
Evan Chengcea117d2007-01-30 02:35:32 +0000545 return SelectThumbAddrModeRI5(Op, N, 4, Base, OffImm, Offset);
Evan Chenga8e29892007-01-19 07:51:42 +0000546}
547
Dan Gohman475871a2008-07-27 21:46:04 +0000548bool ARMDAGToDAGISel::SelectThumbAddrModeSP(SDValue Op, SDValue N,
549 SDValue &Base, SDValue &OffImm) {
Evan Chenga8e29892007-01-19 07:51:42 +0000550 if (N.getOpcode() == ISD::FrameIndex) {
551 int FI = cast<FrameIndexSDNode>(N)->getIndex();
552 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +0000553 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000554 return true;
555 }
Evan Cheng79d43262007-01-24 02:21:22 +0000556
Evan Chengad0e4652007-02-06 00:22:06 +0000557 if (N.getOpcode() != ISD::ADD)
558 return false;
559
560 RegisterSDNode *LHSR = dyn_cast<RegisterSDNode>(N.getOperand(0));
Evan Cheng8c1a73a2007-02-06 09:11:20 +0000561 if (N.getOperand(0).getOpcode() == ISD::FrameIndex ||
562 (LHSR && LHSR->getReg() == ARM::SP)) {
Evan Cheng79d43262007-01-24 02:21:22 +0000563 // If the RHS is + imm8 * scale, fold into addr mode.
564 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000565 int RHSC = (int)RHS->getZExtValue();
Evan Cheng79d43262007-01-24 02:21:22 +0000566 if ((RHSC & 3) == 0) { // The constant is implicitly multiplied.
567 RHSC >>= 2;
568 if (RHSC >= 0 && RHSC < 256) {
Evan Chengad0e4652007-02-06 00:22:06 +0000569 Base = N.getOperand(0);
Evan Cheng8c1a73a2007-02-06 09:11:20 +0000570 if (Base.getOpcode() == ISD::FrameIndex) {
571 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
572 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
573 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000574 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
Evan Cheng79d43262007-01-24 02:21:22 +0000575 return true;
576 }
577 }
578 }
579 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000580
Evan Chenga8e29892007-01-19 07:51:42 +0000581 return false;
582}
583
Evan Cheng9cb9e672009-06-27 02:26:13 +0000584bool ARMDAGToDAGISel::SelectT2ShifterOperandReg(SDValue Op, SDValue N,
585 SDValue &BaseReg,
586 SDValue &Opc) {
587 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N);
588
589 // Don't match base register only case. That is matched to a separate
590 // lower complexity pattern with explicit register operand.
591 if (ShOpcVal == ARM_AM::no_shift) return false;
592
593 BaseReg = N.getOperand(0);
594 unsigned ShImmVal = 0;
595 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
596 ShImmVal = RHS->getZExtValue() & 31;
597 Opc = getI32Imm(ARM_AM::getSORegOpc(ShOpcVal, ShImmVal));
598 return true;
599 }
600
601 return false;
602}
603
Evan Cheng055b0312009-06-29 07:51:04 +0000604bool ARMDAGToDAGISel::SelectT2AddrModeImm12(SDValue Op, SDValue N,
605 SDValue &Base, SDValue &OffImm) {
606 // Match simple R + imm12 operands.
David Goodwin31e7eba2009-07-20 15:55:39 +0000607
Evan Cheng3a214252009-08-11 08:52:18 +0000608 // Base only.
609 if (N.getOpcode() != ISD::ADD && N.getOpcode() != ISD::SUB) {
David Goodwin31e7eba2009-07-20 15:55:39 +0000610 if (N.getOpcode() == ISD::FrameIndex) {
Evan Cheng3a214252009-08-11 08:52:18 +0000611 // Match frame index...
David Goodwin31e7eba2009-07-20 15:55:39 +0000612 int FI = cast<FrameIndexSDNode>(N)->getIndex();
613 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +0000614 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
David Goodwin31e7eba2009-07-20 15:55:39 +0000615 return true;
Evan Cheng3a214252009-08-11 08:52:18 +0000616 } else if (N.getOpcode() == ARMISD::Wrapper) {
617 Base = N.getOperand(0);
618 if (Base.getOpcode() == ISD::TargetConstantPool)
619 return false; // We want to select t2LDRpci instead.
620 } else
621 Base = N;
Owen Anderson825b72b2009-08-11 20:47:22 +0000622 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Cheng3a214252009-08-11 08:52:18 +0000623 return true;
David Goodwin31e7eba2009-07-20 15:55:39 +0000624 }
Evan Cheng055b0312009-06-29 07:51:04 +0000625
626 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Evan Cheng3a214252009-08-11 08:52:18 +0000627 if (SelectT2AddrModeImm8(Op, N, Base, OffImm))
628 // Let t2LDRi8 handle (R - imm8).
629 return false;
630
Evan Cheng055b0312009-06-29 07:51:04 +0000631 int RHSC = (int)RHS->getZExtValue();
David Goodwind8c95b52009-07-30 18:56:48 +0000632 if (N.getOpcode() == ISD::SUB)
633 RHSC = -RHSC;
634
635 if (RHSC >= 0 && RHSC < 0x1000) { // 12 bits (unsigned)
Evan Cheng055b0312009-06-29 07:51:04 +0000636 Base = N.getOperand(0);
David Goodwind8c95b52009-07-30 18:56:48 +0000637 if (Base.getOpcode() == ISD::FrameIndex) {
638 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
639 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
640 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000641 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
Evan Cheng055b0312009-06-29 07:51:04 +0000642 return true;
643 }
644 }
645
Evan Cheng3a214252009-08-11 08:52:18 +0000646 // Base only.
647 Base = N;
Owen Anderson825b72b2009-08-11 20:47:22 +0000648 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Cheng3a214252009-08-11 08:52:18 +0000649 return true;
Evan Cheng055b0312009-06-29 07:51:04 +0000650}
651
652bool ARMDAGToDAGISel::SelectT2AddrModeImm8(SDValue Op, SDValue N,
653 SDValue &Base, SDValue &OffImm) {
David Goodwind8c95b52009-07-30 18:56:48 +0000654 // Match simple R - imm8 operands.
Evan Cheng3a214252009-08-11 08:52:18 +0000655 if (N.getOpcode() == ISD::ADD || N.getOpcode() == ISD::SUB) {
David Goodwin07337c02009-07-30 22:45:52 +0000656 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
657 int RHSC = (int)RHS->getSExtValue();
658 if (N.getOpcode() == ISD::SUB)
659 RHSC = -RHSC;
Jim Grosbach764ab522009-08-11 15:33:49 +0000660
Evan Cheng3a214252009-08-11 08:52:18 +0000661 if ((RHSC >= -255) && (RHSC < 0)) { // 8 bits (always negative)
662 Base = N.getOperand(0);
David Goodwin07337c02009-07-30 22:45:52 +0000663 if (Base.getOpcode() == ISD::FrameIndex) {
664 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
665 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
666 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000667 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
David Goodwin07337c02009-07-30 22:45:52 +0000668 return true;
Evan Cheng055b0312009-06-29 07:51:04 +0000669 }
Evan Cheng055b0312009-06-29 07:51:04 +0000670 }
671 }
672
673 return false;
674}
675
Evan Chenge88d5ce2009-07-02 07:28:31 +0000676bool ARMDAGToDAGISel::SelectT2AddrModeImm8Offset(SDValue Op, SDValue N,
677 SDValue &OffImm){
678 unsigned Opcode = Op.getOpcode();
679 ISD::MemIndexedMode AM = (Opcode == ISD::LOAD)
680 ? cast<LoadSDNode>(Op)->getAddressingMode()
681 : cast<StoreSDNode>(Op)->getAddressingMode();
682 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N)) {
683 int RHSC = (int)RHS->getZExtValue();
684 if (RHSC >= 0 && RHSC < 0x100) { // 8 bits.
David Goodwin4cb73522009-07-14 21:29:29 +0000685 OffImm = ((AM == ISD::PRE_INC) || (AM == ISD::POST_INC))
Owen Anderson825b72b2009-08-11 20:47:22 +0000686 ? CurDAG->getTargetConstant(RHSC, MVT::i32)
687 : CurDAG->getTargetConstant(-RHSC, MVT::i32);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000688 return true;
689 }
690 }
691
692 return false;
693}
694
David Goodwin6647cea2009-06-30 22:50:01 +0000695bool ARMDAGToDAGISel::SelectT2AddrModeImm8s4(SDValue Op, SDValue N,
696 SDValue &Base, SDValue &OffImm) {
697 if (N.getOpcode() == ISD::ADD) {
698 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
699 int RHSC = (int)RHS->getZExtValue();
Evan Cheng5c874172009-07-09 22:21:59 +0000700 if (((RHSC & 0x3) == 0) &&
701 ((RHSC >= 0 && RHSC < 0x400) || (RHSC < 0 && RHSC > -0x400))) { // 8 bits.
David Goodwin6647cea2009-06-30 22:50:01 +0000702 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000703 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
David Goodwin6647cea2009-06-30 22:50:01 +0000704 return true;
705 }
706 }
707 } else if (N.getOpcode() == ISD::SUB) {
708 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
709 int RHSC = (int)RHS->getZExtValue();
710 if (((RHSC & 0x3) == 0) && (RHSC >= 0 && RHSC < 0x400)) { // 8 bits.
711 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000712 OffImm = CurDAG->getTargetConstant(-RHSC, MVT::i32);
David Goodwin6647cea2009-06-30 22:50:01 +0000713 return true;
714 }
715 }
716 }
717
718 return false;
719}
720
Evan Cheng055b0312009-06-29 07:51:04 +0000721bool ARMDAGToDAGISel::SelectT2AddrModeSoReg(SDValue Op, SDValue N,
722 SDValue &Base,
723 SDValue &OffReg, SDValue &ShImm) {
Evan Cheng3a214252009-08-11 08:52:18 +0000724 // (R - imm8) should be handled by t2LDRi8. The rest are handled by t2LDRi12.
725 if (N.getOpcode() != ISD::ADD)
726 return false;
Evan Cheng055b0312009-06-29 07:51:04 +0000727
Evan Cheng3a214252009-08-11 08:52:18 +0000728 // Leave (R + imm12) for t2LDRi12, (R - imm8) for t2LDRi8.
729 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
730 int RHSC = (int)RHS->getZExtValue();
731 if (RHSC >= 0 && RHSC < 0x1000) // 12 bits (unsigned)
732 return false;
733 else if (RHSC < 0 && RHSC >= -255) // 8 bits
David Goodwind8c95b52009-07-30 18:56:48 +0000734 return false;
735 }
736
Evan Cheng055b0312009-06-29 07:51:04 +0000737 // Look for (R + R) or (R + (R << [1,2,3])).
738 unsigned ShAmt = 0;
739 Base = N.getOperand(0);
740 OffReg = N.getOperand(1);
741
742 // Swap if it is ((R << c) + R).
743 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(OffReg);
744 if (ShOpcVal != ARM_AM::lsl) {
745 ShOpcVal = ARM_AM::getShiftOpcForNode(Base);
746 if (ShOpcVal == ARM_AM::lsl)
747 std::swap(Base, OffReg);
Jim Grosbach764ab522009-08-11 15:33:49 +0000748 }
749
Evan Cheng055b0312009-06-29 07:51:04 +0000750 if (ShOpcVal == ARM_AM::lsl) {
751 // Check to see if the RHS of the shift is a constant, if not, we can't fold
752 // it.
753 if (ConstantSDNode *Sh = dyn_cast<ConstantSDNode>(OffReg.getOperand(1))) {
754 ShAmt = Sh->getZExtValue();
755 if (ShAmt >= 4) {
756 ShAmt = 0;
757 ShOpcVal = ARM_AM::no_shift;
758 } else
759 OffReg = OffReg.getOperand(0);
760 } else {
761 ShOpcVal = ARM_AM::no_shift;
762 }
David Goodwin7ecc8502009-07-15 15:50:19 +0000763 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000764
Owen Anderson825b72b2009-08-11 20:47:22 +0000765 ShImm = CurDAG->getTargetConstant(ShAmt, MVT::i32);
Evan Cheng055b0312009-06-29 07:51:04 +0000766
767 return true;
768}
769
770//===--------------------------------------------------------------------===//
771
Evan Chengee568cf2007-07-05 07:15:27 +0000772/// getAL - Returns a ARMCC::AL immediate node.
Dan Gohman475871a2008-07-27 21:46:04 +0000773static inline SDValue getAL(SelectionDAG *CurDAG) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000774 return CurDAG->getTargetConstant((uint64_t)ARMCC::AL, MVT::i32);
Evan Cheng44bec522007-05-15 01:29:07 +0000775}
776
Evan Chengaf4550f2009-07-02 01:23:32 +0000777SDNode *ARMDAGToDAGISel::SelectARMIndexedLoad(SDValue Op) {
778 LoadSDNode *LD = cast<LoadSDNode>(Op);
779 ISD::MemIndexedMode AM = LD->getAddressingMode();
780 if (AM == ISD::UNINDEXED)
781 return NULL;
782
Owen Andersone50ed302009-08-10 22:56:29 +0000783 EVT LoadedVT = LD->getMemoryVT();
Evan Chengaf4550f2009-07-02 01:23:32 +0000784 SDValue Offset, AMOpc;
785 bool isPre = (AM == ISD::PRE_INC) || (AM == ISD::PRE_DEC);
786 unsigned Opcode = 0;
787 bool Match = false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000788 if (LoadedVT == MVT::i32 &&
Evan Chengaf4550f2009-07-02 01:23:32 +0000789 SelectAddrMode2Offset(Op, LD->getOffset(), Offset, AMOpc)) {
790 Opcode = isPre ? ARM::LDR_PRE : ARM::LDR_POST;
791 Match = true;
Owen Anderson825b72b2009-08-11 20:47:22 +0000792 } else if (LoadedVT == MVT::i16 &&
Evan Chengaf4550f2009-07-02 01:23:32 +0000793 SelectAddrMode3Offset(Op, LD->getOffset(), Offset, AMOpc)) {
794 Match = true;
795 Opcode = (LD->getExtensionType() == ISD::SEXTLOAD)
796 ? (isPre ? ARM::LDRSH_PRE : ARM::LDRSH_POST)
797 : (isPre ? ARM::LDRH_PRE : ARM::LDRH_POST);
Owen Anderson825b72b2009-08-11 20:47:22 +0000798 } else if (LoadedVT == MVT::i8 || LoadedVT == MVT::i1) {
Evan Chengaf4550f2009-07-02 01:23:32 +0000799 if (LD->getExtensionType() == ISD::SEXTLOAD) {
800 if (SelectAddrMode3Offset(Op, LD->getOffset(), Offset, AMOpc)) {
801 Match = true;
802 Opcode = isPre ? ARM::LDRSB_PRE : ARM::LDRSB_POST;
803 }
804 } else {
805 if (SelectAddrMode2Offset(Op, LD->getOffset(), Offset, AMOpc)) {
806 Match = true;
807 Opcode = isPre ? ARM::LDRB_PRE : ARM::LDRB_POST;
808 }
809 }
810 }
811
812 if (Match) {
813 SDValue Chain = LD->getChain();
814 SDValue Base = LD->getBasePtr();
815 SDValue Ops[]= { Base, Offset, AMOpc, getAL(CurDAG),
Owen Anderson825b72b2009-08-11 20:47:22 +0000816 CurDAG->getRegister(0, MVT::i32), Chain };
Dan Gohman602b0c82009-09-25 18:54:59 +0000817 return CurDAG->getMachineNode(Opcode, Op.getDebugLoc(), MVT::i32, MVT::i32,
818 MVT::Other, Ops, 6);
Evan Chengaf4550f2009-07-02 01:23:32 +0000819 }
820
821 return NULL;
822}
823
Evan Chenge88d5ce2009-07-02 07:28:31 +0000824SDNode *ARMDAGToDAGISel::SelectT2IndexedLoad(SDValue Op) {
825 LoadSDNode *LD = cast<LoadSDNode>(Op);
826 ISD::MemIndexedMode AM = LD->getAddressingMode();
827 if (AM == ISD::UNINDEXED)
828 return NULL;
829
Owen Andersone50ed302009-08-10 22:56:29 +0000830 EVT LoadedVT = LD->getMemoryVT();
Evan Cheng4fbb9962009-07-02 23:16:11 +0000831 bool isSExtLd = LD->getExtensionType() == ISD::SEXTLOAD;
Evan Chenge88d5ce2009-07-02 07:28:31 +0000832 SDValue Offset;
833 bool isPre = (AM == ISD::PRE_INC) || (AM == ISD::PRE_DEC);
834 unsigned Opcode = 0;
835 bool Match = false;
836 if (SelectT2AddrModeImm8Offset(Op, LD->getOffset(), Offset)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000837 switch (LoadedVT.getSimpleVT().SimpleTy) {
838 case MVT::i32:
Evan Chenge88d5ce2009-07-02 07:28:31 +0000839 Opcode = isPre ? ARM::t2LDR_PRE : ARM::t2LDR_POST;
840 break;
Owen Anderson825b72b2009-08-11 20:47:22 +0000841 case MVT::i16:
Evan Cheng4fbb9962009-07-02 23:16:11 +0000842 if (isSExtLd)
843 Opcode = isPre ? ARM::t2LDRSH_PRE : ARM::t2LDRSH_POST;
844 else
845 Opcode = isPre ? ARM::t2LDRH_PRE : ARM::t2LDRH_POST;
Evan Chenge88d5ce2009-07-02 07:28:31 +0000846 break;
Owen Anderson825b72b2009-08-11 20:47:22 +0000847 case MVT::i8:
848 case MVT::i1:
Evan Cheng4fbb9962009-07-02 23:16:11 +0000849 if (isSExtLd)
850 Opcode = isPre ? ARM::t2LDRSB_PRE : ARM::t2LDRSB_POST;
851 else
852 Opcode = isPre ? ARM::t2LDRB_PRE : ARM::t2LDRB_POST;
Evan Chenge88d5ce2009-07-02 07:28:31 +0000853 break;
854 default:
855 return NULL;
856 }
857 Match = true;
858 }
859
860 if (Match) {
861 SDValue Chain = LD->getChain();
862 SDValue Base = LD->getBasePtr();
863 SDValue Ops[]= { Base, Offset, getAL(CurDAG),
Owen Anderson825b72b2009-08-11 20:47:22 +0000864 CurDAG->getRegister(0, MVT::i32), Chain };
Dan Gohman602b0c82009-09-25 18:54:59 +0000865 return CurDAG->getMachineNode(Opcode, Op.getDebugLoc(), MVT::i32, MVT::i32,
866 MVT::Other, Ops, 5);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000867 }
868
869 return NULL;
870}
871
Evan Cheng86198642009-08-07 00:34:42 +0000872SDNode *ARMDAGToDAGISel::SelectDYN_ALLOC(SDValue Op) {
873 SDNode *N = Op.getNode();
874 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +0000875 EVT VT = Op.getValueType();
Evan Cheng86198642009-08-07 00:34:42 +0000876 SDValue Chain = Op.getOperand(0);
877 SDValue Size = Op.getOperand(1);
878 SDValue Align = Op.getOperand(2);
Owen Anderson825b72b2009-08-11 20:47:22 +0000879 SDValue SP = CurDAG->getRegister(ARM::SP, MVT::i32);
Evan Cheng86198642009-08-07 00:34:42 +0000880 int32_t AlignVal = cast<ConstantSDNode>(Align)->getSExtValue();
881 if (AlignVal < 0)
882 // We need to align the stack. Use Thumb1 tAND which is the only thumb
883 // instruction that can read and write SP. This matches to a pseudo
884 // instruction that has a chain to ensure the result is written back to
885 // the stack pointer.
Dan Gohman602b0c82009-09-25 18:54:59 +0000886 SP = SDValue(CurDAG->getMachineNode(ARM::tANDsp, dl, VT, SP, Align), 0);
Evan Cheng86198642009-08-07 00:34:42 +0000887
888 bool isC = isa<ConstantSDNode>(Size);
889 uint32_t C = isC ? cast<ConstantSDNode>(Size)->getZExtValue() : ~0UL;
890 // Handle the most common case for both Thumb1 and Thumb2:
891 // tSUBspi - immediate is between 0 ... 508 inclusive.
892 if (C <= 508 && ((C & 3) == 0))
893 // FIXME: tSUBspi encode scale 4 implicitly.
Owen Anderson825b72b2009-08-11 20:47:22 +0000894 return CurDAG->SelectNodeTo(N, ARM::tSUBspi_, VT, MVT::Other, SP,
895 CurDAG->getTargetConstant(C/4, MVT::i32),
Evan Cheng86198642009-08-07 00:34:42 +0000896 Chain);
897
898 if (Subtarget->isThumb1Only()) {
Evan Chengb89030a2009-08-11 23:00:31 +0000899 // Use tADDspr since Thumb1 does not have a sub r, sp, r. ARMISelLowering
Evan Cheng86198642009-08-07 00:34:42 +0000900 // should have negated the size operand already. FIXME: We can't insert
901 // new target independent node at this stage so we are forced to negate
Jim Grosbach764ab522009-08-11 15:33:49 +0000902 // it earlier. Is there a better solution?
Owen Anderson825b72b2009-08-11 20:47:22 +0000903 return CurDAG->SelectNodeTo(N, ARM::tADDspr_, VT, MVT::Other, SP, Size,
Evan Cheng86198642009-08-07 00:34:42 +0000904 Chain);
905 } else if (Subtarget->isThumb2()) {
906 if (isC && Predicate_t2_so_imm(Size.getNode())) {
907 // t2SUBrSPi
Owen Anderson825b72b2009-08-11 20:47:22 +0000908 SDValue Ops[] = { SP, CurDAG->getTargetConstant(C, MVT::i32), Chain };
909 return CurDAG->SelectNodeTo(N, ARM::t2SUBrSPi_, VT, MVT::Other, Ops, 3);
Evan Cheng86198642009-08-07 00:34:42 +0000910 } else if (isC && Predicate_imm0_4095(Size.getNode())) {
911 // t2SUBrSPi12
Owen Anderson825b72b2009-08-11 20:47:22 +0000912 SDValue Ops[] = { SP, CurDAG->getTargetConstant(C, MVT::i32), Chain };
913 return CurDAG->SelectNodeTo(N, ARM::t2SUBrSPi12_, VT, MVT::Other, Ops, 3);
Evan Cheng86198642009-08-07 00:34:42 +0000914 } else {
915 // t2SUBrSPs
916 SDValue Ops[] = { SP, Size,
917 getI32Imm(ARM_AM::getSORegOpc(ARM_AM::lsl,0)), Chain };
Owen Anderson825b72b2009-08-11 20:47:22 +0000918 return CurDAG->SelectNodeTo(N, ARM::t2SUBrSPs_, VT, MVT::Other, Ops, 4);
Evan Cheng86198642009-08-07 00:34:42 +0000919 }
920 }
921
922 // FIXME: Add ADD / SUB sp instructions for ARM.
923 return 0;
924}
Evan Chenga8e29892007-01-19 07:51:42 +0000925
Dan Gohman475871a2008-07-27 21:46:04 +0000926SDNode *ARMDAGToDAGISel::Select(SDValue Op) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000927 SDNode *N = Op.getNode();
Dale Johannesened2eee62009-02-06 01:31:28 +0000928 DebugLoc dl = N->getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +0000929
Dan Gohmane8be6c62008-07-17 19:10:17 +0000930 if (N->isMachineOpcode())
Evan Chenga8e29892007-01-19 07:51:42 +0000931 return NULL; // Already selected.
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000932
933 switch (N->getOpcode()) {
Evan Chenga8e29892007-01-19 07:51:42 +0000934 default: break;
935 case ISD::Constant: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000936 unsigned Val = cast<ConstantSDNode>(N)->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000937 bool UseCP = true;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000938 if (Subtarget->hasThumb2())
939 // Thumb2-aware targets have the MOVT instruction, so all immediates can
940 // be done with MOV + MOVT, at worst.
941 UseCP = 0;
942 else {
943 if (Subtarget->isThumb()) {
Bob Wilsone64e3cf2009-06-22 17:29:13 +0000944 UseCP = (Val > 255 && // MOV
945 ~Val > 255 && // MOV + MVN
946 !ARM_AM::isThumbImmShiftedVal(Val)); // MOV + LSL
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000947 } else
948 UseCP = (ARM_AM::getSOImmVal(Val) == -1 && // MOV
949 ARM_AM::getSOImmVal(~Val) == -1 && // MVN
950 !ARM_AM::isSOImmTwoPartVal(Val)); // two instrs.
951 }
952
Evan Chenga8e29892007-01-19 07:51:42 +0000953 if (UseCP) {
Dan Gohman475871a2008-07-27 21:46:04 +0000954 SDValue CPIdx =
Owen Anderson1d0be152009-08-13 21:58:54 +0000955 CurDAG->getTargetConstantPool(ConstantInt::get(
956 Type::getInt32Ty(*CurDAG->getContext()), Val),
Evan Chenga8e29892007-01-19 07:51:42 +0000957 TLI.getPointerTy());
Evan Cheng012f2d92007-01-24 08:53:17 +0000958
959 SDNode *ResNode;
Evan Cheng446c4282009-07-11 06:43:01 +0000960 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000961 SDValue Pred = CurDAG->getTargetConstant(0xEULL, MVT::i32);
962 SDValue PredReg = CurDAG->getRegister(0, MVT::i32);
Evan Cheng446c4282009-07-11 06:43:01 +0000963 SDValue Ops[] = { CPIdx, Pred, PredReg, CurDAG->getEntryNode() };
Dan Gohman602b0c82009-09-25 18:54:59 +0000964 ResNode = CurDAG->getMachineNode(ARM::tLDRcp, dl, MVT::i32, MVT::Other,
965 Ops, 4);
Evan Cheng446c4282009-07-11 06:43:01 +0000966 } else {
Dan Gohman475871a2008-07-27 21:46:04 +0000967 SDValue Ops[] = {
Jim Grosbach764ab522009-08-11 15:33:49 +0000968 CPIdx,
Owen Anderson825b72b2009-08-11 20:47:22 +0000969 CurDAG->getRegister(0, MVT::i32),
970 CurDAG->getTargetConstant(0, MVT::i32),
Evan Chengee568cf2007-07-05 07:15:27 +0000971 getAL(CurDAG),
Owen Anderson825b72b2009-08-11 20:47:22 +0000972 CurDAG->getRegister(0, MVT::i32),
Evan Cheng012f2d92007-01-24 08:53:17 +0000973 CurDAG->getEntryNode()
974 };
Dan Gohman602b0c82009-09-25 18:54:59 +0000975 ResNode=CurDAG->getMachineNode(ARM::LDRcp, dl, MVT::i32, MVT::Other,
976 Ops, 6);
Evan Cheng012f2d92007-01-24 08:53:17 +0000977 }
Dan Gohman475871a2008-07-27 21:46:04 +0000978 ReplaceUses(Op, SDValue(ResNode, 0));
Evan Chenga8e29892007-01-19 07:51:42 +0000979 return NULL;
980 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000981
Evan Chenga8e29892007-01-19 07:51:42 +0000982 // Other cases are autogenerated.
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000983 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000984 }
Rafael Espindolaf819a492006-11-09 13:58:55 +0000985 case ISD::FrameIndex: {
Evan Chenga8e29892007-01-19 07:51:42 +0000986 // Selects to ADDri FI, 0 which in turn will become ADDri SP, imm.
Rafael Espindolaf819a492006-11-09 13:58:55 +0000987 int FI = cast<FrameIndexSDNode>(N)->getIndex();
Dan Gohman475871a2008-07-27 21:46:04 +0000988 SDValue TFI = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
David Goodwinf1daf7d2009-07-08 23:10:31 +0000989 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000990 return CurDAG->SelectNodeTo(N, ARM::tADDrSPi, MVT::i32, TFI,
991 CurDAG->getTargetConstant(0, MVT::i32));
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000992 } else {
David Goodwin419c6152009-07-14 18:48:51 +0000993 unsigned Opc = ((Subtarget->isThumb() && Subtarget->hasThumb2()) ?
994 ARM::t2ADDri : ARM::ADDri);
Owen Anderson825b72b2009-08-11 20:47:22 +0000995 SDValue Ops[] = { TFI, CurDAG->getTargetConstant(0, MVT::i32),
996 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
997 CurDAG->getRegister(0, MVT::i32) };
998 return CurDAG->SelectNodeTo(N, Opc, MVT::i32, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +0000999 }
Evan Chenga8e29892007-01-19 07:51:42 +00001000 }
Evan Cheng86198642009-08-07 00:34:42 +00001001 case ARMISD::DYN_ALLOC:
1002 return SelectDYN_ALLOC(Op);
Evan Chenga8e29892007-01-19 07:51:42 +00001003 case ISD::MUL:
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001004 if (Subtarget->isThumb1Only())
Evan Cheng79d43262007-01-24 02:21:22 +00001005 break;
Evan Chenga8e29892007-01-19 07:51:42 +00001006 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001007 unsigned RHSV = C->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00001008 if (!RHSV) break;
1009 if (isPowerOf2_32(RHSV-1)) { // 2^n+1?
Evan Chengaf9e7a72009-07-21 00:31:12 +00001010 unsigned ShImm = Log2_32(RHSV-1);
1011 if (ShImm >= 32)
1012 break;
Dan Gohman475871a2008-07-27 21:46:04 +00001013 SDValue V = Op.getOperand(0);
Evan Chengaf9e7a72009-07-21 00:31:12 +00001014 ShImm = ARM_AM::getSORegOpc(ARM_AM::lsl, ShImm);
Owen Anderson825b72b2009-08-11 20:47:22 +00001015 SDValue ShImmOp = CurDAG->getTargetConstant(ShImm, MVT::i32);
1016 SDValue Reg0 = CurDAG->getRegister(0, MVT::i32);
Evan Cheng78dd9db2009-07-22 18:08:05 +00001017 if (Subtarget->isThumb()) {
Evan Chengaf9e7a72009-07-21 00:31:12 +00001018 SDValue Ops[] = { V, V, ShImmOp, getAL(CurDAG), Reg0, Reg0 };
Owen Anderson825b72b2009-08-11 20:47:22 +00001019 return CurDAG->SelectNodeTo(N, ARM::t2ADDrs, MVT::i32, Ops, 6);
Evan Chengaf9e7a72009-07-21 00:31:12 +00001020 } else {
1021 SDValue Ops[] = { V, V, Reg0, ShImmOp, getAL(CurDAG), Reg0, Reg0 };
Owen Anderson825b72b2009-08-11 20:47:22 +00001022 return CurDAG->SelectNodeTo(N, ARM::ADDrs, MVT::i32, Ops, 7);
Evan Chengaf9e7a72009-07-21 00:31:12 +00001023 }
Evan Chenga8e29892007-01-19 07:51:42 +00001024 }
1025 if (isPowerOf2_32(RHSV+1)) { // 2^n-1?
Evan Chengaf9e7a72009-07-21 00:31:12 +00001026 unsigned ShImm = Log2_32(RHSV+1);
1027 if (ShImm >= 32)
1028 break;
Dan Gohman475871a2008-07-27 21:46:04 +00001029 SDValue V = Op.getOperand(0);
Evan Chengaf9e7a72009-07-21 00:31:12 +00001030 ShImm = ARM_AM::getSORegOpc(ARM_AM::lsl, ShImm);
Owen Anderson825b72b2009-08-11 20:47:22 +00001031 SDValue ShImmOp = CurDAG->getTargetConstant(ShImm, MVT::i32);
1032 SDValue Reg0 = CurDAG->getRegister(0, MVT::i32);
Evan Cheng78dd9db2009-07-22 18:08:05 +00001033 if (Subtarget->isThumb()) {
Evan Chengaf9e7a72009-07-21 00:31:12 +00001034 SDValue Ops[] = { V, V, ShImmOp, getAL(CurDAG), Reg0 };
Owen Anderson825b72b2009-08-11 20:47:22 +00001035 return CurDAG->SelectNodeTo(N, ARM::t2RSBrs, MVT::i32, Ops, 5);
Evan Chengaf9e7a72009-07-21 00:31:12 +00001036 } else {
1037 SDValue Ops[] = { V, V, Reg0, ShImmOp, getAL(CurDAG), Reg0, Reg0 };
Owen Anderson825b72b2009-08-11 20:47:22 +00001038 return CurDAG->SelectNodeTo(N, ARM::RSBrs, MVT::i32, Ops, 7);
Evan Chengaf9e7a72009-07-21 00:31:12 +00001039 }
Evan Chenga8e29892007-01-19 07:51:42 +00001040 }
1041 }
1042 break;
1043 case ARMISD::FMRRD:
Dan Gohman602b0c82009-09-25 18:54:59 +00001044 return CurDAG->getMachineNode(ARM::FMRRD, dl, MVT::i32, MVT::i32,
1045 Op.getOperand(0), getAL(CurDAG),
1046 CurDAG->getRegister(0, MVT::i32));
Dan Gohman525178c2007-10-08 18:33:35 +00001047 case ISD::UMUL_LOHI: {
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001048 if (Subtarget->isThumb1Only())
1049 break;
1050 if (Subtarget->isThumb()) {
1051 SDValue Ops[] = { Op.getOperand(0), Op.getOperand(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00001052 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
1053 CurDAG->getRegister(0, MVT::i32) };
Dan Gohman602b0c82009-09-25 18:54:59 +00001054 return CurDAG->getMachineNode(ARM::t2UMULL, dl, MVT::i32, MVT::i32, Ops,4);
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001055 } else {
1056 SDValue Ops[] = { Op.getOperand(0), Op.getOperand(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00001057 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
1058 CurDAG->getRegister(0, MVT::i32) };
Dan Gohman602b0c82009-09-25 18:54:59 +00001059 return CurDAG->getMachineNode(ARM::UMULL, dl, MVT::i32, MVT::i32, Ops, 5);
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001060 }
Evan Chengee568cf2007-07-05 07:15:27 +00001061 }
Dan Gohman525178c2007-10-08 18:33:35 +00001062 case ISD::SMUL_LOHI: {
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001063 if (Subtarget->isThumb1Only())
1064 break;
1065 if (Subtarget->isThumb()) {
1066 SDValue Ops[] = { Op.getOperand(0), Op.getOperand(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00001067 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32) };
Dan Gohman602b0c82009-09-25 18:54:59 +00001068 return CurDAG->getMachineNode(ARM::t2SMULL, dl, MVT::i32, MVT::i32, Ops,4);
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001069 } else {
1070 SDValue Ops[] = { Op.getOperand(0), Op.getOperand(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00001071 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
1072 CurDAG->getRegister(0, MVT::i32) };
Dan Gohman602b0c82009-09-25 18:54:59 +00001073 return CurDAG->getMachineNode(ARM::SMULL, dl, MVT::i32, MVT::i32, Ops, 5);
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001074 }
Evan Chengee568cf2007-07-05 07:15:27 +00001075 }
Evan Chenga8e29892007-01-19 07:51:42 +00001076 case ISD::LOAD: {
Evan Chenge88d5ce2009-07-02 07:28:31 +00001077 SDNode *ResNode = 0;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001078 if (Subtarget->isThumb() && Subtarget->hasThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00001079 ResNode = SelectT2IndexedLoad(Op);
1080 else
1081 ResNode = SelectARMIndexedLoad(Op);
Evan Chengaf4550f2009-07-02 01:23:32 +00001082 if (ResNode)
1083 return ResNode;
Evan Chenga8e29892007-01-19 07:51:42 +00001084 // Other cases are autogenerated.
Rafael Espindolaf819a492006-11-09 13:58:55 +00001085 break;
Rafael Espindola337c4ad62006-06-12 12:28:08 +00001086 }
Evan Chengee568cf2007-07-05 07:15:27 +00001087 case ARMISD::BRCOND: {
1088 // Pattern: (ARMbrcond:void (bb:Other):$dst, (imm:i32):$cc)
1089 // Emits: (Bcc:void (bb:Other):$dst, (imm:i32):$cc)
1090 // Pattern complexity = 6 cost = 1 size = 0
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001091
Evan Chengee568cf2007-07-05 07:15:27 +00001092 // Pattern: (ARMbrcond:void (bb:Other):$dst, (imm:i32):$cc)
1093 // Emits: (tBcc:void (bb:Other):$dst, (imm:i32):$cc)
1094 // Pattern complexity = 6 cost = 1 size = 0
1095
David Goodwin5e47a9a2009-06-30 18:04:13 +00001096 // Pattern: (ARMbrcond:void (bb:Other):$dst, (imm:i32):$cc)
1097 // Emits: (t2Bcc:void (bb:Other):$dst, (imm:i32):$cc)
1098 // Pattern complexity = 6 cost = 1 size = 0
1099
Jim Grosbach764ab522009-08-11 15:33:49 +00001100 unsigned Opc = Subtarget->isThumb() ?
David Goodwin5e47a9a2009-06-30 18:04:13 +00001101 ((Subtarget->hasThumb2()) ? ARM::t2Bcc : ARM::tBcc) : ARM::Bcc;
Dan Gohman475871a2008-07-27 21:46:04 +00001102 SDValue Chain = Op.getOperand(0);
1103 SDValue N1 = Op.getOperand(1);
1104 SDValue N2 = Op.getOperand(2);
1105 SDValue N3 = Op.getOperand(3);
1106 SDValue InFlag = Op.getOperand(4);
Evan Chengee568cf2007-07-05 07:15:27 +00001107 assert(N1.getOpcode() == ISD::BasicBlock);
1108 assert(N2.getOpcode() == ISD::Constant);
1109 assert(N3.getOpcode() == ISD::Register);
1110
Dan Gohman475871a2008-07-27 21:46:04 +00001111 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001112 cast<ConstantSDNode>(N2)->getZExtValue()),
Owen Anderson825b72b2009-08-11 20:47:22 +00001113 MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00001114 SDValue Ops[] = { N1, Tmp2, N3, Chain, InFlag };
Dan Gohman602b0c82009-09-25 18:54:59 +00001115 SDNode *ResNode = CurDAG->getMachineNode(Opc, dl, MVT::Other,
1116 MVT::Flag, Ops, 5);
Dan Gohman475871a2008-07-27 21:46:04 +00001117 Chain = SDValue(ResNode, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001118 if (Op.getNode()->getNumValues() == 2) {
Dan Gohman475871a2008-07-27 21:46:04 +00001119 InFlag = SDValue(ResNode, 1);
Gabor Greifba36cb52008-08-28 21:40:38 +00001120 ReplaceUses(SDValue(Op.getNode(), 1), InFlag);
Chris Lattnera47b9bc2008-02-03 03:20:59 +00001121 }
Gabor Greifba36cb52008-08-28 21:40:38 +00001122 ReplaceUses(SDValue(Op.getNode(), 0), SDValue(Chain.getNode(), Chain.getResNo()));
Evan Chengee568cf2007-07-05 07:15:27 +00001123 return NULL;
1124 }
1125 case ARMISD::CMOV: {
Owen Andersone50ed302009-08-10 22:56:29 +00001126 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001127 SDValue N0 = Op.getOperand(0);
1128 SDValue N1 = Op.getOperand(1);
1129 SDValue N2 = Op.getOperand(2);
1130 SDValue N3 = Op.getOperand(3);
1131 SDValue InFlag = Op.getOperand(4);
Evan Chengee568cf2007-07-05 07:15:27 +00001132 assert(N2.getOpcode() == ISD::Constant);
1133 assert(N3.getOpcode() == ISD::Register);
1134
Owen Anderson825b72b2009-08-11 20:47:22 +00001135 if (!Subtarget->isThumb1Only() && VT == MVT::i32) {
Evan Chenge253c952009-07-07 20:39:03 +00001136 // Pattern: (ARMcmov:i32 GPR:i32:$false, so_reg:i32:$true, (imm:i32):$cc)
1137 // Emits: (MOVCCs:i32 GPR:i32:$false, so_reg:i32:$true, (imm:i32):$cc)
1138 // Pattern complexity = 18 cost = 1 size = 0
1139 SDValue CPTmp0;
1140 SDValue CPTmp1;
1141 SDValue CPTmp2;
1142 if (Subtarget->isThumb()) {
1143 if (SelectT2ShifterOperandReg(Op, N1, CPTmp0, CPTmp1)) {
Evan Cheng13f8b362009-08-01 01:43:45 +00001144 unsigned SOVal = cast<ConstantSDNode>(CPTmp1)->getZExtValue();
1145 unsigned SOShOp = ARM_AM::getSORegShOp(SOVal);
1146 unsigned Opc = 0;
1147 switch (SOShOp) {
1148 case ARM_AM::lsl: Opc = ARM::t2MOVCClsl; break;
1149 case ARM_AM::lsr: Opc = ARM::t2MOVCClsr; break;
1150 case ARM_AM::asr: Opc = ARM::t2MOVCCasr; break;
1151 case ARM_AM::ror: Opc = ARM::t2MOVCCror; break;
1152 default:
1153 llvm_unreachable("Unknown so_reg opcode!");
1154 break;
1155 }
1156 SDValue SOShImm =
Owen Anderson825b72b2009-08-11 20:47:22 +00001157 CurDAG->getTargetConstant(ARM_AM::getSORegOffset(SOVal), MVT::i32);
Evan Chenge253c952009-07-07 20:39:03 +00001158 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
1159 cast<ConstantSDNode>(N2)->getZExtValue()),
Owen Anderson825b72b2009-08-11 20:47:22 +00001160 MVT::i32);
Evan Cheng13f8b362009-08-01 01:43:45 +00001161 SDValue Ops[] = { N0, CPTmp0, SOShImm, Tmp2, N3, InFlag };
Owen Anderson825b72b2009-08-11 20:47:22 +00001162 return CurDAG->SelectNodeTo(Op.getNode(), Opc, MVT::i32,Ops, 6);
Evan Chenge253c952009-07-07 20:39:03 +00001163 }
1164 } else {
1165 if (SelectShifterOperandReg(Op, N1, CPTmp0, CPTmp1, CPTmp2)) {
1166 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
1167 cast<ConstantSDNode>(N2)->getZExtValue()),
Owen Anderson825b72b2009-08-11 20:47:22 +00001168 MVT::i32);
Evan Chenge253c952009-07-07 20:39:03 +00001169 SDValue Ops[] = { N0, CPTmp0, CPTmp1, CPTmp2, Tmp2, N3, InFlag };
1170 return CurDAG->SelectNodeTo(Op.getNode(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001171 ARM::MOVCCs, MVT::i32, Ops, 7);
Evan Chenge253c952009-07-07 20:39:03 +00001172 }
1173 }
Evan Chengee568cf2007-07-05 07:15:27 +00001174
Evan Chenge253c952009-07-07 20:39:03 +00001175 // Pattern: (ARMcmov:i32 GPR:i32:$false,
Evan Chenge7cbe412009-07-08 21:03:57 +00001176 // (imm:i32)<<P:Predicate_so_imm>>:$true,
Evan Chenge253c952009-07-07 20:39:03 +00001177 // (imm:i32):$cc)
1178 // Emits: (MOVCCi:i32 GPR:i32:$false,
Evan Chenge7cbe412009-07-08 21:03:57 +00001179 // (so_imm:i32 (imm:i32):$true), (imm:i32):$cc)
Evan Chenge253c952009-07-07 20:39:03 +00001180 // Pattern complexity = 10 cost = 1 size = 0
1181 if (N3.getOpcode() == ISD::Constant) {
1182 if (Subtarget->isThumb()) {
1183 if (Predicate_t2_so_imm(N3.getNode())) {
1184 SDValue Tmp1 = CurDAG->getTargetConstant(((unsigned)
1185 cast<ConstantSDNode>(N1)->getZExtValue()),
Owen Anderson825b72b2009-08-11 20:47:22 +00001186 MVT::i32);
Evan Chenge253c952009-07-07 20:39:03 +00001187 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
1188 cast<ConstantSDNode>(N2)->getZExtValue()),
Owen Anderson825b72b2009-08-11 20:47:22 +00001189 MVT::i32);
Evan Chenge253c952009-07-07 20:39:03 +00001190 SDValue Ops[] = { N0, Tmp1, Tmp2, N3, InFlag };
1191 return CurDAG->SelectNodeTo(Op.getNode(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001192 ARM::t2MOVCCi, MVT::i32, Ops, 5);
Evan Chenge253c952009-07-07 20:39:03 +00001193 }
1194 } else {
1195 if (Predicate_so_imm(N3.getNode())) {
1196 SDValue Tmp1 = CurDAG->getTargetConstant(((unsigned)
1197 cast<ConstantSDNode>(N1)->getZExtValue()),
Owen Anderson825b72b2009-08-11 20:47:22 +00001198 MVT::i32);
Evan Chenge253c952009-07-07 20:39:03 +00001199 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
1200 cast<ConstantSDNode>(N2)->getZExtValue()),
Owen Anderson825b72b2009-08-11 20:47:22 +00001201 MVT::i32);
Evan Chenge253c952009-07-07 20:39:03 +00001202 SDValue Ops[] = { N0, Tmp1, Tmp2, N3, InFlag };
1203 return CurDAG->SelectNodeTo(Op.getNode(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001204 ARM::MOVCCi, MVT::i32, Ops, 5);
Evan Chenge253c952009-07-07 20:39:03 +00001205 }
1206 }
1207 }
Evan Chengee568cf2007-07-05 07:15:27 +00001208 }
1209
1210 // Pattern: (ARMcmov:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
1211 // Emits: (MOVCCr:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
1212 // Pattern complexity = 6 cost = 1 size = 0
1213 //
1214 // Pattern: (ARMcmov:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
1215 // Emits: (tMOVCCr:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
1216 // Pattern complexity = 6 cost = 11 size = 0
1217 //
1218 // Also FCPYScc and FCPYDcc.
Dan Gohman475871a2008-07-27 21:46:04 +00001219 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001220 cast<ConstantSDNode>(N2)->getZExtValue()),
Owen Anderson825b72b2009-08-11 20:47:22 +00001221 MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00001222 SDValue Ops[] = { N0, N1, Tmp2, N3, InFlag };
Evan Chengee568cf2007-07-05 07:15:27 +00001223 unsigned Opc = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00001224 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengee568cf2007-07-05 07:15:27 +00001225 default: assert(false && "Illegal conditional move type!");
1226 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001227 case MVT::i32:
Evan Chenge253c952009-07-07 20:39:03 +00001228 Opc = Subtarget->isThumb()
Evan Cheng007ea272009-08-12 05:17:19 +00001229 ? (Subtarget->hasThumb2() ? ARM::t2MOVCCr : ARM::tMOVCCr_pseudo)
Evan Chenge253c952009-07-07 20:39:03 +00001230 : ARM::MOVCCr;
Evan Chengee568cf2007-07-05 07:15:27 +00001231 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001232 case MVT::f32:
Evan Chengee568cf2007-07-05 07:15:27 +00001233 Opc = ARM::FCPYScc;
1234 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001235 case MVT::f64:
Evan Chengee568cf2007-07-05 07:15:27 +00001236 Opc = ARM::FCPYDcc;
Jim Grosbach764ab522009-08-11 15:33:49 +00001237 break;
Evan Chengee568cf2007-07-05 07:15:27 +00001238 }
Gabor Greifba36cb52008-08-28 21:40:38 +00001239 return CurDAG->SelectNodeTo(Op.getNode(), Opc, VT, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +00001240 }
1241 case ARMISD::CNEG: {
Owen Andersone50ed302009-08-10 22:56:29 +00001242 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001243 SDValue N0 = Op.getOperand(0);
1244 SDValue N1 = Op.getOperand(1);
1245 SDValue N2 = Op.getOperand(2);
1246 SDValue N3 = Op.getOperand(3);
1247 SDValue InFlag = Op.getOperand(4);
Evan Chengee568cf2007-07-05 07:15:27 +00001248 assert(N2.getOpcode() == ISD::Constant);
1249 assert(N3.getOpcode() == ISD::Register);
1250
Dan Gohman475871a2008-07-27 21:46:04 +00001251 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001252 cast<ConstantSDNode>(N2)->getZExtValue()),
Owen Anderson825b72b2009-08-11 20:47:22 +00001253 MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00001254 SDValue Ops[] = { N0, N1, Tmp2, N3, InFlag };
Evan Chengee568cf2007-07-05 07:15:27 +00001255 unsigned Opc = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00001256 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengee568cf2007-07-05 07:15:27 +00001257 default: assert(false && "Illegal conditional move type!");
1258 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001259 case MVT::f32:
Evan Chengee568cf2007-07-05 07:15:27 +00001260 Opc = ARM::FNEGScc;
1261 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001262 case MVT::f64:
Evan Chengee568cf2007-07-05 07:15:27 +00001263 Opc = ARM::FNEGDcc;
Evan Chenge5ad88e2008-12-10 21:54:21 +00001264 break;
Evan Chengee568cf2007-07-05 07:15:27 +00001265 }
Gabor Greifba36cb52008-08-28 21:40:38 +00001266 return CurDAG->SelectNodeTo(Op.getNode(), Opc, VT, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +00001267 }
Evan Chenge5ad88e2008-12-10 21:54:21 +00001268
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00001269 case ARMISD::VZIP: {
1270 unsigned Opc = 0;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +00001271 EVT VT = N->getValueType(0);
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00001272 switch (VT.getSimpleVT().SimpleTy) {
1273 default: return NULL;
1274 case MVT::v8i8: Opc = ARM::VZIPd8; break;
1275 case MVT::v4i16: Opc = ARM::VZIPd16; break;
1276 case MVT::v2f32:
1277 case MVT::v2i32: Opc = ARM::VZIPd32; break;
1278 case MVT::v16i8: Opc = ARM::VZIPq8; break;
1279 case MVT::v8i16: Opc = ARM::VZIPq16; break;
1280 case MVT::v4f32:
1281 case MVT::v4i32: Opc = ARM::VZIPq32; break;
1282 }
Dan Gohman602b0c82009-09-25 18:54:59 +00001283 return CurDAG->getMachineNode(Opc, dl, VT, VT,
1284 N->getOperand(0), N->getOperand(1));
Anton Korobeynikov62e84f12009-08-21 12:40:50 +00001285 }
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00001286 case ARMISD::VUZP: {
1287 unsigned Opc = 0;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +00001288 EVT VT = N->getValueType(0);
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00001289 switch (VT.getSimpleVT().SimpleTy) {
1290 default: return NULL;
1291 case MVT::v8i8: Opc = ARM::VUZPd8; break;
1292 case MVT::v4i16: Opc = ARM::VUZPd16; break;
1293 case MVT::v2f32:
1294 case MVT::v2i32: Opc = ARM::VUZPd32; break;
1295 case MVT::v16i8: Opc = ARM::VUZPq8; break;
1296 case MVT::v8i16: Opc = ARM::VUZPq16; break;
1297 case MVT::v4f32:
1298 case MVT::v4i32: Opc = ARM::VUZPq32; break;
1299 }
Dan Gohman602b0c82009-09-25 18:54:59 +00001300 return CurDAG->getMachineNode(Opc, dl, VT, VT,
1301 N->getOperand(0), N->getOperand(1));
Anton Korobeynikov62e84f12009-08-21 12:40:50 +00001302 }
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00001303 case ARMISD::VTRN: {
1304 unsigned Opc = 0;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +00001305 EVT VT = N->getValueType(0);
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00001306 switch (VT.getSimpleVT().SimpleTy) {
1307 default: return NULL;
1308 case MVT::v8i8: Opc = ARM::VTRNd8; break;
1309 case MVT::v4i16: Opc = ARM::VTRNd16; break;
1310 case MVT::v2f32:
1311 case MVT::v2i32: Opc = ARM::VTRNd32; break;
1312 case MVT::v16i8: Opc = ARM::VTRNq8; break;
1313 case MVT::v8i16: Opc = ARM::VTRNq16; break;
1314 case MVT::v4f32:
1315 case MVT::v4i32: Opc = ARM::VTRNq32; break;
1316 }
Dan Gohman602b0c82009-09-25 18:54:59 +00001317 return CurDAG->getMachineNode(Opc, dl, VT, VT,
1318 N->getOperand(0), N->getOperand(1));
Anton Korobeynikov62e84f12009-08-21 12:40:50 +00001319 }
Bob Wilson31fb12f2009-08-26 17:39:53 +00001320
1321 case ISD::INTRINSIC_VOID:
1322 case ISD::INTRINSIC_W_CHAIN: {
1323 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(1))->getZExtValue();
1324 EVT VT = N->getValueType(0);
1325 unsigned Opc = 0;
1326
1327 switch (IntNo) {
1328 default:
1329 break;
1330
1331 case Intrinsic::arm_neon_vld2: {
1332 SDValue MemAddr, MemUpdate, MemOpc;
1333 if (!SelectAddrMode6(Op, N->getOperand(2), MemAddr, MemUpdate, MemOpc))
1334 return NULL;
1335 switch (VT.getSimpleVT().SimpleTy) {
1336 default: llvm_unreachable("unhandled vld2 type");
1337 case MVT::v8i8: Opc = ARM::VLD2d8; break;
1338 case MVT::v4i16: Opc = ARM::VLD2d16; break;
1339 case MVT::v2f32:
1340 case MVT::v2i32: Opc = ARM::VLD2d32; break;
1341 }
1342 SDValue Chain = N->getOperand(0);
1343 const SDValue Ops[] = { MemAddr, MemUpdate, MemOpc, Chain };
Dan Gohman602b0c82009-09-25 18:54:59 +00001344 return CurDAG->getMachineNode(Opc, dl, VT, VT, MVT::Other, Ops, 4);
Bob Wilson31fb12f2009-08-26 17:39:53 +00001345 }
1346
1347 case Intrinsic::arm_neon_vld3: {
1348 SDValue MemAddr, MemUpdate, MemOpc;
1349 if (!SelectAddrMode6(Op, N->getOperand(2), MemAddr, MemUpdate, MemOpc))
1350 return NULL;
1351 switch (VT.getSimpleVT().SimpleTy) {
1352 default: llvm_unreachable("unhandled vld3 type");
1353 case MVT::v8i8: Opc = ARM::VLD3d8; break;
1354 case MVT::v4i16: Opc = ARM::VLD3d16; break;
1355 case MVT::v2f32:
1356 case MVT::v2i32: Opc = ARM::VLD3d32; break;
1357 }
1358 SDValue Chain = N->getOperand(0);
1359 const SDValue Ops[] = { MemAddr, MemUpdate, MemOpc, Chain };
Dan Gohman602b0c82009-09-25 18:54:59 +00001360 return CurDAG->getMachineNode(Opc, dl, VT, VT, VT, MVT::Other, Ops, 4);
Bob Wilson31fb12f2009-08-26 17:39:53 +00001361 }
1362
1363 case Intrinsic::arm_neon_vld4: {
1364 SDValue MemAddr, MemUpdate, MemOpc;
1365 if (!SelectAddrMode6(Op, N->getOperand(2), MemAddr, MemUpdate, MemOpc))
1366 return NULL;
1367 switch (VT.getSimpleVT().SimpleTy) {
1368 default: llvm_unreachable("unhandled vld4 type");
1369 case MVT::v8i8: Opc = ARM::VLD4d8; break;
1370 case MVT::v4i16: Opc = ARM::VLD4d16; break;
1371 case MVT::v2f32:
1372 case MVT::v2i32: Opc = ARM::VLD4d32; break;
1373 }
1374 SDValue Chain = N->getOperand(0);
1375 const SDValue Ops[] = { MemAddr, MemUpdate, MemOpc, Chain };
1376 std::vector<EVT> ResTys(4, VT);
1377 ResTys.push_back(MVT::Other);
Dan Gohman602b0c82009-09-25 18:54:59 +00001378 return CurDAG->getMachineNode(Opc, dl, ResTys, Ops, 4);
Bob Wilson31fb12f2009-08-26 17:39:53 +00001379 }
1380
Bob Wilson243fcc52009-09-01 04:26:28 +00001381 case Intrinsic::arm_neon_vld2lane: {
1382 SDValue MemAddr, MemUpdate, MemOpc;
1383 if (!SelectAddrMode6(Op, N->getOperand(2), MemAddr, MemUpdate, MemOpc))
1384 return NULL;
1385 switch (VT.getSimpleVT().SimpleTy) {
1386 default: llvm_unreachable("unhandled vld2lane type");
1387 case MVT::v8i8: Opc = ARM::VLD2LNd8; break;
1388 case MVT::v4i16: Opc = ARM::VLD2LNd16; break;
1389 case MVT::v2f32:
1390 case MVT::v2i32: Opc = ARM::VLD2LNd32; break;
1391 }
1392 SDValue Chain = N->getOperand(0);
1393 const SDValue Ops[] = { MemAddr, MemUpdate, MemOpc,
1394 N->getOperand(3), N->getOperand(4),
1395 N->getOperand(5), Chain };
Dan Gohman602b0c82009-09-25 18:54:59 +00001396 return CurDAG->getMachineNode(Opc, dl, VT, VT, MVT::Other, Ops, 7);
Bob Wilson243fcc52009-09-01 04:26:28 +00001397 }
1398
1399 case Intrinsic::arm_neon_vld3lane: {
1400 SDValue MemAddr, MemUpdate, MemOpc;
1401 if (!SelectAddrMode6(Op, N->getOperand(2), MemAddr, MemUpdate, MemOpc))
1402 return NULL;
1403 switch (VT.getSimpleVT().SimpleTy) {
1404 default: llvm_unreachable("unhandled vld3lane type");
1405 case MVT::v8i8: Opc = ARM::VLD3LNd8; break;
1406 case MVT::v4i16: Opc = ARM::VLD3LNd16; break;
1407 case MVT::v2f32:
1408 case MVT::v2i32: Opc = ARM::VLD3LNd32; break;
1409 }
1410 SDValue Chain = N->getOperand(0);
1411 const SDValue Ops[] = { MemAddr, MemUpdate, MemOpc,
1412 N->getOperand(3), N->getOperand(4),
1413 N->getOperand(5), N->getOperand(6), Chain };
Dan Gohman602b0c82009-09-25 18:54:59 +00001414 return CurDAG->getMachineNode(Opc, dl, VT, VT, VT, MVT::Other, Ops, 8);
Bob Wilson243fcc52009-09-01 04:26:28 +00001415 }
1416
1417 case Intrinsic::arm_neon_vld4lane: {
1418 SDValue MemAddr, MemUpdate, MemOpc;
1419 if (!SelectAddrMode6(Op, N->getOperand(2), MemAddr, MemUpdate, MemOpc))
1420 return NULL;
1421 switch (VT.getSimpleVT().SimpleTy) {
1422 default: llvm_unreachable("unhandled vld4lane type");
1423 case MVT::v8i8: Opc = ARM::VLD4LNd8; break;
1424 case MVT::v4i16: Opc = ARM::VLD4LNd16; break;
1425 case MVT::v2f32:
1426 case MVT::v2i32: Opc = ARM::VLD4LNd32; break;
1427 }
1428 SDValue Chain = N->getOperand(0);
1429 const SDValue Ops[] = { MemAddr, MemUpdate, MemOpc,
1430 N->getOperand(3), N->getOperand(4),
1431 N->getOperand(5), N->getOperand(6),
1432 N->getOperand(7), Chain };
1433 std::vector<EVT> ResTys(4, VT);
1434 ResTys.push_back(MVT::Other);
Dan Gohman602b0c82009-09-25 18:54:59 +00001435 return CurDAG->getMachineNode(Opc, dl, ResTys, Ops, 9);
Bob Wilson243fcc52009-09-01 04:26:28 +00001436 }
1437
Bob Wilson31fb12f2009-08-26 17:39:53 +00001438 case Intrinsic::arm_neon_vst2: {
1439 SDValue MemAddr, MemUpdate, MemOpc;
1440 if (!SelectAddrMode6(Op, N->getOperand(2), MemAddr, MemUpdate, MemOpc))
1441 return NULL;
1442 switch (N->getOperand(3).getValueType().getSimpleVT().SimpleTy) {
1443 default: llvm_unreachable("unhandled vst2 type");
1444 case MVT::v8i8: Opc = ARM::VST2d8; break;
1445 case MVT::v4i16: Opc = ARM::VST2d16; break;
1446 case MVT::v2f32:
1447 case MVT::v2i32: Opc = ARM::VST2d32; break;
1448 }
1449 SDValue Chain = N->getOperand(0);
1450 const SDValue Ops[] = { MemAddr, MemUpdate, MemOpc,
1451 N->getOperand(3), N->getOperand(4), Chain };
Dan Gohman602b0c82009-09-25 18:54:59 +00001452 return CurDAG->getMachineNode(Opc, dl, MVT::Other, Ops, 6);
Bob Wilson31fb12f2009-08-26 17:39:53 +00001453 }
1454
1455 case Intrinsic::arm_neon_vst3: {
1456 SDValue MemAddr, MemUpdate, MemOpc;
1457 if (!SelectAddrMode6(Op, N->getOperand(2), MemAddr, MemUpdate, MemOpc))
1458 return NULL;
1459 switch (N->getOperand(3).getValueType().getSimpleVT().SimpleTy) {
1460 default: llvm_unreachable("unhandled vst3 type");
1461 case MVT::v8i8: Opc = ARM::VST3d8; break;
1462 case MVT::v4i16: Opc = ARM::VST3d16; break;
1463 case MVT::v2f32:
1464 case MVT::v2i32: Opc = ARM::VST3d32; break;
1465 }
1466 SDValue Chain = N->getOperand(0);
1467 const SDValue Ops[] = { MemAddr, MemUpdate, MemOpc,
1468 N->getOperand(3), N->getOperand(4),
1469 N->getOperand(5), Chain };
Dan Gohman602b0c82009-09-25 18:54:59 +00001470 return CurDAG->getMachineNode(Opc, dl, MVT::Other, Ops, 7);
Bob Wilson31fb12f2009-08-26 17:39:53 +00001471 }
1472
1473 case Intrinsic::arm_neon_vst4: {
1474 SDValue MemAddr, MemUpdate, MemOpc;
1475 if (!SelectAddrMode6(Op, N->getOperand(2), MemAddr, MemUpdate, MemOpc))
1476 return NULL;
1477 switch (N->getOperand(3).getValueType().getSimpleVT().SimpleTy) {
1478 default: llvm_unreachable("unhandled vst4 type");
1479 case MVT::v8i8: Opc = ARM::VST4d8; break;
1480 case MVT::v4i16: Opc = ARM::VST4d16; break;
1481 case MVT::v2f32:
1482 case MVT::v2i32: Opc = ARM::VST4d32; break;
1483 }
1484 SDValue Chain = N->getOperand(0);
1485 const SDValue Ops[] = { MemAddr, MemUpdate, MemOpc,
1486 N->getOperand(3), N->getOperand(4),
1487 N->getOperand(5), N->getOperand(6), Chain };
Dan Gohman602b0c82009-09-25 18:54:59 +00001488 return CurDAG->getMachineNode(Opc, dl, MVT::Other, Ops, 8);
Bob Wilson31fb12f2009-08-26 17:39:53 +00001489 }
Bob Wilson8a3198b2009-09-01 18:51:56 +00001490
1491 case Intrinsic::arm_neon_vst2lane: {
1492 SDValue MemAddr, MemUpdate, MemOpc;
1493 if (!SelectAddrMode6(Op, N->getOperand(2), MemAddr, MemUpdate, MemOpc))
1494 return NULL;
1495 switch (N->getOperand(3).getValueType().getSimpleVT().SimpleTy) {
1496 default: llvm_unreachable("unhandled vst2lane type");
1497 case MVT::v8i8: Opc = ARM::VST2LNd8; break;
1498 case MVT::v4i16: Opc = ARM::VST2LNd16; break;
1499 case MVT::v2f32:
1500 case MVT::v2i32: Opc = ARM::VST2LNd32; break;
1501 }
1502 SDValue Chain = N->getOperand(0);
1503 const SDValue Ops[] = { MemAddr, MemUpdate, MemOpc,
1504 N->getOperand(3), N->getOperand(4),
1505 N->getOperand(5), Chain };
Dan Gohman602b0c82009-09-25 18:54:59 +00001506 return CurDAG->getMachineNode(Opc, dl, MVT::Other, Ops, 7);
Bob Wilson8a3198b2009-09-01 18:51:56 +00001507 }
1508
1509 case Intrinsic::arm_neon_vst3lane: {
1510 SDValue MemAddr, MemUpdate, MemOpc;
1511 if (!SelectAddrMode6(Op, N->getOperand(2), MemAddr, MemUpdate, MemOpc))
1512 return NULL;
1513 switch (N->getOperand(3).getValueType().getSimpleVT().SimpleTy) {
1514 default: llvm_unreachable("unhandled vst3lane type");
1515 case MVT::v8i8: Opc = ARM::VST3LNd8; break;
1516 case MVT::v4i16: Opc = ARM::VST3LNd16; break;
1517 case MVT::v2f32:
1518 case MVT::v2i32: Opc = ARM::VST3LNd32; break;
1519 }
1520 SDValue Chain = N->getOperand(0);
1521 const SDValue Ops[] = { MemAddr, MemUpdate, MemOpc,
1522 N->getOperand(3), N->getOperand(4),
1523 N->getOperand(5), N->getOperand(6), Chain };
Dan Gohman602b0c82009-09-25 18:54:59 +00001524 return CurDAG->getMachineNode(Opc, dl, MVT::Other, Ops, 8);
Bob Wilson8a3198b2009-09-01 18:51:56 +00001525 }
1526
1527 case Intrinsic::arm_neon_vst4lane: {
1528 SDValue MemAddr, MemUpdate, MemOpc;
1529 if (!SelectAddrMode6(Op, N->getOperand(2), MemAddr, MemUpdate, MemOpc))
1530 return NULL;
1531 switch (N->getOperand(3).getValueType().getSimpleVT().SimpleTy) {
1532 default: llvm_unreachable("unhandled vst4lane type");
1533 case MVT::v8i8: Opc = ARM::VST4LNd8; break;
1534 case MVT::v4i16: Opc = ARM::VST4LNd16; break;
1535 case MVT::v2f32:
1536 case MVT::v2i32: Opc = ARM::VST4LNd32; break;
1537 }
1538 SDValue Chain = N->getOperand(0);
1539 const SDValue Ops[] = { MemAddr, MemUpdate, MemOpc,
1540 N->getOperand(3), N->getOperand(4),
1541 N->getOperand(5), N->getOperand(6),
1542 N->getOperand(7), Chain };
Dan Gohman602b0c82009-09-25 18:54:59 +00001543 return CurDAG->getMachineNode(Opc, dl, MVT::Other, Ops, 9);
Bob Wilson8a3198b2009-09-01 18:51:56 +00001544 }
Bob Wilson31fb12f2009-08-26 17:39:53 +00001545 }
1546 }
Evan Chenge5ad88e2008-12-10 21:54:21 +00001547 }
1548
Evan Chenga8e29892007-01-19 07:51:42 +00001549 return SelectCode(Op);
1550}
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001551
Bob Wilson224c2442009-05-19 05:53:42 +00001552bool ARMDAGToDAGISel::
1553SelectInlineAsmMemoryOperand(const SDValue &Op, char ConstraintCode,
1554 std::vector<SDValue> &OutOps) {
1555 assert(ConstraintCode == 'm' && "unexpected asm memory constraint");
1556
1557 SDValue Base, Offset, Opc;
1558 if (!SelectAddrMode2(Op, Op, Base, Offset, Opc))
1559 return true;
Jim Grosbach764ab522009-08-11 15:33:49 +00001560
Bob Wilson224c2442009-05-19 05:53:42 +00001561 OutOps.push_back(Base);
1562 OutOps.push_back(Offset);
1563 OutOps.push_back(Opc);
1564 return false;
1565}
1566
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001567/// createARMISelDag - This pass converts a legalized DAG into a
1568/// ARM-specific DAG, ready for instruction scheduling.
1569///
Bob Wilson522ce972009-09-28 14:30:20 +00001570FunctionPass *llvm::createARMISelDag(ARMBaseTargetMachine &TM,
1571 CodeGenOpt::Level OptLevel) {
1572 return new ARMDAGToDAGISel(TM, OptLevel);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001573}