blob: 5bf1781ff64e683dcc14dca1f2ec876a88ffd6b9 [file] [log] [blame]
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001//===-- ARMISelDAGToDAG.cpp - A dag to dag inst selector for ARM ----------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines an instruction selector for the ARM target.
11//
12//===----------------------------------------------------------------------===//
13
14#include "ARM.h"
Evan Chenge5ad88e2008-12-10 21:54:21 +000015#include "ARMAddressingModes.h"
16#include "ARMConstantPoolValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000017#include "ARMISelLowering.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000018#include "ARMTargetMachine.h"
Rafael Espindola84b19be2006-07-16 01:02:57 +000019#include "llvm/CallingConv.h"
Evan Chenga8e29892007-01-19 07:51:42 +000020#include "llvm/Constants.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000021#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
23#include "llvm/Intrinsics.h"
Owen Anderson9adc0ab2009-07-14 23:09:55 +000024#include "llvm/LLVMContext.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000025#include "llvm/CodeGen/MachineFrameInfo.h"
26#include "llvm/CodeGen/MachineFunction.h"
27#include "llvm/CodeGen/MachineInstrBuilder.h"
28#include "llvm/CodeGen/SelectionDAG.h"
29#include "llvm/CodeGen/SelectionDAGISel.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000030#include "llvm/Target/TargetLowering.h"
Chris Lattner72939122007-05-03 00:32:00 +000031#include "llvm/Target/TargetOptions.h"
Chris Lattner3d62d782008-02-03 05:43:57 +000032#include "llvm/Support/Compiler.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000033#include "llvm/Support/Debug.h"
Torok Edwindac237e2009-07-08 20:53:28 +000034#include "llvm/Support/ErrorHandling.h"
35#include "llvm/Support/raw_ostream.h"
36
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000037using namespace llvm;
38
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000039//===--------------------------------------------------------------------===//
40/// ARMDAGToDAGISel - ARM specific code to select ARM machine
41/// instructions for SelectionDAG operations.
42///
43namespace {
44class ARMDAGToDAGISel : public SelectionDAGISel {
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000045 ARMBaseTargetMachine &TM;
Evan Cheng3f7eb8e2008-09-18 07:24:33 +000046
Evan Chenga8e29892007-01-19 07:51:42 +000047 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
48 /// make the right decision when generating code for different targets.
49 const ARMSubtarget *Subtarget;
50
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000051public:
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000052 explicit ARMDAGToDAGISel(ARMBaseTargetMachine &tm)
Dan Gohman79ce2762009-01-15 19:20:50 +000053 : SelectionDAGISel(tm), TM(tm),
Evan Chenga8e29892007-01-19 07:51:42 +000054 Subtarget(&TM.getSubtarget<ARMSubtarget>()) {
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000055 }
56
Evan Chenga8e29892007-01-19 07:51:42 +000057 virtual const char *getPassName() const {
58 return "ARM Instruction Selection";
Anton Korobeynikov52237112009-06-17 18:13:58 +000059 }
60
61 /// getI32Imm - Return a target constant with the specified value, of type i32.
62 inline SDValue getI32Imm(unsigned Imm) {
Owen Anderson825b72b2009-08-11 20:47:22 +000063 return CurDAG->getTargetConstant(Imm, MVT::i32);
Anton Korobeynikov52237112009-06-17 18:13:58 +000064 }
65
Dan Gohman475871a2008-07-27 21:46:04 +000066 SDNode *Select(SDValue Op);
Dan Gohmanf350b272008-08-23 02:25:05 +000067 virtual void InstructionSelect();
Evan Cheng055b0312009-06-29 07:51:04 +000068 bool SelectShifterOperandReg(SDValue Op, SDValue N, SDValue &A,
69 SDValue &B, SDValue &C);
Dan Gohman475871a2008-07-27 21:46:04 +000070 bool SelectAddrMode2(SDValue Op, SDValue N, SDValue &Base,
71 SDValue &Offset, SDValue &Opc);
72 bool SelectAddrMode2Offset(SDValue Op, SDValue N,
73 SDValue &Offset, SDValue &Opc);
74 bool SelectAddrMode3(SDValue Op, SDValue N, SDValue &Base,
75 SDValue &Offset, SDValue &Opc);
76 bool SelectAddrMode3Offset(SDValue Op, SDValue N,
77 SDValue &Offset, SDValue &Opc);
Anton Korobeynikovbaf31082009-08-08 13:35:48 +000078 bool SelectAddrMode4(SDValue Op, SDValue N, SDValue &Addr,
79 SDValue &Mode);
Dan Gohman475871a2008-07-27 21:46:04 +000080 bool SelectAddrMode5(SDValue Op, SDValue N, SDValue &Base,
81 SDValue &Offset);
Bob Wilson8b024a52009-07-01 23:16:05 +000082 bool SelectAddrMode6(SDValue Op, SDValue N, SDValue &Addr, SDValue &Update,
83 SDValue &Opc);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000084
Dan Gohman475871a2008-07-27 21:46:04 +000085 bool SelectAddrModePC(SDValue Op, SDValue N, SDValue &Offset,
Bob Wilson8b024a52009-07-01 23:16:05 +000086 SDValue &Label);
Evan Chenga8e29892007-01-19 07:51:42 +000087
Dan Gohman475871a2008-07-27 21:46:04 +000088 bool SelectThumbAddrModeRR(SDValue Op, SDValue N, SDValue &Base,
89 SDValue &Offset);
90 bool SelectThumbAddrModeRI5(SDValue Op, SDValue N, unsigned Scale,
91 SDValue &Base, SDValue &OffImm,
92 SDValue &Offset);
93 bool SelectThumbAddrModeS1(SDValue Op, SDValue N, SDValue &Base,
94 SDValue &OffImm, SDValue &Offset);
95 bool SelectThumbAddrModeS2(SDValue Op, SDValue N, SDValue &Base,
96 SDValue &OffImm, SDValue &Offset);
97 bool SelectThumbAddrModeS4(SDValue Op, SDValue N, SDValue &Base,
98 SDValue &OffImm, SDValue &Offset);
99 bool SelectThumbAddrModeSP(SDValue Op, SDValue N, SDValue &Base,
100 SDValue &OffImm);
Evan Chenga8e29892007-01-19 07:51:42 +0000101
Evan Cheng9cb9e672009-06-27 02:26:13 +0000102 bool SelectT2ShifterOperandReg(SDValue Op, SDValue N,
103 SDValue &BaseReg, SDValue &Opc);
Evan Cheng055b0312009-06-29 07:51:04 +0000104 bool SelectT2AddrModeImm12(SDValue Op, SDValue N, SDValue &Base,
105 SDValue &OffImm);
106 bool SelectT2AddrModeImm8(SDValue Op, SDValue N, SDValue &Base,
107 SDValue &OffImm);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000108 bool SelectT2AddrModeImm8Offset(SDValue Op, SDValue N,
109 SDValue &OffImm);
David Goodwin6647cea2009-06-30 22:50:01 +0000110 bool SelectT2AddrModeImm8s4(SDValue Op, SDValue N, SDValue &Base,
111 SDValue &OffImm);
Evan Cheng055b0312009-06-29 07:51:04 +0000112 bool SelectT2AddrModeSoReg(SDValue Op, SDValue N, SDValue &Base,
113 SDValue &OffReg, SDValue &ShImm);
114
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000115 // Include the pieces autogenerated from the target description.
116#include "ARMGenDAGISel.inc"
Bob Wilson224c2442009-05-19 05:53:42 +0000117
118private:
Evan Chenge88d5ce2009-07-02 07:28:31 +0000119 /// SelectARMIndexedLoad - Indexed (pre/post inc/dec) load matching code for
120 /// ARM.
Evan Chengaf4550f2009-07-02 01:23:32 +0000121 SDNode *SelectARMIndexedLoad(SDValue Op);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000122 SDNode *SelectT2IndexedLoad(SDValue Op);
123
Evan Cheng86198642009-08-07 00:34:42 +0000124 /// SelectDYN_ALLOC - Select dynamic alloc for Thumb.
125 SDNode *SelectDYN_ALLOC(SDValue Op);
Evan Chengaf4550f2009-07-02 01:23:32 +0000126
127 /// SelectInlineAsmMemoryOperand - Implement addressing mode selection for
128 /// inline asm expressions.
129 virtual bool SelectInlineAsmMemoryOperand(const SDValue &Op,
130 char ConstraintCode,
131 std::vector<SDValue> &OutOps);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000132};
Evan Chenga8e29892007-01-19 07:51:42 +0000133}
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000134
Dan Gohmanf350b272008-08-23 02:25:05 +0000135void ARMDAGToDAGISel::InstructionSelect() {
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000136 DEBUG(BB->dump());
137
David Greene8ad4c002008-10-27 21:56:29 +0000138 SelectRoot(*CurDAG);
Dan Gohmanf350b272008-08-23 02:25:05 +0000139 CurDAG->RemoveDeadNodes();
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000140}
141
Evan Cheng055b0312009-06-29 07:51:04 +0000142bool ARMDAGToDAGISel::SelectShifterOperandReg(SDValue Op,
143 SDValue N,
144 SDValue &BaseReg,
145 SDValue &ShReg,
146 SDValue &Opc) {
147 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N);
148
149 // Don't match base register only case. That is matched to a separate
150 // lower complexity pattern with explicit register operand.
151 if (ShOpcVal == ARM_AM::no_shift) return false;
Jim Grosbach764ab522009-08-11 15:33:49 +0000152
Evan Cheng055b0312009-06-29 07:51:04 +0000153 BaseReg = N.getOperand(0);
154 unsigned ShImmVal = 0;
155 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000156 ShReg = CurDAG->getRegister(0, MVT::i32);
Evan Cheng055b0312009-06-29 07:51:04 +0000157 ShImmVal = RHS->getZExtValue() & 31;
158 } else {
159 ShReg = N.getOperand(1);
160 }
161 Opc = CurDAG->getTargetConstant(ARM_AM::getSORegOpc(ShOpcVal, ShImmVal),
Owen Anderson825b72b2009-08-11 20:47:22 +0000162 MVT::i32);
Evan Cheng055b0312009-06-29 07:51:04 +0000163 return true;
164}
165
Dan Gohman475871a2008-07-27 21:46:04 +0000166bool ARMDAGToDAGISel::SelectAddrMode2(SDValue Op, SDValue N,
167 SDValue &Base, SDValue &Offset,
168 SDValue &Opc) {
Evan Chenga13fd102007-03-13 21:05:54 +0000169 if (N.getOpcode() == ISD::MUL) {
170 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
171 // X * [3,5,9] -> X + X * [2,4,8] etc.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000172 int RHSC = (int)RHS->getZExtValue();
Evan Chenga13fd102007-03-13 21:05:54 +0000173 if (RHSC & 1) {
174 RHSC = RHSC & ~1;
175 ARM_AM::AddrOpc AddSub = ARM_AM::add;
176 if (RHSC < 0) {
177 AddSub = ARM_AM::sub;
178 RHSC = - RHSC;
179 }
180 if (isPowerOf2_32(RHSC)) {
181 unsigned ShAmt = Log2_32(RHSC);
182 Base = Offset = N.getOperand(0);
183 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt,
184 ARM_AM::lsl),
Owen Anderson825b72b2009-08-11 20:47:22 +0000185 MVT::i32);
Evan Chenga13fd102007-03-13 21:05:54 +0000186 return true;
187 }
188 }
189 }
190 }
191
Evan Chenga8e29892007-01-19 07:51:42 +0000192 if (N.getOpcode() != ISD::ADD && N.getOpcode() != ISD::SUB) {
193 Base = N;
194 if (N.getOpcode() == ISD::FrameIndex) {
195 int FI = cast<FrameIndexSDNode>(N)->getIndex();
196 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
197 } else if (N.getOpcode() == ARMISD::Wrapper) {
198 Base = N.getOperand(0);
199 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000200 Offset = CurDAG->getRegister(0, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000201 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(ARM_AM::add, 0,
202 ARM_AM::no_shift),
Owen Anderson825b72b2009-08-11 20:47:22 +0000203 MVT::i32);
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000204 return true;
205 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000206
Evan Chenga8e29892007-01-19 07:51:42 +0000207 // Match simple R +/- imm12 operands.
208 if (N.getOpcode() == ISD::ADD)
209 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000210 int RHSC = (int)RHS->getZExtValue();
Evan Chenge966d642007-01-24 02:45:25 +0000211 if ((RHSC >= 0 && RHSC < 0x1000) ||
212 (RHSC < 0 && RHSC > -0x1000)) { // 12 bits.
Evan Chenga8e29892007-01-19 07:51:42 +0000213 Base = N.getOperand(0);
Evan Chenge966d642007-01-24 02:45:25 +0000214 if (Base.getOpcode() == ISD::FrameIndex) {
215 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
216 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
217 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000218 Offset = CurDAG->getRegister(0, MVT::i32);
Evan Chenge966d642007-01-24 02:45:25 +0000219
220 ARM_AM::AddrOpc AddSub = ARM_AM::add;
221 if (RHSC < 0) {
222 AddSub = ARM_AM::sub;
223 RHSC = - RHSC;
224 }
225 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, RHSC,
Evan Chenga8e29892007-01-19 07:51:42 +0000226 ARM_AM::no_shift),
Owen Anderson825b72b2009-08-11 20:47:22 +0000227 MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000228 return true;
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000229 }
Evan Chenga8e29892007-01-19 07:51:42 +0000230 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000231
Evan Chenga8e29892007-01-19 07:51:42 +0000232 // Otherwise this is R +/- [possibly shifted] R
233 ARM_AM::AddrOpc AddSub = N.getOpcode() == ISD::ADD ? ARM_AM::add:ARM_AM::sub;
234 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N.getOperand(1));
235 unsigned ShAmt = 0;
Jim Grosbach764ab522009-08-11 15:33:49 +0000236
Evan Chenga8e29892007-01-19 07:51:42 +0000237 Base = N.getOperand(0);
238 Offset = N.getOperand(1);
Jim Grosbach764ab522009-08-11 15:33:49 +0000239
Evan Chenga8e29892007-01-19 07:51:42 +0000240 if (ShOpcVal != ARM_AM::no_shift) {
241 // Check to see if the RHS of the shift is a constant, if not, we can't fold
242 // it.
243 if (ConstantSDNode *Sh =
244 dyn_cast<ConstantSDNode>(N.getOperand(1).getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000245 ShAmt = Sh->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000246 Offset = N.getOperand(1).getOperand(0);
247 } else {
248 ShOpcVal = ARM_AM::no_shift;
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000249 }
250 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000251
Evan Chenga8e29892007-01-19 07:51:42 +0000252 // Try matching (R shl C) + (R).
253 if (N.getOpcode() == ISD::ADD && ShOpcVal == ARM_AM::no_shift) {
254 ShOpcVal = ARM_AM::getShiftOpcForNode(N.getOperand(0));
255 if (ShOpcVal != ARM_AM::no_shift) {
256 // Check to see if the RHS of the shift is a constant, if not, we can't
257 // fold it.
258 if (ConstantSDNode *Sh =
259 dyn_cast<ConstantSDNode>(N.getOperand(0).getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000260 ShAmt = Sh->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000261 Offset = N.getOperand(0).getOperand(0);
262 Base = N.getOperand(1);
263 } else {
264 ShOpcVal = ARM_AM::no_shift;
265 }
266 }
267 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000268
Evan Chenga8e29892007-01-19 07:51:42 +0000269 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt, ShOpcVal),
Owen Anderson825b72b2009-08-11 20:47:22 +0000270 MVT::i32);
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000271 return true;
272}
273
Dan Gohman475871a2008-07-27 21:46:04 +0000274bool ARMDAGToDAGISel::SelectAddrMode2Offset(SDValue Op, SDValue N,
275 SDValue &Offset, SDValue &Opc) {
Evan Chenga8e29892007-01-19 07:51:42 +0000276 unsigned Opcode = Op.getOpcode();
277 ISD::MemIndexedMode AM = (Opcode == ISD::LOAD)
278 ? cast<LoadSDNode>(Op)->getAddressingMode()
279 : cast<StoreSDNode>(Op)->getAddressingMode();
280 ARM_AM::AddrOpc AddSub = (AM == ISD::PRE_INC || AM == ISD::POST_INC)
281 ? ARM_AM::add : ARM_AM::sub;
282 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000283 int Val = (int)C->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000284 if (Val >= 0 && Val < 0x1000) { // 12 bits.
Owen Anderson825b72b2009-08-11 20:47:22 +0000285 Offset = CurDAG->getRegister(0, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000286 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, Val,
287 ARM_AM::no_shift),
Owen Anderson825b72b2009-08-11 20:47:22 +0000288 MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000289 return true;
290 }
291 }
292
293 Offset = N;
294 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N);
295 unsigned ShAmt = 0;
296 if (ShOpcVal != ARM_AM::no_shift) {
297 // Check to see if the RHS of the shift is a constant, if not, we can't fold
298 // it.
299 if (ConstantSDNode *Sh = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000300 ShAmt = Sh->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000301 Offset = N.getOperand(0);
302 } else {
303 ShOpcVal = ARM_AM::no_shift;
304 }
305 }
306
307 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt, ShOpcVal),
Owen Anderson825b72b2009-08-11 20:47:22 +0000308 MVT::i32);
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000309 return true;
310}
311
Evan Chenga8e29892007-01-19 07:51:42 +0000312
Dan Gohman475871a2008-07-27 21:46:04 +0000313bool ARMDAGToDAGISel::SelectAddrMode3(SDValue Op, SDValue N,
314 SDValue &Base, SDValue &Offset,
315 SDValue &Opc) {
Evan Chenga8e29892007-01-19 07:51:42 +0000316 if (N.getOpcode() == ISD::SUB) {
317 // X - C is canonicalize to X + -C, no need to handle it here.
318 Base = N.getOperand(0);
319 Offset = N.getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +0000320 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::sub, 0),MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000321 return true;
322 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000323
Evan Chenga8e29892007-01-19 07:51:42 +0000324 if (N.getOpcode() != ISD::ADD) {
325 Base = N;
326 if (N.getOpcode() == ISD::FrameIndex) {
327 int FI = cast<FrameIndexSDNode>(N)->getIndex();
328 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
329 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000330 Offset = CurDAG->getRegister(0, MVT::i32);
331 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::add, 0),MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000332 return true;
333 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000334
Evan Chenga8e29892007-01-19 07:51:42 +0000335 // If the RHS is +/- imm8, fold into addr mode.
336 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000337 int RHSC = (int)RHS->getZExtValue();
Evan Chenge966d642007-01-24 02:45:25 +0000338 if ((RHSC >= 0 && RHSC < 256) ||
339 (RHSC < 0 && RHSC > -256)) { // note -256 itself isn't allowed.
Evan Chenga8e29892007-01-19 07:51:42 +0000340 Base = N.getOperand(0);
Evan Chenge966d642007-01-24 02:45:25 +0000341 if (Base.getOpcode() == ISD::FrameIndex) {
342 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
343 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
344 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000345 Offset = CurDAG->getRegister(0, MVT::i32);
Evan Chenge966d642007-01-24 02:45:25 +0000346
347 ARM_AM::AddrOpc AddSub = ARM_AM::add;
348 if (RHSC < 0) {
349 AddSub = ARM_AM::sub;
350 RHSC = - RHSC;
351 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000352 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, RHSC),MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000353 return true;
354 }
355 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000356
Evan Chenga8e29892007-01-19 07:51:42 +0000357 Base = N.getOperand(0);
358 Offset = N.getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +0000359 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::add, 0), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000360 return true;
361}
362
Dan Gohman475871a2008-07-27 21:46:04 +0000363bool ARMDAGToDAGISel::SelectAddrMode3Offset(SDValue Op, SDValue N,
364 SDValue &Offset, SDValue &Opc) {
Evan Chenga8e29892007-01-19 07:51:42 +0000365 unsigned Opcode = Op.getOpcode();
366 ISD::MemIndexedMode AM = (Opcode == ISD::LOAD)
367 ? cast<LoadSDNode>(Op)->getAddressingMode()
368 : cast<StoreSDNode>(Op)->getAddressingMode();
369 ARM_AM::AddrOpc AddSub = (AM == ISD::PRE_INC || AM == ISD::POST_INC)
370 ? ARM_AM::add : ARM_AM::sub;
371 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000372 int Val = (int)C->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000373 if (Val >= 0 && Val < 256) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000374 Offset = CurDAG->getRegister(0, MVT::i32);
375 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, Val), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000376 return true;
377 }
378 }
379
380 Offset = N;
Owen Anderson825b72b2009-08-11 20:47:22 +0000381 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, 0), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000382 return true;
383}
384
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000385bool ARMDAGToDAGISel::SelectAddrMode4(SDValue Op, SDValue N,
386 SDValue &Addr, SDValue &Mode) {
387 Addr = N;
Owen Anderson825b72b2009-08-11 20:47:22 +0000388 Mode = CurDAG->getTargetConstant(0, MVT::i32);
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000389 return true;
390}
Evan Chenga8e29892007-01-19 07:51:42 +0000391
Dan Gohman475871a2008-07-27 21:46:04 +0000392bool ARMDAGToDAGISel::SelectAddrMode5(SDValue Op, SDValue N,
393 SDValue &Base, SDValue &Offset) {
Evan Chenga8e29892007-01-19 07:51:42 +0000394 if (N.getOpcode() != ISD::ADD) {
395 Base = N;
396 if (N.getOpcode() == ISD::FrameIndex) {
397 int FI = cast<FrameIndexSDNode>(N)->getIndex();
398 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
399 } else if (N.getOpcode() == ARMISD::Wrapper) {
400 Base = N.getOperand(0);
401 }
402 Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(ARM_AM::add, 0),
Owen Anderson825b72b2009-08-11 20:47:22 +0000403 MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000404 return true;
405 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000406
Evan Chenga8e29892007-01-19 07:51:42 +0000407 // If the RHS is +/- imm8, fold into addr mode.
408 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000409 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000410 if ((RHSC & 3) == 0) { // The constant is implicitly multiplied by 4.
411 RHSC >>= 2;
Evan Chenge966d642007-01-24 02:45:25 +0000412 if ((RHSC >= 0 && RHSC < 256) ||
413 (RHSC < 0 && RHSC > -256)) { // note -256 itself isn't allowed.
Evan Chenga8e29892007-01-19 07:51:42 +0000414 Base = N.getOperand(0);
Evan Chenge966d642007-01-24 02:45:25 +0000415 if (Base.getOpcode() == ISD::FrameIndex) {
416 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
417 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
418 }
419
420 ARM_AM::AddrOpc AddSub = ARM_AM::add;
421 if (RHSC < 0) {
422 AddSub = ARM_AM::sub;
423 RHSC = - RHSC;
424 }
425 Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(AddSub, RHSC),
Owen Anderson825b72b2009-08-11 20:47:22 +0000426 MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000427 return true;
428 }
429 }
430 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000431
Evan Chenga8e29892007-01-19 07:51:42 +0000432 Base = N;
433 Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(ARM_AM::add, 0),
Owen Anderson825b72b2009-08-11 20:47:22 +0000434 MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000435 return true;
436}
437
Bob Wilson8b024a52009-07-01 23:16:05 +0000438bool ARMDAGToDAGISel::SelectAddrMode6(SDValue Op, SDValue N,
439 SDValue &Addr, SDValue &Update,
440 SDValue &Opc) {
441 Addr = N;
442 // The optional writeback is handled in ARMLoadStoreOpt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000443 Update = CurDAG->getRegister(0, MVT::i32);
444 Opc = CurDAG->getTargetConstant(ARM_AM::getAM6Opc(false), MVT::i32);
Bob Wilson8b024a52009-07-01 23:16:05 +0000445 return true;
446}
447
Dan Gohman475871a2008-07-27 21:46:04 +0000448bool ARMDAGToDAGISel::SelectAddrModePC(SDValue Op, SDValue N,
Evan Chengbba9f5f2009-08-14 19:01:37 +0000449 SDValue &Offset, SDValue &Label) {
Evan Chenga8e29892007-01-19 07:51:42 +0000450 if (N.getOpcode() == ARMISD::PIC_ADD && N.hasOneUse()) {
451 Offset = N.getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +0000452 SDValue N1 = N.getOperand(1);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000453 Label = CurDAG->getTargetConstant(cast<ConstantSDNode>(N1)->getZExtValue(),
Owen Anderson825b72b2009-08-11 20:47:22 +0000454 MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000455 return true;
456 }
457 return false;
458}
459
Dan Gohman475871a2008-07-27 21:46:04 +0000460bool ARMDAGToDAGISel::SelectThumbAddrModeRR(SDValue Op, SDValue N,
461 SDValue &Base, SDValue &Offset){
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000462 // FIXME dl should come from the parent load or store, not the address
463 DebugLoc dl = Op.getDebugLoc();
Evan Chengc38f2bc2007-01-23 22:59:13 +0000464 if (N.getOpcode() != ISD::ADD) {
Evan Cheng2f297df2009-07-11 07:08:13 +0000465 ConstantSDNode *NC = dyn_cast<ConstantSDNode>(N);
466 if (!NC || NC->getZExtValue() != 0)
467 return false;
468
469 Base = Offset = N;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000470 return true;
471 }
472
Evan Chenga8e29892007-01-19 07:51:42 +0000473 Base = N.getOperand(0);
474 Offset = N.getOperand(1);
475 return true;
476}
477
Evan Cheng79d43262007-01-24 02:21:22 +0000478bool
Dan Gohman475871a2008-07-27 21:46:04 +0000479ARMDAGToDAGISel::SelectThumbAddrModeRI5(SDValue Op, SDValue N,
480 unsigned Scale, SDValue &Base,
481 SDValue &OffImm, SDValue &Offset) {
Evan Cheng79d43262007-01-24 02:21:22 +0000482 if (Scale == 4) {
Dan Gohman475871a2008-07-27 21:46:04 +0000483 SDValue TmpBase, TmpOffImm;
Evan Cheng79d43262007-01-24 02:21:22 +0000484 if (SelectThumbAddrModeSP(Op, N, TmpBase, TmpOffImm))
485 return false; // We want to select tLDRspi / tSTRspi instead.
Evan Cheng012f2d92007-01-24 08:53:17 +0000486 if (N.getOpcode() == ARMISD::Wrapper &&
487 N.getOperand(0).getOpcode() == ISD::TargetConstantPool)
488 return false; // We want to select tLDRpci instead.
Evan Cheng79d43262007-01-24 02:21:22 +0000489 }
490
Evan Chenga8e29892007-01-19 07:51:42 +0000491 if (N.getOpcode() != ISD::ADD) {
492 Base = (N.getOpcode() == ARMISD::Wrapper) ? N.getOperand(0) : N;
Owen Anderson825b72b2009-08-11 20:47:22 +0000493 Offset = CurDAG->getRegister(0, MVT::i32);
494 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000495 return true;
496 }
497
Evan Chengad0e4652007-02-06 00:22:06 +0000498 // Thumb does not have [sp, r] address mode.
499 RegisterSDNode *LHSR = dyn_cast<RegisterSDNode>(N.getOperand(0));
500 RegisterSDNode *RHSR = dyn_cast<RegisterSDNode>(N.getOperand(1));
501 if ((LHSR && LHSR->getReg() == ARM::SP) ||
502 (RHSR && RHSR->getReg() == ARM::SP)) {
503 Base = N;
Owen Anderson825b72b2009-08-11 20:47:22 +0000504 Offset = CurDAG->getRegister(0, MVT::i32);
505 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Chengad0e4652007-02-06 00:22:06 +0000506 return true;
507 }
508
Evan Chenga8e29892007-01-19 07:51:42 +0000509 // If the RHS is + imm5 * scale, fold into addr mode.
510 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000511 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000512 if ((RHSC & (Scale-1)) == 0) { // The constant is implicitly multiplied.
513 RHSC /= Scale;
514 if (RHSC >= 0 && RHSC < 32) {
515 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000516 Offset = CurDAG->getRegister(0, MVT::i32);
517 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000518 return true;
519 }
520 }
521 }
522
Evan Chengc38f2bc2007-01-23 22:59:13 +0000523 Base = N.getOperand(0);
524 Offset = N.getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +0000525 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Chengc38f2bc2007-01-23 22:59:13 +0000526 return true;
Evan Chenga8e29892007-01-19 07:51:42 +0000527}
528
Dan Gohman475871a2008-07-27 21:46:04 +0000529bool ARMDAGToDAGISel::SelectThumbAddrModeS1(SDValue Op, SDValue N,
530 SDValue &Base, SDValue &OffImm,
531 SDValue &Offset) {
Evan Chengcea117d2007-01-30 02:35:32 +0000532 return SelectThumbAddrModeRI5(Op, N, 1, Base, OffImm, Offset);
Evan Chenga8e29892007-01-19 07:51:42 +0000533}
534
Dan Gohman475871a2008-07-27 21:46:04 +0000535bool ARMDAGToDAGISel::SelectThumbAddrModeS2(SDValue Op, SDValue N,
536 SDValue &Base, SDValue &OffImm,
537 SDValue &Offset) {
Evan Chengcea117d2007-01-30 02:35:32 +0000538 return SelectThumbAddrModeRI5(Op, N, 2, Base, OffImm, Offset);
Evan Chenga8e29892007-01-19 07:51:42 +0000539}
540
Dan Gohman475871a2008-07-27 21:46:04 +0000541bool ARMDAGToDAGISel::SelectThumbAddrModeS4(SDValue Op, SDValue N,
542 SDValue &Base, SDValue &OffImm,
543 SDValue &Offset) {
Evan Chengcea117d2007-01-30 02:35:32 +0000544 return SelectThumbAddrModeRI5(Op, N, 4, Base, OffImm, Offset);
Evan Chenga8e29892007-01-19 07:51:42 +0000545}
546
Dan Gohman475871a2008-07-27 21:46:04 +0000547bool ARMDAGToDAGISel::SelectThumbAddrModeSP(SDValue Op, SDValue N,
548 SDValue &Base, SDValue &OffImm) {
Evan Chenga8e29892007-01-19 07:51:42 +0000549 if (N.getOpcode() == ISD::FrameIndex) {
550 int FI = cast<FrameIndexSDNode>(N)->getIndex();
551 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +0000552 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000553 return true;
554 }
Evan Cheng79d43262007-01-24 02:21:22 +0000555
Evan Chengad0e4652007-02-06 00:22:06 +0000556 if (N.getOpcode() != ISD::ADD)
557 return false;
558
559 RegisterSDNode *LHSR = dyn_cast<RegisterSDNode>(N.getOperand(0));
Evan Cheng8c1a73a2007-02-06 09:11:20 +0000560 if (N.getOperand(0).getOpcode() == ISD::FrameIndex ||
561 (LHSR && LHSR->getReg() == ARM::SP)) {
Evan Cheng79d43262007-01-24 02:21:22 +0000562 // If the RHS is + imm8 * scale, fold into addr mode.
563 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000564 int RHSC = (int)RHS->getZExtValue();
Evan Cheng79d43262007-01-24 02:21:22 +0000565 if ((RHSC & 3) == 0) { // The constant is implicitly multiplied.
566 RHSC >>= 2;
567 if (RHSC >= 0 && RHSC < 256) {
Evan Chengad0e4652007-02-06 00:22:06 +0000568 Base = N.getOperand(0);
Evan Cheng8c1a73a2007-02-06 09:11:20 +0000569 if (Base.getOpcode() == ISD::FrameIndex) {
570 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
571 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
572 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000573 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
Evan Cheng79d43262007-01-24 02:21:22 +0000574 return true;
575 }
576 }
577 }
578 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000579
Evan Chenga8e29892007-01-19 07:51:42 +0000580 return false;
581}
582
Evan Cheng9cb9e672009-06-27 02:26:13 +0000583bool ARMDAGToDAGISel::SelectT2ShifterOperandReg(SDValue Op, SDValue N,
584 SDValue &BaseReg,
585 SDValue &Opc) {
586 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N);
587
588 // Don't match base register only case. That is matched to a separate
589 // lower complexity pattern with explicit register operand.
590 if (ShOpcVal == ARM_AM::no_shift) return false;
591
592 BaseReg = N.getOperand(0);
593 unsigned ShImmVal = 0;
594 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
595 ShImmVal = RHS->getZExtValue() & 31;
596 Opc = getI32Imm(ARM_AM::getSORegOpc(ShOpcVal, ShImmVal));
597 return true;
598 }
599
600 return false;
601}
602
Evan Cheng055b0312009-06-29 07:51:04 +0000603bool ARMDAGToDAGISel::SelectT2AddrModeImm12(SDValue Op, SDValue N,
604 SDValue &Base, SDValue &OffImm) {
605 // Match simple R + imm12 operands.
David Goodwin31e7eba2009-07-20 15:55:39 +0000606
Evan Cheng3a214252009-08-11 08:52:18 +0000607 // Base only.
608 if (N.getOpcode() != ISD::ADD && N.getOpcode() != ISD::SUB) {
David Goodwin31e7eba2009-07-20 15:55:39 +0000609 if (N.getOpcode() == ISD::FrameIndex) {
Evan Cheng3a214252009-08-11 08:52:18 +0000610 // Match frame index...
David Goodwin31e7eba2009-07-20 15:55:39 +0000611 int FI = cast<FrameIndexSDNode>(N)->getIndex();
612 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +0000613 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
David Goodwin31e7eba2009-07-20 15:55:39 +0000614 return true;
Evan Cheng3a214252009-08-11 08:52:18 +0000615 } else if (N.getOpcode() == ARMISD::Wrapper) {
616 Base = N.getOperand(0);
617 if (Base.getOpcode() == ISD::TargetConstantPool)
618 return false; // We want to select t2LDRpci instead.
619 } else
620 Base = N;
Owen Anderson825b72b2009-08-11 20:47:22 +0000621 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Cheng3a214252009-08-11 08:52:18 +0000622 return true;
David Goodwin31e7eba2009-07-20 15:55:39 +0000623 }
Evan Cheng055b0312009-06-29 07:51:04 +0000624
625 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Evan Cheng3a214252009-08-11 08:52:18 +0000626 if (SelectT2AddrModeImm8(Op, N, Base, OffImm))
627 // Let t2LDRi8 handle (R - imm8).
628 return false;
629
Evan Cheng055b0312009-06-29 07:51:04 +0000630 int RHSC = (int)RHS->getZExtValue();
David Goodwind8c95b52009-07-30 18:56:48 +0000631 if (N.getOpcode() == ISD::SUB)
632 RHSC = -RHSC;
633
634 if (RHSC >= 0 && RHSC < 0x1000) { // 12 bits (unsigned)
Evan Cheng055b0312009-06-29 07:51:04 +0000635 Base = N.getOperand(0);
David Goodwind8c95b52009-07-30 18:56:48 +0000636 if (Base.getOpcode() == ISD::FrameIndex) {
637 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
638 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
639 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000640 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
Evan Cheng055b0312009-06-29 07:51:04 +0000641 return true;
642 }
643 }
644
Evan Cheng3a214252009-08-11 08:52:18 +0000645 // Base only.
646 Base = N;
Owen Anderson825b72b2009-08-11 20:47:22 +0000647 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Cheng3a214252009-08-11 08:52:18 +0000648 return true;
Evan Cheng055b0312009-06-29 07:51:04 +0000649}
650
651bool ARMDAGToDAGISel::SelectT2AddrModeImm8(SDValue Op, SDValue N,
652 SDValue &Base, SDValue &OffImm) {
David Goodwind8c95b52009-07-30 18:56:48 +0000653 // Match simple R - imm8 operands.
Evan Cheng3a214252009-08-11 08:52:18 +0000654 if (N.getOpcode() == ISD::ADD || N.getOpcode() == ISD::SUB) {
David Goodwin07337c02009-07-30 22:45:52 +0000655 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
656 int RHSC = (int)RHS->getSExtValue();
657 if (N.getOpcode() == ISD::SUB)
658 RHSC = -RHSC;
Jim Grosbach764ab522009-08-11 15:33:49 +0000659
Evan Cheng3a214252009-08-11 08:52:18 +0000660 if ((RHSC >= -255) && (RHSC < 0)) { // 8 bits (always negative)
661 Base = N.getOperand(0);
David Goodwin07337c02009-07-30 22:45:52 +0000662 if (Base.getOpcode() == ISD::FrameIndex) {
663 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
664 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
665 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000666 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
David Goodwin07337c02009-07-30 22:45:52 +0000667 return true;
Evan Cheng055b0312009-06-29 07:51:04 +0000668 }
Evan Cheng055b0312009-06-29 07:51:04 +0000669 }
670 }
671
672 return false;
673}
674
Evan Chenge88d5ce2009-07-02 07:28:31 +0000675bool ARMDAGToDAGISel::SelectT2AddrModeImm8Offset(SDValue Op, SDValue N,
676 SDValue &OffImm){
677 unsigned Opcode = Op.getOpcode();
678 ISD::MemIndexedMode AM = (Opcode == ISD::LOAD)
679 ? cast<LoadSDNode>(Op)->getAddressingMode()
680 : cast<StoreSDNode>(Op)->getAddressingMode();
681 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N)) {
682 int RHSC = (int)RHS->getZExtValue();
683 if (RHSC >= 0 && RHSC < 0x100) { // 8 bits.
David Goodwin4cb73522009-07-14 21:29:29 +0000684 OffImm = ((AM == ISD::PRE_INC) || (AM == ISD::POST_INC))
Owen Anderson825b72b2009-08-11 20:47:22 +0000685 ? CurDAG->getTargetConstant(RHSC, MVT::i32)
686 : CurDAG->getTargetConstant(-RHSC, MVT::i32);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000687 return true;
688 }
689 }
690
691 return false;
692}
693
David Goodwin6647cea2009-06-30 22:50:01 +0000694bool ARMDAGToDAGISel::SelectT2AddrModeImm8s4(SDValue Op, SDValue N,
695 SDValue &Base, SDValue &OffImm) {
696 if (N.getOpcode() == ISD::ADD) {
697 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
698 int RHSC = (int)RHS->getZExtValue();
Evan Cheng5c874172009-07-09 22:21:59 +0000699 if (((RHSC & 0x3) == 0) &&
700 ((RHSC >= 0 && RHSC < 0x400) || (RHSC < 0 && RHSC > -0x400))) { // 8 bits.
David Goodwin6647cea2009-06-30 22:50:01 +0000701 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000702 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
David Goodwin6647cea2009-06-30 22:50:01 +0000703 return true;
704 }
705 }
706 } else if (N.getOpcode() == ISD::SUB) {
707 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
708 int RHSC = (int)RHS->getZExtValue();
709 if (((RHSC & 0x3) == 0) && (RHSC >= 0 && RHSC < 0x400)) { // 8 bits.
710 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000711 OffImm = CurDAG->getTargetConstant(-RHSC, MVT::i32);
David Goodwin6647cea2009-06-30 22:50:01 +0000712 return true;
713 }
714 }
715 }
716
717 return false;
718}
719
Evan Cheng055b0312009-06-29 07:51:04 +0000720bool ARMDAGToDAGISel::SelectT2AddrModeSoReg(SDValue Op, SDValue N,
721 SDValue &Base,
722 SDValue &OffReg, SDValue &ShImm) {
Evan Cheng3a214252009-08-11 08:52:18 +0000723 // (R - imm8) should be handled by t2LDRi8. The rest are handled by t2LDRi12.
724 if (N.getOpcode() != ISD::ADD)
725 return false;
Evan Cheng055b0312009-06-29 07:51:04 +0000726
Evan Cheng3a214252009-08-11 08:52:18 +0000727 // Leave (R + imm12) for t2LDRi12, (R - imm8) for t2LDRi8.
728 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
729 int RHSC = (int)RHS->getZExtValue();
730 if (RHSC >= 0 && RHSC < 0x1000) // 12 bits (unsigned)
731 return false;
732 else if (RHSC < 0 && RHSC >= -255) // 8 bits
David Goodwind8c95b52009-07-30 18:56:48 +0000733 return false;
734 }
735
Evan Cheng055b0312009-06-29 07:51:04 +0000736 // Look for (R + R) or (R + (R << [1,2,3])).
737 unsigned ShAmt = 0;
738 Base = N.getOperand(0);
739 OffReg = N.getOperand(1);
740
741 // Swap if it is ((R << c) + R).
742 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(OffReg);
743 if (ShOpcVal != ARM_AM::lsl) {
744 ShOpcVal = ARM_AM::getShiftOpcForNode(Base);
745 if (ShOpcVal == ARM_AM::lsl)
746 std::swap(Base, OffReg);
Jim Grosbach764ab522009-08-11 15:33:49 +0000747 }
748
Evan Cheng055b0312009-06-29 07:51:04 +0000749 if (ShOpcVal == ARM_AM::lsl) {
750 // Check to see if the RHS of the shift is a constant, if not, we can't fold
751 // it.
752 if (ConstantSDNode *Sh = dyn_cast<ConstantSDNode>(OffReg.getOperand(1))) {
753 ShAmt = Sh->getZExtValue();
754 if (ShAmt >= 4) {
755 ShAmt = 0;
756 ShOpcVal = ARM_AM::no_shift;
757 } else
758 OffReg = OffReg.getOperand(0);
759 } else {
760 ShOpcVal = ARM_AM::no_shift;
761 }
David Goodwin7ecc8502009-07-15 15:50:19 +0000762 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000763
Owen Anderson825b72b2009-08-11 20:47:22 +0000764 ShImm = CurDAG->getTargetConstant(ShAmt, MVT::i32);
Evan Cheng055b0312009-06-29 07:51:04 +0000765
766 return true;
767}
768
769//===--------------------------------------------------------------------===//
770
Evan Chengee568cf2007-07-05 07:15:27 +0000771/// getAL - Returns a ARMCC::AL immediate node.
Dan Gohman475871a2008-07-27 21:46:04 +0000772static inline SDValue getAL(SelectionDAG *CurDAG) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000773 return CurDAG->getTargetConstant((uint64_t)ARMCC::AL, MVT::i32);
Evan Cheng44bec522007-05-15 01:29:07 +0000774}
775
Evan Chengaf4550f2009-07-02 01:23:32 +0000776SDNode *ARMDAGToDAGISel::SelectARMIndexedLoad(SDValue Op) {
777 LoadSDNode *LD = cast<LoadSDNode>(Op);
778 ISD::MemIndexedMode AM = LD->getAddressingMode();
779 if (AM == ISD::UNINDEXED)
780 return NULL;
781
Owen Andersone50ed302009-08-10 22:56:29 +0000782 EVT LoadedVT = LD->getMemoryVT();
Evan Chengaf4550f2009-07-02 01:23:32 +0000783 SDValue Offset, AMOpc;
784 bool isPre = (AM == ISD::PRE_INC) || (AM == ISD::PRE_DEC);
785 unsigned Opcode = 0;
786 bool Match = false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000787 if (LoadedVT == MVT::i32 &&
Evan Chengaf4550f2009-07-02 01:23:32 +0000788 SelectAddrMode2Offset(Op, LD->getOffset(), Offset, AMOpc)) {
789 Opcode = isPre ? ARM::LDR_PRE : ARM::LDR_POST;
790 Match = true;
Owen Anderson825b72b2009-08-11 20:47:22 +0000791 } else if (LoadedVT == MVT::i16 &&
Evan Chengaf4550f2009-07-02 01:23:32 +0000792 SelectAddrMode3Offset(Op, LD->getOffset(), Offset, AMOpc)) {
793 Match = true;
794 Opcode = (LD->getExtensionType() == ISD::SEXTLOAD)
795 ? (isPre ? ARM::LDRSH_PRE : ARM::LDRSH_POST)
796 : (isPre ? ARM::LDRH_PRE : ARM::LDRH_POST);
Owen Anderson825b72b2009-08-11 20:47:22 +0000797 } else if (LoadedVT == MVT::i8 || LoadedVT == MVT::i1) {
Evan Chengaf4550f2009-07-02 01:23:32 +0000798 if (LD->getExtensionType() == ISD::SEXTLOAD) {
799 if (SelectAddrMode3Offset(Op, LD->getOffset(), Offset, AMOpc)) {
800 Match = true;
801 Opcode = isPre ? ARM::LDRSB_PRE : ARM::LDRSB_POST;
802 }
803 } else {
804 if (SelectAddrMode2Offset(Op, LD->getOffset(), Offset, AMOpc)) {
805 Match = true;
806 Opcode = isPre ? ARM::LDRB_PRE : ARM::LDRB_POST;
807 }
808 }
809 }
810
811 if (Match) {
812 SDValue Chain = LD->getChain();
813 SDValue Base = LD->getBasePtr();
814 SDValue Ops[]= { Base, Offset, AMOpc, getAL(CurDAG),
Owen Anderson825b72b2009-08-11 20:47:22 +0000815 CurDAG->getRegister(0, MVT::i32), Chain };
816 return CurDAG->getTargetNode(Opcode, Op.getDebugLoc(), MVT::i32, MVT::i32,
817 MVT::Other, Ops, 6);
Evan Chengaf4550f2009-07-02 01:23:32 +0000818 }
819
820 return NULL;
821}
822
Evan Chenge88d5ce2009-07-02 07:28:31 +0000823SDNode *ARMDAGToDAGISel::SelectT2IndexedLoad(SDValue Op) {
824 LoadSDNode *LD = cast<LoadSDNode>(Op);
825 ISD::MemIndexedMode AM = LD->getAddressingMode();
826 if (AM == ISD::UNINDEXED)
827 return NULL;
828
Owen Andersone50ed302009-08-10 22:56:29 +0000829 EVT LoadedVT = LD->getMemoryVT();
Evan Cheng4fbb9962009-07-02 23:16:11 +0000830 bool isSExtLd = LD->getExtensionType() == ISD::SEXTLOAD;
Evan Chenge88d5ce2009-07-02 07:28:31 +0000831 SDValue Offset;
832 bool isPre = (AM == ISD::PRE_INC) || (AM == ISD::PRE_DEC);
833 unsigned Opcode = 0;
834 bool Match = false;
835 if (SelectT2AddrModeImm8Offset(Op, LD->getOffset(), Offset)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000836 switch (LoadedVT.getSimpleVT().SimpleTy) {
837 case MVT::i32:
Evan Chenge88d5ce2009-07-02 07:28:31 +0000838 Opcode = isPre ? ARM::t2LDR_PRE : ARM::t2LDR_POST;
839 break;
Owen Anderson825b72b2009-08-11 20:47:22 +0000840 case MVT::i16:
Evan Cheng4fbb9962009-07-02 23:16:11 +0000841 if (isSExtLd)
842 Opcode = isPre ? ARM::t2LDRSH_PRE : ARM::t2LDRSH_POST;
843 else
844 Opcode = isPre ? ARM::t2LDRH_PRE : ARM::t2LDRH_POST;
Evan Chenge88d5ce2009-07-02 07:28:31 +0000845 break;
Owen Anderson825b72b2009-08-11 20:47:22 +0000846 case MVT::i8:
847 case MVT::i1:
Evan Cheng4fbb9962009-07-02 23:16:11 +0000848 if (isSExtLd)
849 Opcode = isPre ? ARM::t2LDRSB_PRE : ARM::t2LDRSB_POST;
850 else
851 Opcode = isPre ? ARM::t2LDRB_PRE : ARM::t2LDRB_POST;
Evan Chenge88d5ce2009-07-02 07:28:31 +0000852 break;
853 default:
854 return NULL;
855 }
856 Match = true;
857 }
858
859 if (Match) {
860 SDValue Chain = LD->getChain();
861 SDValue Base = LD->getBasePtr();
862 SDValue Ops[]= { Base, Offset, getAL(CurDAG),
Owen Anderson825b72b2009-08-11 20:47:22 +0000863 CurDAG->getRegister(0, MVT::i32), Chain };
864 return CurDAG->getTargetNode(Opcode, Op.getDebugLoc(), MVT::i32, MVT::i32,
865 MVT::Other, Ops, 5);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000866 }
867
868 return NULL;
869}
870
Evan Cheng86198642009-08-07 00:34:42 +0000871SDNode *ARMDAGToDAGISel::SelectDYN_ALLOC(SDValue Op) {
872 SDNode *N = Op.getNode();
873 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +0000874 EVT VT = Op.getValueType();
Evan Cheng86198642009-08-07 00:34:42 +0000875 SDValue Chain = Op.getOperand(0);
876 SDValue Size = Op.getOperand(1);
877 SDValue Align = Op.getOperand(2);
Owen Anderson825b72b2009-08-11 20:47:22 +0000878 SDValue SP = CurDAG->getRegister(ARM::SP, MVT::i32);
Evan Cheng86198642009-08-07 00:34:42 +0000879 int32_t AlignVal = cast<ConstantSDNode>(Align)->getSExtValue();
880 if (AlignVal < 0)
881 // We need to align the stack. Use Thumb1 tAND which is the only thumb
882 // instruction that can read and write SP. This matches to a pseudo
883 // instruction that has a chain to ensure the result is written back to
884 // the stack pointer.
885 SP = SDValue(CurDAG->getTargetNode(ARM::tANDsp, dl, VT, SP, Align), 0);
886
887 bool isC = isa<ConstantSDNode>(Size);
888 uint32_t C = isC ? cast<ConstantSDNode>(Size)->getZExtValue() : ~0UL;
889 // Handle the most common case for both Thumb1 and Thumb2:
890 // tSUBspi - immediate is between 0 ... 508 inclusive.
891 if (C <= 508 && ((C & 3) == 0))
892 // FIXME: tSUBspi encode scale 4 implicitly.
Owen Anderson825b72b2009-08-11 20:47:22 +0000893 return CurDAG->SelectNodeTo(N, ARM::tSUBspi_, VT, MVT::Other, SP,
894 CurDAG->getTargetConstant(C/4, MVT::i32),
Evan Cheng86198642009-08-07 00:34:42 +0000895 Chain);
896
897 if (Subtarget->isThumb1Only()) {
Evan Chengb89030a2009-08-11 23:00:31 +0000898 // Use tADDspr since Thumb1 does not have a sub r, sp, r. ARMISelLowering
Evan Cheng86198642009-08-07 00:34:42 +0000899 // should have negated the size operand already. FIXME: We can't insert
900 // new target independent node at this stage so we are forced to negate
Jim Grosbach764ab522009-08-11 15:33:49 +0000901 // it earlier. Is there a better solution?
Owen Anderson825b72b2009-08-11 20:47:22 +0000902 return CurDAG->SelectNodeTo(N, ARM::tADDspr_, VT, MVT::Other, SP, Size,
Evan Cheng86198642009-08-07 00:34:42 +0000903 Chain);
904 } else if (Subtarget->isThumb2()) {
905 if (isC && Predicate_t2_so_imm(Size.getNode())) {
906 // t2SUBrSPi
Owen Anderson825b72b2009-08-11 20:47:22 +0000907 SDValue Ops[] = { SP, CurDAG->getTargetConstant(C, MVT::i32), Chain };
908 return CurDAG->SelectNodeTo(N, ARM::t2SUBrSPi_, VT, MVT::Other, Ops, 3);
Evan Cheng86198642009-08-07 00:34:42 +0000909 } else if (isC && Predicate_imm0_4095(Size.getNode())) {
910 // t2SUBrSPi12
Owen Anderson825b72b2009-08-11 20:47:22 +0000911 SDValue Ops[] = { SP, CurDAG->getTargetConstant(C, MVT::i32), Chain };
912 return CurDAG->SelectNodeTo(N, ARM::t2SUBrSPi12_, VT, MVT::Other, Ops, 3);
Evan Cheng86198642009-08-07 00:34:42 +0000913 } else {
914 // t2SUBrSPs
915 SDValue Ops[] = { SP, Size,
916 getI32Imm(ARM_AM::getSORegOpc(ARM_AM::lsl,0)), Chain };
Owen Anderson825b72b2009-08-11 20:47:22 +0000917 return CurDAG->SelectNodeTo(N, ARM::t2SUBrSPs_, VT, MVT::Other, Ops, 4);
Evan Cheng86198642009-08-07 00:34:42 +0000918 }
919 }
920
921 // FIXME: Add ADD / SUB sp instructions for ARM.
922 return 0;
923}
Evan Chenga8e29892007-01-19 07:51:42 +0000924
Dan Gohman475871a2008-07-27 21:46:04 +0000925SDNode *ARMDAGToDAGISel::Select(SDValue Op) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000926 SDNode *N = Op.getNode();
Dale Johannesened2eee62009-02-06 01:31:28 +0000927 DebugLoc dl = N->getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +0000928
Dan Gohmane8be6c62008-07-17 19:10:17 +0000929 if (N->isMachineOpcode())
Evan Chenga8e29892007-01-19 07:51:42 +0000930 return NULL; // Already selected.
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000931
932 switch (N->getOpcode()) {
Evan Chenga8e29892007-01-19 07:51:42 +0000933 default: break;
934 case ISD::Constant: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000935 unsigned Val = cast<ConstantSDNode>(N)->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000936 bool UseCP = true;
Bob Wilsone64e3cf2009-06-22 17:29:13 +0000937 if (Subtarget->isThumb()) {
938 if (Subtarget->hasThumb2())
939 // Thumb2 has the MOVT instruction, so all immediates can
940 // be done with MOV + MOVT, at worst.
941 UseCP = 0;
942 else
943 UseCP = (Val > 255 && // MOV
944 ~Val > 255 && // MOV + MVN
945 !ARM_AM::isThumbImmShiftedVal(Val)); // MOV + LSL
946 } else
Evan Chenga8e29892007-01-19 07:51:42 +0000947 UseCP = (ARM_AM::getSOImmVal(Val) == -1 && // MOV
948 ARM_AM::getSOImmVal(~Val) == -1 && // MVN
949 !ARM_AM::isSOImmTwoPartVal(Val)); // two instrs.
950 if (UseCP) {
Dan Gohman475871a2008-07-27 21:46:04 +0000951 SDValue CPIdx =
Owen Anderson1d0be152009-08-13 21:58:54 +0000952 CurDAG->getTargetConstantPool(ConstantInt::get(
953 Type::getInt32Ty(*CurDAG->getContext()), Val),
Evan Chenga8e29892007-01-19 07:51:42 +0000954 TLI.getPointerTy());
Evan Cheng012f2d92007-01-24 08:53:17 +0000955
956 SDNode *ResNode;
Evan Cheng446c4282009-07-11 06:43:01 +0000957 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000958 SDValue Pred = CurDAG->getTargetConstant(0xEULL, MVT::i32);
959 SDValue PredReg = CurDAG->getRegister(0, MVT::i32);
Evan Cheng446c4282009-07-11 06:43:01 +0000960 SDValue Ops[] = { CPIdx, Pred, PredReg, CurDAG->getEntryNode() };
Owen Anderson825b72b2009-08-11 20:47:22 +0000961 ResNode = CurDAG->getTargetNode(ARM::tLDRcp, dl, MVT::i32, MVT::Other,
Evan Cheng446c4282009-07-11 06:43:01 +0000962 Ops, 4);
963 } else {
Dan Gohman475871a2008-07-27 21:46:04 +0000964 SDValue Ops[] = {
Jim Grosbach764ab522009-08-11 15:33:49 +0000965 CPIdx,
Owen Anderson825b72b2009-08-11 20:47:22 +0000966 CurDAG->getRegister(0, MVT::i32),
967 CurDAG->getTargetConstant(0, MVT::i32),
Evan Chengee568cf2007-07-05 07:15:27 +0000968 getAL(CurDAG),
Owen Anderson825b72b2009-08-11 20:47:22 +0000969 CurDAG->getRegister(0, MVT::i32),
Evan Cheng012f2d92007-01-24 08:53:17 +0000970 CurDAG->getEntryNode()
971 };
Owen Anderson825b72b2009-08-11 20:47:22 +0000972 ResNode=CurDAG->getTargetNode(ARM::LDRcp, dl, MVT::i32, MVT::Other,
Dale Johannesened2eee62009-02-06 01:31:28 +0000973 Ops, 6);
Evan Cheng012f2d92007-01-24 08:53:17 +0000974 }
Dan Gohman475871a2008-07-27 21:46:04 +0000975 ReplaceUses(Op, SDValue(ResNode, 0));
Evan Chenga8e29892007-01-19 07:51:42 +0000976 return NULL;
977 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000978
Evan Chenga8e29892007-01-19 07:51:42 +0000979 // Other cases are autogenerated.
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000980 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000981 }
Rafael Espindolaf819a492006-11-09 13:58:55 +0000982 case ISD::FrameIndex: {
Evan Chenga8e29892007-01-19 07:51:42 +0000983 // Selects to ADDri FI, 0 which in turn will become ADDri SP, imm.
Rafael Espindolaf819a492006-11-09 13:58:55 +0000984 int FI = cast<FrameIndexSDNode>(N)->getIndex();
Dan Gohman475871a2008-07-27 21:46:04 +0000985 SDValue TFI = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
David Goodwinf1daf7d2009-07-08 23:10:31 +0000986 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000987 return CurDAG->SelectNodeTo(N, ARM::tADDrSPi, MVT::i32, TFI,
988 CurDAG->getTargetConstant(0, MVT::i32));
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000989 } else {
David Goodwin419c6152009-07-14 18:48:51 +0000990 unsigned Opc = ((Subtarget->isThumb() && Subtarget->hasThumb2()) ?
991 ARM::t2ADDri : ARM::ADDri);
Owen Anderson825b72b2009-08-11 20:47:22 +0000992 SDValue Ops[] = { TFI, CurDAG->getTargetConstant(0, MVT::i32),
993 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
994 CurDAG->getRegister(0, MVT::i32) };
995 return CurDAG->SelectNodeTo(N, Opc, MVT::i32, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +0000996 }
Evan Chenga8e29892007-01-19 07:51:42 +0000997 }
Evan Cheng86198642009-08-07 00:34:42 +0000998 case ARMISD::DYN_ALLOC:
999 return SelectDYN_ALLOC(Op);
Evan Chenga8e29892007-01-19 07:51:42 +00001000 case ISD::MUL:
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001001 if (Subtarget->isThumb1Only())
Evan Cheng79d43262007-01-24 02:21:22 +00001002 break;
Evan Chenga8e29892007-01-19 07:51:42 +00001003 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001004 unsigned RHSV = C->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00001005 if (!RHSV) break;
1006 if (isPowerOf2_32(RHSV-1)) { // 2^n+1?
Evan Chengaf9e7a72009-07-21 00:31:12 +00001007 unsigned ShImm = Log2_32(RHSV-1);
1008 if (ShImm >= 32)
1009 break;
Dan Gohman475871a2008-07-27 21:46:04 +00001010 SDValue V = Op.getOperand(0);
Evan Chengaf9e7a72009-07-21 00:31:12 +00001011 ShImm = ARM_AM::getSORegOpc(ARM_AM::lsl, ShImm);
Owen Anderson825b72b2009-08-11 20:47:22 +00001012 SDValue ShImmOp = CurDAG->getTargetConstant(ShImm, MVT::i32);
1013 SDValue Reg0 = CurDAG->getRegister(0, MVT::i32);
Evan Cheng78dd9db2009-07-22 18:08:05 +00001014 if (Subtarget->isThumb()) {
Evan Chengaf9e7a72009-07-21 00:31:12 +00001015 SDValue Ops[] = { V, V, ShImmOp, getAL(CurDAG), Reg0, Reg0 };
Owen Anderson825b72b2009-08-11 20:47:22 +00001016 return CurDAG->SelectNodeTo(N, ARM::t2ADDrs, MVT::i32, Ops, 6);
Evan Chengaf9e7a72009-07-21 00:31:12 +00001017 } else {
1018 SDValue Ops[] = { V, V, Reg0, ShImmOp, getAL(CurDAG), Reg0, Reg0 };
Owen Anderson825b72b2009-08-11 20:47:22 +00001019 return CurDAG->SelectNodeTo(N, ARM::ADDrs, MVT::i32, Ops, 7);
Evan Chengaf9e7a72009-07-21 00:31:12 +00001020 }
Evan Chenga8e29892007-01-19 07:51:42 +00001021 }
1022 if (isPowerOf2_32(RHSV+1)) { // 2^n-1?
Evan Chengaf9e7a72009-07-21 00:31:12 +00001023 unsigned ShImm = Log2_32(RHSV+1);
1024 if (ShImm >= 32)
1025 break;
Dan Gohman475871a2008-07-27 21:46:04 +00001026 SDValue V = Op.getOperand(0);
Evan Chengaf9e7a72009-07-21 00:31:12 +00001027 ShImm = ARM_AM::getSORegOpc(ARM_AM::lsl, ShImm);
Owen Anderson825b72b2009-08-11 20:47:22 +00001028 SDValue ShImmOp = CurDAG->getTargetConstant(ShImm, MVT::i32);
1029 SDValue Reg0 = CurDAG->getRegister(0, MVT::i32);
Evan Cheng78dd9db2009-07-22 18:08:05 +00001030 if (Subtarget->isThumb()) {
Evan Chengaf9e7a72009-07-21 00:31:12 +00001031 SDValue Ops[] = { V, V, ShImmOp, getAL(CurDAG), Reg0 };
Owen Anderson825b72b2009-08-11 20:47:22 +00001032 return CurDAG->SelectNodeTo(N, ARM::t2RSBrs, MVT::i32, Ops, 5);
Evan Chengaf9e7a72009-07-21 00:31:12 +00001033 } else {
1034 SDValue Ops[] = { V, V, Reg0, ShImmOp, getAL(CurDAG), Reg0, Reg0 };
Owen Anderson825b72b2009-08-11 20:47:22 +00001035 return CurDAG->SelectNodeTo(N, ARM::RSBrs, MVT::i32, Ops, 7);
Evan Chengaf9e7a72009-07-21 00:31:12 +00001036 }
Evan Chenga8e29892007-01-19 07:51:42 +00001037 }
1038 }
1039 break;
1040 case ARMISD::FMRRD:
Owen Anderson825b72b2009-08-11 20:47:22 +00001041 return CurDAG->getTargetNode(ARM::FMRRD, dl, MVT::i32, MVT::i32,
Evan Chengee568cf2007-07-05 07:15:27 +00001042 Op.getOperand(0), getAL(CurDAG),
Owen Anderson825b72b2009-08-11 20:47:22 +00001043 CurDAG->getRegister(0, MVT::i32));
Dan Gohman525178c2007-10-08 18:33:35 +00001044 case ISD::UMUL_LOHI: {
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001045 if (Subtarget->isThumb1Only())
1046 break;
1047 if (Subtarget->isThumb()) {
1048 SDValue Ops[] = { Op.getOperand(0), Op.getOperand(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00001049 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
1050 CurDAG->getRegister(0, MVT::i32) };
1051 return CurDAG->getTargetNode(ARM::t2UMULL, dl, MVT::i32, MVT::i32, Ops,4);
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001052 } else {
1053 SDValue Ops[] = { Op.getOperand(0), Op.getOperand(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00001054 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
1055 CurDAG->getRegister(0, MVT::i32) };
1056 return CurDAG->getTargetNode(ARM::UMULL, dl, MVT::i32, MVT::i32, Ops, 5);
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001057 }
Evan Chengee568cf2007-07-05 07:15:27 +00001058 }
Dan Gohman525178c2007-10-08 18:33:35 +00001059 case ISD::SMUL_LOHI: {
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001060 if (Subtarget->isThumb1Only())
1061 break;
1062 if (Subtarget->isThumb()) {
1063 SDValue Ops[] = { Op.getOperand(0), Op.getOperand(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00001064 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32) };
1065 return CurDAG->getTargetNode(ARM::t2SMULL, dl, MVT::i32, MVT::i32, Ops,4);
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001066 } else {
1067 SDValue Ops[] = { Op.getOperand(0), Op.getOperand(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00001068 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
1069 CurDAG->getRegister(0, MVT::i32) };
1070 return CurDAG->getTargetNode(ARM::SMULL, dl, MVT::i32, MVT::i32, Ops, 5);
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001071 }
Evan Chengee568cf2007-07-05 07:15:27 +00001072 }
Evan Chenga8e29892007-01-19 07:51:42 +00001073 case ISD::LOAD: {
Evan Chenge88d5ce2009-07-02 07:28:31 +00001074 SDNode *ResNode = 0;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001075 if (Subtarget->isThumb() && Subtarget->hasThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00001076 ResNode = SelectT2IndexedLoad(Op);
1077 else
1078 ResNode = SelectARMIndexedLoad(Op);
Evan Chengaf4550f2009-07-02 01:23:32 +00001079 if (ResNode)
1080 return ResNode;
Evan Chenga8e29892007-01-19 07:51:42 +00001081 // Other cases are autogenerated.
Rafael Espindolaf819a492006-11-09 13:58:55 +00001082 break;
Rafael Espindola337c4ad62006-06-12 12:28:08 +00001083 }
Evan Chengee568cf2007-07-05 07:15:27 +00001084 case ARMISD::BRCOND: {
1085 // Pattern: (ARMbrcond:void (bb:Other):$dst, (imm:i32):$cc)
1086 // Emits: (Bcc:void (bb:Other):$dst, (imm:i32):$cc)
1087 // Pattern complexity = 6 cost = 1 size = 0
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001088
Evan Chengee568cf2007-07-05 07:15:27 +00001089 // Pattern: (ARMbrcond:void (bb:Other):$dst, (imm:i32):$cc)
1090 // Emits: (tBcc:void (bb:Other):$dst, (imm:i32):$cc)
1091 // Pattern complexity = 6 cost = 1 size = 0
1092
David Goodwin5e47a9a2009-06-30 18:04:13 +00001093 // Pattern: (ARMbrcond:void (bb:Other):$dst, (imm:i32):$cc)
1094 // Emits: (t2Bcc:void (bb:Other):$dst, (imm:i32):$cc)
1095 // Pattern complexity = 6 cost = 1 size = 0
1096
Jim Grosbach764ab522009-08-11 15:33:49 +00001097 unsigned Opc = Subtarget->isThumb() ?
David Goodwin5e47a9a2009-06-30 18:04:13 +00001098 ((Subtarget->hasThumb2()) ? ARM::t2Bcc : ARM::tBcc) : ARM::Bcc;
Dan Gohman475871a2008-07-27 21:46:04 +00001099 SDValue Chain = Op.getOperand(0);
1100 SDValue N1 = Op.getOperand(1);
1101 SDValue N2 = Op.getOperand(2);
1102 SDValue N3 = Op.getOperand(3);
1103 SDValue InFlag = Op.getOperand(4);
Evan Chengee568cf2007-07-05 07:15:27 +00001104 assert(N1.getOpcode() == ISD::BasicBlock);
1105 assert(N2.getOpcode() == ISD::Constant);
1106 assert(N3.getOpcode() == ISD::Register);
1107
Dan Gohman475871a2008-07-27 21:46:04 +00001108 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001109 cast<ConstantSDNode>(N2)->getZExtValue()),
Owen Anderson825b72b2009-08-11 20:47:22 +00001110 MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00001111 SDValue Ops[] = { N1, Tmp2, N3, Chain, InFlag };
Owen Anderson825b72b2009-08-11 20:47:22 +00001112 SDNode *ResNode = CurDAG->getTargetNode(Opc, dl, MVT::Other,
1113 MVT::Flag, Ops, 5);
Dan Gohman475871a2008-07-27 21:46:04 +00001114 Chain = SDValue(ResNode, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001115 if (Op.getNode()->getNumValues() == 2) {
Dan Gohman475871a2008-07-27 21:46:04 +00001116 InFlag = SDValue(ResNode, 1);
Gabor Greifba36cb52008-08-28 21:40:38 +00001117 ReplaceUses(SDValue(Op.getNode(), 1), InFlag);
Chris Lattnera47b9bc2008-02-03 03:20:59 +00001118 }
Gabor Greifba36cb52008-08-28 21:40:38 +00001119 ReplaceUses(SDValue(Op.getNode(), 0), SDValue(Chain.getNode(), Chain.getResNo()));
Evan Chengee568cf2007-07-05 07:15:27 +00001120 return NULL;
1121 }
1122 case ARMISD::CMOV: {
Owen Andersone50ed302009-08-10 22:56:29 +00001123 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001124 SDValue N0 = Op.getOperand(0);
1125 SDValue N1 = Op.getOperand(1);
1126 SDValue N2 = Op.getOperand(2);
1127 SDValue N3 = Op.getOperand(3);
1128 SDValue InFlag = Op.getOperand(4);
Evan Chengee568cf2007-07-05 07:15:27 +00001129 assert(N2.getOpcode() == ISD::Constant);
1130 assert(N3.getOpcode() == ISD::Register);
1131
Owen Anderson825b72b2009-08-11 20:47:22 +00001132 if (!Subtarget->isThumb1Only() && VT == MVT::i32) {
Evan Chenge253c952009-07-07 20:39:03 +00001133 // Pattern: (ARMcmov:i32 GPR:i32:$false, so_reg:i32:$true, (imm:i32):$cc)
1134 // Emits: (MOVCCs:i32 GPR:i32:$false, so_reg:i32:$true, (imm:i32):$cc)
1135 // Pattern complexity = 18 cost = 1 size = 0
1136 SDValue CPTmp0;
1137 SDValue CPTmp1;
1138 SDValue CPTmp2;
1139 if (Subtarget->isThumb()) {
1140 if (SelectT2ShifterOperandReg(Op, N1, CPTmp0, CPTmp1)) {
Evan Cheng13f8b362009-08-01 01:43:45 +00001141 unsigned SOVal = cast<ConstantSDNode>(CPTmp1)->getZExtValue();
1142 unsigned SOShOp = ARM_AM::getSORegShOp(SOVal);
1143 unsigned Opc = 0;
1144 switch (SOShOp) {
1145 case ARM_AM::lsl: Opc = ARM::t2MOVCClsl; break;
1146 case ARM_AM::lsr: Opc = ARM::t2MOVCClsr; break;
1147 case ARM_AM::asr: Opc = ARM::t2MOVCCasr; break;
1148 case ARM_AM::ror: Opc = ARM::t2MOVCCror; break;
1149 default:
1150 llvm_unreachable("Unknown so_reg opcode!");
1151 break;
1152 }
1153 SDValue SOShImm =
Owen Anderson825b72b2009-08-11 20:47:22 +00001154 CurDAG->getTargetConstant(ARM_AM::getSORegOffset(SOVal), MVT::i32);
Evan Chenge253c952009-07-07 20:39:03 +00001155 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
1156 cast<ConstantSDNode>(N2)->getZExtValue()),
Owen Anderson825b72b2009-08-11 20:47:22 +00001157 MVT::i32);
Evan Cheng13f8b362009-08-01 01:43:45 +00001158 SDValue Ops[] = { N0, CPTmp0, SOShImm, Tmp2, N3, InFlag };
Owen Anderson825b72b2009-08-11 20:47:22 +00001159 return CurDAG->SelectNodeTo(Op.getNode(), Opc, MVT::i32,Ops, 6);
Evan Chenge253c952009-07-07 20:39:03 +00001160 }
1161 } else {
1162 if (SelectShifterOperandReg(Op, N1, CPTmp0, CPTmp1, CPTmp2)) {
1163 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
1164 cast<ConstantSDNode>(N2)->getZExtValue()),
Owen Anderson825b72b2009-08-11 20:47:22 +00001165 MVT::i32);
Evan Chenge253c952009-07-07 20:39:03 +00001166 SDValue Ops[] = { N0, CPTmp0, CPTmp1, CPTmp2, Tmp2, N3, InFlag };
1167 return CurDAG->SelectNodeTo(Op.getNode(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001168 ARM::MOVCCs, MVT::i32, Ops, 7);
Evan Chenge253c952009-07-07 20:39:03 +00001169 }
1170 }
Evan Chengee568cf2007-07-05 07:15:27 +00001171
Evan Chenge253c952009-07-07 20:39:03 +00001172 // Pattern: (ARMcmov:i32 GPR:i32:$false,
Evan Chenge7cbe412009-07-08 21:03:57 +00001173 // (imm:i32)<<P:Predicate_so_imm>>:$true,
Evan Chenge253c952009-07-07 20:39:03 +00001174 // (imm:i32):$cc)
1175 // Emits: (MOVCCi:i32 GPR:i32:$false,
Evan Chenge7cbe412009-07-08 21:03:57 +00001176 // (so_imm:i32 (imm:i32):$true), (imm:i32):$cc)
Evan Chenge253c952009-07-07 20:39:03 +00001177 // Pattern complexity = 10 cost = 1 size = 0
1178 if (N3.getOpcode() == ISD::Constant) {
1179 if (Subtarget->isThumb()) {
1180 if (Predicate_t2_so_imm(N3.getNode())) {
1181 SDValue Tmp1 = CurDAG->getTargetConstant(((unsigned)
1182 cast<ConstantSDNode>(N1)->getZExtValue()),
Owen Anderson825b72b2009-08-11 20:47:22 +00001183 MVT::i32);
Evan Chenge253c952009-07-07 20:39:03 +00001184 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
1185 cast<ConstantSDNode>(N2)->getZExtValue()),
Owen Anderson825b72b2009-08-11 20:47:22 +00001186 MVT::i32);
Evan Chenge253c952009-07-07 20:39:03 +00001187 SDValue Ops[] = { N0, Tmp1, Tmp2, N3, InFlag };
1188 return CurDAG->SelectNodeTo(Op.getNode(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001189 ARM::t2MOVCCi, MVT::i32, Ops, 5);
Evan Chenge253c952009-07-07 20:39:03 +00001190 }
1191 } else {
1192 if (Predicate_so_imm(N3.getNode())) {
1193 SDValue Tmp1 = CurDAG->getTargetConstant(((unsigned)
1194 cast<ConstantSDNode>(N1)->getZExtValue()),
Owen Anderson825b72b2009-08-11 20:47:22 +00001195 MVT::i32);
Evan Chenge253c952009-07-07 20:39:03 +00001196 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
1197 cast<ConstantSDNode>(N2)->getZExtValue()),
Owen Anderson825b72b2009-08-11 20:47:22 +00001198 MVT::i32);
Evan Chenge253c952009-07-07 20:39:03 +00001199 SDValue Ops[] = { N0, Tmp1, Tmp2, N3, InFlag };
1200 return CurDAG->SelectNodeTo(Op.getNode(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001201 ARM::MOVCCi, MVT::i32, Ops, 5);
Evan Chenge253c952009-07-07 20:39:03 +00001202 }
1203 }
1204 }
Evan Chengee568cf2007-07-05 07:15:27 +00001205 }
1206
1207 // Pattern: (ARMcmov:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
1208 // Emits: (MOVCCr:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
1209 // Pattern complexity = 6 cost = 1 size = 0
1210 //
1211 // Pattern: (ARMcmov:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
1212 // Emits: (tMOVCCr:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
1213 // Pattern complexity = 6 cost = 11 size = 0
1214 //
1215 // Also FCPYScc and FCPYDcc.
Dan Gohman475871a2008-07-27 21:46:04 +00001216 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001217 cast<ConstantSDNode>(N2)->getZExtValue()),
Owen Anderson825b72b2009-08-11 20:47:22 +00001218 MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00001219 SDValue Ops[] = { N0, N1, Tmp2, N3, InFlag };
Evan Chengee568cf2007-07-05 07:15:27 +00001220 unsigned Opc = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00001221 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengee568cf2007-07-05 07:15:27 +00001222 default: assert(false && "Illegal conditional move type!");
1223 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001224 case MVT::i32:
Evan Chenge253c952009-07-07 20:39:03 +00001225 Opc = Subtarget->isThumb()
Evan Cheng007ea272009-08-12 05:17:19 +00001226 ? (Subtarget->hasThumb2() ? ARM::t2MOVCCr : ARM::tMOVCCr_pseudo)
Evan Chenge253c952009-07-07 20:39:03 +00001227 : ARM::MOVCCr;
Evan Chengee568cf2007-07-05 07:15:27 +00001228 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001229 case MVT::f32:
Evan Chengee568cf2007-07-05 07:15:27 +00001230 Opc = ARM::FCPYScc;
1231 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001232 case MVT::f64:
Evan Chengee568cf2007-07-05 07:15:27 +00001233 Opc = ARM::FCPYDcc;
Jim Grosbach764ab522009-08-11 15:33:49 +00001234 break;
Evan Chengee568cf2007-07-05 07:15:27 +00001235 }
Gabor Greifba36cb52008-08-28 21:40:38 +00001236 return CurDAG->SelectNodeTo(Op.getNode(), Opc, VT, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +00001237 }
1238 case ARMISD::CNEG: {
Owen Andersone50ed302009-08-10 22:56:29 +00001239 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001240 SDValue N0 = Op.getOperand(0);
1241 SDValue N1 = Op.getOperand(1);
1242 SDValue N2 = Op.getOperand(2);
1243 SDValue N3 = Op.getOperand(3);
1244 SDValue InFlag = Op.getOperand(4);
Evan Chengee568cf2007-07-05 07:15:27 +00001245 assert(N2.getOpcode() == ISD::Constant);
1246 assert(N3.getOpcode() == ISD::Register);
1247
Dan Gohman475871a2008-07-27 21:46:04 +00001248 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001249 cast<ConstantSDNode>(N2)->getZExtValue()),
Owen Anderson825b72b2009-08-11 20:47:22 +00001250 MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00001251 SDValue Ops[] = { N0, N1, Tmp2, N3, InFlag };
Evan Chengee568cf2007-07-05 07:15:27 +00001252 unsigned Opc = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00001253 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengee568cf2007-07-05 07:15:27 +00001254 default: assert(false && "Illegal conditional move type!");
1255 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001256 case MVT::f32:
Evan Chengee568cf2007-07-05 07:15:27 +00001257 Opc = ARM::FNEGScc;
1258 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001259 case MVT::f64:
Evan Chengee568cf2007-07-05 07:15:27 +00001260 Opc = ARM::FNEGDcc;
Evan Chenge5ad88e2008-12-10 21:54:21 +00001261 break;
Evan Chengee568cf2007-07-05 07:15:27 +00001262 }
Gabor Greifba36cb52008-08-28 21:40:38 +00001263 return CurDAG->SelectNodeTo(Op.getNode(), Opc, VT, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +00001264 }
Evan Chenge5ad88e2008-12-10 21:54:21 +00001265
1266 case ISD::DECLARE: {
1267 SDValue Chain = Op.getOperand(0);
1268 SDValue N1 = Op.getOperand(1);
1269 SDValue N2 = Op.getOperand(2);
1270 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N1);
Chris Lattner8c4d1b22009-02-12 17:38:23 +00001271 // FIXME: handle VLAs.
1272 if (!FINode) {
1273 ReplaceUses(Op.getValue(0), Chain);
1274 return NULL;
1275 }
Evan Chenge5ad88e2008-12-10 21:54:21 +00001276 if (N2.getOpcode() == ARMISD::PIC_ADD && isa<LoadSDNode>(N2.getOperand(0)))
1277 N2 = N2.getOperand(0);
1278 LoadSDNode *Ld = dyn_cast<LoadSDNode>(N2);
Chris Lattner8c4d1b22009-02-12 17:38:23 +00001279 if (!Ld) {
1280 ReplaceUses(Op.getValue(0), Chain);
1281 return NULL;
1282 }
Evan Chenge5ad88e2008-12-10 21:54:21 +00001283 SDValue BasePtr = Ld->getBasePtr();
1284 assert(BasePtr.getOpcode() == ARMISD::Wrapper &&
1285 isa<ConstantPoolSDNode>(BasePtr.getOperand(0)) &&
1286 "llvm.dbg.variable should be a constantpool node");
1287 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(BasePtr.getOperand(0));
1288 GlobalValue *GV = 0;
1289 if (CP->isMachineConstantPoolEntry()) {
1290 ARMConstantPoolValue *ACPV = (ARMConstantPoolValue*)CP->getMachineCPVal();
1291 GV = ACPV->getGV();
1292 } else
1293 GV = dyn_cast<GlobalValue>(CP->getConstVal());
Chris Lattner8c4d1b22009-02-12 17:38:23 +00001294 if (!GV) {
1295 ReplaceUses(Op.getValue(0), Chain);
1296 return NULL;
Evan Chenge5ad88e2008-12-10 21:54:21 +00001297 }
Jim Grosbach764ab522009-08-11 15:33:49 +00001298
Chris Lattner8c4d1b22009-02-12 17:38:23 +00001299 SDValue Tmp1 = CurDAG->getTargetFrameIndex(FINode->getIndex(),
1300 TLI.getPointerTy());
1301 SDValue Tmp2 = CurDAG->getTargetGlobalAddress(GV, TLI.getPointerTy());
1302 SDValue Ops[] = { Tmp1, Tmp2, Chain };
1303 return CurDAG->getTargetNode(TargetInstrInfo::DECLARE, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001304 MVT::Other, Ops, 3);
Evan Chengee568cf2007-07-05 07:15:27 +00001305 }
Bob Wilson5bafff32009-06-22 23:27:02 +00001306
Bob Wilson4a3d35a2009-08-05 00:49:09 +00001307 case ARMISD::VLD2D: {
Bob Wilson4a3d35a2009-08-05 00:49:09 +00001308 SDValue MemAddr, MemUpdate, MemOpc;
1309 if (!SelectAddrMode6(Op, N->getOperand(1), MemAddr, MemUpdate, MemOpc))
1310 return NULL;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001311 unsigned Opc = 0;
Owen Andersone50ed302009-08-10 22:56:29 +00001312 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00001313 switch (VT.getSimpleVT().SimpleTy) {
Bob Wilson4a3d35a2009-08-05 00:49:09 +00001314 default: llvm_unreachable("unhandled VLD2D type");
Owen Anderson825b72b2009-08-11 20:47:22 +00001315 case MVT::v8i8: Opc = ARM::VLD2d8; break;
1316 case MVT::v4i16: Opc = ARM::VLD2d16; break;
1317 case MVT::v2f32:
1318 case MVT::v2i32: Opc = ARM::VLD2d32; break;
Bob Wilson4a3d35a2009-08-05 00:49:09 +00001319 }
Bob Wilsondbd3c0e2009-08-12 00:49:01 +00001320 SDValue Chain = N->getOperand(0);
1321 const SDValue Ops[] = { MemAddr, MemUpdate, MemOpc, Chain };
1322 return CurDAG->getTargetNode(Opc, dl, VT, VT, MVT::Other, Ops, 4);
Bob Wilson4a3d35a2009-08-05 00:49:09 +00001323 }
1324
1325 case ARMISD::VLD3D: {
Bob Wilson4a3d35a2009-08-05 00:49:09 +00001326 SDValue MemAddr, MemUpdate, MemOpc;
1327 if (!SelectAddrMode6(Op, N->getOperand(1), MemAddr, MemUpdate, MemOpc))
1328 return NULL;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001329 unsigned Opc = 0;
Owen Andersone50ed302009-08-10 22:56:29 +00001330 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00001331 switch (VT.getSimpleVT().SimpleTy) {
Bob Wilson4a3d35a2009-08-05 00:49:09 +00001332 default: llvm_unreachable("unhandled VLD3D type");
Owen Anderson825b72b2009-08-11 20:47:22 +00001333 case MVT::v8i8: Opc = ARM::VLD3d8; break;
1334 case MVT::v4i16: Opc = ARM::VLD3d16; break;
1335 case MVT::v2f32:
1336 case MVT::v2i32: Opc = ARM::VLD3d32; break;
Bob Wilson4a3d35a2009-08-05 00:49:09 +00001337 }
Bob Wilsondbd3c0e2009-08-12 00:49:01 +00001338 SDValue Chain = N->getOperand(0);
1339 const SDValue Ops[] = { MemAddr, MemUpdate, MemOpc, Chain };
1340 return CurDAG->getTargetNode(Opc, dl, VT, VT, VT, MVT::Other, Ops, 4);
Bob Wilson4a3d35a2009-08-05 00:49:09 +00001341 }
1342
1343 case ARMISD::VLD4D: {
Bob Wilson4a3d35a2009-08-05 00:49:09 +00001344 SDValue MemAddr, MemUpdate, MemOpc;
1345 if (!SelectAddrMode6(Op, N->getOperand(1), MemAddr, MemUpdate, MemOpc))
1346 return NULL;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001347 unsigned Opc = 0;
Owen Andersone50ed302009-08-10 22:56:29 +00001348 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00001349 switch (VT.getSimpleVT().SimpleTy) {
Bob Wilson4a3d35a2009-08-05 00:49:09 +00001350 default: llvm_unreachable("unhandled VLD4D type");
Owen Anderson825b72b2009-08-11 20:47:22 +00001351 case MVT::v8i8: Opc = ARM::VLD4d8; break;
1352 case MVT::v4i16: Opc = ARM::VLD4d16; break;
1353 case MVT::v2f32:
1354 case MVT::v2i32: Opc = ARM::VLD4d32; break;
Bob Wilson4a3d35a2009-08-05 00:49:09 +00001355 }
Bob Wilsondbd3c0e2009-08-12 00:49:01 +00001356 SDValue Chain = N->getOperand(0);
1357 const SDValue Ops[] = { MemAddr, MemUpdate, MemOpc, Chain };
Owen Andersone50ed302009-08-10 22:56:29 +00001358 std::vector<EVT> ResTys(4, VT);
Owen Anderson825b72b2009-08-11 20:47:22 +00001359 ResTys.push_back(MVT::Other);
Bob Wilsondbd3c0e2009-08-12 00:49:01 +00001360 return CurDAG->getTargetNode(Opc, dl, ResTys, Ops, 4);
Bob Wilson4a3d35a2009-08-05 00:49:09 +00001361 }
Bob Wilsonb36ec862009-08-06 18:47:44 +00001362
1363 case ARMISD::VST2D: {
1364 SDValue MemAddr, MemUpdate, MemOpc;
1365 if (!SelectAddrMode6(Op, N->getOperand(1), MemAddr, MemUpdate, MemOpc))
1366 return NULL;
1367 unsigned Opc = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00001368 switch (N->getOperand(2).getValueType().getSimpleVT().SimpleTy) {
Bob Wilsonb36ec862009-08-06 18:47:44 +00001369 default: llvm_unreachable("unhandled VST2D type");
Owen Anderson825b72b2009-08-11 20:47:22 +00001370 case MVT::v8i8: Opc = ARM::VST2d8; break;
1371 case MVT::v4i16: Opc = ARM::VST2d16; break;
1372 case MVT::v2f32:
1373 case MVT::v2i32: Opc = ARM::VST2d32; break;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001374 }
Bob Wilsondbd3c0e2009-08-12 00:49:01 +00001375 SDValue Chain = N->getOperand(0);
Bob Wilsonb36ec862009-08-06 18:47:44 +00001376 const SDValue Ops[] = { MemAddr, MemUpdate, MemOpc,
Bob Wilsondbd3c0e2009-08-12 00:49:01 +00001377 N->getOperand(2), N->getOperand(3), Chain };
1378 return CurDAG->getTargetNode(Opc, dl, MVT::Other, Ops, 6);
Bob Wilsonb36ec862009-08-06 18:47:44 +00001379 }
1380
1381 case ARMISD::VST3D: {
1382 SDValue MemAddr, MemUpdate, MemOpc;
1383 if (!SelectAddrMode6(Op, N->getOperand(1), MemAddr, MemUpdate, MemOpc))
1384 return NULL;
1385 unsigned Opc = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00001386 switch (N->getOperand(2).getValueType().getSimpleVT().SimpleTy) {
Bob Wilsonb36ec862009-08-06 18:47:44 +00001387 default: llvm_unreachable("unhandled VST3D type");
Owen Anderson825b72b2009-08-11 20:47:22 +00001388 case MVT::v8i8: Opc = ARM::VST3d8; break;
1389 case MVT::v4i16: Opc = ARM::VST3d16; break;
1390 case MVT::v2f32:
1391 case MVT::v2i32: Opc = ARM::VST3d32; break;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001392 }
Bob Wilsondbd3c0e2009-08-12 00:49:01 +00001393 SDValue Chain = N->getOperand(0);
Bob Wilsonb36ec862009-08-06 18:47:44 +00001394 const SDValue Ops[] = { MemAddr, MemUpdate, MemOpc,
1395 N->getOperand(2), N->getOperand(3),
Bob Wilsondbd3c0e2009-08-12 00:49:01 +00001396 N->getOperand(4), Chain };
1397 return CurDAG->getTargetNode(Opc, dl, MVT::Other, Ops, 7);
Bob Wilsonb36ec862009-08-06 18:47:44 +00001398 }
1399
1400 case ARMISD::VST4D: {
1401 SDValue MemAddr, MemUpdate, MemOpc;
1402 if (!SelectAddrMode6(Op, N->getOperand(1), MemAddr, MemUpdate, MemOpc))
1403 return NULL;
1404 unsigned Opc = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00001405 switch (N->getOperand(2).getValueType().getSimpleVT().SimpleTy) {
Bob Wilsonb36ec862009-08-06 18:47:44 +00001406 default: llvm_unreachable("unhandled VST4D type");
Owen Anderson825b72b2009-08-11 20:47:22 +00001407 case MVT::v8i8: Opc = ARM::VST4d8; break;
1408 case MVT::v4i16: Opc = ARM::VST4d16; break;
1409 case MVT::v2f32:
1410 case MVT::v2i32: Opc = ARM::VST4d32; break;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001411 }
Bob Wilsondbd3c0e2009-08-12 00:49:01 +00001412 SDValue Chain = N->getOperand(0);
Bob Wilsonb36ec862009-08-06 18:47:44 +00001413 const SDValue Ops[] = { MemAddr, MemUpdate, MemOpc,
1414 N->getOperand(2), N->getOperand(3),
Bob Wilsondbd3c0e2009-08-12 00:49:01 +00001415 N->getOperand(4), N->getOperand(5), Chain };
1416 return CurDAG->getTargetNode(Opc, dl, MVT::Other, Ops, 8);
Bob Wilsonb36ec862009-08-06 18:47:44 +00001417 }
Bob Wilson64efd902009-08-08 05:53:00 +00001418
1419 case ISD::INTRINSIC_WO_CHAIN: {
1420 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
Owen Andersone50ed302009-08-10 22:56:29 +00001421 EVT VT = N->getValueType(0);
Bob Wilson64efd902009-08-08 05:53:00 +00001422 unsigned Opc = 0;
1423
1424 // Match intrinsics that return multiple values.
1425 switch (IntNo) {
1426 default: break;
1427
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00001428 case Intrinsic::arm_neon_vtrn:
Owen Anderson825b72b2009-08-11 20:47:22 +00001429 switch (VT.getSimpleVT().SimpleTy) {
Bob Wilson64efd902009-08-08 05:53:00 +00001430 default: return NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001431 case MVT::v8i8: Opc = ARM::VTRNd8; break;
1432 case MVT::v4i16: Opc = ARM::VTRNd16; break;
1433 case MVT::v2f32:
1434 case MVT::v2i32: Opc = ARM::VTRNd32; break;
1435 case MVT::v16i8: Opc = ARM::VTRNq8; break;
1436 case MVT::v8i16: Opc = ARM::VTRNq16; break;
1437 case MVT::v4f32:
1438 case MVT::v4i32: Opc = ARM::VTRNq32; break;
Bob Wilson64efd902009-08-08 05:53:00 +00001439 }
1440 return CurDAG->getTargetNode(Opc, dl, VT, VT, N->getOperand(1),
1441 N->getOperand(2));
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001442
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00001443 case Intrinsic::arm_neon_vuzp:
Owen Anderson825b72b2009-08-11 20:47:22 +00001444 switch (VT.getSimpleVT().SimpleTy) {
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001445 default: return NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001446 case MVT::v8i8: Opc = ARM::VUZPd8; break;
1447 case MVT::v4i16: Opc = ARM::VUZPd16; break;
1448 case MVT::v2f32:
1449 case MVT::v2i32: Opc = ARM::VUZPd32; break;
1450 case MVT::v16i8: Opc = ARM::VUZPq8; break;
1451 case MVT::v8i16: Opc = ARM::VUZPq16; break;
1452 case MVT::v4f32:
1453 case MVT::v4i32: Opc = ARM::VUZPq32; break;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001454 }
1455 return CurDAG->getTargetNode(Opc, dl, VT, VT, N->getOperand(1),
1456 N->getOperand(2));
1457
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00001458 case Intrinsic::arm_neon_vzip:
Owen Anderson825b72b2009-08-11 20:47:22 +00001459 switch (VT.getSimpleVT().SimpleTy) {
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001460 default: return NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001461 case MVT::v8i8: Opc = ARM::VZIPd8; break;
1462 case MVT::v4i16: Opc = ARM::VZIPd16; break;
1463 case MVT::v2f32:
1464 case MVT::v2i32: Opc = ARM::VZIPd32; break;
1465 case MVT::v16i8: Opc = ARM::VZIPq8; break;
1466 case MVT::v8i16: Opc = ARM::VZIPq16; break;
1467 case MVT::v4f32:
1468 case MVT::v4i32: Opc = ARM::VZIPq32; break;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001469 }
1470 return CurDAG->getTargetNode(Opc, dl, VT, VT, N->getOperand(1),
1471 N->getOperand(2));
Bob Wilson64efd902009-08-08 05:53:00 +00001472 }
1473 break;
1474 }
Evan Chenge5ad88e2008-12-10 21:54:21 +00001475 }
1476
Evan Chenga8e29892007-01-19 07:51:42 +00001477 return SelectCode(Op);
1478}
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001479
Bob Wilson224c2442009-05-19 05:53:42 +00001480bool ARMDAGToDAGISel::
1481SelectInlineAsmMemoryOperand(const SDValue &Op, char ConstraintCode,
1482 std::vector<SDValue> &OutOps) {
1483 assert(ConstraintCode == 'm' && "unexpected asm memory constraint");
1484
1485 SDValue Base, Offset, Opc;
1486 if (!SelectAddrMode2(Op, Op, Base, Offset, Opc))
1487 return true;
Jim Grosbach764ab522009-08-11 15:33:49 +00001488
Bob Wilson224c2442009-05-19 05:53:42 +00001489 OutOps.push_back(Base);
1490 OutOps.push_back(Offset);
1491 OutOps.push_back(Opc);
1492 return false;
1493}
1494
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001495/// createARMISelDag - This pass converts a legalized DAG into a
1496/// ARM-specific DAG, ready for instruction scheduling.
1497///
Anton Korobeynikovd49ea772009-06-26 21:28:53 +00001498FunctionPass *llvm::createARMISelDag(ARMBaseTargetMachine &TM) {
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001499 return new ARMDAGToDAGISel(TM);
1500}