blob: 0269afa3d4dad2dc1b9500c3347d9a178b0b137c [file] [log] [blame]
Evan Cheng148b6a42007-07-05 21:15:40 +00001//===-- ARM/ARMCodeEmitter.cpp - Convert ARM code to machine code ---------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng148b6a42007-07-05 21:15:40 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the pass that transforms the ARM machine instructions into
11// relocatable machine code.
12//
13//===----------------------------------------------------------------------===//
14
Evan Cheng0f282432008-10-29 23:55:43 +000015#define DEBUG_TYPE "jit"
Evan Cheng7602e112008-09-02 06:52:38 +000016#include "ARM.h"
17#include "ARMAddressingModes.h"
Evan Cheng0f282432008-10-29 23:55:43 +000018#include "ARMConstantPoolValue.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000019#include "ARMInstrInfo.h"
Evan Cheng7602e112008-09-02 06:52:38 +000020#include "ARMRelocations.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000021#include "ARMSubtarget.h"
22#include "ARMTargetMachine.h"
Jim Grosbachbc6d8762008-10-28 18:25:49 +000023#include "llvm/Constants.h"
24#include "llvm/DerivedTypes.h"
Evan Cheng42d5ee062008-09-13 01:15:21 +000025#include "llvm/Function.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000026#include "llvm/PassManager.h"
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000027#include "llvm/CodeGen/JITCodeEmitter.h"
Evan Cheng057d0c32008-09-18 07:28:19 +000028#include "llvm/CodeGen/MachineConstantPool.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000029#include "llvm/CodeGen/MachineFunctionPass.h"
30#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng4df60f52008-11-07 09:06:08 +000031#include "llvm/CodeGen/MachineJumpTableInfo.h"
Daniel Dunbar003de662009-09-21 05:58:35 +000032#include "llvm/CodeGen/MachineModuleInfo.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000033#include "llvm/CodeGen/Passes.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000034#include "llvm/ADT/Statistic.h"
Evan Cheng42d5ee062008-09-13 01:15:21 +000035#include "llvm/Support/Debug.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000036#include "llvm/Support/ErrorHandling.h"
37#include "llvm/Support/raw_ostream.h"
Evan Cheng4df60f52008-11-07 09:06:08 +000038#ifndef NDEBUG
39#include <iomanip>
40#endif
Evan Cheng148b6a42007-07-05 21:15:40 +000041using namespace llvm;
42
43STATISTIC(NumEmitted, "Number of machine instructions emitted");
44
45namespace {
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000046
Chris Lattner33fabd72010-02-02 21:48:51 +000047 class ARMCodeEmitter : public MachineFunctionPass {
Evan Cheng057d0c32008-09-18 07:28:19 +000048 ARMJITInfo *JTI;
49 const ARMInstrInfo *II;
50 const TargetData *TD;
Evan Cheng08669742009-09-10 01:23:53 +000051 const ARMSubtarget *Subtarget;
Evan Cheng057d0c32008-09-18 07:28:19 +000052 TargetMachine &TM;
Chris Lattner33fabd72010-02-02 21:48:51 +000053 JITCodeEmitter &MCE;
Chris Lattner16112732010-03-14 01:41:15 +000054 MachineModuleInfo *MMI;
Evan Cheng938b9d82008-10-31 19:55:13 +000055 const std::vector<MachineConstantPoolEntry> *MCPEs;
Evan Cheng4df60f52008-11-07 09:06:08 +000056 const std::vector<MachineJumpTableEntry> *MJTEs;
57 bool IsPIC;
Bob Wilson87949d42010-03-17 21:16:45 +000058
Daniel Dunbar003de662009-09-21 05:58:35 +000059 void getAnalysisUsage(AnalysisUsage &AU) const {
60 AU.addRequired<MachineModuleInfo>();
61 MachineFunctionPass::getAnalysisUsage(AU);
62 }
Bob Wilson87949d42010-03-17 21:16:45 +000063
Evan Cheng148b6a42007-07-05 21:15:40 +000064 static char ID;
Chris Lattner33fabd72010-02-02 21:48:51 +000065 public:
66 ARMCodeEmitter(TargetMachine &tm, JITCodeEmitter &mce)
Dan Gohman3fb150a2010-04-17 17:42:52 +000067 : MachineFunctionPass(&ID), JTI(0),
68 II((const ARMInstrInfo *)tm.getInstrInfo()),
Chris Lattner33fabd72010-02-02 21:48:51 +000069 TD(tm.getTargetData()), TM(tm),
70 MCE(mce), MCPEs(0), MJTEs(0),
71 IsPIC(TM.getRelocationModel() == Reloc::PIC_) {}
Bob Wilson87949d42010-03-17 21:16:45 +000072
Chris Lattner33fabd72010-02-02 21:48:51 +000073 /// getBinaryCodeForInstr - This function, generated by the
74 /// CodeEmitterGenerator using TableGen, produces the binary encoding for
75 /// machine instructions.
76 unsigned getBinaryCodeForInstr(const MachineInstr &MI);
Evan Cheng148b6a42007-07-05 21:15:40 +000077
78 bool runOnMachineFunction(MachineFunction &MF);
79
80 virtual const char *getPassName() const {
81 return "ARM Machine Code Emitter";
82 }
83
84 void emitInstruction(const MachineInstr &MI);
Evan Cheng7602e112008-09-02 06:52:38 +000085
86 private:
Evan Cheng057d0c32008-09-18 07:28:19 +000087
Evan Cheng83b5cf02008-11-05 23:22:34 +000088 void emitWordLE(unsigned Binary);
Evan Chengcb5201f2008-11-11 22:19:31 +000089 void emitDWordLE(uint64_t Binary);
Evan Cheng057d0c32008-09-18 07:28:19 +000090 void emitConstPoolInstruction(const MachineInstr &MI);
Zonr Changf86399b2010-05-25 08:42:45 +000091 void emitMOVi32immInstruction(const MachineInstr &MI);
Evan Cheng90922132008-11-06 02:25:39 +000092 void emitMOVi2piecesInstruction(const MachineInstr &MI);
Evan Cheng4df60f52008-11-07 09:06:08 +000093 void emitLEApcrelJTInstruction(const MachineInstr &MI);
Evan Chenga9562552008-11-14 20:09:11 +000094 void emitPseudoMoveInstruction(const MachineInstr &MI);
Evan Cheng83b5cf02008-11-05 23:22:34 +000095 void addPCLabel(unsigned LabelID);
Evan Cheng057d0c32008-09-18 07:28:19 +000096 void emitPseudoInstruction(const MachineInstr &MI);
Evan Cheng5f1db7b2008-09-12 22:01:15 +000097 unsigned getMachineSoRegOpValue(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +000098 const TargetInstrDesc &TID,
Evan Chengeb4ed4b2008-10-31 19:10:44 +000099 const MachineOperand &MO,
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000100 unsigned OpIdx);
101
Evan Cheng90922132008-11-06 02:25:39 +0000102 unsigned getMachineSoImmOpValue(unsigned SoImm);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000103
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000104 unsigned getAddrModeSBit(const MachineInstr &MI,
105 const TargetInstrDesc &TID) const;
Evan Cheng49a9f292008-09-12 22:45:55 +0000106
Evan Cheng83b5cf02008-11-05 23:22:34 +0000107 void emitDataProcessingInstruction(const MachineInstr &MI,
Evan Cheng437c1732008-11-07 22:30:53 +0000108 unsigned ImplicitRd = 0,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000109 unsigned ImplicitRn = 0);
Evan Cheng7602e112008-09-02 06:52:38 +0000110
Evan Cheng83b5cf02008-11-05 23:22:34 +0000111 void emitLoadStoreInstruction(const MachineInstr &MI,
Evan Cheng4df60f52008-11-07 09:06:08 +0000112 unsigned ImplicitRd = 0,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000113 unsigned ImplicitRn = 0);
Evan Chengedda31c2008-11-05 18:35:52 +0000114
Evan Cheng83b5cf02008-11-05 23:22:34 +0000115 void emitMiscLoadStoreInstruction(const MachineInstr &MI,
116 unsigned ImplicitRn = 0);
Evan Chengedda31c2008-11-05 18:35:52 +0000117
118 void emitLoadStoreMultipleInstruction(const MachineInstr &MI);
119
Evan Chengfbc9d412008-11-06 01:21:28 +0000120 void emitMulFrmInstruction(const MachineInstr &MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000121
Evan Cheng97f48c32008-11-06 22:15:19 +0000122 void emitExtendInstruction(const MachineInstr &MI);
123
Evan Cheng8b59db32008-11-07 01:41:35 +0000124 void emitMiscArithInstruction(const MachineInstr &MI);
125
Evan Chengedda31c2008-11-05 18:35:52 +0000126 void emitBranchInstruction(const MachineInstr &MI);
127
Evan Cheng437c1732008-11-07 22:30:53 +0000128 void emitInlineJumpTable(unsigned JTIndex);
Evan Cheng4df60f52008-11-07 09:06:08 +0000129
Evan Chengedda31c2008-11-05 18:35:52 +0000130 void emitMiscBranchInstruction(const MachineInstr &MI);
Evan Cheng7602e112008-09-02 06:52:38 +0000131
Evan Cheng96581d32008-11-11 02:11:05 +0000132 void emitVFPArithInstruction(const MachineInstr &MI);
133
Evan Cheng78be83d2008-11-11 19:40:26 +0000134 void emitVFPConversionInstruction(const MachineInstr &MI);
135
Evan Chengcd8e66a2008-11-11 21:48:44 +0000136 void emitVFPLoadStoreInstruction(const MachineInstr &MI);
137
138 void emitVFPLoadStoreMultipleInstruction(const MachineInstr &MI);
139
140 void emitMiscInstruction(const MachineInstr &MI);
141
Bob Wilson583a2a02010-06-25 21:17:19 +0000142 void emitNEON1RegModImmInstruction(const MachineInstr &MI);
143 void emitNEON2RegInstruction(const MachineInstr &MI);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000144
Evan Cheng7602e112008-09-02 06:52:38 +0000145 /// getMachineOpValue - Return binary encoding of operand. If the machine
146 /// operand requires relocation, record the relocation and return zero.
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000147 unsigned getMachineOpValue(const MachineInstr &MI,const MachineOperand &MO);
Evan Cheng7602e112008-09-02 06:52:38 +0000148 unsigned getMachineOpValue(const MachineInstr &MI, unsigned OpIdx) {
149 return getMachineOpValue(MI, MI.getOperand(OpIdx));
150 }
Evan Cheng7602e112008-09-02 06:52:38 +0000151
Shih-wei Liao5170b712010-05-26 00:02:28 +0000152 /// getMovi32Value - Return binary encoding of operand for movw/movt. If the
Jim Grosbach18f30e62010-06-02 21:53:11 +0000153 /// machine operand requires relocation, record the relocation and return
154 /// zero.
Shih-wei Liao5170b712010-05-26 00:02:28 +0000155 unsigned getMovi32Value(const MachineInstr &MI,const MachineOperand &MO,
Zonr Changf86399b2010-05-25 08:42:45 +0000156 unsigned Reloc);
Shih-wei Liao5170b712010-05-26 00:02:28 +0000157 unsigned getMovi32Value(const MachineInstr &MI, unsigned OpIdx,
Zonr Changf86399b2010-05-25 08:42:45 +0000158 unsigned Reloc) {
159 return getMovi32Value(MI, MI.getOperand(OpIdx), Reloc);
160 }
161
Evan Cheng83b5cf02008-11-05 23:22:34 +0000162 /// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
Evan Cheng7602e112008-09-02 06:52:38 +0000163 ///
Evan Cheng83b5cf02008-11-05 23:22:34 +0000164 unsigned getShiftOp(unsigned Imm) const ;
Evan Cheng7602e112008-09-02 06:52:38 +0000165
166 /// Routines that handle operands which add machine relocations which are
Evan Cheng437c1732008-11-07 22:30:53 +0000167 /// fixed up by the relocation stage.
Dan Gohman46510a72010-04-15 01:51:59 +0000168 void emitGlobalAddress(const GlobalValue *GV, unsigned Reloc,
Jeffrey Yasskin2d274412009-11-07 08:51:52 +0000169 bool MayNeedFarStub, bool Indirect,
170 intptr_t ACPV = 0);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000171 void emitExternalSymbolAddress(const char *ES, unsigned Reloc);
Evan Cheng437c1732008-11-07 22:30:53 +0000172 void emitConstPoolAddress(unsigned CPI, unsigned Reloc);
173 void emitJumpTableAddress(unsigned JTIndex, unsigned Reloc);
174 void emitMachineBasicBlock(MachineBasicBlock *BB, unsigned Reloc,
175 intptr_t JTBase = 0);
Evan Cheng148b6a42007-07-05 21:15:40 +0000176 };
Evan Cheng148b6a42007-07-05 21:15:40 +0000177}
178
Chris Lattner33fabd72010-02-02 21:48:51 +0000179char ARMCodeEmitter::ID = 0;
180
Bob Wilson87949d42010-03-17 21:16:45 +0000181/// createARMJITCodeEmitterPass - Return a pass that emits the collected ARM
Chris Lattnere0faa542010-02-02 21:38:59 +0000182/// code to the specified MCE object.
Bruno Cardoso Lopesac57e6e2009-07-06 05:09:34 +0000183FunctionPass *llvm::createARMJITCodeEmitterPass(ARMBaseTargetMachine &TM,
184 JITCodeEmitter &JCE) {
Chris Lattner33fabd72010-02-02 21:48:51 +0000185 return new ARMCodeEmitter(TM, JCE);
Evan Cheng148b6a42007-07-05 21:15:40 +0000186}
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +0000187
Chris Lattner33fabd72010-02-02 21:48:51 +0000188bool ARMCodeEmitter::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng148b6a42007-07-05 21:15:40 +0000189 assert((MF.getTarget().getRelocationModel() != Reloc::Default ||
190 MF.getTarget().getRelocationModel() != Reloc::Static) &&
191 "JIT relocation model must be set to static or default!");
Dan Gohman3fb150a2010-04-17 17:42:52 +0000192 JTI = ((ARMTargetMachine &)MF.getTarget()).getJITInfo();
193 II = ((const ARMTargetMachine &)MF.getTarget()).getInstrInfo();
194 TD = ((const ARMTargetMachine &)MF.getTarget()).getTargetData();
Evan Cheng08669742009-09-10 01:23:53 +0000195 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng938b9d82008-10-31 19:55:13 +0000196 MCPEs = &MF.getConstantPool()->getConstants();
Chris Lattnerb1e80392010-01-25 23:22:00 +0000197 MJTEs = 0;
198 if (MF.getJumpTableInfo()) MJTEs = &MF.getJumpTableInfo()->getJumpTables();
Evan Cheng4df60f52008-11-07 09:06:08 +0000199 IsPIC = TM.getRelocationModel() == Reloc::PIC_;
Evan Cheng3cc82232008-11-08 07:38:22 +0000200 JTI->Initialize(MF, IsPIC);
Chris Lattner16112732010-03-14 01:41:15 +0000201 MMI = &getAnalysis<MachineModuleInfo>();
202 MCE.setModuleInfo(MMI);
Evan Cheng148b6a42007-07-05 21:15:40 +0000203
204 do {
Jim Grosbach764ab522009-08-11 15:33:49 +0000205 DEBUG(errs() << "JITTing function '"
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000206 << MF.getFunction()->getName() << "'\n");
Evan Cheng148b6a42007-07-05 21:15:40 +0000207 MCE.startFunction(MF);
Jim Grosbach764ab522009-08-11 15:33:49 +0000208 for (MachineFunction::iterator MBB = MF.begin(), E = MF.end();
Evan Cheng148b6a42007-07-05 21:15:40 +0000209 MBB != E; ++MBB) {
210 MCE.StartMachineBasicBlock(MBB);
211 for (MachineBasicBlock::const_iterator I = MBB->begin(), E = MBB->end();
212 I != E; ++I)
213 emitInstruction(*I);
214 }
215 } while (MCE.finishFunction(MF));
216
217 return false;
218}
219
Evan Cheng83b5cf02008-11-05 23:22:34 +0000220/// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
Evan Cheng7602e112008-09-02 06:52:38 +0000221///
Chris Lattner33fabd72010-02-02 21:48:51 +0000222unsigned ARMCodeEmitter::getShiftOp(unsigned Imm) const {
Evan Cheng83b5cf02008-11-05 23:22:34 +0000223 switch (ARM_AM::getAM2ShiftOpc(Imm)) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000224 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng7602e112008-09-02 06:52:38 +0000225 case ARM_AM::asr: return 2;
226 case ARM_AM::lsl: return 0;
227 case ARM_AM::lsr: return 1;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000228 case ARM_AM::ror:
Evan Cheng7602e112008-09-02 06:52:38 +0000229 case ARM_AM::rrx: return 3;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000230 }
Evan Cheng7602e112008-09-02 06:52:38 +0000231 return 0;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000232}
233
Shih-wei Liao5170b712010-05-26 00:02:28 +0000234/// getMovi32Value - Return binary encoding of operand for movw/movt. If the
Zonr Changf86399b2010-05-25 08:42:45 +0000235/// machine operand requires relocation, record the relocation and return zero.
236unsigned ARMCodeEmitter::getMovi32Value(const MachineInstr &MI,
Shih-wei Liao5170b712010-05-26 00:02:28 +0000237 const MachineOperand &MO,
Zonr Changf86399b2010-05-25 08:42:45 +0000238 unsigned Reloc) {
Shih-wei Liao5170b712010-05-26 00:02:28 +0000239 assert(((Reloc == ARM::reloc_arm_movt) || (Reloc == ARM::reloc_arm_movw))
Zonr Changf86399b2010-05-25 08:42:45 +0000240 && "Relocation to this function should be for movt or movw");
241
242 if (MO.isImm())
243 return static_cast<unsigned>(MO.getImm());
244 else if (MO.isGlobal())
245 emitGlobalAddress(MO.getGlobal(), Reloc, true, false);
246 else if (MO.isSymbol())
247 emitExternalSymbolAddress(MO.getSymbolName(), Reloc);
248 else if (MO.isMBB())
249 emitMachineBasicBlock(MO.getMBB(), Reloc);
250 else {
251#ifndef NDEBUG
252 errs() << MO;
253#endif
254 llvm_unreachable("Unsupported operand type for movw/movt");
255 }
256 return 0;
257}
258
Evan Cheng7602e112008-09-02 06:52:38 +0000259/// getMachineOpValue - Return binary encoding of operand. If the machine
260/// operand requires relocation, record the relocation and return zero.
Chris Lattner33fabd72010-02-02 21:48:51 +0000261unsigned ARMCodeEmitter::getMachineOpValue(const MachineInstr &MI,
262 const MachineOperand &MO) {
Dan Gohmand735b802008-10-03 15:45:36 +0000263 if (MO.isReg())
Evan Cheng7602e112008-09-02 06:52:38 +0000264 return ARMRegisterInfo::getRegisterNumbering(MO.getReg());
Dan Gohmand735b802008-10-03 15:45:36 +0000265 else if (MO.isImm())
Evan Cheng7602e112008-09-02 06:52:38 +0000266 return static_cast<unsigned>(MO.getImm());
Dan Gohmand735b802008-10-03 15:45:36 +0000267 else if (MO.isGlobal())
Evan Cheng08669742009-09-10 01:23:53 +0000268 emitGlobalAddress(MO.getGlobal(), ARM::reloc_arm_branch, true, false);
Dan Gohmand735b802008-10-03 15:45:36 +0000269 else if (MO.isSymbol())
Evan Cheng10332512008-11-08 07:22:33 +0000270 emitExternalSymbolAddress(MO.getSymbolName(), ARM::reloc_arm_branch);
Evan Cheng580c0df2008-11-12 01:02:24 +0000271 else if (MO.isCPI()) {
272 const TargetInstrDesc &TID = MI.getDesc();
273 // For VFP load, the immediate offset is multiplied by 4.
274 unsigned Reloc = ((TID.TSFlags & ARMII::FormMask) == ARMII::VFPLdStFrm)
275 ? ARM::reloc_arm_vfp_cp_entry : ARM::reloc_arm_cp_entry;
276 emitConstPoolAddress(MO.getIndex(), Reloc);
277 } else if (MO.isJTI())
Chris Lattner8aa797a2007-12-30 23:10:15 +0000278 emitJumpTableAddress(MO.getIndex(), ARM::reloc_arm_relative);
Dan Gohmand735b802008-10-03 15:45:36 +0000279 else if (MO.isMBB())
Evan Cheng4df60f52008-11-07 09:06:08 +0000280 emitMachineBasicBlock(MO.getMBB(), ARM::reloc_arm_branch);
Evan Cheng2aa0e642008-09-13 01:55:59 +0000281 else {
Torok Edwindac237e2009-07-08 20:53:28 +0000282#ifndef NDEBUG
Chris Lattner705e07f2009-08-23 03:41:05 +0000283 errs() << MO;
Torok Edwindac237e2009-07-08 20:53:28 +0000284#endif
Torok Edwinc23197a2009-07-14 16:55:14 +0000285 llvm_unreachable(0);
Evan Cheng2aa0e642008-09-13 01:55:59 +0000286 }
Evan Cheng7602e112008-09-02 06:52:38 +0000287 return 0;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000288}
289
Evan Cheng057d0c32008-09-18 07:28:19 +0000290/// emitGlobalAddress - Emit the specified address to the code stream.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000291///
Dan Gohman46510a72010-04-15 01:51:59 +0000292void ARMCodeEmitter::emitGlobalAddress(const GlobalValue *GV, unsigned Reloc,
Chris Lattner33fabd72010-02-02 21:48:51 +0000293 bool MayNeedFarStub, bool Indirect,
294 intptr_t ACPV) {
Evan Cheng08669742009-09-10 01:23:53 +0000295 MachineRelocation MR = Indirect
296 ? MachineRelocation::getIndirectSymbol(MCE.getCurrentPCOffset(), Reloc,
Dan Gohman46510a72010-04-15 01:51:59 +0000297 const_cast<GlobalValue *>(GV),
298 ACPV, MayNeedFarStub)
Evan Cheng08669742009-09-10 01:23:53 +0000299 : MachineRelocation::getGV(MCE.getCurrentPCOffset(), Reloc,
Dan Gohman46510a72010-04-15 01:51:59 +0000300 const_cast<GlobalValue *>(GV), ACPV,
301 MayNeedFarStub);
Evan Cheng08669742009-09-10 01:23:53 +0000302 MCE.addRelocation(MR);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000303}
304
305/// emitExternalSymbolAddress - Arrange for the address of an external symbol to
306/// be emitted to the current location in the function, and allow it to be PC
307/// relative.
Chris Lattner33fabd72010-02-02 21:48:51 +0000308void ARMCodeEmitter::emitExternalSymbolAddress(const char *ES, unsigned Reloc) {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000309 MCE.addRelocation(MachineRelocation::getExtSym(MCE.getCurrentPCOffset(),
310 Reloc, ES));
311}
312
313/// emitConstPoolAddress - Arrange for the address of an constant pool
314/// to be emitted to the current location in the function, and allow it to be PC
315/// relative.
Chris Lattner33fabd72010-02-02 21:48:51 +0000316void ARMCodeEmitter::emitConstPoolAddress(unsigned CPI, unsigned Reloc) {
Evan Cheng0f282432008-10-29 23:55:43 +0000317 // Tell JIT emitter we'll resolve the address.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000318 MCE.addRelocation(MachineRelocation::getConstPool(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000319 Reloc, CPI, 0, true));
Evan Cheng0ff94f72007-08-07 01:37:15 +0000320}
321
322/// emitJumpTableAddress - Arrange for the address of a jump table to
323/// be emitted to the current location in the function, and allow it to be PC
324/// relative.
Chris Lattner33fabd72010-02-02 21:48:51 +0000325void ARMCodeEmitter::emitJumpTableAddress(unsigned JTIndex, unsigned Reloc) {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000326 MCE.addRelocation(MachineRelocation::getJumpTable(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000327 Reloc, JTIndex, 0, true));
Evan Cheng0ff94f72007-08-07 01:37:15 +0000328}
329
Raul Herbster9c1a3822007-08-30 23:29:26 +0000330/// emitMachineBasicBlock - Emit the specified address basic block.
Chris Lattner33fabd72010-02-02 21:48:51 +0000331void ARMCodeEmitter::emitMachineBasicBlock(MachineBasicBlock *BB,
332 unsigned Reloc, intptr_t JTBase) {
Raul Herbster9c1a3822007-08-30 23:29:26 +0000333 MCE.addRelocation(MachineRelocation::getBB(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000334 Reloc, BB, JTBase));
Raul Herbster9c1a3822007-08-30 23:29:26 +0000335}
Evan Cheng0ff94f72007-08-07 01:37:15 +0000336
Chris Lattner33fabd72010-02-02 21:48:51 +0000337void ARMCodeEmitter::emitWordLE(unsigned Binary) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000338 DEBUG(errs() << " 0x";
339 errs().write_hex(Binary) << "\n");
Evan Cheng83b5cf02008-11-05 23:22:34 +0000340 MCE.emitWordLE(Binary);
341}
342
Chris Lattner33fabd72010-02-02 21:48:51 +0000343void ARMCodeEmitter::emitDWordLE(uint64_t Binary) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000344 DEBUG(errs() << " 0x";
345 errs().write_hex(Binary) << "\n");
Evan Chengcb5201f2008-11-11 22:19:31 +0000346 MCE.emitDWordLE(Binary);
347}
348
Chris Lattner33fabd72010-02-02 21:48:51 +0000349void ARMCodeEmitter::emitInstruction(const MachineInstr &MI) {
Chris Lattner705e07f2009-08-23 03:41:05 +0000350 DEBUG(errs() << "JIT: " << (void*)MCE.getCurrentPCValue() << ":\t" << MI);
Evan Cheng42d5ee062008-09-13 01:15:21 +0000351
Devang Patelaf0e2722009-10-06 02:19:11 +0000352 MCE.processDebugLoc(MI.getDebugLoc(), true);
Jeffrey Yasskin75402822009-07-17 18:49:39 +0000353
Dan Gohmanfe601042010-06-22 15:08:57 +0000354 ++NumEmitted; // Keep track of the # of mi's emitted
Evan Chengedda31c2008-11-05 18:35:52 +0000355 switch (MI.getDesc().TSFlags & ARMII::FormMask) {
Evan Chengffa6d962008-11-13 23:36:57 +0000356 default: {
Torok Edwinc23197a2009-07-14 16:55:14 +0000357 llvm_unreachable("Unhandled instruction encoding format!");
Evan Chengedda31c2008-11-05 18:35:52 +0000358 break;
Evan Chengffa6d962008-11-13 23:36:57 +0000359 }
Evan Chengedda31c2008-11-05 18:35:52 +0000360 case ARMII::Pseudo:
Evan Cheng057d0c32008-09-18 07:28:19 +0000361 emitPseudoInstruction(MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000362 break;
363 case ARMII::DPFrm:
364 case ARMII::DPSoRegFrm:
365 emitDataProcessingInstruction(MI);
366 break;
Evan Cheng148cad82008-11-13 07:34:59 +0000367 case ARMII::LdFrm:
368 case ARMII::StFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000369 emitLoadStoreInstruction(MI);
370 break;
Evan Cheng148cad82008-11-13 07:34:59 +0000371 case ARMII::LdMiscFrm:
372 case ARMII::StMiscFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000373 emitMiscLoadStoreInstruction(MI);
374 break;
Evan Cheng3c4a4ff2008-11-12 07:18:38 +0000375 case ARMII::LdStMulFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000376 emitLoadStoreMultipleInstruction(MI);
377 break;
Evan Chengfbc9d412008-11-06 01:21:28 +0000378 case ARMII::MulFrm:
379 emitMulFrmInstruction(MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000380 break;
Evan Cheng97f48c32008-11-06 22:15:19 +0000381 case ARMII::ExtFrm:
382 emitExtendInstruction(MI);
383 break;
Evan Cheng8b59db32008-11-07 01:41:35 +0000384 case ARMII::ArithMiscFrm:
385 emitMiscArithInstruction(MI);
386 break;
Evan Cheng12c3a532008-11-06 17:48:05 +0000387 case ARMII::BrFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000388 emitBranchInstruction(MI);
389 break;
Evan Cheng12c3a532008-11-06 17:48:05 +0000390 case ARMII::BrMiscFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000391 emitMiscBranchInstruction(MI);
392 break;
Evan Cheng96581d32008-11-11 02:11:05 +0000393 // VFP instructions.
394 case ARMII::VFPUnaryFrm:
395 case ARMII::VFPBinaryFrm:
396 emitVFPArithInstruction(MI);
397 break;
Evan Cheng78be83d2008-11-11 19:40:26 +0000398 case ARMII::VFPConv1Frm:
399 case ARMII::VFPConv2Frm:
Evan Cheng0a0ab132008-11-11 22:46:12 +0000400 case ARMII::VFPConv3Frm:
Evan Cheng80a11982008-11-12 06:41:41 +0000401 case ARMII::VFPConv4Frm:
402 case ARMII::VFPConv5Frm:
Evan Cheng78be83d2008-11-11 19:40:26 +0000403 emitVFPConversionInstruction(MI);
404 break;
Evan Chengcd8e66a2008-11-11 21:48:44 +0000405 case ARMII::VFPLdStFrm:
406 emitVFPLoadStoreInstruction(MI);
407 break;
408 case ARMII::VFPLdStMulFrm:
409 emitVFPLoadStoreMultipleInstruction(MI);
410 break;
411 case ARMII::VFPMiscFrm:
412 emitMiscInstruction(MI);
413 break;
Bob Wilson1a913ed2010-06-11 21:34:50 +0000414 // NEON instructions.
415 case ARMII::N1RegModImmFrm:
Bob Wilson583a2a02010-06-25 21:17:19 +0000416 emitNEON1RegModImmInstruction(MI);
417 break;
418 case ARMII::N2RegFrm:
419 emitNEON2RegInstruction(MI);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000420 break;
Evan Chengedda31c2008-11-05 18:35:52 +0000421 }
Devang Patelaf0e2722009-10-06 02:19:11 +0000422 MCE.processDebugLoc(MI.getDebugLoc(), false);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000423}
424
Chris Lattner33fabd72010-02-02 21:48:51 +0000425void ARMCodeEmitter::emitConstPoolInstruction(const MachineInstr &MI) {
Evan Cheng437c1732008-11-07 22:30:53 +0000426 unsigned CPI = MI.getOperand(0).getImm(); // CP instruction index.
427 unsigned CPIndex = MI.getOperand(1).getIndex(); // Actual cp entry index.
Evan Cheng938b9d82008-10-31 19:55:13 +0000428 const MachineConstantPoolEntry &MCPE = (*MCPEs)[CPIndex];
Jim Grosbach764ab522009-08-11 15:33:49 +0000429
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000430 // Remember the CONSTPOOL_ENTRY address for later relocation.
431 JTI->addConstantPoolEntryAddr(CPI, MCE.getCurrentPCValue());
432
433 // Emit constpool island entry. In most cases, the actual values will be
434 // resolved and relocated after code emission.
435 if (MCPE.isMachineConstantPoolEntry()) {
436 ARMConstantPoolValue *ACPV =
437 static_cast<ARMConstantPoolValue*>(MCPE.Val.MachineCPVal);
438
Chris Lattner705e07f2009-08-23 03:41:05 +0000439 DEBUG(errs() << " ** ARM constant pool #" << CPI << " @ "
440 << (void*)MCE.getCurrentPCValue() << " " << *ACPV << '\n');
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000441
Bob Wilson28989a82009-11-02 16:59:06 +0000442 assert(ACPV->isGlobalValue() && "unsupported constant pool value");
Dan Gohman46510a72010-04-15 01:51:59 +0000443 const GlobalValue *GV = ACPV->getGV();
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000444 if (GV) {
Evan Cheng08669742009-09-10 01:23:53 +0000445 Reloc::Model RelocM = TM.getRelocationModel();
Evan Chenge4e4ed32009-08-28 23:18:09 +0000446 emitGlobalAddress(GV, ARM::reloc_arm_machine_cp_entry,
Evan Cheng08669742009-09-10 01:23:53 +0000447 isa<Function>(GV),
448 Subtarget->GVIsIndirectSymbol(GV, RelocM),
449 (intptr_t)ACPV);
Evan Cheng25e04782008-11-04 00:50:32 +0000450 } else {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000451 emitExternalSymbolAddress(ACPV->getSymbol(), ARM::reloc_arm_absolute);
452 }
Evan Cheng83b5cf02008-11-05 23:22:34 +0000453 emitWordLE(0);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000454 } else {
Dan Gohman46510a72010-04-15 01:51:59 +0000455 const Constant *CV = MCPE.Val.ConstVal;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000456
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000457 DEBUG({
458 errs() << " ** Constant pool #" << CPI << " @ "
459 << (void*)MCE.getCurrentPCValue() << " ";
460 if (const Function *F = dyn_cast<Function>(CV))
461 errs() << F->getName();
462 else
463 errs() << *CV;
464 errs() << '\n';
465 });
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000466
Dan Gohman46510a72010-04-15 01:51:59 +0000467 if (const GlobalValue *GV = dyn_cast<GlobalValue>(CV)) {
Evan Cheng08669742009-09-10 01:23:53 +0000468 emitGlobalAddress(GV, ARM::reloc_arm_absolute, isa<Function>(GV), false);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000469 emitWordLE(0);
Evan Chengcb5201f2008-11-11 22:19:31 +0000470 } else if (const ConstantInt *CI = dyn_cast<ConstantInt>(CV)) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000471 uint32_t Val = *(uint32_t*)CI->getValue().getRawData();
Evan Cheng83b5cf02008-11-05 23:22:34 +0000472 emitWordLE(Val);
Evan Chengcb5201f2008-11-11 22:19:31 +0000473 } else if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CV)) {
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000474 if (CFP->getType()->isFloatTy())
Evan Chengcb5201f2008-11-11 22:19:31 +0000475 emitWordLE(CFP->getValueAPF().bitcastToAPInt().getZExtValue());
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000476 else if (CFP->getType()->isDoubleTy())
Evan Chengcb5201f2008-11-11 22:19:31 +0000477 emitDWordLE(CFP->getValueAPF().bitcastToAPInt().getZExtValue());
478 else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000479 llvm_unreachable("Unable to handle this constantpool entry!");
Evan Chengcb5201f2008-11-11 22:19:31 +0000480 }
481 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000482 llvm_unreachable("Unable to handle this constantpool entry!");
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000483 }
484 }
485}
486
Zonr Changf86399b2010-05-25 08:42:45 +0000487void ARMCodeEmitter::emitMOVi32immInstruction(const MachineInstr &MI) {
488 const MachineOperand &MO0 = MI.getOperand(0);
489 const MachineOperand &MO1 = MI.getOperand(1);
490
491 // Emit the 'movw' instruction.
492 unsigned Binary = 0x30 << 20; // mov: Insts{27-20} = 0b00110000
493
494 unsigned Lo16 = getMovi32Value(MI, MO1, ARM::reloc_arm_movw) & 0xFFFF;
495
496 // Set the conditional execution predicate.
497 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
498
499 // Encode Rd.
500 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
501
502 // Encode imm16 as imm4:imm12
503 Binary |= Lo16 & 0xFFF; // Insts{11-0} = imm12
504 Binary |= ((Lo16 >> 12) & 0xF) << 16; // Insts{19-16} = imm4
505 emitWordLE(Binary);
506
507 unsigned Hi16 = getMovi32Value(MI, MO1, ARM::reloc_arm_movt) >> 16;
508 // Emit the 'movt' instruction.
509 Binary = 0x34 << 20; // movt: Insts{27-20} = 0b00110100
510
511 // Set the conditional execution predicate.
512 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
513
514 // Encode Rd.
515 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
516
517 // Encode imm16 as imm4:imm1, same as movw above.
518 Binary |= Hi16 & 0xFFF;
519 Binary |= ((Hi16 >> 12) & 0xF) << 16;
520 emitWordLE(Binary);
521}
522
Chris Lattner33fabd72010-02-02 21:48:51 +0000523void ARMCodeEmitter::emitMOVi2piecesInstruction(const MachineInstr &MI) {
Evan Cheng90922132008-11-06 02:25:39 +0000524 const MachineOperand &MO0 = MI.getOperand(0);
525 const MachineOperand &MO1 = MI.getOperand(1);
Bob Wilson5265a122010-03-11 00:46:22 +0000526 assert(MO1.isImm() && ARM_AM::isSOImmTwoPartVal(MO1.getImm()) &&
527 "Not a valid so_imm value!");
Evan Cheng90922132008-11-06 02:25:39 +0000528 unsigned V1 = ARM_AM::getSOImmTwoPartFirst(MO1.getImm());
529 unsigned V2 = ARM_AM::getSOImmTwoPartSecond(MO1.getImm());
530
531 // Emit the 'mov' instruction.
532 unsigned Binary = 0xd << 21; // mov: Insts{24-21} = 0b1101
533
534 // Set the conditional execution predicate.
Evan Cheng97f48c32008-11-06 22:15:19 +0000535 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng90922132008-11-06 02:25:39 +0000536
537 // Encode Rd.
538 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
539
540 // Encode so_imm.
541 // Set bit I(25) to identify this is the immediate form of <shifter_op>
542 Binary |= 1 << ARMII::I_BitShift;
Evan Chenge7cbe412009-07-08 21:03:57 +0000543 Binary |= getMachineSoImmOpValue(V1);
Evan Cheng90922132008-11-06 02:25:39 +0000544 emitWordLE(Binary);
545
546 // Now the 'orr' instruction.
547 Binary = 0xc << 21; // orr: Insts{24-21} = 0b1100
548
549 // Set the conditional execution predicate.
Evan Cheng97f48c32008-11-06 22:15:19 +0000550 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng90922132008-11-06 02:25:39 +0000551
552 // Encode Rd.
553 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
554
555 // Encode Rn.
556 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRnShift;
557
558 // Encode so_imm.
559 // Set bit I(25) to identify this is the immediate form of <shifter_op>
560 Binary |= 1 << ARMII::I_BitShift;
Evan Chenge7cbe412009-07-08 21:03:57 +0000561 Binary |= getMachineSoImmOpValue(V2);
Evan Cheng90922132008-11-06 02:25:39 +0000562 emitWordLE(Binary);
563}
564
Chris Lattner33fabd72010-02-02 21:48:51 +0000565void ARMCodeEmitter::emitLEApcrelJTInstruction(const MachineInstr &MI) {
Evan Cheng4df60f52008-11-07 09:06:08 +0000566 // It's basically add r, pc, (LJTI - $+8)
Jim Grosbach764ab522009-08-11 15:33:49 +0000567
Evan Cheng4df60f52008-11-07 09:06:08 +0000568 const TargetInstrDesc &TID = MI.getDesc();
569
570 // Emit the 'add' instruction.
571 unsigned Binary = 0x4 << 21; // add: Insts{24-31} = 0b0100
572
573 // Set the conditional execution predicate
574 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
575
576 // Encode S bit if MI modifies CPSR.
577 Binary |= getAddrModeSBit(MI, TID);
578
579 // Encode Rd.
580 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
581
582 // Encode Rn which is PC.
583 Binary |= ARMRegisterInfo::getRegisterNumbering(ARM::PC) << ARMII::RegRnShift;
584
585 // Encode the displacement.
Evan Cheng4df60f52008-11-07 09:06:08 +0000586 Binary |= 1 << ARMII::I_BitShift;
587 emitJumpTableAddress(MI.getOperand(1).getIndex(), ARM::reloc_arm_jt_base);
588
589 emitWordLE(Binary);
590}
591
Chris Lattner33fabd72010-02-02 21:48:51 +0000592void ARMCodeEmitter::emitPseudoMoveInstruction(const MachineInstr &MI) {
Evan Chenga9562552008-11-14 20:09:11 +0000593 unsigned Opcode = MI.getDesc().Opcode;
594
595 // Part of binary is determined by TableGn.
596 unsigned Binary = getBinaryCodeForInstr(MI);
597
598 // Set the conditional execution predicate
599 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
600
601 // Encode S bit if MI modifies CPSR.
602 if (Opcode == ARM::MOVsrl_flag || Opcode == ARM::MOVsra_flag)
603 Binary |= 1 << ARMII::S_BitShift;
604
605 // Encode register def if there is one.
606 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
607
608 // Encode the shift operation.
609 switch (Opcode) {
610 default: break;
611 case ARM::MOVrx:
612 // rrx
613 Binary |= 0x6 << 4;
614 break;
615 case ARM::MOVsrl_flag:
616 // lsr #1
617 Binary |= (0x2 << 4) | (1 << 7);
618 break;
619 case ARM::MOVsra_flag:
620 // asr #1
621 Binary |= (0x4 << 4) | (1 << 7);
622 break;
623 }
624
625 // Encode register Rm.
626 Binary |= getMachineOpValue(MI, 1);
627
628 emitWordLE(Binary);
629}
630
Chris Lattner33fabd72010-02-02 21:48:51 +0000631void ARMCodeEmitter::addPCLabel(unsigned LabelID) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000632 DEBUG(errs() << " ** LPC" << LabelID << " @ "
633 << (void*)MCE.getCurrentPCValue() << '\n');
Evan Cheng83b5cf02008-11-05 23:22:34 +0000634 JTI->addPCLabelAddr(LabelID, MCE.getCurrentPCValue());
635}
636
Chris Lattner33fabd72010-02-02 21:48:51 +0000637void ARMCodeEmitter::emitPseudoInstruction(const MachineInstr &MI) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000638 unsigned Opcode = MI.getDesc().Opcode;
639 switch (Opcode) {
640 default:
Evan Cheng5adb66a2009-09-28 09:14:39 +0000641 llvm_unreachable("ARMCodeEmitter::emitPseudoInstruction");
Chris Lattner518bb532010-02-09 19:54:29 +0000642 case TargetOpcode::INLINEASM: {
Evan Chenge3066ab2008-11-19 23:21:33 +0000643 // We allow inline assembler nodes with empty bodies - they can
644 // implicitly define registers, which is ok for JIT.
645 if (MI.getOperand(0).getSymbolName()[0]) {
Chris Lattner75361b62010-04-07 22:58:41 +0000646 report_fatal_error("JIT does not support inline asm!");
Evan Chenge3066ab2008-11-19 23:21:33 +0000647 }
Evan Chengffa6d962008-11-13 23:36:57 +0000648 break;
649 }
Chris Lattner518bb532010-02-09 19:54:29 +0000650 case TargetOpcode::DBG_LABEL:
Chris Lattner7561d482010-03-14 02:33:54 +0000651 case TargetOpcode::EH_LABEL:
652 MCE.emitLabel(MI.getOperand(0).getMCSymbol());
653 break;
Chris Lattner518bb532010-02-09 19:54:29 +0000654 case TargetOpcode::IMPLICIT_DEF:
655 case TargetOpcode::KILL:
Evan Chengffa6d962008-11-13 23:36:57 +0000656 // Do nothing.
657 break;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000658 case ARM::CONSTPOOL_ENTRY:
659 emitConstPoolInstruction(MI);
660 break;
661 case ARM::PICADD: {
Evan Cheng25e04782008-11-04 00:50:32 +0000662 // Remember of the address of the PC label for relocation later.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000663 addPCLabel(MI.getOperand(2).getImm());
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000664 // PICADD is just an add instruction that implicitly read pc.
Evan Cheng437c1732008-11-07 22:30:53 +0000665 emitDataProcessingInstruction(MI, 0, ARM::PC);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000666 break;
667 }
668 case ARM::PICLDR:
669 case ARM::PICLDRB:
670 case ARM::PICSTR:
671 case ARM::PICSTRB: {
672 // Remember of the address of the PC label for relocation later.
673 addPCLabel(MI.getOperand(2).getImm());
674 // These are just load / store instructions that implicitly read pc.
Evan Cheng4df60f52008-11-07 09:06:08 +0000675 emitLoadStoreInstruction(MI, 0, ARM::PC);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000676 break;
677 }
678 case ARM::PICLDRH:
679 case ARM::PICLDRSH:
680 case ARM::PICLDRSB:
681 case ARM::PICSTRH: {
682 // Remember of the address of the PC label for relocation later.
683 addPCLabel(MI.getOperand(2).getImm());
684 // These are just load / store instructions that implicitly read pc.
685 emitMiscLoadStoreInstruction(MI, ARM::PC);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000686 break;
687 }
Zonr Changf86399b2010-05-25 08:42:45 +0000688
689 case ARM::MOVi32imm:
690 emitMOVi32immInstruction(MI);
691 break;
692
Evan Cheng90922132008-11-06 02:25:39 +0000693 case ARM::MOVi2pieces:
694 // Two instructions to materialize a constant.
695 emitMOVi2piecesInstruction(MI);
696 break;
Evan Cheng4df60f52008-11-07 09:06:08 +0000697 case ARM::LEApcrelJT:
698 // Materialize jumptable address.
699 emitLEApcrelJTInstruction(MI);
700 break;
Evan Chenga9562552008-11-14 20:09:11 +0000701 case ARM::MOVrx:
702 case ARM::MOVsrl_flag:
703 case ARM::MOVsra_flag:
704 emitPseudoMoveInstruction(MI);
705 break;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000706 }
707}
708
Bob Wilson87949d42010-03-17 21:16:45 +0000709unsigned ARMCodeEmitter::getMachineSoRegOpValue(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +0000710 const TargetInstrDesc &TID,
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000711 const MachineOperand &MO,
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000712 unsigned OpIdx) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000713 unsigned Binary = getMachineOpValue(MI, MO);
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000714
715 const MachineOperand &MO1 = MI.getOperand(OpIdx + 1);
716 const MachineOperand &MO2 = MI.getOperand(OpIdx + 2);
717 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(MO2.getImm());
718
719 // Encode the shift opcode.
720 unsigned SBits = 0;
721 unsigned Rs = MO1.getReg();
722 if (Rs) {
723 // Set shift operand (bit[7:4]).
724 // LSL - 0001
725 // LSR - 0011
726 // ASR - 0101
727 // ROR - 0111
728 // RRX - 0110 and bit[11:8] clear.
729 switch (SOpc) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000730 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000731 case ARM_AM::lsl: SBits = 0x1; break;
732 case ARM_AM::lsr: SBits = 0x3; break;
733 case ARM_AM::asr: SBits = 0x5; break;
734 case ARM_AM::ror: SBits = 0x7; break;
735 case ARM_AM::rrx: SBits = 0x6; break;
736 }
737 } else {
738 // Set shift operand (bit[6:4]).
739 // LSL - 000
740 // LSR - 010
741 // ASR - 100
742 // ROR - 110
743 switch (SOpc) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000744 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000745 case ARM_AM::lsl: SBits = 0x0; break;
746 case ARM_AM::lsr: SBits = 0x2; break;
747 case ARM_AM::asr: SBits = 0x4; break;
748 case ARM_AM::ror: SBits = 0x6; break;
749 }
750 }
751 Binary |= SBits << 4;
752 if (SOpc == ARM_AM::rrx)
753 return Binary;
754
755 // Encode the shift operation Rs or shift_imm (except rrx).
756 if (Rs) {
757 // Encode Rs bit[11:8].
758 assert(ARM_AM::getSORegOffset(MO2.getImm()) == 0);
759 return Binary |
760 (ARMRegisterInfo::getRegisterNumbering(Rs) << ARMII::RegRsShift);
761 }
762
763 // Encode shift_imm bit[11:7].
764 return Binary | ARM_AM::getSORegOffset(MO2.getImm()) << 7;
765}
766
Chris Lattner33fabd72010-02-02 21:48:51 +0000767unsigned ARMCodeEmitter::getMachineSoImmOpValue(unsigned SoImm) {
Evan Chenge7cbe412009-07-08 21:03:57 +0000768 int SoImmVal = ARM_AM::getSOImmVal(SoImm);
769 assert(SoImmVal != -1 && "Not a valid so_imm value!");
770
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000771 // Encode rotate_imm.
Evan Chenge7cbe412009-07-08 21:03:57 +0000772 unsigned Binary = (ARM_AM::getSOImmValRot((unsigned)SoImmVal) >> 1)
Evan Cheng97f48c32008-11-06 22:15:19 +0000773 << ARMII::SoRotImmShift;
774
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000775 // Encode immed_8.
Evan Chenge7cbe412009-07-08 21:03:57 +0000776 Binary |= ARM_AM::getSOImmValImm((unsigned)SoImmVal);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000777 return Binary;
778}
779
Chris Lattner33fabd72010-02-02 21:48:51 +0000780unsigned ARMCodeEmitter::getAddrModeSBit(const MachineInstr &MI,
Bob Wilson87949d42010-03-17 21:16:45 +0000781 const TargetInstrDesc &TID) const {
Evan Cheng97c573d2008-11-20 02:25:51 +0000782 for (unsigned i = MI.getNumOperands(), e = TID.getNumOperands(); i != e; --i){
Evan Cheng49a9f292008-09-12 22:45:55 +0000783 const MachineOperand &MO = MI.getOperand(i-1);
Dan Gohmand735b802008-10-03 15:45:36 +0000784 if (MO.isReg() && MO.isDef() && MO.getReg() == ARM::CPSR)
Evan Cheng49a9f292008-09-12 22:45:55 +0000785 return 1 << ARMII::S_BitShift;
786 }
787 return 0;
788}
789
Bob Wilson87949d42010-03-17 21:16:45 +0000790void ARMCodeEmitter::emitDataProcessingInstruction(const MachineInstr &MI,
Evan Cheng437c1732008-11-07 22:30:53 +0000791 unsigned ImplicitRd,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000792 unsigned ImplicitRn) {
Evan Chengedda31c2008-11-05 18:35:52 +0000793 const TargetInstrDesc &TID = MI.getDesc();
Evan Chengedda31c2008-11-05 18:35:52 +0000794
795 // Part of binary is determined by TableGn.
796 unsigned Binary = getBinaryCodeForInstr(MI);
797
Jim Grosbach33412622008-10-07 19:05:35 +0000798 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +0000799 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000800
Evan Cheng49a9f292008-09-12 22:45:55 +0000801 // Encode S bit if MI modifies CPSR.
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000802 Binary |= getAddrModeSBit(MI, TID);
Evan Cheng49a9f292008-09-12 22:45:55 +0000803
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000804 // Encode register def if there is one.
Evan Cheng49a9f292008-09-12 22:45:55 +0000805 unsigned NumDefs = TID.getNumDefs();
Evan Chenga964b7d2008-09-12 23:15:39 +0000806 unsigned OpIdx = 0;
Evan Cheng437c1732008-11-07 22:30:53 +0000807 if (NumDefs)
808 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
809 else if (ImplicitRd)
810 // Special handling for implicit use (e.g. PC).
811 Binary |= (ARMRegisterInfo::getRegisterNumbering(ImplicitRd)
812 << ARMII::RegRdShift);
Evan Cheng7602e112008-09-02 06:52:38 +0000813
Zonr Changf86399b2010-05-25 08:42:45 +0000814 if (TID.Opcode == ARM::MOVi16) {
815 // Get immediate from MI.
816 unsigned Lo16 = getMovi32Value(MI, MI.getOperand(OpIdx),
817 ARM::reloc_arm_movw);
818 // Encode imm which is the same as in emitMOVi32immInstruction().
819 Binary |= Lo16 & 0xFFF;
820 Binary |= ((Lo16 >> 12) & 0xF) << 16;
821 emitWordLE(Binary);
822 return;
823 } else if(TID.Opcode == ARM::MOVTi16) {
824 unsigned Hi16 = (getMovi32Value(MI, MI.getOperand(OpIdx),
825 ARM::reloc_arm_movt) >> 16);
826 Binary |= Hi16 & 0xFFF;
827 Binary |= ((Hi16 >> 12) & 0xF) << 16;
828 emitWordLE(Binary);
829 return;
Shih-wei Liao9f3b6a32010-05-26 04:46:50 +0000830 } else if ((TID.Opcode == ARM::BFC) || (TID.Opcode == ARM::BFI)) {
Shih-wei Liao6d37a292010-05-26 00:25:05 +0000831 uint32_t v = ~MI.getOperand(2).getImm();
832 int32_t lsb = CountTrailingZeros_32(v);
833 int32_t msb = (32 - CountLeadingZeros_32(v)) - 1;
Shih-wei Liao45469f32010-05-26 03:21:39 +0000834 // Instr{20-16} = msb, Instr{11-7} = lsb
Shih-wei Liao6d37a292010-05-26 00:25:05 +0000835 Binary |= (msb & 0x1F) << 16;
836 Binary |= (lsb & 0x1F) << 7;
837 emitWordLE(Binary);
838 return;
Shih-wei Liao45469f32010-05-26 03:21:39 +0000839 } else if ((TID.Opcode == ARM::UBFX) || (TID.Opcode == ARM::SBFX)) {
840 // Encode Rn in Instr{0-3}
841 Binary |= getMachineOpValue(MI, OpIdx++);
842
843 uint32_t lsb = MI.getOperand(OpIdx++).getImm();
844 uint32_t widthm1 = MI.getOperand(OpIdx++).getImm() - 1;
845
846 // Instr{20-16} = widthm1, Instr{11-7} = lsb
847 Binary |= (widthm1 & 0x1F) << 16;
848 Binary |= (lsb & 0x1F) << 7;
849 emitWordLE(Binary);
850 return;
Zonr Changf86399b2010-05-25 08:42:45 +0000851 }
852
Evan Chengd87293c2008-11-06 08:47:38 +0000853 // If this is a two-address operand, skip it. e.g. MOVCCr operand 1.
854 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
855 ++OpIdx;
856
Jim Grosbachefd30ba2008-10-01 18:16:49 +0000857 // Encode first non-shifter register operand if there is one.
Evan Chengedda31c2008-11-05 18:35:52 +0000858 bool isUnary = TID.TSFlags & ARMII::UnaryDP;
859 if (!isUnary) {
Evan Cheng83b5cf02008-11-05 23:22:34 +0000860 if (ImplicitRn)
861 // Special handling for implicit use (e.g. PC).
862 Binary |= (ARMRegisterInfo::getRegisterNumbering(ImplicitRn)
Evan Chengedda31c2008-11-05 18:35:52 +0000863 << ARMII::RegRnShift);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000864 else {
865 Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRnShift;
866 ++OpIdx;
867 }
Evan Cheng7602e112008-09-02 06:52:38 +0000868 }
869
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000870 // Encode shifter operand.
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000871 const MachineOperand &MO = MI.getOperand(OpIdx);
Evan Chengedda31c2008-11-05 18:35:52 +0000872 if ((TID.TSFlags & ARMII::FormMask) == ARMII::DPSoRegFrm) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000873 // Encode SoReg.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000874 emitWordLE(Binary | getMachineSoRegOpValue(MI, TID, MO, OpIdx));
Evan Chengedda31c2008-11-05 18:35:52 +0000875 return;
876 }
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000877
Evan Chengedda31c2008-11-05 18:35:52 +0000878 if (MO.isReg()) {
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000879 // Encode register Rm.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000880 emitWordLE(Binary | ARMRegisterInfo::getRegisterNumbering(MO.getReg()));
Evan Chengedda31c2008-11-05 18:35:52 +0000881 return;
882 }
Evan Cheng7602e112008-09-02 06:52:38 +0000883
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000884 // Encode so_imm.
Evan Chenge7cbe412009-07-08 21:03:57 +0000885 Binary |= getMachineSoImmOpValue((unsigned)MO.getImm());
Evan Chengedda31c2008-11-05 18:35:52 +0000886
Evan Cheng83b5cf02008-11-05 23:22:34 +0000887 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +0000888}
889
Bob Wilson87949d42010-03-17 21:16:45 +0000890void ARMCodeEmitter::emitLoadStoreInstruction(const MachineInstr &MI,
Evan Cheng4df60f52008-11-07 09:06:08 +0000891 unsigned ImplicitRd,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000892 unsigned ImplicitRn) {
Evan Cheng05c356e2008-11-08 01:44:13 +0000893 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng148cad82008-11-13 07:34:59 +0000894 unsigned Form = TID.TSFlags & ARMII::FormMask;
895 bool IsPrePost = (TID.TSFlags & ARMII::IndexModeMask) != 0;
Evan Cheng05c356e2008-11-08 01:44:13 +0000896
Evan Chengedda31c2008-11-05 18:35:52 +0000897 // Part of binary is determined by TableGn.
898 unsigned Binary = getBinaryCodeForInstr(MI);
899
Jim Grosbach33412622008-10-07 19:05:35 +0000900 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +0000901 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng057d0c32008-09-18 07:28:19 +0000902
Evan Cheng4df60f52008-11-07 09:06:08 +0000903 unsigned OpIdx = 0;
Evan Cheng148cad82008-11-13 07:34:59 +0000904
905 // Operand 0 of a pre- and post-indexed store is the address base
906 // writeback. Skip it.
907 bool Skipped = false;
908 if (IsPrePost && Form == ARMII::StFrm) {
909 ++OpIdx;
910 Skipped = true;
911 }
912
913 // Set first operand
Evan Cheng4df60f52008-11-07 09:06:08 +0000914 if (ImplicitRd)
915 // Special handling for implicit use (e.g. PC).
916 Binary |= (ARMRegisterInfo::getRegisterNumbering(ImplicitRd)
917 << ARMII::RegRdShift);
918 else
919 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
Evan Cheng7602e112008-09-02 06:52:38 +0000920
921 // Set second operand
Evan Cheng83b5cf02008-11-05 23:22:34 +0000922 if (ImplicitRn)
923 // Special handling for implicit use (e.g. PC).
924 Binary |= (ARMRegisterInfo::getRegisterNumbering(ImplicitRn)
925 << ARMII::RegRnShift);
Evan Cheng4df60f52008-11-07 09:06:08 +0000926 else
927 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Cheng7602e112008-09-02 06:52:38 +0000928
Evan Cheng05c356e2008-11-08 01:44:13 +0000929 // If this is a two-address operand, skip it. e.g. LDR_PRE.
Evan Cheng148cad82008-11-13 07:34:59 +0000930 if (!Skipped && TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
Evan Cheng05c356e2008-11-08 01:44:13 +0000931 ++OpIdx;
932
Evan Cheng83b5cf02008-11-05 23:22:34 +0000933 const MachineOperand &MO2 = MI.getOperand(OpIdx);
Evan Chengd87293c2008-11-06 08:47:38 +0000934 unsigned AM2Opc = (ImplicitRn == ARM::PC)
Evan Cheng83b5cf02008-11-05 23:22:34 +0000935 ? 0 : MI.getOperand(OpIdx+1).getImm();
Evan Cheng7602e112008-09-02 06:52:38 +0000936
Evan Chenge7de7e32008-09-13 01:44:01 +0000937 // Set bit U(23) according to sign of immed value (positive or negative).
Evan Cheng83b5cf02008-11-05 23:22:34 +0000938 Binary |= ((ARM_AM::getAM2Op(AM2Opc) == ARM_AM::add ? 1 : 0) <<
Evan Chenge7de7e32008-09-13 01:44:01 +0000939 ARMII::U_BitShift);
Evan Cheng7602e112008-09-02 06:52:38 +0000940 if (!MO2.getReg()) { // is immediate
Evan Cheng83b5cf02008-11-05 23:22:34 +0000941 if (ARM_AM::getAM2Offset(AM2Opc))
Evan Cheng7602e112008-09-02 06:52:38 +0000942 // Set the value of offset_12 field
Evan Cheng83b5cf02008-11-05 23:22:34 +0000943 Binary |= ARM_AM::getAM2Offset(AM2Opc);
944 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +0000945 return;
Evan Cheng7602e112008-09-02 06:52:38 +0000946 }
947
948 // Set bit I(25), because this is not in immediate enconding.
949 Binary |= 1 << ARMII::I_BitShift;
950 assert(TargetRegisterInfo::isPhysicalRegister(MO2.getReg()));
951 // Set bit[3:0] to the corresponding Rm register
952 Binary |= ARMRegisterInfo::getRegisterNumbering(MO2.getReg());
953
Evan Cheng70632912008-11-12 07:34:37 +0000954 // If this instr is in scaled register offset/index instruction, set
Evan Cheng7602e112008-09-02 06:52:38 +0000955 // shift_immed(bit[11:7]) and shift(bit[6:5]) fields.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000956 if (unsigned ShImm = ARM_AM::getAM2Offset(AM2Opc)) {
Evan Cheng70632912008-11-12 07:34:37 +0000957 Binary |= getShiftOp(AM2Opc) << ARMII::ShiftImmShift; // shift
958 Binary |= ShImm << ARMII::ShiftShift; // shift_immed
Evan Cheng7602e112008-09-02 06:52:38 +0000959 }
960
Evan Cheng83b5cf02008-11-05 23:22:34 +0000961 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +0000962}
963
Chris Lattner33fabd72010-02-02 21:48:51 +0000964void ARMCodeEmitter::emitMiscLoadStoreInstruction(const MachineInstr &MI,
Bob Wilson87949d42010-03-17 21:16:45 +0000965 unsigned ImplicitRn) {
Evan Cheng05c356e2008-11-08 01:44:13 +0000966 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng148cad82008-11-13 07:34:59 +0000967 unsigned Form = TID.TSFlags & ARMII::FormMask;
968 bool IsPrePost = (TID.TSFlags & ARMII::IndexModeMask) != 0;
Evan Cheng05c356e2008-11-08 01:44:13 +0000969
Evan Chengedda31c2008-11-05 18:35:52 +0000970 // Part of binary is determined by TableGn.
971 unsigned Binary = getBinaryCodeForInstr(MI);
972
Jim Grosbach33412622008-10-07 19:05:35 +0000973 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +0000974 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng057d0c32008-09-18 07:28:19 +0000975
Evan Cheng148cad82008-11-13 07:34:59 +0000976 unsigned OpIdx = 0;
977
978 // Operand 0 of a pre- and post-indexed store is the address base
979 // writeback. Skip it.
980 bool Skipped = false;
981 if (IsPrePost && Form == ARMII::StMiscFrm) {
982 ++OpIdx;
983 Skipped = true;
984 }
985
Evan Cheng7602e112008-09-02 06:52:38 +0000986 // Set first operand
Evan Cheng148cad82008-11-13 07:34:59 +0000987 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
Evan Cheng7602e112008-09-02 06:52:38 +0000988
Evan Cheng358dec52009-06-15 08:28:29 +0000989 // Skip LDRD and STRD's second operand.
990 if (TID.Opcode == ARM::LDRD || TID.Opcode == ARM::STRD)
991 ++OpIdx;
992
Evan Cheng7602e112008-09-02 06:52:38 +0000993 // Set second operand
Evan Cheng83b5cf02008-11-05 23:22:34 +0000994 if (ImplicitRn)
995 // Special handling for implicit use (e.g. PC).
996 Binary |= (ARMRegisterInfo::getRegisterNumbering(ImplicitRn)
997 << ARMII::RegRnShift);
Evan Cheng4df60f52008-11-07 09:06:08 +0000998 else
999 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001000
Evan Cheng05c356e2008-11-08 01:44:13 +00001001 // If this is a two-address operand, skip it. e.g. LDRH_POST.
Evan Cheng148cad82008-11-13 07:34:59 +00001002 if (!Skipped && TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
Evan Cheng05c356e2008-11-08 01:44:13 +00001003 ++OpIdx;
1004
Evan Cheng83b5cf02008-11-05 23:22:34 +00001005 const MachineOperand &MO2 = MI.getOperand(OpIdx);
Evan Chengd87293c2008-11-06 08:47:38 +00001006 unsigned AM3Opc = (ImplicitRn == ARM::PC)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001007 ? 0 : MI.getOperand(OpIdx+1).getImm();
Evan Cheng7602e112008-09-02 06:52:38 +00001008
Evan Chenge7de7e32008-09-13 01:44:01 +00001009 // Set bit U(23) according to sign of immed value (positive or negative)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001010 Binary |= ((ARM_AM::getAM3Op(AM3Opc) == ARM_AM::add ? 1 : 0) <<
Evan Cheng7602e112008-09-02 06:52:38 +00001011 ARMII::U_BitShift);
1012
1013 // If this instr is in register offset/index encoding, set bit[3:0]
1014 // to the corresponding Rm register.
1015 if (MO2.getReg()) {
1016 Binary |= ARMRegisterInfo::getRegisterNumbering(MO2.getReg());
Evan Cheng83b5cf02008-11-05 23:22:34 +00001017 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001018 return;
Evan Cheng7602e112008-09-02 06:52:38 +00001019 }
1020
Evan Chengd87293c2008-11-06 08:47:38 +00001021 // This instr is in immediate offset/index encoding, set bit 22 to 1.
Evan Cheng97f48c32008-11-06 22:15:19 +00001022 Binary |= 1 << ARMII::AM3_I_BitShift;
Evan Cheng83b5cf02008-11-05 23:22:34 +00001023 if (unsigned ImmOffs = ARM_AM::getAM3Offset(AM3Opc)) {
Evan Cheng7602e112008-09-02 06:52:38 +00001024 // Set operands
Evan Cheng70632912008-11-12 07:34:37 +00001025 Binary |= (ImmOffs >> 4) << ARMII::ImmHiShift; // immedH
1026 Binary |= (ImmOffs & 0xF); // immedL
Evan Cheng7602e112008-09-02 06:52:38 +00001027 }
1028
Evan Cheng83b5cf02008-11-05 23:22:34 +00001029 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001030}
1031
Evan Chengcd8e66a2008-11-11 21:48:44 +00001032static unsigned getAddrModeUPBits(unsigned Mode) {
1033 unsigned Binary = 0;
Evan Cheng7602e112008-09-02 06:52:38 +00001034
1035 // Set addressing mode by modifying bits U(23) and P(24)
1036 // IA - Increment after - bit U = 1 and bit P = 0
1037 // IB - Increment before - bit U = 1 and bit P = 1
1038 // DA - Decrement after - bit U = 0 and bit P = 0
1039 // DB - Decrement before - bit U = 0 and bit P = 1
Evan Cheng7602e112008-09-02 06:52:38 +00001040 switch (Mode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001041 default: llvm_unreachable("Unknown addressing sub-mode!");
Evan Cheng10bf7342009-09-09 23:55:03 +00001042 case ARM_AM::da: break;
Evan Cheng97f48c32008-11-06 22:15:19 +00001043 case ARM_AM::db: Binary |= 0x1 << ARMII::P_BitShift; break;
1044 case ARM_AM::ia: Binary |= 0x1 << ARMII::U_BitShift; break;
1045 case ARM_AM::ib: Binary |= 0x3 << ARMII::U_BitShift; break;
Evan Cheng7602e112008-09-02 06:52:38 +00001046 }
1047
Evan Chengcd8e66a2008-11-11 21:48:44 +00001048 return Binary;
1049}
1050
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001051void ARMCodeEmitter::emitLoadStoreMultipleInstruction(const MachineInstr &MI) {
1052 const TargetInstrDesc &TID = MI.getDesc();
1053 bool IsUpdating = (TID.TSFlags & ARMII::IndexModeMask) != 0;
1054
Evan Chengcd8e66a2008-11-11 21:48:44 +00001055 // Part of binary is determined by TableGn.
1056 unsigned Binary = getBinaryCodeForInstr(MI);
1057
1058 // Set the conditional execution predicate
1059 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1060
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001061 // Skip operand 0 of an instruction with base register update.
1062 unsigned OpIdx = 0;
1063 if (IsUpdating)
1064 ++OpIdx;
1065
Evan Chengcd8e66a2008-11-11 21:48:44 +00001066 // Set base address operand
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001067 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001068
1069 // Set addressing mode by modifying bits U(23) and P(24)
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001070 const MachineOperand &MO = MI.getOperand(OpIdx++);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001071 Binary |= getAddrModeUPBits(ARM_AM::getAM4SubMode(MO.getImm()));
1072
Evan Cheng7602e112008-09-02 06:52:38 +00001073 // Set bit W(21)
Bob Wilsonab346052010-03-16 17:46:45 +00001074 if (IsUpdating)
Evan Cheng97f48c32008-11-06 22:15:19 +00001075 Binary |= 0x1 << ARMII::W_BitShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001076
1077 // Set registers
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001078 for (unsigned i = OpIdx+2, e = MI.getNumOperands(); i != e; ++i) {
Evan Cheng7602e112008-09-02 06:52:38 +00001079 const MachineOperand &MO = MI.getOperand(i);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001080 if (!MO.isReg() || MO.isImplicit())
1081 break;
Evan Cheng7602e112008-09-02 06:52:38 +00001082 unsigned RegNum = ARMRegisterInfo::getRegisterNumbering(MO.getReg());
1083 assert(TargetRegisterInfo::isPhysicalRegister(MO.getReg()) &&
1084 RegNum < 16);
1085 Binary |= 0x1 << RegNum;
1086 }
1087
Evan Cheng83b5cf02008-11-05 23:22:34 +00001088 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001089}
1090
Chris Lattner33fabd72010-02-02 21:48:51 +00001091void ARMCodeEmitter::emitMulFrmInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001092 const TargetInstrDesc &TID = MI.getDesc();
1093
1094 // Part of binary is determined by TableGn.
1095 unsigned Binary = getBinaryCodeForInstr(MI);
1096
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001097 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001098 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001099
1100 // Encode S bit if MI modifies CPSR.
1101 Binary |= getAddrModeSBit(MI, TID);
1102
1103 // 32x32->64bit operations have two destination registers. The number
1104 // of register definitions will tell us if that's what we're dealing with.
Evan Cheng97f48c32008-11-06 22:15:19 +00001105 unsigned OpIdx = 0;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001106 if (TID.getNumDefs() == 2)
1107 Binary |= getMachineOpValue (MI, OpIdx++) << ARMII::RegRdLoShift;
1108
1109 // Encode Rd
1110 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdHiShift;
1111
1112 // Encode Rm
1113 Binary |= getMachineOpValue(MI, OpIdx++);
1114
1115 // Encode Rs
1116 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRsShift;
1117
Evan Chengfbc9d412008-11-06 01:21:28 +00001118 // Many multiple instructions (e.g. MLA) have three src operands. Encode
1119 // it as Rn (for multiply, that's in the same offset as RdLo.
Evan Cheng97f48c32008-11-06 22:15:19 +00001120 if (TID.getNumOperands() > OpIdx &&
1121 !TID.OpInfo[OpIdx].isPredicate() &&
1122 !TID.OpInfo[OpIdx].isOptionalDef())
1123 Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRdLoShift;
1124
1125 emitWordLE(Binary);
1126}
1127
Chris Lattner33fabd72010-02-02 21:48:51 +00001128void ARMCodeEmitter::emitExtendInstruction(const MachineInstr &MI) {
Evan Cheng97f48c32008-11-06 22:15:19 +00001129 const TargetInstrDesc &TID = MI.getDesc();
1130
1131 // Part of binary is determined by TableGn.
1132 unsigned Binary = getBinaryCodeForInstr(MI);
1133
1134 // Set the conditional execution predicate
1135 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1136
1137 unsigned OpIdx = 0;
1138
1139 // Encode Rd
1140 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
1141
1142 const MachineOperand &MO1 = MI.getOperand(OpIdx++);
1143 const MachineOperand &MO2 = MI.getOperand(OpIdx);
1144 if (MO2.isReg()) {
1145 // Two register operand form.
1146 // Encode Rn.
1147 Binary |= getMachineOpValue(MI, MO1) << ARMII::RegRnShift;
1148
1149 // Encode Rm.
1150 Binary |= getMachineOpValue(MI, MO2);
1151 ++OpIdx;
1152 } else {
1153 Binary |= getMachineOpValue(MI, MO1);
1154 }
1155
1156 // Encode rot imm (0, 8, 16, or 24) if it has a rotate immediate operand.
1157 if (MI.getOperand(OpIdx).isImm() &&
1158 !TID.OpInfo[OpIdx].isPredicate() &&
1159 !TID.OpInfo[OpIdx].isOptionalDef())
1160 Binary |= (getMachineOpValue(MI, OpIdx) / 8) << ARMII::ExtRotImmShift;
Evan Chengfbc9d412008-11-06 01:21:28 +00001161
Evan Cheng83b5cf02008-11-05 23:22:34 +00001162 emitWordLE(Binary);
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001163}
1164
Chris Lattner33fabd72010-02-02 21:48:51 +00001165void ARMCodeEmitter::emitMiscArithInstruction(const MachineInstr &MI) {
Evan Cheng8b59db32008-11-07 01:41:35 +00001166 const TargetInstrDesc &TID = MI.getDesc();
1167
1168 // Part of binary is determined by TableGn.
1169 unsigned Binary = getBinaryCodeForInstr(MI);
1170
1171 // Set the conditional execution predicate
1172 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1173
1174 unsigned OpIdx = 0;
1175
1176 // Encode Rd
1177 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
1178
1179 const MachineOperand &MO = MI.getOperand(OpIdx++);
1180 if (OpIdx == TID.getNumOperands() ||
1181 TID.OpInfo[OpIdx].isPredicate() ||
1182 TID.OpInfo[OpIdx].isOptionalDef()) {
1183 // Encode Rm and it's done.
1184 Binary |= getMachineOpValue(MI, MO);
1185 emitWordLE(Binary);
1186 return;
1187 }
1188
1189 // Encode Rn.
1190 Binary |= getMachineOpValue(MI, MO) << ARMII::RegRnShift;
1191
1192 // Encode Rm.
1193 Binary |= getMachineOpValue(MI, OpIdx++);
1194
1195 // Encode shift_imm.
1196 unsigned ShiftAmt = MI.getOperand(OpIdx).getImm();
1197 assert(ShiftAmt < 32 && "shift_imm range is 0 to 31!");
1198 Binary |= ShiftAmt << ARMII::ShiftShift;
Jim Grosbach764ab522009-08-11 15:33:49 +00001199
Evan Cheng8b59db32008-11-07 01:41:35 +00001200 emitWordLE(Binary);
1201}
1202
Chris Lattner33fabd72010-02-02 21:48:51 +00001203void ARMCodeEmitter::emitBranchInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001204 const TargetInstrDesc &TID = MI.getDesc();
1205
Torok Edwindac237e2009-07-08 20:53:28 +00001206 if (TID.Opcode == ARM::TPsoft) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001207 llvm_unreachable("ARM::TPsoft FIXME"); // FIXME
Torok Edwindac237e2009-07-08 20:53:28 +00001208 }
Evan Cheng12c3a532008-11-06 17:48:05 +00001209
Evan Cheng7602e112008-09-02 06:52:38 +00001210 // Part of binary is determined by TableGn.
1211 unsigned Binary = getBinaryCodeForInstr(MI);
1212
Evan Chengedda31c2008-11-05 18:35:52 +00001213 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001214 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Chengedda31c2008-11-05 18:35:52 +00001215
1216 // Set signed_immed_24 field
1217 Binary |= getMachineOpValue(MI, 0);
1218
Evan Cheng83b5cf02008-11-05 23:22:34 +00001219 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001220}
1221
Chris Lattner33fabd72010-02-02 21:48:51 +00001222void ARMCodeEmitter::emitInlineJumpTable(unsigned JTIndex) {
Evan Cheng4df60f52008-11-07 09:06:08 +00001223 // Remember the base address of the inline jump table.
Evan Cheng5788d1a2008-12-10 02:32:19 +00001224 uintptr_t JTBase = MCE.getCurrentPCValue();
Evan Cheng437c1732008-11-07 22:30:53 +00001225 JTI->addJumpTableBaseAddr(JTIndex, JTBase);
Chris Lattner893e1c92009-08-23 06:49:22 +00001226 DEBUG(errs() << " ** Jump Table #" << JTIndex << " @ " << (void*)JTBase
1227 << '\n');
Evan Cheng4df60f52008-11-07 09:06:08 +00001228
1229 // Now emit the jump table entries.
1230 const std::vector<MachineBasicBlock*> &MBBs = (*MJTEs)[JTIndex].MBBs;
1231 for (unsigned i = 0, e = MBBs.size(); i != e; ++i) {
1232 if (IsPIC)
1233 // DestBB address - JT base.
Evan Cheng437c1732008-11-07 22:30:53 +00001234 emitMachineBasicBlock(MBBs[i], ARM::reloc_arm_pic_jt, JTBase);
Evan Cheng4df60f52008-11-07 09:06:08 +00001235 else
1236 // Absolute DestBB address.
1237 emitMachineBasicBlock(MBBs[i], ARM::reloc_arm_absolute);
1238 emitWordLE(0);
1239 }
1240}
1241
Chris Lattner33fabd72010-02-02 21:48:51 +00001242void ARMCodeEmitter::emitMiscBranchInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001243 const TargetInstrDesc &TID = MI.getDesc();
Evan Chengedda31c2008-11-05 18:35:52 +00001244
Evan Cheng437c1732008-11-07 22:30:53 +00001245 // Handle jump tables.
Evan Cheng90daf4d2009-07-25 00:13:11 +00001246 if (TID.Opcode == ARM::BR_JTr || TID.Opcode == ARM::BR_JTadd) {
Evan Cheng437c1732008-11-07 22:30:53 +00001247 // First emit a ldr pc, [] instruction.
1248 emitDataProcessingInstruction(MI, ARM::PC);
1249
1250 // Then emit the inline jump table.
Evan Chengc9a41532009-07-08 00:05:05 +00001251 unsigned JTIndex =
Evan Cheng90daf4d2009-07-25 00:13:11 +00001252 (TID.Opcode == ARM::BR_JTr)
Evan Cheng437c1732008-11-07 22:30:53 +00001253 ? MI.getOperand(1).getIndex() : MI.getOperand(2).getIndex();
1254 emitInlineJumpTable(JTIndex);
1255 return;
Evan Cheng90daf4d2009-07-25 00:13:11 +00001256 } else if (TID.Opcode == ARM::BR_JTm) {
Evan Cheng4df60f52008-11-07 09:06:08 +00001257 // First emit a ldr pc, [] instruction.
1258 emitLoadStoreInstruction(MI, ARM::PC);
1259
1260 // Then emit the inline jump table.
Evan Cheng437c1732008-11-07 22:30:53 +00001261 emitInlineJumpTable(MI.getOperand(3).getIndex());
Evan Cheng4df60f52008-11-07 09:06:08 +00001262 return;
1263 }
1264
Evan Chengedda31c2008-11-05 18:35:52 +00001265 // Part of binary is determined by TableGn.
1266 unsigned Binary = getBinaryCodeForInstr(MI);
1267
1268 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001269 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Chengedda31c2008-11-05 18:35:52 +00001270
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001271 if (TID.Opcode == ARM::BX_RET || TID.Opcode == ARM::MOVPCLR)
Evan Chengedda31c2008-11-05 18:35:52 +00001272 // The return register is LR.
1273 Binary |= ARMRegisterInfo::getRegisterNumbering(ARM::LR);
Jim Grosbach764ab522009-08-11 15:33:49 +00001274 else
Evan Chengedda31c2008-11-05 18:35:52 +00001275 // otherwise, set the return register
1276 Binary |= getMachineOpValue(MI, 0);
1277
Evan Cheng83b5cf02008-11-05 23:22:34 +00001278 emitWordLE(Binary);
Evan Cheng148b6a42007-07-05 21:15:40 +00001279}
Evan Cheng7602e112008-09-02 06:52:38 +00001280
Evan Cheng80a11982008-11-12 06:41:41 +00001281static unsigned encodeVFPRd(const MachineInstr &MI, unsigned OpIdx) {
Evan Chengd06d48d2008-11-12 02:19:38 +00001282 unsigned RegD = MI.getOperand(OpIdx).getReg();
Evan Cheng80a11982008-11-12 06:41:41 +00001283 unsigned Binary = 0;
Evan Chengd06d48d2008-11-12 02:19:38 +00001284 bool isSPVFP = false;
Evan Cheng8295d992009-07-22 05:55:18 +00001285 RegD = ARMRegisterInfo::getRegisterNumbering(RegD, &isSPVFP);
Evan Chengd06d48d2008-11-12 02:19:38 +00001286 if (!isSPVFP)
1287 Binary |= RegD << ARMII::RegRdShift;
1288 else {
1289 Binary |= ((RegD & 0x1E) >> 1) << ARMII::RegRdShift;
1290 Binary |= (RegD & 0x01) << ARMII::D_BitShift;
1291 }
Evan Cheng80a11982008-11-12 06:41:41 +00001292 return Binary;
1293}
Evan Cheng78be83d2008-11-11 19:40:26 +00001294
Evan Cheng80a11982008-11-12 06:41:41 +00001295static unsigned encodeVFPRn(const MachineInstr &MI, unsigned OpIdx) {
Evan Chengd06d48d2008-11-12 02:19:38 +00001296 unsigned RegN = MI.getOperand(OpIdx).getReg();
Evan Cheng80a11982008-11-12 06:41:41 +00001297 unsigned Binary = 0;
1298 bool isSPVFP = false;
Evan Cheng8295d992009-07-22 05:55:18 +00001299 RegN = ARMRegisterInfo::getRegisterNumbering(RegN, &isSPVFP);
Evan Chengd06d48d2008-11-12 02:19:38 +00001300 if (!isSPVFP)
1301 Binary |= RegN << ARMII::RegRnShift;
1302 else {
1303 Binary |= ((RegN & 0x1E) >> 1) << ARMII::RegRnShift;
1304 Binary |= (RegN & 0x01) << ARMII::N_BitShift;
1305 }
Evan Cheng80a11982008-11-12 06:41:41 +00001306 return Binary;
1307}
Evan Chengd06d48d2008-11-12 02:19:38 +00001308
Evan Cheng80a11982008-11-12 06:41:41 +00001309static unsigned encodeVFPRm(const MachineInstr &MI, unsigned OpIdx) {
1310 unsigned RegM = MI.getOperand(OpIdx).getReg();
1311 unsigned Binary = 0;
1312 bool isSPVFP = false;
Evan Cheng8295d992009-07-22 05:55:18 +00001313 RegM = ARMRegisterInfo::getRegisterNumbering(RegM, &isSPVFP);
Evan Cheng80a11982008-11-12 06:41:41 +00001314 if (!isSPVFP)
1315 Binary |= RegM;
1316 else {
1317 Binary |= ((RegM & 0x1E) >> 1);
1318 Binary |= (RegM & 0x01) << ARMII::M_BitShift;
Evan Cheng78be83d2008-11-11 19:40:26 +00001319 }
Evan Cheng80a11982008-11-12 06:41:41 +00001320 return Binary;
1321}
1322
Chris Lattner33fabd72010-02-02 21:48:51 +00001323void ARMCodeEmitter::emitVFPArithInstruction(const MachineInstr &MI) {
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001324 const TargetInstrDesc &TID = MI.getDesc();
1325
1326 // Part of binary is determined by TableGn.
1327 unsigned Binary = getBinaryCodeForInstr(MI);
1328
1329 // Set the conditional execution predicate
1330 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1331
1332 unsigned OpIdx = 0;
1333 assert((Binary & ARMII::D_BitShift) == 0 &&
1334 (Binary & ARMII::N_BitShift) == 0 &&
1335 (Binary & ARMII::M_BitShift) == 0 && "VFP encoding bug!");
1336
1337 // Encode Dd / Sd.
1338 Binary |= encodeVFPRd(MI, OpIdx++);
1339
1340 // If this is a two-address operand, skip it, e.g. FMACD.
1341 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1342 ++OpIdx;
1343
1344 // Encode Dn / Sn.
1345 if ((TID.TSFlags & ARMII::FormMask) == ARMII::VFPBinaryFrm)
Evan Cheng3f4924e2008-11-12 08:14:21 +00001346 Binary |= encodeVFPRn(MI, OpIdx++);
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001347
1348 if (OpIdx == TID.getNumOperands() ||
1349 TID.OpInfo[OpIdx].isPredicate() ||
1350 TID.OpInfo[OpIdx].isOptionalDef()) {
1351 // FCMPEZD etc. has only one operand.
1352 emitWordLE(Binary);
1353 return;
1354 }
1355
1356 // Encode Dm / Sm.
1357 Binary |= encodeVFPRm(MI, OpIdx);
Jim Grosbach764ab522009-08-11 15:33:49 +00001358
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001359 emitWordLE(Binary);
1360}
1361
Bob Wilson87949d42010-03-17 21:16:45 +00001362void ARMCodeEmitter::emitVFPConversionInstruction(const MachineInstr &MI) {
Evan Cheng80a11982008-11-12 06:41:41 +00001363 const TargetInstrDesc &TID = MI.getDesc();
1364 unsigned Form = TID.TSFlags & ARMII::FormMask;
1365
1366 // Part of binary is determined by TableGn.
1367 unsigned Binary = getBinaryCodeForInstr(MI);
1368
1369 // Set the conditional execution predicate
1370 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1371
1372 switch (Form) {
1373 default: break;
1374 case ARMII::VFPConv1Frm:
1375 case ARMII::VFPConv2Frm:
1376 case ARMII::VFPConv3Frm:
1377 // Encode Dd / Sd.
1378 Binary |= encodeVFPRd(MI, 0);
1379 break;
1380 case ARMII::VFPConv4Frm:
1381 // Encode Dn / Sn.
1382 Binary |= encodeVFPRn(MI, 0);
1383 break;
1384 case ARMII::VFPConv5Frm:
1385 // Encode Dm / Sm.
1386 Binary |= encodeVFPRm(MI, 0);
1387 break;
1388 }
1389
1390 switch (Form) {
1391 default: break;
1392 case ARMII::VFPConv1Frm:
1393 // Encode Dm / Sm.
1394 Binary |= encodeVFPRm(MI, 1);
Evan Cheng67fd91f2008-11-13 07:46:59 +00001395 break;
Evan Cheng80a11982008-11-12 06:41:41 +00001396 case ARMII::VFPConv2Frm:
1397 case ARMII::VFPConv3Frm:
1398 // Encode Dn / Sn.
1399 Binary |= encodeVFPRn(MI, 1);
1400 break;
1401 case ARMII::VFPConv4Frm:
1402 case ARMII::VFPConv5Frm:
1403 // Encode Dd / Sd.
1404 Binary |= encodeVFPRd(MI, 1);
1405 break;
1406 }
1407
1408 if (Form == ARMII::VFPConv5Frm)
1409 // Encode Dn / Sn.
1410 Binary |= encodeVFPRn(MI, 2);
1411 else if (Form == ARMII::VFPConv3Frm)
1412 // Encode Dm / Sm.
1413 Binary |= encodeVFPRm(MI, 2);
Evan Cheng78be83d2008-11-11 19:40:26 +00001414
1415 emitWordLE(Binary);
1416}
1417
Chris Lattner33fabd72010-02-02 21:48:51 +00001418void ARMCodeEmitter::emitVFPLoadStoreInstruction(const MachineInstr &MI) {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001419 // Part of binary is determined by TableGn.
1420 unsigned Binary = getBinaryCodeForInstr(MI);
1421
1422 // Set the conditional execution predicate
1423 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1424
1425 unsigned OpIdx = 0;
1426
1427 // Encode Dd / Sd.
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001428 Binary |= encodeVFPRd(MI, OpIdx++);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001429
1430 // Encode address base.
1431 const MachineOperand &Base = MI.getOperand(OpIdx++);
1432 Binary |= getMachineOpValue(MI, Base) << ARMII::RegRnShift;
1433
1434 // If there is a non-zero immediate offset, encode it.
1435 if (Base.isReg()) {
1436 const MachineOperand &Offset = MI.getOperand(OpIdx);
1437 if (unsigned ImmOffs = ARM_AM::getAM5Offset(Offset.getImm())) {
1438 if (ARM_AM::getAM5Op(Offset.getImm()) == ARM_AM::add)
1439 Binary |= 1 << ARMII::U_BitShift;
Evan Cheng607f1b42008-11-12 08:21:12 +00001440 Binary |= ImmOffs;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001441 emitWordLE(Binary);
1442 return;
1443 }
1444 }
1445
1446 // If immediate offset is omitted, default to +0.
1447 Binary |= 1 << ARMII::U_BitShift;
1448
1449 emitWordLE(Binary);
1450}
1451
Bob Wilson87949d42010-03-17 21:16:45 +00001452void
1453ARMCodeEmitter::emitVFPLoadStoreMultipleInstruction(const MachineInstr &MI) {
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001454 const TargetInstrDesc &TID = MI.getDesc();
1455 bool IsUpdating = (TID.TSFlags & ARMII::IndexModeMask) != 0;
1456
Evan Chengcd8e66a2008-11-11 21:48:44 +00001457 // Part of binary is determined by TableGn.
1458 unsigned Binary = getBinaryCodeForInstr(MI);
1459
1460 // Set the conditional execution predicate
1461 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1462
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001463 // Skip operand 0 of an instruction with base register update.
1464 unsigned OpIdx = 0;
1465 if (IsUpdating)
1466 ++OpIdx;
1467
Evan Chengcd8e66a2008-11-11 21:48:44 +00001468 // Set base address operand
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001469 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001470
1471 // Set addressing mode by modifying bits U(23) and P(24)
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001472 const MachineOperand &MO = MI.getOperand(OpIdx++);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001473 Binary |= getAddrModeUPBits(ARM_AM::getAM5SubMode(MO.getImm()));
1474
1475 // Set bit W(21)
Bob Wilson2d357f62010-03-16 18:38:09 +00001476 if (IsUpdating)
Evan Chengcd8e66a2008-11-11 21:48:44 +00001477 Binary |= 0x1 << ARMII::W_BitShift;
1478
1479 // First register is encoded in Dd.
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001480 Binary |= encodeVFPRd(MI, OpIdx+2);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001481
1482 // Number of registers are encoded in offset field.
1483 unsigned NumRegs = 1;
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001484 for (unsigned i = OpIdx+3, e = MI.getNumOperands(); i != e; ++i) {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001485 const MachineOperand &MO = MI.getOperand(i);
1486 if (!MO.isReg() || MO.isImplicit())
1487 break;
1488 ++NumRegs;
1489 }
Shih-wei Liao5170b712010-05-26 00:02:28 +00001490 // Bit 8 will be set if <list> is consecutive 64-bit registers (e.g., D0)
1491 // Otherwise, it will be 0, in the case of 32-bit registers.
1492 if(Binary & 0x100)
1493 Binary |= NumRegs * 2;
1494 else
1495 Binary |= NumRegs;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001496
1497 emitWordLE(Binary);
1498}
1499
Chris Lattner33fabd72010-02-02 21:48:51 +00001500void ARMCodeEmitter::emitMiscInstruction(const MachineInstr &MI) {
Zonr Changf3c770a2010-05-25 10:23:52 +00001501 unsigned Opcode = MI.getDesc().Opcode;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001502 // Part of binary is determined by TableGn.
1503 unsigned Binary = getBinaryCodeForInstr(MI);
1504
1505 // Set the conditional execution predicate
1506 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1507
Zonr Changf3c770a2010-05-25 10:23:52 +00001508 switch(Opcode) {
1509 default:
1510 llvm_unreachable("ARMCodeEmitter::emitMiscInstruction");
1511
1512 case ARM::FMSTAT:
1513 // No further encoding needed.
1514 break;
1515
1516 case ARM::VMRS:
1517 case ARM::VMSR: {
1518 const MachineOperand &MO0 = MI.getOperand(0);
1519 // Encode Rt.
1520 Binary |= ARMRegisterInfo::getRegisterNumbering(MO0.getReg())
1521 << ARMII::RegRdShift;
1522 break;
1523 }
1524
1525 case ARM::FCONSTD:
1526 case ARM::FCONSTS: {
1527 // Encode Dd / Sd.
1528 Binary |= encodeVFPRd(MI, 0);
1529
1530 // Encode imm., Table A7-18 VFP modified immediate constants
1531 const MachineOperand &MO1 = MI.getOperand(1);
1532 unsigned Imm = static_cast<unsigned>(MO1.getFPImm()->getValueAPF()
1533 .bitcastToAPInt().getHiBits(32).getLimitedValue());
1534 unsigned ModifiedImm;
1535
1536 if(Opcode == ARM::FCONSTS)
1537 ModifiedImm = (Imm & 0x80000000) >> 24 | // a
1538 (Imm & 0x03F80000) >> 19; // bcdefgh
1539 else // Opcode == ARM::FCONSTD
1540 ModifiedImm = (Imm & 0x80000000) >> 24 | // a
1541 (Imm & 0x007F0000) >> 16; // bcdefgh
1542
1543 // Insts{19-16} = abcd, Insts{3-0} = efgh
1544 Binary |= ((ModifiedImm & 0xF0) >> 4) << 16;
1545 Binary |= (ModifiedImm & 0xF);
1546 break;
1547 }
1548 }
1549
Evan Chengcd8e66a2008-11-11 21:48:44 +00001550 emitWordLE(Binary);
1551}
1552
Bob Wilson1a913ed2010-06-11 21:34:50 +00001553static unsigned encodeNEONRd(const MachineInstr &MI, unsigned OpIdx) {
1554 unsigned RegD = MI.getOperand(OpIdx).getReg();
1555 unsigned Binary = 0;
1556 RegD = ARMRegisterInfo::getRegisterNumbering(RegD);
1557 Binary |= (RegD & 0xf) << ARMII::RegRdShift;
1558 Binary |= ((RegD >> 4) & 1) << ARMII::D_BitShift;
1559 return Binary;
1560}
1561
Bob Wilson583a2a02010-06-25 21:17:19 +00001562static unsigned encodeNEONRm(const MachineInstr &MI, unsigned OpIdx) {
1563 unsigned RegM = MI.getOperand(OpIdx).getReg();
1564 unsigned Binary = 0;
1565 RegM = ARMRegisterInfo::getRegisterNumbering(RegM);
1566 Binary |= (RegM & 0xf);
1567 Binary |= ((RegM >> 4) & 1) << ARMII::M_BitShift;
1568 return Binary;
1569}
1570
1571void ARMCodeEmitter::emitNEON1RegModImmInstruction(const MachineInstr &MI) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00001572 unsigned Binary = getBinaryCodeForInstr(MI);
1573 // Destination register is encoded in Dd.
1574 Binary |= encodeNEONRd(MI, 0);
1575 // Immediate fields: Op, Cmode, I, Imm3, Imm4
1576 unsigned Imm = MI.getOperand(1).getImm();
1577 unsigned Op = (Imm >> 12) & 1;
1578 Binary |= (Op << 5);
1579 unsigned Cmode = (Imm >> 8) & 0xf;
1580 Binary |= (Cmode << 8);
1581 unsigned I = (Imm >> 7) & 1;
1582 Binary |= (I << 24);
1583 unsigned Imm3 = (Imm >> 4) & 0x7;
1584 Binary |= (Imm3 << 16);
1585 unsigned Imm4 = Imm & 0xf;
1586 Binary |= Imm4;
1587 emitWordLE(Binary);
1588}
1589
Bob Wilson583a2a02010-06-25 21:17:19 +00001590void ARMCodeEmitter::emitNEON2RegInstruction(const MachineInstr &MI) {
1591 unsigned Binary = getBinaryCodeForInstr(MI);
1592 // Destination register is encoded in Dd.
1593 Binary |= encodeNEONRd(MI, 0);
1594 Binary |= encodeNEONRm(MI, 1);
1595 // FIXME: This does not handle VDUPfdf or VDUPfqf.
1596 emitWordLE(Binary);
1597}
1598
Evan Cheng7602e112008-09-02 06:52:38 +00001599#include "ARMGenCodeEmitter.inc"