blob: ccb6b16d3acfd7ddaaaac0bb47e0e2f3b0be518c [file] [log] [blame]
Jia Liu31d157a2012-02-18 12:03:15 +00001//===-- ARMBaseInstrInfo.cpp - ARM Instruction Information ----------------===//
David Goodwin334c2642009-07-08 16:09:28 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the Base ARM implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "ARMBaseInstrInfo.h"
15#include "ARM.h"
Craig Topper0e5233a2012-03-26 00:45:15 +000016#include "ARMBaseRegisterInfo.h"
Evan Chengd457e6e2009-11-07 04:04:34 +000017#include "ARMConstantPoolValue.h"
Evan Cheng48575f62010-12-05 22:04:16 +000018#include "ARMHazardRecognizer.h"
David Goodwin334c2642009-07-08 16:09:28 +000019#include "ARMMachineFunctionInfo.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000020#include "MCTargetDesc/ARMAddressingModes.h"
Evan Chengfdc83402009-11-08 00:15:23 +000021#include "llvm/Constants.h"
22#include "llvm/Function.h"
23#include "llvm/GlobalValue.h"
David Goodwin334c2642009-07-08 16:09:28 +000024#include "llvm/CodeGen/LiveVariables.h"
Evan Chengd457e6e2009-11-07 04:04:34 +000025#include "llvm/CodeGen/MachineConstantPool.h"
David Goodwin334c2642009-07-08 16:09:28 +000026#include "llvm/CodeGen/MachineFrameInfo.h"
27#include "llvm/CodeGen/MachineInstrBuilder.h"
28#include "llvm/CodeGen/MachineJumpTableInfo.h"
Anton Korobeynikov249fb332009-10-07 00:06:35 +000029#include "llvm/CodeGen/MachineMemOperand.h"
Evan Cheng2457f2c2010-05-22 01:47:14 +000030#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000031#include "llvm/CodeGen/SelectionDAGNodes.h"
Chris Lattneraf76e592009-08-22 20:48:53 +000032#include "llvm/MC/MCAsmInfo.h"
Jakub Staszakf81b7f62011-07-10 02:58:07 +000033#include "llvm/Support/BranchProbability.h"
David Goodwin334c2642009-07-08 16:09:28 +000034#include "llvm/Support/CommandLine.h"
Anton Korobeynikovf95215f2009-11-02 00:10:38 +000035#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000036#include "llvm/Support/ErrorHandling.h"
Bill Wendling40a5eb12010-11-01 20:41:43 +000037#include "llvm/ADT/STLExtras.h"
Evan Cheng22fee2d2011-06-28 20:07:07 +000038
Evan Cheng4db3cff2011-07-01 17:57:27 +000039#define GET_INSTRINFO_CTOR
Evan Cheng22fee2d2011-06-28 20:07:07 +000040#include "ARMGenInstrInfo.inc"
41
David Goodwin334c2642009-07-08 16:09:28 +000042using namespace llvm;
43
44static cl::opt<bool>
45EnableARM3Addr("enable-arm-3-addr-conv", cl::Hidden,
46 cl::desc("Enable ARM 2-addr to 3-addr conv"));
47
Jakob Stoklund Olesen61545822011-08-31 17:00:02 +000048static cl::opt<bool>
Jakob Stoklund Olesen3805d852011-11-15 23:53:18 +000049WidenVMOVS("widen-vmovs", cl::Hidden, cl::init(true),
Jakob Stoklund Olesen61545822011-08-31 17:00:02 +000050 cl::desc("Widen ARM vmovs to vmovd when possible"));
51
Evan Cheng48575f62010-12-05 22:04:16 +000052/// ARM_MLxEntry - Record information about MLA / MLS instructions.
53struct ARM_MLxEntry {
54 unsigned MLxOpc; // MLA / MLS opcode
55 unsigned MulOpc; // Expanded multiplication opcode
56 unsigned AddSubOpc; // Expanded add / sub opcode
57 bool NegAcc; // True if the acc is negated before the add / sub.
58 bool HasLane; // True if instruction has an extra "lane" operand.
59};
60
61static const ARM_MLxEntry ARM_MLxTable[] = {
62 // MLxOpc, MulOpc, AddSubOpc, NegAcc, HasLane
63 // fp scalar ops
64 { ARM::VMLAS, ARM::VMULS, ARM::VADDS, false, false },
65 { ARM::VMLSS, ARM::VMULS, ARM::VSUBS, false, false },
66 { ARM::VMLAD, ARM::VMULD, ARM::VADDD, false, false },
67 { ARM::VMLSD, ARM::VMULD, ARM::VSUBD, false, false },
Evan Cheng48575f62010-12-05 22:04:16 +000068 { ARM::VNMLAS, ARM::VNMULS, ARM::VSUBS, true, false },
69 { ARM::VNMLSS, ARM::VMULS, ARM::VSUBS, true, false },
70 { ARM::VNMLAD, ARM::VNMULD, ARM::VSUBD, true, false },
71 { ARM::VNMLSD, ARM::VMULD, ARM::VSUBD, true, false },
72
73 // fp SIMD ops
74 { ARM::VMLAfd, ARM::VMULfd, ARM::VADDfd, false, false },
75 { ARM::VMLSfd, ARM::VMULfd, ARM::VSUBfd, false, false },
76 { ARM::VMLAfq, ARM::VMULfq, ARM::VADDfq, false, false },
77 { ARM::VMLSfq, ARM::VMULfq, ARM::VSUBfq, false, false },
78 { ARM::VMLAslfd, ARM::VMULslfd, ARM::VADDfd, false, true },
79 { ARM::VMLSslfd, ARM::VMULslfd, ARM::VSUBfd, false, true },
80 { ARM::VMLAslfq, ARM::VMULslfq, ARM::VADDfq, false, true },
81 { ARM::VMLSslfq, ARM::VMULslfq, ARM::VSUBfq, false, true },
82};
83
Anton Korobeynikovf95215f2009-11-02 00:10:38 +000084ARMBaseInstrInfo::ARMBaseInstrInfo(const ARMSubtarget& STI)
Evan Cheng4db3cff2011-07-01 17:57:27 +000085 : ARMGenInstrInfo(ARM::ADJCALLSTACKDOWN, ARM::ADJCALLSTACKUP),
Anton Korobeynikovf95215f2009-11-02 00:10:38 +000086 Subtarget(STI) {
Evan Cheng48575f62010-12-05 22:04:16 +000087 for (unsigned i = 0, e = array_lengthof(ARM_MLxTable); i != e; ++i) {
88 if (!MLxEntryMap.insert(std::make_pair(ARM_MLxTable[i].MLxOpc, i)).second)
89 assert(false && "Duplicated entries?");
90 MLxHazardOpcodes.insert(ARM_MLxTable[i].AddSubOpc);
91 MLxHazardOpcodes.insert(ARM_MLxTable[i].MulOpc);
92 }
93}
94
Andrew Trick2da8bc82010-12-24 05:03:26 +000095// Use a ScoreboardHazardRecognizer for prepass ARM scheduling. TargetInstrImpl
96// currently defaults to no prepass hazard recognizer.
Evan Cheng48575f62010-12-05 22:04:16 +000097ScheduleHazardRecognizer *ARMBaseInstrInfo::
Andrew Trick2da8bc82010-12-24 05:03:26 +000098CreateTargetHazardRecognizer(const TargetMachine *TM,
99 const ScheduleDAG *DAG) const {
Andrew Trickc8bfd1d2011-01-21 05:51:33 +0000100 if (usePreRAHazardRecognizer()) {
Andrew Trick2da8bc82010-12-24 05:03:26 +0000101 const InstrItineraryData *II = TM->getInstrItineraryData();
102 return new ScoreboardHazardRecognizer(II, DAG, "pre-RA-sched");
103 }
104 return TargetInstrInfoImpl::CreateTargetHazardRecognizer(TM, DAG);
105}
106
107ScheduleHazardRecognizer *ARMBaseInstrInfo::
108CreateTargetPostRAHazardRecognizer(const InstrItineraryData *II,
109 const ScheduleDAG *DAG) const {
Evan Cheng48575f62010-12-05 22:04:16 +0000110 if (Subtarget.isThumb2() || Subtarget.hasVFP2())
111 return (ScheduleHazardRecognizer *)
Andrew Trick2da8bc82010-12-24 05:03:26 +0000112 new ARMHazardRecognizer(II, *this, getRegisterInfo(), Subtarget, DAG);
113 return TargetInstrInfoImpl::CreateTargetPostRAHazardRecognizer(II, DAG);
David Goodwin334c2642009-07-08 16:09:28 +0000114}
115
116MachineInstr *
117ARMBaseInstrInfo::convertToThreeAddress(MachineFunction::iterator &MFI,
118 MachineBasicBlock::iterator &MBBI,
119 LiveVariables *LV) const {
Evan Cheng78703dd2009-07-27 18:44:00 +0000120 // FIXME: Thumb2 support.
121
David Goodwin334c2642009-07-08 16:09:28 +0000122 if (!EnableARM3Addr)
123 return NULL;
124
125 MachineInstr *MI = MBBI;
126 MachineFunction &MF = *MI->getParent()->getParent();
Bruno Cardoso Lopes99405df2010-06-08 22:51:23 +0000127 uint64_t TSFlags = MI->getDesc().TSFlags;
David Goodwin334c2642009-07-08 16:09:28 +0000128 bool isPre = false;
129 switch ((TSFlags & ARMII::IndexModeMask) >> ARMII::IndexModeShift) {
130 default: return NULL;
131 case ARMII::IndexModePre:
132 isPre = true;
133 break;
134 case ARMII::IndexModePost:
135 break;
136 }
137
138 // Try splitting an indexed load/store to an un-indexed one plus an add/sub
139 // operation.
140 unsigned MemOpc = getUnindexedOpcode(MI->getOpcode());
141 if (MemOpc == 0)
142 return NULL;
143
144 MachineInstr *UpdateMI = NULL;
145 MachineInstr *MemMI = NULL;
146 unsigned AddrMode = (TSFlags & ARMII::AddrModeMask);
Evan Chenge837dea2011-06-28 19:10:37 +0000147 const MCInstrDesc &MCID = MI->getDesc();
148 unsigned NumOps = MCID.getNumOperands();
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000149 bool isLoad = !MI->mayStore();
David Goodwin334c2642009-07-08 16:09:28 +0000150 const MachineOperand &WB = isLoad ? MI->getOperand(1) : MI->getOperand(0);
151 const MachineOperand &Base = MI->getOperand(2);
152 const MachineOperand &Offset = MI->getOperand(NumOps-3);
153 unsigned WBReg = WB.getReg();
154 unsigned BaseReg = Base.getReg();
155 unsigned OffReg = Offset.getReg();
156 unsigned OffImm = MI->getOperand(NumOps-2).getImm();
157 ARMCC::CondCodes Pred = (ARMCC::CondCodes)MI->getOperand(NumOps-1).getImm();
158 switch (AddrMode) {
Craig Topperbc219812012-02-07 02:50:20 +0000159 default: llvm_unreachable("Unknown indexed op!");
David Goodwin334c2642009-07-08 16:09:28 +0000160 case ARMII::AddrMode2: {
161 bool isSub = ARM_AM::getAM2Op(OffImm) == ARM_AM::sub;
162 unsigned Amt = ARM_AM::getAM2Offset(OffImm);
163 if (OffReg == 0) {
Evan Chenge7cbe412009-07-08 21:03:57 +0000164 if (ARM_AM::getSOImmVal(Amt) == -1)
David Goodwin334c2642009-07-08 16:09:28 +0000165 // Can't encode it in a so_imm operand. This transformation will
166 // add more than 1 instruction. Abandon!
167 return NULL;
168 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
Evan Cheng78703dd2009-07-27 18:44:00 +0000169 get(isSub ? ARM::SUBri : ARM::ADDri), WBReg)
Evan Chenge7cbe412009-07-08 21:03:57 +0000170 .addReg(BaseReg).addImm(Amt)
David Goodwin334c2642009-07-08 16:09:28 +0000171 .addImm(Pred).addReg(0).addReg(0);
172 } else if (Amt != 0) {
173 ARM_AM::ShiftOpc ShOpc = ARM_AM::getAM2ShiftOpc(OffImm);
174 unsigned SOOpc = ARM_AM::getSORegOpc(ShOpc, Amt);
175 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
Owen Anderson92a20222011-07-21 18:54:16 +0000176 get(isSub ? ARM::SUBrsi : ARM::ADDrsi), WBReg)
David Goodwin334c2642009-07-08 16:09:28 +0000177 .addReg(BaseReg).addReg(OffReg).addReg(0).addImm(SOOpc)
178 .addImm(Pred).addReg(0).addReg(0);
179 } else
180 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
Evan Cheng78703dd2009-07-27 18:44:00 +0000181 get(isSub ? ARM::SUBrr : ARM::ADDrr), WBReg)
David Goodwin334c2642009-07-08 16:09:28 +0000182 .addReg(BaseReg).addReg(OffReg)
183 .addImm(Pred).addReg(0).addReg(0);
184 break;
185 }
186 case ARMII::AddrMode3 : {
187 bool isSub = ARM_AM::getAM3Op(OffImm) == ARM_AM::sub;
188 unsigned Amt = ARM_AM::getAM3Offset(OffImm);
189 if (OffReg == 0)
190 // Immediate is 8-bits. It's guaranteed to fit in a so_imm operand.
191 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
Evan Cheng78703dd2009-07-27 18:44:00 +0000192 get(isSub ? ARM::SUBri : ARM::ADDri), WBReg)
David Goodwin334c2642009-07-08 16:09:28 +0000193 .addReg(BaseReg).addImm(Amt)
194 .addImm(Pred).addReg(0).addReg(0);
195 else
196 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
Evan Cheng78703dd2009-07-27 18:44:00 +0000197 get(isSub ? ARM::SUBrr : ARM::ADDrr), WBReg)
David Goodwin334c2642009-07-08 16:09:28 +0000198 .addReg(BaseReg).addReg(OffReg)
199 .addImm(Pred).addReg(0).addReg(0);
200 break;
201 }
202 }
203
204 std::vector<MachineInstr*> NewMIs;
205 if (isPre) {
206 if (isLoad)
207 MemMI = BuildMI(MF, MI->getDebugLoc(),
208 get(MemOpc), MI->getOperand(0).getReg())
Jim Grosbach3e556122010-10-26 22:37:02 +0000209 .addReg(WBReg).addImm(0).addImm(Pred);
David Goodwin334c2642009-07-08 16:09:28 +0000210 else
211 MemMI = BuildMI(MF, MI->getDebugLoc(),
212 get(MemOpc)).addReg(MI->getOperand(1).getReg())
213 .addReg(WBReg).addReg(0).addImm(0).addImm(Pred);
214 NewMIs.push_back(MemMI);
215 NewMIs.push_back(UpdateMI);
216 } else {
217 if (isLoad)
218 MemMI = BuildMI(MF, MI->getDebugLoc(),
219 get(MemOpc), MI->getOperand(0).getReg())
Jim Grosbach3e556122010-10-26 22:37:02 +0000220 .addReg(BaseReg).addImm(0).addImm(Pred);
David Goodwin334c2642009-07-08 16:09:28 +0000221 else
222 MemMI = BuildMI(MF, MI->getDebugLoc(),
223 get(MemOpc)).addReg(MI->getOperand(1).getReg())
224 .addReg(BaseReg).addReg(0).addImm(0).addImm(Pred);
225 if (WB.isDead())
226 UpdateMI->getOperand(0).setIsDead();
227 NewMIs.push_back(UpdateMI);
228 NewMIs.push_back(MemMI);
229 }
230
231 // Transfer LiveVariables states, kill / dead info.
232 if (LV) {
233 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
234 MachineOperand &MO = MI->getOperand(i);
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +0000235 if (MO.isReg() && TargetRegisterInfo::isVirtualRegister(MO.getReg())) {
David Goodwin334c2642009-07-08 16:09:28 +0000236 unsigned Reg = MO.getReg();
237
238 LiveVariables::VarInfo &VI = LV->getVarInfo(Reg);
239 if (MO.isDef()) {
240 MachineInstr *NewMI = (Reg == WBReg) ? UpdateMI : MemMI;
241 if (MO.isDead())
242 LV->addVirtualRegisterDead(Reg, NewMI);
243 }
244 if (MO.isUse() && MO.isKill()) {
245 for (unsigned j = 0; j < 2; ++j) {
246 // Look at the two new MI's in reverse order.
247 MachineInstr *NewMI = NewMIs[j];
248 if (!NewMI->readsRegister(Reg))
249 continue;
250 LV->addVirtualRegisterKilled(Reg, NewMI);
251 if (VI.removeKill(MI))
252 VI.Kills.push_back(NewMI);
253 break;
254 }
255 }
256 }
257 }
258 }
259
260 MFI->insert(MBBI, NewMIs[1]);
261 MFI->insert(MBBI, NewMIs[0]);
262 return NewMIs[0];
263}
264
265// Branch analysis.
266bool
267ARMBaseInstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,MachineBasicBlock *&TBB,
268 MachineBasicBlock *&FBB,
269 SmallVectorImpl<MachineOperand> &Cond,
270 bool AllowModify) const {
271 // If the block has no terminators, it just falls into the block after it.
272 MachineBasicBlock::iterator I = MBB.end();
Dale Johannesen93d6a7e2010-04-02 01:38:09 +0000273 if (I == MBB.begin())
274 return false;
275 --I;
276 while (I->isDebugValue()) {
277 if (I == MBB.begin())
278 return false;
279 --I;
280 }
281 if (!isUnpredicatedTerminator(I))
David Goodwin334c2642009-07-08 16:09:28 +0000282 return false;
283
284 // Get the last instruction in the block.
285 MachineInstr *LastInst = I;
286
287 // If there is only one terminator instruction, process it.
288 unsigned LastOpc = LastInst->getOpcode();
289 if (I == MBB.begin() || !isUnpredicatedTerminator(--I)) {
Evan Cheng5ca53a72009-07-27 18:20:05 +0000290 if (isUncondBranchOpcode(LastOpc)) {
David Goodwin334c2642009-07-08 16:09:28 +0000291 TBB = LastInst->getOperand(0).getMBB();
292 return false;
293 }
Evan Cheng5ca53a72009-07-27 18:20:05 +0000294 if (isCondBranchOpcode(LastOpc)) {
David Goodwin334c2642009-07-08 16:09:28 +0000295 // Block ends with fall-through condbranch.
296 TBB = LastInst->getOperand(0).getMBB();
297 Cond.push_back(LastInst->getOperand(1));
298 Cond.push_back(LastInst->getOperand(2));
299 return false;
300 }
301 return true; // Can't handle indirect branch.
302 }
303
304 // Get the instruction before it if it is a terminator.
305 MachineInstr *SecondLastInst = I;
Evan Cheng108c8722010-09-23 06:54:40 +0000306 unsigned SecondLastOpc = SecondLastInst->getOpcode();
307
308 // If AllowModify is true and the block ends with two or more unconditional
309 // branches, delete all but the first unconditional branch.
310 if (AllowModify && isUncondBranchOpcode(LastOpc)) {
311 while (isUncondBranchOpcode(SecondLastOpc)) {
312 LastInst->eraseFromParent();
313 LastInst = SecondLastInst;
314 LastOpc = LastInst->getOpcode();
Evan Cheng676e2582010-09-23 19:42:03 +0000315 if (I == MBB.begin() || !isUnpredicatedTerminator(--I)) {
316 // Return now the only terminator is an unconditional branch.
317 TBB = LastInst->getOperand(0).getMBB();
318 return false;
319 } else {
Evan Cheng108c8722010-09-23 06:54:40 +0000320 SecondLastInst = I;
321 SecondLastOpc = SecondLastInst->getOpcode();
322 }
323 }
324 }
David Goodwin334c2642009-07-08 16:09:28 +0000325
326 // If there are three terminators, we don't know what sort of block this is.
327 if (SecondLastInst && I != MBB.begin() && isUnpredicatedTerminator(--I))
328 return true;
329
Evan Cheng5ca53a72009-07-27 18:20:05 +0000330 // If the block ends with a B and a Bcc, handle it.
Evan Cheng5ca53a72009-07-27 18:20:05 +0000331 if (isCondBranchOpcode(SecondLastOpc) && isUncondBranchOpcode(LastOpc)) {
David Goodwin334c2642009-07-08 16:09:28 +0000332 TBB = SecondLastInst->getOperand(0).getMBB();
333 Cond.push_back(SecondLastInst->getOperand(1));
334 Cond.push_back(SecondLastInst->getOperand(2));
335 FBB = LastInst->getOperand(0).getMBB();
336 return false;
337 }
338
339 // If the block ends with two unconditional branches, handle it. The second
340 // one is not executed, so remove it.
Evan Cheng5ca53a72009-07-27 18:20:05 +0000341 if (isUncondBranchOpcode(SecondLastOpc) && isUncondBranchOpcode(LastOpc)) {
David Goodwin334c2642009-07-08 16:09:28 +0000342 TBB = SecondLastInst->getOperand(0).getMBB();
343 I = LastInst;
344 if (AllowModify)
345 I->eraseFromParent();
346 return false;
347 }
348
349 // ...likewise if it ends with a branch table followed by an unconditional
350 // branch. The branch folder can create these, and we must get rid of them for
351 // correctness of Thumb constant islands.
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000352 if ((isJumpTableBranchOpcode(SecondLastOpc) ||
353 isIndirectBranchOpcode(SecondLastOpc)) &&
Evan Cheng5ca53a72009-07-27 18:20:05 +0000354 isUncondBranchOpcode(LastOpc)) {
David Goodwin334c2642009-07-08 16:09:28 +0000355 I = LastInst;
356 if (AllowModify)
357 I->eraseFromParent();
358 return true;
359 }
360
361 // Otherwise, can't handle this.
362 return true;
363}
364
365
366unsigned ARMBaseInstrInfo::RemoveBranch(MachineBasicBlock &MBB) const {
David Goodwin334c2642009-07-08 16:09:28 +0000367 MachineBasicBlock::iterator I = MBB.end();
368 if (I == MBB.begin()) return 0;
369 --I;
Dale Johannesen93d6a7e2010-04-02 01:38:09 +0000370 while (I->isDebugValue()) {
371 if (I == MBB.begin())
372 return 0;
373 --I;
374 }
Evan Cheng5ca53a72009-07-27 18:20:05 +0000375 if (!isUncondBranchOpcode(I->getOpcode()) &&
376 !isCondBranchOpcode(I->getOpcode()))
David Goodwin334c2642009-07-08 16:09:28 +0000377 return 0;
378
379 // Remove the branch.
380 I->eraseFromParent();
381
382 I = MBB.end();
383
384 if (I == MBB.begin()) return 1;
385 --I;
Evan Cheng5ca53a72009-07-27 18:20:05 +0000386 if (!isCondBranchOpcode(I->getOpcode()))
David Goodwin334c2642009-07-08 16:09:28 +0000387 return 1;
388
389 // Remove the branch.
390 I->eraseFromParent();
391 return 2;
392}
393
394unsigned
395ARMBaseInstrInfo::InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
Stuart Hastings3bf91252010-06-17 22:43:56 +0000396 MachineBasicBlock *FBB,
397 const SmallVectorImpl<MachineOperand> &Cond,
398 DebugLoc DL) const {
Evan Cheng6495f632009-07-28 05:48:47 +0000399 ARMFunctionInfo *AFI = MBB.getParent()->getInfo<ARMFunctionInfo>();
400 int BOpc = !AFI->isThumbFunction()
401 ? ARM::B : (AFI->isThumb2Function() ? ARM::t2B : ARM::tB);
402 int BccOpc = !AFI->isThumbFunction()
403 ? ARM::Bcc : (AFI->isThumb2Function() ? ARM::t2Bcc : ARM::tBcc);
Owen Anderson51f6a7a2011-09-09 21:48:23 +0000404 bool isThumb = AFI->isThumbFunction() || AFI->isThumb2Function();
Andrew Tricke23dc9c2011-09-21 02:17:37 +0000405
David Goodwin334c2642009-07-08 16:09:28 +0000406 // Shouldn't be a fall through.
407 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
408 assert((Cond.size() == 2 || Cond.size() == 0) &&
409 "ARM branch conditions have two components!");
410
411 if (FBB == 0) {
Owen Anderson112fb732011-09-09 23:13:02 +0000412 if (Cond.empty()) { // Unconditional branch?
Owen Anderson51f6a7a2011-09-09 21:48:23 +0000413 if (isThumb)
414 BuildMI(&MBB, DL, get(BOpc)).addMBB(TBB).addImm(ARMCC::AL).addReg(0);
415 else
416 BuildMI(&MBB, DL, get(BOpc)).addMBB(TBB);
Owen Anderson112fb732011-09-09 23:13:02 +0000417 } else
Stuart Hastings3bf91252010-06-17 22:43:56 +0000418 BuildMI(&MBB, DL, get(BccOpc)).addMBB(TBB)
David Goodwin334c2642009-07-08 16:09:28 +0000419 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg());
420 return 1;
421 }
422
423 // Two-way conditional branch.
Stuart Hastings3bf91252010-06-17 22:43:56 +0000424 BuildMI(&MBB, DL, get(BccOpc)).addMBB(TBB)
David Goodwin334c2642009-07-08 16:09:28 +0000425 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg());
Owen Anderson51f6a7a2011-09-09 21:48:23 +0000426 if (isThumb)
427 BuildMI(&MBB, DL, get(BOpc)).addMBB(FBB).addImm(ARMCC::AL).addReg(0);
428 else
429 BuildMI(&MBB, DL, get(BOpc)).addMBB(FBB);
David Goodwin334c2642009-07-08 16:09:28 +0000430 return 2;
431}
432
433bool ARMBaseInstrInfo::
434ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const {
435 ARMCC::CondCodes CC = (ARMCC::CondCodes)(int)Cond[0].getImm();
436 Cond[0].setImm(ARMCC::getOppositeCondition(CC));
437 return false;
438}
439
Evan Chengddfd1372011-12-14 02:11:42 +0000440bool ARMBaseInstrInfo::isPredicated(const MachineInstr *MI) const {
441 if (MI->isBundle()) {
442 MachineBasicBlock::const_instr_iterator I = MI;
443 MachineBasicBlock::const_instr_iterator E = MI->getParent()->instr_end();
444 while (++I != E && I->isInsideBundle()) {
445 int PIdx = I->findFirstPredOperandIdx();
446 if (PIdx != -1 && I->getOperand(PIdx).getImm() != ARMCC::AL)
447 return true;
448 }
449 return false;
450 }
451
452 int PIdx = MI->findFirstPredOperandIdx();
453 return PIdx != -1 && MI->getOperand(PIdx).getImm() != ARMCC::AL;
454}
455
David Goodwin334c2642009-07-08 16:09:28 +0000456bool ARMBaseInstrInfo::
457PredicateInstruction(MachineInstr *MI,
458 const SmallVectorImpl<MachineOperand> &Pred) const {
459 unsigned Opc = MI->getOpcode();
Evan Cheng5ca53a72009-07-27 18:20:05 +0000460 if (isUncondBranchOpcode(Opc)) {
461 MI->setDesc(get(getMatchingCondBranchOpcode(Opc)));
David Goodwin334c2642009-07-08 16:09:28 +0000462 MI->addOperand(MachineOperand::CreateImm(Pred[0].getImm()));
463 MI->addOperand(MachineOperand::CreateReg(Pred[1].getReg(), false));
464 return true;
465 }
466
467 int PIdx = MI->findFirstPredOperandIdx();
468 if (PIdx != -1) {
469 MachineOperand &PMO = MI->getOperand(PIdx);
470 PMO.setImm(Pred[0].getImm());
471 MI->getOperand(PIdx+1).setReg(Pred[1].getReg());
472 return true;
473 }
474 return false;
475}
476
477bool ARMBaseInstrInfo::
478SubsumesPredicate(const SmallVectorImpl<MachineOperand> &Pred1,
479 const SmallVectorImpl<MachineOperand> &Pred2) const {
480 if (Pred1.size() > 2 || Pred2.size() > 2)
481 return false;
482
483 ARMCC::CondCodes CC1 = (ARMCC::CondCodes)Pred1[0].getImm();
484 ARMCC::CondCodes CC2 = (ARMCC::CondCodes)Pred2[0].getImm();
485 if (CC1 == CC2)
486 return true;
487
488 switch (CC1) {
489 default:
490 return false;
491 case ARMCC::AL:
492 return true;
493 case ARMCC::HS:
494 return CC2 == ARMCC::HI;
495 case ARMCC::LS:
496 return CC2 == ARMCC::LO || CC2 == ARMCC::EQ;
497 case ARMCC::GE:
498 return CC2 == ARMCC::GT;
499 case ARMCC::LE:
500 return CC2 == ARMCC::LT;
501 }
502}
503
504bool ARMBaseInstrInfo::DefinesPredicate(MachineInstr *MI,
505 std::vector<MachineOperand> &Pred) const {
David Goodwin334c2642009-07-08 16:09:28 +0000506 bool Found = false;
507 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
508 const MachineOperand &MO = MI->getOperand(i);
Jakob Stoklund Olesen2420b552012-02-17 19:23:15 +0000509 if ((MO.isRegMask() && MO.clobbersPhysReg(ARM::CPSR)) ||
510 (MO.isReg() && MO.isDef() && MO.getReg() == ARM::CPSR)) {
David Goodwin334c2642009-07-08 16:09:28 +0000511 Pred.push_back(MO);
512 Found = true;
513 }
514 }
515
516 return Found;
517}
518
Evan Chengac0869d2009-11-21 06:21:52 +0000519/// isPredicable - Return true if the specified instruction can be predicated.
520/// By default, this returns true for every instruction with a
521/// PredicateOperand.
522bool ARMBaseInstrInfo::isPredicable(MachineInstr *MI) const {
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000523 if (!MI->isPredicable())
Evan Chengac0869d2009-11-21 06:21:52 +0000524 return false;
525
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000526 if ((MI->getDesc().TSFlags & ARMII::DomainMask) == ARMII::DomainNEON) {
Evan Chengac0869d2009-11-21 06:21:52 +0000527 ARMFunctionInfo *AFI =
528 MI->getParent()->getParent()->getInfo<ARMFunctionInfo>();
Evan Chengd7f08102009-11-24 08:06:15 +0000529 return AFI->isThumb2Function();
Evan Chengac0869d2009-11-21 06:21:52 +0000530 }
531 return true;
532}
David Goodwin334c2642009-07-08 16:09:28 +0000533
Chris Lattner56856b12009-12-03 06:58:32 +0000534/// FIXME: Works around a gcc miscompilation with -fstrict-aliasing.
Chandler Carruth19e57022010-10-23 08:40:19 +0000535LLVM_ATTRIBUTE_NOINLINE
David Goodwin334c2642009-07-08 16:09:28 +0000536static unsigned getNumJTEntries(const std::vector<MachineJumpTableEntry> &JT,
Chris Lattner56856b12009-12-03 06:58:32 +0000537 unsigned JTI);
David Goodwin334c2642009-07-08 16:09:28 +0000538static unsigned getNumJTEntries(const std::vector<MachineJumpTableEntry> &JT,
539 unsigned JTI) {
Chris Lattner56856b12009-12-03 06:58:32 +0000540 assert(JTI < JT.size());
David Goodwin334c2642009-07-08 16:09:28 +0000541 return JT[JTI].MBBs.size();
542}
543
544/// GetInstSize - Return the size of the specified MachineInstr.
545///
546unsigned ARMBaseInstrInfo::GetInstSizeInBytes(const MachineInstr *MI) const {
547 const MachineBasicBlock &MBB = *MI->getParent();
548 const MachineFunction *MF = MBB.getParent();
Chris Lattner33adcfb2009-08-22 21:43:10 +0000549 const MCAsmInfo *MAI = MF->getTarget().getMCAsmInfo();
David Goodwin334c2642009-07-08 16:09:28 +0000550
Evan Chenge837dea2011-06-28 19:10:37 +0000551 const MCInstrDesc &MCID = MI->getDesc();
Owen Anderson16884412011-07-13 23:22:26 +0000552 if (MCID.getSize())
553 return MCID.getSize();
David Goodwin334c2642009-07-08 16:09:28 +0000554
David Blaikie4d6ccb52012-01-20 21:51:11 +0000555 // If this machine instr is an inline asm, measure it.
556 if (MI->getOpcode() == ARM::INLINEASM)
557 return getInlineAsmLength(MI->getOperand(0).getSymbolName(), *MAI);
558 if (MI->isLabel())
559 return 0;
560 unsigned Opc = MI->getOpcode();
561 switch (Opc) {
562 case TargetOpcode::IMPLICIT_DEF:
563 case TargetOpcode::KILL:
564 case TargetOpcode::PROLOG_LABEL:
565 case TargetOpcode::EH_LABEL:
566 case TargetOpcode::DBG_VALUE:
567 return 0;
568 case TargetOpcode::BUNDLE:
569 return getInstBundleLength(MI);
570 case ARM::MOVi16_ga_pcrel:
571 case ARM::MOVTi16_ga_pcrel:
572 case ARM::t2MOVi16_ga_pcrel:
573 case ARM::t2MOVTi16_ga_pcrel:
574 return 4;
575 case ARM::MOVi32imm:
576 case ARM::t2MOVi32imm:
577 return 8;
578 case ARM::CONSTPOOL_ENTRY:
579 // If this machine instr is a constant pool entry, its size is recorded as
580 // operand #2.
581 return MI->getOperand(2).getImm();
582 case ARM::Int_eh_sjlj_longjmp:
583 return 16;
584 case ARM::tInt_eh_sjlj_longjmp:
585 return 10;
586 case ARM::Int_eh_sjlj_setjmp:
587 case ARM::Int_eh_sjlj_setjmp_nofp:
588 return 20;
589 case ARM::tInt_eh_sjlj_setjmp:
590 case ARM::t2Int_eh_sjlj_setjmp:
591 case ARM::t2Int_eh_sjlj_setjmp_nofp:
592 return 12;
593 case ARM::BR_JTr:
594 case ARM::BR_JTm:
595 case ARM::BR_JTadd:
596 case ARM::tBR_JTr:
597 case ARM::t2BR_JT:
598 case ARM::t2TBB_JT:
599 case ARM::t2TBH_JT: {
600 // These are jumptable branches, i.e. a branch followed by an inlined
601 // jumptable. The size is 4 + 4 * number of entries. For TBB, each
602 // entry is one byte; TBH two byte each.
603 unsigned EntrySize = (Opc == ARM::t2TBB_JT)
604 ? 1 : ((Opc == ARM::t2TBH_JT) ? 2 : 4);
605 unsigned NumOps = MCID.getNumOperands();
606 MachineOperand JTOP =
607 MI->getOperand(NumOps - (MI->isPredicable() ? 3 : 2));
608 unsigned JTI = JTOP.getIndex();
609 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
610 assert(MJTI != 0);
611 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
612 assert(JTI < JT.size());
613 // Thumb instructions are 2 byte aligned, but JT entries are 4 byte
614 // 4 aligned. The assembler / linker may add 2 byte padding just before
615 // the JT entries. The size does not include this padding; the
616 // constant islands pass does separate bookkeeping for it.
617 // FIXME: If we know the size of the function is less than (1 << 16) *2
618 // bytes, we can use 16-bit entries instead. Then there won't be an
619 // alignment issue.
620 unsigned InstSize = (Opc == ARM::tBR_JTr || Opc == ARM::t2BR_JT) ? 2 : 4;
621 unsigned NumEntries = getNumJTEntries(JT, JTI);
622 if (Opc == ARM::t2TBB_JT && (NumEntries & 1))
623 // Make sure the instruction that follows TBB is 2-byte aligned.
624 // FIXME: Constant island pass should insert an "ALIGN" instruction
625 // instead.
626 ++NumEntries;
627 return NumEntries * EntrySize + InstSize;
628 }
629 default:
630 // Otherwise, pseudo-instruction sizes are zero.
631 return 0;
632 }
David Goodwin334c2642009-07-08 16:09:28 +0000633}
634
Evan Chengddfd1372011-12-14 02:11:42 +0000635unsigned ARMBaseInstrInfo::getInstBundleLength(const MachineInstr *MI) const {
636 unsigned Size = 0;
637 MachineBasicBlock::const_instr_iterator I = MI;
638 MachineBasicBlock::const_instr_iterator E = MI->getParent()->instr_end();
639 while (++I != E && I->isInsideBundle()) {
640 assert(!I->isBundle() && "No nested bundle!");
641 Size += GetInstSizeInBytes(&*I);
642 }
643 return Size;
644}
645
Jakob Stoklund Olesenac273662010-07-11 06:33:54 +0000646void ARMBaseInstrInfo::copyPhysReg(MachineBasicBlock &MBB,
647 MachineBasicBlock::iterator I, DebugLoc DL,
648 unsigned DestReg, unsigned SrcReg,
649 bool KillSrc) const {
650 bool GPRDest = ARM::GPRRegClass.contains(DestReg);
651 bool GPRSrc = ARM::GPRRegClass.contains(SrcReg);
Bob Wilson1665b0a2010-02-16 17:24:15 +0000652
Jakob Stoklund Olesenac273662010-07-11 06:33:54 +0000653 if (GPRDest && GPRSrc) {
654 AddDefaultCC(AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::MOVr), DestReg)
655 .addReg(SrcReg, getKillRegState(KillSrc))));
656 return;
David Goodwin7bfdca02009-08-05 21:02:22 +0000657 }
David Goodwin334c2642009-07-08 16:09:28 +0000658
Jakob Stoklund Olesenac273662010-07-11 06:33:54 +0000659 bool SPRDest = ARM::SPRRegClass.contains(DestReg);
660 bool SPRSrc = ARM::SPRRegClass.contains(SrcReg);
661
Chad Rosiere5038e12011-08-20 00:17:25 +0000662 unsigned Opc = 0;
Jakob Stoklund Olesen142bd1a2011-10-11 00:59:06 +0000663 if (SPRDest && SPRSrc)
Jakob Stoklund Olesenac273662010-07-11 06:33:54 +0000664 Opc = ARM::VMOVS;
Jakob Stoklund Olesen142bd1a2011-10-11 00:59:06 +0000665 else if (GPRDest && SPRSrc)
Jakob Stoklund Olesenac273662010-07-11 06:33:54 +0000666 Opc = ARM::VMOVRS;
667 else if (SPRDest && GPRSrc)
668 Opc = ARM::VMOVSR;
669 else if (ARM::DPRRegClass.contains(DestReg, SrcReg))
670 Opc = ARM::VMOVD;
671 else if (ARM::QPRRegClass.contains(DestReg, SrcReg))
Owen Anderson43967a92011-07-15 18:46:47 +0000672 Opc = ARM::VORRq;
Jakob Stoklund Olesenac273662010-07-11 06:33:54 +0000673
Chad Rosiere5038e12011-08-20 00:17:25 +0000674 if (Opc) {
675 MachineInstrBuilder MIB = BuildMI(MBB, I, DL, get(Opc), DestReg);
Owen Anderson43967a92011-07-15 18:46:47 +0000676 MIB.addReg(SrcReg, getKillRegState(KillSrc));
Chad Rosiere5038e12011-08-20 00:17:25 +0000677 if (Opc == ARM::VORRq)
678 MIB.addReg(SrcReg, getKillRegState(KillSrc));
Chad Rosierfea95c62011-08-20 00:52:40 +0000679 AddDefaultPred(MIB);
Chad Rosiere5038e12011-08-20 00:17:25 +0000680 return;
681 }
682
Chad Rosierfea95c62011-08-20 00:52:40 +0000683 // Generate instructions for VMOVQQ and VMOVQQQQ pseudos in place.
684 if (ARM::QQPRRegClass.contains(DestReg, SrcReg) ||
685 ARM::QQQQPRRegClass.contains(DestReg, SrcReg)) {
Chad Rosiere5038e12011-08-20 00:17:25 +0000686 const TargetRegisterInfo *TRI = &getRegisterInfo();
687 assert(ARM::qsub_0 + 3 == ARM::qsub_3 && "Expected contiguous enum.");
Andrew Tricke23dc9c2011-09-21 02:17:37 +0000688 unsigned EndSubReg = ARM::QQPRRegClass.contains(DestReg, SrcReg) ?
Chad Rosierfea95c62011-08-20 00:52:40 +0000689 ARM::qsub_1 : ARM::qsub_3;
Andrew Tricke23dc9c2011-09-21 02:17:37 +0000690 for (unsigned i = ARM::qsub_0, e = EndSubReg + 1; i != e; ++i) {
Chad Rosiere5038e12011-08-20 00:17:25 +0000691 unsigned Dst = TRI->getSubReg(DestReg, i);
692 unsigned Src = TRI->getSubReg(SrcReg, i);
693 MachineInstrBuilder Mov =
694 AddDefaultPred(BuildMI(MBB, I, I->getDebugLoc(), get(ARM::VORRq))
695 .addReg(Dst, RegState::Define)
696 .addReg(Src, getKillRegState(KillSrc))
697 .addReg(Src, getKillRegState(KillSrc)));
Chad Rosierfea95c62011-08-20 00:52:40 +0000698 if (i == EndSubReg) {
Chad Rosiere5038e12011-08-20 00:17:25 +0000699 Mov->addRegisterDefined(DestReg, TRI);
700 if (KillSrc)
701 Mov->addRegisterKilled(SrcReg, TRI);
702 }
703 }
704 return;
705 }
706 llvm_unreachable("Impossible reg-to-reg copy");
David Goodwin334c2642009-07-08 16:09:28 +0000707}
708
Evan Chengc10b5af2010-05-07 00:24:52 +0000709static const
710MachineInstrBuilder &AddDReg(MachineInstrBuilder &MIB,
711 unsigned Reg, unsigned SubIdx, unsigned State,
712 const TargetRegisterInfo *TRI) {
713 if (!SubIdx)
714 return MIB.addReg(Reg, State);
715
716 if (TargetRegisterInfo::isPhysicalRegister(Reg))
717 return MIB.addReg(TRI->getSubReg(Reg, SubIdx), State);
718 return MIB.addReg(Reg, State, SubIdx);
719}
720
David Goodwin334c2642009-07-08 16:09:28 +0000721void ARMBaseInstrInfo::
722storeRegToStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
723 unsigned SrcReg, bool isKill, int FI,
Evan Cheng746ad692010-05-06 19:06:44 +0000724 const TargetRegisterClass *RC,
725 const TargetRegisterInfo *TRI) const {
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000726 DebugLoc DL;
David Goodwin334c2642009-07-08 16:09:28 +0000727 if (I != MBB.end()) DL = I->getDebugLoc();
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000728 MachineFunction &MF = *MBB.getParent();
729 MachineFrameInfo &MFI = *MF.getFrameInfo();
Jim Grosbach31bc8492009-11-08 00:27:19 +0000730 unsigned Align = MFI.getObjectAlignment(FI);
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000731
732 MachineMemOperand *MMO =
Jay Foad978e0df2011-11-15 07:34:52 +0000733 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FI),
Chris Lattner59db5492010-09-21 04:39:43 +0000734 MachineMemOperand::MOStore,
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000735 MFI.getObjectSize(FI),
Jim Grosbach31bc8492009-11-08 00:27:19 +0000736 Align);
David Goodwin334c2642009-07-08 16:09:28 +0000737
Owen Andersone66ef2d2011-08-10 17:21:20 +0000738 switch (RC->getSize()) {
739 case 4:
740 if (ARM::GPRRegClass.hasSubClassEq(RC)) {
741 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::STRi12))
David Goodwin334c2642009-07-08 16:09:28 +0000742 .addReg(SrcReg, getKillRegState(isKill))
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000743 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Owen Andersone66ef2d2011-08-10 17:21:20 +0000744 } else if (ARM::SPRRegClass.hasSubClassEq(RC)) {
745 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VSTRS))
Evan Chengd31c5492010-05-06 01:34:11 +0000746 .addReg(SrcReg, getKillRegState(isKill))
747 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Owen Andersone66ef2d2011-08-10 17:21:20 +0000748 } else
749 llvm_unreachable("Unknown reg class!");
750 break;
751 case 8:
752 if (ARM::DPRRegClass.hasSubClassEq(RC)) {
753 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VSTRD))
David Goodwin334c2642009-07-08 16:09:28 +0000754 .addReg(SrcReg, getKillRegState(isKill))
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000755 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Owen Andersone66ef2d2011-08-10 17:21:20 +0000756 } else
757 llvm_unreachable("Unknown reg class!");
758 break;
759 case 16:
Jakob Stoklund Olesen5b2f9132012-03-28 21:20:32 +0000760 if (ARM::DPairRegClass.hasSubClassEq(RC)) {
Jakob Stoklund Olesen7255a4e2012-01-05 00:26:57 +0000761 // Use aligned spills if the stack can be realigned.
762 if (Align >= 16 && getRegisterInfo().canRealignStack(MF)) {
Jim Grosbach28f08c92012-03-05 19:33:30 +0000763 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VST1q64))
Bob Wilsonf967ca02010-07-06 21:26:18 +0000764 .addFrameIndex(FI).addImm(16)
Evan Cheng69b9f982010-05-13 01:12:06 +0000765 .addReg(SrcReg, getKillRegState(isKill))
766 .addMemOperand(MMO));
Owen Andersone66ef2d2011-08-10 17:21:20 +0000767 } else {
768 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VSTMQIA))
Evan Cheng69b9f982010-05-13 01:12:06 +0000769 .addReg(SrcReg, getKillRegState(isKill))
770 .addFrameIndex(FI)
Evan Cheng69b9f982010-05-13 01:12:06 +0000771 .addMemOperand(MMO));
Owen Andersone66ef2d2011-08-10 17:21:20 +0000772 }
773 } else
774 llvm_unreachable("Unknown reg class!");
775 break;
776 case 32:
777 if (ARM::QQPRRegClass.hasSubClassEq(RC)) {
778 if (Align >= 16 && getRegisterInfo().canRealignStack(MF)) {
779 // FIXME: It's possible to only store part of the QQ register if the
780 // spilled def has a sub-register index.
781 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VST1d64QPseudo))
Bob Wilson168f3822010-09-15 01:48:05 +0000782 .addFrameIndex(FI).addImm(16)
783 .addReg(SrcReg, getKillRegState(isKill))
784 .addMemOperand(MMO));
Owen Andersone66ef2d2011-08-10 17:21:20 +0000785 } else {
786 MachineInstrBuilder MIB =
787 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VSTMDIA))
Bill Wendling73fe34a2010-11-16 01:16:36 +0000788 .addFrameIndex(FI))
Owen Andersone66ef2d2011-08-10 17:21:20 +0000789 .addMemOperand(MMO);
790 MIB = AddDReg(MIB, SrcReg, ARM::dsub_0, getKillRegState(isKill), TRI);
791 MIB = AddDReg(MIB, SrcReg, ARM::dsub_1, 0, TRI);
792 MIB = AddDReg(MIB, SrcReg, ARM::dsub_2, 0, TRI);
793 AddDReg(MIB, SrcReg, ARM::dsub_3, 0, TRI);
794 }
795 } else
796 llvm_unreachable("Unknown reg class!");
797 break;
798 case 64:
799 if (ARM::QQQQPRRegClass.hasSubClassEq(RC)) {
800 MachineInstrBuilder MIB =
801 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VSTMDIA))
802 .addFrameIndex(FI))
803 .addMemOperand(MMO);
804 MIB = AddDReg(MIB, SrcReg, ARM::dsub_0, getKillRegState(isKill), TRI);
805 MIB = AddDReg(MIB, SrcReg, ARM::dsub_1, 0, TRI);
806 MIB = AddDReg(MIB, SrcReg, ARM::dsub_2, 0, TRI);
807 MIB = AddDReg(MIB, SrcReg, ARM::dsub_3, 0, TRI);
808 MIB = AddDReg(MIB, SrcReg, ARM::dsub_4, 0, TRI);
809 MIB = AddDReg(MIB, SrcReg, ARM::dsub_5, 0, TRI);
810 MIB = AddDReg(MIB, SrcReg, ARM::dsub_6, 0, TRI);
811 AddDReg(MIB, SrcReg, ARM::dsub_7, 0, TRI);
812 } else
813 llvm_unreachable("Unknown reg class!");
814 break;
815 default:
816 llvm_unreachable("Unknown reg class!");
David Goodwin334c2642009-07-08 16:09:28 +0000817 }
818}
819
Jakob Stoklund Olesen34327852010-09-15 16:36:26 +0000820unsigned
821ARMBaseInstrInfo::isStoreToStackSlot(const MachineInstr *MI,
822 int &FrameIndex) const {
823 switch (MI->getOpcode()) {
824 default: break;
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000825 case ARM::STRrs:
Jakob Stoklund Olesen34327852010-09-15 16:36:26 +0000826 case ARM::t2STRs: // FIXME: don't use t2STRs to access frame.
827 if (MI->getOperand(1).isFI() &&
828 MI->getOperand(2).isReg() &&
829 MI->getOperand(3).isImm() &&
830 MI->getOperand(2).getReg() == 0 &&
831 MI->getOperand(3).getImm() == 0) {
832 FrameIndex = MI->getOperand(1).getIndex();
833 return MI->getOperand(0).getReg();
834 }
835 break;
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000836 case ARM::STRi12:
Jakob Stoklund Olesen34327852010-09-15 16:36:26 +0000837 case ARM::t2STRi12:
Jim Grosbach74472b42011-06-29 20:26:39 +0000838 case ARM::tSTRspi:
Jakob Stoklund Olesen34327852010-09-15 16:36:26 +0000839 case ARM::VSTRD:
840 case ARM::VSTRS:
841 if (MI->getOperand(1).isFI() &&
842 MI->getOperand(2).isImm() &&
843 MI->getOperand(2).getImm() == 0) {
844 FrameIndex = MI->getOperand(1).getIndex();
845 return MI->getOperand(0).getReg();
846 }
847 break;
Jim Grosbach28f08c92012-03-05 19:33:30 +0000848 case ARM::VST1q64:
Jakob Stoklund Olesend64816a2010-09-15 17:27:09 +0000849 if (MI->getOperand(0).isFI() &&
850 MI->getOperand(2).getSubReg() == 0) {
851 FrameIndex = MI->getOperand(0).getIndex();
852 return MI->getOperand(2).getReg();
853 }
Jakob Stoklund Olesen31bbc512010-09-15 21:40:09 +0000854 break;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000855 case ARM::VSTMQIA:
Jakob Stoklund Olesend64816a2010-09-15 17:27:09 +0000856 if (MI->getOperand(1).isFI() &&
Jakob Stoklund Olesend64816a2010-09-15 17:27:09 +0000857 MI->getOperand(0).getSubReg() == 0) {
858 FrameIndex = MI->getOperand(1).getIndex();
859 return MI->getOperand(0).getReg();
860 }
861 break;
Jakob Stoklund Olesen34327852010-09-15 16:36:26 +0000862 }
863
864 return 0;
865}
866
Jakob Stoklund Olesen36ee0e62011-08-08 21:45:32 +0000867unsigned ARMBaseInstrInfo::isStoreToStackSlotPostFE(const MachineInstr *MI,
868 int &FrameIndex) const {
869 const MachineMemOperand *Dummy;
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000870 return MI->mayStore() && hasStoreToStackSlot(MI, Dummy, FrameIndex);
Jakob Stoklund Olesen36ee0e62011-08-08 21:45:32 +0000871}
872
David Goodwin334c2642009-07-08 16:09:28 +0000873void ARMBaseInstrInfo::
874loadRegFromStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
875 unsigned DestReg, int FI,
Evan Cheng746ad692010-05-06 19:06:44 +0000876 const TargetRegisterClass *RC,
877 const TargetRegisterInfo *TRI) const {
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000878 DebugLoc DL;
David Goodwin334c2642009-07-08 16:09:28 +0000879 if (I != MBB.end()) DL = I->getDebugLoc();
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000880 MachineFunction &MF = *MBB.getParent();
881 MachineFrameInfo &MFI = *MF.getFrameInfo();
Jim Grosbach31bc8492009-11-08 00:27:19 +0000882 unsigned Align = MFI.getObjectAlignment(FI);
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000883 MachineMemOperand *MMO =
Chris Lattner59db5492010-09-21 04:39:43 +0000884 MF.getMachineMemOperand(
Jay Foad978e0df2011-11-15 07:34:52 +0000885 MachinePointerInfo::getFixedStack(FI),
Chris Lattner59db5492010-09-21 04:39:43 +0000886 MachineMemOperand::MOLoad,
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000887 MFI.getObjectSize(FI),
Jim Grosbach31bc8492009-11-08 00:27:19 +0000888 Align);
David Goodwin334c2642009-07-08 16:09:28 +0000889
Owen Andersone66ef2d2011-08-10 17:21:20 +0000890 switch (RC->getSize()) {
891 case 4:
892 if (ARM::GPRRegClass.hasSubClassEq(RC)) {
893 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::LDRi12), DestReg)
894 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Bob Wilson0eb0c742010-02-16 22:01:59 +0000895
Owen Andersone66ef2d2011-08-10 17:21:20 +0000896 } else if (ARM::SPRRegClass.hasSubClassEq(RC)) {
897 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLDRS), DestReg)
Jim Grosbach3e556122010-10-26 22:37:02 +0000898 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Owen Andersone66ef2d2011-08-10 17:21:20 +0000899 } else
900 llvm_unreachable("Unknown reg class!");
Bob Wilsonebe99b22010-06-18 21:32:42 +0000901 break;
Owen Andersone66ef2d2011-08-10 17:21:20 +0000902 case 8:
903 if (ARM::DPRRegClass.hasSubClassEq(RC)) {
904 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLDRD), DestReg)
Evan Chengd31c5492010-05-06 01:34:11 +0000905 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Owen Andersone66ef2d2011-08-10 17:21:20 +0000906 } else
907 llvm_unreachable("Unknown reg class!");
Bob Wilsonebe99b22010-06-18 21:32:42 +0000908 break;
Owen Andersone66ef2d2011-08-10 17:21:20 +0000909 case 16:
Jakob Stoklund Olesen5b2f9132012-03-28 21:20:32 +0000910 if (ARM::DPairRegClass.hasSubClassEq(RC)) {
Jakob Stoklund Olesen7255a4e2012-01-05 00:26:57 +0000911 if (Align >= 16 && getRegisterInfo().canRealignStack(MF)) {
Jim Grosbach28f08c92012-03-05 19:33:30 +0000912 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLD1q64), DestReg)
Bob Wilsonf967ca02010-07-06 21:26:18 +0000913 .addFrameIndex(FI).addImm(16)
Evan Cheng69b9f982010-05-13 01:12:06 +0000914 .addMemOperand(MMO));
Owen Andersone66ef2d2011-08-10 17:21:20 +0000915 } else {
916 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLDMQIA), DestReg)
917 .addFrameIndex(FI)
918 .addMemOperand(MMO));
919 }
920 } else
921 llvm_unreachable("Unknown reg class!");
Bob Wilsonebe99b22010-06-18 21:32:42 +0000922 break;
Owen Andersone66ef2d2011-08-10 17:21:20 +0000923 case 32:
924 if (ARM::QQPRRegClass.hasSubClassEq(RC)) {
925 if (Align >= 16 && getRegisterInfo().canRealignStack(MF)) {
926 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLD1d64QPseudo), DestReg)
Bob Wilson168f3822010-09-15 01:48:05 +0000927 .addFrameIndex(FI).addImm(16)
928 .addMemOperand(MMO));
Owen Andersone66ef2d2011-08-10 17:21:20 +0000929 } else {
930 MachineInstrBuilder MIB =
Bill Wendling73fe34a2010-11-16 01:16:36 +0000931 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLDMDIA))
932 .addFrameIndex(FI))
Owen Andersone66ef2d2011-08-10 17:21:20 +0000933 .addMemOperand(MMO);
Jakob Stoklund Olesenfce711c2012-03-04 18:40:30 +0000934 MIB = AddDReg(MIB, DestReg, ARM::dsub_0, RegState::DefineNoRead, TRI);
935 MIB = AddDReg(MIB, DestReg, ARM::dsub_1, RegState::DefineNoRead, TRI);
936 MIB = AddDReg(MIB, DestReg, ARM::dsub_2, RegState::DefineNoRead, TRI);
937 MIB = AddDReg(MIB, DestReg, ARM::dsub_3, RegState::DefineNoRead, TRI);
Jakob Stoklund Olesen3247af22012-03-06 02:48:17 +0000938 if (TargetRegisterInfo::isPhysicalRegister(DestReg))
939 MIB.addReg(DestReg, RegState::ImplicitDefine);
Owen Andersone66ef2d2011-08-10 17:21:20 +0000940 }
941 } else
942 llvm_unreachable("Unknown reg class!");
943 break;
944 case 64:
945 if (ARM::QQQQPRRegClass.hasSubClassEq(RC)) {
946 MachineInstrBuilder MIB =
947 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLDMDIA))
948 .addFrameIndex(FI))
949 .addMemOperand(MMO);
Jakob Stoklund Olesenfce711c2012-03-04 18:40:30 +0000950 MIB = AddDReg(MIB, DestReg, ARM::dsub_0, RegState::DefineNoRead, TRI);
951 MIB = AddDReg(MIB, DestReg, ARM::dsub_1, RegState::DefineNoRead, TRI);
952 MIB = AddDReg(MIB, DestReg, ARM::dsub_2, RegState::DefineNoRead, TRI);
953 MIB = AddDReg(MIB, DestReg, ARM::dsub_3, RegState::DefineNoRead, TRI);
954 MIB = AddDReg(MIB, DestReg, ARM::dsub_4, RegState::DefineNoRead, TRI);
955 MIB = AddDReg(MIB, DestReg, ARM::dsub_5, RegState::DefineNoRead, TRI);
956 MIB = AddDReg(MIB, DestReg, ARM::dsub_6, RegState::DefineNoRead, TRI);
957 MIB = AddDReg(MIB, DestReg, ARM::dsub_7, RegState::DefineNoRead, TRI);
Jakob Stoklund Olesen3247af22012-03-06 02:48:17 +0000958 if (TargetRegisterInfo::isPhysicalRegister(DestReg))
959 MIB.addReg(DestReg, RegState::ImplicitDefine);
Owen Andersone66ef2d2011-08-10 17:21:20 +0000960 } else
961 llvm_unreachable("Unknown reg class!");
Bob Wilsonebe99b22010-06-18 21:32:42 +0000962 break;
Bob Wilsonebe99b22010-06-18 21:32:42 +0000963 default:
964 llvm_unreachable("Unknown regclass!");
David Goodwin334c2642009-07-08 16:09:28 +0000965 }
966}
967
Jakob Stoklund Olesen34327852010-09-15 16:36:26 +0000968unsigned
969ARMBaseInstrInfo::isLoadFromStackSlot(const MachineInstr *MI,
970 int &FrameIndex) const {
971 switch (MI->getOpcode()) {
972 default: break;
Jim Grosbach3e556122010-10-26 22:37:02 +0000973 case ARM::LDRrs:
Jakob Stoklund Olesen34327852010-09-15 16:36:26 +0000974 case ARM::t2LDRs: // FIXME: don't use t2LDRs to access frame.
975 if (MI->getOperand(1).isFI() &&
976 MI->getOperand(2).isReg() &&
977 MI->getOperand(3).isImm() &&
978 MI->getOperand(2).getReg() == 0 &&
979 MI->getOperand(3).getImm() == 0) {
980 FrameIndex = MI->getOperand(1).getIndex();
981 return MI->getOperand(0).getReg();
982 }
983 break;
Jim Grosbach3e556122010-10-26 22:37:02 +0000984 case ARM::LDRi12:
Jakob Stoklund Olesen34327852010-09-15 16:36:26 +0000985 case ARM::t2LDRi12:
Jim Grosbach74472b42011-06-29 20:26:39 +0000986 case ARM::tLDRspi:
Jakob Stoklund Olesen34327852010-09-15 16:36:26 +0000987 case ARM::VLDRD:
988 case ARM::VLDRS:
989 if (MI->getOperand(1).isFI() &&
990 MI->getOperand(2).isImm() &&
991 MI->getOperand(2).getImm() == 0) {
992 FrameIndex = MI->getOperand(1).getIndex();
993 return MI->getOperand(0).getReg();
994 }
995 break;
Jim Grosbach28f08c92012-03-05 19:33:30 +0000996 case ARM::VLD1q64:
Jakob Stoklund Olesend64816a2010-09-15 17:27:09 +0000997 if (MI->getOperand(1).isFI() &&
998 MI->getOperand(0).getSubReg() == 0) {
999 FrameIndex = MI->getOperand(1).getIndex();
1000 return MI->getOperand(0).getReg();
1001 }
1002 break;
Bill Wendling73fe34a2010-11-16 01:16:36 +00001003 case ARM::VLDMQIA:
Jakob Stoklund Olesen06f264e2010-09-15 21:40:11 +00001004 if (MI->getOperand(1).isFI() &&
Jakob Stoklund Olesen06f264e2010-09-15 21:40:11 +00001005 MI->getOperand(0).getSubReg() == 0) {
1006 FrameIndex = MI->getOperand(1).getIndex();
1007 return MI->getOperand(0).getReg();
1008 }
1009 break;
Jakob Stoklund Olesen34327852010-09-15 16:36:26 +00001010 }
1011
1012 return 0;
1013}
1014
Jakob Stoklund Olesen36ee0e62011-08-08 21:45:32 +00001015unsigned ARMBaseInstrInfo::isLoadFromStackSlotPostFE(const MachineInstr *MI,
1016 int &FrameIndex) const {
1017 const MachineMemOperand *Dummy;
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001018 return MI->mayLoad() && hasLoadFromStackSlot(MI, Dummy, FrameIndex);
Jakob Stoklund Olesen36ee0e62011-08-08 21:45:32 +00001019}
1020
Jakob Stoklund Olesen142bd1a2011-10-11 00:59:06 +00001021bool ARMBaseInstrInfo::expandPostRAPseudo(MachineBasicBlock::iterator MI) const{
1022 // This hook gets to expand COPY instructions before they become
1023 // copyPhysReg() calls. Look for VMOVS instructions that can legally be
1024 // widened to VMOVD. We prefer the VMOVD when possible because it may be
1025 // changed into a VORR that can go down the NEON pipeline.
1026 if (!WidenVMOVS || !MI->isCopy())
1027 return false;
1028
1029 // Look for a copy between even S-registers. That is where we keep floats
1030 // when using NEON v2f32 instructions for f32 arithmetic.
1031 unsigned DstRegS = MI->getOperand(0).getReg();
1032 unsigned SrcRegS = MI->getOperand(1).getReg();
1033 if (!ARM::SPRRegClass.contains(DstRegS, SrcRegS))
1034 return false;
1035
1036 const TargetRegisterInfo *TRI = &getRegisterInfo();
1037 unsigned DstRegD = TRI->getMatchingSuperReg(DstRegS, ARM::ssub_0,
1038 &ARM::DPRRegClass);
1039 unsigned SrcRegD = TRI->getMatchingSuperReg(SrcRegS, ARM::ssub_0,
1040 &ARM::DPRRegClass);
1041 if (!DstRegD || !SrcRegD)
1042 return false;
1043
1044 // We want to widen this into a DstRegD = VMOVD SrcRegD copy. This is only
1045 // legal if the COPY already defines the full DstRegD, and it isn't a
1046 // sub-register insertion.
1047 if (!MI->definesRegister(DstRegD, TRI) || MI->readsRegister(DstRegD, TRI))
1048 return false;
1049
Jakob Stoklund Olesen1c062c22011-10-12 00:06:23 +00001050 // A dead copy shouldn't show up here, but reject it just in case.
1051 if (MI->getOperand(0).isDead())
1052 return false;
1053
1054 // All clear, widen the COPY.
Jakob Stoklund Olesen142bd1a2011-10-11 00:59:06 +00001055 DEBUG(dbgs() << "widening: " << *MI);
Jakob Stoklund Olesen1c062c22011-10-12 00:06:23 +00001056
1057 // Get rid of the old <imp-def> of DstRegD. Leave it if it defines a Q-reg
1058 // or some other super-register.
1059 int ImpDefIdx = MI->findRegisterDefOperandIdx(DstRegD);
1060 if (ImpDefIdx != -1)
1061 MI->RemoveOperand(ImpDefIdx);
1062
1063 // Change the opcode and operands.
Jakob Stoklund Olesen142bd1a2011-10-11 00:59:06 +00001064 MI->setDesc(get(ARM::VMOVD));
1065 MI->getOperand(0).setReg(DstRegD);
1066 MI->getOperand(1).setReg(SrcRegD);
1067 AddDefaultPred(MachineInstrBuilder(MI));
Jakob Stoklund Olesen1c062c22011-10-12 00:06:23 +00001068
1069 // We are now reading SrcRegD instead of SrcRegS. This may upset the
1070 // register scavenger and machine verifier, so we need to indicate that we
1071 // are reading an undefined value from SrcRegD, but a proper value from
1072 // SrcRegS.
1073 MI->getOperand(1).setIsUndef();
1074 MachineInstrBuilder(MI).addReg(SrcRegS, RegState::Implicit);
1075
1076 // SrcRegD may actually contain an unrelated value in the ssub_1
1077 // sub-register. Don't kill it. Only kill the ssub_0 sub-register.
1078 if (MI->getOperand(1).isKill()) {
1079 MI->getOperand(1).setIsKill(false);
1080 MI->addRegisterKilled(SrcRegS, TRI, true);
1081 }
1082
Jakob Stoklund Olesen142bd1a2011-10-11 00:59:06 +00001083 DEBUG(dbgs() << "replaced by: " << *MI);
1084 return true;
1085}
1086
Evan Cheng62b50652010-04-26 07:39:25 +00001087MachineInstr*
1088ARMBaseInstrInfo::emitFrameIndexDebugValue(MachineFunction &MF,
Evan Cheng8601a3d2010-04-29 01:13:30 +00001089 int FrameIx, uint64_t Offset,
Evan Cheng62b50652010-04-26 07:39:25 +00001090 const MDNode *MDPtr,
1091 DebugLoc DL) const {
1092 MachineInstrBuilder MIB = BuildMI(MF, DL, get(ARM::DBG_VALUE))
1093 .addFrameIndex(FrameIx).addImm(0).addImm(Offset).addMetadata(MDPtr);
1094 return &*MIB;
1095}
1096
Jakob Stoklund Olesen30ac0462010-01-06 23:47:07 +00001097/// Create a copy of a const pool value. Update CPI to the new index and return
1098/// the label UID.
1099static unsigned duplicateCPV(MachineFunction &MF, unsigned &CPI) {
1100 MachineConstantPool *MCP = MF.getConstantPool();
1101 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1102
1103 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPI];
1104 assert(MCPE.isMachineConstantPoolEntry() &&
1105 "Expecting a machine constantpool entry!");
1106 ARMConstantPoolValue *ACPV =
1107 static_cast<ARMConstantPoolValue*>(MCPE.Val.MachineCPVal);
1108
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001109 unsigned PCLabelId = AFI->createPICLabelUId();
Jakob Stoklund Olesen30ac0462010-01-06 23:47:07 +00001110 ARMConstantPoolValue *NewCPV = 0;
Jim Grosbach51f5b672010-09-10 21:38:22 +00001111 // FIXME: The below assumes PIC relocation model and that the function
1112 // is Thumb mode (t1 or t2). PCAdjustment would be 8 for ARM mode PIC, and
1113 // zero for non-PIC in ARM or Thumb. The callers are all of thumb LDR
1114 // instructions, so that's probably OK, but is PIC always correct when
1115 // we get here?
Jakob Stoklund Olesen30ac0462010-01-06 23:47:07 +00001116 if (ACPV->isGlobalValue())
Bill Wendling5bb77992011-10-01 08:00:54 +00001117 NewCPV = ARMConstantPoolConstant::
1118 Create(cast<ARMConstantPoolConstant>(ACPV)->getGV(), PCLabelId,
1119 ARMCP::CPValue, 4);
Jakob Stoklund Olesen30ac0462010-01-06 23:47:07 +00001120 else if (ACPV->isExtSymbol())
Bill Wendlingfe31e672011-10-01 08:58:29 +00001121 NewCPV = ARMConstantPoolSymbol::
1122 Create(MF.getFunction()->getContext(),
1123 cast<ARMConstantPoolSymbol>(ACPV)->getSymbol(), PCLabelId, 4);
Jakob Stoklund Olesen30ac0462010-01-06 23:47:07 +00001124 else if (ACPV->isBlockAddress())
Bill Wendling5bb77992011-10-01 08:00:54 +00001125 NewCPV = ARMConstantPoolConstant::
1126 Create(cast<ARMConstantPoolConstant>(ACPV)->getBlockAddress(), PCLabelId,
1127 ARMCP::CPBlockAddress, 4);
Jim Grosbach51f5b672010-09-10 21:38:22 +00001128 else if (ACPV->isLSDA())
Bill Wendling5bb77992011-10-01 08:00:54 +00001129 NewCPV = ARMConstantPoolConstant::Create(MF.getFunction(), PCLabelId,
1130 ARMCP::CPLSDA, 4);
Bill Wendlinge00897c2011-09-29 23:50:42 +00001131 else if (ACPV->isMachineBasicBlock())
Bill Wendling3320f2a2011-10-01 09:30:42 +00001132 NewCPV = ARMConstantPoolMBB::
1133 Create(MF.getFunction()->getContext(),
1134 cast<ARMConstantPoolMBB>(ACPV)->getMBB(), PCLabelId, 4);
Jakob Stoklund Olesen30ac0462010-01-06 23:47:07 +00001135 else
1136 llvm_unreachable("Unexpected ARM constantpool value type!!");
1137 CPI = MCP->getConstantPoolIndex(NewCPV, MCPE.getAlignment());
1138 return PCLabelId;
1139}
1140
Evan Chengfdc83402009-11-08 00:15:23 +00001141void ARMBaseInstrInfo::
1142reMaterialize(MachineBasicBlock &MBB,
1143 MachineBasicBlock::iterator I,
1144 unsigned DestReg, unsigned SubIdx,
Evan Chengd57cdd52009-11-14 02:55:43 +00001145 const MachineInstr *Orig,
Jakob Stoklund Olesen9edf7de2010-06-02 22:47:25 +00001146 const TargetRegisterInfo &TRI) const {
Evan Chengfdc83402009-11-08 00:15:23 +00001147 unsigned Opcode = Orig->getOpcode();
1148 switch (Opcode) {
1149 default: {
1150 MachineInstr *MI = MBB.getParent()->CloneMachineInstr(Orig);
Jakob Stoklund Olesen9edf7de2010-06-02 22:47:25 +00001151 MI->substituteRegister(Orig->getOperand(0).getReg(), DestReg, SubIdx, TRI);
Evan Chengfdc83402009-11-08 00:15:23 +00001152 MBB.insert(I, MI);
1153 break;
1154 }
1155 case ARM::tLDRpci_pic:
1156 case ARM::t2LDRpci_pic: {
1157 MachineFunction &MF = *MBB.getParent();
Evan Chengfdc83402009-11-08 00:15:23 +00001158 unsigned CPI = Orig->getOperand(1).getIndex();
Jakob Stoklund Olesen30ac0462010-01-06 23:47:07 +00001159 unsigned PCLabelId = duplicateCPV(MF, CPI);
Evan Chengfdc83402009-11-08 00:15:23 +00001160 MachineInstrBuilder MIB = BuildMI(MBB, I, Orig->getDebugLoc(), get(Opcode),
1161 DestReg)
1162 .addConstantPoolIndex(CPI).addImm(PCLabelId);
Chris Lattnerd7d030a2011-04-29 05:24:29 +00001163 MIB->setMemRefs(Orig->memoperands_begin(), Orig->memoperands_end());
Evan Chengfdc83402009-11-08 00:15:23 +00001164 break;
1165 }
1166 }
Evan Chengfdc83402009-11-08 00:15:23 +00001167}
1168
Jakob Stoklund Olesen30ac0462010-01-06 23:47:07 +00001169MachineInstr *
1170ARMBaseInstrInfo::duplicate(MachineInstr *Orig, MachineFunction &MF) const {
1171 MachineInstr *MI = TargetInstrInfoImpl::duplicate(Orig, MF);
1172 switch(Orig->getOpcode()) {
1173 case ARM::tLDRpci_pic:
1174 case ARM::t2LDRpci_pic: {
1175 unsigned CPI = Orig->getOperand(1).getIndex();
1176 unsigned PCLabelId = duplicateCPV(MF, CPI);
1177 Orig->getOperand(1).setIndex(CPI);
1178 Orig->getOperand(2).setImm(PCLabelId);
1179 break;
1180 }
1181 }
1182 return MI;
1183}
1184
Evan Cheng506049f2010-03-03 01:44:33 +00001185bool ARMBaseInstrInfo::produceSameValue(const MachineInstr *MI0,
Evan Cheng9fe20092011-01-20 08:34:58 +00001186 const MachineInstr *MI1,
1187 const MachineRegisterInfo *MRI) const {
Evan Chengd457e6e2009-11-07 04:04:34 +00001188 int Opcode = MI0->getOpcode();
Evan Chengd7e3cc82011-01-20 23:55:07 +00001189 if (Opcode == ARM::t2LDRpci ||
Evan Cheng9b824252009-11-20 02:10:27 +00001190 Opcode == ARM::t2LDRpci_pic ||
1191 Opcode == ARM::tLDRpci ||
Evan Cheng9fe20092011-01-20 08:34:58 +00001192 Opcode == ARM::tLDRpci_pic ||
Evan Cheng53519f02011-01-21 18:55:51 +00001193 Opcode == ARM::MOV_ga_dyn ||
1194 Opcode == ARM::MOV_ga_pcrel ||
1195 Opcode == ARM::MOV_ga_pcrel_ldr ||
1196 Opcode == ARM::t2MOV_ga_dyn ||
1197 Opcode == ARM::t2MOV_ga_pcrel) {
Evan Chengd457e6e2009-11-07 04:04:34 +00001198 if (MI1->getOpcode() != Opcode)
1199 return false;
1200 if (MI0->getNumOperands() != MI1->getNumOperands())
1201 return false;
1202
1203 const MachineOperand &MO0 = MI0->getOperand(1);
1204 const MachineOperand &MO1 = MI1->getOperand(1);
1205 if (MO0.getOffset() != MO1.getOffset())
1206 return false;
1207
Evan Cheng53519f02011-01-21 18:55:51 +00001208 if (Opcode == ARM::MOV_ga_dyn ||
1209 Opcode == ARM::MOV_ga_pcrel ||
1210 Opcode == ARM::MOV_ga_pcrel_ldr ||
1211 Opcode == ARM::t2MOV_ga_dyn ||
1212 Opcode == ARM::t2MOV_ga_pcrel)
Evan Cheng9fe20092011-01-20 08:34:58 +00001213 // Ignore the PC labels.
1214 return MO0.getGlobal() == MO1.getGlobal();
1215
Evan Chengd457e6e2009-11-07 04:04:34 +00001216 const MachineFunction *MF = MI0->getParent()->getParent();
1217 const MachineConstantPool *MCP = MF->getConstantPool();
1218 int CPI0 = MO0.getIndex();
1219 int CPI1 = MO1.getIndex();
1220 const MachineConstantPoolEntry &MCPE0 = MCP->getConstants()[CPI0];
1221 const MachineConstantPoolEntry &MCPE1 = MCP->getConstants()[CPI1];
Evan Chengd7006172011-03-24 06:20:03 +00001222 bool isARMCP0 = MCPE0.isMachineConstantPoolEntry();
1223 bool isARMCP1 = MCPE1.isMachineConstantPoolEntry();
1224 if (isARMCP0 && isARMCP1) {
1225 ARMConstantPoolValue *ACPV0 =
1226 static_cast<ARMConstantPoolValue*>(MCPE0.Val.MachineCPVal);
1227 ARMConstantPoolValue *ACPV1 =
1228 static_cast<ARMConstantPoolValue*>(MCPE1.Val.MachineCPVal);
1229 return ACPV0->hasSameValue(ACPV1);
1230 } else if (!isARMCP0 && !isARMCP1) {
1231 return MCPE0.Val.ConstVal == MCPE1.Val.ConstVal;
1232 }
1233 return false;
Evan Cheng9fe20092011-01-20 08:34:58 +00001234 } else if (Opcode == ARM::PICLDR) {
1235 if (MI1->getOpcode() != Opcode)
1236 return false;
1237 if (MI0->getNumOperands() != MI1->getNumOperands())
1238 return false;
1239
1240 unsigned Addr0 = MI0->getOperand(1).getReg();
1241 unsigned Addr1 = MI1->getOperand(1).getReg();
1242 if (Addr0 != Addr1) {
1243 if (!MRI ||
1244 !TargetRegisterInfo::isVirtualRegister(Addr0) ||
1245 !TargetRegisterInfo::isVirtualRegister(Addr1))
1246 return false;
1247
1248 // This assumes SSA form.
1249 MachineInstr *Def0 = MRI->getVRegDef(Addr0);
1250 MachineInstr *Def1 = MRI->getVRegDef(Addr1);
1251 // Check if the loaded value, e.g. a constantpool of a global address, are
1252 // the same.
1253 if (!produceSameValue(Def0, Def1, MRI))
1254 return false;
1255 }
1256
1257 for (unsigned i = 3, e = MI0->getNumOperands(); i != e; ++i) {
1258 // %vreg12<def> = PICLDR %vreg11, 0, pred:14, pred:%noreg
1259 const MachineOperand &MO0 = MI0->getOperand(i);
1260 const MachineOperand &MO1 = MI1->getOperand(i);
1261 if (!MO0.isIdenticalTo(MO1))
1262 return false;
1263 }
1264 return true;
Evan Chengd457e6e2009-11-07 04:04:34 +00001265 }
1266
Evan Cheng506049f2010-03-03 01:44:33 +00001267 return MI0->isIdenticalTo(MI1, MachineInstr::IgnoreVRegDefs);
Evan Chengd457e6e2009-11-07 04:04:34 +00001268}
1269
Bill Wendling4b722102010-06-23 23:00:16 +00001270/// areLoadsFromSameBasePtr - This is used by the pre-regalloc scheduler to
1271/// determine if two loads are loading from the same base address. It should
1272/// only return true if the base pointers are the same and the only differences
1273/// between the two addresses is the offset. It also returns the offsets by
1274/// reference.
1275bool ARMBaseInstrInfo::areLoadsFromSameBasePtr(SDNode *Load1, SDNode *Load2,
1276 int64_t &Offset1,
1277 int64_t &Offset2) const {
1278 // Don't worry about Thumb: just ARM and Thumb2.
1279 if (Subtarget.isThumb1Only()) return false;
1280
1281 if (!Load1->isMachineOpcode() || !Load2->isMachineOpcode())
1282 return false;
1283
1284 switch (Load1->getMachineOpcode()) {
1285 default:
1286 return false;
Jim Grosbach3e556122010-10-26 22:37:02 +00001287 case ARM::LDRi12:
Jim Grosbachc1d30212010-10-27 00:19:44 +00001288 case ARM::LDRBi12:
Bill Wendling4b722102010-06-23 23:00:16 +00001289 case ARM::LDRD:
1290 case ARM::LDRH:
1291 case ARM::LDRSB:
1292 case ARM::LDRSH:
1293 case ARM::VLDRD:
1294 case ARM::VLDRS:
1295 case ARM::t2LDRi8:
1296 case ARM::t2LDRDi8:
1297 case ARM::t2LDRSHi8:
1298 case ARM::t2LDRi12:
1299 case ARM::t2LDRSHi12:
1300 break;
1301 }
1302
1303 switch (Load2->getMachineOpcode()) {
1304 default:
1305 return false;
Jim Grosbach3e556122010-10-26 22:37:02 +00001306 case ARM::LDRi12:
Jim Grosbachc1d30212010-10-27 00:19:44 +00001307 case ARM::LDRBi12:
Bill Wendling4b722102010-06-23 23:00:16 +00001308 case ARM::LDRD:
1309 case ARM::LDRH:
1310 case ARM::LDRSB:
1311 case ARM::LDRSH:
1312 case ARM::VLDRD:
1313 case ARM::VLDRS:
1314 case ARM::t2LDRi8:
1315 case ARM::t2LDRDi8:
1316 case ARM::t2LDRSHi8:
1317 case ARM::t2LDRi12:
1318 case ARM::t2LDRSHi12:
1319 break;
1320 }
1321
1322 // Check if base addresses and chain operands match.
1323 if (Load1->getOperand(0) != Load2->getOperand(0) ||
1324 Load1->getOperand(4) != Load2->getOperand(4))
1325 return false;
1326
1327 // Index should be Reg0.
1328 if (Load1->getOperand(3) != Load2->getOperand(3))
1329 return false;
1330
1331 // Determine the offsets.
1332 if (isa<ConstantSDNode>(Load1->getOperand(1)) &&
1333 isa<ConstantSDNode>(Load2->getOperand(1))) {
1334 Offset1 = cast<ConstantSDNode>(Load1->getOperand(1))->getSExtValue();
1335 Offset2 = cast<ConstantSDNode>(Load2->getOperand(1))->getSExtValue();
1336 return true;
1337 }
1338
1339 return false;
1340}
1341
1342/// shouldScheduleLoadsNear - This is a used by the pre-regalloc scheduler to
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001343/// determine (in conjunction with areLoadsFromSameBasePtr) if two loads should
Bill Wendling4b722102010-06-23 23:00:16 +00001344/// be scheduled togther. On some targets if two loads are loading from
1345/// addresses in the same cache line, it's better if they are scheduled
1346/// together. This function takes two integers that represent the load offsets
1347/// from the common base address. It returns true if it decides it's desirable
1348/// to schedule the two loads together. "NumLoads" is the number of loads that
1349/// have already been scheduled after Load1.
1350bool ARMBaseInstrInfo::shouldScheduleLoadsNear(SDNode *Load1, SDNode *Load2,
1351 int64_t Offset1, int64_t Offset2,
1352 unsigned NumLoads) const {
1353 // Don't worry about Thumb: just ARM and Thumb2.
1354 if (Subtarget.isThumb1Only()) return false;
1355
1356 assert(Offset2 > Offset1);
1357
1358 if ((Offset2 - Offset1) / 8 > 64)
1359 return false;
1360
1361 if (Load1->getMachineOpcode() != Load2->getMachineOpcode())
1362 return false; // FIXME: overly conservative?
1363
1364 // Four loads in a row should be sufficient.
1365 if (NumLoads >= 3)
1366 return false;
1367
1368 return true;
1369}
1370
Evan Cheng86050dc2010-06-18 23:09:54 +00001371bool ARMBaseInstrInfo::isSchedulingBoundary(const MachineInstr *MI,
1372 const MachineBasicBlock *MBB,
1373 const MachineFunction &MF) const {
Jim Grosbach57bb3942010-06-25 18:43:14 +00001374 // Debug info is never a scheduling boundary. It's necessary to be explicit
1375 // due to the special treatment of IT instructions below, otherwise a
1376 // dbg_value followed by an IT will result in the IT instruction being
1377 // considered a scheduling hazard, which is wrong. It should be the actual
1378 // instruction preceding the dbg_value instruction(s), just like it is
1379 // when debug info is not present.
1380 if (MI->isDebugValue())
1381 return false;
1382
Evan Cheng86050dc2010-06-18 23:09:54 +00001383 // Terminators and labels can't be scheduled around.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001384 if (MI->isTerminator() || MI->isLabel())
Evan Cheng86050dc2010-06-18 23:09:54 +00001385 return true;
1386
1387 // Treat the start of the IT block as a scheduling boundary, but schedule
1388 // t2IT along with all instructions following it.
1389 // FIXME: This is a big hammer. But the alternative is to add all potential
1390 // true and anti dependencies to IT block instructions as implicit operands
1391 // to the t2IT instruction. The added compile time and complexity does not
1392 // seem worth it.
1393 MachineBasicBlock::const_iterator I = MI;
Jim Grosbach57bb3942010-06-25 18:43:14 +00001394 // Make sure to skip any dbg_value instructions
1395 while (++I != MBB->end() && I->isDebugValue())
1396 ;
1397 if (I != MBB->end() && I->getOpcode() == ARM::t2IT)
Evan Cheng86050dc2010-06-18 23:09:54 +00001398 return true;
1399
1400 // Don't attempt to schedule around any instruction that defines
1401 // a stack-oriented pointer, as it's unlikely to be profitable. This
1402 // saves compile time, because it doesn't require every single
1403 // stack slot reference to depend on the instruction that does the
1404 // modification.
Jakob Stoklund Olesena1aa8db2012-02-21 23:47:43 +00001405 // Calls don't actually change the stack pointer, even if they have imp-defs.
Jakob Stoklund Olesen209600b2012-02-22 01:07:19 +00001406 // No ARM calling conventions change the stack pointer. (X86 calling
1407 // conventions sometimes do).
Jakob Stoklund Olesena1aa8db2012-02-21 23:47:43 +00001408 if (!MI->isCall() && MI->definesRegister(ARM::SP))
Evan Cheng86050dc2010-06-18 23:09:54 +00001409 return true;
1410
1411 return false;
1412}
1413
Jakub Staszakf81b7f62011-07-10 02:58:07 +00001414bool ARMBaseInstrInfo::
1415isProfitableToIfCvt(MachineBasicBlock &MBB,
1416 unsigned NumCycles, unsigned ExtraPredCycles,
1417 const BranchProbability &Probability) const {
Cameron Zwarich5876db72011-04-13 06:39:16 +00001418 if (!NumCycles)
Evan Cheng13151432010-06-25 22:42:03 +00001419 return false;
Michael J. Spencer2bbb7692010-10-05 06:00:33 +00001420
Owen Andersonb20b8512010-09-28 18:32:13 +00001421 // Attempt to estimate the relative costs of predication versus branching.
Jakub Staszakf81b7f62011-07-10 02:58:07 +00001422 unsigned UnpredCost = Probability.getNumerator() * NumCycles;
1423 UnpredCost /= Probability.getDenominator();
1424 UnpredCost += 1; // The branch itself
1425 UnpredCost += Subtarget.getMispredictionPenalty() / 10;
Michael J. Spencer2bbb7692010-10-05 06:00:33 +00001426
Jakub Staszakf81b7f62011-07-10 02:58:07 +00001427 return (NumCycles + ExtraPredCycles) <= UnpredCost;
Evan Cheng13151432010-06-25 22:42:03 +00001428}
Michael J. Spencer2bbb7692010-10-05 06:00:33 +00001429
Evan Cheng13151432010-06-25 22:42:03 +00001430bool ARMBaseInstrInfo::
Evan Cheng8239daf2010-11-03 00:45:17 +00001431isProfitableToIfCvt(MachineBasicBlock &TMBB,
1432 unsigned TCycles, unsigned TExtra,
1433 MachineBasicBlock &FMBB,
1434 unsigned FCycles, unsigned FExtra,
Jakub Staszakf81b7f62011-07-10 02:58:07 +00001435 const BranchProbability &Probability) const {
Evan Cheng8239daf2010-11-03 00:45:17 +00001436 if (!TCycles || !FCycles)
Owen Andersonb20b8512010-09-28 18:32:13 +00001437 return false;
Michael J. Spencer2bbb7692010-10-05 06:00:33 +00001438
Owen Andersonb20b8512010-09-28 18:32:13 +00001439 // Attempt to estimate the relative costs of predication versus branching.
Jakub Staszakf81b7f62011-07-10 02:58:07 +00001440 unsigned TUnpredCost = Probability.getNumerator() * TCycles;
1441 TUnpredCost /= Probability.getDenominator();
Andrew Tricke23dc9c2011-09-21 02:17:37 +00001442
Jakub Staszakf81b7f62011-07-10 02:58:07 +00001443 uint32_t Comp = Probability.getDenominator() - Probability.getNumerator();
1444 unsigned FUnpredCost = Comp * FCycles;
1445 FUnpredCost /= Probability.getDenominator();
Michael J. Spencer2bbb7692010-10-05 06:00:33 +00001446
Jakub Staszakf81b7f62011-07-10 02:58:07 +00001447 unsigned UnpredCost = TUnpredCost + FUnpredCost;
1448 UnpredCost += 1; // The branch itself
1449 UnpredCost += Subtarget.getMispredictionPenalty() / 10;
1450
1451 return (TCycles + FCycles + TExtra + FExtra) <= UnpredCost;
Evan Cheng13151432010-06-25 22:42:03 +00001452}
1453
Evan Cheng8fb90362009-08-08 03:20:32 +00001454/// getInstrPredicate - If instruction is predicated, returns its predicate
1455/// condition, otherwise returns AL. It also returns the condition code
1456/// register by reference.
Evan Cheng5adb66a2009-09-28 09:14:39 +00001457ARMCC::CondCodes
1458llvm::getInstrPredicate(const MachineInstr *MI, unsigned &PredReg) {
Evan Cheng8fb90362009-08-08 03:20:32 +00001459 int PIdx = MI->findFirstPredOperandIdx();
1460 if (PIdx == -1) {
1461 PredReg = 0;
1462 return ARMCC::AL;
1463 }
1464
1465 PredReg = MI->getOperand(PIdx+1).getReg();
1466 return (ARMCC::CondCodes)MI->getOperand(PIdx).getImm();
1467}
1468
1469
Evan Cheng6495f632009-07-28 05:48:47 +00001470int llvm::getMatchingCondBranchOpcode(int Opc) {
Evan Cheng5ca53a72009-07-27 18:20:05 +00001471 if (Opc == ARM::B)
1472 return ARM::Bcc;
David Blaikie4d6ccb52012-01-20 21:51:11 +00001473 if (Opc == ARM::tB)
Evan Cheng5ca53a72009-07-27 18:20:05 +00001474 return ARM::tBcc;
David Blaikie4d6ccb52012-01-20 21:51:11 +00001475 if (Opc == ARM::t2B)
1476 return ARM::t2Bcc;
Evan Cheng5ca53a72009-07-27 18:20:05 +00001477
1478 llvm_unreachable("Unknown unconditional branch opcode!");
Evan Cheng5ca53a72009-07-27 18:20:05 +00001479}
1480
Evan Cheng6495f632009-07-28 05:48:47 +00001481
Andrew Trick3be654f2011-09-21 02:20:46 +00001482/// Map pseudo instructions that imply an 'S' bit onto real opcodes. Whether the
1483/// instruction is encoded with an 'S' bit is determined by the optional CPSR
1484/// def operand.
1485///
1486/// This will go away once we can teach tblgen how to set the optional CPSR def
1487/// operand itself.
1488struct AddSubFlagsOpcodePair {
1489 unsigned PseudoOpc;
1490 unsigned MachineOpc;
1491};
1492
1493static AddSubFlagsOpcodePair AddSubFlagsOpcodeMap[] = {
1494 {ARM::ADDSri, ARM::ADDri},
1495 {ARM::ADDSrr, ARM::ADDrr},
1496 {ARM::ADDSrsi, ARM::ADDrsi},
1497 {ARM::ADDSrsr, ARM::ADDrsr},
1498
1499 {ARM::SUBSri, ARM::SUBri},
1500 {ARM::SUBSrr, ARM::SUBrr},
1501 {ARM::SUBSrsi, ARM::SUBrsi},
1502 {ARM::SUBSrsr, ARM::SUBrsr},
1503
1504 {ARM::RSBSri, ARM::RSBri},
Andrew Trick3be654f2011-09-21 02:20:46 +00001505 {ARM::RSBSrsi, ARM::RSBrsi},
1506 {ARM::RSBSrsr, ARM::RSBrsr},
1507
1508 {ARM::t2ADDSri, ARM::t2ADDri},
1509 {ARM::t2ADDSrr, ARM::t2ADDrr},
1510 {ARM::t2ADDSrs, ARM::t2ADDrs},
1511
1512 {ARM::t2SUBSri, ARM::t2SUBri},
1513 {ARM::t2SUBSrr, ARM::t2SUBrr},
1514 {ARM::t2SUBSrs, ARM::t2SUBrs},
1515
1516 {ARM::t2RSBSri, ARM::t2RSBri},
1517 {ARM::t2RSBSrs, ARM::t2RSBrs},
1518};
1519
1520unsigned llvm::convertAddSubFlagsOpcode(unsigned OldOpc) {
1521 static const int NPairs =
1522 sizeof(AddSubFlagsOpcodeMap) / sizeof(AddSubFlagsOpcodePair);
1523 for (AddSubFlagsOpcodePair *OpcPair = &AddSubFlagsOpcodeMap[0],
1524 *End = &AddSubFlagsOpcodeMap[NPairs]; OpcPair != End; ++OpcPair) {
1525 if (OldOpc == OpcPair->PseudoOpc) {
1526 return OpcPair->MachineOpc;
1527 }
1528 }
1529 return 0;
1530}
1531
Evan Cheng6495f632009-07-28 05:48:47 +00001532void llvm::emitARMRegPlusImmediate(MachineBasicBlock &MBB,
1533 MachineBasicBlock::iterator &MBBI, DebugLoc dl,
1534 unsigned DestReg, unsigned BaseReg, int NumBytes,
1535 ARMCC::CondCodes Pred, unsigned PredReg,
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001536 const ARMBaseInstrInfo &TII, unsigned MIFlags) {
Evan Cheng6495f632009-07-28 05:48:47 +00001537 bool isSub = NumBytes < 0;
1538 if (isSub) NumBytes = -NumBytes;
1539
1540 while (NumBytes) {
1541 unsigned RotAmt = ARM_AM::getSOImmValRotate(NumBytes);
1542 unsigned ThisVal = NumBytes & ARM_AM::rotr32(0xFF, RotAmt);
1543 assert(ThisVal && "Didn't extract field correctly");
1544
1545 // We will handle these bits from offset, clear them.
1546 NumBytes &= ~ThisVal;
1547
1548 assert(ARM_AM::getSOImmVal(ThisVal) != -1 && "Bit extraction didn't work?");
1549
1550 // Build the new ADD / SUB.
1551 unsigned Opc = isSub ? ARM::SUBri : ARM::ADDri;
1552 BuildMI(MBB, MBBI, dl, TII.get(Opc), DestReg)
1553 .addReg(BaseReg, RegState::Kill).addImm(ThisVal)
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001554 .addImm((unsigned)Pred).addReg(PredReg).addReg(0)
1555 .setMIFlags(MIFlags);
Evan Cheng6495f632009-07-28 05:48:47 +00001556 BaseReg = DestReg;
1557 }
1558}
1559
Evan Chengcdbb3f52009-08-27 01:23:50 +00001560bool llvm::rewriteARMFrameIndex(MachineInstr &MI, unsigned FrameRegIdx,
1561 unsigned FrameReg, int &Offset,
1562 const ARMBaseInstrInfo &TII) {
Evan Cheng6495f632009-07-28 05:48:47 +00001563 unsigned Opcode = MI.getOpcode();
Evan Chenge837dea2011-06-28 19:10:37 +00001564 const MCInstrDesc &Desc = MI.getDesc();
Evan Cheng6495f632009-07-28 05:48:47 +00001565 unsigned AddrMode = (Desc.TSFlags & ARMII::AddrModeMask);
1566 bool isSub = false;
Jim Grosbach764ab522009-08-11 15:33:49 +00001567
Evan Cheng6495f632009-07-28 05:48:47 +00001568 // Memory operands in inline assembly always use AddrMode2.
1569 if (Opcode == ARM::INLINEASM)
1570 AddrMode = ARMII::AddrMode2;
Jim Grosbach764ab522009-08-11 15:33:49 +00001571
Evan Cheng6495f632009-07-28 05:48:47 +00001572 if (Opcode == ARM::ADDri) {
1573 Offset += MI.getOperand(FrameRegIdx+1).getImm();
1574 if (Offset == 0) {
1575 // Turn it into a move.
1576 MI.setDesc(TII.get(ARM::MOVr));
1577 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
1578 MI.RemoveOperand(FrameRegIdx+1);
Evan Chengcdbb3f52009-08-27 01:23:50 +00001579 Offset = 0;
1580 return true;
Evan Cheng6495f632009-07-28 05:48:47 +00001581 } else if (Offset < 0) {
1582 Offset = -Offset;
1583 isSub = true;
1584 MI.setDesc(TII.get(ARM::SUBri));
1585 }
1586
1587 // Common case: small offset, fits into instruction.
1588 if (ARM_AM::getSOImmVal(Offset) != -1) {
1589 // Replace the FrameIndex with sp / fp
1590 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
1591 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(Offset);
Evan Chengcdbb3f52009-08-27 01:23:50 +00001592 Offset = 0;
1593 return true;
Evan Cheng6495f632009-07-28 05:48:47 +00001594 }
1595
1596 // Otherwise, pull as much of the immedidate into this ADDri/SUBri
1597 // as possible.
1598 unsigned RotAmt = ARM_AM::getSOImmValRotate(Offset);
1599 unsigned ThisImmVal = Offset & ARM_AM::rotr32(0xFF, RotAmt);
1600
1601 // We will handle these bits from offset, clear them.
1602 Offset &= ~ThisImmVal;
1603
1604 // Get the properly encoded SOImmVal field.
1605 assert(ARM_AM::getSOImmVal(ThisImmVal) != -1 &&
1606 "Bit extraction didn't work?");
1607 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(ThisImmVal);
1608 } else {
1609 unsigned ImmIdx = 0;
1610 int InstrOffs = 0;
1611 unsigned NumBits = 0;
1612 unsigned Scale = 1;
1613 switch (AddrMode) {
Jim Grosbach3e556122010-10-26 22:37:02 +00001614 case ARMII::AddrMode_i12: {
1615 ImmIdx = FrameRegIdx + 1;
1616 InstrOffs = MI.getOperand(ImmIdx).getImm();
1617 NumBits = 12;
1618 break;
1619 }
Evan Cheng6495f632009-07-28 05:48:47 +00001620 case ARMII::AddrMode2: {
1621 ImmIdx = FrameRegIdx+2;
1622 InstrOffs = ARM_AM::getAM2Offset(MI.getOperand(ImmIdx).getImm());
1623 if (ARM_AM::getAM2Op(MI.getOperand(ImmIdx).getImm()) == ARM_AM::sub)
1624 InstrOffs *= -1;
1625 NumBits = 12;
1626 break;
1627 }
1628 case ARMII::AddrMode3: {
1629 ImmIdx = FrameRegIdx+2;
1630 InstrOffs = ARM_AM::getAM3Offset(MI.getOperand(ImmIdx).getImm());
1631 if (ARM_AM::getAM3Op(MI.getOperand(ImmIdx).getImm()) == ARM_AM::sub)
1632 InstrOffs *= -1;
1633 NumBits = 8;
1634 break;
1635 }
Anton Korobeynikovbaf31082009-08-08 13:35:48 +00001636 case ARMII::AddrMode4:
Jim Grosbacha4432172009-11-15 21:45:34 +00001637 case ARMII::AddrMode6:
Evan Chengcdbb3f52009-08-27 01:23:50 +00001638 // Can't fold any offset even if it's zero.
1639 return false;
Evan Cheng6495f632009-07-28 05:48:47 +00001640 case ARMII::AddrMode5: {
1641 ImmIdx = FrameRegIdx+1;
1642 InstrOffs = ARM_AM::getAM5Offset(MI.getOperand(ImmIdx).getImm());
1643 if (ARM_AM::getAM5Op(MI.getOperand(ImmIdx).getImm()) == ARM_AM::sub)
1644 InstrOffs *= -1;
1645 NumBits = 8;
1646 Scale = 4;
1647 break;
1648 }
1649 default:
1650 llvm_unreachable("Unsupported addressing mode!");
Evan Cheng6495f632009-07-28 05:48:47 +00001651 }
1652
1653 Offset += InstrOffs * Scale;
1654 assert((Offset & (Scale-1)) == 0 && "Can't encode this offset!");
1655 if (Offset < 0) {
1656 Offset = -Offset;
1657 isSub = true;
1658 }
1659
1660 // Attempt to fold address comp. if opcode has offset bits
1661 if (NumBits > 0) {
1662 // Common case: small offset, fits into instruction.
1663 MachineOperand &ImmOp = MI.getOperand(ImmIdx);
1664 int ImmedOffset = Offset / Scale;
1665 unsigned Mask = (1 << NumBits) - 1;
1666 if ((unsigned)Offset <= Mask * Scale) {
1667 // Replace the FrameIndex with sp
1668 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
Jim Grosbach77aee8e2010-10-27 01:19:41 +00001669 // FIXME: When addrmode2 goes away, this will simplify (like the
1670 // T2 version), as the LDR.i12 versions don't need the encoding
1671 // tricks for the offset value.
1672 if (isSub) {
1673 if (AddrMode == ARMII::AddrMode_i12)
1674 ImmedOffset = -ImmedOffset;
1675 else
1676 ImmedOffset |= 1 << NumBits;
1677 }
Evan Cheng6495f632009-07-28 05:48:47 +00001678 ImmOp.ChangeToImmediate(ImmedOffset);
Evan Chengcdbb3f52009-08-27 01:23:50 +00001679 Offset = 0;
1680 return true;
Evan Cheng6495f632009-07-28 05:48:47 +00001681 }
Jim Grosbach764ab522009-08-11 15:33:49 +00001682
Evan Cheng6495f632009-07-28 05:48:47 +00001683 // Otherwise, it didn't fit. Pull in what we can to simplify the immed.
1684 ImmedOffset = ImmedOffset & Mask;
Jim Grosbach063efbf2010-10-27 16:50:31 +00001685 if (isSub) {
1686 if (AddrMode == ARMII::AddrMode_i12)
1687 ImmedOffset = -ImmedOffset;
1688 else
1689 ImmedOffset |= 1 << NumBits;
1690 }
Evan Cheng6495f632009-07-28 05:48:47 +00001691 ImmOp.ChangeToImmediate(ImmedOffset);
1692 Offset &= ~(Mask*Scale);
1693 }
1694 }
1695
Evan Chengcdbb3f52009-08-27 01:23:50 +00001696 Offset = (isSub) ? -Offset : Offset;
1697 return Offset == 0;
Evan Cheng6495f632009-07-28 05:48:47 +00001698}
Bill Wendlinge4ddbdf2010-08-06 01:32:48 +00001699
1700bool ARMBaseInstrInfo::
Eric Christophera99c3e92010-09-28 04:18:29 +00001701AnalyzeCompare(const MachineInstr *MI, unsigned &SrcReg, int &CmpMask,
1702 int &CmpValue) const {
Bill Wendlinge4ddbdf2010-08-06 01:32:48 +00001703 switch (MI->getOpcode()) {
1704 default: break;
Bill Wendling38ae9972010-08-11 00:23:00 +00001705 case ARM::CMPri:
Bill Wendlinge4ddbdf2010-08-06 01:32:48 +00001706 case ARM::t2CMPri:
Bill Wendlinge4ddbdf2010-08-06 01:32:48 +00001707 SrcReg = MI->getOperand(0).getReg();
Gabor Greif04ac81d2010-09-21 12:01:15 +00001708 CmpMask = ~0;
Bill Wendlinge4ddbdf2010-08-06 01:32:48 +00001709 CmpValue = MI->getOperand(1).getImm();
1710 return true;
Gabor Greif04ac81d2010-09-21 12:01:15 +00001711 case ARM::TSTri:
1712 case ARM::t2TSTri:
1713 SrcReg = MI->getOperand(0).getReg();
1714 CmpMask = MI->getOperand(1).getImm();
1715 CmpValue = 0;
1716 return true;
1717 }
1718
1719 return false;
1720}
1721
Gabor Greif05642a32010-09-29 10:12:08 +00001722/// isSuitableForMask - Identify a suitable 'and' instruction that
1723/// operates on the given source register and applies the same mask
1724/// as a 'tst' instruction. Provide a limited look-through for copies.
1725/// When successful, MI will hold the found instruction.
1726static bool isSuitableForMask(MachineInstr *&MI, unsigned SrcReg,
Gabor Greif8ff9bb12010-09-21 13:30:57 +00001727 int CmpMask, bool CommonUse) {
Gabor Greif05642a32010-09-29 10:12:08 +00001728 switch (MI->getOpcode()) {
Gabor Greif04ac81d2010-09-21 12:01:15 +00001729 case ARM::ANDri:
1730 case ARM::t2ANDri:
Gabor Greif05642a32010-09-29 10:12:08 +00001731 if (CmpMask != MI->getOperand(2).getImm())
Gabor Greif8ff9bb12010-09-21 13:30:57 +00001732 return false;
Gabor Greif05642a32010-09-29 10:12:08 +00001733 if (SrcReg == MI->getOperand(CommonUse ? 1 : 0).getReg())
Gabor Greif04ac81d2010-09-21 12:01:15 +00001734 return true;
1735 break;
Gabor Greif05642a32010-09-29 10:12:08 +00001736 case ARM::COPY: {
1737 // Walk down one instruction which is potentially an 'and'.
1738 const MachineInstr &Copy = *MI;
Michael J. Spencerf000a7a2010-10-05 06:00:43 +00001739 MachineBasicBlock::iterator AND(
1740 llvm::next(MachineBasicBlock::iterator(MI)));
Gabor Greif05642a32010-09-29 10:12:08 +00001741 if (AND == MI->getParent()->end()) return false;
1742 MI = AND;
1743 return isSuitableForMask(MI, Copy.getOperand(0).getReg(),
1744 CmpMask, true);
1745 }
Bill Wendlinge4ddbdf2010-08-06 01:32:48 +00001746 }
1747
1748 return false;
1749}
1750
Bill Wendlinga6556862010-09-11 00:13:50 +00001751/// OptimizeCompareInstr - Convert the instruction supplying the argument to the
Evan Chengeb96a2f2010-11-15 21:20:45 +00001752/// comparison into one that sets the zero bit in the flags register.
Bill Wendlinge4ddbdf2010-08-06 01:32:48 +00001753bool ARMBaseInstrInfo::
Gabor Greif04ac81d2010-09-21 12:01:15 +00001754OptimizeCompareInstr(MachineInstr *CmpInstr, unsigned SrcReg, int CmpMask,
Evan Chengeb96a2f2010-11-15 21:20:45 +00001755 int CmpValue, const MachineRegisterInfo *MRI) const {
Bill Wendling36656612010-09-10 23:46:12 +00001756 if (CmpValue != 0)
Bill Wendling92ad57f2010-09-10 23:34:19 +00001757 return false;
1758
Bill Wendlingb41ee962010-10-18 21:22:31 +00001759 MachineRegisterInfo::def_iterator DI = MRI->def_begin(SrcReg);
1760 if (llvm::next(DI) != MRI->def_end())
Bill Wendling92ad57f2010-09-10 23:34:19 +00001761 // Only support one definition.
1762 return false;
1763
1764 MachineInstr *MI = &*DI;
1765
Gabor Greif04ac81d2010-09-21 12:01:15 +00001766 // Masked compares sometimes use the same register as the corresponding 'and'.
1767 if (CmpMask != ~0) {
Gabor Greif05642a32010-09-29 10:12:08 +00001768 if (!isSuitableForMask(MI, SrcReg, CmpMask, false)) {
Gabor Greif04ac81d2010-09-21 12:01:15 +00001769 MI = 0;
Bill Wendlingb41ee962010-10-18 21:22:31 +00001770 for (MachineRegisterInfo::use_iterator UI = MRI->use_begin(SrcReg),
1771 UE = MRI->use_end(); UI != UE; ++UI) {
Gabor Greif04ac81d2010-09-21 12:01:15 +00001772 if (UI->getParent() != CmpInstr->getParent()) continue;
Gabor Greif05642a32010-09-29 10:12:08 +00001773 MachineInstr *PotentialAND = &*UI;
Gabor Greif8ff9bb12010-09-21 13:30:57 +00001774 if (!isSuitableForMask(PotentialAND, SrcReg, CmpMask, true))
Gabor Greif04ac81d2010-09-21 12:01:15 +00001775 continue;
Gabor Greif05642a32010-09-29 10:12:08 +00001776 MI = PotentialAND;
Gabor Greif04ac81d2010-09-21 12:01:15 +00001777 break;
1778 }
1779 if (!MI) return false;
1780 }
1781 }
1782
Bill Wendlinge4ddbdf2010-08-06 01:32:48 +00001783 // Conservatively refuse to convert an instruction which isn't in the same BB
1784 // as the comparison.
1785 if (MI->getParent() != CmpInstr->getParent())
1786 return false;
1787
1788 // Check that CPSR isn't set between the comparison instruction and the one we
1789 // want to change.
Evan Cheng7c2a4a32011-12-06 22:12:01 +00001790 MachineBasicBlock::iterator I = CmpInstr,E = MI, B = MI->getParent()->begin();
Bill Wendling0aa38b92010-10-09 00:03:48 +00001791
1792 // Early exit if CmpInstr is at the beginning of the BB.
1793 if (I == B) return false;
1794
Bill Wendlinge4ddbdf2010-08-06 01:32:48 +00001795 --I;
1796 for (; I != E; --I) {
1797 const MachineInstr &Instr = *I;
1798
1799 for (unsigned IO = 0, EO = Instr.getNumOperands(); IO != EO; ++IO) {
1800 const MachineOperand &MO = Instr.getOperand(IO);
Jakob Stoklund Olesen2420b552012-02-17 19:23:15 +00001801 if (MO.isRegMask() && MO.clobbersPhysReg(ARM::CPSR))
1802 return false;
Bill Wendling40a5eb12010-11-01 20:41:43 +00001803 if (!MO.isReg()) continue;
Bill Wendlinge4ddbdf2010-08-06 01:32:48 +00001804
Bill Wendling40a5eb12010-11-01 20:41:43 +00001805 // This instruction modifies or uses CPSR after the one we want to
1806 // change. We can't do this transformation.
Bill Wendlinge4ddbdf2010-08-06 01:32:48 +00001807 if (MO.getReg() == ARM::CPSR)
1808 return false;
1809 }
Evan Cheng691e64a2010-09-21 23:49:07 +00001810
1811 if (I == B)
1812 // The 'and' is below the comparison instruction.
1813 return false;
Bill Wendlinge4ddbdf2010-08-06 01:32:48 +00001814 }
1815
1816 // Set the "zero" bit in CPSR.
1817 switch (MI->getOpcode()) {
1818 default: break;
Cameron Zwarichca3f6a32011-04-15 20:28:28 +00001819 case ARM::RSBrr:
Owen Andersondf298c92011-04-06 23:35:59 +00001820 case ARM::RSBri:
Cameron Zwarichca3f6a32011-04-15 20:28:28 +00001821 case ARM::RSCrr:
Owen Andersondf298c92011-04-06 23:35:59 +00001822 case ARM::RSCri:
Cameron Zwarichca3f6a32011-04-15 20:28:28 +00001823 case ARM::ADDrr:
Bill Wendling38ae9972010-08-11 00:23:00 +00001824 case ARM::ADDri:
Cameron Zwarichca3f6a32011-04-15 20:28:28 +00001825 case ARM::ADCrr:
Owen Andersondf298c92011-04-06 23:35:59 +00001826 case ARM::ADCri:
Cameron Zwarichca3f6a32011-04-15 20:28:28 +00001827 case ARM::SUBrr:
Bill Wendling38ae9972010-08-11 00:23:00 +00001828 case ARM::SUBri:
Cameron Zwarichca3f6a32011-04-15 20:28:28 +00001829 case ARM::SBCrr:
Owen Andersondf298c92011-04-06 23:35:59 +00001830 case ARM::SBCri:
1831 case ARM::t2RSBri:
Cameron Zwarichca3f6a32011-04-15 20:28:28 +00001832 case ARM::t2ADDrr:
Bill Wendling38ae9972010-08-11 00:23:00 +00001833 case ARM::t2ADDri:
Cameron Zwarichca3f6a32011-04-15 20:28:28 +00001834 case ARM::t2ADCrr:
Owen Andersondf298c92011-04-06 23:35:59 +00001835 case ARM::t2ADCri:
Cameron Zwarichca3f6a32011-04-15 20:28:28 +00001836 case ARM::t2SUBrr:
Owen Andersondf298c92011-04-06 23:35:59 +00001837 case ARM::t2SUBri:
Cameron Zwarichca3f6a32011-04-15 20:28:28 +00001838 case ARM::t2SBCrr:
Cameron Zwarichb485de52011-04-15 20:45:00 +00001839 case ARM::t2SBCri:
1840 case ARM::ANDrr:
1841 case ARM::ANDri:
1842 case ARM::t2ANDrr:
Cameron Zwarich0cb11ac2011-04-15 21:24:38 +00001843 case ARM::t2ANDri:
1844 case ARM::ORRrr:
1845 case ARM::ORRri:
1846 case ARM::t2ORRrr:
1847 case ARM::t2ORRri:
1848 case ARM::EORrr:
1849 case ARM::EORri:
1850 case ARM::t2EORrr:
1851 case ARM::t2EORri: {
Evan Cheng2c339152011-03-23 22:52:04 +00001852 // Scan forward for the use of CPSR, if it's a conditional code requires
1853 // checking of V bit, then this is not safe to do. If we can't find the
1854 // CPSR use (i.e. used in another block), then it's not safe to perform
1855 // the optimization.
1856 bool isSafe = false;
1857 I = CmpInstr;
1858 E = MI->getParent()->end();
1859 while (!isSafe && ++I != E) {
1860 const MachineInstr &Instr = *I;
1861 for (unsigned IO = 0, EO = Instr.getNumOperands();
1862 !isSafe && IO != EO; ++IO) {
1863 const MachineOperand &MO = Instr.getOperand(IO);
Jakob Stoklund Olesen2420b552012-02-17 19:23:15 +00001864 if (MO.isRegMask() && MO.clobbersPhysReg(ARM::CPSR)) {
1865 isSafe = true;
1866 break;
1867 }
Evan Cheng2c339152011-03-23 22:52:04 +00001868 if (!MO.isReg() || MO.getReg() != ARM::CPSR)
1869 continue;
1870 if (MO.isDef()) {
1871 isSafe = true;
1872 break;
1873 }
1874 // Condition code is after the operand before CPSR.
1875 ARMCC::CondCodes CC = (ARMCC::CondCodes)Instr.getOperand(IO-1).getImm();
1876 switch (CC) {
1877 default:
1878 isSafe = true;
1879 break;
1880 case ARMCC::VS:
1881 case ARMCC::VC:
1882 case ARMCC::GE:
1883 case ARMCC::LT:
1884 case ARMCC::GT:
1885 case ARMCC::LE:
1886 return false;
1887 }
1888 }
1889 }
1890
1891 if (!isSafe)
1892 return false;
1893
Evan Cheng3642e642010-11-17 08:06:50 +00001894 // Toggle the optional operand to CPSR.
1895 MI->getOperand(5).setReg(ARM::CPSR);
1896 MI->getOperand(5).setIsDef(true);
Bill Wendlinge4ddbdf2010-08-06 01:32:48 +00001897 CmpInstr->eraseFromParent();
1898 return true;
1899 }
Cameron Zwarichb485de52011-04-15 20:45:00 +00001900 }
Bill Wendlinge4ddbdf2010-08-06 01:32:48 +00001901
1902 return false;
1903}
Evan Cheng5f54ce32010-09-09 18:18:55 +00001904
Evan Chengc4af4632010-11-17 20:13:28 +00001905bool ARMBaseInstrInfo::FoldImmediate(MachineInstr *UseMI,
1906 MachineInstr *DefMI, unsigned Reg,
1907 MachineRegisterInfo *MRI) const {
1908 // Fold large immediates into add, sub, or, xor.
1909 unsigned DefOpc = DefMI->getOpcode();
1910 if (DefOpc != ARM::t2MOVi32imm && DefOpc != ARM::MOVi32imm)
1911 return false;
1912 if (!DefMI->getOperand(1).isImm())
1913 // Could be t2MOVi32imm <ga:xx>
1914 return false;
1915
1916 if (!MRI->hasOneNonDBGUse(Reg))
1917 return false;
1918
Evan Chenge279f592012-03-26 23:31:00 +00001919 const MCInstrDesc &DefMCID = DefMI->getDesc();
1920 if (DefMCID.hasOptionalDef()) {
1921 unsigned NumOps = DefMCID.getNumOperands();
1922 const MachineOperand &MO = DefMI->getOperand(NumOps-1);
1923 if (MO.getReg() == ARM::CPSR && !MO.isDead())
1924 // If DefMI defines CPSR and it is not dead, it's obviously not safe
1925 // to delete DefMI.
1926 return false;
1927 }
1928
1929 const MCInstrDesc &UseMCID = UseMI->getDesc();
1930 if (UseMCID.hasOptionalDef()) {
1931 unsigned NumOps = UseMCID.getNumOperands();
1932 if (UseMI->getOperand(NumOps-1).getReg() == ARM::CPSR)
1933 // If the instruction sets the flag, do not attempt this optimization
1934 // since it may change the semantics of the code.
1935 return false;
1936 }
1937
Evan Chengc4af4632010-11-17 20:13:28 +00001938 unsigned UseOpc = UseMI->getOpcode();
Evan Cheng5c71c7a2010-11-18 01:43:23 +00001939 unsigned NewUseOpc = 0;
Evan Chengc4af4632010-11-17 20:13:28 +00001940 uint32_t ImmVal = (uint32_t)DefMI->getOperand(1).getImm();
Evan Cheng5c71c7a2010-11-18 01:43:23 +00001941 uint32_t SOImmValV1 = 0, SOImmValV2 = 0;
Evan Chengc4af4632010-11-17 20:13:28 +00001942 bool Commute = false;
1943 switch (UseOpc) {
1944 default: return false;
1945 case ARM::SUBrr:
1946 case ARM::ADDrr:
1947 case ARM::ORRrr:
1948 case ARM::EORrr:
1949 case ARM::t2SUBrr:
1950 case ARM::t2ADDrr:
1951 case ARM::t2ORRrr:
1952 case ARM::t2EORrr: {
1953 Commute = UseMI->getOperand(2).getReg() != Reg;
1954 switch (UseOpc) {
1955 default: break;
1956 case ARM::SUBrr: {
1957 if (Commute)
1958 return false;
1959 ImmVal = -ImmVal;
1960 NewUseOpc = ARM::SUBri;
1961 // Fallthrough
1962 }
1963 case ARM::ADDrr:
1964 case ARM::ORRrr:
1965 case ARM::EORrr: {
1966 if (!ARM_AM::isSOImmTwoPartVal(ImmVal))
1967 return false;
1968 SOImmValV1 = (uint32_t)ARM_AM::getSOImmTwoPartFirst(ImmVal);
1969 SOImmValV2 = (uint32_t)ARM_AM::getSOImmTwoPartSecond(ImmVal);
1970 switch (UseOpc) {
1971 default: break;
1972 case ARM::ADDrr: NewUseOpc = ARM::ADDri; break;
1973 case ARM::ORRrr: NewUseOpc = ARM::ORRri; break;
1974 case ARM::EORrr: NewUseOpc = ARM::EORri; break;
1975 }
1976 break;
1977 }
1978 case ARM::t2SUBrr: {
1979 if (Commute)
1980 return false;
1981 ImmVal = -ImmVal;
1982 NewUseOpc = ARM::t2SUBri;
1983 // Fallthrough
1984 }
1985 case ARM::t2ADDrr:
1986 case ARM::t2ORRrr:
1987 case ARM::t2EORrr: {
1988 if (!ARM_AM::isT2SOImmTwoPartVal(ImmVal))
1989 return false;
1990 SOImmValV1 = (uint32_t)ARM_AM::getT2SOImmTwoPartFirst(ImmVal);
1991 SOImmValV2 = (uint32_t)ARM_AM::getT2SOImmTwoPartSecond(ImmVal);
1992 switch (UseOpc) {
1993 default: break;
1994 case ARM::t2ADDrr: NewUseOpc = ARM::t2ADDri; break;
1995 case ARM::t2ORRrr: NewUseOpc = ARM::t2ORRri; break;
1996 case ARM::t2EORrr: NewUseOpc = ARM::t2EORri; break;
1997 }
1998 break;
1999 }
2000 }
2001 }
2002 }
2003
2004 unsigned OpIdx = Commute ? 2 : 1;
2005 unsigned Reg1 = UseMI->getOperand(OpIdx).getReg();
2006 bool isKill = UseMI->getOperand(OpIdx).isKill();
2007 unsigned NewReg = MRI->createVirtualRegister(MRI->getRegClass(Reg));
2008 AddDefaultCC(AddDefaultPred(BuildMI(*UseMI->getParent(),
Evan Chengddfd1372011-12-14 02:11:42 +00002009 UseMI, UseMI->getDebugLoc(),
Evan Chengc4af4632010-11-17 20:13:28 +00002010 get(NewUseOpc), NewReg)
2011 .addReg(Reg1, getKillRegState(isKill))
2012 .addImm(SOImmValV1)));
2013 UseMI->setDesc(get(NewUseOpc));
2014 UseMI->getOperand(1).setReg(NewReg);
2015 UseMI->getOperand(1).setIsKill();
2016 UseMI->getOperand(2).ChangeToImmediate(SOImmValV2);
2017 DefMI->eraseFromParent();
2018 return true;
2019}
2020
Evan Cheng5f54ce32010-09-09 18:18:55 +00002021unsigned
Evan Cheng8239daf2010-11-03 00:45:17 +00002022ARMBaseInstrInfo::getNumMicroOps(const InstrItineraryData *ItinData,
2023 const MachineInstr *MI) const {
Evan Cheng3ef1c872010-09-10 01:29:16 +00002024 if (!ItinData || ItinData->isEmpty())
Evan Cheng5f54ce32010-09-09 18:18:55 +00002025 return 1;
2026
Evan Chenge837dea2011-06-28 19:10:37 +00002027 const MCInstrDesc &Desc = MI->getDesc();
Evan Cheng5f54ce32010-09-09 18:18:55 +00002028 unsigned Class = Desc.getSchedClass();
Bob Wilson064312d2010-09-15 16:28:21 +00002029 unsigned UOps = ItinData->Itineraries[Class].NumMicroOps;
Evan Cheng5f54ce32010-09-09 18:18:55 +00002030 if (UOps)
2031 return UOps;
2032
2033 unsigned Opc = MI->getOpcode();
2034 switch (Opc) {
2035 default:
2036 llvm_unreachable("Unexpected multi-uops instruction!");
Bill Wendling73fe34a2010-11-16 01:16:36 +00002037 case ARM::VLDMQIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +00002038 case ARM::VSTMQIA:
Evan Cheng5f54ce32010-09-09 18:18:55 +00002039 return 2;
2040
2041 // The number of uOps for load / store multiple are determined by the number
2042 // registers.
Andrew Trick6e8f4c42010-12-24 04:28:06 +00002043 //
Evan Cheng3ef1c872010-09-10 01:29:16 +00002044 // On Cortex-A8, each pair of register loads / stores can be scheduled on the
2045 // same cycle. The scheduling for the first load / store must be done
2046 // separately by assuming the the address is not 64-bit aligned.
Bill Wendling73fe34a2010-11-16 01:16:36 +00002047 //
Evan Cheng3ef1c872010-09-10 01:29:16 +00002048 // On Cortex-A9, the formula is simply (#reg / 2) + (#reg % 2). If the address
Bill Wendling73fe34a2010-11-16 01:16:36 +00002049 // is not 64-bit aligned, then AGU would take an extra cycle. For VFP / NEON
2050 // load / store multiple, the formula is (#reg / 2) + (#reg % 2) + 1.
2051 case ARM::VLDMDIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +00002052 case ARM::VLDMDIA_UPD:
2053 case ARM::VLDMDDB_UPD:
2054 case ARM::VLDMSIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +00002055 case ARM::VLDMSIA_UPD:
2056 case ARM::VLDMSDB_UPD:
2057 case ARM::VSTMDIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +00002058 case ARM::VSTMDIA_UPD:
2059 case ARM::VSTMDDB_UPD:
2060 case ARM::VSTMSIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +00002061 case ARM::VSTMSIA_UPD:
2062 case ARM::VSTMSDB_UPD: {
Evan Cheng5f54ce32010-09-09 18:18:55 +00002063 unsigned NumRegs = MI->getNumOperands() - Desc.getNumOperands();
2064 return (NumRegs / 2) + (NumRegs % 2) + 1;
2065 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002066
2067 case ARM::LDMIA_RET:
2068 case ARM::LDMIA:
2069 case ARM::LDMDA:
2070 case ARM::LDMDB:
2071 case ARM::LDMIB:
2072 case ARM::LDMIA_UPD:
2073 case ARM::LDMDA_UPD:
2074 case ARM::LDMDB_UPD:
2075 case ARM::LDMIB_UPD:
2076 case ARM::STMIA:
2077 case ARM::STMDA:
2078 case ARM::STMDB:
2079 case ARM::STMIB:
2080 case ARM::STMIA_UPD:
2081 case ARM::STMDA_UPD:
2082 case ARM::STMDB_UPD:
2083 case ARM::STMIB_UPD:
2084 case ARM::tLDMIA:
2085 case ARM::tLDMIA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +00002086 case ARM::tSTMIA_UPD:
Evan Cheng5f54ce32010-09-09 18:18:55 +00002087 case ARM::tPOP_RET:
2088 case ARM::tPOP:
2089 case ARM::tPUSH:
Bill Wendling73fe34a2010-11-16 01:16:36 +00002090 case ARM::t2LDMIA_RET:
2091 case ARM::t2LDMIA:
2092 case ARM::t2LDMDB:
2093 case ARM::t2LDMIA_UPD:
2094 case ARM::t2LDMDB_UPD:
2095 case ARM::t2STMIA:
2096 case ARM::t2STMDB:
2097 case ARM::t2STMIA_UPD:
2098 case ARM::t2STMDB_UPD: {
Evan Cheng3ef1c872010-09-10 01:29:16 +00002099 unsigned NumRegs = MI->getNumOperands() - Desc.getNumOperands() + 1;
2100 if (Subtarget.isCortexA8()) {
Evan Cheng8239daf2010-11-03 00:45:17 +00002101 if (NumRegs < 4)
2102 return 2;
2103 // 4 registers would be issued: 2, 2.
2104 // 5 registers would be issued: 2, 2, 1.
2105 UOps = (NumRegs / 2);
2106 if (NumRegs % 2)
2107 ++UOps;
2108 return UOps;
Evan Cheng3ef1c872010-09-10 01:29:16 +00002109 } else if (Subtarget.isCortexA9()) {
2110 UOps = (NumRegs / 2);
2111 // If there are odd number of registers or if it's not 64-bit aligned,
2112 // then it takes an extra AGU (Address Generation Unit) cycle.
2113 if ((NumRegs % 2) ||
2114 !MI->hasOneMemOperand() ||
2115 (*MI->memoperands_begin())->getAlignment() < 8)
2116 ++UOps;
2117 return UOps;
2118 } else {
2119 // Assume the worst.
2120 return NumRegs;
Michael J. Spencer2bbb7692010-10-05 06:00:33 +00002121 }
Evan Cheng5f54ce32010-09-09 18:18:55 +00002122 }
2123 }
2124}
Evan Chenga0792de2010-10-06 06:27:31 +00002125
2126int
Evan Cheng344d9db2010-10-07 23:12:15 +00002127ARMBaseInstrInfo::getVLDMDefCycle(const InstrItineraryData *ItinData,
Evan Chenge837dea2011-06-28 19:10:37 +00002128 const MCInstrDesc &DefMCID,
Evan Cheng344d9db2010-10-07 23:12:15 +00002129 unsigned DefClass,
2130 unsigned DefIdx, unsigned DefAlign) const {
Evan Chenge837dea2011-06-28 19:10:37 +00002131 int RegNo = (int)(DefIdx+1) - DefMCID.getNumOperands() + 1;
Evan Cheng344d9db2010-10-07 23:12:15 +00002132 if (RegNo <= 0)
2133 // Def is the address writeback.
2134 return ItinData->getOperandCycle(DefClass, DefIdx);
2135
2136 int DefCycle;
2137 if (Subtarget.isCortexA8()) {
2138 // (regno / 2) + (regno % 2) + 1
2139 DefCycle = RegNo / 2 + 1;
2140 if (RegNo % 2)
2141 ++DefCycle;
2142 } else if (Subtarget.isCortexA9()) {
2143 DefCycle = RegNo;
2144 bool isSLoad = false;
Bill Wendling73fe34a2010-11-16 01:16:36 +00002145
Evan Chenge837dea2011-06-28 19:10:37 +00002146 switch (DefMCID.getOpcode()) {
Evan Cheng344d9db2010-10-07 23:12:15 +00002147 default: break;
Bill Wendling73fe34a2010-11-16 01:16:36 +00002148 case ARM::VLDMSIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +00002149 case ARM::VLDMSIA_UPD:
2150 case ARM::VLDMSDB_UPD:
Evan Cheng344d9db2010-10-07 23:12:15 +00002151 isSLoad = true;
2152 break;
2153 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002154
Evan Cheng344d9db2010-10-07 23:12:15 +00002155 // If there are odd number of 'S' registers or if it's not 64-bit aligned,
2156 // then it takes an extra cycle.
2157 if ((isSLoad && (RegNo % 2)) || DefAlign < 8)
2158 ++DefCycle;
2159 } else {
2160 // Assume the worst.
2161 DefCycle = RegNo + 2;
2162 }
2163
2164 return DefCycle;
2165}
2166
2167int
2168ARMBaseInstrInfo::getLDMDefCycle(const InstrItineraryData *ItinData,
Evan Chenge837dea2011-06-28 19:10:37 +00002169 const MCInstrDesc &DefMCID,
Evan Cheng344d9db2010-10-07 23:12:15 +00002170 unsigned DefClass,
2171 unsigned DefIdx, unsigned DefAlign) const {
Evan Chenge837dea2011-06-28 19:10:37 +00002172 int RegNo = (int)(DefIdx+1) - DefMCID.getNumOperands() + 1;
Evan Cheng344d9db2010-10-07 23:12:15 +00002173 if (RegNo <= 0)
2174 // Def is the address writeback.
2175 return ItinData->getOperandCycle(DefClass, DefIdx);
2176
2177 int DefCycle;
2178 if (Subtarget.isCortexA8()) {
2179 // 4 registers would be issued: 1, 2, 1.
2180 // 5 registers would be issued: 1, 2, 2.
2181 DefCycle = RegNo / 2;
2182 if (DefCycle < 1)
2183 DefCycle = 1;
2184 // Result latency is issue cycle + 2: E2.
2185 DefCycle += 2;
2186 } else if (Subtarget.isCortexA9()) {
2187 DefCycle = (RegNo / 2);
2188 // If there are odd number of registers or if it's not 64-bit aligned,
2189 // then it takes an extra AGU (Address Generation Unit) cycle.
2190 if ((RegNo % 2) || DefAlign < 8)
2191 ++DefCycle;
2192 // Result latency is AGU cycles + 2.
2193 DefCycle += 2;
2194 } else {
2195 // Assume the worst.
2196 DefCycle = RegNo + 2;
2197 }
2198
2199 return DefCycle;
2200}
2201
2202int
2203ARMBaseInstrInfo::getVSTMUseCycle(const InstrItineraryData *ItinData,
Evan Chenge837dea2011-06-28 19:10:37 +00002204 const MCInstrDesc &UseMCID,
Evan Cheng344d9db2010-10-07 23:12:15 +00002205 unsigned UseClass,
2206 unsigned UseIdx, unsigned UseAlign) const {
Evan Chenge837dea2011-06-28 19:10:37 +00002207 int RegNo = (int)(UseIdx+1) - UseMCID.getNumOperands() + 1;
Evan Cheng344d9db2010-10-07 23:12:15 +00002208 if (RegNo <= 0)
2209 return ItinData->getOperandCycle(UseClass, UseIdx);
2210
2211 int UseCycle;
2212 if (Subtarget.isCortexA8()) {
2213 // (regno / 2) + (regno % 2) + 1
2214 UseCycle = RegNo / 2 + 1;
2215 if (RegNo % 2)
2216 ++UseCycle;
2217 } else if (Subtarget.isCortexA9()) {
2218 UseCycle = RegNo;
2219 bool isSStore = false;
Bill Wendling73fe34a2010-11-16 01:16:36 +00002220
Evan Chenge837dea2011-06-28 19:10:37 +00002221 switch (UseMCID.getOpcode()) {
Evan Cheng344d9db2010-10-07 23:12:15 +00002222 default: break;
Bill Wendling73fe34a2010-11-16 01:16:36 +00002223 case ARM::VSTMSIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +00002224 case ARM::VSTMSIA_UPD:
2225 case ARM::VSTMSDB_UPD:
Evan Cheng344d9db2010-10-07 23:12:15 +00002226 isSStore = true;
2227 break;
2228 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002229
Evan Cheng344d9db2010-10-07 23:12:15 +00002230 // If there are odd number of 'S' registers or if it's not 64-bit aligned,
2231 // then it takes an extra cycle.
2232 if ((isSStore && (RegNo % 2)) || UseAlign < 8)
2233 ++UseCycle;
2234 } else {
2235 // Assume the worst.
2236 UseCycle = RegNo + 2;
2237 }
2238
2239 return UseCycle;
2240}
2241
2242int
2243ARMBaseInstrInfo::getSTMUseCycle(const InstrItineraryData *ItinData,
Evan Chenge837dea2011-06-28 19:10:37 +00002244 const MCInstrDesc &UseMCID,
Evan Cheng344d9db2010-10-07 23:12:15 +00002245 unsigned UseClass,
2246 unsigned UseIdx, unsigned UseAlign) const {
Evan Chenge837dea2011-06-28 19:10:37 +00002247 int RegNo = (int)(UseIdx+1) - UseMCID.getNumOperands() + 1;
Evan Cheng344d9db2010-10-07 23:12:15 +00002248 if (RegNo <= 0)
2249 return ItinData->getOperandCycle(UseClass, UseIdx);
2250
2251 int UseCycle;
2252 if (Subtarget.isCortexA8()) {
2253 UseCycle = RegNo / 2;
2254 if (UseCycle < 2)
2255 UseCycle = 2;
2256 // Read in E3.
2257 UseCycle += 2;
2258 } else if (Subtarget.isCortexA9()) {
2259 UseCycle = (RegNo / 2);
2260 // If there are odd number of registers or if it's not 64-bit aligned,
2261 // then it takes an extra AGU (Address Generation Unit) cycle.
2262 if ((RegNo % 2) || UseAlign < 8)
2263 ++UseCycle;
2264 } else {
2265 // Assume the worst.
2266 UseCycle = 1;
2267 }
2268 return UseCycle;
2269}
2270
2271int
Evan Chenga0792de2010-10-06 06:27:31 +00002272ARMBaseInstrInfo::getOperandLatency(const InstrItineraryData *ItinData,
Evan Chenge837dea2011-06-28 19:10:37 +00002273 const MCInstrDesc &DefMCID,
Evan Chenga0792de2010-10-06 06:27:31 +00002274 unsigned DefIdx, unsigned DefAlign,
Evan Chenge837dea2011-06-28 19:10:37 +00002275 const MCInstrDesc &UseMCID,
Evan Chenga0792de2010-10-06 06:27:31 +00002276 unsigned UseIdx, unsigned UseAlign) const {
Evan Chenge837dea2011-06-28 19:10:37 +00002277 unsigned DefClass = DefMCID.getSchedClass();
2278 unsigned UseClass = UseMCID.getSchedClass();
Evan Chenga0792de2010-10-06 06:27:31 +00002279
Evan Chenge837dea2011-06-28 19:10:37 +00002280 if (DefIdx < DefMCID.getNumDefs() && UseIdx < UseMCID.getNumOperands())
Evan Chenga0792de2010-10-06 06:27:31 +00002281 return ItinData->getOperandLatency(DefClass, DefIdx, UseClass, UseIdx);
2282
2283 // This may be a def / use of a variable_ops instruction, the operand
2284 // latency might be determinable dynamically. Let the target try to
2285 // figure it out.
Evan Cheng9e08ee52010-10-28 02:00:25 +00002286 int DefCycle = -1;
Evan Cheng7e2fe912010-10-28 06:47:08 +00002287 bool LdmBypass = false;
Evan Chenge837dea2011-06-28 19:10:37 +00002288 switch (DefMCID.getOpcode()) {
Evan Chenga0792de2010-10-06 06:27:31 +00002289 default:
2290 DefCycle = ItinData->getOperandCycle(DefClass, DefIdx);
2291 break;
Bill Wendling73fe34a2010-11-16 01:16:36 +00002292
2293 case ARM::VLDMDIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +00002294 case ARM::VLDMDIA_UPD:
2295 case ARM::VLDMDDB_UPD:
2296 case ARM::VLDMSIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +00002297 case ARM::VLDMSIA_UPD:
2298 case ARM::VLDMSDB_UPD:
Evan Chenge837dea2011-06-28 19:10:37 +00002299 DefCycle = getVLDMDefCycle(ItinData, DefMCID, DefClass, DefIdx, DefAlign);
Evan Cheng5a50cee2010-10-07 01:50:48 +00002300 break;
Bill Wendling73fe34a2010-11-16 01:16:36 +00002301
2302 case ARM::LDMIA_RET:
2303 case ARM::LDMIA:
2304 case ARM::LDMDA:
2305 case ARM::LDMDB:
2306 case ARM::LDMIB:
2307 case ARM::LDMIA_UPD:
2308 case ARM::LDMDA_UPD:
2309 case ARM::LDMDB_UPD:
2310 case ARM::LDMIB_UPD:
2311 case ARM::tLDMIA:
2312 case ARM::tLDMIA_UPD:
Evan Chenga0792de2010-10-06 06:27:31 +00002313 case ARM::tPUSH:
Bill Wendling73fe34a2010-11-16 01:16:36 +00002314 case ARM::t2LDMIA_RET:
2315 case ARM::t2LDMIA:
2316 case ARM::t2LDMDB:
2317 case ARM::t2LDMIA_UPD:
2318 case ARM::t2LDMDB_UPD:
Evan Chenga0792de2010-10-06 06:27:31 +00002319 LdmBypass = 1;
Evan Chenge837dea2011-06-28 19:10:37 +00002320 DefCycle = getLDMDefCycle(ItinData, DefMCID, DefClass, DefIdx, DefAlign);
Evan Cheng344d9db2010-10-07 23:12:15 +00002321 break;
Evan Chenga0792de2010-10-06 06:27:31 +00002322 }
Evan Chenga0792de2010-10-06 06:27:31 +00002323
2324 if (DefCycle == -1)
2325 // We can't seem to determine the result latency of the def, assume it's 2.
2326 DefCycle = 2;
2327
2328 int UseCycle = -1;
Evan Chenge837dea2011-06-28 19:10:37 +00002329 switch (UseMCID.getOpcode()) {
Evan Chenga0792de2010-10-06 06:27:31 +00002330 default:
2331 UseCycle = ItinData->getOperandCycle(UseClass, UseIdx);
2332 break;
Bill Wendling73fe34a2010-11-16 01:16:36 +00002333
2334 case ARM::VSTMDIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +00002335 case ARM::VSTMDIA_UPD:
2336 case ARM::VSTMDDB_UPD:
2337 case ARM::VSTMSIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +00002338 case ARM::VSTMSIA_UPD:
2339 case ARM::VSTMSDB_UPD:
Evan Chenge837dea2011-06-28 19:10:37 +00002340 UseCycle = getVSTMUseCycle(ItinData, UseMCID, UseClass, UseIdx, UseAlign);
Evan Cheng5a50cee2010-10-07 01:50:48 +00002341 break;
Bill Wendling73fe34a2010-11-16 01:16:36 +00002342
2343 case ARM::STMIA:
2344 case ARM::STMDA:
2345 case ARM::STMDB:
2346 case ARM::STMIB:
2347 case ARM::STMIA_UPD:
2348 case ARM::STMDA_UPD:
2349 case ARM::STMDB_UPD:
2350 case ARM::STMIB_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +00002351 case ARM::tSTMIA_UPD:
Evan Chenga0792de2010-10-06 06:27:31 +00002352 case ARM::tPOP_RET:
2353 case ARM::tPOP:
Bill Wendling73fe34a2010-11-16 01:16:36 +00002354 case ARM::t2STMIA:
2355 case ARM::t2STMDB:
2356 case ARM::t2STMIA_UPD:
2357 case ARM::t2STMDB_UPD:
Evan Chenge837dea2011-06-28 19:10:37 +00002358 UseCycle = getSTMUseCycle(ItinData, UseMCID, UseClass, UseIdx, UseAlign);
Evan Cheng5a50cee2010-10-07 01:50:48 +00002359 break;
Evan Chenga0792de2010-10-06 06:27:31 +00002360 }
Evan Chenga0792de2010-10-06 06:27:31 +00002361
2362 if (UseCycle == -1)
2363 // Assume it's read in the first stage.
2364 UseCycle = 1;
2365
2366 UseCycle = DefCycle - UseCycle + 1;
2367 if (UseCycle > 0) {
2368 if (LdmBypass) {
2369 // It's a variable_ops instruction so we can't use DefIdx here. Just use
2370 // first def operand.
Evan Chenge837dea2011-06-28 19:10:37 +00002371 if (ItinData->hasPipelineForwarding(DefClass, DefMCID.getNumOperands()-1,
Evan Chenga0792de2010-10-06 06:27:31 +00002372 UseClass, UseIdx))
2373 --UseCycle;
2374 } else if (ItinData->hasPipelineForwarding(DefClass, DefIdx,
Bill Wendling73fe34a2010-11-16 01:16:36 +00002375 UseClass, UseIdx)) {
Evan Chenga0792de2010-10-06 06:27:31 +00002376 --UseCycle;
Bill Wendling73fe34a2010-11-16 01:16:36 +00002377 }
Evan Chenga0792de2010-10-06 06:27:31 +00002378 }
2379
2380 return UseCycle;
2381}
2382
Evan Chengddfd1372011-12-14 02:11:42 +00002383static const MachineInstr *getBundledDefMI(const TargetRegisterInfo *TRI,
Evan Cheng020f4102011-12-14 20:00:08 +00002384 const MachineInstr *MI, unsigned Reg,
Evan Chengddfd1372011-12-14 02:11:42 +00002385 unsigned &DefIdx, unsigned &Dist) {
2386 Dist = 0;
2387
2388 MachineBasicBlock::const_iterator I = MI; ++I;
2389 MachineBasicBlock::const_instr_iterator II =
2390 llvm::prior(I.getInstrIterator());
2391 assert(II->isInsideBundle() && "Empty bundle?");
2392
2393 int Idx = -1;
Evan Chengddfd1372011-12-14 02:11:42 +00002394 while (II->isInsideBundle()) {
2395 Idx = II->findRegisterDefOperandIdx(Reg, false, true, TRI);
2396 if (Idx != -1)
2397 break;
2398 --II;
2399 ++Dist;
2400 }
2401
2402 assert(Idx != -1 && "Cannot find bundled definition!");
2403 DefIdx = Idx;
2404 return II;
2405}
2406
2407static const MachineInstr *getBundledUseMI(const TargetRegisterInfo *TRI,
Evan Cheng020f4102011-12-14 20:00:08 +00002408 const MachineInstr *MI, unsigned Reg,
Evan Chengddfd1372011-12-14 02:11:42 +00002409 unsigned &UseIdx, unsigned &Dist) {
2410 Dist = 0;
2411
2412 MachineBasicBlock::const_instr_iterator II = MI; ++II;
2413 assert(II->isInsideBundle() && "Empty bundle?");
2414 MachineBasicBlock::const_instr_iterator E = MI->getParent()->instr_end();
2415
2416 // FIXME: This doesn't properly handle multiple uses.
2417 int Idx = -1;
Evan Chengddfd1372011-12-14 02:11:42 +00002418 while (II != E && II->isInsideBundle()) {
2419 Idx = II->findRegisterUseOperandIdx(Reg, false, TRI);
2420 if (Idx != -1)
2421 break;
2422 if (II->getOpcode() != ARM::t2IT)
2423 ++Dist;
2424 ++II;
2425 }
2426
Evan Cheng020f4102011-12-14 20:00:08 +00002427 if (Idx == -1) {
2428 Dist = 0;
2429 return 0;
2430 }
2431
Evan Chengddfd1372011-12-14 02:11:42 +00002432 UseIdx = Idx;
2433 return II;
2434}
2435
Evan Chenga0792de2010-10-06 06:27:31 +00002436int
2437ARMBaseInstrInfo::getOperandLatency(const InstrItineraryData *ItinData,
2438 const MachineInstr *DefMI, unsigned DefIdx,
2439 const MachineInstr *UseMI, unsigned UseIdx) const {
2440 if (DefMI->isCopyLike() || DefMI->isInsertSubreg() ||
2441 DefMI->isRegSequence() || DefMI->isImplicitDef())
2442 return 1;
2443
Evan Chenga0792de2010-10-06 06:27:31 +00002444 if (!ItinData || ItinData->isEmpty())
Evan Cheng5a96b3d2011-12-07 07:15:52 +00002445 return DefMI->mayLoad() ? 3 : 1;
Evan Chenga0792de2010-10-06 06:27:31 +00002446
Evan Chengddfd1372011-12-14 02:11:42 +00002447 const MCInstrDesc *DefMCID = &DefMI->getDesc();
2448 const MCInstrDesc *UseMCID = &UseMI->getDesc();
Evan Chengdd9dd6f2010-10-23 02:04:38 +00002449 const MachineOperand &DefMO = DefMI->getOperand(DefIdx);
Evan Cheng020f4102011-12-14 20:00:08 +00002450 unsigned Reg = DefMO.getReg();
2451 if (Reg == ARM::CPSR) {
Evan Chenge09206d2010-10-29 23:16:55 +00002452 if (DefMI->getOpcode() == ARM::FMSTAT) {
2453 // fpscr -> cpsr stalls over 20 cycles on A8 (and earlier?)
2454 return Subtarget.isCortexA9() ? 1 : 20;
2455 }
2456
Evan Chengdd9dd6f2010-10-23 02:04:38 +00002457 // CPSR set and branch can be paired in the same cycle.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00002458 if (UseMI->isBranch())
Evan Chenge09206d2010-10-29 23:16:55 +00002459 return 0;
Evan Chengddfd1372011-12-14 02:11:42 +00002460
2461 // Otherwise it takes the instruction latency (generally one).
2462 int Latency = getInstrLatency(ItinData, DefMI);
Evan Cheng020f4102011-12-14 20:00:08 +00002463
2464 // For Thumb2 and -Os, prefer scheduling CPSR setting instruction close to
2465 // its uses. Instructions which are otherwise scheduled between them may
2466 // incur a code size penalty (not able to use the CPSR setting 16-bit
2467 // instructions).
2468 if (Latency > 0 && Subtarget.isThumb2()) {
2469 const MachineFunction *MF = DefMI->getParent()->getParent();
2470 if (MF->getFunction()->hasFnAttr(Attribute::OptimizeForSize))
2471 --Latency;
2472 }
Evan Chengddfd1372011-12-14 02:11:42 +00002473 return Latency;
Evan Chenge09206d2010-10-29 23:16:55 +00002474 }
Evan Chengdd9dd6f2010-10-23 02:04:38 +00002475
Evan Chenga0792de2010-10-06 06:27:31 +00002476 unsigned DefAlign = DefMI->hasOneMemOperand()
2477 ? (*DefMI->memoperands_begin())->getAlignment() : 0;
2478 unsigned UseAlign = UseMI->hasOneMemOperand()
2479 ? (*UseMI->memoperands_begin())->getAlignment() : 0;
Evan Chengddfd1372011-12-14 02:11:42 +00002480
2481 unsigned DefAdj = 0;
2482 if (DefMI->isBundle()) {
Evan Cheng020f4102011-12-14 20:00:08 +00002483 DefMI = getBundledDefMI(&getRegisterInfo(), DefMI, Reg, DefIdx, DefAdj);
Evan Chengddfd1372011-12-14 02:11:42 +00002484 if (DefMI->isCopyLike() || DefMI->isInsertSubreg() ||
2485 DefMI->isRegSequence() || DefMI->isImplicitDef())
2486 return 1;
2487 DefMCID = &DefMI->getDesc();
2488 }
2489 unsigned UseAdj = 0;
2490 if (UseMI->isBundle()) {
Evan Cheng020f4102011-12-14 20:00:08 +00002491 unsigned NewUseIdx;
2492 const MachineInstr *NewUseMI = getBundledUseMI(&getRegisterInfo(), UseMI,
2493 Reg, NewUseIdx, UseAdj);
2494 if (NewUseMI) {
2495 UseMI = NewUseMI;
2496 UseIdx = NewUseIdx;
2497 UseMCID = &UseMI->getDesc();
2498 }
Evan Chengddfd1372011-12-14 02:11:42 +00002499 }
2500
2501 int Latency = getOperandLatency(ItinData, *DefMCID, DefIdx, DefAlign,
2502 *UseMCID, UseIdx, UseAlign);
2503 int Adj = DefAdj + UseAdj;
2504 if (Adj) {
2505 Latency -= (int)(DefAdj + UseAdj);
2506 if (Latency < 1)
2507 return 1;
2508 }
Evan Cheng7e2fe912010-10-28 06:47:08 +00002509
2510 if (Latency > 1 &&
2511 (Subtarget.isCortexA8() || Subtarget.isCortexA9())) {
2512 // FIXME: Shifter op hack: no shift (i.e. [r +/- r]) or [r + r << 2]
2513 // variants are one cycle cheaper.
Evan Chengddfd1372011-12-14 02:11:42 +00002514 switch (DefMCID->getOpcode()) {
Evan Cheng7e2fe912010-10-28 06:47:08 +00002515 default: break;
2516 case ARM::LDRrs:
2517 case ARM::LDRBrs: {
2518 unsigned ShOpVal = DefMI->getOperand(3).getImm();
2519 unsigned ShImm = ARM_AM::getAM2Offset(ShOpVal);
2520 if (ShImm == 0 ||
2521 (ShImm == 2 && ARM_AM::getAM2ShiftOpc(ShOpVal) == ARM_AM::lsl))
2522 --Latency;
2523 break;
2524 }
2525 case ARM::t2LDRs:
2526 case ARM::t2LDRBs:
2527 case ARM::t2LDRHs:
2528 case ARM::t2LDRSHs: {
2529 // Thumb2 mode: lsl only.
2530 unsigned ShAmt = DefMI->getOperand(3).getImm();
2531 if (ShAmt == 0 || ShAmt == 2)
2532 --Latency;
2533 break;
2534 }
2535 }
2536 }
2537
Evan Cheng75b41f12011-04-19 01:21:49 +00002538 if (DefAlign < 8 && Subtarget.isCortexA9())
Evan Chengddfd1372011-12-14 02:11:42 +00002539 switch (DefMCID->getOpcode()) {
Evan Cheng75b41f12011-04-19 01:21:49 +00002540 default: break;
2541 case ARM::VLD1q8:
2542 case ARM::VLD1q16:
2543 case ARM::VLD1q32:
2544 case ARM::VLD1q64:
Jim Grosbach10b90a92011-10-24 21:45:13 +00002545 case ARM::VLD1q8wb_fixed:
2546 case ARM::VLD1q16wb_fixed:
2547 case ARM::VLD1q32wb_fixed:
2548 case ARM::VLD1q64wb_fixed:
2549 case ARM::VLD1q8wb_register:
2550 case ARM::VLD1q16wb_register:
2551 case ARM::VLD1q32wb_register:
2552 case ARM::VLD1q64wb_register:
Evan Cheng75b41f12011-04-19 01:21:49 +00002553 case ARM::VLD2d8:
2554 case ARM::VLD2d16:
2555 case ARM::VLD2d32:
2556 case ARM::VLD2q8:
2557 case ARM::VLD2q16:
2558 case ARM::VLD2q32:
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +00002559 case ARM::VLD2d8wb_fixed:
2560 case ARM::VLD2d16wb_fixed:
2561 case ARM::VLD2d32wb_fixed:
2562 case ARM::VLD2q8wb_fixed:
2563 case ARM::VLD2q16wb_fixed:
2564 case ARM::VLD2q32wb_fixed:
2565 case ARM::VLD2d8wb_register:
2566 case ARM::VLD2d16wb_register:
2567 case ARM::VLD2d32wb_register:
2568 case ARM::VLD2q8wb_register:
2569 case ARM::VLD2q16wb_register:
2570 case ARM::VLD2q32wb_register:
Evan Cheng75b41f12011-04-19 01:21:49 +00002571 case ARM::VLD3d8:
2572 case ARM::VLD3d16:
2573 case ARM::VLD3d32:
2574 case ARM::VLD1d64T:
2575 case ARM::VLD3d8_UPD:
2576 case ARM::VLD3d16_UPD:
2577 case ARM::VLD3d32_UPD:
Jim Grosbach59216752011-10-24 23:26:05 +00002578 case ARM::VLD1d64Twb_fixed:
2579 case ARM::VLD1d64Twb_register:
Evan Cheng75b41f12011-04-19 01:21:49 +00002580 case ARM::VLD3q8_UPD:
2581 case ARM::VLD3q16_UPD:
2582 case ARM::VLD3q32_UPD:
2583 case ARM::VLD4d8:
2584 case ARM::VLD4d16:
2585 case ARM::VLD4d32:
2586 case ARM::VLD1d64Q:
2587 case ARM::VLD4d8_UPD:
2588 case ARM::VLD4d16_UPD:
2589 case ARM::VLD4d32_UPD:
Jim Grosbach399cdca2011-10-25 00:14:01 +00002590 case ARM::VLD1d64Qwb_fixed:
2591 case ARM::VLD1d64Qwb_register:
Evan Cheng75b41f12011-04-19 01:21:49 +00002592 case ARM::VLD4q8_UPD:
2593 case ARM::VLD4q16_UPD:
2594 case ARM::VLD4q32_UPD:
2595 case ARM::VLD1DUPq8:
2596 case ARM::VLD1DUPq16:
2597 case ARM::VLD1DUPq32:
Jim Grosbach096334e2011-11-30 19:35:44 +00002598 case ARM::VLD1DUPq8wb_fixed:
2599 case ARM::VLD1DUPq16wb_fixed:
2600 case ARM::VLD1DUPq32wb_fixed:
2601 case ARM::VLD1DUPq8wb_register:
2602 case ARM::VLD1DUPq16wb_register:
2603 case ARM::VLD1DUPq32wb_register:
Evan Cheng75b41f12011-04-19 01:21:49 +00002604 case ARM::VLD2DUPd8:
2605 case ARM::VLD2DUPd16:
2606 case ARM::VLD2DUPd32:
Jim Grosbache6949b12011-12-21 19:40:55 +00002607 case ARM::VLD2DUPd8wb_fixed:
2608 case ARM::VLD2DUPd16wb_fixed:
2609 case ARM::VLD2DUPd32wb_fixed:
2610 case ARM::VLD2DUPd8wb_register:
2611 case ARM::VLD2DUPd16wb_register:
2612 case ARM::VLD2DUPd32wb_register:
Evan Cheng75b41f12011-04-19 01:21:49 +00002613 case ARM::VLD4DUPd8:
2614 case ARM::VLD4DUPd16:
2615 case ARM::VLD4DUPd32:
2616 case ARM::VLD4DUPd8_UPD:
2617 case ARM::VLD4DUPd16_UPD:
2618 case ARM::VLD4DUPd32_UPD:
2619 case ARM::VLD1LNd8:
2620 case ARM::VLD1LNd16:
2621 case ARM::VLD1LNd32:
2622 case ARM::VLD1LNd8_UPD:
2623 case ARM::VLD1LNd16_UPD:
2624 case ARM::VLD1LNd32_UPD:
2625 case ARM::VLD2LNd8:
2626 case ARM::VLD2LNd16:
2627 case ARM::VLD2LNd32:
2628 case ARM::VLD2LNq16:
2629 case ARM::VLD2LNq32:
2630 case ARM::VLD2LNd8_UPD:
2631 case ARM::VLD2LNd16_UPD:
2632 case ARM::VLD2LNd32_UPD:
2633 case ARM::VLD2LNq16_UPD:
2634 case ARM::VLD2LNq32_UPD:
2635 case ARM::VLD4LNd8:
2636 case ARM::VLD4LNd16:
2637 case ARM::VLD4LNd32:
2638 case ARM::VLD4LNq16:
2639 case ARM::VLD4LNq32:
2640 case ARM::VLD4LNd8_UPD:
2641 case ARM::VLD4LNd16_UPD:
2642 case ARM::VLD4LNd32_UPD:
2643 case ARM::VLD4LNq16_UPD:
2644 case ARM::VLD4LNq32_UPD:
2645 // If the address is not 64-bit aligned, the latencies of these
2646 // instructions increases by one.
2647 ++Latency;
2648 break;
2649 }
2650
Evan Cheng7e2fe912010-10-28 06:47:08 +00002651 return Latency;
Evan Chenga0792de2010-10-06 06:27:31 +00002652}
2653
2654int
2655ARMBaseInstrInfo::getOperandLatency(const InstrItineraryData *ItinData,
2656 SDNode *DefNode, unsigned DefIdx,
2657 SDNode *UseNode, unsigned UseIdx) const {
2658 if (!DefNode->isMachineOpcode())
2659 return 1;
2660
Evan Chenge837dea2011-06-28 19:10:37 +00002661 const MCInstrDesc &DefMCID = get(DefNode->getMachineOpcode());
Andrew Trickc8bfd1d2011-01-21 05:51:33 +00002662
Evan Chenge837dea2011-06-28 19:10:37 +00002663 if (isZeroCost(DefMCID.Opcode))
Andrew Trickc8bfd1d2011-01-21 05:51:33 +00002664 return 0;
2665
Evan Chenga0792de2010-10-06 06:27:31 +00002666 if (!ItinData || ItinData->isEmpty())
Evan Chenge837dea2011-06-28 19:10:37 +00002667 return DefMCID.mayLoad() ? 3 : 1;
Evan Chenga0792de2010-10-06 06:27:31 +00002668
Evan Cheng08975152010-10-29 18:09:28 +00002669 if (!UseNode->isMachineOpcode()) {
Evan Chenge837dea2011-06-28 19:10:37 +00002670 int Latency = ItinData->getOperandCycle(DefMCID.getSchedClass(), DefIdx);
Evan Cheng08975152010-10-29 18:09:28 +00002671 if (Subtarget.isCortexA9())
2672 return Latency <= 2 ? 1 : Latency - 1;
2673 else
2674 return Latency <= 3 ? 1 : Latency - 2;
2675 }
Evan Chenga0792de2010-10-06 06:27:31 +00002676
Evan Chenge837dea2011-06-28 19:10:37 +00002677 const MCInstrDesc &UseMCID = get(UseNode->getMachineOpcode());
Evan Chenga0792de2010-10-06 06:27:31 +00002678 const MachineSDNode *DefMN = dyn_cast<MachineSDNode>(DefNode);
2679 unsigned DefAlign = !DefMN->memoperands_empty()
2680 ? (*DefMN->memoperands_begin())->getAlignment() : 0;
2681 const MachineSDNode *UseMN = dyn_cast<MachineSDNode>(UseNode);
2682 unsigned UseAlign = !UseMN->memoperands_empty()
2683 ? (*UseMN->memoperands_begin())->getAlignment() : 0;
Evan Chenge837dea2011-06-28 19:10:37 +00002684 int Latency = getOperandLatency(ItinData, DefMCID, DefIdx, DefAlign,
2685 UseMCID, UseIdx, UseAlign);
Evan Cheng7e2fe912010-10-28 06:47:08 +00002686
2687 if (Latency > 1 &&
2688 (Subtarget.isCortexA8() || Subtarget.isCortexA9())) {
2689 // FIXME: Shifter op hack: no shift (i.e. [r +/- r]) or [r + r << 2]
2690 // variants are one cycle cheaper.
Evan Chenge837dea2011-06-28 19:10:37 +00002691 switch (DefMCID.getOpcode()) {
Evan Cheng7e2fe912010-10-28 06:47:08 +00002692 default: break;
2693 case ARM::LDRrs:
2694 case ARM::LDRBrs: {
2695 unsigned ShOpVal =
2696 cast<ConstantSDNode>(DefNode->getOperand(2))->getZExtValue();
2697 unsigned ShImm = ARM_AM::getAM2Offset(ShOpVal);
2698 if (ShImm == 0 ||
2699 (ShImm == 2 && ARM_AM::getAM2ShiftOpc(ShOpVal) == ARM_AM::lsl))
2700 --Latency;
2701 break;
2702 }
2703 case ARM::t2LDRs:
2704 case ARM::t2LDRBs:
2705 case ARM::t2LDRHs:
2706 case ARM::t2LDRSHs: {
2707 // Thumb2 mode: lsl only.
2708 unsigned ShAmt =
2709 cast<ConstantSDNode>(DefNode->getOperand(2))->getZExtValue();
2710 if (ShAmt == 0 || ShAmt == 2)
2711 --Latency;
2712 break;
2713 }
2714 }
2715 }
2716
Evan Cheng75b41f12011-04-19 01:21:49 +00002717 if (DefAlign < 8 && Subtarget.isCortexA9())
Evan Chenge837dea2011-06-28 19:10:37 +00002718 switch (DefMCID.getOpcode()) {
Evan Cheng75b41f12011-04-19 01:21:49 +00002719 default: break;
Jim Grosbach28f08c92012-03-05 19:33:30 +00002720 case ARM::VLD1q8:
2721 case ARM::VLD1q16:
2722 case ARM::VLD1q32:
2723 case ARM::VLD1q64:
2724 case ARM::VLD1q8wb_register:
2725 case ARM::VLD1q16wb_register:
2726 case ARM::VLD1q32wb_register:
2727 case ARM::VLD1q64wb_register:
2728 case ARM::VLD1q8wb_fixed:
2729 case ARM::VLD1q16wb_fixed:
2730 case ARM::VLD1q32wb_fixed:
2731 case ARM::VLD1q64wb_fixed:
2732 case ARM::VLD2d8:
2733 case ARM::VLD2d16:
2734 case ARM::VLD2d32:
Evan Cheng75b41f12011-04-19 01:21:49 +00002735 case ARM::VLD2q8Pseudo:
2736 case ARM::VLD2q16Pseudo:
2737 case ARM::VLD2q32Pseudo:
Jim Grosbach28f08c92012-03-05 19:33:30 +00002738 case ARM::VLD2d8wb_fixed:
2739 case ARM::VLD2d16wb_fixed:
2740 case ARM::VLD2d32wb_fixed:
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +00002741 case ARM::VLD2q8PseudoWB_fixed:
2742 case ARM::VLD2q16PseudoWB_fixed:
2743 case ARM::VLD2q32PseudoWB_fixed:
Jim Grosbach28f08c92012-03-05 19:33:30 +00002744 case ARM::VLD2d8wb_register:
2745 case ARM::VLD2d16wb_register:
2746 case ARM::VLD2d32wb_register:
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +00002747 case ARM::VLD2q8PseudoWB_register:
2748 case ARM::VLD2q16PseudoWB_register:
2749 case ARM::VLD2q32PseudoWB_register:
Evan Cheng75b41f12011-04-19 01:21:49 +00002750 case ARM::VLD3d8Pseudo:
2751 case ARM::VLD3d16Pseudo:
2752 case ARM::VLD3d32Pseudo:
2753 case ARM::VLD1d64TPseudo:
2754 case ARM::VLD3d8Pseudo_UPD:
2755 case ARM::VLD3d16Pseudo_UPD:
2756 case ARM::VLD3d32Pseudo_UPD:
Evan Cheng75b41f12011-04-19 01:21:49 +00002757 case ARM::VLD3q8Pseudo_UPD:
2758 case ARM::VLD3q16Pseudo_UPD:
2759 case ARM::VLD3q32Pseudo_UPD:
2760 case ARM::VLD3q8oddPseudo:
2761 case ARM::VLD3q16oddPseudo:
2762 case ARM::VLD3q32oddPseudo:
2763 case ARM::VLD3q8oddPseudo_UPD:
2764 case ARM::VLD3q16oddPseudo_UPD:
2765 case ARM::VLD3q32oddPseudo_UPD:
2766 case ARM::VLD4d8Pseudo:
2767 case ARM::VLD4d16Pseudo:
2768 case ARM::VLD4d32Pseudo:
2769 case ARM::VLD1d64QPseudo:
2770 case ARM::VLD4d8Pseudo_UPD:
2771 case ARM::VLD4d16Pseudo_UPD:
2772 case ARM::VLD4d32Pseudo_UPD:
Evan Cheng75b41f12011-04-19 01:21:49 +00002773 case ARM::VLD4q8Pseudo_UPD:
2774 case ARM::VLD4q16Pseudo_UPD:
2775 case ARM::VLD4q32Pseudo_UPD:
2776 case ARM::VLD4q8oddPseudo:
2777 case ARM::VLD4q16oddPseudo:
2778 case ARM::VLD4q32oddPseudo:
2779 case ARM::VLD4q8oddPseudo_UPD:
2780 case ARM::VLD4q16oddPseudo_UPD:
2781 case ARM::VLD4q32oddPseudo_UPD:
Jim Grosbachc0fc4502012-03-06 22:01:44 +00002782 case ARM::VLD1DUPq8:
2783 case ARM::VLD1DUPq16:
2784 case ARM::VLD1DUPq32:
2785 case ARM::VLD1DUPq8wb_fixed:
2786 case ARM::VLD1DUPq16wb_fixed:
2787 case ARM::VLD1DUPq32wb_fixed:
2788 case ARM::VLD1DUPq8wb_register:
2789 case ARM::VLD1DUPq16wb_register:
2790 case ARM::VLD1DUPq32wb_register:
2791 case ARM::VLD2DUPd8:
2792 case ARM::VLD2DUPd16:
2793 case ARM::VLD2DUPd32:
2794 case ARM::VLD2DUPd8wb_fixed:
2795 case ARM::VLD2DUPd16wb_fixed:
2796 case ARM::VLD2DUPd32wb_fixed:
2797 case ARM::VLD2DUPd8wb_register:
2798 case ARM::VLD2DUPd16wb_register:
2799 case ARM::VLD2DUPd32wb_register:
Evan Cheng75b41f12011-04-19 01:21:49 +00002800 case ARM::VLD4DUPd8Pseudo:
2801 case ARM::VLD4DUPd16Pseudo:
2802 case ARM::VLD4DUPd32Pseudo:
2803 case ARM::VLD4DUPd8Pseudo_UPD:
2804 case ARM::VLD4DUPd16Pseudo_UPD:
2805 case ARM::VLD4DUPd32Pseudo_UPD:
2806 case ARM::VLD1LNq8Pseudo:
2807 case ARM::VLD1LNq16Pseudo:
2808 case ARM::VLD1LNq32Pseudo:
2809 case ARM::VLD1LNq8Pseudo_UPD:
2810 case ARM::VLD1LNq16Pseudo_UPD:
2811 case ARM::VLD1LNq32Pseudo_UPD:
2812 case ARM::VLD2LNd8Pseudo:
2813 case ARM::VLD2LNd16Pseudo:
2814 case ARM::VLD2LNd32Pseudo:
2815 case ARM::VLD2LNq16Pseudo:
2816 case ARM::VLD2LNq32Pseudo:
2817 case ARM::VLD2LNd8Pseudo_UPD:
2818 case ARM::VLD2LNd16Pseudo_UPD:
2819 case ARM::VLD2LNd32Pseudo_UPD:
2820 case ARM::VLD2LNq16Pseudo_UPD:
2821 case ARM::VLD2LNq32Pseudo_UPD:
2822 case ARM::VLD4LNd8Pseudo:
2823 case ARM::VLD4LNd16Pseudo:
2824 case ARM::VLD4LNd32Pseudo:
2825 case ARM::VLD4LNq16Pseudo:
2826 case ARM::VLD4LNq32Pseudo:
2827 case ARM::VLD4LNd8Pseudo_UPD:
2828 case ARM::VLD4LNd16Pseudo_UPD:
2829 case ARM::VLD4LNd32Pseudo_UPD:
2830 case ARM::VLD4LNq16Pseudo_UPD:
2831 case ARM::VLD4LNq32Pseudo_UPD:
2832 // If the address is not 64-bit aligned, the latencies of these
2833 // instructions increases by one.
2834 ++Latency;
2835 break;
2836 }
2837
Evan Cheng7e2fe912010-10-28 06:47:08 +00002838 return Latency;
Evan Chenga0792de2010-10-06 06:27:31 +00002839}
Evan Cheng23128422010-10-19 18:58:51 +00002840
Evan Cheng020f4102011-12-14 20:00:08 +00002841unsigned
2842ARMBaseInstrInfo::getOutputLatency(const InstrItineraryData *ItinData,
2843 const MachineInstr *DefMI, unsigned DefIdx,
2844 const MachineInstr *DepMI) const {
2845 unsigned Reg = DefMI->getOperand(DefIdx).getReg();
2846 if (DepMI->readsRegister(Reg, &getRegisterInfo()) || !isPredicated(DepMI))
2847 return 1;
2848
2849 // If the second MI is predicated, then there is an implicit use dependency.
2850 return getOperandLatency(ItinData, DefMI, DefIdx, DepMI,
2851 DepMI->getNumOperands());
2852}
2853
Evan Cheng8239daf2010-11-03 00:45:17 +00002854int ARMBaseInstrInfo::getInstrLatency(const InstrItineraryData *ItinData,
2855 const MachineInstr *MI,
2856 unsigned *PredCost) const {
2857 if (MI->isCopyLike() || MI->isInsertSubreg() ||
2858 MI->isRegSequence() || MI->isImplicitDef())
2859 return 1;
2860
2861 if (!ItinData || ItinData->isEmpty())
2862 return 1;
2863
Evan Chengddfd1372011-12-14 02:11:42 +00002864 if (MI->isBundle()) {
2865 int Latency = 0;
2866 MachineBasicBlock::const_instr_iterator I = MI;
2867 MachineBasicBlock::const_instr_iterator E = MI->getParent()->instr_end();
2868 while (++I != E && I->isInsideBundle()) {
2869 if (I->getOpcode() != ARM::t2IT)
2870 Latency += getInstrLatency(ItinData, I, PredCost);
2871 }
2872 return Latency;
2873 }
2874
Evan Chenge837dea2011-06-28 19:10:37 +00002875 const MCInstrDesc &MCID = MI->getDesc();
2876 unsigned Class = MCID.getSchedClass();
Evan Cheng8239daf2010-11-03 00:45:17 +00002877 unsigned UOps = ItinData->Itineraries[Class].NumMicroOps;
Jakob Stoklund Olesen8c3b87c2012-02-17 19:07:59 +00002878 if (PredCost && (MCID.isCall() || MCID.hasImplicitDefOfPhysReg(ARM::CPSR)))
Evan Cheng8239daf2010-11-03 00:45:17 +00002879 // When predicated, CPSR is an additional source operand for CPSR updating
2880 // instructions, this apparently increases their latencies.
2881 *PredCost = 1;
2882 if (UOps)
2883 return ItinData->getStageLatency(Class);
2884 return getNumMicroOps(ItinData, MI);
2885}
2886
2887int ARMBaseInstrInfo::getInstrLatency(const InstrItineraryData *ItinData,
2888 SDNode *Node) const {
2889 if (!Node->isMachineOpcode())
2890 return 1;
2891
2892 if (!ItinData || ItinData->isEmpty())
2893 return 1;
2894
2895 unsigned Opcode = Node->getMachineOpcode();
2896 switch (Opcode) {
2897 default:
2898 return ItinData->getStageLatency(get(Opcode).getSchedClass());
Bill Wendling73fe34a2010-11-16 01:16:36 +00002899 case ARM::VLDMQIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +00002900 case ARM::VSTMQIA:
Evan Cheng8239daf2010-11-03 00:45:17 +00002901 return 2;
Eric Christopher8b3ca622010-11-18 19:40:05 +00002902 }
Evan Cheng8239daf2010-11-03 00:45:17 +00002903}
2904
Evan Cheng23128422010-10-19 18:58:51 +00002905bool ARMBaseInstrInfo::
2906hasHighOperandLatency(const InstrItineraryData *ItinData,
2907 const MachineRegisterInfo *MRI,
2908 const MachineInstr *DefMI, unsigned DefIdx,
2909 const MachineInstr *UseMI, unsigned UseIdx) const {
2910 unsigned DDomain = DefMI->getDesc().TSFlags & ARMII::DomainMask;
2911 unsigned UDomain = UseMI->getDesc().TSFlags & ARMII::DomainMask;
2912 if (Subtarget.isCortexA8() &&
2913 (DDomain == ARMII::DomainVFP || UDomain == ARMII::DomainVFP))
2914 // CortexA8 VFP instructions are not pipelined.
2915 return true;
2916
2917 // Hoist VFP / NEON instructions with 4 or higher latency.
2918 int Latency = getOperandLatency(ItinData, DefMI, DefIdx, UseMI, UseIdx);
2919 if (Latency <= 3)
2920 return false;
2921 return DDomain == ARMII::DomainVFP || DDomain == ARMII::DomainNEON ||
2922 UDomain == ARMII::DomainVFP || UDomain == ARMII::DomainNEON;
2923}
Evan Chengc8141df2010-10-26 02:08:50 +00002924
2925bool ARMBaseInstrInfo::
2926hasLowDefLatency(const InstrItineraryData *ItinData,
2927 const MachineInstr *DefMI, unsigned DefIdx) const {
2928 if (!ItinData || ItinData->isEmpty())
2929 return false;
2930
2931 unsigned DDomain = DefMI->getDesc().TSFlags & ARMII::DomainMask;
2932 if (DDomain == ARMII::DomainGeneral) {
2933 unsigned DefClass = DefMI->getDesc().getSchedClass();
2934 int DefCycle = ItinData->getOperandCycle(DefClass, DefIdx);
2935 return (DefCycle != -1 && DefCycle <= 2);
2936 }
2937 return false;
2938}
Evan Cheng48575f62010-12-05 22:04:16 +00002939
Andrew Trick3be654f2011-09-21 02:20:46 +00002940bool ARMBaseInstrInfo::verifyInstruction(const MachineInstr *MI,
2941 StringRef &ErrInfo) const {
2942 if (convertAddSubFlagsOpcode(MI->getOpcode())) {
2943 ErrInfo = "Pseudo flag setting opcodes only exist in Selection DAG";
2944 return false;
2945 }
2946 return true;
2947}
2948
Evan Cheng48575f62010-12-05 22:04:16 +00002949bool
2950ARMBaseInstrInfo::isFpMLxInstruction(unsigned Opcode, unsigned &MulOpc,
2951 unsigned &AddSubOpc,
2952 bool &NegAcc, bool &HasLane) const {
2953 DenseMap<unsigned, unsigned>::const_iterator I = MLxEntryMap.find(Opcode);
2954 if (I == MLxEntryMap.end())
2955 return false;
2956
2957 const ARM_MLxEntry &Entry = ARM_MLxTable[I->second];
2958 MulOpc = Entry.MulOpc;
2959 AddSubOpc = Entry.AddSubOpc;
2960 NegAcc = Entry.NegAcc;
2961 HasLane = Entry.HasLane;
2962 return true;
2963}
Jakob Stoklund Olesen13fd6012011-09-27 22:57:21 +00002964
2965//===----------------------------------------------------------------------===//
2966// Execution domains.
2967//===----------------------------------------------------------------------===//
2968//
2969// Some instructions go down the NEON pipeline, some go down the VFP pipeline,
2970// and some can go down both. The vmov instructions go down the VFP pipeline,
2971// but they can be changed to vorr equivalents that are executed by the NEON
2972// pipeline.
2973//
2974// We use the following execution domain numbering:
2975//
Jakob Stoklund Olesen8bb3d3c2011-09-29 02:48:41 +00002976enum ARMExeDomain {
2977 ExeGeneric = 0,
2978 ExeVFP = 1,
2979 ExeNEON = 2
2980};
Jakob Stoklund Olesen13fd6012011-09-27 22:57:21 +00002981//
2982// Also see ARMInstrFormats.td and Domain* enums in ARMBaseInfo.h
2983//
2984std::pair<uint16_t, uint16_t>
2985ARMBaseInstrInfo::getExecutionDomain(const MachineInstr *MI) const {
2986 // VMOVD is a VFP instruction, but can be changed to NEON if it isn't
2987 // predicated.
2988 if (MI->getOpcode() == ARM::VMOVD && !isPredicated(MI))
Jakob Stoklund Olesen8bb3d3c2011-09-29 02:48:41 +00002989 return std::make_pair(ExeVFP, (1<<ExeVFP) | (1<<ExeNEON));
Jakob Stoklund Olesen13fd6012011-09-27 22:57:21 +00002990
2991 // No other instructions can be swizzled, so just determine their domain.
2992 unsigned Domain = MI->getDesc().TSFlags & ARMII::DomainMask;
2993
2994 if (Domain & ARMII::DomainNEON)
Jakob Stoklund Olesen8bb3d3c2011-09-29 02:48:41 +00002995 return std::make_pair(ExeNEON, 0);
Jakob Stoklund Olesen13fd6012011-09-27 22:57:21 +00002996
2997 // Certain instructions can go either way on Cortex-A8.
2998 // Treat them as NEON instructions.
2999 if ((Domain & ARMII::DomainNEONA8) && Subtarget.isCortexA8())
Jakob Stoklund Olesen8bb3d3c2011-09-29 02:48:41 +00003000 return std::make_pair(ExeNEON, 0);
Jakob Stoklund Olesen13fd6012011-09-27 22:57:21 +00003001
3002 if (Domain & ARMII::DomainVFP)
Jakob Stoklund Olesen8bb3d3c2011-09-29 02:48:41 +00003003 return std::make_pair(ExeVFP, 0);
Jakob Stoklund Olesen13fd6012011-09-27 22:57:21 +00003004
Jakob Stoklund Olesen8bb3d3c2011-09-29 02:48:41 +00003005 return std::make_pair(ExeGeneric, 0);
Jakob Stoklund Olesen13fd6012011-09-27 22:57:21 +00003006}
3007
3008void
3009ARMBaseInstrInfo::setExecutionDomain(MachineInstr *MI, unsigned Domain) const {
3010 // We only know how to change VMOVD into VORR.
3011 assert(MI->getOpcode() == ARM::VMOVD && "Can only swizzle VMOVD");
Jakob Stoklund Olesen8bb3d3c2011-09-29 02:48:41 +00003012 if (Domain != ExeNEON)
Jakob Stoklund Olesen13fd6012011-09-27 22:57:21 +00003013 return;
3014
Jakob Stoklund Olesen8bb3d3c2011-09-29 02:48:41 +00003015 // Zap the predicate operands.
3016 assert(!isPredicated(MI) && "Cannot predicate a VORRd");
3017 MI->RemoveOperand(3);
3018 MI->RemoveOperand(2);
3019
Jakob Stoklund Olesen13fd6012011-09-27 22:57:21 +00003020 // Change to a VORRd which requires two identical use operands.
3021 MI->setDesc(get(ARM::VORRd));
Jakob Stoklund Olesen8bb3d3c2011-09-29 02:48:41 +00003022
3023 // Add the extra source operand and new predicates.
3024 // This will go before any implicit ops.
Jakob Stoklund Olesen1c062c22011-10-12 00:06:23 +00003025 AddDefaultPred(MachineInstrBuilder(MI).addOperand(MI->getOperand(1)));
Jakob Stoklund Olesen13fd6012011-09-27 22:57:21 +00003026}
Jim Grosbachc01810e2012-02-28 23:53:30 +00003027
3028bool ARMBaseInstrInfo::hasNOP() const {
3029 return (Subtarget.getFeatureBits() & ARM::HasV6T2Ops) != 0;
3030}