blob: cce9a8b67fcd52c8db26255f188c97de7d0ef8af [file] [log] [blame]
Jim Grosbach31c24bf2009-11-07 22:00:39 +00001//===- ARMBaseInstrInfo.cpp - ARM Instruction Information -------*- C++ -*-===//
David Goodwin334c2642009-07-08 16:09:28 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the Base ARM implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "ARMBaseInstrInfo.h"
15#include "ARM.h"
16#include "ARMAddressingModes.h"
Evan Chengd457e6e2009-11-07 04:04:34 +000017#include "ARMConstantPoolValue.h"
David Goodwin334c2642009-07-08 16:09:28 +000018#include "ARMGenInstrInfo.inc"
19#include "ARMMachineFunctionInfo.h"
Anton Korobeynikovf95215f2009-11-02 00:10:38 +000020#include "ARMRegisterInfo.h"
Evan Chengfdc83402009-11-08 00:15:23 +000021#include "llvm/Constants.h"
22#include "llvm/Function.h"
23#include "llvm/GlobalValue.h"
David Goodwin334c2642009-07-08 16:09:28 +000024#include "llvm/ADT/STLExtras.h"
25#include "llvm/CodeGen/LiveVariables.h"
Evan Chengd457e6e2009-11-07 04:04:34 +000026#include "llvm/CodeGen/MachineConstantPool.h"
David Goodwin334c2642009-07-08 16:09:28 +000027#include "llvm/CodeGen/MachineFrameInfo.h"
28#include "llvm/CodeGen/MachineInstrBuilder.h"
29#include "llvm/CodeGen/MachineJumpTableInfo.h"
Anton Korobeynikov249fb332009-10-07 00:06:35 +000030#include "llvm/CodeGen/MachineMemOperand.h"
31#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattneraf76e592009-08-22 20:48:53 +000032#include "llvm/MC/MCAsmInfo.h"
David Goodwin334c2642009-07-08 16:09:28 +000033#include "llvm/Support/CommandLine.h"
Anton Korobeynikovf95215f2009-11-02 00:10:38 +000034#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000035#include "llvm/Support/ErrorHandling.h"
David Goodwin334c2642009-07-08 16:09:28 +000036using namespace llvm;
37
38static cl::opt<bool>
39EnableARM3Addr("enable-arm-3-addr-conv", cl::Hidden,
40 cl::desc("Enable ARM 2-addr to 3-addr conv"));
41
Anton Korobeynikovf95215f2009-11-02 00:10:38 +000042ARMBaseInstrInfo::ARMBaseInstrInfo(const ARMSubtarget& STI)
43 : TargetInstrInfoImpl(ARMInsts, array_lengthof(ARMInsts)),
44 Subtarget(STI) {
David Goodwin334c2642009-07-08 16:09:28 +000045}
46
47MachineInstr *
48ARMBaseInstrInfo::convertToThreeAddress(MachineFunction::iterator &MFI,
49 MachineBasicBlock::iterator &MBBI,
50 LiveVariables *LV) const {
Evan Cheng78703dd2009-07-27 18:44:00 +000051 // FIXME: Thumb2 support.
52
David Goodwin334c2642009-07-08 16:09:28 +000053 if (!EnableARM3Addr)
54 return NULL;
55
56 MachineInstr *MI = MBBI;
57 MachineFunction &MF = *MI->getParent()->getParent();
58 unsigned TSFlags = MI->getDesc().TSFlags;
59 bool isPre = false;
60 switch ((TSFlags & ARMII::IndexModeMask) >> ARMII::IndexModeShift) {
61 default: return NULL;
62 case ARMII::IndexModePre:
63 isPre = true;
64 break;
65 case ARMII::IndexModePost:
66 break;
67 }
68
69 // Try splitting an indexed load/store to an un-indexed one plus an add/sub
70 // operation.
71 unsigned MemOpc = getUnindexedOpcode(MI->getOpcode());
72 if (MemOpc == 0)
73 return NULL;
74
75 MachineInstr *UpdateMI = NULL;
76 MachineInstr *MemMI = NULL;
77 unsigned AddrMode = (TSFlags & ARMII::AddrModeMask);
78 const TargetInstrDesc &TID = MI->getDesc();
79 unsigned NumOps = TID.getNumOperands();
80 bool isLoad = !TID.mayStore();
81 const MachineOperand &WB = isLoad ? MI->getOperand(1) : MI->getOperand(0);
82 const MachineOperand &Base = MI->getOperand(2);
83 const MachineOperand &Offset = MI->getOperand(NumOps-3);
84 unsigned WBReg = WB.getReg();
85 unsigned BaseReg = Base.getReg();
86 unsigned OffReg = Offset.getReg();
87 unsigned OffImm = MI->getOperand(NumOps-2).getImm();
88 ARMCC::CondCodes Pred = (ARMCC::CondCodes)MI->getOperand(NumOps-1).getImm();
89 switch (AddrMode) {
90 default:
91 assert(false && "Unknown indexed op!");
92 return NULL;
93 case ARMII::AddrMode2: {
94 bool isSub = ARM_AM::getAM2Op(OffImm) == ARM_AM::sub;
95 unsigned Amt = ARM_AM::getAM2Offset(OffImm);
96 if (OffReg == 0) {
Evan Chenge7cbe412009-07-08 21:03:57 +000097 if (ARM_AM::getSOImmVal(Amt) == -1)
David Goodwin334c2642009-07-08 16:09:28 +000098 // Can't encode it in a so_imm operand. This transformation will
99 // add more than 1 instruction. Abandon!
100 return NULL;
101 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
Evan Cheng78703dd2009-07-27 18:44:00 +0000102 get(isSub ? ARM::SUBri : ARM::ADDri), WBReg)
Evan Chenge7cbe412009-07-08 21:03:57 +0000103 .addReg(BaseReg).addImm(Amt)
David Goodwin334c2642009-07-08 16:09:28 +0000104 .addImm(Pred).addReg(0).addReg(0);
105 } else if (Amt != 0) {
106 ARM_AM::ShiftOpc ShOpc = ARM_AM::getAM2ShiftOpc(OffImm);
107 unsigned SOOpc = ARM_AM::getSORegOpc(ShOpc, Amt);
108 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
Evan Cheng78703dd2009-07-27 18:44:00 +0000109 get(isSub ? ARM::SUBrs : ARM::ADDrs), WBReg)
David Goodwin334c2642009-07-08 16:09:28 +0000110 .addReg(BaseReg).addReg(OffReg).addReg(0).addImm(SOOpc)
111 .addImm(Pred).addReg(0).addReg(0);
112 } else
113 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
Evan Cheng78703dd2009-07-27 18:44:00 +0000114 get(isSub ? ARM::SUBrr : ARM::ADDrr), WBReg)
David Goodwin334c2642009-07-08 16:09:28 +0000115 .addReg(BaseReg).addReg(OffReg)
116 .addImm(Pred).addReg(0).addReg(0);
117 break;
118 }
119 case ARMII::AddrMode3 : {
120 bool isSub = ARM_AM::getAM3Op(OffImm) == ARM_AM::sub;
121 unsigned Amt = ARM_AM::getAM3Offset(OffImm);
122 if (OffReg == 0)
123 // Immediate is 8-bits. It's guaranteed to fit in a so_imm operand.
124 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
Evan Cheng78703dd2009-07-27 18:44:00 +0000125 get(isSub ? ARM::SUBri : ARM::ADDri), WBReg)
David Goodwin334c2642009-07-08 16:09:28 +0000126 .addReg(BaseReg).addImm(Amt)
127 .addImm(Pred).addReg(0).addReg(0);
128 else
129 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
Evan Cheng78703dd2009-07-27 18:44:00 +0000130 get(isSub ? ARM::SUBrr : ARM::ADDrr), WBReg)
David Goodwin334c2642009-07-08 16:09:28 +0000131 .addReg(BaseReg).addReg(OffReg)
132 .addImm(Pred).addReg(0).addReg(0);
133 break;
134 }
135 }
136
137 std::vector<MachineInstr*> NewMIs;
138 if (isPre) {
139 if (isLoad)
140 MemMI = BuildMI(MF, MI->getDebugLoc(),
141 get(MemOpc), MI->getOperand(0).getReg())
142 .addReg(WBReg).addReg(0).addImm(0).addImm(Pred);
143 else
144 MemMI = BuildMI(MF, MI->getDebugLoc(),
145 get(MemOpc)).addReg(MI->getOperand(1).getReg())
146 .addReg(WBReg).addReg(0).addImm(0).addImm(Pred);
147 NewMIs.push_back(MemMI);
148 NewMIs.push_back(UpdateMI);
149 } else {
150 if (isLoad)
151 MemMI = BuildMI(MF, MI->getDebugLoc(),
152 get(MemOpc), MI->getOperand(0).getReg())
153 .addReg(BaseReg).addReg(0).addImm(0).addImm(Pred);
154 else
155 MemMI = BuildMI(MF, MI->getDebugLoc(),
156 get(MemOpc)).addReg(MI->getOperand(1).getReg())
157 .addReg(BaseReg).addReg(0).addImm(0).addImm(Pred);
158 if (WB.isDead())
159 UpdateMI->getOperand(0).setIsDead();
160 NewMIs.push_back(UpdateMI);
161 NewMIs.push_back(MemMI);
162 }
163
164 // Transfer LiveVariables states, kill / dead info.
165 if (LV) {
166 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
167 MachineOperand &MO = MI->getOperand(i);
168 if (MO.isReg() && MO.getReg() &&
169 TargetRegisterInfo::isVirtualRegister(MO.getReg())) {
170 unsigned Reg = MO.getReg();
171
172 LiveVariables::VarInfo &VI = LV->getVarInfo(Reg);
173 if (MO.isDef()) {
174 MachineInstr *NewMI = (Reg == WBReg) ? UpdateMI : MemMI;
175 if (MO.isDead())
176 LV->addVirtualRegisterDead(Reg, NewMI);
177 }
178 if (MO.isUse() && MO.isKill()) {
179 for (unsigned j = 0; j < 2; ++j) {
180 // Look at the two new MI's in reverse order.
181 MachineInstr *NewMI = NewMIs[j];
182 if (!NewMI->readsRegister(Reg))
183 continue;
184 LV->addVirtualRegisterKilled(Reg, NewMI);
185 if (VI.removeKill(MI))
186 VI.Kills.push_back(NewMI);
187 break;
188 }
189 }
190 }
191 }
192 }
193
194 MFI->insert(MBBI, NewMIs[1]);
195 MFI->insert(MBBI, NewMIs[0]);
196 return NewMIs[0];
197}
198
199// Branch analysis.
200bool
201ARMBaseInstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,MachineBasicBlock *&TBB,
202 MachineBasicBlock *&FBB,
203 SmallVectorImpl<MachineOperand> &Cond,
204 bool AllowModify) const {
205 // If the block has no terminators, it just falls into the block after it.
206 MachineBasicBlock::iterator I = MBB.end();
Dale Johannesen93d6a7e2010-04-02 01:38:09 +0000207 if (I == MBB.begin())
208 return false;
209 --I;
210 while (I->isDebugValue()) {
211 if (I == MBB.begin())
212 return false;
213 --I;
214 }
215 if (!isUnpredicatedTerminator(I))
David Goodwin334c2642009-07-08 16:09:28 +0000216 return false;
217
218 // Get the last instruction in the block.
219 MachineInstr *LastInst = I;
220
221 // If there is only one terminator instruction, process it.
222 unsigned LastOpc = LastInst->getOpcode();
223 if (I == MBB.begin() || !isUnpredicatedTerminator(--I)) {
Evan Cheng5ca53a72009-07-27 18:20:05 +0000224 if (isUncondBranchOpcode(LastOpc)) {
David Goodwin334c2642009-07-08 16:09:28 +0000225 TBB = LastInst->getOperand(0).getMBB();
226 return false;
227 }
Evan Cheng5ca53a72009-07-27 18:20:05 +0000228 if (isCondBranchOpcode(LastOpc)) {
David Goodwin334c2642009-07-08 16:09:28 +0000229 // Block ends with fall-through condbranch.
230 TBB = LastInst->getOperand(0).getMBB();
231 Cond.push_back(LastInst->getOperand(1));
232 Cond.push_back(LastInst->getOperand(2));
233 return false;
234 }
235 return true; // Can't handle indirect branch.
236 }
237
238 // Get the instruction before it if it is a terminator.
239 MachineInstr *SecondLastInst = I;
240
241 // If there are three terminators, we don't know what sort of block this is.
242 if (SecondLastInst && I != MBB.begin() && isUnpredicatedTerminator(--I))
243 return true;
244
Evan Cheng5ca53a72009-07-27 18:20:05 +0000245 // If the block ends with a B and a Bcc, handle it.
David Goodwin334c2642009-07-08 16:09:28 +0000246 unsigned SecondLastOpc = SecondLastInst->getOpcode();
Evan Cheng5ca53a72009-07-27 18:20:05 +0000247 if (isCondBranchOpcode(SecondLastOpc) && isUncondBranchOpcode(LastOpc)) {
David Goodwin334c2642009-07-08 16:09:28 +0000248 TBB = SecondLastInst->getOperand(0).getMBB();
249 Cond.push_back(SecondLastInst->getOperand(1));
250 Cond.push_back(SecondLastInst->getOperand(2));
251 FBB = LastInst->getOperand(0).getMBB();
252 return false;
253 }
254
255 // If the block ends with two unconditional branches, handle it. The second
256 // one is not executed, so remove it.
Evan Cheng5ca53a72009-07-27 18:20:05 +0000257 if (isUncondBranchOpcode(SecondLastOpc) && isUncondBranchOpcode(LastOpc)) {
David Goodwin334c2642009-07-08 16:09:28 +0000258 TBB = SecondLastInst->getOperand(0).getMBB();
259 I = LastInst;
260 if (AllowModify)
261 I->eraseFromParent();
262 return false;
263 }
264
265 // ...likewise if it ends with a branch table followed by an unconditional
266 // branch. The branch folder can create these, and we must get rid of them for
267 // correctness of Thumb constant islands.
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000268 if ((isJumpTableBranchOpcode(SecondLastOpc) ||
269 isIndirectBranchOpcode(SecondLastOpc)) &&
Evan Cheng5ca53a72009-07-27 18:20:05 +0000270 isUncondBranchOpcode(LastOpc)) {
David Goodwin334c2642009-07-08 16:09:28 +0000271 I = LastInst;
272 if (AllowModify)
273 I->eraseFromParent();
274 return true;
275 }
276
277 // Otherwise, can't handle this.
278 return true;
279}
280
281
282unsigned ARMBaseInstrInfo::RemoveBranch(MachineBasicBlock &MBB) const {
David Goodwin334c2642009-07-08 16:09:28 +0000283 MachineBasicBlock::iterator I = MBB.end();
284 if (I == MBB.begin()) return 0;
285 --I;
Dale Johannesen93d6a7e2010-04-02 01:38:09 +0000286 while (I->isDebugValue()) {
287 if (I == MBB.begin())
288 return 0;
289 --I;
290 }
Evan Cheng5ca53a72009-07-27 18:20:05 +0000291 if (!isUncondBranchOpcode(I->getOpcode()) &&
292 !isCondBranchOpcode(I->getOpcode()))
David Goodwin334c2642009-07-08 16:09:28 +0000293 return 0;
294
295 // Remove the branch.
296 I->eraseFromParent();
297
298 I = MBB.end();
299
300 if (I == MBB.begin()) return 1;
301 --I;
Evan Cheng5ca53a72009-07-27 18:20:05 +0000302 if (!isCondBranchOpcode(I->getOpcode()))
David Goodwin334c2642009-07-08 16:09:28 +0000303 return 1;
304
305 // Remove the branch.
306 I->eraseFromParent();
307 return 2;
308}
309
310unsigned
311ARMBaseInstrInfo::InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
312 MachineBasicBlock *FBB,
313 const SmallVectorImpl<MachineOperand> &Cond) const {
314 // FIXME this should probably have a DebugLoc argument
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000315 DebugLoc dl;
Evan Cheng6495f632009-07-28 05:48:47 +0000316
317 ARMFunctionInfo *AFI = MBB.getParent()->getInfo<ARMFunctionInfo>();
318 int BOpc = !AFI->isThumbFunction()
319 ? ARM::B : (AFI->isThumb2Function() ? ARM::t2B : ARM::tB);
320 int BccOpc = !AFI->isThumbFunction()
321 ? ARM::Bcc : (AFI->isThumb2Function() ? ARM::t2Bcc : ARM::tBcc);
David Goodwin334c2642009-07-08 16:09:28 +0000322
323 // Shouldn't be a fall through.
324 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
325 assert((Cond.size() == 2 || Cond.size() == 0) &&
326 "ARM branch conditions have two components!");
327
328 if (FBB == 0) {
329 if (Cond.empty()) // Unconditional branch?
330 BuildMI(&MBB, dl, get(BOpc)).addMBB(TBB);
331 else
332 BuildMI(&MBB, dl, get(BccOpc)).addMBB(TBB)
333 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg());
334 return 1;
335 }
336
337 // Two-way conditional branch.
338 BuildMI(&MBB, dl, get(BccOpc)).addMBB(TBB)
339 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg());
340 BuildMI(&MBB, dl, get(BOpc)).addMBB(FBB);
341 return 2;
342}
343
344bool ARMBaseInstrInfo::
345ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const {
346 ARMCC::CondCodes CC = (ARMCC::CondCodes)(int)Cond[0].getImm();
347 Cond[0].setImm(ARMCC::getOppositeCondition(CC));
348 return false;
349}
350
David Goodwin334c2642009-07-08 16:09:28 +0000351bool ARMBaseInstrInfo::
352PredicateInstruction(MachineInstr *MI,
353 const SmallVectorImpl<MachineOperand> &Pred) const {
354 unsigned Opc = MI->getOpcode();
Evan Cheng5ca53a72009-07-27 18:20:05 +0000355 if (isUncondBranchOpcode(Opc)) {
356 MI->setDesc(get(getMatchingCondBranchOpcode(Opc)));
David Goodwin334c2642009-07-08 16:09:28 +0000357 MI->addOperand(MachineOperand::CreateImm(Pred[0].getImm()));
358 MI->addOperand(MachineOperand::CreateReg(Pred[1].getReg(), false));
359 return true;
360 }
361
362 int PIdx = MI->findFirstPredOperandIdx();
363 if (PIdx != -1) {
364 MachineOperand &PMO = MI->getOperand(PIdx);
365 PMO.setImm(Pred[0].getImm());
366 MI->getOperand(PIdx+1).setReg(Pred[1].getReg());
367 return true;
368 }
369 return false;
370}
371
372bool ARMBaseInstrInfo::
373SubsumesPredicate(const SmallVectorImpl<MachineOperand> &Pred1,
374 const SmallVectorImpl<MachineOperand> &Pred2) const {
375 if (Pred1.size() > 2 || Pred2.size() > 2)
376 return false;
377
378 ARMCC::CondCodes CC1 = (ARMCC::CondCodes)Pred1[0].getImm();
379 ARMCC::CondCodes CC2 = (ARMCC::CondCodes)Pred2[0].getImm();
380 if (CC1 == CC2)
381 return true;
382
383 switch (CC1) {
384 default:
385 return false;
386 case ARMCC::AL:
387 return true;
388 case ARMCC::HS:
389 return CC2 == ARMCC::HI;
390 case ARMCC::LS:
391 return CC2 == ARMCC::LO || CC2 == ARMCC::EQ;
392 case ARMCC::GE:
393 return CC2 == ARMCC::GT;
394 case ARMCC::LE:
395 return CC2 == ARMCC::LT;
396 }
397}
398
399bool ARMBaseInstrInfo::DefinesPredicate(MachineInstr *MI,
400 std::vector<MachineOperand> &Pred) const {
Evan Cheng8fb90362009-08-08 03:20:32 +0000401 // FIXME: This confuses implicit_def with optional CPSR def.
David Goodwin334c2642009-07-08 16:09:28 +0000402 const TargetInstrDesc &TID = MI->getDesc();
403 if (!TID.getImplicitDefs() && !TID.hasOptionalDef())
404 return false;
405
406 bool Found = false;
407 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
408 const MachineOperand &MO = MI->getOperand(i);
409 if (MO.isReg() && MO.getReg() == ARM::CPSR) {
410 Pred.push_back(MO);
411 Found = true;
412 }
413 }
414
415 return Found;
416}
417
Evan Chengac0869d2009-11-21 06:21:52 +0000418/// isPredicable - Return true if the specified instruction can be predicated.
419/// By default, this returns true for every instruction with a
420/// PredicateOperand.
421bool ARMBaseInstrInfo::isPredicable(MachineInstr *MI) const {
422 const TargetInstrDesc &TID = MI->getDesc();
423 if (!TID.isPredicable())
424 return false;
425
426 if ((TID.TSFlags & ARMII::DomainMask) == ARMII::DomainNEON) {
427 ARMFunctionInfo *AFI =
428 MI->getParent()->getParent()->getInfo<ARMFunctionInfo>();
Evan Chengd7f08102009-11-24 08:06:15 +0000429 return AFI->isThumb2Function();
Evan Chengac0869d2009-11-21 06:21:52 +0000430 }
431 return true;
432}
David Goodwin334c2642009-07-08 16:09:28 +0000433
Chris Lattner56856b12009-12-03 06:58:32 +0000434/// FIXME: Works around a gcc miscompilation with -fstrict-aliasing.
435DISABLE_INLINE
David Goodwin334c2642009-07-08 16:09:28 +0000436static unsigned getNumJTEntries(const std::vector<MachineJumpTableEntry> &JT,
Chris Lattner56856b12009-12-03 06:58:32 +0000437 unsigned JTI);
David Goodwin334c2642009-07-08 16:09:28 +0000438static unsigned getNumJTEntries(const std::vector<MachineJumpTableEntry> &JT,
439 unsigned JTI) {
Chris Lattner56856b12009-12-03 06:58:32 +0000440 assert(JTI < JT.size());
David Goodwin334c2642009-07-08 16:09:28 +0000441 return JT[JTI].MBBs.size();
442}
443
444/// GetInstSize - Return the size of the specified MachineInstr.
445///
446unsigned ARMBaseInstrInfo::GetInstSizeInBytes(const MachineInstr *MI) const {
447 const MachineBasicBlock &MBB = *MI->getParent();
448 const MachineFunction *MF = MBB.getParent();
Chris Lattner33adcfb2009-08-22 21:43:10 +0000449 const MCAsmInfo *MAI = MF->getTarget().getMCAsmInfo();
David Goodwin334c2642009-07-08 16:09:28 +0000450
451 // Basic size info comes from the TSFlags field.
452 const TargetInstrDesc &TID = MI->getDesc();
453 unsigned TSFlags = TID.TSFlags;
454
Evan Chenga0ee8622009-07-31 22:22:22 +0000455 unsigned Opc = MI->getOpcode();
David Goodwin334c2642009-07-08 16:09:28 +0000456 switch ((TSFlags & ARMII::SizeMask) >> ARMII::SizeShift) {
457 default: {
458 // If this machine instr is an inline asm, measure it.
459 if (MI->getOpcode() == ARM::INLINEASM)
Chris Lattner33adcfb2009-08-22 21:43:10 +0000460 return getInlineAsmLength(MI->getOperand(0).getSymbolName(), *MAI);
David Goodwin334c2642009-07-08 16:09:28 +0000461 if (MI->isLabel())
462 return 0;
Evan Chenga0ee8622009-07-31 22:22:22 +0000463 switch (Opc) {
David Goodwin334c2642009-07-08 16:09:28 +0000464 default:
Torok Edwinc23197a2009-07-14 16:55:14 +0000465 llvm_unreachable("Unknown or unset size field for instr!");
Chris Lattner518bb532010-02-09 19:54:29 +0000466 case TargetOpcode::IMPLICIT_DEF:
467 case TargetOpcode::KILL:
468 case TargetOpcode::DBG_LABEL:
469 case TargetOpcode::EH_LABEL:
Dale Johannesen375be772010-04-07 19:51:44 +0000470 case TargetOpcode::DBG_VALUE:
David Goodwin334c2642009-07-08 16:09:28 +0000471 return 0;
472 }
473 break;
474 }
Evan Cheng78947622009-07-24 18:20:44 +0000475 case ARMII::Size8Bytes: return 8; // ARM instruction x 2.
476 case ARMII::Size4Bytes: return 4; // ARM / Thumb2 instruction.
477 case ARMII::Size2Bytes: return 2; // Thumb1 instruction.
David Goodwin334c2642009-07-08 16:09:28 +0000478 case ARMII::SizeSpecial: {
Evan Chenga0ee8622009-07-31 22:22:22 +0000479 switch (Opc) {
David Goodwin334c2642009-07-08 16:09:28 +0000480 case ARM::CONSTPOOL_ENTRY:
481 // If this machine instr is a constant pool entry, its size is recorded as
482 // operand #2.
483 return MI->getOperand(2).getImm();
Evan Cheng78947622009-07-24 18:20:44 +0000484 case ARM::Int_eh_sjlj_setjmp:
Jim Grosbachcdc17eb2009-08-11 17:08:15 +0000485 return 24;
Jim Grosbachd1228742009-12-01 18:10:36 +0000486 case ARM::tInt_eh_sjlj_setjmp:
Jim Grosbacha87ded22010-02-08 23:22:00 +0000487 return 14;
Jim Grosbach5aa16842009-08-11 19:42:21 +0000488 case ARM::t2Int_eh_sjlj_setjmp:
Jim Grosbacha87ded22010-02-08 23:22:00 +0000489 return 14;
David Goodwin334c2642009-07-08 16:09:28 +0000490 case ARM::BR_JTr:
491 case ARM::BR_JTm:
492 case ARM::BR_JTadd:
Evan Chenga0ee8622009-07-31 22:22:22 +0000493 case ARM::tBR_JTr:
Evan Chengd26b14c2009-07-31 18:28:05 +0000494 case ARM::t2BR_JT:
495 case ARM::t2TBB:
496 case ARM::t2TBH: {
David Goodwin334c2642009-07-08 16:09:28 +0000497 // These are jumptable branches, i.e. a branch followed by an inlined
Evan Chengd26b14c2009-07-31 18:28:05 +0000498 // jumptable. The size is 4 + 4 * number of entries. For TBB, each
499 // entry is one byte; TBH two byte each.
Evan Chenga0ee8622009-07-31 22:22:22 +0000500 unsigned EntrySize = (Opc == ARM::t2TBB)
501 ? 1 : ((Opc == ARM::t2TBH) ? 2 : 4);
David Goodwin334c2642009-07-08 16:09:28 +0000502 unsigned NumOps = TID.getNumOperands();
503 MachineOperand JTOP =
504 MI->getOperand(NumOps - (TID.isPredicable() ? 3 : 2));
505 unsigned JTI = JTOP.getIndex();
506 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
Chris Lattnerb1e80392010-01-25 23:22:00 +0000507 assert(MJTI != 0);
David Goodwin334c2642009-07-08 16:09:28 +0000508 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
509 assert(JTI < JT.size());
510 // Thumb instructions are 2 byte aligned, but JT entries are 4 byte
511 // 4 aligned. The assembler / linker may add 2 byte padding just before
512 // the JT entries. The size does not include this padding; the
513 // constant islands pass does separate bookkeeping for it.
514 // FIXME: If we know the size of the function is less than (1 << 16) *2
515 // bytes, we can use 16-bit entries instead. Then there won't be an
516 // alignment issue.
Evan Cheng25f7cfc2009-08-01 06:13:52 +0000517 unsigned InstSize = (Opc == ARM::tBR_JTr || Opc == ARM::t2BR_JT) ? 2 : 4;
518 unsigned NumEntries = getNumJTEntries(JT, JTI);
519 if (Opc == ARM::t2TBB && (NumEntries & 1))
520 // Make sure the instruction that follows TBB is 2-byte aligned.
521 // FIXME: Constant island pass should insert an "ALIGN" instruction
522 // instead.
523 ++NumEntries;
524 return NumEntries * EntrySize + InstSize;
David Goodwin334c2642009-07-08 16:09:28 +0000525 }
526 default:
527 // Otherwise, pseudo-instruction sizes are zero.
528 return 0;
529 }
530 }
531 }
532 return 0; // Not reached
533}
534
535/// Return true if the instruction is a register to register move and
536/// leave the source and dest operands in the passed parameters.
537///
538bool
539ARMBaseInstrInfo::isMoveInstr(const MachineInstr &MI,
540 unsigned &SrcReg, unsigned &DstReg,
541 unsigned& SrcSubIdx, unsigned& DstSubIdx) const {
542 SrcSubIdx = DstSubIdx = 0; // No sub-registers.
543
Evan Cheng68e3c6a2009-07-27 00:05:15 +0000544 switch (MI.getOpcode()) {
Evan Chengdced03f2009-07-27 00:24:36 +0000545 default: break;
Jim Grosbache5165492009-11-09 00:11:35 +0000546 case ARM::VMOVS:
Evan Cheng68e3c6a2009-07-27 00:05:15 +0000547 case ARM::VMOVD:
Jim Grosbache5165492009-11-09 00:11:35 +0000548 case ARM::VMOVDneon:
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000549 case ARM::VMOVQ: {
David Goodwin334c2642009-07-08 16:09:28 +0000550 SrcReg = MI.getOperand(1).getReg();
551 DstReg = MI.getOperand(0).getReg();
552 return true;
553 }
Evan Cheng68e3c6a2009-07-27 00:05:15 +0000554 case ARM::MOVr:
555 case ARM::tMOVr:
556 case ARM::tMOVgpr2tgpr:
557 case ARM::tMOVtgpr2gpr:
558 case ARM::tMOVgpr2gpr:
559 case ARM::t2MOVr: {
David Goodwin334c2642009-07-08 16:09:28 +0000560 assert(MI.getDesc().getNumOperands() >= 2 &&
561 MI.getOperand(0).isReg() &&
562 MI.getOperand(1).isReg() &&
563 "Invalid ARM MOV instruction");
564 SrcReg = MI.getOperand(1).getReg();
565 DstReg = MI.getOperand(0).getReg();
566 return true;
567 }
Evan Cheng68e3c6a2009-07-27 00:05:15 +0000568 }
David Goodwin334c2642009-07-08 16:09:28 +0000569
570 return false;
571}
572
Jim Grosbach764ab522009-08-11 15:33:49 +0000573unsigned
David Goodwin334c2642009-07-08 16:09:28 +0000574ARMBaseInstrInfo::isLoadFromStackSlot(const MachineInstr *MI,
575 int &FrameIndex) const {
Evan Chengdced03f2009-07-27 00:24:36 +0000576 switch (MI->getOpcode()) {
577 default: break;
578 case ARM::LDR:
579 case ARM::t2LDRs: // FIXME: don't use t2LDRs to access frame.
David Goodwin334c2642009-07-08 16:09:28 +0000580 if (MI->getOperand(1).isFI() &&
581 MI->getOperand(2).isReg() &&
582 MI->getOperand(3).isImm() &&
583 MI->getOperand(2).getReg() == 0 &&
584 MI->getOperand(3).getImm() == 0) {
585 FrameIndex = MI->getOperand(1).getIndex();
586 return MI->getOperand(0).getReg();
587 }
Evan Chengdced03f2009-07-27 00:24:36 +0000588 break;
589 case ARM::t2LDRi12:
590 case ARM::tRestore:
David Goodwin5ff58b52009-07-24 00:16:18 +0000591 if (MI->getOperand(1).isFI() &&
592 MI->getOperand(2).isImm() &&
593 MI->getOperand(2).getImm() == 0) {
594 FrameIndex = MI->getOperand(1).getIndex();
595 return MI->getOperand(0).getReg();
596 }
Evan Chengdced03f2009-07-27 00:24:36 +0000597 break;
Jim Grosbache5165492009-11-09 00:11:35 +0000598 case ARM::VLDRD:
599 case ARM::VLDRS:
David Goodwin334c2642009-07-08 16:09:28 +0000600 if (MI->getOperand(1).isFI() &&
601 MI->getOperand(2).isImm() &&
602 MI->getOperand(2).getImm() == 0) {
603 FrameIndex = MI->getOperand(1).getIndex();
604 return MI->getOperand(0).getReg();
605 }
Evan Chengdced03f2009-07-27 00:24:36 +0000606 break;
David Goodwin334c2642009-07-08 16:09:28 +0000607 }
608
609 return 0;
610}
611
612unsigned
613ARMBaseInstrInfo::isStoreToStackSlot(const MachineInstr *MI,
614 int &FrameIndex) const {
Evan Chengdced03f2009-07-27 00:24:36 +0000615 switch (MI->getOpcode()) {
616 default: break;
617 case ARM::STR:
618 case ARM::t2STRs: // FIXME: don't use t2STRs to access frame.
David Goodwin334c2642009-07-08 16:09:28 +0000619 if (MI->getOperand(1).isFI() &&
620 MI->getOperand(2).isReg() &&
621 MI->getOperand(3).isImm() &&
622 MI->getOperand(2).getReg() == 0 &&
623 MI->getOperand(3).getImm() == 0) {
624 FrameIndex = MI->getOperand(1).getIndex();
625 return MI->getOperand(0).getReg();
626 }
Evan Chengdced03f2009-07-27 00:24:36 +0000627 break;
628 case ARM::t2STRi12:
629 case ARM::tSpill:
David Goodwin5ff58b52009-07-24 00:16:18 +0000630 if (MI->getOperand(1).isFI() &&
631 MI->getOperand(2).isImm() &&
632 MI->getOperand(2).getImm() == 0) {
633 FrameIndex = MI->getOperand(1).getIndex();
634 return MI->getOperand(0).getReg();
635 }
Evan Chengdced03f2009-07-27 00:24:36 +0000636 break;
Jim Grosbache5165492009-11-09 00:11:35 +0000637 case ARM::VSTRD:
638 case ARM::VSTRS:
David Goodwin334c2642009-07-08 16:09:28 +0000639 if (MI->getOperand(1).isFI() &&
640 MI->getOperand(2).isImm() &&
641 MI->getOperand(2).getImm() == 0) {
642 FrameIndex = MI->getOperand(1).getIndex();
643 return MI->getOperand(0).getReg();
644 }
Evan Chengdced03f2009-07-27 00:24:36 +0000645 break;
David Goodwin334c2642009-07-08 16:09:28 +0000646 }
647
648 return 0;
649}
650
651bool
652ARMBaseInstrInfo::copyRegToReg(MachineBasicBlock &MBB,
653 MachineBasicBlock::iterator I,
654 unsigned DestReg, unsigned SrcReg,
655 const TargetRegisterClass *DestRC,
656 const TargetRegisterClass *SrcRC) const {
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000657 DebugLoc DL;
David Goodwin334c2642009-07-08 16:09:28 +0000658 if (I != MBB.end()) DL = I->getDebugLoc();
659
Bob Wilson1665b0a2010-02-16 17:24:15 +0000660 // tGPR is used sometimes in ARM instructions that need to avoid using
661 // certain registers. Just treat it as GPR here.
662 if (DestRC == ARM::tGPRRegisterClass)
663 DestRC = ARM::GPRRegisterClass;
664 if (SrcRC == ARM::tGPRRegisterClass)
665 SrcRC = ARM::GPRRegisterClass;
666
Anton Korobeynikov6755d972010-03-18 22:35:02 +0000667 // Allow DPR / DPR_VFP2 / DPR_8 cross-class copies.
668 if (DestRC == ARM::DPR_8RegisterClass)
669 DestRC = ARM::DPR_VFP2RegisterClass;
670 if (SrcRC == ARM::DPR_8RegisterClass)
671 SrcRC = ARM::DPR_VFP2RegisterClass;
Evan Chengb4db6a42009-11-03 05:51:39 +0000672
Anton Korobeynikov6755d972010-03-18 22:35:02 +0000673 // Allow QPR / QPR_VFP2 / QPR_8 cross-class copies.
674 if (DestRC == ARM::QPR_VFP2RegisterClass ||
675 DestRC == ARM::QPR_8RegisterClass)
676 DestRC = ARM::QPRRegisterClass;
677 if (SrcRC == ARM::QPR_VFP2RegisterClass ||
678 SrcRC == ARM::QPR_8RegisterClass)
679 SrcRC = ARM::QPRRegisterClass;
680
681 // Disallow copies of unequal sizes.
682 if (DestRC != SrcRC && DestRC->getSize() != SrcRC->getSize())
683 return false;
David Goodwin334c2642009-07-08 16:09:28 +0000684
David Goodwin7bfdca02009-08-05 21:02:22 +0000685 if (DestRC == ARM::GPRRegisterClass) {
Anton Korobeynikov6755d972010-03-18 22:35:02 +0000686 if (SrcRC == ARM::SPRRegisterClass)
687 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VMOVRS), DestReg)
688 .addReg(SrcReg));
689 else
690 AddDefaultCC(AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::MOVr),
691 DestReg).addReg(SrcReg)));
David Goodwin7bfdca02009-08-05 21:02:22 +0000692 } else {
Anton Korobeynikov6755d972010-03-18 22:35:02 +0000693 unsigned Opc;
694
695 if (DestRC == ARM::SPRRegisterClass)
696 Opc = (SrcRC == ARM::GPRRegisterClass ? ARM::VMOVSR : ARM::VMOVS);
697 else if (DestRC == ARM::DPRRegisterClass)
698 Opc = ARM::VMOVD;
699 else if (DestRC == ARM::DPR_VFP2RegisterClass ||
700 SrcRC == ARM::DPR_VFP2RegisterClass)
701 // Always use neon reg-reg move if source or dest is NEON-only regclass.
702 Opc = ARM::VMOVDneon;
703 else if (DestRC == ARM::QPRRegisterClass)
704 Opc = ARM::VMOVQ;
705 else
706 return false;
707
708 AddDefaultPred(BuildMI(MBB, I, DL, get(Opc), DestReg)
709 .addReg(SrcReg));
David Goodwin7bfdca02009-08-05 21:02:22 +0000710 }
David Goodwin334c2642009-07-08 16:09:28 +0000711
712 return true;
713}
714
715void ARMBaseInstrInfo::
716storeRegToStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
717 unsigned SrcReg, bool isKill, int FI,
718 const TargetRegisterClass *RC) const {
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000719 DebugLoc DL;
David Goodwin334c2642009-07-08 16:09:28 +0000720 if (I != MBB.end()) DL = I->getDebugLoc();
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000721 MachineFunction &MF = *MBB.getParent();
722 MachineFrameInfo &MFI = *MF.getFrameInfo();
Jim Grosbach31bc8492009-11-08 00:27:19 +0000723 unsigned Align = MFI.getObjectAlignment(FI);
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000724
725 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +0000726 MF.getMachineMemOperand(PseudoSourceValue::getFixedStack(FI),
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000727 MachineMemOperand::MOStore, 0,
728 MFI.getObjectSize(FI),
Jim Grosbach31bc8492009-11-08 00:27:19 +0000729 Align);
David Goodwin334c2642009-07-08 16:09:28 +0000730
Bob Wilson0eb0c742010-02-16 22:01:59 +0000731 // tGPR is used sometimes in ARM instructions that need to avoid using
732 // certain registers. Just treat it as GPR here.
733 if (RC == ARM::tGPRRegisterClass)
734 RC = ARM::GPRRegisterClass;
735
David Goodwin334c2642009-07-08 16:09:28 +0000736 if (RC == ARM::GPRRegisterClass) {
Evan Cheng5732ca02009-07-27 03:14:20 +0000737 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::STR))
David Goodwin334c2642009-07-08 16:09:28 +0000738 .addReg(SrcReg, getKillRegState(isKill))
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000739 .addFrameIndex(FI).addReg(0).addImm(0).addMemOperand(MMO));
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000740 } else if (RC == ARM::DPRRegisterClass ||
741 RC == ARM::DPR_VFP2RegisterClass ||
742 RC == ARM::DPR_8RegisterClass) {
Jim Grosbache5165492009-11-09 00:11:35 +0000743 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VSTRD))
David Goodwin334c2642009-07-08 16:09:28 +0000744 .addReg(SrcReg, getKillRegState(isKill))
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000745 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000746 } else if (RC == ARM::SPRRegisterClass) {
Jim Grosbache5165492009-11-09 00:11:35 +0000747 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VSTRS))
David Goodwin334c2642009-07-08 16:09:28 +0000748 .addReg(SrcReg, getKillRegState(isKill))
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000749 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000750 } else {
Anton Korobeynikove56f9082009-09-12 22:21:08 +0000751 assert((RC == ARM::QPRRegisterClass ||
752 RC == ARM::QPR_VFP2RegisterClass) && "Unknown regclass!");
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000753 // FIXME: Neon instructions should support predicates
Bob Wilson226036e2010-03-20 22:13:40 +0000754 if (Align >= 16 && (getRegisterInfo().canRealignStack(MF))) {
Bob Wilson11d98992010-03-23 06:20:33 +0000755 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VST1q))
Bob Wilson226036e2010-03-20 22:13:40 +0000756 .addFrameIndex(FI).addImm(128)
Evan Chengac0869d2009-11-21 06:21:52 +0000757 .addMemOperand(MMO)
758 .addReg(SrcReg, getKillRegState(isKill)));
Jim Grosbach31bc8492009-11-08 00:27:19 +0000759 } else {
Bob Wilsonc289a022010-03-23 06:26:18 +0000760 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VSTMQ)).
Evan Chengac0869d2009-11-21 06:21:52 +0000761 addReg(SrcReg, getKillRegState(isKill))
Bob Wilsondf9a4f02010-03-23 18:54:46 +0000762 .addFrameIndex(FI)
763 .addImm(ARM_AM::getAM5Opc(ARM_AM::ia, 4))
764 .addMemOperand(MMO));
Jim Grosbach31bc8492009-11-08 00:27:19 +0000765 }
David Goodwin334c2642009-07-08 16:09:28 +0000766 }
767}
768
David Goodwin334c2642009-07-08 16:09:28 +0000769void ARMBaseInstrInfo::
770loadRegFromStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
771 unsigned DestReg, int FI,
772 const TargetRegisterClass *RC) const {
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000773 DebugLoc DL;
David Goodwin334c2642009-07-08 16:09:28 +0000774 if (I != MBB.end()) DL = I->getDebugLoc();
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000775 MachineFunction &MF = *MBB.getParent();
776 MachineFrameInfo &MFI = *MF.getFrameInfo();
Jim Grosbach31bc8492009-11-08 00:27:19 +0000777 unsigned Align = MFI.getObjectAlignment(FI);
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000778
779 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +0000780 MF.getMachineMemOperand(PseudoSourceValue::getFixedStack(FI),
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000781 MachineMemOperand::MOLoad, 0,
782 MFI.getObjectSize(FI),
Jim Grosbach31bc8492009-11-08 00:27:19 +0000783 Align);
David Goodwin334c2642009-07-08 16:09:28 +0000784
Bob Wilson0eb0c742010-02-16 22:01:59 +0000785 // tGPR is used sometimes in ARM instructions that need to avoid using
786 // certain registers. Just treat it as GPR here.
787 if (RC == ARM::tGPRRegisterClass)
788 RC = ARM::GPRRegisterClass;
789
David Goodwin334c2642009-07-08 16:09:28 +0000790 if (RC == ARM::GPRRegisterClass) {
Evan Cheng5732ca02009-07-27 03:14:20 +0000791 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::LDR), DestReg)
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000792 .addFrameIndex(FI).addReg(0).addImm(0).addMemOperand(MMO));
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000793 } else if (RC == ARM::DPRRegisterClass ||
794 RC == ARM::DPR_VFP2RegisterClass ||
795 RC == ARM::DPR_8RegisterClass) {
Jim Grosbache5165492009-11-09 00:11:35 +0000796 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLDRD), DestReg)
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000797 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000798 } else if (RC == ARM::SPRRegisterClass) {
Jim Grosbache5165492009-11-09 00:11:35 +0000799 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLDRS), DestReg)
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000800 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000801 } else {
Anton Korobeynikove56f9082009-09-12 22:21:08 +0000802 assert((RC == ARM::QPRRegisterClass ||
Evan Chengb4db6a42009-11-03 05:51:39 +0000803 RC == ARM::QPR_VFP2RegisterClass ||
804 RC == ARM::QPR_8RegisterClass) && "Unknown regclass!");
Jim Grosbach31bc8492009-11-08 00:27:19 +0000805 if (Align >= 16
Jim Grosbache45ab8a2010-01-19 18:31:11 +0000806 && (getRegisterInfo().canRealignStack(MF))) {
Bob Wilson621f1952010-03-23 05:25:43 +0000807 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLD1q), DestReg)
Bob Wilson226036e2010-03-20 22:13:40 +0000808 .addFrameIndex(FI).addImm(128)
Evan Chengac0869d2009-11-21 06:21:52 +0000809 .addMemOperand(MMO));
Jim Grosbach31bc8492009-11-08 00:27:19 +0000810 } else {
Bob Wilsonc289a022010-03-23 06:26:18 +0000811 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLDMQ), DestReg)
Bob Wilsondf9a4f02010-03-23 18:54:46 +0000812 .addFrameIndex(FI)
813 .addImm(ARM_AM::getAM5Opc(ARM_AM::ia, 4))
814 .addMemOperand(MMO));
Jim Grosbach31bc8492009-11-08 00:27:19 +0000815 }
David Goodwin334c2642009-07-08 16:09:28 +0000816 }
817}
818
Evan Cheng62b50652010-04-26 07:39:25 +0000819MachineInstr*
820ARMBaseInstrInfo::emitFrameIndexDebugValue(MachineFunction &MF,
821 unsigned FrameIx, uint64_t Offset,
822 const MDNode *MDPtr,
823 DebugLoc DL) const {
824 MachineInstrBuilder MIB = BuildMI(MF, DL, get(ARM::DBG_VALUE))
825 .addFrameIndex(FrameIx).addImm(0).addImm(Offset).addMetadata(MDPtr);
826 return &*MIB;
827}
828
David Goodwin334c2642009-07-08 16:09:28 +0000829MachineInstr *ARMBaseInstrInfo::
830foldMemoryOperandImpl(MachineFunction &MF, MachineInstr *MI,
831 const SmallVectorImpl<unsigned> &Ops, int FI) const {
832 if (Ops.size() != 1) return NULL;
833
834 unsigned OpNum = Ops[0];
835 unsigned Opc = MI->getOpcode();
836 MachineInstr *NewMI = NULL;
Evan Cheng19068ba2009-08-10 06:32:05 +0000837 if (Opc == ARM::MOVr || Opc == ARM::t2MOVr) {
David Goodwin334c2642009-07-08 16:09:28 +0000838 // If it is updating CPSR, then it cannot be folded.
Evan Cheng19068ba2009-08-10 06:32:05 +0000839 if (MI->getOperand(4).getReg() == ARM::CPSR && !MI->getOperand(4).isDead())
840 return NULL;
841 unsigned Pred = MI->getOperand(2).getImm();
842 unsigned PredReg = MI->getOperand(3).getReg();
843 if (OpNum == 0) { // move -> store
844 unsigned SrcReg = MI->getOperand(1).getReg();
Evan Chenged3ad212009-10-25 07:52:27 +0000845 unsigned SrcSubReg = MI->getOperand(1).getSubReg();
Evan Cheng19068ba2009-08-10 06:32:05 +0000846 bool isKill = MI->getOperand(1).isKill();
847 bool isUndef = MI->getOperand(1).isUndef();
848 if (Opc == ARM::MOVr)
849 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::STR))
Evan Chenged3ad212009-10-25 07:52:27 +0000850 .addReg(SrcReg,
851 getKillRegState(isKill) | getUndefRegState(isUndef),
852 SrcSubReg)
Evan Cheng19068ba2009-08-10 06:32:05 +0000853 .addFrameIndex(FI).addReg(0).addImm(0).addImm(Pred).addReg(PredReg);
854 else // ARM::t2MOVr
855 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::t2STRi12))
Evan Chenged3ad212009-10-25 07:52:27 +0000856 .addReg(SrcReg,
857 getKillRegState(isKill) | getUndefRegState(isUndef),
858 SrcSubReg)
Evan Cheng19068ba2009-08-10 06:32:05 +0000859 .addFrameIndex(FI).addImm(0).addImm(Pred).addReg(PredReg);
860 } else { // move -> load
861 unsigned DstReg = MI->getOperand(0).getReg();
Evan Chenged3ad212009-10-25 07:52:27 +0000862 unsigned DstSubReg = MI->getOperand(0).getSubReg();
Evan Cheng19068ba2009-08-10 06:32:05 +0000863 bool isDead = MI->getOperand(0).isDead();
864 bool isUndef = MI->getOperand(0).isUndef();
865 if (Opc == ARM::MOVr)
866 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::LDR))
867 .addReg(DstReg,
868 RegState::Define |
869 getDeadRegState(isDead) |
Evan Chenged3ad212009-10-25 07:52:27 +0000870 getUndefRegState(isUndef), DstSubReg)
Evan Cheng19068ba2009-08-10 06:32:05 +0000871 .addFrameIndex(FI).addReg(0).addImm(0).addImm(Pred).addReg(PredReg);
872 else // ARM::t2MOVr
873 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::t2LDRi12))
874 .addReg(DstReg,
875 RegState::Define |
876 getDeadRegState(isDead) |
Evan Chenged3ad212009-10-25 07:52:27 +0000877 getUndefRegState(isUndef), DstSubReg)
Evan Cheng19068ba2009-08-10 06:32:05 +0000878 .addFrameIndex(FI).addImm(0).addImm(Pred).addReg(PredReg);
David Goodwin334c2642009-07-08 16:09:28 +0000879 }
Evan Cheng19068ba2009-08-10 06:32:05 +0000880 } else if (Opc == ARM::tMOVgpr2gpr ||
881 Opc == ARM::tMOVtgpr2gpr ||
882 Opc == ARM::tMOVgpr2tgpr) {
883 if (OpNum == 0) { // move -> store
884 unsigned SrcReg = MI->getOperand(1).getReg();
Evan Chenged3ad212009-10-25 07:52:27 +0000885 unsigned SrcSubReg = MI->getOperand(1).getSubReg();
Evan Cheng19068ba2009-08-10 06:32:05 +0000886 bool isKill = MI->getOperand(1).isKill();
887 bool isUndef = MI->getOperand(1).isUndef();
888 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::t2STRi12))
Evan Chenged3ad212009-10-25 07:52:27 +0000889 .addReg(SrcReg,
890 getKillRegState(isKill) | getUndefRegState(isUndef),
891 SrcSubReg)
Evan Cheng19068ba2009-08-10 06:32:05 +0000892 .addFrameIndex(FI).addImm(0).addImm(ARMCC::AL).addReg(0);
893 } else { // move -> load
894 unsigned DstReg = MI->getOperand(0).getReg();
Evan Chenged3ad212009-10-25 07:52:27 +0000895 unsigned DstSubReg = MI->getOperand(0).getSubReg();
Evan Cheng19068ba2009-08-10 06:32:05 +0000896 bool isDead = MI->getOperand(0).isDead();
897 bool isUndef = MI->getOperand(0).isUndef();
898 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::t2LDRi12))
899 .addReg(DstReg,
900 RegState::Define |
901 getDeadRegState(isDead) |
Evan Chenged3ad212009-10-25 07:52:27 +0000902 getUndefRegState(isUndef),
903 DstSubReg)
Evan Cheng19068ba2009-08-10 06:32:05 +0000904 .addFrameIndex(FI).addImm(0).addImm(ARMCC::AL).addReg(0);
905 }
Jim Grosbache5165492009-11-09 00:11:35 +0000906 } else if (Opc == ARM::VMOVS) {
David Goodwin334c2642009-07-08 16:09:28 +0000907 unsigned Pred = MI->getOperand(2).getImm();
908 unsigned PredReg = MI->getOperand(3).getReg();
909 if (OpNum == 0) { // move -> store
910 unsigned SrcReg = MI->getOperand(1).getReg();
Evan Chenged3ad212009-10-25 07:52:27 +0000911 unsigned SrcSubReg = MI->getOperand(1).getSubReg();
David Goodwin334c2642009-07-08 16:09:28 +0000912 bool isKill = MI->getOperand(1).isKill();
913 bool isUndef = MI->getOperand(1).isUndef();
Jim Grosbache5165492009-11-09 00:11:35 +0000914 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::VSTRS))
Evan Chenged3ad212009-10-25 07:52:27 +0000915 .addReg(SrcReg, getKillRegState(isKill) | getUndefRegState(isUndef),
916 SrcSubReg)
David Goodwin334c2642009-07-08 16:09:28 +0000917 .addFrameIndex(FI)
918 .addImm(0).addImm(Pred).addReg(PredReg);
919 } else { // move -> load
920 unsigned DstReg = MI->getOperand(0).getReg();
Evan Chenged3ad212009-10-25 07:52:27 +0000921 unsigned DstSubReg = MI->getOperand(0).getSubReg();
David Goodwin334c2642009-07-08 16:09:28 +0000922 bool isDead = MI->getOperand(0).isDead();
923 bool isUndef = MI->getOperand(0).isUndef();
Jim Grosbache5165492009-11-09 00:11:35 +0000924 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::VLDRS))
David Goodwin334c2642009-07-08 16:09:28 +0000925 .addReg(DstReg,
926 RegState::Define |
927 getDeadRegState(isDead) |
Evan Chenged3ad212009-10-25 07:52:27 +0000928 getUndefRegState(isUndef),
929 DstSubReg)
David Goodwin334c2642009-07-08 16:09:28 +0000930 .addFrameIndex(FI).addImm(0).addImm(Pred).addReg(PredReg);
931 }
932 }
Jim Grosbache5165492009-11-09 00:11:35 +0000933 else if (Opc == ARM::VMOVD) {
David Goodwin334c2642009-07-08 16:09:28 +0000934 unsigned Pred = MI->getOperand(2).getImm();
935 unsigned PredReg = MI->getOperand(3).getReg();
936 if (OpNum == 0) { // move -> store
937 unsigned SrcReg = MI->getOperand(1).getReg();
Evan Chenged3ad212009-10-25 07:52:27 +0000938 unsigned SrcSubReg = MI->getOperand(1).getSubReg();
David Goodwin334c2642009-07-08 16:09:28 +0000939 bool isKill = MI->getOperand(1).isKill();
940 bool isUndef = MI->getOperand(1).isUndef();
Jim Grosbache5165492009-11-09 00:11:35 +0000941 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::VSTRD))
Evan Chenged3ad212009-10-25 07:52:27 +0000942 .addReg(SrcReg,
943 getKillRegState(isKill) | getUndefRegState(isUndef),
944 SrcSubReg)
David Goodwin334c2642009-07-08 16:09:28 +0000945 .addFrameIndex(FI).addImm(0).addImm(Pred).addReg(PredReg);
946 } else { // move -> load
947 unsigned DstReg = MI->getOperand(0).getReg();
Evan Chenged3ad212009-10-25 07:52:27 +0000948 unsigned DstSubReg = MI->getOperand(0).getSubReg();
David Goodwin334c2642009-07-08 16:09:28 +0000949 bool isDead = MI->getOperand(0).isDead();
950 bool isUndef = MI->getOperand(0).isUndef();
Jim Grosbache5165492009-11-09 00:11:35 +0000951 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::VLDRD))
David Goodwin334c2642009-07-08 16:09:28 +0000952 .addReg(DstReg,
953 RegState::Define |
954 getDeadRegState(isDead) |
Evan Chenged3ad212009-10-25 07:52:27 +0000955 getUndefRegState(isUndef),
956 DstSubReg)
David Goodwin334c2642009-07-08 16:09:28 +0000957 .addFrameIndex(FI).addImm(0).addImm(Pred).addReg(PredReg);
958 }
959 }
960
961 return NewMI;
962}
963
Jim Grosbach764ab522009-08-11 15:33:49 +0000964MachineInstr*
David Goodwin334c2642009-07-08 16:09:28 +0000965ARMBaseInstrInfo::foldMemoryOperandImpl(MachineFunction &MF,
966 MachineInstr* MI,
967 const SmallVectorImpl<unsigned> &Ops,
968 MachineInstr* LoadMI) const {
Evan Cheng1f5c9882009-07-27 04:18:04 +0000969 // FIXME
David Goodwin334c2642009-07-08 16:09:28 +0000970 return 0;
971}
972
973bool
974ARMBaseInstrInfo::canFoldMemoryOperand(const MachineInstr *MI,
Evan Cheng22946452009-08-10 05:51:48 +0000975 const SmallVectorImpl<unsigned> &Ops) const {
David Goodwin334c2642009-07-08 16:09:28 +0000976 if (Ops.size() != 1) return false;
977
978 unsigned Opc = MI->getOpcode();
Evan Cheng5732ca02009-07-27 03:14:20 +0000979 if (Opc == ARM::MOVr || Opc == ARM::t2MOVr) {
David Goodwin334c2642009-07-08 16:09:28 +0000980 // If it is updating CPSR, then it cannot be folded.
Evan Cheng22946452009-08-10 05:51:48 +0000981 return MI->getOperand(4).getReg() != ARM::CPSR ||
982 MI->getOperand(4).isDead();
Evan Cheng19068ba2009-08-10 06:32:05 +0000983 } else if (Opc == ARM::tMOVgpr2gpr ||
984 Opc == ARM::tMOVtgpr2gpr ||
985 Opc == ARM::tMOVgpr2tgpr) {
986 return true;
Jim Grosbache5165492009-11-09 00:11:35 +0000987 } else if (Opc == ARM::VMOVS || Opc == ARM::VMOVD) {
David Goodwin334c2642009-07-08 16:09:28 +0000988 return true;
Jim Grosbache5165492009-11-09 00:11:35 +0000989 } else if (Opc == ARM::VMOVDneon || Opc == ARM::VMOVQ) {
David Goodwin334c2642009-07-08 16:09:28 +0000990 return false; // FIXME
991 }
992
993 return false;
994}
Evan Cheng5ca53a72009-07-27 18:20:05 +0000995
Jakob Stoklund Olesen30ac0462010-01-06 23:47:07 +0000996/// Create a copy of a const pool value. Update CPI to the new index and return
997/// the label UID.
998static unsigned duplicateCPV(MachineFunction &MF, unsigned &CPI) {
999 MachineConstantPool *MCP = MF.getConstantPool();
1000 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1001
1002 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPI];
1003 assert(MCPE.isMachineConstantPoolEntry() &&
1004 "Expecting a machine constantpool entry!");
1005 ARMConstantPoolValue *ACPV =
1006 static_cast<ARMConstantPoolValue*>(MCPE.Val.MachineCPVal);
1007
1008 unsigned PCLabelId = AFI->createConstPoolEntryUId();
1009 ARMConstantPoolValue *NewCPV = 0;
1010 if (ACPV->isGlobalValue())
1011 NewCPV = new ARMConstantPoolValue(ACPV->getGV(), PCLabelId,
1012 ARMCP::CPValue, 4);
1013 else if (ACPV->isExtSymbol())
1014 NewCPV = new ARMConstantPoolValue(MF.getFunction()->getContext(),
1015 ACPV->getSymbol(), PCLabelId, 4);
1016 else if (ACPV->isBlockAddress())
1017 NewCPV = new ARMConstantPoolValue(ACPV->getBlockAddress(), PCLabelId,
1018 ARMCP::CPBlockAddress, 4);
1019 else
1020 llvm_unreachable("Unexpected ARM constantpool value type!!");
1021 CPI = MCP->getConstantPoolIndex(NewCPV, MCPE.getAlignment());
1022 return PCLabelId;
1023}
1024
Evan Chengfdc83402009-11-08 00:15:23 +00001025void ARMBaseInstrInfo::
1026reMaterialize(MachineBasicBlock &MBB,
1027 MachineBasicBlock::iterator I,
1028 unsigned DestReg, unsigned SubIdx,
Evan Chengd57cdd52009-11-14 02:55:43 +00001029 const MachineInstr *Orig,
1030 const TargetRegisterInfo *TRI) const {
Evan Chengd57cdd52009-11-14 02:55:43 +00001031 if (SubIdx && TargetRegisterInfo::isPhysicalRegister(DestReg)) {
1032 DestReg = TRI->getSubReg(DestReg, SubIdx);
1033 SubIdx = 0;
1034 }
1035
Evan Chengfdc83402009-11-08 00:15:23 +00001036 unsigned Opcode = Orig->getOpcode();
1037 switch (Opcode) {
1038 default: {
1039 MachineInstr *MI = MBB.getParent()->CloneMachineInstr(Orig);
1040 MI->getOperand(0).setReg(DestReg);
1041 MBB.insert(I, MI);
1042 break;
1043 }
1044 case ARM::tLDRpci_pic:
1045 case ARM::t2LDRpci_pic: {
1046 MachineFunction &MF = *MBB.getParent();
Evan Chengfdc83402009-11-08 00:15:23 +00001047 unsigned CPI = Orig->getOperand(1).getIndex();
Jakob Stoklund Olesen30ac0462010-01-06 23:47:07 +00001048 unsigned PCLabelId = duplicateCPV(MF, CPI);
Evan Chengfdc83402009-11-08 00:15:23 +00001049 MachineInstrBuilder MIB = BuildMI(MBB, I, Orig->getDebugLoc(), get(Opcode),
1050 DestReg)
1051 .addConstantPoolIndex(CPI).addImm(PCLabelId);
1052 (*MIB).setMemRefs(Orig->memoperands_begin(), Orig->memoperands_end());
1053 break;
1054 }
1055 }
1056
1057 MachineInstr *NewMI = prior(I);
1058 NewMI->getOperand(0).setSubReg(SubIdx);
1059}
1060
Jakob Stoklund Olesen30ac0462010-01-06 23:47:07 +00001061MachineInstr *
1062ARMBaseInstrInfo::duplicate(MachineInstr *Orig, MachineFunction &MF) const {
1063 MachineInstr *MI = TargetInstrInfoImpl::duplicate(Orig, MF);
1064 switch(Orig->getOpcode()) {
1065 case ARM::tLDRpci_pic:
1066 case ARM::t2LDRpci_pic: {
1067 unsigned CPI = Orig->getOperand(1).getIndex();
1068 unsigned PCLabelId = duplicateCPV(MF, CPI);
1069 Orig->getOperand(1).setIndex(CPI);
1070 Orig->getOperand(2).setImm(PCLabelId);
1071 break;
1072 }
1073 }
1074 return MI;
1075}
1076
Evan Cheng506049f2010-03-03 01:44:33 +00001077bool ARMBaseInstrInfo::produceSameValue(const MachineInstr *MI0,
1078 const MachineInstr *MI1) const {
Evan Chengd457e6e2009-11-07 04:04:34 +00001079 int Opcode = MI0->getOpcode();
Evan Cheng9b824252009-11-20 02:10:27 +00001080 if (Opcode == ARM::t2LDRpci ||
1081 Opcode == ARM::t2LDRpci_pic ||
1082 Opcode == ARM::tLDRpci ||
1083 Opcode == ARM::tLDRpci_pic) {
Evan Chengd457e6e2009-11-07 04:04:34 +00001084 if (MI1->getOpcode() != Opcode)
1085 return false;
1086 if (MI0->getNumOperands() != MI1->getNumOperands())
1087 return false;
1088
1089 const MachineOperand &MO0 = MI0->getOperand(1);
1090 const MachineOperand &MO1 = MI1->getOperand(1);
1091 if (MO0.getOffset() != MO1.getOffset())
1092 return false;
1093
1094 const MachineFunction *MF = MI0->getParent()->getParent();
1095 const MachineConstantPool *MCP = MF->getConstantPool();
1096 int CPI0 = MO0.getIndex();
1097 int CPI1 = MO1.getIndex();
1098 const MachineConstantPoolEntry &MCPE0 = MCP->getConstants()[CPI0];
1099 const MachineConstantPoolEntry &MCPE1 = MCP->getConstants()[CPI1];
1100 ARMConstantPoolValue *ACPV0 =
1101 static_cast<ARMConstantPoolValue*>(MCPE0.Val.MachineCPVal);
1102 ARMConstantPoolValue *ACPV1 =
1103 static_cast<ARMConstantPoolValue*>(MCPE1.Val.MachineCPVal);
1104 return ACPV0->hasSameValue(ACPV1);
1105 }
1106
Evan Cheng506049f2010-03-03 01:44:33 +00001107 return MI0->isIdenticalTo(MI1, MachineInstr::IgnoreVRegDefs);
Evan Chengd457e6e2009-11-07 04:04:34 +00001108}
1109
Evan Cheng8fb90362009-08-08 03:20:32 +00001110/// getInstrPredicate - If instruction is predicated, returns its predicate
1111/// condition, otherwise returns AL. It also returns the condition code
1112/// register by reference.
Evan Cheng5adb66a2009-09-28 09:14:39 +00001113ARMCC::CondCodes
1114llvm::getInstrPredicate(const MachineInstr *MI, unsigned &PredReg) {
Evan Cheng8fb90362009-08-08 03:20:32 +00001115 int PIdx = MI->findFirstPredOperandIdx();
1116 if (PIdx == -1) {
1117 PredReg = 0;
1118 return ARMCC::AL;
1119 }
1120
1121 PredReg = MI->getOperand(PIdx+1).getReg();
1122 return (ARMCC::CondCodes)MI->getOperand(PIdx).getImm();
1123}
1124
1125
Evan Cheng6495f632009-07-28 05:48:47 +00001126int llvm::getMatchingCondBranchOpcode(int Opc) {
Evan Cheng5ca53a72009-07-27 18:20:05 +00001127 if (Opc == ARM::B)
1128 return ARM::Bcc;
1129 else if (Opc == ARM::tB)
1130 return ARM::tBcc;
1131 else if (Opc == ARM::t2B)
1132 return ARM::t2Bcc;
1133
1134 llvm_unreachable("Unknown unconditional branch opcode!");
1135 return 0;
1136}
1137
Evan Cheng6495f632009-07-28 05:48:47 +00001138
1139void llvm::emitARMRegPlusImmediate(MachineBasicBlock &MBB,
1140 MachineBasicBlock::iterator &MBBI, DebugLoc dl,
1141 unsigned DestReg, unsigned BaseReg, int NumBytes,
1142 ARMCC::CondCodes Pred, unsigned PredReg,
1143 const ARMBaseInstrInfo &TII) {
1144 bool isSub = NumBytes < 0;
1145 if (isSub) NumBytes = -NumBytes;
1146
1147 while (NumBytes) {
1148 unsigned RotAmt = ARM_AM::getSOImmValRotate(NumBytes);
1149 unsigned ThisVal = NumBytes & ARM_AM::rotr32(0xFF, RotAmt);
1150 assert(ThisVal && "Didn't extract field correctly");
1151
1152 // We will handle these bits from offset, clear them.
1153 NumBytes &= ~ThisVal;
1154
1155 assert(ARM_AM::getSOImmVal(ThisVal) != -1 && "Bit extraction didn't work?");
1156
1157 // Build the new ADD / SUB.
1158 unsigned Opc = isSub ? ARM::SUBri : ARM::ADDri;
1159 BuildMI(MBB, MBBI, dl, TII.get(Opc), DestReg)
1160 .addReg(BaseReg, RegState::Kill).addImm(ThisVal)
1161 .addImm((unsigned)Pred).addReg(PredReg).addReg(0);
1162 BaseReg = DestReg;
1163 }
1164}
1165
Evan Chengcdbb3f52009-08-27 01:23:50 +00001166bool llvm::rewriteARMFrameIndex(MachineInstr &MI, unsigned FrameRegIdx,
1167 unsigned FrameReg, int &Offset,
1168 const ARMBaseInstrInfo &TII) {
Evan Cheng6495f632009-07-28 05:48:47 +00001169 unsigned Opcode = MI.getOpcode();
1170 const TargetInstrDesc &Desc = MI.getDesc();
1171 unsigned AddrMode = (Desc.TSFlags & ARMII::AddrModeMask);
1172 bool isSub = false;
Jim Grosbach764ab522009-08-11 15:33:49 +00001173
Evan Cheng6495f632009-07-28 05:48:47 +00001174 // Memory operands in inline assembly always use AddrMode2.
1175 if (Opcode == ARM::INLINEASM)
1176 AddrMode = ARMII::AddrMode2;
Jim Grosbach764ab522009-08-11 15:33:49 +00001177
Evan Cheng6495f632009-07-28 05:48:47 +00001178 if (Opcode == ARM::ADDri) {
1179 Offset += MI.getOperand(FrameRegIdx+1).getImm();
1180 if (Offset == 0) {
1181 // Turn it into a move.
1182 MI.setDesc(TII.get(ARM::MOVr));
1183 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
1184 MI.RemoveOperand(FrameRegIdx+1);
Evan Chengcdbb3f52009-08-27 01:23:50 +00001185 Offset = 0;
1186 return true;
Evan Cheng6495f632009-07-28 05:48:47 +00001187 } else if (Offset < 0) {
1188 Offset = -Offset;
1189 isSub = true;
1190 MI.setDesc(TII.get(ARM::SUBri));
1191 }
1192
1193 // Common case: small offset, fits into instruction.
1194 if (ARM_AM::getSOImmVal(Offset) != -1) {
1195 // Replace the FrameIndex with sp / fp
1196 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
1197 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(Offset);
Evan Chengcdbb3f52009-08-27 01:23:50 +00001198 Offset = 0;
1199 return true;
Evan Cheng6495f632009-07-28 05:48:47 +00001200 }
1201
1202 // Otherwise, pull as much of the immedidate into this ADDri/SUBri
1203 // as possible.
1204 unsigned RotAmt = ARM_AM::getSOImmValRotate(Offset);
1205 unsigned ThisImmVal = Offset & ARM_AM::rotr32(0xFF, RotAmt);
1206
1207 // We will handle these bits from offset, clear them.
1208 Offset &= ~ThisImmVal;
1209
1210 // Get the properly encoded SOImmVal field.
1211 assert(ARM_AM::getSOImmVal(ThisImmVal) != -1 &&
1212 "Bit extraction didn't work?");
1213 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(ThisImmVal);
1214 } else {
1215 unsigned ImmIdx = 0;
1216 int InstrOffs = 0;
1217 unsigned NumBits = 0;
1218 unsigned Scale = 1;
1219 switch (AddrMode) {
1220 case ARMII::AddrMode2: {
1221 ImmIdx = FrameRegIdx+2;
1222 InstrOffs = ARM_AM::getAM2Offset(MI.getOperand(ImmIdx).getImm());
1223 if (ARM_AM::getAM2Op(MI.getOperand(ImmIdx).getImm()) == ARM_AM::sub)
1224 InstrOffs *= -1;
1225 NumBits = 12;
1226 break;
1227 }
1228 case ARMII::AddrMode3: {
1229 ImmIdx = FrameRegIdx+2;
1230 InstrOffs = ARM_AM::getAM3Offset(MI.getOperand(ImmIdx).getImm());
1231 if (ARM_AM::getAM3Op(MI.getOperand(ImmIdx).getImm()) == ARM_AM::sub)
1232 InstrOffs *= -1;
1233 NumBits = 8;
1234 break;
1235 }
Anton Korobeynikovbaf31082009-08-08 13:35:48 +00001236 case ARMII::AddrMode4:
Jim Grosbacha4432172009-11-15 21:45:34 +00001237 case ARMII::AddrMode6:
Evan Chengcdbb3f52009-08-27 01:23:50 +00001238 // Can't fold any offset even if it's zero.
1239 return false;
Evan Cheng6495f632009-07-28 05:48:47 +00001240 case ARMII::AddrMode5: {
1241 ImmIdx = FrameRegIdx+1;
1242 InstrOffs = ARM_AM::getAM5Offset(MI.getOperand(ImmIdx).getImm());
1243 if (ARM_AM::getAM5Op(MI.getOperand(ImmIdx).getImm()) == ARM_AM::sub)
1244 InstrOffs *= -1;
1245 NumBits = 8;
1246 Scale = 4;
1247 break;
1248 }
1249 default:
1250 llvm_unreachable("Unsupported addressing mode!");
1251 break;
1252 }
1253
1254 Offset += InstrOffs * Scale;
1255 assert((Offset & (Scale-1)) == 0 && "Can't encode this offset!");
1256 if (Offset < 0) {
1257 Offset = -Offset;
1258 isSub = true;
1259 }
1260
1261 // Attempt to fold address comp. if opcode has offset bits
1262 if (NumBits > 0) {
1263 // Common case: small offset, fits into instruction.
1264 MachineOperand &ImmOp = MI.getOperand(ImmIdx);
1265 int ImmedOffset = Offset / Scale;
1266 unsigned Mask = (1 << NumBits) - 1;
1267 if ((unsigned)Offset <= Mask * Scale) {
1268 // Replace the FrameIndex with sp
1269 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
1270 if (isSub)
1271 ImmedOffset |= 1 << NumBits;
1272 ImmOp.ChangeToImmediate(ImmedOffset);
Evan Chengcdbb3f52009-08-27 01:23:50 +00001273 Offset = 0;
1274 return true;
Evan Cheng6495f632009-07-28 05:48:47 +00001275 }
Jim Grosbach764ab522009-08-11 15:33:49 +00001276
Evan Cheng6495f632009-07-28 05:48:47 +00001277 // Otherwise, it didn't fit. Pull in what we can to simplify the immed.
1278 ImmedOffset = ImmedOffset & Mask;
1279 if (isSub)
1280 ImmedOffset |= 1 << NumBits;
1281 ImmOp.ChangeToImmediate(ImmedOffset);
1282 Offset &= ~(Mask*Scale);
1283 }
1284 }
1285
Evan Chengcdbb3f52009-08-27 01:23:50 +00001286 Offset = (isSub) ? -Offset : Offset;
1287 return Offset == 0;
Evan Cheng6495f632009-07-28 05:48:47 +00001288}