blob: b00f7ea2bad43b2885dc0491121a135d53710f91 [file] [log] [blame]
Sean Callanan8ed9f512009-12-19 02:59:52 +00001//===- X86RecognizableInstr.cpp - Disassembler instruction spec --*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file is part of the X86 Disassembler Emitter.
11// It contains the implementation of a single recognizable instruction.
12// Documentation for the disassembler emitter in general can be found in
13// X86DisasemblerEmitter.h.
14//
15//===----------------------------------------------------------------------===//
16
Sean Callanan8ed9f512009-12-19 02:59:52 +000017#include "X86RecognizableInstr.h"
Chandler Carruth4ffd89f2012-12-04 10:37:14 +000018#include "X86DisassemblerShared.h"
Sean Callanan8ed9f512009-12-19 02:59:52 +000019#include "X86ModRMFilters.h"
Sean Callanan8ed9f512009-12-19 02:59:52 +000020#include "llvm/Support/ErrorHandling.h"
Sean Callanan8ed9f512009-12-19 02:59:52 +000021#include <string>
22
23using namespace llvm;
24
Sean Callanan9492be82010-02-12 23:39:46 +000025#define MRM_MAPPING \
26 MAP(C1, 33) \
Chris Lattnera599de22010-02-13 00:41:14 +000027 MAP(C2, 34) \
28 MAP(C3, 35) \
29 MAP(C4, 36) \
30 MAP(C8, 37) \
31 MAP(C9, 38) \
32 MAP(E8, 39) \
33 MAP(F0, 40) \
Duncan Sands34727662010-07-12 08:16:59 +000034 MAP(F8, 41) \
Rafael Espindola87ca0e02011-02-22 00:35:18 +000035 MAP(F9, 42) \
36 MAP(D0, 45) \
Craig Topper9e3d0b32012-02-18 08:19:49 +000037 MAP(D1, 46) \
Craig Topper28a713b2012-02-19 01:39:49 +000038 MAP(D4, 47) \
Michael Liaobe02a902012-11-08 07:28:54 +000039 MAP(D5, 48) \
40 MAP(D8, 49) \
41 MAP(D9, 50) \
42 MAP(DA, 51) \
43 MAP(DB, 52) \
44 MAP(DC, 53) \
45 MAP(DD, 54) \
46 MAP(DE, 55) \
47 MAP(DF, 56)
Sean Callanan9492be82010-02-12 23:39:46 +000048
Sean Callanan8ed9f512009-12-19 02:59:52 +000049// A clone of X86 since we can't depend on something that is generated.
50namespace X86Local {
51 enum {
52 Pseudo = 0,
53 RawFrm = 1,
54 AddRegFrm = 2,
55 MRMDestReg = 3,
56 MRMDestMem = 4,
57 MRMSrcReg = 5,
58 MRMSrcMem = 6,
Craig Toppere6c97ff2012-07-30 04:48:12 +000059 MRM0r = 16, MRM1r = 17, MRM2r = 18, MRM3r = 19,
Sean Callanan8ed9f512009-12-19 02:59:52 +000060 MRM4r = 20, MRM5r = 21, MRM6r = 22, MRM7r = 23,
61 MRM0m = 24, MRM1m = 25, MRM2m = 26, MRM3m = 27,
62 MRM4m = 28, MRM5m = 29, MRM6m = 30, MRM7m = 31,
Sean Callanan9492be82010-02-12 23:39:46 +000063 MRMInitReg = 32,
Richard Trieu76f63ae2012-07-18 23:04:22 +000064 RawFrmImm8 = 43,
65 RawFrmImm16 = 44,
Sean Callanan9492be82010-02-12 23:39:46 +000066#define MAP(from, to) MRM_##from = to,
67 MRM_MAPPING
68#undef MAP
69 lastMRM
Sean Callanan8ed9f512009-12-19 02:59:52 +000070 };
Craig Toppere6c97ff2012-07-30 04:48:12 +000071
Sean Callanan8ed9f512009-12-19 02:59:52 +000072 enum {
73 TB = 1,
74 REP = 2,
75 D8 = 3, D9 = 4, DA = 5, DB = 6,
76 DC = 7, DD = 8, DE = 9, DF = 10,
77 XD = 11, XS = 12,
Chris Lattner0d8db8e2010-02-12 02:06:33 +000078 T8 = 13, P_TA = 14,
Craig Topper75485d62011-10-23 07:34:00 +000079 A6 = 15, A7 = 16, T8XD = 17, T8XS = 18, TAXD = 19
Sean Callanan8ed9f512009-12-19 02:59:52 +000080 };
81}
Sean Callanan9492be82010-02-12 23:39:46 +000082
83// If rows are added to the opcode extension tables, then corresponding entries
Craig Toppere6c97ff2012-07-30 04:48:12 +000084// must be added here.
Sean Callanan9492be82010-02-12 23:39:46 +000085//
86// If the row corresponds to a single byte (i.e., 8f), then add an entry for
87// that byte to ONE_BYTE_EXTENSION_TABLES.
88//
Craig Toppere6c97ff2012-07-30 04:48:12 +000089// If the row corresponds to two bytes where the first is 0f, add an entry for
Sean Callanan9492be82010-02-12 23:39:46 +000090// the second byte to TWO_BYTE_EXTENSION_TABLES.
91//
92// If the row corresponds to some other set of bytes, you will need to modify
93// the code in RecognizableInstr::emitDecodePath() as well, and add new prefixes
Craig Toppere6c97ff2012-07-30 04:48:12 +000094// to the X86 TD files, except in two cases: if the first two bytes of such a
Sean Callanan9492be82010-02-12 23:39:46 +000095// new combination are 0f 38 or 0f 3a, you just have to add maps called
96// THREE_BYTE_38_EXTENSION_TABLES and THREE_BYTE_3A_EXTENSION_TABLES and add a
97// switch(Opcode) just below the case X86Local::T8: or case X86Local::TA: line
98// in RecognizableInstr::emitDecodePath().
99
Sean Callanan8ed9f512009-12-19 02:59:52 +0000100#define ONE_BYTE_EXTENSION_TABLES \
101 EXTENSION_TABLE(80) \
102 EXTENSION_TABLE(81) \
103 EXTENSION_TABLE(82) \
104 EXTENSION_TABLE(83) \
105 EXTENSION_TABLE(8f) \
106 EXTENSION_TABLE(c0) \
107 EXTENSION_TABLE(c1) \
108 EXTENSION_TABLE(c6) \
109 EXTENSION_TABLE(c7) \
110 EXTENSION_TABLE(d0) \
111 EXTENSION_TABLE(d1) \
112 EXTENSION_TABLE(d2) \
113 EXTENSION_TABLE(d3) \
114 EXTENSION_TABLE(f6) \
115 EXTENSION_TABLE(f7) \
116 EXTENSION_TABLE(fe) \
117 EXTENSION_TABLE(ff)
Craig Toppere6c97ff2012-07-30 04:48:12 +0000118
Sean Callanan8ed9f512009-12-19 02:59:52 +0000119#define TWO_BYTE_EXTENSION_TABLES \
120 EXTENSION_TABLE(00) \
121 EXTENSION_TABLE(01) \
Kay Tiong Khoo6c3daab2013-02-12 00:19:12 +0000122 EXTENSION_TABLE(0d) \
Sean Callanan8ed9f512009-12-19 02:59:52 +0000123 EXTENSION_TABLE(18) \
124 EXTENSION_TABLE(71) \
125 EXTENSION_TABLE(72) \
126 EXTENSION_TABLE(73) \
127 EXTENSION_TABLE(ae) \
Sean Callanan8ed9f512009-12-19 02:59:52 +0000128 EXTENSION_TABLE(ba) \
129 EXTENSION_TABLE(c7)
Sean Callanan8ed9f512009-12-19 02:59:52 +0000130
Craig Topper566f2332011-10-15 20:46:47 +0000131#define THREE_BYTE_38_EXTENSION_TABLES \
132 EXTENSION_TABLE(F3)
133
Sean Callanan8ed9f512009-12-19 02:59:52 +0000134using namespace X86Disassembler;
135
136/// needsModRMForDecode - Indicates whether a particular instruction requires a
Craig Toppere6c97ff2012-07-30 04:48:12 +0000137/// ModR/M byte for the instruction to be properly decoded. For example, a
Sean Callanan8ed9f512009-12-19 02:59:52 +0000138/// MRMDestReg instruction needs the Mod field in the ModR/M byte to be set to
139/// 0b11.
140///
141/// @param form - The form of the instruction.
142/// @return - true if the form implies that a ModR/M byte is required, false
143/// otherwise.
144static bool needsModRMForDecode(uint8_t form) {
145 if (form == X86Local::MRMDestReg ||
146 form == X86Local::MRMDestMem ||
147 form == X86Local::MRMSrcReg ||
148 form == X86Local::MRMSrcMem ||
149 (form >= X86Local::MRM0r && form <= X86Local::MRM7r) ||
150 (form >= X86Local::MRM0m && form <= X86Local::MRM7m))
151 return true;
152 else
153 return false;
154}
155
156/// isRegFormat - Indicates whether a particular form requires the Mod field of
157/// the ModR/M byte to be 0b11.
158///
159/// @param form - The form of the instruction.
160/// @return - true if the form implies that Mod must be 0b11, false
161/// otherwise.
162static bool isRegFormat(uint8_t form) {
163 if (form == X86Local::MRMDestReg ||
164 form == X86Local::MRMSrcReg ||
165 (form >= X86Local::MRM0r && form <= X86Local::MRM7r))
166 return true;
167 else
168 return false;
169}
170
171/// byteFromBitsInit - Extracts a value at most 8 bits in width from a BitsInit.
172/// Useful for switch statements and the like.
173///
174/// @param init - A reference to the BitsInit to be decoded.
175/// @return - The field, with the first bit in the BitsInit as the lowest
176/// order bit.
David Greene05bce0b2011-07-29 22:43:06 +0000177static uint8_t byteFromBitsInit(BitsInit &init) {
Sean Callanan8ed9f512009-12-19 02:59:52 +0000178 int width = init.getNumBits();
179
180 assert(width <= 8 && "Field is too large for uint8_t!");
181
182 int index;
183 uint8_t mask = 0x01;
184
185 uint8_t ret = 0;
186
187 for (index = 0; index < width; index++) {
David Greene05bce0b2011-07-29 22:43:06 +0000188 if (static_cast<BitInit*>(init.getBit(index))->getValue())
Sean Callanan8ed9f512009-12-19 02:59:52 +0000189 ret |= mask;
190
191 mask <<= 1;
192 }
193
194 return ret;
195}
196
197/// byteFromRec - Extract a value at most 8 bits in with from a Record given the
198/// name of the field.
199///
200/// @param rec - The record from which to extract the value.
201/// @param name - The name of the field in the record.
202/// @return - The field, as translated by byteFromBitsInit().
203static uint8_t byteFromRec(const Record* rec, const std::string &name) {
David Greene05bce0b2011-07-29 22:43:06 +0000204 BitsInit* bits = rec->getValueAsBitsInit(name);
Sean Callanan8ed9f512009-12-19 02:59:52 +0000205 return byteFromBitsInit(*bits);
206}
207
208RecognizableInstr::RecognizableInstr(DisassemblerTables &tables,
209 const CodeGenInstruction &insn,
210 InstrUID uid) {
211 UID = uid;
212
213 Rec = insn.TheDef;
214 Name = Rec->getName();
215 Spec = &tables.specForUID(UID);
Craig Toppere6c97ff2012-07-30 04:48:12 +0000216
Sean Callanan8ed9f512009-12-19 02:59:52 +0000217 if (!Rec->isSubClassOf("X86Inst")) {
218 ShouldBeEmitted = false;
219 return;
220 }
Craig Toppere6c97ff2012-07-30 04:48:12 +0000221
Sean Callanan8ed9f512009-12-19 02:59:52 +0000222 Prefix = byteFromRec(Rec, "Prefix");
223 Opcode = byteFromRec(Rec, "Opcode");
224 Form = byteFromRec(Rec, "FormBits");
225 SegOvr = byteFromRec(Rec, "SegOvrBits");
Craig Toppere6c97ff2012-07-30 04:48:12 +0000226
Sean Callanan8ed9f512009-12-19 02:59:52 +0000227 HasOpSizePrefix = Rec->getValueAsBit("hasOpSizePrefix");
Craig Topper930a1eb2012-02-27 01:54:29 +0000228 HasAdSizePrefix = Rec->getValueAsBit("hasAdSizePrefix");
Sean Callanan8ed9f512009-12-19 02:59:52 +0000229 HasREX_WPrefix = Rec->getValueAsBit("hasREX_WPrefix");
Sean Callanana21e2ea2011-03-15 01:23:15 +0000230 HasVEXPrefix = Rec->getValueAsBit("hasVEXPrefix");
Bruno Cardoso Lopes99405df2010-06-08 22:51:23 +0000231 HasVEX_4VPrefix = Rec->getValueAsBit("hasVEX_4VPrefix");
Craig Topperb53fa8b2011-10-16 07:55:05 +0000232 HasVEX_4VOp3Prefix = Rec->getValueAsBit("hasVEX_4VOp3Prefix");
Sean Callanana21e2ea2011-03-15 01:23:15 +0000233 HasVEX_WPrefix = Rec->getValueAsBit("hasVEX_WPrefix");
Craig Toppere6a3a292011-12-30 05:20:36 +0000234 HasMemOp4Prefix = Rec->getValueAsBit("hasMemOp4Prefix");
Craig Topper6744a172011-10-04 06:30:42 +0000235 IgnoresVEX_L = Rec->getValueAsBit("ignoresVEX_L");
Sean Callanan8ed9f512009-12-19 02:59:52 +0000236 HasLockPrefix = Rec->getValueAsBit("hasLockPrefix");
237 IsCodeGenOnly = Rec->getValueAsBit("isCodeGenOnly");
Craig Toppere6c97ff2012-07-30 04:48:12 +0000238
Sean Callanan8ed9f512009-12-19 02:59:52 +0000239 Name = Rec->getName();
240 AsmString = Rec->getValueAsString("AsmString");
Craig Toppere6c97ff2012-07-30 04:48:12 +0000241
Chris Lattnerc240bb02010-11-01 04:03:32 +0000242 Operands = &insn.Operands.OperandList;
Craig Toppere6c97ff2012-07-30 04:48:12 +0000243
Kevin Enderby98f213c2011-09-02 18:03:03 +0000244 IsSSE = (HasOpSizePrefix && (Name.find("16") == Name.npos)) ||
245 (Name.find("CRC32") != Name.npos);
Sean Callanana21e2ea2011-03-15 01:23:15 +0000246 HasFROperands = hasFROperands();
Craig Topper8a312fb2012-09-19 06:37:45 +0000247 HasVEX_LPrefix = Rec->getValueAsBit("hasVEX_L");
Craig Topper17730842011-10-16 03:51:13 +0000248
Eli Friedman71052592011-07-16 02:41:28 +0000249 // Check for 64-bit inst which does not require REX
Craig Topper4da632e2011-09-23 06:57:25 +0000250 Is32Bit = false;
Eli Friedman71052592011-07-16 02:41:28 +0000251 Is64Bit = false;
252 // FIXME: Is there some better way to check for In64BitMode?
253 std::vector<Record*> Predicates = Rec->getValueAsListOfDefs("Predicates");
254 for (unsigned i = 0, e = Predicates.size(); i != e; ++i) {
Craig Topper4da632e2011-09-23 06:57:25 +0000255 if (Predicates[i]->getName().find("32Bit") != Name.npos) {
256 Is32Bit = true;
257 break;
258 }
Eli Friedman71052592011-07-16 02:41:28 +0000259 if (Predicates[i]->getName().find("64Bit") != Name.npos) {
260 Is64Bit = true;
261 break;
262 }
263 }
264 // FIXME: These instructions aren't marked as 64-bit in any way
Craig Toppere6c97ff2012-07-30 04:48:12 +0000265 Is64Bit |= Rec->getName() == "JMP64pcrel32" ||
266 Rec->getName() == "MASKMOVDQU64" ||
267 Rec->getName() == "POPFS64" ||
268 Rec->getName() == "POPGS64" ||
269 Rec->getName() == "PUSHFS64" ||
Eli Friedman71052592011-07-16 02:41:28 +0000270 Rec->getName() == "PUSHGS64" ||
271 Rec->getName() == "REX64_PREFIX" ||
Craig Toppere6c97ff2012-07-30 04:48:12 +0000272 Rec->getName().find("MOV64") != Name.npos ||
Eli Friedman71052592011-07-16 02:41:28 +0000273 Rec->getName().find("PUSH64") != Name.npos ||
274 Rec->getName().find("POP64") != Name.npos;
275
Sean Callanan8ed9f512009-12-19 02:59:52 +0000276 ShouldBeEmitted = true;
277}
Craig Toppere6c97ff2012-07-30 04:48:12 +0000278
Sean Callanan8ed9f512009-12-19 02:59:52 +0000279void RecognizableInstr::processInstr(DisassemblerTables &tables,
Craig Topper5aba78b2012-07-12 06:52:41 +0000280 const CodeGenInstruction &insn,
281 InstrUID uid)
Sean Callanan8ed9f512009-12-19 02:59:52 +0000282{
Daniel Dunbar40728862010-05-20 20:20:32 +0000283 // Ignore "asm parser only" instructions.
284 if (insn.TheDef->getValueAsBit("isAsmParserOnly"))
285 return;
Craig Toppere6c97ff2012-07-30 04:48:12 +0000286
Sean Callanan8ed9f512009-12-19 02:59:52 +0000287 RecognizableInstr recogInstr(tables, insn, uid);
Craig Toppere6c97ff2012-07-30 04:48:12 +0000288
Sean Callanan8ed9f512009-12-19 02:59:52 +0000289 recogInstr.emitInstructionSpecifier(tables);
Craig Toppere6c97ff2012-07-30 04:48:12 +0000290
Sean Callanan8ed9f512009-12-19 02:59:52 +0000291 if (recogInstr.shouldBeEmitted())
292 recogInstr.emitDecodePath(tables);
293}
294
295InstructionContext RecognizableInstr::insnContext() const {
296 InstructionContext insnContext;
297
Craig Topperb53fa8b2011-10-16 07:55:05 +0000298 if (HasVEX_4VPrefix || HasVEX_4VOp3Prefix|| HasVEXPrefix) {
Craig Topperc8eb8802011-11-06 23:04:08 +0000299 if (HasVEX_LPrefix && HasVEX_WPrefix) {
300 if (HasOpSizePrefix)
301 insnContext = IC_VEX_L_W_OPSIZE;
302 else
303 llvm_unreachable("Don't support VEX.L and VEX.W together");
304 } else if (HasOpSizePrefix && HasVEX_LPrefix)
Sean Callanana21e2ea2011-03-15 01:23:15 +0000305 insnContext = IC_VEX_L_OPSIZE;
306 else if (HasOpSizePrefix && HasVEX_WPrefix)
307 insnContext = IC_VEX_W_OPSIZE;
308 else if (HasOpSizePrefix)
309 insnContext = IC_VEX_OPSIZE;
Craig Topperee62e4f2011-10-16 16:50:08 +0000310 else if (HasVEX_LPrefix &&
311 (Prefix == X86Local::XS || Prefix == X86Local::T8XS))
Sean Callanana21e2ea2011-03-15 01:23:15 +0000312 insnContext = IC_VEX_L_XS;
Craig Topper75485d62011-10-23 07:34:00 +0000313 else if (HasVEX_LPrefix && (Prefix == X86Local::XD ||
314 Prefix == X86Local::T8XD ||
315 Prefix == X86Local::TAXD))
Sean Callanana21e2ea2011-03-15 01:23:15 +0000316 insnContext = IC_VEX_L_XD;
Craig Topperee62e4f2011-10-16 16:50:08 +0000317 else if (HasVEX_WPrefix &&
318 (Prefix == X86Local::XS || Prefix == X86Local::T8XS))
Sean Callanana21e2ea2011-03-15 01:23:15 +0000319 insnContext = IC_VEX_W_XS;
Craig Topper75485d62011-10-23 07:34:00 +0000320 else if (HasVEX_WPrefix && (Prefix == X86Local::XD ||
321 Prefix == X86Local::T8XD ||
322 Prefix == X86Local::TAXD))
Sean Callanana21e2ea2011-03-15 01:23:15 +0000323 insnContext = IC_VEX_W_XD;
324 else if (HasVEX_WPrefix)
325 insnContext = IC_VEX_W;
326 else if (HasVEX_LPrefix)
327 insnContext = IC_VEX_L;
Craig Topper75485d62011-10-23 07:34:00 +0000328 else if (Prefix == X86Local::XD || Prefix == X86Local::T8XD ||
329 Prefix == X86Local::TAXD)
Sean Callanana21e2ea2011-03-15 01:23:15 +0000330 insnContext = IC_VEX_XD;
Craig Topperee62e4f2011-10-16 16:50:08 +0000331 else if (Prefix == X86Local::XS || Prefix == X86Local::T8XS)
Sean Callanana21e2ea2011-03-15 01:23:15 +0000332 insnContext = IC_VEX_XS;
333 else
334 insnContext = IC_VEX;
Eli Friedman71052592011-07-16 02:41:28 +0000335 } else if (Is64Bit || HasREX_WPrefix) {
Sean Callanan8ed9f512009-12-19 02:59:52 +0000336 if (HasREX_WPrefix && HasOpSizePrefix)
337 insnContext = IC_64BIT_REXW_OPSIZE;
Craig Topper75485d62011-10-23 07:34:00 +0000338 else if (HasOpSizePrefix && (Prefix == X86Local::XD ||
339 Prefix == X86Local::T8XD ||
340 Prefix == X86Local::TAXD))
Craig Toppere1b4a1a2011-10-01 19:54:56 +0000341 insnContext = IC_64BIT_XD_OPSIZE;
Craig Topperee62e4f2011-10-16 16:50:08 +0000342 else if (HasOpSizePrefix &&
343 (Prefix == X86Local::XS || Prefix == X86Local::T8XS))
Craig Topper29480fd2011-10-11 04:34:23 +0000344 insnContext = IC_64BIT_XS_OPSIZE;
Sean Callanan8ed9f512009-12-19 02:59:52 +0000345 else if (HasOpSizePrefix)
346 insnContext = IC_64BIT_OPSIZE;
Craig Topper930a1eb2012-02-27 01:54:29 +0000347 else if (HasAdSizePrefix)
348 insnContext = IC_64BIT_ADSIZE;
Craig Topperee62e4f2011-10-16 16:50:08 +0000349 else if (HasREX_WPrefix &&
350 (Prefix == X86Local::XS || Prefix == X86Local::T8XS))
Sean Callanan8ed9f512009-12-19 02:59:52 +0000351 insnContext = IC_64BIT_REXW_XS;
Craig Topper75485d62011-10-23 07:34:00 +0000352 else if (HasREX_WPrefix && (Prefix == X86Local::XD ||
353 Prefix == X86Local::T8XD ||
354 Prefix == X86Local::TAXD))
Sean Callanan8ed9f512009-12-19 02:59:52 +0000355 insnContext = IC_64BIT_REXW_XD;
Craig Topper75485d62011-10-23 07:34:00 +0000356 else if (Prefix == X86Local::XD || Prefix == X86Local::T8XD ||
357 Prefix == X86Local::TAXD)
Sean Callanan8ed9f512009-12-19 02:59:52 +0000358 insnContext = IC_64BIT_XD;
Craig Topperee62e4f2011-10-16 16:50:08 +0000359 else if (Prefix == X86Local::XS || Prefix == X86Local::T8XS)
Sean Callanan8ed9f512009-12-19 02:59:52 +0000360 insnContext = IC_64BIT_XS;
361 else if (HasREX_WPrefix)
362 insnContext = IC_64BIT_REXW;
363 else
364 insnContext = IC_64BIT;
365 } else {
Craig Topper75485d62011-10-23 07:34:00 +0000366 if (HasOpSizePrefix && (Prefix == X86Local::XD ||
367 Prefix == X86Local::T8XD ||
368 Prefix == X86Local::TAXD))
Craig Toppere1b4a1a2011-10-01 19:54:56 +0000369 insnContext = IC_XD_OPSIZE;
Craig Topperee62e4f2011-10-16 16:50:08 +0000370 else if (HasOpSizePrefix &&
371 (Prefix == X86Local::XS || Prefix == X86Local::T8XS))
Craig Topper29480fd2011-10-11 04:34:23 +0000372 insnContext = IC_XS_OPSIZE;
Kevin Enderby98f213c2011-09-02 18:03:03 +0000373 else if (HasOpSizePrefix)
Sean Callanan8ed9f512009-12-19 02:59:52 +0000374 insnContext = IC_OPSIZE;
Craig Topper930a1eb2012-02-27 01:54:29 +0000375 else if (HasAdSizePrefix)
376 insnContext = IC_ADSIZE;
Craig Topper75485d62011-10-23 07:34:00 +0000377 else if (Prefix == X86Local::XD || Prefix == X86Local::T8XD ||
378 Prefix == X86Local::TAXD)
Sean Callanan8ed9f512009-12-19 02:59:52 +0000379 insnContext = IC_XD;
Craig Topperee62e4f2011-10-16 16:50:08 +0000380 else if (Prefix == X86Local::XS || Prefix == X86Local::T8XS ||
381 Prefix == X86Local::REP)
Sean Callanan8ed9f512009-12-19 02:59:52 +0000382 insnContext = IC_XS;
383 else
384 insnContext = IC;
385 }
386
387 return insnContext;
388}
Craig Toppere6c97ff2012-07-30 04:48:12 +0000389
Sean Callanan8ed9f512009-12-19 02:59:52 +0000390RecognizableInstr::filter_ret RecognizableInstr::filter() const {
Sean Callanana21e2ea2011-03-15 01:23:15 +0000391 ///////////////////
392 // FILTER_STRONG
393 //
Craig Toppere6c97ff2012-07-30 04:48:12 +0000394
Sean Callanan8ed9f512009-12-19 02:59:52 +0000395 // Filter out intrinsics
Craig Toppere6c97ff2012-07-30 04:48:12 +0000396
Craig Topper24fd0dd2012-07-30 05:39:34 +0000397 assert(Rec->isSubClassOf("X86Inst") && "Can only filter X86 instructions");
Craig Toppere6c97ff2012-07-30 04:48:12 +0000398
Sean Callanan8ed9f512009-12-19 02:59:52 +0000399 if (Form == X86Local::Pseudo ||
Craig Topper03819792011-09-11 21:41:45 +0000400 (IsCodeGenOnly && Name.find("_REV") == Name.npos))
Sean Callanan8ed9f512009-12-19 02:59:52 +0000401 return FILTER_STRONG;
Craig Toppere6c97ff2012-07-30 04:48:12 +0000402
Craig Toppere6c97ff2012-07-30 04:48:12 +0000403
Kevin Enderbyfaf72ff2012-03-09 17:52:49 +0000404 // Filter out artificial instructions but leave in the LOCK_PREFIX so it is
405 // printed as a separate "instruction".
Craig Toppere6c97ff2012-07-30 04:48:12 +0000406
Craig Topper787a88f2011-11-19 05:48:20 +0000407 if (Name.find("_Int") != Name.npos ||
Craig Topper49d86c92012-07-30 06:48:11 +0000408 Name.find("Int_") != Name.npos)
Sean Callanana21e2ea2011-03-15 01:23:15 +0000409 return FILTER_STRONG;
410
411 // Filter out instructions with segment override prefixes.
412 // They're too messy to handle now and we'll special case them if needed.
Craig Toppere6c97ff2012-07-30 04:48:12 +0000413
Sean Callanana21e2ea2011-03-15 01:23:15 +0000414 if (SegOvr)
415 return FILTER_STRONG;
Craig Toppere6c97ff2012-07-30 04:48:12 +0000416
Sean Callanana21e2ea2011-03-15 01:23:15 +0000417
418 /////////////////
419 // FILTER_WEAK
420 //
421
Craig Toppere6c97ff2012-07-30 04:48:12 +0000422
Sean Callanan8ed9f512009-12-19 02:59:52 +0000423 // Filter out instructions with a LOCK prefix;
424 // prefer forms that do not have the prefix
425 if (HasLockPrefix)
426 return FILTER_WEAK;
Sean Callanan8ed9f512009-12-19 02:59:52 +0000427
Sean Callanana21e2ea2011-03-15 01:23:15 +0000428 // Filter out alternate forms of AVX instructions
429 if (Name.find("_alt") != Name.npos ||
430 Name.find("XrYr") != Name.npos ||
Craig Toppere1b4a1a2011-10-01 19:54:56 +0000431 (Name.find("r64r") != Name.npos && Name.find("r64r64") == Name.npos) ||
Sean Callanana21e2ea2011-03-15 01:23:15 +0000432 Name.find("_64mr") != Name.npos ||
433 Name.find("Xrr") != Name.npos ||
434 Name.find("rr64") != Name.npos)
435 return FILTER_WEAK;
Sean Callanan8ed9f512009-12-19 02:59:52 +0000436
437 // Special cases.
Dale Johannesen86097c32010-09-07 18:10:56 +0000438
Sean Callanan8ed9f512009-12-19 02:59:52 +0000439 if (Name.find("PCMPISTRI") != Name.npos && Name != "PCMPISTRI")
440 return FILTER_WEAK;
441 if (Name.find("PCMPESTRI") != Name.npos && Name != "PCMPESTRI")
442 return FILTER_WEAK;
443
444 if (Name.find("MOV") != Name.npos && Name.find("r0") != Name.npos)
445 return FILTER_WEAK;
446 if (Name.find("MOVZ") != Name.npos && Name.find("MOVZX") == Name.npos)
447 return FILTER_WEAK;
448 if (Name.find("Fs") != Name.npos)
449 return FILTER_WEAK;
Craig Topper787a88f2011-11-19 05:48:20 +0000450 if (Name == "PUSH64i16" ||
Sean Callanan8ed9f512009-12-19 02:59:52 +0000451 Name == "MOVPQI2QImr" ||
Sean Callanana21e2ea2011-03-15 01:23:15 +0000452 Name == "VMOVPQI2QImr" ||
Sean Callanan8ed9f512009-12-19 02:59:52 +0000453 Name == "MMX_MOVD64rrv164" ||
Sean Callanan8ed9f512009-12-19 02:59:52 +0000454 Name == "MOV64ri64i32" ||
Craig Topper787a88f2011-11-19 05:48:20 +0000455 Name == "VMASKMOVDQU64" ||
456 Name == "VEXTRACTPSrr64" ||
457 Name == "VMOVQd64rr" ||
458 Name == "VMOVQs64rr")
Sean Callanan8ed9f512009-12-19 02:59:52 +0000459 return FILTER_WEAK;
460
Sean Callanan8ed9f512009-12-19 02:59:52 +0000461 if (HasFROperands && Name.find("MOV") != Name.npos &&
Craig Toppere6c97ff2012-07-30 04:48:12 +0000462 ((Name.find("2") != Name.npos && Name.find("32") == Name.npos) ||
Sean Callanan8ed9f512009-12-19 02:59:52 +0000463 (Name.find("to") != Name.npos)))
Craig Topper50c5c822012-07-30 05:10:05 +0000464 return FILTER_STRONG;
Sean Callanan8ed9f512009-12-19 02:59:52 +0000465
466 return FILTER_NORMAL;
467}
Sean Callanana21e2ea2011-03-15 01:23:15 +0000468
469bool RecognizableInstr::hasFROperands() const {
470 const std::vector<CGIOperandList::OperandInfo> &OperandList = *Operands;
471 unsigned numOperands = OperandList.size();
472
473 for (unsigned operandIndex = 0; operandIndex < numOperands; ++operandIndex) {
474 const std::string &recName = OperandList[operandIndex].Rec->getName();
Craig Toppere6c97ff2012-07-30 04:48:12 +0000475
Sean Callanana21e2ea2011-03-15 01:23:15 +0000476 if (recName.find("FR") != recName.npos)
477 return true;
478 }
479 return false;
480}
481
Craig Topper5aba78b2012-07-12 06:52:41 +0000482void RecognizableInstr::handleOperand(bool optional, unsigned &operandIndex,
483 unsigned &physicalOperandIndex,
484 unsigned &numPhysicalOperands,
485 const unsigned *operandMapping,
486 OperandEncoding (*encodingFromString)
487 (const std::string&,
488 bool hasOpSizePrefix)) {
Sean Callanan8ed9f512009-12-19 02:59:52 +0000489 if (optional) {
490 if (physicalOperandIndex >= numPhysicalOperands)
491 return;
492 } else {
493 assert(physicalOperandIndex < numPhysicalOperands);
494 }
Craig Toppere6c97ff2012-07-30 04:48:12 +0000495
Sean Callanan8ed9f512009-12-19 02:59:52 +0000496 while (operandMapping[operandIndex] != operandIndex) {
497 Spec->operands[operandIndex].encoding = ENCODING_DUP;
498 Spec->operands[operandIndex].type =
499 (OperandType)(TYPE_DUP0 + operandMapping[operandIndex]);
500 ++operandIndex;
501 }
Craig Toppere6c97ff2012-07-30 04:48:12 +0000502
Sean Callanan8ed9f512009-12-19 02:59:52 +0000503 const std::string &typeName = (*Operands)[operandIndex].Rec->getName();
Sean Callanana21e2ea2011-03-15 01:23:15 +0000504
Sean Callanan8ed9f512009-12-19 02:59:52 +0000505 Spec->operands[operandIndex].encoding = encodingFromString(typeName,
506 HasOpSizePrefix);
Craig Toppere6c97ff2012-07-30 04:48:12 +0000507 Spec->operands[operandIndex].type = typeFromString(typeName,
Sean Callanana21e2ea2011-03-15 01:23:15 +0000508 IsSSE,
509 HasREX_WPrefix,
510 HasOpSizePrefix);
Craig Toppere6c97ff2012-07-30 04:48:12 +0000511
Sean Callanan8ed9f512009-12-19 02:59:52 +0000512 ++operandIndex;
513 ++physicalOperandIndex;
514}
515
516void RecognizableInstr::emitInstructionSpecifier(DisassemblerTables &tables) {
517 Spec->name = Name;
Craig Toppere6c97ff2012-07-30 04:48:12 +0000518
Craig Topper24fd0dd2012-07-30 05:39:34 +0000519 if (!ShouldBeEmitted)
Sean Callanan8ed9f512009-12-19 02:59:52 +0000520 return;
Craig Toppere6c97ff2012-07-30 04:48:12 +0000521
Sean Callanan8ed9f512009-12-19 02:59:52 +0000522 switch (filter()) {
523 case FILTER_WEAK:
524 Spec->filtered = true;
525 break;
526 case FILTER_STRONG:
527 ShouldBeEmitted = false;
528 return;
529 case FILTER_NORMAL:
530 break;
531 }
Craig Toppere6c97ff2012-07-30 04:48:12 +0000532
Sean Callanan8ed9f512009-12-19 02:59:52 +0000533 Spec->insnContext = insnContext();
Craig Toppere6c97ff2012-07-30 04:48:12 +0000534
Chris Lattnerc240bb02010-11-01 04:03:32 +0000535 const std::vector<CGIOperandList::OperandInfo> &OperandList = *Operands;
Craig Toppere6c97ff2012-07-30 04:48:12 +0000536
Sean Callanan8ed9f512009-12-19 02:59:52 +0000537 unsigned numOperands = OperandList.size();
538 unsigned numPhysicalOperands = 0;
Craig Toppere6c97ff2012-07-30 04:48:12 +0000539
Sean Callanan8ed9f512009-12-19 02:59:52 +0000540 // operandMapping maps from operands in OperandList to their originals.
541 // If operandMapping[i] != i, then the entry is a duplicate.
542 unsigned operandMapping[X86_MAX_OPERANDS];
Craig Topper06f554d2011-12-30 06:23:39 +0000543 assert(numOperands <= X86_MAX_OPERANDS && "X86_MAX_OPERANDS is not large enough");
Craig Toppere6c97ff2012-07-30 04:48:12 +0000544
Craig Topper5aba78b2012-07-12 06:52:41 +0000545 for (unsigned operandIndex = 0; operandIndex < numOperands; ++operandIndex) {
Sean Callanan8ed9f512009-12-19 02:59:52 +0000546 if (OperandList[operandIndex].Constraints.size()) {
Chris Lattnerc240bb02010-11-01 04:03:32 +0000547 const CGIOperandList::ConstraintInfo &Constraint =
Chris Lattnera7d479c2010-02-10 01:45:28 +0000548 OperandList[operandIndex].Constraints[0];
549 if (Constraint.isTied()) {
Craig Topper5aba78b2012-07-12 06:52:41 +0000550 operandMapping[operandIndex] = operandIndex;
551 operandMapping[Constraint.getTiedOperand()] = operandIndex;
Sean Callanan8ed9f512009-12-19 02:59:52 +0000552 } else {
553 ++numPhysicalOperands;
554 operandMapping[operandIndex] = operandIndex;
555 }
556 } else {
557 ++numPhysicalOperands;
558 operandMapping[operandIndex] = operandIndex;
559 }
Sean Callanan8ed9f512009-12-19 02:59:52 +0000560 }
Craig Toppere6c97ff2012-07-30 04:48:12 +0000561
Sean Callanan8ed9f512009-12-19 02:59:52 +0000562#define HANDLE_OPERAND(class) \
563 handleOperand(false, \
564 operandIndex, \
565 physicalOperandIndex, \
566 numPhysicalOperands, \
567 operandMapping, \
568 class##EncodingFromString);
Craig Toppere6c97ff2012-07-30 04:48:12 +0000569
Sean Callanan8ed9f512009-12-19 02:59:52 +0000570#define HANDLE_OPTIONAL(class) \
571 handleOperand(true, \
572 operandIndex, \
573 physicalOperandIndex, \
574 numPhysicalOperands, \
575 operandMapping, \
576 class##EncodingFromString);
Craig Toppere6c97ff2012-07-30 04:48:12 +0000577
Sean Callanan8ed9f512009-12-19 02:59:52 +0000578 // operandIndex should always be < numOperands
Craig Topper5aba78b2012-07-12 06:52:41 +0000579 unsigned operandIndex = 0;
Sean Callanan8ed9f512009-12-19 02:59:52 +0000580 // physicalOperandIndex should always be < numPhysicalOperands
581 unsigned physicalOperandIndex = 0;
Craig Toppere6c97ff2012-07-30 04:48:12 +0000582
Sean Callanan8ed9f512009-12-19 02:59:52 +0000583 switch (Form) {
584 case X86Local::RawFrm:
585 // Operand 1 (optional) is an address or immediate.
586 // Operand 2 (optional) is an immediate.
Craig Toppere6c97ff2012-07-30 04:48:12 +0000587 assert(numPhysicalOperands <= 2 &&
Sean Callanan8ed9f512009-12-19 02:59:52 +0000588 "Unexpected number of operands for RawFrm");
589 HANDLE_OPTIONAL(relocation)
590 HANDLE_OPTIONAL(immediate)
591 break;
592 case X86Local::AddRegFrm:
593 // Operand 1 is added to the opcode.
594 // Operand 2 (optional) is an address.
595 assert(numPhysicalOperands >= 1 && numPhysicalOperands <= 2 &&
596 "Unexpected number of operands for AddRegFrm");
597 HANDLE_OPERAND(opcodeModifier)
598 HANDLE_OPTIONAL(relocation)
599 break;
600 case X86Local::MRMDestReg:
601 // Operand 1 is a register operand in the R/M field.
602 // Operand 2 is a register operand in the Reg/Opcode field.
Craig Topper3daa5c22011-08-30 07:09:35 +0000603 // - In AVX, there is a register operand in the VEX.vvvv field here -
Sean Callanan8ed9f512009-12-19 02:59:52 +0000604 // Operand 3 (optional) is an immediate.
Craig Topper3daa5c22011-08-30 07:09:35 +0000605 if (HasVEX_4VPrefix)
606 assert(numPhysicalOperands >= 3 && numPhysicalOperands <= 4 &&
607 "Unexpected number of operands for MRMDestRegFrm with VEX_4V");
608 else
609 assert(numPhysicalOperands >= 2 && numPhysicalOperands <= 3 &&
610 "Unexpected number of operands for MRMDestRegFrm");
Craig Toppere6c97ff2012-07-30 04:48:12 +0000611
Sean Callanan8ed9f512009-12-19 02:59:52 +0000612 HANDLE_OPERAND(rmRegister)
Craig Topper3daa5c22011-08-30 07:09:35 +0000613
614 if (HasVEX_4VPrefix)
615 // FIXME: In AVX, the register below becomes the one encoded
616 // in ModRMVEX and the one above the one in the VEX.VVVV field
617 HANDLE_OPERAND(vvvvRegister)
Craig Toppere6c97ff2012-07-30 04:48:12 +0000618
Sean Callanan8ed9f512009-12-19 02:59:52 +0000619 HANDLE_OPERAND(roRegister)
620 HANDLE_OPTIONAL(immediate)
621 break;
622 case X86Local::MRMDestMem:
623 // Operand 1 is a memory operand (possibly SIB-extended)
624 // Operand 2 is a register operand in the Reg/Opcode field.
Craig Topper3daa5c22011-08-30 07:09:35 +0000625 // - In AVX, there is a register operand in the VEX.vvvv field here -
Sean Callanan8ed9f512009-12-19 02:59:52 +0000626 // Operand 3 (optional) is an immediate.
Craig Topper3daa5c22011-08-30 07:09:35 +0000627 if (HasVEX_4VPrefix)
628 assert(numPhysicalOperands >= 3 && numPhysicalOperands <= 4 &&
629 "Unexpected number of operands for MRMDestMemFrm with VEX_4V");
630 else
631 assert(numPhysicalOperands >= 2 && numPhysicalOperands <= 3 &&
632 "Unexpected number of operands for MRMDestMemFrm");
Sean Callanan8ed9f512009-12-19 02:59:52 +0000633 HANDLE_OPERAND(memory)
Craig Topper3daa5c22011-08-30 07:09:35 +0000634
635 if (HasVEX_4VPrefix)
636 // FIXME: In AVX, the register below becomes the one encoded
637 // in ModRMVEX and the one above the one in the VEX.VVVV field
638 HANDLE_OPERAND(vvvvRegister)
Craig Toppere6c97ff2012-07-30 04:48:12 +0000639
Sean Callanan8ed9f512009-12-19 02:59:52 +0000640 HANDLE_OPERAND(roRegister)
641 HANDLE_OPTIONAL(immediate)
642 break;
643 case X86Local::MRMSrcReg:
644 // Operand 1 is a register operand in the Reg/Opcode field.
645 // Operand 2 is a register operand in the R/M field.
Sean Callanana21e2ea2011-03-15 01:23:15 +0000646 // - In AVX, there is a register operand in the VEX.vvvv field here -
Sean Callanan8ed9f512009-12-19 02:59:52 +0000647 // Operand 3 (optional) is an immediate.
Benjamin Kramer1386e9b2012-05-29 19:05:25 +0000648 // Operand 4 (optional) is an immediate.
Bruno Cardoso Lopes99405df2010-06-08 22:51:23 +0000649
Craig Topperb53fa8b2011-10-16 07:55:05 +0000650 if (HasVEX_4VPrefix || HasVEX_4VOp3Prefix)
Craig Topper06f554d2011-12-30 06:23:39 +0000651 assert(numPhysicalOperands >= 3 && numPhysicalOperands <= 5 &&
Craig Toppere6c97ff2012-07-30 04:48:12 +0000652 "Unexpected number of operands for MRMSrcRegFrm with VEX_4V");
Sean Callanana21e2ea2011-03-15 01:23:15 +0000653 else
Benjamin Kramer1386e9b2012-05-29 19:05:25 +0000654 assert(numPhysicalOperands >= 2 && numPhysicalOperands <= 4 &&
Sean Callanana21e2ea2011-03-15 01:23:15 +0000655 "Unexpected number of operands for MRMSrcRegFrm");
Craig Toppere6c97ff2012-07-30 04:48:12 +0000656
Sean Callanana21e2ea2011-03-15 01:23:15 +0000657 HANDLE_OPERAND(roRegister)
Craig Topper17730842011-10-16 03:51:13 +0000658
Craig Topperb53fa8b2011-10-16 07:55:05 +0000659 if (HasVEX_4VPrefix)
Bruno Cardoso Lopesc902a592010-06-11 23:50:47 +0000660 // FIXME: In AVX, the register below becomes the one encoded
661 // in ModRMVEX and the one above the one in the VEX.VVVV field
Sean Callanana21e2ea2011-03-15 01:23:15 +0000662 HANDLE_OPERAND(vvvvRegister)
Craig Topper17730842011-10-16 03:51:13 +0000663
Craig Toppere6a3a292011-12-30 05:20:36 +0000664 if (HasMemOp4Prefix)
665 HANDLE_OPERAND(immediate)
666
Sean Callanana21e2ea2011-03-15 01:23:15 +0000667 HANDLE_OPERAND(rmRegister)
Craig Topper17730842011-10-16 03:51:13 +0000668
Craig Topperb53fa8b2011-10-16 07:55:05 +0000669 if (HasVEX_4VOp3Prefix)
Craig Topper17730842011-10-16 03:51:13 +0000670 HANDLE_OPERAND(vvvvRegister)
671
Craig Topper06f554d2011-12-30 06:23:39 +0000672 if (!HasMemOp4Prefix)
673 HANDLE_OPTIONAL(immediate)
674 HANDLE_OPTIONAL(immediate) // above might be a register in 7:4
Benjamin Kramer1386e9b2012-05-29 19:05:25 +0000675 HANDLE_OPTIONAL(immediate)
Sean Callanan8ed9f512009-12-19 02:59:52 +0000676 break;
677 case X86Local::MRMSrcMem:
678 // Operand 1 is a register operand in the Reg/Opcode field.
679 // Operand 2 is a memory operand (possibly SIB-extended)
Sean Callanana21e2ea2011-03-15 01:23:15 +0000680 // - In AVX, there is a register operand in the VEX.vvvv field here -
Sean Callanan8ed9f512009-12-19 02:59:52 +0000681 // Operand 3 (optional) is an immediate.
Craig Topperb53fa8b2011-10-16 07:55:05 +0000682
683 if (HasVEX_4VPrefix || HasVEX_4VOp3Prefix)
Craig Topper06f554d2011-12-30 06:23:39 +0000684 assert(numPhysicalOperands >= 3 && numPhysicalOperands <= 5 &&
Craig Toppere6c97ff2012-07-30 04:48:12 +0000685 "Unexpected number of operands for MRMSrcMemFrm with VEX_4V");
Sean Callanana21e2ea2011-03-15 01:23:15 +0000686 else
687 assert(numPhysicalOperands >= 2 && numPhysicalOperands <= 3 &&
688 "Unexpected number of operands for MRMSrcMemFrm");
Craig Toppere6c97ff2012-07-30 04:48:12 +0000689
Sean Callanan8ed9f512009-12-19 02:59:52 +0000690 HANDLE_OPERAND(roRegister)
Bruno Cardoso Lopesc902a592010-06-11 23:50:47 +0000691
Craig Topperb53fa8b2011-10-16 07:55:05 +0000692 if (HasVEX_4VPrefix)
Bruno Cardoso Lopesc902a592010-06-11 23:50:47 +0000693 // FIXME: In AVX, the register below becomes the one encoded
694 // in ModRMVEX and the one above the one in the VEX.VVVV field
Sean Callanana21e2ea2011-03-15 01:23:15 +0000695 HANDLE_OPERAND(vvvvRegister)
Bruno Cardoso Lopesc902a592010-06-11 23:50:47 +0000696
Craig Toppere6a3a292011-12-30 05:20:36 +0000697 if (HasMemOp4Prefix)
698 HANDLE_OPERAND(immediate)
699
Sean Callanan8ed9f512009-12-19 02:59:52 +0000700 HANDLE_OPERAND(memory)
Craig Topper17730842011-10-16 03:51:13 +0000701
Craig Topperb53fa8b2011-10-16 07:55:05 +0000702 if (HasVEX_4VOp3Prefix)
Craig Topper17730842011-10-16 03:51:13 +0000703 HANDLE_OPERAND(vvvvRegister)
704
Craig Topper06f554d2011-12-30 06:23:39 +0000705 if (!HasMemOp4Prefix)
706 HANDLE_OPTIONAL(immediate)
707 HANDLE_OPTIONAL(immediate) // above might be a register in 7:4
Sean Callanan8ed9f512009-12-19 02:59:52 +0000708 break;
709 case X86Local::MRM0r:
710 case X86Local::MRM1r:
711 case X86Local::MRM2r:
712 case X86Local::MRM3r:
713 case X86Local::MRM4r:
714 case X86Local::MRM5r:
715 case X86Local::MRM6r:
716 case X86Local::MRM7r:
717 // Operand 1 is a register operand in the R/M field.
718 // Operand 2 (optional) is an immediate or relocation.
Benjamin Kramer1386e9b2012-05-29 19:05:25 +0000719 // Operand 3 (optional) is an immediate.
Sean Callanana21e2ea2011-03-15 01:23:15 +0000720 if (HasVEX_4VPrefix)
721 assert(numPhysicalOperands <= 3 &&
Craig Topper566f2332011-10-15 20:46:47 +0000722 "Unexpected number of operands for MRMnRFrm with VEX_4V");
Sean Callanana21e2ea2011-03-15 01:23:15 +0000723 else
Benjamin Kramer1386e9b2012-05-29 19:05:25 +0000724 assert(numPhysicalOperands <= 3 &&
Sean Callanana21e2ea2011-03-15 01:23:15 +0000725 "Unexpected number of operands for MRMnRFrm");
726 if (HasVEX_4VPrefix)
Craig Topper566f2332011-10-15 20:46:47 +0000727 HANDLE_OPERAND(vvvvRegister)
Sean Callanan8ed9f512009-12-19 02:59:52 +0000728 HANDLE_OPTIONAL(rmRegister)
729 HANDLE_OPTIONAL(relocation)
Benjamin Kramer1386e9b2012-05-29 19:05:25 +0000730 HANDLE_OPTIONAL(immediate)
Sean Callanan8ed9f512009-12-19 02:59:52 +0000731 break;
732 case X86Local::MRM0m:
733 case X86Local::MRM1m:
734 case X86Local::MRM2m:
735 case X86Local::MRM3m:
736 case X86Local::MRM4m:
737 case X86Local::MRM5m:
738 case X86Local::MRM6m:
739 case X86Local::MRM7m:
740 // Operand 1 is a memory operand (possibly SIB-extended)
741 // Operand 2 (optional) is an immediate or relocation.
Craig Topper566f2332011-10-15 20:46:47 +0000742 if (HasVEX_4VPrefix)
743 assert(numPhysicalOperands >= 2 && numPhysicalOperands <= 3 &&
744 "Unexpected number of operands for MRMnMFrm");
745 else
746 assert(numPhysicalOperands >= 1 && numPhysicalOperands <= 2 &&
747 "Unexpected number of operands for MRMnMFrm");
748 if (HasVEX_4VPrefix)
749 HANDLE_OPERAND(vvvvRegister)
Sean Callanan8ed9f512009-12-19 02:59:52 +0000750 HANDLE_OPERAND(memory)
751 HANDLE_OPTIONAL(relocation)
752 break;
Sean Callanan6aeb2e32010-10-04 22:45:51 +0000753 case X86Local::RawFrmImm8:
754 // operand 1 is a 16-bit immediate
755 // operand 2 is an 8-bit immediate
756 assert(numPhysicalOperands == 2 &&
757 "Unexpected number of operands for X86Local::RawFrmImm8");
758 HANDLE_OPERAND(immediate)
759 HANDLE_OPERAND(immediate)
760 break;
761 case X86Local::RawFrmImm16:
762 // operand 1 is a 16-bit immediate
763 // operand 2 is a 16-bit immediate
764 HANDLE_OPERAND(immediate)
765 HANDLE_OPERAND(immediate)
766 break;
Sean Callanan8ed9f512009-12-19 02:59:52 +0000767 case X86Local::MRMInitReg:
768 // Ignored.
769 break;
770 }
Craig Toppere6c97ff2012-07-30 04:48:12 +0000771
Sean Callanan8ed9f512009-12-19 02:59:52 +0000772 #undef HANDLE_OPERAND
773 #undef HANDLE_OPTIONAL
774}
775
776void RecognizableInstr::emitDecodePath(DisassemblerTables &tables) const {
777 // Special cases where the LLVM tables are not complete
778
Sean Callanan9492be82010-02-12 23:39:46 +0000779#define MAP(from, to) \
780 case X86Local::MRM_##from: \
781 filter = new ExactFilter(0x##from); \
782 break;
Sean Callanan8ed9f512009-12-19 02:59:52 +0000783
784 OpcodeType opcodeType = (OpcodeType)-1;
Craig Toppere6c97ff2012-07-30 04:48:12 +0000785
786 ModRMFilter* filter = NULL;
Sean Callanan8ed9f512009-12-19 02:59:52 +0000787 uint8_t opcodeToSet = 0;
788
789 switch (Prefix) {
790 // Extended two-byte opcodes can start with f2 0f, f3 0f, or 0f
791 case X86Local::XD:
792 case X86Local::XS:
793 case X86Local::TB:
794 opcodeType = TWOBYTE;
795
796 switch (Opcode) {
Sean Callanan95a5a7d2010-02-13 01:48:34 +0000797 default:
798 if (needsModRMForDecode(Form))
799 filter = new ModFilter(isRegFormat(Form));
800 else
801 filter = new DumbFilter();
802 break;
Sean Callanan8ed9f512009-12-19 02:59:52 +0000803#define EXTENSION_TABLE(n) case 0x##n:
804 TWO_BYTE_EXTENSION_TABLES
805#undef EXTENSION_TABLE
806 switch (Form) {
807 default:
808 llvm_unreachable("Unhandled two-byte extended opcode");
809 case X86Local::MRM0r:
810 case X86Local::MRM1r:
811 case X86Local::MRM2r:
812 case X86Local::MRM3r:
813 case X86Local::MRM4r:
814 case X86Local::MRM5r:
815 case X86Local::MRM6r:
816 case X86Local::MRM7r:
817 filter = new ExtendedFilter(true, Form - X86Local::MRM0r);
818 break;
819 case X86Local::MRM0m:
820 case X86Local::MRM1m:
821 case X86Local::MRM2m:
822 case X86Local::MRM3m:
823 case X86Local::MRM4m:
824 case X86Local::MRM5m:
825 case X86Local::MRM6m:
826 case X86Local::MRM7m:
827 filter = new ExtendedFilter(false, Form - X86Local::MRM0m);
828 break;
Sean Callanan9492be82010-02-12 23:39:46 +0000829 MRM_MAPPING
Sean Callanan8ed9f512009-12-19 02:59:52 +0000830 } // switch (Form)
831 break;
Sean Callanan95a5a7d2010-02-13 01:48:34 +0000832 } // switch (Opcode)
Sean Callanan8ed9f512009-12-19 02:59:52 +0000833 opcodeToSet = Opcode;
834 break;
835 case X86Local::T8:
Craig Topperee62e4f2011-10-16 16:50:08 +0000836 case X86Local::T8XD:
837 case X86Local::T8XS:
Sean Callanan8ed9f512009-12-19 02:59:52 +0000838 opcodeType = THREEBYTE_38;
Craig Topper566f2332011-10-15 20:46:47 +0000839 switch (Opcode) {
840 default:
841 if (needsModRMForDecode(Form))
842 filter = new ModFilter(isRegFormat(Form));
843 else
844 filter = new DumbFilter();
845 break;
846#define EXTENSION_TABLE(n) case 0x##n:
847 THREE_BYTE_38_EXTENSION_TABLES
848#undef EXTENSION_TABLE
849 switch (Form) {
850 default:
851 llvm_unreachable("Unhandled two-byte extended opcode");
852 case X86Local::MRM0r:
853 case X86Local::MRM1r:
854 case X86Local::MRM2r:
855 case X86Local::MRM3r:
856 case X86Local::MRM4r:
857 case X86Local::MRM5r:
858 case X86Local::MRM6r:
859 case X86Local::MRM7r:
860 filter = new ExtendedFilter(true, Form - X86Local::MRM0r);
861 break;
862 case X86Local::MRM0m:
863 case X86Local::MRM1m:
864 case X86Local::MRM2m:
865 case X86Local::MRM3m:
866 case X86Local::MRM4m:
867 case X86Local::MRM5m:
868 case X86Local::MRM6m:
869 case X86Local::MRM7m:
870 filter = new ExtendedFilter(false, Form - X86Local::MRM0m);
871 break;
872 MRM_MAPPING
873 } // switch (Form)
874 break;
875 } // switch (Opcode)
Sean Callanan8ed9f512009-12-19 02:59:52 +0000876 opcodeToSet = Opcode;
877 break;
Chris Lattner0d8db8e2010-02-12 02:06:33 +0000878 case X86Local::P_TA:
Craig Topper75485d62011-10-23 07:34:00 +0000879 case X86Local::TAXD:
Sean Callanan8ed9f512009-12-19 02:59:52 +0000880 opcodeType = THREEBYTE_3A;
881 if (needsModRMForDecode(Form))
882 filter = new ModFilter(isRegFormat(Form));
883 else
884 filter = new DumbFilter();
885 opcodeToSet = Opcode;
886 break;
Joerg Sonnenberger4a8ac8d2011-04-04 16:58:13 +0000887 case X86Local::A6:
888 opcodeType = THREEBYTE_A6;
889 if (needsModRMForDecode(Form))
890 filter = new ModFilter(isRegFormat(Form));
891 else
892 filter = new DumbFilter();
893 opcodeToSet = Opcode;
894 break;
895 case X86Local::A7:
896 opcodeType = THREEBYTE_A7;
897 if (needsModRMForDecode(Form))
898 filter = new ModFilter(isRegFormat(Form));
899 else
900 filter = new DumbFilter();
901 opcodeToSet = Opcode;
902 break;
Sean Callanan8ed9f512009-12-19 02:59:52 +0000903 case X86Local::D8:
904 case X86Local::D9:
905 case X86Local::DA:
906 case X86Local::DB:
907 case X86Local::DC:
908 case X86Local::DD:
909 case X86Local::DE:
910 case X86Local::DF:
911 assert(Opcode >= 0xc0 && "Unexpected opcode for an escape opcode");
912 opcodeType = ONEBYTE;
913 if (Form == X86Local::AddRegFrm) {
914 Spec->modifierType = MODIFIER_MODRM;
915 Spec->modifierBase = Opcode;
916 filter = new AddRegEscapeFilter(Opcode);
917 } else {
918 filter = new EscapeFilter(true, Opcode);
919 }
920 opcodeToSet = 0xd8 + (Prefix - X86Local::D8);
921 break;
Craig Topper842f58f2011-09-11 20:23:20 +0000922 case X86Local::REP:
Sean Callanan8ed9f512009-12-19 02:59:52 +0000923 default:
924 opcodeType = ONEBYTE;
925 switch (Opcode) {
926#define EXTENSION_TABLE(n) case 0x##n:
927 ONE_BYTE_EXTENSION_TABLES
928#undef EXTENSION_TABLE
929 switch (Form) {
930 default:
931 llvm_unreachable("Fell through the cracks of a single-byte "
932 "extended opcode");
933 case X86Local::MRM0r:
934 case X86Local::MRM1r:
935 case X86Local::MRM2r:
936 case X86Local::MRM3r:
937 case X86Local::MRM4r:
938 case X86Local::MRM5r:
939 case X86Local::MRM6r:
940 case X86Local::MRM7r:
941 filter = new ExtendedFilter(true, Form - X86Local::MRM0r);
942 break;
943 case X86Local::MRM0m:
944 case X86Local::MRM1m:
945 case X86Local::MRM2m:
946 case X86Local::MRM3m:
947 case X86Local::MRM4m:
948 case X86Local::MRM5m:
949 case X86Local::MRM6m:
950 case X86Local::MRM7m:
951 filter = new ExtendedFilter(false, Form - X86Local::MRM0m);
952 break;
Sean Callanan9492be82010-02-12 23:39:46 +0000953 MRM_MAPPING
Sean Callanan8ed9f512009-12-19 02:59:52 +0000954 } // switch (Form)
955 break;
956 case 0xd8:
957 case 0xd9:
958 case 0xda:
959 case 0xdb:
960 case 0xdc:
961 case 0xdd:
962 case 0xde:
963 case 0xdf:
964 filter = new EscapeFilter(false, Form - X86Local::MRM0m);
965 break;
966 default:
967 if (needsModRMForDecode(Form))
968 filter = new ModFilter(isRegFormat(Form));
969 else
970 filter = new DumbFilter();
971 break;
972 } // switch (Opcode)
973 opcodeToSet = Opcode;
974 } // switch (Prefix)
975
976 assert(opcodeType != (OpcodeType)-1 &&
977 "Opcode type not set");
978 assert(filter && "Filter not set");
979
980 if (Form == X86Local::AddRegFrm) {
981 if(Spec->modifierType != MODIFIER_MODRM) {
982 assert(opcodeToSet < 0xf9 &&
983 "Not enough room for all ADDREG_FRM operands");
Craig Toppere6c97ff2012-07-30 04:48:12 +0000984
Sean Callanan8ed9f512009-12-19 02:59:52 +0000985 uint8_t currentOpcode;
986
987 for (currentOpcode = opcodeToSet;
988 currentOpcode < opcodeToSet + 8;
989 ++currentOpcode)
Craig Toppere6c97ff2012-07-30 04:48:12 +0000990 tables.setTableFields(opcodeType,
991 insnContext(),
992 currentOpcode,
993 *filter,
Craig Topper6744a172011-10-04 06:30:42 +0000994 UID, Is32Bit, IgnoresVEX_L);
Craig Toppere6c97ff2012-07-30 04:48:12 +0000995
Sean Callanan8ed9f512009-12-19 02:59:52 +0000996 Spec->modifierType = MODIFIER_OPCODE;
997 Spec->modifierBase = opcodeToSet;
998 } else {
999 // modifierBase was set where MODIFIER_MODRM was set
Craig Toppere6c97ff2012-07-30 04:48:12 +00001000 tables.setTableFields(opcodeType,
1001 insnContext(),
1002 opcodeToSet,
1003 *filter,
Craig Topper6744a172011-10-04 06:30:42 +00001004 UID, Is32Bit, IgnoresVEX_L);
Sean Callanan8ed9f512009-12-19 02:59:52 +00001005 }
1006 } else {
1007 tables.setTableFields(opcodeType,
1008 insnContext(),
1009 opcodeToSet,
1010 *filter,
Craig Topper6744a172011-10-04 06:30:42 +00001011 UID, Is32Bit, IgnoresVEX_L);
Craig Toppere6c97ff2012-07-30 04:48:12 +00001012
Sean Callanan8ed9f512009-12-19 02:59:52 +00001013 Spec->modifierType = MODIFIER_NONE;
1014 Spec->modifierBase = opcodeToSet;
1015 }
Craig Toppere6c97ff2012-07-30 04:48:12 +00001016
Sean Callanan8ed9f512009-12-19 02:59:52 +00001017 delete filter;
Craig Toppere6c97ff2012-07-30 04:48:12 +00001018
Sean Callanan9492be82010-02-12 23:39:46 +00001019#undef MAP
Sean Callanan8ed9f512009-12-19 02:59:52 +00001020}
1021
1022#define TYPE(str, type) if (s == str) return type;
1023OperandType RecognizableInstr::typeFromString(const std::string &s,
1024 bool isSSE,
1025 bool hasREX_WPrefix,
1026 bool hasOpSizePrefix) {
1027 if (isSSE) {
Craig Toppere6c97ff2012-07-30 04:48:12 +00001028 // For SSE instructions, we ignore the OpSize prefix and force operand
Sean Callanan8ed9f512009-12-19 02:59:52 +00001029 // sizes.
1030 TYPE("GR16", TYPE_R16)
1031 TYPE("GR32", TYPE_R32)
1032 TYPE("GR64", TYPE_R64)
1033 }
1034 if(hasREX_WPrefix) {
1035 // For instructions with a REX_W prefix, a declared 32-bit register encoding
1036 // is special.
1037 TYPE("GR32", TYPE_R32)
1038 }
1039 if(!hasOpSizePrefix) {
1040 // For instructions without an OpSize prefix, a declared 16-bit register or
1041 // immediate encoding is special.
1042 TYPE("GR16", TYPE_R16)
1043 TYPE("i16imm", TYPE_IMM16)
1044 }
1045 TYPE("i16mem", TYPE_Mv)
1046 TYPE("i16imm", TYPE_IMMv)
1047 TYPE("i16i8imm", TYPE_IMMv)
1048 TYPE("GR16", TYPE_Rv)
1049 TYPE("i32mem", TYPE_Mv)
1050 TYPE("i32imm", TYPE_IMMv)
1051 TYPE("i32i8imm", TYPE_IMM32)
Kevin Enderbyc37d4bb2011-07-27 23:01:50 +00001052 TYPE("u32u8imm", TYPE_IMM32)
Sean Callanan8ed9f512009-12-19 02:59:52 +00001053 TYPE("GR32", TYPE_Rv)
1054 TYPE("i64mem", TYPE_Mv)
1055 TYPE("i64i32imm", TYPE_IMM64)
1056 TYPE("i64i8imm", TYPE_IMM64)
1057 TYPE("GR64", TYPE_R64)
1058 TYPE("i8mem", TYPE_M8)
1059 TYPE("i8imm", TYPE_IMM8)
1060 TYPE("GR8", TYPE_R8)
1061 TYPE("VR128", TYPE_XMM128)
1062 TYPE("f128mem", TYPE_M128)
Chris Lattnerb2ef4c12010-09-29 02:57:56 +00001063 TYPE("f256mem", TYPE_M256)
Sean Callanan8ed9f512009-12-19 02:59:52 +00001064 TYPE("FR64", TYPE_XMM64)
1065 TYPE("f64mem", TYPE_M64FP)
Chris Lattnerb2ef4c12010-09-29 02:57:56 +00001066 TYPE("sdmem", TYPE_M64FP)
Sean Callanan8ed9f512009-12-19 02:59:52 +00001067 TYPE("FR32", TYPE_XMM32)
1068 TYPE("f32mem", TYPE_M32FP)
Chris Lattnerb2ef4c12010-09-29 02:57:56 +00001069 TYPE("ssmem", TYPE_M32FP)
Sean Callanan8ed9f512009-12-19 02:59:52 +00001070 TYPE("RST", TYPE_ST)
1071 TYPE("i128mem", TYPE_M128)
Sean Callanana21e2ea2011-03-15 01:23:15 +00001072 TYPE("i256mem", TYPE_M256)
Sean Callanan8ed9f512009-12-19 02:59:52 +00001073 TYPE("i64i32imm_pcrel", TYPE_REL64)
Chris Lattner9fc05222010-07-07 22:27:31 +00001074 TYPE("i16imm_pcrel", TYPE_REL16)
Sean Callanan8ed9f512009-12-19 02:59:52 +00001075 TYPE("i32imm_pcrel", TYPE_REL32)
Sean Callanan5edca812010-04-07 21:42:19 +00001076 TYPE("SSECC", TYPE_IMM3)
Craig Topper769bbfd2012-04-03 05:20:24 +00001077 TYPE("AVXCC", TYPE_IMM5)
Sean Callanan8ed9f512009-12-19 02:59:52 +00001078 TYPE("brtarget", TYPE_RELv)
Owen Andersonc2666002010-12-13 19:31:11 +00001079 TYPE("uncondbrtarget", TYPE_RELv)
Sean Callanan8ed9f512009-12-19 02:59:52 +00001080 TYPE("brtarget8", TYPE_REL8)
1081 TYPE("f80mem", TYPE_M80FP)
Sean Callanan7fb35a22009-12-22 21:12:55 +00001082 TYPE("lea32mem", TYPE_LEA)
1083 TYPE("lea64_32mem", TYPE_LEA)
1084 TYPE("lea64mem", TYPE_LEA)
Sean Callanan8ed9f512009-12-19 02:59:52 +00001085 TYPE("VR64", TYPE_MM64)
1086 TYPE("i64imm", TYPE_IMMv)
1087 TYPE("opaque32mem", TYPE_M1616)
1088 TYPE("opaque48mem", TYPE_M1632)
1089 TYPE("opaque80mem", TYPE_M1664)
1090 TYPE("opaque512mem", TYPE_M512)
1091 TYPE("SEGMENT_REG", TYPE_SEGMENTREG)
1092 TYPE("DEBUG_REG", TYPE_DEBUGREG)
Sean Callanan1a8b7892010-05-06 20:59:00 +00001093 TYPE("CONTROL_REG", TYPE_CONTROLREG)
Sean Callanan8ed9f512009-12-19 02:59:52 +00001094 TYPE("offset8", TYPE_MOFFS8)
1095 TYPE("offset16", TYPE_MOFFS16)
1096 TYPE("offset32", TYPE_MOFFS32)
1097 TYPE("offset64", TYPE_MOFFS64)
Sean Callanana21e2ea2011-03-15 01:23:15 +00001098 TYPE("VR256", TYPE_XMM256)
Craig Topper7ea16b02011-10-06 06:44:41 +00001099 TYPE("GR16_NOAX", TYPE_Rv)
1100 TYPE("GR32_NOAX", TYPE_Rv)
1101 TYPE("GR64_NOAX", TYPE_R64)
Craig Topper75dc33a2012-07-18 04:11:12 +00001102 TYPE("vx32mem", TYPE_M32)
1103 TYPE("vy32mem", TYPE_M32)
1104 TYPE("vx64mem", TYPE_M64)
1105 TYPE("vy64mem", TYPE_M64)
Sean Callanan8ed9f512009-12-19 02:59:52 +00001106 errs() << "Unhandled type string " << s << "\n";
1107 llvm_unreachable("Unhandled type string");
1108}
1109#undef TYPE
1110
1111#define ENCODING(str, encoding) if (s == str) return encoding;
1112OperandEncoding RecognizableInstr::immediateEncodingFromString
1113 (const std::string &s,
1114 bool hasOpSizePrefix) {
1115 if(!hasOpSizePrefix) {
1116 // For instructions without an OpSize prefix, a declared 16-bit register or
1117 // immediate encoding is special.
1118 ENCODING("i16imm", ENCODING_IW)
1119 }
1120 ENCODING("i32i8imm", ENCODING_IB)
Kevin Enderbyc37d4bb2011-07-27 23:01:50 +00001121 ENCODING("u32u8imm", ENCODING_IB)
Sean Callanan8ed9f512009-12-19 02:59:52 +00001122 ENCODING("SSECC", ENCODING_IB)
Craig Topper769bbfd2012-04-03 05:20:24 +00001123 ENCODING("AVXCC", ENCODING_IB)
Sean Callanan8ed9f512009-12-19 02:59:52 +00001124 ENCODING("i16imm", ENCODING_Iv)
1125 ENCODING("i16i8imm", ENCODING_IB)
1126 ENCODING("i32imm", ENCODING_Iv)
1127 ENCODING("i64i32imm", ENCODING_ID)
1128 ENCODING("i64i8imm", ENCODING_IB)
1129 ENCODING("i8imm", ENCODING_IB)
Sean Callanana21e2ea2011-03-15 01:23:15 +00001130 // This is not a typo. Instructions like BLENDVPD put
1131 // register IDs in 8-bit immediates nowadays.
1132 ENCODING("VR256", ENCODING_IB)
1133 ENCODING("VR128", ENCODING_IB)
Craig Topperbf404372012-08-31 15:40:30 +00001134 ENCODING("FR32", ENCODING_IB)
1135 ENCODING("FR64", ENCODING_IB)
Sean Callanan8ed9f512009-12-19 02:59:52 +00001136 errs() << "Unhandled immediate encoding " << s << "\n";
1137 llvm_unreachable("Unhandled immediate encoding");
1138}
1139
1140OperandEncoding RecognizableInstr::rmRegisterEncodingFromString
1141 (const std::string &s,
1142 bool hasOpSizePrefix) {
1143 ENCODING("GR16", ENCODING_RM)
1144 ENCODING("GR32", ENCODING_RM)
1145 ENCODING("GR64", ENCODING_RM)
1146 ENCODING("GR8", ENCODING_RM)
1147 ENCODING("VR128", ENCODING_RM)
1148 ENCODING("FR64", ENCODING_RM)
1149 ENCODING("FR32", ENCODING_RM)
1150 ENCODING("VR64", ENCODING_RM)
Sean Callanana21e2ea2011-03-15 01:23:15 +00001151 ENCODING("VR256", ENCODING_RM)
Sean Callanan8ed9f512009-12-19 02:59:52 +00001152 errs() << "Unhandled R/M register encoding " << s << "\n";
1153 llvm_unreachable("Unhandled R/M register encoding");
1154}
1155
1156OperandEncoding RecognizableInstr::roRegisterEncodingFromString
1157 (const std::string &s,
1158 bool hasOpSizePrefix) {
1159 ENCODING("GR16", ENCODING_REG)
1160 ENCODING("GR32", ENCODING_REG)
1161 ENCODING("GR64", ENCODING_REG)
1162 ENCODING("GR8", ENCODING_REG)
1163 ENCODING("VR128", ENCODING_REG)
1164 ENCODING("FR64", ENCODING_REG)
1165 ENCODING("FR32", ENCODING_REG)
1166 ENCODING("VR64", ENCODING_REG)
1167 ENCODING("SEGMENT_REG", ENCODING_REG)
1168 ENCODING("DEBUG_REG", ENCODING_REG)
Sean Callanan1a8b7892010-05-06 20:59:00 +00001169 ENCODING("CONTROL_REG", ENCODING_REG)
Sean Callanana21e2ea2011-03-15 01:23:15 +00001170 ENCODING("VR256", ENCODING_REG)
Sean Callanan8ed9f512009-12-19 02:59:52 +00001171 errs() << "Unhandled reg/opcode register encoding " << s << "\n";
1172 llvm_unreachable("Unhandled reg/opcode register encoding");
1173}
1174
Sean Callanana21e2ea2011-03-15 01:23:15 +00001175OperandEncoding RecognizableInstr::vvvvRegisterEncodingFromString
1176 (const std::string &s,
1177 bool hasOpSizePrefix) {
Craig Topper54a11172011-10-14 07:06:56 +00001178 ENCODING("GR32", ENCODING_VVVV)
1179 ENCODING("GR64", ENCODING_VVVV)
Sean Callanana21e2ea2011-03-15 01:23:15 +00001180 ENCODING("FR32", ENCODING_VVVV)
1181 ENCODING("FR64", ENCODING_VVVV)
1182 ENCODING("VR128", ENCODING_VVVV)
1183 ENCODING("VR256", ENCODING_VVVV)
1184 errs() << "Unhandled VEX.vvvv register encoding " << s << "\n";
1185 llvm_unreachable("Unhandled VEX.vvvv register encoding");
1186}
1187
Sean Callanan8ed9f512009-12-19 02:59:52 +00001188OperandEncoding RecognizableInstr::memoryEncodingFromString
1189 (const std::string &s,
1190 bool hasOpSizePrefix) {
1191 ENCODING("i16mem", ENCODING_RM)
1192 ENCODING("i32mem", ENCODING_RM)
1193 ENCODING("i64mem", ENCODING_RM)
1194 ENCODING("i8mem", ENCODING_RM)
Chris Lattnerb2ef4c12010-09-29 02:57:56 +00001195 ENCODING("ssmem", ENCODING_RM)
1196 ENCODING("sdmem", ENCODING_RM)
Sean Callanan8ed9f512009-12-19 02:59:52 +00001197 ENCODING("f128mem", ENCODING_RM)
Chris Lattnerb2ef4c12010-09-29 02:57:56 +00001198 ENCODING("f256mem", ENCODING_RM)
Sean Callanan8ed9f512009-12-19 02:59:52 +00001199 ENCODING("f64mem", ENCODING_RM)
1200 ENCODING("f32mem", ENCODING_RM)
1201 ENCODING("i128mem", ENCODING_RM)
Sean Callanana21e2ea2011-03-15 01:23:15 +00001202 ENCODING("i256mem", ENCODING_RM)
Sean Callanan8ed9f512009-12-19 02:59:52 +00001203 ENCODING("f80mem", ENCODING_RM)
1204 ENCODING("lea32mem", ENCODING_RM)
1205 ENCODING("lea64_32mem", ENCODING_RM)
1206 ENCODING("lea64mem", ENCODING_RM)
1207 ENCODING("opaque32mem", ENCODING_RM)
1208 ENCODING("opaque48mem", ENCODING_RM)
1209 ENCODING("opaque80mem", ENCODING_RM)
1210 ENCODING("opaque512mem", ENCODING_RM)
Craig Topper75dc33a2012-07-18 04:11:12 +00001211 ENCODING("vx32mem", ENCODING_RM)
1212 ENCODING("vy32mem", ENCODING_RM)
1213 ENCODING("vx64mem", ENCODING_RM)
1214 ENCODING("vy64mem", ENCODING_RM)
Sean Callanan8ed9f512009-12-19 02:59:52 +00001215 errs() << "Unhandled memory encoding " << s << "\n";
1216 llvm_unreachable("Unhandled memory encoding");
1217}
1218
1219OperandEncoding RecognizableInstr::relocationEncodingFromString
1220 (const std::string &s,
1221 bool hasOpSizePrefix) {
1222 if(!hasOpSizePrefix) {
1223 // For instructions without an OpSize prefix, a declared 16-bit register or
1224 // immediate encoding is special.
1225 ENCODING("i16imm", ENCODING_IW)
1226 }
1227 ENCODING("i16imm", ENCODING_Iv)
1228 ENCODING("i16i8imm", ENCODING_IB)
1229 ENCODING("i32imm", ENCODING_Iv)
1230 ENCODING("i32i8imm", ENCODING_IB)
1231 ENCODING("i64i32imm", ENCODING_ID)
1232 ENCODING("i64i8imm", ENCODING_IB)
1233 ENCODING("i8imm", ENCODING_IB)
1234 ENCODING("i64i32imm_pcrel", ENCODING_ID)
Chris Lattner9fc05222010-07-07 22:27:31 +00001235 ENCODING("i16imm_pcrel", ENCODING_IW)
Sean Callanan8ed9f512009-12-19 02:59:52 +00001236 ENCODING("i32imm_pcrel", ENCODING_ID)
1237 ENCODING("brtarget", ENCODING_Iv)
1238 ENCODING("brtarget8", ENCODING_IB)
1239 ENCODING("i64imm", ENCODING_IO)
1240 ENCODING("offset8", ENCODING_Ia)
1241 ENCODING("offset16", ENCODING_Ia)
1242 ENCODING("offset32", ENCODING_Ia)
1243 ENCODING("offset64", ENCODING_Ia)
1244 errs() << "Unhandled relocation encoding " << s << "\n";
1245 llvm_unreachable("Unhandled relocation encoding");
1246}
1247
1248OperandEncoding RecognizableInstr::opcodeModifierEncodingFromString
1249 (const std::string &s,
1250 bool hasOpSizePrefix) {
1251 ENCODING("RST", ENCODING_I)
1252 ENCODING("GR32", ENCODING_Rv)
1253 ENCODING("GR64", ENCODING_RO)
1254 ENCODING("GR16", ENCODING_Rv)
1255 ENCODING("GR8", ENCODING_RB)
Craig Topper7ea16b02011-10-06 06:44:41 +00001256 ENCODING("GR16_NOAX", ENCODING_Rv)
1257 ENCODING("GR32_NOAX", ENCODING_Rv)
1258 ENCODING("GR64_NOAX", ENCODING_RO)
Sean Callanan8ed9f512009-12-19 02:59:52 +00001259 errs() << "Unhandled opcode modifier encoding " << s << "\n";
1260 llvm_unreachable("Unhandled opcode modifier encoding");
1261}
Daniel Dunbar9e6d1d12009-12-19 04:16:48 +00001262#undef ENCODING