blob: 43965dda7900fe5c74ffbfe70f8973ea2c0b460a [file] [log] [blame]
Evan Chengffcb95b2006-02-21 19:13:53 +00001//====- X86InstrSSE.td - Describe the X86 Instruction Set -------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the Evan Cheng and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 SSE instruction set, defining the instructions,
11// and properties of the instructions which are needed for code generation,
12// machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Chris Lattner3a7cd952006-10-07 21:55:32 +000016
Evan Cheng4e4c71e2006-02-21 20:00:20 +000017//===----------------------------------------------------------------------===//
Evan Cheng2246f842006-03-18 01:23:20 +000018// SSE specific DAG Nodes.
19//===----------------------------------------------------------------------===//
20
Chris Lattner6970eda2006-10-07 19:49:05 +000021def X86loadp : SDNode<"X86ISD::LOAD_PACK", SDTLoad, [SDNPHasChain]>;
22def X86loadu : SDNode<"X86ISD::LOAD_UA", SDTLoad, [SDNPHasChain]>;
Evan Cheng6be2c582006-04-05 23:38:46 +000023def X86fand : SDNode<"X86ISD::FAND", SDTFPBinOp,
Evan Chengb9df0ca2006-03-22 02:53:00 +000024 [SDNPCommutative, SDNPAssociative]>;
Evan Cheng6be2c582006-04-05 23:38:46 +000025def X86fxor : SDNode<"X86ISD::FXOR", SDTFPBinOp,
Evan Chengb9df0ca2006-03-22 02:53:00 +000026 [SDNPCommutative, SDNPAssociative]>;
Evan Cheng6be2c582006-04-05 23:38:46 +000027def X86comi : SDNode<"X86ISD::COMI", SDTX86CmpTest,
Evan Cheng734503b2006-09-11 02:19:56 +000028 [SDNPHasChain, SDNPOutFlag]>;
Evan Cheng6be2c582006-04-05 23:38:46 +000029def X86ucomi : SDNode<"X86ISD::UCOMI", SDTX86CmpTest,
Evan Cheng734503b2006-09-11 02:19:56 +000030 [SDNPHasChain, SDNPOutFlag]>;
Chris Lattner6970eda2006-10-07 19:49:05 +000031def X86s2vec : SDNode<"X86ISD::S2VEC", SDTypeProfile<1, 1, []>, []>;
32def X86pextrw : SDNode<"X86ISD::PEXTRW", SDTypeProfile<1, 2, []>, []>;
33def X86pinsrw : SDNode<"X86ISD::PINSRW", SDTypeProfile<1, 3, []>, []>;
Evan Chengc60bd972006-03-25 09:37:23 +000034
Evan Cheng2246f842006-03-18 01:23:20 +000035//===----------------------------------------------------------------------===//
Chris Lattner3a7cd952006-10-07 21:55:32 +000036// SSE Complex Patterns
37//===----------------------------------------------------------------------===//
38
39// These are 'extloads' from a scalar to the low element of a vector, zeroing
40// the top elements. These are used for the SSE 'ss' and 'sd' instruction
41// forms.
Evan Cheng82a91642006-10-11 21:06:01 +000042def sse_load_f32 : ComplexPattern<v4f32, 4, "SelectScalarSSELoad", [],
43 [SDNPHasChain]>;
44def sse_load_f64 : ComplexPattern<v2f64, 4, "SelectScalarSSELoad", [],
45 [SDNPHasChain]>;
Chris Lattner3a7cd952006-10-07 21:55:32 +000046
47def ssmem : Operand<v4f32> {
48 let PrintMethod = "printf32mem";
49 let NumMIOperands = 4;
50 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc, i32imm);
51}
52def sdmem : Operand<v2f64> {
53 let PrintMethod = "printf64mem";
54 let NumMIOperands = 4;
55 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc, i32imm);
56}
57
58//===----------------------------------------------------------------------===//
Evan Cheng06a8aa12006-03-17 19:55:52 +000059// SSE pattern fragments
60//===----------------------------------------------------------------------===//
61
62def X86loadpf32 : PatFrag<(ops node:$ptr), (f32 (X86loadp node:$ptr))>;
63def X86loadpf64 : PatFrag<(ops node:$ptr), (f64 (X86loadp node:$ptr))>;
64
Evan Cheng2246f842006-03-18 01:23:20 +000065def loadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (load node:$ptr))>;
66def loadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (load node:$ptr))>;
Evan Cheng24dc1f52006-03-23 07:44:07 +000067def loadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (load node:$ptr))>;
Evan Cheng06a8aa12006-03-17 19:55:52 +000068
Evan Cheng1b32f222006-03-30 07:33:32 +000069def bc_v4f32 : PatFrag<(ops node:$in), (v4f32 (bitconvert node:$in))>;
70def bc_v2f64 : PatFrag<(ops node:$in), (v2f64 (bitconvert node:$in))>;
Evan Cheng506d3df2006-03-29 23:07:14 +000071def bc_v16i8 : PatFrag<(ops node:$in), (v16i8 (bitconvert node:$in))>;
72def bc_v8i16 : PatFrag<(ops node:$in), (v8i16 (bitconvert node:$in))>;
Evan Cheng5aa97b22006-03-29 18:47:40 +000073def bc_v4i32 : PatFrag<(ops node:$in), (v4i32 (bitconvert node:$in))>;
74def bc_v2i64 : PatFrag<(ops node:$in), (v2i64 (bitconvert node:$in))>;
75
Evan Cheng386031a2006-03-24 07:29:27 +000076def fp32imm0 : PatLeaf<(f32 fpimm), [{
77 return N->isExactlyValue(+0.0);
78}]>;
79
Evan Chengff65e382006-04-04 21:49:39 +000080def PSxLDQ_imm : SDNodeXForm<imm, [{
81 // Transformation function: imm >> 3
82 return getI32Imm(N->getValue() >> 3);
83}]>;
84
Evan Cheng63d33002006-03-22 08:01:21 +000085// SHUFFLE_get_shuf_imm xform function: convert vector_shuffle mask to PSHUF*,
86// SHUFP* etc. imm.
87def SHUFFLE_get_shuf_imm : SDNodeXForm<build_vector, [{
88 return getI8Imm(X86::getShuffleSHUFImmediate(N));
Evan Chengb9df0ca2006-03-22 02:53:00 +000089}]>;
90
Evan Cheng506d3df2006-03-29 23:07:14 +000091// SHUFFLE_get_pshufhw_imm xform function: convert vector_shuffle mask to
92// PSHUFHW imm.
93def SHUFFLE_get_pshufhw_imm : SDNodeXForm<build_vector, [{
94 return getI8Imm(X86::getShufflePSHUFHWImmediate(N));
95}]>;
96
97// SHUFFLE_get_pshuflw_imm xform function: convert vector_shuffle mask to
98// PSHUFLW imm.
99def SHUFFLE_get_pshuflw_imm : SDNodeXForm<build_vector, [{
100 return getI8Imm(X86::getShufflePSHUFLWImmediate(N));
101}]>;
102
Evan Cheng691c9232006-03-29 19:02:40 +0000103def SSE_splat_mask : PatLeaf<(build_vector), [{
Evan Cheng0188ecb2006-03-22 18:59:22 +0000104 return X86::isSplatMask(N);
Evan Cheng691c9232006-03-29 19:02:40 +0000105}], SHUFFLE_get_shuf_imm>;
Evan Cheng0188ecb2006-03-22 18:59:22 +0000106
Evan Chengd9539472006-04-14 21:59:03 +0000107def SSE_splat_v2_mask : PatLeaf<(build_vector), [{
108 return X86::isSplatMask(N);
109}]>;
110
Evan Cheng2c0dbd02006-03-24 02:58:06 +0000111def MOVHLPS_shuffle_mask : PatLeaf<(build_vector), [{
112 return X86::isMOVHLPSMask(N);
Evan Cheng4fcb9222006-03-28 02:43:26 +0000113}]>;
Evan Cheng2c0dbd02006-03-24 02:58:06 +0000114
Evan Cheng5ced1d82006-04-06 23:23:56 +0000115def MOVHP_shuffle_mask : PatLeaf<(build_vector), [{
116 return X86::isMOVHPMask(N);
117}]>;
118
119def MOVLP_shuffle_mask : PatLeaf<(build_vector), [{
120 return X86::isMOVLPMask(N);
121}]>;
122
Evan Cheng017dcc62006-04-21 01:05:10 +0000123def MOVL_shuffle_mask : PatLeaf<(build_vector), [{
124 return X86::isMOVLMask(N);
Evan Chengd6d1cbd2006-04-11 00:19:04 +0000125}]>;
126
Evan Chengd9539472006-04-14 21:59:03 +0000127def MOVSHDUP_shuffle_mask : PatLeaf<(build_vector), [{
128 return X86::isMOVSHDUPMask(N);
129}]>;
130
131def MOVSLDUP_shuffle_mask : PatLeaf<(build_vector), [{
132 return X86::isMOVSLDUPMask(N);
133}]>;
134
Evan Cheng0038e592006-03-28 00:39:58 +0000135def UNPCKL_shuffle_mask : PatLeaf<(build_vector), [{
136 return X86::isUNPCKLMask(N);
137}]>;
138
Evan Cheng4fcb9222006-03-28 02:43:26 +0000139def UNPCKH_shuffle_mask : PatLeaf<(build_vector), [{
140 return X86::isUNPCKHMask(N);
141}]>;
142
Evan Cheng1d5a8cc2006-04-05 07:20:06 +0000143def UNPCKL_v_undef_shuffle_mask : PatLeaf<(build_vector), [{
144 return X86::isUNPCKL_v_undef_Mask(N);
145}]>;
146
Evan Cheng0188ecb2006-03-22 18:59:22 +0000147def PSHUFD_shuffle_mask : PatLeaf<(build_vector), [{
Evan Cheng4f563382006-03-29 01:30:51 +0000148 return X86::isPSHUFDMask(N);
Evan Cheng14aed5e2006-03-24 01:18:28 +0000149}], SHUFFLE_get_shuf_imm>;
Evan Cheng0188ecb2006-03-22 18:59:22 +0000150
Evan Cheng506d3df2006-03-29 23:07:14 +0000151def PSHUFHW_shuffle_mask : PatLeaf<(build_vector), [{
152 return X86::isPSHUFHWMask(N);
153}], SHUFFLE_get_pshufhw_imm>;
154
155def PSHUFLW_shuffle_mask : PatLeaf<(build_vector), [{
156 return X86::isPSHUFLWMask(N);
157}], SHUFFLE_get_pshuflw_imm>;
158
Evan Cheng3d60df42006-04-10 22:35:16 +0000159def SHUFP_unary_shuffle_mask : PatLeaf<(build_vector), [{
160 return X86::isPSHUFDMask(N);
Evan Cheng7d9061e2006-03-30 19:54:57 +0000161}], SHUFFLE_get_shuf_imm>;
162
Evan Cheng14aed5e2006-03-24 01:18:28 +0000163def SHUFP_shuffle_mask : PatLeaf<(build_vector), [{
164 return X86::isSHUFPMask(N);
165}], SHUFFLE_get_shuf_imm>;
Evan Chengb9df0ca2006-03-22 02:53:00 +0000166
Evan Cheng3d60df42006-04-10 22:35:16 +0000167def PSHUFD_binary_shuffle_mask : PatLeaf<(build_vector), [{
168 return X86::isSHUFPMask(N);
Evan Cheng475aecf2006-03-29 03:04:49 +0000169}], SHUFFLE_get_shuf_imm>;
170
Evan Cheng06a8aa12006-03-17 19:55:52 +0000171//===----------------------------------------------------------------------===//
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000172// SSE scalar FP Instructions
173//===----------------------------------------------------------------------===//
174
Evan Cheng470a6ad2006-02-22 02:26:30 +0000175// Instruction templates
176// SSI - SSE1 instructions with XS prefix.
177// SDI - SSE2 instructions with XD prefix.
178// PSI - SSE1 instructions with TB prefix.
179// PDI - SSE2 instructions with TB and OpSize prefixes.
Evan Cheng2da953f2006-03-22 07:10:28 +0000180// PSIi8 - SSE1 instructions with ImmT == Imm8 and TB prefix.
181// PDIi8 - SSE2 instructions with ImmT == Imm8 and TB and OpSize prefixes.
Evan Chengd9539472006-04-14 21:59:03 +0000182// S3I - SSE3 instructions with TB and OpSize prefixes.
183// S3SI - SSE3 instructions with XS prefix.
Evan Cheng57ebe9f2006-04-15 05:37:34 +0000184// S3DI - SSE3 instructions with XD prefix.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000185class SSI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
186 : I<o, F, ops, asm, pattern>, XS, Requires<[HasSSE1]>;
187class SDI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
188 : I<o, F, ops, asm, pattern>, XD, Requires<[HasSSE2]>;
189class PSI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
190 : I<o, F, ops, asm, pattern>, TB, Requires<[HasSSE1]>;
191class PDI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
192 : I<o, F, ops, asm, pattern>, TB, OpSize, Requires<[HasSSE2]>;
Evan Cheng2da953f2006-03-22 07:10:28 +0000193class PSIi8<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
Evan Chengb2149502006-06-19 19:25:30 +0000194 : Ii8<o, F, ops, asm, pattern>, TB, Requires<[HasSSE1]>;
Evan Cheng2da953f2006-03-22 07:10:28 +0000195class PDIi8<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
Evan Chengb2149502006-06-19 19:25:30 +0000196 : Ii8<o, F, ops, asm, pattern>, TB, OpSize, Requires<[HasSSE2]>;
197
Evan Cheng4b1734f2006-03-31 21:29:33 +0000198class S3SI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
Evan Chengd9539472006-04-14 21:59:03 +0000199 : I<o, F, ops, asm, pattern>, XS, Requires<[HasSSE3]>;
Evan Cheng4b1734f2006-03-31 21:29:33 +0000200class S3DI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
Evan Chengd9539472006-04-14 21:59:03 +0000201 : I<o, F, ops, asm, pattern>, XD, Requires<[HasSSE3]>;
202class S3I<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
Evan Cheng4b1734f2006-03-31 21:29:33 +0000203 : I<o, F, ops, asm, pattern>, TB, OpSize, Requires<[HasSSE3]>;
204
205//===----------------------------------------------------------------------===//
206// Helpers for defining instructions that directly correspond to intrinsics.
Chris Lattner9498ed82006-10-07 05:09:48 +0000207
Chris Lattner3b837852006-10-07 05:13:26 +0000208multiclass SS_IntUnary<bits<8> o, string OpcodeStr, Intrinsic IntId> {
209 def r : SSI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src),
210 !strconcat(OpcodeStr, " {$src, $dst|$dst, $src"),
Chris Lattner9498ed82006-10-07 05:09:48 +0000211 [(set VR128:$dst, (v4f32 (IntId VR128:$src)))]>;
Chris Lattner3a7cd952006-10-07 21:55:32 +0000212 def m : SSI<o, MRMSrcMem, (ops VR128:$dst, ssmem:$src),
Chris Lattner3b837852006-10-07 05:13:26 +0000213 !strconcat(OpcodeStr, " {$src, $dst|$dst, $src"),
Chris Lattner3a7cd952006-10-07 21:55:32 +0000214 [(set VR128:$dst, (v4f32 (IntId sse_load_f32:$src)))]>;
Chris Lattner9498ed82006-10-07 05:09:48 +0000215}
216
Chris Lattner86c1b3a2006-10-07 05:19:31 +0000217multiclass SD_IntUnary<bits<8> o, string OpcodeStr, Intrinsic IntId> {
218 def r : SDI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src),
219 !strconcat(OpcodeStr, " {$src, $dst|$dst, $src"),
220 [(set VR128:$dst, (v2f64 (IntId VR128:$src)))]>;
Chris Lattner3a7cd952006-10-07 21:55:32 +0000221 def m : SDI<o, MRMSrcMem, (ops VR128:$dst, sdmem:$src),
Chris Lattner86c1b3a2006-10-07 05:19:31 +0000222 !strconcat(OpcodeStr, " {$src, $dst|$dst, $src"),
Chris Lattner3a7cd952006-10-07 21:55:32 +0000223 [(set VR128:$dst, (v2f64 (IntId sse_load_f64:$src)))]>;
Chris Lattner86c1b3a2006-10-07 05:19:31 +0000224}
Evan Cheng6e967402006-04-04 00:10:53 +0000225
Chris Lattner845fb752006-10-07 05:50:25 +0000226class PS_Intr<bits<8> o, string OpcodeStr, Intrinsic IntId>
227 : PSI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src),
228 !strconcat(OpcodeStr, " {$src, $dst|$dst, $src}"),
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000229 [(set VR128:$dst, (IntId VR128:$src))]>;
Chris Lattner845fb752006-10-07 05:50:25 +0000230class PS_Intm<bits<8> o, string OpcodeStr, Intrinsic IntId>
231 : PSI<o, MRMSrcMem, (ops VR128:$dst, f32mem:$src),
232 !strconcat(OpcodeStr, " {$src, $dst|$dst, $src}"),
Chris Lattner15258d52006-10-07 06:17:43 +0000233 [(set VR128:$dst, (IntId (load addr:$src)))]>;
Chris Lattner845fb752006-10-07 05:50:25 +0000234class PD_Intr<bits<8> o, string OpcodeStr, Intrinsic IntId>
235 : PDI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src),
236 !strconcat(OpcodeStr, " {$src, $dst|$dst, $src}"),
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000237 [(set VR128:$dst, (IntId VR128:$src))]>;
Chris Lattner845fb752006-10-07 05:50:25 +0000238class PD_Intm<bits<8> o, string OpcodeStr, Intrinsic IntId>
239 : PDI<o, MRMSrcMem, (ops VR128:$dst, f64mem:$src),
240 !strconcat(OpcodeStr, " {$src, $dst|$dst, $src}"),
Chris Lattner15258d52006-10-07 06:17:43 +0000241 [(set VR128:$dst, (IntId (load addr:$src)))]>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000242
Chris Lattnerd1b651d2006-10-07 05:47:20 +0000243class PS_Intrr<bits<8> o, string OpcodeStr, Intrinsic IntId>
244 : PSI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
245 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000246 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]>;
Chris Lattnerd1b651d2006-10-07 05:47:20 +0000247class PS_Intrm<bits<8> o, string OpcodeStr, Intrinsic IntId>
248 : PSI<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f32mem:$src2),
249 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
Chris Lattner15258d52006-10-07 06:17:43 +0000250 [(set VR128:$dst, (IntId VR128:$src1, (load addr:$src2)))]>;
Chris Lattnerd1b651d2006-10-07 05:47:20 +0000251class PD_Intrr<bits<8> o, string OpcodeStr, Intrinsic IntId>
252 : PDI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
253 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000254 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]>;
Chris Lattnerd1b651d2006-10-07 05:47:20 +0000255class PD_Intrm<bits<8> o, string OpcodeStr, Intrinsic IntId>
256 : PDI<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2),
257 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
Chris Lattner15258d52006-10-07 06:17:43 +0000258 [(set VR128:$dst, (IntId VR128:$src1, (load addr:$src2)))]>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000259
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000260// Some 'special' instructions
261def IMPLICIT_DEF_FR32 : I<0, Pseudo, (ops FR32:$dst),
262 "#IMPLICIT_DEF $dst",
263 [(set FR32:$dst, (undef))]>, Requires<[HasSSE2]>;
264def IMPLICIT_DEF_FR64 : I<0, Pseudo, (ops FR64:$dst),
265 "#IMPLICIT_DEF $dst",
266 [(set FR64:$dst, (undef))]>, Requires<[HasSSE2]>;
267
268// CMOV* - Used to implement the SSE SELECT DAG operation. Expanded by the
269// scheduler into a branch sequence.
270let usesCustomDAGSchedInserter = 1 in { // Expanded by the scheduler.
271 def CMOV_FR32 : I<0, Pseudo,
272 (ops FR32:$dst, FR32:$t, FR32:$f, i8imm:$cond),
273 "#CMOV_FR32 PSEUDO!",
274 [(set FR32:$dst, (X86cmov FR32:$t, FR32:$f, imm:$cond))]>;
275 def CMOV_FR64 : I<0, Pseudo,
276 (ops FR64:$dst, FR64:$t, FR64:$f, i8imm:$cond),
277 "#CMOV_FR64 PSEUDO!",
278 [(set FR64:$dst, (X86cmov FR64:$t, FR64:$f, imm:$cond))]>;
Evan Chengf7c378e2006-04-10 07:23:14 +0000279 def CMOV_V4F32 : I<0, Pseudo,
280 (ops VR128:$dst, VR128:$t, VR128:$f, i8imm:$cond),
281 "#CMOV_V4F32 PSEUDO!",
282 [(set VR128:$dst,
283 (v4f32 (X86cmov VR128:$t, VR128:$f, imm:$cond)))]>;
284 def CMOV_V2F64 : I<0, Pseudo,
285 (ops VR128:$dst, VR128:$t, VR128:$f, i8imm:$cond),
286 "#CMOV_V2F64 PSEUDO!",
287 [(set VR128:$dst,
288 (v2f64 (X86cmov VR128:$t, VR128:$f, imm:$cond)))]>;
289 def CMOV_V2I64 : I<0, Pseudo,
290 (ops VR128:$dst, VR128:$t, VR128:$f, i8imm:$cond),
291 "#CMOV_V2I64 PSEUDO!",
292 [(set VR128:$dst,
293 (v2i64 (X86cmov VR128:$t, VR128:$f, imm:$cond)))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000294}
295
296// Move Instructions
Evan Cheng470a6ad2006-02-22 02:26:30 +0000297def MOVSSrr : SSI<0x10, MRMSrcReg, (ops FR32:$dst, FR32:$src),
298 "movss {$src, $dst|$dst, $src}", []>;
299def MOVSSrm : SSI<0x10, MRMSrcMem, (ops FR32:$dst, f32mem:$src),
300 "movss {$src, $dst|$dst, $src}",
301 [(set FR32:$dst, (loadf32 addr:$src))]>;
302def MOVSDrr : SDI<0x10, MRMSrcReg, (ops FR64:$dst, FR64:$src),
303 "movsd {$src, $dst|$dst, $src}", []>;
304def MOVSDrm : SDI<0x10, MRMSrcMem, (ops FR64:$dst, f64mem:$src),
305 "movsd {$src, $dst|$dst, $src}",
306 [(set FR64:$dst, (loadf64 addr:$src))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000307
Evan Cheng470a6ad2006-02-22 02:26:30 +0000308def MOVSSmr : SSI<0x11, MRMDestMem, (ops f32mem:$dst, FR32:$src),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000309 "movss {$src, $dst|$dst, $src}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000310 [(store FR32:$src, addr:$dst)]>;
311def MOVSDmr : SDI<0x11, MRMDestMem, (ops f64mem:$dst, FR64:$src),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000312 "movsd {$src, $dst|$dst, $src}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000313 [(store FR64:$src, addr:$dst)]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000314
Chris Lattner941cc4562006-10-07 20:55:57 +0000315/// scalar_sse12_fp_binop_rm - Scalar SSE binops come in four basic forms:
316/// 1. f32 vs f64 - These come in SSE1/SSE2 forms for float/doubles.
317/// 2. rr vs rm - They include a reg+reg form and a ref+mem form.
318///
319/// In addition, scalar SSE ops have an intrinsic form. This form is unlike the
320/// normal form, in that they take an entire vector (instead of a scalar) and
321/// leave the top elements undefined. This adds another two variants of the
322/// above permutations, giving us 8 forms for 'instruction'.
323///
Chris Lattner6f987732006-10-07 21:17:13 +0000324let isTwoAddress = 1 in {
Chris Lattnerd2c99d52006-10-07 20:35:44 +0000325multiclass scalar_sse12_fp_binop_rm<bits<8> opc, string OpcodeStr,
Chris Lattner941cc4562006-10-07 20:55:57 +0000326 SDNode OpNode, Intrinsic F32Int,
327 Intrinsic F64Int, bit Commutable = 0> {
328 // Scalar operation, reg+reg.
Chris Lattnerd2c99d52006-10-07 20:35:44 +0000329 def SSrr : SSI<opc, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
330 !strconcat(OpcodeStr, "ss {$src2, $dst|$dst, $src2"),
331 [(set FR32:$dst, (OpNode FR32:$src1, FR32:$src2))]> {
332 let isCommutable = Commutable;
333 }
334 def SDrr : SDI<opc, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
335 !strconcat(OpcodeStr, "sd {$src2, $dst|$dst, $src2"),
336 [(set FR64:$dst, (OpNode FR64:$src1, FR64:$src2))]> {
337 let isCommutable = Commutable;
338 }
Chris Lattner941cc4562006-10-07 20:55:57 +0000339 // Scalar operation, reg+mem.
Chris Lattnerd2c99d52006-10-07 20:35:44 +0000340 def SSrm : SSI<opc, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f32mem:$src2),
341 !strconcat(OpcodeStr, "ss {$src2, $dst|$dst, $src2"),
Chris Lattner3a7cd952006-10-07 21:55:32 +0000342 [(set FR32:$dst, (OpNode FR32:$src1, (load addr:$src2)))]>;
Chris Lattnerd2c99d52006-10-07 20:35:44 +0000343 def SDrm : SDI<opc, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f64mem:$src2),
344 !strconcat(OpcodeStr, "sd {$src2, $dst|$dst, $src2"),
Chris Lattner3a7cd952006-10-07 21:55:32 +0000345 [(set FR64:$dst, (OpNode FR64:$src1, (load addr:$src2)))]>;
Chris Lattner941cc4562006-10-07 20:55:57 +0000346
347 // Vector intrinsic operation, reg+reg.
348 def SSrr_Int : SSI<opc, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
349 !strconcat(OpcodeStr, "ss {$src2, $dst|$dst, $src2"),
350 [(set VR128:$dst, (F32Int VR128:$src1, VR128:$src2))]> {
351 let isCommutable = Commutable;
352 }
353 def SDrr_Int : SDI<opc, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
354 !strconcat(OpcodeStr, "sd {$src2, $dst|$dst, $src2"),
355 [(set VR128:$dst, (F64Int VR128:$src1, VR128:$src2))]> {
356 let isCommutable = Commutable;
357 }
358 // Vector intrinsic operation, reg+mem.
Chris Lattner3a7cd952006-10-07 21:55:32 +0000359 def SSrm_Int : SSI<opc, MRMSrcMem, (ops VR128:$dst, VR128:$src1, ssmem:$src2),
Chris Lattner941cc4562006-10-07 20:55:57 +0000360 !strconcat(OpcodeStr, "ss {$src2, $dst|$dst, $src2"),
361 [(set VR128:$dst, (F32Int VR128:$src1,
Chris Lattner3a7cd952006-10-07 21:55:32 +0000362 sse_load_f32:$src2))]>;
363 def SDrm_Int : SDI<opc, MRMSrcMem, (ops VR128:$dst, VR128:$src1, sdmem:$src2),
Chris Lattner941cc4562006-10-07 20:55:57 +0000364 !strconcat(OpcodeStr, "sd {$src2, $dst|$dst, $src2"),
365 [(set VR128:$dst, (F64Int VR128:$src1,
Chris Lattner3a7cd952006-10-07 21:55:32 +0000366 sse_load_f64:$src2))]>;
Chris Lattnerd2c99d52006-10-07 20:35:44 +0000367}
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000368}
369
Chris Lattnerd2c99d52006-10-07 20:35:44 +0000370// Arithmetic instructions
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000371
Chris Lattner941cc4562006-10-07 20:55:57 +0000372defm ADD : scalar_sse12_fp_binop_rm<0x58, "add", fadd,
373 int_x86_sse_add_ss, int_x86_sse2_add_sd, 1>;
374defm MUL : scalar_sse12_fp_binop_rm<0x59, "mul", fmul,
375 int_x86_sse_mul_ss, int_x86_sse2_mul_sd, 1>;
376defm SUB : scalar_sse12_fp_binop_rm<0x5C, "sub", fsub,
377 int_x86_sse_sub_ss, int_x86_sse2_sub_sd>;
378defm DIV : scalar_sse12_fp_binop_rm<0x5E, "div", fdiv,
379 int_x86_sse_div_ss, int_x86_sse2_div_sd>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000380
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000381
Evan Cheng8703be42006-04-04 19:12:30 +0000382def SQRTSSr : SSI<0x51, MRMSrcReg, (ops FR32:$dst, FR32:$src),
383 "sqrtss {$src, $dst|$dst, $src}",
384 [(set FR32:$dst, (fsqrt FR32:$src))]>;
385def SQRTSSm : SSI<0x51, MRMSrcMem, (ops FR32:$dst, f32mem:$src),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000386 "sqrtss {$src, $dst|$dst, $src}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000387 [(set FR32:$dst, (fsqrt (loadf32 addr:$src)))]>;
Evan Cheng8703be42006-04-04 19:12:30 +0000388def SQRTSDr : SDI<0x51, MRMSrcReg, (ops FR64:$dst, FR64:$src),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000389 "sqrtsd {$src, $dst|$dst, $src}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000390 [(set FR64:$dst, (fsqrt FR64:$src))]>;
Evan Cheng8703be42006-04-04 19:12:30 +0000391def SQRTSDm : SDI<0x51, MRMSrcMem, (ops FR64:$dst, f64mem:$src),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000392 "sqrtsd {$src, $dst|$dst, $src}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000393 [(set FR64:$dst, (fsqrt (loadf64 addr:$src)))]>;
394
Chris Lattner941cc4562006-10-07 20:55:57 +0000395class SS_Intrr<bits<8> o, string OpcodeStr, Intrinsic IntId>
396 : SSI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
397 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
398 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, VR128:$src2)))]>;
399class SS_Intrm<bits<8> o, string OpcodeStr, Intrinsic IntId>
Chris Lattner3a7cd952006-10-07 21:55:32 +0000400 : SSI<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, ssmem:$src2),
Chris Lattner941cc4562006-10-07 20:55:57 +0000401 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
Chris Lattner3a7cd952006-10-07 21:55:32 +0000402 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, sse_load_f32:$src2)))]>;
Chris Lattner941cc4562006-10-07 20:55:57 +0000403class SD_Intrr<bits<8> o, string OpcodeStr, Intrinsic IntId>
404 : SDI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
405 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
406 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, VR128:$src2)))]>;
407class SD_Intrm<bits<8> o, string OpcodeStr, Intrinsic IntId>
Chris Lattner3a7cd952006-10-07 21:55:32 +0000408 : SDI<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, sdmem:$src2),
Chris Lattner941cc4562006-10-07 20:55:57 +0000409 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
Chris Lattner3a7cd952006-10-07 21:55:32 +0000410 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, sse_load_f64:$src2)))]>;
Chris Lattner941cc4562006-10-07 20:55:57 +0000411
412
Evan Chengc46349d2006-03-28 23:51:43 +0000413// Aliases to match intrinsics which expect XMM operand(s).
Evan Chengc46349d2006-03-28 23:51:43 +0000414
Chris Lattner941cc4562006-10-07 20:55:57 +0000415defm SQRTSS_Int : SS_IntUnary<0x51, "sqrtss" , int_x86_sse_sqrt_ss>;
416defm SQRTSD_Int : SD_IntUnary<0x51, "sqrtsd" , int_x86_sse2_sqrt_sd>;
417defm RSQRTSS_Int : SS_IntUnary<0x52, "rsqrtss", int_x86_sse_rsqrt_ss>;
418defm RCPSS_Int : SS_IntUnary<0x53, "rcpss" , int_x86_sse_rcp_ss>;
Chris Lattner3b837852006-10-07 05:13:26 +0000419
Evan Chengc46349d2006-03-28 23:51:43 +0000420let isTwoAddress = 1 in {
Evan Chengb5e406a2006-05-30 23:47:30 +0000421let isCommutable = 1 in {
Chris Lattnera0ea63d2006-10-07 05:26:13 +0000422def Int_MAXSSrr : SS_Intrr<0x5F, "maxss", int_x86_sse_max_ss>;
423def Int_MAXSDrr : SD_Intrr<0x5F, "maxsd", int_x86_sse2_max_sd>;
424def Int_MINSSrr : SS_Intrr<0x5D, "minss", int_x86_sse_min_ss>;
425def Int_MINSDrr : SD_Intrr<0x5D, "minsd", int_x86_sse2_min_sd>;
Evan Chengb5e406a2006-05-30 23:47:30 +0000426}
Chris Lattnera0ea63d2006-10-07 05:26:13 +0000427def Int_MAXSSrm : SS_Intrm<0x5F, "maxss", int_x86_sse_max_ss>;
428def Int_MAXSDrm : SD_Intrm<0x5F, "maxsd", int_x86_sse2_max_sd>;
429def Int_MINSSrm : SS_Intrm<0x5D, "minss", int_x86_sse_min_ss>;
430def Int_MINSDrm : SD_Intrm<0x5D, "minsd", int_x86_sse2_min_sd>;
Evan Chengc46349d2006-03-28 23:51:43 +0000431}
432
433// Conversion instructions
Evan Cheng069287d2006-05-16 07:21:53 +0000434def CVTTSS2SIrr: SSI<0x2C, MRMSrcReg, (ops GR32:$dst, FR32:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000435 "cvttss2si {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000436 [(set GR32:$dst, (fp_to_sint FR32:$src))]>;
437def CVTTSS2SIrm: SSI<0x2C, MRMSrcMem, (ops GR32:$dst, f32mem:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000438 "cvttss2si {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000439 [(set GR32:$dst, (fp_to_sint (loadf32 addr:$src)))]>;
440def CVTTSD2SIrr: SDI<0x2C, MRMSrcReg, (ops GR32:$dst, FR64:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000441 "cvttsd2si {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000442 [(set GR32:$dst, (fp_to_sint FR64:$src))]>;
443def CVTTSD2SIrm: SDI<0x2C, MRMSrcMem, (ops GR32:$dst, f64mem:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000444 "cvttsd2si {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000445 [(set GR32:$dst, (fp_to_sint (loadf64 addr:$src)))]>;
Evan Chengc46349d2006-03-28 23:51:43 +0000446def CVTSD2SSrr: SDI<0x5A, MRMSrcReg, (ops FR32:$dst, FR64:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000447 "cvtsd2ss {$src, $dst|$dst, $src}",
448 [(set FR32:$dst, (fround FR64:$src))]>;
Evan Chengc46349d2006-03-28 23:51:43 +0000449def CVTSD2SSrm: SDI<0x5A, MRMSrcMem, (ops FR32:$dst, f64mem:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000450 "cvtsd2ss {$src, $dst|$dst, $src}",
451 [(set FR32:$dst, (fround (loadf64 addr:$src)))]>;
Evan Cheng069287d2006-05-16 07:21:53 +0000452def CVTSI2SSrr: SSI<0x2A, MRMSrcReg, (ops FR32:$dst, GR32:$src),
Evan Chengc46349d2006-03-28 23:51:43 +0000453 "cvtsi2ss {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000454 [(set FR32:$dst, (sint_to_fp GR32:$src))]>;
Evan Chengc46349d2006-03-28 23:51:43 +0000455def CVTSI2SSrm: SSI<0x2A, MRMSrcMem, (ops FR32:$dst, i32mem:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000456 "cvtsi2ss {$src, $dst|$dst, $src}",
457 [(set FR32:$dst, (sint_to_fp (loadi32 addr:$src)))]>;
Evan Cheng069287d2006-05-16 07:21:53 +0000458def CVTSI2SDrr: SDI<0x2A, MRMSrcReg, (ops FR64:$dst, GR32:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000459 "cvtsi2sd {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000460 [(set FR64:$dst, (sint_to_fp GR32:$src))]>;
Evan Chengc46349d2006-03-28 23:51:43 +0000461def CVTSI2SDrm: SDI<0x2A, MRMSrcMem, (ops FR64:$dst, i32mem:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000462 "cvtsi2sd {$src, $dst|$dst, $src}",
463 [(set FR64:$dst, (sint_to_fp (loadi32 addr:$src)))]>;
Evan Chengd2a6d542006-04-12 23:42:44 +0000464
Evan Chengc46349d2006-03-28 23:51:43 +0000465// SSE2 instructions with XS prefix
466def CVTSS2SDrr: I<0x5A, MRMSrcReg, (ops FR64:$dst, FR32:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000467 "cvtss2sd {$src, $dst|$dst, $src}",
468 [(set FR64:$dst, (fextend FR32:$src))]>, XS,
Evan Chengc46349d2006-03-28 23:51:43 +0000469 Requires<[HasSSE2]>;
470def CVTSS2SDrm: I<0x5A, MRMSrcMem, (ops FR64:$dst, f32mem:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000471 "cvtss2sd {$src, $dst|$dst, $src}",
Evan Cheng466685d2006-10-09 20:57:25 +0000472 [(set FR64:$dst, (extloadf32 addr:$src))]>, XS,
Evan Chengc46349d2006-03-28 23:51:43 +0000473 Requires<[HasSSE2]>;
474
Evan Chengd2a6d542006-04-12 23:42:44 +0000475// Match intrinsics which expect XMM operand(s).
Evan Cheng190717d2006-05-31 19:00:07 +0000476def Int_CVTSS2SIrr: SSI<0x2D, MRMSrcReg, (ops GR32:$dst, VR128:$src),
477 "cvtss2si {$src, $dst|$dst, $src}",
478 [(set GR32:$dst, (int_x86_sse_cvtss2si VR128:$src))]>;
479def Int_CVTSS2SIrm: SSI<0x2D, MRMSrcMem, (ops GR32:$dst, f32mem:$src),
480 "cvtss2si {$src, $dst|$dst, $src}",
481 [(set GR32:$dst, (int_x86_sse_cvtss2si
Chris Lattner15258d52006-10-07 06:17:43 +0000482 (load addr:$src)))]>;
Evan Cheng190717d2006-05-31 19:00:07 +0000483def Int_CVTSD2SIrr: SDI<0x2D, MRMSrcReg, (ops GR32:$dst, VR128:$src),
484 "cvtsd2si {$src, $dst|$dst, $src}",
485 [(set GR32:$dst, (int_x86_sse2_cvtsd2si VR128:$src))]>;
486def Int_CVTSD2SIrm: SDI<0x2D, MRMSrcMem, (ops GR32:$dst, f128mem:$src),
487 "cvtsd2si {$src, $dst|$dst, $src}",
488 [(set GR32:$dst, (int_x86_sse2_cvtsd2si
Chris Lattner15258d52006-10-07 06:17:43 +0000489 (load addr:$src)))]>;
Evan Chengd2a6d542006-04-12 23:42:44 +0000490
491// Aliases for intrinsics
Evan Cheng069287d2006-05-16 07:21:53 +0000492def Int_CVTTSS2SIrr: SSI<0x2C, MRMSrcReg, (ops GR32:$dst, VR128:$src),
Evan Chengd2a6d542006-04-12 23:42:44 +0000493 "cvttss2si {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000494 [(set GR32:$dst, (int_x86_sse_cvttss2si VR128:$src))]>;
495def Int_CVTTSS2SIrm: SSI<0x2C, MRMSrcMem, (ops GR32:$dst, f32mem:$src),
Evan Chengd2a6d542006-04-12 23:42:44 +0000496 "cvttss2si {$src, $dst|$dst, $src}",
Chris Lattner15258d52006-10-07 06:17:43 +0000497 [(set GR32:$dst, (int_x86_sse_cvttss2si(load addr:$src)))]>;
Evan Cheng069287d2006-05-16 07:21:53 +0000498def Int_CVTTSD2SIrr: SDI<0x2C, MRMSrcReg, (ops GR32:$dst, VR128:$src),
Evan Chengd03db7a2006-04-12 05:20:24 +0000499 "cvttsd2si {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000500 [(set GR32:$dst, (int_x86_sse2_cvttsd2si VR128:$src))]>;
501def Int_CVTTSD2SIrm: SDI<0x2C, MRMSrcMem, (ops GR32:$dst, f128mem:$src),
Evan Chengd03db7a2006-04-12 05:20:24 +0000502 "cvttsd2si {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000503 [(set GR32:$dst, (int_x86_sse2_cvttsd2si
Chris Lattner15258d52006-10-07 06:17:43 +0000504 (load addr:$src)))]>;
Evan Chengd03db7a2006-04-12 05:20:24 +0000505
Evan Chengd2a6d542006-04-12 23:42:44 +0000506let isTwoAddress = 1 in {
507def Int_CVTSI2SSrr: SSI<0x2A, MRMSrcReg,
Evan Cheng069287d2006-05-16 07:21:53 +0000508 (ops VR128:$dst, VR128:$src1, GR32:$src2),
Evan Chengd2a6d542006-04-12 23:42:44 +0000509 "cvtsi2ss {$src2, $dst|$dst, $src2}",
510 [(set VR128:$dst, (int_x86_sse_cvtsi2ss VR128:$src1,
Evan Cheng069287d2006-05-16 07:21:53 +0000511 GR32:$src2))]>;
Evan Chengd2a6d542006-04-12 23:42:44 +0000512def Int_CVTSI2SSrm: SSI<0x2A, MRMSrcMem,
513 (ops VR128:$dst, VR128:$src1, i32mem:$src2),
514 "cvtsi2ss {$src2, $dst|$dst, $src2}",
515 [(set VR128:$dst, (int_x86_sse_cvtsi2ss VR128:$src1,
516 (loadi32 addr:$src2)))]>;
517}
Evan Chengd03db7a2006-04-12 05:20:24 +0000518
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000519// Comparison instructions
520let isTwoAddress = 1 in {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000521def CMPSSrr : SSI<0xC2, MRMSrcReg,
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000522 (ops FR32:$dst, FR32:$src1, FR32:$src, SSECC:$cc),
Evan Cheng0876aa52006-03-30 06:21:22 +0000523 "cmp${cc}ss {$src, $dst|$dst, $src}",
524 []>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000525def CMPSSrm : SSI<0xC2, MRMSrcMem,
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000526 (ops FR32:$dst, FR32:$src1, f32mem:$src, SSECC:$cc),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000527 "cmp${cc}ss {$src, $dst|$dst, $src}", []>;
528def CMPSDrr : SDI<0xC2, MRMSrcReg,
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000529 (ops FR64:$dst, FR64:$src1, FR64:$src, SSECC:$cc),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000530 "cmp${cc}sd {$src, $dst|$dst, $src}", []>;
531def CMPSDrm : SDI<0xC2, MRMSrcMem,
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000532 (ops FR64:$dst, FR64:$src1, f64mem:$src, SSECC:$cc),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000533 "cmp${cc}sd {$src, $dst|$dst, $src}", []>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000534}
535
Evan Cheng470a6ad2006-02-22 02:26:30 +0000536def UCOMISSrr: PSI<0x2E, MRMSrcReg, (ops FR32:$src1, FR32:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000537 "ucomiss {$src2, $src1|$src1, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000538 [(X86cmp FR32:$src1, FR32:$src2)]>;
539def UCOMISSrm: PSI<0x2E, MRMSrcMem, (ops FR32:$src1, f32mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000540 "ucomiss {$src2, $src1|$src1, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000541 [(X86cmp FR32:$src1, (loadf32 addr:$src2))]>;
542def UCOMISDrr: PDI<0x2E, MRMSrcReg, (ops FR64:$src1, FR64:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000543 "ucomisd {$src2, $src1|$src1, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000544 [(X86cmp FR64:$src1, FR64:$src2)]>;
545def UCOMISDrm: PDI<0x2E, MRMSrcMem, (ops FR64:$src1, f64mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000546 "ucomisd {$src2, $src1|$src1, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000547 [(X86cmp FR64:$src1, (loadf64 addr:$src2))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000548
Evan Cheng0876aa52006-03-30 06:21:22 +0000549// Aliases to match intrinsics which expect XMM operand(s).
550let isTwoAddress = 1 in {
551def Int_CMPSSrr : SSI<0xC2, MRMSrcReg,
552 (ops VR128:$dst, VR128:$src1, VR128:$src, SSECC:$cc),
553 "cmp${cc}ss {$src, $dst|$dst, $src}",
554 [(set VR128:$dst, (int_x86_sse_cmp_ss VR128:$src1,
555 VR128:$src, imm:$cc))]>;
556def Int_CMPSSrm : SSI<0xC2, MRMSrcMem,
557 (ops VR128:$dst, VR128:$src1, f32mem:$src, SSECC:$cc),
558 "cmp${cc}ss {$src, $dst|$dst, $src}",
559 [(set VR128:$dst, (int_x86_sse_cmp_ss VR128:$src1,
560 (load addr:$src), imm:$cc))]>;
561def Int_CMPSDrr : SDI<0xC2, MRMSrcReg,
562 (ops VR128:$dst, VR128:$src1, VR128:$src, SSECC:$cc),
563 "cmp${cc}sd {$src, $dst|$dst, $src}", []>;
564def Int_CMPSDrm : SDI<0xC2, MRMSrcMem,
565 (ops VR128:$dst, VR128:$src1, f64mem:$src, SSECC:$cc),
566 "cmp${cc}sd {$src, $dst|$dst, $src}", []>;
567}
568
Evan Cheng6be2c582006-04-05 23:38:46 +0000569def Int_UCOMISSrr: PSI<0x2E, MRMSrcReg, (ops VR128:$src1, VR128:$src2),
570 "ucomiss {$src2, $src1|$src1, $src2}",
571 [(X86ucomi (v4f32 VR128:$src1), VR128:$src2)]>;
572def Int_UCOMISSrm: PSI<0x2E, MRMSrcMem, (ops VR128:$src1, f128mem:$src2),
573 "ucomiss {$src2, $src1|$src1, $src2}",
Chris Lattner15258d52006-10-07 06:17:43 +0000574 [(X86ucomi (v4f32 VR128:$src1), (load addr:$src2))]>;
Evan Cheng6be2c582006-04-05 23:38:46 +0000575def Int_UCOMISDrr: PDI<0x2E, MRMSrcReg, (ops VR128:$src1, VR128:$src2),
576 "ucomisd {$src2, $src1|$src1, $src2}",
577 [(X86ucomi (v2f64 VR128:$src1), (v2f64 VR128:$src2))]>;
578def Int_UCOMISDrm: PDI<0x2E, MRMSrcMem, (ops VR128:$src1, f128mem:$src2),
579 "ucomisd {$src2, $src1|$src1, $src2}",
Chris Lattner15258d52006-10-07 06:17:43 +0000580 [(X86ucomi (v2f64 VR128:$src1), (load addr:$src2))]>;
Evan Cheng6be2c582006-04-05 23:38:46 +0000581
582def Int_COMISSrr: PSI<0x2F, MRMSrcReg, (ops VR128:$src1, VR128:$src2),
583 "comiss {$src2, $src1|$src1, $src2}",
584 [(X86comi (v4f32 VR128:$src1), VR128:$src2)]>;
585def Int_COMISSrm: PSI<0x2F, MRMSrcMem, (ops VR128:$src1, f128mem:$src2),
586 "comiss {$src2, $src1|$src1, $src2}",
Chris Lattner15258d52006-10-07 06:17:43 +0000587 [(X86comi (v4f32 VR128:$src1), (load addr:$src2))]>;
Evan Cheng6be2c582006-04-05 23:38:46 +0000588def Int_COMISDrr: PDI<0x2F, MRMSrcReg, (ops VR128:$src1, VR128:$src2),
589 "comisd {$src2, $src1|$src1, $src2}",
590 [(X86comi (v2f64 VR128:$src1), (v2f64 VR128:$src2))]>;
591def Int_COMISDrm: PDI<0x2F, MRMSrcMem, (ops VR128:$src1, f128mem:$src2),
592 "comisd {$src2, $src1|$src1, $src2}",
Chris Lattner15258d52006-10-07 06:17:43 +0000593 [(X86comi (v2f64 VR128:$src1), (load addr:$src2))]>;
Evan Cheng0876aa52006-03-30 06:21:22 +0000594
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000595// Aliases of packed instructions for scalar use. These all have names that
596// start with 'Fs'.
597
598// Alias instructions that map fld0 to pxor for sse.
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000599def FsFLD0SS : I<0xEF, MRMInitReg, (ops FR32:$dst),
600 "pxor $dst, $dst", [(set FR32:$dst, fp32imm0)]>,
601 Requires<[HasSSE1]>, TB, OpSize;
602def FsFLD0SD : I<0xEF, MRMInitReg, (ops FR64:$dst),
603 "pxor $dst, $dst", [(set FR64:$dst, fp64imm0)]>,
604 Requires<[HasSSE2]>, TB, OpSize;
605
606// Alias instructions to do FR32 / FR64 reg-to-reg copy using movaps / movapd.
607// Upper bits are disregarded.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000608def FsMOVAPSrr : PSI<0x28, MRMSrcReg, (ops FR32:$dst, FR32:$src),
609 "movaps {$src, $dst|$dst, $src}", []>;
610def FsMOVAPDrr : PDI<0x28, MRMSrcReg, (ops FR64:$dst, FR64:$src),
611 "movapd {$src, $dst|$dst, $src}", []>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000612
613// Alias instructions to load FR32 / FR64 from f128mem using movaps / movapd.
614// Upper bits are disregarded.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000615def FsMOVAPSrm : PSI<0x28, MRMSrcMem, (ops FR32:$dst, f128mem:$src),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000616 "movaps {$src, $dst|$dst, $src}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000617 [(set FR32:$dst, (X86loadpf32 addr:$src))]>;
618def FsMOVAPDrm : PDI<0x28, MRMSrcMem, (ops FR64:$dst, f128mem:$src),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000619 "movapd {$src, $dst|$dst, $src}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000620 [(set FR64:$dst, (X86loadpf64 addr:$src))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000621
622// Alias bitwise logical operations using SSE logical ops on packed FP values.
623let isTwoAddress = 1 in {
624let isCommutable = 1 in {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000625def FsANDPSrr : PSI<0x54, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000626 "andps {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000627 [(set FR32:$dst, (X86fand FR32:$src1, FR32:$src2))]>;
628def FsANDPDrr : PDI<0x54, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000629 "andpd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000630 [(set FR64:$dst, (X86fand FR64:$src1, FR64:$src2))]>;
631def FsORPSrr : PSI<0x56, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
632 "orps {$src2, $dst|$dst, $src2}", []>;
633def FsORPDrr : PDI<0x56, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
634 "orpd {$src2, $dst|$dst, $src2}", []>;
635def FsXORPSrr : PSI<0x57, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000636 "xorps {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000637 [(set FR32:$dst, (X86fxor FR32:$src1, FR32:$src2))]>;
638def FsXORPDrr : PDI<0x57, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000639 "xorpd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000640 [(set FR64:$dst, (X86fxor FR64:$src1, FR64:$src2))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000641}
Evan Cheng470a6ad2006-02-22 02:26:30 +0000642def FsANDPSrm : PSI<0x54, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f128mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000643 "andps {$src2, $dst|$dst, $src2}",
644 [(set FR32:$dst, (X86fand FR32:$src1,
Evan Cheng470a6ad2006-02-22 02:26:30 +0000645 (X86loadpf32 addr:$src2)))]>;
646def FsANDPDrm : PDI<0x54, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f128mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000647 "andpd {$src2, $dst|$dst, $src2}",
648 [(set FR64:$dst, (X86fand FR64:$src1,
Evan Cheng470a6ad2006-02-22 02:26:30 +0000649 (X86loadpf64 addr:$src2)))]>;
650def FsORPSrm : PSI<0x56, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f128mem:$src2),
651 "orps {$src2, $dst|$dst, $src2}", []>;
652def FsORPDrm : PDI<0x56, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f128mem:$src2),
653 "orpd {$src2, $dst|$dst, $src2}", []>;
654def FsXORPSrm : PSI<0x57, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f128mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000655 "xorps {$src2, $dst|$dst, $src2}",
656 [(set FR32:$dst, (X86fxor FR32:$src1,
Evan Cheng470a6ad2006-02-22 02:26:30 +0000657 (X86loadpf32 addr:$src2)))]>;
658def FsXORPDrm : PDI<0x57, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f128mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000659 "xorpd {$src2, $dst|$dst, $src2}",
660 [(set FR64:$dst, (X86fxor FR64:$src1,
Evan Cheng470a6ad2006-02-22 02:26:30 +0000661 (X86loadpf64 addr:$src2)))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000662
Evan Cheng470a6ad2006-02-22 02:26:30 +0000663def FsANDNPSrr : PSI<0x55, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
664 "andnps {$src2, $dst|$dst, $src2}", []>;
665def FsANDNPSrm : PSI<0x55, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f128mem:$src2),
666 "andnps {$src2, $dst|$dst, $src2}", []>;
667def FsANDNPDrr : PDI<0x55, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
668 "andnpd {$src2, $dst|$dst, $src2}", []>;
669def FsANDNPDrm : PDI<0x55, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f128mem:$src2),
670 "andnpd {$src2, $dst|$dst, $src2}", []>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000671}
672
673//===----------------------------------------------------------------------===//
Evan Cheng9ab1ac52006-04-14 23:32:40 +0000674// SSE packed FP Instructions
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000675//===----------------------------------------------------------------------===//
676
Evan Chengc12e6c42006-03-19 09:38:54 +0000677// Some 'special' instructions
678def IMPLICIT_DEF_VR128 : I<0, Pseudo, (ops VR128:$dst),
679 "#IMPLICIT_DEF $dst",
680 [(set VR128:$dst, (v4f32 (undef)))]>,
681 Requires<[HasSSE1]>;
682
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000683// Move Instructions
Evan Cheng2246f842006-03-18 01:23:20 +0000684def MOVAPSrr : PSI<0x28, MRMSrcReg, (ops VR128:$dst, VR128:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000685 "movaps {$src, $dst|$dst, $src}", []>;
Evan Cheng2246f842006-03-18 01:23:20 +0000686def MOVAPSrm : PSI<0x28, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000687 "movaps {$src, $dst|$dst, $src}",
Evan Cheng2246f842006-03-18 01:23:20 +0000688 [(set VR128:$dst, (loadv4f32 addr:$src))]>;
689def MOVAPDrr : PDI<0x28, MRMSrcReg, (ops VR128:$dst, VR128:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000690 "movapd {$src, $dst|$dst, $src}", []>;
Evan Cheng2246f842006-03-18 01:23:20 +0000691def MOVAPDrm : PDI<0x28, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000692 "movapd {$src, $dst|$dst, $src}",
Evan Cheng2246f842006-03-18 01:23:20 +0000693 [(set VR128:$dst, (loadv2f64 addr:$src))]>;
Evan Chengffcb95b2006-02-21 19:13:53 +0000694
Evan Cheng2246f842006-03-18 01:23:20 +0000695def MOVAPSmr : PSI<0x29, MRMDestMem, (ops f128mem:$dst, VR128:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000696 "movaps {$src, $dst|$dst, $src}",
Evan Cheng2246f842006-03-18 01:23:20 +0000697 [(store (v4f32 VR128:$src), addr:$dst)]>;
698def MOVAPDmr : PDI<0x29, MRMDestMem, (ops f128mem:$dst, VR128:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000699 "movapd {$src, $dst|$dst, $src}",
Evan Cheng2246f842006-03-18 01:23:20 +0000700 [(store (v2f64 VR128:$src), addr:$dst)]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000701
Evan Cheng2246f842006-03-18 01:23:20 +0000702def MOVUPSrr : PSI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000703 "movups {$src, $dst|$dst, $src}", []>;
Evan Chengd8e82232006-04-16 07:02:22 +0000704def MOVUPSrm : PSI<0x10, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
Evan Chengaa9fb8c2006-04-10 21:11:06 +0000705 "movups {$src, $dst|$dst, $src}",
706 [(set VR128:$dst, (int_x86_sse_loadu_ps addr:$src))]>;
Evan Chengd8e82232006-04-16 07:02:22 +0000707def MOVUPSmr : PSI<0x11, MRMDestMem, (ops f128mem:$dst, VR128:$src),
Evan Chengaa9fb8c2006-04-10 21:11:06 +0000708 "movups {$src, $dst|$dst, $src}",
709 [(int_x86_sse_storeu_ps addr:$dst, VR128:$src)]>;
Evan Cheng2246f842006-03-18 01:23:20 +0000710def MOVUPDrr : PDI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000711 "movupd {$src, $dst|$dst, $src}", []>;
Evan Cheng2246f842006-03-18 01:23:20 +0000712def MOVUPDrm : PDI<0x10, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
Evan Chengaa9fb8c2006-04-10 21:11:06 +0000713 "movupd {$src, $dst|$dst, $src}",
714 [(set VR128:$dst, (int_x86_sse2_loadu_pd addr:$src))]>;
Evan Cheng2246f842006-03-18 01:23:20 +0000715def MOVUPDmr : PDI<0x11, MRMDestMem, (ops f128mem:$dst, VR128:$src),
Evan Chengaa9fb8c2006-04-10 21:11:06 +0000716 "movupd {$src, $dst|$dst, $src}",
717 [(int_x86_sse2_storeu_pd addr:$dst, VR128:$src)]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000718
Evan Cheng4fcb9222006-03-28 02:43:26 +0000719let isTwoAddress = 1 in {
Evan Chengfd111b52006-04-19 21:15:24 +0000720let AddedComplexity = 20 in {
Evan Cheng9bbfd4f2006-03-28 07:01:28 +0000721def MOVLPSrm : PSI<0x12, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2),
Evan Cheng5ced1d82006-04-06 23:23:56 +0000722 "movlps {$src2, $dst|$dst, $src2}",
723 [(set VR128:$dst,
724 (v4f32 (vector_shuffle VR128:$src1,
725 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))),
Evan Chengf66a0942006-04-19 18:20:17 +0000726 MOVLP_shuffle_mask)))]>;
Evan Cheng9bbfd4f2006-03-28 07:01:28 +0000727def MOVLPDrm : PDI<0x12, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2),
Evan Cheng5ced1d82006-04-06 23:23:56 +0000728 "movlpd {$src2, $dst|$dst, $src2}",
729 [(set VR128:$dst,
730 (v2f64 (vector_shuffle VR128:$src1,
731 (scalar_to_vector (loadf64 addr:$src2)),
732 MOVLP_shuffle_mask)))]>;
Evan Cheng4fcb9222006-03-28 02:43:26 +0000733def MOVHPSrm : PSI<0x16, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2),
Evan Cheng5ced1d82006-04-06 23:23:56 +0000734 "movhps {$src2, $dst|$dst, $src2}",
735 [(set VR128:$dst,
736 (v4f32 (vector_shuffle VR128:$src1,
737 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))),
Evan Chengf66a0942006-04-19 18:20:17 +0000738 MOVHP_shuffle_mask)))]>;
Evan Cheng4fcb9222006-03-28 02:43:26 +0000739def MOVHPDrm : PDI<0x16, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2),
740 "movhpd {$src2, $dst|$dst, $src2}",
741 [(set VR128:$dst,
742 (v2f64 (vector_shuffle VR128:$src1,
743 (scalar_to_vector (loadf64 addr:$src2)),
Evan Cheng5ced1d82006-04-06 23:23:56 +0000744 MOVHP_shuffle_mask)))]>;
Evan Cheng2dadaea2006-04-19 20:37:34 +0000745} // AddedComplexity
Evan Cheng4fcb9222006-03-28 02:43:26 +0000746}
747
Evan Cheng9bbfd4f2006-03-28 07:01:28 +0000748def MOVLPSmr : PSI<0x13, MRMDestMem, (ops f64mem:$dst, VR128:$src),
Evan Cheng664ade72006-04-07 21:20:58 +0000749 "movlps {$src, $dst|$dst, $src}",
750 [(store (f64 (vector_extract (bc_v2f64 (v4f32 VR128:$src)),
Evan Cheng015188f2006-06-15 08:14:54 +0000751 (iPTR 0))), addr:$dst)]>;
Evan Cheng9bbfd4f2006-03-28 07:01:28 +0000752def MOVLPDmr : PDI<0x13, MRMDestMem, (ops f64mem:$dst, VR128:$src),
Evan Cheng20e3ed12006-04-03 22:30:54 +0000753 "movlpd {$src, $dst|$dst, $src}",
754 [(store (f64 (vector_extract (v2f64 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +0000755 (iPTR 0))), addr:$dst)]>;
Evan Cheng9bbfd4f2006-03-28 07:01:28 +0000756
Evan Cheng664ade72006-04-07 21:20:58 +0000757// v2f64 extract element 1 is always custom lowered to unpack high to low
758// and extract element 0 so the non-store version isn't too horrible.
Evan Cheng2246f842006-03-18 01:23:20 +0000759def MOVHPSmr : PSI<0x17, MRMDestMem, (ops f64mem:$dst, VR128:$src),
Evan Cheng664ade72006-04-07 21:20:58 +0000760 "movhps {$src, $dst|$dst, $src}",
761 [(store (f64 (vector_extract
762 (v2f64 (vector_shuffle
763 (bc_v2f64 (v4f32 VR128:$src)), (undef),
Evan Cheng015188f2006-06-15 08:14:54 +0000764 UNPCKH_shuffle_mask)), (iPTR 0))),
Evan Cheng664ade72006-04-07 21:20:58 +0000765 addr:$dst)]>;
Evan Cheng2246f842006-03-18 01:23:20 +0000766def MOVHPDmr : PDI<0x17, MRMDestMem, (ops f64mem:$dst, VR128:$src),
Evan Cheng20e3ed12006-04-03 22:30:54 +0000767 "movhpd {$src, $dst|$dst, $src}",
768 [(store (f64 (vector_extract
769 (v2f64 (vector_shuffle VR128:$src, (undef),
Evan Cheng015188f2006-06-15 08:14:54 +0000770 UNPCKH_shuffle_mask)), (iPTR 0))),
Evan Cheng20e3ed12006-04-03 22:30:54 +0000771 addr:$dst)]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000772
Evan Cheng14aed5e2006-03-24 01:18:28 +0000773let isTwoAddress = 1 in {
Evan Chengf2ea84a2006-10-09 21:42:15 +0000774let AddedComplexity = 15 in {
Evan Cheng14aed5e2006-03-24 01:18:28 +0000775def MOVLHPSrr : PSI<0x16, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +0000776 "movlhps {$src2, $dst|$dst, $src2}",
777 [(set VR128:$dst,
Evan Cheng2064a2b2006-03-28 06:50:32 +0000778 (v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
Evan Cheng2dadaea2006-04-19 20:37:34 +0000779 MOVHP_shuffle_mask)))]>;
Evan Cheng2c0dbd02006-03-24 02:58:06 +0000780
Evan Cheng14aed5e2006-03-24 01:18:28 +0000781def MOVHLPSrr : PSI<0x12, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Chengbe296ac2006-03-28 06:53:49 +0000782 "movhlps {$src2, $dst|$dst, $src2}",
Evan Cheng4fcb9222006-03-28 02:43:26 +0000783 [(set VR128:$dst,
Evan Cheng2064a2b2006-03-28 06:50:32 +0000784 (v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
Evan Cheng4fcb9222006-03-28 02:43:26 +0000785 MOVHLPS_shuffle_mask)))]>;
Evan Cheng2dadaea2006-04-19 20:37:34 +0000786} // AddedComplexity
Evan Cheng14aed5e2006-03-24 01:18:28 +0000787}
Evan Cheng470a6ad2006-02-22 02:26:30 +0000788
Evan Chengd9539472006-04-14 21:59:03 +0000789def MOVSHDUPrr : S3SI<0x16, MRMSrcReg, (ops VR128:$dst, VR128:$src),
790 "movshdup {$src, $dst|$dst, $src}",
791 [(set VR128:$dst, (v4f32 (vector_shuffle
792 VR128:$src, (undef),
793 MOVSHDUP_shuffle_mask)))]>;
Evan Cheng06aef152006-04-16 18:11:28 +0000794def MOVSHDUPrm : S3SI<0x16, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
Evan Chengd9539472006-04-14 21:59:03 +0000795 "movshdup {$src, $dst|$dst, $src}",
796 [(set VR128:$dst, (v4f32 (vector_shuffle
797 (loadv4f32 addr:$src), (undef),
798 MOVSHDUP_shuffle_mask)))]>;
799
800def MOVSLDUPrr : S3SI<0x12, MRMSrcReg, (ops VR128:$dst, VR128:$src),
801 "movsldup {$src, $dst|$dst, $src}",
802 [(set VR128:$dst, (v4f32 (vector_shuffle
803 VR128:$src, (undef),
804 MOVSLDUP_shuffle_mask)))]>;
Evan Cheng06aef152006-04-16 18:11:28 +0000805def MOVSLDUPrm : S3SI<0x12, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
Evan Chengd9539472006-04-14 21:59:03 +0000806 "movsldup {$src, $dst|$dst, $src}",
807 [(set VR128:$dst, (v4f32 (vector_shuffle
808 (loadv4f32 addr:$src), (undef),
809 MOVSLDUP_shuffle_mask)))]>;
810
811def MOVDDUPrr : S3DI<0x12, MRMSrcReg, (ops VR128:$dst, VR128:$src),
812 "movddup {$src, $dst|$dst, $src}",
813 [(set VR128:$dst, (v2f64 (vector_shuffle
814 VR128:$src, (undef),
815 SSE_splat_v2_mask)))]>;
Evan Cheng06aef152006-04-16 18:11:28 +0000816def MOVDDUPrm : S3DI<0x12, MRMSrcMem, (ops VR128:$dst, f64mem:$src),
Evan Chengd9539472006-04-14 21:59:03 +0000817 "movddup {$src, $dst|$dst, $src}",
818 [(set VR128:$dst, (v2f64 (vector_shuffle
Evan Cheng06aef152006-04-16 18:11:28 +0000819 (scalar_to_vector (loadf64 addr:$src)),
820 (undef),
Evan Chengd9539472006-04-14 21:59:03 +0000821 SSE_splat_v2_mask)))]>;
822
Evan Cheng470a6ad2006-02-22 02:26:30 +0000823// SSE2 instructions without OpSize prefix
Evan Cheng190717d2006-05-31 19:00:07 +0000824def Int_CVTDQ2PSrr : I<0x5B, MRMSrcReg, (ops VR128:$dst, VR128:$src),
825 "cvtdq2ps {$src, $dst|$dst, $src}",
826 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps VR128:$src))]>,
827 TB, Requires<[HasSSE2]>;
828def Int_CVTDQ2PSrm : I<0x5B, MRMSrcMem, (ops VR128:$dst, i128mem:$src),
829 "cvtdq2ps {$src, $dst|$dst, $src}",
830 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps
Chris Lattner3b57a832006-10-07 06:27:03 +0000831 (bitconvert (loadv2i64 addr:$src))))]>,
Evan Cheng190717d2006-05-31 19:00:07 +0000832 TB, Requires<[HasSSE2]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000833
834// SSE2 instructions with XS prefix
Evan Cheng190717d2006-05-31 19:00:07 +0000835def Int_CVTDQ2PDrr : I<0xE6, MRMSrcReg, (ops VR128:$dst, VR128:$src),
836 "cvtdq2pd {$src, $dst|$dst, $src}",
837 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd VR128:$src))]>,
838 XS, Requires<[HasSSE2]>;
839def Int_CVTDQ2PDrm : I<0xE6, MRMSrcMem, (ops VR128:$dst, i64mem:$src),
840 "cvtdq2pd {$src, $dst|$dst, $src}",
841 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd
Chris Lattner3b57a832006-10-07 06:27:03 +0000842 (bitconvert (loadv2i64 addr:$src))))]>,
Evan Cheng190717d2006-05-31 19:00:07 +0000843 XS, Requires<[HasSSE2]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000844
Evan Cheng190717d2006-05-31 19:00:07 +0000845def Int_CVTPS2DQrr : PDI<0x5B, MRMSrcReg, (ops VR128:$dst, VR128:$src),
846 "cvtps2dq {$src, $dst|$dst, $src}",
847 [(set VR128:$dst, (int_x86_sse2_cvtps2dq VR128:$src))]>;
848def Int_CVTPS2DQrm : PDI<0x5B, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
849 "cvtps2dq {$src, $dst|$dst, $src}",
850 [(set VR128:$dst, (int_x86_sse2_cvtps2dq
Chris Lattner15258d52006-10-07 06:17:43 +0000851 (load addr:$src)))]>;
Evan Chengd03db7a2006-04-12 05:20:24 +0000852// SSE2 packed instructions with XS prefix
Evan Cheng190717d2006-05-31 19:00:07 +0000853def Int_CVTTPS2DQrr : I<0x5B, MRMSrcReg, (ops VR128:$dst, VR128:$src),
854 "cvttps2dq {$src, $dst|$dst, $src}",
855 [(set VR128:$dst, (int_x86_sse2_cvttps2dq VR128:$src))]>,
856 XS, Requires<[HasSSE2]>;
857def Int_CVTTPS2DQrm : I<0x5B, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
858 "cvttps2dq {$src, $dst|$dst, $src}",
859 [(set VR128:$dst, (int_x86_sse2_cvttps2dq
Chris Lattner15258d52006-10-07 06:17:43 +0000860 (load addr:$src)))]>,
Evan Cheng190717d2006-05-31 19:00:07 +0000861 XS, Requires<[HasSSE2]>;
Evan Chengd03db7a2006-04-12 05:20:24 +0000862
Evan Cheng470a6ad2006-02-22 02:26:30 +0000863// SSE2 packed instructions with XD prefix
Evan Cheng190717d2006-05-31 19:00:07 +0000864def Int_CVTPD2DQrr : I<0xE6, MRMSrcReg, (ops VR128:$dst, VR128:$src),
865 "cvtpd2dq {$src, $dst|$dst, $src}",
866 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq VR128:$src))]>,
867 XD, Requires<[HasSSE2]>;
868def Int_CVTPD2DQrm : I<0xE6, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
869 "cvtpd2dq {$src, $dst|$dst, $src}",
870 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq
Chris Lattner15258d52006-10-07 06:17:43 +0000871 (load addr:$src)))]>,
Evan Cheng190717d2006-05-31 19:00:07 +0000872 XD, Requires<[HasSSE2]>;
873def Int_CVTTPD2DQrr : PDI<0xE6, MRMSrcReg, (ops VR128:$dst, VR128:$src),
874 "cvttpd2dq {$src, $dst|$dst, $src}",
875 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq VR128:$src))]>;
876def Int_CVTTPD2DQrm : PDI<0xE6, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
877 "cvttpd2dq {$src, $dst|$dst, $src}",
878 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq
Chris Lattner15258d52006-10-07 06:17:43 +0000879 (load addr:$src)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000880
881// SSE2 instructions without OpSize prefix
Evan Cheng190717d2006-05-31 19:00:07 +0000882def Int_CVTPS2PDrr : I<0x5A, MRMSrcReg, (ops VR128:$dst, VR128:$src),
883 "cvtps2pd {$src, $dst|$dst, $src}",
884 [(set VR128:$dst, (int_x86_sse2_cvtps2pd VR128:$src))]>,
885 TB, Requires<[HasSSE2]>;
886def Int_CVTPS2PDrm : I<0x5A, MRMSrcReg, (ops VR128:$dst, f64mem:$src),
887 "cvtps2pd {$src, $dst|$dst, $src}",
888 [(set VR128:$dst, (int_x86_sse2_cvtps2pd
Chris Lattner15258d52006-10-07 06:17:43 +0000889 (load addr:$src)))]>,
Evan Cheng190717d2006-05-31 19:00:07 +0000890 TB, Requires<[HasSSE2]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000891
Evan Cheng190717d2006-05-31 19:00:07 +0000892def Int_CVTPD2PSrr : PDI<0x5A, MRMSrcReg, (ops VR128:$dst, VR128:$src),
893 "cvtpd2ps {$src, $dst|$dst, $src}",
894 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps VR128:$src))]>;
895def Int_CVTPD2PSrm : PDI<0x5A, MRMSrcReg, (ops VR128:$dst, f128mem:$src),
896 "cvtpd2ps {$src, $dst|$dst, $src}",
897 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps
Chris Lattner15258d52006-10-07 06:17:43 +0000898 (load addr:$src)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000899
Evan Chengd2a6d542006-04-12 23:42:44 +0000900// Match intrinsics which expect XMM operand(s).
901// Aliases for intrinsics
902let isTwoAddress = 1 in {
903def Int_CVTSI2SDrr: SDI<0x2A, MRMSrcReg,
Evan Cheng069287d2006-05-16 07:21:53 +0000904 (ops VR128:$dst, VR128:$src1, GR32:$src2),
Evan Chengd2a6d542006-04-12 23:42:44 +0000905 "cvtsi2sd {$src2, $dst|$dst, $src2}",
906 [(set VR128:$dst, (int_x86_sse2_cvtsi2sd VR128:$src1,
Evan Cheng069287d2006-05-16 07:21:53 +0000907 GR32:$src2))]>;
Evan Chengd2a6d542006-04-12 23:42:44 +0000908def Int_CVTSI2SDrm: SDI<0x2A, MRMSrcMem,
909 (ops VR128:$dst, VR128:$src1, i32mem:$src2),
910 "cvtsi2sd {$src2, $dst|$dst, $src2}",
911 [(set VR128:$dst, (int_x86_sse2_cvtsi2sd VR128:$src1,
912 (loadi32 addr:$src2)))]>;
913def Int_CVTSD2SSrr: SDI<0x5A, MRMSrcReg,
914 (ops VR128:$dst, VR128:$src1, VR128:$src2),
915 "cvtsd2ss {$src2, $dst|$dst, $src2}",
916 [(set VR128:$dst, (int_x86_sse2_cvtsd2ss VR128:$src1,
917 VR128:$src2))]>;
918def Int_CVTSD2SSrm: SDI<0x5A, MRMSrcMem,
919 (ops VR128:$dst, VR128:$src1, f64mem:$src2),
920 "cvtsd2ss {$src2, $dst|$dst, $src2}",
921 [(set VR128:$dst, (int_x86_sse2_cvtsd2ss VR128:$src1,
Chris Lattner15258d52006-10-07 06:17:43 +0000922 (load addr:$src2)))]>;
Evan Chengd2a6d542006-04-12 23:42:44 +0000923def Int_CVTSS2SDrr: I<0x5A, MRMSrcReg,
924 (ops VR128:$dst, VR128:$src1, VR128:$src2),
925 "cvtss2sd {$src2, $dst|$dst, $src2}",
926 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
927 VR128:$src2))]>, XS,
928 Requires<[HasSSE2]>;
929def Int_CVTSS2SDrm: I<0x5A, MRMSrcMem,
930 (ops VR128:$dst, VR128:$src1, f32mem:$src2),
931 "cvtss2sd {$src2, $dst|$dst, $src2}",
932 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
Chris Lattner15258d52006-10-07 06:17:43 +0000933 (load addr:$src2)))]>, XS,
Evan Chengd2a6d542006-04-12 23:42:44 +0000934 Requires<[HasSSE2]>;
935}
936
Chris Lattner6f987732006-10-07 21:17:13 +0000937/// packed_sse12_fp_binop_rm - Packed SSE binops come in four basic forms:
938/// 1. v4f32 vs v2f64 - These come in SSE1/SSE2 forms for float/doubles.
939/// 2. rr vs rm - They include a reg+reg form and a ref+mem form.
940///
Evan Cheng470a6ad2006-02-22 02:26:30 +0000941let isTwoAddress = 1 in {
Chris Lattner6f987732006-10-07 21:17:13 +0000942multiclass packed_sse12_fp_binop_rm<bits<8> opc, string OpcodeStr,
943 SDNode OpNode, bit Commutable = 0> {
944 // Packed operation, reg+reg.
945 def PSrr : PSI<opc, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
946 !strconcat(OpcodeStr, "ps {$src2, $dst|$dst, $src2"),
947 [(set VR128:$dst, (v4f32 (OpNode VR128:$src1, VR128:$src2)))]> {
948 let isCommutable = Commutable;
949 }
950 def PDrr : PDI<opc, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
951 !strconcat(OpcodeStr, "pd {$src2, $dst|$dst, $src2"),
952 [(set VR128:$dst, (v2f64 (OpNode VR128:$src1, VR128:$src2)))]> {
953 let isCommutable = Commutable;
954 }
955 // Packed operation, reg+mem.
956 def PSrm : PSI<opc, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
957 !strconcat(OpcodeStr, "ps {$src2, $dst|$dst, $src2"),
958 [(set VR128:$dst, (OpNode VR128:$src1, (loadv4f32 addr:$src2)))]>;
959 def PDrm : PDI<opc, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
960 !strconcat(OpcodeStr, "pd {$src2, $dst|$dst, $src2"),
961 [(set VR128:$dst, (OpNode VR128:$src1, (loadv2f64 addr:$src2)))]>;
962}
Evan Cheng470a6ad2006-02-22 02:26:30 +0000963}
964
Chris Lattner6f987732006-10-07 21:17:13 +0000965defm ADD : packed_sse12_fp_binop_rm<0x58, "add", fadd, 1>;
966defm MUL : packed_sse12_fp_binop_rm<0x59, "mul", fmul, 1>;
967defm DIV : packed_sse12_fp_binop_rm<0x5E, "div", fdiv>;
968defm SUB : packed_sse12_fp_binop_rm<0x5C, "sub", fsub>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000969
Chris Lattner6f987732006-10-07 21:17:13 +0000970// Arithmetic
971let isTwoAddress = 1 in {
Evan Chengd9539472006-04-14 21:59:03 +0000972def ADDSUBPSrr : S3DI<0xD0, MRMSrcReg,
973 (ops VR128:$dst, VR128:$src1, VR128:$src2),
974 "addsubps {$src2, $dst|$dst, $src2}",
975 [(set VR128:$dst, (int_x86_sse3_addsub_ps VR128:$src1,
976 VR128:$src2))]>;
977def ADDSUBPSrm : S3DI<0xD0, MRMSrcMem,
978 (ops VR128:$dst, VR128:$src1, f128mem:$src2),
979 "addsubps {$src2, $dst|$dst, $src2}",
980 [(set VR128:$dst, (int_x86_sse3_addsub_ps VR128:$src1,
Chris Lattner15258d52006-10-07 06:17:43 +0000981 (load addr:$src2)))]>;
Evan Chengd9539472006-04-14 21:59:03 +0000982def ADDSUBPDrr : S3I<0xD0, MRMSrcReg,
983 (ops VR128:$dst, VR128:$src1, VR128:$src2),
984 "addsubpd {$src2, $dst|$dst, $src2}",
985 [(set VR128:$dst, (int_x86_sse3_addsub_pd VR128:$src1,
986 VR128:$src2))]>;
987def ADDSUBPDrm : S3I<0xD0, MRMSrcMem,
988 (ops VR128:$dst, VR128:$src1, f128mem:$src2),
989 "addsubpd {$src2, $dst|$dst, $src2}",
990 [(set VR128:$dst, (int_x86_sse3_addsub_pd VR128:$src1,
Chris Lattner15258d52006-10-07 06:17:43 +0000991 (load addr:$src2)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000992}
993
Chris Lattner845fb752006-10-07 05:50:25 +0000994def SQRTPSr : PS_Intr<0x51, "sqrtps", int_x86_sse_sqrt_ps>;
995def SQRTPSm : PS_Intm<0x51, "sqrtps", int_x86_sse_sqrt_ps>;
996def SQRTPDr : PD_Intr<0x51, "sqrtpd", int_x86_sse2_sqrt_pd>;
997def SQRTPDm : PD_Intm<0x51, "sqrtpd", int_x86_sse2_sqrt_pd>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000998
Chris Lattner845fb752006-10-07 05:50:25 +0000999def RSQRTPSr : PS_Intr<0x52, "rsqrtps", int_x86_sse_rsqrt_ps>;
1000def RSQRTPSm : PS_Intm<0x52, "rsqrtps", int_x86_sse_rsqrt_ps>;
1001def RCPPSr : PS_Intr<0x53, "rcpps", int_x86_sse_rcp_ps>;
1002def RCPPSm : PS_Intm<0x53, "rcpps", int_x86_sse_rcp_ps>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001003
Evan Cheng97ac5fa2006-04-03 23:49:17 +00001004let isTwoAddress = 1 in {
Evan Chengb5e406a2006-05-30 23:47:30 +00001005let isCommutable = 1 in {
Chris Lattner845fb752006-10-07 05:50:25 +00001006def MAXPSrr : PS_Intrr<0x5F, "maxps", int_x86_sse_max_ps>;
1007def MAXPDrr : PD_Intrr<0x5F, "maxpd", int_x86_sse2_max_pd>;
1008def MINPSrr : PS_Intrr<0x5D, "minps", int_x86_sse_min_ps>;
1009def MINPDrr : PD_Intrr<0x5D, "minpd", int_x86_sse2_min_pd>;
Evan Chengb5e406a2006-05-30 23:47:30 +00001010}
Chris Lattner845fb752006-10-07 05:50:25 +00001011def MAXPSrm : PS_Intrm<0x5F, "maxps", int_x86_sse_max_ps>;
1012def MAXPDrm : PD_Intrm<0x5F, "maxpd", int_x86_sse2_max_pd>;
1013def MINPSrm : PS_Intrm<0x5D, "minps", int_x86_sse_min_ps>;
1014def MINPDrm : PD_Intrm<0x5D, "minpd", int_x86_sse2_min_pd>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +00001015}
Evan Chengffcb95b2006-02-21 19:13:53 +00001016
1017// Logical
1018let isTwoAddress = 1 in {
1019let isCommutable = 1 in {
Evan Cheng2246f842006-03-18 01:23:20 +00001020def ANDPSrr : PSI<0x54, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1021 "andps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001022 [(set VR128:$dst, (v2i64 (and VR128:$src1, VR128:$src2)))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001023def ANDPDrr : PDI<0x54, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Chengffcb95b2006-02-21 19:13:53 +00001024 "andpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001025 [(set VR128:$dst,
1026 (and (bc_v2i64 (v2f64 VR128:$src1)),
Chris Lattner3b57a832006-10-07 06:27:03 +00001027 (bc_v2i64 (v2f64 VR128:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001028def ORPSrr : PSI<0x56, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1029 "orps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001030 [(set VR128:$dst, (v2i64 (or VR128:$src1, VR128:$src2)))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001031def ORPDrr : PDI<0x56, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1032 "orpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001033 [(set VR128:$dst,
1034 (or (bc_v2i64 (v2f64 VR128:$src1)),
Chris Lattner3b57a832006-10-07 06:27:03 +00001035 (bc_v2i64 (v2f64 VR128:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001036def XORPSrr : PSI<0x57, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1037 "xorps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001038 [(set VR128:$dst, (v2i64 (xor VR128:$src1, VR128:$src2)))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001039def XORPDrr : PDI<0x57, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1040 "xorpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001041 [(set VR128:$dst,
1042 (xor (bc_v2i64 (v2f64 VR128:$src1)),
Chris Lattner3b57a832006-10-07 06:27:03 +00001043 (bc_v2i64 (v2f64 VR128:$src2))))]>;
Evan Chengffcb95b2006-02-21 19:13:53 +00001044}
Evan Cheng2246f842006-03-18 01:23:20 +00001045def ANDPSrm : PSI<0x54, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1046 "andps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001047 [(set VR128:$dst, (and VR128:$src1,
1048 (bc_v2i64 (loadv4f32 addr:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001049def ANDPDrm : PDI<0x54, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1050 "andpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001051 [(set VR128:$dst,
1052 (and (bc_v2i64 (v2f64 VR128:$src1)),
Chris Lattner15258d52006-10-07 06:17:43 +00001053 (bc_v2i64 (loadv2f64 addr:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001054def ORPSrm : PSI<0x56, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1055 "orps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001056 [(set VR128:$dst, (or VR128:$src1,
1057 (bc_v2i64 (loadv4f32 addr:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001058def ORPDrm : PDI<0x56, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1059 "orpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001060 [(set VR128:$dst,
1061 (or (bc_v2i64 (v2f64 VR128:$src1)),
Chris Lattner15258d52006-10-07 06:17:43 +00001062 (bc_v2i64 (loadv2f64 addr:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001063def XORPSrm : PSI<0x57, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1064 "xorps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001065 [(set VR128:$dst, (xor VR128:$src1,
1066 (bc_v2i64 (loadv4f32 addr:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001067def XORPDrm : PDI<0x57, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1068 "xorpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001069 [(set VR128:$dst,
1070 (xor (bc_v2i64 (v2f64 VR128:$src1)),
Chris Lattner15258d52006-10-07 06:17:43 +00001071 (bc_v2i64 (loadv2f64 addr:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001072def ANDNPSrr : PSI<0x55, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1073 "andnps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001074 [(set VR128:$dst, (v2i64 (and (xor VR128:$src1,
1075 (bc_v2i64 (v4i32 immAllOnesV))),
1076 VR128:$src2)))]>;
Evan Cheng5aa97b22006-03-29 18:47:40 +00001077def ANDNPSrm : PSI<0x55, MRMSrcMem, (ops VR128:$dst, VR128:$src1,f128mem:$src2),
Evan Cheng2246f842006-03-18 01:23:20 +00001078 "andnps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001079 [(set VR128:$dst, (v2i64 (and (xor VR128:$src1,
1080 (bc_v2i64 (v4i32 immAllOnesV))),
1081 (bc_v2i64 (loadv4f32 addr:$src2)))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001082def ANDNPDrr : PDI<0x55, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1083 "andnpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001084 [(set VR128:$dst,
1085 (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
Chris Lattner3b57a832006-10-07 06:27:03 +00001086 (bc_v2i64 (v2f64 VR128:$src2))))]>;
Evan Cheng5aa97b22006-03-29 18:47:40 +00001087def ANDNPDrm : PDI<0x55, MRMSrcMem, (ops VR128:$dst, VR128:$src1,f128mem:$src2),
Evan Cheng2246f842006-03-18 01:23:20 +00001088 "andnpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001089 [(set VR128:$dst,
1090 (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
Chris Lattner15258d52006-10-07 06:17:43 +00001091 (bc_v2i64 (loadv2f64 addr:$src2))))]>;
Evan Chengffcb95b2006-02-21 19:13:53 +00001092}
Evan Chengbf156d12006-02-21 19:26:52 +00001093
Evan Cheng470a6ad2006-02-22 02:26:30 +00001094let isTwoAddress = 1 in {
Evan Cheng7b7bd572006-04-18 21:29:50 +00001095def CMPPSrri : PSIi8<0xC2, MRMSrcReg,
Evan Cheng21760462006-04-04 03:04:07 +00001096 (ops VR128:$dst, VR128:$src1, VR128:$src, SSECC:$cc),
1097 "cmp${cc}ps {$src, $dst|$dst, $src}",
1098 [(set VR128:$dst, (int_x86_sse_cmp_ps VR128:$src1,
1099 VR128:$src, imm:$cc))]>;
Evan Cheng7b7bd572006-04-18 21:29:50 +00001100def CMPPSrmi : PSIi8<0xC2, MRMSrcMem,
Evan Cheng21760462006-04-04 03:04:07 +00001101 (ops VR128:$dst, VR128:$src1, f128mem:$src, SSECC:$cc),
1102 "cmp${cc}ps {$src, $dst|$dst, $src}",
1103 [(set VR128:$dst, (int_x86_sse_cmp_ps VR128:$src1,
1104 (load addr:$src), imm:$cc))]>;
Evan Cheng7b7bd572006-04-18 21:29:50 +00001105def CMPPDrri : PDIi8<0xC2, MRMSrcReg,
Evan Cheng21760462006-04-04 03:04:07 +00001106 (ops VR128:$dst, VR128:$src1, VR128:$src, SSECC:$cc),
Evan Chengbb5c43e2006-04-14 01:39:53 +00001107 "cmp${cc}pd {$src, $dst|$dst, $src}",
1108 [(set VR128:$dst, (int_x86_sse2_cmp_pd VR128:$src1,
1109 VR128:$src, imm:$cc))]>;
Evan Cheng7b7bd572006-04-18 21:29:50 +00001110def CMPPDrmi : PDIi8<0xC2, MRMSrcMem,
Evan Cheng21760462006-04-04 03:04:07 +00001111 (ops VR128:$dst, VR128:$src1, f128mem:$src, SSECC:$cc),
Evan Chengbb5c43e2006-04-14 01:39:53 +00001112 "cmp${cc}pd {$src, $dst|$dst, $src}",
1113 [(set VR128:$dst, (int_x86_sse2_cmp_pd VR128:$src1,
1114 (load addr:$src), imm:$cc))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001115}
1116
1117// Shuffle and unpack instructions
Evan Cheng0cea6d22006-03-22 20:08:18 +00001118let isTwoAddress = 1 in {
Evan Cheng55371732006-07-25 20:25:40 +00001119let isConvertibleToThreeAddress = 1 in // Convert to pshufd
Evan Chengb7a5c522006-04-18 21:55:35 +00001120def SHUFPSrri : PSIi8<0xC6, MRMSrcReg,
Evan Cheng0038e592006-03-28 00:39:58 +00001121 (ops VR128:$dst, VR128:$src1, VR128:$src2, i32i8imm:$src3),
Evan Cheng14aed5e2006-03-24 01:18:28 +00001122 "shufps {$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng4f563382006-03-29 01:30:51 +00001123 [(set VR128:$dst, (v4f32 (vector_shuffle
1124 VR128:$src1, VR128:$src2,
1125 SHUFP_shuffle_mask:$src3)))]>;
Evan Chengb7a5c522006-04-18 21:55:35 +00001126def SHUFPSrmi : PSIi8<0xC6, MRMSrcMem,
Evan Cheng0038e592006-03-28 00:39:58 +00001127 (ops VR128:$dst, VR128:$src1, f128mem:$src2, i32i8imm:$src3),
1128 "shufps {$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng4f563382006-03-29 01:30:51 +00001129 [(set VR128:$dst, (v4f32 (vector_shuffle
1130 VR128:$src1, (load addr:$src2),
1131 SHUFP_shuffle_mask:$src3)))]>;
Evan Chengb7a5c522006-04-18 21:55:35 +00001132def SHUFPDrri : PDIi8<0xC6, MRMSrcReg,
Evan Cheng2da953f2006-03-22 07:10:28 +00001133 (ops VR128:$dst, VR128:$src1, VR128:$src2, i8imm:$src3),
Evan Cheng14aed5e2006-03-24 01:18:28 +00001134 "shufpd {$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng4f563382006-03-29 01:30:51 +00001135 [(set VR128:$dst, (v2f64 (vector_shuffle
1136 VR128:$src1, VR128:$src2,
1137 SHUFP_shuffle_mask:$src3)))]>;
Evan Chengb7a5c522006-04-18 21:55:35 +00001138def SHUFPDrmi : PDIi8<0xC6, MRMSrcMem,
Evan Cheng2da953f2006-03-22 07:10:28 +00001139 (ops VR128:$dst, VR128:$src1, f128mem:$src2, i8imm:$src3),
Evan Cheng0038e592006-03-28 00:39:58 +00001140 "shufpd {$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng4f563382006-03-29 01:30:51 +00001141 [(set VR128:$dst, (v2f64 (vector_shuffle
1142 VR128:$src1, (load addr:$src2),
1143 SHUFP_shuffle_mask:$src3)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001144
Evan Chengfd111b52006-04-19 21:15:24 +00001145let AddedComplexity = 10 in {
Evan Cheng470a6ad2006-02-22 02:26:30 +00001146def UNPCKHPSrr : PSI<0x15, MRMSrcReg,
Evan Cheng2246f842006-03-18 01:23:20 +00001147 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001148 "unpckhps {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001149 [(set VR128:$dst, (v4f32 (vector_shuffle
1150 VR128:$src1, VR128:$src2,
1151 UNPCKH_shuffle_mask)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001152def UNPCKHPSrm : PSI<0x15, MRMSrcMem,
Evan Cheng2246f842006-03-18 01:23:20 +00001153 (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001154 "unpckhps {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001155 [(set VR128:$dst, (v4f32 (vector_shuffle
1156 VR128:$src1, (load addr:$src2),
1157 UNPCKH_shuffle_mask)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001158def UNPCKHPDrr : PDI<0x15, MRMSrcReg,
Evan Cheng2246f842006-03-18 01:23:20 +00001159 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001160 "unpckhpd {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001161 [(set VR128:$dst, (v2f64 (vector_shuffle
1162 VR128:$src1, VR128:$src2,
1163 UNPCKH_shuffle_mask)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001164def UNPCKHPDrm : PDI<0x15, MRMSrcMem,
Evan Cheng2246f842006-03-18 01:23:20 +00001165 (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001166 "unpckhpd {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001167 [(set VR128:$dst, (v2f64 (vector_shuffle
1168 VR128:$src1, (load addr:$src2),
1169 UNPCKH_shuffle_mask)))]>;
Evan Cheng4fcb9222006-03-28 02:43:26 +00001170
Evan Cheng470a6ad2006-02-22 02:26:30 +00001171def UNPCKLPSrr : PSI<0x14, MRMSrcReg,
Evan Cheng2246f842006-03-18 01:23:20 +00001172 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Chengc60bd972006-03-25 09:37:23 +00001173 "unpcklps {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001174 [(set VR128:$dst, (v4f32 (vector_shuffle
1175 VR128:$src1, VR128:$src2,
1176 UNPCKL_shuffle_mask)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001177def UNPCKLPSrm : PSI<0x14, MRMSrcMem,
Evan Cheng2246f842006-03-18 01:23:20 +00001178 (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Chengc60bd972006-03-25 09:37:23 +00001179 "unpcklps {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001180 [(set VR128:$dst, (v4f32 (vector_shuffle
1181 VR128:$src1, (load addr:$src2),
1182 UNPCKL_shuffle_mask)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001183def UNPCKLPDrr : PDI<0x14, MRMSrcReg,
Evan Cheng2246f842006-03-18 01:23:20 +00001184 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001185 "unpcklpd {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001186 [(set VR128:$dst, (v2f64 (vector_shuffle
1187 VR128:$src1, VR128:$src2,
1188 UNPCKL_shuffle_mask)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001189def UNPCKLPDrm : PDI<0x14, MRMSrcMem,
Evan Cheng2246f842006-03-18 01:23:20 +00001190 (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001191 "unpcklpd {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001192 [(set VR128:$dst, (v2f64 (vector_shuffle
1193 VR128:$src1, (load addr:$src2),
1194 UNPCKL_shuffle_mask)))]>;
Evan Chengfd111b52006-04-19 21:15:24 +00001195} // AddedComplexity
Evan Cheng2c0dbd02006-03-24 02:58:06 +00001196}
Evan Cheng470a6ad2006-02-22 02:26:30 +00001197
Evan Cheng4b1734f2006-03-31 21:29:33 +00001198// Horizontal ops
Chris Lattner736c0202006-10-07 06:33:36 +00001199
1200class S3D_Intrr<bits<8> o, string OpcodeStr, Intrinsic IntId>
1201 : S3DI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1202 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
1203 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, VR128:$src2)))]>;
1204class S3D_Intrm<bits<8> o, string OpcodeStr, Intrinsic IntId>
1205 : S3DI<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1206 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
1207 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, (load addr:$src2))))]>;
1208class S3_Intrr<bits<8> o, string OpcodeStr, Intrinsic IntId>
1209 : S3I<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1210 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
1211 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, VR128:$src2)))]>;
1212class S3_Intrm<bits<8> o, string OpcodeStr, Intrinsic IntId>
1213 : S3I<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1214 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
1215 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, (load addr:$src2))))]>;
1216
Evan Cheng4b1734f2006-03-31 21:29:33 +00001217let isTwoAddress = 1 in {
Chris Lattnerfb996ee2006-10-07 06:31:41 +00001218def HADDPSrr : S3D_Intrr<0x7C, "haddps", int_x86_sse3_hadd_ps>;
1219def HADDPSrm : S3D_Intrm<0x7C, "haddps", int_x86_sse3_hadd_ps>;
1220def HADDPDrr : S3_Intrr <0x7C, "haddpd", int_x86_sse3_hadd_pd>;
1221def HADDPDrm : S3_Intrm <0x7C, "haddpd", int_x86_sse3_hadd_pd>;
1222def HSUBPSrr : S3D_Intrr<0x7D, "hsubps", int_x86_sse3_hsub_ps>;
1223def HSUBPSrm : S3D_Intrm<0x7D, "hsubps", int_x86_sse3_hsub_ps>;
1224def HSUBPDrr : S3_Intrr <0x7D, "hsubpd", int_x86_sse3_hsub_pd>;
1225def HSUBPDrm : S3_Intrm <0x7D, "hsubpd", int_x86_sse3_hsub_pd>;
Evan Cheng4b1734f2006-03-31 21:29:33 +00001226}
1227
Evan Chengbf156d12006-02-21 19:26:52 +00001228//===----------------------------------------------------------------------===//
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001229// SSE integer instructions
Evan Chengbf156d12006-02-21 19:26:52 +00001230//===----------------------------------------------------------------------===//
1231
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001232// Move Instructions
Evan Cheng24dc1f52006-03-23 07:44:07 +00001233def MOVDQArr : PDI<0x6F, MRMSrcReg, (ops VR128:$dst, VR128:$src),
1234 "movdqa {$src, $dst|$dst, $src}", []>;
1235def MOVDQArm : PDI<0x6F, MRMSrcMem, (ops VR128:$dst, i128mem:$src),
1236 "movdqa {$src, $dst|$dst, $src}",
Evan Cheng91b740d2006-04-12 17:12:36 +00001237 [(set VR128:$dst, (loadv2i64 addr:$src))]>;
Evan Cheng24dc1f52006-03-23 07:44:07 +00001238def MOVDQAmr : PDI<0x7F, MRMDestMem, (ops i128mem:$dst, VR128:$src),
1239 "movdqa {$src, $dst|$dst, $src}",
Evan Cheng91b740d2006-04-12 17:12:36 +00001240 [(store (v2i64 VR128:$src), addr:$dst)]>;
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001241def MOVDQUrm : I<0x6F, MRMSrcMem, (ops VR128:$dst, i128mem:$src),
1242 "movdqu {$src, $dst|$dst, $src}",
1243 [(set VR128:$dst, (int_x86_sse2_loadu_dq addr:$src))]>,
1244 XS, Requires<[HasSSE2]>;
1245def MOVDQUmr : I<0x7F, MRMDestMem, (ops i128mem:$dst, VR128:$src),
1246 "movdqu {$src, $dst|$dst, $src}",
1247 [(int_x86_sse2_storeu_dq addr:$dst, VR128:$src)]>,
1248 XS, Requires<[HasSSE2]>;
1249def LDDQUrm : S3DI<0xF0, MRMSrcMem, (ops VR128:$dst, i128mem:$src),
1250 "lddqu {$src, $dst|$dst, $src}",
1251 [(set VR128:$dst, (int_x86_sse3_ldu_dq addr:$src))]>;
Evan Cheng24dc1f52006-03-23 07:44:07 +00001252
Chris Lattner8139e282006-10-07 18:39:00 +00001253
1254let isTwoAddress = 1 in {
Chris Lattner45e123c2006-10-07 19:02:31 +00001255multiclass PDI_binop_rm_int<bits<8> opc, string OpcodeStr, Intrinsic IntId,
1256 bit Commutable = 0> {
Chris Lattner8139e282006-10-07 18:39:00 +00001257 def rr : PDI<opc, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1258 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2"),
1259 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]> {
1260 let isCommutable = Commutable;
1261 }
1262 def rm : PDI<opc, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1263 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2"),
1264 [(set VR128:$dst, (IntId VR128:$src1,
1265 (bitconvert (loadv2i64 addr:$src2))))]>;
1266}
1267}
1268
1269let isTwoAddress = 1 in {
Chris Lattner45e123c2006-10-07 19:02:31 +00001270multiclass PDI_binop_rmi_int<bits<8> opc, bits<8> opc2, Format ImmForm,
1271 string OpcodeStr, Intrinsic IntId> {
Chris Lattner8139e282006-10-07 18:39:00 +00001272 def rr : PDI<opc, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1273 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2"),
1274 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]>;
1275 def rm : PDI<opc, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1276 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2"),
1277 [(set VR128:$dst, (IntId VR128:$src1,
1278 (bitconvert (loadv2i64 addr:$src2))))]>;
1279 def ri : PDIi8<opc2, ImmForm, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
1280 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2"),
1281 [(set VR128:$dst, (IntId VR128:$src1,
1282 (scalar_to_vector (i32 imm:$src2))))]>;
1283}
1284}
1285
Evan Cheng506d3df2006-03-29 23:07:14 +00001286
Chris Lattner7c47f9a2006-10-07 19:14:49 +00001287let isTwoAddress = 1 in {
1288/// PDI_binop_rm - Simple SSE2 binary operator.
1289multiclass PDI_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
1290 ValueType OpVT, bit Commutable = 0> {
1291 def rr : PDI<opc, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1292 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2"),
1293 [(set VR128:$dst, (OpVT (OpNode VR128:$src1, VR128:$src2)))]> {
1294 let isCommutable = Commutable;
1295 }
1296 def rm : PDI<opc, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1297 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2"),
1298 [(set VR128:$dst, (OpVT (OpNode VR128:$src1,
1299 (bitconvert (loadv2i64 addr:$src2)))))]>;
1300}
Chris Lattner70f4f2e2006-10-07 19:34:33 +00001301
1302/// PDI_binop_rm_v2i64 - Simple SSE2 binary operator whose type is v2i64.
1303///
1304/// FIXME: we could eliminate this and use PDI_binop_rm instead if tblgen knew
1305/// to collapse (bitconvert VT to VT) into its operand.
1306///
1307multiclass PDI_binop_rm_v2i64<bits<8> opc, string OpcodeStr, SDNode OpNode,
1308 bit Commutable = 0> {
1309 def rr : PDI<opc, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1310 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2"),
1311 [(set VR128:$dst, (v2i64 (OpNode VR128:$src1, VR128:$src2)))]> {
1312 let isCommutable = Commutable;
1313 }
1314 def rm : PDI<opc, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1315 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2"),
1316 [(set VR128:$dst, (OpNode VR128:$src1,(loadv2i64 addr:$src2)))]>;
1317}
Chris Lattner7c47f9a2006-10-07 19:14:49 +00001318}
1319
1320
1321// 128-bit Integer Arithmetic
1322
1323defm PADDB : PDI_binop_rm<0xFC, "paddb", add, v16i8, 1>;
1324defm PADDW : PDI_binop_rm<0xFD, "paddw", add, v8i16, 1>;
1325defm PADDD : PDI_binop_rm<0xFE, "paddd", add, v4i32, 1>;
Chris Lattner70f4f2e2006-10-07 19:34:33 +00001326defm PADDQ : PDI_binop_rm_v2i64<0xD4, "paddq", add, 1>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001327
Chris Lattner45e123c2006-10-07 19:02:31 +00001328defm PADDSB : PDI_binop_rm_int<0xEC, "paddsb" , int_x86_sse2_padds_b, 1>;
1329defm PADDSW : PDI_binop_rm_int<0xED, "paddsw" , int_x86_sse2_padds_w, 1>;
1330defm PADDUSB : PDI_binop_rm_int<0xDC, "paddusb", int_x86_sse2_paddus_b, 1>;
1331defm PADDUSW : PDI_binop_rm_int<0xDD, "paddusw", int_x86_sse2_paddus_w, 1>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001332
Chris Lattner7c47f9a2006-10-07 19:14:49 +00001333defm PSUBB : PDI_binop_rm<0xF8, "psubb", sub, v16i8>;
1334defm PSUBW : PDI_binop_rm<0xF9, "psubw", sub, v8i16>;
1335defm PSUBD : PDI_binop_rm<0xFA, "psubd", sub, v4i32>;
Chris Lattner70f4f2e2006-10-07 19:34:33 +00001336defm PSUBQ : PDI_binop_rm_v2i64<0xFB, "psubq", sub>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001337
Chris Lattner45e123c2006-10-07 19:02:31 +00001338defm PSUBSB : PDI_binop_rm_int<0xE8, "psubsb" , int_x86_sse2_psubs_b>;
1339defm PSUBSW : PDI_binop_rm_int<0xE9, "psubsw" , int_x86_sse2_psubs_w>;
1340defm PSUBUSB : PDI_binop_rm_int<0xD8, "psubusb", int_x86_sse2_psubus_b>;
1341defm PSUBUSW : PDI_binop_rm_int<0xD9, "psubusw", int_x86_sse2_psubus_w>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001342
Chris Lattner7c47f9a2006-10-07 19:14:49 +00001343defm PMULLW : PDI_binop_rm<0xD5, "pmullw", mul, v8i16, 1>;
Evan Cheng00586942006-04-13 06:11:45 +00001344
Chris Lattner45e123c2006-10-07 19:02:31 +00001345defm PMULHUW : PDI_binop_rm_int<0xE4, "pmulhuw", int_x86_sse2_pmulhu_w, 1>;
1346defm PMULHW : PDI_binop_rm_int<0xE5, "pmulhw" , int_x86_sse2_pmulh_w , 1>;
1347defm PMULUDQ : PDI_binop_rm_int<0xF4, "pmuludq", int_x86_sse2_pmulu_dq, 1>;
Evan Cheng00586942006-04-13 06:11:45 +00001348
Chris Lattner45e123c2006-10-07 19:02:31 +00001349defm PMADDWD : PDI_binop_rm_int<0xF5, "pmaddwd", int_x86_sse2_pmadd_wd, 1>;
Chris Lattner77337992006-10-07 07:06:17 +00001350
Chris Lattner45e123c2006-10-07 19:02:31 +00001351defm PAVGB : PDI_binop_rm_int<0xE0, "pavgb", int_x86_sse2_pavg_b, 1>;
1352defm PAVGW : PDI_binop_rm_int<0xE3, "pavgw", int_x86_sse2_pavg_w, 1>;
Chris Lattner8139e282006-10-07 18:39:00 +00001353
Chris Lattner77337992006-10-07 07:06:17 +00001354
Chris Lattner45e123c2006-10-07 19:02:31 +00001355defm PMINUB : PDI_binop_rm_int<0xDA, "pminub", int_x86_sse2_pminu_b, 1>;
1356defm PMINSW : PDI_binop_rm_int<0xEA, "pminsw", int_x86_sse2_pmins_w, 1>;
1357defm PMAXUB : PDI_binop_rm_int<0xDE, "pmaxub", int_x86_sse2_pmaxu_b, 1>;
1358defm PMAXSW : PDI_binop_rm_int<0xEE, "pmaxsw", int_x86_sse2_pmaxs_w, 1>;
1359defm PSADBW : PDI_binop_rm_int<0xE0, "psadbw", int_x86_sse2_psad_bw, 1>;
Evan Chengc60bd972006-03-25 09:37:23 +00001360
Chris Lattner77337992006-10-07 07:06:17 +00001361
Chris Lattner45e123c2006-10-07 19:02:31 +00001362defm PSLLW : PDI_binop_rmi_int<0xF1, 0x71, MRM6r, "psllw", int_x86_sse2_psll_w>;
1363defm PSLLD : PDI_binop_rmi_int<0xF2, 0x72, MRM6r, "pslld", int_x86_sse2_psll_d>;
1364defm PSLLQ : PDI_binop_rmi_int<0xF3, 0x73, MRM6r, "psllq", int_x86_sse2_psll_q>;
Chris Lattner77337992006-10-07 07:06:17 +00001365
Chris Lattner45e123c2006-10-07 19:02:31 +00001366defm PSRLW : PDI_binop_rmi_int<0xD1, 0x71, MRM2r, "psrlw", int_x86_sse2_psrl_w>;
1367defm PSRLD : PDI_binop_rmi_int<0xD2, 0x72, MRM2r, "psrld", int_x86_sse2_psrl_d>;
1368defm PSRLQ : PDI_binop_rmi_int<0xD3, 0x73, MRM2r, "psrlq", int_x86_sse2_psrl_q>;
Chris Lattner77337992006-10-07 07:06:17 +00001369
Chris Lattner45e123c2006-10-07 19:02:31 +00001370defm PSRAW : PDI_binop_rmi_int<0xE1, 0x71, MRM4r, "psraw", int_x86_sse2_psra_w>;
1371defm PSRAD : PDI_binop_rmi_int<0xE2, 0x72, MRM4r, "psrad", int_x86_sse2_psra_d>;
Chris Lattner77337992006-10-07 07:06:17 +00001372// PSRAQ doesn't exist in SSE[1-3].
1373
Chris Lattner6970eda2006-10-07 19:49:05 +00001374
1375// 128-bit logical shifts.
Evan Chengff65e382006-04-04 21:49:39 +00001376let isTwoAddress = 1 in {
1377def PSLLDQri : PDIi8<0x73, MRM7r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
1378 "pslldq {$src2, $dst|$dst, $src2}", []>;
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001379def PSRLDQri : PDIi8<0x73, MRM3r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
Evan Chengff65e382006-04-04 21:49:39 +00001380 "psrldq {$src2, $dst|$dst, $src2}", []>;
Chris Lattner77337992006-10-07 07:06:17 +00001381// PSRADQri doesn't exist in SSE[1-3].
Evan Chengff65e382006-04-04 21:49:39 +00001382}
1383
Chris Lattner6970eda2006-10-07 19:49:05 +00001384let Predicates = [HasSSE2] in {
1385 def : Pat<(int_x86_sse2_psll_dq VR128:$src1, imm:$src2),
1386 (v2i64 (PSLLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>;
1387 def : Pat<(int_x86_sse2_psrl_dq VR128:$src1, imm:$src2),
1388 (v2i64 (PSRLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>;
1389}
1390
Evan Cheng506d3df2006-03-29 23:07:14 +00001391// Logical
Chris Lattnera7ebe552006-10-07 19:37:30 +00001392defm PAND : PDI_binop_rm_v2i64<0xDB, "pand", and, 1>;
1393defm POR : PDI_binop_rm_v2i64<0xEB, "por" , or , 1>;
1394defm PXOR : PDI_binop_rm_v2i64<0xEF, "pxor", xor, 1>;
1395
Evan Cheng506d3df2006-03-29 23:07:14 +00001396let isTwoAddress = 1 in {
Evan Cheng506d3df2006-03-29 23:07:14 +00001397def PANDNrr : PDI<0xDF, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1398 "pandn {$src2, $dst|$dst, $src2}",
1399 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
1400 VR128:$src2)))]>;
1401
1402def PANDNrm : PDI<0xDF, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1403 "pandn {$src2, $dst|$dst, $src2}",
1404 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
1405 (load addr:$src2))))]>;
1406}
1407
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001408// SSE2 Integer comparison
Chris Lattner45e123c2006-10-07 19:02:31 +00001409defm PCMPEQB : PDI_binop_rm_int<0x74, "pcmpeqb", int_x86_sse2_pcmpeq_b>;
1410defm PCMPEQW : PDI_binop_rm_int<0x75, "pcmpeqw", int_x86_sse2_pcmpeq_w>;
1411defm PCMPEQD : PDI_binop_rm_int<0x76, "pcmpeqd", int_x86_sse2_pcmpeq_d>;
1412defm PCMPGTB : PDI_binop_rm_int<0x64, "pcmpgtb", int_x86_sse2_pcmpgt_b>;
1413defm PCMPGTW : PDI_binop_rm_int<0x65, "pcmpgtw", int_x86_sse2_pcmpgt_w>;
1414defm PCMPGTD : PDI_binop_rm_int<0x66, "pcmpgtd", int_x86_sse2_pcmpgt_d>;
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001415
Evan Cheng506d3df2006-03-29 23:07:14 +00001416// Pack instructions
Chris Lattner45e123c2006-10-07 19:02:31 +00001417defm PACKSSWB : PDI_binop_rm_int<0x63, "packsswb", int_x86_sse2_packsswb_128>;
1418defm PACKSSDW : PDI_binop_rm_int<0x6B, "packssdw", int_x86_sse2_packssdw_128>;
1419defm PACKUSWB : PDI_binop_rm_int<0x67, "packuswb", int_x86_sse2_packuswb_128>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001420
1421// Shuffle and unpack instructions
Evan Cheng8703be42006-04-04 19:12:30 +00001422def PSHUFDri : PDIi8<0x70, MRMSrcReg,
Evan Cheng506d3df2006-03-29 23:07:14 +00001423 (ops VR128:$dst, VR128:$src1, i8imm:$src2),
1424 "pshufd {$src2, $src1, $dst|$dst, $src1, $src2}",
1425 [(set VR128:$dst, (v4i32 (vector_shuffle
1426 VR128:$src1, (undef),
1427 PSHUFD_shuffle_mask:$src2)))]>;
Evan Cheng8703be42006-04-04 19:12:30 +00001428def PSHUFDmi : PDIi8<0x70, MRMSrcMem,
Evan Cheng506d3df2006-03-29 23:07:14 +00001429 (ops VR128:$dst, i128mem:$src1, i8imm:$src2),
1430 "pshufd {$src2, $src1, $dst|$dst, $src1, $src2}",
1431 [(set VR128:$dst, (v4i32 (vector_shuffle
Chris Lattner3b57a832006-10-07 06:27:03 +00001432 (bc_v4i32(loadv2i64 addr:$src1)),
Evan Cheng91b740d2006-04-12 17:12:36 +00001433 (undef),
Evan Cheng506d3df2006-03-29 23:07:14 +00001434 PSHUFD_shuffle_mask:$src2)))]>;
1435
1436// SSE2 with ImmT == Imm8 and XS prefix.
Evan Cheng8703be42006-04-04 19:12:30 +00001437def PSHUFHWri : Ii8<0x70, MRMSrcReg,
Evan Cheng506d3df2006-03-29 23:07:14 +00001438 (ops VR128:$dst, VR128:$src1, i8imm:$src2),
1439 "pshufhw {$src2, $src1, $dst|$dst, $src1, $src2}",
1440 [(set VR128:$dst, (v8i16 (vector_shuffle
1441 VR128:$src1, (undef),
1442 PSHUFHW_shuffle_mask:$src2)))]>,
1443 XS, Requires<[HasSSE2]>;
Evan Cheng8703be42006-04-04 19:12:30 +00001444def PSHUFHWmi : Ii8<0x70, MRMSrcMem,
Evan Cheng506d3df2006-03-29 23:07:14 +00001445 (ops VR128:$dst, i128mem:$src1, i8imm:$src2),
1446 "pshufhw {$src2, $src1, $dst|$dst, $src1, $src2}",
1447 [(set VR128:$dst, (v8i16 (vector_shuffle
Evan Cheng91b740d2006-04-12 17:12:36 +00001448 (bc_v8i16 (loadv2i64 addr:$src1)),
1449 (undef),
Evan Cheng506d3df2006-03-29 23:07:14 +00001450 PSHUFHW_shuffle_mask:$src2)))]>,
1451 XS, Requires<[HasSSE2]>;
1452
1453// SSE2 with ImmT == Imm8 and XD prefix.
Evan Cheng8703be42006-04-04 19:12:30 +00001454def PSHUFLWri : Ii8<0x70, MRMSrcReg,
Evan Cheng506d3df2006-03-29 23:07:14 +00001455 (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
Evan Cheng7d9061e2006-03-30 19:54:57 +00001456 "pshuflw {$src2, $src1, $dst|$dst, $src1, $src2}",
Evan Cheng506d3df2006-03-29 23:07:14 +00001457 [(set VR128:$dst, (v8i16 (vector_shuffle
1458 VR128:$src1, (undef),
1459 PSHUFLW_shuffle_mask:$src2)))]>,
1460 XD, Requires<[HasSSE2]>;
Evan Cheng8703be42006-04-04 19:12:30 +00001461def PSHUFLWmi : Ii8<0x70, MRMSrcMem,
Evan Cheng506d3df2006-03-29 23:07:14 +00001462 (ops VR128:$dst, i128mem:$src1, i32i8imm:$src2),
Evan Cheng7d9061e2006-03-30 19:54:57 +00001463 "pshuflw {$src2, $src1, $dst|$dst, $src1, $src2}",
Evan Cheng506d3df2006-03-29 23:07:14 +00001464 [(set VR128:$dst, (v8i16 (vector_shuffle
Evan Cheng91b740d2006-04-12 17:12:36 +00001465 (bc_v8i16 (loadv2i64 addr:$src1)),
1466 (undef),
Evan Cheng506d3df2006-03-29 23:07:14 +00001467 PSHUFLW_shuffle_mask:$src2)))]>,
1468 XD, Requires<[HasSSE2]>;
1469
1470let isTwoAddress = 1 in {
Evan Chengc60bd972006-03-25 09:37:23 +00001471def PUNPCKLBWrr : PDI<0x60, MRMSrcReg,
1472 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1473 "punpcklbw {$src2, $dst|$dst, $src2}",
Evan Cheng0038e592006-03-28 00:39:58 +00001474 [(set VR128:$dst,
1475 (v16i8 (vector_shuffle VR128:$src1, VR128:$src2,
1476 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001477def PUNPCKLBWrm : PDI<0x60, MRMSrcMem,
1478 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1479 "punpcklbw {$src2, $dst|$dst, $src2}",
Evan Cheng0038e592006-03-28 00:39:58 +00001480 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00001481 (v16i8 (vector_shuffle VR128:$src1,
1482 (bc_v16i8 (loadv2i64 addr:$src2)),
Evan Cheng0038e592006-03-28 00:39:58 +00001483 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001484def PUNPCKLWDrr : PDI<0x61, MRMSrcReg,
1485 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1486 "punpcklwd {$src2, $dst|$dst, $src2}",
Evan Cheng0038e592006-03-28 00:39:58 +00001487 [(set VR128:$dst,
1488 (v8i16 (vector_shuffle VR128:$src1, VR128:$src2,
1489 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001490def PUNPCKLWDrm : PDI<0x61, MRMSrcMem,
1491 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1492 "punpcklwd {$src2, $dst|$dst, $src2}",
Evan Cheng0038e592006-03-28 00:39:58 +00001493 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00001494 (v8i16 (vector_shuffle VR128:$src1,
1495 (bc_v8i16 (loadv2i64 addr:$src2)),
Evan Cheng0038e592006-03-28 00:39:58 +00001496 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001497def PUNPCKLDQrr : PDI<0x62, MRMSrcReg,
1498 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1499 "punpckldq {$src2, $dst|$dst, $src2}",
Evan Cheng0038e592006-03-28 00:39:58 +00001500 [(set VR128:$dst,
1501 (v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
1502 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001503def PUNPCKLDQrm : PDI<0x62, MRMSrcMem,
1504 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1505 "punpckldq {$src2, $dst|$dst, $src2}",
Evan Cheng0038e592006-03-28 00:39:58 +00001506 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00001507 (v4i32 (vector_shuffle VR128:$src1,
1508 (bc_v4i32 (loadv2i64 addr:$src2)),
Evan Cheng0038e592006-03-28 00:39:58 +00001509 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001510def PUNPCKLQDQrr : PDI<0x6C, MRMSrcReg,
1511 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001512 "punpcklqdq {$src2, $dst|$dst, $src2}",
1513 [(set VR128:$dst,
1514 (v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
1515 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001516def PUNPCKLQDQrm : PDI<0x6C, MRMSrcMem,
1517 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001518 "punpcklqdq {$src2, $dst|$dst, $src2}",
1519 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00001520 (v2i64 (vector_shuffle VR128:$src1,
1521 (loadv2i64 addr:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001522 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001523
1524def PUNPCKHBWrr : PDI<0x68, MRMSrcReg,
1525 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001526 "punpckhbw {$src2, $dst|$dst, $src2}",
1527 [(set VR128:$dst,
1528 (v16i8 (vector_shuffle VR128:$src1, VR128:$src2,
1529 UNPCKH_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001530def PUNPCKHBWrm : PDI<0x68, MRMSrcMem,
1531 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001532 "punpckhbw {$src2, $dst|$dst, $src2}",
1533 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00001534 (v16i8 (vector_shuffle VR128:$src1,
1535 (bc_v16i8 (loadv2i64 addr:$src2)),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001536 UNPCKH_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001537def PUNPCKHWDrr : PDI<0x69, MRMSrcReg,
1538 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001539 "punpckhwd {$src2, $dst|$dst, $src2}",
1540 [(set VR128:$dst,
1541 (v8i16 (vector_shuffle VR128:$src1, VR128:$src2,
1542 UNPCKH_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001543def PUNPCKHWDrm : PDI<0x69, MRMSrcMem,
1544 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001545 "punpckhwd {$src2, $dst|$dst, $src2}",
1546 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00001547 (v8i16 (vector_shuffle VR128:$src1,
1548 (bc_v8i16 (loadv2i64 addr:$src2)),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001549 UNPCKH_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001550def PUNPCKHDQrr : PDI<0x6A, MRMSrcReg,
1551 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001552 "punpckhdq {$src2, $dst|$dst, $src2}",
1553 [(set VR128:$dst,
1554 (v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
1555 UNPCKH_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001556def PUNPCKHDQrm : PDI<0x6A, MRMSrcMem,
1557 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001558 "punpckhdq {$src2, $dst|$dst, $src2}",
1559 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00001560 (v4i32 (vector_shuffle VR128:$src1,
1561 (bc_v4i32 (loadv2i64 addr:$src2)),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001562 UNPCKH_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001563def PUNPCKHQDQrr : PDI<0x6D, MRMSrcReg,
1564 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng3d1be072006-04-25 17:48:41 +00001565 "punpckhqdq {$src2, $dst|$dst, $src2}",
Evan Cheng4fcb9222006-03-28 02:43:26 +00001566 [(set VR128:$dst,
1567 (v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
1568 UNPCKH_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001569def PUNPCKHQDQrm : PDI<0x6D, MRMSrcMem,
1570 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001571 "punpckhqdq {$src2, $dst|$dst, $src2}",
1572 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00001573 (v2i64 (vector_shuffle VR128:$src1,
1574 (loadv2i64 addr:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001575 UNPCKH_shuffle_mask)))]>;
Evan Chenga971f6f2006-03-23 01:57:24 +00001576}
Evan Cheng82521dd2006-03-21 07:09:35 +00001577
Evan Chengb067a1e2006-03-31 19:22:53 +00001578// Extract / Insert
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001579def PEXTRWri : PDIi8<0xC5, MRMSrcReg,
Evan Cheng069287d2006-05-16 07:21:53 +00001580 (ops GR32:$dst, VR128:$src1, i32i8imm:$src2),
Evan Cheng8703be42006-04-04 19:12:30 +00001581 "pextrw {$src2, $src1, $dst|$dst, $src1, $src2}",
Evan Cheng069287d2006-05-16 07:21:53 +00001582 [(set GR32:$dst, (X86pextrw (v8i16 VR128:$src1),
Evan Cheng8703be42006-04-04 19:12:30 +00001583 (i32 imm:$src2)))]>;
Evan Chengb067a1e2006-03-31 19:22:53 +00001584let isTwoAddress = 1 in {
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001585def PINSRWrri : PDIi8<0xC4, MRMSrcReg,
Evan Cheng069287d2006-05-16 07:21:53 +00001586 (ops VR128:$dst, VR128:$src1, GR32:$src2, i32i8imm:$src3),
Evan Chengb067a1e2006-03-31 19:22:53 +00001587 "pinsrw {$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng653159f2006-03-31 21:55:24 +00001588 [(set VR128:$dst, (v8i16 (X86pinsrw (v8i16 VR128:$src1),
Evan Cheng015188f2006-06-15 08:14:54 +00001589 GR32:$src2, (iPTR imm:$src3))))]>;
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001590def PINSRWrmi : PDIi8<0xC4, MRMSrcMem,
Evan Chengb067a1e2006-03-31 19:22:53 +00001591 (ops VR128:$dst, VR128:$src1, i16mem:$src2, i32i8imm:$src3),
1592 "pinsrw {$src3, $src2, $dst|$dst, $src2, $src3}",
1593 [(set VR128:$dst,
Evan Cheng653159f2006-03-31 21:55:24 +00001594 (v8i16 (X86pinsrw (v8i16 VR128:$src1),
Evan Chengb067a1e2006-03-31 19:22:53 +00001595 (i32 (anyext (loadi16 addr:$src2))),
Evan Cheng015188f2006-06-15 08:14:54 +00001596 (iPTR imm:$src3))))]>;
Evan Chengb067a1e2006-03-31 19:22:53 +00001597}
1598
Evan Cheng82521dd2006-03-21 07:09:35 +00001599//===----------------------------------------------------------------------===//
Evan Chengc653d482006-03-24 22:28:37 +00001600// Miscellaneous Instructions
1601//===----------------------------------------------------------------------===//
1602
Evan Chengc5fb2b12006-03-30 00:33:26 +00001603// Mask creation
Evan Cheng069287d2006-05-16 07:21:53 +00001604def MOVMSKPSrr : PSI<0x50, MRMSrcReg, (ops GR32:$dst, VR128:$src),
Evan Chengc5fb2b12006-03-30 00:33:26 +00001605 "movmskps {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +00001606 [(set GR32:$dst, (int_x86_sse_movmsk_ps VR128:$src))]>;
1607def MOVMSKPDrr : PSI<0x50, MRMSrcReg, (ops GR32:$dst, VR128:$src),
Evan Chengc5fb2b12006-03-30 00:33:26 +00001608 "movmskpd {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +00001609 [(set GR32:$dst, (int_x86_sse2_movmsk_pd VR128:$src))]>;
Evan Chengc5fb2b12006-03-30 00:33:26 +00001610
Evan Cheng069287d2006-05-16 07:21:53 +00001611def PMOVMSKBrr : PDI<0xD7, MRMSrcReg, (ops GR32:$dst, VR128:$src),
Evan Chengc5fb2b12006-03-30 00:33:26 +00001612 "pmovmskb {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +00001613 [(set GR32:$dst, (int_x86_sse2_pmovmskb_128 VR128:$src))]>;
Evan Chengc5fb2b12006-03-30 00:33:26 +00001614
Evan Chengfcf5e212006-04-11 06:57:30 +00001615// Conditional store
Evan Cheng23b31222006-09-05 05:59:25 +00001616def MASKMOVDQU : PDI<0xF7, MRMSrcReg, (ops VR128:$src, VR128:$mask),
Evan Chengfcf5e212006-04-11 06:57:30 +00001617 "maskmovdqu {$mask, $src|$src, $mask}",
1618 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, EDI)]>,
1619 Imp<[EDI],[]>;
1620
Chris Lattner6970eda2006-10-07 19:49:05 +00001621// Prefetching loads.
1622// TODO: no intrinsics for these?
1623def PREFETCHT0 : PSI<0x18, MRM1m, (ops i8mem:$src), "prefetcht0 $src", []>;
1624def PREFETCHT1 : PSI<0x18, MRM2m, (ops i8mem:$src), "prefetcht1 $src", []>;
1625def PREFETCHT2 : PSI<0x18, MRM3m, (ops i8mem:$src), "prefetcht2 $src", []>;
1626def PREFETCHTNTA : PSI<0x18, MRM0m, (ops i8mem:$src), "prefetchtnta $src", []>;
Evan Chengecac9cb2006-03-25 06:03:26 +00001627
1628// Non-temporal stores
Evan Chengfcf5e212006-04-11 06:57:30 +00001629def MOVNTPSmr : PSI<0x2B, MRMDestMem, (ops i128mem:$dst, VR128:$src),
1630 "movntps {$src, $dst|$dst, $src}",
1631 [(int_x86_sse_movnt_ps addr:$dst, VR128:$src)]>;
1632def MOVNTPDmr : PDI<0x2B, MRMDestMem, (ops i128mem:$dst, VR128:$src),
1633 "movntpd {$src, $dst|$dst, $src}",
1634 [(int_x86_sse2_movnt_pd addr:$dst, VR128:$src)]>;
1635def MOVNTDQmr : PDI<0xE7, MRMDestMem, (ops f128mem:$dst, VR128:$src),
1636 "movntdq {$src, $dst|$dst, $src}",
1637 [(int_x86_sse2_movnt_dq addr:$dst, VR128:$src)]>;
Evan Cheng069287d2006-05-16 07:21:53 +00001638def MOVNTImr : I<0xC3, MRMDestMem, (ops i32mem:$dst, GR32:$src),
Evan Chengfcf5e212006-04-11 06:57:30 +00001639 "movnti {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +00001640 [(int_x86_sse2_movnt_i addr:$dst, GR32:$src)]>,
Evan Chengfcf5e212006-04-11 06:57:30 +00001641 TB, Requires<[HasSSE2]>;
Evan Chengecac9cb2006-03-25 06:03:26 +00001642
Evan Chengf3e1b1d2006-04-14 07:43:12 +00001643// Flush cache
1644def CLFLUSH : I<0xAE, MRM7m, (ops i8mem:$src),
1645 "clflush $src", [(int_x86_sse2_clflush addr:$src)]>,
1646 TB, Requires<[HasSSE2]>;
1647
1648// Load, store, and memory fence
Chris Lattner6970eda2006-10-07 19:49:05 +00001649def SFENCE : PSI<0xAE, MRM7m, (ops), "sfence", [(int_x86_sse_sfence)]>;
Evan Chengf3e1b1d2006-04-14 07:43:12 +00001650def LFENCE : I<0xAE, MRM5m, (ops),
1651 "lfence", [(int_x86_sse2_lfence)]>, TB, Requires<[HasSSE2]>;
1652def MFENCE : I<0xAE, MRM6m, (ops),
1653 "mfence", [(int_x86_sse2_mfence)]>, TB, Requires<[HasSSE2]>;
Evan Chengecac9cb2006-03-25 06:03:26 +00001654
Evan Cheng372db542006-04-08 00:47:44 +00001655// MXCSR register
Evan Chengf3e1b1d2006-04-14 07:43:12 +00001656def LDMXCSR : I<0xAE, MRM5m, (ops i32mem:$src),
Evan Cheng372db542006-04-08 00:47:44 +00001657 "ldmxcsr $src",
1658 [(int_x86_sse_ldmxcsr addr:$src)]>, TB, Requires<[HasSSE1]>;
1659def STMXCSR : I<0xAE, MRM3m, (ops i32mem:$dst),
1660 "stmxcsr $dst",
1661 [(int_x86_sse_stmxcsr addr:$dst)]>, TB, Requires<[HasSSE1]>;
Evan Chengc653d482006-03-24 22:28:37 +00001662
Evan Chengd9539472006-04-14 21:59:03 +00001663// Thread synchronization
1664def MONITOR : I<0xC8, RawFrm, (ops), "monitor",
Chris Lattner6970eda2006-10-07 19:49:05 +00001665 [(int_x86_sse3_monitor EAX, ECX, EDX)]>,TB, Requires<[HasSSE3]>;
1666def MWAIT : I<0xC9, RawFrm, (ops), "mwait",
1667 [(int_x86_sse3_mwait ECX, EAX)]>, TB, Requires<[HasSSE3]>;
Evan Chengd9539472006-04-14 21:59:03 +00001668
Evan Chengc653d482006-03-24 22:28:37 +00001669//===----------------------------------------------------------------------===//
Evan Cheng82521dd2006-03-21 07:09:35 +00001670// Alias Instructions
1671//===----------------------------------------------------------------------===//
1672
Evan Chengffea91e2006-03-26 09:53:12 +00001673// Alias instructions that map zero vector to pxor / xorp* for sse.
Evan Cheng386031a2006-03-24 07:29:27 +00001674// FIXME: remove when we can teach regalloc that xor reg, reg is ok.
Evan Cheng775ff182006-06-29 18:04:54 +00001675def V_SET0 : PSI<0x57, MRMInitReg, (ops VR128:$dst),
1676 "xorps $dst, $dst",
1677 [(set VR128:$dst, (v4f32 immAllZerosV))]>;
Evan Cheng386031a2006-03-24 07:29:27 +00001678
Evan Chenga0b3afb2006-03-27 07:00:16 +00001679def V_SETALLONES : PDI<0x76, MRMInitReg, (ops VR128:$dst),
1680 "pcmpeqd $dst, $dst",
1681 [(set VR128:$dst, (v2f64 immAllOnesV))]>;
1682
Evan Cheng11e15b32006-04-03 20:53:28 +00001683// FR32 / FR64 to 128-bit vector conversion.
1684def MOVSS2PSrr : SSI<0x10, MRMSrcReg, (ops VR128:$dst, FR32:$src),
1685 "movss {$src, $dst|$dst, $src}",
1686 [(set VR128:$dst,
1687 (v4f32 (scalar_to_vector FR32:$src)))]>;
1688def MOVSS2PSrm : SSI<0x10, MRMSrcMem, (ops VR128:$dst, f32mem:$src),
1689 "movss {$src, $dst|$dst, $src}",
1690 [(set VR128:$dst,
1691 (v4f32 (scalar_to_vector (loadf32 addr:$src))))]>;
1692def MOVSD2PDrr : SDI<0x10, MRMSrcReg, (ops VR128:$dst, FR64:$src),
1693 "movsd {$src, $dst|$dst, $src}",
1694 [(set VR128:$dst,
1695 (v2f64 (scalar_to_vector FR64:$src)))]>;
1696def MOVSD2PDrm : SDI<0x10, MRMSrcMem, (ops VR128:$dst, f64mem:$src),
1697 "movsd {$src, $dst|$dst, $src}",
1698 [(set VR128:$dst,
1699 (v2f64 (scalar_to_vector (loadf64 addr:$src))))]>;
1700
Evan Cheng069287d2006-05-16 07:21:53 +00001701def MOVDI2PDIrr : PDI<0x6E, MRMSrcReg, (ops VR128:$dst, GR32:$src),
Evan Cheng11e15b32006-04-03 20:53:28 +00001702 "movd {$src, $dst|$dst, $src}",
1703 [(set VR128:$dst,
Evan Cheng069287d2006-05-16 07:21:53 +00001704 (v4i32 (scalar_to_vector GR32:$src)))]>;
Evan Cheng11e15b32006-04-03 20:53:28 +00001705def MOVDI2PDIrm : PDI<0x6E, MRMSrcMem, (ops VR128:$dst, i32mem:$src),
1706 "movd {$src, $dst|$dst, $src}",
1707 [(set VR128:$dst,
1708 (v4i32 (scalar_to_vector (loadi32 addr:$src))))]>;
1709// SSE2 instructions with XS prefix
1710def MOVQI2PQIrr : I<0x7E, MRMSrcReg, (ops VR128:$dst, VR64:$src),
1711 "movq {$src, $dst|$dst, $src}",
1712 [(set VR128:$dst,
1713 (v2i64 (scalar_to_vector VR64:$src)))]>, XS,
1714 Requires<[HasSSE2]>;
1715def MOVQI2PQIrm : I<0x7E, MRMSrcMem, (ops VR128:$dst, i64mem:$src),
1716 "movq {$src, $dst|$dst, $src}",
1717 [(set VR128:$dst,
1718 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>, XS,
1719 Requires<[HasSSE2]>;
1720// FIXME: may not be able to eliminate this movss with coalescing the src and
1721// dest register classes are different. We really want to write this pattern
1722// like this:
Evan Cheng015188f2006-06-15 08:14:54 +00001723// def : Pat<(f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))),
Evan Cheng11e15b32006-04-03 20:53:28 +00001724// (f32 FR32:$src)>;
1725def MOVPS2SSrr : SSI<0x10, MRMSrcReg, (ops FR32:$dst, VR128:$src),
1726 "movss {$src, $dst|$dst, $src}",
1727 [(set FR32:$dst, (vector_extract (v4f32 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +00001728 (iPTR 0)))]>;
Evan Cheng85c09652006-04-06 23:53:29 +00001729def MOVPS2SSmr : SSI<0x11, MRMDestMem, (ops f32mem:$dst, VR128:$src),
Evan Cheng11e15b32006-04-03 20:53:28 +00001730 "movss {$src, $dst|$dst, $src}",
1731 [(store (f32 (vector_extract (v4f32 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +00001732 (iPTR 0))), addr:$dst)]>;
Evan Cheng11e15b32006-04-03 20:53:28 +00001733def MOVPD2SDrr : SDI<0x10, MRMSrcReg, (ops FR64:$dst, VR128:$src),
1734 "movsd {$src, $dst|$dst, $src}",
1735 [(set FR64:$dst, (vector_extract (v2f64 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +00001736 (iPTR 0)))]>;
Evan Chengfb2a3b22006-04-18 21:29:08 +00001737def MOVPD2SDmr : SDI<0x11, MRMDestMem, (ops f64mem:$dst, VR128:$src),
1738 "movsd {$src, $dst|$dst, $src}",
1739 [(store (f64 (vector_extract (v2f64 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +00001740 (iPTR 0))), addr:$dst)]>;
Evan Cheng069287d2006-05-16 07:21:53 +00001741def MOVPDI2DIrr : PDI<0x7E, MRMDestReg, (ops GR32:$dst, VR128:$src),
Evan Cheng11e15b32006-04-03 20:53:28 +00001742 "movd {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +00001743 [(set GR32:$dst, (vector_extract (v4i32 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +00001744 (iPTR 0)))]>;
Evan Cheng11e15b32006-04-03 20:53:28 +00001745def MOVPDI2DImr : PDI<0x7E, MRMDestMem, (ops i32mem:$dst, VR128:$src),
1746 "movd {$src, $dst|$dst, $src}",
1747 [(store (i32 (vector_extract (v4i32 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +00001748 (iPTR 0))), addr:$dst)]>;
Evan Cheng11e15b32006-04-03 20:53:28 +00001749
1750// Move to lower bits of a VR128, leaving upper bits alone.
Evan Chengbc4832b2006-03-24 23:15:12 +00001751// Three operand (but two address) aliases.
1752let isTwoAddress = 1 in {
Evan Cheng11e15b32006-04-03 20:53:28 +00001753def MOVLSS2PSrr : SSI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src1, FR32:$src2),
Evan Chengbc4832b2006-03-24 23:15:12 +00001754 "movss {$src2, $dst|$dst, $src2}", []>;
Evan Cheng11e15b32006-04-03 20:53:28 +00001755def MOVLSD2PDrr : SDI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src1, FR64:$src2),
Evan Chengbc4832b2006-03-24 23:15:12 +00001756 "movsd {$src2, $dst|$dst, $src2}", []>;
Evan Chengd6d1cbd2006-04-11 00:19:04 +00001757
Evan Chengf2ea84a2006-10-09 21:42:15 +00001758let AddedComplexity = 15 in {
Evan Chengd6d1cbd2006-04-11 00:19:04 +00001759def MOVLPSrr : SSI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1760 "movss {$src2, $dst|$dst, $src2}",
1761 [(set VR128:$dst,
1762 (v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
Evan Cheng017dcc62006-04-21 01:05:10 +00001763 MOVL_shuffle_mask)))]>;
Evan Chengd6d1cbd2006-04-11 00:19:04 +00001764def MOVLPDrr : SDI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1765 "movsd {$src2, $dst|$dst, $src2}",
1766 [(set VR128:$dst,
1767 (v2f64 (vector_shuffle VR128:$src1, VR128:$src2,
Evan Cheng017dcc62006-04-21 01:05:10 +00001768 MOVL_shuffle_mask)))]>;
Evan Chengbc4832b2006-03-24 23:15:12 +00001769}
Evan Chengfd111b52006-04-19 21:15:24 +00001770}
Evan Cheng82521dd2006-03-21 07:09:35 +00001771
Evan Cheng397edef2006-04-11 22:28:25 +00001772// Store / copy lower 64-bits of a XMM register.
1773def MOVLQ128mr : PDI<0xD6, MRMDestMem, (ops i64mem:$dst, VR128:$src),
1774 "movq {$src, $dst|$dst, $src}",
1775 [(int_x86_sse2_storel_dq addr:$dst, VR128:$src)]>;
1776
Evan Cheng11e15b32006-04-03 20:53:28 +00001777// Move to lower bits of a VR128 and zeroing upper bits.
Evan Chengbc4832b2006-03-24 23:15:12 +00001778// Loading from memory automatically zeroing upper bits.
Evan Cheng017dcc62006-04-21 01:05:10 +00001779let AddedComplexity = 20 in {
Evan Cheng11e15b32006-04-03 20:53:28 +00001780def MOVZSS2PSrm : SSI<0x10, MRMSrcMem, (ops VR128:$dst, f32mem:$src),
Evan Chengbc4832b2006-03-24 23:15:12 +00001781 "movss {$src, $dst|$dst, $src}",
Evan Cheng017dcc62006-04-21 01:05:10 +00001782 [(set VR128:$dst, (v4f32 (vector_shuffle immAllZerosV,
1783 (v4f32 (scalar_to_vector (loadf32 addr:$src))),
1784 MOVL_shuffle_mask)))]>;
Evan Cheng11e15b32006-04-03 20:53:28 +00001785def MOVZSD2PDrm : SDI<0x10, MRMSrcMem, (ops VR128:$dst, f64mem:$src),
Evan Chengbc4832b2006-03-24 23:15:12 +00001786 "movsd {$src, $dst|$dst, $src}",
Evan Cheng017dcc62006-04-21 01:05:10 +00001787 [(set VR128:$dst, (v2f64 (vector_shuffle immAllZerosV,
1788 (v2f64 (scalar_to_vector (loadf64 addr:$src))),
1789 MOVL_shuffle_mask)))]>;
Evan Chengf2ea84a2006-10-09 21:42:15 +00001790}
1791let AddedComplexity = 15 in
Evan Cheng017dcc62006-04-21 01:05:10 +00001792// movd / movq to XMM register zero-extends
Evan Cheng069287d2006-05-16 07:21:53 +00001793def MOVZDI2PDIrr : PDI<0x6E, MRMSrcReg, (ops VR128:$dst, GR32:$src),
Evan Cheng017dcc62006-04-21 01:05:10 +00001794 "movd {$src, $dst|$dst, $src}",
1795 [(set VR128:$dst, (v4i32 (vector_shuffle immAllZerosV,
Chris Lattner3b57a832006-10-07 06:27:03 +00001796 (v4i32 (scalar_to_vector GR32:$src)),
Evan Cheng017dcc62006-04-21 01:05:10 +00001797 MOVL_shuffle_mask)))]>;
Evan Chengf2ea84a2006-10-09 21:42:15 +00001798let AddedComplexity = 20 in
Evan Cheng11e15b32006-04-03 20:53:28 +00001799def MOVZDI2PDIrm : PDI<0x6E, MRMSrcMem, (ops VR128:$dst, i32mem:$src),
1800 "movd {$src, $dst|$dst, $src}",
Evan Cheng017dcc62006-04-21 01:05:10 +00001801 [(set VR128:$dst, (v4i32 (vector_shuffle immAllZerosV,
1802 (v4i32 (scalar_to_vector (loadi32 addr:$src))),
1803 MOVL_shuffle_mask)))]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00001804// Moving from XMM to XMM but still clear upper 64 bits.
Evan Chengf2ea84a2006-10-09 21:42:15 +00001805let AddedComplexity = 15 in
Evan Chenga7fc6422006-04-24 23:34:56 +00001806def MOVZQI2PQIrr : I<0x7E, MRMSrcReg, (ops VR128:$dst, VR128:$src),
1807 "movq {$src, $dst|$dst, $src}",
1808 [(set VR128:$dst, (int_x86_sse2_movl_dq VR128:$src))]>,
1809 XS, Requires<[HasSSE2]>;
Evan Chengf2ea84a2006-10-09 21:42:15 +00001810let AddedComplexity = 20 in
Evan Chenga7fc6422006-04-24 23:34:56 +00001811def MOVZQI2PQIrm : I<0x7E, MRMSrcMem, (ops VR128:$dst, i64mem:$src),
1812 "movq {$src, $dst|$dst, $src}",
1813 [(set VR128:$dst, (int_x86_sse2_movl_dq
Chris Lattner3b57a832006-10-07 06:27:03 +00001814 (bitconvert (loadv2i64 addr:$src))))]>,
Evan Chenga7fc6422006-04-24 23:34:56 +00001815 XS, Requires<[HasSSE2]>;
Evan Cheng48090aa2006-03-21 23:01:21 +00001816
1817//===----------------------------------------------------------------------===//
1818// Non-Instruction Patterns
1819//===----------------------------------------------------------------------===//
1820
1821// 128-bit vector undef's.
1822def : Pat<(v2f64 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>;
1823def : Pat<(v16i8 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>;
1824def : Pat<(v8i16 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>;
1825def : Pat<(v4i32 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>;
1826def : Pat<(v2i64 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>;
1827
Evan Chengffea91e2006-03-26 09:53:12 +00001828// 128-bit vector all zero's.
Evan Cheng775ff182006-06-29 18:04:54 +00001829def : Pat<(v16i8 immAllZerosV), (V_SET0)>, Requires<[HasSSE2]>;
1830def : Pat<(v8i16 immAllZerosV), (V_SET0)>, Requires<[HasSSE2]>;
1831def : Pat<(v4i32 immAllZerosV), (V_SET0)>, Requires<[HasSSE2]>;
1832def : Pat<(v2i64 immAllZerosV), (V_SET0)>, Requires<[HasSSE2]>;
1833def : Pat<(v2f64 immAllZerosV), (V_SET0)>, Requires<[HasSSE2]>;
Evan Chengffea91e2006-03-26 09:53:12 +00001834
Evan Chenga0b3afb2006-03-27 07:00:16 +00001835// 128-bit vector all one's.
Chris Lattner30da68a2006-06-20 00:25:29 +00001836def : Pat<(v16i8 immAllOnesV), (V_SETALLONES)>, Requires<[HasSSE2]>;
1837def : Pat<(v8i16 immAllOnesV), (V_SETALLONES)>, Requires<[HasSSE2]>;
1838def : Pat<(v4i32 immAllOnesV), (V_SETALLONES)>, Requires<[HasSSE2]>;
1839def : Pat<(v2i64 immAllOnesV), (V_SETALLONES)>, Requires<[HasSSE2]>;
1840def : Pat<(v4f32 immAllOnesV), (V_SETALLONES)>, Requires<[HasSSE1]>;
Evan Chenga0b3afb2006-03-27 07:00:16 +00001841
Evan Cheng48090aa2006-03-21 23:01:21 +00001842// Store 128-bit integer vector values.
Evan Cheng24dc1f52006-03-23 07:44:07 +00001843def : Pat<(store (v16i8 VR128:$src), addr:$dst),
Evan Chengffea91e2006-03-26 09:53:12 +00001844 (MOVDQAmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
Evan Cheng24dc1f52006-03-23 07:44:07 +00001845def : Pat<(store (v8i16 VR128:$src), addr:$dst),
Evan Chengffea91e2006-03-26 09:53:12 +00001846 (MOVDQAmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
Evan Cheng24dc1f52006-03-23 07:44:07 +00001847def : Pat<(store (v4i32 VR128:$src), addr:$dst),
Evan Chengffea91e2006-03-26 09:53:12 +00001848 (MOVDQAmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
Evan Cheng48090aa2006-03-21 23:01:21 +00001849
Evan Cheng069287d2006-05-16 07:21:53 +00001850// Scalar to v8i16 / v16i8. The source may be a GR32, but only the lower 8 or
Evan Cheng48090aa2006-03-21 23:01:21 +00001851// 16-bits matter.
Chris Lattner30da68a2006-06-20 00:25:29 +00001852def : Pat<(v8i16 (X86s2vec GR32:$src)), (MOVDI2PDIrr GR32:$src)>,
Evan Chengffea91e2006-03-26 09:53:12 +00001853 Requires<[HasSSE2]>;
Chris Lattner30da68a2006-06-20 00:25:29 +00001854def : Pat<(v16i8 (X86s2vec GR32:$src)), (MOVDI2PDIrr GR32:$src)>,
Evan Chengffea91e2006-03-26 09:53:12 +00001855 Requires<[HasSSE2]>;
Evan Cheng48090aa2006-03-21 23:01:21 +00001856
Evan Cheng2c0dbd02006-03-24 02:58:06 +00001857// bit_convert
Chris Lattner4cc84ed2006-10-07 04:52:09 +00001858let Predicates = [HasSSE2] in {
1859 def : Pat<(v2i64 (bitconvert (v4i32 VR128:$src))), (v2i64 VR128:$src)>;
1860 def : Pat<(v2i64 (bitconvert (v8i16 VR128:$src))), (v2i64 VR128:$src)>;
1861 def : Pat<(v2i64 (bitconvert (v16i8 VR128:$src))), (v2i64 VR128:$src)>;
1862 def : Pat<(v2i64 (bitconvert (v2f64 VR128:$src))), (v2i64 VR128:$src)>;
1863 def : Pat<(v2i64 (bitconvert (v4f32 VR128:$src))), (v2i64 VR128:$src)>;
1864 def : Pat<(v4i32 (bitconvert (v2i64 VR128:$src))), (v4i32 VR128:$src)>;
1865 def : Pat<(v4i32 (bitconvert (v8i16 VR128:$src))), (v4i32 VR128:$src)>;
1866 def : Pat<(v4i32 (bitconvert (v16i8 VR128:$src))), (v4i32 VR128:$src)>;
1867 def : Pat<(v4i32 (bitconvert (v2f64 VR128:$src))), (v4i32 VR128:$src)>;
1868 def : Pat<(v4i32 (bitconvert (v4f32 VR128:$src))), (v4i32 VR128:$src)>;
1869 def : Pat<(v8i16 (bitconvert (v2i64 VR128:$src))), (v8i16 VR128:$src)>;
1870 def : Pat<(v8i16 (bitconvert (v4i32 VR128:$src))), (v8i16 VR128:$src)>;
1871 def : Pat<(v8i16 (bitconvert (v16i8 VR128:$src))), (v8i16 VR128:$src)>;
1872 def : Pat<(v8i16 (bitconvert (v2f64 VR128:$src))), (v8i16 VR128:$src)>;
1873 def : Pat<(v8i16 (bitconvert (v4f32 VR128:$src))), (v8i16 VR128:$src)>;
1874 def : Pat<(v16i8 (bitconvert (v2i64 VR128:$src))), (v16i8 VR128:$src)>;
1875 def : Pat<(v16i8 (bitconvert (v4i32 VR128:$src))), (v16i8 VR128:$src)>;
1876 def : Pat<(v16i8 (bitconvert (v8i16 VR128:$src))), (v16i8 VR128:$src)>;
1877 def : Pat<(v16i8 (bitconvert (v2f64 VR128:$src))), (v16i8 VR128:$src)>;
1878 def : Pat<(v16i8 (bitconvert (v4f32 VR128:$src))), (v16i8 VR128:$src)>;
1879 def : Pat<(v4f32 (bitconvert (v2i64 VR128:$src))), (v4f32 VR128:$src)>;
1880 def : Pat<(v4f32 (bitconvert (v4i32 VR128:$src))), (v4f32 VR128:$src)>;
1881 def : Pat<(v4f32 (bitconvert (v8i16 VR128:$src))), (v4f32 VR128:$src)>;
1882 def : Pat<(v4f32 (bitconvert (v16i8 VR128:$src))), (v4f32 VR128:$src)>;
1883 def : Pat<(v4f32 (bitconvert (v2f64 VR128:$src))), (v4f32 VR128:$src)>;
1884 def : Pat<(v2f64 (bitconvert (v2i64 VR128:$src))), (v2f64 VR128:$src)>;
1885 def : Pat<(v2f64 (bitconvert (v4i32 VR128:$src))), (v2f64 VR128:$src)>;
1886 def : Pat<(v2f64 (bitconvert (v8i16 VR128:$src))), (v2f64 VR128:$src)>;
1887 def : Pat<(v2f64 (bitconvert (v16i8 VR128:$src))), (v2f64 VR128:$src)>;
1888 def : Pat<(v2f64 (bitconvert (v4f32 VR128:$src))), (v2f64 VR128:$src)>;
1889}
Evan Chengb9df0ca2006-03-22 02:53:00 +00001890
Evan Cheng017dcc62006-04-21 01:05:10 +00001891// Move scalar to XMM zero-extended
1892// movd to XMM register zero-extends
Evan Chengf2ea84a2006-10-09 21:42:15 +00001893let AddedComplexity = 15 in {
Evan Cheng017dcc62006-04-21 01:05:10 +00001894def : Pat<(v8i16 (vector_shuffle immAllZerosV,
Evan Cheng069287d2006-05-16 07:21:53 +00001895 (v8i16 (X86s2vec GR32:$src)), MOVL_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00001896 (MOVZDI2PDIrr GR32:$src)>, Requires<[HasSSE2]>;
Evan Cheng017dcc62006-04-21 01:05:10 +00001897def : Pat<(v16i8 (vector_shuffle immAllZerosV,
Evan Cheng069287d2006-05-16 07:21:53 +00001898 (v16i8 (X86s2vec GR32:$src)), MOVL_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00001899 (MOVZDI2PDIrr GR32:$src)>, Requires<[HasSSE2]>;
Evan Cheng017dcc62006-04-21 01:05:10 +00001900// Zeroing a VR128 then do a MOVS{S|D} to the lower bits.
1901def : Pat<(v2f64 (vector_shuffle immAllZerosV,
1902 (v2f64 (scalar_to_vector FR64:$src)), MOVL_shuffle_mask)),
Evan Cheng775ff182006-06-29 18:04:54 +00001903 (MOVLSD2PDrr (V_SET0), FR64:$src)>, Requires<[HasSSE2]>;
Evan Cheng017dcc62006-04-21 01:05:10 +00001904def : Pat<(v4f32 (vector_shuffle immAllZerosV,
1905 (v4f32 (scalar_to_vector FR32:$src)), MOVL_shuffle_mask)),
Evan Cheng775ff182006-06-29 18:04:54 +00001906 (MOVLSS2PSrr (V_SET0), FR32:$src)>, Requires<[HasSSE2]>;
Evan Cheng017dcc62006-04-21 01:05:10 +00001907}
Evan Chengbc4832b2006-03-24 23:15:12 +00001908
Evan Chengb9df0ca2006-03-22 02:53:00 +00001909// Splat v2f64 / v2i64
Evan Chengfd111b52006-04-19 21:15:24 +00001910let AddedComplexity = 10 in {
Evan Chengd9539472006-04-14 21:59:03 +00001911def : Pat<(vector_shuffle (v2f64 VR128:$src), (undef), SSE_splat_v2_mask:$sm),
Chris Lattner30da68a2006-06-20 00:25:29 +00001912 (UNPCKLPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Evan Chengd9539472006-04-14 21:59:03 +00001913def : Pat<(vector_shuffle (v2i64 VR128:$src), (undef), SSE_splat_v2_mask:$sm),
Chris Lattner30da68a2006-06-20 00:25:29 +00001914 (PUNPCKLQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Evan Chengfd111b52006-04-19 21:15:24 +00001915}
Evan Cheng475aecf2006-03-29 03:04:49 +00001916
Evan Cheng691c9232006-03-29 19:02:40 +00001917// Splat v4f32
1918def : Pat<(vector_shuffle (v4f32 VR128:$src), (undef), SSE_splat_mask:$sm),
Chris Lattner30da68a2006-06-20 00:25:29 +00001919 (SHUFPSrri VR128:$src, VR128:$src, SSE_splat_mask:$sm)>,
Evan Cheng691c9232006-03-29 19:02:40 +00001920 Requires<[HasSSE1]>;
1921
Evan Chengb7a5c522006-04-18 21:55:35 +00001922// Special unary SHUFPSrri case.
Evan Cheng3d60df42006-04-10 22:35:16 +00001923// FIXME: when we want non two-address code, then we should use PSHUFD?
Evan Cheng7d9061e2006-03-30 19:54:57 +00001924def : Pat<(vector_shuffle (v4f32 VR128:$src1), (undef),
Evan Cheng3d60df42006-04-10 22:35:16 +00001925 SHUFP_unary_shuffle_mask:$sm),
Chris Lattner30da68a2006-06-20 00:25:29 +00001926 (SHUFPSrri VR128:$src1, VR128:$src1, SHUFP_unary_shuffle_mask:$sm)>,
Evan Cheng56e73012006-04-10 21:42:19 +00001927 Requires<[HasSSE1]>;
Evan Cheng3d60df42006-04-10 22:35:16 +00001928// Unary v4f32 shuffle with PSHUF* in order to fold a load.
Evan Cheng7d9061e2006-03-30 19:54:57 +00001929def : Pat<(vector_shuffle (loadv4f32 addr:$src1), (undef),
Evan Cheng3d60df42006-04-10 22:35:16 +00001930 SHUFP_unary_shuffle_mask:$sm),
Chris Lattner30da68a2006-06-20 00:25:29 +00001931 (PSHUFDmi addr:$src1, SHUFP_unary_shuffle_mask:$sm)>,
Evan Cheng7d9061e2006-03-30 19:54:57 +00001932 Requires<[HasSSE2]>;
Evan Cheng3d60df42006-04-10 22:35:16 +00001933// Special binary v4i32 shuffle cases with SHUFPS.
1934def : Pat<(vector_shuffle (v4i32 VR128:$src1), (v4i32 VR128:$src2),
1935 PSHUFD_binary_shuffle_mask:$sm),
Chris Lattner30da68a2006-06-20 00:25:29 +00001936 (SHUFPSrri VR128:$src1, VR128:$src2, PSHUFD_binary_shuffle_mask:$sm)>,
1937 Requires<[HasSSE2]>;
Evan Cheng91b740d2006-04-12 17:12:36 +00001938def : Pat<(vector_shuffle (v4i32 VR128:$src1),
1939 (bc_v4i32 (loadv2i64 addr:$src2)), PSHUFD_binary_shuffle_mask:$sm),
Chris Lattner30da68a2006-06-20 00:25:29 +00001940 (SHUFPSrmi VR128:$src1, addr:$src2, PSHUFD_binary_shuffle_mask:$sm)>,
1941 Requires<[HasSSE2]>;
Evan Cheng1b32f222006-03-30 07:33:32 +00001942
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00001943// vector_shuffle v1, <undef>, <0, 0, 1, 1, ...>
Evan Chengfd111b52006-04-19 21:15:24 +00001944let AddedComplexity = 10 in {
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00001945def : Pat<(v4f32 (vector_shuffle VR128:$src, (undef),
1946 UNPCKL_v_undef_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00001947 (UNPCKLPSrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00001948def : Pat<(v16i8 (vector_shuffle VR128:$src, (undef),
1949 UNPCKL_v_undef_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00001950 (PUNPCKLBWrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00001951def : Pat<(v8i16 (vector_shuffle VR128:$src, (undef),
1952 UNPCKL_v_undef_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00001953 (PUNPCKLWDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00001954def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
1955 UNPCKL_v_undef_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00001956 (PUNPCKLDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE1]>;
Evan Chengfd111b52006-04-19 21:15:24 +00001957}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00001958
Evan Chengf2ea84a2006-10-09 21:42:15 +00001959let AddedComplexity = 15 in
Evan Chengd9539472006-04-14 21:59:03 +00001960// vector_shuffle v1, <undef> <1, 1, 3, 3>
1961def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
1962 MOVSHDUP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00001963 (MOVSHDUPrr VR128:$src)>, Requires<[HasSSE3]>;
Evan Chengf2ea84a2006-10-09 21:42:15 +00001964let AddedComplexity = 20 in
Evan Chengd9539472006-04-14 21:59:03 +00001965def : Pat<(v4i32 (vector_shuffle (bc_v4i32 (loadv2i64 addr:$src)), (undef),
1966 MOVSHDUP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00001967 (MOVSHDUPrm addr:$src)>, Requires<[HasSSE3]>;
Evan Chengd9539472006-04-14 21:59:03 +00001968
1969// vector_shuffle v1, <undef> <0, 0, 2, 2>
Evan Chengf2ea84a2006-10-09 21:42:15 +00001970let AddedComplexity = 15 in
Evan Chengd9539472006-04-14 21:59:03 +00001971def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
1972 MOVSLDUP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00001973 (MOVSLDUPrr VR128:$src)>, Requires<[HasSSE3]>;
Evan Chengf2ea84a2006-10-09 21:42:15 +00001974let AddedComplexity = 20 in
Evan Chengd9539472006-04-14 21:59:03 +00001975def : Pat<(v4i32 (vector_shuffle (bc_v4i32 (loadv2i64 addr:$src)), (undef),
1976 MOVSLDUP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00001977 (MOVSLDUPrm addr:$src)>, Requires<[HasSSE3]>;
Evan Chengd9539472006-04-14 21:59:03 +00001978
Evan Chengf2ea84a2006-10-09 21:42:15 +00001979let AddedComplexity = 15 in {
Evan Cheng2dadaea2006-04-19 20:37:34 +00001980// vector_shuffle v1, v2 <0, 1, 4, 5> using MOVLHPS
1981def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
1982 MOVHP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00001983 (MOVLHPSrr VR128:$src1, VR128:$src2)>;
Evan Cheng2dadaea2006-04-19 20:37:34 +00001984
1985// vector_shuffle v1, v2 <6, 7, 2, 3> using MOVHLPS
1986def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
1987 MOVHLPS_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00001988 (MOVHLPSrr VR128:$src1, VR128:$src2)>;
Evan Cheng2dadaea2006-04-19 20:37:34 +00001989
Evan Cheng9d09b892006-05-31 00:51:37 +00001990// vector_shuffle v1, undef <2, 3, ?, ?> using MOVHLPS
1991def : Pat<(v4f32 (vector_shuffle VR128:$src1, (undef),
1992 UNPCKH_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00001993 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
Evan Cheng9d09b892006-05-31 00:51:37 +00001994def : Pat<(v4i32 (vector_shuffle VR128:$src1, (undef),
1995 UNPCKH_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00001996 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
Evan Chengf2ea84a2006-10-09 21:42:15 +00001997}
Evan Cheng9d09b892006-05-31 00:51:37 +00001998
Evan Chengf2ea84a2006-10-09 21:42:15 +00001999 let AddedComplexity = 20 in {
Evan Cheng2dadaea2006-04-19 20:37:34 +00002000// vector_shuffle v1, (load v2) <4, 5, 2, 3> using MOVLPS
2001// vector_shuffle v1, (load v2) <0, 1, 4, 5> using MOVHPS
Evan Chengf66a0942006-04-19 18:20:17 +00002002def : Pat<(v4f32 (vector_shuffle VR128:$src1, (loadv4f32 addr:$src2),
2003 MOVLP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002004 (MOVLPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>;
Evan Chengf66a0942006-04-19 18:20:17 +00002005def : Pat<(v2f64 (vector_shuffle VR128:$src1, (loadv2f64 addr:$src2),
2006 MOVLP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002007 (MOVLPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Chengf66a0942006-04-19 18:20:17 +00002008def : Pat<(v4f32 (vector_shuffle VR128:$src1, (loadv4f32 addr:$src2),
2009 MOVHP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002010 (MOVHPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>;
Evan Chengf66a0942006-04-19 18:20:17 +00002011def : Pat<(v2f64 (vector_shuffle VR128:$src1, (loadv2f64 addr:$src2),
2012 MOVHP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002013 (MOVHPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Chengf66a0942006-04-19 18:20:17 +00002014
Evan Chengf66a0942006-04-19 18:20:17 +00002015def : Pat<(v4i32 (vector_shuffle VR128:$src1, (bc_v4i32 (loadv2i64 addr:$src2)),
2016 MOVLP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002017 (MOVLPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng64e97692006-04-24 21:58:20 +00002018def : Pat<(v2i64 (vector_shuffle VR128:$src1, (loadv2i64 addr:$src2),
2019 MOVLP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002020 (MOVLPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng64e97692006-04-24 21:58:20 +00002021def : Pat<(v4i32 (vector_shuffle VR128:$src1, (bc_v4i32 (loadv2i64 addr:$src2)),
2022 MOVHP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002023 (MOVHPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>;
Evan Cheng64e97692006-04-24 21:58:20 +00002024def : Pat<(v2i64 (vector_shuffle VR128:$src1, (loadv2i64 addr:$src2),
2025 MOVLP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002026 (MOVLPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Chengf2ea84a2006-10-09 21:42:15 +00002027}
Evan Cheng64e97692006-04-24 21:58:20 +00002028
Evan Chengf2ea84a2006-10-09 21:42:15 +00002029let AddedComplexity = 15 in {
Evan Cheng64e97692006-04-24 21:58:20 +00002030// Setting the lowest element in the vector.
2031def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2032 MOVL_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002033 (MOVLPSrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Chengcc0e98c2006-04-19 18:11:52 +00002034def : Pat<(v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
Evan Cheng017dcc62006-04-21 01:05:10 +00002035 MOVL_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002036 (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002037
Evan Cheng9e062ed2006-05-03 20:32:03 +00002038// vector_shuffle v1, v2 <4, 5, 2, 3> using MOVLPDrr (movsd)
2039def : Pat<(v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
2040 MOVLP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002041 (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng9e062ed2006-05-03 20:32:03 +00002042def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2043 MOVLP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002044 (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Chengf2ea84a2006-10-09 21:42:15 +00002045}
Evan Cheng9e062ed2006-05-03 20:32:03 +00002046
Evan Chenga7fc6422006-04-24 23:34:56 +00002047// Set lowest element and zero upper elements.
Evan Chengf2ea84a2006-10-09 21:42:15 +00002048let AddedComplexity = 20 in
Evan Chenga7fc6422006-04-24 23:34:56 +00002049def : Pat<(bc_v2i64 (vector_shuffle immAllZerosV,
2050 (v2f64 (scalar_to_vector (loadf64 addr:$src))),
2051 MOVL_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002052 (MOVZQI2PQIrm addr:$src)>, Requires<[HasSSE2]>;
Evan Chengcdfc3c82006-04-17 22:45:49 +00002053
Evan Chenga7fc6422006-04-24 23:34:56 +00002054// FIXME: Temporary workaround since 2-wide shuffle is broken.
2055def : Pat<(int_x86_sse2_movs_d VR128:$src1, VR128:$src2),
Evan Chenga2137b52006-04-25 00:50:01 +00002056 (v2f64 (MOVLPDrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002057def : Pat<(int_x86_sse2_loadh_pd VR128:$src1, addr:$src2),
Evan Chenga2137b52006-04-25 00:50:01 +00002058 (v2f64 (MOVHPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002059def : Pat<(int_x86_sse2_loadl_pd VR128:$src1, addr:$src2),
Evan Chenga2137b52006-04-25 00:50:01 +00002060 (v2f64 (MOVLPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002061def : Pat<(int_x86_sse2_shuf_pd VR128:$src1, VR128:$src2, imm:$src3),
Evan Chenga2137b52006-04-25 00:50:01 +00002062 (v2f64 (SHUFPDrri VR128:$src1, VR128:$src2, imm:$src3))>,
2063 Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002064def : Pat<(int_x86_sse2_shuf_pd VR128:$src1, (load addr:$src2), imm:$src3),
Evan Chenga2137b52006-04-25 00:50:01 +00002065 (v2f64 (SHUFPDrmi VR128:$src1, addr:$src2, imm:$src3))>,
2066 Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002067def : Pat<(int_x86_sse2_unpckh_pd VR128:$src1, VR128:$src2),
Evan Chenga2137b52006-04-25 00:50:01 +00002068 (v2f64 (UNPCKHPDrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002069def : Pat<(int_x86_sse2_unpckh_pd VR128:$src1, (load addr:$src2)),
Evan Chenga2137b52006-04-25 00:50:01 +00002070 (v2f64 (UNPCKHPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002071def : Pat<(int_x86_sse2_unpckl_pd VR128:$src1, VR128:$src2),
Evan Chenga2137b52006-04-25 00:50:01 +00002072 (v2f64 (UNPCKLPDrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002073def : Pat<(int_x86_sse2_unpckl_pd VR128:$src1, (load addr:$src2)),
Evan Chenga2137b52006-04-25 00:50:01 +00002074 (v2f64 (UNPCKLPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002075def : Pat<(int_x86_sse2_punpckh_qdq VR128:$src1, VR128:$src2),
Evan Chenga2137b52006-04-25 00:50:01 +00002076 (v2i64 (PUNPCKHQDQrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002077def : Pat<(int_x86_sse2_punpckh_qdq VR128:$src1, (load addr:$src2)),
Evan Chenga2137b52006-04-25 00:50:01 +00002078 (v2i64 (PUNPCKHQDQrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002079def : Pat<(int_x86_sse2_punpckl_qdq VR128:$src1, VR128:$src2),
Evan Chenga2137b52006-04-25 00:50:01 +00002080 (v2i64 (PUNPCKLQDQrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002081def : Pat<(int_x86_sse2_punpckl_qdq VR128:$src1, (load addr:$src2)),
2082 (PUNPCKLQDQrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
2083
Evan Cheng2c3ae372006-04-12 21:21:57 +00002084// Some special case pandn patterns.
2085def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
2086 VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002087 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00002088def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
2089 VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002090 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00002091def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
2092 VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002093 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng1b32f222006-03-30 07:33:32 +00002094
Evan Cheng2c3ae372006-04-12 21:21:57 +00002095def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
2096 (load addr:$src2))),
Chris Lattner30da68a2006-06-20 00:25:29 +00002097 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00002098def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
2099 (load addr:$src2))),
Chris Lattner30da68a2006-06-20 00:25:29 +00002100 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00002101def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
2102 (load addr:$src2))),
Chris Lattner30da68a2006-06-20 00:25:29 +00002103 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng206ee9d2006-07-07 08:33:52 +00002104
2105// Unaligned load
2106def : Pat<(v4f32 (X86loadu addr:$src)), (MOVUPSrm addr:$src)>,
2107 Requires<[HasSSE1]>;