blob: 3b37f4a345d3cab706f60f83a923b1af8ae16bdc [file] [log] [blame]
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001//===-- RegAllocLinearScan.cpp - Linear Scan register allocator -----------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements a linear scan register allocator.
11//
12//===----------------------------------------------------------------------===//
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000013
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000014#define DEBUG_TYPE "regalloc"
Jakob Stoklund Olesen42acf062010-12-03 21:47:10 +000015#include "LiveDebugVariables.h"
Jakob Stoklund Olesen47dbf6c2011-03-10 01:51:42 +000016#include "LiveRangeEdit.h"
Chris Lattnerb9805782005-08-23 22:27:31 +000017#include "VirtRegMap.h"
Lang Hames87e3bca2009-05-06 02:36:21 +000018#include "VirtRegRewriter.h"
Jakob Stoklund Olesen43641a52011-06-16 18:17:00 +000019#include "RegisterClassInfo.h"
Lang Hamese2b201b2009-05-18 19:03:16 +000020#include "Spiller.h"
Jakob Stoklund Olesene93198a2010-11-10 23:55:56 +000021#include "llvm/Analysis/AliasAnalysis.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000022#include "llvm/Function.h"
Lang Hamesa937f222009-12-14 06:49:42 +000023#include "llvm/CodeGen/CalcSpillWeights.h"
Evan Cheng3f32d652008-06-04 09:18:41 +000024#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000025#include "llvm/CodeGen/MachineFunctionPass.h"
26#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng22f07ff2007-12-11 02:09:15 +000027#include "llvm/CodeGen/MachineLoopInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000028#include "llvm/CodeGen/MachineRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000029#include "llvm/CodeGen/Passes.h"
Jim Laskeyeb577ba2006-08-02 12:30:23 +000030#include "llvm/CodeGen/RegAllocRegistry.h"
David Greene2c17c4d2007-09-06 16:18:45 +000031#include "llvm/CodeGen/RegisterCoalescer.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000032#include "llvm/Target/TargetRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000033#include "llvm/Target/TargetMachine.h"
Owen Anderson95dad832008-10-07 20:22:28 +000034#include "llvm/Target/TargetOptions.h"
Evan Chengc92da382007-11-03 07:20:12 +000035#include "llvm/Target/TargetInstrInfo.h"
Chris Lattnerb9805782005-08-23 22:27:31 +000036#include "llvm/ADT/EquivalenceClasses.h"
Dan Gohmand68a0762009-01-05 17:59:02 +000037#include "llvm/ADT/SmallSet.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000038#include "llvm/ADT/Statistic.h"
39#include "llvm/ADT/STLExtras.h"
Bill Wendlingc3115a02009-08-22 20:30:53 +000040#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000041#include "llvm/Support/ErrorHandling.h"
Daniel Dunbarce63ffb2009-07-25 00:23:56 +000042#include "llvm/Support/raw_ostream.h"
Alkis Evlogimenos843b1602004-02-15 10:24:21 +000043#include <algorithm>
Alkis Evlogimenos53eb3732004-07-22 08:14:44 +000044#include <queue>
Duraid Madina30059612005-12-28 04:55:42 +000045#include <memory>
Jeff Cohen97af7512006-12-02 02:22:01 +000046#include <cmath>
Lang Hamesf41538d2009-06-02 16:53:25 +000047
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000048using namespace llvm;
49
Chris Lattnercd3245a2006-12-19 22:41:21 +000050STATISTIC(NumIters , "Number of iterations performed");
51STATISTIC(NumBacktracks, "Number of times we had to backtrack");
Evan Chengc92da382007-11-03 07:20:12 +000052STATISTIC(NumCoalesce, "Number of copies coalesced");
Evan Cheng206d1852009-04-20 08:01:12 +000053STATISTIC(NumDowngrade, "Number of registers downgraded");
Chris Lattnercd3245a2006-12-19 22:41:21 +000054
Evan Cheng3e172252008-06-20 21:45:16 +000055static cl::opt<bool>
56NewHeuristic("new-spilling-heuristic",
57 cl::desc("Use new spilling heuristic"),
58 cl::init(false), cl::Hidden);
59
Evan Chengf5cd4f02008-10-23 20:43:13 +000060static cl::opt<bool>
61PreSplitIntervals("pre-alloc-split",
62 cl::desc("Pre-register allocation live interval splitting"),
63 cl::init(false), cl::Hidden);
64
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +000065static cl::opt<bool>
66TrivCoalesceEnds("trivial-coalesce-ends",
67 cl::desc("Attempt trivial coalescing of interval ends"),
68 cl::init(false), cl::Hidden);
69
Bob Wilsonf6a4d3c2011-04-19 18:11:45 +000070static cl::opt<bool>
71AvoidWAWHazard("avoid-waw-hazard",
72 cl::desc("Avoid write-write hazards for some register classes"),
73 cl::init(false), cl::Hidden);
74
Chris Lattnercd3245a2006-12-19 22:41:21 +000075static RegisterRegAlloc
Dan Gohmanb8cab922008-10-14 20:25:08 +000076linearscanRegAlloc("linearscan", "linear scan register allocator",
Chris Lattnercd3245a2006-12-19 22:41:21 +000077 createLinearScanRegisterAllocator);
78
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000079namespace {
David Greene7cfd3362009-11-19 15:55:49 +000080 // When we allocate a register, add it to a fixed-size queue of
81 // registers to skip in subsequent allocations. This trades a small
82 // amount of register pressure and increased spills for flexibility in
83 // the post-pass scheduler.
84 //
85 // Note that in a the number of registers used for reloading spills
86 // will be one greater than the value of this option.
87 //
88 // One big limitation of this is that it doesn't differentiate between
89 // different register classes. So on x86-64, if there is xmm register
90 // pressure, it can caused fewer GPRs to be held in the queue.
91 static cl::opt<unsigned>
92 NumRecentlyUsedRegs("linearscan-skip-count",
Eric Christophercd075a42010-07-02 23:17:38 +000093 cl::desc("Number of registers for linearscan to remember"
94 "to skip."),
David Greene7cfd3362009-11-19 15:55:49 +000095 cl::init(0),
96 cl::Hidden);
Jim Grosbach662fb772010-09-01 21:48:06 +000097
Nick Lewycky6726b6d2009-10-25 06:33:48 +000098 struct RALinScan : public MachineFunctionPass {
Devang Patel19974732007-05-03 01:11:54 +000099 static char ID;
Owen Anderson90c579d2010-08-06 18:33:48 +0000100 RALinScan() : MachineFunctionPass(ID) {
Jakob Stoklund Olesen42acf062010-12-03 21:47:10 +0000101 initializeLiveDebugVariablesPass(*PassRegistry::getPassRegistry());
Owen Anderson081c34b2010-10-19 17:21:58 +0000102 initializeLiveIntervalsPass(*PassRegistry::getPassRegistry());
103 initializeStrongPHIEliminationPass(*PassRegistry::getPassRegistry());
104 initializeRegisterCoalescerAnalysisGroup(
105 *PassRegistry::getPassRegistry());
106 initializeCalculateSpillWeightsPass(*PassRegistry::getPassRegistry());
107 initializePreAllocSplittingPass(*PassRegistry::getPassRegistry());
108 initializeLiveStacksPass(*PassRegistry::getPassRegistry());
Jakob Stoklund Olesend68f4582010-10-28 20:34:50 +0000109 initializeMachineDominatorTreePass(*PassRegistry::getPassRegistry());
Owen Anderson081c34b2010-10-19 17:21:58 +0000110 initializeMachineLoopInfoPass(*PassRegistry::getPassRegistry());
111 initializeVirtRegMapPass(*PassRegistry::getPassRegistry());
112 initializeMachineDominatorTreePass(*PassRegistry::getPassRegistry());
113
David Greene7cfd3362009-11-19 15:55:49 +0000114 // Initialize the queue to record recently-used registers.
115 if (NumRecentlyUsedRegs > 0)
116 RecentRegs.resize(NumRecentlyUsedRegs, 0);
David Greenea96fc2f2009-11-20 21:13:27 +0000117 RecentNext = RecentRegs.begin();
Bob Wilsonf6a4d3c2011-04-19 18:11:45 +0000118 avoidWAW_ = 0;
David Greene7cfd3362009-11-19 15:55:49 +0000119 }
Devang Patel794fd752007-05-01 21:15:47 +0000120
Chris Lattnercbb56252004-11-18 02:42:27 +0000121 typedef std::pair<LiveInterval*, LiveInterval::iterator> IntervalPtr;
Owen Andersoncd1dcbd2008-08-15 18:49:41 +0000122 typedef SmallVector<IntervalPtr, 32> IntervalPtrs;
Chris Lattnercbb56252004-11-18 02:42:27 +0000123 private:
Chris Lattnerb9805782005-08-23 22:27:31 +0000124 /// RelatedRegClasses - This structure is built the first time a function is
125 /// compiled, and keeps track of which register classes have registers that
126 /// belong to multiple classes or have aliases that are in other classes.
127 EquivalenceClasses<const TargetRegisterClass*> RelatedRegClasses;
Owen Anderson97382162008-08-13 23:36:23 +0000128 DenseMap<unsigned, const TargetRegisterClass*> OneClassForEachPhysReg;
Chris Lattnerb9805782005-08-23 22:27:31 +0000129
Evan Cheng206d1852009-04-20 08:01:12 +0000130 // NextReloadMap - For each register in the map, it maps to the another
131 // register which is defined by a reload from the same stack slot and
132 // both reloads are in the same basic block.
133 DenseMap<unsigned, unsigned> NextReloadMap;
134
135 // DowngradedRegs - A set of registers which are being "downgraded", i.e.
136 // un-favored for allocation.
137 SmallSet<unsigned, 8> DowngradedRegs;
138
139 // DowngradeMap - A map from virtual registers to physical registers being
140 // downgraded for the virtual registers.
141 DenseMap<unsigned, unsigned> DowngradeMap;
142
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000143 MachineFunction* mf_;
Evan Cheng3e172252008-06-20 21:45:16 +0000144 MachineRegisterInfo* mri_;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000145 const TargetMachine* tm_;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000146 const TargetRegisterInfo* tri_;
Evan Chengc92da382007-11-03 07:20:12 +0000147 const TargetInstrInfo* tii_;
Evan Chengc92da382007-11-03 07:20:12 +0000148 BitVector allocatableRegs_;
Jim Grosbach067a6482010-09-01 21:04:27 +0000149 BitVector reservedRegs_;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000150 LiveIntervals* li_;
Jakob Stoklund Olesen9529a1c2010-07-19 18:41:20 +0000151 MachineLoopInfo *loopInfo;
Jakob Stoklund Olesen43641a52011-06-16 18:17:00 +0000152 RegisterClassInfo RegClassInfo;
Chris Lattnercbb56252004-11-18 02:42:27 +0000153
154 /// handled_ - Intervals are added to the handled_ set in the order of their
155 /// start value. This is uses for backtracking.
156 std::vector<LiveInterval*> handled_;
157
158 /// fixed_ - Intervals that correspond to machine registers.
159 ///
160 IntervalPtrs fixed_;
161
162 /// active_ - Intervals that are currently being processed, and which have a
163 /// live range active for the current point.
164 IntervalPtrs active_;
165
166 /// inactive_ - Intervals that are currently being processed, but which have
167 /// a hold at the current point.
168 IntervalPtrs inactive_;
169
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000170 typedef std::priority_queue<LiveInterval*,
Owen Andersoncd1dcbd2008-08-15 18:49:41 +0000171 SmallVector<LiveInterval*, 64>,
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000172 greater_ptr<LiveInterval> > IntervalHeap;
173 IntervalHeap unhandled_;
Evan Cheng5b16cd22009-05-01 01:03:49 +0000174
175 /// regUse_ - Tracks register usage.
176 SmallVector<unsigned, 32> regUse_;
177 SmallVector<unsigned, 32> regUseBackUp_;
178
179 /// vrm_ - Tracks register assignments.
Owen Anderson49c8aa02009-03-13 05:55:11 +0000180 VirtRegMap* vrm_;
Evan Cheng5b16cd22009-05-01 01:03:49 +0000181
Lang Hames87e3bca2009-05-06 02:36:21 +0000182 std::auto_ptr<VirtRegRewriter> rewriter_;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000183
Lang Hamese2b201b2009-05-18 19:03:16 +0000184 std::auto_ptr<Spiller> spiller_;
185
David Greene7cfd3362009-11-19 15:55:49 +0000186 // The queue of recently-used registers.
David Greenea96fc2f2009-11-20 21:13:27 +0000187 SmallVector<unsigned, 4> RecentRegs;
188 SmallVector<unsigned, 4>::iterator RecentNext;
David Greene7cfd3362009-11-19 15:55:49 +0000189
Bob Wilsonf6a4d3c2011-04-19 18:11:45 +0000190 // Last write-after-write register written.
191 unsigned avoidWAW_;
192
David Greene7cfd3362009-11-19 15:55:49 +0000193 // Record that we just picked this register.
194 void recordRecentlyUsed(unsigned reg) {
195 assert(reg != 0 && "Recently used register is NOREG!");
196 if (!RecentRegs.empty()) {
David Greenea96fc2f2009-11-20 21:13:27 +0000197 *RecentNext++ = reg;
198 if (RecentNext == RecentRegs.end())
199 RecentNext = RecentRegs.begin();
David Greene7cfd3362009-11-19 15:55:49 +0000200 }
201 }
202
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000203 public:
204 virtual const char* getPassName() const {
205 return "Linear Scan Register Allocator";
206 }
207
208 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohman845012e2009-07-31 23:37:33 +0000209 AU.setPreservesCFG();
Jakob Stoklund Olesene93198a2010-11-10 23:55:56 +0000210 AU.addRequired<AliasAnalysis>();
211 AU.addPreserved<AliasAnalysis>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000212 AU.addRequired<LiveIntervals>();
Lang Hames233a60e2009-11-03 23:52:08 +0000213 AU.addPreserved<SlotIndexes>();
Owen Anderson95dad832008-10-07 20:22:28 +0000214 if (StrongPHIElim)
215 AU.addRequiredID(StrongPHIEliminationID);
David Greene2c17c4d2007-09-06 16:18:45 +0000216 // Make sure PassManager knows which analyses to make available
217 // to coalescing and which analyses coalescing invalidates.
218 AU.addRequiredTransitive<RegisterCoalescer>();
Lang Hamesa937f222009-12-14 06:49:42 +0000219 AU.addRequired<CalculateSpillWeights>();
Evan Chengf5cd4f02008-10-23 20:43:13 +0000220 if (PreSplitIntervals)
221 AU.addRequiredID(PreAllocSplittingID);
Jakob Stoklund Olesen2d172932010-10-26 00:11:33 +0000222 AU.addRequiredID(LiveStacksID);
223 AU.addPreservedID(LiveStacksID);
Evan Cheng22f07ff2007-12-11 02:09:15 +0000224 AU.addRequired<MachineLoopInfo>();
Bill Wendling67d65bb2008-01-04 20:54:55 +0000225 AU.addPreserved<MachineLoopInfo>();
Owen Anderson49c8aa02009-03-13 05:55:11 +0000226 AU.addRequired<VirtRegMap>();
227 AU.addPreserved<VirtRegMap>();
Jakob Stoklund Olesen42acf062010-12-03 21:47:10 +0000228 AU.addRequired<LiveDebugVariables>();
229 AU.addPreserved<LiveDebugVariables>();
Jakob Stoklund Olesend68f4582010-10-28 20:34:50 +0000230 AU.addRequiredID(MachineDominatorsID);
Bill Wendling67d65bb2008-01-04 20:54:55 +0000231 AU.addPreservedID(MachineDominatorsID);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000232 MachineFunctionPass::getAnalysisUsage(AU);
233 }
234
235 /// runOnMachineFunction - register allocate the whole function
236 bool runOnMachineFunction(MachineFunction&);
237
David Greene7cfd3362009-11-19 15:55:49 +0000238 // Determine if we skip this register due to its being recently used.
239 bool isRecentlyUsed(unsigned reg) const {
Bob Wilsonf6a4d3c2011-04-19 18:11:45 +0000240 return reg == avoidWAW_ ||
241 std::find(RecentRegs.begin(), RecentRegs.end(), reg) != RecentRegs.end();
David Greene7cfd3362009-11-19 15:55:49 +0000242 }
243
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000244 private:
245 /// linearScan - the linear scan algorithm
246 void linearScan();
247
Chris Lattnercbb56252004-11-18 02:42:27 +0000248 /// initIntervalSets - initialize the interval sets.
249 ///
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000250 void initIntervalSets();
251
Chris Lattnercbb56252004-11-18 02:42:27 +0000252 /// processActiveIntervals - expire old intervals and move non-overlapping
253 /// ones to the inactive list.
Lang Hames233a60e2009-11-03 23:52:08 +0000254 void processActiveIntervals(SlotIndex CurPoint);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000255
Chris Lattnercbb56252004-11-18 02:42:27 +0000256 /// processInactiveIntervals - expire old intervals and move overlapping
257 /// ones to the active list.
Lang Hames233a60e2009-11-03 23:52:08 +0000258 void processInactiveIntervals(SlotIndex CurPoint);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000259
Evan Cheng206d1852009-04-20 08:01:12 +0000260 /// hasNextReloadInterval - Return the next liveinterval that's being
261 /// defined by a reload from the same SS as the specified one.
262 LiveInterval *hasNextReloadInterval(LiveInterval *cur);
263
264 /// DowngradeRegister - Downgrade a register for allocation.
265 void DowngradeRegister(LiveInterval *li, unsigned Reg);
266
267 /// UpgradeRegister - Upgrade a register for allocation.
268 void UpgradeRegister(unsigned Reg);
269
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000270 /// assignRegOrStackSlotAtInterval - assign a register if one
271 /// is available, or spill.
272 void assignRegOrStackSlotAtInterval(LiveInterval* cur);
273
Evan Cheng5d088fe2009-03-23 22:57:19 +0000274 void updateSpillWeights(std::vector<float> &Weights,
275 unsigned reg, float weight,
276 const TargetRegisterClass *RC);
277
Evan Cheng3e172252008-06-20 21:45:16 +0000278 /// findIntervalsToSpill - Determine the intervals to spill for the
279 /// specified interval. It's passed the physical registers whose spill
280 /// weight is the lowest among all the registers whose live intervals
281 /// conflict with the interval.
282 void findIntervalsToSpill(LiveInterval *cur,
283 std::vector<std::pair<unsigned,float> > &Candidates,
284 unsigned NumCands,
285 SmallVector<LiveInterval*, 8> &SpillIntervals);
286
Evan Chengc92da382007-11-03 07:20:12 +0000287 /// attemptTrivialCoalescing - If a simple interval is defined by a copy,
Jim Grosbach977fa342010-07-27 18:36:27 +0000288 /// try to allocate the definition to the same register as the source,
289 /// if the register is not defined during the life time of the interval.
290 /// This eliminates a copy, and is used to coalesce copies which were not
Evan Chengc92da382007-11-03 07:20:12 +0000291 /// coalesced away before allocation either due to dest and src being in
292 /// different register classes or because the coalescer was overly
293 /// conservative.
294 unsigned attemptTrivialCoalescing(LiveInterval &cur, unsigned Reg);
295
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000296 ///
Evan Cheng5b16cd22009-05-01 01:03:49 +0000297 /// Register usage / availability tracking helpers.
298 ///
299
300 void initRegUses() {
301 regUse_.resize(tri_->getNumRegs(), 0);
302 regUseBackUp_.resize(tri_->getNumRegs(), 0);
303 }
304
305 void finalizeRegUses() {
Evan Chengc781a242009-05-03 18:32:42 +0000306#ifndef NDEBUG
307 // Verify all the registers are "freed".
308 bool Error = false;
309 for (unsigned i = 0, e = tri_->getNumRegs(); i != e; ++i) {
310 if (regUse_[i] != 0) {
David Greene37277762010-01-05 01:25:20 +0000311 dbgs() << tri_->getName(i) << " is still in use!\n";
Evan Chengc781a242009-05-03 18:32:42 +0000312 Error = true;
313 }
314 }
315 if (Error)
Torok Edwinc23197a2009-07-14 16:55:14 +0000316 llvm_unreachable(0);
Evan Chengc781a242009-05-03 18:32:42 +0000317#endif
Evan Cheng5b16cd22009-05-01 01:03:49 +0000318 regUse_.clear();
319 regUseBackUp_.clear();
320 }
321
322 void addRegUse(unsigned physReg) {
323 assert(TargetRegisterInfo::isPhysicalRegister(physReg) &&
324 "should be physical register!");
325 ++regUse_[physReg];
326 for (const unsigned* as = tri_->getAliasSet(physReg); *as; ++as)
327 ++regUse_[*as];
328 }
329
330 void delRegUse(unsigned physReg) {
331 assert(TargetRegisterInfo::isPhysicalRegister(physReg) &&
332 "should be physical register!");
333 assert(regUse_[physReg] != 0);
334 --regUse_[physReg];
335 for (const unsigned* as = tri_->getAliasSet(physReg); *as; ++as) {
336 assert(regUse_[*as] != 0);
337 --regUse_[*as];
338 }
339 }
340
341 bool isRegAvail(unsigned physReg) const {
342 assert(TargetRegisterInfo::isPhysicalRegister(physReg) &&
343 "should be physical register!");
344 return regUse_[physReg] == 0;
345 }
346
347 void backUpRegUses() {
348 regUseBackUp_ = regUse_;
349 }
350
351 void restoreRegUses() {
352 regUse_ = regUseBackUp_;
353 }
354
355 ///
356 /// Register handling helpers.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000357 ///
358
Chris Lattnercbb56252004-11-18 02:42:27 +0000359 /// getFreePhysReg - return a free physical register for this virtual
360 /// register interval if we have one, otherwise return 0.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000361 unsigned getFreePhysReg(LiveInterval* cur);
Evan Cheng358dec52009-06-15 08:28:29 +0000362 unsigned getFreePhysReg(LiveInterval* cur,
363 const TargetRegisterClass *RC,
Evan Cheng206d1852009-04-20 08:01:12 +0000364 unsigned MaxInactiveCount,
365 SmallVector<unsigned, 256> &inactiveCounts,
366 bool SkipDGRegs);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000367
Jim Grosbach5a4cbea2010-09-01 21:34:41 +0000368 /// getFirstNonReservedPhysReg - return the first non-reserved physical
369 /// register in the register class.
370 unsigned getFirstNonReservedPhysReg(const TargetRegisterClass *RC) {
Jakob Stoklund Olesen43641a52011-06-16 18:17:00 +0000371 ArrayRef<unsigned> O = RegClassInfo.getOrder(RC);
372 assert(!O.empty() && "All registers reserved?!");
373 return O.front();
374 }
Jim Grosbach5a4cbea2010-09-01 21:34:41 +0000375
Chris Lattnerb9805782005-08-23 22:27:31 +0000376 void ComputeRelatedRegClasses();
377
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000378 template <typename ItTy>
379 void printIntervals(const char* const str, ItTy i, ItTy e) const {
Bill Wendlingc3115a02009-08-22 20:30:53 +0000380 DEBUG({
381 if (str)
David Greene37277762010-01-05 01:25:20 +0000382 dbgs() << str << " intervals:\n";
Bill Wendlingc3115a02009-08-22 20:30:53 +0000383
384 for (; i != e; ++i) {
Nick Lewyckyd56acb32011-03-25 06:04:26 +0000385 dbgs() << '\t' << *i->first << " -> ";
Bill Wendlingc3115a02009-08-22 20:30:53 +0000386
387 unsigned reg = i->first->reg;
388 if (TargetRegisterInfo::isVirtualRegister(reg))
389 reg = vrm_->getPhys(reg);
390
David Greene37277762010-01-05 01:25:20 +0000391 dbgs() << tri_->getName(reg) << '\n';
Bill Wendlingc3115a02009-08-22 20:30:53 +0000392 }
393 });
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000394 }
395 };
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000396 char RALinScan::ID = 0;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000397}
398
Owen Anderson2ab36d32010-10-12 19:48:12 +0000399INITIALIZE_PASS_BEGIN(RALinScan, "linearscan-regalloc",
Nick Lewyckyd56acb32011-03-25 06:04:26 +0000400 "Linear Scan Register Allocator", false, false)
Owen Anderson2ab36d32010-10-12 19:48:12 +0000401INITIALIZE_PASS_DEPENDENCY(LiveIntervals)
402INITIALIZE_PASS_DEPENDENCY(StrongPHIElimination)
403INITIALIZE_PASS_DEPENDENCY(CalculateSpillWeights)
404INITIALIZE_PASS_DEPENDENCY(PreAllocSplitting)
405INITIALIZE_PASS_DEPENDENCY(LiveStacks)
406INITIALIZE_PASS_DEPENDENCY(MachineLoopInfo)
407INITIALIZE_PASS_DEPENDENCY(VirtRegMap)
408INITIALIZE_AG_DEPENDENCY(RegisterCoalescer)
Jakob Stoklund Olesene93198a2010-11-10 23:55:56 +0000409INITIALIZE_AG_DEPENDENCY(AliasAnalysis)
Owen Anderson2ab36d32010-10-12 19:48:12 +0000410INITIALIZE_PASS_END(RALinScan, "linearscan-regalloc",
Nick Lewyckyd56acb32011-03-25 06:04:26 +0000411 "Linear Scan Register Allocator", false, false)
Evan Cheng3f32d652008-06-04 09:18:41 +0000412
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000413void RALinScan::ComputeRelatedRegClasses() {
Chris Lattnerb9805782005-08-23 22:27:31 +0000414 // First pass, add all reg classes to the union, and determine at least one
415 // reg class that each register is in.
416 bool HasAliases = false;
Evan Cheng206d1852009-04-20 08:01:12 +0000417 for (TargetRegisterInfo::regclass_iterator RCI = tri_->regclass_begin(),
418 E = tri_->regclass_end(); RCI != E; ++RCI) {
Chris Lattnerb9805782005-08-23 22:27:31 +0000419 RelatedRegClasses.insert(*RCI);
420 for (TargetRegisterClass::iterator I = (*RCI)->begin(), E = (*RCI)->end();
421 I != E; ++I) {
Evan Cheng206d1852009-04-20 08:01:12 +0000422 HasAliases = HasAliases || *tri_->getAliasSet(*I) != 0;
Jim Grosbach662fb772010-09-01 21:48:06 +0000423
Chris Lattnerb9805782005-08-23 22:27:31 +0000424 const TargetRegisterClass *&PRC = OneClassForEachPhysReg[*I];
425 if (PRC) {
426 // Already processed this register. Just make sure we know that
427 // multiple register classes share a register.
428 RelatedRegClasses.unionSets(PRC, *RCI);
429 } else {
430 PRC = *RCI;
431 }
432 }
433 }
Jim Grosbach662fb772010-09-01 21:48:06 +0000434
Chris Lattnerb9805782005-08-23 22:27:31 +0000435 // Second pass, now that we know conservatively what register classes each reg
436 // belongs to, add info about aliases. We don't need to do this for targets
437 // without register aliases.
438 if (HasAliases)
Owen Anderson97382162008-08-13 23:36:23 +0000439 for (DenseMap<unsigned, const TargetRegisterClass*>::iterator
Chris Lattnerb9805782005-08-23 22:27:31 +0000440 I = OneClassForEachPhysReg.begin(), E = OneClassForEachPhysReg.end();
441 I != E; ++I)
Bob Wilsonadf9c8b2011-01-27 07:26:15 +0000442 for (const unsigned *AS = tri_->getAliasSet(I->first); *AS; ++AS) {
443 const TargetRegisterClass *AliasClass =
444 OneClassForEachPhysReg.lookup(*AS);
445 if (AliasClass)
446 RelatedRegClasses.unionSets(I->second, AliasClass);
447 }
Chris Lattnerb9805782005-08-23 22:27:31 +0000448}
449
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000450/// attemptTrivialCoalescing - If a simple interval is defined by a copy, try
451/// allocate the definition the same register as the source register if the
452/// register is not defined during live time of the interval. If the interval is
453/// killed by a copy, try to use the destination register. This eliminates a
454/// copy. This is used to coalesce copies which were not coalesced away before
455/// allocation either due to dest and src being in different register classes or
456/// because the coalescer was overly conservative.
Evan Chengc92da382007-11-03 07:20:12 +0000457unsigned RALinScan::attemptTrivialCoalescing(LiveInterval &cur, unsigned Reg) {
Evan Cheng90f95f82009-06-14 20:22:55 +0000458 unsigned Preference = vrm_->getRegAllocPref(cur.reg);
459 if ((Preference && Preference == Reg) || !cur.containsOneValue())
Evan Chengc92da382007-11-03 07:20:12 +0000460 return Reg;
461
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000462 // We cannot handle complicated live ranges. Simple linear stuff only.
463 if (cur.ranges.size() != 1)
Evan Chengc92da382007-11-03 07:20:12 +0000464 return Reg;
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000465
466 const LiveRange &range = cur.ranges.front();
467
468 VNInfo *vni = range.valno;
Jakob Stoklund Olesena97ff8a2011-03-03 05:18:19 +0000469 if (vni->isUnused() || !vni->def.isValid())
Bill Wendlingdc492e02009-12-05 07:30:23 +0000470 return Reg;
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000471
472 unsigned CandReg;
473 {
474 MachineInstr *CopyMI;
Lang Hames6e2968c2010-09-25 12:04:16 +0000475 if ((CopyMI = li_->getInstructionFromIndex(vni->def)) && CopyMI->isCopy())
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000476 // Defined by a copy, try to extend SrcReg forward
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000477 CandReg = CopyMI->getOperand(1).getReg();
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000478 else if (TrivCoalesceEnds &&
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000479 (CopyMI = li_->getInstructionFromIndex(range.end.getBaseIndex())) &&
480 CopyMI->isCopy() && cur.reg == CopyMI->getOperand(1).getReg())
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000481 // Only used by a copy, try to extend DstReg backwards
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000482 CandReg = CopyMI->getOperand(0).getReg();
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000483 else
Evan Chengc92da382007-11-03 07:20:12 +0000484 return Reg;
Jakob Stoklund Olesene7fbdcd2010-11-19 05:45:24 +0000485
486 // If the target of the copy is a sub-register then don't coalesce.
487 if(CopyMI->getOperand(0).getSubReg())
488 return Reg;
Anton Korobeynikov4aefd6b2008-02-20 12:07:57 +0000489 }
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000490
491 if (TargetRegisterInfo::isVirtualRegister(CandReg)) {
492 if (!vrm_->isAssignedReg(CandReg))
493 return Reg;
494 CandReg = vrm_->getPhys(CandReg);
495 }
496 if (Reg == CandReg)
Evan Chengc92da382007-11-03 07:20:12 +0000497 return Reg;
498
Evan Cheng841ee1a2008-09-18 22:38:47 +0000499 const TargetRegisterClass *RC = mri_->getRegClass(cur.reg);
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000500 if (!RC->contains(CandReg))
501 return Reg;
502
503 if (li_->conflictsWithPhysReg(cur, *vrm_, CandReg))
Evan Chengc92da382007-11-03 07:20:12 +0000504 return Reg;
505
Bill Wendlingdc492e02009-12-05 07:30:23 +0000506 // Try to coalesce.
David Greene37277762010-01-05 01:25:20 +0000507 DEBUG(dbgs() << "Coalescing: " << cur << " -> " << tri_->getName(CandReg)
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000508 << '\n');
509 vrm_->clearVirt(cur.reg);
510 vrm_->assignVirt2Phys(cur.reg, CandReg);
Bill Wendlingdc492e02009-12-05 07:30:23 +0000511
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000512 ++NumCoalesce;
513 return CandReg;
Evan Chengc92da382007-11-03 07:20:12 +0000514}
515
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000516bool RALinScan::runOnMachineFunction(MachineFunction &fn) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000517 mf_ = &fn;
Evan Cheng3e172252008-06-20 21:45:16 +0000518 mri_ = &fn.getRegInfo();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000519 tm_ = &fn.getTarget();
Dan Gohman6f0d0242008-02-10 18:45:23 +0000520 tri_ = tm_->getRegisterInfo();
Evan Chengc92da382007-11-03 07:20:12 +0000521 tii_ = tm_->getInstrInfo();
Dan Gohman6f0d0242008-02-10 18:45:23 +0000522 allocatableRegs_ = tri_->getAllocatableSet(fn);
Jim Grosbach067a6482010-09-01 21:04:27 +0000523 reservedRegs_ = tri_->getReservedRegs(fn);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000524 li_ = &getAnalysis<LiveIntervals>();
Evan Cheng22f07ff2007-12-11 02:09:15 +0000525 loopInfo = &getAnalysis<MachineLoopInfo>();
Jakob Stoklund Olesen43641a52011-06-16 18:17:00 +0000526 RegClassInfo.runOnMachineFunction(fn);
Chris Lattnerf348e3a2004-11-18 04:33:31 +0000527
David Greene2c17c4d2007-09-06 16:18:45 +0000528 // We don't run the coalescer here because we have no reason to
529 // interact with it. If the coalescer requires interaction, it
530 // won't do anything. If it doesn't require interaction, we assume
531 // it was run as a separate pass.
532
Chris Lattnerb9805782005-08-23 22:27:31 +0000533 // If this is the first function compiled, compute the related reg classes.
534 if (RelatedRegClasses.empty())
535 ComputeRelatedRegClasses();
Evan Cheng5b16cd22009-05-01 01:03:49 +0000536
537 // Also resize register usage trackers.
538 initRegUses();
539
Owen Anderson49c8aa02009-03-13 05:55:11 +0000540 vrm_ = &getAnalysis<VirtRegMap>();
Lang Hames87e3bca2009-05-06 02:36:21 +0000541 if (!rewriter_.get()) rewriter_.reset(createVirtRegRewriter());
Jim Grosbach662fb772010-09-01 21:48:06 +0000542
Jakob Stoklund Olesenf2c6e362010-07-20 23:50:15 +0000543 spiller_.reset(createSpiller(*this, *mf_, *vrm_));
Jim Grosbach662fb772010-09-01 21:48:06 +0000544
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000545 initIntervalSets();
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000546
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000547 linearScan();
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000548
Chris Lattnerb0f31bf2005-01-23 22:45:13 +0000549 // Rewrite spill code and update the PhysRegsUsed set.
Lang Hames87e3bca2009-05-06 02:36:21 +0000550 rewriter_->runOnMachineFunction(*mf_, *vrm_, li_);
Chris Lattnercbb56252004-11-18 02:42:27 +0000551
Jakob Stoklund Olesen42acf062010-12-03 21:47:10 +0000552 // Write out new DBG_VALUE instructions.
553 getAnalysis<LiveDebugVariables>().emitDebugValues(vrm_);
554
Dan Gohman51cd9d62008-06-23 23:51:16 +0000555 assert(unhandled_.empty() && "Unhandled live intervals remain!");
Evan Cheng5b16cd22009-05-01 01:03:49 +0000556
557 finalizeRegUses();
558
Chris Lattnercbb56252004-11-18 02:42:27 +0000559 fixed_.clear();
560 active_.clear();
561 inactive_.clear();
562 handled_.clear();
Evan Cheng206d1852009-04-20 08:01:12 +0000563 NextReloadMap.clear();
564 DowngradedRegs.clear();
565 DowngradeMap.clear();
Lang Hamesf41538d2009-06-02 16:53:25 +0000566 spiller_.reset(0);
Chris Lattnercbb56252004-11-18 02:42:27 +0000567
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000568 return true;
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000569}
570
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000571/// initIntervalSets - initialize the interval sets.
572///
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000573void RALinScan::initIntervalSets()
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000574{
575 assert(unhandled_.empty() && fixed_.empty() &&
576 active_.empty() && inactive_.empty() &&
577 "interval sets should be empty on initialization");
578
Owen Andersoncd1dcbd2008-08-15 18:49:41 +0000579 handled_.reserve(li_->getNumIntervals());
580
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000581 for (LiveIntervals::iterator i = li_->begin(), e = li_->end(); i != e; ++i) {
Owen Anderson03857b22008-08-13 21:49:13 +0000582 if (TargetRegisterInfo::isPhysicalRegister(i->second->reg)) {
Jakob Stoklund Olesen4662a9f2011-04-04 21:00:03 +0000583 if (!i->second->empty() && allocatableRegs_.test(i->second->reg)) {
Lang Hames233a60e2009-11-03 23:52:08 +0000584 mri_->setPhysRegUsed(i->second->reg);
585 fixed_.push_back(std::make_pair(i->second, i->second->begin()));
586 }
587 } else {
588 if (i->second->empty()) {
589 assignRegOrStackSlotAtInterval(i->second);
590 }
591 else
592 unhandled_.push(i->second);
593 }
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000594 }
595}
596
Bill Wendlingc3115a02009-08-22 20:30:53 +0000597void RALinScan::linearScan() {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000598 // linear scan algorithm
Bill Wendlingc3115a02009-08-22 20:30:53 +0000599 DEBUG({
David Greene37277762010-01-05 01:25:20 +0000600 dbgs() << "********** LINEAR SCAN **********\n"
Jim Grosbach662fb772010-09-01 21:48:06 +0000601 << "********** Function: "
Bill Wendlingc3115a02009-08-22 20:30:53 +0000602 << mf_->getFunction()->getName() << '\n';
603 printIntervals("fixed", fixed_.begin(), fixed_.end());
604 });
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000605
606 while (!unhandled_.empty()) {
607 // pick the interval with the earliest start point
608 LiveInterval* cur = unhandled_.top();
609 unhandled_.pop();
Evan Cheng11923cc2007-10-16 21:09:14 +0000610 ++NumIters;
David Greene37277762010-01-05 01:25:20 +0000611 DEBUG(dbgs() << "\n*** CURRENT ***: " << *cur << '\n');
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000612
Lang Hames233a60e2009-11-03 23:52:08 +0000613 assert(!cur->empty() && "Empty interval in unhandled set.");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000614
Lang Hames233a60e2009-11-03 23:52:08 +0000615 processActiveIntervals(cur->beginIndex());
616 processInactiveIntervals(cur->beginIndex());
617
618 assert(TargetRegisterInfo::isVirtualRegister(cur->reg) &&
619 "Can only allocate virtual registers!");
Misha Brukmanedf128a2005-04-21 22:36:52 +0000620
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000621 // Allocating a virtual register. try to find a free
622 // physical register or spill an interval (possibly this one) in order to
623 // assign it one.
624 assignRegOrStackSlotAtInterval(cur);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000625
Bill Wendlingc3115a02009-08-22 20:30:53 +0000626 DEBUG({
627 printIntervals("active", active_.begin(), active_.end());
628 printIntervals("inactive", inactive_.begin(), inactive_.end());
629 });
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000630 }
Alkis Evlogimenos7d629b52004-01-07 09:20:58 +0000631
Evan Cheng5b16cd22009-05-01 01:03:49 +0000632 // Expire any remaining active intervals
Evan Cheng11923cc2007-10-16 21:09:14 +0000633 while (!active_.empty()) {
634 IntervalPtr &IP = active_.back();
635 unsigned reg = IP.first->reg;
David Greene37277762010-01-05 01:25:20 +0000636 DEBUG(dbgs() << "\tinterval " << *IP.first << " expired\n");
Dan Gohman6f0d0242008-02-10 18:45:23 +0000637 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000638 "Can only allocate virtual registers!");
639 reg = vrm_->getPhys(reg);
Evan Cheng5b16cd22009-05-01 01:03:49 +0000640 delRegUse(reg);
Evan Cheng11923cc2007-10-16 21:09:14 +0000641 active_.pop_back();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000642 }
Alkis Evlogimenos7d629b52004-01-07 09:20:58 +0000643
Evan Cheng5b16cd22009-05-01 01:03:49 +0000644 // Expire any remaining inactive intervals
Bill Wendlingc3115a02009-08-22 20:30:53 +0000645 DEBUG({
646 for (IntervalPtrs::reverse_iterator
647 i = inactive_.rbegin(); i != inactive_.rend(); ++i)
David Greene37277762010-01-05 01:25:20 +0000648 dbgs() << "\tinterval " << *i->first << " expired\n";
Bill Wendlingc3115a02009-08-22 20:30:53 +0000649 });
Evan Cheng11923cc2007-10-16 21:09:14 +0000650 inactive_.clear();
Alkis Evlogimenosb7be1152004-01-13 20:42:08 +0000651
Evan Cheng81a03822007-11-17 00:40:40 +0000652 // Add live-ins to every BB except for entry. Also perform trivial coalescing.
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000653 MachineFunction::iterator EntryMBB = mf_->begin();
Evan Chenga5bfc972007-10-17 06:53:44 +0000654 SmallVector<MachineBasicBlock*, 8> LiveInMBBs;
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000655 for (LiveIntervals::iterator i = li_->begin(), e = li_->end(); i != e; ++i) {
Owen Anderson03857b22008-08-13 21:49:13 +0000656 LiveInterval &cur = *i->second;
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000657 unsigned Reg = 0;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000658 bool isPhys = TargetRegisterInfo::isPhysicalRegister(cur.reg);
Evan Cheng81a03822007-11-17 00:40:40 +0000659 if (isPhys)
Owen Anderson03857b22008-08-13 21:49:13 +0000660 Reg = cur.reg;
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000661 else if (vrm_->isAssignedReg(cur.reg))
Evan Chengc92da382007-11-03 07:20:12 +0000662 Reg = attemptTrivialCoalescing(cur, vrm_->getPhys(cur.reg));
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000663 if (!Reg)
664 continue;
Evan Cheng81a03822007-11-17 00:40:40 +0000665 // Ignore splited live intervals.
666 if (!isPhys && vrm_->getPreSplitReg(cur.reg))
667 continue;
Evan Cheng550aacb2009-06-04 20:28:22 +0000668
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000669 for (LiveInterval::Ranges::const_iterator I = cur.begin(), E = cur.end();
670 I != E; ++I) {
671 const LiveRange &LR = *I;
Evan Chengd0e32c52008-10-29 05:06:14 +0000672 if (li_->findLiveInMBBs(LR.start, LR.end, LiveInMBBs)) {
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000673 for (unsigned i = 0, e = LiveInMBBs.size(); i != e; ++i)
Evan Cheng073e7e52009-06-04 20:53:36 +0000674 if (LiveInMBBs[i] != EntryMBB) {
675 assert(TargetRegisterInfo::isPhysicalRegister(Reg) &&
676 "Adding a virtual register to livein set?");
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000677 LiveInMBBs[i]->addLiveIn(Reg);
Evan Cheng073e7e52009-06-04 20:53:36 +0000678 }
Evan Chenga5bfc972007-10-17 06:53:44 +0000679 LiveInMBBs.clear();
Evan Cheng9fc508f2007-02-16 09:05:02 +0000680 }
681 }
682 }
683
David Greene37277762010-01-05 01:25:20 +0000684 DEBUG(dbgs() << *vrm_);
Evan Chengc781a242009-05-03 18:32:42 +0000685
686 // Look for physical registers that end up not being allocated even though
687 // register allocator had to spill other registers in its register class.
Evan Cheng90f95f82009-06-14 20:22:55 +0000688 if (!vrm_->FindUnusedRegisters(li_))
Evan Chengc781a242009-05-03 18:32:42 +0000689 return;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000690}
691
Chris Lattnercbb56252004-11-18 02:42:27 +0000692/// processActiveIntervals - expire old intervals and move non-overlapping ones
693/// to the inactive list.
Lang Hames233a60e2009-11-03 23:52:08 +0000694void RALinScan::processActiveIntervals(SlotIndex CurPoint)
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000695{
David Greene37277762010-01-05 01:25:20 +0000696 DEBUG(dbgs() << "\tprocessing active intervals:\n");
Chris Lattner23b71c12004-11-18 01:29:39 +0000697
Chris Lattnercbb56252004-11-18 02:42:27 +0000698 for (unsigned i = 0, e = active_.size(); i != e; ++i) {
699 LiveInterval *Interval = active_[i].first;
700 LiveInterval::iterator IntervalPos = active_[i].second;
701 unsigned reg = Interval->reg;
Alkis Evlogimenosed543732004-09-01 22:52:29 +0000702
Chris Lattnercbb56252004-11-18 02:42:27 +0000703 IntervalPos = Interval->advanceTo(IntervalPos, CurPoint);
704
705 if (IntervalPos == Interval->end()) { // Remove expired intervals.
David Greene37277762010-01-05 01:25:20 +0000706 DEBUG(dbgs() << "\t\tinterval " << *Interval << " expired\n");
Dan Gohman6f0d0242008-02-10 18:45:23 +0000707 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000708 "Can only allocate virtual registers!");
709 reg = vrm_->getPhys(reg);
Evan Cheng5b16cd22009-05-01 01:03:49 +0000710 delRegUse(reg);
Chris Lattnercbb56252004-11-18 02:42:27 +0000711
712 // Pop off the end of the list.
713 active_[i] = active_.back();
714 active_.pop_back();
715 --i; --e;
Misha Brukmanedf128a2005-04-21 22:36:52 +0000716
Chris Lattnercbb56252004-11-18 02:42:27 +0000717 } else if (IntervalPos->start > CurPoint) {
718 // Move inactive intervals to inactive list.
David Greene37277762010-01-05 01:25:20 +0000719 DEBUG(dbgs() << "\t\tinterval " << *Interval << " inactive\n");
Dan Gohman6f0d0242008-02-10 18:45:23 +0000720 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000721 "Can only allocate virtual registers!");
722 reg = vrm_->getPhys(reg);
Evan Cheng5b16cd22009-05-01 01:03:49 +0000723 delRegUse(reg);
Chris Lattnercbb56252004-11-18 02:42:27 +0000724 // add to inactive.
725 inactive_.push_back(std::make_pair(Interval, IntervalPos));
726
727 // Pop off the end of the list.
728 active_[i] = active_.back();
729 active_.pop_back();
730 --i; --e;
731 } else {
732 // Otherwise, just update the iterator position.
733 active_[i].second = IntervalPos;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000734 }
735 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000736}
737
Chris Lattnercbb56252004-11-18 02:42:27 +0000738/// processInactiveIntervals - expire old intervals and move overlapping
739/// ones to the active list.
Lang Hames233a60e2009-11-03 23:52:08 +0000740void RALinScan::processInactiveIntervals(SlotIndex CurPoint)
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000741{
David Greene37277762010-01-05 01:25:20 +0000742 DEBUG(dbgs() << "\tprocessing inactive intervals:\n");
Chris Lattner365b95f2004-11-18 04:13:02 +0000743
Chris Lattnercbb56252004-11-18 02:42:27 +0000744 for (unsigned i = 0, e = inactive_.size(); i != e; ++i) {
745 LiveInterval *Interval = inactive_[i].first;
746 LiveInterval::iterator IntervalPos = inactive_[i].second;
747 unsigned reg = Interval->reg;
Chris Lattner23b71c12004-11-18 01:29:39 +0000748
Chris Lattnercbb56252004-11-18 02:42:27 +0000749 IntervalPos = Interval->advanceTo(IntervalPos, CurPoint);
Misha Brukmanedf128a2005-04-21 22:36:52 +0000750
Chris Lattnercbb56252004-11-18 02:42:27 +0000751 if (IntervalPos == Interval->end()) { // remove expired intervals.
David Greene37277762010-01-05 01:25:20 +0000752 DEBUG(dbgs() << "\t\tinterval " << *Interval << " expired\n");
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +0000753
Chris Lattnercbb56252004-11-18 02:42:27 +0000754 // Pop off the end of the list.
755 inactive_[i] = inactive_.back();
756 inactive_.pop_back();
757 --i; --e;
758 } else if (IntervalPos->start <= CurPoint) {
759 // move re-activated intervals in active list
David Greene37277762010-01-05 01:25:20 +0000760 DEBUG(dbgs() << "\t\tinterval " << *Interval << " active\n");
Dan Gohman6f0d0242008-02-10 18:45:23 +0000761 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000762 "Can only allocate virtual registers!");
763 reg = vrm_->getPhys(reg);
Evan Cheng5b16cd22009-05-01 01:03:49 +0000764 addRegUse(reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000765 // add to active
Chris Lattnercbb56252004-11-18 02:42:27 +0000766 active_.push_back(std::make_pair(Interval, IntervalPos));
767
768 // Pop off the end of the list.
769 inactive_[i] = inactive_.back();
770 inactive_.pop_back();
771 --i; --e;
772 } else {
773 // Otherwise, just update the iterator position.
774 inactive_[i].second = IntervalPos;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000775 }
776 }
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +0000777}
778
Chris Lattnercbb56252004-11-18 02:42:27 +0000779/// updateSpillWeights - updates the spill weights of the specifed physical
780/// register and its weight.
Evan Cheng5d088fe2009-03-23 22:57:19 +0000781void RALinScan::updateSpillWeights(std::vector<float> &Weights,
782 unsigned reg, float weight,
783 const TargetRegisterClass *RC) {
784 SmallSet<unsigned, 4> Processed;
785 SmallSet<unsigned, 4> SuperAdded;
786 SmallVector<unsigned, 4> Supers;
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000787 Weights[reg] += weight;
Evan Cheng5d088fe2009-03-23 22:57:19 +0000788 Processed.insert(reg);
789 for (const unsigned* as = tri_->getAliasSet(reg); *as; ++as) {
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000790 Weights[*as] += weight;
Evan Cheng5d088fe2009-03-23 22:57:19 +0000791 Processed.insert(*as);
792 if (tri_->isSubRegister(*as, reg) &&
793 SuperAdded.insert(*as) &&
794 RC->contains(*as)) {
795 Supers.push_back(*as);
796 }
797 }
798
799 // If the alias is a super-register, and the super-register is in the
800 // register class we are trying to allocate. Then add the weight to all
801 // sub-registers of the super-register even if they are not aliases.
802 // e.g. allocating for GR32, bh is not used, updating bl spill weight.
Chris Lattner7a2bdde2011-04-15 05:18:47 +0000803 // bl should get the same spill weight otherwise it will be chosen
Evan Cheng5d088fe2009-03-23 22:57:19 +0000804 // as a spill candidate since spilling bh doesn't make ebx available.
805 for (unsigned i = 0, e = Supers.size(); i != e; ++i) {
Evan Chengc781a242009-05-03 18:32:42 +0000806 for (const unsigned *sr = tri_->getSubRegisters(Supers[i]); *sr; ++sr)
807 if (!Processed.count(*sr))
808 Weights[*sr] += weight;
Evan Cheng5d088fe2009-03-23 22:57:19 +0000809 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000810}
811
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000812static
813RALinScan::IntervalPtrs::iterator
814FindIntervalInVector(RALinScan::IntervalPtrs &IP, LiveInterval *LI) {
815 for (RALinScan::IntervalPtrs::iterator I = IP.begin(), E = IP.end();
816 I != E; ++I)
Chris Lattnercbb56252004-11-18 02:42:27 +0000817 if (I->first == LI) return I;
818 return IP.end();
819}
820
Jim Grosbach662fb772010-09-01 21:48:06 +0000821static void RevertVectorIteratorsTo(RALinScan::IntervalPtrs &V,
822 SlotIndex Point){
Chris Lattner19828d42004-11-18 03:49:30 +0000823 for (unsigned i = 0, e = V.size(); i != e; ++i) {
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000824 RALinScan::IntervalPtr &IP = V[i];
Chris Lattner19828d42004-11-18 03:49:30 +0000825 LiveInterval::iterator I = std::upper_bound(IP.first->begin(),
826 IP.second, Point);
827 if (I != IP.first->begin()) --I;
828 IP.second = I;
829 }
830}
Chris Lattnercbb56252004-11-18 02:42:27 +0000831
Evan Cheng3e172252008-06-20 21:45:16 +0000832/// getConflictWeight - Return the number of conflicts between cur
833/// live interval and defs and uses of Reg weighted by loop depthes.
Evan Chengc781a242009-05-03 18:32:42 +0000834static
835float getConflictWeight(LiveInterval *cur, unsigned Reg, LiveIntervals *li_,
836 MachineRegisterInfo *mri_,
Jakob Stoklund Olesen9529a1c2010-07-19 18:41:20 +0000837 MachineLoopInfo *loopInfo) {
Evan Cheng3e172252008-06-20 21:45:16 +0000838 float Conflicts = 0;
839 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(Reg),
840 E = mri_->reg_end(); I != E; ++I) {
841 MachineInstr *MI = &*I;
842 if (cur->liveAt(li_->getInstructionIndex(MI))) {
843 unsigned loopDepth = loopInfo->getLoopDepth(MI->getParent());
Chris Lattner87565c12010-05-15 17:10:24 +0000844 Conflicts += std::pow(10.0f, (float)loopDepth);
Evan Cheng3e172252008-06-20 21:45:16 +0000845 }
846 }
847 return Conflicts;
848}
849
850/// findIntervalsToSpill - Determine the intervals to spill for the
851/// specified interval. It's passed the physical registers whose spill
852/// weight is the lowest among all the registers whose live intervals
853/// conflict with the interval.
854void RALinScan::findIntervalsToSpill(LiveInterval *cur,
855 std::vector<std::pair<unsigned,float> > &Candidates,
856 unsigned NumCands,
857 SmallVector<LiveInterval*, 8> &SpillIntervals) {
858 // We have figured out the *best* register to spill. But there are other
859 // registers that are pretty good as well (spill weight within 3%). Spill
860 // the one that has fewest defs and uses that conflict with cur.
861 float Conflicts[3] = { 0.0f, 0.0f, 0.0f };
862 SmallVector<LiveInterval*, 8> SLIs[3];
863
Bill Wendlingc3115a02009-08-22 20:30:53 +0000864 DEBUG({
David Greene37277762010-01-05 01:25:20 +0000865 dbgs() << "\tConsidering " << NumCands << " candidates: ";
Bill Wendlingc3115a02009-08-22 20:30:53 +0000866 for (unsigned i = 0; i != NumCands; ++i)
David Greene37277762010-01-05 01:25:20 +0000867 dbgs() << tri_->getName(Candidates[i].first) << " ";
868 dbgs() << "\n";
Bill Wendlingc3115a02009-08-22 20:30:53 +0000869 });
Jim Grosbach662fb772010-09-01 21:48:06 +0000870
Evan Cheng3e172252008-06-20 21:45:16 +0000871 // Calculate the number of conflicts of each candidate.
872 for (IntervalPtrs::iterator i = active_.begin(); i != active_.end(); ++i) {
873 unsigned Reg = i->first->reg;
874 unsigned PhysReg = vrm_->getPhys(Reg);
875 if (!cur->overlapsFrom(*i->first, i->second))
876 continue;
877 for (unsigned j = 0; j < NumCands; ++j) {
878 unsigned Candidate = Candidates[j].first;
879 if (tri_->regsOverlap(PhysReg, Candidate)) {
880 if (NumCands > 1)
881 Conflicts[j] += getConflictWeight(cur, Reg, li_, mri_, loopInfo);
882 SLIs[j].push_back(i->first);
883 }
884 }
885 }
886
887 for (IntervalPtrs::iterator i = inactive_.begin(); i != inactive_.end(); ++i){
888 unsigned Reg = i->first->reg;
889 unsigned PhysReg = vrm_->getPhys(Reg);
890 if (!cur->overlapsFrom(*i->first, i->second-1))
891 continue;
892 for (unsigned j = 0; j < NumCands; ++j) {
893 unsigned Candidate = Candidates[j].first;
894 if (tri_->regsOverlap(PhysReg, Candidate)) {
895 if (NumCands > 1)
896 Conflicts[j] += getConflictWeight(cur, Reg, li_, mri_, loopInfo);
897 SLIs[j].push_back(i->first);
898 }
899 }
900 }
901
902 // Which is the best candidate?
903 unsigned BestCandidate = 0;
904 float MinConflicts = Conflicts[0];
905 for (unsigned i = 1; i != NumCands; ++i) {
906 if (Conflicts[i] < MinConflicts) {
907 BestCandidate = i;
908 MinConflicts = Conflicts[i];
909 }
910 }
911
912 std::copy(SLIs[BestCandidate].begin(), SLIs[BestCandidate].end(),
913 std::back_inserter(SpillIntervals));
914}
915
916namespace {
917 struct WeightCompare {
David Greene7cfd3362009-11-19 15:55:49 +0000918 private:
919 const RALinScan &Allocator;
920
921 public:
Douglas Gregorcabdd742009-12-19 07:05:23 +0000922 WeightCompare(const RALinScan &Alloc) : Allocator(Alloc) {}
David Greene7cfd3362009-11-19 15:55:49 +0000923
Evan Cheng3e172252008-06-20 21:45:16 +0000924 typedef std::pair<unsigned, float> RegWeightPair;
925 bool operator()(const RegWeightPair &LHS, const RegWeightPair &RHS) const {
David Greene7cfd3362009-11-19 15:55:49 +0000926 return LHS.second < RHS.second && !Allocator.isRecentlyUsed(LHS.first);
Evan Cheng3e172252008-06-20 21:45:16 +0000927 }
928 };
929}
930
931static bool weightsAreClose(float w1, float w2) {
932 if (!NewHeuristic)
933 return false;
934
935 float diff = w1 - w2;
936 if (diff <= 0.02f) // Within 0.02f
937 return true;
938 return (diff / w2) <= 0.05f; // Within 5%.
939}
940
Evan Cheng206d1852009-04-20 08:01:12 +0000941LiveInterval *RALinScan::hasNextReloadInterval(LiveInterval *cur) {
942 DenseMap<unsigned, unsigned>::iterator I = NextReloadMap.find(cur->reg);
943 if (I == NextReloadMap.end())
944 return 0;
945 return &li_->getInterval(I->second);
946}
947
948void RALinScan::DowngradeRegister(LiveInterval *li, unsigned Reg) {
Jakob Stoklund Olesen19bb35d2011-01-06 01:33:22 +0000949 for (const unsigned *AS = tri_->getOverlaps(Reg); *AS; ++AS) {
950 bool isNew = DowngradedRegs.insert(*AS);
951 (void)isNew; // Silence compiler warning.
Evan Cheng206d1852009-04-20 08:01:12 +0000952 assert(isNew && "Multiple reloads holding the same register?");
953 DowngradeMap.insert(std::make_pair(li->reg, *AS));
954 }
955 ++NumDowngrade;
956}
957
958void RALinScan::UpgradeRegister(unsigned Reg) {
959 if (Reg) {
960 DowngradedRegs.erase(Reg);
961 for (const unsigned *AS = tri_->getAliasSet(Reg); *AS; ++AS)
962 DowngradedRegs.erase(*AS);
963 }
964}
965
966namespace {
967 struct LISorter {
968 bool operator()(LiveInterval* A, LiveInterval* B) {
Lang Hames86511252009-09-04 20:41:11 +0000969 return A->beginIndex() < B->beginIndex();
Evan Cheng206d1852009-04-20 08:01:12 +0000970 }
971 };
972}
973
Chris Lattnercbb56252004-11-18 02:42:27 +0000974/// assignRegOrStackSlotAtInterval - assign a register if one is available, or
975/// spill.
Bill Wendlingc3115a02009-08-22 20:30:53 +0000976void RALinScan::assignRegOrStackSlotAtInterval(LiveInterval* cur) {
Jakob Stoklund Olesenfd900a22010-11-16 19:55:12 +0000977 const TargetRegisterClass *RC = mri_->getRegClass(cur->reg);
978 DEBUG(dbgs() << "\tallocating current interval from "
979 << RC->getName() << ": ");
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000980
Evan Chengf30a49d2008-04-03 16:40:27 +0000981 // This is an implicitly defined live interval, just assign any register.
Evan Chengf30a49d2008-04-03 16:40:27 +0000982 if (cur->empty()) {
Evan Cheng90f95f82009-06-14 20:22:55 +0000983 unsigned physReg = vrm_->getRegAllocPref(cur->reg);
Jim Grosbach5a4cbea2010-09-01 21:34:41 +0000984 if (!physReg)
985 physReg = getFirstNonReservedPhysReg(RC);
David Greene37277762010-01-05 01:25:20 +0000986 DEBUG(dbgs() << tri_->getName(physReg) << '\n');
Evan Chengf30a49d2008-04-03 16:40:27 +0000987 // Note the register is not really in use.
988 vrm_->assignVirt2Phys(cur->reg, physReg);
Evan Chengf30a49d2008-04-03 16:40:27 +0000989 return;
990 }
991
Evan Cheng5b16cd22009-05-01 01:03:49 +0000992 backUpRegUses();
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +0000993
Chris Lattnera6c17502005-08-22 20:20:42 +0000994 std::vector<std::pair<unsigned, float> > SpillWeightsToAdd;
Lang Hames233a60e2009-11-03 23:52:08 +0000995 SlotIndex StartPosition = cur->beginIndex();
Chris Lattnerb9805782005-08-23 22:27:31 +0000996 const TargetRegisterClass *RCLeader = RelatedRegClasses.getLeaderValue(RC);
Evan Chengc92da382007-11-03 07:20:12 +0000997
Evan Chengd0deec22009-01-20 00:16:18 +0000998 // If start of this live interval is defined by a move instruction and its
999 // source is assigned a physical register that is compatible with the target
1000 // register class, then we should try to assign it the same register.
Evan Chengc92da382007-11-03 07:20:12 +00001001 // This can happen when the move is from a larger register class to a smaller
1002 // one, e.g. X86::mov32to32_. These move instructions are not coalescable.
Evan Cheng90f95f82009-06-14 20:22:55 +00001003 if (!vrm_->getRegAllocPref(cur->reg) && cur->hasAtLeastOneValue()) {
Evan Chengd0deec22009-01-20 00:16:18 +00001004 VNInfo *vni = cur->begin()->valno;
Jakob Stoklund Olesena97ff8a2011-03-03 05:18:19 +00001005 if (!vni->isUnused() && vni->def.isValid()) {
Evan Chengc92da382007-11-03 07:20:12 +00001006 MachineInstr *CopyMI = li_->getInstructionFromIndex(vni->def);
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +00001007 if (CopyMI && CopyMI->isCopy()) {
1008 unsigned DstSubReg = CopyMI->getOperand(0).getSubReg();
1009 unsigned SrcReg = CopyMI->getOperand(1).getReg();
1010 unsigned SrcSubReg = CopyMI->getOperand(1).getSubReg();
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +00001011 unsigned Reg = 0;
1012 if (TargetRegisterInfo::isPhysicalRegister(SrcReg))
1013 Reg = SrcReg;
1014 else if (vrm_->isAssignedReg(SrcReg))
1015 Reg = vrm_->getPhys(SrcReg);
1016 if (Reg) {
1017 if (SrcSubReg)
1018 Reg = tri_->getSubReg(Reg, SrcSubReg);
1019 if (DstSubReg)
1020 Reg = tri_->getMatchingSuperReg(Reg, DstSubReg, RC);
1021 if (Reg && allocatableRegs_[Reg] && RC->contains(Reg))
1022 mri_->setRegAllocationHint(cur->reg, 0, Reg);
1023 }
Evan Chengc92da382007-11-03 07:20:12 +00001024 }
1025 }
1026 }
1027
Evan Cheng5b16cd22009-05-01 01:03:49 +00001028 // For every interval in inactive we overlap with, mark the
Chris Lattnera6c17502005-08-22 20:20:42 +00001029 // register as not free and update spill weights.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001030 for (IntervalPtrs::const_iterator i = inactive_.begin(),
1031 e = inactive_.end(); i != e; ++i) {
Chris Lattnerb9805782005-08-23 22:27:31 +00001032 unsigned Reg = i->first->reg;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001033 assert(TargetRegisterInfo::isVirtualRegister(Reg) &&
Chris Lattnerb9805782005-08-23 22:27:31 +00001034 "Can only allocate virtual registers!");
Evan Cheng841ee1a2008-09-18 22:38:47 +00001035 const TargetRegisterClass *RegRC = mri_->getRegClass(Reg);
Jim Grosbach662fb772010-09-01 21:48:06 +00001036 // If this is not in a related reg class to the register we're allocating,
Chris Lattnerb9805782005-08-23 22:27:31 +00001037 // don't check it.
1038 if (RelatedRegClasses.getLeaderValue(RegRC) == RCLeader &&
1039 cur->overlapsFrom(*i->first, i->second-1)) {
1040 Reg = vrm_->getPhys(Reg);
Evan Cheng5b16cd22009-05-01 01:03:49 +00001041 addRegUse(Reg);
Chris Lattnerb9805782005-08-23 22:27:31 +00001042 SpillWeightsToAdd.push_back(std::make_pair(Reg, i->first->weight));
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001043 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001044 }
Jim Grosbach662fb772010-09-01 21:48:06 +00001045
Chris Lattnera411cbc2005-08-22 20:59:30 +00001046 // Speculatively check to see if we can get a register right now. If not,
1047 // we know we won't be able to by adding more constraints. If so, we can
1048 // check to see if it is valid. Doing an exhaustive search of the fixed_ list
1049 // is very bad (it contains all callee clobbered registers for any functions
1050 // with a call), so we want to avoid doing that if possible.
1051 unsigned physReg = getFreePhysReg(cur);
Evan Cheng676dd7c2008-03-11 07:19:34 +00001052 unsigned BestPhysReg = physReg;
Chris Lattnera411cbc2005-08-22 20:59:30 +00001053 if (physReg) {
1054 // We got a register. However, if it's in the fixed_ list, we might
Chris Lattnere836ad62005-08-30 21:03:36 +00001055 // conflict with it. Check to see if we conflict with it or any of its
1056 // aliases.
Evan Chengc92da382007-11-03 07:20:12 +00001057 SmallSet<unsigned, 8> RegAliases;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001058 for (const unsigned *AS = tri_->getAliasSet(physReg); *AS; ++AS)
Chris Lattnere836ad62005-08-30 21:03:36 +00001059 RegAliases.insert(*AS);
Jim Grosbach662fb772010-09-01 21:48:06 +00001060
Chris Lattnera411cbc2005-08-22 20:59:30 +00001061 bool ConflictsWithFixed = false;
1062 for (unsigned i = 0, e = fixed_.size(); i != e; ++i) {
Jim Laskeye719d9f2006-10-24 14:35:25 +00001063 IntervalPtr &IP = fixed_[i];
1064 if (physReg == IP.first->reg || RegAliases.count(IP.first->reg)) {
Chris Lattnera411cbc2005-08-22 20:59:30 +00001065 // Okay, this reg is on the fixed list. Check to see if we actually
1066 // conflict.
Chris Lattnera411cbc2005-08-22 20:59:30 +00001067 LiveInterval *I = IP.first;
Lang Hames86511252009-09-04 20:41:11 +00001068 if (I->endIndex() > StartPosition) {
Chris Lattnera411cbc2005-08-22 20:59:30 +00001069 LiveInterval::iterator II = I->advanceTo(IP.second, StartPosition);
1070 IP.second = II;
1071 if (II != I->begin() && II->start > StartPosition)
1072 --II;
Chris Lattnere836ad62005-08-30 21:03:36 +00001073 if (cur->overlapsFrom(*I, II)) {
Chris Lattnera411cbc2005-08-22 20:59:30 +00001074 ConflictsWithFixed = true;
Chris Lattnere836ad62005-08-30 21:03:36 +00001075 break;
1076 }
Chris Lattnera411cbc2005-08-22 20:59:30 +00001077 }
Chris Lattnerf348e3a2004-11-18 04:33:31 +00001078 }
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +00001079 }
Jim Grosbach662fb772010-09-01 21:48:06 +00001080
Chris Lattnera411cbc2005-08-22 20:59:30 +00001081 // Okay, the register picked by our speculative getFreePhysReg call turned
1082 // out to be in use. Actually add all of the conflicting fixed registers to
Evan Cheng5b16cd22009-05-01 01:03:49 +00001083 // regUse_ so we can do an accurate query.
Chris Lattnera411cbc2005-08-22 20:59:30 +00001084 if (ConflictsWithFixed) {
Chris Lattnerb9805782005-08-23 22:27:31 +00001085 // For every interval in fixed we overlap with, mark the register as not
1086 // free and update spill weights.
Chris Lattnera411cbc2005-08-22 20:59:30 +00001087 for (unsigned i = 0, e = fixed_.size(); i != e; ++i) {
1088 IntervalPtr &IP = fixed_[i];
1089 LiveInterval *I = IP.first;
Chris Lattnerb9805782005-08-23 22:27:31 +00001090
1091 const TargetRegisterClass *RegRC = OneClassForEachPhysReg[I->reg];
Jim Grosbach662fb772010-09-01 21:48:06 +00001092 if (RelatedRegClasses.getLeaderValue(RegRC) == RCLeader &&
Lang Hames86511252009-09-04 20:41:11 +00001093 I->endIndex() > StartPosition) {
Chris Lattnera411cbc2005-08-22 20:59:30 +00001094 LiveInterval::iterator II = I->advanceTo(IP.second, StartPosition);
1095 IP.second = II;
1096 if (II != I->begin() && II->start > StartPosition)
1097 --II;
1098 if (cur->overlapsFrom(*I, II)) {
1099 unsigned reg = I->reg;
Evan Cheng5b16cd22009-05-01 01:03:49 +00001100 addRegUse(reg);
Chris Lattnera411cbc2005-08-22 20:59:30 +00001101 SpillWeightsToAdd.push_back(std::make_pair(reg, I->weight));
1102 }
1103 }
1104 }
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +00001105
Evan Cheng5b16cd22009-05-01 01:03:49 +00001106 // Using the newly updated regUse_ object, which includes conflicts in the
Chris Lattnera411cbc2005-08-22 20:59:30 +00001107 // future, see if there are any registers available.
1108 physReg = getFreePhysReg(cur);
1109 }
1110 }
Jim Grosbach662fb772010-09-01 21:48:06 +00001111
Chris Lattnera6c17502005-08-22 20:20:42 +00001112 // Restore the physical register tracker, removing information about the
1113 // future.
Evan Cheng5b16cd22009-05-01 01:03:49 +00001114 restoreRegUses();
Jim Grosbach662fb772010-09-01 21:48:06 +00001115
Evan Cheng5b16cd22009-05-01 01:03:49 +00001116 // If we find a free register, we are done: assign this virtual to
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001117 // the free physical register and add this interval to the active
1118 // list.
1119 if (physReg) {
David Greene37277762010-01-05 01:25:20 +00001120 DEBUG(dbgs() << tri_->getName(physReg) << '\n');
Jakob Stoklund Oleseneb5067e2011-03-25 01:48:18 +00001121 assert(RC->contains(physReg) && "Invalid candidate");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001122 vrm_->assignVirt2Phys(cur->reg, physReg);
Evan Cheng5b16cd22009-05-01 01:03:49 +00001123 addRegUse(physReg);
Chris Lattnercbb56252004-11-18 02:42:27 +00001124 active_.push_back(std::make_pair(cur, cur->begin()));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001125 handled_.push_back(cur);
Evan Cheng206d1852009-04-20 08:01:12 +00001126
Bob Wilsonf6a4d3c2011-04-19 18:11:45 +00001127 // Remember physReg for avoiding a write-after-write hazard in the next
1128 // instruction.
1129 if (AvoidWAWHazard &&
1130 tri_->avoidWriteAfterWrite(mri_->getRegClass(cur->reg)))
1131 avoidWAW_ = physReg;
1132
Evan Cheng206d1852009-04-20 08:01:12 +00001133 // "Upgrade" the physical register since it has been allocated.
1134 UpgradeRegister(physReg);
1135 if (LiveInterval *NextReloadLI = hasNextReloadInterval(cur)) {
1136 // "Downgrade" physReg to try to keep physReg from being allocated until
Jim Grosbach662fb772010-09-01 21:48:06 +00001137 // the next reload from the same SS is allocated.
Evan Cheng358dec52009-06-15 08:28:29 +00001138 mri_->setRegAllocationHint(NextReloadLI->reg, 0, physReg);
Evan Cheng206d1852009-04-20 08:01:12 +00001139 DowngradeRegister(cur, physReg);
1140 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001141 return;
1142 }
David Greene37277762010-01-05 01:25:20 +00001143 DEBUG(dbgs() << "no free registers\n");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001144
Chris Lattnera6c17502005-08-22 20:20:42 +00001145 // Compile the spill weights into an array that is better for scanning.
Evan Cheng3e172252008-06-20 21:45:16 +00001146 std::vector<float> SpillWeights(tri_->getNumRegs(), 0.0f);
Chris Lattnera6c17502005-08-22 20:20:42 +00001147 for (std::vector<std::pair<unsigned, float> >::iterator
1148 I = SpillWeightsToAdd.begin(), E = SpillWeightsToAdd.end(); I != E; ++I)
Evan Cheng5d088fe2009-03-23 22:57:19 +00001149 updateSpillWeights(SpillWeights, I->first, I->second, RC);
Jim Grosbach662fb772010-09-01 21:48:06 +00001150
Chris Lattnera6c17502005-08-22 20:20:42 +00001151 // for each interval in active, update spill weights.
1152 for (IntervalPtrs::const_iterator i = active_.begin(), e = active_.end();
1153 i != e; ++i) {
1154 unsigned reg = i->first->reg;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001155 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnera6c17502005-08-22 20:20:42 +00001156 "Can only allocate virtual registers!");
1157 reg = vrm_->getPhys(reg);
Evan Cheng5d088fe2009-03-23 22:57:19 +00001158 updateSpillWeights(SpillWeights, reg, i->first->weight, RC);
Chris Lattnera6c17502005-08-22 20:20:42 +00001159 }
Jim Grosbach662fb772010-09-01 21:48:06 +00001160
David Greene37277762010-01-05 01:25:20 +00001161 DEBUG(dbgs() << "\tassigning stack slot at interval "<< *cur << ":\n");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001162
Chris Lattnerc8e2c552006-03-25 23:00:56 +00001163 // Find a register to spill.
Jim Laskey7902c752006-11-07 12:25:45 +00001164 float minWeight = HUGE_VALF;
Evan Cheng90f95f82009-06-14 20:22:55 +00001165 unsigned minReg = 0;
Evan Cheng3e172252008-06-20 21:45:16 +00001166
1167 bool Found = false;
1168 std::vector<std::pair<unsigned,float> > RegsWeights;
Jakob Stoklund Olesen43641a52011-06-16 18:17:00 +00001169 ArrayRef<unsigned> Order = RegClassInfo.getOrder(RC);
Evan Cheng20b0abc2007-04-17 20:32:26 +00001170 if (!minReg || SpillWeights[minReg] == HUGE_VALF)
Jakob Stoklund Olesen43641a52011-06-16 18:17:00 +00001171 for (unsigned i = 0; i != Order.size(); ++i) {
1172 unsigned reg = Order[i];
Evan Cheng3e172252008-06-20 21:45:16 +00001173 float regWeight = SpillWeights[reg];
Jim Grosbach067a6482010-09-01 21:04:27 +00001174 // Skip recently allocated registers and reserved registers.
Jim Grosbach188da252010-09-01 22:48:34 +00001175 if (minWeight > regWeight && !isRecentlyUsed(reg))
Evan Cheng3e172252008-06-20 21:45:16 +00001176 Found = true;
1177 RegsWeights.push_back(std::make_pair(reg, regWeight));
Alkis Evlogimenos3bf564a2003-12-23 18:00:33 +00001178 }
Jim Grosbach662fb772010-09-01 21:48:06 +00001179
Chris Lattnerc8e2c552006-03-25 23:00:56 +00001180 // If we didn't find a register that is spillable, try aliases?
Evan Cheng3e172252008-06-20 21:45:16 +00001181 if (!Found) {
Jakob Stoklund Olesen43641a52011-06-16 18:17:00 +00001182 for (unsigned i = 0; i != Order.size(); ++i) {
1183 unsigned reg = Order[i];
Evan Cheng3b6d56c2006-05-12 19:07:46 +00001184 // No need to worry about if the alias register size < regsize of RC.
1185 // We are going to spill all registers that alias it anyway.
Evan Cheng3e172252008-06-20 21:45:16 +00001186 for (const unsigned* as = tri_->getAliasSet(reg); *as; ++as)
1187 RegsWeights.push_back(std::make_pair(*as, SpillWeights[*as]));
Evan Cheng676dd7c2008-03-11 07:19:34 +00001188 }
Evan Cheng3b6d56c2006-05-12 19:07:46 +00001189 }
Evan Cheng3e172252008-06-20 21:45:16 +00001190
1191 // Sort all potential spill candidates by weight.
David Greene7cfd3362009-11-19 15:55:49 +00001192 std::sort(RegsWeights.begin(), RegsWeights.end(), WeightCompare(*this));
Evan Cheng3e172252008-06-20 21:45:16 +00001193 minReg = RegsWeights[0].first;
1194 minWeight = RegsWeights[0].second;
1195 if (minWeight == HUGE_VALF) {
1196 // All registers must have inf weight. Just grab one!
Jim Grosbach5a4cbea2010-09-01 21:34:41 +00001197 minReg = BestPhysReg ? BestPhysReg : getFirstNonReservedPhysReg(RC);
Owen Andersona1566f22008-07-22 22:46:49 +00001198 if (cur->weight == HUGE_VALF ||
Evan Cheng5e8d9de2008-09-20 01:28:05 +00001199 li_->getApproximateInstructionCount(*cur) == 0) {
Evan Cheng3e172252008-06-20 21:45:16 +00001200 // Spill a physical register around defs and uses.
Evan Cheng206d1852009-04-20 08:01:12 +00001201 if (li_->spillPhysRegAroundRegDefsUses(*cur, minReg, *vrm_)) {
Evan Cheng96f3fd92009-04-29 07:16:34 +00001202 // spillPhysRegAroundRegDefsUses may have invalidated iterator stored
1203 // in fixed_. Reset them.
1204 for (unsigned i = 0, e = fixed_.size(); i != e; ++i) {
1205 IntervalPtr &IP = fixed_[i];
1206 LiveInterval *I = IP.first;
1207 if (I->reg == minReg || tri_->isSubRegister(minReg, I->reg))
1208 IP.second = I->advanceTo(I->begin(), StartPosition);
1209 }
1210
Evan Cheng206d1852009-04-20 08:01:12 +00001211 DowngradedRegs.clear();
Evan Cheng2824a652009-03-23 18:24:37 +00001212 assignRegOrStackSlotAtInterval(cur);
Evan Cheng206d1852009-04-20 08:01:12 +00001213 } else {
Lang Hames233a60e2009-11-03 23:52:08 +00001214 assert(false && "Ran out of registers during register allocation!");
Chris Lattner75361b62010-04-07 22:58:41 +00001215 report_fatal_error("Ran out of registers during register allocation!");
Evan Cheng2824a652009-03-23 18:24:37 +00001216 }
Evan Cheng5e8d9de2008-09-20 01:28:05 +00001217 return;
1218 }
Evan Cheng3e172252008-06-20 21:45:16 +00001219 }
1220
1221 // Find up to 3 registers to consider as spill candidates.
1222 unsigned LastCandidate = RegsWeights.size() >= 3 ? 3 : 1;
1223 while (LastCandidate > 1) {
1224 if (weightsAreClose(RegsWeights[LastCandidate-1].second, minWeight))
1225 break;
1226 --LastCandidate;
1227 }
1228
Bill Wendlingc3115a02009-08-22 20:30:53 +00001229 DEBUG({
David Greene37277762010-01-05 01:25:20 +00001230 dbgs() << "\t\tregister(s) with min weight(s): ";
Bill Wendlingc3115a02009-08-22 20:30:53 +00001231
1232 for (unsigned i = 0; i != LastCandidate; ++i)
David Greene37277762010-01-05 01:25:20 +00001233 dbgs() << tri_->getName(RegsWeights[i].first)
Bill Wendlingc3115a02009-08-22 20:30:53 +00001234 << " (" << RegsWeights[i].second << ")\n";
1235 });
Alkis Evlogimenos3bf564a2003-12-23 18:00:33 +00001236
Evan Cheng206d1852009-04-20 08:01:12 +00001237 // If the current has the minimum weight, we need to spill it and
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001238 // add any added intervals back to unhandled, and restart
1239 // linearscan.
Jim Laskey7902c752006-11-07 12:25:45 +00001240 if (cur->weight != HUGE_VALF && cur->weight <= minWeight) {
David Greene37277762010-01-05 01:25:20 +00001241 DEBUG(dbgs() << "\t\t\tspilling(c): " << *cur << '\n');
Jakob Stoklund Olesen38f6bd02011-03-10 01:21:58 +00001242 SmallVector<LiveInterval*, 8> added;
Jakob Stoklund Olesen47dbf6c2011-03-10 01:51:42 +00001243 LiveRangeEdit LRE(*cur, added);
1244 spiller_->spill(LRE);
Lang Hamese2b201b2009-05-18 19:03:16 +00001245
Evan Cheng206d1852009-04-20 08:01:12 +00001246 std::sort(added.begin(), added.end(), LISorter());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001247 if (added.empty())
1248 return; // Early exit if all spills were folded.
Alkis Evlogimenosf5eaf162004-02-06 18:08:18 +00001249
Evan Cheng206d1852009-04-20 08:01:12 +00001250 // Merge added with unhandled. Note that we have already sorted
1251 // intervals returned by addIntervalsForSpills by their starting
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001252 // point.
Evan Chengc4f718a2009-04-20 17:23:48 +00001253 // This also update the NextReloadMap. That is, it adds mapping from a
1254 // register defined by a reload from SS to the next reload from SS in the
1255 // same basic block.
1256 MachineBasicBlock *LastReloadMBB = 0;
1257 LiveInterval *LastReload = 0;
1258 int LastReloadSS = VirtRegMap::NO_STACK_SLOT;
1259 for (unsigned i = 0, e = added.size(); i != e; ++i) {
1260 LiveInterval *ReloadLi = added[i];
1261 if (ReloadLi->weight == HUGE_VALF &&
1262 li_->getApproximateInstructionCount(*ReloadLi) == 0) {
Lang Hames233a60e2009-11-03 23:52:08 +00001263 SlotIndex ReloadIdx = ReloadLi->beginIndex();
Evan Chengc4f718a2009-04-20 17:23:48 +00001264 MachineBasicBlock *ReloadMBB = li_->getMBBFromIndex(ReloadIdx);
1265 int ReloadSS = vrm_->getStackSlot(ReloadLi->reg);
1266 if (LastReloadMBB == ReloadMBB && LastReloadSS == ReloadSS) {
1267 // Last reload of same SS is in the same MBB. We want to try to
1268 // allocate both reloads the same register and make sure the reg
1269 // isn't clobbered in between if at all possible.
Lang Hames86511252009-09-04 20:41:11 +00001270 assert(LastReload->beginIndex() < ReloadIdx);
Evan Chengc4f718a2009-04-20 17:23:48 +00001271 NextReloadMap.insert(std::make_pair(LastReload->reg, ReloadLi->reg));
1272 }
1273 LastReloadMBB = ReloadMBB;
1274 LastReload = ReloadLi;
1275 LastReloadSS = ReloadSS;
1276 }
1277 unhandled_.push(ReloadLi);
1278 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001279 return;
1280 }
1281
Chris Lattner19828d42004-11-18 03:49:30 +00001282 ++NumBacktracks;
1283
Evan Cheng206d1852009-04-20 08:01:12 +00001284 // Push the current interval back to unhandled since we are going
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001285 // to re-run at least this iteration. Since we didn't modify it it
1286 // should go back right in the front of the list
1287 unhandled_.push(cur);
1288
Dan Gohman6f0d0242008-02-10 18:45:23 +00001289 assert(TargetRegisterInfo::isPhysicalRegister(minReg) &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001290 "did not choose a register to spill?");
Chris Lattner19828d42004-11-18 03:49:30 +00001291
Evan Cheng3e172252008-06-20 21:45:16 +00001292 // We spill all intervals aliasing the register with
1293 // minimum weight, rollback to the interval with the earliest
1294 // start point and let the linear scan algorithm run again
1295 SmallVector<LiveInterval*, 8> spillIs;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001296
Evan Cheng3e172252008-06-20 21:45:16 +00001297 // Determine which intervals have to be spilled.
1298 findIntervalsToSpill(cur, RegsWeights, LastCandidate, spillIs);
1299
1300 // Set of spilled vregs (used later to rollback properly)
1301 SmallSet<unsigned, 8> spilled;
1302
1303 // The earliest start of a Spilled interval indicates up to where
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001304 // in handled we need to roll back
Jim Grosbach662fb772010-09-01 21:48:06 +00001305 assert(!spillIs.empty() && "No spill intervals?");
Lang Hames61945692009-12-09 05:39:12 +00001306 SlotIndex earliestStart = spillIs[0]->beginIndex();
Jakob Stoklund Olesen0a2b2a12010-08-13 22:56:53 +00001307
Evan Cheng3e172252008-06-20 21:45:16 +00001308 // Spill live intervals of virtual regs mapped to the physical register we
Chris Lattner19828d42004-11-18 03:49:30 +00001309 // want to clear (and its aliases). We only spill those that overlap with the
1310 // current interval as the rest do not affect its allocation. we also keep
1311 // track of the earliest start of all spilled live intervals since this will
1312 // mark our rollback point.
Jakob Stoklund Olesen0a2b2a12010-08-13 22:56:53 +00001313 SmallVector<LiveInterval*, 8> added;
Evan Cheng3e172252008-06-20 21:45:16 +00001314 while (!spillIs.empty()) {
1315 LiveInterval *sli = spillIs.back();
1316 spillIs.pop_back();
David Greene37277762010-01-05 01:25:20 +00001317 DEBUG(dbgs() << "\t\t\tspilling(a): " << *sli << '\n');
Lang Hames61945692009-12-09 05:39:12 +00001318 if (sli->beginIndex() < earliestStart)
1319 earliestStart = sli->beginIndex();
Jakob Stoklund Olesen47dbf6c2011-03-10 01:51:42 +00001320 LiveRangeEdit LRE(*sli, added, 0, &spillIs);
1321 spiller_->spill(LRE);
Evan Cheng3e172252008-06-20 21:45:16 +00001322 spilled.insert(sli->reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001323 }
1324
Jakob Stoklund Olesen0a2b2a12010-08-13 22:56:53 +00001325 // Include any added intervals in earliestStart.
1326 for (unsigned i = 0, e = added.size(); i != e; ++i) {
1327 SlotIndex SI = added[i]->beginIndex();
1328 if (SI < earliestStart)
1329 earliestStart = SI;
1330 }
1331
David Greene37277762010-01-05 01:25:20 +00001332 DEBUG(dbgs() << "\t\trolling back to: " << earliestStart << '\n');
Chris Lattnercbb56252004-11-18 02:42:27 +00001333
1334 // Scan handled in reverse order up to the earliest start of a
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001335 // spilled live interval and undo each one, restoring the state of
Chris Lattnercbb56252004-11-18 02:42:27 +00001336 // unhandled.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001337 while (!handled_.empty()) {
1338 LiveInterval* i = handled_.back();
Chris Lattnercbb56252004-11-18 02:42:27 +00001339 // If this interval starts before t we are done.
Lang Hames61945692009-12-09 05:39:12 +00001340 if (!i->empty() && i->beginIndex() < earliestStart)
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001341 break;
David Greene37277762010-01-05 01:25:20 +00001342 DEBUG(dbgs() << "\t\t\tundo changes for: " << *i << '\n');
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001343 handled_.pop_back();
Chris Lattnercbb56252004-11-18 02:42:27 +00001344
1345 // When undoing a live interval allocation we must know if it is active or
Evan Cheng5b16cd22009-05-01 01:03:49 +00001346 // inactive to properly update regUse_ and the VirtRegMap.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001347 IntervalPtrs::iterator it;
Chris Lattnercbb56252004-11-18 02:42:27 +00001348 if ((it = FindIntervalInVector(active_, i)) != active_.end()) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001349 active_.erase(it);
Dan Gohman6f0d0242008-02-10 18:45:23 +00001350 assert(!TargetRegisterInfo::isPhysicalRegister(i->reg));
Chris Lattnerffab4222006-02-23 06:44:17 +00001351 if (!spilled.count(i->reg))
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001352 unhandled_.push(i);
Evan Cheng5b16cd22009-05-01 01:03:49 +00001353 delRegUse(vrm_->getPhys(i->reg));
Chris Lattnerffab4222006-02-23 06:44:17 +00001354 vrm_->clearVirt(i->reg);
Chris Lattnercbb56252004-11-18 02:42:27 +00001355 } else if ((it = FindIntervalInVector(inactive_, i)) != inactive_.end()) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001356 inactive_.erase(it);
Dan Gohman6f0d0242008-02-10 18:45:23 +00001357 assert(!TargetRegisterInfo::isPhysicalRegister(i->reg));
Chris Lattnerffab4222006-02-23 06:44:17 +00001358 if (!spilled.count(i->reg))
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001359 unhandled_.push(i);
Chris Lattnerffab4222006-02-23 06:44:17 +00001360 vrm_->clearVirt(i->reg);
Chris Lattnerc8b9f332004-11-18 06:01:45 +00001361 } else {
Dan Gohman6f0d0242008-02-10 18:45:23 +00001362 assert(TargetRegisterInfo::isVirtualRegister(i->reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +00001363 "Can only allocate virtual registers!");
1364 vrm_->clearVirt(i->reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001365 unhandled_.push(i);
1366 }
Evan Cheng9aeaf752007-11-04 08:32:21 +00001367
Evan Cheng206d1852009-04-20 08:01:12 +00001368 DenseMap<unsigned, unsigned>::iterator ii = DowngradeMap.find(i->reg);
1369 if (ii == DowngradeMap.end())
1370 // It interval has a preference, it must be defined by a copy. Clear the
1371 // preference now since the source interval allocation may have been
1372 // undone as well.
Evan Cheng358dec52009-06-15 08:28:29 +00001373 mri_->setRegAllocationHint(i->reg, 0, 0);
Evan Cheng206d1852009-04-20 08:01:12 +00001374 else {
1375 UpgradeRegister(ii->second);
1376 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001377 }
1378
Chris Lattner19828d42004-11-18 03:49:30 +00001379 // Rewind the iterators in the active, inactive, and fixed lists back to the
1380 // point we reverted to.
1381 RevertVectorIteratorsTo(active_, earliestStart);
1382 RevertVectorIteratorsTo(inactive_, earliestStart);
1383 RevertVectorIteratorsTo(fixed_, earliestStart);
1384
Evan Cheng206d1852009-04-20 08:01:12 +00001385 // Scan the rest and undo each interval that expired after t and
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001386 // insert it in active (the next iteration of the algorithm will
1387 // put it in inactive if required)
Chris Lattnercbb56252004-11-18 02:42:27 +00001388 for (unsigned i = 0, e = handled_.size(); i != e; ++i) {
1389 LiveInterval *HI = handled_[i];
1390 if (!HI->expiredAt(earliestStart) &&
Lang Hames86511252009-09-04 20:41:11 +00001391 HI->expiredAt(cur->beginIndex())) {
David Greene37277762010-01-05 01:25:20 +00001392 DEBUG(dbgs() << "\t\t\tundo changes for: " << *HI << '\n');
Chris Lattnercbb56252004-11-18 02:42:27 +00001393 active_.push_back(std::make_pair(HI, HI->begin()));
Dan Gohman6f0d0242008-02-10 18:45:23 +00001394 assert(!TargetRegisterInfo::isPhysicalRegister(HI->reg));
Evan Cheng5b16cd22009-05-01 01:03:49 +00001395 addRegUse(vrm_->getPhys(HI->reg));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001396 }
1397 }
1398
Evan Cheng206d1852009-04-20 08:01:12 +00001399 // Merge added with unhandled.
1400 // This also update the NextReloadMap. That is, it adds mapping from a
1401 // register defined by a reload from SS to the next reload from SS in the
1402 // same basic block.
1403 MachineBasicBlock *LastReloadMBB = 0;
1404 LiveInterval *LastReload = 0;
1405 int LastReloadSS = VirtRegMap::NO_STACK_SLOT;
1406 std::sort(added.begin(), added.end(), LISorter());
1407 for (unsigned i = 0, e = added.size(); i != e; ++i) {
1408 LiveInterval *ReloadLi = added[i];
1409 if (ReloadLi->weight == HUGE_VALF &&
1410 li_->getApproximateInstructionCount(*ReloadLi) == 0) {
Lang Hames233a60e2009-11-03 23:52:08 +00001411 SlotIndex ReloadIdx = ReloadLi->beginIndex();
Evan Cheng206d1852009-04-20 08:01:12 +00001412 MachineBasicBlock *ReloadMBB = li_->getMBBFromIndex(ReloadIdx);
1413 int ReloadSS = vrm_->getStackSlot(ReloadLi->reg);
1414 if (LastReloadMBB == ReloadMBB && LastReloadSS == ReloadSS) {
1415 // Last reload of same SS is in the same MBB. We want to try to
1416 // allocate both reloads the same register and make sure the reg
1417 // isn't clobbered in between if at all possible.
Lang Hames86511252009-09-04 20:41:11 +00001418 assert(LastReload->beginIndex() < ReloadIdx);
Evan Cheng206d1852009-04-20 08:01:12 +00001419 NextReloadMap.insert(std::make_pair(LastReload->reg, ReloadLi->reg));
1420 }
1421 LastReloadMBB = ReloadMBB;
1422 LastReload = ReloadLi;
1423 LastReloadSS = ReloadSS;
1424 }
1425 unhandled_.push(ReloadLi);
1426 }
1427}
1428
Evan Cheng358dec52009-06-15 08:28:29 +00001429unsigned RALinScan::getFreePhysReg(LiveInterval* cur,
1430 const TargetRegisterClass *RC,
Evan Cheng206d1852009-04-20 08:01:12 +00001431 unsigned MaxInactiveCount,
1432 SmallVector<unsigned, 256> &inactiveCounts,
1433 bool SkipDGRegs) {
1434 unsigned FreeReg = 0;
1435 unsigned FreeRegInactiveCount = 0;
1436
Evan Chengf9f1da12009-06-18 02:04:01 +00001437 std::pair<unsigned, unsigned> Hint = mri_->getRegAllocationHint(cur->reg);
1438 // Resolve second part of the hint (if possible) given the current allocation.
1439 unsigned physReg = Hint.second;
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001440 if (TargetRegisterInfo::isVirtualRegister(physReg) && vrm_->hasPhys(physReg))
Evan Chengf9f1da12009-06-18 02:04:01 +00001441 physReg = vrm_->getPhys(physReg);
1442
Evan Cheng358dec52009-06-15 08:28:29 +00001443 TargetRegisterClass::iterator I, E;
Evan Chengf9f1da12009-06-18 02:04:01 +00001444 tie(I, E) = tri_->getAllocationOrder(RC, Hint.first, physReg, *mf_);
Evan Cheng206d1852009-04-20 08:01:12 +00001445 assert(I != E && "No allocatable register in this register class!");
1446
1447 // Scan for the first available register.
1448 for (; I != E; ++I) {
1449 unsigned Reg = *I;
1450 // Ignore "downgraded" registers.
1451 if (SkipDGRegs && DowngradedRegs.count(Reg))
1452 continue;
Jim Grosbach067a6482010-09-01 21:04:27 +00001453 // Skip reserved registers.
1454 if (reservedRegs_.test(Reg))
1455 continue;
David Greene7cfd3362009-11-19 15:55:49 +00001456 // Skip recently allocated registers.
Bob Wilsonf6a4d3c2011-04-19 18:11:45 +00001457 if (isRegAvail(Reg) && (!SkipDGRegs || !isRecentlyUsed(Reg))) {
Evan Cheng206d1852009-04-20 08:01:12 +00001458 FreeReg = Reg;
1459 if (FreeReg < inactiveCounts.size())
1460 FreeRegInactiveCount = inactiveCounts[FreeReg];
1461 else
1462 FreeRegInactiveCount = 0;
1463 break;
1464 }
1465 }
1466
1467 // If there are no free regs, or if this reg has the max inactive count,
1468 // return this register.
David Greene7cfd3362009-11-19 15:55:49 +00001469 if (FreeReg == 0 || FreeRegInactiveCount == MaxInactiveCount) {
1470 // Remember what register we picked so we can skip it next time.
1471 if (FreeReg != 0) recordRecentlyUsed(FreeReg);
Evan Cheng206d1852009-04-20 08:01:12 +00001472 return FreeReg;
David Greene7cfd3362009-11-19 15:55:49 +00001473 }
1474
Evan Cheng206d1852009-04-20 08:01:12 +00001475 // Continue scanning the registers, looking for the one with the highest
1476 // inactive count. Alkis found that this reduced register pressure very
1477 // slightly on X86 (in rev 1.94 of this file), though this should probably be
1478 // reevaluated now.
1479 for (; I != E; ++I) {
1480 unsigned Reg = *I;
1481 // Ignore "downgraded" registers.
1482 if (SkipDGRegs && DowngradedRegs.count(Reg))
1483 continue;
Jim Grosbach067a6482010-09-01 21:04:27 +00001484 // Skip reserved registers.
1485 if (reservedRegs_.test(Reg))
1486 continue;
Evan Cheng5b16cd22009-05-01 01:03:49 +00001487 if (isRegAvail(Reg) && Reg < inactiveCounts.size() &&
Bob Wilsonf6a4d3c2011-04-19 18:11:45 +00001488 FreeRegInactiveCount < inactiveCounts[Reg] &&
1489 (!SkipDGRegs || !isRecentlyUsed(Reg))) {
Evan Cheng206d1852009-04-20 08:01:12 +00001490 FreeReg = Reg;
1491 FreeRegInactiveCount = inactiveCounts[Reg];
1492 if (FreeRegInactiveCount == MaxInactiveCount)
1493 break; // We found the one with the max inactive count.
1494 }
1495 }
1496
David Greene7cfd3362009-11-19 15:55:49 +00001497 // Remember what register we picked so we can skip it next time.
1498 recordRecentlyUsed(FreeReg);
1499
Evan Cheng206d1852009-04-20 08:01:12 +00001500 return FreeReg;
Alkis Evlogimenos843b1602004-02-15 10:24:21 +00001501}
Alkis Evlogimenosf5eaf162004-02-06 18:08:18 +00001502
Chris Lattnercbb56252004-11-18 02:42:27 +00001503/// getFreePhysReg - return a free physical register for this virtual register
1504/// interval if we have one, otherwise return 0.
Bill Wendlinge23e00d2007-05-08 19:02:46 +00001505unsigned RALinScan::getFreePhysReg(LiveInterval *cur) {
Chris Lattnerfe424622008-02-26 22:08:41 +00001506 SmallVector<unsigned, 256> inactiveCounts;
Chris Lattnerf8355d92005-08-22 16:55:22 +00001507 unsigned MaxInactiveCount = 0;
Jim Grosbach662fb772010-09-01 21:48:06 +00001508
Evan Cheng841ee1a2008-09-18 22:38:47 +00001509 const TargetRegisterClass *RC = mri_->getRegClass(cur->reg);
Chris Lattnerb9805782005-08-23 22:27:31 +00001510 const TargetRegisterClass *RCLeader = RelatedRegClasses.getLeaderValue(RC);
Jim Grosbach662fb772010-09-01 21:48:06 +00001511
Alkis Evlogimenos84f5bcb2004-09-02 21:23:32 +00001512 for (IntervalPtrs::iterator i = inactive_.begin(), e = inactive_.end();
1513 i != e; ++i) {
Chris Lattnercbb56252004-11-18 02:42:27 +00001514 unsigned reg = i->first->reg;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001515 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +00001516 "Can only allocate virtual registers!");
Chris Lattnerb9805782005-08-23 22:27:31 +00001517
Jim Grosbach662fb772010-09-01 21:48:06 +00001518 // If this is not in a related reg class to the register we're allocating,
Chris Lattnerb9805782005-08-23 22:27:31 +00001519 // don't check it.
Evan Cheng841ee1a2008-09-18 22:38:47 +00001520 const TargetRegisterClass *RegRC = mri_->getRegClass(reg);
Chris Lattnerb9805782005-08-23 22:27:31 +00001521 if (RelatedRegClasses.getLeaderValue(RegRC) == RCLeader) {
1522 reg = vrm_->getPhys(reg);
Chris Lattnerfe424622008-02-26 22:08:41 +00001523 if (inactiveCounts.size() <= reg)
1524 inactiveCounts.resize(reg+1);
Chris Lattnerb9805782005-08-23 22:27:31 +00001525 ++inactiveCounts[reg];
1526 MaxInactiveCount = std::max(MaxInactiveCount, inactiveCounts[reg]);
1527 }
Alkis Evlogimenos84f5bcb2004-09-02 21:23:32 +00001528 }
1529
Evan Cheng20b0abc2007-04-17 20:32:26 +00001530 // If copy coalescer has assigned a "preferred" register, check if it's
Dale Johannesen86b49f82008-09-24 01:07:17 +00001531 // available first.
Evan Cheng90f95f82009-06-14 20:22:55 +00001532 unsigned Preference = vrm_->getRegAllocPref(cur->reg);
1533 if (Preference) {
David Greene37277762010-01-05 01:25:20 +00001534 DEBUG(dbgs() << "(preferred: " << tri_->getName(Preference) << ") ");
Jim Grosbach662fb772010-09-01 21:48:06 +00001535 if (isRegAvail(Preference) &&
Evan Cheng90f95f82009-06-14 20:22:55 +00001536 RC->contains(Preference))
1537 return Preference;
Anton Korobeynikov4aefd6b2008-02-20 12:07:57 +00001538 }
Evan Cheng20b0abc2007-04-17 20:32:26 +00001539
Bob Wilsonf6a4d3c2011-04-19 18:11:45 +00001540 unsigned FreeReg = getFreePhysReg(cur, RC, MaxInactiveCount, inactiveCounts,
1541 true);
1542 if (FreeReg)
1543 return FreeReg;
Evan Cheng358dec52009-06-15 08:28:29 +00001544 return getFreePhysReg(cur, RC, MaxInactiveCount, inactiveCounts, false);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001545}
1546
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001547FunctionPass* llvm::createLinearScanRegisterAllocator() {
Bill Wendlinge23e00d2007-05-08 19:02:46 +00001548 return new RALinScan();
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001549}