Jia Liu | 31d157a | 2012-02-18 12:03:15 +0000 | [diff] [blame] | 1 | //===-- X86CodeEmitter.cpp - Convert X86 code to machine code -------------===// |
Misha Brukman | 0e0a7a45 | 2005-04-21 23:38:14 +0000 | [diff] [blame] | 2 | // |
John Criswell | b576c94 | 2003-10-20 19:43:21 +0000 | [diff] [blame] | 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Misha Brukman | 0e0a7a45 | 2005-04-21 23:38:14 +0000 | [diff] [blame] | 7 | // |
John Criswell | b576c94 | 2003-10-20 19:43:21 +0000 | [diff] [blame] | 8 | //===----------------------------------------------------------------------===// |
Chris Lattner | 40ead95 | 2002-12-02 21:24:12 +0000 | [diff] [blame] | 9 | // |
| 10 | // This file contains the pass that transforms the X86 machine instructions into |
Chris Lattner | e72e445 | 2004-11-20 23:55:15 +0000 | [diff] [blame] | 11 | // relocatable machine code. |
Chris Lattner | 40ead95 | 2002-12-02 21:24:12 +0000 | [diff] [blame] | 12 | // |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | |
Chris Lattner | 95b2c7d | 2006-12-19 22:59:26 +0000 | [diff] [blame] | 15 | #define DEBUG_TYPE "x86-emitter" |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 16 | #include "X86InstrInfo.h" |
Evan Cheng | 2a3e08b | 2008-01-05 02:26:58 +0000 | [diff] [blame] | 17 | #include "X86JITInfo.h" |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 18 | #include "X86Subtarget.h" |
Chris Lattner | 40ead95 | 2002-12-02 21:24:12 +0000 | [diff] [blame] | 19 | #include "X86TargetMachine.h" |
Chris Lattner | e72e445 | 2004-11-20 23:55:15 +0000 | [diff] [blame] | 20 | #include "X86Relocations.h" |
Chris Lattner | ea1ddab | 2002-12-03 06:34:06 +0000 | [diff] [blame] | 21 | #include "X86.h" |
Chris Lattner | 1995051 | 2009-10-27 17:01:03 +0000 | [diff] [blame] | 22 | #include "llvm/LLVMContext.h" |
Chris Lattner | 40ead95 | 2002-12-02 21:24:12 +0000 | [diff] [blame] | 23 | #include "llvm/PassManager.h" |
Bruno Cardoso Lopes | a3f99f9 | 2009-05-30 20:51:52 +0000 | [diff] [blame] | 24 | #include "llvm/CodeGen/JITCodeEmitter.h" |
Chris Lattner | 5ae99fe | 2002-12-28 20:24:48 +0000 | [diff] [blame] | 25 | #include "llvm/CodeGen/MachineFunctionPass.h" |
Chris Lattner | 76041ce | 2002-12-02 21:44:34 +0000 | [diff] [blame] | 26 | #include "llvm/CodeGen/MachineInstr.h" |
Nicolas Geoffray | afe6c2b | 2008-02-13 18:39:37 +0000 | [diff] [blame] | 27 | #include "llvm/CodeGen/MachineModuleInfo.h" |
Chris Lattner | 655239c | 2003-12-20 10:20:19 +0000 | [diff] [blame] | 28 | #include "llvm/CodeGen/Passes.h" |
Chris Lattner | c01d123 | 2003-10-20 03:42:58 +0000 | [diff] [blame] | 29 | #include "llvm/Function.h" |
Reid Spencer | 551ccae | 2004-09-01 22:55:40 +0000 | [diff] [blame] | 30 | #include "llvm/ADT/Statistic.h" |
Daniel Dunbar | 7168a7d | 2009-08-27 08:12:55 +0000 | [diff] [blame] | 31 | #include "llvm/MC/MCCodeEmitter.h" |
Daniel Dunbar | 8c2eebe | 2009-08-31 08:08:38 +0000 | [diff] [blame] | 32 | #include "llvm/MC/MCExpr.h" |
Daniel Dunbar | 7168a7d | 2009-08-27 08:12:55 +0000 | [diff] [blame] | 33 | #include "llvm/MC/MCInst.h" |
Evan Cheng | 17ed8fa | 2008-03-14 07:13:42 +0000 | [diff] [blame] | 34 | #include "llvm/Support/Debug.h" |
Torok Edwin | ab7c09b | 2009-07-08 18:01:40 +0000 | [diff] [blame] | 35 | #include "llvm/Support/ErrorHandling.h" |
Daniel Dunbar | ce63ffb | 2009-07-25 00:23:56 +0000 | [diff] [blame] | 36 | #include "llvm/Support/raw_ostream.h" |
Evan Cheng | 5e8b555 | 2006-02-18 00:57:10 +0000 | [diff] [blame] | 37 | #include "llvm/Target/TargetOptions.h" |
Chris Lattner | 65b05ce | 2003-12-12 07:11:18 +0000 | [diff] [blame] | 38 | using namespace llvm; |
Brian Gaeke | d0fde30 | 2003-11-11 22:41:34 +0000 | [diff] [blame] | 39 | |
Chris Lattner | 95b2c7d | 2006-12-19 22:59:26 +0000 | [diff] [blame] | 40 | STATISTIC(NumEmitted, "Number of machine instructions emitted"); |
Chris Lattner | 04b0b30 | 2003-06-01 23:23:50 +0000 | [diff] [blame] | 41 | |
Chris Lattner | 04b0b30 | 2003-06-01 23:23:50 +0000 | [diff] [blame] | 42 | namespace { |
Chris Lattner | f5af556 | 2009-08-16 02:45:18 +0000 | [diff] [blame] | 43 | template<class CodeEmitter> |
Nick Lewycky | 6726b6d | 2009-10-25 06:33:48 +0000 | [diff] [blame] | 44 | class Emitter : public MachineFunctionPass { |
Chris Lattner | 5ae99fe | 2002-12-28 20:24:48 +0000 | [diff] [blame] | 45 | const X86InstrInfo *II; |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 46 | const TargetData *TD; |
Dan Gohman | c9f5f3f | 2008-05-14 01:58:56 +0000 | [diff] [blame] | 47 | X86TargetMachine &TM; |
Bruno Cardoso Lopes | 434dd4f | 2009-06-01 19:57:37 +0000 | [diff] [blame] | 48 | CodeEmitter &MCE; |
Chris Lattner | 1611273 | 2010-03-14 01:41:15 +0000 | [diff] [blame] | 49 | MachineModuleInfo *MMI; |
Evan Cheng | 2a3e08b | 2008-01-05 02:26:58 +0000 | [diff] [blame] | 50 | intptr_t PICBaseOffset; |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 51 | bool Is64BitMode; |
Evan Cheng | aabe38b | 2007-12-22 09:40:20 +0000 | [diff] [blame] | 52 | bool IsPIC; |
Chris Lattner | ea1ddab | 2002-12-03 06:34:06 +0000 | [diff] [blame] | 53 | public: |
Devang Patel | 1997473 | 2007-05-03 01:11:54 +0000 | [diff] [blame] | 54 | static char ID; |
Bruno Cardoso Lopes | 434dd4f | 2009-06-01 19:57:37 +0000 | [diff] [blame] | 55 | explicit Emitter(X86TargetMachine &tm, CodeEmitter &mce) |
Jakub Staszak | bf14860 | 2012-05-01 23:04:38 +0000 | [diff] [blame] | 56 | : MachineFunctionPass(ID), II(0), TD(0), TM(tm), |
Evan Cheng | 2a3e08b | 2008-01-05 02:26:58 +0000 | [diff] [blame] | 57 | MCE(mce), PICBaseOffset(0), Is64BitMode(false), |
Evan Cheng | be8c03f | 2008-01-04 10:46:51 +0000 | [diff] [blame] | 58 | IsPIC(TM.getRelocationModel() == Reloc::PIC_) {} |
Bruno Cardoso Lopes | 434dd4f | 2009-06-01 19:57:37 +0000 | [diff] [blame] | 59 | Emitter(X86TargetMachine &tm, CodeEmitter &mce, |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 60 | const X86InstrInfo &ii, const TargetData &td, bool is64) |
Jakub Staszak | bf14860 | 2012-05-01 23:04:38 +0000 | [diff] [blame] | 61 | : MachineFunctionPass(ID), II(&ii), TD(&td), TM(tm), |
Evan Cheng | 2a3e08b | 2008-01-05 02:26:58 +0000 | [diff] [blame] | 62 | MCE(mce), PICBaseOffset(0), Is64BitMode(is64), |
Evan Cheng | be8c03f | 2008-01-04 10:46:51 +0000 | [diff] [blame] | 63 | IsPIC(TM.getRelocationModel() == Reloc::PIC_) {} |
Chris Lattner | 40ead95 | 2002-12-02 21:24:12 +0000 | [diff] [blame] | 64 | |
Chris Lattner | 5ae99fe | 2002-12-28 20:24:48 +0000 | [diff] [blame] | 65 | bool runOnMachineFunction(MachineFunction &MF); |
Chris Lattner | 76041ce | 2002-12-02 21:44:34 +0000 | [diff] [blame] | 66 | |
Chris Lattner | f0eb7be | 2002-12-15 21:13:40 +0000 | [diff] [blame] | 67 | virtual const char *getPassName() const { |
| 68 | return "X86 Machine Code Emitter"; |
| 69 | } |
| 70 | |
Pete Cooper | 6942f70 | 2012-04-30 03:56:44 +0000 | [diff] [blame] | 71 | void emitOpcodePrefix(uint64_t TSFlags, int MemOperand, |
| 72 | const MachineInstr &MI, |
| 73 | const MCInstrDesc *Desc) const; |
| 74 | |
| 75 | void emitVEXOpcodePrefix(uint64_t TSFlags, int MemOperand, |
| 76 | const MachineInstr &MI, |
| 77 | const MCInstrDesc *Desc) const; |
| 78 | |
| 79 | void emitSegmentOverridePrefix(uint64_t TSFlags, |
| 80 | int MemOperand, |
| 81 | const MachineInstr &MI) const; |
| 82 | |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 83 | void emitInstruction(MachineInstr &MI, const MCInstrDesc *Desc); |
Jakub Staszak | bf14860 | 2012-05-01 23:04:38 +0000 | [diff] [blame] | 84 | |
Nicolas Geoffray | afe6c2b | 2008-02-13 18:39:37 +0000 | [diff] [blame] | 85 | void getAnalysisUsage(AnalysisUsage &AU) const { |
Dan Gohman | 675fb65 | 2009-07-31 23:44:16 +0000 | [diff] [blame] | 86 | AU.setPreservesAll(); |
Nicolas Geoffray | afe6c2b | 2008-02-13 18:39:37 +0000 | [diff] [blame] | 87 | AU.addRequired<MachineModuleInfo>(); |
| 88 | MachineFunctionPass::getAnalysisUsage(AU); |
| 89 | } |
Alkis Evlogimenos | 39c2005 | 2004-03-09 03:34:53 +0000 | [diff] [blame] | 90 | |
Chris Lattner | ea1ddab | 2002-12-03 06:34:06 +0000 | [diff] [blame] | 91 | private: |
Nate Begeman | 37efe67 | 2006-04-22 18:53:45 +0000 | [diff] [blame] | 92 | void emitPCRelativeBlockAddress(MachineBasicBlock *MBB); |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 93 | void emitGlobalAddress(const GlobalValue *GV, unsigned Reloc, |
Dan Gohman | c9f3cc3 | 2008-10-24 01:57:54 +0000 | [diff] [blame] | 94 | intptr_t Disp = 0, intptr_t PCAdj = 0, |
Jeffrey Yasskin | d1ba06b | 2009-11-16 22:41:33 +0000 | [diff] [blame] | 95 | bool Indirect = false); |
Evan Cheng | 02aabbf | 2008-01-03 02:56:28 +0000 | [diff] [blame] | 96 | void emitExternalSymbolAddress(const char *ES, unsigned Reloc); |
Dan Gohman | c9f3cc3 | 2008-10-24 01:57:54 +0000 | [diff] [blame] | 97 | void emitConstPoolAddress(unsigned CPI, unsigned Reloc, intptr_t Disp = 0, |
Evan Cheng | 02aabbf | 2008-01-03 02:56:28 +0000 | [diff] [blame] | 98 | intptr_t PCAdj = 0); |
Evan Cheng | aabe38b | 2007-12-22 09:40:20 +0000 | [diff] [blame] | 99 | void emitJumpTableAddress(unsigned JTI, unsigned Reloc, |
Evan Cheng | 02aabbf | 2008-01-03 02:56:28 +0000 | [diff] [blame] | 100 | intptr_t PCAdj = 0); |
Chris Lattner | 04b0b30 | 2003-06-01 23:23:50 +0000 | [diff] [blame] | 101 | |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 102 | void emitDisplacementField(const MachineOperand *RelocOp, int DispVal, |
Bruno Cardoso Lopes | e55fef3 | 2009-08-05 00:11:21 +0000 | [diff] [blame] | 103 | intptr_t Adj = 0, bool IsPCRel = true); |
Chris Lattner | 0e57629 | 2006-05-04 00:42:08 +0000 | [diff] [blame] | 104 | |
Chris Lattner | ea1ddab | 2002-12-03 06:34:06 +0000 | [diff] [blame] | 105 | void emitRegModRMByte(unsigned ModRMReg, unsigned RegOpcodeField); |
Evan Cheng | 4b299d4 | 2008-10-17 17:14:20 +0000 | [diff] [blame] | 106 | void emitRegModRMByte(unsigned RegOpcodeField); |
Chris Lattner | ea1ddab | 2002-12-03 06:34:06 +0000 | [diff] [blame] | 107 | void emitSIBByte(unsigned SS, unsigned Index, unsigned Base); |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 108 | void emitConstant(uint64_t Val, unsigned Size); |
Chris Lattner | ea1ddab | 2002-12-03 06:34:06 +0000 | [diff] [blame] | 109 | |
| 110 | void emitMemModRMByte(const MachineInstr &MI, |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 111 | unsigned Op, unsigned RegOpcodeField, |
Evan Cheng | aabe38b | 2007-12-22 09:40:20 +0000 | [diff] [blame] | 112 | intptr_t PCAdj = 0); |
Chris Lattner | 40ead95 | 2002-12-02 21:24:12 +0000 | [diff] [blame] | 113 | }; |
Bruno Cardoso Lopes | a3f99f9 | 2009-05-30 20:51:52 +0000 | [diff] [blame] | 114 | |
Bruno Cardoso Lopes | 434dd4f | 2009-06-01 19:57:37 +0000 | [diff] [blame] | 115 | template<class CodeEmitter> |
| 116 | char Emitter<CodeEmitter>::ID = 0; |
Chris Lattner | f5af556 | 2009-08-16 02:45:18 +0000 | [diff] [blame] | 117 | } // end anonymous namespace. |
Chris Lattner | 40ead95 | 2002-12-02 21:24:12 +0000 | [diff] [blame] | 118 | |
Chris Lattner | 81b6ed7 | 2005-07-11 05:17:48 +0000 | [diff] [blame] | 119 | /// createX86CodeEmitterPass - Return a pass that emits the collected X86 code |
Bruno Cardoso Lopes | a3f99f9 | 2009-05-30 20:51:52 +0000 | [diff] [blame] | 120 | /// to the specified templated MachineCodeEmitter object. |
Bruno Cardoso Lopes | ac57e6e | 2009-07-06 05:09:34 +0000 | [diff] [blame] | 121 | FunctionPass *llvm::createX86JITCodeEmitterPass(X86TargetMachine &TM, |
| 122 | JITCodeEmitter &JCE) { |
Bruno Cardoso Lopes | a3f99f9 | 2009-05-30 20:51:52 +0000 | [diff] [blame] | 123 | return new Emitter<JITCodeEmitter>(TM, JCE); |
Chris Lattner | 40ead95 | 2002-12-02 21:24:12 +0000 | [diff] [blame] | 124 | } |
Bruno Cardoso Lopes | a3f99f9 | 2009-05-30 20:51:52 +0000 | [diff] [blame] | 125 | |
Bruno Cardoso Lopes | 434dd4f | 2009-06-01 19:57:37 +0000 | [diff] [blame] | 126 | template<class CodeEmitter> |
| 127 | bool Emitter<CodeEmitter>::runOnMachineFunction(MachineFunction &MF) { |
Chris Lattner | 1611273 | 2010-03-14 01:41:15 +0000 | [diff] [blame] | 128 | MMI = &getAnalysis<MachineModuleInfo>(); |
| 129 | MCE.setModuleInfo(MMI); |
Jakub Staszak | bf14860 | 2012-05-01 23:04:38 +0000 | [diff] [blame] | 130 | |
Dan Gohman | c9f5f3f | 2008-05-14 01:58:56 +0000 | [diff] [blame] | 131 | II = TM.getInstrInfo(); |
| 132 | TD = TM.getTargetData(); |
Evan Cheng | be8c03f | 2008-01-04 10:46:51 +0000 | [diff] [blame] | 133 | Is64BitMode = TM.getSubtarget<X86Subtarget>().is64Bit(); |
Evan Cheng | a125e62 | 2008-05-20 01:56:59 +0000 | [diff] [blame] | 134 | IsPIC = TM.getRelocationModel() == Reloc::PIC_; |
Jakub Staszak | bf14860 | 2012-05-01 23:04:38 +0000 | [diff] [blame] | 135 | |
Chris Lattner | 43b429b | 2006-05-02 18:27:26 +0000 | [diff] [blame] | 136 | do { |
Jakub Staszak | bf14860 | 2012-05-01 23:04:38 +0000 | [diff] [blame] | 137 | DEBUG(dbgs() << "JITTing function '" |
Daniel Dunbar | ce63ffb | 2009-07-25 00:23:56 +0000 | [diff] [blame] | 138 | << MF.getFunction()->getName() << "'\n"); |
Chris Lattner | 43b429b | 2006-05-02 18:27:26 +0000 | [diff] [blame] | 139 | MCE.startFunction(MF); |
Jakub Staszak | bf14860 | 2012-05-01 23:04:38 +0000 | [diff] [blame] | 140 | for (MachineFunction::iterator MBB = MF.begin(), E = MF.end(); |
Chris Lattner | 93e5c28 | 2006-05-03 17:21:32 +0000 | [diff] [blame] | 141 | MBB != E; ++MBB) { |
| 142 | MCE.StartMachineBasicBlock(MBB); |
Chris Lattner | 8dae787 | 2010-10-08 23:54:01 +0000 | [diff] [blame] | 143 | for (MachineBasicBlock::iterator I = MBB->begin(), E = MBB->end(); |
Evan Cheng | 0475ab5 | 2008-01-05 00:41:47 +0000 | [diff] [blame] | 144 | I != E; ++I) { |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 145 | const MCInstrDesc &Desc = I->getDesc(); |
Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 146 | emitInstruction(*I, &Desc); |
Evan Cheng | 0475ab5 | 2008-01-05 00:41:47 +0000 | [diff] [blame] | 147 | // MOVPC32r is basically a call plus a pop instruction. |
Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 148 | if (Desc.getOpcode() == X86::MOVPC32r) |
Evan Cheng | 0475ab5 | 2008-01-05 00:41:47 +0000 | [diff] [blame] | 149 | emitInstruction(*I, &II->get(X86::POP32r)); |
Dan Gohman | fe60104 | 2010-06-22 15:08:57 +0000 | [diff] [blame] | 150 | ++NumEmitted; // Keep track of the # of mi's emitted |
Evan Cheng | 0475ab5 | 2008-01-05 00:41:47 +0000 | [diff] [blame] | 151 | } |
Chris Lattner | 93e5c28 | 2006-05-03 17:21:32 +0000 | [diff] [blame] | 152 | } |
Chris Lattner | 43b429b | 2006-05-02 18:27:26 +0000 | [diff] [blame] | 153 | } while (MCE.finishFunction(MF)); |
Chris Lattner | 04b0b30 | 2003-06-01 23:23:50 +0000 | [diff] [blame] | 154 | |
Chris Lattner | 76041ce | 2002-12-02 21:44:34 +0000 | [diff] [blame] | 155 | return false; |
| 156 | } |
| 157 | |
Chris Lattner | 456fdaf | 2010-07-22 21:05:13 +0000 | [diff] [blame] | 158 | /// determineREX - Determine if the MachineInstr has to be encoded with a X86-64 |
| 159 | /// REX prefix which specifies 1) 64-bit instructions, 2) non-default operand |
| 160 | /// size, and 3) use of X86-64 extended registers. |
| 161 | static unsigned determineREX(const MachineInstr &MI) { |
| 162 | unsigned REX = 0; |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 163 | const MCInstrDesc &Desc = MI.getDesc(); |
Jakub Staszak | bf14860 | 2012-05-01 23:04:38 +0000 | [diff] [blame] | 164 | |
Chris Lattner | 456fdaf | 2010-07-22 21:05:13 +0000 | [diff] [blame] | 165 | // Pseudo instructions do not need REX prefix byte. |
| 166 | if ((Desc.TSFlags & X86II::FormMask) == X86II::Pseudo) |
| 167 | return 0; |
| 168 | if (Desc.TSFlags & X86II::REX_W) |
| 169 | REX |= 1 << 3; |
Jakub Staszak | bf14860 | 2012-05-01 23:04:38 +0000 | [diff] [blame] | 170 | |
Chris Lattner | 456fdaf | 2010-07-22 21:05:13 +0000 | [diff] [blame] | 171 | unsigned NumOps = Desc.getNumOperands(); |
| 172 | if (NumOps) { |
| 173 | bool isTwoAddr = NumOps > 1 && |
Craig Topper | 82dd67a | 2012-05-23 03:59:53 +0000 | [diff] [blame] | 174 | Desc.getOperandConstraint(1, MCOI::TIED_TO) != -1; |
Jakub Staszak | bf14860 | 2012-05-01 23:04:38 +0000 | [diff] [blame] | 175 | |
Chris Lattner | 456fdaf | 2010-07-22 21:05:13 +0000 | [diff] [blame] | 176 | // If it accesses SPL, BPL, SIL, or DIL, then it requires a 0x40 REX prefix. |
| 177 | unsigned i = isTwoAddr ? 1 : 0; |
| 178 | for (unsigned e = NumOps; i != e; ++i) { |
| 179 | const MachineOperand& MO = MI.getOperand(i); |
| 180 | if (MO.isReg()) { |
| 181 | unsigned Reg = MO.getReg(); |
Evan Cheng | 8c3fee5 | 2011-07-25 18:43:53 +0000 | [diff] [blame] | 182 | if (X86II::isX86_64NonExtLowByteReg(Reg)) |
Chris Lattner | 456fdaf | 2010-07-22 21:05:13 +0000 | [diff] [blame] | 183 | REX |= 0x40; |
| 184 | } |
| 185 | } |
Jakub Staszak | bf14860 | 2012-05-01 23:04:38 +0000 | [diff] [blame] | 186 | |
Chris Lattner | 456fdaf | 2010-07-22 21:05:13 +0000 | [diff] [blame] | 187 | switch (Desc.TSFlags & X86II::FormMask) { |
| 188 | case X86II::MRMInitReg: |
| 189 | if (X86InstrInfo::isX86_64ExtendedReg(MI.getOperand(0))) |
| 190 | REX |= (1 << 0) | (1 << 2); |
| 191 | break; |
| 192 | case X86II::MRMSrcReg: { |
| 193 | if (X86InstrInfo::isX86_64ExtendedReg(MI.getOperand(0))) |
| 194 | REX |= 1 << 2; |
| 195 | i = isTwoAddr ? 2 : 1; |
| 196 | for (unsigned e = NumOps; i != e; ++i) { |
| 197 | const MachineOperand& MO = MI.getOperand(i); |
| 198 | if (X86InstrInfo::isX86_64ExtendedReg(MO)) |
| 199 | REX |= 1 << 0; |
| 200 | } |
| 201 | break; |
| 202 | } |
| 203 | case X86II::MRMSrcMem: { |
| 204 | if (X86InstrInfo::isX86_64ExtendedReg(MI.getOperand(0))) |
| 205 | REX |= 1 << 2; |
| 206 | unsigned Bit = 0; |
| 207 | i = isTwoAddr ? 2 : 1; |
| 208 | for (; i != NumOps; ++i) { |
| 209 | const MachineOperand& MO = MI.getOperand(i); |
| 210 | if (MO.isReg()) { |
| 211 | if (X86InstrInfo::isX86_64ExtendedReg(MO)) |
| 212 | REX |= 1 << Bit; |
| 213 | Bit++; |
| 214 | } |
| 215 | } |
| 216 | break; |
| 217 | } |
| 218 | case X86II::MRM0m: case X86II::MRM1m: |
| 219 | case X86II::MRM2m: case X86II::MRM3m: |
| 220 | case X86II::MRM4m: case X86II::MRM5m: |
| 221 | case X86II::MRM6m: case X86II::MRM7m: |
| 222 | case X86II::MRMDestMem: { |
| 223 | unsigned e = (isTwoAddr ? X86::AddrNumOperands+1 : X86::AddrNumOperands); |
| 224 | i = isTwoAddr ? 1 : 0; |
| 225 | if (NumOps > e && X86InstrInfo::isX86_64ExtendedReg(MI.getOperand(e))) |
| 226 | REX |= 1 << 2; |
| 227 | unsigned Bit = 0; |
| 228 | for (; i != e; ++i) { |
| 229 | const MachineOperand& MO = MI.getOperand(i); |
| 230 | if (MO.isReg()) { |
| 231 | if (X86InstrInfo::isX86_64ExtendedReg(MO)) |
| 232 | REX |= 1 << Bit; |
| 233 | Bit++; |
| 234 | } |
| 235 | } |
| 236 | break; |
| 237 | } |
| 238 | default: { |
| 239 | if (X86InstrInfo::isX86_64ExtendedReg(MI.getOperand(0))) |
| 240 | REX |= 1 << 0; |
| 241 | i = isTwoAddr ? 2 : 1; |
| 242 | for (unsigned e = NumOps; i != e; ++i) { |
| 243 | const MachineOperand& MO = MI.getOperand(i); |
| 244 | if (X86InstrInfo::isX86_64ExtendedReg(MO)) |
| 245 | REX |= 1 << 2; |
| 246 | } |
| 247 | break; |
| 248 | } |
| 249 | } |
| 250 | } |
| 251 | return REX; |
| 252 | } |
| 253 | |
| 254 | |
Chris Lattner | b4432f3 | 2006-05-03 17:10:41 +0000 | [diff] [blame] | 255 | /// emitPCRelativeBlockAddress - This method keeps track of the information |
| 256 | /// necessary to resolve the address of this block later and emits a dummy |
| 257 | /// value. |
Chris Lattner | 04b0b30 | 2003-06-01 23:23:50 +0000 | [diff] [blame] | 258 | /// |
Bruno Cardoso Lopes | 434dd4f | 2009-06-01 19:57:37 +0000 | [diff] [blame] | 259 | template<class CodeEmitter> |
| 260 | void Emitter<CodeEmitter>::emitPCRelativeBlockAddress(MachineBasicBlock *MBB) { |
Chris Lattner | b4432f3 | 2006-05-03 17:10:41 +0000 | [diff] [blame] | 261 | // Remember where this reference was and where it is to so we can |
| 262 | // deal with it later. |
Evan Cheng | f141cc4 | 2006-07-27 18:21:10 +0000 | [diff] [blame] | 263 | MCE.addRelocation(MachineRelocation::getBB(MCE.getCurrentPCOffset(), |
| 264 | X86::reloc_pcrel_word, MBB)); |
Chris Lattner | b4432f3 | 2006-05-03 17:10:41 +0000 | [diff] [blame] | 265 | MCE.emitWordLE(0); |
Chris Lattner | 04b0b30 | 2003-06-01 23:23:50 +0000 | [diff] [blame] | 266 | } |
| 267 | |
Chris Lattner | 04b0b30 | 2003-06-01 23:23:50 +0000 | [diff] [blame] | 268 | /// emitGlobalAddress - Emit the specified address to the code stream assuming |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 269 | /// this is part of a "take the address of a global" instruction. |
Chris Lattner | 04b0b30 | 2003-06-01 23:23:50 +0000 | [diff] [blame] | 270 | /// |
Bruno Cardoso Lopes | 434dd4f | 2009-06-01 19:57:37 +0000 | [diff] [blame] | 271 | template<class CodeEmitter> |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 272 | void Emitter<CodeEmitter>::emitGlobalAddress(const GlobalValue *GV, |
| 273 | unsigned Reloc, |
Dan Gohman | c9f3cc3 | 2008-10-24 01:57:54 +0000 | [diff] [blame] | 274 | intptr_t Disp /* = 0 */, |
| 275 | intptr_t PCAdj /* = 0 */, |
Evan Cheng | 9ed2f80 | 2008-11-10 01:08:07 +0000 | [diff] [blame] | 276 | bool Indirect /* = false */) { |
Bruno Cardoso Lopes | e55fef3 | 2009-08-05 00:11:21 +0000 | [diff] [blame] | 277 | intptr_t RelocCST = Disp; |
Evan Cheng | 02aabbf | 2008-01-03 02:56:28 +0000 | [diff] [blame] | 278 | if (Reloc == X86::reloc_picrel_word) |
Evan Cheng | 2a3e08b | 2008-01-05 02:26:58 +0000 | [diff] [blame] | 279 | RelocCST = PICBaseOffset; |
Evan Cheng | be8c03f | 2008-01-04 10:46:51 +0000 | [diff] [blame] | 280 | else if (Reloc == X86::reloc_pcrel_word) |
| 281 | RelocCST = PCAdj; |
Evan Cheng | 9ed2f80 | 2008-11-10 01:08:07 +0000 | [diff] [blame] | 282 | MachineRelocation MR = Indirect |
| 283 | ? MachineRelocation::getIndirectSymbol(MCE.getCurrentPCOffset(), Reloc, |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 284 | const_cast<GlobalValue *>(GV), |
| 285 | RelocCST, false) |
Evan Cheng | be8c03f | 2008-01-04 10:46:51 +0000 | [diff] [blame] | 286 | : MachineRelocation::getGV(MCE.getCurrentPCOffset(), Reloc, |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 287 | const_cast<GlobalValue *>(GV), RelocCST, false); |
Evan Cheng | be8c03f | 2008-01-04 10:46:51 +0000 | [diff] [blame] | 288 | MCE.addRelocation(MR); |
Dan Gohman | c9f3cc3 | 2008-10-24 01:57:54 +0000 | [diff] [blame] | 289 | // The relocated value will be added to the displacement |
Evan Cheng | 19f2ffc | 2006-12-05 04:01:03 +0000 | [diff] [blame] | 290 | if (Reloc == X86::reloc_absolute_dword) |
Dan Gohman | c9f3cc3 | 2008-10-24 01:57:54 +0000 | [diff] [blame] | 291 | MCE.emitDWordLE(Disp); |
| 292 | else |
| 293 | MCE.emitWordLE((int32_t)Disp); |
Chris Lattner | 04b0b30 | 2003-06-01 23:23:50 +0000 | [diff] [blame] | 294 | } |
| 295 | |
Chris Lattner | e72e445 | 2004-11-20 23:55:15 +0000 | [diff] [blame] | 296 | /// emitExternalSymbolAddress - Arrange for the address of an external symbol to |
| 297 | /// be emitted to the current location in the function, and allow it to be PC |
| 298 | /// relative. |
Bruno Cardoso Lopes | 434dd4f | 2009-06-01 19:57:37 +0000 | [diff] [blame] | 299 | template<class CodeEmitter> |
| 300 | void Emitter<CodeEmitter>::emitExternalSymbolAddress(const char *ES, |
| 301 | unsigned Reloc) { |
Evan Cheng | 2a3e08b | 2008-01-05 02:26:58 +0000 | [diff] [blame] | 302 | intptr_t RelocCST = (Reloc == X86::reloc_picrel_word) ? PICBaseOffset : 0; |
Evan Phoenix | 85bb54f | 2010-02-04 19:56:59 +0000 | [diff] [blame] | 303 | |
| 304 | // X86 never needs stubs because instruction selection will always pick |
| 305 | // an instruction sequence that is large enough to hold any address |
| 306 | // to a symbol. |
| 307 | // (see X86ISelLowering.cpp, near 2039: X86TargetLowering::LowerCall) |
| 308 | bool NeedStub = false; |
Chris Lattner | 5a032de | 2006-05-03 20:30:20 +0000 | [diff] [blame] | 309 | MCE.addRelocation(MachineRelocation::getExtSym(MCE.getCurrentPCOffset(), |
Evan Phoenix | 85bb54f | 2010-02-04 19:56:59 +0000 | [diff] [blame] | 310 | Reloc, ES, RelocCST, |
| 311 | 0, NeedStub)); |
Evan Cheng | 19f2ffc | 2006-12-05 04:01:03 +0000 | [diff] [blame] | 312 | if (Reloc == X86::reloc_absolute_dword) |
Dan Gohman | c9f3cc3 | 2008-10-24 01:57:54 +0000 | [diff] [blame] | 313 | MCE.emitDWordLE(0); |
| 314 | else |
Evan Cheng | 19f2ffc | 2006-12-05 04:01:03 +0000 | [diff] [blame] | 315 | MCE.emitWordLE(0); |
Chris Lattner | e72e445 | 2004-11-20 23:55:15 +0000 | [diff] [blame] | 316 | } |
Chris Lattner | 04b0b30 | 2003-06-01 23:23:50 +0000 | [diff] [blame] | 317 | |
Evan Cheng | 19f2ffc | 2006-12-05 04:01:03 +0000 | [diff] [blame] | 318 | /// emitConstPoolAddress - Arrange for the address of an constant pool |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 319 | /// to be emitted to the current location in the function, and allow it to be PC |
| 320 | /// relative. |
Bruno Cardoso Lopes | 434dd4f | 2009-06-01 19:57:37 +0000 | [diff] [blame] | 321 | template<class CodeEmitter> |
| 322 | void Emitter<CodeEmitter>::emitConstPoolAddress(unsigned CPI, unsigned Reloc, |
Dan Gohman | c9f3cc3 | 2008-10-24 01:57:54 +0000 | [diff] [blame] | 323 | intptr_t Disp /* = 0 */, |
Evan Cheng | 02aabbf | 2008-01-03 02:56:28 +0000 | [diff] [blame] | 324 | intptr_t PCAdj /* = 0 */) { |
Evan Cheng | be8c03f | 2008-01-04 10:46:51 +0000 | [diff] [blame] | 325 | intptr_t RelocCST = 0; |
Evan Cheng | 02aabbf | 2008-01-03 02:56:28 +0000 | [diff] [blame] | 326 | if (Reloc == X86::reloc_picrel_word) |
Evan Cheng | 2a3e08b | 2008-01-05 02:26:58 +0000 | [diff] [blame] | 327 | RelocCST = PICBaseOffset; |
Evan Cheng | be8c03f | 2008-01-04 10:46:51 +0000 | [diff] [blame] | 328 | else if (Reloc == X86::reloc_pcrel_word) |
| 329 | RelocCST = PCAdj; |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 330 | MCE.addRelocation(MachineRelocation::getConstPool(MCE.getCurrentPCOffset(), |
Evan Cheng | be8c03f | 2008-01-04 10:46:51 +0000 | [diff] [blame] | 331 | Reloc, CPI, RelocCST)); |
Dan Gohman | c9f3cc3 | 2008-10-24 01:57:54 +0000 | [diff] [blame] | 332 | // The relocated value will be added to the displacement |
Evan Cheng | fd00deb | 2006-12-05 07:29:55 +0000 | [diff] [blame] | 333 | if (Reloc == X86::reloc_absolute_dword) |
Dan Gohman | c9f3cc3 | 2008-10-24 01:57:54 +0000 | [diff] [blame] | 334 | MCE.emitDWordLE(Disp); |
| 335 | else |
| 336 | MCE.emitWordLE((int32_t)Disp); |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 337 | } |
| 338 | |
Evan Cheng | 19f2ffc | 2006-12-05 04:01:03 +0000 | [diff] [blame] | 339 | /// emitJumpTableAddress - Arrange for the address of a jump table to |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 340 | /// be emitted to the current location in the function, and allow it to be PC |
| 341 | /// relative. |
Bruno Cardoso Lopes | 434dd4f | 2009-06-01 19:57:37 +0000 | [diff] [blame] | 342 | template<class CodeEmitter> |
| 343 | void Emitter<CodeEmitter>::emitJumpTableAddress(unsigned JTI, unsigned Reloc, |
Evan Cheng | 02aabbf | 2008-01-03 02:56:28 +0000 | [diff] [blame] | 344 | intptr_t PCAdj /* = 0 */) { |
Evan Cheng | be8c03f | 2008-01-04 10:46:51 +0000 | [diff] [blame] | 345 | intptr_t RelocCST = 0; |
Evan Cheng | 02aabbf | 2008-01-03 02:56:28 +0000 | [diff] [blame] | 346 | if (Reloc == X86::reloc_picrel_word) |
Evan Cheng | 2a3e08b | 2008-01-05 02:26:58 +0000 | [diff] [blame] | 347 | RelocCST = PICBaseOffset; |
Evan Cheng | be8c03f | 2008-01-04 10:46:51 +0000 | [diff] [blame] | 348 | else if (Reloc == X86::reloc_pcrel_word) |
| 349 | RelocCST = PCAdj; |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 350 | MCE.addRelocation(MachineRelocation::getJumpTable(MCE.getCurrentPCOffset(), |
Evan Cheng | be8c03f | 2008-01-04 10:46:51 +0000 | [diff] [blame] | 351 | Reloc, JTI, RelocCST)); |
Dan Gohman | c9f3cc3 | 2008-10-24 01:57:54 +0000 | [diff] [blame] | 352 | // The relocated value will be added to the displacement |
Evan Cheng | fd00deb | 2006-12-05 07:29:55 +0000 | [diff] [blame] | 353 | if (Reloc == X86::reloc_absolute_dword) |
Dan Gohman | c9f3cc3 | 2008-10-24 01:57:54 +0000 | [diff] [blame] | 354 | MCE.emitDWordLE(0); |
| 355 | else |
Evan Cheng | fd00deb | 2006-12-05 07:29:55 +0000 | [diff] [blame] | 356 | MCE.emitWordLE(0); |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 357 | } |
| 358 | |
Chris Lattner | ea1ddab | 2002-12-03 06:34:06 +0000 | [diff] [blame] | 359 | inline static unsigned char ModRMByte(unsigned Mod, unsigned RegOpcode, |
| 360 | unsigned RM) { |
| 361 | assert(Mod < 4 && RegOpcode < 8 && RM < 8 && "ModRM Fields out of range!"); |
| 362 | return RM | (RegOpcode << 3) | (Mod << 6); |
| 363 | } |
| 364 | |
Bruno Cardoso Lopes | 434dd4f | 2009-06-01 19:57:37 +0000 | [diff] [blame] | 365 | template<class CodeEmitter> |
| 366 | void Emitter<CodeEmitter>::emitRegModRMByte(unsigned ModRMReg, |
| 367 | unsigned RegOpcodeFld){ |
Evan Cheng | 0e6a052 | 2011-07-18 20:57:22 +0000 | [diff] [blame] | 368 | MCE.emitByte(ModRMByte(3, RegOpcodeFld, X86_MC::getX86RegNum(ModRMReg))); |
Chris Lattner | ea1ddab | 2002-12-03 06:34:06 +0000 | [diff] [blame] | 369 | } |
| 370 | |
Bruno Cardoso Lopes | 434dd4f | 2009-06-01 19:57:37 +0000 | [diff] [blame] | 371 | template<class CodeEmitter> |
| 372 | void Emitter<CodeEmitter>::emitRegModRMByte(unsigned RegOpcodeFld) { |
Evan Cheng | 4b299d4 | 2008-10-17 17:14:20 +0000 | [diff] [blame] | 373 | MCE.emitByte(ModRMByte(3, RegOpcodeFld, 0)); |
| 374 | } |
| 375 | |
Bruno Cardoso Lopes | 434dd4f | 2009-06-01 19:57:37 +0000 | [diff] [blame] | 376 | template<class CodeEmitter> |
Jakub Staszak | bf14860 | 2012-05-01 23:04:38 +0000 | [diff] [blame] | 377 | void Emitter<CodeEmitter>::emitSIBByte(unsigned SS, |
Bruno Cardoso Lopes | 434dd4f | 2009-06-01 19:57:37 +0000 | [diff] [blame] | 378 | unsigned Index, |
| 379 | unsigned Base) { |
Chris Lattner | ea1ddab | 2002-12-03 06:34:06 +0000 | [diff] [blame] | 380 | // SIB byte is in the same format as the ModRMByte... |
| 381 | MCE.emitByte(ModRMByte(SS, Index, Base)); |
| 382 | } |
| 383 | |
Bruno Cardoso Lopes | 434dd4f | 2009-06-01 19:57:37 +0000 | [diff] [blame] | 384 | template<class CodeEmitter> |
| 385 | void Emitter<CodeEmitter>::emitConstant(uint64_t Val, unsigned Size) { |
Chris Lattner | ea1ddab | 2002-12-03 06:34:06 +0000 | [diff] [blame] | 386 | // Output the constant in little endian byte order... |
| 387 | for (unsigned i = 0; i != Size; ++i) { |
| 388 | MCE.emitByte(Val & 255); |
| 389 | Val >>= 8; |
| 390 | } |
| 391 | } |
| 392 | |
Jakub Staszak | bf14860 | 2012-05-01 23:04:38 +0000 | [diff] [blame] | 393 | /// isDisp8 - Return true if this signed displacement fits in a 8-bit |
| 394 | /// sign-extended field. |
Chris Lattner | ea1ddab | 2002-12-03 06:34:06 +0000 | [diff] [blame] | 395 | static bool isDisp8(int Value) { |
| 396 | return Value == (signed char)Value; |
| 397 | } |
| 398 | |
Chris Lattner | 8a53712 | 2009-07-10 05:27:43 +0000 | [diff] [blame] | 399 | static bool gvNeedsNonLazyPtr(const MachineOperand &GVOp, |
| 400 | const TargetMachine &TM) { |
Chris Lattner | 8a53712 | 2009-07-10 05:27:43 +0000 | [diff] [blame] | 401 | // For Darwin-64, simulate the linktime GOT by using the same non-lazy-pointer |
Dale Johannesen | ec867a2 | 2008-08-12 18:23:48 +0000 | [diff] [blame] | 402 | // mechanism as 32-bit mode. |
Jakub Staszak | bf14860 | 2012-05-01 23:04:38 +0000 | [diff] [blame] | 403 | if (TM.getSubtarget<X86Subtarget>().is64Bit() && |
Chris Lattner | 8a53712 | 2009-07-10 05:27:43 +0000 | [diff] [blame] | 404 | !TM.getSubtarget<X86Subtarget>().isTargetDarwin()) |
| 405 | return false; |
Jakub Staszak | bf14860 | 2012-05-01 23:04:38 +0000 | [diff] [blame] | 406 | |
Chris Lattner | 0740634 | 2009-07-10 06:07:08 +0000 | [diff] [blame] | 407 | // Return true if this is a reference to a stub containing the address of the |
| 408 | // global, not the global itself. |
Chris Lattner | 3b6b36d | 2009-07-10 06:29:59 +0000 | [diff] [blame] | 409 | return isGlobalStubReference(GVOp.getTargetFlags()); |
Evan Cheng | be8c03f | 2008-01-04 10:46:51 +0000 | [diff] [blame] | 410 | } |
| 411 | |
Bruno Cardoso Lopes | 434dd4f | 2009-06-01 19:57:37 +0000 | [diff] [blame] | 412 | template<class CodeEmitter> |
| 413 | void Emitter<CodeEmitter>::emitDisplacementField(const MachineOperand *RelocOp, |
Bruno Cardoso Lopes | e55fef3 | 2009-08-05 00:11:21 +0000 | [diff] [blame] | 414 | int DispVal, |
| 415 | intptr_t Adj /* = 0 */, |
| 416 | bool IsPCRel /* = true */) { |
Chris Lattner | 0e57629 | 2006-05-04 00:42:08 +0000 | [diff] [blame] | 417 | // If this is a simple integer displacement that doesn't require a relocation, |
| 418 | // emit it now. |
| 419 | if (!RelocOp) { |
| 420 | emitConstant(DispVal, 4); |
| 421 | return; |
| 422 | } |
Bruno Cardoso Lopes | e55fef3 | 2009-08-05 00:11:21 +0000 | [diff] [blame] | 423 | |
Chris Lattner | 0e57629 | 2006-05-04 00:42:08 +0000 | [diff] [blame] | 424 | // Otherwise, this is something that requires a relocation. Emit it as such |
| 425 | // now. |
Daniel Dunbar | 0378b72 | 2009-09-01 22:07:06 +0000 | [diff] [blame] | 426 | unsigned RelocType = Is64BitMode ? |
| 427 | (IsPCRel ? X86::reloc_pcrel_word : X86::reloc_absolute_word_sext) |
| 428 | : (IsPIC ? X86::reloc_picrel_word : X86::reloc_absolute_word); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 429 | if (RelocOp->isGlobal()) { |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 430 | // In 64-bit static small code model, we could potentially emit absolute. |
Bruno Cardoso Lopes | e55fef3 | 2009-08-05 00:11:21 +0000 | [diff] [blame] | 431 | // But it's probably not beneficial. If the MCE supports using RIP directly |
Jakub Staszak | bf14860 | 2012-05-01 23:04:38 +0000 | [diff] [blame] | 432 | // do it, otherwise fallback to absolute (this is determined by IsPCRel). |
Bill Wendling | 85db3a9 | 2008-02-26 10:57:23 +0000 | [diff] [blame] | 433 | // 89 05 00 00 00 00 mov %eax,0(%rip) # PC-relative |
| 434 | // 89 04 25 00 00 00 00 mov %eax,0x0 # Absolute |
Chris Lattner | 8a53712 | 2009-07-10 05:27:43 +0000 | [diff] [blame] | 435 | bool Indirect = gvNeedsNonLazyPtr(*RelocOp, TM); |
Daniel Dunbar | 0378b72 | 2009-09-01 22:07:06 +0000 | [diff] [blame] | 436 | emitGlobalAddress(RelocOp->getGlobal(), RelocType, RelocOp->getOffset(), |
Jeffrey Yasskin | d1ba06b | 2009-11-16 22:41:33 +0000 | [diff] [blame] | 437 | Adj, Indirect); |
Daniel Dunbar | 4e8d5fe | 2009-09-01 22:06:53 +0000 | [diff] [blame] | 438 | } else if (RelocOp->isSymbol()) { |
Daniel Dunbar | 0378b72 | 2009-09-01 22:07:06 +0000 | [diff] [blame] | 439 | emitExternalSymbolAddress(RelocOp->getSymbolName(), RelocType); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 440 | } else if (RelocOp->isCPI()) { |
Daniel Dunbar | 0378b72 | 2009-09-01 22:07:06 +0000 | [diff] [blame] | 441 | emitConstPoolAddress(RelocOp->getIndex(), RelocType, |
Bruno Cardoso Lopes | e55fef3 | 2009-08-05 00:11:21 +0000 | [diff] [blame] | 442 | RelocOp->getOffset(), Adj); |
Chris Lattner | 0e57629 | 2006-05-04 00:42:08 +0000 | [diff] [blame] | 443 | } else { |
Daniel Dunbar | 0378b72 | 2009-09-01 22:07:06 +0000 | [diff] [blame] | 444 | assert(RelocOp->isJTI() && "Unexpected machine operand!"); |
| 445 | emitJumpTableAddress(RelocOp->getIndex(), RelocType, Adj); |
Chris Lattner | 0e57629 | 2006-05-04 00:42:08 +0000 | [diff] [blame] | 446 | } |
| 447 | } |
| 448 | |
Bruno Cardoso Lopes | 434dd4f | 2009-06-01 19:57:37 +0000 | [diff] [blame] | 449 | template<class CodeEmitter> |
| 450 | void Emitter<CodeEmitter>::emitMemModRMByte(const MachineInstr &MI, |
Chris Lattner | f5af556 | 2009-08-16 02:45:18 +0000 | [diff] [blame] | 451 | unsigned Op,unsigned RegOpcodeField, |
| 452 | intptr_t PCAdj) { |
Chris Lattner | 8cce7cd | 2004-10-15 04:53:13 +0000 | [diff] [blame] | 453 | const MachineOperand &Op3 = MI.getOperand(Op+3); |
Chris Lattner | 8cce7cd | 2004-10-15 04:53:13 +0000 | [diff] [blame] | 454 | int DispVal = 0; |
Chris Lattner | 0e57629 | 2006-05-04 00:42:08 +0000 | [diff] [blame] | 455 | const MachineOperand *DispForReloc = 0; |
Jakub Staszak | bf14860 | 2012-05-01 23:04:38 +0000 | [diff] [blame] | 456 | |
Chris Lattner | 0e57629 | 2006-05-04 00:42:08 +0000 | [diff] [blame] | 457 | // Figure out what sort of displacement we have to handle here. |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 458 | if (Op3.isGlobal()) { |
Chris Lattner | 0e57629 | 2006-05-04 00:42:08 +0000 | [diff] [blame] | 459 | DispForReloc = &Op3; |
Daniel Dunbar | 4e8d5fe | 2009-09-01 22:06:53 +0000 | [diff] [blame] | 460 | } else if (Op3.isSymbol()) { |
| 461 | DispForReloc = &Op3; |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 462 | } else if (Op3.isCPI()) { |
Bruno Cardoso Lopes | e55fef3 | 2009-08-05 00:11:21 +0000 | [diff] [blame] | 463 | if (!MCE.earlyResolveAddresses() || Is64BitMode || IsPIC) { |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 464 | DispForReloc = &Op3; |
| 465 | } else { |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 466 | DispVal += MCE.getConstantPoolEntryAddress(Op3.getIndex()); |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 467 | DispVal += Op3.getOffset(); |
| 468 | } |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 469 | } else if (Op3.isJTI()) { |
Bruno Cardoso Lopes | e55fef3 | 2009-08-05 00:11:21 +0000 | [diff] [blame] | 470 | if (!MCE.earlyResolveAddresses() || Is64BitMode || IsPIC) { |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 471 | DispForReloc = &Op3; |
| 472 | } else { |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 473 | DispVal += MCE.getJumpTableEntryAddress(Op3.getIndex()); |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 474 | } |
Chris Lattner | 8cce7cd | 2004-10-15 04:53:13 +0000 | [diff] [blame] | 475 | } else { |
Chris Lattner | 0e42d81 | 2006-09-05 02:52:35 +0000 | [diff] [blame] | 476 | DispVal = Op3.getImm(); |
Chris Lattner | 8cce7cd | 2004-10-15 04:53:13 +0000 | [diff] [blame] | 477 | } |
| 478 | |
Chris Lattner | 07306de | 2004-10-17 07:49:45 +0000 | [diff] [blame] | 479 | const MachineOperand &Base = MI.getOperand(Op); |
Chris Lattner | ea1ddab | 2002-12-03 06:34:06 +0000 | [diff] [blame] | 480 | const MachineOperand &Scale = MI.getOperand(Op+1); |
| 481 | const MachineOperand &IndexReg = MI.getOperand(Op+2); |
Chris Lattner | ea1ddab | 2002-12-03 06:34:06 +0000 | [diff] [blame] | 482 | |
Evan Cheng | 140a4c4 | 2006-02-26 09:12:34 +0000 | [diff] [blame] | 483 | unsigned BaseReg = Base.getReg(); |
Jakub Staszak | bf14860 | 2012-05-01 23:04:38 +0000 | [diff] [blame] | 484 | |
Bill Wendling | a040fff | 2010-04-21 00:34:04 +0000 | [diff] [blame] | 485 | // Handle %rip relative addressing. |
| 486 | if (BaseReg == X86::RIP || |
| 487 | (Is64BitMode && DispForReloc)) { // [disp32+RIP] in X86-64 mode |
| 488 | assert(IndexReg.getReg() == 0 && Is64BitMode && |
| 489 | "Invalid rip-relative address"); |
| 490 | MCE.emitByte(ModRMByte(0, RegOpcodeField, 5)); |
| 491 | emitDisplacementField(DispForReloc, DispVal, PCAdj, true); |
| 492 | return; |
| 493 | } |
Chris Lattner | 07306de | 2004-10-17 07:49:45 +0000 | [diff] [blame] | 494 | |
Bruno Cardoso Lopes | e55fef3 | 2009-08-05 00:11:21 +0000 | [diff] [blame] | 495 | // Indicate that the displacement will use an pcrel or absolute reference |
| 496 | // by default. MCEs able to resolve addresses on-the-fly use pcrel by default |
| 497 | // while others, unless explicit asked to use RIP, use absolute references. |
| 498 | bool IsPCRel = MCE.earlyResolveAddresses() ? true : false; |
| 499 | |
Chris Lattner | ea1ddab | 2002-12-03 06:34:06 +0000 | [diff] [blame] | 500 | // Is a SIB byte needed? |
Jakub Staszak | bf14860 | 2012-05-01 23:04:38 +0000 | [diff] [blame] | 501 | // If no BaseReg, issue a RIP relative instruction only if the MCE can |
Bruno Cardoso Lopes | e55fef3 | 2009-08-05 00:11:21 +0000 | [diff] [blame] | 502 | // resolve addresses on-the-fly, otherwise use SIB (Intel Manual 2A, table |
| 503 | // 2-7) and absolute references. |
Chris Lattner | ecfb3c3 | 2010-02-11 08:45:56 +0000 | [diff] [blame] | 504 | unsigned BaseRegNo = -1U; |
| 505 | if (BaseReg != 0 && BaseReg != X86::RIP) |
Evan Cheng | 0e6a052 | 2011-07-18 20:57:22 +0000 | [diff] [blame] | 506 | BaseRegNo = X86_MC::getX86RegNum(BaseReg); |
Chris Lattner | 5526b69 | 2010-02-11 08:41:21 +0000 | [diff] [blame] | 507 | |
Chris Lattner | 9e8528f | 2010-02-09 21:47:19 +0000 | [diff] [blame] | 508 | if (// The SIB byte must be used if there is an index register. |
Jakub Staszak | bf14860 | 2012-05-01 23:04:38 +0000 | [diff] [blame] | 509 | IndexReg.getReg() == 0 && |
Chris Lattner | 5526b69 | 2010-02-11 08:41:21 +0000 | [diff] [blame] | 510 | // The SIB byte must be used if the base is ESP/RSP/R12, all of which |
| 511 | // encode to an R/M value of 4, which indicates that a SIB byte is |
| 512 | // present. |
| 513 | BaseRegNo != N86::ESP && |
Chris Lattner | 9e8528f | 2010-02-09 21:47:19 +0000 | [diff] [blame] | 514 | // If there is no base register and we're in 64-bit mode, we need a SIB |
| 515 | // byte to emit an addr that is just 'disp32' (the non-RIP relative form). |
| 516 | (!Is64BitMode || BaseReg != 0)) { |
| 517 | if (BaseReg == 0 || // [disp32] in X86-32 mode |
| 518 | BaseReg == X86::RIP) { // [disp32+RIP] in X86-64 mode |
Chris Lattner | ea1ddab | 2002-12-03 06:34:06 +0000 | [diff] [blame] | 519 | MCE.emitByte(ModRMByte(0, RegOpcodeField, 5)); |
Bruno Cardoso Lopes | e55fef3 | 2009-08-05 00:11:21 +0000 | [diff] [blame] | 520 | emitDisplacementField(DispForReloc, DispVal, PCAdj, true); |
Chris Lattner | 9e8528f | 2010-02-09 21:47:19 +0000 | [diff] [blame] | 521 | return; |
Chris Lattner | ea1ddab | 2002-12-03 06:34:06 +0000 | [diff] [blame] | 522 | } |
Jakub Staszak | bf14860 | 2012-05-01 23:04:38 +0000 | [diff] [blame] | 523 | |
Chris Lattner | 9e8528f | 2010-02-09 21:47:19 +0000 | [diff] [blame] | 524 | // If the base is not EBP/ESP and there is no displacement, use simple |
| 525 | // indirect register encoding, this handles addresses like [EAX]. The |
| 526 | // encoding for [EBP] with no displacement means [disp32] so we handle it |
| 527 | // by emitting a displacement of 0 below. |
| 528 | if (!DispForReloc && DispVal == 0 && BaseRegNo != N86::EBP) { |
| 529 | MCE.emitByte(ModRMByte(0, RegOpcodeField, BaseRegNo)); |
| 530 | return; |
Chris Lattner | ea1ddab | 2002-12-03 06:34:06 +0000 | [diff] [blame] | 531 | } |
Jakub Staszak | bf14860 | 2012-05-01 23:04:38 +0000 | [diff] [blame] | 532 | |
Chris Lattner | 9e8528f | 2010-02-09 21:47:19 +0000 | [diff] [blame] | 533 | // Otherwise, if the displacement fits in a byte, encode as [REG+disp8]. |
| 534 | if (!DispForReloc && isDisp8(DispVal)) { |
| 535 | MCE.emitByte(ModRMByte(1, RegOpcodeField, BaseRegNo)); |
Chris Lattner | 0e57629 | 2006-05-04 00:42:08 +0000 | [diff] [blame] | 536 | emitConstant(DispVal, 1); |
Chris Lattner | 9e8528f | 2010-02-09 21:47:19 +0000 | [diff] [blame] | 537 | return; |
Chris Lattner | ea1ddab | 2002-12-03 06:34:06 +0000 | [diff] [blame] | 538 | } |
Jakub Staszak | bf14860 | 2012-05-01 23:04:38 +0000 | [diff] [blame] | 539 | |
Chris Lattner | 9e8528f | 2010-02-09 21:47:19 +0000 | [diff] [blame] | 540 | // Otherwise, emit the most general non-SIB encoding: [REG+disp32] |
| 541 | MCE.emitByte(ModRMByte(2, RegOpcodeField, BaseRegNo)); |
| 542 | emitDisplacementField(DispForReloc, DispVal, PCAdj, IsPCRel); |
| 543 | return; |
| 544 | } |
Jakub Staszak | bf14860 | 2012-05-01 23:04:38 +0000 | [diff] [blame] | 545 | |
Chris Lattner | 9e8528f | 2010-02-09 21:47:19 +0000 | [diff] [blame] | 546 | // Otherwise we need a SIB byte, so start by outputting the ModR/M byte first. |
| 547 | assert(IndexReg.getReg() != X86::ESP && |
| 548 | IndexReg.getReg() != X86::RSP && "Cannot use ESP as index reg!"); |
| 549 | |
| 550 | bool ForceDisp32 = false; |
| 551 | bool ForceDisp8 = false; |
| 552 | if (BaseReg == 0) { |
| 553 | // If there is no base register, we emit the special case SIB byte with |
| 554 | // MOD=0, BASE=4, to JUST get the index, scale, and displacement. |
| 555 | MCE.emitByte(ModRMByte(0, RegOpcodeField, 4)); |
| 556 | ForceDisp32 = true; |
| 557 | } else if (DispForReloc) { |
| 558 | // Emit the normal disp32 encoding. |
| 559 | MCE.emitByte(ModRMByte(2, RegOpcodeField, 4)); |
| 560 | ForceDisp32 = true; |
Bill Wendling | a040fff | 2010-04-21 00:34:04 +0000 | [diff] [blame] | 561 | } else if (DispVal == 0 && BaseRegNo != N86::EBP) { |
Chris Lattner | 9e8528f | 2010-02-09 21:47:19 +0000 | [diff] [blame] | 562 | // Emit no displacement ModR/M byte |
| 563 | MCE.emitByte(ModRMByte(0, RegOpcodeField, 4)); |
| 564 | } else if (isDisp8(DispVal)) { |
| 565 | // Emit the disp8 encoding... |
| 566 | MCE.emitByte(ModRMByte(1, RegOpcodeField, 4)); |
| 567 | ForceDisp8 = true; // Make sure to force 8 bit disp if Base=EBP |
| 568 | } else { |
| 569 | // Emit the normal disp32 encoding... |
| 570 | MCE.emitByte(ModRMByte(2, RegOpcodeField, 4)); |
| 571 | } |
| 572 | |
| 573 | // Calculate what the SS field value should be... |
Jeffrey Yasskin | a44defe | 2011-07-27 06:22:51 +0000 | [diff] [blame] | 574 | static const unsigned SSTable[] = { ~0U, 0, 1, ~0U, 2, ~0U, ~0U, ~0U, 3 }; |
Chris Lattner | 9e8528f | 2010-02-09 21:47:19 +0000 | [diff] [blame] | 575 | unsigned SS = SSTable[Scale.getImm()]; |
| 576 | |
| 577 | if (BaseReg == 0) { |
Jakub Staszak | bf14860 | 2012-05-01 23:04:38 +0000 | [diff] [blame] | 578 | // Handle the SIB byte for the case where there is no base, see Intel |
Chris Lattner | 9e8528f | 2010-02-09 21:47:19 +0000 | [diff] [blame] | 579 | // Manual 2A, table 2-7. The displacement has already been output. |
| 580 | unsigned IndexRegNo; |
| 581 | if (IndexReg.getReg()) |
Evan Cheng | 0e6a052 | 2011-07-18 20:57:22 +0000 | [diff] [blame] | 582 | IndexRegNo = X86_MC::getX86RegNum(IndexReg.getReg()); |
Chris Lattner | 9e8528f | 2010-02-09 21:47:19 +0000 | [diff] [blame] | 583 | else // Examples: [ESP+1*<noreg>+4] or [scaled idx]+disp32 (MOD=0,BASE=5) |
| 584 | IndexRegNo = 4; |
| 585 | emitSIBByte(SS, IndexRegNo, 5); |
| 586 | } else { |
Evan Cheng | 0e6a052 | 2011-07-18 20:57:22 +0000 | [diff] [blame] | 587 | unsigned BaseRegNo = X86_MC::getX86RegNum(BaseReg); |
Chris Lattner | 9e8528f | 2010-02-09 21:47:19 +0000 | [diff] [blame] | 588 | unsigned IndexRegNo; |
| 589 | if (IndexReg.getReg()) |
Evan Cheng | 0e6a052 | 2011-07-18 20:57:22 +0000 | [diff] [blame] | 590 | IndexRegNo = X86_MC::getX86RegNum(IndexReg.getReg()); |
Chris Lattner | 9e8528f | 2010-02-09 21:47:19 +0000 | [diff] [blame] | 591 | else |
| 592 | IndexRegNo = 4; // For example [ESP+1*<noreg>+4] |
| 593 | emitSIBByte(SS, IndexRegNo, BaseRegNo); |
| 594 | } |
| 595 | |
| 596 | // Do we need to output a displacement? |
| 597 | if (ForceDisp8) { |
| 598 | emitConstant(DispVal, 1); |
| 599 | } else if (DispVal != 0 || ForceDisp32) { |
| 600 | emitDisplacementField(DispForReloc, DispVal, PCAdj, IsPCRel); |
Chris Lattner | ea1ddab | 2002-12-03 06:34:06 +0000 | [diff] [blame] | 601 | } |
| 602 | } |
| 603 | |
Eli Friedman | 3f3f6b0 | 2011-10-24 20:24:21 +0000 | [diff] [blame] | 604 | static const MCInstrDesc *UpdateOp(MachineInstr &MI, const X86InstrInfo *II, |
| 605 | unsigned Opcode) { |
| 606 | const MCInstrDesc *Desc = &II->get(Opcode); |
| 607 | MI.setDesc(*Desc); |
| 608 | return Desc; |
| 609 | } |
| 610 | |
Pete Cooper | 6942f70 | 2012-04-30 03:56:44 +0000 | [diff] [blame] | 611 | /// Is16BitMemOperand - Return true if the specified instruction has |
| 612 | /// a 16-bit memory operand. Op specifies the operand # of the memoperand. |
| 613 | static bool Is16BitMemOperand(const MachineInstr &MI, unsigned Op) { |
| 614 | const MachineOperand &BaseReg = MI.getOperand(Op+X86::AddrBaseReg); |
| 615 | const MachineOperand &IndexReg = MI.getOperand(Op+X86::AddrIndexReg); |
| 616 | |
| 617 | if ((BaseReg.getReg() != 0 && |
| 618 | X86MCRegisterClasses[X86::GR16RegClassID].contains(BaseReg.getReg())) || |
| 619 | (IndexReg.getReg() != 0 && |
| 620 | X86MCRegisterClasses[X86::GR16RegClassID].contains(IndexReg.getReg()))) |
| 621 | return true; |
| 622 | return false; |
| 623 | } |
| 624 | |
| 625 | /// Is32BitMemOperand - Return true if the specified instruction has |
| 626 | /// a 32-bit memory operand. Op specifies the operand # of the memoperand. |
| 627 | static bool Is32BitMemOperand(const MachineInstr &MI, unsigned Op) { |
| 628 | const MachineOperand &BaseReg = MI.getOperand(Op+X86::AddrBaseReg); |
| 629 | const MachineOperand &IndexReg = MI.getOperand(Op+X86::AddrIndexReg); |
| 630 | |
| 631 | if ((BaseReg.getReg() != 0 && |
| 632 | X86MCRegisterClasses[X86::GR32RegClassID].contains(BaseReg.getReg())) || |
| 633 | (IndexReg.getReg() != 0 && |
| 634 | X86MCRegisterClasses[X86::GR32RegClassID].contains(IndexReg.getReg()))) |
| 635 | return true; |
| 636 | return false; |
| 637 | } |
| 638 | |
| 639 | /// Is64BitMemOperand - Return true if the specified instruction has |
| 640 | /// a 64-bit memory operand. Op specifies the operand # of the memoperand. |
| 641 | #ifndef NDEBUG |
| 642 | static bool Is64BitMemOperand(const MachineInstr &MI, unsigned Op) { |
| 643 | const MachineOperand &BaseReg = MI.getOperand(Op+X86::AddrBaseReg); |
| 644 | const MachineOperand &IndexReg = MI.getOperand(Op+X86::AddrIndexReg); |
| 645 | |
| 646 | if ((BaseReg.getReg() != 0 && |
| 647 | X86MCRegisterClasses[X86::GR64RegClassID].contains(BaseReg.getReg())) || |
| 648 | (IndexReg.getReg() != 0 && |
| 649 | X86MCRegisterClasses[X86::GR64RegClassID].contains(IndexReg.getReg()))) |
| 650 | return true; |
| 651 | return false; |
| 652 | } |
| 653 | #endif |
| 654 | |
| 655 | template<class CodeEmitter> |
| 656 | void Emitter<CodeEmitter>::emitOpcodePrefix(uint64_t TSFlags, |
| 657 | int MemOperand, |
| 658 | const MachineInstr &MI, |
| 659 | const MCInstrDesc *Desc) const { |
| 660 | // Emit the lock opcode prefix as needed. |
| 661 | if (Desc->TSFlags & X86II::LOCK) |
| 662 | MCE.emitByte(0xF0); |
| 663 | |
| 664 | // Emit segment override opcode prefix as needed. |
| 665 | emitSegmentOverridePrefix(TSFlags, MemOperand, MI); |
| 666 | |
| 667 | // Emit the repeat opcode prefix as needed. |
| 668 | if ((Desc->TSFlags & X86II::Op0Mask) == X86II::REP) |
| 669 | MCE.emitByte(0xF3); |
| 670 | |
| 671 | // Emit the address size opcode prefix as needed. |
| 672 | bool need_address_override; |
| 673 | if (TSFlags & X86II::AdSize) { |
| 674 | need_address_override = true; |
| 675 | } else if (MemOperand == -1) { |
| 676 | need_address_override = false; |
| 677 | } else if (Is64BitMode) { |
| 678 | assert(!Is16BitMemOperand(MI, MemOperand)); |
| 679 | need_address_override = Is32BitMemOperand(MI, MemOperand); |
| 680 | } else { |
| 681 | assert(!Is64BitMemOperand(MI, MemOperand)); |
| 682 | need_address_override = Is16BitMemOperand(MI, MemOperand); |
| 683 | } |
| 684 | |
| 685 | if (need_address_override) |
| 686 | MCE.emitByte(0x67); |
| 687 | |
| 688 | // Emit the operand size opcode prefix as needed. |
| 689 | if (TSFlags & X86II::OpSize) |
| 690 | MCE.emitByte(0x66); |
| 691 | |
| 692 | bool Need0FPrefix = false; |
| 693 | switch (Desc->TSFlags & X86II::Op0Mask) { |
| 694 | case X86II::TB: // Two-byte opcode prefix |
| 695 | case X86II::T8: // 0F 38 |
| 696 | case X86II::TA: // 0F 3A |
| 697 | case X86II::A6: // 0F A6 |
| 698 | case X86II::A7: // 0F A7 |
| 699 | Need0FPrefix = true; |
| 700 | break; |
| 701 | case X86II::REP: break; // already handled. |
| 702 | case X86II::T8XS: // F3 0F 38 |
| 703 | case X86II::XS: // F3 0F |
| 704 | MCE.emitByte(0xF3); |
| 705 | Need0FPrefix = true; |
| 706 | break; |
| 707 | case X86II::T8XD: // F2 0F 38 |
| 708 | case X86II::TAXD: // F2 0F 3A |
| 709 | case X86II::XD: // F2 0F |
| 710 | MCE.emitByte(0xF2); |
| 711 | Need0FPrefix = true; |
| 712 | break; |
| 713 | case X86II::D8: case X86II::D9: case X86II::DA: case X86II::DB: |
| 714 | case X86II::DC: case X86II::DD: case X86II::DE: case X86II::DF: |
| 715 | MCE.emitByte(0xD8+ |
| 716 | (((Desc->TSFlags & X86II::Op0Mask)-X86II::D8) |
| 717 | >> X86II::Op0Shift)); |
| 718 | break; // Two-byte opcode prefix |
| 719 | default: llvm_unreachable("Invalid prefix!"); |
| 720 | case 0: break; // No prefix! |
| 721 | } |
| 722 | |
| 723 | // Handle REX prefix. |
| 724 | if (Is64BitMode) { |
| 725 | if (unsigned REX = determineREX(MI)) |
| 726 | MCE.emitByte(0x40 | REX); |
| 727 | } |
| 728 | |
| 729 | // 0x0F escape code must be emitted just before the opcode. |
| 730 | if (Need0FPrefix) |
| 731 | MCE.emitByte(0x0F); |
| 732 | |
| 733 | switch (Desc->TSFlags & X86II::Op0Mask) { |
| 734 | case X86II::T8XD: // F2 0F 38 |
| 735 | case X86II::T8XS: // F3 0F 38 |
| 736 | case X86II::T8: // 0F 38 |
| 737 | MCE.emitByte(0x38); |
| 738 | break; |
| 739 | case X86II::TAXD: // F2 0F 38 |
| 740 | case X86II::TA: // 0F 3A |
| 741 | MCE.emitByte(0x3A); |
| 742 | break; |
| 743 | case X86II::A6: // 0F A6 |
| 744 | MCE.emitByte(0xA6); |
| 745 | break; |
| 746 | case X86II::A7: // 0F A7 |
| 747 | MCE.emitByte(0xA7); |
| 748 | break; |
| 749 | } |
| 750 | } |
| 751 | |
Pete Cooper | 6942f70 | 2012-04-30 03:56:44 +0000 | [diff] [blame] | 752 | // On regular x86, both XMM0-XMM7 and XMM8-XMM15 are encoded in the range |
| 753 | // 0-7 and the difference between the 2 groups is given by the REX prefix. |
| 754 | // In the VEX prefix, registers are seen sequencially from 0-15 and encoded |
| 755 | // in 1's complement form, example: |
| 756 | // |
| 757 | // ModRM field => XMM9 => 1 |
| 758 | // VEX.VVVV => XMM9 => ~9 |
| 759 | // |
| 760 | // See table 4-35 of Intel AVX Programming Reference for details. |
| 761 | static unsigned char getVEXRegisterEncoding(const MachineInstr &MI, |
| 762 | unsigned OpNum) { |
| 763 | unsigned SrcReg = MI.getOperand(OpNum).getReg(); |
Craig Topper | 769237b | 2012-05-19 08:28:17 +0000 | [diff] [blame] | 764 | unsigned SrcRegNum = X86_MC::getX86RegNum(MI.getOperand(OpNum).getReg()); |
Pete Cooper | 6942f70 | 2012-04-30 03:56:44 +0000 | [diff] [blame] | 765 | if (X86II::isX86_64ExtendedReg(SrcReg)) |
| 766 | SrcRegNum |= 8; |
| 767 | |
| 768 | // The registers represented through VEX_VVVV should |
| 769 | // be encoded in 1's complement form. |
| 770 | return (~SrcRegNum) & 0xf; |
| 771 | } |
| 772 | |
| 773 | /// EmitSegmentOverridePrefix - Emit segment override opcode prefix as needed |
| 774 | template<class CodeEmitter> |
| 775 | void Emitter<CodeEmitter>::emitSegmentOverridePrefix(uint64_t TSFlags, |
| 776 | int MemOperand, |
| 777 | const MachineInstr &MI) const { |
| 778 | switch (TSFlags & X86II::SegOvrMask) { |
| 779 | default: llvm_unreachable("Invalid segment!"); |
| 780 | case 0: |
| 781 | // No segment override, check for explicit one on memory operand. |
| 782 | if (MemOperand != -1) { // If the instruction has a memory operand. |
| 783 | switch (MI.getOperand(MemOperand+X86::AddrSegmentReg).getReg()) { |
| 784 | default: llvm_unreachable("Unknown segment register!"); |
| 785 | case 0: break; |
| 786 | case X86::CS: MCE.emitByte(0x2E); break; |
| 787 | case X86::SS: MCE.emitByte(0x36); break; |
| 788 | case X86::DS: MCE.emitByte(0x3E); break; |
| 789 | case X86::ES: MCE.emitByte(0x26); break; |
| 790 | case X86::FS: MCE.emitByte(0x64); break; |
| 791 | case X86::GS: MCE.emitByte(0x65); break; |
| 792 | } |
| 793 | } |
| 794 | break; |
| 795 | case X86II::FS: |
| 796 | MCE.emitByte(0x64); |
| 797 | break; |
| 798 | case X86II::GS: |
| 799 | MCE.emitByte(0x65); |
| 800 | break; |
| 801 | } |
| 802 | } |
| 803 | |
| 804 | template<class CodeEmitter> |
| 805 | void Emitter<CodeEmitter>::emitVEXOpcodePrefix(uint64_t TSFlags, |
| 806 | int MemOperand, |
| 807 | const MachineInstr &MI, |
| 808 | const MCInstrDesc *Desc) const { |
| 809 | bool HasVEX_4V = (TSFlags >> X86II::VEXShift) & X86II::VEX_4V; |
| 810 | bool HasVEX_4VOp3 = (TSFlags >> X86II::VEXShift) & X86II::VEX_4VOp3; |
| 811 | |
| 812 | // VEX_R: opcode externsion equivalent to REX.R in |
| 813 | // 1's complement (inverted) form |
| 814 | // |
| 815 | // 1: Same as REX_R=0 (must be 1 in 32-bit mode) |
| 816 | // 0: Same as REX_R=1 (64 bit mode only) |
| 817 | // |
| 818 | unsigned char VEX_R = 0x1; |
| 819 | |
| 820 | // VEX_X: equivalent to REX.X, only used when a |
| 821 | // register is used for index in SIB Byte. |
| 822 | // |
| 823 | // 1: Same as REX.X=0 (must be 1 in 32-bit mode) |
| 824 | // 0: Same as REX.X=1 (64-bit mode only) |
| 825 | unsigned char VEX_X = 0x1; |
| 826 | |
| 827 | // VEX_B: |
| 828 | // |
| 829 | // 1: Same as REX_B=0 (ignored in 32-bit mode) |
| 830 | // 0: Same as REX_B=1 (64 bit mode only) |
| 831 | // |
| 832 | unsigned char VEX_B = 0x1; |
| 833 | |
| 834 | // VEX_W: opcode specific (use like REX.W, or used for |
| 835 | // opcode extension, or ignored, depending on the opcode byte) |
| 836 | unsigned char VEX_W = 0; |
| 837 | |
| 838 | // XOP: Use XOP prefix byte 0x8f instead of VEX. |
| 839 | unsigned char XOP = 0; |
| 840 | |
| 841 | // VEX_5M (VEX m-mmmmm field): |
| 842 | // |
| 843 | // 0b00000: Reserved for future use |
| 844 | // 0b00001: implied 0F leading opcode |
| 845 | // 0b00010: implied 0F 38 leading opcode bytes |
| 846 | // 0b00011: implied 0F 3A leading opcode bytes |
| 847 | // 0b00100-0b11111: Reserved for future use |
| 848 | // 0b01000: XOP map select - 08h instructions with imm byte |
| 849 | // 0b10001: XOP map select - 09h instructions with no imm byte |
| 850 | unsigned char VEX_5M = 0x1; |
| 851 | |
| 852 | // VEX_4V (VEX vvvv field): a register specifier |
| 853 | // (in 1's complement form) or 1111 if unused. |
| 854 | unsigned char VEX_4V = 0xf; |
| 855 | |
| 856 | // VEX_L (Vector Length): |
| 857 | // |
| 858 | // 0: scalar or 128-bit vector |
| 859 | // 1: 256-bit vector |
| 860 | // |
| 861 | unsigned char VEX_L = 0; |
| 862 | |
| 863 | // VEX_PP: opcode extension providing equivalent |
| 864 | // functionality of a SIMD prefix |
| 865 | // |
| 866 | // 0b00: None |
| 867 | // 0b01: 66 |
| 868 | // 0b10: F3 |
| 869 | // 0b11: F2 |
| 870 | // |
| 871 | unsigned char VEX_PP = 0; |
| 872 | |
| 873 | // Encode the operand size opcode prefix as needed. |
| 874 | if (TSFlags & X86II::OpSize) |
| 875 | VEX_PP = 0x01; |
| 876 | |
| 877 | if ((TSFlags >> X86II::VEXShift) & X86II::VEX_W) |
| 878 | VEX_W = 1; |
| 879 | |
| 880 | if ((TSFlags >> X86II::VEXShift) & X86II::XOP) |
| 881 | XOP = 1; |
| 882 | |
| 883 | if ((TSFlags >> X86II::VEXShift) & X86II::VEX_L) |
| 884 | VEX_L = 1; |
| 885 | |
| 886 | switch (TSFlags & X86II::Op0Mask) { |
| 887 | default: llvm_unreachable("Invalid prefix!"); |
| 888 | case X86II::T8: // 0F 38 |
| 889 | VEX_5M = 0x2; |
| 890 | break; |
| 891 | case X86II::TA: // 0F 3A |
| 892 | VEX_5M = 0x3; |
| 893 | break; |
| 894 | case X86II::T8XS: // F3 0F 38 |
| 895 | VEX_PP = 0x2; |
| 896 | VEX_5M = 0x2; |
| 897 | break; |
| 898 | case X86II::T8XD: // F2 0F 38 |
| 899 | VEX_PP = 0x3; |
| 900 | VEX_5M = 0x2; |
| 901 | break; |
| 902 | case X86II::TAXD: // F2 0F 3A |
| 903 | VEX_PP = 0x3; |
| 904 | VEX_5M = 0x3; |
| 905 | break; |
| 906 | case X86II::XS: // F3 0F |
| 907 | VEX_PP = 0x2; |
| 908 | break; |
| 909 | case X86II::XD: // F2 0F |
| 910 | VEX_PP = 0x3; |
| 911 | break; |
| 912 | case X86II::XOP8: |
| 913 | VEX_5M = 0x8; |
| 914 | break; |
| 915 | case X86II::XOP9: |
| 916 | VEX_5M = 0x9; |
| 917 | break; |
| 918 | case X86II::A6: // Bypass: Not used by VEX |
| 919 | case X86II::A7: // Bypass: Not used by VEX |
| 920 | case X86II::TB: // Bypass: Not used by VEX |
| 921 | case 0: |
| 922 | break; // No prefix! |
| 923 | } |
| 924 | |
| 925 | |
| 926 | // Set the vector length to 256-bit if YMM0-YMM15 is used |
| 927 | for (unsigned i = 0; i != MI.getNumOperands(); ++i) { |
| 928 | if (!MI.getOperand(i).isReg()) |
| 929 | continue; |
Craig Topper | f654554 | 2012-07-20 07:03:46 +0000 | [diff] [blame] | 930 | if (MI.getOperand(i).isImplicit()) |
| 931 | continue; |
Pete Cooper | 6942f70 | 2012-04-30 03:56:44 +0000 | [diff] [blame] | 932 | unsigned SrcReg = MI.getOperand(i).getReg(); |
| 933 | if (SrcReg >= X86::YMM0 && SrcReg <= X86::YMM15) |
| 934 | VEX_L = 1; |
| 935 | } |
| 936 | |
| 937 | // Classify VEX_B, VEX_4V, VEX_R, VEX_X |
Elena Demikhovsky | 177cf1e | 2012-05-31 09:20:20 +0000 | [diff] [blame] | 938 | unsigned NumOps = Desc->getNumOperands(); |
Pete Cooper | 6942f70 | 2012-04-30 03:56:44 +0000 | [diff] [blame] | 939 | unsigned CurOp = 0; |
Craig Topper | 5aba78b | 2012-07-12 06:52:41 +0000 | [diff] [blame] | 940 | if (NumOps > 1 && Desc->getOperandConstraint(1, MCOI::TIED_TO) == 0) |
Elena Demikhovsky | 177cf1e | 2012-05-31 09:20:20 +0000 | [diff] [blame] | 941 | ++CurOp; |
Craig Topper | 5aba78b | 2012-07-12 06:52:41 +0000 | [diff] [blame] | 942 | else if (NumOps > 3 && Desc->getOperandConstraint(2, MCOI::TIED_TO) == 0) { |
| 943 | assert(Desc->getOperandConstraint(NumOps - 1, MCOI::TIED_TO) == 1); |
| 944 | // Special case for GATHER with 2 TIED_TO operands |
| 945 | // Skip the first 2 operands: dst, mask_wb |
| 946 | CurOp += 2; |
| 947 | } |
| 948 | |
Pete Cooper | 6942f70 | 2012-04-30 03:56:44 +0000 | [diff] [blame] | 949 | switch (TSFlags & X86II::FormMask) { |
Craig Topper | ff72e74 | 2012-05-01 06:34:01 +0000 | [diff] [blame] | 950 | case X86II::MRMInitReg: |
| 951 | // Duplicate register. |
| 952 | if (X86II::isX86_64ExtendedReg(MI.getOperand(CurOp).getReg())) |
| 953 | VEX_R = 0x0; |
| 954 | |
| 955 | if (HasVEX_4V) |
| 956 | VEX_4V = getVEXRegisterEncoding(MI, CurOp); |
| 957 | if (X86II::isX86_64ExtendedReg(MI.getOperand(CurOp).getReg())) |
| 958 | VEX_B = 0x0; |
| 959 | if (HasVEX_4VOp3) |
| 960 | VEX_4V = getVEXRegisterEncoding(MI, CurOp); |
| 961 | break; |
Pete Cooper | 6942f70 | 2012-04-30 03:56:44 +0000 | [diff] [blame] | 962 | case X86II::MRMDestMem: { |
| 963 | // MRMDestMem instructions forms: |
| 964 | // MemAddr, src1(ModR/M) |
| 965 | // MemAddr, src1(VEX_4V), src2(ModR/M) |
| 966 | // MemAddr, src1(ModR/M), imm8 |
| 967 | // |
| 968 | if (X86II::isX86_64ExtendedReg(MI.getOperand(X86::AddrBaseReg).getReg())) |
| 969 | VEX_B = 0x0; |
| 970 | if (X86II::isX86_64ExtendedReg(MI.getOperand(X86::AddrIndexReg).getReg())) |
| 971 | VEX_X = 0x0; |
| 972 | |
| 973 | CurOp = X86::AddrNumOperands; |
| 974 | if (HasVEX_4V) |
| 975 | VEX_4V = getVEXRegisterEncoding(MI, CurOp++); |
| 976 | |
| 977 | const MachineOperand &MO = MI.getOperand(CurOp); |
| 978 | if (MO.isReg() && X86II::isX86_64ExtendedReg(MO.getReg())) |
| 979 | VEX_R = 0x0; |
| 980 | break; |
| 981 | } |
| 982 | case X86II::MRMSrcMem: |
| 983 | // MRMSrcMem instructions forms: |
| 984 | // src1(ModR/M), MemAddr |
| 985 | // src1(ModR/M), src2(VEX_4V), MemAddr |
| 986 | // src1(ModR/M), MemAddr, imm8 |
| 987 | // src1(ModR/M), MemAddr, src2(VEX_I8IMM) |
| 988 | // |
| 989 | // FMA4: |
| 990 | // dst(ModR/M.reg), src1(VEX_4V), src2(ModR/M), src3(VEX_I8IMM) |
| 991 | // dst(ModR/M.reg), src1(VEX_4V), src2(VEX_I8IMM), src3(ModR/M), |
| 992 | if (X86II::isX86_64ExtendedReg(MI.getOperand(0).getReg())) |
| 993 | VEX_R = 0x0; |
| 994 | |
| 995 | if (HasVEX_4V) |
| 996 | VEX_4V = getVEXRegisterEncoding(MI, 1); |
| 997 | |
| 998 | if (X86II::isX86_64ExtendedReg( |
| 999 | MI.getOperand(MemOperand+X86::AddrBaseReg).getReg())) |
| 1000 | VEX_B = 0x0; |
| 1001 | if (X86II::isX86_64ExtendedReg( |
| 1002 | MI.getOperand(MemOperand+X86::AddrIndexReg).getReg())) |
| 1003 | VEX_X = 0x0; |
| 1004 | |
| 1005 | if (HasVEX_4VOp3) |
| 1006 | VEX_4V = getVEXRegisterEncoding(MI, X86::AddrNumOperands+1); |
| 1007 | break; |
| 1008 | case X86II::MRM0m: case X86II::MRM1m: |
| 1009 | case X86II::MRM2m: case X86II::MRM3m: |
| 1010 | case X86II::MRM4m: case X86II::MRM5m: |
| 1011 | case X86II::MRM6m: case X86II::MRM7m: { |
| 1012 | // MRM[0-9]m instructions forms: |
| 1013 | // MemAddr |
| 1014 | // src1(VEX_4V), MemAddr |
| 1015 | if (HasVEX_4V) |
| 1016 | VEX_4V = getVEXRegisterEncoding(MI, 0); |
| 1017 | |
| 1018 | if (X86II::isX86_64ExtendedReg( |
| 1019 | MI.getOperand(MemOperand+X86::AddrBaseReg).getReg())) |
| 1020 | VEX_B = 0x0; |
| 1021 | if (X86II::isX86_64ExtendedReg( |
| 1022 | MI.getOperand(MemOperand+X86::AddrIndexReg).getReg())) |
| 1023 | VEX_X = 0x0; |
| 1024 | break; |
| 1025 | } |
| 1026 | case X86II::MRMSrcReg: |
| 1027 | // MRMSrcReg instructions forms: |
| 1028 | // dst(ModR/M), src1(VEX_4V), src2(ModR/M), src3(VEX_I8IMM) |
| 1029 | // dst(ModR/M), src1(ModR/M) |
| 1030 | // dst(ModR/M), src1(ModR/M), imm8 |
| 1031 | // |
| 1032 | if (X86II::isX86_64ExtendedReg(MI.getOperand(CurOp).getReg())) |
| 1033 | VEX_R = 0x0; |
| 1034 | CurOp++; |
| 1035 | |
| 1036 | if (HasVEX_4V) |
| 1037 | VEX_4V = getVEXRegisterEncoding(MI, CurOp++); |
| 1038 | if (X86II::isX86_64ExtendedReg(MI.getOperand(CurOp).getReg())) |
| 1039 | VEX_B = 0x0; |
| 1040 | CurOp++; |
| 1041 | if (HasVEX_4VOp3) |
| 1042 | VEX_4V = getVEXRegisterEncoding(MI, CurOp); |
| 1043 | break; |
| 1044 | case X86II::MRMDestReg: |
| 1045 | // MRMDestReg instructions forms: |
| 1046 | // dst(ModR/M), src(ModR/M) |
| 1047 | // dst(ModR/M), src(ModR/M), imm8 |
| 1048 | if (X86II::isX86_64ExtendedReg(MI.getOperand(0).getReg())) |
| 1049 | VEX_B = 0x0; |
| 1050 | if (X86II::isX86_64ExtendedReg(MI.getOperand(1).getReg())) |
| 1051 | VEX_R = 0x0; |
| 1052 | break; |
| 1053 | case X86II::MRM0r: case X86II::MRM1r: |
| 1054 | case X86II::MRM2r: case X86II::MRM3r: |
| 1055 | case X86II::MRM4r: case X86II::MRM5r: |
| 1056 | case X86II::MRM6r: case X86II::MRM7r: |
| 1057 | // MRM0r-MRM7r instructions forms: |
| 1058 | // dst(VEX_4V), src(ModR/M), imm8 |
| 1059 | VEX_4V = getVEXRegisterEncoding(MI, 0); |
| 1060 | if (X86II::isX86_64ExtendedReg(MI.getOperand(1).getReg())) |
| 1061 | VEX_B = 0x0; |
| 1062 | break; |
| 1063 | default: // RawFrm |
| 1064 | break; |
| 1065 | } |
| 1066 | |
| 1067 | // Emit segment override opcode prefix as needed. |
| 1068 | emitSegmentOverridePrefix(TSFlags, MemOperand, MI); |
| 1069 | |
| 1070 | // VEX opcode prefix can have 2 or 3 bytes |
| 1071 | // |
| 1072 | // 3 bytes: |
| 1073 | // +-----+ +--------------+ +-------------------+ |
| 1074 | // | C4h | | RXB | m-mmmm | | W | vvvv | L | pp | |
| 1075 | // +-----+ +--------------+ +-------------------+ |
| 1076 | // 2 bytes: |
| 1077 | // +-----+ +-------------------+ |
| 1078 | // | C5h | | R | vvvv | L | pp | |
| 1079 | // +-----+ +-------------------+ |
| 1080 | // |
| 1081 | unsigned char LastByte = VEX_PP | (VEX_L << 2) | (VEX_4V << 3); |
| 1082 | |
| 1083 | if (VEX_B && VEX_X && !VEX_W && !XOP && (VEX_5M == 1)) { // 2 byte VEX prefix |
| 1084 | MCE.emitByte(0xC5); |
| 1085 | MCE.emitByte(LastByte | (VEX_R << 7)); |
| 1086 | return; |
| 1087 | } |
| 1088 | |
| 1089 | // 3 byte VEX prefix |
| 1090 | MCE.emitByte(XOP ? 0x8F : 0xC4); |
| 1091 | MCE.emitByte(VEX_R << 7 | VEX_X << 6 | VEX_B << 5 | VEX_5M); |
| 1092 | MCE.emitByte(LastByte | (VEX_W << 7)); |
| 1093 | } |
| 1094 | |
Bruno Cardoso Lopes | 434dd4f | 2009-06-01 19:57:37 +0000 | [diff] [blame] | 1095 | template<class CodeEmitter> |
Chris Lattner | 8dae787 | 2010-10-08 23:54:01 +0000 | [diff] [blame] | 1096 | void Emitter<CodeEmitter>::emitInstruction(MachineInstr &MI, |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 1097 | const MCInstrDesc *Desc) { |
David Greene | c719d5f | 2010-01-05 01:28:53 +0000 | [diff] [blame] | 1098 | DEBUG(dbgs() << MI); |
Pete Cooper | 6942f70 | 2012-04-30 03:56:44 +0000 | [diff] [blame] | 1099 | |
Chris Lattner | 0d9a086 | 2010-10-08 23:59:27 +0000 | [diff] [blame] | 1100 | // If this is a pseudo instruction, lower it. |
| 1101 | switch (Desc->getOpcode()) { |
Eli Friedman | 3f3f6b0 | 2011-10-24 20:24:21 +0000 | [diff] [blame] | 1102 | case X86::ADD16rr_DB: Desc = UpdateOp(MI, II, X86::OR16rr); break; |
| 1103 | case X86::ADD32rr_DB: Desc = UpdateOp(MI, II, X86::OR32rr); break; |
| 1104 | case X86::ADD64rr_DB: Desc = UpdateOp(MI, II, X86::OR64rr); break; |
| 1105 | case X86::ADD16ri_DB: Desc = UpdateOp(MI, II, X86::OR16ri); break; |
| 1106 | case X86::ADD32ri_DB: Desc = UpdateOp(MI, II, X86::OR32ri); break; |
| 1107 | case X86::ADD64ri32_DB: Desc = UpdateOp(MI, II, X86::OR64ri32); break; |
| 1108 | case X86::ADD16ri8_DB: Desc = UpdateOp(MI, II, X86::OR16ri8); break; |
| 1109 | case X86::ADD32ri8_DB: Desc = UpdateOp(MI, II, X86::OR32ri8); break; |
| 1110 | case X86::ADD64ri8_DB: Desc = UpdateOp(MI, II, X86::OR64ri8); break; |
| 1111 | case X86::ACQUIRE_MOV8rm: Desc = UpdateOp(MI, II, X86::MOV8rm); break; |
| 1112 | case X86::ACQUIRE_MOV16rm: Desc = UpdateOp(MI, II, X86::MOV16rm); break; |
| 1113 | case X86::ACQUIRE_MOV32rm: Desc = UpdateOp(MI, II, X86::MOV32rm); break; |
| 1114 | case X86::ACQUIRE_MOV64rm: Desc = UpdateOp(MI, II, X86::MOV64rm); break; |
| 1115 | case X86::RELEASE_MOV8mr: Desc = UpdateOp(MI, II, X86::MOV8mr); break; |
| 1116 | case X86::RELEASE_MOV16mr: Desc = UpdateOp(MI, II, X86::MOV16mr); break; |
| 1117 | case X86::RELEASE_MOV32mr: Desc = UpdateOp(MI, II, X86::MOV32mr); break; |
| 1118 | case X86::RELEASE_MOV64mr: Desc = UpdateOp(MI, II, X86::MOV64mr); break; |
Chris Lattner | 0d9a086 | 2010-10-08 23:59:27 +0000 | [diff] [blame] | 1119 | } |
Pete Cooper | 6942f70 | 2012-04-30 03:56:44 +0000 | [diff] [blame] | 1120 | |
Evan Cheng | 17ed8fa | 2008-03-14 07:13:42 +0000 | [diff] [blame] | 1121 | |
Devang Patel | af0e272 | 2009-10-06 02:19:11 +0000 | [diff] [blame] | 1122 | MCE.processDebugLoc(MI.getDebugLoc(), true); |
Jeffrey Yasskin | 32360a7 | 2009-07-16 21:07:26 +0000 | [diff] [blame] | 1123 | |
Evan Cheng | 19f2ffc | 2006-12-05 04:01:03 +0000 | [diff] [blame] | 1124 | unsigned Opcode = Desc->Opcode; |
Chris Lattner | 76041ce | 2002-12-02 21:44:34 +0000 | [diff] [blame] | 1125 | |
Chris Lattner | 0e42d81 | 2006-09-05 02:52:35 +0000 | [diff] [blame] | 1126 | // If this is a two-address instruction, skip one of the register operands. |
Chris Lattner | 349c495 | 2008-01-07 03:13:06 +0000 | [diff] [blame] | 1127 | unsigned NumOps = Desc->getNumOperands(); |
Chris Lattner | 0e42d81 | 2006-09-05 02:52:35 +0000 | [diff] [blame] | 1128 | unsigned CurOp = 0; |
Craig Topper | 5aba78b | 2012-07-12 06:52:41 +0000 | [diff] [blame] | 1129 | if (NumOps > 1 && Desc->getOperandConstraint(1, MCOI::TIED_TO) == 0) |
Evan Cheng | 7e03280 | 2008-04-18 20:55:36 +0000 | [diff] [blame] | 1130 | ++CurOp; |
Craig Topper | 5aba78b | 2012-07-12 06:52:41 +0000 | [diff] [blame] | 1131 | else if (NumOps > 3 && Desc->getOperandConstraint(2, MCOI::TIED_TO) == 0) { |
| 1132 | assert(Desc->getOperandConstraint(NumOps - 1, MCOI::TIED_TO) == 1); |
| 1133 | // Special case for GATHER with 2 TIED_TO operands |
| 1134 | // Skip the first 2 operands: dst, mask_wb |
| 1135 | CurOp += 2; |
| 1136 | } |
Evan Cheng | fd00deb | 2006-12-05 07:29:55 +0000 | [diff] [blame] | 1137 | |
Pete Cooper | 6942f70 | 2012-04-30 03:56:44 +0000 | [diff] [blame] | 1138 | uint64_t TSFlags = Desc->TSFlags; |
| 1139 | |
| 1140 | // Is this instruction encoded using the AVX VEX prefix? |
| 1141 | bool HasVEXPrefix = (TSFlags >> X86II::VEXShift) & X86II::VEX; |
| 1142 | // It uses the VEX.VVVV field? |
| 1143 | bool HasVEX_4V = (TSFlags >> X86II::VEXShift) & X86II::VEX_4V; |
| 1144 | bool HasVEX_4VOp3 = (TSFlags >> X86II::VEXShift) & X86II::VEX_4VOp3; |
| 1145 | bool HasMemOp4 = (TSFlags >> X86II::VEXShift) & X86II::MemOp4; |
Craig Topper | 769237b | 2012-05-19 08:28:17 +0000 | [diff] [blame] | 1146 | const unsigned MemOp4_I8IMMOperand = 2; |
Pete Cooper | 6942f70 | 2012-04-30 03:56:44 +0000 | [diff] [blame] | 1147 | |
| 1148 | // Determine where the memory operand starts, if present. |
| 1149 | int MemoryOperand = X86II::getMemoryOperandNo(TSFlags, Opcode); |
| 1150 | if (MemoryOperand != -1) MemoryOperand += CurOp; |
| 1151 | |
| 1152 | if (!HasVEXPrefix) |
| 1153 | emitOpcodePrefix(TSFlags, MemoryOperand, MI, Desc); |
| 1154 | else |
| 1155 | emitVEXOpcodePrefix(TSFlags, MemoryOperand, MI, Desc); |
| 1156 | |
Chris Lattner | 74a2151 | 2010-02-05 19:24:13 +0000 | [diff] [blame] | 1157 | unsigned char BaseOpcode = X86II::getBaseOpcodeFor(Desc->TSFlags); |
Pete Cooper | 6942f70 | 2012-04-30 03:56:44 +0000 | [diff] [blame] | 1158 | switch (TSFlags & X86II::FormMask) { |
Chris Lattner | d8638ba | 2009-08-16 02:36:40 +0000 | [diff] [blame] | 1159 | default: |
| 1160 | llvm_unreachable("Unknown FormMask value in X86 MachineCodeEmitter!"); |
Chris Lattner | 5ada8df | 2002-12-25 05:09:21 +0000 | [diff] [blame] | 1161 | case X86II::Pseudo: |
Evan Cheng | 0475ab5 | 2008-01-05 00:41:47 +0000 | [diff] [blame] | 1162 | // Remember the current PC offset, this is the PIC relocation |
| 1163 | // base address. |
Chris Lattner | dabbc98 | 2006-01-28 18:19:37 +0000 | [diff] [blame] | 1164 | switch (Opcode) { |
Jakub Staszak | bf14860 | 2012-05-01 23:04:38 +0000 | [diff] [blame] | 1165 | default: |
Gabor Greif | 11bc165 | 2010-08-23 20:30:51 +0000 | [diff] [blame] | 1166 | llvm_unreachable("pseudo instructions should be removed before code" |
Chris Lattner | d8638ba | 2009-08-16 02:36:40 +0000 | [diff] [blame] | 1167 | " emission"); |
Eric Christopher | 505656c | 2010-08-05 20:04:36 +0000 | [diff] [blame] | 1168 | // Do nothing for Int_MemBarrier - it's just a comment. Add a debug |
| 1169 | // to make it slightly easier to see. |
| 1170 | case X86::Int_MemBarrier: |
| 1171 | DEBUG(dbgs() << "#MEMBARRIER\n"); |
| 1172 | break; |
Jakub Staszak | bf14860 | 2012-05-01 23:04:38 +0000 | [diff] [blame] | 1173 | |
Chris Lattner | 518bb53 | 2010-02-09 19:54:29 +0000 | [diff] [blame] | 1174 | case TargetOpcode::INLINEASM: |
Evan Cheng | eda60a8 | 2008-11-19 23:21:11 +0000 | [diff] [blame] | 1175 | // We allow inline assembler nodes with empty bodies - they can |
| 1176 | // implicitly define registers, which is ok for JIT. |
Chris Lattner | f5e1613 | 2009-10-12 04:22:44 +0000 | [diff] [blame] | 1177 | if (MI.getOperand(0).getSymbolName()[0]) |
Chris Lattner | 75361b6 | 2010-04-07 22:58:41 +0000 | [diff] [blame] | 1178 | report_fatal_error("JIT does not support inline asm!"); |
Evan Cheng | b7664c6 | 2008-03-05 02:34:36 +0000 | [diff] [blame] | 1179 | break; |
Bill Wendling | 7431bea | 2010-07-16 22:20:36 +0000 | [diff] [blame] | 1180 | case TargetOpcode::PROLOG_LABEL: |
Chris Lattner | aba9bcb | 2010-03-14 07:27:07 +0000 | [diff] [blame] | 1181 | case TargetOpcode::GC_LABEL: |
Chris Lattner | 7561d48 | 2010-03-14 02:33:54 +0000 | [diff] [blame] | 1182 | case TargetOpcode::EH_LABEL: |
| 1183 | MCE.emitLabel(MI.getOperand(0).getMCSymbol()); |
| 1184 | break; |
Jakub Staszak | bf14860 | 2012-05-01 23:04:38 +0000 | [diff] [blame] | 1185 | |
Chris Lattner | 518bb53 | 2010-02-09 19:54:29 +0000 | [diff] [blame] | 1186 | case TargetOpcode::IMPLICIT_DEF: |
| 1187 | case TargetOpcode::KILL: |
Chris Lattner | dabbc98 | 2006-01-28 18:19:37 +0000 | [diff] [blame] | 1188 | break; |
Evan Cheng | 2a3e08b | 2008-01-05 02:26:58 +0000 | [diff] [blame] | 1189 | case X86::MOVPC32r: { |
Evan Cheng | 0475ab5 | 2008-01-05 00:41:47 +0000 | [diff] [blame] | 1190 | // This emits the "call" portion of this pseudo instruction. |
| 1191 | MCE.emitByte(BaseOpcode); |
Chris Lattner | 74a2151 | 2010-02-05 19:24:13 +0000 | [diff] [blame] | 1192 | emitConstant(0, X86II::getSizeOfImm(Desc->TSFlags)); |
Evan Cheng | 2a3e08b | 2008-01-05 02:26:58 +0000 | [diff] [blame] | 1193 | // Remember PIC base. |
Evan Cheng | 5788d1a | 2008-12-10 02:32:19 +0000 | [diff] [blame] | 1194 | PICBaseOffset = (intptr_t) MCE.getCurrentPCOffset(); |
Dan Gohman | c9f5f3f | 2008-05-14 01:58:56 +0000 | [diff] [blame] | 1195 | X86JITInfo *JTI = TM.getJITInfo(); |
Evan Cheng | 2a3e08b | 2008-01-05 02:26:58 +0000 | [diff] [blame] | 1196 | JTI->setPICBase(MCE.getCurrentPCValue()); |
Evan Cheng | 0475ab5 | 2008-01-05 00:41:47 +0000 | [diff] [blame] | 1197 | break; |
| 1198 | } |
Evan Cheng | 2a3e08b | 2008-01-05 02:26:58 +0000 | [diff] [blame] | 1199 | } |
Evan Cheng | 171d09e | 2006-11-10 01:28:43 +0000 | [diff] [blame] | 1200 | CurOp = NumOps; |
Chris Lattner | 5ada8df | 2002-12-25 05:09:21 +0000 | [diff] [blame] | 1201 | break; |
Chris Lattner | f5af556 | 2009-08-16 02:45:18 +0000 | [diff] [blame] | 1202 | case X86II::RawFrm: { |
Chris Lattner | ea1ddab | 2002-12-03 06:34:06 +0000 | [diff] [blame] | 1203 | MCE.emitByte(BaseOpcode); |
Evan Cheng | 0475ab5 | 2008-01-05 00:41:47 +0000 | [diff] [blame] | 1204 | |
Chris Lattner | f5af556 | 2009-08-16 02:45:18 +0000 | [diff] [blame] | 1205 | if (CurOp == NumOps) |
| 1206 | break; |
Jakub Staszak | bf14860 | 2012-05-01 23:04:38 +0000 | [diff] [blame] | 1207 | |
Chris Lattner | f5af556 | 2009-08-16 02:45:18 +0000 | [diff] [blame] | 1208 | const MachineOperand &MO = MI.getOperand(CurOp++); |
Bill Wendling | 3b32a23 | 2008-08-21 08:38:54 +0000 | [diff] [blame] | 1209 | |
David Greene | c719d5f | 2010-01-05 01:28:53 +0000 | [diff] [blame] | 1210 | DEBUG(dbgs() << "RawFrm CurOp " << CurOp << "\n"); |
| 1211 | DEBUG(dbgs() << "isMBB " << MO.isMBB() << "\n"); |
| 1212 | DEBUG(dbgs() << "isGlobal " << MO.isGlobal() << "\n"); |
| 1213 | DEBUG(dbgs() << "isSymbol " << MO.isSymbol() << "\n"); |
| 1214 | DEBUG(dbgs() << "isImm " << MO.isImm() << "\n"); |
Bill Wendling | 3b32a23 | 2008-08-21 08:38:54 +0000 | [diff] [blame] | 1215 | |
Chris Lattner | f5af556 | 2009-08-16 02:45:18 +0000 | [diff] [blame] | 1216 | if (MO.isMBB()) { |
| 1217 | emitPCRelativeBlockAddress(MO.getMBB()); |
| 1218 | break; |
Chris Lattner | ea1ddab | 2002-12-03 06:34:06 +0000 | [diff] [blame] | 1219 | } |
Jakub Staszak | bf14860 | 2012-05-01 23:04:38 +0000 | [diff] [blame] | 1220 | |
Chris Lattner | f5af556 | 2009-08-16 02:45:18 +0000 | [diff] [blame] | 1221 | if (MO.isGlobal()) { |
Chris Lattner | f5af556 | 2009-08-16 02:45:18 +0000 | [diff] [blame] | 1222 | emitGlobalAddress(MO.getGlobal(), X86::reloc_pcrel_word, |
Jeffrey Yasskin | d1ba06b | 2009-11-16 22:41:33 +0000 | [diff] [blame] | 1223 | MO.getOffset(), 0); |
Chris Lattner | f5af556 | 2009-08-16 02:45:18 +0000 | [diff] [blame] | 1224 | break; |
| 1225 | } |
Jakub Staszak | bf14860 | 2012-05-01 23:04:38 +0000 | [diff] [blame] | 1226 | |
Chris Lattner | f5af556 | 2009-08-16 02:45:18 +0000 | [diff] [blame] | 1227 | if (MO.isSymbol()) { |
| 1228 | emitExternalSymbolAddress(MO.getSymbolName(), X86::reloc_pcrel_word); |
| 1229 | break; |
| 1230 | } |
Daniel Dunbar | 869fe12 | 2010-02-09 23:00:03 +0000 | [diff] [blame] | 1231 | |
| 1232 | // FIXME: Only used by hackish MCCodeEmitter, remove when dead. |
| 1233 | if (MO.isJTI()) { |
| 1234 | emitJumpTableAddress(MO.getIndex(), X86::reloc_pcrel_word); |
| 1235 | break; |
| 1236 | } |
Jakub Staszak | bf14860 | 2012-05-01 23:04:38 +0000 | [diff] [blame] | 1237 | |
Chris Lattner | f5af556 | 2009-08-16 02:45:18 +0000 | [diff] [blame] | 1238 | assert(MO.isImm() && "Unknown RawFrm operand!"); |
Jakob Stoklund Olesen | 527a08b | 2012-02-16 17:56:02 +0000 | [diff] [blame] | 1239 | if (Opcode == X86::CALLpcrel32 || Opcode == X86::CALL64pcrel32) { |
Chris Lattner | f5af556 | 2009-08-16 02:45:18 +0000 | [diff] [blame] | 1240 | // Fix up immediate operand for pc relative calls. |
| 1241 | intptr_t Imm = (intptr_t)MO.getImm(); |
| 1242 | Imm = Imm - MCE.getCurrentPCValue() - 4; |
Chris Lattner | 74a2151 | 2010-02-05 19:24:13 +0000 | [diff] [blame] | 1243 | emitConstant(Imm, X86II::getSizeOfImm(Desc->TSFlags)); |
Chris Lattner | f5af556 | 2009-08-16 02:45:18 +0000 | [diff] [blame] | 1244 | } else |
Chris Lattner | 74a2151 | 2010-02-05 19:24:13 +0000 | [diff] [blame] | 1245 | emitConstant(MO.getImm(), X86II::getSizeOfImm(Desc->TSFlags)); |
Chris Lattner | ea1ddab | 2002-12-03 06:34:06 +0000 | [diff] [blame] | 1246 | break; |
Chris Lattner | f5af556 | 2009-08-16 02:45:18 +0000 | [diff] [blame] | 1247 | } |
Jakub Staszak | bf14860 | 2012-05-01 23:04:38 +0000 | [diff] [blame] | 1248 | |
Chris Lattner | d8638ba | 2009-08-16 02:36:40 +0000 | [diff] [blame] | 1249 | case X86II::AddRegFrm: { |
Evan Cheng | 0e6a052 | 2011-07-18 20:57:22 +0000 | [diff] [blame] | 1250 | MCE.emitByte(BaseOpcode + |
| 1251 | X86_MC::getX86RegNum(MI.getOperand(CurOp++).getReg())); |
Jakub Staszak | bf14860 | 2012-05-01 23:04:38 +0000 | [diff] [blame] | 1252 | |
Chris Lattner | d8638ba | 2009-08-16 02:36:40 +0000 | [diff] [blame] | 1253 | if (CurOp == NumOps) |
| 1254 | break; |
Jakub Staszak | bf14860 | 2012-05-01 23:04:38 +0000 | [diff] [blame] | 1255 | |
Chris Lattner | d8638ba | 2009-08-16 02:36:40 +0000 | [diff] [blame] | 1256 | const MachineOperand &MO1 = MI.getOperand(CurOp++); |
Chris Lattner | 74a2151 | 2010-02-05 19:24:13 +0000 | [diff] [blame] | 1257 | unsigned Size = X86II::getSizeOfImm(Desc->TSFlags); |
Chris Lattner | d8638ba | 2009-08-16 02:36:40 +0000 | [diff] [blame] | 1258 | if (MO1.isImm()) { |
| 1259 | emitConstant(MO1.getImm(), Size); |
| 1260 | break; |
Chris Lattner | e831b6b | 2003-01-13 00:33:59 +0000 | [diff] [blame] | 1261 | } |
Jakub Staszak | bf14860 | 2012-05-01 23:04:38 +0000 | [diff] [blame] | 1262 | |
Chris Lattner | d8638ba | 2009-08-16 02:36:40 +0000 | [diff] [blame] | 1263 | unsigned rt = Is64BitMode ? X86::reloc_pcrel_word |
| 1264 | : (IsPIC ? X86::reloc_picrel_word : X86::reloc_absolute_word); |
| 1265 | if (Opcode == X86::MOV64ri64i32) |
| 1266 | rt = X86::reloc_absolute_word; // FIXME: add X86II flag? |
| 1267 | // This should not occur on Darwin for relocatable objects. |
| 1268 | if (Opcode == X86::MOV64ri) |
| 1269 | rt = X86::reloc_absolute_dword; // FIXME: add X86II flag? |
| 1270 | if (MO1.isGlobal()) { |
Chris Lattner | d8638ba | 2009-08-16 02:36:40 +0000 | [diff] [blame] | 1271 | bool Indirect = gvNeedsNonLazyPtr(MO1, TM); |
| 1272 | emitGlobalAddress(MO1.getGlobal(), rt, MO1.getOffset(), 0, |
Jeffrey Yasskin | d1ba06b | 2009-11-16 22:41:33 +0000 | [diff] [blame] | 1273 | Indirect); |
Chris Lattner | d8638ba | 2009-08-16 02:36:40 +0000 | [diff] [blame] | 1274 | } else if (MO1.isSymbol()) |
| 1275 | emitExternalSymbolAddress(MO1.getSymbolName(), rt); |
| 1276 | else if (MO1.isCPI()) |
| 1277 | emitConstPoolAddress(MO1.getIndex(), rt); |
| 1278 | else if (MO1.isJTI()) |
| 1279 | emitJumpTableAddress(MO1.getIndex(), rt); |
Chris Lattner | e831b6b | 2003-01-13 00:33:59 +0000 | [diff] [blame] | 1280 | break; |
Chris Lattner | d8638ba | 2009-08-16 02:36:40 +0000 | [diff] [blame] | 1281 | } |
Chris Lattner | e831b6b | 2003-01-13 00:33:59 +0000 | [diff] [blame] | 1282 | |
| 1283 | case X86II::MRMDestReg: { |
Chris Lattner | ea1ddab | 2002-12-03 06:34:06 +0000 | [diff] [blame] | 1284 | MCE.emitByte(BaseOpcode); |
Chris Lattner | 0e42d81 | 2006-09-05 02:52:35 +0000 | [diff] [blame] | 1285 | emitRegModRMByte(MI.getOperand(CurOp).getReg(), |
Evan Cheng | 0e6a052 | 2011-07-18 20:57:22 +0000 | [diff] [blame] | 1286 | X86_MC::getX86RegNum(MI.getOperand(CurOp+1).getReg())); |
Chris Lattner | 0e42d81 | 2006-09-05 02:52:35 +0000 | [diff] [blame] | 1287 | CurOp += 2; |
Chris Lattner | 9dedbcc | 2003-05-06 21:31:47 +0000 | [diff] [blame] | 1288 | break; |
Chris Lattner | e831b6b | 2003-01-13 00:33:59 +0000 | [diff] [blame] | 1289 | } |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1290 | case X86II::MRMDestMem: { |
Chris Lattner | ea1ddab | 2002-12-03 06:34:06 +0000 | [diff] [blame] | 1291 | MCE.emitByte(BaseOpcode); |
Pete Cooper | 6942f70 | 2012-04-30 03:56:44 +0000 | [diff] [blame] | 1292 | |
| 1293 | unsigned SrcRegNum = CurOp + X86::AddrNumOperands; |
| 1294 | if (HasVEX_4V) // Skip 1st src (which is encoded in VEX_VVVV) |
| 1295 | SrcRegNum++; |
Rafael Espindola | b449a68 | 2009-03-28 17:03:24 +0000 | [diff] [blame] | 1296 | emitMemModRMByte(MI, CurOp, |
Pete Cooper | 6942f70 | 2012-04-30 03:56:44 +0000 | [diff] [blame] | 1297 | X86_MC::getX86RegNum(MI.getOperand(SrcRegNum).getReg())); |
| 1298 | CurOp = SrcRegNum + 1; |
Chris Lattner | ea1ddab | 2002-12-03 06:34:06 +0000 | [diff] [blame] | 1299 | break; |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1300 | } |
Chris Lattner | e831b6b | 2003-01-13 00:33:59 +0000 | [diff] [blame] | 1301 | |
Pete Cooper | 6942f70 | 2012-04-30 03:56:44 +0000 | [diff] [blame] | 1302 | case X86II::MRMSrcReg: { |
Chris Lattner | ea1ddab | 2002-12-03 06:34:06 +0000 | [diff] [blame] | 1303 | MCE.emitByte(BaseOpcode); |
Pete Cooper | 6942f70 | 2012-04-30 03:56:44 +0000 | [diff] [blame] | 1304 | |
| 1305 | unsigned SrcRegNum = CurOp+1; |
| 1306 | if (HasVEX_4V) // Skip 1st src (which is encoded in VEX_VVVV) |
Craig Topper | 5084c6b | 2012-05-19 19:14:18 +0000 | [diff] [blame] | 1307 | ++SrcRegNum; |
Pete Cooper | 6942f70 | 2012-04-30 03:56:44 +0000 | [diff] [blame] | 1308 | |
Craig Topper | 5084c6b | 2012-05-19 19:14:18 +0000 | [diff] [blame] | 1309 | if (HasMemOp4) // Skip 2nd src (which is encoded in I8IMM) |
| 1310 | ++SrcRegNum; |
Pete Cooper | 6942f70 | 2012-04-30 03:56:44 +0000 | [diff] [blame] | 1311 | |
| 1312 | emitRegModRMByte(MI.getOperand(SrcRegNum).getReg(), |
Evan Cheng | 0e6a052 | 2011-07-18 20:57:22 +0000 | [diff] [blame] | 1313 | X86_MC::getX86RegNum(MI.getOperand(CurOp).getReg())); |
Craig Topper | 5084c6b | 2012-05-19 19:14:18 +0000 | [diff] [blame] | 1314 | // 2 operands skipped with HasMemOp4, compensate accordingly |
Pete Cooper | 6942f70 | 2012-04-30 03:56:44 +0000 | [diff] [blame] | 1315 | CurOp = HasMemOp4 ? SrcRegNum : SrcRegNum + 1; |
| 1316 | if (HasVEX_4VOp3) |
| 1317 | ++CurOp; |
Chris Lattner | ea1ddab | 2002-12-03 06:34:06 +0000 | [diff] [blame] | 1318 | break; |
Pete Cooper | 6942f70 | 2012-04-30 03:56:44 +0000 | [diff] [blame] | 1319 | } |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1320 | case X86II::MRMSrcMem: { |
Chris Lattner | 599b531 | 2010-07-08 23:46:44 +0000 | [diff] [blame] | 1321 | int AddrOperands = X86::AddrNumOperands; |
Pete Cooper | 6942f70 | 2012-04-30 03:56:44 +0000 | [diff] [blame] | 1322 | unsigned FirstMemOp = CurOp+1; |
| 1323 | if (HasVEX_4V) { |
| 1324 | ++AddrOperands; |
| 1325 | ++FirstMemOp; // Skip the register source (which is encoded in VEX_VVVV). |
| 1326 | } |
Craig Topper | 5084c6b | 2012-05-19 19:14:18 +0000 | [diff] [blame] | 1327 | if (HasMemOp4) // Skip second register source (encoded in I8IMM) |
Pete Cooper | 6942f70 | 2012-04-30 03:56:44 +0000 | [diff] [blame] | 1328 | ++FirstMemOp; |
| 1329 | |
| 1330 | MCE.emitByte(BaseOpcode); |
Rafael Espindola | 094fad3 | 2009-04-08 21:14:34 +0000 | [diff] [blame] | 1331 | |
| 1332 | intptr_t PCAdj = (CurOp + AddrOperands + 1 != NumOps) ? |
Chris Lattner | 74a2151 | 2010-02-05 19:24:13 +0000 | [diff] [blame] | 1333 | X86II::getSizeOfImm(Desc->TSFlags) : 0; |
Pete Cooper | 6942f70 | 2012-04-30 03:56:44 +0000 | [diff] [blame] | 1334 | emitMemModRMByte(MI, FirstMemOp, |
Evan Cheng | 0e6a052 | 2011-07-18 20:57:22 +0000 | [diff] [blame] | 1335 | X86_MC::getX86RegNum(MI.getOperand(CurOp).getReg()),PCAdj); |
Rafael Espindola | 094fad3 | 2009-04-08 21:14:34 +0000 | [diff] [blame] | 1336 | CurOp += AddrOperands + 1; |
Pete Cooper | 6942f70 | 2012-04-30 03:56:44 +0000 | [diff] [blame] | 1337 | if (HasVEX_4VOp3) |
| 1338 | ++CurOp; |
Chris Lattner | ea1ddab | 2002-12-03 06:34:06 +0000 | [diff] [blame] | 1339 | break; |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1340 | } |
Chris Lattner | ea1ddab | 2002-12-03 06:34:06 +0000 | [diff] [blame] | 1341 | |
Alkis Evlogimenos | 169584e | 2004-02-27 18:55:12 +0000 | [diff] [blame] | 1342 | case X86II::MRM0r: case X86II::MRM1r: |
| 1343 | case X86II::MRM2r: case X86II::MRM3r: |
| 1344 | case X86II::MRM4r: case X86II::MRM5r: |
Evan Cheng | 4b299d4 | 2008-10-17 17:14:20 +0000 | [diff] [blame] | 1345 | case X86II::MRM6r: case X86II::MRM7r: { |
Pete Cooper | 6942f70 | 2012-04-30 03:56:44 +0000 | [diff] [blame] | 1346 | if (HasVEX_4V) // Skip the register dst (which is encoded in VEX_VVVV). |
Craig Topper | 5084c6b | 2012-05-19 19:14:18 +0000 | [diff] [blame] | 1347 | ++CurOp; |
Chris Lattner | ea1ddab | 2002-12-03 06:34:06 +0000 | [diff] [blame] | 1348 | MCE.emitByte(BaseOpcode); |
Chris Lattner | eaca5fa | 2010-02-12 23:54:57 +0000 | [diff] [blame] | 1349 | emitRegModRMByte(MI.getOperand(CurOp++).getReg(), |
| 1350 | (Desc->TSFlags & X86II::FormMask)-X86II::MRM0r); |
Chris Lattner | ea1ddab | 2002-12-03 06:34:06 +0000 | [diff] [blame] | 1351 | |
Chris Lattner | d8638ba | 2009-08-16 02:36:40 +0000 | [diff] [blame] | 1352 | if (CurOp == NumOps) |
| 1353 | break; |
Jakub Staszak | bf14860 | 2012-05-01 23:04:38 +0000 | [diff] [blame] | 1354 | |
Chris Lattner | d8638ba | 2009-08-16 02:36:40 +0000 | [diff] [blame] | 1355 | const MachineOperand &MO1 = MI.getOperand(CurOp++); |
Chris Lattner | 74a2151 | 2010-02-05 19:24:13 +0000 | [diff] [blame] | 1356 | unsigned Size = X86II::getSizeOfImm(Desc->TSFlags); |
Chris Lattner | d8638ba | 2009-08-16 02:36:40 +0000 | [diff] [blame] | 1357 | if (MO1.isImm()) { |
| 1358 | emitConstant(MO1.getImm(), Size); |
| 1359 | break; |
Evan Cheng | 19f2ffc | 2006-12-05 04:01:03 +0000 | [diff] [blame] | 1360 | } |
Jakub Staszak | bf14860 | 2012-05-01 23:04:38 +0000 | [diff] [blame] | 1361 | |
Chris Lattner | d8638ba | 2009-08-16 02:36:40 +0000 | [diff] [blame] | 1362 | unsigned rt = Is64BitMode ? X86::reloc_pcrel_word |
| 1363 | : (IsPIC ? X86::reloc_picrel_word : X86::reloc_absolute_word); |
| 1364 | if (Opcode == X86::MOV64ri32) |
| 1365 | rt = X86::reloc_absolute_word_sext; // FIXME: add X86II flag? |
| 1366 | if (MO1.isGlobal()) { |
Chris Lattner | d8638ba | 2009-08-16 02:36:40 +0000 | [diff] [blame] | 1367 | bool Indirect = gvNeedsNonLazyPtr(MO1, TM); |
| 1368 | emitGlobalAddress(MO1.getGlobal(), rt, MO1.getOffset(), 0, |
Jeffrey Yasskin | d1ba06b | 2009-11-16 22:41:33 +0000 | [diff] [blame] | 1369 | Indirect); |
Chris Lattner | d8638ba | 2009-08-16 02:36:40 +0000 | [diff] [blame] | 1370 | } else if (MO1.isSymbol()) |
| 1371 | emitExternalSymbolAddress(MO1.getSymbolName(), rt); |
| 1372 | else if (MO1.isCPI()) |
| 1373 | emitConstPoolAddress(MO1.getIndex(), rt); |
| 1374 | else if (MO1.isJTI()) |
| 1375 | emitJumpTableAddress(MO1.getIndex(), rt); |
Chris Lattner | ea1ddab | 2002-12-03 06:34:06 +0000 | [diff] [blame] | 1376 | break; |
Evan Cheng | 4b299d4 | 2008-10-17 17:14:20 +0000 | [diff] [blame] | 1377 | } |
Chris Lattner | e831b6b | 2003-01-13 00:33:59 +0000 | [diff] [blame] | 1378 | |
Alkis Evlogimenos | 169584e | 2004-02-27 18:55:12 +0000 | [diff] [blame] | 1379 | case X86II::MRM0m: case X86II::MRM1m: |
| 1380 | case X86II::MRM2m: case X86II::MRM3m: |
| 1381 | case X86II::MRM4m: case X86II::MRM5m: |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1382 | case X86II::MRM6m: case X86II::MRM7m: { |
Pete Cooper | 6942f70 | 2012-04-30 03:56:44 +0000 | [diff] [blame] | 1383 | if (HasVEX_4V) // Skip the register dst (which is encoded in VEX_VVVV). |
Craig Topper | 5084c6b | 2012-05-19 19:14:18 +0000 | [diff] [blame] | 1384 | ++CurOp; |
Chris Lattner | ac0ed5d | 2010-07-08 22:41:28 +0000 | [diff] [blame] | 1385 | intptr_t PCAdj = (CurOp + X86::AddrNumOperands != NumOps) ? |
Jakub Staszak | bf14860 | 2012-05-01 23:04:38 +0000 | [diff] [blame] | 1386 | (MI.getOperand(CurOp+X86::AddrNumOperands).isImm() ? |
Chris Lattner | 74a2151 | 2010-02-05 19:24:13 +0000 | [diff] [blame] | 1387 | X86II::getSizeOfImm(Desc->TSFlags) : 4) : 0; |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1388 | |
Chris Lattner | e831b6b | 2003-01-13 00:33:59 +0000 | [diff] [blame] | 1389 | MCE.emitByte(BaseOpcode); |
Evan Cheng | 19f2ffc | 2006-12-05 04:01:03 +0000 | [diff] [blame] | 1390 | emitMemModRMByte(MI, CurOp, (Desc->TSFlags & X86II::FormMask)-X86II::MRM0m, |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1391 | PCAdj); |
Chris Lattner | ac0ed5d | 2010-07-08 22:41:28 +0000 | [diff] [blame] | 1392 | CurOp += X86::AddrNumOperands; |
Chris Lattner | e831b6b | 2003-01-13 00:33:59 +0000 | [diff] [blame] | 1393 | |
Chris Lattner | d8638ba | 2009-08-16 02:36:40 +0000 | [diff] [blame] | 1394 | if (CurOp == NumOps) |
| 1395 | break; |
Jakub Staszak | bf14860 | 2012-05-01 23:04:38 +0000 | [diff] [blame] | 1396 | |
Chris Lattner | d8638ba | 2009-08-16 02:36:40 +0000 | [diff] [blame] | 1397 | const MachineOperand &MO = MI.getOperand(CurOp++); |
Chris Lattner | 74a2151 | 2010-02-05 19:24:13 +0000 | [diff] [blame] | 1398 | unsigned Size = X86II::getSizeOfImm(Desc->TSFlags); |
Chris Lattner | d8638ba | 2009-08-16 02:36:40 +0000 | [diff] [blame] | 1399 | if (MO.isImm()) { |
| 1400 | emitConstant(MO.getImm(), Size); |
| 1401 | break; |
Chris Lattner | e831b6b | 2003-01-13 00:33:59 +0000 | [diff] [blame] | 1402 | } |
Jakub Staszak | bf14860 | 2012-05-01 23:04:38 +0000 | [diff] [blame] | 1403 | |
Chris Lattner | d8638ba | 2009-08-16 02:36:40 +0000 | [diff] [blame] | 1404 | unsigned rt = Is64BitMode ? X86::reloc_pcrel_word |
| 1405 | : (IsPIC ? X86::reloc_picrel_word : X86::reloc_absolute_word); |
| 1406 | if (Opcode == X86::MOV64mi32) |
| 1407 | rt = X86::reloc_absolute_word_sext; // FIXME: add X86II flag? |
| 1408 | if (MO.isGlobal()) { |
Chris Lattner | d8638ba | 2009-08-16 02:36:40 +0000 | [diff] [blame] | 1409 | bool Indirect = gvNeedsNonLazyPtr(MO, TM); |
| 1410 | emitGlobalAddress(MO.getGlobal(), rt, MO.getOffset(), 0, |
Jeffrey Yasskin | d1ba06b | 2009-11-16 22:41:33 +0000 | [diff] [blame] | 1411 | Indirect); |
Chris Lattner | d8638ba | 2009-08-16 02:36:40 +0000 | [diff] [blame] | 1412 | } else if (MO.isSymbol()) |
| 1413 | emitExternalSymbolAddress(MO.getSymbolName(), rt); |
| 1414 | else if (MO.isCPI()) |
| 1415 | emitConstPoolAddress(MO.getIndex(), rt); |
| 1416 | else if (MO.isJTI()) |
| 1417 | emitJumpTableAddress(MO.getIndex(), rt); |
Chris Lattner | e831b6b | 2003-01-13 00:33:59 +0000 | [diff] [blame] | 1418 | break; |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1419 | } |
Evan Cheng | 3c55c54 | 2006-02-01 06:13:50 +0000 | [diff] [blame] | 1420 | |
| 1421 | case X86II::MRMInitReg: |
| 1422 | MCE.emitByte(BaseOpcode); |
Chris Lattner | 0e42d81 | 2006-09-05 02:52:35 +0000 | [diff] [blame] | 1423 | // Duplicate register, used by things like MOV8r0 (aka xor reg,reg). |
| 1424 | emitRegModRMByte(MI.getOperand(CurOp).getReg(), |
Evan Cheng | 0e6a052 | 2011-07-18 20:57:22 +0000 | [diff] [blame] | 1425 | X86_MC::getX86RegNum(MI.getOperand(CurOp).getReg())); |
Chris Lattner | 0e42d81 | 2006-09-05 02:52:35 +0000 | [diff] [blame] | 1426 | ++CurOp; |
Evan Cheng | 3c55c54 | 2006-02-01 06:13:50 +0000 | [diff] [blame] | 1427 | break; |
Jakub Staszak | bf14860 | 2012-05-01 23:04:38 +0000 | [diff] [blame] | 1428 | |
Chris Lattner | 0d8db8e | 2010-02-12 02:06:33 +0000 | [diff] [blame] | 1429 | case X86II::MRM_C1: |
| 1430 | MCE.emitByte(BaseOpcode); |
| 1431 | MCE.emitByte(0xC1); |
| 1432 | break; |
| 1433 | case X86II::MRM_C8: |
| 1434 | MCE.emitByte(BaseOpcode); |
| 1435 | MCE.emitByte(0xC8); |
| 1436 | break; |
| 1437 | case X86II::MRM_C9: |
| 1438 | MCE.emitByte(BaseOpcode); |
| 1439 | MCE.emitByte(0xC9); |
| 1440 | break; |
| 1441 | case X86II::MRM_E8: |
| 1442 | MCE.emitByte(BaseOpcode); |
| 1443 | MCE.emitByte(0xE8); |
| 1444 | break; |
| 1445 | case X86II::MRM_F0: |
| 1446 | MCE.emitByte(BaseOpcode); |
| 1447 | MCE.emitByte(0xF0); |
| 1448 | break; |
Chris Lattner | 76041ce | 2002-12-02 21:44:34 +0000 | [diff] [blame] | 1449 | } |
Evan Cheng | 3530baf | 2006-09-06 20:24:14 +0000 | [diff] [blame] | 1450 | |
Benjamin Kramer | 77fc4b2 | 2012-05-30 09:13:55 +0000 | [diff] [blame] | 1451 | while (CurOp != NumOps && NumOps - CurOp <= 2) { |
Craig Topper | 769237b | 2012-05-19 08:28:17 +0000 | [diff] [blame] | 1452 | // The last source register of a 4 operand instruction in AVX is encoded |
| 1453 | // in bits[7:4] of a immediate byte. |
| 1454 | if ((TSFlags >> X86II::VEXShift) & X86II::VEX_I8IMM) { |
| 1455 | const MachineOperand &MO = MI.getOperand(HasMemOp4 ? MemOp4_I8IMMOperand |
| 1456 | : CurOp); |
Craig Topper | 5084c6b | 2012-05-19 19:14:18 +0000 | [diff] [blame] | 1457 | ++CurOp; |
| 1458 | unsigned RegNum = X86_MC::getX86RegNum(MO.getReg()) << 4; |
| 1459 | if (X86II::isX86_64ExtendedReg(MO.getReg())) |
| 1460 | RegNum |= 1 << 7; |
Craig Topper | 769237b | 2012-05-19 08:28:17 +0000 | [diff] [blame] | 1461 | // If there is an additional 5th operand it must be an immediate, which |
| 1462 | // is encoded in bits[3:0] |
Craig Topper | 5084c6b | 2012-05-19 19:14:18 +0000 | [diff] [blame] | 1463 | if (CurOp != NumOps) { |
Craig Topper | 769237b | 2012-05-19 08:28:17 +0000 | [diff] [blame] | 1464 | const MachineOperand &MIMM = MI.getOperand(CurOp++); |
Craig Topper | 5084c6b | 2012-05-19 19:14:18 +0000 | [diff] [blame] | 1465 | if (MIMM.isImm()) { |
Craig Topper | 769237b | 2012-05-19 08:28:17 +0000 | [diff] [blame] | 1466 | unsigned Val = MIMM.getImm(); |
| 1467 | assert(Val < 16 && "Immediate operand value out of range"); |
| 1468 | RegNum |= Val; |
| 1469 | } |
| 1470 | } |
| 1471 | emitConstant(RegNum, 1); |
| 1472 | } else { |
| 1473 | emitConstant(MI.getOperand(CurOp++).getImm(), |
| 1474 | X86II::getSizeOfImm(Desc->TSFlags)); |
| 1475 | } |
| 1476 | } |
| 1477 | |
Evan Cheng | 5a96b3d | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 1478 | if (!MI.isVariadic() && CurOp != NumOps) { |
Torok Edwin | dac237e | 2009-07-08 20:53:28 +0000 | [diff] [blame] | 1479 | #ifndef NDEBUG |
David Greene | c719d5f | 2010-01-05 01:28:53 +0000 | [diff] [blame] | 1480 | dbgs() << "Cannot encode all operands of: " << MI << "\n"; |
Torok Edwin | dac237e | 2009-07-08 20:53:28 +0000 | [diff] [blame] | 1481 | #endif |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 1482 | llvm_unreachable(0); |
Evan Cheng | 0b21390 | 2008-03-05 02:08:03 +0000 | [diff] [blame] | 1483 | } |
Devang Patel | af0e272 | 2009-10-06 02:19:11 +0000 | [diff] [blame] | 1484 | |
| 1485 | MCE.processDebugLoc(MI.getDebugLoc(), false); |
Chris Lattner | 76041ce | 2002-12-02 21:44:34 +0000 | [diff] [blame] | 1486 | } |