blob: 3fcb95133d25440b4eed5579fb53c7e87b30546d [file] [log] [blame]
Bob Wilson5bafff32009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// NEON-specific DAG Nodes.
16//===----------------------------------------------------------------------===//
17
18def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
19
20def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
21def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
22def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
23def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
24def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
25def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
26
27// Types for vector shift by immediates. The "SHX" version is for long and
28// narrow operations where the source and destination vectors have different
29// types. The "SHINS" version is for shift and insert operations.
30def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
31 SDTCisVT<2, i32>]>;
32def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
33 SDTCisVT<2, i32>]>;
34def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
35 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
36
37def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
38def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
39def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
40def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
41def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
42def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
43def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
44
45def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
46def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
47def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
48
49def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
50def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
51def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
52def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
53def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
54def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
55
56def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
57def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
58def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
59
60def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
61def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
62
63def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
64 SDTCisVT<2, i32>]>;
65def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
66def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
67
Bob Wilsonc1d287b2009-08-14 05:13:08 +000068def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
69
Bob Wilson0ce37102009-08-14 05:08:32 +000070// VDUPLANE can produce a quad-register result from a double-register source,
71// so the result is not constrained to match the source.
72def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
73 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
74 SDTCisVT<2, i32>]>>;
Bob Wilson5bafff32009-06-22 23:27:02 +000075
Bob Wilsonde95c1b82009-08-19 17:03:43 +000076def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
77 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
78def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
79
Bob Wilsond8e17572009-08-12 22:31:50 +000080def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
81def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
82def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
83def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
84
Anton Korobeynikov62e84f12009-08-21 12:40:50 +000085def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
Bob Wilson9abe19d2010-02-17 00:31:29 +000086 SDTCisSameAs<0, 2>,
87 SDTCisSameAs<0, 3>]>;
Anton Korobeynikov051cfd62009-08-21 12:41:42 +000088def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
89def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
90def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +000091
Bob Wilson9f6c4c12010-02-18 06:05:53 +000092def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>,
93 SDTCisSameAs<0, 2>]>;
94def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>;
95def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>;
96
Bob Wilson5bafff32009-06-22 23:27:02 +000097//===----------------------------------------------------------------------===//
98// NEON operand definitions
99//===----------------------------------------------------------------------===//
100
Bob Wilson54c78ef2009-11-06 23:33:28 +0000101def h8imm : Operand<i8> {
102 let PrintMethod = "printHex8ImmOperand";
103}
104def h16imm : Operand<i16> {
105 let PrintMethod = "printHex16ImmOperand";
106}
107def h32imm : Operand<i32> {
108 let PrintMethod = "printHex32ImmOperand";
109}
110def h64imm : Operand<i64> {
111 let PrintMethod = "printHex64ImmOperand";
112}
113
Bob Wilson5bafff32009-06-22 23:27:02 +0000114//===----------------------------------------------------------------------===//
115// NEON load / store instructions
116//===----------------------------------------------------------------------===//
117
Bob Wilson621f1952010-03-23 05:25:43 +0000118let mayLoad = 1 in {
Bob Wilsondf9a4f02010-03-23 18:54:46 +0000119// Use vldmia to load a Q register as a D register pair.
120// This is equivalent to VLDMD except that it has a Q register operand
121// instead of a pair of D registers.
122def VLDMQ
123 : AXDI5<(outs QPR:$dst), (ins addrmode5:$addr, pred:$p),
124 IndexModeNone, IIC_fpLoadm,
125 "vldm${addr:submode}${p}\t${addr:base}, ${dst:dregpair}", "", []>;
126def VLDMQ_UPD
127 : AXDI5<(outs QPR:$dst, GPR:$wb), (ins addrmode5:$addr, pred:$p),
128 IndexModeUpd, IIC_fpLoadm,
129 "vldm${addr:submode}${p}\t${addr:base}!, ${dst:dregpair}",
130 "$addr.base = $wb", []>;
131
Bob Wilson621f1952010-03-23 05:25:43 +0000132// Use vld1 to load a Q register as a D register pair.
Bob Wilsonc289a022010-03-23 06:26:18 +0000133// This alternative to VLDMQ allows an alignment to be specified.
Bob Wilson621f1952010-03-23 05:25:43 +0000134// This is equivalent to VLD1q64 except that it has a Q register operand.
135def VLD1q
136 : NLdSt<0,0b10,0b1010,0b1100, (outs QPR:$dst), (ins addrmode6:$addr),
137 IIC_VLD1, "vld1", "64", "${dst:dregpair}, $addr", "", []>;
138def VLD1q_UPD
139 : NLdSt<0,0b10,0b1010,0b1100, (outs QPR:$dst, GPR:$wb),
140 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD1, "vld1", "64",
141 "${dst:dregpair}, $addr$offset", "$addr.addr = $wb", []>;
142} // mayLoad = 1
143
Bob Wilson11d98992010-03-23 06:20:33 +0000144let mayStore = 1 in {
Bob Wilsondf9a4f02010-03-23 18:54:46 +0000145// Use vstmia to store a Q register as a D register pair.
146// This is equivalent to VSTMD except that it has a Q register operand
147// instead of a pair of D registers.
148def VSTMQ
149 : AXDI5<(outs), (ins QPR:$src, addrmode5:$addr, pred:$p),
150 IndexModeNone, IIC_fpStorem,
151 "vstm${addr:submode}${p}\t${addr:base}, ${src:dregpair}", "", []>;
152def VSTMQ_UPD
153 : AXDI5<(outs GPR:$wb), (ins QPR:$src, addrmode5:$addr, pred:$p),
154 IndexModeUpd, IIC_fpStorem,
155 "vstm${addr:submode}${p}\t${addr:base}!, ${src:dregpair}",
156 "$addr.base = $wb", []>;
157
Bob Wilson11d98992010-03-23 06:20:33 +0000158// Use vst1 to store a Q register as a D register pair.
Bob Wilsonc289a022010-03-23 06:26:18 +0000159// This alternative to VSTMQ allows an alignment to be specified.
Bob Wilson11d98992010-03-23 06:20:33 +0000160// This is equivalent to VST1q64 except that it has a Q register operand.
161def VST1q
162 : NLdSt<0,0b00,0b1010,0b1100, (outs), (ins addrmode6:$addr, QPR:$src),
163 IIC_VST, "vst1", "64", "${src:dregpair}, $addr", "", []>;
164def VST1q_UPD
165 : NLdSt<0,0b00,0b1010,0b1100, (outs GPR:$wb),
166 (ins addrmode6:$addr, am6offset:$offset, QPR:$src),
167 IIC_VST, "vst1", "64", "{$src:dregpair}, $addr$offset",
168 "$addr.addr = $wb", []>;
169} // mayStore = 1
170
Bob Wilson621f1952010-03-23 05:25:43 +0000171let mayLoad = 1, hasExtraDefRegAllocReq = 1 in {
172
Bob Wilson205a5ca2009-07-08 18:11:30 +0000173// VLD1 : Vector Load (multiple single elements)
Bob Wilson621f1952010-03-23 05:25:43 +0000174class VLD1D<bits<4> op7_4, string Dt>
175 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$dst),
176 (ins addrmode6:$addr), IIC_VLD1,
177 "vld1", Dt, "\\{$dst\\}, $addr", "", []>;
178class VLD1Q<bits<4> op7_4, string Dt>
179 : NLdSt<0,0b10,0b1010,op7_4, (outs DPR:$dst1, DPR:$dst2),
180 (ins addrmode6:$addr), IIC_VLD1,
181 "vld1", Dt, "\\{$dst1, $dst2\\}, $addr", "", []>;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000182
Bob Wilson621f1952010-03-23 05:25:43 +0000183def VLD1d8 : VLD1D<0b0000, "8">;
184def VLD1d16 : VLD1D<0b0100, "16">;
185def VLD1d32 : VLD1D<0b1000, "32">;
186def VLD1d64 : VLD1D<0b1100, "64">;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000187
Bob Wilson621f1952010-03-23 05:25:43 +0000188def VLD1q8 : VLD1Q<0b0000, "8">;
189def VLD1q16 : VLD1Q<0b0100, "16">;
190def VLD1q32 : VLD1Q<0b1000, "32">;
191def VLD1q64 : VLD1Q<0b1100, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000192
193// ...with address register writeback:
194class VLD1DWB<bits<4> op7_4, string Dt>
195 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$dst, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000196 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD1,
197 "vld1", Dt, "\\{$dst\\}, $addr$offset",
Bob Wilson99493b22010-03-20 17:59:03 +0000198 "$addr.addr = $wb", []>;
199class VLD1QWB<bits<4> op7_4, string Dt>
200 : NLdSt<0,0b10,0b1010,op7_4, (outs QPR:$dst, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000201 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD1,
202 "vld1", Dt, "${dst:dregpair}, $addr$offset",
Bob Wilson99493b22010-03-20 17:59:03 +0000203 "$addr.addr = $wb", []>;
204
205def VLD1d8_UPD : VLD1DWB<0b0000, "8">;
206def VLD1d16_UPD : VLD1DWB<0b0100, "16">;
207def VLD1d32_UPD : VLD1DWB<0b1000, "32">;
208def VLD1d64_UPD : VLD1DWB<0b1100, "64">;
209
210def VLD1q8_UPD : VLD1QWB<0b0000, "8">;
211def VLD1q16_UPD : VLD1QWB<0b0100, "16">;
212def VLD1q32_UPD : VLD1QWB<0b1000, "32">;
213def VLD1q64_UPD : VLD1QWB<0b1100, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000214
Bob Wilson052ba452010-03-22 18:22:06 +0000215// ...with 3 registers (some of these are only for the disassembler):
Bob Wilson95808322010-03-18 20:18:39 +0000216class VLD1D3<bits<4> op7_4, string Dt>
Bob Wilson667a13e2010-03-20 19:57:03 +0000217 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
Bob Wilson95808322010-03-18 20:18:39 +0000218 (ins addrmode6:$addr), IIC_VLD1, "vld1", Dt,
Bob Wilson58393bc2010-03-22 18:02:38 +0000219 "\\{$dst1, $dst2, $dst3\\}, $addr", "", []>;
Bob Wilson99493b22010-03-20 17:59:03 +0000220class VLD1D3WB<bits<4> op7_4, string Dt>
221 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000222 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD1, "vld1", Dt,
Bob Wilson58393bc2010-03-22 18:02:38 +0000223 "\\{$dst1, $dst2, $dst3\\}, $addr$offset", "$addr.addr = $wb", []>;
Bob Wilson052ba452010-03-22 18:22:06 +0000224
225def VLD1d8T : VLD1D3<0b0000, "8">;
226def VLD1d16T : VLD1D3<0b0100, "16">;
227def VLD1d32T : VLD1D3<0b1000, "32">;
228def VLD1d64T : VLD1D3<0b1100, "64">;
229
230def VLD1d8T_UPD : VLD1D3WB<0b0000, "8">;
231def VLD1d16T_UPD : VLD1D3WB<0b0100, "16">;
232def VLD1d32T_UPD : VLD1D3WB<0b1000, "32">;
Bob Wilson62ef3c82010-03-22 20:31:39 +0000233def VLD1d64T_UPD : VLD1D3WB<0b1100, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000234
235// ...with 4 registers (some of these are only for the disassembler):
236class VLD1D4<bits<4> op7_4, string Dt>
237 : NLdSt<0,0b10,0b0010,op7_4,(outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
238 (ins addrmode6:$addr), IIC_VLD1, "vld1", Dt,
239 "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr", "", []>;
Bob Wilson99493b22010-03-20 17:59:03 +0000240class VLD1D4WB<bits<4> op7_4, string Dt>
241 : NLdSt<0,0b10,0b0010,op7_4,
242 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000243 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD1, "vld1", Dt,
244 "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr$offset", "$addr.addr = $wb",
Bob Wilson58393bc2010-03-22 18:02:38 +0000245 []>;
Johnny Chend7283d92010-02-23 20:51:23 +0000246
Bob Wilson052ba452010-03-22 18:22:06 +0000247def VLD1d8Q : VLD1D4<0b0000, "8">;
248def VLD1d16Q : VLD1D4<0b0100, "16">;
249def VLD1d32Q : VLD1D4<0b1000, "32">;
250def VLD1d64Q : VLD1D4<0b1100, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000251
252def VLD1d8Q_UPD : VLD1D4WB<0b0000, "8">;
253def VLD1d16Q_UPD : VLD1D4WB<0b0100, "16">;
254def VLD1d32Q_UPD : VLD1D4WB<0b1000, "32">;
Bob Wilsona6979752010-03-22 18:13:18 +0000255def VLD1d64Q_UPD : VLD1D4WB<0b1100, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000256
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000257// VLD2 : Vector Load (multiple 2-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000258class VLD2D<bits<4> op11_8, bits<4> op7_4, string Dt>
259 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000260 (ins addrmode6:$addr), IIC_VLD2,
Bob Wilson95808322010-03-18 20:18:39 +0000261 "vld2", Dt, "\\{$dst1, $dst2\\}, $addr", "", []>;
262class VLD2Q<bits<4> op7_4, string Dt>
Bob Wilson00bf1d92010-03-20 18:14:26 +0000263 : NLdSt<0, 0b10, 0b0011, op7_4,
Bob Wilsonb07c1712009-10-07 21:53:04 +0000264 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000265 (ins addrmode6:$addr), IIC_VLD2,
Bob Wilson95808322010-03-18 20:18:39 +0000266 "vld2", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr", "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000267
Bob Wilson00bf1d92010-03-20 18:14:26 +0000268def VLD2d8 : VLD2D<0b1000, 0b0000, "8">;
269def VLD2d16 : VLD2D<0b1000, 0b0100, "16">;
270def VLD2d32 : VLD2D<0b1000, 0b1000, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000271
Bob Wilson95808322010-03-18 20:18:39 +0000272def VLD2q8 : VLD2Q<0b0000, "8">;
273def VLD2q16 : VLD2Q<0b0100, "16">;
274def VLD2q32 : VLD2Q<0b1000, "32">;
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000275
Bob Wilson92cb9322010-03-20 20:10:51 +0000276// ...with address register writeback:
277class VLD2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
278 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000279 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD2,
280 "vld2", Dt, "\\{$dst1, $dst2\\}, $addr$offset",
Bob Wilson92cb9322010-03-20 20:10:51 +0000281 "$addr.addr = $wb", []>;
282class VLD2QWB<bits<4> op7_4, string Dt>
283 : NLdSt<0, 0b10, 0b0011, op7_4,
284 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000285 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD2,
286 "vld2", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr$offset",
Bob Wilson92cb9322010-03-20 20:10:51 +0000287 "$addr.addr = $wb", []>;
288
289def VLD2d8_UPD : VLD2DWB<0b1000, 0b0000, "8">;
290def VLD2d16_UPD : VLD2DWB<0b1000, 0b0100, "16">;
291def VLD2d32_UPD : VLD2DWB<0b1000, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000292
293def VLD2q8_UPD : VLD2QWB<0b0000, "8">;
294def VLD2q16_UPD : VLD2QWB<0b0100, "16">;
295def VLD2q32_UPD : VLD2QWB<0b1000, "32">;
296
Bob Wilson00bf1d92010-03-20 18:14:26 +0000297// ...with double-spaced registers (for disassembly only):
298def VLD2b8 : VLD2D<0b1001, 0b0000, "8">;
299def VLD2b16 : VLD2D<0b1001, 0b0100, "16">;
300def VLD2b32 : VLD2D<0b1001, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000301def VLD2b8_UPD : VLD2DWB<0b1001, 0b0000, "8">;
302def VLD2b16_UPD : VLD2DWB<0b1001, 0b0100, "16">;
303def VLD2b32_UPD : VLD2DWB<0b1001, 0b1000, "32">;
Johnny Chend7283d92010-02-23 20:51:23 +0000304
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000305// VLD3 : Vector Load (multiple 3-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000306class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt>
307 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000308 (ins addrmode6:$addr), IIC_VLD3,
Bob Wilson95808322010-03-18 20:18:39 +0000309 "vld3", Dt, "\\{$dst1, $dst2, $dst3\\}, $addr", "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000310
Bob Wilson00bf1d92010-03-20 18:14:26 +0000311def VLD3d8 : VLD3D<0b0100, 0b0000, "8">;
312def VLD3d16 : VLD3D<0b0100, 0b0100, "16">;
313def VLD3d32 : VLD3D<0b0100, 0b1000, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000314
Bob Wilson92cb9322010-03-20 20:10:51 +0000315// ...with address register writeback:
316class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
317 : NLdSt<0, 0b10, op11_8, op7_4,
318 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000319 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD3,
320 "vld3", Dt, "\\{$dst1, $dst2, $dst3\\}, $addr$offset",
Bob Wilson92cb9322010-03-20 20:10:51 +0000321 "$addr.addr = $wb", []>;
322
323def VLD3d8_UPD : VLD3DWB<0b0100, 0b0000, "8">;
324def VLD3d16_UPD : VLD3DWB<0b0100, 0b0100, "16">;
325def VLD3d32_UPD : VLD3DWB<0b0100, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000326
327// ...with double-spaced registers (non-updating versions for disassembly only):
Bob Wilson00bf1d92010-03-20 18:14:26 +0000328def VLD3q8 : VLD3D<0b0101, 0b0000, "8">;
329def VLD3q16 : VLD3D<0b0101, 0b0100, "16">;
330def VLD3q32 : VLD3D<0b0101, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000331def VLD3q8_UPD : VLD3DWB<0b0101, 0b0000, "8">;
332def VLD3q16_UPD : VLD3DWB<0b0101, 0b0100, "16">;
333def VLD3q32_UPD : VLD3DWB<0b0101, 0b1000, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000334
Bob Wilson92cb9322010-03-20 20:10:51 +0000335// ...alternate versions to be allocated odd register numbers:
336def VLD3q8odd_UPD : VLD3DWB<0b0101, 0b0000, "8">;
337def VLD3q16odd_UPD : VLD3DWB<0b0101, 0b0100, "16">;
338def VLD3q32odd_UPD : VLD3DWB<0b0101, 0b1000, "32">;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000339
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000340// VLD4 : Vector Load (multiple 4-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000341class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt>
342 : NLdSt<0, 0b10, op11_8, op7_4,
Bob Wilsonb07c1712009-10-07 21:53:04 +0000343 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
David Goodwin127221f2009-09-23 21:38:08 +0000344 (ins addrmode6:$addr), IIC_VLD4,
Bob Wilson95808322010-03-18 20:18:39 +0000345 "vld4", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr", "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000346
Bob Wilson00bf1d92010-03-20 18:14:26 +0000347def VLD4d8 : VLD4D<0b0000, 0b0000, "8">;
348def VLD4d16 : VLD4D<0b0000, 0b0100, "16">;
349def VLD4d32 : VLD4D<0b0000, 0b1000, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000350
Bob Wilson92cb9322010-03-20 20:10:51 +0000351// ...with address register writeback:
352class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
353 : NLdSt<0, 0b10, op11_8, op7_4,
354 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000355 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD4,
356 "vld4", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr$offset",
Bob Wilson92cb9322010-03-20 20:10:51 +0000357 "$addr.addr = $wb", []>;
358
359def VLD4d8_UPD : VLD4DWB<0b0000, 0b0000, "8">;
360def VLD4d16_UPD : VLD4DWB<0b0000, 0b0100, "16">;
361def VLD4d32_UPD : VLD4DWB<0b0000, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000362
363// ...with double-spaced registers (non-updating versions for disassembly only):
Bob Wilson00bf1d92010-03-20 18:14:26 +0000364def VLD4q8 : VLD4D<0b0001, 0b0000, "8">;
365def VLD4q16 : VLD4D<0b0001, 0b0100, "16">;
366def VLD4q32 : VLD4D<0b0001, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000367def VLD4q8_UPD : VLD4DWB<0b0001, 0b0000, "8">;
368def VLD4q16_UPD : VLD4DWB<0b0001, 0b0100, "16">;
369def VLD4q32_UPD : VLD4DWB<0b0001, 0b1000, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000370
Bob Wilson92cb9322010-03-20 20:10:51 +0000371// ...alternate versions to be allocated odd register numbers:
372def VLD4q8odd_UPD : VLD4DWB<0b0001, 0b0000, "8">;
373def VLD4q16odd_UPD : VLD4DWB<0b0001, 0b0100, "16">;
374def VLD4q32odd_UPD : VLD4DWB<0b0001, 0b1000, "32">;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000375
376// VLD1LN : Vector Load (single element to one lane)
377// FIXME: Not yet implemented.
Bob Wilson7708c222009-10-07 18:09:32 +0000378
Bob Wilson243fcc52009-09-01 04:26:28 +0000379// VLD2LN : Vector Load (single 2-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000380class VLD2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
381 : NLdSt<1, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2),
Bob Wilson41315282010-03-20 20:39:53 +0000382 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, nohash_imm:$lane),
383 IIC_VLD2, "vld2", Dt, "\\{$dst1[$lane], $dst2[$lane]\\}, $addr",
384 "$src1 = $dst1, $src2 = $dst2", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000385
Bob Wilson39842552010-03-22 16:43:10 +0000386def VLD2LNd8 : VLD2LN<0b0001, {?,?,?,?}, "8">;
387def VLD2LNd16 : VLD2LN<0b0101, {?,?,0,?}, "16">;
388def VLD2LNd32 : VLD2LN<0b1001, {?,0,?,?}, "32">;
Bob Wilson30aea9d2009-10-08 18:56:10 +0000389
Bob Wilson41315282010-03-20 20:39:53 +0000390// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000391def VLD2LNq16 : VLD2LN<0b0101, {?,?,1,?}, "16">;
392def VLD2LNq32 : VLD2LN<0b1001, {?,1,?,?}, "32">;
Bob Wilson30aea9d2009-10-08 18:56:10 +0000393
Bob Wilson41315282010-03-20 20:39:53 +0000394// ...alternate versions to be allocated odd register numbers:
Bob Wilson39842552010-03-22 16:43:10 +0000395def VLD2LNq16odd : VLD2LN<0b0101, {?,?,1,?}, "16">;
396def VLD2LNq32odd : VLD2LN<0b1001, {?,1,?,?}, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000397
Bob Wilsona1023642010-03-20 20:47:18 +0000398// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000399class VLD2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
400 : NLdSt<1, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000401 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsona1023642010-03-20 20:47:18 +0000402 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2, "vld2", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000403 "\\{$dst1[$lane], $dst2[$lane]\\}, $addr$offset",
Bob Wilsona1023642010-03-20 20:47:18 +0000404 "$src1 = $dst1, $src2 = $dst2, $addr.addr = $wb", []>;
405
Bob Wilson39842552010-03-22 16:43:10 +0000406def VLD2LNd8_UPD : VLD2LNWB<0b0001, {?,?,?,?}, "8">;
407def VLD2LNd16_UPD : VLD2LNWB<0b0101, {?,?,0,?}, "16">;
408def VLD2LNd32_UPD : VLD2LNWB<0b1001, {?,0,?,?}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000409
Bob Wilson39842552010-03-22 16:43:10 +0000410def VLD2LNq16_UPD : VLD2LNWB<0b0101, {?,?,1,?}, "16">;
411def VLD2LNq32_UPD : VLD2LNWB<0b1001, {?,1,?,?}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000412
Bob Wilson243fcc52009-09-01 04:26:28 +0000413// VLD3LN : Vector Load (single 3-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000414class VLD3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
415 : NLdSt<1, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
Bob Wilson41315282010-03-20 20:39:53 +0000416 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
417 nohash_imm:$lane), IIC_VLD3, "vld3", Dt,
418 "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane]\\}, $addr",
419 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000420
Bob Wilson39842552010-03-22 16:43:10 +0000421def VLD3LNd8 : VLD3LN<0b0010, {?,?,?,0}, "8">;
422def VLD3LNd16 : VLD3LN<0b0110, {?,?,0,0}, "16">;
423def VLD3LNd32 : VLD3LN<0b1010, {?,0,0,0}, "32">;
Bob Wilson0bf7d992009-10-08 22:27:33 +0000424
Bob Wilson41315282010-03-20 20:39:53 +0000425// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000426def VLD3LNq16 : VLD3LN<0b0110, {?,?,1,0}, "16">;
427def VLD3LNq32 : VLD3LN<0b1010, {?,1,0,0}, "32">;
Bob Wilson0bf7d992009-10-08 22:27:33 +0000428
Bob Wilson41315282010-03-20 20:39:53 +0000429// ...alternate versions to be allocated odd register numbers:
Bob Wilson39842552010-03-22 16:43:10 +0000430def VLD3LNq16odd : VLD3LN<0b0110, {?,?,1,0}, "16">;
431def VLD3LNq32odd : VLD3LN<0b1010, {?,1,0,0}, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000432
Bob Wilsona1023642010-03-20 20:47:18 +0000433// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000434class VLD3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
435 : NLdSt<1, 0b10, op11_8, op7_4,
Bob Wilsona1023642010-03-20 20:47:18 +0000436 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000437 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsona1023642010-03-20 20:47:18 +0000438 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
439 IIC_VLD3, "vld3", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000440 "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane]\\}, $addr$offset",
Bob Wilsona1023642010-03-20 20:47:18 +0000441 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $addr.addr = $wb",
442 []>;
443
Bob Wilson39842552010-03-22 16:43:10 +0000444def VLD3LNd8_UPD : VLD3LNWB<0b0010, {?,?,?,0}, "8">;
445def VLD3LNd16_UPD : VLD3LNWB<0b0110, {?,?,0,0}, "16">;
446def VLD3LNd32_UPD : VLD3LNWB<0b1010, {?,0,0,0}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000447
Bob Wilson39842552010-03-22 16:43:10 +0000448def VLD3LNq16_UPD : VLD3LNWB<0b0110, {?,?,1,0}, "16">;
449def VLD3LNq32_UPD : VLD3LNWB<0b1010, {?,1,0,0}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000450
Bob Wilson243fcc52009-09-01 04:26:28 +0000451// VLD4LN : Vector Load (single 4-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000452class VLD4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
453 : NLdSt<1, 0b10, op11_8, op7_4,
Bob Wilson41315282010-03-20 20:39:53 +0000454 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
455 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
456 nohash_imm:$lane), IIC_VLD4, "vld4", Dt,
Bob Wilson9fedc332010-01-18 01:24:43 +0000457 "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $addr",
Bob Wilson41315282010-03-20 20:39:53 +0000458 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000459
Bob Wilson39842552010-03-22 16:43:10 +0000460def VLD4LNd8 : VLD4LN<0b0011, {?,?,?,?}, "8">;
461def VLD4LNd16 : VLD4LN<0b0111, {?,?,0,?}, "16">;
462def VLD4LNd32 : VLD4LN<0b1011, {?,0,?,?}, "32">;
Bob Wilson62e053e2009-10-08 22:53:57 +0000463
Bob Wilson41315282010-03-20 20:39:53 +0000464// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000465def VLD4LNq16 : VLD4LN<0b0111, {?,?,1,?}, "16">;
466def VLD4LNq32 : VLD4LN<0b1011, {?,1,?,?}, "32">;
Bob Wilson62e053e2009-10-08 22:53:57 +0000467
Bob Wilson41315282010-03-20 20:39:53 +0000468// ...alternate versions to be allocated odd register numbers:
Bob Wilson39842552010-03-22 16:43:10 +0000469def VLD4LNq16odd : VLD4LN<0b0111, {?,?,1,?}, "16">;
470def VLD4LNq32odd : VLD4LN<0b1011, {?,1,?,?}, "32">;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000471
Bob Wilsona1023642010-03-20 20:47:18 +0000472// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000473class VLD4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
474 : NLdSt<1, 0b10, op11_8, op7_4,
Bob Wilsona1023642010-03-20 20:47:18 +0000475 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000476 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsona1023642010-03-20 20:47:18 +0000477 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
478 IIC_VLD4, "vld4", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000479"\\{$dst1[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $addr$offset",
Bob Wilsona1023642010-03-20 20:47:18 +0000480"$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $addr.addr = $wb",
481 []>;
482
Bob Wilson39842552010-03-22 16:43:10 +0000483def VLD4LNd8_UPD : VLD4LNWB<0b0011, {?,?,?,?}, "8">;
484def VLD4LNd16_UPD : VLD4LNWB<0b0111, {?,?,0,?}, "16">;
485def VLD4LNd32_UPD : VLD4LNWB<0b1011, {?,0,?,?}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000486
Bob Wilson39842552010-03-22 16:43:10 +0000487def VLD4LNq16_UPD : VLD4LNWB<0b0111, {?,?,1,?}, "16">;
488def VLD4LNq32_UPD : VLD4LNWB<0b1011, {?,1,?,?}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000489
Bob Wilsonb07c1712009-10-07 21:53:04 +0000490// VLD1DUP : Vector Load (single element to all lanes)
491// VLD2DUP : Vector Load (single 2-element structure to all lanes)
492// VLD3DUP : Vector Load (single 3-element structure to all lanes)
493// VLD4DUP : Vector Load (single 4-element structure to all lanes)
494// FIXME: Not yet implemented.
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000495} // mayLoad = 1, hasExtraDefRegAllocReq = 1
Bob Wilsondbd3c0e2009-08-12 00:49:01 +0000496
Bob Wilson25eb5012010-03-20 20:54:36 +0000497let mayStore = 1, hasExtraSrcRegAllocReq = 1 in {
498
Bob Wilson11d98992010-03-23 06:20:33 +0000499// VST1 : Vector Store (multiple single elements)
500class VST1D<bits<4> op7_4, string Dt>
501 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$addr, DPR:$src), IIC_VST,
502 "vst1", Dt, "\\{$src\\}, $addr", "", []>;
503class VST1Q<bits<4> op7_4, string Dt>
504 : NLdSt<0,0b00,0b1010,op7_4, (outs),
505 (ins addrmode6:$addr, DPR:$src1, DPR:$src2), IIC_VST,
506 "vst1", Dt, "\\{$src1, $src2\\}, $addr", "", []>;
507
508def VST1d8 : VST1D<0b0000, "8">;
509def VST1d16 : VST1D<0b0100, "16">;
510def VST1d32 : VST1D<0b1000, "32">;
511def VST1d64 : VST1D<0b1100, "64">;
512
513def VST1q8 : VST1Q<0b0000, "8">;
514def VST1q16 : VST1Q<0b0100, "16">;
515def VST1q32 : VST1Q<0b1000, "32">;
516def VST1q64 : VST1Q<0b1100, "64">;
517
Bob Wilson25eb5012010-03-20 20:54:36 +0000518// ...with address register writeback:
519class VST1DWB<bits<4> op7_4, string Dt>
520 : NLdSt<0, 0b00, 0b0111, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000521 (ins addrmode6:$addr, am6offset:$offset, DPR:$src), IIC_VST,
522 "vst1", Dt, "\\{$src\\}, $addr$offset", "$addr.addr = $wb", []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000523class VST1QWB<bits<4> op7_4, string Dt>
524 : NLdSt<0, 0b00, 0b1010, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000525 (ins addrmode6:$addr, am6offset:$offset, QPR:$src), IIC_VST,
526 "vst1", Dt, "${src:dregpair}, $addr$offset", "$addr.addr = $wb", []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000527
528def VST1d8_UPD : VST1DWB<0b0000, "8">;
529def VST1d16_UPD : VST1DWB<0b0100, "16">;
530def VST1d32_UPD : VST1DWB<0b1000, "32">;
531def VST1d64_UPD : VST1DWB<0b1100, "64">;
532
533def VST1q8_UPD : VST1QWB<0b0000, "8">;
534def VST1q16_UPD : VST1QWB<0b0100, "16">;
535def VST1q32_UPD : VST1QWB<0b1000, "32">;
536def VST1q64_UPD : VST1QWB<0b1100, "64">;
537
Bob Wilson052ba452010-03-22 18:22:06 +0000538// ...with 3 registers (some of these are only for the disassembler):
Bob Wilson95808322010-03-18 20:18:39 +0000539class VST1D3<bits<4> op7_4, string Dt>
Johnny Chenf50e83f2010-02-24 02:57:20 +0000540 : NLdSt<0, 0b00, 0b0110, op7_4, (outs),
Bob Wilson667a13e2010-03-20 19:57:03 +0000541 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3),
Bob Wilson58393bc2010-03-22 18:02:38 +0000542 IIC_VST, "vst1", Dt, "\\{$src1, $src2, $src3\\}, $addr", "", []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000543class VST1D3WB<bits<4> op7_4, string Dt>
544 : NLdSt<0, 0b00, 0b0110, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000545 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilson25eb5012010-03-20 20:54:36 +0000546 DPR:$src1, DPR:$src2, DPR:$src3),
Bob Wilson226036e2010-03-20 22:13:40 +0000547 IIC_VST, "vst1", Dt, "\\{$src1, $src2, $src3\\}, $addr$offset",
Bob Wilson58393bc2010-03-22 18:02:38 +0000548 "$addr.addr = $wb", []>;
Bob Wilson052ba452010-03-22 18:22:06 +0000549
550def VST1d8T : VST1D3<0b0000, "8">;
551def VST1d16T : VST1D3<0b0100, "16">;
552def VST1d32T : VST1D3<0b1000, "32">;
553def VST1d64T : VST1D3<0b1100, "64">;
554
555def VST1d8T_UPD : VST1D3WB<0b0000, "8">;
556def VST1d16T_UPD : VST1D3WB<0b0100, "16">;
557def VST1d32T_UPD : VST1D3WB<0b1000, "32">;
558def VST1d64T_UPD : VST1D3WB<0b1100, "64">;
559
560// ...with 4 registers (some of these are only for the disassembler):
561class VST1D4<bits<4> op7_4, string Dt>
562 : NLdSt<0, 0b00, 0b0010, op7_4, (outs),
563 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
564 IIC_VST, "vst1", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr", "",
565 []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000566class VST1D4WB<bits<4> op7_4, string Dt>
567 : NLdSt<0, 0b00, 0b0010, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000568 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilson25eb5012010-03-20 20:54:36 +0000569 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Bob Wilson226036e2010-03-20 22:13:40 +0000570 IIC_VST, "vst1", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr$offset",
Bob Wilson58393bc2010-03-22 18:02:38 +0000571 "$addr.addr = $wb", []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000572
Bob Wilson052ba452010-03-22 18:22:06 +0000573def VST1d8Q : VST1D4<0b0000, "8">;
574def VST1d16Q : VST1D4<0b0100, "16">;
575def VST1d32Q : VST1D4<0b1000, "32">;
576def VST1d64Q : VST1D4<0b1100, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +0000577
578def VST1d8Q_UPD : VST1D4WB<0b0000, "8">;
579def VST1d16Q_UPD : VST1D4WB<0b0100, "16">;
580def VST1d32Q_UPD : VST1D4WB<0b1000, "32">;
Bob Wilsona6979752010-03-22 18:13:18 +0000581def VST1d64Q_UPD : VST1D4WB<0b1100, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000582
Bob Wilsonb36ec862009-08-06 18:47:44 +0000583// VST2 : Vector Store (multiple 2-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +0000584class VST2D<bits<4> op11_8, bits<4> op7_4, string Dt>
585 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
586 (ins addrmode6:$addr, DPR:$src1, DPR:$src2),
587 IIC_VST, "vst2", Dt, "\\{$src1, $src2\\}, $addr", "", []>;
Bob Wilson95808322010-03-18 20:18:39 +0000588class VST2Q<bits<4> op7_4, string Dt>
Bob Wilson068b18b2010-03-20 21:15:48 +0000589 : NLdSt<0, 0b00, 0b0011, op7_4, (outs),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000590 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Bob Wilson95808322010-03-18 20:18:39 +0000591 IIC_VST, "vst2", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr",
Bob Wilsond2855752009-10-07 18:47:39 +0000592 "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000593
Bob Wilson068b18b2010-03-20 21:15:48 +0000594def VST2d8 : VST2D<0b1000, 0b0000, "8">;
595def VST2d16 : VST2D<0b1000, 0b0100, "16">;
596def VST2d32 : VST2D<0b1000, 0b1000, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000597
Bob Wilson95808322010-03-18 20:18:39 +0000598def VST2q8 : VST2Q<0b0000, "8">;
599def VST2q16 : VST2Q<0b0100, "16">;
600def VST2q32 : VST2Q<0b1000, "32">;
Bob Wilsond2855752009-10-07 18:47:39 +0000601
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000602// ...with address register writeback:
603class VST2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
604 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000605 (ins addrmode6:$addr, am6offset:$offset, DPR:$src1, DPR:$src2),
606 IIC_VST, "vst2", Dt, "\\{$src1, $src2\\}, $addr$offset",
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000607 "$addr.addr = $wb", []>;
608class VST2QWB<bits<4> op7_4, string Dt>
609 : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000610 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000611 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Bob Wilson226036e2010-03-20 22:13:40 +0000612 IIC_VST, "vst2", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr$offset",
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000613 "$addr.addr = $wb", []>;
614
615def VST2d8_UPD : VST2DWB<0b1000, 0b0000, "8">;
616def VST2d16_UPD : VST2DWB<0b1000, 0b0100, "16">;
617def VST2d32_UPD : VST2DWB<0b1000, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000618
619def VST2q8_UPD : VST2QWB<0b0000, "8">;
620def VST2q16_UPD : VST2QWB<0b0100, "16">;
621def VST2q32_UPD : VST2QWB<0b1000, "32">;
622
Bob Wilson068b18b2010-03-20 21:15:48 +0000623// ...with double-spaced registers (for disassembly only):
624def VST2b8 : VST2D<0b1001, 0b0000, "8">;
625def VST2b16 : VST2D<0b1001, 0b0100, "16">;
626def VST2b32 : VST2D<0b1001, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000627def VST2b8_UPD : VST2DWB<0b1001, 0b0000, "8">;
628def VST2b16_UPD : VST2DWB<0b1001, 0b0100, "16">;
629def VST2b32_UPD : VST2DWB<0b1001, 0b1000, "32">;
Johnny Chenf50e83f2010-02-24 02:57:20 +0000630
Bob Wilsonb36ec862009-08-06 18:47:44 +0000631// VST3 : Vector Store (multiple 3-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +0000632class VST3D<bits<4> op11_8, bits<4> op7_4, string Dt>
633 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000634 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3), IIC_VST,
Bob Wilson95808322010-03-18 20:18:39 +0000635 "vst3", Dt, "\\{$src1, $src2, $src3\\}, $addr", "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000636
Bob Wilson068b18b2010-03-20 21:15:48 +0000637def VST3d8 : VST3D<0b0100, 0b0000, "8">;
638def VST3d16 : VST3D<0b0100, 0b0100, "16">;
639def VST3d32 : VST3D<0b0100, 0b1000, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000640
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000641// ...with address register writeback:
642class VST3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
643 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000644 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000645 DPR:$src1, DPR:$src2, DPR:$src3), IIC_VST,
Bob Wilson226036e2010-03-20 22:13:40 +0000646 "vst3", Dt, "\\{$src1, $src2, $src3\\}, $addr$offset",
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000647 "$addr.addr = $wb", []>;
648
649def VST3d8_UPD : VST3DWB<0b0100, 0b0000, "8">;
650def VST3d16_UPD : VST3DWB<0b0100, 0b0100, "16">;
651def VST3d32_UPD : VST3DWB<0b0100, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000652
653// ...with double-spaced registers (non-updating versions for disassembly only):
Bob Wilson068b18b2010-03-20 21:15:48 +0000654def VST3q8 : VST3D<0b0101, 0b0000, "8">;
655def VST3q16 : VST3D<0b0101, 0b0100, "16">;
656def VST3q32 : VST3D<0b0101, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000657def VST3q8_UPD : VST3DWB<0b0101, 0b0000, "8">;
658def VST3q16_UPD : VST3DWB<0b0101, 0b0100, "16">;
659def VST3q32_UPD : VST3DWB<0b0101, 0b1000, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +0000660
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000661// ...alternate versions to be allocated odd register numbers:
662def VST3q8odd_UPD : VST3DWB<0b0101, 0b0000, "8">;
663def VST3q16odd_UPD : VST3DWB<0b0101, 0b0100, "16">;
664def VST3q32odd_UPD : VST3DWB<0b0101, 0b1000, "32">;
Bob Wilson66a70632009-10-07 20:30:08 +0000665
Bob Wilsonb36ec862009-08-06 18:47:44 +0000666// VST4 : Vector Store (multiple 4-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +0000667class VST4D<bits<4> op11_8, bits<4> op7_4, string Dt>
668 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000669 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Bob Wilson95808322010-03-18 20:18:39 +0000670 IIC_VST, "vst4", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr",
Bob Wilson2a9df472009-08-25 17:46:06 +0000671 "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000672
Bob Wilson068b18b2010-03-20 21:15:48 +0000673def VST4d8 : VST4D<0b0000, 0b0000, "8">;
674def VST4d16 : VST4D<0b0000, 0b0100, "16">;
675def VST4d32 : VST4D<0b0000, 0b1000, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000676
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000677// ...with address register writeback:
678class VST4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
679 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000680 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000681 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST,
Bob Wilson226036e2010-03-20 22:13:40 +0000682 "vst4", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr$offset",
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000683 "$addr.addr = $wb", []>;
684
685def VST4d8_UPD : VST4DWB<0b0000, 0b0000, "8">;
686def VST4d16_UPD : VST4DWB<0b0000, 0b0100, "16">;
687def VST4d32_UPD : VST4DWB<0b0000, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000688
689// ...with double-spaced registers (non-updating versions for disassembly only):
Bob Wilson068b18b2010-03-20 21:15:48 +0000690def VST4q8 : VST4D<0b0001, 0b0000, "8">;
691def VST4q16 : VST4D<0b0001, 0b0100, "16">;
692def VST4q32 : VST4D<0b0001, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000693def VST4q8_UPD : VST4DWB<0b0001, 0b0000, "8">;
694def VST4q16_UPD : VST4DWB<0b0001, 0b0100, "16">;
695def VST4q32_UPD : VST4DWB<0b0001, 0b1000, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +0000696
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000697// ...alternate versions to be allocated odd register numbers:
698def VST4q8odd_UPD : VST4DWB<0b0001, 0b0000, "8">;
699def VST4q16odd_UPD : VST4DWB<0b0001, 0b0100, "16">;
700def VST4q32odd_UPD : VST4DWB<0b0001, 0b1000, "32">;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000701
702// VST1LN : Vector Store (single element from one lane)
703// FIXME: Not yet implemented.
Bob Wilson63c90632009-10-07 20:49:18 +0000704
Bob Wilson8a3198b2009-09-01 18:51:56 +0000705// VST2LN : Vector Store (single 2-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000706class VST2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
707 : NLdSt<1, 0b00, op11_8, op7_4, (outs),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000708 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, nohash_imm:$lane),
Bob Wilson95808322010-03-18 20:18:39 +0000709 IIC_VST, "vst2", Dt, "\\{$src1[$lane], $src2[$lane]\\}, $addr",
Bob Wilson9abe19d2010-02-17 00:31:29 +0000710 "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000711
Bob Wilson39842552010-03-22 16:43:10 +0000712def VST2LNd8 : VST2LN<0b0001, {?,?,?,?}, "8">;
713def VST2LNd16 : VST2LN<0b0101, {?,?,0,?}, "16">;
714def VST2LNd32 : VST2LN<0b1001, {?,0,?,?}, "32">;
Bob Wilsonc5c6edb2009-10-08 23:38:24 +0000715
Bob Wilson41315282010-03-20 20:39:53 +0000716// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000717def VST2LNq16 : VST2LN<0b0101, {?,?,1,?}, "16">;
718def VST2LNq32 : VST2LN<0b1001, {?,1,?,?}, "32">;
Bob Wilsonc5c6edb2009-10-08 23:38:24 +0000719
Bob Wilson41315282010-03-20 20:39:53 +0000720// ...alternate versions to be allocated odd register numbers:
Bob Wilson39842552010-03-22 16:43:10 +0000721def VST2LNq16odd : VST2LN<0b0101, {?,?,1,?}, "16">;
722def VST2LNq32odd : VST2LN<0b1001, {?,1,?,?}, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000723
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000724// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000725class VST2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
726 : NLdSt<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000727 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000728 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VST, "vst2", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000729 "\\{$src1[$lane], $src2[$lane]\\}, $addr$offset",
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000730 "$addr.addr = $wb", []>;
731
Bob Wilson39842552010-03-22 16:43:10 +0000732def VST2LNd8_UPD : VST2LNWB<0b0001, {?,?,?,?}, "8">;
733def VST2LNd16_UPD : VST2LNWB<0b0101, {?,?,0,?}, "16">;
734def VST2LNd32_UPD : VST2LNWB<0b1001, {?,0,?,?}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000735
Bob Wilson39842552010-03-22 16:43:10 +0000736def VST2LNq16_UPD : VST2LNWB<0b0101, {?,?,1,?}, "16">;
737def VST2LNq32_UPD : VST2LNWB<0b1001, {?,1,?,?}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000738
Bob Wilson8a3198b2009-09-01 18:51:56 +0000739// VST3LN : Vector Store (single 3-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000740class VST3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
741 : NLdSt<1, 0b00, op11_8, op7_4, (outs),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000742 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
Bob Wilson95808322010-03-18 20:18:39 +0000743 nohash_imm:$lane), IIC_VST, "vst3", Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000744 "\\{$src1[$lane], $src2[$lane], $src3[$lane]\\}, $addr", "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000745
Bob Wilson39842552010-03-22 16:43:10 +0000746def VST3LNd8 : VST3LN<0b0010, {?,?,?,0}, "8">;
747def VST3LNd16 : VST3LN<0b0110, {?,?,0,0}, "16">;
748def VST3LNd32 : VST3LN<0b1010, {?,0,0,0}, "32">;
Bob Wilson8cdb2692009-10-08 23:51:31 +0000749
Bob Wilson41315282010-03-20 20:39:53 +0000750// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000751def VST3LNq16 : VST3LN<0b0110, {?,?,1,0}, "16">;
752def VST3LNq32 : VST3LN<0b1010, {?,1,0,0}, "32">;
Bob Wilson8cdb2692009-10-08 23:51:31 +0000753
Bob Wilson41315282010-03-20 20:39:53 +0000754// ...alternate versions to be allocated odd register numbers:
Bob Wilson39842552010-03-22 16:43:10 +0000755def VST3LNq16odd : VST3LN<0b0110, {?,?,1,0}, "16">;
756def VST3LNq32odd : VST3LN<0b1010, {?,1,0,0}, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000757
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000758// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000759class VST3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
760 : NLdSt<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000761 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000762 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
763 IIC_VST, "vst3", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000764 "\\{$src1[$lane], $src2[$lane], $src3[$lane]\\}, $addr$offset",
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000765 "$addr.addr = $wb", []>;
766
Bob Wilson39842552010-03-22 16:43:10 +0000767def VST3LNd8_UPD : VST3LNWB<0b0010, {?,?,?,0}, "8">;
768def VST3LNd16_UPD : VST3LNWB<0b0110, {?,?,0,0}, "16">;
769def VST3LNd32_UPD : VST3LNWB<0b1010, {?,0,0,0}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000770
Bob Wilson39842552010-03-22 16:43:10 +0000771def VST3LNq16_UPD : VST3LNWB<0b0110, {?,?,1,0}, "16">;
772def VST3LNq32_UPD : VST3LNWB<0b1010, {?,1,0,0}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000773
Bob Wilson8a3198b2009-09-01 18:51:56 +0000774// VST4LN : Vector Store (single 4-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000775class VST4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
776 : NLdSt<1, 0b00, op11_8, op7_4, (outs),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000777 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Bob Wilson95808322010-03-18 20:18:39 +0000778 nohash_imm:$lane), IIC_VST, "vst4", Dt,
Bob Wilson9fedc332010-01-18 01:24:43 +0000779 "\\{$src1[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $addr",
Bob Wilson9abe19d2010-02-17 00:31:29 +0000780 "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000781
Bob Wilson39842552010-03-22 16:43:10 +0000782def VST4LNd8 : VST4LN<0b0011, {?,?,?,?}, "8">;
783def VST4LNd16 : VST4LN<0b0111, {?,?,0,?}, "16">;
784def VST4LNd32 : VST4LN<0b1011, {?,0,?,?}, "32">;
Bob Wilson56311392009-10-09 00:01:36 +0000785
Bob Wilson41315282010-03-20 20:39:53 +0000786// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000787def VST4LNq16 : VST4LN<0b0111, {?,?,1,?}, "16">;
788def VST4LNq32 : VST4LN<0b1011, {?,1,?,?}, "32">;
Bob Wilson56311392009-10-09 00:01:36 +0000789
Bob Wilson41315282010-03-20 20:39:53 +0000790// ...alternate versions to be allocated odd register numbers:
Bob Wilson39842552010-03-22 16:43:10 +0000791def VST4LNq16odd : VST4LN<0b0111, {?,?,1,?}, "16">;
792def VST4LNq32odd : VST4LN<0b1011, {?,1,?,?}, "32">;
Bob Wilson56311392009-10-09 00:01:36 +0000793
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000794// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000795class VST4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
796 : NLdSt<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000797 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000798 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
799 IIC_VST, "vst4", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000800 "\\{$src1[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $addr$offset",
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000801 "$addr.addr = $wb", []>;
802
Bob Wilson39842552010-03-22 16:43:10 +0000803def VST4LNd8_UPD : VST4LNWB<0b0011, {?,?,?,?}, "8">;
804def VST4LNd16_UPD : VST4LNWB<0b0111, {?,?,0,?}, "16">;
805def VST4LNd32_UPD : VST4LNWB<0b1011, {?,0,?,?}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000806
Bob Wilson39842552010-03-22 16:43:10 +0000807def VST4LNq16_UPD : VST4LNWB<0b0111, {?,?,1,?}, "16">;
808def VST4LNq32_UPD : VST4LNWB<0b1011, {?,1,?,?}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000809
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000810} // mayStore = 1, hasExtraSrcRegAllocReq = 1
Bob Wilsonb36ec862009-08-06 18:47:44 +0000811
Bob Wilson205a5ca2009-07-08 18:11:30 +0000812
Bob Wilson5bafff32009-06-22 23:27:02 +0000813//===----------------------------------------------------------------------===//
814// NEON pattern fragments
815//===----------------------------------------------------------------------===//
816
817// Extract D sub-registers of Q registers.
818// (arm_dsubreg_0 is 5; arm_dsubreg_1 is 6)
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000819def DSubReg_i8_reg : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000820 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 8, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000821}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000822def DSubReg_i16_reg : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000823 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 4, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000824}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000825def DSubReg_i32_reg : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000826 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 2, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000827}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000828def DSubReg_f64_reg : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000829 return CurDAG->getTargetConstant(5 + N->getZExtValue(), MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000830}]>;
Anton Korobeynikov69d1c1a2009-09-02 21:21:28 +0000831def DSubReg_f64_other_reg : SDNodeXForm<imm, [{
832 return CurDAG->getTargetConstant(5 + (1 - N->getZExtValue()), MVT::i32);
833}]>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000834
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +0000835// Extract S sub-registers of Q/D registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000836// (arm_ssubreg_0 is 1; arm_ssubreg_1 is 2; etc.)
837def SSubReg_f32_reg : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000838 return CurDAG->getTargetConstant(1 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000839}]>;
840
Bob Wilson5bafff32009-06-22 23:27:02 +0000841// Translate lane numbers from Q registers to D subregs.
842def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000843 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000844}]>;
845def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000846 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000847}]>;
848def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000849 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000850}]>;
851
852//===----------------------------------------------------------------------===//
853// Instruction Classes
854//===----------------------------------------------------------------------===//
855
Bob Wilson3c0f96e2010-02-17 22:23:11 +0000856// Basic 2-register operations: single-, double- and quad-register.
857class N2VS<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
858 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
859 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chen2fadd6b2010-03-24 19:47:14 +0000860 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
861 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src),
862 IIC_VUNAD, OpcodeStr, Dt, "$dst, $src", "", []>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000863class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +0000864 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
865 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chen2fadd6b2010-03-24 19:47:14 +0000866 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
867 (ins DPR:$src), IIC_VUNAD, OpcodeStr, Dt,"$dst, $src", "",
868 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000869class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +0000870 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
871 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chen2fadd6b2010-03-24 19:47:14 +0000872 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
873 (ins QPR:$src), IIC_VUNAQ, OpcodeStr, Dt,"$dst, $src", "",
874 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000875
Bob Wilson69bfbd62010-02-17 22:42:54 +0000876// Basic 2-register intrinsics, both double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +0000877class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Johnny Chenfa80bec2010-03-25 20:39:04 +0000878 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000879 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +0000880 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
881 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000882 (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000883 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
884class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +0000885 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000886 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +0000887 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
888 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000889 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000890 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
891
892// Narrow 2-register intrinsics.
893class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
894 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000895 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +0000896 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +0000897 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000898 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000899 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src))))]>;
900
Bob Wilson507df402009-10-21 02:15:46 +0000901// Long 2-register intrinsics (currently only used for VMOVL).
902class N2VLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
903 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000904 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +0000905 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +0000906 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000907 (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000908 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src))))]>;
909
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000910// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
Evan Chengf81bf152009-11-23 21:57:23 +0000911class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt>
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000912 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$dst1, DPR:$dst2),
David Goodwin127221f2009-09-23 21:38:08 +0000913 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Evan Chengf81bf152009-11-23 21:57:23 +0000914 OpcodeStr, Dt, "$dst1, $dst2",
Johnny Chen6c8648b2010-03-17 23:26:50 +0000915 "$src1 = $dst1, $src2 = $dst2", []>;
David Goodwin127221f2009-09-23 21:38:08 +0000916class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
Evan Chengf81bf152009-11-23 21:57:23 +0000917 InstrItinClass itin, string OpcodeStr, string Dt>
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000918 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$dst1, QPR:$dst2),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000919 (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$dst1, $dst2",
Johnny Chen6c8648b2010-03-17 23:26:50 +0000920 "$src1 = $dst1, $src2 = $dst2", []>;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000921
Bob Wilson3c0f96e2010-02-17 22:23:11 +0000922// Basic 3-register operations: single-, double- and quad-register.
923class N3VS<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
924 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
925 SDNode OpNode, bit Commutable>
926 : N3V<op24, op23, op21_20, op11_8, 0, op4,
927 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src1, DPR_VFP2:$src2), IIC_VBIND,
928 OpcodeStr, Dt, "$dst, $src1, $src2", "", []> {
929 let isCommutable = Commutable;
930}
931
Bob Wilson5bafff32009-06-22 23:27:02 +0000932class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000933 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000934 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +0000935 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin127221f2009-09-23 21:38:08 +0000936 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000937 OpcodeStr, Dt, "$dst, $src1, $src2", "",
938 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src1), (OpTy DPR:$src2))))]> {
939 let isCommutable = Commutable;
940}
941// Same as N3VD but no data type.
942class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
943 InstrItinClass itin, string OpcodeStr,
944 ValueType ResTy, ValueType OpTy,
945 SDNode OpNode, bit Commutable>
946 : N3VX<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000947 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), itin,
948 OpcodeStr, "$dst, $src1, $src2", "",
949 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src1), (OpTy DPR:$src2))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +0000950 let isCommutable = Commutable;
951}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000952class N3VDSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +0000953 InstrItinClass itin, string OpcodeStr, string Dt,
954 ValueType Ty, SDNode ShOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000955 : N3V<0, 1, op21_20, op11_8, 1, 0,
956 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +0000957 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000958 [(set (Ty DPR:$dst),
959 (Ty (ShOp (Ty DPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000960 (Ty (NEONvduplane (Ty DPR_VFP2:$src2), imm:$lane)))))]>{
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000961 let isCommutable = 0;
962}
963class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +0000964 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000965 : N3V<0, 1, op21_20, op11_8, 1, 0,
966 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000967 IIC_VMULi16D, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000968 [(set (Ty DPR:$dst),
969 (Ty (ShOp (Ty DPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000970 (Ty (NEONvduplane (Ty DPR_8:$src2), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000971 let isCommutable = 0;
972}
973
Bob Wilson5bafff32009-06-22 23:27:02 +0000974class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000975 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000976 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +0000977 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwin127221f2009-09-23 21:38:08 +0000978 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000979 OpcodeStr, Dt, "$dst, $src1, $src2", "",
980 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]> {
981 let isCommutable = Commutable;
982}
983class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
984 InstrItinClass itin, string OpcodeStr,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000985 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Evan Chengf81bf152009-11-23 21:57:23 +0000986 : N3VX<op24, op23, op21_20, op11_8, 1, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000987 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), itin,
988 OpcodeStr, "$dst, $src1, $src2", "",
989 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +0000990 let isCommutable = Commutable;
991}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000992class N3VQSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +0000993 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +0000994 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000995 : N3V<1, 1, op21_20, op11_8, 1, 0,
996 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +0000997 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000998 [(set (ResTy QPR:$dst),
999 (ResTy (ShOp (ResTy QPR:$src1),
1000 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1001 imm:$lane)))))]> {
1002 let isCommutable = 0;
1003}
Bob Wilson9abe19d2010-02-17 00:31:29 +00001004class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001005 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001006 : N3V<1, 1, op21_20, op11_8, 1, 0,
1007 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
Bob Wilson9abe19d2010-02-17 00:31:29 +00001008 IIC_VMULi16Q, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001009 [(set (ResTy QPR:$dst),
1010 (ResTy (ShOp (ResTy QPR:$src1),
1011 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
1012 imm:$lane)))))]> {
1013 let isCommutable = 0;
1014}
Bob Wilson5bafff32009-06-22 23:27:02 +00001015
1016// Basic 3-register intrinsics, both double- and quad-register.
1017class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001018 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001019 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001020 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001021 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001022 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001023 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1), (OpTy DPR:$src2))))]> {
1024 let isCommutable = Commutable;
1025}
David Goodwin658ea602009-09-25 18:38:29 +00001026class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001027 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001028 : N3V<0, 1, op21_20, op11_8, 1, 0,
1029 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00001030 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001031 [(set (Ty DPR:$dst),
1032 (Ty (IntOp (Ty DPR:$src1),
1033 (Ty (NEONvduplane (Ty DPR_VFP2:$src2),
1034 imm:$lane)))))]> {
1035 let isCommutable = 0;
1036}
David Goodwin658ea602009-09-25 18:38:29 +00001037class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001038 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001039 : N3V<0, 1, op21_20, op11_8, 1, 0,
1040 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00001041 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001042 [(set (Ty DPR:$dst),
1043 (Ty (IntOp (Ty DPR:$src1),
1044 (Ty (NEONvduplane (Ty DPR_8:$src2),
1045 imm:$lane)))))]> {
1046 let isCommutable = 0;
1047}
1048
Bob Wilson5bafff32009-06-22 23:27:02 +00001049class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001050 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001051 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001052 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001053 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001054 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001055 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1), (OpTy QPR:$src2))))]> {
1056 let isCommutable = Commutable;
1057}
David Goodwin658ea602009-09-25 18:38:29 +00001058class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001059 string OpcodeStr, string Dt,
1060 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001061 : N3V<1, 1, op21_20, op11_8, 1, 0,
1062 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00001063 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001064 [(set (ResTy QPR:$dst),
1065 (ResTy (IntOp (ResTy QPR:$src1),
1066 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1067 imm:$lane)))))]> {
1068 let isCommutable = 0;
1069}
David Goodwin658ea602009-09-25 18:38:29 +00001070class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001071 string OpcodeStr, string Dt,
1072 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001073 : N3V<1, 1, op21_20, op11_8, 1, 0,
1074 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00001075 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001076 [(set (ResTy QPR:$dst),
1077 (ResTy (IntOp (ResTy QPR:$src1),
1078 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
1079 imm:$lane)))))]> {
1080 let isCommutable = 0;
1081}
Bob Wilson5bafff32009-06-22 23:27:02 +00001082
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001083// Multiply-Add/Sub operations: single-, double- and quad-register.
1084class N3VSMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1085 InstrItinClass itin, string OpcodeStr, string Dt,
1086 ValueType Ty, SDNode MulOp, SDNode OpNode>
1087 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1088 (outs DPR_VFP2:$dst),
1089 (ins DPR_VFP2:$src1, DPR_VFP2:$src2, DPR_VFP2:$src3), itin,
1090 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst", []>;
1091
Bob Wilson5bafff32009-06-22 23:27:02 +00001092class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001093 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001094 ValueType Ty, SDNode MulOp, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00001095 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001096 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001097 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001098 [(set DPR:$dst, (Ty (OpNode DPR:$src1,
1099 (Ty (MulOp DPR:$src2, DPR:$src3)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001100class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001101 string OpcodeStr, string Dt,
1102 ValueType Ty, SDNode MulOp, SDNode ShOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001103 : N3V<0, 1, op21_20, op11_8, 1, 0,
1104 (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00001105 (ins DPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001106 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001107 [(set (Ty DPR:$dst),
1108 (Ty (ShOp (Ty DPR:$src1),
1109 (Ty (MulOp DPR:$src2,
1110 (Ty (NEONvduplane (Ty DPR_VFP2:$src3),
Johnny Chen6c8648b2010-03-17 23:26:50 +00001111 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001112class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001113 string OpcodeStr, string Dt,
1114 ValueType Ty, SDNode MulOp, SDNode ShOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001115 : N3V<0, 1, op21_20, op11_8, 1, 0,
1116 (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00001117 (ins DPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001118 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001119 [(set (Ty DPR:$dst),
1120 (Ty (ShOp (Ty DPR:$src1),
1121 (Ty (MulOp DPR:$src2,
1122 (Ty (NEONvduplane (Ty DPR_8:$src3),
Johnny Chen6c8648b2010-03-17 23:26:50 +00001123 imm:$lane)))))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001124
Bob Wilson5bafff32009-06-22 23:27:02 +00001125class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001126 InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty,
David Goodwin658ea602009-09-25 18:38:29 +00001127 SDNode MulOp, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00001128 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001129 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001130 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001131 [(set QPR:$dst, (Ty (OpNode QPR:$src1,
1132 (Ty (MulOp QPR:$src2, QPR:$src3)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001133class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001134 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001135 SDNode MulOp, SDNode ShOp>
1136 : N3V<1, 1, op21_20, op11_8, 1, 0,
1137 (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00001138 (ins QPR:$src1, QPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001139 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001140 [(set (ResTy QPR:$dst),
1141 (ResTy (ShOp (ResTy QPR:$src1),
1142 (ResTy (MulOp QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001143 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src3),
Johnny Chen6c8648b2010-03-17 23:26:50 +00001144 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001145class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001146 string OpcodeStr, string Dt,
1147 ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001148 SDNode MulOp, SDNode ShOp>
1149 : N3V<1, 1, op21_20, op11_8, 1, 0,
1150 (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00001151 (ins QPR:$src1, QPR:$src2, DPR_8:$src3, nohash_imm:$lane), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001152 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001153 [(set (ResTy QPR:$dst),
1154 (ResTy (ShOp (ResTy QPR:$src1),
1155 (ResTy (MulOp QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001156 (ResTy (NEONvduplane (OpTy DPR_8:$src3),
Johnny Chen6c8648b2010-03-17 23:26:50 +00001157 imm:$lane)))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001158
1159// Neon 3-argument intrinsics, both double- and quad-register.
1160// The destination register is also used as the first source operand register.
1161class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001162 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001163 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001164 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001165 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001166 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001167 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1),
1168 (OpTy DPR:$src2), (OpTy DPR:$src3))))]>;
1169class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001170 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001171 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001172 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001173 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001174 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001175 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1),
1176 (OpTy QPR:$src2), (OpTy QPR:$src3))))]>;
1177
1178// Neon Long 3-argument intrinsic. The destination register is
1179// a quad-register and is also used as the first source operand register.
1180class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001181 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001182 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001183 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001184 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2, DPR:$src3), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001185 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001186 [(set QPR:$dst,
1187 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$src2), (TyD DPR:$src3))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001188class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001189 string OpcodeStr, string Dt,
1190 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001191 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1192 (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00001193 (ins QPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001194 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001195 [(set (ResTy QPR:$dst),
1196 (ResTy (IntOp (ResTy QPR:$src1),
1197 (OpTy DPR:$src2),
1198 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src3),
1199 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00001200class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1201 InstrItinClass itin, string OpcodeStr, string Dt,
1202 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001203 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1204 (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00001205 (ins QPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001206 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001207 [(set (ResTy QPR:$dst),
1208 (ResTy (IntOp (ResTy QPR:$src1),
1209 (OpTy DPR:$src2),
1210 (OpTy (NEONvduplane (OpTy DPR_8:$src3),
1211 imm:$lane)))))]>;
1212
Bob Wilson5bafff32009-06-22 23:27:02 +00001213// Narrowing 3-register intrinsics.
1214class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001215 string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00001216 Intrinsic IntOp, bit Commutable>
1217 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001218 (outs DPR:$dst), (ins QPR:$src1, QPR:$src2), IIC_VBINi4D,
Evan Chengf81bf152009-11-23 21:57:23 +00001219 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001220 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src1), (TyQ QPR:$src2))))]> {
1221 let isCommutable = Commutable;
1222}
1223
1224// Long 3-register intrinsics.
1225class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001226 InstrItinClass itin, string OpcodeStr, string Dt,
1227 ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001228 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001229 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001230 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001231 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src1), (TyD DPR:$src2))))]> {
1232 let isCommutable = Commutable;
1233}
David Goodwin658ea602009-09-25 18:38:29 +00001234class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001235 string OpcodeStr, string Dt,
1236 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001237 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1238 (outs QPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00001239 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001240 [(set (ResTy QPR:$dst),
1241 (ResTy (IntOp (OpTy DPR:$src1),
1242 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src2),
Johnny Chen6c8648b2010-03-17 23:26:50 +00001243 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00001244class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1245 InstrItinClass itin, string OpcodeStr, string Dt,
1246 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001247 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1248 (outs QPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00001249 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001250 [(set (ResTy QPR:$dst),
1251 (ResTy (IntOp (OpTy DPR:$src1),
1252 (OpTy (NEONvduplane (OpTy DPR_8:$src2),
Johnny Chen6c8648b2010-03-17 23:26:50 +00001253 imm:$lane)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001254
1255// Wide 3-register intrinsics.
1256class N3VWInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001257 string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD,
Bob Wilson5bafff32009-06-22 23:27:02 +00001258 Intrinsic IntOp, bit Commutable>
1259 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001260 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2), IIC_VSUBiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001261 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001262 [(set QPR:$dst, (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$src2))))]> {
1263 let isCommutable = Commutable;
1264}
1265
1266// Pairwise long 2-register intrinsics, both double- and quad-register.
1267class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001268 bits<2> op17_16, bits<5> op11_7, bit op4,
1269 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001270 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1271 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001272 (ins DPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001273 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
1274class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001275 bits<2> op17_16, bits<5> op11_7, bit op4,
1276 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001277 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1278 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001279 (ins QPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001280 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
1281
1282// Pairwise long 2-register accumulate intrinsics,
1283// both double- and quad-register.
1284// The destination register is also used as the first source operand register.
1285class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001286 bits<2> op17_16, bits<5> op11_7, bit op4,
1287 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001288 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1289 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001290 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), IIC_VPALiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001291 OpcodeStr, Dt, "$dst, $src2", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001292 [(set DPR:$dst, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$src2))))]>;
1293class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001294 bits<2> op17_16, bits<5> op11_7, bit op4,
1295 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001296 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1297 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001298 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), IIC_VPALiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001299 OpcodeStr, Dt, "$dst, $src2", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001300 [(set QPR:$dst, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$src2))))]>;
1301
1302// Shift by immediate,
1303// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001304class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001305 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001306 ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001307 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001308 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001309 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001310 [(set DPR:$dst, (Ty (OpNode (Ty DPR:$src), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001311class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001312 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001313 ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001314 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001315 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001316 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001317 [(set QPR:$dst, (Ty (OpNode (Ty QPR:$src), (i32 imm:$SIMM))))]>;
1318
Johnny Chen6c8648b2010-03-17 23:26:50 +00001319// Long shift by immediate.
1320class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
1321 string OpcodeStr, string Dt,
1322 ValueType ResTy, ValueType OpTy, SDNode OpNode>
1323 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001324 (outs QPR:$dst), (ins DPR:$src, i32imm:$SIMM), N2RegVShLFrm,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001325 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Johnny Chen6c8648b2010-03-17 23:26:50 +00001326 [(set QPR:$dst, (ResTy (OpNode (OpTy DPR:$src),
1327 (i32 imm:$SIMM))))]>;
1328
Bob Wilson5bafff32009-06-22 23:27:02 +00001329// Narrow shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00001330class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001331 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001332 ValueType ResTy, ValueType OpTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001333 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001334 (outs DPR:$dst), (ins QPR:$src, i32imm:$SIMM), N2RegVShRFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001335 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001336 [(set DPR:$dst, (ResTy (OpNode (OpTy QPR:$src),
1337 (i32 imm:$SIMM))))]>;
1338
1339// Shift right by immediate and accumulate,
1340// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001341class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001342 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001343 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$dst),
Johnny Chen0a3dc102010-03-26 01:07:59 +00001344 (ins DPR:$src1, DPR:$src2, i32imm:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001345 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001346 [(set DPR:$dst, (Ty (add DPR:$src1,
1347 (Ty (ShOp DPR:$src2, (i32 imm:$SIMM))))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001348class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001349 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001350 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$dst),
Johnny Chen0a3dc102010-03-26 01:07:59 +00001351 (ins QPR:$src1, QPR:$src2, i32imm:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001352 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001353 [(set QPR:$dst, (Ty (add QPR:$src1,
1354 (Ty (ShOp QPR:$src2, (i32 imm:$SIMM))))))]>;
1355
1356// Shift by immediate and insert,
1357// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001358class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001359 Format f, string OpcodeStr, string Dt, ValueType Ty,SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001360 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$dst),
Johnny Chen0a3dc102010-03-26 01:07:59 +00001361 (ins DPR:$src1, DPR:$src2, i32imm:$SIMM), f, IIC_VSHLiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001362 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001363 [(set DPR:$dst, (Ty (ShOp DPR:$src1, DPR:$src2, (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001364class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001365 Format f, string OpcodeStr, string Dt, ValueType Ty,SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001366 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$dst),
Johnny Chen0a3dc102010-03-26 01:07:59 +00001367 (ins QPR:$src1, QPR:$src2, i32imm:$SIMM), f, IIC_VSHLiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001368 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001369 [(set QPR:$dst, (Ty (ShOp QPR:$src1, QPR:$src2, (i32 imm:$SIMM))))]>;
1370
1371// Convert, with fractional bits immediate,
1372// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001373class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001374 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00001375 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00001376 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001377 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), NVCVTFrm,
1378 IIC_VUNAD, OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001379 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001380class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001381 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00001382 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00001383 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001384 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), NVCVTFrm,
1385 IIC_VUNAQ, OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001386 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src), (i32 imm:$SIMM))))]>;
1387
1388//===----------------------------------------------------------------------===//
1389// Multiclasses
1390//===----------------------------------------------------------------------===//
1391
Bob Wilson916ac5b2009-10-03 04:44:16 +00001392// Abbreviations used in multiclass suffixes:
1393// Q = quarter int (8 bit) elements
1394// H = half int (16 bit) elements
1395// S = single int (32 bit) elements
1396// D = double int (64 bit) elements
1397
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001398// Neon 2-register vector operations -- for disassembly only.
1399
1400// First with only element sizes of 8, 16 and 32 bits:
Johnny Chen363ac582010-02-23 01:42:58 +00001401multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
1402 bits<5> op11_7, bit op4, string opc, string Dt,
1403 string asm> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001404 // 64-bit vector types.
1405 def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4,
1406 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001407 opc, !strconcat(Dt, "8"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001408 def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4,
1409 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001410 opc, !strconcat(Dt, "16"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001411 def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
1412 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001413 opc, !strconcat(Dt, "32"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001414 def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
1415 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
1416 opc, "f32", asm, "", []> {
1417 let Inst{10} = 1; // overwrite F = 1
1418 }
1419
1420 // 128-bit vector types.
1421 def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4,
1422 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001423 opc, !strconcat(Dt, "8"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001424 def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4,
1425 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001426 opc, !strconcat(Dt, "16"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001427 def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
1428 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001429 opc, !strconcat(Dt, "32"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001430 def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
1431 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
1432 opc, "f32", asm, "", []> {
1433 let Inst{10} = 1; // overwrite F = 1
1434 }
1435}
1436
Bob Wilson5bafff32009-06-22 23:27:02 +00001437// Neon 3-register vector operations.
1438
1439// First with only element sizes of 8, 16 and 32 bits:
1440multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00001441 InstrItinClass itinD16, InstrItinClass itinD32,
1442 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001443 string OpcodeStr, string Dt,
1444 SDNode OpNode, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001445 // 64-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00001446 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001447 OpcodeStr, !strconcat(Dt, "8"),
1448 v8i8, v8i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001449 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001450 OpcodeStr, !strconcat(Dt, "16"),
1451 v4i16, v4i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001452 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001453 OpcodeStr, !strconcat(Dt, "32"),
1454 v2i32, v2i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001455
1456 // 128-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00001457 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001458 OpcodeStr, !strconcat(Dt, "8"),
1459 v16i8, v16i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001460 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001461 OpcodeStr, !strconcat(Dt, "16"),
1462 v8i16, v8i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001463 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001464 OpcodeStr, !strconcat(Dt, "32"),
1465 v4i32, v4i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001466}
1467
Evan Chengf81bf152009-11-23 21:57:23 +00001468multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, string Dt, SDNode ShOp> {
1469 def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
1470 v4i16, ShOp>;
1471 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00001472 v2i32, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00001473 def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
Evan Chengac0869d2009-11-21 06:21:52 +00001474 v8i16, v4i16, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00001475 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00001476 v4i32, v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001477}
1478
Bob Wilson5bafff32009-06-22 23:27:02 +00001479// ....then also with element size 64 bits:
1480multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00001481 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001482 string OpcodeStr, string Dt,
1483 SDNode OpNode, bit Commutable = 0>
David Goodwin127221f2009-09-23 21:38:08 +00001484 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001485 OpcodeStr, Dt, OpNode, Commutable> {
David Goodwin127221f2009-09-23 21:38:08 +00001486 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
Evan Chengf81bf152009-11-23 21:57:23 +00001487 OpcodeStr, !strconcat(Dt, "64"),
1488 v1i64, v1i64, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001489 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001490 OpcodeStr, !strconcat(Dt, "64"),
1491 v2i64, v2i64, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001492}
1493
1494
1495// Neon Narrowing 2-register vector intrinsics,
1496// source operand element sizes of 16, 32 and 64 bits:
1497multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwin127221f2009-09-23 21:38:08 +00001498 bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001499 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001500 Intrinsic IntOp> {
1501 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001502 itin, OpcodeStr, !strconcat(Dt, "16"),
1503 v8i8, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001504 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001505 itin, OpcodeStr, !strconcat(Dt, "32"),
1506 v4i16, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001507 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001508 itin, OpcodeStr, !strconcat(Dt, "64"),
1509 v2i32, v2i64, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001510}
1511
1512
1513// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
1514// source operand element sizes of 16, 32 and 64 bits:
Bob Wilson507df402009-10-21 02:15:46 +00001515multiclass N2VLInt_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001516 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001517 def v8i16 : N2VLInt<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001518 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001519 def v4i32 : N2VLInt<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001520 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001521 def v2i64 : N2VLInt<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001522 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001523}
1524
1525
1526// Neon 3-register vector intrinsics.
1527
1528// First with only element sizes of 16 and 32 bits:
1529multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00001530 InstrItinClass itinD16, InstrItinClass itinD32,
1531 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001532 string OpcodeStr, string Dt,
1533 Intrinsic IntOp, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001534 // 64-bit vector types.
Evan Chengac0869d2009-11-21 06:21:52 +00001535 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001536 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001537 v4i16, v4i16, IntOp, Commutable>;
Evan Chengac0869d2009-11-21 06:21:52 +00001538 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001539 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001540 v2i32, v2i32, IntOp, Commutable>;
1541
1542 // 128-bit vector types.
Evan Chengac0869d2009-11-21 06:21:52 +00001543 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001544 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001545 v8i16, v8i16, IntOp, Commutable>;
Evan Chengac0869d2009-11-21 06:21:52 +00001546 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001547 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001548 v4i32, v4i32, IntOp, Commutable>;
1549}
1550
David Goodwin658ea602009-09-25 18:38:29 +00001551multiclass N3VIntSL_HS<bits<4> op11_8,
1552 InstrItinClass itinD16, InstrItinClass itinD32,
1553 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001554 string OpcodeStr, string Dt, Intrinsic IntOp> {
Evan Chengac0869d2009-11-21 06:21:52 +00001555 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001556 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00001557 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001558 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00001559 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001560 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00001561 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001562 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001563}
1564
Bob Wilson5bafff32009-06-22 23:27:02 +00001565// ....then also with element size of 8 bits:
1566multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00001567 InstrItinClass itinD16, InstrItinClass itinD32,
1568 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001569 string OpcodeStr, string Dt,
1570 Intrinsic IntOp, bit Commutable = 0>
David Goodwin658ea602009-09-25 18:38:29 +00001571 : N3VInt_HS<op24, op23, op11_8, op4, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001572 OpcodeStr, Dt, IntOp, Commutable> {
David Goodwin658ea602009-09-25 18:38:29 +00001573 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001574 OpcodeStr, !strconcat(Dt, "8"),
1575 v8i8, v8i8, IntOp, Commutable>;
David Goodwin658ea602009-09-25 18:38:29 +00001576 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001577 OpcodeStr, !strconcat(Dt, "8"),
1578 v16i8, v16i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001579}
1580
1581// ....then also with element size of 64 bits:
1582multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00001583 InstrItinClass itinD16, InstrItinClass itinD32,
1584 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001585 string OpcodeStr, string Dt,
1586 Intrinsic IntOp, bit Commutable = 0>
David Goodwin658ea602009-09-25 18:38:29 +00001587 : N3VInt_QHS<op24, op23, op11_8, op4, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001588 OpcodeStr, Dt, IntOp, Commutable> {
David Goodwin658ea602009-09-25 18:38:29 +00001589 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001590 OpcodeStr, !strconcat(Dt, "64"),
1591 v1i64, v1i64, IntOp, Commutable>;
David Goodwin658ea602009-09-25 18:38:29 +00001592 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001593 OpcodeStr, !strconcat(Dt, "64"),
1594 v2i64, v2i64, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001595}
1596
Johnny Chenc6e704d2010-03-26 21:26:28 +00001597// N3VSh_QHSD is similar to N3VInt_QHSD, except that it is for 3-Register Vector
1598// Shift Instructions (N3RegVShFrm), which do not follow the N3RegFrm's operand
1599// order of D:Vd N:Vn M:Vm.
1600//
1601// The operand order of N3RegVShFrm is D:Vd M:Vm N:Vn (notice that M:Vm is the
1602// first src operand).
1603class N3VDSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1604 InstrItinClass itin, string OpcodeStr, string Dt,
1605 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
1606 : N3Vf<op24, op23, op21_20, op11_8, 0, op4,
1607 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegVShFrm,
1608 itin, OpcodeStr, Dt, "$dst, $src1, $src2", "",
1609 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1), (OpTy DPR:$src2))))]> {
1610 let isCommutable = Commutable;
1611}
1612class N3VQSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1613 InstrItinClass itin, string OpcodeStr, string Dt,
1614 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
1615 : N3Vf<op24, op23, op21_20, op11_8, 1, op4,
1616 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), N3RegVShFrm,
1617 itin, OpcodeStr, Dt, "$dst, $src1, $src2", "",
1618 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1), (OpTy QPR:$src2))))]> {
1619 let isCommutable = Commutable;
1620}
1621multiclass N3VSh_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
1622 InstrItinClass itinD16, InstrItinClass itinD32,
1623 InstrItinClass itinQ16, InstrItinClass itinQ32,
1624 string OpcodeStr, string Dt,
1625 Intrinsic IntOp, bit Commutable> {
1626 def v4i16 : N3VDSh<op24, op23, 0b01, op11_8, op4, itinD16,
1627 OpcodeStr, !strconcat(Dt, "16"),
1628 v4i16, v4i16, IntOp, Commutable>;
1629 def v2i32 : N3VDSh<op24, op23, 0b10, op11_8, op4, itinD32,
1630 OpcodeStr, !strconcat(Dt, "32"),
1631 v2i32, v2i32, IntOp, Commutable>;
1632 def v8i16 : N3VQSh<op24, op23, 0b01, op11_8, op4, itinQ16,
1633 OpcodeStr, !strconcat(Dt, "16"),
1634 v8i16, v8i16, IntOp, Commutable>;
1635 def v4i32 : N3VQSh<op24, op23, 0b10, op11_8, op4, itinQ32,
1636 OpcodeStr, !strconcat(Dt, "32"),
1637 v4i32, v4i32, IntOp, Commutable>;
1638 def v8i8 : N3VDSh<op24, op23, 0b00, op11_8, op4, itinD16,
1639 OpcodeStr, !strconcat(Dt, "8"),
1640 v8i8, v8i8, IntOp, Commutable>;
1641 def v16i8 : N3VQSh<op24, op23, 0b00, op11_8, op4, itinQ16,
1642 OpcodeStr, !strconcat(Dt, "8"),
1643 v16i8, v16i8, IntOp, Commutable>;
1644 def v1i64 : N3VDSh<op24, op23, 0b11, op11_8, op4,
1645 itinD32, OpcodeStr, !strconcat(Dt, "64"),
1646 v1i64, v1i64, IntOp, Commutable>;
1647 def v2i64 : N3VQSh<op24, op23, 0b11, op11_8, op4,
1648 itinQ32, OpcodeStr, !strconcat(Dt, "64"),
1649 v2i64, v2i64, IntOp, Commutable>;
1650}
Bob Wilson5bafff32009-06-22 23:27:02 +00001651
1652// Neon Narrowing 3-register vector intrinsics,
1653// source operand element sizes of 16, 32 and 64 bits:
1654multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001655 string OpcodeStr, string Dt,
1656 Intrinsic IntOp, bit Commutable = 0> {
1657 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4,
1658 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001659 v8i8, v8i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00001660 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4,
1661 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001662 v4i16, v4i32, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00001663 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4,
1664 OpcodeStr, !strconcat(Dt, "64"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001665 v2i32, v2i64, IntOp, Commutable>;
1666}
1667
1668
1669// Neon Long 3-register vector intrinsics.
1670
1671// First with only element sizes of 16 and 32 bits:
1672multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001673 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001674 Intrinsic IntOp, bit Commutable = 0> {
1675 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001676 OpcodeStr, !strconcat(Dt, "16"),
1677 v4i32, v4i16, IntOp, Commutable>;
David Goodwin658ea602009-09-25 18:38:29 +00001678 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001679 OpcodeStr, !strconcat(Dt, "32"),
1680 v2i64, v2i32, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001681}
1682
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001683multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001684 InstrItinClass itin, string OpcodeStr, string Dt,
1685 Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00001686 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001687 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001688 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001689 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001690}
1691
Bob Wilson5bafff32009-06-22 23:27:02 +00001692// ....then also with element size of 8 bits:
1693multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001694 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001695 Intrinsic IntOp, bit Commutable = 0>
Evan Chengf81bf152009-11-23 21:57:23 +00001696 : N3VLInt_HS<op24, op23, op11_8, op4, itin, OpcodeStr, Dt,
1697 IntOp, Commutable> {
David Goodwin658ea602009-09-25 18:38:29 +00001698 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001699 OpcodeStr, !strconcat(Dt, "8"),
1700 v8i16, v8i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001701}
1702
1703
1704// Neon Wide 3-register vector intrinsics,
1705// source operand element sizes of 8, 16 and 32 bits:
1706multiclass N3VWInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001707 string OpcodeStr, string Dt,
1708 Intrinsic IntOp, bit Commutable = 0> {
1709 def v8i16 : N3VWInt<op24, op23, 0b00, op11_8, op4,
1710 OpcodeStr, !strconcat(Dt, "8"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001711 v8i16, v8i8, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00001712 def v4i32 : N3VWInt<op24, op23, 0b01, op11_8, op4,
1713 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001714 v4i32, v4i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00001715 def v2i64 : N3VWInt<op24, op23, 0b10, op11_8, op4,
1716 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001717 v2i64, v2i32, IntOp, Commutable>;
1718}
1719
1720
1721// Neon Multiply-Op vector operations,
1722// element sizes of 8, 16 and 32 bits:
1723multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00001724 InstrItinClass itinD16, InstrItinClass itinD32,
1725 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001726 string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001727 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00001728 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001729 OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00001730 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001731 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00001732 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001733 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001734
1735 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00001736 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001737 OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00001738 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001739 OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00001740 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001741 OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001742}
1743
David Goodwin658ea602009-09-25 18:38:29 +00001744multiclass N3VMulOpSL_HS<bits<4> op11_8,
1745 InstrItinClass itinD16, InstrItinClass itinD32,
1746 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001747 string OpcodeStr, string Dt, SDNode ShOp> {
David Goodwin658ea602009-09-25 18:38:29 +00001748 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001749 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001750 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001751 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001752 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001753 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16,
1754 mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001755 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001756 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32,
1757 mul, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001758}
Bob Wilson5bafff32009-06-22 23:27:02 +00001759
1760// Neon 3-argument intrinsics,
1761// element sizes of 8, 16 and 32 bits:
1762multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001763 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001764 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00001765 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, IIC_VMACi16D,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001766 OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001767 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, IIC_VMACi16D,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001768 OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001769 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, IIC_VMACi32D,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001770 OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001771
1772 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00001773 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, IIC_VMACi16Q,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001774 OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001775 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, IIC_VMACi16Q,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001776 OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001777 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, IIC_VMACi32Q,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001778 OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001779}
1780
1781
1782// Neon Long 3-argument intrinsics.
1783
1784// First with only element sizes of 16 and 32 bits:
1785multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001786 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00001787 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00001788 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001789 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00001790 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001791}
1792
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001793multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001794 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00001795 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00001796 OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001797 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00001798 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001799}
1800
Bob Wilson5bafff32009-06-22 23:27:02 +00001801// ....then also with element size of 8 bits:
1802multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001803 string OpcodeStr, string Dt, Intrinsic IntOp>
1804 : N3VLInt3_HS<op24, op23, op11_8, op4, OpcodeStr, Dt, IntOp> {
Bob Wilson6f122622009-10-15 21:57:47 +00001805 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00001806 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001807}
1808
1809
1810// Neon 2-register vector intrinsics,
1811// element sizes of 8, 16 and 32 bits:
1812multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwin127221f2009-09-23 21:38:08 +00001813 bits<5> op11_7, bit op4,
1814 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001815 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001816 // 64-bit vector types.
1817 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001818 itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001819 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001820 itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001821 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001822 itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001823
1824 // 128-bit vector types.
1825 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001826 itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001827 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001828 itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001829 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001830 itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001831}
1832
1833
1834// Neon Pairwise long 2-register intrinsics,
1835// element sizes of 8, 16 and 32 bits:
1836multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
1837 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001838 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001839 // 64-bit vector types.
1840 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001841 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001842 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001843 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001844 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001845 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001846
1847 // 128-bit vector types.
1848 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001849 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001850 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001851 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001852 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001853 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001854}
1855
1856
1857// Neon Pairwise long 2-register accumulate intrinsics,
1858// element sizes of 8, 16 and 32 bits:
1859multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
1860 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001861 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001862 // 64-bit vector types.
1863 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001864 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001865 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001866 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001867 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001868 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001869
1870 // 128-bit vector types.
1871 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001872 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001873 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001874 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001875 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001876 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001877}
1878
1879
1880// Neon 2-register vector shift by immediate,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001881// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00001882// element sizes of 8, 16, 32 and 64 bits:
1883multiclass N2VSh_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001884 InstrItinClass itin, string OpcodeStr, string Dt,
1885 SDNode OpNode, Format f> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001886 // 64-bit vector types.
Johnny Chen0a3dc102010-03-26 01:07:59 +00001887 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001888 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001889 let Inst{21-19} = 0b001; // imm6 = 001xxx
1890 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00001891 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001892 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001893 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1894 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00001895 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001896 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001897 let Inst{21} = 0b1; // imm6 = 1xxxxx
1898 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00001899 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001900 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00001901 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001902
1903 // 128-bit vector types.
Johnny Chen0a3dc102010-03-26 01:07:59 +00001904 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001905 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001906 let Inst{21-19} = 0b001; // imm6 = 001xxx
1907 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00001908 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001909 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001910 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1911 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00001912 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001913 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001914 let Inst{21} = 0b1; // imm6 = 1xxxxx
1915 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00001916 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001917 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00001918 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001919}
1920
Bob Wilson5bafff32009-06-22 23:27:02 +00001921// Neon Shift-Accumulate vector operations,
1922// element sizes of 8, 16, 32 and 64 bits:
1923multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001924 string OpcodeStr, string Dt, SDNode ShOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001925 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001926 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001927 OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001928 let Inst{21-19} = 0b001; // imm6 = 001xxx
1929 }
1930 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001931 OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001932 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1933 }
1934 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001935 OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001936 let Inst{21} = 0b1; // imm6 = 1xxxxx
1937 }
1938 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001939 OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001940 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001941
1942 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001943 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001944 OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001945 let Inst{21-19} = 0b001; // imm6 = 001xxx
1946 }
1947 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001948 OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001949 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1950 }
1951 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001952 OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001953 let Inst{21} = 0b1; // imm6 = 1xxxxx
1954 }
1955 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001956 OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001957 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001958}
1959
1960
1961// Neon Shift-Insert vector operations,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001962// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00001963// element sizes of 8, 16, 32 and 64 bits:
1964multiclass N2VShIns_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001965 string OpcodeStr, SDNode ShOp,
1966 Format f> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001967 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001968 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001969 f, OpcodeStr, "8", v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001970 let Inst{21-19} = 0b001; // imm6 = 001xxx
1971 }
1972 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001973 f, OpcodeStr, "16", v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001974 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1975 }
1976 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001977 f, OpcodeStr, "32", v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001978 let Inst{21} = 0b1; // imm6 = 1xxxxx
1979 }
1980 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001981 f, OpcodeStr, "64", v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001982 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001983
1984 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001985 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001986 f, OpcodeStr, "8", v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001987 let Inst{21-19} = 0b001; // imm6 = 001xxx
1988 }
1989 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001990 f, OpcodeStr, "16", v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001991 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1992 }
1993 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001994 f, OpcodeStr, "32", v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001995 let Inst{21} = 0b1; // imm6 = 1xxxxx
1996 }
1997 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001998 f, OpcodeStr, "64", v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001999 // imm6 = xxxxxx
2000}
2001
2002// Neon Shift Long operations,
2003// element sizes of 8, 16, 32 bits:
2004multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00002005 bit op4, string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002006 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002007 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002008 let Inst{21-19} = 0b001; // imm6 = 001xxx
2009 }
2010 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002011 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002012 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2013 }
2014 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002015 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002016 let Inst{21} = 0b1; // imm6 = 1xxxxx
2017 }
2018}
2019
2020// Neon Shift Narrow operations,
2021// element sizes of 16, 32, 64 bits:
2022multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00002023 bit op4, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson507df402009-10-21 02:15:46 +00002024 SDNode OpNode> {
2025 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002026 OpcodeStr, !strconcat(Dt, "16"), v8i8, v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002027 let Inst{21-19} = 0b001; // imm6 = 001xxx
2028 }
2029 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002030 OpcodeStr, !strconcat(Dt, "32"), v4i16, v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002031 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2032 }
2033 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002034 OpcodeStr, !strconcat(Dt, "64"), v2i32, v2i64, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002035 let Inst{21} = 0b1; // imm6 = 1xxxxx
2036 }
Bob Wilson5bafff32009-06-22 23:27:02 +00002037}
2038
2039//===----------------------------------------------------------------------===//
2040// Instruction Definitions.
2041//===----------------------------------------------------------------------===//
2042
2043// Vector Add Operations.
2044
2045// VADD : Vector Add (integer and floating-point)
Evan Chengf81bf152009-11-23 21:57:23 +00002046defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i",
Evan Chengac0869d2009-11-21 06:21:52 +00002047 add, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002048def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002049 v2f32, v2f32, fadd, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002050def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002051 v4f32, v4f32, fadd, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002052// VADDL : Vector Add Long (Q = D + D)
Evan Chengf81bf152009-11-23 21:57:23 +00002053defm VADDLs : N3VLInt_QHS<0,1,0b0000,0, IIC_VSHLiD, "vaddl", "s",
Evan Chengac0869d2009-11-21 06:21:52 +00002054 int_arm_neon_vaddls, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002055defm VADDLu : N3VLInt_QHS<1,1,0b0000,0, IIC_VSHLiD, "vaddl", "u",
Evan Chengac0869d2009-11-21 06:21:52 +00002056 int_arm_neon_vaddlu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002057// VADDW : Vector Add Wide (Q = Q + D)
Evan Chengf81bf152009-11-23 21:57:23 +00002058defm VADDWs : N3VWInt_QHS<0,1,0b0001,0, "vaddw", "s", int_arm_neon_vaddws, 0>;
2059defm VADDWu : N3VWInt_QHS<1,1,0b0001,0, "vaddw", "u", int_arm_neon_vaddwu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002060// VHADD : Vector Halving Add
David Goodwin658ea602009-09-25 18:38:29 +00002061defm VHADDs : N3VInt_QHS<0,0,0b0000,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002062 IIC_VBINi4Q, "vhadd", "s", int_arm_neon_vhadds, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00002063defm VHADDu : N3VInt_QHS<1,0,0b0000,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002064 IIC_VBINi4Q, "vhadd", "u", int_arm_neon_vhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002065// VRHADD : Vector Rounding Halving Add
David Goodwin658ea602009-09-25 18:38:29 +00002066defm VRHADDs : N3VInt_QHS<0,0,0b0001,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002067 IIC_VBINi4Q, "vrhadd", "s", int_arm_neon_vrhadds, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00002068defm VRHADDu : N3VInt_QHS<1,0,0b0001,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002069 IIC_VBINi4Q, "vrhadd", "u", int_arm_neon_vrhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002070// VQADD : Vector Saturating Add
David Goodwin658ea602009-09-25 18:38:29 +00002071defm VQADDs : N3VInt_QHSD<0,0,0b0000,1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002072 IIC_VBINi4Q, "vqadd", "s", int_arm_neon_vqadds, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00002073defm VQADDu : N3VInt_QHSD<1,0,0b0000,1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002074 IIC_VBINi4Q, "vqadd", "u", int_arm_neon_vqaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002075// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002076defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i",
2077 int_arm_neon_vaddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002078// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002079defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i",
2080 int_arm_neon_vraddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002081
2082// Vector Multiply Operations.
2083
2084// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00002085defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002086 IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>;
2087def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, IIC_VMULi16D, "vmul", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00002088 v8i8, v8i8, int_arm_neon_vmulp, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002089def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, IIC_VMULi16Q, "vmul", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00002090 v16i8, v16i8, int_arm_neon_vmulp, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002091def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VBIND, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00002092 v2f32, v2f32, fmul, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002093def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VBINQ, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00002094 v4f32, v4f32, fmul, 1>;
2095defm VMULsl : N3VSL_HS<0b1000, "vmul", "i", mul>;
2096def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>;
2097def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32,
2098 v2f32, fmul>;
2099
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002100def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
2101 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
2102 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
2103 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002104 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002105 (SubReg_i16_lane imm:$lane)))>;
2106def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
2107 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
2108 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
2109 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002110 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002111 (SubReg_i32_lane imm:$lane)))>;
2112def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
2113 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
2114 (v4f32 (VMULslfq (v4f32 QPR:$src1),
2115 (v2f32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002116 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002117 (SubReg_i32_lane imm:$lane)))>;
2118
Bob Wilson5bafff32009-06-22 23:27:02 +00002119// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
David Goodwin658ea602009-09-25 18:38:29 +00002120defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, IIC_VMULi16D, IIC_VMULi32D,
2121 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002122 "vqdmulh", "s", int_arm_neon_vqdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00002123defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
2124 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002125 "vqdmulh", "s", int_arm_neon_vqdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002126def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002127 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
2128 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002129 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
2130 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002131 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002132 (SubReg_i16_lane imm:$lane)))>;
2133def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002134 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
2135 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002136 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
2137 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002138 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002139 (SubReg_i32_lane imm:$lane)))>;
2140
Bob Wilson5bafff32009-06-22 23:27:02 +00002141// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
David Goodwin658ea602009-09-25 18:38:29 +00002142defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, IIC_VMULi16D, IIC_VMULi32D,
2143 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002144 "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00002145defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
2146 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002147 "vqrdmulh", "s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002148def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002149 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
2150 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002151 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
2152 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002153 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002154 (SubReg_i16_lane imm:$lane)))>;
2155def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002156 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
2157 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002158 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
2159 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002160 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002161 (SubReg_i32_lane imm:$lane)))>;
2162
Bob Wilson5bafff32009-06-22 23:27:02 +00002163// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Evan Chengf81bf152009-11-23 21:57:23 +00002164defm VMULLs : N3VLInt_QHS<0,1,0b1100,0, IIC_VMULi16D, "vmull", "s",
Evan Chengac0869d2009-11-21 06:21:52 +00002165 int_arm_neon_vmulls, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002166defm VMULLu : N3VLInt_QHS<1,1,0b1100,0, IIC_VMULi16D, "vmull", "u",
Evan Chengac0869d2009-11-21 06:21:52 +00002167 int_arm_neon_vmullu, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002168def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00002169 v8i16, v8i8, int_arm_neon_vmullp, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002170defm VMULLsls : N3VLIntSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s",
Evan Chengac0869d2009-11-21 06:21:52 +00002171 int_arm_neon_vmulls>;
Evan Chengf81bf152009-11-23 21:57:23 +00002172defm VMULLslu : N3VLIntSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u",
Evan Chengac0869d2009-11-21 06:21:52 +00002173 int_arm_neon_vmullu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002174
Bob Wilson5bafff32009-06-22 23:27:02 +00002175// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Evan Chengf81bf152009-11-23 21:57:23 +00002176defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, "vqdmull", "s",
Evan Chengac0869d2009-11-21 06:21:52 +00002177 int_arm_neon_vqdmull, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002178defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D, "vqdmull", "s",
Evan Chengac0869d2009-11-21 06:21:52 +00002179 int_arm_neon_vqdmull>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002180
2181// Vector Multiply-Accumulate and Multiply-Subtract Operations.
2182
2183// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin658ea602009-09-25 18:38:29 +00002184defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002185 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
2186def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002187 v2f32, fmul, fadd>;
Evan Chengf81bf152009-11-23 21:57:23 +00002188def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002189 v4f32, fmul, fadd>;
David Goodwin658ea602009-09-25 18:38:29 +00002190defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002191 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
2192def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002193 v2f32, fmul, fadd>;
Evan Chengf81bf152009-11-23 21:57:23 +00002194def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002195 v4f32, v2f32, fmul, fadd>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002196
2197def : Pat<(v8i16 (add (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002198 (mul (v8i16 QPR:$src2),
2199 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
2200 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002201 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002202 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002203 (SubReg_i16_lane imm:$lane)))>;
2204
2205def : Pat<(v4i32 (add (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002206 (mul (v4i32 QPR:$src2),
2207 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
2208 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002209 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002210 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002211 (SubReg_i32_lane imm:$lane)))>;
2212
2213def : Pat<(v4f32 (fadd (v4f32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002214 (fmul (v4f32 QPR:$src2),
2215 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002216 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
2217 (v4f32 QPR:$src2),
2218 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002219 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002220 (SubReg_i32_lane imm:$lane)))>;
2221
Bob Wilson5bafff32009-06-22 23:27:02 +00002222// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
Evan Chengf81bf152009-11-23 21:57:23 +00002223defm VMLALs : N3VLInt3_QHS<0,1,0b1000,0, "vmlal", "s", int_arm_neon_vmlals>;
2224defm VMLALu : N3VLInt3_QHS<1,1,0b1000,0, "vmlal", "u", int_arm_neon_vmlalu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002225
Evan Chengf81bf152009-11-23 21:57:23 +00002226defm VMLALsls : N3VLInt3SL_HS<0, 0b0010, "vmlal", "s", int_arm_neon_vmlals>;
2227defm VMLALslu : N3VLInt3SL_HS<1, 0b0010, "vmlal", "u", int_arm_neon_vmlalu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002228
Bob Wilson5bafff32009-06-22 23:27:02 +00002229// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
Evan Chengf81bf152009-11-23 21:57:23 +00002230defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, "vqdmlal", "s",
2231 int_arm_neon_vqdmlal>;
2232defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002233
Bob Wilson5bafff32009-06-22 23:27:02 +00002234// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson8f07b9e2009-10-03 04:41:21 +00002235defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002236 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
2237def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002238 v2f32, fmul, fsub>;
Evan Chengf81bf152009-11-23 21:57:23 +00002239def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002240 v4f32, fmul, fsub>;
David Goodwin658ea602009-09-25 18:38:29 +00002241defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002242 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
2243def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002244 v2f32, fmul, fsub>;
Evan Chengf81bf152009-11-23 21:57:23 +00002245def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002246 v4f32, v2f32, fmul, fsub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002247
2248def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002249 (mul (v8i16 QPR:$src2),
2250 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
2251 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002252 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002253 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002254 (SubReg_i16_lane imm:$lane)))>;
2255
2256def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002257 (mul (v4i32 QPR:$src2),
2258 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
2259 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002260 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002261 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002262 (SubReg_i32_lane imm:$lane)))>;
2263
2264def : Pat<(v4f32 (fsub (v4f32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002265 (fmul (v4f32 QPR:$src2),
2266 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
2267 (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002268 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002269 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002270 (SubReg_i32_lane imm:$lane)))>;
2271
Bob Wilson5bafff32009-06-22 23:27:02 +00002272// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
Evan Chengf81bf152009-11-23 21:57:23 +00002273defm VMLSLs : N3VLInt3_QHS<0,1,0b1010,0, "vmlsl", "s", int_arm_neon_vmlsls>;
2274defm VMLSLu : N3VLInt3_QHS<1,1,0b1010,0, "vmlsl", "u", int_arm_neon_vmlslu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002275
Evan Chengf81bf152009-11-23 21:57:23 +00002276defm VMLSLsls : N3VLInt3SL_HS<0, 0b0110, "vmlsl", "s", int_arm_neon_vmlsls>;
2277defm VMLSLslu : N3VLInt3SL_HS<1, 0b0110, "vmlsl", "u", int_arm_neon_vmlslu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002278
Bob Wilson5bafff32009-06-22 23:27:02 +00002279// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
Evan Chengf81bf152009-11-23 21:57:23 +00002280defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, "vqdmlsl", "s",
2281 int_arm_neon_vqdmlsl>;
2282defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002283
2284// Vector Subtract Operations.
2285
2286// VSUB : Vector Subtract (integer and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00002287defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002288 "vsub", "i", sub, 0>;
2289def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002290 v2f32, v2f32, fsub, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002291def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002292 v4f32, v4f32, fsub, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002293// VSUBL : Vector Subtract Long (Q = D - D)
Evan Chengf81bf152009-11-23 21:57:23 +00002294defm VSUBLs : N3VLInt_QHS<0,1,0b0010,0, IIC_VSHLiD, "vsubl", "s",
Evan Chengac0869d2009-11-21 06:21:52 +00002295 int_arm_neon_vsubls, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002296defm VSUBLu : N3VLInt_QHS<1,1,0b0010,0, IIC_VSHLiD, "vsubl", "u",
Evan Chengac0869d2009-11-21 06:21:52 +00002297 int_arm_neon_vsublu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002298// VSUBW : Vector Subtract Wide (Q = Q - D)
Evan Chengf81bf152009-11-23 21:57:23 +00002299defm VSUBWs : N3VWInt_QHS<0,1,0b0011,0, "vsubw", "s", int_arm_neon_vsubws, 0>;
2300defm VSUBWu : N3VWInt_QHS<1,1,0b0011,0, "vsubw", "u", int_arm_neon_vsubwu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002301// VHSUB : Vector Halving Subtract
Evan Chengac0869d2009-11-21 06:21:52 +00002302defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, IIC_VBINi4D, IIC_VBINi4D,
2303 IIC_VBINi4Q, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002304 "vhsub", "s", int_arm_neon_vhsubs, 0>;
Evan Chengac0869d2009-11-21 06:21:52 +00002305defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, IIC_VBINi4D, IIC_VBINi4D,
2306 IIC_VBINi4Q, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002307 "vhsub", "u", int_arm_neon_vhsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002308// VQSUB : Vector Saturing Subtract
Evan Chengac0869d2009-11-21 06:21:52 +00002309defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, IIC_VBINi4D, IIC_VBINi4D,
2310 IIC_VBINi4Q, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002311 "vqsub", "s", int_arm_neon_vqsubs, 0>;
Evan Chengac0869d2009-11-21 06:21:52 +00002312defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, IIC_VBINi4D, IIC_VBINi4D,
2313 IIC_VBINi4Q, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002314 "vqsub", "u", int_arm_neon_vqsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002315// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002316defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i",
2317 int_arm_neon_vsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002318// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002319defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i",
2320 int_arm_neon_vrsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002321
2322// Vector Comparisons.
2323
2324// VCEQ : Vector Compare Equal
David Goodwin127221f2009-09-23 21:38:08 +00002325defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002326 IIC_VBINi4Q, "vceq", "i", NEONvceq, 1>;
2327def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002328 NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002329def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002330 NEONvceq, 1>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002331// For disassembly only.
Johnny Chen363ac582010-02-23 01:42:58 +00002332defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i",
2333 "$dst, $src, #0">;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002334
Bob Wilson5bafff32009-06-22 23:27:02 +00002335// VCGE : Vector Compare Greater Than or Equal
David Goodwin127221f2009-09-23 21:38:08 +00002336defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002337 IIC_VBINi4Q, "vcge", "s", NEONvcge, 0>;
David Goodwin127221f2009-09-23 21:38:08 +00002338defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002339 IIC_VBINi4Q, "vcge", "u", NEONvcgeu, 0>;
Johnny Chen69631b12010-03-24 21:25:07 +00002340def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", v2i32, v2f32,
2341 NEONvcge, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002342def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002343 NEONvcge, 0>;
Johnny Chen363ac582010-02-23 01:42:58 +00002344// For disassembly only.
2345defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s",
2346 "$dst, $src, #0">;
2347// For disassembly only.
2348defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s",
2349 "$dst, $src, #0">;
2350
Bob Wilson5bafff32009-06-22 23:27:02 +00002351// VCGT : Vector Compare Greater Than
David Goodwin127221f2009-09-23 21:38:08 +00002352defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002353 IIC_VBINi4Q, "vcgt", "s", NEONvcgt, 0>;
David Goodwin127221f2009-09-23 21:38:08 +00002354defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002355 IIC_VBINi4Q, "vcgt", "u", NEONvcgtu, 0>;
2356def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002357 NEONvcgt, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002358def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002359 NEONvcgt, 0>;
Johnny Chen363ac582010-02-23 01:42:58 +00002360// For disassembly only.
2361defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s",
2362 "$dst, $src, #0">;
2363// For disassembly only.
2364defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s",
2365 "$dst, $src, #0">;
2366
Bob Wilson5bafff32009-06-22 23:27:02 +00002367// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Evan Chengf81bf152009-11-23 21:57:23 +00002368def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, IIC_VBIND, "vacge", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002369 v2i32, v2f32, int_arm_neon_vacged, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002370def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, IIC_VBINQ, "vacge", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002371 v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002372// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Evan Chengf81bf152009-11-23 21:57:23 +00002373def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, IIC_VBIND, "vacgt", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002374 v2i32, v2f32, int_arm_neon_vacgtd, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002375def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, IIC_VBINQ, "vacgt", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002376 v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002377// VTST : Vector Test Bits
David Goodwin127221f2009-09-23 21:38:08 +00002378defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Bob Wilson3a4a8322010-01-17 06:35:17 +00002379 IIC_VBINi4Q, "vtst", "", NEONvtst, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002380
2381// Vector Bitwise Operations.
2382
2383// VAND : Vector Bitwise AND
Evan Chengf81bf152009-11-23 21:57:23 +00002384def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
2385 v2i32, v2i32, and, 1>;
2386def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
2387 v4i32, v4i32, and, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002388
2389// VEOR : Vector Bitwise Exclusive OR
Evan Chengf81bf152009-11-23 21:57:23 +00002390def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
2391 v2i32, v2i32, xor, 1>;
2392def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
2393 v4i32, v4i32, xor, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002394
2395// VORR : Vector Bitwise OR
Evan Chengf81bf152009-11-23 21:57:23 +00002396def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
2397 v2i32, v2i32, or, 1>;
2398def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
2399 v4i32, v4i32, or, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002400
2401// VBIC : Vector Bitwise Bit Clear (AND NOT)
Evan Chengf81bf152009-11-23 21:57:23 +00002402def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwin127221f2009-09-23 21:38:08 +00002403 (ins DPR:$src1, DPR:$src2), IIC_VBINiD,
Evan Chengf81bf152009-11-23 21:57:23 +00002404 "vbic", "$dst, $src1, $src2", "",
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002405 [(set DPR:$dst, (v2i32 (and DPR:$src1,
2406 (vnot_conv DPR:$src2))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002407def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002408 (ins QPR:$src1, QPR:$src2), IIC_VBINiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002409 "vbic", "$dst, $src1, $src2", "",
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002410 [(set QPR:$dst, (v4i32 (and QPR:$src1,
2411 (vnot_conv QPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002412
2413// VORN : Vector Bitwise OR NOT
Evan Chengf81bf152009-11-23 21:57:23 +00002414def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwin127221f2009-09-23 21:38:08 +00002415 (ins DPR:$src1, DPR:$src2), IIC_VBINiD,
Evan Chengf81bf152009-11-23 21:57:23 +00002416 "vorn", "$dst, $src1, $src2", "",
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002417 [(set DPR:$dst, (v2i32 (or DPR:$src1,
2418 (vnot_conv DPR:$src2))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002419def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002420 (ins QPR:$src1, QPR:$src2), IIC_VBINiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002421 "vorn", "$dst, $src1, $src2", "",
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002422 [(set QPR:$dst, (v4i32 (or QPR:$src1,
2423 (vnot_conv QPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002424
2425// VMVN : Vector Bitwise NOT
Evan Chengf81bf152009-11-23 21:57:23 +00002426def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
David Goodwin658ea602009-09-25 18:38:29 +00002427 (outs DPR:$dst), (ins DPR:$src), IIC_VSHLiD,
Evan Chengf81bf152009-11-23 21:57:23 +00002428 "vmvn", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002429 [(set DPR:$dst, (v2i32 (vnot DPR:$src)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002430def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
David Goodwin658ea602009-09-25 18:38:29 +00002431 (outs QPR:$dst), (ins QPR:$src), IIC_VSHLiD,
Evan Chengf81bf152009-11-23 21:57:23 +00002432 "vmvn", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002433 [(set QPR:$dst, (v4i32 (vnot QPR:$src)))]>;
2434def : Pat<(v2i32 (vnot_conv DPR:$src)), (VMVNd DPR:$src)>;
2435def : Pat<(v4i32 (vnot_conv QPR:$src)), (VMVNq QPR:$src)>;
2436
2437// VBSL : Vector Bitwise Select
Evan Chengf81bf152009-11-23 21:57:23 +00002438def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002439 (ins DPR:$src1, DPR:$src2, DPR:$src3), IIC_VCNTiD,
Evan Chengf81bf152009-11-23 21:57:23 +00002440 "vbsl", "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00002441 [(set DPR:$dst,
2442 (v2i32 (or (and DPR:$src2, DPR:$src1),
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002443 (and DPR:$src3, (vnot_conv DPR:$src1)))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002444def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002445 (ins QPR:$src1, QPR:$src2, QPR:$src3), IIC_VCNTiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002446 "vbsl", "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00002447 [(set QPR:$dst,
2448 (v4i32 (or (and QPR:$src2, QPR:$src1),
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002449 (and QPR:$src3, (vnot_conv QPR:$src1)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002450
2451// VBIF : Vector Bitwise Insert if False
Evan Chengf81bf152009-11-23 21:57:23 +00002452// like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst",
Johnny Chen4814e712010-02-09 23:05:23 +00002453def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1,
2454 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3),
2455 IIC_VBINiD, "vbif", "$dst, $src2, $src3", "$src1 = $dst",
2456 [/* For disassembly only; pattern left blank */]>;
2457def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1,
2458 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3),
2459 IIC_VBINiQ, "vbif", "$dst, $src2, $src3", "$src1 = $dst",
2460 [/* For disassembly only; pattern left blank */]>;
2461
Bob Wilson5bafff32009-06-22 23:27:02 +00002462// VBIT : Vector Bitwise Insert if True
Evan Chengf81bf152009-11-23 21:57:23 +00002463// like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst",
Johnny Chen4814e712010-02-09 23:05:23 +00002464def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1,
2465 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3),
2466 IIC_VBINiD, "vbit", "$dst, $src2, $src3", "$src1 = $dst",
2467 [/* For disassembly only; pattern left blank */]>;
2468def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1,
2469 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3),
2470 IIC_VBINiQ, "vbit", "$dst, $src2, $src3", "$src1 = $dst",
2471 [/* For disassembly only; pattern left blank */]>;
2472
2473// VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking
Bob Wilson5bafff32009-06-22 23:27:02 +00002474// for equivalent operations with different register constraints; it just
2475// inserts copies.
2476
2477// Vector Absolute Differences.
2478
2479// VABD : Vector Absolute Difference
Evan Chengac0869d2009-11-21 06:21:52 +00002480defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, IIC_VBINi4D, IIC_VBINi4D,
2481 IIC_VBINi4Q, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002482 "vabd", "s", int_arm_neon_vabds, 0>;
Evan Chengac0869d2009-11-21 06:21:52 +00002483defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, IIC_VBINi4D, IIC_VBINi4D,
2484 IIC_VBINi4Q, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002485 "vabd", "u", int_arm_neon_vabdu, 0>;
Evan Chengac0869d2009-11-21 06:21:52 +00002486def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, IIC_VBIND,
Evan Chengf81bf152009-11-23 21:57:23 +00002487 "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 0>;
Evan Chengac0869d2009-11-21 06:21:52 +00002488def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, IIC_VBINQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002489 "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002490
2491// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Evan Chengac0869d2009-11-21 06:21:52 +00002492defm VABDLs : N3VLInt_QHS<0,1,0b0111,0, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002493 "vabdl", "s", int_arm_neon_vabdls, 0>;
Evan Chengac0869d2009-11-21 06:21:52 +00002494defm VABDLu : N3VLInt_QHS<1,1,0b0111,0, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002495 "vabdl", "u", int_arm_neon_vabdlu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002496
2497// VABA : Vector Absolute Difference and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00002498defm VABAs : N3VInt3_QHS<0,0,0b0111,1, "vaba", "s", int_arm_neon_vabas>;
2499defm VABAu : N3VInt3_QHS<1,0,0b0111,1, "vaba", "u", int_arm_neon_vabau>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002500
2501// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
Evan Chengf81bf152009-11-23 21:57:23 +00002502defm VABALs : N3VLInt3_QHS<0,1,0b0101,0, "vabal", "s", int_arm_neon_vabals>;
2503defm VABALu : N3VLInt3_QHS<1,1,0b0101,0, "vabal", "u", int_arm_neon_vabalu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002504
2505// Vector Maximum and Minimum.
2506
2507// VMAX : Vector Maximum
Bob Wilson9abe19d2010-02-17 00:31:29 +00002508defm VMAXs : N3VInt_QHS<0,0,0b0110,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002509 IIC_VBINi4Q, "vmax", "s", int_arm_neon_vmaxs, 1>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002510defm VMAXu : N3VInt_QHS<1,0,0b0110,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002511 IIC_VBINi4Q, "vmax", "u", int_arm_neon_vmaxu, 1>;
2512def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, IIC_VBIND, "vmax", "f32",
2513 v2f32, v2f32, int_arm_neon_vmaxs, 1>;
2514def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, IIC_VBINQ, "vmax", "f32",
2515 v4f32, v4f32, int_arm_neon_vmaxs, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002516
2517// VMIN : Vector Minimum
Bob Wilson9abe19d2010-02-17 00:31:29 +00002518defm VMINs : N3VInt_QHS<0,0,0b0110,1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002519 IIC_VBINi4Q, "vmin", "s", int_arm_neon_vmins, 1>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002520defm VMINu : N3VInt_QHS<1,0,0b0110,1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002521 IIC_VBINi4Q, "vmin", "u", int_arm_neon_vminu, 1>;
2522def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, IIC_VBIND, "vmin", "f32",
2523 v2f32, v2f32, int_arm_neon_vmins, 1>;
2524def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, IIC_VBINQ, "vmin", "f32",
2525 v4f32, v4f32, int_arm_neon_vmins, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002526
2527// Vector Pairwise Operations.
2528
2529// VPADD : Vector Pairwise Add
Evan Chengf81bf152009-11-23 21:57:23 +00002530def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, IIC_VBINiD, "vpadd", "i8",
2531 v8i8, v8i8, int_arm_neon_vpadd, 0>;
2532def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, IIC_VBINiD, "vpadd", "i16",
2533 v4i16, v4i16, int_arm_neon_vpadd, 0>;
2534def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, IIC_VBINiD, "vpadd", "i32",
2535 v2i32, v2i32, int_arm_neon_vpadd, 0>;
2536def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, IIC_VBIND, "vpadd", "f32",
2537 v2f32, v2f32, int_arm_neon_vpadd, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002538
2539// VPADDL : Vector Pairwise Add Long
Evan Chengf81bf152009-11-23 21:57:23 +00002540defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002541 int_arm_neon_vpaddls>;
Evan Chengf81bf152009-11-23 21:57:23 +00002542defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00002543 int_arm_neon_vpaddlu>;
2544
2545// VPADAL : Vector Pairwise Add and Accumulate Long
Evan Chengf81bf152009-11-23 21:57:23 +00002546defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002547 int_arm_neon_vpadals>;
Evan Chengf81bf152009-11-23 21:57:23 +00002548defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00002549 int_arm_neon_vpadalu>;
2550
2551// VPMAX : Vector Pairwise Maximum
Evan Chengf81bf152009-11-23 21:57:23 +00002552def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, IIC_VBINi4D, "vpmax", "s8",
2553 v8i8, v8i8, int_arm_neon_vpmaxs, 0>;
2554def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, IIC_VBINi4D, "vpmax", "s16",
2555 v4i16, v4i16, int_arm_neon_vpmaxs, 0>;
2556def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, IIC_VBINi4D, "vpmax", "s32",
2557 v2i32, v2i32, int_arm_neon_vpmaxs, 0>;
2558def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, IIC_VBINi4D, "vpmax", "u8",
2559 v8i8, v8i8, int_arm_neon_vpmaxu, 0>;
2560def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, IIC_VBINi4D, "vpmax", "u16",
2561 v4i16, v4i16, int_arm_neon_vpmaxu, 0>;
2562def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, IIC_VBINi4D, "vpmax", "u32",
2563 v2i32, v2i32, int_arm_neon_vpmaxu, 0>;
2564def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, IIC_VBINi4D, "vpmax", "f32",
2565 v2f32, v2f32, int_arm_neon_vpmaxs, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002566
2567// VPMIN : Vector Pairwise Minimum
Evan Chengf81bf152009-11-23 21:57:23 +00002568def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, IIC_VBINi4D, "vpmin", "s8",
2569 v8i8, v8i8, int_arm_neon_vpmins, 0>;
2570def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, IIC_VBINi4D, "vpmin", "s16",
2571 v4i16, v4i16, int_arm_neon_vpmins, 0>;
2572def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, IIC_VBINi4D, "vpmin", "s32",
2573 v2i32, v2i32, int_arm_neon_vpmins, 0>;
2574def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, IIC_VBINi4D, "vpmin", "u8",
2575 v8i8, v8i8, int_arm_neon_vpminu, 0>;
2576def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, IIC_VBINi4D, "vpmin", "u16",
2577 v4i16, v4i16, int_arm_neon_vpminu, 0>;
2578def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, IIC_VBINi4D, "vpmin", "u32",
2579 v2i32, v2i32, int_arm_neon_vpminu, 0>;
2580def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, IIC_VBINi4D, "vpmin", "f32",
2581 v2f32, v2f32, int_arm_neon_vpmins, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002582
2583// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
2584
2585// VRECPE : Vector Reciprocal Estimate
David Goodwin127221f2009-09-23 21:38:08 +00002586def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002587 IIC_VUNAD, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002588 v2i32, v2i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00002589def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002590 IIC_VUNAQ, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002591 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00002592def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002593 IIC_VUNAD, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002594 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00002595def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002596 IIC_VUNAQ, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002597 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002598
2599// VRECPS : Vector Reciprocal Step
Evan Chengf81bf152009-11-23 21:57:23 +00002600def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1,
2601 IIC_VRECSD, "vrecps", "f32",
2602 v2f32, v2f32, int_arm_neon_vrecps, 1>;
2603def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1,
2604 IIC_VRECSQ, "vrecps", "f32",
2605 v4f32, v4f32, int_arm_neon_vrecps, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002606
2607// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin127221f2009-09-23 21:38:08 +00002608def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002609 IIC_VUNAD, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00002610 v2i32, v2i32, int_arm_neon_vrsqrte>;
2611def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002612 IIC_VUNAQ, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00002613 v4i32, v4i32, int_arm_neon_vrsqrte>;
2614def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002615 IIC_VUNAD, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00002616 v2f32, v2f32, int_arm_neon_vrsqrte>;
2617def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002618 IIC_VUNAQ, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00002619 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002620
2621// VRSQRTS : Vector Reciprocal Square Root Step
Evan Chengf81bf152009-11-23 21:57:23 +00002622def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1,
2623 IIC_VRECSD, "vrsqrts", "f32",
2624 v2f32, v2f32, int_arm_neon_vrsqrts, 1>;
2625def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1,
2626 IIC_VRECSQ, "vrsqrts", "f32",
2627 v4f32, v4f32, int_arm_neon_vrsqrts, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002628
2629// Vector Shifts.
2630
2631// VSHL : Vector Shift
Johnny Chenc6e704d2010-03-26 21:26:28 +00002632defm VSHLs : N3VSh_QHSD<0, 0, 0b0100, 0, IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ,
2633 IIC_VSHLiQ, "vshl", "s", int_arm_neon_vshifts, 0>;
2634defm VSHLu : N3VSh_QHSD<1, 0, 0b0100, 0, IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ,
2635 IIC_VSHLiQ, "vshl", "u", int_arm_neon_vshiftu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002636// VSHL : Vector Shift Left (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00002637defm VSHLi : N2VSh_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl,
2638 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002639// VSHR : Vector Shift Right (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00002640defm VSHRs : N2VSh_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s", NEONvshrs,
2641 N2RegVShRFrm>;
2642defm VSHRu : N2VSh_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u", NEONvshru,
2643 N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002644
2645// VSHLL : Vector Shift Left Long
Evan Chengf81bf152009-11-23 21:57:23 +00002646defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>;
2647defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002648
2649// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilson507df402009-10-21 02:15:46 +00002650class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
Evan Chengf81bf152009-11-23 21:57:23 +00002651 bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy,
Bob Wilson507df402009-10-21 02:15:46 +00002652 ValueType OpTy, SDNode OpNode>
Evan Chengf81bf152009-11-23 21:57:23 +00002653 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt,
2654 ResTy, OpTy, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002655 let Inst{21-16} = op21_16;
2656}
Evan Chengf81bf152009-11-23 21:57:23 +00002657def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8",
Bob Wilson507df402009-10-21 02:15:46 +00002658 v8i16, v8i8, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00002659def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16",
Bob Wilson507df402009-10-21 02:15:46 +00002660 v4i32, v4i16, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00002661def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32",
Bob Wilson507df402009-10-21 02:15:46 +00002662 v2i64, v2i32, NEONvshlli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002663
2664// VSHRN : Vector Shift Right and Narrow
Bob Wilson9abe19d2010-02-17 00:31:29 +00002665defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i",
2666 NEONvshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002667
2668// VRSHL : Vector Rounding Shift
Johnny Chenc6e704d2010-03-26 21:26:28 +00002669defm VRSHLs : N3VSh_QHSD<0,0,0b0101,0,IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
2670 IIC_VSHLi4Q,"vrshl", "s", int_arm_neon_vrshifts,0>;
2671defm VRSHLu : N3VSh_QHSD<1,0,0b0101,0,IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
2672 IIC_VSHLi4Q,"vrshl", "u", int_arm_neon_vrshiftu,0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002673// VRSHR : Vector Rounding Shift Right
Johnny Chen0a3dc102010-03-26 01:07:59 +00002674defm VRSHRs : N2VSh_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s", NEONvrshrs,
2675 N2RegVShRFrm>;
2676defm VRSHRu : N2VSh_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u", NEONvrshru,
2677 N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002678
2679// VRSHRN : Vector Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00002680defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i",
Bob Wilson507df402009-10-21 02:15:46 +00002681 NEONvrshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002682
2683// VQSHL : Vector Saturating Shift
Johnny Chenc6e704d2010-03-26 21:26:28 +00002684defm VQSHLs : N3VSh_QHSD<0,0,0b0100,1,IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
2685 IIC_VSHLi4Q, "vqshl", "s", int_arm_neon_vqshifts,0>;
2686defm VQSHLu : N3VSh_QHSD<1,0,0b0100,1,IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
2687 IIC_VSHLi4Q, "vqshl", "u", int_arm_neon_vqshiftu,0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002688// VQSHL : Vector Saturating Shift Left (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00002689defm VQSHLsi : N2VSh_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s",NEONvqshls,
2690 N2RegVShLFrm>;
2691defm VQSHLui : N2VSh_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u",NEONvqshlu,
2692 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002693// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
Johnny Chen0a3dc102010-03-26 01:07:59 +00002694defm VQSHLsu : N2VSh_QHSD<1,1,0b0110,1, IIC_VSHLi4D,"vqshlu","s",NEONvqshlsu,
2695 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002696
2697// VQSHRN : Vector Saturating Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00002698defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00002699 NEONvqshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00002700defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00002701 NEONvqshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002702
2703// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00002704defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00002705 NEONvqshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002706
2707// VQRSHL : Vector Saturating Rounding Shift
Johnny Chenc6e704d2010-03-26 21:26:28 +00002708defm VQRSHLs : N3VSh_QHSD<0,0,0b0101,1, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
2709 IIC_VSHLi4Q, "vqrshl", "s",
2710 int_arm_neon_vqrshifts, 0>;
2711defm VQRSHLu : N3VSh_QHSD<1,0,0b0101,1, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
2712 IIC_VSHLi4Q, "vqrshl", "u",
2713 int_arm_neon_vqrshiftu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002714
2715// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00002716defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00002717 NEONvqrshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00002718defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00002719 NEONvqrshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002720
2721// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00002722defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00002723 NEONvqrshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002724
2725// VSRA : Vector Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00002726defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>;
2727defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002728// VRSRA : Vector Rounding Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00002729defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>;
2730defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002731
2732// VSLI : Vector Shift Left and Insert
Johnny Chen0a3dc102010-03-26 01:07:59 +00002733defm VSLI : N2VShIns_QHSD<1, 1, 0b0101, 1, "vsli", NEONvsli, N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002734// VSRI : Vector Shift Right and Insert
Johnny Chen0a3dc102010-03-26 01:07:59 +00002735defm VSRI : N2VShIns_QHSD<1, 1, 0b0100, 1, "vsri", NEONvsri, N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002736
2737// Vector Absolute and Saturating Absolute.
2738
2739// VABS : Vector Absolute Value
David Goodwin127221f2009-09-23 21:38:08 +00002740defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002741 IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002742 int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00002743def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002744 IIC_VUNAD, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002745 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00002746def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002747 IIC_VUNAQ, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002748 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002749
2750// VQABS : Vector Saturating Absolute Value
David Goodwin127221f2009-09-23 21:38:08 +00002751defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002752 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002753 int_arm_neon_vqabs>;
2754
2755// Vector Negate.
2756
2757def vneg : PatFrag<(ops node:$in), (sub immAllZerosV, node:$in)>;
2758def vneg_conv : PatFrag<(ops node:$in), (sub immAllZerosV_bc, node:$in)>;
2759
Evan Chengf81bf152009-11-23 21:57:23 +00002760class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00002761 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$dst), (ins DPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00002762 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002763 [(set DPR:$dst, (Ty (vneg DPR:$src)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002764class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00002765 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$dst), (ins QPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00002766 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002767 [(set QPR:$dst, (Ty (vneg QPR:$src)))]>;
2768
2769// VNEG : Vector Negate
Evan Chengf81bf152009-11-23 21:57:23 +00002770def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>;
2771def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>;
2772def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>;
2773def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>;
2774def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>;
2775def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002776
2777// VNEG : Vector Negate (floating-point)
Bob Wilson3c0f96e2010-02-17 22:23:11 +00002778def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
David Goodwin658ea602009-09-25 18:38:29 +00002779 (outs DPR:$dst), (ins DPR:$src), IIC_VUNAD,
Evan Chengf81bf152009-11-23 21:57:23 +00002780 "vneg", "f32", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002781 [(set DPR:$dst, (v2f32 (fneg DPR:$src)))]>;
2782def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
David Goodwin658ea602009-09-25 18:38:29 +00002783 (outs QPR:$dst), (ins QPR:$src), IIC_VUNAQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002784 "vneg", "f32", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002785 [(set QPR:$dst, (v4f32 (fneg QPR:$src)))]>;
2786
2787def : Pat<(v8i8 (vneg_conv DPR:$src)), (VNEGs8d DPR:$src)>;
2788def : Pat<(v4i16 (vneg_conv DPR:$src)), (VNEGs16d DPR:$src)>;
2789def : Pat<(v2i32 (vneg_conv DPR:$src)), (VNEGs32d DPR:$src)>;
2790def : Pat<(v16i8 (vneg_conv QPR:$src)), (VNEGs8q QPR:$src)>;
2791def : Pat<(v8i16 (vneg_conv QPR:$src)), (VNEGs16q QPR:$src)>;
2792def : Pat<(v4i32 (vneg_conv QPR:$src)), (VNEGs32q QPR:$src)>;
2793
2794// VQNEG : Vector Saturating Negate
David Goodwin127221f2009-09-23 21:38:08 +00002795defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002796 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002797 int_arm_neon_vqneg>;
2798
2799// Vector Bit Counting Operations.
2800
2801// VCLS : Vector Count Leading Sign Bits
David Goodwin127221f2009-09-23 21:38:08 +00002802defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002803 IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002804 int_arm_neon_vcls>;
2805// VCLZ : Vector Count Leading Zeros
David Goodwin127221f2009-09-23 21:38:08 +00002806defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002807 IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i",
Bob Wilson5bafff32009-06-22 23:27:02 +00002808 int_arm_neon_vclz>;
2809// VCNT : Vector Count One Bits
David Goodwin127221f2009-09-23 21:38:08 +00002810def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002811 IIC_VCNTiD, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00002812 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwin127221f2009-09-23 21:38:08 +00002813def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002814 IIC_VCNTiQ, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00002815 v16i8, v16i8, int_arm_neon_vcnt>;
2816
Johnny Chend8836042010-02-24 20:06:07 +00002817// Vector Swap -- for disassembly only.
2818def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0,
2819 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
2820 "vswp", "$dst, $src", "", []>;
2821def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0,
2822 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
2823 "vswp", "$dst, $src", "", []>;
2824
Bob Wilson5bafff32009-06-22 23:27:02 +00002825// Vector Move Operations.
2826
2827// VMOV : Vector Move (Register)
2828
Evan Chengf81bf152009-11-23 21:57:23 +00002829def VMOVDneon: N3VX<0, 0, 0b10, 0b0001, 0, 1, (outs DPR:$dst), (ins DPR:$src),
Johnny Chenb7ba5782010-03-24 01:29:25 +00002830 IIC_VMOVD, "vmov", "$dst, $src", "", []>;
Evan Chengf81bf152009-11-23 21:57:23 +00002831def VMOVQ : N3VX<0, 0, 0b10, 0b0001, 1, 1, (outs QPR:$dst), (ins QPR:$src),
Johnny Chenb7ba5782010-03-24 01:29:25 +00002832 IIC_VMOVD, "vmov", "$dst, $src", "", []>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002833
2834// VMOV : Vector Move (Immediate)
2835
2836// VMOV_get_imm8 xform function: convert build_vector to VMOV.i8 imm.
2837def VMOV_get_imm8 : SDNodeXForm<build_vector, [{
2838 return ARM::getVMOVImm(N, 1, *CurDAG);
2839}]>;
2840def vmovImm8 : PatLeaf<(build_vector), [{
2841 return ARM::getVMOVImm(N, 1, *CurDAG).getNode() != 0;
2842}], VMOV_get_imm8>;
2843
2844// VMOV_get_imm16 xform function: convert build_vector to VMOV.i16 imm.
2845def VMOV_get_imm16 : SDNodeXForm<build_vector, [{
2846 return ARM::getVMOVImm(N, 2, *CurDAG);
2847}]>;
2848def vmovImm16 : PatLeaf<(build_vector), [{
2849 return ARM::getVMOVImm(N, 2, *CurDAG).getNode() != 0;
2850}], VMOV_get_imm16>;
2851
2852// VMOV_get_imm32 xform function: convert build_vector to VMOV.i32 imm.
2853def VMOV_get_imm32 : SDNodeXForm<build_vector, [{
2854 return ARM::getVMOVImm(N, 4, *CurDAG);
2855}]>;
2856def vmovImm32 : PatLeaf<(build_vector), [{
2857 return ARM::getVMOVImm(N, 4, *CurDAG).getNode() != 0;
2858}], VMOV_get_imm32>;
2859
2860// VMOV_get_imm64 xform function: convert build_vector to VMOV.i64 imm.
2861def VMOV_get_imm64 : SDNodeXForm<build_vector, [{
2862 return ARM::getVMOVImm(N, 8, *CurDAG);
2863}]>;
2864def vmovImm64 : PatLeaf<(build_vector), [{
2865 return ARM::getVMOVImm(N, 8, *CurDAG).getNode() != 0;
2866}], VMOV_get_imm64>;
2867
2868// Note: Some of the cmode bits in the following VMOV instructions need to
2869// be encoded based on the immed values.
2870
2871def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002872 (ins h8imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002873 "vmov", "i8", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002874 [(set DPR:$dst, (v8i8 vmovImm8:$SIMM))]>;
2875def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002876 (ins h8imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002877 "vmov", "i8", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002878 [(set QPR:$dst, (v16i8 vmovImm8:$SIMM))]>;
2879
Johnny Chen208d76c2009-12-01 00:02:02 +00002880def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,?}, 0, 0, {?}, 1, (outs DPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002881 (ins h16imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002882 "vmov", "i16", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002883 [(set DPR:$dst, (v4i16 vmovImm16:$SIMM))]>;
Johnny Chen208d76c2009-12-01 00:02:02 +00002884def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,?}, 0, 1, {?}, 1, (outs QPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002885 (ins h16imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002886 "vmov", "i16", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002887 [(set QPR:$dst, (v8i16 vmovImm16:$SIMM))]>;
2888
Johnny Chen208d76c2009-12-01 00:02:02 +00002889def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, {?}, 1, (outs DPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002890 (ins h32imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002891 "vmov", "i32", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002892 [(set DPR:$dst, (v2i32 vmovImm32:$SIMM))]>;
Johnny Chen208d76c2009-12-01 00:02:02 +00002893def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, {?}, 1, (outs QPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002894 (ins h32imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002895 "vmov", "i32", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002896 [(set QPR:$dst, (v4i32 vmovImm32:$SIMM))]>;
2897
2898def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002899 (ins h64imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002900 "vmov", "i64", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002901 [(set DPR:$dst, (v1i64 vmovImm64:$SIMM))]>;
2902def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002903 (ins h64imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002904 "vmov", "i64", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002905 [(set QPR:$dst, (v2i64 vmovImm64:$SIMM))]>;
2906
2907// VMOV : Vector Get Lane (move scalar to ARM core register)
2908
Johnny Chen131c4a52009-11-23 17:48:17 +00002909def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Bob Wilson4f38b382009-08-21 21:58:55 +00002910 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002911 IIC_VMOVSI, "vmov", "s8", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002912 [(set GPR:$dst, (NEONvgetlanes (v8i8 DPR:$src),
2913 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002914def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Bob Wilson4f38b382009-08-21 21:58:55 +00002915 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002916 IIC_VMOVSI, "vmov", "s16", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002917 [(set GPR:$dst, (NEONvgetlanes (v4i16 DPR:$src),
2918 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002919def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Bob Wilson4f38b382009-08-21 21:58:55 +00002920 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002921 IIC_VMOVSI, "vmov", "u8", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002922 [(set GPR:$dst, (NEONvgetlaneu (v8i8 DPR:$src),
2923 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002924def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Bob Wilson4f38b382009-08-21 21:58:55 +00002925 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002926 IIC_VMOVSI, "vmov", "u16", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002927 [(set GPR:$dst, (NEONvgetlaneu (v4i16 DPR:$src),
2928 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002929def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Bob Wilson4f38b382009-08-21 21:58:55 +00002930 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002931 IIC_VMOVSI, "vmov", "32", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002932 [(set GPR:$dst, (extractelt (v2i32 DPR:$src),
2933 imm:$lane))]>;
2934// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
2935def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
2936 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002937 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002938 (SubReg_i8_lane imm:$lane))>;
2939def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
2940 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002941 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002942 (SubReg_i16_lane imm:$lane))>;
2943def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
2944 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002945 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002946 (SubReg_i8_lane imm:$lane))>;
2947def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
2948 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002949 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002950 (SubReg_i16_lane imm:$lane))>;
2951def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
2952 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002953 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002954 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00002955def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002956 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00002957 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002958def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002959 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00002960 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002961//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002962// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002963def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002964 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002965
2966
2967// VMOV : Vector Set Lane (move ARM core register to scalar)
2968
2969let Constraints = "$src1 = $dst" in {
Johnny Chen131c4a52009-11-23 17:48:17 +00002970def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00002971 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002972 IIC_VMOVISL, "vmov", "8", "$dst[$lane], $src2",
Bob Wilson5bafff32009-06-22 23:27:02 +00002973 [(set DPR:$dst, (vector_insert (v8i8 DPR:$src1),
2974 GPR:$src2, imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002975def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00002976 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002977 IIC_VMOVISL, "vmov", "16", "$dst[$lane], $src2",
Bob Wilson5bafff32009-06-22 23:27:02 +00002978 [(set DPR:$dst, (vector_insert (v4i16 DPR:$src1),
2979 GPR:$src2, imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002980def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00002981 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002982 IIC_VMOVISL, "vmov", "32", "$dst[$lane], $src2",
Bob Wilson5bafff32009-06-22 23:27:02 +00002983 [(set DPR:$dst, (insertelt (v2i32 DPR:$src1),
2984 GPR:$src2, imm:$lane))]>;
2985}
2986def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
2987 (v16i8 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00002988 (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002989 (DSubReg_i8_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00002990 GPR:$src2, (SubReg_i8_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002991 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002992def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
2993 (v8i16 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00002994 (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002995 (DSubReg_i16_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00002996 GPR:$src2, (SubReg_i16_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002997 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002998def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
2999 (v4i32 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003000 (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003001 (DSubReg_i32_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003002 GPR:$src2, (SubReg_i32_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003003 (DSubReg_i32_reg imm:$lane)))>;
3004
Anton Korobeynikovd91aafd2009-08-30 19:06:39 +00003005def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00003006 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
3007 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003008def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00003009 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
3010 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003011
3012//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003013// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003014def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003015 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003016
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00003017def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
3018 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, arm_ssubreg_0)>;
Chris Lattner77144e72010-03-15 00:52:43 +00003019def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))),
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00003020 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, arm_dsubreg_0)>;
3021def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
3022 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, arm_ssubreg_0)>;
3023
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00003024def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
3025 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
3026def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
3027 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
3028def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
3029 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
3030
3031def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
3032 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
3033 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
3034 arm_dsubreg_0)>;
3035def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
3036 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
3037 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
3038 arm_dsubreg_0)>;
3039def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
3040 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
3041 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
3042 arm_dsubreg_0)>;
3043
Bob Wilson5bafff32009-06-22 23:27:02 +00003044// VDUP : Vector Duplicate (from ARM core register to all elements)
3045
Evan Chengf81bf152009-11-23 21:57:23 +00003046class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00003047 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003048 IIC_VMOVIS, "vdup", Dt, "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003049 [(set DPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003050class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00003051 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003052 IIC_VMOVIS, "vdup", Dt, "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003053 [(set QPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003054
Evan Chengf81bf152009-11-23 21:57:23 +00003055def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>;
3056def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>;
3057def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>;
3058def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>;
3059def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>;
3060def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003061
3062def VDUPfd : NVDup<0b11101000, 0b1011, 0b00, (outs DPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003063 IIC_VMOVIS, "vdup", "32", "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003064 [(set DPR:$dst, (v2f32 (NEONvdup
3065 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003066def VDUPfq : NVDup<0b11101010, 0b1011, 0b00, (outs QPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003067 IIC_VMOVIS, "vdup", "32", "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003068 [(set QPR:$dst, (v4f32 (NEONvdup
3069 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003070
3071// VDUP : Vector Duplicate Lane (from scalar to all elements)
3072
Johnny Chene4614f72010-03-25 17:01:27 +00003073class VDUPLND<bits<4> op19_16, string OpcodeStr, string Dt,
3074 ValueType Ty>
3075 : NVDupLane<op19_16, 0, (outs DPR:$dst), (ins DPR:$src, nohash_imm:$lane),
3076 IIC_VMOVD, OpcodeStr, Dt, "$dst, $src[$lane]",
3077 [(set DPR:$dst, (Ty (NEONvduplane (Ty DPR:$src), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003078
Johnny Chene4614f72010-03-25 17:01:27 +00003079class VDUPLNQ<bits<4> op19_16, string OpcodeStr, string Dt,
Johnny Chenda1aea42009-11-23 21:00:43 +00003080 ValueType ResTy, ValueType OpTy>
Johnny Chene4614f72010-03-25 17:01:27 +00003081 : NVDupLane<op19_16, 1, (outs QPR:$dst), (ins DPR:$src, nohash_imm:$lane),
3082 IIC_VMOVD, OpcodeStr, Dt, "$dst, $src[$lane]",
3083 [(set QPR:$dst, (ResTy (NEONvduplane (OpTy DPR:$src),
3084 imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003085
Bob Wilson507df402009-10-21 02:15:46 +00003086// Inst{19-16} is partially specified depending on the element size.
3087
Johnny Chene4614f72010-03-25 17:01:27 +00003088def VDUPLN8d : VDUPLND<{?,?,?,1}, "vdup", "8", v8i8>;
3089def VDUPLN16d : VDUPLND<{?,?,1,0}, "vdup", "16", v4i16>;
3090def VDUPLN32d : VDUPLND<{?,1,0,0}, "vdup", "32", v2i32>;
3091def VDUPLNfd : VDUPLND<{?,1,0,0}, "vdup", "32", v2f32>;
3092def VDUPLN8q : VDUPLNQ<{?,?,?,1}, "vdup", "8", v16i8, v8i8>;
3093def VDUPLN16q : VDUPLNQ<{?,?,1,0}, "vdup", "16", v8i16, v4i16>;
3094def VDUPLN32q : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4i32, v2i32>;
3095def VDUPLNfq : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4f32, v2f32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003096
Bob Wilson0ce37102009-08-14 05:08:32 +00003097def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
3098 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
3099 (DSubReg_i8_reg imm:$lane))),
3100 (SubReg_i8_lane imm:$lane)))>;
3101def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
3102 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
3103 (DSubReg_i16_reg imm:$lane))),
3104 (SubReg_i16_lane imm:$lane)))>;
3105def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
3106 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
3107 (DSubReg_i32_reg imm:$lane))),
3108 (SubReg_i32_lane imm:$lane)))>;
3109def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
3110 (v4f32 (VDUPLNfq (v2f32 (EXTRACT_SUBREG QPR:$src,
3111 (DSubReg_i32_reg imm:$lane))),
3112 (SubReg_i32_lane imm:$lane)))>;
3113
Johnny Chenda1aea42009-11-23 21:00:43 +00003114def VDUPfdf : N2V<0b11, 0b11, {?,1}, {0,0}, 0b11000, 0, 0,
3115 (outs DPR:$dst), (ins SPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003116 IIC_VMOVD, "vdup", "32", "$dst, ${src:lane}", "",
Johnny Chenda1aea42009-11-23 21:00:43 +00003117 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00003118
Johnny Chenda1aea42009-11-23 21:00:43 +00003119def VDUPfqf : N2V<0b11, 0b11, {?,1}, {0,0}, 0b11000, 1, 0,
3120 (outs QPR:$dst), (ins SPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003121 IIC_VMOVD, "vdup", "32", "$dst, ${src:lane}", "",
Johnny Chenda1aea42009-11-23 21:00:43 +00003122 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00003123
Anton Korobeynikov69d1c1a2009-09-02 21:21:28 +00003124def : Pat<(v2i64 (NEONvduplane (v2i64 QPR:$src), imm:$lane)),
3125 (INSERT_SUBREG QPR:$src,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003126 (i64 (EXTRACT_SUBREG QPR:$src,
3127 (DSubReg_f64_reg imm:$lane))),
Anton Korobeynikov69d1c1a2009-09-02 21:21:28 +00003128 (DSubReg_f64_other_reg imm:$lane))>;
3129def : Pat<(v2f64 (NEONvduplane (v2f64 QPR:$src), imm:$lane)),
3130 (INSERT_SUBREG QPR:$src,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003131 (f64 (EXTRACT_SUBREG QPR:$src,
3132 (DSubReg_f64_reg imm:$lane))),
Anton Korobeynikov69d1c1a2009-09-02 21:21:28 +00003133 (DSubReg_f64_other_reg imm:$lane))>;
3134
Bob Wilson5bafff32009-06-22 23:27:02 +00003135// VMOVN : Vector Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00003136defm VMOVN : N2VNInt_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVD,
3137 "vmovn", "i", int_arm_neon_vmovn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003138// VQMOVN : Vector Saturating Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00003139defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD,
3140 "vqmovn", "s", int_arm_neon_vqmovns>;
3141defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD,
3142 "vqmovn", "u", int_arm_neon_vqmovnu>;
3143defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD,
3144 "vqmovun", "s", int_arm_neon_vqmovnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003145// VMOVL : Vector Lengthening Move
Evan Chengf81bf152009-11-23 21:57:23 +00003146defm VMOVLs : N2VLInt_QHS<0b01,0b10100,0,1, "vmovl", "s",
3147 int_arm_neon_vmovls>;
3148defm VMOVLu : N2VLInt_QHS<0b11,0b10100,0,1, "vmovl", "u",
3149 int_arm_neon_vmovlu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003150
3151// Vector Conversions.
3152
Johnny Chen9e088762010-03-17 17:52:21 +00003153// VCVT : Vector Convert Between Floating-Point and Integers
Johnny Chen6c8648b2010-03-17 23:26:50 +00003154def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
3155 v2i32, v2f32, fp_to_sint>;
3156def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
3157 v2i32, v2f32, fp_to_uint>;
3158def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
3159 v2f32, v2i32, sint_to_fp>;
3160def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
3161 v2f32, v2i32, uint_to_fp>;
Johnny Chen9e088762010-03-17 17:52:21 +00003162
Johnny Chen6c8648b2010-03-17 23:26:50 +00003163def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
3164 v4i32, v4f32, fp_to_sint>;
3165def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
3166 v4i32, v4f32, fp_to_uint>;
3167def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
3168 v4f32, v4i32, sint_to_fp>;
3169def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
3170 v4f32, v4i32, uint_to_fp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003171
3172// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Evan Chengf81bf152009-11-23 21:57:23 +00003173def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003174 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00003175def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003176 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00003177def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003178 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00003179def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003180 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
3181
Evan Chengf81bf152009-11-23 21:57:23 +00003182def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003183 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00003184def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003185 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00003186def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003187 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00003188def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003189 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
3190
Bob Wilsond8e17572009-08-12 22:31:50 +00003191// Vector Reverse.
Bob Wilson8bb9e482009-07-26 00:39:34 +00003192
3193// VREV64 : Vector Reverse elements within 64-bit doublewords
3194
Evan Chengf81bf152009-11-23 21:57:23 +00003195class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003196 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003197 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003198 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003199 [(set DPR:$dst, (Ty (NEONvrev64 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003200class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003201 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003202 (ins QPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003203 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003204 [(set QPR:$dst, (Ty (NEONvrev64 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003205
Evan Chengf81bf152009-11-23 21:57:23 +00003206def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>;
3207def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>;
3208def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>;
3209def VREV64df : VREV64D<0b10, "vrev64", "32", v2f32>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003210
Evan Chengf81bf152009-11-23 21:57:23 +00003211def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>;
3212def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>;
3213def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>;
3214def VREV64qf : VREV64Q<0b10, "vrev64", "32", v4f32>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003215
3216// VREV32 : Vector Reverse elements within 32-bit words
3217
Evan Chengf81bf152009-11-23 21:57:23 +00003218class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003219 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003220 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003221 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003222 [(set DPR:$dst, (Ty (NEONvrev32 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003223class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003224 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003225 (ins QPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003226 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003227 [(set QPR:$dst, (Ty (NEONvrev32 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003228
Evan Chengf81bf152009-11-23 21:57:23 +00003229def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>;
3230def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003231
Evan Chengf81bf152009-11-23 21:57:23 +00003232def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>;
3233def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003234
3235// VREV16 : Vector Reverse elements within 16-bit halfwords
3236
Evan Chengf81bf152009-11-23 21:57:23 +00003237class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003238 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003239 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003240 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003241 [(set DPR:$dst, (Ty (NEONvrev16 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003242class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003243 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003244 (ins QPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003245 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003246 [(set QPR:$dst, (Ty (NEONvrev16 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003247
Evan Chengf81bf152009-11-23 21:57:23 +00003248def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>;
3249def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003250
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003251// Other Vector Shuffles.
3252
3253// VEXT : Vector Extract
3254
Evan Chengf81bf152009-11-23 21:57:23 +00003255class VEXTd<string OpcodeStr, string Dt, ValueType Ty>
Johnny Chenb16ed112009-11-23 20:09:13 +00003256 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$dst),
3257 (ins DPR:$lhs, DPR:$rhs, i32imm:$index), IIC_VEXTD,
Evan Chengf81bf152009-11-23 21:57:23 +00003258 OpcodeStr, Dt, "$dst, $lhs, $rhs, $index", "",
Johnny Chenb16ed112009-11-23 20:09:13 +00003259 [(set DPR:$dst, (Ty (NEONvext (Ty DPR:$lhs),
3260 (Ty DPR:$rhs), imm:$index)))]>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00003261
Evan Chengf81bf152009-11-23 21:57:23 +00003262class VEXTq<string OpcodeStr, string Dt, ValueType Ty>
Johnny Chenb16ed112009-11-23 20:09:13 +00003263 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$dst),
3264 (ins QPR:$lhs, QPR:$rhs, i32imm:$index), IIC_VEXTQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003265 OpcodeStr, Dt, "$dst, $lhs, $rhs, $index", "",
Johnny Chenb16ed112009-11-23 20:09:13 +00003266 [(set QPR:$dst, (Ty (NEONvext (Ty QPR:$lhs),
3267 (Ty QPR:$rhs), imm:$index)))]>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00003268
Evan Chengf81bf152009-11-23 21:57:23 +00003269def VEXTd8 : VEXTd<"vext", "8", v8i8>;
3270def VEXTd16 : VEXTd<"vext", "16", v4i16>;
3271def VEXTd32 : VEXTd<"vext", "32", v2i32>;
3272def VEXTdf : VEXTd<"vext", "32", v2f32>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00003273
Evan Chengf81bf152009-11-23 21:57:23 +00003274def VEXTq8 : VEXTq<"vext", "8", v16i8>;
3275def VEXTq16 : VEXTq<"vext", "16", v8i16>;
3276def VEXTq32 : VEXTq<"vext", "32", v4i32>;
3277def VEXTqf : VEXTq<"vext", "32", v4f32>;
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003278
Bob Wilson64efd902009-08-08 05:53:00 +00003279// VTRN : Vector Transpose
3280
Evan Chengf81bf152009-11-23 21:57:23 +00003281def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">;
3282def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">;
3283def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00003284
Evan Chengf81bf152009-11-23 21:57:23 +00003285def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">;
3286def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">;
3287def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00003288
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003289// VUZP : Vector Unzip (Deinterleave)
3290
Evan Chengf81bf152009-11-23 21:57:23 +00003291def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">;
3292def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">;
3293def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003294
Evan Chengf81bf152009-11-23 21:57:23 +00003295def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">;
3296def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">;
3297def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003298
3299// VZIP : Vector Zip (Interleave)
3300
Evan Chengf81bf152009-11-23 21:57:23 +00003301def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">;
3302def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">;
3303def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003304
Evan Chengf81bf152009-11-23 21:57:23 +00003305def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">;
3306def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">;
3307def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00003308
Bob Wilson114a2662009-08-12 20:51:55 +00003309// Vector Table Lookup and Table Extension.
3310
3311// VTBL : Vector Table Lookup
3312def VTBL1
3313 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003314 (ins DPR:$tbl1, DPR:$src), IIC_VTB1,
Evan Chengf81bf152009-11-23 21:57:23 +00003315 "vtbl", "8", "$dst, \\{$tbl1\\}, $src", "",
Bob Wilson114a2662009-08-12 20:51:55 +00003316 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl1 DPR:$tbl1, DPR:$src)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003317let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00003318def VTBL2
3319 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003320 (ins DPR:$tbl1, DPR:$tbl2, DPR:$src), IIC_VTB2,
Bob Wilson9fedc332010-01-18 01:24:43 +00003321 "vtbl", "8", "$dst, \\{$tbl1, $tbl2\\}, $src", "",
Bob Wilson114a2662009-08-12 20:51:55 +00003322 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl2
3323 DPR:$tbl1, DPR:$tbl2, DPR:$src)))]>;
3324def VTBL3
3325 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003326 (ins DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src), IIC_VTB3,
Bob Wilson9fedc332010-01-18 01:24:43 +00003327 "vtbl", "8", "$dst, \\{$tbl1, $tbl2, $tbl3\\}, $src", "",
Bob Wilson114a2662009-08-12 20:51:55 +00003328 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl3
3329 DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src)))]>;
3330def VTBL4
3331 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003332 (ins DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src), IIC_VTB4,
Bob Wilson9fedc332010-01-18 01:24:43 +00003333 "vtbl", "8", "$dst, \\{$tbl1, $tbl2, $tbl3, $tbl4\\}, $src", "",
Bob Wilson114a2662009-08-12 20:51:55 +00003334 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl4 DPR:$tbl1, DPR:$tbl2,
3335 DPR:$tbl3, DPR:$tbl4, DPR:$src)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003336} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00003337
3338// VTBX : Vector Table Extension
3339def VTBX1
3340 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003341 (ins DPR:$orig, DPR:$tbl1, DPR:$src), IIC_VTBX1,
Evan Chengf81bf152009-11-23 21:57:23 +00003342 "vtbx", "8", "$dst, \\{$tbl1\\}, $src", "$orig = $dst",
Bob Wilson114a2662009-08-12 20:51:55 +00003343 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx1
3344 DPR:$orig, DPR:$tbl1, DPR:$src)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003345let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00003346def VTBX2
3347 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003348 (ins DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$src), IIC_VTBX2,
Bob Wilson9fedc332010-01-18 01:24:43 +00003349 "vtbx", "8", "$dst, \\{$tbl1, $tbl2\\}, $src", "$orig = $dst",
Bob Wilson114a2662009-08-12 20:51:55 +00003350 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx2
3351 DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$src)))]>;
3352def VTBX3
3353 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003354 (ins DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src), IIC_VTBX3,
Bob Wilson9fedc332010-01-18 01:24:43 +00003355 "vtbx", "8", "$dst, \\{$tbl1, $tbl2, $tbl3\\}, $src", "$orig = $dst",
Bob Wilson114a2662009-08-12 20:51:55 +00003356 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx3 DPR:$orig, DPR:$tbl1,
3357 DPR:$tbl2, DPR:$tbl3, DPR:$src)))]>;
3358def VTBX4
3359 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$dst), (ins DPR:$orig, DPR:$tbl1,
David Goodwin658ea602009-09-25 18:38:29 +00003360 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src), IIC_VTBX4,
Bob Wilson9fedc332010-01-18 01:24:43 +00003361 "vtbx", "8", "$dst, \\{$tbl1, $tbl2, $tbl3, $tbl4\\}, $src",
3362 "$orig = $dst",
Bob Wilson114a2662009-08-12 20:51:55 +00003363 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx4 DPR:$orig, DPR:$tbl1,
3364 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003365} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00003366
Bob Wilson5bafff32009-06-22 23:27:02 +00003367//===----------------------------------------------------------------------===//
Evan Cheng1d2426c2009-08-07 19:30:41 +00003368// NEON instructions for single-precision FP math
3369//===----------------------------------------------------------------------===//
3370
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003371class N2VSPat<SDNode OpNode, ValueType ResTy, ValueType OpTy, NeonI Inst>
3372 : NEONFPPat<(ResTy (OpNode SPR:$a)),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003373 (EXTRACT_SUBREG (OpTy (Inst (INSERT_SUBREG (OpTy (IMPLICIT_DEF)),
3374 SPR:$a, arm_ssubreg_0))),
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003375 arm_ssubreg_0)>;
3376
3377class N3VSPat<SDNode OpNode, NeonI Inst>
3378 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003379 (EXTRACT_SUBREG (v2f32
3380 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
3381 SPR:$a, arm_ssubreg_0),
3382 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
3383 SPR:$b, arm_ssubreg_0))),
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003384 arm_ssubreg_0)>;
3385
3386class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
3387 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
3388 (EXTRACT_SUBREG (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
3389 SPR:$acc, arm_ssubreg_0),
3390 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
3391 SPR:$a, arm_ssubreg_0),
3392 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
3393 SPR:$b, arm_ssubreg_0)),
3394 arm_ssubreg_0)>;
3395
Evan Cheng1d2426c2009-08-07 19:30:41 +00003396// These need separate instructions because they must use DPR_VFP2 register
3397// class which have SPR sub-registers.
3398
3399// Vector Add Operations used for single-precision FP
3400let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003401def VADDfd_sfp : N3VS<0,0,0b00,0b1101,0, "vadd", "f32", v2f32, v2f32, fadd, 1>;
3402def : N3VSPat<fadd, VADDfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003403
David Goodwin338268c2009-08-10 22:17:39 +00003404// Vector Sub Operations used for single-precision FP
3405let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003406def VSUBfd_sfp : N3VS<0,0,0b10,0b1101,0, "vsub", "f32", v2f32, v2f32, fsub, 0>;
3407def : N3VSPat<fsub, VSUBfd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003408
Evan Cheng1d2426c2009-08-07 19:30:41 +00003409// Vector Multiply Operations used for single-precision FP
3410let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003411def VMULfd_sfp : N3VS<1,0,0b00,0b1101,1, "vmul", "f32", v2f32, v2f32, fmul, 1>;
3412def : N3VSPat<fmul, VMULfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003413
3414// Vector Multiply-Accumulate/Subtract used for single-precision FP
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00003415// vml[as].f32 can cause 4-8 cycle stalls in following ASIMD instructions, so
3416// we want to avoid them for now. e.g., alternating vmla/vadd instructions.
Evan Cheng1d2426c2009-08-07 19:30:41 +00003417
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00003418//let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003419//def VMLAfd_sfp : N3VSMulOp<0,0,0b00,0b1101,1, IIC_VMACD, "vmla", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003420// v2f32, fmul, fadd>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003421//def : N3VSMulOpPat<fmul, fadd, VMLAfd_sfp>;
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00003422
3423//let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003424//def VMLSfd_sfp : N3VSMulOp<0,0,0b10,0b1101,1, IIC_VMACD, "vmls", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003425// v2f32, fmul, fsub>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003426//def : N3VSMulOpPat<fmul, fsub, VMLSfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003427
David Goodwin338268c2009-08-10 22:17:39 +00003428// Vector Absolute used for single-precision FP
Evan Cheng1d2426c2009-08-07 19:30:41 +00003429let neverHasSideEffects = 1 in
Bob Wilson69bfbd62010-02-17 22:42:54 +00003430def VABSfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01110, 0, 0,
3431 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD,
3432 "vabs", "f32", "$dst, $src", "", []>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003433def : N2VSPat<fabs, f32, v2f32, VABSfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003434
David Goodwin338268c2009-08-10 22:17:39 +00003435// Vector Negate used for single-precision FP
Evan Cheng1d2426c2009-08-07 19:30:41 +00003436let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003437def VNEGfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
3438 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD,
3439 "vneg", "f32", "$dst, $src", "", []>;
3440def : N2VSPat<fneg, f32, v2f32, VNEGfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003441
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003442// Vector Maximum used for single-precision FP
3443let neverHasSideEffects = 1 in
3444def VMAXfd_sfp : N3V<0, 0, 0b00, 0b1111, 0, 0, (outs DPR_VFP2:$dst),
3445 (ins DPR_VFP2:$src1, DPR_VFP2:$src2), IIC_VBIND,
3446 "vmax", "f32", "$dst, $src1, $src2", "", []>;
3447def : N3VSPat<NEONfmax, VMAXfd_sfp>;
3448
3449// Vector Minimum used for single-precision FP
3450let neverHasSideEffects = 1 in
3451def VMINfd_sfp : N3V<0, 0, 0b00, 0b1111, 0, 0, (outs DPR_VFP2:$dst),
3452 (ins DPR_VFP2:$src1, DPR_VFP2:$src2), IIC_VBIND,
3453 "vmin", "f32", "$dst, $src1, $src2", "", []>;
3454def : N3VSPat<NEONfmin, VMINfd_sfp>;
3455
David Goodwin338268c2009-08-10 22:17:39 +00003456// Vector Convert between single-precision FP and integer
3457let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003458def VCVTf2sd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
3459 v2i32, v2f32, fp_to_sint>;
Bob Wilson76a312b2010-03-19 22:51:32 +00003460def : N2VSPat<arm_ftosi, f32, v2f32, VCVTf2sd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003461
3462let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003463def VCVTf2ud_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
3464 v2i32, v2f32, fp_to_uint>;
Bob Wilson76a312b2010-03-19 22:51:32 +00003465def : N2VSPat<arm_ftoui, f32, v2f32, VCVTf2ud_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003466
3467let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003468def VCVTs2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
3469 v2f32, v2i32, sint_to_fp>;
Bob Wilson76a312b2010-03-19 22:51:32 +00003470def : N2VSPat<arm_sitof, f32, v2i32, VCVTs2fd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003471
3472let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003473def VCVTu2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
3474 v2f32, v2i32, uint_to_fp>;
Bob Wilson76a312b2010-03-19 22:51:32 +00003475def : N2VSPat<arm_uitof, f32, v2i32, VCVTu2fd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003476
Evan Cheng1d2426c2009-08-07 19:30:41 +00003477//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +00003478// Non-Instruction Patterns
3479//===----------------------------------------------------------------------===//
3480
3481// bit_convert
3482def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
3483def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
3484def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
3485def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
3486def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
3487def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
3488def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
3489def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
3490def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
3491def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
3492def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
3493def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
3494def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
3495def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
3496def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
3497def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
3498def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
3499def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
3500def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
3501def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
3502def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
3503def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
3504def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
3505def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
3506def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
3507def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
3508def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
3509def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
3510def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
3511def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
3512
3513def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
3514def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
3515def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
3516def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
3517def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
3518def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
3519def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
3520def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
3521def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
3522def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
3523def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
3524def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
3525def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
3526def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
3527def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
3528def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
3529def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
3530def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
3531def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
3532def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
3533def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
3534def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
3535def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
3536def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
3537def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
3538def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
3539def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
3540def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
3541def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
3542def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;