blob: a0421f32f077f3ce7322c3e0b3f3ce262d1d7357 [file] [log] [blame]
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001//===-- X86ISelLowering.h - X86 DAG Lowering Interface ----------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#ifndef X86ISELLOWERING_H
16#define X86ISELLOWERING_H
17
Evan Cheng559806f2006-01-27 08:10:46 +000018#include "X86Subtarget.h"
Anton Korobeynikov2365f512007-07-14 14:06:15 +000019#include "X86RegisterInfo.h"
Gordon Henriksen86737662008-01-05 16:56:59 +000020#include "X86MachineFunctionInfo.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000021#include "llvm/Target/TargetLowering.h"
Evan Chengddc419c2010-01-26 19:04:47 +000022#include "llvm/Target/TargetOptions.h"
Ted Kremenekb388eb82008-09-03 02:54:11 +000023#include "llvm/CodeGen/FastISel.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000024#include "llvm/CodeGen/SelectionDAG.h"
Rafael Espindola1b5dcc32007-08-31 15:06:30 +000025#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000026
27namespace llvm {
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000028 namespace X86ISD {
Evan Chengd9558e02006-01-06 00:43:03 +000029 // X86 Specific DAG Nodes
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000030 enum NodeType {
31 // Start the numbering where the builtin ops leave off.
Dan Gohman0ba2bcf2008-09-23 18:42:32 +000032 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000033
Evan Cheng18efe262007-12-14 02:13:44 +000034 /// BSF - Bit scan forward.
35 /// BSR - Bit scan reverse.
36 BSF,
37 BSR,
38
Evan Chenge3413162006-01-09 18:33:28 +000039 /// SHLD, SHRD - Double shift instructions. These correspond to
40 /// X86::SHLDxx and X86::SHRDxx instructions.
41 SHLD,
42 SHRD,
43
Evan Chengef6ffb12006-01-31 03:14:29 +000044 /// FAND - Bitwise logical AND of floating point values. This corresponds
45 /// to X86::ANDPS or X86::ANDPD.
46 FAND,
47
Evan Cheng68c47cb2007-01-05 07:55:56 +000048 /// FOR - Bitwise logical OR of floating point values. This corresponds
49 /// to X86::ORPS or X86::ORPD.
50 FOR,
51
Evan Cheng223547a2006-01-31 22:28:30 +000052 /// FXOR - Bitwise logical XOR of floating point values. This corresponds
53 /// to X86::XORPS or X86::XORPD.
54 FXOR,
55
Evan Cheng73d6cf12007-01-05 21:37:56 +000056 /// FSRL - Bitwise logical right shift of floating point values. These
57 /// corresponds to X86::PSRLDQ.
Evan Cheng68c47cb2007-01-05 07:55:56 +000058 FSRL,
59
Evan Chenge3de85b2006-02-04 02:20:30 +000060 /// FILD, FILD_FLAG - This instruction implements SINT_TO_FP with the
61 /// integer source in memory and FP reg result. This corresponds to the
62 /// X86::FILD*m instructions. It has three inputs (token chain, address,
63 /// and source type) and two outputs (FP value and token chain). FILD_FLAG
64 /// also produces a flag).
Evan Chenga3195e82006-01-12 22:54:21 +000065 FILD,
Evan Chenge3de85b2006-02-04 02:20:30 +000066 FILD_FLAG,
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000067
68 /// FP_TO_INT*_IN_MEM - This instruction implements FP_TO_SINT with the
69 /// integer destination in memory and a FP reg source. This corresponds
70 /// to the X86::FIST*m instructions and the rounding mode change stuff. It
Chris Lattner91897772006-10-18 18:26:48 +000071 /// has two inputs (token chain and address) and two outputs (int value
72 /// and token chain).
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000073 FP_TO_INT16_IN_MEM,
74 FP_TO_INT32_IN_MEM,
75 FP_TO_INT64_IN_MEM,
76
Evan Chengb077b842005-12-21 02:39:21 +000077 /// FLD - This instruction implements an extending load to FP stack slots.
78 /// This corresponds to the X86::FLD32m / X86::FLD64m. It takes a chain
Evan Cheng38bcbaf2005-12-23 07:31:11 +000079 /// operand, ptr to load from, and a ValueType node indicating the type
80 /// to load to.
Evan Chengb077b842005-12-21 02:39:21 +000081 FLD,
82
Evan Chengd90eb7f2006-01-05 00:27:02 +000083 /// FST - This instruction implements a truncating store to FP stack
84 /// slots. This corresponds to the X86::FST32m / X86::FST64m. It takes a
85 /// chain operand, value to store, address, and a ValueType to store it
86 /// as.
87 FST,
88
Dan Gohman98ca4f22009-08-05 01:29:28 +000089 /// CALL - These operations represent an abstract X86 call
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000090 /// instruction, which includes a bunch of information. In particular the
91 /// operands of these node are:
92 ///
93 /// #0 - The incoming token chain
94 /// #1 - The callee
95 /// #2 - The number of arg bytes the caller pushes on the stack.
96 /// #3 - The number of arg bytes the callee pops off the stack.
97 /// #4 - The value to pass in AL/AX/EAX (optional)
98 /// #5 - The value to pass in DL/DX/EDX (optional)
99 ///
100 /// The result values of these nodes are:
101 ///
102 /// #0 - The outgoing token chain
103 /// #1 - The first register result value (optional)
104 /// #2 - The second register result value (optional)
105 ///
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000106 CALL,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000107
Andrew Lenharthb873ff32005-11-20 21:41:10 +0000108 /// RDTSC_DAG - This operation implements the lowering for
109 /// readcyclecounter
110 RDTSC_DAG,
Evan Cheng7df96d62005-12-17 01:21:05 +0000111
112 /// X86 compare and logical compare instructions.
Evan Cheng7d6ff3a2007-09-17 17:42:53 +0000113 CMP, COMI, UCOMI,
Evan Cheng7df96d62005-12-17 01:21:05 +0000114
Dan Gohmanc7a37d42008-12-23 22:45:23 +0000115 /// X86 bit-test instructions.
116 BT,
117
Dan Gohman2004eb62009-03-23 15:40:10 +0000118 /// X86 SetCC. Operand 0 is condition code, and operand 1 is the flag
Evan Chengd5781fc2005-12-21 20:21:51 +0000119 /// operand produced by a CMP instruction.
120 SETCC,
121
Evan Chengad9c0a32009-12-15 00:53:42 +0000122 // Same as SETCC except it's materialized with a sbb and the value is all
123 // one's or all zero's.
124 SETCC_CARRY,
125
Chris Lattner2b9f4342009-03-12 06:46:02 +0000126 /// X86 conditional moves. Operand 0 and operand 1 are the two values
127 /// to select from. Operand 2 is the condition code, and operand 3 is the
128 /// flag operand produced by a CMP or TEST instruction. It also writes a
129 /// flag result.
Evan Cheng7df96d62005-12-17 01:21:05 +0000130 CMOV,
Evan Cheng898101c2005-12-19 23:12:38 +0000131
Dan Gohman2004eb62009-03-23 15:40:10 +0000132 /// X86 conditional branches. Operand 0 is the chain operand, operand 1
133 /// is the block to branch if condition is true, operand 2 is the
134 /// condition code, and operand 3 is the flag operand produced by a CMP
Evan Chengd5781fc2005-12-21 20:21:51 +0000135 /// or TEST instruction.
Evan Cheng898101c2005-12-19 23:12:38 +0000136 BRCOND,
Evan Chengb077b842005-12-21 02:39:21 +0000137
Dan Gohman2004eb62009-03-23 15:40:10 +0000138 /// Return with a flag operand. Operand 0 is the chain operand, operand
139 /// 1 is the number of bytes of stack to pop.
Evan Chengb077b842005-12-21 02:39:21 +0000140 RET_FLAG,
Evan Cheng67f92a72006-01-11 22:15:48 +0000141
142 /// REP_STOS - Repeat fill, corresponds to X86::REP_STOSx.
143 REP_STOS,
144
145 /// REP_MOVS - Repeat move, corresponds to X86::REP_MOVSx.
146 REP_MOVS,
Evan Cheng223547a2006-01-31 22:28:30 +0000147
Evan Cheng7ccced62006-02-18 00:15:05 +0000148 /// GlobalBaseReg - On Darwin, this node represents the result of the popl
149 /// at function entry, used for PIC code.
150 GlobalBaseReg,
Evan Chenga0ea0532006-02-23 02:43:52 +0000151
Bill Wendling056292f2008-09-16 21:48:12 +0000152 /// Wrapper - A wrapper node for TargetConstantPool,
153 /// TargetExternalSymbol, and TargetGlobalAddress.
Evan Cheng020d2e82006-02-23 20:41:18 +0000154 Wrapper,
Evan Cheng48090aa2006-03-21 23:01:21 +0000155
Evan Cheng0085a282006-11-30 21:55:46 +0000156 /// WrapperRIP - Special wrapper used under X86-64 PIC mode for RIP
157 /// relative displacements.
158 WrapperRIP,
159
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000160 /// MOVQ2DQ - Copies a 64-bit value from a vector to another vector.
161 /// Can be used to move a vector value from a MMX register to a XMM
162 /// register.
163 MOVQ2DQ,
164
Nate Begeman14d12ca2008-02-11 04:19:36 +0000165 /// PEXTRB - Extract an 8-bit value from a vector and zero extend it to
166 /// i32, corresponds to X86::PEXTRB.
167 PEXTRB,
168
Evan Chengb067a1e2006-03-31 19:22:53 +0000169 /// PEXTRW - Extract a 16-bit value from a vector and zero extend it to
Evan Cheng653159f2006-03-31 21:55:24 +0000170 /// i32, corresponds to X86::PEXTRW.
Evan Chengb067a1e2006-03-31 19:22:53 +0000171 PEXTRW,
Evan Cheng653159f2006-03-31 21:55:24 +0000172
Nate Begeman14d12ca2008-02-11 04:19:36 +0000173 /// INSERTPS - Insert any element of a 4 x float vector into any element
174 /// of a destination 4 x floatvector.
175 INSERTPS,
176
177 /// PINSRB - Insert the lower 8-bits of a 32-bit value to a vector,
178 /// corresponds to X86::PINSRB.
179 PINSRB,
180
Evan Cheng653159f2006-03-31 21:55:24 +0000181 /// PINSRW - Insert the lower 16-bits of a 32-bit value to a vector,
182 /// corresponds to X86::PINSRW.
Chris Lattner8f2b4cc2010-02-23 02:07:48 +0000183 PINSRW, MMX_PINSRW,
Evan Cheng8ca29322006-11-10 21:43:37 +0000184
Nate Begemanb9a47b82009-02-23 08:49:38 +0000185 /// PSHUFB - Shuffle 16 8-bit values within a vector.
186 PSHUFB,
187
Evan Cheng8ca29322006-11-10 21:43:37 +0000188 /// FMAX, FMIN - Floating point max and min.
189 ///
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +0000190 FMAX, FMIN,
Dan Gohman20382522007-07-10 00:05:58 +0000191
192 /// FRSQRT, FRCP - Floating point reciprocal-sqrt and reciprocal
193 /// approximation. Note that these typically require refinement
194 /// in order to obtain suitable precision.
195 FRSQRT, FRCP,
196
Rafael Espindola094fad32009-04-08 21:14:34 +0000197 // TLSADDR - Thread Local Storage.
198 TLSADDR,
Eric Christopher30ef0e52010-06-03 04:07:48 +0000199
200 // TLSCALL - Thread Local Storage. When calling to an OS provided
201 // thunk at the address from an earlier relocation.
202 TLSCALL,
Rafael Espindola094fad32009-04-08 21:14:34 +0000203
204 // SegmentBaseAddress - The address segment:0
205 SegmentBaseAddress,
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000206
Evan Cheng7e2ff772008-05-08 00:57:18 +0000207 // EH_RETURN - Exception Handling helpers.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000208 EH_RETURN,
209
Arnold Schwaighofer4fe30732008-03-19 16:39:45 +0000210 /// TC_RETURN - Tail call return.
211 /// operand #0 chain
212 /// operand #1 callee (register or absolute)
213 /// operand #2 stack adjustment
214 /// operand #3 optional in flag
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +0000215 TC_RETURN,
216
Evan Cheng7e2ff772008-05-08 00:57:18 +0000217 // LCMPXCHG_DAG, LCMPXCHG8_DAG - Compare and swap.
Andrew Lenharth26ed8692008-03-01 21:52:34 +0000218 LCMPXCHG_DAG,
Andrew Lenharthd19189e2008-03-05 01:15:49 +0000219 LCMPXCHG8_DAG,
Andrew Lenharth26ed8692008-03-01 21:52:34 +0000220
Evan Cheng7e2ff772008-05-08 00:57:18 +0000221 // FNSTCW16m - Store FP control world into i16 memory.
222 FNSTCW16m,
223
Evan Chengd880b972008-05-09 21:53:03 +0000224 // VZEXT_MOVL - Vector move low and zero extend.
225 VZEXT_MOVL,
226
227 // VZEXT_LOAD - Load, scalar_to_vector, and zero extend.
Evan Chengf26ffe92008-05-29 08:22:04 +0000228 VZEXT_LOAD,
229
230 // VSHL, VSRL - Vector logical left / right shift.
Nate Begeman30a0de92008-07-17 16:51:19 +0000231 VSHL, VSRL,
Nate Begeman9008ca62009-04-27 18:41:29 +0000232
233 // CMPPD, CMPPS - Vector double/float comparison.
Nate Begeman30a0de92008-07-17 16:51:19 +0000234 // CMPPD, CMPPS - Vector double/float comparison.
235 CMPPD, CMPPS,
236
237 // PCMP* - Vector integer comparisons.
238 PCMPEQB, PCMPEQW, PCMPEQD, PCMPEQQ,
Bill Wendlingab55ebd2008-12-12 00:56:36 +0000239 PCMPGTB, PCMPGTW, PCMPGTD, PCMPGTQ,
240
Dan Gohman076aee32009-03-04 19:44:21 +0000241 // ADD, SUB, SMUL, UMUL, etc. - Arithmetic operations with FLAGS results.
242 ADD, SUB, SMUL, UMUL,
Dan Gohmane220c4b2009-09-18 19:59:53 +0000243 INC, DEC, OR, XOR, AND,
Evan Cheng73f24c92009-03-30 21:36:47 +0000244
245 // MUL_IMM - X86 specific multiply by immediate.
Eric Christopher71c67532009-07-29 00:28:05 +0000246 MUL_IMM,
247
248 // PTEST - Vector bitwise comparisons
Dan Gohmand6708ea2009-08-15 01:38:56 +0000249 PTEST,
250
251 // VASTART_SAVE_XMM_REGS - Save xmm argument registers to the stack,
252 // according to %al. An operator is needed so that this can be expanded
253 // with control flow.
Dan Gohmanc76909a2009-09-25 20:36:54 +0000254 VASTART_SAVE_XMM_REGS,
255
Anton Korobeynikov043f3c22010-03-06 19:32:29 +0000256 // MINGW_ALLOCA - MingW's __alloca call to do stack probing.
257 MINGW_ALLOCA,
258
Dan Gohmanc76909a2009-09-25 20:36:54 +0000259 // ATOMADD64_DAG, ATOMSUB64_DAG, ATOMOR64_DAG, ATOMAND64_DAG,
260 // ATOMXOR64_DAG, ATOMNAND64_DAG, ATOMSWAP64_DAG -
261 // Atomic 64-bit binary operations.
262 ATOMADD64_DAG = ISD::FIRST_TARGET_MEMORY_OPCODE,
263 ATOMSUB64_DAG,
264 ATOMOR64_DAG,
265 ATOMXOR64_DAG,
266 ATOMAND64_DAG,
267 ATOMNAND64_DAG,
268 ATOMSWAP64_DAG
Anton Korobeynikov043f3c22010-03-06 19:32:29 +0000269
270 // WARNING: Do not add anything in the end unless you want the node to
271 // have memop! In fact, starting from ATOMADD64_DAG all opcodes will be
272 // thought as target memory ops!
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000273 };
274 }
275
Evan Cheng0d9e9762008-01-29 19:34:22 +0000276 /// Define some predicates that are used for node matching.
277 namespace X86 {
278 /// isPSHUFDMask - Return true if the specified VECTOR_SHUFFLE operand
279 /// specifies a shuffle of elements that is suitable for input to PSHUFD.
Nate Begeman9008ca62009-04-27 18:41:29 +0000280 bool isPSHUFDMask(ShuffleVectorSDNode *N);
Evan Cheng0188ecb2006-03-22 18:59:22 +0000281
Evan Cheng0d9e9762008-01-29 19:34:22 +0000282 /// isPSHUFHWMask - Return true if the specified VECTOR_SHUFFLE operand
283 /// specifies a shuffle of elements that is suitable for input to PSHUFD.
Nate Begeman9008ca62009-04-27 18:41:29 +0000284 bool isPSHUFHWMask(ShuffleVectorSDNode *N);
Evan Cheng506d3df2006-03-29 23:07:14 +0000285
Evan Cheng0d9e9762008-01-29 19:34:22 +0000286 /// isPSHUFLWMask - Return true if the specified VECTOR_SHUFFLE operand
287 /// specifies a shuffle of elements that is suitable for input to PSHUFD.
Nate Begeman9008ca62009-04-27 18:41:29 +0000288 bool isPSHUFLWMask(ShuffleVectorSDNode *N);
Evan Cheng506d3df2006-03-29 23:07:14 +0000289
Evan Cheng0d9e9762008-01-29 19:34:22 +0000290 /// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
291 /// specifies a shuffle of elements that is suitable for input to SHUFP*.
Nate Begeman9008ca62009-04-27 18:41:29 +0000292 bool isSHUFPMask(ShuffleVectorSDNode *N);
Evan Cheng14aed5e2006-03-24 01:18:28 +0000293
Evan Cheng0d9e9762008-01-29 19:34:22 +0000294 /// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
295 /// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +0000296 bool isMOVHLPSMask(ShuffleVectorSDNode *N);
Evan Cheng2c0dbd02006-03-24 02:58:06 +0000297
Evan Cheng0d9e9762008-01-29 19:34:22 +0000298 /// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
299 /// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
300 /// <2, 3, 2, 3>
Nate Begeman9008ca62009-04-27 18:41:29 +0000301 bool isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N);
Evan Cheng6e56e2c2006-11-07 22:14:24 +0000302
Evan Cheng0d9e9762008-01-29 19:34:22 +0000303 /// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
Nate Begeman9008ca62009-04-27 18:41:29 +0000304 /// specifies a shuffle of elements that is suitable for MOVLP{S|D}.
305 bool isMOVLPMask(ShuffleVectorSDNode *N);
Evan Cheng5ced1d82006-04-06 23:23:56 +0000306
Evan Cheng0d9e9762008-01-29 19:34:22 +0000307 /// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
Nate Begeman9008ca62009-04-27 18:41:29 +0000308 /// specifies a shuffle of elements that is suitable for MOVHP{S|D}.
Evan Cheng0d9e9762008-01-29 19:34:22 +0000309 /// as well as MOVLHPS.
Nate Begeman0b10b912009-11-07 23:17:15 +0000310 bool isMOVLHPSMask(ShuffleVectorSDNode *N);
Evan Cheng5ced1d82006-04-06 23:23:56 +0000311
Evan Cheng0d9e9762008-01-29 19:34:22 +0000312 /// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
313 /// specifies a shuffle of elements that is suitable for input to UNPCKL.
Nate Begeman9008ca62009-04-27 18:41:29 +0000314 bool isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat = false);
Evan Cheng0038e592006-03-28 00:39:58 +0000315
Evan Cheng0d9e9762008-01-29 19:34:22 +0000316 /// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
317 /// specifies a shuffle of elements that is suitable for input to UNPCKH.
Nate Begeman9008ca62009-04-27 18:41:29 +0000318 bool isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat = false);
Evan Cheng4fcb9222006-03-28 02:43:26 +0000319
Evan Cheng0d9e9762008-01-29 19:34:22 +0000320 /// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
321 /// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
322 /// <0, 0, 1, 1>
Nate Begeman9008ca62009-04-27 18:41:29 +0000323 bool isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N);
Evan Cheng1d5a8cc2006-04-05 07:20:06 +0000324
Evan Cheng0d9e9762008-01-29 19:34:22 +0000325 /// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
326 /// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
327 /// <2, 2, 3, 3>
Nate Begeman9008ca62009-04-27 18:41:29 +0000328 bool isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N);
Bill Wendling2f9bb1a2007-04-24 21:16:55 +0000329
Evan Cheng0d9e9762008-01-29 19:34:22 +0000330 /// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
331 /// specifies a shuffle of elements that is suitable for input to MOVSS,
332 /// MOVSD, and MOVD, i.e. setting the lowest element.
Nate Begeman9008ca62009-04-27 18:41:29 +0000333 bool isMOVLMask(ShuffleVectorSDNode *N);
Evan Chengd6d1cbd2006-04-11 00:19:04 +0000334
Evan Cheng0d9e9762008-01-29 19:34:22 +0000335 /// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
336 /// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +0000337 bool isMOVSHDUPMask(ShuffleVectorSDNode *N);
Evan Chengd9539472006-04-14 21:59:03 +0000338
Evan Cheng0d9e9762008-01-29 19:34:22 +0000339 /// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
340 /// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +0000341 bool isMOVSLDUPMask(ShuffleVectorSDNode *N);
Evan Chengf686d9b2006-10-27 21:08:32 +0000342
Evan Cheng0b457f02008-09-25 20:50:48 +0000343 /// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
344 /// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +0000345 bool isMOVDDUPMask(ShuffleVectorSDNode *N);
Evan Cheng0b457f02008-09-25 20:50:48 +0000346
Nate Begemana09008b2009-10-19 02:17:23 +0000347 /// isPALIGNRMask - Return true if the specified VECTOR_SHUFFLE operand
348 /// specifies a shuffle of elements that is suitable for input to PALIGNR.
349 bool isPALIGNRMask(ShuffleVectorSDNode *N);
350
Evan Cheng0d9e9762008-01-29 19:34:22 +0000351 /// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
352 /// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
353 /// instructions.
354 unsigned getShuffleSHUFImmediate(SDNode *N);
Evan Cheng506d3df2006-03-29 23:07:14 +0000355
Evan Cheng0d9e9762008-01-29 19:34:22 +0000356 /// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +0000357 /// the specified VECTOR_SHUFFLE mask with PSHUFHW instruction.
Evan Cheng0d9e9762008-01-29 19:34:22 +0000358 unsigned getShufflePSHUFHWImmediate(SDNode *N);
Evan Cheng506d3df2006-03-29 23:07:14 +0000359
Nate Begemana09008b2009-10-19 02:17:23 +0000360 /// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
361 /// the specified VECTOR_SHUFFLE mask with PSHUFLW instruction.
Evan Cheng0d9e9762008-01-29 19:34:22 +0000362 unsigned getShufflePSHUFLWImmediate(SDNode *N);
Evan Cheng37b73872009-07-30 08:33:02 +0000363
Nate Begemana09008b2009-10-19 02:17:23 +0000364 /// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
365 /// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
366 unsigned getShufflePALIGNRImmediate(SDNode *N);
367
Evan Cheng37b73872009-07-30 08:33:02 +0000368 /// isZeroNode - Returns true if Elt is a constant zero or a floating point
369 /// constant +0.0.
370 bool isZeroNode(SDValue Elt);
Anton Korobeynikovb5e01722009-08-05 23:01:26 +0000371
372 /// isOffsetSuitableForCodeModel - Returns true of the given offset can be
373 /// fit into displacement field of the instruction.
374 bool isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
375 bool hasSymbolicDisplacement = true);
Evan Cheng0d9e9762008-01-29 19:34:22 +0000376 }
377
Chris Lattner91897772006-10-18 18:26:48 +0000378 //===--------------------------------------------------------------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000379 // X86TargetLowering - X86 Implementation of the TargetLowering interface
380 class X86TargetLowering : public TargetLowering {
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000381 public:
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000382 explicit X86TargetLowering(X86TargetMachine &TM);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000383
Chris Lattner589c6f62010-01-26 06:28:43 +0000384 /// getPICBaseSymbol - Return the X86-32 PIC base.
385 MCSymbol *getPICBaseSymbol(const MachineFunction *MF, MCContext &Ctx) const;
386
Chris Lattnerc64daab2010-01-26 05:02:42 +0000387 virtual unsigned getJumpTableEncoding() const;
Chris Lattner5e1df8d2010-01-25 23:38:14 +0000388
Chris Lattnerc64daab2010-01-26 05:02:42 +0000389 virtual const MCExpr *
390 LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
391 const MachineBasicBlock *MBB, unsigned uid,
392 MCContext &Ctx) const;
393
Evan Chengcc415862007-11-09 01:32:10 +0000394 /// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
395 /// jumptable.
Chris Lattnerc64daab2010-01-26 05:02:42 +0000396 virtual SDValue getPICJumpTableRelocBase(SDValue Table,
397 SelectionDAG &DAG) const;
Chris Lattner589c6f62010-01-26 06:28:43 +0000398 virtual const MCExpr *
399 getPICJumpTableRelocBaseExpr(const MachineFunction *MF,
400 unsigned JTI, MCContext &Ctx) const;
401
Chris Lattner54e3efd2007-02-26 04:01:25 +0000402 /// getStackPtrReg - Return the stack pointer register we are using: either
403 /// ESP or RSP.
404 unsigned getStackPtrReg() const { return X86StackPtr; }
Evan Cheng29286502008-01-23 23:17:41 +0000405
406 /// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
407 /// function arguments in the caller parameter area. For X86, aggregates
408 /// that contains are placed at 16-byte boundaries while the rest are at
409 /// 4-byte boundaries.
410 virtual unsigned getByValTypeAlignment(const Type *Ty) const;
Evan Chengf0df0312008-05-15 08:39:06 +0000411
412 /// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengf28f8bc2010-04-02 19:36:14 +0000413 /// and store operations as a result of memset, memcpy, and memmove
414 /// lowering. If DstAlign is zero that means it's safe to destination
415 /// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
416 /// means there isn't a need to check it against alignment requirement,
417 /// probably because the source does not need to be loaded. If
418 /// 'NonScalarIntSafe' is true, that means it's safe to return a
419 /// non-scalar-integer type, e.g. empty string source, constant, or loaded
Evan Chengc3b0c342010-04-08 07:37:57 +0000420 /// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
421 /// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +0000422 /// It returns EVT::Other if the type should be determined using generic
423 /// target-independent logic.
Evan Chengf28f8bc2010-04-02 19:36:14 +0000424 virtual EVT
Evan Chengc3b0c342010-04-08 07:37:57 +0000425 getOptimalMemOpType(uint64_t Size, unsigned DstAlign, unsigned SrcAlign,
426 bool NonScalarIntSafe, bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +0000427 MachineFunction &MF) const;
Bill Wendlingaf566342009-08-15 21:21:19 +0000428
429 /// allowsUnalignedMemoryAccesses - Returns true if the target allows
430 /// unaligned memory accesses. of the specified type.
431 virtual bool allowsUnalignedMemoryAccesses(EVT VT) const {
432 return true;
433 }
Bill Wendling20c568f2009-06-30 22:38:32 +0000434
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000435 /// LowerOperation - Provide custom lowering hooks for some operations.
436 ///
Dan Gohmand858e902010-04-17 15:26:15 +0000437 virtual SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000438
Duncan Sands1607f052008-12-01 11:39:25 +0000439 /// ReplaceNodeResults - Replace the results of node with an illegal result
440 /// type with new values built out of custom code.
Chris Lattner27a6c732007-11-24 07:07:01 +0000441 ///
Duncan Sands1607f052008-12-01 11:39:25 +0000442 virtual void ReplaceNodeResults(SDNode *N, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +0000443 SelectionDAG &DAG) const;
Chris Lattner27a6c732007-11-24 07:07:01 +0000444
445
Dan Gohman475871a2008-07-27 21:46:04 +0000446 virtual SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Evan Cheng206ee9d2006-07-07 08:33:52 +0000447
Evan Chenge5b51ac2010-04-17 06:13:15 +0000448 /// isTypeDesirableForOp - Return true if the target has native support for
449 /// the specified value type and it is 'desirable' to use the type for the
450 /// given node type. e.g. On x86 i16 is legal, but undesirable since i16
451 /// instruction encodings are longer and some i16 instructions are slow.
452 virtual bool isTypeDesirableForOp(unsigned Opc, EVT VT) const;
453
454 /// isTypeDesirable - Return true if the target has native support for the
455 /// specified value type and it is 'desirable' to use the type. e.g. On x86
456 /// i16 is legal, but undesirable since i16 instruction encodings are longer
457 /// and some i16 instructions are slow.
458 virtual bool IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const;
Evan Cheng64b7bf72010-04-16 06:14:10 +0000459
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +0000460 virtual MachineBasicBlock *
461 EmitInstrWithCustomInserter(MachineInstr *MI,
462 MachineBasicBlock *MBB) const;
Evan Cheng4a460802006-01-11 00:33:36 +0000463
Mon P Wang63307c32008-05-05 19:05:59 +0000464
Evan Cheng72261582005-12-20 06:22:03 +0000465 /// getTargetNodeName - This method returns the name of a target specific
466 /// DAG node.
467 virtual const char *getTargetNodeName(unsigned Opcode) const;
468
Scott Michel5b8f82e2008-03-10 15:42:14 +0000469 /// getSetCCResultType - Return the ISD::SETCC ValueType
Owen Anderson825b72b2009-08-11 20:47:22 +0000470 virtual MVT::SimpleValueType getSetCCResultType(EVT VT) const;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000471
Nate Begeman368e18d2006-02-16 21:11:51 +0000472 /// computeMaskedBitsForTargetNode - Determine which of the bits specified
473 /// in Mask are known to be either zero or one and return them in the
474 /// KnownZero/KnownOne bitsets.
Dan Gohman475871a2008-07-27 21:46:04 +0000475 virtual void computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +0000476 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +0000477 APInt &KnownZero,
478 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +0000479 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +0000480 unsigned Depth = 0) const;
Evan Chengad4196b2008-05-12 19:56:52 +0000481
482 virtual bool
Dan Gohman46510a72010-04-15 01:51:59 +0000483 isGAPlusOffset(SDNode *N, const GlobalValue* &GA, int64_t &Offset) const;
Nate Begeman368e18d2006-02-16 21:11:51 +0000484
Dan Gohmand858e902010-04-17 15:26:15 +0000485 SDValue getReturnAddressFrameIndex(SelectionDAG &DAG) const;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000486
Chris Lattnerb8105652009-07-20 17:51:36 +0000487 virtual bool ExpandInlineAsm(CallInst *CI) const;
488
Chris Lattner4234f572007-03-25 02:14:49 +0000489 ConstraintType getConstraintType(const std::string &Constraint) const;
Chris Lattnerf4dff842006-07-11 02:54:03 +0000490
Chris Lattner259e97c2006-01-31 19:43:35 +0000491 std::vector<unsigned>
Chris Lattner1efa40f2006-02-22 00:56:39 +0000492 getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +0000493 EVT VT) const;
Chris Lattner48884cd2007-08-25 00:47:38 +0000494
Owen Andersone50ed302009-08-10 22:56:29 +0000495 virtual const char *LowerXConstraint(EVT ConstraintVT) const;
Dale Johannesenba2a0b92008-01-29 02:21:21 +0000496
Chris Lattner48884cd2007-08-25 00:47:38 +0000497 /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Evan Chengda43bcf2008-09-24 00:05:32 +0000498 /// vector. If it is invalid, don't add anything to Ops. If hasMemory is
499 /// true it means one of the asm constraint of the inline asm instruction
500 /// being processed is 'm'.
Dan Gohman475871a2008-07-27 21:46:04 +0000501 virtual void LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +0000502 char ConstraintLetter,
Dan Gohman475871a2008-07-27 21:46:04 +0000503 std::vector<SDValue> &Ops,
Chris Lattner5e764232008-04-26 23:02:14 +0000504 SelectionDAG &DAG) const;
Chris Lattner22aaf1d2006-10-31 20:13:11 +0000505
Chris Lattner91897772006-10-18 18:26:48 +0000506 /// getRegForInlineAsmConstraint - Given a physical register constraint
507 /// (e.g. {edx}), return the register number and the register class for the
508 /// register. This should only be used for C_Register constraints. On
509 /// error, this returns a register number of 0.
Chris Lattnerf76d1802006-07-31 23:26:50 +0000510 std::pair<unsigned, const TargetRegisterClass*>
511 getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +0000512 EVT VT) const;
Chris Lattnerf76d1802006-07-31 23:26:50 +0000513
Chris Lattnerc9addb72007-03-30 23:15:24 +0000514 /// isLegalAddressingMode - Return true if the addressing mode represented
515 /// by AM is legal for this target, for a load/store of the specified type.
516 virtual bool isLegalAddressingMode(const AddrMode &AM, const Type *Ty)const;
517
Evan Cheng2bd122c2007-10-26 01:56:11 +0000518 /// isTruncateFree - Return true if it's free to truncate a value of
519 /// type Ty1 to type Ty2. e.g. On x86 it's free to truncate a i32 value in
520 /// register EAX to i16 by referencing its sub-register AX.
521 virtual bool isTruncateFree(const Type *Ty1, const Type *Ty2) const;
Owen Andersone50ed302009-08-10 22:56:29 +0000522 virtual bool isTruncateFree(EVT VT1, EVT VT2) const;
Dan Gohman97121ba2009-04-08 00:15:30 +0000523
524 /// isZExtFree - Return true if any actual instruction that defines a
525 /// value of type Ty1 implicit zero-extends the value to Ty2 in the result
526 /// register. This does not necessarily include registers defined in
527 /// unknown ways, such as incoming arguments, or copies from unknown
528 /// virtual registers. Also, if isTruncateFree(Ty2, Ty1) is true, this
529 /// does not necessarily apply to truncate instructions. e.g. on x86-64,
530 /// all instructions that define 32-bit values implicit zero-extend the
531 /// result out to 64 bits.
532 virtual bool isZExtFree(const Type *Ty1, const Type *Ty2) const;
Owen Andersone50ed302009-08-10 22:56:29 +0000533 virtual bool isZExtFree(EVT VT1, EVT VT2) const;
Dan Gohman97121ba2009-04-08 00:15:30 +0000534
Evan Cheng8b944d32009-05-28 00:35:15 +0000535 /// isNarrowingProfitable - Return true if it's profitable to narrow
536 /// operations of type VT1 to VT2. e.g. on x86, it's profitable to narrow
537 /// from i32 to i8 but not from i32 to i16.
Owen Andersone50ed302009-08-10 22:56:29 +0000538 virtual bool isNarrowingProfitable(EVT VT1, EVT VT2) const;
Evan Cheng8b944d32009-05-28 00:35:15 +0000539
Evan Chengeb2f9692009-10-27 19:56:55 +0000540 /// isFPImmLegal - Returns true if the target can instruction select the
541 /// specified FP immediate natively. If false, the legalizer will
542 /// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +0000543 virtual bool isFPImmLegal(const APFloat &Imm, EVT VT) const;
Evan Chengeb2f9692009-10-27 19:56:55 +0000544
Evan Cheng0188ecb2006-03-22 18:59:22 +0000545 /// isShuffleMaskLegal - Targets can use this to indicate that they only
546 /// support *some* VECTOR_SHUFFLE operations, those with specific masks.
Chris Lattner91897772006-10-18 18:26:48 +0000547 /// By default, if a target supports the VECTOR_SHUFFLE node, all mask
548 /// values are assumed to be legal.
Nate Begeman5a5ca152009-04-29 05:20:52 +0000549 virtual bool isShuffleMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +0000550 EVT VT) const;
Evan Cheng39623da2006-04-20 08:58:49 +0000551
552 /// isVectorClearMaskLegal - Similar to isShuffleMaskLegal. This is
553 /// used by Targets can use this to indicate if there is a suitable
554 /// VECTOR_SHUFFLE that can be used to replace a VAND with a constant
555 /// pool entry.
Nate Begeman5a5ca152009-04-29 05:20:52 +0000556 virtual bool isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +0000557 EVT VT) const;
Evan Cheng6fd599f2008-03-05 01:30:59 +0000558
559 /// ShouldShrinkFPConstant - If true, then instruction selection should
560 /// seek to shrink the FP constant of the specified type to a smaller type
561 /// in order to save space and / or reduce runtime.
Owen Andersone50ed302009-08-10 22:56:29 +0000562 virtual bool ShouldShrinkFPConstant(EVT VT) const {
Evan Cheng6fd599f2008-03-05 01:30:59 +0000563 // Don't shrink FP constpool if SSE2 is available since cvtss2sd is more
564 // expensive than a straight movsd. On the other hand, it's important to
565 // shrink long double fp constant since fldt is very slow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000566 return !X86ScalarSSEf64 || VT == MVT::f80;
Evan Cheng6fd599f2008-03-05 01:30:59 +0000567 }
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000568
Dan Gohman419e4f92010-05-11 16:21:03 +0000569 const X86Subtarget* getSubtarget() const {
Dan Gohman707e0182008-04-12 04:36:06 +0000570 return Subtarget;
Rafael Espindolaf1ba1ca2007-11-05 23:12:20 +0000571 }
572
Chris Lattner3d661852008-01-18 06:52:41 +0000573 /// isScalarFPTypeInSSEReg - Return true if the specified scalar FP type is
574 /// computed in an SSE register, not on the X87 floating point stack.
Owen Andersone50ed302009-08-10 22:56:29 +0000575 bool isScalarFPTypeInSSEReg(EVT VT) const {
Owen Anderson825b72b2009-08-11 20:47:22 +0000576 return (VT == MVT::f64 && X86ScalarSSEf64) || // f64 is when SSE2
577 (VT == MVT::f32 && X86ScalarSSEf32); // f32 is when SSE1
Chris Lattner3d661852008-01-18 06:52:41 +0000578 }
Dan Gohmand9f3c482008-08-19 21:32:53 +0000579
580 /// createFastISel - This method returns a target specific FastISel object,
581 /// or null if the target does not support "fast" ISel.
Dan Gohman3df24e62008-09-03 23:12:08 +0000582 virtual FastISel *
Chris Lattnered3a8062010-04-05 06:05:26 +0000583 createFastISel(MachineFunction &mf,
Dan Gohman3df24e62008-09-03 23:12:08 +0000584 DenseMap<const Value *, unsigned> &,
Dan Gohman0586d912008-09-10 20:11:02 +0000585 DenseMap<const BasicBlock *, MachineBasicBlock *> &,
Dan Gohmanf81eca02010-04-22 20:46:50 +0000586 DenseMap<const AllocaInst *, int> &,
587 std::vector<std::pair<MachineInstr*, unsigned> > &
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000588#ifndef NDEBUG
Dan Gohman25208642010-04-14 19:53:31 +0000589 , SmallSet<const Instruction *, 8> &
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000590#endif
Dan Gohmand858e902010-04-17 15:26:15 +0000591 ) const;
Bill Wendling20c568f2009-06-30 22:38:32 +0000592
Bill Wendlingb4202b82009-07-01 18:50:55 +0000593 /// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000594 virtual unsigned getFunctionAlignment(const Function *F) const;
595
Eric Christopherf7a0c7b2010-07-06 05:18:56 +0000596 /// getStackCookieLocation - Return true if the target stores stack
597 /// protector cookies at a fixed offset in some non-standard address
598 /// space, and populates the address space and offset as
599 /// appropriate.
600 virtual bool getStackCookieLocation(unsigned &AddressSpace, unsigned &Offset) const;
601
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000602 private:
Evan Cheng0db9fe62006-04-25 20:13:52 +0000603 /// Subtarget - Keep a pointer to the X86Subtarget around so that we can
604 /// make the right decision when generating code for different targets.
605 const X86Subtarget *Subtarget;
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000606 const X86RegisterInfo *RegInfo;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000607 const TargetData *TD;
Evan Cheng0db9fe62006-04-25 20:13:52 +0000608
Evan Cheng25ab6902006-09-08 06:48:29 +0000609 /// X86StackPtr - X86 physical register used as stack ptr.
610 unsigned X86StackPtr;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000611
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000612 /// X86ScalarSSEf32, X86ScalarSSEf64 - Select between SSE or x87
613 /// floating point ops.
614 /// When SSE is available, use it for f32 operations.
615 /// When SSE2 is available, use it for f64 operations.
616 bool X86ScalarSSEf32;
617 bool X86ScalarSSEf64;
Evan Cheng0d9e9762008-01-29 19:34:22 +0000618
Evan Chengeb2f9692009-10-27 19:56:55 +0000619 /// LegalFPImmediates - A list of legal fp immediates.
620 std::vector<APFloat> LegalFPImmediates;
621
622 /// addLegalFPImmediate - Indicate that this x86 target can instruction
623 /// select the specified FP immediate natively.
624 void addLegalFPImmediate(const APFloat& Imm) {
625 LegalFPImmediates.push_back(Imm);
626 }
627
Dan Gohman98ca4f22009-08-05 01:29:28 +0000628 SDValue LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000629 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000630 const SmallVectorImpl<ISD::InputArg> &Ins,
631 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000632 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000633 SDValue LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000634 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000635 const SmallVectorImpl<ISD::InputArg> &ArgInfo,
636 DebugLoc dl, SelectionDAG &DAG,
637 const CCValAssign &VA, MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +0000638 unsigned i) const;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000639 SDValue LowerMemOpCallTo(SDValue Chain, SDValue StackPtr, SDValue Arg,
640 DebugLoc dl, SelectionDAG &DAG,
641 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +0000642 ISD::ArgFlagsTy Flags) const;
Rafael Espindola1b5dcc32007-08-31 15:06:30 +0000643
Gordon Henriksen86737662008-01-05 16:56:59 +0000644 // Call lowering helpers.
Evan Cheng0c439eb2010-01-27 00:07:07 +0000645
646 /// IsEligibleForTailCallOptimization - Check whether the call is eligible
647 /// for tail call optimization. Targets which want to do tail call
648 /// optimization should implement this function.
Evan Cheng022d9e12010-02-02 23:55:14 +0000649 bool IsEligibleForTailCallOptimization(SDValue Callee,
Evan Cheng0c439eb2010-01-27 00:07:07 +0000650 CallingConv::ID CalleeCC,
651 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +0000652 bool isCalleeStructRet,
653 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +0000654 const SmallVectorImpl<ISD::OutputArg> &Outs,
655 const SmallVectorImpl<ISD::InputArg> &Ins,
Evan Cheng0c439eb2010-01-27 00:07:07 +0000656 SelectionDAG& DAG) const;
Dan Gohmand858e902010-04-17 15:26:15 +0000657 bool IsCalleePop(bool isVarArg, CallingConv::ID CallConv) const;
Dan Gohman475871a2008-07-27 21:46:04 +0000658 SDValue EmitTailCallLoadRetAddr(SelectionDAG &DAG, SDValue &OutRetAddr,
659 SDValue Chain, bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +0000660 int FPDiff, DebugLoc dl) const;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +0000661
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000662 CCAssignFn *CCAssignFnForNode(CallingConv::ID CallConv) const;
Dan Gohmand858e902010-04-17 15:26:15 +0000663 unsigned GetAlignedArgumentStackSize(unsigned StackSize,
664 SelectionDAG &DAG) const;
Evan Cheng559806f2006-01-27 08:10:46 +0000665
Eli Friedman948e95a2009-05-23 09:59:16 +0000666 std::pair<SDValue,SDValue> FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000667 bool isSigned) const;
Evan Chengc3630942009-12-09 21:00:30 +0000668
669 SDValue LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +0000670 SelectionDAG &DAG) const;
671 SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const;
672 SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const;
673 SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const;
674 SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const;
675 SDValue LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG) const;
676 SDValue LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const;
677 SDValue LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG) const;
678 SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const;
679 SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) const;
680 SDValue LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const;
Dale Johannesen33c960f2009-02-04 20:06:27 +0000681 SDValue LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
682 int64_t Offset, SelectionDAG &DAG) const;
Dan Gohmand858e902010-04-17 15:26:15 +0000683 SDValue LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const;
684 SDValue LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const;
685 SDValue LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const;
686 SDValue LowerShift(SDValue Op, SelectionDAG &DAG) const;
Owen Andersone50ed302009-08-10 22:56:29 +0000687 SDValue BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain, SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +0000688 SelectionDAG &DAG) const;
Dale Johannesen7d07b482010-05-21 00:52:33 +0000689 SDValue LowerBIT_CONVERT(SDValue op, SelectionDAG &DAG) const;
Dan Gohmand858e902010-04-17 15:26:15 +0000690 SDValue LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) const;
691 SDValue LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) const;
692 SDValue LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) const;
693 SDValue LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) const;
694 SDValue LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) const;
695 SDValue LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) const;
696 SDValue LowerFABS(SDValue Op, SelectionDAG &DAG) const;
697 SDValue LowerFNEG(SDValue Op, SelectionDAG &DAG) const;
698 SDValue LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const;
Evan Cheng5528e7b2010-04-21 01:47:12 +0000699 SDValue LowerToBT(SDValue And, ISD::CondCode CC,
700 DebugLoc dl, SelectionDAG &DAG) const;
Dan Gohmand858e902010-04-17 15:26:15 +0000701 SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG) const;
702 SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) const;
703 SDValue LowerSELECT(SDValue Op, SelectionDAG &DAG) const;
704 SDValue LowerBRCOND(SDValue Op, SelectionDAG &DAG) const;
705 SDValue LowerMEMSET(SDValue Op, SelectionDAG &DAG) const;
706 SDValue LowerJumpTable(SDValue Op, SelectionDAG &DAG) const;
707 SDValue LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) const;
708 SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) const;
709 SDValue LowerVAARG(SDValue Op, SelectionDAG &DAG) const;
710 SDValue LowerVACOPY(SDValue Op, SelectionDAG &DAG) const;
711 SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const;
712 SDValue LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const;
713 SDValue LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const;
714 SDValue LowerFRAME_TO_ARGS_OFFSET(SDValue Op, SelectionDAG &DAG) const;
715 SDValue LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const;
716 SDValue LowerTRAMPOLINE(SDValue Op, SelectionDAG &DAG) const;
717 SDValue LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) const;
718 SDValue LowerCTLZ(SDValue Op, SelectionDAG &DAG) const;
719 SDValue LowerCTTZ(SDValue Op, SelectionDAG &DAG) const;
720 SDValue LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) const;
721 SDValue LowerXALUO(SDValue Op, SelectionDAG &DAG) const;
Bill Wendling41ea7e72008-11-24 19:21:46 +0000722
Dan Gohmand858e902010-04-17 15:26:15 +0000723 SDValue LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const;
724 SDValue LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const;
725 SDValue LowerREADCYCLECOUNTER(SDValue Op, SelectionDAG &DAG) const;
Duncan Sands1607f052008-12-01 11:39:25 +0000726
Dan Gohman98ca4f22009-08-05 01:29:28 +0000727 virtual SDValue
728 LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000729 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000730 const SmallVectorImpl<ISD::InputArg> &Ins,
731 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000732 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000733 virtual SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +0000734 LowerCall(SDValue Chain, SDValue Callee,
Evan Cheng0c439eb2010-01-27 00:07:07 +0000735 CallingConv::ID CallConv, bool isVarArg, bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000736 const SmallVectorImpl<ISD::OutputArg> &Outs,
737 const SmallVectorImpl<ISD::InputArg> &Ins,
738 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000739 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000740
741 virtual SDValue
742 LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000743 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000744 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmand858e902010-04-17 15:26:15 +0000745 DebugLoc dl, SelectionDAG &DAG) const;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000746
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000747 virtual bool
748 CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
749 const SmallVectorImpl<EVT> &OutTys,
750 const SmallVectorImpl<ISD::ArgFlagsTy> &ArgsFlags,
Dan Gohmanc9af33c2010-07-06 22:19:37 +0000751 LLVMContext &Context) const;
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000752
Duncan Sands1607f052008-12-01 11:39:25 +0000753 void ReplaceATOMIC_BINARY_64(SDNode *N, SmallVectorImpl<SDValue> &Results,
Dan Gohmand858e902010-04-17 15:26:15 +0000754 SelectionDAG &DAG, unsigned NewOp) const;
Duncan Sands1607f052008-12-01 11:39:25 +0000755
Eric Christopherb120ab42009-08-18 22:50:32 +0000756 /// Utility function to emit string processing sse4.2 instructions
757 /// that return in xmm0.
Evan Cheng431f7752009-09-19 10:09:15 +0000758 /// This takes the instruction to expand, the associated machine basic
759 /// block, the number of args, and whether or not the second arg is
760 /// in memory or not.
Eric Christopherb120ab42009-08-18 22:50:32 +0000761 MachineBasicBlock *EmitPCMP(MachineInstr *BInstr, MachineBasicBlock *BB,
Mon P Wang20adc9d2010-04-04 03:10:48 +0000762 unsigned argNum, bool inMem) const;
Eric Christopherb120ab42009-08-18 22:50:32 +0000763
Mon P Wang63307c32008-05-05 19:05:59 +0000764 /// Utility function to emit atomic bitwise operations (and, or, xor).
Evan Cheng431f7752009-09-19 10:09:15 +0000765 /// It takes the bitwise instruction to expand, the associated machine basic
766 /// block, and the associated X86 opcodes for reg/reg and reg/imm.
Mon P Wang63307c32008-05-05 19:05:59 +0000767 MachineBasicBlock *EmitAtomicBitwiseWithCustomInserter(
768 MachineInstr *BInstr,
769 MachineBasicBlock *BB,
770 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +0000771 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +0000772 unsigned loadOpc,
773 unsigned cxchgOpc,
774 unsigned copyOpc,
775 unsigned notOpc,
776 unsigned EAXreg,
777 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +0000778 bool invSrc = false) const;
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000779
780 MachineBasicBlock *EmitAtomicBit6432WithCustomInserter(
781 MachineInstr *BInstr,
782 MachineBasicBlock *BB,
783 unsigned regOpcL,
784 unsigned regOpcH,
785 unsigned immOpcL,
786 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +0000787 bool invSrc = false) const;
Mon P Wang63307c32008-05-05 19:05:59 +0000788
789 /// Utility function to emit atomic min and max. It takes the min/max
Bill Wendlingbddc4422009-03-26 01:46:56 +0000790 /// instruction to expand, the associated basic block, and the associated
791 /// cmov opcode for moving the min or max value.
Mon P Wang63307c32008-05-05 19:05:59 +0000792 MachineBasicBlock *EmitAtomicMinMaxWithCustomInserter(MachineInstr *BInstr,
793 MachineBasicBlock *BB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +0000794 unsigned cmovOpc) const;
Dan Gohman076aee32009-03-04 19:44:21 +0000795
Dan Gohmand6708ea2009-08-15 01:38:56 +0000796 /// Utility function to emit the xmm reg save portion of va_start.
797 MachineBasicBlock *EmitVAStartSaveXMMRegsWithCustomInserter(
798 MachineInstr *BInstr,
799 MachineBasicBlock *BB) const;
800
Chris Lattner52600972009-09-02 05:57:00 +0000801 MachineBasicBlock *EmitLoweredSelect(MachineInstr *I,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +0000802 MachineBasicBlock *BB) const;
Anton Korobeynikov043f3c22010-03-06 19:32:29 +0000803
804 MachineBasicBlock *EmitLoweredMingwAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +0000805 MachineBasicBlock *BB) const;
Eric Christopher30ef0e52010-06-03 04:07:48 +0000806
807 MachineBasicBlock *EmitLoweredTLSCall(MachineInstr *MI,
808 MachineBasicBlock *BB) const;
Anton Korobeynikov043f3c22010-03-06 19:32:29 +0000809
Dan Gohman076aee32009-03-04 19:44:21 +0000810 /// Emit nodes that will be selected as "test Op0,Op0", or something
Dan Gohman31125812009-03-07 01:58:32 +0000811 /// equivalent, for use with the given x86 condition code.
Evan Cheng552f09a2010-04-26 19:06:11 +0000812 SDValue EmitTest(SDValue Op0, unsigned X86CC, SelectionDAG &DAG) const;
Dan Gohman076aee32009-03-04 19:44:21 +0000813
814 /// Emit nodes that will be selected as "cmp Op0,Op1", or something
Dan Gohman31125812009-03-07 01:58:32 +0000815 /// equivalent, for use with the given x86 condition code.
Evan Cheng552f09a2010-04-26 19:06:11 +0000816 SDValue EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Dan Gohmand858e902010-04-17 15:26:15 +0000817 SelectionDAG &DAG) const;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000818 };
Evan Chengc3f44b02008-09-03 00:03:49 +0000819
820 namespace X86 {
Dan Gohman3df24e62008-09-03 23:12:08 +0000821 FastISel *createFastISel(MachineFunction &mf,
822 DenseMap<const Value *, unsigned> &,
Dan Gohman0586d912008-09-10 20:11:02 +0000823 DenseMap<const BasicBlock *, MachineBasicBlock *> &,
Dan Gohmanf81eca02010-04-22 20:46:50 +0000824 DenseMap<const AllocaInst *, int> &,
825 std::vector<std::pair<MachineInstr*, unsigned> > &
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000826#ifndef NDEBUG
Dan Gohman25208642010-04-14 19:53:31 +0000827 , SmallSet<const Instruction*, 8> &
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000828#endif
829 );
Evan Chengc3f44b02008-09-03 00:03:49 +0000830 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000831}
832
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000833#endif // X86ISELLOWERING_H