blob: c92dd0e28ff66e9e15cbff35850d4222ca9e8a57 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrThumb.td - Thumb support for ARM ---------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// Thumb specific DAG Nodes.
16//
17
18def ARMtcall : SDNode<"ARMISD::tCALL", SDT_ARMcall,
19 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
20
Evan Chenga8e29892007-01-19 07:51:42 +000021def imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000022 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000023}]>;
24def imm_comp_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000025 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000026}]>;
27
28
29/// imm0_7 predicate - True if the 32-bit immediate is in the range [0,7].
30def imm0_7 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000031 return (uint32_t)N->getZExtValue() < 8;
Evan Chenga8e29892007-01-19 07:51:42 +000032}]>;
33def imm0_7_neg : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000034 return (uint32_t)-N->getZExtValue() < 8;
Evan Chenga8e29892007-01-19 07:51:42 +000035}], imm_neg_XFORM>;
36
37def imm0_255 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000038 return (uint32_t)N->getZExtValue() < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000039}]>;
40def imm0_255_comp : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000041 return ~((uint32_t)N->getZExtValue()) < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000042}]>;
43
44def imm8_255 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000045 return (uint32_t)N->getZExtValue() >= 8 && (uint32_t)N->getZExtValue() < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000046}]>;
47def imm8_255_neg : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000048 unsigned Val = -N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +000049 return Val >= 8 && Val < 256;
50}], imm_neg_XFORM>;
51
52// Break imm's up into two pieces: an immediate + a left shift.
53// This uses thumb_immshifted to match and thumb_immshifted_val and
54// thumb_immshifted_shamt to get the val/shift pieces.
55def thumb_immshifted : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000056 return ARM_AM::isThumbImmShiftedVal((unsigned)N->getZExtValue());
Evan Chenga8e29892007-01-19 07:51:42 +000057}]>;
58
59def thumb_immshifted_val : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000060 unsigned V = ARM_AM::getThumbImmNonShiftedVal((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +000061 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000062}]>;
63
64def thumb_immshifted_shamt : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000065 unsigned V = ARM_AM::getThumbImmValShift((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +000066 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000067}]>;
68
Evan Cheng2ef9c8a2009-11-19 06:57:41 +000069// Scaled 4 immediate.
70def t_imm_s4 : Operand<i32> {
71 let PrintMethod = "printThumbS4ImmOperand";
72}
73
Evan Chenga8e29892007-01-19 07:51:42 +000074// Define Thumb specific addressing modes.
75
76// t_addrmode_rr := reg + reg
77//
78def t_addrmode_rr : Operand<i32>,
79 ComplexPattern<i32, 2, "SelectThumbAddrModeRR", []> {
80 let PrintMethod = "printThumbAddrModeRROperand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +000081 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +000082}
83
Evan Chengc38f2bc2007-01-23 22:59:13 +000084// t_addrmode_s4 := reg + reg
85// reg + imm5 * 4
Evan Chenga8e29892007-01-19 07:51:42 +000086//
Evan Chengc38f2bc2007-01-23 22:59:13 +000087def t_addrmode_s4 : Operand<i32>,
88 ComplexPattern<i32, 3, "SelectThumbAddrModeS4", []> {
89 let PrintMethod = "printThumbAddrModeS4Operand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +000090 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +000091}
Evan Chengc38f2bc2007-01-23 22:59:13 +000092
93// t_addrmode_s2 := reg + reg
94// reg + imm5 * 2
95//
96def t_addrmode_s2 : Operand<i32>,
97 ComplexPattern<i32, 3, "SelectThumbAddrModeS2", []> {
98 let PrintMethod = "printThumbAddrModeS2Operand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +000099 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +0000100}
Evan Chengc38f2bc2007-01-23 22:59:13 +0000101
102// t_addrmode_s1 := reg + reg
103// reg + imm5
104//
105def t_addrmode_s1 : Operand<i32>,
106 ComplexPattern<i32, 3, "SelectThumbAddrModeS1", []> {
107 let PrintMethod = "printThumbAddrModeS1Operand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000108 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +0000109}
110
111// t_addrmode_sp := sp + imm8 * 4
112//
113def t_addrmode_sp : Operand<i32>,
114 ComplexPattern<i32, 2, "SelectThumbAddrModeSP", []> {
115 let PrintMethod = "printThumbAddrModeSPOperand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000116 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm);
Evan Chenga8e29892007-01-19 07:51:42 +0000117}
118
119//===----------------------------------------------------------------------===//
120// Miscellaneous Instructions.
121//
122
Evan Cheng071a2792007-09-11 19:55:27 +0000123let Defs = [SP], Uses = [SP] in {
Evan Cheng44bec522007-05-15 01:29:07 +0000124def tADJCALLSTACKUP :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000125PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2), NoItinerary,
Bill Wendling0f8d9c02007-11-13 00:44:25 +0000126 "@ tADJCALLSTACKUP $amt1",
David Goodwinf1daf7d2009-07-08 23:10:31 +0000127 [(ARMcallseq_end imm:$amt1, imm:$amt2)]>, Requires<[IsThumb1Only]>;
Evan Cheng44bec522007-05-15 01:29:07 +0000128
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000129def tADJCALLSTACKDOWN :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000130PseudoInst<(outs), (ins i32imm:$amt), NoItinerary,
Evan Cheng44bec522007-05-15 01:29:07 +0000131 "@ tADJCALLSTACKDOWN $amt",
David Goodwinf1daf7d2009-07-08 23:10:31 +0000132 [(ARMcallseq_start imm:$amt)]>, Requires<[IsThumb1Only]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000133}
Evan Cheng44bec522007-05-15 01:29:07 +0000134
Evan Cheng35d6c412009-08-04 23:47:55 +0000135// For both thumb1 and thumb2.
Evan Chengeaa91b02007-06-19 01:26:51 +0000136let isNotDuplicable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000137def tPICADD : TIt<(outs GPR:$dst), (ins GPR:$lhs, pclabel:$cp), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000138 "\n$cp:\n\tadd\t$dst, pc",
Johnny Chend68e1192009-12-15 17:24:14 +0000139 [(set GPR:$dst, (ARMpic_add GPR:$lhs, imm:$cp))]>,
140 T1Special<{0,0,?,?}> {
141 let Inst{6-3} = 0b1111; // A8.6.6 Rm = pc
142}
Evan Chenga8e29892007-01-19 07:51:42 +0000143
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000144// PC relative add.
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000145def tADDrPCi : T1I<(outs tGPR:$dst), (ins t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000146 "add\t$dst, pc, $rhs", []>,
147 T1Encoding<{1,0,1,0,0,?}>; // A6.2 & A8.6.10
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000148
149// ADD rd, sp, #imm8
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000150def tADDrSPi : T1I<(outs tGPR:$dst), (ins GPR:$sp, t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000151 "add\t$dst, $sp, $rhs", []>,
152 T1Encoding<{1,0,1,0,1,?}>; // A6.2 & A8.6.8
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000153
154// ADD sp, sp, #imm7
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000155def tADDspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000156 "add\t$dst, $rhs", []>,
157 T1Misc<{0,0,0,0,0,?,?}>; // A6.2.5 & A8.6.8
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000158
Evan Cheng86198642009-08-07 00:34:42 +0000159// SUB sp, sp, #imm7
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000160def tSUBspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000161 "sub\t$dst, $rhs", []>,
162 T1Misc<{0,0,0,0,1,?,?}>; // A6.2.5 & A8.6.215
Evan Cheng86198642009-08-07 00:34:42 +0000163
Evan Chengb89030a2009-08-11 23:00:31 +0000164// ADD rm, sp
David Goodwin5d598aa2009-08-19 18:00:44 +0000165def tADDrSP : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chend68e1192009-12-15 17:24:14 +0000166 "add\t$dst, $rhs", []>,
167 T1Special<{0,0,?,?}> {
168 let Inst{6-3} = 0b1101; // A8.6.9 Encoding T1
169}
Evan Cheng86198642009-08-07 00:34:42 +0000170
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000171// ADD sp, rm
David Goodwin5d598aa2009-08-19 18:00:44 +0000172def tADDspr : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chend68e1192009-12-15 17:24:14 +0000173 "add\t$dst, $rhs", []>,
174 T1Special<{0,0,?,?}> {
175 // A8.6.9 Encoding T2
176 let Inst{7} = 1;
177 let Inst{2-0} = 0b101;
178}
Evan Cheng86198642009-08-07 00:34:42 +0000179
180// Pseudo instruction that will expand into a tSUBspi + a copy.
Dan Gohman533297b2009-10-29 18:10:34 +0000181let usesCustomInserter = 1 in { // Expanded after instruction selection.
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000182def tSUBspi_ : PseudoInst<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs),
183 NoItinerary, "@ sub\t$dst, $rhs", []>;
Evan Cheng86198642009-08-07 00:34:42 +0000184
185def tADDspr_ : PseudoInst<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs),
Evan Cheng699beba2009-10-27 00:08:59 +0000186 NoItinerary, "@ add\t$dst, $rhs", []>;
Evan Cheng86198642009-08-07 00:34:42 +0000187
188let Defs = [CPSR] in
189def tANDsp : PseudoInst<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs),
Evan Cheng699beba2009-10-27 00:08:59 +0000190 NoItinerary, "@ and\t$dst, $rhs", []>;
Dan Gohman533297b2009-10-29 18:10:34 +0000191} // usesCustomInserter
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000192
Evan Chenga8e29892007-01-19 07:51:42 +0000193//===----------------------------------------------------------------------===//
194// Control Flow Instructions.
195//
196
Jim Grosbachc732adf2009-09-30 01:35:11 +0000197let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
Johnny Chend68e1192009-12-15 17:24:14 +0000198 def tBX_RET : TI<(outs), (ins), IIC_Br, "bx\tlr", [(ARMretflag)]>,
199 T1Special<{1,1,0,?}> { // A6.2.3 & A8.6.25
200 let Inst{6-3} = 0b1110; // Rm = lr
201 }
Evan Cheng9d945f72007-02-01 01:49:46 +0000202 // Alternative return instruction used by vararg functions.
Johnny Chend68e1192009-12-15 17:24:14 +0000203 def tBX_RET_vararg : TI<(outs), (ins tGPR:$target), IIC_Br, "bx\t$target", []>,
204 T1Special<{1,1,0,?}>; // A6.2.3 & A8.6.25
Evan Cheng9d945f72007-02-01 01:49:46 +0000205}
Evan Chenga8e29892007-01-19 07:51:42 +0000206
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000207// Indirect branches
208let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Bob Wilsonaf14e662009-11-03 06:29:56 +0000209 def tBRIND : TI<(outs), (ins GPR:$dst), IIC_Br, "mov\tpc, $dst",
Johnny Chend68e1192009-12-15 17:24:14 +0000210 [(brind GPR:$dst)]>,
211 T1Special<{1,0,?,?}> {
212 // <Rd> = pc
213 let Inst{7} = 1;
214 let Inst{2-0} = 0b111;
215 }
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000216}
217
Evan Chenga8e29892007-01-19 07:51:42 +0000218// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000219let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
220 hasExtraDefRegAllocReq = 1 in
Evan Chengd20d6582009-10-01 01:33:39 +0000221def tPOP_RET : T1I<(outs), (ins pred:$p, reglist:$wb, variable_ops), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000222 "pop${p}\t$wb", []>,
223 T1Misc<{1,1,0,?,?,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000224
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000225let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +0000226 Defs = [R0, R1, R2, R3, R12, LR,
227 D0, D1, D2, D3, D4, D5, D6, D7,
228 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000229 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Chengb6207242009-08-01 00:16:10 +0000230 // Also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000231 def tBL : TIx2<0b11110, 0b11, 1,
232 (outs), (ins i32imm:$func, variable_ops), IIC_Br,
233 "bl\t${func:call}",
234 [(ARMtcall tglobaladdr:$func)]>,
Evan Chengb6207242009-08-01 00:16:10 +0000235 Requires<[IsThumb, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000236
Evan Chengb6207242009-08-01 00:16:10 +0000237 // ARMv5T and above, also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000238 def tBLXi : TIx2<0b11110, 0b11, 0,
239 (outs), (ins i32imm:$func, variable_ops), IIC_Br,
240 "blx\t${func:call}",
241 [(ARMcall tglobaladdr:$func)]>,
Evan Chengb6207242009-08-01 00:16:10 +0000242 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000243
Evan Chengb6207242009-08-01 00:16:10 +0000244 // Also used for Thumb2
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000245 def tBLXr : TI<(outs), (ins GPR:$func, variable_ops), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000246 "blx\t$func",
Evan Chengb6207242009-08-01 00:16:10 +0000247 [(ARMtcall GPR:$func)]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000248 Requires<[IsThumb, HasV5T, IsNotDarwin]>,
249 T1Special<{1,1,1,?}>; // A6.2.3 & A8.6.24;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000250
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +0000251 // ARMv4T
Johnny Chend68e1192009-12-15 17:24:14 +0000252 def tBX : TIx2<{?,?,?,?,?}, {?,?}, ?,
253 (outs), (ins tGPR:$func, variable_ops), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000254 "mov\tlr, pc\n\tbx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000255 [(ARMcall_nolink tGPR:$func)]>,
256 Requires<[IsThumb1Only, IsNotDarwin]>;
257}
258
259// On Darwin R9 is call-clobbered.
260let isCall = 1,
261 Defs = [R0, R1, R2, R3, R9, R12, LR,
262 D0, D1, D2, D3, D4, D5, D6, D7,
263 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000264 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Chengb6207242009-08-01 00:16:10 +0000265 // Also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000266 def tBLr9 : TIx2<0b11110, 0b11, 1,
267 (outs), (ins i32imm:$func, variable_ops), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000268 "bl\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000269 [(ARMtcall tglobaladdr:$func)]>,
Evan Chengb6207242009-08-01 00:16:10 +0000270 Requires<[IsThumb, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000271
Evan Chengb6207242009-08-01 00:16:10 +0000272 // ARMv5T and above, also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000273 def tBLXi_r9 : TIx2<0b11110, 0b11, 0,
274 (outs), (ins i32imm:$func, variable_ops), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000275 "blx\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000276 [(ARMcall tglobaladdr:$func)]>,
Evan Chengb6207242009-08-01 00:16:10 +0000277 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000278
Evan Chengb6207242009-08-01 00:16:10 +0000279 // Also used for Thumb2
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000280 def tBLXr_r9 : TI<(outs), (ins GPR:$func, variable_ops), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000281 "blx\t$func",
282 [(ARMtcall GPR:$func)]>,
283 Requires<[IsThumb, HasV5T, IsDarwin]>,
284 T1Special<{1,1,1,?}>; // A6.2.3 & A8.6.24
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000285
286 // ARMv4T
Johnny Chend68e1192009-12-15 17:24:14 +0000287 def tBXr9 : TIx2<{?,?,?,?,?}, {?,?}, ?,
288 (outs), (ins tGPR:$func, variable_ops), IIC_Br,
289 "mov\tlr, pc\n\tbx\t$func",
290 [(ARMcall_nolink tGPR:$func)]>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000291 Requires<[IsThumb1Only, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000292}
293
Evan Chengffbacca2007-07-21 00:34:19 +0000294let isBranch = 1, isTerminator = 1 in {
Evan Cheng3f8602c2007-05-16 21:53:43 +0000295 let isBarrier = 1 in {
296 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000297 def tB : T1I<(outs), (ins brtarget:$target), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000298 "b\t$target", [(br bb:$target)]>,
299 T1Encoding<{1,1,1,0,0,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000300
Evan Cheng225dfe92007-01-30 01:13:37 +0000301 // Far jump
Evan Cheng53c67c02009-08-07 05:45:07 +0000302 let Defs = [LR] in
Johnny Chend68e1192009-12-15 17:24:14 +0000303 def tBfar : TIx2<0b11110, 0b11, 1, (outs), (ins brtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000304 "bl\t$target\t@ far jump",[]>;
Evan Cheng225dfe92007-01-30 01:13:37 +0000305
David Goodwin5e47a9a2009-06-30 18:04:13 +0000306 def tBR_JTr : T1JTI<(outs),
307 (ins tGPR:$target, jtblock_operand:$jt, i32imm:$id),
Evan Cheng699beba2009-10-27 00:08:59 +0000308 IIC_Br, "mov\tpc, $target\n\t.align\t2\n$jt",
Johnny Chenbbc71b22009-12-16 02:32:54 +0000309 [(ARMbrjt tGPR:$target, tjumptable:$jt, imm:$id)]>,
310 Encoding16 {
311 let Inst{15-7} = 0b010001101;
312 let Inst{2-0} = 0b111;
313 }
Evan Cheng3f8602c2007-05-16 21:53:43 +0000314 }
Evan Chengd85ac4d2007-01-27 02:29:45 +0000315}
316
Evan Chengc85e8322007-07-05 07:13:32 +0000317// FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000318// a two-value operand where a dag node expects two operands. :(
Evan Chengffbacca2007-07-21 00:34:19 +0000319let isBranch = 1, isTerminator = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000320 def tBcc : T1I<(outs), (ins brtarget:$target, pred:$cc), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000321 "b$cc\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +0000322 [/*(ARMbrcond bb:$target, imm:$cc)*/]>,
323 T1Encoding<{1,1,0,1,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000324
Evan Chengde17fb62009-10-31 23:46:45 +0000325// Compare and branch on zero / non-zero
326let isBranch = 1, isTerminator = 1 in {
327 def tCBZ : T1I<(outs), (ins tGPR:$cmp, brtarget:$target), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000328 "cbz\t$cmp, $target", []>,
329 T1Misc<{0,0,?,1,?,?,?}>;
Evan Chengde17fb62009-10-31 23:46:45 +0000330
331 def tCBNZ : T1I<(outs), (ins tGPR:$cmp, brtarget:$target), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000332 "cbnz\t$cmp, $target", []>,
333 T1Misc<{1,0,?,1,?,?,?}>;
Evan Chengde17fb62009-10-31 23:46:45 +0000334}
335
Evan Chenga8e29892007-01-19 07:51:42 +0000336//===----------------------------------------------------------------------===//
337// Load Store Instructions.
338//
339
Evan Cheng4aedb612009-11-20 19:57:15 +0000340let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000341def tLDR : T1pI4<(outs tGPR:$dst), (ins t_addrmode_s4:$addr), IIC_iLoadr,
Evan Cheng699beba2009-10-27 00:08:59 +0000342 "ldr", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000343 [(set tGPR:$dst, (load t_addrmode_s4:$addr))]>,
344 T1LdSt<0b100>;
Evan Chenga8e29892007-01-19 07:51:42 +0000345
David Goodwin5d598aa2009-08-19 18:00:44 +0000346def tLDRB : T1pI1<(outs tGPR:$dst), (ins t_addrmode_s1:$addr), IIC_iLoadr,
Evan Cheng699beba2009-10-27 00:08:59 +0000347 "ldrb", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000348 [(set tGPR:$dst, (zextloadi8 t_addrmode_s1:$addr))]>,
349 T1LdSt<0b110>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000350
David Goodwin5d598aa2009-08-19 18:00:44 +0000351def tLDRH : T1pI2<(outs tGPR:$dst), (ins t_addrmode_s2:$addr), IIC_iLoadr,
Evan Cheng699beba2009-10-27 00:08:59 +0000352 "ldrh", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000353 [(set tGPR:$dst, (zextloadi16 t_addrmode_s2:$addr))]>,
354 T1LdSt<0b101>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000355
Evan Cheng2f297df2009-07-11 07:08:13 +0000356let AddedComplexity = 10 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000357def tLDRSB : T1pI1<(outs tGPR:$dst), (ins t_addrmode_rr:$addr), IIC_iLoadr,
Evan Cheng699beba2009-10-27 00:08:59 +0000358 "ldrsb", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000359 [(set tGPR:$dst, (sextloadi8 t_addrmode_rr:$addr))]>,
360 T1LdSt<0b011>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000361
Evan Cheng2f297df2009-07-11 07:08:13 +0000362let AddedComplexity = 10 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000363def tLDRSH : T1pI2<(outs tGPR:$dst), (ins t_addrmode_rr:$addr), IIC_iLoadr,
Evan Cheng699beba2009-10-27 00:08:59 +0000364 "ldrsh", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000365 [(set tGPR:$dst, (sextloadi16 t_addrmode_rr:$addr))]>,
366 T1LdSt<0b111>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000367
Dan Gohman15511cf2008-12-03 18:15:48 +0000368let canFoldAsLoad = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000369def tLDRspi : T1pIs<(outs tGPR:$dst), (ins t_addrmode_sp:$addr), IIC_iLoadi,
Evan Cheng699beba2009-10-27 00:08:59 +0000370 "ldr", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000371 [(set tGPR:$dst, (load t_addrmode_sp:$addr))]>,
372 T1LdStSP<{1,?,?}>;
Evan Cheng012f2d92007-01-24 08:53:17 +0000373
Evan Cheng8e59ea92007-02-07 00:06:56 +0000374// Special instruction for restore. It cannot clobber condition register
375// when it's expanded by eliminateCallFramePseudoInstr().
Dan Gohman15511cf2008-12-03 18:15:48 +0000376let canFoldAsLoad = 1, mayLoad = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000377def tRestore : T1pIs<(outs tGPR:$dst), (ins t_addrmode_sp:$addr), IIC_iLoadi,
Johnny Chend68e1192009-12-15 17:24:14 +0000378 "ldr", "\t$dst, $addr", []>,
379 T1LdStSP<{1,?,?}>;
Evan Cheng8e59ea92007-02-07 00:06:56 +0000380
Evan Cheng012f2d92007-01-24 08:53:17 +0000381// Load tconstpool
Evan Cheng7883fa92009-11-04 00:00:39 +0000382// FIXME: Use ldr.n to work around a Darwin assembler bug.
Evan Cheng4aedb612009-11-20 19:57:15 +0000383let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000384def tLDRpci : T1pIs<(outs tGPR:$dst), (ins i32imm:$addr), IIC_iLoadi,
Evan Chengb9f51cb2009-11-04 07:38:48 +0000385 "ldr", ".n\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000386 [(set tGPR:$dst, (load (ARMWrapper tconstpool:$addr)))]>,
387 T1Encoding<{0,1,0,0,1,?}>; // A6.2 & A8.6.59
Evan Chengfa775d02007-03-19 07:20:03 +0000388
389// Special LDR for loads from non-pc-relative constpools.
Evan Cheng4aedb612009-11-20 19:57:15 +0000390let canFoldAsLoad = 1, mayLoad = 1, isReMaterializable = 1,
391 mayHaveSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000392def tLDRcp : T1pIs<(outs tGPR:$dst), (ins i32imm:$addr), IIC_iLoadi,
Johnny Chend68e1192009-12-15 17:24:14 +0000393 "ldr", "\t$dst, $addr", []>,
394 T1LdStSP<{1,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000395
David Goodwin5d598aa2009-08-19 18:00:44 +0000396def tSTR : T1pI4<(outs), (ins tGPR:$src, t_addrmode_s4:$addr), IIC_iStorer,
Evan Cheng699beba2009-10-27 00:08:59 +0000397 "str", "\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000398 [(store tGPR:$src, t_addrmode_s4:$addr)]>,
399 T1LdSt<0b000>;
Evan Chenga8e29892007-01-19 07:51:42 +0000400
David Goodwin5d598aa2009-08-19 18:00:44 +0000401def tSTRB : T1pI1<(outs), (ins tGPR:$src, t_addrmode_s1:$addr), IIC_iStorer,
Evan Cheng699beba2009-10-27 00:08:59 +0000402 "strb", "\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000403 [(truncstorei8 tGPR:$src, t_addrmode_s1:$addr)]>,
404 T1LdSt<0b010>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000405
David Goodwin5d598aa2009-08-19 18:00:44 +0000406def tSTRH : T1pI2<(outs), (ins tGPR:$src, t_addrmode_s2:$addr), IIC_iStorer,
Evan Cheng699beba2009-10-27 00:08:59 +0000407 "strh", "\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000408 [(truncstorei16 tGPR:$src, t_addrmode_s2:$addr)]>,
409 T1LdSt<0b001>;
Evan Chenga8e29892007-01-19 07:51:42 +0000410
David Goodwin5d598aa2009-08-19 18:00:44 +0000411def tSTRspi : T1pIs<(outs), (ins tGPR:$src, t_addrmode_sp:$addr), IIC_iStorei,
Evan Cheng699beba2009-10-27 00:08:59 +0000412 "str", "\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000413 [(store tGPR:$src, t_addrmode_sp:$addr)]>,
414 T1LdStSP<{0,?,?}>;
Evan Cheng8e59ea92007-02-07 00:06:56 +0000415
Chris Lattner2e48a702008-01-06 08:36:04 +0000416let mayStore = 1 in {
Evan Cheng8e59ea92007-02-07 00:06:56 +0000417// Special instruction for spill. It cannot clobber condition register
418// when it's expanded by eliminateCallFramePseudoInstr().
David Goodwin5d598aa2009-08-19 18:00:44 +0000419def tSpill : T1pIs<(outs), (ins tGPR:$src, t_addrmode_sp:$addr), IIC_iStorei,
Johnny Chend68e1192009-12-15 17:24:14 +0000420 "str", "\t$src, $addr", []>,
421 T1LdStSP<{0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000422}
423
424//===----------------------------------------------------------------------===//
425// Load / store multiple Instructions.
426//
427
Evan Cheng4b322e52009-08-11 21:11:32 +0000428// These requires base address to be written back or one of the loaded regs.
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000429let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
Evan Cheng4b322e52009-08-11 21:11:32 +0000430def tLDM : T1I<(outs),
Evan Chengd20d6582009-10-01 01:33:39 +0000431 (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops),
David Goodwin5d598aa2009-08-19 18:00:44 +0000432 IIC_iLoadm,
Johnny Chend68e1192009-12-15 17:24:14 +0000433 "ldm${addr:submode}${p}\t$addr, $wb", []>,
434 T1Encoding<{1,1,0,0,1,?}>; // A6.2 & A8.6.53
Evan Chenga8e29892007-01-19 07:51:42 +0000435
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000436let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
Evan Cheng4b322e52009-08-11 21:11:32 +0000437def tSTM : T1I<(outs),
Evan Chengd20d6582009-10-01 01:33:39 +0000438 (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops),
David Goodwin5d598aa2009-08-19 18:00:44 +0000439 IIC_iStorem,
Johnny Chend68e1192009-12-15 17:24:14 +0000440 "stm${addr:submode}${p}\t$addr, $wb", []>,
441 T1Encoding<{1,1,0,0,0,?}>; // A6.2 & A8.6.189
Evan Cheng4b322e52009-08-11 21:11:32 +0000442
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000443let mayLoad = 1, Uses = [SP], Defs = [SP], hasExtraDefRegAllocReq = 1 in
Evan Chengd20d6582009-10-01 01:33:39 +0000444def tPOP : T1I<(outs), (ins pred:$p, reglist:$wb, variable_ops), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000445 "pop${p}\t$wb", []>,
446 T1Misc<{1,1,0,?,?,?,?}>;
Evan Cheng4b322e52009-08-11 21:11:32 +0000447
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000448let mayStore = 1, Uses = [SP], Defs = [SP], hasExtraSrcRegAllocReq = 1 in
Evan Chengd20d6582009-10-01 01:33:39 +0000449def tPUSH : T1I<(outs), (ins pred:$p, reglist:$wb, variable_ops), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000450 "push${p}\t$wb", []>,
451 T1Misc<{0,1,0,?,?,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000452
453//===----------------------------------------------------------------------===//
454// Arithmetic Instructions.
455//
456
David Goodwinc9ee1182009-06-25 22:49:55 +0000457// Add with carry register
Evan Cheng446c4282009-07-11 06:43:01 +0000458let isCommutable = 1, Uses = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +0000459def tADC : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000460 "adc", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000461 [(set tGPR:$dst, (adde tGPR:$lhs, tGPR:$rhs))]>,
462 T1DataProcessing<0b0101>;
Evan Cheng53d7dba2007-01-27 00:07:15 +0000463
David Goodwinc9ee1182009-06-25 22:49:55 +0000464// Add immediate
David Goodwin5d598aa2009-08-19 18:00:44 +0000465def tADDi3 : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000466 "add", "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000467 [(set tGPR:$dst, (add tGPR:$lhs, imm0_7:$rhs))]>,
468 T1General<0b01110>;
Evan Chenga8e29892007-01-19 07:51:42 +0000469
David Goodwin5d598aa2009-08-19 18:00:44 +0000470def tADDi8 : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000471 "add", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000472 [(set tGPR:$dst, (add tGPR:$lhs, imm8_255:$rhs))]>,
473 T1General<{1,1,0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000474
David Goodwinc9ee1182009-06-25 22:49:55 +0000475// Add register
Evan Cheng446c4282009-07-11 06:43:01 +0000476let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000477def tADDrr : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000478 "add", "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000479 [(set tGPR:$dst, (add tGPR:$lhs, tGPR:$rhs))]>,
480 T1General<0b01100>;
Evan Chenga8e29892007-01-19 07:51:42 +0000481
Evan Chengcd799b92009-06-12 20:46:18 +0000482let neverHasSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000483def tADDhirr : T1pIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chend68e1192009-12-15 17:24:14 +0000484 "add", "\t$dst, $rhs", []>,
485 T1Special<{0,0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000486
David Goodwinc9ee1182009-06-25 22:49:55 +0000487// And register
Evan Cheng446c4282009-07-11 06:43:01 +0000488let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000489def tAND : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000490 "and", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000491 [(set tGPR:$dst, (and tGPR:$lhs, tGPR:$rhs))]>,
492 T1DataProcessing<0b0000>;
Evan Chenga8e29892007-01-19 07:51:42 +0000493
David Goodwinc9ee1182009-06-25 22:49:55 +0000494// ASR immediate
David Goodwin5d598aa2009-08-19 18:00:44 +0000495def tASRri : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iMOVsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000496 "asr", "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000497 [(set tGPR:$dst, (sra tGPR:$lhs, (i32 imm:$rhs)))]>,
498 T1General<{0,1,0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000499
David Goodwinc9ee1182009-06-25 22:49:55 +0000500// ASR register
David Goodwin5d598aa2009-08-19 18:00:44 +0000501def tASRrr : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr,
Evan Cheng699beba2009-10-27 00:08:59 +0000502 "asr", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000503 [(set tGPR:$dst, (sra tGPR:$lhs, tGPR:$rhs))]>,
504 T1DataProcessing<0b0100>;
Evan Chenga8e29892007-01-19 07:51:42 +0000505
David Goodwinc9ee1182009-06-25 22:49:55 +0000506// BIC register
David Goodwin5d598aa2009-08-19 18:00:44 +0000507def tBIC : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000508 "bic", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000509 [(set tGPR:$dst, (and tGPR:$lhs, (not tGPR:$rhs)))]>,
510 T1DataProcessing<0b1110>;
Evan Chenga8e29892007-01-19 07:51:42 +0000511
David Goodwinc9ee1182009-06-25 22:49:55 +0000512// CMN register
513let Defs = [CPSR] in {
David Goodwin5d598aa2009-08-19 18:00:44 +0000514def tCMN : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iCMPr,
Evan Cheng699beba2009-10-27 00:08:59 +0000515 "cmn", "\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000516 [(ARMcmp tGPR:$lhs, (ineg tGPR:$rhs))]>,
517 T1DataProcessing<0b1011>;
Johnny Chencaedfbc2009-12-16 23:36:52 +0000518def tCMNz : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iCMPr,
Evan Cheng699beba2009-10-27 00:08:59 +0000519 "cmn", "\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000520 [(ARMcmpZ tGPR:$lhs, (ineg tGPR:$rhs))]>,
521 T1DataProcessing<0b1011>;
David Goodwinc9ee1182009-06-25 22:49:55 +0000522}
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000523
David Goodwinc9ee1182009-06-25 22:49:55 +0000524// CMP immediate
525let Defs = [CPSR] in {
David Goodwin5d598aa2009-08-19 18:00:44 +0000526def tCMPi8 : T1pI<(outs), (ins tGPR:$lhs, i32imm:$rhs), IIC_iCMPi,
Evan Cheng699beba2009-10-27 00:08:59 +0000527 "cmp", "\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000528 [(ARMcmp tGPR:$lhs, imm0_255:$rhs)]>,
529 T1General<{1,0,1,?,?}>;
David Goodwin5d598aa2009-08-19 18:00:44 +0000530def tCMPzi8 : T1pI<(outs), (ins tGPR:$lhs, i32imm:$rhs), IIC_iCMPi,
Evan Cheng699beba2009-10-27 00:08:59 +0000531 "cmp", "\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000532 [(ARMcmpZ tGPR:$lhs, imm0_255:$rhs)]>,
533 T1General<{1,0,1,?,?}>;
David Goodwinc9ee1182009-06-25 22:49:55 +0000534}
535
536// CMP register
537let Defs = [CPSR] in {
David Goodwin5d598aa2009-08-19 18:00:44 +0000538def tCMPr : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iCMPr,
Evan Cheng699beba2009-10-27 00:08:59 +0000539 "cmp", "\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000540 [(ARMcmp tGPR:$lhs, tGPR:$rhs)]>,
541 T1DataProcessing<0b1010>;
David Goodwin5d598aa2009-08-19 18:00:44 +0000542def tCMPzr : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iCMPr,
Evan Cheng699beba2009-10-27 00:08:59 +0000543 "cmp", "\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000544 [(ARMcmpZ tGPR:$lhs, tGPR:$rhs)]>,
545 T1DataProcessing<0b1010>;
Evan Cheng446c4282009-07-11 06:43:01 +0000546
David Goodwin5d598aa2009-08-19 18:00:44 +0000547def tCMPhir : T1pI<(outs), (ins GPR:$lhs, GPR:$rhs), IIC_iCMPr,
Johnny Chend68e1192009-12-15 17:24:14 +0000548 "cmp", "\t$lhs, $rhs", []>,
549 T1Special<{0,1,?,?}>;
David Goodwin5d598aa2009-08-19 18:00:44 +0000550def tCMPzhir : T1pI<(outs), (ins GPR:$lhs, GPR:$rhs), IIC_iCMPr,
Johnny Chend68e1192009-12-15 17:24:14 +0000551 "cmp", "\t$lhs, $rhs", []>,
552 T1Special<{0,1,?,?}>;
David Goodwinc9ee1182009-06-25 22:49:55 +0000553}
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000554
Evan Chenga8e29892007-01-19 07:51:42 +0000555
David Goodwinc9ee1182009-06-25 22:49:55 +0000556// XOR register
Evan Cheng446c4282009-07-11 06:43:01 +0000557let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000558def tEOR : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000559 "eor", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000560 [(set tGPR:$dst, (xor tGPR:$lhs, tGPR:$rhs))]>,
561 T1DataProcessing<0b0001>;
Evan Chenga8e29892007-01-19 07:51:42 +0000562
David Goodwinc9ee1182009-06-25 22:49:55 +0000563// LSL immediate
David Goodwin5d598aa2009-08-19 18:00:44 +0000564def tLSLri : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iMOVsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000565 "lsl", "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000566 [(set tGPR:$dst, (shl tGPR:$lhs, (i32 imm:$rhs)))]>,
567 T1General<{0,0,0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000568
David Goodwinc9ee1182009-06-25 22:49:55 +0000569// LSL register
David Goodwin5d598aa2009-08-19 18:00:44 +0000570def tLSLrr : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr,
Evan Cheng699beba2009-10-27 00:08:59 +0000571 "lsl", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000572 [(set tGPR:$dst, (shl tGPR:$lhs, tGPR:$rhs))]>,
573 T1DataProcessing<0b0010>;
Evan Chenga8e29892007-01-19 07:51:42 +0000574
David Goodwinc9ee1182009-06-25 22:49:55 +0000575// LSR immediate
David Goodwin5d598aa2009-08-19 18:00:44 +0000576def tLSRri : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iMOVsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000577 "lsr", "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000578 [(set tGPR:$dst, (srl tGPR:$lhs, (i32 imm:$rhs)))]>,
579 T1General<{0,0,1,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000580
David Goodwinc9ee1182009-06-25 22:49:55 +0000581// LSR register
David Goodwin5d598aa2009-08-19 18:00:44 +0000582def tLSRrr : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr,
Evan Cheng699beba2009-10-27 00:08:59 +0000583 "lsr", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000584 [(set tGPR:$dst, (srl tGPR:$lhs, tGPR:$rhs))]>,
585 T1DataProcessing<0b0011>;
Evan Chenga8e29892007-01-19 07:51:42 +0000586
David Goodwinc9ee1182009-06-25 22:49:55 +0000587// move register
David Goodwin5d598aa2009-08-19 18:00:44 +0000588def tMOVi8 : T1sI<(outs tGPR:$dst), (ins i32imm:$src), IIC_iMOVi,
Evan Cheng699beba2009-10-27 00:08:59 +0000589 "mov", "\t$dst, $src",
Johnny Chend68e1192009-12-15 17:24:14 +0000590 [(set tGPR:$dst, imm0_255:$src)]>,
591 T1General<{1,0,0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000592
593// TODO: A7-73: MOV(2) - mov setting flag.
594
595
Evan Chengcd799b92009-06-12 20:46:18 +0000596let neverHasSideEffects = 1 in {
Evan Cheng446c4282009-07-11 06:43:01 +0000597// FIXME: Make this predicable.
David Goodwin5d598aa2009-08-19 18:00:44 +0000598def tMOVr : T1I<(outs tGPR:$dst), (ins tGPR:$src), IIC_iMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +0000599 "mov\t$dst, $src", []>,
600 T1Special<0b1000>;
Evan Cheng446c4282009-07-11 06:43:01 +0000601let Defs = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +0000602def tMOVSr : T1I<(outs tGPR:$dst), (ins tGPR:$src), IIC_iMOVr,
Johnny Chenbbc71b22009-12-16 02:32:54 +0000603 "movs\t$dst, $src", []>, Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +0000604 let Inst{15-6} = 0b0000000000;
605}
Evan Cheng446c4282009-07-11 06:43:01 +0000606
607// FIXME: Make these predicable.
David Goodwin5d598aa2009-08-19 18:00:44 +0000608def tMOVgpr2tgpr : T1I<(outs tGPR:$dst), (ins GPR:$src), IIC_iMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +0000609 "mov\t$dst, $src", []>,
610 T1Special<{1,0,0,1}>;
David Goodwin5d598aa2009-08-19 18:00:44 +0000611def tMOVtgpr2gpr : T1I<(outs GPR:$dst), (ins tGPR:$src), IIC_iMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +0000612 "mov\t$dst, $src", []>,
613 T1Special<{1,0,1,0}>;
David Goodwin5d598aa2009-08-19 18:00:44 +0000614def tMOVgpr2gpr : T1I<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +0000615 "mov\t$dst, $src", []>,
616 T1Special<{1,0,1,1}>;
Evan Chengcd799b92009-06-12 20:46:18 +0000617} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +0000618
David Goodwinc9ee1182009-06-25 22:49:55 +0000619// multiply register
Evan Cheng446c4282009-07-11 06:43:01 +0000620let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000621def tMUL : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMUL32,
Evan Cheng699beba2009-10-27 00:08:59 +0000622 "mul", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000623 [(set tGPR:$dst, (mul tGPR:$lhs, tGPR:$rhs))]>,
624 T1DataProcessing<0b1101>;
Evan Chenga8e29892007-01-19 07:51:42 +0000625
David Goodwinc9ee1182009-06-25 22:49:55 +0000626// move inverse register
David Goodwin5d598aa2009-08-19 18:00:44 +0000627def tMVN : T1sI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iMOVr,
Evan Cheng699beba2009-10-27 00:08:59 +0000628 "mvn", "\t$dst, $src",
Johnny Chend68e1192009-12-15 17:24:14 +0000629 [(set tGPR:$dst, (not tGPR:$src))]>,
630 T1DataProcessing<0b1111>;
Evan Chenga8e29892007-01-19 07:51:42 +0000631
David Goodwinc9ee1182009-06-25 22:49:55 +0000632// bitwise or register
Evan Cheng446c4282009-07-11 06:43:01 +0000633let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000634def tORR : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000635 "orr", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000636 [(set tGPR:$dst, (or tGPR:$lhs, tGPR:$rhs))]>,
637 T1DataProcessing<0b1100>;
Evan Chenga8e29892007-01-19 07:51:42 +0000638
David Goodwinc9ee1182009-06-25 22:49:55 +0000639// swaps
David Goodwin5d598aa2009-08-19 18:00:44 +0000640def tREV : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000641 "rev", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000642 [(set tGPR:$dst, (bswap tGPR:$src))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000643 Requires<[IsThumb1Only, HasV6]>,
644 T1Misc<{1,0,1,0,0,0,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000645
David Goodwin5d598aa2009-08-19 18:00:44 +0000646def tREV16 : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000647 "rev16", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000648 [(set tGPR:$dst,
649 (or (and (srl tGPR:$src, (i32 8)), 0xFF),
650 (or (and (shl tGPR:$src, (i32 8)), 0xFF00),
651 (or (and (srl tGPR:$src, (i32 8)), 0xFF0000),
652 (and (shl tGPR:$src, (i32 8)), 0xFF000000)))))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000653 Requires<[IsThumb1Only, HasV6]>,
654 T1Misc<{1,0,1,0,0,1,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000655
David Goodwin5d598aa2009-08-19 18:00:44 +0000656def tREVSH : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000657 "revsh", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000658 [(set tGPR:$dst,
659 (sext_inreg
Evan Cheng51f39962009-08-18 05:43:23 +0000660 (or (srl (and tGPR:$src, 0xFF00), (i32 8)),
Evan Cheng446c4282009-07-11 06:43:01 +0000661 (shl tGPR:$src, (i32 8))), i16))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000662 Requires<[IsThumb1Only, HasV6]>,
663 T1Misc<{1,0,1,0,1,1,?}>;
Evan Cheng446c4282009-07-11 06:43:01 +0000664
David Goodwinc9ee1182009-06-25 22:49:55 +0000665// rotate right register
David Goodwin5d598aa2009-08-19 18:00:44 +0000666def tROR : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr,
Evan Cheng699beba2009-10-27 00:08:59 +0000667 "ror", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000668 [(set tGPR:$dst, (rotr tGPR:$lhs, tGPR:$rhs))]>,
669 T1DataProcessing<0b0111>;
Evan Cheng446c4282009-07-11 06:43:01 +0000670
671// negate register
David Goodwin5d598aa2009-08-19 18:00:44 +0000672def tRSB : T1sI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000673 "rsb", "\t$dst, $src, #0",
Johnny Chend68e1192009-12-15 17:24:14 +0000674 [(set tGPR:$dst, (ineg tGPR:$src))]>,
675 T1DataProcessing<0b1001>;
Evan Chenga8e29892007-01-19 07:51:42 +0000676
David Goodwinc9ee1182009-06-25 22:49:55 +0000677// Subtract with carry register
Evan Cheng446c4282009-07-11 06:43:01 +0000678let Uses = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +0000679def tSBC : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000680 "sbc", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000681 [(set tGPR:$dst, (sube tGPR:$lhs, tGPR:$rhs))]>,
682 T1DataProcessing<0b0110>;
Evan Chenga8e29892007-01-19 07:51:42 +0000683
David Goodwinc9ee1182009-06-25 22:49:55 +0000684// Subtract immediate
David Goodwin5d598aa2009-08-19 18:00:44 +0000685def tSUBi3 : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000686 "sub", "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000687 [(set tGPR:$dst, (add tGPR:$lhs, imm0_7_neg:$rhs))]>,
688 T1General<0b01111>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000689
David Goodwin5d598aa2009-08-19 18:00:44 +0000690def tSUBi8 : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000691 "sub", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000692 [(set tGPR:$dst, (add tGPR:$lhs, imm8_255_neg:$rhs))]>,
693 T1General<{1,1,1,?,?}>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000694
David Goodwinc9ee1182009-06-25 22:49:55 +0000695// subtract register
David Goodwin5d598aa2009-08-19 18:00:44 +0000696def tSUBrr : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000697 "sub", "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000698 [(set tGPR:$dst, (sub tGPR:$lhs, tGPR:$rhs))]>,
699 T1General<0b01101>;
David Goodwinc9ee1182009-06-25 22:49:55 +0000700
701// TODO: A7-96: STMIA - store multiple.
Evan Chenga8e29892007-01-19 07:51:42 +0000702
David Goodwinc9ee1182009-06-25 22:49:55 +0000703// sign-extend byte
David Goodwin5d598aa2009-08-19 18:00:44 +0000704def tSXTB : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000705 "sxtb", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000706 [(set tGPR:$dst, (sext_inreg tGPR:$src, i8))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000707 Requires<[IsThumb1Only, HasV6]>,
708 T1Misc<{0,0,1,0,0,1,?}>;
David Goodwinc9ee1182009-06-25 22:49:55 +0000709
710// sign-extend short
David Goodwin5d598aa2009-08-19 18:00:44 +0000711def tSXTH : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000712 "sxth", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000713 [(set tGPR:$dst, (sext_inreg tGPR:$src, i16))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000714 Requires<[IsThumb1Only, HasV6]>,
715 T1Misc<{0,0,1,0,0,0,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000716
David Goodwinc9ee1182009-06-25 22:49:55 +0000717// test
Evan Chenge864b742009-06-26 00:19:07 +0000718let isCommutable = 1, Defs = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +0000719def tTST : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iCMPr,
Evan Cheng699beba2009-10-27 00:08:59 +0000720 "tst", "\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000721 [(ARMcmpZ (and tGPR:$lhs, tGPR:$rhs), 0)]>,
722 T1DataProcessing<0b1000>;
Evan Chenga8e29892007-01-19 07:51:42 +0000723
David Goodwinc9ee1182009-06-25 22:49:55 +0000724// zero-extend byte
David Goodwin5d598aa2009-08-19 18:00:44 +0000725def tUXTB : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000726 "uxtb", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000727 [(set tGPR:$dst, (and tGPR:$src, 0xFF))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000728 Requires<[IsThumb1Only, HasV6]>,
729 T1Misc<{0,0,1,0,1,1,?}>;
David Goodwinc9ee1182009-06-25 22:49:55 +0000730
731// zero-extend short
David Goodwin5d598aa2009-08-19 18:00:44 +0000732def tUXTH : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000733 "uxth", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000734 [(set tGPR:$dst, (and tGPR:$src, 0xFFFF))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000735 Requires<[IsThumb1Only, HasV6]>,
736 T1Misc<{0,0,1,0,1,0,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000737
738
739// Conditional move tMOVCCr - Used to implement the Thumb SELECT_CC DAG operation.
Dan Gohman533297b2009-10-29 18:10:34 +0000740// Expanded after instruction selection into a branch sequence.
741let usesCustomInserter = 1 in // Expanded after instruction selection.
Evan Cheng007ea272009-08-12 05:17:19 +0000742 def tMOVCCr_pseudo :
Evan Chengc9721652009-08-12 02:03:03 +0000743 PseudoInst<(outs tGPR:$dst), (ins tGPR:$false, tGPR:$true, pred:$cc),
744 NoItinerary, "@ tMOVCCr $cc",
745 [/*(set tGPR:$dst, (ARMcmov tGPR:$false, tGPR:$true, imm:$cc))*/]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000746
Evan Cheng007ea272009-08-12 05:17:19 +0000747
748// 16-bit movcc in IT blocks for Thumb2.
David Goodwin5d598aa2009-08-19 18:00:44 +0000749def tMOVCCr : T1pIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iCMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +0000750 "mov", "\t$dst, $rhs", []>,
751 T1Special<{1,0,?,?}>;
Evan Cheng007ea272009-08-12 05:17:19 +0000752
David Goodwin5d598aa2009-08-19 18:00:44 +0000753def tMOVCCi : T1pIt<(outs GPR:$dst), (ins GPR:$lhs, i32imm:$rhs), IIC_iCMOVi,
Johnny Chend68e1192009-12-15 17:24:14 +0000754 "mov", "\t$dst, $rhs", []>,
755 T1General<{1,0,0,?,?}>;
Evan Cheng007ea272009-08-12 05:17:19 +0000756
Evan Chenga8e29892007-01-19 07:51:42 +0000757// tLEApcrel - Load a pc-relative address into a register without offending the
758// assembler.
David Goodwin5d598aa2009-08-19 18:00:44 +0000759def tLEApcrel : T1I<(outs tGPR:$dst), (ins i32imm:$label, pred:$p), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000760 "adr$p\t$dst, #$label", []>,
761 T1Encoding<{1,0,1,0,0,?}>; // A6.2 & A8.6.10
Evan Chenga8e29892007-01-19 07:51:42 +0000762
Evan Chenga1efbbd2009-08-14 00:32:16 +0000763def tLEApcrelJT : T1I<(outs tGPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +0000764 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Johnny Chend68e1192009-12-15 17:24:14 +0000765 IIC_iALUi, "adr$p\t$dst, #${label}_${id}", []>,
766 T1Encoding<{1,0,1,0,0,?}>; // A6.2 & A8.6.10
Evan Chengd85ac4d2007-01-27 02:29:45 +0000767
Evan Chenga8e29892007-01-19 07:51:42 +0000768//===----------------------------------------------------------------------===//
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000769// TLS Instructions
770//
771
772// __aeabi_read_tp preserves the registers r1-r3.
773let isCall = 1,
774 Defs = [R0, LR] in {
Johnny Chend68e1192009-12-15 17:24:14 +0000775 def tTPsoft : TIx2<0b11110, 0b11, 1, (outs), (ins), IIC_Br,
776 "bl\t__aeabi_read_tp",
777 [(set R0, ARMthread_pointer)]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000778}
779
Jim Grosbachd1228742009-12-01 18:10:36 +0000780// SJLJ Exception handling intrinsics
781// eh_sjlj_setjmp() is an instruction sequence to store the return
782// address and save #0 in R0 for the non-longjmp case.
783// Since by its nature we may be coming from some other function to get
784// here, and we're using the stack frame for the containing function to
785// save/restore registers, we can't keep anything live in regs across
786// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
787// when we get here from a longjmp(). We force everthing out of registers
788// except for our own input by listing the relevant registers in Defs. By
789// doing so, we also cause the prologue/epilogue code to actively preserve
790// all of the callee-saved resgisters, which is exactly what we want.
791let Defs =
792 [ R0, R1, R2, R3, R4, R5, R6, R7, R12 ] in {
793 def tInt_eh_sjlj_setjmp : ThumbXI<(outs), (ins GPR:$src),
794 AddrModeNone, SizeSpecial, NoItinerary,
795 "mov\tr12, r1\t@ begin eh.setjmp\n"
796 "\tmov\tr1, sp\n"
797 "\tstr\tr1, [$src, #8]\n"
798 "\tadr\tr1, 0f\n"
799 "\tadds\tr1, #1\n"
800 "\tstr\tr1, [$src, #4]\n"
801 "\tmov\tr1, r12\n"
802 "\tmovs\tr0, #0\n"
803 "\tb\t1f\n"
804 ".align 2\n"
805 "0:\tmovs\tr0, #1\t@ end eh.setjmp\n"
806 "1:", "",
807 [(set R0, (ARMeh_sjlj_setjmp GPR:$src))]>;
808}
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000809//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000810// Non-Instruction Patterns
811//
812
Evan Cheng892837a2009-07-10 02:09:04 +0000813// Add with carry
David Goodwinc9d138f2009-07-27 19:59:26 +0000814def : T1Pat<(addc tGPR:$lhs, imm0_7:$rhs),
815 (tADDi3 tGPR:$lhs, imm0_7:$rhs)>;
816def : T1Pat<(addc tGPR:$lhs, imm8_255:$rhs),
Evan Cheng89d177f2009-08-20 17:01:04 +0000817 (tADDi8 tGPR:$lhs, imm8_255:$rhs)>;
David Goodwinc9d138f2009-07-27 19:59:26 +0000818def : T1Pat<(addc tGPR:$lhs, tGPR:$rhs),
819 (tADDrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng892837a2009-07-10 02:09:04 +0000820
821// Subtract with carry
David Goodwinc9d138f2009-07-27 19:59:26 +0000822def : T1Pat<(addc tGPR:$lhs, imm0_7_neg:$rhs),
823 (tSUBi3 tGPR:$lhs, imm0_7_neg:$rhs)>;
824def : T1Pat<(addc tGPR:$lhs, imm8_255_neg:$rhs),
825 (tSUBi8 tGPR:$lhs, imm8_255_neg:$rhs)>;
826def : T1Pat<(subc tGPR:$lhs, tGPR:$rhs),
827 (tSUBrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng892837a2009-07-10 02:09:04 +0000828
Evan Chenga8e29892007-01-19 07:51:42 +0000829// ConstantPool, GlobalAddress
David Goodwinc9d138f2009-07-27 19:59:26 +0000830def : T1Pat<(ARMWrapper tglobaladdr :$dst), (tLEApcrel tglobaladdr :$dst)>;
831def : T1Pat<(ARMWrapper tconstpool :$dst), (tLEApcrel tconstpool :$dst)>;
Evan Chenga8e29892007-01-19 07:51:42 +0000832
Evan Chengd85ac4d2007-01-27 02:29:45 +0000833// JumpTable
David Goodwinc9d138f2009-07-27 19:59:26 +0000834def : T1Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
835 (tLEApcrelJT tjumptable:$dst, imm:$id)>;
Evan Chengd85ac4d2007-01-27 02:29:45 +0000836
Evan Chenga8e29892007-01-19 07:51:42 +0000837// Direct calls
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000838def : T1Pat<(ARMtcall texternalsym:$func), (tBL texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +0000839 Requires<[IsThumb, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000840def : T1Pat<(ARMtcall texternalsym:$func), (tBLr9 texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +0000841 Requires<[IsThumb, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000842
843def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +0000844 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000845def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi_r9 texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +0000846 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000847
848// Indirect calls to ARM routines
Evan Chengb6207242009-08-01 00:16:10 +0000849def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr GPR:$dst)>,
850 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
851def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr_r9 GPR:$dst)>,
852 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000853
854// zextload i1 -> zextload i8
Evan Chengf3c21b82009-06-30 02:15:48 +0000855def : T1Pat<(zextloadi1 t_addrmode_s1:$addr),
856 (tLDRB t_addrmode_s1:$addr)>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000857
Evan Chengb60c02e2007-01-26 19:13:16 +0000858// extload -> zextload
Evan Chengf3c21b82009-06-30 02:15:48 +0000859def : T1Pat<(extloadi1 t_addrmode_s1:$addr), (tLDRB t_addrmode_s1:$addr)>;
860def : T1Pat<(extloadi8 t_addrmode_s1:$addr), (tLDRB t_addrmode_s1:$addr)>;
861def : T1Pat<(extloadi16 t_addrmode_s2:$addr), (tLDRH t_addrmode_s2:$addr)>;
Evan Chengb60c02e2007-01-26 19:13:16 +0000862
Evan Cheng0e87e232009-08-28 00:31:43 +0000863// If it's impossible to use [r,r] address mode for sextload, select to
Evan Cheng2f297df2009-07-11 07:08:13 +0000864// ldr{b|h} + sxt{b|h} instead.
Evan Cheng3ecadc82009-07-21 18:15:26 +0000865def : T1Pat<(sextloadi8 t_addrmode_s1:$addr),
Evan Cheng0e87e232009-08-28 00:31:43 +0000866 (tSXTB (tLDRB t_addrmode_s1:$addr))>,
867 Requires<[IsThumb1Only, HasV6]>;
Evan Cheng3ecadc82009-07-21 18:15:26 +0000868def : T1Pat<(sextloadi16 t_addrmode_s2:$addr),
Evan Cheng0e87e232009-08-28 00:31:43 +0000869 (tSXTH (tLDRH t_addrmode_s2:$addr))>,
870 Requires<[IsThumb1Only, HasV6]>;
Evan Cheng2f297df2009-07-11 07:08:13 +0000871
Evan Cheng0e87e232009-08-28 00:31:43 +0000872def : T1Pat<(sextloadi8 t_addrmode_s1:$addr),
873 (tASRri (tLSLri (tLDRB t_addrmode_s1:$addr), 24), 24)>;
874def : T1Pat<(sextloadi16 t_addrmode_s1:$addr),
875 (tASRri (tLSLri (tLDRH t_addrmode_s1:$addr), 16), 16)>;
Evan Cheng2f297df2009-07-11 07:08:13 +0000876
Evan Chenga8e29892007-01-19 07:51:42 +0000877// Large immediate handling.
878
879// Two piece imms.
Evan Cheng9cb9e672009-06-27 02:26:13 +0000880def : T1Pat<(i32 thumb_immshifted:$src),
881 (tLSLri (tMOVi8 (thumb_immshifted_val imm:$src)),
882 (thumb_immshifted_shamt imm:$src))>;
Evan Chenga8e29892007-01-19 07:51:42 +0000883
Evan Cheng9cb9e672009-06-27 02:26:13 +0000884def : T1Pat<(i32 imm0_255_comp:$src),
885 (tMVN (tMOVi8 (imm_comp_XFORM imm:$src)))>;
Evan Chengb9803a82009-11-06 23:52:48 +0000886
887// Pseudo instruction that combines ldr from constpool and add pc. This should
888// be expanded into two instructions late to allow if-conversion and
889// scheduling.
890let isReMaterializable = 1 in
891def tLDRpci_pic : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr, pclabel:$cp),
892 NoItinerary, "@ ldr.n\t$dst, $addr\n$cp:\n\tadd\t$dst, pc",
893 [(set GPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
894 imm:$cp))]>,
895 Requires<[IsThumb1Only]>;