blob: a74823821788f9cfc827b15012be3fb9fa5efdf8 [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
15#include "PPCTargetMachine.h"
Chris Lattner59138102006-04-17 05:28:54 +000016#include "PPCPerfectShuffle.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000017#include "llvm/ADT/VectorExtras.h"
Evan Chengc4c62572006-03-13 23:20:37 +000018#include "llvm/Analysis/ScalarEvolutionExpressions.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000019#include "llvm/CodeGen/MachineFrameInfo.h"
20#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000021#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000022#include "llvm/CodeGen/SelectionDAG.h"
Chris Lattner7b738342005-09-13 19:33:40 +000023#include "llvm/CodeGen/SSARegMap.h"
Chris Lattner0b1e4e52005-08-26 17:36:52 +000024#include "llvm/Constants.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000025#include "llvm/Function.h"
Chris Lattner6d92cad2006-03-26 10:06:40 +000026#include "llvm/Intrinsics.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000027#include "llvm/Support/MathExtras.h"
Evan Chengd2ee2182006-02-18 00:08:58 +000028#include "llvm/Target/TargetOptions.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000029using namespace llvm;
30
Chris Lattner331d1bc2006-11-02 01:44:04 +000031PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
32 : TargetLowering(TM), PPCSubTarget(*TM.getSubtargetImpl()) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +000033
34 // Fold away setcc operations if possible.
35 setSetCCIsExpensive();
Nate Begeman405e3ec2005-10-21 00:02:42 +000036 setPow2DivIsCheap();
Chris Lattner7c5a3d32005-08-16 17:14:42 +000037
Chris Lattnerd145a612005-09-27 22:18:25 +000038 // Use _setjmp/_longjmp instead of setjmp/longjmp.
39 setUseUnderscoreSetJmpLongJmp(true);
40
Chris Lattner7c5a3d32005-08-16 17:14:42 +000041 // Set up the register classes.
Nate Begeman1d9d7422005-10-18 00:28:58 +000042 addRegisterClass(MVT::i32, PPC::GPRCRegisterClass);
43 addRegisterClass(MVT::f32, PPC::F4RCRegisterClass);
44 addRegisterClass(MVT::f64, PPC::F8RCRegisterClass);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000045
Evan Chengc5484282006-10-04 00:56:09 +000046 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
47 setLoadXAction(ISD::SEXTLOAD, MVT::i1, Expand);
48 setLoadXAction(ISD::SEXTLOAD, MVT::i8, Expand);
49
Evan Cheng8b2794a2006-10-13 21:14:26 +000050 // PowerPC does not have truncstore for i1.
51 setStoreXAction(MVT::i1, Promote);
52
Evan Chengcd633192006-11-09 19:11:50 +000053 // PowerPC has i32 and i64 pre-inc load and store's.
54 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
55 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
56 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
57 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
58
Chris Lattnera54aa942006-01-29 06:26:08 +000059 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
60 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
61
Chris Lattner7c5a3d32005-08-16 17:14:42 +000062 // PowerPC has no intrinsics for these particular operations
63 setOperationAction(ISD::MEMMOVE, MVT::Other, Expand);
64 setOperationAction(ISD::MEMSET, MVT::Other, Expand);
65 setOperationAction(ISD::MEMCPY, MVT::Other, Expand);
66
Chris Lattner7c5a3d32005-08-16 17:14:42 +000067 // PowerPC has no SREM/UREM instructions
68 setOperationAction(ISD::SREM, MVT::i32, Expand);
69 setOperationAction(ISD::UREM, MVT::i32, Expand);
Chris Lattner563ecfb2006-06-27 18:18:41 +000070 setOperationAction(ISD::SREM, MVT::i64, Expand);
71 setOperationAction(ISD::UREM, MVT::i64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000072
73 // We don't support sin/cos/sqrt/fmod
74 setOperationAction(ISD::FSIN , MVT::f64, Expand);
75 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +000076 setOperationAction(ISD::FREM , MVT::f64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000077 setOperationAction(ISD::FSIN , MVT::f32, Expand);
78 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +000079 setOperationAction(ISD::FREM , MVT::f32, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000080
81 // If we're enabling GP optimizations, use hardware square root
Chris Lattner1e9de3e2005-09-02 18:33:05 +000082 if (!TM.getSubtarget<PPCSubtarget>().hasFSQRT()) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +000083 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
84 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
85 }
86
Chris Lattner9601a862006-03-05 05:08:37 +000087 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
88 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
89
Nate Begemand88fc032006-01-14 03:14:10 +000090 // PowerPC does not have BSWAP, CTPOP or CTTZ
91 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000092 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
93 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chris Lattnerf89437d2006-06-27 20:14:52 +000094 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
95 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
96 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000097
Nate Begeman35ef9132006-01-11 21:21:00 +000098 // PowerPC does not have ROTR
99 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
100
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000101 // PowerPC does not have Select
102 setOperationAction(ISD::SELECT, MVT::i32, Expand);
Chris Lattnerf89437d2006-06-27 20:14:52 +0000103 setOperationAction(ISD::SELECT, MVT::i64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000104 setOperationAction(ISD::SELECT, MVT::f32, Expand);
105 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Chris Lattnere4bc9ea2005-08-26 00:52:45 +0000106
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000107 // PowerPC wants to turn select_cc of FP into fsel when possible.
108 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
109 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000110
Nate Begeman750ac1b2006-02-01 07:19:44 +0000111 // PowerPC wants to optimize integer setcc a bit
Nate Begeman44775902006-01-31 08:17:29 +0000112 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Chris Lattnereb9b62e2005-08-31 19:09:57 +0000113
Nate Begeman81e80972006-03-17 01:40:33 +0000114 // PowerPC does not have BRCOND which requires SetCC
115 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000116
117 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000118
Chris Lattnerf7605322005-08-31 21:09:52 +0000119 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
120 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000121
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000122 // PowerPC does not have [U|S]INT_TO_FP
123 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
124 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
125
Chris Lattner53e88452005-12-23 05:13:35 +0000126 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Expand);
127 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Expand);
Chris Lattner5f9faea2006-06-27 18:40:08 +0000128 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Expand);
129 setOperationAction(ISD::BIT_CONVERT, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000130
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000131 // We cannot sextinreg(i1). Expand to shifts.
132 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
133
134
Jim Laskeyabf6d172006-01-05 01:25:28 +0000135 // Support label based line numbers.
Chris Lattnerf73bae12005-11-29 06:16:21 +0000136 setOperationAction(ISD::LOCATION, MVT::Other, Expand);
Jim Laskeye0bce712006-01-05 01:47:43 +0000137 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Jim Laskeyabf6d172006-01-05 01:25:28 +0000138 // FIXME - use subtarget debug flags
Jim Laskeye0bce712006-01-05 01:47:43 +0000139 if (!TM.getSubtarget<PPCSubtarget>().isDarwin())
Jim Laskeyabf6d172006-01-05 01:25:28 +0000140 setOperationAction(ISD::DEBUG_LABEL, MVT::Other, Expand);
Chris Lattnere6ec9f22005-09-10 00:21:06 +0000141
Nate Begeman28a6b022005-12-10 02:36:00 +0000142 // We want to legalize GlobalAddress and ConstantPool nodes into the
143 // appropriate instructions to materialize the address.
Chris Lattner3eef4e32005-11-17 18:26:56 +0000144 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Nate Begeman28a6b022005-12-10 02:36:00 +0000145 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
Nate Begeman37efe672006-04-22 18:53:45 +0000146 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
Chris Lattner059ca0f2006-06-16 21:01:35 +0000147 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
148 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
149 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
150
Nate Begemanee625572006-01-27 21:09:22 +0000151 // RET must be custom lowered, to meet ABI requirements
152 setOperationAction(ISD::RET , MVT::Other, Custom);
153
Nate Begemanacc398c2006-01-25 18:21:52 +0000154 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
155 setOperationAction(ISD::VASTART , MVT::Other, Custom);
156
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000157 // Use the default implementation.
Nate Begemanacc398c2006-01-25 18:21:52 +0000158 setOperationAction(ISD::VAARG , MVT::Other, Expand);
159 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
160 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000161 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
162 setOperationAction(ISD::STACKRESTORE , MVT::Other, Expand);
163 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Expand);
Chris Lattner56a752e2006-10-18 01:18:48 +0000164 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Expand);
165
Chris Lattner6d92cad2006-03-26 10:06:40 +0000166 // We want to custom lower some of our intrinsics.
Chris Lattner48b61a72006-03-28 00:40:33 +0000167 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Chris Lattner6d92cad2006-03-26 10:06:40 +0000168
Chris Lattnera7a58542006-06-16 17:34:12 +0000169 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000170 // They also have instructions for converting between i64 and fp.
Nate Begemanc09eeec2005-09-06 22:03:27 +0000171 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
172 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Chris Lattner7fbcef72006-03-24 07:53:47 +0000173
174 // FIXME: disable this lowered code. This generates 64-bit register values,
175 // and we don't model the fact that the top part is clobbered by calls. We
176 // need to flag these together so that the value isn't live across a call.
177 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
178
Nate Begemanae749a92005-10-25 23:48:36 +0000179 // To take advantage of the above i64 FP_TO_SINT, promote i32 FP_TO_UINT
180 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Promote);
181 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000182 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Nate Begemanae749a92005-10-25 23:48:36 +0000183 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000184 }
185
Chris Lattnera7a58542006-06-16 17:34:12 +0000186 if (TM.getSubtarget<PPCSubtarget>().use64BitRegs()) {
Nate Begeman9d2b8172005-10-18 00:56:42 +0000187 // 64 bit PowerPC implementations can support i64 types directly
188 addRegisterClass(MVT::i64, PPC::G8RCRegisterClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000189 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
190 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000191 } else {
192 // 32 bit PowerPC wants to expand i64 shifts itself.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +0000193 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
194 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
195 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000196 }
Evan Chengd30bf012006-03-01 01:11:20 +0000197
Nate Begeman425a9692005-11-29 08:17:20 +0000198 if (TM.getSubtarget<PPCSubtarget>().hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000199 // First set operation action for all vector types to expand. Then we
200 // will selectively turn on ones that can be effectively codegen'd.
201 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
202 VT != (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000203 // add/sub are legal for all supported vector VT's.
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000204 setOperationAction(ISD::ADD , (MVT::ValueType)VT, Legal);
205 setOperationAction(ISD::SUB , (MVT::ValueType)VT, Legal);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000206
Chris Lattner7ff7e672006-04-04 17:25:31 +0000207 // We promote all shuffles to v16i8.
208 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Promote);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000209 AddPromotedToType (ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, MVT::v16i8);
210
211 // We promote all non-typed operations to v4i32.
212 setOperationAction(ISD::AND , (MVT::ValueType)VT, Promote);
213 AddPromotedToType (ISD::AND , (MVT::ValueType)VT, MVT::v4i32);
214 setOperationAction(ISD::OR , (MVT::ValueType)VT, Promote);
215 AddPromotedToType (ISD::OR , (MVT::ValueType)VT, MVT::v4i32);
216 setOperationAction(ISD::XOR , (MVT::ValueType)VT, Promote);
217 AddPromotedToType (ISD::XOR , (MVT::ValueType)VT, MVT::v4i32);
218 setOperationAction(ISD::LOAD , (MVT::ValueType)VT, Promote);
219 AddPromotedToType (ISD::LOAD , (MVT::ValueType)VT, MVT::v4i32);
220 setOperationAction(ISD::SELECT, (MVT::ValueType)VT, Promote);
221 AddPromotedToType (ISD::SELECT, (MVT::ValueType)VT, MVT::v4i32);
222 setOperationAction(ISD::STORE, (MVT::ValueType)VT, Promote);
223 AddPromotedToType (ISD::STORE, (MVT::ValueType)VT, MVT::v4i32);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000224
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000225 // No other operations are legal.
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000226 setOperationAction(ISD::MUL , (MVT::ValueType)VT, Expand);
227 setOperationAction(ISD::SDIV, (MVT::ValueType)VT, Expand);
228 setOperationAction(ISD::SREM, (MVT::ValueType)VT, Expand);
229 setOperationAction(ISD::UDIV, (MVT::ValueType)VT, Expand);
230 setOperationAction(ISD::UREM, (MVT::ValueType)VT, Expand);
Chris Lattner2ef5e892006-05-24 00:15:25 +0000231 setOperationAction(ISD::FDIV, (MVT::ValueType)VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000232 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
233 setOperationAction(ISD::INSERT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
234 setOperationAction(ISD::BUILD_VECTOR, (MVT::ValueType)VT, Expand);
Chris Lattner01cae072006-04-03 23:55:43 +0000235
236 setOperationAction(ISD::SCALAR_TO_VECTOR, (MVT::ValueType)VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000237 }
238
Chris Lattner7ff7e672006-04-04 17:25:31 +0000239 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
240 // with merges, splats, etc.
241 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
242
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000243 setOperationAction(ISD::AND , MVT::v4i32, Legal);
244 setOperationAction(ISD::OR , MVT::v4i32, Legal);
245 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
246 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
247 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
248 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
249
Nate Begeman425a9692005-11-29 08:17:20 +0000250 addRegisterClass(MVT::v4f32, PPC::VRRCRegisterClass);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000251 addRegisterClass(MVT::v4i32, PPC::VRRCRegisterClass);
Chris Lattner8d052bc2006-03-25 07:39:07 +0000252 addRegisterClass(MVT::v8i16, PPC::VRRCRegisterClass);
253 addRegisterClass(MVT::v16i8, PPC::VRRCRegisterClass);
Chris Lattnerec4a0c72006-01-29 06:32:58 +0000254
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000255 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Chris Lattnere7c768e2006-04-18 03:24:30 +0000256 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
Chris Lattner72dd9bd2006-04-18 03:43:48 +0000257 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
Chris Lattner19a81522006-04-18 03:57:35 +0000258 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000259
Chris Lattnerb2177b92006-03-19 06:55:52 +0000260 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
261 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Chris Lattner64b3a082006-03-24 07:48:08 +0000262
Chris Lattner541f91b2006-04-02 00:43:36 +0000263 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
264 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
Chris Lattner64b3a082006-03-24 07:48:08 +0000265 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
266 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Nate Begeman425a9692005-11-29 08:17:20 +0000267 }
268
Chris Lattnerc08f9022006-06-27 00:04:13 +0000269 setSetCCResultType(MVT::i32);
Chris Lattner7b0c58c2006-06-27 17:34:57 +0000270 setShiftAmountType(MVT::i32);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000271 setSetCCResultContents(ZeroOrOneSetCCResult);
Chris Lattner10da9572006-10-18 01:20:43 +0000272
273 if (TM.getSubtarget<PPCSubtarget>().isPPC64())
274 setStackPointerRegisterToSaveRestore(PPC::X1);
275 else
276 setStackPointerRegisterToSaveRestore(PPC::R1);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000277
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000278 // We have target-specific dag combine patterns for the following nodes:
279 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000280 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000281 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000282 setTargetDAGCombine(ISD::BSWAP);
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000283
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000284 computeRegisterProperties();
285}
286
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000287const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
288 switch (Opcode) {
289 default: return 0;
290 case PPCISD::FSEL: return "PPCISD::FSEL";
291 case PPCISD::FCFID: return "PPCISD::FCFID";
292 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
293 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
Chris Lattner51269842006-03-01 05:50:56 +0000294 case PPCISD::STFIWX: return "PPCISD::STFIWX";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000295 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
296 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000297 case PPCISD::VPERM: return "PPCISD::VPERM";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000298 case PPCISD::Hi: return "PPCISD::Hi";
299 case PPCISD::Lo: return "PPCISD::Lo";
300 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
301 case PPCISD::SRL: return "PPCISD::SRL";
302 case PPCISD::SRA: return "PPCISD::SRA";
303 case PPCISD::SHL: return "PPCISD::SHL";
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000304 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
305 case PPCISD::STD_32: return "PPCISD::STD_32";
Chris Lattnere00ebf02006-01-28 07:33:03 +0000306 case PPCISD::CALL: return "PPCISD::CALL";
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000307 case PPCISD::MTCTR: return "PPCISD::MTCTR";
308 case PPCISD::BCTRL: return "PPCISD::BCTRL";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000309 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
Chris Lattner6d92cad2006-03-26 10:06:40 +0000310 case PPCISD::MFCR: return "PPCISD::MFCR";
Chris Lattnera17b1552006-03-31 05:13:27 +0000311 case PPCISD::VCMP: return "PPCISD::VCMP";
Chris Lattner6d92cad2006-03-26 10:06:40 +0000312 case PPCISD::VCMPo: return "PPCISD::VCMPo";
Chris Lattnerd9989382006-07-10 20:56:58 +0000313 case PPCISD::LBRX: return "PPCISD::LBRX";
314 case PPCISD::STBRX: return "PPCISD::STBRX";
Chris Lattnerf70f8d92006-04-18 18:05:58 +0000315 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000316 }
317}
318
Chris Lattner1a635d62006-04-14 06:01:58 +0000319//===----------------------------------------------------------------------===//
320// Node matching predicates, for use by the tblgen matching code.
321//===----------------------------------------------------------------------===//
322
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000323/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
324static bool isFloatingPointZero(SDOperand Op) {
325 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
326 return CFP->isExactlyValue(-0.0) || CFP->isExactlyValue(0.0);
Evan Cheng466685d2006-10-09 20:57:25 +0000327 else if (ISD::isEXTLoad(Op.Val) || ISD::isNON_EXTLoad(Op.Val)) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000328 // Maybe this has already been legalized into the constant pool?
329 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Evan Chengc356a572006-09-12 21:04:05 +0000330 if (ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000331 return CFP->isExactlyValue(-0.0) || CFP->isExactlyValue(0.0);
332 }
333 return false;
334}
335
Chris Lattnerddb739e2006-04-06 17:23:16 +0000336/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
337/// true if Op is undef or if it matches the specified value.
338static bool isConstantOrUndef(SDOperand Op, unsigned Val) {
339 return Op.getOpcode() == ISD::UNDEF ||
340 cast<ConstantSDNode>(Op)->getValue() == Val;
341}
342
343/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
344/// VPKUHUM instruction.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000345bool PPC::isVPKUHUMShuffleMask(SDNode *N, bool isUnary) {
346 if (!isUnary) {
347 for (unsigned i = 0; i != 16; ++i)
348 if (!isConstantOrUndef(N->getOperand(i), i*2+1))
349 return false;
350 } else {
351 for (unsigned i = 0; i != 8; ++i)
352 if (!isConstantOrUndef(N->getOperand(i), i*2+1) ||
353 !isConstantOrUndef(N->getOperand(i+8), i*2+1))
354 return false;
355 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000356 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000357}
358
359/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
360/// VPKUWUM instruction.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000361bool PPC::isVPKUWUMShuffleMask(SDNode *N, bool isUnary) {
362 if (!isUnary) {
363 for (unsigned i = 0; i != 16; i += 2)
364 if (!isConstantOrUndef(N->getOperand(i ), i*2+2) ||
365 !isConstantOrUndef(N->getOperand(i+1), i*2+3))
366 return false;
367 } else {
368 for (unsigned i = 0; i != 8; i += 2)
369 if (!isConstantOrUndef(N->getOperand(i ), i*2+2) ||
370 !isConstantOrUndef(N->getOperand(i+1), i*2+3) ||
371 !isConstantOrUndef(N->getOperand(i+8), i*2+2) ||
372 !isConstantOrUndef(N->getOperand(i+9), i*2+3))
373 return false;
374 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000375 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000376}
377
Chris Lattnercaad1632006-04-06 22:02:42 +0000378/// isVMerge - Common function, used to match vmrg* shuffles.
379///
380static bool isVMerge(SDNode *N, unsigned UnitSize,
381 unsigned LHSStart, unsigned RHSStart) {
Chris Lattner116cc482006-04-06 21:11:54 +0000382 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
383 N->getNumOperands() == 16 && "PPC only supports shuffles by bytes!");
384 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
385 "Unsupported merge size!");
386
387 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
388 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
389 if (!isConstantOrUndef(N->getOperand(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000390 LHSStart+j+i*UnitSize) ||
Chris Lattner116cc482006-04-06 21:11:54 +0000391 !isConstantOrUndef(N->getOperand(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000392 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000393 return false;
394 }
Chris Lattnercaad1632006-04-06 22:02:42 +0000395 return true;
396}
397
398/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
399/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
400bool PPC::isVMRGLShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary) {
401 if (!isUnary)
402 return isVMerge(N, UnitSize, 8, 24);
403 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000404}
405
406/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
407/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Chris Lattnercaad1632006-04-06 22:02:42 +0000408bool PPC::isVMRGHShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary) {
409 if (!isUnary)
410 return isVMerge(N, UnitSize, 0, 16);
411 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000412}
413
414
Chris Lattnerd0608e12006-04-06 18:26:28 +0000415/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
416/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000417int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Chris Lattner116cc482006-04-06 21:11:54 +0000418 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
419 N->getNumOperands() == 16 && "PPC only supports shuffles by bytes!");
Chris Lattnerd0608e12006-04-06 18:26:28 +0000420 // Find the first non-undef value in the shuffle mask.
421 unsigned i;
422 for (i = 0; i != 16 && N->getOperand(i).getOpcode() == ISD::UNDEF; ++i)
423 /*search*/;
424
425 if (i == 16) return -1; // all undef.
426
427 // Otherwise, check to see if the rest of the elements are consequtively
428 // numbered from this value.
429 unsigned ShiftAmt = cast<ConstantSDNode>(N->getOperand(i))->getValue();
430 if (ShiftAmt < i) return -1;
431 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000432
Chris Lattnerf24380e2006-04-06 22:28:36 +0000433 if (!isUnary) {
434 // Check the rest of the elements to see if they are consequtive.
435 for (++i; i != 16; ++i)
436 if (!isConstantOrUndef(N->getOperand(i), ShiftAmt+i))
437 return -1;
438 } else {
439 // Check the rest of the elements to see if they are consequtive.
440 for (++i; i != 16; ++i)
441 if (!isConstantOrUndef(N->getOperand(i), (ShiftAmt+i) & 15))
442 return -1;
443 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000444
445 return ShiftAmt;
446}
Chris Lattneref819f82006-03-20 06:33:01 +0000447
448/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
449/// specifies a splat of a single element that is suitable for input to
450/// VSPLTB/VSPLTH/VSPLTW.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000451bool PPC::isSplatShuffleMask(SDNode *N, unsigned EltSize) {
452 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
453 N->getNumOperands() == 16 &&
454 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Chris Lattnerdd4d2d02006-03-20 06:51:10 +0000455
Chris Lattner88a99ef2006-03-20 06:37:44 +0000456 // This is a splat operation if each element of the permute is the same, and
457 // if the value doesn't reference the second vector.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000458 unsigned ElementBase = 0;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000459 SDOperand Elt = N->getOperand(0);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000460 if (ConstantSDNode *EltV = dyn_cast<ConstantSDNode>(Elt))
461 ElementBase = EltV->getValue();
462 else
463 return false; // FIXME: Handle UNDEF elements too!
464
465 if (cast<ConstantSDNode>(Elt)->getValue() >= 16)
466 return false;
467
468 // Check that they are consequtive.
469 for (unsigned i = 1; i != EltSize; ++i) {
470 if (!isa<ConstantSDNode>(N->getOperand(i)) ||
471 cast<ConstantSDNode>(N->getOperand(i))->getValue() != i+ElementBase)
472 return false;
473 }
474
Chris Lattner88a99ef2006-03-20 06:37:44 +0000475 assert(isa<ConstantSDNode>(Elt) && "Invalid VECTOR_SHUFFLE mask!");
Chris Lattner7ff7e672006-04-04 17:25:31 +0000476 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Chris Lattnerb097aa92006-04-14 23:19:08 +0000477 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000478 assert(isa<ConstantSDNode>(N->getOperand(i)) &&
479 "Invalid VECTOR_SHUFFLE mask!");
Chris Lattner7ff7e672006-04-04 17:25:31 +0000480 for (unsigned j = 0; j != EltSize; ++j)
481 if (N->getOperand(i+j) != N->getOperand(j))
482 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000483 }
484
Chris Lattner7ff7e672006-04-04 17:25:31 +0000485 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000486}
487
488/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
489/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000490unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
491 assert(isSplatShuffleMask(N, EltSize));
492 return cast<ConstantSDNode>(N->getOperand(0))->getValue() / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000493}
494
Chris Lattnere87192a2006-04-12 17:37:20 +0000495/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000496/// by using a vspltis[bhw] instruction of the specified element size, return
497/// the constant being splatted. The ByteSize field indicates the number of
498/// bytes of each element [124] -> [bhw].
Chris Lattnere87192a2006-04-12 17:37:20 +0000499SDOperand PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000500 SDOperand OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000501
502 // If ByteSize of the splat is bigger than the element size of the
503 // build_vector, then we have a case where we are checking for a splat where
504 // multiple elements of the buildvector are folded together into a single
505 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
506 unsigned EltSize = 16/N->getNumOperands();
507 if (EltSize < ByteSize) {
508 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
509 SDOperand UniquedVals[4];
510 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
511
512 // See if all of the elements in the buildvector agree across.
513 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
514 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
515 // If the element isn't a constant, bail fully out.
516 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDOperand();
517
518
519 if (UniquedVals[i&(Multiple-1)].Val == 0)
520 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
521 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
522 return SDOperand(); // no match.
523 }
524
525 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
526 // either constant or undef values that are identical for each chunk. See
527 // if these chunks can form into a larger vspltis*.
528
529 // Check to see if all of the leading entries are either 0 or -1. If
530 // neither, then this won't fit into the immediate field.
531 bool LeadingZero = true;
532 bool LeadingOnes = true;
533 for (unsigned i = 0; i != Multiple-1; ++i) {
534 if (UniquedVals[i].Val == 0) continue; // Must have been undefs.
535
536 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
537 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
538 }
539 // Finally, check the least significant entry.
540 if (LeadingZero) {
541 if (UniquedVals[Multiple-1].Val == 0)
542 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
543 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getValue();
544 if (Val < 16)
545 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
546 }
547 if (LeadingOnes) {
548 if (UniquedVals[Multiple-1].Val == 0)
549 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
550 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSignExtended();
551 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
552 return DAG.getTargetConstant(Val, MVT::i32);
553 }
554
555 return SDOperand();
556 }
557
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000558 // Check to see if this buildvec has a single non-undef value in its elements.
559 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
560 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
561 if (OpVal.Val == 0)
562 OpVal = N->getOperand(i);
563 else if (OpVal != N->getOperand(i))
Chris Lattner140a58f2006-04-08 06:46:53 +0000564 return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000565 }
566
Chris Lattner140a58f2006-04-08 06:46:53 +0000567 if (OpVal.Val == 0) return SDOperand(); // All UNDEF: use implicit def.
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000568
Nate Begeman98e70cc2006-03-28 04:15:58 +0000569 unsigned ValSizeInBytes = 0;
570 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000571 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
572 Value = CN->getValue();
573 ValSizeInBytes = MVT::getSizeInBits(CN->getValueType(0))/8;
574 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
575 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
576 Value = FloatToBits(CN->getValue());
577 ValSizeInBytes = 4;
578 }
579
580 // If the splat value is larger than the element value, then we can never do
581 // this splat. The only case that we could fit the replicated bits into our
582 // immediate field for would be zero, and we prefer to use vxor for it.
Chris Lattner140a58f2006-04-08 06:46:53 +0000583 if (ValSizeInBytes < ByteSize) return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000584
585 // If the element value is larger than the splat value, cut it in half and
586 // check to see if the two halves are equal. Continue doing this until we
587 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
588 while (ValSizeInBytes > ByteSize) {
589 ValSizeInBytes >>= 1;
590
591 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000592 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
593 (Value & ((1 << (8*ValSizeInBytes))-1)))
Chris Lattner140a58f2006-04-08 06:46:53 +0000594 return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000595 }
596
597 // Properly sign extend the value.
598 int ShAmt = (4-ByteSize)*8;
599 int MaskVal = ((int)Value << ShAmt) >> ShAmt;
600
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000601 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Chris Lattner140a58f2006-04-08 06:46:53 +0000602 if (MaskVal == 0) return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000603
Chris Lattner140a58f2006-04-08 06:46:53 +0000604 // Finally, if this value fits in a 5 bit sext field, return it
605 if (((MaskVal << (32-5)) >> (32-5)) == MaskVal)
606 return DAG.getTargetConstant(MaskVal, MVT::i32);
607 return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000608}
609
Chris Lattner1a635d62006-04-14 06:01:58 +0000610//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000611// Addressing Mode Selection
612//===----------------------------------------------------------------------===//
613
614/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
615/// or 64-bit immediate, and if the value can be accurately represented as a
616/// sign extension from a 16-bit value. If so, this returns true and the
617/// immediate.
618static bool isIntS16Immediate(SDNode *N, short &Imm) {
619 if (N->getOpcode() != ISD::Constant)
620 return false;
621
622 Imm = (short)cast<ConstantSDNode>(N)->getValue();
623 if (N->getValueType(0) == MVT::i32)
624 return Imm == (int32_t)cast<ConstantSDNode>(N)->getValue();
625 else
626 return Imm == (int64_t)cast<ConstantSDNode>(N)->getValue();
627}
628static bool isIntS16Immediate(SDOperand Op, short &Imm) {
629 return isIntS16Immediate(Op.Val, Imm);
630}
631
632
633/// SelectAddressRegReg - Given the specified addressed, check to see if it
634/// can be represented as an indexed [r+r] operation. Returns false if it
635/// can be more efficiently represented with [r+imm].
636bool PPCTargetLowering::SelectAddressRegReg(SDOperand N, SDOperand &Base,
637 SDOperand &Index,
638 SelectionDAG &DAG) {
639 short imm = 0;
640 if (N.getOpcode() == ISD::ADD) {
641 if (isIntS16Immediate(N.getOperand(1), imm))
642 return false; // r+i
643 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
644 return false; // r+i
645
646 Base = N.getOperand(0);
647 Index = N.getOperand(1);
648 return true;
649 } else if (N.getOpcode() == ISD::OR) {
650 if (isIntS16Immediate(N.getOperand(1), imm))
651 return false; // r+i can fold it if we can.
652
653 // If this is an or of disjoint bitfields, we can codegen this as an add
654 // (for better address arithmetic) if the LHS and RHS of the OR are provably
655 // disjoint.
656 uint64_t LHSKnownZero, LHSKnownOne;
657 uint64_t RHSKnownZero, RHSKnownOne;
658 ComputeMaskedBits(N.getOperand(0), ~0U, LHSKnownZero, LHSKnownOne);
659
660 if (LHSKnownZero) {
661 ComputeMaskedBits(N.getOperand(1), ~0U, RHSKnownZero, RHSKnownOne);
662 // If all of the bits are known zero on the LHS or RHS, the add won't
663 // carry.
664 if ((LHSKnownZero | RHSKnownZero) == ~0U) {
665 Base = N.getOperand(0);
666 Index = N.getOperand(1);
667 return true;
668 }
669 }
670 }
671
672 return false;
673}
674
675/// Returns true if the address N can be represented by a base register plus
676/// a signed 16-bit displacement [r+imm], and if it is not better
677/// represented as reg+reg.
678bool PPCTargetLowering::SelectAddressRegImm(SDOperand N, SDOperand &Disp,
679 SDOperand &Base, SelectionDAG &DAG){
680 // If this can be more profitably realized as r+r, fail.
681 if (SelectAddressRegReg(N, Disp, Base, DAG))
682 return false;
683
684 if (N.getOpcode() == ISD::ADD) {
685 short imm = 0;
686 if (isIntS16Immediate(N.getOperand(1), imm)) {
687 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
688 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
689 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
690 } else {
691 Base = N.getOperand(0);
692 }
693 return true; // [r+i]
694 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
695 // Match LOAD (ADD (X, Lo(G))).
696 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getValue()
697 && "Cannot handle constant offsets yet!");
698 Disp = N.getOperand(1).getOperand(0); // The global address.
699 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
700 Disp.getOpcode() == ISD::TargetConstantPool ||
701 Disp.getOpcode() == ISD::TargetJumpTable);
702 Base = N.getOperand(0);
703 return true; // [&g+r]
704 }
705 } else if (N.getOpcode() == ISD::OR) {
706 short imm = 0;
707 if (isIntS16Immediate(N.getOperand(1), imm)) {
708 // If this is an or of disjoint bitfields, we can codegen this as an add
709 // (for better address arithmetic) if the LHS and RHS of the OR are
710 // provably disjoint.
711 uint64_t LHSKnownZero, LHSKnownOne;
712 ComputeMaskedBits(N.getOperand(0), ~0U, LHSKnownZero, LHSKnownOne);
713 if ((LHSKnownZero|~(unsigned)imm) == ~0U) {
714 // If all of the bits are known zero on the LHS or RHS, the add won't
715 // carry.
716 Base = N.getOperand(0);
717 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
718 return true;
719 }
720 }
721 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
722 // Loading from a constant address.
723
724 // If this address fits entirely in a 16-bit sext immediate field, codegen
725 // this as "d, 0"
726 short Imm;
727 if (isIntS16Immediate(CN, Imm)) {
728 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
729 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
730 return true;
731 }
732
733 // FIXME: Handle small sext constant offsets in PPC64 mode also!
734 if (CN->getValueType(0) == MVT::i32) {
735 int Addr = (int)CN->getValue();
736
737 // Otherwise, break this down into an LIS + disp.
738 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
739 Base = DAG.getConstant(Addr - (signed short)Addr, MVT::i32);
740 return true;
741 }
742 }
743
744 Disp = DAG.getTargetConstant(0, getPointerTy());
745 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
746 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
747 else
748 Base = N;
749 return true; // [r+0]
750}
751
752/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
753/// represented as an indexed [r+r] operation.
754bool PPCTargetLowering::SelectAddressRegRegOnly(SDOperand N, SDOperand &Base,
755 SDOperand &Index,
756 SelectionDAG &DAG) {
757 // Check to see if we can easily represent this as an [r+r] address. This
758 // will fail if it thinks that the address is more profitably represented as
759 // reg+imm, e.g. where imm = 0.
760 if (SelectAddressRegReg(N, Base, Index, DAG))
761 return true;
762
763 // If the operand is an addition, always emit this as [r+r], since this is
764 // better (for code size, and execution, as the memop does the add for free)
765 // than emitting an explicit add.
766 if (N.getOpcode() == ISD::ADD) {
767 Base = N.getOperand(0);
768 Index = N.getOperand(1);
769 return true;
770 }
771
772 // Otherwise, do it the hard way, using R0 as the base register.
773 Base = DAG.getRegister(PPC::R0, N.getValueType());
774 Index = N;
775 return true;
776}
777
778/// SelectAddressRegImmShift - Returns true if the address N can be
779/// represented by a base register plus a signed 14-bit displacement
780/// [r+imm*4]. Suitable for use by STD and friends.
781bool PPCTargetLowering::SelectAddressRegImmShift(SDOperand N, SDOperand &Disp,
782 SDOperand &Base,
783 SelectionDAG &DAG) {
784 // If this can be more profitably realized as r+r, fail.
785 if (SelectAddressRegReg(N, Disp, Base, DAG))
786 return false;
787
788 if (N.getOpcode() == ISD::ADD) {
789 short imm = 0;
790 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
791 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
792 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
793 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
794 } else {
795 Base = N.getOperand(0);
796 }
797 return true; // [r+i]
798 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
799 // Match LOAD (ADD (X, Lo(G))).
800 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getValue()
801 && "Cannot handle constant offsets yet!");
802 Disp = N.getOperand(1).getOperand(0); // The global address.
803 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
804 Disp.getOpcode() == ISD::TargetConstantPool ||
805 Disp.getOpcode() == ISD::TargetJumpTable);
806 Base = N.getOperand(0);
807 return true; // [&g+r]
808 }
809 } else if (N.getOpcode() == ISD::OR) {
810 short imm = 0;
811 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
812 // If this is an or of disjoint bitfields, we can codegen this as an add
813 // (for better address arithmetic) if the LHS and RHS of the OR are
814 // provably disjoint.
815 uint64_t LHSKnownZero, LHSKnownOne;
816 ComputeMaskedBits(N.getOperand(0), ~0U, LHSKnownZero, LHSKnownOne);
817 if ((LHSKnownZero|~(unsigned)imm) == ~0U) {
818 // If all of the bits are known zero on the LHS or RHS, the add won't
819 // carry.
820 Base = N.getOperand(0);
821 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
822 return true;
823 }
824 }
825 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
826 // Loading from a constant address.
827
828 // If this address fits entirely in a 14-bit sext immediate field, codegen
829 // this as "d, 0"
830 short Imm;
831 if (isIntS16Immediate(CN, Imm)) {
832 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
833 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
834 return true;
835 }
836
837 // FIXME: Handle small sext constant offsets in PPC64 mode also!
838 if (CN->getValueType(0) == MVT::i32) {
839 int Addr = (int)CN->getValue();
840
841 // Otherwise, break this down into an LIS + disp.
842 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
843 Base = DAG.getConstant(Addr - (signed short)Addr, MVT::i32);
844 return true;
845 }
846 }
847
848 Disp = DAG.getTargetConstant(0, getPointerTy());
849 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
850 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
851 else
852 Base = N;
853 return true; // [r+0]
854}
855
856
857/// getPreIndexedAddressParts - returns true by value, base pointer and
858/// offset pointer and addressing mode by reference if the node's address
859/// can be legally represented as pre-indexed load / store address.
860bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDOperand &Base,
861 SDOperand &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +0000862 ISD::MemIndexedMode &AM,
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000863 SelectionDAG &DAG) {
864 return false;
865
866#if 0
867 MVT::ValueType VT;
868 SDOperand Ptr;
869 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
870 Ptr = LD->getBasePtr();
871 VT = LD->getLoadedVT();
872
873 // TODO: handle other cases.
874 if (VT != MVT::i32) return false;
875 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
876 Ptr = ST->getBasePtr();
877 VT = ST->getStoredVT();
878 // TODO: handle other cases.
879 return false;
880 } else
881 return false;
882
883
884
885 return false;
886#endif
887}
888
889//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +0000890// LowerOperation implementation
891//===----------------------------------------------------------------------===//
892
893static SDOperand LowerConstantPool(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner059ca0f2006-06-16 21:01:35 +0000894 MVT::ValueType PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +0000895 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Evan Chengc356a572006-09-12 21:04:05 +0000896 Constant *C = CP->getConstVal();
Chris Lattner059ca0f2006-06-16 21:01:35 +0000897 SDOperand CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
898 SDOperand Zero = DAG.getConstant(0, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +0000899
900 const TargetMachine &TM = DAG.getTarget();
901
Chris Lattner059ca0f2006-06-16 21:01:35 +0000902 SDOperand Hi = DAG.getNode(PPCISD::Hi, PtrVT, CPI, Zero);
903 SDOperand Lo = DAG.getNode(PPCISD::Lo, PtrVT, CPI, Zero);
904
Chris Lattner1a635d62006-04-14 06:01:58 +0000905 // If this is a non-darwin platform, we don't support non-static relo models
906 // yet.
907 if (TM.getRelocationModel() == Reloc::Static ||
908 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
909 // Generate non-pic code that has direct accesses to the constant pool.
910 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +0000911 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +0000912 }
913
Chris Lattner35d86fe2006-07-26 21:12:04 +0000914 if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner1a635d62006-04-14 06:01:58 +0000915 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +0000916 Hi = DAG.getNode(ISD::ADD, PtrVT,
917 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +0000918 }
919
Chris Lattner059ca0f2006-06-16 21:01:35 +0000920 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +0000921 return Lo;
922}
923
Nate Begeman37efe672006-04-22 18:53:45 +0000924static SDOperand LowerJumpTable(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner059ca0f2006-06-16 21:01:35 +0000925 MVT::ValueType PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +0000926 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Chris Lattner059ca0f2006-06-16 21:01:35 +0000927 SDOperand JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
928 SDOperand Zero = DAG.getConstant(0, PtrVT);
Nate Begeman37efe672006-04-22 18:53:45 +0000929
930 const TargetMachine &TM = DAG.getTarget();
Chris Lattner059ca0f2006-06-16 21:01:35 +0000931
932 SDOperand Hi = DAG.getNode(PPCISD::Hi, PtrVT, JTI, Zero);
933 SDOperand Lo = DAG.getNode(PPCISD::Lo, PtrVT, JTI, Zero);
934
Nate Begeman37efe672006-04-22 18:53:45 +0000935 // If this is a non-darwin platform, we don't support non-static relo models
936 // yet.
937 if (TM.getRelocationModel() == Reloc::Static ||
938 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
939 // Generate non-pic code that has direct accesses to the constant pool.
940 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +0000941 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +0000942 }
943
Chris Lattner35d86fe2006-07-26 21:12:04 +0000944 if (TM.getRelocationModel() == Reloc::PIC_) {
Nate Begeman37efe672006-04-22 18:53:45 +0000945 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +0000946 Hi = DAG.getNode(ISD::ADD, PtrVT,
Chris Lattner0d72a202006-07-28 16:45:47 +0000947 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Nate Begeman37efe672006-04-22 18:53:45 +0000948 }
949
Chris Lattner059ca0f2006-06-16 21:01:35 +0000950 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +0000951 return Lo;
952}
953
Chris Lattner1a635d62006-04-14 06:01:58 +0000954static SDOperand LowerGlobalAddress(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner059ca0f2006-06-16 21:01:35 +0000955 MVT::ValueType PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +0000956 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
957 GlobalValue *GV = GSDN->getGlobal();
Chris Lattner059ca0f2006-06-16 21:01:35 +0000958 SDOperand GA = DAG.getTargetGlobalAddress(GV, PtrVT, GSDN->getOffset());
959 SDOperand Zero = DAG.getConstant(0, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +0000960
961 const TargetMachine &TM = DAG.getTarget();
962
Chris Lattner059ca0f2006-06-16 21:01:35 +0000963 SDOperand Hi = DAG.getNode(PPCISD::Hi, PtrVT, GA, Zero);
964 SDOperand Lo = DAG.getNode(PPCISD::Lo, PtrVT, GA, Zero);
965
Chris Lattner1a635d62006-04-14 06:01:58 +0000966 // If this is a non-darwin platform, we don't support non-static relo models
967 // yet.
968 if (TM.getRelocationModel() == Reloc::Static ||
969 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
970 // Generate non-pic code that has direct accesses to globals.
971 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +0000972 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +0000973 }
974
Chris Lattner35d86fe2006-07-26 21:12:04 +0000975 if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner1a635d62006-04-14 06:01:58 +0000976 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +0000977 Hi = DAG.getNode(ISD::ADD, PtrVT,
978 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +0000979 }
980
Chris Lattner059ca0f2006-06-16 21:01:35 +0000981 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +0000982
983 if (!GV->hasWeakLinkage() && !GV->hasLinkOnceLinkage() &&
984 (!GV->isExternal() || GV->hasNotBeenReadFromBytecode()))
985 return Lo;
986
987 // If the global is weak or external, we have to go through the lazy
988 // resolution stub.
Evan Cheng466685d2006-10-09 20:57:25 +0000989 return DAG.getLoad(PtrVT, DAG.getEntryNode(), Lo, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +0000990}
991
992static SDOperand LowerSETCC(SDOperand Op, SelectionDAG &DAG) {
993 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
994
995 // If we're comparing for equality to zero, expose the fact that this is
996 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
997 // fold the new nodes.
998 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
999 if (C->isNullValue() && CC == ISD::SETEQ) {
1000 MVT::ValueType VT = Op.getOperand(0).getValueType();
1001 SDOperand Zext = Op.getOperand(0);
1002 if (VT < MVT::i32) {
1003 VT = MVT::i32;
1004 Zext = DAG.getNode(ISD::ZERO_EXTEND, VT, Op.getOperand(0));
1005 }
1006 unsigned Log2b = Log2_32(MVT::getSizeInBits(VT));
1007 SDOperand Clz = DAG.getNode(ISD::CTLZ, VT, Zext);
1008 SDOperand Scc = DAG.getNode(ISD::SRL, VT, Clz,
1009 DAG.getConstant(Log2b, MVT::i32));
1010 return DAG.getNode(ISD::TRUNCATE, MVT::i32, Scc);
1011 }
1012 // Leave comparisons against 0 and -1 alone for now, since they're usually
1013 // optimized. FIXME: revisit this when we can custom lower all setcc
1014 // optimizations.
1015 if (C->isAllOnesValue() || C->isNullValue())
1016 return SDOperand();
1017 }
1018
1019 // If we have an integer seteq/setne, turn it into a compare against zero
1020 // by subtracting the rhs from the lhs, which is faster than setting a
1021 // condition register, reading it back out, and masking the correct bit.
1022 MVT::ValueType LHSVT = Op.getOperand(0).getValueType();
1023 if (MVT::isInteger(LHSVT) && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
1024 MVT::ValueType VT = Op.getValueType();
1025 SDOperand Sub = DAG.getNode(ISD::SUB, LHSVT, Op.getOperand(0),
1026 Op.getOperand(1));
1027 return DAG.getSetCC(VT, Sub, DAG.getConstant(0, LHSVT), CC);
1028 }
1029 return SDOperand();
1030}
1031
1032static SDOperand LowerVASTART(SDOperand Op, SelectionDAG &DAG,
1033 unsigned VarArgsFrameIndex) {
1034 // vastart just stores the address of the VarArgsFrameIndex slot into the
1035 // memory location argument.
Chris Lattner0d72a202006-07-28 16:45:47 +00001036 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1037 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Evan Cheng8b2794a2006-10-13 21:14:26 +00001038 SrcValueSDNode *SV = cast<SrcValueSDNode>(Op.getOperand(2));
1039 return DAG.getStore(Op.getOperand(0), FR, Op.getOperand(1), SV->getValue(),
1040 SV->getOffset());
Chris Lattner1a635d62006-04-14 06:01:58 +00001041}
1042
Chris Lattnerc91a4752006-06-26 22:48:35 +00001043static SDOperand LowerFORMAL_ARGUMENTS(SDOperand Op, SelectionDAG &DAG,
1044 int &VarArgsFrameIndex) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001045 // TODO: add description of PPC stack frame format, or at least some docs.
1046 //
1047 MachineFunction &MF = DAG.getMachineFunction();
1048 MachineFrameInfo *MFI = MF.getFrameInfo();
1049 SSARegMap *RegMap = MF.getSSARegMap();
Chris Lattner79e490a2006-08-11 17:18:05 +00001050 SmallVector<SDOperand, 8> ArgValues;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001051 SDOperand Root = Op.getOperand(0);
1052
1053 unsigned ArgOffset = 24;
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001054 const unsigned Num_GPR_Regs = 8;
1055 const unsigned Num_FPR_Regs = 13;
1056 const unsigned Num_VR_Regs = 12;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001057 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001058
1059 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001060 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1061 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1062 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001063 static const unsigned GPR_64[] = { // 64-bit registers.
1064 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1065 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1066 };
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001067 static const unsigned FPR[] = {
1068 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1069 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
1070 };
1071 static const unsigned VR[] = {
1072 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1073 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1074 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001075
1076 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1077 bool isPPC64 = PtrVT == MVT::i64;
1078 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001079
1080 // Add DAG nodes to load the arguments or copy them out of registers. On
1081 // entry to a function on PPC, the arguments start at offset 24, although the
1082 // first ones are often in registers.
1083 for (unsigned ArgNo = 0, e = Op.Val->getNumValues()-1; ArgNo != e; ++ArgNo) {
1084 SDOperand ArgVal;
1085 bool needsLoad = false;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001086 MVT::ValueType ObjectVT = Op.getValue(ArgNo).getValueType();
1087 unsigned ObjSize = MVT::getSizeInBits(ObjectVT)/8;
1088
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001089 unsigned CurArgOffset = ArgOffset;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001090 switch (ObjectVT) {
1091 default: assert(0 && "Unhandled argument type!");
1092 case MVT::i32:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001093 // All int arguments reserve stack space.
Chris Lattnerc91a4752006-06-26 22:48:35 +00001094 ArgOffset += isPPC64 ? 8 : 4;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001095
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001096 if (GPR_idx != Num_GPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001097 unsigned VReg = RegMap->createVirtualRegister(&PPC::GPRCRegClass);
1098 MF.addLiveIn(GPR[GPR_idx], VReg);
1099 ArgVal = DAG.getCopyFromReg(Root, VReg, MVT::i32);
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001100 ++GPR_idx;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001101 } else {
1102 needsLoad = true;
1103 }
1104 break;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001105 case MVT::i64: // PPC64
1106 // All int arguments reserve stack space.
1107 ArgOffset += 8;
1108
1109 if (GPR_idx != Num_GPR_Regs) {
1110 unsigned VReg = RegMap->createVirtualRegister(&PPC::G8RCRegClass);
1111 MF.addLiveIn(GPR[GPR_idx], VReg);
1112 ArgVal = DAG.getCopyFromReg(Root, VReg, MVT::i64);
1113 ++GPR_idx;
1114 } else {
1115 needsLoad = true;
1116 }
1117 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001118 case MVT::f32:
1119 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001120 // All FP arguments reserve stack space.
1121 ArgOffset += ObjSize;
1122
1123 // Every 4 bytes of argument space consumes one of the GPRs available for
1124 // argument passing.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001125 if (GPR_idx != Num_GPR_Regs) {
1126 ++GPR_idx;
1127 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs)
1128 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001129 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001130 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001131 unsigned VReg;
1132 if (ObjectVT == MVT::f32)
1133 VReg = RegMap->createVirtualRegister(&PPC::F4RCRegClass);
1134 else
1135 VReg = RegMap->createVirtualRegister(&PPC::F8RCRegClass);
1136 MF.addLiveIn(FPR[FPR_idx], VReg);
1137 ArgVal = DAG.getCopyFromReg(Root, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001138 ++FPR_idx;
1139 } else {
1140 needsLoad = true;
1141 }
1142 break;
1143 case MVT::v4f32:
1144 case MVT::v4i32:
1145 case MVT::v8i16:
1146 case MVT::v16i8:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001147 // Note that vector arguments in registers don't reserve stack space.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001148 if (VR_idx != Num_VR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001149 unsigned VReg = RegMap->createVirtualRegister(&PPC::VRRCRegClass);
1150 MF.addLiveIn(VR[VR_idx], VReg);
1151 ArgVal = DAG.getCopyFromReg(Root, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001152 ++VR_idx;
1153 } else {
1154 // This should be simple, but requires getting 16-byte aligned stack
1155 // values.
1156 assert(0 && "Loading VR argument not implemented yet!");
1157 needsLoad = true;
1158 }
1159 break;
1160 }
1161
1162 // We need to load the argument to a virtual register if we determined above
1163 // that we ran out of physical registers of the appropriate type
1164 if (needsLoad) {
Chris Lattnerb375b5e2006-05-16 18:54:32 +00001165 // If the argument is actually used, emit a load from the right stack
1166 // slot.
1167 if (!Op.Val->hasNUsesOfValue(0, ArgNo)) {
1168 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset);
Chris Lattnerc91a4752006-06-26 22:48:35 +00001169 SDOperand FIN = DAG.getFrameIndex(FI, PtrVT);
Evan Cheng466685d2006-10-09 20:57:25 +00001170 ArgVal = DAG.getLoad(ObjectVT, Root, FIN, NULL, 0);
Chris Lattnerb375b5e2006-05-16 18:54:32 +00001171 } else {
1172 // Don't emit a dead load.
1173 ArgVal = DAG.getNode(ISD::UNDEF, ObjectVT);
1174 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001175 }
1176
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001177 ArgValues.push_back(ArgVal);
1178 }
1179
1180 // If the function takes variable number of arguments, make a frame index for
1181 // the start of the first vararg value... for expansion of llvm.va_start.
1182 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
1183 if (isVarArg) {
Chris Lattnerc91a4752006-06-26 22:48:35 +00001184 VarArgsFrameIndex = MFI->CreateFixedObject(MVT::getSizeInBits(PtrVT)/8,
1185 ArgOffset);
1186 SDOperand FIN = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001187 // If this function is vararg, store any remaining integer argument regs
1188 // to their spots on the stack so that they may be loaded by deferencing the
1189 // result of va_next.
Chris Lattnere2199452006-08-11 17:38:39 +00001190 SmallVector<SDOperand, 8> MemOps;
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001191 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001192 unsigned VReg = RegMap->createVirtualRegister(&PPC::GPRCRegClass);
1193 MF.addLiveIn(GPR[GPR_idx], VReg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00001194 SDOperand Val = DAG.getCopyFromReg(Root, VReg, PtrVT);
Evan Cheng8b2794a2006-10-13 21:14:26 +00001195 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001196 MemOps.push_back(Store);
1197 // Increment the address by four for the next argument to store
Chris Lattnerc91a4752006-06-26 22:48:35 +00001198 SDOperand PtrOff = DAG.getConstant(MVT::getSizeInBits(PtrVT)/8, PtrVT);
1199 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001200 }
1201 if (!MemOps.empty())
Chris Lattnere2199452006-08-11 17:38:39 +00001202 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,&MemOps[0],MemOps.size());
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001203 }
1204
1205 ArgValues.push_back(Root);
1206
1207 // Return the new list of results.
1208 std::vector<MVT::ValueType> RetVT(Op.Val->value_begin(),
1209 Op.Val->value_end());
Chris Lattner79e490a2006-08-11 17:18:05 +00001210 return DAG.getNode(ISD::MERGE_VALUES, RetVT, &ArgValues[0], ArgValues.size());
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001211}
1212
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001213/// isCallCompatibleAddress - Return the immediate to use if the specified
1214/// 32-bit value is representable in the immediate field of a BxA instruction.
1215static SDNode *isBLACompatibleAddress(SDOperand Op, SelectionDAG &DAG) {
1216 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
1217 if (!C) return 0;
1218
1219 int Addr = C->getValue();
1220 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
1221 (Addr << 6 >> 6) != Addr)
1222 return 0; // Top 6 bits have to be sext of immediate.
1223
1224 return DAG.getConstant((int)C->getValue() >> 2, MVT::i32).Val;
1225}
1226
1227
Chris Lattnerabde4602006-05-16 22:56:08 +00001228static SDOperand LowerCALL(SDOperand Op, SelectionDAG &DAG) {
1229 SDOperand Chain = Op.getOperand(0);
Chris Lattnerabde4602006-05-16 22:56:08 +00001230 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Chris Lattnerabde4602006-05-16 22:56:08 +00001231 SDOperand Callee = Op.getOperand(4);
Evan Cheng4360bdc2006-05-25 00:57:32 +00001232 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
1233
Chris Lattnerc91a4752006-06-26 22:48:35 +00001234 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1235 bool isPPC64 = PtrVT == MVT::i64;
1236 unsigned PtrByteSize = isPPC64 ? 8 : 4;
1237
1238
Chris Lattnerabde4602006-05-16 22:56:08 +00001239 // args_to_use will accumulate outgoing args for the PPCISD::CALL case in
1240 // SelectExpr to use to put the arguments in the appropriate registers.
1241 std::vector<SDOperand> args_to_use;
1242
1243 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00001244 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001245 // prereserved space for [SP][CR][LR][3 x unused].
Chris Lattnerc91a4752006-06-26 22:48:35 +00001246 unsigned NumBytes = 6*PtrByteSize;
Chris Lattnerabde4602006-05-16 22:56:08 +00001247
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001248 // Add up all the space actually used.
Evan Cheng4360bdc2006-05-25 00:57:32 +00001249 for (unsigned i = 0; i != NumOps; ++i)
1250 NumBytes += MVT::getSizeInBits(Op.getOperand(5+2*i).getValueType())/8;
Chris Lattnerc04ba7a2006-05-16 23:54:25 +00001251
Chris Lattner7b053502006-05-30 21:21:04 +00001252 // The prolog code of the callee may store up to 8 GPR argument registers to
1253 // the stack, allowing va_start to index over them in memory if its varargs.
1254 // Because we cannot tell if this is needed on the caller side, we have to
1255 // conservatively assume that it is needed. As such, make sure we have at
1256 // least enough stack space for the caller to store the 8 GPRs.
Chris Lattnerc91a4752006-06-26 22:48:35 +00001257 if (NumBytes < 6*PtrByteSize+8*PtrByteSize)
1258 NumBytes = 6*PtrByteSize+8*PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001259
1260 // Adjust the stack pointer for the new arguments...
1261 // These operations are automatically eliminated by the prolog/epilog pass
1262 Chain = DAG.getCALLSEQ_START(Chain,
Chris Lattnerc91a4752006-06-26 22:48:35 +00001263 DAG.getConstant(NumBytes, PtrVT));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001264
1265 // Set up a copy of the stack pointer for use loading and storing any
1266 // arguments that may not fit in the registers available for argument
1267 // passing.
Chris Lattnerc91a4752006-06-26 22:48:35 +00001268 SDOperand StackPtr;
1269 if (isPPC64)
1270 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
1271 else
1272 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001273
1274 // Figure out which arguments are going to go in registers, and which in
1275 // memory. Also, if this is a vararg function, floating point operations
1276 // must be stored to our stack, and loaded into integer regs as well, if
1277 // any integer regs are available for argument passing.
Chris Lattnerc91a4752006-06-26 22:48:35 +00001278 unsigned ArgOffset = 6*PtrByteSize;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001279 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001280 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00001281 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1282 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1283 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001284 static const unsigned GPR_64[] = { // 64-bit registers.
1285 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1286 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1287 };
Chris Lattner9a2a4972006-05-17 06:01:33 +00001288 static const unsigned FPR[] = {
1289 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1290 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
1291 };
1292 static const unsigned VR[] = {
1293 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1294 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1295 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001296 const unsigned NumGPRs = sizeof(GPR_32)/sizeof(GPR_32[0]);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001297 const unsigned NumFPRs = sizeof(FPR)/sizeof(FPR[0]);
1298 const unsigned NumVRs = sizeof( VR)/sizeof( VR[0]);
1299
Chris Lattnerc91a4752006-06-26 22:48:35 +00001300 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
1301
Chris Lattner9a2a4972006-05-17 06:01:33 +00001302 std::vector<std::pair<unsigned, SDOperand> > RegsToPass;
Chris Lattnere2199452006-08-11 17:38:39 +00001303 SmallVector<SDOperand, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00001304 for (unsigned i = 0; i != NumOps; ++i) {
1305 SDOperand Arg = Op.getOperand(5+2*i);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001306
1307 // PtrOff will be used to store the current argument to the stack if a
1308 // register cannot be found for it.
1309 SDOperand PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Chris Lattnerc91a4752006-06-26 22:48:35 +00001310 PtrOff = DAG.getNode(ISD::ADD, PtrVT, StackPtr, PtrOff);
1311
1312 // On PPC64, promote integers to 64-bit values.
1313 if (isPPC64 && Arg.getValueType() == MVT::i32) {
1314 unsigned ExtOp = ISD::ZERO_EXTEND;
1315 if (cast<ConstantSDNode>(Op.getOperand(5+2*i+1))->getValue())
1316 ExtOp = ISD::SIGN_EXTEND;
1317 Arg = DAG.getNode(ExtOp, MVT::i64, Arg);
1318 }
1319
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001320 switch (Arg.getValueType()) {
1321 default: assert(0 && "Unexpected ValueType for argument!");
1322 case MVT::i32:
Chris Lattnerc91a4752006-06-26 22:48:35 +00001323 case MVT::i64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00001324 if (GPR_idx != NumGPRs) {
1325 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001326 } else {
Evan Cheng8b2794a2006-10-13 21:14:26 +00001327 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001328 }
Chris Lattnerc91a4752006-06-26 22:48:35 +00001329 ArgOffset += PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001330 break;
1331 case MVT::f32:
1332 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00001333 if (FPR_idx != NumFPRs) {
1334 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
1335
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001336 if (isVarArg) {
Evan Cheng8b2794a2006-10-13 21:14:26 +00001337 SDOperand Store = DAG.getStore(Chain, Arg, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001338 MemOpChains.push_back(Store);
1339
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001340 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00001341 if (GPR_idx != NumGPRs) {
Evan Cheng466685d2006-10-09 20:57:25 +00001342 SDOperand Load = DAG.getLoad(PtrVT, Store, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001343 MemOpChains.push_back(Load.getValue(1));
1344 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001345 }
Chris Lattner9a2a4972006-05-17 06:01:33 +00001346 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64) {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001347 SDOperand ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Chris Lattnerc91a4752006-06-26 22:48:35 +00001348 PtrOff = DAG.getNode(ISD::ADD, PtrVT, PtrOff, ConstFour);
Evan Cheng466685d2006-10-09 20:57:25 +00001349 SDOperand Load = DAG.getLoad(PtrVT, Store, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001350 MemOpChains.push_back(Load.getValue(1));
1351 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00001352 }
1353 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001354 // If we have any FPRs remaining, we may also have GPRs remaining.
1355 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
1356 // GPRs.
Chris Lattner9a2a4972006-05-17 06:01:33 +00001357 if (GPR_idx != NumGPRs)
1358 ++GPR_idx;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001359 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64)
Chris Lattner9a2a4972006-05-17 06:01:33 +00001360 ++GPR_idx;
Chris Lattnerabde4602006-05-16 22:56:08 +00001361 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001362 } else {
Evan Cheng8b2794a2006-10-13 21:14:26 +00001363 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Chris Lattnerabde4602006-05-16 22:56:08 +00001364 }
Chris Lattnerc91a4752006-06-26 22:48:35 +00001365 if (isPPC64)
1366 ArgOffset += 8;
1367 else
1368 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001369 break;
1370 case MVT::v4f32:
1371 case MVT::v4i32:
1372 case MVT::v8i16:
1373 case MVT::v16i8:
1374 assert(!isVarArg && "Don't support passing vectors to varargs yet!");
Chris Lattner9a2a4972006-05-17 06:01:33 +00001375 assert(VR_idx != NumVRs &&
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001376 "Don't support passing more than 12 vector args yet!");
Chris Lattner9a2a4972006-05-17 06:01:33 +00001377 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001378 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00001379 }
Chris Lattnerabde4602006-05-16 22:56:08 +00001380 }
Chris Lattner9a2a4972006-05-17 06:01:33 +00001381 if (!MemOpChains.empty())
Chris Lattnere2199452006-08-11 17:38:39 +00001382 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1383 &MemOpChains[0], MemOpChains.size());
Chris Lattnerabde4602006-05-16 22:56:08 +00001384
Chris Lattner9a2a4972006-05-17 06:01:33 +00001385 // Build a sequence of copy-to-reg nodes chained together with token chain
1386 // and flag operands which copy the outgoing args into the appropriate regs.
1387 SDOperand InFlag;
1388 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1389 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1390 InFlag);
1391 InFlag = Chain.getValue(1);
1392 }
Chris Lattnerabde4602006-05-16 22:56:08 +00001393
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001394 std::vector<MVT::ValueType> NodeTys;
Chris Lattner4a45abf2006-06-10 01:14:28 +00001395 NodeTys.push_back(MVT::Other); // Returns a chain
1396 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
1397
Chris Lattner79e490a2006-08-11 17:18:05 +00001398 SmallVector<SDOperand, 8> Ops;
Chris Lattner4a45abf2006-06-10 01:14:28 +00001399 unsigned CallOpc = PPCISD::CALL;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001400
1401 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1402 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1403 // node so that legalize doesn't hack it.
Chris Lattnerabde4602006-05-16 22:56:08 +00001404 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Chris Lattner9a2a4972006-05-17 06:01:33 +00001405 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), Callee.getValueType());
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001406 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
1407 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType());
1408 else if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG))
1409 // If this is an absolute destination address, use the munged value.
1410 Callee = SDOperand(Dest, 0);
1411 else {
1412 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
1413 // to do the call, we can't use PPCISD::CALL.
Chris Lattner79e490a2006-08-11 17:18:05 +00001414 SDOperand MTCTROps[] = {Chain, Callee, InFlag};
1415 Chain = DAG.getNode(PPCISD::MTCTR, NodeTys, MTCTROps, 2+(InFlag.Val!=0));
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001416 InFlag = Chain.getValue(1);
1417
1418 // Copy the callee address into R12 on darwin.
1419 Chain = DAG.getCopyToReg(Chain, PPC::R12, Callee, InFlag);
1420 InFlag = Chain.getValue(1);
1421
1422 NodeTys.clear();
1423 NodeTys.push_back(MVT::Other);
1424 NodeTys.push_back(MVT::Flag);
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001425 Ops.push_back(Chain);
Chris Lattner4a45abf2006-06-10 01:14:28 +00001426 CallOpc = PPCISD::BCTRL;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001427 Callee.Val = 0;
1428 }
Chris Lattner9a2a4972006-05-17 06:01:33 +00001429
Chris Lattner4a45abf2006-06-10 01:14:28 +00001430 // If this is a direct call, pass the chain and the callee.
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001431 if (Callee.Val) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001432 Ops.push_back(Chain);
1433 Ops.push_back(Callee);
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001434 }
Chris Lattnerabde4602006-05-16 22:56:08 +00001435
Chris Lattner4a45abf2006-06-10 01:14:28 +00001436 // Add argument registers to the end of the list so that they are known live
1437 // into the call.
1438 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1439 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1440 RegsToPass[i].second.getValueType()));
1441
1442 if (InFlag.Val)
1443 Ops.push_back(InFlag);
Chris Lattner79e490a2006-08-11 17:18:05 +00001444 Chain = DAG.getNode(CallOpc, NodeTys, &Ops[0], Ops.size());
Chris Lattner4a45abf2006-06-10 01:14:28 +00001445 InFlag = Chain.getValue(1);
1446
Chris Lattner79e490a2006-08-11 17:18:05 +00001447 SDOperand ResultVals[3];
1448 unsigned NumResults = 0;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001449 NodeTys.clear();
1450
1451 // If the call has results, copy the values out of the ret val registers.
1452 switch (Op.Val->getValueType(0)) {
1453 default: assert(0 && "Unexpected ret value!");
1454 case MVT::Other: break;
1455 case MVT::i32:
1456 if (Op.Val->getValueType(1) == MVT::i32) {
1457 Chain = DAG.getCopyFromReg(Chain, PPC::R4, MVT::i32, InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001458 ResultVals[0] = Chain.getValue(0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001459 Chain = DAG.getCopyFromReg(Chain, PPC::R3, MVT::i32,
1460 Chain.getValue(2)).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001461 ResultVals[1] = Chain.getValue(0);
1462 NumResults = 2;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001463 NodeTys.push_back(MVT::i32);
1464 } else {
1465 Chain = DAG.getCopyFromReg(Chain, PPC::R3, MVT::i32, InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001466 ResultVals[0] = Chain.getValue(0);
1467 NumResults = 1;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001468 }
1469 NodeTys.push_back(MVT::i32);
1470 break;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001471 case MVT::i64:
1472 Chain = DAG.getCopyFromReg(Chain, PPC::X3, MVT::i64, InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001473 ResultVals[0] = Chain.getValue(0);
1474 NumResults = 1;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001475 NodeTys.push_back(MVT::i64);
1476 break;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001477 case MVT::f32:
1478 case MVT::f64:
1479 Chain = DAG.getCopyFromReg(Chain, PPC::F1, Op.Val->getValueType(0),
1480 InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001481 ResultVals[0] = Chain.getValue(0);
1482 NumResults = 1;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001483 NodeTys.push_back(Op.Val->getValueType(0));
1484 break;
1485 case MVT::v4f32:
1486 case MVT::v4i32:
1487 case MVT::v8i16:
1488 case MVT::v16i8:
1489 Chain = DAG.getCopyFromReg(Chain, PPC::V2, Op.Val->getValueType(0),
1490 InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001491 ResultVals[0] = Chain.getValue(0);
1492 NumResults = 1;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001493 NodeTys.push_back(Op.Val->getValueType(0));
1494 break;
1495 }
1496
Chris Lattnerabde4602006-05-16 22:56:08 +00001497 Chain = DAG.getNode(ISD::CALLSEQ_END, MVT::Other, Chain,
Chris Lattnerc91a4752006-06-26 22:48:35 +00001498 DAG.getConstant(NumBytes, PtrVT));
Chris Lattner9a2a4972006-05-17 06:01:33 +00001499 NodeTys.push_back(MVT::Other);
Chris Lattnerabde4602006-05-16 22:56:08 +00001500
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001501 // If the function returns void, just return the chain.
Chris Lattnerf6e190f2006-08-12 07:20:05 +00001502 if (NumResults == 0)
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001503 return Chain;
1504
1505 // Otherwise, merge everything together with a MERGE_VALUES node.
Chris Lattner79e490a2006-08-11 17:18:05 +00001506 ResultVals[NumResults++] = Chain;
1507 SDOperand Res = DAG.getNode(ISD::MERGE_VALUES, NodeTys,
1508 ResultVals, NumResults);
Chris Lattnerabde4602006-05-16 22:56:08 +00001509 return Res.getValue(Op.ResNo);
1510}
1511
Chris Lattner1a635d62006-04-14 06:01:58 +00001512static SDOperand LowerRET(SDOperand Op, SelectionDAG &DAG) {
1513 SDOperand Copy;
1514 switch(Op.getNumOperands()) {
1515 default:
1516 assert(0 && "Do not know how to return this many arguments!");
1517 abort();
1518 case 1:
1519 return SDOperand(); // ret void is legal
Evan Cheng6848be12006-05-26 23:10:12 +00001520 case 3: {
Chris Lattner1a635d62006-04-14 06:01:58 +00001521 MVT::ValueType ArgVT = Op.getOperand(1).getValueType();
1522 unsigned ArgReg;
Chris Lattneref957102006-06-21 00:34:03 +00001523 if (ArgVT == MVT::i32) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001524 ArgReg = PPC::R3;
Chris Lattneref957102006-06-21 00:34:03 +00001525 } else if (ArgVT == MVT::i64) {
1526 ArgReg = PPC::X3;
Chris Lattner325f0a12006-08-11 16:47:32 +00001527 } else if (MVT::isVector(ArgVT)) {
Chris Lattneref957102006-06-21 00:34:03 +00001528 ArgReg = PPC::V2;
Chris Lattner325f0a12006-08-11 16:47:32 +00001529 } else {
1530 assert(MVT::isFloatingPoint(ArgVT));
1531 ArgReg = PPC::F1;
Chris Lattner1a635d62006-04-14 06:01:58 +00001532 }
1533
1534 Copy = DAG.getCopyToReg(Op.getOperand(0), ArgReg, Op.getOperand(1),
1535 SDOperand());
1536
1537 // If we haven't noted the R3/F1 are live out, do so now.
1538 if (DAG.getMachineFunction().liveout_empty())
1539 DAG.getMachineFunction().addLiveOut(ArgReg);
1540 break;
1541 }
Evan Cheng6848be12006-05-26 23:10:12 +00001542 case 5:
1543 Copy = DAG.getCopyToReg(Op.getOperand(0), PPC::R3, Op.getOperand(3),
Chris Lattner1a635d62006-04-14 06:01:58 +00001544 SDOperand());
1545 Copy = DAG.getCopyToReg(Copy, PPC::R4, Op.getOperand(1),Copy.getValue(1));
1546 // If we haven't noted the R3+R4 are live out, do so now.
1547 if (DAG.getMachineFunction().liveout_empty()) {
1548 DAG.getMachineFunction().addLiveOut(PPC::R3);
1549 DAG.getMachineFunction().addLiveOut(PPC::R4);
1550 }
1551 break;
1552 }
1553 return DAG.getNode(PPCISD::RET_FLAG, MVT::Other, Copy, Copy.getValue(1));
1554}
1555
1556/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
1557/// possible.
1558static SDOperand LowerSELECT_CC(SDOperand Op, SelectionDAG &DAG) {
1559 // Not FP? Not a fsel.
1560 if (!MVT::isFloatingPoint(Op.getOperand(0).getValueType()) ||
1561 !MVT::isFloatingPoint(Op.getOperand(2).getValueType()))
1562 return SDOperand();
1563
1564 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
1565
1566 // Cannot handle SETEQ/SETNE.
1567 if (CC == ISD::SETEQ || CC == ISD::SETNE) return SDOperand();
1568
1569 MVT::ValueType ResVT = Op.getValueType();
1570 MVT::ValueType CmpVT = Op.getOperand(0).getValueType();
1571 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
1572 SDOperand TV = Op.getOperand(2), FV = Op.getOperand(3);
1573
1574 // If the RHS of the comparison is a 0.0, we don't need to do the
1575 // subtraction at all.
1576 if (isFloatingPointZero(RHS))
1577 switch (CC) {
1578 default: break; // SETUO etc aren't handled by fsel.
1579 case ISD::SETULT:
Chris Lattner57340122006-05-24 00:06:44 +00001580 case ISD::SETOLT:
Chris Lattner1a635d62006-04-14 06:01:58 +00001581 case ISD::SETLT:
1582 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
1583 case ISD::SETUGE:
Chris Lattner57340122006-05-24 00:06:44 +00001584 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00001585 case ISD::SETGE:
1586 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
1587 LHS = DAG.getNode(ISD::FP_EXTEND, MVT::f64, LHS);
1588 return DAG.getNode(PPCISD::FSEL, ResVT, LHS, TV, FV);
1589 case ISD::SETUGT:
Chris Lattner57340122006-05-24 00:06:44 +00001590 case ISD::SETOGT:
Chris Lattner1a635d62006-04-14 06:01:58 +00001591 case ISD::SETGT:
1592 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
1593 case ISD::SETULE:
Chris Lattner57340122006-05-24 00:06:44 +00001594 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00001595 case ISD::SETLE:
1596 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
1597 LHS = DAG.getNode(ISD::FP_EXTEND, MVT::f64, LHS);
1598 return DAG.getNode(PPCISD::FSEL, ResVT,
1599 DAG.getNode(ISD::FNEG, MVT::f64, LHS), TV, FV);
1600 }
1601
1602 SDOperand Cmp;
1603 switch (CC) {
1604 default: break; // SETUO etc aren't handled by fsel.
1605 case ISD::SETULT:
Chris Lattner57340122006-05-24 00:06:44 +00001606 case ISD::SETOLT:
Chris Lattner1a635d62006-04-14 06:01:58 +00001607 case ISD::SETLT:
1608 Cmp = DAG.getNode(ISD::FSUB, CmpVT, LHS, RHS);
1609 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
1610 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
1611 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, FV, TV);
1612 case ISD::SETUGE:
Chris Lattner57340122006-05-24 00:06:44 +00001613 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00001614 case ISD::SETGE:
1615 Cmp = DAG.getNode(ISD::FSUB, CmpVT, LHS, RHS);
1616 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
1617 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
1618 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, TV, FV);
1619 case ISD::SETUGT:
Chris Lattner57340122006-05-24 00:06:44 +00001620 case ISD::SETOGT:
Chris Lattner1a635d62006-04-14 06:01:58 +00001621 case ISD::SETGT:
1622 Cmp = DAG.getNode(ISD::FSUB, CmpVT, RHS, LHS);
1623 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
1624 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
1625 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, FV, TV);
1626 case ISD::SETULE:
Chris Lattner57340122006-05-24 00:06:44 +00001627 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00001628 case ISD::SETLE:
1629 Cmp = DAG.getNode(ISD::FSUB, CmpVT, RHS, LHS);
1630 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
1631 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
1632 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, TV, FV);
1633 }
1634 return SDOperand();
1635}
1636
1637static SDOperand LowerFP_TO_SINT(SDOperand Op, SelectionDAG &DAG) {
1638 assert(MVT::isFloatingPoint(Op.getOperand(0).getValueType()));
1639 SDOperand Src = Op.getOperand(0);
1640 if (Src.getValueType() == MVT::f32)
1641 Src = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Src);
1642
1643 SDOperand Tmp;
1644 switch (Op.getValueType()) {
1645 default: assert(0 && "Unhandled FP_TO_SINT type in custom expander!");
1646 case MVT::i32:
1647 Tmp = DAG.getNode(PPCISD::FCTIWZ, MVT::f64, Src);
1648 break;
1649 case MVT::i64:
1650 Tmp = DAG.getNode(PPCISD::FCTIDZ, MVT::f64, Src);
1651 break;
1652 }
1653
1654 // Convert the FP value to an int value through memory.
1655 SDOperand Bits = DAG.getNode(ISD::BIT_CONVERT, MVT::i64, Tmp);
1656 if (Op.getValueType() == MVT::i32)
1657 Bits = DAG.getNode(ISD::TRUNCATE, MVT::i32, Bits);
1658 return Bits;
1659}
1660
1661static SDOperand LowerSINT_TO_FP(SDOperand Op, SelectionDAG &DAG) {
1662 if (Op.getOperand(0).getValueType() == MVT::i64) {
1663 SDOperand Bits = DAG.getNode(ISD::BIT_CONVERT, MVT::f64, Op.getOperand(0));
1664 SDOperand FP = DAG.getNode(PPCISD::FCFID, MVT::f64, Bits);
1665 if (Op.getValueType() == MVT::f32)
1666 FP = DAG.getNode(ISD::FP_ROUND, MVT::f32, FP);
1667 return FP;
1668 }
1669
1670 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
1671 "Unhandled SINT_TO_FP type in custom expander!");
1672 // Since we only generate this in 64-bit mode, we can take advantage of
1673 // 64-bit registers. In particular, sign extend the input value into the
1674 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
1675 // then lfd it and fcfid it.
1676 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
1677 int FrameIdx = FrameInfo->CreateStackObject(8, 8);
Chris Lattner0d72a202006-07-28 16:45:47 +00001678 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1679 SDOperand FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00001680
1681 SDOperand Ext64 = DAG.getNode(PPCISD::EXTSW_32, MVT::i32,
1682 Op.getOperand(0));
1683
1684 // STD the extended value into the stack slot.
1685 SDOperand Store = DAG.getNode(PPCISD::STD_32, MVT::Other,
1686 DAG.getEntryNode(), Ext64, FIdx,
1687 DAG.getSrcValue(NULL));
1688 // Load the value as a double.
Evan Cheng466685d2006-10-09 20:57:25 +00001689 SDOperand Ld = DAG.getLoad(MVT::f64, Store, FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00001690
1691 // FCFID it and return it.
1692 SDOperand FP = DAG.getNode(PPCISD::FCFID, MVT::f64, Ld);
1693 if (Op.getValueType() == MVT::f32)
1694 FP = DAG.getNode(ISD::FP_ROUND, MVT::f32, FP);
1695 return FP;
1696}
1697
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001698static SDOperand LowerSHL_PARTS(SDOperand Op, SelectionDAG &DAG) {
1699 assert(Op.getNumOperands() == 3 && Op.getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00001700 Op.getOperand(1).getValueType() == MVT::i32 && "Unexpected SHL!");
Chris Lattner1a635d62006-04-14 06:01:58 +00001701
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001702 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00001703 // depend on the PPC behavior for oversized shift amounts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001704 SDOperand Lo = Op.getOperand(0);
1705 SDOperand Hi = Op.getOperand(1);
1706 SDOperand Amt = Op.getOperand(2);
Chris Lattner1a635d62006-04-14 06:01:58 +00001707
1708 SDOperand Tmp1 = DAG.getNode(ISD::SUB, MVT::i32,
1709 DAG.getConstant(32, MVT::i32), Amt);
1710 SDOperand Tmp2 = DAG.getNode(PPCISD::SHL, MVT::i32, Hi, Amt);
1711 SDOperand Tmp3 = DAG.getNode(PPCISD::SRL, MVT::i32, Lo, Tmp1);
1712 SDOperand Tmp4 = DAG.getNode(ISD::OR , MVT::i32, Tmp2, Tmp3);
1713 SDOperand Tmp5 = DAG.getNode(ISD::ADD, MVT::i32, Amt,
1714 DAG.getConstant(-32U, MVT::i32));
1715 SDOperand Tmp6 = DAG.getNode(PPCISD::SHL, MVT::i32, Lo, Tmp5);
1716 SDOperand OutHi = DAG.getNode(ISD::OR, MVT::i32, Tmp4, Tmp6);
1717 SDOperand OutLo = DAG.getNode(PPCISD::SHL, MVT::i32, Lo, Amt);
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001718 SDOperand OutOps[] = { OutLo, OutHi };
1719 return DAG.getNode(ISD::MERGE_VALUES, DAG.getVTList(MVT::i32, MVT::i32),
1720 OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00001721}
1722
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001723static SDOperand LowerSRL_PARTS(SDOperand Op, SelectionDAG &DAG) {
1724 assert(Op.getNumOperands() == 3 && Op.getValueType() == MVT::i32 &&
1725 Op.getOperand(1).getValueType() == MVT::i32 && "Unexpected SRL!");
Chris Lattner1a635d62006-04-14 06:01:58 +00001726
1727 // Otherwise, expand into a bunch of logical ops. Note that these ops
1728 // depend on the PPC behavior for oversized shift amounts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001729 SDOperand Lo = Op.getOperand(0);
1730 SDOperand Hi = Op.getOperand(1);
1731 SDOperand Amt = Op.getOperand(2);
Chris Lattner1a635d62006-04-14 06:01:58 +00001732
1733 SDOperand Tmp1 = DAG.getNode(ISD::SUB, MVT::i32,
1734 DAG.getConstant(32, MVT::i32), Amt);
1735 SDOperand Tmp2 = DAG.getNode(PPCISD::SRL, MVT::i32, Lo, Amt);
1736 SDOperand Tmp3 = DAG.getNode(PPCISD::SHL, MVT::i32, Hi, Tmp1);
1737 SDOperand Tmp4 = DAG.getNode(ISD::OR , MVT::i32, Tmp2, Tmp3);
1738 SDOperand Tmp5 = DAG.getNode(ISD::ADD, MVT::i32, Amt,
1739 DAG.getConstant(-32U, MVT::i32));
1740 SDOperand Tmp6 = DAG.getNode(PPCISD::SRL, MVT::i32, Hi, Tmp5);
1741 SDOperand OutLo = DAG.getNode(ISD::OR, MVT::i32, Tmp4, Tmp6);
1742 SDOperand OutHi = DAG.getNode(PPCISD::SRL, MVT::i32, Hi, Amt);
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001743 SDOperand OutOps[] = { OutLo, OutHi };
1744 return DAG.getNode(ISD::MERGE_VALUES, DAG.getVTList(MVT::i32, MVT::i32),
1745 OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00001746}
1747
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001748static SDOperand LowerSRA_PARTS(SDOperand Op, SelectionDAG &DAG) {
1749 assert(Op.getNumOperands() == 3 && Op.getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00001750 Op.getOperand(1).getValueType() == MVT::i32 && "Unexpected SRA!");
Chris Lattner1a635d62006-04-14 06:01:58 +00001751
1752 // Otherwise, expand into a bunch of logical ops, followed by a select_cc.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001753 SDOperand Lo = Op.getOperand(0);
1754 SDOperand Hi = Op.getOperand(1);
1755 SDOperand Amt = Op.getOperand(2);
Chris Lattner1a635d62006-04-14 06:01:58 +00001756
1757 SDOperand Tmp1 = DAG.getNode(ISD::SUB, MVT::i32,
1758 DAG.getConstant(32, MVT::i32), Amt);
1759 SDOperand Tmp2 = DAG.getNode(PPCISD::SRL, MVT::i32, Lo, Amt);
1760 SDOperand Tmp3 = DAG.getNode(PPCISD::SHL, MVT::i32, Hi, Tmp1);
1761 SDOperand Tmp4 = DAG.getNode(ISD::OR , MVT::i32, Tmp2, Tmp3);
1762 SDOperand Tmp5 = DAG.getNode(ISD::ADD, MVT::i32, Amt,
1763 DAG.getConstant(-32U, MVT::i32));
1764 SDOperand Tmp6 = DAG.getNode(PPCISD::SRA, MVT::i32, Hi, Tmp5);
1765 SDOperand OutHi = DAG.getNode(PPCISD::SRA, MVT::i32, Hi, Amt);
1766 SDOperand OutLo = DAG.getSelectCC(Tmp5, DAG.getConstant(0, MVT::i32),
1767 Tmp4, Tmp6, ISD::SETLE);
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001768 SDOperand OutOps[] = { OutLo, OutHi };
1769 return DAG.getNode(ISD::MERGE_VALUES, DAG.getVTList(MVT::i32, MVT::i32),
1770 OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00001771}
1772
1773//===----------------------------------------------------------------------===//
1774// Vector related lowering.
1775//
1776
Chris Lattnerac225ca2006-04-12 19:07:14 +00001777// If this is a vector of constants or undefs, get the bits. A bit in
1778// UndefBits is set if the corresponding element of the vector is an
1779// ISD::UNDEF value. For undefs, the corresponding VectorBits values are
1780// zero. Return true if this is not an array of constants, false if it is.
1781//
Chris Lattnerac225ca2006-04-12 19:07:14 +00001782static bool GetConstantBuildVectorBits(SDNode *BV, uint64_t VectorBits[2],
1783 uint64_t UndefBits[2]) {
1784 // Start with zero'd results.
1785 VectorBits[0] = VectorBits[1] = UndefBits[0] = UndefBits[1] = 0;
1786
1787 unsigned EltBitSize = MVT::getSizeInBits(BV->getOperand(0).getValueType());
1788 for (unsigned i = 0, e = BV->getNumOperands(); i != e; ++i) {
1789 SDOperand OpVal = BV->getOperand(i);
1790
1791 unsigned PartNo = i >= e/2; // In the upper 128 bits?
Chris Lattnerb17f1672006-04-16 01:01:29 +00001792 unsigned SlotNo = e/2 - (i & (e/2-1))-1; // Which subpiece of the uint64_t.
Chris Lattnerac225ca2006-04-12 19:07:14 +00001793
1794 uint64_t EltBits = 0;
1795 if (OpVal.getOpcode() == ISD::UNDEF) {
1796 uint64_t EltUndefBits = ~0U >> (32-EltBitSize);
1797 UndefBits[PartNo] |= EltUndefBits << (SlotNo*EltBitSize);
1798 continue;
1799 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
1800 EltBits = CN->getValue() & (~0U >> (32-EltBitSize));
1801 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
1802 assert(CN->getValueType(0) == MVT::f32 &&
1803 "Only one legal FP vector type!");
1804 EltBits = FloatToBits(CN->getValue());
1805 } else {
1806 // Nonconstant element.
1807 return true;
1808 }
1809
1810 VectorBits[PartNo] |= EltBits << (SlotNo*EltBitSize);
1811 }
1812
1813 //printf("%llx %llx %llx %llx\n",
1814 // VectorBits[0], VectorBits[1], UndefBits[0], UndefBits[1]);
1815 return false;
1816}
Chris Lattneref819f82006-03-20 06:33:01 +00001817
Chris Lattnerb17f1672006-04-16 01:01:29 +00001818// If this is a splat (repetition) of a value across the whole vector, return
1819// the smallest size that splats it. For example, "0x01010101010101..." is a
1820// splat of 0x01, 0x0101, and 0x01010101. We return SplatBits = 0x01 and
1821// SplatSize = 1 byte.
1822static bool isConstantSplat(const uint64_t Bits128[2],
1823 const uint64_t Undef128[2],
1824 unsigned &SplatBits, unsigned &SplatUndef,
1825 unsigned &SplatSize) {
1826
1827 // Don't let undefs prevent splats from matching. See if the top 64-bits are
1828 // the same as the lower 64-bits, ignoring undefs.
1829 if ((Bits128[0] & ~Undef128[1]) != (Bits128[1] & ~Undef128[0]))
1830 return false; // Can't be a splat if two pieces don't match.
1831
1832 uint64_t Bits64 = Bits128[0] | Bits128[1];
1833 uint64_t Undef64 = Undef128[0] & Undef128[1];
1834
1835 // Check that the top 32-bits are the same as the lower 32-bits, ignoring
1836 // undefs.
1837 if ((Bits64 & (~Undef64 >> 32)) != ((Bits64 >> 32) & ~Undef64))
1838 return false; // Can't be a splat if two pieces don't match.
1839
1840 uint32_t Bits32 = uint32_t(Bits64) | uint32_t(Bits64 >> 32);
1841 uint32_t Undef32 = uint32_t(Undef64) & uint32_t(Undef64 >> 32);
1842
1843 // If the top 16-bits are different than the lower 16-bits, ignoring
1844 // undefs, we have an i32 splat.
1845 if ((Bits32 & (~Undef32 >> 16)) != ((Bits32 >> 16) & ~Undef32)) {
1846 SplatBits = Bits32;
1847 SplatUndef = Undef32;
1848 SplatSize = 4;
1849 return true;
1850 }
1851
1852 uint16_t Bits16 = uint16_t(Bits32) | uint16_t(Bits32 >> 16);
1853 uint16_t Undef16 = uint16_t(Undef32) & uint16_t(Undef32 >> 16);
1854
1855 // If the top 8-bits are different than the lower 8-bits, ignoring
1856 // undefs, we have an i16 splat.
1857 if ((Bits16 & (uint16_t(~Undef16) >> 8)) != ((Bits16 >> 8) & ~Undef16)) {
1858 SplatBits = Bits16;
1859 SplatUndef = Undef16;
1860 SplatSize = 2;
1861 return true;
1862 }
1863
1864 // Otherwise, we have an 8-bit splat.
1865 SplatBits = uint8_t(Bits16) | uint8_t(Bits16 >> 8);
1866 SplatUndef = uint8_t(Undef16) & uint8_t(Undef16 >> 8);
1867 SplatSize = 1;
1868 return true;
1869}
1870
Chris Lattner4a998b92006-04-17 06:00:21 +00001871/// BuildSplatI - Build a canonical splati of Val with an element size of
1872/// SplatSize. Cast the result to VT.
1873static SDOperand BuildSplatI(int Val, unsigned SplatSize, MVT::ValueType VT,
1874 SelectionDAG &DAG) {
1875 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner6876e662006-04-17 06:58:41 +00001876
1877 // Force vspltis[hw] -1 to vspltisb -1.
1878 if (Val == -1) SplatSize = 1;
1879
Chris Lattner4a998b92006-04-17 06:00:21 +00001880 static const MVT::ValueType VTys[] = { // canonical VT to use for each size.
1881 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
1882 };
1883 MVT::ValueType CanonicalVT = VTys[SplatSize-1];
1884
1885 // Build a canonical splat for this value.
1886 SDOperand Elt = DAG.getConstant(Val, MVT::getVectorBaseType(CanonicalVT));
Chris Lattnere2199452006-08-11 17:38:39 +00001887 SmallVector<SDOperand, 8> Ops;
1888 Ops.assign(MVT::getVectorNumElements(CanonicalVT), Elt);
1889 SDOperand Res = DAG.getNode(ISD::BUILD_VECTOR, CanonicalVT,
1890 &Ops[0], Ops.size());
Chris Lattner4a998b92006-04-17 06:00:21 +00001891 return DAG.getNode(ISD::BIT_CONVERT, VT, Res);
1892}
1893
Chris Lattnere7c768e2006-04-18 03:24:30 +00001894/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00001895/// specified intrinsic ID.
Chris Lattnere7c768e2006-04-18 03:24:30 +00001896static SDOperand BuildIntrinsicOp(unsigned IID, SDOperand LHS, SDOperand RHS,
1897 SelectionDAG &DAG,
1898 MVT::ValueType DestVT = MVT::Other) {
1899 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
1900 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DestVT,
Chris Lattner6876e662006-04-17 06:58:41 +00001901 DAG.getConstant(IID, MVT::i32), LHS, RHS);
1902}
1903
Chris Lattnere7c768e2006-04-18 03:24:30 +00001904/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
1905/// specified intrinsic ID.
1906static SDOperand BuildIntrinsicOp(unsigned IID, SDOperand Op0, SDOperand Op1,
1907 SDOperand Op2, SelectionDAG &DAG,
1908 MVT::ValueType DestVT = MVT::Other) {
1909 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
1910 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DestVT,
1911 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
1912}
1913
1914
Chris Lattnerbdd558c2006-04-17 17:55:10 +00001915/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
1916/// amount. The result has the specified value type.
1917static SDOperand BuildVSLDOI(SDOperand LHS, SDOperand RHS, unsigned Amt,
1918 MVT::ValueType VT, SelectionDAG &DAG) {
1919 // Force LHS/RHS to be the right type.
1920 LHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, LHS);
1921 RHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, RHS);
1922
Chris Lattnere2199452006-08-11 17:38:39 +00001923 SDOperand Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00001924 for (unsigned i = 0; i != 16; ++i)
Chris Lattnere2199452006-08-11 17:38:39 +00001925 Ops[i] = DAG.getConstant(i+Amt, MVT::i32);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00001926 SDOperand T = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v16i8, LHS, RHS,
Chris Lattnere2199452006-08-11 17:38:39 +00001927 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops,16));
Chris Lattnerbdd558c2006-04-17 17:55:10 +00001928 return DAG.getNode(ISD::BIT_CONVERT, VT, T);
1929}
1930
Chris Lattnerf1b47082006-04-14 05:19:18 +00001931// If this is a case we can't handle, return null and let the default
1932// expansion code take care of it. If we CAN select this case, and if it
1933// selects to a single instruction, return Op. Otherwise, if we can codegen
1934// this case more efficiently than a constant pool load, lower it to the
1935// sequence of ops that should be used.
1936static SDOperand LowerBUILD_VECTOR(SDOperand Op, SelectionDAG &DAG) {
1937 // If this is a vector of constants or undefs, get the bits. A bit in
1938 // UndefBits is set if the corresponding element of the vector is an
1939 // ISD::UNDEF value. For undefs, the corresponding VectorBits values are
1940 // zero.
1941 uint64_t VectorBits[2];
1942 uint64_t UndefBits[2];
1943 if (GetConstantBuildVectorBits(Op.Val, VectorBits, UndefBits))
1944 return SDOperand(); // Not a constant vector.
1945
Chris Lattnerb17f1672006-04-16 01:01:29 +00001946 // If this is a splat (repetition) of a value across the whole vector, return
1947 // the smallest size that splats it. For example, "0x01010101010101..." is a
1948 // splat of 0x01, 0x0101, and 0x01010101. We return SplatBits = 0x01 and
1949 // SplatSize = 1 byte.
1950 unsigned SplatBits, SplatUndef, SplatSize;
1951 if (isConstantSplat(VectorBits, UndefBits, SplatBits, SplatUndef, SplatSize)){
1952 bool HasAnyUndefs = (UndefBits[0] | UndefBits[1]) != 0;
1953
1954 // First, handle single instruction cases.
1955
1956 // All zeros?
1957 if (SplatBits == 0) {
1958 // Canonicalize all zero vectors to be v4i32.
1959 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
1960 SDOperand Z = DAG.getConstant(0, MVT::i32);
1961 Z = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4i32, Z, Z, Z, Z);
1962 Op = DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Z);
1963 }
1964 return Op;
Chris Lattnerf1b47082006-04-14 05:19:18 +00001965 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00001966
1967 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
1968 int32_t SextVal= int32_t(SplatBits << (32-8*SplatSize)) >> (32-8*SplatSize);
Chris Lattner4a998b92006-04-17 06:00:21 +00001969 if (SextVal >= -16 && SextVal <= 15)
1970 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG);
Chris Lattnerb17f1672006-04-16 01:01:29 +00001971
Chris Lattnerdbce85d2006-04-17 18:09:22 +00001972
1973 // Two instruction sequences.
1974
Chris Lattner4a998b92006-04-17 06:00:21 +00001975 // If this value is in the range [-32,30] and is even, use:
1976 // tmp = VSPLTI[bhw], result = add tmp, tmp
1977 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
1978 Op = BuildSplatI(SextVal >> 1, SplatSize, Op.getValueType(), DAG);
1979 return DAG.getNode(ISD::ADD, Op.getValueType(), Op, Op);
1980 }
Chris Lattner6876e662006-04-17 06:58:41 +00001981
1982 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
1983 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
1984 // for fneg/fabs.
1985 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
1986 // Make -1 and vspltisw -1:
1987 SDOperand OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG);
1988
1989 // Make the VSLW intrinsic, computing 0x8000_0000.
Chris Lattnere7c768e2006-04-18 03:24:30 +00001990 SDOperand Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
1991 OnesV, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00001992
1993 // xor by OnesV to invert it.
1994 Res = DAG.getNode(ISD::XOR, MVT::v4i32, Res, OnesV);
1995 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
1996 }
1997
1998 // Check to see if this is a wide variety of vsplti*, binop self cases.
1999 unsigned SplatBitSize = SplatSize*8;
2000 static const char SplatCsts[] = {
2001 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
Chris Lattnerdbce85d2006-04-17 18:09:22 +00002002 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
Chris Lattner6876e662006-04-17 06:58:41 +00002003 };
2004 for (unsigned idx = 0; idx < sizeof(SplatCsts)/sizeof(SplatCsts[0]); ++idx){
2005 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
2006 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
2007 int i = SplatCsts[idx];
2008
2009 // Figure out what shift amount will be used by altivec if shifted by i in
2010 // this splat size.
2011 unsigned TypeShiftAmt = i & (SplatBitSize-1);
2012
2013 // vsplti + shl self.
2014 if (SextVal == (i << (int)TypeShiftAmt)) {
2015 Op = BuildSplatI(i, SplatSize, Op.getValueType(), DAG);
2016 static const unsigned IIDs[] = { // Intrinsic to use for each size.
2017 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
2018 Intrinsic::ppc_altivec_vslw
2019 };
Chris Lattnere7c768e2006-04-18 03:24:30 +00002020 return BuildIntrinsicOp(IIDs[SplatSize-1], Op, Op, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00002021 }
2022
2023 // vsplti + srl self.
2024 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
2025 Op = BuildSplatI(i, SplatSize, Op.getValueType(), DAG);
2026 static const unsigned IIDs[] = { // Intrinsic to use for each size.
2027 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
2028 Intrinsic::ppc_altivec_vsrw
2029 };
Chris Lattnere7c768e2006-04-18 03:24:30 +00002030 return BuildIntrinsicOp(IIDs[SplatSize-1], Op, Op, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00002031 }
2032
2033 // vsplti + sra self.
2034 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
2035 Op = BuildSplatI(i, SplatSize, Op.getValueType(), DAG);
2036 static const unsigned IIDs[] = { // Intrinsic to use for each size.
2037 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
2038 Intrinsic::ppc_altivec_vsraw
2039 };
Chris Lattnere7c768e2006-04-18 03:24:30 +00002040 return BuildIntrinsicOp(IIDs[SplatSize-1], Op, Op, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00002041 }
2042
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002043 // vsplti + rol self.
2044 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
2045 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
2046 Op = BuildSplatI(i, SplatSize, Op.getValueType(), DAG);
2047 static const unsigned IIDs[] = { // Intrinsic to use for each size.
2048 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
2049 Intrinsic::ppc_altivec_vrlw
2050 };
Chris Lattnere7c768e2006-04-18 03:24:30 +00002051 return BuildIntrinsicOp(IIDs[SplatSize-1], Op, Op, DAG);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002052 }
2053
2054 // t = vsplti c, result = vsldoi t, t, 1
2055 if (SextVal == ((i << 8) | (i >> (TypeShiftAmt-8)))) {
2056 SDOperand T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
2057 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG);
2058 }
2059 // t = vsplti c, result = vsldoi t, t, 2
2060 if (SextVal == ((i << 16) | (i >> (TypeShiftAmt-16)))) {
2061 SDOperand T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
2062 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG);
2063 }
2064 // t = vsplti c, result = vsldoi t, t, 3
2065 if (SextVal == ((i << 24) | (i >> (TypeShiftAmt-24)))) {
2066 SDOperand T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
2067 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG);
2068 }
Chris Lattner6876e662006-04-17 06:58:41 +00002069 }
2070
Chris Lattner6876e662006-04-17 06:58:41 +00002071 // Three instruction sequences.
2072
Chris Lattnerdbce85d2006-04-17 18:09:22 +00002073 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
2074 if (SextVal >= 0 && SextVal <= 31) {
2075 SDOperand LHS = BuildSplatI(SextVal-16, SplatSize, Op.getValueType(),DAG);
2076 SDOperand RHS = BuildSplatI(-16, SplatSize, Op.getValueType(), DAG);
2077 return DAG.getNode(ISD::SUB, Op.getValueType(), LHS, RHS);
2078 }
2079 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
2080 if (SextVal >= -31 && SextVal <= 0) {
2081 SDOperand LHS = BuildSplatI(SextVal+16, SplatSize, Op.getValueType(),DAG);
2082 SDOperand RHS = BuildSplatI(-16, SplatSize, Op.getValueType(), DAG);
Chris Lattnerc4083822006-04-17 06:07:44 +00002083 return DAG.getNode(ISD::ADD, Op.getValueType(), LHS, RHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00002084 }
2085 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00002086
Chris Lattnerf1b47082006-04-14 05:19:18 +00002087 return SDOperand();
2088}
2089
Chris Lattner59138102006-04-17 05:28:54 +00002090/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
2091/// the specified operations to build the shuffle.
2092static SDOperand GeneratePerfectShuffle(unsigned PFEntry, SDOperand LHS,
2093 SDOperand RHS, SelectionDAG &DAG) {
2094 unsigned OpNum = (PFEntry >> 26) & 0x0F;
2095 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
2096 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
2097
2098 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00002099 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00002100 OP_VMRGHW,
2101 OP_VMRGLW,
2102 OP_VSPLTISW0,
2103 OP_VSPLTISW1,
2104 OP_VSPLTISW2,
2105 OP_VSPLTISW3,
2106 OP_VSLDOI4,
2107 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00002108 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00002109 };
2110
2111 if (OpNum == OP_COPY) {
2112 if (LHSID == (1*9+2)*9+3) return LHS;
2113 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
2114 return RHS;
2115 }
2116
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002117 SDOperand OpLHS, OpRHS;
2118 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG);
2119 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG);
2120
Chris Lattner59138102006-04-17 05:28:54 +00002121 unsigned ShufIdxs[16];
2122 switch (OpNum) {
2123 default: assert(0 && "Unknown i32 permute!");
2124 case OP_VMRGHW:
2125 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
2126 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
2127 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
2128 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
2129 break;
2130 case OP_VMRGLW:
2131 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
2132 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
2133 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
2134 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
2135 break;
2136 case OP_VSPLTISW0:
2137 for (unsigned i = 0; i != 16; ++i)
2138 ShufIdxs[i] = (i&3)+0;
2139 break;
2140 case OP_VSPLTISW1:
2141 for (unsigned i = 0; i != 16; ++i)
2142 ShufIdxs[i] = (i&3)+4;
2143 break;
2144 case OP_VSPLTISW2:
2145 for (unsigned i = 0; i != 16; ++i)
2146 ShufIdxs[i] = (i&3)+8;
2147 break;
2148 case OP_VSPLTISW3:
2149 for (unsigned i = 0; i != 16; ++i)
2150 ShufIdxs[i] = (i&3)+12;
2151 break;
2152 case OP_VSLDOI4:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002153 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00002154 case OP_VSLDOI8:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002155 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00002156 case OP_VSLDOI12:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002157 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00002158 }
Chris Lattnere2199452006-08-11 17:38:39 +00002159 SDOperand Ops[16];
Chris Lattner59138102006-04-17 05:28:54 +00002160 for (unsigned i = 0; i != 16; ++i)
Chris Lattnere2199452006-08-11 17:38:39 +00002161 Ops[i] = DAG.getConstant(ShufIdxs[i], MVT::i32);
Chris Lattner59138102006-04-17 05:28:54 +00002162
2163 return DAG.getNode(ISD::VECTOR_SHUFFLE, OpLHS.getValueType(), OpLHS, OpRHS,
Chris Lattnere2199452006-08-11 17:38:39 +00002164 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops, 16));
Chris Lattner59138102006-04-17 05:28:54 +00002165}
2166
Chris Lattnerf1b47082006-04-14 05:19:18 +00002167/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
2168/// is a shuffle we can handle in a single instruction, return it. Otherwise,
2169/// return the code it can be lowered into. Worst case, it can always be
2170/// lowered into a vperm.
2171static SDOperand LowerVECTOR_SHUFFLE(SDOperand Op, SelectionDAG &DAG) {
2172 SDOperand V1 = Op.getOperand(0);
2173 SDOperand V2 = Op.getOperand(1);
2174 SDOperand PermMask = Op.getOperand(2);
2175
2176 // Cases that are handled by instructions that take permute immediates
2177 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
2178 // selected by the instruction selector.
2179 if (V2.getOpcode() == ISD::UNDEF) {
2180 if (PPC::isSplatShuffleMask(PermMask.Val, 1) ||
2181 PPC::isSplatShuffleMask(PermMask.Val, 2) ||
2182 PPC::isSplatShuffleMask(PermMask.Val, 4) ||
2183 PPC::isVPKUWUMShuffleMask(PermMask.Val, true) ||
2184 PPC::isVPKUHUMShuffleMask(PermMask.Val, true) ||
2185 PPC::isVSLDOIShuffleMask(PermMask.Val, true) != -1 ||
2186 PPC::isVMRGLShuffleMask(PermMask.Val, 1, true) ||
2187 PPC::isVMRGLShuffleMask(PermMask.Val, 2, true) ||
2188 PPC::isVMRGLShuffleMask(PermMask.Val, 4, true) ||
2189 PPC::isVMRGHShuffleMask(PermMask.Val, 1, true) ||
2190 PPC::isVMRGHShuffleMask(PermMask.Val, 2, true) ||
2191 PPC::isVMRGHShuffleMask(PermMask.Val, 4, true)) {
2192 return Op;
2193 }
2194 }
2195
2196 // Altivec has a variety of "shuffle immediates" that take two vector inputs
2197 // and produce a fixed permutation. If any of these match, do not lower to
2198 // VPERM.
2199 if (PPC::isVPKUWUMShuffleMask(PermMask.Val, false) ||
2200 PPC::isVPKUHUMShuffleMask(PermMask.Val, false) ||
2201 PPC::isVSLDOIShuffleMask(PermMask.Val, false) != -1 ||
2202 PPC::isVMRGLShuffleMask(PermMask.Val, 1, false) ||
2203 PPC::isVMRGLShuffleMask(PermMask.Val, 2, false) ||
2204 PPC::isVMRGLShuffleMask(PermMask.Val, 4, false) ||
2205 PPC::isVMRGHShuffleMask(PermMask.Val, 1, false) ||
2206 PPC::isVMRGHShuffleMask(PermMask.Val, 2, false) ||
2207 PPC::isVMRGHShuffleMask(PermMask.Val, 4, false))
2208 return Op;
2209
Chris Lattner59138102006-04-17 05:28:54 +00002210 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
2211 // perfect shuffle table to emit an optimal matching sequence.
2212 unsigned PFIndexes[4];
2213 bool isFourElementShuffle = true;
2214 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
2215 unsigned EltNo = 8; // Start out undef.
2216 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
2217 if (PermMask.getOperand(i*4+j).getOpcode() == ISD::UNDEF)
2218 continue; // Undef, ignore it.
2219
2220 unsigned ByteSource =
2221 cast<ConstantSDNode>(PermMask.getOperand(i*4+j))->getValue();
2222 if ((ByteSource & 3) != j) {
2223 isFourElementShuffle = false;
2224 break;
2225 }
2226
2227 if (EltNo == 8) {
2228 EltNo = ByteSource/4;
2229 } else if (EltNo != ByteSource/4) {
2230 isFourElementShuffle = false;
2231 break;
2232 }
2233 }
2234 PFIndexes[i] = EltNo;
2235 }
2236
2237 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
2238 // perfect shuffle vector to determine if it is cost effective to do this as
2239 // discrete instructions, or whether we should use a vperm.
2240 if (isFourElementShuffle) {
2241 // Compute the index in the perfect shuffle table.
2242 unsigned PFTableIndex =
2243 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
2244
2245 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
2246 unsigned Cost = (PFEntry >> 30);
2247
2248 // Determining when to avoid vperm is tricky. Many things affect the cost
2249 // of vperm, particularly how many times the perm mask needs to be computed.
2250 // For example, if the perm mask can be hoisted out of a loop or is already
2251 // used (perhaps because there are multiple permutes with the same shuffle
2252 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
2253 // the loop requires an extra register.
2254 //
2255 // As a compromise, we only emit discrete instructions if the shuffle can be
2256 // generated in 3 or fewer operations. When we have loop information
2257 // available, if this block is within a loop, we should avoid using vperm
2258 // for 3-operation perms and use a constant pool load instead.
2259 if (Cost < 3)
2260 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG);
2261 }
Chris Lattnerf1b47082006-04-14 05:19:18 +00002262
2263 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
2264 // vector that will get spilled to the constant pool.
2265 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
2266
2267 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
2268 // that it is in input element units, not in bytes. Convert now.
2269 MVT::ValueType EltVT = MVT::getVectorBaseType(V1.getValueType());
2270 unsigned BytesPerElement = MVT::getSizeInBits(EltVT)/8;
2271
Chris Lattnere2199452006-08-11 17:38:39 +00002272 SmallVector<SDOperand, 16> ResultMask;
Chris Lattnerf1b47082006-04-14 05:19:18 +00002273 for (unsigned i = 0, e = PermMask.getNumOperands(); i != e; ++i) {
Chris Lattner730b4562006-04-15 23:48:05 +00002274 unsigned SrcElt;
2275 if (PermMask.getOperand(i).getOpcode() == ISD::UNDEF)
2276 SrcElt = 0;
2277 else
2278 SrcElt = cast<ConstantSDNode>(PermMask.getOperand(i))->getValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00002279
2280 for (unsigned j = 0; j != BytesPerElement; ++j)
2281 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
2282 MVT::i8));
2283 }
2284
Chris Lattnere2199452006-08-11 17:38:39 +00002285 SDOperand VPermMask = DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8,
2286 &ResultMask[0], ResultMask.size());
Chris Lattnerf1b47082006-04-14 05:19:18 +00002287 return DAG.getNode(PPCISD::VPERM, V1.getValueType(), V1, V2, VPermMask);
2288}
2289
Chris Lattner90564f22006-04-18 17:59:36 +00002290/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
2291/// altivec comparison. If it is, return true and fill in Opc/isDot with
2292/// information about the intrinsic.
2293static bool getAltivecCompareInfo(SDOperand Intrin, int &CompareOpc,
2294 bool &isDot) {
2295 unsigned IntrinsicID = cast<ConstantSDNode>(Intrin.getOperand(0))->getValue();
2296 CompareOpc = -1;
2297 isDot = false;
2298 switch (IntrinsicID) {
2299 default: return false;
2300 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00002301 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
2302 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
2303 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
2304 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
2305 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
2306 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
2307 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
2308 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
2309 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
2310 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
2311 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
2312 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
2313 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
2314
2315 // Normal Comparisons.
2316 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
2317 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
2318 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
2319 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
2320 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
2321 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
2322 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
2323 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
2324 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
2325 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
2326 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
2327 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
2328 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
2329 }
Chris Lattner90564f22006-04-18 17:59:36 +00002330 return true;
2331}
2332
2333/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
2334/// lower, do it, otherwise return null.
2335static SDOperand LowerINTRINSIC_WO_CHAIN(SDOperand Op, SelectionDAG &DAG) {
2336 // If this is a lowered altivec predicate compare, CompareOpc is set to the
2337 // opcode number of the comparison.
2338 int CompareOpc;
2339 bool isDot;
2340 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
2341 return SDOperand(); // Don't custom lower most intrinsics.
Chris Lattner1a635d62006-04-14 06:01:58 +00002342
Chris Lattner90564f22006-04-18 17:59:36 +00002343 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00002344 if (!isDot) {
2345 SDOperand Tmp = DAG.getNode(PPCISD::VCMP, Op.getOperand(2).getValueType(),
2346 Op.getOperand(1), Op.getOperand(2),
2347 DAG.getConstant(CompareOpc, MVT::i32));
2348 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Tmp);
2349 }
2350
2351 // Create the PPCISD altivec 'dot' comparison node.
Chris Lattner79e490a2006-08-11 17:18:05 +00002352 SDOperand Ops[] = {
2353 Op.getOperand(2), // LHS
2354 Op.getOperand(3), // RHS
2355 DAG.getConstant(CompareOpc, MVT::i32)
2356 };
Chris Lattner1a635d62006-04-14 06:01:58 +00002357 std::vector<MVT::ValueType> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00002358 VTs.push_back(Op.getOperand(2).getValueType());
2359 VTs.push_back(MVT::Flag);
Chris Lattner79e490a2006-08-11 17:18:05 +00002360 SDOperand CompNode = DAG.getNode(PPCISD::VCMPo, VTs, Ops, 3);
Chris Lattner1a635d62006-04-14 06:01:58 +00002361
2362 // Now that we have the comparison, emit a copy from the CR to a GPR.
2363 // This is flagged to the above dot comparison.
2364 SDOperand Flags = DAG.getNode(PPCISD::MFCR, MVT::i32,
2365 DAG.getRegister(PPC::CR6, MVT::i32),
2366 CompNode.getValue(1));
2367
2368 // Unpack the result based on how the target uses it.
2369 unsigned BitNo; // Bit # of CR6.
2370 bool InvertBit; // Invert result?
2371 switch (cast<ConstantSDNode>(Op.getOperand(1))->getValue()) {
2372 default: // Can't happen, don't crash on invalid number though.
2373 case 0: // Return the value of the EQ bit of CR6.
2374 BitNo = 0; InvertBit = false;
2375 break;
2376 case 1: // Return the inverted value of the EQ bit of CR6.
2377 BitNo = 0; InvertBit = true;
2378 break;
2379 case 2: // Return the value of the LT bit of CR6.
2380 BitNo = 2; InvertBit = false;
2381 break;
2382 case 3: // Return the inverted value of the LT bit of CR6.
2383 BitNo = 2; InvertBit = true;
2384 break;
2385 }
2386
2387 // Shift the bit into the low position.
2388 Flags = DAG.getNode(ISD::SRL, MVT::i32, Flags,
2389 DAG.getConstant(8-(3-BitNo), MVT::i32));
2390 // Isolate the bit.
2391 Flags = DAG.getNode(ISD::AND, MVT::i32, Flags,
2392 DAG.getConstant(1, MVT::i32));
2393
2394 // If we are supposed to, toggle the bit.
2395 if (InvertBit)
2396 Flags = DAG.getNode(ISD::XOR, MVT::i32, Flags,
2397 DAG.getConstant(1, MVT::i32));
2398 return Flags;
2399}
2400
2401static SDOperand LowerSCALAR_TO_VECTOR(SDOperand Op, SelectionDAG &DAG) {
2402 // Create a stack slot that is 16-byte aligned.
2403 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
2404 int FrameIdx = FrameInfo->CreateStackObject(16, 16);
Chris Lattner0d72a202006-07-28 16:45:47 +00002405 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2406 SDOperand FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00002407
2408 // Store the input value into Value#0 of the stack slot.
Evan Cheng786225a2006-10-05 23:01:46 +00002409 SDOperand Store = DAG.getStore(DAG.getEntryNode(),
Evan Cheng8b2794a2006-10-13 21:14:26 +00002410 Op.getOperand(0), FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00002411 // Load it out.
Evan Cheng466685d2006-10-09 20:57:25 +00002412 return DAG.getLoad(Op.getValueType(), Store, FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00002413}
2414
Chris Lattnere7c768e2006-04-18 03:24:30 +00002415static SDOperand LowerMUL(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner72dd9bd2006-04-18 03:43:48 +00002416 if (Op.getValueType() == MVT::v4i32) {
2417 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
2418
2419 SDOperand Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG);
2420 SDOperand Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG); // +16 as shift amt.
2421
2422 SDOperand RHSSwap = // = vrlw RHS, 16
2423 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG);
2424
2425 // Shrinkify inputs to v8i16.
2426 LHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, LHS);
2427 RHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, RHS);
2428 RHSSwap = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, RHSSwap);
2429
2430 // Low parts multiplied together, generating 32-bit results (we ignore the
2431 // top parts).
2432 SDOperand LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
2433 LHS, RHS, DAG, MVT::v4i32);
2434
2435 SDOperand HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
2436 LHS, RHSSwap, Zero, DAG, MVT::v4i32);
2437 // Shift the high parts up 16 bits.
2438 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd, Neg16, DAG);
2439 return DAG.getNode(ISD::ADD, MVT::v4i32, LoProd, HiProd);
2440 } else if (Op.getValueType() == MVT::v8i16) {
2441 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
2442
Chris Lattnercea2aa72006-04-18 04:28:57 +00002443 SDOperand Zero = BuildSplatI(0, 1, MVT::v8i16, DAG);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00002444
Chris Lattnercea2aa72006-04-18 04:28:57 +00002445 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
2446 LHS, RHS, Zero, DAG);
Chris Lattner19a81522006-04-18 03:57:35 +00002447 } else if (Op.getValueType() == MVT::v16i8) {
2448 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
2449
2450 // Multiply the even 8-bit parts, producing 16-bit sums.
2451 SDOperand EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
2452 LHS, RHS, DAG, MVT::v8i16);
2453 EvenParts = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, EvenParts);
2454
2455 // Multiply the odd 8-bit parts, producing 16-bit sums.
2456 SDOperand OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
2457 LHS, RHS, DAG, MVT::v8i16);
2458 OddParts = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, OddParts);
2459
2460 // Merge the results together.
Chris Lattnere2199452006-08-11 17:38:39 +00002461 SDOperand Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00002462 for (unsigned i = 0; i != 8; ++i) {
Chris Lattnere2199452006-08-11 17:38:39 +00002463 Ops[i*2 ] = DAG.getConstant(2*i+1, MVT::i8);
2464 Ops[i*2+1] = DAG.getConstant(2*i+1+16, MVT::i8);
Chris Lattner19a81522006-04-18 03:57:35 +00002465 }
Chris Lattner19a81522006-04-18 03:57:35 +00002466 return DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v16i8, EvenParts, OddParts,
Chris Lattnere2199452006-08-11 17:38:39 +00002467 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops, 16));
Chris Lattner72dd9bd2006-04-18 03:43:48 +00002468 } else {
2469 assert(0 && "Unknown mul to lower!");
2470 abort();
2471 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00002472}
2473
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00002474/// LowerOperation - Provide custom lowering hooks for some operations.
2475///
Nate Begeman21e463b2005-10-16 05:39:50 +00002476SDOperand PPCTargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00002477 switch (Op.getOpcode()) {
2478 default: assert(0 && "Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00002479 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
2480 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00002481 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00002482 case ISD::SETCC: return LowerSETCC(Op, DAG);
2483 case ISD::VASTART: return LowerVASTART(Op, DAG, VarArgsFrameIndex);
Chris Lattneref957102006-06-21 00:34:03 +00002484 case ISD::FORMAL_ARGUMENTS:
Chris Lattnerc91a4752006-06-26 22:48:35 +00002485 return LowerFORMAL_ARGUMENTS(Op, DAG, VarArgsFrameIndex);
Chris Lattnerabde4602006-05-16 22:56:08 +00002486 case ISD::CALL: return LowerCALL(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00002487 case ISD::RET: return LowerRET(Op, DAG);
Chris Lattner7c0d6642005-10-02 06:37:13 +00002488
Chris Lattner1a635d62006-04-14 06:01:58 +00002489 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
2490 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
2491 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00002492
Chris Lattner1a635d62006-04-14 06:01:58 +00002493 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002494 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
2495 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
2496 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00002497
Chris Lattner1a635d62006-04-14 06:01:58 +00002498 // Vector-related lowering.
2499 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
2500 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
2501 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
2502 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00002503 case ISD::MUL: return LowerMUL(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00002504 }
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00002505 return SDOperand();
2506}
2507
Chris Lattner1a635d62006-04-14 06:01:58 +00002508//===----------------------------------------------------------------------===//
2509// Other Lowering Code
2510//===----------------------------------------------------------------------===//
2511
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00002512MachineBasicBlock *
Nate Begeman21e463b2005-10-16 05:39:50 +00002513PPCTargetLowering::InsertAtEndOfBasicBlock(MachineInstr *MI,
2514 MachineBasicBlock *BB) {
Chris Lattnerc08f9022006-06-27 00:04:13 +00002515 assert((MI->getOpcode() == PPC::SELECT_CC_I4 ||
2516 MI->getOpcode() == PPC::SELECT_CC_I8 ||
Chris Lattner919c0322005-10-01 01:35:02 +00002517 MI->getOpcode() == PPC::SELECT_CC_F4 ||
Chris Lattner710ff322006-04-08 22:45:08 +00002518 MI->getOpcode() == PPC::SELECT_CC_F8 ||
2519 MI->getOpcode() == PPC::SELECT_CC_VRRC) &&
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00002520 "Unexpected instr type to insert");
2521
2522 // To "insert" a SELECT_CC instruction, we actually have to insert the diamond
2523 // control-flow pattern. The incoming instruction knows the destination vreg
2524 // to set, the condition code register to branch on, the true/false values to
2525 // select between, and a branch opcode to use.
2526 const BasicBlock *LLVM_BB = BB->getBasicBlock();
2527 ilist<MachineBasicBlock>::iterator It = BB;
2528 ++It;
2529
2530 // thisMBB:
2531 // ...
2532 // TrueVal = ...
2533 // cmpTY ccX, r1, r2
2534 // bCC copy1MBB
2535 // fallthrough --> copy0MBB
2536 MachineBasicBlock *thisMBB = BB;
2537 MachineBasicBlock *copy0MBB = new MachineBasicBlock(LLVM_BB);
2538 MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB);
2539 BuildMI(BB, MI->getOperand(4).getImmedValue(), 2)
2540 .addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
2541 MachineFunction *F = BB->getParent();
2542 F->getBasicBlockList().insert(It, copy0MBB);
2543 F->getBasicBlockList().insert(It, sinkMBB);
Nate Begemanf15485a2006-03-27 01:32:24 +00002544 // Update machine-CFG edges by first adding all successors of the current
2545 // block to the new block which will contain the Phi node for the select.
2546 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
2547 e = BB->succ_end(); i != e; ++i)
2548 sinkMBB->addSuccessor(*i);
2549 // Next, remove all successors of the current block, and add the true
2550 // and fallthrough blocks as its successors.
2551 while(!BB->succ_empty())
2552 BB->removeSuccessor(BB->succ_begin());
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00002553 BB->addSuccessor(copy0MBB);
2554 BB->addSuccessor(sinkMBB);
2555
2556 // copy0MBB:
2557 // %FalseValue = ...
2558 // # fallthrough to sinkMBB
2559 BB = copy0MBB;
2560
2561 // Update machine-CFG edges
2562 BB->addSuccessor(sinkMBB);
2563
2564 // sinkMBB:
2565 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
2566 // ...
2567 BB = sinkMBB;
2568 BuildMI(BB, PPC::PHI, 4, MI->getOperand(0).getReg())
2569 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
2570 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
2571
2572 delete MI; // The pseudo instruction is gone now.
2573 return BB;
2574}
2575
Chris Lattner1a635d62006-04-14 06:01:58 +00002576//===----------------------------------------------------------------------===//
2577// Target Optimization Hooks
2578//===----------------------------------------------------------------------===//
2579
Chris Lattner8c13d0a2006-03-01 04:57:39 +00002580SDOperand PPCTargetLowering::PerformDAGCombine(SDNode *N,
2581 DAGCombinerInfo &DCI) const {
2582 TargetMachine &TM = getTargetMachine();
2583 SelectionDAG &DAG = DCI.DAG;
2584 switch (N->getOpcode()) {
2585 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00002586 case PPCISD::SHL:
2587 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
2588 if (C->getValue() == 0) // 0 << V -> 0.
2589 return N->getOperand(0);
2590 }
2591 break;
2592 case PPCISD::SRL:
2593 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
2594 if (C->getValue() == 0) // 0 >>u V -> 0.
2595 return N->getOperand(0);
2596 }
2597 break;
2598 case PPCISD::SRA:
2599 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
2600 if (C->getValue() == 0 || // 0 >>s V -> 0.
2601 C->isAllOnesValue()) // -1 >>s V -> -1.
2602 return N->getOperand(0);
2603 }
2604 break;
2605
Chris Lattner8c13d0a2006-03-01 04:57:39 +00002606 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00002607 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00002608 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
2609 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
2610 // We allow the src/dst to be either f32/f64, but the intermediate
2611 // type must be i64.
2612 if (N->getOperand(0).getValueType() == MVT::i64) {
2613 SDOperand Val = N->getOperand(0).getOperand(0);
2614 if (Val.getValueType() == MVT::f32) {
2615 Val = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Val);
2616 DCI.AddToWorklist(Val.Val);
2617 }
2618
2619 Val = DAG.getNode(PPCISD::FCTIDZ, MVT::f64, Val);
Chris Lattner8c13d0a2006-03-01 04:57:39 +00002620 DCI.AddToWorklist(Val.Val);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00002621 Val = DAG.getNode(PPCISD::FCFID, MVT::f64, Val);
Chris Lattner8c13d0a2006-03-01 04:57:39 +00002622 DCI.AddToWorklist(Val.Val);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00002623 if (N->getValueType(0) == MVT::f32) {
2624 Val = DAG.getNode(ISD::FP_ROUND, MVT::f32, Val);
2625 DCI.AddToWorklist(Val.Val);
2626 }
2627 return Val;
2628 } else if (N->getOperand(0).getValueType() == MVT::i32) {
2629 // If the intermediate type is i32, we can avoid the load/store here
2630 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00002631 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00002632 }
2633 }
2634 break;
Chris Lattner51269842006-03-01 05:50:56 +00002635 case ISD::STORE:
2636 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
2637 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
2638 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
2639 N->getOperand(1).getValueType() == MVT::i32) {
2640 SDOperand Val = N->getOperand(1).getOperand(0);
2641 if (Val.getValueType() == MVT::f32) {
2642 Val = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Val);
2643 DCI.AddToWorklist(Val.Val);
2644 }
2645 Val = DAG.getNode(PPCISD::FCTIWZ, MVT::f64, Val);
2646 DCI.AddToWorklist(Val.Val);
2647
2648 Val = DAG.getNode(PPCISD::STFIWX, MVT::Other, N->getOperand(0), Val,
2649 N->getOperand(2), N->getOperand(3));
2650 DCI.AddToWorklist(Val.Val);
2651 return Val;
2652 }
Chris Lattnerd9989382006-07-10 20:56:58 +00002653
2654 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
2655 if (N->getOperand(1).getOpcode() == ISD::BSWAP &&
2656 N->getOperand(1).Val->hasOneUse() &&
2657 (N->getOperand(1).getValueType() == MVT::i32 ||
2658 N->getOperand(1).getValueType() == MVT::i16)) {
2659 SDOperand BSwapOp = N->getOperand(1).getOperand(0);
2660 // Do an any-extend to 32-bits if this is a half-word input.
2661 if (BSwapOp.getValueType() == MVT::i16)
2662 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, BSwapOp);
2663
2664 return DAG.getNode(PPCISD::STBRX, MVT::Other, N->getOperand(0), BSwapOp,
2665 N->getOperand(2), N->getOperand(3),
2666 DAG.getValueType(N->getOperand(1).getValueType()));
2667 }
2668 break;
2669 case ISD::BSWAP:
2670 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Evan Cheng466685d2006-10-09 20:57:25 +00002671 if (ISD::isNON_EXTLoad(N->getOperand(0).Val) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00002672 N->getOperand(0).hasOneUse() &&
2673 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
2674 SDOperand Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00002675 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00002676 // Create the byte-swapping load.
2677 std::vector<MVT::ValueType> VTs;
2678 VTs.push_back(MVT::i32);
2679 VTs.push_back(MVT::Other);
Evan Cheng466685d2006-10-09 20:57:25 +00002680 SDOperand SV = DAG.getSrcValue(LD->getSrcValue(), LD->getSrcValueOffset());
Chris Lattner79e490a2006-08-11 17:18:05 +00002681 SDOperand Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00002682 LD->getChain(), // Chain
2683 LD->getBasePtr(), // Ptr
2684 SV, // SrcValue
Chris Lattner79e490a2006-08-11 17:18:05 +00002685 DAG.getValueType(N->getValueType(0)) // VT
2686 };
2687 SDOperand BSLoad = DAG.getNode(PPCISD::LBRX, VTs, Ops, 4);
Chris Lattnerd9989382006-07-10 20:56:58 +00002688
2689 // If this is an i16 load, insert the truncate.
2690 SDOperand ResVal = BSLoad;
2691 if (N->getValueType(0) == MVT::i16)
2692 ResVal = DAG.getNode(ISD::TRUNCATE, MVT::i16, BSLoad);
2693
2694 // First, combine the bswap away. This makes the value produced by the
2695 // load dead.
2696 DCI.CombineTo(N, ResVal);
2697
2698 // Next, combine the load away, we give it a bogus result value but a real
2699 // chain result. The result value is dead because the bswap is dead.
2700 DCI.CombineTo(Load.Val, ResVal, BSLoad.getValue(1));
2701
2702 // Return N so it doesn't get rechecked!
2703 return SDOperand(N, 0);
2704 }
2705
Chris Lattner51269842006-03-01 05:50:56 +00002706 break;
Chris Lattner4468c222006-03-31 06:02:07 +00002707 case PPCISD::VCMP: {
2708 // If a VCMPo node already exists with exactly the same operands as this
2709 // node, use its result instead of this node (VCMPo computes both a CR6 and
2710 // a normal output).
2711 //
2712 if (!N->getOperand(0).hasOneUse() &&
2713 !N->getOperand(1).hasOneUse() &&
2714 !N->getOperand(2).hasOneUse()) {
2715
2716 // Scan all of the users of the LHS, looking for VCMPo's that match.
2717 SDNode *VCMPoNode = 0;
2718
2719 SDNode *LHSN = N->getOperand(0).Val;
2720 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
2721 UI != E; ++UI)
2722 if ((*UI)->getOpcode() == PPCISD::VCMPo &&
2723 (*UI)->getOperand(1) == N->getOperand(1) &&
2724 (*UI)->getOperand(2) == N->getOperand(2) &&
2725 (*UI)->getOperand(0) == N->getOperand(0)) {
2726 VCMPoNode = *UI;
2727 break;
2728 }
2729
Chris Lattner00901202006-04-18 18:28:22 +00002730 // If there is no VCMPo node, or if the flag value has a single use, don't
2731 // transform this.
2732 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
2733 break;
2734
2735 // Look at the (necessarily single) use of the flag value. If it has a
2736 // chain, this transformation is more complex. Note that multiple things
2737 // could use the value result, which we should ignore.
2738 SDNode *FlagUser = 0;
2739 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
2740 FlagUser == 0; ++UI) {
2741 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
2742 SDNode *User = *UI;
2743 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
2744 if (User->getOperand(i) == SDOperand(VCMPoNode, 1)) {
2745 FlagUser = User;
2746 break;
2747 }
2748 }
2749 }
2750
2751 // If the user is a MFCR instruction, we know this is safe. Otherwise we
2752 // give up for right now.
2753 if (FlagUser->getOpcode() == PPCISD::MFCR)
Chris Lattner4468c222006-03-31 06:02:07 +00002754 return SDOperand(VCMPoNode, 0);
2755 }
2756 break;
2757 }
Chris Lattner90564f22006-04-18 17:59:36 +00002758 case ISD::BR_CC: {
2759 // If this is a branch on an altivec predicate comparison, lower this so
2760 // that we don't have to do a MFCR: instead, branch directly on CR6. This
2761 // lowering is done pre-legalize, because the legalizer lowers the predicate
2762 // compare down to code that is difficult to reassemble.
2763 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
2764 SDOperand LHS = N->getOperand(2), RHS = N->getOperand(3);
2765 int CompareOpc;
2766 bool isDot;
2767
2768 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
2769 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
2770 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
2771 assert(isDot && "Can't compare against a vector result!");
2772
2773 // If this is a comparison against something other than 0/1, then we know
2774 // that the condition is never/always true.
2775 unsigned Val = cast<ConstantSDNode>(RHS)->getValue();
2776 if (Val != 0 && Val != 1) {
2777 if (CC == ISD::SETEQ) // Cond never true, remove branch.
2778 return N->getOperand(0);
2779 // Always !=, turn it into an unconditional branch.
2780 return DAG.getNode(ISD::BR, MVT::Other,
2781 N->getOperand(0), N->getOperand(4));
2782 }
2783
2784 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
2785
2786 // Create the PPCISD altivec 'dot' comparison node.
Chris Lattner90564f22006-04-18 17:59:36 +00002787 std::vector<MVT::ValueType> VTs;
Chris Lattner79e490a2006-08-11 17:18:05 +00002788 SDOperand Ops[] = {
2789 LHS.getOperand(2), // LHS of compare
2790 LHS.getOperand(3), // RHS of compare
2791 DAG.getConstant(CompareOpc, MVT::i32)
2792 };
Chris Lattner90564f22006-04-18 17:59:36 +00002793 VTs.push_back(LHS.getOperand(2).getValueType());
2794 VTs.push_back(MVT::Flag);
Chris Lattner79e490a2006-08-11 17:18:05 +00002795 SDOperand CompNode = DAG.getNode(PPCISD::VCMPo, VTs, Ops, 3);
Chris Lattner90564f22006-04-18 17:59:36 +00002796
2797 // Unpack the result based on how the target uses it.
2798 unsigned CompOpc;
2799 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getValue()) {
2800 default: // Can't happen, don't crash on invalid number though.
2801 case 0: // Branch on the value of the EQ bit of CR6.
2802 CompOpc = BranchOnWhenPredTrue ? PPC::BEQ : PPC::BNE;
2803 break;
2804 case 1: // Branch on the inverted value of the EQ bit of CR6.
2805 CompOpc = BranchOnWhenPredTrue ? PPC::BNE : PPC::BEQ;
2806 break;
2807 case 2: // Branch on the value of the LT bit of CR6.
2808 CompOpc = BranchOnWhenPredTrue ? PPC::BLT : PPC::BGE;
2809 break;
2810 case 3: // Branch on the inverted value of the LT bit of CR6.
2811 CompOpc = BranchOnWhenPredTrue ? PPC::BGE : PPC::BLT;
2812 break;
2813 }
2814
2815 return DAG.getNode(PPCISD::COND_BRANCH, MVT::Other, N->getOperand(0),
2816 DAG.getRegister(PPC::CR6, MVT::i32),
2817 DAG.getConstant(CompOpc, MVT::i32),
2818 N->getOperand(4), CompNode.getValue(1));
2819 }
2820 break;
2821 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00002822 }
2823
2824 return SDOperand();
2825}
2826
Chris Lattner1a635d62006-04-14 06:01:58 +00002827//===----------------------------------------------------------------------===//
2828// Inline Assembly Support
2829//===----------------------------------------------------------------------===//
2830
Chris Lattnerbbe77de2006-04-02 06:26:07 +00002831void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDOperand Op,
2832 uint64_t Mask,
2833 uint64_t &KnownZero,
2834 uint64_t &KnownOne,
2835 unsigned Depth) const {
2836 KnownZero = 0;
2837 KnownOne = 0;
2838 switch (Op.getOpcode()) {
2839 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00002840 case PPCISD::LBRX: {
2841 // lhbrx is known to have the top bits cleared out.
2842 if (cast<VTSDNode>(Op.getOperand(3))->getVT() == MVT::i16)
2843 KnownZero = 0xFFFF0000;
2844 break;
2845 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00002846 case ISD::INTRINSIC_WO_CHAIN: {
2847 switch (cast<ConstantSDNode>(Op.getOperand(0))->getValue()) {
2848 default: break;
2849 case Intrinsic::ppc_altivec_vcmpbfp_p:
2850 case Intrinsic::ppc_altivec_vcmpeqfp_p:
2851 case Intrinsic::ppc_altivec_vcmpequb_p:
2852 case Intrinsic::ppc_altivec_vcmpequh_p:
2853 case Intrinsic::ppc_altivec_vcmpequw_p:
2854 case Intrinsic::ppc_altivec_vcmpgefp_p:
2855 case Intrinsic::ppc_altivec_vcmpgtfp_p:
2856 case Intrinsic::ppc_altivec_vcmpgtsb_p:
2857 case Intrinsic::ppc_altivec_vcmpgtsh_p:
2858 case Intrinsic::ppc_altivec_vcmpgtsw_p:
2859 case Intrinsic::ppc_altivec_vcmpgtub_p:
2860 case Intrinsic::ppc_altivec_vcmpgtuh_p:
2861 case Intrinsic::ppc_altivec_vcmpgtuw_p:
2862 KnownZero = ~1U; // All bits but the low one are known to be zero.
2863 break;
2864 }
2865 }
2866 }
2867}
2868
2869
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00002870/// getConstraintType - Given a constraint letter, return the type of
2871/// constraint it is for this target.
2872PPCTargetLowering::ConstraintType
2873PPCTargetLowering::getConstraintType(char ConstraintLetter) const {
2874 switch (ConstraintLetter) {
2875 default: break;
2876 case 'b':
2877 case 'r':
2878 case 'f':
2879 case 'v':
2880 case 'y':
2881 return C_RegisterClass;
2882 }
2883 return TargetLowering::getConstraintType(ConstraintLetter);
2884}
2885
Chris Lattner331d1bc2006-11-02 01:44:04 +00002886std::pair<unsigned, const TargetRegisterClass*>
2887PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
2888 MVT::ValueType VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00002889 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00002890 // GCC RS6000 Constraint Letters
2891 switch (Constraint[0]) {
2892 case 'b': // R1-R31
2893 case 'r': // R0-R31
2894 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
2895 return std::make_pair(0U, PPC::G8RCRegisterClass);
2896 return std::make_pair(0U, PPC::GPRCRegisterClass);
2897 case 'f':
2898 if (VT == MVT::f32)
2899 return std::make_pair(0U, PPC::F4RCRegisterClass);
2900 else if (VT == MVT::f64)
2901 return std::make_pair(0U, PPC::F8RCRegisterClass);
2902 break;
Chris Lattnerddc787d2006-01-31 19:20:21 +00002903 case 'v':
Chris Lattner331d1bc2006-11-02 01:44:04 +00002904 return std::make_pair(0U, PPC::VRRCRegisterClass);
2905 case 'y': // crrc
2906 return std::make_pair(0U, PPC::CRRCRegisterClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00002907 }
2908 }
2909
Chris Lattner331d1bc2006-11-02 01:44:04 +00002910 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00002911}
Chris Lattner763317d2006-02-07 00:47:13 +00002912
Chris Lattner331d1bc2006-11-02 01:44:04 +00002913
Chris Lattner763317d2006-02-07 00:47:13 +00002914// isOperandValidForConstraint
Chris Lattnerdba1aee2006-10-31 19:40:43 +00002915SDOperand PPCTargetLowering::
2916isOperandValidForConstraint(SDOperand Op, char Letter, SelectionDAG &DAG) {
Chris Lattner763317d2006-02-07 00:47:13 +00002917 switch (Letter) {
2918 default: break;
2919 case 'I':
2920 case 'J':
2921 case 'K':
2922 case 'L':
2923 case 'M':
2924 case 'N':
2925 case 'O':
2926 case 'P': {
Chris Lattnerdba1aee2006-10-31 19:40:43 +00002927 if (!isa<ConstantSDNode>(Op)) return SDOperand(0,0);// Must be an immediate.
Chris Lattner763317d2006-02-07 00:47:13 +00002928 unsigned Value = cast<ConstantSDNode>(Op)->getValue();
2929 switch (Letter) {
2930 default: assert(0 && "Unknown constraint letter!");
2931 case 'I': // "I" is a signed 16-bit constant.
Chris Lattnerdba1aee2006-10-31 19:40:43 +00002932 if ((short)Value == (int)Value) return Op;
2933 break;
Chris Lattner763317d2006-02-07 00:47:13 +00002934 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
2935 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattnerdba1aee2006-10-31 19:40:43 +00002936 if ((short)Value == 0) return Op;
2937 break;
Chris Lattner763317d2006-02-07 00:47:13 +00002938 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattnerdba1aee2006-10-31 19:40:43 +00002939 if ((Value >> 16) == 0) return Op;
2940 break;
Chris Lattner763317d2006-02-07 00:47:13 +00002941 case 'M': // "M" is a constant that is greater than 31.
Chris Lattnerdba1aee2006-10-31 19:40:43 +00002942 if (Value > 31) return Op;
2943 break;
Chris Lattner763317d2006-02-07 00:47:13 +00002944 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattnerdba1aee2006-10-31 19:40:43 +00002945 if ((int)Value > 0 && isPowerOf2_32(Value)) return Op;
2946 break;
Chris Lattner763317d2006-02-07 00:47:13 +00002947 case 'O': // "O" is the constant zero.
Chris Lattnerdba1aee2006-10-31 19:40:43 +00002948 if (Value == 0) return Op;
2949 break;
Chris Lattner763317d2006-02-07 00:47:13 +00002950 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattnerdba1aee2006-10-31 19:40:43 +00002951 if ((short)-Value == (int)-Value) return Op;
2952 break;
Chris Lattner763317d2006-02-07 00:47:13 +00002953 }
2954 break;
2955 }
2956 }
2957
2958 // Handle standard constraint letters.
Chris Lattnerdba1aee2006-10-31 19:40:43 +00002959 return TargetLowering::isOperandValidForConstraint(Op, Letter, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00002960}
Evan Chengc4c62572006-03-13 23:20:37 +00002961
2962/// isLegalAddressImmediate - Return true if the integer value can be used
2963/// as the offset of the target addressing mode.
2964bool PPCTargetLowering::isLegalAddressImmediate(int64_t V) const {
2965 // PPC allows a sign-extended 16-bit immediate field.
2966 return (V > -(1 << 16) && V < (1 << 16)-1);
2967}
Reid Spencer3a9ec242006-08-28 01:02:49 +00002968
2969bool PPCTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
2970 return TargetLowering::isLegalAddressImmediate(GV);
2971}