blob: 9b39bdc00b532c1abf29aa0fb11b83d9cd8e1c68 [file] [log] [blame]
Chris Lattner87be16a2010-10-05 06:04:14 +00001//===- X86InstrCompiler.td - Compiler Pseudos and Patterns -*- tablegen -*-===//
Michael J. Spencer6e56b182010-10-20 23:40:27 +00002//
Chris Lattner87be16a2010-10-05 06:04:14 +00003// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Michael J. Spencer6e56b182010-10-20 23:40:27 +00007//
Chris Lattner87be16a2010-10-05 06:04:14 +00008//===----------------------------------------------------------------------===//
9//
10// This file describes the various pseudo instructions used by the compiler,
11// as well as Pat patterns used during instruction selection.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattner41efbfa2010-10-05 06:37:31 +000015//===----------------------------------------------------------------------===//
16// Pattern Matching Support
17
18def GetLo32XForm : SDNodeXForm<imm, [{
19 // Transformation function: get the low 32 bits.
20 return getI32Imm((unsigned)N->getZExtValue());
21}]>;
22
Rafael Espindoladba81cf2010-10-13 13:31:20 +000023def GetLo8XForm : SDNodeXForm<imm, [{
24 // Transformation function: get the low 8 bits.
25 return getI8Imm((uint8_t)N->getZExtValue());
26}]>;
27
Chris Lattner41efbfa2010-10-05 06:37:31 +000028
29//===----------------------------------------------------------------------===//
30// Random Pseudo Instructions.
31
Chris Lattner8af88ef2010-10-05 06:10:16 +000032// PIC base construction. This expands to code that looks like this:
33// call $next_inst
34// popl %destreg"
35let neverHasSideEffects = 1, isNotDuplicable = 1, Uses = [ESP] in
36 def MOVPC32r : Ii32<0xE8, Pseudo, (outs GR32:$reg), (ins i32imm:$label),
37 "", []>;
38
39
40// ADJCALLSTACKDOWN/UP implicitly use/def ESP because they may be expanded into
41// a stack adjustment and the codegen must know that they may modify the stack
42// pointer before prolog-epilog rewriting occurs.
43// Pessimistically assume ADJCALLSTACKDOWN / ADJCALLSTACKUP will become
44// sub / add which can clobber EFLAGS.
45let Defs = [ESP, EFLAGS], Uses = [ESP] in {
46def ADJCALLSTACKDOWN32 : I<0, Pseudo, (outs), (ins i32imm:$amt),
47 "#ADJCALLSTACKDOWN",
48 [(X86callseq_start timm:$amt)]>,
49 Requires<[In32BitMode]>;
50def ADJCALLSTACKUP32 : I<0, Pseudo, (outs), (ins i32imm:$amt1, i32imm:$amt2),
51 "#ADJCALLSTACKUP",
52 [(X86callseq_end timm:$amt1, timm:$amt2)]>,
53 Requires<[In32BitMode]>;
54}
55
56// ADJCALLSTACKDOWN/UP implicitly use/def RSP because they may be expanded into
57// a stack adjustment and the codegen must know that they may modify the stack
58// pointer before prolog-epilog rewriting occurs.
59// Pessimistically assume ADJCALLSTACKDOWN / ADJCALLSTACKUP will become
60// sub / add which can clobber EFLAGS.
61let Defs = [RSP, EFLAGS], Uses = [RSP] in {
62def ADJCALLSTACKDOWN64 : I<0, Pseudo, (outs), (ins i32imm:$amt),
63 "#ADJCALLSTACKDOWN",
64 [(X86callseq_start timm:$amt)]>,
65 Requires<[In64BitMode]>;
66def ADJCALLSTACKUP64 : I<0, Pseudo, (outs), (ins i32imm:$amt1, i32imm:$amt2),
67 "#ADJCALLSTACKUP",
68 [(X86callseq_end timm:$amt1, timm:$amt2)]>,
69 Requires<[In64BitMode]>;
70}
71
72
73
74// x86-64 va_start lowering magic.
75let usesCustomInserter = 1 in {
76def VASTART_SAVE_XMM_REGS : I<0, Pseudo,
77 (outs),
78 (ins GR8:$al,
79 i64imm:$regsavefi, i64imm:$offset,
80 variable_ops),
81 "#VASTART_SAVE_XMM_REGS $al, $regsavefi, $offset",
82 [(X86vastart_save_xmm_regs GR8:$al,
83 imm:$regsavefi,
84 imm:$offset)]>;
85
Dan Gohman320afb82010-10-12 18:00:49 +000086// The VAARG_64 pseudo-instruction takes the address of the va_list,
87// and places the address of the next argument into a register.
88let Defs = [EFLAGS] in
89def VAARG_64 : I<0, Pseudo,
90 (outs GR64:$dst),
91 (ins i8mem:$ap, i32imm:$size, i8imm:$mode, i32imm:$align),
92 "#VAARG_64 $dst, $ap, $size, $mode, $align",
93 [(set GR64:$dst,
94 (X86vaarg64 addr:$ap, imm:$size, imm:$mode, imm:$align)),
95 (implicit EFLAGS)]>;
96
Michael J. Spencere9c253e2010-10-21 01:41:01 +000097// Dynamic stack allocation yields a _chkstk or _alloca call for all Windows
98// targets. These calls are needed to probe the stack when allocating more than
99// 4k bytes in one go. Touching the stack at 4K increments is necessary to
100// ensure that the guard pages used by the OS virtual memory manager are
101// allocated in correct sequence.
Chris Lattner8af88ef2010-10-05 06:10:16 +0000102// The main point of having separate instruction are extra unmodelled effects
103// (compared to ordinary calls) like stack pointer change.
104
105let Defs = [EAX, ESP, EFLAGS], Uses = [ESP] in
Michael J. Spencere9c253e2010-10-21 01:41:01 +0000106 def WIN_ALLOCA : I<0, Pseudo, (outs), (ins),
107 "# dynamic stack allocation",
108 [(X86WinAlloca)]>;
Rafael Espindolad07b7ec2011-08-30 19:43:21 +0000109
110// When using segmented stacks these are lowered into instructions which first
111// check if the current stacklet has enough free memory. If it does, memory is
112// allocated by bumping the stack pointer. Otherwise memory is allocated from
113// the heap.
114
115let Defs = [EAX, ESP, EFLAGS], Uses = [ESP, EAX] in
116def SEG_ALLOCA_32 : I<0, Pseudo, (outs GR32:$dst), (ins GR32:$size),
117 "# variable sized alloca for segmented stacks",
118 [(set GR32:$dst,
119 (X86SegAlloca GR32:$size))]>,
120 Requires<[In32BitMode]>;
121
122let Defs = [RAX, RSP, EFLAGS], Uses = [RSP, RAX] in
123def SEG_ALLOCA_64 : I<0, Pseudo, (outs GR64:$dst), (ins GR64:$size),
124 "# variable sized alloca for segmented stacks",
125 [(set GR64:$dst,
126 (X86SegAlloca GR64:$size))]>,
127 Requires<[In64BitMode]>;
128
Chris Lattner8af88ef2010-10-05 06:10:16 +0000129}
130
131
Chris Lattner87be16a2010-10-05 06:04:14 +0000132
133//===----------------------------------------------------------------------===//
134// EH Pseudo Instructions
135//
136let isTerminator = 1, isReturn = 1, isBarrier = 1,
137 hasCtrlDep = 1, isCodeGenOnly = 1 in {
138def EH_RETURN : I<0xC3, RawFrm, (outs), (ins GR32:$addr),
139 "ret\t#eh_return, addr: $addr",
140 [(X86ehret GR32:$addr)]>;
141
142}
143
144let isTerminator = 1, isReturn = 1, isBarrier = 1,
145 hasCtrlDep = 1, isCodeGenOnly = 1 in {
146def EH_RETURN64 : I<0xC3, RawFrm, (outs), (ins GR64:$addr),
147 "ret\t#eh_return, addr: $addr",
148 [(X86ehret GR64:$addr)]>;
149
150}
151
Chris Lattner8af88ef2010-10-05 06:10:16 +0000152//===----------------------------------------------------------------------===//
153// Alias Instructions
154//===----------------------------------------------------------------------===//
155
156// Alias instructions that map movr0 to xor.
157// FIXME: remove when we can teach regalloc that xor reg, reg is ok.
158// FIXME: Set encoding to pseudo.
159let Defs = [EFLAGS], isReMaterializable = 1, isAsCheapAsAMove = 1,
160 isCodeGenOnly = 1 in {
161def MOV8r0 : I<0x30, MRMInitReg, (outs GR8 :$dst), (ins), "",
162 [(set GR8:$dst, 0)]>;
163
164// We want to rewrite MOV16r0 in terms of MOV32r0, because it's a smaller
165// encoding and avoids a partial-register update sometimes, but doing so
166// at isel time interferes with rematerialization in the current register
167// allocator. For now, this is rewritten when the instruction is lowered
168// to an MCInst.
169def MOV16r0 : I<0x31, MRMInitReg, (outs GR16:$dst), (ins),
170 "",
171 [(set GR16:$dst, 0)]>, OpSize;
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000172
Chris Lattner8af88ef2010-10-05 06:10:16 +0000173// FIXME: Set encoding to pseudo.
174def MOV32r0 : I<0x31, MRMInitReg, (outs GR32:$dst), (ins), "",
175 [(set GR32:$dst, 0)]>;
176}
177
Chris Lattner010496c2010-10-05 06:22:35 +0000178// We want to rewrite MOV64r0 in terms of MOV32r0, because it's sometimes a
179// smaller encoding, but doing so at isel time interferes with rematerialization
180// in the current register allocator. For now, this is rewritten when the
181// instruction is lowered to an MCInst.
182// FIXME: AddedComplexity gives this a higher priority than MOV64ri32. Remove
183// when we have a better way to specify isel priority.
Chris Lattnera4a3a5e2010-10-31 19:15:18 +0000184let Defs = [EFLAGS], isCodeGenOnly=1,
Chris Lattner010496c2010-10-05 06:22:35 +0000185 AddedComplexity = 1, isReMaterializable = 1, isAsCheapAsAMove = 1 in
186def MOV64r0 : I<0x31, MRMInitReg, (outs GR64:$dst), (ins), "",
187 [(set GR64:$dst, 0)]>;
188
189// Materialize i64 constant where top 32-bits are zero. This could theoretically
190// use MOV32ri with a SUBREG_TO_REG to represent the zero-extension, however
191// that would make it more difficult to rematerialize.
Chris Lattnera4a3a5e2010-10-31 19:15:18 +0000192let AddedComplexity = 1, isReMaterializable = 1, isAsCheapAsAMove = 1,
193 isCodeGenOnly = 1 in
Chris Lattner010496c2010-10-05 06:22:35 +0000194def MOV64ri64i32 : Ii32<0xB8, AddRegFrm, (outs GR64:$dst), (ins i64i32imm:$src),
195 "", [(set GR64:$dst, i64immZExt32:$src)]>;
196
Chris Lattner2c383d82010-10-05 21:18:04 +0000197// Use sbb to materialize carry bit.
198let Uses = [EFLAGS], Defs = [EFLAGS], isCodeGenOnly = 1 in {
199// FIXME: These are pseudo ops that should be replaced with Pat<> patterns.
Chris Lattner35649fc2010-10-05 06:33:16 +0000200// However, Pat<> can't replicate the destination reg into the inputs of the
201// result.
Chris Lattner2c383d82010-10-05 21:18:04 +0000202// FIXME: Change these to have encoding Pseudo when X86MCCodeEmitter replaces
Chris Lattner35649fc2010-10-05 06:33:16 +0000203// X86CodeEmitter.
Chris Lattner2c383d82010-10-05 21:18:04 +0000204def SETB_C8r : I<0x18, MRMInitReg, (outs GR8:$dst), (ins), "",
205 [(set GR8:$dst, (X86setcc_c X86_COND_B, EFLAGS))]>;
206def SETB_C16r : I<0x19, MRMInitReg, (outs GR16:$dst), (ins), "",
207 [(set GR16:$dst, (X86setcc_c X86_COND_B, EFLAGS))]>,
208 OpSize;
209def SETB_C32r : I<0x19, MRMInitReg, (outs GR32:$dst), (ins), "",
210 [(set GR32:$dst, (X86setcc_c X86_COND_B, EFLAGS))]>;
Chris Lattner35649fc2010-10-05 06:33:16 +0000211def SETB_C64r : RI<0x19, MRMInitReg, (outs GR64:$dst), (ins), "",
212 [(set GR64:$dst, (X86setcc_c X86_COND_B, EFLAGS))]>;
Chris Lattner2c383d82010-10-05 21:18:04 +0000213} // isCodeGenOnly
214
Chris Lattner35649fc2010-10-05 06:33:16 +0000215
Chris Lattnerc19d1c32010-12-19 22:08:31 +0000216def : Pat<(i16 (anyext (i8 (X86setcc_c X86_COND_B, EFLAGS)))),
217 (SETB_C16r)>;
218def : Pat<(i32 (anyext (i8 (X86setcc_c X86_COND_B, EFLAGS)))),
219 (SETB_C32r)>;
Chris Lattner35649fc2010-10-05 06:33:16 +0000220def : Pat<(i64 (anyext (i8 (X86setcc_c X86_COND_B, EFLAGS)))),
221 (SETB_C64r)>;
222
Chris Lattnerc19d1c32010-12-19 22:08:31 +0000223def : Pat<(i16 (sext (i8 (X86setcc_c X86_COND_B, EFLAGS)))),
224 (SETB_C16r)>;
225def : Pat<(i32 (sext (i8 (X86setcc_c X86_COND_B, EFLAGS)))),
226 (SETB_C32r)>;
227def : Pat<(i64 (sext (i8 (X86setcc_c X86_COND_B, EFLAGS)))),
228 (SETB_C64r)>;
229
Chris Lattner39ffcb72010-12-20 01:16:03 +0000230// We canonicalize 'setb' to "(and (sbb reg,reg), 1)" on the hope that the and
231// will be eliminated and that the sbb can be extended up to a wider type. When
232// this happens, it is great. However, if we are left with an 8-bit sbb and an
233// and, we might as well just match it as a setb.
234def : Pat<(and (i8 (X86setcc_c X86_COND_B, EFLAGS)), 1),
235 (SETBr)>;
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000236
Benjamin Kramerf51190b2011-05-08 18:36:07 +0000237// (add OP, SETB) -> (adc OP, 0)
238def : Pat<(add (and (i8 (X86setcc_c X86_COND_B, EFLAGS)), 1), GR8:$op),
239 (ADC8ri GR8:$op, 0)>;
240def : Pat<(add (and (i32 (X86setcc_c X86_COND_B, EFLAGS)), 1), GR32:$op),
241 (ADC32ri8 GR32:$op, 0)>;
242def : Pat<(add (and (i64 (X86setcc_c X86_COND_B, EFLAGS)), 1), GR64:$op),
243 (ADC64ri8 GR64:$op, 0)>;
244
245// (sub OP, SETB) -> (sbb OP, 0)
246def : Pat<(sub GR8:$op, (and (i8 (X86setcc_c X86_COND_B, EFLAGS)), 1)),
247 (SBB8ri GR8:$op, 0)>;
248def : Pat<(sub GR32:$op, (and (i32 (X86setcc_c X86_COND_B, EFLAGS)), 1)),
249 (SBB32ri8 GR32:$op, 0)>;
250def : Pat<(sub GR64:$op, (and (i64 (X86setcc_c X86_COND_B, EFLAGS)), 1)),
251 (SBB64ri8 GR64:$op, 0)>;
252
253// (sub OP, SETCC_CARRY) -> (adc OP, 0)
254def : Pat<(sub GR8:$op, (i8 (X86setcc_c X86_COND_B, EFLAGS))),
255 (ADC8ri GR8:$op, 0)>;
256def : Pat<(sub GR32:$op, (i32 (X86setcc_c X86_COND_B, EFLAGS))),
257 (ADC32ri8 GR32:$op, 0)>;
258def : Pat<(sub GR64:$op, (i64 (X86setcc_c X86_COND_B, EFLAGS))),
259 (ADC64ri8 GR64:$op, 0)>;
260
Chris Lattnerd3f033d2010-10-05 06:27:48 +0000261//===----------------------------------------------------------------------===//
262// String Pseudo Instructions
263//
264let Defs = [ECX,EDI,ESI], Uses = [ECX,EDI,ESI], isCodeGenOnly = 1 in {
265def REP_MOVSB : I<0xA4, RawFrm, (outs), (ins), "{rep;movsb|rep movsb}",
266 [(X86rep_movs i8)]>, REP;
267def REP_MOVSW : I<0xA5, RawFrm, (outs), (ins), "{rep;movsw|rep movsw}",
268 [(X86rep_movs i16)]>, REP, OpSize;
269def REP_MOVSD : I<0xA5, RawFrm, (outs), (ins), "{rep;movsl|rep movsd}",
270 [(X86rep_movs i32)]>, REP;
271}
272
273let Defs = [RCX,RDI,RSI], Uses = [RCX,RDI,RSI], isCodeGenOnly = 1 in
274def REP_MOVSQ : RI<0xA5, RawFrm, (outs), (ins), "{rep;movsq|rep movsq}",
275 [(X86rep_movs i64)]>, REP;
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000276
Chris Lattnerd3f033d2010-10-05 06:27:48 +0000277
278// FIXME: Should use "(X86rep_stos AL)" as the pattern.
279let Defs = [ECX,EDI], Uses = [AL,ECX,EDI], isCodeGenOnly = 1 in
280def REP_STOSB : I<0xAA, RawFrm, (outs), (ins), "{rep;stosb|rep stosb}",
281 [(X86rep_stos i8)]>, REP;
282let Defs = [ECX,EDI], Uses = [AX,ECX,EDI], isCodeGenOnly = 1 in
283def REP_STOSW : I<0xAB, RawFrm, (outs), (ins), "{rep;stosw|rep stosw}",
284 [(X86rep_stos i16)]>, REP, OpSize;
285let Defs = [ECX,EDI], Uses = [EAX,ECX,EDI], isCodeGenOnly = 1 in
286def REP_STOSD : I<0xAB, RawFrm, (outs), (ins), "{rep;stosl|rep stosd}",
287 [(X86rep_stos i32)]>, REP;
288
289let Defs = [RCX,RDI], Uses = [RAX,RCX,RDI], isCodeGenOnly = 1 in
290def REP_STOSQ : RI<0xAB, RawFrm, (outs), (ins), "{rep;stosq|rep stosq}",
291 [(X86rep_stos i64)]>, REP;
Chris Lattner010496c2010-10-05 06:22:35 +0000292
293
Chris Lattner8af88ef2010-10-05 06:10:16 +0000294//===----------------------------------------------------------------------===//
295// Thread Local Storage Instructions
296//
297
298// ELF TLS Support
299// All calls clobber the non-callee saved registers. ESP is marked as
300// a use to prevent stack-pointer assignments that appear immediately
301// before calls from potentially appearing dead.
302let Defs = [EAX, ECX, EDX, FP0, FP1, FP2, FP3, FP4, FP5, FP6, ST0,
303 MM0, MM1, MM2, MM3, MM4, MM5, MM6, MM7,
304 XMM0, XMM1, XMM2, XMM3, XMM4, XMM5, XMM6, XMM7,
305 XMM8, XMM9, XMM10, XMM11, XMM12, XMM13, XMM14, XMM15, EFLAGS],
Rafael Espindolad652dbe2010-11-28 21:16:39 +0000306 Uses = [ESP] in
Chris Lattner8af88ef2010-10-05 06:10:16 +0000307def TLS_addr32 : I<0, Pseudo, (outs), (ins i32mem:$sym),
Rafael Espindola5bf7c532010-11-27 20:43:02 +0000308 "# TLS_addr32",
Chris Lattner8af88ef2010-10-05 06:10:16 +0000309 [(X86tlsaddr tls32addr:$sym)]>,
310 Requires<[In32BitMode]>;
311
312// All calls clobber the non-callee saved registers. RSP is marked as
313// a use to prevent stack-pointer assignments that appear immediately
314// before calls from potentially appearing dead.
315let Defs = [RAX, RCX, RDX, RSI, RDI, R8, R9, R10, R11,
316 FP0, FP1, FP2, FP3, FP4, FP5, FP6, ST0, ST1,
317 MM0, MM1, MM2, MM3, MM4, MM5, MM6, MM7,
318 XMM0, XMM1, XMM2, XMM3, XMM4, XMM5, XMM6, XMM7,
319 XMM8, XMM9, XMM10, XMM11, XMM12, XMM13, XMM14, XMM15, EFLAGS],
Rafael Espindolad652dbe2010-11-28 21:16:39 +0000320 Uses = [RSP] in
Chris Lattner8af88ef2010-10-05 06:10:16 +0000321def TLS_addr64 : I<0, Pseudo, (outs), (ins i64mem:$sym),
Rafael Espindola5bf7c532010-11-27 20:43:02 +0000322 "# TLS_addr64",
Chris Lattner8af88ef2010-10-05 06:10:16 +0000323 [(X86tlsaddr tls64addr:$sym)]>,
324 Requires<[In64BitMode]>;
325
326// Darwin TLS Support
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000327// For i386, the address of the thunk is passed on the stack, on return the
328// address of the variable is in %eax. %ecx is trashed during the function
Chris Lattner8af88ef2010-10-05 06:10:16 +0000329// call. All other registers are preserved.
Eric Christophercdfe3c32011-01-18 01:37:20 +0000330let Defs = [EAX, ECX, EFLAGS],
Chris Lattner8af88ef2010-10-05 06:10:16 +0000331 Uses = [ESP],
332 usesCustomInserter = 1 in
333def TLSCall_32 : I<0, Pseudo, (outs), (ins i32mem:$sym),
334 "# TLSCall_32",
335 [(X86TLSCall addr:$sym)]>,
336 Requires<[In32BitMode]>;
337
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000338// For x86_64, the address of the thunk is passed in %rdi, on return
Chris Lattner8af88ef2010-10-05 06:10:16 +0000339// the address of the variable is in %rax. All other registers are preserved.
Eric Christophercdfe3c32011-01-18 01:37:20 +0000340let Defs = [RAX, EFLAGS],
Eric Christopher28717682010-12-09 00:26:41 +0000341 Uses = [RSP, RDI],
Chris Lattner8af88ef2010-10-05 06:10:16 +0000342 usesCustomInserter = 1 in
343def TLSCall_64 : I<0, Pseudo, (outs), (ins i64mem:$sym),
344 "# TLSCall_64",
345 [(X86TLSCall addr:$sym)]>,
346 Requires<[In64BitMode]>;
Chris Lattner87be16a2010-10-05 06:04:14 +0000347
Chris Lattner6dbbff92010-10-05 23:09:10 +0000348
349//===----------------------------------------------------------------------===//
350// Conditional Move Pseudo Instructions
351
352let Constraints = "$src1 = $dst" in {
353
354// Conditional moves
355let Uses = [EFLAGS] in {
356
357// X86 doesn't have 8-bit conditional moves. Use a customInserter to
358// emit control flow. An alternative to this is to mark i8 SELECT as Promote,
359// however that requires promoting the operands, and can induce additional
360// i8 register pressure. Note that CMOV_GR8 is conservatively considered to
361// clobber EFLAGS, because if one of the operands is zero, the expansion
362// could involve an xor.
363let usesCustomInserter = 1, Constraints = "", Defs = [EFLAGS] in {
364def CMOV_GR8 : I<0, Pseudo,
365 (outs GR8:$dst), (ins GR8:$src1, GR8:$src2, i8imm:$cond),
366 "#CMOV_GR8 PSEUDO!",
367 [(set GR8:$dst, (X86cmov GR8:$src1, GR8:$src2,
368 imm:$cond, EFLAGS))]>;
369
370let Predicates = [NoCMov] in {
371def CMOV_GR32 : I<0, Pseudo,
372 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2, i8imm:$cond),
373 "#CMOV_GR32* PSEUDO!",
374 [(set GR32:$dst,
375 (X86cmov GR32:$src1, GR32:$src2, imm:$cond, EFLAGS))]>;
376def CMOV_GR16 : I<0, Pseudo,
377 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2, i8imm:$cond),
378 "#CMOV_GR16* PSEUDO!",
379 [(set GR16:$dst,
380 (X86cmov GR16:$src1, GR16:$src2, imm:$cond, EFLAGS))]>;
381def CMOV_RFP32 : I<0, Pseudo,
382 (outs RFP32:$dst),
383 (ins RFP32:$src1, RFP32:$src2, i8imm:$cond),
384 "#CMOV_RFP32 PSEUDO!",
385 [(set RFP32:$dst,
386 (X86cmov RFP32:$src1, RFP32:$src2, imm:$cond,
387 EFLAGS))]>;
388def CMOV_RFP64 : I<0, Pseudo,
389 (outs RFP64:$dst),
390 (ins RFP64:$src1, RFP64:$src2, i8imm:$cond),
391 "#CMOV_RFP64 PSEUDO!",
392 [(set RFP64:$dst,
393 (X86cmov RFP64:$src1, RFP64:$src2, imm:$cond,
394 EFLAGS))]>;
395def CMOV_RFP80 : I<0, Pseudo,
396 (outs RFP80:$dst),
397 (ins RFP80:$src1, RFP80:$src2, i8imm:$cond),
398 "#CMOV_RFP80 PSEUDO!",
399 [(set RFP80:$dst,
400 (X86cmov RFP80:$src1, RFP80:$src2, imm:$cond,
401 EFLAGS))]>;
402} // Predicates = [NoCMov]
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000403} // UsesCustomInserter = 1, Constraints = "", Defs = [EFLAGS]
Chris Lattner6dbbff92010-10-05 23:09:10 +0000404} // Uses = [EFLAGS]
405
406} // Constraints = "$src1 = $dst" in
407
408
Chris Lattner87be16a2010-10-05 06:04:14 +0000409//===----------------------------------------------------------------------===//
Chris Lattner010496c2010-10-05 06:22:35 +0000410// Atomic Instruction Pseudo Instructions
411//===----------------------------------------------------------------------===//
412
413// Atomic exchange, and, or, xor
414let Constraints = "$val = $dst", Defs = [EFLAGS],
415 usesCustomInserter = 1 in {
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000416
Chris Lattner010496c2010-10-05 06:22:35 +0000417def ATOMAND8 : I<0, Pseudo, (outs GR8:$dst),(ins i8mem:$ptr, GR8:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000418 "#ATOMAND8 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000419 [(set GR8:$dst, (atomic_load_and_8 addr:$ptr, GR8:$val))]>;
420def ATOMOR8 : I<0, Pseudo, (outs GR8:$dst),(ins i8mem:$ptr, GR8:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000421 "#ATOMOR8 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000422 [(set GR8:$dst, (atomic_load_or_8 addr:$ptr, GR8:$val))]>;
423def ATOMXOR8 : I<0, Pseudo,(outs GR8:$dst),(ins i8mem:$ptr, GR8:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000424 "#ATOMXOR8 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000425 [(set GR8:$dst, (atomic_load_xor_8 addr:$ptr, GR8:$val))]>;
426def ATOMNAND8 : I<0, Pseudo,(outs GR8:$dst),(ins i8mem:$ptr, GR8:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000427 "#ATOMNAND8 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000428 [(set GR8:$dst, (atomic_load_nand_8 addr:$ptr, GR8:$val))]>;
429
430def ATOMAND16 : I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000431 "#ATOMAND16 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000432 [(set GR16:$dst, (atomic_load_and_16 addr:$ptr, GR16:$val))]>;
433def ATOMOR16 : I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000434 "#ATOMOR16 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000435 [(set GR16:$dst, (atomic_load_or_16 addr:$ptr, GR16:$val))]>;
436def ATOMXOR16 : I<0, Pseudo,(outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000437 "#ATOMXOR16 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000438 [(set GR16:$dst, (atomic_load_xor_16 addr:$ptr, GR16:$val))]>;
439def ATOMNAND16 : I<0, Pseudo,(outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000440 "#ATOMNAND16 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000441 [(set GR16:$dst, (atomic_load_nand_16 addr:$ptr, GR16:$val))]>;
442def ATOMMIN16: I<0, Pseudo, (outs GR16:$dst), (ins i16mem:$ptr, GR16:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000443 "#ATOMMIN16 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000444 [(set GR16:$dst, (atomic_load_min_16 addr:$ptr, GR16:$val))]>;
445def ATOMMAX16: I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000446 "#ATOMMAX16 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000447 [(set GR16:$dst, (atomic_load_max_16 addr:$ptr, GR16:$val))]>;
448def ATOMUMIN16: I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000449 "#ATOMUMIN16 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000450 [(set GR16:$dst, (atomic_load_umin_16 addr:$ptr, GR16:$val))]>;
451def ATOMUMAX16: I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000452 "#ATOMUMAX16 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000453 [(set GR16:$dst, (atomic_load_umax_16 addr:$ptr, GR16:$val))]>;
454
455
456def ATOMAND32 : I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000457 "#ATOMAND32 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000458 [(set GR32:$dst, (atomic_load_and_32 addr:$ptr, GR32:$val))]>;
459def ATOMOR32 : I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000460 "#ATOMOR32 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000461 [(set GR32:$dst, (atomic_load_or_32 addr:$ptr, GR32:$val))]>;
462def ATOMXOR32 : I<0, Pseudo,(outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000463 "#ATOMXOR32 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000464 [(set GR32:$dst, (atomic_load_xor_32 addr:$ptr, GR32:$val))]>;
465def ATOMNAND32 : I<0, Pseudo,(outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000466 "#ATOMNAND32 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000467 [(set GR32:$dst, (atomic_load_nand_32 addr:$ptr, GR32:$val))]>;
468def ATOMMIN32: I<0, Pseudo, (outs GR32:$dst), (ins i32mem:$ptr, GR32:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000469 "#ATOMMIN32 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000470 [(set GR32:$dst, (atomic_load_min_32 addr:$ptr, GR32:$val))]>;
471def ATOMMAX32: I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000472 "#ATOMMAX32 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000473 [(set GR32:$dst, (atomic_load_max_32 addr:$ptr, GR32:$val))]>;
474def ATOMUMIN32: I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000475 "#ATOMUMIN32 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000476 [(set GR32:$dst, (atomic_load_umin_32 addr:$ptr, GR32:$val))]>;
477def ATOMUMAX32: I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000478 "#ATOMUMAX32 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000479 [(set GR32:$dst, (atomic_load_umax_32 addr:$ptr, GR32:$val))]>;
480
481
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000482
Chris Lattner010496c2010-10-05 06:22:35 +0000483def ATOMAND64 : I<0, Pseudo, (outs GR64:$dst),(ins i64mem:$ptr, GR64:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000484 "#ATOMAND64 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000485 [(set GR64:$dst, (atomic_load_and_64 addr:$ptr, GR64:$val))]>;
486def ATOMOR64 : I<0, Pseudo, (outs GR64:$dst),(ins i64mem:$ptr, GR64:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000487 "#ATOMOR64 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000488 [(set GR64:$dst, (atomic_load_or_64 addr:$ptr, GR64:$val))]>;
489def ATOMXOR64 : I<0, Pseudo,(outs GR64:$dst),(ins i64mem:$ptr, GR64:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000490 "#ATOMXOR64 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000491 [(set GR64:$dst, (atomic_load_xor_64 addr:$ptr, GR64:$val))]>;
492def ATOMNAND64 : I<0, Pseudo,(outs GR64:$dst),(ins i64mem:$ptr, GR64:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000493 "#ATOMNAND64 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000494 [(set GR64:$dst, (atomic_load_nand_64 addr:$ptr, GR64:$val))]>;
495def ATOMMIN64: I<0, Pseudo, (outs GR64:$dst), (ins i64mem:$ptr, GR64:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000496 "#ATOMMIN64 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000497 [(set GR64:$dst, (atomic_load_min_64 addr:$ptr, GR64:$val))]>;
498def ATOMMAX64: I<0, Pseudo, (outs GR64:$dst),(ins i64mem:$ptr, GR64:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000499 "#ATOMMAX64 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000500 [(set GR64:$dst, (atomic_load_max_64 addr:$ptr, GR64:$val))]>;
501def ATOMUMIN64: I<0, Pseudo, (outs GR64:$dst),(ins i64mem:$ptr, GR64:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000502 "#ATOMUMIN64 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000503 [(set GR64:$dst, (atomic_load_umin_64 addr:$ptr, GR64:$val))]>;
504def ATOMUMAX64: I<0, Pseudo, (outs GR64:$dst),(ins i64mem:$ptr, GR64:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000505 "#ATOMUMAX64 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000506 [(set GR64:$dst, (atomic_load_umax_64 addr:$ptr, GR64:$val))]>;
507}
508
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000509let Constraints = "$val1 = $dst1, $val2 = $dst2",
Chris Lattner010496c2010-10-05 06:22:35 +0000510 Defs = [EFLAGS, EAX, EBX, ECX, EDX],
511 Uses = [EAX, EBX, ECX, EDX],
512 mayLoad = 1, mayStore = 1,
513 usesCustomInserter = 1 in {
514def ATOMAND6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
515 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
516 "#ATOMAND6432 PSEUDO!", []>;
517def ATOMOR6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
518 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
519 "#ATOMOR6432 PSEUDO!", []>;
520def ATOMXOR6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
521 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
522 "#ATOMXOR6432 PSEUDO!", []>;
523def ATOMNAND6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
524 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
525 "#ATOMNAND6432 PSEUDO!", []>;
526def ATOMADD6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
527 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
528 "#ATOMADD6432 PSEUDO!", []>;
529def ATOMSUB6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
530 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
531 "#ATOMSUB6432 PSEUDO!", []>;
532def ATOMSWAP6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
533 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
534 "#ATOMSWAP6432 PSEUDO!", []>;
535}
536
537//===----------------------------------------------------------------------===//
538// Normal-Instructions-With-Lock-Prefix Pseudo Instructions
539//===----------------------------------------------------------------------===//
540
541// FIXME: Use normal instructions and add lock prefix dynamically.
542
543// Memory barriers
544
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000545// TODO: Get this to fold the constant into the instruction.
Chris Lattner4d1189f2010-11-01 00:46:16 +0000546let isCodeGenOnly = 1 in
Chris Lattner010496c2010-10-05 06:22:35 +0000547def OR32mrLocked : I<0x09, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$zero),
548 "lock\n\t"
549 "or{l}\t{$zero, $dst|$dst, $zero}",
550 []>, Requires<[In32BitMode]>, LOCK;
551
552let hasSideEffects = 1 in
553def Int_MemBarrier : I<0, Pseudo, (outs), (ins),
554 "#MEMBARRIER",
Eli Friedman84e7f7e2011-07-27 19:43:50 +0000555 [(X86MemBarrier)]>;
Chris Lattner010496c2010-10-05 06:22:35 +0000556
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000557// TODO: Get this to fold the constant into the instruction.
Chris Lattner4d1189f2010-11-01 00:46:16 +0000558let hasSideEffects = 1, Defs = [ESP], isCodeGenOnly = 1 in
Chris Lattner010496c2010-10-05 06:22:35 +0000559def Int_MemBarrierNoSSE64 : RI<0x09, MRM1r, (outs), (ins GR64:$zero),
560 "lock\n\t"
561 "or{q}\t{$zero, (%rsp)|(%rsp), $zero}",
562 [(X86MemBarrierNoSSE GR64:$zero)]>,
563 Requires<[In64BitMode]>, LOCK;
564
565
Eric Christopher988397d2011-05-10 18:36:16 +0000566// RegOpc corresponds to the mr version of the instruction
567// ImmOpc corresponds to the mi version of the instruction
568// ImmOpc8 corresponds to the mi8 version of the instruction
569// ImmMod corresponds to the instruction format of the mi and mi8 versions
570multiclass LOCK_ArithBinOp<bits<8> RegOpc, bits<8> ImmOpc, bits<8> ImmOpc8,
571 Format ImmMod, string mnemonic> {
572let Defs = [EFLAGS], mayLoad = 1, mayStore = 1, isCodeGenOnly = 1 in {
573
574def #NAME#8mr : I<{RegOpc{7}, RegOpc{6}, RegOpc{5}, RegOpc{4},
575 RegOpc{3}, RegOpc{2}, RegOpc{1}, 0 },
576 MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src2),
577 !strconcat("lock\n\t", mnemonic, "{b}\t",
578 "{$src2, $dst|$dst, $src2}"),
579 []>, LOCK;
580def #NAME#16mr : I<{RegOpc{7}, RegOpc{6}, RegOpc{5}, RegOpc{4},
581 RegOpc{3}, RegOpc{2}, RegOpc{1}, 1 },
582 MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
583 !strconcat("lock\n\t", mnemonic, "{w}\t",
584 "{$src2, $dst|$dst, $src2}"),
585 []>, OpSize, LOCK;
586def #NAME#32mr : I<{RegOpc{7}, RegOpc{6}, RegOpc{5}, RegOpc{4},
587 RegOpc{3}, RegOpc{2}, RegOpc{1}, 1 },
588 MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
589 !strconcat("lock\n\t", mnemonic, "{l}\t",
590 "{$src2, $dst|$dst, $src2}"),
591 []>, LOCK;
592def #NAME#64mr : RI<{RegOpc{7}, RegOpc{6}, RegOpc{5}, RegOpc{4},
593 RegOpc{3}, RegOpc{2}, RegOpc{1}, 1 },
594 MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
595 !strconcat("lock\n\t", mnemonic, "{q}\t",
596 "{$src2, $dst|$dst, $src2}"),
597 []>, LOCK;
598
599def #NAME#8mi : Ii8<{ImmOpc{7}, ImmOpc{6}, ImmOpc{5}, ImmOpc{4},
600 ImmOpc{3}, ImmOpc{2}, ImmOpc{1}, 0 },
601 ImmMod, (outs), (ins i8mem :$dst, i8imm :$src2),
602 !strconcat("lock\n\t", mnemonic, "{b}\t",
Eric Christopherb38fe4b2011-05-10 23:57:45 +0000603 "{$src2, $dst|$dst, $src2}"),
Eric Christopher988397d2011-05-10 18:36:16 +0000604 []>, LOCK;
605
606def #NAME#16mi : Ii16<{ImmOpc{7}, ImmOpc{6}, ImmOpc{5}, ImmOpc{4},
607 ImmOpc{3}, ImmOpc{2}, ImmOpc{1}, 1 },
608 ImmMod, (outs), (ins i16mem :$dst, i16imm :$src2),
609 !strconcat("lock\n\t", mnemonic, "{w}\t",
610 "{$src2, $dst|$dst, $src2}"),
611 []>, LOCK;
612
613def #NAME#32mi : Ii32<{ImmOpc{7}, ImmOpc{6}, ImmOpc{5}, ImmOpc{4},
614 ImmOpc{3}, ImmOpc{2}, ImmOpc{1}, 1 },
615 ImmMod, (outs), (ins i32mem :$dst, i32imm :$src2),
616 !strconcat("lock\n\t", mnemonic, "{l}\t",
617 "{$src2, $dst|$dst, $src2}"),
618 []>, LOCK;
619
620def #NAME#64mi32 : RIi32<{ImmOpc{7}, ImmOpc{6}, ImmOpc{5}, ImmOpc{4},
621 ImmOpc{3}, ImmOpc{2}, ImmOpc{1}, 1 },
622 ImmMod, (outs), (ins i64mem :$dst, i64i32imm :$src2),
623 !strconcat("lock\n\t", mnemonic, "{q}\t",
624 "{$src2, $dst|$dst, $src2}"),
625 []>, LOCK;
626
627def #NAME#16mi8 : Ii8<{ImmOpc8{7}, ImmOpc8{6}, ImmOpc8{5}, ImmOpc8{4},
628 ImmOpc8{3}, ImmOpc8{2}, ImmOpc8{1}, 1 },
629 ImmMod, (outs), (ins i16mem :$dst, i16i8imm :$src2),
630 !strconcat("lock\n\t", mnemonic, "{w}\t",
631 "{$src2, $dst|$dst, $src2}"),
632 []>, LOCK;
633def #NAME#32mi8 : Ii8<{ImmOpc8{7}, ImmOpc8{6}, ImmOpc8{5}, ImmOpc8{4},
634 ImmOpc8{3}, ImmOpc8{2}, ImmOpc8{1}, 1 },
635 ImmMod, (outs), (ins i32mem :$dst, i32i8imm :$src2),
636 !strconcat("lock\n\t", mnemonic, "{l}\t",
637 "{$src2, $dst|$dst, $src2}"),
638 []>, LOCK;
639def #NAME#64mi8 : RIi8<{ImmOpc8{7}, ImmOpc8{6}, ImmOpc8{5}, ImmOpc8{4},
640 ImmOpc8{3}, ImmOpc8{2}, ImmOpc8{1}, 1 },
641 ImmMod, (outs), (ins i64mem :$dst, i64i8imm :$src2),
642 !strconcat("lock\n\t", mnemonic, "{q}\t",
643 "{$src2, $dst|$dst, $src2}"),
644 []>, LOCK;
645
646}
647
648}
649
650defm LOCK_ADD : LOCK_ArithBinOp<0x00, 0x80, 0x83, MRM0m, "add">;
651defm LOCK_SUB : LOCK_ArithBinOp<0x28, 0x80, 0x83, MRM5m, "sub">;
Eric Christopherb38fe4b2011-05-10 23:57:45 +0000652defm LOCK_OR : LOCK_ArithBinOp<0x08, 0x80, 0x83, MRM1m, "or">;
Eli Friedmanfc430a62011-08-09 22:17:39 +0000653defm LOCK_AND : LOCK_ArithBinOp<0x20, 0x80, 0x83, MRM4m, "and">;
654defm LOCK_XOR : LOCK_ArithBinOp<0x30, 0x80, 0x83, MRM6m, "xor">;
Eric Christopher988397d2011-05-10 18:36:16 +0000655
Chris Lattner010496c2010-10-05 06:22:35 +0000656// Optimized codegen when the non-memory output is not used.
Chris Lattner4d1189f2010-11-01 00:46:16 +0000657let Defs = [EFLAGS], mayLoad = 1, mayStore = 1, isCodeGenOnly = 1 in {
Chris Lattner010496c2010-10-05 06:22:35 +0000658
659def LOCK_INC8m : I<0xFE, MRM0m, (outs), (ins i8mem :$dst),
660 "lock\n\t"
661 "inc{b}\t$dst", []>, LOCK;
662def LOCK_INC16m : I<0xFF, MRM0m, (outs), (ins i16mem:$dst),
663 "lock\n\t"
664 "inc{w}\t$dst", []>, OpSize, LOCK;
665def LOCK_INC32m : I<0xFF, MRM0m, (outs), (ins i32mem:$dst),
666 "lock\n\t"
667 "inc{l}\t$dst", []>, LOCK;
668def LOCK_INC64m : RI<0xFF, MRM0m, (outs), (ins i64mem:$dst),
669 "lock\n\t"
670 "inc{q}\t$dst", []>, LOCK;
671
672def LOCK_DEC8m : I<0xFE, MRM1m, (outs), (ins i8mem :$dst),
673 "lock\n\t"
674 "dec{b}\t$dst", []>, LOCK;
675def LOCK_DEC16m : I<0xFF, MRM1m, (outs), (ins i16mem:$dst),
676 "lock\n\t"
677 "dec{w}\t$dst", []>, OpSize, LOCK;
678def LOCK_DEC32m : I<0xFF, MRM1m, (outs), (ins i32mem:$dst),
679 "lock\n\t"
680 "dec{l}\t$dst", []>, LOCK;
681def LOCK_DEC64m : RI<0xFF, MRM1m, (outs), (ins i64mem:$dst),
682 "lock\n\t"
683 "dec{q}\t$dst", []>, LOCK;
684}
685
686// Atomic compare and swap.
Chris Lattner4d1189f2010-11-01 00:46:16 +0000687let Defs = [EAX, EDX, EFLAGS], Uses = [EAX, EBX, ECX, EDX],
Eli Friedman43f51ae2011-08-26 21:21:21 +0000688 isCodeGenOnly = 1 in
Chris Lattner010496c2010-10-05 06:22:35 +0000689def LCMPXCHG8B : I<0xC7, MRM1m, (outs), (ins i64mem:$ptr),
690 "lock\n\t"
691 "cmpxchg8b\t$ptr",
692 [(X86cas8 addr:$ptr)]>, TB, LOCK;
Eli Friedman43f51ae2011-08-26 21:21:21 +0000693
694let Defs = [RAX, RDX, EFLAGS], Uses = [RAX, RBX, RCX, RDX],
695 isCodeGenOnly = 1 in
696def LCMPXCHG16B : RI<0xC7, MRM1m, (outs), (ins i128mem:$ptr),
697 "lock\n\t"
698 "cmpxchg16b\t$ptr",
699 [(X86cas16 addr:$ptr)]>, TB, LOCK,
700 Requires<[HasCmpxchg16b]>;
701
Chris Lattner4d1189f2010-11-01 00:46:16 +0000702let Defs = [AL, EFLAGS], Uses = [AL], isCodeGenOnly = 1 in {
Chris Lattner010496c2010-10-05 06:22:35 +0000703def LCMPXCHG8 : I<0xB0, MRMDestMem, (outs), (ins i8mem:$ptr, GR8:$swap),
704 "lock\n\t"
705 "cmpxchg{b}\t{$swap, $ptr|$ptr, $swap}",
706 [(X86cas addr:$ptr, GR8:$swap, 1)]>, TB, LOCK;
707}
708
Chris Lattner4d1189f2010-11-01 00:46:16 +0000709let Defs = [AX, EFLAGS], Uses = [AX], isCodeGenOnly = 1 in {
Chris Lattner010496c2010-10-05 06:22:35 +0000710def LCMPXCHG16 : I<0xB1, MRMDestMem, (outs), (ins i16mem:$ptr, GR16:$swap),
711 "lock\n\t"
712 "cmpxchg{w}\t{$swap, $ptr|$ptr, $swap}",
713 [(X86cas addr:$ptr, GR16:$swap, 2)]>, TB, OpSize, LOCK;
714}
715
Chris Lattner4d1189f2010-11-01 00:46:16 +0000716let Defs = [EAX, EFLAGS], Uses = [EAX], isCodeGenOnly = 1 in {
Chris Lattner010496c2010-10-05 06:22:35 +0000717def LCMPXCHG32 : I<0xB1, MRMDestMem, (outs), (ins i32mem:$ptr, GR32:$swap),
718 "lock\n\t"
719 "cmpxchg{l}\t{$swap, $ptr|$ptr, $swap}",
720 [(X86cas addr:$ptr, GR32:$swap, 4)]>, TB, LOCK;
721}
722
Chris Lattner4d1189f2010-11-01 00:46:16 +0000723let Defs = [RAX, EFLAGS], Uses = [RAX], isCodeGenOnly = 1 in {
Chris Lattner010496c2010-10-05 06:22:35 +0000724def LCMPXCHG64 : RI<0xB1, MRMDestMem, (outs), (ins i64mem:$ptr, GR64:$swap),
725 "lock\n\t"
726 "cmpxchgq\t$swap,$ptr",
727 [(X86cas addr:$ptr, GR64:$swap, 8)]>, TB, LOCK;
728}
729
730// Atomic exchange and add
Chris Lattner4d1189f2010-11-01 00:46:16 +0000731let Constraints = "$val = $dst", Defs = [EFLAGS], isCodeGenOnly = 1 in {
Chris Lattner010496c2010-10-05 06:22:35 +0000732def LXADD8 : I<0xC0, MRMSrcMem, (outs GR8:$dst), (ins GR8:$val, i8mem:$ptr),
733 "lock\n\t"
734 "xadd{b}\t{$val, $ptr|$ptr, $val}",
735 [(set GR8:$dst, (atomic_load_add_8 addr:$ptr, GR8:$val))]>,
736 TB, LOCK;
737def LXADD16 : I<0xC1, MRMSrcMem, (outs GR16:$dst), (ins GR16:$val, i16mem:$ptr),
738 "lock\n\t"
739 "xadd{w}\t{$val, $ptr|$ptr, $val}",
740 [(set GR16:$dst, (atomic_load_add_16 addr:$ptr, GR16:$val))]>,
741 TB, OpSize, LOCK;
742def LXADD32 : I<0xC1, MRMSrcMem, (outs GR32:$dst), (ins GR32:$val, i32mem:$ptr),
743 "lock\n\t"
744 "xadd{l}\t{$val, $ptr|$ptr, $val}",
745 [(set GR32:$dst, (atomic_load_add_32 addr:$ptr, GR32:$val))]>,
746 TB, LOCK;
747def LXADD64 : RI<0xC1, MRMSrcMem, (outs GR64:$dst), (ins GR64:$val,i64mem:$ptr),
748 "lock\n\t"
749 "xadd\t$val, $ptr",
750 [(set GR64:$dst, (atomic_load_add_64 addr:$ptr, GR64:$val))]>,
751 TB, LOCK;
752}
753
Chris Lattner5673e1d2010-10-05 06:41:40 +0000754//===----------------------------------------------------------------------===//
755// Conditional Move Pseudo Instructions.
756//===----------------------------------------------------------------------===//
757
758
759// CMOV* - Used to implement the SSE SELECT DAG operation. Expanded after
760// instruction selection into a branch sequence.
761let Uses = [EFLAGS], usesCustomInserter = 1 in {
762 def CMOV_FR32 : I<0, Pseudo,
763 (outs FR32:$dst), (ins FR32:$t, FR32:$f, i8imm:$cond),
764 "#CMOV_FR32 PSEUDO!",
765 [(set FR32:$dst, (X86cmov FR32:$t, FR32:$f, imm:$cond,
766 EFLAGS))]>;
767 def CMOV_FR64 : I<0, Pseudo,
768 (outs FR64:$dst), (ins FR64:$t, FR64:$f, i8imm:$cond),
769 "#CMOV_FR64 PSEUDO!",
770 [(set FR64:$dst, (X86cmov FR64:$t, FR64:$f, imm:$cond,
771 EFLAGS))]>;
772 def CMOV_V4F32 : I<0, Pseudo,
773 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
774 "#CMOV_V4F32 PSEUDO!",
775 [(set VR128:$dst,
776 (v4f32 (X86cmov VR128:$t, VR128:$f, imm:$cond,
777 EFLAGS)))]>;
778 def CMOV_V2F64 : I<0, Pseudo,
779 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
780 "#CMOV_V2F64 PSEUDO!",
781 [(set VR128:$dst,
782 (v2f64 (X86cmov VR128:$t, VR128:$f, imm:$cond,
783 EFLAGS)))]>;
784 def CMOV_V2I64 : I<0, Pseudo,
785 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
786 "#CMOV_V2I64 PSEUDO!",
787 [(set VR128:$dst,
788 (v2i64 (X86cmov VR128:$t, VR128:$f, imm:$cond,
789 EFLAGS)))]>;
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +0000790 def CMOV_V8F32 : I<0, Pseudo,
791 (outs VR256:$dst), (ins VR256:$t, VR256:$f, i8imm:$cond),
792 "#CMOV_V8F32 PSEUDO!",
793 [(set VR256:$dst,
794 (v8f32 (X86cmov VR256:$t, VR256:$f, imm:$cond,
795 EFLAGS)))]>;
796 def CMOV_V4F64 : I<0, Pseudo,
797 (outs VR256:$dst), (ins VR256:$t, VR256:$f, i8imm:$cond),
798 "#CMOV_V4F64 PSEUDO!",
799 [(set VR256:$dst,
800 (v4f64 (X86cmov VR256:$t, VR256:$f, imm:$cond,
801 EFLAGS)))]>;
802 def CMOV_V4I64 : I<0, Pseudo,
803 (outs VR256:$dst), (ins VR256:$t, VR256:$f, i8imm:$cond),
804 "#CMOV_V4I64 PSEUDO!",
805 [(set VR256:$dst,
806 (v4i64 (X86cmov VR256:$t, VR256:$f, imm:$cond,
807 EFLAGS)))]>;
Chris Lattner5673e1d2010-10-05 06:41:40 +0000808}
809
Chris Lattner010496c2010-10-05 06:22:35 +0000810
811//===----------------------------------------------------------------------===//
812// DAG Pattern Matching Rules
Chris Lattner87be16a2010-10-05 06:04:14 +0000813//===----------------------------------------------------------------------===//
814
815// ConstantPool GlobalAddress, ExternalSymbol, and JumpTable
816def : Pat<(i32 (X86Wrapper tconstpool :$dst)), (MOV32ri tconstpool :$dst)>;
817def : Pat<(i32 (X86Wrapper tjumptable :$dst)), (MOV32ri tjumptable :$dst)>;
818def : Pat<(i32 (X86Wrapper tglobaltlsaddr:$dst)),(MOV32ri tglobaltlsaddr:$dst)>;
819def : Pat<(i32 (X86Wrapper tglobaladdr :$dst)), (MOV32ri tglobaladdr :$dst)>;
820def : Pat<(i32 (X86Wrapper texternalsym:$dst)), (MOV32ri texternalsym:$dst)>;
821def : Pat<(i32 (X86Wrapper tblockaddress:$dst)), (MOV32ri tblockaddress:$dst)>;
822
823def : Pat<(add GR32:$src1, (X86Wrapper tconstpool:$src2)),
824 (ADD32ri GR32:$src1, tconstpool:$src2)>;
825def : Pat<(add GR32:$src1, (X86Wrapper tjumptable:$src2)),
826 (ADD32ri GR32:$src1, tjumptable:$src2)>;
827def : Pat<(add GR32:$src1, (X86Wrapper tglobaladdr :$src2)),
828 (ADD32ri GR32:$src1, tglobaladdr:$src2)>;
829def : Pat<(add GR32:$src1, (X86Wrapper texternalsym:$src2)),
830 (ADD32ri GR32:$src1, texternalsym:$src2)>;
831def : Pat<(add GR32:$src1, (X86Wrapper tblockaddress:$src2)),
832 (ADD32ri GR32:$src1, tblockaddress:$src2)>;
833
834def : Pat<(store (i32 (X86Wrapper tglobaladdr:$src)), addr:$dst),
835 (MOV32mi addr:$dst, tglobaladdr:$src)>;
836def : Pat<(store (i32 (X86Wrapper texternalsym:$src)), addr:$dst),
837 (MOV32mi addr:$dst, texternalsym:$src)>;
838def : Pat<(store (i32 (X86Wrapper tblockaddress:$src)), addr:$dst),
839 (MOV32mi addr:$dst, tblockaddress:$src)>;
840
841
842
843// ConstantPool GlobalAddress, ExternalSymbol, and JumpTable when not in small
844// code model mode, should use 'movabs'. FIXME: This is really a hack, the
845// 'movabs' predicate should handle this sort of thing.
846def : Pat<(i64 (X86Wrapper tconstpool :$dst)),
847 (MOV64ri tconstpool :$dst)>, Requires<[FarData]>;
848def : Pat<(i64 (X86Wrapper tjumptable :$dst)),
849 (MOV64ri tjumptable :$dst)>, Requires<[FarData]>;
850def : Pat<(i64 (X86Wrapper tglobaladdr :$dst)),
851 (MOV64ri tglobaladdr :$dst)>, Requires<[FarData]>;
852def : Pat<(i64 (X86Wrapper texternalsym:$dst)),
853 (MOV64ri texternalsym:$dst)>, Requires<[FarData]>;
854def : Pat<(i64 (X86Wrapper tblockaddress:$dst)),
855 (MOV64ri tblockaddress:$dst)>, Requires<[FarData]>;
856
857// In static codegen with small code model, we can get the address of a label
858// into a register with 'movl'. FIXME: This is a hack, the 'imm' predicate of
859// the MOV64ri64i32 should accept these.
860def : Pat<(i64 (X86Wrapper tconstpool :$dst)),
861 (MOV64ri64i32 tconstpool :$dst)>, Requires<[SmallCode]>;
862def : Pat<(i64 (X86Wrapper tjumptable :$dst)),
863 (MOV64ri64i32 tjumptable :$dst)>, Requires<[SmallCode]>;
864def : Pat<(i64 (X86Wrapper tglobaladdr :$dst)),
865 (MOV64ri64i32 tglobaladdr :$dst)>, Requires<[SmallCode]>;
866def : Pat<(i64 (X86Wrapper texternalsym:$dst)),
867 (MOV64ri64i32 texternalsym:$dst)>, Requires<[SmallCode]>;
868def : Pat<(i64 (X86Wrapper tblockaddress:$dst)),
869 (MOV64ri64i32 tblockaddress:$dst)>, Requires<[SmallCode]>;
870
871// In kernel code model, we can get the address of a label
872// into a register with 'movq'. FIXME: This is a hack, the 'imm' predicate of
873// the MOV64ri32 should accept these.
874def : Pat<(i64 (X86Wrapper tconstpool :$dst)),
875 (MOV64ri32 tconstpool :$dst)>, Requires<[KernelCode]>;
876def : Pat<(i64 (X86Wrapper tjumptable :$dst)),
877 (MOV64ri32 tjumptable :$dst)>, Requires<[KernelCode]>;
878def : Pat<(i64 (X86Wrapper tglobaladdr :$dst)),
879 (MOV64ri32 tglobaladdr :$dst)>, Requires<[KernelCode]>;
880def : Pat<(i64 (X86Wrapper texternalsym:$dst)),
881 (MOV64ri32 texternalsym:$dst)>, Requires<[KernelCode]>;
882def : Pat<(i64 (X86Wrapper tblockaddress:$dst)),
883 (MOV64ri32 tblockaddress:$dst)>, Requires<[KernelCode]>;
884
885// If we have small model and -static mode, it is safe to store global addresses
886// directly as immediates. FIXME: This is really a hack, the 'imm' predicate
887// for MOV64mi32 should handle this sort of thing.
888def : Pat<(store (i64 (X86Wrapper tconstpool:$src)), addr:$dst),
889 (MOV64mi32 addr:$dst, tconstpool:$src)>,
890 Requires<[NearData, IsStatic]>;
891def : Pat<(store (i64 (X86Wrapper tjumptable:$src)), addr:$dst),
892 (MOV64mi32 addr:$dst, tjumptable:$src)>,
893 Requires<[NearData, IsStatic]>;
894def : Pat<(store (i64 (X86Wrapper tglobaladdr:$src)), addr:$dst),
895 (MOV64mi32 addr:$dst, tglobaladdr:$src)>,
896 Requires<[NearData, IsStatic]>;
897def : Pat<(store (i64 (X86Wrapper texternalsym:$src)), addr:$dst),
898 (MOV64mi32 addr:$dst, texternalsym:$src)>,
899 Requires<[NearData, IsStatic]>;
900def : Pat<(store (i64 (X86Wrapper tblockaddress:$src)), addr:$dst),
901 (MOV64mi32 addr:$dst, tblockaddress:$src)>,
902 Requires<[NearData, IsStatic]>;
903
904
905
906// Calls
907
908// tls has some funny stuff here...
909// This corresponds to movabs $foo@tpoff, %rax
910def : Pat<(i64 (X86Wrapper tglobaltlsaddr :$dst)),
911 (MOV64ri tglobaltlsaddr :$dst)>;
912// This corresponds to add $foo@tpoff, %rax
913def : Pat<(add GR64:$src1, (X86Wrapper tglobaltlsaddr :$dst)),
914 (ADD64ri32 GR64:$src1, tglobaltlsaddr :$dst)>;
915// This corresponds to mov foo@tpoff(%rbx), %eax
916def : Pat<(load (i64 (X86Wrapper tglobaltlsaddr :$dst))),
917 (MOV64rm tglobaltlsaddr :$dst)>;
918
919
920// Direct PC relative function call for small code model. 32-bit displacement
921// sign extended to 64-bit.
922def : Pat<(X86call (i64 tglobaladdr:$dst)),
923 (CALL64pcrel32 tglobaladdr:$dst)>, Requires<[NotWin64]>;
924def : Pat<(X86call (i64 texternalsym:$dst)),
925 (CALL64pcrel32 texternalsym:$dst)>, Requires<[NotWin64]>;
926
927def : Pat<(X86call (i64 tglobaladdr:$dst)),
928 (WINCALL64pcrel32 tglobaladdr:$dst)>, Requires<[IsWin64]>;
929def : Pat<(X86call (i64 texternalsym:$dst)),
930 (WINCALL64pcrel32 texternalsym:$dst)>, Requires<[IsWin64]>;
931
932// tailcall stuff
933def : Pat<(X86tcret GR32_TC:$dst, imm:$off),
934 (TCRETURNri GR32_TC:$dst, imm:$off)>,
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000935 Requires<[In32BitMode]>;
Chris Lattner87be16a2010-10-05 06:04:14 +0000936
937// FIXME: This is disabled for 32-bit PIC mode because the global base
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000938// register which is part of the address mode may be assigned a
Chris Lattner87be16a2010-10-05 06:04:14 +0000939// callee-saved register.
940def : Pat<(X86tcret (load addr:$dst), imm:$off),
941 (TCRETURNmi addr:$dst, imm:$off)>,
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000942 Requires<[In32BitMode, IsNotPIC]>;
Chris Lattner87be16a2010-10-05 06:04:14 +0000943
944def : Pat<(X86tcret (i32 tglobaladdr:$dst), imm:$off),
945 (TCRETURNdi texternalsym:$dst, imm:$off)>,
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000946 Requires<[In32BitMode]>;
Chris Lattner87be16a2010-10-05 06:04:14 +0000947
948def : Pat<(X86tcret (i32 texternalsym:$dst), imm:$off),
949 (TCRETURNdi texternalsym:$dst, imm:$off)>,
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000950 Requires<[In32BitMode]>;
Chris Lattner87be16a2010-10-05 06:04:14 +0000951
NAKAMURA Takumi7754f852011-01-26 02:04:09 +0000952def : Pat<(X86tcret ptr_rc_tailcall:$dst, imm:$off),
953 (TCRETURNri64 ptr_rc_tailcall:$dst, imm:$off)>,
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000954 Requires<[In64BitMode]>;
Chris Lattner87be16a2010-10-05 06:04:14 +0000955
956def : Pat<(X86tcret (load addr:$dst), imm:$off),
957 (TCRETURNmi64 addr:$dst, imm:$off)>,
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000958 Requires<[In64BitMode]>;
Chris Lattner87be16a2010-10-05 06:04:14 +0000959
960def : Pat<(X86tcret (i64 tglobaladdr:$dst), imm:$off),
961 (TCRETURNdi64 tglobaladdr:$dst, imm:$off)>,
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000962 Requires<[In64BitMode]>;
Chris Lattner87be16a2010-10-05 06:04:14 +0000963
964def : Pat<(X86tcret (i64 texternalsym:$dst), imm:$off),
965 (TCRETURNdi64 texternalsym:$dst, imm:$off)>,
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000966 Requires<[In64BitMode]>;
Chris Lattner87be16a2010-10-05 06:04:14 +0000967
968// Normal calls, with various flavors of addresses.
969def : Pat<(X86call (i32 tglobaladdr:$dst)),
970 (CALLpcrel32 tglobaladdr:$dst)>;
971def : Pat<(X86call (i32 texternalsym:$dst)),
972 (CALLpcrel32 texternalsym:$dst)>;
973def : Pat<(X86call (i32 imm:$dst)),
974 (CALLpcrel32 imm:$dst)>, Requires<[CallImmAddr]>;
975
Chris Lattner87be16a2010-10-05 06:04:14 +0000976// Comparisons.
977
978// TEST R,R is smaller than CMP R,0
979def : Pat<(X86cmp GR8:$src1, 0),
980 (TEST8rr GR8:$src1, GR8:$src1)>;
981def : Pat<(X86cmp GR16:$src1, 0),
982 (TEST16rr GR16:$src1, GR16:$src1)>;
983def : Pat<(X86cmp GR32:$src1, 0),
984 (TEST32rr GR32:$src1, GR32:$src1)>;
985def : Pat<(X86cmp GR64:$src1, 0),
986 (TEST64rr GR64:$src1, GR64:$src1)>;
987
988// Conditional moves with folded loads with operands swapped and conditions
989// inverted.
Chris Lattner286997c2010-10-05 22:42:54 +0000990multiclass CMOVmr<PatLeaf InvertedCond, Instruction Inst16, Instruction Inst32,
991 Instruction Inst64> {
992 def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, InvertedCond, EFLAGS),
993 (Inst16 GR16:$src2, addr:$src1)>;
994 def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, InvertedCond, EFLAGS),
995 (Inst32 GR32:$src2, addr:$src1)>;
996 def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, InvertedCond, EFLAGS),
997 (Inst64 GR64:$src2, addr:$src1)>;
998}
Chris Lattner87be16a2010-10-05 06:04:14 +0000999
Chris Lattnerdf72eae2010-10-05 22:51:56 +00001000defm : CMOVmr<X86_COND_B , CMOVAE16rm, CMOVAE32rm, CMOVAE64rm>;
1001defm : CMOVmr<X86_COND_AE, CMOVB16rm , CMOVB32rm , CMOVB64rm>;
1002defm : CMOVmr<X86_COND_E , CMOVNE16rm, CMOVNE32rm, CMOVNE64rm>;
1003defm : CMOVmr<X86_COND_NE, CMOVE16rm , CMOVE32rm , CMOVE64rm>;
1004defm : CMOVmr<X86_COND_BE, CMOVA16rm , CMOVA32rm , CMOVA64rm>;
Chris Lattner25cbf502010-10-05 23:00:14 +00001005defm : CMOVmr<X86_COND_A , CMOVBE16rm, CMOVBE32rm, CMOVBE64rm>;
Chris Lattnerdf72eae2010-10-05 22:51:56 +00001006defm : CMOVmr<X86_COND_L , CMOVGE16rm, CMOVGE32rm, CMOVGE64rm>;
1007defm : CMOVmr<X86_COND_GE, CMOVL16rm , CMOVL32rm , CMOVL64rm>;
1008defm : CMOVmr<X86_COND_LE, CMOVG16rm , CMOVG32rm , CMOVG64rm>;
1009defm : CMOVmr<X86_COND_G , CMOVLE16rm, CMOVLE32rm, CMOVLE64rm>;
1010defm : CMOVmr<X86_COND_P , CMOVNP16rm, CMOVNP32rm, CMOVNP64rm>;
1011defm : CMOVmr<X86_COND_NP, CMOVP16rm , CMOVP32rm , CMOVP64rm>;
1012defm : CMOVmr<X86_COND_S , CMOVNS16rm, CMOVNS32rm, CMOVNS64rm>;
1013defm : CMOVmr<X86_COND_NS, CMOVS16rm , CMOVS32rm , CMOVS64rm>;
1014defm : CMOVmr<X86_COND_O , CMOVNO16rm, CMOVNO32rm, CMOVNO64rm>;
1015defm : CMOVmr<X86_COND_NO, CMOVO16rm , CMOVO32rm , CMOVO64rm>;
Chris Lattner87be16a2010-10-05 06:04:14 +00001016
1017// zextload bool -> zextload byte
1018def : Pat<(zextloadi8i1 addr:$src), (MOV8rm addr:$src)>;
1019def : Pat<(zextloadi16i1 addr:$src), (MOVZX16rm8 addr:$src)>;
1020def : Pat<(zextloadi32i1 addr:$src), (MOVZX32rm8 addr:$src)>;
1021def : Pat<(zextloadi64i1 addr:$src), (MOVZX64rm8 addr:$src)>;
1022
1023// extload bool -> extload byte
Michael J. Spencer6e56b182010-10-20 23:40:27 +00001024// When extloading from 16-bit and smaller memory locations into 64-bit
1025// registers, use zero-extending loads so that the entire 64-bit register is
Chris Lattner87be16a2010-10-05 06:04:14 +00001026// defined, avoiding partial-register updates.
1027
1028def : Pat<(extloadi8i1 addr:$src), (MOV8rm addr:$src)>;
1029def : Pat<(extloadi16i1 addr:$src), (MOVZX16rm8 addr:$src)>;
1030def : Pat<(extloadi32i1 addr:$src), (MOVZX32rm8 addr:$src)>;
1031def : Pat<(extloadi16i8 addr:$src), (MOVZX16rm8 addr:$src)>;
1032def : Pat<(extloadi32i8 addr:$src), (MOVZX32rm8 addr:$src)>;
1033def : Pat<(extloadi32i16 addr:$src), (MOVZX32rm16 addr:$src)>;
1034
1035def : Pat<(extloadi64i1 addr:$src), (MOVZX64rm8 addr:$src)>;
1036def : Pat<(extloadi64i8 addr:$src), (MOVZX64rm8 addr:$src)>;
1037def : Pat<(extloadi64i16 addr:$src), (MOVZX64rm16 addr:$src)>;
1038// For other extloads, use subregs, since the high contents of the register are
1039// defined after an extload.
1040def : Pat<(extloadi64i32 addr:$src),
1041 (SUBREG_TO_REG (i64 0), (MOV32rm addr:$src),
1042 sub_32bit)>;
1043
1044// anyext. Define these to do an explicit zero-extend to
1045// avoid partial-register updates.
Stuart Hastings0e29ed02011-05-20 19:04:40 +00001046def : Pat<(i16 (anyext GR8 :$src)), (EXTRACT_SUBREG
1047 (MOVZX32rr8 GR8 :$src), sub_16bit)>;
Chris Lattner87be16a2010-10-05 06:04:14 +00001048def : Pat<(i32 (anyext GR8 :$src)), (MOVZX32rr8 GR8 :$src)>;
1049
1050// Except for i16 -> i32 since isel expect i16 ops to be promoted to i32.
1051def : Pat<(i32 (anyext GR16:$src)),
1052 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), GR16:$src, sub_16bit)>;
1053
1054def : Pat<(i64 (anyext GR8 :$src)), (MOVZX64rr8 GR8 :$src)>;
1055def : Pat<(i64 (anyext GR16:$src)), (MOVZX64rr16 GR16 :$src)>;
1056def : Pat<(i64 (anyext GR32:$src)),
1057 (SUBREG_TO_REG (i64 0), GR32:$src, sub_32bit)>;
1058
Chris Lattnerd8cc2722010-10-05 06:47:35 +00001059
1060// Any instruction that defines a 32-bit result leaves the high half of the
1061// register. Truncate can be lowered to EXTRACT_SUBREG. CopyFromReg may
1062// be copying from a truncate. And x86's cmov doesn't do anything if the
1063// condition is false. But any other 32-bit operation will zero-extend
1064// up to 64 bits.
1065def def32 : PatLeaf<(i32 GR32:$src), [{
1066 return N->getOpcode() != ISD::TRUNCATE &&
1067 N->getOpcode() != TargetOpcode::EXTRACT_SUBREG &&
1068 N->getOpcode() != ISD::CopyFromReg &&
1069 N->getOpcode() != X86ISD::CMOV;
1070}]>;
1071
1072// In the case of a 32-bit def that is known to implicitly zero-extend,
1073// we can use a SUBREG_TO_REG.
1074def : Pat<(i64 (zext def32:$src)),
1075 (SUBREG_TO_REG (i64 0), GR32:$src, sub_32bit)>;
1076
Chris Lattner87be16a2010-10-05 06:04:14 +00001077//===----------------------------------------------------------------------===//
Chris Lattner99ae6652010-10-08 03:54:52 +00001078// Pattern match OR as ADD
1079//===----------------------------------------------------------------------===//
1080
1081// If safe, we prefer to pattern match OR as ADD at isel time. ADD can be
1082// 3-addressified into an LEA instruction to avoid copies. However, we also
1083// want to finally emit these instructions as an or at the end of the code
1084// generator to make the generated code easier to read. To do this, we select
1085// into "disjoint bits" pseudo ops.
1086
1087// Treat an 'or' node is as an 'add' if the or'ed bits are known to be zero.
1088def or_is_add : PatFrag<(ops node:$lhs, node:$rhs), (or node:$lhs, node:$rhs),[{
1089 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N->getOperand(1)))
1090 return CurDAG->MaskedValueIsZero(N->getOperand(0), CN->getAPIntValue());
1091
1092 unsigned BitWidth = N->getValueType(0).getScalarType().getSizeInBits();
1093 APInt Mask = APInt::getAllOnesValue(BitWidth);
1094 APInt KnownZero0, KnownOne0;
1095 CurDAG->ComputeMaskedBits(N->getOperand(0), Mask, KnownZero0, KnownOne0, 0);
1096 APInt KnownZero1, KnownOne1;
1097 CurDAG->ComputeMaskedBits(N->getOperand(1), Mask, KnownZero1, KnownOne1, 0);
1098 return (~KnownZero0 & ~KnownZero1) == 0;
1099}]>;
1100
1101
1102// (or x1, x2) -> (add x1, x2) if two operands are known not to share bits.
1103let AddedComplexity = 5 in { // Try this before the selecting to OR
1104
Evan Chengf735f2d2010-12-15 22:57:36 +00001105let isConvertibleToThreeAddress = 1,
Chris Lattner99ae6652010-10-08 03:54:52 +00001106 Constraints = "$src1 = $dst", Defs = [EFLAGS] in {
Evan Chengf735f2d2010-12-15 22:57:36 +00001107let isCommutable = 1 in {
Chris Lattner99ae6652010-10-08 03:54:52 +00001108def ADD16rr_DB : I<0, Pseudo, (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
1109 "", // orw/addw REG, REG
1110 [(set GR16:$dst, (or_is_add GR16:$src1, GR16:$src2))]>;
1111def ADD32rr_DB : I<0, Pseudo, (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
1112 "", // orl/addl REG, REG
1113 [(set GR32:$dst, (or_is_add GR32:$src1, GR32:$src2))]>;
1114def ADD64rr_DB : I<0, Pseudo, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
1115 "", // orq/addq REG, REG
1116 [(set GR64:$dst, (or_is_add GR64:$src1, GR64:$src2))]>;
Evan Chengf735f2d2010-12-15 22:57:36 +00001117} // isCommutable
Rafael Espindola6d862802010-10-13 17:14:25 +00001118
1119// NOTE: These are order specific, we want the ri8 forms to be listed
1120// first so that they are slightly preferred to the ri forms.
1121
Chris Lattner15df55d2010-10-08 03:57:25 +00001122def ADD16ri8_DB : I<0, Pseudo,
1123 (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2),
1124 "", // orw/addw REG, imm8
1125 [(set GR16:$dst,(or_is_add GR16:$src1,i16immSExt8:$src2))]>;
Rafael Espindola6d862802010-10-13 17:14:25 +00001126def ADD16ri_DB : I<0, Pseudo, (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2),
1127 "", // orw/addw REG, imm
1128 [(set GR16:$dst, (or_is_add GR16:$src1, imm:$src2))]>;
1129
Chris Lattner15df55d2010-10-08 03:57:25 +00001130def ADD32ri8_DB : I<0, Pseudo,
1131 (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2),
1132 "", // orl/addl REG, imm8
1133 [(set GR32:$dst,(or_is_add GR32:$src1,i32immSExt8:$src2))]>;
Rafael Espindola6d862802010-10-13 17:14:25 +00001134def ADD32ri_DB : I<0, Pseudo, (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2),
1135 "", // orl/addl REG, imm
1136 [(set GR32:$dst, (or_is_add GR32:$src1, imm:$src2))]>;
1137
1138
Chris Lattner15df55d2010-10-08 03:57:25 +00001139def ADD64ri8_DB : I<0, Pseudo,
1140 (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
1141 "", // orq/addq REG, imm8
1142 [(set GR64:$dst, (or_is_add GR64:$src1,
1143 i64immSExt8:$src2))]>;
Rafael Espindola6d862802010-10-13 17:14:25 +00001144def ADD64ri32_DB : I<0, Pseudo,
1145 (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
1146 "", // orq/addq REG, imm
1147 [(set GR64:$dst, (or_is_add GR64:$src1,
1148 i64immSExt32:$src2))]>;
Chris Lattner99ae6652010-10-08 03:54:52 +00001149}
Chris Lattner99ae6652010-10-08 03:54:52 +00001150} // AddedComplexity
1151
1152
1153//===----------------------------------------------------------------------===//
Chris Lattner87be16a2010-10-05 06:04:14 +00001154// Some peepholes
1155//===----------------------------------------------------------------------===//
1156
1157// Odd encoding trick: -128 fits into an 8-bit immediate field while
1158// +128 doesn't, so in this special case use a sub instead of an add.
1159def : Pat<(add GR16:$src1, 128),
1160 (SUB16ri8 GR16:$src1, -128)>;
1161def : Pat<(store (add (loadi16 addr:$dst), 128), addr:$dst),
1162 (SUB16mi8 addr:$dst, -128)>;
1163
1164def : Pat<(add GR32:$src1, 128),
1165 (SUB32ri8 GR32:$src1, -128)>;
1166def : Pat<(store (add (loadi32 addr:$dst), 128), addr:$dst),
1167 (SUB32mi8 addr:$dst, -128)>;
1168
1169def : Pat<(add GR64:$src1, 128),
1170 (SUB64ri8 GR64:$src1, -128)>;
1171def : Pat<(store (add (loadi64 addr:$dst), 128), addr:$dst),
1172 (SUB64mi8 addr:$dst, -128)>;
1173
1174// The same trick applies for 32-bit immediate fields in 64-bit
1175// instructions.
1176def : Pat<(add GR64:$src1, 0x0000000080000000),
1177 (SUB64ri32 GR64:$src1, 0xffffffff80000000)>;
1178def : Pat<(store (add (loadi64 addr:$dst), 0x00000000800000000), addr:$dst),
1179 (SUB64mi32 addr:$dst, 0xffffffff80000000)>;
1180
Rafael Espindoladba81cf2010-10-13 13:31:20 +00001181// To avoid needing to materialize an immediate in a register, use a 32-bit and
1182// with implicit zero-extension instead of a 64-bit and if the immediate has at
1183// least 32 bits of leading zeros. If in addition the last 32 bits can be
1184// represented with a sign extension of a 8 bit constant, use that.
1185
1186def : Pat<(and GR64:$src, i64immZExt32SExt8:$imm),
1187 (SUBREG_TO_REG
1188 (i64 0),
1189 (AND32ri8
1190 (EXTRACT_SUBREG GR64:$src, sub_32bit),
1191 (i32 (GetLo8XForm imm:$imm))),
1192 sub_32bit)>;
1193
Chris Lattner87be16a2010-10-05 06:04:14 +00001194def : Pat<(and GR64:$src, i64immZExt32:$imm),
1195 (SUBREG_TO_REG
1196 (i64 0),
1197 (AND32ri
1198 (EXTRACT_SUBREG GR64:$src, sub_32bit),
1199 (i32 (GetLo32XForm imm:$imm))),
1200 sub_32bit)>;
1201
1202
1203// r & (2^16-1) ==> movz
1204def : Pat<(and GR32:$src1, 0xffff),
1205 (MOVZX32rr16 (EXTRACT_SUBREG GR32:$src1, sub_16bit))>;
1206// r & (2^8-1) ==> movz
1207def : Pat<(and GR32:$src1, 0xff),
Michael J. Spencer6e56b182010-10-20 23:40:27 +00001208 (MOVZX32rr8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS GR32:$src1,
Chris Lattner87be16a2010-10-05 06:04:14 +00001209 GR32_ABCD)),
1210 sub_8bit))>,
1211 Requires<[In32BitMode]>;
1212// r & (2^8-1) ==> movz
1213def : Pat<(and GR16:$src1, 0xff),
Stuart Hastings0e29ed02011-05-20 19:04:40 +00001214 (EXTRACT_SUBREG (MOVZX32rr8 (EXTRACT_SUBREG
1215 (i16 (COPY_TO_REGCLASS GR16:$src1, GR16_ABCD)), sub_8bit)),
1216 sub_16bit)>,
Chris Lattner87be16a2010-10-05 06:04:14 +00001217 Requires<[In32BitMode]>;
1218
1219// r & (2^32-1) ==> movz
1220def : Pat<(and GR64:$src, 0x00000000FFFFFFFF),
1221 (MOVZX64rr32 (EXTRACT_SUBREG GR64:$src, sub_32bit))>;
1222// r & (2^16-1) ==> movz
1223def : Pat<(and GR64:$src, 0xffff),
1224 (MOVZX64rr16 (i16 (EXTRACT_SUBREG GR64:$src, sub_16bit)))>;
1225// r & (2^8-1) ==> movz
1226def : Pat<(and GR64:$src, 0xff),
1227 (MOVZX64rr8 (i8 (EXTRACT_SUBREG GR64:$src, sub_8bit)))>;
1228// r & (2^8-1) ==> movz
1229def : Pat<(and GR32:$src1, 0xff),
1230 (MOVZX32rr8 (EXTRACT_SUBREG GR32:$src1, sub_8bit))>,
1231 Requires<[In64BitMode]>;
1232// r & (2^8-1) ==> movz
1233def : Pat<(and GR16:$src1, 0xff),
Stuart Hastings0e29ed02011-05-20 19:04:40 +00001234 (EXTRACT_SUBREG (MOVZX32rr8 (i8
1235 (EXTRACT_SUBREG GR16:$src1, sub_8bit))), sub_16bit)>,
Chris Lattner87be16a2010-10-05 06:04:14 +00001236 Requires<[In64BitMode]>;
1237
1238
1239// sext_inreg patterns
1240def : Pat<(sext_inreg GR32:$src, i16),
1241 (MOVSX32rr16 (EXTRACT_SUBREG GR32:$src, sub_16bit))>;
1242def : Pat<(sext_inreg GR32:$src, i8),
Michael J. Spencer6e56b182010-10-20 23:40:27 +00001243 (MOVSX32rr8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS GR32:$src,
Chris Lattner87be16a2010-10-05 06:04:14 +00001244 GR32_ABCD)),
1245 sub_8bit))>,
1246 Requires<[In32BitMode]>;
Stuart Hastings0e29ed02011-05-20 19:04:40 +00001247
Chris Lattner87be16a2010-10-05 06:04:14 +00001248def : Pat<(sext_inreg GR16:$src, i8),
Stuart Hastings0e29ed02011-05-20 19:04:40 +00001249 (EXTRACT_SUBREG (i32 (MOVSX32rr8 (EXTRACT_SUBREG
1250 (i32 (COPY_TO_REGCLASS GR16:$src, GR16_ABCD)), sub_8bit))),
1251 sub_16bit)>,
Chris Lattner87be16a2010-10-05 06:04:14 +00001252 Requires<[In32BitMode]>;
1253
1254def : Pat<(sext_inreg GR64:$src, i32),
1255 (MOVSX64rr32 (EXTRACT_SUBREG GR64:$src, sub_32bit))>;
1256def : Pat<(sext_inreg GR64:$src, i16),
1257 (MOVSX64rr16 (EXTRACT_SUBREG GR64:$src, sub_16bit))>;
1258def : Pat<(sext_inreg GR64:$src, i8),
1259 (MOVSX64rr8 (EXTRACT_SUBREG GR64:$src, sub_8bit))>;
1260def : Pat<(sext_inreg GR32:$src, i8),
1261 (MOVSX32rr8 (EXTRACT_SUBREG GR32:$src, sub_8bit))>,
1262 Requires<[In64BitMode]>;
1263def : Pat<(sext_inreg GR16:$src, i8),
Stuart Hastings0e29ed02011-05-20 19:04:40 +00001264 (EXTRACT_SUBREG (MOVSX32rr8
1265 (EXTRACT_SUBREG GR16:$src, sub_8bit)), sub_16bit)>,
Chris Lattner87be16a2010-10-05 06:04:14 +00001266 Requires<[In64BitMode]>;
1267
Stuart Hastings0e29ed02011-05-20 19:04:40 +00001268// sext, sext_load, zext, zext_load
1269def: Pat<(i16 (sext GR8:$src)),
1270 (EXTRACT_SUBREG (MOVSX32rr8 GR8:$src), sub_16bit)>;
1271def: Pat<(sextloadi16i8 addr:$src),
1272 (EXTRACT_SUBREG (MOVSX32rm8 addr:$src), sub_16bit)>;
1273def: Pat<(i16 (zext GR8:$src)),
1274 (EXTRACT_SUBREG (MOVZX32rr8 GR8:$src), sub_16bit)>;
1275def: Pat<(zextloadi16i8 addr:$src),
1276 (EXTRACT_SUBREG (MOVZX32rm8 addr:$src), sub_16bit)>;
Stuart Hastingsd22f0362011-05-19 17:54:42 +00001277
Chris Lattner87be16a2010-10-05 06:04:14 +00001278// trunc patterns
1279def : Pat<(i16 (trunc GR32:$src)),
1280 (EXTRACT_SUBREG GR32:$src, sub_16bit)>;
1281def : Pat<(i8 (trunc GR32:$src)),
1282 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS GR32:$src, GR32_ABCD)),
1283 sub_8bit)>,
1284 Requires<[In32BitMode]>;
1285def : Pat<(i8 (trunc GR16:$src)),
1286 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src, GR16_ABCD)),
1287 sub_8bit)>,
1288 Requires<[In32BitMode]>;
1289def : Pat<(i32 (trunc GR64:$src)),
1290 (EXTRACT_SUBREG GR64:$src, sub_32bit)>;
1291def : Pat<(i16 (trunc GR64:$src)),
1292 (EXTRACT_SUBREG GR64:$src, sub_16bit)>;
1293def : Pat<(i8 (trunc GR64:$src)),
1294 (EXTRACT_SUBREG GR64:$src, sub_8bit)>;
1295def : Pat<(i8 (trunc GR32:$src)),
1296 (EXTRACT_SUBREG GR32:$src, sub_8bit)>,
1297 Requires<[In64BitMode]>;
1298def : Pat<(i8 (trunc GR16:$src)),
1299 (EXTRACT_SUBREG GR16:$src, sub_8bit)>,
1300 Requires<[In64BitMode]>;
1301
1302// h-register tricks
1303def : Pat<(i8 (trunc (srl_su GR16:$src, (i8 8)))),
1304 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src, GR16_ABCD)),
1305 sub_8bit_hi)>,
1306 Requires<[In32BitMode]>;
1307def : Pat<(i8 (trunc (srl_su GR32:$src, (i8 8)))),
1308 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS GR32:$src, GR32_ABCD)),
1309 sub_8bit_hi)>,
1310 Requires<[In32BitMode]>;
1311def : Pat<(srl GR16:$src, (i8 8)),
1312 (EXTRACT_SUBREG
1313 (MOVZX32rr8
1314 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src, GR16_ABCD)),
1315 sub_8bit_hi)),
1316 sub_16bit)>,
1317 Requires<[In32BitMode]>;
1318def : Pat<(i32 (zext (srl_su GR16:$src, (i8 8)))),
Michael J. Spencer6e56b182010-10-20 23:40:27 +00001319 (MOVZX32rr8 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src,
Chris Lattner87be16a2010-10-05 06:04:14 +00001320 GR16_ABCD)),
1321 sub_8bit_hi))>,
1322 Requires<[In32BitMode]>;
1323def : Pat<(i32 (anyext (srl_su GR16:$src, (i8 8)))),
Michael J. Spencer6e56b182010-10-20 23:40:27 +00001324 (MOVZX32rr8 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src,
Chris Lattner87be16a2010-10-05 06:04:14 +00001325 GR16_ABCD)),
1326 sub_8bit_hi))>,
1327 Requires<[In32BitMode]>;
1328def : Pat<(and (srl_su GR32:$src, (i8 8)), (i32 255)),
Michael J. Spencer6e56b182010-10-20 23:40:27 +00001329 (MOVZX32rr8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS GR32:$src,
Chris Lattner87be16a2010-10-05 06:04:14 +00001330 GR32_ABCD)),
1331 sub_8bit_hi))>,
1332 Requires<[In32BitMode]>;
1333def : Pat<(srl (and_su GR32:$src, 0xff00), (i8 8)),
Michael J. Spencer6e56b182010-10-20 23:40:27 +00001334 (MOVZX32rr8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS GR32:$src,
Chris Lattner87be16a2010-10-05 06:04:14 +00001335 GR32_ABCD)),
1336 sub_8bit_hi))>,
1337 Requires<[In32BitMode]>;
Michael J. Spencer6e56b182010-10-20 23:40:27 +00001338
Chris Lattner87be16a2010-10-05 06:04:14 +00001339// h-register tricks.
1340// For now, be conservative on x86-64 and use an h-register extract only if the
1341// value is immediately zero-extended or stored, which are somewhat common
1342// cases. This uses a bunch of code to prevent a register requiring a REX prefix
1343// from being allocated in the same instruction as the h register, as there's
1344// currently no way to describe this requirement to the register allocator.
1345
1346// h-register extract and zero-extend.
1347def : Pat<(and (srl_su GR64:$src, (i8 8)), (i64 255)),
1348 (SUBREG_TO_REG
1349 (i64 0),
1350 (MOVZX32_NOREXrr8
1351 (EXTRACT_SUBREG (i64 (COPY_TO_REGCLASS GR64:$src, GR64_ABCD)),
1352 sub_8bit_hi)),
1353 sub_32bit)>;
1354def : Pat<(and (srl_su GR32:$src, (i8 8)), (i32 255)),
1355 (MOVZX32_NOREXrr8
1356 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS GR32:$src, GR32_ABCD)),
1357 sub_8bit_hi))>,
1358 Requires<[In64BitMode]>;
1359def : Pat<(srl (and_su GR32:$src, 0xff00), (i8 8)),
Michael J. Spencer6e56b182010-10-20 23:40:27 +00001360 (MOVZX32_NOREXrr8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS GR32:$src,
Chris Lattner87be16a2010-10-05 06:04:14 +00001361 GR32_ABCD)),
1362 sub_8bit_hi))>,
1363 Requires<[In64BitMode]>;
1364def : Pat<(srl GR16:$src, (i8 8)),
1365 (EXTRACT_SUBREG
1366 (MOVZX32_NOREXrr8
1367 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src, GR16_ABCD)),
1368 sub_8bit_hi)),
1369 sub_16bit)>,
1370 Requires<[In64BitMode]>;
1371def : Pat<(i32 (zext (srl_su GR16:$src, (i8 8)))),
1372 (MOVZX32_NOREXrr8
1373 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src, GR16_ABCD)),
1374 sub_8bit_hi))>,
1375 Requires<[In64BitMode]>;
1376def : Pat<(i32 (anyext (srl_su GR16:$src, (i8 8)))),
1377 (MOVZX32_NOREXrr8
1378 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src, GR16_ABCD)),
1379 sub_8bit_hi))>,
1380 Requires<[In64BitMode]>;
1381def : Pat<(i64 (zext (srl_su GR16:$src, (i8 8)))),
1382 (SUBREG_TO_REG
1383 (i64 0),
1384 (MOVZX32_NOREXrr8
1385 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src, GR16_ABCD)),
1386 sub_8bit_hi)),
1387 sub_32bit)>;
1388def : Pat<(i64 (anyext (srl_su GR16:$src, (i8 8)))),
1389 (SUBREG_TO_REG
1390 (i64 0),
1391 (MOVZX32_NOREXrr8
1392 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src, GR16_ABCD)),
1393 sub_8bit_hi)),
1394 sub_32bit)>;
1395
1396// h-register extract and store.
1397def : Pat<(store (i8 (trunc_su (srl_su GR64:$src, (i8 8)))), addr:$dst),
1398 (MOV8mr_NOREX
1399 addr:$dst,
1400 (EXTRACT_SUBREG (i64 (COPY_TO_REGCLASS GR64:$src, GR64_ABCD)),
1401 sub_8bit_hi))>;
1402def : Pat<(store (i8 (trunc_su (srl_su GR32:$src, (i8 8)))), addr:$dst),
1403 (MOV8mr_NOREX
1404 addr:$dst,
1405 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS GR32:$src, GR32_ABCD)),
1406 sub_8bit_hi))>,
1407 Requires<[In64BitMode]>;
1408def : Pat<(store (i8 (trunc_su (srl_su GR16:$src, (i8 8)))), addr:$dst),
1409 (MOV8mr_NOREX
1410 addr:$dst,
1411 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src, GR16_ABCD)),
1412 sub_8bit_hi))>,
1413 Requires<[In64BitMode]>;
Michael J. Spencer6e56b182010-10-20 23:40:27 +00001414
1415
Chris Lattner87be16a2010-10-05 06:04:14 +00001416// (shl x, 1) ==> (add x, x)
Dan Gohmana0697a72011-06-16 15:55:48 +00001417// Note that if x is undef (immediate or otherwise), we could theoretically
1418// end up with the two uses of x getting different values, producing a result
1419// where the least significant bit is not 0. However, the probability of this
1420// happening is considered low enough that this is officially not a
1421// "real problem".
Chris Lattner87be16a2010-10-05 06:04:14 +00001422def : Pat<(shl GR8 :$src1, (i8 1)), (ADD8rr GR8 :$src1, GR8 :$src1)>;
1423def : Pat<(shl GR16:$src1, (i8 1)), (ADD16rr GR16:$src1, GR16:$src1)>;
1424def : Pat<(shl GR32:$src1, (i8 1)), (ADD32rr GR32:$src1, GR32:$src1)>;
1425def : Pat<(shl GR64:$src1, (i8 1)), (ADD64rr GR64:$src1, GR64:$src1)>;
1426
1427// (shl x (and y, 31)) ==> (shl x, y)
1428def : Pat<(shl GR8:$src1, (and CL, 31)),
1429 (SHL8rCL GR8:$src1)>;
1430def : Pat<(shl GR16:$src1, (and CL, 31)),
1431 (SHL16rCL GR16:$src1)>;
1432def : Pat<(shl GR32:$src1, (and CL, 31)),
1433 (SHL32rCL GR32:$src1)>;
1434def : Pat<(store (shl (loadi8 addr:$dst), (and CL, 31)), addr:$dst),
1435 (SHL8mCL addr:$dst)>;
1436def : Pat<(store (shl (loadi16 addr:$dst), (and CL, 31)), addr:$dst),
1437 (SHL16mCL addr:$dst)>;
1438def : Pat<(store (shl (loadi32 addr:$dst), (and CL, 31)), addr:$dst),
1439 (SHL32mCL addr:$dst)>;
1440
1441def : Pat<(srl GR8:$src1, (and CL, 31)),
1442 (SHR8rCL GR8:$src1)>;
1443def : Pat<(srl GR16:$src1, (and CL, 31)),
1444 (SHR16rCL GR16:$src1)>;
1445def : Pat<(srl GR32:$src1, (and CL, 31)),
1446 (SHR32rCL GR32:$src1)>;
1447def : Pat<(store (srl (loadi8 addr:$dst), (and CL, 31)), addr:$dst),
1448 (SHR8mCL addr:$dst)>;
1449def : Pat<(store (srl (loadi16 addr:$dst), (and CL, 31)), addr:$dst),
1450 (SHR16mCL addr:$dst)>;
1451def : Pat<(store (srl (loadi32 addr:$dst), (and CL, 31)), addr:$dst),
1452 (SHR32mCL addr:$dst)>;
1453
1454def : Pat<(sra GR8:$src1, (and CL, 31)),
1455 (SAR8rCL GR8:$src1)>;
1456def : Pat<(sra GR16:$src1, (and CL, 31)),
1457 (SAR16rCL GR16:$src1)>;
1458def : Pat<(sra GR32:$src1, (and CL, 31)),
1459 (SAR32rCL GR32:$src1)>;
1460def : Pat<(store (sra (loadi8 addr:$dst), (and CL, 31)), addr:$dst),
1461 (SAR8mCL addr:$dst)>;
1462def : Pat<(store (sra (loadi16 addr:$dst), (and CL, 31)), addr:$dst),
1463 (SAR16mCL addr:$dst)>;
1464def : Pat<(store (sra (loadi32 addr:$dst), (and CL, 31)), addr:$dst),
1465 (SAR32mCL addr:$dst)>;
1466
1467// (shl x (and y, 63)) ==> (shl x, y)
1468def : Pat<(shl GR64:$src1, (and CL, 63)),
1469 (SHL64rCL GR64:$src1)>;
1470def : Pat<(store (shl (loadi64 addr:$dst), (and CL, 63)), addr:$dst),
1471 (SHL64mCL addr:$dst)>;
1472
1473def : Pat<(srl GR64:$src1, (and CL, 63)),
1474 (SHR64rCL GR64:$src1)>;
1475def : Pat<(store (srl (loadi64 addr:$dst), (and CL, 63)), addr:$dst),
1476 (SHR64mCL addr:$dst)>;
1477
1478def : Pat<(sra GR64:$src1, (and CL, 63)),
1479 (SAR64rCL GR64:$src1)>;
1480def : Pat<(store (sra (loadi64 addr:$dst), (and CL, 63)), addr:$dst),
1481 (SAR64mCL addr:$dst)>;
1482
1483
1484// (anyext (setcc_carry)) -> (setcc_carry)
1485def : Pat<(i16 (anyext (i8 (X86setcc_c X86_COND_B, EFLAGS)))),
1486 (SETB_C16r)>;
1487def : Pat<(i32 (anyext (i8 (X86setcc_c X86_COND_B, EFLAGS)))),
1488 (SETB_C32r)>;
1489def : Pat<(i32 (anyext (i16 (X86setcc_c X86_COND_B, EFLAGS)))),
1490 (SETB_C32r)>;
1491
Chris Lattner99ae6652010-10-08 03:54:52 +00001492
1493
Chris Lattner87be16a2010-10-05 06:04:14 +00001494
1495//===----------------------------------------------------------------------===//
1496// EFLAGS-defining Patterns
1497//===----------------------------------------------------------------------===//
1498
1499// add reg, reg
1500def : Pat<(add GR8 :$src1, GR8 :$src2), (ADD8rr GR8 :$src1, GR8 :$src2)>;
1501def : Pat<(add GR16:$src1, GR16:$src2), (ADD16rr GR16:$src1, GR16:$src2)>;
1502def : Pat<(add GR32:$src1, GR32:$src2), (ADD32rr GR32:$src1, GR32:$src2)>;
1503
1504// add reg, mem
1505def : Pat<(add GR8:$src1, (loadi8 addr:$src2)),
1506 (ADD8rm GR8:$src1, addr:$src2)>;
1507def : Pat<(add GR16:$src1, (loadi16 addr:$src2)),
1508 (ADD16rm GR16:$src1, addr:$src2)>;
1509def : Pat<(add GR32:$src1, (loadi32 addr:$src2)),
1510 (ADD32rm GR32:$src1, addr:$src2)>;
1511
1512// add reg, imm
1513def : Pat<(add GR8 :$src1, imm:$src2), (ADD8ri GR8:$src1 , imm:$src2)>;
1514def : Pat<(add GR16:$src1, imm:$src2), (ADD16ri GR16:$src1, imm:$src2)>;
1515def : Pat<(add GR32:$src1, imm:$src2), (ADD32ri GR32:$src1, imm:$src2)>;
1516def : Pat<(add GR16:$src1, i16immSExt8:$src2),
1517 (ADD16ri8 GR16:$src1, i16immSExt8:$src2)>;
1518def : Pat<(add GR32:$src1, i32immSExt8:$src2),
1519 (ADD32ri8 GR32:$src1, i32immSExt8:$src2)>;
1520
1521// sub reg, reg
1522def : Pat<(sub GR8 :$src1, GR8 :$src2), (SUB8rr GR8 :$src1, GR8 :$src2)>;
1523def : Pat<(sub GR16:$src1, GR16:$src2), (SUB16rr GR16:$src1, GR16:$src2)>;
1524def : Pat<(sub GR32:$src1, GR32:$src2), (SUB32rr GR32:$src1, GR32:$src2)>;
1525
1526// sub reg, mem
1527def : Pat<(sub GR8:$src1, (loadi8 addr:$src2)),
1528 (SUB8rm GR8:$src1, addr:$src2)>;
1529def : Pat<(sub GR16:$src1, (loadi16 addr:$src2)),
1530 (SUB16rm GR16:$src1, addr:$src2)>;
1531def : Pat<(sub GR32:$src1, (loadi32 addr:$src2)),
1532 (SUB32rm GR32:$src1, addr:$src2)>;
1533
1534// sub reg, imm
1535def : Pat<(sub GR8:$src1, imm:$src2),
1536 (SUB8ri GR8:$src1, imm:$src2)>;
1537def : Pat<(sub GR16:$src1, imm:$src2),
1538 (SUB16ri GR16:$src1, imm:$src2)>;
1539def : Pat<(sub GR32:$src1, imm:$src2),
1540 (SUB32ri GR32:$src1, imm:$src2)>;
1541def : Pat<(sub GR16:$src1, i16immSExt8:$src2),
1542 (SUB16ri8 GR16:$src1, i16immSExt8:$src2)>;
1543def : Pat<(sub GR32:$src1, i32immSExt8:$src2),
1544 (SUB32ri8 GR32:$src1, i32immSExt8:$src2)>;
1545
1546// mul reg, reg
1547def : Pat<(mul GR16:$src1, GR16:$src2),
1548 (IMUL16rr GR16:$src1, GR16:$src2)>;
1549def : Pat<(mul GR32:$src1, GR32:$src2),
1550 (IMUL32rr GR32:$src1, GR32:$src2)>;
1551
1552// mul reg, mem
1553def : Pat<(mul GR16:$src1, (loadi16 addr:$src2)),
1554 (IMUL16rm GR16:$src1, addr:$src2)>;
1555def : Pat<(mul GR32:$src1, (loadi32 addr:$src2)),
1556 (IMUL32rm GR32:$src1, addr:$src2)>;
1557
1558// mul reg, imm
1559def : Pat<(mul GR16:$src1, imm:$src2),
1560 (IMUL16rri GR16:$src1, imm:$src2)>;
1561def : Pat<(mul GR32:$src1, imm:$src2),
1562 (IMUL32rri GR32:$src1, imm:$src2)>;
1563def : Pat<(mul GR16:$src1, i16immSExt8:$src2),
1564 (IMUL16rri8 GR16:$src1, i16immSExt8:$src2)>;
1565def : Pat<(mul GR32:$src1, i32immSExt8:$src2),
1566 (IMUL32rri8 GR32:$src1, i32immSExt8:$src2)>;
1567
1568// reg = mul mem, imm
1569def : Pat<(mul (loadi16 addr:$src1), imm:$src2),
1570 (IMUL16rmi addr:$src1, imm:$src2)>;
1571def : Pat<(mul (loadi32 addr:$src1), imm:$src2),
1572 (IMUL32rmi addr:$src1, imm:$src2)>;
1573def : Pat<(mul (loadi16 addr:$src1), i16immSExt8:$src2),
1574 (IMUL16rmi8 addr:$src1, i16immSExt8:$src2)>;
1575def : Pat<(mul (loadi32 addr:$src1), i32immSExt8:$src2),
1576 (IMUL32rmi8 addr:$src1, i32immSExt8:$src2)>;
1577
Chris Lattner87be16a2010-10-05 06:04:14 +00001578// Patterns for nodes that do not produce flags, for instructions that do.
1579
1580// addition
1581def : Pat<(add GR64:$src1, GR64:$src2),
1582 (ADD64rr GR64:$src1, GR64:$src2)>;
1583def : Pat<(add GR64:$src1, i64immSExt8:$src2),
1584 (ADD64ri8 GR64:$src1, i64immSExt8:$src2)>;
1585def : Pat<(add GR64:$src1, i64immSExt32:$src2),
1586 (ADD64ri32 GR64:$src1, i64immSExt32:$src2)>;
1587def : Pat<(add GR64:$src1, (loadi64 addr:$src2)),
1588 (ADD64rm GR64:$src1, addr:$src2)>;
1589
1590// subtraction
1591def : Pat<(sub GR64:$src1, GR64:$src2),
1592 (SUB64rr GR64:$src1, GR64:$src2)>;
1593def : Pat<(sub GR64:$src1, (loadi64 addr:$src2)),
1594 (SUB64rm GR64:$src1, addr:$src2)>;
1595def : Pat<(sub GR64:$src1, i64immSExt8:$src2),
1596 (SUB64ri8 GR64:$src1, i64immSExt8:$src2)>;
1597def : Pat<(sub GR64:$src1, i64immSExt32:$src2),
1598 (SUB64ri32 GR64:$src1, i64immSExt32:$src2)>;
1599
1600// Multiply
1601def : Pat<(mul GR64:$src1, GR64:$src2),
1602 (IMUL64rr GR64:$src1, GR64:$src2)>;
1603def : Pat<(mul GR64:$src1, (loadi64 addr:$src2)),
1604 (IMUL64rm GR64:$src1, addr:$src2)>;
1605def : Pat<(mul GR64:$src1, i64immSExt8:$src2),
1606 (IMUL64rri8 GR64:$src1, i64immSExt8:$src2)>;
1607def : Pat<(mul GR64:$src1, i64immSExt32:$src2),
1608 (IMUL64rri32 GR64:$src1, i64immSExt32:$src2)>;
1609def : Pat<(mul (loadi64 addr:$src1), i64immSExt8:$src2),
1610 (IMUL64rmi8 addr:$src1, i64immSExt8:$src2)>;
1611def : Pat<(mul (loadi64 addr:$src1), i64immSExt32:$src2),
1612 (IMUL64rmi32 addr:$src1, i64immSExt32:$src2)>;
1613
1614// Increment reg.
1615def : Pat<(add GR8 :$src, 1), (INC8r GR8 :$src)>;
1616def : Pat<(add GR16:$src, 1), (INC16r GR16:$src)>, Requires<[In32BitMode]>;
1617def : Pat<(add GR16:$src, 1), (INC64_16r GR16:$src)>, Requires<[In64BitMode]>;
1618def : Pat<(add GR32:$src, 1), (INC32r GR32:$src)>, Requires<[In32BitMode]>;
1619def : Pat<(add GR32:$src, 1), (INC64_32r GR32:$src)>, Requires<[In64BitMode]>;
1620def : Pat<(add GR64:$src, 1), (INC64r GR64:$src)>;
1621
1622// Decrement reg.
1623def : Pat<(add GR8 :$src, -1), (DEC8r GR8 :$src)>;
1624def : Pat<(add GR16:$src, -1), (DEC16r GR16:$src)>, Requires<[In32BitMode]>;
1625def : Pat<(add GR16:$src, -1), (DEC64_16r GR16:$src)>, Requires<[In64BitMode]>;
1626def : Pat<(add GR32:$src, -1), (DEC32r GR32:$src)>, Requires<[In32BitMode]>;
1627def : Pat<(add GR32:$src, -1), (DEC64_32r GR32:$src)>, Requires<[In64BitMode]>;
1628def : Pat<(add GR64:$src, -1), (DEC64r GR64:$src)>;
1629
1630// or reg/reg.
1631def : Pat<(or GR8 :$src1, GR8 :$src2), (OR8rr GR8 :$src1, GR8 :$src2)>;
1632def : Pat<(or GR16:$src1, GR16:$src2), (OR16rr GR16:$src1, GR16:$src2)>;
1633def : Pat<(or GR32:$src1, GR32:$src2), (OR32rr GR32:$src1, GR32:$src2)>;
1634def : Pat<(or GR64:$src1, GR64:$src2), (OR64rr GR64:$src1, GR64:$src2)>;
1635
1636// or reg/mem
1637def : Pat<(or GR8:$src1, (loadi8 addr:$src2)),
1638 (OR8rm GR8:$src1, addr:$src2)>;
1639def : Pat<(or GR16:$src1, (loadi16 addr:$src2)),
1640 (OR16rm GR16:$src1, addr:$src2)>;
1641def : Pat<(or GR32:$src1, (loadi32 addr:$src2)),
1642 (OR32rm GR32:$src1, addr:$src2)>;
1643def : Pat<(or GR64:$src1, (loadi64 addr:$src2)),
1644 (OR64rm GR64:$src1, addr:$src2)>;
1645
1646// or reg/imm
1647def : Pat<(or GR8:$src1 , imm:$src2), (OR8ri GR8 :$src1, imm:$src2)>;
1648def : Pat<(or GR16:$src1, imm:$src2), (OR16ri GR16:$src1, imm:$src2)>;
1649def : Pat<(or GR32:$src1, imm:$src2), (OR32ri GR32:$src1, imm:$src2)>;
1650def : Pat<(or GR16:$src1, i16immSExt8:$src2),
1651 (OR16ri8 GR16:$src1, i16immSExt8:$src2)>;
1652def : Pat<(or GR32:$src1, i32immSExt8:$src2),
1653 (OR32ri8 GR32:$src1, i32immSExt8:$src2)>;
1654def : Pat<(or GR64:$src1, i64immSExt8:$src2),
1655 (OR64ri8 GR64:$src1, i64immSExt8:$src2)>;
1656def : Pat<(or GR64:$src1, i64immSExt32:$src2),
1657 (OR64ri32 GR64:$src1, i64immSExt32:$src2)>;
1658
1659// xor reg/reg
1660def : Pat<(xor GR8 :$src1, GR8 :$src2), (XOR8rr GR8 :$src1, GR8 :$src2)>;
1661def : Pat<(xor GR16:$src1, GR16:$src2), (XOR16rr GR16:$src1, GR16:$src2)>;
1662def : Pat<(xor GR32:$src1, GR32:$src2), (XOR32rr GR32:$src1, GR32:$src2)>;
1663def : Pat<(xor GR64:$src1, GR64:$src2), (XOR64rr GR64:$src1, GR64:$src2)>;
1664
1665// xor reg/mem
1666def : Pat<(xor GR8:$src1, (loadi8 addr:$src2)),
1667 (XOR8rm GR8:$src1, addr:$src2)>;
1668def : Pat<(xor GR16:$src1, (loadi16 addr:$src2)),
1669 (XOR16rm GR16:$src1, addr:$src2)>;
1670def : Pat<(xor GR32:$src1, (loadi32 addr:$src2)),
1671 (XOR32rm GR32:$src1, addr:$src2)>;
1672def : Pat<(xor GR64:$src1, (loadi64 addr:$src2)),
1673 (XOR64rm GR64:$src1, addr:$src2)>;
1674
1675// xor reg/imm
1676def : Pat<(xor GR8:$src1, imm:$src2),
1677 (XOR8ri GR8:$src1, imm:$src2)>;
1678def : Pat<(xor GR16:$src1, imm:$src2),
1679 (XOR16ri GR16:$src1, imm:$src2)>;
1680def : Pat<(xor GR32:$src1, imm:$src2),
1681 (XOR32ri GR32:$src1, imm:$src2)>;
1682def : Pat<(xor GR16:$src1, i16immSExt8:$src2),
1683 (XOR16ri8 GR16:$src1, i16immSExt8:$src2)>;
1684def : Pat<(xor GR32:$src1, i32immSExt8:$src2),
1685 (XOR32ri8 GR32:$src1, i32immSExt8:$src2)>;
1686def : Pat<(xor GR64:$src1, i64immSExt8:$src2),
1687 (XOR64ri8 GR64:$src1, i64immSExt8:$src2)>;
1688def : Pat<(xor GR64:$src1, i64immSExt32:$src2),
1689 (XOR64ri32 GR64:$src1, i64immSExt32:$src2)>;
1690
1691// and reg/reg
1692def : Pat<(and GR8 :$src1, GR8 :$src2), (AND8rr GR8 :$src1, GR8 :$src2)>;
1693def : Pat<(and GR16:$src1, GR16:$src2), (AND16rr GR16:$src1, GR16:$src2)>;
1694def : Pat<(and GR32:$src1, GR32:$src2), (AND32rr GR32:$src1, GR32:$src2)>;
1695def : Pat<(and GR64:$src1, GR64:$src2), (AND64rr GR64:$src1, GR64:$src2)>;
1696
1697// and reg/mem
1698def : Pat<(and GR8:$src1, (loadi8 addr:$src2)),
1699 (AND8rm GR8:$src1, addr:$src2)>;
1700def : Pat<(and GR16:$src1, (loadi16 addr:$src2)),
1701 (AND16rm GR16:$src1, addr:$src2)>;
1702def : Pat<(and GR32:$src1, (loadi32 addr:$src2)),
1703 (AND32rm GR32:$src1, addr:$src2)>;
1704def : Pat<(and GR64:$src1, (loadi64 addr:$src2)),
1705 (AND64rm GR64:$src1, addr:$src2)>;
1706
1707// and reg/imm
1708def : Pat<(and GR8:$src1, imm:$src2),
1709 (AND8ri GR8:$src1, imm:$src2)>;
1710def : Pat<(and GR16:$src1, imm:$src2),
1711 (AND16ri GR16:$src1, imm:$src2)>;
1712def : Pat<(and GR32:$src1, imm:$src2),
1713 (AND32ri GR32:$src1, imm:$src2)>;
1714def : Pat<(and GR16:$src1, i16immSExt8:$src2),
1715 (AND16ri8 GR16:$src1, i16immSExt8:$src2)>;
1716def : Pat<(and GR32:$src1, i32immSExt8:$src2),
1717 (AND32ri8 GR32:$src1, i32immSExt8:$src2)>;
1718def : Pat<(and GR64:$src1, i64immSExt8:$src2),
1719 (AND64ri8 GR64:$src1, i64immSExt8:$src2)>;
1720def : Pat<(and GR64:$src1, i64immSExt32:$src2),
1721 (AND64ri32 GR64:$src1, i64immSExt32:$src2)>;
Eli Friedman327236c2011-08-24 20:50:09 +00001722
1723def : Pat<(atomic_load_8 addr:$src), (MOV8rm addr:$src)>;
1724def : Pat<(atomic_load_16 addr:$src), (MOV16rm addr:$src)>;
1725def : Pat<(atomic_load_32 addr:$src), (MOV32rm addr:$src)>;
1726def : Pat<(atomic_load_64 addr:$src), (MOV64rm addr:$src)>;
1727
1728def : Pat<(atomic_store_8 addr:$ptr, GR8:$val),
1729 (MOV8mr addr:$ptr, GR8:$val)>;
1730def : Pat<(atomic_store_16 addr:$ptr, GR16:$val),
1731 (MOV16mr addr:$ptr, GR16:$val)>;
1732def : Pat<(atomic_store_32 addr:$ptr, GR32:$val),
1733 (MOV32mr addr:$ptr, GR32:$val)>;
1734def : Pat<(atomic_store_64 addr:$ptr, GR64:$val),
1735 (MOV64mr addr:$ptr, GR64:$val)>;