blob: 0d0c1a528fab377702948be880e6024de011d049 [file] [log] [blame]
Arnold Schwaighofer373e8652007-10-12 21:30:57 +00001//====- X86InstrSSE.td - Describe the X86 Instruction Set --*- tablegen -*-===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 SSE instruction set, defining the instructions,
11// and properties of the instructions which are needed for code generation,
12// machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
16
17//===----------------------------------------------------------------------===//
18// SSE specific DAG Nodes.
19//===----------------------------------------------------------------------===//
20
21def SDTX86FPShiftOp : SDTypeProfile<1, 2, [ SDTCisSameAs<0, 1>,
22 SDTCisFP<0>, SDTCisInt<2> ]>;
23
Dan Gohmanf17a25c2007-07-18 16:29:46 +000024def X86fmin : SDNode<"X86ISD::FMIN", SDTFPBinOp>;
25def X86fmax : SDNode<"X86ISD::FMAX", SDTFPBinOp>;
26def X86fand : SDNode<"X86ISD::FAND", SDTFPBinOp,
27 [SDNPCommutative, SDNPAssociative]>;
28def X86for : SDNode<"X86ISD::FOR", SDTFPBinOp,
29 [SDNPCommutative, SDNPAssociative]>;
30def X86fxor : SDNode<"X86ISD::FXOR", SDTFPBinOp,
31 [SDNPCommutative, SDNPAssociative]>;
32def X86frsqrt : SDNode<"X86ISD::FRSQRT", SDTFPUnaryOp>;
33def X86frcp : SDNode<"X86ISD::FRCP", SDTFPUnaryOp>;
34def X86fsrl : SDNode<"X86ISD::FSRL", SDTX86FPShiftOp>;
Evan Chengf37bf452007-10-01 18:12:48 +000035def X86comi : SDNode<"X86ISD::COMI", SDTX86CmpTest>;
Evan Cheng621216e2007-09-29 00:00:36 +000036def X86ucomi : SDNode<"X86ISD::UCOMI", SDTX86CmpTest>;
Nate Begemand77e59e2008-02-11 04:19:36 +000037def X86pextrb : SDNode<"X86ISD::PEXTRB",
38 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
39def X86pextrw : SDNode<"X86ISD::PEXTRW",
40 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
41def X86pinsrb : SDNode<"X86ISD::PINSRB",
42 SDTypeProfile<1, 3, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
43 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
44def X86pinsrw : SDNode<"X86ISD::PINSRW",
45 SDTypeProfile<1, 3, [SDTCisVT<0, v8i16>, SDTCisSameAs<0,1>,
46 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
47def X86insrtps : SDNode<"X86ISD::INSERTPS",
48 SDTypeProfile<1, 3, [SDTCisVT<0, v4f32>, SDTCisSameAs<0,1>,
49 SDTCisVT<2, f32>, SDTCisPtrTy<3>]>>;
Evan Chenge9b9c672008-05-09 21:53:03 +000050def X86vzmovl : SDNode<"X86ISD::VZEXT_MOVL",
51 SDTypeProfile<1, 1, [SDTCisSameAs<0,1>]>>;
52def X86vzload : SDNode<"X86ISD::VZEXT_LOAD", SDTLoad,
53 [SDNPHasChain, SDNPMayLoad]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000054
55//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +000056// SSE Complex Patterns
57//===----------------------------------------------------------------------===//
58
59// These are 'extloads' from a scalar to the low element of a vector, zeroing
60// the top elements. These are used for the SSE 'ss' and 'sd' instruction
61// forms.
62def sse_load_f32 : ComplexPattern<v4f32, 4, "SelectScalarSSELoad", [],
Chris Lattnerc90ee9c2008-01-10 07:59:24 +000063 [SDNPHasChain, SDNPMayLoad]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000064def sse_load_f64 : ComplexPattern<v2f64, 4, "SelectScalarSSELoad", [],
Chris Lattnerc90ee9c2008-01-10 07:59:24 +000065 [SDNPHasChain, SDNPMayLoad]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000066
67def ssmem : Operand<v4f32> {
68 let PrintMethod = "printf32mem";
69 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc, i32imm);
70}
71def sdmem : Operand<v2f64> {
72 let PrintMethod = "printf64mem";
73 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc, i32imm);
74}
75
76//===----------------------------------------------------------------------===//
77// SSE pattern fragments
78//===----------------------------------------------------------------------===//
79
Dan Gohmanf17a25c2007-07-18 16:29:46 +000080def loadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (load node:$ptr))>;
81def loadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (load node:$ptr))>;
82def loadv4i32 : PatFrag<(ops node:$ptr), (v4i32 (load node:$ptr))>;
83def loadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (load node:$ptr))>;
84
Dan Gohman11821702007-07-27 17:16:43 +000085// Like 'store', but always requires vector alignment.
Dan Gohman4a4f1512007-07-18 20:23:34 +000086def alignedstore : PatFrag<(ops node:$val, node:$ptr),
87 (st node:$val, node:$ptr), [{
88 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
89 return !ST->isTruncatingStore() &&
90 ST->getAddressingMode() == ISD::UNINDEXED &&
Dan Gohman11821702007-07-27 17:16:43 +000091 ST->getAlignment() >= 16;
Dan Gohman4a4f1512007-07-18 20:23:34 +000092 return false;
93}]>;
94
Dan Gohman11821702007-07-27 17:16:43 +000095// Like 'load', but always requires vector alignment.
Dan Gohman4a4f1512007-07-18 20:23:34 +000096def alignedload : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
97 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
98 return LD->getExtensionType() == ISD::NON_EXTLOAD &&
99 LD->getAddressingMode() == ISD::UNINDEXED &&
Dan Gohman11821702007-07-27 17:16:43 +0000100 LD->getAlignment() >= 16;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000101 return false;
102}]>;
103
Dan Gohman11821702007-07-27 17:16:43 +0000104def alignedloadfsf32 : PatFrag<(ops node:$ptr), (f32 (alignedload node:$ptr))>;
105def alignedloadfsf64 : PatFrag<(ops node:$ptr), (f64 (alignedload node:$ptr))>;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000106def alignedloadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (alignedload node:$ptr))>;
107def alignedloadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (alignedload node:$ptr))>;
108def alignedloadv4i32 : PatFrag<(ops node:$ptr), (v4i32 (alignedload node:$ptr))>;
109def alignedloadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (alignedload node:$ptr))>;
110
111// Like 'load', but uses special alignment checks suitable for use in
112// memory operands in most SSE instructions, which are required to
113// be naturally aligned on some targets but not on others.
114// FIXME: Actually implement support for targets that don't require the
115// alignment. This probably wants a subtarget predicate.
116def memop : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
117 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
118 return LD->getExtensionType() == ISD::NON_EXTLOAD &&
119 LD->getAddressingMode() == ISD::UNINDEXED &&
Dan Gohman11821702007-07-27 17:16:43 +0000120 LD->getAlignment() >= 16;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000121 return false;
122}]>;
123
Dan Gohman11821702007-07-27 17:16:43 +0000124def memopfsf32 : PatFrag<(ops node:$ptr), (f32 (memop node:$ptr))>;
125def memopfsf64 : PatFrag<(ops node:$ptr), (f64 (memop node:$ptr))>;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000126def memopv4f32 : PatFrag<(ops node:$ptr), (v4f32 (memop node:$ptr))>;
127def memopv2f64 : PatFrag<(ops node:$ptr), (v2f64 (memop node:$ptr))>;
128def memopv4i32 : PatFrag<(ops node:$ptr), (v4i32 (memop node:$ptr))>;
129def memopv2i64 : PatFrag<(ops node:$ptr), (v2i64 (memop node:$ptr))>;
Nate Begeman9a58b8a2008-02-09 23:46:37 +0000130def memopv16i8 : PatFrag<(ops node:$ptr), (v16i8 (memop node:$ptr))>;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000131
Bill Wendling3b15d722007-08-11 09:52:53 +0000132// SSSE3 uses MMX registers for some instructions. They aren't aligned on a
133// 16-byte boundary.
Nate Begeman9a58b8a2008-02-09 23:46:37 +0000134// FIXME: 8 byte alignment for mmx reads is not required
Bill Wendling3b15d722007-08-11 09:52:53 +0000135def memop64 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
136 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
137 return LD->getExtensionType() == ISD::NON_EXTLOAD &&
138 LD->getAddressingMode() == ISD::UNINDEXED &&
139 LD->getAlignment() >= 8;
140 return false;
141}]>;
142
143def memopv8i8 : PatFrag<(ops node:$ptr), (v8i8 (memop64 node:$ptr))>;
Bill Wendling3b15d722007-08-11 09:52:53 +0000144def memopv4i16 : PatFrag<(ops node:$ptr), (v4i16 (memop64 node:$ptr))>;
145def memopv8i16 : PatFrag<(ops node:$ptr), (v8i16 (memop64 node:$ptr))>;
146def memopv2i32 : PatFrag<(ops node:$ptr), (v2i32 (memop64 node:$ptr))>;
147
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000148def bc_v4f32 : PatFrag<(ops node:$in), (v4f32 (bitconvert node:$in))>;
149def bc_v2f64 : PatFrag<(ops node:$in), (v2f64 (bitconvert node:$in))>;
150def bc_v16i8 : PatFrag<(ops node:$in), (v16i8 (bitconvert node:$in))>;
151def bc_v8i16 : PatFrag<(ops node:$in), (v8i16 (bitconvert node:$in))>;
152def bc_v4i32 : PatFrag<(ops node:$in), (v4i32 (bitconvert node:$in))>;
153def bc_v2i64 : PatFrag<(ops node:$in), (v2i64 (bitconvert node:$in))>;
154
155def fp32imm0 : PatLeaf<(f32 fpimm), [{
156 return N->isExactlyValue(+0.0);
157}]>;
158
159def PSxLDQ_imm : SDNodeXForm<imm, [{
160 // Transformation function: imm >> 3
161 return getI32Imm(N->getValue() >> 3);
162}]>;
163
164// SHUFFLE_get_shuf_imm xform function: convert vector_shuffle mask to PSHUF*,
165// SHUFP* etc. imm.
166def SHUFFLE_get_shuf_imm : SDNodeXForm<build_vector, [{
167 return getI8Imm(X86::getShuffleSHUFImmediate(N));
168}]>;
169
170// SHUFFLE_get_pshufhw_imm xform function: convert vector_shuffle mask to
171// PSHUFHW imm.
172def SHUFFLE_get_pshufhw_imm : SDNodeXForm<build_vector, [{
173 return getI8Imm(X86::getShufflePSHUFHWImmediate(N));
174}]>;
175
176// SHUFFLE_get_pshuflw_imm xform function: convert vector_shuffle mask to
177// PSHUFLW imm.
178def SHUFFLE_get_pshuflw_imm : SDNodeXForm<build_vector, [{
179 return getI8Imm(X86::getShufflePSHUFLWImmediate(N));
180}]>;
181
182def SSE_splat_mask : PatLeaf<(build_vector), [{
183 return X86::isSplatMask(N);
184}], SHUFFLE_get_shuf_imm>;
185
186def SSE_splat_lo_mask : PatLeaf<(build_vector), [{
187 return X86::isSplatLoMask(N);
188}]>;
189
190def MOVHLPS_shuffle_mask : PatLeaf<(build_vector), [{
191 return X86::isMOVHLPSMask(N);
192}]>;
193
194def MOVHLPS_v_undef_shuffle_mask : PatLeaf<(build_vector), [{
195 return X86::isMOVHLPS_v_undef_Mask(N);
196}]>;
197
198def MOVHP_shuffle_mask : PatLeaf<(build_vector), [{
199 return X86::isMOVHPMask(N);
200}]>;
201
202def MOVLP_shuffle_mask : PatLeaf<(build_vector), [{
203 return X86::isMOVLPMask(N);
204}]>;
205
206def MOVL_shuffle_mask : PatLeaf<(build_vector), [{
207 return X86::isMOVLMask(N);
208}]>;
209
210def MOVSHDUP_shuffle_mask : PatLeaf<(build_vector), [{
211 return X86::isMOVSHDUPMask(N);
212}]>;
213
214def MOVSLDUP_shuffle_mask : PatLeaf<(build_vector), [{
215 return X86::isMOVSLDUPMask(N);
216}]>;
217
218def UNPCKL_shuffle_mask : PatLeaf<(build_vector), [{
219 return X86::isUNPCKLMask(N);
220}]>;
221
222def UNPCKH_shuffle_mask : PatLeaf<(build_vector), [{
223 return X86::isUNPCKHMask(N);
224}]>;
225
226def UNPCKL_v_undef_shuffle_mask : PatLeaf<(build_vector), [{
227 return X86::isUNPCKL_v_undef_Mask(N);
228}]>;
229
230def UNPCKH_v_undef_shuffle_mask : PatLeaf<(build_vector), [{
231 return X86::isUNPCKH_v_undef_Mask(N);
232}]>;
233
234def PSHUFD_shuffle_mask : PatLeaf<(build_vector), [{
235 return X86::isPSHUFDMask(N);
236}], SHUFFLE_get_shuf_imm>;
237
238def PSHUFHW_shuffle_mask : PatLeaf<(build_vector), [{
239 return X86::isPSHUFHWMask(N);
240}], SHUFFLE_get_pshufhw_imm>;
241
242def PSHUFLW_shuffle_mask : PatLeaf<(build_vector), [{
243 return X86::isPSHUFLWMask(N);
244}], SHUFFLE_get_pshuflw_imm>;
245
246def SHUFP_unary_shuffle_mask : PatLeaf<(build_vector), [{
247 return X86::isPSHUFDMask(N);
248}], SHUFFLE_get_shuf_imm>;
249
250def SHUFP_shuffle_mask : PatLeaf<(build_vector), [{
251 return X86::isSHUFPMask(N);
252}], SHUFFLE_get_shuf_imm>;
253
254def PSHUFD_binary_shuffle_mask : PatLeaf<(build_vector), [{
255 return X86::isSHUFPMask(N);
256}], SHUFFLE_get_shuf_imm>;
257
258//===----------------------------------------------------------------------===//
259// SSE scalar FP Instructions
260//===----------------------------------------------------------------------===//
261
262// CMOV* - Used to implement the SSE SELECT DAG operation. Expanded by the
263// scheduler into a branch sequence.
Evan Cheng950aac02007-09-25 01:57:46 +0000264// These are expanded by the scheduler.
265let Uses = [EFLAGS], usesCustomDAGSchedInserter = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000266 def CMOV_FR32 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000267 (outs FR32:$dst), (ins FR32:$t, FR32:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000268 "#CMOV_FR32 PSEUDO!",
Evan Cheng621216e2007-09-29 00:00:36 +0000269 [(set FR32:$dst, (X86cmov FR32:$t, FR32:$f, imm:$cond,
270 EFLAGS))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000271 def CMOV_FR64 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000272 (outs FR64:$dst), (ins FR64:$t, FR64:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000273 "#CMOV_FR64 PSEUDO!",
Evan Cheng621216e2007-09-29 00:00:36 +0000274 [(set FR64:$dst, (X86cmov FR64:$t, FR64:$f, imm:$cond,
275 EFLAGS))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000276 def CMOV_V4F32 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000277 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000278 "#CMOV_V4F32 PSEUDO!",
279 [(set VR128:$dst,
Evan Cheng621216e2007-09-29 00:00:36 +0000280 (v4f32 (X86cmov VR128:$t, VR128:$f, imm:$cond,
281 EFLAGS)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000282 def CMOV_V2F64 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000283 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000284 "#CMOV_V2F64 PSEUDO!",
285 [(set VR128:$dst,
Evan Cheng621216e2007-09-29 00:00:36 +0000286 (v2f64 (X86cmov VR128:$t, VR128:$f, imm:$cond,
287 EFLAGS)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000288 def CMOV_V2I64 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000289 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000290 "#CMOV_V2I64 PSEUDO!",
291 [(set VR128:$dst,
Evan Cheng621216e2007-09-29 00:00:36 +0000292 (v2i64 (X86cmov VR128:$t, VR128:$f, imm:$cond,
Evan Cheng950aac02007-09-25 01:57:46 +0000293 EFLAGS)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000294}
295
296//===----------------------------------------------------------------------===//
297// SSE1 Instructions
298//===----------------------------------------------------------------------===//
299
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000300// Move Instructions
Chris Lattnerd1a9eb62008-01-11 06:59:07 +0000301let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000302def MOVSSrr : SSI<0x10, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000303 "movss\t{$src, $dst|$dst, $src}", []>;
Chris Lattner1a1932c2008-01-06 23:38:27 +0000304let isSimpleLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000305def MOVSSrm : SSI<0x10, MRMSrcMem, (outs FR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000306 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000307 [(set FR32:$dst, (loadf32 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000308def MOVSSmr : SSI<0x11, MRMDestMem, (outs), (ins f32mem:$dst, FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000309 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000310 [(store FR32:$src, addr:$dst)]>;
311
312// Conversion instructions
Evan Chengb783fa32007-07-19 01:14:50 +0000313def CVTTSS2SIrr : SSI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000314 "cvttss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000315 [(set GR32:$dst, (fp_to_sint FR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000316def CVTTSS2SIrm : SSI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000317 "cvttss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000318 [(set GR32:$dst, (fp_to_sint (loadf32 addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000319def CVTSI2SSrr : SSI<0x2A, MRMSrcReg, (outs FR32:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000320 "cvtsi2ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000321 [(set FR32:$dst, (sint_to_fp GR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000322def CVTSI2SSrm : SSI<0x2A, MRMSrcMem, (outs FR32:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000323 "cvtsi2ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000324 [(set FR32:$dst, (sint_to_fp (loadi32 addr:$src)))]>;
325
326// Match intrinsics which expect XMM operand(s).
Evan Chengb783fa32007-07-19 01:14:50 +0000327def Int_CVTSS2SIrr : SSI<0x2D, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000328 "cvtss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000329 [(set GR32:$dst, (int_x86_sse_cvtss2si VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000330def Int_CVTSS2SIrm : SSI<0x2D, MRMSrcMem, (outs GR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000331 "cvtss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000332 [(set GR32:$dst, (int_x86_sse_cvtss2si
333 (load addr:$src)))]>;
334
Dale Johannesen1fbb4a52007-10-30 22:15:38 +0000335// Match intrinisics which expect MM and XMM operand(s).
336def Int_CVTPS2PIrr : PSI<0x2D, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
337 "cvtps2pi\t{$src, $dst|$dst, $src}",
338 [(set VR64:$dst, (int_x86_sse_cvtps2pi VR128:$src))]>;
339def Int_CVTPS2PIrm : PSI<0x2D, MRMSrcMem, (outs VR64:$dst), (ins f64mem:$src),
340 "cvtps2pi\t{$src, $dst|$dst, $src}",
341 [(set VR64:$dst, (int_x86_sse_cvtps2pi
342 (load addr:$src)))]>;
343def Int_CVTTPS2PIrr: PSI<0x2C, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
344 "cvttps2pi\t{$src, $dst|$dst, $src}",
345 [(set VR64:$dst, (int_x86_sse_cvttps2pi VR128:$src))]>;
346def Int_CVTTPS2PIrm: PSI<0x2C, MRMSrcMem, (outs VR64:$dst), (ins f64mem:$src),
347 "cvttps2pi\t{$src, $dst|$dst, $src}",
348 [(set VR64:$dst, (int_x86_sse_cvttps2pi
349 (load addr:$src)))]>;
Evan Cheng3ea4d672008-03-05 08:19:16 +0000350let Constraints = "$src1 = $dst" in {
Dale Johannesen1fbb4a52007-10-30 22:15:38 +0000351 def Int_CVTPI2PSrr : PSI<0x2A, MRMSrcReg,
352 (outs VR128:$dst), (ins VR128:$src1, VR64:$src2),
353 "cvtpi2ps\t{$src2, $dst|$dst, $src2}",
354 [(set VR128:$dst, (int_x86_sse_cvtpi2ps VR128:$src1,
355 VR64:$src2))]>;
356 def Int_CVTPI2PSrm : PSI<0x2A, MRMSrcMem,
357 (outs VR128:$dst), (ins VR128:$src1, i64mem:$src2),
358 "cvtpi2ps\t{$src2, $dst|$dst, $src2}",
359 [(set VR128:$dst, (int_x86_sse_cvtpi2ps VR128:$src1,
360 (load addr:$src2)))]>;
361}
362
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000363// Aliases for intrinsics
Evan Chengb783fa32007-07-19 01:14:50 +0000364def Int_CVTTSS2SIrr : SSI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000365 "cvttss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000366 [(set GR32:$dst,
367 (int_x86_sse_cvttss2si VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000368def Int_CVTTSS2SIrm : SSI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000369 "cvttss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000370 [(set GR32:$dst,
371 (int_x86_sse_cvttss2si(load addr:$src)))]>;
372
Evan Cheng3ea4d672008-03-05 08:19:16 +0000373let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000374 def Int_CVTSI2SSrr : SSI<0x2A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000375 (outs VR128:$dst), (ins VR128:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000376 "cvtsi2ss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000377 [(set VR128:$dst, (int_x86_sse_cvtsi2ss VR128:$src1,
378 GR32:$src2))]>;
379 def Int_CVTSI2SSrm : SSI<0x2A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000380 (outs VR128:$dst), (ins VR128:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000381 "cvtsi2ss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000382 [(set VR128:$dst, (int_x86_sse_cvtsi2ss VR128:$src1,
383 (loadi32 addr:$src2)))]>;
384}
385
386// Comparison instructions
Evan Cheng3ea4d672008-03-05 08:19:16 +0000387let Constraints = "$src1 = $dst" in {
Chris Lattnerd1a9eb62008-01-11 06:59:07 +0000388let neverHasSideEffects = 1 in
Chris Lattnera9f545f2007-12-16 20:12:41 +0000389 def CMPSSrr : SSIi8<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000390 (outs FR32:$dst), (ins FR32:$src1, FR32:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000391 "cmp${cc}ss\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +0000392let neverHasSideEffects = 1, mayLoad = 1 in
Chris Lattnera9f545f2007-12-16 20:12:41 +0000393 def CMPSSrm : SSIi8<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000394 (outs FR32:$dst), (ins FR32:$src1, f32mem:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000395 "cmp${cc}ss\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000396}
397
Evan Cheng55687072007-09-14 21:48:26 +0000398let Defs = [EFLAGS] in {
Evan Chengb783fa32007-07-19 01:14:50 +0000399def UCOMISSrr: PSI<0x2E, MRMSrcReg, (outs), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000400 "ucomiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000401 [(X86cmp FR32:$src1, FR32:$src2), (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000402def UCOMISSrm: PSI<0x2E, MRMSrcMem, (outs), (ins FR32:$src1, f32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000403 "ucomiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000404 [(X86cmp FR32:$src1, (loadf32 addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +0000405 (implicit EFLAGS)]>;
Evan Cheng55687072007-09-14 21:48:26 +0000406} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000407
408// Aliases to match intrinsics which expect XMM operand(s).
Evan Cheng3ea4d672008-03-05 08:19:16 +0000409let Constraints = "$src1 = $dst" in {
Chris Lattnera9f545f2007-12-16 20:12:41 +0000410 def Int_CMPSSrr : SSIi8<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000411 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000412 "cmp${cc}ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000413 [(set VR128:$dst, (int_x86_sse_cmp_ss VR128:$src1,
414 VR128:$src, imm:$cc))]>;
Chris Lattnera9f545f2007-12-16 20:12:41 +0000415 def Int_CMPSSrm : SSIi8<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000416 (outs VR128:$dst), (ins VR128:$src1, f32mem:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000417 "cmp${cc}ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000418 [(set VR128:$dst, (int_x86_sse_cmp_ss VR128:$src1,
419 (load addr:$src), imm:$cc))]>;
420}
421
Evan Cheng55687072007-09-14 21:48:26 +0000422let Defs = [EFLAGS] in {
Evan Cheng621216e2007-09-29 00:00:36 +0000423def Int_UCOMISSrr: PSI<0x2E, MRMSrcReg, (outs),
Evan Cheng950aac02007-09-25 01:57:46 +0000424 (ins VR128:$src1, VR128:$src2),
425 "ucomiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000426 [(X86ucomi (v4f32 VR128:$src1), VR128:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000427 (implicit EFLAGS)]>;
Evan Cheng621216e2007-09-29 00:00:36 +0000428def Int_UCOMISSrm: PSI<0x2E, MRMSrcMem, (outs),
Evan Cheng950aac02007-09-25 01:57:46 +0000429 (ins VR128:$src1, f128mem:$src2),
430 "ucomiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000431 [(X86ucomi (v4f32 VR128:$src1), (load addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +0000432 (implicit EFLAGS)]>;
433
Evan Cheng621216e2007-09-29 00:00:36 +0000434def Int_COMISSrr: PSI<0x2F, MRMSrcReg, (outs),
Evan Cheng950aac02007-09-25 01:57:46 +0000435 (ins VR128:$src1, VR128:$src2),
436 "comiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000437 [(X86comi (v4f32 VR128:$src1), VR128:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000438 (implicit EFLAGS)]>;
Evan Cheng621216e2007-09-29 00:00:36 +0000439def Int_COMISSrm: PSI<0x2F, MRMSrcMem, (outs),
Evan Cheng950aac02007-09-25 01:57:46 +0000440 (ins VR128:$src1, f128mem:$src2),
441 "comiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000442 [(X86comi (v4f32 VR128:$src1), (load addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +0000443 (implicit EFLAGS)]>;
Evan Cheng55687072007-09-14 21:48:26 +0000444} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000445
446// Aliases of packed SSE1 instructions for scalar use. These all have names that
447// start with 'Fs'.
448
449// Alias instructions that map fld0 to pxor for sse.
Chris Lattner17dab4a2008-01-10 05:45:39 +0000450let isReMaterializable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000451def FsFLD0SS : I<0xEF, MRMInitReg, (outs FR32:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +0000452 "pxor\t$dst, $dst", [(set FR32:$dst, fp32imm0)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000453 Requires<[HasSSE1]>, TB, OpSize;
454
455// Alias instruction to do FR32 reg-to-reg copy using movaps. Upper bits are
456// disregarded.
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000457let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000458def FsMOVAPSrr : PSI<0x28, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000459 "movaps\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000460
461// Alias instruction to load FR32 from f128mem using movaps. Upper bits are
462// disregarded.
Chris Lattner1a1932c2008-01-06 23:38:27 +0000463let isSimpleLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000464def FsMOVAPSrm : PSI<0x28, MRMSrcMem, (outs FR32:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000465 "movaps\t{$src, $dst|$dst, $src}",
Dan Gohman11821702007-07-27 17:16:43 +0000466 [(set FR32:$dst, (alignedloadfsf32 addr:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000467
468// Alias bitwise logical operations using SSE logical ops on packed FP values.
Evan Cheng3ea4d672008-03-05 08:19:16 +0000469let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000470let isCommutable = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000471 def FsANDPSrr : PSI<0x54, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000472 "andps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000473 [(set FR32:$dst, (X86fand FR32:$src1, FR32:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000474 def FsORPSrr : PSI<0x56, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000475 "orps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000476 [(set FR32:$dst, (X86for FR32:$src1, FR32:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000477 def FsXORPSrr : PSI<0x57, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000478 "xorps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000479 [(set FR32:$dst, (X86fxor FR32:$src1, FR32:$src2))]>;
480}
481
Evan Chengb783fa32007-07-19 01:14:50 +0000482def FsANDPSrm : PSI<0x54, MRMSrcMem, (outs FR32:$dst), (ins FR32:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000483 "andps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000484 [(set FR32:$dst, (X86fand FR32:$src1,
Dan Gohman11821702007-07-27 17:16:43 +0000485 (memopfsf32 addr:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000486def FsORPSrm : PSI<0x56, MRMSrcMem, (outs FR32:$dst), (ins FR32:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000487 "orps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000488 [(set FR32:$dst, (X86for FR32:$src1,
Dan Gohman11821702007-07-27 17:16:43 +0000489 (memopfsf32 addr:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000490def FsXORPSrm : PSI<0x57, MRMSrcMem, (outs FR32:$dst), (ins FR32:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000491 "xorps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000492 [(set FR32:$dst, (X86fxor FR32:$src1,
Dan Gohman11821702007-07-27 17:16:43 +0000493 (memopfsf32 addr:$src2)))]>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000494let neverHasSideEffects = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000495def FsANDNPSrr : PSI<0x55, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000496 (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000497 "andnps\t{$src2, $dst|$dst, $src2}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000498
499let mayLoad = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000500def FsANDNPSrm : PSI<0x55, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000501 (outs FR32:$dst), (ins FR32:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000502 "andnps\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000503}
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000504}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000505
506/// basic_sse1_fp_binop_rm - SSE1 binops come in both scalar and vector forms.
507///
508/// In addition, we also have a special variant of the scalar form here to
509/// represent the associated intrinsic operation. This form is unlike the
510/// plain scalar form, in that it takes an entire vector (instead of a scalar)
511/// and leaves the top elements undefined.
512///
513/// These three forms can each be reg+reg or reg+mem, so there are a total of
514/// six "instructions".
515///
Evan Cheng3ea4d672008-03-05 08:19:16 +0000516let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000517multiclass basic_sse1_fp_binop_rm<bits<8> opc, string OpcodeStr,
518 SDNode OpNode, Intrinsic F32Int,
519 bit Commutable = 0> {
520 // Scalar operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000521 def SSrr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000522 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000523 [(set FR32:$dst, (OpNode FR32:$src1, FR32:$src2))]> {
524 let isCommutable = Commutable;
525 }
526
527 // Scalar operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000528 def SSrm : SSI<opc, MRMSrcMem, (outs FR32:$dst), (ins FR32:$src1, f32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000529 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000530 [(set FR32:$dst, (OpNode FR32:$src1, (load addr:$src2)))]>;
531
532 // Vector operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000533 def PSrr : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000534 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000535 [(set VR128:$dst, (v4f32 (OpNode VR128:$src1, VR128:$src2)))]> {
536 let isCommutable = Commutable;
537 }
538
539 // Vector operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000540 def PSrm : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000541 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +0000542 [(set VR128:$dst, (OpNode VR128:$src1, (memopv4f32 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000543
544 // Intrinsic operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000545 def SSrr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000546 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000547 [(set VR128:$dst, (F32Int VR128:$src1, VR128:$src2))]> {
548 let isCommutable = Commutable;
549 }
550
551 // Intrinsic operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000552 def SSrm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, ssmem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000553 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000554 [(set VR128:$dst, (F32Int VR128:$src1,
555 sse_load_f32:$src2))]>;
556}
557}
558
559// Arithmetic instructions
560defm ADD : basic_sse1_fp_binop_rm<0x58, "add", fadd, int_x86_sse_add_ss, 1>;
561defm MUL : basic_sse1_fp_binop_rm<0x59, "mul", fmul, int_x86_sse_mul_ss, 1>;
562defm SUB : basic_sse1_fp_binop_rm<0x5C, "sub", fsub, int_x86_sse_sub_ss>;
563defm DIV : basic_sse1_fp_binop_rm<0x5E, "div", fdiv, int_x86_sse_div_ss>;
564
565/// sse1_fp_binop_rm - Other SSE1 binops
566///
567/// This multiclass is like basic_sse1_fp_binop_rm, with the addition of
568/// instructions for a full-vector intrinsic form. Operations that map
569/// onto C operators don't use this form since they just use the plain
570/// vector form instead of having a separate vector intrinsic form.
571///
572/// This provides a total of eight "instructions".
573///
Evan Cheng3ea4d672008-03-05 08:19:16 +0000574let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000575multiclass sse1_fp_binop_rm<bits<8> opc, string OpcodeStr,
576 SDNode OpNode,
577 Intrinsic F32Int,
578 Intrinsic V4F32Int,
579 bit Commutable = 0> {
580
581 // Scalar operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000582 def SSrr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000583 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000584 [(set FR32:$dst, (OpNode FR32:$src1, FR32:$src2))]> {
585 let isCommutable = Commutable;
586 }
587
588 // Scalar operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000589 def SSrm : SSI<opc, MRMSrcMem, (outs FR32:$dst), (ins FR32:$src1, f32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000590 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000591 [(set FR32:$dst, (OpNode FR32:$src1, (load addr:$src2)))]>;
592
593 // Vector operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000594 def PSrr : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000595 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000596 [(set VR128:$dst, (v4f32 (OpNode VR128:$src1, VR128:$src2)))]> {
597 let isCommutable = Commutable;
598 }
599
600 // Vector operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000601 def PSrm : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000602 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +0000603 [(set VR128:$dst, (OpNode VR128:$src1, (memopv4f32 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000604
605 // Intrinsic operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000606 def SSrr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000607 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000608 [(set VR128:$dst, (F32Int VR128:$src1, VR128:$src2))]> {
609 let isCommutable = Commutable;
610 }
611
612 // Intrinsic operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000613 def SSrm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, ssmem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000614 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000615 [(set VR128:$dst, (F32Int VR128:$src1,
616 sse_load_f32:$src2))]>;
617
618 // Vector intrinsic operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000619 def PSrr_Int : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000620 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000621 [(set VR128:$dst, (V4F32Int VR128:$src1, VR128:$src2))]> {
622 let isCommutable = Commutable;
623 }
624
625 // Vector intrinsic operation, reg+mem.
Dan Gohmanc747be52007-08-02 21:06:40 +0000626 def PSrm_Int : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000627 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000628 [(set VR128:$dst, (V4F32Int VR128:$src1, (load addr:$src2)))]>;
629}
630}
631
632defm MAX : sse1_fp_binop_rm<0x5F, "max", X86fmax,
633 int_x86_sse_max_ss, int_x86_sse_max_ps>;
634defm MIN : sse1_fp_binop_rm<0x5D, "min", X86fmin,
635 int_x86_sse_min_ss, int_x86_sse_min_ps>;
636
637//===----------------------------------------------------------------------===//
638// SSE packed FP Instructions
639
640// Move Instructions
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000641let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000642def MOVAPSrr : PSI<0x28, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000643 "movaps\t{$src, $dst|$dst, $src}", []>;
Chris Lattner1a1932c2008-01-06 23:38:27 +0000644let isSimpleLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000645def MOVAPSrm : PSI<0x28, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000646 "movaps\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000647 [(set VR128:$dst, (alignedloadv4f32 addr:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000648
Evan Chengb783fa32007-07-19 01:14:50 +0000649def MOVAPSmr : PSI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000650 "movaps\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000651 [(alignedstore (v4f32 VR128:$src), addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000652
Chris Lattnerd1a9eb62008-01-11 06:59:07 +0000653let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000654def MOVUPSrr : PSI<0x10, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000655 "movups\t{$src, $dst|$dst, $src}", []>;
Chris Lattner1a1932c2008-01-06 23:38:27 +0000656let isSimpleLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000657def MOVUPSrm : PSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000658 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000659 [(set VR128:$dst, (loadv4f32 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000660def MOVUPSmr : PSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000661 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000662 [(store (v4f32 VR128:$src), addr:$dst)]>;
663
664// Intrinsic forms of MOVUPS load and store
Chris Lattner1a1932c2008-01-06 23:38:27 +0000665let isSimpleLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000666def MOVUPSrm_Int : PSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000667 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000668 [(set VR128:$dst, (int_x86_sse_loadu_ps addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000669def MOVUPSmr_Int : PSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000670 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000671 [(int_x86_sse_storeu_ps addr:$dst, VR128:$src)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000672
Evan Cheng3ea4d672008-03-05 08:19:16 +0000673let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000674 let AddedComplexity = 20 in {
675 def MOVLPSrm : PSI<0x12, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000676 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000677 "movlps\t{$src2, $dst|$dst, $src2}",
Evan Chengd743a5f2008-05-10 00:59:18 +0000678 [(set VR128:$dst,
679 (v4f32 (vector_shuffle VR128:$src1,
680 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))),
681 MOVLP_shuffle_mask)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000682 def MOVHPSrm : PSI<0x16, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000683 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000684 "movhps\t{$src2, $dst|$dst, $src2}",
Evan Chengd743a5f2008-05-10 00:59:18 +0000685 [(set VR128:$dst,
686 (v4f32 (vector_shuffle VR128:$src1,
687 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))),
688 MOVHP_shuffle_mask)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000689 } // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +0000690} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000691
Evan Chengd743a5f2008-05-10 00:59:18 +0000692
Evan Chengb783fa32007-07-19 01:14:50 +0000693def MOVLPSmr : PSI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000694 "movlps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000695 [(store (f64 (vector_extract (bc_v2f64 (v4f32 VR128:$src)),
696 (iPTR 0))), addr:$dst)]>;
697
698// v2f64 extract element 1 is always custom lowered to unpack high to low
699// and extract element 0 so the non-store version isn't too horrible.
Evan Chengb783fa32007-07-19 01:14:50 +0000700def MOVHPSmr : PSI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000701 "movhps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000702 [(store (f64 (vector_extract
703 (v2f64 (vector_shuffle
704 (bc_v2f64 (v4f32 VR128:$src)), (undef),
705 UNPCKH_shuffle_mask)), (iPTR 0))),
706 addr:$dst)]>;
707
Evan Cheng3ea4d672008-03-05 08:19:16 +0000708let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000709let AddedComplexity = 15 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000710def MOVLHPSrr : PSI<0x16, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000711 "movlhps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000712 [(set VR128:$dst,
713 (v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
714 MOVHP_shuffle_mask)))]>;
715
Evan Chengb783fa32007-07-19 01:14:50 +0000716def MOVHLPSrr : PSI<0x12, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000717 "movhlps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000718 [(set VR128:$dst,
719 (v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
720 MOVHLPS_shuffle_mask)))]>;
721} // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +0000722} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000723
724
725
726// Arithmetic
727
728/// sse1_fp_unop_rm - SSE1 unops come in both scalar and vector forms.
729///
730/// In addition, we also have a special variant of the scalar form here to
731/// represent the associated intrinsic operation. This form is unlike the
732/// plain scalar form, in that it takes an entire vector (instead of a
733/// scalar) and leaves the top elements undefined.
734///
735/// And, we have a special variant form for a full-vector intrinsic form.
736///
737/// These four forms can each have a reg or a mem operand, so there are a
738/// total of eight "instructions".
739///
740multiclass sse1_fp_unop_rm<bits<8> opc, string OpcodeStr,
741 SDNode OpNode,
742 Intrinsic F32Int,
743 Intrinsic V4F32Int,
744 bit Commutable = 0> {
745 // Scalar operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000746 def SSr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000747 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000748 [(set FR32:$dst, (OpNode FR32:$src))]> {
749 let isCommutable = Commutable;
750 }
751
752 // Scalar operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000753 def SSm : SSI<opc, MRMSrcMem, (outs FR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000754 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000755 [(set FR32:$dst, (OpNode (load addr:$src)))]>;
756
757 // Vector operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000758 def PSr : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000759 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000760 [(set VR128:$dst, (v4f32 (OpNode VR128:$src)))]> {
761 let isCommutable = Commutable;
762 }
763
764 // Vector operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000765 def PSm : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000766 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +0000767 [(set VR128:$dst, (OpNode (memopv4f32 addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000768
769 // Intrinsic operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000770 def SSr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000771 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000772 [(set VR128:$dst, (F32Int VR128:$src))]> {
773 let isCommutable = Commutable;
774 }
775
776 // Intrinsic operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000777 def SSm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst), (ins ssmem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000778 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000779 [(set VR128:$dst, (F32Int sse_load_f32:$src))]>;
780
781 // Vector intrinsic operation, reg
Evan Chengb783fa32007-07-19 01:14:50 +0000782 def PSr_Int : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000783 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000784 [(set VR128:$dst, (V4F32Int VR128:$src))]> {
785 let isCommutable = Commutable;
786 }
787
788 // Vector intrinsic operation, mem
Dan Gohmanc747be52007-08-02 21:06:40 +0000789 def PSm_Int : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000790 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000791 [(set VR128:$dst, (V4F32Int (load addr:$src)))]>;
792}
793
794// Square root.
795defm SQRT : sse1_fp_unop_rm<0x51, "sqrt", fsqrt,
796 int_x86_sse_sqrt_ss, int_x86_sse_sqrt_ps>;
797
798// Reciprocal approximations. Note that these typically require refinement
799// in order to obtain suitable precision.
800defm RSQRT : sse1_fp_unop_rm<0x52, "rsqrt", X86frsqrt,
801 int_x86_sse_rsqrt_ss, int_x86_sse_rsqrt_ps>;
802defm RCP : sse1_fp_unop_rm<0x53, "rcp", X86frcp,
803 int_x86_sse_rcp_ss, int_x86_sse_rcp_ps>;
804
805// Logical
Evan Cheng3ea4d672008-03-05 08:19:16 +0000806let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000807 let isCommutable = 1 in {
808 def ANDPSrr : PSI<0x54, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000809 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000810 "andps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000811 [(set VR128:$dst, (v2i64
812 (and VR128:$src1, VR128:$src2)))]>;
813 def ORPSrr : PSI<0x56, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000814 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000815 "orps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000816 [(set VR128:$dst, (v2i64
817 (or VR128:$src1, VR128:$src2)))]>;
818 def XORPSrr : PSI<0x57, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000819 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000820 "xorps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000821 [(set VR128:$dst, (v2i64
822 (xor VR128:$src1, VR128:$src2)))]>;
823 }
824
825 def ANDPSrm : PSI<0x54, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000826 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000827 "andps\t{$src2, $dst|$dst, $src2}",
Evan Cheng8e92cd12007-07-19 23:34:10 +0000828 [(set VR128:$dst, (and (bc_v2i64 (v4f32 VR128:$src1)),
829 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000830 def ORPSrm : PSI<0x56, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000831 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000832 "orps\t{$src2, $dst|$dst, $src2}",
Evan Cheng8e92cd12007-07-19 23:34:10 +0000833 [(set VR128:$dst, (or (bc_v2i64 (v4f32 VR128:$src1)),
834 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000835 def XORPSrm : PSI<0x57, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000836 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000837 "xorps\t{$src2, $dst|$dst, $src2}",
Evan Cheng8e92cd12007-07-19 23:34:10 +0000838 [(set VR128:$dst, (xor (bc_v2i64 (v4f32 VR128:$src1)),
839 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000840 def ANDNPSrr : PSI<0x55, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000841 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000842 "andnps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000843 [(set VR128:$dst,
844 (v2i64 (and (xor VR128:$src1,
845 (bc_v2i64 (v4i32 immAllOnesV))),
846 VR128:$src2)))]>;
847 def ANDNPSrm : PSI<0x55, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000848 (outs VR128:$dst), (ins VR128:$src1,f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000849 "andnps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000850 [(set VR128:$dst,
Evan Cheng8e92cd12007-07-19 23:34:10 +0000851 (v2i64 (and (xor (bc_v2i64 (v4f32 VR128:$src1)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000852 (bc_v2i64 (v4i32 immAllOnesV))),
Evan Cheng8e92cd12007-07-19 23:34:10 +0000853 (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000854}
855
Evan Cheng3ea4d672008-03-05 08:19:16 +0000856let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000857 def CMPPSrri : PSIi8<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000858 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000859 "cmp${cc}ps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000860 [(set VR128:$dst, (int_x86_sse_cmp_ps VR128:$src1,
861 VR128:$src, imm:$cc))]>;
862 def CMPPSrmi : PSIi8<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000863 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000864 "cmp${cc}ps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000865 [(set VR128:$dst, (int_x86_sse_cmp_ps VR128:$src1,
866 (load addr:$src), imm:$cc))]>;
867}
868
869// Shuffle and unpack instructions
Evan Cheng3ea4d672008-03-05 08:19:16 +0000870let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000871 let isConvertibleToThreeAddress = 1 in // Convert to pshufd
872 def SHUFPSrri : PSIi8<0xC6, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000873 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000874 VR128:$src2, i32i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +0000875 "shufps\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000876 [(set VR128:$dst,
877 (v4f32 (vector_shuffle
878 VR128:$src1, VR128:$src2,
879 SHUFP_shuffle_mask:$src3)))]>;
880 def SHUFPSrmi : PSIi8<0xC6, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000881 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000882 f128mem:$src2, i32i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +0000883 "shufps\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000884 [(set VR128:$dst,
885 (v4f32 (vector_shuffle
Dan Gohman7dc19012007-08-02 21:17:01 +0000886 VR128:$src1, (memopv4f32 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000887 SHUFP_shuffle_mask:$src3)))]>;
888
889 let AddedComplexity = 10 in {
890 def UNPCKHPSrr : PSI<0x15, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000891 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000892 "unpckhps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000893 [(set VR128:$dst,
894 (v4f32 (vector_shuffle
895 VR128:$src1, VR128:$src2,
896 UNPCKH_shuffle_mask)))]>;
897 def UNPCKHPSrm : PSI<0x15, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000898 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000899 "unpckhps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000900 [(set VR128:$dst,
901 (v4f32 (vector_shuffle
Dan Gohman7dc19012007-08-02 21:17:01 +0000902 VR128:$src1, (memopv4f32 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000903 UNPCKH_shuffle_mask)))]>;
904
905 def UNPCKLPSrr : PSI<0x14, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000906 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000907 "unpcklps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000908 [(set VR128:$dst,
909 (v4f32 (vector_shuffle
910 VR128:$src1, VR128:$src2,
911 UNPCKL_shuffle_mask)))]>;
912 def UNPCKLPSrm : PSI<0x14, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000913 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000914 "unpcklps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000915 [(set VR128:$dst,
916 (v4f32 (vector_shuffle
Dan Gohman7dc19012007-08-02 21:17:01 +0000917 VR128:$src1, (memopv4f32 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000918 UNPCKL_shuffle_mask)))]>;
919 } // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +0000920} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000921
922// Mask creation
Evan Chengb783fa32007-07-19 01:14:50 +0000923def MOVMSKPSrr : PSI<0x50, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000924 "movmskps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000925 [(set GR32:$dst, (int_x86_sse_movmsk_ps VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000926def MOVMSKPDrr : PSI<0x50, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000927 "movmskpd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000928 [(set GR32:$dst, (int_x86_sse2_movmsk_pd VR128:$src))]>;
929
Evan Chengd1d68072008-03-08 00:58:38 +0000930// Prefetch intrinsic.
931def PREFETCHT0 : PSI<0x18, MRM1m, (outs), (ins i8mem:$src),
932 "prefetcht0\t$src", [(prefetch addr:$src, imm, (i32 3))]>;
933def PREFETCHT1 : PSI<0x18, MRM2m, (outs), (ins i8mem:$src),
934 "prefetcht1\t$src", [(prefetch addr:$src, imm, (i32 2))]>;
935def PREFETCHT2 : PSI<0x18, MRM3m, (outs), (ins i8mem:$src),
936 "prefetcht2\t$src", [(prefetch addr:$src, imm, (i32 1))]>;
937def PREFETCHNTA : PSI<0x18, MRM0m, (outs), (ins i8mem:$src),
938 "prefetchnta\t$src", [(prefetch addr:$src, imm, (i32 0))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000939
940// Non-temporal stores
Evan Chengb783fa32007-07-19 01:14:50 +0000941def MOVNTPSmr : PSI<0x2B, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000942 "movntps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000943 [(int_x86_sse_movnt_ps addr:$dst, VR128:$src)]>;
944
945// Load, store, and memory fence
Evan Chengb783fa32007-07-19 01:14:50 +0000946def SFENCE : PSI<0xAE, MRM7m, (outs), (ins), "sfence", [(int_x86_sse_sfence)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000947
948// MXCSR register
Evan Chengb783fa32007-07-19 01:14:50 +0000949def LDMXCSR : PSI<0xAE, MRM2m, (outs), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000950 "ldmxcsr\t$src", [(int_x86_sse_ldmxcsr addr:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000951def STMXCSR : PSI<0xAE, MRM3m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000952 "stmxcsr\t$dst", [(int_x86_sse_stmxcsr addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000953
954// Alias instructions that map zero vector to pxor / xorp* for sse.
Chris Lattner17dab4a2008-01-10 05:45:39 +0000955let isReMaterializable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000956def V_SET0 : PSI<0x57, MRMInitReg, (outs VR128:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +0000957 "xorps\t$dst, $dst",
Chris Lattnere6aa3862007-11-25 00:24:49 +0000958 [(set VR128:$dst, (v4i32 immAllZerosV))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000959
Evan Chenga15896e2008-03-12 07:02:50 +0000960let Predicates = [HasSSE1] in {
961 def : Pat<(v2i64 immAllZerosV), (V_SET0)>;
962 def : Pat<(v8i16 immAllZerosV), (V_SET0)>;
963 def : Pat<(v16i8 immAllZerosV), (V_SET0)>;
964 def : Pat<(v2f64 immAllZerosV), (V_SET0)>;
965 def : Pat<(v4f32 immAllZerosV), (V_SET0)>;
966}
967
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000968// FR32 to 128-bit vector conversion.
Evan Chengb783fa32007-07-19 01:14:50 +0000969def MOVSS2PSrr : SSI<0x10, MRMSrcReg, (outs VR128:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000970 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000971 [(set VR128:$dst,
972 (v4f32 (scalar_to_vector FR32:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000973def MOVSS2PSrm : SSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000974 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000975 [(set VR128:$dst,
976 (v4f32 (scalar_to_vector (loadf32 addr:$src))))]>;
977
978// FIXME: may not be able to eliminate this movss with coalescing the src and
979// dest register classes are different. We really want to write this pattern
980// like this:
981// def : Pat<(f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))),
982// (f32 FR32:$src)>;
Evan Chengb783fa32007-07-19 01:14:50 +0000983def MOVPS2SSrr : SSI<0x10, MRMSrcReg, (outs FR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000984 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000985 [(set FR32:$dst, (vector_extract (v4f32 VR128:$src),
986 (iPTR 0)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000987def MOVPS2SSmr : SSI<0x11, MRMDestMem, (outs), (ins f32mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000988 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000989 [(store (f32 (vector_extract (v4f32 VR128:$src),
990 (iPTR 0))), addr:$dst)]>;
991
992
993// Move to lower bits of a VR128, leaving upper bits alone.
994// Three operand (but two address) aliases.
Evan Cheng3ea4d672008-03-05 08:19:16 +0000995let Constraints = "$src1 = $dst" in {
Chris Lattnerd1a9eb62008-01-11 06:59:07 +0000996let neverHasSideEffects = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000997 def MOVLSS2PSrr : SSI<0x10, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000998 (outs VR128:$dst), (ins VR128:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000999 "movss\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001000
1001 let AddedComplexity = 15 in
1002 def MOVLPSrr : SSI<0x10, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001003 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001004 "movss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001005 [(set VR128:$dst,
1006 (v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
1007 MOVL_shuffle_mask)))]>;
1008}
1009
1010// Move to lower bits of a VR128 and zeroing upper bits.
1011// Loading from memory automatically zeroing upper bits.
1012let AddedComplexity = 20 in
Evan Chengb783fa32007-07-19 01:14:50 +00001013def MOVZSS2PSrm : SSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001014 "movss\t{$src, $dst|$dst, $src}",
Evan Chenge9b9c672008-05-09 21:53:03 +00001015 [(set VR128:$dst, (v4f32 (X86vzmovl (v4f32 (scalar_to_vector
Evan Cheng40ee6e52008-05-08 00:57:18 +00001016 (loadf32 addr:$src))))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001017
Evan Chenge9b9c672008-05-09 21:53:03 +00001018def : Pat<(v4f32 (X86vzmovl (memopv4f32 addr:$src))),
Evan Cheng40ee6e52008-05-08 00:57:18 +00001019 (MOVZSS2PSrm addr:$src)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001020
1021//===----------------------------------------------------------------------===//
1022// SSE2 Instructions
1023//===----------------------------------------------------------------------===//
1024
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001025// Move Instructions
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001026let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001027def MOVSDrr : SDI<0x10, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001028 "movsd\t{$src, $dst|$dst, $src}", []>;
Chris Lattner1a1932c2008-01-06 23:38:27 +00001029let isSimpleLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001030def MOVSDrm : SDI<0x10, MRMSrcMem, (outs FR64:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001031 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001032 [(set FR64:$dst, (loadf64 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001033def MOVSDmr : SDI<0x11, MRMDestMem, (outs), (ins f64mem:$dst, FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001034 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001035 [(store FR64:$src, addr:$dst)]>;
1036
1037// Conversion instructions
Evan Chengb783fa32007-07-19 01:14:50 +00001038def CVTTSD2SIrr : SDI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001039 "cvttsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001040 [(set GR32:$dst, (fp_to_sint FR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001041def CVTTSD2SIrm : SDI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001042 "cvttsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001043 [(set GR32:$dst, (fp_to_sint (loadf64 addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001044def CVTSD2SSrr : SDI<0x5A, MRMSrcReg, (outs FR32:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001045 "cvtsd2ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001046 [(set FR32:$dst, (fround FR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001047def CVTSD2SSrm : SDI<0x5A, MRMSrcMem, (outs FR32:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001048 "cvtsd2ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001049 [(set FR32:$dst, (fround (loadf64 addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001050def CVTSI2SDrr : SDI<0x2A, MRMSrcReg, (outs FR64:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001051 "cvtsi2sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001052 [(set FR64:$dst, (sint_to_fp GR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001053def CVTSI2SDrm : SDI<0x2A, MRMSrcMem, (outs FR64:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001054 "cvtsi2sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001055 [(set FR64:$dst, (sint_to_fp (loadi32 addr:$src)))]>;
1056
1057// SSE2 instructions with XS prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001058def CVTSS2SDrr : I<0x5A, MRMSrcReg, (outs FR64:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001059 "cvtss2sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001060 [(set FR64:$dst, (fextend FR32:$src))]>, XS,
1061 Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001062def CVTSS2SDrm : I<0x5A, MRMSrcMem, (outs FR64:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001063 "cvtss2sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001064 [(set FR64:$dst, (extloadf32 addr:$src))]>, XS,
1065 Requires<[HasSSE2]>;
1066
1067// Match intrinsics which expect XMM operand(s).
Evan Chengb783fa32007-07-19 01:14:50 +00001068def Int_CVTSD2SIrr : SDI<0x2D, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001069 "cvtsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001070 [(set GR32:$dst, (int_x86_sse2_cvtsd2si VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001071def Int_CVTSD2SIrm : SDI<0x2D, MRMSrcMem, (outs GR32:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001072 "cvtsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001073 [(set GR32:$dst, (int_x86_sse2_cvtsd2si
1074 (load addr:$src)))]>;
1075
Dale Johannesen1fbb4a52007-10-30 22:15:38 +00001076// Match intrinisics which expect MM and XMM operand(s).
1077def Int_CVTPD2PIrr : PDI<0x2D, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
1078 "cvtpd2pi\t{$src, $dst|$dst, $src}",
1079 [(set VR64:$dst, (int_x86_sse_cvtpd2pi VR128:$src))]>;
1080def Int_CVTPD2PIrm : PDI<0x2D, MRMSrcMem, (outs VR64:$dst), (ins f128mem:$src),
1081 "cvtpd2pi\t{$src, $dst|$dst, $src}",
1082 [(set VR64:$dst, (int_x86_sse_cvtpd2pi
1083 (load addr:$src)))]>;
1084def Int_CVTTPD2PIrr: PDI<0x2C, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
1085 "cvttpd2pi\t{$src, $dst|$dst, $src}",
1086 [(set VR64:$dst, (int_x86_sse_cvttpd2pi VR128:$src))]>;
1087def Int_CVTTPD2PIrm: PDI<0x2C, MRMSrcMem, (outs VR64:$dst), (ins f128mem:$src),
1088 "cvttpd2pi\t{$src, $dst|$dst, $src}",
1089 [(set VR64:$dst, (int_x86_sse_cvttpd2pi
1090 (load addr:$src)))]>;
1091def Int_CVTPI2PDrr : PDI<0x2A, MRMSrcReg, (outs VR128:$dst), (ins VR64:$src),
1092 "cvtpi2pd\t{$src, $dst|$dst, $src}",
1093 [(set VR128:$dst, (int_x86_sse_cvtpi2pd VR64:$src))]>;
1094def Int_CVTPI2PDrm : PDI<0x2A, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
1095 "cvtpi2pd\t{$src, $dst|$dst, $src}",
1096 [(set VR128:$dst, (int_x86_sse_cvtpi2pd
1097 (load addr:$src)))]>;
1098
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001099// Aliases for intrinsics
Evan Chengb783fa32007-07-19 01:14:50 +00001100def Int_CVTTSD2SIrr : SDI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001101 "cvttsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001102 [(set GR32:$dst,
1103 (int_x86_sse2_cvttsd2si VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001104def Int_CVTTSD2SIrm : SDI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001105 "cvttsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001106 [(set GR32:$dst, (int_x86_sse2_cvttsd2si
1107 (load addr:$src)))]>;
1108
1109// Comparison instructions
Evan Cheng3ea4d672008-03-05 08:19:16 +00001110let Constraints = "$src1 = $dst", neverHasSideEffects = 1 in {
Evan Cheng653c7ac2007-12-20 19:57:09 +00001111 def CMPSDrr : SDIi8<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001112 (outs FR64:$dst), (ins FR64:$src1, FR64:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +00001113 "cmp${cc}sd\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001114let mayLoad = 1 in
Evan Cheng653c7ac2007-12-20 19:57:09 +00001115 def CMPSDrm : SDIi8<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001116 (outs FR64:$dst), (ins FR64:$src1, f64mem:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +00001117 "cmp${cc}sd\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001118}
1119
Evan Cheng950aac02007-09-25 01:57:46 +00001120let Defs = [EFLAGS] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001121def UCOMISDrr: PDI<0x2E, MRMSrcReg, (outs), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001122 "ucomisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001123 [(X86cmp FR64:$src1, FR64:$src2), (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001124def UCOMISDrm: PDI<0x2E, MRMSrcMem, (outs), (ins FR64:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001125 "ucomisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001126 [(X86cmp FR64:$src1, (loadf64 addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +00001127 (implicit EFLAGS)]>;
1128}
1129
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001130// Aliases to match intrinsics which expect XMM operand(s).
Evan Cheng3ea4d672008-03-05 08:19:16 +00001131let Constraints = "$src1 = $dst" in {
Evan Cheng653c7ac2007-12-20 19:57:09 +00001132 def Int_CMPSDrr : SDIi8<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001133 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +00001134 "cmp${cc}sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001135 [(set VR128:$dst, (int_x86_sse2_cmp_sd VR128:$src1,
1136 VR128:$src, imm:$cc))]>;
Evan Cheng653c7ac2007-12-20 19:57:09 +00001137 def Int_CMPSDrm : SDIi8<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001138 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +00001139 "cmp${cc}sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001140 [(set VR128:$dst, (int_x86_sse2_cmp_sd VR128:$src1,
1141 (load addr:$src), imm:$cc))]>;
1142}
1143
Evan Cheng950aac02007-09-25 01:57:46 +00001144let Defs = [EFLAGS] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001145def Int_UCOMISDrr: PDI<0x2E, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001146 "ucomisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001147 [(X86ucomi (v2f64 VR128:$src1), (v2f64 VR128:$src2)),
1148 (implicit EFLAGS)]>;
1149def Int_UCOMISDrm: PDI<0x2E, MRMSrcMem, (outs),(ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001150 "ucomisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001151 [(X86ucomi (v2f64 VR128:$src1), (load addr:$src2)),
1152 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001153
Evan Chengb783fa32007-07-19 01:14:50 +00001154def Int_COMISDrr: PDI<0x2F, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001155 "comisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001156 [(X86comi (v2f64 VR128:$src1), (v2f64 VR128:$src2)),
1157 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001158def Int_COMISDrm: PDI<0x2F, MRMSrcMem, (outs), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001159 "comisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001160 [(X86comi (v2f64 VR128:$src1), (load addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +00001161 (implicit EFLAGS)]>;
1162} // Defs = EFLAGS]
1163
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001164// Aliases of packed SSE2 instructions for scalar use. These all have names that
1165// start with 'Fs'.
1166
1167// Alias instructions that map fld0 to pxor for sse.
Chris Lattner17dab4a2008-01-10 05:45:39 +00001168let isReMaterializable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001169def FsFLD0SD : I<0xEF, MRMInitReg, (outs FR64:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00001170 "pxor\t$dst, $dst", [(set FR64:$dst, fpimm0)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001171 Requires<[HasSSE2]>, TB, OpSize;
1172
1173// Alias instruction to do FR64 reg-to-reg copy using movapd. Upper bits are
1174// disregarded.
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001175let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001176def FsMOVAPDrr : PDI<0x28, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001177 "movapd\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001178
1179// Alias instruction to load FR64 from f128mem using movapd. Upper bits are
1180// disregarded.
Chris Lattner1a1932c2008-01-06 23:38:27 +00001181let isSimpleLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001182def FsMOVAPDrm : PDI<0x28, MRMSrcMem, (outs FR64:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001183 "movapd\t{$src, $dst|$dst, $src}",
Dan Gohman11821702007-07-27 17:16:43 +00001184 [(set FR64:$dst, (alignedloadfsf64 addr:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001185
1186// Alias bitwise logical operations using SSE logical ops on packed FP values.
Evan Cheng3ea4d672008-03-05 08:19:16 +00001187let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001188let isCommutable = 1 in {
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001189 def FsANDPDrr : PDI<0x54, MRMSrcReg, (outs FR64:$dst),
1190 (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001191 "andpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001192 [(set FR64:$dst, (X86fand FR64:$src1, FR64:$src2))]>;
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001193 def FsORPDrr : PDI<0x56, MRMSrcReg, (outs FR64:$dst),
1194 (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001195 "orpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001196 [(set FR64:$dst, (X86for FR64:$src1, FR64:$src2))]>;
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001197 def FsXORPDrr : PDI<0x57, MRMSrcReg, (outs FR64:$dst),
1198 (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001199 "xorpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001200 [(set FR64:$dst, (X86fxor FR64:$src1, FR64:$src2))]>;
1201}
1202
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001203def FsANDPDrm : PDI<0x54, MRMSrcMem, (outs FR64:$dst),
1204 (ins FR64:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001205 "andpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001206 [(set FR64:$dst, (X86fand FR64:$src1,
Dan Gohman11821702007-07-27 17:16:43 +00001207 (memopfsf64 addr:$src2)))]>;
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001208def FsORPDrm : PDI<0x56, MRMSrcMem, (outs FR64:$dst),
1209 (ins FR64:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001210 "orpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001211 [(set FR64:$dst, (X86for FR64:$src1,
Dan Gohman11821702007-07-27 17:16:43 +00001212 (memopfsf64 addr:$src2)))]>;
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001213def FsXORPDrm : PDI<0x57, MRMSrcMem, (outs FR64:$dst),
1214 (ins FR64:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001215 "xorpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001216 [(set FR64:$dst, (X86fxor FR64:$src1,
Dan Gohman11821702007-07-27 17:16:43 +00001217 (memopfsf64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001218
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001219let neverHasSideEffects = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001220def FsANDNPDrr : PDI<0x55, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001221 (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001222 "andnpd\t{$src2, $dst|$dst, $src2}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001223let mayLoad = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001224def FsANDNPDrm : PDI<0x55, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001225 (outs FR64:$dst), (ins FR64:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001226 "andnpd\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001227}
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001228}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001229
1230/// basic_sse2_fp_binop_rm - SSE2 binops come in both scalar and vector forms.
1231///
1232/// In addition, we also have a special variant of the scalar form here to
1233/// represent the associated intrinsic operation. This form is unlike the
1234/// plain scalar form, in that it takes an entire vector (instead of a scalar)
1235/// and leaves the top elements undefined.
1236///
1237/// These three forms can each be reg+reg or reg+mem, so there are a total of
1238/// six "instructions".
1239///
Evan Cheng3ea4d672008-03-05 08:19:16 +00001240let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001241multiclass basic_sse2_fp_binop_rm<bits<8> opc, string OpcodeStr,
1242 SDNode OpNode, Intrinsic F64Int,
1243 bit Commutable = 0> {
1244 // Scalar operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001245 def SDrr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001246 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001247 [(set FR64:$dst, (OpNode FR64:$src1, FR64:$src2))]> {
1248 let isCommutable = Commutable;
1249 }
1250
1251 // Scalar operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001252 def SDrm : SDI<opc, MRMSrcMem, (outs FR64:$dst), (ins FR64:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001253 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001254 [(set FR64:$dst, (OpNode FR64:$src1, (load addr:$src2)))]>;
1255
1256 // Vector operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001257 def PDrr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001258 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001259 [(set VR128:$dst, (v2f64 (OpNode VR128:$src1, VR128:$src2)))]> {
1260 let isCommutable = Commutable;
1261 }
1262
1263 // Vector operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001264 def PDrm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001265 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +00001266 [(set VR128:$dst, (OpNode VR128:$src1, (memopv2f64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001267
1268 // Intrinsic operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001269 def SDrr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001270 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001271 [(set VR128:$dst, (F64Int VR128:$src1, VR128:$src2))]> {
1272 let isCommutable = Commutable;
1273 }
1274
1275 // Intrinsic operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001276 def SDrm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, sdmem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001277 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001278 [(set VR128:$dst, (F64Int VR128:$src1,
1279 sse_load_f64:$src2))]>;
1280}
1281}
1282
1283// Arithmetic instructions
1284defm ADD : basic_sse2_fp_binop_rm<0x58, "add", fadd, int_x86_sse2_add_sd, 1>;
1285defm MUL : basic_sse2_fp_binop_rm<0x59, "mul", fmul, int_x86_sse2_mul_sd, 1>;
1286defm SUB : basic_sse2_fp_binop_rm<0x5C, "sub", fsub, int_x86_sse2_sub_sd>;
1287defm DIV : basic_sse2_fp_binop_rm<0x5E, "div", fdiv, int_x86_sse2_div_sd>;
1288
1289/// sse2_fp_binop_rm - Other SSE2 binops
1290///
1291/// This multiclass is like basic_sse2_fp_binop_rm, with the addition of
1292/// instructions for a full-vector intrinsic form. Operations that map
1293/// onto C operators don't use this form since they just use the plain
1294/// vector form instead of having a separate vector intrinsic form.
1295///
1296/// This provides a total of eight "instructions".
1297///
Evan Cheng3ea4d672008-03-05 08:19:16 +00001298let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001299multiclass sse2_fp_binop_rm<bits<8> opc, string OpcodeStr,
1300 SDNode OpNode,
1301 Intrinsic F64Int,
1302 Intrinsic V2F64Int,
1303 bit Commutable = 0> {
1304
1305 // Scalar operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001306 def SDrr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001307 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001308 [(set FR64:$dst, (OpNode FR64:$src1, FR64:$src2))]> {
1309 let isCommutable = Commutable;
1310 }
1311
1312 // Scalar operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001313 def SDrm : SDI<opc, MRMSrcMem, (outs FR64:$dst), (ins FR64:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001314 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001315 [(set FR64:$dst, (OpNode FR64:$src1, (load addr:$src2)))]>;
1316
1317 // Vector operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001318 def PDrr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001319 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001320 [(set VR128:$dst, (v2f64 (OpNode VR128:$src1, VR128:$src2)))]> {
1321 let isCommutable = Commutable;
1322 }
1323
1324 // Vector operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001325 def PDrm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001326 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +00001327 [(set VR128:$dst, (OpNode VR128:$src1, (memopv2f64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001328
1329 // Intrinsic operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001330 def SDrr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001331 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001332 [(set VR128:$dst, (F64Int VR128:$src1, VR128:$src2))]> {
1333 let isCommutable = Commutable;
1334 }
1335
1336 // Intrinsic operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001337 def SDrm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, sdmem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001338 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001339 [(set VR128:$dst, (F64Int VR128:$src1,
1340 sse_load_f64:$src2))]>;
1341
1342 // Vector intrinsic operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001343 def PDrr_Int : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001344 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001345 [(set VR128:$dst, (V2F64Int VR128:$src1, VR128:$src2))]> {
1346 let isCommutable = Commutable;
1347 }
1348
1349 // Vector intrinsic operation, reg+mem.
Dan Gohmanc747be52007-08-02 21:06:40 +00001350 def PDrm_Int : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001351 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001352 [(set VR128:$dst, (V2F64Int VR128:$src1, (load addr:$src2)))]>;
1353}
1354}
1355
1356defm MAX : sse2_fp_binop_rm<0x5F, "max", X86fmax,
1357 int_x86_sse2_max_sd, int_x86_sse2_max_pd>;
1358defm MIN : sse2_fp_binop_rm<0x5D, "min", X86fmin,
1359 int_x86_sse2_min_sd, int_x86_sse2_min_pd>;
1360
1361//===----------------------------------------------------------------------===//
1362// SSE packed FP Instructions
1363
1364// Move Instructions
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001365let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001366def MOVAPDrr : PDI<0x28, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001367 "movapd\t{$src, $dst|$dst, $src}", []>;
Chris Lattner1a1932c2008-01-06 23:38:27 +00001368let isSimpleLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001369def MOVAPDrm : PDI<0x28, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001370 "movapd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001371 [(set VR128:$dst, (alignedloadv2f64 addr:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001372
Evan Chengb783fa32007-07-19 01:14:50 +00001373def MOVAPDmr : PDI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001374 "movapd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001375 [(alignedstore (v2f64 VR128:$src), addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001376
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001377let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001378def MOVUPDrr : PDI<0x10, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001379 "movupd\t{$src, $dst|$dst, $src}", []>;
Chris Lattner1a1932c2008-01-06 23:38:27 +00001380let isSimpleLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001381def MOVUPDrm : PDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001382 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001383 [(set VR128:$dst, (loadv2f64 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001384def MOVUPDmr : PDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001385 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001386 [(store (v2f64 VR128:$src), addr:$dst)]>;
1387
1388// Intrinsic forms of MOVUPD load and store
Evan Chengb783fa32007-07-19 01:14:50 +00001389def MOVUPDrm_Int : PDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001390 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001391 [(set VR128:$dst, (int_x86_sse2_loadu_pd addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001392def MOVUPDmr_Int : PDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001393 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001394 [(int_x86_sse2_storeu_pd addr:$dst, VR128:$src)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001395
Evan Cheng3ea4d672008-03-05 08:19:16 +00001396let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001397 let AddedComplexity = 20 in {
1398 def MOVLPDrm : PDI<0x12, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001399 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001400 "movlpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001401 [(set VR128:$dst,
1402 (v2f64 (vector_shuffle VR128:$src1,
1403 (scalar_to_vector (loadf64 addr:$src2)),
1404 MOVLP_shuffle_mask)))]>;
1405 def MOVHPDrm : PDI<0x16, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001406 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001407 "movhpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001408 [(set VR128:$dst,
1409 (v2f64 (vector_shuffle VR128:$src1,
1410 (scalar_to_vector (loadf64 addr:$src2)),
1411 MOVHP_shuffle_mask)))]>;
1412 } // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +00001413} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001414
Evan Chengb783fa32007-07-19 01:14:50 +00001415def MOVLPDmr : PDI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001416 "movlpd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001417 [(store (f64 (vector_extract (v2f64 VR128:$src),
1418 (iPTR 0))), addr:$dst)]>;
1419
1420// v2f64 extract element 1 is always custom lowered to unpack high to low
1421// and extract element 0 so the non-store version isn't too horrible.
Evan Chengb783fa32007-07-19 01:14:50 +00001422def MOVHPDmr : PDI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001423 "movhpd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001424 [(store (f64 (vector_extract
1425 (v2f64 (vector_shuffle VR128:$src, (undef),
1426 UNPCKH_shuffle_mask)), (iPTR 0))),
1427 addr:$dst)]>;
1428
1429// SSE2 instructions without OpSize prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001430def Int_CVTDQ2PSrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001431 "cvtdq2ps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001432 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps VR128:$src))]>,
1433 TB, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001434def Int_CVTDQ2PSrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Evan Cheng14c97c32008-03-14 07:46:48 +00001435 "cvtdq2ps\t{$src, $dst|$dst, $src}",
1436 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps
1437 (bitconvert (memopv2i64 addr:$src))))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001438 TB, Requires<[HasSSE2]>;
1439
1440// SSE2 instructions with XS prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001441def Int_CVTDQ2PDrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001442 "cvtdq2pd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001443 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd VR128:$src))]>,
1444 XS, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001445def Int_CVTDQ2PDrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Evan Cheng14c97c32008-03-14 07:46:48 +00001446 "cvtdq2pd\t{$src, $dst|$dst, $src}",
1447 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd
1448 (bitconvert (memopv2i64 addr:$src))))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001449 XS, Requires<[HasSSE2]>;
1450
Evan Chengb783fa32007-07-19 01:14:50 +00001451def Int_CVTPS2DQrr : PDI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Evan Cheng14c97c32008-03-14 07:46:48 +00001452 "cvtps2dq\t{$src, $dst|$dst, $src}",
1453 [(set VR128:$dst, (int_x86_sse2_cvtps2dq VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001454def Int_CVTPS2DQrm : PDI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001455 "cvtps2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001456 [(set VR128:$dst, (int_x86_sse2_cvtps2dq
1457 (load addr:$src)))]>;
1458// SSE2 packed instructions with XS prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001459def Int_CVTTPS2DQrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001460 "cvttps2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001461 [(set VR128:$dst, (int_x86_sse2_cvttps2dq VR128:$src))]>,
1462 XS, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001463def Int_CVTTPS2DQrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001464 "cvttps2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001465 [(set VR128:$dst, (int_x86_sse2_cvttps2dq
1466 (load addr:$src)))]>,
1467 XS, Requires<[HasSSE2]>;
1468
1469// SSE2 packed instructions with XD prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001470def Int_CVTPD2DQrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001471 "cvtpd2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001472 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq VR128:$src))]>,
1473 XD, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001474def Int_CVTPD2DQrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001475 "cvtpd2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001476 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq
1477 (load addr:$src)))]>,
1478 XD, Requires<[HasSSE2]>;
1479
Evan Chengb783fa32007-07-19 01:14:50 +00001480def Int_CVTTPD2DQrr : PDI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001481 "cvttpd2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001482 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq VR128:$src))]>;
Evan Cheng14c97c32008-03-14 07:46:48 +00001483def Int_CVTTPD2DQrm : PDI<0xE6, MRMSrcMem, (outs VR128:$dst),(ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001484 "cvttpd2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001485 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq
1486 (load addr:$src)))]>;
1487
1488// SSE2 instructions without OpSize prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001489def Int_CVTPS2PDrr : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001490 "cvtps2pd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001491 [(set VR128:$dst, (int_x86_sse2_cvtps2pd VR128:$src))]>,
1492 TB, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001493def Int_CVTPS2PDrm : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001494 "cvtps2pd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001495 [(set VR128:$dst, (int_x86_sse2_cvtps2pd
1496 (load addr:$src)))]>,
1497 TB, Requires<[HasSSE2]>;
1498
Evan Chengb783fa32007-07-19 01:14:50 +00001499def Int_CVTPD2PSrr : PDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001500 "cvtpd2ps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001501 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001502def Int_CVTPD2PSrm : PDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001503 "cvtpd2ps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001504 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps
1505 (load addr:$src)))]>;
1506
1507// Match intrinsics which expect XMM operand(s).
1508// Aliases for intrinsics
Evan Cheng3ea4d672008-03-05 08:19:16 +00001509let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001510def Int_CVTSI2SDrr: SDI<0x2A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001511 (outs VR128:$dst), (ins VR128:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001512 "cvtsi2sd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001513 [(set VR128:$dst, (int_x86_sse2_cvtsi2sd VR128:$src1,
1514 GR32:$src2))]>;
1515def Int_CVTSI2SDrm: SDI<0x2A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001516 (outs VR128:$dst), (ins VR128:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001517 "cvtsi2sd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001518 [(set VR128:$dst, (int_x86_sse2_cvtsi2sd VR128:$src1,
1519 (loadi32 addr:$src2)))]>;
1520def Int_CVTSD2SSrr: SDI<0x5A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001521 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001522 "cvtsd2ss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001523 [(set VR128:$dst, (int_x86_sse2_cvtsd2ss VR128:$src1,
1524 VR128:$src2))]>;
1525def Int_CVTSD2SSrm: SDI<0x5A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001526 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001527 "cvtsd2ss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001528 [(set VR128:$dst, (int_x86_sse2_cvtsd2ss VR128:$src1,
1529 (load addr:$src2)))]>;
1530def Int_CVTSS2SDrr: I<0x5A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001531 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001532 "cvtss2sd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001533 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
1534 VR128:$src2))]>, XS,
1535 Requires<[HasSSE2]>;
1536def Int_CVTSS2SDrm: I<0x5A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001537 (outs VR128:$dst), (ins VR128:$src1, f32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001538 "cvtss2sd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001539 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
1540 (load addr:$src2)))]>, XS,
1541 Requires<[HasSSE2]>;
1542}
1543
1544// Arithmetic
1545
1546/// sse2_fp_unop_rm - SSE2 unops come in both scalar and vector forms.
1547///
1548/// In addition, we also have a special variant of the scalar form here to
1549/// represent the associated intrinsic operation. This form is unlike the
1550/// plain scalar form, in that it takes an entire vector (instead of a
1551/// scalar) and leaves the top elements undefined.
1552///
1553/// And, we have a special variant form for a full-vector intrinsic form.
1554///
1555/// These four forms can each have a reg or a mem operand, so there are a
1556/// total of eight "instructions".
1557///
1558multiclass sse2_fp_unop_rm<bits<8> opc, string OpcodeStr,
1559 SDNode OpNode,
1560 Intrinsic F64Int,
1561 Intrinsic V2F64Int,
1562 bit Commutable = 0> {
1563 // Scalar operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001564 def SDr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001565 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001566 [(set FR64:$dst, (OpNode FR64:$src))]> {
1567 let isCommutable = Commutable;
1568 }
1569
1570 // Scalar operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001571 def SDm : SDI<opc, MRMSrcMem, (outs FR64:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001572 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001573 [(set FR64:$dst, (OpNode (load addr:$src)))]>;
1574
1575 // Vector operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001576 def PDr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001577 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001578 [(set VR128:$dst, (v2f64 (OpNode VR128:$src)))]> {
1579 let isCommutable = Commutable;
1580 }
1581
1582 // Vector operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001583 def PDm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001584 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +00001585 [(set VR128:$dst, (OpNode (memopv2f64 addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001586
1587 // Intrinsic operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001588 def SDr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001589 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001590 [(set VR128:$dst, (F64Int VR128:$src))]> {
1591 let isCommutable = Commutable;
1592 }
1593
1594 // Intrinsic operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001595 def SDm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst), (ins sdmem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001596 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001597 [(set VR128:$dst, (F64Int sse_load_f64:$src))]>;
1598
1599 // Vector intrinsic operation, reg
Evan Chengb783fa32007-07-19 01:14:50 +00001600 def PDr_Int : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001601 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001602 [(set VR128:$dst, (V2F64Int VR128:$src))]> {
1603 let isCommutable = Commutable;
1604 }
1605
1606 // Vector intrinsic operation, mem
Dan Gohmanc747be52007-08-02 21:06:40 +00001607 def PDm_Int : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001608 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001609 [(set VR128:$dst, (V2F64Int (load addr:$src)))]>;
1610}
1611
1612// Square root.
1613defm SQRT : sse2_fp_unop_rm<0x51, "sqrt", fsqrt,
1614 int_x86_sse2_sqrt_sd, int_x86_sse2_sqrt_pd>;
1615
1616// There is no f64 version of the reciprocal approximation instructions.
1617
1618// Logical
Evan Cheng3ea4d672008-03-05 08:19:16 +00001619let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001620 let isCommutable = 1 in {
1621 def ANDPDrr : PDI<0x54, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001622 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001623 "andpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001624 [(set VR128:$dst,
1625 (and (bc_v2i64 (v2f64 VR128:$src1)),
1626 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1627 def ORPDrr : PDI<0x56, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001628 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001629 "orpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001630 [(set VR128:$dst,
1631 (or (bc_v2i64 (v2f64 VR128:$src1)),
1632 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1633 def XORPDrr : PDI<0x57, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001634 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001635 "xorpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001636 [(set VR128:$dst,
1637 (xor (bc_v2i64 (v2f64 VR128:$src1)),
1638 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1639 }
1640
1641 def ANDPDrm : PDI<0x54, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001642 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001643 "andpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001644 [(set VR128:$dst,
1645 (and (bc_v2i64 (v2f64 VR128:$src1)),
Evan Cheng8e92cd12007-07-19 23:34:10 +00001646 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001647 def ORPDrm : PDI<0x56, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001648 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001649 "orpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001650 [(set VR128:$dst,
1651 (or (bc_v2i64 (v2f64 VR128:$src1)),
Evan Cheng8e92cd12007-07-19 23:34:10 +00001652 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001653 def XORPDrm : PDI<0x57, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001654 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001655 "xorpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001656 [(set VR128:$dst,
1657 (xor (bc_v2i64 (v2f64 VR128:$src1)),
Evan Cheng8e92cd12007-07-19 23:34:10 +00001658 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001659 def ANDNPDrr : PDI<0x55, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001660 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001661 "andnpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001662 [(set VR128:$dst,
1663 (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
1664 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1665 def ANDNPDrm : PDI<0x55, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001666 (outs VR128:$dst), (ins VR128:$src1,f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001667 "andnpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001668 [(set VR128:$dst,
1669 (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
Evan Cheng8e92cd12007-07-19 23:34:10 +00001670 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001671}
1672
Evan Cheng3ea4d672008-03-05 08:19:16 +00001673let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001674 def CMPPDrri : PDIi8<0xC2, MRMSrcReg,
Evan Cheng14c97c32008-03-14 07:46:48 +00001675 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
1676 "cmp${cc}pd\t{$src, $dst|$dst, $src}",
1677 [(set VR128:$dst, (int_x86_sse2_cmp_pd VR128:$src1,
1678 VR128:$src, imm:$cc))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001679 def CMPPDrmi : PDIi8<0xC2, MRMSrcMem,
Evan Cheng14c97c32008-03-14 07:46:48 +00001680 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src, SSECC:$cc),
1681 "cmp${cc}pd\t{$src, $dst|$dst, $src}",
1682 [(set VR128:$dst, (int_x86_sse2_cmp_pd VR128:$src1,
1683 (load addr:$src), imm:$cc))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001684}
1685
1686// Shuffle and unpack instructions
Evan Cheng3ea4d672008-03-05 08:19:16 +00001687let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001688 def SHUFPDrri : PDIi8<0xC6, MRMSrcReg,
Evan Cheng14c97c32008-03-14 07:46:48 +00001689 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2, i8imm:$src3),
1690 "shufpd\t{$src3, $src2, $dst|$dst, $src2, $src3}",
1691 [(set VR128:$dst, (v2f64 (vector_shuffle
1692 VR128:$src1, VR128:$src2,
1693 SHUFP_shuffle_mask:$src3)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001694 def SHUFPDrmi : PDIi8<0xC6, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001695 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001696 f128mem:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00001697 "shufpd\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001698 [(set VR128:$dst,
1699 (v2f64 (vector_shuffle
Dan Gohman7dc19012007-08-02 21:17:01 +00001700 VR128:$src1, (memopv2f64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001701 SHUFP_shuffle_mask:$src3)))]>;
1702
1703 let AddedComplexity = 10 in {
1704 def UNPCKHPDrr : PDI<0x15, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001705 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001706 "unpckhpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001707 [(set VR128:$dst,
1708 (v2f64 (vector_shuffle
1709 VR128:$src1, VR128:$src2,
1710 UNPCKH_shuffle_mask)))]>;
1711 def UNPCKHPDrm : PDI<0x15, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001712 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001713 "unpckhpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001714 [(set VR128:$dst,
1715 (v2f64 (vector_shuffle
Dan Gohman7dc19012007-08-02 21:17:01 +00001716 VR128:$src1, (memopv2f64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001717 UNPCKH_shuffle_mask)))]>;
1718
1719 def UNPCKLPDrr : PDI<0x14, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001720 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001721 "unpcklpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001722 [(set VR128:$dst,
1723 (v2f64 (vector_shuffle
1724 VR128:$src1, VR128:$src2,
1725 UNPCKL_shuffle_mask)))]>;
1726 def UNPCKLPDrm : PDI<0x14, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001727 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001728 "unpcklpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001729 [(set VR128:$dst,
1730 (v2f64 (vector_shuffle
Dan Gohman7dc19012007-08-02 21:17:01 +00001731 VR128:$src1, (memopv2f64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001732 UNPCKL_shuffle_mask)))]>;
1733 } // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +00001734} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001735
1736
1737//===----------------------------------------------------------------------===//
1738// SSE integer instructions
1739
1740// Move Instructions
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001741let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001742def MOVDQArr : PDI<0x6F, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001743 "movdqa\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001744let isSimpleLoad = 1, mayLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001745def MOVDQArm : PDI<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001746 "movdqa\t{$src, $dst|$dst, $src}",
Evan Cheng51a49b22007-07-20 00:27:43 +00001747 [/*(set VR128:$dst, (alignedloadv2i64 addr:$src))*/]>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001748let mayStore = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001749def MOVDQAmr : PDI<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001750 "movdqa\t{$src, $dst|$dst, $src}",
Evan Cheng51a49b22007-07-20 00:27:43 +00001751 [/*(alignedstore (v2i64 VR128:$src), addr:$dst)*/]>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001752let isSimpleLoad = 1, mayLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001753def MOVDQUrm : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001754 "movdqu\t{$src, $dst|$dst, $src}",
Evan Cheng51a49b22007-07-20 00:27:43 +00001755 [/*(set VR128:$dst, (loadv2i64 addr:$src))*/]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001756 XS, Requires<[HasSSE2]>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001757let mayStore = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001758def MOVDQUmr : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001759 "movdqu\t{$src, $dst|$dst, $src}",
Evan Cheng51a49b22007-07-20 00:27:43 +00001760 [/*(store (v2i64 VR128:$src), addr:$dst)*/]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001761 XS, Requires<[HasSSE2]>;
1762
Dan Gohman4a4f1512007-07-18 20:23:34 +00001763// Intrinsic forms of MOVDQU load and store
Chris Lattner1a1932c2008-01-06 23:38:27 +00001764let isSimpleLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001765def MOVDQUrm_Int : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001766 "movdqu\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001767 [(set VR128:$dst, (int_x86_sse2_loadu_dq addr:$src))]>,
1768 XS, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001769def MOVDQUmr_Int : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001770 "movdqu\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001771 [(int_x86_sse2_storeu_dq addr:$dst, VR128:$src)]>,
1772 XS, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001773
Evan Cheng88004752008-03-05 08:11:27 +00001774let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001775
1776multiclass PDI_binop_rm_int<bits<8> opc, string OpcodeStr, Intrinsic IntId,
1777 bit Commutable = 0> {
Evan Chengb783fa32007-07-19 01:14:50 +00001778 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001779 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001780 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]> {
1781 let isCommutable = Commutable;
1782 }
Evan Chengb783fa32007-07-19 01:14:50 +00001783 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001784 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001785 [(set VR128:$dst, (IntId VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00001786 (bitconvert (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001787}
1788
Evan Chengf90f8f82008-05-03 00:52:09 +00001789multiclass PDI_binop_rmi_int<bits<8> opc, bits<8> opc2, Format ImmForm,
1790 string OpcodeStr,
1791 Intrinsic IntId, Intrinsic IntId2> {
1792 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
1793 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
1794 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]>;
1795 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
1796 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
1797 [(set VR128:$dst, (IntId VR128:$src1,
1798 (bitconvert (memopv2i64 addr:$src2))))]>;
1799 def ri : PDIi8<opc2, ImmForm, (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
1800 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
1801 [(set VR128:$dst, (IntId2 VR128:$src1, (i32 imm:$src2)))]>;
1802}
1803
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001804/// PDI_binop_rm - Simple SSE2 binary operator.
1805multiclass PDI_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
1806 ValueType OpVT, bit Commutable = 0> {
Evan Chengb783fa32007-07-19 01:14:50 +00001807 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001808 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001809 [(set VR128:$dst, (OpVT (OpNode VR128:$src1, VR128:$src2)))]> {
1810 let isCommutable = Commutable;
1811 }
Evan Chengb783fa32007-07-19 01:14:50 +00001812 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001813 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001814 [(set VR128:$dst, (OpVT (OpNode VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00001815 (bitconvert (memopv2i64 addr:$src2)))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001816}
1817
1818/// PDI_binop_rm_v2i64 - Simple SSE2 binary operator whose type is v2i64.
1819///
1820/// FIXME: we could eliminate this and use PDI_binop_rm instead if tblgen knew
1821/// to collapse (bitconvert VT to VT) into its operand.
1822///
1823multiclass PDI_binop_rm_v2i64<bits<8> opc, string OpcodeStr, SDNode OpNode,
1824 bit Commutable = 0> {
Evan Chengb783fa32007-07-19 01:14:50 +00001825 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001826 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001827 [(set VR128:$dst, (v2i64 (OpNode VR128:$src1, VR128:$src2)))]> {
1828 let isCommutable = Commutable;
1829 }
Evan Chengb783fa32007-07-19 01:14:50 +00001830 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001831 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +00001832 [(set VR128:$dst, (OpNode VR128:$src1,(memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001833}
1834
Evan Cheng3ea4d672008-03-05 08:19:16 +00001835} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001836
1837// 128-bit Integer Arithmetic
1838
1839defm PADDB : PDI_binop_rm<0xFC, "paddb", add, v16i8, 1>;
1840defm PADDW : PDI_binop_rm<0xFD, "paddw", add, v8i16, 1>;
1841defm PADDD : PDI_binop_rm<0xFE, "paddd", add, v4i32, 1>;
1842defm PADDQ : PDI_binop_rm_v2i64<0xD4, "paddq", add, 1>;
1843
1844defm PADDSB : PDI_binop_rm_int<0xEC, "paddsb" , int_x86_sse2_padds_b, 1>;
1845defm PADDSW : PDI_binop_rm_int<0xED, "paddsw" , int_x86_sse2_padds_w, 1>;
1846defm PADDUSB : PDI_binop_rm_int<0xDC, "paddusb", int_x86_sse2_paddus_b, 1>;
1847defm PADDUSW : PDI_binop_rm_int<0xDD, "paddusw", int_x86_sse2_paddus_w, 1>;
1848
1849defm PSUBB : PDI_binop_rm<0xF8, "psubb", sub, v16i8>;
1850defm PSUBW : PDI_binop_rm<0xF9, "psubw", sub, v8i16>;
1851defm PSUBD : PDI_binop_rm<0xFA, "psubd", sub, v4i32>;
1852defm PSUBQ : PDI_binop_rm_v2i64<0xFB, "psubq", sub>;
1853
1854defm PSUBSB : PDI_binop_rm_int<0xE8, "psubsb" , int_x86_sse2_psubs_b>;
1855defm PSUBSW : PDI_binop_rm_int<0xE9, "psubsw" , int_x86_sse2_psubs_w>;
1856defm PSUBUSB : PDI_binop_rm_int<0xD8, "psubusb", int_x86_sse2_psubus_b>;
1857defm PSUBUSW : PDI_binop_rm_int<0xD9, "psubusw", int_x86_sse2_psubus_w>;
1858
1859defm PMULLW : PDI_binop_rm<0xD5, "pmullw", mul, v8i16, 1>;
1860
1861defm PMULHUW : PDI_binop_rm_int<0xE4, "pmulhuw", int_x86_sse2_pmulhu_w, 1>;
1862defm PMULHW : PDI_binop_rm_int<0xE5, "pmulhw" , int_x86_sse2_pmulh_w , 1>;
1863defm PMULUDQ : PDI_binop_rm_int<0xF4, "pmuludq", int_x86_sse2_pmulu_dq, 1>;
1864
1865defm PMADDWD : PDI_binop_rm_int<0xF5, "pmaddwd", int_x86_sse2_pmadd_wd, 1>;
1866
1867defm PAVGB : PDI_binop_rm_int<0xE0, "pavgb", int_x86_sse2_pavg_b, 1>;
1868defm PAVGW : PDI_binop_rm_int<0xE3, "pavgw", int_x86_sse2_pavg_w, 1>;
1869
1870
1871defm PMINUB : PDI_binop_rm_int<0xDA, "pminub", int_x86_sse2_pminu_b, 1>;
1872defm PMINSW : PDI_binop_rm_int<0xEA, "pminsw", int_x86_sse2_pmins_w, 1>;
1873defm PMAXUB : PDI_binop_rm_int<0xDE, "pmaxub", int_x86_sse2_pmaxu_b, 1>;
1874defm PMAXSW : PDI_binop_rm_int<0xEE, "pmaxsw", int_x86_sse2_pmaxs_w, 1>;
1875defm PSADBW : PDI_binop_rm_int<0xE0, "psadbw", int_x86_sse2_psad_bw, 1>;
1876
1877
Evan Chengf90f8f82008-05-03 00:52:09 +00001878defm PSLLW : PDI_binop_rmi_int<0xF1, 0x71, MRM6r, "psllw",
1879 int_x86_sse2_psll_w, int_x86_sse2_pslli_w>;
1880defm PSLLD : PDI_binop_rmi_int<0xF2, 0x72, MRM6r, "pslld",
1881 int_x86_sse2_psll_d, int_x86_sse2_pslli_d>;
1882defm PSLLQ : PDI_binop_rmi_int<0xF3, 0x73, MRM6r, "psllq",
1883 int_x86_sse2_psll_q, int_x86_sse2_pslli_q>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001884
Evan Chengf90f8f82008-05-03 00:52:09 +00001885defm PSRLW : PDI_binop_rmi_int<0xD1, 0x71, MRM2r, "psrlw",
1886 int_x86_sse2_psrl_w, int_x86_sse2_psrli_w>;
1887defm PSRLD : PDI_binop_rmi_int<0xD2, 0x72, MRM2r, "psrld",
1888 int_x86_sse2_psrl_d, int_x86_sse2_psrli_d>;
1889defm PSRLQ : PDI_binop_rmi_int<0xD3, 0x72, MRM2r, "psrlq",
1890 int_x86_sse2_psrl_q, int_x86_sse2_psrli_q>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001891
Evan Chengf90f8f82008-05-03 00:52:09 +00001892defm PSRAW : PDI_binop_rmi_int<0xE1, 0x71, MRM4r, "psraw",
1893 int_x86_sse2_psra_w, int_x86_sse2_psrai_w>;
1894defm PSRAD : PDI_binop_rmi_int<0xE2, 0x71, MRM4r, "psrad",
1895 int_x86_sse2_psra_d, int_x86_sse2_psrai_d>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001896
1897// 128-bit logical shifts.
Evan Cheng3ea4d672008-03-05 08:19:16 +00001898let Constraints = "$src1 = $dst", neverHasSideEffects = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001899 def PSLLDQri : PDIi8<0x73, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00001900 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001901 "pslldq\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001902 def PSRLDQri : PDIi8<0x73, MRM3r,
Evan Chengb783fa32007-07-19 01:14:50 +00001903 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001904 "psrldq\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001905 // PSRADQri doesn't exist in SSE[1-3].
1906}
1907
1908let Predicates = [HasSSE2] in {
1909 def : Pat<(int_x86_sse2_psll_dq VR128:$src1, imm:$src2),
1910 (v2i64 (PSLLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>;
1911 def : Pat<(int_x86_sse2_psrl_dq VR128:$src1, imm:$src2),
1912 (v2i64 (PSRLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>;
1913 def : Pat<(v2f64 (X86fsrl VR128:$src1, i32immSExt8:$src2)),
1914 (v2f64 (PSRLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>;
1915}
1916
1917// Logical
1918defm PAND : PDI_binop_rm_v2i64<0xDB, "pand", and, 1>;
1919defm POR : PDI_binop_rm_v2i64<0xEB, "por" , or , 1>;
1920defm PXOR : PDI_binop_rm_v2i64<0xEF, "pxor", xor, 1>;
1921
Evan Cheng3ea4d672008-03-05 08:19:16 +00001922let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001923 def PANDNrr : PDI<0xDF, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001924 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001925 "pandn\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001926 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
1927 VR128:$src2)))]>;
1928
1929 def PANDNrm : PDI<0xDF, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001930 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001931 "pandn\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001932 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
Dan Gohman7dc19012007-08-02 21:17:01 +00001933 (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001934}
1935
1936// SSE2 Integer comparison
1937defm PCMPEQB : PDI_binop_rm_int<0x74, "pcmpeqb", int_x86_sse2_pcmpeq_b>;
1938defm PCMPEQW : PDI_binop_rm_int<0x75, "pcmpeqw", int_x86_sse2_pcmpeq_w>;
1939defm PCMPEQD : PDI_binop_rm_int<0x76, "pcmpeqd", int_x86_sse2_pcmpeq_d>;
1940defm PCMPGTB : PDI_binop_rm_int<0x64, "pcmpgtb", int_x86_sse2_pcmpgt_b>;
1941defm PCMPGTW : PDI_binop_rm_int<0x65, "pcmpgtw", int_x86_sse2_pcmpgt_w>;
1942defm PCMPGTD : PDI_binop_rm_int<0x66, "pcmpgtd", int_x86_sse2_pcmpgt_d>;
1943
1944// Pack instructions
1945defm PACKSSWB : PDI_binop_rm_int<0x63, "packsswb", int_x86_sse2_packsswb_128>;
1946defm PACKSSDW : PDI_binop_rm_int<0x6B, "packssdw", int_x86_sse2_packssdw_128>;
1947defm PACKUSWB : PDI_binop_rm_int<0x67, "packuswb", int_x86_sse2_packuswb_128>;
1948
1949// Shuffle and unpack instructions
1950def PSHUFDri : PDIi8<0x70, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001951 (outs VR128:$dst), (ins VR128:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001952 "pshufd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001953 [(set VR128:$dst, (v4i32 (vector_shuffle
1954 VR128:$src1, (undef),
1955 PSHUFD_shuffle_mask:$src2)))]>;
1956def PSHUFDmi : PDIi8<0x70, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001957 (outs VR128:$dst), (ins i128mem:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001958 "pshufd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001959 [(set VR128:$dst, (v4i32 (vector_shuffle
Dan Gohman4a4f1512007-07-18 20:23:34 +00001960 (bc_v4i32(memopv2i64 addr:$src1)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001961 (undef),
1962 PSHUFD_shuffle_mask:$src2)))]>;
1963
1964// SSE2 with ImmT == Imm8 and XS prefix.
1965def PSHUFHWri : Ii8<0x70, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001966 (outs VR128:$dst), (ins VR128:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001967 "pshufhw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001968 [(set VR128:$dst, (v8i16 (vector_shuffle
1969 VR128:$src1, (undef),
1970 PSHUFHW_shuffle_mask:$src2)))]>,
1971 XS, Requires<[HasSSE2]>;
1972def PSHUFHWmi : Ii8<0x70, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001973 (outs VR128:$dst), (ins i128mem:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001974 "pshufhw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001975 [(set VR128:$dst, (v8i16 (vector_shuffle
Dan Gohman4a4f1512007-07-18 20:23:34 +00001976 (bc_v8i16 (memopv2i64 addr:$src1)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001977 (undef),
1978 PSHUFHW_shuffle_mask:$src2)))]>,
1979 XS, Requires<[HasSSE2]>;
1980
1981// SSE2 with ImmT == Imm8 and XD prefix.
1982def PSHUFLWri : Ii8<0x70, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001983 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001984 "pshuflw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001985 [(set VR128:$dst, (v8i16 (vector_shuffle
1986 VR128:$src1, (undef),
1987 PSHUFLW_shuffle_mask:$src2)))]>,
1988 XD, Requires<[HasSSE2]>;
1989def PSHUFLWmi : Ii8<0x70, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001990 (outs VR128:$dst), (ins i128mem:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001991 "pshuflw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001992 [(set VR128:$dst, (v8i16 (vector_shuffle
Dan Gohman4a4f1512007-07-18 20:23:34 +00001993 (bc_v8i16 (memopv2i64 addr:$src1)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001994 (undef),
1995 PSHUFLW_shuffle_mask:$src2)))]>,
1996 XD, Requires<[HasSSE2]>;
1997
1998
Evan Cheng3ea4d672008-03-05 08:19:16 +00001999let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002000 def PUNPCKLBWrr : PDI<0x60, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002001 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002002 "punpcklbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002003 [(set VR128:$dst,
2004 (v16i8 (vector_shuffle VR128:$src1, VR128:$src2,
2005 UNPCKL_shuffle_mask)))]>;
2006 def PUNPCKLBWrm : PDI<0x60, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002007 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002008 "punpcklbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002009 [(set VR128:$dst,
2010 (v16i8 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002011 (bc_v16i8 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002012 UNPCKL_shuffle_mask)))]>;
2013 def PUNPCKLWDrr : PDI<0x61, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002014 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002015 "punpcklwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002016 [(set VR128:$dst,
2017 (v8i16 (vector_shuffle VR128:$src1, VR128:$src2,
2018 UNPCKL_shuffle_mask)))]>;
2019 def PUNPCKLWDrm : PDI<0x61, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002020 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002021 "punpcklwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002022 [(set VR128:$dst,
2023 (v8i16 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002024 (bc_v8i16 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002025 UNPCKL_shuffle_mask)))]>;
2026 def PUNPCKLDQrr : PDI<0x62, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002027 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002028 "punpckldq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002029 [(set VR128:$dst,
2030 (v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2031 UNPCKL_shuffle_mask)))]>;
2032 def PUNPCKLDQrm : PDI<0x62, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002033 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002034 "punpckldq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002035 [(set VR128:$dst,
2036 (v4i32 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002037 (bc_v4i32 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002038 UNPCKL_shuffle_mask)))]>;
2039 def PUNPCKLQDQrr : PDI<0x6C, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002040 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002041 "punpcklqdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002042 [(set VR128:$dst,
2043 (v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
2044 UNPCKL_shuffle_mask)))]>;
2045 def PUNPCKLQDQrm : PDI<0x6C, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002046 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002047 "punpcklqdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002048 [(set VR128:$dst,
2049 (v2i64 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002050 (memopv2i64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002051 UNPCKL_shuffle_mask)))]>;
2052
2053 def PUNPCKHBWrr : PDI<0x68, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002054 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002055 "punpckhbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002056 [(set VR128:$dst,
2057 (v16i8 (vector_shuffle VR128:$src1, VR128:$src2,
2058 UNPCKH_shuffle_mask)))]>;
2059 def PUNPCKHBWrm : PDI<0x68, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002060 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002061 "punpckhbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002062 [(set VR128:$dst,
2063 (v16i8 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002064 (bc_v16i8 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002065 UNPCKH_shuffle_mask)))]>;
2066 def PUNPCKHWDrr : PDI<0x69, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002067 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002068 "punpckhwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002069 [(set VR128:$dst,
2070 (v8i16 (vector_shuffle VR128:$src1, VR128:$src2,
2071 UNPCKH_shuffle_mask)))]>;
2072 def PUNPCKHWDrm : PDI<0x69, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002073 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002074 "punpckhwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002075 [(set VR128:$dst,
2076 (v8i16 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002077 (bc_v8i16 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002078 UNPCKH_shuffle_mask)))]>;
2079 def PUNPCKHDQrr : PDI<0x6A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002080 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002081 "punpckhdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002082 [(set VR128:$dst,
2083 (v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2084 UNPCKH_shuffle_mask)))]>;
2085 def PUNPCKHDQrm : PDI<0x6A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002086 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002087 "punpckhdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002088 [(set VR128:$dst,
2089 (v4i32 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002090 (bc_v4i32 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002091 UNPCKH_shuffle_mask)))]>;
2092 def PUNPCKHQDQrr : PDI<0x6D, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002093 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002094 "punpckhqdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002095 [(set VR128:$dst,
2096 (v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
2097 UNPCKH_shuffle_mask)))]>;
2098 def PUNPCKHQDQrm : PDI<0x6D, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002099 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002100 "punpckhqdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002101 [(set VR128:$dst,
2102 (v2i64 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002103 (memopv2i64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002104 UNPCKH_shuffle_mask)))]>;
2105}
2106
2107// Extract / Insert
2108def PEXTRWri : PDIi8<0xC5, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002109 (outs GR32:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002110 "pextrw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002111 [(set GR32:$dst, (X86pextrw (v8i16 VR128:$src1),
Nate Begemand77e59e2008-02-11 04:19:36 +00002112 imm:$src2))]>;
Evan Cheng3ea4d672008-03-05 08:19:16 +00002113let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002114 def PINSRWrri : PDIi8<0xC4, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002115 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002116 GR32:$src2, i32i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002117 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002118 [(set VR128:$dst,
Nate Begemand77e59e2008-02-11 04:19:36 +00002119 (X86pinsrw VR128:$src1, GR32:$src2, imm:$src3))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002120 def PINSRWrmi : PDIi8<0xC4, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002121 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002122 i16mem:$src2, i32i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002123 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Nate Begemand77e59e2008-02-11 04:19:36 +00002124 [(set VR128:$dst,
2125 (X86pinsrw VR128:$src1, (extloadi16 addr:$src2),
2126 imm:$src3))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002127}
2128
2129// Mask creation
Evan Chengb783fa32007-07-19 01:14:50 +00002130def PMOVMSKBrr : PDI<0xD7, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002131 "pmovmskb\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002132 [(set GR32:$dst, (int_x86_sse2_pmovmskb_128 VR128:$src))]>;
2133
2134// Conditional store
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002135let Uses = [EDI] in
Evan Chengb783fa32007-07-19 01:14:50 +00002136def MASKMOVDQU : PDI<0xF7, MRMSrcReg, (outs), (ins VR128:$src, VR128:$mask),
Dan Gohman91888f02007-07-31 20:11:57 +00002137 "maskmovdqu\t{$mask, $src|$src, $mask}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002138 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, EDI)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002139
2140// Non-temporal stores
Evan Chengb783fa32007-07-19 01:14:50 +00002141def MOVNTPDmr : PDI<0x2B, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002142 "movntpd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002143 [(int_x86_sse2_movnt_pd addr:$dst, VR128:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002144def MOVNTDQmr : PDI<0xE7, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002145 "movntdq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002146 [(int_x86_sse2_movnt_dq addr:$dst, VR128:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002147def MOVNTImr : I<0xC3, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002148 "movnti\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002149 [(int_x86_sse2_movnt_i addr:$dst, GR32:$src)]>,
2150 TB, Requires<[HasSSE2]>;
2151
2152// Flush cache
Evan Chengb783fa32007-07-19 01:14:50 +00002153def CLFLUSH : I<0xAE, MRM7m, (outs), (ins i8mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002154 "clflush\t$src", [(int_x86_sse2_clflush addr:$src)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002155 TB, Requires<[HasSSE2]>;
2156
2157// Load, store, and memory fence
Evan Chengb783fa32007-07-19 01:14:50 +00002158def LFENCE : I<0xAE, MRM5m, (outs), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002159 "lfence", [(int_x86_sse2_lfence)]>, TB, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002160def MFENCE : I<0xAE, MRM6m, (outs), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002161 "mfence", [(int_x86_sse2_mfence)]>, TB, Requires<[HasSSE2]>;
2162
Andrew Lenharth785610d2008-02-16 01:24:58 +00002163//TODO: custom lower this so as to never even generate the noop
2164def : Pat<(membarrier (i8 imm:$ll), (i8 imm:$ls), (i8 imm:$sl), (i8 imm:$ss),
2165 (i8 0)), (NOOP)>;
2166def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
2167def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
2168def : Pat<(membarrier (i8 imm:$ll), (i8 imm:$ls), (i8 imm:$sl), (i8 imm:$ss),
2169 (i8 1)), (MFENCE)>;
2170
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002171// Alias instructions that map zero vector to pxor / xorp* for sse.
Chris Lattner17dab4a2008-01-10 05:45:39 +00002172let isReMaterializable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00002173 def V_SETALLONES : PDI<0x76, MRMInitReg, (outs VR128:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002174 "pcmpeqd\t$dst, $dst",
Chris Lattnere6aa3862007-11-25 00:24:49 +00002175 [(set VR128:$dst, (v4i32 immAllOnesV))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002176
2177// FR64 to 128-bit vector conversion.
Evan Chengb783fa32007-07-19 01:14:50 +00002178def MOVSD2PDrr : SDI<0x10, MRMSrcReg, (outs VR128:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002179 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002180 [(set VR128:$dst,
2181 (v2f64 (scalar_to_vector FR64:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002182def MOVSD2PDrm : SDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002183 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002184 [(set VR128:$dst,
2185 (v2f64 (scalar_to_vector (loadf64 addr:$src))))]>;
2186
Evan Chengb783fa32007-07-19 01:14:50 +00002187def MOVDI2PDIrr : PDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002188 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002189 [(set VR128:$dst,
2190 (v4i32 (scalar_to_vector GR32:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002191def MOVDI2PDIrm : PDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002192 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002193 [(set VR128:$dst,
2194 (v4i32 (scalar_to_vector (loadi32 addr:$src))))]>;
2195
Evan Chengb783fa32007-07-19 01:14:50 +00002196def MOVDI2SSrr : PDI<0x6E, MRMSrcReg, (outs FR32:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002197 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002198 [(set FR32:$dst, (bitconvert GR32:$src))]>;
2199
Evan Chengb783fa32007-07-19 01:14:50 +00002200def MOVDI2SSrm : PDI<0x6E, MRMSrcMem, (outs FR32:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002201 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002202 [(set FR32:$dst, (bitconvert (loadi32 addr:$src)))]>;
2203
2204// SSE2 instructions with XS prefix
Evan Chengb783fa32007-07-19 01:14:50 +00002205def MOVQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002206 "movq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002207 [(set VR128:$dst,
2208 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>, XS,
2209 Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002210def MOVPQI2QImr : PDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002211 "movq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002212 [(store (i64 (vector_extract (v2i64 VR128:$src),
2213 (iPTR 0))), addr:$dst)]>;
2214
2215// FIXME: may not be able to eliminate this movss with coalescing the src and
2216// dest register classes are different. We really want to write this pattern
2217// like this:
2218// def : Pat<(f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))),
2219// (f32 FR32:$src)>;
Evan Chengb783fa32007-07-19 01:14:50 +00002220def MOVPD2SDrr : SDI<0x10, MRMSrcReg, (outs FR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002221 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002222 [(set FR64:$dst, (vector_extract (v2f64 VR128:$src),
2223 (iPTR 0)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002224def MOVPD2SDmr : SDI<0x11, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002225 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002226 [(store (f64 (vector_extract (v2f64 VR128:$src),
2227 (iPTR 0))), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002228def MOVPDI2DIrr : PDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002229 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002230 [(set GR32:$dst, (vector_extract (v4i32 VR128:$src),
2231 (iPTR 0)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002232def MOVPDI2DImr : PDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002233 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002234 [(store (i32 (vector_extract (v4i32 VR128:$src),
2235 (iPTR 0))), addr:$dst)]>;
2236
Evan Chengb783fa32007-07-19 01:14:50 +00002237def MOVSS2DIrr : PDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002238 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002239 [(set GR32:$dst, (bitconvert FR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002240def MOVSS2DImr : PDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002241 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002242 [(store (i32 (bitconvert FR32:$src)), addr:$dst)]>;
2243
2244
2245// Move to lower bits of a VR128, leaving upper bits alone.
2246// Three operand (but two address) aliases.
Evan Cheng3ea4d672008-03-05 08:19:16 +00002247let Constraints = "$src1 = $dst" in {
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00002248 let neverHasSideEffects = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002249 def MOVLSD2PDrr : SDI<0x10, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002250 (outs VR128:$dst), (ins VR128:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002251 "movsd\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002252
2253 let AddedComplexity = 15 in
2254 def MOVLPDrr : SDI<0x10, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002255 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002256 "movsd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002257 [(set VR128:$dst,
2258 (v2f64 (vector_shuffle VR128:$src1, VR128:$src2,
2259 MOVL_shuffle_mask)))]>;
2260}
2261
2262// Store / copy lower 64-bits of a XMM register.
Evan Chengb783fa32007-07-19 01:14:50 +00002263def MOVLQ128mr : PDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002264 "movq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002265 [(int_x86_sse2_storel_dq addr:$dst, VR128:$src)]>;
2266
2267// Move to lower bits of a VR128 and zeroing upper bits.
2268// Loading from memory automatically zeroing upper bits.
Evan Chengd743a5f2008-05-10 00:59:18 +00002269let AddedComplexity = 20 in {
2270def MOVZSD2PDrm : SDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
2271 "movsd\t{$src, $dst|$dst, $src}",
2272 [(set VR128:$dst,
2273 (v2f64 (X86vzmovl (v2f64 (scalar_to_vector
2274 (loadf64 addr:$src))))))]>;
Evan Cheng40ee6e52008-05-08 00:57:18 +00002275
Evan Chenge9b9c672008-05-09 21:53:03 +00002276def : Pat<(v2f64 (X86vzmovl (memopv2f64 addr:$src))),
Evan Chengd743a5f2008-05-10 00:59:18 +00002277 (MOVZSD2PDrm addr:$src)>;
Evan Chenge9b9c672008-05-09 21:53:03 +00002278def : Pat<(v2f64 (X86vzload addr:$src)), (MOVZSD2PDrm addr:$src)>;
Evan Chengd743a5f2008-05-10 00:59:18 +00002279}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002280
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002281// movd / movq to XMM register zero-extends
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002282let AddedComplexity = 15 in {
Evan Chengb783fa32007-07-19 01:14:50 +00002283def MOVZDI2PDIrr : PDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002284 "movd\t{$src, $dst|$dst, $src}",
Evan Chenge9b9c672008-05-09 21:53:03 +00002285 [(set VR128:$dst, (v4i32 (X86vzmovl
Evan Cheng40ee6e52008-05-08 00:57:18 +00002286 (v4i32 (scalar_to_vector GR32:$src)))))]>;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002287// This is X86-64 only.
2288def MOVZQI2PQIrr : RPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR64:$src),
2289 "mov{d|q}\t{$src, $dst|$dst, $src}",
Evan Chenge9b9c672008-05-09 21:53:03 +00002290 [(set VR128:$dst, (v2i64 (X86vzmovl
Evan Cheng40ee6e52008-05-08 00:57:18 +00002291 (v2i64 (scalar_to_vector GR64:$src)))))]>;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002292}
2293
2294let AddedComplexity = 20 in {
Evan Chengb783fa32007-07-19 01:14:50 +00002295def MOVZDI2PDIrm : PDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002296 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002297 [(set VR128:$dst,
Evan Chenge9b9c672008-05-09 21:53:03 +00002298 (v4i32 (X86vzmovl (v4i32 (scalar_to_vector
Evan Cheng40ee6e52008-05-08 00:57:18 +00002299 (loadi32 addr:$src))))))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002300def MOVZQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002301 "movq\t{$src, $dst|$dst, $src}",
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002302 [(set VR128:$dst,
Evan Chenge9b9c672008-05-09 21:53:03 +00002303 (v2i64 (X86vzmovl (v2i64 (scalar_to_vector
Evan Cheng40ee6e52008-05-08 00:57:18 +00002304 (loadi64 addr:$src))))))]>, XS,
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002305 Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002306
Evan Chenge9b9c672008-05-09 21:53:03 +00002307def : Pat<(v2i64 (X86vzload addr:$src)), (MOVZQI2PQIrm addr:$src)>;
Evan Chengd743a5f2008-05-10 00:59:18 +00002308}
Evan Chenge9b9c672008-05-09 21:53:03 +00002309
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002310// Moving from XMM to XMM and clear upper 64 bits. Note, there is a bug in
2311// IA32 document. movq xmm1, xmm2 does clear the high bits.
2312let AddedComplexity = 15 in
2313def MOVZPQILo2PQIrr : I<0x7E, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
2314 "movq\t{$src, $dst|$dst, $src}",
Evan Chenge9b9c672008-05-09 21:53:03 +00002315 [(set VR128:$dst, (v2i64 (X86vzmovl (v2i64 VR128:$src))))]>,
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002316 XS, Requires<[HasSSE2]>;
2317
2318let AddedComplexity = 20 in
2319def MOVZPQILo2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
2320 "movq\t{$src, $dst|$dst, $src}",
Evan Chenge9b9c672008-05-09 21:53:03 +00002321 [(set VR128:$dst, (v2i64 (X86vzmovl
Evan Cheng40ee6e52008-05-08 00:57:18 +00002322 (memopv2i64 addr:$src))))]>,
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002323 XS, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002324
2325//===----------------------------------------------------------------------===//
2326// SSE3 Instructions
2327//===----------------------------------------------------------------------===//
2328
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002329// Move Instructions
Evan Chengb783fa32007-07-19 01:14:50 +00002330def MOVSHDUPrr : S3SI<0x16, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002331 "movshdup\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002332 [(set VR128:$dst, (v4f32 (vector_shuffle
2333 VR128:$src, (undef),
2334 MOVSHDUP_shuffle_mask)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002335def MOVSHDUPrm : S3SI<0x16, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002336 "movshdup\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002337 [(set VR128:$dst, (v4f32 (vector_shuffle
Dan Gohman4a4f1512007-07-18 20:23:34 +00002338 (memopv4f32 addr:$src), (undef),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002339 MOVSHDUP_shuffle_mask)))]>;
2340
Evan Chengb783fa32007-07-19 01:14:50 +00002341def MOVSLDUPrr : S3SI<0x12, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002342 "movsldup\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002343 [(set VR128:$dst, (v4f32 (vector_shuffle
2344 VR128:$src, (undef),
2345 MOVSLDUP_shuffle_mask)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002346def MOVSLDUPrm : S3SI<0x12, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002347 "movsldup\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002348 [(set VR128:$dst, (v4f32 (vector_shuffle
Dan Gohman4a4f1512007-07-18 20:23:34 +00002349 (memopv4f32 addr:$src), (undef),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002350 MOVSLDUP_shuffle_mask)))]>;
2351
Evan Chengb783fa32007-07-19 01:14:50 +00002352def MOVDDUPrr : S3DI<0x12, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002353 "movddup\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002354 [(set VR128:$dst, (v2f64 (vector_shuffle
2355 VR128:$src, (undef),
2356 SSE_splat_lo_mask)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002357def MOVDDUPrm : S3DI<0x12, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002358 "movddup\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002359 [(set VR128:$dst,
2360 (v2f64 (vector_shuffle
2361 (scalar_to_vector (loadf64 addr:$src)),
2362 (undef),
2363 SSE_splat_lo_mask)))]>;
2364
2365// Arithmetic
Evan Cheng3ea4d672008-03-05 08:19:16 +00002366let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002367 def ADDSUBPSrr : S3DI<0xD0, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002368 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002369 "addsubps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002370 [(set VR128:$dst, (int_x86_sse3_addsub_ps VR128:$src1,
2371 VR128:$src2))]>;
2372 def ADDSUBPSrm : S3DI<0xD0, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002373 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002374 "addsubps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002375 [(set VR128:$dst, (int_x86_sse3_addsub_ps VR128:$src1,
2376 (load addr:$src2)))]>;
2377 def ADDSUBPDrr : S3I<0xD0, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002378 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002379 "addsubpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002380 [(set VR128:$dst, (int_x86_sse3_addsub_pd VR128:$src1,
2381 VR128:$src2))]>;
2382 def ADDSUBPDrm : S3I<0xD0, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002383 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002384 "addsubpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002385 [(set VR128:$dst, (int_x86_sse3_addsub_pd VR128:$src1,
2386 (load addr:$src2)))]>;
2387}
2388
Evan Chengb783fa32007-07-19 01:14:50 +00002389def LDDQUrm : S3DI<0xF0, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002390 "lddqu\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002391 [(set VR128:$dst, (int_x86_sse3_ldu_dq addr:$src))]>;
2392
2393// Horizontal ops
2394class S3D_Intrr<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Chengb783fa32007-07-19 01:14:50 +00002395 : S3DI<o, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002396 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002397 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, VR128:$src2)))]>;
2398class S3D_Intrm<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Chengb783fa32007-07-19 01:14:50 +00002399 : S3DI<o, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002400 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002401 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, (load addr:$src2))))]>;
2402class S3_Intrr<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Chengb783fa32007-07-19 01:14:50 +00002403 : S3I<o, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002404 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002405 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, VR128:$src2)))]>;
2406class S3_Intrm<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Chengb783fa32007-07-19 01:14:50 +00002407 : S3I<o, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002408 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002409 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, (load addr:$src2))))]>;
2410
Evan Cheng3ea4d672008-03-05 08:19:16 +00002411let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002412 def HADDPSrr : S3D_Intrr<0x7C, "haddps", int_x86_sse3_hadd_ps>;
2413 def HADDPSrm : S3D_Intrm<0x7C, "haddps", int_x86_sse3_hadd_ps>;
2414 def HADDPDrr : S3_Intrr <0x7C, "haddpd", int_x86_sse3_hadd_pd>;
2415 def HADDPDrm : S3_Intrm <0x7C, "haddpd", int_x86_sse3_hadd_pd>;
2416 def HSUBPSrr : S3D_Intrr<0x7D, "hsubps", int_x86_sse3_hsub_ps>;
2417 def HSUBPSrm : S3D_Intrm<0x7D, "hsubps", int_x86_sse3_hsub_ps>;
2418 def HSUBPDrr : S3_Intrr <0x7D, "hsubpd", int_x86_sse3_hsub_pd>;
2419 def HSUBPDrm : S3_Intrm <0x7D, "hsubpd", int_x86_sse3_hsub_pd>;
2420}
2421
2422// Thread synchronization
Evan Chengb783fa32007-07-19 01:14:50 +00002423def MONITOR : I<0xC8, RawFrm, (outs), (ins), "monitor",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002424 [(int_x86_sse3_monitor EAX, ECX, EDX)]>,TB, Requires<[HasSSE3]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002425def MWAIT : I<0xC9, RawFrm, (outs), (ins), "mwait",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002426 [(int_x86_sse3_mwait ECX, EAX)]>, TB, Requires<[HasSSE3]>;
2427
2428// vector_shuffle v1, <undef> <1, 1, 3, 3>
2429let AddedComplexity = 15 in
2430def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2431 MOVSHDUP_shuffle_mask)),
2432 (MOVSHDUPrr VR128:$src)>, Requires<[HasSSE3]>;
2433let AddedComplexity = 20 in
Dan Gohman4a4f1512007-07-18 20:23:34 +00002434def : Pat<(v4i32 (vector_shuffle (bc_v4i32 (memopv2i64 addr:$src)), (undef),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002435 MOVSHDUP_shuffle_mask)),
2436 (MOVSHDUPrm addr:$src)>, Requires<[HasSSE3]>;
2437
2438// vector_shuffle v1, <undef> <0, 0, 2, 2>
2439let AddedComplexity = 15 in
2440 def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2441 MOVSLDUP_shuffle_mask)),
2442 (MOVSLDUPrr VR128:$src)>, Requires<[HasSSE3]>;
2443let AddedComplexity = 20 in
Dan Gohman4a4f1512007-07-18 20:23:34 +00002444 def : Pat<(v4i32 (vector_shuffle (bc_v4i32 (memopv2i64 addr:$src)), (undef),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002445 MOVSLDUP_shuffle_mask)),
2446 (MOVSLDUPrm addr:$src)>, Requires<[HasSSE3]>;
2447
2448//===----------------------------------------------------------------------===//
2449// SSSE3 Instructions
2450//===----------------------------------------------------------------------===//
2451
Bill Wendling98680292007-08-10 06:22:27 +00002452/// SS3I_unop_rm_int_8 - Simple SSSE3 unary operator whose type is v*i8.
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002453multiclass SS3I_unop_rm_int_8<bits<8> opc, string OpcodeStr,
2454 Intrinsic IntId64, Intrinsic IntId128> {
2455 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst), (ins VR64:$src),
2456 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2457 [(set VR64:$dst, (IntId64 VR64:$src))]>;
Bill Wendling98680292007-08-10 06:22:27 +00002458
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002459 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst), (ins i64mem:$src),
2460 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2461 [(set VR64:$dst,
2462 (IntId64 (bitconvert (memopv8i8 addr:$src))))]>;
2463
2464 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2465 (ins VR128:$src),
2466 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2467 [(set VR128:$dst, (IntId128 VR128:$src))]>,
2468 OpSize;
2469
2470 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2471 (ins i128mem:$src),
2472 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2473 [(set VR128:$dst,
2474 (IntId128
2475 (bitconvert (memopv16i8 addr:$src))))]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002476}
2477
Bill Wendling98680292007-08-10 06:22:27 +00002478/// SS3I_unop_rm_int_16 - Simple SSSE3 unary operator whose type is v*i16.
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002479multiclass SS3I_unop_rm_int_16<bits<8> opc, string OpcodeStr,
2480 Intrinsic IntId64, Intrinsic IntId128> {
2481 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2482 (ins VR64:$src),
2483 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2484 [(set VR64:$dst, (IntId64 VR64:$src))]>;
Bill Wendling98680292007-08-10 06:22:27 +00002485
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002486 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2487 (ins i64mem:$src),
2488 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2489 [(set VR64:$dst,
2490 (IntId64
2491 (bitconvert (memopv4i16 addr:$src))))]>;
2492
2493 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2494 (ins VR128:$src),
2495 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2496 [(set VR128:$dst, (IntId128 VR128:$src))]>,
2497 OpSize;
2498
2499 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2500 (ins i128mem:$src),
2501 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2502 [(set VR128:$dst,
2503 (IntId128
2504 (bitconvert (memopv8i16 addr:$src))))]>, OpSize;
Bill Wendling98680292007-08-10 06:22:27 +00002505}
2506
2507/// SS3I_unop_rm_int_32 - Simple SSSE3 unary operator whose type is v*i32.
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002508multiclass SS3I_unop_rm_int_32<bits<8> opc, string OpcodeStr,
2509 Intrinsic IntId64, Intrinsic IntId128> {
2510 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2511 (ins VR64:$src),
2512 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2513 [(set VR64:$dst, (IntId64 VR64:$src))]>;
Bill Wendling98680292007-08-10 06:22:27 +00002514
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002515 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2516 (ins i64mem:$src),
2517 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2518 [(set VR64:$dst,
2519 (IntId64
2520 (bitconvert (memopv2i32 addr:$src))))]>;
2521
2522 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2523 (ins VR128:$src),
2524 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2525 [(set VR128:$dst, (IntId128 VR128:$src))]>,
2526 OpSize;
2527
2528 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2529 (ins i128mem:$src),
2530 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2531 [(set VR128:$dst,
2532 (IntId128
2533 (bitconvert (memopv4i32 addr:$src))))]>, OpSize;
Bill Wendling98680292007-08-10 06:22:27 +00002534}
2535
2536defm PABSB : SS3I_unop_rm_int_8 <0x1C, "pabsb",
2537 int_x86_ssse3_pabs_b,
2538 int_x86_ssse3_pabs_b_128>;
2539defm PABSW : SS3I_unop_rm_int_16<0x1D, "pabsw",
2540 int_x86_ssse3_pabs_w,
2541 int_x86_ssse3_pabs_w_128>;
2542defm PABSD : SS3I_unop_rm_int_32<0x1E, "pabsd",
2543 int_x86_ssse3_pabs_d,
2544 int_x86_ssse3_pabs_d_128>;
2545
2546/// SS3I_binop_rm_int_8 - Simple SSSE3 binary operator whose type is v*i8.
Evan Cheng3ea4d672008-03-05 08:19:16 +00002547let Constraints = "$src1 = $dst" in {
Bill Wendling98680292007-08-10 06:22:27 +00002548 multiclass SS3I_binop_rm_int_8<bits<8> opc, string OpcodeStr,
2549 Intrinsic IntId64, Intrinsic IntId128,
2550 bit Commutable = 0> {
2551 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2552 (ins VR64:$src1, VR64:$src2),
2553 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2554 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]> {
2555 let isCommutable = Commutable;
2556 }
2557 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2558 (ins VR64:$src1, i64mem:$src2),
2559 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2560 [(set VR64:$dst,
2561 (IntId64 VR64:$src1,
2562 (bitconvert (memopv8i8 addr:$src2))))]>;
2563
2564 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2565 (ins VR128:$src1, VR128:$src2),
2566 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2567 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
2568 OpSize {
2569 let isCommutable = Commutable;
2570 }
2571 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2572 (ins VR128:$src1, i128mem:$src2),
2573 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2574 [(set VR128:$dst,
2575 (IntId128 VR128:$src1,
2576 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
2577 }
2578}
2579
2580/// SS3I_binop_rm_int_16 - Simple SSSE3 binary operator whose type is v*i16.
Evan Cheng3ea4d672008-03-05 08:19:16 +00002581let Constraints = "$src1 = $dst" in {
Bill Wendling98680292007-08-10 06:22:27 +00002582 multiclass SS3I_binop_rm_int_16<bits<8> opc, string OpcodeStr,
2583 Intrinsic IntId64, Intrinsic IntId128,
2584 bit Commutable = 0> {
2585 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2586 (ins VR64:$src1, VR64:$src2),
2587 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2588 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]> {
2589 let isCommutable = Commutable;
2590 }
2591 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2592 (ins VR64:$src1, i64mem:$src2),
2593 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2594 [(set VR64:$dst,
2595 (IntId64 VR64:$src1,
2596 (bitconvert (memopv4i16 addr:$src2))))]>;
2597
2598 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2599 (ins VR128:$src1, VR128:$src2),
2600 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2601 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
2602 OpSize {
2603 let isCommutable = Commutable;
2604 }
2605 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2606 (ins VR128:$src1, i128mem:$src2),
2607 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2608 [(set VR128:$dst,
2609 (IntId128 VR128:$src1,
2610 (bitconvert (memopv8i16 addr:$src2))))]>, OpSize;
2611 }
2612}
2613
2614/// SS3I_binop_rm_int_32 - Simple SSSE3 binary operator whose type is v*i32.
Evan Cheng3ea4d672008-03-05 08:19:16 +00002615let Constraints = "$src1 = $dst" in {
Bill Wendling98680292007-08-10 06:22:27 +00002616 multiclass SS3I_binop_rm_int_32<bits<8> opc, string OpcodeStr,
2617 Intrinsic IntId64, Intrinsic IntId128,
2618 bit Commutable = 0> {
2619 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2620 (ins VR64:$src1, VR64:$src2),
2621 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2622 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]> {
2623 let isCommutable = Commutable;
2624 }
2625 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2626 (ins VR64:$src1, i64mem:$src2),
2627 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2628 [(set VR64:$dst,
2629 (IntId64 VR64:$src1,
2630 (bitconvert (memopv2i32 addr:$src2))))]>;
2631
2632 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2633 (ins VR128:$src1, VR128:$src2),
2634 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2635 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
2636 OpSize {
2637 let isCommutable = Commutable;
2638 }
2639 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2640 (ins VR128:$src1, i128mem:$src2),
2641 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2642 [(set VR128:$dst,
2643 (IntId128 VR128:$src1,
2644 (bitconvert (memopv4i32 addr:$src2))))]>, OpSize;
2645 }
2646}
2647
2648defm PHADDW : SS3I_binop_rm_int_16<0x01, "phaddw",
2649 int_x86_ssse3_phadd_w,
2650 int_x86_ssse3_phadd_w_128, 1>;
2651defm PHADDD : SS3I_binop_rm_int_32<0x02, "phaddd",
2652 int_x86_ssse3_phadd_d,
2653 int_x86_ssse3_phadd_d_128, 1>;
2654defm PHADDSW : SS3I_binop_rm_int_16<0x03, "phaddsw",
2655 int_x86_ssse3_phadd_sw,
2656 int_x86_ssse3_phadd_sw_128, 1>;
2657defm PHSUBW : SS3I_binop_rm_int_16<0x05, "phsubw",
2658 int_x86_ssse3_phsub_w,
2659 int_x86_ssse3_phsub_w_128>;
2660defm PHSUBD : SS3I_binop_rm_int_32<0x06, "phsubd",
2661 int_x86_ssse3_phsub_d,
2662 int_x86_ssse3_phsub_d_128>;
2663defm PHSUBSW : SS3I_binop_rm_int_16<0x07, "phsubsw",
2664 int_x86_ssse3_phsub_sw,
2665 int_x86_ssse3_phsub_sw_128>;
2666defm PMADDUBSW : SS3I_binop_rm_int_8 <0x04, "pmaddubsw",
2667 int_x86_ssse3_pmadd_ub_sw,
2668 int_x86_ssse3_pmadd_ub_sw_128, 1>;
2669defm PMULHRSW : SS3I_binop_rm_int_16<0x0B, "pmulhrsw",
2670 int_x86_ssse3_pmul_hr_sw,
2671 int_x86_ssse3_pmul_hr_sw_128, 1>;
2672defm PSHUFB : SS3I_binop_rm_int_8 <0x00, "pshufb",
2673 int_x86_ssse3_pshuf_b,
2674 int_x86_ssse3_pshuf_b_128>;
2675defm PSIGNB : SS3I_binop_rm_int_8 <0x08, "psignb",
2676 int_x86_ssse3_psign_b,
2677 int_x86_ssse3_psign_b_128>;
2678defm PSIGNW : SS3I_binop_rm_int_16<0x09, "psignw",
2679 int_x86_ssse3_psign_w,
2680 int_x86_ssse3_psign_w_128>;
2681defm PSIGND : SS3I_binop_rm_int_32<0x09, "psignd",
2682 int_x86_ssse3_psign_d,
2683 int_x86_ssse3_psign_d_128>;
2684
Evan Cheng3ea4d672008-03-05 08:19:16 +00002685let Constraints = "$src1 = $dst" in {
Bill Wendling1dc817c2007-08-10 09:00:17 +00002686 def PALIGNR64rr : SS3AI<0x0F, MRMSrcReg, (outs VR64:$dst),
2687 (ins VR64:$src1, VR64:$src2, i16imm:$src3),
Dale Johannesen576b27e2007-10-11 20:58:37 +00002688 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendling1dc817c2007-08-10 09:00:17 +00002689 [(set VR64:$dst,
2690 (int_x86_ssse3_palign_r
2691 VR64:$src1, VR64:$src2,
2692 imm:$src3))]>;
2693 def PALIGNR64rm : SS3AI<0x0F, MRMSrcReg, (outs VR64:$dst),
2694 (ins VR64:$src1, i64mem:$src2, i16imm:$src3),
Dale Johannesen576b27e2007-10-11 20:58:37 +00002695 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendling1dc817c2007-08-10 09:00:17 +00002696 [(set VR64:$dst,
2697 (int_x86_ssse3_palign_r
2698 VR64:$src1,
2699 (bitconvert (memopv2i32 addr:$src2)),
2700 imm:$src3))]>;
Bill Wendling98680292007-08-10 06:22:27 +00002701
Bill Wendling1dc817c2007-08-10 09:00:17 +00002702 def PALIGNR128rr : SS3AI<0x0F, MRMSrcReg, (outs VR128:$dst),
2703 (ins VR128:$src1, VR128:$src2, i32imm:$src3),
Dale Johannesen576b27e2007-10-11 20:58:37 +00002704 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendling1dc817c2007-08-10 09:00:17 +00002705 [(set VR128:$dst,
2706 (int_x86_ssse3_palign_r_128
2707 VR128:$src1, VR128:$src2,
2708 imm:$src3))]>, OpSize;
2709 def PALIGNR128rm : SS3AI<0x0F, MRMSrcReg, (outs VR128:$dst),
2710 (ins VR128:$src1, i128mem:$src2, i32imm:$src3),
Dale Johannesen576b27e2007-10-11 20:58:37 +00002711 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendling1dc817c2007-08-10 09:00:17 +00002712 [(set VR128:$dst,
2713 (int_x86_ssse3_palign_r_128
2714 VR128:$src1,
2715 (bitconvert (memopv4i32 addr:$src2)),
2716 imm:$src3))]>, OpSize;
Bill Wendling98680292007-08-10 06:22:27 +00002717}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002718
2719//===----------------------------------------------------------------------===//
2720// Non-Instruction Patterns
2721//===----------------------------------------------------------------------===//
2722
Chris Lattnerdec9cb52008-01-24 08:07:48 +00002723// extload f32 -> f64. This matches load+fextend because we have a hack in
2724// the isel (PreprocessForFPConvert) that can introduce loads after dag combine.
2725// Since these loads aren't folded into the fextend, we have to match it
2726// explicitly here.
2727let Predicates = [HasSSE2] in
2728 def : Pat<(fextend (loadf32 addr:$src)),
2729 (CVTSS2SDrm addr:$src)>;
2730
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002731// bit_convert
2732let Predicates = [HasSSE2] in {
2733 def : Pat<(v2i64 (bitconvert (v4i32 VR128:$src))), (v2i64 VR128:$src)>;
2734 def : Pat<(v2i64 (bitconvert (v8i16 VR128:$src))), (v2i64 VR128:$src)>;
2735 def : Pat<(v2i64 (bitconvert (v16i8 VR128:$src))), (v2i64 VR128:$src)>;
2736 def : Pat<(v2i64 (bitconvert (v2f64 VR128:$src))), (v2i64 VR128:$src)>;
2737 def : Pat<(v2i64 (bitconvert (v4f32 VR128:$src))), (v2i64 VR128:$src)>;
2738 def : Pat<(v4i32 (bitconvert (v2i64 VR128:$src))), (v4i32 VR128:$src)>;
2739 def : Pat<(v4i32 (bitconvert (v8i16 VR128:$src))), (v4i32 VR128:$src)>;
2740 def : Pat<(v4i32 (bitconvert (v16i8 VR128:$src))), (v4i32 VR128:$src)>;
2741 def : Pat<(v4i32 (bitconvert (v2f64 VR128:$src))), (v4i32 VR128:$src)>;
2742 def : Pat<(v4i32 (bitconvert (v4f32 VR128:$src))), (v4i32 VR128:$src)>;
2743 def : Pat<(v8i16 (bitconvert (v2i64 VR128:$src))), (v8i16 VR128:$src)>;
2744 def : Pat<(v8i16 (bitconvert (v4i32 VR128:$src))), (v8i16 VR128:$src)>;
2745 def : Pat<(v8i16 (bitconvert (v16i8 VR128:$src))), (v8i16 VR128:$src)>;
2746 def : Pat<(v8i16 (bitconvert (v2f64 VR128:$src))), (v8i16 VR128:$src)>;
2747 def : Pat<(v8i16 (bitconvert (v4f32 VR128:$src))), (v8i16 VR128:$src)>;
2748 def : Pat<(v16i8 (bitconvert (v2i64 VR128:$src))), (v16i8 VR128:$src)>;
2749 def : Pat<(v16i8 (bitconvert (v4i32 VR128:$src))), (v16i8 VR128:$src)>;
2750 def : Pat<(v16i8 (bitconvert (v8i16 VR128:$src))), (v16i8 VR128:$src)>;
2751 def : Pat<(v16i8 (bitconvert (v2f64 VR128:$src))), (v16i8 VR128:$src)>;
2752 def : Pat<(v16i8 (bitconvert (v4f32 VR128:$src))), (v16i8 VR128:$src)>;
2753 def : Pat<(v4f32 (bitconvert (v2i64 VR128:$src))), (v4f32 VR128:$src)>;
2754 def : Pat<(v4f32 (bitconvert (v4i32 VR128:$src))), (v4f32 VR128:$src)>;
2755 def : Pat<(v4f32 (bitconvert (v8i16 VR128:$src))), (v4f32 VR128:$src)>;
2756 def : Pat<(v4f32 (bitconvert (v16i8 VR128:$src))), (v4f32 VR128:$src)>;
2757 def : Pat<(v4f32 (bitconvert (v2f64 VR128:$src))), (v4f32 VR128:$src)>;
2758 def : Pat<(v2f64 (bitconvert (v2i64 VR128:$src))), (v2f64 VR128:$src)>;
2759 def : Pat<(v2f64 (bitconvert (v4i32 VR128:$src))), (v2f64 VR128:$src)>;
2760 def : Pat<(v2f64 (bitconvert (v8i16 VR128:$src))), (v2f64 VR128:$src)>;
2761 def : Pat<(v2f64 (bitconvert (v16i8 VR128:$src))), (v2f64 VR128:$src)>;
2762 def : Pat<(v2f64 (bitconvert (v4f32 VR128:$src))), (v2f64 VR128:$src)>;
2763}
2764
2765// Move scalar to XMM zero-extended
2766// movd to XMM register zero-extends
2767let AddedComplexity = 15 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002768// Zeroing a VR128 then do a MOVS{S|D} to the lower bits.
Evan Chenge9b9c672008-05-09 21:53:03 +00002769def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64:$src)))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002770 (MOVLSD2PDrr (V_SET0), FR64:$src)>, Requires<[HasSSE2]>;
Evan Chenge9b9c672008-05-09 21:53:03 +00002771def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32:$src)))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002772 (MOVLSS2PSrr (V_SET0), FR32:$src)>, Requires<[HasSSE2]>;
Evan Chenge259e872008-05-09 23:37:55 +00002773def : Pat<(v4f32 (X86vzmovl (v4f32 VR128:$src))),
2774 (MOVLPSrr (V_SET0), VR128:$src)>, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002775}
2776
2777// Splat v2f64 / v2i64
2778let AddedComplexity = 10 in {
2779def : Pat<(vector_shuffle (v2f64 VR128:$src), (undef), SSE_splat_lo_mask:$sm),
2780 (UNPCKLPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2781def : Pat<(vector_shuffle (v2f64 VR128:$src), (undef), UNPCKH_shuffle_mask:$sm),
2782 (UNPCKHPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2783def : Pat<(vector_shuffle (v2i64 VR128:$src), (undef), SSE_splat_lo_mask:$sm),
2784 (PUNPCKLQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2785def : Pat<(vector_shuffle (v2i64 VR128:$src), (undef), UNPCKH_shuffle_mask:$sm),
2786 (PUNPCKHQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2787}
2788
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002789// Special unary SHUFPSrri case.
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002790def : Pat<(v4f32 (vector_shuffle VR128:$src1, (undef),
2791 SHUFP_unary_shuffle_mask:$sm)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002792 (SHUFPSrri VR128:$src1, VR128:$src1, SHUFP_unary_shuffle_mask:$sm)>,
2793 Requires<[HasSSE1]>;
Dan Gohman7dc19012007-08-02 21:17:01 +00002794// Special unary SHUFPDrri case.
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002795def : Pat<(v2f64 (vector_shuffle VR128:$src1, (undef),
2796 SHUFP_unary_shuffle_mask:$sm)),
Dan Gohman7dc19012007-08-02 21:17:01 +00002797 (SHUFPDrri VR128:$src1, VR128:$src1, SHUFP_unary_shuffle_mask:$sm)>,
2798 Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002799// Unary v4f32 shuffle with PSHUF* in order to fold a load.
Evan Chengbf8b2c52008-04-05 00:30:36 +00002800def : Pat<(vector_shuffle (bc_v4i32 (memopv4f32 addr:$src1)), (undef),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002801 SHUFP_unary_shuffle_mask:$sm),
2802 (PSHUFDmi addr:$src1, SHUFP_unary_shuffle_mask:$sm)>,
2803 Requires<[HasSSE2]>;
2804// Special binary v4i32 shuffle cases with SHUFPS.
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002805def : Pat<(v4i32 (vector_shuffle VR128:$src1, (v4i32 VR128:$src2),
2806 PSHUFD_binary_shuffle_mask:$sm)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002807 (SHUFPSrri VR128:$src1, VR128:$src2, PSHUFD_binary_shuffle_mask:$sm)>,
2808 Requires<[HasSSE2]>;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002809def : Pat<(v4i32 (vector_shuffle VR128:$src1,
2810 (bc_v4i32 (memopv2i64 addr:$src2)), PSHUFD_binary_shuffle_mask:$sm)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002811 (SHUFPSrmi VR128:$src1, addr:$src2, PSHUFD_binary_shuffle_mask:$sm)>,
2812 Requires<[HasSSE2]>;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002813// Special binary v2i64 shuffle cases using SHUFPDrri.
2814def : Pat<(v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
2815 SHUFP_shuffle_mask:$sm)),
2816 (SHUFPDrri VR128:$src1, VR128:$src2, SHUFP_shuffle_mask:$sm)>,
2817 Requires<[HasSSE2]>;
2818// Special unary SHUFPDrri case.
2819def : Pat<(v2i64 (vector_shuffle VR128:$src1, (undef),
2820 SHUFP_unary_shuffle_mask:$sm)),
2821 (SHUFPDrri VR128:$src1, VR128:$src1, SHUFP_unary_shuffle_mask:$sm)>,
2822 Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002823
2824// vector_shuffle v1, <undef>, <0, 0, 1, 1, ...>
2825let AddedComplexity = 10 in {
2826def : Pat<(v4f32 (vector_shuffle VR128:$src, (undef),
2827 UNPCKL_v_undef_shuffle_mask)),
2828 (UNPCKLPSrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2829def : Pat<(v16i8 (vector_shuffle VR128:$src, (undef),
2830 UNPCKL_v_undef_shuffle_mask)),
2831 (PUNPCKLBWrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2832def : Pat<(v8i16 (vector_shuffle VR128:$src, (undef),
2833 UNPCKL_v_undef_shuffle_mask)),
2834 (PUNPCKLWDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2835def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2836 UNPCKL_v_undef_shuffle_mask)),
2837 (PUNPCKLDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE1]>;
2838}
2839
2840// vector_shuffle v1, <undef>, <2, 2, 3, 3, ...>
2841let AddedComplexity = 10 in {
2842def : Pat<(v4f32 (vector_shuffle VR128:$src, (undef),
2843 UNPCKH_v_undef_shuffle_mask)),
2844 (UNPCKHPSrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2845def : Pat<(v16i8 (vector_shuffle VR128:$src, (undef),
2846 UNPCKH_v_undef_shuffle_mask)),
2847 (PUNPCKHBWrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2848def : Pat<(v8i16 (vector_shuffle VR128:$src, (undef),
2849 UNPCKH_v_undef_shuffle_mask)),
2850 (PUNPCKHWDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2851def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2852 UNPCKH_v_undef_shuffle_mask)),
2853 (PUNPCKHDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE1]>;
2854}
2855
2856let AddedComplexity = 15 in {
2857// vector_shuffle v1, v2 <0, 1, 4, 5> using MOVLHPS
2858def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2859 MOVHP_shuffle_mask)),
2860 (MOVLHPSrr VR128:$src1, VR128:$src2)>;
2861
2862// vector_shuffle v1, v2 <6, 7, 2, 3> using MOVHLPS
2863def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2864 MOVHLPS_shuffle_mask)),
2865 (MOVHLPSrr VR128:$src1, VR128:$src2)>;
2866
2867// vector_shuffle v1, undef <2, ?, ?, ?> using MOVHLPS
2868def : Pat<(v4f32 (vector_shuffle VR128:$src1, (undef),
2869 MOVHLPS_v_undef_shuffle_mask)),
2870 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
2871def : Pat<(v4i32 (vector_shuffle VR128:$src1, (undef),
2872 MOVHLPS_v_undef_shuffle_mask)),
2873 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
2874}
2875
2876let AddedComplexity = 20 in {
2877// vector_shuffle v1, (load v2) <4, 5, 2, 3> using MOVLPS
2878// vector_shuffle v1, (load v2) <0, 1, 4, 5> using MOVHPS
Dan Gohman4a4f1512007-07-18 20:23:34 +00002879def : Pat<(v4f32 (vector_shuffle VR128:$src1, (memopv4f32 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002880 MOVLP_shuffle_mask)),
2881 (MOVLPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>;
Dan Gohman4a4f1512007-07-18 20:23:34 +00002882def : Pat<(v2f64 (vector_shuffle VR128:$src1, (memopv2f64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002883 MOVLP_shuffle_mask)),
2884 (MOVLPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Dan Gohman4a4f1512007-07-18 20:23:34 +00002885def : Pat<(v4f32 (vector_shuffle VR128:$src1, (memopv4f32 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002886 MOVHP_shuffle_mask)),
2887 (MOVHPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>;
Dan Gohman4a4f1512007-07-18 20:23:34 +00002888def : Pat<(v2f64 (vector_shuffle VR128:$src1, (memopv2f64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002889 MOVHP_shuffle_mask)),
2890 (MOVHPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
2891
Dan Gohman4a4f1512007-07-18 20:23:34 +00002892def : Pat<(v4i32 (vector_shuffle VR128:$src1, (bc_v4i32 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002893 MOVLP_shuffle_mask)),
2894 (MOVLPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Dan Gohman4a4f1512007-07-18 20:23:34 +00002895def : Pat<(v2i64 (vector_shuffle VR128:$src1, (memopv2i64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002896 MOVLP_shuffle_mask)),
2897 (MOVLPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Dan Gohman4a4f1512007-07-18 20:23:34 +00002898def : Pat<(v4i32 (vector_shuffle VR128:$src1, (bc_v4i32 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002899 MOVHP_shuffle_mask)),
2900 (MOVHPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>;
Dan Gohman4a4f1512007-07-18 20:23:34 +00002901def : Pat<(v2i64 (vector_shuffle VR128:$src1, (memopv2i64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002902 MOVLP_shuffle_mask)),
2903 (MOVLPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
2904}
2905
2906let AddedComplexity = 15 in {
2907// Setting the lowest element in the vector.
2908def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2909 MOVL_shuffle_mask)),
2910 (MOVLPSrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
2911def : Pat<(v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
2912 MOVL_shuffle_mask)),
2913 (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
2914
2915// vector_shuffle v1, v2 <4, 5, 2, 3> using MOVLPDrr (movsd)
2916def : Pat<(v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
2917 MOVLP_shuffle_mask)),
2918 (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
2919def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2920 MOVLP_shuffle_mask)),
2921 (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
2922}
2923
2924// Set lowest element and zero upper elements.
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002925let AddedComplexity = 15 in
2926def : Pat<(v2f64 (vector_shuffle immAllZerosV_bc, VR128:$src,
2927 MOVL_shuffle_mask)),
2928 (MOVZPQILo2PQIrr VR128:$src)>, Requires<[HasSSE2]>;
Evan Chenge9b9c672008-05-09 21:53:03 +00002929def : Pat<(v2f64 (X86vzmovl (v2f64 VR128:$src))),
Evan Chengd09a8a02008-05-08 22:35:02 +00002930 (MOVZPQILo2PQIrr VR128:$src)>, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002931
2932// FIXME: Temporary workaround since 2-wide shuffle is broken.
2933def : Pat<(int_x86_sse2_movs_d VR128:$src1, VR128:$src2),
2934 (v2f64 (MOVLPDrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
2935def : Pat<(int_x86_sse2_loadh_pd VR128:$src1, addr:$src2),
2936 (v2f64 (MOVHPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
2937def : Pat<(int_x86_sse2_loadl_pd VR128:$src1, addr:$src2),
2938 (v2f64 (MOVLPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
2939def : Pat<(int_x86_sse2_shuf_pd VR128:$src1, VR128:$src2, imm:$src3),
2940 (v2f64 (SHUFPDrri VR128:$src1, VR128:$src2, imm:$src3))>,
2941 Requires<[HasSSE2]>;
2942def : Pat<(int_x86_sse2_shuf_pd VR128:$src1, (load addr:$src2), imm:$src3),
2943 (v2f64 (SHUFPDrmi VR128:$src1, addr:$src2, imm:$src3))>,
2944 Requires<[HasSSE2]>;
2945def : Pat<(int_x86_sse2_unpckh_pd VR128:$src1, VR128:$src2),
2946 (v2f64 (UNPCKHPDrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
2947def : Pat<(int_x86_sse2_unpckh_pd VR128:$src1, (load addr:$src2)),
2948 (v2f64 (UNPCKHPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
2949def : Pat<(int_x86_sse2_unpckl_pd VR128:$src1, VR128:$src2),
2950 (v2f64 (UNPCKLPDrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
2951def : Pat<(int_x86_sse2_unpckl_pd VR128:$src1, (load addr:$src2)),
2952 (v2f64 (UNPCKLPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
2953def : Pat<(int_x86_sse2_punpckh_qdq VR128:$src1, VR128:$src2),
2954 (v2i64 (PUNPCKHQDQrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
2955def : Pat<(int_x86_sse2_punpckh_qdq VR128:$src1, (load addr:$src2)),
2956 (v2i64 (PUNPCKHQDQrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
2957def : Pat<(int_x86_sse2_punpckl_qdq VR128:$src1, VR128:$src2),
2958 (v2i64 (PUNPCKLQDQrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
2959def : Pat<(int_x86_sse2_punpckl_qdq VR128:$src1, (load addr:$src2)),
2960 (PUNPCKLQDQrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
2961
2962// Some special case pandn patterns.
2963def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
2964 VR128:$src2)),
2965 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
2966def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
2967 VR128:$src2)),
2968 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
2969def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
2970 VR128:$src2)),
2971 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
2972
2973def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
Dan Gohman7dc19012007-08-02 21:17:01 +00002974 (memopv2i64 addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002975 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
2976def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
Dan Gohman7dc19012007-08-02 21:17:01 +00002977 (memopv2i64 addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002978 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
2979def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
Dan Gohman7dc19012007-08-02 21:17:01 +00002980 (memopv2i64 addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002981 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
2982
Nate Begeman78246ca2007-11-17 03:58:34 +00002983// vector -> vector casts
2984def : Pat<(v4f32 (sint_to_fp (v4i32 VR128:$src))),
2985 (Int_CVTDQ2PSrr VR128:$src)>, Requires<[HasSSE2]>;
2986def : Pat<(v4i32 (fp_to_sint (v4f32 VR128:$src))),
2987 (Int_CVTTPS2DQrr VR128:$src)>, Requires<[HasSSE2]>;
2988
Evan Cheng51a49b22007-07-20 00:27:43 +00002989// Use movaps / movups for SSE integer load / store (one byte shorter).
Dan Gohman11821702007-07-27 17:16:43 +00002990def : Pat<(alignedloadv4i32 addr:$src),
2991 (MOVAPSrm addr:$src)>, Requires<[HasSSE1]>;
2992def : Pat<(loadv4i32 addr:$src),
2993 (MOVUPSrm addr:$src)>, Requires<[HasSSE1]>;
Evan Cheng51a49b22007-07-20 00:27:43 +00002994def : Pat<(alignedloadv2i64 addr:$src),
2995 (MOVAPSrm addr:$src)>, Requires<[HasSSE2]>;
2996def : Pat<(loadv2i64 addr:$src),
2997 (MOVUPSrm addr:$src)>, Requires<[HasSSE2]>;
2998
2999def : Pat<(alignedstore (v2i64 VR128:$src), addr:$dst),
3000 (MOVAPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3001def : Pat<(alignedstore (v4i32 VR128:$src), addr:$dst),
3002 (MOVAPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3003def : Pat<(alignedstore (v8i16 VR128:$src), addr:$dst),
3004 (MOVAPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3005def : Pat<(alignedstore (v16i8 VR128:$src), addr:$dst),
3006 (MOVAPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3007def : Pat<(store (v2i64 VR128:$src), addr:$dst),
3008 (MOVUPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3009def : Pat<(store (v4i32 VR128:$src), addr:$dst),
3010 (MOVUPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3011def : Pat<(store (v8i16 VR128:$src), addr:$dst),
3012 (MOVUPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3013def : Pat<(store (v16i8 VR128:$src), addr:$dst),
3014 (MOVUPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begemanb2975562008-02-03 07:18:54 +00003015
3016//===----------------------------------------------------------------------===//
3017// SSE4.1 Instructions
3018//===----------------------------------------------------------------------===//
3019
Nate Begemanb2975562008-02-03 07:18:54 +00003020multiclass sse41_fp_unop_rm<bits<8> opcss, bits<8> opcps,
3021 bits<8> opcsd, bits<8> opcpd,
3022 string OpcodeStr,
3023 Intrinsic F32Int,
3024 Intrinsic V4F32Int,
3025 Intrinsic F64Int,
Nate Begemaneb3f5432008-02-04 05:34:34 +00003026 Intrinsic V2F64Int> {
Nate Begemanb2975562008-02-03 07:18:54 +00003027 // Intrinsic operation, reg.
Evan Cheng78d00612008-03-14 07:39:27 +00003028 def SSr_Int : SS4AIi8<opcss, MRMSrcReg,
Nate Begeman72d802a2008-02-04 06:00:24 +00003029 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003030 !strconcat(OpcodeStr,
3031 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemaneb3f5432008-02-04 05:34:34 +00003032 [(set VR128:$dst, (F32Int VR128:$src1, imm:$src2))]>,
3033 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003034
3035 // Intrinsic operation, mem.
Evan Cheng78d00612008-03-14 07:39:27 +00003036 def SSm_Int : SS4AIi8<opcss, MRMSrcMem,
Nate Begeman72d802a2008-02-04 06:00:24 +00003037 (outs VR128:$dst), (ins ssmem:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003038 !strconcat(OpcodeStr,
3039 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemaneb3f5432008-02-04 05:34:34 +00003040 [(set VR128:$dst, (F32Int sse_load_f32:$src1, imm:$src2))]>,
3041 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003042
3043 // Vector intrinsic operation, reg
Evan Cheng78d00612008-03-14 07:39:27 +00003044 def PSr_Int : SS4AIi8<opcps, MRMSrcReg,
Nate Begeman72d802a2008-02-04 06:00:24 +00003045 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003046 !strconcat(OpcodeStr,
3047 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemaneb3f5432008-02-04 05:34:34 +00003048 [(set VR128:$dst, (V4F32Int VR128:$src1, imm:$src2))]>,
3049 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003050
3051 // Vector intrinsic operation, mem
Evan Cheng78d00612008-03-14 07:39:27 +00003052 def PSm_Int : SS4AIi8<opcps, MRMSrcMem,
Nate Begeman72d802a2008-02-04 06:00:24 +00003053 (outs VR128:$dst), (ins f128mem:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003054 !strconcat(OpcodeStr,
3055 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemaneb3f5432008-02-04 05:34:34 +00003056 [(set VR128:$dst, (V4F32Int (load addr:$src1),imm:$src2))]>,
3057 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003058
3059 // Intrinsic operation, reg.
Evan Cheng78d00612008-03-14 07:39:27 +00003060 def SDr_Int : SS4AIi8<opcsd, MRMSrcReg,
Nate Begeman72d802a2008-02-04 06:00:24 +00003061 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003062 !strconcat(OpcodeStr,
3063 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemaneb3f5432008-02-04 05:34:34 +00003064 [(set VR128:$dst, (F64Int VR128:$src1, imm:$src2))]>,
3065 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003066
3067 // Intrinsic operation, mem.
Evan Cheng78d00612008-03-14 07:39:27 +00003068 def SDm_Int : SS4AIi8<opcsd, MRMSrcMem,
Nate Begeman72d802a2008-02-04 06:00:24 +00003069 (outs VR128:$dst), (ins sdmem:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003070 !strconcat(OpcodeStr,
3071 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemaneb3f5432008-02-04 05:34:34 +00003072 [(set VR128:$dst, (F64Int sse_load_f64:$src1, imm:$src2))]>,
3073 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003074
3075 // Vector intrinsic operation, reg
Evan Cheng78d00612008-03-14 07:39:27 +00003076 def PDr_Int : SS4AIi8<opcpd, MRMSrcReg,
Nate Begeman72d802a2008-02-04 06:00:24 +00003077 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003078 !strconcat(OpcodeStr,
3079 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemaneb3f5432008-02-04 05:34:34 +00003080 [(set VR128:$dst, (V2F64Int VR128:$src1, imm:$src2))]>,
3081 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003082
3083 // Vector intrinsic operation, mem
Evan Cheng78d00612008-03-14 07:39:27 +00003084 def PDm_Int : SS4AIi8<opcpd, MRMSrcMem,
Nate Begeman72d802a2008-02-04 06:00:24 +00003085 (outs VR128:$dst), (ins f128mem:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003086 !strconcat(OpcodeStr,
3087 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemaneb3f5432008-02-04 05:34:34 +00003088 [(set VR128:$dst, (V2F64Int (load addr:$src1),imm:$src2))]>,
3089 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003090}
3091
3092// FP round - roundss, roundps, roundsd, roundpd
3093defm ROUND : sse41_fp_unop_rm<0x0A, 0x08, 0x0B, 0x09, "round",
3094 int_x86_sse41_round_ss, int_x86_sse41_round_ps,
3095 int_x86_sse41_round_sd, int_x86_sse41_round_pd>;
Nate Begemaneb3f5432008-02-04 05:34:34 +00003096
3097// SS41I_unop_rm_int_v16 - SSE 4.1 unary operator whose type is v8i16.
3098multiclass SS41I_unop_rm_int_v16<bits<8> opc, string OpcodeStr,
3099 Intrinsic IntId128> {
3100 def rr128 : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3101 (ins VR128:$src),
3102 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3103 [(set VR128:$dst, (IntId128 VR128:$src))]>, OpSize;
3104 def rm128 : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3105 (ins i128mem:$src),
3106 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3107 [(set VR128:$dst,
3108 (IntId128
3109 (bitconvert (memopv8i16 addr:$src))))]>, OpSize;
3110}
3111
3112defm PHMINPOSUW : SS41I_unop_rm_int_v16 <0x41, "phminposuw",
3113 int_x86_sse41_phminposuw>;
3114
3115/// SS41I_binop_rm_int - Simple SSE 4.1 binary operator
Evan Cheng3ea4d672008-03-05 08:19:16 +00003116let Constraints = "$src1 = $dst" in {
Nate Begemaneb3f5432008-02-04 05:34:34 +00003117 multiclass SS41I_binop_rm_int<bits<8> opc, string OpcodeStr,
3118 Intrinsic IntId128, bit Commutable = 0> {
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003119 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3120 (ins VR128:$src1, VR128:$src2),
3121 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3122 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
3123 OpSize {
Nate Begemaneb3f5432008-02-04 05:34:34 +00003124 let isCommutable = Commutable;
3125 }
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003126 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3127 (ins VR128:$src1, i128mem:$src2),
3128 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3129 [(set VR128:$dst,
3130 (IntId128 VR128:$src1,
3131 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
Nate Begemaneb3f5432008-02-04 05:34:34 +00003132 }
3133}
3134
3135defm PCMPEQQ : SS41I_binop_rm_int<0x29, "pcmpeqq",
3136 int_x86_sse41_pcmpeqq, 1>;
3137defm PACKUSDW : SS41I_binop_rm_int<0x2B, "packusdw",
3138 int_x86_sse41_packusdw, 0>;
3139defm PMINSB : SS41I_binop_rm_int<0x38, "pminsb",
3140 int_x86_sse41_pminsb, 1>;
3141defm PMINSD : SS41I_binop_rm_int<0x39, "pminsd",
3142 int_x86_sse41_pminsd, 1>;
3143defm PMINUD : SS41I_binop_rm_int<0x3B, "pminud",
3144 int_x86_sse41_pminud, 1>;
3145defm PMINUW : SS41I_binop_rm_int<0x3A, "pminuw",
3146 int_x86_sse41_pminuw, 1>;
3147defm PMAXSB : SS41I_binop_rm_int<0x3C, "pmaxsb",
3148 int_x86_sse41_pmaxsb, 1>;
3149defm PMAXSD : SS41I_binop_rm_int<0x3D, "pmaxsd",
3150 int_x86_sse41_pmaxsd, 1>;
3151defm PMAXUD : SS41I_binop_rm_int<0x3F, "pmaxud",
3152 int_x86_sse41_pmaxud, 1>;
3153defm PMAXUW : SS41I_binop_rm_int<0x3E, "pmaxuw",
3154 int_x86_sse41_pmaxuw, 1>;
Nate Begemaneb3f5432008-02-04 05:34:34 +00003155defm PMULDQ : SS41I_binop_rm_int<0x28, "pmuldq",
3156 int_x86_sse41_pmuldq, 1>;
Nate Begeman72d802a2008-02-04 06:00:24 +00003157
Nate Begeman58057962008-02-09 01:38:08 +00003158
3159/// SS41I_binop_rm_int - Simple SSE 4.1 binary operator
Evan Cheng3ea4d672008-03-05 08:19:16 +00003160let Constraints = "$src1 = $dst" in {
Nate Begeman58057962008-02-09 01:38:08 +00003161 multiclass SS41I_binop_patint<bits<8> opc, string OpcodeStr, SDNode OpNode,
3162 Intrinsic IntId128, bit Commutable = 0> {
3163 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3164 (ins VR128:$src1, VR128:$src2),
3165 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3166 [(set VR128:$dst, (OpNode (v4i32 VR128:$src1),
3167 VR128:$src2))]>, OpSize {
3168 let isCommutable = Commutable;
3169 }
3170 def rr_int : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3171 (ins VR128:$src1, VR128:$src2),
3172 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3173 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
3174 OpSize {
3175 let isCommutable = Commutable;
3176 }
3177 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3178 (ins VR128:$src1, i128mem:$src2),
3179 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3180 [(set VR128:$dst,
3181 (OpNode VR128:$src1, (memopv4i32 addr:$src2)))]>, OpSize;
3182 def rm_int : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3183 (ins VR128:$src1, i128mem:$src2),
3184 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3185 [(set VR128:$dst,
3186 (IntId128 VR128:$src1, (memopv4i32 addr:$src2)))]>,
3187 OpSize;
3188 }
3189}
3190defm PMULLD : SS41I_binop_patint<0x40, "pmulld", mul,
3191 int_x86_sse41_pmulld, 1>;
3192
3193
Evan Cheng78d00612008-03-14 07:39:27 +00003194/// SS41I_binop_rmi_int - SSE 4.1 binary operator with 8-bit immediate
Evan Cheng3ea4d672008-03-05 08:19:16 +00003195let Constraints = "$src1 = $dst" in {
Nate Begeman72d802a2008-02-04 06:00:24 +00003196 multiclass SS41I_binop_rmi_int<bits<8> opc, string OpcodeStr,
3197 Intrinsic IntId128, bit Commutable = 0> {
Evan Cheng78d00612008-03-14 07:39:27 +00003198 def rri : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003199 (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
3200 !strconcat(OpcodeStr,
Nate Begemanb4e9a042008-02-10 18:47:57 +00003201 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003202 [(set VR128:$dst,
3203 (IntId128 VR128:$src1, VR128:$src2, imm:$src3))]>,
3204 OpSize {
Nate Begeman72d802a2008-02-04 06:00:24 +00003205 let isCommutable = Commutable;
3206 }
Evan Cheng78d00612008-03-14 07:39:27 +00003207 def rmi : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003208 (ins VR128:$src1, i128mem:$src2, i32i8imm:$src3),
3209 !strconcat(OpcodeStr,
Nate Begemanb4e9a042008-02-10 18:47:57 +00003210 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003211 [(set VR128:$dst,
3212 (IntId128 VR128:$src1,
3213 (bitconvert (memopv16i8 addr:$src2)), imm:$src3))]>,
3214 OpSize;
Nate Begeman72d802a2008-02-04 06:00:24 +00003215 }
3216}
3217
3218defm BLENDPS : SS41I_binop_rmi_int<0x0C, "blendps",
3219 int_x86_sse41_blendps, 0>;
3220defm BLENDPD : SS41I_binop_rmi_int<0x0D, "blendpd",
3221 int_x86_sse41_blendpd, 0>;
3222defm PBLENDW : SS41I_binop_rmi_int<0x0E, "pblendw",
3223 int_x86_sse41_pblendw, 0>;
3224defm DPPS : SS41I_binop_rmi_int<0x40, "dpps",
3225 int_x86_sse41_dpps, 1>;
3226defm DPPD : SS41I_binop_rmi_int<0x41, "dppd",
3227 int_x86_sse41_dppd, 1>;
3228defm MPSADBW : SS41I_binop_rmi_int<0x42, "mpsadbw",
3229 int_x86_sse41_mpsadbw, 0>;
Nate Begeman58057962008-02-09 01:38:08 +00003230
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003231
Evan Cheng78d00612008-03-14 07:39:27 +00003232/// SS41I_ternary_int - SSE 4.1 ternary operator
Evan Cheng3ea4d672008-03-05 08:19:16 +00003233let Uses = [XMM0], Constraints = "$src1 = $dst" in {
Nate Begemanb4e9a042008-02-10 18:47:57 +00003234 multiclass SS41I_ternary_int<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3235 def rr0 : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3236 (ins VR128:$src1, VR128:$src2),
3237 !strconcat(OpcodeStr,
3238 "\t{%xmm0, $src2, $dst|$dst, $src2, %xmm0}"),
3239 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2, XMM0))]>,
3240 OpSize;
3241
3242 def rm0 : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3243 (ins VR128:$src1, i128mem:$src2),
3244 !strconcat(OpcodeStr,
3245 "\t{%xmm0, $src2, $dst|$dst, $src2, %xmm0}"),
3246 [(set VR128:$dst,
3247 (IntId VR128:$src1,
3248 (bitconvert (memopv16i8 addr:$src2)), XMM0))]>, OpSize;
3249 }
3250}
3251
3252defm BLENDVPD : SS41I_ternary_int<0x15, "blendvpd", int_x86_sse41_blendvpd>;
3253defm BLENDVPS : SS41I_ternary_int<0x14, "blendvps", int_x86_sse41_blendvps>;
3254defm PBLENDVB : SS41I_ternary_int<0x10, "pblendvb", int_x86_sse41_pblendvb>;
3255
3256
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003257multiclass SS41I_binop_rm_int8<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3258 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3259 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3260 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3261
3262 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
3263 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3264 [(set VR128:$dst,
3265 (IntId (bitconvert (v4i32 (load addr:$src)))))]>, OpSize;
3266}
3267
3268defm PMOVSXBW : SS41I_binop_rm_int8<0x20, "pmovsxbw", int_x86_sse41_pmovsxbw>;
3269defm PMOVSXWD : SS41I_binop_rm_int8<0x23, "pmovsxwd", int_x86_sse41_pmovsxwd>;
3270defm PMOVSXDQ : SS41I_binop_rm_int8<0x25, "pmovsxdq", int_x86_sse41_pmovsxdq>;
3271defm PMOVZXBW : SS41I_binop_rm_int8<0x30, "pmovzxbw", int_x86_sse41_pmovzxbw>;
3272defm PMOVZXWD : SS41I_binop_rm_int8<0x33, "pmovzxwd", int_x86_sse41_pmovzxwd>;
3273defm PMOVZXDQ : SS41I_binop_rm_int8<0x35, "pmovzxdq", int_x86_sse41_pmovzxdq>;
3274
3275multiclass SS41I_binop_rm_int4<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3276 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3277 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3278 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3279
3280 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
3281 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3282 [(set VR128:$dst,
3283 (IntId (bitconvert (v4i32 (load addr:$src)))))]>, OpSize;
3284}
3285
3286defm PMOVSXBD : SS41I_binop_rm_int4<0x21, "pmovsxbd", int_x86_sse41_pmovsxbd>;
3287defm PMOVSXWQ : SS41I_binop_rm_int4<0x24, "pmovsxwq", int_x86_sse41_pmovsxwq>;
3288defm PMOVZXBD : SS41I_binop_rm_int4<0x31, "pmovzxbd", int_x86_sse41_pmovzxbd>;
3289defm PMOVZXWQ : SS41I_binop_rm_int4<0x34, "pmovzxwq", int_x86_sse41_pmovzxwq>;
3290
3291multiclass SS41I_binop_rm_int2<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3292 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3293 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3294 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3295
3296 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i16mem:$src),
3297 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3298 [(set VR128:$dst,
3299 (IntId (bitconvert (v4i32 (load addr:$src)))))]>, OpSize;
3300}
3301
3302defm PMOVSXBQ : SS41I_binop_rm_int2<0x22, "pmovsxbq", int_x86_sse41_pmovsxbq>;
3303defm PMOVZXBQ : SS41I_binop_rm_int2<0x32, "pmovsxbq", int_x86_sse41_pmovzxbq>;
3304
3305
Nate Begemand77e59e2008-02-11 04:19:36 +00003306/// SS41I_binop_ext8 - SSE 4.1 extract 8 bits to 32 bit reg or 8 bit mem
3307multiclass SS41I_extract8<bits<8> opc, string OpcodeStr> {
Evan Chengc2054be2008-03-26 08:11:49 +00003308 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003309 (ins VR128:$src1, i32i8imm:$src2),
3310 !strconcat(OpcodeStr,
3311 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemand77e59e2008-02-11 04:19:36 +00003312 [(set GR32:$dst, (X86pextrb (v16i8 VR128:$src1), imm:$src2))]>,
3313 OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003314 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003315 (ins i8mem:$dst, VR128:$src1, i32i8imm:$src2),
3316 !strconcat(OpcodeStr,
3317 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemand77e59e2008-02-11 04:19:36 +00003318 []>, OpSize;
3319// FIXME:
3320// There's an AssertZext in the way of writing the store pattern
3321// (store (i8 (trunc (X86pextrb (v16i8 VR128:$src1), imm:$src2))), addr:$dst)
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003322}
3323
Nate Begemand77e59e2008-02-11 04:19:36 +00003324defm PEXTRB : SS41I_extract8<0x14, "pextrb">;
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003325
Nate Begemand77e59e2008-02-11 04:19:36 +00003326
3327/// SS41I_extract16 - SSE 4.1 extract 16 bits to memory destination
3328multiclass SS41I_extract16<bits<8> opc, string OpcodeStr> {
Evan Cheng78d00612008-03-14 07:39:27 +00003329 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begemand77e59e2008-02-11 04:19:36 +00003330 (ins i16mem:$dst, VR128:$src1, i32i8imm:$src2),
3331 !strconcat(OpcodeStr,
3332 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3333 []>, OpSize;
3334// FIXME:
3335// There's an AssertZext in the way of writing the store pattern
3336// (store (i16 (trunc (X86pextrw (v16i8 VR128:$src1), imm:$src2))), addr:$dst)
3337}
3338
3339defm PEXTRW : SS41I_extract16<0x15, "pextrw">;
3340
3341
3342/// SS41I_extract32 - SSE 4.1 extract 32 bits to int reg or memory destination
3343multiclass SS41I_extract32<bits<8> opc, string OpcodeStr> {
Evan Chengc2054be2008-03-26 08:11:49 +00003344 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003345 (ins VR128:$src1, i32i8imm:$src2),
3346 !strconcat(OpcodeStr,
3347 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3348 [(set GR32:$dst,
3349 (extractelt (v4i32 VR128:$src1), imm:$src2))]>, OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003350 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003351 (ins i32mem:$dst, VR128:$src1, i32i8imm:$src2),
3352 !strconcat(OpcodeStr,
3353 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3354 [(store (extractelt (v4i32 VR128:$src1), imm:$src2),
3355 addr:$dst)]>, OpSize;
Nate Begeman58057962008-02-09 01:38:08 +00003356}
3357
Nate Begemand77e59e2008-02-11 04:19:36 +00003358defm PEXTRD : SS41I_extract32<0x16, "pextrd">;
Nate Begeman58057962008-02-09 01:38:08 +00003359
Nate Begemand77e59e2008-02-11 04:19:36 +00003360
Evan Cheng6c249332008-03-24 21:52:23 +00003361/// SS41I_extractf32 - SSE 4.1 extract 32 bits fp value to int reg or memory
3362/// destination
Nate Begemand77e59e2008-02-11 04:19:36 +00003363multiclass SS41I_extractf32<bits<8> opc, string OpcodeStr> {
Evan Chengc2054be2008-03-26 08:11:49 +00003364 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003365 (ins VR128:$src1, i32i8imm:$src2),
3366 !strconcat(OpcodeStr,
3367 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Dan Gohman788db592008-04-16 02:32:24 +00003368 [(set GR32:$dst,
3369 (extractelt (bc_v4i32 (v4f32 VR128:$src1)), imm:$src2))]>,
Evan Cheng6c249332008-03-24 21:52:23 +00003370 OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003371 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003372 (ins f32mem:$dst, VR128:$src1, i32i8imm:$src2),
3373 !strconcat(OpcodeStr,
3374 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Evan Cheng6c249332008-03-24 21:52:23 +00003375 [(store (extractelt (bc_v4i32 (v4f32 VR128:$src1)), imm:$src2),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003376 addr:$dst)]>, OpSize;
Nate Begeman58057962008-02-09 01:38:08 +00003377}
3378
Nate Begemand77e59e2008-02-11 04:19:36 +00003379defm EXTRACTPS : SS41I_extractf32<0x17, "extractps">;
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003380
Evan Cheng3ea4d672008-03-05 08:19:16 +00003381let Constraints = "$src1 = $dst" in {
Nate Begemand77e59e2008-02-11 04:19:36 +00003382 multiclass SS41I_insert8<bits<8> opc, string OpcodeStr> {
Evan Cheng78d00612008-03-14 07:39:27 +00003383 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003384 (ins VR128:$src1, GR32:$src2, i32i8imm:$src3),
3385 !strconcat(OpcodeStr,
3386 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3387 [(set VR128:$dst,
3388 (X86pinsrb VR128:$src1, GR32:$src2, imm:$src3))]>, OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003389 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003390 (ins VR128:$src1, i8mem:$src2, i32i8imm:$src3),
3391 !strconcat(OpcodeStr,
3392 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3393 [(set VR128:$dst,
3394 (X86pinsrb VR128:$src1, (extloadi8 addr:$src2),
3395 imm:$src3))]>, OpSize;
3396 }
3397}
3398
3399defm PINSRB : SS41I_insert8<0x20, "pinsrb">;
3400
Evan Cheng3ea4d672008-03-05 08:19:16 +00003401let Constraints = "$src1 = $dst" in {
Nate Begemand77e59e2008-02-11 04:19:36 +00003402 multiclass SS41I_insert32<bits<8> opc, string OpcodeStr> {
Evan Cheng78d00612008-03-14 07:39:27 +00003403 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003404 (ins VR128:$src1, GR32:$src2, i32i8imm:$src3),
3405 !strconcat(OpcodeStr,
3406 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3407 [(set VR128:$dst,
3408 (v4i32 (insertelt VR128:$src1, GR32:$src2, imm:$src3)))]>,
3409 OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003410 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003411 (ins VR128:$src1, i32mem:$src2, i32i8imm:$src3),
3412 !strconcat(OpcodeStr,
3413 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3414 [(set VR128:$dst,
3415 (v4i32 (insertelt VR128:$src1, (loadi32 addr:$src2),
3416 imm:$src3)))]>, OpSize;
3417 }
3418}
3419
3420defm PINSRD : SS41I_insert32<0x22, "pinsrd">;
3421
Evan Cheng3ea4d672008-03-05 08:19:16 +00003422let Constraints = "$src1 = $dst" in {
Nate Begemand77e59e2008-02-11 04:19:36 +00003423 multiclass SS41I_insertf32<bits<8> opc, string OpcodeStr> {
Evan Cheng78d00612008-03-14 07:39:27 +00003424 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003425 (ins VR128:$src1, FR32:$src2, i32i8imm:$src3),
3426 !strconcat(OpcodeStr,
3427 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3428 [(set VR128:$dst,
3429 (X86insrtps VR128:$src1, FR32:$src2, imm:$src3))]>, OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003430 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003431 (ins VR128:$src1, f32mem:$src2, i32i8imm:$src3),
3432 !strconcat(OpcodeStr,
3433 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3434 [(set VR128:$dst,
3435 (X86insrtps VR128:$src1, (loadf32 addr:$src2),
3436 imm:$src3))]>, OpSize;
3437 }
3438}
3439
Evan Chengc2054be2008-03-26 08:11:49 +00003440defm INSERTPS : SS41I_insertf32<0x21, "insertps">;
Nate Begeman0dd3cb52008-03-16 21:14:46 +00003441
3442let Defs = [EFLAGS] in {
3443def PTESTrr : SS48I<0x17, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
3444 "ptest \t{$src2, $src1|$src1, $src2}", []>, OpSize;
3445def PTESTrm : SS48I<0x17, MRMSrcMem, (outs), (ins VR128:$src1, i128mem:$src2),
3446 "ptest \t{$src2, $src1|$src1, $src2}", []>, OpSize;
3447}
3448
3449def MOVNTDQArm : SS48I<0x2A, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
3450 "movntdqa\t{$src, $dst|$dst, $src}",
3451 [(set VR128:$dst, (int_x86_sse41_movntdqa addr:$src))]>;