blob: ce3fb90b1126ad00d0b6bf810c0a1c18ecf8b56a [file] [log] [blame]
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001//===-- RegAllocLinearScan.cpp - Linear Scan register allocator -----------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements a linear scan register allocator.
11//
12//===----------------------------------------------------------------------===//
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000013
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000014#define DEBUG_TYPE "regalloc"
Jakob Stoklund Olesen42acf062010-12-03 21:47:10 +000015#include "LiveDebugVariables.h"
Jakob Stoklund Olesen47dbf6c2011-03-10 01:51:42 +000016#include "LiveRangeEdit.h"
Chris Lattnerb9805782005-08-23 22:27:31 +000017#include "VirtRegMap.h"
Lang Hames87e3bca2009-05-06 02:36:21 +000018#include "VirtRegRewriter.h"
Jakob Stoklund Olesen43641a52011-06-16 18:17:00 +000019#include "RegisterClassInfo.h"
Lang Hamese2b201b2009-05-18 19:03:16 +000020#include "Spiller.h"
Jakob Stoklund Olesene93198a2010-11-10 23:55:56 +000021#include "llvm/Analysis/AliasAnalysis.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000022#include "llvm/Function.h"
Lang Hamesa937f222009-12-14 06:49:42 +000023#include "llvm/CodeGen/CalcSpillWeights.h"
Evan Cheng3f32d652008-06-04 09:18:41 +000024#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000025#include "llvm/CodeGen/MachineFunctionPass.h"
26#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng22f07ff2007-12-11 02:09:15 +000027#include "llvm/CodeGen/MachineLoopInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000028#include "llvm/CodeGen/MachineRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000029#include "llvm/CodeGen/Passes.h"
Jim Laskeyeb577ba2006-08-02 12:30:23 +000030#include "llvm/CodeGen/RegAllocRegistry.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000031#include "llvm/Target/TargetRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000032#include "llvm/Target/TargetMachine.h"
Owen Anderson95dad832008-10-07 20:22:28 +000033#include "llvm/Target/TargetOptions.h"
Evan Chengc92da382007-11-03 07:20:12 +000034#include "llvm/Target/TargetInstrInfo.h"
Chris Lattnerb9805782005-08-23 22:27:31 +000035#include "llvm/ADT/EquivalenceClasses.h"
Dan Gohmand68a0762009-01-05 17:59:02 +000036#include "llvm/ADT/SmallSet.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000037#include "llvm/ADT/Statistic.h"
38#include "llvm/ADT/STLExtras.h"
Bill Wendlingc3115a02009-08-22 20:30:53 +000039#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000040#include "llvm/Support/ErrorHandling.h"
Daniel Dunbarce63ffb2009-07-25 00:23:56 +000041#include "llvm/Support/raw_ostream.h"
Alkis Evlogimenos843b1602004-02-15 10:24:21 +000042#include <algorithm>
Alkis Evlogimenos53eb3732004-07-22 08:14:44 +000043#include <queue>
Duraid Madina30059612005-12-28 04:55:42 +000044#include <memory>
Jeff Cohen97af7512006-12-02 02:22:01 +000045#include <cmath>
Lang Hamesf41538d2009-06-02 16:53:25 +000046
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000047using namespace llvm;
48
Chris Lattnercd3245a2006-12-19 22:41:21 +000049STATISTIC(NumIters , "Number of iterations performed");
50STATISTIC(NumBacktracks, "Number of times we had to backtrack");
Evan Chengc92da382007-11-03 07:20:12 +000051STATISTIC(NumCoalesce, "Number of copies coalesced");
Evan Cheng206d1852009-04-20 08:01:12 +000052STATISTIC(NumDowngrade, "Number of registers downgraded");
Chris Lattnercd3245a2006-12-19 22:41:21 +000053
Evan Cheng3e172252008-06-20 21:45:16 +000054static cl::opt<bool>
55NewHeuristic("new-spilling-heuristic",
56 cl::desc("Use new spilling heuristic"),
57 cl::init(false), cl::Hidden);
58
Evan Chengf5cd4f02008-10-23 20:43:13 +000059static cl::opt<bool>
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +000060TrivCoalesceEnds("trivial-coalesce-ends",
61 cl::desc("Attempt trivial coalescing of interval ends"),
62 cl::init(false), cl::Hidden);
63
Bob Wilsonf6a4d3c2011-04-19 18:11:45 +000064static cl::opt<bool>
65AvoidWAWHazard("avoid-waw-hazard",
66 cl::desc("Avoid write-write hazards for some register classes"),
67 cl::init(false), cl::Hidden);
68
Chris Lattnercd3245a2006-12-19 22:41:21 +000069static RegisterRegAlloc
Dan Gohmanb8cab922008-10-14 20:25:08 +000070linearscanRegAlloc("linearscan", "linear scan register allocator",
Chris Lattnercd3245a2006-12-19 22:41:21 +000071 createLinearScanRegisterAllocator);
72
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000073namespace {
David Greene7cfd3362009-11-19 15:55:49 +000074 // When we allocate a register, add it to a fixed-size queue of
75 // registers to skip in subsequent allocations. This trades a small
76 // amount of register pressure and increased spills for flexibility in
77 // the post-pass scheduler.
78 //
79 // Note that in a the number of registers used for reloading spills
80 // will be one greater than the value of this option.
81 //
82 // One big limitation of this is that it doesn't differentiate between
83 // different register classes. So on x86-64, if there is xmm register
84 // pressure, it can caused fewer GPRs to be held in the queue.
85 static cl::opt<unsigned>
86 NumRecentlyUsedRegs("linearscan-skip-count",
Eric Christophercd075a42010-07-02 23:17:38 +000087 cl::desc("Number of registers for linearscan to remember"
88 "to skip."),
David Greene7cfd3362009-11-19 15:55:49 +000089 cl::init(0),
90 cl::Hidden);
Jim Grosbach662fb772010-09-01 21:48:06 +000091
Nick Lewycky6726b6d2009-10-25 06:33:48 +000092 struct RALinScan : public MachineFunctionPass {
Devang Patel19974732007-05-03 01:11:54 +000093 static char ID;
Owen Anderson90c579d2010-08-06 18:33:48 +000094 RALinScan() : MachineFunctionPass(ID) {
Jakob Stoklund Olesen42acf062010-12-03 21:47:10 +000095 initializeLiveDebugVariablesPass(*PassRegistry::getPassRegistry());
Owen Anderson081c34b2010-10-19 17:21:58 +000096 initializeLiveIntervalsPass(*PassRegistry::getPassRegistry());
97 initializeStrongPHIEliminationPass(*PassRegistry::getPassRegistry());
Rafael Espindola5b220212011-06-26 22:34:10 +000098 initializeRegisterCoalescerPass(
Owen Anderson081c34b2010-10-19 17:21:58 +000099 *PassRegistry::getPassRegistry());
100 initializeCalculateSpillWeightsPass(*PassRegistry::getPassRegistry());
Owen Anderson081c34b2010-10-19 17:21:58 +0000101 initializeLiveStacksPass(*PassRegistry::getPassRegistry());
Jakob Stoklund Olesend68f4582010-10-28 20:34:50 +0000102 initializeMachineDominatorTreePass(*PassRegistry::getPassRegistry());
Owen Anderson081c34b2010-10-19 17:21:58 +0000103 initializeMachineLoopInfoPass(*PassRegistry::getPassRegistry());
104 initializeVirtRegMapPass(*PassRegistry::getPassRegistry());
105 initializeMachineDominatorTreePass(*PassRegistry::getPassRegistry());
106
David Greene7cfd3362009-11-19 15:55:49 +0000107 // Initialize the queue to record recently-used registers.
108 if (NumRecentlyUsedRegs > 0)
109 RecentRegs.resize(NumRecentlyUsedRegs, 0);
David Greenea96fc2f2009-11-20 21:13:27 +0000110 RecentNext = RecentRegs.begin();
Bob Wilsonf6a4d3c2011-04-19 18:11:45 +0000111 avoidWAW_ = 0;
David Greene7cfd3362009-11-19 15:55:49 +0000112 }
Devang Patel794fd752007-05-01 21:15:47 +0000113
Chris Lattnercbb56252004-11-18 02:42:27 +0000114 typedef std::pair<LiveInterval*, LiveInterval::iterator> IntervalPtr;
Owen Andersoncd1dcbd2008-08-15 18:49:41 +0000115 typedef SmallVector<IntervalPtr, 32> IntervalPtrs;
Chris Lattnercbb56252004-11-18 02:42:27 +0000116 private:
Chris Lattnerb9805782005-08-23 22:27:31 +0000117 /// RelatedRegClasses - This structure is built the first time a function is
118 /// compiled, and keeps track of which register classes have registers that
119 /// belong to multiple classes or have aliases that are in other classes.
120 EquivalenceClasses<const TargetRegisterClass*> RelatedRegClasses;
Owen Anderson97382162008-08-13 23:36:23 +0000121 DenseMap<unsigned, const TargetRegisterClass*> OneClassForEachPhysReg;
Chris Lattnerb9805782005-08-23 22:27:31 +0000122
Evan Cheng206d1852009-04-20 08:01:12 +0000123 // NextReloadMap - For each register in the map, it maps to the another
124 // register which is defined by a reload from the same stack slot and
125 // both reloads are in the same basic block.
126 DenseMap<unsigned, unsigned> NextReloadMap;
127
128 // DowngradedRegs - A set of registers which are being "downgraded", i.e.
129 // un-favored for allocation.
130 SmallSet<unsigned, 8> DowngradedRegs;
131
132 // DowngradeMap - A map from virtual registers to physical registers being
133 // downgraded for the virtual registers.
134 DenseMap<unsigned, unsigned> DowngradeMap;
135
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000136 MachineFunction* mf_;
Evan Cheng3e172252008-06-20 21:45:16 +0000137 MachineRegisterInfo* mri_;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000138 const TargetMachine* tm_;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000139 const TargetRegisterInfo* tri_;
Evan Chengc92da382007-11-03 07:20:12 +0000140 const TargetInstrInfo* tii_;
Evan Chengc92da382007-11-03 07:20:12 +0000141 BitVector allocatableRegs_;
Jim Grosbach067a6482010-09-01 21:04:27 +0000142 BitVector reservedRegs_;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000143 LiveIntervals* li_;
Jakob Stoklund Olesen9529a1c2010-07-19 18:41:20 +0000144 MachineLoopInfo *loopInfo;
Jakob Stoklund Olesen43641a52011-06-16 18:17:00 +0000145 RegisterClassInfo RegClassInfo;
Chris Lattnercbb56252004-11-18 02:42:27 +0000146
147 /// handled_ - Intervals are added to the handled_ set in the order of their
148 /// start value. This is uses for backtracking.
149 std::vector<LiveInterval*> handled_;
150
151 /// fixed_ - Intervals that correspond to machine registers.
152 ///
153 IntervalPtrs fixed_;
154
155 /// active_ - Intervals that are currently being processed, and which have a
156 /// live range active for the current point.
157 IntervalPtrs active_;
158
159 /// inactive_ - Intervals that are currently being processed, but which have
160 /// a hold at the current point.
161 IntervalPtrs inactive_;
162
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000163 typedef std::priority_queue<LiveInterval*,
Owen Andersoncd1dcbd2008-08-15 18:49:41 +0000164 SmallVector<LiveInterval*, 64>,
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000165 greater_ptr<LiveInterval> > IntervalHeap;
166 IntervalHeap unhandled_;
Evan Cheng5b16cd22009-05-01 01:03:49 +0000167
168 /// regUse_ - Tracks register usage.
169 SmallVector<unsigned, 32> regUse_;
170 SmallVector<unsigned, 32> regUseBackUp_;
171
172 /// vrm_ - Tracks register assignments.
Owen Anderson49c8aa02009-03-13 05:55:11 +0000173 VirtRegMap* vrm_;
Evan Cheng5b16cd22009-05-01 01:03:49 +0000174
Lang Hames87e3bca2009-05-06 02:36:21 +0000175 std::auto_ptr<VirtRegRewriter> rewriter_;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000176
Lang Hamese2b201b2009-05-18 19:03:16 +0000177 std::auto_ptr<Spiller> spiller_;
178
David Greene7cfd3362009-11-19 15:55:49 +0000179 // The queue of recently-used registers.
David Greenea96fc2f2009-11-20 21:13:27 +0000180 SmallVector<unsigned, 4> RecentRegs;
181 SmallVector<unsigned, 4>::iterator RecentNext;
David Greene7cfd3362009-11-19 15:55:49 +0000182
Bob Wilsonf6a4d3c2011-04-19 18:11:45 +0000183 // Last write-after-write register written.
184 unsigned avoidWAW_;
185
David Greene7cfd3362009-11-19 15:55:49 +0000186 // Record that we just picked this register.
187 void recordRecentlyUsed(unsigned reg) {
188 assert(reg != 0 && "Recently used register is NOREG!");
189 if (!RecentRegs.empty()) {
David Greenea96fc2f2009-11-20 21:13:27 +0000190 *RecentNext++ = reg;
191 if (RecentNext == RecentRegs.end())
192 RecentNext = RecentRegs.begin();
David Greene7cfd3362009-11-19 15:55:49 +0000193 }
194 }
195
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000196 public:
197 virtual const char* getPassName() const {
198 return "Linear Scan Register Allocator";
199 }
200
201 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohman845012e2009-07-31 23:37:33 +0000202 AU.setPreservesCFG();
Jakob Stoklund Olesene93198a2010-11-10 23:55:56 +0000203 AU.addRequired<AliasAnalysis>();
204 AU.addPreserved<AliasAnalysis>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000205 AU.addRequired<LiveIntervals>();
Lang Hames233a60e2009-11-03 23:52:08 +0000206 AU.addPreserved<SlotIndexes>();
Owen Anderson95dad832008-10-07 20:22:28 +0000207 if (StrongPHIElim)
208 AU.addRequiredID(StrongPHIEliminationID);
David Greene2c17c4d2007-09-06 16:18:45 +0000209 // Make sure PassManager knows which analyses to make available
210 // to coalescing and which analyses coalescing invalidates.
Jakob Stoklund Olesen27215672011-08-09 00:29:53 +0000211 AU.addRequiredTransitiveID(RegisterCoalescerPassID);
Lang Hamesa937f222009-12-14 06:49:42 +0000212 AU.addRequired<CalculateSpillWeights>();
Jakob Stoklund Olesen2d172932010-10-26 00:11:33 +0000213 AU.addRequiredID(LiveStacksID);
214 AU.addPreservedID(LiveStacksID);
Evan Cheng22f07ff2007-12-11 02:09:15 +0000215 AU.addRequired<MachineLoopInfo>();
Bill Wendling67d65bb2008-01-04 20:54:55 +0000216 AU.addPreserved<MachineLoopInfo>();
Owen Anderson49c8aa02009-03-13 05:55:11 +0000217 AU.addRequired<VirtRegMap>();
218 AU.addPreserved<VirtRegMap>();
Jakob Stoklund Olesen42acf062010-12-03 21:47:10 +0000219 AU.addRequired<LiveDebugVariables>();
220 AU.addPreserved<LiveDebugVariables>();
Jakob Stoklund Olesend68f4582010-10-28 20:34:50 +0000221 AU.addRequiredID(MachineDominatorsID);
Bill Wendling67d65bb2008-01-04 20:54:55 +0000222 AU.addPreservedID(MachineDominatorsID);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000223 MachineFunctionPass::getAnalysisUsage(AU);
224 }
225
226 /// runOnMachineFunction - register allocate the whole function
227 bool runOnMachineFunction(MachineFunction&);
228
David Greene7cfd3362009-11-19 15:55:49 +0000229 // Determine if we skip this register due to its being recently used.
230 bool isRecentlyUsed(unsigned reg) const {
Bob Wilsonf6a4d3c2011-04-19 18:11:45 +0000231 return reg == avoidWAW_ ||
232 std::find(RecentRegs.begin(), RecentRegs.end(), reg) != RecentRegs.end();
David Greene7cfd3362009-11-19 15:55:49 +0000233 }
234
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000235 private:
236 /// linearScan - the linear scan algorithm
237 void linearScan();
238
Chris Lattnercbb56252004-11-18 02:42:27 +0000239 /// initIntervalSets - initialize the interval sets.
240 ///
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000241 void initIntervalSets();
242
Chris Lattnercbb56252004-11-18 02:42:27 +0000243 /// processActiveIntervals - expire old intervals and move non-overlapping
244 /// ones to the inactive list.
Lang Hames233a60e2009-11-03 23:52:08 +0000245 void processActiveIntervals(SlotIndex CurPoint);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000246
Chris Lattnercbb56252004-11-18 02:42:27 +0000247 /// processInactiveIntervals - expire old intervals and move overlapping
248 /// ones to the active list.
Lang Hames233a60e2009-11-03 23:52:08 +0000249 void processInactiveIntervals(SlotIndex CurPoint);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000250
Evan Cheng206d1852009-04-20 08:01:12 +0000251 /// hasNextReloadInterval - Return the next liveinterval that's being
252 /// defined by a reload from the same SS as the specified one.
253 LiveInterval *hasNextReloadInterval(LiveInterval *cur);
254
255 /// DowngradeRegister - Downgrade a register for allocation.
256 void DowngradeRegister(LiveInterval *li, unsigned Reg);
257
258 /// UpgradeRegister - Upgrade a register for allocation.
259 void UpgradeRegister(unsigned Reg);
260
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000261 /// assignRegOrStackSlotAtInterval - assign a register if one
262 /// is available, or spill.
263 void assignRegOrStackSlotAtInterval(LiveInterval* cur);
264
Evan Cheng5d088fe2009-03-23 22:57:19 +0000265 void updateSpillWeights(std::vector<float> &Weights,
266 unsigned reg, float weight,
267 const TargetRegisterClass *RC);
268
Evan Cheng3e172252008-06-20 21:45:16 +0000269 /// findIntervalsToSpill - Determine the intervals to spill for the
270 /// specified interval. It's passed the physical registers whose spill
271 /// weight is the lowest among all the registers whose live intervals
272 /// conflict with the interval.
273 void findIntervalsToSpill(LiveInterval *cur,
274 std::vector<std::pair<unsigned,float> > &Candidates,
275 unsigned NumCands,
276 SmallVector<LiveInterval*, 8> &SpillIntervals);
277
Evan Chengc92da382007-11-03 07:20:12 +0000278 /// attemptTrivialCoalescing - If a simple interval is defined by a copy,
Jim Grosbach977fa342010-07-27 18:36:27 +0000279 /// try to allocate the definition to the same register as the source,
280 /// if the register is not defined during the life time of the interval.
281 /// This eliminates a copy, and is used to coalesce copies which were not
Evan Chengc92da382007-11-03 07:20:12 +0000282 /// coalesced away before allocation either due to dest and src being in
283 /// different register classes or because the coalescer was overly
284 /// conservative.
285 unsigned attemptTrivialCoalescing(LiveInterval &cur, unsigned Reg);
286
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000287 ///
Evan Cheng5b16cd22009-05-01 01:03:49 +0000288 /// Register usage / availability tracking helpers.
289 ///
290
291 void initRegUses() {
292 regUse_.resize(tri_->getNumRegs(), 0);
293 regUseBackUp_.resize(tri_->getNumRegs(), 0);
294 }
295
296 void finalizeRegUses() {
Evan Chengc781a242009-05-03 18:32:42 +0000297#ifndef NDEBUG
298 // Verify all the registers are "freed".
299 bool Error = false;
300 for (unsigned i = 0, e = tri_->getNumRegs(); i != e; ++i) {
301 if (regUse_[i] != 0) {
David Greene37277762010-01-05 01:25:20 +0000302 dbgs() << tri_->getName(i) << " is still in use!\n";
Evan Chengc781a242009-05-03 18:32:42 +0000303 Error = true;
304 }
305 }
306 if (Error)
Torok Edwinc23197a2009-07-14 16:55:14 +0000307 llvm_unreachable(0);
Evan Chengc781a242009-05-03 18:32:42 +0000308#endif
Evan Cheng5b16cd22009-05-01 01:03:49 +0000309 regUse_.clear();
310 regUseBackUp_.clear();
311 }
312
313 void addRegUse(unsigned physReg) {
314 assert(TargetRegisterInfo::isPhysicalRegister(physReg) &&
315 "should be physical register!");
316 ++regUse_[physReg];
317 for (const unsigned* as = tri_->getAliasSet(physReg); *as; ++as)
318 ++regUse_[*as];
319 }
320
321 void delRegUse(unsigned physReg) {
322 assert(TargetRegisterInfo::isPhysicalRegister(physReg) &&
323 "should be physical register!");
324 assert(regUse_[physReg] != 0);
325 --regUse_[physReg];
326 for (const unsigned* as = tri_->getAliasSet(physReg); *as; ++as) {
327 assert(regUse_[*as] != 0);
328 --regUse_[*as];
329 }
330 }
331
332 bool isRegAvail(unsigned physReg) const {
333 assert(TargetRegisterInfo::isPhysicalRegister(physReg) &&
334 "should be physical register!");
335 return regUse_[physReg] == 0;
336 }
337
338 void backUpRegUses() {
339 regUseBackUp_ = regUse_;
340 }
341
342 void restoreRegUses() {
343 regUse_ = regUseBackUp_;
344 }
345
346 ///
347 /// Register handling helpers.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000348 ///
349
Chris Lattnercbb56252004-11-18 02:42:27 +0000350 /// getFreePhysReg - return a free physical register for this virtual
351 /// register interval if we have one, otherwise return 0.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000352 unsigned getFreePhysReg(LiveInterval* cur);
Evan Cheng358dec52009-06-15 08:28:29 +0000353 unsigned getFreePhysReg(LiveInterval* cur,
354 const TargetRegisterClass *RC,
Evan Cheng206d1852009-04-20 08:01:12 +0000355 unsigned MaxInactiveCount,
356 SmallVector<unsigned, 256> &inactiveCounts,
357 bool SkipDGRegs);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000358
Jim Grosbach5a4cbea2010-09-01 21:34:41 +0000359 /// getFirstNonReservedPhysReg - return the first non-reserved physical
360 /// register in the register class.
361 unsigned getFirstNonReservedPhysReg(const TargetRegisterClass *RC) {
Jakob Stoklund Olesen43641a52011-06-16 18:17:00 +0000362 ArrayRef<unsigned> O = RegClassInfo.getOrder(RC);
363 assert(!O.empty() && "All registers reserved?!");
364 return O.front();
365 }
Jim Grosbach5a4cbea2010-09-01 21:34:41 +0000366
Chris Lattnerb9805782005-08-23 22:27:31 +0000367 void ComputeRelatedRegClasses();
368
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000369 template <typename ItTy>
370 void printIntervals(const char* const str, ItTy i, ItTy e) const {
Bill Wendlingc3115a02009-08-22 20:30:53 +0000371 DEBUG({
372 if (str)
David Greene37277762010-01-05 01:25:20 +0000373 dbgs() << str << " intervals:\n";
Bill Wendlingc3115a02009-08-22 20:30:53 +0000374
375 for (; i != e; ++i) {
Nick Lewyckyd56acb32011-03-25 06:04:26 +0000376 dbgs() << '\t' << *i->first << " -> ";
Bill Wendlingc3115a02009-08-22 20:30:53 +0000377
378 unsigned reg = i->first->reg;
379 if (TargetRegisterInfo::isVirtualRegister(reg))
380 reg = vrm_->getPhys(reg);
381
David Greene37277762010-01-05 01:25:20 +0000382 dbgs() << tri_->getName(reg) << '\n';
Bill Wendlingc3115a02009-08-22 20:30:53 +0000383 }
384 });
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000385 }
386 };
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000387 char RALinScan::ID = 0;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000388}
389
Owen Anderson2ab36d32010-10-12 19:48:12 +0000390INITIALIZE_PASS_BEGIN(RALinScan, "linearscan-regalloc",
Nick Lewyckyd56acb32011-03-25 06:04:26 +0000391 "Linear Scan Register Allocator", false, false)
Owen Anderson2ab36d32010-10-12 19:48:12 +0000392INITIALIZE_PASS_DEPENDENCY(LiveIntervals)
393INITIALIZE_PASS_DEPENDENCY(StrongPHIElimination)
394INITIALIZE_PASS_DEPENDENCY(CalculateSpillWeights)
Owen Anderson2ab36d32010-10-12 19:48:12 +0000395INITIALIZE_PASS_DEPENDENCY(LiveStacks)
396INITIALIZE_PASS_DEPENDENCY(MachineLoopInfo)
397INITIALIZE_PASS_DEPENDENCY(VirtRegMap)
Rafael Espindola5b220212011-06-26 22:34:10 +0000398INITIALIZE_PASS_DEPENDENCY(RegisterCoalescer)
Jakob Stoklund Olesene93198a2010-11-10 23:55:56 +0000399INITIALIZE_AG_DEPENDENCY(AliasAnalysis)
Owen Anderson2ab36d32010-10-12 19:48:12 +0000400INITIALIZE_PASS_END(RALinScan, "linearscan-regalloc",
Nick Lewyckyd56acb32011-03-25 06:04:26 +0000401 "Linear Scan Register Allocator", false, false)
Evan Cheng3f32d652008-06-04 09:18:41 +0000402
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000403void RALinScan::ComputeRelatedRegClasses() {
Chris Lattnerb9805782005-08-23 22:27:31 +0000404 // First pass, add all reg classes to the union, and determine at least one
405 // reg class that each register is in.
406 bool HasAliases = false;
Evan Cheng206d1852009-04-20 08:01:12 +0000407 for (TargetRegisterInfo::regclass_iterator RCI = tri_->regclass_begin(),
408 E = tri_->regclass_end(); RCI != E; ++RCI) {
Chris Lattnerb9805782005-08-23 22:27:31 +0000409 RelatedRegClasses.insert(*RCI);
410 for (TargetRegisterClass::iterator I = (*RCI)->begin(), E = (*RCI)->end();
411 I != E; ++I) {
Evan Cheng206d1852009-04-20 08:01:12 +0000412 HasAliases = HasAliases || *tri_->getAliasSet(*I) != 0;
Jim Grosbach662fb772010-09-01 21:48:06 +0000413
Chris Lattnerb9805782005-08-23 22:27:31 +0000414 const TargetRegisterClass *&PRC = OneClassForEachPhysReg[*I];
415 if (PRC) {
416 // Already processed this register. Just make sure we know that
417 // multiple register classes share a register.
418 RelatedRegClasses.unionSets(PRC, *RCI);
419 } else {
420 PRC = *RCI;
421 }
422 }
423 }
Jim Grosbach662fb772010-09-01 21:48:06 +0000424
Chris Lattnerb9805782005-08-23 22:27:31 +0000425 // Second pass, now that we know conservatively what register classes each reg
426 // belongs to, add info about aliases. We don't need to do this for targets
427 // without register aliases.
428 if (HasAliases)
Owen Anderson97382162008-08-13 23:36:23 +0000429 for (DenseMap<unsigned, const TargetRegisterClass*>::iterator
Chris Lattnerb9805782005-08-23 22:27:31 +0000430 I = OneClassForEachPhysReg.begin(), E = OneClassForEachPhysReg.end();
431 I != E; ++I)
Bob Wilsonadf9c8b2011-01-27 07:26:15 +0000432 for (const unsigned *AS = tri_->getAliasSet(I->first); *AS; ++AS) {
433 const TargetRegisterClass *AliasClass =
434 OneClassForEachPhysReg.lookup(*AS);
435 if (AliasClass)
436 RelatedRegClasses.unionSets(I->second, AliasClass);
437 }
Chris Lattnerb9805782005-08-23 22:27:31 +0000438}
439
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000440/// attemptTrivialCoalescing - If a simple interval is defined by a copy, try
441/// allocate the definition the same register as the source register if the
442/// register is not defined during live time of the interval. If the interval is
443/// killed by a copy, try to use the destination register. This eliminates a
444/// copy. This is used to coalesce copies which were not coalesced away before
445/// allocation either due to dest and src being in different register classes or
446/// because the coalescer was overly conservative.
Evan Chengc92da382007-11-03 07:20:12 +0000447unsigned RALinScan::attemptTrivialCoalescing(LiveInterval &cur, unsigned Reg) {
Evan Cheng90f95f82009-06-14 20:22:55 +0000448 unsigned Preference = vrm_->getRegAllocPref(cur.reg);
449 if ((Preference && Preference == Reg) || !cur.containsOneValue())
Evan Chengc92da382007-11-03 07:20:12 +0000450 return Reg;
451
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000452 // We cannot handle complicated live ranges. Simple linear stuff only.
453 if (cur.ranges.size() != 1)
Evan Chengc92da382007-11-03 07:20:12 +0000454 return Reg;
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000455
456 const LiveRange &range = cur.ranges.front();
457
458 VNInfo *vni = range.valno;
Jakob Stoklund Olesena97ff8a2011-03-03 05:18:19 +0000459 if (vni->isUnused() || !vni->def.isValid())
Bill Wendlingdc492e02009-12-05 07:30:23 +0000460 return Reg;
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000461
462 unsigned CandReg;
463 {
464 MachineInstr *CopyMI;
Lang Hames6e2968c2010-09-25 12:04:16 +0000465 if ((CopyMI = li_->getInstructionFromIndex(vni->def)) && CopyMI->isCopy())
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000466 // Defined by a copy, try to extend SrcReg forward
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000467 CandReg = CopyMI->getOperand(1).getReg();
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000468 else if (TrivCoalesceEnds &&
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000469 (CopyMI = li_->getInstructionFromIndex(range.end.getBaseIndex())) &&
470 CopyMI->isCopy() && cur.reg == CopyMI->getOperand(1).getReg())
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000471 // Only used by a copy, try to extend DstReg backwards
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000472 CandReg = CopyMI->getOperand(0).getReg();
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000473 else
Evan Chengc92da382007-11-03 07:20:12 +0000474 return Reg;
Jakob Stoklund Olesene7fbdcd2010-11-19 05:45:24 +0000475
476 // If the target of the copy is a sub-register then don't coalesce.
477 if(CopyMI->getOperand(0).getSubReg())
478 return Reg;
Anton Korobeynikov4aefd6b2008-02-20 12:07:57 +0000479 }
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000480
481 if (TargetRegisterInfo::isVirtualRegister(CandReg)) {
482 if (!vrm_->isAssignedReg(CandReg))
483 return Reg;
484 CandReg = vrm_->getPhys(CandReg);
485 }
486 if (Reg == CandReg)
Evan Chengc92da382007-11-03 07:20:12 +0000487 return Reg;
488
Evan Cheng841ee1a2008-09-18 22:38:47 +0000489 const TargetRegisterClass *RC = mri_->getRegClass(cur.reg);
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000490 if (!RC->contains(CandReg))
491 return Reg;
492
493 if (li_->conflictsWithPhysReg(cur, *vrm_, CandReg))
Evan Chengc92da382007-11-03 07:20:12 +0000494 return Reg;
495
Bill Wendlingdc492e02009-12-05 07:30:23 +0000496 // Try to coalesce.
David Greene37277762010-01-05 01:25:20 +0000497 DEBUG(dbgs() << "Coalescing: " << cur << " -> " << tri_->getName(CandReg)
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000498 << '\n');
499 vrm_->clearVirt(cur.reg);
500 vrm_->assignVirt2Phys(cur.reg, CandReg);
Bill Wendlingdc492e02009-12-05 07:30:23 +0000501
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000502 ++NumCoalesce;
503 return CandReg;
Evan Chengc92da382007-11-03 07:20:12 +0000504}
505
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000506bool RALinScan::runOnMachineFunction(MachineFunction &fn) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000507 mf_ = &fn;
Evan Cheng3e172252008-06-20 21:45:16 +0000508 mri_ = &fn.getRegInfo();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000509 tm_ = &fn.getTarget();
Dan Gohman6f0d0242008-02-10 18:45:23 +0000510 tri_ = tm_->getRegisterInfo();
Evan Chengc92da382007-11-03 07:20:12 +0000511 tii_ = tm_->getInstrInfo();
Dan Gohman6f0d0242008-02-10 18:45:23 +0000512 allocatableRegs_ = tri_->getAllocatableSet(fn);
Jim Grosbach067a6482010-09-01 21:04:27 +0000513 reservedRegs_ = tri_->getReservedRegs(fn);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000514 li_ = &getAnalysis<LiveIntervals>();
Evan Cheng22f07ff2007-12-11 02:09:15 +0000515 loopInfo = &getAnalysis<MachineLoopInfo>();
Jakob Stoklund Olesen43641a52011-06-16 18:17:00 +0000516 RegClassInfo.runOnMachineFunction(fn);
Chris Lattnerf348e3a2004-11-18 04:33:31 +0000517
David Greene2c17c4d2007-09-06 16:18:45 +0000518 // We don't run the coalescer here because we have no reason to
519 // interact with it. If the coalescer requires interaction, it
520 // won't do anything. If it doesn't require interaction, we assume
521 // it was run as a separate pass.
522
Chris Lattnerb9805782005-08-23 22:27:31 +0000523 // If this is the first function compiled, compute the related reg classes.
524 if (RelatedRegClasses.empty())
525 ComputeRelatedRegClasses();
Evan Cheng5b16cd22009-05-01 01:03:49 +0000526
527 // Also resize register usage trackers.
528 initRegUses();
529
Owen Anderson49c8aa02009-03-13 05:55:11 +0000530 vrm_ = &getAnalysis<VirtRegMap>();
Lang Hames87e3bca2009-05-06 02:36:21 +0000531 if (!rewriter_.get()) rewriter_.reset(createVirtRegRewriter());
Jim Grosbach662fb772010-09-01 21:48:06 +0000532
Jakob Stoklund Olesenf2c6e362010-07-20 23:50:15 +0000533 spiller_.reset(createSpiller(*this, *mf_, *vrm_));
Jim Grosbach662fb772010-09-01 21:48:06 +0000534
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000535 initIntervalSets();
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000536
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000537 linearScan();
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000538
Chris Lattnerb0f31bf2005-01-23 22:45:13 +0000539 // Rewrite spill code and update the PhysRegsUsed set.
Lang Hames87e3bca2009-05-06 02:36:21 +0000540 rewriter_->runOnMachineFunction(*mf_, *vrm_, li_);
Chris Lattnercbb56252004-11-18 02:42:27 +0000541
Jakob Stoklund Olesen42acf062010-12-03 21:47:10 +0000542 // Write out new DBG_VALUE instructions.
543 getAnalysis<LiveDebugVariables>().emitDebugValues(vrm_);
544
Dan Gohman51cd9d62008-06-23 23:51:16 +0000545 assert(unhandled_.empty() && "Unhandled live intervals remain!");
Evan Cheng5b16cd22009-05-01 01:03:49 +0000546
547 finalizeRegUses();
548
Chris Lattnercbb56252004-11-18 02:42:27 +0000549 fixed_.clear();
550 active_.clear();
551 inactive_.clear();
552 handled_.clear();
Evan Cheng206d1852009-04-20 08:01:12 +0000553 NextReloadMap.clear();
554 DowngradedRegs.clear();
555 DowngradeMap.clear();
Lang Hamesf41538d2009-06-02 16:53:25 +0000556 spiller_.reset(0);
Chris Lattnercbb56252004-11-18 02:42:27 +0000557
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000558 return true;
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000559}
560
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000561/// initIntervalSets - initialize the interval sets.
562///
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000563void RALinScan::initIntervalSets()
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000564{
565 assert(unhandled_.empty() && fixed_.empty() &&
566 active_.empty() && inactive_.empty() &&
567 "interval sets should be empty on initialization");
568
Owen Andersoncd1dcbd2008-08-15 18:49:41 +0000569 handled_.reserve(li_->getNumIntervals());
570
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000571 for (LiveIntervals::iterator i = li_->begin(), e = li_->end(); i != e; ++i) {
Owen Anderson03857b22008-08-13 21:49:13 +0000572 if (TargetRegisterInfo::isPhysicalRegister(i->second->reg)) {
Jakob Stoklund Olesen4662a9f2011-04-04 21:00:03 +0000573 if (!i->second->empty() && allocatableRegs_.test(i->second->reg)) {
Lang Hames233a60e2009-11-03 23:52:08 +0000574 mri_->setPhysRegUsed(i->second->reg);
575 fixed_.push_back(std::make_pair(i->second, i->second->begin()));
576 }
577 } else {
578 if (i->second->empty()) {
579 assignRegOrStackSlotAtInterval(i->second);
580 }
581 else
582 unhandled_.push(i->second);
583 }
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000584 }
585}
586
Bill Wendlingc3115a02009-08-22 20:30:53 +0000587void RALinScan::linearScan() {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000588 // linear scan algorithm
Bill Wendlingc3115a02009-08-22 20:30:53 +0000589 DEBUG({
David Greene37277762010-01-05 01:25:20 +0000590 dbgs() << "********** LINEAR SCAN **********\n"
Jim Grosbach662fb772010-09-01 21:48:06 +0000591 << "********** Function: "
Bill Wendlingc3115a02009-08-22 20:30:53 +0000592 << mf_->getFunction()->getName() << '\n';
593 printIntervals("fixed", fixed_.begin(), fixed_.end());
594 });
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000595
596 while (!unhandled_.empty()) {
597 // pick the interval with the earliest start point
598 LiveInterval* cur = unhandled_.top();
599 unhandled_.pop();
Evan Cheng11923cc2007-10-16 21:09:14 +0000600 ++NumIters;
David Greene37277762010-01-05 01:25:20 +0000601 DEBUG(dbgs() << "\n*** CURRENT ***: " << *cur << '\n');
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000602
Lang Hames233a60e2009-11-03 23:52:08 +0000603 assert(!cur->empty() && "Empty interval in unhandled set.");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000604
Lang Hames233a60e2009-11-03 23:52:08 +0000605 processActiveIntervals(cur->beginIndex());
606 processInactiveIntervals(cur->beginIndex());
607
608 assert(TargetRegisterInfo::isVirtualRegister(cur->reg) &&
609 "Can only allocate virtual registers!");
Misha Brukmanedf128a2005-04-21 22:36:52 +0000610
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000611 // Allocating a virtual register. try to find a free
612 // physical register or spill an interval (possibly this one) in order to
613 // assign it one.
614 assignRegOrStackSlotAtInterval(cur);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000615
Bill Wendlingc3115a02009-08-22 20:30:53 +0000616 DEBUG({
617 printIntervals("active", active_.begin(), active_.end());
618 printIntervals("inactive", inactive_.begin(), inactive_.end());
619 });
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000620 }
Alkis Evlogimenos7d629b52004-01-07 09:20:58 +0000621
Evan Cheng5b16cd22009-05-01 01:03:49 +0000622 // Expire any remaining active intervals
Evan Cheng11923cc2007-10-16 21:09:14 +0000623 while (!active_.empty()) {
624 IntervalPtr &IP = active_.back();
625 unsigned reg = IP.first->reg;
David Greene37277762010-01-05 01:25:20 +0000626 DEBUG(dbgs() << "\tinterval " << *IP.first << " expired\n");
Dan Gohman6f0d0242008-02-10 18:45:23 +0000627 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000628 "Can only allocate virtual registers!");
629 reg = vrm_->getPhys(reg);
Evan Cheng5b16cd22009-05-01 01:03:49 +0000630 delRegUse(reg);
Evan Cheng11923cc2007-10-16 21:09:14 +0000631 active_.pop_back();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000632 }
Alkis Evlogimenos7d629b52004-01-07 09:20:58 +0000633
Evan Cheng5b16cd22009-05-01 01:03:49 +0000634 // Expire any remaining inactive intervals
Bill Wendlingc3115a02009-08-22 20:30:53 +0000635 DEBUG({
636 for (IntervalPtrs::reverse_iterator
637 i = inactive_.rbegin(); i != inactive_.rend(); ++i)
David Greene37277762010-01-05 01:25:20 +0000638 dbgs() << "\tinterval " << *i->first << " expired\n";
Bill Wendlingc3115a02009-08-22 20:30:53 +0000639 });
Evan Cheng11923cc2007-10-16 21:09:14 +0000640 inactive_.clear();
Alkis Evlogimenosb7be1152004-01-13 20:42:08 +0000641
Evan Cheng81a03822007-11-17 00:40:40 +0000642 // Add live-ins to every BB except for entry. Also perform trivial coalescing.
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000643 MachineFunction::iterator EntryMBB = mf_->begin();
Evan Chenga5bfc972007-10-17 06:53:44 +0000644 SmallVector<MachineBasicBlock*, 8> LiveInMBBs;
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000645 for (LiveIntervals::iterator i = li_->begin(), e = li_->end(); i != e; ++i) {
Owen Anderson03857b22008-08-13 21:49:13 +0000646 LiveInterval &cur = *i->second;
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000647 unsigned Reg = 0;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000648 bool isPhys = TargetRegisterInfo::isPhysicalRegister(cur.reg);
Evan Cheng81a03822007-11-17 00:40:40 +0000649 if (isPhys)
Owen Anderson03857b22008-08-13 21:49:13 +0000650 Reg = cur.reg;
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000651 else if (vrm_->isAssignedReg(cur.reg))
Evan Chengc92da382007-11-03 07:20:12 +0000652 Reg = attemptTrivialCoalescing(cur, vrm_->getPhys(cur.reg));
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000653 if (!Reg)
654 continue;
Evan Cheng81a03822007-11-17 00:40:40 +0000655 // Ignore splited live intervals.
656 if (!isPhys && vrm_->getPreSplitReg(cur.reg))
657 continue;
Evan Cheng550aacb2009-06-04 20:28:22 +0000658
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000659 for (LiveInterval::Ranges::const_iterator I = cur.begin(), E = cur.end();
660 I != E; ++I) {
661 const LiveRange &LR = *I;
Evan Chengd0e32c52008-10-29 05:06:14 +0000662 if (li_->findLiveInMBBs(LR.start, LR.end, LiveInMBBs)) {
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000663 for (unsigned i = 0, e = LiveInMBBs.size(); i != e; ++i)
Evan Cheng073e7e52009-06-04 20:53:36 +0000664 if (LiveInMBBs[i] != EntryMBB) {
665 assert(TargetRegisterInfo::isPhysicalRegister(Reg) &&
666 "Adding a virtual register to livein set?");
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000667 LiveInMBBs[i]->addLiveIn(Reg);
Evan Cheng073e7e52009-06-04 20:53:36 +0000668 }
Evan Chenga5bfc972007-10-17 06:53:44 +0000669 LiveInMBBs.clear();
Evan Cheng9fc508f2007-02-16 09:05:02 +0000670 }
671 }
672 }
673
David Greene37277762010-01-05 01:25:20 +0000674 DEBUG(dbgs() << *vrm_);
Evan Chengc781a242009-05-03 18:32:42 +0000675
676 // Look for physical registers that end up not being allocated even though
677 // register allocator had to spill other registers in its register class.
Evan Cheng90f95f82009-06-14 20:22:55 +0000678 if (!vrm_->FindUnusedRegisters(li_))
Evan Chengc781a242009-05-03 18:32:42 +0000679 return;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000680}
681
Chris Lattnercbb56252004-11-18 02:42:27 +0000682/// processActiveIntervals - expire old intervals and move non-overlapping ones
683/// to the inactive list.
Lang Hames233a60e2009-11-03 23:52:08 +0000684void RALinScan::processActiveIntervals(SlotIndex CurPoint)
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000685{
David Greene37277762010-01-05 01:25:20 +0000686 DEBUG(dbgs() << "\tprocessing active intervals:\n");
Chris Lattner23b71c12004-11-18 01:29:39 +0000687
Chris Lattnercbb56252004-11-18 02:42:27 +0000688 for (unsigned i = 0, e = active_.size(); i != e; ++i) {
689 LiveInterval *Interval = active_[i].first;
690 LiveInterval::iterator IntervalPos = active_[i].second;
691 unsigned reg = Interval->reg;
Alkis Evlogimenosed543732004-09-01 22:52:29 +0000692
Chris Lattnercbb56252004-11-18 02:42:27 +0000693 IntervalPos = Interval->advanceTo(IntervalPos, CurPoint);
694
695 if (IntervalPos == Interval->end()) { // Remove expired intervals.
David Greene37277762010-01-05 01:25:20 +0000696 DEBUG(dbgs() << "\t\tinterval " << *Interval << " expired\n");
Dan Gohman6f0d0242008-02-10 18:45:23 +0000697 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000698 "Can only allocate virtual registers!");
699 reg = vrm_->getPhys(reg);
Evan Cheng5b16cd22009-05-01 01:03:49 +0000700 delRegUse(reg);
Chris Lattnercbb56252004-11-18 02:42:27 +0000701
702 // Pop off the end of the list.
703 active_[i] = active_.back();
704 active_.pop_back();
705 --i; --e;
Misha Brukmanedf128a2005-04-21 22:36:52 +0000706
Chris Lattnercbb56252004-11-18 02:42:27 +0000707 } else if (IntervalPos->start > CurPoint) {
708 // Move inactive intervals to inactive list.
David Greene37277762010-01-05 01:25:20 +0000709 DEBUG(dbgs() << "\t\tinterval " << *Interval << " inactive\n");
Dan Gohman6f0d0242008-02-10 18:45:23 +0000710 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000711 "Can only allocate virtual registers!");
712 reg = vrm_->getPhys(reg);
Evan Cheng5b16cd22009-05-01 01:03:49 +0000713 delRegUse(reg);
Chris Lattnercbb56252004-11-18 02:42:27 +0000714 // add to inactive.
715 inactive_.push_back(std::make_pair(Interval, IntervalPos));
716
717 // Pop off the end of the list.
718 active_[i] = active_.back();
719 active_.pop_back();
720 --i; --e;
721 } else {
722 // Otherwise, just update the iterator position.
723 active_[i].second = IntervalPos;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000724 }
725 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000726}
727
Chris Lattnercbb56252004-11-18 02:42:27 +0000728/// processInactiveIntervals - expire old intervals and move overlapping
729/// ones to the active list.
Lang Hames233a60e2009-11-03 23:52:08 +0000730void RALinScan::processInactiveIntervals(SlotIndex CurPoint)
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000731{
David Greene37277762010-01-05 01:25:20 +0000732 DEBUG(dbgs() << "\tprocessing inactive intervals:\n");
Chris Lattner365b95f2004-11-18 04:13:02 +0000733
Chris Lattnercbb56252004-11-18 02:42:27 +0000734 for (unsigned i = 0, e = inactive_.size(); i != e; ++i) {
735 LiveInterval *Interval = inactive_[i].first;
736 LiveInterval::iterator IntervalPos = inactive_[i].second;
737 unsigned reg = Interval->reg;
Chris Lattner23b71c12004-11-18 01:29:39 +0000738
Chris Lattnercbb56252004-11-18 02:42:27 +0000739 IntervalPos = Interval->advanceTo(IntervalPos, CurPoint);
Misha Brukmanedf128a2005-04-21 22:36:52 +0000740
Chris Lattnercbb56252004-11-18 02:42:27 +0000741 if (IntervalPos == Interval->end()) { // remove expired intervals.
David Greene37277762010-01-05 01:25:20 +0000742 DEBUG(dbgs() << "\t\tinterval " << *Interval << " expired\n");
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +0000743
Chris Lattnercbb56252004-11-18 02:42:27 +0000744 // Pop off the end of the list.
745 inactive_[i] = inactive_.back();
746 inactive_.pop_back();
747 --i; --e;
748 } else if (IntervalPos->start <= CurPoint) {
749 // move re-activated intervals in active list
David Greene37277762010-01-05 01:25:20 +0000750 DEBUG(dbgs() << "\t\tinterval " << *Interval << " active\n");
Dan Gohman6f0d0242008-02-10 18:45:23 +0000751 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000752 "Can only allocate virtual registers!");
753 reg = vrm_->getPhys(reg);
Evan Cheng5b16cd22009-05-01 01:03:49 +0000754 addRegUse(reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000755 // add to active
Chris Lattnercbb56252004-11-18 02:42:27 +0000756 active_.push_back(std::make_pair(Interval, IntervalPos));
757
758 // Pop off the end of the list.
759 inactive_[i] = inactive_.back();
760 inactive_.pop_back();
761 --i; --e;
762 } else {
763 // Otherwise, just update the iterator position.
764 inactive_[i].second = IntervalPos;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000765 }
766 }
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +0000767}
768
Chris Lattnercbb56252004-11-18 02:42:27 +0000769/// updateSpillWeights - updates the spill weights of the specifed physical
770/// register and its weight.
Evan Cheng5d088fe2009-03-23 22:57:19 +0000771void RALinScan::updateSpillWeights(std::vector<float> &Weights,
772 unsigned reg, float weight,
773 const TargetRegisterClass *RC) {
774 SmallSet<unsigned, 4> Processed;
775 SmallSet<unsigned, 4> SuperAdded;
776 SmallVector<unsigned, 4> Supers;
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000777 Weights[reg] += weight;
Evan Cheng5d088fe2009-03-23 22:57:19 +0000778 Processed.insert(reg);
779 for (const unsigned* as = tri_->getAliasSet(reg); *as; ++as) {
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000780 Weights[*as] += weight;
Evan Cheng5d088fe2009-03-23 22:57:19 +0000781 Processed.insert(*as);
782 if (tri_->isSubRegister(*as, reg) &&
783 SuperAdded.insert(*as) &&
784 RC->contains(*as)) {
785 Supers.push_back(*as);
786 }
787 }
788
789 // If the alias is a super-register, and the super-register is in the
790 // register class we are trying to allocate. Then add the weight to all
791 // sub-registers of the super-register even if they are not aliases.
792 // e.g. allocating for GR32, bh is not used, updating bl spill weight.
Chris Lattner7a2bdde2011-04-15 05:18:47 +0000793 // bl should get the same spill weight otherwise it will be chosen
Evan Cheng5d088fe2009-03-23 22:57:19 +0000794 // as a spill candidate since spilling bh doesn't make ebx available.
795 for (unsigned i = 0, e = Supers.size(); i != e; ++i) {
Evan Chengc781a242009-05-03 18:32:42 +0000796 for (const unsigned *sr = tri_->getSubRegisters(Supers[i]); *sr; ++sr)
797 if (!Processed.count(*sr))
798 Weights[*sr] += weight;
Evan Cheng5d088fe2009-03-23 22:57:19 +0000799 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000800}
801
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000802static
803RALinScan::IntervalPtrs::iterator
804FindIntervalInVector(RALinScan::IntervalPtrs &IP, LiveInterval *LI) {
805 for (RALinScan::IntervalPtrs::iterator I = IP.begin(), E = IP.end();
806 I != E; ++I)
Chris Lattnercbb56252004-11-18 02:42:27 +0000807 if (I->first == LI) return I;
808 return IP.end();
809}
810
Jim Grosbach662fb772010-09-01 21:48:06 +0000811static void RevertVectorIteratorsTo(RALinScan::IntervalPtrs &V,
812 SlotIndex Point){
Chris Lattner19828d42004-11-18 03:49:30 +0000813 for (unsigned i = 0, e = V.size(); i != e; ++i) {
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000814 RALinScan::IntervalPtr &IP = V[i];
Chris Lattner19828d42004-11-18 03:49:30 +0000815 LiveInterval::iterator I = std::upper_bound(IP.first->begin(),
816 IP.second, Point);
817 if (I != IP.first->begin()) --I;
818 IP.second = I;
819 }
820}
Chris Lattnercbb56252004-11-18 02:42:27 +0000821
Evan Cheng3e172252008-06-20 21:45:16 +0000822/// getConflictWeight - Return the number of conflicts between cur
823/// live interval and defs and uses of Reg weighted by loop depthes.
Evan Chengc781a242009-05-03 18:32:42 +0000824static
825float getConflictWeight(LiveInterval *cur, unsigned Reg, LiveIntervals *li_,
826 MachineRegisterInfo *mri_,
Jakob Stoklund Olesen9529a1c2010-07-19 18:41:20 +0000827 MachineLoopInfo *loopInfo) {
Evan Cheng3e172252008-06-20 21:45:16 +0000828 float Conflicts = 0;
829 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(Reg),
830 E = mri_->reg_end(); I != E; ++I) {
831 MachineInstr *MI = &*I;
832 if (cur->liveAt(li_->getInstructionIndex(MI))) {
833 unsigned loopDepth = loopInfo->getLoopDepth(MI->getParent());
Chris Lattner87565c12010-05-15 17:10:24 +0000834 Conflicts += std::pow(10.0f, (float)loopDepth);
Evan Cheng3e172252008-06-20 21:45:16 +0000835 }
836 }
837 return Conflicts;
838}
839
840/// findIntervalsToSpill - Determine the intervals to spill for the
841/// specified interval. It's passed the physical registers whose spill
842/// weight is the lowest among all the registers whose live intervals
843/// conflict with the interval.
844void RALinScan::findIntervalsToSpill(LiveInterval *cur,
845 std::vector<std::pair<unsigned,float> > &Candidates,
846 unsigned NumCands,
847 SmallVector<LiveInterval*, 8> &SpillIntervals) {
848 // We have figured out the *best* register to spill. But there are other
849 // registers that are pretty good as well (spill weight within 3%). Spill
850 // the one that has fewest defs and uses that conflict with cur.
851 float Conflicts[3] = { 0.0f, 0.0f, 0.0f };
852 SmallVector<LiveInterval*, 8> SLIs[3];
853
Bill Wendlingc3115a02009-08-22 20:30:53 +0000854 DEBUG({
David Greene37277762010-01-05 01:25:20 +0000855 dbgs() << "\tConsidering " << NumCands << " candidates: ";
Bill Wendlingc3115a02009-08-22 20:30:53 +0000856 for (unsigned i = 0; i != NumCands; ++i)
David Greene37277762010-01-05 01:25:20 +0000857 dbgs() << tri_->getName(Candidates[i].first) << " ";
858 dbgs() << "\n";
Bill Wendlingc3115a02009-08-22 20:30:53 +0000859 });
Jim Grosbach662fb772010-09-01 21:48:06 +0000860
Evan Cheng3e172252008-06-20 21:45:16 +0000861 // Calculate the number of conflicts of each candidate.
862 for (IntervalPtrs::iterator i = active_.begin(); i != active_.end(); ++i) {
863 unsigned Reg = i->first->reg;
864 unsigned PhysReg = vrm_->getPhys(Reg);
865 if (!cur->overlapsFrom(*i->first, i->second))
866 continue;
867 for (unsigned j = 0; j < NumCands; ++j) {
868 unsigned Candidate = Candidates[j].first;
869 if (tri_->regsOverlap(PhysReg, Candidate)) {
870 if (NumCands > 1)
871 Conflicts[j] += getConflictWeight(cur, Reg, li_, mri_, loopInfo);
872 SLIs[j].push_back(i->first);
873 }
874 }
875 }
876
877 for (IntervalPtrs::iterator i = inactive_.begin(); i != inactive_.end(); ++i){
878 unsigned Reg = i->first->reg;
879 unsigned PhysReg = vrm_->getPhys(Reg);
880 if (!cur->overlapsFrom(*i->first, i->second-1))
881 continue;
882 for (unsigned j = 0; j < NumCands; ++j) {
883 unsigned Candidate = Candidates[j].first;
884 if (tri_->regsOverlap(PhysReg, Candidate)) {
885 if (NumCands > 1)
886 Conflicts[j] += getConflictWeight(cur, Reg, li_, mri_, loopInfo);
887 SLIs[j].push_back(i->first);
888 }
889 }
890 }
891
892 // Which is the best candidate?
893 unsigned BestCandidate = 0;
894 float MinConflicts = Conflicts[0];
895 for (unsigned i = 1; i != NumCands; ++i) {
896 if (Conflicts[i] < MinConflicts) {
897 BestCandidate = i;
898 MinConflicts = Conflicts[i];
899 }
900 }
901
902 std::copy(SLIs[BestCandidate].begin(), SLIs[BestCandidate].end(),
903 std::back_inserter(SpillIntervals));
904}
905
906namespace {
907 struct WeightCompare {
David Greene7cfd3362009-11-19 15:55:49 +0000908 private:
909 const RALinScan &Allocator;
910
911 public:
Douglas Gregorcabdd742009-12-19 07:05:23 +0000912 WeightCompare(const RALinScan &Alloc) : Allocator(Alloc) {}
David Greene7cfd3362009-11-19 15:55:49 +0000913
Evan Cheng3e172252008-06-20 21:45:16 +0000914 typedef std::pair<unsigned, float> RegWeightPair;
915 bool operator()(const RegWeightPair &LHS, const RegWeightPair &RHS) const {
David Greene7cfd3362009-11-19 15:55:49 +0000916 return LHS.second < RHS.second && !Allocator.isRecentlyUsed(LHS.first);
Evan Cheng3e172252008-06-20 21:45:16 +0000917 }
918 };
919}
920
921static bool weightsAreClose(float w1, float w2) {
922 if (!NewHeuristic)
923 return false;
924
925 float diff = w1 - w2;
926 if (diff <= 0.02f) // Within 0.02f
927 return true;
928 return (diff / w2) <= 0.05f; // Within 5%.
929}
930
Evan Cheng206d1852009-04-20 08:01:12 +0000931LiveInterval *RALinScan::hasNextReloadInterval(LiveInterval *cur) {
932 DenseMap<unsigned, unsigned>::iterator I = NextReloadMap.find(cur->reg);
933 if (I == NextReloadMap.end())
934 return 0;
935 return &li_->getInterval(I->second);
936}
937
938void RALinScan::DowngradeRegister(LiveInterval *li, unsigned Reg) {
Jakob Stoklund Olesen19bb35d2011-01-06 01:33:22 +0000939 for (const unsigned *AS = tri_->getOverlaps(Reg); *AS; ++AS) {
940 bool isNew = DowngradedRegs.insert(*AS);
941 (void)isNew; // Silence compiler warning.
Evan Cheng206d1852009-04-20 08:01:12 +0000942 assert(isNew && "Multiple reloads holding the same register?");
943 DowngradeMap.insert(std::make_pair(li->reg, *AS));
944 }
945 ++NumDowngrade;
946}
947
948void RALinScan::UpgradeRegister(unsigned Reg) {
949 if (Reg) {
950 DowngradedRegs.erase(Reg);
951 for (const unsigned *AS = tri_->getAliasSet(Reg); *AS; ++AS)
952 DowngradedRegs.erase(*AS);
953 }
954}
955
956namespace {
957 struct LISorter {
958 bool operator()(LiveInterval* A, LiveInterval* B) {
Lang Hames86511252009-09-04 20:41:11 +0000959 return A->beginIndex() < B->beginIndex();
Evan Cheng206d1852009-04-20 08:01:12 +0000960 }
961 };
962}
963
Chris Lattnercbb56252004-11-18 02:42:27 +0000964/// assignRegOrStackSlotAtInterval - assign a register if one is available, or
965/// spill.
Bill Wendlingc3115a02009-08-22 20:30:53 +0000966void RALinScan::assignRegOrStackSlotAtInterval(LiveInterval* cur) {
Jakob Stoklund Olesenfd900a22010-11-16 19:55:12 +0000967 const TargetRegisterClass *RC = mri_->getRegClass(cur->reg);
968 DEBUG(dbgs() << "\tallocating current interval from "
969 << RC->getName() << ": ");
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000970
Evan Chengf30a49d2008-04-03 16:40:27 +0000971 // This is an implicitly defined live interval, just assign any register.
Evan Chengf30a49d2008-04-03 16:40:27 +0000972 if (cur->empty()) {
Evan Cheng90f95f82009-06-14 20:22:55 +0000973 unsigned physReg = vrm_->getRegAllocPref(cur->reg);
Jim Grosbach5a4cbea2010-09-01 21:34:41 +0000974 if (!physReg)
975 physReg = getFirstNonReservedPhysReg(RC);
David Greene37277762010-01-05 01:25:20 +0000976 DEBUG(dbgs() << tri_->getName(physReg) << '\n');
Evan Chengf30a49d2008-04-03 16:40:27 +0000977 // Note the register is not really in use.
978 vrm_->assignVirt2Phys(cur->reg, physReg);
Evan Chengf30a49d2008-04-03 16:40:27 +0000979 return;
980 }
981
Evan Cheng5b16cd22009-05-01 01:03:49 +0000982 backUpRegUses();
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +0000983
Chris Lattnera6c17502005-08-22 20:20:42 +0000984 std::vector<std::pair<unsigned, float> > SpillWeightsToAdd;
Lang Hames233a60e2009-11-03 23:52:08 +0000985 SlotIndex StartPosition = cur->beginIndex();
Chris Lattnerb9805782005-08-23 22:27:31 +0000986 const TargetRegisterClass *RCLeader = RelatedRegClasses.getLeaderValue(RC);
Evan Chengc92da382007-11-03 07:20:12 +0000987
Evan Chengd0deec22009-01-20 00:16:18 +0000988 // If start of this live interval is defined by a move instruction and its
989 // source is assigned a physical register that is compatible with the target
990 // register class, then we should try to assign it the same register.
Evan Chengc92da382007-11-03 07:20:12 +0000991 // This can happen when the move is from a larger register class to a smaller
992 // one, e.g. X86::mov32to32_. These move instructions are not coalescable.
Evan Cheng90f95f82009-06-14 20:22:55 +0000993 if (!vrm_->getRegAllocPref(cur->reg) && cur->hasAtLeastOneValue()) {
Evan Chengd0deec22009-01-20 00:16:18 +0000994 VNInfo *vni = cur->begin()->valno;
Jakob Stoklund Olesena97ff8a2011-03-03 05:18:19 +0000995 if (!vni->isUnused() && vni->def.isValid()) {
Evan Chengc92da382007-11-03 07:20:12 +0000996 MachineInstr *CopyMI = li_->getInstructionFromIndex(vni->def);
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000997 if (CopyMI && CopyMI->isCopy()) {
998 unsigned DstSubReg = CopyMI->getOperand(0).getSubReg();
999 unsigned SrcReg = CopyMI->getOperand(1).getReg();
1000 unsigned SrcSubReg = CopyMI->getOperand(1).getSubReg();
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +00001001 unsigned Reg = 0;
1002 if (TargetRegisterInfo::isPhysicalRegister(SrcReg))
1003 Reg = SrcReg;
1004 else if (vrm_->isAssignedReg(SrcReg))
1005 Reg = vrm_->getPhys(SrcReg);
1006 if (Reg) {
1007 if (SrcSubReg)
1008 Reg = tri_->getSubReg(Reg, SrcSubReg);
1009 if (DstSubReg)
1010 Reg = tri_->getMatchingSuperReg(Reg, DstSubReg, RC);
1011 if (Reg && allocatableRegs_[Reg] && RC->contains(Reg))
1012 mri_->setRegAllocationHint(cur->reg, 0, Reg);
1013 }
Evan Chengc92da382007-11-03 07:20:12 +00001014 }
1015 }
1016 }
1017
Evan Cheng5b16cd22009-05-01 01:03:49 +00001018 // For every interval in inactive we overlap with, mark the
Chris Lattnera6c17502005-08-22 20:20:42 +00001019 // register as not free and update spill weights.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001020 for (IntervalPtrs::const_iterator i = inactive_.begin(),
1021 e = inactive_.end(); i != e; ++i) {
Chris Lattnerb9805782005-08-23 22:27:31 +00001022 unsigned Reg = i->first->reg;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001023 assert(TargetRegisterInfo::isVirtualRegister(Reg) &&
Chris Lattnerb9805782005-08-23 22:27:31 +00001024 "Can only allocate virtual registers!");
Evan Cheng841ee1a2008-09-18 22:38:47 +00001025 const TargetRegisterClass *RegRC = mri_->getRegClass(Reg);
Jim Grosbach662fb772010-09-01 21:48:06 +00001026 // If this is not in a related reg class to the register we're allocating,
Chris Lattnerb9805782005-08-23 22:27:31 +00001027 // don't check it.
1028 if (RelatedRegClasses.getLeaderValue(RegRC) == RCLeader &&
1029 cur->overlapsFrom(*i->first, i->second-1)) {
1030 Reg = vrm_->getPhys(Reg);
Evan Cheng5b16cd22009-05-01 01:03:49 +00001031 addRegUse(Reg);
Chris Lattnerb9805782005-08-23 22:27:31 +00001032 SpillWeightsToAdd.push_back(std::make_pair(Reg, i->first->weight));
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001033 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001034 }
Jim Grosbach662fb772010-09-01 21:48:06 +00001035
Chris Lattnera411cbc2005-08-22 20:59:30 +00001036 // Speculatively check to see if we can get a register right now. If not,
1037 // we know we won't be able to by adding more constraints. If so, we can
1038 // check to see if it is valid. Doing an exhaustive search of the fixed_ list
1039 // is very bad (it contains all callee clobbered registers for any functions
1040 // with a call), so we want to avoid doing that if possible.
1041 unsigned physReg = getFreePhysReg(cur);
Evan Cheng676dd7c2008-03-11 07:19:34 +00001042 unsigned BestPhysReg = physReg;
Chris Lattnera411cbc2005-08-22 20:59:30 +00001043 if (physReg) {
1044 // We got a register. However, if it's in the fixed_ list, we might
Chris Lattnere836ad62005-08-30 21:03:36 +00001045 // conflict with it. Check to see if we conflict with it or any of its
1046 // aliases.
Evan Chengc92da382007-11-03 07:20:12 +00001047 SmallSet<unsigned, 8> RegAliases;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001048 for (const unsigned *AS = tri_->getAliasSet(physReg); *AS; ++AS)
Chris Lattnere836ad62005-08-30 21:03:36 +00001049 RegAliases.insert(*AS);
Jim Grosbach662fb772010-09-01 21:48:06 +00001050
Chris Lattnera411cbc2005-08-22 20:59:30 +00001051 bool ConflictsWithFixed = false;
1052 for (unsigned i = 0, e = fixed_.size(); i != e; ++i) {
Jim Laskeye719d9f2006-10-24 14:35:25 +00001053 IntervalPtr &IP = fixed_[i];
1054 if (physReg == IP.first->reg || RegAliases.count(IP.first->reg)) {
Chris Lattnera411cbc2005-08-22 20:59:30 +00001055 // Okay, this reg is on the fixed list. Check to see if we actually
1056 // conflict.
Chris Lattnera411cbc2005-08-22 20:59:30 +00001057 LiveInterval *I = IP.first;
Lang Hames86511252009-09-04 20:41:11 +00001058 if (I->endIndex() > StartPosition) {
Chris Lattnera411cbc2005-08-22 20:59:30 +00001059 LiveInterval::iterator II = I->advanceTo(IP.second, StartPosition);
1060 IP.second = II;
1061 if (II != I->begin() && II->start > StartPosition)
1062 --II;
Chris Lattnere836ad62005-08-30 21:03:36 +00001063 if (cur->overlapsFrom(*I, II)) {
Chris Lattnera411cbc2005-08-22 20:59:30 +00001064 ConflictsWithFixed = true;
Chris Lattnere836ad62005-08-30 21:03:36 +00001065 break;
1066 }
Chris Lattnera411cbc2005-08-22 20:59:30 +00001067 }
Chris Lattnerf348e3a2004-11-18 04:33:31 +00001068 }
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +00001069 }
Jim Grosbach662fb772010-09-01 21:48:06 +00001070
Chris Lattnera411cbc2005-08-22 20:59:30 +00001071 // Okay, the register picked by our speculative getFreePhysReg call turned
1072 // out to be in use. Actually add all of the conflicting fixed registers to
Evan Cheng5b16cd22009-05-01 01:03:49 +00001073 // regUse_ so we can do an accurate query.
Chris Lattnera411cbc2005-08-22 20:59:30 +00001074 if (ConflictsWithFixed) {
Chris Lattnerb9805782005-08-23 22:27:31 +00001075 // For every interval in fixed we overlap with, mark the register as not
1076 // free and update spill weights.
Chris Lattnera411cbc2005-08-22 20:59:30 +00001077 for (unsigned i = 0, e = fixed_.size(); i != e; ++i) {
1078 IntervalPtr &IP = fixed_[i];
1079 LiveInterval *I = IP.first;
Chris Lattnerb9805782005-08-23 22:27:31 +00001080
1081 const TargetRegisterClass *RegRC = OneClassForEachPhysReg[I->reg];
Jim Grosbach662fb772010-09-01 21:48:06 +00001082 if (RelatedRegClasses.getLeaderValue(RegRC) == RCLeader &&
Lang Hames86511252009-09-04 20:41:11 +00001083 I->endIndex() > StartPosition) {
Chris Lattnera411cbc2005-08-22 20:59:30 +00001084 LiveInterval::iterator II = I->advanceTo(IP.second, StartPosition);
1085 IP.second = II;
1086 if (II != I->begin() && II->start > StartPosition)
1087 --II;
1088 if (cur->overlapsFrom(*I, II)) {
1089 unsigned reg = I->reg;
Evan Cheng5b16cd22009-05-01 01:03:49 +00001090 addRegUse(reg);
Chris Lattnera411cbc2005-08-22 20:59:30 +00001091 SpillWeightsToAdd.push_back(std::make_pair(reg, I->weight));
1092 }
1093 }
1094 }
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +00001095
Evan Cheng5b16cd22009-05-01 01:03:49 +00001096 // Using the newly updated regUse_ object, which includes conflicts in the
Chris Lattnera411cbc2005-08-22 20:59:30 +00001097 // future, see if there are any registers available.
1098 physReg = getFreePhysReg(cur);
1099 }
1100 }
Jim Grosbach662fb772010-09-01 21:48:06 +00001101
Chris Lattnera6c17502005-08-22 20:20:42 +00001102 // Restore the physical register tracker, removing information about the
1103 // future.
Evan Cheng5b16cd22009-05-01 01:03:49 +00001104 restoreRegUses();
Jim Grosbach662fb772010-09-01 21:48:06 +00001105
Evan Cheng5b16cd22009-05-01 01:03:49 +00001106 // If we find a free register, we are done: assign this virtual to
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001107 // the free physical register and add this interval to the active
1108 // list.
1109 if (physReg) {
David Greene37277762010-01-05 01:25:20 +00001110 DEBUG(dbgs() << tri_->getName(physReg) << '\n');
Jakob Stoklund Oleseneb5067e2011-03-25 01:48:18 +00001111 assert(RC->contains(physReg) && "Invalid candidate");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001112 vrm_->assignVirt2Phys(cur->reg, physReg);
Evan Cheng5b16cd22009-05-01 01:03:49 +00001113 addRegUse(physReg);
Chris Lattnercbb56252004-11-18 02:42:27 +00001114 active_.push_back(std::make_pair(cur, cur->begin()));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001115 handled_.push_back(cur);
Evan Cheng206d1852009-04-20 08:01:12 +00001116
Bob Wilsonf6a4d3c2011-04-19 18:11:45 +00001117 // Remember physReg for avoiding a write-after-write hazard in the next
1118 // instruction.
1119 if (AvoidWAWHazard &&
1120 tri_->avoidWriteAfterWrite(mri_->getRegClass(cur->reg)))
1121 avoidWAW_ = physReg;
1122
Evan Cheng206d1852009-04-20 08:01:12 +00001123 // "Upgrade" the physical register since it has been allocated.
1124 UpgradeRegister(physReg);
1125 if (LiveInterval *NextReloadLI = hasNextReloadInterval(cur)) {
1126 // "Downgrade" physReg to try to keep physReg from being allocated until
Jim Grosbach662fb772010-09-01 21:48:06 +00001127 // the next reload from the same SS is allocated.
Evan Cheng358dec52009-06-15 08:28:29 +00001128 mri_->setRegAllocationHint(NextReloadLI->reg, 0, physReg);
Evan Cheng206d1852009-04-20 08:01:12 +00001129 DowngradeRegister(cur, physReg);
1130 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001131 return;
1132 }
David Greene37277762010-01-05 01:25:20 +00001133 DEBUG(dbgs() << "no free registers\n");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001134
Chris Lattnera6c17502005-08-22 20:20:42 +00001135 // Compile the spill weights into an array that is better for scanning.
Evan Cheng3e172252008-06-20 21:45:16 +00001136 std::vector<float> SpillWeights(tri_->getNumRegs(), 0.0f);
Chris Lattnera6c17502005-08-22 20:20:42 +00001137 for (std::vector<std::pair<unsigned, float> >::iterator
1138 I = SpillWeightsToAdd.begin(), E = SpillWeightsToAdd.end(); I != E; ++I)
Evan Cheng5d088fe2009-03-23 22:57:19 +00001139 updateSpillWeights(SpillWeights, I->first, I->second, RC);
Jim Grosbach662fb772010-09-01 21:48:06 +00001140
Chris Lattnera6c17502005-08-22 20:20:42 +00001141 // for each interval in active, update spill weights.
1142 for (IntervalPtrs::const_iterator i = active_.begin(), e = active_.end();
1143 i != e; ++i) {
1144 unsigned reg = i->first->reg;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001145 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnera6c17502005-08-22 20:20:42 +00001146 "Can only allocate virtual registers!");
1147 reg = vrm_->getPhys(reg);
Evan Cheng5d088fe2009-03-23 22:57:19 +00001148 updateSpillWeights(SpillWeights, reg, i->first->weight, RC);
Chris Lattnera6c17502005-08-22 20:20:42 +00001149 }
Jim Grosbach662fb772010-09-01 21:48:06 +00001150
David Greene37277762010-01-05 01:25:20 +00001151 DEBUG(dbgs() << "\tassigning stack slot at interval "<< *cur << ":\n");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001152
Chris Lattnerc8e2c552006-03-25 23:00:56 +00001153 // Find a register to spill.
Jim Laskey7902c752006-11-07 12:25:45 +00001154 float minWeight = HUGE_VALF;
Evan Cheng90f95f82009-06-14 20:22:55 +00001155 unsigned minReg = 0;
Evan Cheng3e172252008-06-20 21:45:16 +00001156
1157 bool Found = false;
1158 std::vector<std::pair<unsigned,float> > RegsWeights;
Jakob Stoklund Olesen43641a52011-06-16 18:17:00 +00001159 ArrayRef<unsigned> Order = RegClassInfo.getOrder(RC);
Evan Cheng20b0abc2007-04-17 20:32:26 +00001160 if (!minReg || SpillWeights[minReg] == HUGE_VALF)
Jakob Stoklund Olesen43641a52011-06-16 18:17:00 +00001161 for (unsigned i = 0; i != Order.size(); ++i) {
1162 unsigned reg = Order[i];
Evan Cheng3e172252008-06-20 21:45:16 +00001163 float regWeight = SpillWeights[reg];
Jim Grosbach067a6482010-09-01 21:04:27 +00001164 // Skip recently allocated registers and reserved registers.
Jim Grosbach188da252010-09-01 22:48:34 +00001165 if (minWeight > regWeight && !isRecentlyUsed(reg))
Evan Cheng3e172252008-06-20 21:45:16 +00001166 Found = true;
1167 RegsWeights.push_back(std::make_pair(reg, regWeight));
Alkis Evlogimenos3bf564a2003-12-23 18:00:33 +00001168 }
Jim Grosbach662fb772010-09-01 21:48:06 +00001169
Chris Lattnerc8e2c552006-03-25 23:00:56 +00001170 // If we didn't find a register that is spillable, try aliases?
Evan Cheng3e172252008-06-20 21:45:16 +00001171 if (!Found) {
Jakob Stoklund Olesen43641a52011-06-16 18:17:00 +00001172 for (unsigned i = 0; i != Order.size(); ++i) {
1173 unsigned reg = Order[i];
Evan Cheng3b6d56c2006-05-12 19:07:46 +00001174 // No need to worry about if the alias register size < regsize of RC.
1175 // We are going to spill all registers that alias it anyway.
Evan Cheng3e172252008-06-20 21:45:16 +00001176 for (const unsigned* as = tri_->getAliasSet(reg); *as; ++as)
1177 RegsWeights.push_back(std::make_pair(*as, SpillWeights[*as]));
Evan Cheng676dd7c2008-03-11 07:19:34 +00001178 }
Evan Cheng3b6d56c2006-05-12 19:07:46 +00001179 }
Evan Cheng3e172252008-06-20 21:45:16 +00001180
1181 // Sort all potential spill candidates by weight.
David Greene7cfd3362009-11-19 15:55:49 +00001182 std::sort(RegsWeights.begin(), RegsWeights.end(), WeightCompare(*this));
Evan Cheng3e172252008-06-20 21:45:16 +00001183 minReg = RegsWeights[0].first;
1184 minWeight = RegsWeights[0].second;
1185 if (minWeight == HUGE_VALF) {
1186 // All registers must have inf weight. Just grab one!
Jim Grosbach5a4cbea2010-09-01 21:34:41 +00001187 minReg = BestPhysReg ? BestPhysReg : getFirstNonReservedPhysReg(RC);
Owen Andersona1566f22008-07-22 22:46:49 +00001188 if (cur->weight == HUGE_VALF ||
Evan Cheng5e8d9de2008-09-20 01:28:05 +00001189 li_->getApproximateInstructionCount(*cur) == 0) {
Evan Cheng3e172252008-06-20 21:45:16 +00001190 // Spill a physical register around defs and uses.
Evan Cheng206d1852009-04-20 08:01:12 +00001191 if (li_->spillPhysRegAroundRegDefsUses(*cur, minReg, *vrm_)) {
Evan Cheng96f3fd92009-04-29 07:16:34 +00001192 // spillPhysRegAroundRegDefsUses may have invalidated iterator stored
1193 // in fixed_. Reset them.
1194 for (unsigned i = 0, e = fixed_.size(); i != e; ++i) {
1195 IntervalPtr &IP = fixed_[i];
1196 LiveInterval *I = IP.first;
1197 if (I->reg == minReg || tri_->isSubRegister(minReg, I->reg))
1198 IP.second = I->advanceTo(I->begin(), StartPosition);
1199 }
1200
Evan Cheng206d1852009-04-20 08:01:12 +00001201 DowngradedRegs.clear();
Evan Cheng2824a652009-03-23 18:24:37 +00001202 assignRegOrStackSlotAtInterval(cur);
Evan Cheng206d1852009-04-20 08:01:12 +00001203 } else {
Lang Hames233a60e2009-11-03 23:52:08 +00001204 assert(false && "Ran out of registers during register allocation!");
Chris Lattner75361b62010-04-07 22:58:41 +00001205 report_fatal_error("Ran out of registers during register allocation!");
Evan Cheng2824a652009-03-23 18:24:37 +00001206 }
Evan Cheng5e8d9de2008-09-20 01:28:05 +00001207 return;
1208 }
Evan Cheng3e172252008-06-20 21:45:16 +00001209 }
1210
1211 // Find up to 3 registers to consider as spill candidates.
1212 unsigned LastCandidate = RegsWeights.size() >= 3 ? 3 : 1;
1213 while (LastCandidate > 1) {
1214 if (weightsAreClose(RegsWeights[LastCandidate-1].second, minWeight))
1215 break;
1216 --LastCandidate;
1217 }
1218
Bill Wendlingc3115a02009-08-22 20:30:53 +00001219 DEBUG({
David Greene37277762010-01-05 01:25:20 +00001220 dbgs() << "\t\tregister(s) with min weight(s): ";
Bill Wendlingc3115a02009-08-22 20:30:53 +00001221
1222 for (unsigned i = 0; i != LastCandidate; ++i)
David Greene37277762010-01-05 01:25:20 +00001223 dbgs() << tri_->getName(RegsWeights[i].first)
Bill Wendlingc3115a02009-08-22 20:30:53 +00001224 << " (" << RegsWeights[i].second << ")\n";
1225 });
Alkis Evlogimenos3bf564a2003-12-23 18:00:33 +00001226
Evan Cheng206d1852009-04-20 08:01:12 +00001227 // If the current has the minimum weight, we need to spill it and
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001228 // add any added intervals back to unhandled, and restart
1229 // linearscan.
Jim Laskey7902c752006-11-07 12:25:45 +00001230 if (cur->weight != HUGE_VALF && cur->weight <= minWeight) {
David Greene37277762010-01-05 01:25:20 +00001231 DEBUG(dbgs() << "\t\t\tspilling(c): " << *cur << '\n');
Jakob Stoklund Olesen38f6bd02011-03-10 01:21:58 +00001232 SmallVector<LiveInterval*, 8> added;
Jakob Stoklund Olesen47dbf6c2011-03-10 01:51:42 +00001233 LiveRangeEdit LRE(*cur, added);
1234 spiller_->spill(LRE);
Lang Hamese2b201b2009-05-18 19:03:16 +00001235
Evan Cheng206d1852009-04-20 08:01:12 +00001236 std::sort(added.begin(), added.end(), LISorter());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001237 if (added.empty())
1238 return; // Early exit if all spills were folded.
Alkis Evlogimenosf5eaf162004-02-06 18:08:18 +00001239
Evan Cheng206d1852009-04-20 08:01:12 +00001240 // Merge added with unhandled. Note that we have already sorted
1241 // intervals returned by addIntervalsForSpills by their starting
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001242 // point.
Evan Chengc4f718a2009-04-20 17:23:48 +00001243 // This also update the NextReloadMap. That is, it adds mapping from a
1244 // register defined by a reload from SS to the next reload from SS in the
1245 // same basic block.
1246 MachineBasicBlock *LastReloadMBB = 0;
1247 LiveInterval *LastReload = 0;
1248 int LastReloadSS = VirtRegMap::NO_STACK_SLOT;
1249 for (unsigned i = 0, e = added.size(); i != e; ++i) {
1250 LiveInterval *ReloadLi = added[i];
1251 if (ReloadLi->weight == HUGE_VALF &&
1252 li_->getApproximateInstructionCount(*ReloadLi) == 0) {
Lang Hames233a60e2009-11-03 23:52:08 +00001253 SlotIndex ReloadIdx = ReloadLi->beginIndex();
Evan Chengc4f718a2009-04-20 17:23:48 +00001254 MachineBasicBlock *ReloadMBB = li_->getMBBFromIndex(ReloadIdx);
1255 int ReloadSS = vrm_->getStackSlot(ReloadLi->reg);
1256 if (LastReloadMBB == ReloadMBB && LastReloadSS == ReloadSS) {
1257 // Last reload of same SS is in the same MBB. We want to try to
1258 // allocate both reloads the same register and make sure the reg
1259 // isn't clobbered in between if at all possible.
Lang Hames86511252009-09-04 20:41:11 +00001260 assert(LastReload->beginIndex() < ReloadIdx);
Evan Chengc4f718a2009-04-20 17:23:48 +00001261 NextReloadMap.insert(std::make_pair(LastReload->reg, ReloadLi->reg));
1262 }
1263 LastReloadMBB = ReloadMBB;
1264 LastReload = ReloadLi;
1265 LastReloadSS = ReloadSS;
1266 }
1267 unhandled_.push(ReloadLi);
1268 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001269 return;
1270 }
1271
Chris Lattner19828d42004-11-18 03:49:30 +00001272 ++NumBacktracks;
1273
Evan Cheng206d1852009-04-20 08:01:12 +00001274 // Push the current interval back to unhandled since we are going
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001275 // to re-run at least this iteration. Since we didn't modify it it
1276 // should go back right in the front of the list
1277 unhandled_.push(cur);
1278
Dan Gohman6f0d0242008-02-10 18:45:23 +00001279 assert(TargetRegisterInfo::isPhysicalRegister(minReg) &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001280 "did not choose a register to spill?");
Chris Lattner19828d42004-11-18 03:49:30 +00001281
Evan Cheng3e172252008-06-20 21:45:16 +00001282 // We spill all intervals aliasing the register with
1283 // minimum weight, rollback to the interval with the earliest
1284 // start point and let the linear scan algorithm run again
1285 SmallVector<LiveInterval*, 8> spillIs;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001286
Evan Cheng3e172252008-06-20 21:45:16 +00001287 // Determine which intervals have to be spilled.
1288 findIntervalsToSpill(cur, RegsWeights, LastCandidate, spillIs);
1289
1290 // Set of spilled vregs (used later to rollback properly)
1291 SmallSet<unsigned, 8> spilled;
1292
1293 // The earliest start of a Spilled interval indicates up to where
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001294 // in handled we need to roll back
Jim Grosbach662fb772010-09-01 21:48:06 +00001295 assert(!spillIs.empty() && "No spill intervals?");
Lang Hames61945692009-12-09 05:39:12 +00001296 SlotIndex earliestStart = spillIs[0]->beginIndex();
Jakob Stoklund Olesen0a2b2a12010-08-13 22:56:53 +00001297
Evan Cheng3e172252008-06-20 21:45:16 +00001298 // Spill live intervals of virtual regs mapped to the physical register we
Chris Lattner19828d42004-11-18 03:49:30 +00001299 // want to clear (and its aliases). We only spill those that overlap with the
1300 // current interval as the rest do not affect its allocation. we also keep
1301 // track of the earliest start of all spilled live intervals since this will
1302 // mark our rollback point.
Jakob Stoklund Olesen0a2b2a12010-08-13 22:56:53 +00001303 SmallVector<LiveInterval*, 8> added;
Evan Cheng3e172252008-06-20 21:45:16 +00001304 while (!spillIs.empty()) {
1305 LiveInterval *sli = spillIs.back();
1306 spillIs.pop_back();
David Greene37277762010-01-05 01:25:20 +00001307 DEBUG(dbgs() << "\t\t\tspilling(a): " << *sli << '\n');
Lang Hames61945692009-12-09 05:39:12 +00001308 if (sli->beginIndex() < earliestStart)
1309 earliestStart = sli->beginIndex();
Jakob Stoklund Olesen47dbf6c2011-03-10 01:51:42 +00001310 LiveRangeEdit LRE(*sli, added, 0, &spillIs);
1311 spiller_->spill(LRE);
Evan Cheng3e172252008-06-20 21:45:16 +00001312 spilled.insert(sli->reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001313 }
1314
Jakob Stoklund Olesen0a2b2a12010-08-13 22:56:53 +00001315 // Include any added intervals in earliestStart.
1316 for (unsigned i = 0, e = added.size(); i != e; ++i) {
1317 SlotIndex SI = added[i]->beginIndex();
1318 if (SI < earliestStart)
1319 earliestStart = SI;
1320 }
1321
David Greene37277762010-01-05 01:25:20 +00001322 DEBUG(dbgs() << "\t\trolling back to: " << earliestStart << '\n');
Chris Lattnercbb56252004-11-18 02:42:27 +00001323
1324 // Scan handled in reverse order up to the earliest start of a
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001325 // spilled live interval and undo each one, restoring the state of
Chris Lattnercbb56252004-11-18 02:42:27 +00001326 // unhandled.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001327 while (!handled_.empty()) {
1328 LiveInterval* i = handled_.back();
Chris Lattnercbb56252004-11-18 02:42:27 +00001329 // If this interval starts before t we are done.
Lang Hames61945692009-12-09 05:39:12 +00001330 if (!i->empty() && i->beginIndex() < earliestStart)
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001331 break;
David Greene37277762010-01-05 01:25:20 +00001332 DEBUG(dbgs() << "\t\t\tundo changes for: " << *i << '\n');
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001333 handled_.pop_back();
Chris Lattnercbb56252004-11-18 02:42:27 +00001334
1335 // When undoing a live interval allocation we must know if it is active or
Evan Cheng5b16cd22009-05-01 01:03:49 +00001336 // inactive to properly update regUse_ and the VirtRegMap.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001337 IntervalPtrs::iterator it;
Chris Lattnercbb56252004-11-18 02:42:27 +00001338 if ((it = FindIntervalInVector(active_, i)) != active_.end()) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001339 active_.erase(it);
Dan Gohman6f0d0242008-02-10 18:45:23 +00001340 assert(!TargetRegisterInfo::isPhysicalRegister(i->reg));
Chris Lattnerffab4222006-02-23 06:44:17 +00001341 if (!spilled.count(i->reg))
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001342 unhandled_.push(i);
Evan Cheng5b16cd22009-05-01 01:03:49 +00001343 delRegUse(vrm_->getPhys(i->reg));
Chris Lattnerffab4222006-02-23 06:44:17 +00001344 vrm_->clearVirt(i->reg);
Chris Lattnercbb56252004-11-18 02:42:27 +00001345 } else if ((it = FindIntervalInVector(inactive_, i)) != inactive_.end()) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001346 inactive_.erase(it);
Dan Gohman6f0d0242008-02-10 18:45:23 +00001347 assert(!TargetRegisterInfo::isPhysicalRegister(i->reg));
Chris Lattnerffab4222006-02-23 06:44:17 +00001348 if (!spilled.count(i->reg))
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001349 unhandled_.push(i);
Chris Lattnerffab4222006-02-23 06:44:17 +00001350 vrm_->clearVirt(i->reg);
Chris Lattnerc8b9f332004-11-18 06:01:45 +00001351 } else {
Dan Gohman6f0d0242008-02-10 18:45:23 +00001352 assert(TargetRegisterInfo::isVirtualRegister(i->reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +00001353 "Can only allocate virtual registers!");
1354 vrm_->clearVirt(i->reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001355 unhandled_.push(i);
1356 }
Evan Cheng9aeaf752007-11-04 08:32:21 +00001357
Evan Cheng206d1852009-04-20 08:01:12 +00001358 DenseMap<unsigned, unsigned>::iterator ii = DowngradeMap.find(i->reg);
1359 if (ii == DowngradeMap.end())
1360 // It interval has a preference, it must be defined by a copy. Clear the
1361 // preference now since the source interval allocation may have been
1362 // undone as well.
Evan Cheng358dec52009-06-15 08:28:29 +00001363 mri_->setRegAllocationHint(i->reg, 0, 0);
Evan Cheng206d1852009-04-20 08:01:12 +00001364 else {
1365 UpgradeRegister(ii->second);
1366 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001367 }
1368
Chris Lattner19828d42004-11-18 03:49:30 +00001369 // Rewind the iterators in the active, inactive, and fixed lists back to the
1370 // point we reverted to.
1371 RevertVectorIteratorsTo(active_, earliestStart);
1372 RevertVectorIteratorsTo(inactive_, earliestStart);
1373 RevertVectorIteratorsTo(fixed_, earliestStart);
1374
Evan Cheng206d1852009-04-20 08:01:12 +00001375 // Scan the rest and undo each interval that expired after t and
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001376 // insert it in active (the next iteration of the algorithm will
1377 // put it in inactive if required)
Chris Lattnercbb56252004-11-18 02:42:27 +00001378 for (unsigned i = 0, e = handled_.size(); i != e; ++i) {
1379 LiveInterval *HI = handled_[i];
1380 if (!HI->expiredAt(earliestStart) &&
Lang Hames86511252009-09-04 20:41:11 +00001381 HI->expiredAt(cur->beginIndex())) {
David Greene37277762010-01-05 01:25:20 +00001382 DEBUG(dbgs() << "\t\t\tundo changes for: " << *HI << '\n');
Chris Lattnercbb56252004-11-18 02:42:27 +00001383 active_.push_back(std::make_pair(HI, HI->begin()));
Dan Gohman6f0d0242008-02-10 18:45:23 +00001384 assert(!TargetRegisterInfo::isPhysicalRegister(HI->reg));
Evan Cheng5b16cd22009-05-01 01:03:49 +00001385 addRegUse(vrm_->getPhys(HI->reg));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001386 }
1387 }
1388
Evan Cheng206d1852009-04-20 08:01:12 +00001389 // Merge added with unhandled.
1390 // This also update the NextReloadMap. That is, it adds mapping from a
1391 // register defined by a reload from SS to the next reload from SS in the
1392 // same basic block.
1393 MachineBasicBlock *LastReloadMBB = 0;
1394 LiveInterval *LastReload = 0;
1395 int LastReloadSS = VirtRegMap::NO_STACK_SLOT;
1396 std::sort(added.begin(), added.end(), LISorter());
1397 for (unsigned i = 0, e = added.size(); i != e; ++i) {
1398 LiveInterval *ReloadLi = added[i];
1399 if (ReloadLi->weight == HUGE_VALF &&
1400 li_->getApproximateInstructionCount(*ReloadLi) == 0) {
Lang Hames233a60e2009-11-03 23:52:08 +00001401 SlotIndex ReloadIdx = ReloadLi->beginIndex();
Evan Cheng206d1852009-04-20 08:01:12 +00001402 MachineBasicBlock *ReloadMBB = li_->getMBBFromIndex(ReloadIdx);
1403 int ReloadSS = vrm_->getStackSlot(ReloadLi->reg);
1404 if (LastReloadMBB == ReloadMBB && LastReloadSS == ReloadSS) {
1405 // Last reload of same SS is in the same MBB. We want to try to
1406 // allocate both reloads the same register and make sure the reg
1407 // isn't clobbered in between if at all possible.
Lang Hames86511252009-09-04 20:41:11 +00001408 assert(LastReload->beginIndex() < ReloadIdx);
Evan Cheng206d1852009-04-20 08:01:12 +00001409 NextReloadMap.insert(std::make_pair(LastReload->reg, ReloadLi->reg));
1410 }
1411 LastReloadMBB = ReloadMBB;
1412 LastReload = ReloadLi;
1413 LastReloadSS = ReloadSS;
1414 }
1415 unhandled_.push(ReloadLi);
1416 }
1417}
1418
Evan Cheng358dec52009-06-15 08:28:29 +00001419unsigned RALinScan::getFreePhysReg(LiveInterval* cur,
1420 const TargetRegisterClass *RC,
Evan Cheng206d1852009-04-20 08:01:12 +00001421 unsigned MaxInactiveCount,
1422 SmallVector<unsigned, 256> &inactiveCounts,
1423 bool SkipDGRegs) {
1424 unsigned FreeReg = 0;
1425 unsigned FreeRegInactiveCount = 0;
1426
Evan Chengf9f1da12009-06-18 02:04:01 +00001427 std::pair<unsigned, unsigned> Hint = mri_->getRegAllocationHint(cur->reg);
1428 // Resolve second part of the hint (if possible) given the current allocation.
1429 unsigned physReg = Hint.second;
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001430 if (TargetRegisterInfo::isVirtualRegister(physReg) && vrm_->hasPhys(physReg))
Evan Chengf9f1da12009-06-18 02:04:01 +00001431 physReg = vrm_->getPhys(physReg);
1432
Jakob Stoklund Olesenbed97112011-06-17 23:26:52 +00001433 ArrayRef<unsigned> Order;
1434 if (Hint.first)
1435 Order = tri_->getRawAllocationOrder(RC, Hint.first, physReg, *mf_);
1436 else
1437 Order = RegClassInfo.getOrder(RC);
1438
Jakob Stoklund Olesendd5a8472011-06-16 23:31:16 +00001439 assert(!Order.empty() && "No allocatable register in this register class!");
Evan Cheng206d1852009-04-20 08:01:12 +00001440
1441 // Scan for the first available register.
Jakob Stoklund Olesendd5a8472011-06-16 23:31:16 +00001442 for (unsigned i = 0; i != Order.size(); ++i) {
1443 unsigned Reg = Order[i];
Evan Cheng206d1852009-04-20 08:01:12 +00001444 // Ignore "downgraded" registers.
1445 if (SkipDGRegs && DowngradedRegs.count(Reg))
1446 continue;
Jim Grosbach067a6482010-09-01 21:04:27 +00001447 // Skip reserved registers.
1448 if (reservedRegs_.test(Reg))
1449 continue;
David Greene7cfd3362009-11-19 15:55:49 +00001450 // Skip recently allocated registers.
Bob Wilsonf6a4d3c2011-04-19 18:11:45 +00001451 if (isRegAvail(Reg) && (!SkipDGRegs || !isRecentlyUsed(Reg))) {
Evan Cheng206d1852009-04-20 08:01:12 +00001452 FreeReg = Reg;
1453 if (FreeReg < inactiveCounts.size())
1454 FreeRegInactiveCount = inactiveCounts[FreeReg];
1455 else
1456 FreeRegInactiveCount = 0;
1457 break;
1458 }
1459 }
1460
1461 // If there are no free regs, or if this reg has the max inactive count,
1462 // return this register.
David Greene7cfd3362009-11-19 15:55:49 +00001463 if (FreeReg == 0 || FreeRegInactiveCount == MaxInactiveCount) {
1464 // Remember what register we picked so we can skip it next time.
1465 if (FreeReg != 0) recordRecentlyUsed(FreeReg);
Evan Cheng206d1852009-04-20 08:01:12 +00001466 return FreeReg;
David Greene7cfd3362009-11-19 15:55:49 +00001467 }
1468
Evan Cheng206d1852009-04-20 08:01:12 +00001469 // Continue scanning the registers, looking for the one with the highest
1470 // inactive count. Alkis found that this reduced register pressure very
1471 // slightly on X86 (in rev 1.94 of this file), though this should probably be
1472 // reevaluated now.
Jakob Stoklund Olesendd5a8472011-06-16 23:31:16 +00001473 for (unsigned i = 0; i != Order.size(); ++i) {
1474 unsigned Reg = Order[i];
Evan Cheng206d1852009-04-20 08:01:12 +00001475 // Ignore "downgraded" registers.
1476 if (SkipDGRegs && DowngradedRegs.count(Reg))
1477 continue;
Jim Grosbach067a6482010-09-01 21:04:27 +00001478 // Skip reserved registers.
1479 if (reservedRegs_.test(Reg))
1480 continue;
Evan Cheng5b16cd22009-05-01 01:03:49 +00001481 if (isRegAvail(Reg) && Reg < inactiveCounts.size() &&
Bob Wilsonf6a4d3c2011-04-19 18:11:45 +00001482 FreeRegInactiveCount < inactiveCounts[Reg] &&
1483 (!SkipDGRegs || !isRecentlyUsed(Reg))) {
Evan Cheng206d1852009-04-20 08:01:12 +00001484 FreeReg = Reg;
1485 FreeRegInactiveCount = inactiveCounts[Reg];
1486 if (FreeRegInactiveCount == MaxInactiveCount)
1487 break; // We found the one with the max inactive count.
1488 }
1489 }
1490
David Greene7cfd3362009-11-19 15:55:49 +00001491 // Remember what register we picked so we can skip it next time.
1492 recordRecentlyUsed(FreeReg);
1493
Evan Cheng206d1852009-04-20 08:01:12 +00001494 return FreeReg;
Alkis Evlogimenos843b1602004-02-15 10:24:21 +00001495}
Alkis Evlogimenosf5eaf162004-02-06 18:08:18 +00001496
Chris Lattnercbb56252004-11-18 02:42:27 +00001497/// getFreePhysReg - return a free physical register for this virtual register
1498/// interval if we have one, otherwise return 0.
Bill Wendlinge23e00d2007-05-08 19:02:46 +00001499unsigned RALinScan::getFreePhysReg(LiveInterval *cur) {
Chris Lattnerfe424622008-02-26 22:08:41 +00001500 SmallVector<unsigned, 256> inactiveCounts;
Chris Lattnerf8355d92005-08-22 16:55:22 +00001501 unsigned MaxInactiveCount = 0;
Jim Grosbach662fb772010-09-01 21:48:06 +00001502
Evan Cheng841ee1a2008-09-18 22:38:47 +00001503 const TargetRegisterClass *RC = mri_->getRegClass(cur->reg);
Chris Lattnerb9805782005-08-23 22:27:31 +00001504 const TargetRegisterClass *RCLeader = RelatedRegClasses.getLeaderValue(RC);
Jim Grosbach662fb772010-09-01 21:48:06 +00001505
Alkis Evlogimenos84f5bcb2004-09-02 21:23:32 +00001506 for (IntervalPtrs::iterator i = inactive_.begin(), e = inactive_.end();
1507 i != e; ++i) {
Chris Lattnercbb56252004-11-18 02:42:27 +00001508 unsigned reg = i->first->reg;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001509 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +00001510 "Can only allocate virtual registers!");
Chris Lattnerb9805782005-08-23 22:27:31 +00001511
Jim Grosbach662fb772010-09-01 21:48:06 +00001512 // If this is not in a related reg class to the register we're allocating,
Chris Lattnerb9805782005-08-23 22:27:31 +00001513 // don't check it.
Evan Cheng841ee1a2008-09-18 22:38:47 +00001514 const TargetRegisterClass *RegRC = mri_->getRegClass(reg);
Chris Lattnerb9805782005-08-23 22:27:31 +00001515 if (RelatedRegClasses.getLeaderValue(RegRC) == RCLeader) {
1516 reg = vrm_->getPhys(reg);
Chris Lattnerfe424622008-02-26 22:08:41 +00001517 if (inactiveCounts.size() <= reg)
1518 inactiveCounts.resize(reg+1);
Chris Lattnerb9805782005-08-23 22:27:31 +00001519 ++inactiveCounts[reg];
1520 MaxInactiveCount = std::max(MaxInactiveCount, inactiveCounts[reg]);
1521 }
Alkis Evlogimenos84f5bcb2004-09-02 21:23:32 +00001522 }
1523
Evan Cheng20b0abc2007-04-17 20:32:26 +00001524 // If copy coalescer has assigned a "preferred" register, check if it's
Dale Johannesen86b49f82008-09-24 01:07:17 +00001525 // available first.
Evan Cheng90f95f82009-06-14 20:22:55 +00001526 unsigned Preference = vrm_->getRegAllocPref(cur->reg);
1527 if (Preference) {
David Greene37277762010-01-05 01:25:20 +00001528 DEBUG(dbgs() << "(preferred: " << tri_->getName(Preference) << ") ");
Jim Grosbach662fb772010-09-01 21:48:06 +00001529 if (isRegAvail(Preference) &&
Evan Cheng90f95f82009-06-14 20:22:55 +00001530 RC->contains(Preference))
1531 return Preference;
Anton Korobeynikov4aefd6b2008-02-20 12:07:57 +00001532 }
Evan Cheng20b0abc2007-04-17 20:32:26 +00001533
Bob Wilsonf6a4d3c2011-04-19 18:11:45 +00001534 unsigned FreeReg = getFreePhysReg(cur, RC, MaxInactiveCount, inactiveCounts,
1535 true);
1536 if (FreeReg)
1537 return FreeReg;
Evan Cheng358dec52009-06-15 08:28:29 +00001538 return getFreePhysReg(cur, RC, MaxInactiveCount, inactiveCounts, false);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001539}
1540
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001541FunctionPass* llvm::createLinearScanRegisterAllocator() {
Bill Wendlinge23e00d2007-05-08 19:02:46 +00001542 return new RALinScan();
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001543}