blob: 00b5677879fbc2e7762c81c0530600e275884e97 [file] [log] [blame]
Evan Chenga9c20912006-01-21 02:32:06 +00001//===---- ScheduleDAG.cpp - Implement the ScheduleDAG class ---------------===//
Chris Lattnerd32b2362005-08-18 18:45:24 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerd32b2362005-08-18 18:45:24 +00007//
8//===----------------------------------------------------------------------===//
9//
Jim Laskeye6b90fb2005-09-26 21:57:04 +000010// This implements a simple two pass scheduler. The first pass attempts to push
11// backward any lengthy instructions and critical paths. The second pass packs
12// instructions into semi-optimal time slots.
Chris Lattnerd32b2362005-08-18 18:45:24 +000013//
14//===----------------------------------------------------------------------===//
15
Dale Johannesene7e7d0d2007-07-13 17:13:54 +000016#define DEBUG_TYPE "pre-RA-sched"
Nate Begemane1795842008-02-14 08:57:00 +000017#include "llvm/Constants.h"
Reid Spencere5530da2007-01-12 23:31:12 +000018#include "llvm/Type.h"
Chris Lattnerb0d21ef2006-03-08 04:25:59 +000019#include "llvm/CodeGen/ScheduleDAG.h"
Chris Lattner5839bf22005-08-26 17:15:30 +000020#include "llvm/CodeGen/MachineConstantPool.h"
Chris Lattner4ccd4062005-08-19 20:45:43 +000021#include "llvm/CodeGen/MachineFunction.h"
Evan Cheng8a50f1f2008-04-03 16:36:07 +000022#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000023#include "llvm/CodeGen/MachineRegisterInfo.h"
Owen Anderson07000c62006-05-12 06:33:49 +000024#include "llvm/Target/TargetData.h"
Chris Lattner2d973e42005-08-18 20:07:59 +000025#include "llvm/Target/TargetMachine.h"
26#include "llvm/Target/TargetInstrInfo.h"
Chris Lattner025c39b2005-08-26 20:54:47 +000027#include "llvm/Target/TargetLowering.h"
Evan Cheng643afa52008-02-28 07:40:24 +000028#include "llvm/ADT/Statistic.h"
Evan Cheng9e233362008-03-12 22:19:41 +000029#include "llvm/Support/CommandLine.h"
Evan Chenge165a782006-05-11 23:55:42 +000030#include "llvm/Support/Debug.h"
Chris Lattner54a30b92006-03-20 01:51:46 +000031#include "llvm/Support/MathExtras.h"
Chris Lattnerd32b2362005-08-18 18:45:24 +000032using namespace llvm;
33
Evan Cheng643afa52008-02-28 07:40:24 +000034STATISTIC(NumCommutes, "Number of instructions commuted");
35
Evan Cheng9e233362008-03-12 22:19:41 +000036namespace {
37 static cl::opt<bool>
38 SchedLiveInCopies("schedule-livein-copies",
39 cl::desc("Schedule copies of livein registers"),
40 cl::init(false));
41}
42
Chris Lattner84bc5422007-12-31 04:13:23 +000043ScheduleDAG::ScheduleDAG(SelectionDAG &dag, MachineBasicBlock *bb,
44 const TargetMachine &tm)
Evan Cheng9e233362008-03-12 22:19:41 +000045 : DAG(dag), BB(bb), TM(tm), MRI(BB->getParent()->getRegInfo()) {
Evan Cheng8a50f1f2008-04-03 16:36:07 +000046 TII = TM.getInstrInfo();
47 MF = &DAG.getMachineFunction();
48 TRI = TM.getRegisterInfo();
49 TLI = &DAG.getTargetLoweringInfo();
50 ConstPool = BB->getParent()->getConstantPool();
Chris Lattner84bc5422007-12-31 04:13:23 +000051}
Evan Chenga6fb1b62007-09-25 01:54:36 +000052
Evan Chenga6fb1b62007-09-25 01:54:36 +000053/// CheckForPhysRegDependency - Check if the dependency between def and use of
54/// a specified operand is a physical register dependency. If so, returns the
55/// register and the cost of copying the register.
56static void CheckForPhysRegDependency(SDNode *Def, SDNode *Use, unsigned Op,
Dan Gohman6f0d0242008-02-10 18:45:23 +000057 const TargetRegisterInfo *TRI,
Evan Chenga6fb1b62007-09-25 01:54:36 +000058 const TargetInstrInfo *TII,
59 unsigned &PhysReg, int &Cost) {
60 if (Op != 2 || Use->getOpcode() != ISD::CopyToReg)
61 return;
62
63 unsigned Reg = cast<RegisterSDNode>(Use->getOperand(1))->getReg();
Dan Gohman6f0d0242008-02-10 18:45:23 +000064 if (TargetRegisterInfo::isVirtualRegister(Reg))
Evan Chenga6fb1b62007-09-25 01:54:36 +000065 return;
66
67 unsigned ResNo = Use->getOperand(2).ResNo;
68 if (Def->isTargetOpcode()) {
Chris Lattner749c6f62008-01-07 07:27:27 +000069 const TargetInstrDesc &II = TII->get(Def->getTargetOpcode());
Chris Lattner349c4952008-01-07 03:13:06 +000070 if (ResNo >= II.getNumDefs() &&
71 II.ImplicitDefs[ResNo - II.getNumDefs()] == Reg) {
Evan Chenga6fb1b62007-09-25 01:54:36 +000072 PhysReg = Reg;
73 const TargetRegisterClass *RC =
Evan Cheng676dd7c2008-03-11 07:19:34 +000074 TRI->getPhysicalRegisterRegClass(Reg, Def->getValueType(ResNo));
Evan Chenga6fb1b62007-09-25 01:54:36 +000075 Cost = RC->getCopyCost();
76 }
77 }
78}
79
80SUnit *ScheduleDAG::Clone(SUnit *Old) {
81 SUnit *SU = NewSUnit(Old->Node);
Dan Gohman45f36ea2008-03-10 23:48:14 +000082 SU->FlaggedNodes = Old->FlaggedNodes;
Evan Chenga6fb1b62007-09-25 01:54:36 +000083 SU->InstanceNo = SUnitMap[Old->Node].size();
84 SU->Latency = Old->Latency;
85 SU->isTwoAddress = Old->isTwoAddress;
86 SU->isCommutable = Old->isCommutable;
Evan Cheng22a52992007-09-28 22:32:30 +000087 SU->hasPhysRegDefs = Old->hasPhysRegDefs;
Evan Chenga6fb1b62007-09-25 01:54:36 +000088 SUnitMap[Old->Node].push_back(SU);
89 return SU;
90}
91
Evan Chengf10c9732007-10-05 01:39:18 +000092
Evan Chenge165a782006-05-11 23:55:42 +000093/// BuildSchedUnits - Build SUnits from the selection dag that we are input.
94/// This SUnit graph is similar to the SelectionDAG, but represents flagged
95/// together nodes with a single SUnit.
96void ScheduleDAG::BuildSchedUnits() {
97 // Reserve entries in the vector for each of the SUnits we are creating. This
98 // ensure that reallocation of the vector won't happen, so SUnit*'s won't get
99 // invalidated.
100 SUnits.reserve(std::distance(DAG.allnodes_begin(), DAG.allnodes_end()));
101
Evan Chenge165a782006-05-11 23:55:42 +0000102 for (SelectionDAG::allnodes_iterator NI = DAG.allnodes_begin(),
103 E = DAG.allnodes_end(); NI != E; ++NI) {
104 if (isPassiveNode(NI)) // Leaf node, e.g. a TargetImmediate.
105 continue;
106
107 // If this node has already been processed, stop now.
Evan Chenga6fb1b62007-09-25 01:54:36 +0000108 if (SUnitMap[NI].size()) continue;
Evan Chenge165a782006-05-11 23:55:42 +0000109
110 SUnit *NodeSUnit = NewSUnit(NI);
111
112 // See if anything is flagged to this node, if so, add them to flagged
113 // nodes. Nodes can have at most one flag input and one flag output. Flags
114 // are required the be the last operand and result of a node.
115
116 // Scan up, adding flagged preds to FlaggedNodes.
117 SDNode *N = NI;
Evan Cheng3b97acd2006-08-07 22:12:12 +0000118 if (N->getNumOperands() &&
119 N->getOperand(N->getNumOperands()-1).getValueType() == MVT::Flag) {
120 do {
121 N = N->getOperand(N->getNumOperands()-1).Val;
122 NodeSUnit->FlaggedNodes.push_back(N);
Evan Chenga6fb1b62007-09-25 01:54:36 +0000123 SUnitMap[N].push_back(NodeSUnit);
Evan Cheng3b97acd2006-08-07 22:12:12 +0000124 } while (N->getNumOperands() &&
125 N->getOperand(N->getNumOperands()-1).getValueType()== MVT::Flag);
126 std::reverse(NodeSUnit->FlaggedNodes.begin(),
127 NodeSUnit->FlaggedNodes.end());
Evan Chenge165a782006-05-11 23:55:42 +0000128 }
129
130 // Scan down, adding this node and any flagged succs to FlaggedNodes if they
131 // have a user of the flag operand.
132 N = NI;
133 while (N->getValueType(N->getNumValues()-1) == MVT::Flag) {
134 SDOperand FlagVal(N, N->getNumValues()-1);
135
136 // There are either zero or one users of the Flag result.
137 bool HasFlagUse = false;
138 for (SDNode::use_iterator UI = N->use_begin(), E = N->use_end();
139 UI != E; ++UI)
Roman Levensteindc1adac2008-04-07 10:06:32 +0000140 if (FlagVal.isOperandOf(UI->getUser())) {
Evan Chenge165a782006-05-11 23:55:42 +0000141 HasFlagUse = true;
142 NodeSUnit->FlaggedNodes.push_back(N);
Evan Chenga6fb1b62007-09-25 01:54:36 +0000143 SUnitMap[N].push_back(NodeSUnit);
Roman Levensteindc1adac2008-04-07 10:06:32 +0000144 N = UI->getUser();
Evan Chenge165a782006-05-11 23:55:42 +0000145 break;
146 }
Chris Lattner228a18e2006-08-17 00:09:56 +0000147 if (!HasFlagUse) break;
Evan Chenge165a782006-05-11 23:55:42 +0000148 }
149
150 // Now all flagged nodes are in FlaggedNodes and N is the bottom-most node.
151 // Update the SUnit
152 NodeSUnit->Node = N;
Evan Chenga6fb1b62007-09-25 01:54:36 +0000153 SUnitMap[N].push_back(NodeSUnit);
Evan Chengf10c9732007-10-05 01:39:18 +0000154
155 ComputeLatency(NodeSUnit);
Evan Chenge165a782006-05-11 23:55:42 +0000156 }
157
158 // Pass 2: add the preds, succs, etc.
159 for (unsigned su = 0, e = SUnits.size(); su != e; ++su) {
160 SUnit *SU = &SUnits[su];
161 SDNode *MainNode = SU->Node;
162
163 if (MainNode->isTargetOpcode()) {
164 unsigned Opc = MainNode->getTargetOpcode();
Chris Lattner749c6f62008-01-07 07:27:27 +0000165 const TargetInstrDesc &TID = TII->get(Opc);
Chris Lattner349c4952008-01-07 03:13:06 +0000166 for (unsigned i = 0; i != TID.getNumOperands(); ++i) {
Evan Chenga6fb1b62007-09-25 01:54:36 +0000167 if (TID.getOperandConstraint(i, TOI::TIED_TO) != -1) {
Evan Cheng95f6ede2006-11-04 09:44:31 +0000168 SU->isTwoAddress = true;
169 break;
170 }
171 }
Chris Lattner0ff23962008-01-07 06:42:05 +0000172 if (TID.isCommutable())
Evan Cheng13d41b92006-05-12 01:58:24 +0000173 SU->isCommutable = true;
Evan Chenge165a782006-05-11 23:55:42 +0000174 }
175
176 // Find all predecessors and successors of the group.
177 // Temporarily add N to make code simpler.
178 SU->FlaggedNodes.push_back(MainNode);
179
180 for (unsigned n = 0, e = SU->FlaggedNodes.size(); n != e; ++n) {
181 SDNode *N = SU->FlaggedNodes[n];
Evan Cheng22a52992007-09-28 22:32:30 +0000182 if (N->isTargetOpcode() &&
Chris Lattner349c4952008-01-07 03:13:06 +0000183 TII->get(N->getTargetOpcode()).getImplicitDefs() &&
184 CountResults(N) > TII->get(N->getTargetOpcode()).getNumDefs())
Evan Cheng22a52992007-09-28 22:32:30 +0000185 SU->hasPhysRegDefs = true;
Evan Chenge165a782006-05-11 23:55:42 +0000186
187 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
188 SDNode *OpN = N->getOperand(i).Val;
189 if (isPassiveNode(OpN)) continue; // Not scheduled.
Evan Chenga6fb1b62007-09-25 01:54:36 +0000190 SUnit *OpSU = SUnitMap[OpN].front();
Evan Chenge165a782006-05-11 23:55:42 +0000191 assert(OpSU && "Node has no SUnit!");
192 if (OpSU == SU) continue; // In the same group.
193
194 MVT::ValueType OpVT = N->getOperand(i).getValueType();
195 assert(OpVT != MVT::Flag && "Flagged nodes should be in same sunit!");
196 bool isChain = OpVT == MVT::Other;
Evan Chenga6fb1b62007-09-25 01:54:36 +0000197
198 unsigned PhysReg = 0;
199 int Cost = 1;
200 // Determine if this is a physical register dependency.
Dan Gohman6f0d0242008-02-10 18:45:23 +0000201 CheckForPhysRegDependency(OpN, N, i, TRI, TII, PhysReg, Cost);
Evan Chenga6fb1b62007-09-25 01:54:36 +0000202 SU->addPred(OpSU, isChain, false, PhysReg, Cost);
Evan Chenge165a782006-05-11 23:55:42 +0000203 }
204 }
205
206 // Remove MainNode from FlaggedNodes again.
207 SU->FlaggedNodes.pop_back();
208 }
209
210 return;
211}
212
Evan Chengf10c9732007-10-05 01:39:18 +0000213void ScheduleDAG::ComputeLatency(SUnit *SU) {
214 const InstrItineraryData &InstrItins = TM.getInstrItineraryData();
215
216 // Compute the latency for the node. We use the sum of the latencies for
217 // all nodes flagged together into this SUnit.
218 if (InstrItins.isEmpty()) {
219 // No latency information.
220 SU->Latency = 1;
221 } else {
222 SU->Latency = 0;
223 if (SU->Node->isTargetOpcode()) {
Chris Lattnerba6da5d2008-01-07 02:46:03 +0000224 unsigned SchedClass =
225 TII->get(SU->Node->getTargetOpcode()).getSchedClass();
Dan Gohmancfbb2f02008-03-25 21:45:14 +0000226 const InstrStage *S = InstrItins.begin(SchedClass);
227 const InstrStage *E = InstrItins.end(SchedClass);
Evan Chengf10c9732007-10-05 01:39:18 +0000228 for (; S != E; ++S)
229 SU->Latency += S->Cycles;
230 }
231 for (unsigned i = 0, e = SU->FlaggedNodes.size(); i != e; ++i) {
232 SDNode *FNode = SU->FlaggedNodes[i];
233 if (FNode->isTargetOpcode()) {
Chris Lattnerba6da5d2008-01-07 02:46:03 +0000234 unsigned SchedClass =TII->get(FNode->getTargetOpcode()).getSchedClass();
Dan Gohmancfbb2f02008-03-25 21:45:14 +0000235 const InstrStage *S = InstrItins.begin(SchedClass);
236 const InstrStage *E = InstrItins.end(SchedClass);
Evan Chengf10c9732007-10-05 01:39:18 +0000237 for (; S != E; ++S)
238 SU->Latency += S->Cycles;
239 }
240 }
241 }
242}
243
Roman Levensteind86449e2008-03-04 11:19:43 +0000244/// CalculateDepths - compute depths using algorithms for the longest
245/// paths in the DAG
Evan Chenge165a782006-05-11 23:55:42 +0000246void ScheduleDAG::CalculateDepths() {
Roman Levensteind86449e2008-03-04 11:19:43 +0000247 unsigned DAGSize = SUnits.size();
248 std::vector<unsigned> InDegree(DAGSize);
249 std::vector<SUnit*> WorkList;
250 WorkList.reserve(DAGSize);
Evan Chenge165a782006-05-11 23:55:42 +0000251
Roman Levensteind86449e2008-03-04 11:19:43 +0000252 // Initialize the data structures
253 for (unsigned i = 0, e = DAGSize; i != e; ++i) {
254 SUnit *SU = &SUnits[i];
255 int NodeNum = SU->NodeNum;
256 unsigned Degree = SU->Preds.size();
257 InDegree[NodeNum] = Degree;
258 SU->Depth = 0;
259
260 // Is it a node without dependencies?
261 if (Degree == 0) {
262 assert(SU->Preds.empty() && "SUnit should have no predecessors");
263 // Collect leaf nodes
264 WorkList.push_back(SU);
265 }
266 }
267
268 // Process nodes in the topological order
Evan Cheng99126282007-07-06 01:37:28 +0000269 while (!WorkList.empty()) {
Roman Levensteind86449e2008-03-04 11:19:43 +0000270 SUnit *SU = WorkList.back();
Evan Cheng99126282007-07-06 01:37:28 +0000271 WorkList.pop_back();
Roman Levensteind86449e2008-03-04 11:19:43 +0000272 unsigned &SUDepth = SU->Depth;
273
274 // Use dynamic programming:
275 // When current node is being processed, all of its dependencies
276 // are already processed.
277 // So, just iterate over all predecessors and take the longest path
278 for (SUnit::const_pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
279 I != E; ++I) {
280 unsigned PredDepth = I->Dep->Depth;
281 if (PredDepth+1 > SUDepth) {
282 SUDepth = PredDepth + 1;
283 }
284 }
285
286 // Update InDegrees of all nodes depending on current SUnit
287 for (SUnit::const_succ_iterator I = SU->Succs.begin(), E = SU->Succs.end();
288 I != E; ++I) {
289 SUnit *SU = I->Dep;
290 if (!--InDegree[SU->NodeNum])
291 // If all dependencies of the node are processed already,
292 // then the longest path for the node can be computed now
293 WorkList.push_back(SU);
Evan Cheng99126282007-07-06 01:37:28 +0000294 }
Evan Cheng626da3d2006-05-12 06:05:18 +0000295 }
Evan Chenge165a782006-05-11 23:55:42 +0000296}
Evan Cheng99126282007-07-06 01:37:28 +0000297
Roman Levensteind86449e2008-03-04 11:19:43 +0000298/// CalculateHeights - compute heights using algorithms for the longest
299/// paths in the DAG
Evan Chenge165a782006-05-11 23:55:42 +0000300void ScheduleDAG::CalculateHeights() {
Roman Levensteind86449e2008-03-04 11:19:43 +0000301 unsigned DAGSize = SUnits.size();
302 std::vector<unsigned> InDegree(DAGSize);
303 std::vector<SUnit*> WorkList;
304 WorkList.reserve(DAGSize);
Evan Cheng99126282007-07-06 01:37:28 +0000305
Roman Levensteind86449e2008-03-04 11:19:43 +0000306 // Initialize the data structures
307 for (unsigned i = 0, e = DAGSize; i != e; ++i) {
308 SUnit *SU = &SUnits[i];
309 int NodeNum = SU->NodeNum;
310 unsigned Degree = SU->Succs.size();
311 InDegree[NodeNum] = Degree;
312 SU->Height = 0;
313
314 // Is it a node without dependencies?
315 if (Degree == 0) {
316 assert(SU->Succs.empty() && "Something wrong");
317 assert(WorkList.empty() && "Should be empty");
318 // Collect leaf nodes
319 WorkList.push_back(SU);
320 }
321 }
322
323 // Process nodes in the topological order
Evan Cheng99126282007-07-06 01:37:28 +0000324 while (!WorkList.empty()) {
Roman Levensteind86449e2008-03-04 11:19:43 +0000325 SUnit *SU = WorkList.back();
Evan Cheng99126282007-07-06 01:37:28 +0000326 WorkList.pop_back();
Roman Levensteind86449e2008-03-04 11:19:43 +0000327 unsigned &SUHeight = SU->Height;
328
329 // Use dynamic programming:
330 // When current node is being processed, all of its dependencies
331 // are already processed.
332 // So, just iterate over all successors and take the longest path
333 for (SUnit::const_succ_iterator I = SU->Succs.begin(), E = SU->Succs.end();
334 I != E; ++I) {
335 unsigned SuccHeight = I->Dep->Height;
336 if (SuccHeight+1 > SUHeight) {
337 SUHeight = SuccHeight + 1;
338 }
339 }
340
341 // Update InDegrees of all nodes depending on current SUnit
342 for (SUnit::const_pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
343 I != E; ++I) {
344 SUnit *SU = I->Dep;
345 if (!--InDegree[SU->NodeNum])
346 // If all dependencies of the node are processed already,
347 // then the longest path for the node can be computed now
348 WorkList.push_back(SU);
Evan Cheng99126282007-07-06 01:37:28 +0000349 }
350 }
Evan Chenge165a782006-05-11 23:55:42 +0000351}
352
Jim Laskeye6b90fb2005-09-26 21:57:04 +0000353/// CountResults - The results of target nodes have register or immediate
354/// operands first, then an optional chain, and optional flag operands (which do
Dan Gohman027ee7e2008-02-11 19:00:03 +0000355/// not go into the resulting MachineInstr).
Evan Cheng95f6ede2006-11-04 09:44:31 +0000356unsigned ScheduleDAG::CountResults(SDNode *Node) {
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000357 unsigned N = Node->getNumValues();
358 while (N && Node->getValueType(N - 1) == MVT::Flag)
Jim Laskeye6b90fb2005-09-26 21:57:04 +0000359 --N;
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000360 if (N && Node->getValueType(N - 1) == MVT::Other)
Jim Laskeye6b90fb2005-09-26 21:57:04 +0000361 --N; // Skip over chain result.
362 return N;
363}
364
Dan Gohman69de1932008-02-06 22:27:42 +0000365/// CountOperands - The inputs to target nodes have any actual inputs first,
Dan Gohman42a77882008-02-16 00:36:48 +0000366/// followed by special operands that describe memory references, then an
367/// optional chain operand, then flag operands. Compute the number of
368/// actual operands that will go into the resulting MachineInstr.
Evan Cheng95f6ede2006-11-04 09:44:31 +0000369unsigned ScheduleDAG::CountOperands(SDNode *Node) {
Dan Gohman42a77882008-02-16 00:36:48 +0000370 unsigned N = ComputeMemOperandsEnd(Node);
Dan Gohmancc20cd52008-02-11 19:00:34 +0000371 while (N && isa<MemOperandSDNode>(Node->getOperand(N - 1).Val))
Dan Gohman69de1932008-02-06 22:27:42 +0000372 --N; // Ignore MemOperand nodes
373 return N;
374}
375
Dan Gohman42a77882008-02-16 00:36:48 +0000376/// ComputeMemOperandsEnd - Find the index one past the last MemOperandSDNode
377/// operand
378unsigned ScheduleDAG::ComputeMemOperandsEnd(SDNode *Node) {
Dan Gohman69de1932008-02-06 22:27:42 +0000379 unsigned N = Node->getNumOperands();
380 while (N && Node->getOperand(N - 1).getValueType() == MVT::Flag)
381 --N;
382 if (N && Node->getOperand(N - 1).getValueType() == MVT::Other)
383 --N; // Ignore chain if it exists.
Jim Laskeye6b90fb2005-09-26 21:57:04 +0000384 return N;
385}
386
Jim Laskey60f09922006-07-21 20:57:35 +0000387static const TargetRegisterClass *getInstrOperandRegClass(
Dan Gohman6f0d0242008-02-10 18:45:23 +0000388 const TargetRegisterInfo *TRI,
Jim Laskey60f09922006-07-21 20:57:35 +0000389 const TargetInstrInfo *TII,
Chris Lattner749c6f62008-01-07 07:27:27 +0000390 const TargetInstrDesc &II,
Jim Laskey60f09922006-07-21 20:57:35 +0000391 unsigned Op) {
Chris Lattner749c6f62008-01-07 07:27:27 +0000392 if (Op >= II.getNumOperands()) {
393 assert(II.isVariadic() && "Invalid operand # of instruction");
Jim Laskey60f09922006-07-21 20:57:35 +0000394 return NULL;
395 }
Chris Lattner749c6f62008-01-07 07:27:27 +0000396 if (II.OpInfo[Op].isLookupPtrRegClass())
Chris Lattner8ca5c672008-01-07 02:39:19 +0000397 return TII->getPointerRegClass();
Dan Gohman6f0d0242008-02-10 18:45:23 +0000398 return TRI->getRegClass(II.OpInfo[Op].RegClass);
Jim Laskey60f09922006-07-21 20:57:35 +0000399}
400
Evan Chenga6fb1b62007-09-25 01:54:36 +0000401void ScheduleDAG::EmitCopyFromReg(SDNode *Node, unsigned ResNo,
402 unsigned InstanceNo, unsigned SrcReg,
Roman Levensteindc1adac2008-04-07 10:06:32 +0000403 DenseMap<SDOperandImpl, unsigned> &VRBaseMap) {
Evan Cheng84097472007-08-02 00:28:15 +0000404 unsigned VRBase = 0;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000405 if (TargetRegisterInfo::isVirtualRegister(SrcReg)) {
Evan Cheng84097472007-08-02 00:28:15 +0000406 // Just use the input register directly!
Evan Chenga6fb1b62007-09-25 01:54:36 +0000407 if (InstanceNo > 0)
408 VRBaseMap.erase(SDOperand(Node, ResNo));
Evan Cheng84097472007-08-02 00:28:15 +0000409 bool isNew = VRBaseMap.insert(std::make_pair(SDOperand(Node,ResNo),SrcReg));
410 assert(isNew && "Node emitted out of order - early");
411 return;
412 }
413
414 // If the node is only used by a CopyToReg and the dest reg is a vreg, use
415 // the CopyToReg'd destination register instead of creating a new vreg.
Evan Chenga6fb1b62007-09-25 01:54:36 +0000416 bool MatchReg = true;
Evan Cheng84097472007-08-02 00:28:15 +0000417 for (SDNode::use_iterator UI = Node->use_begin(), E = Node->use_end();
418 UI != E; ++UI) {
Roman Levensteindc1adac2008-04-07 10:06:32 +0000419 SDNode *Use = UI->getUser();
Evan Chenga6fb1b62007-09-25 01:54:36 +0000420 bool Match = true;
Evan Cheng84097472007-08-02 00:28:15 +0000421 if (Use->getOpcode() == ISD::CopyToReg &&
422 Use->getOperand(2).Val == Node &&
423 Use->getOperand(2).ResNo == ResNo) {
424 unsigned DestReg = cast<RegisterSDNode>(Use->getOperand(1))->getReg();
Dan Gohman6f0d0242008-02-10 18:45:23 +0000425 if (TargetRegisterInfo::isVirtualRegister(DestReg)) {
Evan Cheng84097472007-08-02 00:28:15 +0000426 VRBase = DestReg;
Evan Chenga6fb1b62007-09-25 01:54:36 +0000427 Match = false;
428 } else if (DestReg != SrcReg)
429 Match = false;
430 } else {
431 for (unsigned i = 0, e = Use->getNumOperands(); i != e; ++i) {
432 SDOperand Op = Use->getOperand(i);
Evan Cheng7c07aeb2007-12-14 08:25:15 +0000433 if (Op.Val != Node || Op.ResNo != ResNo)
Evan Chenga6fb1b62007-09-25 01:54:36 +0000434 continue;
435 MVT::ValueType VT = Node->getValueType(Op.ResNo);
436 if (VT != MVT::Other && VT != MVT::Flag)
437 Match = false;
Evan Cheng84097472007-08-02 00:28:15 +0000438 }
439 }
Evan Chenga6fb1b62007-09-25 01:54:36 +0000440 MatchReg &= Match;
441 if (VRBase)
442 break;
Evan Cheng84097472007-08-02 00:28:15 +0000443 }
444
Chris Lattner02b6d252008-03-09 08:49:15 +0000445 const TargetRegisterClass *SrcRC = 0, *DstRC = 0;
Evan Cheng676dd7c2008-03-11 07:19:34 +0000446 SrcRC = TRI->getPhysicalRegisterRegClass(SrcReg, Node->getValueType(ResNo));
Chris Lattner02b6d252008-03-09 08:49:15 +0000447
Evan Chenga6fb1b62007-09-25 01:54:36 +0000448 // Figure out the register class to create for the destreg.
Chris Lattner02b6d252008-03-09 08:49:15 +0000449 if (VRBase) {
Evan Cheng9e233362008-03-12 22:19:41 +0000450 DstRC = MRI.getRegClass(VRBase);
Chris Lattner02b6d252008-03-09 08:49:15 +0000451 } else {
Evan Cheng8a50f1f2008-04-03 16:36:07 +0000452 DstRC = TLI->getRegClassFor(Node->getValueType(ResNo));
Chris Lattner02b6d252008-03-09 08:49:15 +0000453 }
Evan Chenga6fb1b62007-09-25 01:54:36 +0000454
455 // If all uses are reading from the src physical register and copying the
456 // register is either impossible or very expensive, then don't create a copy.
Chris Lattner02b6d252008-03-09 08:49:15 +0000457 if (MatchReg && SrcRC->getCopyCost() < 0) {
Evan Chenga6fb1b62007-09-25 01:54:36 +0000458 VRBase = SrcReg;
459 } else {
Evan Cheng84097472007-08-02 00:28:15 +0000460 // Create the reg, emit the copy.
Evan Cheng9e233362008-03-12 22:19:41 +0000461 VRBase = MRI.createVirtualRegister(DstRC);
Chris Lattner02b6d252008-03-09 08:49:15 +0000462 TII->copyRegToReg(*BB, BB->end(), VRBase, SrcReg, DstRC, SrcRC);
Evan Cheng84097472007-08-02 00:28:15 +0000463 }
Evan Cheng84097472007-08-02 00:28:15 +0000464
Evan Chenga6fb1b62007-09-25 01:54:36 +0000465 if (InstanceNo > 0)
466 VRBaseMap.erase(SDOperand(Node, ResNo));
Evan Cheng84097472007-08-02 00:28:15 +0000467 bool isNew = VRBaseMap.insert(std::make_pair(SDOperand(Node,ResNo), VRBase));
468 assert(isNew && "Node emitted out of order - early");
469}
470
Evan Cheng8a50f1f2008-04-03 16:36:07 +0000471/// getDstOfCopyToRegUse - If the only use of the specified result number of
472/// node is a CopyToReg, return its destination register. Return 0 otherwise.
473unsigned ScheduleDAG::getDstOfOnlyCopyToRegUse(SDNode *Node,
474 unsigned ResNo) const {
475 if (!Node->hasOneUse())
476 return 0;
477
Roman Levensteindc1adac2008-04-07 10:06:32 +0000478 SDNode *Use = Node->use_begin()->getUser();
Evan Cheng8a50f1f2008-04-03 16:36:07 +0000479 if (Use->getOpcode() == ISD::CopyToReg &&
480 Use->getOperand(2).Val == Node &&
481 Use->getOperand(2).ResNo == ResNo) {
482 unsigned Reg = cast<RegisterSDNode>(Use->getOperand(1))->getReg();
483 if (TargetRegisterInfo::isVirtualRegister(Reg))
484 return Reg;
485 }
486 return 0;
487}
488
Evan Chengda47e6e2008-03-15 00:03:38 +0000489void ScheduleDAG::CreateVirtualRegisters(SDNode *Node, MachineInstr *MI,
Evan Cheng8a50f1f2008-04-03 16:36:07 +0000490 const TargetInstrDesc &II,
Roman Levensteindc1adac2008-04-07 10:06:32 +0000491 DenseMap<SDOperandImpl, unsigned> &VRBaseMap) {
Evan Cheng8a50f1f2008-04-03 16:36:07 +0000492 assert(Node->getTargetOpcode() != TargetInstrInfo::IMPLICIT_DEF &&
493 "IMPLICIT_DEF should have been handled as a special case elsewhere!");
494
Chris Lattner349c4952008-01-07 03:13:06 +0000495 for (unsigned i = 0; i < II.getNumDefs(); ++i) {
Evan Chengaf825c82007-07-10 07:08:32 +0000496 // If the specific node value is only used by a CopyToReg and the dest reg
497 // is a vreg, use the CopyToReg'd destination register instead of creating
498 // a new vreg.
499 unsigned VRBase = 0;
500 for (SDNode::use_iterator UI = Node->use_begin(), E = Node->use_end();
501 UI != E; ++UI) {
Roman Levensteindc1adac2008-04-07 10:06:32 +0000502 SDNode *Use = UI->getUser();
Evan Chengaf825c82007-07-10 07:08:32 +0000503 if (Use->getOpcode() == ISD::CopyToReg &&
504 Use->getOperand(2).Val == Node &&
505 Use->getOperand(2).ResNo == i) {
506 unsigned Reg = cast<RegisterSDNode>(Use->getOperand(1))->getReg();
Dan Gohman6f0d0242008-02-10 18:45:23 +0000507 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Chengaf825c82007-07-10 07:08:32 +0000508 VRBase = Reg;
Chris Lattner8019f412007-12-30 00:41:17 +0000509 MI->addOperand(MachineOperand::CreateReg(Reg, true));
Evan Chengaf825c82007-07-10 07:08:32 +0000510 break;
511 }
512 }
513 }
514
Evan Cheng84097472007-08-02 00:28:15 +0000515 // Create the result registers for this node and add the result regs to
516 // the machine instruction.
Evan Chengaf825c82007-07-10 07:08:32 +0000517 if (VRBase == 0) {
Evan Cheng8a50f1f2008-04-03 16:36:07 +0000518 const TargetRegisterClass *RC = getInstrOperandRegClass(TRI, TII, II, i);
Evan Chengaf825c82007-07-10 07:08:32 +0000519 assert(RC && "Isn't a register operand!");
Evan Cheng9e233362008-03-12 22:19:41 +0000520 VRBase = MRI.createVirtualRegister(RC);
Chris Lattner8019f412007-12-30 00:41:17 +0000521 MI->addOperand(MachineOperand::CreateReg(VRBase, true));
Evan Chengaf825c82007-07-10 07:08:32 +0000522 }
523
524 bool isNew = VRBaseMap.insert(std::make_pair(SDOperand(Node,i), VRBase));
525 assert(isNew && "Node emitted out of order - early");
Jim Laskeye6b90fb2005-09-26 21:57:04 +0000526 }
Jim Laskeye6b90fb2005-09-26 21:57:04 +0000527}
528
Chris Lattnerdf375062006-03-10 07:25:12 +0000529/// getVR - Return the virtual register corresponding to the specified result
530/// of the specified node.
Evan Cheng8a50f1f2008-04-03 16:36:07 +0000531unsigned ScheduleDAG::getVR(SDOperand Op,
Roman Levensteindc1adac2008-04-07 10:06:32 +0000532 DenseMap<SDOperandImpl, unsigned> &VRBaseMap) {
Evan Cheng8a50f1f2008-04-03 16:36:07 +0000533 if (Op.isTargetOpcode() &&
534 Op.getTargetOpcode() == TargetInstrInfo::IMPLICIT_DEF) {
535 // Add an IMPLICIT_DEF instruction before every use.
536 unsigned VReg = getDstOfOnlyCopyToRegUse(Op.Val, Op.ResNo);
537 // IMPLICIT_DEF can produce any type of result so its TargetInstrDesc
538 // does not include operand register class info.
539 if (!VReg) {
540 const TargetRegisterClass *RC = TLI->getRegClassFor(Op.getValueType());
541 VReg = MRI.createVirtualRegister(RC);
542 }
543 BuildMI(BB, TII->get(TargetInstrInfo::IMPLICIT_DEF), VReg);
544 return VReg;
545 }
546
Roman Levensteindc1adac2008-04-07 10:06:32 +0000547 DenseMap<SDOperandImpl, unsigned>::iterator I = VRBaseMap.find(Op);
Chris Lattnerdf375062006-03-10 07:25:12 +0000548 assert(I != VRBaseMap.end() && "Node emitted out of order - late");
Evan Chengaf825c82007-07-10 07:08:32 +0000549 return I->second;
Chris Lattnerdf375062006-03-10 07:25:12 +0000550}
551
552
Chris Lattnered18b682006-02-24 18:54:03 +0000553/// AddOperand - Add the specified operand to the specified machine instr. II
554/// specifies the instruction information for the node, and IIOpNum is the
555/// operand number (in the II) that we are adding. IIOpNum and II are used for
556/// assertions only.
557void ScheduleDAG::AddOperand(MachineInstr *MI, SDOperand Op,
558 unsigned IIOpNum,
Chris Lattner749c6f62008-01-07 07:27:27 +0000559 const TargetInstrDesc *II,
Roman Levensteindc1adac2008-04-07 10:06:32 +0000560 DenseMap<SDOperandImpl, unsigned> &VRBaseMap) {
Chris Lattnered18b682006-02-24 18:54:03 +0000561 if (Op.isTargetOpcode()) {
562 // Note that this case is redundant with the final else block, but we
563 // include it because it is the most common and it makes the logic
564 // simpler here.
565 assert(Op.getValueType() != MVT::Other &&
566 Op.getValueType() != MVT::Flag &&
567 "Chain and flag operands should occur at end of operand list!");
Chris Lattnered18b682006-02-24 18:54:03 +0000568 // Get/emit the operand.
Chris Lattnerdf375062006-03-10 07:25:12 +0000569 unsigned VReg = getVR(Op, VRBaseMap);
Chris Lattner749c6f62008-01-07 07:27:27 +0000570 const TargetInstrDesc &TID = MI->getDesc();
Evan Cheng8a50f1f2008-04-03 16:36:07 +0000571 bool isOptDef = IIOpNum < TID.getNumOperands() &&
572 TID.OpInfo[IIOpNum].isOptionalDef();
Chris Lattner8019f412007-12-30 00:41:17 +0000573 MI->addOperand(MachineOperand::CreateReg(VReg, isOptDef));
Chris Lattnered18b682006-02-24 18:54:03 +0000574
575 // Verify that it is right.
Dan Gohman6f0d0242008-02-10 18:45:23 +0000576 assert(TargetRegisterInfo::isVirtualRegister(VReg) && "Not a vreg?");
Chris Lattnerb7795802008-03-11 00:59:28 +0000577#ifndef NDEBUG
Chris Lattnered18b682006-02-24 18:54:03 +0000578 if (II) {
Chris Lattnerb7795802008-03-11 00:59:28 +0000579 // There may be no register class for this operand if it is a variadic
580 // argument (RC will be NULL in this case). In this case, we just assume
581 // the regclass is ok.
Jim Laskey60f09922006-07-21 20:57:35 +0000582 const TargetRegisterClass *RC =
Dan Gohman6f0d0242008-02-10 18:45:23 +0000583 getInstrOperandRegClass(TRI, TII, *II, IIOpNum);
Chris Lattnerc5733ac2008-03-11 03:14:42 +0000584 assert((RC || II->isVariadic()) && "Expected reg class info!");
Evan Cheng9e233362008-03-12 22:19:41 +0000585 const TargetRegisterClass *VRC = MRI.getRegClass(VReg);
Chris Lattnerb7795802008-03-11 00:59:28 +0000586 if (RC && VRC != RC) {
Chris Lattner01528292007-02-15 18:17:56 +0000587 cerr << "Register class of operand and regclass of use don't agree!\n";
Chris Lattner01528292007-02-15 18:17:56 +0000588 cerr << "Operand = " << IIOpNum << "\n";
Chris Lattner95ad9432007-02-17 06:38:37 +0000589 cerr << "Op->Val = "; Op.Val->dump(&DAG); cerr << "\n";
Chris Lattner01528292007-02-15 18:17:56 +0000590 cerr << "MI = "; MI->print(cerr);
591 cerr << "VReg = " << VReg << "\n";
592 cerr << "VReg RegClass size = " << VRC->getSize()
Chris Lattner5d4a9f72007-02-15 18:19:15 +0000593 << ", align = " << VRC->getAlignment() << "\n";
Chris Lattner01528292007-02-15 18:17:56 +0000594 cerr << "Expected RegClass size = " << RC->getSize()
Chris Lattner5d4a9f72007-02-15 18:19:15 +0000595 << ", align = " << RC->getAlignment() << "\n";
Chris Lattner01528292007-02-15 18:17:56 +0000596 cerr << "Fatal error, aborting.\n";
597 abort();
598 }
Chris Lattnered18b682006-02-24 18:54:03 +0000599 }
Chris Lattnerb7795802008-03-11 00:59:28 +0000600#endif
Chris Lattnerfec65d52007-12-30 00:51:11 +0000601 } else if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner8019f412007-12-30 00:41:17 +0000602 MI->addOperand(MachineOperand::CreateImm(C->getValue()));
Nate Begemane1795842008-02-14 08:57:00 +0000603 } else if (ConstantFPSDNode *F = dyn_cast<ConstantFPSDNode>(Op)) {
604 const Type *FType = MVT::getTypeForValueType(Op.getValueType());
605 ConstantFP *CFP = ConstantFP::get(FType, F->getValueAPF());
606 MI->addOperand(MachineOperand::CreateFPImm(CFP));
Chris Lattnerfec65d52007-12-30 00:51:11 +0000607 } else if (RegisterSDNode *R = dyn_cast<RegisterSDNode>(Op)) {
Chris Lattner8019f412007-12-30 00:41:17 +0000608 MI->addOperand(MachineOperand::CreateReg(R->getReg(), false));
Chris Lattnerfec65d52007-12-30 00:51:11 +0000609 } else if (GlobalAddressSDNode *TGA = dyn_cast<GlobalAddressSDNode>(Op)) {
610 MI->addOperand(MachineOperand::CreateGA(TGA->getGlobal(),TGA->getOffset()));
611 } else if (BasicBlockSDNode *BB = dyn_cast<BasicBlockSDNode>(Op)) {
612 MI->addOperand(MachineOperand::CreateMBB(BB->getBasicBlock()));
613 } else if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(Op)) {
614 MI->addOperand(MachineOperand::CreateFI(FI->getIndex()));
615 } else if (JumpTableSDNode *JT = dyn_cast<JumpTableSDNode>(Op)) {
616 MI->addOperand(MachineOperand::CreateJTI(JT->getIndex()));
617 } else if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op)) {
Evan Cheng404cb4f2006-02-25 09:54:52 +0000618 int Offset = CP->getOffset();
Chris Lattnered18b682006-02-24 18:54:03 +0000619 unsigned Align = CP->getAlignment();
Evan Chengd6594ae2006-09-12 21:00:35 +0000620 const Type *Type = CP->getType();
Chris Lattnered18b682006-02-24 18:54:03 +0000621 // MachineConstantPool wants an explicit alignment.
622 if (Align == 0) {
Evan Chengde268f72007-01-24 07:03:39 +0000623 Align = TM.getTargetData()->getPreferredTypeAlignmentShift(Type);
Evan Chengf6d039a2007-01-22 23:13:55 +0000624 if (Align == 0) {
Reid Spencerac9dcb92007-02-15 03:39:18 +0000625 // Alignment of vector types. FIXME!
Duncan Sands514ab342007-11-01 20:53:16 +0000626 Align = TM.getTargetData()->getABITypeSize(Type);
Evan Chengf6d039a2007-01-22 23:13:55 +0000627 Align = Log2_64(Align);
Chris Lattner54a30b92006-03-20 01:51:46 +0000628 }
Chris Lattnered18b682006-02-24 18:54:03 +0000629 }
630
Evan Chengd6594ae2006-09-12 21:00:35 +0000631 unsigned Idx;
632 if (CP->isMachineConstantPoolEntry())
633 Idx = ConstPool->getConstantPoolIndex(CP->getMachineCPVal(), Align);
634 else
635 Idx = ConstPool->getConstantPoolIndex(CP->getConstVal(), Align);
Chris Lattnerfec65d52007-12-30 00:51:11 +0000636 MI->addOperand(MachineOperand::CreateCPI(Idx, Offset));
637 } else if (ExternalSymbolSDNode *ES = dyn_cast<ExternalSymbolSDNode>(Op)) {
638 MI->addOperand(MachineOperand::CreateES(ES->getSymbol()));
Chris Lattnered18b682006-02-24 18:54:03 +0000639 } else {
640 assert(Op.getValueType() != MVT::Other &&
641 Op.getValueType() != MVT::Flag &&
642 "Chain and flag operands should occur at end of operand list!");
Chris Lattnerdf375062006-03-10 07:25:12 +0000643 unsigned VReg = getVR(Op, VRBaseMap);
Chris Lattner8019f412007-12-30 00:41:17 +0000644 MI->addOperand(MachineOperand::CreateReg(VReg, false));
Chris Lattnered18b682006-02-24 18:54:03 +0000645
Chris Lattner02b6d252008-03-09 08:49:15 +0000646 // Verify that it is right. Note that the reg class of the physreg and the
647 // vreg don't necessarily need to match, but the target copy insertion has
648 // to be able to handle it. This handles things like copies from ST(0) to
649 // an FP vreg on x86.
Dan Gohman6f0d0242008-02-10 18:45:23 +0000650 assert(TargetRegisterInfo::isVirtualRegister(VReg) && "Not a vreg?");
Chris Lattnerc5733ac2008-03-11 03:14:42 +0000651 if (II && !II->isVariadic()) {
Chris Lattner02b6d252008-03-09 08:49:15 +0000652 assert(getInstrOperandRegClass(TRI, TII, *II, IIOpNum) &&
653 "Don't have operand info for this instruction!");
Chris Lattnered18b682006-02-24 18:54:03 +0000654 }
655 }
656
657}
658
Dan Gohman69de1932008-02-06 22:27:42 +0000659void ScheduleDAG::AddMemOperand(MachineInstr *MI, const MemOperand &MO) {
660 MI->addMemOperand(MO);
661}
662
Christopher Lambe24f8f12007-07-26 08:12:07 +0000663// Returns the Register Class of a subregister
664static const TargetRegisterClass *getSubRegisterRegClass(
665 const TargetRegisterClass *TRC,
666 unsigned SubIdx) {
667 // Pick the register class of the subregister
Dan Gohman6f0d0242008-02-10 18:45:23 +0000668 TargetRegisterInfo::regclass_iterator I =
669 TRC->subregclasses_begin() + SubIdx-1;
Christopher Lambe24f8f12007-07-26 08:12:07 +0000670 assert(I < TRC->subregclasses_end() &&
671 "Invalid subregister index for register class");
672 return *I;
673}
674
675static const TargetRegisterClass *getSuperregRegisterClass(
676 const TargetRegisterClass *TRC,
677 unsigned SubIdx,
678 MVT::ValueType VT) {
679 // Pick the register class of the superegister for this type
Dan Gohman6f0d0242008-02-10 18:45:23 +0000680 for (TargetRegisterInfo::regclass_iterator I = TRC->superregclasses_begin(),
Christopher Lambe24f8f12007-07-26 08:12:07 +0000681 E = TRC->superregclasses_end(); I != E; ++I)
682 if ((*I)->hasType(VT) && getSubRegisterRegClass(*I, SubIdx) == TRC)
683 return *I;
684 assert(false && "Couldn't find the register class");
685 return 0;
686}
687
688/// EmitSubregNode - Generate machine code for subreg nodes.
689///
690void ScheduleDAG::EmitSubregNode(SDNode *Node,
Roman Levensteindc1adac2008-04-07 10:06:32 +0000691 DenseMap<SDOperandImpl, unsigned> &VRBaseMap) {
Christopher Lambe24f8f12007-07-26 08:12:07 +0000692 unsigned VRBase = 0;
693 unsigned Opc = Node->getTargetOpcode();
Christopher Lambc9298232008-03-16 03:12:01 +0000694
695 // If the node is only used by a CopyToReg and the dest reg is a vreg, use
696 // the CopyToReg'd destination register instead of creating a new vreg.
697 for (SDNode::use_iterator UI = Node->use_begin(), E = Node->use_end();
698 UI != E; ++UI) {
Roman Levensteindc1adac2008-04-07 10:06:32 +0000699 SDNode *Use = UI->getUser();
Christopher Lambc9298232008-03-16 03:12:01 +0000700 if (Use->getOpcode() == ISD::CopyToReg &&
701 Use->getOperand(2).Val == Node) {
702 unsigned DestReg = cast<RegisterSDNode>(Use->getOperand(1))->getReg();
703 if (TargetRegisterInfo::isVirtualRegister(DestReg)) {
704 VRBase = DestReg;
705 break;
Christopher Lambe24f8f12007-07-26 08:12:07 +0000706 }
707 }
Christopher Lambc9298232008-03-16 03:12:01 +0000708 }
709
710 if (Opc == TargetInstrInfo::EXTRACT_SUBREG) {
Christopher Lambe24f8f12007-07-26 08:12:07 +0000711 unsigned SubIdx = cast<ConstantSDNode>(Node->getOperand(1))->getValue();
Christopher Lambe24f8f12007-07-26 08:12:07 +0000712
Christopher Lambe24f8f12007-07-26 08:12:07 +0000713 // Create the extract_subreg machine instruction.
Evan Cheng8a50f1f2008-04-03 16:36:07 +0000714 MachineInstr *MI = BuildMI(TII->get(TargetInstrInfo::EXTRACT_SUBREG));
Christopher Lambe24f8f12007-07-26 08:12:07 +0000715
716 // Figure out the register class to create for the destreg.
717 unsigned VReg = getVR(Node->getOperand(0), VRBaseMap);
Evan Cheng9e233362008-03-12 22:19:41 +0000718 const TargetRegisterClass *TRC = MRI.getRegClass(VReg);
Christopher Lambe24f8f12007-07-26 08:12:07 +0000719 const TargetRegisterClass *SRC = getSubRegisterRegClass(TRC, SubIdx);
720
721 if (VRBase) {
722 // Grab the destination register
Evan Cheng9e233362008-03-12 22:19:41 +0000723 const TargetRegisterClass *DRC = MRI.getRegClass(VRBase);
Christopher Lamb175e8152008-01-31 07:09:08 +0000724 assert(SRC && DRC && SRC == DRC &&
Christopher Lambe24f8f12007-07-26 08:12:07 +0000725 "Source subregister and destination must have the same class");
726 } else {
727 // Create the reg
Christopher Lamb175e8152008-01-31 07:09:08 +0000728 assert(SRC && "Couldn't find source register class");
Evan Cheng9e233362008-03-12 22:19:41 +0000729 VRBase = MRI.createVirtualRegister(SRC);
Christopher Lambe24f8f12007-07-26 08:12:07 +0000730 }
731
732 // Add def, source, and subreg index
Chris Lattner8019f412007-12-30 00:41:17 +0000733 MI->addOperand(MachineOperand::CreateReg(VRBase, true));
Christopher Lambe24f8f12007-07-26 08:12:07 +0000734 AddOperand(MI, Node->getOperand(0), 0, 0, VRBaseMap);
Chris Lattnerfec65d52007-12-30 00:51:11 +0000735 MI->addOperand(MachineOperand::CreateImm(SubIdx));
Evan Cheng8a50f1f2008-04-03 16:36:07 +0000736 BB->push_back(MI);
Christopher Lambc9298232008-03-16 03:12:01 +0000737 } else if (Opc == TargetInstrInfo::INSERT_SUBREG ||
738 Opc == TargetInstrInfo::SUBREG_TO_REG) {
Christopher Lamb1fab4a62008-03-11 10:09:17 +0000739 SDOperand N0 = Node->getOperand(0);
740 SDOperand N1 = Node->getOperand(1);
741 SDOperand N2 = Node->getOperand(2);
742 unsigned SubReg = getVR(N1, VRBaseMap);
743 unsigned SubIdx = cast<ConstantSDNode>(N2)->getValue();
Christopher Lambe24f8f12007-07-26 08:12:07 +0000744
Christopher Lambe24f8f12007-07-26 08:12:07 +0000745
746 // Figure out the register class to create for the destreg.
747 const TargetRegisterClass *TRC = 0;
748 if (VRBase) {
Evan Cheng9e233362008-03-12 22:19:41 +0000749 TRC = MRI.getRegClass(VRBase);
Christopher Lambe24f8f12007-07-26 08:12:07 +0000750 } else {
Evan Cheng9e233362008-03-12 22:19:41 +0000751 TRC = getSuperregRegisterClass(MRI.getRegClass(SubReg), SubIdx,
Christopher Lambe24f8f12007-07-26 08:12:07 +0000752 Node->getValueType(0));
753 assert(TRC && "Couldn't determine register class for insert_subreg");
Evan Cheng9e233362008-03-12 22:19:41 +0000754 VRBase = MRI.createVirtualRegister(TRC); // Create the reg
Christopher Lambe24f8f12007-07-26 08:12:07 +0000755 }
756
Christopher Lambc9298232008-03-16 03:12:01 +0000757 // Create the insert_subreg or subreg_to_reg machine instruction.
Evan Cheng8a50f1f2008-04-03 16:36:07 +0000758 MachineInstr *MI = BuildMI(TII->get(Opc));
Chris Lattner8019f412007-12-30 00:41:17 +0000759 MI->addOperand(MachineOperand::CreateReg(VRBase, true));
Christopher Lamb1fab4a62008-03-11 10:09:17 +0000760
Christopher Lambc9298232008-03-16 03:12:01 +0000761 // If creating a subreg_to_reg, then the first input operand
762 // is an implicit value immediate, otherwise it's a register
763 if (Opc == TargetInstrInfo::SUBREG_TO_REG) {
764 const ConstantSDNode *SD = cast<ConstantSDNode>(N0);
Christopher Lamb1fab4a62008-03-11 10:09:17 +0000765 MI->addOperand(MachineOperand::CreateImm(SD->getValue()));
Christopher Lambc9298232008-03-16 03:12:01 +0000766 } else
Christopher Lamb1fab4a62008-03-11 10:09:17 +0000767 AddOperand(MI, N0, 0, 0, VRBaseMap);
768 // Add the subregster being inserted
769 AddOperand(MI, N1, 0, 0, VRBaseMap);
Chris Lattnerfec65d52007-12-30 00:51:11 +0000770 MI->addOperand(MachineOperand::CreateImm(SubIdx));
Evan Cheng8a50f1f2008-04-03 16:36:07 +0000771 BB->push_back(MI);
Christopher Lambe24f8f12007-07-26 08:12:07 +0000772 } else
Christopher Lambc9298232008-03-16 03:12:01 +0000773 assert(0 && "Node is not insert_subreg, extract_subreg, or subreg_to_reg");
Christopher Lambe24f8f12007-07-26 08:12:07 +0000774
775 bool isNew = VRBaseMap.insert(std::make_pair(SDOperand(Node,0), VRBase));
776 assert(isNew && "Node emitted out of order - early");
777}
778
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000779/// EmitNode - Generate machine code for an node and needed dependencies.
Jim Laskeye6b90fb2005-09-26 21:57:04 +0000780///
Evan Chenga6fb1b62007-09-25 01:54:36 +0000781void ScheduleDAG::EmitNode(SDNode *Node, unsigned InstanceNo,
Roman Levensteindc1adac2008-04-07 10:06:32 +0000782 DenseMap<SDOperandImpl, unsigned> &VRBaseMap) {
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000783 // If machine instruction
784 if (Node->isTargetOpcode()) {
785 unsigned Opc = Node->getTargetOpcode();
Christopher Lambe24f8f12007-07-26 08:12:07 +0000786
787 // Handle subreg insert/extract specially
788 if (Opc == TargetInstrInfo::EXTRACT_SUBREG ||
Christopher Lambc9298232008-03-16 03:12:01 +0000789 Opc == TargetInstrInfo::INSERT_SUBREG ||
790 Opc == TargetInstrInfo::SUBREG_TO_REG) {
Christopher Lambe24f8f12007-07-26 08:12:07 +0000791 EmitSubregNode(Node, VRBaseMap);
792 return;
793 }
Evan Cheng8a50f1f2008-04-03 16:36:07 +0000794
795 if (Opc == TargetInstrInfo::IMPLICIT_DEF)
796 // We want a unique VR for each IMPLICIT_DEF use.
797 return;
Christopher Lambe24f8f12007-07-26 08:12:07 +0000798
Chris Lattner749c6f62008-01-07 07:27:27 +0000799 const TargetInstrDesc &II = TII->get(Opc);
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000800 unsigned NumResults = CountResults(Node);
801 unsigned NodeOperands = CountOperands(Node);
Dan Gohman42a77882008-02-16 00:36:48 +0000802 unsigned MemOperandsEnd = ComputeMemOperandsEnd(Node);
Jim Laskeye6b90fb2005-09-26 21:57:04 +0000803 unsigned NumMIOperands = NodeOperands + NumResults;
Chris Lattner349c4952008-01-07 03:13:06 +0000804 bool HasPhysRegOuts = (NumResults > II.getNumDefs()) &&
805 II.getImplicitDefs() != 0;
Chris Lattnerda8abb02005-09-01 18:44:10 +0000806#ifndef NDEBUG
Chris Lattner349c4952008-01-07 03:13:06 +0000807 assert((II.getNumOperands() == NumMIOperands ||
Chris Lattner8f707e12008-01-07 05:19:29 +0000808 HasPhysRegOuts || II.isVariadic()) &&
Chris Lattner2d973e42005-08-18 20:07:59 +0000809 "#operands for dag node doesn't match .td file!");
Chris Lattnerca6aa2f2005-08-19 01:01:34 +0000810#endif
Chris Lattner2d973e42005-08-18 20:07:59 +0000811
812 // Create the new machine instruction.
Evan Cheng8a50f1f2008-04-03 16:36:07 +0000813 MachineInstr *MI = BuildMI(II);
Chris Lattner2d973e42005-08-18 20:07:59 +0000814
815 // Add result register values for things that are defined by this
816 // instruction.
Evan Chengaf825c82007-07-10 07:08:32 +0000817 if (NumResults)
Evan Cheng84097472007-08-02 00:28:15 +0000818 CreateVirtualRegisters(Node, MI, II, VRBaseMap);
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000819
820 // Emit all of the actual operands of this instruction, adding them to the
821 // instruction as appropriate.
Chris Lattnered18b682006-02-24 18:54:03 +0000822 for (unsigned i = 0; i != NodeOperands; ++i)
Chris Lattner349c4952008-01-07 03:13:06 +0000823 AddOperand(MI, Node->getOperand(i), i+II.getNumDefs(), &II, VRBaseMap);
Evan Cheng13d41b92006-05-12 01:58:24 +0000824
Dan Gohman69de1932008-02-06 22:27:42 +0000825 // Emit all of the memory operands of this instruction
Dan Gohman42a77882008-02-16 00:36:48 +0000826 for (unsigned i = NodeOperands; i != MemOperandsEnd; ++i)
Dan Gohman69de1932008-02-06 22:27:42 +0000827 AddMemOperand(MI, cast<MemOperandSDNode>(Node->getOperand(i))->MO);
828
Evan Cheng13d41b92006-05-12 01:58:24 +0000829 // Commute node if it has been determined to be profitable.
830 if (CommuteSet.count(Node)) {
831 MachineInstr *NewMI = TII->commuteInstruction(MI);
832 if (NewMI == 0)
Bill Wendling832171c2006-12-07 20:04:42 +0000833 DOUT << "Sched: COMMUTING FAILED!\n";
Evan Cheng13d41b92006-05-12 01:58:24 +0000834 else {
Bill Wendling832171c2006-12-07 20:04:42 +0000835 DOUT << "Sched: COMMUTED TO: " << *NewMI;
Evan Cheng4c6f2f92006-05-31 18:03:39 +0000836 if (MI != NewMI) {
837 delete MI;
838 MI = NewMI;
839 }
Evan Cheng643afa52008-02-28 07:40:24 +0000840 ++NumCommutes;
Evan Cheng13d41b92006-05-12 01:58:24 +0000841 }
842 }
843
Evan Cheng1b08bbc2008-02-01 09:10:45 +0000844 if (II.usesCustomDAGSchedInsertionHook())
Evan Cheng6b2cf282008-01-30 19:35:32 +0000845 // Insert this instruction into the basic block using a target
846 // specific inserter which may returns a new basic block.
Evan Cheng8a50f1f2008-04-03 16:36:07 +0000847 BB = TLI->EmitInstrWithCustomInserter(MI, BB);
Evan Cheng6b2cf282008-01-30 19:35:32 +0000848 else
849 BB->push_back(MI);
Evan Cheng84097472007-08-02 00:28:15 +0000850
851 // Additional results must be an physical register def.
852 if (HasPhysRegOuts) {
Chris Lattner349c4952008-01-07 03:13:06 +0000853 for (unsigned i = II.getNumDefs(); i < NumResults; ++i) {
854 unsigned Reg = II.getImplicitDefs()[i - II.getNumDefs()];
Evan Cheng33d55952007-08-02 05:29:38 +0000855 if (Node->hasAnyUseOfValue(i))
Evan Chenga6fb1b62007-09-25 01:54:36 +0000856 EmitCopyFromReg(Node, i, InstanceNo, Reg, VRBaseMap);
Evan Cheng84097472007-08-02 00:28:15 +0000857 }
858 }
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000859 } else {
860 switch (Node->getOpcode()) {
861 default:
Jim Laskey16d42c62006-07-11 18:25:13 +0000862#ifndef NDEBUG
Dan Gohmanb5bec2b2007-06-19 14:13:56 +0000863 Node->dump(&DAG);
Jim Laskey16d42c62006-07-11 18:25:13 +0000864#endif
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000865 assert(0 && "This target-independent node should have been selected!");
866 case ISD::EntryToken: // fall thru
867 case ISD::TokenFactor:
Jim Laskey1ee29252007-01-26 14:34:52 +0000868 case ISD::LABEL:
Evan Chenga844bde2008-02-02 04:07:54 +0000869 case ISD::DECLARE:
Dan Gohman69de1932008-02-06 22:27:42 +0000870 case ISD::SRCVALUE:
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000871 break;
872 case ISD::CopyToReg: {
Chris Lattnerf30e1cf2008-03-09 09:15:31 +0000873 unsigned SrcReg;
874 SDOperand SrcVal = Node->getOperand(2);
875 if (RegisterSDNode *R = dyn_cast<RegisterSDNode>(SrcVal))
876 SrcReg = R->getReg();
Evan Cheng489a87c2007-01-05 20:59:06 +0000877 else
Chris Lattnerf30e1cf2008-03-09 09:15:31 +0000878 SrcReg = getVR(SrcVal, VRBaseMap);
879
Chris Lattnera4176522005-10-30 18:54:27 +0000880 unsigned DestReg = cast<RegisterSDNode>(Node->getOperand(1))->getReg();
Chris Lattnerf30e1cf2008-03-09 09:15:31 +0000881 if (SrcReg == DestReg) // Coalesced away the copy? Ignore.
882 break;
883
884 const TargetRegisterClass *SrcTRC = 0, *DstTRC = 0;
885 // Get the register classes of the src/dst.
886 if (TargetRegisterInfo::isVirtualRegister(SrcReg))
Evan Cheng9e233362008-03-12 22:19:41 +0000887 SrcTRC = MRI.getRegClass(SrcReg);
Chris Lattnerf30e1cf2008-03-09 09:15:31 +0000888 else
Evan Cheng676dd7c2008-03-11 07:19:34 +0000889 SrcTRC = TRI->getPhysicalRegisterRegClass(SrcReg,SrcVal.getValueType());
Chris Lattnerf30e1cf2008-03-09 09:15:31 +0000890
891 if (TargetRegisterInfo::isVirtualRegister(DestReg))
Evan Cheng9e233362008-03-12 22:19:41 +0000892 DstTRC = MRI.getRegClass(DestReg);
Chris Lattnerf30e1cf2008-03-09 09:15:31 +0000893 else
Evan Cheng676dd7c2008-03-11 07:19:34 +0000894 DstTRC = TRI->getPhysicalRegisterRegClass(DestReg,
895 Node->getOperand(1).getValueType());
Chris Lattnerf30e1cf2008-03-09 09:15:31 +0000896 TII->copyRegToReg(*BB, BB->end(), DestReg, SrcReg, DstTRC, SrcTRC);
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000897 break;
898 }
899 case ISD::CopyFromReg: {
900 unsigned SrcReg = cast<RegisterSDNode>(Node->getOperand(1))->getReg();
Evan Chenga6fb1b62007-09-25 01:54:36 +0000901 EmitCopyFromReg(Node, 0, InstanceNo, SrcReg, VRBaseMap);
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000902 break;
903 }
Chris Lattneracc43bf2006-01-26 23:28:04 +0000904 case ISD::INLINEASM: {
905 unsigned NumOps = Node->getNumOperands();
906 if (Node->getOperand(NumOps-1).getValueType() == MVT::Flag)
907 --NumOps; // Ignore the flag operand.
908
909 // Create the inline asm machine instruction.
Evan Cheng8a50f1f2008-04-03 16:36:07 +0000910 MachineInstr *MI = BuildMI(TII->get(TargetInstrInfo::INLINEASM));
Chris Lattneracc43bf2006-01-26 23:28:04 +0000911
912 // Add the asm string as an external symbol operand.
913 const char *AsmStr =
914 cast<ExternalSymbolSDNode>(Node->getOperand(1))->getSymbol();
Chris Lattnerfec65d52007-12-30 00:51:11 +0000915 MI->addOperand(MachineOperand::CreateES(AsmStr));
Chris Lattneracc43bf2006-01-26 23:28:04 +0000916
917 // Add all of the operand registers to the instruction.
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000918 for (unsigned i = 2; i != NumOps;) {
919 unsigned Flags = cast<ConstantSDNode>(Node->getOperand(i))->getValue();
Chris Lattnerfd6d2822006-02-24 19:18:20 +0000920 unsigned NumVals = Flags >> 3;
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000921
Chris Lattnerfec65d52007-12-30 00:51:11 +0000922 MI->addOperand(MachineOperand::CreateImm(Flags));
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000923 ++i; // Skip the ID value.
924
925 switch (Flags & 7) {
Chris Lattneracc43bf2006-01-26 23:28:04 +0000926 default: assert(0 && "Bad flags!");
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000927 case 1: // Use of register.
Chris Lattnerfd6d2822006-02-24 19:18:20 +0000928 for (; NumVals; --NumVals, ++i) {
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000929 unsigned Reg = cast<RegisterSDNode>(Node->getOperand(i))->getReg();
Chris Lattner8019f412007-12-30 00:41:17 +0000930 MI->addOperand(MachineOperand::CreateReg(Reg, false));
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000931 }
Chris Lattnerdc19b702006-02-04 02:26:14 +0000932 break;
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000933 case 2: // Def of register.
Chris Lattnerfd6d2822006-02-24 19:18:20 +0000934 for (; NumVals; --NumVals, ++i) {
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000935 unsigned Reg = cast<RegisterSDNode>(Node->getOperand(i))->getReg();
Chris Lattner8019f412007-12-30 00:41:17 +0000936 MI->addOperand(MachineOperand::CreateReg(Reg, true));
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000937 }
Chris Lattnerdc19b702006-02-04 02:26:14 +0000938 break;
Chris Lattnerdc19b702006-02-04 02:26:14 +0000939 case 3: { // Immediate.
Chris Lattner7df31dc2007-08-25 00:53:07 +0000940 for (; NumVals; --NumVals, ++i) {
941 if (ConstantSDNode *CS =
942 dyn_cast<ConstantSDNode>(Node->getOperand(i))) {
Chris Lattner8019f412007-12-30 00:41:17 +0000943 MI->addOperand(MachineOperand::CreateImm(CS->getValue()));
Dale Johanneseneb57ea72007-11-05 21:20:28 +0000944 } else if (GlobalAddressSDNode *GA =
945 dyn_cast<GlobalAddressSDNode>(Node->getOperand(i))) {
Chris Lattnerfec65d52007-12-30 00:51:11 +0000946 MI->addOperand(MachineOperand::CreateGA(GA->getGlobal(),
947 GA->getOffset()));
Dale Johanneseneb57ea72007-11-05 21:20:28 +0000948 } else {
Chris Lattnerfec65d52007-12-30 00:51:11 +0000949 BasicBlockSDNode *BB =cast<BasicBlockSDNode>(Node->getOperand(i));
950 MI->addOperand(MachineOperand::CreateMBB(BB->getBasicBlock()));
Chris Lattner7df31dc2007-08-25 00:53:07 +0000951 }
Chris Lattnerefa46ce2006-10-31 20:01:56 +0000952 }
Chris Lattnerdc19b702006-02-04 02:26:14 +0000953 break;
954 }
Chris Lattnerfd6d2822006-02-24 19:18:20 +0000955 case 4: // Addressing mode.
956 // The addressing mode has been selected, just add all of the
957 // operands to the machine instruction.
958 for (; NumVals; --NumVals, ++i)
Chris Lattnerdf375062006-03-10 07:25:12 +0000959 AddOperand(MI, Node->getOperand(i), 0, 0, VRBaseMap);
Chris Lattnerfd6d2822006-02-24 19:18:20 +0000960 break;
Chris Lattnerdc19b702006-02-04 02:26:14 +0000961 }
Chris Lattneracc43bf2006-01-26 23:28:04 +0000962 }
Evan Cheng8a50f1f2008-04-03 16:36:07 +0000963 BB->push_back(MI);
Chris Lattneracc43bf2006-01-26 23:28:04 +0000964 break;
965 }
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000966 }
967 }
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000968}
969
Chris Lattnera93dfcd2006-03-05 23:51:47 +0000970void ScheduleDAG::EmitNoop() {
971 TII->insertNoop(*BB, BB->end());
972}
973
Chris Lattnerd9c4c452008-03-09 07:51:01 +0000974void ScheduleDAG::EmitCrossRCCopy(SUnit *SU,
975 DenseMap<SUnit*, unsigned> &VRBaseMap) {
Evan Cheng42d60272007-09-26 21:36:17 +0000976 for (SUnit::const_pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
977 I != E; ++I) {
978 if (I->isCtrl) continue; // ignore chain preds
979 if (!I->Dep->Node) {
980 // Copy to physical register.
981 DenseMap<SUnit*, unsigned>::iterator VRI = VRBaseMap.find(I->Dep);
982 assert(VRI != VRBaseMap.end() && "Node emitted out of order - late");
983 // Find the destination physical register.
984 unsigned Reg = 0;
985 for (SUnit::const_succ_iterator II = SU->Succs.begin(),
986 EE = SU->Succs.end(); II != EE; ++II) {
987 if (I->Reg) {
988 Reg = I->Reg;
989 break;
990 }
991 }
992 assert(I->Reg && "Unknown physical register!");
Owen Andersond10fd972007-12-31 06:32:00 +0000993 TII->copyRegToReg(*BB, BB->end(), Reg, VRI->second,
Evan Cheng42d60272007-09-26 21:36:17 +0000994 SU->CopyDstRC, SU->CopySrcRC);
995 } else {
996 // Copy from physical register.
997 assert(I->Reg && "Unknown physical register!");
Evan Cheng9e233362008-03-12 22:19:41 +0000998 unsigned VRBase = MRI.createVirtualRegister(SU->CopyDstRC);
Evan Cheng42d60272007-09-26 21:36:17 +0000999 bool isNew = VRBaseMap.insert(std::make_pair(SU, VRBase));
1000 assert(isNew && "Node emitted out of order - early");
Owen Andersond10fd972007-12-31 06:32:00 +00001001 TII->copyRegToReg(*BB, BB->end(), VRBase, I->Reg,
Evan Cheng42d60272007-09-26 21:36:17 +00001002 SU->CopyDstRC, SU->CopySrcRC);
1003 }
1004 break;
1005 }
1006}
1007
Evan Cheng9e233362008-03-12 22:19:41 +00001008/// EmitLiveInCopy - Emit a copy for a live in physical register. If the
1009/// physical register has only a single copy use, then coalesced the copy
Evan Chengdb2d7732008-03-14 00:14:55 +00001010/// if possible.
1011void ScheduleDAG::EmitLiveInCopy(MachineBasicBlock *MBB,
1012 MachineBasicBlock::iterator &InsertPos,
1013 unsigned VirtReg, unsigned PhysReg,
1014 const TargetRegisterClass *RC,
1015 DenseMap<MachineInstr*, unsigned> &CopyRegMap){
Evan Cheng9e233362008-03-12 22:19:41 +00001016 unsigned NumUses = 0;
1017 MachineInstr *UseMI = NULL;
1018 for (MachineRegisterInfo::use_iterator UI = MRI.use_begin(VirtReg),
1019 UE = MRI.use_end(); UI != UE; ++UI) {
1020 UseMI = &*UI;
1021 if (++NumUses > 1)
1022 break;
1023 }
1024
1025 // If the number of uses is not one, or the use is not a move instruction,
Evan Chengdb2d7732008-03-14 00:14:55 +00001026 // don't coalesce. Also, only coalesce away a virtual register to virtual
1027 // register copy.
1028 bool Coalesced = false;
Evan Cheng9e233362008-03-12 22:19:41 +00001029 unsigned SrcReg, DstReg;
Evan Chengdb2d7732008-03-14 00:14:55 +00001030 if (NumUses == 1 &&
1031 TII->isMoveInstr(*UseMI, SrcReg, DstReg) &&
1032 TargetRegisterInfo::isVirtualRegister(DstReg)) {
1033 VirtReg = DstReg;
1034 Coalesced = true;
Evan Cheng9e233362008-03-12 22:19:41 +00001035 }
1036
Evan Chengdb2d7732008-03-14 00:14:55 +00001037 // Now find an ideal location to insert the copy.
1038 MachineBasicBlock::iterator Pos = InsertPos;
1039 while (Pos != MBB->begin()) {
1040 MachineInstr *PrevMI = prior(Pos);
1041 DenseMap<MachineInstr*, unsigned>::iterator RI = CopyRegMap.find(PrevMI);
1042 // copyRegToReg might emit multiple instructions to do a copy.
1043 unsigned CopyDstReg = (RI == CopyRegMap.end()) ? 0 : RI->second;
1044 if (CopyDstReg && !TRI->regsOverlap(CopyDstReg, PhysReg))
1045 // This is what the BB looks like right now:
1046 // r1024 = mov r0
1047 // ...
1048 // r1 = mov r1024
1049 //
1050 // We want to insert "r1025 = mov r1". Inserting this copy below the
1051 // move to r1024 makes it impossible for that move to be coalesced.
1052 //
1053 // r1025 = mov r1
1054 // r1024 = mov r0
1055 // ...
1056 // r1 = mov 1024
1057 // r2 = mov 1025
1058 break; // Woot! Found a good location.
1059 --Pos;
1060 }
1061
1062 TII->copyRegToReg(*MBB, Pos, VirtReg, PhysReg, RC, RC);
1063 CopyRegMap.insert(std::make_pair(prior(Pos), VirtReg));
1064 if (Coalesced) {
Evan Cheng9e233362008-03-12 22:19:41 +00001065 if (&*InsertPos == UseMI) ++InsertPos;
1066 MBB->erase(UseMI);
Evan Cheng9e233362008-03-12 22:19:41 +00001067 }
Evan Cheng9e233362008-03-12 22:19:41 +00001068}
1069
1070/// EmitLiveInCopies - If this is the first basic block in the function,
1071/// and if it has live ins that need to be copied into vregs, emit the
1072/// copies into the top of the block.
1073void ScheduleDAG::EmitLiveInCopies(MachineBasicBlock *MBB) {
Evan Chengdb2d7732008-03-14 00:14:55 +00001074 DenseMap<MachineInstr*, unsigned> CopyRegMap;
Evan Cheng9e233362008-03-12 22:19:41 +00001075 MachineBasicBlock::iterator InsertPos = MBB->begin();
1076 for (MachineRegisterInfo::livein_iterator LI = MRI.livein_begin(),
1077 E = MRI.livein_end(); LI != E; ++LI)
1078 if (LI->second) {
1079 const TargetRegisterClass *RC = MRI.getRegClass(LI->second);
Evan Chengdb2d7732008-03-14 00:14:55 +00001080 EmitLiveInCopy(MBB, InsertPos, LI->second, LI->first, RC, CopyRegMap);
Evan Cheng9e233362008-03-12 22:19:41 +00001081 }
1082}
1083
Evan Chenge165a782006-05-11 23:55:42 +00001084/// EmitSchedule - Emit the machine code in scheduled order.
1085void ScheduleDAG::EmitSchedule() {
Evan Cheng9e233362008-03-12 22:19:41 +00001086 bool isEntryBB = &MF->front() == BB;
1087
1088 if (isEntryBB && !SchedLiveInCopies) {
1089 // If this is the first basic block in the function, and if it has live ins
1090 // that need to be copied into vregs, emit the copies into the top of the
1091 // block before emitting the code for the block.
1092 for (MachineRegisterInfo::livein_iterator LI = MRI.livein_begin(),
1093 E = MRI.livein_end(); LI != E; ++LI)
Evan Cheng9efce632007-09-26 06:25:56 +00001094 if (LI->second) {
Evan Cheng9e233362008-03-12 22:19:41 +00001095 const TargetRegisterClass *RC = MRI.getRegClass(LI->second);
Evan Cheng6b2cf282008-01-30 19:35:32 +00001096 TII->copyRegToReg(*MF->begin(), MF->begin()->end(), LI->second,
Evan Cheng9efce632007-09-26 06:25:56 +00001097 LI->first, RC, RC);
1098 }
Chris Lattner96645412006-05-16 06:10:58 +00001099 }
Evan Cheng9e233362008-03-12 22:19:41 +00001100
Chris Lattner96645412006-05-16 06:10:58 +00001101 // Finally, emit the code for all of the scheduled instructions.
Roman Levensteindc1adac2008-04-07 10:06:32 +00001102 DenseMap<SDOperandImpl, unsigned> VRBaseMap;
Evan Cheng42d60272007-09-26 21:36:17 +00001103 DenseMap<SUnit*, unsigned> CopyVRBaseMap;
Evan Chenge165a782006-05-11 23:55:42 +00001104 for (unsigned i = 0, e = Sequence.size(); i != e; i++) {
Evan Cheng8a50f1f2008-04-03 16:36:07 +00001105 SUnit *SU = Sequence[i];
1106 if (!SU) {
Evan Chenge165a782006-05-11 23:55:42 +00001107 // Null SUnit* is a noop.
1108 EmitNoop();
Evan Cheng8a50f1f2008-04-03 16:36:07 +00001109 continue;
Evan Chenge165a782006-05-11 23:55:42 +00001110 }
Evan Cheng8a50f1f2008-04-03 16:36:07 +00001111 for (unsigned j = 0, ee = SU->FlaggedNodes.size(); j != ee; ++j)
1112 EmitNode(SU->FlaggedNodes[j], SU->InstanceNo, VRBaseMap);
1113 if (!SU->Node)
1114 EmitCrossRCCopy(SU, CopyVRBaseMap);
1115 else
1116 EmitNode(SU->Node, SU->InstanceNo, VRBaseMap);
Evan Chenge165a782006-05-11 23:55:42 +00001117 }
Evan Cheng9e233362008-03-12 22:19:41 +00001118
1119 if (isEntryBB && SchedLiveInCopies)
1120 EmitLiveInCopies(MF->begin());
Evan Chenge165a782006-05-11 23:55:42 +00001121}
1122
1123/// dump - dump the schedule.
1124void ScheduleDAG::dumpSchedule() const {
1125 for (unsigned i = 0, e = Sequence.size(); i != e; i++) {
1126 if (SUnit *SU = Sequence[i])
1127 SU->dump(&DAG);
1128 else
Bill Wendling832171c2006-12-07 20:04:42 +00001129 cerr << "**** NOOP ****\n";
Evan Chenge165a782006-05-11 23:55:42 +00001130 }
1131}
1132
1133
Evan Chenga9c20912006-01-21 02:32:06 +00001134/// Run - perform scheduling.
1135///
1136MachineBasicBlock *ScheduleDAG::Run() {
Evan Chenga9c20912006-01-21 02:32:06 +00001137 Schedule();
1138 return BB;
Chris Lattnerd32b2362005-08-18 18:45:24 +00001139}
Evan Cheng4ef10862006-01-23 07:01:07 +00001140
Evan Chenge165a782006-05-11 23:55:42 +00001141/// SUnit - Scheduling unit. It's an wrapper around either a single SDNode or
1142/// a group of nodes flagged together.
1143void SUnit::dump(const SelectionDAG *G) const {
Bill Wendling832171c2006-12-07 20:04:42 +00001144 cerr << "SU(" << NodeNum << "): ";
Evan Cheng42d60272007-09-26 21:36:17 +00001145 if (Node)
1146 Node->dump(G);
1147 else
1148 cerr << "CROSS RC COPY ";
Bill Wendling832171c2006-12-07 20:04:42 +00001149 cerr << "\n";
Evan Chenge165a782006-05-11 23:55:42 +00001150 if (FlaggedNodes.size() != 0) {
1151 for (unsigned i = 0, e = FlaggedNodes.size(); i != e; i++) {
Bill Wendling832171c2006-12-07 20:04:42 +00001152 cerr << " ";
Evan Chenge165a782006-05-11 23:55:42 +00001153 FlaggedNodes[i]->dump(G);
Bill Wendling832171c2006-12-07 20:04:42 +00001154 cerr << "\n";
Evan Chenge165a782006-05-11 23:55:42 +00001155 }
1156 }
1157}
Evan Cheng4ef10862006-01-23 07:01:07 +00001158
Evan Chenge165a782006-05-11 23:55:42 +00001159void SUnit::dumpAll(const SelectionDAG *G) const {
1160 dump(G);
1161
Bill Wendling832171c2006-12-07 20:04:42 +00001162 cerr << " # preds left : " << NumPredsLeft << "\n";
1163 cerr << " # succs left : " << NumSuccsLeft << "\n";
Bill Wendling832171c2006-12-07 20:04:42 +00001164 cerr << " Latency : " << Latency << "\n";
1165 cerr << " Depth : " << Depth << "\n";
1166 cerr << " Height : " << Height << "\n";
Evan Chenge165a782006-05-11 23:55:42 +00001167
1168 if (Preds.size() != 0) {
Bill Wendling832171c2006-12-07 20:04:42 +00001169 cerr << " Predecessors:\n";
Chris Lattner228a18e2006-08-17 00:09:56 +00001170 for (SUnit::const_succ_iterator I = Preds.begin(), E = Preds.end();
1171 I != E; ++I) {
Evan Cheng713a98d2007-09-19 01:38:40 +00001172 if (I->isCtrl)
Bill Wendling832171c2006-12-07 20:04:42 +00001173 cerr << " ch #";
Evan Chenge165a782006-05-11 23:55:42 +00001174 else
Bill Wendling832171c2006-12-07 20:04:42 +00001175 cerr << " val #";
Evan Chenga6fb1b62007-09-25 01:54:36 +00001176 cerr << I->Dep << " - SU(" << I->Dep->NodeNum << ")";
1177 if (I->isSpecial)
1178 cerr << " *";
1179 cerr << "\n";
Evan Chenge165a782006-05-11 23:55:42 +00001180 }
1181 }
1182 if (Succs.size() != 0) {
Bill Wendling832171c2006-12-07 20:04:42 +00001183 cerr << " Successors:\n";
Chris Lattner228a18e2006-08-17 00:09:56 +00001184 for (SUnit::const_succ_iterator I = Succs.begin(), E = Succs.end();
1185 I != E; ++I) {
Evan Cheng713a98d2007-09-19 01:38:40 +00001186 if (I->isCtrl)
Bill Wendling832171c2006-12-07 20:04:42 +00001187 cerr << " ch #";
Evan Chenge165a782006-05-11 23:55:42 +00001188 else
Bill Wendling832171c2006-12-07 20:04:42 +00001189 cerr << " val #";
Evan Chenga6fb1b62007-09-25 01:54:36 +00001190 cerr << I->Dep << " - SU(" << I->Dep->NodeNum << ")";
1191 if (I->isSpecial)
1192 cerr << " *";
1193 cerr << "\n";
Evan Chenge165a782006-05-11 23:55:42 +00001194 }
1195 }
Bill Wendling832171c2006-12-07 20:04:42 +00001196 cerr << "\n";
Evan Chenge165a782006-05-11 23:55:42 +00001197}