blob: 33509536eb5e1b59195b83a1f0d4d75ac3432a0a [file] [log] [blame]
Nate Begeman4ebd8052005-09-01 23:24:04 +00001//===-- DAGCombiner.cpp - Implement a DAG node combiner -------------------===//
Nate Begeman1d4d4142005-09-01 00:19:25 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Nate Begeman and is distributed under the
6// University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This pass combines dag nodes to form fewer, simpler DAG nodes. It can be run
11// both before and after the DAG is legalized.
12//
13// FIXME: Missing folds
14// sdiv, udiv, srem, urem (X, const) where X is an integer can be expanded into
15// a sequence of multiplies, shifts, and adds. This should be controlled by
16// some kind of hint from the target that int div is expensive.
17// various folds of mulh[s,u] by constants such as -1, powers of 2, etc.
18//
Nate Begeman44728a72005-09-19 22:34:01 +000019// FIXME: select C, pow2, pow2 -> something smart
20// FIXME: trunc(select X, Y, Z) -> select X, trunc(Y), trunc(Z)
Nate Begeman44728a72005-09-19 22:34:01 +000021// FIXME: Dead stores -> nuke
Chris Lattner40c62d52005-10-18 06:04:22 +000022// FIXME: shr X, (and Y,31) -> shr X, Y (TRICKY!)
Nate Begeman1d4d4142005-09-01 00:19:25 +000023// FIXME: mul (x, const) -> shifts + adds
Nate Begeman1d4d4142005-09-01 00:19:25 +000024// FIXME: undef values
Nate Begeman646d7e22005-09-02 21:18:40 +000025// FIXME: divide by zero is currently left unfolded. do we want to turn this
26// into an undef?
Nate Begemanf845b452005-10-08 00:29:44 +000027// FIXME: select ne (select cc, 1, 0), 0, true, false -> select cc, true, false
Nate Begeman1d4d4142005-09-01 00:19:25 +000028//
29//===----------------------------------------------------------------------===//
30
31#define DEBUG_TYPE "dagcombine"
32#include "llvm/ADT/Statistic.h"
Jim Laskeyc7c3f112006-10-16 20:52:31 +000033#include "llvm/Analysis/AliasAnalysis.h"
Nate Begeman1d4d4142005-09-01 00:19:25 +000034#include "llvm/CodeGen/SelectionDAG.h"
Nate Begeman2300f552005-09-07 00:15:36 +000035#include "llvm/Support/Debug.h"
Nate Begeman1d4d4142005-09-01 00:19:25 +000036#include "llvm/Support/MathExtras.h"
37#include "llvm/Target/TargetLowering.h"
Chris Lattnera4f0b3a2006-08-27 12:54:02 +000038#include "llvm/Support/Compiler.h"
Jim Laskeyd1aed7a2006-09-21 16:28:59 +000039#include "llvm/Support/CommandLine.h"
Chris Lattnera500fc62005-09-09 23:53:39 +000040#include <algorithm>
Nate Begeman1d4d4142005-09-01 00:19:25 +000041using namespace llvm;
42
Chris Lattnercd3245a2006-12-19 22:41:21 +000043STATISTIC(NodesCombined , "Number of dag nodes combined");
44STATISTIC(PreIndexedNodes , "Number of pre-indexed nodes created");
45STATISTIC(PostIndexedNodes, "Number of post-indexed nodes created");
46
Nate Begeman1d4d4142005-09-01 00:19:25 +000047namespace {
Jim Laskey71382342006-10-07 23:37:56 +000048 static cl::opt<bool>
49 CombinerAA("combiner-alias-analysis", cl::Hidden,
Jim Laskey26f7fa72006-10-17 19:33:52 +000050 cl::desc("Turn on alias analysis during testing"));
Jim Laskey3ad175b2006-10-12 15:22:24 +000051
Jim Laskey07a27092006-10-18 19:08:31 +000052 static cl::opt<bool>
53 CombinerGlobalAA("combiner-global-alias-analysis", cl::Hidden,
54 cl::desc("Include global information in alias analysis"));
55
Jim Laskeybc588b82006-10-05 15:07:25 +000056//------------------------------ DAGCombiner ---------------------------------//
57
Jim Laskey71382342006-10-07 23:37:56 +000058 class VISIBILITY_HIDDEN DAGCombiner {
Nate Begeman1d4d4142005-09-01 00:19:25 +000059 SelectionDAG &DAG;
60 TargetLowering &TLI;
Nate Begeman4ebd8052005-09-01 23:24:04 +000061 bool AfterLegalize;
Nate Begeman1d4d4142005-09-01 00:19:25 +000062
63 // Worklist of all of the nodes that need to be simplified.
64 std::vector<SDNode*> WorkList;
65
Jim Laskeyc7c3f112006-10-16 20:52:31 +000066 // AA - Used for DAG load/store alias analysis.
67 AliasAnalysis &AA;
68
Nate Begeman1d4d4142005-09-01 00:19:25 +000069 /// AddUsersToWorkList - When an instruction is simplified, add all users of
70 /// the instruction to the work lists because they might get more simplified
71 /// now.
72 ///
73 void AddUsersToWorkList(SDNode *N) {
74 for (SDNode::use_iterator UI = N->use_begin(), UE = N->use_end();
Nate Begeman4ebd8052005-09-01 23:24:04 +000075 UI != UE; ++UI)
Jim Laskey6ff23e52006-10-04 16:53:27 +000076 AddToWorkList(*UI);
Nate Begeman1d4d4142005-09-01 00:19:25 +000077 }
78
79 /// removeFromWorkList - remove all instances of N from the worklist.
Chris Lattner5750df92006-03-01 04:03:14 +000080 ///
Nate Begeman1d4d4142005-09-01 00:19:25 +000081 void removeFromWorkList(SDNode *N) {
82 WorkList.erase(std::remove(WorkList.begin(), WorkList.end(), N),
83 WorkList.end());
84 }
85
Chris Lattner24664722006-03-01 04:53:38 +000086 public:
Jim Laskey6ff23e52006-10-04 16:53:27 +000087 /// AddToWorkList - Add to the work list making sure it's instance is at the
88 /// the back (next to be processed.)
Chris Lattner5750df92006-03-01 04:03:14 +000089 void AddToWorkList(SDNode *N) {
Jim Laskey6ff23e52006-10-04 16:53:27 +000090 removeFromWorkList(N);
Chris Lattner5750df92006-03-01 04:03:14 +000091 WorkList.push_back(N);
92 }
Jim Laskey6ff23e52006-10-04 16:53:27 +000093
Jim Laskey274062c2006-10-13 23:32:28 +000094 SDOperand CombineTo(SDNode *N, const SDOperand *To, unsigned NumTo,
95 bool AddTo = true) {
Chris Lattner3577e382006-08-11 17:56:38 +000096 assert(N->getNumValues() == NumTo && "Broken CombineTo call!");
Chris Lattner87514ca2005-10-10 22:31:19 +000097 ++NodesCombined;
Bill Wendling832171c2006-12-07 20:04:42 +000098 DOUT << "\nReplacing.1 "; DEBUG(N->dump());
99 DOUT << "\nWith: "; DEBUG(To[0].Val->dump(&DAG));
100 DOUT << " and " << NumTo-1 << " other values\n";
Chris Lattner01a22022005-10-10 22:04:48 +0000101 std::vector<SDNode*> NowDead;
Chris Lattner3577e382006-08-11 17:56:38 +0000102 DAG.ReplaceAllUsesWith(N, To, &NowDead);
Chris Lattner01a22022005-10-10 22:04:48 +0000103
Jim Laskey274062c2006-10-13 23:32:28 +0000104 if (AddTo) {
105 // Push the new nodes and any users onto the worklist
106 for (unsigned i = 0, e = NumTo; i != e; ++i) {
107 AddToWorkList(To[i].Val);
108 AddUsersToWorkList(To[i].Val);
109 }
Chris Lattner01a22022005-10-10 22:04:48 +0000110 }
111
Jim Laskey6ff23e52006-10-04 16:53:27 +0000112 // Nodes can be reintroduced into the worklist. Make sure we do not
113 // process a node that has been replaced.
Chris Lattner01a22022005-10-10 22:04:48 +0000114 removeFromWorkList(N);
115 for (unsigned i = 0, e = NowDead.size(); i != e; ++i)
116 removeFromWorkList(NowDead[i]);
117
118 // Finally, since the node is now dead, remove it from the graph.
119 DAG.DeleteNode(N);
120 return SDOperand(N, 0);
121 }
Nate Begeman368e18d2006-02-16 21:11:51 +0000122
Jim Laskey274062c2006-10-13 23:32:28 +0000123 SDOperand CombineTo(SDNode *N, SDOperand Res, bool AddTo = true) {
124 return CombineTo(N, &Res, 1, AddTo);
Chris Lattner24664722006-03-01 04:53:38 +0000125 }
126
Jim Laskey274062c2006-10-13 23:32:28 +0000127 SDOperand CombineTo(SDNode *N, SDOperand Res0, SDOperand Res1,
128 bool AddTo = true) {
Chris Lattner3577e382006-08-11 17:56:38 +0000129 SDOperand To[] = { Res0, Res1 };
Jim Laskey274062c2006-10-13 23:32:28 +0000130 return CombineTo(N, To, 2, AddTo);
Chris Lattner24664722006-03-01 04:53:38 +0000131 }
132 private:
133
Chris Lattner012f2412006-02-17 21:58:01 +0000134 /// SimplifyDemandedBits - Check the specified integer node value to see if
Chris Lattnerb2742f42006-03-01 19:55:35 +0000135 /// it can be simplified or if things it uses can be simplified by bit
Chris Lattner012f2412006-02-17 21:58:01 +0000136 /// propagation. If so, return true.
137 bool SimplifyDemandedBits(SDOperand Op) {
Nate Begeman368e18d2006-02-16 21:11:51 +0000138 TargetLowering::TargetLoweringOpt TLO(DAG);
139 uint64_t KnownZero, KnownOne;
Chris Lattner012f2412006-02-17 21:58:01 +0000140 uint64_t Demanded = MVT::getIntVTBitMask(Op.getValueType());
141 if (!TLI.SimplifyDemandedBits(Op, Demanded, KnownZero, KnownOne, TLO))
142 return false;
143
144 // Revisit the node.
Jim Laskey6ff23e52006-10-04 16:53:27 +0000145 AddToWorkList(Op.Val);
Chris Lattner012f2412006-02-17 21:58:01 +0000146
147 // Replace the old value with the new one.
148 ++NodesCombined;
Bill Wendling832171c2006-12-07 20:04:42 +0000149 DOUT << "\nReplacing.2 "; DEBUG(TLO.Old.Val->dump());
150 DOUT << "\nWith: "; DEBUG(TLO.New.Val->dump(&DAG));
151 DOUT << '\n';
Chris Lattner012f2412006-02-17 21:58:01 +0000152
153 std::vector<SDNode*> NowDead;
154 DAG.ReplaceAllUsesOfValueWith(TLO.Old, TLO.New, NowDead);
155
Chris Lattner7d20d392006-02-20 06:51:04 +0000156 // Push the new node and any (possibly new) users onto the worklist.
Jim Laskey6ff23e52006-10-04 16:53:27 +0000157 AddToWorkList(TLO.New.Val);
Chris Lattner012f2412006-02-17 21:58:01 +0000158 AddUsersToWorkList(TLO.New.Val);
159
160 // Nodes can end up on the worklist more than once. Make sure we do
161 // not process a node that has been replaced.
Chris Lattner012f2412006-02-17 21:58:01 +0000162 for (unsigned i = 0, e = NowDead.size(); i != e; ++i)
163 removeFromWorkList(NowDead[i]);
164
Chris Lattner7d20d392006-02-20 06:51:04 +0000165 // Finally, if the node is now dead, remove it from the graph. The node
166 // may not be dead if the replacement process recursively simplified to
167 // something else needing this node.
168 if (TLO.Old.Val->use_empty()) {
169 removeFromWorkList(TLO.Old.Val);
170 DAG.DeleteNode(TLO.Old.Val);
171 }
Chris Lattner012f2412006-02-17 21:58:01 +0000172 return true;
Nate Begeman368e18d2006-02-16 21:11:51 +0000173 }
Chris Lattner87514ca2005-10-10 22:31:19 +0000174
Chris Lattner448f2192006-11-11 00:39:41 +0000175 bool CombineToPreIndexedLoadStore(SDNode *N);
176 bool CombineToPostIndexedLoadStore(SDNode *N);
177
178
Nate Begeman1d4d4142005-09-01 00:19:25 +0000179 /// visit - call the node-specific routine that knows how to fold each
180 /// particular type of node.
Nate Begeman83e75ec2005-09-06 04:43:02 +0000181 SDOperand visit(SDNode *N);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000182
183 // Visitation implementation - Implement dag node combining for different
184 // node types. The semantics are as follows:
185 // Return Value:
Nate Begeman2300f552005-09-07 00:15:36 +0000186 // SDOperand.Val == 0 - No change was made
Chris Lattner01a22022005-10-10 22:04:48 +0000187 // SDOperand.Val == N - N was replaced, is dead, and is already handled.
Nate Begeman2300f552005-09-07 00:15:36 +0000188 // otherwise - N should be replaced by the returned Operand.
Nate Begeman1d4d4142005-09-01 00:19:25 +0000189 //
Nate Begeman83e75ec2005-09-06 04:43:02 +0000190 SDOperand visitTokenFactor(SDNode *N);
191 SDOperand visitADD(SDNode *N);
192 SDOperand visitSUB(SDNode *N);
193 SDOperand visitMUL(SDNode *N);
194 SDOperand visitSDIV(SDNode *N);
195 SDOperand visitUDIV(SDNode *N);
196 SDOperand visitSREM(SDNode *N);
197 SDOperand visitUREM(SDNode *N);
198 SDOperand visitMULHU(SDNode *N);
199 SDOperand visitMULHS(SDNode *N);
200 SDOperand visitAND(SDNode *N);
201 SDOperand visitOR(SDNode *N);
202 SDOperand visitXOR(SDNode *N);
Chris Lattneredab1b92006-04-02 03:25:57 +0000203 SDOperand visitVBinOp(SDNode *N, ISD::NodeType IntOp, ISD::NodeType FPOp);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000204 SDOperand visitSHL(SDNode *N);
205 SDOperand visitSRA(SDNode *N);
206 SDOperand visitSRL(SDNode *N);
207 SDOperand visitCTLZ(SDNode *N);
208 SDOperand visitCTTZ(SDNode *N);
209 SDOperand visitCTPOP(SDNode *N);
Nate Begeman452d7be2005-09-16 00:54:12 +0000210 SDOperand visitSELECT(SDNode *N);
211 SDOperand visitSELECT_CC(SDNode *N);
212 SDOperand visitSETCC(SDNode *N);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000213 SDOperand visitSIGN_EXTEND(SDNode *N);
214 SDOperand visitZERO_EXTEND(SDNode *N);
Chris Lattner5ffc0662006-05-05 05:58:59 +0000215 SDOperand visitANY_EXTEND(SDNode *N);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000216 SDOperand visitSIGN_EXTEND_INREG(SDNode *N);
217 SDOperand visitTRUNCATE(SDNode *N);
Chris Lattner94683772005-12-23 05:30:37 +0000218 SDOperand visitBIT_CONVERT(SDNode *N);
Chris Lattner6258fb22006-04-02 02:53:43 +0000219 SDOperand visitVBIT_CONVERT(SDNode *N);
Chris Lattner01b3d732005-09-28 22:28:18 +0000220 SDOperand visitFADD(SDNode *N);
221 SDOperand visitFSUB(SDNode *N);
222 SDOperand visitFMUL(SDNode *N);
223 SDOperand visitFDIV(SDNode *N);
224 SDOperand visitFREM(SDNode *N);
Chris Lattner12d83032006-03-05 05:30:57 +0000225 SDOperand visitFCOPYSIGN(SDNode *N);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000226 SDOperand visitSINT_TO_FP(SDNode *N);
227 SDOperand visitUINT_TO_FP(SDNode *N);
228 SDOperand visitFP_TO_SINT(SDNode *N);
229 SDOperand visitFP_TO_UINT(SDNode *N);
230 SDOperand visitFP_ROUND(SDNode *N);
231 SDOperand visitFP_ROUND_INREG(SDNode *N);
232 SDOperand visitFP_EXTEND(SDNode *N);
233 SDOperand visitFNEG(SDNode *N);
234 SDOperand visitFABS(SDNode *N);
Nate Begeman452d7be2005-09-16 00:54:12 +0000235 SDOperand visitBRCOND(SDNode *N);
Nate Begeman44728a72005-09-19 22:34:01 +0000236 SDOperand visitBR_CC(SDNode *N);
Chris Lattner01a22022005-10-10 22:04:48 +0000237 SDOperand visitLOAD(SDNode *N);
Chris Lattner87514ca2005-10-10 22:31:19 +0000238 SDOperand visitSTORE(SDNode *N);
Chris Lattnerca242442006-03-19 01:27:56 +0000239 SDOperand visitINSERT_VECTOR_ELT(SDNode *N);
240 SDOperand visitVINSERT_VECTOR_ELT(SDNode *N);
Chris Lattnerd7648c82006-03-28 20:28:38 +0000241 SDOperand visitVBUILD_VECTOR(SDNode *N);
Chris Lattner66445d32006-03-28 22:11:53 +0000242 SDOperand visitVECTOR_SHUFFLE(SDNode *N);
Chris Lattnerf1d0c622006-03-31 22:16:43 +0000243 SDOperand visitVVECTOR_SHUFFLE(SDNode *N);
Chris Lattner01a22022005-10-10 22:04:48 +0000244
Evan Cheng44f1f092006-04-20 08:56:16 +0000245 SDOperand XformToShuffleWithZero(SDNode *N);
Nate Begemancd4d58c2006-02-03 06:46:56 +0000246 SDOperand ReassociateOps(unsigned Opc, SDOperand LHS, SDOperand RHS);
247
Chris Lattner40c62d52005-10-18 06:04:22 +0000248 bool SimplifySelectOps(SDNode *SELECT, SDOperand LHS, SDOperand RHS);
Chris Lattner35e5c142006-05-05 05:51:50 +0000249 SDOperand SimplifyBinOpWithSameOpcodeHands(SDNode *N);
Nate Begeman44728a72005-09-19 22:34:01 +0000250 SDOperand SimplifySelect(SDOperand N0, SDOperand N1, SDOperand N2);
251 SDOperand SimplifySelectCC(SDOperand N0, SDOperand N1, SDOperand N2,
252 SDOperand N3, ISD::CondCode CC);
Nate Begeman452d7be2005-09-16 00:54:12 +0000253 SDOperand SimplifySetCC(MVT::ValueType VT, SDOperand N0, SDOperand N1,
Nate Begemane17daeb2005-10-05 21:43:42 +0000254 ISD::CondCode Cond, bool foldBooleans = true);
Chris Lattner6258fb22006-04-02 02:53:43 +0000255 SDOperand ConstantFoldVBIT_CONVERTofVBUILD_VECTOR(SDNode *, MVT::ValueType);
Nate Begeman69575232005-10-20 02:15:44 +0000256 SDOperand BuildSDIV(SDNode *N);
Chris Lattner516b9622006-09-14 20:50:57 +0000257 SDOperand BuildUDIV(SDNode *N);
258 SDNode *MatchRotate(SDOperand LHS, SDOperand RHS);
Jim Laskey279f0532006-09-25 16:29:54 +0000259
Jim Laskey6ff23e52006-10-04 16:53:27 +0000260 /// GatherAllAliases - Walk up chain skipping non-aliasing memory nodes,
261 /// looking for aliasing nodes and adding them to the Aliases vector.
Jim Laskeybc588b82006-10-05 15:07:25 +0000262 void GatherAllAliases(SDNode *N, SDOperand OriginalChain,
Jim Laskey6ff23e52006-10-04 16:53:27 +0000263 SmallVector<SDOperand, 8> &Aliases);
264
Jim Laskey096c22e2006-10-18 12:29:57 +0000265 /// isAlias - Return true if there is any possibility that the two addresses
266 /// overlap.
267 bool isAlias(SDOperand Ptr1, int64_t Size1,
268 const Value *SrcValue1, int SrcValueOffset1,
269 SDOperand Ptr2, int64_t Size2,
Jeff Cohend41b30d2006-11-05 19:31:28 +0000270 const Value *SrcValue2, int SrcValueOffset2);
Jim Laskey096c22e2006-10-18 12:29:57 +0000271
Jim Laskey7ca56af2006-10-11 13:47:09 +0000272 /// FindAliasInfo - Extracts the relevant alias information from the memory
273 /// node. Returns true if the operand was a load.
274 bool FindAliasInfo(SDNode *N,
Jim Laskey096c22e2006-10-18 12:29:57 +0000275 SDOperand &Ptr, int64_t &Size,
276 const Value *&SrcValue, int &SrcValueOffset);
Jim Laskey7ca56af2006-10-11 13:47:09 +0000277
Jim Laskey279f0532006-09-25 16:29:54 +0000278 /// FindBetterChain - Walk up chain skipping non-aliasing memory nodes,
Jim Laskey6ff23e52006-10-04 16:53:27 +0000279 /// looking for a better chain (aliasing node.)
Jim Laskey279f0532006-09-25 16:29:54 +0000280 SDOperand FindBetterChain(SDNode *N, SDOperand Chain);
281
Nate Begeman1d4d4142005-09-01 00:19:25 +0000282public:
Jim Laskeyc7c3f112006-10-16 20:52:31 +0000283 DAGCombiner(SelectionDAG &D, AliasAnalysis &A)
284 : DAG(D),
285 TLI(D.getTargetLoweringInfo()),
286 AfterLegalize(false),
287 AA(A) {}
Nate Begeman1d4d4142005-09-01 00:19:25 +0000288
289 /// Run - runs the dag combiner on all nodes in the work list
Nate Begeman4ebd8052005-09-01 23:24:04 +0000290 void Run(bool RunningAfterLegalize);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000291 };
292}
293
Chris Lattner24664722006-03-01 04:53:38 +0000294//===----------------------------------------------------------------------===//
295// TargetLowering::DAGCombinerInfo implementation
296//===----------------------------------------------------------------------===//
297
298void TargetLowering::DAGCombinerInfo::AddToWorklist(SDNode *N) {
299 ((DAGCombiner*)DC)->AddToWorkList(N);
300}
301
302SDOperand TargetLowering::DAGCombinerInfo::
303CombineTo(SDNode *N, const std::vector<SDOperand> &To) {
Chris Lattner3577e382006-08-11 17:56:38 +0000304 return ((DAGCombiner*)DC)->CombineTo(N, &To[0], To.size());
Chris Lattner24664722006-03-01 04:53:38 +0000305}
306
307SDOperand TargetLowering::DAGCombinerInfo::
308CombineTo(SDNode *N, SDOperand Res) {
309 return ((DAGCombiner*)DC)->CombineTo(N, Res);
310}
311
312
313SDOperand TargetLowering::DAGCombinerInfo::
314CombineTo(SDNode *N, SDOperand Res0, SDOperand Res1) {
315 return ((DAGCombiner*)DC)->CombineTo(N, Res0, Res1);
316}
317
318
319
320
321//===----------------------------------------------------------------------===//
322
323
Nate Begeman4ebd8052005-09-01 23:24:04 +0000324// isSetCCEquivalent - Return true if this node is a setcc, or is a select_cc
325// that selects between the values 1 and 0, making it equivalent to a setcc.
Nate Begeman646d7e22005-09-02 21:18:40 +0000326// Also, set the incoming LHS, RHS, and CC references to the appropriate
327// nodes based on the type of node we are checking. This simplifies life a
328// bit for the callers.
329static bool isSetCCEquivalent(SDOperand N, SDOperand &LHS, SDOperand &RHS,
330 SDOperand &CC) {
331 if (N.getOpcode() == ISD::SETCC) {
332 LHS = N.getOperand(0);
333 RHS = N.getOperand(1);
334 CC = N.getOperand(2);
Nate Begeman4ebd8052005-09-01 23:24:04 +0000335 return true;
Nate Begeman646d7e22005-09-02 21:18:40 +0000336 }
Nate Begeman1d4d4142005-09-01 00:19:25 +0000337 if (N.getOpcode() == ISD::SELECT_CC &&
338 N.getOperand(2).getOpcode() == ISD::Constant &&
339 N.getOperand(3).getOpcode() == ISD::Constant &&
340 cast<ConstantSDNode>(N.getOperand(2))->getValue() == 1 &&
Nate Begeman646d7e22005-09-02 21:18:40 +0000341 cast<ConstantSDNode>(N.getOperand(3))->isNullValue()) {
342 LHS = N.getOperand(0);
343 RHS = N.getOperand(1);
344 CC = N.getOperand(4);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000345 return true;
Nate Begeman646d7e22005-09-02 21:18:40 +0000346 }
Nate Begeman1d4d4142005-09-01 00:19:25 +0000347 return false;
348}
349
Nate Begeman99801192005-09-07 23:25:52 +0000350// isOneUseSetCC - Return true if this is a SetCC-equivalent operation with only
351// one use. If this is true, it allows the users to invert the operation for
352// free when it is profitable to do so.
353static bool isOneUseSetCC(SDOperand N) {
Nate Begeman646d7e22005-09-02 21:18:40 +0000354 SDOperand N0, N1, N2;
Nate Begeman646d7e22005-09-02 21:18:40 +0000355 if (isSetCCEquivalent(N, N0, N1, N2) && N.Val->hasOneUse())
Nate Begeman4ebd8052005-09-01 23:24:04 +0000356 return true;
357 return false;
358}
359
Nate Begemancd4d58c2006-02-03 06:46:56 +0000360SDOperand DAGCombiner::ReassociateOps(unsigned Opc, SDOperand N0, SDOperand N1){
361 MVT::ValueType VT = N0.getValueType();
362 // reassoc. (op (op x, c1), y) -> (op (op x, y), c1) iff x+c1 has one use
363 // reassoc. (op (op x, c1), c2) -> (op x, (op c1, c2))
364 if (N0.getOpcode() == Opc && isa<ConstantSDNode>(N0.getOperand(1))) {
365 if (isa<ConstantSDNode>(N1)) {
366 SDOperand OpNode = DAG.getNode(Opc, VT, N0.getOperand(1), N1);
Chris Lattner5750df92006-03-01 04:03:14 +0000367 AddToWorkList(OpNode.Val);
Nate Begemancd4d58c2006-02-03 06:46:56 +0000368 return DAG.getNode(Opc, VT, OpNode, N0.getOperand(0));
369 } else if (N0.hasOneUse()) {
370 SDOperand OpNode = DAG.getNode(Opc, VT, N0.getOperand(0), N1);
Chris Lattner5750df92006-03-01 04:03:14 +0000371 AddToWorkList(OpNode.Val);
Nate Begemancd4d58c2006-02-03 06:46:56 +0000372 return DAG.getNode(Opc, VT, OpNode, N0.getOperand(1));
373 }
374 }
375 // reassoc. (op y, (op x, c1)) -> (op (op x, y), c1) iff x+c1 has one use
376 // reassoc. (op c2, (op x, c1)) -> (op x, (op c1, c2))
377 if (N1.getOpcode() == Opc && isa<ConstantSDNode>(N1.getOperand(1))) {
378 if (isa<ConstantSDNode>(N0)) {
379 SDOperand OpNode = DAG.getNode(Opc, VT, N1.getOperand(1), N0);
Chris Lattner5750df92006-03-01 04:03:14 +0000380 AddToWorkList(OpNode.Val);
Nate Begemancd4d58c2006-02-03 06:46:56 +0000381 return DAG.getNode(Opc, VT, OpNode, N1.getOperand(0));
382 } else if (N1.hasOneUse()) {
383 SDOperand OpNode = DAG.getNode(Opc, VT, N1.getOperand(0), N0);
Chris Lattner5750df92006-03-01 04:03:14 +0000384 AddToWorkList(OpNode.Val);
Nate Begemancd4d58c2006-02-03 06:46:56 +0000385 return DAG.getNode(Opc, VT, OpNode, N1.getOperand(1));
386 }
387 }
388 return SDOperand();
389}
390
Nate Begeman4ebd8052005-09-01 23:24:04 +0000391void DAGCombiner::Run(bool RunningAfterLegalize) {
392 // set the instance variable, so that the various visit routines may use it.
393 AfterLegalize = RunningAfterLegalize;
394
Nate Begeman646d7e22005-09-02 21:18:40 +0000395 // Add all the dag nodes to the worklist.
Chris Lattnerde202b32005-11-09 23:47:37 +0000396 for (SelectionDAG::allnodes_iterator I = DAG.allnodes_begin(),
397 E = DAG.allnodes_end(); I != E; ++I)
398 WorkList.push_back(I);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000399
Chris Lattner95038592005-10-05 06:35:28 +0000400 // Create a dummy node (which is not added to allnodes), that adds a reference
401 // to the root node, preventing it from being deleted, and tracking any
402 // changes of the root.
403 HandleSDNode Dummy(DAG.getRoot());
404
Jim Laskey26f7fa72006-10-17 19:33:52 +0000405 // The root of the dag may dangle to deleted nodes until the dag combiner is
406 // done. Set it to null to avoid confusion.
407 DAG.setRoot(SDOperand());
Chris Lattner24664722006-03-01 04:53:38 +0000408
409 /// DagCombineInfo - Expose the DAG combiner to the target combiner impls.
410 TargetLowering::DAGCombinerInfo
411 DagCombineInfo(DAG, !RunningAfterLegalize, this);
Jim Laskey6ff23e52006-10-04 16:53:27 +0000412
Nate Begeman1d4d4142005-09-01 00:19:25 +0000413 // while the worklist isn't empty, inspect the node on the end of it and
414 // try and combine it.
415 while (!WorkList.empty()) {
416 SDNode *N = WorkList.back();
417 WorkList.pop_back();
418
419 // If N has no uses, it is dead. Make sure to revisit all N's operands once
Chris Lattner95038592005-10-05 06:35:28 +0000420 // N is deleted from the DAG, since they too may now be dead or may have a
421 // reduced number of uses, allowing other xforms.
422 if (N->use_empty() && N != &Dummy) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000423 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
Jim Laskey6ff23e52006-10-04 16:53:27 +0000424 AddToWorkList(N->getOperand(i).Val);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000425
Chris Lattner95038592005-10-05 06:35:28 +0000426 DAG.DeleteNode(N);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000427 continue;
428 }
429
Nate Begeman83e75ec2005-09-06 04:43:02 +0000430 SDOperand RV = visit(N);
Chris Lattner24664722006-03-01 04:53:38 +0000431
432 // If nothing happened, try a target-specific DAG combine.
433 if (RV.Val == 0) {
Chris Lattner729c6d12006-05-27 00:43:02 +0000434 assert(N->getOpcode() != ISD::DELETED_NODE &&
435 "Node was deleted but visit returned NULL!");
Chris Lattner24664722006-03-01 04:53:38 +0000436 if (N->getOpcode() >= ISD::BUILTIN_OP_END ||
437 TLI.hasTargetDAGCombine((ISD::NodeType)N->getOpcode()))
438 RV = TLI.PerformDAGCombine(N, DagCombineInfo);
439 }
440
Nate Begeman83e75ec2005-09-06 04:43:02 +0000441 if (RV.Val) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000442 ++NodesCombined;
Nate Begeman646d7e22005-09-02 21:18:40 +0000443 // If we get back the same node we passed in, rather than a new node or
444 // zero, we know that the node must have defined multiple values and
445 // CombineTo was used. Since CombineTo takes care of the worklist
446 // mechanics for us, we have no work to do in this case.
Nate Begeman83e75ec2005-09-06 04:43:02 +0000447 if (RV.Val != N) {
Chris Lattner729c6d12006-05-27 00:43:02 +0000448 assert(N->getOpcode() != ISD::DELETED_NODE &&
449 RV.Val->getOpcode() != ISD::DELETED_NODE &&
450 "Node was deleted but visit returned new node!");
451
Bill Wendling832171c2006-12-07 20:04:42 +0000452 DOUT << "\nReplacing.3 "; DEBUG(N->dump());
453 DOUT << "\nWith: "; DEBUG(RV.Val->dump(&DAG));
454 DOUT << '\n';
Chris Lattner01a22022005-10-10 22:04:48 +0000455 std::vector<SDNode*> NowDead;
Evan Cheng2adffa12006-09-21 19:04:05 +0000456 if (N->getNumValues() == RV.Val->getNumValues())
457 DAG.ReplaceAllUsesWith(N, RV.Val, &NowDead);
458 else {
459 assert(N->getValueType(0) == RV.getValueType() && "Type mismatch");
460 SDOperand OpV = RV;
461 DAG.ReplaceAllUsesWith(N, &OpV, &NowDead);
462 }
Nate Begeman646d7e22005-09-02 21:18:40 +0000463
464 // Push the new node and any users onto the worklist
Jim Laskey6ff23e52006-10-04 16:53:27 +0000465 AddToWorkList(RV.Val);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000466 AddUsersToWorkList(RV.Val);
Nate Begeman646d7e22005-09-02 21:18:40 +0000467
Jim Laskey6ff23e52006-10-04 16:53:27 +0000468 // Nodes can be reintroduced into the worklist. Make sure we do not
469 // process a node that has been replaced.
Nate Begeman646d7e22005-09-02 21:18:40 +0000470 removeFromWorkList(N);
Chris Lattner01a22022005-10-10 22:04:48 +0000471 for (unsigned i = 0, e = NowDead.size(); i != e; ++i)
472 removeFromWorkList(NowDead[i]);
Chris Lattner5c46f742005-10-05 06:11:08 +0000473
474 // Finally, since the node is now dead, remove it from the graph.
475 DAG.DeleteNode(N);
Nate Begeman646d7e22005-09-02 21:18:40 +0000476 }
Nate Begeman1d4d4142005-09-01 00:19:25 +0000477 }
478 }
Chris Lattner95038592005-10-05 06:35:28 +0000479
480 // If the root changed (e.g. it was a dead load, update the root).
481 DAG.setRoot(Dummy.getValue());
Nate Begeman1d4d4142005-09-01 00:19:25 +0000482}
483
Nate Begeman83e75ec2005-09-06 04:43:02 +0000484SDOperand DAGCombiner::visit(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000485 switch(N->getOpcode()) {
486 default: break;
Nate Begeman4942a962005-09-01 00:33:32 +0000487 case ISD::TokenFactor: return visitTokenFactor(N);
Nate Begeman646d7e22005-09-02 21:18:40 +0000488 case ISD::ADD: return visitADD(N);
489 case ISD::SUB: return visitSUB(N);
490 case ISD::MUL: return visitMUL(N);
491 case ISD::SDIV: return visitSDIV(N);
492 case ISD::UDIV: return visitUDIV(N);
493 case ISD::SREM: return visitSREM(N);
494 case ISD::UREM: return visitUREM(N);
495 case ISD::MULHU: return visitMULHU(N);
496 case ISD::MULHS: return visitMULHS(N);
497 case ISD::AND: return visitAND(N);
498 case ISD::OR: return visitOR(N);
499 case ISD::XOR: return visitXOR(N);
500 case ISD::SHL: return visitSHL(N);
501 case ISD::SRA: return visitSRA(N);
502 case ISD::SRL: return visitSRL(N);
503 case ISD::CTLZ: return visitCTLZ(N);
504 case ISD::CTTZ: return visitCTTZ(N);
505 case ISD::CTPOP: return visitCTPOP(N);
Nate Begeman452d7be2005-09-16 00:54:12 +0000506 case ISD::SELECT: return visitSELECT(N);
507 case ISD::SELECT_CC: return visitSELECT_CC(N);
508 case ISD::SETCC: return visitSETCC(N);
Nate Begeman646d7e22005-09-02 21:18:40 +0000509 case ISD::SIGN_EXTEND: return visitSIGN_EXTEND(N);
510 case ISD::ZERO_EXTEND: return visitZERO_EXTEND(N);
Chris Lattner5ffc0662006-05-05 05:58:59 +0000511 case ISD::ANY_EXTEND: return visitANY_EXTEND(N);
Nate Begeman646d7e22005-09-02 21:18:40 +0000512 case ISD::SIGN_EXTEND_INREG: return visitSIGN_EXTEND_INREG(N);
513 case ISD::TRUNCATE: return visitTRUNCATE(N);
Chris Lattner94683772005-12-23 05:30:37 +0000514 case ISD::BIT_CONVERT: return visitBIT_CONVERT(N);
Chris Lattner6258fb22006-04-02 02:53:43 +0000515 case ISD::VBIT_CONVERT: return visitVBIT_CONVERT(N);
Chris Lattner01b3d732005-09-28 22:28:18 +0000516 case ISD::FADD: return visitFADD(N);
517 case ISD::FSUB: return visitFSUB(N);
518 case ISD::FMUL: return visitFMUL(N);
519 case ISD::FDIV: return visitFDIV(N);
520 case ISD::FREM: return visitFREM(N);
Chris Lattner12d83032006-03-05 05:30:57 +0000521 case ISD::FCOPYSIGN: return visitFCOPYSIGN(N);
Nate Begeman646d7e22005-09-02 21:18:40 +0000522 case ISD::SINT_TO_FP: return visitSINT_TO_FP(N);
523 case ISD::UINT_TO_FP: return visitUINT_TO_FP(N);
524 case ISD::FP_TO_SINT: return visitFP_TO_SINT(N);
525 case ISD::FP_TO_UINT: return visitFP_TO_UINT(N);
526 case ISD::FP_ROUND: return visitFP_ROUND(N);
527 case ISD::FP_ROUND_INREG: return visitFP_ROUND_INREG(N);
528 case ISD::FP_EXTEND: return visitFP_EXTEND(N);
529 case ISD::FNEG: return visitFNEG(N);
530 case ISD::FABS: return visitFABS(N);
Nate Begeman44728a72005-09-19 22:34:01 +0000531 case ISD::BRCOND: return visitBRCOND(N);
Nate Begeman44728a72005-09-19 22:34:01 +0000532 case ISD::BR_CC: return visitBR_CC(N);
Chris Lattner01a22022005-10-10 22:04:48 +0000533 case ISD::LOAD: return visitLOAD(N);
Chris Lattner87514ca2005-10-10 22:31:19 +0000534 case ISD::STORE: return visitSTORE(N);
Chris Lattnerca242442006-03-19 01:27:56 +0000535 case ISD::INSERT_VECTOR_ELT: return visitINSERT_VECTOR_ELT(N);
536 case ISD::VINSERT_VECTOR_ELT: return visitVINSERT_VECTOR_ELT(N);
Chris Lattnerd7648c82006-03-28 20:28:38 +0000537 case ISD::VBUILD_VECTOR: return visitVBUILD_VECTOR(N);
Chris Lattner66445d32006-03-28 22:11:53 +0000538 case ISD::VECTOR_SHUFFLE: return visitVECTOR_SHUFFLE(N);
Chris Lattnerf1d0c622006-03-31 22:16:43 +0000539 case ISD::VVECTOR_SHUFFLE: return visitVVECTOR_SHUFFLE(N);
Chris Lattneredab1b92006-04-02 03:25:57 +0000540 case ISD::VADD: return visitVBinOp(N, ISD::ADD , ISD::FADD);
541 case ISD::VSUB: return visitVBinOp(N, ISD::SUB , ISD::FSUB);
542 case ISD::VMUL: return visitVBinOp(N, ISD::MUL , ISD::FMUL);
543 case ISD::VSDIV: return visitVBinOp(N, ISD::SDIV, ISD::FDIV);
544 case ISD::VUDIV: return visitVBinOp(N, ISD::UDIV, ISD::UDIV);
545 case ISD::VAND: return visitVBinOp(N, ISD::AND , ISD::AND);
546 case ISD::VOR: return visitVBinOp(N, ISD::OR , ISD::OR);
547 case ISD::VXOR: return visitVBinOp(N, ISD::XOR , ISD::XOR);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000548 }
Nate Begeman83e75ec2005-09-06 04:43:02 +0000549 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000550}
551
Chris Lattner6270f682006-10-08 22:57:01 +0000552/// getInputChainForNode - Given a node, return its input chain if it has one,
553/// otherwise return a null sd operand.
554static SDOperand getInputChainForNode(SDNode *N) {
555 if (unsigned NumOps = N->getNumOperands()) {
556 if (N->getOperand(0).getValueType() == MVT::Other)
557 return N->getOperand(0);
558 else if (N->getOperand(NumOps-1).getValueType() == MVT::Other)
559 return N->getOperand(NumOps-1);
560 for (unsigned i = 1; i < NumOps-1; ++i)
561 if (N->getOperand(i).getValueType() == MVT::Other)
562 return N->getOperand(i);
563 }
564 return SDOperand(0, 0);
565}
566
Nate Begeman83e75ec2005-09-06 04:43:02 +0000567SDOperand DAGCombiner::visitTokenFactor(SDNode *N) {
Chris Lattner6270f682006-10-08 22:57:01 +0000568 // If N has two operands, where one has an input chain equal to the other,
569 // the 'other' chain is redundant.
570 if (N->getNumOperands() == 2) {
571 if (getInputChainForNode(N->getOperand(0).Val) == N->getOperand(1))
572 return N->getOperand(0);
573 if (getInputChainForNode(N->getOperand(1).Val) == N->getOperand(0))
574 return N->getOperand(1);
575 }
576
577
Jim Laskey6ff23e52006-10-04 16:53:27 +0000578 SmallVector<SDNode *, 8> TFs; // List of token factors to visit.
Jim Laskey279f0532006-09-25 16:29:54 +0000579 SmallVector<SDOperand, 8> Ops; // Ops for replacing token factor.
Jim Laskey6ff23e52006-10-04 16:53:27 +0000580 bool Changed = false; // If we should replace this token factor.
Jim Laskey6ff23e52006-10-04 16:53:27 +0000581
582 // Start out with this token factor.
Jim Laskey279f0532006-09-25 16:29:54 +0000583 TFs.push_back(N);
Jim Laskey279f0532006-09-25 16:29:54 +0000584
Jim Laskey71382342006-10-07 23:37:56 +0000585 // Iterate through token factors. The TFs grows when new token factors are
Jim Laskeybc588b82006-10-05 15:07:25 +0000586 // encountered.
587 for (unsigned i = 0; i < TFs.size(); ++i) {
588 SDNode *TF = TFs[i];
589
Jim Laskey6ff23e52006-10-04 16:53:27 +0000590 // Check each of the operands.
591 for (unsigned i = 0, ie = TF->getNumOperands(); i != ie; ++i) {
592 SDOperand Op = TF->getOperand(i);
Jim Laskey279f0532006-09-25 16:29:54 +0000593
Jim Laskey6ff23e52006-10-04 16:53:27 +0000594 switch (Op.getOpcode()) {
595 case ISD::EntryToken:
Jim Laskeybc588b82006-10-05 15:07:25 +0000596 // Entry tokens don't need to be added to the list. They are
597 // rededundant.
598 Changed = true;
Jim Laskey6ff23e52006-10-04 16:53:27 +0000599 break;
Jim Laskey279f0532006-09-25 16:29:54 +0000600
Jim Laskey6ff23e52006-10-04 16:53:27 +0000601 case ISD::TokenFactor:
Jim Laskeybc588b82006-10-05 15:07:25 +0000602 if ((CombinerAA || Op.hasOneUse()) &&
603 std::find(TFs.begin(), TFs.end(), Op.Val) == TFs.end()) {
Jim Laskey6ff23e52006-10-04 16:53:27 +0000604 // Queue up for processing.
605 TFs.push_back(Op.Val);
606 // Clean up in case the token factor is removed.
607 AddToWorkList(Op.Val);
608 Changed = true;
609 break;
Jim Laskey279f0532006-09-25 16:29:54 +0000610 }
Jim Laskey6ff23e52006-10-04 16:53:27 +0000611 // Fall thru
612
613 default:
Jim Laskeybc588b82006-10-05 15:07:25 +0000614 // Only add if not there prior.
615 if (std::find(Ops.begin(), Ops.end(), Op) == Ops.end())
616 Ops.push_back(Op);
Jim Laskey6ff23e52006-10-04 16:53:27 +0000617 break;
Jim Laskey279f0532006-09-25 16:29:54 +0000618 }
619 }
Jim Laskey6ff23e52006-10-04 16:53:27 +0000620 }
621
622 SDOperand Result;
623
624 // If we've change things around then replace token factor.
625 if (Changed) {
626 if (Ops.size() == 0) {
627 // The entry token is the only possible outcome.
628 Result = DAG.getEntryNode();
629 } else {
630 // New and improved token factor.
631 Result = DAG.getNode(ISD::TokenFactor, MVT::Other, &Ops[0], Ops.size());
Nate Begemanded49632005-10-13 03:11:28 +0000632 }
Jim Laskey274062c2006-10-13 23:32:28 +0000633
634 // Don't add users to work list.
635 return CombineTo(N, Result, false);
Nate Begemanded49632005-10-13 03:11:28 +0000636 }
Jim Laskey279f0532006-09-25 16:29:54 +0000637
Jim Laskey6ff23e52006-10-04 16:53:27 +0000638 return Result;
Nate Begeman1d4d4142005-09-01 00:19:25 +0000639}
640
Nate Begeman83e75ec2005-09-06 04:43:02 +0000641SDOperand DAGCombiner::visitADD(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000642 SDOperand N0 = N->getOperand(0);
643 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000644 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
645 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begemanf89d78d2005-09-07 16:09:19 +0000646 MVT::ValueType VT = N0.getValueType();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000647
648 // fold (add c1, c2) -> c1+c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000649 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +0000650 return DAG.getNode(ISD::ADD, VT, N0, N1);
Nate Begeman99801192005-09-07 23:25:52 +0000651 // canonicalize constant to RHS
Nate Begemana0e221d2005-10-18 00:28:13 +0000652 if (N0C && !N1C)
653 return DAG.getNode(ISD::ADD, VT, N1, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000654 // fold (add x, 0) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +0000655 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +0000656 return N0;
Chris Lattner4aafb4f2006-01-12 20:22:43 +0000657 // fold ((c1-A)+c2) -> (c1+c2)-A
658 if (N1C && N0.getOpcode() == ISD::SUB)
659 if (ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0.getOperand(0)))
660 return DAG.getNode(ISD::SUB, VT,
661 DAG.getConstant(N1C->getValue()+N0C->getValue(), VT),
662 N0.getOperand(1));
Nate Begemancd4d58c2006-02-03 06:46:56 +0000663 // reassociate add
664 SDOperand RADD = ReassociateOps(ISD::ADD, N0, N1);
665 if (RADD.Val != 0)
666 return RADD;
Nate Begeman1d4d4142005-09-01 00:19:25 +0000667 // fold ((0-A) + B) -> B-A
668 if (N0.getOpcode() == ISD::SUB && isa<ConstantSDNode>(N0.getOperand(0)) &&
669 cast<ConstantSDNode>(N0.getOperand(0))->isNullValue())
Nate Begemanf89d78d2005-09-07 16:09:19 +0000670 return DAG.getNode(ISD::SUB, VT, N1, N0.getOperand(1));
Nate Begeman1d4d4142005-09-01 00:19:25 +0000671 // fold (A + (0-B)) -> A-B
672 if (N1.getOpcode() == ISD::SUB && isa<ConstantSDNode>(N1.getOperand(0)) &&
673 cast<ConstantSDNode>(N1.getOperand(0))->isNullValue())
Nate Begemanf89d78d2005-09-07 16:09:19 +0000674 return DAG.getNode(ISD::SUB, VT, N0, N1.getOperand(1));
Chris Lattner01b3d732005-09-28 22:28:18 +0000675 // fold (A+(B-A)) -> B
676 if (N1.getOpcode() == ISD::SUB && N0 == N1.getOperand(1))
Nate Begeman83e75ec2005-09-06 04:43:02 +0000677 return N1.getOperand(0);
Chris Lattner947c2892006-03-13 06:51:27 +0000678
Evan Cheng860771d2006-03-01 01:09:54 +0000679 if (!MVT::isVector(VT) && SimplifyDemandedBits(SDOperand(N, 0)))
Chris Lattneref027f92006-04-21 15:32:26 +0000680 return SDOperand(N, 0);
Chris Lattner947c2892006-03-13 06:51:27 +0000681
682 // fold (a+b) -> (a|b) iff a and b share no bits.
683 if (MVT::isInteger(VT) && !MVT::isVector(VT)) {
684 uint64_t LHSZero, LHSOne;
685 uint64_t RHSZero, RHSOne;
686 uint64_t Mask = MVT::getIntVTBitMask(VT);
687 TLI.ComputeMaskedBits(N0, Mask, LHSZero, LHSOne);
688 if (LHSZero) {
689 TLI.ComputeMaskedBits(N1, Mask, RHSZero, RHSOne);
690
691 // If all possibly-set bits on the LHS are clear on the RHS, return an OR.
692 // If all possibly-set bits on the RHS are clear on the LHS, return an OR.
693 if ((RHSZero & (~LHSZero & Mask)) == (~LHSZero & Mask) ||
694 (LHSZero & (~RHSZero & Mask)) == (~RHSZero & Mask))
695 return DAG.getNode(ISD::OR, VT, N0, N1);
696 }
697 }
Evan Cheng3ef554d2006-11-06 08:14:30 +0000698
Nate Begeman83e75ec2005-09-06 04:43:02 +0000699 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000700}
701
Nate Begeman83e75ec2005-09-06 04:43:02 +0000702SDOperand DAGCombiner::visitSUB(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000703 SDOperand N0 = N->getOperand(0);
704 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000705 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0.Val);
706 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.Val);
Nate Begemana148d982006-01-18 22:35:16 +0000707 MVT::ValueType VT = N0.getValueType();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000708
Chris Lattner854077d2005-10-17 01:07:11 +0000709 // fold (sub x, x) -> 0
710 if (N0 == N1)
711 return DAG.getConstant(0, N->getValueType(0));
Nate Begeman1d4d4142005-09-01 00:19:25 +0000712 // fold (sub c1, c2) -> c1-c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000713 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +0000714 return DAG.getNode(ISD::SUB, VT, N0, N1);
Chris Lattner05b57432005-10-11 06:07:15 +0000715 // fold (sub x, c) -> (add x, -c)
716 if (N1C)
Nate Begemana148d982006-01-18 22:35:16 +0000717 return DAG.getNode(ISD::ADD, VT, N0, DAG.getConstant(-N1C->getValue(), VT));
Nate Begeman1d4d4142005-09-01 00:19:25 +0000718 // fold (A+B)-A -> B
Chris Lattner01b3d732005-09-28 22:28:18 +0000719 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1)
Nate Begeman83e75ec2005-09-06 04:43:02 +0000720 return N0.getOperand(1);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000721 // fold (A+B)-B -> A
Chris Lattner01b3d732005-09-28 22:28:18 +0000722 if (N0.getOpcode() == ISD::ADD && N0.getOperand(1) == N1)
Nate Begeman83e75ec2005-09-06 04:43:02 +0000723 return N0.getOperand(0);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000724 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000725}
726
Nate Begeman83e75ec2005-09-06 04:43:02 +0000727SDOperand DAGCombiner::visitMUL(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000728 SDOperand N0 = N->getOperand(0);
729 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000730 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
731 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman223df222005-09-08 20:18:10 +0000732 MVT::ValueType VT = N0.getValueType();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000733
734 // fold (mul c1, c2) -> c1*c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000735 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +0000736 return DAG.getNode(ISD::MUL, VT, N0, N1);
Nate Begeman99801192005-09-07 23:25:52 +0000737 // canonicalize constant to RHS
Nate Begemana0e221d2005-10-18 00:28:13 +0000738 if (N0C && !N1C)
739 return DAG.getNode(ISD::MUL, VT, N1, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000740 // fold (mul x, 0) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +0000741 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +0000742 return N1;
Nate Begeman1d4d4142005-09-01 00:19:25 +0000743 // fold (mul x, -1) -> 0-x
Nate Begeman646d7e22005-09-02 21:18:40 +0000744 if (N1C && N1C->isAllOnesValue())
Nate Begeman405e3ec2005-10-21 00:02:42 +0000745 return DAG.getNode(ISD::SUB, VT, DAG.getConstant(0, VT), N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000746 // fold (mul x, (1 << c)) -> x << c
Nate Begeman646d7e22005-09-02 21:18:40 +0000747 if (N1C && isPowerOf2_64(N1C->getValue()))
Chris Lattner3e6099b2005-10-30 06:41:49 +0000748 return DAG.getNode(ISD::SHL, VT, N0,
Nate Begeman646d7e22005-09-02 21:18:40 +0000749 DAG.getConstant(Log2_64(N1C->getValue()),
Nate Begeman83e75ec2005-09-06 04:43:02 +0000750 TLI.getShiftAmountTy()));
Chris Lattner3e6099b2005-10-30 06:41:49 +0000751 // fold (mul x, -(1 << c)) -> -(x << c) or (-x) << c
752 if (N1C && isPowerOf2_64(-N1C->getSignExtended())) {
753 // FIXME: If the input is something that is easily negated (e.g. a
754 // single-use add), we should put the negate there.
755 return DAG.getNode(ISD::SUB, VT, DAG.getConstant(0, VT),
756 DAG.getNode(ISD::SHL, VT, N0,
757 DAG.getConstant(Log2_64(-N1C->getSignExtended()),
758 TLI.getShiftAmountTy())));
759 }
Andrew Lenharth50a0d422006-04-02 21:42:45 +0000760
Chris Lattner0b1a85f2006-03-01 03:44:24 +0000761 // (mul (shl X, c1), c2) -> (mul X, c2 << c1)
762 if (N1C && N0.getOpcode() == ISD::SHL &&
763 isa<ConstantSDNode>(N0.getOperand(1))) {
764 SDOperand C3 = DAG.getNode(ISD::SHL, VT, N1, N0.getOperand(1));
Chris Lattner5750df92006-03-01 04:03:14 +0000765 AddToWorkList(C3.Val);
Chris Lattner0b1a85f2006-03-01 03:44:24 +0000766 return DAG.getNode(ISD::MUL, VT, N0.getOperand(0), C3);
767 }
768
769 // Change (mul (shl X, C), Y) -> (shl (mul X, Y), C) when the shift has one
770 // use.
771 {
772 SDOperand Sh(0,0), Y(0,0);
773 // Check for both (mul (shl X, C), Y) and (mul Y, (shl X, C)).
774 if (N0.getOpcode() == ISD::SHL && isa<ConstantSDNode>(N0.getOperand(1)) &&
775 N0.Val->hasOneUse()) {
776 Sh = N0; Y = N1;
777 } else if (N1.getOpcode() == ISD::SHL &&
778 isa<ConstantSDNode>(N1.getOperand(1)) && N1.Val->hasOneUse()) {
779 Sh = N1; Y = N0;
780 }
781 if (Sh.Val) {
782 SDOperand Mul = DAG.getNode(ISD::MUL, VT, Sh.getOperand(0), Y);
783 return DAG.getNode(ISD::SHL, VT, Mul, Sh.getOperand(1));
784 }
785 }
Chris Lattnera1deca32006-03-04 23:33:26 +0000786 // fold (mul (add x, c1), c2) -> (add (mul x, c2), c1*c2)
787 if (N1C && N0.getOpcode() == ISD::ADD && N0.Val->hasOneUse() &&
788 isa<ConstantSDNode>(N0.getOperand(1))) {
789 return DAG.getNode(ISD::ADD, VT,
790 DAG.getNode(ISD::MUL, VT, N0.getOperand(0), N1),
791 DAG.getNode(ISD::MUL, VT, N0.getOperand(1), N1));
792 }
Chris Lattner0b1a85f2006-03-01 03:44:24 +0000793
Nate Begemancd4d58c2006-02-03 06:46:56 +0000794 // reassociate mul
795 SDOperand RMUL = ReassociateOps(ISD::MUL, N0, N1);
796 if (RMUL.Val != 0)
797 return RMUL;
Nate Begeman83e75ec2005-09-06 04:43:02 +0000798 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000799}
800
Nate Begeman83e75ec2005-09-06 04:43:02 +0000801SDOperand DAGCombiner::visitSDIV(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000802 SDOperand N0 = N->getOperand(0);
803 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000804 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0.Val);
805 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.Val);
Nate Begemana148d982006-01-18 22:35:16 +0000806 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000807
808 // fold (sdiv c1, c2) -> c1/c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000809 if (N0C && N1C && !N1C->isNullValue())
Nate Begemana148d982006-01-18 22:35:16 +0000810 return DAG.getNode(ISD::SDIV, VT, N0, N1);
Nate Begeman405e3ec2005-10-21 00:02:42 +0000811 // fold (sdiv X, 1) -> X
812 if (N1C && N1C->getSignExtended() == 1LL)
813 return N0;
814 // fold (sdiv X, -1) -> 0-X
815 if (N1C && N1C->isAllOnesValue())
816 return DAG.getNode(ISD::SUB, VT, DAG.getConstant(0, VT), N0);
Chris Lattner094c8fc2005-10-07 06:10:46 +0000817 // If we know the sign bits of both operands are zero, strength reduce to a
818 // udiv instead. Handles (X&15) /s 4 -> X&15 >> 2
819 uint64_t SignBit = 1ULL << (MVT::getSizeInBits(VT)-1);
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000820 if (TLI.MaskedValueIsZero(N1, SignBit) &&
821 TLI.MaskedValueIsZero(N0, SignBit))
Chris Lattner094c8fc2005-10-07 06:10:46 +0000822 return DAG.getNode(ISD::UDIV, N1.getValueType(), N0, N1);
Nate Begemancd6a6ed2006-02-17 07:26:20 +0000823 // fold (sdiv X, pow2) -> simple ops after legalize
Nate Begemanfb7217b2006-02-17 19:54:08 +0000824 if (N1C && N1C->getValue() && !TLI.isIntDivCheap() &&
Nate Begeman405e3ec2005-10-21 00:02:42 +0000825 (isPowerOf2_64(N1C->getSignExtended()) ||
826 isPowerOf2_64(-N1C->getSignExtended()))) {
827 // If dividing by powers of two is cheap, then don't perform the following
828 // fold.
829 if (TLI.isPow2DivCheap())
830 return SDOperand();
831 int64_t pow2 = N1C->getSignExtended();
832 int64_t abs2 = pow2 > 0 ? pow2 : -pow2;
Chris Lattner8f4880b2006-02-16 08:02:36 +0000833 unsigned lg2 = Log2_64(abs2);
834 // Splat the sign bit into the register
835 SDOperand SGN = DAG.getNode(ISD::SRA, VT, N0,
Nate Begeman405e3ec2005-10-21 00:02:42 +0000836 DAG.getConstant(MVT::getSizeInBits(VT)-1,
837 TLI.getShiftAmountTy()));
Chris Lattner5750df92006-03-01 04:03:14 +0000838 AddToWorkList(SGN.Val);
Chris Lattner8f4880b2006-02-16 08:02:36 +0000839 // Add (N0 < 0) ? abs2 - 1 : 0;
840 SDOperand SRL = DAG.getNode(ISD::SRL, VT, SGN,
841 DAG.getConstant(MVT::getSizeInBits(VT)-lg2,
Nate Begeman405e3ec2005-10-21 00:02:42 +0000842 TLI.getShiftAmountTy()));
Chris Lattner8f4880b2006-02-16 08:02:36 +0000843 SDOperand ADD = DAG.getNode(ISD::ADD, VT, N0, SRL);
Chris Lattner5750df92006-03-01 04:03:14 +0000844 AddToWorkList(SRL.Val);
845 AddToWorkList(ADD.Val); // Divide by pow2
Chris Lattner8f4880b2006-02-16 08:02:36 +0000846 SDOperand SRA = DAG.getNode(ISD::SRA, VT, ADD,
847 DAG.getConstant(lg2, TLI.getShiftAmountTy()));
Nate Begeman405e3ec2005-10-21 00:02:42 +0000848 // If we're dividing by a positive value, we're done. Otherwise, we must
849 // negate the result.
850 if (pow2 > 0)
851 return SRA;
Chris Lattner5750df92006-03-01 04:03:14 +0000852 AddToWorkList(SRA.Val);
Nate Begeman405e3ec2005-10-21 00:02:42 +0000853 return DAG.getNode(ISD::SUB, VT, DAG.getConstant(0, VT), SRA);
854 }
Nate Begeman69575232005-10-20 02:15:44 +0000855 // if integer divide is expensive and we satisfy the requirements, emit an
856 // alternate sequence.
Nate Begeman405e3ec2005-10-21 00:02:42 +0000857 if (N1C && (N1C->getSignExtended() < -1 || N1C->getSignExtended() > 1) &&
Chris Lattnere9936d12005-10-22 18:50:15 +0000858 !TLI.isIntDivCheap()) {
859 SDOperand Op = BuildSDIV(N);
860 if (Op.Val) return Op;
Nate Begeman69575232005-10-20 02:15:44 +0000861 }
Nate Begeman83e75ec2005-09-06 04:43:02 +0000862 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000863}
864
Nate Begeman83e75ec2005-09-06 04:43:02 +0000865SDOperand DAGCombiner::visitUDIV(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000866 SDOperand N0 = N->getOperand(0);
867 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000868 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0.Val);
869 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.Val);
Nate Begemana148d982006-01-18 22:35:16 +0000870 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000871
872 // fold (udiv c1, c2) -> c1/c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000873 if (N0C && N1C && !N1C->isNullValue())
Nate Begemana148d982006-01-18 22:35:16 +0000874 return DAG.getNode(ISD::UDIV, VT, N0, N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000875 // fold (udiv x, (1 << c)) -> x >>u c
Nate Begeman646d7e22005-09-02 21:18:40 +0000876 if (N1C && isPowerOf2_64(N1C->getValue()))
Nate Begemanfb5e4bd2006-02-05 07:20:23 +0000877 return DAG.getNode(ISD::SRL, VT, N0,
Nate Begeman646d7e22005-09-02 21:18:40 +0000878 DAG.getConstant(Log2_64(N1C->getValue()),
Nate Begeman83e75ec2005-09-06 04:43:02 +0000879 TLI.getShiftAmountTy()));
Nate Begemanfb5e4bd2006-02-05 07:20:23 +0000880 // fold (udiv x, (shl c, y)) -> x >>u (log2(c)+y) iff c is power of 2
881 if (N1.getOpcode() == ISD::SHL) {
882 if (ConstantSDNode *SHC = dyn_cast<ConstantSDNode>(N1.getOperand(0))) {
883 if (isPowerOf2_64(SHC->getValue())) {
884 MVT::ValueType ADDVT = N1.getOperand(1).getValueType();
Nate Begemanc031e332006-02-05 07:36:48 +0000885 SDOperand Add = DAG.getNode(ISD::ADD, ADDVT, N1.getOperand(1),
886 DAG.getConstant(Log2_64(SHC->getValue()),
887 ADDVT));
Chris Lattner5750df92006-03-01 04:03:14 +0000888 AddToWorkList(Add.Val);
Nate Begemanc031e332006-02-05 07:36:48 +0000889 return DAG.getNode(ISD::SRL, VT, N0, Add);
Nate Begemanfb5e4bd2006-02-05 07:20:23 +0000890 }
891 }
892 }
Nate Begeman69575232005-10-20 02:15:44 +0000893 // fold (udiv x, c) -> alternate
Chris Lattnere9936d12005-10-22 18:50:15 +0000894 if (N1C && N1C->getValue() && !TLI.isIntDivCheap()) {
895 SDOperand Op = BuildUDIV(N);
896 if (Op.Val) return Op;
897 }
Nate Begeman83e75ec2005-09-06 04:43:02 +0000898 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000899}
900
Nate Begeman83e75ec2005-09-06 04:43:02 +0000901SDOperand DAGCombiner::visitSREM(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000902 SDOperand N0 = N->getOperand(0);
903 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000904 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
905 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begemana148d982006-01-18 22:35:16 +0000906 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000907
908 // fold (srem c1, c2) -> c1%c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000909 if (N0C && N1C && !N1C->isNullValue())
Nate Begemana148d982006-01-18 22:35:16 +0000910 return DAG.getNode(ISD::SREM, VT, N0, N1);
Nate Begeman07ed4172005-10-10 21:26:48 +0000911 // If we know the sign bits of both operands are zero, strength reduce to a
912 // urem instead. Handles (X & 0x0FFFFFFF) %s 16 -> X&15
913 uint64_t SignBit = 1ULL << (MVT::getSizeInBits(VT)-1);
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000914 if (TLI.MaskedValueIsZero(N1, SignBit) &&
915 TLI.MaskedValueIsZero(N0, SignBit))
Nate Begemana148d982006-01-18 22:35:16 +0000916 return DAG.getNode(ISD::UREM, VT, N0, N1);
Chris Lattner26d29902006-10-12 20:58:32 +0000917
918 // Unconditionally lower X%C -> X-X/C*C. This allows the X/C logic to hack on
919 // the remainder operation.
920 if (N1C && !N1C->isNullValue()) {
921 SDOperand Div = DAG.getNode(ISD::SDIV, VT, N0, N1);
922 SDOperand Mul = DAG.getNode(ISD::MUL, VT, Div, N1);
923 SDOperand Sub = DAG.getNode(ISD::SUB, VT, N0, Mul);
924 AddToWorkList(Div.Val);
925 AddToWorkList(Mul.Val);
926 return Sub;
927 }
928
Nate Begeman83e75ec2005-09-06 04:43:02 +0000929 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000930}
931
Nate Begeman83e75ec2005-09-06 04:43:02 +0000932SDOperand DAGCombiner::visitUREM(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000933 SDOperand N0 = N->getOperand(0);
934 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000935 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
936 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begemana148d982006-01-18 22:35:16 +0000937 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000938
939 // fold (urem c1, c2) -> c1%c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000940 if (N0C && N1C && !N1C->isNullValue())
Nate Begemana148d982006-01-18 22:35:16 +0000941 return DAG.getNode(ISD::UREM, VT, N0, N1);
Nate Begeman07ed4172005-10-10 21:26:48 +0000942 // fold (urem x, pow2) -> (and x, pow2-1)
943 if (N1C && !N1C->isNullValue() && isPowerOf2_64(N1C->getValue()))
Nate Begemana148d982006-01-18 22:35:16 +0000944 return DAG.getNode(ISD::AND, VT, N0, DAG.getConstant(N1C->getValue()-1,VT));
Nate Begemanc031e332006-02-05 07:36:48 +0000945 // fold (urem x, (shl pow2, y)) -> (and x, (add (shl pow2, y), -1))
946 if (N1.getOpcode() == ISD::SHL) {
947 if (ConstantSDNode *SHC = dyn_cast<ConstantSDNode>(N1.getOperand(0))) {
948 if (isPowerOf2_64(SHC->getValue())) {
Nate Begemanbab92392006-02-05 08:07:24 +0000949 SDOperand Add = DAG.getNode(ISD::ADD, VT, N1,DAG.getConstant(~0ULL,VT));
Chris Lattner5750df92006-03-01 04:03:14 +0000950 AddToWorkList(Add.Val);
Nate Begemanc031e332006-02-05 07:36:48 +0000951 return DAG.getNode(ISD::AND, VT, N0, Add);
952 }
953 }
954 }
Chris Lattner26d29902006-10-12 20:58:32 +0000955
956 // Unconditionally lower X%C -> X-X/C*C. This allows the X/C logic to hack on
957 // the remainder operation.
958 if (N1C && !N1C->isNullValue()) {
959 SDOperand Div = DAG.getNode(ISD::UDIV, VT, N0, N1);
960 SDOperand Mul = DAG.getNode(ISD::MUL, VT, Div, N1);
961 SDOperand Sub = DAG.getNode(ISD::SUB, VT, N0, Mul);
962 AddToWorkList(Div.Val);
963 AddToWorkList(Mul.Val);
964 return Sub;
965 }
966
Nate Begeman83e75ec2005-09-06 04:43:02 +0000967 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000968}
969
Nate Begeman83e75ec2005-09-06 04:43:02 +0000970SDOperand DAGCombiner::visitMULHS(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000971 SDOperand N0 = N->getOperand(0);
972 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000973 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000974
975 // fold (mulhs x, 0) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +0000976 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +0000977 return N1;
Nate Begeman1d4d4142005-09-01 00:19:25 +0000978 // fold (mulhs x, 1) -> (sra x, size(x)-1)
Nate Begeman646d7e22005-09-02 21:18:40 +0000979 if (N1C && N1C->getValue() == 1)
Nate Begeman1d4d4142005-09-01 00:19:25 +0000980 return DAG.getNode(ISD::SRA, N0.getValueType(), N0,
981 DAG.getConstant(MVT::getSizeInBits(N0.getValueType())-1,
Nate Begeman83e75ec2005-09-06 04:43:02 +0000982 TLI.getShiftAmountTy()));
983 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000984}
985
Nate Begeman83e75ec2005-09-06 04:43:02 +0000986SDOperand DAGCombiner::visitMULHU(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000987 SDOperand N0 = N->getOperand(0);
988 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000989 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000990
991 // fold (mulhu x, 0) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +0000992 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +0000993 return N1;
Nate Begeman1d4d4142005-09-01 00:19:25 +0000994 // fold (mulhu x, 1) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +0000995 if (N1C && N1C->getValue() == 1)
Nate Begeman83e75ec2005-09-06 04:43:02 +0000996 return DAG.getConstant(0, N0.getValueType());
997 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000998}
999
Chris Lattner35e5c142006-05-05 05:51:50 +00001000/// SimplifyBinOpWithSameOpcodeHands - If this is a binary operator with
1001/// two operands of the same opcode, try to simplify it.
1002SDOperand DAGCombiner::SimplifyBinOpWithSameOpcodeHands(SDNode *N) {
1003 SDOperand N0 = N->getOperand(0), N1 = N->getOperand(1);
1004 MVT::ValueType VT = N0.getValueType();
1005 assert(N0.getOpcode() == N1.getOpcode() && "Bad input!");
1006
Chris Lattner540121f2006-05-05 06:31:05 +00001007 // For each of OP in AND/OR/XOR:
1008 // fold (OP (zext x), (zext y)) -> (zext (OP x, y))
1009 // fold (OP (sext x), (sext y)) -> (sext (OP x, y))
1010 // fold (OP (aext x), (aext y)) -> (aext (OP x, y))
Chris Lattner0d8dae72006-05-05 06:32:04 +00001011 // fold (OP (trunc x), (trunc y)) -> (trunc (OP x, y))
Chris Lattner540121f2006-05-05 06:31:05 +00001012 if ((N0.getOpcode() == ISD::ZERO_EXTEND || N0.getOpcode() == ISD::ANY_EXTEND||
Chris Lattner0d8dae72006-05-05 06:32:04 +00001013 N0.getOpcode() == ISD::SIGN_EXTEND || N0.getOpcode() == ISD::TRUNCATE) &&
Chris Lattner35e5c142006-05-05 05:51:50 +00001014 N0.getOperand(0).getValueType() == N1.getOperand(0).getValueType()) {
1015 SDOperand ORNode = DAG.getNode(N->getOpcode(),
1016 N0.getOperand(0).getValueType(),
1017 N0.getOperand(0), N1.getOperand(0));
1018 AddToWorkList(ORNode.Val);
Chris Lattner540121f2006-05-05 06:31:05 +00001019 return DAG.getNode(N0.getOpcode(), VT, ORNode);
Chris Lattner35e5c142006-05-05 05:51:50 +00001020 }
1021
Chris Lattnera3dc3f62006-05-05 06:10:43 +00001022 // For each of OP in SHL/SRL/SRA/AND...
1023 // fold (and (OP x, z), (OP y, z)) -> (OP (and x, y), z)
1024 // fold (or (OP x, z), (OP y, z)) -> (OP (or x, y), z)
1025 // fold (xor (OP x, z), (OP y, z)) -> (OP (xor x, y), z)
Chris Lattner35e5c142006-05-05 05:51:50 +00001026 if ((N0.getOpcode() == ISD::SHL || N0.getOpcode() == ISD::SRL ||
Chris Lattnera3dc3f62006-05-05 06:10:43 +00001027 N0.getOpcode() == ISD::SRA || N0.getOpcode() == ISD::AND) &&
Chris Lattner35e5c142006-05-05 05:51:50 +00001028 N0.getOperand(1) == N1.getOperand(1)) {
1029 SDOperand ORNode = DAG.getNode(N->getOpcode(),
1030 N0.getOperand(0).getValueType(),
1031 N0.getOperand(0), N1.getOperand(0));
1032 AddToWorkList(ORNode.Val);
1033 return DAG.getNode(N0.getOpcode(), VT, ORNode, N0.getOperand(1));
1034 }
1035
1036 return SDOperand();
1037}
1038
Nate Begeman83e75ec2005-09-06 04:43:02 +00001039SDOperand DAGCombiner::visitAND(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001040 SDOperand N0 = N->getOperand(0);
1041 SDOperand N1 = N->getOperand(1);
Nate Begemanfb7217b2006-02-17 19:54:08 +00001042 SDOperand LL, LR, RL, RR, CC0, CC1;
Nate Begeman646d7e22005-09-02 21:18:40 +00001043 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1044 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001045 MVT::ValueType VT = N1.getValueType();
1046
1047 // fold (and c1, c2) -> c1&c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001048 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +00001049 return DAG.getNode(ISD::AND, VT, N0, N1);
Nate Begeman99801192005-09-07 23:25:52 +00001050 // canonicalize constant to RHS
Nate Begemana0e221d2005-10-18 00:28:13 +00001051 if (N0C && !N1C)
1052 return DAG.getNode(ISD::AND, VT, N1, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001053 // fold (and x, -1) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +00001054 if (N1C && N1C->isAllOnesValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001055 return N0;
1056 // if (and x, c) is known to be zero, return 0
Nate Begeman368e18d2006-02-16 21:11:51 +00001057 if (N1C && TLI.MaskedValueIsZero(SDOperand(N, 0), MVT::getIntVTBitMask(VT)))
Nate Begeman83e75ec2005-09-06 04:43:02 +00001058 return DAG.getConstant(0, VT);
Nate Begemancd4d58c2006-02-03 06:46:56 +00001059 // reassociate and
1060 SDOperand RAND = ReassociateOps(ISD::AND, N0, N1);
1061 if (RAND.Val != 0)
1062 return RAND;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001063 // fold (and (or x, 0xFFFF), 0xFF) -> 0xFF
Nate Begeman5dc7e862005-11-02 18:42:59 +00001064 if (N1C && N0.getOpcode() == ISD::OR)
Nate Begeman1d4d4142005-09-01 00:19:25 +00001065 if (ConstantSDNode *ORI = dyn_cast<ConstantSDNode>(N0.getOperand(1)))
Nate Begeman646d7e22005-09-02 21:18:40 +00001066 if ((ORI->getValue() & N1C->getValue()) == N1C->getValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001067 return N1;
Chris Lattner3603cd62006-02-02 07:17:31 +00001068 // fold (and (any_ext V), c) -> (zero_ext V) if 'and' only clears top bits.
1069 if (N1C && N0.getOpcode() == ISD::ANY_EXTEND) {
Chris Lattner1ec05d12006-03-01 21:47:21 +00001070 unsigned InMask = MVT::getIntVTBitMask(N0.getOperand(0).getValueType());
Chris Lattner3603cd62006-02-02 07:17:31 +00001071 if (TLI.MaskedValueIsZero(N0.getOperand(0),
Chris Lattner1ec05d12006-03-01 21:47:21 +00001072 ~N1C->getValue() & InMask)) {
1073 SDOperand Zext = DAG.getNode(ISD::ZERO_EXTEND, N0.getValueType(),
1074 N0.getOperand(0));
1075
1076 // Replace uses of the AND with uses of the Zero extend node.
1077 CombineTo(N, Zext);
1078
Chris Lattner3603cd62006-02-02 07:17:31 +00001079 // We actually want to replace all uses of the any_extend with the
1080 // zero_extend, to avoid duplicating things. This will later cause this
1081 // AND to be folded.
Chris Lattner1ec05d12006-03-01 21:47:21 +00001082 CombineTo(N0.Val, Zext);
Chris Lattnerfedced72006-04-20 23:55:59 +00001083 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
Chris Lattner3603cd62006-02-02 07:17:31 +00001084 }
1085 }
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001086 // fold (and (setcc x), (setcc y)) -> (setcc (and x, y))
1087 if (isSetCCEquivalent(N0, LL, LR, CC0) && isSetCCEquivalent(N1, RL, RR, CC1)){
1088 ISD::CondCode Op0 = cast<CondCodeSDNode>(CC0)->get();
1089 ISD::CondCode Op1 = cast<CondCodeSDNode>(CC1)->get();
1090
1091 if (LR == RR && isa<ConstantSDNode>(LR) && Op0 == Op1 &&
1092 MVT::isInteger(LL.getValueType())) {
1093 // fold (X == 0) & (Y == 0) -> (X|Y == 0)
1094 if (cast<ConstantSDNode>(LR)->getValue() == 0 && Op1 == ISD::SETEQ) {
1095 SDOperand ORNode = DAG.getNode(ISD::OR, LR.getValueType(), LL, RL);
Chris Lattner5750df92006-03-01 04:03:14 +00001096 AddToWorkList(ORNode.Val);
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001097 return DAG.getSetCC(VT, ORNode, LR, Op1);
1098 }
1099 // fold (X == -1) & (Y == -1) -> (X&Y == -1)
1100 if (cast<ConstantSDNode>(LR)->isAllOnesValue() && Op1 == ISD::SETEQ) {
1101 SDOperand ANDNode = DAG.getNode(ISD::AND, LR.getValueType(), LL, RL);
Chris Lattner5750df92006-03-01 04:03:14 +00001102 AddToWorkList(ANDNode.Val);
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001103 return DAG.getSetCC(VT, ANDNode, LR, Op1);
1104 }
1105 // fold (X > -1) & (Y > -1) -> (X|Y > -1)
1106 if (cast<ConstantSDNode>(LR)->isAllOnesValue() && Op1 == ISD::SETGT) {
1107 SDOperand ORNode = DAG.getNode(ISD::OR, LR.getValueType(), LL, RL);
Chris Lattner5750df92006-03-01 04:03:14 +00001108 AddToWorkList(ORNode.Val);
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001109 return DAG.getSetCC(VT, ORNode, LR, Op1);
1110 }
1111 }
1112 // canonicalize equivalent to ll == rl
1113 if (LL == RR && LR == RL) {
1114 Op1 = ISD::getSetCCSwappedOperands(Op1);
1115 std::swap(RL, RR);
1116 }
1117 if (LL == RL && LR == RR) {
1118 bool isInteger = MVT::isInteger(LL.getValueType());
1119 ISD::CondCode Result = ISD::getSetCCAndOperation(Op0, Op1, isInteger);
1120 if (Result != ISD::SETCC_INVALID)
1121 return DAG.getSetCC(N0.getValueType(), LL, LR, Result);
1122 }
1123 }
Chris Lattner35e5c142006-05-05 05:51:50 +00001124
1125 // Simplify: and (op x...), (op y...) -> (op (and x, y))
1126 if (N0.getOpcode() == N1.getOpcode()) {
1127 SDOperand Tmp = SimplifyBinOpWithSameOpcodeHands(N);
1128 if (Tmp.Val) return Tmp;
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001129 }
Chris Lattner35e5c142006-05-05 05:51:50 +00001130
Nate Begemande996292006-02-03 22:24:05 +00001131 // fold (and (sign_extend_inreg x, i16 to i32), 1) -> (and x, 1)
1132 // fold (and (sra)) -> (and (srl)) when possible.
Chris Lattner6ea2dee2006-03-25 22:19:00 +00001133 if (!MVT::isVector(VT) &&
1134 SimplifyDemandedBits(SDOperand(N, 0)))
Chris Lattneref027f92006-04-21 15:32:26 +00001135 return SDOperand(N, 0);
Nate Begemanded49632005-10-13 03:11:28 +00001136 // fold (zext_inreg (extload x)) -> (zextload x)
Evan Chengc5484282006-10-04 00:56:09 +00001137 if (ISD::isEXTLoad(N0.Val)) {
Evan Cheng466685d2006-10-09 20:57:25 +00001138 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
Evan Cheng2e49f092006-10-11 07:10:22 +00001139 MVT::ValueType EVT = LN0->getLoadedVT();
Nate Begemanbfd65a02005-10-13 18:34:58 +00001140 // If we zero all the possible extended bits, then we can turn this into
1141 // a zextload if we are running before legalize or the operation is legal.
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001142 if (TLI.MaskedValueIsZero(N1, ~0ULL << MVT::getSizeInBits(EVT)) &&
Evan Chengc5484282006-10-04 00:56:09 +00001143 (!AfterLegalize || TLI.isLoadXLegal(ISD::ZEXTLOAD, EVT))) {
Evan Cheng466685d2006-10-09 20:57:25 +00001144 SDOperand ExtLoad = DAG.getExtLoad(ISD::ZEXTLOAD, VT, LN0->getChain(),
1145 LN0->getBasePtr(), LN0->getSrcValue(),
1146 LN0->getSrcValueOffset(), EVT);
Chris Lattner5750df92006-03-01 04:03:14 +00001147 AddToWorkList(N);
Chris Lattner67a44cd2005-10-13 18:16:34 +00001148 CombineTo(N0.Val, ExtLoad, ExtLoad.getValue(1));
Chris Lattnerfedced72006-04-20 23:55:59 +00001149 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
Nate Begemanded49632005-10-13 03:11:28 +00001150 }
1151 }
1152 // fold (zext_inreg (sextload x)) -> (zextload x) iff load has one use
Evan Chengc5484282006-10-04 00:56:09 +00001153 if (ISD::isSEXTLoad(N0.Val) && N0.hasOneUse()) {
Evan Cheng466685d2006-10-09 20:57:25 +00001154 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
Evan Cheng2e49f092006-10-11 07:10:22 +00001155 MVT::ValueType EVT = LN0->getLoadedVT();
Nate Begemanbfd65a02005-10-13 18:34:58 +00001156 // If we zero all the possible extended bits, then we can turn this into
1157 // a zextload if we are running before legalize or the operation is legal.
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001158 if (TLI.MaskedValueIsZero(N1, ~0ULL << MVT::getSizeInBits(EVT)) &&
Evan Chengc5484282006-10-04 00:56:09 +00001159 (!AfterLegalize || TLI.isLoadXLegal(ISD::ZEXTLOAD, EVT))) {
Evan Cheng466685d2006-10-09 20:57:25 +00001160 SDOperand ExtLoad = DAG.getExtLoad(ISD::ZEXTLOAD, VT, LN0->getChain(),
1161 LN0->getBasePtr(), LN0->getSrcValue(),
1162 LN0->getSrcValueOffset(), EVT);
Chris Lattner5750df92006-03-01 04:03:14 +00001163 AddToWorkList(N);
Chris Lattner67a44cd2005-10-13 18:16:34 +00001164 CombineTo(N0.Val, ExtLoad, ExtLoad.getValue(1));
Chris Lattnerfedced72006-04-20 23:55:59 +00001165 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
Nate Begemanded49632005-10-13 03:11:28 +00001166 }
1167 }
Chris Lattner15045b62006-02-28 06:35:35 +00001168
Chris Lattner35a9f5a2006-02-28 06:49:37 +00001169 // fold (and (load x), 255) -> (zextload x, i8)
1170 // fold (and (extload x, i16), 255) -> (zextload x, i8)
Evan Cheng466685d2006-10-09 20:57:25 +00001171 if (N1C && N0.getOpcode() == ISD::LOAD) {
1172 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
1173 if (LN0->getExtensionType() != ISD::SEXTLOAD &&
1174 N0.hasOneUse()) {
1175 MVT::ValueType EVT, LoadedVT;
1176 if (N1C->getValue() == 255)
1177 EVT = MVT::i8;
1178 else if (N1C->getValue() == 65535)
1179 EVT = MVT::i16;
1180 else if (N1C->getValue() == ~0U)
1181 EVT = MVT::i32;
1182 else
1183 EVT = MVT::Other;
Chris Lattner35a9f5a2006-02-28 06:49:37 +00001184
Evan Cheng2e49f092006-10-11 07:10:22 +00001185 LoadedVT = LN0->getLoadedVT();
Evan Cheng466685d2006-10-09 20:57:25 +00001186 if (EVT != MVT::Other && LoadedVT > EVT &&
1187 (!AfterLegalize || TLI.isLoadXLegal(ISD::ZEXTLOAD, EVT))) {
1188 MVT::ValueType PtrType = N0.getOperand(1).getValueType();
1189 // For big endian targets, we need to add an offset to the pointer to
1190 // load the correct bytes. For little endian systems, we merely need to
1191 // read fewer bytes from the same pointer.
1192 unsigned PtrOff =
1193 (MVT::getSizeInBits(LoadedVT) - MVT::getSizeInBits(EVT)) / 8;
1194 SDOperand NewPtr = LN0->getBasePtr();
1195 if (!TLI.isLittleEndian())
1196 NewPtr = DAG.getNode(ISD::ADD, PtrType, NewPtr,
1197 DAG.getConstant(PtrOff, PtrType));
1198 AddToWorkList(NewPtr.Val);
1199 SDOperand Load =
1200 DAG.getExtLoad(ISD::ZEXTLOAD, VT, LN0->getChain(), NewPtr,
1201 LN0->getSrcValue(), LN0->getSrcValueOffset(), EVT);
1202 AddToWorkList(N);
1203 CombineTo(N0.Val, Load, Load.getValue(1));
1204 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
1205 }
Chris Lattner15045b62006-02-28 06:35:35 +00001206 }
1207 }
1208
Nate Begeman83e75ec2005-09-06 04:43:02 +00001209 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001210}
1211
Nate Begeman83e75ec2005-09-06 04:43:02 +00001212SDOperand DAGCombiner::visitOR(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001213 SDOperand N0 = N->getOperand(0);
1214 SDOperand N1 = N->getOperand(1);
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001215 SDOperand LL, LR, RL, RR, CC0, CC1;
Nate Begeman646d7e22005-09-02 21:18:40 +00001216 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1217 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman83e75ec2005-09-06 04:43:02 +00001218 MVT::ValueType VT = N1.getValueType();
1219 unsigned OpSizeInBits = MVT::getSizeInBits(VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001220
1221 // fold (or c1, c2) -> c1|c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001222 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +00001223 return DAG.getNode(ISD::OR, VT, N0, N1);
Nate Begeman99801192005-09-07 23:25:52 +00001224 // canonicalize constant to RHS
Nate Begemana0e221d2005-10-18 00:28:13 +00001225 if (N0C && !N1C)
1226 return DAG.getNode(ISD::OR, VT, N1, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001227 // fold (or x, 0) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +00001228 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001229 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001230 // fold (or x, -1) -> -1
Nate Begeman646d7e22005-09-02 21:18:40 +00001231 if (N1C && N1C->isAllOnesValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001232 return N1;
1233 // fold (or x, c) -> c iff (x & ~c) == 0
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001234 if (N1C &&
1235 TLI.MaskedValueIsZero(N0,~N1C->getValue() & (~0ULL>>(64-OpSizeInBits))))
Nate Begeman83e75ec2005-09-06 04:43:02 +00001236 return N1;
Nate Begemancd4d58c2006-02-03 06:46:56 +00001237 // reassociate or
1238 SDOperand ROR = ReassociateOps(ISD::OR, N0, N1);
1239 if (ROR.Val != 0)
1240 return ROR;
1241 // Canonicalize (or (and X, c1), c2) -> (and (or X, c2), c1|c2)
1242 if (N1C && N0.getOpcode() == ISD::AND && N0.Val->hasOneUse() &&
Chris Lattner731d3482005-10-27 05:06:38 +00001243 isa<ConstantSDNode>(N0.getOperand(1))) {
Chris Lattner731d3482005-10-27 05:06:38 +00001244 ConstantSDNode *C1 = cast<ConstantSDNode>(N0.getOperand(1));
1245 return DAG.getNode(ISD::AND, VT, DAG.getNode(ISD::OR, VT, N0.getOperand(0),
1246 N1),
1247 DAG.getConstant(N1C->getValue() | C1->getValue(), VT));
Nate Begeman223df222005-09-08 20:18:10 +00001248 }
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001249 // fold (or (setcc x), (setcc y)) -> (setcc (or x, y))
1250 if (isSetCCEquivalent(N0, LL, LR, CC0) && isSetCCEquivalent(N1, RL, RR, CC1)){
1251 ISD::CondCode Op0 = cast<CondCodeSDNode>(CC0)->get();
1252 ISD::CondCode Op1 = cast<CondCodeSDNode>(CC1)->get();
1253
1254 if (LR == RR && isa<ConstantSDNode>(LR) && Op0 == Op1 &&
1255 MVT::isInteger(LL.getValueType())) {
1256 // fold (X != 0) | (Y != 0) -> (X|Y != 0)
1257 // fold (X < 0) | (Y < 0) -> (X|Y < 0)
1258 if (cast<ConstantSDNode>(LR)->getValue() == 0 &&
1259 (Op1 == ISD::SETNE || Op1 == ISD::SETLT)) {
1260 SDOperand ORNode = DAG.getNode(ISD::OR, LR.getValueType(), LL, RL);
Chris Lattner5750df92006-03-01 04:03:14 +00001261 AddToWorkList(ORNode.Val);
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001262 return DAG.getSetCC(VT, ORNode, LR, Op1);
1263 }
1264 // fold (X != -1) | (Y != -1) -> (X&Y != -1)
1265 // fold (X > -1) | (Y > -1) -> (X&Y > -1)
1266 if (cast<ConstantSDNode>(LR)->isAllOnesValue() &&
1267 (Op1 == ISD::SETNE || Op1 == ISD::SETGT)) {
1268 SDOperand ANDNode = DAG.getNode(ISD::AND, LR.getValueType(), LL, RL);
Chris Lattner5750df92006-03-01 04:03:14 +00001269 AddToWorkList(ANDNode.Val);
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001270 return DAG.getSetCC(VT, ANDNode, LR, Op1);
1271 }
1272 }
1273 // canonicalize equivalent to ll == rl
1274 if (LL == RR && LR == RL) {
1275 Op1 = ISD::getSetCCSwappedOperands(Op1);
1276 std::swap(RL, RR);
1277 }
1278 if (LL == RL && LR == RR) {
1279 bool isInteger = MVT::isInteger(LL.getValueType());
1280 ISD::CondCode Result = ISD::getSetCCOrOperation(Op0, Op1, isInteger);
1281 if (Result != ISD::SETCC_INVALID)
1282 return DAG.getSetCC(N0.getValueType(), LL, LR, Result);
1283 }
1284 }
Chris Lattner35e5c142006-05-05 05:51:50 +00001285
1286 // Simplify: or (op x...), (op y...) -> (op (or x, y))
1287 if (N0.getOpcode() == N1.getOpcode()) {
1288 SDOperand Tmp = SimplifyBinOpWithSameOpcodeHands(N);
1289 if (Tmp.Val) return Tmp;
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001290 }
Chris Lattner516b9622006-09-14 20:50:57 +00001291
Chris Lattner1ec72732006-09-14 21:11:37 +00001292 // (X & C1) | (Y & C2) -> (X|Y) & C3 if possible.
1293 if (N0.getOpcode() == ISD::AND &&
1294 N1.getOpcode() == ISD::AND &&
1295 N0.getOperand(1).getOpcode() == ISD::Constant &&
1296 N1.getOperand(1).getOpcode() == ISD::Constant &&
1297 // Don't increase # computations.
1298 (N0.Val->hasOneUse() || N1.Val->hasOneUse())) {
1299 // We can only do this xform if we know that bits from X that are set in C2
1300 // but not in C1 are already zero. Likewise for Y.
1301 uint64_t LHSMask = cast<ConstantSDNode>(N0.getOperand(1))->getValue();
1302 uint64_t RHSMask = cast<ConstantSDNode>(N1.getOperand(1))->getValue();
1303
1304 if (TLI.MaskedValueIsZero(N0.getOperand(0), RHSMask&~LHSMask) &&
1305 TLI.MaskedValueIsZero(N1.getOperand(0), LHSMask&~RHSMask)) {
1306 SDOperand X =DAG.getNode(ISD::OR, VT, N0.getOperand(0), N1.getOperand(0));
1307 return DAG.getNode(ISD::AND, VT, X, DAG.getConstant(LHSMask|RHSMask, VT));
1308 }
1309 }
1310
1311
Chris Lattner516b9622006-09-14 20:50:57 +00001312 // See if this is some rotate idiom.
1313 if (SDNode *Rot = MatchRotate(N0, N1))
1314 return SDOperand(Rot, 0);
Chris Lattner35e5c142006-05-05 05:51:50 +00001315
Nate Begeman83e75ec2005-09-06 04:43:02 +00001316 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001317}
1318
Chris Lattner516b9622006-09-14 20:50:57 +00001319
1320/// MatchRotateHalf - Match "(X shl/srl V1) & V2" where V2 may not be present.
1321static bool MatchRotateHalf(SDOperand Op, SDOperand &Shift, SDOperand &Mask) {
1322 if (Op.getOpcode() == ISD::AND) {
Reid Spencer3ed469c2006-11-02 20:25:50 +00001323 if (isa<ConstantSDNode>(Op.getOperand(1))) {
Chris Lattner516b9622006-09-14 20:50:57 +00001324 Mask = Op.getOperand(1);
1325 Op = Op.getOperand(0);
1326 } else {
1327 return false;
1328 }
1329 }
1330
1331 if (Op.getOpcode() == ISD::SRL || Op.getOpcode() == ISD::SHL) {
1332 Shift = Op;
1333 return true;
1334 }
1335 return false;
1336}
1337
1338
1339// MatchRotate - Handle an 'or' of two operands. If this is one of the many
1340// idioms for rotate, and if the target supports rotation instructions, generate
1341// a rot[lr].
1342SDNode *DAGCombiner::MatchRotate(SDOperand LHS, SDOperand RHS) {
1343 // Must be a legal type. Expanded an promoted things won't work with rotates.
1344 MVT::ValueType VT = LHS.getValueType();
1345 if (!TLI.isTypeLegal(VT)) return 0;
1346
1347 // The target must have at least one rotate flavor.
1348 bool HasROTL = TLI.isOperationLegal(ISD::ROTL, VT);
1349 bool HasROTR = TLI.isOperationLegal(ISD::ROTR, VT);
1350 if (!HasROTL && !HasROTR) return 0;
1351
1352 // Match "(X shl/srl V1) & V2" where V2 may not be present.
1353 SDOperand LHSShift; // The shift.
1354 SDOperand LHSMask; // AND value if any.
1355 if (!MatchRotateHalf(LHS, LHSShift, LHSMask))
1356 return 0; // Not part of a rotate.
1357
1358 SDOperand RHSShift; // The shift.
1359 SDOperand RHSMask; // AND value if any.
1360 if (!MatchRotateHalf(RHS, RHSShift, RHSMask))
1361 return 0; // Not part of a rotate.
1362
1363 if (LHSShift.getOperand(0) != RHSShift.getOperand(0))
1364 return 0; // Not shifting the same value.
1365
1366 if (LHSShift.getOpcode() == RHSShift.getOpcode())
1367 return 0; // Shifts must disagree.
1368
1369 // Canonicalize shl to left side in a shl/srl pair.
1370 if (RHSShift.getOpcode() == ISD::SHL) {
1371 std::swap(LHS, RHS);
1372 std::swap(LHSShift, RHSShift);
1373 std::swap(LHSMask , RHSMask );
1374 }
1375
1376 unsigned OpSizeInBits = MVT::getSizeInBits(VT);
1377
1378 // fold (or (shl x, C1), (srl x, C2)) -> (rotl x, C1)
1379 // fold (or (shl x, C1), (srl x, C2)) -> (rotr x, C2)
1380 if (LHSShift.getOperand(1).getOpcode() == ISD::Constant &&
1381 RHSShift.getOperand(1).getOpcode() == ISD::Constant) {
1382 uint64_t LShVal = cast<ConstantSDNode>(LHSShift.getOperand(1))->getValue();
1383 uint64_t RShVal = cast<ConstantSDNode>(RHSShift.getOperand(1))->getValue();
1384 if ((LShVal + RShVal) != OpSizeInBits)
1385 return 0;
1386
1387 SDOperand Rot;
1388 if (HasROTL)
1389 Rot = DAG.getNode(ISD::ROTL, VT, LHSShift.getOperand(0),
1390 LHSShift.getOperand(1));
1391 else
1392 Rot = DAG.getNode(ISD::ROTR, VT, LHSShift.getOperand(0),
1393 RHSShift.getOperand(1));
1394
1395 // If there is an AND of either shifted operand, apply it to the result.
1396 if (LHSMask.Val || RHSMask.Val) {
1397 uint64_t Mask = MVT::getIntVTBitMask(VT);
1398
1399 if (LHSMask.Val) {
1400 uint64_t RHSBits = (1ULL << LShVal)-1;
1401 Mask &= cast<ConstantSDNode>(LHSMask)->getValue() | RHSBits;
1402 }
1403 if (RHSMask.Val) {
1404 uint64_t LHSBits = ~((1ULL << (OpSizeInBits-RShVal))-1);
1405 Mask &= cast<ConstantSDNode>(RHSMask)->getValue() | LHSBits;
1406 }
1407
1408 Rot = DAG.getNode(ISD::AND, VT, Rot, DAG.getConstant(Mask, VT));
1409 }
1410
1411 return Rot.Val;
1412 }
1413
1414 // If there is a mask here, and we have a variable shift, we can't be sure
1415 // that we're masking out the right stuff.
1416 if (LHSMask.Val || RHSMask.Val)
1417 return 0;
1418
1419 // fold (or (shl x, y), (srl x, (sub 32, y))) -> (rotl x, y)
1420 // fold (or (shl x, y), (srl x, (sub 32, y))) -> (rotr x, (sub 32, y))
1421 if (RHSShift.getOperand(1).getOpcode() == ISD::SUB &&
1422 LHSShift.getOperand(1) == RHSShift.getOperand(1).getOperand(1)) {
1423 if (ConstantSDNode *SUBC =
1424 dyn_cast<ConstantSDNode>(RHSShift.getOperand(1).getOperand(0))) {
1425 if (SUBC->getValue() == OpSizeInBits)
1426 if (HasROTL)
1427 return DAG.getNode(ISD::ROTL, VT, LHSShift.getOperand(0),
1428 LHSShift.getOperand(1)).Val;
1429 else
1430 return DAG.getNode(ISD::ROTR, VT, LHSShift.getOperand(0),
1431 LHSShift.getOperand(1)).Val;
1432 }
1433 }
1434
1435 // fold (or (shl x, (sub 32, y)), (srl x, r)) -> (rotr x, y)
1436 // fold (or (shl x, (sub 32, y)), (srl x, r)) -> (rotl x, (sub 32, y))
1437 if (LHSShift.getOperand(1).getOpcode() == ISD::SUB &&
1438 RHSShift.getOperand(1) == LHSShift.getOperand(1).getOperand(1)) {
1439 if (ConstantSDNode *SUBC =
1440 dyn_cast<ConstantSDNode>(LHSShift.getOperand(1).getOperand(0))) {
1441 if (SUBC->getValue() == OpSizeInBits)
1442 if (HasROTL)
1443 return DAG.getNode(ISD::ROTL, VT, LHSShift.getOperand(0),
1444 LHSShift.getOperand(1)).Val;
1445 else
1446 return DAG.getNode(ISD::ROTR, VT, LHSShift.getOperand(0),
1447 RHSShift.getOperand(1)).Val;
1448 }
1449 }
1450
1451 return 0;
1452}
1453
1454
Nate Begeman83e75ec2005-09-06 04:43:02 +00001455SDOperand DAGCombiner::visitXOR(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001456 SDOperand N0 = N->getOperand(0);
1457 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +00001458 SDOperand LHS, RHS, CC;
1459 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1460 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001461 MVT::ValueType VT = N0.getValueType();
1462
1463 // fold (xor c1, c2) -> c1^c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001464 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +00001465 return DAG.getNode(ISD::XOR, VT, N0, N1);
Nate Begeman99801192005-09-07 23:25:52 +00001466 // canonicalize constant to RHS
Nate Begemana0e221d2005-10-18 00:28:13 +00001467 if (N0C && !N1C)
1468 return DAG.getNode(ISD::XOR, VT, N1, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001469 // fold (xor x, 0) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +00001470 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001471 return N0;
Nate Begemancd4d58c2006-02-03 06:46:56 +00001472 // reassociate xor
1473 SDOperand RXOR = ReassociateOps(ISD::XOR, N0, N1);
1474 if (RXOR.Val != 0)
1475 return RXOR;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001476 // fold !(x cc y) -> (x !cc y)
Nate Begeman646d7e22005-09-02 21:18:40 +00001477 if (N1C && N1C->getValue() == 1 && isSetCCEquivalent(N0, LHS, RHS, CC)) {
1478 bool isInt = MVT::isInteger(LHS.getValueType());
1479 ISD::CondCode NotCC = ISD::getSetCCInverse(cast<CondCodeSDNode>(CC)->get(),
1480 isInt);
1481 if (N0.getOpcode() == ISD::SETCC)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001482 return DAG.getSetCC(VT, LHS, RHS, NotCC);
Nate Begeman646d7e22005-09-02 21:18:40 +00001483 if (N0.getOpcode() == ISD::SELECT_CC)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001484 return DAG.getSelectCC(LHS, RHS, N0.getOperand(2),N0.getOperand(3),NotCC);
Nate Begeman646d7e22005-09-02 21:18:40 +00001485 assert(0 && "Unhandled SetCC Equivalent!");
1486 abort();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001487 }
Nate Begeman99801192005-09-07 23:25:52 +00001488 // fold !(x or y) -> (!x and !y) iff x or y are setcc
Chris Lattner734c91d2006-11-10 21:37:15 +00001489 if (N1C && N1C->getValue() == 1 && VT == MVT::i1 &&
Nate Begeman99801192005-09-07 23:25:52 +00001490 (N0.getOpcode() == ISD::OR || N0.getOpcode() == ISD::AND)) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001491 SDOperand LHS = N0.getOperand(0), RHS = N0.getOperand(1);
Nate Begeman99801192005-09-07 23:25:52 +00001492 if (isOneUseSetCC(RHS) || isOneUseSetCC(LHS)) {
1493 unsigned NewOpcode = N0.getOpcode() == ISD::AND ? ISD::OR : ISD::AND;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001494 LHS = DAG.getNode(ISD::XOR, VT, LHS, N1); // RHS = ~LHS
1495 RHS = DAG.getNode(ISD::XOR, VT, RHS, N1); // RHS = ~RHS
Chris Lattner5750df92006-03-01 04:03:14 +00001496 AddToWorkList(LHS.Val); AddToWorkList(RHS.Val);
Nate Begeman99801192005-09-07 23:25:52 +00001497 return DAG.getNode(NewOpcode, VT, LHS, RHS);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001498 }
1499 }
Nate Begeman99801192005-09-07 23:25:52 +00001500 // fold !(x or y) -> (!x and !y) iff x or y are constants
1501 if (N1C && N1C->isAllOnesValue() &&
1502 (N0.getOpcode() == ISD::OR || N0.getOpcode() == ISD::AND)) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001503 SDOperand LHS = N0.getOperand(0), RHS = N0.getOperand(1);
Nate Begeman99801192005-09-07 23:25:52 +00001504 if (isa<ConstantSDNode>(RHS) || isa<ConstantSDNode>(LHS)) {
1505 unsigned NewOpcode = N0.getOpcode() == ISD::AND ? ISD::OR : ISD::AND;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001506 LHS = DAG.getNode(ISD::XOR, VT, LHS, N1); // RHS = ~LHS
1507 RHS = DAG.getNode(ISD::XOR, VT, RHS, N1); // RHS = ~RHS
Chris Lattner5750df92006-03-01 04:03:14 +00001508 AddToWorkList(LHS.Val); AddToWorkList(RHS.Val);
Nate Begeman99801192005-09-07 23:25:52 +00001509 return DAG.getNode(NewOpcode, VT, LHS, RHS);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001510 }
1511 }
Nate Begeman223df222005-09-08 20:18:10 +00001512 // fold (xor (xor x, c1), c2) -> (xor x, c1^c2)
1513 if (N1C && N0.getOpcode() == ISD::XOR) {
1514 ConstantSDNode *N00C = dyn_cast<ConstantSDNode>(N0.getOperand(0));
1515 ConstantSDNode *N01C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
1516 if (N00C)
1517 return DAG.getNode(ISD::XOR, VT, N0.getOperand(1),
1518 DAG.getConstant(N1C->getValue()^N00C->getValue(), VT));
1519 if (N01C)
1520 return DAG.getNode(ISD::XOR, VT, N0.getOperand(0),
1521 DAG.getConstant(N1C->getValue()^N01C->getValue(), VT));
1522 }
1523 // fold (xor x, x) -> 0
Chris Lattner4fbdd592006-03-28 19:11:05 +00001524 if (N0 == N1) {
1525 if (!MVT::isVector(VT)) {
1526 return DAG.getConstant(0, VT);
1527 } else if (!AfterLegalize || TLI.isOperationLegal(ISD::BUILD_VECTOR, VT)) {
1528 // Produce a vector of zeros.
1529 SDOperand El = DAG.getConstant(0, MVT::getVectorBaseType(VT));
1530 std::vector<SDOperand> Ops(MVT::getVectorNumElements(VT), El);
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001531 return DAG.getNode(ISD::BUILD_VECTOR, VT, &Ops[0], Ops.size());
Chris Lattner4fbdd592006-03-28 19:11:05 +00001532 }
1533 }
Chris Lattner35e5c142006-05-05 05:51:50 +00001534
1535 // Simplify: xor (op x...), (op y...) -> (op (xor x, y))
1536 if (N0.getOpcode() == N1.getOpcode()) {
1537 SDOperand Tmp = SimplifyBinOpWithSameOpcodeHands(N);
1538 if (Tmp.Val) return Tmp;
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001539 }
Chris Lattner35e5c142006-05-05 05:51:50 +00001540
Chris Lattner3e104b12006-04-08 04:15:24 +00001541 // Simplify the expression using non-local knowledge.
1542 if (!MVT::isVector(VT) &&
1543 SimplifyDemandedBits(SDOperand(N, 0)))
Chris Lattneref027f92006-04-21 15:32:26 +00001544 return SDOperand(N, 0);
Chris Lattner3e104b12006-04-08 04:15:24 +00001545
Nate Begeman83e75ec2005-09-06 04:43:02 +00001546 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001547}
1548
Nate Begeman83e75ec2005-09-06 04:43:02 +00001549SDOperand DAGCombiner::visitSHL(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001550 SDOperand N0 = N->getOperand(0);
1551 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +00001552 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1553 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001554 MVT::ValueType VT = N0.getValueType();
1555 unsigned OpSizeInBits = MVT::getSizeInBits(VT);
1556
1557 // fold (shl c1, c2) -> c1<<c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001558 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +00001559 return DAG.getNode(ISD::SHL, VT, N0, N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001560 // fold (shl 0, x) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +00001561 if (N0C && N0C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001562 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001563 // fold (shl x, c >= size(x)) -> undef
Nate Begeman646d7e22005-09-02 21:18:40 +00001564 if (N1C && N1C->getValue() >= OpSizeInBits)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001565 return DAG.getNode(ISD::UNDEF, VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001566 // fold (shl x, 0) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +00001567 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001568 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001569 // if (shl x, c) is known to be zero, return 0
Nate Begemanfb7217b2006-02-17 19:54:08 +00001570 if (TLI.MaskedValueIsZero(SDOperand(N, 0), MVT::getIntVTBitMask(VT)))
Nate Begeman83e75ec2005-09-06 04:43:02 +00001571 return DAG.getConstant(0, VT);
Chris Lattner012f2412006-02-17 21:58:01 +00001572 if (SimplifyDemandedBits(SDOperand(N, 0)))
Chris Lattneref027f92006-04-21 15:32:26 +00001573 return SDOperand(N, 0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001574 // fold (shl (shl x, c1), c2) -> 0 or (shl x, c1+c2)
Nate Begeman646d7e22005-09-02 21:18:40 +00001575 if (N1C && N0.getOpcode() == ISD::SHL &&
Nate Begeman1d4d4142005-09-01 00:19:25 +00001576 N0.getOperand(1).getOpcode() == ISD::Constant) {
1577 uint64_t c1 = cast<ConstantSDNode>(N0.getOperand(1))->getValue();
Nate Begeman646d7e22005-09-02 21:18:40 +00001578 uint64_t c2 = N1C->getValue();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001579 if (c1 + c2 > OpSizeInBits)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001580 return DAG.getConstant(0, VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001581 return DAG.getNode(ISD::SHL, VT, N0.getOperand(0),
Nate Begeman83e75ec2005-09-06 04:43:02 +00001582 DAG.getConstant(c1 + c2, N1.getValueType()));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001583 }
1584 // fold (shl (srl x, c1), c2) -> (shl (and x, -1 << c1), c2-c1) or
1585 // (srl (and x, -1 << c1), c1-c2)
Nate Begeman646d7e22005-09-02 21:18:40 +00001586 if (N1C && N0.getOpcode() == ISD::SRL &&
Nate Begeman1d4d4142005-09-01 00:19:25 +00001587 N0.getOperand(1).getOpcode() == ISD::Constant) {
1588 uint64_t c1 = cast<ConstantSDNode>(N0.getOperand(1))->getValue();
Nate Begeman646d7e22005-09-02 21:18:40 +00001589 uint64_t c2 = N1C->getValue();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001590 SDOperand Mask = DAG.getNode(ISD::AND, VT, N0.getOperand(0),
1591 DAG.getConstant(~0ULL << c1, VT));
1592 if (c2 > c1)
1593 return DAG.getNode(ISD::SHL, VT, Mask,
Nate Begeman83e75ec2005-09-06 04:43:02 +00001594 DAG.getConstant(c2-c1, N1.getValueType()));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001595 else
Nate Begeman83e75ec2005-09-06 04:43:02 +00001596 return DAG.getNode(ISD::SRL, VT, Mask,
1597 DAG.getConstant(c1-c2, N1.getValueType()));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001598 }
1599 // fold (shl (sra x, c1), c1) -> (and x, -1 << c1)
Nate Begeman646d7e22005-09-02 21:18:40 +00001600 if (N1C && N0.getOpcode() == ISD::SRA && N1 == N0.getOperand(1))
Nate Begeman4ebd8052005-09-01 23:24:04 +00001601 return DAG.getNode(ISD::AND, VT, N0.getOperand(0),
Nate Begeman83e75ec2005-09-06 04:43:02 +00001602 DAG.getConstant(~0ULL << N1C->getValue(), VT));
Chris Lattnercac70592006-03-05 19:53:55 +00001603 // fold (shl (add x, c1), c2) -> (add (shl x, c2), c1<<c2)
1604 if (N1C && N0.getOpcode() == ISD::ADD && N0.Val->hasOneUse() &&
1605 isa<ConstantSDNode>(N0.getOperand(1))) {
1606 return DAG.getNode(ISD::ADD, VT,
1607 DAG.getNode(ISD::SHL, VT, N0.getOperand(0), N1),
1608 DAG.getNode(ISD::SHL, VT, N0.getOperand(1), N1));
1609 }
Nate Begeman83e75ec2005-09-06 04:43:02 +00001610 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001611}
1612
Nate Begeman83e75ec2005-09-06 04:43:02 +00001613SDOperand DAGCombiner::visitSRA(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001614 SDOperand N0 = N->getOperand(0);
1615 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +00001616 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1617 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001618 MVT::ValueType VT = N0.getValueType();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001619
1620 // fold (sra c1, c2) -> c1>>c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001621 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +00001622 return DAG.getNode(ISD::SRA, VT, N0, N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001623 // fold (sra 0, x) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +00001624 if (N0C && N0C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001625 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001626 // fold (sra -1, x) -> -1
Nate Begeman646d7e22005-09-02 21:18:40 +00001627 if (N0C && N0C->isAllOnesValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001628 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001629 // fold (sra x, c >= size(x)) -> undef
Nate Begemanfb7217b2006-02-17 19:54:08 +00001630 if (N1C && N1C->getValue() >= MVT::getSizeInBits(VT))
Nate Begeman83e75ec2005-09-06 04:43:02 +00001631 return DAG.getNode(ISD::UNDEF, VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001632 // fold (sra x, 0) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +00001633 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001634 return N0;
Nate Begemanfb7217b2006-02-17 19:54:08 +00001635 // fold (sra (shl x, c1), c1) -> sext_inreg for some c1 and target supports
1636 // sext_inreg.
1637 if (N1C && N0.getOpcode() == ISD::SHL && N1 == N0.getOperand(1)) {
1638 unsigned LowBits = MVT::getSizeInBits(VT) - (unsigned)N1C->getValue();
1639 MVT::ValueType EVT;
1640 switch (LowBits) {
1641 default: EVT = MVT::Other; break;
1642 case 1: EVT = MVT::i1; break;
1643 case 8: EVT = MVT::i8; break;
1644 case 16: EVT = MVT::i16; break;
1645 case 32: EVT = MVT::i32; break;
1646 }
1647 if (EVT > MVT::Other && TLI.isOperationLegal(ISD::SIGN_EXTEND_INREG, EVT))
1648 return DAG.getNode(ISD::SIGN_EXTEND_INREG, VT, N0.getOperand(0),
1649 DAG.getValueType(EVT));
1650 }
Chris Lattner71d9ebc2006-02-28 06:23:04 +00001651
1652 // fold (sra (sra x, c1), c2) -> (sra x, c1+c2)
1653 if (N1C && N0.getOpcode() == ISD::SRA) {
1654 if (ConstantSDNode *C1 = dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
1655 unsigned Sum = N1C->getValue() + C1->getValue();
1656 if (Sum >= MVT::getSizeInBits(VT)) Sum = MVT::getSizeInBits(VT)-1;
1657 return DAG.getNode(ISD::SRA, VT, N0.getOperand(0),
1658 DAG.getConstant(Sum, N1C->getValueType(0)));
1659 }
1660 }
1661
Chris Lattnera8504462006-05-08 20:51:54 +00001662 // Simplify, based on bits shifted out of the LHS.
1663 if (N1C && SimplifyDemandedBits(SDOperand(N, 0)))
1664 return SDOperand(N, 0);
1665
1666
Nate Begeman1d4d4142005-09-01 00:19:25 +00001667 // If the sign bit is known to be zero, switch this to a SRL.
Nate Begemanfb7217b2006-02-17 19:54:08 +00001668 if (TLI.MaskedValueIsZero(N0, MVT::getIntVTSignBit(VT)))
Nate Begeman83e75ec2005-09-06 04:43:02 +00001669 return DAG.getNode(ISD::SRL, VT, N0, N1);
1670 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001671}
1672
Nate Begeman83e75ec2005-09-06 04:43:02 +00001673SDOperand DAGCombiner::visitSRL(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001674 SDOperand N0 = N->getOperand(0);
1675 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +00001676 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1677 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001678 MVT::ValueType VT = N0.getValueType();
1679 unsigned OpSizeInBits = MVT::getSizeInBits(VT);
1680
1681 // fold (srl c1, c2) -> c1 >>u c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001682 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +00001683 return DAG.getNode(ISD::SRL, VT, N0, N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001684 // fold (srl 0, x) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +00001685 if (N0C && N0C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001686 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001687 // fold (srl x, c >= size(x)) -> undef
Nate Begeman646d7e22005-09-02 21:18:40 +00001688 if (N1C && N1C->getValue() >= OpSizeInBits)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001689 return DAG.getNode(ISD::UNDEF, VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001690 // fold (srl x, 0) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +00001691 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001692 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001693 // if (srl x, c) is known to be zero, return 0
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001694 if (N1C && TLI.MaskedValueIsZero(SDOperand(N, 0), ~0ULL >> (64-OpSizeInBits)))
Nate Begeman83e75ec2005-09-06 04:43:02 +00001695 return DAG.getConstant(0, VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001696 // fold (srl (srl x, c1), c2) -> 0 or (srl x, c1+c2)
Nate Begeman646d7e22005-09-02 21:18:40 +00001697 if (N1C && N0.getOpcode() == ISD::SRL &&
Nate Begeman1d4d4142005-09-01 00:19:25 +00001698 N0.getOperand(1).getOpcode() == ISD::Constant) {
1699 uint64_t c1 = cast<ConstantSDNode>(N0.getOperand(1))->getValue();
Nate Begeman646d7e22005-09-02 21:18:40 +00001700 uint64_t c2 = N1C->getValue();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001701 if (c1 + c2 > OpSizeInBits)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001702 return DAG.getConstant(0, VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001703 return DAG.getNode(ISD::SRL, VT, N0.getOperand(0),
Nate Begeman83e75ec2005-09-06 04:43:02 +00001704 DAG.getConstant(c1 + c2, N1.getValueType()));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001705 }
Chris Lattner350bec02006-04-02 06:11:11 +00001706
Chris Lattner06afe072006-05-05 22:53:17 +00001707 // fold (srl (anyextend x), c) -> (anyextend (srl x, c))
1708 if (N1C && N0.getOpcode() == ISD::ANY_EXTEND) {
1709 // Shifting in all undef bits?
1710 MVT::ValueType SmallVT = N0.getOperand(0).getValueType();
1711 if (N1C->getValue() >= MVT::getSizeInBits(SmallVT))
1712 return DAG.getNode(ISD::UNDEF, VT);
1713
1714 SDOperand SmallShift = DAG.getNode(ISD::SRL, SmallVT, N0.getOperand(0), N1);
1715 AddToWorkList(SmallShift.Val);
1716 return DAG.getNode(ISD::ANY_EXTEND, VT, SmallShift);
1717 }
1718
Chris Lattner3657ffe2006-10-12 20:23:19 +00001719 // fold (srl (sra X, Y), 31) -> (srl X, 31). This srl only looks at the sign
1720 // bit, which is unmodified by sra.
1721 if (N1C && N1C->getValue()+1 == MVT::getSizeInBits(VT)) {
1722 if (N0.getOpcode() == ISD::SRA)
1723 return DAG.getNode(ISD::SRL, VT, N0.getOperand(0), N1);
1724 }
1725
Chris Lattner350bec02006-04-02 06:11:11 +00001726 // fold (srl (ctlz x), "5") -> x iff x has one bit set (the low bit).
1727 if (N1C && N0.getOpcode() == ISD::CTLZ &&
1728 N1C->getValue() == Log2_32(MVT::getSizeInBits(VT))) {
1729 uint64_t KnownZero, KnownOne, Mask = MVT::getIntVTBitMask(VT);
1730 TLI.ComputeMaskedBits(N0.getOperand(0), Mask, KnownZero, KnownOne);
1731
1732 // If any of the input bits are KnownOne, then the input couldn't be all
1733 // zeros, thus the result of the srl will always be zero.
1734 if (KnownOne) return DAG.getConstant(0, VT);
1735
1736 // If all of the bits input the to ctlz node are known to be zero, then
1737 // the result of the ctlz is "32" and the result of the shift is one.
1738 uint64_t UnknownBits = ~KnownZero & Mask;
1739 if (UnknownBits == 0) return DAG.getConstant(1, VT);
1740
1741 // Otherwise, check to see if there is exactly one bit input to the ctlz.
1742 if ((UnknownBits & (UnknownBits-1)) == 0) {
1743 // Okay, we know that only that the single bit specified by UnknownBits
1744 // could be set on input to the CTLZ node. If this bit is set, the SRL
1745 // will return 0, if it is clear, it returns 1. Change the CTLZ/SRL pair
1746 // to an SRL,XOR pair, which is likely to simplify more.
1747 unsigned ShAmt = CountTrailingZeros_64(UnknownBits);
1748 SDOperand Op = N0.getOperand(0);
1749 if (ShAmt) {
1750 Op = DAG.getNode(ISD::SRL, VT, Op,
1751 DAG.getConstant(ShAmt, TLI.getShiftAmountTy()));
1752 AddToWorkList(Op.Val);
1753 }
1754 return DAG.getNode(ISD::XOR, VT, Op, DAG.getConstant(1, VT));
1755 }
1756 }
1757
Nate Begeman83e75ec2005-09-06 04:43:02 +00001758 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001759}
1760
Nate Begeman83e75ec2005-09-06 04:43:02 +00001761SDOperand DAGCombiner::visitCTLZ(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001762 SDOperand N0 = N->getOperand(0);
Nate Begemana148d982006-01-18 22:35:16 +00001763 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001764
1765 // fold (ctlz c1) -> c2
Chris Lattner310b5782006-05-06 23:06:26 +00001766 if (isa<ConstantSDNode>(N0))
Nate Begemana148d982006-01-18 22:35:16 +00001767 return DAG.getNode(ISD::CTLZ, VT, N0);
Nate Begeman83e75ec2005-09-06 04:43:02 +00001768 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001769}
1770
Nate Begeman83e75ec2005-09-06 04:43:02 +00001771SDOperand DAGCombiner::visitCTTZ(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001772 SDOperand N0 = N->getOperand(0);
Nate Begemana148d982006-01-18 22:35:16 +00001773 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001774
1775 // fold (cttz c1) -> c2
Chris Lattner310b5782006-05-06 23:06:26 +00001776 if (isa<ConstantSDNode>(N0))
Nate Begemana148d982006-01-18 22:35:16 +00001777 return DAG.getNode(ISD::CTTZ, VT, N0);
Nate Begeman83e75ec2005-09-06 04:43:02 +00001778 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001779}
1780
Nate Begeman83e75ec2005-09-06 04:43:02 +00001781SDOperand DAGCombiner::visitCTPOP(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001782 SDOperand N0 = N->getOperand(0);
Nate Begemana148d982006-01-18 22:35:16 +00001783 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001784
1785 // fold (ctpop c1) -> c2
Chris Lattner310b5782006-05-06 23:06:26 +00001786 if (isa<ConstantSDNode>(N0))
Nate Begemana148d982006-01-18 22:35:16 +00001787 return DAG.getNode(ISD::CTPOP, VT, N0);
Nate Begeman83e75ec2005-09-06 04:43:02 +00001788 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001789}
1790
Nate Begeman452d7be2005-09-16 00:54:12 +00001791SDOperand DAGCombiner::visitSELECT(SDNode *N) {
1792 SDOperand N0 = N->getOperand(0);
1793 SDOperand N1 = N->getOperand(1);
1794 SDOperand N2 = N->getOperand(2);
1795 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1796 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
1797 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(N2);
1798 MVT::ValueType VT = N->getValueType(0);
Nate Begeman44728a72005-09-19 22:34:01 +00001799
Nate Begeman452d7be2005-09-16 00:54:12 +00001800 // fold select C, X, X -> X
1801 if (N1 == N2)
1802 return N1;
1803 // fold select true, X, Y -> X
1804 if (N0C && !N0C->isNullValue())
1805 return N1;
1806 // fold select false, X, Y -> Y
1807 if (N0C && N0C->isNullValue())
1808 return N2;
1809 // fold select C, 1, X -> C | X
Nate Begeman44728a72005-09-19 22:34:01 +00001810 if (MVT::i1 == VT && N1C && N1C->getValue() == 1)
Nate Begeman452d7be2005-09-16 00:54:12 +00001811 return DAG.getNode(ISD::OR, VT, N0, N2);
1812 // fold select C, 0, X -> ~C & X
1813 // FIXME: this should check for C type == X type, not i1?
1814 if (MVT::i1 == VT && N1C && N1C->isNullValue()) {
1815 SDOperand XORNode = DAG.getNode(ISD::XOR, VT, N0, DAG.getConstant(1, VT));
Chris Lattner5750df92006-03-01 04:03:14 +00001816 AddToWorkList(XORNode.Val);
Nate Begeman452d7be2005-09-16 00:54:12 +00001817 return DAG.getNode(ISD::AND, VT, XORNode, N2);
1818 }
1819 // fold select C, X, 1 -> ~C | X
Nate Begeman44728a72005-09-19 22:34:01 +00001820 if (MVT::i1 == VT && N2C && N2C->getValue() == 1) {
Nate Begeman452d7be2005-09-16 00:54:12 +00001821 SDOperand XORNode = DAG.getNode(ISD::XOR, VT, N0, DAG.getConstant(1, VT));
Chris Lattner5750df92006-03-01 04:03:14 +00001822 AddToWorkList(XORNode.Val);
Nate Begeman452d7be2005-09-16 00:54:12 +00001823 return DAG.getNode(ISD::OR, VT, XORNode, N1);
1824 }
1825 // fold select C, X, 0 -> C & X
1826 // FIXME: this should check for C type == X type, not i1?
1827 if (MVT::i1 == VT && N2C && N2C->isNullValue())
1828 return DAG.getNode(ISD::AND, VT, N0, N1);
1829 // fold X ? X : Y --> X ? 1 : Y --> X | Y
1830 if (MVT::i1 == VT && N0 == N1)
1831 return DAG.getNode(ISD::OR, VT, N0, N2);
1832 // fold X ? Y : X --> X ? Y : 0 --> X & Y
1833 if (MVT::i1 == VT && N0 == N2)
1834 return DAG.getNode(ISD::AND, VT, N0, N1);
Chris Lattner729c6d12006-05-27 00:43:02 +00001835
Chris Lattner40c62d52005-10-18 06:04:22 +00001836 // If we can fold this based on the true/false value, do so.
1837 if (SimplifySelectOps(N, N1, N2))
Chris Lattner729c6d12006-05-27 00:43:02 +00001838 return SDOperand(N, 0); // Don't revisit N.
1839
Nate Begeman44728a72005-09-19 22:34:01 +00001840 // fold selects based on a setcc into other things, such as min/max/abs
1841 if (N0.getOpcode() == ISD::SETCC)
Nate Begeman750ac1b2006-02-01 07:19:44 +00001842 // FIXME:
1843 // Check against MVT::Other for SELECT_CC, which is a workaround for targets
1844 // having to say they don't support SELECT_CC on every type the DAG knows
1845 // about, since there is no way to mark an opcode illegal at all value types
1846 if (TLI.isOperationLegal(ISD::SELECT_CC, MVT::Other))
1847 return DAG.getNode(ISD::SELECT_CC, VT, N0.getOperand(0), N0.getOperand(1),
1848 N1, N2, N0.getOperand(2));
1849 else
1850 return SimplifySelect(N0, N1, N2);
Nate Begeman452d7be2005-09-16 00:54:12 +00001851 return SDOperand();
1852}
1853
1854SDOperand DAGCombiner::visitSELECT_CC(SDNode *N) {
Nate Begeman44728a72005-09-19 22:34:01 +00001855 SDOperand N0 = N->getOperand(0);
1856 SDOperand N1 = N->getOperand(1);
1857 SDOperand N2 = N->getOperand(2);
1858 SDOperand N3 = N->getOperand(3);
1859 SDOperand N4 = N->getOperand(4);
Nate Begeman44728a72005-09-19 22:34:01 +00001860 ISD::CondCode CC = cast<CondCodeSDNode>(N4)->get();
1861
Nate Begeman44728a72005-09-19 22:34:01 +00001862 // fold select_cc lhs, rhs, x, x, cc -> x
1863 if (N2 == N3)
1864 return N2;
Chris Lattner40c62d52005-10-18 06:04:22 +00001865
Chris Lattner5f42a242006-09-20 06:19:26 +00001866 // Determine if the condition we're dealing with is constant
1867 SDOperand SCC = SimplifySetCC(TLI.getSetCCResultTy(), N0, N1, CC, false);
Chris Lattner30f73e72006-10-14 03:52:46 +00001868 if (SCC.Val) AddToWorkList(SCC.Val);
Chris Lattner5f42a242006-09-20 06:19:26 +00001869
1870 if (ConstantSDNode *SCCC = dyn_cast_or_null<ConstantSDNode>(SCC.Val)) {
1871 if (SCCC->getValue())
1872 return N2; // cond always true -> true val
1873 else
1874 return N3; // cond always false -> false val
1875 }
1876
1877 // Fold to a simpler select_cc
1878 if (SCC.Val && SCC.getOpcode() == ISD::SETCC)
1879 return DAG.getNode(ISD::SELECT_CC, N2.getValueType(),
1880 SCC.getOperand(0), SCC.getOperand(1), N2, N3,
1881 SCC.getOperand(2));
1882
Chris Lattner40c62d52005-10-18 06:04:22 +00001883 // If we can fold this based on the true/false value, do so.
1884 if (SimplifySelectOps(N, N2, N3))
Chris Lattner729c6d12006-05-27 00:43:02 +00001885 return SDOperand(N, 0); // Don't revisit N.
Chris Lattner40c62d52005-10-18 06:04:22 +00001886
Nate Begeman44728a72005-09-19 22:34:01 +00001887 // fold select_cc into other things, such as min/max/abs
1888 return SimplifySelectCC(N0, N1, N2, N3, CC);
Nate Begeman452d7be2005-09-16 00:54:12 +00001889}
1890
1891SDOperand DAGCombiner::visitSETCC(SDNode *N) {
1892 return SimplifySetCC(N->getValueType(0), N->getOperand(0), N->getOperand(1),
1893 cast<CondCodeSDNode>(N->getOperand(2))->get());
1894}
1895
Nate Begeman83e75ec2005-09-06 04:43:02 +00001896SDOperand DAGCombiner::visitSIGN_EXTEND(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001897 SDOperand N0 = N->getOperand(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001898 MVT::ValueType VT = N->getValueType(0);
1899
Nate Begeman1d4d4142005-09-01 00:19:25 +00001900 // fold (sext c1) -> c1
Reid Spencer3ed469c2006-11-02 20:25:50 +00001901 if (isa<ConstantSDNode>(N0))
Nate Begemana148d982006-01-18 22:35:16 +00001902 return DAG.getNode(ISD::SIGN_EXTEND, VT, N0);
Chris Lattner310b5782006-05-06 23:06:26 +00001903
Nate Begeman1d4d4142005-09-01 00:19:25 +00001904 // fold (sext (sext x)) -> (sext x)
Chris Lattner310b5782006-05-06 23:06:26 +00001905 // fold (sext (aext x)) -> (sext x)
1906 if (N0.getOpcode() == ISD::SIGN_EXTEND || N0.getOpcode() == ISD::ANY_EXTEND)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001907 return DAG.getNode(ISD::SIGN_EXTEND, VT, N0.getOperand(0));
Chris Lattner310b5782006-05-06 23:06:26 +00001908
Chris Lattner6007b842006-09-21 06:00:20 +00001909 // fold (sext (truncate x)) -> (sextinreg x).
1910 if (N0.getOpcode() == ISD::TRUNCATE &&
Chris Lattnerbf370872006-09-21 06:17:39 +00001911 (!AfterLegalize || TLI.isOperationLegal(ISD::SIGN_EXTEND_INREG,
1912 N0.getValueType()))) {
Chris Lattner6007b842006-09-21 06:00:20 +00001913 SDOperand Op = N0.getOperand(0);
1914 if (Op.getValueType() < VT) {
1915 Op = DAG.getNode(ISD::ANY_EXTEND, VT, Op);
1916 } else if (Op.getValueType() > VT) {
1917 Op = DAG.getNode(ISD::TRUNCATE, VT, Op);
1918 }
1919 return DAG.getNode(ISD::SIGN_EXTEND_INREG, VT, Op,
Chris Lattnerb14ab8a2005-12-07 07:11:03 +00001920 DAG.getValueType(N0.getValueType()));
Chris Lattner6007b842006-09-21 06:00:20 +00001921 }
Chris Lattner310b5782006-05-06 23:06:26 +00001922
Evan Cheng110dec22005-12-14 02:19:23 +00001923 // fold (sext (load x)) -> (sext (truncate (sextload x)))
Evan Cheng466685d2006-10-09 20:57:25 +00001924 if (ISD::isNON_EXTLoad(N0.Val) && N0.hasOneUse() &&
Evan Chengc5484282006-10-04 00:56:09 +00001925 (!AfterLegalize||TLI.isLoadXLegal(ISD::SEXTLOAD, N0.getValueType()))){
Evan Cheng466685d2006-10-09 20:57:25 +00001926 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
1927 SDOperand ExtLoad = DAG.getExtLoad(ISD::SEXTLOAD, VT, LN0->getChain(),
1928 LN0->getBasePtr(), LN0->getSrcValue(),
1929 LN0->getSrcValueOffset(),
Nate Begeman3df4d522005-10-12 20:40:40 +00001930 N0.getValueType());
Chris Lattnerd4771842005-12-14 19:25:30 +00001931 CombineTo(N, ExtLoad);
Chris Lattnerf9884052005-10-13 21:52:31 +00001932 CombineTo(N0.Val, DAG.getNode(ISD::TRUNCATE, N0.getValueType(), ExtLoad),
1933 ExtLoad.getValue(1));
Chris Lattnerfedced72006-04-20 23:55:59 +00001934 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
Nate Begeman3df4d522005-10-12 20:40:40 +00001935 }
Chris Lattnerad25d4e2005-12-14 19:05:06 +00001936
1937 // fold (sext (sextload x)) -> (sext (truncate (sextload x)))
1938 // fold (sext ( extload x)) -> (sext (truncate (sextload x)))
Evan Chengc5484282006-10-04 00:56:09 +00001939 if ((ISD::isSEXTLoad(N0.Val) || ISD::isEXTLoad(N0.Val)) && N0.hasOneUse()) {
Evan Cheng466685d2006-10-09 20:57:25 +00001940 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
Evan Cheng2e49f092006-10-11 07:10:22 +00001941 MVT::ValueType EVT = LN0->getLoadedVT();
Jim Laskeyf6c4ccf2006-12-15 21:38:30 +00001942 if (!AfterLegalize || TLI.isLoadXLegal(ISD::SEXTLOAD, EVT)) {
1943 SDOperand ExtLoad = DAG.getExtLoad(ISD::SEXTLOAD, VT, LN0->getChain(),
1944 LN0->getBasePtr(), LN0->getSrcValue(),
1945 LN0->getSrcValueOffset(), EVT);
1946 CombineTo(N, ExtLoad);
1947 CombineTo(N0.Val, DAG.getNode(ISD::TRUNCATE, N0.getValueType(), ExtLoad),
1948 ExtLoad.getValue(1));
1949 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
1950 }
Chris Lattnerad25d4e2005-12-14 19:05:06 +00001951 }
1952
Nate Begeman83e75ec2005-09-06 04:43:02 +00001953 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001954}
1955
Nate Begeman83e75ec2005-09-06 04:43:02 +00001956SDOperand DAGCombiner::visitZERO_EXTEND(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001957 SDOperand N0 = N->getOperand(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001958 MVT::ValueType VT = N->getValueType(0);
1959
Nate Begeman1d4d4142005-09-01 00:19:25 +00001960 // fold (zext c1) -> c1
Reid Spencer3ed469c2006-11-02 20:25:50 +00001961 if (isa<ConstantSDNode>(N0))
Nate Begemana148d982006-01-18 22:35:16 +00001962 return DAG.getNode(ISD::ZERO_EXTEND, VT, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001963 // fold (zext (zext x)) -> (zext x)
Chris Lattner310b5782006-05-06 23:06:26 +00001964 // fold (zext (aext x)) -> (zext x)
1965 if (N0.getOpcode() == ISD::ZERO_EXTEND || N0.getOpcode() == ISD::ANY_EXTEND)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001966 return DAG.getNode(ISD::ZERO_EXTEND, VT, N0.getOperand(0));
Chris Lattner6007b842006-09-21 06:00:20 +00001967
1968 // fold (zext (truncate x)) -> (and x, mask)
1969 if (N0.getOpcode() == ISD::TRUNCATE &&
1970 (!AfterLegalize || TLI.isOperationLegal(ISD::AND, VT))) {
1971 SDOperand Op = N0.getOperand(0);
1972 if (Op.getValueType() < VT) {
1973 Op = DAG.getNode(ISD::ANY_EXTEND, VT, Op);
1974 } else if (Op.getValueType() > VT) {
1975 Op = DAG.getNode(ISD::TRUNCATE, VT, Op);
1976 }
1977 return DAG.getZeroExtendInReg(Op, N0.getValueType());
1978 }
1979
Chris Lattner111c2282006-09-21 06:14:31 +00001980 // fold (zext (and (trunc x), cst)) -> (and x, cst).
1981 if (N0.getOpcode() == ISD::AND &&
1982 N0.getOperand(0).getOpcode() == ISD::TRUNCATE &&
1983 N0.getOperand(1).getOpcode() == ISD::Constant) {
1984 SDOperand X = N0.getOperand(0).getOperand(0);
1985 if (X.getValueType() < VT) {
1986 X = DAG.getNode(ISD::ANY_EXTEND, VT, X);
1987 } else if (X.getValueType() > VT) {
1988 X = DAG.getNode(ISD::TRUNCATE, VT, X);
1989 }
1990 uint64_t Mask = cast<ConstantSDNode>(N0.getOperand(1))->getValue();
1991 return DAG.getNode(ISD::AND, VT, X, DAG.getConstant(Mask, VT));
1992 }
1993
Evan Cheng110dec22005-12-14 02:19:23 +00001994 // fold (zext (load x)) -> (zext (truncate (zextload x)))
Evan Cheng466685d2006-10-09 20:57:25 +00001995 if (ISD::isNON_EXTLoad(N0.Val) && N0.hasOneUse() &&
Evan Chengc5484282006-10-04 00:56:09 +00001996 (!AfterLegalize||TLI.isLoadXLegal(ISD::ZEXTLOAD, N0.getValueType()))) {
Evan Cheng466685d2006-10-09 20:57:25 +00001997 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
1998 SDOperand ExtLoad = DAG.getExtLoad(ISD::ZEXTLOAD, VT, LN0->getChain(),
1999 LN0->getBasePtr(), LN0->getSrcValue(),
2000 LN0->getSrcValueOffset(),
Evan Cheng110dec22005-12-14 02:19:23 +00002001 N0.getValueType());
Chris Lattnerd4771842005-12-14 19:25:30 +00002002 CombineTo(N, ExtLoad);
Evan Cheng110dec22005-12-14 02:19:23 +00002003 CombineTo(N0.Val, DAG.getNode(ISD::TRUNCATE, N0.getValueType(), ExtLoad),
2004 ExtLoad.getValue(1));
Chris Lattnerfedced72006-04-20 23:55:59 +00002005 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
Evan Cheng110dec22005-12-14 02:19:23 +00002006 }
Chris Lattnerad25d4e2005-12-14 19:05:06 +00002007
2008 // fold (zext (zextload x)) -> (zext (truncate (zextload x)))
2009 // fold (zext ( extload x)) -> (zext (truncate (zextload x)))
Evan Chengc5484282006-10-04 00:56:09 +00002010 if ((ISD::isZEXTLoad(N0.Val) || ISD::isEXTLoad(N0.Val)) && N0.hasOneUse()) {
Evan Cheng466685d2006-10-09 20:57:25 +00002011 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
Evan Cheng2e49f092006-10-11 07:10:22 +00002012 MVT::ValueType EVT = LN0->getLoadedVT();
Evan Cheng466685d2006-10-09 20:57:25 +00002013 SDOperand ExtLoad = DAG.getExtLoad(ISD::ZEXTLOAD, VT, LN0->getChain(),
2014 LN0->getBasePtr(), LN0->getSrcValue(),
2015 LN0->getSrcValueOffset(), EVT);
Chris Lattnerd4771842005-12-14 19:25:30 +00002016 CombineTo(N, ExtLoad);
Chris Lattnerad25d4e2005-12-14 19:05:06 +00002017 CombineTo(N0.Val, DAG.getNode(ISD::TRUNCATE, N0.getValueType(), ExtLoad),
2018 ExtLoad.getValue(1));
Chris Lattnerfedced72006-04-20 23:55:59 +00002019 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
Chris Lattnerad25d4e2005-12-14 19:05:06 +00002020 }
Nate Begeman83e75ec2005-09-06 04:43:02 +00002021 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002022}
2023
Chris Lattner5ffc0662006-05-05 05:58:59 +00002024SDOperand DAGCombiner::visitANY_EXTEND(SDNode *N) {
2025 SDOperand N0 = N->getOperand(0);
Chris Lattner5ffc0662006-05-05 05:58:59 +00002026 MVT::ValueType VT = N->getValueType(0);
2027
2028 // fold (aext c1) -> c1
Chris Lattner310b5782006-05-06 23:06:26 +00002029 if (isa<ConstantSDNode>(N0))
Chris Lattner5ffc0662006-05-05 05:58:59 +00002030 return DAG.getNode(ISD::ANY_EXTEND, VT, N0);
2031 // fold (aext (aext x)) -> (aext x)
2032 // fold (aext (zext x)) -> (zext x)
2033 // fold (aext (sext x)) -> (sext x)
2034 if (N0.getOpcode() == ISD::ANY_EXTEND ||
2035 N0.getOpcode() == ISD::ZERO_EXTEND ||
2036 N0.getOpcode() == ISD::SIGN_EXTEND)
2037 return DAG.getNode(N0.getOpcode(), VT, N0.getOperand(0));
2038
Chris Lattner84750582006-09-20 06:29:17 +00002039 // fold (aext (truncate x))
2040 if (N0.getOpcode() == ISD::TRUNCATE) {
2041 SDOperand TruncOp = N0.getOperand(0);
2042 if (TruncOp.getValueType() == VT)
2043 return TruncOp; // x iff x size == zext size.
2044 if (TruncOp.getValueType() > VT)
2045 return DAG.getNode(ISD::TRUNCATE, VT, TruncOp);
2046 return DAG.getNode(ISD::ANY_EXTEND, VT, TruncOp);
2047 }
Chris Lattner0e4b9222006-09-21 06:40:43 +00002048
2049 // fold (aext (and (trunc x), cst)) -> (and x, cst).
2050 if (N0.getOpcode() == ISD::AND &&
2051 N0.getOperand(0).getOpcode() == ISD::TRUNCATE &&
2052 N0.getOperand(1).getOpcode() == ISD::Constant) {
2053 SDOperand X = N0.getOperand(0).getOperand(0);
2054 if (X.getValueType() < VT) {
2055 X = DAG.getNode(ISD::ANY_EXTEND, VT, X);
2056 } else if (X.getValueType() > VT) {
2057 X = DAG.getNode(ISD::TRUNCATE, VT, X);
2058 }
2059 uint64_t Mask = cast<ConstantSDNode>(N0.getOperand(1))->getValue();
2060 return DAG.getNode(ISD::AND, VT, X, DAG.getConstant(Mask, VT));
2061 }
2062
Chris Lattner5ffc0662006-05-05 05:58:59 +00002063 // fold (aext (load x)) -> (aext (truncate (extload x)))
Evan Cheng466685d2006-10-09 20:57:25 +00002064 if (ISD::isNON_EXTLoad(N0.Val) && N0.hasOneUse() &&
Evan Chengc5484282006-10-04 00:56:09 +00002065 (!AfterLegalize||TLI.isLoadXLegal(ISD::EXTLOAD, N0.getValueType()))) {
Evan Cheng466685d2006-10-09 20:57:25 +00002066 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
2067 SDOperand ExtLoad = DAG.getExtLoad(ISD::EXTLOAD, VT, LN0->getChain(),
2068 LN0->getBasePtr(), LN0->getSrcValue(),
2069 LN0->getSrcValueOffset(),
Chris Lattner5ffc0662006-05-05 05:58:59 +00002070 N0.getValueType());
2071 CombineTo(N, ExtLoad);
2072 CombineTo(N0.Val, DAG.getNode(ISD::TRUNCATE, N0.getValueType(), ExtLoad),
2073 ExtLoad.getValue(1));
2074 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
2075 }
2076
2077 // fold (aext (zextload x)) -> (aext (truncate (zextload x)))
2078 // fold (aext (sextload x)) -> (aext (truncate (sextload x)))
2079 // fold (aext ( extload x)) -> (aext (truncate (extload x)))
Evan Cheng466685d2006-10-09 20:57:25 +00002080 if (N0.getOpcode() == ISD::LOAD && !ISD::isNON_EXTLoad(N0.Val) &&
2081 N0.hasOneUse()) {
2082 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
Evan Cheng2e49f092006-10-11 07:10:22 +00002083 MVT::ValueType EVT = LN0->getLoadedVT();
Evan Cheng466685d2006-10-09 20:57:25 +00002084 SDOperand ExtLoad = DAG.getExtLoad(LN0->getExtensionType(), VT,
2085 LN0->getChain(), LN0->getBasePtr(),
2086 LN0->getSrcValue(),
2087 LN0->getSrcValueOffset(), EVT);
Chris Lattner5ffc0662006-05-05 05:58:59 +00002088 CombineTo(N, ExtLoad);
2089 CombineTo(N0.Val, DAG.getNode(ISD::TRUNCATE, N0.getValueType(), ExtLoad),
2090 ExtLoad.getValue(1));
2091 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
2092 }
2093 return SDOperand();
2094}
2095
2096
Nate Begeman83e75ec2005-09-06 04:43:02 +00002097SDOperand DAGCombiner::visitSIGN_EXTEND_INREG(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00002098 SDOperand N0 = N->getOperand(0);
Nate Begeman646d7e22005-09-02 21:18:40 +00002099 SDOperand N1 = N->getOperand(1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002100 MVT::ValueType VT = N->getValueType(0);
Nate Begeman646d7e22005-09-02 21:18:40 +00002101 MVT::ValueType EVT = cast<VTSDNode>(N1)->getVT();
Nate Begeman07ed4172005-10-10 21:26:48 +00002102 unsigned EVTBits = MVT::getSizeInBits(EVT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002103
Nate Begeman1d4d4142005-09-01 00:19:25 +00002104 // fold (sext_in_reg c1) -> c1
Chris Lattnereaeda562006-05-08 20:59:41 +00002105 if (isa<ConstantSDNode>(N0) || N0.getOpcode() == ISD::UNDEF)
Chris Lattner310b5782006-05-06 23:06:26 +00002106 return DAG.getNode(ISD::SIGN_EXTEND_INREG, VT, N0, N1);
Chris Lattneree4ea922006-05-06 09:30:03 +00002107
Chris Lattner541a24f2006-05-06 22:43:44 +00002108 // If the input is already sign extended, just drop the extension.
Chris Lattneree4ea922006-05-06 09:30:03 +00002109 if (TLI.ComputeNumSignBits(N0) >= MVT::getSizeInBits(VT)-EVTBits+1)
2110 return N0;
2111
Nate Begeman646d7e22005-09-02 21:18:40 +00002112 // fold (sext_in_reg (sext_in_reg x, VT2), VT1) -> (sext_in_reg x, minVT) pt2
2113 if (N0.getOpcode() == ISD::SIGN_EXTEND_INREG &&
2114 EVT < cast<VTSDNode>(N0.getOperand(1))->getVT()) {
Nate Begeman83e75ec2005-09-06 04:43:02 +00002115 return DAG.getNode(ISD::SIGN_EXTEND_INREG, VT, N0.getOperand(0), N1);
Nate Begeman646d7e22005-09-02 21:18:40 +00002116 }
Chris Lattner4b37e872006-05-08 21:18:59 +00002117
Nate Begeman07ed4172005-10-10 21:26:48 +00002118 // fold (sext_in_reg x) -> (zext_in_reg x) if the sign bit is zero
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00002119 if (TLI.MaskedValueIsZero(N0, 1ULL << (EVTBits-1)))
Nate Begemande996292006-02-03 22:24:05 +00002120 return DAG.getZeroExtendInReg(N0, EVT);
Chris Lattner4b37e872006-05-08 21:18:59 +00002121
2122 // fold (sext_in_reg (srl X, 24), i8) -> sra X, 24
2123 // fold (sext_in_reg (srl X, 23), i8) -> sra X, 23 iff possible.
2124 // We already fold "(sext_in_reg (srl X, 25), i8) -> srl X, 25" above.
2125 if (N0.getOpcode() == ISD::SRL) {
2126 if (ConstantSDNode *ShAmt = dyn_cast<ConstantSDNode>(N0.getOperand(1)))
2127 if (ShAmt->getValue()+EVTBits <= MVT::getSizeInBits(VT)) {
2128 // We can turn this into an SRA iff the input to the SRL is already sign
2129 // extended enough.
2130 unsigned InSignBits = TLI.ComputeNumSignBits(N0.getOperand(0));
2131 if (MVT::getSizeInBits(VT)-(ShAmt->getValue()+EVTBits) < InSignBits)
2132 return DAG.getNode(ISD::SRA, VT, N0.getOperand(0), N0.getOperand(1));
2133 }
2134 }
2135
Nate Begemanded49632005-10-13 03:11:28 +00002136 // fold (sext_inreg (extload x)) -> (sextload x)
Evan Chengc5484282006-10-04 00:56:09 +00002137 if (ISD::isEXTLoad(N0.Val) &&
Evan Cheng2e49f092006-10-11 07:10:22 +00002138 EVT == cast<LoadSDNode>(N0)->getLoadedVT() &&
Evan Chengc5484282006-10-04 00:56:09 +00002139 (!AfterLegalize || TLI.isLoadXLegal(ISD::SEXTLOAD, EVT))) {
Evan Cheng466685d2006-10-09 20:57:25 +00002140 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
2141 SDOperand ExtLoad = DAG.getExtLoad(ISD::SEXTLOAD, VT, LN0->getChain(),
2142 LN0->getBasePtr(), LN0->getSrcValue(),
2143 LN0->getSrcValueOffset(), EVT);
Chris Lattnerd4771842005-12-14 19:25:30 +00002144 CombineTo(N, ExtLoad);
Nate Begemanbfd65a02005-10-13 18:34:58 +00002145 CombineTo(N0.Val, ExtLoad, ExtLoad.getValue(1));
Chris Lattnerfedced72006-04-20 23:55:59 +00002146 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
Nate Begemanded49632005-10-13 03:11:28 +00002147 }
2148 // fold (sext_inreg (zextload x)) -> (sextload x) iff load has one use
Evan Chengc5484282006-10-04 00:56:09 +00002149 if (ISD::isZEXTLoad(N0.Val) && N0.hasOneUse() &&
Evan Cheng2e49f092006-10-11 07:10:22 +00002150 EVT == cast<LoadSDNode>(N0)->getLoadedVT() &&
Evan Chengc5484282006-10-04 00:56:09 +00002151 (!AfterLegalize || TLI.isLoadXLegal(ISD::SEXTLOAD, EVT))) {
Evan Cheng466685d2006-10-09 20:57:25 +00002152 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
2153 SDOperand ExtLoad = DAG.getExtLoad(ISD::SEXTLOAD, VT, LN0->getChain(),
2154 LN0->getBasePtr(), LN0->getSrcValue(),
2155 LN0->getSrcValueOffset(), EVT);
Chris Lattnerd4771842005-12-14 19:25:30 +00002156 CombineTo(N, ExtLoad);
Nate Begemanbfd65a02005-10-13 18:34:58 +00002157 CombineTo(N0.Val, ExtLoad, ExtLoad.getValue(1));
Chris Lattnerfedced72006-04-20 23:55:59 +00002158 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
Nate Begemanded49632005-10-13 03:11:28 +00002159 }
Nate Begeman83e75ec2005-09-06 04:43:02 +00002160 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002161}
2162
Nate Begeman83e75ec2005-09-06 04:43:02 +00002163SDOperand DAGCombiner::visitTRUNCATE(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00002164 SDOperand N0 = N->getOperand(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002165 MVT::ValueType VT = N->getValueType(0);
2166
2167 // noop truncate
2168 if (N0.getValueType() == N->getValueType(0))
Nate Begeman83e75ec2005-09-06 04:43:02 +00002169 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00002170 // fold (truncate c1) -> c1
Chris Lattner310b5782006-05-06 23:06:26 +00002171 if (isa<ConstantSDNode>(N0))
Nate Begemana148d982006-01-18 22:35:16 +00002172 return DAG.getNode(ISD::TRUNCATE, VT, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002173 // fold (truncate (truncate x)) -> (truncate x)
2174 if (N0.getOpcode() == ISD::TRUNCATE)
Nate Begeman83e75ec2005-09-06 04:43:02 +00002175 return DAG.getNode(ISD::TRUNCATE, VT, N0.getOperand(0));
Nate Begeman1d4d4142005-09-01 00:19:25 +00002176 // fold (truncate (ext x)) -> (ext x) or (truncate x) or x
Chris Lattnerb72773b2006-05-05 22:56:26 +00002177 if (N0.getOpcode() == ISD::ZERO_EXTEND || N0.getOpcode() == ISD::SIGN_EXTEND||
2178 N0.getOpcode() == ISD::ANY_EXTEND) {
Chris Lattner32ba1aa2006-11-20 18:05:46 +00002179 if (N0.getOperand(0).getValueType() < VT)
Nate Begeman1d4d4142005-09-01 00:19:25 +00002180 // if the source is smaller than the dest, we still need an extend
Nate Begeman83e75ec2005-09-06 04:43:02 +00002181 return DAG.getNode(N0.getOpcode(), VT, N0.getOperand(0));
Chris Lattner32ba1aa2006-11-20 18:05:46 +00002182 else if (N0.getOperand(0).getValueType() > VT)
Nate Begeman1d4d4142005-09-01 00:19:25 +00002183 // if the source is larger than the dest, than we just need the truncate
Nate Begeman83e75ec2005-09-06 04:43:02 +00002184 return DAG.getNode(ISD::TRUNCATE, VT, N0.getOperand(0));
Nate Begeman1d4d4142005-09-01 00:19:25 +00002185 else
2186 // if the source and dest are the same type, we can drop both the extend
2187 // and the truncate
Nate Begeman83e75ec2005-09-06 04:43:02 +00002188 return N0.getOperand(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002189 }
Nate Begeman3df4d522005-10-12 20:40:40 +00002190 // fold (truncate (load x)) -> (smaller load x)
Chris Lattnerbc4cf8d2006-11-27 04:40:53 +00002191 if (ISD::isNON_EXTLoad(N0.Val) && N0.hasOneUse() &&
2192 // Do not allow folding to i1 here. i1 is implicitly stored in memory in
2193 // zero extended form: by shrinking the load, we lose track of the fact
2194 // that it is already zero extended.
2195 // FIXME: This should be reevaluated.
2196 VT != MVT::i1) {
Nate Begeman3df4d522005-10-12 20:40:40 +00002197 assert(MVT::getSizeInBits(N0.getValueType()) > MVT::getSizeInBits(VT) &&
2198 "Cannot truncate to larger type!");
Evan Cheng466685d2006-10-09 20:57:25 +00002199 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
Nate Begeman3df4d522005-10-12 20:40:40 +00002200 MVT::ValueType PtrType = N0.getOperand(1).getValueType();
Nate Begeman765784a2005-10-12 23:18:53 +00002201 // For big endian targets, we need to add an offset to the pointer to load
2202 // the correct bytes. For little endian systems, we merely need to read
2203 // fewer bytes from the same pointer.
Nate Begeman3df4d522005-10-12 20:40:40 +00002204 uint64_t PtrOff =
2205 (MVT::getSizeInBits(N0.getValueType()) - MVT::getSizeInBits(VT)) / 8;
Evan Cheng466685d2006-10-09 20:57:25 +00002206 SDOperand NewPtr = TLI.isLittleEndian() ? LN0->getBasePtr() :
2207 DAG.getNode(ISD::ADD, PtrType, LN0->getBasePtr(),
Nate Begeman765784a2005-10-12 23:18:53 +00002208 DAG.getConstant(PtrOff, PtrType));
Chris Lattner5750df92006-03-01 04:03:14 +00002209 AddToWorkList(NewPtr.Val);
Evan Cheng466685d2006-10-09 20:57:25 +00002210 SDOperand Load = DAG.getLoad(VT, LN0->getChain(), NewPtr,
2211 LN0->getSrcValue(), LN0->getSrcValueOffset());
Chris Lattner5750df92006-03-01 04:03:14 +00002212 AddToWorkList(N);
Chris Lattner24edbb72005-10-13 22:10:05 +00002213 CombineTo(N0.Val, Load, Load.getValue(1));
Chris Lattnerfedced72006-04-20 23:55:59 +00002214 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
Nate Begeman3df4d522005-10-12 20:40:40 +00002215 }
Nate Begeman83e75ec2005-09-06 04:43:02 +00002216 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002217}
2218
Chris Lattner94683772005-12-23 05:30:37 +00002219SDOperand DAGCombiner::visitBIT_CONVERT(SDNode *N) {
2220 SDOperand N0 = N->getOperand(0);
2221 MVT::ValueType VT = N->getValueType(0);
2222
2223 // If the input is a constant, let getNode() fold it.
2224 if (isa<ConstantSDNode>(N0) || isa<ConstantFPSDNode>(N0)) {
2225 SDOperand Res = DAG.getNode(ISD::BIT_CONVERT, VT, N0);
2226 if (Res.Val != N) return Res;
2227 }
2228
Chris Lattnerc8547d82005-12-23 05:37:50 +00002229 if (N0.getOpcode() == ISD::BIT_CONVERT) // conv(conv(x,t1),t2) -> conv(x,t2)
2230 return DAG.getNode(ISD::BIT_CONVERT, VT, N0.getOperand(0));
Chris Lattner6258fb22006-04-02 02:53:43 +00002231
Chris Lattner57104102005-12-23 05:44:41 +00002232 // fold (conv (load x)) -> (load (conv*)x)
Chris Lattnerbf40c4b2006-01-15 18:58:59 +00002233 // FIXME: These xforms need to know that the resultant load doesn't need a
2234 // higher alignment than the original!
Evan Cheng466685d2006-10-09 20:57:25 +00002235 if (0 && ISD::isNON_EXTLoad(N0.Val) && N0.hasOneUse()) {
2236 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
2237 SDOperand Load = DAG.getLoad(VT, LN0->getChain(), LN0->getBasePtr(),
2238 LN0->getSrcValue(), LN0->getSrcValueOffset());
Chris Lattner5750df92006-03-01 04:03:14 +00002239 AddToWorkList(N);
Chris Lattner57104102005-12-23 05:44:41 +00002240 CombineTo(N0.Val, DAG.getNode(ISD::BIT_CONVERT, N0.getValueType(), Load),
2241 Load.getValue(1));
2242 return Load;
2243 }
2244
Chris Lattner94683772005-12-23 05:30:37 +00002245 return SDOperand();
2246}
2247
Chris Lattner6258fb22006-04-02 02:53:43 +00002248SDOperand DAGCombiner::visitVBIT_CONVERT(SDNode *N) {
2249 SDOperand N0 = N->getOperand(0);
2250 MVT::ValueType VT = N->getValueType(0);
2251
2252 // If the input is a VBUILD_VECTOR with all constant elements, fold this now.
2253 // First check to see if this is all constant.
2254 if (N0.getOpcode() == ISD::VBUILD_VECTOR && N0.Val->hasOneUse() &&
2255 VT == MVT::Vector) {
2256 bool isSimple = true;
2257 for (unsigned i = 0, e = N0.getNumOperands()-2; i != e; ++i)
2258 if (N0.getOperand(i).getOpcode() != ISD::UNDEF &&
2259 N0.getOperand(i).getOpcode() != ISD::Constant &&
2260 N0.getOperand(i).getOpcode() != ISD::ConstantFP) {
2261 isSimple = false;
2262 break;
2263 }
2264
Chris Lattner97c20732006-04-03 17:29:28 +00002265 MVT::ValueType DestEltVT = cast<VTSDNode>(N->getOperand(2))->getVT();
2266 if (isSimple && !MVT::isVector(DestEltVT)) {
Chris Lattner6258fb22006-04-02 02:53:43 +00002267 return ConstantFoldVBIT_CONVERTofVBUILD_VECTOR(N0.Val, DestEltVT);
2268 }
2269 }
2270
2271 return SDOperand();
2272}
2273
2274/// ConstantFoldVBIT_CONVERTofVBUILD_VECTOR - We know that BV is a vbuild_vector
2275/// node with Constant, ConstantFP or Undef operands. DstEltVT indicates the
2276/// destination element value type.
2277SDOperand DAGCombiner::
2278ConstantFoldVBIT_CONVERTofVBUILD_VECTOR(SDNode *BV, MVT::ValueType DstEltVT) {
2279 MVT::ValueType SrcEltVT = BV->getOperand(0).getValueType();
2280
2281 // If this is already the right type, we're done.
2282 if (SrcEltVT == DstEltVT) return SDOperand(BV, 0);
2283
2284 unsigned SrcBitSize = MVT::getSizeInBits(SrcEltVT);
2285 unsigned DstBitSize = MVT::getSizeInBits(DstEltVT);
2286
2287 // If this is a conversion of N elements of one type to N elements of another
2288 // type, convert each element. This handles FP<->INT cases.
2289 if (SrcBitSize == DstBitSize) {
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002290 SmallVector<SDOperand, 8> Ops;
Chris Lattner3e104b12006-04-08 04:15:24 +00002291 for (unsigned i = 0, e = BV->getNumOperands()-2; i != e; ++i) {
Chris Lattner6258fb22006-04-02 02:53:43 +00002292 Ops.push_back(DAG.getNode(ISD::BIT_CONVERT, DstEltVT, BV->getOperand(i)));
Chris Lattner3e104b12006-04-08 04:15:24 +00002293 AddToWorkList(Ops.back().Val);
2294 }
Chris Lattner6258fb22006-04-02 02:53:43 +00002295 Ops.push_back(*(BV->op_end()-2)); // Add num elements.
2296 Ops.push_back(DAG.getValueType(DstEltVT));
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002297 return DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector, &Ops[0], Ops.size());
Chris Lattner6258fb22006-04-02 02:53:43 +00002298 }
2299
2300 // Otherwise, we're growing or shrinking the elements. To avoid having to
2301 // handle annoying details of growing/shrinking FP values, we convert them to
2302 // int first.
2303 if (MVT::isFloatingPoint(SrcEltVT)) {
2304 // Convert the input float vector to a int vector where the elements are the
2305 // same sizes.
2306 assert((SrcEltVT == MVT::f32 || SrcEltVT == MVT::f64) && "Unknown FP VT!");
2307 MVT::ValueType IntVT = SrcEltVT == MVT::f32 ? MVT::i32 : MVT::i64;
2308 BV = ConstantFoldVBIT_CONVERTofVBUILD_VECTOR(BV, IntVT).Val;
2309 SrcEltVT = IntVT;
2310 }
2311
2312 // Now we know the input is an integer vector. If the output is a FP type,
2313 // convert to integer first, then to FP of the right size.
2314 if (MVT::isFloatingPoint(DstEltVT)) {
2315 assert((DstEltVT == MVT::f32 || DstEltVT == MVT::f64) && "Unknown FP VT!");
2316 MVT::ValueType TmpVT = DstEltVT == MVT::f32 ? MVT::i32 : MVT::i64;
2317 SDNode *Tmp = ConstantFoldVBIT_CONVERTofVBUILD_VECTOR(BV, TmpVT).Val;
2318
2319 // Next, convert to FP elements of the same size.
2320 return ConstantFoldVBIT_CONVERTofVBUILD_VECTOR(Tmp, DstEltVT);
2321 }
2322
2323 // Okay, we know the src/dst types are both integers of differing types.
2324 // Handling growing first.
2325 assert(MVT::isInteger(SrcEltVT) && MVT::isInteger(DstEltVT));
2326 if (SrcBitSize < DstBitSize) {
2327 unsigned NumInputsPerOutput = DstBitSize/SrcBitSize;
2328
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002329 SmallVector<SDOperand, 8> Ops;
Chris Lattner6258fb22006-04-02 02:53:43 +00002330 for (unsigned i = 0, e = BV->getNumOperands()-2; i != e;
2331 i += NumInputsPerOutput) {
2332 bool isLE = TLI.isLittleEndian();
2333 uint64_t NewBits = 0;
2334 bool EltIsUndef = true;
2335 for (unsigned j = 0; j != NumInputsPerOutput; ++j) {
2336 // Shift the previously computed bits over.
2337 NewBits <<= SrcBitSize;
2338 SDOperand Op = BV->getOperand(i+ (isLE ? (NumInputsPerOutput-j-1) : j));
2339 if (Op.getOpcode() == ISD::UNDEF) continue;
2340 EltIsUndef = false;
2341
2342 NewBits |= cast<ConstantSDNode>(Op)->getValue();
2343 }
2344
2345 if (EltIsUndef)
2346 Ops.push_back(DAG.getNode(ISD::UNDEF, DstEltVT));
2347 else
2348 Ops.push_back(DAG.getConstant(NewBits, DstEltVT));
2349 }
2350
2351 Ops.push_back(DAG.getConstant(Ops.size(), MVT::i32)); // Add num elements.
2352 Ops.push_back(DAG.getValueType(DstEltVT)); // Add element size.
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002353 return DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector, &Ops[0], Ops.size());
Chris Lattner6258fb22006-04-02 02:53:43 +00002354 }
2355
2356 // Finally, this must be the case where we are shrinking elements: each input
2357 // turns into multiple outputs.
2358 unsigned NumOutputsPerInput = SrcBitSize/DstBitSize;
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002359 SmallVector<SDOperand, 8> Ops;
Chris Lattner6258fb22006-04-02 02:53:43 +00002360 for (unsigned i = 0, e = BV->getNumOperands()-2; i != e; ++i) {
2361 if (BV->getOperand(i).getOpcode() == ISD::UNDEF) {
2362 for (unsigned j = 0; j != NumOutputsPerInput; ++j)
2363 Ops.push_back(DAG.getNode(ISD::UNDEF, DstEltVT));
2364 continue;
2365 }
2366 uint64_t OpVal = cast<ConstantSDNode>(BV->getOperand(i))->getValue();
2367
2368 for (unsigned j = 0; j != NumOutputsPerInput; ++j) {
2369 unsigned ThisVal = OpVal & ((1ULL << DstBitSize)-1);
2370 OpVal >>= DstBitSize;
2371 Ops.push_back(DAG.getConstant(ThisVal, DstEltVT));
2372 }
2373
2374 // For big endian targets, swap the order of the pieces of each element.
2375 if (!TLI.isLittleEndian())
2376 std::reverse(Ops.end()-NumOutputsPerInput, Ops.end());
2377 }
2378 Ops.push_back(DAG.getConstant(Ops.size(), MVT::i32)); // Add num elements.
2379 Ops.push_back(DAG.getValueType(DstEltVT)); // Add element size.
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002380 return DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector, &Ops[0], Ops.size());
Chris Lattner6258fb22006-04-02 02:53:43 +00002381}
2382
2383
2384
Chris Lattner01b3d732005-09-28 22:28:18 +00002385SDOperand DAGCombiner::visitFADD(SDNode *N) {
2386 SDOperand N0 = N->getOperand(0);
2387 SDOperand N1 = N->getOperand(1);
Nate Begemana0e221d2005-10-18 00:28:13 +00002388 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2389 ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00002390 MVT::ValueType VT = N->getValueType(0);
Nate Begemana0e221d2005-10-18 00:28:13 +00002391
2392 // fold (fadd c1, c2) -> c1+c2
2393 if (N0CFP && N1CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002394 return DAG.getNode(ISD::FADD, VT, N0, N1);
Nate Begemana0e221d2005-10-18 00:28:13 +00002395 // canonicalize constant to RHS
2396 if (N0CFP && !N1CFP)
2397 return DAG.getNode(ISD::FADD, VT, N1, N0);
Chris Lattner01b3d732005-09-28 22:28:18 +00002398 // fold (A + (-B)) -> A-B
2399 if (N1.getOpcode() == ISD::FNEG)
2400 return DAG.getNode(ISD::FSUB, VT, N0, N1.getOperand(0));
Chris Lattner01b3d732005-09-28 22:28:18 +00002401 // fold ((-A) + B) -> B-A
2402 if (N0.getOpcode() == ISD::FNEG)
2403 return DAG.getNode(ISD::FSUB, VT, N1, N0.getOperand(0));
Chris Lattner01b3d732005-09-28 22:28:18 +00002404 return SDOperand();
2405}
2406
2407SDOperand DAGCombiner::visitFSUB(SDNode *N) {
2408 SDOperand N0 = N->getOperand(0);
2409 SDOperand N1 = N->getOperand(1);
Nate Begemana0e221d2005-10-18 00:28:13 +00002410 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2411 ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00002412 MVT::ValueType VT = N->getValueType(0);
Nate Begemana0e221d2005-10-18 00:28:13 +00002413
2414 // fold (fsub c1, c2) -> c1-c2
2415 if (N0CFP && N1CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002416 return DAG.getNode(ISD::FSUB, VT, N0, N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00002417 // fold (A-(-B)) -> A+B
2418 if (N1.getOpcode() == ISD::FNEG)
Nate Begemana148d982006-01-18 22:35:16 +00002419 return DAG.getNode(ISD::FADD, VT, N0, N1.getOperand(0));
Chris Lattner01b3d732005-09-28 22:28:18 +00002420 return SDOperand();
2421}
2422
2423SDOperand DAGCombiner::visitFMUL(SDNode *N) {
2424 SDOperand N0 = N->getOperand(0);
2425 SDOperand N1 = N->getOperand(1);
Nate Begeman11af4ea2005-10-17 20:40:11 +00002426 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2427 ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00002428 MVT::ValueType VT = N->getValueType(0);
2429
Nate Begeman11af4ea2005-10-17 20:40:11 +00002430 // fold (fmul c1, c2) -> c1*c2
2431 if (N0CFP && N1CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002432 return DAG.getNode(ISD::FMUL, VT, N0, N1);
Nate Begeman11af4ea2005-10-17 20:40:11 +00002433 // canonicalize constant to RHS
Nate Begemana0e221d2005-10-18 00:28:13 +00002434 if (N0CFP && !N1CFP)
2435 return DAG.getNode(ISD::FMUL, VT, N1, N0);
Nate Begeman11af4ea2005-10-17 20:40:11 +00002436 // fold (fmul X, 2.0) -> (fadd X, X)
2437 if (N1CFP && N1CFP->isExactlyValue(+2.0))
2438 return DAG.getNode(ISD::FADD, VT, N0, N0);
Chris Lattner01b3d732005-09-28 22:28:18 +00002439 return SDOperand();
2440}
2441
2442SDOperand DAGCombiner::visitFDIV(SDNode *N) {
2443 SDOperand N0 = N->getOperand(0);
2444 SDOperand N1 = N->getOperand(1);
Nate Begemana148d982006-01-18 22:35:16 +00002445 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2446 ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00002447 MVT::ValueType VT = N->getValueType(0);
2448
Nate Begemana148d982006-01-18 22:35:16 +00002449 // fold (fdiv c1, c2) -> c1/c2
2450 if (N0CFP && N1CFP)
2451 return DAG.getNode(ISD::FDIV, VT, N0, N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00002452 return SDOperand();
2453}
2454
2455SDOperand DAGCombiner::visitFREM(SDNode *N) {
2456 SDOperand N0 = N->getOperand(0);
2457 SDOperand N1 = N->getOperand(1);
Nate Begemana148d982006-01-18 22:35:16 +00002458 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2459 ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00002460 MVT::ValueType VT = N->getValueType(0);
2461
Nate Begemana148d982006-01-18 22:35:16 +00002462 // fold (frem c1, c2) -> fmod(c1,c2)
2463 if (N0CFP && N1CFP)
2464 return DAG.getNode(ISD::FREM, VT, N0, N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00002465 return SDOperand();
2466}
2467
Chris Lattner12d83032006-03-05 05:30:57 +00002468SDOperand DAGCombiner::visitFCOPYSIGN(SDNode *N) {
2469 SDOperand N0 = N->getOperand(0);
2470 SDOperand N1 = N->getOperand(1);
2471 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2472 ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1);
2473 MVT::ValueType VT = N->getValueType(0);
2474
2475 if (N0CFP && N1CFP) // Constant fold
2476 return DAG.getNode(ISD::FCOPYSIGN, VT, N0, N1);
2477
2478 if (N1CFP) {
2479 // copysign(x, c1) -> fabs(x) iff ispos(c1)
2480 // copysign(x, c1) -> fneg(fabs(x)) iff isneg(c1)
2481 union {
2482 double d;
2483 int64_t i;
2484 } u;
2485 u.d = N1CFP->getValue();
2486 if (u.i >= 0)
2487 return DAG.getNode(ISD::FABS, VT, N0);
2488 else
2489 return DAG.getNode(ISD::FNEG, VT, DAG.getNode(ISD::FABS, VT, N0));
2490 }
2491
2492 // copysign(fabs(x), y) -> copysign(x, y)
2493 // copysign(fneg(x), y) -> copysign(x, y)
2494 // copysign(copysign(x,z), y) -> copysign(x, y)
2495 if (N0.getOpcode() == ISD::FABS || N0.getOpcode() == ISD::FNEG ||
2496 N0.getOpcode() == ISD::FCOPYSIGN)
2497 return DAG.getNode(ISD::FCOPYSIGN, VT, N0.getOperand(0), N1);
2498
2499 // copysign(x, abs(y)) -> abs(x)
2500 if (N1.getOpcode() == ISD::FABS)
2501 return DAG.getNode(ISD::FABS, VT, N0);
2502
2503 // copysign(x, copysign(y,z)) -> copysign(x, z)
2504 if (N1.getOpcode() == ISD::FCOPYSIGN)
2505 return DAG.getNode(ISD::FCOPYSIGN, VT, N0, N1.getOperand(1));
2506
2507 // copysign(x, fp_extend(y)) -> copysign(x, y)
2508 // copysign(x, fp_round(y)) -> copysign(x, y)
2509 if (N1.getOpcode() == ISD::FP_EXTEND || N1.getOpcode() == ISD::FP_ROUND)
2510 return DAG.getNode(ISD::FCOPYSIGN, VT, N0, N1.getOperand(0));
2511
2512 return SDOperand();
2513}
2514
2515
Chris Lattner01b3d732005-09-28 22:28:18 +00002516
Nate Begeman83e75ec2005-09-06 04:43:02 +00002517SDOperand DAGCombiner::visitSINT_TO_FP(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00002518 SDOperand N0 = N->getOperand(0);
Nate Begeman646d7e22005-09-02 21:18:40 +00002519 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
Nate Begemana148d982006-01-18 22:35:16 +00002520 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002521
2522 // fold (sint_to_fp c1) -> c1fp
Nate Begeman646d7e22005-09-02 21:18:40 +00002523 if (N0C)
Nate Begemana148d982006-01-18 22:35:16 +00002524 return DAG.getNode(ISD::SINT_TO_FP, VT, N0);
Nate Begeman83e75ec2005-09-06 04:43:02 +00002525 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002526}
2527
Nate Begeman83e75ec2005-09-06 04:43:02 +00002528SDOperand DAGCombiner::visitUINT_TO_FP(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00002529 SDOperand N0 = N->getOperand(0);
Nate Begeman646d7e22005-09-02 21:18:40 +00002530 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
Nate Begemana148d982006-01-18 22:35:16 +00002531 MVT::ValueType VT = N->getValueType(0);
2532
Nate Begeman1d4d4142005-09-01 00:19:25 +00002533 // fold (uint_to_fp c1) -> c1fp
Nate Begeman646d7e22005-09-02 21:18:40 +00002534 if (N0C)
Nate Begemana148d982006-01-18 22:35:16 +00002535 return DAG.getNode(ISD::UINT_TO_FP, VT, N0);
Nate Begeman83e75ec2005-09-06 04:43:02 +00002536 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002537}
2538
Nate Begeman83e75ec2005-09-06 04:43:02 +00002539SDOperand DAGCombiner::visitFP_TO_SINT(SDNode *N) {
Nate Begemana148d982006-01-18 22:35:16 +00002540 SDOperand N0 = N->getOperand(0);
2541 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2542 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002543
2544 // fold (fp_to_sint c1fp) -> c1
Nate Begeman646d7e22005-09-02 21:18:40 +00002545 if (N0CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002546 return DAG.getNode(ISD::FP_TO_SINT, VT, N0);
Nate Begeman83e75ec2005-09-06 04:43:02 +00002547 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002548}
2549
Nate Begeman83e75ec2005-09-06 04:43:02 +00002550SDOperand DAGCombiner::visitFP_TO_UINT(SDNode *N) {
Nate Begemana148d982006-01-18 22:35:16 +00002551 SDOperand N0 = N->getOperand(0);
2552 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2553 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002554
2555 // fold (fp_to_uint c1fp) -> c1
Nate Begeman646d7e22005-09-02 21:18:40 +00002556 if (N0CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002557 return DAG.getNode(ISD::FP_TO_UINT, VT, N0);
Nate Begeman83e75ec2005-09-06 04:43:02 +00002558 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002559}
2560
Nate Begeman83e75ec2005-09-06 04:43:02 +00002561SDOperand DAGCombiner::visitFP_ROUND(SDNode *N) {
Nate Begemana148d982006-01-18 22:35:16 +00002562 SDOperand N0 = N->getOperand(0);
2563 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2564 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002565
2566 // fold (fp_round c1fp) -> c1fp
Nate Begeman646d7e22005-09-02 21:18:40 +00002567 if (N0CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002568 return DAG.getNode(ISD::FP_ROUND, VT, N0);
Chris Lattner79dbea52006-03-13 06:26:26 +00002569
2570 // fold (fp_round (fp_extend x)) -> x
2571 if (N0.getOpcode() == ISD::FP_EXTEND && VT == N0.getOperand(0).getValueType())
2572 return N0.getOperand(0);
2573
2574 // fold (fp_round (copysign X, Y)) -> (copysign (fp_round X), Y)
2575 if (N0.getOpcode() == ISD::FCOPYSIGN && N0.Val->hasOneUse()) {
2576 SDOperand Tmp = DAG.getNode(ISD::FP_ROUND, VT, N0.getOperand(0));
2577 AddToWorkList(Tmp.Val);
2578 return DAG.getNode(ISD::FCOPYSIGN, VT, Tmp, N0.getOperand(1));
2579 }
2580
Nate Begeman83e75ec2005-09-06 04:43:02 +00002581 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002582}
2583
Nate Begeman83e75ec2005-09-06 04:43:02 +00002584SDOperand DAGCombiner::visitFP_ROUND_INREG(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00002585 SDOperand N0 = N->getOperand(0);
2586 MVT::ValueType VT = N->getValueType(0);
2587 MVT::ValueType EVT = cast<VTSDNode>(N->getOperand(1))->getVT();
Nate Begeman646d7e22005-09-02 21:18:40 +00002588 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002589
Nate Begeman1d4d4142005-09-01 00:19:25 +00002590 // fold (fp_round_inreg c1fp) -> c1fp
Nate Begeman646d7e22005-09-02 21:18:40 +00002591 if (N0CFP) {
2592 SDOperand Round = DAG.getConstantFP(N0CFP->getValue(), EVT);
Nate Begeman83e75ec2005-09-06 04:43:02 +00002593 return DAG.getNode(ISD::FP_EXTEND, VT, Round);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002594 }
Nate Begeman83e75ec2005-09-06 04:43:02 +00002595 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002596}
2597
Nate Begeman83e75ec2005-09-06 04:43:02 +00002598SDOperand DAGCombiner::visitFP_EXTEND(SDNode *N) {
Nate Begemana148d982006-01-18 22:35:16 +00002599 SDOperand N0 = N->getOperand(0);
2600 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2601 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002602
2603 // fold (fp_extend c1fp) -> c1fp
Nate Begeman646d7e22005-09-02 21:18:40 +00002604 if (N0CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002605 return DAG.getNode(ISD::FP_EXTEND, VT, N0);
Chris Lattnere564dbb2006-05-05 21:34:35 +00002606
2607 // fold (fpext (load x)) -> (fpext (fpround (extload x)))
Evan Cheng466685d2006-10-09 20:57:25 +00002608 if (ISD::isNON_EXTLoad(N0.Val) && N0.hasOneUse() &&
Evan Chengc5484282006-10-04 00:56:09 +00002609 (!AfterLegalize||TLI.isLoadXLegal(ISD::EXTLOAD, N0.getValueType()))) {
Evan Cheng466685d2006-10-09 20:57:25 +00002610 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
2611 SDOperand ExtLoad = DAG.getExtLoad(ISD::EXTLOAD, VT, LN0->getChain(),
2612 LN0->getBasePtr(), LN0->getSrcValue(),
2613 LN0->getSrcValueOffset(),
Chris Lattnere564dbb2006-05-05 21:34:35 +00002614 N0.getValueType());
2615 CombineTo(N, ExtLoad);
2616 CombineTo(N0.Val, DAG.getNode(ISD::FP_ROUND, N0.getValueType(), ExtLoad),
2617 ExtLoad.getValue(1));
2618 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
2619 }
2620
2621
Nate Begeman83e75ec2005-09-06 04:43:02 +00002622 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002623}
2624
Nate Begeman83e75ec2005-09-06 04:43:02 +00002625SDOperand DAGCombiner::visitFNEG(SDNode *N) {
Nate Begemana148d982006-01-18 22:35:16 +00002626 SDOperand N0 = N->getOperand(0);
2627 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2628 MVT::ValueType VT = N->getValueType(0);
2629
2630 // fold (fneg c1) -> -c1
Nate Begeman646d7e22005-09-02 21:18:40 +00002631 if (N0CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002632 return DAG.getNode(ISD::FNEG, VT, N0);
2633 // fold (fneg (sub x, y)) -> (sub y, x)
Chris Lattner12d83032006-03-05 05:30:57 +00002634 if (N0.getOpcode() == ISD::SUB)
2635 return DAG.getNode(ISD::SUB, VT, N0.getOperand(1), N0.getOperand(0));
Nate Begemana148d982006-01-18 22:35:16 +00002636 // fold (fneg (fneg x)) -> x
Chris Lattner12d83032006-03-05 05:30:57 +00002637 if (N0.getOpcode() == ISD::FNEG)
2638 return N0.getOperand(0);
Nate Begeman83e75ec2005-09-06 04:43:02 +00002639 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002640}
2641
Nate Begeman83e75ec2005-09-06 04:43:02 +00002642SDOperand DAGCombiner::visitFABS(SDNode *N) {
Nate Begemana148d982006-01-18 22:35:16 +00002643 SDOperand N0 = N->getOperand(0);
2644 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2645 MVT::ValueType VT = N->getValueType(0);
2646
Nate Begeman1d4d4142005-09-01 00:19:25 +00002647 // fold (fabs c1) -> fabs(c1)
Nate Begeman646d7e22005-09-02 21:18:40 +00002648 if (N0CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002649 return DAG.getNode(ISD::FABS, VT, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002650 // fold (fabs (fabs x)) -> (fabs x)
Chris Lattner12d83032006-03-05 05:30:57 +00002651 if (N0.getOpcode() == ISD::FABS)
Nate Begeman83e75ec2005-09-06 04:43:02 +00002652 return N->getOperand(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002653 // fold (fabs (fneg x)) -> (fabs x)
Chris Lattner12d83032006-03-05 05:30:57 +00002654 // fold (fabs (fcopysign x, y)) -> (fabs x)
2655 if (N0.getOpcode() == ISD::FNEG || N0.getOpcode() == ISD::FCOPYSIGN)
2656 return DAG.getNode(ISD::FABS, VT, N0.getOperand(0));
2657
Nate Begeman83e75ec2005-09-06 04:43:02 +00002658 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002659}
2660
Nate Begeman44728a72005-09-19 22:34:01 +00002661SDOperand DAGCombiner::visitBRCOND(SDNode *N) {
2662 SDOperand Chain = N->getOperand(0);
2663 SDOperand N1 = N->getOperand(1);
2664 SDOperand N2 = N->getOperand(2);
2665 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
2666
2667 // never taken branch, fold to chain
2668 if (N1C && N1C->isNullValue())
2669 return Chain;
2670 // unconditional branch
Nate Begemane17daeb2005-10-05 21:43:42 +00002671 if (N1C && N1C->getValue() == 1)
Nate Begeman44728a72005-09-19 22:34:01 +00002672 return DAG.getNode(ISD::BR, MVT::Other, Chain, N2);
Nate Begeman750ac1b2006-02-01 07:19:44 +00002673 // fold a brcond with a setcc condition into a BR_CC node if BR_CC is legal
2674 // on the target.
2675 if (N1.getOpcode() == ISD::SETCC &&
2676 TLI.isOperationLegal(ISD::BR_CC, MVT::Other)) {
2677 return DAG.getNode(ISD::BR_CC, MVT::Other, Chain, N1.getOperand(2),
2678 N1.getOperand(0), N1.getOperand(1), N2);
2679 }
Nate Begeman44728a72005-09-19 22:34:01 +00002680 return SDOperand();
2681}
2682
Chris Lattner3ea0b472005-10-05 06:47:48 +00002683// Operand List for BR_CC: Chain, CondCC, CondLHS, CondRHS, DestBB.
2684//
Nate Begeman44728a72005-09-19 22:34:01 +00002685SDOperand DAGCombiner::visitBR_CC(SDNode *N) {
Chris Lattner3ea0b472005-10-05 06:47:48 +00002686 CondCodeSDNode *CC = cast<CondCodeSDNode>(N->getOperand(1));
2687 SDOperand CondLHS = N->getOperand(2), CondRHS = N->getOperand(3);
2688
2689 // Use SimplifySetCC to simplify SETCC's.
Nate Begemane17daeb2005-10-05 21:43:42 +00002690 SDOperand Simp = SimplifySetCC(MVT::i1, CondLHS, CondRHS, CC->get(), false);
Chris Lattner30f73e72006-10-14 03:52:46 +00002691 if (Simp.Val) AddToWorkList(Simp.Val);
2692
Nate Begemane17daeb2005-10-05 21:43:42 +00002693 ConstantSDNode *SCCC = dyn_cast_or_null<ConstantSDNode>(Simp.Val);
2694
2695 // fold br_cc true, dest -> br dest (unconditional branch)
2696 if (SCCC && SCCC->getValue())
2697 return DAG.getNode(ISD::BR, MVT::Other, N->getOperand(0),
2698 N->getOperand(4));
2699 // fold br_cc false, dest -> unconditional fall through
2700 if (SCCC && SCCC->isNullValue())
2701 return N->getOperand(0);
Chris Lattner30f73e72006-10-14 03:52:46 +00002702
Nate Begemane17daeb2005-10-05 21:43:42 +00002703 // fold to a simpler setcc
2704 if (Simp.Val && Simp.getOpcode() == ISD::SETCC)
2705 return DAG.getNode(ISD::BR_CC, MVT::Other, N->getOperand(0),
2706 Simp.getOperand(2), Simp.getOperand(0),
2707 Simp.getOperand(1), N->getOperand(4));
Nate Begeman44728a72005-09-19 22:34:01 +00002708 return SDOperand();
2709}
2710
Chris Lattner448f2192006-11-11 00:39:41 +00002711
2712/// CombineToPreIndexedLoadStore - Try turning a load / store and a
2713/// pre-indexed load / store when the base pointer is a add or subtract
2714/// and it has other uses besides the load / store. After the
2715/// transformation, the new indexed load / store has effectively folded
2716/// the add / subtract in and all of its other uses are redirected to the
2717/// new load / store.
2718bool DAGCombiner::CombineToPreIndexedLoadStore(SDNode *N) {
2719 if (!AfterLegalize)
2720 return false;
2721
2722 bool isLoad = true;
2723 SDOperand Ptr;
2724 MVT::ValueType VT;
2725 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Evan Chenge90460e2006-12-16 06:25:23 +00002726 if (LD->getAddressingMode() != ISD::UNINDEXED)
2727 return false;
Chris Lattner448f2192006-11-11 00:39:41 +00002728 VT = LD->getLoadedVT();
Evan Chenge90460e2006-12-16 06:25:23 +00002729 if (LD->getAddressingMode() != ISD::UNINDEXED &&
2730 !TLI.isIndexedLoadLegal(ISD::PRE_INC, VT) &&
Chris Lattner448f2192006-11-11 00:39:41 +00002731 !TLI.isIndexedLoadLegal(ISD::PRE_DEC, VT))
2732 return false;
2733 Ptr = LD->getBasePtr();
2734 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Evan Chenge90460e2006-12-16 06:25:23 +00002735 if (ST->getAddressingMode() != ISD::UNINDEXED)
2736 return false;
Chris Lattner448f2192006-11-11 00:39:41 +00002737 VT = ST->getStoredVT();
2738 if (!TLI.isIndexedStoreLegal(ISD::PRE_INC, VT) &&
2739 !TLI.isIndexedStoreLegal(ISD::PRE_DEC, VT))
2740 return false;
2741 Ptr = ST->getBasePtr();
2742 isLoad = false;
2743 } else
2744 return false;
2745
Chris Lattner9f1794e2006-11-11 00:56:29 +00002746 // If the pointer is not an add/sub, or if it doesn't have multiple uses, bail
2747 // out. There is no reason to make this a preinc/predec.
2748 if ((Ptr.getOpcode() != ISD::ADD && Ptr.getOpcode() != ISD::SUB) ||
2749 Ptr.Val->hasOneUse())
2750 return false;
Chris Lattner448f2192006-11-11 00:39:41 +00002751
Chris Lattner9f1794e2006-11-11 00:56:29 +00002752 // Ask the target to do addressing mode selection.
2753 SDOperand BasePtr;
2754 SDOperand Offset;
2755 ISD::MemIndexedMode AM = ISD::UNINDEXED;
2756 if (!TLI.getPreIndexedAddressParts(N, BasePtr, Offset, AM, DAG))
2757 return false;
2758
Chris Lattner41e53fd2006-11-11 01:00:15 +00002759 // Try turning it into a pre-indexed load / store except when:
2760 // 1) The base is a frame index.
2761 // 2) If N is a store and the ptr is either the same as or is a
Chris Lattner9f1794e2006-11-11 00:56:29 +00002762 // predecessor of the value being stored.
Chris Lattner41e53fd2006-11-11 01:00:15 +00002763 // 3) Another use of base ptr is a predecessor of N. If ptr is folded
Chris Lattner9f1794e2006-11-11 00:56:29 +00002764 // that would create a cycle.
Chris Lattner41e53fd2006-11-11 01:00:15 +00002765 // 4) All uses are load / store ops that use it as base ptr.
Chris Lattner448f2192006-11-11 00:39:41 +00002766
Chris Lattner41e53fd2006-11-11 01:00:15 +00002767 // Check #1. Preinc'ing a frame index would require copying the stack pointer
2768 // (plus the implicit offset) to a register to preinc anyway.
2769 if (isa<FrameIndexSDNode>(BasePtr))
2770 return false;
2771
2772 // Check #2.
Chris Lattner9f1794e2006-11-11 00:56:29 +00002773 if (!isLoad) {
2774 SDOperand Val = cast<StoreSDNode>(N)->getValue();
2775 if (Val == Ptr || Ptr.Val->isPredecessor(Val.Val))
2776 return false;
Chris Lattner448f2192006-11-11 00:39:41 +00002777 }
Chris Lattner9f1794e2006-11-11 00:56:29 +00002778
2779 // Now check for #2 and #3.
2780 bool RealUse = false;
2781 for (SDNode::use_iterator I = Ptr.Val->use_begin(),
2782 E = Ptr.Val->use_end(); I != E; ++I) {
2783 SDNode *Use = *I;
2784 if (Use == N)
2785 continue;
2786 if (Use->isPredecessor(N))
2787 return false;
2788
2789 if (!((Use->getOpcode() == ISD::LOAD &&
2790 cast<LoadSDNode>(Use)->getBasePtr() == Ptr) ||
2791 (Use->getOpcode() == ISD::STORE) &&
2792 cast<StoreSDNode>(Use)->getBasePtr() == Ptr))
2793 RealUse = true;
2794 }
2795 if (!RealUse)
2796 return false;
2797
2798 SDOperand Result;
2799 if (isLoad)
2800 Result = DAG.getIndexedLoad(SDOperand(N,0), BasePtr, Offset, AM);
2801 else
2802 Result = DAG.getIndexedStore(SDOperand(N,0), BasePtr, Offset, AM);
2803 ++PreIndexedNodes;
2804 ++NodesCombined;
Bill Wendling832171c2006-12-07 20:04:42 +00002805 DOUT << "\nReplacing.4 "; DEBUG(N->dump());
2806 DOUT << "\nWith: "; DEBUG(Result.Val->dump(&DAG));
2807 DOUT << '\n';
Chris Lattner9f1794e2006-11-11 00:56:29 +00002808 std::vector<SDNode*> NowDead;
2809 if (isLoad) {
2810 DAG.ReplaceAllUsesOfValueWith(SDOperand(N, 0), Result.getValue(0),
2811 NowDead);
2812 DAG.ReplaceAllUsesOfValueWith(SDOperand(N, 1), Result.getValue(2),
2813 NowDead);
2814 } else {
2815 DAG.ReplaceAllUsesOfValueWith(SDOperand(N, 0), Result.getValue(1),
2816 NowDead);
2817 }
2818
2819 // Nodes can end up on the worklist more than once. Make sure we do
2820 // not process a node that has been replaced.
2821 for (unsigned i = 0, e = NowDead.size(); i != e; ++i)
2822 removeFromWorkList(NowDead[i]);
2823 // Finally, since the node is now dead, remove it from the graph.
2824 DAG.DeleteNode(N);
2825
2826 // Replace the uses of Ptr with uses of the updated base value.
2827 DAG.ReplaceAllUsesOfValueWith(Ptr, Result.getValue(isLoad ? 1 : 0),
2828 NowDead);
2829 removeFromWorkList(Ptr.Val);
2830 for (unsigned i = 0, e = NowDead.size(); i != e; ++i)
2831 removeFromWorkList(NowDead[i]);
2832 DAG.DeleteNode(Ptr.Val);
2833
2834 return true;
Chris Lattner448f2192006-11-11 00:39:41 +00002835}
2836
2837/// CombineToPostIndexedLoadStore - Try combine a load / store with a
2838/// add / sub of the base pointer node into a post-indexed load / store.
2839/// The transformation folded the add / subtract into the new indexed
2840/// load / store effectively and all of its uses are redirected to the
2841/// new load / store.
2842bool DAGCombiner::CombineToPostIndexedLoadStore(SDNode *N) {
2843 if (!AfterLegalize)
2844 return false;
2845
2846 bool isLoad = true;
2847 SDOperand Ptr;
2848 MVT::ValueType VT;
2849 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Evan Chenge90460e2006-12-16 06:25:23 +00002850 if (LD->getAddressingMode() != ISD::UNINDEXED)
2851 return false;
Chris Lattner448f2192006-11-11 00:39:41 +00002852 VT = LD->getLoadedVT();
2853 if (!TLI.isIndexedLoadLegal(ISD::POST_INC, VT) &&
2854 !TLI.isIndexedLoadLegal(ISD::POST_DEC, VT))
2855 return false;
2856 Ptr = LD->getBasePtr();
2857 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Evan Chenge90460e2006-12-16 06:25:23 +00002858 if (ST->getAddressingMode() != ISD::UNINDEXED)
2859 return false;
Chris Lattner448f2192006-11-11 00:39:41 +00002860 VT = ST->getStoredVT();
2861 if (!TLI.isIndexedStoreLegal(ISD::POST_INC, VT) &&
2862 !TLI.isIndexedStoreLegal(ISD::POST_DEC, VT))
2863 return false;
2864 Ptr = ST->getBasePtr();
2865 isLoad = false;
2866 } else
2867 return false;
2868
Evan Chengcc470212006-11-16 00:08:20 +00002869 if (Ptr.Val->hasOneUse())
Chris Lattner9f1794e2006-11-11 00:56:29 +00002870 return false;
2871
2872 for (SDNode::use_iterator I = Ptr.Val->use_begin(),
2873 E = Ptr.Val->use_end(); I != E; ++I) {
2874 SDNode *Op = *I;
2875 if (Op == N ||
2876 (Op->getOpcode() != ISD::ADD && Op->getOpcode() != ISD::SUB))
2877 continue;
2878
2879 SDOperand BasePtr;
2880 SDOperand Offset;
2881 ISD::MemIndexedMode AM = ISD::UNINDEXED;
2882 if (TLI.getPostIndexedAddressParts(N, Op, BasePtr, Offset, AM, DAG)) {
2883 if (Ptr == Offset)
2884 std::swap(BasePtr, Offset);
2885 if (Ptr != BasePtr)
Chris Lattner448f2192006-11-11 00:39:41 +00002886 continue;
2887
Chris Lattner9f1794e2006-11-11 00:56:29 +00002888 // Try turning it into a post-indexed load / store except when
2889 // 1) All uses are load / store ops that use it as base ptr.
2890 // 2) Op must be independent of N, i.e. Op is neither a predecessor
2891 // nor a successor of N. Otherwise, if Op is folded that would
2892 // create a cycle.
2893
2894 // Check for #1.
2895 bool TryNext = false;
2896 for (SDNode::use_iterator II = BasePtr.Val->use_begin(),
2897 EE = BasePtr.Val->use_end(); II != EE; ++II) {
2898 SDNode *Use = *II;
2899 if (Use == Ptr.Val)
Chris Lattner448f2192006-11-11 00:39:41 +00002900 continue;
2901
Chris Lattner9f1794e2006-11-11 00:56:29 +00002902 // If all the uses are load / store addresses, then don't do the
2903 // transformation.
2904 if (Use->getOpcode() == ISD::ADD || Use->getOpcode() == ISD::SUB){
2905 bool RealUse = false;
2906 for (SDNode::use_iterator III = Use->use_begin(),
2907 EEE = Use->use_end(); III != EEE; ++III) {
2908 SDNode *UseUse = *III;
2909 if (!((UseUse->getOpcode() == ISD::LOAD &&
2910 cast<LoadSDNode>(UseUse)->getBasePtr().Val == Use) ||
2911 (UseUse->getOpcode() == ISD::STORE) &&
2912 cast<StoreSDNode>(UseUse)->getBasePtr().Val == Use))
2913 RealUse = true;
2914 }
Chris Lattner448f2192006-11-11 00:39:41 +00002915
Chris Lattner9f1794e2006-11-11 00:56:29 +00002916 if (!RealUse) {
2917 TryNext = true;
2918 break;
Chris Lattner448f2192006-11-11 00:39:41 +00002919 }
2920 }
Chris Lattner9f1794e2006-11-11 00:56:29 +00002921 }
2922 if (TryNext)
2923 continue;
Chris Lattner448f2192006-11-11 00:39:41 +00002924
Chris Lattner9f1794e2006-11-11 00:56:29 +00002925 // Check for #2
2926 if (!Op->isPredecessor(N) && !N->isPredecessor(Op)) {
2927 SDOperand Result = isLoad
2928 ? DAG.getIndexedLoad(SDOperand(N,0), BasePtr, Offset, AM)
2929 : DAG.getIndexedStore(SDOperand(N,0), BasePtr, Offset, AM);
2930 ++PostIndexedNodes;
2931 ++NodesCombined;
Bill Wendling832171c2006-12-07 20:04:42 +00002932 DOUT << "\nReplacing.5 "; DEBUG(N->dump());
2933 DOUT << "\nWith: "; DEBUG(Result.Val->dump(&DAG));
2934 DOUT << '\n';
Chris Lattner9f1794e2006-11-11 00:56:29 +00002935 std::vector<SDNode*> NowDead;
2936 if (isLoad) {
2937 DAG.ReplaceAllUsesOfValueWith(SDOperand(N, 0), Result.getValue(0),
Chris Lattner448f2192006-11-11 00:39:41 +00002938 NowDead);
Chris Lattner9f1794e2006-11-11 00:56:29 +00002939 DAG.ReplaceAllUsesOfValueWith(SDOperand(N, 1), Result.getValue(2),
2940 NowDead);
2941 } else {
2942 DAG.ReplaceAllUsesOfValueWith(SDOperand(N, 0), Result.getValue(1),
2943 NowDead);
Chris Lattner448f2192006-11-11 00:39:41 +00002944 }
Chris Lattner9f1794e2006-11-11 00:56:29 +00002945
2946 // Nodes can end up on the worklist more than once. Make sure we do
2947 // not process a node that has been replaced.
2948 for (unsigned i = 0, e = NowDead.size(); i != e; ++i)
2949 removeFromWorkList(NowDead[i]);
2950 // Finally, since the node is now dead, remove it from the graph.
2951 DAG.DeleteNode(N);
2952
2953 // Replace the uses of Use with uses of the updated base value.
2954 DAG.ReplaceAllUsesOfValueWith(SDOperand(Op, 0),
2955 Result.getValue(isLoad ? 1 : 0),
2956 NowDead);
2957 removeFromWorkList(Op);
2958 for (unsigned i = 0, e = NowDead.size(); i != e; ++i)
2959 removeFromWorkList(NowDead[i]);
2960 DAG.DeleteNode(Op);
2961
2962 return true;
Chris Lattner448f2192006-11-11 00:39:41 +00002963 }
2964 }
2965 }
2966 return false;
2967}
2968
2969
Chris Lattner01a22022005-10-10 22:04:48 +00002970SDOperand DAGCombiner::visitLOAD(SDNode *N) {
Evan Cheng466685d2006-10-09 20:57:25 +00002971 LoadSDNode *LD = cast<LoadSDNode>(N);
2972 SDOperand Chain = LD->getChain();
2973 SDOperand Ptr = LD->getBasePtr();
Jim Laskey6ff23e52006-10-04 16:53:27 +00002974
Chris Lattnere4b95392006-03-31 18:06:18 +00002975 // If there are no uses of the loaded value, change uses of the chain value
2976 // into uses of the chain input (i.e. delete the dead load).
2977 if (N->hasNUsesOfValue(0, 0))
2978 return CombineTo(N, DAG.getNode(ISD::UNDEF, N->getValueType(0)), Chain);
Chris Lattner01a22022005-10-10 22:04:48 +00002979
2980 // If this load is directly stored, replace the load value with the stored
2981 // value.
2982 // TODO: Handle store large -> read small portion.
Jim Laskeyc2b19f32006-10-11 17:47:52 +00002983 // TODO: Handle TRUNCSTORE/LOADEXT
2984 if (LD->getExtensionType() == ISD::NON_EXTLOAD) {
Evan Cheng8b2794a2006-10-13 21:14:26 +00002985 if (ISD::isNON_TRUNCStore(Chain.Val)) {
2986 StoreSDNode *PrevST = cast<StoreSDNode>(Chain);
2987 if (PrevST->getBasePtr() == Ptr &&
2988 PrevST->getValue().getValueType() == N->getValueType(0))
Jim Laskeyc2b19f32006-10-11 17:47:52 +00002989 return CombineTo(N, Chain.getOperand(1), Chain);
Evan Cheng8b2794a2006-10-13 21:14:26 +00002990 }
Jim Laskeyc2b19f32006-10-11 17:47:52 +00002991 }
Jim Laskey6ff23e52006-10-04 16:53:27 +00002992
Jim Laskey7ca56af2006-10-11 13:47:09 +00002993 if (CombinerAA) {
Jim Laskey279f0532006-09-25 16:29:54 +00002994 // Walk up chain skipping non-aliasing memory nodes.
2995 SDOperand BetterChain = FindBetterChain(N, Chain);
2996
Jim Laskey6ff23e52006-10-04 16:53:27 +00002997 // If there is a better chain.
Jim Laskey279f0532006-09-25 16:29:54 +00002998 if (Chain != BetterChain) {
Jim Laskeyc2b19f32006-10-11 17:47:52 +00002999 SDOperand ReplLoad;
3000
Jim Laskey279f0532006-09-25 16:29:54 +00003001 // Replace the chain to void dependency.
Jim Laskeyc2b19f32006-10-11 17:47:52 +00003002 if (LD->getExtensionType() == ISD::NON_EXTLOAD) {
3003 ReplLoad = DAG.getLoad(N->getValueType(0), BetterChain, Ptr,
3004 LD->getSrcValue(), LD->getSrcValueOffset());
3005 } else {
3006 ReplLoad = DAG.getExtLoad(LD->getExtensionType(),
3007 LD->getValueType(0),
3008 BetterChain, Ptr, LD->getSrcValue(),
3009 LD->getSrcValueOffset(),
3010 LD->getLoadedVT());
3011 }
Jim Laskey279f0532006-09-25 16:29:54 +00003012
Jim Laskey6ff23e52006-10-04 16:53:27 +00003013 // Create token factor to keep old chain connected.
Jim Laskey288af5e2006-09-25 19:32:58 +00003014 SDOperand Token = DAG.getNode(ISD::TokenFactor, MVT::Other,
3015 Chain, ReplLoad.getValue(1));
Jim Laskey6ff23e52006-10-04 16:53:27 +00003016
Jim Laskey274062c2006-10-13 23:32:28 +00003017 // Replace uses with load result and token factor. Don't add users
3018 // to work list.
3019 return CombineTo(N, ReplLoad.getValue(0), Token, false);
Jim Laskey279f0532006-09-25 16:29:54 +00003020 }
3021 }
3022
Evan Cheng7fc033a2006-11-03 03:06:21 +00003023 // Try transforming N to an indexed load.
Evan Chengbbd6f6e2006-11-07 09:03:05 +00003024 if (CombineToPreIndexedLoadStore(N) || CombineToPostIndexedLoadStore(N))
Evan Cheng7fc033a2006-11-03 03:06:21 +00003025 return SDOperand(N, 0);
3026
Chris Lattner01a22022005-10-10 22:04:48 +00003027 return SDOperand();
3028}
3029
Chris Lattner87514ca2005-10-10 22:31:19 +00003030SDOperand DAGCombiner::visitSTORE(SDNode *N) {
Evan Cheng8b2794a2006-10-13 21:14:26 +00003031 StoreSDNode *ST = cast<StoreSDNode>(N);
3032 SDOperand Chain = ST->getChain();
3033 SDOperand Value = ST->getValue();
3034 SDOperand Ptr = ST->getBasePtr();
Jim Laskey7aed46c2006-10-11 18:55:16 +00003035
Chris Lattnerc33baaa2005-12-23 05:48:07 +00003036 // If this is a store of a bit convert, store the input value.
Chris Lattnerbf40c4b2006-01-15 18:58:59 +00003037 // FIXME: This needs to know that the resultant store does not need a
3038 // higher alignment than the original.
Jim Laskey14fbcbf2006-09-25 21:11:32 +00003039 if (0 && Value.getOpcode() == ISD::BIT_CONVERT) {
Evan Cheng8b2794a2006-10-13 21:14:26 +00003040 return DAG.getStore(Chain, Value.getOperand(0), Ptr, ST->getSrcValue(),
3041 ST->getSrcValueOffset());
Jim Laskey279f0532006-09-25 16:29:54 +00003042 }
3043
Nate Begeman2cbba892006-12-11 02:23:46 +00003044 // Turn 'store float 1.0, Ptr' -> 'store int 0x12345678, Ptr'
Nate Begeman2cbba892006-12-11 02:23:46 +00003045 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Value)) {
Evan Cheng25ece662006-12-11 17:25:19 +00003046 if (Value.getOpcode() != ISD::TargetConstantFP) {
3047 SDOperand Tmp;
Chris Lattner62be1a72006-12-12 04:16:14 +00003048 switch (CFP->getValueType(0)) {
3049 default: assert(0 && "Unknown FP type");
3050 case MVT::f32:
3051 if (!AfterLegalize || TLI.isTypeLegal(MVT::i32)) {
3052 Tmp = DAG.getConstant(FloatToBits(CFP->getValue()), MVT::i32);
3053 return DAG.getStore(Chain, Tmp, Ptr, ST->getSrcValue(),
3054 ST->getSrcValueOffset());
3055 }
3056 break;
3057 case MVT::f64:
3058 if (!AfterLegalize || TLI.isTypeLegal(MVT::i64)) {
3059 Tmp = DAG.getConstant(DoubleToBits(CFP->getValue()), MVT::i64);
3060 return DAG.getStore(Chain, Tmp, Ptr, ST->getSrcValue(),
3061 ST->getSrcValueOffset());
3062 } else if (TLI.isTypeLegal(MVT::i32)) {
3063 // Many FP stores are not make apparent until after legalize, e.g. for
3064 // argument passing. Since this is so common, custom legalize the
3065 // 64-bit integer store into two 32-bit stores.
3066 uint64_t Val = DoubleToBits(CFP->getValue());
3067 SDOperand Lo = DAG.getConstant(Val & 0xFFFFFFFF, MVT::i32);
3068 SDOperand Hi = DAG.getConstant(Val >> 32, MVT::i32);
3069 if (!TLI.isLittleEndian()) std::swap(Lo, Hi);
3070
3071 SDOperand St0 = DAG.getStore(Chain, Lo, Ptr, ST->getSrcValue(),
3072 ST->getSrcValueOffset());
3073 Ptr = DAG.getNode(ISD::ADD, Ptr.getValueType(), Ptr,
3074 DAG.getConstant(4, Ptr.getValueType()));
3075 SDOperand St1 = DAG.getStore(Chain, Hi, Ptr, ST->getSrcValue(),
3076 ST->getSrcValueOffset()+4);
3077 return DAG.getNode(ISD::TokenFactor, MVT::Other, St0, St1);
3078 }
3079 break;
Evan Cheng25ece662006-12-11 17:25:19 +00003080 }
Nate Begeman2cbba892006-12-11 02:23:46 +00003081 }
Nate Begeman2cbba892006-12-11 02:23:46 +00003082 }
3083
Jim Laskey279f0532006-09-25 16:29:54 +00003084 if (CombinerAA) {
3085 // Walk up chain skipping non-aliasing memory nodes.
3086 SDOperand BetterChain = FindBetterChain(N, Chain);
3087
Jim Laskey6ff23e52006-10-04 16:53:27 +00003088 // If there is a better chain.
Jim Laskey279f0532006-09-25 16:29:54 +00003089 if (Chain != BetterChain) {
Jim Laskey6ff23e52006-10-04 16:53:27 +00003090 // Replace the chain to avoid dependency.
Jim Laskeyd4edf2c2006-10-14 12:14:27 +00003091 SDOperand ReplStore;
3092 if (ST->isTruncatingStore()) {
3093 ReplStore = DAG.getTruncStore(BetterChain, Value, Ptr,
3094 ST->getSrcValue(),ST->getSrcValueOffset(), ST->getStoredVT());
3095 } else {
3096 ReplStore = DAG.getStore(BetterChain, Value, Ptr,
3097 ST->getSrcValue(), ST->getSrcValueOffset());
3098 }
3099
Jim Laskey279f0532006-09-25 16:29:54 +00003100 // Create token to keep both nodes around.
Jim Laskey274062c2006-10-13 23:32:28 +00003101 SDOperand Token =
3102 DAG.getNode(ISD::TokenFactor, MVT::Other, Chain, ReplStore);
3103
3104 // Don't add users to work list.
3105 return CombineTo(N, Token, false);
Jim Laskey279f0532006-09-25 16:29:54 +00003106 }
Jim Laskeyd1aed7a2006-09-21 16:28:59 +00003107 }
Chris Lattnerc33baaa2005-12-23 05:48:07 +00003108
Evan Cheng33dbedc2006-11-05 09:31:14 +00003109 // Try transforming N to an indexed store.
Evan Chengbbd6f6e2006-11-07 09:03:05 +00003110 if (CombineToPreIndexedLoadStore(N) || CombineToPostIndexedLoadStore(N))
Evan Cheng33dbedc2006-11-05 09:31:14 +00003111 return SDOperand(N, 0);
3112
Chris Lattner87514ca2005-10-10 22:31:19 +00003113 return SDOperand();
3114}
3115
Chris Lattnerca242442006-03-19 01:27:56 +00003116SDOperand DAGCombiner::visitINSERT_VECTOR_ELT(SDNode *N) {
3117 SDOperand InVec = N->getOperand(0);
3118 SDOperand InVal = N->getOperand(1);
3119 SDOperand EltNo = N->getOperand(2);
3120
3121 // If the invec is a BUILD_VECTOR and if EltNo is a constant, build a new
3122 // vector with the inserted element.
3123 if (InVec.getOpcode() == ISD::BUILD_VECTOR && isa<ConstantSDNode>(EltNo)) {
3124 unsigned Elt = cast<ConstantSDNode>(EltNo)->getValue();
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003125 SmallVector<SDOperand, 8> Ops(InVec.Val->op_begin(), InVec.Val->op_end());
Chris Lattnerca242442006-03-19 01:27:56 +00003126 if (Elt < Ops.size())
3127 Ops[Elt] = InVal;
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003128 return DAG.getNode(ISD::BUILD_VECTOR, InVec.getValueType(),
3129 &Ops[0], Ops.size());
Chris Lattnerca242442006-03-19 01:27:56 +00003130 }
3131
3132 return SDOperand();
3133}
3134
3135SDOperand DAGCombiner::visitVINSERT_VECTOR_ELT(SDNode *N) {
3136 SDOperand InVec = N->getOperand(0);
3137 SDOperand InVal = N->getOperand(1);
3138 SDOperand EltNo = N->getOperand(2);
3139 SDOperand NumElts = N->getOperand(3);
3140 SDOperand EltType = N->getOperand(4);
3141
3142 // If the invec is a VBUILD_VECTOR and if EltNo is a constant, build a new
3143 // vector with the inserted element.
3144 if (InVec.getOpcode() == ISD::VBUILD_VECTOR && isa<ConstantSDNode>(EltNo)) {
3145 unsigned Elt = cast<ConstantSDNode>(EltNo)->getValue();
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003146 SmallVector<SDOperand, 8> Ops(InVec.Val->op_begin(), InVec.Val->op_end());
Chris Lattnerca242442006-03-19 01:27:56 +00003147 if (Elt < Ops.size()-2)
3148 Ops[Elt] = InVal;
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003149 return DAG.getNode(ISD::VBUILD_VECTOR, InVec.getValueType(),
3150 &Ops[0], Ops.size());
Chris Lattnerca242442006-03-19 01:27:56 +00003151 }
3152
3153 return SDOperand();
3154}
3155
Chris Lattnerd7648c82006-03-28 20:28:38 +00003156SDOperand DAGCombiner::visitVBUILD_VECTOR(SDNode *N) {
3157 unsigned NumInScalars = N->getNumOperands()-2;
3158 SDOperand NumElts = N->getOperand(NumInScalars);
3159 SDOperand EltType = N->getOperand(NumInScalars+1);
3160
3161 // Check to see if this is a VBUILD_VECTOR of a bunch of VEXTRACT_VECTOR_ELT
3162 // operations. If so, and if the EXTRACT_ELT vector inputs come from at most
3163 // two distinct vectors, turn this into a shuffle node.
3164 SDOperand VecIn1, VecIn2;
3165 for (unsigned i = 0; i != NumInScalars; ++i) {
3166 // Ignore undef inputs.
3167 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
3168
3169 // If this input is something other than a VEXTRACT_VECTOR_ELT with a
3170 // constant index, bail out.
3171 if (N->getOperand(i).getOpcode() != ISD::VEXTRACT_VECTOR_ELT ||
3172 !isa<ConstantSDNode>(N->getOperand(i).getOperand(1))) {
3173 VecIn1 = VecIn2 = SDOperand(0, 0);
3174 break;
3175 }
3176
3177 // If the input vector type disagrees with the result of the vbuild_vector,
3178 // we can't make a shuffle.
3179 SDOperand ExtractedFromVec = N->getOperand(i).getOperand(0);
3180 if (*(ExtractedFromVec.Val->op_end()-2) != NumElts ||
3181 *(ExtractedFromVec.Val->op_end()-1) != EltType) {
3182 VecIn1 = VecIn2 = SDOperand(0, 0);
3183 break;
3184 }
3185
3186 // Otherwise, remember this. We allow up to two distinct input vectors.
3187 if (ExtractedFromVec == VecIn1 || ExtractedFromVec == VecIn2)
3188 continue;
3189
3190 if (VecIn1.Val == 0) {
3191 VecIn1 = ExtractedFromVec;
3192 } else if (VecIn2.Val == 0) {
3193 VecIn2 = ExtractedFromVec;
3194 } else {
3195 // Too many inputs.
3196 VecIn1 = VecIn2 = SDOperand(0, 0);
3197 break;
3198 }
3199 }
3200
3201 // If everything is good, we can make a shuffle operation.
3202 if (VecIn1.Val) {
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003203 SmallVector<SDOperand, 8> BuildVecIndices;
Chris Lattnerd7648c82006-03-28 20:28:38 +00003204 for (unsigned i = 0; i != NumInScalars; ++i) {
3205 if (N->getOperand(i).getOpcode() == ISD::UNDEF) {
3206 BuildVecIndices.push_back(DAG.getNode(ISD::UNDEF, MVT::i32));
3207 continue;
3208 }
3209
3210 SDOperand Extract = N->getOperand(i);
3211
3212 // If extracting from the first vector, just use the index directly.
3213 if (Extract.getOperand(0) == VecIn1) {
3214 BuildVecIndices.push_back(Extract.getOperand(1));
3215 continue;
3216 }
3217
3218 // Otherwise, use InIdx + VecSize
3219 unsigned Idx = cast<ConstantSDNode>(Extract.getOperand(1))->getValue();
3220 BuildVecIndices.push_back(DAG.getConstant(Idx+NumInScalars, MVT::i32));
3221 }
3222
3223 // Add count and size info.
3224 BuildVecIndices.push_back(NumElts);
3225 BuildVecIndices.push_back(DAG.getValueType(MVT::i32));
3226
3227 // Return the new VVECTOR_SHUFFLE node.
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003228 SDOperand Ops[5];
3229 Ops[0] = VecIn1;
Chris Lattnercef896e2006-03-28 22:19:47 +00003230 if (VecIn2.Val) {
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003231 Ops[1] = VecIn2;
Chris Lattnercef896e2006-03-28 22:19:47 +00003232 } else {
3233 // Use an undef vbuild_vector as input for the second operand.
3234 std::vector<SDOperand> UnOps(NumInScalars,
3235 DAG.getNode(ISD::UNDEF,
3236 cast<VTSDNode>(EltType)->getVT()));
3237 UnOps.push_back(NumElts);
3238 UnOps.push_back(EltType);
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003239 Ops[1] = DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector,
3240 &UnOps[0], UnOps.size());
3241 AddToWorkList(Ops[1].Val);
Chris Lattnercef896e2006-03-28 22:19:47 +00003242 }
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003243 Ops[2] = DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector,
3244 &BuildVecIndices[0], BuildVecIndices.size());
3245 Ops[3] = NumElts;
3246 Ops[4] = EltType;
3247 return DAG.getNode(ISD::VVECTOR_SHUFFLE, MVT::Vector, Ops, 5);
Chris Lattnerd7648c82006-03-28 20:28:38 +00003248 }
3249
3250 return SDOperand();
3251}
3252
Chris Lattner66445d32006-03-28 22:11:53 +00003253SDOperand DAGCombiner::visitVECTOR_SHUFFLE(SDNode *N) {
Chris Lattnerf1d0c622006-03-31 22:16:43 +00003254 SDOperand ShufMask = N->getOperand(2);
3255 unsigned NumElts = ShufMask.getNumOperands();
3256
3257 // If the shuffle mask is an identity operation on the LHS, return the LHS.
3258 bool isIdentity = true;
3259 for (unsigned i = 0; i != NumElts; ++i) {
3260 if (ShufMask.getOperand(i).getOpcode() != ISD::UNDEF &&
3261 cast<ConstantSDNode>(ShufMask.getOperand(i))->getValue() != i) {
3262 isIdentity = false;
3263 break;
3264 }
3265 }
3266 if (isIdentity) return N->getOperand(0);
3267
3268 // If the shuffle mask is an identity operation on the RHS, return the RHS.
3269 isIdentity = true;
3270 for (unsigned i = 0; i != NumElts; ++i) {
3271 if (ShufMask.getOperand(i).getOpcode() != ISD::UNDEF &&
3272 cast<ConstantSDNode>(ShufMask.getOperand(i))->getValue() != i+NumElts) {
3273 isIdentity = false;
3274 break;
3275 }
3276 }
3277 if (isIdentity) return N->getOperand(1);
Evan Chenge7bec0d2006-07-20 22:44:41 +00003278
3279 // Check if the shuffle is a unary shuffle, i.e. one of the vectors is not
3280 // needed at all.
3281 bool isUnary = true;
Evan Cheng917ec982006-07-21 08:25:53 +00003282 bool isSplat = true;
Evan Chenge7bec0d2006-07-20 22:44:41 +00003283 int VecNum = -1;
Reid Spencer9160a6a2006-07-25 20:44:41 +00003284 unsigned BaseIdx = 0;
Evan Chenge7bec0d2006-07-20 22:44:41 +00003285 for (unsigned i = 0; i != NumElts; ++i)
3286 if (ShufMask.getOperand(i).getOpcode() != ISD::UNDEF) {
3287 unsigned Idx = cast<ConstantSDNode>(ShufMask.getOperand(i))->getValue();
3288 int V = (Idx < NumElts) ? 0 : 1;
Evan Cheng917ec982006-07-21 08:25:53 +00003289 if (VecNum == -1) {
Evan Chenge7bec0d2006-07-20 22:44:41 +00003290 VecNum = V;
Evan Cheng917ec982006-07-21 08:25:53 +00003291 BaseIdx = Idx;
3292 } else {
3293 if (BaseIdx != Idx)
3294 isSplat = false;
3295 if (VecNum != V) {
3296 isUnary = false;
3297 break;
3298 }
Evan Chenge7bec0d2006-07-20 22:44:41 +00003299 }
3300 }
3301
3302 SDOperand N0 = N->getOperand(0);
3303 SDOperand N1 = N->getOperand(1);
3304 // Normalize unary shuffle so the RHS is undef.
3305 if (isUnary && VecNum == 1)
3306 std::swap(N0, N1);
3307
Evan Cheng917ec982006-07-21 08:25:53 +00003308 // If it is a splat, check if the argument vector is a build_vector with
3309 // all scalar elements the same.
3310 if (isSplat) {
3311 SDNode *V = N0.Val;
3312 if (V->getOpcode() == ISD::BIT_CONVERT)
3313 V = V->getOperand(0).Val;
3314 if (V->getOpcode() == ISD::BUILD_VECTOR) {
3315 unsigned NumElems = V->getNumOperands()-2;
3316 if (NumElems > BaseIdx) {
3317 SDOperand Base;
3318 bool AllSame = true;
3319 for (unsigned i = 0; i != NumElems; ++i) {
3320 if (V->getOperand(i).getOpcode() != ISD::UNDEF) {
3321 Base = V->getOperand(i);
3322 break;
3323 }
3324 }
3325 // Splat of <u, u, u, u>, return <u, u, u, u>
3326 if (!Base.Val)
3327 return N0;
3328 for (unsigned i = 0; i != NumElems; ++i) {
3329 if (V->getOperand(i).getOpcode() != ISD::UNDEF &&
3330 V->getOperand(i) != Base) {
3331 AllSame = false;
3332 break;
3333 }
3334 }
3335 // Splat of <x, x, x, x>, return <x, x, x, x>
3336 if (AllSame)
3337 return N0;
3338 }
3339 }
3340 }
3341
Evan Chenge7bec0d2006-07-20 22:44:41 +00003342 // If it is a unary or the LHS and the RHS are the same node, turn the RHS
3343 // into an undef.
3344 if (isUnary || N0 == N1) {
3345 if (N0.getOpcode() == ISD::UNDEF)
Evan Chengc04766a2006-04-06 23:20:43 +00003346 return DAG.getNode(ISD::UNDEF, N->getValueType(0));
Chris Lattner66445d32006-03-28 22:11:53 +00003347 // Check the SHUFFLE mask, mapping any inputs from the 2nd operand into the
3348 // first operand.
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003349 SmallVector<SDOperand, 8> MappedOps;
Chris Lattner66445d32006-03-28 22:11:53 +00003350 for (unsigned i = 0, e = ShufMask.getNumOperands(); i != e; ++i) {
Evan Chengc04766a2006-04-06 23:20:43 +00003351 if (ShufMask.getOperand(i).getOpcode() == ISD::UNDEF ||
3352 cast<ConstantSDNode>(ShufMask.getOperand(i))->getValue() < NumElts) {
3353 MappedOps.push_back(ShufMask.getOperand(i));
3354 } else {
Chris Lattner66445d32006-03-28 22:11:53 +00003355 unsigned NewIdx =
3356 cast<ConstantSDNode>(ShufMask.getOperand(i))->getValue() - NumElts;
3357 MappedOps.push_back(DAG.getConstant(NewIdx, MVT::i32));
Chris Lattner66445d32006-03-28 22:11:53 +00003358 }
3359 }
3360 ShufMask = DAG.getNode(ISD::BUILD_VECTOR, ShufMask.getValueType(),
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003361 &MappedOps[0], MappedOps.size());
Chris Lattner3e104b12006-04-08 04:15:24 +00003362 AddToWorkList(ShufMask.Val);
Chris Lattner66445d32006-03-28 22:11:53 +00003363 return DAG.getNode(ISD::VECTOR_SHUFFLE, N->getValueType(0),
Evan Chenge7bec0d2006-07-20 22:44:41 +00003364 N0,
Chris Lattner66445d32006-03-28 22:11:53 +00003365 DAG.getNode(ISD::UNDEF, N->getValueType(0)),
3366 ShufMask);
3367 }
3368
3369 return SDOperand();
3370}
3371
Chris Lattnerf1d0c622006-03-31 22:16:43 +00003372SDOperand DAGCombiner::visitVVECTOR_SHUFFLE(SDNode *N) {
3373 SDOperand ShufMask = N->getOperand(2);
3374 unsigned NumElts = ShufMask.getNumOperands()-2;
3375
3376 // If the shuffle mask is an identity operation on the LHS, return the LHS.
3377 bool isIdentity = true;
3378 for (unsigned i = 0; i != NumElts; ++i) {
3379 if (ShufMask.getOperand(i).getOpcode() != ISD::UNDEF &&
3380 cast<ConstantSDNode>(ShufMask.getOperand(i))->getValue() != i) {
3381 isIdentity = false;
3382 break;
3383 }
3384 }
3385 if (isIdentity) return N->getOperand(0);
3386
3387 // If the shuffle mask is an identity operation on the RHS, return the RHS.
3388 isIdentity = true;
3389 for (unsigned i = 0; i != NumElts; ++i) {
3390 if (ShufMask.getOperand(i).getOpcode() != ISD::UNDEF &&
3391 cast<ConstantSDNode>(ShufMask.getOperand(i))->getValue() != i+NumElts) {
3392 isIdentity = false;
3393 break;
3394 }
3395 }
3396 if (isIdentity) return N->getOperand(1);
3397
Evan Chenge7bec0d2006-07-20 22:44:41 +00003398 // Check if the shuffle is a unary shuffle, i.e. one of the vectors is not
3399 // needed at all.
3400 bool isUnary = true;
Evan Cheng917ec982006-07-21 08:25:53 +00003401 bool isSplat = true;
Evan Chenge7bec0d2006-07-20 22:44:41 +00003402 int VecNum = -1;
Reid Spencer9160a6a2006-07-25 20:44:41 +00003403 unsigned BaseIdx = 0;
Evan Chenge7bec0d2006-07-20 22:44:41 +00003404 for (unsigned i = 0; i != NumElts; ++i)
3405 if (ShufMask.getOperand(i).getOpcode() != ISD::UNDEF) {
3406 unsigned Idx = cast<ConstantSDNode>(ShufMask.getOperand(i))->getValue();
3407 int V = (Idx < NumElts) ? 0 : 1;
Evan Cheng917ec982006-07-21 08:25:53 +00003408 if (VecNum == -1) {
Evan Chenge7bec0d2006-07-20 22:44:41 +00003409 VecNum = V;
Evan Cheng917ec982006-07-21 08:25:53 +00003410 BaseIdx = Idx;
3411 } else {
3412 if (BaseIdx != Idx)
3413 isSplat = false;
3414 if (VecNum != V) {
3415 isUnary = false;
3416 break;
3417 }
Evan Chenge7bec0d2006-07-20 22:44:41 +00003418 }
3419 }
3420
3421 SDOperand N0 = N->getOperand(0);
3422 SDOperand N1 = N->getOperand(1);
3423 // Normalize unary shuffle so the RHS is undef.
3424 if (isUnary && VecNum == 1)
3425 std::swap(N0, N1);
3426
Evan Cheng917ec982006-07-21 08:25:53 +00003427 // If it is a splat, check if the argument vector is a build_vector with
3428 // all scalar elements the same.
3429 if (isSplat) {
3430 SDNode *V = N0.Val;
Evan Cheng59569222006-10-16 22:49:37 +00003431
3432 // If this is a vbit convert that changes the element type of the vector but
3433 // not the number of vector elements, look through it. Be careful not to
3434 // look though conversions that change things like v4f32 to v2f64.
3435 if (V->getOpcode() == ISD::VBIT_CONVERT) {
3436 SDOperand ConvInput = V->getOperand(0);
Evan Cheng5d04a1a2006-10-17 17:06:35 +00003437 if (ConvInput.getValueType() == MVT::Vector &&
3438 NumElts ==
Evan Cheng59569222006-10-16 22:49:37 +00003439 ConvInput.getConstantOperandVal(ConvInput.getNumOperands()-2))
3440 V = ConvInput.Val;
3441 }
3442
Evan Cheng917ec982006-07-21 08:25:53 +00003443 if (V->getOpcode() == ISD::VBUILD_VECTOR) {
3444 unsigned NumElems = V->getNumOperands()-2;
3445 if (NumElems > BaseIdx) {
3446 SDOperand Base;
3447 bool AllSame = true;
3448 for (unsigned i = 0; i != NumElems; ++i) {
3449 if (V->getOperand(i).getOpcode() != ISD::UNDEF) {
3450 Base = V->getOperand(i);
3451 break;
3452 }
3453 }
3454 // Splat of <u, u, u, u>, return <u, u, u, u>
3455 if (!Base.Val)
3456 return N0;
3457 for (unsigned i = 0; i != NumElems; ++i) {
3458 if (V->getOperand(i).getOpcode() != ISD::UNDEF &&
3459 V->getOperand(i) != Base) {
3460 AllSame = false;
3461 break;
3462 }
3463 }
3464 // Splat of <x, x, x, x>, return <x, x, x, x>
3465 if (AllSame)
3466 return N0;
3467 }
3468 }
3469 }
3470
Evan Chenge7bec0d2006-07-20 22:44:41 +00003471 // If it is a unary or the LHS and the RHS are the same node, turn the RHS
3472 // into an undef.
3473 if (isUnary || N0 == N1) {
Chris Lattner17614ea2006-04-08 05:34:25 +00003474 // Check the SHUFFLE mask, mapping any inputs from the 2nd operand into the
3475 // first operand.
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003476 SmallVector<SDOperand, 8> MappedOps;
Chris Lattner17614ea2006-04-08 05:34:25 +00003477 for (unsigned i = 0; i != NumElts; ++i) {
3478 if (ShufMask.getOperand(i).getOpcode() == ISD::UNDEF ||
3479 cast<ConstantSDNode>(ShufMask.getOperand(i))->getValue() < NumElts) {
3480 MappedOps.push_back(ShufMask.getOperand(i));
3481 } else {
3482 unsigned NewIdx =
3483 cast<ConstantSDNode>(ShufMask.getOperand(i))->getValue() - NumElts;
3484 MappedOps.push_back(DAG.getConstant(NewIdx, MVT::i32));
3485 }
3486 }
3487 // Add the type/#elts values.
3488 MappedOps.push_back(ShufMask.getOperand(NumElts));
3489 MappedOps.push_back(ShufMask.getOperand(NumElts+1));
3490
3491 ShufMask = DAG.getNode(ISD::VBUILD_VECTOR, ShufMask.getValueType(),
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003492 &MappedOps[0], MappedOps.size());
Chris Lattner17614ea2006-04-08 05:34:25 +00003493 AddToWorkList(ShufMask.Val);
3494
3495 // Build the undef vector.
3496 SDOperand UDVal = DAG.getNode(ISD::UNDEF, MappedOps[0].getValueType());
3497 for (unsigned i = 0; i != NumElts; ++i)
3498 MappedOps[i] = UDVal;
Evan Chenge7bec0d2006-07-20 22:44:41 +00003499 MappedOps[NumElts ] = *(N0.Val->op_end()-2);
3500 MappedOps[NumElts+1] = *(N0.Val->op_end()-1);
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003501 UDVal = DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector,
3502 &MappedOps[0], MappedOps.size());
Chris Lattner17614ea2006-04-08 05:34:25 +00003503
3504 return DAG.getNode(ISD::VVECTOR_SHUFFLE, MVT::Vector,
Evan Chenge7bec0d2006-07-20 22:44:41 +00003505 N0, UDVal, ShufMask,
Chris Lattner17614ea2006-04-08 05:34:25 +00003506 MappedOps[NumElts], MappedOps[NumElts+1]);
3507 }
3508
Chris Lattnerf1d0c622006-03-31 22:16:43 +00003509 return SDOperand();
3510}
3511
Evan Cheng44f1f092006-04-20 08:56:16 +00003512/// XformToShuffleWithZero - Returns a vector_shuffle if it able to transform
3513/// a VAND to a vector_shuffle with the destination vector and a zero vector.
3514/// e.g. VAND V, <0xffffffff, 0, 0xffffffff, 0>. ==>
3515/// vector_shuffle V, Zero, <0, 4, 2, 4>
3516SDOperand DAGCombiner::XformToShuffleWithZero(SDNode *N) {
3517 SDOperand LHS = N->getOperand(0);
3518 SDOperand RHS = N->getOperand(1);
3519 if (N->getOpcode() == ISD::VAND) {
3520 SDOperand DstVecSize = *(LHS.Val->op_end()-2);
3521 SDOperand DstVecEVT = *(LHS.Val->op_end()-1);
3522 if (RHS.getOpcode() == ISD::VBIT_CONVERT)
3523 RHS = RHS.getOperand(0);
3524 if (RHS.getOpcode() == ISD::VBUILD_VECTOR) {
3525 std::vector<SDOperand> IdxOps;
3526 unsigned NumOps = RHS.getNumOperands();
3527 unsigned NumElts = NumOps-2;
3528 MVT::ValueType EVT = cast<VTSDNode>(RHS.getOperand(NumOps-1))->getVT();
3529 for (unsigned i = 0; i != NumElts; ++i) {
3530 SDOperand Elt = RHS.getOperand(i);
3531 if (!isa<ConstantSDNode>(Elt))
3532 return SDOperand();
3533 else if (cast<ConstantSDNode>(Elt)->isAllOnesValue())
3534 IdxOps.push_back(DAG.getConstant(i, EVT));
3535 else if (cast<ConstantSDNode>(Elt)->isNullValue())
3536 IdxOps.push_back(DAG.getConstant(NumElts, EVT));
3537 else
3538 return SDOperand();
3539 }
3540
3541 // Let's see if the target supports this vector_shuffle.
3542 if (!TLI.isVectorClearMaskLegal(IdxOps, EVT, DAG))
3543 return SDOperand();
3544
3545 // Return the new VVECTOR_SHUFFLE node.
3546 SDOperand NumEltsNode = DAG.getConstant(NumElts, MVT::i32);
3547 SDOperand EVTNode = DAG.getValueType(EVT);
3548 std::vector<SDOperand> Ops;
Chris Lattner516b9622006-09-14 20:50:57 +00003549 LHS = DAG.getNode(ISD::VBIT_CONVERT, MVT::Vector, LHS, NumEltsNode,
3550 EVTNode);
Evan Cheng44f1f092006-04-20 08:56:16 +00003551 Ops.push_back(LHS);
3552 AddToWorkList(LHS.Val);
3553 std::vector<SDOperand> ZeroOps(NumElts, DAG.getConstant(0, EVT));
3554 ZeroOps.push_back(NumEltsNode);
3555 ZeroOps.push_back(EVTNode);
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003556 Ops.push_back(DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector,
3557 &ZeroOps[0], ZeroOps.size()));
Evan Cheng44f1f092006-04-20 08:56:16 +00003558 IdxOps.push_back(NumEltsNode);
3559 IdxOps.push_back(EVTNode);
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003560 Ops.push_back(DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector,
3561 &IdxOps[0], IdxOps.size()));
Evan Cheng44f1f092006-04-20 08:56:16 +00003562 Ops.push_back(NumEltsNode);
3563 Ops.push_back(EVTNode);
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003564 SDOperand Result = DAG.getNode(ISD::VVECTOR_SHUFFLE, MVT::Vector,
3565 &Ops[0], Ops.size());
Evan Cheng44f1f092006-04-20 08:56:16 +00003566 if (NumEltsNode != DstVecSize || EVTNode != DstVecEVT) {
3567 Result = DAG.getNode(ISD::VBIT_CONVERT, MVT::Vector, Result,
3568 DstVecSize, DstVecEVT);
3569 }
3570 return Result;
3571 }
3572 }
3573 return SDOperand();
3574}
3575
Chris Lattneredab1b92006-04-02 03:25:57 +00003576/// visitVBinOp - Visit a binary vector operation, like VADD. IntOp indicates
3577/// the scalar operation of the vop if it is operating on an integer vector
3578/// (e.g. ADD) and FPOp indicates the FP version (e.g. FADD).
3579SDOperand DAGCombiner::visitVBinOp(SDNode *N, ISD::NodeType IntOp,
3580 ISD::NodeType FPOp) {
3581 MVT::ValueType EltType = cast<VTSDNode>(*(N->op_end()-1))->getVT();
3582 ISD::NodeType ScalarOp = MVT::isInteger(EltType) ? IntOp : FPOp;
3583 SDOperand LHS = N->getOperand(0);
3584 SDOperand RHS = N->getOperand(1);
Evan Cheng44f1f092006-04-20 08:56:16 +00003585 SDOperand Shuffle = XformToShuffleWithZero(N);
3586 if (Shuffle.Val) return Shuffle;
3587
Chris Lattneredab1b92006-04-02 03:25:57 +00003588 // If the LHS and RHS are VBUILD_VECTOR nodes, see if we can constant fold
3589 // this operation.
3590 if (LHS.getOpcode() == ISD::VBUILD_VECTOR &&
3591 RHS.getOpcode() == ISD::VBUILD_VECTOR) {
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003592 SmallVector<SDOperand, 8> Ops;
Chris Lattneredab1b92006-04-02 03:25:57 +00003593 for (unsigned i = 0, e = LHS.getNumOperands()-2; i != e; ++i) {
3594 SDOperand LHSOp = LHS.getOperand(i);
3595 SDOperand RHSOp = RHS.getOperand(i);
3596 // If these two elements can't be folded, bail out.
3597 if ((LHSOp.getOpcode() != ISD::UNDEF &&
3598 LHSOp.getOpcode() != ISD::Constant &&
3599 LHSOp.getOpcode() != ISD::ConstantFP) ||
3600 (RHSOp.getOpcode() != ISD::UNDEF &&
3601 RHSOp.getOpcode() != ISD::Constant &&
3602 RHSOp.getOpcode() != ISD::ConstantFP))
3603 break;
Evan Cheng7b336a82006-05-31 06:08:35 +00003604 // Can't fold divide by zero.
3605 if (N->getOpcode() == ISD::VSDIV || N->getOpcode() == ISD::VUDIV) {
3606 if ((RHSOp.getOpcode() == ISD::Constant &&
3607 cast<ConstantSDNode>(RHSOp.Val)->isNullValue()) ||
3608 (RHSOp.getOpcode() == ISD::ConstantFP &&
3609 !cast<ConstantFPSDNode>(RHSOp.Val)->getValue()))
3610 break;
3611 }
Chris Lattneredab1b92006-04-02 03:25:57 +00003612 Ops.push_back(DAG.getNode(ScalarOp, EltType, LHSOp, RHSOp));
Chris Lattner3e104b12006-04-08 04:15:24 +00003613 AddToWorkList(Ops.back().Val);
Chris Lattneredab1b92006-04-02 03:25:57 +00003614 assert((Ops.back().getOpcode() == ISD::UNDEF ||
3615 Ops.back().getOpcode() == ISD::Constant ||
3616 Ops.back().getOpcode() == ISD::ConstantFP) &&
3617 "Scalar binop didn't fold!");
3618 }
Chris Lattnera4c5d8c2006-04-03 17:21:50 +00003619
3620 if (Ops.size() == LHS.getNumOperands()-2) {
3621 Ops.push_back(*(LHS.Val->op_end()-2));
3622 Ops.push_back(*(LHS.Val->op_end()-1));
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003623 return DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector, &Ops[0], Ops.size());
Chris Lattnera4c5d8c2006-04-03 17:21:50 +00003624 }
Chris Lattneredab1b92006-04-02 03:25:57 +00003625 }
3626
3627 return SDOperand();
3628}
3629
Nate Begeman44728a72005-09-19 22:34:01 +00003630SDOperand DAGCombiner::SimplifySelect(SDOperand N0, SDOperand N1, SDOperand N2){
Nate Begemanf845b452005-10-08 00:29:44 +00003631 assert(N0.getOpcode() ==ISD::SETCC && "First argument must be a SetCC node!");
3632
3633 SDOperand SCC = SimplifySelectCC(N0.getOperand(0), N0.getOperand(1), N1, N2,
3634 cast<CondCodeSDNode>(N0.getOperand(2))->get());
3635 // If we got a simplified select_cc node back from SimplifySelectCC, then
3636 // break it down into a new SETCC node, and a new SELECT node, and then return
3637 // the SELECT node, since we were called with a SELECT node.
3638 if (SCC.Val) {
3639 // Check to see if we got a select_cc back (to turn into setcc/select).
3640 // Otherwise, just return whatever node we got back, like fabs.
3641 if (SCC.getOpcode() == ISD::SELECT_CC) {
3642 SDOperand SETCC = DAG.getNode(ISD::SETCC, N0.getValueType(),
3643 SCC.getOperand(0), SCC.getOperand(1),
3644 SCC.getOperand(4));
Chris Lattner5750df92006-03-01 04:03:14 +00003645 AddToWorkList(SETCC.Val);
Nate Begemanf845b452005-10-08 00:29:44 +00003646 return DAG.getNode(ISD::SELECT, SCC.getValueType(), SCC.getOperand(2),
3647 SCC.getOperand(3), SETCC);
3648 }
3649 return SCC;
3650 }
Nate Begeman44728a72005-09-19 22:34:01 +00003651 return SDOperand();
3652}
3653
Chris Lattner40c62d52005-10-18 06:04:22 +00003654/// SimplifySelectOps - Given a SELECT or a SELECT_CC node, where LHS and RHS
3655/// are the two values being selected between, see if we can simplify the
Chris Lattner729c6d12006-05-27 00:43:02 +00003656/// select. Callers of this should assume that TheSelect is deleted if this
3657/// returns true. As such, they should return the appropriate thing (e.g. the
3658/// node) back to the top-level of the DAG combiner loop to avoid it being
3659/// looked at.
Chris Lattner40c62d52005-10-18 06:04:22 +00003660///
3661bool DAGCombiner::SimplifySelectOps(SDNode *TheSelect, SDOperand LHS,
3662 SDOperand RHS) {
3663
3664 // If this is a select from two identical things, try to pull the operation
3665 // through the select.
3666 if (LHS.getOpcode() == RHS.getOpcode() && LHS.hasOneUse() && RHS.hasOneUse()){
Chris Lattner40c62d52005-10-18 06:04:22 +00003667 // If this is a load and the token chain is identical, replace the select
3668 // of two loads with a load through a select of the address to load from.
3669 // This triggers in things like "select bool X, 10.0, 123.0" after the FP
3670 // constants have been dropped into the constant pool.
Evan Cheng466685d2006-10-09 20:57:25 +00003671 if (LHS.getOpcode() == ISD::LOAD &&
Chris Lattner40c62d52005-10-18 06:04:22 +00003672 // Token chains must be identical.
Evan Cheng466685d2006-10-09 20:57:25 +00003673 LHS.getOperand(0) == RHS.getOperand(0)) {
3674 LoadSDNode *LLD = cast<LoadSDNode>(LHS);
3675 LoadSDNode *RLD = cast<LoadSDNode>(RHS);
3676
3677 // If this is an EXTLOAD, the VT's must match.
Evan Cheng2e49f092006-10-11 07:10:22 +00003678 if (LLD->getLoadedVT() == RLD->getLoadedVT()) {
Evan Cheng466685d2006-10-09 20:57:25 +00003679 // FIXME: this conflates two src values, discarding one. This is not
3680 // the right thing to do, but nothing uses srcvalues now. When they do,
3681 // turn SrcValue into a list of locations.
3682 SDOperand Addr;
3683 if (TheSelect->getOpcode() == ISD::SELECT)
3684 Addr = DAG.getNode(ISD::SELECT, LLD->getBasePtr().getValueType(),
3685 TheSelect->getOperand(0), LLD->getBasePtr(),
3686 RLD->getBasePtr());
3687 else
3688 Addr = DAG.getNode(ISD::SELECT_CC, LLD->getBasePtr().getValueType(),
3689 TheSelect->getOperand(0),
3690 TheSelect->getOperand(1),
3691 LLD->getBasePtr(), RLD->getBasePtr(),
3692 TheSelect->getOperand(4));
Chris Lattner40c62d52005-10-18 06:04:22 +00003693
Evan Cheng466685d2006-10-09 20:57:25 +00003694 SDOperand Load;
3695 if (LLD->getExtensionType() == ISD::NON_EXTLOAD)
3696 Load = DAG.getLoad(TheSelect->getValueType(0), LLD->getChain(),
3697 Addr,LLD->getSrcValue(), LLD->getSrcValueOffset());
3698 else {
3699 Load = DAG.getExtLoad(LLD->getExtensionType(),
3700 TheSelect->getValueType(0),
3701 LLD->getChain(), Addr, LLD->getSrcValue(),
3702 LLD->getSrcValueOffset(),
Evan Cheng2e49f092006-10-11 07:10:22 +00003703 LLD->getLoadedVT());
Evan Cheng466685d2006-10-09 20:57:25 +00003704 }
3705 // Users of the select now use the result of the load.
3706 CombineTo(TheSelect, Load);
3707
3708 // Users of the old loads now use the new load's chain. We know the
3709 // old-load value is dead now.
3710 CombineTo(LHS.Val, Load.getValue(0), Load.getValue(1));
3711 CombineTo(RHS.Val, Load.getValue(0), Load.getValue(1));
3712 return true;
Evan Chengc5484282006-10-04 00:56:09 +00003713 }
Chris Lattner40c62d52005-10-18 06:04:22 +00003714 }
3715 }
3716
3717 return false;
3718}
3719
Nate Begeman44728a72005-09-19 22:34:01 +00003720SDOperand DAGCombiner::SimplifySelectCC(SDOperand N0, SDOperand N1,
3721 SDOperand N2, SDOperand N3,
3722 ISD::CondCode CC) {
Nate Begemanf845b452005-10-08 00:29:44 +00003723
3724 MVT::ValueType VT = N2.getValueType();
Nate Begemanf845b452005-10-08 00:29:44 +00003725 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.Val);
3726 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(N2.Val);
3727 ConstantSDNode *N3C = dyn_cast<ConstantSDNode>(N3.Val);
3728
3729 // Determine if the condition we're dealing with is constant
3730 SDOperand SCC = SimplifySetCC(TLI.getSetCCResultTy(), N0, N1, CC, false);
Chris Lattner30f73e72006-10-14 03:52:46 +00003731 if (SCC.Val) AddToWorkList(SCC.Val);
Nate Begemanf845b452005-10-08 00:29:44 +00003732 ConstantSDNode *SCCC = dyn_cast_or_null<ConstantSDNode>(SCC.Val);
3733
3734 // fold select_cc true, x, y -> x
3735 if (SCCC && SCCC->getValue())
3736 return N2;
3737 // fold select_cc false, x, y -> y
3738 if (SCCC && SCCC->getValue() == 0)
3739 return N3;
3740
3741 // Check to see if we can simplify the select into an fabs node
3742 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N1)) {
3743 // Allow either -0.0 or 0.0
3744 if (CFP->getValue() == 0.0) {
3745 // select (setg[te] X, +/-0.0), X, fneg(X) -> fabs
3746 if ((CC == ISD::SETGE || CC == ISD::SETGT) &&
3747 N0 == N2 && N3.getOpcode() == ISD::FNEG &&
3748 N2 == N3.getOperand(0))
3749 return DAG.getNode(ISD::FABS, VT, N0);
3750
3751 // select (setl[te] X, +/-0.0), fneg(X), X -> fabs
3752 if ((CC == ISD::SETLT || CC == ISD::SETLE) &&
3753 N0 == N3 && N2.getOpcode() == ISD::FNEG &&
3754 N2.getOperand(0) == N3)
3755 return DAG.getNode(ISD::FABS, VT, N3);
3756 }
3757 }
3758
3759 // Check to see if we can perform the "gzip trick", transforming
3760 // select_cc setlt X, 0, A, 0 -> and (sra X, size(X)-1), A
Chris Lattnere3152e52006-09-20 06:41:35 +00003761 if (N1C && N3C && N3C->isNullValue() && CC == ISD::SETLT &&
Nate Begemanf845b452005-10-08 00:29:44 +00003762 MVT::isInteger(N0.getValueType()) &&
Chris Lattnere3152e52006-09-20 06:41:35 +00003763 MVT::isInteger(N2.getValueType()) &&
3764 (N1C->isNullValue() || // (a < 0) ? b : 0
3765 (N1C->getValue() == 1 && N0 == N2))) { // (a < 1) ? a : 0
Nate Begemanf845b452005-10-08 00:29:44 +00003766 MVT::ValueType XType = N0.getValueType();
3767 MVT::ValueType AType = N2.getValueType();
3768 if (XType >= AType) {
3769 // and (sra X, size(X)-1, A) -> "and (srl X, C2), A" iff A is a
Nate Begeman07ed4172005-10-10 21:26:48 +00003770 // single-bit constant.
Nate Begemanf845b452005-10-08 00:29:44 +00003771 if (N2C && ((N2C->getValue() & (N2C->getValue()-1)) == 0)) {
3772 unsigned ShCtV = Log2_64(N2C->getValue());
3773 ShCtV = MVT::getSizeInBits(XType)-ShCtV-1;
3774 SDOperand ShCt = DAG.getConstant(ShCtV, TLI.getShiftAmountTy());
3775 SDOperand Shift = DAG.getNode(ISD::SRL, XType, N0, ShCt);
Chris Lattner5750df92006-03-01 04:03:14 +00003776 AddToWorkList(Shift.Val);
Nate Begemanf845b452005-10-08 00:29:44 +00003777 if (XType > AType) {
3778 Shift = DAG.getNode(ISD::TRUNCATE, AType, Shift);
Chris Lattner5750df92006-03-01 04:03:14 +00003779 AddToWorkList(Shift.Val);
Nate Begemanf845b452005-10-08 00:29:44 +00003780 }
3781 return DAG.getNode(ISD::AND, AType, Shift, N2);
3782 }
3783 SDOperand Shift = DAG.getNode(ISD::SRA, XType, N0,
3784 DAG.getConstant(MVT::getSizeInBits(XType)-1,
3785 TLI.getShiftAmountTy()));
Chris Lattner5750df92006-03-01 04:03:14 +00003786 AddToWorkList(Shift.Val);
Nate Begemanf845b452005-10-08 00:29:44 +00003787 if (XType > AType) {
3788 Shift = DAG.getNode(ISD::TRUNCATE, AType, Shift);
Chris Lattner5750df92006-03-01 04:03:14 +00003789 AddToWorkList(Shift.Val);
Nate Begemanf845b452005-10-08 00:29:44 +00003790 }
3791 return DAG.getNode(ISD::AND, AType, Shift, N2);
3792 }
3793 }
Nate Begeman07ed4172005-10-10 21:26:48 +00003794
3795 // fold select C, 16, 0 -> shl C, 4
3796 if (N2C && N3C && N3C->isNullValue() && isPowerOf2_64(N2C->getValue()) &&
3797 TLI.getSetCCResultContents() == TargetLowering::ZeroOrOneSetCCResult) {
3798 // Get a SetCC of the condition
3799 // FIXME: Should probably make sure that setcc is legal if we ever have a
3800 // target where it isn't.
Nate Begemanb0d04a72006-02-18 02:40:58 +00003801 SDOperand Temp, SCC;
Nate Begeman07ed4172005-10-10 21:26:48 +00003802 // cast from setcc result type to select result type
Nate Begemanb0d04a72006-02-18 02:40:58 +00003803 if (AfterLegalize) {
3804 SCC = DAG.getSetCC(TLI.getSetCCResultTy(), N0, N1, CC);
Chris Lattner555d8d62006-12-07 22:36:47 +00003805 if (N2.getValueType() < SCC.getValueType())
3806 Temp = DAG.getZeroExtendInReg(SCC, N2.getValueType());
3807 else
3808 Temp = DAG.getNode(ISD::ZERO_EXTEND, N2.getValueType(), SCC);
Nate Begemanb0d04a72006-02-18 02:40:58 +00003809 } else {
3810 SCC = DAG.getSetCC(MVT::i1, N0, N1, CC);
Nate Begeman07ed4172005-10-10 21:26:48 +00003811 Temp = DAG.getNode(ISD::ZERO_EXTEND, N2.getValueType(), SCC);
Nate Begemanb0d04a72006-02-18 02:40:58 +00003812 }
Chris Lattner5750df92006-03-01 04:03:14 +00003813 AddToWorkList(SCC.Val);
3814 AddToWorkList(Temp.Val);
Nate Begeman07ed4172005-10-10 21:26:48 +00003815 // shl setcc result by log2 n2c
3816 return DAG.getNode(ISD::SHL, N2.getValueType(), Temp,
3817 DAG.getConstant(Log2_64(N2C->getValue()),
3818 TLI.getShiftAmountTy()));
3819 }
3820
Nate Begemanf845b452005-10-08 00:29:44 +00003821 // Check to see if this is the equivalent of setcc
3822 // FIXME: Turn all of these into setcc if setcc if setcc is legal
3823 // otherwise, go ahead with the folds.
3824 if (0 && N3C && N3C->isNullValue() && N2C && (N2C->getValue() == 1ULL)) {
3825 MVT::ValueType XType = N0.getValueType();
3826 if (TLI.isOperationLegal(ISD::SETCC, TLI.getSetCCResultTy())) {
3827 SDOperand Res = DAG.getSetCC(TLI.getSetCCResultTy(), N0, N1, CC);
3828 if (Res.getValueType() != VT)
3829 Res = DAG.getNode(ISD::ZERO_EXTEND, VT, Res);
3830 return Res;
3831 }
3832
3833 // seteq X, 0 -> srl (ctlz X, log2(size(X)))
3834 if (N1C && N1C->isNullValue() && CC == ISD::SETEQ &&
3835 TLI.isOperationLegal(ISD::CTLZ, XType)) {
3836 SDOperand Ctlz = DAG.getNode(ISD::CTLZ, XType, N0);
3837 return DAG.getNode(ISD::SRL, XType, Ctlz,
3838 DAG.getConstant(Log2_32(MVT::getSizeInBits(XType)),
3839 TLI.getShiftAmountTy()));
3840 }
3841 // setgt X, 0 -> srl (and (-X, ~X), size(X)-1)
3842 if (N1C && N1C->isNullValue() && CC == ISD::SETGT) {
3843 SDOperand NegN0 = DAG.getNode(ISD::SUB, XType, DAG.getConstant(0, XType),
3844 N0);
3845 SDOperand NotN0 = DAG.getNode(ISD::XOR, XType, N0,
3846 DAG.getConstant(~0ULL, XType));
3847 return DAG.getNode(ISD::SRL, XType,
3848 DAG.getNode(ISD::AND, XType, NegN0, NotN0),
3849 DAG.getConstant(MVT::getSizeInBits(XType)-1,
3850 TLI.getShiftAmountTy()));
3851 }
3852 // setgt X, -1 -> xor (srl (X, size(X)-1), 1)
3853 if (N1C && N1C->isAllOnesValue() && CC == ISD::SETGT) {
3854 SDOperand Sign = DAG.getNode(ISD::SRL, XType, N0,
3855 DAG.getConstant(MVT::getSizeInBits(XType)-1,
3856 TLI.getShiftAmountTy()));
3857 return DAG.getNode(ISD::XOR, XType, Sign, DAG.getConstant(1, XType));
3858 }
3859 }
3860
3861 // Check to see if this is an integer abs. select_cc setl[te] X, 0, -X, X ->
3862 // Y = sra (X, size(X)-1); xor (add (X, Y), Y)
3863 if (N1C && N1C->isNullValue() && (CC == ISD::SETLT || CC == ISD::SETLE) &&
3864 N0 == N3 && N2.getOpcode() == ISD::SUB && N0 == N2.getOperand(1)) {
3865 if (ConstantSDNode *SubC = dyn_cast<ConstantSDNode>(N2.getOperand(0))) {
3866 MVT::ValueType XType = N0.getValueType();
3867 if (SubC->isNullValue() && MVT::isInteger(XType)) {
3868 SDOperand Shift = DAG.getNode(ISD::SRA, XType, N0,
3869 DAG.getConstant(MVT::getSizeInBits(XType)-1,
3870 TLI.getShiftAmountTy()));
3871 SDOperand Add = DAG.getNode(ISD::ADD, XType, N0, Shift);
Chris Lattner5750df92006-03-01 04:03:14 +00003872 AddToWorkList(Shift.Val);
3873 AddToWorkList(Add.Val);
Nate Begemanf845b452005-10-08 00:29:44 +00003874 return DAG.getNode(ISD::XOR, XType, Add, Shift);
3875 }
3876 }
3877 }
3878
Nate Begeman44728a72005-09-19 22:34:01 +00003879 return SDOperand();
3880}
3881
Nate Begeman452d7be2005-09-16 00:54:12 +00003882SDOperand DAGCombiner::SimplifySetCC(MVT::ValueType VT, SDOperand N0,
Nate Begemane17daeb2005-10-05 21:43:42 +00003883 SDOperand N1, ISD::CondCode Cond,
3884 bool foldBooleans) {
Nate Begeman452d7be2005-09-16 00:54:12 +00003885 // These setcc operations always fold.
3886 switch (Cond) {
3887 default: break;
3888 case ISD::SETFALSE:
3889 case ISD::SETFALSE2: return DAG.getConstant(0, VT);
3890 case ISD::SETTRUE:
3891 case ISD::SETTRUE2: return DAG.getConstant(1, VT);
3892 }
3893
3894 if (ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.Val)) {
3895 uint64_t C1 = N1C->getValue();
Reid Spencer3ed469c2006-11-02 20:25:50 +00003896 if (isa<ConstantSDNode>(N0.Val)) {
Chris Lattner51dabfb2006-10-14 00:41:01 +00003897 return DAG.FoldSetCC(VT, N0, N1, Cond);
Nate Begeman452d7be2005-09-16 00:54:12 +00003898 } else {
Chris Lattner5f42a242006-09-20 06:19:26 +00003899 // If the LHS is '(srl (ctlz x), 5)', the RHS is 0/1, and this is an
3900 // equality comparison, then we're just comparing whether X itself is
3901 // zero.
3902 if (N0.getOpcode() == ISD::SRL && (C1 == 0 || C1 == 1) &&
3903 N0.getOperand(0).getOpcode() == ISD::CTLZ &&
3904 N0.getOperand(1).getOpcode() == ISD::Constant) {
3905 unsigned ShAmt = cast<ConstantSDNode>(N0.getOperand(1))->getValue();
3906 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
3907 ShAmt == Log2_32(MVT::getSizeInBits(N0.getValueType()))) {
3908 if ((C1 == 0) == (Cond == ISD::SETEQ)) {
3909 // (srl (ctlz x), 5) == 0 -> X != 0
3910 // (srl (ctlz x), 5) != 1 -> X != 0
3911 Cond = ISD::SETNE;
3912 } else {
3913 // (srl (ctlz x), 5) != 0 -> X == 0
3914 // (srl (ctlz x), 5) == 1 -> X == 0
3915 Cond = ISD::SETEQ;
3916 }
3917 SDOperand Zero = DAG.getConstant(0, N0.getValueType());
3918 return DAG.getSetCC(VT, N0.getOperand(0).getOperand(0),
3919 Zero, Cond);
3920 }
3921 }
3922
Nate Begeman452d7be2005-09-16 00:54:12 +00003923 // If the LHS is a ZERO_EXTEND, perform the comparison on the input.
3924 if (N0.getOpcode() == ISD::ZERO_EXTEND) {
3925 unsigned InSize = MVT::getSizeInBits(N0.getOperand(0).getValueType());
3926
3927 // If the comparison constant has bits in the upper part, the
3928 // zero-extended value could never match.
3929 if (C1 & (~0ULL << InSize)) {
3930 unsigned VSize = MVT::getSizeInBits(N0.getValueType());
3931 switch (Cond) {
3932 case ISD::SETUGT:
3933 case ISD::SETUGE:
3934 case ISD::SETEQ: return DAG.getConstant(0, VT);
3935 case ISD::SETULT:
3936 case ISD::SETULE:
3937 case ISD::SETNE: return DAG.getConstant(1, VT);
3938 case ISD::SETGT:
3939 case ISD::SETGE:
3940 // True if the sign bit of C1 is set.
3941 return DAG.getConstant((C1 & (1ULL << VSize)) != 0, VT);
3942 case ISD::SETLT:
3943 case ISD::SETLE:
3944 // True if the sign bit of C1 isn't set.
3945 return DAG.getConstant((C1 & (1ULL << VSize)) == 0, VT);
3946 default:
3947 break;
3948 }
3949 }
3950
3951 // Otherwise, we can perform the comparison with the low bits.
3952 switch (Cond) {
3953 case ISD::SETEQ:
3954 case ISD::SETNE:
3955 case ISD::SETUGT:
3956 case ISD::SETUGE:
3957 case ISD::SETULT:
3958 case ISD::SETULE:
3959 return DAG.getSetCC(VT, N0.getOperand(0),
3960 DAG.getConstant(C1, N0.getOperand(0).getValueType()),
3961 Cond);
3962 default:
3963 break; // todo, be more careful with signed comparisons
3964 }
3965 } else if (N0.getOpcode() == ISD::SIGN_EXTEND_INREG &&
3966 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
3967 MVT::ValueType ExtSrcTy = cast<VTSDNode>(N0.getOperand(1))->getVT();
3968 unsigned ExtSrcTyBits = MVT::getSizeInBits(ExtSrcTy);
3969 MVT::ValueType ExtDstTy = N0.getValueType();
3970 unsigned ExtDstTyBits = MVT::getSizeInBits(ExtDstTy);
3971
3972 // If the extended part has any inconsistent bits, it cannot ever
3973 // compare equal. In other words, they have to be all ones or all
3974 // zeros.
3975 uint64_t ExtBits =
3976 (~0ULL >> (64-ExtSrcTyBits)) & (~0ULL << (ExtDstTyBits-1));
3977 if ((C1 & ExtBits) != 0 && (C1 & ExtBits) != ExtBits)
3978 return DAG.getConstant(Cond == ISD::SETNE, VT);
3979
3980 SDOperand ZextOp;
3981 MVT::ValueType Op0Ty = N0.getOperand(0).getValueType();
3982 if (Op0Ty == ExtSrcTy) {
3983 ZextOp = N0.getOperand(0);
3984 } else {
3985 int64_t Imm = ~0ULL >> (64-ExtSrcTyBits);
3986 ZextOp = DAG.getNode(ISD::AND, Op0Ty, N0.getOperand(0),
3987 DAG.getConstant(Imm, Op0Ty));
3988 }
Chris Lattner5750df92006-03-01 04:03:14 +00003989 AddToWorkList(ZextOp.Val);
Nate Begeman452d7be2005-09-16 00:54:12 +00003990 // Otherwise, make this a use of a zext.
3991 return DAG.getSetCC(VT, ZextOp,
3992 DAG.getConstant(C1 & (~0ULL>>(64-ExtSrcTyBits)),
3993 ExtDstTy),
3994 Cond);
Chris Lattner3391bcd2006-02-08 02:13:15 +00003995 } else if ((N1C->getValue() == 0 || N1C->getValue() == 1) &&
Chris Lattner8ac9d0e2006-10-14 01:02:29 +00003996 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
3997
3998 // SETCC (SETCC), [0|1], [EQ|NE] -> SETCC
3999 if (N0.getOpcode() == ISD::SETCC) {
4000 bool TrueWhenTrue = (Cond == ISD::SETEQ) ^ (N1C->getValue() != 1);
4001 if (TrueWhenTrue)
4002 return N0;
4003
4004 // Invert the condition.
4005 ISD::CondCode CC = cast<CondCodeSDNode>(N0.getOperand(2))->get();
4006 CC = ISD::getSetCCInverse(CC,
4007 MVT::isInteger(N0.getOperand(0).getValueType()));
4008 return DAG.getSetCC(VT, N0.getOperand(0), N0.getOperand(1), CC);
4009 }
4010
4011 if ((N0.getOpcode() == ISD::XOR ||
4012 (N0.getOpcode() == ISD::AND &&
4013 N0.getOperand(0).getOpcode() == ISD::XOR &&
4014 N0.getOperand(1) == N0.getOperand(0).getOperand(1))) &&
4015 isa<ConstantSDNode>(N0.getOperand(1)) &&
4016 cast<ConstantSDNode>(N0.getOperand(1))->getValue() == 1) {
4017 // If this is (X^1) == 0/1, swap the RHS and eliminate the xor. We
4018 // can only do this if the top bits are known zero.
Chris Lattner50662be2006-10-17 21:24:15 +00004019 if (TLI.MaskedValueIsZero(N0,
Chris Lattner8ac9d0e2006-10-14 01:02:29 +00004020 MVT::getIntVTBitMask(N0.getValueType())-1)){
4021 // Okay, get the un-inverted input value.
4022 SDOperand Val;
4023 if (N0.getOpcode() == ISD::XOR)
4024 Val = N0.getOperand(0);
4025 else {
4026 assert(N0.getOpcode() == ISD::AND &&
4027 N0.getOperand(0).getOpcode() == ISD::XOR);
4028 // ((X^1)&1)^1 -> X & 1
4029 Val = DAG.getNode(ISD::AND, N0.getValueType(),
4030 N0.getOperand(0).getOperand(0),
4031 N0.getOperand(1));
4032 }
4033 return DAG.getSetCC(VT, Val, N1,
4034 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
Chris Lattner3391bcd2006-02-08 02:13:15 +00004035 }
Chris Lattner3391bcd2006-02-08 02:13:15 +00004036 }
Nate Begeman452d7be2005-09-16 00:54:12 +00004037 }
Chris Lattner5c46f742005-10-05 06:11:08 +00004038
Nate Begeman452d7be2005-09-16 00:54:12 +00004039 uint64_t MinVal, MaxVal;
4040 unsigned OperandBitSize = MVT::getSizeInBits(N1C->getValueType(0));
4041 if (ISD::isSignedIntSetCC(Cond)) {
4042 MinVal = 1ULL << (OperandBitSize-1);
4043 if (OperandBitSize != 1) // Avoid X >> 64, which is undefined.
4044 MaxVal = ~0ULL >> (65-OperandBitSize);
4045 else
4046 MaxVal = 0;
4047 } else {
4048 MinVal = 0;
4049 MaxVal = ~0ULL >> (64-OperandBitSize);
4050 }
4051
4052 // Canonicalize GE/LE comparisons to use GT/LT comparisons.
4053 if (Cond == ISD::SETGE || Cond == ISD::SETUGE) {
4054 if (C1 == MinVal) return DAG.getConstant(1, VT); // X >= MIN --> true
4055 --C1; // X >= C0 --> X > (C0-1)
4056 return DAG.getSetCC(VT, N0, DAG.getConstant(C1, N1.getValueType()),
4057 (Cond == ISD::SETGE) ? ISD::SETGT : ISD::SETUGT);
4058 }
4059
4060 if (Cond == ISD::SETLE || Cond == ISD::SETULE) {
4061 if (C1 == MaxVal) return DAG.getConstant(1, VT); // X <= MAX --> true
4062 ++C1; // X <= C0 --> X < (C0+1)
4063 return DAG.getSetCC(VT, N0, DAG.getConstant(C1, N1.getValueType()),
4064 (Cond == ISD::SETLE) ? ISD::SETLT : ISD::SETULT);
4065 }
4066
4067 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal)
4068 return DAG.getConstant(0, VT); // X < MIN --> false
4069
4070 // Canonicalize setgt X, Min --> setne X, Min
4071 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MinVal)
4072 return DAG.getSetCC(VT, N0, N1, ISD::SETNE);
Chris Lattnerc8597ca2005-10-21 21:23:25 +00004073 // Canonicalize setlt X, Max --> setne X, Max
4074 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MaxVal)
4075 return DAG.getSetCC(VT, N0, N1, ISD::SETNE);
Nate Begeman452d7be2005-09-16 00:54:12 +00004076
4077 // If we have setult X, 1, turn it into seteq X, 0
4078 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal+1)
4079 return DAG.getSetCC(VT, N0, DAG.getConstant(MinVal, N0.getValueType()),
4080 ISD::SETEQ);
4081 // If we have setugt X, Max-1, turn it into seteq X, Max
4082 else if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal-1)
4083 return DAG.getSetCC(VT, N0, DAG.getConstant(MaxVal, N0.getValueType()),
4084 ISD::SETEQ);
4085
4086 // If we have "setcc X, C0", check to see if we can shrink the immediate
4087 // by changing cc.
4088
4089 // SETUGT X, SINTMAX -> SETLT X, 0
4090 if (Cond == ISD::SETUGT && OperandBitSize != 1 &&
4091 C1 == (~0ULL >> (65-OperandBitSize)))
4092 return DAG.getSetCC(VT, N0, DAG.getConstant(0, N1.getValueType()),
4093 ISD::SETLT);
4094
4095 // FIXME: Implement the rest of these.
4096
4097 // Fold bit comparisons when we can.
4098 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
4099 VT == N0.getValueType() && N0.getOpcode() == ISD::AND)
4100 if (ConstantSDNode *AndRHS =
4101 dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
4102 if (Cond == ISD::SETNE && C1 == 0) {// (X & 8) != 0 --> (X & 8) >> 3
4103 // Perform the xform if the AND RHS is a single bit.
Chris Lattner51dabfb2006-10-14 00:41:01 +00004104 if (isPowerOf2_64(AndRHS->getValue())) {
Nate Begeman452d7be2005-09-16 00:54:12 +00004105 return DAG.getNode(ISD::SRL, VT, N0,
4106 DAG.getConstant(Log2_64(AndRHS->getValue()),
4107 TLI.getShiftAmountTy()));
4108 }
4109 } else if (Cond == ISD::SETEQ && C1 == AndRHS->getValue()) {
4110 // (X & 8) == 8 --> (X & 8) >> 3
4111 // Perform the xform if C1 is a single bit.
Chris Lattner51dabfb2006-10-14 00:41:01 +00004112 if (isPowerOf2_64(C1)) {
Nate Begeman452d7be2005-09-16 00:54:12 +00004113 return DAG.getNode(ISD::SRL, VT, N0,
Chris Lattner729c6d12006-05-27 00:43:02 +00004114 DAG.getConstant(Log2_64(C1),TLI.getShiftAmountTy()));
Nate Begeman452d7be2005-09-16 00:54:12 +00004115 }
4116 }
4117 }
4118 }
4119 } else if (isa<ConstantSDNode>(N0.Val)) {
4120 // Ensure that the constant occurs on the RHS.
4121 return DAG.getSetCC(VT, N1, N0, ISD::getSetCCSwappedOperands(Cond));
4122 }
4123
Reid Spencer3ed469c2006-11-02 20:25:50 +00004124 if (isa<ConstantFPSDNode>(N0.Val)) {
Chris Lattner51dabfb2006-10-14 00:41:01 +00004125 // Constant fold or commute setcc.
4126 SDOperand O = DAG.FoldSetCC(VT, N0, N1, Cond);
4127 if (O.Val) return O;
4128 }
Nate Begeman452d7be2005-09-16 00:54:12 +00004129
4130 if (N0 == N1) {
Chris Lattner8ac9d0e2006-10-14 01:02:29 +00004131 // We can always fold X == X for integer setcc's.
Nate Begeman452d7be2005-09-16 00:54:12 +00004132 if (MVT::isInteger(N0.getValueType()))
4133 return DAG.getConstant(ISD::isTrueWhenEqual(Cond), VT);
4134 unsigned UOF = ISD::getUnorderedFlavor(Cond);
4135 if (UOF == 2) // FP operators that are undefined on NaNs.
4136 return DAG.getConstant(ISD::isTrueWhenEqual(Cond), VT);
4137 if (UOF == unsigned(ISD::isTrueWhenEqual(Cond)))
4138 return DAG.getConstant(UOF, VT);
4139 // Otherwise, we can't fold it. However, we can simplify it to SETUO/SETO
4140 // if it is not already.
Chris Lattner4090aee2006-01-18 19:13:41 +00004141 ISD::CondCode NewCond = UOF == 0 ? ISD::SETO : ISD::SETUO;
Nate Begeman452d7be2005-09-16 00:54:12 +00004142 if (NewCond != Cond)
4143 return DAG.getSetCC(VT, N0, N1, NewCond);
4144 }
4145
4146 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
4147 MVT::isInteger(N0.getValueType())) {
4148 if (N0.getOpcode() == ISD::ADD || N0.getOpcode() == ISD::SUB ||
4149 N0.getOpcode() == ISD::XOR) {
4150 // Simplify (X+Y) == (X+Z) --> Y == Z
4151 if (N0.getOpcode() == N1.getOpcode()) {
4152 if (N0.getOperand(0) == N1.getOperand(0))
4153 return DAG.getSetCC(VT, N0.getOperand(1), N1.getOperand(1), Cond);
4154 if (N0.getOperand(1) == N1.getOperand(1))
4155 return DAG.getSetCC(VT, N0.getOperand(0), N1.getOperand(0), Cond);
Evan Cheng1efba0e2006-08-29 06:42:35 +00004156 if (DAG.isCommutativeBinOp(N0.getOpcode())) {
Nate Begeman452d7be2005-09-16 00:54:12 +00004157 // If X op Y == Y op X, try other combinations.
4158 if (N0.getOperand(0) == N1.getOperand(1))
4159 return DAG.getSetCC(VT, N0.getOperand(1), N1.getOperand(0), Cond);
4160 if (N0.getOperand(1) == N1.getOperand(0))
Chris Lattnera158eee2005-10-25 18:57:30 +00004161 return DAG.getSetCC(VT, N0.getOperand(0), N1.getOperand(1), Cond);
Nate Begeman452d7be2005-09-16 00:54:12 +00004162 }
4163 }
Chris Lattnerb3ddfc42006-02-02 06:36:13 +00004164
4165 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(N1)) {
4166 if (ConstantSDNode *LHSR = dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
4167 // Turn (X+C1) == C2 --> X == C2-C1
4168 if (N0.getOpcode() == ISD::ADD && N0.Val->hasOneUse()) {
4169 return DAG.getSetCC(VT, N0.getOperand(0),
4170 DAG.getConstant(RHSC->getValue()-LHSR->getValue(),
4171 N0.getValueType()), Cond);
4172 }
4173
4174 // Turn (X^C1) == C2 into X == C1^C2 iff X&~C1 = 0.
4175 if (N0.getOpcode() == ISD::XOR)
Chris Lattner5c46f742005-10-05 06:11:08 +00004176 // If we know that all of the inverted bits are zero, don't bother
4177 // performing the inversion.
Chris Lattnerb3ddfc42006-02-02 06:36:13 +00004178 if (TLI.MaskedValueIsZero(N0.getOperand(0), ~LHSR->getValue()))
Chris Lattner5c46f742005-10-05 06:11:08 +00004179 return DAG.getSetCC(VT, N0.getOperand(0),
Chris Lattnerb3ddfc42006-02-02 06:36:13 +00004180 DAG.getConstant(LHSR->getValue()^RHSC->getValue(),
Chris Lattner5c46f742005-10-05 06:11:08 +00004181 N0.getValueType()), Cond);
Chris Lattnerb3ddfc42006-02-02 06:36:13 +00004182 }
4183
4184 // Turn (C1-X) == C2 --> X == C1-C2
4185 if (ConstantSDNode *SUBC = dyn_cast<ConstantSDNode>(N0.getOperand(0))) {
4186 if (N0.getOpcode() == ISD::SUB && N0.Val->hasOneUse()) {
4187 return DAG.getSetCC(VT, N0.getOperand(1),
4188 DAG.getConstant(SUBC->getValue()-RHSC->getValue(),
4189 N0.getValueType()), Cond);
Chris Lattner5c46f742005-10-05 06:11:08 +00004190 }
Chris Lattnerb3ddfc42006-02-02 06:36:13 +00004191 }
4192 }
4193
Nate Begeman452d7be2005-09-16 00:54:12 +00004194 // Simplify (X+Z) == X --> Z == 0
4195 if (N0.getOperand(0) == N1)
4196 return DAG.getSetCC(VT, N0.getOperand(1),
4197 DAG.getConstant(0, N0.getValueType()), Cond);
4198 if (N0.getOperand(1) == N1) {
Evan Cheng1efba0e2006-08-29 06:42:35 +00004199 if (DAG.isCommutativeBinOp(N0.getOpcode()))
Nate Begeman452d7be2005-09-16 00:54:12 +00004200 return DAG.getSetCC(VT, N0.getOperand(0),
4201 DAG.getConstant(0, N0.getValueType()), Cond);
4202 else {
4203 assert(N0.getOpcode() == ISD::SUB && "Unexpected operation!");
4204 // (Z-X) == X --> Z == X<<1
4205 SDOperand SH = DAG.getNode(ISD::SHL, N1.getValueType(),
4206 N1,
4207 DAG.getConstant(1,TLI.getShiftAmountTy()));
Chris Lattner5750df92006-03-01 04:03:14 +00004208 AddToWorkList(SH.Val);
Nate Begeman452d7be2005-09-16 00:54:12 +00004209 return DAG.getSetCC(VT, N0.getOperand(0), SH, Cond);
4210 }
4211 }
4212 }
4213
4214 if (N1.getOpcode() == ISD::ADD || N1.getOpcode() == ISD::SUB ||
4215 N1.getOpcode() == ISD::XOR) {
4216 // Simplify X == (X+Z) --> Z == 0
4217 if (N1.getOperand(0) == N0) {
4218 return DAG.getSetCC(VT, N1.getOperand(1),
4219 DAG.getConstant(0, N1.getValueType()), Cond);
4220 } else if (N1.getOperand(1) == N0) {
Evan Cheng1efba0e2006-08-29 06:42:35 +00004221 if (DAG.isCommutativeBinOp(N1.getOpcode())) {
Nate Begeman452d7be2005-09-16 00:54:12 +00004222 return DAG.getSetCC(VT, N1.getOperand(0),
4223 DAG.getConstant(0, N1.getValueType()), Cond);
4224 } else {
4225 assert(N1.getOpcode() == ISD::SUB && "Unexpected operation!");
4226 // X == (Z-X) --> X<<1 == Z
4227 SDOperand SH = DAG.getNode(ISD::SHL, N1.getValueType(), N0,
4228 DAG.getConstant(1,TLI.getShiftAmountTy()));
Chris Lattner5750df92006-03-01 04:03:14 +00004229 AddToWorkList(SH.Val);
Nate Begeman452d7be2005-09-16 00:54:12 +00004230 return DAG.getSetCC(VT, SH, N1.getOperand(0), Cond);
4231 }
4232 }
4233 }
4234 }
4235
4236 // Fold away ALL boolean setcc's.
4237 SDOperand Temp;
Nate Begemane17daeb2005-10-05 21:43:42 +00004238 if (N0.getValueType() == MVT::i1 && foldBooleans) {
Nate Begeman452d7be2005-09-16 00:54:12 +00004239 switch (Cond) {
4240 default: assert(0 && "Unknown integer setcc!");
4241 case ISD::SETEQ: // X == Y -> (X^Y)^1
4242 Temp = DAG.getNode(ISD::XOR, MVT::i1, N0, N1);
4243 N0 = DAG.getNode(ISD::XOR, MVT::i1, Temp, DAG.getConstant(1, MVT::i1));
Chris Lattner5750df92006-03-01 04:03:14 +00004244 AddToWorkList(Temp.Val);
Nate Begeman452d7be2005-09-16 00:54:12 +00004245 break;
4246 case ISD::SETNE: // X != Y --> (X^Y)
4247 N0 = DAG.getNode(ISD::XOR, MVT::i1, N0, N1);
4248 break;
4249 case ISD::SETGT: // X >s Y --> X == 0 & Y == 1 --> X^1 & Y
4250 case ISD::SETULT: // X <u Y --> X == 0 & Y == 1 --> X^1 & Y
4251 Temp = DAG.getNode(ISD::XOR, MVT::i1, N0, DAG.getConstant(1, MVT::i1));
4252 N0 = DAG.getNode(ISD::AND, MVT::i1, N1, Temp);
Chris Lattner5750df92006-03-01 04:03:14 +00004253 AddToWorkList(Temp.Val);
Nate Begeman452d7be2005-09-16 00:54:12 +00004254 break;
4255 case ISD::SETLT: // X <s Y --> X == 1 & Y == 0 --> Y^1 & X
4256 case ISD::SETUGT: // X >u Y --> X == 1 & Y == 0 --> Y^1 & X
4257 Temp = DAG.getNode(ISD::XOR, MVT::i1, N1, DAG.getConstant(1, MVT::i1));
4258 N0 = DAG.getNode(ISD::AND, MVT::i1, N0, Temp);
Chris Lattner5750df92006-03-01 04:03:14 +00004259 AddToWorkList(Temp.Val);
Nate Begeman452d7be2005-09-16 00:54:12 +00004260 break;
4261 case ISD::SETULE: // X <=u Y --> X == 0 | Y == 1 --> X^1 | Y
4262 case ISD::SETGE: // X >=s Y --> X == 0 | Y == 1 --> X^1 | Y
4263 Temp = DAG.getNode(ISD::XOR, MVT::i1, N0, DAG.getConstant(1, MVT::i1));
4264 N0 = DAG.getNode(ISD::OR, MVT::i1, N1, Temp);
Chris Lattner5750df92006-03-01 04:03:14 +00004265 AddToWorkList(Temp.Val);
Nate Begeman452d7be2005-09-16 00:54:12 +00004266 break;
4267 case ISD::SETUGE: // X >=u Y --> X == 1 | Y == 0 --> Y^1 | X
4268 case ISD::SETLE: // X <=s Y --> X == 1 | Y == 0 --> Y^1 | X
4269 Temp = DAG.getNode(ISD::XOR, MVT::i1, N1, DAG.getConstant(1, MVT::i1));
4270 N0 = DAG.getNode(ISD::OR, MVT::i1, N0, Temp);
4271 break;
4272 }
4273 if (VT != MVT::i1) {
Chris Lattner5750df92006-03-01 04:03:14 +00004274 AddToWorkList(N0.Val);
Nate Begeman452d7be2005-09-16 00:54:12 +00004275 // FIXME: If running after legalize, we probably can't do this.
4276 N0 = DAG.getNode(ISD::ZERO_EXTEND, VT, N0);
4277 }
4278 return N0;
4279 }
4280
4281 // Could not fold it.
4282 return SDOperand();
4283}
4284
Nate Begeman69575232005-10-20 02:15:44 +00004285/// BuildSDIVSequence - Given an ISD::SDIV node expressing a divide by constant,
4286/// return a DAG expression to select that will generate the same value by
4287/// multiplying by a magic number. See:
4288/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
4289SDOperand DAGCombiner::BuildSDIV(SDNode *N) {
Andrew Lenharth232c9102006-06-12 16:07:18 +00004290 std::vector<SDNode*> Built;
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00004291 SDOperand S = TLI.BuildSDIV(N, DAG, &Built);
4292
Andrew Lenharth232c9102006-06-12 16:07:18 +00004293 for (std::vector<SDNode*>::iterator ii = Built.begin(), ee = Built.end();
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00004294 ii != ee; ++ii)
4295 AddToWorkList(*ii);
4296 return S;
Nate Begeman69575232005-10-20 02:15:44 +00004297}
4298
4299/// BuildUDIVSequence - Given an ISD::UDIV node expressing a divide by constant,
4300/// return a DAG expression to select that will generate the same value by
4301/// multiplying by a magic number. See:
4302/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
4303SDOperand DAGCombiner::BuildUDIV(SDNode *N) {
Andrew Lenharth232c9102006-06-12 16:07:18 +00004304 std::vector<SDNode*> Built;
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00004305 SDOperand S = TLI.BuildUDIV(N, DAG, &Built);
Nate Begeman69575232005-10-20 02:15:44 +00004306
Andrew Lenharth232c9102006-06-12 16:07:18 +00004307 for (std::vector<SDNode*>::iterator ii = Built.begin(), ee = Built.end();
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00004308 ii != ee; ++ii)
4309 AddToWorkList(*ii);
4310 return S;
Nate Begeman69575232005-10-20 02:15:44 +00004311}
4312
Jim Laskey71382342006-10-07 23:37:56 +00004313/// FindBaseOffset - Return true if base is known not to alias with anything
4314/// but itself. Provides base object and offset as results.
4315static bool FindBaseOffset(SDOperand Ptr, SDOperand &Base, int64_t &Offset) {
4316 // Assume it is a primitive operation.
4317 Base = Ptr; Offset = 0;
4318
4319 // If it's an adding a simple constant then integrate the offset.
4320 if (Base.getOpcode() == ISD::ADD) {
4321 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Base.getOperand(1))) {
4322 Base = Base.getOperand(0);
4323 Offset += C->getValue();
4324 }
4325 }
4326
4327 // If it's any of the following then it can't alias with anything but itself.
4328 return isa<FrameIndexSDNode>(Base) ||
4329 isa<ConstantPoolSDNode>(Base) ||
4330 isa<GlobalAddressSDNode>(Base);
4331}
4332
4333/// isAlias - Return true if there is any possibility that the two addresses
4334/// overlap.
Jim Laskey096c22e2006-10-18 12:29:57 +00004335bool DAGCombiner::isAlias(SDOperand Ptr1, int64_t Size1,
4336 const Value *SrcValue1, int SrcValueOffset1,
4337 SDOperand Ptr2, int64_t Size2,
4338 const Value *SrcValue2, int SrcValueOffset2)
4339{
Jim Laskey71382342006-10-07 23:37:56 +00004340 // If they are the same then they must be aliases.
4341 if (Ptr1 == Ptr2) return true;
4342
4343 // Gather base node and offset information.
4344 SDOperand Base1, Base2;
4345 int64_t Offset1, Offset2;
4346 bool KnownBase1 = FindBaseOffset(Ptr1, Base1, Offset1);
4347 bool KnownBase2 = FindBaseOffset(Ptr2, Base2, Offset2);
4348
4349 // If they have a same base address then...
4350 if (Base1 == Base2) {
4351 // Check to see if the addresses overlap.
4352 return!((Offset1 + Size1) <= Offset2 || (Offset2 + Size2) <= Offset1);
4353 }
4354
Jim Laskey096c22e2006-10-18 12:29:57 +00004355 // If we know both bases then they can't alias.
4356 if (KnownBase1 && KnownBase2) return false;
4357
Jim Laskey07a27092006-10-18 19:08:31 +00004358 if (CombinerGlobalAA) {
4359 // Use alias analysis information.
4360 int Overlap1 = Size1 + SrcValueOffset1 + Offset1;
4361 int Overlap2 = Size2 + SrcValueOffset2 + Offset2;
4362 AliasAnalysis::AliasResult AAResult =
Jim Laskey096c22e2006-10-18 12:29:57 +00004363 AA.alias(SrcValue1, Overlap1, SrcValue2, Overlap2);
Jim Laskey07a27092006-10-18 19:08:31 +00004364 if (AAResult == AliasAnalysis::NoAlias)
4365 return false;
4366 }
Jim Laskey096c22e2006-10-18 12:29:57 +00004367
4368 // Otherwise we have to assume they alias.
4369 return true;
Jim Laskey71382342006-10-07 23:37:56 +00004370}
4371
4372/// FindAliasInfo - Extracts the relevant alias information from the memory
4373/// node. Returns true if the operand was a load.
Jim Laskey7ca56af2006-10-11 13:47:09 +00004374bool DAGCombiner::FindAliasInfo(SDNode *N,
Jim Laskey096c22e2006-10-18 12:29:57 +00004375 SDOperand &Ptr, int64_t &Size,
4376 const Value *&SrcValue, int &SrcValueOffset) {
Jim Laskey7ca56af2006-10-11 13:47:09 +00004377 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
4378 Ptr = LD->getBasePtr();
Jim Laskeyc2b19f32006-10-11 17:47:52 +00004379 Size = MVT::getSizeInBits(LD->getLoadedVT()) >> 3;
Jim Laskey7ca56af2006-10-11 13:47:09 +00004380 SrcValue = LD->getSrcValue();
Jim Laskey096c22e2006-10-18 12:29:57 +00004381 SrcValueOffset = LD->getSrcValueOffset();
Jim Laskey71382342006-10-07 23:37:56 +00004382 return true;
Jim Laskey7ca56af2006-10-11 13:47:09 +00004383 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Jim Laskey7ca56af2006-10-11 13:47:09 +00004384 Ptr = ST->getBasePtr();
Evan Cheng8b2794a2006-10-13 21:14:26 +00004385 Size = MVT::getSizeInBits(ST->getStoredVT()) >> 3;
Jim Laskey7ca56af2006-10-11 13:47:09 +00004386 SrcValue = ST->getSrcValue();
Jim Laskey096c22e2006-10-18 12:29:57 +00004387 SrcValueOffset = ST->getSrcValueOffset();
Jim Laskey7ca56af2006-10-11 13:47:09 +00004388 } else {
Jim Laskey71382342006-10-07 23:37:56 +00004389 assert(0 && "FindAliasInfo expected a memory operand");
Jim Laskey71382342006-10-07 23:37:56 +00004390 }
4391
4392 return false;
4393}
4394
Jim Laskey6ff23e52006-10-04 16:53:27 +00004395/// GatherAllAliases - Walk up chain skipping non-aliasing memory nodes,
4396/// looking for aliasing nodes and adding them to the Aliases vector.
Jim Laskeybc588b82006-10-05 15:07:25 +00004397void DAGCombiner::GatherAllAliases(SDNode *N, SDOperand OriginalChain,
Jim Laskey6ff23e52006-10-04 16:53:27 +00004398 SmallVector<SDOperand, 8> &Aliases) {
Jim Laskeybc588b82006-10-05 15:07:25 +00004399 SmallVector<SDOperand, 8> Chains; // List of chains to visit.
Jim Laskey6ff23e52006-10-04 16:53:27 +00004400 std::set<SDNode *> Visited; // Visited node set.
4401
Jim Laskey279f0532006-09-25 16:29:54 +00004402 // Get alias information for node.
4403 SDOperand Ptr;
4404 int64_t Size;
Jim Laskey7ca56af2006-10-11 13:47:09 +00004405 const Value *SrcValue;
Jim Laskey096c22e2006-10-18 12:29:57 +00004406 int SrcValueOffset;
4407 bool IsLoad = FindAliasInfo(N, Ptr, Size, SrcValue, SrcValueOffset);
Jim Laskey279f0532006-09-25 16:29:54 +00004408
Jim Laskey6ff23e52006-10-04 16:53:27 +00004409 // Starting off.
Jim Laskeybc588b82006-10-05 15:07:25 +00004410 Chains.push_back(OriginalChain);
Jim Laskey6ff23e52006-10-04 16:53:27 +00004411
Jim Laskeybc588b82006-10-05 15:07:25 +00004412 // Look at each chain and determine if it is an alias. If so, add it to the
4413 // aliases list. If not, then continue up the chain looking for the next
4414 // candidate.
4415 while (!Chains.empty()) {
4416 SDOperand Chain = Chains.back();
4417 Chains.pop_back();
Jim Laskey6ff23e52006-10-04 16:53:27 +00004418
Jim Laskeybc588b82006-10-05 15:07:25 +00004419 // Don't bother if we've been before.
4420 if (Visited.find(Chain.Val) != Visited.end()) continue;
4421 Visited.insert(Chain.Val);
4422
4423 switch (Chain.getOpcode()) {
4424 case ISD::EntryToken:
4425 // Entry token is ideal chain operand, but handled in FindBetterChain.
4426 break;
Jim Laskey6ff23e52006-10-04 16:53:27 +00004427
Jim Laskeybc588b82006-10-05 15:07:25 +00004428 case ISD::LOAD:
4429 case ISD::STORE: {
4430 // Get alias information for Chain.
4431 SDOperand OpPtr;
4432 int64_t OpSize;
Jim Laskey7ca56af2006-10-11 13:47:09 +00004433 const Value *OpSrcValue;
Jim Laskey096c22e2006-10-18 12:29:57 +00004434 int OpSrcValueOffset;
4435 bool IsOpLoad = FindAliasInfo(Chain.Val, OpPtr, OpSize,
4436 OpSrcValue, OpSrcValueOffset);
Jim Laskeybc588b82006-10-05 15:07:25 +00004437
4438 // If chain is alias then stop here.
4439 if (!(IsLoad && IsOpLoad) &&
Jim Laskey096c22e2006-10-18 12:29:57 +00004440 isAlias(Ptr, Size, SrcValue, SrcValueOffset,
4441 OpPtr, OpSize, OpSrcValue, OpSrcValueOffset)) {
Jim Laskeybc588b82006-10-05 15:07:25 +00004442 Aliases.push_back(Chain);
4443 } else {
4444 // Look further up the chain.
4445 Chains.push_back(Chain.getOperand(0));
4446 // Clean up old chain.
4447 AddToWorkList(Chain.Val);
Jim Laskey279f0532006-09-25 16:29:54 +00004448 }
Jim Laskeybc588b82006-10-05 15:07:25 +00004449 break;
4450 }
4451
4452 case ISD::TokenFactor:
4453 // We have to check each of the operands of the token factor, so we queue
4454 // then up. Adding the operands to the queue (stack) in reverse order
4455 // maintains the original order and increases the likelihood that getNode
4456 // will find a matching token factor (CSE.)
4457 for (unsigned n = Chain.getNumOperands(); n;)
4458 Chains.push_back(Chain.getOperand(--n));
4459 // Eliminate the token factor if we can.
4460 AddToWorkList(Chain.Val);
4461 break;
4462
4463 default:
4464 // For all other instructions we will just have to take what we can get.
4465 Aliases.push_back(Chain);
4466 break;
Jim Laskey279f0532006-09-25 16:29:54 +00004467 }
4468 }
Jim Laskey6ff23e52006-10-04 16:53:27 +00004469}
4470
4471/// FindBetterChain - Walk up chain skipping non-aliasing memory nodes, looking
4472/// for a better chain (aliasing node.)
4473SDOperand DAGCombiner::FindBetterChain(SDNode *N, SDOperand OldChain) {
4474 SmallVector<SDOperand, 8> Aliases; // Ops for replacing token factor.
Jim Laskey279f0532006-09-25 16:29:54 +00004475
Jim Laskey6ff23e52006-10-04 16:53:27 +00004476 // Accumulate all the aliases to this node.
4477 GatherAllAliases(N, OldChain, Aliases);
4478
4479 if (Aliases.size() == 0) {
4480 // If no operands then chain to entry token.
4481 return DAG.getEntryNode();
4482 } else if (Aliases.size() == 1) {
4483 // If a single operand then chain to it. We don't need to revisit it.
4484 return Aliases[0];
4485 }
4486
4487 // Construct a custom tailored token factor.
4488 SDOperand NewChain = DAG.getNode(ISD::TokenFactor, MVT::Other,
4489 &Aliases[0], Aliases.size());
4490
4491 // Make sure the old chain gets cleaned up.
4492 if (NewChain != OldChain) AddToWorkList(OldChain.Val);
4493
4494 return NewChain;
Jim Laskey279f0532006-09-25 16:29:54 +00004495}
4496
Nate Begeman1d4d4142005-09-01 00:19:25 +00004497// SelectionDAG::Combine - This is the entry point for the file.
4498//
Jim Laskeyc7c3f112006-10-16 20:52:31 +00004499void SelectionDAG::Combine(bool RunningAfterLegalize, AliasAnalysis &AA) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00004500 /// run - This is the main entry point to this class.
4501 ///
Jim Laskeyc7c3f112006-10-16 20:52:31 +00004502 DAGCombiner(*this, AA).Run(RunningAfterLegalize);
Nate Begeman1d4d4142005-09-01 00:19:25 +00004503}