blob: 3889e61acf638e8b88c4c4100c0fcec04d445844 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000016#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000017#include "X86ISelLowering.h"
18#include "X86TargetMachine.h"
19#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000020#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000021#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000022#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000023#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000024#include "llvm/Function.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000025#include "llvm/Intrinsics.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000026#include "llvm/ADT/BitVector.h"
Evan Cheng30b37b52006-03-13 23:18:16 +000027#include "llvm/ADT/VectorExtras.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000028#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000029#include "llvm/CodeGen/MachineFunction.h"
30#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chenga844bde2008-02-02 04:07:54 +000031#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000032#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000033#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chengef6ffb12006-01-31 03:14:29 +000034#include "llvm/Support/MathExtras.h"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000035#include "llvm/Support/Debug.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000036#include "llvm/Support/ErrorHandling.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000037#include "llvm/Target/TargetOptions.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000038#include "llvm/ADT/SmallSet.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000039#include "llvm/ADT/StringExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000040#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000041#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000042using namespace llvm;
43
Mon P Wang3c81d352008-11-23 04:37:22 +000044static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000045DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000046
Evan Cheng10e86422008-04-25 19:11:04 +000047// Forward declarations.
Nate Begeman9008ca62009-04-27 18:41:29 +000048static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, MVT VT, SDValue V1,
49 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000050
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000051X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000052 : TargetLowering(TM) {
Evan Cheng559806f2006-01-27 08:10:46 +000053 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000054 X86ScalarSSEf64 = Subtarget->hasSSE2();
55 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000056 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000057
Anton Korobeynikov2365f512007-07-14 14:06:15 +000058 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000059 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000060
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000061 // Set up the TargetLowering object.
62
63 // X86 is weird, it always uses i8 for shift amounts and setcc results.
64 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +000065 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng0b2afbd2006-01-25 09:15:17 +000066 setSchedulingPreference(SchedulingForRegPressure);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000067 setShiftAmountFlavor(Mask); // shl X, 32 == shl X, 0
Evan Cheng25ab6902006-09-08 06:48:29 +000068 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +000069
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000070 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +000071 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000072 setUseUnderscoreSetJmp(false);
73 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +000074 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000075 // MS runtime is weird: it exports _setjmp, but longjmp!
76 setUseUnderscoreSetJmp(true);
77 setUseUnderscoreLongJmp(false);
78 } else {
79 setUseUnderscoreSetJmp(true);
80 setUseUnderscoreLongJmp(true);
81 }
Scott Michelfdc40a02009-02-17 22:15:04 +000082
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000083 // Set up the register classes.
Evan Cheng069287d2006-05-16 07:21:53 +000084 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
85 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
86 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +000087 if (Subtarget->is64Bit())
88 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000089
Evan Cheng03294662008-10-14 21:26:46 +000090 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +000091
Scott Michelfdc40a02009-02-17 22:15:04 +000092 // We don't accept any truncstore of integer registers.
Chris Lattnerddf89562008-01-17 19:59:44 +000093 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
94 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
95 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
96 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
97 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
Evan Cheng7f042682008-10-15 02:05:31 +000098 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
99
100 // SETOEQ and SETUNE require checking two conditions.
101 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
102 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
103 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
104 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
105 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
106 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000107
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000108 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
109 // operation.
110 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
111 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
112 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000113
Evan Cheng25ab6902006-09-08 06:48:29 +0000114 if (Subtarget->is64Bit()) {
Evan Cheng6892f282006-01-17 02:32:49 +0000115 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000116 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000117 } else if (!UseSoftFloat) {
118 if (X86ScalarSSEf64) {
Dale Johannesen1c15bf52008-10-21 20:50:01 +0000119 // We have an impenetrably clever algorithm for ui64->double only.
120 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000121 }
Eli Friedman948e95a2009-05-23 09:59:16 +0000122 // We have an algorithm for SSE2, and we turn this into a 64-bit
123 // FILD for other targets.
124 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000125 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000126
127 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
128 // this operation.
129 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
130 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000131
Devang Patel6a784892009-06-05 18:48:29 +0000132 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000133 // SSE has no i16 to fp conversion, only i32
134 if (X86ScalarSSEf32) {
135 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
136 // f32 and f64 cases are Legal, f80 case is not
137 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
138 } else {
139 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
140 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
141 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000142 } else {
Bill Wendling105be5a2009-03-13 08:41:47 +0000143 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
144 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000145 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000146
Dale Johannesen73328d12007-09-19 23:55:34 +0000147 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
148 // are Legal, f80 is custom lowered.
149 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
150 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000151
Evan Cheng02568ff2006-01-30 22:13:22 +0000152 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
153 // this operation.
154 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
155 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
156
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000157 if (X86ScalarSSEf32) {
Evan Cheng02568ff2006-01-30 22:13:22 +0000158 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000159 // f32 and f64 cases are Legal, f80 case is not
160 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000161 } else {
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000162 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000163 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000164 }
165
166 // Handle FP_TO_UINT by promoting the destination to a larger signed
167 // conversion.
168 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
169 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
170 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
171
Evan Cheng25ab6902006-09-08 06:48:29 +0000172 if (Subtarget->is64Bit()) {
173 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000174 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000175 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000176 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000177 // Expand FP_TO_UINT into a select.
178 // FIXME: We would like to use a Custom expander here eventually to do
179 // the optimal thing for SSE vs. the default expansion in the legalizer.
180 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
181 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000182 // With SSE3 we can use fisttpll to convert to a signed i64; without
183 // SSE, we're stuck with a fistpll.
184 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000185 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000186
Chris Lattner399610a2006-12-05 18:22:22 +0000187 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000188 if (!X86ScalarSSEf64) {
Chris Lattnerf3597a12006-12-05 18:45:06 +0000189 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
190 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
191 }
Chris Lattner21f66852005-12-23 05:15:23 +0000192
Dan Gohmanb00ee212008-02-18 19:34:53 +0000193 // Scalar integer divide and remainder are lowered to use operations that
194 // produce two results, to match the available instructions. This exposes
195 // the two-result form to trivial CSE, which is able to combine x/y and x%y
196 // into a single instruction.
197 //
198 // Scalar integer multiply-high is also lowered to use two-result
199 // operations, to match the available instructions. However, plain multiply
200 // (low) operations are left as Legal, as there are single-result
201 // instructions for this in x86. Using the two-result multiply instructions
202 // when both high and low results are needed must be arranged by dagcombine.
Dan Gohman525178c2007-10-08 18:33:35 +0000203 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
204 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
205 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
206 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
207 setOperationAction(ISD::SREM , MVT::i8 , Expand);
208 setOperationAction(ISD::UREM , MVT::i8 , Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000209 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
210 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
211 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
212 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
213 setOperationAction(ISD::SREM , MVT::i16 , Expand);
214 setOperationAction(ISD::UREM , MVT::i16 , Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000215 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
216 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
217 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
218 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
219 setOperationAction(ISD::SREM , MVT::i32 , Expand);
220 setOperationAction(ISD::UREM , MVT::i32 , Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000221 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
222 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
223 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
224 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
225 setOperationAction(ISD::SREM , MVT::i64 , Expand);
226 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000227
Evan Chengc35497f2006-10-30 08:02:39 +0000228 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000229 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
Nate Begeman750ac1b2006-02-01 07:19:44 +0000230 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
231 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000232 if (Subtarget->is64Bit())
Christopher Lambc59e5212007-08-10 21:48:46 +0000233 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
234 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
235 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000236 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
237 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
Chris Lattnerd1108222008-03-07 06:36:32 +0000238 setOperationAction(ISD::FREM , MVT::f32 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000239 setOperationAction(ISD::FREM , MVT::f64 , Expand);
Chris Lattnerd1108222008-03-07 06:36:32 +0000240 setOperationAction(ISD::FREM , MVT::f80 , Expand);
Dan Gohman1a024862008-01-31 00:41:03 +0000241 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000242
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000243 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
Evan Cheng18efe262007-12-14 02:13:44 +0000244 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
245 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000246 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Evan Cheng18efe262007-12-14 02:13:44 +0000247 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
248 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000249 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
Evan Cheng18efe262007-12-14 02:13:44 +0000250 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
251 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000252 if (Subtarget->is64Bit()) {
253 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
Evan Cheng18efe262007-12-14 02:13:44 +0000254 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
255 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000256 }
257
Andrew Lenharthb873ff32005-11-20 21:41:10 +0000258 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
Nate Begemand88fc032006-01-14 03:14:10 +0000259 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000260
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000261 // These should be promoted to a larger select which is supported.
262 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
263 setOperationAction(ISD::SELECT , MVT::i8 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000264 // X86 wants to expand cmov itself.
Evan Cheng5298bcc2006-02-17 07:01:52 +0000265 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
266 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
267 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
268 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000269 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000270 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
271 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
272 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
273 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
274 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000275 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000276 if (Subtarget->is64Bit()) {
277 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
278 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
279 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000280 // X86 ret instruction may pop stack.
Evan Cheng5298bcc2006-02-17 07:01:52 +0000281 setOperationAction(ISD::RET , MVT::Other, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000282 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000283
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000284 // Darwin ABI issue.
Evan Cheng7ccced62006-02-18 00:15:05 +0000285 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
Nate Begeman37efe672006-04-22 18:53:45 +0000286 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000287 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +0000288 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000289 if (Subtarget->is64Bit())
290 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bill Wendling056292f2008-09-16 21:48:12 +0000291 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000292 if (Subtarget->is64Bit()) {
293 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
294 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
295 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
Bill Wendling056292f2008-09-16 21:48:12 +0000296 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000297 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000298 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Evan Cheng5298bcc2006-02-17 07:01:52 +0000299 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
300 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
301 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000302 if (Subtarget->is64Bit()) {
303 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
304 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
305 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
306 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000307
Evan Chengd2cde682008-03-10 19:38:10 +0000308 if (Subtarget->hasSSE1())
309 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000310
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000311 if (!Subtarget->hasSSE2())
312 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
313
Mon P Wang63307c32008-05-05 19:05:59 +0000314 // Expand certain atomics
Dan Gohman0b1d4a72008-12-23 21:37:04 +0000315 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
316 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
317 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
318 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000319
Dan Gohman0b1d4a72008-12-23 21:37:04 +0000320 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
321 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
322 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
323 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000324
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000325 if (!Subtarget->is64Bit()) {
Dan Gohman0b1d4a72008-12-23 21:37:04 +0000326 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
327 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
328 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
329 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
330 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
331 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
332 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000333 }
334
Dan Gohman7f460202008-06-30 20:59:49 +0000335 // Use the default ISD::DBG_STOPPOINT, ISD::DECLARE expansion.
336 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Evan Cheng3c992d22006-03-07 02:02:57 +0000337 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000338 if (!Subtarget->isTargetDarwin() &&
339 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000340 !Subtarget->isTargetCygMing()) {
341 setOperationAction(ISD::DBG_LABEL, MVT::Other, Expand);
342 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
343 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000344
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000345 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
346 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
347 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
348 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
349 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000350 setExceptionPointerRegister(X86::RAX);
351 setExceptionSelectorRegister(X86::RDX);
352 } else {
353 setExceptionPointerRegister(X86::EAX);
354 setExceptionSelectorRegister(X86::EDX);
355 }
Anton Korobeynikov38252622007-09-03 00:36:06 +0000356 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000357 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
358
Duncan Sandsf7331b32007-09-11 14:10:23 +0000359 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000360
Chris Lattnerda68d302008-01-15 21:58:22 +0000361 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000362
Nate Begemanacc398c2006-01-25 18:21:52 +0000363 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
364 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Nate Begemanacc398c2006-01-25 18:21:52 +0000365 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000366 if (Subtarget->is64Bit()) {
367 setOperationAction(ISD::VAARG , MVT::Other, Custom);
Evan Chengae642192007-03-02 23:16:35 +0000368 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000369 } else {
370 setOperationAction(ISD::VAARG , MVT::Other, Expand);
Evan Chengae642192007-03-02 23:16:35 +0000371 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000372 }
Evan Chengae642192007-03-02 23:16:35 +0000373
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000374 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
Chris Lattnere1125522006-01-15 09:00:21 +0000375 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000376 if (Subtarget->is64Bit())
377 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000378 if (Subtarget->isTargetCygMing())
379 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
380 else
381 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000382
Evan Chengc7ce29b2009-02-13 22:36:38 +0000383 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000384 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000385 // Set up the FP register classes.
Evan Cheng5ee4ccc2006-01-12 08:27:59 +0000386 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
387 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000388
Evan Cheng223547a2006-01-31 22:28:30 +0000389 // Use ANDPD to simulate FABS.
390 setOperationAction(ISD::FABS , MVT::f64, Custom);
391 setOperationAction(ISD::FABS , MVT::f32, Custom);
392
393 // Use XORP to simulate FNEG.
394 setOperationAction(ISD::FNEG , MVT::f64, Custom);
395 setOperationAction(ISD::FNEG , MVT::f32, Custom);
396
Evan Cheng68c47cb2007-01-05 07:55:56 +0000397 // Use ANDPD and ORPD to simulate FCOPYSIGN.
398 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
399 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
400
Evan Chengd25e9e82006-02-02 00:28:23 +0000401 // We don't support sin/cos/fmod
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000402 setOperationAction(ISD::FSIN , MVT::f64, Expand);
403 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000404 setOperationAction(ISD::FSIN , MVT::f32, Expand);
405 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000406
Chris Lattnera54aa942006-01-29 06:26:08 +0000407 // Expand FP immediates into loads from the stack, except for the special
408 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000409 addLegalFPImmediate(APFloat(+0.0)); // xorpd
410 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000411 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000412 // Use SSE for f32, x87 for f64.
413 // Set up the FP register classes.
414 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
415 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
416
417 // Use ANDPS to simulate FABS.
418 setOperationAction(ISD::FABS , MVT::f32, Custom);
419
420 // Use XORP to simulate FNEG.
421 setOperationAction(ISD::FNEG , MVT::f32, Custom);
422
423 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
424
425 // Use ANDPS and ORPS to simulate FCOPYSIGN.
426 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
427 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
428
429 // We don't support sin/cos/fmod
430 setOperationAction(ISD::FSIN , MVT::f32, Expand);
431 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000432
Nate Begemane1795842008-02-14 08:57:00 +0000433 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000434 addLegalFPImmediate(APFloat(+0.0f)); // xorps
435 addLegalFPImmediate(APFloat(+0.0)); // FLD0
436 addLegalFPImmediate(APFloat(+1.0)); // FLD1
437 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
438 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
439
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000440 if (!UnsafeFPMath) {
441 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
442 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
443 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000444 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000445 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000446 // Set up the FP register classes.
Dale Johannesen849f2142007-07-03 00:53:03 +0000447 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
448 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000449
Evan Cheng68c47cb2007-01-05 07:55:56 +0000450 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesen849f2142007-07-03 00:53:03 +0000451 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000452 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
453 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000454
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000455 if (!UnsafeFPMath) {
456 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
457 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
458 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000459 addLegalFPImmediate(APFloat(+0.0)); // FLD0
460 addLegalFPImmediate(APFloat(+1.0)); // FLD1
461 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
462 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000463 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
464 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
465 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
466 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000467 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000468
Dale Johannesen59a58732007-08-05 18:49:15 +0000469 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000470 if (!UseSoftFloat) {
Evan Chengc7ce29b2009-02-13 22:36:38 +0000471 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
472 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
473 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
474 {
475 bool ignored;
476 APFloat TmpFlt(+0.0);
477 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
478 &ignored);
479 addLegalFPImmediate(TmpFlt); // FLD0
480 TmpFlt.changeSign();
481 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
482 APFloat TmpFlt2(+1.0);
483 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
484 &ignored);
485 addLegalFPImmediate(TmpFlt2); // FLD1
486 TmpFlt2.changeSign();
487 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
488 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000489
Evan Chengc7ce29b2009-02-13 22:36:38 +0000490 if (!UnsafeFPMath) {
491 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
492 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
493 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000494 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000495
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000496 // Always use a library call for pow.
497 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
498 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
499 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
500
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000501 setOperationAction(ISD::FLOG, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000502 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000503 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000504 setOperationAction(ISD::FEXP, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000505 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
506
Mon P Wangf007a8b2008-11-06 05:31:54 +0000507 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000508 // (for widening) or expand (for scalarization). Then we will selectively
509 // turn on ones that can be effectively codegen'd.
Dan Gohmanfa0f77d2007-05-18 18:44:07 +0000510 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
511 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000512 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
513 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
514 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
515 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
516 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
517 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
518 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
519 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
520 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
521 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
522 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
523 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
524 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
Gabor Greif327ef032008-08-28 23:19:51 +0000525 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
526 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Eli Friedman108b5192009-05-23 22:44:52 +0000527 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Gabor Greif327ef032008-08-28 23:19:51 +0000528 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000529 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
530 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
531 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
532 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
533 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
534 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
535 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
536 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
537 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
538 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
539 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
540 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
541 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
542 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
543 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
544 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
545 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
546 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
547 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
548 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
549 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
550 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
Dale Johannesenfb0e1322008-09-10 17:31:40 +0000551 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
552 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
553 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
554 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
555 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
Eli Friedman23ef1052009-06-06 03:57:58 +0000556 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
557 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
558 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000560 }
561
Evan Chengc7ce29b2009-02-13 22:36:38 +0000562 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
563 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000564 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000565 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
566 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
567 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
Dale Johannesena68f9012008-06-24 22:01:44 +0000568 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass);
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000569 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000570
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000571 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
572 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
573 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
Chris Lattner6c284d72007-04-12 04:14:49 +0000574 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000575
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000576 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
577 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
578 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
Dale Johannesen8d26e592007-10-30 01:18:38 +0000579 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000580
Bill Wendling74027e92007-03-15 21:24:36 +0000581 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
582 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
583
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000584 setOperationAction(ISD::AND, MVT::v8i8, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000585 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000586 setOperationAction(ISD::AND, MVT::v4i16, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000587 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
588 setOperationAction(ISD::AND, MVT::v2i32, Promote);
589 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
590 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000591
592 setOperationAction(ISD::OR, MVT::v8i8, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000593 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000594 setOperationAction(ISD::OR, MVT::v4i16, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000595 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
596 setOperationAction(ISD::OR, MVT::v2i32, Promote);
597 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
598 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000599
600 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000601 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000602 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000603 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
604 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
605 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
606 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000607
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000608 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000609 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000610 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000611 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
612 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
613 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
Dale Johannesena68f9012008-06-24 22:01:44 +0000614 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
615 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000616 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000617
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000618 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
619 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
620 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
Dale Johannesena68f9012008-06-24 22:01:44 +0000621 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000622 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000623
624 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
625 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
626 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000627 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000628
Evan Cheng52672b82008-07-22 18:39:19 +0000629 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000630 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
631 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
Bill Wendling2f9bb1a2007-04-24 21:16:55 +0000632 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000633
634 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000635
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000636 setTruncStoreAction(MVT::v8i16, MVT::v8i8, Expand);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000637 setOperationAction(ISD::TRUNCATE, MVT::v8i8, Expand);
638 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
639 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
640 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
641 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000642 }
643
Evan Cheng92722532009-03-26 23:06:32 +0000644 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000645 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
646
Evan Cheng6bdb3f62006-10-27 18:49:08 +0000647 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
648 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
649 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
650 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
Dan Gohman20382522007-07-10 00:05:58 +0000651 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
652 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000653 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
654 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
655 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
Evan Cheng11e15b32006-04-03 20:53:28 +0000656 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000657 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000658 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000659 }
660
Evan Cheng92722532009-03-26 23:06:32 +0000661 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000662 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000663
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000664 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
665 // registers cannot be used even for integer operations.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000666 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
667 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
668 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
669 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
670
Evan Chengf7c378e2006-04-10 07:23:14 +0000671 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
672 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
673 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
Evan Cheng37e88562007-03-12 22:58:52 +0000674 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
Mon P Wangaf9b9522008-12-18 21:42:19 +0000675 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000676 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
677 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
678 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
Evan Cheng37e88562007-03-12 22:58:52 +0000679 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
Evan Chengf9989842006-04-13 05:10:25 +0000680 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
Evan Cheng6bdb3f62006-10-27 18:49:08 +0000681 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
682 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
683 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
684 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
Dan Gohman20382522007-07-10 00:05:58 +0000685 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
686 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000687
Nate Begeman30a0de92008-07-17 16:51:19 +0000688 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
689 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
690 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
691 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000692
Evan Chengf7c378e2006-04-10 07:23:14 +0000693 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
694 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
Evan Chengb067a1e2006-03-31 19:22:53 +0000695 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
Evan Cheng5edb8d22006-04-17 22:04:06 +0000696 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
Evan Cheng5edb8d22006-04-17 22:04:06 +0000697 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000698
Evan Cheng2c3ae372006-04-12 21:21:57 +0000699 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000700 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
701 MVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000702 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000703 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000704 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000705 // Do not attempt to custom lower non-128-bit vectors
706 if (!VT.is128BitVector())
707 continue;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000708 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
709 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
710 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000711 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000712
Evan Cheng2c3ae372006-04-12 21:21:57 +0000713 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
714 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
715 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
716 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000717 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000718 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000719
Nate Begemancdd1eec2008-02-12 22:51:28 +0000720 if (Subtarget->is64Bit()) {
721 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
Dale Johannesen25f1d082007-10-31 00:32:36 +0000722 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000723 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000724
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000725 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
David Greene9b9838d2009-06-29 16:47:10 +0000726 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
727 MVT VT = (MVT::SimpleValueType)i;
728
729 // Do not attempt to promote non-128-bit vectors
730 if (!VT.is128BitVector()) {
731 continue;
732 }
733 setOperationAction(ISD::AND, VT, Promote);
734 AddPromotedToType (ISD::AND, VT, MVT::v2i64);
735 setOperationAction(ISD::OR, VT, Promote);
736 AddPromotedToType (ISD::OR, VT, MVT::v2i64);
737 setOperationAction(ISD::XOR, VT, Promote);
738 AddPromotedToType (ISD::XOR, VT, MVT::v2i64);
739 setOperationAction(ISD::LOAD, VT, Promote);
740 AddPromotedToType (ISD::LOAD, VT, MVT::v2i64);
741 setOperationAction(ISD::SELECT, VT, Promote);
742 AddPromotedToType (ISD::SELECT, VT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000743 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000744
Chris Lattnerddf89562008-01-17 19:59:44 +0000745 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000746
Evan Cheng2c3ae372006-04-12 21:21:57 +0000747 // Custom lower v2i64 and v2f64 selects.
748 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
Evan Cheng91b740d2006-04-12 17:12:36 +0000749 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
Evan Chengf7c378e2006-04-10 07:23:14 +0000750 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000751 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000752
Eli Friedman23ef1052009-06-06 03:57:58 +0000753 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
754 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
755 if (!DisableMMX && Subtarget->hasMMX()) {
756 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
757 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
758 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000759 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000760
Nate Begeman14d12ca2008-02-11 04:19:36 +0000761 if (Subtarget->hasSSE41()) {
762 // FIXME: Do we need to handle scalar-to-vector here?
763 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
764
765 // i8 and i16 vectors are custom , because the source register and source
766 // source memory operand types are not the same width. f32 vectors are
767 // custom since the immediate controlling the insert encodes additional
768 // information.
769 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
770 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
Mon P Wangf0fcdd82009-01-15 21:10:20 +0000771 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000772 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
773
774 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
775 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
Mon P Wangf0fcdd82009-01-15 21:10:20 +0000776 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
Evan Cheng62a3f152008-03-24 21:52:23 +0000777 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000778
779 if (Subtarget->is64Bit()) {
Nate Begemancdd1eec2008-02-12 22:51:28 +0000780 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
781 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000782 }
783 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000784
Nate Begeman30a0de92008-07-17 16:51:19 +0000785 if (Subtarget->hasSSE42()) {
786 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
787 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000788
David Greene9b9838d2009-06-29 16:47:10 +0000789 if (!UseSoftFloat && Subtarget->hasAVX()) {
David Greened94c1012009-06-29 22:50:51 +0000790 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
791 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
792 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
793 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
794
David Greene9b9838d2009-06-29 16:47:10 +0000795 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
796 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
797 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
798 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
799 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
800 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
801 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
802 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
803 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
804 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
805 //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
806 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
807 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
808 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
809 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
810
811 // Operations to consider commented out -v16i16 v32i8
812 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
813 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
814 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
815 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
816 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
817 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
818 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
819 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
820 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
821 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
822 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
823 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
824 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
825 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
826
827 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
828 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
829 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
830 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
831
832 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
833 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
834 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
835 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
836 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
837
838 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
839 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
840 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
841 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
842 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
843 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
844
845#if 0
846 // Not sure we want to do this since there are no 256-bit integer
847 // operations in AVX
848
849 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
850 // This includes 256-bit vectors
851 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
852 MVT VT = (MVT::SimpleValueType)i;
853
854 // Do not attempt to custom lower non-power-of-2 vectors
855 if (!isPowerOf2_32(VT.getVectorNumElements()))
856 continue;
857
858 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
859 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
860 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
861 }
862
863 if (Subtarget->is64Bit()) {
864 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
865 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
866 }
867#endif
868
869#if 0
870 // Not sure we want to do this since there are no 256-bit integer
871 // operations in AVX
872
873 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
874 // Including 256-bit vectors
875 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
876 MVT VT = (MVT::SimpleValueType)i;
877
878 if (!VT.is256BitVector()) {
879 continue;
880 }
881 setOperationAction(ISD::AND, VT, Promote);
882 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
883 setOperationAction(ISD::OR, VT, Promote);
884 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
885 setOperationAction(ISD::XOR, VT, Promote);
886 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
887 setOperationAction(ISD::LOAD, VT, Promote);
888 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
889 setOperationAction(ISD::SELECT, VT, Promote);
890 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
891 }
892
893 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
894#endif
895 }
896
Evan Cheng6be2c582006-04-05 23:38:46 +0000897 // We want to custom lower some of our intrinsics.
898 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
899
Bill Wendling74c37652008-12-09 22:08:41 +0000900 // Add/Sub/Mul with overflow operations are custom lowered.
Bill Wendling41ea7e72008-11-24 19:21:46 +0000901 setOperationAction(ISD::SADDO, MVT::i32, Custom);
902 setOperationAction(ISD::SADDO, MVT::i64, Custom);
903 setOperationAction(ISD::UADDO, MVT::i32, Custom);
904 setOperationAction(ISD::UADDO, MVT::i64, Custom);
Bill Wendling74c37652008-12-09 22:08:41 +0000905 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
906 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
907 setOperationAction(ISD::USUBO, MVT::i32, Custom);
908 setOperationAction(ISD::USUBO, MVT::i64, Custom);
909 setOperationAction(ISD::SMULO, MVT::i32, Custom);
910 setOperationAction(ISD::SMULO, MVT::i64, Custom);
Bill Wendling41ea7e72008-11-24 19:21:46 +0000911
Evan Chengd54f2d52009-03-31 19:38:51 +0000912 if (!Subtarget->is64Bit()) {
913 // These libcalls are not available in 32-bit.
914 setLibcallName(RTLIB::SHL_I128, 0);
915 setLibcallName(RTLIB::SRL_I128, 0);
916 setLibcallName(RTLIB::SRA_I128, 0);
917 }
918
Evan Cheng206ee9d2006-07-07 08:33:52 +0000919 // We have target-specific dag combine patterns for the following nodes:
920 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Evan Chengd880b972008-05-09 21:53:03 +0000921 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +0000922 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +0000923 setTargetDAGCombine(ISD::SHL);
924 setTargetDAGCombine(ISD::SRA);
925 setTargetDAGCombine(ISD::SRL);
Chris Lattner149a4e52008-02-22 02:09:43 +0000926 setTargetDAGCombine(ISD::STORE);
Owen Anderson99177002009-06-29 18:04:45 +0000927 setTargetDAGCombine(ISD::MEMBARRIER);
Evan Cheng0b0cd912009-03-28 05:57:29 +0000928 if (Subtarget->is64Bit())
929 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +0000930
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000931 computeRegisterProperties();
932
Evan Cheng87ed7162006-02-14 08:25:08 +0000933 // FIXME: These should be based on subtarget info. Plus, the values should
934 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +0000935 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
936 maxStoresPerMemcpy = 16; // For @llvm.memcpy -> sequence of stores
937 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000938 allowUnalignedMemoryAccesses = true; // x86 supports it!
Evan Chengfb8075d2008-02-28 00:43:03 +0000939 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +0000940 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000941}
942
Scott Michel5b8f82e2008-03-10 15:42:14 +0000943
Duncan Sands5480c042009-01-01 15:52:00 +0000944MVT X86TargetLowering::getSetCCResultType(MVT VT) const {
Scott Michel5b8f82e2008-03-10 15:42:14 +0000945 return MVT::i8;
946}
947
948
Evan Cheng29286502008-01-23 23:17:41 +0000949/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
950/// the desired ByVal argument alignment.
951static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
952 if (MaxAlign == 16)
953 return;
954 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
955 if (VTy->getBitWidth() == 128)
956 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +0000957 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
958 unsigned EltAlign = 0;
959 getMaxByValAlign(ATy->getElementType(), EltAlign);
960 if (EltAlign > MaxAlign)
961 MaxAlign = EltAlign;
962 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
963 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
964 unsigned EltAlign = 0;
965 getMaxByValAlign(STy->getElementType(i), EltAlign);
966 if (EltAlign > MaxAlign)
967 MaxAlign = EltAlign;
968 if (MaxAlign == 16)
969 break;
970 }
971 }
972 return;
973}
974
975/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
976/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +0000977/// that contain SSE vectors are placed at 16-byte boundaries while the rest
978/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +0000979unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +0000980 if (Subtarget->is64Bit()) {
981 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000982 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +0000983 if (TyAlign > 8)
984 return TyAlign;
985 return 8;
986 }
987
Evan Cheng29286502008-01-23 23:17:41 +0000988 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +0000989 if (Subtarget->hasSSE1())
990 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +0000991 return Align;
992}
Chris Lattner2b02a442007-02-25 08:29:00 +0000993
Evan Chengf0df0312008-05-15 08:39:06 +0000994/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng0ef8de32008-05-15 22:13:02 +0000995/// and store operations as a result of memset, memcpy, and memmove
996/// lowering. It returns MVT::iAny if SelectionDAG should be responsible for
Evan Chengf0df0312008-05-15 08:39:06 +0000997/// determining it.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000998MVT
Evan Chengf0df0312008-05-15 08:39:06 +0000999X86TargetLowering::getOptimalMemOpType(uint64_t Size, unsigned Align,
Devang Patel578efa92009-06-05 21:57:13 +00001000 bool isSrcConst, bool isSrcStr,
1001 SelectionDAG &DAG) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001002 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1003 // linux. This is because the stack realignment code can't handle certain
1004 // cases like PR2962. This should be removed when PR2962 is fixed.
Devang Patel578efa92009-06-05 21:57:13 +00001005 const Function *F = DAG.getMachineFunction().getFunction();
1006 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
1007 if (!NoImplicitFloatOps && Subtarget->getStackAlignment() >= 16) {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001008 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE2() && Size >= 16)
1009 return MVT::v4i32;
1010 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE1() && Size >= 16)
1011 return MVT::v4f32;
1012 }
Evan Chengf0df0312008-05-15 08:39:06 +00001013 if (Subtarget->is64Bit() && Size >= 8)
1014 return MVT::i64;
1015 return MVT::i32;
1016}
1017
Evan Chengcc415862007-11-09 01:32:10 +00001018/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1019/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001020SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Evan Chengcc415862007-11-09 01:32:10 +00001021 SelectionDAG &DAG) const {
1022 if (usesGlobalOffsetTable())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001023 return DAG.getGLOBAL_OFFSET_TABLE(getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001024 if (!Subtarget->isPICStyleRIPRel())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001025 // This doesn't have DebugLoc associated with it, but is not really the
1026 // same as a Register.
1027 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc::getUnknownLoc(),
1028 getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001029 return Table;
1030}
1031
Bill Wendlingb4202b82009-07-01 18:50:55 +00001032/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001033unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
1034 return F->hasFnAttr(Attribute::OptimizeForSize) ? 1 : 4;
1035}
1036
Chris Lattner2b02a442007-02-25 08:29:00 +00001037//===----------------------------------------------------------------------===//
1038// Return Value Calling Convention Implementation
1039//===----------------------------------------------------------------------===//
1040
Chris Lattner59ed56b2007-02-28 04:55:35 +00001041#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001042
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001043/// LowerRET - Lower an ISD::RET node.
Dan Gohman475871a2008-07-27 21:46:04 +00001044SDValue X86TargetLowering::LowerRET(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001045 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001046 assert((Op.getNumOperands() & 1) == 1 && "ISD::RET should have odd # args");
Scott Michelfdc40a02009-02-17 22:15:04 +00001047
Chris Lattner9774c912007-02-27 05:28:59 +00001048 SmallVector<CCValAssign, 16> RVLocs;
1049 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
Chris Lattner52387be2007-06-19 00:13:10 +00001050 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
1051 CCState CCInfo(CC, isVarArg, getTargetMachine(), RVLocs);
Gabor Greifba36cb52008-08-28 21:40:38 +00001052 CCInfo.AnalyzeReturn(Op.getNode(), RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001053
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001054 // If this is the first return lowered for this function, add the regs to the
1055 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001056 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattner9774c912007-02-27 05:28:59 +00001057 for (unsigned i = 0; i != RVLocs.size(); ++i)
1058 if (RVLocs[i].isRegLoc())
Chris Lattner84bc5422007-12-31 04:13:23 +00001059 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001060 }
Dan Gohman475871a2008-07-27 21:46:04 +00001061 SDValue Chain = Op.getOperand(0);
Scott Michelfdc40a02009-02-17 22:15:04 +00001062
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001063 // Handle tail call return.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001064 Chain = GetPossiblePreceedingTailCall(Chain, X86ISD::TAILCALL);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001065 if (Chain.getOpcode() == X86ISD::TAILCALL) {
Dan Gohman475871a2008-07-27 21:46:04 +00001066 SDValue TailCall = Chain;
1067 SDValue TargetAddress = TailCall.getOperand(1);
1068 SDValue StackAdjustment = TailCall.getOperand(2);
Chris Lattnerb4a6eaa2008-01-16 05:52:18 +00001069 assert(((TargetAddress.getOpcode() == ISD::Register &&
Arnold Schwaighofer290ae032008-09-22 14:50:07 +00001070 (cast<RegisterSDNode>(TargetAddress)->getReg() == X86::EAX ||
Arnold Schwaighoferbbd8c332009-06-12 16:26:57 +00001071 cast<RegisterSDNode>(TargetAddress)->getReg() == X86::R11)) ||
Bill Wendling056292f2008-09-16 21:48:12 +00001072 TargetAddress.getOpcode() == ISD::TargetExternalSymbol ||
Scott Michelfdc40a02009-02-17 22:15:04 +00001073 TargetAddress.getOpcode() == ISD::TargetGlobalAddress) &&
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001074 "Expecting an global address, external symbol, or register");
Chris Lattnerb4a6eaa2008-01-16 05:52:18 +00001075 assert(StackAdjustment.getOpcode() == ISD::Constant &&
1076 "Expecting a const value");
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001077
Dan Gohman475871a2008-07-27 21:46:04 +00001078 SmallVector<SDValue,8> Operands;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001079 Operands.push_back(Chain.getOperand(0));
1080 Operands.push_back(TargetAddress);
1081 Operands.push_back(StackAdjustment);
1082 // Copy registers used by the call. Last operand is a flag so it is not
1083 // copied.
Arnold Schwaighofer448175f2007-10-16 09:05:00 +00001084 for (unsigned i=3; i < TailCall.getNumOperands()-1; i++) {
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001085 Operands.push_back(Chain.getOperand(i));
1086 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001087 return DAG.getNode(X86ISD::TC_RETURN, dl, MVT::Other, &Operands[0],
Arnold Schwaighofer448175f2007-10-16 09:05:00 +00001088 Operands.size());
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001089 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001090
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001091 // Regular return.
Dan Gohman475871a2008-07-27 21:46:04 +00001092 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001093
Dan Gohman475871a2008-07-27 21:46:04 +00001094 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001095 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1096 // Operand #1 = Bytes To Pop
1097 RetOps.push_back(DAG.getConstant(getBytesToPopOnReturn(), MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001098
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001099 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001100 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1101 CCValAssign &VA = RVLocs[i];
1102 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman475871a2008-07-27 21:46:04 +00001103 SDValue ValToCopy = Op.getOperand(i*2+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00001104
Chris Lattner447ff682008-03-11 03:23:40 +00001105 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1106 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001107 if (VA.getLocReg() == X86::ST0 ||
1108 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001109 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1110 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001111 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Dale Johannesenace16102009-02-03 19:33:06 +00001112 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001113 RetOps.push_back(ValToCopy);
1114 // Don't emit a copytoreg.
1115 continue;
1116 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001117
Evan Cheng242b38b2009-02-23 09:03:22 +00001118 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1119 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001120 if (Subtarget->is64Bit()) {
1121 MVT ValVT = ValToCopy.getValueType();
Evan Cheng242b38b2009-02-23 09:03:22 +00001122 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Evan Cheng6140a8b2009-02-22 08:05:12 +00001123 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001124 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
1125 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy);
1126 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001127 }
1128
Dale Johannesendd64c412009-02-04 00:33:20 +00001129 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001130 Flag = Chain.getValue(1);
1131 }
Dan Gohman61a92132008-04-21 23:59:07 +00001132
1133 // The x86-64 ABI for returning structs by value requires that we copy
1134 // the sret argument into %rax for the return. We saved the argument into
1135 // a virtual register in the entry block, so now we copy the value out
1136 // and into %rax.
1137 if (Subtarget->is64Bit() &&
1138 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1139 MachineFunction &MF = DAG.getMachineFunction();
1140 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1141 unsigned Reg = FuncInfo->getSRetReturnReg();
1142 if (!Reg) {
1143 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
1144 FuncInfo->setSRetReturnReg(Reg);
1145 }
Dale Johannesendd64c412009-02-04 00:33:20 +00001146 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001147
Dale Johannesendd64c412009-02-04 00:33:20 +00001148 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001149 Flag = Chain.getValue(1);
1150 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001151
Chris Lattner447ff682008-03-11 03:23:40 +00001152 RetOps[0] = Chain; // Update chain.
1153
1154 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001155 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001156 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001157
1158 return DAG.getNode(X86ISD::RET_FLAG, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00001159 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001160}
1161
1162
Chris Lattner3085e152007-02-25 08:59:22 +00001163/// LowerCallResult - Lower the result values of an ISD::CALL into the
1164/// appropriate copies out of appropriate physical registers. This assumes that
1165/// Chain/InFlag are the input chain/flag to use, and that TheCall is the call
1166/// being lowered. The returns a SDNode with the same number of values as the
1167/// ISD::CALL.
1168SDNode *X86TargetLowering::
Scott Michelfdc40a02009-02-17 22:15:04 +00001169LowerCallResult(SDValue Chain, SDValue InFlag, CallSDNode *TheCall,
Chris Lattner3085e152007-02-25 08:59:22 +00001170 unsigned CallingConv, SelectionDAG &DAG) {
Dale Johannesenace16102009-02-03 19:33:06 +00001171
Scott Michelfdc40a02009-02-17 22:15:04 +00001172 DebugLoc dl = TheCall->getDebugLoc();
Chris Lattnere32bbf62007-02-28 07:09:55 +00001173 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001174 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman095cc292008-09-13 01:54:27 +00001175 bool isVarArg = TheCall->isVarArg();
Torok Edwin3f142c32009-02-01 18:15:56 +00001176 bool Is64Bit = Subtarget->is64Bit();
Chris Lattner52387be2007-06-19 00:13:10 +00001177 CCState CCInfo(CallingConv, isVarArg, getTargetMachine(), RVLocs);
Chris Lattnere32bbf62007-02-28 07:09:55 +00001178 CCInfo.AnalyzeCallResult(TheCall, RetCC_X86);
1179
Dan Gohman475871a2008-07-27 21:46:04 +00001180 SmallVector<SDValue, 8> ResultVals;
Scott Michelfdc40a02009-02-17 22:15:04 +00001181
Chris Lattner3085e152007-02-25 08:59:22 +00001182 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001183 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001184 CCValAssign &VA = RVLocs[i];
1185 MVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001186
Torok Edwin3f142c32009-02-01 18:15:56 +00001187 // If this is x86-64, and we disabled SSE, we can't return FP values
Scott Michelfdc40a02009-02-17 22:15:04 +00001188 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001189 ((Is64Bit || TheCall->isInreg()) && !Subtarget->hasSSE1())) {
Torok Edwin804e0fe2009-07-08 19:04:27 +00001190 llvm_report_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001191 }
1192
Chris Lattner8e6da152008-03-10 21:08:41 +00001193 // If this is a call to a function that returns an fp value on the floating
1194 // point stack, but where we prefer to use the value in xmm registers, copy
1195 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Dan Gohman37eed792009-02-04 17:28:58 +00001196 if ((VA.getLocReg() == X86::ST0 ||
1197 VA.getLocReg() == X86::ST1) &&
1198 isScalarFPTypeInSSEReg(VA.getValVT())) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001199 CopyVT = MVT::f80;
Chris Lattner3085e152007-02-25 08:59:22 +00001200 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001201
Evan Cheng79fb3b42009-02-20 20:43:02 +00001202 SDValue Val;
1203 if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001204 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1205 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1206 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1207 MVT::v2i64, InFlag).getValue(1);
1208 Val = Chain.getValue(0);
1209 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1210 Val, DAG.getConstant(0, MVT::i64));
1211 } else {
1212 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1213 MVT::i64, InFlag).getValue(1);
1214 Val = Chain.getValue(0);
1215 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001216 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1217 } else {
1218 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1219 CopyVT, InFlag).getValue(1);
1220 Val = Chain.getValue(0);
1221 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001222 InFlag = Chain.getValue(2);
Chris Lattner112dedc2007-12-29 06:41:28 +00001223
Dan Gohman37eed792009-02-04 17:28:58 +00001224 if (CopyVT != VA.getValVT()) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001225 // Round the F80 the right size, which also moves to the appropriate xmm
1226 // register.
Dan Gohman37eed792009-02-04 17:28:58 +00001227 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
Chris Lattner8e6da152008-03-10 21:08:41 +00001228 // This truncation won't change the value.
1229 DAG.getIntPtrConstant(1));
1230 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001231
Chris Lattner8e6da152008-03-10 21:08:41 +00001232 ResultVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001233 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001234
Chris Lattner3085e152007-02-25 08:59:22 +00001235 // Merge everything together with a MERGE_VALUES node.
1236 ResultVals.push_back(Chain);
Dale Johannesenace16102009-02-03 19:33:06 +00001237 return DAG.getNode(ISD::MERGE_VALUES, dl, TheCall->getVTList(),
1238 &ResultVals[0], ResultVals.size()).getNode();
Chris Lattner2b02a442007-02-25 08:29:00 +00001239}
1240
1241
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001242//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001243// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001244//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001245// StdCall calling convention seems to be standard for many Windows' API
1246// routines and around. It differs from C calling convention just a little:
1247// callee should clean up the stack, not caller. Symbols should be also
1248// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001249// For info on fast calling convention see Fast Calling Convention (tail call)
1250// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001251
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001252/// CallIsStructReturn - Determines whether a CALL node uses struct return
1253/// semantics.
Dan Gohman095cc292008-09-13 01:54:27 +00001254static bool CallIsStructReturn(CallSDNode *TheCall) {
1255 unsigned NumOps = TheCall->getNumArgs();
Gordon Henriksen86737662008-01-05 16:56:59 +00001256 if (!NumOps)
1257 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001258
Dan Gohman095cc292008-09-13 01:54:27 +00001259 return TheCall->getArgFlags(0).isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001260}
1261
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001262/// ArgsAreStructReturn - Determines whether a FORMAL_ARGUMENTS node uses struct
1263/// return semantics.
Dan Gohman475871a2008-07-27 21:46:04 +00001264static bool ArgsAreStructReturn(SDValue Op) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001265 unsigned NumArgs = Op.getNode()->getNumValues() - 1;
Gordon Henriksen86737662008-01-05 16:56:59 +00001266 if (!NumArgs)
1267 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001268
1269 return cast<ARG_FLAGSSDNode>(Op.getOperand(3))->getArgFlags().isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001270}
1271
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001272/// IsCalleePop - Determines whether a CALL or FORMAL_ARGUMENTS node requires
1273/// the callee to pop its own arguments. Callee pop is necessary to support tail
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001274/// calls.
Dan Gohman095cc292008-09-13 01:54:27 +00001275bool X86TargetLowering::IsCalleePop(bool IsVarArg, unsigned CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001276 if (IsVarArg)
1277 return false;
1278
Dan Gohman095cc292008-09-13 01:54:27 +00001279 switch (CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001280 default:
1281 return false;
1282 case CallingConv::X86_StdCall:
1283 return !Subtarget->is64Bit();
1284 case CallingConv::X86_FastCall:
1285 return !Subtarget->is64Bit();
1286 case CallingConv::Fast:
1287 return PerformTailCallOpt;
1288 }
1289}
1290
Dan Gohman095cc292008-09-13 01:54:27 +00001291/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1292/// given CallingConvention value.
1293CCAssignFn *X86TargetLowering::CCAssignFnForNode(unsigned CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001294 if (Subtarget->is64Bit()) {
Anton Korobeynikov1a979d92008-03-22 20:57:27 +00001295 if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001296 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001297 else
1298 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001299 }
1300
Gordon Henriksen86737662008-01-05 16:56:59 +00001301 if (CC == CallingConv::X86_FastCall)
1302 return CC_X86_32_FastCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001303 else if (CC == CallingConv::Fast)
1304 return CC_X86_32_FastCC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001305 else
1306 return CC_X86_32_C;
1307}
1308
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001309/// NameDecorationForFORMAL_ARGUMENTS - Selects the appropriate decoration to
1310/// apply to a MachineFunction containing a given FORMAL_ARGUMENTS node.
Gordon Henriksen86737662008-01-05 16:56:59 +00001311NameDecorationStyle
Dan Gohman475871a2008-07-27 21:46:04 +00001312X86TargetLowering::NameDecorationForFORMAL_ARGUMENTS(SDValue Op) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001313 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Gordon Henriksen86737662008-01-05 16:56:59 +00001314 if (CC == CallingConv::X86_FastCall)
1315 return FastCall;
1316 else if (CC == CallingConv::X86_StdCall)
1317 return StdCall;
1318 return None;
1319}
1320
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001321
Arnold Schwaighofer258bb1b2008-02-26 22:21:54 +00001322/// CallRequiresGOTInRegister - Check whether the call requires the GOT pointer
1323/// in a register before calling.
Chris Lattnere3ee6f1e2009-07-09 02:46:53 +00001324static bool CallRequiresGOTPtrInReg(const TargetMachine &TM) {
Chris Lattner951bf7d2009-07-09 02:44:11 +00001325 const X86Subtarget &Subtarget = TM.getSubtarget<X86Subtarget>();
1326
Chris Lattnere3ee6f1e2009-07-09 02:46:53 +00001327 return TM.getRelocationModel() == Reloc::PIC_ &&
Chris Lattner951bf7d2009-07-09 02:44:11 +00001328 Subtarget.isPICStyleGOT();
Arnold Schwaighofer258bb1b2008-02-26 22:21:54 +00001329}
1330
Arnold Schwaighofer258bb1b2008-02-26 22:21:54 +00001331/// CallRequiresFnAddressInReg - Check whether the call requires the function
1332/// address to be loaded in a register.
Chris Lattnere3ee6f1e2009-07-09 02:46:53 +00001333static bool CallRequiresFnAddressInReg(const TargetMachine &TM) {
Chris Lattner951bf7d2009-07-09 02:44:11 +00001334 const X86Subtarget &Subtarget = TM.getSubtarget<X86Subtarget>();
Chris Lattnere3ee6f1e2009-07-09 02:46:53 +00001335 return TM.getRelocationModel() == Reloc::PIC_ &&
Chris Lattner951bf7d2009-07-09 02:44:11 +00001336 Subtarget.isPICStyleGOT();
Arnold Schwaighofer258bb1b2008-02-26 22:21:54 +00001337}
1338
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001339/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1340/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001341/// the specific parameter attribute. The copy will be passed as a byval
1342/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001343static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001344CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001345 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1346 DebugLoc dl) {
Dan Gohman475871a2008-07-27 21:46:04 +00001347 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001348 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001349 /*AlwaysInline=*/true, NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001350}
1351
Dan Gohman475871a2008-07-27 21:46:04 +00001352SDValue X86TargetLowering::LowerMemArgument(SDValue Op, SelectionDAG &DAG,
Rafael Espindola7effac52007-09-14 15:48:13 +00001353 const CCValAssign &VA,
1354 MachineFrameInfo *MFI,
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001355 unsigned CC,
Dan Gohman475871a2008-07-27 21:46:04 +00001356 SDValue Root, unsigned i) {
Rafael Espindola7effac52007-09-14 15:48:13 +00001357 // Create the nodes corresponding to a load from this parameter slot.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001358 ISD::ArgFlagsTy Flags =
1359 cast<ARG_FLAGSSDNode>(Op.getOperand(3 + i))->getArgFlags();
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001360 bool AlwaysUseMutable = (CC==CallingConv::Fast) && PerformTailCallOpt;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001361 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Evan Chenge70bb592008-01-10 02:24:25 +00001362
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001363 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001364 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001365 // In case of tail call optimization mark all arguments mutable. Since they
1366 // could be overwritten by lowering of arguments in case of a tail call.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001367 int FI = MFI->CreateFixedObject(VA.getValVT().getSizeInBits()/8,
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001368 VA.getLocMemOffset(), isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00001369 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Duncan Sands276dcbd2008-03-21 09:14:45 +00001370 if (Flags.isByVal())
Rafael Espindola7effac52007-09-14 15:48:13 +00001371 return FIN;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001372 return DAG.getLoad(VA.getValVT(), Op.getDebugLoc(), Root, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001373 PseudoSourceValue::getFixedStack(FI), 0);
Rafael Espindola7effac52007-09-14 15:48:13 +00001374}
1375
Dan Gohman475871a2008-07-27 21:46:04 +00001376SDValue
1377X86TargetLowering::LowerFORMAL_ARGUMENTS(SDValue Op, SelectionDAG &DAG) {
Evan Cheng1bc78042006-04-26 01:20:17 +00001378 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001379 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001380 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001381
Gordon Henriksen86737662008-01-05 16:56:59 +00001382 const Function* Fn = MF.getFunction();
1383 if (Fn->hasExternalLinkage() &&
1384 Subtarget->isTargetCygMing() &&
1385 Fn->getName() == "main")
1386 FuncInfo->setForceFramePointer(true);
1387
1388 // Decorate the function name.
1389 FuncInfo->setDecorationStyle(NameDecorationForFORMAL_ARGUMENTS(Op));
Scott Michelfdc40a02009-02-17 22:15:04 +00001390
Evan Cheng1bc78042006-04-26 01:20:17 +00001391 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman475871a2008-07-27 21:46:04 +00001392 SDValue Root = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001393 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() != 0;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001394 unsigned CC = MF.getFunction()->getCallingConv();
Gordon Henriksen86737662008-01-05 16:56:59 +00001395 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001396 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001397
1398 assert(!(isVarArg && CC == CallingConv::Fast) &&
1399 "Var args not supported with calling convention fastcc");
1400
Chris Lattner638402b2007-02-28 07:00:42 +00001401 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001402 SmallVector<CCValAssign, 16> ArgLocs;
Gordon Henriksenae636f82008-01-03 16:47:34 +00001403 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs);
Dan Gohman095cc292008-09-13 01:54:27 +00001404 CCInfo.AnalyzeFormalArguments(Op.getNode(), CCAssignFnForNode(CC));
Scott Michelfdc40a02009-02-17 22:15:04 +00001405
Dan Gohman475871a2008-07-27 21:46:04 +00001406 SmallVector<SDValue, 8> ArgValues;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001407 unsigned LastVal = ~0U;
1408 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1409 CCValAssign &VA = ArgLocs[i];
1410 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1411 // places.
1412 assert(VA.getValNo() != LastVal &&
1413 "Don't support value assigned to multiple locs yet");
1414 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001415
Chris Lattnerf39f7712007-02-28 05:46:49 +00001416 if (VA.isRegLoc()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001417 MVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001418 TargetRegisterClass *RC = NULL;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001419 if (RegVT == MVT::i32)
1420 RC = X86::GR32RegisterClass;
Gordon Henriksen86737662008-01-05 16:56:59 +00001421 else if (Is64Bit && RegVT == MVT::i64)
1422 RC = X86::GR64RegisterClass;
Dale Johannesene672af12008-02-05 20:46:33 +00001423 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001424 RC = X86::FR32RegisterClass;
Dale Johannesene672af12008-02-05 20:46:33 +00001425 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001426 RC = X86::FR64RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001427 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001428 RC = X86::VR128RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001429 else if (RegVT.isVector()) {
1430 assert(RegVT.getSizeInBits() == 64);
Evan Chengee472b12008-04-25 07:56:45 +00001431 if (!Is64Bit)
1432 RC = X86::VR64RegisterClass; // MMX values are passed in MMXs.
1433 else {
1434 // Darwin calling convention passes MMX values in either GPRs or
1435 // XMMs in x86-64. Other targets pass them in memory.
1436 if (RegVT != MVT::v1i64 && Subtarget->hasSSE2()) {
1437 RC = X86::VR128RegisterClass; // MMX values are passed in XMMs.
1438 RegVT = MVT::v2i64;
1439 } else {
1440 RC = X86::GR64RegisterClass; // v1i64 values are passed in GPRs.
1441 RegVT = MVT::i64;
1442 }
1443 }
1444 } else {
1445 assert(0 && "Unknown argument type!");
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001446 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001447
Bob Wilson998e1252009-04-20 18:36:57 +00001448 unsigned Reg = DAG.getMachineFunction().addLiveIn(VA.getLocReg(), RC);
Dale Johannesendd64c412009-02-04 00:33:20 +00001449 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001450
Chris Lattnerf39f7712007-02-28 05:46:49 +00001451 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1452 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1453 // right size.
1454 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001455 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001456 DAG.getValueType(VA.getValVT()));
1457 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001458 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001459 DAG.getValueType(VA.getValVT()));
Scott Michelfdc40a02009-02-17 22:15:04 +00001460
Chris Lattnerf39f7712007-02-28 05:46:49 +00001461 if (VA.getLocInfo() != CCValAssign::Full)
Dale Johannesenace16102009-02-03 19:33:06 +00001462 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001463
Gordon Henriksen86737662008-01-05 16:56:59 +00001464 // Handle MMX values passed in GPRs.
Evan Cheng44c0fd12008-04-25 20:13:28 +00001465 if (Is64Bit && RegVT != VA.getLocVT()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001466 if (RegVT.getSizeInBits() == 64 && RC == X86::GR64RegisterClass)
Dale Johannesenace16102009-02-03 19:33:06 +00001467 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001468 else if (RC == X86::VR128RegisterClass) {
Dale Johannesenace16102009-02-03 19:33:06 +00001469 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1470 ArgValue, DAG.getConstant(0, MVT::i64));
1471 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001472 }
1473 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001474
Chris Lattnerf39f7712007-02-28 05:46:49 +00001475 ArgValues.push_back(ArgValue);
1476 } else {
1477 assert(VA.isMemLoc());
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001478 ArgValues.push_back(LowerMemArgument(Op, DAG, VA, MFI, CC, Root, i));
Evan Cheng1bc78042006-04-26 01:20:17 +00001479 }
Evan Cheng1bc78042006-04-26 01:20:17 +00001480 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001481
Dan Gohman61a92132008-04-21 23:59:07 +00001482 // The x86-64 ABI for returning structs by value requires that we copy
1483 // the sret argument into %rax for the return. Save the argument into
1484 // a virtual register so that we can access it from the return points.
1485 if (Is64Bit && DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1486 MachineFunction &MF = DAG.getMachineFunction();
1487 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1488 unsigned Reg = FuncInfo->getSRetReturnReg();
1489 if (!Reg) {
1490 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
1491 FuncInfo->setSRetReturnReg(Reg);
1492 }
Dale Johannesendd64c412009-02-04 00:33:20 +00001493 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, ArgValues[0]);
Dale Johannesenace16102009-02-03 19:33:06 +00001494 Root = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Root);
Dan Gohman61a92132008-04-21 23:59:07 +00001495 }
1496
Chris Lattnerf39f7712007-02-28 05:46:49 +00001497 unsigned StackSize = CCInfo.getNextStackOffset();
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001498 // align stack specially for tail calls
Evan Chenge9ac9e62008-09-07 09:07:23 +00001499 if (PerformTailCallOpt && CC == CallingConv::Fast)
Gordon Henriksenae636f82008-01-03 16:47:34 +00001500 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001501
Evan Cheng1bc78042006-04-26 01:20:17 +00001502 // If the function takes variable number of arguments, make a frame index for
1503 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001504 if (isVarArg) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001505 if (Is64Bit || CC != CallingConv::X86_FastCall) {
1506 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize);
1507 }
1508 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001509 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1510
1511 // FIXME: We should really autogenerate these arrays
1512 static const unsigned GPR64ArgRegsWin64[] = {
1513 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001514 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001515 static const unsigned XMMArgRegsWin64[] = {
1516 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1517 };
1518 static const unsigned GPR64ArgRegs64Bit[] = {
1519 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1520 };
1521 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001522 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1523 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1524 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001525 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1526
1527 if (IsWin64) {
1528 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1529 GPR64ArgRegs = GPR64ArgRegsWin64;
1530 XMMArgRegs = XMMArgRegsWin64;
1531 } else {
1532 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1533 GPR64ArgRegs = GPR64ArgRegs64Bit;
1534 XMMArgRegs = XMMArgRegs64Bit;
1535 }
1536 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1537 TotalNumIntRegs);
1538 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1539 TotalNumXMMRegs);
1540
Devang Patel578efa92009-06-05 21:57:13 +00001541 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001542 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001543 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001544 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001545 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001546 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001547 // Kernel mode asks for SSE to be disabled, so don't push them
1548 // on the stack.
1549 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001550
Gordon Henriksen86737662008-01-05 16:56:59 +00001551 // For X86-64, if there are vararg parameters that are passed via
1552 // registers, then we must store them to their spots on the stack so they
1553 // may be loaded by deferencing the result of va_next.
1554 VarArgsGPOffset = NumIntRegs * 8;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001555 VarArgsFPOffset = TotalNumIntRegs * 8 + NumXMMRegs * 16;
1556 RegSaveFrameIndex = MFI->CreateStackObject(TotalNumIntRegs * 8 +
1557 TotalNumXMMRegs * 16, 16);
1558
Gordon Henriksen86737662008-01-05 16:56:59 +00001559 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001560 SmallVector<SDValue, 8> MemOps;
1561 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00001562 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
Chris Lattner0bd48932008-01-17 07:00:52 +00001563 DAG.getIntPtrConstant(VarArgsGPOffset));
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001564 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Bob Wilson998e1252009-04-20 18:36:57 +00001565 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1566 X86::GR64RegisterClass);
Dale Johannesendd64c412009-02-04 00:33:20 +00001567 SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001568 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001569 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001570 PseudoSourceValue::getFixedStack(RegSaveFrameIndex), 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001571 MemOps.push_back(Store);
Dale Johannesenace16102009-02-03 19:33:06 +00001572 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Chris Lattner0bd48932008-01-17 07:00:52 +00001573 DAG.getIntPtrConstant(8));
Gordon Henriksen86737662008-01-05 16:56:59 +00001574 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001575
Gordon Henriksen86737662008-01-05 16:56:59 +00001576 // Now store the XMM (fp + vector) parameter registers.
Dale Johannesenace16102009-02-03 19:33:06 +00001577 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
Chris Lattner0bd48932008-01-17 07:00:52 +00001578 DAG.getIntPtrConstant(VarArgsFPOffset));
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001579 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Bob Wilson998e1252009-04-20 18:36:57 +00001580 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1581 X86::VR128RegisterClass);
Dale Johannesendd64c412009-02-04 00:33:20 +00001582 SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, MVT::v4f32);
Dan Gohman475871a2008-07-27 21:46:04 +00001583 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001584 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001585 PseudoSourceValue::getFixedStack(RegSaveFrameIndex), 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001586 MemOps.push_back(Store);
Dale Johannesenace16102009-02-03 19:33:06 +00001587 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Chris Lattner0bd48932008-01-17 07:00:52 +00001588 DAG.getIntPtrConstant(16));
Gordon Henriksen86737662008-01-05 16:56:59 +00001589 }
1590 if (!MemOps.empty())
Dale Johannesenace16102009-02-03 19:33:06 +00001591 Root = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Gordon Henriksen86737662008-01-05 16:56:59 +00001592 &MemOps[0], MemOps.size());
1593 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001594 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001595
Gordon Henriksenae636f82008-01-03 16:47:34 +00001596 ArgValues.push_back(Root);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001597
Gordon Henriksen86737662008-01-05 16:56:59 +00001598 // Some CCs need callee pop.
Dan Gohman095cc292008-09-13 01:54:27 +00001599 if (IsCalleePop(isVarArg, CC)) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001600 BytesToPopOnReturn = StackSize; // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001601 BytesCallerReserves = 0;
1602 } else {
Anton Korobeynikov1d9bacc2007-03-06 08:12:33 +00001603 BytesToPopOnReturn = 0; // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001604 // If this is an sret function, the return should pop the hidden pointer.
Evan Chengb188dd92008-09-10 18:25:29 +00001605 if (!Is64Bit && CC != CallingConv::Fast && ArgsAreStructReturn(Op))
Scott Michelfdc40a02009-02-17 22:15:04 +00001606 BytesToPopOnReturn = 4;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001607 BytesCallerReserves = StackSize;
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001608 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001609
Gordon Henriksen86737662008-01-05 16:56:59 +00001610 if (!Is64Bit) {
1611 RegSaveFrameIndex = 0xAAAAAAA; // RegSaveFrameIndex is X86-64 only.
1612 if (CC == CallingConv::X86_FastCall)
1613 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
1614 }
Evan Cheng25caf632006-05-23 21:06:34 +00001615
Anton Korobeynikova2780e12007-08-15 17:12:32 +00001616 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Cheng1bc78042006-04-26 01:20:17 +00001617
Evan Cheng25caf632006-05-23 21:06:34 +00001618 // Return the new list of results.
Dale Johannesenace16102009-02-03 19:33:06 +00001619 return DAG.getNode(ISD::MERGE_VALUES, dl, Op.getNode()->getVTList(),
Duncan Sandsaaffa052008-12-01 11:41:29 +00001620 &ArgValues[0], ArgValues.size()).getValue(Op.getResNo());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001621}
1622
Dan Gohman475871a2008-07-27 21:46:04 +00001623SDValue
Dan Gohman095cc292008-09-13 01:54:27 +00001624X86TargetLowering::LowerMemOpCallTo(CallSDNode *TheCall, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00001625 const SDValue &StackPtr,
Evan Chengdffbd832008-01-10 00:09:10 +00001626 const CCValAssign &VA,
Dan Gohman475871a2008-07-27 21:46:04 +00001627 SDValue Chain,
Dan Gohman095cc292008-09-13 01:54:27 +00001628 SDValue Arg, ISD::ArgFlagsTy Flags) {
Dale Johannesenace16102009-02-03 19:33:06 +00001629 DebugLoc dl = TheCall->getDebugLoc();
Dan Gohman4fdad172008-02-07 16:28:05 +00001630 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001631 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001632 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001633 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001634 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001635 }
Dale Johannesenace16102009-02-03 19:33:06 +00001636 return DAG.getStore(Chain, dl, Arg, PtrOff,
Dan Gohman3069b872008-02-07 18:41:25 +00001637 PseudoSourceValue::getStack(), LocMemOffset);
Evan Chengdffbd832008-01-10 00:09:10 +00001638}
1639
Bill Wendling64e87322009-01-16 19:25:27 +00001640/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001641/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001642SDValue
1643X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00001644 SDValue &OutRetAddr,
Scott Michelfdc40a02009-02-17 22:15:04 +00001645 SDValue Chain,
1646 bool IsTailCall,
1647 bool Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001648 int FPDiff,
1649 DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001650 if (!IsTailCall || FPDiff==0) return Chain;
1651
1652 // Adjust the Return address stack slot.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001653 MVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001654 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001655
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001656 // Load the "old" Return address.
Dale Johannesenace16102009-02-03 19:33:06 +00001657 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001658 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001659}
1660
1661/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1662/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001663static SDValue
1664EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001665 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001666 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001667 // Store the return address to the appropriate stack slot.
1668 if (!FPDiff) return Chain;
1669 // Calculate the new stack slot for the return address.
1670 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001671 int NewReturnAddrFI =
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001672 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize);
Duncan Sands83ec4b62008-06-06 12:08:01 +00001673 MVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001674 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001675 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Dan Gohmana54cf172008-07-11 22:44:52 +00001676 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001677 return Chain;
1678}
1679
Dan Gohman475871a2008-07-27 21:46:04 +00001680SDValue X86TargetLowering::LowerCALL(SDValue Op, SelectionDAG &DAG) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001681 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman095cc292008-09-13 01:54:27 +00001682 CallSDNode *TheCall = cast<CallSDNode>(Op.getNode());
1683 SDValue Chain = TheCall->getChain();
1684 unsigned CC = TheCall->getCallingConv();
1685 bool isVarArg = TheCall->isVarArg();
1686 bool IsTailCall = TheCall->isTailCall() &&
1687 CC == CallingConv::Fast && PerformTailCallOpt;
1688 SDValue Callee = TheCall->getCallee();
Gordon Henriksen86737662008-01-05 16:56:59 +00001689 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman095cc292008-09-13 01:54:27 +00001690 bool IsStructRet = CallIsStructReturn(TheCall);
Dale Johannesenace16102009-02-03 19:33:06 +00001691 DebugLoc dl = TheCall->getDebugLoc();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001692
1693 assert(!(isVarArg && CC == CallingConv::Fast) &&
1694 "Var args not supported with calling convention fastcc");
1695
Chris Lattner638402b2007-02-28 07:00:42 +00001696 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001697 SmallVector<CCValAssign, 16> ArgLocs;
Chris Lattner52387be2007-06-19 00:13:10 +00001698 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs);
Dan Gohman095cc292008-09-13 01:54:27 +00001699 CCInfo.AnalyzeCallOperands(TheCall, CCAssignFnForNode(CC));
Scott Michelfdc40a02009-02-17 22:15:04 +00001700
Chris Lattner423c5f42007-02-28 05:31:48 +00001701 // Get a count of how many bytes are to be pushed on the stack.
1702 unsigned NumBytes = CCInfo.getNextStackOffset();
Arnold Schwaighofer1fdc40f2008-09-11 20:28:43 +00001703 if (PerformTailCallOpt && CC == CallingConv::Fast)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001704 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001705
Gordon Henriksen86737662008-01-05 16:56:59 +00001706 int FPDiff = 0;
1707 if (IsTailCall) {
1708 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001709 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001710 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1711 FPDiff = NumBytesCallerPushed - NumBytes;
1712
1713 // Set the delta of movement of the returnaddr stackslot.
1714 // But only set if delta is greater than previous delta.
1715 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1716 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1717 }
1718
Chris Lattnere563bbc2008-10-11 22:08:30 +00001719 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001720
Dan Gohman475871a2008-07-27 21:46:04 +00001721 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001722 // Load return adress for tail calls.
1723 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, IsTailCall, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001724 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001725
Dan Gohman475871a2008-07-27 21:46:04 +00001726 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1727 SmallVector<SDValue, 8> MemOpChains;
1728 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001729
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001730 // Walk the register/memloc assignments, inserting copies/loads. In the case
1731 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001732 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1733 CCValAssign &VA = ArgLocs[i];
Dan Gohman095cc292008-09-13 01:54:27 +00001734 SDValue Arg = TheCall->getArg(i);
1735 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
1736 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001737
Chris Lattner423c5f42007-02-28 05:31:48 +00001738 // Promote the value if needed.
1739 switch (VA.getLocInfo()) {
1740 default: assert(0 && "Unknown loc info!");
1741 case CCValAssign::Full: break;
1742 case CCValAssign::SExt:
Dale Johannesenace16102009-02-03 19:33:06 +00001743 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001744 break;
1745 case CCValAssign::ZExt:
Dale Johannesenace16102009-02-03 19:33:06 +00001746 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001747 break;
1748 case CCValAssign::AExt:
Dale Johannesenace16102009-02-03 19:33:06 +00001749 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001750 break;
Evan Cheng6b5783d2006-05-25 18:56:34 +00001751 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001752
Chris Lattner423c5f42007-02-28 05:31:48 +00001753 if (VA.isRegLoc()) {
Evan Cheng10e86422008-04-25 19:11:04 +00001754 if (Is64Bit) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001755 MVT RegVT = VA.getLocVT();
1756 if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
Evan Cheng10e86422008-04-25 19:11:04 +00001757 switch (VA.getLocReg()) {
1758 default:
1759 break;
1760 case X86::RDI: case X86::RSI: case X86::RDX: case X86::RCX:
1761 case X86::R8: {
1762 // Special case: passing MMX values in GPR registers.
Dale Johannesenace16102009-02-03 19:33:06 +00001763 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
Evan Cheng10e86422008-04-25 19:11:04 +00001764 break;
1765 }
1766 case X86::XMM0: case X86::XMM1: case X86::XMM2: case X86::XMM3:
1767 case X86::XMM4: case X86::XMM5: case X86::XMM6: case X86::XMM7: {
1768 // Special case: passing MMX values in XMM registers.
Dale Johannesenace16102009-02-03 19:33:06 +00001769 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1770 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
Nate Begeman9008ca62009-04-27 18:41:29 +00001771 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Evan Cheng10e86422008-04-25 19:11:04 +00001772 break;
1773 }
1774 }
1775 }
Chris Lattner423c5f42007-02-28 05:31:48 +00001776 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1777 } else {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001778 if (!IsTailCall || (IsTailCall && isByVal)) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001779 assert(VA.isMemLoc());
Gabor Greifba36cb52008-08-28 21:40:38 +00001780 if (StackPtr.getNode() == 0)
Dale Johannesendd64c412009-02-04 00:33:20 +00001781 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00001782
Dan Gohman095cc292008-09-13 01:54:27 +00001783 MemOpChains.push_back(LowerMemOpCallTo(TheCall, DAG, StackPtr, VA,
1784 Chain, Arg, Flags));
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001785 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001786 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001787 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001788
Evan Cheng32fe1032006-05-25 00:59:30 +00001789 if (!MemOpChains.empty())
Dale Johannesenace16102009-02-03 19:33:06 +00001790 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001791 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001792
Evan Cheng347d5f72006-04-28 21:29:37 +00001793 // Build a sequence of copy-to-reg nodes chained together with token chain
1794 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001795 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001796 // Tail call byval lowering might overwrite argument registers so in case of
1797 // tail call optimization the copies to registers are lowered later.
1798 if (!IsTailCall)
1799 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001800 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001801 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001802 InFlag = Chain.getValue(1);
1803 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001804
Evan Chengf4684712007-02-21 21:18:14 +00001805 // ELF / PIC requires GOT in the EBX register before function calls via PLT
Scott Michelfdc40a02009-02-17 22:15:04 +00001806 // GOT pointer.
Chris Lattnere3ee6f1e2009-07-09 02:46:53 +00001807 if (!IsTailCall && CallRequiresGOTPtrInReg(getTargetMachine())) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001808 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
Scott Michelfdc40a02009-02-17 22:15:04 +00001809 DAG.getNode(X86ISD::GlobalBaseReg,
1810 DebugLoc::getUnknownLoc(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001811 getPointerTy()),
Arnold Schwaighofer258bb1b2008-02-26 22:21:54 +00001812 InFlag);
1813 InFlag = Chain.getValue(1);
1814 }
Chris Lattner951bf7d2009-07-09 02:44:11 +00001815
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00001816 // If we are tail calling and generating PIC/GOT style code load the address
1817 // of the callee into ecx. The value in ecx is used as target of the tail
1818 // jump. This is done to circumvent the ebx/callee-saved problem for tail
1819 // calls on PIC/GOT architectures. Normally we would just put the address of
Chris Lattner951bf7d2009-07-09 02:44:11 +00001820 // GOT into ebx and then call target@PLT. But for tail calls ebx would be
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00001821 // restored (since ebx is callee saved) before jumping to the target@PLT.
Chris Lattnere3ee6f1e2009-07-09 02:46:53 +00001822 if (IsTailCall && CallRequiresFnAddressInReg(getTargetMachine())) {
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00001823 // Note: The actual moving to ecx is done further down.
1824 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
Evan Chengda43bcf2008-09-24 00:05:32 +00001825 if (G && !G->getGlobal()->hasHiddenVisibility() &&
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00001826 !G->getGlobal()->hasProtectedVisibility())
1827 Callee = LowerGlobalAddress(Callee, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00001828 else if (isa<ExternalSymbolSDNode>(Callee))
1829 Callee = LowerExternalSymbol(Callee,DAG);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00001830 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001831
Gordon Henriksen86737662008-01-05 16:56:59 +00001832 if (Is64Bit && isVarArg) {
1833 // From AMD64 ABI document:
1834 // For calls that may call functions that use varargs or stdargs
1835 // (prototype-less calls or calls to functions containing ellipsis (...) in
1836 // the declaration) %al is used as hidden argument to specify the number
1837 // of SSE registers used. The contents of %al do not need to match exactly
1838 // the number of registers, but must be an ubound on the number of SSE
1839 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001840
1841 // FIXME: Verify this on Win64
Gordon Henriksen86737662008-01-05 16:56:59 +00001842 // Count the number of XMM registers allocated.
1843 static const unsigned XMMArgRegs[] = {
1844 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1845 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1846 };
1847 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00001848 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00001849 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001850
Dale Johannesendd64c412009-02-04 00:33:20 +00001851 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Gordon Henriksen86737662008-01-05 16:56:59 +00001852 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
1853 InFlag = Chain.getValue(1);
1854 }
1855
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001856
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001857 // For tail calls lower the arguments to the 'real' stack slot.
Gordon Henriksen86737662008-01-05 16:56:59 +00001858 if (IsTailCall) {
Dan Gohman475871a2008-07-27 21:46:04 +00001859 SmallVector<SDValue, 8> MemOpChains2;
1860 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00001861 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001862 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00001863 InFlag = SDValue();
Gordon Henriksen86737662008-01-05 16:56:59 +00001864 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1865 CCValAssign &VA = ArgLocs[i];
1866 if (!VA.isRegLoc()) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001867 assert(VA.isMemLoc());
Dan Gohman095cc292008-09-13 01:54:27 +00001868 SDValue Arg = TheCall->getArg(i);
1869 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
Gordon Henriksen86737662008-01-05 16:56:59 +00001870 // Create frame index.
1871 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001872 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001873 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001874 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001875
Duncan Sands276dcbd2008-03-21 09:14:45 +00001876 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001877 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00001878 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00001879 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00001880 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00001881 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00001882 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001883
1884 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN, Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001885 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00001886 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001887 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00001888 MemOpChains2.push_back(
Dale Johannesenace16102009-02-03 19:33:06 +00001889 DAG.getStore(Chain, dl, Arg, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001890 PseudoSourceValue::getFixedStack(FI), 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001891 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001892 }
1893 }
1894
1895 if (!MemOpChains2.empty())
Dale Johannesenace16102009-02-03 19:33:06 +00001896 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00001897 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001898
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001899 // Copy arguments to their registers.
1900 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001901 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001902 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001903 InFlag = Chain.getValue(1);
1904 }
Dan Gohman475871a2008-07-27 21:46:04 +00001905 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001906
Gordon Henriksen86737662008-01-05 16:56:59 +00001907 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001908 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001909 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001910 }
1911
Evan Cheng32fe1032006-05-25 00:59:30 +00001912 // If the callee is a GlobalAddress node (quite common, every direct call is)
1913 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikova5986852006-11-20 10:46:14 +00001914 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00001915 // We should use extra load for direct calls to dllimported functions in
1916 // non-JIT mode.
Evan Cheng817a6a92008-07-16 01:34:02 +00001917 if (!Subtarget->GVRequiresExtraLoad(G->getGlobal(),
1918 getTargetMachine(), true))
Dan Gohman6520e202008-10-18 02:06:02 +00001919 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy(),
1920 G->getOffset());
Bill Wendling056292f2008-09-16 21:48:12 +00001921 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
1922 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
Gordon Henriksen86737662008-01-05 16:56:59 +00001923 } else if (IsTailCall) {
Arnold Schwaighoferbbd8c332009-06-12 16:26:57 +00001924 unsigned Opc = Is64Bit ? X86::R11 : X86::EAX;
Gordon Henriksen86737662008-01-05 16:56:59 +00001925
Dale Johannesendd64c412009-02-04 00:33:20 +00001926 Chain = DAG.getCopyToReg(Chain, dl,
Scott Michelfdc40a02009-02-17 22:15:04 +00001927 DAG.getRegister(Opc, getPointerTy()),
Gordon Henriksen86737662008-01-05 16:56:59 +00001928 Callee,InFlag);
1929 Callee = DAG.getRegister(Opc, getPointerTy());
1930 // Add register as live out.
1931 DAG.getMachineFunction().getRegInfo().addLiveOut(Opc);
Gordon Henriksenae636f82008-01-03 16:47:34 +00001932 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001933
Chris Lattnerd96d0722007-02-25 06:40:16 +00001934 // Returns a chain & a flag for retval copy to use.
1935 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00001936 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00001937
1938 if (IsTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00001939 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1940 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00001941 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00001942
Gordon Henriksen86737662008-01-05 16:56:59 +00001943 // Returns a chain & a flag for retval copy to use.
1944 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
1945 Ops.clear();
1946 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001947
Nate Begeman4c5dcf52006-02-17 00:03:04 +00001948 Ops.push_back(Chain);
1949 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00001950
Gordon Henriksen86737662008-01-05 16:56:59 +00001951 if (IsTailCall)
1952 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00001953
Gordon Henriksen86737662008-01-05 16:56:59 +00001954 // Add argument registers to the end of the list so that they are known live
1955 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00001956 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1957 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1958 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00001959
Evan Cheng586ccac2008-03-18 23:36:35 +00001960 // Add an implicit use GOT pointer in EBX.
1961 if (!IsTailCall && !Is64Bit &&
1962 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1963 Subtarget->isPICStyleGOT())
1964 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
1965
1966 // Add an implicit use of AL for x86 vararg functions.
1967 if (Is64Bit && isVarArg)
1968 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
1969
Gabor Greifba36cb52008-08-28 21:40:38 +00001970 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00001971 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00001972
Gordon Henriksen86737662008-01-05 16:56:59 +00001973 if (IsTailCall) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001974 assert(InFlag.getNode() &&
Gordon Henriksen86737662008-01-05 16:56:59 +00001975 "Flag must be set. Depend on flag being set in LowerRET");
Dale Johannesenace16102009-02-03 19:33:06 +00001976 Chain = DAG.getNode(X86ISD::TAILCALL, dl,
Dan Gohman095cc292008-09-13 01:54:27 +00001977 TheCall->getVTList(), &Ops[0], Ops.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00001978
Gabor Greifba36cb52008-08-28 21:40:38 +00001979 return SDValue(Chain.getNode(), Op.getResNo());
Gordon Henriksen86737662008-01-05 16:56:59 +00001980 }
1981
Dale Johannesenace16102009-02-03 19:33:06 +00001982 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00001983 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00001984
Chris Lattner2d297092006-05-23 18:50:38 +00001985 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00001986 unsigned NumBytesForCalleeToPush;
Dan Gohman095cc292008-09-13 01:54:27 +00001987 if (IsCalleePop(isVarArg, CC))
Gordon Henriksen86737662008-01-05 16:56:59 +00001988 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Evan Chengb188dd92008-09-10 18:25:29 +00001989 else if (!Is64Bit && CC != CallingConv::Fast && IsStructRet)
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001990 // If this is is a call to a struct-return function, the callee
1991 // pops the hidden struct pointer, so we have to push it back.
1992 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001993 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00001994 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00001995 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00001996
Gordon Henriksenae636f82008-01-03 16:47:34 +00001997 // Returns a flag for retval copy to use.
Bill Wendling0f8d9c02007-11-13 00:44:25 +00001998 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001999 DAG.getIntPtrConstant(NumBytes, true),
2000 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2001 true),
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002002 InFlag);
Chris Lattner3085e152007-02-25 08:59:22 +00002003 InFlag = Chain.getValue(1);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002004
Chris Lattner3085e152007-02-25 08:59:22 +00002005 // Handle result values, copying them out of physregs into vregs that we
2006 // return.
Dan Gohman095cc292008-09-13 01:54:27 +00002007 return SDValue(LowerCallResult(Chain, InFlag, TheCall, CC, DAG),
Gabor Greif327ef032008-08-28 23:19:51 +00002008 Op.getResNo());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002009}
2010
Evan Cheng25ab6902006-09-08 06:48:29 +00002011
2012//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002013// Fast Calling Convention (tail call) implementation
2014//===----------------------------------------------------------------------===//
2015
2016// Like std call, callee cleans arguments, convention except that ECX is
2017// reserved for storing the tail called function address. Only 2 registers are
2018// free for argument passing (inreg). Tail call optimization is performed
2019// provided:
2020// * tailcallopt is enabled
2021// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002022// On X86_64 architecture with GOT-style position independent code only local
2023// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002024// To keep the stack aligned according to platform abi the function
2025// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2026// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002027// If a tail called function callee has more arguments than the caller the
2028// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002029// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002030// original REtADDR, but before the saved framepointer or the spilled registers
2031// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2032// stack layout:
2033// arg1
2034// arg2
2035// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002036// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002037// move area ]
2038// (possible EBP)
2039// ESI
2040// EDI
2041// local1 ..
2042
2043/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2044/// for a 16 byte align requirement.
Scott Michelfdc40a02009-02-17 22:15:04 +00002045unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002046 SelectionDAG& DAG) {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002047 MachineFunction &MF = DAG.getMachineFunction();
2048 const TargetMachine &TM = MF.getTarget();
2049 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2050 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002051 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002052 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002053 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002054 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2055 // Number smaller than 12 so just add the difference.
2056 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2057 } else {
2058 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002059 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002060 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002061 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002062 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002063}
2064
2065/// IsEligibleForTailCallElimination - Check to see whether the next instruction
Evan Cheng9df7dc52007-11-02 01:26:22 +00002066/// following the call is a return. A function is eligible if caller/callee
2067/// calling conventions match, currently only fastcc supports tail calls, and
2068/// the function CALL is immediatly followed by a RET.
Dan Gohman095cc292008-09-13 01:54:27 +00002069bool X86TargetLowering::IsEligibleForTailCallOptimization(CallSDNode *TheCall,
Dan Gohman475871a2008-07-27 21:46:04 +00002070 SDValue Ret,
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002071 SelectionDAG& DAG) const {
Evan Cheng9df7dc52007-11-02 01:26:22 +00002072 if (!PerformTailCallOpt)
2073 return false;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002074
Dan Gohman095cc292008-09-13 01:54:27 +00002075 if (CheckTailCallReturnConstraints(TheCall, Ret)) {
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002076 MachineFunction &MF = DAG.getMachineFunction();
2077 unsigned CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman095cc292008-09-13 01:54:27 +00002078 unsigned CalleeCC= TheCall->getCallingConv();
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002079 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
Dan Gohman095cc292008-09-13 01:54:27 +00002080 SDValue Callee = TheCall->getCallee();
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002081 // On x86/32Bit PIC/GOT tail calls are supported.
Evan Cheng9df7dc52007-11-02 01:26:22 +00002082 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ ||
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002083 !Subtarget->isPICStyleGOT()|| !Subtarget->is64Bit())
Evan Cheng9df7dc52007-11-02 01:26:22 +00002084 return true;
2085
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002086 // Can only do local tail calls (in same module, hidden or protected) on
2087 // x86_64 PIC/GOT at the moment.
Gordon Henriksen86737662008-01-05 16:56:59 +00002088 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2089 return G->getGlobal()->hasHiddenVisibility()
2090 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002091 }
2092 }
Evan Cheng9df7dc52007-11-02 01:26:22 +00002093
2094 return false;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002095}
2096
Dan Gohman3df24e62008-09-03 23:12:08 +00002097FastISel *
2098X86TargetLowering::createFastISel(MachineFunction &mf,
Dan Gohmand57dd5f2008-09-23 21:53:34 +00002099 MachineModuleInfo *mmo,
Devang Patel83489bb2009-01-13 00:35:13 +00002100 DwarfWriter *dw,
Dan Gohman3df24e62008-09-03 23:12:08 +00002101 DenseMap<const Value *, unsigned> &vm,
2102 DenseMap<const BasicBlock *,
Dan Gohman0586d912008-09-10 20:11:02 +00002103 MachineBasicBlock *> &bm,
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002104 DenseMap<const AllocaInst *, int> &am
2105#ifndef NDEBUG
2106 , SmallSet<Instruction*, 8> &cil
2107#endif
2108 ) {
Devang Patel83489bb2009-01-13 00:35:13 +00002109 return X86::createFastISel(mf, mmo, dw, vm, bm, am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002110#ifndef NDEBUG
2111 , cil
2112#endif
2113 );
Dan Gohmand9f3c482008-08-19 21:32:53 +00002114}
2115
2116
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002117//===----------------------------------------------------------------------===//
2118// Other Lowering Hooks
2119//===----------------------------------------------------------------------===//
2120
2121
Dan Gohman475871a2008-07-27 21:46:04 +00002122SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002123 MachineFunction &MF = DAG.getMachineFunction();
2124 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2125 int ReturnAddrIndex = FuncInfo->getRAIndex();
2126
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002127 if (ReturnAddrIndex == 0) {
2128 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002129 uint64_t SlotSize = TD->getPointerSize();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002130 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002131 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002132 }
2133
Evan Cheng25ab6902006-09-08 06:48:29 +00002134 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002135}
2136
2137
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002138/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2139/// specific condition code, returning the condition code and the LHS/RHS of the
2140/// comparison to make.
2141static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2142 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002143 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002144 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2145 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2146 // X > -1 -> X == 0, jump !sign.
2147 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002148 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002149 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2150 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002151 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002152 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002153 // X < 1 -> X <= 0
2154 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002155 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002156 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002157 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002158
Evan Chengd9558e02006-01-06 00:43:03 +00002159 switch (SetCCOpcode) {
Chris Lattner4c78e022008-12-23 23:42:27 +00002160 default: assert(0 && "Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002161 case ISD::SETEQ: return X86::COND_E;
2162 case ISD::SETGT: return X86::COND_G;
2163 case ISD::SETGE: return X86::COND_GE;
2164 case ISD::SETLT: return X86::COND_L;
2165 case ISD::SETLE: return X86::COND_LE;
2166 case ISD::SETNE: return X86::COND_NE;
2167 case ISD::SETULT: return X86::COND_B;
2168 case ISD::SETUGT: return X86::COND_A;
2169 case ISD::SETULE: return X86::COND_BE;
2170 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002171 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002172 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002173
Chris Lattner4c78e022008-12-23 23:42:27 +00002174 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002175
Chris Lattner4c78e022008-12-23 23:42:27 +00002176 // If LHS is a foldable load, but RHS is not, flip the condition.
2177 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2178 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2179 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2180 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002181 }
2182
Chris Lattner4c78e022008-12-23 23:42:27 +00002183 switch (SetCCOpcode) {
2184 default: break;
2185 case ISD::SETOLT:
2186 case ISD::SETOLE:
2187 case ISD::SETUGT:
2188 case ISD::SETUGE:
2189 std::swap(LHS, RHS);
2190 break;
2191 }
2192
2193 // On a floating point condition, the flags are set as follows:
2194 // ZF PF CF op
2195 // 0 | 0 | 0 | X > Y
2196 // 0 | 0 | 1 | X < Y
2197 // 1 | 0 | 0 | X == Y
2198 // 1 | 1 | 1 | unordered
2199 switch (SetCCOpcode) {
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002200 default: assert(0 && "Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002201 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002202 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002203 case ISD::SETOLT: // flipped
2204 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002205 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002206 case ISD::SETOLE: // flipped
2207 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002208 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002209 case ISD::SETUGT: // flipped
2210 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002211 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002212 case ISD::SETUGE: // flipped
2213 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002214 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002215 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002216 case ISD::SETNE: return X86::COND_NE;
2217 case ISD::SETUO: return X86::COND_P;
2218 case ISD::SETO: return X86::COND_NP;
Chris Lattner4c78e022008-12-23 23:42:27 +00002219 }
Evan Chengd9558e02006-01-06 00:43:03 +00002220}
2221
Evan Cheng4a460802006-01-11 00:33:36 +00002222/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2223/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002224/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002225static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002226 switch (X86CC) {
2227 default:
2228 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002229 case X86::COND_B:
2230 case X86::COND_BE:
2231 case X86::COND_E:
2232 case X86::COND_P:
2233 case X86::COND_A:
2234 case X86::COND_AE:
2235 case X86::COND_NE:
2236 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002237 return true;
2238 }
2239}
2240
Nate Begeman9008ca62009-04-27 18:41:29 +00002241/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2242/// the specified range (L, H].
2243static bool isUndefOrInRange(int Val, int Low, int Hi) {
2244 return (Val < 0) || (Val >= Low && Val < Hi);
2245}
2246
2247/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2248/// specified value.
2249static bool isUndefOrEqual(int Val, int CmpVal) {
2250 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002251 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002252 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002253}
2254
Nate Begeman9008ca62009-04-27 18:41:29 +00002255/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2256/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2257/// the second operand.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002258static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002259 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
2260 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
2261 if (VT == MVT::v2f64 || VT == MVT::v2i64)
2262 return (Mask[0] < 2 && Mask[1] < 2);
2263 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002264}
2265
Nate Begeman9008ca62009-04-27 18:41:29 +00002266bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
2267 SmallVector<int, 8> M;
2268 N->getMask(M);
2269 return ::isPSHUFDMask(M, N->getValueType(0));
2270}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002271
Nate Begeman9008ca62009-04-27 18:41:29 +00002272/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2273/// is suitable for input to PSHUFHW.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002274static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002275 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002276 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002277
2278 // Lower quadword copied in order or undef.
2279 for (int i = 0; i != 4; ++i)
2280 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002281 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002282
Evan Cheng506d3df2006-03-29 23:07:14 +00002283 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002284 for (int i = 4; i != 8; ++i)
2285 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002286 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002287
Evan Cheng506d3df2006-03-29 23:07:14 +00002288 return true;
2289}
2290
Nate Begeman9008ca62009-04-27 18:41:29 +00002291bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
2292 SmallVector<int, 8> M;
2293 N->getMask(M);
2294 return ::isPSHUFHWMask(M, N->getValueType(0));
2295}
Evan Cheng506d3df2006-03-29 23:07:14 +00002296
Nate Begeman9008ca62009-04-27 18:41:29 +00002297/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2298/// is suitable for input to PSHUFLW.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002299static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002300 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002301 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002302
Rafael Espindola15684b22009-04-24 12:40:33 +00002303 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002304 for (int i = 4; i != 8; ++i)
2305 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002306 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002307
Rafael Espindola15684b22009-04-24 12:40:33 +00002308 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002309 for (int i = 0; i != 4; ++i)
2310 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002311 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002312
Rafael Espindola15684b22009-04-24 12:40:33 +00002313 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002314}
2315
Nate Begeman9008ca62009-04-27 18:41:29 +00002316bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
2317 SmallVector<int, 8> M;
2318 N->getMask(M);
2319 return ::isPSHUFLWMask(M, N->getValueType(0));
2320}
2321
Evan Cheng14aed5e2006-03-24 01:18:28 +00002322/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2323/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002324static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002325 int NumElems = VT.getVectorNumElements();
2326 if (NumElems != 2 && NumElems != 4)
2327 return false;
2328
2329 int Half = NumElems / 2;
2330 for (int i = 0; i < Half; ++i)
2331 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002332 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002333 for (int i = Half; i < NumElems; ++i)
2334 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002335 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002336
Evan Cheng14aed5e2006-03-24 01:18:28 +00002337 return true;
2338}
2339
Nate Begeman9008ca62009-04-27 18:41:29 +00002340bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2341 SmallVector<int, 8> M;
2342 N->getMask(M);
2343 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002344}
2345
Evan Cheng213d2cf2007-05-17 18:45:50 +00002346/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002347/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2348/// half elements to come from vector 1 (which would equal the dest.) and
2349/// the upper half to come from vector 2.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002350static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002351 int NumElems = VT.getVectorNumElements();
2352
2353 if (NumElems != 2 && NumElems != 4)
2354 return false;
2355
2356 int Half = NumElems / 2;
2357 for (int i = 0; i < Half; ++i)
2358 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002359 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002360 for (int i = Half; i < NumElems; ++i)
2361 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002362 return false;
2363 return true;
2364}
2365
Nate Begeman9008ca62009-04-27 18:41:29 +00002366static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2367 SmallVector<int, 8> M;
2368 N->getMask(M);
2369 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002370}
2371
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002372/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2373/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002374bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2375 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002376 return false;
2377
Evan Cheng2064a2b2006-03-28 06:50:32 +00002378 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002379 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2380 isUndefOrEqual(N->getMaskElt(1), 7) &&
2381 isUndefOrEqual(N->getMaskElt(2), 2) &&
2382 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002383}
2384
Evan Cheng5ced1d82006-04-06 23:23:56 +00002385/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2386/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00002387bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2388 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002389
Evan Cheng5ced1d82006-04-06 23:23:56 +00002390 if (NumElems != 2 && NumElems != 4)
2391 return false;
2392
Evan Chengc5cdff22006-04-07 21:53:05 +00002393 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002394 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002395 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002396
Evan Chengc5cdff22006-04-07 21:53:05 +00002397 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002398 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002399 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002400
2401 return true;
2402}
2403
2404/// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng533a0aa2006-04-19 20:35:22 +00002405/// specifies a shuffle of elements that is suitable for input to MOVHP{S|D}
2406/// and MOVLHPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002407bool X86::isMOVHPMask(ShuffleVectorSDNode *N) {
2408 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002409
Evan Cheng5ced1d82006-04-06 23:23:56 +00002410 if (NumElems != 2 && NumElems != 4)
2411 return false;
2412
Evan Chengc5cdff22006-04-07 21:53:05 +00002413 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002414 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002415 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002416
Nate Begeman9008ca62009-04-27 18:41:29 +00002417 for (unsigned i = 0; i < NumElems/2; ++i)
2418 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002419 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002420
2421 return true;
2422}
2423
Nate Begeman9008ca62009-04-27 18:41:29 +00002424/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2425/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2426/// <2, 3, 2, 3>
2427bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2428 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2429
2430 if (NumElems != 4)
2431 return false;
2432
2433 return isUndefOrEqual(N->getMaskElt(0), 2) &&
2434 isUndefOrEqual(N->getMaskElt(1), 3) &&
2435 isUndefOrEqual(N->getMaskElt(2), 2) &&
2436 isUndefOrEqual(N->getMaskElt(3), 3);
2437}
2438
Evan Cheng0038e592006-03-28 00:39:58 +00002439/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2440/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002441static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, MVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002442 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002443 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002444 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002445 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002446
2447 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2448 int BitI = Mask[i];
2449 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002450 if (!isUndefOrEqual(BitI, j))
2451 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002452 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002453 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002454 return false;
2455 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002456 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002457 return false;
2458 }
Evan Cheng0038e592006-03-28 00:39:58 +00002459 }
Evan Cheng0038e592006-03-28 00:39:58 +00002460 return true;
2461}
2462
Nate Begeman9008ca62009-04-27 18:41:29 +00002463bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2464 SmallVector<int, 8> M;
2465 N->getMask(M);
2466 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002467}
2468
Evan Cheng4fcb9222006-03-28 02:43:26 +00002469/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2470/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002471static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, MVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002472 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002473 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002474 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00002475 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002476
2477 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2478 int BitI = Mask[i];
2479 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00002480 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00002481 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002482 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002483 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002484 return false;
2485 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002486 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002487 return false;
2488 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002489 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002490 return true;
2491}
2492
Nate Begeman9008ca62009-04-27 18:41:29 +00002493bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2494 SmallVector<int, 8> M;
2495 N->getMask(M);
2496 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002497}
2498
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002499/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2500/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2501/// <0, 0, 1, 1>
Nate Begeman5a5ca152009-04-29 05:20:52 +00002502static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002503 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002504 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002505 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002506
2507 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
2508 int BitI = Mask[i];
2509 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002510 if (!isUndefOrEqual(BitI, j))
2511 return false;
2512 if (!isUndefOrEqual(BitI1, j))
2513 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002514 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002515 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002516}
2517
Nate Begeman9008ca62009-04-27 18:41:29 +00002518bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
2519 SmallVector<int, 8> M;
2520 N->getMask(M);
2521 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
2522}
2523
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002524/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2525/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2526/// <2, 2, 3, 3>
Nate Begeman5a5ca152009-04-29 05:20:52 +00002527static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002528 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002529 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2530 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002531
2532 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2533 int BitI = Mask[i];
2534 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002535 if (!isUndefOrEqual(BitI, j))
2536 return false;
2537 if (!isUndefOrEqual(BitI1, j))
2538 return false;
2539 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002540 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002541}
2542
Nate Begeman9008ca62009-04-27 18:41:29 +00002543bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
2544 SmallVector<int, 8> M;
2545 N->getMask(M);
2546 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
2547}
2548
Evan Cheng017dcc62006-04-21 01:05:10 +00002549/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2550/// specifies a shuffle of elements that is suitable for input to MOVSS,
2551/// MOVSD, and MOVD, i.e. setting the lowest element.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002552static bool isMOVLMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00002553 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002554 return false;
Eli Friedman10415532009-06-06 06:05:10 +00002555
2556 int NumElts = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002557
2558 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002559 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002560
2561 for (int i = 1; i < NumElts; ++i)
2562 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002563 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002564
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002565 return true;
2566}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002567
Nate Begeman9008ca62009-04-27 18:41:29 +00002568bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
2569 SmallVector<int, 8> M;
2570 N->getMask(M);
2571 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002572}
2573
Evan Cheng017dcc62006-04-21 01:05:10 +00002574/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2575/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00002576/// element of vector 2 and the other elements to come from vector 1 in order.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002577static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, MVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002578 bool V2IsSplat = false, bool V2IsUndef = false) {
2579 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002580 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00002581 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002582
2583 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00002584 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002585
2586 for (int i = 1; i < NumOps; ++i)
2587 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
2588 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
2589 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00002590 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002591
Evan Cheng39623da2006-04-20 08:58:49 +00002592 return true;
2593}
2594
Nate Begeman9008ca62009-04-27 18:41:29 +00002595static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00002596 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002597 SmallVector<int, 8> M;
2598 N->getMask(M);
2599 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00002600}
2601
Evan Chengd9539472006-04-14 21:59:03 +00002602/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2603/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002604bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
2605 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002606 return false;
2607
2608 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00002609 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002610 int Elt = N->getMaskElt(i);
2611 if (Elt >= 0 && Elt != 1)
2612 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00002613 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002614
2615 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002616 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002617 int Elt = N->getMaskElt(i);
2618 if (Elt >= 0 && Elt != 3)
2619 return false;
2620 if (Elt == 3)
2621 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002622 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002623 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00002624 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002625 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002626}
2627
2628/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2629/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002630bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
2631 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002632 return false;
2633
2634 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00002635 for (unsigned i = 0; i < 2; ++i)
2636 if (N->getMaskElt(i) > 0)
2637 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002638
2639 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002640 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002641 int Elt = N->getMaskElt(i);
2642 if (Elt >= 0 && Elt != 2)
2643 return false;
2644 if (Elt == 2)
2645 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002646 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002647 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002648 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002649}
2650
Evan Cheng0b457f02008-09-25 20:50:48 +00002651/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2652/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002653bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
2654 int e = N->getValueType(0).getVectorNumElements() / 2;
2655
2656 for (int i = 0; i < e; ++i)
2657 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002658 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002659 for (int i = 0; i < e; ++i)
2660 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002661 return false;
2662 return true;
2663}
2664
Evan Cheng63d33002006-03-22 08:01:21 +00002665/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
2666/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
2667/// instructions.
2668unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002669 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
2670 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
2671
Evan Chengb9df0ca2006-03-22 02:53:00 +00002672 unsigned Shift = (NumOperands == 4) ? 2 : 1;
2673 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00002674 for (int i = 0; i < NumOperands; ++i) {
2675 int Val = SVOp->getMaskElt(NumOperands-i-1);
2676 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00002677 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00002678 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00002679 if (i != NumOperands - 1)
2680 Mask <<= Shift;
2681 }
Evan Cheng63d33002006-03-22 08:01:21 +00002682 return Mask;
2683}
2684
Evan Cheng506d3df2006-03-29 23:07:14 +00002685/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
2686/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW
2687/// instructions.
2688unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002689 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00002690 unsigned Mask = 0;
2691 // 8 nodes, but we only care about the last 4.
2692 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002693 int Val = SVOp->getMaskElt(i);
2694 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002695 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00002696 if (i != 4)
2697 Mask <<= 2;
2698 }
Evan Cheng506d3df2006-03-29 23:07:14 +00002699 return Mask;
2700}
2701
2702/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
2703/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW
2704/// instructions.
2705unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002706 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00002707 unsigned Mask = 0;
2708 // 8 nodes, but we only care about the first 4.
2709 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002710 int Val = SVOp->getMaskElt(i);
2711 if (Val >= 0)
2712 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00002713 if (i != 0)
2714 Mask <<= 2;
2715 }
Evan Cheng506d3df2006-03-29 23:07:14 +00002716 return Mask;
2717}
2718
Nate Begeman9008ca62009-04-27 18:41:29 +00002719/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
2720/// their permute mask.
2721static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
2722 SelectionDAG &DAG) {
2723 MVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002724 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002725 SmallVector<int, 8> MaskVec;
2726
Nate Begeman5a5ca152009-04-29 05:20:52 +00002727 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002728 int idx = SVOp->getMaskElt(i);
2729 if (idx < 0)
2730 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002731 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00002732 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002733 else
Nate Begeman9008ca62009-04-27 18:41:29 +00002734 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002735 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002736 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
2737 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002738}
2739
Evan Cheng779ccea2007-12-07 21:30:01 +00002740/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
2741/// the two vector operands have swapped position.
Nate Begeman9008ca62009-04-27 18:41:29 +00002742static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002743 unsigned NumElems = VT.getVectorNumElements();
2744 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002745 int idx = Mask[i];
2746 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002747 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002748 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00002749 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002750 else
Nate Begeman9008ca62009-04-27 18:41:29 +00002751 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002752 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002753}
2754
Evan Cheng533a0aa2006-04-19 20:35:22 +00002755/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
2756/// match movhlps. The lower half elements should come from upper half of
2757/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002758/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00002759static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
2760 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00002761 return false;
2762 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002763 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002764 return false;
2765 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002766 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002767 return false;
2768 return true;
2769}
2770
Evan Cheng5ced1d82006-04-06 23:23:56 +00002771/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00002772/// is promoted to a vector. It also returns the LoadSDNode by reference if
2773/// required.
2774static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00002775 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
2776 return false;
2777 N = N->getOperand(0).getNode();
2778 if (!ISD::isNON_EXTLoad(N))
2779 return false;
2780 if (LD)
2781 *LD = cast<LoadSDNode>(N);
2782 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002783}
2784
Evan Cheng533a0aa2006-04-19 20:35:22 +00002785/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
2786/// match movlp{s|d}. The lower half elements should come from lower half of
2787/// V1 (and in order), and the upper half elements should come from the upper
2788/// half of V2 (and in order). And since V1 will become the source of the
2789/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00002790static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
2791 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00002792 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002793 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00002794 // Is V2 is a vector load, don't do this transformation. We will try to use
2795 // load folding shufps op.
2796 if (ISD::isNON_EXTLoad(V2))
2797 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002798
Nate Begeman5a5ca152009-04-29 05:20:52 +00002799 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002800
Evan Cheng533a0aa2006-04-19 20:35:22 +00002801 if (NumElems != 2 && NumElems != 4)
2802 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002803 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002804 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002805 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002806 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002807 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002808 return false;
2809 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002810}
2811
Evan Cheng39623da2006-04-20 08:58:49 +00002812/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
2813/// all the same.
2814static bool isSplatVector(SDNode *N) {
2815 if (N->getOpcode() != ISD::BUILD_VECTOR)
2816 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002817
Dan Gohman475871a2008-07-27 21:46:04 +00002818 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00002819 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
2820 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002821 return false;
2822 return true;
2823}
2824
Evan Cheng213d2cf2007-05-17 18:45:50 +00002825/// isZeroNode - Returns true if Elt is a constant zero or a floating point
2826/// constant +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00002827static inline bool isZeroNode(SDValue Elt) {
Evan Cheng213d2cf2007-05-17 18:45:50 +00002828 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002829 cast<ConstantSDNode>(Elt)->getZExtValue() == 0) ||
Evan Cheng213d2cf2007-05-17 18:45:50 +00002830 (isa<ConstantFPSDNode>(Elt) &&
Dale Johanneseneaf08942007-08-31 04:03:46 +00002831 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
Evan Cheng213d2cf2007-05-17 18:45:50 +00002832}
2833
2834/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Nate Begeman9008ca62009-04-27 18:41:29 +00002835/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002836/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00002837static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00002838 SDValue V1 = N->getOperand(0);
2839 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002840 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2841 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002842 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002843 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002844 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00002845 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
2846 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00002847 if (Opc != ISD::BUILD_VECTOR || !isZeroNode(V2.getOperand(Idx-NumElems)))
2848 return false;
2849 } else if (Idx >= 0) {
2850 unsigned Opc = V1.getOpcode();
2851 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
2852 continue;
2853 if (Opc != ISD::BUILD_VECTOR || !isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00002854 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00002855 }
2856 }
2857 return true;
2858}
2859
2860/// getZeroVector - Returns a vector of specified type with all zero elements.
2861///
Dale Johannesenace16102009-02-03 19:33:06 +00002862static SDValue getZeroVector(MVT VT, bool HasSSE2, SelectionDAG &DAG,
2863 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002864 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00002865
Chris Lattner8a594482007-11-25 00:24:49 +00002866 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2867 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00002868 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002869 if (VT.getSizeInBits() == 64) { // MMX
Dan Gohman475871a2008-07-27 21:46:04 +00002870 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
Evan Chenga87008d2009-02-25 22:49:59 +00002871 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00002872 } else if (HasSSE2) { // SSE2
Dan Gohman475871a2008-07-27 21:46:04 +00002873 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
Evan Chenga87008d2009-02-25 22:49:59 +00002874 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00002875 } else { // SSE1
Dan Gohman475871a2008-07-27 21:46:04 +00002876 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
Evan Chenga87008d2009-02-25 22:49:59 +00002877 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00002878 }
Dale Johannesenace16102009-02-03 19:33:06 +00002879 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00002880}
2881
Chris Lattner8a594482007-11-25 00:24:49 +00002882/// getOnesVector - Returns a vector of specified type with all bits set.
2883///
Dale Johannesenace16102009-02-03 19:33:06 +00002884static SDValue getOnesVector(MVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002885 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00002886
Chris Lattner8a594482007-11-25 00:24:49 +00002887 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2888 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00002889 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
2890 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002891 if (VT.getSizeInBits() == 64) // MMX
Evan Chenga87008d2009-02-25 22:49:59 +00002892 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattner8a594482007-11-25 00:24:49 +00002893 else // SSE
Evan Chenga87008d2009-02-25 22:49:59 +00002894 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00002895 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00002896}
2897
2898
Evan Cheng39623da2006-04-20 08:58:49 +00002899/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
2900/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00002901static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
2902 MVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002903 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002904
Evan Cheng39623da2006-04-20 08:58:49 +00002905 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002906 SmallVector<int, 8> MaskVec;
2907 SVOp->getMask(MaskVec);
2908
Nate Begeman5a5ca152009-04-29 05:20:52 +00002909 for (unsigned i = 0; i != NumElems; ++i) {
2910 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002911 MaskVec[i] = NumElems;
2912 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00002913 }
Evan Cheng39623da2006-04-20 08:58:49 +00002914 }
Evan Cheng39623da2006-04-20 08:58:49 +00002915 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00002916 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
2917 SVOp->getOperand(1), &MaskVec[0]);
2918 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00002919}
2920
Evan Cheng017dcc62006-04-21 01:05:10 +00002921/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
2922/// operation of specified width.
Nate Begeman9008ca62009-04-27 18:41:29 +00002923static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, MVT VT, SDValue V1,
2924 SDValue V2) {
2925 unsigned NumElems = VT.getVectorNumElements();
2926 SmallVector<int, 8> Mask;
2927 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00002928 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002929 Mask.push_back(i);
2930 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00002931}
2932
Nate Begeman9008ca62009-04-27 18:41:29 +00002933/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
2934static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, MVT VT, SDValue V1,
2935 SDValue V2) {
2936 unsigned NumElems = VT.getVectorNumElements();
2937 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00002938 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002939 Mask.push_back(i);
2940 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00002941 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002942 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00002943}
2944
Nate Begeman9008ca62009-04-27 18:41:29 +00002945/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
2946static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, MVT VT, SDValue V1,
2947 SDValue V2) {
2948 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00002949 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00002950 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00002951 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002952 Mask.push_back(i + Half);
2953 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00002954 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002955 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00002956}
2957
Evan Cheng0c0f83f2008-04-05 00:30:36 +00002958/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Nate Begeman9008ca62009-04-27 18:41:29 +00002959static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG,
2960 bool HasSSE2) {
2961 if (SV->getValueType(0).getVectorNumElements() <= 4)
2962 return SDValue(SV, 0);
2963
2964 MVT PVT = MVT::v4f32;
2965 MVT VT = SV->getValueType(0);
2966 DebugLoc dl = SV->getDebugLoc();
2967 SDValue V1 = SV->getOperand(0);
2968 int NumElems = VT.getVectorNumElements();
2969 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00002970
Nate Begeman9008ca62009-04-27 18:41:29 +00002971 // unpack elements to the correct location
2972 while (NumElems > 4) {
2973 if (EltNo < NumElems/2) {
2974 V1 = getUnpackl(DAG, dl, VT, V1, V1);
2975 } else {
2976 V1 = getUnpackh(DAG, dl, VT, V1, V1);
2977 EltNo -= NumElems/2;
2978 }
2979 NumElems >>= 1;
2980 }
2981
2982 // Perform the splat.
2983 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00002984 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00002985 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
2986 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00002987}
2988
Evan Chengba05f722006-04-21 23:03:30 +00002989/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00002990/// vector of zero or undef vector. This produces a shuffle where the low
2991/// element of V2 is swizzled into the zero/undef vector, landing at element
2992/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00002993static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00002994 bool isZero, bool HasSSE2,
2995 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002996 MVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00002997 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00002998 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
2999 unsigned NumElems = VT.getVectorNumElements();
3000 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003001 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003002 // If this is the insertion idx, put the low elt of V2 here.
3003 MaskVec.push_back(i == Idx ? NumElems : i);
3004 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003005}
3006
Evan Chengf26ffe92008-05-29 08:22:04 +00003007/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3008/// a shuffle that is zero.
3009static
Nate Begeman9008ca62009-04-27 18:41:29 +00003010unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
3011 bool Low, SelectionDAG &DAG) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003012 unsigned NumZeros = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003013 for (int i = 0; i < NumElems; ++i) {
Evan Chengab262272008-06-25 20:52:59 +00003014 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman9008ca62009-04-27 18:41:29 +00003015 int Idx = SVOp->getMaskElt(Index);
3016 if (Idx < 0) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003017 ++NumZeros;
3018 continue;
3019 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003020 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Gabor Greifba36cb52008-08-28 21:40:38 +00003021 if (Elt.getNode() && isZeroNode(Elt))
Evan Chengf26ffe92008-05-29 08:22:04 +00003022 ++NumZeros;
3023 else
3024 break;
3025 }
3026 return NumZeros;
3027}
3028
3029/// isVectorShift - Returns true if the shuffle can be implemented as a
3030/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003031/// FIXME: split into pslldqi, psrldqi, palignr variants.
3032static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003033 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003034 int NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengf26ffe92008-05-29 08:22:04 +00003035
3036 isLeft = true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003037 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003038 if (!NumZeros) {
3039 isLeft = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003040 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003041 if (!NumZeros)
3042 return false;
3043 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003044 bool SeenV1 = false;
3045 bool SeenV2 = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003046 for (int i = NumZeros; i < NumElems; ++i) {
3047 int Val = isLeft ? (i - NumZeros) : i;
3048 int Idx = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3049 if (Idx < 0)
Evan Chengf26ffe92008-05-29 08:22:04 +00003050 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00003051 if (Idx < NumElems)
Evan Chengf26ffe92008-05-29 08:22:04 +00003052 SeenV1 = true;
3053 else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003054 Idx -= NumElems;
Evan Chengf26ffe92008-05-29 08:22:04 +00003055 SeenV2 = true;
3056 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003057 if (Idx != Val)
Evan Chengf26ffe92008-05-29 08:22:04 +00003058 return false;
3059 }
3060 if (SeenV1 && SeenV2)
3061 return false;
3062
Nate Begeman9008ca62009-04-27 18:41:29 +00003063 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003064 ShAmt = NumZeros;
3065 return true;
3066}
3067
3068
Evan Chengc78d3b42006-04-24 18:01:45 +00003069/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3070///
Dan Gohman475871a2008-07-27 21:46:04 +00003071static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003072 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003073 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003074 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003075 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003076
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003077 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003078 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003079 bool First = true;
3080 for (unsigned i = 0; i < 16; ++i) {
3081 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3082 if (ThisIsNonZero && First) {
3083 if (NumZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003084 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003085 else
Dale Johannesene8d72302009-02-06 23:05:02 +00003086 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003087 First = false;
3088 }
3089
3090 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003091 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003092 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3093 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003094 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00003095 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003096 }
3097 if (ThisIsNonZero) {
Dale Johannesenace16102009-02-03 19:33:06 +00003098 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3099 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
Evan Chengc78d3b42006-04-24 18:01:45 +00003100 ThisElt, DAG.getConstant(8, MVT::i8));
3101 if (LastIsNonZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003102 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003103 } else
3104 ThisElt = LastElt;
3105
Gabor Greifba36cb52008-08-28 21:40:38 +00003106 if (ThisElt.getNode())
Dale Johannesenace16102009-02-03 19:33:06 +00003107 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003108 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003109 }
3110 }
3111
Dale Johannesenace16102009-02-03 19:33:06 +00003112 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003113}
3114
Bill Wendlinga348c562007-03-22 18:42:45 +00003115/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003116///
Dan Gohman475871a2008-07-27 21:46:04 +00003117static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003118 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003119 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003120 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003121 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003122
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003123 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003124 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003125 bool First = true;
3126 for (unsigned i = 0; i < 8; ++i) {
3127 bool isNonZero = (NonZeros & (1 << i)) != 0;
3128 if (isNonZero) {
3129 if (First) {
3130 if (NumZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003131 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003132 else
Dale Johannesene8d72302009-02-06 23:05:02 +00003133 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003134 First = false;
3135 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003136 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00003137 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003138 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003139 }
3140 }
3141
3142 return V;
3143}
3144
Evan Chengf26ffe92008-05-29 08:22:04 +00003145/// getVShift - Return a vector logical shift node.
3146///
Dan Gohman475871a2008-07-27 21:46:04 +00003147static SDValue getVShift(bool isLeft, MVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003148 unsigned NumBits, SelectionDAG &DAG,
3149 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003150 bool isMMX = VT.getSizeInBits() == 64;
3151 MVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003152 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003153 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3154 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3155 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003156 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003157}
3158
Dan Gohman475871a2008-07-27 21:46:04 +00003159SDValue
3160X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003161 DebugLoc dl = Op.getDebugLoc();
Chris Lattner8a594482007-11-25 00:24:49 +00003162 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif327ef032008-08-28 23:19:51 +00003163 if (ISD::isBuildVectorAllZeros(Op.getNode())
3164 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattner8a594482007-11-25 00:24:49 +00003165 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3166 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3167 // eliminated on x86-32 hosts.
3168 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
3169 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003170
Gabor Greifba36cb52008-08-28 21:40:38 +00003171 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003172 return getOnesVector(Op.getValueType(), DAG, dl);
3173 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00003174 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003175
Duncan Sands83ec4b62008-06-06 12:08:01 +00003176 MVT VT = Op.getValueType();
3177 MVT EVT = VT.getVectorElementType();
3178 unsigned EVTBits = EVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003179
3180 unsigned NumElems = Op.getNumOperands();
3181 unsigned NumZero = 0;
3182 unsigned NumNonZero = 0;
3183 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003184 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00003185 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003186 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003187 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003188 if (Elt.getOpcode() == ISD::UNDEF)
3189 continue;
3190 Values.insert(Elt);
3191 if (Elt.getOpcode() != ISD::Constant &&
3192 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003193 IsAllConstants = false;
Evan Chengdb2d5242007-12-12 06:45:40 +00003194 if (isZeroNode(Elt))
3195 NumZero++;
3196 else {
3197 NonZeros |= (1 << i);
3198 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003199 }
3200 }
3201
Dan Gohman7f321562007-06-25 16:23:39 +00003202 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00003203 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesene8d72302009-02-06 23:05:02 +00003204 return DAG.getUNDEF(VT);
Dan Gohman7f321562007-06-25 16:23:39 +00003205 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003206
Chris Lattner67f453a2008-03-09 05:42:06 +00003207 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00003208 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003209 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00003210 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00003211
Chris Lattner62098042008-03-09 01:05:04 +00003212 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3213 // the value are obviously zero, truncate the value to i32 and do the
3214 // insertion that way. Only do this if the value is non-constant or if the
3215 // value is a constant being inserted into element 0. It is cheaper to do
3216 // a constant pool load than it is to do a movd + shuffle.
3217 if (EVT == MVT::i64 && !Subtarget->is64Bit() &&
3218 (!IsAllConstants || Idx == 0)) {
3219 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3220 // Handle MMX and SSE both.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003221 MVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3222 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00003223
Chris Lattner62098042008-03-09 01:05:04 +00003224 // Truncate the value (which may itself be a constant) to i32, and
3225 // convert it to a vector with movd (S2V+shuffle to zero extend).
Dale Johannesenace16102009-02-03 19:33:06 +00003226 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
3227 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00003228 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3229 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003230
Chris Lattner62098042008-03-09 01:05:04 +00003231 // Now we have our 32-bit value zero extended in the low element of
3232 // a vector. If Idx != 0, swizzle it into place.
3233 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003234 SmallVector<int, 4> Mask;
3235 Mask.push_back(Idx);
3236 for (unsigned i = 1; i != VecElts; ++i)
3237 Mask.push_back(i);
3238 Item = DAG.getVectorShuffle(VecVT, dl, Item,
3239 DAG.getUNDEF(Item.getValueType()),
3240 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003241 }
Dale Johannesenace16102009-02-03 19:33:06 +00003242 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00003243 }
3244 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003245
Chris Lattner19f79692008-03-08 22:59:52 +00003246 // If we have a constant or non-constant insertion into the low element of
3247 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3248 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00003249 // depending on what the source datatype is.
3250 if (Idx == 0) {
3251 if (NumZero == 0) {
3252 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3253 } else if (EVT == MVT::i32 || EVT == MVT::f32 || EVT == MVT::f64 ||
3254 (EVT == MVT::i64 && Subtarget->is64Bit())) {
3255 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3256 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3257 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3258 DAG);
3259 } else if (EVT == MVT::i16 || EVT == MVT::i8) {
3260 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3261 MVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
3262 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
3263 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3264 Subtarget->hasSSE2(), DAG);
3265 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
3266 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003267 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003268
3269 // Is it a vector logical left shift?
3270 if (NumElems == 2 && Idx == 1 &&
3271 isZeroNode(Op.getOperand(0)) && !isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003272 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00003273 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003274 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00003275 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00003276 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00003277 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003278
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003279 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00003280 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003281
Chris Lattner19f79692008-03-08 22:59:52 +00003282 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3283 // is a non-constant being inserted into an element other than the low one,
3284 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3285 // movd/movss) to move this into the low element, then shuffle it into
3286 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003287 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00003288 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00003289
Evan Cheng0db9fe62006-04-25 20:13:52 +00003290 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00003291 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3292 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00003293 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003294 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00003295 MaskVec.push_back(i == Idx ? 0 : 1);
3296 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003297 }
3298 }
3299
Chris Lattner67f453a2008-03-09 05:42:06 +00003300 // Splat is obviously ok. Let legalizer expand it to a shuffle.
3301 if (Values.size() == 1)
Dan Gohman475871a2008-07-27 21:46:04 +00003302 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00003303
Dan Gohmana3941172007-07-24 22:55:08 +00003304 // A vector full of immediates; various special cases are already
3305 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003306 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00003307 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00003308
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003309 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003310 if (EVTBits == 64) {
3311 if (NumNonZero == 1) {
3312 // One half is zero or undef.
3313 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00003314 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00003315 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00003316 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3317 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00003318 }
Dan Gohman475871a2008-07-27 21:46:04 +00003319 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00003320 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003321
3322 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00003323 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003324 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003325 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003326 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003327 }
3328
Bill Wendling826f36f2007-03-28 00:57:11 +00003329 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003330 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003331 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003332 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003333 }
3334
3335 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003336 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00003337 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003338 if (NumElems == 4 && NumZero > 0) {
3339 for (unsigned i = 0; i < 4; ++i) {
3340 bool isZero = !(NonZeros & (1 << i));
3341 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003342 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003343 else
Dale Johannesenace16102009-02-03 19:33:06 +00003344 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003345 }
3346
3347 for (unsigned i = 0; i < 2; ++i) {
3348 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3349 default: break;
3350 case 0:
3351 V[i] = V[i*2]; // Must be a zero vector.
3352 break;
3353 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00003354 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003355 break;
3356 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00003357 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003358 break;
3359 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00003360 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003361 break;
3362 }
3363 }
3364
Nate Begeman9008ca62009-04-27 18:41:29 +00003365 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003366 bool Reverse = (NonZeros & 0x3) == 2;
3367 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003368 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003369 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3370 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003371 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
3372 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003373 }
3374
3375 if (Values.size() > 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003376 // If we have SSE 4.1, Expand into a number of inserts unless the number of
3377 // values to be inserted is equal to the number of elements, in which case
3378 // use the unpack code below in the hopes of matching the consecutive elts
3379 // load merge pattern for shuffles.
3380 // FIXME: We could probably just check that here directly.
3381 if (Values.size() < NumElems && VT.getSizeInBits() == 128 &&
3382 getSubtarget()->hasSSE41()) {
3383 V[0] = DAG.getUNDEF(VT);
3384 for (unsigned i = 0; i < NumElems; ++i)
3385 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
3386 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
3387 Op.getOperand(i), DAG.getIntPtrConstant(i));
3388 return V[0];
3389 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003390 // Expand into a number of unpckl*.
3391 // e.g. for v4f32
3392 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3393 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3394 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Evan Cheng0db9fe62006-04-25 20:13:52 +00003395 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00003396 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003397 NumElems >>= 1;
3398 while (NumElems != 0) {
3399 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003400 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003401 NumElems >>= 1;
3402 }
3403 return V[0];
3404 }
3405
Dan Gohman475871a2008-07-27 21:46:04 +00003406 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003407}
3408
Nate Begemanb9a47b82009-02-23 08:49:38 +00003409// v8i16 shuffles - Prefer shuffles in the following order:
3410// 1. [all] pshuflw, pshufhw, optional move
3411// 2. [ssse3] 1 x pshufb
3412// 3. [ssse3] 2 x pshufb + 1 x por
3413// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003414static
Nate Begeman9008ca62009-04-27 18:41:29 +00003415SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp,
3416 SelectionDAG &DAG, X86TargetLowering &TLI) {
3417 SDValue V1 = SVOp->getOperand(0);
3418 SDValue V2 = SVOp->getOperand(1);
3419 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003420 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00003421
Nate Begemanb9a47b82009-02-23 08:49:38 +00003422 // Determine if more than 1 of the words in each of the low and high quadwords
3423 // of the result come from the same quadword of one of the two inputs. Undef
3424 // mask values count as coming from any quadword, for better codegen.
3425 SmallVector<unsigned, 4> LoQuad(4);
3426 SmallVector<unsigned, 4> HiQuad(4);
3427 BitVector InputQuads(4);
3428 for (unsigned i = 0; i < 8; ++i) {
3429 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00003430 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003431 MaskVals.push_back(EltIdx);
3432 if (EltIdx < 0) {
3433 ++Quad[0];
3434 ++Quad[1];
3435 ++Quad[2];
3436 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00003437 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003438 }
3439 ++Quad[EltIdx / 4];
3440 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00003441 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003442
Nate Begemanb9a47b82009-02-23 08:49:38 +00003443 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003444 unsigned MaxQuad = 1;
3445 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003446 if (LoQuad[i] > MaxQuad) {
3447 BestLoQuad = i;
3448 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003449 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003450 }
3451
Nate Begemanb9a47b82009-02-23 08:49:38 +00003452 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003453 MaxQuad = 1;
3454 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003455 if (HiQuad[i] > MaxQuad) {
3456 BestHiQuad = i;
3457 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003458 }
3459 }
3460
Nate Begemanb9a47b82009-02-23 08:49:38 +00003461 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
3462 // of the two input vectors, shuffle them into one input vector so only a
3463 // single pshufb instruction is necessary. If There are more than 2 input
3464 // quads, disable the next transformation since it does not help SSSE3.
3465 bool V1Used = InputQuads[0] || InputQuads[1];
3466 bool V2Used = InputQuads[2] || InputQuads[3];
3467 if (TLI.getSubtarget()->hasSSSE3()) {
3468 if (InputQuads.count() == 2 && V1Used && V2Used) {
3469 BestLoQuad = InputQuads.find_first();
3470 BestHiQuad = InputQuads.find_next(BestLoQuad);
3471 }
3472 if (InputQuads.count() > 2) {
3473 BestLoQuad = -1;
3474 BestHiQuad = -1;
3475 }
3476 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003477
Nate Begemanb9a47b82009-02-23 08:49:38 +00003478 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
3479 // the shuffle mask. If a quad is scored as -1, that means that it contains
3480 // words from all 4 input quadwords.
3481 SDValue NewV;
3482 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003483 SmallVector<int, 8> MaskV;
3484 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
3485 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
3486 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
3487 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
3488 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
Dale Johannesenace16102009-02-03 19:33:06 +00003489 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00003490
Nate Begemanb9a47b82009-02-23 08:49:38 +00003491 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
3492 // source words for the shuffle, to aid later transformations.
3493 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00003494 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00003495 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003496 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00003497 if (idx != (int)i)
3498 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003499 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00003500 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003501 AllWordsInNewV = false;
3502 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00003503 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003504
Nate Begemanb9a47b82009-02-23 08:49:38 +00003505 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
3506 if (AllWordsInNewV) {
3507 for (int i = 0; i != 8; ++i) {
3508 int idx = MaskVals[i];
3509 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00003510 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003511 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
3512 if ((idx != i) && idx < 4)
3513 pshufhw = false;
3514 if ((idx != i) && idx > 3)
3515 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00003516 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00003517 V1 = NewV;
3518 V2Used = false;
3519 BestLoQuad = 0;
3520 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003521 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003522
Nate Begemanb9a47b82009-02-23 08:49:38 +00003523 // If we've eliminated the use of V2, and the new mask is a pshuflw or
3524 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00003525 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003526 return DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
3527 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Evan Cheng14b32e12007-12-11 01:46:18 +00003528 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003529 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00003530
3531 // If we have SSSE3, and all words of the result are from 1 input vector,
3532 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
3533 // is present, fall back to case 4.
3534 if (TLI.getSubtarget()->hasSSSE3()) {
3535 SmallVector<SDValue,16> pshufbMask;
3536
3537 // If we have elements from both input vectors, set the high bit of the
3538 // shuffle mask element to zero out elements that come from V2 in the V1
3539 // mask, and elements that come from V1 in the V2 mask, so that the two
3540 // results can be OR'd together.
3541 bool TwoInputs = V1Used && V2Used;
3542 for (unsigned i = 0; i != 8; ++i) {
3543 int EltIdx = MaskVals[i] * 2;
3544 if (TwoInputs && (EltIdx >= 16)) {
3545 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3546 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3547 continue;
3548 }
3549 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
3550 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
3551 }
3552 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
3553 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00003554 DAG.getNode(ISD::BUILD_VECTOR, dl,
3555 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003556 if (!TwoInputs)
3557 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
3558
3559 // Calculate the shuffle mask for the second input, shuffle it, and
3560 // OR it with the first shuffled input.
3561 pshufbMask.clear();
3562 for (unsigned i = 0; i != 8; ++i) {
3563 int EltIdx = MaskVals[i] * 2;
3564 if (EltIdx < 16) {
3565 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3566 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3567 continue;
3568 }
3569 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
3570 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
3571 }
3572 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
3573 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00003574 DAG.getNode(ISD::BUILD_VECTOR, dl,
3575 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003576 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
3577 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
3578 }
3579
3580 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
3581 // and update MaskVals with new element order.
3582 BitVector InOrder(8);
3583 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003584 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003585 for (int i = 0; i != 4; ++i) {
3586 int idx = MaskVals[i];
3587 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003588 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003589 InOrder.set(i);
3590 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003591 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003592 InOrder.set(i);
3593 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003594 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003595 }
3596 }
3597 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003598 MaskV.push_back(i);
3599 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
3600 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003601 }
3602
3603 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
3604 // and update MaskVals with the new element order.
3605 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003606 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003607 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003608 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003609 for (unsigned i = 4; i != 8; ++i) {
3610 int idx = MaskVals[i];
3611 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003612 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003613 InOrder.set(i);
3614 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003615 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003616 InOrder.set(i);
3617 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003618 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003619 }
3620 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003621 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
3622 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003623 }
3624
3625 // In case BestHi & BestLo were both -1, which means each quadword has a word
3626 // from each of the four input quadwords, calculate the InOrder bitvector now
3627 // before falling through to the insert/extract cleanup.
3628 if (BestLoQuad == -1 && BestHiQuad == -1) {
3629 NewV = V1;
3630 for (int i = 0; i != 8; ++i)
3631 if (MaskVals[i] < 0 || MaskVals[i] == i)
3632 InOrder.set(i);
3633 }
3634
3635 // The other elements are put in the right place using pextrw and pinsrw.
3636 for (unsigned i = 0; i != 8; ++i) {
3637 if (InOrder[i])
3638 continue;
3639 int EltIdx = MaskVals[i];
3640 if (EltIdx < 0)
3641 continue;
3642 SDValue ExtOp = (EltIdx < 8)
3643 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
3644 DAG.getIntPtrConstant(EltIdx))
3645 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
3646 DAG.getIntPtrConstant(EltIdx - 8));
3647 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
3648 DAG.getIntPtrConstant(i));
3649 }
3650 return NewV;
3651}
3652
3653// v16i8 shuffles - Prefer shuffles in the following order:
3654// 1. [ssse3] 1 x pshufb
3655// 2. [ssse3] 2 x pshufb + 1 x por
3656// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
3657static
Nate Begeman9008ca62009-04-27 18:41:29 +00003658SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
3659 SelectionDAG &DAG, X86TargetLowering &TLI) {
3660 SDValue V1 = SVOp->getOperand(0);
3661 SDValue V2 = SVOp->getOperand(1);
3662 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003663 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00003664 SVOp->getMask(MaskVals);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003665
3666 // If we have SSSE3, case 1 is generated when all result bytes come from
3667 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
3668 // present, fall back to case 3.
3669 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
3670 bool V1Only = true;
3671 bool V2Only = true;
3672 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003673 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00003674 if (EltIdx < 0)
3675 continue;
3676 if (EltIdx < 16)
3677 V2Only = false;
3678 else
3679 V1Only = false;
3680 }
3681
3682 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
3683 if (TLI.getSubtarget()->hasSSSE3()) {
3684 SmallVector<SDValue,16> pshufbMask;
3685
3686 // If all result elements are from one input vector, then only translate
3687 // undef mask values to 0x80 (zero out result) in the pshufb mask.
3688 //
3689 // Otherwise, we have elements from both input vectors, and must zero out
3690 // elements that come from V2 in the first mask, and V1 in the second mask
3691 // so that we can OR them together.
3692 bool TwoInputs = !(V1Only || V2Only);
3693 for (unsigned i = 0; i != 16; ++i) {
3694 int EltIdx = MaskVals[i];
3695 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
3696 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3697 continue;
3698 }
3699 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
3700 }
3701 // If all the elements are from V2, assign it to V1 and return after
3702 // building the first pshufb.
3703 if (V2Only)
3704 V1 = V2;
3705 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00003706 DAG.getNode(ISD::BUILD_VECTOR, dl,
3707 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003708 if (!TwoInputs)
3709 return V1;
3710
3711 // Calculate the shuffle mask for the second input, shuffle it, and
3712 // OR it with the first shuffled input.
3713 pshufbMask.clear();
3714 for (unsigned i = 0; i != 16; ++i) {
3715 int EltIdx = MaskVals[i];
3716 if (EltIdx < 16) {
3717 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3718 continue;
3719 }
3720 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
3721 }
3722 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00003723 DAG.getNode(ISD::BUILD_VECTOR, dl,
3724 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003725 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
3726 }
3727
3728 // No SSSE3 - Calculate in place words and then fix all out of place words
3729 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
3730 // the 16 different words that comprise the two doublequadword input vectors.
3731 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
3732 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
3733 SDValue NewV = V2Only ? V2 : V1;
3734 for (int i = 0; i != 8; ++i) {
3735 int Elt0 = MaskVals[i*2];
3736 int Elt1 = MaskVals[i*2+1];
3737
3738 // This word of the result is all undef, skip it.
3739 if (Elt0 < 0 && Elt1 < 0)
3740 continue;
3741
3742 // This word of the result is already in the correct place, skip it.
3743 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
3744 continue;
3745 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
3746 continue;
3747
3748 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
3749 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
3750 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00003751
3752 // If Elt0 and Elt1 are defined, are consecutive, and can be load
3753 // using a single extract together, load it and store it.
3754 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
3755 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
3756 DAG.getIntPtrConstant(Elt1 / 2));
3757 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
3758 DAG.getIntPtrConstant(i));
3759 continue;
3760 }
3761
Nate Begemanb9a47b82009-02-23 08:49:38 +00003762 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00003763 // source byte is not also odd, shift the extracted word left 8 bits
3764 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00003765 if (Elt1 >= 0) {
3766 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
3767 DAG.getIntPtrConstant(Elt1 / 2));
3768 if ((Elt1 & 1) == 0)
3769 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
3770 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00003771 else if (Elt0 >= 0)
3772 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
3773 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003774 }
3775 // If Elt0 is defined, extract it from the appropriate source. If the
3776 // source byte is not also even, shift the extracted word right 8 bits. If
3777 // Elt1 was also defined, OR the extracted values together before
3778 // inserting them in the result.
3779 if (Elt0 >= 0) {
3780 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
3781 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
3782 if ((Elt0 & 1) != 0)
3783 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
3784 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00003785 else if (Elt1 >= 0)
3786 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
3787 DAG.getConstant(0x00FF, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003788 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
3789 : InsElt0;
3790 }
3791 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
3792 DAG.getIntPtrConstant(i));
3793 }
3794 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00003795}
3796
Evan Cheng7a831ce2007-12-15 03:00:47 +00003797/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
3798/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
3799/// done when every pair / quad of shuffle mask elements point to elements in
3800/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00003801/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
3802static
Nate Begeman9008ca62009-04-27 18:41:29 +00003803SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
3804 SelectionDAG &DAG,
3805 TargetLowering &TLI, DebugLoc dl) {
3806 MVT VT = SVOp->getValueType(0);
3807 SDValue V1 = SVOp->getOperand(0);
3808 SDValue V2 = SVOp->getOperand(1);
3809 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00003810 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003811 MVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Duncan Sandsd038e042008-07-21 10:20:31 +00003812 MVT MaskEltVT = MaskVT.getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003813 MVT NewVT = MaskVT;
3814 switch (VT.getSimpleVT()) {
3815 default: assert(false && "Unexpected!");
Evan Cheng7a831ce2007-12-15 03:00:47 +00003816 case MVT::v4f32: NewVT = MVT::v2f64; break;
3817 case MVT::v4i32: NewVT = MVT::v2i64; break;
3818 case MVT::v8i16: NewVT = MVT::v4i32; break;
3819 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00003820 }
3821
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003822 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003823 if (VT.isInteger())
Evan Cheng7a831ce2007-12-15 03:00:47 +00003824 NewVT = MVT::v2i64;
3825 else
3826 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003827 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003828 int Scale = NumElems / NewWidth;
3829 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00003830 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003831 int StartIdx = -1;
3832 for (int j = 0; j < Scale; ++j) {
3833 int EltIdx = SVOp->getMaskElt(i+j);
3834 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00003835 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00003836 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00003837 StartIdx = EltIdx - (EltIdx % Scale);
3838 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00003839 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00003840 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003841 if (StartIdx == -1)
3842 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00003843 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003844 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003845 }
3846
Dale Johannesenace16102009-02-03 19:33:06 +00003847 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
3848 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00003849 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003850}
3851
Evan Chengd880b972008-05-09 21:53:03 +00003852/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003853///
Dan Gohman475871a2008-07-27 21:46:04 +00003854static SDValue getVZextMovL(MVT VT, MVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003855 SDValue SrcOp, SelectionDAG &DAG,
3856 const X86Subtarget *Subtarget, DebugLoc dl) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00003857 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
3858 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00003859 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00003860 LD = dyn_cast<LoadSDNode>(SrcOp);
3861 if (!LD) {
3862 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
3863 // instead.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003864 MVT EVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Evan Cheng7e2ff772008-05-08 00:57:18 +00003865 if ((EVT != MVT::i64 || Subtarget->is64Bit()) &&
3866 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
3867 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
3868 SrcOp.getOperand(0).getOperand(0).getValueType() == EVT) {
3869 // PR2108
3870 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00003871 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3872 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
3873 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
3874 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00003875 SrcOp.getOperand(0)
3876 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00003877 }
3878 }
3879 }
3880
Dale Johannesenace16102009-02-03 19:33:06 +00003881 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3882 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003883 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00003884 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00003885}
3886
Evan Chengace3c172008-07-22 21:13:36 +00003887/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
3888/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003889static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00003890LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
3891 SDValue V1 = SVOp->getOperand(0);
3892 SDValue V2 = SVOp->getOperand(1);
3893 DebugLoc dl = SVOp->getDebugLoc();
3894 MVT VT = SVOp->getValueType(0);
3895
Evan Chengace3c172008-07-22 21:13:36 +00003896 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00003897 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00003898 SmallVector<int, 8> Mask1(4U, -1);
3899 SmallVector<int, 8> PermMask;
3900 SVOp->getMask(PermMask);
3901
Evan Chengace3c172008-07-22 21:13:36 +00003902 unsigned NumHi = 0;
3903 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00003904 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003905 int Idx = PermMask[i];
3906 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00003907 Locs[i] = std::make_pair(-1, -1);
3908 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003909 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
3910 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00003911 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00003912 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00003913 NumLo++;
3914 } else {
3915 Locs[i] = std::make_pair(1, NumHi);
3916 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00003917 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00003918 NumHi++;
3919 }
3920 }
3921 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003922
Evan Chengace3c172008-07-22 21:13:36 +00003923 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003924 // If no more than two elements come from either vector. This can be
3925 // implemented with two shuffles. First shuffle gather the elements.
3926 // The second shuffle, which takes the first shuffle as both of its
3927 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00003928 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003929
Nate Begeman9008ca62009-04-27 18:41:29 +00003930 SmallVector<int, 8> Mask2(4U, -1);
3931
Evan Chengace3c172008-07-22 21:13:36 +00003932 for (unsigned i = 0; i != 4; ++i) {
3933 if (Locs[i].first == -1)
3934 continue;
3935 else {
3936 unsigned Idx = (i < 2) ? 0 : 4;
3937 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00003938 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00003939 }
3940 }
3941
Nate Begeman9008ca62009-04-27 18:41:29 +00003942 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003943 } else if (NumLo == 3 || NumHi == 3) {
3944 // Otherwise, we must have three elements from one vector, call it X, and
3945 // one element from the other, call it Y. First, use a shufps to build an
3946 // intermediate vector with the one element from Y and the element from X
3947 // that will be in the same half in the final destination (the indexes don't
3948 // matter). Then, use a shufps to build the final vector, taking the half
3949 // containing the element from Y from the intermediate, and the other half
3950 // from X.
3951 if (NumHi == 3) {
3952 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00003953 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003954 std::swap(V1, V2);
3955 }
3956
3957 // Find the element from V2.
3958 unsigned HiIndex;
3959 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003960 int Val = PermMask[HiIndex];
3961 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003962 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003963 if (Val >= 4)
3964 break;
3965 }
3966
Nate Begeman9008ca62009-04-27 18:41:29 +00003967 Mask1[0] = PermMask[HiIndex];
3968 Mask1[1] = -1;
3969 Mask1[2] = PermMask[HiIndex^1];
3970 Mask1[3] = -1;
3971 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003972
3973 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003974 Mask1[0] = PermMask[0];
3975 Mask1[1] = PermMask[1];
3976 Mask1[2] = HiIndex & 1 ? 6 : 4;
3977 Mask1[3] = HiIndex & 1 ? 4 : 6;
3978 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003979 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003980 Mask1[0] = HiIndex & 1 ? 2 : 0;
3981 Mask1[1] = HiIndex & 1 ? 0 : 2;
3982 Mask1[2] = PermMask[2];
3983 Mask1[3] = PermMask[3];
3984 if (Mask1[2] >= 0)
3985 Mask1[2] += 4;
3986 if (Mask1[3] >= 0)
3987 Mask1[3] += 4;
3988 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003989 }
Evan Chengace3c172008-07-22 21:13:36 +00003990 }
3991
3992 // Break it into (shuffle shuffle_hi, shuffle_lo).
3993 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00003994 SmallVector<int,8> LoMask(4U, -1);
3995 SmallVector<int,8> HiMask(4U, -1);
3996
3997 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00003998 unsigned MaskIdx = 0;
3999 unsigned LoIdx = 0;
4000 unsigned HiIdx = 2;
4001 for (unsigned i = 0; i != 4; ++i) {
4002 if (i == 2) {
4003 MaskPtr = &HiMask;
4004 MaskIdx = 1;
4005 LoIdx = 0;
4006 HiIdx = 2;
4007 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004008 int Idx = PermMask[i];
4009 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004010 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004011 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004012 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004013 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004014 LoIdx++;
4015 } else {
4016 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004017 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004018 HiIdx++;
4019 }
4020 }
4021
Nate Begeman9008ca62009-04-27 18:41:29 +00004022 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4023 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4024 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00004025 for (unsigned i = 0; i != 4; ++i) {
4026 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004027 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00004028 } else {
4029 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004030 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00004031 }
4032 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004033 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00004034}
4035
Dan Gohman475871a2008-07-27 21:46:04 +00004036SDValue
4037X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004038 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00004039 SDValue V1 = Op.getOperand(0);
4040 SDValue V2 = Op.getOperand(1);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004041 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004042 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00004043 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004044 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004045 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4046 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00004047 bool V1IsSplat = false;
4048 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004049
Nate Begeman9008ca62009-04-27 18:41:29 +00004050 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00004051 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004052
Nate Begeman9008ca62009-04-27 18:41:29 +00004053 // Promote splats to v4f32.
4054 if (SVOp->isSplat()) {
4055 if (isMMX || NumElems < 4)
4056 return Op;
4057 return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004058 }
4059
Evan Cheng7a831ce2007-12-15 03:00:47 +00004060 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4061 // do it!
4062 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004063 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004064 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00004065 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004066 LowerVECTOR_SHUFFLE(NewOp, DAG));
Evan Cheng7a831ce2007-12-15 03:00:47 +00004067 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
4068 // FIXME: Figure out a cleaner way to do this.
4069 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00004070 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004071 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004072 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004073 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4074 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4075 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004076 }
Gabor Greifba36cb52008-08-28 21:40:38 +00004077 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004078 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4079 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00004080 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004081 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004082 }
4083 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004084
4085 if (X86::isPSHUFDMask(SVOp))
4086 return Op;
4087
Evan Chengf26ffe92008-05-29 08:22:04 +00004088 // Check if this can be converted into a logical shift.
4089 bool isLeft = false;
4090 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00004091 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00004092 bool isShift = getSubtarget()->hasSSE2() &&
4093 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00004094 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004095 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00004096 // v_set0 + movlhps or movhlps, etc.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004097 MVT EVT = VT.getVectorElementType();
4098 ShAmt *= EVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004099 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004100 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004101
4102 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004103 if (V1IsUndef)
4104 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00004105 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004106 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00004107 if (!isMMX)
4108 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00004109 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004110
4111 // FIXME: fold these into legal mask.
4112 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4113 X86::isMOVSLDUPMask(SVOp) ||
4114 X86::isMOVHLPSMask(SVOp) ||
4115 X86::isMOVHPMask(SVOp) ||
4116 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00004117 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004118
Nate Begeman9008ca62009-04-27 18:41:29 +00004119 if (ShouldXformToMOVHLPS(SVOp) ||
4120 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4121 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004122
Evan Chengf26ffe92008-05-29 08:22:04 +00004123 if (isShift) {
4124 // No better options. Use a vshl / vsrl.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004125 MVT EVT = VT.getVectorElementType();
4126 ShAmt *= EVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004127 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004128 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004129
Evan Cheng9eca5e82006-10-25 21:49:50 +00004130 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00004131 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4132 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00004133 V1IsSplat = isSplatVector(V1.getNode());
4134 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00004135
Chris Lattner8a594482007-11-25 00:24:49 +00004136 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00004137 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004138 Op = CommuteVectorShuffle(SVOp, DAG);
4139 SVOp = cast<ShuffleVectorSDNode>(Op);
4140 V1 = SVOp->getOperand(0);
4141 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004142 std::swap(V1IsSplat, V2IsSplat);
4143 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00004144 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00004145 }
4146
Nate Begeman9008ca62009-04-27 18:41:29 +00004147 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4148 // Shuffling low element of v1 into undef, just return v1.
4149 if (V2IsUndef)
4150 return V1;
4151 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4152 // the instruction selector will not match, so get a canonical MOVL with
4153 // swapped operands to undo the commute.
4154 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00004155 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004156
Nate Begeman9008ca62009-04-27 18:41:29 +00004157 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4158 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4159 X86::isUNPCKLMask(SVOp) ||
4160 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00004161 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00004162
Evan Cheng9bbbb982006-10-25 20:48:19 +00004163 if (V2IsSplat) {
4164 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004165 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00004166 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00004167 SDValue NewMask = NormalizeMask(SVOp, DAG);
4168 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4169 if (NSVOp != SVOp) {
4170 if (X86::isUNPCKLMask(NSVOp, true)) {
4171 return NewMask;
4172 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4173 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004174 }
4175 }
4176 }
4177
Evan Cheng9eca5e82006-10-25 21:49:50 +00004178 if (Commuted) {
4179 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00004180 // FIXME: this seems wrong.
4181 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4182 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4183 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4184 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4185 X86::isUNPCKLMask(NewSVOp) ||
4186 X86::isUNPCKHMask(NewSVOp))
4187 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00004188 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004189
Nate Begemanb9a47b82009-02-23 08:49:38 +00004190 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00004191
4192 // Normalize the node to match x86 shuffle ops if needed
4193 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4194 return CommuteVectorShuffle(SVOp, DAG);
4195
4196 // Check for legal shuffle and return?
4197 SmallVector<int, 16> PermMask;
4198 SVOp->getMask(PermMask);
4199 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004200 return Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00004201
Evan Cheng14b32e12007-12-11 01:46:18 +00004202 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
4203 if (VT == MVT::v8i16) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004204 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004205 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00004206 return NewOp;
4207 }
4208
Nate Begemanb9a47b82009-02-23 08:49:38 +00004209 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004210 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004211 if (NewOp.getNode())
4212 return NewOp;
4213 }
4214
Evan Chengace3c172008-07-22 21:13:36 +00004215 // Handle all 4 wide cases with a number of shuffles except for MMX.
4216 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00004217 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004218
Dan Gohman475871a2008-07-27 21:46:04 +00004219 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004220}
4221
Dan Gohman475871a2008-07-27 21:46:04 +00004222SDValue
4223X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004224 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004225 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004226 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004227 if (VT.getSizeInBits() == 8) {
Dale Johannesenace16102009-02-03 19:33:06 +00004228 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004229 Op.getOperand(0), Op.getOperand(1));
Dale Johannesenace16102009-02-03 19:33:06 +00004230 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004231 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004232 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004233 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00004234 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4235 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4236 if (Idx == 0)
Dale Johannesenace16102009-02-03 19:33:06 +00004237 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4238 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4239 DAG.getNode(ISD::BIT_CONVERT, dl,
4240 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00004241 Op.getOperand(0)),
4242 Op.getOperand(1)));
Dale Johannesenace16102009-02-03 19:33:06 +00004243 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004244 Op.getOperand(0), Op.getOperand(1));
Dale Johannesenace16102009-02-03 19:33:06 +00004245 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004246 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004247 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Evan Cheng62a3f152008-03-24 21:52:23 +00004248 } else if (VT == MVT::f32) {
4249 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4250 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004251 // result has a single use which is a store or a bitcast to i32. And in
4252 // the case of a store, it's not worth it if the index is a constant 0,
4253 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00004254 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00004255 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00004256 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004257 if ((User->getOpcode() != ISD::STORE ||
4258 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4259 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00004260 (User->getOpcode() != ISD::BIT_CONVERT ||
4261 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00004262 return SDValue();
Dale Johannesenace16102009-02-03 19:33:06 +00004263 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004264 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004265 Op.getOperand(0)),
4266 Op.getOperand(1));
4267 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004268 } else if (VT == MVT::i32) {
4269 // ExtractPS works with constant index.
4270 if (isa<ConstantSDNode>(Op.getOperand(1)))
4271 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004272 }
Dan Gohman475871a2008-07-27 21:46:04 +00004273 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004274}
4275
4276
Dan Gohman475871a2008-07-27 21:46:04 +00004277SDValue
4278X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004279 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00004280 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004281
Evan Cheng62a3f152008-03-24 21:52:23 +00004282 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00004283 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00004284 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00004285 return Res;
4286 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00004287
Duncan Sands83ec4b62008-06-06 12:08:01 +00004288 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004289 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004290 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004291 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004292 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004293 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004294 if (Idx == 0)
Dale Johannesenace16102009-02-03 19:33:06 +00004295 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4296 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004297 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004298 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00004299 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004300 // Transform it so it match pextrw which produces a 32-bit result.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004301 MVT EVT = (MVT::SimpleValueType)(VT.getSimpleVT()+1);
Dale Johannesenace16102009-02-03 19:33:06 +00004302 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004303 Op.getOperand(0), Op.getOperand(1));
Dale Johannesenace16102009-02-03 19:33:06 +00004304 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004305 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004306 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004307 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004308 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004309 if (Idx == 0)
4310 return Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00004311
Evan Cheng0db9fe62006-04-25 20:13:52 +00004312 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00004313 int Mask[4] = { Idx, -1, -1, -1 };
4314 MVT VVT = Op.getOperand(0).getValueType();
4315 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
4316 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004317 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004318 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004319 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004320 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4321 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4322 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004323 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004324 if (Idx == 0)
4325 return Op;
4326
4327 // UNPCKHPD the element to the lowest double word, then movsd.
4328 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4329 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00004330 int Mask[2] = { 1, -1 };
4331 MVT VVT = Op.getOperand(0).getValueType();
4332 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
4333 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004334 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004335 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004336 }
4337
Dan Gohman475871a2008-07-27 21:46:04 +00004338 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004339}
4340
Dan Gohman475871a2008-07-27 21:46:04 +00004341SDValue
4342X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG){
Duncan Sands83ec4b62008-06-06 12:08:01 +00004343 MVT VT = Op.getValueType();
4344 MVT EVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004345 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004346
Dan Gohman475871a2008-07-27 21:46:04 +00004347 SDValue N0 = Op.getOperand(0);
4348 SDValue N1 = Op.getOperand(1);
4349 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004350
Dan Gohmanef521f12008-08-14 22:53:18 +00004351 if ((EVT.getSizeInBits() == 8 || EVT.getSizeInBits() == 16) &&
4352 isa<ConstantSDNode>(N2)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004353 unsigned Opc = (EVT.getSizeInBits() == 8) ? X86ISD::PINSRB
Nate Begemanb9a47b82009-02-23 08:49:38 +00004354 : X86ISD::PINSRW;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004355 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
4356 // argument.
4357 if (N1.getValueType() != MVT::i32)
Dale Johannesenace16102009-02-03 19:33:06 +00004358 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004359 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004360 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004361 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohmanc0573b12008-08-14 22:43:26 +00004362 } else if (EVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004363 // Bits [7:6] of the constant are the source select. This will always be
4364 // zero here. The DAG Combiner may combine an extract_elt index into these
4365 // bits. For example (insert (extract, 3), 2) could be matched by putting
4366 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00004367 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00004368 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00004369 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00004370 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004371 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Dale Johannesenace16102009-02-03 19:33:06 +00004372 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004373 } else if (EVT == MVT::i32) {
4374 // InsertPS works with constant index.
4375 if (isa<ConstantSDNode>(N2))
4376 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004377 }
Dan Gohman475871a2008-07-27 21:46:04 +00004378 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004379}
4380
Dan Gohman475871a2008-07-27 21:46:04 +00004381SDValue
4382X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004383 MVT VT = Op.getValueType();
4384 MVT EVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004385
4386 if (Subtarget->hasSSE41())
4387 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
4388
Evan Cheng794405e2007-12-12 07:55:34 +00004389 if (EVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00004390 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00004391
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004392 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004393 SDValue N0 = Op.getOperand(0);
4394 SDValue N1 = Op.getOperand(1);
4395 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00004396
Eli Friedman30e71eb2009-06-06 06:32:50 +00004397 if (EVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00004398 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
4399 // as its second argument.
Evan Cheng0db9fe62006-04-25 20:13:52 +00004400 if (N1.getValueType() != MVT::i32)
Dale Johannesenace16102009-02-03 19:33:06 +00004401 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004402 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004403 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004404 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004405 }
Dan Gohman475871a2008-07-27 21:46:04 +00004406 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004407}
4408
Dan Gohman475871a2008-07-27 21:46:04 +00004409SDValue
4410X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004411 DebugLoc dl = Op.getDebugLoc();
Evan Cheng52672b82008-07-22 18:39:19 +00004412 if (Op.getValueType() == MVT::v2f32)
Dale Johannesenace16102009-02-03 19:33:06 +00004413 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f32,
4414 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i32,
4415 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
Evan Cheng52672b82008-07-22 18:39:19 +00004416 Op.getOperand(0))));
4417
Dale Johannesenace16102009-02-03 19:33:06 +00004418 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004419 MVT VT = MVT::v2i32;
4420 switch (Op.getValueType().getSimpleVT()) {
Evan Chengefec7512008-02-18 23:04:32 +00004421 default: break;
4422 case MVT::v16i8:
4423 case MVT::v8i16:
4424 VT = MVT::v4i32;
4425 break;
4426 }
Dale Johannesenace16102009-02-03 19:33:06 +00004427 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
4428 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004429}
4430
Bill Wendling056292f2008-09-16 21:48:12 +00004431// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
4432// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
4433// one of the above mentioned nodes. It has to be wrapped because otherwise
4434// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
4435// be used to form addressing mode. These wrapped nodes will be selected
4436// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00004437SDValue
4438X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004439 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Chris Lattner41621a22009-06-26 19:22:52 +00004440
4441 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4442 // global base reg.
4443 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004444 unsigned WrapperKind = X86ISD::Wrapper;
Chris Lattner41621a22009-06-26 19:22:52 +00004445 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
4446 if (Subtarget->isPICStyleStub())
4447 OpFlag = X86II::MO_PIC_BASE_OFFSET;
4448 else if (Subtarget->isPICStyleGOT())
4449 OpFlag = X86II::MO_GOTOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00004450 else if (Subtarget->isPICStyleRIPRel() &&
4451 getTargetMachine().getCodeModel() == CodeModel::Small)
4452 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner41621a22009-06-26 19:22:52 +00004453 }
4454
Evan Cheng1606e8e2009-03-13 07:51:59 +00004455 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00004456 CP->getAlignment(),
4457 CP->getOffset(), OpFlag);
4458 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00004459 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004460 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00004461 if (OpFlag) {
4462 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004463 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattner41621a22009-06-26 19:22:52 +00004464 DebugLoc::getUnknownLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004465 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004466 }
4467
4468 return Result;
4469}
4470
Chris Lattner18c59872009-06-27 04:16:01 +00004471SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
4472 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
4473
4474 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4475 // global base reg.
4476 unsigned char OpFlag = 0;
4477 unsigned WrapperKind = X86ISD::Wrapper;
4478 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
4479 if (Subtarget->isPICStyleStub())
4480 OpFlag = X86II::MO_PIC_BASE_OFFSET;
4481 else if (Subtarget->isPICStyleGOT())
4482 OpFlag = X86II::MO_GOTOFF;
4483 else if (Subtarget->isPICStyleRIPRel())
4484 WrapperKind = X86ISD::WrapperRIP;
4485 }
4486
4487 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
4488 OpFlag);
4489 DebugLoc DL = JT->getDebugLoc();
4490 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
4491
4492 // With PIC, the address is actually $g + Offset.
4493 if (OpFlag) {
4494 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4495 DAG.getNode(X86ISD::GlobalBaseReg,
4496 DebugLoc::getUnknownLoc(), getPointerTy()),
4497 Result);
4498 }
4499
4500 return Result;
4501}
4502
4503SDValue
4504X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) {
4505 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
4506
4507 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4508 // global base reg.
4509 unsigned char OpFlag = 0;
4510 unsigned WrapperKind = X86ISD::Wrapper;
4511 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
4512 if (Subtarget->isPICStyleStub())
4513 OpFlag = X86II::MO_PIC_BASE_OFFSET;
4514 else if (Subtarget->isPICStyleGOT())
4515 OpFlag = X86II::MO_GOTOFF;
4516 else if (Subtarget->isPICStyleRIPRel())
4517 WrapperKind = X86ISD::WrapperRIP;
4518 }
4519
4520 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
4521
4522 DebugLoc DL = Op.getDebugLoc();
4523 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
4524
4525
4526 // With PIC, the address is actually $g + Offset.
4527 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
4528 !Subtarget->isPICStyleRIPRel()) {
4529 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4530 DAG.getNode(X86ISD::GlobalBaseReg,
4531 DebugLoc::getUnknownLoc(),
4532 getPointerTy()),
4533 Result);
4534 }
4535
4536 return Result;
4537}
4538
Dan Gohman475871a2008-07-27 21:46:04 +00004539SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00004540X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00004541 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00004542 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00004543 bool IsPic = getTargetMachine().getRelocationModel() == Reloc::PIC_;
4544 bool ExtraLoadRequired =
4545 Subtarget->GVRequiresExtraLoad(GV, getTargetMachine(), false);
4546
4547 // Create the TargetGlobalAddress node, folding in the constant
4548 // offset if it is legal.
4549 SDValue Result;
Dan Gohman44013612008-10-21 03:38:42 +00004550 if (!IsPic && !ExtraLoadRequired && isInt32(Offset)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00004551 // A direct static reference to a global.
Dan Gohman6520e202008-10-18 02:06:02 +00004552 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset);
4553 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004554 } else {
Chris Lattnerb1acd682009-06-27 05:39:56 +00004555 unsigned char OpFlags = 0;
4556
Chris Lattner4aa21aa2009-07-09 00:58:53 +00004557 if (GV->hasDLLImportLinkage())
4558 OpFlags = X86II::MO_DLLIMPORT;
4559 else if (Subtarget->isPICStyleRIPRel() &&
4560 getTargetMachine().getRelocationModel() != Reloc::Static) {
Chris Lattnerb1acd682009-06-27 05:39:56 +00004561 if (ExtraLoadRequired)
4562 OpFlags = X86II::MO_GOTPCREL;
4563 } else if (Subtarget->isPICStyleGOT() &&
4564 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
4565 if (ExtraLoadRequired)
4566 OpFlags = X86II::MO_GOT;
4567 else
4568 OpFlags = X86II::MO_GOTOFF;
4569 }
4570
4571 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00004572 }
4573
4574 if (Subtarget->isPICStyleRIPRel() &&
4575 getTargetMachine().getCodeModel() == CodeModel::Small)
4576 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
4577 else
4578 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00004579
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004580 // With PIC, the address is actually $g + Offset.
Dan Gohman6520e202008-10-18 02:06:02 +00004581 if (IsPic && !Subtarget->isPICStyleRIPRel()) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00004582 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
4583 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004584 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004585 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004586
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00004587 // For Darwin & Mingw32, external and weak symbols are indirect, so we want to
4588 // load the value at address GV, not the value of GV itself. This means that
4589 // the GlobalAddress must be in the base or index register of the address, not
4590 // the GV offset field. Platform check is inside GVRequiresExtraLoad() call
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004591 // The same applies for external symbols during PIC codegen
Dan Gohman6520e202008-10-18 02:06:02 +00004592 if (ExtraLoadRequired)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004593 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Dan Gohman3069b872008-02-07 18:41:25 +00004594 PseudoSourceValue::getGOT(), 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004595
Dan Gohman6520e202008-10-18 02:06:02 +00004596 // If there was a non-zero offset that we didn't fold, create an explicit
4597 // addition for it.
4598 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004599 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00004600 DAG.getConstant(Offset, getPointerTy()));
4601
Evan Cheng0db9fe62006-04-25 20:13:52 +00004602 return Result;
4603}
4604
Evan Chengda43bcf2008-09-24 00:05:32 +00004605SDValue
4606X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) {
4607 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00004608 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004609 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00004610}
4611
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004612static SDValue
4613GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Chris Lattnerb903bed2009-06-26 21:20:29 +00004614 SDValue *InFlag, const MVT PtrVT, unsigned ReturnReg,
4615 unsigned char OperandFlags) {
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004616 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
4617 DebugLoc dl = GA->getDebugLoc();
4618 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
4619 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00004620 GA->getOffset(),
4621 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004622 if (InFlag) {
4623 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00004624 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004625 } else {
4626 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00004627 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004628 }
Rafael Espindola15f1b662009-04-24 12:59:40 +00004629 SDValue Flag = Chain.getValue(1);
4630 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004631}
4632
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004633// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00004634static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004635LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Duncan Sands83ec4b62008-06-06 12:08:01 +00004636 const MVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00004637 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00004638 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
4639 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004640 DAG.getNode(X86ISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004641 DebugLoc::getUnknownLoc(),
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004642 PtrVT), InFlag);
4643 InFlag = Chain.getValue(1);
4644
Chris Lattnerb903bed2009-06-26 21:20:29 +00004645 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004646}
4647
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004648// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00004649static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004650LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Duncan Sands83ec4b62008-06-06 12:08:01 +00004651 const MVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00004652 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
4653 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004654}
4655
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004656// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
4657// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00004658static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00004659 const MVT PtrVT, TLSModel::Model model,
4660 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00004661 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004662 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00004663 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
4664 DebugLoc::getUnknownLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00004665 DAG.getRegister(is64Bit? X86::FS : X86::GS,
4666 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00004667
4668 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
4669 NULL, 0);
4670
Chris Lattnerb903bed2009-06-26 21:20:29 +00004671 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004672 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
4673 // initialexec.
4674 unsigned WrapperKind = X86ISD::Wrapper;
4675 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00004676 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00004677 } else if (is64Bit) {
4678 assert(model == TLSModel::InitialExec);
4679 OperandFlags = X86II::MO_GOTTPOFF;
4680 WrapperKind = X86ISD::WrapperRIP;
4681 } else {
4682 assert(model == TLSModel::InitialExec);
4683 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00004684 }
Chris Lattnerb903bed2009-06-26 21:20:29 +00004685
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004686 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
4687 // exec)
Chris Lattner4150c082009-06-21 02:22:34 +00004688 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00004689 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00004690 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00004691
Rafael Espindola9a580232009-02-27 13:37:18 +00004692 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004693 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Dan Gohman3069b872008-02-07 18:41:25 +00004694 PseudoSourceValue::getGOT(), 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00004695
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004696 // The address of the thread local variable is the add of the thread
4697 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004698 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004699}
4700
Dan Gohman475871a2008-07-27 21:46:04 +00004701SDValue
4702X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004703 // TODO: implement the "local dynamic" model
Lauro Ramos Venancio2c5c1112007-04-21 20:56:26 +00004704 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004705 assert(Subtarget->isTargetELF() &&
4706 "TLS not implemented for non-ELF targets");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004707 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00004708 const GlobalValue *GV = GA->getGlobal();
4709
4710 // If GV is an alias then use the aliasee for determining
4711 // thread-localness.
4712 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
4713 GV = GA->resolveAliasedGlobal(false);
4714
4715 TLSModel::Model model = getTLSModel(GV,
4716 getTargetMachine().getRelocationModel());
4717
4718 switch (model) {
4719 case TLSModel::GeneralDynamic:
4720 case TLSModel::LocalDynamic: // not implemented
4721 if (Subtarget->is64Bit())
Rafael Espindola9a580232009-02-27 13:37:18 +00004722 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
Chris Lattnerb903bed2009-06-26 21:20:29 +00004723 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
4724
4725 case TLSModel::InitialExec:
4726 case TLSModel::LocalExec:
4727 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
4728 Subtarget->is64Bit());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004729 }
Chris Lattnerb903bed2009-06-26 21:20:29 +00004730
Chris Lattner5867de12009-04-01 22:14:45 +00004731 assert(0 && "Unreachable");
4732 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004733}
4734
Evan Cheng0db9fe62006-04-25 20:13:52 +00004735
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004736/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00004737/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohman475871a2008-07-27 21:46:04 +00004738SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) {
Dan Gohman4c1fa612008-03-03 22:22:09 +00004739 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Duncan Sands83ec4b62008-06-06 12:08:01 +00004740 MVT VT = Op.getValueType();
4741 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004742 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004743 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00004744 SDValue ShOpLo = Op.getOperand(0);
4745 SDValue ShOpHi = Op.getOperand(1);
4746 SDValue ShAmt = Op.getOperand(2);
4747 SDValue Tmp1 = isSRA ?
Scott Michelfdc40a02009-02-17 22:15:04 +00004748 DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Dale Johannesenace16102009-02-03 19:33:06 +00004749 DAG.getConstant(VTBits - 1, MVT::i8)) :
Dan Gohman4c1fa612008-03-03 22:22:09 +00004750 DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00004751
Dan Gohman475871a2008-07-27 21:46:04 +00004752 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004753 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00004754 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
4755 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004756 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00004757 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
4758 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004759 }
Evan Chenge3413162006-01-09 18:33:28 +00004760
Dale Johannesenace16102009-02-03 19:33:06 +00004761 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
Dan Gohman4c1fa612008-03-03 22:22:09 +00004762 DAG.getConstant(VTBits, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00004763 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, VT,
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004764 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00004765
Dan Gohman475871a2008-07-27 21:46:04 +00004766 SDValue Hi, Lo;
4767 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
4768 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
4769 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00004770
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004771 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00004772 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
4773 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004774 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00004775 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
4776 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004777 }
4778
Dan Gohman475871a2008-07-27 21:46:04 +00004779 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00004780 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004781}
Evan Chenga3195e82006-01-12 22:54:21 +00004782
Dan Gohman475871a2008-07-27 21:46:04 +00004783SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004784 MVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00004785
4786 if (SrcVT.isVector()) {
4787 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
4788 return Op;
4789 }
4790 return SDValue();
4791 }
4792
Duncan Sands8e4eb092008-06-08 20:54:56 +00004793 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00004794 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004795
Eli Friedman36df4992009-05-27 00:47:34 +00004796 // These are really Legal; return the operand so the caller accepts it as
4797 // Legal.
Chris Lattnerb09916b2008-02-27 05:57:41 +00004798 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00004799 return Op;
4800 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
4801 Subtarget->is64Bit()) {
4802 return Op;
4803 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004804
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004805 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004806 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004807 MachineFunction &MF = DAG.getMachineFunction();
4808 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
Dan Gohman475871a2008-07-27 21:46:04 +00004809 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00004810 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00004811 StackSlot,
4812 PseudoSourceValue::getFixedStack(SSFI), 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00004813 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
4814}
Evan Cheng0db9fe62006-04-25 20:13:52 +00004815
Eli Friedman948e95a2009-05-23 09:59:16 +00004816SDValue X86TargetLowering::BuildFILD(SDValue Op, MVT SrcVT, SDValue Chain,
4817 SDValue StackSlot,
4818 SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004819 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00004820 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00004821 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00004822 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00004823 if (useSSE)
Chris Lattner5a88b832007-02-25 07:10:00 +00004824 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
4825 else
Dale Johannesen849f2142007-07-03 00:53:03 +00004826 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00004827 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004828 Ops.push_back(Chain);
4829 Ops.push_back(StackSlot);
4830 Ops.push_back(DAG.getValueType(SrcVT));
Dale Johannesenace16102009-02-03 19:33:06 +00004831 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Chris Lattnerb09916b2008-02-27 05:57:41 +00004832 Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004833
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00004834 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004835 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00004836 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004837
4838 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
4839 // shouldn't be necessary except that RFP cannot be live across
4840 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004841 MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004842 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
Dan Gohman475871a2008-07-27 21:46:04 +00004843 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Chris Lattner5a88b832007-02-25 07:10:00 +00004844 Tys = DAG.getVTList(MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00004845 SmallVector<SDValue, 8> Ops;
Evan Chenga3195e82006-01-12 22:54:21 +00004846 Ops.push_back(Chain);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004847 Ops.push_back(Result);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004848 Ops.push_back(StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004849 Ops.push_back(DAG.getValueType(Op.getValueType()));
4850 Ops.push_back(InFlag);
Dale Johannesenace16102009-02-03 19:33:06 +00004851 Chain = DAG.getNode(X86ISD::FST, dl, Tys, &Ops[0], Ops.size());
4852 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
Dan Gohmana54cf172008-07-11 22:44:52 +00004853 PseudoSourceValue::getFixedStack(SSFI), 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004854 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004855
Evan Cheng0db9fe62006-04-25 20:13:52 +00004856 return Result;
4857}
4858
Bill Wendling8b8a6362009-01-17 03:56:04 +00004859// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
4860SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) {
4861 // This algorithm is not obvious. Here it is in C code, more or less:
4862 /*
4863 double uint64_to_double( uint32_t hi, uint32_t lo ) {
4864 static const __m128i exp = { 0x4330000045300000ULL, 0 };
4865 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00004866
Bill Wendling8b8a6362009-01-17 03:56:04 +00004867 // Copy ints to xmm registers.
4868 __m128i xh = _mm_cvtsi32_si128( hi );
4869 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00004870
Bill Wendling8b8a6362009-01-17 03:56:04 +00004871 // Combine into low half of a single xmm register.
4872 __m128i x = _mm_unpacklo_epi32( xh, xl );
4873 __m128d d;
4874 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00004875
Bill Wendling8b8a6362009-01-17 03:56:04 +00004876 // Merge in appropriate exponents to give the integer bits the right
4877 // magnitude.
4878 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00004879
Bill Wendling8b8a6362009-01-17 03:56:04 +00004880 // Subtract away the biases to deal with the IEEE-754 double precision
4881 // implicit 1.
4882 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00004883
Bill Wendling8b8a6362009-01-17 03:56:04 +00004884 // All conversions up to here are exact. The correctly rounded result is
4885 // calculated using the current rounding mode using the following
4886 // horizontal add.
4887 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
4888 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
4889 // store doesn't really need to be here (except
4890 // maybe to zero the other double)
4891 return sd;
4892 }
4893 */
Dale Johannesen040225f2008-10-21 23:07:49 +00004894
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004895 DebugLoc dl = Op.getDebugLoc();
Dale Johannesenace16102009-02-03 19:33:06 +00004896
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004897 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00004898 std::vector<Constant*> CV0;
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004899 CV0.push_back(ConstantInt::get(APInt(32, 0x45300000)));
4900 CV0.push_back(ConstantInt::get(APInt(32, 0x43300000)));
4901 CV0.push_back(ConstantInt::get(APInt(32, 0)));
4902 CV0.push_back(ConstantInt::get(APInt(32, 0)));
4903 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00004904 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004905
Bill Wendling8b8a6362009-01-17 03:56:04 +00004906 std::vector<Constant*> CV1;
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004907 CV1.push_back(ConstantFP::get(APFloat(APInt(64, 0x4530000000000000ULL))));
4908 CV1.push_back(ConstantFP::get(APFloat(APInt(64, 0x4330000000000000ULL))));
4909 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00004910 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004911
Dale Johannesenace16102009-02-03 19:33:06 +00004912 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
4913 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00004914 Op.getOperand(0),
4915 DAG.getIntPtrConstant(1)));
Dale Johannesenace16102009-02-03 19:33:06 +00004916 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
4917 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00004918 Op.getOperand(0),
4919 DAG.getIntPtrConstant(0)));
Nate Begeman9008ca62009-04-27 18:41:29 +00004920 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
Dale Johannesenace16102009-02-03 19:33:06 +00004921 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00004922 PseudoSourceValue::getConstantPool(), 0,
4923 false, 16);
Nate Begeman9008ca62009-04-27 18:41:29 +00004924 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
Dale Johannesenace16102009-02-03 19:33:06 +00004925 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
4926 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00004927 PseudoSourceValue::getConstantPool(), 0,
4928 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00004929 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00004930
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004931 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00004932 int ShufMask[2] = { 1, -1 };
4933 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
4934 DAG.getUNDEF(MVT::v2f64), ShufMask);
Dale Johannesenace16102009-02-03 19:33:06 +00004935 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
4936 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004937 DAG.getIntPtrConstant(0));
4938}
4939
Bill Wendling8b8a6362009-01-17 03:56:04 +00004940// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
4941SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004942 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00004943 // FP constant to bias correct the final result.
4944 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
4945 MVT::f64);
4946
4947 // Load the 32-bit value into an XMM register.
Dale Johannesenace16102009-02-03 19:33:06 +00004948 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
4949 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00004950 Op.getOperand(0),
4951 DAG.getIntPtrConstant(0)));
4952
Dale Johannesenace16102009-02-03 19:33:06 +00004953 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
4954 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00004955 DAG.getIntPtrConstant(0));
4956
4957 // Or the load with the bias.
Dale Johannesenace16102009-02-03 19:33:06 +00004958 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
4959 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
4960 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Evan Cheng50c3dfe2009-01-19 08:19:57 +00004961 MVT::v2f64, Load)),
Dale Johannesenace16102009-02-03 19:33:06 +00004962 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
4963 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Evan Cheng50c3dfe2009-01-19 08:19:57 +00004964 MVT::v2f64, Bias)));
Dale Johannesenace16102009-02-03 19:33:06 +00004965 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
4966 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00004967 DAG.getIntPtrConstant(0));
4968
4969 // Subtract the bias.
Dale Johannesenace16102009-02-03 19:33:06 +00004970 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00004971
4972 // Handle final rounding.
Bill Wendling030939c2009-01-17 07:40:19 +00004973 MVT DestVT = Op.getValueType();
4974
4975 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00004976 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00004977 DAG.getIntPtrConstant(0));
4978 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00004979 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00004980 }
4981
4982 // Handle final rounding.
4983 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00004984}
4985
4986SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Evan Chenga06ec9e2009-01-19 08:08:22 +00004987 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004988 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00004989
Evan Chenga06ec9e2009-01-19 08:08:22 +00004990 // Now not UINT_TO_FP is legal (it's marked custom), dag combiner won't
4991 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
4992 // the optimization here.
4993 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00004994 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00004995
4996 MVT SrcVT = N0.getValueType();
Bill Wendling8b8a6362009-01-17 03:56:04 +00004997 if (SrcVT == MVT::i64) {
Eli Friedman36df4992009-05-27 00:47:34 +00004998 // We only handle SSE2 f64 target here; caller can expand the rest.
Bill Wendling8b8a6362009-01-17 03:56:04 +00004999 if (Op.getValueType() != MVT::f64 || !X86ScalarSSEf64)
Daniel Dunbar82205572009-05-26 21:27:02 +00005000 return SDValue();
Bill Wendling030939c2009-01-17 07:40:19 +00005001
Bill Wendling8b8a6362009-01-17 03:56:04 +00005002 return LowerUINT_TO_FP_i64(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00005003 } else if (SrcVT == MVT::i32 && X86ScalarSSEf64) {
Bill Wendling8b8a6362009-01-17 03:56:04 +00005004 return LowerUINT_TO_FP_i32(Op, DAG);
5005 }
5006
Eli Friedman948e95a2009-05-23 09:59:16 +00005007 assert(SrcVT == MVT::i32 && "Unknown UINT_TO_FP to lower!");
5008
5009 // Make a 64-bit buffer, and use it to build an FILD.
5010 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
5011 SDValue WordOff = DAG.getConstant(4, getPointerTy());
5012 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
5013 getPointerTy(), StackSlot, WordOff);
5014 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
5015 StackSlot, NULL, 0);
5016 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
5017 OffsetSlot, NULL, 0);
5018 return BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005019}
5020
Dan Gohman475871a2008-07-27 21:46:04 +00005021std::pair<SDValue,SDValue> X86TargetLowering::
Eli Friedman948e95a2009-05-23 09:59:16 +00005022FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005023 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00005024
5025 MVT DstTy = Op.getValueType();
5026
5027 if (!IsSigned) {
5028 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5029 DstTy = MVT::i64;
5030 }
5031
5032 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5033 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00005034 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00005035
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005036 // These are really Legal.
Eli Friedman948e95a2009-05-23 09:59:16 +00005037 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00005038 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005039 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00005040 if (Subtarget->is64Bit() &&
Eli Friedman948e95a2009-05-23 09:59:16 +00005041 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00005042 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005043 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005044
Evan Cheng87c89352007-10-15 20:11:21 +00005045 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5046 // stack slot.
5047 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00005048 unsigned MemSize = DstTy.getSizeInBits()/8;
Evan Cheng87c89352007-10-15 20:11:21 +00005049 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
Dan Gohman475871a2008-07-27 21:46:04 +00005050 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eli Friedman948e95a2009-05-23 09:59:16 +00005051
Evan Cheng0db9fe62006-04-25 20:13:52 +00005052 unsigned Opc;
Eli Friedman948e95a2009-05-23 09:59:16 +00005053 switch (DstTy.getSimpleVT()) {
Chris Lattner27a6c732007-11-24 07:07:01 +00005054 default: assert(0 && "Invalid FP_TO_SINT to lower!");
5055 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5056 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5057 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005058 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005059
Dan Gohman475871a2008-07-27 21:46:04 +00005060 SDValue Chain = DAG.getEntryNode();
5061 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00005062 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Eli Friedman948e95a2009-05-23 09:59:16 +00005063 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00005064 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
Dan Gohmana54cf172008-07-11 22:44:52 +00005065 PseudoSourceValue::getFixedStack(SSFI), 0);
Dale Johannesen849f2142007-07-03 00:53:03 +00005066 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005067 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00005068 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5069 };
Dale Johannesenace16102009-02-03 19:33:06 +00005070 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005071 Chain = Value.getValue(1);
5072 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
5073 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5074 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005075
Evan Cheng0db9fe62006-04-25 20:13:52 +00005076 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00005077 SDValue Ops[] = { Chain, Value, StackSlot };
Dale Johannesenace16102009-02-03 19:33:06 +00005078 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00005079
Chris Lattner27a6c732007-11-24 07:07:01 +00005080 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005081}
5082
Dan Gohman475871a2008-07-27 21:46:04 +00005083SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005084 if (Op.getValueType().isVector()) {
5085 if (Op.getValueType() == MVT::v2i32 &&
5086 Op.getOperand(0).getValueType() == MVT::v2f64) {
5087 return Op;
5088 }
5089 return SDValue();
5090 }
5091
Eli Friedman948e95a2009-05-23 09:59:16 +00005092 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00005093 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00005094 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
5095 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005096
Chris Lattner27a6c732007-11-24 07:07:01 +00005097 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005098 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Dale Johannesenace16102009-02-03 19:33:06 +00005099 FIST, StackSlot, NULL, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00005100}
5101
Eli Friedman948e95a2009-05-23 09:59:16 +00005102SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) {
5103 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
5104 SDValue FIST = Vals.first, StackSlot = Vals.second;
5105 assert(FIST.getNode() && "Unexpected failure");
5106
5107 // Load the result.
5108 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
5109 FIST, StackSlot, NULL, 0);
5110}
5111
Dan Gohman475871a2008-07-27 21:46:04 +00005112SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005113 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005114 MVT VT = Op.getValueType();
5115 MVT EltVT = VT;
5116 if (VT.isVector())
5117 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005118 std::vector<Constant*> CV;
Dan Gohman20382522007-07-10 00:05:58 +00005119 if (EltVT == MVT::f64) {
Chris Lattner02a260a2008-04-20 00:41:09 +00005120 Constant *C = ConstantFP::get(APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00005121 CV.push_back(C);
5122 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005123 } else {
Chris Lattner02a260a2008-04-20 00:41:09 +00005124 Constant *C = ConstantFP::get(APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00005125 CV.push_back(C);
5126 CV.push_back(C);
5127 CV.push_back(C);
5128 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005129 }
Dan Gohmand3006222007-07-27 17:16:43 +00005130 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005131 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005132 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005133 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005134 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005135 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005136}
5137
Dan Gohman475871a2008-07-27 21:46:04 +00005138SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005139 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005140 MVT VT = Op.getValueType();
5141 MVT EltVT = VT;
Evan Chengd4d01b72007-07-19 23:36:01 +00005142 unsigned EltNum = 1;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005143 if (VT.isVector()) {
5144 EltVT = VT.getVectorElementType();
5145 EltNum = VT.getVectorNumElements();
Evan Chengd4d01b72007-07-19 23:36:01 +00005146 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005147 std::vector<Constant*> CV;
Dan Gohman20382522007-07-10 00:05:58 +00005148 if (EltVT == MVT::f64) {
Chris Lattner02a260a2008-04-20 00:41:09 +00005149 Constant *C = ConstantFP::get(APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00005150 CV.push_back(C);
5151 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005152 } else {
Chris Lattner02a260a2008-04-20 00:41:09 +00005153 Constant *C = ConstantFP::get(APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00005154 CV.push_back(C);
5155 CV.push_back(C);
5156 CV.push_back(C);
5157 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005158 }
Dan Gohmand3006222007-07-27 17:16:43 +00005159 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005160 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005161 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005162 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005163 false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005164 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00005165 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
5166 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
Scott Michelfdc40a02009-02-17 22:15:04 +00005167 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005168 Op.getOperand(0)),
5169 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00005170 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005171 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00005172 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005173}
5174
Dan Gohman475871a2008-07-27 21:46:04 +00005175SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
5176 SDValue Op0 = Op.getOperand(0);
5177 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005178 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005179 MVT VT = Op.getValueType();
5180 MVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00005181
5182 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005183 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005184 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005185 SrcVT = VT;
5186 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005187 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005188 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005189 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005190 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005191 }
5192
5193 // At this point the operands and the result should have the same
5194 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00005195
Evan Cheng68c47cb2007-01-05 07:55:56 +00005196 // First get the sign bit of second operand.
5197 std::vector<Constant*> CV;
5198 if (SrcVT == MVT::f64) {
Chris Lattner02a260a2008-04-20 00:41:09 +00005199 CV.push_back(ConstantFP::get(APFloat(APInt(64, 1ULL << 63))));
5200 CV.push_back(ConstantFP::get(APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005201 } else {
Chris Lattner02a260a2008-04-20 00:41:09 +00005202 CV.push_back(ConstantFP::get(APFloat(APInt(32, 1U << 31))));
5203 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
5204 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
5205 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005206 }
Dan Gohmand3006222007-07-27 17:16:43 +00005207 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005208 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005209 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005210 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005211 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005212 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005213
5214 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005215 if (SrcVT.bitsGT(VT)) {
Evan Cheng68c47cb2007-01-05 07:55:56 +00005216 // Op0 is MVT::f32, Op1 is MVT::f64.
Dale Johannesenace16102009-02-03 19:33:06 +00005217 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
5218 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
Evan Cheng68c47cb2007-01-05 07:55:56 +00005219 DAG.getConstant(32, MVT::i32));
Dale Johannesenace16102009-02-03 19:33:06 +00005220 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
5221 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00005222 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005223 }
5224
Evan Cheng73d6cf12007-01-05 21:37:56 +00005225 // Clear first operand sign bit.
5226 CV.clear();
5227 if (VT == MVT::f64) {
Chris Lattner02a260a2008-04-20 00:41:09 +00005228 CV.push_back(ConstantFP::get(APFloat(APInt(64, ~(1ULL << 63)))));
5229 CV.push_back(ConstantFP::get(APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005230 } else {
Chris Lattner02a260a2008-04-20 00:41:09 +00005231 CV.push_back(ConstantFP::get(APFloat(APInt(32, ~(1U << 31)))));
5232 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
5233 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
5234 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005235 }
Dan Gohmand3006222007-07-27 17:16:43 +00005236 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005237 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005238 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005239 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005240 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005241 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005242
5243 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00005244 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005245}
5246
Dan Gohman076aee32009-03-04 19:44:21 +00005247/// Emit nodes that will be selected as "test Op0,Op0", or something
5248/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005249SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
5250 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005251 DebugLoc dl = Op.getDebugLoc();
5252
Dan Gohman31125812009-03-07 01:58:32 +00005253 // CF and OF aren't always set the way we want. Determine which
5254 // of these we need.
5255 bool NeedCF = false;
5256 bool NeedOF = false;
5257 switch (X86CC) {
5258 case X86::COND_A: case X86::COND_AE:
5259 case X86::COND_B: case X86::COND_BE:
5260 NeedCF = true;
5261 break;
5262 case X86::COND_G: case X86::COND_GE:
5263 case X86::COND_L: case X86::COND_LE:
5264 case X86::COND_O: case X86::COND_NO:
5265 NeedOF = true;
5266 break;
5267 default: break;
5268 }
5269
Dan Gohman076aee32009-03-04 19:44:21 +00005270 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00005271 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
5272 // we prove that the arithmetic won't overflow, we can't use OF or CF.
5273 if (Op.getResNo() == 0 && !NeedOF && !NeedCF) {
Dan Gohman076aee32009-03-04 19:44:21 +00005274 unsigned Opcode = 0;
Dan Gohman51bb4742009-03-05 21:29:28 +00005275 unsigned NumOperands = 0;
Dan Gohman076aee32009-03-04 19:44:21 +00005276 switch (Op.getNode()->getOpcode()) {
5277 case ISD::ADD:
5278 // Due to an isel shortcoming, be conservative if this add is likely to
5279 // be selected as part of a load-modify-store instruction. When the root
5280 // node in a match is a store, isel doesn't know how to remap non-chain
5281 // non-flag uses of other nodes in the match, such as the ADD in this
5282 // case. This leads to the ADD being left around and reselected, with
5283 // the result being two adds in the output.
5284 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5285 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5286 if (UI->getOpcode() == ISD::STORE)
5287 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005288 if (ConstantSDNode *C =
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005289 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
5290 // An add of one will be selected as an INC.
Dan Gohman076aee32009-03-04 19:44:21 +00005291 if (C->getAPIntValue() == 1) {
5292 Opcode = X86ISD::INC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005293 NumOperands = 1;
Dan Gohman076aee32009-03-04 19:44:21 +00005294 break;
5295 }
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005296 // An add of negative one (subtract of one) will be selected as a DEC.
5297 if (C->getAPIntValue().isAllOnesValue()) {
5298 Opcode = X86ISD::DEC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005299 NumOperands = 1;
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005300 break;
5301 }
5302 }
Dan Gohman076aee32009-03-04 19:44:21 +00005303 // Otherwise use a regular EFLAGS-setting add.
5304 Opcode = X86ISD::ADD;
Dan Gohman51bb4742009-03-05 21:29:28 +00005305 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005306 break;
5307 case ISD::SUB:
5308 // Due to the ISEL shortcoming noted above, be conservative if this sub is
5309 // likely to be selected as part of a load-modify-store instruction.
5310 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5311 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5312 if (UI->getOpcode() == ISD::STORE)
5313 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005314 // Otherwise use a regular EFLAGS-setting sub.
5315 Opcode = X86ISD::SUB;
Dan Gohman51bb4742009-03-05 21:29:28 +00005316 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005317 break;
5318 case X86ISD::ADD:
5319 case X86ISD::SUB:
5320 case X86ISD::INC:
5321 case X86ISD::DEC:
5322 return SDValue(Op.getNode(), 1);
5323 default:
5324 default_case:
5325 break;
5326 }
5327 if (Opcode != 0) {
Dan Gohmanfc166572009-04-09 23:54:40 +00005328 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
Dan Gohman076aee32009-03-04 19:44:21 +00005329 SmallVector<SDValue, 4> Ops;
Dan Gohman31125812009-03-07 01:58:32 +00005330 for (unsigned i = 0; i != NumOperands; ++i)
Dan Gohman076aee32009-03-04 19:44:21 +00005331 Ops.push_back(Op.getOperand(i));
Dan Gohmanfc166572009-04-09 23:54:40 +00005332 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
Dan Gohman076aee32009-03-04 19:44:21 +00005333 DAG.ReplaceAllUsesWith(Op, New);
5334 return SDValue(New.getNode(), 1);
5335 }
5336 }
5337
5338 // Otherwise just emit a CMP with 0, which is the TEST pattern.
5339 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
5340 DAG.getConstant(0, Op.getValueType()));
5341}
5342
5343/// Emit nodes that will be selected as "cmp Op0,Op1", or something
5344/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005345SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
5346 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005347 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
5348 if (C->getAPIntValue() == 0)
Dan Gohman31125812009-03-07 01:58:32 +00005349 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00005350
5351 DebugLoc dl = Op0.getDebugLoc();
5352 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
5353}
5354
Dan Gohman475871a2008-07-27 21:46:04 +00005355SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0488db92007-09-25 01:57:46 +00005356 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
Dan Gohman475871a2008-07-27 21:46:04 +00005357 SDValue Op0 = Op.getOperand(0);
5358 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005359 DebugLoc dl = Op.getDebugLoc();
Chris Lattnere55484e2008-12-25 05:34:37 +00005360 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00005361
Dan Gohmane5af2d32009-01-29 01:59:02 +00005362 // Lower (X & (1 << N)) == 0 to BT(X, N).
5363 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
5364 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Dan Gohman286575c2009-01-13 23:25:30 +00005365 if (Op0.getOpcode() == ISD::AND &&
5366 Op0.hasOneUse() &&
5367 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane5af2d32009-01-29 01:59:02 +00005368 cast<ConstantSDNode>(Op1)->getZExtValue() == 0 &&
Chris Lattnere55484e2008-12-25 05:34:37 +00005369 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00005370 SDValue LHS, RHS;
5371 if (Op0.getOperand(1).getOpcode() == ISD::SHL) {
5372 if (ConstantSDNode *Op010C =
5373 dyn_cast<ConstantSDNode>(Op0.getOperand(1).getOperand(0)))
5374 if (Op010C->getZExtValue() == 1) {
5375 LHS = Op0.getOperand(0);
5376 RHS = Op0.getOperand(1).getOperand(1);
5377 }
5378 } else if (Op0.getOperand(0).getOpcode() == ISD::SHL) {
5379 if (ConstantSDNode *Op000C =
5380 dyn_cast<ConstantSDNode>(Op0.getOperand(0).getOperand(0)))
5381 if (Op000C->getZExtValue() == 1) {
5382 LHS = Op0.getOperand(1);
5383 RHS = Op0.getOperand(0).getOperand(1);
5384 }
5385 } else if (Op0.getOperand(1).getOpcode() == ISD::Constant) {
5386 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op0.getOperand(1));
5387 SDValue AndLHS = Op0.getOperand(0);
5388 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
5389 LHS = AndLHS.getOperand(0);
5390 RHS = AndLHS.getOperand(1);
5391 }
5392 }
Evan Cheng0488db92007-09-25 01:57:46 +00005393
Dan Gohmane5af2d32009-01-29 01:59:02 +00005394 if (LHS.getNode()) {
Chris Lattnere55484e2008-12-25 05:34:37 +00005395 // If LHS is i8, promote it to i16 with any_extend. There is no i8 BT
5396 // instruction. Since the shift amount is in-range-or-undefined, we know
5397 // that doing a bittest on the i16 value is ok. We extend to i32 because
5398 // the encoding for the i16 version is larger than the i32 version.
5399 if (LHS.getValueType() == MVT::i8)
Dale Johannesenace16102009-02-03 19:33:06 +00005400 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00005401
5402 // If the operand types disagree, extend the shift amount to match. Since
5403 // BT ignores high bits (like shifts) we can use anyextend.
5404 if (LHS.getValueType() != RHS.getValueType())
Dale Johannesenace16102009-02-03 19:33:06 +00005405 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005406
Dale Johannesenace16102009-02-03 19:33:06 +00005407 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
Dan Gohman653456c2009-01-07 00:15:08 +00005408 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
Dale Johannesenace16102009-02-03 19:33:06 +00005409 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnere55484e2008-12-25 05:34:37 +00005410 DAG.getConstant(Cond, MVT::i8), BT);
5411 }
5412 }
5413
5414 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
5415 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005416
Dan Gohman31125812009-03-07 01:58:32 +00005417 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Dale Johannesenace16102009-02-03 19:33:06 +00005418 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattner43287082008-12-24 00:11:37 +00005419 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00005420}
5421
Dan Gohman475871a2008-07-27 21:46:04 +00005422SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
5423 SDValue Cond;
5424 SDValue Op0 = Op.getOperand(0);
5425 SDValue Op1 = Op.getOperand(1);
5426 SDValue CC = Op.getOperand(2);
Nate Begeman30a0de92008-07-17 16:51:19 +00005427 MVT VT = Op.getValueType();
5428 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
5429 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005430 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00005431
5432 if (isFP) {
5433 unsigned SSECC = 8;
Evan Chenge9d50352008-08-05 22:19:15 +00005434 MVT VT0 = Op0.getValueType();
5435 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
5436 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00005437 bool Swap = false;
5438
5439 switch (SetCCOpcode) {
5440 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005441 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00005442 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005443 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00005444 case ISD::SETGT: Swap = true; // Fallthrough
5445 case ISD::SETLT:
5446 case ISD::SETOLT: SSECC = 1; break;
5447 case ISD::SETOGE:
5448 case ISD::SETGE: Swap = true; // Fallthrough
5449 case ISD::SETLE:
5450 case ISD::SETOLE: SSECC = 2; break;
5451 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005452 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00005453 case ISD::SETNE: SSECC = 4; break;
5454 case ISD::SETULE: Swap = true;
5455 case ISD::SETUGE: SSECC = 5; break;
5456 case ISD::SETULT: Swap = true;
5457 case ISD::SETUGT: SSECC = 6; break;
5458 case ISD::SETO: SSECC = 7; break;
5459 }
5460 if (Swap)
5461 std::swap(Op0, Op1);
5462
Nate Begemanfb8ead02008-07-25 19:05:58 +00005463 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00005464 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00005465 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00005466 SDValue UNORD, EQ;
Dale Johannesenace16102009-02-03 19:33:06 +00005467 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
5468 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
5469 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005470 }
5471 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00005472 SDValue ORD, NEQ;
Dale Johannesenace16102009-02-03 19:33:06 +00005473 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
5474 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
5475 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005476 }
5477 assert(0 && "Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00005478 }
5479 // Handle all other FP comparisons here.
Dale Johannesenace16102009-02-03 19:33:06 +00005480 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00005481 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005482
Nate Begeman30a0de92008-07-17 16:51:19 +00005483 // We are handling one of the integer comparisons here. Since SSE only has
5484 // GT and EQ comparisons for integer, swapping operands and multiple
5485 // operations may be required for some comparisons.
5486 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
5487 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005488
Nate Begeman30a0de92008-07-17 16:51:19 +00005489 switch (VT.getSimpleVT()) {
5490 default: break;
5491 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
5492 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
5493 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
5494 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
5495 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005496
Nate Begeman30a0de92008-07-17 16:51:19 +00005497 switch (SetCCOpcode) {
5498 default: break;
5499 case ISD::SETNE: Invert = true;
5500 case ISD::SETEQ: Opc = EQOpc; break;
5501 case ISD::SETLT: Swap = true;
5502 case ISD::SETGT: Opc = GTOpc; break;
5503 case ISD::SETGE: Swap = true;
5504 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
5505 case ISD::SETULT: Swap = true;
5506 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
5507 case ISD::SETUGE: Swap = true;
5508 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
5509 }
5510 if (Swap)
5511 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005512
Nate Begeman30a0de92008-07-17 16:51:19 +00005513 // Since SSE has no unsigned integer comparisons, we need to flip the sign
5514 // bits of the inputs before performing those operations.
5515 if (FlipSigns) {
5516 MVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00005517 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
5518 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00005519 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00005520 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
5521 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00005522 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
5523 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00005524 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005525
Dale Johannesenace16102009-02-03 19:33:06 +00005526 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00005527
5528 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00005529 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00005530 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00005531
Nate Begeman30a0de92008-07-17 16:51:19 +00005532 return Result;
5533}
Evan Cheng0488db92007-09-25 01:57:46 +00005534
Evan Cheng370e5342008-12-03 08:38:43 +00005535// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00005536static bool isX86LogicalCmp(SDValue Op) {
5537 unsigned Opc = Op.getNode()->getOpcode();
5538 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
5539 return true;
5540 if (Op.getResNo() == 1 &&
5541 (Opc == X86ISD::ADD ||
5542 Opc == X86ISD::SUB ||
5543 Opc == X86ISD::SMUL ||
5544 Opc == X86ISD::UMUL ||
5545 Opc == X86ISD::INC ||
5546 Opc == X86ISD::DEC))
5547 return true;
5548
5549 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00005550}
5551
Dan Gohman475871a2008-07-27 21:46:04 +00005552SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00005553 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005554 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005555 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005556 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00005557
Evan Cheng734503b2006-09-11 02:19:56 +00005558 if (Cond.getOpcode() == ISD::SETCC)
Evan Chenge5f62042007-09-29 00:00:36 +00005559 Cond = LowerSETCC(Cond, DAG);
Evan Cheng734503b2006-09-11 02:19:56 +00005560
Evan Cheng3f41d662007-10-08 22:16:29 +00005561 // If condition flag is set by a X86ISD::CMP, then use it as the condition
5562 // setting operand in place of the X86ISD::SETCC.
Evan Cheng734503b2006-09-11 02:19:56 +00005563 if (Cond.getOpcode() == X86ISD::SETCC) {
5564 CC = Cond.getOperand(0);
5565
Dan Gohman475871a2008-07-27 21:46:04 +00005566 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00005567 unsigned Opc = Cmp.getOpcode();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005568 MVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005569
Evan Cheng3f41d662007-10-08 22:16:29 +00005570 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005571 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00005572 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00005573 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00005574
Chris Lattnerd1980a52009-03-12 06:52:53 +00005575 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
5576 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00005577 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00005578 addTest = false;
5579 }
5580 }
5581
5582 if (addTest) {
5583 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00005584 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00005585 }
5586
Dan Gohmanfc166572009-04-09 23:54:40 +00005587 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005588 SmallVector<SDValue, 4> Ops;
Evan Cheng0488db92007-09-25 01:57:46 +00005589 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
5590 // condition is true.
5591 Ops.push_back(Op.getOperand(2));
5592 Ops.push_back(Op.getOperand(1));
5593 Ops.push_back(CC);
5594 Ops.push_back(Cond);
Dan Gohmanfc166572009-04-09 23:54:40 +00005595 return DAG.getNode(X86ISD::CMOV, dl, VTs, &Ops[0], Ops.size());
Evan Cheng0488db92007-09-25 01:57:46 +00005596}
5597
Evan Cheng370e5342008-12-03 08:38:43 +00005598// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
5599// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
5600// from the AND / OR.
5601static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
5602 Opc = Op.getOpcode();
5603 if (Opc != ISD::OR && Opc != ISD::AND)
5604 return false;
5605 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
5606 Op.getOperand(0).hasOneUse() &&
5607 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
5608 Op.getOperand(1).hasOneUse());
5609}
5610
Evan Cheng961d6d42009-02-02 08:19:07 +00005611// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
5612// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00005613static bool isXor1OfSetCC(SDValue Op) {
5614 if (Op.getOpcode() != ISD::XOR)
5615 return false;
5616 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
5617 if (N1C && N1C->getAPIntValue() == 1) {
5618 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
5619 Op.getOperand(0).hasOneUse();
5620 }
5621 return false;
5622}
5623
Dan Gohman475871a2008-07-27 21:46:04 +00005624SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00005625 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005626 SDValue Chain = Op.getOperand(0);
5627 SDValue Cond = Op.getOperand(1);
5628 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005629 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005630 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00005631
Evan Cheng0db9fe62006-04-25 20:13:52 +00005632 if (Cond.getOpcode() == ISD::SETCC)
Evan Chenge5f62042007-09-29 00:00:36 +00005633 Cond = LowerSETCC(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00005634#if 0
5635 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00005636 else if (Cond.getOpcode() == X86ISD::ADD ||
5637 Cond.getOpcode() == X86ISD::SUB ||
5638 Cond.getOpcode() == X86ISD::SMUL ||
5639 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00005640 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00005641#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00005642
Evan Cheng3f41d662007-10-08 22:16:29 +00005643 // If condition flag is set by a X86ISD::CMP, then use it as the condition
5644 // setting operand in place of the X86ISD::SETCC.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005645 if (Cond.getOpcode() == X86ISD::SETCC) {
Evan Cheng734503b2006-09-11 02:19:56 +00005646 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005647
Dan Gohman475871a2008-07-27 21:46:04 +00005648 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00005649 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00005650 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00005651 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00005652 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00005653 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00005654 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00005655 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00005656 default: break;
5657 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00005658 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00005659 // These can only come from an arithmetic instruction with overflow,
5660 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00005661 Cond = Cond.getNode()->getOperand(1);
5662 addTest = false;
5663 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00005664 }
Evan Cheng0488db92007-09-25 01:57:46 +00005665 }
Evan Cheng370e5342008-12-03 08:38:43 +00005666 } else {
5667 unsigned CondOpc;
5668 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
5669 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00005670 if (CondOpc == ISD::OR) {
5671 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
5672 // two branches instead of an explicit OR instruction with a
5673 // separate test.
5674 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00005675 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00005676 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00005677 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00005678 Chain, Dest, CC, Cmp);
5679 CC = Cond.getOperand(1).getOperand(0);
5680 Cond = Cmp;
5681 addTest = false;
5682 }
5683 } else { // ISD::AND
5684 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
5685 // two branches instead of an explicit AND instruction with a
5686 // separate test. However, we only do this if this block doesn't
5687 // have a fall-through edge, because this requires an explicit
5688 // jmp when the condition is false.
5689 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00005690 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00005691 Op.getNode()->hasOneUse()) {
5692 X86::CondCode CCode =
5693 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
5694 CCode = X86::GetOppositeBranchCondition(CCode);
5695 CC = DAG.getConstant(CCode, MVT::i8);
5696 SDValue User = SDValue(*Op.getNode()->use_begin(), 0);
5697 // Look for an unconditional branch following this conditional branch.
5698 // We need this because we need to reverse the successors in order
5699 // to implement FCMP_OEQ.
5700 if (User.getOpcode() == ISD::BR) {
5701 SDValue FalseBB = User.getOperand(1);
5702 SDValue NewBR =
5703 DAG.UpdateNodeOperands(User, User.getOperand(0), Dest);
5704 assert(NewBR == User);
5705 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00005706
Dale Johannesene4d209d2009-02-03 20:21:25 +00005707 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00005708 Chain, Dest, CC, Cmp);
5709 X86::CondCode CCode =
5710 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
5711 CCode = X86::GetOppositeBranchCondition(CCode);
5712 CC = DAG.getConstant(CCode, MVT::i8);
5713 Cond = Cmp;
5714 addTest = false;
5715 }
5716 }
Dan Gohman279c22e2008-10-21 03:29:32 +00005717 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00005718 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
5719 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
5720 // It should be transformed during dag combiner except when the condition
5721 // is set by a arithmetics with overflow node.
5722 X86::CondCode CCode =
5723 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
5724 CCode = X86::GetOppositeBranchCondition(CCode);
5725 CC = DAG.getConstant(CCode, MVT::i8);
5726 Cond = Cond.getOperand(0).getOperand(1);
5727 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00005728 }
Evan Cheng0488db92007-09-25 01:57:46 +00005729 }
5730
5731 if (addTest) {
5732 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00005733 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00005734 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00005735 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00005736 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00005737}
5738
Anton Korobeynikove060b532007-04-17 19:34:00 +00005739
5740// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
5741// Calls to _alloca is needed to probe the stack when allocating more than 4k
5742// bytes in one go. Touching the stack at 4K increments is necessary to ensure
5743// that the guard pages used by the OS virtual memory manager are allocated in
5744// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00005745SDValue
5746X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005747 SelectionDAG &DAG) {
Anton Korobeynikove060b532007-04-17 19:34:00 +00005748 assert(Subtarget->isTargetCygMing() &&
5749 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005750 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005751
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005752 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00005753 SDValue Chain = Op.getOperand(0);
5754 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005755 // FIXME: Ensure alignment here
5756
Dan Gohman475871a2008-07-27 21:46:04 +00005757 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005758
Duncan Sands83ec4b62008-06-06 12:08:01 +00005759 MVT IntPtr = getPointerTy();
5760 MVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005761
Chris Lattnere563bbc2008-10-11 22:08:30 +00005762 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005763
Dale Johannesendd64c412009-02-04 00:33:20 +00005764 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005765 Flag = Chain.getValue(1);
5766
5767 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005768 SDValue Ops[] = { Chain,
Bill Wendling056292f2008-09-16 21:48:12 +00005769 DAG.getTargetExternalSymbol("_alloca", IntPtr),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005770 DAG.getRegister(X86::EAX, IntPtr),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005771 DAG.getRegister(X86StackPtr, SPTy),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005772 Flag };
Dale Johannesene4d209d2009-02-03 20:21:25 +00005773 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, Ops, 5);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005774 Flag = Chain.getValue(1);
5775
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005776 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00005777 DAG.getIntPtrConstant(0, true),
5778 DAG.getIntPtrConstant(0, true),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005779 Flag);
5780
Dale Johannesendd64c412009-02-04 00:33:20 +00005781 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005782
Dan Gohman475871a2008-07-27 21:46:04 +00005783 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00005784 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005785}
5786
Dan Gohman475871a2008-07-27 21:46:04 +00005787SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00005788X86TargetLowering::EmitTargetCodeForMemset(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling6f287b22008-09-30 21:22:07 +00005789 SDValue Chain,
5790 SDValue Dst, SDValue Src,
5791 SDValue Size, unsigned Align,
5792 const Value *DstSV,
Bill Wendling6158d842008-10-01 00:59:58 +00005793 uint64_t DstSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00005794 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005795
Bill Wendling6f287b22008-09-30 21:22:07 +00005796 // If not DWORD aligned or size is more than the threshold, call the library.
5797 // The libc version is likely to be faster for these cases. It can use the
5798 // address value and run time information about the CPU.
Evan Cheng1887c1c2008-08-21 21:00:15 +00005799 if ((Align & 3) != 0 ||
Dan Gohman707e0182008-04-12 04:36:06 +00005800 !ConstantSize ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005801 ConstantSize->getZExtValue() >
5802 getSubtarget()->getMaxInlineSizeThreshold()) {
Dan Gohman475871a2008-07-27 21:46:04 +00005803 SDValue InFlag(0, 0);
Dan Gohman68d599d2008-04-01 20:38:36 +00005804
5805 // Check to see if there is a specialized entry-point for memory zeroing.
Dan Gohman707e0182008-04-12 04:36:06 +00005806 ConstantSDNode *V = dyn_cast<ConstantSDNode>(Src);
Bill Wendling6f287b22008-09-30 21:22:07 +00005807
Bill Wendling6158d842008-10-01 00:59:58 +00005808 if (const char *bzeroEntry = V &&
5809 V->isNullValue() ? Subtarget->getBZeroEntry() : 0) {
5810 MVT IntPtr = getPointerTy();
5811 const Type *IntPtrTy = TD->getIntPtrType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005812 TargetLowering::ArgListTy Args;
Bill Wendling6158d842008-10-01 00:59:58 +00005813 TargetLowering::ArgListEntry Entry;
5814 Entry.Node = Dst;
5815 Entry.Ty = IntPtrTy;
5816 Args.push_back(Entry);
5817 Entry.Node = Size;
5818 Args.push_back(Entry);
5819 std::pair<SDValue,SDValue> CallResult =
Scott Michelfdc40a02009-02-17 22:15:04 +00005820 LowerCallTo(Chain, Type::VoidTy, false, false, false, false,
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00005821 0, CallingConv::C, false,
Dale Johannesen0f502f62009-02-03 22:26:09 +00005822 DAG.getExternalSymbol(bzeroEntry, IntPtr), Args, DAG, dl);
Bill Wendling6158d842008-10-01 00:59:58 +00005823 return CallResult.second;
Dan Gohman68d599d2008-04-01 20:38:36 +00005824 }
5825
Dan Gohman707e0182008-04-12 04:36:06 +00005826 // Otherwise have the target-independent code call memset.
Dan Gohman475871a2008-07-27 21:46:04 +00005827 return SDValue();
Evan Cheng48090aa2006-03-21 23:01:21 +00005828 }
Evan Chengb9df0ca2006-03-22 02:53:00 +00005829
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005830 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00005831 SDValue InFlag(0, 0);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005832 MVT AVT;
Dan Gohman475871a2008-07-27 21:46:04 +00005833 SDValue Count;
Dan Gohman707e0182008-04-12 04:36:06 +00005834 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Src);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005835 unsigned BytesLeft = 0;
5836 bool TwoRepStos = false;
5837 if (ValC) {
5838 unsigned ValReg;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005839 uint64_t Val = ValC->getZExtValue() & 255;
Evan Cheng5ced1d82006-04-06 23:23:56 +00005840
Evan Cheng0db9fe62006-04-25 20:13:52 +00005841 // If the value is a constant, then we can potentially use larger sets.
5842 switch (Align & 3) {
Evan Cheng1887c1c2008-08-21 21:00:15 +00005843 case 2: // WORD aligned
5844 AVT = MVT::i16;
5845 ValReg = X86::AX;
5846 Val = (Val << 8) | Val;
5847 break;
5848 case 0: // DWORD aligned
5849 AVT = MVT::i32;
5850 ValReg = X86::EAX;
5851 Val = (Val << 8) | Val;
5852 Val = (Val << 16) | Val;
5853 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) { // QWORD aligned
5854 AVT = MVT::i64;
5855 ValReg = X86::RAX;
5856 Val = (Val << 32) | Val;
5857 }
5858 break;
5859 default: // Byte aligned
5860 AVT = MVT::i8;
5861 ValReg = X86::AL;
5862 Count = DAG.getIntPtrConstant(SizeVal);
5863 break;
Evan Cheng80d428c2006-04-19 22:48:17 +00005864 }
5865
Duncan Sands8e4eb092008-06-08 20:54:56 +00005866 if (AVT.bitsGT(MVT::i8)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005867 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00005868 Count = DAG.getIntPtrConstant(SizeVal / UBytes);
5869 BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00005870 }
5871
Dale Johannesen0f502f62009-02-03 22:26:09 +00005872 Chain = DAG.getCopyToReg(Chain, dl, ValReg, DAG.getConstant(Val, AVT),
Evan Cheng0db9fe62006-04-25 20:13:52 +00005873 InFlag);
5874 InFlag = Chain.getValue(1);
5875 } else {
5876 AVT = MVT::i8;
Dan Gohmanbcda2852008-04-16 01:32:32 +00005877 Count = DAG.getIntPtrConstant(SizeVal);
Dale Johannesen0f502f62009-02-03 22:26:09 +00005878 Chain = DAG.getCopyToReg(Chain, dl, X86::AL, Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005879 InFlag = Chain.getValue(1);
Evan Chengb9df0ca2006-03-22 02:53:00 +00005880 }
Evan Chengc78d3b42006-04-24 18:01:45 +00005881
Scott Michelfdc40a02009-02-17 22:15:04 +00005882 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005883 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00005884 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005885 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005886 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005887 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00005888 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005889 InFlag = Chain.getValue(1);
Evan Chenga0b3afb2006-03-27 07:00:16 +00005890
Chris Lattnerd96d0722007-02-25 06:40:16 +00005891 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005892 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005893 Ops.push_back(Chain);
5894 Ops.push_back(DAG.getValueType(AVT));
5895 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00005896 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, &Ops[0], Ops.size());
Evan Chengc78d3b42006-04-24 18:01:45 +00005897
Evan Cheng0db9fe62006-04-25 20:13:52 +00005898 if (TwoRepStos) {
5899 InFlag = Chain.getValue(1);
Dan Gohman707e0182008-04-12 04:36:06 +00005900 Count = Size;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005901 MVT CVT = Count.getValueType();
Dale Johannesen0f502f62009-02-03 22:26:09 +00005902 SDValue Left = DAG.getNode(ISD::AND, dl, CVT, Count,
Evan Cheng25ab6902006-09-08 06:48:29 +00005903 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
Scott Michelfdc40a02009-02-17 22:15:04 +00005904 Chain = DAG.getCopyToReg(Chain, dl, (CVT == MVT::i64) ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005905 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00005906 Left, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005907 InFlag = Chain.getValue(1);
Chris Lattnerd96d0722007-02-25 06:40:16 +00005908 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005909 Ops.clear();
5910 Ops.push_back(Chain);
5911 Ops.push_back(DAG.getValueType(MVT::i8));
5912 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00005913 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00005914 } else if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00005915 // Handle the last 1 - 7 bytes.
5916 unsigned Offset = SizeVal - BytesLeft;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005917 MVT AddrVT = Dst.getValueType();
5918 MVT SizeVT = Size.getValueType();
Dan Gohman707e0182008-04-12 04:36:06 +00005919
Dale Johannesen0f502f62009-02-03 22:26:09 +00005920 Chain = DAG.getMemset(Chain, dl,
5921 DAG.getNode(ISD::ADD, dl, AddrVT, Dst,
Dan Gohman707e0182008-04-12 04:36:06 +00005922 DAG.getConstant(Offset, AddrVT)),
5923 Src,
5924 DAG.getConstant(BytesLeft, SizeVT),
Dan Gohman1f13c682008-04-28 17:15:20 +00005925 Align, DstSV, DstSVOff + Offset);
Evan Cheng386031a2006-03-24 07:29:27 +00005926 }
Evan Cheng11e15b32006-04-03 20:53:28 +00005927
Dan Gohman707e0182008-04-12 04:36:06 +00005928 // TODO: Use a Tokenfactor, as in memcpy, instead of a single chain.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005929 return Chain;
5930}
Evan Cheng11e15b32006-04-03 20:53:28 +00005931
Dan Gohman475871a2008-07-27 21:46:04 +00005932SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00005933X86TargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Evan Cheng1887c1c2008-08-21 21:00:15 +00005934 SDValue Chain, SDValue Dst, SDValue Src,
5935 SDValue Size, unsigned Align,
5936 bool AlwaysInline,
5937 const Value *DstSV, uint64_t DstSVOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00005938 const Value *SrcSV, uint64_t SrcSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00005939 // This requires the copy size to be a constant, preferrably
5940 // within a subtarget-specific limit.
5941 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
5942 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00005943 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005944 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00005945 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00005946 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00005947
Evan Cheng1887c1c2008-08-21 21:00:15 +00005948 /// If not DWORD aligned, call the library.
5949 if ((Align & 3) != 0)
5950 return SDValue();
5951
5952 // DWORD aligned
5953 MVT AVT = MVT::i32;
5954 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) // QWORD aligned
Dan Gohman707e0182008-04-12 04:36:06 +00005955 AVT = MVT::i64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005956
Duncan Sands83ec4b62008-06-06 12:08:01 +00005957 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00005958 unsigned CountVal = SizeVal / UBytes;
Dan Gohman475871a2008-07-27 21:46:04 +00005959 SDValue Count = DAG.getIntPtrConstant(CountVal);
Evan Cheng1887c1c2008-08-21 21:00:15 +00005960 unsigned BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00005961
Dan Gohman475871a2008-07-27 21:46:04 +00005962 SDValue InFlag(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00005963 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005964 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00005965 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005966 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005967 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005968 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00005969 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005970 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005971 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RSI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005972 X86::ESI,
Dan Gohman707e0182008-04-12 04:36:06 +00005973 Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005974 InFlag = Chain.getValue(1);
5975
Chris Lattnerd96d0722007-02-25 06:40:16 +00005976 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005977 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005978 Ops.push_back(Chain);
5979 Ops.push_back(DAG.getValueType(AVT));
5980 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00005981 SDValue RepMovs = DAG.getNode(X86ISD::REP_MOVS, dl, Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00005982
Dan Gohman475871a2008-07-27 21:46:04 +00005983 SmallVector<SDValue, 4> Results;
Evan Cheng2749c722008-04-25 00:26:43 +00005984 Results.push_back(RepMovs);
Rafael Espindola068317b2007-09-28 12:53:01 +00005985 if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00005986 // Handle the last 1 - 7 bytes.
5987 unsigned Offset = SizeVal - BytesLeft;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005988 MVT DstVT = Dst.getValueType();
5989 MVT SrcVT = Src.getValueType();
5990 MVT SizeVT = Size.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005991 Results.push_back(DAG.getMemcpy(Chain, dl,
Dale Johannesen0f502f62009-02-03 22:26:09 +00005992 DAG.getNode(ISD::ADD, dl, DstVT, Dst,
Evan Cheng2749c722008-04-25 00:26:43 +00005993 DAG.getConstant(Offset, DstVT)),
Dale Johannesen0f502f62009-02-03 22:26:09 +00005994 DAG.getNode(ISD::ADD, dl, SrcVT, Src,
Evan Cheng2749c722008-04-25 00:26:43 +00005995 DAG.getConstant(Offset, SrcVT)),
Dan Gohman707e0182008-04-12 04:36:06 +00005996 DAG.getConstant(BytesLeft, SizeVT),
5997 Align, AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00005998 DstSV, DstSVOff + Offset,
5999 SrcSV, SrcSVOff + Offset));
Evan Chengb067a1e2006-03-31 19:22:53 +00006000 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006001
Scott Michelfdc40a02009-02-17 22:15:04 +00006002 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006003 &Results[0], Results.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006004}
6005
Dan Gohman475871a2008-07-27 21:46:04 +00006006SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) {
Dan Gohman69de1932008-02-06 22:27:42 +00006007 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006008 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00006009
Evan Cheng25ab6902006-09-08 06:48:29 +00006010 if (!Subtarget->is64Bit()) {
6011 // vastart just stores the address of the VarArgsFrameIndex slot into the
6012 // memory location argument.
Dan Gohman475871a2008-07-27 21:46:04 +00006013 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006014 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006015 }
6016
6017 // __va_list_tag:
6018 // gp_offset (0 - 6 * 8)
6019 // fp_offset (48 - 48 + 8 * 16)
6020 // overflow_arg_area (point to parameters coming in memory).
6021 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00006022 SmallVector<SDValue, 8> MemOps;
6023 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00006024 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00006025 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
Evan Cheng786225a2006-10-05 23:01:46 +00006026 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006027 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006028 MemOps.push_back(Store);
6029
6030 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00006031 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006032 FIN, DAG.getIntPtrConstant(4));
6033 Store = DAG.getStore(Op.getOperand(0), dl,
Evan Cheng786225a2006-10-05 23:01:46 +00006034 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006035 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006036 MemOps.push_back(Store);
6037
6038 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00006039 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006040 FIN, DAG.getIntPtrConstant(4));
Dan Gohman475871a2008-07-27 21:46:04 +00006041 SDValue OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006042 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006043 MemOps.push_back(Store);
6044
6045 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00006046 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006047 FIN, DAG.getIntPtrConstant(8));
Dan Gohman475871a2008-07-27 21:46:04 +00006048 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006049 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006050 MemOps.push_back(Store);
Scott Michelfdc40a02009-02-17 22:15:04 +00006051 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006052 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006053}
6054
Dan Gohman475871a2008-07-27 21:46:04 +00006055SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Dan Gohman9018e832008-05-10 01:26:14 +00006056 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6057 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman475871a2008-07-27 21:46:04 +00006058 SDValue Chain = Op.getOperand(0);
6059 SDValue SrcPtr = Op.getOperand(1);
6060 SDValue SrcSV = Op.getOperand(2);
Dan Gohman9018e832008-05-10 01:26:14 +00006061
Torok Edwindac237e2009-07-08 20:53:28 +00006062 llvm_report_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00006063 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00006064}
6065
Dan Gohman475871a2008-07-27 21:46:04 +00006066SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) {
Evan Chengae642192007-03-02 23:16:35 +00006067 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00006068 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00006069 SDValue Chain = Op.getOperand(0);
6070 SDValue DstPtr = Op.getOperand(1);
6071 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00006072 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6073 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006074 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00006075
Dale Johannesendd64c412009-02-04 00:33:20 +00006076 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Dan Gohman28269132008-04-18 20:55:41 +00006077 DAG.getIntPtrConstant(24), 8, false,
6078 DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00006079}
6080
Dan Gohman475871a2008-07-27 21:46:04 +00006081SDValue
6082X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006083 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006084 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006085 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00006086 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00006087 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006088 case Intrinsic::x86_sse_comieq_ss:
6089 case Intrinsic::x86_sse_comilt_ss:
6090 case Intrinsic::x86_sse_comile_ss:
6091 case Intrinsic::x86_sse_comigt_ss:
6092 case Intrinsic::x86_sse_comige_ss:
6093 case Intrinsic::x86_sse_comineq_ss:
6094 case Intrinsic::x86_sse_ucomieq_ss:
6095 case Intrinsic::x86_sse_ucomilt_ss:
6096 case Intrinsic::x86_sse_ucomile_ss:
6097 case Intrinsic::x86_sse_ucomigt_ss:
6098 case Intrinsic::x86_sse_ucomige_ss:
6099 case Intrinsic::x86_sse_ucomineq_ss:
6100 case Intrinsic::x86_sse2_comieq_sd:
6101 case Intrinsic::x86_sse2_comilt_sd:
6102 case Intrinsic::x86_sse2_comile_sd:
6103 case Intrinsic::x86_sse2_comigt_sd:
6104 case Intrinsic::x86_sse2_comige_sd:
6105 case Intrinsic::x86_sse2_comineq_sd:
6106 case Intrinsic::x86_sse2_ucomieq_sd:
6107 case Intrinsic::x86_sse2_ucomilt_sd:
6108 case Intrinsic::x86_sse2_ucomile_sd:
6109 case Intrinsic::x86_sse2_ucomigt_sd:
6110 case Intrinsic::x86_sse2_ucomige_sd:
6111 case Intrinsic::x86_sse2_ucomineq_sd: {
6112 unsigned Opc = 0;
6113 ISD::CondCode CC = ISD::SETCC_INVALID;
6114 switch (IntNo) {
6115 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006116 case Intrinsic::x86_sse_comieq_ss:
6117 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006118 Opc = X86ISD::COMI;
6119 CC = ISD::SETEQ;
6120 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006121 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006122 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006123 Opc = X86ISD::COMI;
6124 CC = ISD::SETLT;
6125 break;
6126 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006127 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006128 Opc = X86ISD::COMI;
6129 CC = ISD::SETLE;
6130 break;
6131 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006132 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006133 Opc = X86ISD::COMI;
6134 CC = ISD::SETGT;
6135 break;
6136 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006137 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006138 Opc = X86ISD::COMI;
6139 CC = ISD::SETGE;
6140 break;
6141 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006142 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006143 Opc = X86ISD::COMI;
6144 CC = ISD::SETNE;
6145 break;
6146 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006147 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006148 Opc = X86ISD::UCOMI;
6149 CC = ISD::SETEQ;
6150 break;
6151 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006152 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006153 Opc = X86ISD::UCOMI;
6154 CC = ISD::SETLT;
6155 break;
6156 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006157 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006158 Opc = X86ISD::UCOMI;
6159 CC = ISD::SETLE;
6160 break;
6161 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006162 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006163 Opc = X86ISD::UCOMI;
6164 CC = ISD::SETGT;
6165 break;
6166 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006167 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006168 Opc = X86ISD::UCOMI;
6169 CC = ISD::SETGE;
6170 break;
6171 case Intrinsic::x86_sse_ucomineq_ss:
6172 case Intrinsic::x86_sse2_ucomineq_sd:
6173 Opc = X86ISD::UCOMI;
6174 CC = ISD::SETNE;
6175 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006176 }
Evan Cheng734503b2006-09-11 02:19:56 +00006177
Dan Gohman475871a2008-07-27 21:46:04 +00006178 SDValue LHS = Op.getOperand(1);
6179 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00006180 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006181 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6182 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Evan Cheng0ac3fc22008-08-17 19:22:34 +00006183 DAG.getConstant(X86CC, MVT::i8), Cond);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006184 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00006185 }
Evan Cheng5759f972008-05-04 09:15:50 +00006186
6187 // Fix vector shift instructions where the last operand is a non-immediate
6188 // i32 value.
6189 case Intrinsic::x86_sse2_pslli_w:
6190 case Intrinsic::x86_sse2_pslli_d:
6191 case Intrinsic::x86_sse2_pslli_q:
6192 case Intrinsic::x86_sse2_psrli_w:
6193 case Intrinsic::x86_sse2_psrli_d:
6194 case Intrinsic::x86_sse2_psrli_q:
6195 case Intrinsic::x86_sse2_psrai_w:
6196 case Intrinsic::x86_sse2_psrai_d:
6197 case Intrinsic::x86_mmx_pslli_w:
6198 case Intrinsic::x86_mmx_pslli_d:
6199 case Intrinsic::x86_mmx_pslli_q:
6200 case Intrinsic::x86_mmx_psrli_w:
6201 case Intrinsic::x86_mmx_psrli_d:
6202 case Intrinsic::x86_mmx_psrli_q:
6203 case Intrinsic::x86_mmx_psrai_w:
6204 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00006205 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00006206 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00006207 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00006208
6209 unsigned NewIntNo = 0;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006210 MVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006211 switch (IntNo) {
6212 case Intrinsic::x86_sse2_pslli_w:
6213 NewIntNo = Intrinsic::x86_sse2_psll_w;
6214 break;
6215 case Intrinsic::x86_sse2_pslli_d:
6216 NewIntNo = Intrinsic::x86_sse2_psll_d;
6217 break;
6218 case Intrinsic::x86_sse2_pslli_q:
6219 NewIntNo = Intrinsic::x86_sse2_psll_q;
6220 break;
6221 case Intrinsic::x86_sse2_psrli_w:
6222 NewIntNo = Intrinsic::x86_sse2_psrl_w;
6223 break;
6224 case Intrinsic::x86_sse2_psrli_d:
6225 NewIntNo = Intrinsic::x86_sse2_psrl_d;
6226 break;
6227 case Intrinsic::x86_sse2_psrli_q:
6228 NewIntNo = Intrinsic::x86_sse2_psrl_q;
6229 break;
6230 case Intrinsic::x86_sse2_psrai_w:
6231 NewIntNo = Intrinsic::x86_sse2_psra_w;
6232 break;
6233 case Intrinsic::x86_sse2_psrai_d:
6234 NewIntNo = Intrinsic::x86_sse2_psra_d;
6235 break;
6236 default: {
6237 ShAmtVT = MVT::v2i32;
6238 switch (IntNo) {
6239 case Intrinsic::x86_mmx_pslli_w:
6240 NewIntNo = Intrinsic::x86_mmx_psll_w;
6241 break;
6242 case Intrinsic::x86_mmx_pslli_d:
6243 NewIntNo = Intrinsic::x86_mmx_psll_d;
6244 break;
6245 case Intrinsic::x86_mmx_pslli_q:
6246 NewIntNo = Intrinsic::x86_mmx_psll_q;
6247 break;
6248 case Intrinsic::x86_mmx_psrli_w:
6249 NewIntNo = Intrinsic::x86_mmx_psrl_w;
6250 break;
6251 case Intrinsic::x86_mmx_psrli_d:
6252 NewIntNo = Intrinsic::x86_mmx_psrl_d;
6253 break;
6254 case Intrinsic::x86_mmx_psrli_q:
6255 NewIntNo = Intrinsic::x86_mmx_psrl_q;
6256 break;
6257 case Intrinsic::x86_mmx_psrai_w:
6258 NewIntNo = Intrinsic::x86_mmx_psra_w;
6259 break;
6260 case Intrinsic::x86_mmx_psrai_d:
6261 NewIntNo = Intrinsic::x86_mmx_psra_d;
6262 break;
Torok Edwinab7c09b2009-07-08 18:01:40 +00006263 default: LLVM_UNREACHABLE("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00006264 }
6265 break;
6266 }
6267 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00006268 MVT VT = Op.getValueType();
Dale Johannesene4d209d2009-02-03 20:21:25 +00006269 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT,
6270 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, ShAmtVT, ShAmt));
6271 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Evan Cheng5759f972008-05-04 09:15:50 +00006272 DAG.getConstant(NewIntNo, MVT::i32),
6273 Op.getOperand(1), ShAmt);
6274 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00006275 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006276}
Evan Cheng72261582005-12-20 06:22:03 +00006277
Dan Gohman475871a2008-07-27 21:46:04 +00006278SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Bill Wendling64e87322009-01-16 19:25:27 +00006279 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006280 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00006281
6282 if (Depth > 0) {
6283 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
6284 SDValue Offset =
6285 DAG.getConstant(TD->getPointerSize(),
6286 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006287 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00006288 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006289 FrameAddr, Offset),
Bill Wendling64e87322009-01-16 19:25:27 +00006290 NULL, 0);
6291 }
6292
6293 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00006294 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00006295 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006296 RetAddrFI, NULL, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00006297}
6298
Dan Gohman475871a2008-07-27 21:46:04 +00006299SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Evan Cheng184793f2008-09-27 01:56:22 +00006300 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6301 MFI->setFrameAddressIsTaken(true);
6302 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006303 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00006304 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
6305 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00006306 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00006307 while (Depth--)
Dale Johannesendd64c412009-02-04 00:33:20 +00006308 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00006309 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00006310}
6311
Dan Gohman475871a2008-07-27 21:46:04 +00006312SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Anton Korobeynikov260a6b82008-09-08 21:12:11 +00006313 SelectionDAG &DAG) {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006314 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006315}
6316
Dan Gohman475871a2008-07-27 21:46:04 +00006317SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006318{
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006319 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00006320 SDValue Chain = Op.getOperand(0);
6321 SDValue Offset = Op.getOperand(1);
6322 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006323 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006324
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006325 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
6326 getPointerTy());
6327 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006328
Dale Johannesene4d209d2009-02-03 20:21:25 +00006329 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006330 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006331 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
6332 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00006333 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006334 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006335
Dale Johannesene4d209d2009-02-03 20:21:25 +00006336 return DAG.getNode(X86ISD::EH_RETURN, dl,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006337 MVT::Other,
6338 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006339}
6340
Dan Gohman475871a2008-07-27 21:46:04 +00006341SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Duncan Sandsb116fac2007-07-27 20:02:49 +00006342 SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00006343 SDValue Root = Op.getOperand(0);
6344 SDValue Trmp = Op.getOperand(1); // trampoline
6345 SDValue FPtr = Op.getOperand(2); // nested function
6346 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006347 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006348
Dan Gohman69de1932008-02-06 22:27:42 +00006349 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006350
Duncan Sands339e14f2008-01-16 22:55:25 +00006351 const X86InstrInfo *TII =
6352 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
6353
Duncan Sandsb116fac2007-07-27 20:02:49 +00006354 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006355 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00006356
6357 // Large code-model.
6358
6359 const unsigned char JMP64r = TII->getBaseOpcodeFor(X86::JMP64r);
6360 const unsigned char MOV64ri = TII->getBaseOpcodeFor(X86::MOV64ri);
6361
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00006362 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
6363 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00006364
6365 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
6366
6367 // Load the pointer to the nested function into R11.
6368 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00006369 SDValue Addr = Trmp;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006370 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
6371 Addr, TrmpAddr, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00006372
Scott Michelfdc40a02009-02-17 22:15:04 +00006373 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006374 DAG.getConstant(2, MVT::i64));
6375 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00006376
6377 // Load the 'nest' parameter value into R10.
6378 // R10 is specified in X86CallingConv.td
6379 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Scott Michelfdc40a02009-02-17 22:15:04 +00006380 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006381 DAG.getConstant(10, MVT::i64));
6382 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
6383 Addr, TrmpAddr, 10);
Duncan Sands339e14f2008-01-16 22:55:25 +00006384
Scott Michelfdc40a02009-02-17 22:15:04 +00006385 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006386 DAG.getConstant(12, MVT::i64));
6387 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00006388
6389 // Jump to the nested function.
6390 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Scott Michelfdc40a02009-02-17 22:15:04 +00006391 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006392 DAG.getConstant(20, MVT::i64));
6393 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
6394 Addr, TrmpAddr, 20);
Duncan Sands339e14f2008-01-16 22:55:25 +00006395
6396 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Scott Michelfdc40a02009-02-17 22:15:04 +00006397 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006398 DAG.getConstant(22, MVT::i64));
6399 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00006400 TrmpAddr, 22);
Duncan Sands339e14f2008-01-16 22:55:25 +00006401
Dan Gohman475871a2008-07-27 21:46:04 +00006402 SDValue Ops[] =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006403 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
6404 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006405 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00006406 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00006407 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
6408 unsigned CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00006409 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006410
6411 switch (CC) {
6412 default:
6413 assert(0 && "Unsupported calling convention");
6414 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00006415 case CallingConv::X86_StdCall: {
6416 // Pass 'nest' parameter in ECX.
6417 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00006418 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006419
6420 // Check that ECX wasn't needed by an 'inreg' parameter.
6421 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00006422 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006423
Chris Lattner58d74912008-03-12 17:45:29 +00006424 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00006425 unsigned InRegCount = 0;
6426 unsigned Idx = 1;
6427
6428 for (FunctionType::param_iterator I = FTy->param_begin(),
6429 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00006430 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00006431 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006432 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006433
6434 if (InRegCount > 2) {
Torok Edwinab7c09b2009-07-08 18:01:40 +00006435 llvm_report_error("Nest register in use - reduce number of inreg parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00006436 }
6437 }
6438 break;
6439 }
6440 case CallingConv::X86_FastCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00006441 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00006442 // Pass 'nest' parameter in EAX.
6443 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00006444 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006445 break;
6446 }
6447
Dan Gohman475871a2008-07-27 21:46:04 +00006448 SDValue OutChains[4];
6449 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006450
Scott Michelfdc40a02009-02-17 22:15:04 +00006451 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006452 DAG.getConstant(10, MVT::i32));
6453 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006454
Duncan Sands339e14f2008-01-16 22:55:25 +00006455 const unsigned char MOV32ri = TII->getBaseOpcodeFor(X86::MOV32ri);
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00006456 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00006457 OutChains[0] = DAG.getStore(Root, dl,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006458 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Dan Gohman69de1932008-02-06 22:27:42 +00006459 Trmp, TrmpAddr, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006460
Scott Michelfdc40a02009-02-17 22:15:04 +00006461 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006462 DAG.getConstant(1, MVT::i32));
6463 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006464
Duncan Sands339e14f2008-01-16 22:55:25 +00006465 const unsigned char JMP = TII->getBaseOpcodeFor(X86::JMP);
Scott Michelfdc40a02009-02-17 22:15:04 +00006466 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006467 DAG.getConstant(5, MVT::i32));
6468 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00006469 TrmpAddr, 5, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006470
Scott Michelfdc40a02009-02-17 22:15:04 +00006471 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006472 DAG.getConstant(6, MVT::i32));
6473 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006474
Dan Gohman475871a2008-07-27 21:46:04 +00006475 SDValue Ops[] =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006476 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
6477 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006478 }
6479}
6480
Dan Gohman475871a2008-07-27 21:46:04 +00006481SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006482 /*
6483 The rounding mode is in bits 11:10 of FPSR, and has the following
6484 settings:
6485 00 Round to nearest
6486 01 Round to -inf
6487 10 Round to +inf
6488 11 Round to 0
6489
6490 FLT_ROUNDS, on the other hand, expects the following:
6491 -1 Undefined
6492 0 Round to 0
6493 1 Round to nearest
6494 2 Round to +inf
6495 3 Round to -inf
6496
6497 To perform the conversion, we do:
6498 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
6499 */
6500
6501 MachineFunction &MF = DAG.getMachineFunction();
6502 const TargetMachine &TM = MF.getTarget();
6503 const TargetFrameInfo &TFI = *TM.getFrameInfo();
6504 unsigned StackAlignment = TFI.getStackAlignment();
Duncan Sands83ec4b62008-06-06 12:08:01 +00006505 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006506 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006507
6508 // Save FP Control Word to stack slot
6509 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment);
Dan Gohman475871a2008-07-27 21:46:04 +00006510 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006511
Dale Johannesene4d209d2009-02-03 20:21:25 +00006512 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00006513 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006514
6515 // Load FP Control Word from stack slot
Dale Johannesene4d209d2009-02-03 20:21:25 +00006516 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006517
6518 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00006519 SDValue CWD1 =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006520 DAG.getNode(ISD::SRL, dl, MVT::i16,
6521 DAG.getNode(ISD::AND, dl, MVT::i16,
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006522 CWD, DAG.getConstant(0x800, MVT::i16)),
6523 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00006524 SDValue CWD2 =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006525 DAG.getNode(ISD::SRL, dl, MVT::i16,
6526 DAG.getNode(ISD::AND, dl, MVT::i16,
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006527 CWD, DAG.getConstant(0x400, MVT::i16)),
6528 DAG.getConstant(9, MVT::i8));
6529
Dan Gohman475871a2008-07-27 21:46:04 +00006530 SDValue RetVal =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006531 DAG.getNode(ISD::AND, dl, MVT::i16,
6532 DAG.getNode(ISD::ADD, dl, MVT::i16,
6533 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006534 DAG.getConstant(1, MVT::i16)),
6535 DAG.getConstant(3, MVT::i16));
6536
6537
Duncan Sands83ec4b62008-06-06 12:08:01 +00006538 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00006539 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006540}
6541
Dan Gohman475871a2008-07-27 21:46:04 +00006542SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006543 MVT VT = Op.getValueType();
6544 MVT OpVT = VT;
6545 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006546 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00006547
6548 Op = Op.getOperand(0);
6549 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00006550 // Zero extend to i32 since there is not an i8 bsr.
Evan Cheng18efe262007-12-14 02:13:44 +00006551 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006552 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006553 }
Evan Cheng18efe262007-12-14 02:13:44 +00006554
Evan Cheng152804e2007-12-14 08:30:15 +00006555 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
6556 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006557 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00006558
6559 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Dan Gohman475871a2008-07-27 21:46:04 +00006560 SmallVector<SDValue, 4> Ops;
Evan Cheng152804e2007-12-14 08:30:15 +00006561 Ops.push_back(Op);
6562 Ops.push_back(DAG.getConstant(NumBits+NumBits-1, OpVT));
6563 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
6564 Ops.push_back(Op.getValue(1));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006565 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, &Ops[0], 4);
Evan Cheng152804e2007-12-14 08:30:15 +00006566
6567 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00006568 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00006569
Evan Cheng18efe262007-12-14 02:13:44 +00006570 if (VT == MVT::i8)
Dale Johannesene4d209d2009-02-03 20:21:25 +00006571 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006572 return Op;
6573}
6574
Dan Gohman475871a2008-07-27 21:46:04 +00006575SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006576 MVT VT = Op.getValueType();
6577 MVT OpVT = VT;
6578 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006579 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00006580
6581 Op = Op.getOperand(0);
6582 if (VT == MVT::i8) {
6583 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006584 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006585 }
Evan Cheng152804e2007-12-14 08:30:15 +00006586
6587 // Issue a bsf (scan bits forward) which also sets EFLAGS.
6588 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006589 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00006590
6591 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Dan Gohman475871a2008-07-27 21:46:04 +00006592 SmallVector<SDValue, 4> Ops;
Evan Cheng152804e2007-12-14 08:30:15 +00006593 Ops.push_back(Op);
6594 Ops.push_back(DAG.getConstant(NumBits, OpVT));
6595 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
6596 Ops.push_back(Op.getValue(1));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006597 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, &Ops[0], 4);
Evan Cheng152804e2007-12-14 08:30:15 +00006598
Evan Cheng18efe262007-12-14 02:13:44 +00006599 if (VT == MVT::i8)
Dale Johannesene4d209d2009-02-03 20:21:25 +00006600 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006601 return Op;
6602}
6603
Mon P Wangaf9b9522008-12-18 21:42:19 +00006604SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) {
6605 MVT VT = Op.getValueType();
6606 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006607 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00006608
Mon P Wangaf9b9522008-12-18 21:42:19 +00006609 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
6610 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
6611 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
6612 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
6613 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
6614 //
6615 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
6616 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
6617 // return AloBlo + AloBhi + AhiBlo;
6618
6619 SDValue A = Op.getOperand(0);
6620 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006621
Dale Johannesene4d209d2009-02-03 20:21:25 +00006622 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006623 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
6624 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006625 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006626 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
6627 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006628 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006629 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
6630 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006631 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006632 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
6633 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006634 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006635 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
6636 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006637 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006638 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
6639 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006640 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006641 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
6642 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006643 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
6644 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00006645 return Res;
6646}
6647
6648
Bill Wendling74c37652008-12-09 22:08:41 +00006649SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) {
6650 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
6651 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00006652 // looks for this combo and may remove the "setcc" instruction if the "setcc"
6653 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00006654 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00006655 SDValue LHS = N->getOperand(0);
6656 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00006657 unsigned BaseOp = 0;
6658 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006659 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00006660
6661 switch (Op.getOpcode()) {
6662 default: assert(0 && "Unknown ovf instruction!");
6663 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00006664 // A subtract of one will be selected as a INC. Note that INC doesn't
6665 // set CF, so we can't do this for UADDO.
6666 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
6667 if (C->getAPIntValue() == 1) {
6668 BaseOp = X86ISD::INC;
6669 Cond = X86::COND_O;
6670 break;
6671 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006672 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00006673 Cond = X86::COND_O;
6674 break;
6675 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006676 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00006677 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006678 break;
6679 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00006680 // A subtract of one will be selected as a DEC. Note that DEC doesn't
6681 // set CF, so we can't do this for USUBO.
6682 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
6683 if (C->getAPIntValue() == 1) {
6684 BaseOp = X86ISD::DEC;
6685 Cond = X86::COND_O;
6686 break;
6687 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006688 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00006689 Cond = X86::COND_O;
6690 break;
6691 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006692 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00006693 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006694 break;
6695 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00006696 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00006697 Cond = X86::COND_O;
6698 break;
6699 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00006700 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00006701 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006702 break;
6703 }
Bill Wendling3fafd932008-11-26 22:37:40 +00006704
Bill Wendling61edeb52008-12-02 01:06:39 +00006705 // Also sets EFLAGS.
6706 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006707 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00006708
Bill Wendling61edeb52008-12-02 01:06:39 +00006709 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006710 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Bill Wendlingbc5e15e2008-12-10 02:01:32 +00006711 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00006712
Bill Wendling61edeb52008-12-02 01:06:39 +00006713 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
6714 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00006715}
6716
Dan Gohman475871a2008-07-27 21:46:04 +00006717SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanfd4418f2008-06-25 16:07:49 +00006718 MVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006719 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00006720 unsigned Reg = 0;
6721 unsigned size = 0;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006722 switch(T.getSimpleVT()) {
6723 default:
6724 assert(false && "Invalid value type!");
Andrew Lenharth26ed8692008-03-01 21:52:34 +00006725 case MVT::i8: Reg = X86::AL; size = 1; break;
6726 case MVT::i16: Reg = X86::AX; size = 2; break;
6727 case MVT::i32: Reg = X86::EAX; size = 4; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006728 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00006729 assert(Subtarget->is64Bit() && "Node not type legal!");
6730 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00006731 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00006732 }
Dale Johannesendd64c412009-02-04 00:33:20 +00006733 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00006734 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00006735 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00006736 Op.getOperand(1),
6737 Op.getOperand(3),
6738 DAG.getTargetConstant(size, MVT::i8),
6739 cpIn.getValue(1) };
Andrew Lenharth26ed8692008-03-01 21:52:34 +00006740 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006741 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00006742 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00006743 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00006744 return cpOut;
6745}
6746
Duncan Sands1607f052008-12-01 11:39:25 +00006747SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Gabor Greif327ef032008-08-28 23:19:51 +00006748 SelectionDAG &DAG) {
Duncan Sands1607f052008-12-01 11:39:25 +00006749 assert(Subtarget->is64Bit() && "Result not type legalized?");
Andrew Lenharthd19189e2008-03-05 01:15:49 +00006750 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00006751 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006752 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00006753 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Dale Johannesendd64c412009-02-04 00:33:20 +00006754 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
6755 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00006756 rax.getValue(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006757 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
Duncan Sands1607f052008-12-01 11:39:25 +00006758 DAG.getConstant(32, MVT::i8));
6759 SDValue Ops[] = {
Dale Johannesene4d209d2009-02-03 20:21:25 +00006760 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00006761 rdx.getValue(1)
6762 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006763 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00006764}
6765
Dale Johannesen71d1bf52008-09-29 22:25:26 +00006766SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) {
6767 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00006768 DebugLoc dl = Node->getDebugLoc();
Dale Johannesen71d1bf52008-09-29 22:25:26 +00006769 MVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006770 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00006771 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006772 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006773 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00006774 Node->getOperand(0),
6775 Node->getOperand(1), negOp,
6776 cast<AtomicSDNode>(Node)->getSrcValue(),
6777 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00006778}
6779
Evan Cheng0db9fe62006-04-25 20:13:52 +00006780/// LowerOperation - Provide custom lowering hooks for some operations.
6781///
Dan Gohman475871a2008-07-27 21:46:04 +00006782SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006783 switch (Op.getOpcode()) {
6784 default: assert(0 && "Should not custom lower this!");
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006785 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
6786 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006787 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
6788 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
6789 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
6790 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
6791 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
6792 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
6793 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006794 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00006795 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006796 case ISD::SHL_PARTS:
6797 case ISD::SRA_PARTS:
6798 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
6799 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006800 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006801 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00006802 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006803 case ISD::FABS: return LowerFABS(Op, DAG);
6804 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00006805 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00006806 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00006807 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00006808 case ISD::SELECT: return LowerSELECT(Op, DAG);
6809 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006810 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng32fe1032006-05-25 00:59:30 +00006811 case ISD::CALL: return LowerCALL(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006812 case ISD::RET: return LowerRET(Op, DAG);
Evan Cheng1bc78042006-04-26 01:20:17 +00006813 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006814 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00006815 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00006816 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006817 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00006818 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
6819 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006820 case ISD::FRAME_TO_ARGS_OFFSET:
6821 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006822 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006823 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006824 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00006825 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00006826 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
6827 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00006828 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00006829 case ISD::SADDO:
6830 case ISD::UADDO:
6831 case ISD::SSUBO:
6832 case ISD::USUBO:
6833 case ISD::SMULO:
6834 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00006835 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006836 }
Chris Lattner27a6c732007-11-24 07:07:01 +00006837}
6838
Duncan Sands1607f052008-12-01 11:39:25 +00006839void X86TargetLowering::
6840ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
6841 SelectionDAG &DAG, unsigned NewOp) {
6842 MVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006843 DebugLoc dl = Node->getDebugLoc();
Duncan Sands1607f052008-12-01 11:39:25 +00006844 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
6845
6846 SDValue Chain = Node->getOperand(0);
6847 SDValue In1 = Node->getOperand(1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006848 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00006849 Node->getOperand(2), DAG.getIntPtrConstant(0));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006850 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00006851 Node->getOperand(2), DAG.getIntPtrConstant(1));
6852 // This is a generalized SDNode, not an AtomicSDNode, so it doesn't
6853 // have a MemOperand. Pass the info through as a normal operand.
6854 SDValue LSI = DAG.getMemOperand(cast<MemSDNode>(Node)->getMemOperand());
6855 SDValue Ops[] = { Chain, In1, In2L, In2H, LSI };
6856 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006857 SDValue Result = DAG.getNode(NewOp, dl, Tys, Ops, 5);
Duncan Sands1607f052008-12-01 11:39:25 +00006858 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Dale Johannesene4d209d2009-02-03 20:21:25 +00006859 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00006860 Results.push_back(Result.getValue(2));
6861}
6862
Duncan Sands126d9072008-07-04 11:47:58 +00006863/// ReplaceNodeResults - Replace a node with an illegal result type
6864/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00006865void X86TargetLowering::ReplaceNodeResults(SDNode *N,
6866 SmallVectorImpl<SDValue>&Results,
6867 SelectionDAG &DAG) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00006868 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00006869 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00006870 default:
Duncan Sands1607f052008-12-01 11:39:25 +00006871 assert(false && "Do not know how to custom type legalize this operation!");
6872 return;
6873 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00006874 std::pair<SDValue,SDValue> Vals =
6875 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00006876 SDValue FIST = Vals.first, StackSlot = Vals.second;
6877 if (FIST.getNode() != 0) {
6878 MVT VT = N->getValueType(0);
6879 // Return a load from the stack slot.
Dale Johannesene4d209d2009-02-03 20:21:25 +00006880 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00006881 }
6882 return;
6883 }
6884 case ISD::READCYCLECOUNTER: {
6885 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
6886 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006887 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006888 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00006889 rd.getValue(1));
6890 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00006891 eax.getValue(2));
6892 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
6893 SDValue Ops[] = { eax, edx };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006894 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00006895 Results.push_back(edx.getValue(1));
6896 return;
6897 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006898 case ISD::ATOMIC_CMP_SWAP: {
Duncan Sands1607f052008-12-01 11:39:25 +00006899 MVT T = N->getValueType(0);
6900 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
6901 SDValue cpInL, cpInH;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006902 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
Duncan Sands1607f052008-12-01 11:39:25 +00006903 DAG.getConstant(0, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006904 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
Duncan Sands1607f052008-12-01 11:39:25 +00006905 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00006906 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
6907 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00006908 cpInL.getValue(1));
6909 SDValue swapInL, swapInH;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006910 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
Duncan Sands1607f052008-12-01 11:39:25 +00006911 DAG.getConstant(0, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006912 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
Duncan Sands1607f052008-12-01 11:39:25 +00006913 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00006914 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00006915 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00006916 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00006917 swapInL.getValue(1));
6918 SDValue Ops[] = { swapInH.getValue(0),
6919 N->getOperand(1),
6920 swapInH.getValue(1) };
6921 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006922 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00006923 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
6924 MVT::i32, Result.getValue(1));
6925 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
6926 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00006927 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Dale Johannesene4d209d2009-02-03 20:21:25 +00006928 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00006929 Results.push_back(cpOutH.getValue(1));
6930 return;
6931 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006932 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00006933 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
6934 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006935 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00006936 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
6937 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006938 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00006939 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
6940 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006941 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00006942 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
6943 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006944 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00006945 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
6946 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006947 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00006948 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
6949 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006950 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00006951 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
6952 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00006953 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006954}
6955
Evan Cheng72261582005-12-20 06:22:03 +00006956const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
6957 switch (Opcode) {
6958 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00006959 case X86ISD::BSF: return "X86ISD::BSF";
6960 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00006961 case X86ISD::SHLD: return "X86ISD::SHLD";
6962 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00006963 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00006964 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00006965 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00006966 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00006967 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00006968 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00006969 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
6970 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
6971 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00006972 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00006973 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00006974 case X86ISD::CALL: return "X86ISD::CALL";
6975 case X86ISD::TAILCALL: return "X86ISD::TAILCALL";
6976 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00006977 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00006978 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00006979 case X86ISD::COMI: return "X86ISD::COMI";
6980 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00006981 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Cheng72261582005-12-20 06:22:03 +00006982 case X86ISD::CMOV: return "X86ISD::CMOV";
6983 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00006984 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00006985 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
6986 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00006987 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00006988 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00006989 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00006990 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00006991 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00006992 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
6993 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00006994 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00006995 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00006996 case X86ISD::FMAX: return "X86ISD::FMAX";
6997 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00006998 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
6999 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007000 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Rafael Espindola094fad32009-04-08 21:14:34 +00007001 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007002 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00007003 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007004 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00007005 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
7006 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007007 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
7008 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
7009 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
7010 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
7011 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
7012 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00007013 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
7014 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00007015 case X86ISD::VSHL: return "X86ISD::VSHL";
7016 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00007017 case X86ISD::CMPPD: return "X86ISD::CMPPD";
7018 case X86ISD::CMPPS: return "X86ISD::CMPPS";
7019 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
7020 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
7021 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
7022 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
7023 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
7024 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
7025 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
7026 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007027 case X86ISD::ADD: return "X86ISD::ADD";
7028 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00007029 case X86ISD::SMUL: return "X86ISD::SMUL";
7030 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00007031 case X86ISD::INC: return "X86ISD::INC";
7032 case X86ISD::DEC: return "X86ISD::DEC";
Evan Cheng73f24c92009-03-30 21:36:47 +00007033 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Evan Cheng72261582005-12-20 06:22:03 +00007034 }
7035}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007036
Chris Lattnerc9addb72007-03-30 23:15:24 +00007037// isLegalAddressingMode - Return true if the addressing mode represented
7038// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007039bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007040 const Type *Ty) const {
7041 // X86 supports extremely general addressing modes.
Scott Michelfdc40a02009-02-17 22:15:04 +00007042
Chris Lattnerc9addb72007-03-30 23:15:24 +00007043 // X86 allows a sign-extended 32-bit immediate field as a displacement.
7044 if (AM.BaseOffs <= -(1LL << 32) || AM.BaseOffs >= (1LL << 32)-1)
7045 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007046
Chris Lattnerc9addb72007-03-30 23:15:24 +00007047 if (AM.BaseGV) {
Evan Cheng52787842007-08-01 23:46:47 +00007048 // We can only fold this if we don't need an extra load.
Chris Lattnerc9addb72007-03-30 23:15:24 +00007049 if (Subtarget->GVRequiresExtraLoad(AM.BaseGV, getTargetMachine(), false))
7050 return false;
Dale Johannesen203af582008-12-05 21:47:27 +00007051 // If BaseGV requires a register, we cannot also have a BaseReg.
7052 if (Subtarget->GVRequiresRegister(AM.BaseGV, getTargetMachine(), false) &&
7053 AM.HasBaseReg)
7054 return false;
Evan Cheng52787842007-08-01 23:46:47 +00007055
7056 // X86-64 only supports addr of globals in small code model.
7057 if (Subtarget->is64Bit()) {
7058 if (getTargetMachine().getCodeModel() != CodeModel::Small)
7059 return false;
7060 // If lower 4G is not available, then we must use rip-relative addressing.
7061 if (AM.BaseOffs || AM.Scale > 1)
7062 return false;
7063 }
Chris Lattnerc9addb72007-03-30 23:15:24 +00007064 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007065
Chris Lattnerc9addb72007-03-30 23:15:24 +00007066 switch (AM.Scale) {
7067 case 0:
7068 case 1:
7069 case 2:
7070 case 4:
7071 case 8:
7072 // These scales always work.
7073 break;
7074 case 3:
7075 case 5:
7076 case 9:
7077 // These scales are formed with basereg+scalereg. Only accept if there is
7078 // no basereg yet.
7079 if (AM.HasBaseReg)
7080 return false;
7081 break;
7082 default: // Other stuff never works.
7083 return false;
7084 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007085
Chris Lattnerc9addb72007-03-30 23:15:24 +00007086 return true;
7087}
7088
7089
Evan Cheng2bd122c2007-10-26 01:56:11 +00007090bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
7091 if (!Ty1->isInteger() || !Ty2->isInteger())
7092 return false;
Evan Chenge127a732007-10-29 07:57:50 +00007093 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
7094 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007095 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00007096 return false;
7097 return Subtarget->is64Bit() || NumBits1 < 64;
Evan Cheng2bd122c2007-10-26 01:56:11 +00007098}
7099
Duncan Sands83ec4b62008-06-06 12:08:01 +00007100bool X86TargetLowering::isTruncateFree(MVT VT1, MVT VT2) const {
7101 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007102 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007103 unsigned NumBits1 = VT1.getSizeInBits();
7104 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007105 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007106 return false;
7107 return Subtarget->is64Bit() || NumBits1 < 64;
7108}
Evan Cheng2bd122c2007-10-26 01:56:11 +00007109
Dan Gohman97121ba2009-04-08 00:15:30 +00007110bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007111 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Dan Gohman97121ba2009-04-08 00:15:30 +00007112 return Ty1 == Type::Int32Ty && Ty2 == Type::Int64Ty && Subtarget->is64Bit();
7113}
7114
7115bool X86TargetLowering::isZExtFree(MVT VT1, MVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007116 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Dan Gohman97121ba2009-04-08 00:15:30 +00007117 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
7118}
7119
Evan Cheng8b944d32009-05-28 00:35:15 +00007120bool X86TargetLowering::isNarrowingProfitable(MVT VT1, MVT VT2) const {
7121 // i16 instructions are longer (0x66 prefix) and potentially slower.
7122 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
7123}
7124
Evan Cheng60c07e12006-07-05 22:17:51 +00007125/// isShuffleMaskLegal - Targets can use this to indicate that they only
7126/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
7127/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
7128/// are assumed to be legal.
7129bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007130X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
7131 MVT VT) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00007132 // Only do shuffles on 128-bit vector types for now.
Nate Begeman9008ca62009-04-27 18:41:29 +00007133 if (VT.getSizeInBits() == 64)
7134 return false;
7135
7136 // FIXME: pshufb, blends, palignr, shifts.
7137 return (VT.getVectorNumElements() == 2 ||
7138 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
7139 isMOVLMask(M, VT) ||
7140 isSHUFPMask(M, VT) ||
7141 isPSHUFDMask(M, VT) ||
7142 isPSHUFHWMask(M, VT) ||
7143 isPSHUFLWMask(M, VT) ||
7144 isUNPCKLMask(M, VT) ||
7145 isUNPCKHMask(M, VT) ||
7146 isUNPCKL_v_undef_Mask(M, VT) ||
7147 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007148}
7149
Dan Gohman7d8143f2008-04-09 20:09:42 +00007150bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007151X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Nate Begeman9008ca62009-04-27 18:41:29 +00007152 MVT VT) const {
7153 unsigned NumElts = VT.getVectorNumElements();
7154 // FIXME: This collection of masks seems suspect.
7155 if (NumElts == 2)
7156 return true;
7157 if (NumElts == 4 && VT.getSizeInBits() == 128) {
7158 return (isMOVLMask(Mask, VT) ||
7159 isCommutedMOVLMask(Mask, VT, true) ||
7160 isSHUFPMask(Mask, VT) ||
7161 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007162 }
7163 return false;
7164}
7165
7166//===----------------------------------------------------------------------===//
7167// X86 Scheduler Hooks
7168//===----------------------------------------------------------------------===//
7169
Mon P Wang63307c32008-05-05 19:05:59 +00007170// private utility function
7171MachineBasicBlock *
7172X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
7173 MachineBasicBlock *MBB,
7174 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007175 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007176 unsigned LoadOpc,
7177 unsigned CXchgOpc,
7178 unsigned copyOpc,
7179 unsigned notOpc,
7180 unsigned EAXreg,
7181 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007182 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007183 // For the atomic bitwise operator, we generate
7184 // thisMBB:
7185 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007186 // ld t1 = [bitinstr.addr]
7187 // op t2 = t1, [bitinstr.val]
7188 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007189 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7190 // bz newMBB
7191 // fallthrough -->nextMBB
7192 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7193 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007194 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007195 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007196
Mon P Wang63307c32008-05-05 19:05:59 +00007197 /// First build the CFG
7198 MachineFunction *F = MBB->getParent();
7199 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007200 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7201 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7202 F->insert(MBBIter, newMBB);
7203 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007204
Mon P Wang63307c32008-05-05 19:05:59 +00007205 // Move all successors to thisMBB to nextMBB
7206 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007207
Mon P Wang63307c32008-05-05 19:05:59 +00007208 // Update thisMBB to fall through to newMBB
7209 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007210
Mon P Wang63307c32008-05-05 19:05:59 +00007211 // newMBB jumps to itself and fall through to nextMBB
7212 newMBB->addSuccessor(nextMBB);
7213 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007214
Mon P Wang63307c32008-05-05 19:05:59 +00007215 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007216 assert(bInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007217 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00007218 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007219 MachineOperand& destOper = bInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007220 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007221 int numArgs = bInstr->getNumOperands() - 1;
7222 for (int i=0; i < numArgs; ++i)
7223 argOpers[i] = &bInstr->getOperand(i+1);
7224
7225 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007226 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7227 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007228
Dale Johannesen140be2d2008-08-19 18:47:28 +00007229 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007230 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007231 for (int i=0; i <= lastAddrIndx; ++i)
7232 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007233
Dale Johannesen140be2d2008-08-19 18:47:28 +00007234 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007235 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007236 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007237 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007238 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007239 tt = t1;
7240
Dale Johannesen140be2d2008-08-19 18:47:28 +00007241 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00007242 assert((argOpers[valArgIndx]->isReg() ||
7243 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007244 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00007245 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007246 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007247 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007248 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007249 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00007250 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007251
Dale Johannesene4d209d2009-02-03 20:21:25 +00007252 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00007253 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007254
Dale Johannesene4d209d2009-02-03 20:21:25 +00007255 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00007256 for (int i=0; i <= lastAddrIndx; ++i)
7257 (*MIB).addOperand(*argOpers[i]);
7258 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00007259 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
7260 (*MIB).addMemOperand(*F, *bInstr->memoperands_begin());
7261
Dale Johannesene4d209d2009-02-03 20:21:25 +00007262 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00007263 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007264
Mon P Wang63307c32008-05-05 19:05:59 +00007265 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007266 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007267
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007268 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007269 return nextMBB;
7270}
7271
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00007272// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00007273MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007274X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
7275 MachineBasicBlock *MBB,
7276 unsigned regOpcL,
7277 unsigned regOpcH,
7278 unsigned immOpcL,
7279 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007280 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007281 // For the atomic bitwise operator, we generate
7282 // thisMBB (instructions are in pairs, except cmpxchg8b)
7283 // ld t1,t2 = [bitinstr.addr]
7284 // newMBB:
7285 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
7286 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00007287 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007288 // mov ECX, EBX <- t5, t6
7289 // mov EAX, EDX <- t1, t2
7290 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
7291 // mov t3, t4 <- EAX, EDX
7292 // bz newMBB
7293 // result in out1, out2
7294 // fallthrough -->nextMBB
7295
7296 const TargetRegisterClass *RC = X86::GR32RegisterClass;
7297 const unsigned LoadOpc = X86::MOV32rm;
7298 const unsigned copyOpc = X86::MOV32rr;
7299 const unsigned NotOpc = X86::NOT32r;
7300 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7301 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
7302 MachineFunction::iterator MBBIter = MBB;
7303 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007304
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007305 /// First build the CFG
7306 MachineFunction *F = MBB->getParent();
7307 MachineBasicBlock *thisMBB = MBB;
7308 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7309 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7310 F->insert(MBBIter, newMBB);
7311 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007312
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007313 // Move all successors to thisMBB to nextMBB
7314 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007315
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007316 // Update thisMBB to fall through to newMBB
7317 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007318
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007319 // newMBB jumps to itself and fall through to nextMBB
7320 newMBB->addSuccessor(nextMBB);
7321 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007322
Dale Johannesene4d209d2009-02-03 20:21:25 +00007323 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007324 // Insert instructions into newMBB based on incoming instruction
7325 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007326 assert(bInstr->getNumOperands() < X86AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007327 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007328 MachineOperand& dest1Oper = bInstr->getOperand(0);
7329 MachineOperand& dest2Oper = bInstr->getOperand(1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007330 MachineOperand* argOpers[2 + X86AddrNumOperands];
7331 for (int i=0; i < 2 + X86AddrNumOperands; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007332 argOpers[i] = &bInstr->getOperand(i+2);
7333
7334 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007335 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00007336
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007337 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007338 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007339 for (int i=0; i <= lastAddrIndx; ++i)
7340 (*MIB).addOperand(*argOpers[i]);
7341 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007342 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00007343 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00007344 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007345 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00007346 MachineOperand newOp3 = *(argOpers[3]);
7347 if (newOp3.isImm())
7348 newOp3.setImm(newOp3.getImm()+4);
7349 else
7350 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007351 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00007352 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007353
7354 // t3/4 are defined later, at the bottom of the loop
7355 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
7356 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007357 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007358 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007359 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007360 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
7361
7362 unsigned tt1 = F->getRegInfo().createVirtualRegister(RC);
7363 unsigned tt2 = F->getRegInfo().createVirtualRegister(RC);
Scott Michelfdc40a02009-02-17 22:15:04 +00007364 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007365 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), tt1).addReg(t1);
7366 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), tt2).addReg(t2);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007367 } else {
7368 tt1 = t1;
7369 tt2 = t2;
7370 }
7371
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007372 int valArgIndx = lastAddrIndx + 1;
7373 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00007374 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007375 "invalid operand");
7376 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
7377 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007378 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007379 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007380 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007381 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00007382 if (regOpcL != X86::MOV32rr)
7383 MIB.addReg(tt1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007384 (*MIB).addOperand(*argOpers[valArgIndx]);
7385 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00007386 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007387 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00007388 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007389 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007390 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007391 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007392 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00007393 if (regOpcH != X86::MOV32rr)
7394 MIB.addReg(tt2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007395 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007396
Dale Johannesene4d209d2009-02-03 20:21:25 +00007397 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007398 MIB.addReg(t1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007399 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007400 MIB.addReg(t2);
7401
Dale Johannesene4d209d2009-02-03 20:21:25 +00007402 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007403 MIB.addReg(t5);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007404 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007405 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00007406
Dale Johannesene4d209d2009-02-03 20:21:25 +00007407 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007408 for (int i=0; i <= lastAddrIndx; ++i)
7409 (*MIB).addOperand(*argOpers[i]);
7410
7411 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
7412 (*MIB).addMemOperand(*F, *bInstr->memoperands_begin());
7413
Dale Johannesene4d209d2009-02-03 20:21:25 +00007414 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007415 MIB.addReg(X86::EAX);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007416 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007417 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00007418
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007419 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007420 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007421
7422 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
7423 return nextMBB;
7424}
7425
7426// private utility function
7427MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00007428X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
7429 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007430 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007431 // For the atomic min/max operator, we generate
7432 // thisMBB:
7433 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007434 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00007435 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00007436 // cmp t1, t2
7437 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00007438 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007439 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7440 // bz newMBB
7441 // fallthrough -->nextMBB
7442 //
7443 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7444 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007445 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007446 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007447
Mon P Wang63307c32008-05-05 19:05:59 +00007448 /// First build the CFG
7449 MachineFunction *F = MBB->getParent();
7450 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007451 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7452 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7453 F->insert(MBBIter, newMBB);
7454 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007455
Mon P Wang63307c32008-05-05 19:05:59 +00007456 // Move all successors to thisMBB to nextMBB
7457 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007458
Mon P Wang63307c32008-05-05 19:05:59 +00007459 // Update thisMBB to fall through to newMBB
7460 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007461
Mon P Wang63307c32008-05-05 19:05:59 +00007462 // newMBB jumps to newMBB and fall through to nextMBB
7463 newMBB->addSuccessor(nextMBB);
7464 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007465
Dale Johannesene4d209d2009-02-03 20:21:25 +00007466 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007467 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007468 assert(mInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007469 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00007470 MachineOperand& destOper = mInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007471 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007472 int numArgs = mInstr->getNumOperands() - 1;
7473 for (int i=0; i < numArgs; ++i)
7474 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007475
Mon P Wang63307c32008-05-05 19:05:59 +00007476 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007477 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7478 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007479
Mon P Wangab3e7472008-05-05 22:56:23 +00007480 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007481 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007482 for (int i=0; i <= lastAddrIndx; ++i)
7483 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00007484
Mon P Wang63307c32008-05-05 19:05:59 +00007485 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00007486 assert((argOpers[valArgIndx]->isReg() ||
7487 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007488 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00007489
7490 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00007491 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007492 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00007493 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007494 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007495 (*MIB).addOperand(*argOpers[valArgIndx]);
7496
Dale Johannesene4d209d2009-02-03 20:21:25 +00007497 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00007498 MIB.addReg(t1);
7499
Dale Johannesene4d209d2009-02-03 20:21:25 +00007500 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00007501 MIB.addReg(t1);
7502 MIB.addReg(t2);
7503
7504 // Generate movc
7505 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007506 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00007507 MIB.addReg(t2);
7508 MIB.addReg(t1);
7509
7510 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00007511 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00007512 for (int i=0; i <= lastAddrIndx; ++i)
7513 (*MIB).addOperand(*argOpers[i]);
7514 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00007515 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
7516 (*MIB).addMemOperand(*F, *mInstr->memoperands_begin());
Scott Michelfdc40a02009-02-17 22:15:04 +00007517
Dale Johannesene4d209d2009-02-03 20:21:25 +00007518 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00007519 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00007520
Mon P Wang63307c32008-05-05 19:05:59 +00007521 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007522 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007523
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007524 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007525 return nextMBB;
7526}
7527
7528
Evan Cheng60c07e12006-07-05 22:17:51 +00007529MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00007530X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007531 MachineBasicBlock *BB) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007532 DebugLoc dl = MI->getDebugLoc();
Evan Chengc0f64ff2006-11-27 23:37:22 +00007533 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng60c07e12006-07-05 22:17:51 +00007534 switch (MI->getOpcode()) {
7535 default: assert(false && "Unexpected instr type to insert");
Mon P Wang9e5ecb82008-12-12 01:25:51 +00007536 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00007537 case X86::CMOV_FR32:
7538 case X86::CMOV_FR64:
7539 case X86::CMOV_V4F32:
7540 case X86::CMOV_V2F64:
Evan Chenge5f62042007-09-29 00:00:36 +00007541 case X86::CMOV_V2I64: {
Evan Cheng60c07e12006-07-05 22:17:51 +00007542 // To "insert" a SELECT_CC instruction, we actually have to insert the
7543 // diamond control-flow pattern. The incoming instruction knows the
7544 // destination vreg to set, the condition code register to branch on, the
7545 // true/false values to select between, and a branch opcode to use.
7546 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007547 MachineFunction::iterator It = BB;
Evan Cheng60c07e12006-07-05 22:17:51 +00007548 ++It;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007549
Evan Cheng60c07e12006-07-05 22:17:51 +00007550 // thisMBB:
7551 // ...
7552 // TrueVal = ...
7553 // cmpTY ccX, r1, r2
7554 // bCC copy1MBB
7555 // fallthrough --> copy0MBB
7556 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007557 MachineFunction *F = BB->getParent();
7558 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
7559 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007560 unsigned Opc =
Chris Lattner7fbe9722006-10-20 17:42:20 +00007561 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
Dale Johannesene4d209d2009-02-03 20:21:25 +00007562 BuildMI(BB, dl, TII->get(Opc)).addMBB(sinkMBB);
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007563 F->insert(It, copy0MBB);
7564 F->insert(It, sinkMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007565 // Update machine-CFG edges by transferring all successors of the current
Evan Cheng60c07e12006-07-05 22:17:51 +00007566 // block to the new block which will contain the Phi node for the select.
Mon P Wang63307c32008-05-05 19:05:59 +00007567 sinkMBB->transferSuccessors(BB);
7568
7569 // Add the true and fallthrough blocks as its successors.
Evan Cheng60c07e12006-07-05 22:17:51 +00007570 BB->addSuccessor(copy0MBB);
7571 BB->addSuccessor(sinkMBB);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007572
Evan Cheng60c07e12006-07-05 22:17:51 +00007573 // copy0MBB:
7574 // %FalseValue = ...
7575 // # fallthrough to sinkMBB
7576 BB = copy0MBB;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007577
Evan Cheng60c07e12006-07-05 22:17:51 +00007578 // Update machine-CFG edges
7579 BB->addSuccessor(sinkMBB);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007580
Evan Cheng60c07e12006-07-05 22:17:51 +00007581 // sinkMBB:
7582 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
7583 // ...
7584 BB = sinkMBB;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007585 BuildMI(BB, dl, TII->get(X86::PHI), MI->getOperand(0).getReg())
Evan Cheng60c07e12006-07-05 22:17:51 +00007586 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
7587 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
7588
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007589 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00007590 return BB;
7591 }
7592
Dale Johannesen849f2142007-07-03 00:53:03 +00007593 case X86::FP32_TO_INT16_IN_MEM:
7594 case X86::FP32_TO_INT32_IN_MEM:
7595 case X86::FP32_TO_INT64_IN_MEM:
7596 case X86::FP64_TO_INT16_IN_MEM:
7597 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00007598 case X86::FP64_TO_INT64_IN_MEM:
7599 case X86::FP80_TO_INT16_IN_MEM:
7600 case X86::FP80_TO_INT32_IN_MEM:
7601 case X86::FP80_TO_INT64_IN_MEM: {
Evan Cheng60c07e12006-07-05 22:17:51 +00007602 // Change the floating point control register to use "round towards zero"
7603 // mode when truncating to an integer value.
7604 MachineFunction *F = BB->getParent();
7605 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007606 addFrameReference(BuildMI(BB, dl, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007607
7608 // Load the old value of the high byte of the control word...
7609 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00007610 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Scott Michelfdc40a02009-02-17 22:15:04 +00007611 addFrameReference(BuildMI(BB, dl, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007612 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007613
7614 // Set the high part to be round to zero...
Dale Johannesene4d209d2009-02-03 20:21:25 +00007615 addFrameReference(BuildMI(BB, dl, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00007616 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00007617
7618 // Reload the modified control word now...
Dale Johannesene4d209d2009-02-03 20:21:25 +00007619 addFrameReference(BuildMI(BB, dl, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007620
7621 // Restore the memory image of control word to original value
Dale Johannesene4d209d2009-02-03 20:21:25 +00007622 addFrameReference(BuildMI(BB, dl, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00007623 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00007624
7625 // Get the X86 opcode to use.
7626 unsigned Opc;
7627 switch (MI->getOpcode()) {
7628 default: assert(0 && "illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00007629 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
7630 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
7631 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
7632 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
7633 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
7634 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00007635 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
7636 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
7637 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00007638 }
7639
7640 X86AddressMode AM;
7641 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00007642 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00007643 AM.BaseType = X86AddressMode::RegBase;
7644 AM.Base.Reg = Op.getReg();
7645 } else {
7646 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00007647 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00007648 }
7649 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00007650 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00007651 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00007652 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00007653 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00007654 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00007655 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00007656 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00007657 AM.GV = Op.getGlobal();
7658 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00007659 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00007660 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00007661 addFullAddress(BuildMI(BB, dl, TII->get(Opc)), AM)
Rafael Espindola8ef2b892009-04-08 08:09:33 +00007662 .addReg(MI->getOperand(X86AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00007663
7664 // Reload the original control word now.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007665 addFrameReference(BuildMI(BB, dl, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007666
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007667 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00007668 return BB;
7669 }
Mon P Wang63307c32008-05-05 19:05:59 +00007670 case X86::ATOMAND32:
7671 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007672 X86::AND32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007673 X86::LCMPXCHG32, X86::MOV32rr,
7674 X86::NOT32r, X86::EAX,
7675 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00007676 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00007677 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
7678 X86::OR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007679 X86::LCMPXCHG32, X86::MOV32rr,
7680 X86::NOT32r, X86::EAX,
7681 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00007682 case X86::ATOMXOR32:
7683 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007684 X86::XOR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007685 X86::LCMPXCHG32, X86::MOV32rr,
7686 X86::NOT32r, X86::EAX,
7687 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007688 case X86::ATOMNAND32:
7689 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007690 X86::AND32ri, X86::MOV32rm,
7691 X86::LCMPXCHG32, X86::MOV32rr,
7692 X86::NOT32r, X86::EAX,
7693 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00007694 case X86::ATOMMIN32:
7695 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
7696 case X86::ATOMMAX32:
7697 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
7698 case X86::ATOMUMIN32:
7699 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
7700 case X86::ATOMUMAX32:
7701 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00007702
7703 case X86::ATOMAND16:
7704 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
7705 X86::AND16ri, X86::MOV16rm,
7706 X86::LCMPXCHG16, X86::MOV16rr,
7707 X86::NOT16r, X86::AX,
7708 X86::GR16RegisterClass);
7709 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00007710 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007711 X86::OR16ri, X86::MOV16rm,
7712 X86::LCMPXCHG16, X86::MOV16rr,
7713 X86::NOT16r, X86::AX,
7714 X86::GR16RegisterClass);
7715 case X86::ATOMXOR16:
7716 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
7717 X86::XOR16ri, X86::MOV16rm,
7718 X86::LCMPXCHG16, X86::MOV16rr,
7719 X86::NOT16r, X86::AX,
7720 X86::GR16RegisterClass);
7721 case X86::ATOMNAND16:
7722 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
7723 X86::AND16ri, X86::MOV16rm,
7724 X86::LCMPXCHG16, X86::MOV16rr,
7725 X86::NOT16r, X86::AX,
7726 X86::GR16RegisterClass, true);
7727 case X86::ATOMMIN16:
7728 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
7729 case X86::ATOMMAX16:
7730 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
7731 case X86::ATOMUMIN16:
7732 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
7733 case X86::ATOMUMAX16:
7734 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
7735
7736 case X86::ATOMAND8:
7737 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
7738 X86::AND8ri, X86::MOV8rm,
7739 X86::LCMPXCHG8, X86::MOV8rr,
7740 X86::NOT8r, X86::AL,
7741 X86::GR8RegisterClass);
7742 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00007743 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007744 X86::OR8ri, X86::MOV8rm,
7745 X86::LCMPXCHG8, X86::MOV8rr,
7746 X86::NOT8r, X86::AL,
7747 X86::GR8RegisterClass);
7748 case X86::ATOMXOR8:
7749 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
7750 X86::XOR8ri, X86::MOV8rm,
7751 X86::LCMPXCHG8, X86::MOV8rr,
7752 X86::NOT8r, X86::AL,
7753 X86::GR8RegisterClass);
7754 case X86::ATOMNAND8:
7755 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
7756 X86::AND8ri, X86::MOV8rm,
7757 X86::LCMPXCHG8, X86::MOV8rr,
7758 X86::NOT8r, X86::AL,
7759 X86::GR8RegisterClass, true);
7760 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007761 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00007762 case X86::ATOMAND64:
7763 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007764 X86::AND64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00007765 X86::LCMPXCHG64, X86::MOV64rr,
7766 X86::NOT64r, X86::RAX,
7767 X86::GR64RegisterClass);
7768 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00007769 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
7770 X86::OR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00007771 X86::LCMPXCHG64, X86::MOV64rr,
7772 X86::NOT64r, X86::RAX,
7773 X86::GR64RegisterClass);
7774 case X86::ATOMXOR64:
7775 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007776 X86::XOR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00007777 X86::LCMPXCHG64, X86::MOV64rr,
7778 X86::NOT64r, X86::RAX,
7779 X86::GR64RegisterClass);
7780 case X86::ATOMNAND64:
7781 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
7782 X86::AND64ri32, X86::MOV64rm,
7783 X86::LCMPXCHG64, X86::MOV64rr,
7784 X86::NOT64r, X86::RAX,
7785 X86::GR64RegisterClass, true);
7786 case X86::ATOMMIN64:
7787 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
7788 case X86::ATOMMAX64:
7789 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
7790 case X86::ATOMUMIN64:
7791 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
7792 case X86::ATOMUMAX64:
7793 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007794
7795 // This group does 64-bit operations on a 32-bit host.
7796 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007797 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007798 X86::AND32rr, X86::AND32rr,
7799 X86::AND32ri, X86::AND32ri,
7800 false);
7801 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007802 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007803 X86::OR32rr, X86::OR32rr,
7804 X86::OR32ri, X86::OR32ri,
7805 false);
7806 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007807 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007808 X86::XOR32rr, X86::XOR32rr,
7809 X86::XOR32ri, X86::XOR32ri,
7810 false);
7811 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007812 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007813 X86::AND32rr, X86::AND32rr,
7814 X86::AND32ri, X86::AND32ri,
7815 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007816 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007817 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007818 X86::ADD32rr, X86::ADC32rr,
7819 X86::ADD32ri, X86::ADC32ri,
7820 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007821 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007822 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007823 X86::SUB32rr, X86::SBB32rr,
7824 X86::SUB32ri, X86::SBB32ri,
7825 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00007826 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007827 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00007828 X86::MOV32rr, X86::MOV32rr,
7829 X86::MOV32ri, X86::MOV32ri,
7830 false);
Evan Cheng60c07e12006-07-05 22:17:51 +00007831 }
7832}
7833
7834//===----------------------------------------------------------------------===//
7835// X86 Optimization Hooks
7836//===----------------------------------------------------------------------===//
7837
Dan Gohman475871a2008-07-27 21:46:04 +00007838void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00007839 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00007840 APInt &KnownZero,
7841 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00007842 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00007843 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007844 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00007845 assert((Opc >= ISD::BUILTIN_OP_END ||
7846 Opc == ISD::INTRINSIC_WO_CHAIN ||
7847 Opc == ISD::INTRINSIC_W_CHAIN ||
7848 Opc == ISD::INTRINSIC_VOID) &&
7849 "Should use MaskedValueIsZero if you don't know whether Op"
7850 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007851
Dan Gohmanf4f92f52008-02-13 23:07:24 +00007852 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007853 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00007854 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00007855 case X86ISD::ADD:
7856 case X86ISD::SUB:
7857 case X86ISD::SMUL:
7858 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00007859 case X86ISD::INC:
7860 case X86ISD::DEC:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00007861 // These nodes' second result is a boolean.
7862 if (Op.getResNo() == 0)
7863 break;
7864 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007865 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00007866 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
7867 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00007868 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007869 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007870}
Chris Lattner259e97c2006-01-31 19:43:35 +00007871
Evan Cheng206ee9d2006-07-07 08:33:52 +00007872/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00007873/// node is a GlobalAddress + offset.
7874bool X86TargetLowering::isGAPlusOffset(SDNode *N,
7875 GlobalValue* &GA, int64_t &Offset) const{
7876 if (N->getOpcode() == X86ISD::Wrapper) {
7877 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00007878 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00007879 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00007880 return true;
7881 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00007882 }
Evan Chengad4196b2008-05-12 19:56:52 +00007883 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00007884}
7885
Evan Chengad4196b2008-05-12 19:56:52 +00007886static bool isBaseAlignmentOfN(unsigned N, SDNode *Base,
7887 const TargetLowering &TLI) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00007888 GlobalValue *GV;
Nick Lewycky916a9f02008-02-02 08:29:58 +00007889 int64_t Offset = 0;
Evan Chengad4196b2008-05-12 19:56:52 +00007890 if (TLI.isGAPlusOffset(Base, GV, Offset))
Evan Cheng7e2ff772008-05-08 00:57:18 +00007891 return (GV->getAlignment() >= N && (Offset % N) == 0);
Chris Lattnerba96fbc2008-01-26 20:07:42 +00007892 // DAG combine handles the stack object case.
Evan Cheng206ee9d2006-07-07 08:33:52 +00007893 return false;
7894}
7895
Nate Begeman9008ca62009-04-27 18:41:29 +00007896static bool EltsFromConsecutiveLoads(ShuffleVectorSDNode *N, unsigned NumElems,
Eli Friedman7a5e5552009-06-07 06:52:44 +00007897 MVT EVT, LoadSDNode *&LDBase,
7898 unsigned &LastLoadedElt,
Evan Chengad4196b2008-05-12 19:56:52 +00007899 SelectionDAG &DAG, MachineFrameInfo *MFI,
7900 const TargetLowering &TLI) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00007901 LDBase = NULL;
Anton Korobeynikovb51b6cf2009-06-09 23:00:39 +00007902 LastLoadedElt = -1U;
Evan Cheng7e2ff772008-05-08 00:57:18 +00007903 for (unsigned i = 0; i < NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00007904 if (N->getMaskElt(i) < 0) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00007905 if (!LDBase)
Evan Cheng7e2ff772008-05-08 00:57:18 +00007906 return false;
7907 continue;
7908 }
7909
Dan Gohman475871a2008-07-27 21:46:04 +00007910 SDValue Elt = DAG.getShuffleScalarElt(N, i);
Gabor Greifba36cb52008-08-28 21:40:38 +00007911 if (!Elt.getNode() ||
7912 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
Evan Cheng7e2ff772008-05-08 00:57:18 +00007913 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00007914 if (!LDBase) {
7915 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
Evan Cheng50d9e722008-05-10 06:46:49 +00007916 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00007917 LDBase = cast<LoadSDNode>(Elt.getNode());
7918 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00007919 continue;
7920 }
7921 if (Elt.getOpcode() == ISD::UNDEF)
7922 continue;
7923
Nate Begemanabc01992009-06-05 21:37:30 +00007924 LoadSDNode *LD = cast<LoadSDNode>(Elt);
Nate Begemanabc01992009-06-05 21:37:30 +00007925 if (!TLI.isConsecutiveLoad(LD, LDBase, EVT.getSizeInBits()/8, i, MFI))
Evan Cheng7e2ff772008-05-08 00:57:18 +00007926 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00007927 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00007928 }
7929 return true;
7930}
Evan Cheng206ee9d2006-07-07 08:33:52 +00007931
7932/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
7933/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
7934/// if the load addresses are consecutive, non-overlapping, and in the right
Mon P Wang1e955802009-04-03 02:43:30 +00007935/// order. In the case of v2i64, it will see if it can rewrite the
7936/// shuffle to be an appropriate build vector so it can take advantage of
7937// performBuildVectorCombine.
Dan Gohman475871a2008-07-27 21:46:04 +00007938static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00007939 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007940 DebugLoc dl = N->getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007941 MVT VT = N->getValueType(0);
7942 MVT EVT = VT.getVectorElementType();
Nate Begeman9008ca62009-04-27 18:41:29 +00007943 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
7944 unsigned NumElems = VT.getVectorNumElements();
Mon P Wang1e955802009-04-03 02:43:30 +00007945
Eli Friedman7a5e5552009-06-07 06:52:44 +00007946 if (VT.getSizeInBits() != 128)
7947 return SDValue();
7948
Mon P Wang1e955802009-04-03 02:43:30 +00007949 // Try to combine a vector_shuffle into a 128-bit load.
7950 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Eli Friedman7a5e5552009-06-07 06:52:44 +00007951 LoadSDNode *LD = NULL;
7952 unsigned LastLoadedElt;
7953 if (!EltsFromConsecutiveLoads(SVN, NumElems, EVT, LD, LastLoadedElt, DAG,
7954 MFI, TLI))
Dan Gohman475871a2008-07-27 21:46:04 +00007955 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00007956
Eli Friedman7a5e5552009-06-07 06:52:44 +00007957 if (LastLoadedElt == NumElems - 1) {
7958 if (isBaseAlignmentOfN(16, LD->getBasePtr().getNode(), TLI))
7959 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
7960 LD->getSrcValue(), LD->getSrcValueOffset(),
7961 LD->isVolatile());
Dale Johannesene4d209d2009-02-03 20:21:25 +00007962 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
Scott Michelfdc40a02009-02-17 22:15:04 +00007963 LD->getSrcValue(), LD->getSrcValueOffset(),
Eli Friedman7a5e5552009-06-07 06:52:44 +00007964 LD->isVolatile(), LD->getAlignment());
7965 } else if (NumElems == 4 && LastLoadedElt == 1) {
7966 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
Nate Begemanabc01992009-06-05 21:37:30 +00007967 SDValue Ops[] = { LD->getChain(), LD->getBasePtr() };
7968 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
Nate Begemanabc01992009-06-05 21:37:30 +00007969 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
7970 }
7971 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00007972}
Evan Chengd880b972008-05-09 21:53:03 +00007973
Chris Lattner83e6c992006-10-04 06:57:07 +00007974/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00007975static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00007976 const X86Subtarget *Subtarget) {
7977 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00007978 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00007979 // Get the LHS/RHS of the select.
7980 SDValue LHS = N->getOperand(1);
7981 SDValue RHS = N->getOperand(2);
7982
Chris Lattner83e6c992006-10-04 06:57:07 +00007983 // If we have SSE[12] support, try to form min/max nodes.
7984 if (Subtarget->hasSSE2() &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00007985 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
7986 Cond.getOpcode() == ISD::SETCC) {
7987 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007988
Chris Lattner47b4ce82009-03-11 05:48:52 +00007989 unsigned Opcode = 0;
7990 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
7991 switch (CC) {
7992 default: break;
7993 case ISD::SETOLE: // (X <= Y) ? X : Y -> min
7994 case ISD::SETULE:
7995 case ISD::SETLE:
7996 if (!UnsafeFPMath) break;
7997 // FALL THROUGH.
7998 case ISD::SETOLT: // (X olt/lt Y) ? X : Y -> min
7999 case ISD::SETLT:
8000 Opcode = X86ISD::FMIN;
8001 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008002
Chris Lattner47b4ce82009-03-11 05:48:52 +00008003 case ISD::SETOGT: // (X > Y) ? X : Y -> max
8004 case ISD::SETUGT:
8005 case ISD::SETGT:
8006 if (!UnsafeFPMath) break;
8007 // FALL THROUGH.
8008 case ISD::SETUGE: // (X uge/ge Y) ? X : Y -> max
8009 case ISD::SETGE:
8010 Opcode = X86ISD::FMAX;
8011 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00008012 }
Chris Lattner47b4ce82009-03-11 05:48:52 +00008013 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
8014 switch (CC) {
8015 default: break;
8016 case ISD::SETOGT: // (X > Y) ? Y : X -> min
8017 case ISD::SETUGT:
8018 case ISD::SETGT:
8019 if (!UnsafeFPMath) break;
8020 // FALL THROUGH.
8021 case ISD::SETUGE: // (X uge/ge Y) ? Y : X -> min
8022 case ISD::SETGE:
8023 Opcode = X86ISD::FMIN;
8024 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008025
Chris Lattner47b4ce82009-03-11 05:48:52 +00008026 case ISD::SETOLE: // (X <= Y) ? Y : X -> max
8027 case ISD::SETULE:
8028 case ISD::SETLE:
8029 if (!UnsafeFPMath) break;
8030 // FALL THROUGH.
8031 case ISD::SETOLT: // (X olt/lt Y) ? Y : X -> max
8032 case ISD::SETLT:
8033 Opcode = X86ISD::FMAX;
8034 break;
8035 }
Chris Lattner83e6c992006-10-04 06:57:07 +00008036 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008037
Chris Lattner47b4ce82009-03-11 05:48:52 +00008038 if (Opcode)
8039 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00008040 }
Chris Lattner47b4ce82009-03-11 05:48:52 +00008041
Chris Lattnerd1980a52009-03-12 06:52:53 +00008042 // If this is a select between two integer constants, try to do some
8043 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00008044 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
8045 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00008046 // Don't do this for crazy integer types.
8047 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
8048 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00008049 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00008050 bool NeedsCondInvert = false;
8051
Chris Lattnercee56e72009-03-13 05:53:31 +00008052 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00008053 // Efficiently invertible.
8054 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
8055 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
8056 isa<ConstantSDNode>(Cond.getOperand(1))))) {
8057 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00008058 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00008059 }
8060
8061 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00008062 if (FalseC->getAPIntValue() == 0 &&
8063 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00008064 if (NeedsCondInvert) // Invert the condition if needed.
8065 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8066 DAG.getConstant(1, Cond.getValueType()));
8067
8068 // Zero extend the condition if needed.
8069 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
8070
Chris Lattnercee56e72009-03-13 05:53:31 +00008071 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00008072 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
8073 DAG.getConstant(ShAmt, MVT::i8));
8074 }
Chris Lattner97a29a52009-03-13 05:22:11 +00008075
8076 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00008077 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00008078 if (NeedsCondInvert) // Invert the condition if needed.
8079 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8080 DAG.getConstant(1, Cond.getValueType()));
8081
8082 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00008083 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
8084 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00008085 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00008086 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00008087 }
Chris Lattnercee56e72009-03-13 05:53:31 +00008088
8089 // Optimize cases that will turn into an LEA instruction. This requires
8090 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
8091 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
8092 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
8093 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
8094
8095 bool isFastMultiplier = false;
8096 if (Diff < 10) {
8097 switch ((unsigned char)Diff) {
8098 default: break;
8099 case 1: // result = add base, cond
8100 case 2: // result = lea base( , cond*2)
8101 case 3: // result = lea base(cond, cond*2)
8102 case 4: // result = lea base( , cond*4)
8103 case 5: // result = lea base(cond, cond*4)
8104 case 8: // result = lea base( , cond*8)
8105 case 9: // result = lea base(cond, cond*8)
8106 isFastMultiplier = true;
8107 break;
8108 }
8109 }
8110
8111 if (isFastMultiplier) {
8112 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
8113 if (NeedsCondInvert) // Invert the condition if needed.
8114 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8115 DAG.getConstant(1, Cond.getValueType()));
8116
8117 // Zero extend the condition if needed.
8118 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
8119 Cond);
8120 // Scale the condition by the difference.
8121 if (Diff != 1)
8122 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
8123 DAG.getConstant(Diff, Cond.getValueType()));
8124
8125 // Add the base if non-zero.
8126 if (FalseC->getAPIntValue() != 0)
8127 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8128 SDValue(FalseC, 0));
8129 return Cond;
8130 }
8131 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00008132 }
8133 }
8134
Dan Gohman475871a2008-07-27 21:46:04 +00008135 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00008136}
8137
Chris Lattnerd1980a52009-03-12 06:52:53 +00008138/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
8139static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
8140 TargetLowering::DAGCombinerInfo &DCI) {
8141 DebugLoc DL = N->getDebugLoc();
8142
8143 // If the flag operand isn't dead, don't touch this CMOV.
8144 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
8145 return SDValue();
8146
8147 // If this is a select between two integer constants, try to do some
8148 // optimizations. Note that the operands are ordered the opposite of SELECT
8149 // operands.
8150 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
8151 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
8152 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
8153 // larger than FalseC (the false value).
8154 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
8155
8156 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
8157 CC = X86::GetOppositeBranchCondition(CC);
8158 std::swap(TrueC, FalseC);
8159 }
8160
8161 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00008162 // This is efficient for any integer data type (including i8/i16) and
8163 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00008164 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
8165 SDValue Cond = N->getOperand(3);
8166 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8167 DAG.getConstant(CC, MVT::i8), Cond);
8168
8169 // Zero extend the condition if needed.
8170 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
8171
8172 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
8173 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
8174 DAG.getConstant(ShAmt, MVT::i8));
8175 if (N->getNumValues() == 2) // Dead flag value?
8176 return DCI.CombineTo(N, Cond, SDValue());
8177 return Cond;
8178 }
Chris Lattnercee56e72009-03-13 05:53:31 +00008179
8180 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
8181 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00008182 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
8183 SDValue Cond = N->getOperand(3);
8184 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8185 DAG.getConstant(CC, MVT::i8), Cond);
8186
8187 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00008188 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
8189 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00008190 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8191 SDValue(FalseC, 0));
Chris Lattnercee56e72009-03-13 05:53:31 +00008192
Chris Lattner97a29a52009-03-13 05:22:11 +00008193 if (N->getNumValues() == 2) // Dead flag value?
8194 return DCI.CombineTo(N, Cond, SDValue());
8195 return Cond;
8196 }
Chris Lattnercee56e72009-03-13 05:53:31 +00008197
8198 // Optimize cases that will turn into an LEA instruction. This requires
8199 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
8200 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
8201 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
8202 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
8203
8204 bool isFastMultiplier = false;
8205 if (Diff < 10) {
8206 switch ((unsigned char)Diff) {
8207 default: break;
8208 case 1: // result = add base, cond
8209 case 2: // result = lea base( , cond*2)
8210 case 3: // result = lea base(cond, cond*2)
8211 case 4: // result = lea base( , cond*4)
8212 case 5: // result = lea base(cond, cond*4)
8213 case 8: // result = lea base( , cond*8)
8214 case 9: // result = lea base(cond, cond*8)
8215 isFastMultiplier = true;
8216 break;
8217 }
8218 }
8219
8220 if (isFastMultiplier) {
8221 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
8222 SDValue Cond = N->getOperand(3);
8223 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8224 DAG.getConstant(CC, MVT::i8), Cond);
8225 // Zero extend the condition if needed.
8226 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
8227 Cond);
8228 // Scale the condition by the difference.
8229 if (Diff != 1)
8230 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
8231 DAG.getConstant(Diff, Cond.getValueType()));
8232
8233 // Add the base if non-zero.
8234 if (FalseC->getAPIntValue() != 0)
8235 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8236 SDValue(FalseC, 0));
8237 if (N->getNumValues() == 2) // Dead flag value?
8238 return DCI.CombineTo(N, Cond, SDValue());
8239 return Cond;
8240 }
8241 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00008242 }
8243 }
8244 return SDValue();
8245}
8246
8247
Evan Cheng0b0cd912009-03-28 05:57:29 +00008248/// PerformMulCombine - Optimize a single multiply with constant into two
8249/// in order to implement it with two cheaper instructions, e.g.
8250/// LEA + SHL, LEA + LEA.
8251static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
8252 TargetLowering::DAGCombinerInfo &DCI) {
8253 if (DAG.getMachineFunction().
8254 getFunction()->hasFnAttr(Attribute::OptimizeForSize))
8255 return SDValue();
8256
8257 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
8258 return SDValue();
8259
8260 MVT VT = N->getValueType(0);
8261 if (VT != MVT::i64)
8262 return SDValue();
8263
8264 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
8265 if (!C)
8266 return SDValue();
8267 uint64_t MulAmt = C->getZExtValue();
8268 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
8269 return SDValue();
8270
8271 uint64_t MulAmt1 = 0;
8272 uint64_t MulAmt2 = 0;
8273 if ((MulAmt % 9) == 0) {
8274 MulAmt1 = 9;
8275 MulAmt2 = MulAmt / 9;
8276 } else if ((MulAmt % 5) == 0) {
8277 MulAmt1 = 5;
8278 MulAmt2 = MulAmt / 5;
8279 } else if ((MulAmt % 3) == 0) {
8280 MulAmt1 = 3;
8281 MulAmt2 = MulAmt / 3;
8282 }
8283 if (MulAmt2 &&
8284 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
8285 DebugLoc DL = N->getDebugLoc();
8286
8287 if (isPowerOf2_64(MulAmt2) &&
8288 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
8289 // If second multiplifer is pow2, issue it first. We want the multiply by
8290 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
8291 // is an add.
8292 std::swap(MulAmt1, MulAmt2);
8293
8294 SDValue NewMul;
8295 if (isPowerOf2_64(MulAmt1))
8296 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
8297 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
8298 else
Evan Cheng73f24c92009-03-30 21:36:47 +00008299 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +00008300 DAG.getConstant(MulAmt1, VT));
8301
8302 if (isPowerOf2_64(MulAmt2))
8303 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
8304 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
8305 else
Evan Cheng73f24c92009-03-30 21:36:47 +00008306 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +00008307 DAG.getConstant(MulAmt2, VT));
8308
8309 // Do not add new nodes to DAG combiner worklist.
8310 DCI.CombineTo(N, NewMul, false);
8311 }
8312 return SDValue();
8313}
8314
8315
Nate Begeman740ab032009-01-26 00:52:55 +00008316/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
8317/// when possible.
8318static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
8319 const X86Subtarget *Subtarget) {
8320 // On X86 with SSE2 support, we can transform this to a vector shift if
8321 // all elements are shifted by the same amount. We can't do this in legalize
8322 // because the a constant vector is typically transformed to a constant pool
8323 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008324 if (!Subtarget->hasSSE2())
8325 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008326
Nate Begeman740ab032009-01-26 00:52:55 +00008327 MVT VT = N->getValueType(0);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008328 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
8329 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008330
Mon P Wang3becd092009-01-28 08:12:05 +00008331 SDValue ShAmtOp = N->getOperand(1);
8332 MVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +00008333 DebugLoc DL = N->getDebugLoc();
Mon P Wang3becd092009-01-28 08:12:05 +00008334 SDValue BaseShAmt;
8335 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
8336 unsigned NumElts = VT.getVectorNumElements();
8337 unsigned i = 0;
8338 for (; i != NumElts; ++i) {
8339 SDValue Arg = ShAmtOp.getOperand(i);
8340 if (Arg.getOpcode() == ISD::UNDEF) continue;
8341 BaseShAmt = Arg;
8342 break;
8343 }
8344 for (; i != NumElts; ++i) {
8345 SDValue Arg = ShAmtOp.getOperand(i);
8346 if (Arg.getOpcode() == ISD::UNDEF) continue;
8347 if (Arg != BaseShAmt) {
8348 return SDValue();
8349 }
8350 }
8351 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +00008352 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
8353 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
8354 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +00008355 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008356 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +00008357
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008358 if (EltVT.bitsGT(MVT::i32))
Chris Lattner47b4ce82009-03-11 05:48:52 +00008359 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008360 else if (EltVT.bitsLT(MVT::i32))
Chris Lattner47b4ce82009-03-11 05:48:52 +00008361 BaseShAmt = DAG.getNode(ISD::ANY_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +00008362
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008363 // The shift amount is identical so we can do a vector shift.
8364 SDValue ValOp = N->getOperand(0);
8365 switch (N->getOpcode()) {
8366 default:
8367 assert(0 && "Unknown shift opcode!");
8368 break;
8369 case ISD::SHL:
8370 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008371 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008372 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
8373 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008374 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008375 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008376 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
8377 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008378 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008379 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008380 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
8381 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008382 break;
8383 case ISD::SRA:
8384 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008385 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008386 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
8387 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008388 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008389 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008390 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
8391 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008392 break;
8393 case ISD::SRL:
8394 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008395 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008396 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
8397 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008398 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008399 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008400 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
8401 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008402 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008403 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008404 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
8405 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008406 break;
Nate Begeman740ab032009-01-26 00:52:55 +00008407 }
8408 return SDValue();
8409}
8410
Chris Lattner149a4e52008-02-22 02:09:43 +00008411/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008412static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +00008413 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +00008414 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
8415 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +00008416 // A preferable solution to the general problem is to figure out the right
8417 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +00008418
8419 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +00008420 StoreSDNode *St = cast<StoreSDNode>(N);
Evan Cheng536e6672009-03-12 05:59:15 +00008421 MVT VT = St->getValue().getValueType();
8422 if (VT.getSizeInBits() != 64)
8423 return SDValue();
8424
Devang Patel578efa92009-06-05 21:57:13 +00008425 const Function *F = DAG.getMachineFunction().getFunction();
8426 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
8427 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
8428 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +00008429 if ((VT.isVector() ||
8430 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +00008431 isa<LoadSDNode>(St->getValue()) &&
8432 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
8433 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +00008434 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008435 LoadSDNode *Ld = 0;
8436 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +00008437 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +00008438 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008439 // Must be a store of a load. We currently handle two cases: the load
8440 // is a direct child, and it's under an intervening TokenFactor. It is
8441 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +00008442 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +00008443 Ld = cast<LoadSDNode>(St->getChain());
8444 else if (St->getValue().hasOneUse() &&
8445 ChainVal->getOpcode() == ISD::TokenFactor) {
8446 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +00008447 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +00008448 TokenFactorIndex = i;
8449 Ld = cast<LoadSDNode>(St->getValue());
8450 } else
8451 Ops.push_back(ChainVal->getOperand(i));
8452 }
8453 }
Dale Johannesen079f2a62008-02-25 19:20:14 +00008454
Evan Cheng536e6672009-03-12 05:59:15 +00008455 if (!Ld || !ISD::isNormalLoad(Ld))
8456 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008457
Evan Cheng536e6672009-03-12 05:59:15 +00008458 // If this is not the MMX case, i.e. we are just turning i64 load/store
8459 // into f64 load/store, avoid the transformation if there are multiple
8460 // uses of the loaded value.
8461 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
8462 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008463
Evan Cheng536e6672009-03-12 05:59:15 +00008464 DebugLoc LdDL = Ld->getDebugLoc();
8465 DebugLoc StDL = N->getDebugLoc();
8466 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
8467 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
8468 // pair instead.
8469 if (Subtarget->is64Bit() || F64IsLegal) {
8470 MVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
8471 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
8472 Ld->getBasePtr(), Ld->getSrcValue(),
8473 Ld->getSrcValueOffset(), Ld->isVolatile(),
8474 Ld->getAlignment());
8475 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +00008476 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +00008477 Ops.push_back(NewChain);
8478 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +00008479 Ops.size());
8480 }
Evan Cheng536e6672009-03-12 05:59:15 +00008481 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +00008482 St->getSrcValue(), St->getSrcValueOffset(),
8483 St->isVolatile(), St->getAlignment());
8484 }
Evan Cheng536e6672009-03-12 05:59:15 +00008485
8486 // Otherwise, lower to two pairs of 32-bit loads / stores.
8487 SDValue LoAddr = Ld->getBasePtr();
8488 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
8489 DAG.getConstant(4, MVT::i32));
8490
8491 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
8492 Ld->getSrcValue(), Ld->getSrcValueOffset(),
8493 Ld->isVolatile(), Ld->getAlignment());
8494 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
8495 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
8496 Ld->isVolatile(),
8497 MinAlign(Ld->getAlignment(), 4));
8498
8499 SDValue NewChain = LoLd.getValue(1);
8500 if (TokenFactorIndex != -1) {
8501 Ops.push_back(LoLd);
8502 Ops.push_back(HiLd);
8503 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
8504 Ops.size());
8505 }
8506
8507 LoAddr = St->getBasePtr();
8508 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
8509 DAG.getConstant(4, MVT::i32));
8510
8511 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
8512 St->getSrcValue(), St->getSrcValueOffset(),
8513 St->isVolatile(), St->getAlignment());
8514 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
8515 St->getSrcValue(),
8516 St->getSrcValueOffset() + 4,
8517 St->isVolatile(),
8518 MinAlign(St->getAlignment(), 4));
8519 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +00008520 }
Dan Gohman475871a2008-07-27 21:46:04 +00008521 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +00008522}
8523
Chris Lattner6cf73262008-01-25 06:14:17 +00008524/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
8525/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008526static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +00008527 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
8528 // F[X]OR(0.0, x) -> x
8529 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +00008530 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
8531 if (C->getValueAPF().isPosZero())
8532 return N->getOperand(1);
8533 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
8534 if (C->getValueAPF().isPosZero())
8535 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00008536 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00008537}
8538
8539/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008540static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +00008541 // FAND(0.0, x) -> 0.0
8542 // FAND(x, 0.0) -> 0.0
8543 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
8544 if (C->getValueAPF().isPosZero())
8545 return N->getOperand(0);
8546 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
8547 if (C->getValueAPF().isPosZero())
8548 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +00008549 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00008550}
8551
Dan Gohmane5af2d32009-01-29 01:59:02 +00008552static SDValue PerformBTCombine(SDNode *N,
8553 SelectionDAG &DAG,
8554 TargetLowering::DAGCombinerInfo &DCI) {
8555 // BT ignores high bits in the bit index operand.
8556 SDValue Op1 = N->getOperand(1);
8557 if (Op1.hasOneUse()) {
8558 unsigned BitWidth = Op1.getValueSizeInBits();
8559 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
8560 APInt KnownZero, KnownOne;
8561 TargetLowering::TargetLoweringOpt TLO(DAG);
8562 TargetLowering &TLI = DAG.getTargetLoweringInfo();
8563 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
8564 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
8565 DCI.CommitTargetLoweringOpt(TLO);
8566 }
8567 return SDValue();
8568}
Chris Lattner83e6c992006-10-04 06:57:07 +00008569
Eli Friedman7a5e5552009-06-07 06:52:44 +00008570static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
8571 SDValue Op = N->getOperand(0);
8572 if (Op.getOpcode() == ISD::BIT_CONVERT)
8573 Op = Op.getOperand(0);
8574 MVT VT = N->getValueType(0), OpVT = Op.getValueType();
8575 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
8576 VT.getVectorElementType().getSizeInBits() ==
8577 OpVT.getVectorElementType().getSizeInBits()) {
8578 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
8579 }
8580 return SDValue();
8581}
8582
Owen Anderson99177002009-06-29 18:04:45 +00008583// On X86 and X86-64, atomic operations are lowered to locked instructions.
8584// Locked instructions, in turn, have implicit fence semantics (all memory
8585// operations are flushed before issuing the locked instruction, and the
8586// are not buffered), so we can fold away the common pattern of
8587// fence-atomic-fence.
8588static SDValue PerformMEMBARRIERCombine(SDNode* N, SelectionDAG &DAG) {
8589 SDValue atomic = N->getOperand(0);
8590 switch (atomic.getOpcode()) {
8591 case ISD::ATOMIC_CMP_SWAP:
8592 case ISD::ATOMIC_SWAP:
8593 case ISD::ATOMIC_LOAD_ADD:
8594 case ISD::ATOMIC_LOAD_SUB:
8595 case ISD::ATOMIC_LOAD_AND:
8596 case ISD::ATOMIC_LOAD_OR:
8597 case ISD::ATOMIC_LOAD_XOR:
8598 case ISD::ATOMIC_LOAD_NAND:
8599 case ISD::ATOMIC_LOAD_MIN:
8600 case ISD::ATOMIC_LOAD_MAX:
8601 case ISD::ATOMIC_LOAD_UMIN:
8602 case ISD::ATOMIC_LOAD_UMAX:
8603 break;
8604 default:
8605 return SDValue();
8606 }
8607
8608 SDValue fence = atomic.getOperand(0);
8609 if (fence.getOpcode() != ISD::MEMBARRIER)
8610 return SDValue();
8611
8612 switch (atomic.getOpcode()) {
8613 case ISD::ATOMIC_CMP_SWAP:
8614 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
8615 atomic.getOperand(1), atomic.getOperand(2),
8616 atomic.getOperand(3));
8617 case ISD::ATOMIC_SWAP:
8618 case ISD::ATOMIC_LOAD_ADD:
8619 case ISD::ATOMIC_LOAD_SUB:
8620 case ISD::ATOMIC_LOAD_AND:
8621 case ISD::ATOMIC_LOAD_OR:
8622 case ISD::ATOMIC_LOAD_XOR:
8623 case ISD::ATOMIC_LOAD_NAND:
8624 case ISD::ATOMIC_LOAD_MIN:
8625 case ISD::ATOMIC_LOAD_MAX:
8626 case ISD::ATOMIC_LOAD_UMIN:
8627 case ISD::ATOMIC_LOAD_UMAX:
8628 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
8629 atomic.getOperand(1), atomic.getOperand(2));
8630 default:
8631 return SDValue();
8632 }
8633}
8634
Dan Gohman475871a2008-07-27 21:46:04 +00008635SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +00008636 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008637 SelectionDAG &DAG = DCI.DAG;
8638 switch (N->getOpcode()) {
8639 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +00008640 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +00008641 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +00008642 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +00008643 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +00008644 case ISD::SHL:
8645 case ISD::SRA:
8646 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +00008647 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +00008648 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +00008649 case X86ISD::FOR: return PerformFORCombine(N, DAG);
8650 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008651 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +00008652 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Owen Anderson99177002009-06-29 18:04:45 +00008653 case ISD::MEMBARRIER: return PerformMEMBARRIERCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +00008654 }
8655
Dan Gohman475871a2008-07-27 21:46:04 +00008656 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008657}
8658
Evan Cheng60c07e12006-07-05 22:17:51 +00008659//===----------------------------------------------------------------------===//
8660// X86 Inline Assembly Support
8661//===----------------------------------------------------------------------===//
8662
Chris Lattnerf4dff842006-07-11 02:54:03 +00008663/// getConstraintType - Given a constraint letter, return the type of
8664/// constraint it is for this target.
8665X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00008666X86TargetLowering::getConstraintType(const std::string &Constraint) const {
8667 if (Constraint.size() == 1) {
8668 switch (Constraint[0]) {
8669 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +00008670 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +00008671 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +00008672 case 'r':
8673 case 'R':
8674 case 'l':
8675 case 'q':
8676 case 'Q':
8677 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +00008678 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +00008679 case 'Y':
8680 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +00008681 case 'e':
8682 case 'Z':
8683 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +00008684 default:
8685 break;
8686 }
Chris Lattnerf4dff842006-07-11 02:54:03 +00008687 }
Chris Lattner4234f572007-03-25 02:14:49 +00008688 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +00008689}
8690
Dale Johannesenba2a0b92008-01-29 02:21:21 +00008691/// LowerXConstraint - try to replace an X constraint, which matches anything,
8692/// with another that has more specific requirements based on the type of the
8693/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +00008694const char *X86TargetLowering::
Duncan Sands83ec4b62008-06-06 12:08:01 +00008695LowerXConstraint(MVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +00008696 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
8697 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +00008698 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +00008699 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +00008700 return "Y";
8701 if (Subtarget->hasSSE1())
8702 return "x";
8703 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008704
Chris Lattner5e764232008-04-26 23:02:14 +00008705 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +00008706}
8707
Chris Lattner48884cd2007-08-25 00:47:38 +00008708/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
8709/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00008710void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +00008711 char Constraint,
Evan Chengda43bcf2008-09-24 00:05:32 +00008712 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00008713 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00008714 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008715 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00008716
Chris Lattner22aaf1d2006-10-31 20:13:11 +00008717 switch (Constraint) {
8718 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +00008719 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +00008720 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00008721 if (C->getZExtValue() <= 31) {
8722 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00008723 break;
8724 }
Devang Patel84f7fd22007-03-17 00:13:28 +00008725 }
Chris Lattner48884cd2007-08-25 00:47:38 +00008726 return;
Evan Cheng364091e2008-09-22 23:57:37 +00008727 case 'J':
8728 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00008729 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +00008730 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
8731 break;
8732 }
8733 }
8734 return;
8735 case 'K':
8736 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00008737 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +00008738 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
8739 break;
8740 }
8741 }
8742 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +00008743 case 'N':
8744 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00008745 if (C->getZExtValue() <= 255) {
8746 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00008747 break;
8748 }
Chris Lattner188b9fe2007-03-25 01:57:35 +00008749 }
Chris Lattner48884cd2007-08-25 00:47:38 +00008750 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +00008751 case 'e': {
8752 // 32-bit signed value
8753 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
8754 const ConstantInt *CI = C->getConstantIntValue();
8755 if (CI->isValueValidForType(Type::Int32Ty, C->getSExtValue())) {
8756 // Widen to 64 bits here to get it sign extended.
8757 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
8758 break;
8759 }
8760 // FIXME gcc accepts some relocatable values here too, but only in certain
8761 // memory models; it's complicated.
8762 }
8763 return;
8764 }
8765 case 'Z': {
8766 // 32-bit unsigned value
8767 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
8768 const ConstantInt *CI = C->getConstantIntValue();
8769 if (CI->isValueValidForType(Type::Int32Ty, C->getZExtValue())) {
8770 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
8771 break;
8772 }
8773 }
8774 // FIXME gcc accepts some relocatable values here too, but only in certain
8775 // memory models; it's complicated.
8776 return;
8777 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00008778 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +00008779 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +00008780 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00008781 // Widen to 64 bits here to get it sign extended.
8782 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +00008783 break;
8784 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008785
Chris Lattnerdc43a882007-05-03 16:52:29 +00008786 // If we are in non-pic codegen mode, we allow the address of a global (with
8787 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +00008788 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +00008789 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00008790
Chris Lattner49921962009-05-08 18:23:14 +00008791 // Match either (GA), (GA+C), (GA+C1+C2), etc.
8792 while (1) {
8793 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
8794 Offset += GA->getOffset();
8795 break;
8796 } else if (Op.getOpcode() == ISD::ADD) {
8797 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
8798 Offset += C->getZExtValue();
8799 Op = Op.getOperand(0);
8800 continue;
8801 }
8802 } else if (Op.getOpcode() == ISD::SUB) {
8803 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
8804 Offset += -C->getZExtValue();
8805 Op = Op.getOperand(0);
8806 continue;
8807 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00008808 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00008809
Chris Lattner49921962009-05-08 18:23:14 +00008810 // Otherwise, this isn't something we can handle, reject it.
8811 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +00008812 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00008813 // If we require an extra load to get this address, as in PIC mode, we
8814 // can't accept it.
8815 if (Subtarget->GVRequiresExtraLoad(GA->getGlobal(),
8816 getTargetMachine(), false))
8817 return;
Scott Michelfdc40a02009-02-17 22:15:04 +00008818
Chris Lattner49921962009-05-08 18:23:14 +00008819 if (hasMemory)
8820 Op = LowerGlobalAddress(GA->getGlobal(), Op.getDebugLoc(), Offset, DAG);
8821 else
8822 Op = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
8823 Offset);
8824 Result = Op;
8825 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +00008826 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00008827 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008828
Gabor Greifba36cb52008-08-28 21:40:38 +00008829 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00008830 Ops.push_back(Result);
8831 return;
8832 }
Evan Chengda43bcf2008-09-24 00:05:32 +00008833 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
8834 Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +00008835}
8836
Chris Lattner259e97c2006-01-31 19:43:35 +00008837std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00008838getRegClassForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00008839 MVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +00008840 if (Constraint.size() == 1) {
8841 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +00008842 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +00008843 default: break; // Unknown constraint letter
Chris Lattner259e97c2006-01-31 19:43:35 +00008844 case 'q': // Q_REGS (GENERAL_REGS in 64-bit mode)
8845 case 'Q': // Q_REGS
Chris Lattner80a7ecc2006-05-06 00:29:37 +00008846 if (VT == MVT::i32)
8847 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
8848 else if (VT == MVT::i16)
8849 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
8850 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +00008851 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Chris Lattner03e6c702007-11-04 06:51:12 +00008852 else if (VT == MVT::i64)
8853 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
8854 break;
Chris Lattner259e97c2006-01-31 19:43:35 +00008855 }
8856 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008857
Chris Lattner1efa40f2006-02-22 00:56:39 +00008858 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +00008859}
Chris Lattnerf76d1802006-07-31 23:26:50 +00008860
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008861std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +00008862X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00008863 MVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +00008864 // First, see if this is a constraint that directly corresponds to an LLVM
8865 // register class.
8866 if (Constraint.size() == 1) {
8867 // GCC Constraint Letters
8868 switch (Constraint[0]) {
8869 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +00008870 case 'r': // GENERAL_REGS
8871 case 'R': // LEGACY_REGS
8872 case 'l': // INDEX_REGS
Chris Lattner1fa71982008-10-17 18:15:05 +00008873 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +00008874 return std::make_pair(0U, X86::GR8RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +00008875 if (VT == MVT::i16)
8876 return std::make_pair(0U, X86::GR16RegisterClass);
8877 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +00008878 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +00008879 return std::make_pair(0U, X86::GR64RegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +00008880 case 'f': // FP Stack registers.
8881 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
8882 // value to the correct fpstack register class.
8883 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
8884 return std::make_pair(0U, X86::RFP32RegisterClass);
8885 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
8886 return std::make_pair(0U, X86::RFP64RegisterClass);
8887 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +00008888 case 'y': // MMX_REGS if MMX allowed.
8889 if (!Subtarget->hasMMX()) break;
8890 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00008891 case 'Y': // SSE_REGS if SSE2 allowed
8892 if (!Subtarget->hasSSE2()) break;
8893 // FALL THROUGH.
8894 case 'x': // SSE_REGS if SSE1 allowed
8895 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008896
8897 switch (VT.getSimpleVT()) {
Chris Lattner0f65cad2007-04-09 05:49:22 +00008898 default: break;
8899 // Scalar SSE types.
8900 case MVT::f32:
8901 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +00008902 return std::make_pair(0U, X86::FR32RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00008903 case MVT::f64:
8904 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +00008905 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00008906 // Vector types.
Chris Lattner0f65cad2007-04-09 05:49:22 +00008907 case MVT::v16i8:
8908 case MVT::v8i16:
8909 case MVT::v4i32:
8910 case MVT::v2i64:
8911 case MVT::v4f32:
8912 case MVT::v2f64:
8913 return std::make_pair(0U, X86::VR128RegisterClass);
8914 }
Chris Lattnerad043e82007-04-09 05:11:28 +00008915 break;
8916 }
8917 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008918
Chris Lattnerf76d1802006-07-31 23:26:50 +00008919 // Use the default implementation in TargetLowering to convert the register
8920 // constraint into a member of a register class.
8921 std::pair<unsigned, const TargetRegisterClass*> Res;
8922 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +00008923
8924 // Not found as a standard register?
8925 if (Res.second == 0) {
8926 // GCC calls "st(0)" just plain "st".
8927 if (StringsEqualNoCase("{st}", Constraint)) {
8928 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +00008929 Res.second = X86::RFP80RegisterClass;
Chris Lattner1a60aa72006-10-31 19:42:44 +00008930 }
Dale Johannesen330169f2008-11-13 21:52:36 +00008931 // 'A' means EAX + EDX.
8932 if (Constraint == "A") {
8933 Res.first = X86::EAX;
8934 Res.second = X86::GRADRegisterClass;
8935 }
Chris Lattner1a60aa72006-10-31 19:42:44 +00008936 return Res;
8937 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008938
Chris Lattnerf76d1802006-07-31 23:26:50 +00008939 // Otherwise, check to see if this is a register class of the wrong value
8940 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
8941 // turn into {ax},{dx}.
8942 if (Res.second->hasType(VT))
8943 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008944
Chris Lattnerf76d1802006-07-31 23:26:50 +00008945 // All of the single-register GCC register classes map their values onto
8946 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
8947 // really want an 8-bit or 32-bit register, map to the appropriate register
8948 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +00008949 if (Res.second == X86::GR16RegisterClass) {
8950 if (VT == MVT::i8) {
8951 unsigned DestReg = 0;
8952 switch (Res.first) {
8953 default: break;
8954 case X86::AX: DestReg = X86::AL; break;
8955 case X86::DX: DestReg = X86::DL; break;
8956 case X86::CX: DestReg = X86::CL; break;
8957 case X86::BX: DestReg = X86::BL; break;
8958 }
8959 if (DestReg) {
8960 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00008961 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00008962 }
8963 } else if (VT == MVT::i32) {
8964 unsigned DestReg = 0;
8965 switch (Res.first) {
8966 default: break;
8967 case X86::AX: DestReg = X86::EAX; break;
8968 case X86::DX: DestReg = X86::EDX; break;
8969 case X86::CX: DestReg = X86::ECX; break;
8970 case X86::BX: DestReg = X86::EBX; break;
8971 case X86::SI: DestReg = X86::ESI; break;
8972 case X86::DI: DestReg = X86::EDI; break;
8973 case X86::BP: DestReg = X86::EBP; break;
8974 case X86::SP: DestReg = X86::ESP; break;
8975 }
8976 if (DestReg) {
8977 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00008978 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00008979 }
8980 } else if (VT == MVT::i64) {
8981 unsigned DestReg = 0;
8982 switch (Res.first) {
8983 default: break;
8984 case X86::AX: DestReg = X86::RAX; break;
8985 case X86::DX: DestReg = X86::RDX; break;
8986 case X86::CX: DestReg = X86::RCX; break;
8987 case X86::BX: DestReg = X86::RBX; break;
8988 case X86::SI: DestReg = X86::RSI; break;
8989 case X86::DI: DestReg = X86::RDI; break;
8990 case X86::BP: DestReg = X86::RBP; break;
8991 case X86::SP: DestReg = X86::RSP; break;
8992 }
8993 if (DestReg) {
8994 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00008995 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00008996 }
Chris Lattnerf76d1802006-07-31 23:26:50 +00008997 }
Chris Lattner6ba50a92008-08-26 06:19:02 +00008998 } else if (Res.second == X86::FR32RegisterClass ||
8999 Res.second == X86::FR64RegisterClass ||
9000 Res.second == X86::VR128RegisterClass) {
9001 // Handle references to XMM physical registers that got mapped into the
9002 // wrong class. This can happen with constraints like {xmm0} where the
9003 // target independent register mapper will just pick the first match it can
9004 // find, ignoring the required type.
9005 if (VT == MVT::f32)
9006 Res.second = X86::FR32RegisterClass;
9007 else if (VT == MVT::f64)
9008 Res.second = X86::FR64RegisterClass;
9009 else if (X86::VR128RegisterClass->hasType(VT))
9010 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +00009011 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009012
Chris Lattnerf76d1802006-07-31 23:26:50 +00009013 return Res;
9014}
Mon P Wang0c397192008-10-30 08:01:45 +00009015
9016//===----------------------------------------------------------------------===//
9017// X86 Widen vector type
9018//===----------------------------------------------------------------------===//
9019
9020/// getWidenVectorType: given a vector type, returns the type to widen
9021/// to (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself.
9022/// If there is no vector type that we want to widen to, returns MVT::Other
Mon P Wangf007a8b2008-11-06 05:31:54 +00009023/// When and where to widen is target dependent based on the cost of
Mon P Wang0c397192008-10-30 08:01:45 +00009024/// scalarizing vs using the wider vector type.
9025
Dan Gohmanc13cf132009-01-15 17:34:08 +00009026MVT X86TargetLowering::getWidenVectorType(MVT VT) const {
Mon P Wang0c397192008-10-30 08:01:45 +00009027 assert(VT.isVector());
9028 if (isTypeLegal(VT))
9029 return VT;
Scott Michelfdc40a02009-02-17 22:15:04 +00009030
Mon P Wang0c397192008-10-30 08:01:45 +00009031 // TODO: In computeRegisterProperty, we can compute the list of legal vector
9032 // type based on element type. This would speed up our search (though
9033 // it may not be worth it since the size of the list is relatively
9034 // small).
9035 MVT EltVT = VT.getVectorElementType();
9036 unsigned NElts = VT.getVectorNumElements();
Scott Michelfdc40a02009-02-17 22:15:04 +00009037
Mon P Wang0c397192008-10-30 08:01:45 +00009038 // On X86, it make sense to widen any vector wider than 1
9039 if (NElts <= 1)
9040 return MVT::Other;
Scott Michelfdc40a02009-02-17 22:15:04 +00009041
9042 for (unsigned nVT = MVT::FIRST_VECTOR_VALUETYPE;
Mon P Wang0c397192008-10-30 08:01:45 +00009043 nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
9044 MVT SVT = (MVT::SimpleValueType)nVT;
Scott Michelfdc40a02009-02-17 22:15:04 +00009045
9046 if (isTypeLegal(SVT) &&
9047 SVT.getVectorElementType() == EltVT &&
Mon P Wang0c397192008-10-30 08:01:45 +00009048 SVT.getVectorNumElements() > NElts)
9049 return SVT;
9050 }
9051 return MVT::Other;
9052}