blob: 823ae2f10e82df8099848a7aace0d01fecc5aa4a [file] [log] [blame]
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001//===-- ARMISelDAGToDAG.cpp - A dag to dag inst selector for ARM ----------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines an instruction selector for the ARM target.
11//
12//===----------------------------------------------------------------------===//
13
14#include "ARM.h"
Evan Chenge5ad88e2008-12-10 21:54:21 +000015#include "ARMAddressingModes.h"
16#include "ARMConstantPoolValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000017#include "ARMISelLowering.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000018#include "ARMTargetMachine.h"
Rafael Espindola84b19be2006-07-16 01:02:57 +000019#include "llvm/CallingConv.h"
Evan Chenga8e29892007-01-19 07:51:42 +000020#include "llvm/Constants.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000021#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
23#include "llvm/Intrinsics.h"
Owen Anderson9adc0ab2009-07-14 23:09:55 +000024#include "llvm/LLVMContext.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000025#include "llvm/CodeGen/MachineFrameInfo.h"
26#include "llvm/CodeGen/MachineFunction.h"
27#include "llvm/CodeGen/MachineInstrBuilder.h"
28#include "llvm/CodeGen/SelectionDAG.h"
29#include "llvm/CodeGen/SelectionDAGISel.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000030#include "llvm/Target/TargetLowering.h"
Chris Lattner72939122007-05-03 00:32:00 +000031#include "llvm/Target/TargetOptions.h"
Chris Lattner3d62d782008-02-03 05:43:57 +000032#include "llvm/Support/Compiler.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000033#include "llvm/Support/Debug.h"
Torok Edwindac237e2009-07-08 20:53:28 +000034#include "llvm/Support/ErrorHandling.h"
35#include "llvm/Support/raw_ostream.h"
36
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000037using namespace llvm;
38
Bob Wilson5bafff32009-06-22 23:27:02 +000039static const unsigned arm_dsubreg_0 = 5;
40static const unsigned arm_dsubreg_1 = 6;
41
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000042//===--------------------------------------------------------------------===//
43/// ARMDAGToDAGISel - ARM specific code to select ARM machine
44/// instructions for SelectionDAG operations.
45///
46namespace {
47class ARMDAGToDAGISel : public SelectionDAGISel {
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000048 ARMBaseTargetMachine &TM;
Evan Cheng3f7eb8e2008-09-18 07:24:33 +000049
Evan Chenga8e29892007-01-19 07:51:42 +000050 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
51 /// make the right decision when generating code for different targets.
52 const ARMSubtarget *Subtarget;
53
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000054public:
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000055 explicit ARMDAGToDAGISel(ARMBaseTargetMachine &tm)
Dan Gohman79ce2762009-01-15 19:20:50 +000056 : SelectionDAGISel(tm), TM(tm),
Evan Chenga8e29892007-01-19 07:51:42 +000057 Subtarget(&TM.getSubtarget<ARMSubtarget>()) {
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000058 }
59
Evan Chenga8e29892007-01-19 07:51:42 +000060 virtual const char *getPassName() const {
61 return "ARM Instruction Selection";
Anton Korobeynikov52237112009-06-17 18:13:58 +000062 }
63
64 /// getI32Imm - Return a target constant with the specified value, of type i32.
65 inline SDValue getI32Imm(unsigned Imm) {
66 return CurDAG->getTargetConstant(Imm, MVT::i32);
67 }
68
Dan Gohman475871a2008-07-27 21:46:04 +000069 SDNode *Select(SDValue Op);
Dan Gohmanf350b272008-08-23 02:25:05 +000070 virtual void InstructionSelect();
Evan Cheng055b0312009-06-29 07:51:04 +000071 bool SelectShifterOperandReg(SDValue Op, SDValue N, SDValue &A,
72 SDValue &B, SDValue &C);
Dan Gohman475871a2008-07-27 21:46:04 +000073 bool SelectAddrMode2(SDValue Op, SDValue N, SDValue &Base,
74 SDValue &Offset, SDValue &Opc);
75 bool SelectAddrMode2Offset(SDValue Op, SDValue N,
76 SDValue &Offset, SDValue &Opc);
77 bool SelectAddrMode3(SDValue Op, SDValue N, SDValue &Base,
78 SDValue &Offset, SDValue &Opc);
79 bool SelectAddrMode3Offset(SDValue Op, SDValue N,
80 SDValue &Offset, SDValue &Opc);
Anton Korobeynikovbaf31082009-08-08 13:35:48 +000081 bool SelectAddrMode4(SDValue Op, SDValue N, SDValue &Addr,
82 SDValue &Mode);
Dan Gohman475871a2008-07-27 21:46:04 +000083 bool SelectAddrMode5(SDValue Op, SDValue N, SDValue &Base,
84 SDValue &Offset);
Bob Wilson8b024a52009-07-01 23:16:05 +000085 bool SelectAddrMode6(SDValue Op, SDValue N, SDValue &Addr, SDValue &Update,
86 SDValue &Opc);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000087
Dan Gohman475871a2008-07-27 21:46:04 +000088 bool SelectAddrModePC(SDValue Op, SDValue N, SDValue &Offset,
Bob Wilson8b024a52009-07-01 23:16:05 +000089 SDValue &Label);
Evan Chenga8e29892007-01-19 07:51:42 +000090
Dan Gohman475871a2008-07-27 21:46:04 +000091 bool SelectThumbAddrModeRR(SDValue Op, SDValue N, SDValue &Base,
92 SDValue &Offset);
93 bool SelectThumbAddrModeRI5(SDValue Op, SDValue N, unsigned Scale,
94 SDValue &Base, SDValue &OffImm,
95 SDValue &Offset);
96 bool SelectThumbAddrModeS1(SDValue Op, SDValue N, SDValue &Base,
97 SDValue &OffImm, SDValue &Offset);
98 bool SelectThumbAddrModeS2(SDValue Op, SDValue N, SDValue &Base,
99 SDValue &OffImm, SDValue &Offset);
100 bool SelectThumbAddrModeS4(SDValue Op, SDValue N, SDValue &Base,
101 SDValue &OffImm, SDValue &Offset);
102 bool SelectThumbAddrModeSP(SDValue Op, SDValue N, SDValue &Base,
103 SDValue &OffImm);
Evan Chenga8e29892007-01-19 07:51:42 +0000104
Evan Cheng9cb9e672009-06-27 02:26:13 +0000105 bool SelectT2ShifterOperandReg(SDValue Op, SDValue N,
106 SDValue &BaseReg, SDValue &Opc);
Evan Cheng055b0312009-06-29 07:51:04 +0000107 bool SelectT2AddrModeImm12(SDValue Op, SDValue N, SDValue &Base,
108 SDValue &OffImm);
109 bool SelectT2AddrModeImm8(SDValue Op, SDValue N, SDValue &Base,
110 SDValue &OffImm);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000111 bool SelectT2AddrModeImm8Offset(SDValue Op, SDValue N,
112 SDValue &OffImm);
David Goodwin6647cea2009-06-30 22:50:01 +0000113 bool SelectT2AddrModeImm8s4(SDValue Op, SDValue N, SDValue &Base,
114 SDValue &OffImm);
Evan Cheng055b0312009-06-29 07:51:04 +0000115 bool SelectT2AddrModeSoReg(SDValue Op, SDValue N, SDValue &Base,
116 SDValue &OffReg, SDValue &ShImm);
117
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000118 // Include the pieces autogenerated from the target description.
119#include "ARMGenDAGISel.inc"
Bob Wilson224c2442009-05-19 05:53:42 +0000120
121private:
Evan Chenge88d5ce2009-07-02 07:28:31 +0000122 /// SelectARMIndexedLoad - Indexed (pre/post inc/dec) load matching code for
123 /// ARM.
Evan Chengaf4550f2009-07-02 01:23:32 +0000124 SDNode *SelectARMIndexedLoad(SDValue Op);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000125 SDNode *SelectT2IndexedLoad(SDValue Op);
126
Evan Cheng86198642009-08-07 00:34:42 +0000127 /// SelectDYN_ALLOC - Select dynamic alloc for Thumb.
128 SDNode *SelectDYN_ALLOC(SDValue Op);
Evan Chengaf4550f2009-07-02 01:23:32 +0000129
130 /// SelectInlineAsmMemoryOperand - Implement addressing mode selection for
131 /// inline asm expressions.
132 virtual bool SelectInlineAsmMemoryOperand(const SDValue &Op,
133 char ConstraintCode,
134 std::vector<SDValue> &OutOps);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000135};
Evan Chenga8e29892007-01-19 07:51:42 +0000136}
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000137
Dan Gohmanf350b272008-08-23 02:25:05 +0000138void ARMDAGToDAGISel::InstructionSelect() {
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000139 DEBUG(BB->dump());
140
David Greene8ad4c002008-10-27 21:56:29 +0000141 SelectRoot(*CurDAG);
Dan Gohmanf350b272008-08-23 02:25:05 +0000142 CurDAG->RemoveDeadNodes();
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000143}
144
Evan Cheng055b0312009-06-29 07:51:04 +0000145bool ARMDAGToDAGISel::SelectShifterOperandReg(SDValue Op,
146 SDValue N,
147 SDValue &BaseReg,
148 SDValue &ShReg,
149 SDValue &Opc) {
150 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N);
151
152 // Don't match base register only case. That is matched to a separate
153 // lower complexity pattern with explicit register operand.
154 if (ShOpcVal == ARM_AM::no_shift) return false;
155
156 BaseReg = N.getOperand(0);
157 unsigned ShImmVal = 0;
158 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
159 ShReg = CurDAG->getRegister(0, MVT::i32);
160 ShImmVal = RHS->getZExtValue() & 31;
161 } else {
162 ShReg = N.getOperand(1);
163 }
164 Opc = CurDAG->getTargetConstant(ARM_AM::getSORegOpc(ShOpcVal, ShImmVal),
165 MVT::i32);
166 return true;
167}
168
Dan Gohman475871a2008-07-27 21:46:04 +0000169bool ARMDAGToDAGISel::SelectAddrMode2(SDValue Op, SDValue N,
170 SDValue &Base, SDValue &Offset,
171 SDValue &Opc) {
Evan Chenga13fd102007-03-13 21:05:54 +0000172 if (N.getOpcode() == ISD::MUL) {
173 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
174 // X * [3,5,9] -> X + X * [2,4,8] etc.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000175 int RHSC = (int)RHS->getZExtValue();
Evan Chenga13fd102007-03-13 21:05:54 +0000176 if (RHSC & 1) {
177 RHSC = RHSC & ~1;
178 ARM_AM::AddrOpc AddSub = ARM_AM::add;
179 if (RHSC < 0) {
180 AddSub = ARM_AM::sub;
181 RHSC = - RHSC;
182 }
183 if (isPowerOf2_32(RHSC)) {
184 unsigned ShAmt = Log2_32(RHSC);
185 Base = Offset = N.getOperand(0);
186 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt,
187 ARM_AM::lsl),
188 MVT::i32);
189 return true;
190 }
191 }
192 }
193 }
194
Evan Chenga8e29892007-01-19 07:51:42 +0000195 if (N.getOpcode() != ISD::ADD && N.getOpcode() != ISD::SUB) {
196 Base = N;
197 if (N.getOpcode() == ISD::FrameIndex) {
198 int FI = cast<FrameIndexSDNode>(N)->getIndex();
199 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
200 } else if (N.getOpcode() == ARMISD::Wrapper) {
201 Base = N.getOperand(0);
202 }
203 Offset = CurDAG->getRegister(0, MVT::i32);
204 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(ARM_AM::add, 0,
205 ARM_AM::no_shift),
206 MVT::i32);
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000207 return true;
208 }
Evan Chenga8e29892007-01-19 07:51:42 +0000209
210 // Match simple R +/- imm12 operands.
211 if (N.getOpcode() == ISD::ADD)
212 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000213 int RHSC = (int)RHS->getZExtValue();
Evan Chenge966d642007-01-24 02:45:25 +0000214 if ((RHSC >= 0 && RHSC < 0x1000) ||
215 (RHSC < 0 && RHSC > -0x1000)) { // 12 bits.
Evan Chenga8e29892007-01-19 07:51:42 +0000216 Base = N.getOperand(0);
Evan Chenge966d642007-01-24 02:45:25 +0000217 if (Base.getOpcode() == ISD::FrameIndex) {
218 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
219 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
220 }
Evan Chenga8e29892007-01-19 07:51:42 +0000221 Offset = CurDAG->getRegister(0, MVT::i32);
Evan Chenge966d642007-01-24 02:45:25 +0000222
223 ARM_AM::AddrOpc AddSub = ARM_AM::add;
224 if (RHSC < 0) {
225 AddSub = ARM_AM::sub;
226 RHSC = - RHSC;
227 }
228 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, RHSC,
Evan Chenga8e29892007-01-19 07:51:42 +0000229 ARM_AM::no_shift),
230 MVT::i32);
231 return true;
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000232 }
Evan Chenga8e29892007-01-19 07:51:42 +0000233 }
234
235 // Otherwise this is R +/- [possibly shifted] R
236 ARM_AM::AddrOpc AddSub = N.getOpcode() == ISD::ADD ? ARM_AM::add:ARM_AM::sub;
237 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N.getOperand(1));
238 unsigned ShAmt = 0;
239
240 Base = N.getOperand(0);
241 Offset = N.getOperand(1);
242
243 if (ShOpcVal != ARM_AM::no_shift) {
244 // Check to see if the RHS of the shift is a constant, if not, we can't fold
245 // it.
246 if (ConstantSDNode *Sh =
247 dyn_cast<ConstantSDNode>(N.getOperand(1).getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000248 ShAmt = Sh->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000249 Offset = N.getOperand(1).getOperand(0);
250 } else {
251 ShOpcVal = ARM_AM::no_shift;
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000252 }
253 }
Evan Chenga8e29892007-01-19 07:51:42 +0000254
255 // Try matching (R shl C) + (R).
256 if (N.getOpcode() == ISD::ADD && ShOpcVal == ARM_AM::no_shift) {
257 ShOpcVal = ARM_AM::getShiftOpcForNode(N.getOperand(0));
258 if (ShOpcVal != ARM_AM::no_shift) {
259 // Check to see if the RHS of the shift is a constant, if not, we can't
260 // fold it.
261 if (ConstantSDNode *Sh =
262 dyn_cast<ConstantSDNode>(N.getOperand(0).getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000263 ShAmt = Sh->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000264 Offset = N.getOperand(0).getOperand(0);
265 Base = N.getOperand(1);
266 } else {
267 ShOpcVal = ARM_AM::no_shift;
268 }
269 }
270 }
271
272 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt, ShOpcVal),
273 MVT::i32);
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000274 return true;
275}
276
Dan Gohman475871a2008-07-27 21:46:04 +0000277bool ARMDAGToDAGISel::SelectAddrMode2Offset(SDValue Op, SDValue N,
278 SDValue &Offset, SDValue &Opc) {
Evan Chenga8e29892007-01-19 07:51:42 +0000279 unsigned Opcode = Op.getOpcode();
280 ISD::MemIndexedMode AM = (Opcode == ISD::LOAD)
281 ? cast<LoadSDNode>(Op)->getAddressingMode()
282 : cast<StoreSDNode>(Op)->getAddressingMode();
283 ARM_AM::AddrOpc AddSub = (AM == ISD::PRE_INC || AM == ISD::POST_INC)
284 ? ARM_AM::add : ARM_AM::sub;
285 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000286 int Val = (int)C->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000287 if (Val >= 0 && Val < 0x1000) { // 12 bits.
288 Offset = CurDAG->getRegister(0, MVT::i32);
289 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, Val,
290 ARM_AM::no_shift),
291 MVT::i32);
292 return true;
293 }
294 }
295
296 Offset = N;
297 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N);
298 unsigned ShAmt = 0;
299 if (ShOpcVal != ARM_AM::no_shift) {
300 // Check to see if the RHS of the shift is a constant, if not, we can't fold
301 // it.
302 if (ConstantSDNode *Sh = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000303 ShAmt = Sh->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000304 Offset = N.getOperand(0);
305 } else {
306 ShOpcVal = ARM_AM::no_shift;
307 }
308 }
309
310 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt, ShOpcVal),
311 MVT::i32);
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000312 return true;
313}
314
Evan Chenga8e29892007-01-19 07:51:42 +0000315
Dan Gohman475871a2008-07-27 21:46:04 +0000316bool ARMDAGToDAGISel::SelectAddrMode3(SDValue Op, SDValue N,
317 SDValue &Base, SDValue &Offset,
318 SDValue &Opc) {
Evan Chenga8e29892007-01-19 07:51:42 +0000319 if (N.getOpcode() == ISD::SUB) {
320 // X - C is canonicalize to X + -C, no need to handle it here.
321 Base = N.getOperand(0);
322 Offset = N.getOperand(1);
323 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::sub, 0),MVT::i32);
324 return true;
325 }
326
327 if (N.getOpcode() != ISD::ADD) {
328 Base = N;
329 if (N.getOpcode() == ISD::FrameIndex) {
330 int FI = cast<FrameIndexSDNode>(N)->getIndex();
331 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
332 }
333 Offset = CurDAG->getRegister(0, MVT::i32);
334 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::add, 0),MVT::i32);
335 return true;
336 }
337
338 // If the RHS is +/- imm8, fold into addr mode.
339 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000340 int RHSC = (int)RHS->getZExtValue();
Evan Chenge966d642007-01-24 02:45:25 +0000341 if ((RHSC >= 0 && RHSC < 256) ||
342 (RHSC < 0 && RHSC > -256)) { // note -256 itself isn't allowed.
Evan Chenga8e29892007-01-19 07:51:42 +0000343 Base = N.getOperand(0);
Evan Chenge966d642007-01-24 02:45:25 +0000344 if (Base.getOpcode() == ISD::FrameIndex) {
345 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
346 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
347 }
Evan Chenga8e29892007-01-19 07:51:42 +0000348 Offset = CurDAG->getRegister(0, MVT::i32);
Evan Chenge966d642007-01-24 02:45:25 +0000349
350 ARM_AM::AddrOpc AddSub = ARM_AM::add;
351 if (RHSC < 0) {
352 AddSub = ARM_AM::sub;
353 RHSC = - RHSC;
354 }
355 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, RHSC),MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000356 return true;
357 }
358 }
359
360 Base = N.getOperand(0);
361 Offset = N.getOperand(1);
362 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::add, 0), MVT::i32);
363 return true;
364}
365
Dan Gohman475871a2008-07-27 21:46:04 +0000366bool ARMDAGToDAGISel::SelectAddrMode3Offset(SDValue Op, SDValue N,
367 SDValue &Offset, SDValue &Opc) {
Evan Chenga8e29892007-01-19 07:51:42 +0000368 unsigned Opcode = Op.getOpcode();
369 ISD::MemIndexedMode AM = (Opcode == ISD::LOAD)
370 ? cast<LoadSDNode>(Op)->getAddressingMode()
371 : cast<StoreSDNode>(Op)->getAddressingMode();
372 ARM_AM::AddrOpc AddSub = (AM == ISD::PRE_INC || AM == ISD::POST_INC)
373 ? ARM_AM::add : ARM_AM::sub;
374 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000375 int Val = (int)C->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000376 if (Val >= 0 && Val < 256) {
377 Offset = CurDAG->getRegister(0, MVT::i32);
378 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, Val), MVT::i32);
379 return true;
380 }
381 }
382
383 Offset = N;
384 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, 0), MVT::i32);
385 return true;
386}
387
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000388bool ARMDAGToDAGISel::SelectAddrMode4(SDValue Op, SDValue N,
389 SDValue &Addr, SDValue &Mode) {
390 Addr = N;
391 Mode = CurDAG->getTargetConstant(0, MVT::i32);
392 return true;
393}
Evan Chenga8e29892007-01-19 07:51:42 +0000394
Dan Gohman475871a2008-07-27 21:46:04 +0000395bool ARMDAGToDAGISel::SelectAddrMode5(SDValue Op, SDValue N,
396 SDValue &Base, SDValue &Offset) {
Evan Chenga8e29892007-01-19 07:51:42 +0000397 if (N.getOpcode() != ISD::ADD) {
398 Base = N;
399 if (N.getOpcode() == ISD::FrameIndex) {
400 int FI = cast<FrameIndexSDNode>(N)->getIndex();
401 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
402 } else if (N.getOpcode() == ARMISD::Wrapper) {
403 Base = N.getOperand(0);
404 }
405 Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(ARM_AM::add, 0),
406 MVT::i32);
407 return true;
408 }
409
410 // If the RHS is +/- imm8, fold into addr mode.
411 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000412 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000413 if ((RHSC & 3) == 0) { // The constant is implicitly multiplied by 4.
414 RHSC >>= 2;
Evan Chenge966d642007-01-24 02:45:25 +0000415 if ((RHSC >= 0 && RHSC < 256) ||
416 (RHSC < 0 && RHSC > -256)) { // note -256 itself isn't allowed.
Evan Chenga8e29892007-01-19 07:51:42 +0000417 Base = N.getOperand(0);
Evan Chenge966d642007-01-24 02:45:25 +0000418 if (Base.getOpcode() == ISD::FrameIndex) {
419 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
420 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
421 }
422
423 ARM_AM::AddrOpc AddSub = ARM_AM::add;
424 if (RHSC < 0) {
425 AddSub = ARM_AM::sub;
426 RHSC = - RHSC;
427 }
428 Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(AddSub, RHSC),
Evan Chenga8e29892007-01-19 07:51:42 +0000429 MVT::i32);
430 return true;
431 }
432 }
433 }
434
435 Base = N;
436 Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(ARM_AM::add, 0),
437 MVT::i32);
438 return true;
439}
440
Bob Wilson8b024a52009-07-01 23:16:05 +0000441bool ARMDAGToDAGISel::SelectAddrMode6(SDValue Op, SDValue N,
442 SDValue &Addr, SDValue &Update,
443 SDValue &Opc) {
444 Addr = N;
445 // The optional writeback is handled in ARMLoadStoreOpt.
446 Update = CurDAG->getRegister(0, MVT::i32);
447 Opc = CurDAG->getTargetConstant(ARM_AM::getAM6Opc(false), MVT::i32);
448 return true;
449}
450
Dan Gohman475871a2008-07-27 21:46:04 +0000451bool ARMDAGToDAGISel::SelectAddrModePC(SDValue Op, SDValue N,
452 SDValue &Offset, SDValue &Label) {
Evan Chenga8e29892007-01-19 07:51:42 +0000453 if (N.getOpcode() == ARMISD::PIC_ADD && N.hasOneUse()) {
454 Offset = N.getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +0000455 SDValue N1 = N.getOperand(1);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000456 Label = CurDAG->getTargetConstant(cast<ConstantSDNode>(N1)->getZExtValue(),
Evan Chenga8e29892007-01-19 07:51:42 +0000457 MVT::i32);
458 return true;
459 }
460 return false;
461}
462
Dan Gohman475871a2008-07-27 21:46:04 +0000463bool ARMDAGToDAGISel::SelectThumbAddrModeRR(SDValue Op, SDValue N,
464 SDValue &Base, SDValue &Offset){
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000465 // FIXME dl should come from the parent load or store, not the address
466 DebugLoc dl = Op.getDebugLoc();
Evan Chengc38f2bc2007-01-23 22:59:13 +0000467 if (N.getOpcode() != ISD::ADD) {
Evan Cheng2f297df2009-07-11 07:08:13 +0000468 ConstantSDNode *NC = dyn_cast<ConstantSDNode>(N);
469 if (!NC || NC->getZExtValue() != 0)
470 return false;
471
472 Base = Offset = N;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000473 return true;
474 }
475
Evan Chenga8e29892007-01-19 07:51:42 +0000476 Base = N.getOperand(0);
477 Offset = N.getOperand(1);
478 return true;
479}
480
Evan Cheng79d43262007-01-24 02:21:22 +0000481bool
Dan Gohman475871a2008-07-27 21:46:04 +0000482ARMDAGToDAGISel::SelectThumbAddrModeRI5(SDValue Op, SDValue N,
483 unsigned Scale, SDValue &Base,
484 SDValue &OffImm, SDValue &Offset) {
Evan Cheng79d43262007-01-24 02:21:22 +0000485 if (Scale == 4) {
Dan Gohman475871a2008-07-27 21:46:04 +0000486 SDValue TmpBase, TmpOffImm;
Evan Cheng79d43262007-01-24 02:21:22 +0000487 if (SelectThumbAddrModeSP(Op, N, TmpBase, TmpOffImm))
488 return false; // We want to select tLDRspi / tSTRspi instead.
Evan Cheng012f2d92007-01-24 08:53:17 +0000489 if (N.getOpcode() == ARMISD::Wrapper &&
490 N.getOperand(0).getOpcode() == ISD::TargetConstantPool)
491 return false; // We want to select tLDRpci instead.
Evan Cheng79d43262007-01-24 02:21:22 +0000492 }
493
Evan Chenga8e29892007-01-19 07:51:42 +0000494 if (N.getOpcode() != ISD::ADD) {
495 Base = (N.getOpcode() == ARMISD::Wrapper) ? N.getOperand(0) : N;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000496 Offset = CurDAG->getRegister(0, MVT::i32);
497 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000498 return true;
499 }
500
Evan Chengad0e4652007-02-06 00:22:06 +0000501 // Thumb does not have [sp, r] address mode.
502 RegisterSDNode *LHSR = dyn_cast<RegisterSDNode>(N.getOperand(0));
503 RegisterSDNode *RHSR = dyn_cast<RegisterSDNode>(N.getOperand(1));
504 if ((LHSR && LHSR->getReg() == ARM::SP) ||
505 (RHSR && RHSR->getReg() == ARM::SP)) {
506 Base = N;
507 Offset = CurDAG->getRegister(0, MVT::i32);
508 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
509 return true;
510 }
511
Evan Chenga8e29892007-01-19 07:51:42 +0000512 // If the RHS is + imm5 * scale, fold into addr mode.
513 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000514 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000515 if ((RHSC & (Scale-1)) == 0) { // The constant is implicitly multiplied.
516 RHSC /= Scale;
517 if (RHSC >= 0 && RHSC < 32) {
518 Base = N.getOperand(0);
Evan Chengc38f2bc2007-01-23 22:59:13 +0000519 Offset = CurDAG->getRegister(0, MVT::i32);
520 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000521 return true;
522 }
523 }
524 }
525
Evan Chengc38f2bc2007-01-23 22:59:13 +0000526 Base = N.getOperand(0);
527 Offset = N.getOperand(1);
528 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
529 return true;
Evan Chenga8e29892007-01-19 07:51:42 +0000530}
531
Dan Gohman475871a2008-07-27 21:46:04 +0000532bool ARMDAGToDAGISel::SelectThumbAddrModeS1(SDValue Op, SDValue N,
533 SDValue &Base, SDValue &OffImm,
534 SDValue &Offset) {
Evan Chengcea117d2007-01-30 02:35:32 +0000535 return SelectThumbAddrModeRI5(Op, N, 1, Base, OffImm, Offset);
Evan Chenga8e29892007-01-19 07:51:42 +0000536}
537
Dan Gohman475871a2008-07-27 21:46:04 +0000538bool ARMDAGToDAGISel::SelectThumbAddrModeS2(SDValue Op, SDValue N,
539 SDValue &Base, SDValue &OffImm,
540 SDValue &Offset) {
Evan Chengcea117d2007-01-30 02:35:32 +0000541 return SelectThumbAddrModeRI5(Op, N, 2, Base, OffImm, Offset);
Evan Chenga8e29892007-01-19 07:51:42 +0000542}
543
Dan Gohman475871a2008-07-27 21:46:04 +0000544bool ARMDAGToDAGISel::SelectThumbAddrModeS4(SDValue Op, SDValue N,
545 SDValue &Base, SDValue &OffImm,
546 SDValue &Offset) {
Evan Chengcea117d2007-01-30 02:35:32 +0000547 return SelectThumbAddrModeRI5(Op, N, 4, Base, OffImm, Offset);
Evan Chenga8e29892007-01-19 07:51:42 +0000548}
549
Dan Gohman475871a2008-07-27 21:46:04 +0000550bool ARMDAGToDAGISel::SelectThumbAddrModeSP(SDValue Op, SDValue N,
551 SDValue &Base, SDValue &OffImm) {
Evan Chenga8e29892007-01-19 07:51:42 +0000552 if (N.getOpcode() == ISD::FrameIndex) {
553 int FI = cast<FrameIndexSDNode>(N)->getIndex();
554 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
Evan Cheng79d43262007-01-24 02:21:22 +0000555 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000556 return true;
557 }
Evan Cheng79d43262007-01-24 02:21:22 +0000558
Evan Chengad0e4652007-02-06 00:22:06 +0000559 if (N.getOpcode() != ISD::ADD)
560 return false;
561
562 RegisterSDNode *LHSR = dyn_cast<RegisterSDNode>(N.getOperand(0));
Evan Cheng8c1a73a2007-02-06 09:11:20 +0000563 if (N.getOperand(0).getOpcode() == ISD::FrameIndex ||
564 (LHSR && LHSR->getReg() == ARM::SP)) {
Evan Cheng79d43262007-01-24 02:21:22 +0000565 // If the RHS is + imm8 * scale, fold into addr mode.
566 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000567 int RHSC = (int)RHS->getZExtValue();
Evan Cheng79d43262007-01-24 02:21:22 +0000568 if ((RHSC & 3) == 0) { // The constant is implicitly multiplied.
569 RHSC >>= 2;
570 if (RHSC >= 0 && RHSC < 256) {
Evan Chengad0e4652007-02-06 00:22:06 +0000571 Base = N.getOperand(0);
Evan Cheng8c1a73a2007-02-06 09:11:20 +0000572 if (Base.getOpcode() == ISD::FrameIndex) {
573 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
574 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
575 }
Evan Cheng79d43262007-01-24 02:21:22 +0000576 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
577 return true;
578 }
579 }
580 }
581 }
Evan Chenga8e29892007-01-19 07:51:42 +0000582
583 return false;
584}
585
Evan Cheng9cb9e672009-06-27 02:26:13 +0000586bool ARMDAGToDAGISel::SelectT2ShifterOperandReg(SDValue Op, SDValue N,
587 SDValue &BaseReg,
588 SDValue &Opc) {
589 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N);
590
591 // Don't match base register only case. That is matched to a separate
592 // lower complexity pattern with explicit register operand.
593 if (ShOpcVal == ARM_AM::no_shift) return false;
594
595 BaseReg = N.getOperand(0);
596 unsigned ShImmVal = 0;
597 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
598 ShImmVal = RHS->getZExtValue() & 31;
599 Opc = getI32Imm(ARM_AM::getSORegOpc(ShOpcVal, ShImmVal));
600 return true;
601 }
602
603 return false;
604}
605
Evan Cheng055b0312009-06-29 07:51:04 +0000606bool ARMDAGToDAGISel::SelectT2AddrModeImm12(SDValue Op, SDValue N,
607 SDValue &Base, SDValue &OffImm) {
608 // Match simple R + imm12 operands.
David Goodwin31e7eba2009-07-20 15:55:39 +0000609
610 // Match frame index...
David Goodwind8c95b52009-07-30 18:56:48 +0000611 if ((N.getOpcode() != ISD::ADD) && (N.getOpcode() != ISD::SUB)) {
David Goodwin31e7eba2009-07-20 15:55:39 +0000612 if (N.getOpcode() == ISD::FrameIndex) {
613 int FI = cast<FrameIndexSDNode>(N)->getIndex();
614 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
615 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
616 return true;
617 }
Evan Cheng055b0312009-06-29 07:51:04 +0000618 return false;
David Goodwin31e7eba2009-07-20 15:55:39 +0000619 }
Evan Cheng055b0312009-06-29 07:51:04 +0000620
621 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
622 int RHSC = (int)RHS->getZExtValue();
David Goodwind8c95b52009-07-30 18:56:48 +0000623 if (N.getOpcode() == ISD::SUB)
624 RHSC = -RHSC;
625
626 if (RHSC >= 0 && RHSC < 0x1000) { // 12 bits (unsigned)
Evan Cheng055b0312009-06-29 07:51:04 +0000627 Base = N.getOperand(0);
David Goodwind8c95b52009-07-30 18:56:48 +0000628 if (Base.getOpcode() == ISD::FrameIndex) {
629 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
630 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
631 }
Evan Cheng055b0312009-06-29 07:51:04 +0000632 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
633 return true;
634 }
635 }
636
637 return false;
638}
639
640bool ARMDAGToDAGISel::SelectT2AddrModeImm8(SDValue Op, SDValue N,
641 SDValue &Base, SDValue &OffImm) {
David Goodwind8c95b52009-07-30 18:56:48 +0000642 // Match simple R - imm8 operands.
David Goodwin07337c02009-07-30 22:45:52 +0000643 if ((N.getOpcode() == ISD::ADD) || (N.getOpcode() == ISD::SUB)) {
644 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
645 int RHSC = (int)RHS->getSExtValue();
646 if (N.getOpcode() == ISD::SUB)
647 RHSC = -RHSC;
648
649 if ((RHSC >= -255) && (RHSC <= 0)) { // 8 bits (always negative)
650 Base = N.getOperand(0);
651 if (Base.getOpcode() == ISD::FrameIndex) {
652 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
653 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
654 }
655 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
656 return true;
Evan Cheng055b0312009-06-29 07:51:04 +0000657 }
Evan Cheng055b0312009-06-29 07:51:04 +0000658 }
659 }
660
661 return false;
662}
663
Evan Chenge88d5ce2009-07-02 07:28:31 +0000664bool ARMDAGToDAGISel::SelectT2AddrModeImm8Offset(SDValue Op, SDValue N,
665 SDValue &OffImm){
666 unsigned Opcode = Op.getOpcode();
667 ISD::MemIndexedMode AM = (Opcode == ISD::LOAD)
668 ? cast<LoadSDNode>(Op)->getAddressingMode()
669 : cast<StoreSDNode>(Op)->getAddressingMode();
670 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N)) {
671 int RHSC = (int)RHS->getZExtValue();
672 if (RHSC >= 0 && RHSC < 0x100) { // 8 bits.
David Goodwin4cb73522009-07-14 21:29:29 +0000673 OffImm = ((AM == ISD::PRE_INC) || (AM == ISD::POST_INC))
Evan Chenge88d5ce2009-07-02 07:28:31 +0000674 ? CurDAG->getTargetConstant(RHSC, MVT::i32)
675 : CurDAG->getTargetConstant(-RHSC, MVT::i32);
676 return true;
677 }
678 }
679
680 return false;
681}
682
David Goodwin6647cea2009-06-30 22:50:01 +0000683bool ARMDAGToDAGISel::SelectT2AddrModeImm8s4(SDValue Op, SDValue N,
684 SDValue &Base, SDValue &OffImm) {
685 if (N.getOpcode() == ISD::ADD) {
686 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
687 int RHSC = (int)RHS->getZExtValue();
Evan Cheng5c874172009-07-09 22:21:59 +0000688 if (((RHSC & 0x3) == 0) &&
689 ((RHSC >= 0 && RHSC < 0x400) || (RHSC < 0 && RHSC > -0x400))) { // 8 bits.
David Goodwin6647cea2009-06-30 22:50:01 +0000690 Base = N.getOperand(0);
691 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
692 return true;
693 }
694 }
695 } else if (N.getOpcode() == ISD::SUB) {
696 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
697 int RHSC = (int)RHS->getZExtValue();
698 if (((RHSC & 0x3) == 0) && (RHSC >= 0 && RHSC < 0x400)) { // 8 bits.
699 Base = N.getOperand(0);
700 OffImm = CurDAG->getTargetConstant(-RHSC, MVT::i32);
701 return true;
702 }
703 }
704 }
705
706 return false;
707}
708
Evan Cheng055b0312009-06-29 07:51:04 +0000709bool ARMDAGToDAGISel::SelectT2AddrModeSoReg(SDValue Op, SDValue N,
710 SDValue &Base,
711 SDValue &OffReg, SDValue &ShImm) {
712 // Base only.
713 if (N.getOpcode() != ISD::ADD && N.getOpcode() != ISD::SUB) {
714 Base = N;
715 if (N.getOpcode() == ISD::FrameIndex) {
David Goodwin31e7eba2009-07-20 15:55:39 +0000716 return false; // we want to select t2LDRri12 instead
Evan Cheng055b0312009-06-29 07:51:04 +0000717 } else if (N.getOpcode() == ARMISD::Wrapper) {
718 Base = N.getOperand(0);
719 if (Base.getOpcode() == ISD::TargetConstantPool)
720 return false; // We want to select t2LDRpci instead.
721 }
722 OffReg = CurDAG->getRegister(0, MVT::i32);
723 ShImm = CurDAG->getTargetConstant(0, MVT::i32);
724 return true;
725 }
726
David Goodwind8c95b52009-07-30 18:56:48 +0000727 // Leave (R +/- imm) for other address modes... unless they can't
728 // handle them
729 if (dyn_cast<ConstantSDNode>(N.getOperand(1)) != NULL) {
730 SDValue OffImm;
731 if (SelectT2AddrModeImm12(Op, N, Base, OffImm) ||
732 SelectT2AddrModeImm8 (Op, N, Base, OffImm))
733 return false;
734 }
735
David Goodwin7ecc8502009-07-15 15:50:19 +0000736 // Thumb2 does not support (R - R) or (R - (R << [1,2,3])).
David Goodwind8c95b52009-07-30 18:56:48 +0000737 if (N.getOpcode() == ISD::SUB) {
738 Base = N;
739 OffReg = CurDAG->getRegister(0, MVT::i32);
740 ShImm = CurDAG->getTargetConstant(0, MVT::i32);
741 return true;
742 }
743
744 assert(N.getOpcode() == ISD::ADD);
David Goodwin7ecc8502009-07-15 15:50:19 +0000745
Evan Cheng055b0312009-06-29 07:51:04 +0000746 // Look for (R + R) or (R + (R << [1,2,3])).
747 unsigned ShAmt = 0;
748 Base = N.getOperand(0);
749 OffReg = N.getOperand(1);
750
751 // Swap if it is ((R << c) + R).
752 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(OffReg);
753 if (ShOpcVal != ARM_AM::lsl) {
754 ShOpcVal = ARM_AM::getShiftOpcForNode(Base);
755 if (ShOpcVal == ARM_AM::lsl)
756 std::swap(Base, OffReg);
757 }
758
759 if (ShOpcVal == ARM_AM::lsl) {
760 // Check to see if the RHS of the shift is a constant, if not, we can't fold
761 // it.
762 if (ConstantSDNode *Sh = dyn_cast<ConstantSDNode>(OffReg.getOperand(1))) {
763 ShAmt = Sh->getZExtValue();
764 if (ShAmt >= 4) {
765 ShAmt = 0;
766 ShOpcVal = ARM_AM::no_shift;
767 } else
768 OffReg = OffReg.getOperand(0);
769 } else {
770 ShOpcVal = ARM_AM::no_shift;
771 }
David Goodwin7ecc8502009-07-15 15:50:19 +0000772 }
Evan Cheng055b0312009-06-29 07:51:04 +0000773
774 ShImm = CurDAG->getTargetConstant(ShAmt, MVT::i32);
775
776 return true;
777}
778
779//===--------------------------------------------------------------------===//
780
Evan Chengee568cf2007-07-05 07:15:27 +0000781/// getAL - Returns a ARMCC::AL immediate node.
Dan Gohman475871a2008-07-27 21:46:04 +0000782static inline SDValue getAL(SelectionDAG *CurDAG) {
Evan Cheng44bec522007-05-15 01:29:07 +0000783 return CurDAG->getTargetConstant((uint64_t)ARMCC::AL, MVT::i32);
784}
785
Evan Chengaf4550f2009-07-02 01:23:32 +0000786SDNode *ARMDAGToDAGISel::SelectARMIndexedLoad(SDValue Op) {
787 LoadSDNode *LD = cast<LoadSDNode>(Op);
788 ISD::MemIndexedMode AM = LD->getAddressingMode();
789 if (AM == ISD::UNINDEXED)
790 return NULL;
791
792 MVT LoadedVT = LD->getMemoryVT();
793 SDValue Offset, AMOpc;
794 bool isPre = (AM == ISD::PRE_INC) || (AM == ISD::PRE_DEC);
795 unsigned Opcode = 0;
796 bool Match = false;
797 if (LoadedVT == MVT::i32 &&
798 SelectAddrMode2Offset(Op, LD->getOffset(), Offset, AMOpc)) {
799 Opcode = isPre ? ARM::LDR_PRE : ARM::LDR_POST;
800 Match = true;
801 } else if (LoadedVT == MVT::i16 &&
802 SelectAddrMode3Offset(Op, LD->getOffset(), Offset, AMOpc)) {
803 Match = true;
804 Opcode = (LD->getExtensionType() == ISD::SEXTLOAD)
805 ? (isPre ? ARM::LDRSH_PRE : ARM::LDRSH_POST)
806 : (isPre ? ARM::LDRH_PRE : ARM::LDRH_POST);
807 } else if (LoadedVT == MVT::i8 || LoadedVT == MVT::i1) {
808 if (LD->getExtensionType() == ISD::SEXTLOAD) {
809 if (SelectAddrMode3Offset(Op, LD->getOffset(), Offset, AMOpc)) {
810 Match = true;
811 Opcode = isPre ? ARM::LDRSB_PRE : ARM::LDRSB_POST;
812 }
813 } else {
814 if (SelectAddrMode2Offset(Op, LD->getOffset(), Offset, AMOpc)) {
815 Match = true;
816 Opcode = isPre ? ARM::LDRB_PRE : ARM::LDRB_POST;
817 }
818 }
819 }
820
821 if (Match) {
822 SDValue Chain = LD->getChain();
823 SDValue Base = LD->getBasePtr();
824 SDValue Ops[]= { Base, Offset, AMOpc, getAL(CurDAG),
825 CurDAG->getRegister(0, MVT::i32), Chain };
826 return CurDAG->getTargetNode(Opcode, Op.getDebugLoc(), MVT::i32, MVT::i32,
827 MVT::Other, Ops, 6);
828 }
829
830 return NULL;
831}
832
Evan Chenge88d5ce2009-07-02 07:28:31 +0000833SDNode *ARMDAGToDAGISel::SelectT2IndexedLoad(SDValue Op) {
834 LoadSDNode *LD = cast<LoadSDNode>(Op);
835 ISD::MemIndexedMode AM = LD->getAddressingMode();
836 if (AM == ISD::UNINDEXED)
837 return NULL;
838
839 MVT LoadedVT = LD->getMemoryVT();
Evan Cheng4fbb9962009-07-02 23:16:11 +0000840 bool isSExtLd = LD->getExtensionType() == ISD::SEXTLOAD;
Evan Chenge88d5ce2009-07-02 07:28:31 +0000841 SDValue Offset;
842 bool isPre = (AM == ISD::PRE_INC) || (AM == ISD::PRE_DEC);
843 unsigned Opcode = 0;
844 bool Match = false;
845 if (SelectT2AddrModeImm8Offset(Op, LD->getOffset(), Offset)) {
846 switch (LoadedVT.getSimpleVT()) {
847 case MVT::i32:
848 Opcode = isPre ? ARM::t2LDR_PRE : ARM::t2LDR_POST;
849 break;
850 case MVT::i16:
Evan Cheng4fbb9962009-07-02 23:16:11 +0000851 if (isSExtLd)
852 Opcode = isPre ? ARM::t2LDRSH_PRE : ARM::t2LDRSH_POST;
853 else
854 Opcode = isPre ? ARM::t2LDRH_PRE : ARM::t2LDRH_POST;
Evan Chenge88d5ce2009-07-02 07:28:31 +0000855 break;
856 case MVT::i8:
Evan Cheng4fbb9962009-07-02 23:16:11 +0000857 case MVT::i1:
858 if (isSExtLd)
859 Opcode = isPre ? ARM::t2LDRSB_PRE : ARM::t2LDRSB_POST;
860 else
861 Opcode = isPre ? ARM::t2LDRB_PRE : ARM::t2LDRB_POST;
Evan Chenge88d5ce2009-07-02 07:28:31 +0000862 break;
863 default:
864 return NULL;
865 }
866 Match = true;
867 }
868
869 if (Match) {
870 SDValue Chain = LD->getChain();
871 SDValue Base = LD->getBasePtr();
872 SDValue Ops[]= { Base, Offset, getAL(CurDAG),
873 CurDAG->getRegister(0, MVT::i32), Chain };
874 return CurDAG->getTargetNode(Opcode, Op.getDebugLoc(), MVT::i32, MVT::i32,
875 MVT::Other, Ops, 5);
876 }
877
878 return NULL;
879}
880
Evan Cheng86198642009-08-07 00:34:42 +0000881SDNode *ARMDAGToDAGISel::SelectDYN_ALLOC(SDValue Op) {
882 SDNode *N = Op.getNode();
883 DebugLoc dl = N->getDebugLoc();
884 MVT VT = Op.getValueType();
885 SDValue Chain = Op.getOperand(0);
886 SDValue Size = Op.getOperand(1);
887 SDValue Align = Op.getOperand(2);
888 SDValue SP = CurDAG->getRegister(ARM::SP, MVT::i32);
889 int32_t AlignVal = cast<ConstantSDNode>(Align)->getSExtValue();
890 if (AlignVal < 0)
891 // We need to align the stack. Use Thumb1 tAND which is the only thumb
892 // instruction that can read and write SP. This matches to a pseudo
893 // instruction that has a chain to ensure the result is written back to
894 // the stack pointer.
895 SP = SDValue(CurDAG->getTargetNode(ARM::tANDsp, dl, VT, SP, Align), 0);
896
897 bool isC = isa<ConstantSDNode>(Size);
898 uint32_t C = isC ? cast<ConstantSDNode>(Size)->getZExtValue() : ~0UL;
899 // Handle the most common case for both Thumb1 and Thumb2:
900 // tSUBspi - immediate is between 0 ... 508 inclusive.
901 if (C <= 508 && ((C & 3) == 0))
902 // FIXME: tSUBspi encode scale 4 implicitly.
903 return CurDAG->SelectNodeTo(N, ARM::tSUBspi_, VT, MVT::Other, SP,
904 CurDAG->getTargetConstant(C/4, MVT::i32),
905 Chain);
906
907 if (Subtarget->isThumb1Only()) {
908 // Use tADDrSPr since Thumb1 does not have a sub r, sp, r. ARMISelLowering
909 // should have negated the size operand already. FIXME: We can't insert
910 // new target independent node at this stage so we are forced to negate
911 // it earlier. Is there a better solution?
912 return CurDAG->SelectNodeTo(N, ARM::tADDspr_, VT, MVT::Other, SP, Size,
913 Chain);
914 } else if (Subtarget->isThumb2()) {
915 if (isC && Predicate_t2_so_imm(Size.getNode())) {
916 // t2SUBrSPi
917 SDValue Ops[] = { SP, CurDAG->getTargetConstant(C, MVT::i32), Chain };
918 return CurDAG->SelectNodeTo(N, ARM::t2SUBrSPi_, VT, MVT::Other, Ops, 3);
919 } else if (isC && Predicate_imm0_4095(Size.getNode())) {
920 // t2SUBrSPi12
921 SDValue Ops[] = { SP, CurDAG->getTargetConstant(C, MVT::i32), Chain };
922 return CurDAG->SelectNodeTo(N, ARM::t2SUBrSPi12_, VT, MVT::Other, Ops, 3);
923 } else {
924 // t2SUBrSPs
925 SDValue Ops[] = { SP, Size,
926 getI32Imm(ARM_AM::getSORegOpc(ARM_AM::lsl,0)), Chain };
927 return CurDAG->SelectNodeTo(N, ARM::t2SUBrSPs_, VT, MVT::Other, Ops, 4);
928 }
929 }
930
931 // FIXME: Add ADD / SUB sp instructions for ARM.
932 return 0;
933}
Evan Chenga8e29892007-01-19 07:51:42 +0000934
Dan Gohman475871a2008-07-27 21:46:04 +0000935SDNode *ARMDAGToDAGISel::Select(SDValue Op) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000936 SDNode *N = Op.getNode();
Dale Johannesened2eee62009-02-06 01:31:28 +0000937 DebugLoc dl = N->getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +0000938
Dan Gohmane8be6c62008-07-17 19:10:17 +0000939 if (N->isMachineOpcode())
Evan Chenga8e29892007-01-19 07:51:42 +0000940 return NULL; // Already selected.
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000941
942 switch (N->getOpcode()) {
Evan Chenga8e29892007-01-19 07:51:42 +0000943 default: break;
944 case ISD::Constant: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000945 unsigned Val = cast<ConstantSDNode>(N)->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000946 bool UseCP = true;
Bob Wilsone64e3cf2009-06-22 17:29:13 +0000947 if (Subtarget->isThumb()) {
948 if (Subtarget->hasThumb2())
949 // Thumb2 has the MOVT instruction, so all immediates can
950 // be done with MOV + MOVT, at worst.
951 UseCP = 0;
952 else
953 UseCP = (Val > 255 && // MOV
954 ~Val > 255 && // MOV + MVN
955 !ARM_AM::isThumbImmShiftedVal(Val)); // MOV + LSL
956 } else
Evan Chenga8e29892007-01-19 07:51:42 +0000957 UseCP = (ARM_AM::getSOImmVal(Val) == -1 && // MOV
958 ARM_AM::getSOImmVal(~Val) == -1 && // MVN
959 !ARM_AM::isSOImmTwoPartVal(Val)); // two instrs.
960 if (UseCP) {
Dan Gohman475871a2008-07-27 21:46:04 +0000961 SDValue CPIdx =
Owen Andersoneed707b2009-07-24 23:12:02 +0000962 CurDAG->getTargetConstantPool(ConstantInt::get(Type::Int32Ty, Val),
Evan Chenga8e29892007-01-19 07:51:42 +0000963 TLI.getPointerTy());
Evan Cheng012f2d92007-01-24 08:53:17 +0000964
965 SDNode *ResNode;
Evan Cheng446c4282009-07-11 06:43:01 +0000966 if (Subtarget->isThumb1Only()) {
967 SDValue Pred = CurDAG->getTargetConstant(0xEULL, MVT::i32);
968 SDValue PredReg = CurDAG->getRegister(0, MVT::i32);
969 SDValue Ops[] = { CPIdx, Pred, PredReg, CurDAG->getEntryNode() };
Dale Johannesened2eee62009-02-06 01:31:28 +0000970 ResNode = CurDAG->getTargetNode(ARM::tLDRcp, dl, MVT::i32, MVT::Other,
Evan Cheng446c4282009-07-11 06:43:01 +0000971 Ops, 4);
972 } else {
Dan Gohman475871a2008-07-27 21:46:04 +0000973 SDValue Ops[] = {
Anton Korobeynikovdada95b2009-06-08 22:57:18 +0000974 CPIdx,
Evan Cheng012f2d92007-01-24 08:53:17 +0000975 CurDAG->getRegister(0, MVT::i32),
976 CurDAG->getTargetConstant(0, MVT::i32),
Evan Chengee568cf2007-07-05 07:15:27 +0000977 getAL(CurDAG),
978 CurDAG->getRegister(0, MVT::i32),
Evan Cheng012f2d92007-01-24 08:53:17 +0000979 CurDAG->getEntryNode()
980 };
Dale Johannesened2eee62009-02-06 01:31:28 +0000981 ResNode=CurDAG->getTargetNode(ARM::LDRcp, dl, MVT::i32, MVT::Other,
982 Ops, 6);
Evan Cheng012f2d92007-01-24 08:53:17 +0000983 }
Dan Gohman475871a2008-07-27 21:46:04 +0000984 ReplaceUses(Op, SDValue(ResNode, 0));
Evan Chenga8e29892007-01-19 07:51:42 +0000985 return NULL;
986 }
Anton Korobeynikovdada95b2009-06-08 22:57:18 +0000987
Evan Chenga8e29892007-01-19 07:51:42 +0000988 // Other cases are autogenerated.
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000989 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000990 }
Evan Chenge2b861f2009-08-10 20:25:59 +0000991 case ISD::ConstantFP: {
992 ConstantFPSDNode *CFP = cast<ConstantFPSDNode>(N);
993 MVT VT = CFP->getValueType(0);
994 ConstantFP *LLVMC = const_cast<ConstantFP*>(CFP->getConstantFPValue());
995 SDValue CPIdx = CurDAG->getTargetConstantPool(LLVMC, TLI.getPointerTy());
996 SDNode *ResNode;
997 SDValue Ops[] = {
998 CPIdx,
999 CurDAG->getTargetConstant(0, MVT::i32),
1000 getAL(CurDAG),
1001 CurDAG->getRegister(0, MVT::i32),
1002 CurDAG->getEntryNode()
1003 };
1004 unsigned Opc = (VT == MVT::f32) ? ARM::FLDS : ARM::FLDD;
1005 ResNode=CurDAG->getTargetNode(Opc, dl, VT, MVT::Other, Ops, 5);
1006 ReplaceUses(Op, SDValue(ResNode, 0));
1007 return NULL;
1008 }
Rafael Espindolaf819a492006-11-09 13:58:55 +00001009 case ISD::FrameIndex: {
Evan Chenga8e29892007-01-19 07:51:42 +00001010 // Selects to ADDri FI, 0 which in turn will become ADDri SP, imm.
Rafael Espindolaf819a492006-11-09 13:58:55 +00001011 int FI = cast<FrameIndexSDNode>(N)->getIndex();
Dan Gohman475871a2008-07-27 21:46:04 +00001012 SDValue TFI = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
David Goodwinf1daf7d2009-07-08 23:10:31 +00001013 if (Subtarget->isThumb1Only()) {
Evan Cheng44bec522007-05-15 01:29:07 +00001014 return CurDAG->SelectNodeTo(N, ARM::tADDrSPi, MVT::i32, TFI,
1015 CurDAG->getTargetConstant(0, MVT::i32));
Jim Grosbach30eae3c2009-04-07 20:34:09 +00001016 } else {
David Goodwin419c6152009-07-14 18:48:51 +00001017 unsigned Opc = ((Subtarget->isThumb() && Subtarget->hasThumb2()) ?
1018 ARM::t2ADDri : ARM::ADDri);
Dan Gohman475871a2008-07-27 21:46:04 +00001019 SDValue Ops[] = { TFI, CurDAG->getTargetConstant(0, MVT::i32),
Evan Cheng446c4282009-07-11 06:43:01 +00001020 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
1021 CurDAG->getRegister(0, MVT::i32) };
1022 return CurDAG->SelectNodeTo(N, Opc, MVT::i32, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +00001023 }
Evan Chenga8e29892007-01-19 07:51:42 +00001024 }
Evan Cheng86198642009-08-07 00:34:42 +00001025 case ARMISD::DYN_ALLOC:
1026 return SelectDYN_ALLOC(Op);
Evan Chenga8e29892007-01-19 07:51:42 +00001027 case ISD::MUL:
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001028 if (Subtarget->isThumb1Only())
Evan Cheng79d43262007-01-24 02:21:22 +00001029 break;
Evan Chenga8e29892007-01-19 07:51:42 +00001030 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001031 unsigned RHSV = C->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00001032 if (!RHSV) break;
1033 if (isPowerOf2_32(RHSV-1)) { // 2^n+1?
Evan Chengaf9e7a72009-07-21 00:31:12 +00001034 unsigned ShImm = Log2_32(RHSV-1);
1035 if (ShImm >= 32)
1036 break;
Dan Gohman475871a2008-07-27 21:46:04 +00001037 SDValue V = Op.getOperand(0);
Evan Chengaf9e7a72009-07-21 00:31:12 +00001038 ShImm = ARM_AM::getSORegOpc(ARM_AM::lsl, ShImm);
Evan Chengeadf0492009-07-22 22:03:29 +00001039 SDValue ShImmOp = CurDAG->getTargetConstant(ShImm, MVT::i32);
Evan Chengaf9e7a72009-07-21 00:31:12 +00001040 SDValue Reg0 = CurDAG->getRegister(0, MVT::i32);
Evan Cheng78dd9db2009-07-22 18:08:05 +00001041 if (Subtarget->isThumb()) {
Evan Chengaf9e7a72009-07-21 00:31:12 +00001042 SDValue Ops[] = { V, V, ShImmOp, getAL(CurDAG), Reg0, Reg0 };
1043 return CurDAG->SelectNodeTo(N, ARM::t2ADDrs, MVT::i32, Ops, 6);
1044 } else {
1045 SDValue Ops[] = { V, V, Reg0, ShImmOp, getAL(CurDAG), Reg0, Reg0 };
1046 return CurDAG->SelectNodeTo(N, ARM::ADDrs, MVT::i32, Ops, 7);
1047 }
Evan Chenga8e29892007-01-19 07:51:42 +00001048 }
1049 if (isPowerOf2_32(RHSV+1)) { // 2^n-1?
Evan Chengaf9e7a72009-07-21 00:31:12 +00001050 unsigned ShImm = Log2_32(RHSV+1);
1051 if (ShImm >= 32)
1052 break;
Dan Gohman475871a2008-07-27 21:46:04 +00001053 SDValue V = Op.getOperand(0);
Evan Chengaf9e7a72009-07-21 00:31:12 +00001054 ShImm = ARM_AM::getSORegOpc(ARM_AM::lsl, ShImm);
Evan Chengeadf0492009-07-22 22:03:29 +00001055 SDValue ShImmOp = CurDAG->getTargetConstant(ShImm, MVT::i32);
Evan Chengaf9e7a72009-07-21 00:31:12 +00001056 SDValue Reg0 = CurDAG->getRegister(0, MVT::i32);
Evan Cheng78dd9db2009-07-22 18:08:05 +00001057 if (Subtarget->isThumb()) {
Evan Chengaf9e7a72009-07-21 00:31:12 +00001058 SDValue Ops[] = { V, V, ShImmOp, getAL(CurDAG), Reg0 };
1059 return CurDAG->SelectNodeTo(N, ARM::t2RSBrs, MVT::i32, Ops, 5);
1060 } else {
1061 SDValue Ops[] = { V, V, Reg0, ShImmOp, getAL(CurDAG), Reg0, Reg0 };
1062 return CurDAG->SelectNodeTo(N, ARM::RSBrs, MVT::i32, Ops, 7);
1063 }
Evan Chenga8e29892007-01-19 07:51:42 +00001064 }
1065 }
1066 break;
1067 case ARMISD::FMRRD:
Dale Johannesened2eee62009-02-06 01:31:28 +00001068 return CurDAG->getTargetNode(ARM::FMRRD, dl, MVT::i32, MVT::i32,
Evan Chengee568cf2007-07-05 07:15:27 +00001069 Op.getOperand(0), getAL(CurDAG),
1070 CurDAG->getRegister(0, MVT::i32));
Dan Gohman525178c2007-10-08 18:33:35 +00001071 case ISD::UMUL_LOHI: {
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001072 if (Subtarget->isThumb1Only())
1073 break;
1074 if (Subtarget->isThumb()) {
1075 SDValue Ops[] = { Op.getOperand(0), Op.getOperand(1),
Evan Cheng13ab0202007-07-10 18:08:01 +00001076 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
1077 CurDAG->getRegister(0, MVT::i32) };
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001078 return CurDAG->getTargetNode(ARM::t2UMULL, dl, MVT::i32, MVT::i32, Ops,4);
1079 } else {
1080 SDValue Ops[] = { Op.getOperand(0), Op.getOperand(1),
1081 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
1082 CurDAG->getRegister(0, MVT::i32) };
1083 return CurDAG->getTargetNode(ARM::UMULL, dl, MVT::i32, MVT::i32, Ops, 5);
1084 }
Evan Chengee568cf2007-07-05 07:15:27 +00001085 }
Dan Gohman525178c2007-10-08 18:33:35 +00001086 case ISD::SMUL_LOHI: {
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001087 if (Subtarget->isThumb1Only())
1088 break;
1089 if (Subtarget->isThumb()) {
1090 SDValue Ops[] = { Op.getOperand(0), Op.getOperand(1),
1091 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32) };
1092 return CurDAG->getTargetNode(ARM::t2SMULL, dl, MVT::i32, MVT::i32, Ops,4);
1093 } else {
1094 SDValue Ops[] = { Op.getOperand(0), Op.getOperand(1),
Evan Cheng13ab0202007-07-10 18:08:01 +00001095 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
1096 CurDAG->getRegister(0, MVT::i32) };
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001097 return CurDAG->getTargetNode(ARM::SMULL, dl, MVT::i32, MVT::i32, Ops, 5);
1098 }
Evan Chengee568cf2007-07-05 07:15:27 +00001099 }
Evan Chenga8e29892007-01-19 07:51:42 +00001100 case ISD::LOAD: {
Evan Chenge88d5ce2009-07-02 07:28:31 +00001101 SDNode *ResNode = 0;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001102 if (Subtarget->isThumb() && Subtarget->hasThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00001103 ResNode = SelectT2IndexedLoad(Op);
1104 else
1105 ResNode = SelectARMIndexedLoad(Op);
Evan Chengaf4550f2009-07-02 01:23:32 +00001106 if (ResNode)
1107 return ResNode;
Evan Chenga8e29892007-01-19 07:51:42 +00001108 // Other cases are autogenerated.
Rafael Espindolaf819a492006-11-09 13:58:55 +00001109 break;
Rafael Espindola337c4ad62006-06-12 12:28:08 +00001110 }
Evan Chengee568cf2007-07-05 07:15:27 +00001111 case ARMISD::BRCOND: {
1112 // Pattern: (ARMbrcond:void (bb:Other):$dst, (imm:i32):$cc)
1113 // Emits: (Bcc:void (bb:Other):$dst, (imm:i32):$cc)
1114 // Pattern complexity = 6 cost = 1 size = 0
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001115
Evan Chengee568cf2007-07-05 07:15:27 +00001116 // Pattern: (ARMbrcond:void (bb:Other):$dst, (imm:i32):$cc)
1117 // Emits: (tBcc:void (bb:Other):$dst, (imm:i32):$cc)
1118 // Pattern complexity = 6 cost = 1 size = 0
1119
David Goodwin5e47a9a2009-06-30 18:04:13 +00001120 // Pattern: (ARMbrcond:void (bb:Other):$dst, (imm:i32):$cc)
1121 // Emits: (t2Bcc:void (bb:Other):$dst, (imm:i32):$cc)
1122 // Pattern complexity = 6 cost = 1 size = 0
1123
1124 unsigned Opc = Subtarget->isThumb() ?
1125 ((Subtarget->hasThumb2()) ? ARM::t2Bcc : ARM::tBcc) : ARM::Bcc;
Dan Gohman475871a2008-07-27 21:46:04 +00001126 SDValue Chain = Op.getOperand(0);
1127 SDValue N1 = Op.getOperand(1);
1128 SDValue N2 = Op.getOperand(2);
1129 SDValue N3 = Op.getOperand(3);
1130 SDValue InFlag = Op.getOperand(4);
Evan Chengee568cf2007-07-05 07:15:27 +00001131 assert(N1.getOpcode() == ISD::BasicBlock);
1132 assert(N2.getOpcode() == ISD::Constant);
1133 assert(N3.getOpcode() == ISD::Register);
1134
Dan Gohman475871a2008-07-27 21:46:04 +00001135 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001136 cast<ConstantSDNode>(N2)->getZExtValue()),
1137 MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00001138 SDValue Ops[] = { N1, Tmp2, N3, Chain, InFlag };
Dale Johannesenf90b2a72009-02-06 02:08:06 +00001139 SDNode *ResNode = CurDAG->getTargetNode(Opc, dl, MVT::Other,
1140 MVT::Flag, Ops, 5);
Dan Gohman475871a2008-07-27 21:46:04 +00001141 Chain = SDValue(ResNode, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001142 if (Op.getNode()->getNumValues() == 2) {
Dan Gohman475871a2008-07-27 21:46:04 +00001143 InFlag = SDValue(ResNode, 1);
Gabor Greifba36cb52008-08-28 21:40:38 +00001144 ReplaceUses(SDValue(Op.getNode(), 1), InFlag);
Chris Lattnera47b9bc2008-02-03 03:20:59 +00001145 }
Gabor Greifba36cb52008-08-28 21:40:38 +00001146 ReplaceUses(SDValue(Op.getNode(), 0), SDValue(Chain.getNode(), Chain.getResNo()));
Evan Chengee568cf2007-07-05 07:15:27 +00001147 return NULL;
1148 }
1149 case ARMISD::CMOV: {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001150 MVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001151 SDValue N0 = Op.getOperand(0);
1152 SDValue N1 = Op.getOperand(1);
1153 SDValue N2 = Op.getOperand(2);
1154 SDValue N3 = Op.getOperand(3);
1155 SDValue InFlag = Op.getOperand(4);
Evan Chengee568cf2007-07-05 07:15:27 +00001156 assert(N2.getOpcode() == ISD::Constant);
1157 assert(N3.getOpcode() == ISD::Register);
1158
Evan Chenge253c952009-07-07 20:39:03 +00001159 if (!Subtarget->isThumb1Only() && VT == MVT::i32) {
1160 // Pattern: (ARMcmov:i32 GPR:i32:$false, so_reg:i32:$true, (imm:i32):$cc)
1161 // Emits: (MOVCCs:i32 GPR:i32:$false, so_reg:i32:$true, (imm:i32):$cc)
1162 // Pattern complexity = 18 cost = 1 size = 0
1163 SDValue CPTmp0;
1164 SDValue CPTmp1;
1165 SDValue CPTmp2;
1166 if (Subtarget->isThumb()) {
1167 if (SelectT2ShifterOperandReg(Op, N1, CPTmp0, CPTmp1)) {
Evan Cheng13f8b362009-08-01 01:43:45 +00001168 unsigned SOVal = cast<ConstantSDNode>(CPTmp1)->getZExtValue();
1169 unsigned SOShOp = ARM_AM::getSORegShOp(SOVal);
1170 unsigned Opc = 0;
1171 switch (SOShOp) {
1172 case ARM_AM::lsl: Opc = ARM::t2MOVCClsl; break;
1173 case ARM_AM::lsr: Opc = ARM::t2MOVCClsr; break;
1174 case ARM_AM::asr: Opc = ARM::t2MOVCCasr; break;
1175 case ARM_AM::ror: Opc = ARM::t2MOVCCror; break;
1176 default:
1177 llvm_unreachable("Unknown so_reg opcode!");
1178 break;
1179 }
1180 SDValue SOShImm =
1181 CurDAG->getTargetConstant(ARM_AM::getSORegOffset(SOVal), MVT::i32);
Evan Chenge253c952009-07-07 20:39:03 +00001182 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
1183 cast<ConstantSDNode>(N2)->getZExtValue()),
1184 MVT::i32);
Evan Cheng13f8b362009-08-01 01:43:45 +00001185 SDValue Ops[] = { N0, CPTmp0, SOShImm, Tmp2, N3, InFlag };
1186 return CurDAG->SelectNodeTo(Op.getNode(), Opc, MVT::i32,Ops, 6);
Evan Chenge253c952009-07-07 20:39:03 +00001187 }
1188 } else {
1189 if (SelectShifterOperandReg(Op, N1, CPTmp0, CPTmp1, CPTmp2)) {
1190 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
1191 cast<ConstantSDNode>(N2)->getZExtValue()),
1192 MVT::i32);
1193 SDValue Ops[] = { N0, CPTmp0, CPTmp1, CPTmp2, Tmp2, N3, InFlag };
1194 return CurDAG->SelectNodeTo(Op.getNode(),
1195 ARM::MOVCCs, MVT::i32, Ops, 7);
1196 }
1197 }
Evan Chengee568cf2007-07-05 07:15:27 +00001198
Evan Chenge253c952009-07-07 20:39:03 +00001199 // Pattern: (ARMcmov:i32 GPR:i32:$false,
Evan Chenge7cbe412009-07-08 21:03:57 +00001200 // (imm:i32)<<P:Predicate_so_imm>>:$true,
Evan Chenge253c952009-07-07 20:39:03 +00001201 // (imm:i32):$cc)
1202 // Emits: (MOVCCi:i32 GPR:i32:$false,
Evan Chenge7cbe412009-07-08 21:03:57 +00001203 // (so_imm:i32 (imm:i32):$true), (imm:i32):$cc)
Evan Chenge253c952009-07-07 20:39:03 +00001204 // Pattern complexity = 10 cost = 1 size = 0
1205 if (N3.getOpcode() == ISD::Constant) {
1206 if (Subtarget->isThumb()) {
1207 if (Predicate_t2_so_imm(N3.getNode())) {
1208 SDValue Tmp1 = CurDAG->getTargetConstant(((unsigned)
1209 cast<ConstantSDNode>(N1)->getZExtValue()),
1210 MVT::i32);
Evan Chenge253c952009-07-07 20:39:03 +00001211 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
1212 cast<ConstantSDNode>(N2)->getZExtValue()),
1213 MVT::i32);
1214 SDValue Ops[] = { N0, Tmp1, Tmp2, N3, InFlag };
1215 return CurDAG->SelectNodeTo(Op.getNode(),
1216 ARM::t2MOVCCi, MVT::i32, Ops, 5);
1217 }
1218 } else {
1219 if (Predicate_so_imm(N3.getNode())) {
1220 SDValue Tmp1 = CurDAG->getTargetConstant(((unsigned)
1221 cast<ConstantSDNode>(N1)->getZExtValue()),
1222 MVT::i32);
Evan Chenge253c952009-07-07 20:39:03 +00001223 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
1224 cast<ConstantSDNode>(N2)->getZExtValue()),
1225 MVT::i32);
1226 SDValue Ops[] = { N0, Tmp1, Tmp2, N3, InFlag };
1227 return CurDAG->SelectNodeTo(Op.getNode(),
1228 ARM::MOVCCi, MVT::i32, Ops, 5);
1229 }
1230 }
1231 }
Evan Chengee568cf2007-07-05 07:15:27 +00001232 }
1233
1234 // Pattern: (ARMcmov:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
1235 // Emits: (MOVCCr:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
1236 // Pattern complexity = 6 cost = 1 size = 0
1237 //
1238 // Pattern: (ARMcmov:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
1239 // Emits: (tMOVCCr:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
1240 // Pattern complexity = 6 cost = 11 size = 0
1241 //
1242 // Also FCPYScc and FCPYDcc.
Dan Gohman475871a2008-07-27 21:46:04 +00001243 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001244 cast<ConstantSDNode>(N2)->getZExtValue()),
1245 MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00001246 SDValue Ops[] = { N0, N1, Tmp2, N3, InFlag };
Evan Chengee568cf2007-07-05 07:15:27 +00001247 unsigned Opc = 0;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001248 switch (VT.getSimpleVT()) {
Evan Chengee568cf2007-07-05 07:15:27 +00001249 default: assert(false && "Illegal conditional move type!");
1250 break;
1251 case MVT::i32:
Evan Chenge253c952009-07-07 20:39:03 +00001252 Opc = Subtarget->isThumb()
1253 ? (Subtarget->hasThumb2() ? ARM::t2MOVCCr : ARM::tMOVCCr)
1254 : ARM::MOVCCr;
Evan Chengee568cf2007-07-05 07:15:27 +00001255 break;
1256 case MVT::f32:
1257 Opc = ARM::FCPYScc;
1258 break;
1259 case MVT::f64:
1260 Opc = ARM::FCPYDcc;
1261 break;
1262 }
Gabor Greifba36cb52008-08-28 21:40:38 +00001263 return CurDAG->SelectNodeTo(Op.getNode(), Opc, VT, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +00001264 }
1265 case ARMISD::CNEG: {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001266 MVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001267 SDValue N0 = Op.getOperand(0);
1268 SDValue N1 = Op.getOperand(1);
1269 SDValue N2 = Op.getOperand(2);
1270 SDValue N3 = Op.getOperand(3);
1271 SDValue InFlag = Op.getOperand(4);
Evan Chengee568cf2007-07-05 07:15:27 +00001272 assert(N2.getOpcode() == ISD::Constant);
1273 assert(N3.getOpcode() == ISD::Register);
1274
Dan Gohman475871a2008-07-27 21:46:04 +00001275 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001276 cast<ConstantSDNode>(N2)->getZExtValue()),
1277 MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00001278 SDValue Ops[] = { N0, N1, Tmp2, N3, InFlag };
Evan Chengee568cf2007-07-05 07:15:27 +00001279 unsigned Opc = 0;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001280 switch (VT.getSimpleVT()) {
Evan Chengee568cf2007-07-05 07:15:27 +00001281 default: assert(false && "Illegal conditional move type!");
1282 break;
1283 case MVT::f32:
1284 Opc = ARM::FNEGScc;
1285 break;
1286 case MVT::f64:
1287 Opc = ARM::FNEGDcc;
Evan Chenge5ad88e2008-12-10 21:54:21 +00001288 break;
Evan Chengee568cf2007-07-05 07:15:27 +00001289 }
Gabor Greifba36cb52008-08-28 21:40:38 +00001290 return CurDAG->SelectNodeTo(Op.getNode(), Opc, VT, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +00001291 }
Evan Chenge5ad88e2008-12-10 21:54:21 +00001292
1293 case ISD::DECLARE: {
1294 SDValue Chain = Op.getOperand(0);
1295 SDValue N1 = Op.getOperand(1);
1296 SDValue N2 = Op.getOperand(2);
1297 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N1);
Chris Lattner8c4d1b22009-02-12 17:38:23 +00001298 // FIXME: handle VLAs.
1299 if (!FINode) {
1300 ReplaceUses(Op.getValue(0), Chain);
1301 return NULL;
1302 }
Evan Chenge5ad88e2008-12-10 21:54:21 +00001303 if (N2.getOpcode() == ARMISD::PIC_ADD && isa<LoadSDNode>(N2.getOperand(0)))
1304 N2 = N2.getOperand(0);
1305 LoadSDNode *Ld = dyn_cast<LoadSDNode>(N2);
Chris Lattner8c4d1b22009-02-12 17:38:23 +00001306 if (!Ld) {
1307 ReplaceUses(Op.getValue(0), Chain);
1308 return NULL;
1309 }
Evan Chenge5ad88e2008-12-10 21:54:21 +00001310 SDValue BasePtr = Ld->getBasePtr();
1311 assert(BasePtr.getOpcode() == ARMISD::Wrapper &&
1312 isa<ConstantPoolSDNode>(BasePtr.getOperand(0)) &&
1313 "llvm.dbg.variable should be a constantpool node");
1314 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(BasePtr.getOperand(0));
1315 GlobalValue *GV = 0;
1316 if (CP->isMachineConstantPoolEntry()) {
1317 ARMConstantPoolValue *ACPV = (ARMConstantPoolValue*)CP->getMachineCPVal();
1318 GV = ACPV->getGV();
1319 } else
1320 GV = dyn_cast<GlobalValue>(CP->getConstVal());
Chris Lattner8c4d1b22009-02-12 17:38:23 +00001321 if (!GV) {
1322 ReplaceUses(Op.getValue(0), Chain);
1323 return NULL;
Evan Chenge5ad88e2008-12-10 21:54:21 +00001324 }
Chris Lattner8c4d1b22009-02-12 17:38:23 +00001325
1326 SDValue Tmp1 = CurDAG->getTargetFrameIndex(FINode->getIndex(),
1327 TLI.getPointerTy());
1328 SDValue Tmp2 = CurDAG->getTargetGlobalAddress(GV, TLI.getPointerTy());
1329 SDValue Ops[] = { Tmp1, Tmp2, Chain };
1330 return CurDAG->getTargetNode(TargetInstrInfo::DECLARE, dl,
1331 MVT::Other, Ops, 3);
Evan Chengee568cf2007-07-05 07:15:27 +00001332 }
Bob Wilson5bafff32009-06-22 23:27:02 +00001333
Bob Wilson5bafff32009-06-22 23:27:02 +00001334 case ISD::VECTOR_SHUFFLE: {
1335 MVT VT = Op.getValueType();
1336
1337 // Match 128-bit splat to VDUPLANEQ. (This could be done with a Pat in
1338 // ARMInstrNEON.td but it is awkward because the shuffle mask needs to be
1339 // transformed first into a lane number and then to both a subregister
1340 // index and an adjusted lane number.) If the source operand is a
1341 // SCALAR_TO_VECTOR, leave it so it will be matched later as a VDUP.
1342 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
1343 if (VT.is128BitVector() && SVOp->isSplat() &&
1344 Op.getOperand(0).getOpcode() != ISD::SCALAR_TO_VECTOR &&
1345 Op.getOperand(1).getOpcode() == ISD::UNDEF) {
1346 unsigned LaneVal = SVOp->getSplatIndex();
1347
1348 MVT HalfVT;
1349 unsigned Opc = 0;
1350 switch (VT.getVectorElementType().getSimpleVT()) {
Bob Wilson4a3d35a2009-08-05 00:49:09 +00001351 default: llvm_unreachable("unhandled VDUP splat type");
Bob Wilson5bafff32009-06-22 23:27:02 +00001352 case MVT::i8: Opc = ARM::VDUPLN8q; HalfVT = MVT::v8i8; break;
1353 case MVT::i16: Opc = ARM::VDUPLN16q; HalfVT = MVT::v4i16; break;
1354 case MVT::i32: Opc = ARM::VDUPLN32q; HalfVT = MVT::v2i32; break;
1355 case MVT::f32: Opc = ARM::VDUPLNfq; HalfVT = MVT::v2f32; break;
1356 }
1357
1358 // The source operand needs to be changed to a subreg of the original
1359 // 128-bit operand, and the lane number needs to be adjusted accordingly.
1360 unsigned NumElts = VT.getVectorNumElements() / 2;
1361 unsigned SRVal = (LaneVal < NumElts ? arm_dsubreg_0 : arm_dsubreg_1);
1362 SDValue SR = CurDAG->getTargetConstant(SRVal, MVT::i32);
1363 SDValue NewLane = CurDAG->getTargetConstant(LaneVal % NumElts, MVT::i32);
1364 SDNode *SubReg = CurDAG->getTargetNode(TargetInstrInfo::EXTRACT_SUBREG,
1365 dl, HalfVT, N->getOperand(0), SR);
1366 return CurDAG->SelectNodeTo(N, Opc, VT, SDValue(SubReg, 0), NewLane);
1367 }
1368
1369 break;
1370 }
Bob Wilson4a3d35a2009-08-05 00:49:09 +00001371
1372 case ARMISD::VLD2D: {
Bob Wilson4a3d35a2009-08-05 00:49:09 +00001373 SDValue MemAddr, MemUpdate, MemOpc;
1374 if (!SelectAddrMode6(Op, N->getOperand(1), MemAddr, MemUpdate, MemOpc))
1375 return NULL;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001376 unsigned Opc = 0;
1377 MVT VT = Op.getValueType();
Bob Wilson4a3d35a2009-08-05 00:49:09 +00001378 switch (VT.getSimpleVT()) {
1379 default: llvm_unreachable("unhandled VLD2D type");
1380 case MVT::v8i8: Opc = ARM::VLD2d8; break;
1381 case MVT::v4i16: Opc = ARM::VLD2d16; break;
1382 case MVT::v2f32:
1383 case MVT::v2i32: Opc = ARM::VLD2d32; break;
Bob Wilson4a3d35a2009-08-05 00:49:09 +00001384 }
1385 const SDValue Ops[] = { MemAddr, MemUpdate, MemOpc };
1386 return CurDAG->getTargetNode(Opc, dl, VT, VT, MVT::Other, Ops, 3);
1387 }
1388
1389 case ARMISD::VLD3D: {
Bob Wilson4a3d35a2009-08-05 00:49:09 +00001390 SDValue MemAddr, MemUpdate, MemOpc;
1391 if (!SelectAddrMode6(Op, N->getOperand(1), MemAddr, MemUpdate, MemOpc))
1392 return NULL;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001393 unsigned Opc = 0;
1394 MVT VT = Op.getValueType();
Bob Wilson4a3d35a2009-08-05 00:49:09 +00001395 switch (VT.getSimpleVT()) {
1396 default: llvm_unreachable("unhandled VLD3D type");
1397 case MVT::v8i8: Opc = ARM::VLD3d8; break;
1398 case MVT::v4i16: Opc = ARM::VLD3d16; break;
1399 case MVT::v2f32:
1400 case MVT::v2i32: Opc = ARM::VLD3d32; break;
Bob Wilson4a3d35a2009-08-05 00:49:09 +00001401 }
1402 const SDValue Ops[] = { MemAddr, MemUpdate, MemOpc };
1403 return CurDAG->getTargetNode(Opc, dl, VT, VT, VT, MVT::Other, Ops, 3);
1404 }
1405
1406 case ARMISD::VLD4D: {
Bob Wilson4a3d35a2009-08-05 00:49:09 +00001407 SDValue MemAddr, MemUpdate, MemOpc;
1408 if (!SelectAddrMode6(Op, N->getOperand(1), MemAddr, MemUpdate, MemOpc))
1409 return NULL;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001410 unsigned Opc = 0;
1411 MVT VT = Op.getValueType();
Bob Wilson4a3d35a2009-08-05 00:49:09 +00001412 switch (VT.getSimpleVT()) {
1413 default: llvm_unreachable("unhandled VLD4D type");
1414 case MVT::v8i8: Opc = ARM::VLD4d8; break;
1415 case MVT::v4i16: Opc = ARM::VLD4d16; break;
1416 case MVT::v2f32:
1417 case MVT::v2i32: Opc = ARM::VLD4d32; break;
Bob Wilson4a3d35a2009-08-05 00:49:09 +00001418 }
1419 const SDValue Ops[] = { MemAddr, MemUpdate, MemOpc };
1420 std::vector<MVT> ResTys(4, VT);
1421 ResTys.push_back(MVT::Other);
1422 return CurDAG->getTargetNode(Opc, dl, ResTys, Ops, 3);
1423 }
Bob Wilsonb36ec862009-08-06 18:47:44 +00001424
1425 case ARMISD::VST2D: {
1426 SDValue MemAddr, MemUpdate, MemOpc;
1427 if (!SelectAddrMode6(Op, N->getOperand(1), MemAddr, MemUpdate, MemOpc))
1428 return NULL;
1429 unsigned Opc = 0;
1430 switch (N->getOperand(2).getValueType().getSimpleVT()) {
1431 default: llvm_unreachable("unhandled VST2D type");
1432 case MVT::v8i8: Opc = ARM::VST2d8; break;
1433 case MVT::v4i16: Opc = ARM::VST2d16; break;
1434 case MVT::v2f32:
1435 case MVT::v2i32: Opc = ARM::VST2d32; break;
1436 }
1437 const SDValue Ops[] = { MemAddr, MemUpdate, MemOpc,
1438 N->getOperand(2), N->getOperand(3) };
1439 return CurDAG->getTargetNode(Opc, dl, MVT::Other, Ops, 5);
1440 }
1441
1442 case ARMISD::VST3D: {
1443 SDValue MemAddr, MemUpdate, MemOpc;
1444 if (!SelectAddrMode6(Op, N->getOperand(1), MemAddr, MemUpdate, MemOpc))
1445 return NULL;
1446 unsigned Opc = 0;
1447 switch (N->getOperand(2).getValueType().getSimpleVT()) {
1448 default: llvm_unreachable("unhandled VST3D type");
1449 case MVT::v8i8: Opc = ARM::VST3d8; break;
1450 case MVT::v4i16: Opc = ARM::VST3d16; break;
1451 case MVT::v2f32:
1452 case MVT::v2i32: Opc = ARM::VST3d32; break;
1453 }
1454 const SDValue Ops[] = { MemAddr, MemUpdate, MemOpc,
1455 N->getOperand(2), N->getOperand(3),
1456 N->getOperand(4) };
1457 return CurDAG->getTargetNode(Opc, dl, MVT::Other, Ops, 6);
1458 }
1459
1460 case ARMISD::VST4D: {
1461 SDValue MemAddr, MemUpdate, MemOpc;
1462 if (!SelectAddrMode6(Op, N->getOperand(1), MemAddr, MemUpdate, MemOpc))
1463 return NULL;
1464 unsigned Opc = 0;
1465 switch (N->getOperand(2).getValueType().getSimpleVT()) {
1466 default: llvm_unreachable("unhandled VST4D type");
1467 case MVT::v8i8: Opc = ARM::VST4d8; break;
1468 case MVT::v4i16: Opc = ARM::VST4d16; break;
1469 case MVT::v2f32:
1470 case MVT::v2i32: Opc = ARM::VST4d32; break;
1471 }
1472 const SDValue Ops[] = { MemAddr, MemUpdate, MemOpc,
1473 N->getOperand(2), N->getOperand(3),
1474 N->getOperand(4), N->getOperand(5) };
1475 return CurDAG->getTargetNode(Opc, dl, MVT::Other, Ops, 7);
1476 }
Bob Wilson64efd902009-08-08 05:53:00 +00001477
1478 case ISD::INTRINSIC_WO_CHAIN: {
1479 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
1480 MVT VT = N->getValueType(0);
1481 unsigned Opc = 0;
1482
1483 // Match intrinsics that return multiple values.
1484 switch (IntNo) {
1485 default: break;
1486
1487 case Intrinsic::arm_neon_vtrni:
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001488 case Intrinsic::arm_neon_vtrnf:
Bob Wilson64efd902009-08-08 05:53:00 +00001489 switch (VT.getSimpleVT()) {
1490 default: return NULL;
1491 case MVT::v8i8: Opc = ARM::VTRNd8; break;
1492 case MVT::v4i16: Opc = ARM::VTRNd16; break;
1493 case MVT::v2f32:
1494 case MVT::v2i32: Opc = ARM::VTRNd32; break;
1495 case MVT::v16i8: Opc = ARM::VTRNq8; break;
1496 case MVT::v8i16: Opc = ARM::VTRNq16; break;
1497 case MVT::v4f32:
1498 case MVT::v4i32: Opc = ARM::VTRNq32; break;
1499 }
1500 return CurDAG->getTargetNode(Opc, dl, VT, VT, N->getOperand(1),
1501 N->getOperand(2));
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001502
1503 case Intrinsic::arm_neon_vuzpi:
1504 case Intrinsic::arm_neon_vuzpf:
1505 switch (VT.getSimpleVT()) {
1506 default: return NULL;
1507 case MVT::v8i8: Opc = ARM::VUZPd8; break;
1508 case MVT::v4i16: Opc = ARM::VUZPd16; break;
1509 case MVT::v2f32:
1510 case MVT::v2i32: Opc = ARM::VUZPd32; break;
1511 case MVT::v16i8: Opc = ARM::VUZPq8; break;
1512 case MVT::v8i16: Opc = ARM::VUZPq16; break;
1513 case MVT::v4f32:
1514 case MVT::v4i32: Opc = ARM::VUZPq32; break;
1515 }
1516 return CurDAG->getTargetNode(Opc, dl, VT, VT, N->getOperand(1),
1517 N->getOperand(2));
1518
1519 case Intrinsic::arm_neon_vzipi:
1520 case Intrinsic::arm_neon_vzipf:
1521 switch (VT.getSimpleVT()) {
1522 default: return NULL;
1523 case MVT::v8i8: Opc = ARM::VZIPd8; break;
1524 case MVT::v4i16: Opc = ARM::VZIPd16; break;
1525 case MVT::v2f32:
1526 case MVT::v2i32: Opc = ARM::VZIPd32; break;
1527 case MVT::v16i8: Opc = ARM::VZIPq8; break;
1528 case MVT::v8i16: Opc = ARM::VZIPq16; break;
1529 case MVT::v4f32:
1530 case MVT::v4i32: Opc = ARM::VZIPq32; break;
1531 }
1532 return CurDAG->getTargetNode(Opc, dl, VT, VT, N->getOperand(1),
1533 N->getOperand(2));
Bob Wilson64efd902009-08-08 05:53:00 +00001534 }
1535 break;
1536 }
Evan Chenge5ad88e2008-12-10 21:54:21 +00001537 }
1538
Evan Chenga8e29892007-01-19 07:51:42 +00001539 return SelectCode(Op);
1540}
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001541
Bob Wilson224c2442009-05-19 05:53:42 +00001542bool ARMDAGToDAGISel::
1543SelectInlineAsmMemoryOperand(const SDValue &Op, char ConstraintCode,
1544 std::vector<SDValue> &OutOps) {
1545 assert(ConstraintCode == 'm' && "unexpected asm memory constraint");
1546
1547 SDValue Base, Offset, Opc;
1548 if (!SelectAddrMode2(Op, Op, Base, Offset, Opc))
1549 return true;
1550
1551 OutOps.push_back(Base);
1552 OutOps.push_back(Offset);
1553 OutOps.push_back(Opc);
1554 return false;
1555}
1556
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001557/// createARMISelDag - This pass converts a legalized DAG into a
1558/// ARM-specific DAG, ready for instruction scheduling.
1559///
Anton Korobeynikovd49ea772009-06-26 21:28:53 +00001560FunctionPass *llvm::createARMISelDag(ARMBaseTargetMachine &TM) {
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001561 return new ARMDAGToDAGISel(TM);
1562}