blob: 3c9b8d433587d672699427bef6596ecc10408c5c [file] [log] [blame]
Misha Brukmane07c2aa2004-02-25 21:02:21 +00001//===- SparcV8Instrs.td - Target Description for SparcV8 Target -----------===//
Brian Gaekee785e532004-02-25 19:28:19 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Misha Brukmane07c2aa2004-02-25 21:02:21 +000010// This file describes the SparcV8 instructions in TableGen format.
Brian Gaekee785e532004-02-25 19:28:19 +000011//
12//===----------------------------------------------------------------------===//
13
Misha Brukmane07c2aa2004-02-25 21:02:21 +000014//===----------------------------------------------------------------------===//
Misha Brukman23e6c1f2004-02-26 00:37:12 +000015// Instruction format superclass
Misha Brukmane07c2aa2004-02-25 21:02:21 +000016//===----------------------------------------------------------------------===//
17
Misha Brukmanc42077d2004-09-22 21:38:42 +000018include "SparcV8InstrFormats.td"
Brian Gaekee785e532004-02-25 19:28:19 +000019
Misha Brukman23e6c1f2004-02-26 00:37:12 +000020//===----------------------------------------------------------------------===//
Chris Lattner7b0902d2005-12-17 08:26:38 +000021// Instruction Pattern Stuff
22//===----------------------------------------------------------------------===//
23
24def simm13 : PatLeaf<(imm), [{
25 // simm13 predicate - True if the imm fits in a 13-bit sign extended field.
26 return (((int)N->getValue() << (32-13)) >> (32-13)) == (int)N->getValue();
27}]>;
28
Chris Lattnerb71f9f82005-12-17 19:41:43 +000029def LO10 : SDNodeXForm<imm, [{
30 return CurDAG->getTargetConstant((unsigned)N->getValue() & 1023, MVT::i32);
31}]>;
32
Chris Lattner57dd3bc2005-12-17 19:37:00 +000033def HI22 : SDNodeXForm<imm, [{
34 // Transformation function: shift the immediate value down into the low bits.
35 return CurDAG->getTargetConstant((unsigned)N->getValue() >> 10, MVT::i32);
36}]>;
37
38def SETHIimm : PatLeaf<(imm), [{
39 return (((unsigned)N->getValue() >> 10) << 10) == (unsigned)N->getValue();
40}], HI22>;
41
Chris Lattnerbc83fd92005-12-17 20:04:49 +000042// Addressing modes.
43def ADDRrr : ComplexPattern<i32, 2, "SelectADDRrr", []>;
44def ADDRri : ComplexPattern<i32, 2, "SelectADDRri", []>;
45
46// Address operands
47def MEMrr : Operand<i32> {
48 let PrintMethod = "printMemOperand";
49 let NumMIOperands = 2;
50 let MIOperandInfo = (ops IntRegs, IntRegs);
51}
52def MEMri : Operand<i32> {
53 let PrintMethod = "printMemOperand";
54 let NumMIOperands = 2;
55 let MIOperandInfo = (ops IntRegs, i32imm);
56}
57
Chris Lattner04dd6732005-12-18 01:46:58 +000058// Branch targets have OtherVT type.
59def brtarget : Operand<OtherVT>;
Chris Lattner2db3ff62005-12-18 15:55:15 +000060def calltarget : Operand<i32>;
Chris Lattner04dd6732005-12-18 01:46:58 +000061
Chris Lattner4d55aca2005-12-18 01:20:35 +000062def SDTV8cmpicc :
63SDTypeProfile<1, 2, [SDTCisVT<0, FlagVT>, SDTCisInt<1>, SDTCisSameAs<1, 2>]>;
64def SDTV8cmpfcc :
65SDTypeProfile<1, 2, [SDTCisVT<0, FlagVT>, SDTCisFP<1>, SDTCisSameAs<1, 2>]>;
66def SDTV8brcc :
Chris Lattner04dd6732005-12-18 01:46:58 +000067SDTypeProfile<0, 3, [SDTCisVT<0, OtherVT>, SDTCisVT<1, OtherVT>,
Chris Lattner33084492005-12-18 08:13:54 +000068 SDTCisVT<2, FlagVT>]>;
69def SDTV8selectcc :
70SDTypeProfile<1, 4, [SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>,
71 SDTCisVT<3, i32>, SDTCisVT<4, FlagVT>]>;
Chris Lattner4d55aca2005-12-18 01:20:35 +000072
73def V8cmpicc : SDNode<"V8ISD::CMPICC", SDTV8cmpicc>;
74def V8cmpfcc : SDNode<"V8ISD::CMPFCC", SDTV8cmpfcc>;
75def V8bricc : SDNode<"V8ISD::BRICC", SDTV8brcc, [SDNPHasChain]>;
76def V8brfcc : SDNode<"V8ISD::BRFCC", SDTV8brcc, [SDNPHasChain]>;
77
Chris Lattnere3572462005-12-18 02:10:39 +000078def V8hi : SDNode<"V8ISD::Hi", SDTIntUnaryOp>;
79def V8lo : SDNode<"V8ISD::Lo", SDTIntUnaryOp>;
Chris Lattner4d55aca2005-12-18 01:20:35 +000080
Chris Lattner8fa54dc2005-12-18 06:59:57 +000081def V8ftoi : SDNode<"V8ISD::FTOI", SDTFPUnaryOp>;
82def V8itof : SDNode<"V8ISD::ITOF", SDTFPUnaryOp>;
83
Chris Lattner33084492005-12-18 08:13:54 +000084def V8selecticc : SDNode<"V8ISD::SELECT_ICC", SDTV8selectcc>;
85def V8selectfcc : SDNode<"V8ISD::SELECT_FCC", SDTV8selectcc>;
86
Chris Lattner2db3ff62005-12-18 15:55:15 +000087// These are target-independent nodes, but have target-specific formats.
88def SDT_V8CallSeq : SDTypeProfile<0, 1, [ SDTCisVT<0, i32> ]>;
89def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_V8CallSeq, [SDNPHasChain]>;
90def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_V8CallSeq, [SDNPHasChain]>;
91
92def SDT_V8Call : SDTypeProfile<1, 2, [SDTCisVT<0, FlagVT>, SDTCisVT<1, i32>,
93 SDTCisVT<2, FlagVT>]>;
94def call : SDNode<"ISD::CALL", SDT_V8Call, [SDNPHasChain]>;
95
Chris Lattnerdab05f02005-12-18 21:03:04 +000096def SDT_V8RetFlag : SDTypeProfile<0, 1, [ SDTCisVT<0, FlagVT>]>;
97def retflag : SDNode<"V8ISD::RET_FLAG", SDT_V8RetFlag, [SDNPHasChain]>;
98
Chris Lattner7b0902d2005-12-17 08:26:38 +000099//===----------------------------------------------------------------------===//
Misha Brukman23e6c1f2004-02-26 00:37:12 +0000100// Instructions
101//===----------------------------------------------------------------------===//
102
Chris Lattner275f6452004-02-28 19:37:18 +0000103// Pseudo instructions.
Chris Lattnereee99bd2005-12-18 08:21:00 +0000104class Pseudo<dag ops, string asmstr, list<dag> pattern>
105 : InstV8<ops, asmstr, pattern>;
106
Chris Lattner33084492005-12-18 08:13:54 +0000107def PHI : Pseudo<(ops variable_ops), "PHI", []>;
Chris Lattner2db3ff62005-12-18 15:55:15 +0000108def ADJCALLSTACKDOWN : Pseudo<(ops i32imm:$amt),
109 "!ADJCALLSTACKDOWN $amt",
110 [(callseq_start imm:$amt)]>;
111def ADJCALLSTACKUP : Pseudo<(ops i32imm:$amt),
112 "!ADJCALLSTACKUP $amt",
113 [(callseq_end imm:$amt)]>;
Chris Lattner20ad53f2005-12-18 23:10:57 +0000114def IMPLICIT_DEF_Int : Pseudo<(ops IntRegs:$dst),
115 "!IMPLICIT_DEF $dst",
116 [(set IntRegs:$dst, (undef))]>;
117def IMPLICIT_DEF_FP : Pseudo<(ops FPRegs:$dst), "!IMPLICIT_DEF $dst",
118 [(set FPRegs:$dst, (undef))]>;
119def IMPLICIT_DEF_DFP : Pseudo<(ops DFPRegs:$dst), "!IMPLICIT_DEF $dst",
120 [(set DFPRegs:$dst, (undef))]>;
Chris Lattner33084492005-12-18 08:13:54 +0000121def FpMOVD : Pseudo<(ops DFPRegs:$dst, DFPRegs:$src),
122 "!FpMOVD", []>; // pseudo 64-bit double move
123
124// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded by the
125// scheduler into a branch sequence. This has to handle all permutations of
126// selection between i32/f32/f64 on ICC and FCC.
127let usesCustomDAGSchedInserter = 1 in { // Expanded by the scheduler.
128 def SELECT_CC_Int_ICC
129 : Pseudo<(ops IntRegs:$dst, IntRegs:$T, IntRegs:$F, i32imm:$Cond),
130 "; SELECT_CC_Int_ICC PSEUDO!",
131 [(set IntRegs:$dst, (V8selecticc IntRegs:$T, IntRegs:$F,
132 imm:$Cond, ICC))]>;
133 def SELECT_CC_Int_FCC
134 : Pseudo<(ops IntRegs:$dst, IntRegs:$T, IntRegs:$F, i32imm:$Cond),
135 "; SELECT_CC_Int_FCC PSEUDO!",
136 [(set IntRegs:$dst, (V8selectfcc IntRegs:$T, IntRegs:$F,
137 imm:$Cond, FCC))]>;
138 def SELECT_CC_FP_ICC
139 : Pseudo<(ops FPRegs:$dst, FPRegs:$T, FPRegs:$F, i32imm:$Cond),
140 "; SELECT_CC_FP_ICC PSEUDO!",
141 [(set FPRegs:$dst, (V8selecticc FPRegs:$T, FPRegs:$F,
142 imm:$Cond, ICC))]>;
143 def SELECT_CC_FP_FCC
144 : Pseudo<(ops FPRegs:$dst, FPRegs:$T, FPRegs:$F, i32imm:$Cond),
145 "; SELECT_CC_FP_FCC PSEUDO!",
146 [(set FPRegs:$dst, (V8selectfcc FPRegs:$T, FPRegs:$F,
147 imm:$Cond, FCC))]>;
148 def SELECT_CC_DFP_ICC
149 : Pseudo<(ops DFPRegs:$dst, DFPRegs:$T, DFPRegs:$F, i32imm:$Cond),
150 "; SELECT_CC_DFP_ICC PSEUDO!",
151 [(set DFPRegs:$dst, (V8selecticc DFPRegs:$T, DFPRegs:$F,
152 imm:$Cond, ICC))]>;
153 def SELECT_CC_DFP_FCC
154 : Pseudo<(ops DFPRegs:$dst, DFPRegs:$T, DFPRegs:$F, i32imm:$Cond),
155 "; SELECT_CC_DFP_FCC PSEUDO!",
156 [(set DFPRegs:$dst, (V8selectfcc DFPRegs:$T, DFPRegs:$F,
157 imm:$Cond, FCC))]>;
158}
Chris Lattner275f6452004-02-28 19:37:18 +0000159
Brian Gaekea8056fa2004-03-06 05:32:13 +0000160// Section A.3 - Synthetic Instructions, p. 85
Brian Gaekec3e97012004-05-08 04:21:32 +0000161// special cases of JMPL:
Misha Brukman3df04c52004-10-14 22:32:49 +0000162let isReturn = 1, isTerminator = 1, hasDelaySlot = 1 in {
Misha Brukman3df04c52004-10-14 22:32:49 +0000163 let rd = O7.Num, rs1 = G0.Num, simm13 = 8 in
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000164 def RETL: F3_2<2, 0b111000, (ops),
Chris Lattnerbc3d3622005-12-17 08:08:42 +0000165 "retl", [(ret)]>;
Misha Brukman3df04c52004-10-14 22:32:49 +0000166}
Brian Gaeke8542e082004-04-02 20:53:37 +0000167
168// Section B.1 - Load Integer Instructions, p. 90
Chris Lattner19637832005-12-17 20:26:45 +0000169def LDSBrr : F3_1<3, 0b001001,
170 (ops IntRegs:$dst, MEMrr:$addr),
171 "ldsb [$addr], $dst",
172 [(set IntRegs:$dst, (sextload ADDRrr:$addr, i8))]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000173def LDSBri : F3_2<3, 0b001001,
174 (ops IntRegs:$dst, MEMri:$addr),
175 "ldsb [$addr], $dst",
176 [(set IntRegs:$dst, (sextload ADDRri:$addr, i8))]>;
Chris Lattner19637832005-12-17 20:26:45 +0000177def LDSHrr : F3_1<3, 0b001010,
178 (ops IntRegs:$dst, MEMrr:$addr),
179 "ldsh [$addr], $dst",
180 [(set IntRegs:$dst, (sextload ADDRrr:$addr, i16))]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000181def LDSHri : F3_2<3, 0b001010,
182 (ops IntRegs:$dst, MEMri:$addr),
183 "ldsh [$addr], $dst",
184 [(set IntRegs:$dst, (sextload ADDRri:$addr, i16))]>;
Chris Lattner19637832005-12-17 20:26:45 +0000185def LDUBrr : F3_1<3, 0b000001,
186 (ops IntRegs:$dst, MEMrr:$addr),
187 "ldub [$addr], $dst",
188 [(set IntRegs:$dst, (zextload ADDRrr:$addr, i8))]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000189def LDUBri : F3_2<3, 0b000001,
190 (ops IntRegs:$dst, MEMri:$addr),
191 "ldub [$addr], $dst",
192 [(set IntRegs:$dst, (zextload ADDRri:$addr, i8))]>;
Chris Lattner19637832005-12-17 20:26:45 +0000193def LDUHrr : F3_1<3, 0b000010,
194 (ops IntRegs:$dst, MEMrr:$addr),
195 "lduh [$addr], $dst",
196 [(set IntRegs:$dst, (zextload ADDRrr:$addr, i16))]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000197def LDUHri : F3_2<3, 0b000010,
198 (ops IntRegs:$dst, MEMri:$addr),
199 "lduh [$addr], $dst",
200 [(set IntRegs:$dst, (zextload ADDRri:$addr, i16))]>;
Chris Lattner19637832005-12-17 20:26:45 +0000201def LDrr : F3_1<3, 0b000000,
202 (ops IntRegs:$dst, MEMrr:$addr),
203 "ld [$addr], $dst",
204 [(set IntRegs:$dst, (load ADDRrr:$addr))]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000205def LDri : F3_2<3, 0b000000,
206 (ops IntRegs:$dst, MEMri:$addr),
207 "ld [$addr], $dst",
208 [(set IntRegs:$dst, (load ADDRri:$addr))]>;
Brian Gaeke8542e082004-04-02 20:53:37 +0000209
Brian Gaeke562d5b02004-06-18 05:19:27 +0000210// Section B.2 - Load Floating-point Instructions, p. 92
Chris Lattner96b84be2005-12-16 06:25:42 +0000211def LDFrr : F3_1<3, 0b100000,
Chris Lattnerb575baf2005-12-17 20:32:47 +0000212 (ops FPRegs:$dst, MEMrr:$addr),
213 "ld [$addr], $dst",
214 [(set FPRegs:$dst, (load ADDRrr:$addr))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000215def LDFri : F3_2<3, 0b100000,
Chris Lattnerb575baf2005-12-17 20:32:47 +0000216 (ops FPRegs:$dst, MEMri:$addr),
217 "ld [$addr], $dst",
218 [(set FPRegs:$dst, (load ADDRri:$addr))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000219def LDDFrr : F3_1<3, 0b100011,
Chris Lattnerb575baf2005-12-17 20:32:47 +0000220 (ops DFPRegs:$dst, MEMrr:$addr),
221 "ldd [$addr], $dst",
222 [(set DFPRegs:$dst, (load ADDRrr:$addr))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000223def LDDFri : F3_2<3, 0b100011,
Chris Lattnerb575baf2005-12-17 20:32:47 +0000224 (ops DFPRegs:$dst, MEMri:$addr),
225 "ldd [$addr], $dst",
226 [(set DFPRegs:$dst, (load ADDRri:$addr))]>;
Brian Gaeke562d5b02004-06-18 05:19:27 +0000227
Brian Gaeke8542e082004-04-02 20:53:37 +0000228// Section B.4 - Store Integer Instructions, p. 95
Chris Lattnerd55e1ca2005-12-17 20:44:36 +0000229def STBrr : F3_1<3, 0b000101,
230 (ops MEMrr:$addr, IntRegs:$src),
231 "stb $src, [$addr]",
232 [(truncstore IntRegs:$src, ADDRrr:$addr, i8)]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000233def STBri : F3_2<3, 0b000101,
234 (ops MEMri:$addr, IntRegs:$src),
Chris Lattnerd30a6302005-12-17 20:42:55 +0000235 "stb $src, [$addr]",
236 [(truncstore IntRegs:$src, ADDRri:$addr, i8)]>;
Chris Lattnerd55e1ca2005-12-17 20:44:36 +0000237def STHrr : F3_1<3, 0b000110,
238 (ops MEMrr:$addr, IntRegs:$src),
239 "sth $src, [$addr]",
240 [(truncstore IntRegs:$src, ADDRrr:$addr, i16)]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000241def STHri : F3_2<3, 0b000110,
242 (ops MEMri:$addr, IntRegs:$src),
Chris Lattnerd30a6302005-12-17 20:42:55 +0000243 "sth $src, [$addr]",
244 [(truncstore IntRegs:$src, ADDRri:$addr, i16)]>;
Chris Lattnerd55e1ca2005-12-17 20:44:36 +0000245def STrr : F3_1<3, 0b000100,
246 (ops MEMrr:$addr, IntRegs:$src),
247 "st $src, [$addr]",
248 [(store IntRegs:$src, ADDRrr:$addr)]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000249def STri : F3_2<3, 0b000100,
250 (ops MEMri:$addr, IntRegs:$src),
Chris Lattnerd30a6302005-12-17 20:42:55 +0000251 "st $src, [$addr]",
252 [(store IntRegs:$src, ADDRri:$addr)]>;
Brian Gaekee7f9e0b2004-06-24 07:36:59 +0000253
254// Section B.5 - Store Floating-point Instructions, p. 97
Chris Lattner96b84be2005-12-16 06:25:42 +0000255def STFrr : F3_1<3, 0b100100,
Chris Lattner53ec2032005-12-17 20:47:16 +0000256 (ops MEMrr:$addr, FPRegs:$src),
257 "st $src, [$addr]",
258 [(store FPRegs:$src, ADDRrr:$addr)]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000259def STFri : F3_2<3, 0b100100,
Chris Lattner53ec2032005-12-17 20:47:16 +0000260 (ops MEMri:$addr, FPRegs:$src),
261 "st $src, [$addr]",
262 [(store FPRegs:$src, ADDRri:$addr)]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000263def STDFrr : F3_1<3, 0b100111,
Chris Lattner53ec2032005-12-17 20:47:16 +0000264 (ops MEMrr:$addr, DFPRegs:$src),
265 "std $src, [$addr]",
266 [(store DFPRegs:$src, ADDRrr:$addr)]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000267def STDFri : F3_2<3, 0b100111,
Chris Lattner53ec2032005-12-17 20:47:16 +0000268 (ops MEMri:$addr, DFPRegs:$src),
269 "std $src, [$addr]",
270 [(store DFPRegs:$src, ADDRri:$addr)]>;
Misha Brukman23e6c1f2004-02-26 00:37:12 +0000271
Brian Gaeke775158d2004-03-04 04:37:45 +0000272// Section B.9 - SETHI Instruction, p. 104
Chris Lattner13e15012005-12-16 07:18:48 +0000273def SETHIi: F2_1<0b100,
274 (ops IntRegs:$dst, i32imm:$src),
Chris Lattner57dd3bc2005-12-17 19:37:00 +0000275 "sethi $src, $dst",
276 [(set IntRegs:$dst, SETHIimm:$src)]>;
Brian Gaekee8061732004-03-04 00:56:25 +0000277
Brian Gaeke8542e082004-04-02 20:53:37 +0000278// Section B.10 - NOP Instruction, p. 105
279// (It's a special case of SETHI)
Misha Brukmand36047d2004-10-14 22:33:32 +0000280let rd = 0, imm22 = 0 in
Chris Lattner57dd3bc2005-12-17 19:37:00 +0000281 def NOP : F2_1<0b100, (ops), "nop", []>;
Brian Gaeke8542e082004-04-02 20:53:37 +0000282
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000283// Section B.11 - Logical Instructions, p. 106
Chris Lattner96b84be2005-12-16 06:25:42 +0000284def ANDrr : F3_1<2, 0b000001,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000285 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerf83cee62005-12-17 18:53:33 +0000286 "and $b, $c, $dst",
287 [(set IntRegs:$dst, (and IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000288def ANDri : F3_2<2, 0b000001,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000289 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattner7b0902d2005-12-17 08:26:38 +0000290 "and $b, $c, $dst",
291 [(set IntRegs:$dst, (and IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000292def ANDNrr : F3_1<2, 0b000101,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000293 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattner2cfdbb22005-12-17 21:05:49 +0000294 "andn $b, $c, $dst",
295 [(set IntRegs:$dst, (and IntRegs:$b, (not IntRegs:$c)))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000296def ANDNri : F3_2<2, 0b000101,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000297 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000298 "andn $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000299def ORrr : F3_1<2, 0b000010,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000300 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerf83cee62005-12-17 18:53:33 +0000301 "or $b, $c, $dst",
302 [(set IntRegs:$dst, (or IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000303def ORri : F3_2<2, 0b000010,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000304 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattner7b0902d2005-12-17 08:26:38 +0000305 "or $b, $c, $dst",
306 [(set IntRegs:$dst, (or IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000307def ORNrr : F3_1<2, 0b000110,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000308 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattner2cfdbb22005-12-17 21:05:49 +0000309 "orn $b, $c, $dst",
310 [(set IntRegs:$dst, (or IntRegs:$b, (not IntRegs:$c)))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000311def ORNri : F3_2<2, 0b000110,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000312 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000313 "orn $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000314def XORrr : F3_1<2, 0b000011,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000315 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerf83cee62005-12-17 18:53:33 +0000316 "xor $b, $c, $dst",
317 [(set IntRegs:$dst, (xor IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000318def XORri : F3_2<2, 0b000011,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000319 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattner7b0902d2005-12-17 08:26:38 +0000320 "xor $b, $c, $dst",
321 [(set IntRegs:$dst, (xor IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000322def XNORrr : F3_1<2, 0b000111,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000323 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattner2cfdbb22005-12-17 21:05:49 +0000324 "xnor $b, $c, $dst",
325 [(set IntRegs:$dst, (xor IntRegs:$b, (not IntRegs:$c)))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000326def XNORri : F3_2<2, 0b000111,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000327 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000328 "xnor $b, $c, $dst", []>;
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000329
330// Section B.12 - Shift Instructions, p. 107
Chris Lattner96b84be2005-12-16 06:25:42 +0000331def SLLrr : F3_1<2, 0b100101,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000332 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000333 "sll $b, $c, $dst",
334 [(set IntRegs:$dst, (shl IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000335def SLLri : F3_2<2, 0b100101,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000336 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000337 "sll $b, $c, $dst",
338 [(set IntRegs:$dst, (shl IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000339def SRLrr : F3_1<2, 0b100110,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000340 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000341 "srl $b, $c, $dst",
342 [(set IntRegs:$dst, (srl IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000343def SRLri : F3_2<2, 0b100110,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000344 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000345 "srl $b, $c, $dst",
346 [(set IntRegs:$dst, (srl IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000347def SRArr : F3_1<2, 0b100111,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000348 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000349 "sra $b, $c, $dst",
350 [(set IntRegs:$dst, (sra IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000351def SRAri : F3_2<2, 0b100111,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000352 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000353 "sra $b, $c, $dst",
354 [(set IntRegs:$dst, (sra IntRegs:$b, simm13:$c))]>;
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000355
356// Section B.13 - Add Instructions, p. 108
Chris Lattner96b84be2005-12-16 06:25:42 +0000357def ADDrr : F3_1<2, 0b000000,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000358 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerf83cee62005-12-17 18:53:33 +0000359 "add $b, $c, $dst",
360 [(set IntRegs:$dst, (add IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000361def ADDri : F3_2<2, 0b000000,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000362 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattner7b0902d2005-12-17 08:26:38 +0000363 "add $b, $c, $dst",
364 [(set IntRegs:$dst, (add IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000365def ADDCCrr : F3_1<2, 0b010000,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000366 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000367 "addcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000368def ADDCCri : F3_2<2, 0b010000,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000369 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000370 "addcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000371def ADDXrr : F3_1<2, 0b001000,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000372 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000373 "addx $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000374def ADDXri : F3_2<2, 0b001000,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000375 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000376 "addx $b, $c, $dst", []>;
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000377
Brian Gaeke775158d2004-03-04 04:37:45 +0000378// Section B.15 - Subtract Instructions, p. 110
Chris Lattner96b84be2005-12-16 06:25:42 +0000379def SUBrr : F3_1<2, 0b000100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000380 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerf83cee62005-12-17 18:53:33 +0000381 "sub $b, $c, $dst",
382 [(set IntRegs:$dst, (sub IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000383def SUBri : F3_2<2, 0b000100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000384 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattner7b0902d2005-12-17 08:26:38 +0000385 "sub $b, $c, $dst",
386 [(set IntRegs:$dst, (sub IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000387def SUBXrr : F3_1<2, 0b001100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000388 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000389 "subx $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000390def SUBXri : F3_2<2, 0b001100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000391 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000392 "subx $b, $c, $dst", []>;
Chris Lattner87a63f82005-12-17 21:13:50 +0000393def SUBCCrr : F3_1<2, 0b010100,
394 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
395 "subcc $b, $c, $dst", []>;
396def SUBCCri : F3_2<2, 0b010100,
397 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
398 "subcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000399def SUBXCCrr: F3_1<2, 0b011100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000400 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000401 "subxcc $b, $c, $dst", []>;
Brian Gaeke775158d2004-03-04 04:37:45 +0000402
Brian Gaeke032f80f2004-03-16 22:37:13 +0000403// Section B.18 - Multiply Instructions, p. 113
Chris Lattner96b84be2005-12-16 06:25:42 +0000404def UMULrr : F3_1<2, 0b001010,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000405 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000406 "umul $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000407def UMULri : F3_2<2, 0b001010,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000408 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000409 "umul $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000410def SMULrr : F3_1<2, 0b001011,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000411 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattner37949f52005-12-17 22:22:53 +0000412 "smul $b, $c, $dst",
413 [(set IntRegs:$dst, (mul IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000414def SMULri : F3_2<2, 0b001011,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000415 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattner37949f52005-12-17 22:22:53 +0000416 "smul $b, $c, $dst",
417 [(set IntRegs:$dst, (mul IntRegs:$b, simm13:$c))]>;
Brian Gaeke032f80f2004-03-16 22:37:13 +0000418
Brian Gaekee88c9dc2004-04-07 04:01:00 +0000419// Section B.19 - Divide Instructions, p. 115
Chris Lattner96b84be2005-12-16 06:25:42 +0000420def UDIVrr : F3_1<2, 0b001110,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000421 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000422 "udiv $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000423def UDIVri : F3_2<2, 0b001110,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000424 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000425 "udiv $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000426def SDIVrr : F3_1<2, 0b001111,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000427 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000428 "sdiv $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000429def SDIVri : F3_2<2, 0b001111,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000430 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000431 "sdiv $b, $c, $dst", []>;
Brian Gaekee88c9dc2004-04-07 04:01:00 +0000432
Brian Gaekea8056fa2004-03-06 05:32:13 +0000433// Section B.20 - SAVE and RESTORE, p. 117
Chris Lattner96b84be2005-12-16 06:25:42 +0000434def SAVErr : F3_1<2, 0b111100,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000435 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000436 "save $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000437def SAVEri : F3_2<2, 0b111100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000438 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000439 "save $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000440def RESTORErr : F3_1<2, 0b111101,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000441 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000442 "restore $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000443def RESTOREri : F3_2<2, 0b111101,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000444 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000445 "restore $b, $c, $dst", []>;
Brian Gaekea8056fa2004-03-06 05:32:13 +0000446
Brian Gaekec3e97012004-05-08 04:21:32 +0000447// Section B.21 - Branch on Integer Condition Codes Instructions, p. 119
Brian Gaeke070bb4a2004-06-17 22:34:29 +0000448
449// conditional branch class:
Chris Lattner4d55aca2005-12-18 01:20:35 +0000450class BranchV8<bits<4> cc, dag ops, string asmstr, list<dag> pattern>
451 : F2_2<cc, 0b010, ops, asmstr, pattern> {
Brian Gaeke070bb4a2004-06-17 22:34:29 +0000452 let isBranch = 1;
453 let isTerminator = 1;
Brian Gaeked7bf5012004-09-30 04:04:48 +0000454 let hasDelaySlot = 1;
Brian Gaeke070bb4a2004-06-17 22:34:29 +0000455}
Chris Lattner0f6eab32004-07-31 02:24:37 +0000456
457let isBarrier = 1 in
Chris Lattner04dd6732005-12-18 01:46:58 +0000458 def BA : BranchV8<0b1000, (ops brtarget:$dst),
459 "ba $dst",
460 [(br bb:$dst)]>;
461def BNE : BranchV8<0b1001, (ops brtarget:$dst),
Chris Lattner4d55aca2005-12-18 01:20:35 +0000462 "bne $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000463 [(V8bricc bb:$dst, SETNE, ICC)]>;
464def BE : BranchV8<0b0001, (ops brtarget:$dst),
Chris Lattner4d55aca2005-12-18 01:20:35 +0000465 "be $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000466 [(V8bricc bb:$dst, SETEQ, ICC)]>;
467def BG : BranchV8<0b1010, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000468 "bg $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000469 [(V8bricc bb:$dst, SETGT, ICC)]>;
470def BLE : BranchV8<0b0010, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000471 "ble $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000472 [(V8bricc bb:$dst, SETLE, ICC)]>;
473def BGE : BranchV8<0b1011, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000474 "bge $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000475 [(V8bricc bb:$dst, SETGE, ICC)]>;
476def BL : BranchV8<0b0011, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000477 "bl $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000478 [(V8bricc bb:$dst, SETLT, ICC)]>;
479def BGU : BranchV8<0b1100, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000480 "bgu $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000481 [(V8bricc bb:$dst, SETUGT, ICC)]>;
482def BLEU : BranchV8<0b0100, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000483 "bleu $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000484 [(V8bricc bb:$dst, SETULE, ICC)]>;
485def BCC : BranchV8<0b1101, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000486 "bcc $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000487 [(V8bricc bb:$dst, SETUGE, ICC)]>;
488def BCS : BranchV8<0b0101, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000489 "bcs $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000490 [(V8bricc bb:$dst, SETULT, ICC)]>;
Brian Gaekec3e97012004-05-08 04:21:32 +0000491
Brian Gaeke4185d032004-07-08 09:08:22 +0000492// Section B.22 - Branch on Floating-point Condition Codes Instructions, p. 121
493
494// floating-point conditional branch class:
Chris Lattner4d55aca2005-12-18 01:20:35 +0000495class FPBranchV8<bits<4> cc, dag ops, string asmstr, list<dag> pattern>
496 : F2_2<cc, 0b110, ops, asmstr, pattern> {
Brian Gaeke4185d032004-07-08 09:08:22 +0000497 let isBranch = 1;
498 let isTerminator = 1;
Brian Gaeked7bf5012004-09-30 04:04:48 +0000499 let hasDelaySlot = 1;
Brian Gaeke4185d032004-07-08 09:08:22 +0000500}
501
Chris Lattner04dd6732005-12-18 01:46:58 +0000502def FBU : FPBranchV8<0b0111, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000503 "fbu $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000504 [(V8brfcc bb:$dst, SETUO, FCC)]>;
505def FBG : FPBranchV8<0b0110, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000506 "fbg $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000507 [(V8brfcc bb:$dst, SETGT, FCC)]>;
508def FBUG : FPBranchV8<0b0101, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000509 "fbug $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000510 [(V8brfcc bb:$dst, SETUGT, FCC)]>;
511def FBL : FPBranchV8<0b0100, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000512 "fbl $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000513 [(V8brfcc bb:$dst, SETLT, FCC)]>;
514def FBUL : FPBranchV8<0b0011, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000515 "fbul $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000516 [(V8brfcc bb:$dst, SETULT, FCC)]>;
517def FBLG : FPBranchV8<0b0010, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000518 "fblg $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000519 [(V8brfcc bb:$dst, SETONE, FCC)]>;
520def FBNE : FPBranchV8<0b0001, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000521 "fbne $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000522 [(V8brfcc bb:$dst, SETNE, FCC)]>;
523def FBE : FPBranchV8<0b1001, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000524 "fbe $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000525 [(V8brfcc bb:$dst, SETEQ, FCC)]>;
526def FBUE : FPBranchV8<0b1010, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000527 "fbue $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000528 [(V8brfcc bb:$dst, SETUEQ, FCC)]>;
529def FBGE : FPBranchV8<0b1011, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000530 "fbge $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000531 [(V8brfcc bb:$dst, SETGE, FCC)]>;
532def FBUGE: FPBranchV8<0b1100, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000533 "fbuge $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000534 [(V8brfcc bb:$dst, SETUGE, FCC)]>;
535def FBLE : FPBranchV8<0b1101, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000536 "fble $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000537 [(V8brfcc bb:$dst, SETLE, FCC)]>;
538def FBULE: FPBranchV8<0b1110, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000539 "fbule $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000540 [(V8brfcc bb:$dst, SETULE, FCC)]>;
541def FBO : FPBranchV8<0b1111, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000542 "fbo $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000543 [(V8brfcc bb:$dst, SETO, FCC)]>;
Brian Gaeke4185d032004-07-08 09:08:22 +0000544
Brian Gaekeb354b712004-11-16 07:32:09 +0000545
546
Brian Gaeke8542e082004-04-02 20:53:37 +0000547// Section B.24 - Call and Link Instruction, p. 125
Brian Gaekea8056fa2004-03-06 05:32:13 +0000548// This is the only Format 1 instruction
Chris Lattner2db3ff62005-12-18 15:55:15 +0000549let Uses = [O0, O1, O2, O3, O4, O5], hasDelaySlot = 1, isCall = 1,
550 Defs = [O0, O1, O2, O3, O4, O5, O7, G1, G2, G3, G4, G5, G6, G7,
551 D0, D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15] in {
Brian Gaeked7bf5012004-09-30 04:04:48 +0000552 // pc-relative call:
Chris Lattner2db3ff62005-12-18 15:55:15 +0000553 def CALL : InstV8<(ops calltarget:$dst),
554 "call $dst",
555 [(set ICC/*bogus*/, (call tglobaladdr:$dst, ICC/*bogus*/))]> {
Brian Gaeke374b36d2004-09-29 20:45:05 +0000556 bits<30> disp;
557 let op = 1;
558 let Inst{29-0} = disp;
Brian Gaeke374b36d2004-09-29 20:45:05 +0000559 }
Brian Gaekeb354b712004-11-16 07:32:09 +0000560
Chris Lattner2db3ff62005-12-18 15:55:15 +0000561 // indirect calls
Chris Lattner1c4f4352005-12-16 06:52:00 +0000562 def JMPLrr : F3_1<2, 0b111000,
Chris Lattner2db3ff62005-12-18 15:55:15 +0000563 (ops MEMrr:$ptr),
564 "jmpl $ptr",
565 [(set ICC/*bogus*/, (call ADDRrr:$ptr, ICC/*bogus*/))]>;
566 def JMPLri : F3_2<2, 0b111000,
567 (ops MEMri:$ptr),
568 "jmpl $ptr",
569 [(set ICC/*bogus*/, (call ADDRri:$ptr, ICC/*bogus*/))]>;
Brian Gaeke374b36d2004-09-29 20:45:05 +0000570}
Misha Brukman23e6c1f2004-02-26 00:37:12 +0000571
Chris Lattner37949f52005-12-17 22:22:53 +0000572// Section B.28 - Read State Register Instructions
573def RDY : F3_1<2, 0b101000,
574 (ops IntRegs:$dst),
575 "rdy $dst", []>;
576
Chris Lattner22ede702004-04-07 04:06:46 +0000577// Section B.29 - Write State Register Instructions
Chris Lattner37949f52005-12-17 22:22:53 +0000578def WRYrr : F3_1<2, 0b110000,
579 (ops IntRegs:$b, IntRegs:$c),
580 "wr $b, $c, %y", []>;
581def WRYri : F3_2<2, 0b110000,
582 (ops IntRegs:$b, i32imm:$c),
583 "wr $b, $c, %y", []>;
Chris Lattner61790472004-04-07 05:04:01 +0000584
Brian Gaekec53105c2004-06-27 22:53:56 +0000585// Convert Integer to Floating-point Instructions, p. 141
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000586def FITOS : F3_3<2, 0b110100, 0b011000100,
587 (ops FPRegs:$dst, FPRegs:$src),
Chris Lattner8fa54dc2005-12-18 06:59:57 +0000588 "fitos $src, $dst",
589 [(set FPRegs:$dst, (V8itof FPRegs:$src))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000590def FITOD : F3_3<2, 0b110100, 0b011001000,
591 (ops DFPRegs:$dst, DFPRegs:$src),
Chris Lattner8fa54dc2005-12-18 06:59:57 +0000592 "fitod $src, $dst",
593 [(set DFPRegs:$dst, (V8itof DFPRegs:$src))]>;
Brian Gaekec53105c2004-06-27 22:53:56 +0000594
Brian Gaeke59e12ed2004-10-14 19:39:35 +0000595// Convert Floating-point to Integer Instructions, p. 142
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000596def FSTOI : F3_3<2, 0b110100, 0b011010001,
597 (ops FPRegs:$dst, FPRegs:$src),
Chris Lattner8fa54dc2005-12-18 06:59:57 +0000598 "fstoi $src, $dst",
599 [(set FPRegs:$dst, (V8ftoi FPRegs:$src))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000600def FDTOI : F3_3<2, 0b110100, 0b011010010,
601 (ops DFPRegs:$dst, DFPRegs:$src),
Chris Lattner8fa54dc2005-12-18 06:59:57 +0000602 "fdtoi $src, $dst",
603 [(set DFPRegs:$dst, (V8ftoi DFPRegs:$src))]>;
Brian Gaeke59e12ed2004-10-14 19:39:35 +0000604
Brian Gaeke57ff2e32004-06-24 21:22:09 +0000605// Convert between Floating-point Formats Instructions, p. 143
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000606def FSTOD : F3_3<2, 0b110100, 0b011001001,
607 (ops DFPRegs:$dst, FPRegs:$src),
Chris Lattnerb4d51722005-12-17 23:14:30 +0000608 "fstod $src, $dst",
609 [(set DFPRegs:$dst, (fextend FPRegs:$src))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000610def FDTOS : F3_3<2, 0b110100, 0b011000110,
611 (ops FPRegs:$dst, DFPRegs:$src),
Chris Lattnerb4d51722005-12-17 23:14:30 +0000612 "fdtos $src, $dst",
613 [(set FPRegs:$dst, (fround DFPRegs:$src))]>;
Brian Gaeke57ff2e32004-06-24 21:22:09 +0000614
Brian Gaekef89cc652004-06-18 06:28:10 +0000615// Floating-point Move Instructions, p. 144
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000616def FMOVS : F3_3<2, 0b110100, 0b000000001,
617 (ops FPRegs:$dst, FPRegs:$src),
Chris Lattner558bfe02005-12-17 23:05:35 +0000618 "fmovs $src, $dst", []>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000619def FNEGS : F3_3<2, 0b110100, 0b000000101,
620 (ops FPRegs:$dst, FPRegs:$src),
Chris Lattner294974b2005-12-17 23:20:27 +0000621 "fnegs $src, $dst",
622 [(set FPRegs:$dst, (fneg FPRegs:$src))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000623def FABSS : F3_3<2, 0b110100, 0b000001001,
624 (ops FPRegs:$dst, FPRegs:$src),
Chris Lattner294974b2005-12-17 23:20:27 +0000625 "fabss $src, $dst",
626 [(set FPRegs:$dst, (fabs FPRegs:$src))]>;
Chris Lattner38abcb52005-12-17 23:52:08 +0000627// FIXME: ADD FNEGD/FABSD pseudo instructions.
628
Chris Lattner294974b2005-12-17 23:20:27 +0000629
630// Floating-point Square Root Instructions, p.145
631def FSQRTS : F3_3<2, 0b110100, 0b000101001,
632 (ops FPRegs:$dst, FPRegs:$src),
633 "fsqrts $src, $dst",
634 [(set FPRegs:$dst, (fsqrt FPRegs:$src))]>;
635def FSQRTD : F3_3<2, 0b110100, 0b000101010,
636 (ops DFPRegs:$dst, DFPRegs:$src),
637 "fsqrtd $src, $dst",
638 [(set DFPRegs:$dst, (fsqrt DFPRegs:$src))]>;
639
640
Brian Gaekef89cc652004-06-18 06:28:10 +0000641
Brian Gaekec53105c2004-06-27 22:53:56 +0000642// Floating-point Add and Subtract Instructions, p. 146
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000643def FADDS : F3_3<2, 0b110100, 0b001000001,
644 (ops FPRegs:$dst, FPRegs:$src1, FPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000645 "fadds $src1, $src2, $dst",
646 [(set FPRegs:$dst, (fadd FPRegs:$src1, FPRegs:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000647def FADDD : F3_3<2, 0b110100, 0b001000010,
648 (ops DFPRegs:$dst, DFPRegs:$src1, DFPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000649 "faddd $src1, $src2, $dst",
650 [(set DFPRegs:$dst, (fadd DFPRegs:$src1, DFPRegs:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000651def FSUBS : F3_3<2, 0b110100, 0b001000101,
652 (ops FPRegs:$dst, FPRegs:$src1, FPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000653 "fsubs $src1, $src2, $dst",
654 [(set FPRegs:$dst, (fsub FPRegs:$src1, FPRegs:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000655def FSUBD : F3_3<2, 0b110100, 0b001000110,
656 (ops DFPRegs:$dst, DFPRegs:$src1, DFPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000657 "fsubd $src1, $src2, $dst",
658 [(set DFPRegs:$dst, (fsub DFPRegs:$src1, DFPRegs:$src2))]>;
Brian Gaekec53105c2004-06-27 22:53:56 +0000659
660// Floating-point Multiply and Divide Instructions, p. 147
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000661def FMULS : F3_3<2, 0b110100, 0b001001001,
662 (ops FPRegs:$dst, FPRegs:$src1, FPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000663 "fmuls $src1, $src2, $dst",
664 [(set FPRegs:$dst, (fmul FPRegs:$src1, FPRegs:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000665def FMULD : F3_3<2, 0b110100, 0b001001010,
666 (ops DFPRegs:$dst, DFPRegs:$src1, DFPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000667 "fmuld $src1, $src2, $dst",
668 [(set DFPRegs:$dst, (fmul DFPRegs:$src1, DFPRegs:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000669def FSMULD : F3_3<2, 0b110100, 0b001101001,
670 (ops DFPRegs:$dst, FPRegs:$src1, FPRegs:$src2),
Chris Lattnerb4d51722005-12-17 23:14:30 +0000671 "fsmuld $src1, $src2, $dst",
672 [(set DFPRegs:$dst, (fmul (fextend FPRegs:$src1),
673 (fextend FPRegs:$src2)))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000674def FDIVS : F3_3<2, 0b110100, 0b001001101,
675 (ops FPRegs:$dst, FPRegs:$src1, FPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000676 "fdivs $src1, $src2, $dst",
Chris Lattnerb4d51722005-12-17 23:14:30 +0000677 [(set FPRegs:$dst, (fdiv FPRegs:$src1, FPRegs:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000678def FDIVD : F3_3<2, 0b110100, 0b001001110,
679 (ops DFPRegs:$dst, DFPRegs:$src1, DFPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000680 "fdivd $src1, $src2, $dst",
681 [(set DFPRegs:$dst, (fdiv DFPRegs:$src1, DFPRegs:$src2))]>;
Brian Gaeke57ff2e32004-06-24 21:22:09 +0000682
Brian Gaeke4185d032004-07-08 09:08:22 +0000683// Floating-point Compare Instructions, p. 148
Brian Gaeked7bf5012004-09-30 04:04:48 +0000684// Note: the 2nd template arg is different for these guys.
685// Note 2: the result of a FCMP is not available until the 2nd cycle
686// after the instr is retired, but there is no interlock. This behavior
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000687// is modelled with a forced noop after the instruction.
688def FCMPS : F3_3<2, 0b110101, 0b001010001,
689 (ops FPRegs:$src1, FPRegs:$src2),
Chris Lattner4d55aca2005-12-18 01:20:35 +0000690 "fcmps $src1, $src2\n\tnop",
691 [(set FCC, (V8cmpfcc FPRegs:$src1, FPRegs:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000692def FCMPD : F3_3<2, 0b110101, 0b001010010,
693 (ops DFPRegs:$src1, DFPRegs:$src2),
Chris Lattner4d55aca2005-12-18 01:20:35 +0000694 "fcmpd $src1, $src2\n\tnop",
695 [(set FCC, (V8cmpfcc DFPRegs:$src1, DFPRegs:$src2))]>;
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000696
697//===----------------------------------------------------------------------===//
698// Non-Instruction Patterns
699//===----------------------------------------------------------------------===//
700
701// Small immediates.
702def : Pat<(i32 simm13:$val),
703 (ORri G0, imm:$val)>;
Chris Lattnerb71f9f82005-12-17 19:41:43 +0000704// Arbitrary immediates.
705def : Pat<(i32 imm:$val),
Chris Lattnerbc83fd92005-12-17 20:04:49 +0000706 (ORri (SETHIi (HI22 imm:$val)), (LO10 imm:$val))>;
Chris Lattnere3572462005-12-18 02:10:39 +0000707
Chris Lattner76acc872005-12-18 02:37:35 +0000708// Global addresses, constant pool entries
Chris Lattnere3572462005-12-18 02:10:39 +0000709def : Pat<(V8hi tglobaladdr:$in), (SETHIi tglobaladdr:$in)>;
710def : Pat<(V8lo tglobaladdr:$in), (ORri G0, tglobaladdr:$in)>;
Chris Lattner76acc872005-12-18 02:37:35 +0000711def : Pat<(V8hi tconstpool:$in), (SETHIi tconstpool:$in)>;
712def : Pat<(V8lo tconstpool:$in), (ORri G0, tconstpool:$in)>;
Chris Lattnerdab05f02005-12-18 21:03:04 +0000713
714// Return of a value, which has an input flag.
715def : Pat<(retflag ICC/*HACK*/), (RETL)>;
Chris Lattnerb04c5c82005-12-18 23:18:37 +0000716
717// Map integer extload's to zextloads.
Chris Lattnerb04c5c82005-12-18 23:18:37 +0000718def : Pat<(i32 (extload ADDRrr:$src, i1)), (LDUBrr ADDRrr:$src)>;
719def : Pat<(i32 (extload ADDRri:$src, i1)), (LDUBri ADDRri:$src)>;
720def : Pat<(i32 (extload ADDRrr:$src, i8)), (LDUBrr ADDRrr:$src)>;
721def : Pat<(i32 (extload ADDRri:$src, i8)), (LDUBri ADDRri:$src)>;
722def : Pat<(i32 (extload ADDRrr:$src, i16)), (LDUHrr ADDRrr:$src)>;
723def : Pat<(i32 (extload ADDRri:$src, i16)), (LDUHri ADDRri:$src)>;
Chris Lattnerf53d0bf2005-12-19 00:19:21 +0000724
725// truncstore bool -> truncstore byte.
726def : Pat<(truncstore IntRegs:$src, ADDRrr:$addr, i1),
727 (STBrr IntRegs:$src, ADDRrr:$addr)>;
728def : Pat<(truncstore IntRegs:$src, ADDRri:$addr, i1),
729 (STBri IntRegs:$src, ADDRri:$addr)>;