blob: 319d9a8f37ca1ae98a3acd4361c2f7ca4d815f56 [file] [log] [blame]
Oscar Mateob20385f2014-07-24 17:04:10 +01001/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 * Michel Thierry <michel.thierry@intel.com>
26 * Thomas Daniel <thomas.daniel@intel.com>
27 * Oscar Mateo <oscar.mateo@intel.com>
28 *
29 */
30
Oscar Mateo73e4d072014-07-24 17:04:48 +010031/**
32 * DOC: Logical Rings, Logical Ring Contexts and Execlists
33 *
34 * Motivation:
Oscar Mateob20385f2014-07-24 17:04:10 +010035 * GEN8 brings an expansion of the HW contexts: "Logical Ring Contexts".
36 * These expanded contexts enable a number of new abilities, especially
37 * "Execlists" (also implemented in this file).
38 *
Oscar Mateo73e4d072014-07-24 17:04:48 +010039 * One of the main differences with the legacy HW contexts is that logical
40 * ring contexts incorporate many more things to the context's state, like
41 * PDPs or ringbuffer control registers:
42 *
43 * The reason why PDPs are included in the context is straightforward: as
44 * PPGTTs (per-process GTTs) are actually per-context, having the PDPs
45 * contained there mean you don't need to do a ppgtt->switch_mm yourself,
46 * instead, the GPU will do it for you on the context switch.
47 *
48 * But, what about the ringbuffer control registers (head, tail, etc..)?
49 * shouldn't we just need a set of those per engine command streamer? This is
50 * where the name "Logical Rings" starts to make sense: by virtualizing the
51 * rings, the engine cs shifts to a new "ring buffer" with every context
52 * switch. When you want to submit a workload to the GPU you: A) choose your
53 * context, B) find its appropriate virtualized ring, C) write commands to it
54 * and then, finally, D) tell the GPU to switch to that context.
55 *
56 * Instead of the legacy MI_SET_CONTEXT, the way you tell the GPU to switch
57 * to a contexts is via a context execution list, ergo "Execlists".
58 *
59 * LRC implementation:
60 * Regarding the creation of contexts, we have:
61 *
62 * - One global default context.
63 * - One local default context for each opened fd.
64 * - One local extra context for each context create ioctl call.
65 *
66 * Now that ringbuffers belong per-context (and not per-engine, like before)
67 * and that contexts are uniquely tied to a given engine (and not reusable,
68 * like before) we need:
69 *
70 * - One ringbuffer per-engine inside each context.
71 * - One backing object per-engine inside each context.
72 *
73 * The global default context starts its life with these new objects fully
74 * allocated and populated. The local default context for each opened fd is
75 * more complex, because we don't know at creation time which engine is going
76 * to use them. To handle this, we have implemented a deferred creation of LR
77 * contexts:
78 *
79 * The local context starts its life as a hollow or blank holder, that only
80 * gets populated for a given engine once we receive an execbuffer. If later
81 * on we receive another execbuffer ioctl for the same context but a different
82 * engine, we allocate/populate a new ringbuffer and context backing object and
83 * so on.
84 *
85 * Finally, regarding local contexts created using the ioctl call: as they are
86 * only allowed with the render ring, we can allocate & populate them right
87 * away (no need to defer anything, at least for now).
88 *
89 * Execlists implementation:
Oscar Mateob20385f2014-07-24 17:04:10 +010090 * Execlists are the new method by which, on gen8+ hardware, workloads are
91 * submitted for execution (as opposed to the legacy, ringbuffer-based, method).
Oscar Mateo73e4d072014-07-24 17:04:48 +010092 * This method works as follows:
93 *
94 * When a request is committed, its commands (the BB start and any leading or
95 * trailing commands, like the seqno breadcrumbs) are placed in the ringbuffer
96 * for the appropriate context. The tail pointer in the hardware context is not
97 * updated at this time, but instead, kept by the driver in the ringbuffer
98 * structure. A structure representing this request is added to a request queue
99 * for the appropriate engine: this structure contains a copy of the context's
100 * tail after the request was written to the ring buffer and a pointer to the
101 * context itself.
102 *
103 * If the engine's request queue was empty before the request was added, the
104 * queue is processed immediately. Otherwise the queue will be processed during
105 * a context switch interrupt. In any case, elements on the queue will get sent
106 * (in pairs) to the GPU's ExecLists Submit Port (ELSP, for short) with a
107 * globally unique 20-bits submission ID.
108 *
109 * When execution of a request completes, the GPU updates the context status
110 * buffer with a context complete event and generates a context switch interrupt.
111 * During the interrupt handling, the driver examines the events in the buffer:
112 * for each context complete event, if the announced ID matches that on the head
113 * of the request queue, then that request is retired and removed from the queue.
114 *
115 * After processing, if any requests were retired and the queue is not empty
116 * then a new execution list can be submitted. The two requests at the front of
117 * the queue are next to be submitted but since a context may not occur twice in
118 * an execution list, if subsequent requests have the same ID as the first then
119 * the two requests must be combined. This is done simply by discarding requests
120 * at the head of the queue until either only one requests is left (in which case
121 * we use a NULL second context) or the first two requests have unique IDs.
122 *
123 * By always executing the first two requests in the queue the driver ensures
124 * that the GPU is kept as busy as possible. In the case where a single context
125 * completes but a second context is still executing, the request for this second
126 * context will be at the head of the queue when we remove the first one. This
127 * request will then be resubmitted along with a new request for a different context,
128 * which will cause the hardware to continue executing the second request and queue
129 * the new request (the GPU detects the condition of a context getting preempted
130 * with the same context and optimizes the context switch flow by not doing
131 * preemption, but just sampling the new tail pointer).
132 *
Oscar Mateob20385f2014-07-24 17:04:10 +0100133 */
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100134#include <linux/interrupt.h>
Oscar Mateob20385f2014-07-24 17:04:10 +0100135
136#include <drm/drmP.h>
137#include <drm/i915_drm.h>
138#include "i915_drv.h"
Peter Antoine3bbaba02015-07-10 20:13:11 +0300139#include "intel_mocs.h"
Oscar Mateo127f1002014-07-24 17:04:11 +0100140
Thomas Daniele981e7b2014-07-24 17:04:39 +0100141#define RING_EXECLIST_QFULL (1 << 0x2)
142#define RING_EXECLIST1_VALID (1 << 0x3)
143#define RING_EXECLIST0_VALID (1 << 0x4)
144#define RING_EXECLIST_ACTIVE_STATUS (3 << 0xE)
145#define RING_EXECLIST1_ACTIVE (1 << 0x11)
146#define RING_EXECLIST0_ACTIVE (1 << 0x12)
147
148#define GEN8_CTX_STATUS_IDLE_ACTIVE (1 << 0)
149#define GEN8_CTX_STATUS_PREEMPTED (1 << 1)
150#define GEN8_CTX_STATUS_ELEMENT_SWITCH (1 << 2)
151#define GEN8_CTX_STATUS_ACTIVE_IDLE (1 << 3)
152#define GEN8_CTX_STATUS_COMPLETE (1 << 4)
153#define GEN8_CTX_STATUS_LITE_RESTORE (1 << 15)
Oscar Mateo8670d6f2014-07-24 17:04:17 +0100154
Chris Wilson70c2a242016-09-09 14:11:46 +0100155#define GEN8_CTX_STATUS_COMPLETED_MASK \
156 (GEN8_CTX_STATUS_ACTIVE_IDLE | \
157 GEN8_CTX_STATUS_PREEMPTED | \
158 GEN8_CTX_STATUS_ELEMENT_SWITCH)
159
Oscar Mateo8670d6f2014-07-24 17:04:17 +0100160#define CTX_LRI_HEADER_0 0x01
161#define CTX_CONTEXT_CONTROL 0x02
162#define CTX_RING_HEAD 0x04
163#define CTX_RING_TAIL 0x06
164#define CTX_RING_BUFFER_START 0x08
165#define CTX_RING_BUFFER_CONTROL 0x0a
166#define CTX_BB_HEAD_U 0x0c
167#define CTX_BB_HEAD_L 0x0e
168#define CTX_BB_STATE 0x10
169#define CTX_SECOND_BB_HEAD_U 0x12
170#define CTX_SECOND_BB_HEAD_L 0x14
171#define CTX_SECOND_BB_STATE 0x16
172#define CTX_BB_PER_CTX_PTR 0x18
173#define CTX_RCS_INDIRECT_CTX 0x1a
174#define CTX_RCS_INDIRECT_CTX_OFFSET 0x1c
175#define CTX_LRI_HEADER_1 0x21
176#define CTX_CTX_TIMESTAMP 0x22
177#define CTX_PDP3_UDW 0x24
178#define CTX_PDP3_LDW 0x26
179#define CTX_PDP2_UDW 0x28
180#define CTX_PDP2_LDW 0x2a
181#define CTX_PDP1_UDW 0x2c
182#define CTX_PDP1_LDW 0x2e
183#define CTX_PDP0_UDW 0x30
184#define CTX_PDP0_LDW 0x32
185#define CTX_LRI_HEADER_2 0x41
186#define CTX_R_PWR_CLK_STATE 0x42
187#define CTX_GPGPU_CSR_BASE_ADDRESS 0x44
188
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +0000189#define CTX_REG(reg_state, pos, reg, val) do { \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200190 (reg_state)[(pos)+0] = i915_mmio_reg_offset(reg); \
Ville Syrjälä0d925ea2015-11-04 23:20:11 +0200191 (reg_state)[(pos)+1] = (val); \
192} while (0)
193
194#define ASSIGN_CTX_PDP(ppgtt, reg_state, n) do { \
Mika Kuoppalad852c7b2015-06-25 18:35:06 +0300195 const u64 _addr = i915_page_dir_dma_addr((ppgtt), (n)); \
Michel Thierrye5815a22015-04-08 12:13:32 +0100196 reg_state[CTX_PDP ## n ## _UDW+1] = upper_32_bits(_addr); \
197 reg_state[CTX_PDP ## n ## _LDW+1] = lower_32_bits(_addr); \
Ville Syrjälä9244a812015-11-04 23:20:09 +0200198} while (0)
Michel Thierrye5815a22015-04-08 12:13:32 +0100199
Ville Syrjälä9244a812015-11-04 23:20:09 +0200200#define ASSIGN_CTX_PML4(ppgtt, reg_state) do { \
Michel Thierry2dba3232015-07-30 11:06:23 +0100201 reg_state[CTX_PDP0_UDW + 1] = upper_32_bits(px_dma(&ppgtt->pml4)); \
202 reg_state[CTX_PDP0_LDW + 1] = lower_32_bits(px_dma(&ppgtt->pml4)); \
Ville Syrjälä9244a812015-11-04 23:20:09 +0200203} while (0)
Michel Thierry2dba3232015-07-30 11:06:23 +0100204
Michel Thierry71562912016-02-23 10:31:49 +0000205#define GEN8_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT 0x17
206#define GEN9_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT 0x26
Ben Widawsky84b790f2014-07-24 17:04:36 +0100207
Chris Wilson0e93cdd2016-04-29 09:07:06 +0100208/* Typical size of the average request (2 pipecontrols and a MI_BB) */
209#define EXECLISTS_REQUEST_SIZE 64 /* bytes */
210
Chris Wilsona3aabe82016-10-04 21:11:26 +0100211#define WA_TAIL_DWORDS 2
212
Chris Wilsone2efd132016-05-24 14:53:34 +0100213static int execlists_context_deferred_alloc(struct i915_gem_context *ctx,
Chris Wilson978f1e02016-04-28 09:56:54 +0100214 struct intel_engine_cs *engine);
Chris Wilsona3aabe82016-10-04 21:11:26 +0100215static void execlists_init_reg_state(u32 *reg_state,
216 struct i915_gem_context *ctx,
217 struct intel_engine_cs *engine,
218 struct intel_ring *ring);
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000219
Oscar Mateo73e4d072014-07-24 17:04:48 +0100220/**
221 * intel_sanitize_enable_execlists() - sanitize i915.enable_execlists
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100222 * @dev_priv: i915 device private
Oscar Mateo73e4d072014-07-24 17:04:48 +0100223 * @enable_execlists: value of i915.enable_execlists module parameter.
224 *
225 * Only certain platforms support Execlists (the prerequisites being
Thomas Daniel27401d12014-12-11 12:48:35 +0000226 * support for Logical Ring Contexts and Aliasing PPGTT or better).
Oscar Mateo73e4d072014-07-24 17:04:48 +0100227 *
228 * Return: 1 if Execlists is supported and has to be enabled.
229 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100230int intel_sanitize_enable_execlists(struct drm_i915_private *dev_priv, int enable_execlists)
Oscar Mateo127f1002014-07-24 17:04:11 +0100231{
Zhiyuan Lva0bd6c32015-08-28 15:41:16 +0800232 /* On platforms with execlist available, vGPU will only
233 * support execlist mode, no ring buffer mode.
234 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100235 if (HAS_LOGICAL_RING_CONTEXTS(dev_priv) && intel_vgpu_active(dev_priv))
Zhiyuan Lva0bd6c32015-08-28 15:41:16 +0800236 return 1;
237
Chris Wilsonc0336662016-05-06 15:40:21 +0100238 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau70ee45e2014-11-14 15:05:59 +0000239 return 1;
240
Oscar Mateo127f1002014-07-24 17:04:11 +0100241 if (enable_execlists == 0)
242 return 0;
243
Daniel Vetter5a21b662016-05-24 17:13:53 +0200244 if (HAS_LOGICAL_RING_CONTEXTS(dev_priv) &&
245 USES_PPGTT(dev_priv) &&
246 i915.use_mmio_flip >= 0)
Oscar Mateo127f1002014-07-24 17:04:11 +0100247 return 1;
248
249 return 0;
250}
Oscar Mateoede7d422014-07-24 17:04:12 +0100251
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000252/**
253 * intel_lr_context_descriptor_update() - calculate & cache the descriptor
254 * descriptor for a pinned context
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000255 * @ctx: Context to work on
Chris Wilson9021ad02016-05-24 14:53:37 +0100256 * @engine: Engine the descriptor will be used with
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000257 *
258 * The context descriptor encodes various attributes of a context,
259 * including its GTT address and some flags. Because it's fairly
260 * expensive to calculate, we'll just do it once and cache the result,
261 * which remains valid until the context is unpinned.
262 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200263 * This is what a descriptor looks like, from LSB to MSB::
264 *
Mika Kuoppala2355cf02017-01-27 15:03:09 +0200265 * bits 0-11: flags, GEN8_CTX_* (cached in ctx->desc_template)
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200266 * bits 12-31: LRCA, GTT address of (the HWSP of) this context
267 * bits 32-52: ctx ID, a globally unique tag
268 * bits 53-54: mbz, reserved for use by hardware
269 * bits 55-63: group ID, currently unused and set to 0
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000270 */
271static void
Chris Wilsone2efd132016-05-24 14:53:34 +0100272intel_lr_context_descriptor_update(struct i915_gem_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000273 struct intel_engine_cs *engine)
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000274{
Chris Wilson9021ad02016-05-24 14:53:37 +0100275 struct intel_context *ce = &ctx->engine[engine->id];
Chris Wilson7069b142016-04-28 09:56:52 +0100276 u64 desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000277
Chris Wilson7069b142016-04-28 09:56:52 +0100278 BUILD_BUG_ON(MAX_CONTEXT_HW_ID > (1<<GEN8_CTX_ID_WIDTH));
279
Mika Kuoppala2355cf02017-01-27 15:03:09 +0200280 desc = ctx->desc_template; /* bits 0-11 */
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100281 desc |= i915_ggtt_offset(ce->state) + LRC_PPHWSP_PN * PAGE_SIZE;
Chris Wilson9021ad02016-05-24 14:53:37 +0100282 /* bits 12-31 */
Chris Wilson7069b142016-04-28 09:56:52 +0100283 desc |= (u64)ctx->hw_id << GEN8_CTX_ID_SHIFT; /* bits 32-52 */
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000284
Chris Wilson9021ad02016-05-24 14:53:37 +0100285 ce->lrc_desc = desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000286}
287
Chris Wilsone2efd132016-05-24 14:53:34 +0100288uint64_t intel_lr_context_descriptor(struct i915_gem_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000289 struct intel_engine_cs *engine)
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000290{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000291 return ctx->engine[engine->id].lrc_desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000292}
293
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100294static inline void
295execlists_context_status_change(struct drm_i915_gem_request *rq,
296 unsigned long status)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100297{
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100298 /*
299 * Only used when GVT-g is enabled now. When GVT-g is disabled,
300 * The compiler should eliminate this function as dead-code.
301 */
302 if (!IS_ENABLED(CONFIG_DRM_I915_GVT))
303 return;
Ben Widawsky84b790f2014-07-24 17:04:36 +0100304
Changbin Du3fc03062017-03-13 10:47:11 +0800305 atomic_notifier_call_chain(&rq->engine->context_status_notifier,
306 status, rq);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100307}
308
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000309static void
310execlists_update_context_pdps(struct i915_hw_ppgtt *ppgtt, u32 *reg_state)
311{
312 ASSIGN_CTX_PDP(ppgtt, reg_state, 3);
313 ASSIGN_CTX_PDP(ppgtt, reg_state, 2);
314 ASSIGN_CTX_PDP(ppgtt, reg_state, 1);
315 ASSIGN_CTX_PDP(ppgtt, reg_state, 0);
316}
317
Chris Wilson70c2a242016-09-09 14:11:46 +0100318static u64 execlists_update_context(struct drm_i915_gem_request *rq)
Oscar Mateoae1250b2014-07-24 17:04:37 +0100319{
Chris Wilson70c2a242016-09-09 14:11:46 +0100320 struct intel_context *ce = &rq->ctx->engine[rq->engine->id];
Zhi Wang04da8112017-02-06 18:37:16 +0800321 struct i915_hw_ppgtt *ppgtt =
322 rq->ctx->ppgtt ?: rq->i915->mm.aliasing_ppgtt;
Chris Wilson70c2a242016-09-09 14:11:46 +0100323 u32 *reg_state = ce->lrc_reg_state;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100324
Chris Wilsone6ba9992017-04-25 14:00:49 +0100325 reg_state[CTX_RING_TAIL+1] = intel_ring_set_tail(rq->ring, rq->tail);
Oscar Mateoae1250b2014-07-24 17:04:37 +0100326
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000327 /* True 32b PPGTT with dynamic page allocation: update PDP
328 * registers and point the unallocated PDPs to scratch page.
329 * PML4 is allocated during ppgtt init, so this is not needed
330 * in 48-bit mode.
331 */
Chris Wilson949e8ab2017-02-09 14:40:36 +0000332 if (ppgtt && !i915_vm_is_48bit(&ppgtt->base))
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000333 execlists_update_context_pdps(ppgtt, reg_state);
Chris Wilson70c2a242016-09-09 14:11:46 +0100334
335 return ce->lrc_desc;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100336}
337
Chris Wilson70c2a242016-09-09 14:11:46 +0100338static void execlists_submit_ports(struct intel_engine_cs *engine)
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100339{
Chris Wilson70c2a242016-09-09 14:11:46 +0100340 struct drm_i915_private *dev_priv = engine->i915;
341 struct execlist_port *port = engine->execlist_port;
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100342 u32 __iomem *elsp =
343 dev_priv->regs + i915_mmio_reg_offset(RING_ELSP(engine));
344 u64 desc[2];
345
Chris Wilsonc816e602017-01-24 11:00:02 +0000346 GEM_BUG_ON(port[0].count > 1);
Chris Wilson70c2a242016-09-09 14:11:46 +0100347 if (!port[0].count)
348 execlists_context_status_change(port[0].request,
349 INTEL_CONTEXT_SCHEDULE_IN);
350 desc[0] = execlists_update_context(port[0].request);
Chris Wilsonae9a0432017-02-07 10:23:19 +0000351 GEM_DEBUG_EXEC(port[0].context_id = upper_32_bits(desc[0]));
Chris Wilson816ee792017-01-24 11:00:03 +0000352 port[0].count++;
Chris Wilson70c2a242016-09-09 14:11:46 +0100353
354 if (port[1].request) {
355 GEM_BUG_ON(port[1].count);
356 execlists_context_status_change(port[1].request,
357 INTEL_CONTEXT_SCHEDULE_IN);
358 desc[1] = execlists_update_context(port[1].request);
Chris Wilsonae9a0432017-02-07 10:23:19 +0000359 GEM_DEBUG_EXEC(port[1].context_id = upper_32_bits(desc[1]));
Chris Wilson70c2a242016-09-09 14:11:46 +0100360 port[1].count = 1;
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100361 } else {
362 desc[1] = 0;
363 }
Chris Wilson70c2a242016-09-09 14:11:46 +0100364 GEM_BUG_ON(desc[0] == desc[1]);
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100365
366 /* You must always write both descriptors in the order below. */
367 writel(upper_32_bits(desc[1]), elsp);
368 writel(lower_32_bits(desc[1]), elsp);
369
370 writel(upper_32_bits(desc[0]), elsp);
371 /* The context is automatically loaded after the following */
372 writel(lower_32_bits(desc[0]), elsp);
373}
374
Chris Wilson70c2a242016-09-09 14:11:46 +0100375static bool ctx_single_port_submission(const struct i915_gem_context *ctx)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100376{
Chris Wilson70c2a242016-09-09 14:11:46 +0100377 return (IS_ENABLED(CONFIG_DRM_I915_GVT) &&
Chris Wilson60958682016-12-31 11:20:11 +0000378 i915_gem_context_force_single_submission(ctx));
Ben Widawsky84b790f2014-07-24 17:04:36 +0100379}
380
Chris Wilson70c2a242016-09-09 14:11:46 +0100381static bool can_merge_ctx(const struct i915_gem_context *prev,
382 const struct i915_gem_context *next)
Michel Thierryacdd8842014-07-24 17:04:38 +0100383{
Chris Wilson70c2a242016-09-09 14:11:46 +0100384 if (prev != next)
385 return false;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100386
Chris Wilson70c2a242016-09-09 14:11:46 +0100387 if (ctx_single_port_submission(prev))
388 return false;
Michel Thierryacdd8842014-07-24 17:04:38 +0100389
Chris Wilson70c2a242016-09-09 14:11:46 +0100390 return true;
391}
Peter Antoine779949f2015-05-11 16:03:27 +0100392
Chris Wilson70c2a242016-09-09 14:11:46 +0100393static void execlists_dequeue(struct intel_engine_cs *engine)
394{
Chris Wilson20311bd2016-11-14 20:41:03 +0000395 struct drm_i915_gem_request *last;
Chris Wilson70c2a242016-09-09 14:11:46 +0100396 struct execlist_port *port = engine->execlist_port;
Chris Wilson20311bd2016-11-14 20:41:03 +0000397 struct rb_node *rb;
Chris Wilson70c2a242016-09-09 14:11:46 +0100398 bool submit = false;
Michel Thierryacdd8842014-07-24 17:04:38 +0100399
Chris Wilson70c2a242016-09-09 14:11:46 +0100400 last = port->request;
401 if (last)
402 /* WaIdleLiteRestore:bdw,skl
403 * Apply the wa NOOPs to prevent ring:HEAD == req:TAIL
Chris Wilson9b81d552016-10-28 13:58:50 +0100404 * as we resubmit the request. See gen8_emit_breadcrumb()
Chris Wilson70c2a242016-09-09 14:11:46 +0100405 * for where we prepare the padding after the end of the
406 * request.
Michel Thierry53292cd2015-04-15 18:11:33 +0100407 */
Chris Wilson70c2a242016-09-09 14:11:46 +0100408 last->tail = last->wa_tail;
409
410 GEM_BUG_ON(port[1].request);
411
412 /* Hardware submission is through 2 ports. Conceptually each port
413 * has a (RING_START, RING_HEAD, RING_TAIL) tuple. RING_START is
414 * static for a context, and unique to each, so we only execute
415 * requests belonging to a single context from each ring. RING_HEAD
416 * is maintained by the CS in the context image, it marks the place
417 * where it got up to last time, and through RING_TAIL we tell the CS
418 * where we want to execute up to this time.
419 *
420 * In this list the requests are in order of execution. Consecutive
421 * requests from the same context are adjacent in the ringbuffer. We
422 * can combine these requests into a single RING_TAIL update:
423 *
424 * RING_HEAD...req1...req2
425 * ^- RING_TAIL
426 * since to execute req2 the CS must first execute req1.
427 *
428 * Our goal then is to point each port to the end of a consecutive
429 * sequence of requests as being the most optimal (fewest wake ups
430 * and context switches) submission.
431 */
432
Tvrtko Ursulin9f7886d2017-03-21 10:55:11 +0000433 spin_lock_irq(&engine->timeline->lock);
Chris Wilson20311bd2016-11-14 20:41:03 +0000434 rb = engine->execlist_first;
435 while (rb) {
436 struct drm_i915_gem_request *cursor =
437 rb_entry(rb, typeof(*cursor), priotree.node);
438
Chris Wilson70c2a242016-09-09 14:11:46 +0100439 /* Can we combine this request with the current port? It has to
440 * be the same context/ringbuffer and not have any exceptions
441 * (e.g. GVT saying never to combine contexts).
442 *
443 * If we can combine the requests, we can execute both by
444 * updating the RING_TAIL to point to the end of the second
445 * request, and so we never need to tell the hardware about
446 * the first.
447 */
448 if (last && !can_merge_ctx(cursor->ctx, last->ctx)) {
449 /* If we are on the second port and cannot combine
450 * this request with the last, then we are done.
451 */
452 if (port != engine->execlist_port)
453 break;
454
455 /* If GVT overrides us we only ever submit port[0],
456 * leaving port[1] empty. Note that we also have
457 * to be careful that we don't queue the same
458 * context (even though a different request) to
459 * the second port.
460 */
Min Hed7ab9922016-11-16 22:05:04 +0800461 if (ctx_single_port_submission(last->ctx) ||
462 ctx_single_port_submission(cursor->ctx))
Chris Wilson70c2a242016-09-09 14:11:46 +0100463 break;
464
465 GEM_BUG_ON(last->ctx == cursor->ctx);
466
467 i915_gem_request_assign(&port->request, last);
468 port++;
469 }
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000470
Chris Wilson20311bd2016-11-14 20:41:03 +0000471 rb = rb_next(rb);
472 rb_erase(&cursor->priotree.node, &engine->execlist_queue);
473 RB_CLEAR_NODE(&cursor->priotree.node);
474 cursor->priotree.priority = INT_MAX;
475
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000476 __i915_gem_request_submit(cursor);
Tvrtko Ursulind7d96832017-02-21 11:03:00 +0000477 trace_i915_gem_request_in(cursor, port - engine->execlist_port);
Chris Wilson70c2a242016-09-09 14:11:46 +0100478 last = cursor;
479 submit = true;
Michel Thierry53292cd2015-04-15 18:11:33 +0100480 }
Chris Wilson70c2a242016-09-09 14:11:46 +0100481 if (submit) {
Chris Wilson70c2a242016-09-09 14:11:46 +0100482 i915_gem_request_assign(&port->request, last);
Chris Wilson20311bd2016-11-14 20:41:03 +0000483 engine->execlist_first = rb;
Chris Wilson70c2a242016-09-09 14:11:46 +0100484 }
Tvrtko Ursulin9f7886d2017-03-21 10:55:11 +0000485 spin_unlock_irq(&engine->timeline->lock);
Chris Wilson70c2a242016-09-09 14:11:46 +0100486
487 if (submit)
488 execlists_submit_ports(engine);
Michel Thierryacdd8842014-07-24 17:04:38 +0100489}
490
Chris Wilson70c2a242016-09-09 14:11:46 +0100491static bool execlists_elsp_idle(struct intel_engine_cs *engine)
Thomas Daniele981e7b2014-07-24 17:04:39 +0100492{
Chris Wilson70c2a242016-09-09 14:11:46 +0100493 return !engine->execlist_port[0].request;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100494}
495
Chris Wilson816ee792017-01-24 11:00:03 +0000496static bool execlists_elsp_ready(const struct intel_engine_cs *engine)
Ben Widawsky91a41032016-01-05 10:30:07 -0800497{
Chris Wilson816ee792017-01-24 11:00:03 +0000498 const struct execlist_port *port = engine->execlist_port;
Ben Widawsky91a41032016-01-05 10:30:07 -0800499
Chris Wilson816ee792017-01-24 11:00:03 +0000500 return port[0].count + port[1].count < 2;
Ben Widawsky91a41032016-01-05 10:30:07 -0800501}
502
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200503/*
Oscar Mateo73e4d072014-07-24 17:04:48 +0100504 * Check the unread Context Status Buffers and manage the submission of new
505 * contexts to the ELSP accordingly.
506 */
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100507static void intel_lrc_irq_handler(unsigned long data)
Thomas Daniele981e7b2014-07-24 17:04:39 +0100508{
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100509 struct intel_engine_cs *engine = (struct intel_engine_cs *)data;
Chris Wilson70c2a242016-09-09 14:11:46 +0100510 struct execlist_port *port = engine->execlist_port;
Chris Wilsonc0336662016-05-06 15:40:21 +0100511 struct drm_i915_private *dev_priv = engine->i915;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100512
Chris Wilson48921262017-04-11 18:58:50 +0100513 /* We can skip acquiring intel_runtime_pm_get() here as it was taken
514 * on our behalf by the request (see i915_gem_mark_busy()) and it will
515 * not be relinquished until the device is idle (see
516 * i915_gem_idle_work_handler()). As a precaution, we make sure
517 * that all ELSP are drained i.e. we have processed the CSB,
518 * before allowing ourselves to idle and calling intel_runtime_pm_put().
519 */
520 GEM_BUG_ON(!dev_priv->gt.awake);
521
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100522 intel_uncore_forcewake_get(dev_priv, engine->fw_domains);
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000523
Chris Wilson899f6202017-03-21 11:33:20 +0000524 /* Prefer doing test_and_clear_bit() as a two stage operation to avoid
525 * imposing the cost of a locked atomic transaction when submitting a
526 * new request (outside of the context-switch interrupt).
527 */
528 while (test_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted)) {
Chris Wilson70c2a242016-09-09 14:11:46 +0100529 u32 __iomem *csb_mmio =
530 dev_priv->regs + i915_mmio_reg_offset(RING_CONTEXT_STATUS_PTR(engine));
531 u32 __iomem *buf =
532 dev_priv->regs + i915_mmio_reg_offset(RING_CONTEXT_STATUS_BUF_LO(engine, 0));
Chris Wilson4af0d722017-03-25 20:10:53 +0000533 unsigned int head, tail;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100534
Chris Wilson2e70b8c2017-03-23 13:48:03 +0000535 /* The write will be ordered by the uncached read (itself
536 * a memory barrier), so we do not need another in the form
537 * of a locked instruction. The race between the interrupt
538 * handler and the split test/clear is harmless as we order
539 * our clear before the CSB read. If the interrupt arrived
540 * first between the test and the clear, we read the updated
541 * CSB and clear the bit. If the interrupt arrives as we read
542 * the CSB or later (i.e. after we had cleared the bit) the bit
543 * is set and we do a new loop.
544 */
545 __clear_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted);
Chris Wilson4af0d722017-03-25 20:10:53 +0000546 head = readl(csb_mmio);
547 tail = GEN8_CSB_WRITE_PTR(head);
548 head = GEN8_CSB_READ_PTR(head);
549 while (head != tail) {
550 unsigned int status;
Chris Wilsona37951a2017-01-24 11:00:06 +0000551
Chris Wilson4af0d722017-03-25 20:10:53 +0000552 if (++head == GEN8_CSB_ENTRIES)
553 head = 0;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100554
Chris Wilson2ffe80a2017-02-06 17:05:02 +0000555 /* We are flying near dragons again.
556 *
557 * We hold a reference to the request in execlist_port[]
558 * but no more than that. We are operating in softirq
559 * context and so cannot hold any mutex or sleep. That
560 * prevents us stopping the requests we are processing
561 * in port[] from being retired simultaneously (the
562 * breadcrumb will be complete before we see the
563 * context-switch). As we only hold the reference to the
564 * request, any pointer chasing underneath the request
565 * is subject to a potential use-after-free. Thus we
566 * store all of the bookkeeping within port[] as
567 * required, and avoid using unguarded pointers beneath
568 * request itself. The same applies to the atomic
569 * status notifier.
570 */
571
Chris Wilson4af0d722017-03-25 20:10:53 +0000572 status = readl(buf + 2 * head);
Chris Wilson70c2a242016-09-09 14:11:46 +0100573 if (!(status & GEN8_CTX_STATUS_COMPLETED_MASK))
574 continue;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100575
Chris Wilson86aa7e72017-01-23 11:31:32 +0000576 /* Check the context/desc id for this event matches */
Chris Wilson4af0d722017-03-25 20:10:53 +0000577 GEM_DEBUG_BUG_ON(readl(buf + 2 * head + 1) !=
Chris Wilsonae9a0432017-02-07 10:23:19 +0000578 port[0].context_id);
Chris Wilson86aa7e72017-01-23 11:31:32 +0000579
Chris Wilson70c2a242016-09-09 14:11:46 +0100580 GEM_BUG_ON(port[0].count == 0);
581 if (--port[0].count == 0) {
582 GEM_BUG_ON(status & GEN8_CTX_STATUS_PREEMPTED);
Chris Wilsonfe9ae7a2017-02-23 14:50:31 +0000583 GEM_BUG_ON(!i915_gem_request_completed(port[0].request));
Chris Wilson70c2a242016-09-09 14:11:46 +0100584 execlists_context_status_change(port[0].request,
585 INTEL_CONTEXT_SCHEDULE_OUT);
Thomas Daniele981e7b2014-07-24 17:04:39 +0100586
Tvrtko Ursulind7d96832017-02-21 11:03:00 +0000587 trace_i915_gem_request_out(port[0].request);
Chris Wilson70c2a242016-09-09 14:11:46 +0100588 i915_gem_request_put(port[0].request);
589 port[0] = port[1];
590 memset(&port[1], 0, sizeof(port[1]));
Chris Wilson70c2a242016-09-09 14:11:46 +0100591 }
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000592
Chris Wilson70c2a242016-09-09 14:11:46 +0100593 GEM_BUG_ON(port[0].count == 0 &&
594 !(status & GEN8_CTX_STATUS_ACTIVE_IDLE));
Chris Wilson4af0d722017-03-25 20:10:53 +0000595 }
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000596
Chris Wilson4af0d722017-03-25 20:10:53 +0000597 writel(_MASKED_FIELD(GEN8_CSB_READ_PTR_MASK, head << 8),
Chris Wilson70c2a242016-09-09 14:11:46 +0100598 csb_mmio);
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000599 }
600
Chris Wilson70c2a242016-09-09 14:11:46 +0100601 if (execlists_elsp_ready(engine))
602 execlists_dequeue(engine);
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000603
Chris Wilson70c2a242016-09-09 14:11:46 +0100604 intel_uncore_forcewake_put(dev_priv, engine->fw_domains);
Thomas Daniele981e7b2014-07-24 17:04:39 +0100605}
606
Chris Wilson20311bd2016-11-14 20:41:03 +0000607static bool insert_request(struct i915_priotree *pt, struct rb_root *root)
608{
609 struct rb_node **p, *rb;
610 bool first = true;
611
612 /* most positive priority is scheduled first, equal priorities fifo */
613 rb = NULL;
614 p = &root->rb_node;
615 while (*p) {
616 struct i915_priotree *pos;
617
618 rb = *p;
619 pos = rb_entry(rb, typeof(*pos), node);
620 if (pt->priority > pos->priority) {
621 p = &rb->rb_left;
622 } else {
623 p = &rb->rb_right;
624 first = false;
625 }
626 }
627 rb_link_node(&pt->node, rb, p);
628 rb_insert_color(&pt->node, root);
629
630 return first;
631}
632
Chris Wilsonf4ea6bd2016-08-02 22:50:32 +0100633static void execlists_submit_request(struct drm_i915_gem_request *request)
Michel Thierryacdd8842014-07-24 17:04:38 +0100634{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000635 struct intel_engine_cs *engine = request->engine;
Chris Wilson5590af32016-09-09 14:11:54 +0100636 unsigned long flags;
Michel Thierryacdd8842014-07-24 17:04:38 +0100637
Chris Wilson663f71e2016-11-14 20:41:00 +0000638 /* Will be called from irq-context when using foreign fences. */
639 spin_lock_irqsave(&engine->timeline->lock, flags);
Michel Thierryacdd8842014-07-24 17:04:38 +0100640
Chris Wilson38332812017-01-24 11:00:07 +0000641 if (insert_request(&request->priotree, &engine->execlist_queue)) {
Chris Wilson20311bd2016-11-14 20:41:03 +0000642 engine->execlist_first = &request->priotree.node;
Chris Wilson48ea2552017-01-24 11:00:08 +0000643 if (execlists_elsp_ready(engine))
Chris Wilson38332812017-01-24 11:00:07 +0000644 tasklet_hi_schedule(&engine->irq_tasklet);
645 }
Michel Thierryacdd8842014-07-24 17:04:38 +0100646
Chris Wilson663f71e2016-11-14 20:41:00 +0000647 spin_unlock_irqrestore(&engine->timeline->lock, flags);
Michel Thierryacdd8842014-07-24 17:04:38 +0100648}
649
Chris Wilson20311bd2016-11-14 20:41:03 +0000650static struct intel_engine_cs *
651pt_lock_engine(struct i915_priotree *pt, struct intel_engine_cs *locked)
652{
Chris Wilsona79a5242017-03-27 21:21:43 +0100653 struct intel_engine_cs *engine =
654 container_of(pt, struct drm_i915_gem_request, priotree)->engine;
Chris Wilson20311bd2016-11-14 20:41:03 +0000655
Chris Wilsona79a5242017-03-27 21:21:43 +0100656 GEM_BUG_ON(!locked);
657
Chris Wilson20311bd2016-11-14 20:41:03 +0000658 if (engine != locked) {
Chris Wilsona79a5242017-03-27 21:21:43 +0100659 spin_unlock(&locked->timeline->lock);
660 spin_lock(&engine->timeline->lock);
Chris Wilson20311bd2016-11-14 20:41:03 +0000661 }
662
663 return engine;
664}
665
666static void execlists_schedule(struct drm_i915_gem_request *request, int prio)
667{
Chris Wilsona79a5242017-03-27 21:21:43 +0100668 struct intel_engine_cs *engine;
Chris Wilson20311bd2016-11-14 20:41:03 +0000669 struct i915_dependency *dep, *p;
670 struct i915_dependency stack;
671 LIST_HEAD(dfs);
672
673 if (prio <= READ_ONCE(request->priotree.priority))
674 return;
675
Chris Wilson70cd1472016-11-28 14:36:49 +0000676 /* Need BKL in order to use the temporary link inside i915_dependency */
677 lockdep_assert_held(&request->i915->drm.struct_mutex);
Chris Wilson20311bd2016-11-14 20:41:03 +0000678
679 stack.signaler = &request->priotree;
680 list_add(&stack.dfs_link, &dfs);
681
682 /* Recursively bump all dependent priorities to match the new request.
683 *
684 * A naive approach would be to use recursion:
685 * static void update_priorities(struct i915_priotree *pt, prio) {
686 * list_for_each_entry(dep, &pt->signalers_list, signal_link)
687 * update_priorities(dep->signal, prio)
688 * insert_request(pt);
689 * }
690 * but that may have unlimited recursion depth and so runs a very
691 * real risk of overunning the kernel stack. Instead, we build
692 * a flat list of all dependencies starting with the current request.
693 * As we walk the list of dependencies, we add all of its dependencies
694 * to the end of the list (this may include an already visited
695 * request) and continue to walk onwards onto the new dependencies. The
696 * end result is a topological list of requests in reverse order, the
697 * last element in the list is the request we must execute first.
698 */
699 list_for_each_entry_safe(dep, p, &dfs, dfs_link) {
700 struct i915_priotree *pt = dep->signaler;
701
Chris Wilsona79a5242017-03-27 21:21:43 +0100702 /* Within an engine, there can be no cycle, but we may
703 * refer to the same dependency chain multiple times
704 * (redundant dependencies are not eliminated) and across
705 * engines.
706 */
707 list_for_each_entry(p, &pt->signalers_list, signal_link) {
708 GEM_BUG_ON(p->signaler->priority < pt->priority);
Chris Wilson20311bd2016-11-14 20:41:03 +0000709 if (prio > READ_ONCE(p->signaler->priority))
710 list_move_tail(&p->dfs_link, &dfs);
Chris Wilsona79a5242017-03-27 21:21:43 +0100711 }
Chris Wilson20311bd2016-11-14 20:41:03 +0000712
Chris Wilson0798cff2016-12-05 14:29:41 +0000713 list_safe_reset_next(dep, p, dfs_link);
Chris Wilson20311bd2016-11-14 20:41:03 +0000714 }
715
Chris Wilsona79a5242017-03-27 21:21:43 +0100716 engine = request->engine;
717 spin_lock_irq(&engine->timeline->lock);
718
Chris Wilson20311bd2016-11-14 20:41:03 +0000719 /* Fifo and depth-first replacement ensure our deps execute before us */
720 list_for_each_entry_safe_reverse(dep, p, &dfs, dfs_link) {
721 struct i915_priotree *pt = dep->signaler;
722
723 INIT_LIST_HEAD(&dep->dfs_link);
724
725 engine = pt_lock_engine(pt, engine);
726
727 if (prio <= pt->priority)
728 continue;
729
Chris Wilson20311bd2016-11-14 20:41:03 +0000730 pt->priority = prio;
Chris Wilsona79a5242017-03-27 21:21:43 +0100731 if (!RB_EMPTY_NODE(&pt->node)) {
732 rb_erase(&pt->node, &engine->execlist_queue);
733 if (insert_request(pt, &engine->execlist_queue))
734 engine->execlist_first = &pt->node;
735 }
Chris Wilson20311bd2016-11-14 20:41:03 +0000736 }
737
Chris Wilsona79a5242017-03-27 21:21:43 +0100738 spin_unlock_irq(&engine->timeline->lock);
Chris Wilson20311bd2016-11-14 20:41:03 +0000739
740 /* XXX Do we need to preempt to make room for us and our deps? */
741}
742
Chris Wilson266a2402017-05-04 10:33:08 +0100743static struct intel_ring *
744execlists_context_pin(struct intel_engine_cs *engine,
745 struct i915_gem_context *ctx)
Oscar Mateodcb4c122014-11-13 10:28:10 +0000746{
Chris Wilson9021ad02016-05-24 14:53:37 +0100747 struct intel_context *ce = &ctx->engine[engine->id];
Chris Wilson2947e402016-12-18 15:37:23 +0000748 unsigned int flags;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100749 void *vaddr;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000750 int ret;
Oscar Mateodcb4c122014-11-13 10:28:10 +0000751
Chris Wilson91c8a322016-07-05 10:40:23 +0100752 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000753
Chris Wilson266a2402017-05-04 10:33:08 +0100754 if (likely(ce->pin_count++))
755 goto out;
Chris Wilsona533b4b2017-03-16 17:16:28 +0000756 GEM_BUG_ON(!ce->pin_count); /* no overflow please! */
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100757
Chris Wilsone8a9c582016-12-18 15:37:20 +0000758 if (!ce->state) {
759 ret = execlists_context_deferred_alloc(ctx, engine);
760 if (ret)
761 goto err;
762 }
Chris Wilson56f6e0a2017-01-05 15:30:20 +0000763 GEM_BUG_ON(!ce->state);
Chris Wilsone8a9c582016-12-18 15:37:20 +0000764
Chris Wilson72b72ae2017-02-10 10:14:22 +0000765 flags = PIN_GLOBAL | PIN_HIGH;
Daniele Ceraolo Spuriofeef2a72016-12-23 15:56:22 -0800766 if (ctx->ggtt_offset_bias)
767 flags |= PIN_OFFSET_BIAS | ctx->ggtt_offset_bias;
Chris Wilson2947e402016-12-18 15:37:23 +0000768
769 ret = i915_vma_pin(ce->state, 0, GEN8_LR_CONTEXT_ALIGN, flags);
Nick Hoathe84fe802015-09-11 12:53:46 +0100770 if (ret)
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100771 goto err;
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000772
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100773 vaddr = i915_gem_object_pin_map(ce->state->obj, I915_MAP_WB);
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100774 if (IS_ERR(vaddr)) {
775 ret = PTR_ERR(vaddr);
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100776 goto unpin_vma;
Tvrtko Ursulin82352e92016-01-15 17:12:45 +0000777 }
778
Chris Wilsond822bb12017-04-03 12:34:25 +0100779 ret = intel_ring_pin(ce->ring, ctx->i915, ctx->ggtt_offset_bias);
Nick Hoathe84fe802015-09-11 12:53:46 +0100780 if (ret)
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100781 goto unpin_map;
Alex Daid1675192015-08-12 15:43:43 +0100782
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000783 intel_lr_context_descriptor_update(ctx, engine);
Chris Wilson9021ad02016-05-24 14:53:37 +0100784
Chris Wilsona3aabe82016-10-04 21:11:26 +0100785 ce->lrc_reg_state = vaddr + LRC_STATE_PN * PAGE_SIZE;
786 ce->lrc_reg_state[CTX_RING_BUFFER_START+1] =
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100787 i915_ggtt_offset(ce->ring->vma);
Chris Wilsona3aabe82016-10-04 21:11:26 +0100788
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100789 ce->state->obj->mm.dirty = true;
Daniel Vettere93c28f2015-09-02 14:33:42 +0200790
Chris Wilson9a6feaf2016-07-20 13:31:50 +0100791 i915_gem_context_get(ctx);
Chris Wilson266a2402017-05-04 10:33:08 +0100792out:
793 return ce->ring;
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000794
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100795unpin_map:
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100796 i915_gem_object_unpin_map(ce->state->obj);
797unpin_vma:
798 __i915_vma_unpin(ce->state);
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100799err:
Chris Wilson9021ad02016-05-24 14:53:37 +0100800 ce->pin_count = 0;
Chris Wilson266a2402017-05-04 10:33:08 +0100801 return ERR_PTR(ret);
Oscar Mateodcb4c122014-11-13 10:28:10 +0000802}
803
Chris Wilsone8a9c582016-12-18 15:37:20 +0000804static void execlists_context_unpin(struct intel_engine_cs *engine,
805 struct i915_gem_context *ctx)
Oscar Mateodcb4c122014-11-13 10:28:10 +0000806{
Chris Wilson9021ad02016-05-24 14:53:37 +0100807 struct intel_context *ce = &ctx->engine[engine->id];
Daniel Vetteraf3302b2015-12-04 17:27:15 +0100808
Chris Wilson91c8a322016-07-05 10:40:23 +0100809 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Chris Wilson9021ad02016-05-24 14:53:37 +0100810 GEM_BUG_ON(ce->pin_count == 0);
Tvrtko Ursulin321fe302016-01-28 10:29:55 +0000811
Chris Wilson9021ad02016-05-24 14:53:37 +0100812 if (--ce->pin_count)
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100813 return;
814
Chris Wilsonaad29fb2016-08-02 22:50:23 +0100815 intel_ring_unpin(ce->ring);
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100816
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100817 i915_gem_object_unpin_map(ce->state->obj);
818 i915_vma_unpin(ce->state);
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100819
Chris Wilson9a6feaf2016-07-20 13:31:50 +0100820 i915_gem_context_put(ctx);
Oscar Mateodcb4c122014-11-13 10:28:10 +0000821}
822
Chris Wilsonf73e7392016-12-18 15:37:24 +0000823static int execlists_request_alloc(struct drm_i915_gem_request *request)
Chris Wilsonef11c012016-12-18 15:37:19 +0000824{
825 struct intel_engine_cs *engine = request->engine;
826 struct intel_context *ce = &request->ctx->engine[engine->id];
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000827 u32 *cs;
Chris Wilsonef11c012016-12-18 15:37:19 +0000828 int ret;
829
Chris Wilsone8a9c582016-12-18 15:37:20 +0000830 GEM_BUG_ON(!ce->pin_count);
831
Chris Wilsonef11c012016-12-18 15:37:19 +0000832 /* Flush enough space to reduce the likelihood of waiting after
833 * we start building the request - in which case we will just
834 * have to repeat work.
835 */
836 request->reserved_space += EXECLISTS_REQUEST_SIZE;
837
Chris Wilsonef11c012016-12-18 15:37:19 +0000838 if (i915.enable_guc_submission) {
839 /*
840 * Check that the GuC has space for the request before
841 * going any further, as the i915_add_request() call
842 * later on mustn't fail ...
843 */
844 ret = i915_guc_wq_reserve(request);
845 if (ret)
Chris Wilsone8a9c582016-12-18 15:37:20 +0000846 goto err;
Chris Wilsonef11c012016-12-18 15:37:19 +0000847 }
848
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000849 cs = intel_ring_begin(request, 0);
850 if (IS_ERR(cs)) {
851 ret = PTR_ERR(cs);
Chris Wilsonef11c012016-12-18 15:37:19 +0000852 goto err_unreserve;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000853 }
Chris Wilsonef11c012016-12-18 15:37:19 +0000854
855 if (!ce->initialised) {
856 ret = engine->init_context(request);
857 if (ret)
858 goto err_unreserve;
859
860 ce->initialised = true;
861 }
862
863 /* Note that after this point, we have committed to using
864 * this request as it is being used to both track the
865 * state of engine initialisation and liveness of the
866 * golden renderstate above. Think twice before you try
867 * to cancel/unwind this request now.
868 */
869
870 request->reserved_space -= EXECLISTS_REQUEST_SIZE;
871 return 0;
872
873err_unreserve:
874 if (i915.enable_guc_submission)
875 i915_guc_wq_unreserve(request);
Chris Wilsone8a9c582016-12-18 15:37:20 +0000876err:
Chris Wilsonef11c012016-12-18 15:37:19 +0000877 return ret;
878}
879
Arun Siluvery9e000842015-07-03 14:27:31 +0100880/*
881 * In this WA we need to set GEN8_L3SQCREG4[21:21] and reset it after
882 * PIPE_CONTROL instruction. This is required for the flush to happen correctly
883 * but there is a slight complication as this is applied in WA batch where the
884 * values are only initialized once so we cannot take register value at the
885 * beginning and reuse it further; hence we save its value to memory, upload a
886 * constant value with bit21 set and then we restore it back with the saved value.
887 * To simplify the WA, a constant value is formed by using the default value
888 * of this register. This shouldn't be a problem because we are only modifying
889 * it for a short period and this batch in non-premptible. We can ofcourse
890 * use additional instructions that read the actual value of the register
891 * at that time and set our bit of interest but it makes the WA complicated.
892 *
893 * This WA is also required for Gen9 so extracting as a function avoids
894 * code duplication.
895 */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000896static u32 *
897gen8_emit_flush_coherentl3_wa(struct intel_engine_cs *engine, u32 *batch)
Arun Siluvery9e000842015-07-03 14:27:31 +0100898{
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000899 *batch++ = MI_STORE_REGISTER_MEM_GEN8 | MI_SRM_LRM_GLOBAL_GTT;
900 *batch++ = i915_mmio_reg_offset(GEN8_L3SQCREG4);
901 *batch++ = i915_ggtt_offset(engine->scratch) + 256;
902 *batch++ = 0;
Arun Siluvery9e000842015-07-03 14:27:31 +0100903
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000904 *batch++ = MI_LOAD_REGISTER_IMM(1);
905 *batch++ = i915_mmio_reg_offset(GEN8_L3SQCREG4);
906 *batch++ = 0x40400000 | GEN8_LQSC_FLUSH_COHERENT_LINES;
Arun Siluvery9e000842015-07-03 14:27:31 +0100907
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +0000908 batch = gen8_emit_pipe_control(batch,
909 PIPE_CONTROL_CS_STALL |
910 PIPE_CONTROL_DC_FLUSH_ENABLE,
911 0);
Arun Siluvery9e000842015-07-03 14:27:31 +0100912
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000913 *batch++ = MI_LOAD_REGISTER_MEM_GEN8 | MI_SRM_LRM_GLOBAL_GTT;
914 *batch++ = i915_mmio_reg_offset(GEN8_L3SQCREG4);
915 *batch++ = i915_ggtt_offset(engine->scratch) + 256;
916 *batch++ = 0;
Arun Siluvery9e000842015-07-03 14:27:31 +0100917
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000918 return batch;
Arun Siluvery17ee9502015-06-19 19:07:01 +0100919}
920
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200921/*
922 * Typically we only have one indirect_ctx and per_ctx batch buffer which are
923 * initialized at the beginning and shared across all contexts but this field
924 * helps us to have multiple batches at different offsets and select them based
925 * on a criteria. At the moment this batch always start at the beginning of the page
926 * and at this point we don't have multiple wa_ctx batch buffers.
Arun Siluvery17ee9502015-06-19 19:07:01 +0100927 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200928 * The number of WA applied are not known at the beginning; we use this field
929 * to return the no of DWORDS written.
Arun Siluvery17ee9502015-06-19 19:07:01 +0100930 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200931 * It is to be noted that this batch does not contain MI_BATCH_BUFFER_END
932 * so it adds NOOPs as padding to make it cacheline aligned.
933 * MI_BATCH_BUFFER_END will be added to perctx batch and both of them together
934 * makes a complete batch buffer.
Arun Siluvery17ee9502015-06-19 19:07:01 +0100935 */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000936static u32 *gen8_init_indirectctx_bb(struct intel_engine_cs *engine, u32 *batch)
Arun Siluvery17ee9502015-06-19 19:07:01 +0100937{
Arun Siluvery7ad00d12015-06-19 18:37:12 +0100938 /* WaDisableCtxRestoreArbitration:bdw,chv */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000939 *batch++ = MI_ARB_ON_OFF | MI_ARB_DISABLE;
Arun Siluvery17ee9502015-06-19 19:07:01 +0100940
Arun Siluveryc82435b2015-06-19 18:37:13 +0100941 /* WaFlushCoherentL3CacheLinesAtContextSwitch:bdw */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000942 if (IS_BROADWELL(engine->i915))
943 batch = gen8_emit_flush_coherentl3_wa(engine, batch);
Arun Siluveryc82435b2015-06-19 18:37:13 +0100944
Arun Siluvery0160f052015-06-23 15:46:57 +0100945 /* WaClearSlmSpaceAtContextSwitch:bdw,chv */
946 /* Actual scratch location is at 128 bytes offset */
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +0000947 batch = gen8_emit_pipe_control(batch,
948 PIPE_CONTROL_FLUSH_L3 |
949 PIPE_CONTROL_GLOBAL_GTT_IVB |
950 PIPE_CONTROL_CS_STALL |
951 PIPE_CONTROL_QW_WRITE,
952 i915_ggtt_offset(engine->scratch) +
953 2 * CACHELINE_BYTES);
Arun Siluvery0160f052015-06-23 15:46:57 +0100954
Arun Siluvery17ee9502015-06-19 19:07:01 +0100955 /* Pad to end of cacheline */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000956 while ((unsigned long)batch % CACHELINE_BYTES)
957 *batch++ = MI_NOOP;
Arun Siluvery17ee9502015-06-19 19:07:01 +0100958
959 /*
960 * MI_BATCH_BUFFER_END is not required in Indirect ctx BB because
961 * execution depends on the length specified in terms of cache lines
962 * in the register CTX_RCS_INDIRECT_CTX
963 */
964
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000965 return batch;
Arun Siluvery17ee9502015-06-19 19:07:01 +0100966}
967
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200968/*
969 * This batch is started immediately after indirect_ctx batch. Since we ensure
970 * that indirect_ctx ends on a cacheline this batch is aligned automatically.
Arun Siluvery17ee9502015-06-19 19:07:01 +0100971 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200972 * The number of DWORDS written are returned using this field.
Arun Siluvery17ee9502015-06-19 19:07:01 +0100973 *
974 * This batch is terminated with MI_BATCH_BUFFER_END and so we need not add padding
975 * to align it with cacheline as padding after MI_BATCH_BUFFER_END is redundant.
976 */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000977static u32 *gen8_init_perctx_bb(struct intel_engine_cs *engine, u32 *batch)
Arun Siluvery17ee9502015-06-19 19:07:01 +0100978{
Arun Siluvery7ad00d12015-06-19 18:37:12 +0100979 /* WaDisableCtxRestoreArbitration:bdw,chv */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000980 *batch++ = MI_ARB_ON_OFF | MI_ARB_ENABLE;
981 *batch++ = MI_BATCH_BUFFER_END;
Arun Siluvery7ad00d12015-06-19 18:37:12 +0100982
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000983 return batch;
Arun Siluvery17ee9502015-06-19 19:07:01 +0100984}
985
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000986static u32 *gen9_init_indirectctx_bb(struct intel_engine_cs *engine, u32 *batch)
Arun Siluvery0504cff2015-07-14 15:01:27 +0100987{
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +0200988 /* WaFlushCoherentL3CacheLinesAtContextSwitch:skl,bxt,glk */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000989 batch = gen8_emit_flush_coherentl3_wa(engine, batch);
Arun Siluverya4106a72015-07-14 15:01:29 +0100990
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +0200991 /* WaDisableGatherAtSetShaderCommonSlice:skl,bxt,kbl,glk */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000992 *batch++ = MI_LOAD_REGISTER_IMM(1);
993 *batch++ = i915_mmio_reg_offset(COMMON_SLICE_CHICKEN2);
994 *batch++ = _MASKED_BIT_DISABLE(
995 GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE);
996 *batch++ = MI_NOOP;
Mika Kuoppala873e8172016-07-20 14:26:13 +0300997
Mika Kuoppala066d4622016-06-07 17:19:15 +0300998 /* WaClearSlmSpaceAtContextSwitch:kbl */
999 /* Actual scratch location is at 128 bytes offset */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001000 if (IS_KBL_REVID(engine->i915, 0, KBL_REVID_A0)) {
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00001001 batch = gen8_emit_pipe_control(batch,
1002 PIPE_CONTROL_FLUSH_L3 |
1003 PIPE_CONTROL_GLOBAL_GTT_IVB |
1004 PIPE_CONTROL_CS_STALL |
1005 PIPE_CONTROL_QW_WRITE,
1006 i915_ggtt_offset(engine->scratch)
1007 + 2 * CACHELINE_BYTES);
Mika Kuoppala066d4622016-06-07 17:19:15 +03001008 }
Tim Gore3485d992016-07-05 10:01:30 +01001009
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02001010 /* WaMediaPoolStateCmdInWABB:bxt,glk */
Tim Gore3485d992016-07-05 10:01:30 +01001011 if (HAS_POOLED_EU(engine->i915)) {
1012 /*
1013 * EU pool configuration is setup along with golden context
1014 * during context initialization. This value depends on
1015 * device type (2x6 or 3x6) and needs to be updated based
1016 * on which subslice is disabled especially for 2x6
1017 * devices, however it is safe to load default
1018 * configuration of 3x6 device instead of masking off
1019 * corresponding bits because HW ignores bits of a disabled
1020 * subslice and drops down to appropriate config. Please
1021 * see render_state_setup() in i915_gem_render_state.c for
1022 * possible configurations, to avoid duplication they are
1023 * not shown here again.
1024 */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001025 *batch++ = GEN9_MEDIA_POOL_STATE;
1026 *batch++ = GEN9_MEDIA_POOL_ENABLE;
1027 *batch++ = 0x00777000;
1028 *batch++ = 0;
1029 *batch++ = 0;
1030 *batch++ = 0;
Tim Gore3485d992016-07-05 10:01:30 +01001031 }
1032
Arun Siluvery0504cff2015-07-14 15:01:27 +01001033 /* Pad to end of cacheline */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001034 while ((unsigned long)batch % CACHELINE_BYTES)
1035 *batch++ = MI_NOOP;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001036
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001037 return batch;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001038}
1039
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001040static u32 *gen9_init_perctx_bb(struct intel_engine_cs *engine, u32 *batch)
Arun Siluvery0504cff2015-07-14 15:01:27 +01001041{
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001042 *batch++ = MI_BATCH_BUFFER_END;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001043
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001044 return batch;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001045}
1046
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001047#define CTX_WA_BB_OBJ_SIZE (PAGE_SIZE)
1048
1049static int lrc_setup_wa_ctx(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001050{
Chris Wilson48bb74e2016-08-15 10:49:04 +01001051 struct drm_i915_gem_object *obj;
1052 struct i915_vma *vma;
1053 int err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001054
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001055 obj = i915_gem_object_create(engine->i915, CTX_WA_BB_OBJ_SIZE);
Chris Wilson48bb74e2016-08-15 10:49:04 +01001056 if (IS_ERR(obj))
1057 return PTR_ERR(obj);
1058
Chris Wilsona01cb372017-01-16 15:21:30 +00001059 vma = i915_vma_instance(obj, &engine->i915->ggtt.base, NULL);
Chris Wilson48bb74e2016-08-15 10:49:04 +01001060 if (IS_ERR(vma)) {
1061 err = PTR_ERR(vma);
1062 goto err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001063 }
1064
Chris Wilson48bb74e2016-08-15 10:49:04 +01001065 err = i915_vma_pin(vma, 0, PAGE_SIZE, PIN_GLOBAL | PIN_HIGH);
1066 if (err)
1067 goto err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001068
Chris Wilson48bb74e2016-08-15 10:49:04 +01001069 engine->wa_ctx.vma = vma;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001070 return 0;
Chris Wilson48bb74e2016-08-15 10:49:04 +01001071
1072err:
1073 i915_gem_object_put(obj);
1074 return err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001075}
1076
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001077static void lrc_destroy_wa_ctx(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001078{
Chris Wilson19880c42016-08-15 10:49:05 +01001079 i915_vma_unpin_and_release(&engine->wa_ctx.vma);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001080}
1081
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001082typedef u32 *(*wa_bb_func_t)(struct intel_engine_cs *engine, u32 *batch);
1083
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001084static int intel_init_workaround_bb(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001085{
Chris Wilson48bb74e2016-08-15 10:49:04 +01001086 struct i915_ctx_workarounds *wa_ctx = &engine->wa_ctx;
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001087 struct i915_wa_ctx_bb *wa_bb[2] = { &wa_ctx->indirect_ctx,
1088 &wa_ctx->per_ctx };
1089 wa_bb_func_t wa_bb_fn[2];
Arun Siluvery17ee9502015-06-19 19:07:01 +01001090 struct page *page;
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001091 void *batch, *batch_ptr;
1092 unsigned int i;
Chris Wilson48bb74e2016-08-15 10:49:04 +01001093 int ret;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001094
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001095 if (WARN_ON(engine->id != RCS || !engine->scratch))
1096 return -EINVAL;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001097
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001098 switch (INTEL_GEN(engine->i915)) {
1099 case 9:
1100 wa_bb_fn[0] = gen9_init_indirectctx_bb;
1101 wa_bb_fn[1] = gen9_init_perctx_bb;
1102 break;
1103 case 8:
1104 wa_bb_fn[0] = gen8_init_indirectctx_bb;
1105 wa_bb_fn[1] = gen8_init_perctx_bb;
1106 break;
1107 default:
1108 MISSING_CASE(INTEL_GEN(engine->i915));
Arun Siluvery5e60d792015-06-23 15:50:44 +01001109 return 0;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001110 }
Arun Siluvery5e60d792015-06-23 15:50:44 +01001111
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001112 ret = lrc_setup_wa_ctx(engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001113 if (ret) {
1114 DRM_DEBUG_DRIVER("Failed to setup context WA page: %d\n", ret);
1115 return ret;
1116 }
1117
Chris Wilson48bb74e2016-08-15 10:49:04 +01001118 page = i915_gem_object_get_dirty_page(wa_ctx->vma->obj, 0);
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001119 batch = batch_ptr = kmap_atomic(page);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001120
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001121 /*
1122 * Emit the two workaround batch buffers, recording the offset from the
1123 * start of the workaround batch buffer object for each and their
1124 * respective sizes.
1125 */
1126 for (i = 0; i < ARRAY_SIZE(wa_bb_fn); i++) {
1127 wa_bb[i]->offset = batch_ptr - batch;
1128 if (WARN_ON(!IS_ALIGNED(wa_bb[i]->offset, CACHELINE_BYTES))) {
1129 ret = -EINVAL;
1130 break;
1131 }
1132 batch_ptr = wa_bb_fn[i](engine, batch_ptr);
1133 wa_bb[i]->size = batch_ptr - (batch + wa_bb[i]->offset);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001134 }
1135
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001136 BUG_ON(batch_ptr - batch > CTX_WA_BB_OBJ_SIZE);
1137
Arun Siluvery17ee9502015-06-19 19:07:01 +01001138 kunmap_atomic(batch);
1139 if (ret)
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001140 lrc_destroy_wa_ctx(engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001141
1142 return ret;
1143}
1144
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001145static int gen8_init_common_ring(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001146{
Chris Wilsonc0336662016-05-06 15:40:21 +01001147 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson6b764a52017-04-25 11:38:35 +01001148 struct execlist_port *port = engine->execlist_port;
1149 unsigned int n;
Chris Wilson821ed7d2016-09-09 14:11:53 +01001150 int ret;
1151
1152 ret = intel_mocs_init_engine(engine);
1153 if (ret)
1154 return ret;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001155
Chris Wilsonad07dfc2016-10-07 07:53:26 +01001156 intel_engine_reset_breadcrumbs(engine);
Chris Wilsonf3b8f912017-01-05 15:30:21 +00001157 intel_engine_init_hangcheck(engine);
Chris Wilson821ed7d2016-09-09 14:11:53 +01001158
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001159 I915_WRITE(RING_HWSTAM(engine->mmio_base), 0xffffffff);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001160 I915_WRITE(RING_MODE_GEN7(engine),
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001161 _MASKED_BIT_ENABLE(GFX_RUN_LIST_ENABLE));
Chris Wilsonf3b8f912017-01-05 15:30:21 +00001162 I915_WRITE(RING_HWS_PGA(engine->mmio_base),
1163 engine->status_page.ggtt_offset);
1164 POSTING_READ(RING_HWS_PGA(engine->mmio_base));
Michel Thierrydfc53c52015-09-28 13:25:12 +01001165
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001166 DRM_DEBUG_DRIVER("Execlists enabled for %s\n", engine->name);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001167
Chris Wilsonc87d50c2016-10-04 21:11:27 +01001168 /* After a GPU reset, we may have requests to replay */
Chris Wilsonf7470262017-01-24 15:20:21 +00001169 clear_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted);
Chris Wilson6b764a52017-04-25 11:38:35 +01001170
1171 for (n = 0; n < ARRAY_SIZE(engine->execlist_port); n++) {
1172 if (!port[n].request)
1173 break;
1174
1175 DRM_DEBUG_DRIVER("Restarting %s:%d from 0x%x\n",
1176 engine->name, n,
1177 port[n].request->global_seqno);
1178
1179 /* Discard the current inflight count */
1180 port[n].count = 0;
Chris Wilsonc87d50c2016-10-04 21:11:27 +01001181 }
Chris Wilson821ed7d2016-09-09 14:11:53 +01001182
Chris Wilson6b764a52017-04-25 11:38:35 +01001183 if (!i915.enable_guc_submission && !execlists_elsp_idle(engine))
1184 execlists_submit_ports(engine);
1185
Chris Wilson821ed7d2016-09-09 14:11:53 +01001186 return 0;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001187}
1188
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001189static int gen8_init_render_ring(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001190{
Chris Wilsonc0336662016-05-06 15:40:21 +01001191 struct drm_i915_private *dev_priv = engine->i915;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001192 int ret;
1193
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001194 ret = gen8_init_common_ring(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001195 if (ret)
1196 return ret;
1197
1198 /* We need to disable the AsyncFlip performance optimisations in order
1199 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
1200 * programmed to '1' on all products.
1201 *
1202 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
1203 */
1204 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
1205
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001206 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
1207
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001208 return init_workarounds_ring(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001209}
1210
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001211static int gen9_init_render_ring(struct intel_engine_cs *engine)
Damien Lespiau82ef8222015-02-09 19:33:08 +00001212{
1213 int ret;
1214
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001215 ret = gen8_init_common_ring(engine);
Damien Lespiau82ef8222015-02-09 19:33:08 +00001216 if (ret)
1217 return ret;
1218
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001219 return init_workarounds_ring(engine);
Damien Lespiau82ef8222015-02-09 19:33:08 +00001220}
1221
Chris Wilson821ed7d2016-09-09 14:11:53 +01001222static void reset_common_ring(struct intel_engine_cs *engine,
1223 struct drm_i915_gem_request *request)
1224{
Chris Wilson821ed7d2016-09-09 14:11:53 +01001225 struct execlist_port *port = engine->execlist_port;
Chris Wilsonc0dcb202017-02-07 15:24:37 +00001226 struct intel_context *ce;
1227
1228 /* If the request was innocent, we leave the request in the ELSP
1229 * and will try to replay it on restarting. The context image may
1230 * have been corrupted by the reset, in which case we may have
1231 * to service a new GPU hang, but more likely we can continue on
1232 * without impact.
1233 *
1234 * If the request was guilty, we presume the context is corrupt
1235 * and have to at least restore the RING register in the context
1236 * image back to the expected values to skip over the guilty request.
1237 */
1238 if (!request || request->fence.error != -EIO)
1239 return;
Chris Wilson821ed7d2016-09-09 14:11:53 +01001240
Chris Wilsona3aabe82016-10-04 21:11:26 +01001241 /* We want a simple context + ring to execute the breadcrumb update.
1242 * We cannot rely on the context being intact across the GPU hang,
1243 * so clear it and rebuild just what we need for the breadcrumb.
1244 * All pending requests for this context will be zapped, and any
1245 * future request will be after userspace has had the opportunity
1246 * to recreate its own state.
1247 */
Chris Wilsonc0dcb202017-02-07 15:24:37 +00001248 ce = &request->ctx->engine[engine->id];
Chris Wilsona3aabe82016-10-04 21:11:26 +01001249 execlists_init_reg_state(ce->lrc_reg_state,
1250 request->ctx, engine, ce->ring);
1251
Chris Wilson821ed7d2016-09-09 14:11:53 +01001252 /* Move the RING_HEAD onto the breadcrumb, past the hanging batch */
Chris Wilsona3aabe82016-10-04 21:11:26 +01001253 ce->lrc_reg_state[CTX_RING_BUFFER_START+1] =
1254 i915_ggtt_offset(ce->ring->vma);
Chris Wilson821ed7d2016-09-09 14:11:53 +01001255 ce->lrc_reg_state[CTX_RING_HEAD+1] = request->postfix;
Chris Wilsona3aabe82016-10-04 21:11:26 +01001256
Chris Wilson821ed7d2016-09-09 14:11:53 +01001257 request->ring->head = request->postfix;
Chris Wilson821ed7d2016-09-09 14:11:53 +01001258 intel_ring_update_space(request->ring);
1259
Chris Wilson821ed7d2016-09-09 14:11:53 +01001260 /* Catch up with any missed context-switch interrupts */
Chris Wilson821ed7d2016-09-09 14:11:53 +01001261 if (request->ctx != port[0].request->ctx) {
1262 i915_gem_request_put(port[0].request);
1263 port[0] = port[1];
1264 memset(&port[1], 0, sizeof(port[1]));
1265 }
1266
Chris Wilson821ed7d2016-09-09 14:11:53 +01001267 GEM_BUG_ON(request->ctx != port[0].request->ctx);
Chris Wilsona3aabe82016-10-04 21:11:26 +01001268
1269 /* Reset WaIdleLiteRestore:bdw,skl as well */
Chris Wilson450362d2017-03-27 14:00:07 +01001270 request->tail =
1271 intel_ring_wrap(request->ring,
1272 request->wa_tail - WA_TAIL_DWORDS*sizeof(u32));
Chris Wilsoned1501d2017-03-27 14:14:12 +01001273 assert_ring_tail_valid(request->ring, request->tail);
Chris Wilson821ed7d2016-09-09 14:11:53 +01001274}
1275
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001276static int intel_logical_ring_emit_pdps(struct drm_i915_gem_request *req)
1277{
1278 struct i915_hw_ppgtt *ppgtt = req->ctx->ppgtt;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001279 struct intel_engine_cs *engine = req->engine;
Mika Kuoppalae7167762017-02-28 17:28:10 +02001280 const int num_lri_cmds = GEN8_3LVL_PDPES * 2;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001281 u32 *cs;
1282 int i;
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001283
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001284 cs = intel_ring_begin(req, num_lri_cmds * 2 + 2);
1285 if (IS_ERR(cs))
1286 return PTR_ERR(cs);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001287
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001288 *cs++ = MI_LOAD_REGISTER_IMM(num_lri_cmds);
Mika Kuoppalae7167762017-02-28 17:28:10 +02001289 for (i = GEN8_3LVL_PDPES - 1; i >= 0; i--) {
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001290 const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);
1291
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001292 *cs++ = i915_mmio_reg_offset(GEN8_RING_PDP_UDW(engine, i));
1293 *cs++ = upper_32_bits(pd_daddr);
1294 *cs++ = i915_mmio_reg_offset(GEN8_RING_PDP_LDW(engine, i));
1295 *cs++ = lower_32_bits(pd_daddr);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001296 }
1297
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001298 *cs++ = MI_NOOP;
1299 intel_ring_advance(req, cs);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001300
1301 return 0;
1302}
1303
John Harrisonbe795fc2015-05-29 17:44:03 +01001304static int gen8_emit_bb_start(struct drm_i915_gem_request *req,
Chris Wilson803688b2016-08-02 22:50:27 +01001305 u64 offset, u32 len,
Mika Kuoppala54af56d2017-02-28 17:28:08 +02001306 const unsigned int flags)
Oscar Mateo15648582014-07-24 17:04:32 +01001307{
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001308 u32 *cs;
Oscar Mateo15648582014-07-24 17:04:32 +01001309 int ret;
1310
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001311 /* Don't rely in hw updating PDPs, specially in lite-restore.
1312 * Ideally, we should set Force PD Restore in ctx descriptor,
1313 * but we can't. Force Restore would be a second option, but
1314 * it is unsafe in case of lite-restore (because the ctx is
Michel Thierry2dba3232015-07-30 11:06:23 +01001315 * not idle). PML4 is allocated during ppgtt init so this is
1316 * not needed in 48-bit.*/
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001317 if (req->ctx->ppgtt &&
Mika Kuoppala54af56d2017-02-28 17:28:08 +02001318 (intel_engine_flag(req->engine) & req->ctx->ppgtt->pd_dirty_rings) &&
1319 !i915_vm_is_48bit(&req->ctx->ppgtt->base) &&
1320 !intel_vgpu_active(req->i915)) {
1321 ret = intel_logical_ring_emit_pdps(req);
1322 if (ret)
1323 return ret;
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001324
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001325 req->ctx->ppgtt->pd_dirty_rings &= ~intel_engine_flag(req->engine);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001326 }
1327
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001328 cs = intel_ring_begin(req, 4);
1329 if (IS_ERR(cs))
1330 return PTR_ERR(cs);
Oscar Mateo15648582014-07-24 17:04:32 +01001331
1332 /* FIXME(BDW): Address space and security selectors. */
Mika Kuoppala54af56d2017-02-28 17:28:08 +02001333 *cs++ = MI_BATCH_BUFFER_START_GEN8 |
1334 (flags & I915_DISPATCH_SECURE ? 0 : BIT(8)) |
1335 (flags & I915_DISPATCH_RS ? MI_BATCH_RESOURCE_STREAMER : 0);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001336 *cs++ = lower_32_bits(offset);
1337 *cs++ = upper_32_bits(offset);
1338 *cs++ = MI_NOOP;
1339 intel_ring_advance(req, cs);
Oscar Mateo15648582014-07-24 17:04:32 +01001340
1341 return 0;
1342}
1343
Chris Wilson31bb59c2016-07-01 17:23:27 +01001344static void gen8_logical_ring_enable_irq(struct intel_engine_cs *engine)
Oscar Mateo73d477f2014-07-24 17:04:31 +01001345{
Chris Wilsonc0336662016-05-06 15:40:21 +01001346 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson31bb59c2016-07-01 17:23:27 +01001347 I915_WRITE_IMR(engine,
1348 ~(engine->irq_enable_mask | engine->irq_keep_mask));
1349 POSTING_READ_FW(RING_IMR(engine->mmio_base));
Oscar Mateo73d477f2014-07-24 17:04:31 +01001350}
1351
Chris Wilson31bb59c2016-07-01 17:23:27 +01001352static void gen8_logical_ring_disable_irq(struct intel_engine_cs *engine)
Oscar Mateo73d477f2014-07-24 17:04:31 +01001353{
Chris Wilsonc0336662016-05-06 15:40:21 +01001354 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson31bb59c2016-07-01 17:23:27 +01001355 I915_WRITE_IMR(engine, ~engine->irq_keep_mask);
Oscar Mateo73d477f2014-07-24 17:04:31 +01001356}
1357
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001358static int gen8_emit_flush(struct drm_i915_gem_request *request, u32 mode)
Oscar Mateo47122742014-07-24 17:04:28 +01001359{
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001360 u32 cmd, *cs;
Oscar Mateo47122742014-07-24 17:04:28 +01001361
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001362 cs = intel_ring_begin(request, 4);
1363 if (IS_ERR(cs))
1364 return PTR_ERR(cs);
Oscar Mateo47122742014-07-24 17:04:28 +01001365
1366 cmd = MI_FLUSH_DW + 1;
1367
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001368 /* We always require a command barrier so that subsequent
1369 * commands, such as breadcrumb interrupts, are strictly ordered
1370 * wrt the contents of the write cache being flushed to memory
1371 * (and thus being coherent from the CPU).
1372 */
1373 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
1374
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001375 if (mode & EMIT_INVALIDATE) {
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001376 cmd |= MI_INVALIDATE_TLB;
Chris Wilson1dae2df2016-08-02 22:50:19 +01001377 if (request->engine->id == VCS)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001378 cmd |= MI_INVALIDATE_BSD;
Oscar Mateo47122742014-07-24 17:04:28 +01001379 }
1380
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001381 *cs++ = cmd;
1382 *cs++ = I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT;
1383 *cs++ = 0; /* upper addr */
1384 *cs++ = 0; /* value */
1385 intel_ring_advance(request, cs);
Oscar Mateo47122742014-07-24 17:04:28 +01001386
1387 return 0;
1388}
1389
John Harrison7deb4d32015-05-29 17:43:59 +01001390static int gen8_emit_flush_render(struct drm_i915_gem_request *request,
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001391 u32 mode)
Oscar Mateo47122742014-07-24 17:04:28 +01001392{
Chris Wilsonb5321f32016-08-02 22:50:18 +01001393 struct intel_engine_cs *engine = request->engine;
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001394 u32 scratch_addr =
1395 i915_ggtt_offset(engine->scratch) + 2 * CACHELINE_BYTES;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001396 bool vf_flush_wa = false, dc_flush_wa = false;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001397 u32 *cs, flags = 0;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001398 int len;
Oscar Mateo47122742014-07-24 17:04:28 +01001399
1400 flags |= PIPE_CONTROL_CS_STALL;
1401
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001402 if (mode & EMIT_FLUSH) {
Oscar Mateo47122742014-07-24 17:04:28 +01001403 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
1404 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Francisco Jerez965fd602016-01-13 18:59:39 -08001405 flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
Chris Wilson40a24482015-08-21 16:08:41 +01001406 flags |= PIPE_CONTROL_FLUSH_ENABLE;
Oscar Mateo47122742014-07-24 17:04:28 +01001407 }
1408
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001409 if (mode & EMIT_INVALIDATE) {
Oscar Mateo47122742014-07-24 17:04:28 +01001410 flags |= PIPE_CONTROL_TLB_INVALIDATE;
1411 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
1412 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
1413 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
1414 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
1415 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
1416 flags |= PIPE_CONTROL_QW_WRITE;
1417 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Oscar Mateo47122742014-07-24 17:04:28 +01001418
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001419 /*
1420 * On GEN9: before VF_CACHE_INVALIDATE we need to emit a NULL
1421 * pipe control.
1422 */
Chris Wilsonc0336662016-05-06 15:40:21 +01001423 if (IS_GEN9(request->i915))
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001424 vf_flush_wa = true;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001425
1426 /* WaForGAMHang:kbl */
1427 if (IS_KBL_REVID(request->i915, 0, KBL_REVID_B0))
1428 dc_flush_wa = true;
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001429 }
Imre Deak9647ff32015-01-25 13:27:11 -08001430
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001431 len = 6;
1432
1433 if (vf_flush_wa)
1434 len += 6;
1435
1436 if (dc_flush_wa)
1437 len += 12;
1438
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001439 cs = intel_ring_begin(request, len);
1440 if (IS_ERR(cs))
1441 return PTR_ERR(cs);
Oscar Mateo47122742014-07-24 17:04:28 +01001442
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00001443 if (vf_flush_wa)
1444 cs = gen8_emit_pipe_control(cs, 0, 0);
Imre Deak9647ff32015-01-25 13:27:11 -08001445
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00001446 if (dc_flush_wa)
1447 cs = gen8_emit_pipe_control(cs, PIPE_CONTROL_DC_FLUSH_ENABLE,
1448 0);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001449
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00001450 cs = gen8_emit_pipe_control(cs, flags, scratch_addr);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001451
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00001452 if (dc_flush_wa)
1453 cs = gen8_emit_pipe_control(cs, PIPE_CONTROL_CS_STALL, 0);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001454
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001455 intel_ring_advance(request, cs);
Oscar Mateo47122742014-07-24 17:04:28 +01001456
1457 return 0;
1458}
1459
Chris Wilson7c17d372016-01-20 15:43:35 +02001460/*
1461 * Reserve space for 2 NOOPs at the end of each request to be
1462 * used as a workaround for not being allowed to do lite
1463 * restore with HEAD==TAIL (WaIdleLiteRestore).
1464 */
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001465static void gen8_emit_wa_tail(struct drm_i915_gem_request *request, u32 *cs)
Oscar Mateo4da46e12014-07-24 17:04:27 +01001466{
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001467 *cs++ = MI_NOOP;
1468 *cs++ = MI_NOOP;
1469 request->wa_tail = intel_ring_offset(request, cs);
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001470}
Oscar Mateo4da46e12014-07-24 17:04:27 +01001471
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001472static void gen8_emit_breadcrumb(struct drm_i915_gem_request *request, u32 *cs)
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001473{
Chris Wilson7c17d372016-01-20 15:43:35 +02001474 /* w/a: bit 5 needs to be zero for MI_FLUSH_DW address. */
1475 BUILD_BUG_ON(I915_GEM_HWS_INDEX_ADDR & (1 << 5));
Oscar Mateo4da46e12014-07-24 17:04:27 +01001476
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001477 *cs++ = (MI_FLUSH_DW + 1) | MI_FLUSH_DW_OP_STOREDW;
1478 *cs++ = intel_hws_seqno_address(request->engine) | MI_FLUSH_DW_USE_GTT;
1479 *cs++ = 0;
1480 *cs++ = request->global_seqno;
1481 *cs++ = MI_USER_INTERRUPT;
1482 *cs++ = MI_NOOP;
1483 request->tail = intel_ring_offset(request, cs);
Chris Wilsoned1501d2017-03-27 14:14:12 +01001484 assert_ring_tail_valid(request->ring, request->tail);
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001485
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001486 gen8_emit_wa_tail(request, cs);
Chris Wilson7c17d372016-01-20 15:43:35 +02001487}
Oscar Mateo4da46e12014-07-24 17:04:27 +01001488
Chris Wilson98f29e82016-10-28 13:58:51 +01001489static const int gen8_emit_breadcrumb_sz = 6 + WA_TAIL_DWORDS;
1490
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001491static void gen8_emit_breadcrumb_render(struct drm_i915_gem_request *request,
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001492 u32 *cs)
Chris Wilson7c17d372016-01-20 15:43:35 +02001493{
Michał Winiarskice81a652016-04-12 15:51:55 +02001494 /* We're using qword write, seqno should be aligned to 8 bytes. */
1495 BUILD_BUG_ON(I915_GEM_HWS_INDEX & 1);
1496
Chris Wilson7c17d372016-01-20 15:43:35 +02001497 /* w/a for post sync ops following a GPGPU operation we
1498 * need a prior CS_STALL, which is emitted by the flush
1499 * following the batch.
Michel Thierry53292cd2015-04-15 18:11:33 +01001500 */
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001501 *cs++ = GFX_OP_PIPE_CONTROL(6);
1502 *cs++ = PIPE_CONTROL_GLOBAL_GTT_IVB | PIPE_CONTROL_CS_STALL |
1503 PIPE_CONTROL_QW_WRITE;
1504 *cs++ = intel_hws_seqno_address(request->engine);
1505 *cs++ = 0;
1506 *cs++ = request->global_seqno;
Michał Winiarskice81a652016-04-12 15:51:55 +02001507 /* We're thrashing one dword of HWS. */
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001508 *cs++ = 0;
1509 *cs++ = MI_USER_INTERRUPT;
1510 *cs++ = MI_NOOP;
1511 request->tail = intel_ring_offset(request, cs);
Chris Wilsoned1501d2017-03-27 14:14:12 +01001512 assert_ring_tail_valid(request->ring, request->tail);
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001513
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001514 gen8_emit_wa_tail(request, cs);
Oscar Mateo4da46e12014-07-24 17:04:27 +01001515}
1516
Chris Wilson98f29e82016-10-28 13:58:51 +01001517static const int gen8_emit_breadcrumb_render_sz = 8 + WA_TAIL_DWORDS;
1518
John Harrison87531812015-05-29 17:43:44 +01001519static int gen8_init_rcs_context(struct drm_i915_gem_request *req)
Thomas Daniele7778be2014-12-02 12:50:48 +00001520{
1521 int ret;
1522
Tvrtko Ursulin4ac96592017-02-14 15:00:17 +00001523 ret = intel_ring_workarounds_emit(req);
Thomas Daniele7778be2014-12-02 12:50:48 +00001524 if (ret)
1525 return ret;
1526
Peter Antoine3bbaba02015-07-10 20:13:11 +03001527 ret = intel_rcs_context_init_mocs(req);
1528 /*
1529 * Failing to program the MOCS is non-fatal.The system will not
1530 * run at peak performance. So generate an error and carry on.
1531 */
1532 if (ret)
1533 DRM_ERROR("MOCS failed to program: expect performance issues.\n");
1534
Chris Wilson4e50f082016-10-28 13:58:31 +01001535 return i915_gem_render_state_emit(req);
Thomas Daniele7778be2014-12-02 12:50:48 +00001536}
1537
Oscar Mateo73e4d072014-07-24 17:04:48 +01001538/**
1539 * intel_logical_ring_cleanup() - deallocate the Engine Command Streamer
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001540 * @engine: Engine Command Streamer.
Oscar Mateo73e4d072014-07-24 17:04:48 +01001541 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001542void intel_logical_ring_cleanup(struct intel_engine_cs *engine)
Oscar Mateo454afeb2014-07-24 17:04:22 +01001543{
John Harrison6402c332014-10-31 12:00:26 +00001544 struct drm_i915_private *dev_priv;
Oscar Mateo9832b9d2014-07-24 17:04:30 +01001545
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01001546 /*
1547 * Tasklet cannot be active at this point due intel_mark_active/idle
1548 * so this is just for documentation.
1549 */
1550 if (WARN_ON(test_bit(TASKLET_STATE_SCHED, &engine->irq_tasklet.state)))
1551 tasklet_kill(&engine->irq_tasklet);
1552
Chris Wilsonc0336662016-05-06 15:40:21 +01001553 dev_priv = engine->i915;
John Harrison6402c332014-10-31 12:00:26 +00001554
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001555 if (engine->buffer) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001556 WARN_ON((I915_READ_MODE(engine) & MODE_IDLE) == 0);
Dave Gordonb0366a52015-12-08 15:02:36 +00001557 }
Oscar Mateo48d82382014-07-24 17:04:23 +01001558
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001559 if (engine->cleanup)
1560 engine->cleanup(engine);
Oscar Mateo48d82382014-07-24 17:04:23 +01001561
Chris Wilson57e88532016-08-15 10:48:57 +01001562 if (engine->status_page.vma) {
1563 i915_gem_object_unpin_map(engine->status_page.vma->obj);
1564 engine->status_page.vma = NULL;
Oscar Mateo48d82382014-07-24 17:04:23 +01001565 }
Chris Wilsone8a9c582016-12-18 15:37:20 +00001566
1567 intel_engine_cleanup_common(engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001568
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001569 lrc_destroy_wa_ctx(engine);
Chris Wilsonc0336662016-05-06 15:40:21 +01001570 engine->i915 = NULL;
Akash Goel3b3f1652016-10-13 22:44:48 +05301571 dev_priv->engine[engine->id] = NULL;
1572 kfree(engine);
Oscar Mateo454afeb2014-07-24 17:04:22 +01001573}
1574
Chris Wilsonff44ad52017-03-16 17:13:03 +00001575static void execlists_set_default_submission(struct intel_engine_cs *engine)
Chris Wilsonddd66c52016-08-02 22:50:31 +01001576{
Chris Wilsonff44ad52017-03-16 17:13:03 +00001577 engine->submit_request = execlists_submit_request;
1578 engine->schedule = execlists_schedule;
Chris Wilsonc9203e82017-03-18 10:28:59 +00001579 engine->irq_tasklet.func = intel_lrc_irq_handler;
Chris Wilsonddd66c52016-08-02 22:50:31 +01001580}
1581
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00001582static void
Chris Wilsone1382ef2016-05-06 15:40:20 +01001583logical_ring_default_vfuncs(struct intel_engine_cs *engine)
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00001584{
1585 /* Default vfuncs which can be overriden by each engine. */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001586 engine->init_hw = gen8_init_common_ring;
Chris Wilson821ed7d2016-09-09 14:11:53 +01001587 engine->reset_hw = reset_common_ring;
Chris Wilsone8a9c582016-12-18 15:37:20 +00001588
1589 engine->context_pin = execlists_context_pin;
1590 engine->context_unpin = execlists_context_unpin;
1591
Chris Wilsonf73e7392016-12-18 15:37:24 +00001592 engine->request_alloc = execlists_request_alloc;
1593
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001594 engine->emit_flush = gen8_emit_flush;
Chris Wilson9b81d552016-10-28 13:58:50 +01001595 engine->emit_breadcrumb = gen8_emit_breadcrumb;
Chris Wilson98f29e82016-10-28 13:58:51 +01001596 engine->emit_breadcrumb_sz = gen8_emit_breadcrumb_sz;
Chris Wilsonff44ad52017-03-16 17:13:03 +00001597
1598 engine->set_default_submission = execlists_set_default_submission;
Chris Wilsonddd66c52016-08-02 22:50:31 +01001599
Chris Wilson31bb59c2016-07-01 17:23:27 +01001600 engine->irq_enable = gen8_logical_ring_enable_irq;
1601 engine->irq_disable = gen8_logical_ring_disable_irq;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001602 engine->emit_bb_start = gen8_emit_bb_start;
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00001603}
1604
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00001605static inline void
Dave Gordonc2c7f242016-07-13 16:03:35 +01001606logical_ring_default_irqs(struct intel_engine_cs *engine)
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00001607{
Dave Gordonc2c7f242016-07-13 16:03:35 +01001608 unsigned shift = engine->irq_shift;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001609 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT << shift;
1610 engine->irq_keep_mask = GT_CONTEXT_SWITCH_INTERRUPT << shift;
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00001611}
1612
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001613static int
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001614lrc_setup_hws(struct intel_engine_cs *engine, struct i915_vma *vma)
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001615{
Chris Wilson57e88532016-08-15 10:48:57 +01001616 const int hws_offset = LRC_PPHWSP_PN * PAGE_SIZE;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001617 void *hws;
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001618
1619 /* The HWSP is part of the default context object in LRC mode. */
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001620 hws = i915_gem_object_pin_map(vma->obj, I915_MAP_WB);
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001621 if (IS_ERR(hws))
1622 return PTR_ERR(hws);
Chris Wilson57e88532016-08-15 10:48:57 +01001623
1624 engine->status_page.page_addr = hws + hws_offset;
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001625 engine->status_page.ggtt_offset = i915_ggtt_offset(vma) + hws_offset;
Chris Wilson57e88532016-08-15 10:48:57 +01001626 engine->status_page.vma = vma;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001627
1628 return 0;
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001629}
1630
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001631static void
1632logical_ring_setup(struct intel_engine_cs *engine)
1633{
1634 struct drm_i915_private *dev_priv = engine->i915;
1635 enum forcewake_domains fw_domains;
1636
Tvrtko Ursulin019bf272016-07-13 16:03:41 +01001637 intel_engine_setup_common(engine);
1638
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001639 /* Intentionally left blank. */
1640 engine->buffer = NULL;
1641
1642 fw_domains = intel_uncore_forcewake_for_reg(dev_priv,
1643 RING_ELSP(engine),
1644 FW_REG_WRITE);
1645
1646 fw_domains |= intel_uncore_forcewake_for_reg(dev_priv,
1647 RING_CONTEXT_STATUS_PTR(engine),
1648 FW_REG_READ | FW_REG_WRITE);
1649
1650 fw_domains |= intel_uncore_forcewake_for_reg(dev_priv,
1651 RING_CONTEXT_STATUS_BUF_BASE(engine),
1652 FW_REG_READ);
1653
1654 engine->fw_domains = fw_domains;
1655
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001656 tasklet_init(&engine->irq_tasklet,
1657 intel_lrc_irq_handler, (unsigned long)engine);
1658
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001659 logical_ring_default_vfuncs(engine);
1660 logical_ring_default_irqs(engine);
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001661}
1662
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001663static int
1664logical_ring_init(struct intel_engine_cs *engine)
1665{
1666 struct i915_gem_context *dctx = engine->i915->kernel_context;
1667 int ret;
1668
Tvrtko Ursulin019bf272016-07-13 16:03:41 +01001669 ret = intel_engine_init_common(engine);
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001670 if (ret)
1671 goto error;
1672
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001673 /* And setup the hardware status page. */
1674 ret = lrc_setup_hws(engine, dctx->engine[engine->id].state);
1675 if (ret) {
1676 DRM_ERROR("Failed to set up hws %s: %d\n", engine->name, ret);
1677 goto error;
1678 }
1679
1680 return 0;
1681
1682error:
1683 intel_logical_ring_cleanup(engine);
1684 return ret;
1685}
1686
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +01001687int logical_render_ring_init(struct intel_engine_cs *engine)
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001688{
1689 struct drm_i915_private *dev_priv = engine->i915;
1690 int ret;
1691
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001692 logical_ring_setup(engine);
1693
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001694 if (HAS_L3_DPF(dev_priv))
1695 engine->irq_keep_mask |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
1696
1697 /* Override some for render ring. */
1698 if (INTEL_GEN(dev_priv) >= 9)
1699 engine->init_hw = gen9_init_render_ring;
1700 else
1701 engine->init_hw = gen8_init_render_ring;
1702 engine->init_context = gen8_init_rcs_context;
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001703 engine->emit_flush = gen8_emit_flush_render;
Chris Wilson9b81d552016-10-28 13:58:50 +01001704 engine->emit_breadcrumb = gen8_emit_breadcrumb_render;
Chris Wilson98f29e82016-10-28 13:58:51 +01001705 engine->emit_breadcrumb_sz = gen8_emit_breadcrumb_render_sz;
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001706
Chris Wilsonf51455d2017-01-10 14:47:34 +00001707 ret = intel_engine_create_scratch(engine, PAGE_SIZE);
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001708 if (ret)
1709 return ret;
1710
1711 ret = intel_init_workaround_bb(engine);
1712 if (ret) {
1713 /*
1714 * We continue even if we fail to initialize WA batch
1715 * because we only expect rare glitches but nothing
1716 * critical to prevent us from using GPU
1717 */
1718 DRM_ERROR("WA batch buffer initialization failed: %d\n",
1719 ret);
1720 }
1721
Tvrtko Ursulind038fc72016-12-16 13:18:42 +00001722 return logical_ring_init(engine);
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001723}
1724
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +01001725int logical_xcs_ring_init(struct intel_engine_cs *engine)
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001726{
1727 logical_ring_setup(engine);
1728
1729 return logical_ring_init(engine);
1730}
1731
Jeff McGee0cea6502015-02-13 10:27:56 -06001732static u32
Chris Wilsonc0336662016-05-06 15:40:21 +01001733make_rpcs(struct drm_i915_private *dev_priv)
Jeff McGee0cea6502015-02-13 10:27:56 -06001734{
1735 u32 rpcs = 0;
1736
1737 /*
1738 * No explicit RPCS request is needed to ensure full
1739 * slice/subslice/EU enablement prior to Gen9.
1740 */
Chris Wilsonc0336662016-05-06 15:40:21 +01001741 if (INTEL_GEN(dev_priv) < 9)
Jeff McGee0cea6502015-02-13 10:27:56 -06001742 return 0;
1743
1744 /*
1745 * Starting in Gen9, render power gating can leave
1746 * slice/subslice/EU in a partially enabled state. We
1747 * must make an explicit request through RPCS for full
1748 * enablement.
1749 */
Imre Deak43b67992016-08-31 19:13:02 +03001750 if (INTEL_INFO(dev_priv)->sseu.has_slice_pg) {
Jeff McGee0cea6502015-02-13 10:27:56 -06001751 rpcs |= GEN8_RPCS_S_CNT_ENABLE;
Imre Deakf08a0c92016-08-31 19:13:04 +03001752 rpcs |= hweight8(INTEL_INFO(dev_priv)->sseu.slice_mask) <<
Jeff McGee0cea6502015-02-13 10:27:56 -06001753 GEN8_RPCS_S_CNT_SHIFT;
1754 rpcs |= GEN8_RPCS_ENABLE;
1755 }
1756
Imre Deak43b67992016-08-31 19:13:02 +03001757 if (INTEL_INFO(dev_priv)->sseu.has_subslice_pg) {
Jeff McGee0cea6502015-02-13 10:27:56 -06001758 rpcs |= GEN8_RPCS_SS_CNT_ENABLE;
Imre Deak57ec1712016-08-31 19:13:05 +03001759 rpcs |= hweight8(INTEL_INFO(dev_priv)->sseu.subslice_mask) <<
Jeff McGee0cea6502015-02-13 10:27:56 -06001760 GEN8_RPCS_SS_CNT_SHIFT;
1761 rpcs |= GEN8_RPCS_ENABLE;
1762 }
1763
Imre Deak43b67992016-08-31 19:13:02 +03001764 if (INTEL_INFO(dev_priv)->sseu.has_eu_pg) {
1765 rpcs |= INTEL_INFO(dev_priv)->sseu.eu_per_subslice <<
Jeff McGee0cea6502015-02-13 10:27:56 -06001766 GEN8_RPCS_EU_MIN_SHIFT;
Imre Deak43b67992016-08-31 19:13:02 +03001767 rpcs |= INTEL_INFO(dev_priv)->sseu.eu_per_subslice <<
Jeff McGee0cea6502015-02-13 10:27:56 -06001768 GEN8_RPCS_EU_MAX_SHIFT;
1769 rpcs |= GEN8_RPCS_ENABLE;
1770 }
1771
1772 return rpcs;
1773}
1774
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001775static u32 intel_lr_indirect_ctx_offset(struct intel_engine_cs *engine)
Michel Thierry71562912016-02-23 10:31:49 +00001776{
1777 u32 indirect_ctx_offset;
1778
Chris Wilsonc0336662016-05-06 15:40:21 +01001779 switch (INTEL_GEN(engine->i915)) {
Michel Thierry71562912016-02-23 10:31:49 +00001780 default:
Chris Wilsonc0336662016-05-06 15:40:21 +01001781 MISSING_CASE(INTEL_GEN(engine->i915));
Michel Thierry71562912016-02-23 10:31:49 +00001782 /* fall through */
1783 case 9:
1784 indirect_ctx_offset =
1785 GEN9_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
1786 break;
1787 case 8:
1788 indirect_ctx_offset =
1789 GEN8_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
1790 break;
1791 }
1792
1793 return indirect_ctx_offset;
1794}
1795
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00001796static void execlists_init_reg_state(u32 *regs,
Chris Wilsona3aabe82016-10-04 21:11:26 +01001797 struct i915_gem_context *ctx,
1798 struct intel_engine_cs *engine,
1799 struct intel_ring *ring)
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001800{
Chris Wilsona3aabe82016-10-04 21:11:26 +01001801 struct drm_i915_private *dev_priv = engine->i915;
1802 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt ?: dev_priv->mm.aliasing_ppgtt;
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00001803 u32 base = engine->mmio_base;
1804 bool rcs = engine->id == RCS;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001805
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00001806 /* A context is actually a big batch buffer with several
1807 * MI_LOAD_REGISTER_IMM commands followed by (reg, value) pairs. The
1808 * values we are setting here are only for the first context restore:
1809 * on a subsequent save, the GPU will recreate this batchbuffer with new
1810 * values (including all the missing MI_LOAD_REGISTER_IMM commands that
1811 * we are not initializing here).
1812 */
1813 regs[CTX_LRI_HEADER_0] = MI_LOAD_REGISTER_IMM(rcs ? 14 : 11) |
1814 MI_LRI_FORCE_POSTED;
1815
1816 CTX_REG(regs, CTX_CONTEXT_CONTROL, RING_CONTEXT_CONTROL(engine),
1817 _MASKED_BIT_ENABLE(CTX_CTRL_INHIBIT_SYN_CTX_SWITCH |
1818 CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT |
1819 (HAS_RESOURCE_STREAMER(dev_priv) ?
1820 CTX_CTRL_RS_CTX_ENABLE : 0)));
1821 CTX_REG(regs, CTX_RING_HEAD, RING_HEAD(base), 0);
1822 CTX_REG(regs, CTX_RING_TAIL, RING_TAIL(base), 0);
1823 CTX_REG(regs, CTX_RING_BUFFER_START, RING_START(base), 0);
1824 CTX_REG(regs, CTX_RING_BUFFER_CONTROL, RING_CTL(base),
1825 RING_CTL_SIZE(ring->size) | RING_VALID);
1826 CTX_REG(regs, CTX_BB_HEAD_U, RING_BBADDR_UDW(base), 0);
1827 CTX_REG(regs, CTX_BB_HEAD_L, RING_BBADDR(base), 0);
1828 CTX_REG(regs, CTX_BB_STATE, RING_BBSTATE(base), RING_BB_PPGTT);
1829 CTX_REG(regs, CTX_SECOND_BB_HEAD_U, RING_SBBADDR_UDW(base), 0);
1830 CTX_REG(regs, CTX_SECOND_BB_HEAD_L, RING_SBBADDR(base), 0);
1831 CTX_REG(regs, CTX_SECOND_BB_STATE, RING_SBBSTATE(base), 0);
1832 if (rcs) {
1833 CTX_REG(regs, CTX_BB_PER_CTX_PTR, RING_BB_PER_CTX_PTR(base), 0);
1834 CTX_REG(regs, CTX_RCS_INDIRECT_CTX, RING_INDIRECT_CTX(base), 0);
1835 CTX_REG(regs, CTX_RCS_INDIRECT_CTX_OFFSET,
1836 RING_INDIRECT_CTX_OFFSET(base), 0);
1837
Chris Wilson48bb74e2016-08-15 10:49:04 +01001838 if (engine->wa_ctx.vma) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001839 struct i915_ctx_workarounds *wa_ctx = &engine->wa_ctx;
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001840 u32 ggtt_offset = i915_ggtt_offset(wa_ctx->vma);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001841
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00001842 regs[CTX_RCS_INDIRECT_CTX + 1] =
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001843 (ggtt_offset + wa_ctx->indirect_ctx.offset) |
1844 (wa_ctx->indirect_ctx.size / CACHELINE_BYTES);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001845
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00001846 regs[CTX_RCS_INDIRECT_CTX_OFFSET + 1] =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001847 intel_lr_indirect_ctx_offset(engine) << 6;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001848
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00001849 regs[CTX_BB_PER_CTX_PTR + 1] =
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001850 (ggtt_offset + wa_ctx->per_ctx.offset) | 0x01;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001851 }
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001852 }
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00001853
1854 regs[CTX_LRI_HEADER_1] = MI_LOAD_REGISTER_IMM(9) | MI_LRI_FORCE_POSTED;
1855
1856 CTX_REG(regs, CTX_CTX_TIMESTAMP, RING_CTX_TIMESTAMP(base), 0);
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02001857 /* PDP values well be assigned later if needed */
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00001858 CTX_REG(regs, CTX_PDP3_UDW, GEN8_RING_PDP_UDW(engine, 3), 0);
1859 CTX_REG(regs, CTX_PDP3_LDW, GEN8_RING_PDP_LDW(engine, 3), 0);
1860 CTX_REG(regs, CTX_PDP2_UDW, GEN8_RING_PDP_UDW(engine, 2), 0);
1861 CTX_REG(regs, CTX_PDP2_LDW, GEN8_RING_PDP_LDW(engine, 2), 0);
1862 CTX_REG(regs, CTX_PDP1_UDW, GEN8_RING_PDP_UDW(engine, 1), 0);
1863 CTX_REG(regs, CTX_PDP1_LDW, GEN8_RING_PDP_LDW(engine, 1), 0);
1864 CTX_REG(regs, CTX_PDP0_UDW, GEN8_RING_PDP_UDW(engine, 0), 0);
1865 CTX_REG(regs, CTX_PDP0_LDW, GEN8_RING_PDP_LDW(engine, 0), 0);
Michel Thierryd7b26332015-04-08 12:13:34 +01001866
Chris Wilson949e8ab2017-02-09 14:40:36 +00001867 if (ppgtt && i915_vm_is_48bit(&ppgtt->base)) {
Michel Thierry2dba3232015-07-30 11:06:23 +01001868 /* 64b PPGTT (48bit canonical)
1869 * PDP0_DESCRIPTOR contains the base address to PML4 and
1870 * other PDP Descriptors are ignored.
1871 */
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00001872 ASSIGN_CTX_PML4(ppgtt, regs);
Michel Thierry2dba3232015-07-30 11:06:23 +01001873 }
1874
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00001875 if (rcs) {
1876 regs[CTX_LRI_HEADER_2] = MI_LOAD_REGISTER_IMM(1);
1877 CTX_REG(regs, CTX_R_PWR_CLK_STATE, GEN8_R_PWR_CLK_STATE,
1878 make_rpcs(dev_priv));
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001879 }
Chris Wilsona3aabe82016-10-04 21:11:26 +01001880}
1881
1882static int
1883populate_lr_context(struct i915_gem_context *ctx,
1884 struct drm_i915_gem_object *ctx_obj,
1885 struct intel_engine_cs *engine,
1886 struct intel_ring *ring)
1887{
1888 void *vaddr;
1889 int ret;
1890
1891 ret = i915_gem_object_set_to_cpu_domain(ctx_obj, true);
1892 if (ret) {
1893 DRM_DEBUG_DRIVER("Could not set to CPU domain\n");
1894 return ret;
1895 }
1896
1897 vaddr = i915_gem_object_pin_map(ctx_obj, I915_MAP_WB);
1898 if (IS_ERR(vaddr)) {
1899 ret = PTR_ERR(vaddr);
1900 DRM_DEBUG_DRIVER("Could not map object pages! (%d)\n", ret);
1901 return ret;
1902 }
Chris Wilsona4f5ea62016-10-28 13:58:35 +01001903 ctx_obj->mm.dirty = true;
Chris Wilsona3aabe82016-10-04 21:11:26 +01001904
1905 /* The second page of the context object contains some fields which must
1906 * be set up prior to the first execution. */
1907
1908 execlists_init_reg_state(vaddr + LRC_STATE_PN * PAGE_SIZE,
1909 ctx, engine, ring);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001910
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001911 i915_gem_object_unpin_map(ctx_obj);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001912
1913 return 0;
1914}
1915
Chris Wilsone2efd132016-05-24 14:53:34 +01001916static int execlists_context_deferred_alloc(struct i915_gem_context *ctx,
Chris Wilson978f1e02016-04-28 09:56:54 +01001917 struct intel_engine_cs *engine)
Oscar Mateoede7d422014-07-24 17:04:12 +01001918{
Oscar Mateo8c8579172014-07-24 17:04:14 +01001919 struct drm_i915_gem_object *ctx_obj;
Chris Wilson9021ad02016-05-24 14:53:37 +01001920 struct intel_context *ce = &ctx->engine[engine->id];
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001921 struct i915_vma *vma;
Oscar Mateo8c8579172014-07-24 17:04:14 +01001922 uint32_t context_size;
Chris Wilson7e37f882016-08-02 22:50:21 +01001923 struct intel_ring *ring;
Oscar Mateo8c8579172014-07-24 17:04:14 +01001924 int ret;
1925
Chris Wilson9021ad02016-05-24 14:53:37 +01001926 WARN_ON(ce->state);
Oscar Mateoede7d422014-07-24 17:04:12 +01001927
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001928 context_size = round_up(engine->context_size, I915_GTT_PAGE_SIZE);
Oscar Mateo8c8579172014-07-24 17:04:14 +01001929
Alex Daid1675192015-08-12 15:43:43 +01001930 /* One extra page as the sharing data between driver and GuC */
1931 context_size += PAGE_SIZE * LRC_PPHWSP_PN;
1932
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00001933 ctx_obj = i915_gem_object_create(ctx->i915, context_size);
Chris Wilsonfe3db792016-04-25 13:32:13 +01001934 if (IS_ERR(ctx_obj)) {
Dan Carpenter3126a662015-04-30 17:30:50 +03001935 DRM_DEBUG_DRIVER("Alloc LRC backing obj failed.\n");
Chris Wilsonfe3db792016-04-25 13:32:13 +01001936 return PTR_ERR(ctx_obj);
Oscar Mateo8c8579172014-07-24 17:04:14 +01001937 }
1938
Chris Wilsona01cb372017-01-16 15:21:30 +00001939 vma = i915_vma_instance(ctx_obj, &ctx->i915->ggtt.base, NULL);
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001940 if (IS_ERR(vma)) {
1941 ret = PTR_ERR(vma);
1942 goto error_deref_obj;
1943 }
1944
Chris Wilson7e37f882016-08-02 22:50:21 +01001945 ring = intel_engine_create_ring(engine, ctx->ring_size);
Chris Wilsondca33ec2016-08-02 22:50:20 +01001946 if (IS_ERR(ring)) {
1947 ret = PTR_ERR(ring);
Nick Hoathe84fe802015-09-11 12:53:46 +01001948 goto error_deref_obj;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001949 }
1950
Chris Wilsondca33ec2016-08-02 22:50:20 +01001951 ret = populate_lr_context(ctx, ctx_obj, engine, ring);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001952 if (ret) {
1953 DRM_DEBUG_DRIVER("Failed to populate LRC: %d\n", ret);
Chris Wilsondca33ec2016-08-02 22:50:20 +01001954 goto error_ring_free;
Oscar Mateo84c23772014-07-24 17:04:15 +01001955 }
1956
Chris Wilsondca33ec2016-08-02 22:50:20 +01001957 ce->ring = ring;
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001958 ce->state = vma;
Chris Wilson9021ad02016-05-24 14:53:37 +01001959 ce->initialised = engine->init_context == NULL;
Oscar Mateoede7d422014-07-24 17:04:12 +01001960
1961 return 0;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001962
Chris Wilsondca33ec2016-08-02 22:50:20 +01001963error_ring_free:
Chris Wilson7e37f882016-08-02 22:50:21 +01001964 intel_ring_free(ring);
Nick Hoathe84fe802015-09-11 12:53:46 +01001965error_deref_obj:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01001966 i915_gem_object_put(ctx_obj);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001967 return ret;
Oscar Mateoede7d422014-07-24 17:04:12 +01001968}
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00001969
Chris Wilson821ed7d2016-09-09 14:11:53 +01001970void intel_lr_context_resume(struct drm_i915_private *dev_priv)
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00001971{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001972 struct intel_engine_cs *engine;
Chris Wilsonbafb2f72016-09-21 14:51:08 +01001973 struct i915_gem_context *ctx;
Akash Goel3b3f1652016-10-13 22:44:48 +05301974 enum intel_engine_id id;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00001975
Chris Wilsonbafb2f72016-09-21 14:51:08 +01001976 /* Because we emit WA_TAIL_DWORDS there may be a disparity
1977 * between our bookkeeping in ce->ring->head and ce->ring->tail and
1978 * that stored in context. As we only write new commands from
1979 * ce->ring->tail onwards, everything before that is junk. If the GPU
1980 * starts reading from its RING_HEAD from the context, it may try to
1981 * execute that junk and die.
1982 *
1983 * So to avoid that we reset the context images upon resume. For
1984 * simplicity, we just zero everything out.
1985 */
1986 list_for_each_entry(ctx, &dev_priv->context_list, link) {
Akash Goel3b3f1652016-10-13 22:44:48 +05301987 for_each_engine(engine, dev_priv, id) {
Chris Wilsonbafb2f72016-09-21 14:51:08 +01001988 struct intel_context *ce = &ctx->engine[engine->id];
1989 u32 *reg;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00001990
Chris Wilsonbafb2f72016-09-21 14:51:08 +01001991 if (!ce->state)
1992 continue;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00001993
Chris Wilsonbafb2f72016-09-21 14:51:08 +01001994 reg = i915_gem_object_pin_map(ce->state->obj,
1995 I915_MAP_WB);
1996 if (WARN_ON(IS_ERR(reg)))
1997 continue;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001998
Chris Wilsonbafb2f72016-09-21 14:51:08 +01001999 reg += LRC_STATE_PN * PAGE_SIZE / sizeof(*reg);
2000 reg[CTX_RING_HEAD+1] = 0;
2001 reg[CTX_RING_TAIL+1] = 0;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002002
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002003 ce->state->obj->mm.dirty = true;
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002004 i915_gem_object_unpin_map(ce->state->obj);
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002005
Chris Wilsone6ba9992017-04-25 14:00:49 +01002006 intel_ring_reset(ce->ring, 0);
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002007 }
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002008 }
2009}