blob: 65b837e96fe629d58f539b253dc1ab14595a459b [file] [log] [blame]
Jesse Barnes585fb112008-07-29 11:54:06 -07001/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020028typedef struct {
29 uint32_t reg;
30} i915_reg_t;
31
32#define _MMIO(r) ((const i915_reg_t){ .reg = (r) })
33
34#define INVALID_MMIO_REG _MMIO(0)
35
36static inline uint32_t i915_mmio_reg_offset(i915_reg_t reg)
37{
38 return reg.reg;
39}
40
41static inline bool i915_mmio_reg_equal(i915_reg_t a, i915_reg_t b)
42{
43 return i915_mmio_reg_offset(a) == i915_mmio_reg_offset(b);
44}
45
46static inline bool i915_mmio_reg_valid(i915_reg_t reg)
47{
48 return !i915_mmio_reg_equal(reg, INVALID_MMIO_REG);
49}
50
Jani Nikulace646452017-01-27 17:57:06 +020051#define _PICK(__index, ...) (((const u32 []){ __VA_ARGS__ })[__index])
52
Chris Wilson5eddb702010-09-11 13:48:45 +010053#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020054#define _MMIO_PIPE(pipe, a, b) _MMIO(_PIPE(pipe, a, b))
Damien Lespiau70d21f02013-07-03 21:06:04 +010055#define _PLANE(plane, a, b) _PIPE(plane, a, b)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020056#define _MMIO_PLANE(plane, a, b) _MMIO_PIPE(plane, a, b)
57#define _TRANS(tran, a, b) ((a) + (tran)*((b)-(a)))
58#define _MMIO_TRANS(tran, a, b) _MMIO(_TRANS(tran, a, b))
Eugeni Dodonov2b139522012-03-29 12:32:22 -030059#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020060#define _MMIO_PORT(port, a, b) _MMIO(_PORT(port, a, b))
Jani Nikulace646452017-01-27 17:57:06 +020061#define _PIPE3(pipe, ...) _PICK(pipe, __VA_ARGS__)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020062#define _MMIO_PIPE3(pipe, a, b, c) _MMIO(_PIPE3(pipe, a, b, c))
Jani Nikulace646452017-01-27 17:57:06 +020063#define _PORT3(port, ...) _PICK(port, __VA_ARGS__)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020064#define _MMIO_PORT3(pipe, a, b, c) _MMIO(_PORT3(pipe, a, b, c))
Jani Nikulace646452017-01-27 17:57:06 +020065#define _PHY3(phy, ...) _PICK(phy, __VA_ARGS__)
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +020066#define _MMIO_PHY3(phy, a, b, c) _MMIO(_PHY3(phy, a, b, c))
Eugeni Dodonov2b139522012-03-29 12:32:22 -030067
Damien Lespiau98533252014-12-08 17:33:51 +000068#define _MASKED_FIELD(mask, value) ({ \
69 if (__builtin_constant_p(mask)) \
70 BUILD_BUG_ON_MSG(((mask) & 0xffff0000), "Incorrect mask"); \
71 if (__builtin_constant_p(value)) \
72 BUILD_BUG_ON_MSG((value) & 0xffff0000, "Incorrect value"); \
73 if (__builtin_constant_p(mask) && __builtin_constant_p(value)) \
74 BUILD_BUG_ON_MSG((value) & ~(mask), \
75 "Incorrect value for mask"); \
76 (mask) << 16 | (value); })
77#define _MASKED_BIT_ENABLE(a) ({ typeof(a) _a = (a); _MASKED_FIELD(_a, _a); })
78#define _MASKED_BIT_DISABLE(a) (_MASKED_FIELD((a), 0))
79
Michal Wajdeczko237ae7c2017-03-01 20:26:15 +000080/* Engine ID */
Damien Lespiau98533252014-12-08 17:33:51 +000081
Michal Wajdeczko237ae7c2017-03-01 20:26:15 +000082#define RCS_HW 0
83#define VCS_HW 1
84#define BCS_HW 2
85#define VECS_HW 3
86#define VCS2_HW 4
Daniel Vetter6b26c862012-04-24 14:04:12 +020087
Jesse Barnes585fb112008-07-29 11:54:06 -070088/* PCI config space */
89
Joonas Lahtinene10fa552016-04-15 12:03:39 +030090#define MCHBAR_I915 0x44
91#define MCHBAR_I965 0x48
92#define MCHBAR_SIZE (4 * 4096)
93
94#define DEVEN 0x54
95#define DEVEN_MCHBAR_EN (1 << 28)
96
Joonas Lahtinen40006c42016-10-12 10:18:54 +030097/* BSM in include/drm/i915_drm.h */
Joonas Lahtinene10fa552016-04-15 12:03:39 +030098
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030099#define HPLLCC 0xc0 /* 85x only */
100#define GC_CLOCK_CONTROL_MASK (0x7 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700101#define GC_CLOCK_133_200 (0 << 0)
102#define GC_CLOCK_100_200 (1 << 0)
103#define GC_CLOCK_100_133 (2 << 0)
Ville Syrjälä1b1d2712015-05-22 11:22:31 +0300104#define GC_CLOCK_133_266 (3 << 0)
105#define GC_CLOCK_133_200_2 (4 << 0)
106#define GC_CLOCK_133_266_2 (5 << 0)
107#define GC_CLOCK_166_266 (6 << 0)
108#define GC_CLOCK_166_250 (7 << 0)
109
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300110#define I915_GDRST 0xc0 /* PCI config register */
111#define GRDOM_FULL (0 << 2)
112#define GRDOM_RENDER (1 << 2)
113#define GRDOM_MEDIA (3 << 2)
114#define GRDOM_MASK (3 << 2)
115#define GRDOM_RESET_STATUS (1 << 1)
116#define GRDOM_RESET_ENABLE (1 << 0)
117
Ville Syrjälä8fdded82016-12-07 19:28:12 +0200118/* BSpec only has register offset, PCI device and bit found empirically */
119#define I830_CLOCK_GATE 0xc8 /* device 0 */
120#define I830_L2_CACHE_CLOCK_GATE_DISABLE (1 << 2)
121
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300122#define GCDGMBUS 0xcc
123
Jesse Barnesf97108d2010-01-29 11:27:07 -0800124#define GCFGC2 0xda
Jesse Barnes585fb112008-07-29 11:54:06 -0700125#define GCFGC 0xf0 /* 915+ only */
126#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
127#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
Arthur Heymans62480172017-02-01 00:50:26 +0100128#define GC_DISPLAY_CLOCK_333_320_MHZ (4 << 4)
Daniel Vetter257a7ff2013-07-26 08:35:42 +0200129#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
130#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
131#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
132#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
133#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
134#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -0700135#define GC_DISPLAY_CLOCK_MASK (7 << 4)
Jesse Barnes652c3932009-08-17 13:31:43 -0700136#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
137#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
138#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
139#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
140#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
141#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
142#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
143#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
144#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
145#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
146#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
147#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
148#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
149#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
150#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
151#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
152#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
153#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
154#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
Daniel Vetter7f1bdbc2014-01-16 16:42:54 +0100155
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300156#define ASLE 0xe4
157#define ASLS 0xfc
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -0700158
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300159#define SWSCI 0xe8
160#define SWSCI_SCISEL (1 << 15)
161#define SWSCI_GSSCIE (1 << 0)
162
163#define LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
164
Jesse Barnes585fb112008-07-29 11:54:06 -0700165
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200166#define ILK_GDSR _MMIO(MCHBAR_MIRROR_BASE + 0x2ca4)
Ville Syrjäläb3a3f032014-05-19 19:23:24 +0300167#define ILK_GRDOM_FULL (0<<1)
168#define ILK_GRDOM_RENDER (1<<1)
169#define ILK_GRDOM_MEDIA (3<<1)
170#define ILK_GRDOM_MASK (3<<1)
171#define ILK_GRDOM_RESET_ENABLE (1<<0)
172
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200173#define GEN6_MBCUNIT_SNPCR _MMIO(0x900c) /* for LLC config */
Jesse Barnes07b7ddd2011-08-03 11:28:44 -0700174#define GEN6_MBC_SNPCR_SHIFT 21
175#define GEN6_MBC_SNPCR_MASK (3<<21)
176#define GEN6_MBC_SNPCR_MAX (0<<21)
177#define GEN6_MBC_SNPCR_MED (1<<21)
178#define GEN6_MBC_SNPCR_LOW (2<<21)
179#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
180
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200181#define VLV_G3DCTL _MMIO(0x9024)
182#define VLV_GSCKGCTL _MMIO(0x9028)
Imre Deak9e72b462014-05-05 15:13:55 +0300183
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200184#define GEN6_MBCTL _MMIO(0x0907c)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100185#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
186#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
187#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
188#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
189#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
190
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200191#define GEN6_GDRST _MMIO(0x941c)
Eric Anholtcff458c2010-11-18 09:31:14 +0800192#define GEN6_GRDOM_FULL (1 << 0)
193#define GEN6_GRDOM_RENDER (1 << 1)
194#define GEN6_GRDOM_MEDIA (1 << 2)
195#define GEN6_GRDOM_BLT (1 << 3)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +0200196#define GEN6_GRDOM_VECS (1 << 4)
Arun Siluvery6b332fa2016-04-04 18:50:56 +0100197#define GEN9_GRDOM_GUC (1 << 5)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +0200198#define GEN8_GRDOM_MEDIA2 (1 << 7)
Eric Anholtcff458c2010-11-18 09:31:14 +0800199
Dave Gordonbbdc070a2016-07-20 18:16:05 +0100200#define RING_PP_DIR_BASE(engine) _MMIO((engine)->mmio_base+0x228)
201#define RING_PP_DIR_BASE_READ(engine) _MMIO((engine)->mmio_base+0x518)
202#define RING_PP_DIR_DCLV(engine) _MMIO((engine)->mmio_base+0x220)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100203#define PP_DIR_DCLV_2G 0xffffffff
204
Dave Gordonbbdc070a2016-07-20 18:16:05 +0100205#define GEN8_RING_PDP_UDW(engine, n) _MMIO((engine)->mmio_base+0x270 + (n) * 8 + 4)
206#define GEN8_RING_PDP_LDW(engine, n) _MMIO((engine)->mmio_base+0x270 + (n) * 8)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800207
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200208#define GEN8_R_PWR_CLK_STATE _MMIO(0x20C8)
Jeff McGee0cea6502015-02-13 10:27:56 -0600209#define GEN8_RPCS_ENABLE (1 << 31)
210#define GEN8_RPCS_S_CNT_ENABLE (1 << 18)
211#define GEN8_RPCS_S_CNT_SHIFT 15
212#define GEN8_RPCS_S_CNT_MASK (0x7 << GEN8_RPCS_S_CNT_SHIFT)
213#define GEN8_RPCS_SS_CNT_ENABLE (1 << 11)
214#define GEN8_RPCS_SS_CNT_SHIFT 8
215#define GEN8_RPCS_SS_CNT_MASK (0x7 << GEN8_RPCS_SS_CNT_SHIFT)
216#define GEN8_RPCS_EU_MAX_SHIFT 4
217#define GEN8_RPCS_EU_MAX_MASK (0xf << GEN8_RPCS_EU_MAX_SHIFT)
218#define GEN8_RPCS_EU_MIN_SHIFT 0
219#define GEN8_RPCS_EU_MIN_MASK (0xf << GEN8_RPCS_EU_MIN_SHIFT)
220
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200221#define GAM_ECOCHK _MMIO(0x4090)
Damien Lespiau81e231a2015-02-09 19:33:19 +0000222#define BDW_DISABLE_HDC_INVALIDATION (1<<25)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100223#define ECOCHK_SNB_BIT (1<<10)
Nick Hoath6381b552015-07-14 14:41:15 +0100224#define ECOCHK_DIS_TLB (1<<8)
Ben Widawskye3dff582013-03-20 14:49:14 -0700225#define HSW_ECOCHK_ARB_PRIO_SOL (1<<6)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100226#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
227#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
Ville Syrjäläa6f429a2013-04-04 15:13:42 +0300228#define ECOCHK_PPGTT_GFDT_IVB (0x1<<4)
229#define ECOCHK_PPGTT_LLC_IVB (0x1<<3)
230#define ECOCHK_PPGTT_UC_HSW (0x1<<3)
231#define ECOCHK_PPGTT_WT_HSW (0x2<<3)
232#define ECOCHK_PPGTT_WB_HSW (0x3<<3)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100233
Mika Kuoppalab033bb62016-06-07 17:19:04 +0300234#define GEN8_CONFIG0 _MMIO(0xD00)
235#define GEN9_DEFAULT_FIXES (1 << 3 | 1 << 2 | 1 << 1)
236
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200237#define GAC_ECO_BITS _MMIO(0x14090)
Ville Syrjälä3b9d7882013-04-04 15:13:40 +0300238#define ECOBITS_SNB_BIT (1<<13)
Daniel Vetter48ecfa12012-04-11 20:42:40 +0200239#define ECOBITS_PPGTT_CACHE64B (3<<8)
240#define ECOBITS_PPGTT_CACHE4B (0<<8)
241
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200242#define GAB_CTL _MMIO(0x24000)
Daniel Vetterbe901a52012-04-11 20:42:39 +0200243#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
244
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200245#define GEN6_STOLEN_RESERVED _MMIO(0x1082C0)
Paulo Zanoni3774eb52015-08-10 14:57:32 -0300246#define GEN6_STOLEN_RESERVED_ADDR_MASK (0xFFF << 20)
247#define GEN7_STOLEN_RESERVED_ADDR_MASK (0x3FFF << 18)
248#define GEN6_STOLEN_RESERVED_SIZE_MASK (3 << 4)
249#define GEN6_STOLEN_RESERVED_1M (0 << 4)
250#define GEN6_STOLEN_RESERVED_512K (1 << 4)
251#define GEN6_STOLEN_RESERVED_256K (2 << 4)
252#define GEN6_STOLEN_RESERVED_128K (3 << 4)
253#define GEN7_STOLEN_RESERVED_SIZE_MASK (1 << 5)
254#define GEN7_STOLEN_RESERVED_1M (0 << 5)
255#define GEN7_STOLEN_RESERVED_256K (1 << 5)
256#define GEN8_STOLEN_RESERVED_SIZE_MASK (3 << 7)
257#define GEN8_STOLEN_RESERVED_1M (0 << 7)
258#define GEN8_STOLEN_RESERVED_2M (1 << 7)
259#define GEN8_STOLEN_RESERVED_4M (2 << 7)
260#define GEN8_STOLEN_RESERVED_8M (3 << 7)
Daniel Vetter40bae732014-09-11 13:28:08 +0200261
Jesse Barnes585fb112008-07-29 11:54:06 -0700262/* VGA stuff */
263
264#define VGA_ST01_MDA 0x3ba
265#define VGA_ST01_CGA 0x3da
266
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200267#define _VGA_MSR_WRITE _MMIO(0x3c2)
Jesse Barnes585fb112008-07-29 11:54:06 -0700268#define VGA_MSR_WRITE 0x3c2
269#define VGA_MSR_READ 0x3cc
270#define VGA_MSR_MEM_EN (1<<1)
271#define VGA_MSR_CGA_MODE (1<<0)
272
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300273#define VGA_SR_INDEX 0x3c4
Daniel Vetterf930ddd2012-11-21 15:55:21 +0100274#define SR01 1
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300275#define VGA_SR_DATA 0x3c5
Jesse Barnes585fb112008-07-29 11:54:06 -0700276
277#define VGA_AR_INDEX 0x3c0
278#define VGA_AR_VID_EN (1<<5)
279#define VGA_AR_DATA_WRITE 0x3c0
280#define VGA_AR_DATA_READ 0x3c1
281
282#define VGA_GR_INDEX 0x3ce
283#define VGA_GR_DATA 0x3cf
284/* GR05 */
285#define VGA_GR_MEM_READ_MODE_SHIFT 3
286#define VGA_GR_MEM_READ_MODE_PLANE 1
287/* GR06 */
288#define VGA_GR_MEM_MODE_MASK 0xc
289#define VGA_GR_MEM_MODE_SHIFT 2
290#define VGA_GR_MEM_A0000_AFFFF 0
291#define VGA_GR_MEM_A0000_BFFFF 1
292#define VGA_GR_MEM_B0000_B7FFF 2
293#define VGA_GR_MEM_B0000_BFFFF 3
294
295#define VGA_DACMASK 0x3c6
296#define VGA_DACRX 0x3c7
297#define VGA_DACWX 0x3c8
298#define VGA_DACDATA 0x3c9
299
300#define VGA_CR_INDEX_MDA 0x3b4
301#define VGA_CR_DATA_MDA 0x3b5
302#define VGA_CR_INDEX_CGA 0x3d4
303#define VGA_CR_DATA_CGA 0x3d5
304
305/*
Brad Volkin351e3db2014-02-18 10:15:46 -0800306 * Instruction field definitions used by the command parser
307 */
308#define INSTR_CLIENT_SHIFT 29
Brad Volkin351e3db2014-02-18 10:15:46 -0800309#define INSTR_MI_CLIENT 0x0
310#define INSTR_BC_CLIENT 0x2
311#define INSTR_RC_CLIENT 0x3
312#define INSTR_SUBCLIENT_SHIFT 27
313#define INSTR_SUBCLIENT_MASK 0x18000000
314#define INSTR_MEDIA_SUBCLIENT 0x2
Michael H. Nguyen86ef6302014-11-21 09:35:36 -0800315#define INSTR_26_TO_24_MASK 0x7000000
316#define INSTR_26_TO_24_SHIFT 24
Brad Volkin351e3db2014-02-18 10:15:46 -0800317
318/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700319 * Memory interface instructions used by the kernel
320 */
321#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
Brad Volkind4d48032014-02-18 10:15:54 -0800322/* Many MI commands use bit 22 of the header dword for GGTT vs PPGTT */
323#define MI_GLOBAL_GTT (1<<22)
Jesse Barnes585fb112008-07-29 11:54:06 -0700324
325#define MI_NOOP MI_INSTR(0, 0)
326#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
327#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200328#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -0700329#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
330#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
331#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
332#define MI_FLUSH MI_INSTR(0x04, 0)
333#define MI_READ_FLUSH (1 << 0)
334#define MI_EXE_FLUSH (1 << 1)
335#define MI_NO_WRITE_FLUSH (1 << 2)
336#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
337#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
Zou Nan hai1cafd342010-06-25 13:40:24 +0800338#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
Ben Widawsky0e792842013-12-16 20:50:37 -0800339#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
340#define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
341#define MI_ARB_ENABLE (1<<0)
342#define MI_ARB_DISABLE (0<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700343#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
Jesse Barnes88271da2011-01-05 12:01:24 -0800344#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
345#define MI_SUSPEND_FLUSH_EN (1<<0)
Michael H. Nguyen86ef6302014-11-21 09:35:36 -0800346#define MI_SET_APPID MI_INSTR(0x0e, 0)
Akshay Joshi0206e352011-08-16 15:34:10 -0400347#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200348#define MI_OVERLAY_CONTINUE (0x0<<21)
349#define MI_OVERLAY_ON (0x1<<21)
350#define MI_OVERLAY_OFF (0x2<<21)
Jesse Barnes585fb112008-07-29 11:54:06 -0700351#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500352#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700353#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500354#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
Daniel Vettercb05d8d2012-05-23 14:02:00 +0200355/* IVB has funny definitions for which plane to flip. */
356#define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
357#define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
358#define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
359#define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
360#define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
361#define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
Damien Lespiau830c81d2014-11-13 17:51:46 +0000362/* SKL ones */
363#define MI_DISPLAY_FLIP_SKL_PLANE_1_A (0 << 8)
364#define MI_DISPLAY_FLIP_SKL_PLANE_1_B (1 << 8)
365#define MI_DISPLAY_FLIP_SKL_PLANE_1_C (2 << 8)
366#define MI_DISPLAY_FLIP_SKL_PLANE_2_A (4 << 8)
367#define MI_DISPLAY_FLIP_SKL_PLANE_2_B (5 << 8)
368#define MI_DISPLAY_FLIP_SKL_PLANE_2_C (6 << 8)
369#define MI_DISPLAY_FLIP_SKL_PLANE_3_A (7 << 8)
370#define MI_DISPLAY_FLIP_SKL_PLANE_3_B (8 << 8)
371#define MI_DISPLAY_FLIP_SKL_PLANE_3_C (9 << 8)
Ben Widawsky3e789982014-06-30 09:53:37 -0700372#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6, gen7 */
Ben Widawsky0e792842013-12-16 20:50:37 -0800373#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
374#define MI_SEMAPHORE_UPDATE (1<<21)
375#define MI_SEMAPHORE_COMPARE (1<<20)
376#define MI_SEMAPHORE_REGISTER (1<<18)
377#define MI_SEMAPHORE_SYNC_VR (0<<16) /* RCS wait for VCS (RVSYNC) */
378#define MI_SEMAPHORE_SYNC_VER (1<<16) /* RCS wait for VECS (RVESYNC) */
379#define MI_SEMAPHORE_SYNC_BR (2<<16) /* RCS wait for BCS (RBSYNC) */
380#define MI_SEMAPHORE_SYNC_BV (0<<16) /* VCS wait for BCS (VBSYNC) */
381#define MI_SEMAPHORE_SYNC_VEV (1<<16) /* VCS wait for VECS (VVESYNC) */
382#define MI_SEMAPHORE_SYNC_RV (2<<16) /* VCS wait for RCS (VRSYNC) */
383#define MI_SEMAPHORE_SYNC_RB (0<<16) /* BCS wait for RCS (BRSYNC) */
384#define MI_SEMAPHORE_SYNC_VEB (1<<16) /* BCS wait for VECS (BVESYNC) */
385#define MI_SEMAPHORE_SYNC_VB (2<<16) /* BCS wait for VCS (BVSYNC) */
386#define MI_SEMAPHORE_SYNC_BVE (0<<16) /* VECS wait for BCS (VEBSYNC) */
387#define MI_SEMAPHORE_SYNC_VVE (1<<16) /* VECS wait for VCS (VEVSYNC) */
388#define MI_SEMAPHORE_SYNC_RVE (2<<16) /* VECS wait for RCS (VERSYNC) */
Daniel Vettera028c4b2014-03-15 00:08:56 +0100389#define MI_SEMAPHORE_SYNC_INVALID (3<<16)
390#define MI_SEMAPHORE_SYNC_MASK (3<<16)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800391#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
392#define MI_MM_SPACE_GTT (1<<8)
393#define MI_MM_SPACE_PHYSICAL (0<<8)
394#define MI_SAVE_EXT_STATE_EN (1<<3)
395#define MI_RESTORE_EXT_STATE_EN (1<<2)
Jesse Barnes88271da2011-01-05 12:01:24 -0800396#define MI_FORCE_RESTORE (1<<1)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800397#define MI_RESTORE_INHIBIT (1<<0)
Abdiel Janulgue4c436d552015-06-16 13:39:41 +0300398#define HSW_MI_RS_SAVE_STATE_EN (1<<3)
399#define HSW_MI_RS_RESTORE_STATE_EN (1<<2)
Ben Widawsky3e789982014-06-30 09:53:37 -0700400#define MI_SEMAPHORE_SIGNAL MI_INSTR(0x1b, 0) /* GEN8+ */
401#define MI_SEMAPHORE_TARGET(engine) ((engine)<<15)
Ben Widawsky5ee426c2014-06-30 09:53:38 -0700402#define MI_SEMAPHORE_WAIT MI_INSTR(0x1c, 2) /* GEN8+ */
403#define MI_SEMAPHORE_POLL (1<<15)
404#define MI_SEMAPHORE_SAD_GTE_SDD (1<<12)
Jesse Barnes585fb112008-07-29 11:54:06 -0700405#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
Ville Syrjälä8edfbb82014-11-14 18:16:56 +0200406#define MI_STORE_DWORD_IMM_GEN4 MI_INSTR(0x20, 2)
407#define MI_MEM_VIRTUAL (1 << 22) /* 945,g33,965 */
408#define MI_USE_GGTT (1 << 22) /* g4x+ */
Jesse Barnes585fb112008-07-29 11:54:06 -0700409#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
410#define MI_STORE_DWORD_INDEX_SHIFT 2
Daniel Vetterc6642782010-11-12 13:46:18 +0000411/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
412 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
413 * simply ignores the register load under certain conditions.
414 * - One can actually load arbitrary many arbitrary registers: Simply issue x
415 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
416 */
Damien Lespiau7ec55f42014-04-07 20:24:32 +0100417#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*(x)-1)
Oscar Mateo8670d6f2014-07-24 17:04:17 +0100418#define MI_LRI_FORCE_POSTED (1<<12)
Arun Siluveryf1afe242015-08-04 16:22:20 +0100419#define MI_STORE_REGISTER_MEM MI_INSTR(0x24, 1)
420#define MI_STORE_REGISTER_MEM_GEN8 MI_INSTR(0x24, 2)
Ben Widawsky0e792842013-12-16 20:50:37 -0800421#define MI_SRM_LRM_GLOBAL_GTT (1<<22)
Chris Wilson71a77e02011-02-02 12:13:49 +0000422#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
Jesse Barnes9a289772012-10-26 09:42:42 -0700423#define MI_FLUSH_DW_STORE_INDEX (1<<21)
424#define MI_INVALIDATE_TLB (1<<18)
425#define MI_FLUSH_DW_OP_STOREDW (1<<14)
Brad Volkind4d48032014-02-18 10:15:54 -0800426#define MI_FLUSH_DW_OP_MASK (3<<14)
Brad Volkinb18b3962014-02-18 10:15:53 -0800427#define MI_FLUSH_DW_NOTIFY (1<<8)
Jesse Barnes9a289772012-10-26 09:42:42 -0700428#define MI_INVALIDATE_BSD (1<<7)
429#define MI_FLUSH_DW_USE_GTT (1<<2)
430#define MI_FLUSH_DW_USE_PPGTT (0<<2)
Arun Siluveryf1afe242015-08-04 16:22:20 +0100431#define MI_LOAD_REGISTER_MEM MI_INSTR(0x29, 1)
432#define MI_LOAD_REGISTER_MEM_GEN8 MI_INSTR(0x29, 2)
Jesse Barnes585fb112008-07-29 11:54:06 -0700433#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100434#define MI_BATCH_NON_SECURE (1)
435/* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
Ben Widawsky0e792842013-12-16 20:50:37 -0800436#define MI_BATCH_NON_SECURE_I965 (1<<8)
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100437#define MI_BATCH_PPGTT_HSW (1<<8)
Ben Widawsky0e792842013-12-16 20:50:37 -0800438#define MI_BATCH_NON_SECURE_HSW (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -0700439#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
Chris Wilson65f56872012-04-17 16:38:12 +0100440#define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
Ben Widawsky1c7a0622013-11-02 21:07:12 -0700441#define MI_BATCH_BUFFER_START_GEN8 MI_INSTR(0x31, 1)
Abdiel Janulgue919032e2015-06-16 13:39:40 +0300442#define MI_BATCH_RESOURCE_STREAMER (1<<10)
Ben Widawsky0e792842013-12-16 20:50:37 -0800443
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200444#define MI_PREDICATE_SRC0 _MMIO(0x2400)
445#define MI_PREDICATE_SRC0_UDW _MMIO(0x2400 + 4)
446#define MI_PREDICATE_SRC1 _MMIO(0x2408)
447#define MI_PREDICATE_SRC1_UDW _MMIO(0x2408 + 4)
Rodrigo Vivi94353732013-08-28 16:45:46 -0300448
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200449#define MI_PREDICATE_RESULT_2 _MMIO(0x2214)
Rodrigo Vivi94353732013-08-28 16:45:46 -0300450#define LOWER_SLICE_ENABLED (1<<0)
451#define LOWER_SLICE_DISABLED (0<<0)
452
Jesse Barnes585fb112008-07-29 11:54:06 -0700453/*
454 * 3D instructions used by the kernel
455 */
456#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
457
arun.siluvery@linux.intel.com33e141e2016-06-03 06:34:33 +0100458#define GEN9_MEDIA_POOL_STATE ((0x3 << 29) | (0x2 << 27) | (0x5 << 16) | 4)
459#define GEN9_MEDIA_POOL_ENABLE (1 << 31)
Jesse Barnes585fb112008-07-29 11:54:06 -0700460#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
461#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
462#define SC_UPDATE_SCISSOR (0x1<<1)
463#define SC_ENABLE_MASK (0x1<<0)
464#define SC_ENABLE (0x1<<0)
465#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
466#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
467#define SCI_YMIN_MASK (0xffff<<16)
468#define SCI_XMIN_MASK (0xffff<<0)
469#define SCI_YMAX_MASK (0xffff<<16)
470#define SCI_XMAX_MASK (0xffff<<0)
471#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
472#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
473#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
474#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
475#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
476#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
477#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
478#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
479#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
Chris Wilsonc4d69da2014-09-08 14:25:41 +0100480
481#define COLOR_BLT_CMD (2<<29 | 0x40<<22 | (5-2))
482#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
Jesse Barnes585fb112008-07-29 11:54:06 -0700483#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
484#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
Chris Wilsonc4d69da2014-09-08 14:25:41 +0100485#define BLT_WRITE_A (2<<20)
486#define BLT_WRITE_RGB (1<<20)
487#define BLT_WRITE_RGBA (BLT_WRITE_RGB | BLT_WRITE_A)
Jesse Barnes585fb112008-07-29 11:54:06 -0700488#define BLT_DEPTH_8 (0<<24)
489#define BLT_DEPTH_16_565 (1<<24)
490#define BLT_DEPTH_16_1555 (2<<24)
491#define BLT_DEPTH_32 (3<<24)
Chris Wilsonc4d69da2014-09-08 14:25:41 +0100492#define BLT_ROP_SRC_COPY (0xcc<<16)
493#define BLT_ROP_COLOR_COPY (0xf0<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -0700494#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
495#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
496#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
497#define ASYNC_FLIP (1<<22)
498#define DISPLAY_PLANE_A (0<<20)
499#define DISPLAY_PLANE_B (1<<20)
Ville Syrjälä68d97532015-09-18 20:03:39 +0300500#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|((len)-2))
Arun Siluvery0160f052015-06-23 15:46:57 +0100501#define PIPE_CONTROL_FLUSH_L3 (1<<27)
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200502#define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */
Brad Volkinf0a346b2014-02-18 10:15:52 -0800503#define PIPE_CONTROL_MMIO_WRITE (1<<23)
Brad Volkin114d4f72014-02-18 10:15:55 -0800504#define PIPE_CONTROL_STORE_DATA_INDEX (1<<21)
Jesse Barnes8d315282011-10-16 10:23:31 +0200505#define PIPE_CONTROL_CS_STALL (1<<20)
Ben Widawskycc0f6392012-06-04 14:42:49 -0700506#define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
Chris Wilson148b83d2014-12-16 08:44:31 +0000507#define PIPE_CONTROL_MEDIA_STATE_CLEAR (1<<16)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200508#define PIPE_CONTROL_QW_WRITE (1<<14)
Brad Volkind4d48032014-02-18 10:15:54 -0800509#define PIPE_CONTROL_POST_SYNC_OP_MASK (3<<14)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200510#define PIPE_CONTROL_DEPTH_STALL (1<<13)
511#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
Jesse Barnes8d315282011-10-16 10:23:31 +0200512#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200513#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
514#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
515#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
516#define PIPE_CONTROL_NOTIFY (1<<8)
Ben Widawsky3e789982014-06-30 09:53:37 -0700517#define PIPE_CONTROL_FLUSH_ENABLE (1<<7) /* gen7+ */
Arun Siluveryc82435b2015-06-19 18:37:13 +0100518#define PIPE_CONTROL_DC_FLUSH_ENABLE (1<<5)
Jesse Barnes8d315282011-10-16 10:23:31 +0200519#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
520#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
521#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200522#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
Jesse Barnes8d315282011-10-16 10:23:31 +0200523#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
Jesse Barnese552eb72010-04-21 11:39:23 -0700524#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
Jesse Barnes585fb112008-07-29 11:54:06 -0700525
Brad Volkin3a6fa982014-02-18 10:15:47 -0800526/*
527 * Commands used only by the command parser
528 */
529#define MI_SET_PREDICATE MI_INSTR(0x01, 0)
530#define MI_ARB_CHECK MI_INSTR(0x05, 0)
531#define MI_RS_CONTROL MI_INSTR(0x06, 0)
532#define MI_URB_ATOMIC_ALLOC MI_INSTR(0x09, 0)
533#define MI_PREDICATE MI_INSTR(0x0C, 0)
534#define MI_RS_CONTEXT MI_INSTR(0x0F, 0)
535#define MI_TOPOLOGY_FILTER MI_INSTR(0x0D, 0)
Brad Volkin9c640d12014-02-18 10:15:48 -0800536#define MI_LOAD_SCAN_LINES_EXCL MI_INSTR(0x13, 0)
Brad Volkin3a6fa982014-02-18 10:15:47 -0800537#define MI_URB_CLEAR MI_INSTR(0x19, 0)
538#define MI_UPDATE_GTT MI_INSTR(0x23, 0)
539#define MI_CLFLUSH MI_INSTR(0x27, 0)
Brad Volkind4d48032014-02-18 10:15:54 -0800540#define MI_REPORT_PERF_COUNT MI_INSTR(0x28, 0)
541#define MI_REPORT_PERF_COUNT_GGTT (1<<0)
Brad Volkin3a6fa982014-02-18 10:15:47 -0800542#define MI_LOAD_REGISTER_REG MI_INSTR(0x2A, 0)
543#define MI_RS_STORE_DATA_IMM MI_INSTR(0x2B, 0)
544#define MI_LOAD_URB_MEM MI_INSTR(0x2C, 0)
545#define MI_STORE_URB_MEM MI_INSTR(0x2D, 0)
546#define MI_CONDITIONAL_BATCH_BUFFER_END MI_INSTR(0x36, 0)
547
548#define PIPELINE_SELECT ((0x3<<29)|(0x1<<27)|(0x1<<24)|(0x4<<16))
549#define GFX_OP_3DSTATE_VF_STATISTICS ((0x3<<29)|(0x1<<27)|(0x0<<24)|(0xB<<16))
Brad Volkinf0a346b2014-02-18 10:15:52 -0800550#define MEDIA_VFE_STATE ((0x3<<29)|(0x2<<27)|(0x0<<24)|(0x0<<16))
551#define MEDIA_VFE_STATE_MMIO_ACCESS_MASK (0x18)
Brad Volkin3a6fa982014-02-18 10:15:47 -0800552#define GPGPU_OBJECT ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x4<<16))
553#define GPGPU_WALKER ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x5<<16))
554#define GFX_OP_3DSTATE_DX9_CONSTANTF_VS \
555 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x39<<16))
556#define GFX_OP_3DSTATE_DX9_CONSTANTF_PS \
557 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x3A<<16))
558#define GFX_OP_3DSTATE_SO_DECL_LIST \
559 ((0x3<<29)|(0x3<<27)|(0x1<<24)|(0x17<<16))
560
561#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_VS \
562 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x43<<16))
563#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_GS \
564 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x44<<16))
565#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_HS \
566 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x45<<16))
567#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_DS \
568 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x46<<16))
569#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_PS \
570 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x47<<16))
571
572#define MFX_WAIT ((0x3<<29)|(0x1<<27)|(0x0<<16))
573
574#define COLOR_BLT ((0x2<<29)|(0x40<<22))
575#define SRC_COPY_BLT ((0x2<<29)|(0x43<<22))
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100576
577/*
Brad Volkin5947de92014-02-18 10:15:50 -0800578 * Registers used only by the command parser
579 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200580#define BCS_SWCTRL _MMIO(0x22200)
Brad Volkin5947de92014-02-18 10:15:50 -0800581
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200582#define GPGPU_THREADS_DISPATCHED _MMIO(0x2290)
583#define GPGPU_THREADS_DISPATCHED_UDW _MMIO(0x2290 + 4)
584#define HS_INVOCATION_COUNT _MMIO(0x2300)
585#define HS_INVOCATION_COUNT_UDW _MMIO(0x2300 + 4)
586#define DS_INVOCATION_COUNT _MMIO(0x2308)
587#define DS_INVOCATION_COUNT_UDW _MMIO(0x2308 + 4)
588#define IA_VERTICES_COUNT _MMIO(0x2310)
589#define IA_VERTICES_COUNT_UDW _MMIO(0x2310 + 4)
590#define IA_PRIMITIVES_COUNT _MMIO(0x2318)
591#define IA_PRIMITIVES_COUNT_UDW _MMIO(0x2318 + 4)
592#define VS_INVOCATION_COUNT _MMIO(0x2320)
593#define VS_INVOCATION_COUNT_UDW _MMIO(0x2320 + 4)
594#define GS_INVOCATION_COUNT _MMIO(0x2328)
595#define GS_INVOCATION_COUNT_UDW _MMIO(0x2328 + 4)
596#define GS_PRIMITIVES_COUNT _MMIO(0x2330)
597#define GS_PRIMITIVES_COUNT_UDW _MMIO(0x2330 + 4)
598#define CL_INVOCATION_COUNT _MMIO(0x2338)
599#define CL_INVOCATION_COUNT_UDW _MMIO(0x2338 + 4)
600#define CL_PRIMITIVES_COUNT _MMIO(0x2340)
601#define CL_PRIMITIVES_COUNT_UDW _MMIO(0x2340 + 4)
602#define PS_INVOCATION_COUNT _MMIO(0x2348)
603#define PS_INVOCATION_COUNT_UDW _MMIO(0x2348 + 4)
604#define PS_DEPTH_COUNT _MMIO(0x2350)
605#define PS_DEPTH_COUNT_UDW _MMIO(0x2350 + 4)
Brad Volkin5947de92014-02-18 10:15:50 -0800606
607/* There are the 4 64-bit counter registers, one for each stream output */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200608#define GEN7_SO_NUM_PRIMS_WRITTEN(n) _MMIO(0x5200 + (n) * 8)
609#define GEN7_SO_NUM_PRIMS_WRITTEN_UDW(n) _MMIO(0x5200 + (n) * 8 + 4)
Brad Volkin5947de92014-02-18 10:15:50 -0800610
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200611#define GEN7_SO_PRIM_STORAGE_NEEDED(n) _MMIO(0x5240 + (n) * 8)
612#define GEN7_SO_PRIM_STORAGE_NEEDED_UDW(n) _MMIO(0x5240 + (n) * 8 + 4)
Brad Volkin113a0472014-04-08 14:18:58 -0700613
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200614#define GEN7_3DPRIM_END_OFFSET _MMIO(0x2420)
615#define GEN7_3DPRIM_START_VERTEX _MMIO(0x2430)
616#define GEN7_3DPRIM_VERTEX_COUNT _MMIO(0x2434)
617#define GEN7_3DPRIM_INSTANCE_COUNT _MMIO(0x2438)
618#define GEN7_3DPRIM_START_INSTANCE _MMIO(0x243C)
619#define GEN7_3DPRIM_BASE_VERTEX _MMIO(0x2440)
Brad Volkin113a0472014-04-08 14:18:58 -0700620
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200621#define GEN7_GPGPU_DISPATCHDIMX _MMIO(0x2500)
622#define GEN7_GPGPU_DISPATCHDIMY _MMIO(0x2504)
623#define GEN7_GPGPU_DISPATCHDIMZ _MMIO(0x2508)
Jordan Justen7b9748c2015-10-01 23:09:58 -0700624
Jordan Justen1b850662016-03-06 23:30:29 -0800625/* There are the 16 64-bit CS General Purpose Registers */
626#define HSW_CS_GPR(n) _MMIO(0x2600 + (n) * 8)
627#define HSW_CS_GPR_UDW(n) _MMIO(0x2600 + (n) * 8 + 4)
628
Robert Bragga9417952016-11-07 19:49:48 +0000629#define GEN7_OACONTROL _MMIO(0x2360)
Robert Braggd7965152016-11-07 19:49:52 +0000630#define GEN7_OACONTROL_CTX_MASK 0xFFFFF000
631#define GEN7_OACONTROL_TIMER_PERIOD_MASK 0x3F
632#define GEN7_OACONTROL_TIMER_PERIOD_SHIFT 6
633#define GEN7_OACONTROL_TIMER_ENABLE (1<<5)
634#define GEN7_OACONTROL_FORMAT_A13 (0<<2)
635#define GEN7_OACONTROL_FORMAT_A29 (1<<2)
636#define GEN7_OACONTROL_FORMAT_A13_B8_C8 (2<<2)
637#define GEN7_OACONTROL_FORMAT_A29_B8_C8 (3<<2)
638#define GEN7_OACONTROL_FORMAT_B4_C8 (4<<2)
639#define GEN7_OACONTROL_FORMAT_A45_B8_C8 (5<<2)
640#define GEN7_OACONTROL_FORMAT_B4_C8_A16 (6<<2)
641#define GEN7_OACONTROL_FORMAT_C4_B8 (7<<2)
642#define GEN7_OACONTROL_FORMAT_SHIFT 2
643#define GEN7_OACONTROL_PER_CTX_ENABLE (1<<1)
644#define GEN7_OACONTROL_ENABLE (1<<0)
645
646#define GEN8_OACTXID _MMIO(0x2364)
647
648#define GEN8_OACONTROL _MMIO(0x2B00)
649#define GEN8_OA_REPORT_FORMAT_A12 (0<<2)
650#define GEN8_OA_REPORT_FORMAT_A12_B8_C8 (2<<2)
651#define GEN8_OA_REPORT_FORMAT_A36_B8_C8 (5<<2)
652#define GEN8_OA_REPORT_FORMAT_C4_B8 (7<<2)
653#define GEN8_OA_REPORT_FORMAT_SHIFT 2
654#define GEN8_OA_SPECIFIC_CONTEXT_ENABLE (1<<1)
655#define GEN8_OA_COUNTER_ENABLE (1<<0)
656
657#define GEN8_OACTXCONTROL _MMIO(0x2360)
658#define GEN8_OA_TIMER_PERIOD_MASK 0x3F
659#define GEN8_OA_TIMER_PERIOD_SHIFT 2
660#define GEN8_OA_TIMER_ENABLE (1<<1)
661#define GEN8_OA_COUNTER_RESUME (1<<0)
662
663#define GEN7_OABUFFER _MMIO(0x23B0) /* R/W */
664#define GEN7_OABUFFER_OVERRUN_DISABLE (1<<3)
665#define GEN7_OABUFFER_EDGE_TRIGGER (1<<2)
666#define GEN7_OABUFFER_STOP_RESUME_ENABLE (1<<1)
667#define GEN7_OABUFFER_RESUME (1<<0)
668
669#define GEN8_OABUFFER _MMIO(0x2b14)
670
671#define GEN7_OASTATUS1 _MMIO(0x2364)
672#define GEN7_OASTATUS1_TAIL_MASK 0xffffffc0
673#define GEN7_OASTATUS1_COUNTER_OVERFLOW (1<<2)
674#define GEN7_OASTATUS1_OABUFFER_OVERFLOW (1<<1)
675#define GEN7_OASTATUS1_REPORT_LOST (1<<0)
676
677#define GEN7_OASTATUS2 _MMIO(0x2368)
678#define GEN7_OASTATUS2_HEAD_MASK 0xffffffc0
679
680#define GEN8_OASTATUS _MMIO(0x2b08)
681#define GEN8_OASTATUS_OVERRUN_STATUS (1<<3)
682#define GEN8_OASTATUS_COUNTER_OVERFLOW (1<<2)
683#define GEN8_OASTATUS_OABUFFER_OVERFLOW (1<<1)
684#define GEN8_OASTATUS_REPORT_LOST (1<<0)
685
686#define GEN8_OAHEADPTR _MMIO(0x2B0C)
687#define GEN8_OATAILPTR _MMIO(0x2B10)
688
689#define OABUFFER_SIZE_128K (0<<3)
690#define OABUFFER_SIZE_256K (1<<3)
691#define OABUFFER_SIZE_512K (2<<3)
692#define OABUFFER_SIZE_1M (3<<3)
693#define OABUFFER_SIZE_2M (4<<3)
694#define OABUFFER_SIZE_4M (5<<3)
695#define OABUFFER_SIZE_8M (6<<3)
696#define OABUFFER_SIZE_16M (7<<3)
697
698#define OA_MEM_SELECT_GGTT (1<<0)
699
700#define EU_PERF_CNTL0 _MMIO(0xe458)
701
702#define GDT_CHICKEN_BITS _MMIO(0x9840)
703#define GT_NOA_ENABLE 0x00000080
704
705/*
706 * OA Boolean state
707 */
708
709#define OAREPORTTRIG1 _MMIO(0x2740)
710#define OAREPORTTRIG1_THRESHOLD_MASK 0xffff
711#define OAREPORTTRIG1_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */
712
713#define OAREPORTTRIG2 _MMIO(0x2744)
714#define OAREPORTTRIG2_INVERT_A_0 (1<<0)
715#define OAREPORTTRIG2_INVERT_A_1 (1<<1)
716#define OAREPORTTRIG2_INVERT_A_2 (1<<2)
717#define OAREPORTTRIG2_INVERT_A_3 (1<<3)
718#define OAREPORTTRIG2_INVERT_A_4 (1<<4)
719#define OAREPORTTRIG2_INVERT_A_5 (1<<5)
720#define OAREPORTTRIG2_INVERT_A_6 (1<<6)
721#define OAREPORTTRIG2_INVERT_A_7 (1<<7)
722#define OAREPORTTRIG2_INVERT_A_8 (1<<8)
723#define OAREPORTTRIG2_INVERT_A_9 (1<<9)
724#define OAREPORTTRIG2_INVERT_A_10 (1<<10)
725#define OAREPORTTRIG2_INVERT_A_11 (1<<11)
726#define OAREPORTTRIG2_INVERT_A_12 (1<<12)
727#define OAREPORTTRIG2_INVERT_A_13 (1<<13)
728#define OAREPORTTRIG2_INVERT_A_14 (1<<14)
729#define OAREPORTTRIG2_INVERT_A_15 (1<<15)
730#define OAREPORTTRIG2_INVERT_B_0 (1<<16)
731#define OAREPORTTRIG2_INVERT_B_1 (1<<17)
732#define OAREPORTTRIG2_INVERT_B_2 (1<<18)
733#define OAREPORTTRIG2_INVERT_B_3 (1<<19)
734#define OAREPORTTRIG2_INVERT_C_0 (1<<20)
735#define OAREPORTTRIG2_INVERT_C_1 (1<<21)
736#define OAREPORTTRIG2_INVERT_D_0 (1<<22)
737#define OAREPORTTRIG2_THRESHOLD_ENABLE (1<<23)
738#define OAREPORTTRIG2_REPORT_TRIGGER_ENABLE (1<<31)
739
740#define OAREPORTTRIG3 _MMIO(0x2748)
741#define OAREPORTTRIG3_NOA_SELECT_MASK 0xf
742#define OAREPORTTRIG3_NOA_SELECT_8_SHIFT 0
743#define OAREPORTTRIG3_NOA_SELECT_9_SHIFT 4
744#define OAREPORTTRIG3_NOA_SELECT_10_SHIFT 8
745#define OAREPORTTRIG3_NOA_SELECT_11_SHIFT 12
746#define OAREPORTTRIG3_NOA_SELECT_12_SHIFT 16
747#define OAREPORTTRIG3_NOA_SELECT_13_SHIFT 20
748#define OAREPORTTRIG3_NOA_SELECT_14_SHIFT 24
749#define OAREPORTTRIG3_NOA_SELECT_15_SHIFT 28
750
751#define OAREPORTTRIG4 _MMIO(0x274c)
752#define OAREPORTTRIG4_NOA_SELECT_MASK 0xf
753#define OAREPORTTRIG4_NOA_SELECT_0_SHIFT 0
754#define OAREPORTTRIG4_NOA_SELECT_1_SHIFT 4
755#define OAREPORTTRIG4_NOA_SELECT_2_SHIFT 8
756#define OAREPORTTRIG4_NOA_SELECT_3_SHIFT 12
757#define OAREPORTTRIG4_NOA_SELECT_4_SHIFT 16
758#define OAREPORTTRIG4_NOA_SELECT_5_SHIFT 20
759#define OAREPORTTRIG4_NOA_SELECT_6_SHIFT 24
760#define OAREPORTTRIG4_NOA_SELECT_7_SHIFT 28
761
762#define OAREPORTTRIG5 _MMIO(0x2750)
763#define OAREPORTTRIG5_THRESHOLD_MASK 0xffff
764#define OAREPORTTRIG5_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */
765
766#define OAREPORTTRIG6 _MMIO(0x2754)
767#define OAREPORTTRIG6_INVERT_A_0 (1<<0)
768#define OAREPORTTRIG6_INVERT_A_1 (1<<1)
769#define OAREPORTTRIG6_INVERT_A_2 (1<<2)
770#define OAREPORTTRIG6_INVERT_A_3 (1<<3)
771#define OAREPORTTRIG6_INVERT_A_4 (1<<4)
772#define OAREPORTTRIG6_INVERT_A_5 (1<<5)
773#define OAREPORTTRIG6_INVERT_A_6 (1<<6)
774#define OAREPORTTRIG6_INVERT_A_7 (1<<7)
775#define OAREPORTTRIG6_INVERT_A_8 (1<<8)
776#define OAREPORTTRIG6_INVERT_A_9 (1<<9)
777#define OAREPORTTRIG6_INVERT_A_10 (1<<10)
778#define OAREPORTTRIG6_INVERT_A_11 (1<<11)
779#define OAREPORTTRIG6_INVERT_A_12 (1<<12)
780#define OAREPORTTRIG6_INVERT_A_13 (1<<13)
781#define OAREPORTTRIG6_INVERT_A_14 (1<<14)
782#define OAREPORTTRIG6_INVERT_A_15 (1<<15)
783#define OAREPORTTRIG6_INVERT_B_0 (1<<16)
784#define OAREPORTTRIG6_INVERT_B_1 (1<<17)
785#define OAREPORTTRIG6_INVERT_B_2 (1<<18)
786#define OAREPORTTRIG6_INVERT_B_3 (1<<19)
787#define OAREPORTTRIG6_INVERT_C_0 (1<<20)
788#define OAREPORTTRIG6_INVERT_C_1 (1<<21)
789#define OAREPORTTRIG6_INVERT_D_0 (1<<22)
790#define OAREPORTTRIG6_THRESHOLD_ENABLE (1<<23)
791#define OAREPORTTRIG6_REPORT_TRIGGER_ENABLE (1<<31)
792
793#define OAREPORTTRIG7 _MMIO(0x2758)
794#define OAREPORTTRIG7_NOA_SELECT_MASK 0xf
795#define OAREPORTTRIG7_NOA_SELECT_8_SHIFT 0
796#define OAREPORTTRIG7_NOA_SELECT_9_SHIFT 4
797#define OAREPORTTRIG7_NOA_SELECT_10_SHIFT 8
798#define OAREPORTTRIG7_NOA_SELECT_11_SHIFT 12
799#define OAREPORTTRIG7_NOA_SELECT_12_SHIFT 16
800#define OAREPORTTRIG7_NOA_SELECT_13_SHIFT 20
801#define OAREPORTTRIG7_NOA_SELECT_14_SHIFT 24
802#define OAREPORTTRIG7_NOA_SELECT_15_SHIFT 28
803
804#define OAREPORTTRIG8 _MMIO(0x275c)
805#define OAREPORTTRIG8_NOA_SELECT_MASK 0xf
806#define OAREPORTTRIG8_NOA_SELECT_0_SHIFT 0
807#define OAREPORTTRIG8_NOA_SELECT_1_SHIFT 4
808#define OAREPORTTRIG8_NOA_SELECT_2_SHIFT 8
809#define OAREPORTTRIG8_NOA_SELECT_3_SHIFT 12
810#define OAREPORTTRIG8_NOA_SELECT_4_SHIFT 16
811#define OAREPORTTRIG8_NOA_SELECT_5_SHIFT 20
812#define OAREPORTTRIG8_NOA_SELECT_6_SHIFT 24
813#define OAREPORTTRIG8_NOA_SELECT_7_SHIFT 28
814
815#define OASTARTTRIG1 _MMIO(0x2710)
816#define OASTARTTRIG1_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
817#define OASTARTTRIG1_THRESHOLD_MASK 0xffff
818
819#define OASTARTTRIG2 _MMIO(0x2714)
820#define OASTARTTRIG2_INVERT_A_0 (1<<0)
821#define OASTARTTRIG2_INVERT_A_1 (1<<1)
822#define OASTARTTRIG2_INVERT_A_2 (1<<2)
823#define OASTARTTRIG2_INVERT_A_3 (1<<3)
824#define OASTARTTRIG2_INVERT_A_4 (1<<4)
825#define OASTARTTRIG2_INVERT_A_5 (1<<5)
826#define OASTARTTRIG2_INVERT_A_6 (1<<6)
827#define OASTARTTRIG2_INVERT_A_7 (1<<7)
828#define OASTARTTRIG2_INVERT_A_8 (1<<8)
829#define OASTARTTRIG2_INVERT_A_9 (1<<9)
830#define OASTARTTRIG2_INVERT_A_10 (1<<10)
831#define OASTARTTRIG2_INVERT_A_11 (1<<11)
832#define OASTARTTRIG2_INVERT_A_12 (1<<12)
833#define OASTARTTRIG2_INVERT_A_13 (1<<13)
834#define OASTARTTRIG2_INVERT_A_14 (1<<14)
835#define OASTARTTRIG2_INVERT_A_15 (1<<15)
836#define OASTARTTRIG2_INVERT_B_0 (1<<16)
837#define OASTARTTRIG2_INVERT_B_1 (1<<17)
838#define OASTARTTRIG2_INVERT_B_2 (1<<18)
839#define OASTARTTRIG2_INVERT_B_3 (1<<19)
840#define OASTARTTRIG2_INVERT_C_0 (1<<20)
841#define OASTARTTRIG2_INVERT_C_1 (1<<21)
842#define OASTARTTRIG2_INVERT_D_0 (1<<22)
843#define OASTARTTRIG2_THRESHOLD_ENABLE (1<<23)
844#define OASTARTTRIG2_START_TRIG_FLAG_MBZ (1<<24)
845#define OASTARTTRIG2_EVENT_SELECT_0 (1<<28)
846#define OASTARTTRIG2_EVENT_SELECT_1 (1<<29)
847#define OASTARTTRIG2_EVENT_SELECT_2 (1<<30)
848#define OASTARTTRIG2_EVENT_SELECT_3 (1<<31)
849
850#define OASTARTTRIG3 _MMIO(0x2718)
851#define OASTARTTRIG3_NOA_SELECT_MASK 0xf
852#define OASTARTTRIG3_NOA_SELECT_8_SHIFT 0
853#define OASTARTTRIG3_NOA_SELECT_9_SHIFT 4
854#define OASTARTTRIG3_NOA_SELECT_10_SHIFT 8
855#define OASTARTTRIG3_NOA_SELECT_11_SHIFT 12
856#define OASTARTTRIG3_NOA_SELECT_12_SHIFT 16
857#define OASTARTTRIG3_NOA_SELECT_13_SHIFT 20
858#define OASTARTTRIG3_NOA_SELECT_14_SHIFT 24
859#define OASTARTTRIG3_NOA_SELECT_15_SHIFT 28
860
861#define OASTARTTRIG4 _MMIO(0x271c)
862#define OASTARTTRIG4_NOA_SELECT_MASK 0xf
863#define OASTARTTRIG4_NOA_SELECT_0_SHIFT 0
864#define OASTARTTRIG4_NOA_SELECT_1_SHIFT 4
865#define OASTARTTRIG4_NOA_SELECT_2_SHIFT 8
866#define OASTARTTRIG4_NOA_SELECT_3_SHIFT 12
867#define OASTARTTRIG4_NOA_SELECT_4_SHIFT 16
868#define OASTARTTRIG4_NOA_SELECT_5_SHIFT 20
869#define OASTARTTRIG4_NOA_SELECT_6_SHIFT 24
870#define OASTARTTRIG4_NOA_SELECT_7_SHIFT 28
871
872#define OASTARTTRIG5 _MMIO(0x2720)
873#define OASTARTTRIG5_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
874#define OASTARTTRIG5_THRESHOLD_MASK 0xffff
875
876#define OASTARTTRIG6 _MMIO(0x2724)
877#define OASTARTTRIG6_INVERT_A_0 (1<<0)
878#define OASTARTTRIG6_INVERT_A_1 (1<<1)
879#define OASTARTTRIG6_INVERT_A_2 (1<<2)
880#define OASTARTTRIG6_INVERT_A_3 (1<<3)
881#define OASTARTTRIG6_INVERT_A_4 (1<<4)
882#define OASTARTTRIG6_INVERT_A_5 (1<<5)
883#define OASTARTTRIG6_INVERT_A_6 (1<<6)
884#define OASTARTTRIG6_INVERT_A_7 (1<<7)
885#define OASTARTTRIG6_INVERT_A_8 (1<<8)
886#define OASTARTTRIG6_INVERT_A_9 (1<<9)
887#define OASTARTTRIG6_INVERT_A_10 (1<<10)
888#define OASTARTTRIG6_INVERT_A_11 (1<<11)
889#define OASTARTTRIG6_INVERT_A_12 (1<<12)
890#define OASTARTTRIG6_INVERT_A_13 (1<<13)
891#define OASTARTTRIG6_INVERT_A_14 (1<<14)
892#define OASTARTTRIG6_INVERT_A_15 (1<<15)
893#define OASTARTTRIG6_INVERT_B_0 (1<<16)
894#define OASTARTTRIG6_INVERT_B_1 (1<<17)
895#define OASTARTTRIG6_INVERT_B_2 (1<<18)
896#define OASTARTTRIG6_INVERT_B_3 (1<<19)
897#define OASTARTTRIG6_INVERT_C_0 (1<<20)
898#define OASTARTTRIG6_INVERT_C_1 (1<<21)
899#define OASTARTTRIG6_INVERT_D_0 (1<<22)
900#define OASTARTTRIG6_THRESHOLD_ENABLE (1<<23)
901#define OASTARTTRIG6_START_TRIG_FLAG_MBZ (1<<24)
902#define OASTARTTRIG6_EVENT_SELECT_4 (1<<28)
903#define OASTARTTRIG6_EVENT_SELECT_5 (1<<29)
904#define OASTARTTRIG6_EVENT_SELECT_6 (1<<30)
905#define OASTARTTRIG6_EVENT_SELECT_7 (1<<31)
906
907#define OASTARTTRIG7 _MMIO(0x2728)
908#define OASTARTTRIG7_NOA_SELECT_MASK 0xf
909#define OASTARTTRIG7_NOA_SELECT_8_SHIFT 0
910#define OASTARTTRIG7_NOA_SELECT_9_SHIFT 4
911#define OASTARTTRIG7_NOA_SELECT_10_SHIFT 8
912#define OASTARTTRIG7_NOA_SELECT_11_SHIFT 12
913#define OASTARTTRIG7_NOA_SELECT_12_SHIFT 16
914#define OASTARTTRIG7_NOA_SELECT_13_SHIFT 20
915#define OASTARTTRIG7_NOA_SELECT_14_SHIFT 24
916#define OASTARTTRIG7_NOA_SELECT_15_SHIFT 28
917
918#define OASTARTTRIG8 _MMIO(0x272c)
919#define OASTARTTRIG8_NOA_SELECT_MASK 0xf
920#define OASTARTTRIG8_NOA_SELECT_0_SHIFT 0
921#define OASTARTTRIG8_NOA_SELECT_1_SHIFT 4
922#define OASTARTTRIG8_NOA_SELECT_2_SHIFT 8
923#define OASTARTTRIG8_NOA_SELECT_3_SHIFT 12
924#define OASTARTTRIG8_NOA_SELECT_4_SHIFT 16
925#define OASTARTTRIG8_NOA_SELECT_5_SHIFT 20
926#define OASTARTTRIG8_NOA_SELECT_6_SHIFT 24
927#define OASTARTTRIG8_NOA_SELECT_7_SHIFT 28
928
929/* CECX_0 */
930#define OACEC_COMPARE_LESS_OR_EQUAL 6
931#define OACEC_COMPARE_NOT_EQUAL 5
932#define OACEC_COMPARE_LESS_THAN 4
933#define OACEC_COMPARE_GREATER_OR_EQUAL 3
934#define OACEC_COMPARE_EQUAL 2
935#define OACEC_COMPARE_GREATER_THAN 1
936#define OACEC_COMPARE_ANY_EQUAL 0
937
938#define OACEC_COMPARE_VALUE_MASK 0xffff
939#define OACEC_COMPARE_VALUE_SHIFT 3
940
941#define OACEC_SELECT_NOA (0<<19)
942#define OACEC_SELECT_PREV (1<<19)
943#define OACEC_SELECT_BOOLEAN (2<<19)
944
945/* CECX_1 */
946#define OACEC_MASK_MASK 0xffff
947#define OACEC_CONSIDERATIONS_MASK 0xffff
948#define OACEC_CONSIDERATIONS_SHIFT 16
949
950#define OACEC0_0 _MMIO(0x2770)
951#define OACEC0_1 _MMIO(0x2774)
952#define OACEC1_0 _MMIO(0x2778)
953#define OACEC1_1 _MMIO(0x277c)
954#define OACEC2_0 _MMIO(0x2780)
955#define OACEC2_1 _MMIO(0x2784)
956#define OACEC3_0 _MMIO(0x2788)
957#define OACEC3_1 _MMIO(0x278c)
958#define OACEC4_0 _MMIO(0x2790)
959#define OACEC4_1 _MMIO(0x2794)
960#define OACEC5_0 _MMIO(0x2798)
961#define OACEC5_1 _MMIO(0x279c)
962#define OACEC6_0 _MMIO(0x27a0)
963#define OACEC6_1 _MMIO(0x27a4)
964#define OACEC7_0 _MMIO(0x27a8)
965#define OACEC7_1 _MMIO(0x27ac)
966
Kenneth Graunke180b8132014-03-25 22:52:03 -0700967
Brad Volkin220375a2014-02-18 10:15:51 -0800968#define _GEN7_PIPEA_DE_LOAD_SL 0x70068
969#define _GEN7_PIPEB_DE_LOAD_SL 0x71068
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200970#define GEN7_PIPE_DE_LOAD_SL(pipe) _MMIO_PIPE(pipe, _GEN7_PIPEA_DE_LOAD_SL, _GEN7_PIPEB_DE_LOAD_SL)
Brad Volkin220375a2014-02-18 10:15:51 -0800971
Brad Volkin5947de92014-02-18 10:15:50 -0800972/*
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100973 * Reset registers
974 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200975#define DEBUG_RESET_I830 _MMIO(0x6070)
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100976#define DEBUG_RESET_FULL (1<<7)
977#define DEBUG_RESET_RENDER (1<<8)
978#define DEBUG_RESET_DISPLAY (1<<9)
979
Jesse Barnes57f350b2012-03-28 13:39:25 -0700980/*
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300981 * IOSF sideband
982 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200983#define VLV_IOSF_DOORBELL_REQ _MMIO(VLV_DISPLAY_BASE + 0x2100)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300984#define IOSF_DEVFN_SHIFT 24
985#define IOSF_OPCODE_SHIFT 16
986#define IOSF_PORT_SHIFT 8
987#define IOSF_BYTE_ENABLES_SHIFT 4
988#define IOSF_BAR_SHIFT 1
989#define IOSF_SB_BUSY (1<<0)
Jani Nikula4688d452016-02-04 12:50:53 +0200990#define IOSF_PORT_BUNIT 0x03
991#define IOSF_PORT_PUNIT 0x04
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300992#define IOSF_PORT_NC 0x11
993#define IOSF_PORT_DPIO 0x12
Jani Nikulae9f882a2013-08-27 15:12:14 +0300994#define IOSF_PORT_GPIO_NC 0x13
995#define IOSF_PORT_CCK 0x14
Jani Nikula4688d452016-02-04 12:50:53 +0200996#define IOSF_PORT_DPIO_2 0x1a
997#define IOSF_PORT_FLISDSI 0x1b
Deepak Mdfb19ed2016-02-04 18:55:15 +0200998#define IOSF_PORT_GPIO_SC 0x48
999#define IOSF_PORT_GPIO_SUS 0xa8
Jani Nikula4688d452016-02-04 12:50:53 +02001000#define IOSF_PORT_CCU 0xa9
Jani Nikula7071af92016-03-18 13:11:15 +02001001#define CHV_IOSF_PORT_GPIO_N 0x13
1002#define CHV_IOSF_PORT_GPIO_SE 0x48
1003#define CHV_IOSF_PORT_GPIO_E 0xa8
1004#define CHV_IOSF_PORT_GPIO_SW 0xb2
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001005#define VLV_IOSF_DATA _MMIO(VLV_DISPLAY_BASE + 0x2104)
1006#define VLV_IOSF_ADDR _MMIO(VLV_DISPLAY_BASE + 0x2108)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001007
Jesse Barnes30a970c2013-11-04 13:48:12 -08001008/* See configdb bunit SB addr map */
1009#define BUNIT_REG_BISOC 0x11
1010
Jesse Barnes30a970c2013-11-04 13:48:12 -08001011#define PUNIT_REG_DSPFREQ 0x36
Ville Syrjälä383c5a62014-06-28 02:03:57 +03001012#define DSPFREQSTAT_SHIFT_CHV 24
1013#define DSPFREQSTAT_MASK_CHV (0x1f << DSPFREQSTAT_SHIFT_CHV)
1014#define DSPFREQGUAR_SHIFT_CHV 8
1015#define DSPFREQGUAR_MASK_CHV (0x1f << DSPFREQGUAR_SHIFT_CHV)
Jesse Barnes30a970c2013-11-04 13:48:12 -08001016#define DSPFREQSTAT_SHIFT 30
1017#define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
1018#define DSPFREQGUAR_SHIFT 14
1019#define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
Ville Syrjäläcfb41412015-03-05 21:19:51 +02001020#define DSP_MAXFIFO_PM5_STATUS (1 << 22) /* chv */
1021#define DSP_AUTO_CDCLK_GATE_DISABLE (1 << 7) /* chv */
1022#define DSP_MAXFIFO_PM5_ENABLE (1 << 6) /* chv */
Ville Syrjälä26972b02014-06-28 02:04:11 +03001023#define _DP_SSC(val, pipe) ((val) << (2 * (pipe)))
1024#define DP_SSC_MASK(pipe) _DP_SSC(0x3, (pipe))
1025#define DP_SSC_PWR_ON(pipe) _DP_SSC(0x0, (pipe))
1026#define DP_SSC_CLK_GATE(pipe) _DP_SSC(0x1, (pipe))
1027#define DP_SSC_RESET(pipe) _DP_SSC(0x2, (pipe))
1028#define DP_SSC_PWR_GATE(pipe) _DP_SSC(0x3, (pipe))
1029#define _DP_SSS(val, pipe) ((val) << (2 * (pipe) + 16))
1030#define DP_SSS_MASK(pipe) _DP_SSS(0x3, (pipe))
1031#define DP_SSS_PWR_ON(pipe) _DP_SSS(0x0, (pipe))
1032#define DP_SSS_CLK_GATE(pipe) _DP_SSS(0x1, (pipe))
1033#define DP_SSS_RESET(pipe) _DP_SSS(0x2, (pipe))
1034#define DP_SSS_PWR_GATE(pipe) _DP_SSS(0x3, (pipe))
Imre Deaka30180a2014-03-04 19:23:02 +02001035
1036/* See the PUNIT HAS v0.8 for the below bits */
1037enum punit_power_well {
Patrik Jakobssoncd02ac52015-11-16 15:01:05 +01001038 /* These numbers are fixed and must match the position of the pw bits */
Imre Deaka30180a2014-03-04 19:23:02 +02001039 PUNIT_POWER_WELL_RENDER = 0,
1040 PUNIT_POWER_WELL_MEDIA = 1,
1041 PUNIT_POWER_WELL_DISP2D = 3,
1042 PUNIT_POWER_WELL_DPIO_CMN_BC = 5,
1043 PUNIT_POWER_WELL_DPIO_TX_B_LANES_01 = 6,
1044 PUNIT_POWER_WELL_DPIO_TX_B_LANES_23 = 7,
1045 PUNIT_POWER_WELL_DPIO_TX_C_LANES_01 = 8,
1046 PUNIT_POWER_WELL_DPIO_TX_C_LANES_23 = 9,
1047 PUNIT_POWER_WELL_DPIO_RX0 = 10,
1048 PUNIT_POWER_WELL_DPIO_RX1 = 11,
Ville Syrjälä5d6f7ea2014-06-28 02:04:08 +03001049 PUNIT_POWER_WELL_DPIO_CMN_D = 12,
Imre Deaka30180a2014-03-04 19:23:02 +02001050
Patrik Jakobssoncd02ac52015-11-16 15:01:05 +01001051 /* Not actual bit groups. Used as IDs for lookup_power_well() */
Imre Deak56fcfd62015-11-04 19:24:10 +02001052 PUNIT_POWER_WELL_ALWAYS_ON,
Imre Deaka30180a2014-03-04 19:23:02 +02001053};
1054
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00001055enum skl_disp_power_wells {
Patrik Jakobssoncd02ac52015-11-16 15:01:05 +01001056 /* These numbers are fixed and must match the position of the pw bits */
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00001057 SKL_DISP_PW_MISC_IO,
1058 SKL_DISP_PW_DDI_A_E,
Ander Conselvan de Oliveira0d039262016-12-02 10:23:50 +02001059 GLK_DISP_PW_DDI_A = SKL_DISP_PW_DDI_A_E,
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00001060 SKL_DISP_PW_DDI_B,
1061 SKL_DISP_PW_DDI_C,
1062 SKL_DISP_PW_DDI_D,
Ander Conselvan de Oliveira0d039262016-12-02 10:23:50 +02001063
1064 GLK_DISP_PW_AUX_A = 8,
1065 GLK_DISP_PW_AUX_B,
1066 GLK_DISP_PW_AUX_C,
1067
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00001068 SKL_DISP_PW_1 = 14,
1069 SKL_DISP_PW_2,
Imre Deak56fcfd62015-11-04 19:24:10 +02001070
Patrik Jakobssoncd02ac52015-11-16 15:01:05 +01001071 /* Not actual bit groups. Used as IDs for lookup_power_well() */
Imre Deak56fcfd62015-11-04 19:24:10 +02001072 SKL_DISP_PW_ALWAYS_ON,
Patrik Jakobsson9f836f92015-11-16 16:20:01 +01001073 SKL_DISP_PW_DC_OFF,
Imre Deak9c8d0b82016-06-13 16:44:34 +03001074
1075 BXT_DPIO_CMN_A,
1076 BXT_DPIO_CMN_BC,
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02001077 GLK_DPIO_CMN_C,
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00001078};
1079
1080#define SKL_POWER_WELL_STATE(pw) (1 << ((pw) * 2))
1081#define SKL_POWER_WELL_REQ(pw) (1 << (((pw) * 2) + 1))
1082
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +08001083#define PUNIT_REG_PWRGT_CTRL 0x60
1084#define PUNIT_REG_PWRGT_STATUS 0x61
Imre Deaka30180a2014-03-04 19:23:02 +02001085#define PUNIT_PWRGT_MASK(power_well) (3 << ((power_well) * 2))
1086#define PUNIT_PWRGT_PWR_ON(power_well) (0 << ((power_well) * 2))
1087#define PUNIT_PWRGT_CLK_GATE(power_well) (1 << ((power_well) * 2))
1088#define PUNIT_PWRGT_RESET(power_well) (2 << ((power_well) * 2))
1089#define PUNIT_PWRGT_PWR_GATE(power_well) (3 << ((power_well) * 2))
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +08001090
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001091#define PUNIT_REG_GPU_LFM 0xd3
1092#define PUNIT_REG_GPU_FREQ_REQ 0xd4
1093#define PUNIT_REG_GPU_FREQ_STS 0xd8
Ville Syrjäläc8e96272014-11-07 21:33:44 +02001094#define GPLLENABLE (1<<4)
Ville Syrjäläe8474402013-06-26 17:43:24 +03001095#define GENFREQSTATUS (1<<0)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001096#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
Deepak S31685c22014-07-03 17:33:01 -04001097#define PUNIT_REG_CZ_TIMESTAMP 0xce
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001098
1099#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
1100#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
1101
Deepak S095acd52015-01-17 11:05:59 +05301102#define FB_GFX_FMAX_AT_VMAX_FUSE 0x136
1103#define FB_GFX_FREQ_FUSE_MASK 0xff
1104#define FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT 24
1105#define FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT 16
1106#define FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT 8
1107
1108#define FB_GFX_FMIN_AT_VMIN_FUSE 0x137
1109#define FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT 8
1110
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +02001111#define PUNIT_REG_DDR_SETUP2 0x139
1112#define FORCE_DDR_FREQ_REQ_ACK (1 << 8)
1113#define FORCE_DDR_LOW_FREQ (1 << 1)
1114#define FORCE_DDR_HIGH_FREQ (1 << 0)
1115
Deepak S2b6b3a02014-05-27 15:59:30 +05301116#define PUNIT_GPU_STATUS_REG 0xdb
1117#define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16
1118#define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff
1119#define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8
1120#define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff
1121
1122#define PUNIT_GPU_DUTYCYCLE_REG 0xdf
1123#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8
1124#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff
1125
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001126#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
1127#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
1128#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
1129#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
1130#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
1131#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
1132#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
1133#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
1134#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
1135#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
1136
Deepak S3ef62342015-04-29 08:36:24 +05301137#define VLV_TURBO_SOC_OVERRIDE 0x04
1138#define VLV_OVERRIDE_EN 1
1139#define VLV_SOC_TDP_EN (1 << 1)
1140#define VLV_BIAS_CPU_125_SOC_875 (6 << 2)
1141#define CHV_BIAS_CPU_50_SOC_50 (3 << 2)
1142
ymohanmabe4fc042013-08-27 23:40:56 +03001143/* vlv2 north clock has */
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08001144#define CCK_FUSE_REG 0x8
1145#define CCK_FUSE_HPLL_FREQ_MASK 0x3
ymohanmabe4fc042013-08-27 23:40:56 +03001146#define CCK_REG_DSI_PLL_FUSE 0x44
1147#define CCK_REG_DSI_PLL_CONTROL 0x48
1148#define DSI_PLL_VCO_EN (1 << 31)
1149#define DSI_PLL_LDO_GATE (1 << 30)
1150#define DSI_PLL_P1_POST_DIV_SHIFT 17
1151#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
1152#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
1153#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
1154#define DSI_PLL_MUX_MASK (3 << 9)
1155#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
1156#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
1157#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
1158#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
1159#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
1160#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
1161#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
1162#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
1163#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
1164#define DSI_PLL_LOCK (1 << 0)
1165#define CCK_REG_DSI_PLL_DIVIDER 0x4c
1166#define DSI_PLL_LFSR (1 << 31)
1167#define DSI_PLL_FRACTION_EN (1 << 30)
1168#define DSI_PLL_FRAC_COUNTER_SHIFT 27
1169#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
1170#define DSI_PLL_USYNC_CNT_SHIFT 18
1171#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
1172#define DSI_PLL_N1_DIV_SHIFT 16
1173#define DSI_PLL_N1_DIV_MASK (3 << 16)
1174#define DSI_PLL_M1_DIV_SHIFT 0
1175#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03001176#define CCK_CZ_CLOCK_CONTROL 0x62
Ville Syrjäläc30fec62016-03-04 21:43:02 +02001177#define CCK_GPLL_CLOCK_CONTROL 0x67
Jesse Barnes30a970c2013-11-04 13:48:12 -08001178#define CCK_DISPLAY_CLOCK_CONTROL 0x6b
Ville Syrjälä35d38d12016-03-02 17:22:16 +02001179#define CCK_DISPLAY_REF_CLOCK_CONTROL 0x6c
Vandana Kannan87d5d252015-09-24 23:29:17 +03001180#define CCK_TRUNK_FORCE_ON (1 << 17)
1181#define CCK_TRUNK_FORCE_OFF (1 << 16)
1182#define CCK_FREQUENCY_STATUS (0x1f << 8)
1183#define CCK_FREQUENCY_STATUS_SHIFT 8
1184#define CCK_FREQUENCY_VALUES (0x1f << 0)
ymohanmabe4fc042013-08-27 23:40:56 +03001185
Ander Conselvan de Oliveiraf38861b2016-10-06 19:22:18 +03001186/* DPIO registers */
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001187#define DPIO_DEVFN 0
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001188
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001189#define DPIO_CTL _MMIO(VLV_DISPLAY_BASE + 0x2110)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001190#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
1191#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
1192#define DPIO_SFR_BYPASS (1<<1)
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001193#define DPIO_CMNRST (1<<0)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001194
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001195#define DPIO_PHY(pipe) ((pipe) >> 1)
1196#define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
1197
Daniel Vetter598fac62013-04-18 22:01:46 +02001198/*
1199 * Per pipe/PLL DPIO regs
1200 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001201#define _VLV_PLL_DW3_CH0 0x800c
Jesse Barnes57f350b2012-03-28 13:39:25 -07001202#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
Daniel Vetter598fac62013-04-18 22:01:46 +02001203#define DPIO_POST_DIV_DAC 0
1204#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
1205#define DPIO_POST_DIV_LVDS1 2
1206#define DPIO_POST_DIV_LVDS2 3
Jesse Barnes57f350b2012-03-28 13:39:25 -07001207#define DPIO_K_SHIFT (24) /* 4 bits */
1208#define DPIO_P1_SHIFT (21) /* 3 bits */
1209#define DPIO_P2_SHIFT (16) /* 5 bits */
1210#define DPIO_N_SHIFT (12) /* 4 bits */
1211#define DPIO_ENABLE_CALIBRATION (1<<11)
1212#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
1213#define DPIO_M2DIV_MASK 0xff
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001214#define _VLV_PLL_DW3_CH1 0x802c
1215#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001216
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001217#define _VLV_PLL_DW5_CH0 0x8014
Jesse Barnes57f350b2012-03-28 13:39:25 -07001218#define DPIO_REFSEL_OVERRIDE 27
1219#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
1220#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
1221#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
Vijay Purushothamanb56747a2012-09-27 19:13:03 +05301222#define DPIO_PLL_REFCLK_SEL_MASK 3
Jesse Barnes57f350b2012-03-28 13:39:25 -07001223#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
1224#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001225#define _VLV_PLL_DW5_CH1 0x8034
1226#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001227
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001228#define _VLV_PLL_DW7_CH0 0x801c
1229#define _VLV_PLL_DW7_CH1 0x803c
1230#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001231
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001232#define _VLV_PLL_DW8_CH0 0x8040
1233#define _VLV_PLL_DW8_CH1 0x8060
1234#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001235
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001236#define VLV_PLL_DW9_BCAST 0xc044
1237#define _VLV_PLL_DW9_CH0 0x8044
1238#define _VLV_PLL_DW9_CH1 0x8064
1239#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001240
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001241#define _VLV_PLL_DW10_CH0 0x8048
1242#define _VLV_PLL_DW10_CH1 0x8068
1243#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001244
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001245#define _VLV_PLL_DW11_CH0 0x804c
1246#define _VLV_PLL_DW11_CH1 0x806c
1247#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001248
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001249/* Spec for ref block start counts at DW10 */
1250#define VLV_REF_DW13 0x80ac
Daniel Vetter598fac62013-04-18 22:01:46 +02001251
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001252#define VLV_CMN_DW0 0x8100
Chris Wilsondc96e9b2010-10-01 12:05:06 +01001253
Daniel Vetter598fac62013-04-18 22:01:46 +02001254/*
1255 * Per DDI channel DPIO regs
1256 */
1257
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001258#define _VLV_PCS_DW0_CH0 0x8200
1259#define _VLV_PCS_DW0_CH1 0x8400
Daniel Vetter598fac62013-04-18 22:01:46 +02001260#define DPIO_PCS_TX_LANE2_RESET (1<<16)
1261#define DPIO_PCS_TX_LANE1_RESET (1<<7)
Ville Syrjälä570e2a72014-08-18 14:42:46 +03001262#define DPIO_LEFT_TXFIFO_RST_MASTER2 (1<<4)
1263#define DPIO_RIGHT_TXFIFO_RST_MASTER2 (1<<3)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001264#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001265
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03001266#define _VLV_PCS01_DW0_CH0 0x200
1267#define _VLV_PCS23_DW0_CH0 0x400
1268#define _VLV_PCS01_DW0_CH1 0x2600
1269#define _VLV_PCS23_DW0_CH1 0x2800
1270#define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
1271#define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
1272
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001273#define _VLV_PCS_DW1_CH0 0x8204
1274#define _VLV_PCS_DW1_CH1 0x8404
Ville Syrjäläd2152b22014-04-28 14:15:24 +03001275#define CHV_PCS_REQ_SOFTRESET_EN (1<<23)
Daniel Vetter598fac62013-04-18 22:01:46 +02001276#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22)
1277#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21)
1278#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
1279#define DPIO_PCS_CLK_SOFT_RESET (1<<5)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001280#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001281
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03001282#define _VLV_PCS01_DW1_CH0 0x204
1283#define _VLV_PCS23_DW1_CH0 0x404
1284#define _VLV_PCS01_DW1_CH1 0x2604
1285#define _VLV_PCS23_DW1_CH1 0x2804
1286#define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
1287#define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
1288
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001289#define _VLV_PCS_DW8_CH0 0x8220
1290#define _VLV_PCS_DW8_CH1 0x8420
Ville Syrjälä9197c882014-04-09 13:29:05 +03001291#define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20)
1292#define CHV_PCS_USEDCLKCHANNEL (1 << 21)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001293#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001294
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001295#define _VLV_PCS01_DW8_CH0 0x0220
1296#define _VLV_PCS23_DW8_CH0 0x0420
1297#define _VLV_PCS01_DW8_CH1 0x2620
1298#define _VLV_PCS23_DW8_CH1 0x2820
1299#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
1300#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001301
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001302#define _VLV_PCS_DW9_CH0 0x8224
1303#define _VLV_PCS_DW9_CH1 0x8424
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03001304#define DPIO_PCS_TX2MARGIN_MASK (0x7<<13)
1305#define DPIO_PCS_TX2MARGIN_000 (0<<13)
1306#define DPIO_PCS_TX2MARGIN_101 (1<<13)
1307#define DPIO_PCS_TX1MARGIN_MASK (0x7<<10)
1308#define DPIO_PCS_TX1MARGIN_000 (0<<10)
1309#define DPIO_PCS_TX1MARGIN_101 (1<<10)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001310#define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001311
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03001312#define _VLV_PCS01_DW9_CH0 0x224
1313#define _VLV_PCS23_DW9_CH0 0x424
1314#define _VLV_PCS01_DW9_CH1 0x2624
1315#define _VLV_PCS23_DW9_CH1 0x2824
1316#define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1)
1317#define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1)
1318
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001319#define _CHV_PCS_DW10_CH0 0x8228
1320#define _CHV_PCS_DW10_CH1 0x8428
1321#define DPIO_PCS_SWING_CALC_TX0_TX2 (1<<30)
1322#define DPIO_PCS_SWING_CALC_TX1_TX3 (1<<31)
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03001323#define DPIO_PCS_TX2DEEMP_MASK (0xf<<24)
1324#define DPIO_PCS_TX2DEEMP_9P5 (0<<24)
1325#define DPIO_PCS_TX2DEEMP_6P0 (2<<24)
1326#define DPIO_PCS_TX1DEEMP_MASK (0xf<<16)
1327#define DPIO_PCS_TX1DEEMP_9P5 (0<<16)
1328#define DPIO_PCS_TX1DEEMP_6P0 (2<<16)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001329#define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
1330
Ville Syrjälä1966e592014-04-09 13:29:04 +03001331#define _VLV_PCS01_DW10_CH0 0x0228
1332#define _VLV_PCS23_DW10_CH0 0x0428
1333#define _VLV_PCS01_DW10_CH1 0x2628
1334#define _VLV_PCS23_DW10_CH1 0x2828
1335#define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
1336#define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
1337
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001338#define _VLV_PCS_DW11_CH0 0x822c
1339#define _VLV_PCS_DW11_CH1 0x842c
Ville Syrjälä2e523e92015-04-10 18:21:27 +03001340#define DPIO_TX2_STAGGER_MASK(x) ((x)<<24)
Ville Syrjälä570e2a72014-08-18 14:42:46 +03001341#define DPIO_LANEDESKEW_STRAP_OVRD (1<<3)
1342#define DPIO_LEFT_TXFIFO_RST_MASTER (1<<1)
1343#define DPIO_RIGHT_TXFIFO_RST_MASTER (1<<0)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001344#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001345
Ville Syrjälä570e2a72014-08-18 14:42:46 +03001346#define _VLV_PCS01_DW11_CH0 0x022c
1347#define _VLV_PCS23_DW11_CH0 0x042c
1348#define _VLV_PCS01_DW11_CH1 0x262c
1349#define _VLV_PCS23_DW11_CH1 0x282c
Ville Syrjälä142d2ec2014-10-16 20:52:32 +03001350#define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1)
1351#define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1)
Ville Syrjälä570e2a72014-08-18 14:42:46 +03001352
Ville Syrjälä2e523e92015-04-10 18:21:27 +03001353#define _VLV_PCS01_DW12_CH0 0x0230
1354#define _VLV_PCS23_DW12_CH0 0x0430
1355#define _VLV_PCS01_DW12_CH1 0x2630
1356#define _VLV_PCS23_DW12_CH1 0x2830
1357#define VLV_PCS01_DW12(ch) _PORT(ch, _VLV_PCS01_DW12_CH0, _VLV_PCS01_DW12_CH1)
1358#define VLV_PCS23_DW12(ch) _PORT(ch, _VLV_PCS23_DW12_CH0, _VLV_PCS23_DW12_CH1)
1359
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001360#define _VLV_PCS_DW12_CH0 0x8230
1361#define _VLV_PCS_DW12_CH1 0x8430
Ville Syrjälä2e523e92015-04-10 18:21:27 +03001362#define DPIO_TX2_STAGGER_MULT(x) ((x)<<20)
1363#define DPIO_TX1_STAGGER_MULT(x) ((x)<<16)
1364#define DPIO_TX1_STAGGER_MASK(x) ((x)<<8)
1365#define DPIO_LANESTAGGER_STRAP_OVRD (1<<6)
1366#define DPIO_LANESTAGGER_STRAP(x) ((x)<<0)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001367#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001368
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001369#define _VLV_PCS_DW14_CH0 0x8238
1370#define _VLV_PCS_DW14_CH1 0x8438
1371#define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001372
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001373#define _VLV_PCS_DW23_CH0 0x825c
1374#define _VLV_PCS_DW23_CH1 0x845c
1375#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001376
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001377#define _VLV_TX_DW2_CH0 0x8288
1378#define _VLV_TX_DW2_CH1 0x8488
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001379#define DPIO_SWING_MARGIN000_SHIFT 16
1380#define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001381#define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001382#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001383
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001384#define _VLV_TX_DW3_CH0 0x828c
1385#define _VLV_TX_DW3_CH1 0x848c
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001386/* The following bit for CHV phy */
1387#define DPIO_TX_UNIQ_TRANS_SCALE_EN (1<<27)
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001388#define DPIO_SWING_MARGIN101_SHIFT 16
1389#define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001390#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
1391
1392#define _VLV_TX_DW4_CH0 0x8290
1393#define _VLV_TX_DW4_CH1 0x8490
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001394#define DPIO_SWING_DEEMPH9P5_SHIFT 24
1395#define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001396#define DPIO_SWING_DEEMPH6P0_SHIFT 16
1397#define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001398#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
1399
1400#define _VLV_TX3_DW4_CH0 0x690
1401#define _VLV_TX3_DW4_CH1 0x2a90
1402#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
1403
1404#define _VLV_TX_DW5_CH0 0x8294
1405#define _VLV_TX_DW5_CH1 0x8494
Daniel Vetter598fac62013-04-18 22:01:46 +02001406#define DPIO_TX_OCALINIT_EN (1<<31)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001407#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001408
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001409#define _VLV_TX_DW11_CH0 0x82ac
1410#define _VLV_TX_DW11_CH1 0x84ac
1411#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001412
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001413#define _VLV_TX_DW14_CH0 0x82b8
1414#define _VLV_TX_DW14_CH1 0x84b8
1415#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
Vijay Purushothamanb56747a2012-09-27 19:13:03 +05301416
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001417/* CHV dpPhy registers */
1418#define _CHV_PLL_DW0_CH0 0x8000
1419#define _CHV_PLL_DW0_CH1 0x8180
1420#define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
1421
1422#define _CHV_PLL_DW1_CH0 0x8004
1423#define _CHV_PLL_DW1_CH1 0x8184
1424#define DPIO_CHV_N_DIV_SHIFT 8
1425#define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
1426#define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
1427
1428#define _CHV_PLL_DW2_CH0 0x8008
1429#define _CHV_PLL_DW2_CH1 0x8188
1430#define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
1431
1432#define _CHV_PLL_DW3_CH0 0x800c
1433#define _CHV_PLL_DW3_CH1 0x818c
1434#define DPIO_CHV_FRAC_DIV_EN (1 << 16)
1435#define DPIO_CHV_FIRST_MOD (0 << 8)
1436#define DPIO_CHV_SECOND_MOD (1 << 8)
1437#define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05301438#define DPIO_CHV_FEEDFWD_GAIN_MASK (0xF << 0)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001439#define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
1440
1441#define _CHV_PLL_DW6_CH0 0x8018
1442#define _CHV_PLL_DW6_CH1 0x8198
1443#define DPIO_CHV_GAIN_CTRL_SHIFT 16
1444#define DPIO_CHV_INT_COEFF_SHIFT 8
1445#define DPIO_CHV_PROP_COEFF_SHIFT 0
1446#define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
1447
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301448#define _CHV_PLL_DW8_CH0 0x8020
1449#define _CHV_PLL_DW8_CH1 0x81A0
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05301450#define DPIO_CHV_TDC_TARGET_CNT_SHIFT 0
1451#define DPIO_CHV_TDC_TARGET_CNT_MASK (0x3FF << 0)
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301452#define CHV_PLL_DW8(ch) _PIPE(ch, _CHV_PLL_DW8_CH0, _CHV_PLL_DW8_CH1)
1453
1454#define _CHV_PLL_DW9_CH0 0x8024
1455#define _CHV_PLL_DW9_CH1 0x81A4
1456#define DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT 1 /* 3 bits */
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05301457#define DPIO_CHV_INT_LOCK_THRESHOLD_MASK (7 << 1)
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301458#define DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE 1 /* 1: coarse & 0 : fine */
1459#define CHV_PLL_DW9(ch) _PIPE(ch, _CHV_PLL_DW9_CH0, _CHV_PLL_DW9_CH1)
1460
Ville Syrjälä6669e392015-07-08 23:46:00 +03001461#define _CHV_CMN_DW0_CH0 0x8100
1462#define DPIO_ALLDL_POWERDOWN_SHIFT_CH0 19
1463#define DPIO_ANYDL_POWERDOWN_SHIFT_CH0 18
1464#define DPIO_ALLDL_POWERDOWN (1 << 1)
1465#define DPIO_ANYDL_POWERDOWN (1 << 0)
1466
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03001467#define _CHV_CMN_DW5_CH0 0x8114
1468#define CHV_BUFRIGHTENA1_DISABLE (0 << 20)
1469#define CHV_BUFRIGHTENA1_NORMAL (1 << 20)
1470#define CHV_BUFRIGHTENA1_FORCE (3 << 20)
1471#define CHV_BUFRIGHTENA1_MASK (3 << 20)
1472#define CHV_BUFLEFTENA1_DISABLE (0 << 22)
1473#define CHV_BUFLEFTENA1_NORMAL (1 << 22)
1474#define CHV_BUFLEFTENA1_FORCE (3 << 22)
1475#define CHV_BUFLEFTENA1_MASK (3 << 22)
1476
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001477#define _CHV_CMN_DW13_CH0 0x8134
1478#define _CHV_CMN_DW0_CH1 0x8080
1479#define DPIO_CHV_S1_DIV_SHIFT 21
1480#define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
1481#define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
1482#define DPIO_CHV_K_DIV_SHIFT 4
1483#define DPIO_PLL_FREQLOCK (1 << 1)
1484#define DPIO_PLL_LOCK (1 << 0)
1485#define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
1486
1487#define _CHV_CMN_DW14_CH0 0x8138
1488#define _CHV_CMN_DW1_CH1 0x8084
1489#define DPIO_AFC_RECAL (1 << 14)
1490#define DPIO_DCLKP_EN (1 << 13)
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03001491#define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */
1492#define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */
1493#define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */
1494#define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */
1495#define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */
1496#define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */
1497#define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */
1498#define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001499#define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
1500
Ville Syrjälä9197c882014-04-09 13:29:05 +03001501#define _CHV_CMN_DW19_CH0 0x814c
1502#define _CHV_CMN_DW6_CH1 0x8098
Ville Syrjälä6669e392015-07-08 23:46:00 +03001503#define DPIO_ALLDL_POWERDOWN_SHIFT_CH1 30 /* CL2 DW6 only */
1504#define DPIO_ANYDL_POWERDOWN_SHIFT_CH1 29 /* CL2 DW6 only */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001505#define DPIO_DYNPWRDOWNEN_CH1 (1 << 28) /* CL2 DW6 only */
Ville Syrjälä9197c882014-04-09 13:29:05 +03001506#define CHV_CMN_USEDCLKCHANNEL (1 << 13)
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001507
Ville Syrjälä9197c882014-04-09 13:29:05 +03001508#define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
1509
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001510#define CHV_CMN_DW28 0x8170
1511#define DPIO_CL1POWERDOWNEN (1 << 23)
1512#define DPIO_DYNPWRDOWNEN_CH0 (1 << 22)
Ville Syrjäläee279212015-07-08 23:45:57 +03001513#define DPIO_SUS_CLK_CONFIG_ON (0 << 0)
1514#define DPIO_SUS_CLK_CONFIG_CLKREQ (1 << 0)
1515#define DPIO_SUS_CLK_CONFIG_GATE (2 << 0)
1516#define DPIO_SUS_CLK_CONFIG_GATE_CLKREQ (3 << 0)
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001517
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001518#define CHV_CMN_DW30 0x8178
Ville Syrjälä3e288782015-07-08 23:45:58 +03001519#define DPIO_CL2_LDOFUSE_PWRENB (1 << 6)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001520#define DPIO_LRC_BYPASS (1 << 3)
1521
1522#define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
1523 (lane) * 0x200 + (offset))
1524
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03001525#define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
1526#define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
1527#define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
1528#define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
1529#define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
1530#define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
1531#define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
1532#define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
1533#define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
1534#define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
1535#define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001536#define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
1537#define DPIO_FRC_LATENCY_SHFIT 8
1538#define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
1539#define DPIO_UPAR_SHIFT 30
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301540
1541/* BXT PHY registers */
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001542#define _BXT_PHY0_BASE 0x6C000
1543#define _BXT_PHY1_BASE 0x162000
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02001544#define _BXT_PHY2_BASE 0x163000
1545#define BXT_PHY_BASE(phy) _PHY3((phy), _BXT_PHY0_BASE, \
1546 _BXT_PHY1_BASE, \
1547 _BXT_PHY2_BASE)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001548
1549#define _BXT_PHY(phy, reg) \
1550 _MMIO(BXT_PHY_BASE(phy) - _BXT_PHY0_BASE + (reg))
1551
1552#define _BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1553 (BXT_PHY_BASE(phy) + _PIPE((ch), (reg_ch0) - _BXT_PHY0_BASE, \
1554 (reg_ch1) - _BXT_PHY0_BASE))
1555#define _MMIO_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1556 _MMIO(_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1))
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301557
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001558#define BXT_P_CR_GT_DISP_PWRON _MMIO(0x138090)
Uma Shankar1881a422017-01-25 19:43:23 +05301559#define MIPIO_RST_CTRL (1 << 2)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301560
Imre Deake93da0a2016-06-13 16:44:37 +03001561#define _BXT_PHY_CTL_DDI_A 0x64C00
1562#define _BXT_PHY_CTL_DDI_B 0x64C10
1563#define _BXT_PHY_CTL_DDI_C 0x64C20
1564#define BXT_PHY_CMNLANE_POWERDOWN_ACK (1 << 10)
1565#define BXT_PHY_LANE_POWERDOWN_ACK (1 << 9)
1566#define BXT_PHY_LANE_ENABLED (1 << 8)
1567#define BXT_PHY_CTL(port) _MMIO_PORT(port, _BXT_PHY_CTL_DDI_A, \
1568 _BXT_PHY_CTL_DDI_B)
1569
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301570#define _PHY_CTL_FAMILY_EDP 0x64C80
1571#define _PHY_CTL_FAMILY_DDI 0x64C90
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02001572#define _PHY_CTL_FAMILY_DDI_C 0x64CA0
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301573#define COMMON_RESET_DIS (1 << 31)
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02001574#define BXT_PHY_CTL_FAMILY(phy) _MMIO_PHY3((phy), _PHY_CTL_FAMILY_DDI, \
1575 _PHY_CTL_FAMILY_EDP, \
1576 _PHY_CTL_FAMILY_DDI_C)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301577
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301578/* BXT PHY PLL registers */
1579#define _PORT_PLL_A 0x46074
1580#define _PORT_PLL_B 0x46078
1581#define _PORT_PLL_C 0x4607c
1582#define PORT_PLL_ENABLE (1 << 31)
1583#define PORT_PLL_LOCK (1 << 30)
1584#define PORT_PLL_REF_SEL (1 << 27)
Madhav Chauhanf7044dd2016-12-02 10:23:53 +02001585#define PORT_PLL_POWER_ENABLE (1 << 26)
1586#define PORT_PLL_POWER_STATE (1 << 25)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001587#define BXT_PORT_PLL_ENABLE(port) _MMIO_PORT(port, _PORT_PLL_A, _PORT_PLL_B)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301588
1589#define _PORT_PLL_EBB_0_A 0x162034
1590#define _PORT_PLL_EBB_0_B 0x6C034
1591#define _PORT_PLL_EBB_0_C 0x6C340
Imre Deakaa610dc2015-06-22 23:35:52 +03001592#define PORT_PLL_P1_SHIFT 13
1593#define PORT_PLL_P1_MASK (0x07 << PORT_PLL_P1_SHIFT)
1594#define PORT_PLL_P1(x) ((x) << PORT_PLL_P1_SHIFT)
1595#define PORT_PLL_P2_SHIFT 8
1596#define PORT_PLL_P2_MASK (0x1f << PORT_PLL_P2_SHIFT)
1597#define PORT_PLL_P2(x) ((x) << PORT_PLL_P2_SHIFT)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001598#define BXT_PORT_PLL_EBB_0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1599 _PORT_PLL_EBB_0_B, \
1600 _PORT_PLL_EBB_0_C)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301601
1602#define _PORT_PLL_EBB_4_A 0x162038
1603#define _PORT_PLL_EBB_4_B 0x6C038
1604#define _PORT_PLL_EBB_4_C 0x6C344
1605#define PORT_PLL_10BIT_CLK_ENABLE (1 << 13)
1606#define PORT_PLL_RECALIBRATE (1 << 14)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001607#define BXT_PORT_PLL_EBB_4(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1608 _PORT_PLL_EBB_4_B, \
1609 _PORT_PLL_EBB_4_C)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301610
1611#define _PORT_PLL_0_A 0x162100
1612#define _PORT_PLL_0_B 0x6C100
1613#define _PORT_PLL_0_C 0x6C380
1614/* PORT_PLL_0_A */
1615#define PORT_PLL_M2_MASK 0xFF
1616/* PORT_PLL_1_A */
Imre Deakaa610dc2015-06-22 23:35:52 +03001617#define PORT_PLL_N_SHIFT 8
1618#define PORT_PLL_N_MASK (0x0F << PORT_PLL_N_SHIFT)
1619#define PORT_PLL_N(x) ((x) << PORT_PLL_N_SHIFT)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301620/* PORT_PLL_2_A */
1621#define PORT_PLL_M2_FRAC_MASK 0x3FFFFF
1622/* PORT_PLL_3_A */
1623#define PORT_PLL_M2_FRAC_ENABLE (1 << 16)
1624/* PORT_PLL_6_A */
1625#define PORT_PLL_PROP_COEFF_MASK 0xF
1626#define PORT_PLL_INT_COEFF_MASK (0x1F << 8)
1627#define PORT_PLL_INT_COEFF(x) ((x) << 8)
1628#define PORT_PLL_GAIN_CTL_MASK (0x07 << 16)
1629#define PORT_PLL_GAIN_CTL(x) ((x) << 16)
1630/* PORT_PLL_8_A */
1631#define PORT_PLL_TARGET_CNT_MASK 0x3FF
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301632/* PORT_PLL_9_A */
Imre Deak05712c12015-06-18 17:25:54 +03001633#define PORT_PLL_LOCK_THRESHOLD_SHIFT 1
1634#define PORT_PLL_LOCK_THRESHOLD_MASK (0x7 << PORT_PLL_LOCK_THRESHOLD_SHIFT)
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301635/* PORT_PLL_10_A */
1636#define PORT_PLL_DCO_AMP_OVR_EN_H (1<<27)
Vandana Kannane6292552015-07-01 17:02:57 +05301637#define PORT_PLL_DCO_AMP_DEFAULT 15
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301638#define PORT_PLL_DCO_AMP_MASK 0x3c00
Ville Syrjälä68d97532015-09-18 20:03:39 +03001639#define PORT_PLL_DCO_AMP(x) ((x)<<10)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001640#define _PORT_PLL_BASE(phy, ch) _BXT_PHY_CH(phy, ch, \
1641 _PORT_PLL_0_B, \
1642 _PORT_PLL_0_C)
1643#define BXT_PORT_PLL(phy, ch, idx) _MMIO(_PORT_PLL_BASE(phy, ch) + \
1644 (idx) * 4)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301645
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301646/* BXT PHY common lane registers */
1647#define _PORT_CL1CM_DW0_A 0x162000
1648#define _PORT_CL1CM_DW0_BC 0x6C000
1649#define PHY_POWER_GOOD (1 << 16)
Vandana Kannanb61e7992016-03-31 23:15:54 +05301650#define PHY_RESERVED (1 << 7)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001651#define BXT_PORT_CL1CM_DW0(phy) _BXT_PHY((phy), _PORT_CL1CM_DW0_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301652
1653#define _PORT_CL1CM_DW9_A 0x162024
1654#define _PORT_CL1CM_DW9_BC 0x6C024
1655#define IREF0RC_OFFSET_SHIFT 8
1656#define IREF0RC_OFFSET_MASK (0xFF << IREF0RC_OFFSET_SHIFT)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001657#define BXT_PORT_CL1CM_DW9(phy) _BXT_PHY((phy), _PORT_CL1CM_DW9_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301658
1659#define _PORT_CL1CM_DW10_A 0x162028
1660#define _PORT_CL1CM_DW10_BC 0x6C028
1661#define IREF1RC_OFFSET_SHIFT 8
1662#define IREF1RC_OFFSET_MASK (0xFF << IREF1RC_OFFSET_SHIFT)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001663#define BXT_PORT_CL1CM_DW10(phy) _BXT_PHY((phy), _PORT_CL1CM_DW10_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301664
1665#define _PORT_CL1CM_DW28_A 0x162070
1666#define _PORT_CL1CM_DW28_BC 0x6C070
1667#define OCL1_POWER_DOWN_EN (1 << 23)
1668#define DW28_OLDO_DYN_PWR_DOWN_EN (1 << 22)
1669#define SUS_CLK_CONFIG 0x3
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001670#define BXT_PORT_CL1CM_DW28(phy) _BXT_PHY((phy), _PORT_CL1CM_DW28_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301671
1672#define _PORT_CL1CM_DW30_A 0x162078
1673#define _PORT_CL1CM_DW30_BC 0x6C078
1674#define OCL2_LDOFUSE_PWR_DIS (1 << 6)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001675#define BXT_PORT_CL1CM_DW30(phy) _BXT_PHY((phy), _PORT_CL1CM_DW30_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301676
Ander Conselvan de Oliveira842d4162016-10-06 19:22:20 +03001677/* The spec defines this only for BXT PHY0, but lets assume that this
1678 * would exist for PHY1 too if it had a second channel.
1679 */
1680#define _PORT_CL2CM_DW6_A 0x162358
1681#define _PORT_CL2CM_DW6_BC 0x6C358
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001682#define BXT_PORT_CL2CM_DW6(phy) _BXT_PHY((phy), _PORT_CL2CM_DW6_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301683#define DW6_OLDO_DYN_PWR_DOWN_EN (1 << 28)
1684
1685/* BXT PHY Ref registers */
1686#define _PORT_REF_DW3_A 0x16218C
1687#define _PORT_REF_DW3_BC 0x6C18C
1688#define GRC_DONE (1 << 22)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001689#define BXT_PORT_REF_DW3(phy) _BXT_PHY((phy), _PORT_REF_DW3_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301690
1691#define _PORT_REF_DW6_A 0x162198
1692#define _PORT_REF_DW6_BC 0x6C198
Imre Deakd1e082f2016-04-01 16:02:33 +03001693#define GRC_CODE_SHIFT 24
1694#define GRC_CODE_MASK (0xFF << GRC_CODE_SHIFT)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301695#define GRC_CODE_FAST_SHIFT 16
Imre Deakd1e082f2016-04-01 16:02:33 +03001696#define GRC_CODE_FAST_MASK (0xFF << GRC_CODE_FAST_SHIFT)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301697#define GRC_CODE_SLOW_SHIFT 8
1698#define GRC_CODE_SLOW_MASK (0xFF << GRC_CODE_SLOW_SHIFT)
1699#define GRC_CODE_NOM_MASK 0xFF
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001700#define BXT_PORT_REF_DW6(phy) _BXT_PHY((phy), _PORT_REF_DW6_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301701
1702#define _PORT_REF_DW8_A 0x1621A0
1703#define _PORT_REF_DW8_BC 0x6C1A0
1704#define GRC_DIS (1 << 15)
1705#define GRC_RDY_OVRD (1 << 1)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001706#define BXT_PORT_REF_DW8(phy) _BXT_PHY((phy), _PORT_REF_DW8_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301707
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301708/* BXT PHY PCS registers */
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301709#define _PORT_PCS_DW10_LN01_A 0x162428
1710#define _PORT_PCS_DW10_LN01_B 0x6C428
1711#define _PORT_PCS_DW10_LN01_C 0x6C828
1712#define _PORT_PCS_DW10_GRP_A 0x162C28
1713#define _PORT_PCS_DW10_GRP_B 0x6CC28
1714#define _PORT_PCS_DW10_GRP_C 0x6CE28
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001715#define BXT_PORT_PCS_DW10_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1716 _PORT_PCS_DW10_LN01_B, \
1717 _PORT_PCS_DW10_LN01_C)
1718#define BXT_PORT_PCS_DW10_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1719 _PORT_PCS_DW10_GRP_B, \
1720 _PORT_PCS_DW10_GRP_C)
1721
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301722#define TX2_SWING_CALC_INIT (1 << 31)
1723#define TX1_SWING_CALC_INIT (1 << 30)
1724
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301725#define _PORT_PCS_DW12_LN01_A 0x162430
1726#define _PORT_PCS_DW12_LN01_B 0x6C430
1727#define _PORT_PCS_DW12_LN01_C 0x6C830
1728#define _PORT_PCS_DW12_LN23_A 0x162630
1729#define _PORT_PCS_DW12_LN23_B 0x6C630
1730#define _PORT_PCS_DW12_LN23_C 0x6CA30
1731#define _PORT_PCS_DW12_GRP_A 0x162c30
1732#define _PORT_PCS_DW12_GRP_B 0x6CC30
1733#define _PORT_PCS_DW12_GRP_C 0x6CE30
1734#define LANESTAGGER_STRAP_OVRD (1 << 6)
1735#define LANE_STAGGER_MASK 0x1F
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001736#define BXT_PORT_PCS_DW12_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1737 _PORT_PCS_DW12_LN01_B, \
1738 _PORT_PCS_DW12_LN01_C)
1739#define BXT_PORT_PCS_DW12_LN23(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1740 _PORT_PCS_DW12_LN23_B, \
1741 _PORT_PCS_DW12_LN23_C)
1742#define BXT_PORT_PCS_DW12_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1743 _PORT_PCS_DW12_GRP_B, \
1744 _PORT_PCS_DW12_GRP_C)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301745
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301746/* BXT PHY TX registers */
1747#define _BXT_LANE_OFFSET(lane) (((lane) >> 1) * 0x200 + \
1748 ((lane) & 1) * 0x80)
1749
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301750#define _PORT_TX_DW2_LN0_A 0x162508
1751#define _PORT_TX_DW2_LN0_B 0x6C508
1752#define _PORT_TX_DW2_LN0_C 0x6C908
1753#define _PORT_TX_DW2_GRP_A 0x162D08
1754#define _PORT_TX_DW2_GRP_B 0x6CD08
1755#define _PORT_TX_DW2_GRP_C 0x6CF08
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001756#define BXT_PORT_TX_DW2_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1757 _PORT_TX_DW2_LN0_B, \
1758 _PORT_TX_DW2_LN0_C)
1759#define BXT_PORT_TX_DW2_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1760 _PORT_TX_DW2_GRP_B, \
1761 _PORT_TX_DW2_GRP_C)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301762#define MARGIN_000_SHIFT 16
1763#define MARGIN_000 (0xFF << MARGIN_000_SHIFT)
1764#define UNIQ_TRANS_SCALE_SHIFT 8
1765#define UNIQ_TRANS_SCALE (0xFF << UNIQ_TRANS_SCALE_SHIFT)
1766
1767#define _PORT_TX_DW3_LN0_A 0x16250C
1768#define _PORT_TX_DW3_LN0_B 0x6C50C
1769#define _PORT_TX_DW3_LN0_C 0x6C90C
1770#define _PORT_TX_DW3_GRP_A 0x162D0C
1771#define _PORT_TX_DW3_GRP_B 0x6CD0C
1772#define _PORT_TX_DW3_GRP_C 0x6CF0C
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001773#define BXT_PORT_TX_DW3_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1774 _PORT_TX_DW3_LN0_B, \
1775 _PORT_TX_DW3_LN0_C)
1776#define BXT_PORT_TX_DW3_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1777 _PORT_TX_DW3_GRP_B, \
1778 _PORT_TX_DW3_GRP_C)
Sonika Jindal9c58a042015-09-24 10:22:54 +05301779#define SCALE_DCOMP_METHOD (1 << 26)
1780#define UNIQUE_TRANGE_EN_METHOD (1 << 27)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301781
1782#define _PORT_TX_DW4_LN0_A 0x162510
1783#define _PORT_TX_DW4_LN0_B 0x6C510
1784#define _PORT_TX_DW4_LN0_C 0x6C910
1785#define _PORT_TX_DW4_GRP_A 0x162D10
1786#define _PORT_TX_DW4_GRP_B 0x6CD10
1787#define _PORT_TX_DW4_GRP_C 0x6CF10
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001788#define BXT_PORT_TX_DW4_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1789 _PORT_TX_DW4_LN0_B, \
1790 _PORT_TX_DW4_LN0_C)
1791#define BXT_PORT_TX_DW4_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1792 _PORT_TX_DW4_GRP_B, \
1793 _PORT_TX_DW4_GRP_C)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301794#define DEEMPH_SHIFT 24
1795#define DE_EMPHASIS (0xFF << DEEMPH_SHIFT)
1796
Ander Conselvan de Oliveira51b3ee32016-12-02 10:23:52 +02001797#define _PORT_TX_DW5_LN0_A 0x162514
1798#define _PORT_TX_DW5_LN0_B 0x6C514
1799#define _PORT_TX_DW5_LN0_C 0x6C914
1800#define _PORT_TX_DW5_GRP_A 0x162D14
1801#define _PORT_TX_DW5_GRP_B 0x6CD14
1802#define _PORT_TX_DW5_GRP_C 0x6CF14
1803#define BXT_PORT_TX_DW5_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1804 _PORT_TX_DW5_LN0_B, \
1805 _PORT_TX_DW5_LN0_C)
1806#define BXT_PORT_TX_DW5_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1807 _PORT_TX_DW5_GRP_B, \
1808 _PORT_TX_DW5_GRP_C)
1809#define DCC_DELAY_RANGE_1 (1 << 9)
1810#define DCC_DELAY_RANGE_2 (1 << 8)
1811
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301812#define _PORT_TX_DW14_LN0_A 0x162538
1813#define _PORT_TX_DW14_LN0_B 0x6C538
1814#define _PORT_TX_DW14_LN0_C 0x6C938
1815#define LATENCY_OPTIM_SHIFT 30
1816#define LATENCY_OPTIM (1 << LATENCY_OPTIM_SHIFT)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001817#define BXT_PORT_TX_DW14_LN(phy, ch, lane) \
1818 _MMIO(_BXT_PHY_CH(phy, ch, _PORT_TX_DW14_LN0_B, \
1819 _PORT_TX_DW14_LN0_C) + \
1820 _BXT_LANE_OFFSET(lane))
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301821
David Weinehallf8896f52015-06-25 11:11:03 +03001822/* UAIMI scratch pad register 1 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001823#define UAIMI_SPR1 _MMIO(0x4F074)
David Weinehallf8896f52015-06-25 11:11:03 +03001824/* SKL VccIO mask */
1825#define SKL_VCCIO_MASK 0x1
1826/* SKL balance leg register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001827#define DISPIO_CR_TX_BMU_CR0 _MMIO(0x6C00C)
David Weinehallf8896f52015-06-25 11:11:03 +03001828/* I_boost values */
1829#define BALANCE_LEG_SHIFT(port) (8+3*(port))
1830#define BALANCE_LEG_MASK(port) (7<<(8+3*(port)))
1831/* Balance leg disable bits */
1832#define BALANCE_LEG_DISABLE_SHIFT 23
Ville Syrjäläa7d8dbc2016-07-12 15:59:28 +03001833#define BALANCE_LEG_DISABLE(port) (1 << (23 + (port)))
David Weinehallf8896f52015-06-25 11:11:03 +03001834
Jesse Barnes585fb112008-07-29 11:54:06 -07001835/*
Jesse Barnesde151cf2008-11-12 10:03:55 -08001836 * Fence registers
Ville Syrjäläeecf6132015-09-21 18:05:14 +03001837 * [0-7] @ 0x2000 gen2,gen3
1838 * [8-15] @ 0x3000 945,g33,pnv
1839 *
1840 * [0-15] @ 0x3000 gen4,gen5
1841 *
1842 * [0-15] @ 0x100000 gen6,vlv,chv
1843 * [0-31] @ 0x100000 gen7+
Jesse Barnesde151cf2008-11-12 10:03:55 -08001844 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001845#define FENCE_REG(i) _MMIO(0x2000 + (((i) & 8) << 9) + ((i) & 7) * 4)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001846#define I830_FENCE_START_MASK 0x07f80000
1847#define I830_FENCE_TILING_Y_SHIFT 12
Jesse Barnes0f973f22009-01-26 17:10:45 -08001848#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001849#define I830_FENCE_PITCH_SHIFT 4
1850#define I830_FENCE_REG_VALID (1<<0)
Daniel Vetterc36a2a62010-04-17 15:12:03 +02001851#define I915_FENCE_MAX_PITCH_VAL 4
Eric Anholte76a16d2009-05-26 17:44:56 -07001852#define I830_FENCE_MAX_PITCH_VAL 6
Daniel Vetter8d7773a2009-03-29 14:09:41 +02001853#define I830_FENCE_MAX_SIZE_VAL (1<<8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001854
1855#define I915_FENCE_START_MASK 0x0ff00000
Jesse Barnes0f973f22009-01-26 17:10:45 -08001856#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001857
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001858#define FENCE_REG_965_LO(i) _MMIO(0x03000 + (i) * 8)
1859#define FENCE_REG_965_HI(i) _MMIO(0x03000 + (i) * 8 + 4)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001860#define I965_FENCE_PITCH_SHIFT 2
1861#define I965_FENCE_TILING_Y_SHIFT 1
1862#define I965_FENCE_REG_VALID (1<<0)
Daniel Vetter8d7773a2009-03-29 14:09:41 +02001863#define I965_FENCE_MAX_PITCH_VAL 0x0400
Jesse Barnesde151cf2008-11-12 10:03:55 -08001864
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001865#define FENCE_REG_GEN6_LO(i) _MMIO(0x100000 + (i) * 8)
1866#define FENCE_REG_GEN6_HI(i) _MMIO(0x100000 + (i) * 8 + 4)
Ville Syrjäläeecf6132015-09-21 18:05:14 +03001867#define GEN6_FENCE_PITCH_SHIFT 32
Ville Syrjälä3a062472013-04-09 11:45:05 +03001868#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
Eric Anholt4e901fd2009-10-26 16:44:17 -07001869
Deepak S2b6b3a02014-05-27 15:59:30 +05301870
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001871/* control register for cpu gtt access */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001872#define TILECTL _MMIO(0x101000)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001873#define TILECTL_SWZCTL (1 << 0)
Robert Beckette3a29052015-03-11 10:28:25 +02001874#define TILECTL_TLBPF (1 << 1)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001875#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
1876#define TILECTL_BACKSNOOP_DIS (1 << 3)
1877
Jesse Barnesde151cf2008-11-12 10:03:55 -08001878/*
Jesse Barnes585fb112008-07-29 11:54:06 -07001879 * Instruction and interrupt control regs
1880 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001881#define PGTBL_CTL _MMIO(0x02020)
Ville Syrjäläf1e1c212014-06-05 20:02:59 +03001882#define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */
1883#define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001884#define PGTBL_ER _MMIO(0x02024)
1885#define PRB0_BASE (0x2030-0x30)
1886#define PRB1_BASE (0x2040-0x30) /* 830,gen3 */
1887#define PRB2_BASE (0x2050-0x30) /* gen3 */
1888#define SRB0_BASE (0x2100-0x30) /* gen2 */
1889#define SRB1_BASE (0x2110-0x30) /* gen2 */
1890#define SRB2_BASE (0x2120-0x30) /* 830 */
1891#define SRB3_BASE (0x2130-0x30) /* 830 */
Daniel Vetter333e9fe2010-08-02 16:24:01 +02001892#define RENDER_RING_BASE 0x02000
1893#define BSD_RING_BASE 0x04000
1894#define GEN6_BSD_RING_BASE 0x12000
Zhao Yakui845f74a2014-04-17 10:37:37 +08001895#define GEN8_BSD2_RING_BASE 0x1c000
Ben Widawsky1950de12013-05-28 19:22:20 -07001896#define VEBOX_RING_BASE 0x1a000
Chris Wilson549f7362010-10-19 11:19:32 +01001897#define BLT_RING_BASE 0x22000
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001898#define RING_TAIL(base) _MMIO((base)+0x30)
1899#define RING_HEAD(base) _MMIO((base)+0x34)
1900#define RING_START(base) _MMIO((base)+0x38)
1901#define RING_CTL(base) _MMIO((base)+0x3c)
Chris Wilson62ae14b2016-10-04 21:11:25 +01001902#define RING_CTL_SIZE(size) ((size) - PAGE_SIZE) /* in bytes -> pages */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001903#define RING_SYNC_0(base) _MMIO((base)+0x40)
1904#define RING_SYNC_1(base) _MMIO((base)+0x44)
1905#define RING_SYNC_2(base) _MMIO((base)+0x48)
Ben Widawsky1950de12013-05-28 19:22:20 -07001906#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
1907#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
1908#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
1909#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
1910#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
1911#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
1912#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
1913#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
1914#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
1915#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
1916#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
1917#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001918#define GEN6_NOSYNC INVALID_MMIO_REG
1919#define RING_PSMI_CTL(base) _MMIO((base)+0x50)
1920#define RING_MAX_IDLE(base) _MMIO((base)+0x54)
1921#define RING_HWS_PGA(base) _MMIO((base)+0x80)
1922#define RING_HWS_PGA_GEN6(base) _MMIO((base)+0x2080)
1923#define RING_RESET_CTL(base) _MMIO((base)+0xd0)
Mika Kuoppala7fd2d262015-06-18 12:51:40 +03001924#define RESET_CTL_REQUEST_RESET (1 << 0)
1925#define RESET_CTL_READY_TO_RESET (1 << 1)
Imre Deak9e72b462014-05-05 15:13:55 +03001926
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001927#define HSW_GTT_CACHE_EN _MMIO(0x4024)
Ville Syrjälä6d50b062015-05-19 20:32:57 +03001928#define GTT_CACHE_EN_ALL 0xF0007FFF
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001929#define GEN7_WR_WATERMARK _MMIO(0x4028)
1930#define GEN7_GFX_PRIO_CTRL _MMIO(0x402C)
1931#define ARB_MODE _MMIO(0x4030)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001932#define ARB_MODE_SWIZZLE_SNB (1<<4)
1933#define ARB_MODE_SWIZZLE_IVB (1<<5)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001934#define GEN7_GFX_PEND_TLB0 _MMIO(0x4034)
1935#define GEN7_GFX_PEND_TLB1 _MMIO(0x4038)
Imre Deak9e72b462014-05-05 15:13:55 +03001936/* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001937#define GEN7_LRA_LIMITS(i) _MMIO(0x403C + (i) * 4)
Imre Deak9e72b462014-05-05 15:13:55 +03001938#define GEN7_LRA_LIMITS_REG_NUM 13
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001939#define GEN7_MEDIA_MAX_REQ_COUNT _MMIO(0x4070)
1940#define GEN7_GFX_MAX_REQ_COUNT _MMIO(0x4074)
Imre Deak9e72b462014-05-05 15:13:55 +03001941
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001942#define GAMTARBMODE _MMIO(0x04a08)
Ben Widawsky4afe8d32013-11-02 21:07:55 -07001943#define ARB_MODE_BWGTLB_DISABLE (1<<9)
Ben Widawsky31a53362013-11-02 21:07:04 -07001944#define ARB_MODE_SWIZZLE_BDW (1<<1)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001945#define RENDER_HWS_PGA_GEN7 _MMIO(0x04080)
Chris Wilson5ac97932016-07-27 19:11:17 +01001946#define RING_FAULT_REG(engine) _MMIO(0x4094 + 0x100*(engine)->hw_id)
Ben Widawsky828c7902013-10-16 09:21:30 -07001947#define RING_FAULT_GTTSEL_MASK (1<<11)
Ville Syrjälä68d97532015-09-18 20:03:39 +03001948#define RING_FAULT_SRCID(x) (((x) >> 3) & 0xff)
1949#define RING_FAULT_FAULT_TYPE(x) (((x) >> 1) & 0x3)
Ben Widawsky828c7902013-10-16 09:21:30 -07001950#define RING_FAULT_VALID (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001951#define DONE_REG _MMIO(0x40b0)
1952#define GEN8_PRIVATE_PAT_LO _MMIO(0x40e0)
1953#define GEN8_PRIVATE_PAT_HI _MMIO(0x40e0 + 4)
1954#define BSD_HWS_PGA_GEN7 _MMIO(0x04180)
1955#define BLT_HWS_PGA_GEN7 _MMIO(0x04280)
1956#define VEBOX_HWS_PGA_GEN7 _MMIO(0x04380)
1957#define RING_ACTHD(base) _MMIO((base)+0x74)
1958#define RING_ACTHD_UDW(base) _MMIO((base)+0x5c)
1959#define RING_NOPID(base) _MMIO((base)+0x94)
1960#define RING_IMR(base) _MMIO((base)+0xa8)
1961#define RING_HWSTAM(base) _MMIO((base)+0x98)
1962#define RING_TIMESTAMP(base) _MMIO((base)+0x358)
1963#define RING_TIMESTAMP_UDW(base) _MMIO((base)+0x358 + 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07001964#define TAIL_ADDR 0x001FFFF8
1965#define HEAD_WRAP_COUNT 0xFFE00000
1966#define HEAD_WRAP_ONE 0x00200000
1967#define HEAD_ADDR 0x001FFFFC
1968#define RING_NR_PAGES 0x001FF000
1969#define RING_REPORT_MASK 0x00000006
1970#define RING_REPORT_64K 0x00000002
1971#define RING_REPORT_128K 0x00000004
1972#define RING_NO_REPORT 0x00000000
1973#define RING_VALID_MASK 0x00000001
1974#define RING_VALID 0x00000001
1975#define RING_INVALID 0x00000000
Chris Wilson4b60e5c2010-08-08 11:53:53 +01001976#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
1977#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001978#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
Imre Deak9e72b462014-05-05 15:13:55 +03001979
Arun Siluvery33136b02016-01-21 21:43:47 +00001980#define RING_FORCE_TO_NONPRIV(base, i) _MMIO(((base)+0x4D0) + (i)*4)
1981#define RING_MAX_NONPRIV_SLOTS 12
1982
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001983#define GEN7_TLB_RD_ADDR _MMIO(0x4700)
Imre Deak9e72b462014-05-05 15:13:55 +03001984
Mika Kuoppala4ba9c1f2016-07-20 14:26:12 +03001985#define GEN9_GAMT_ECO_REG_RW_IA _MMIO(0x4ab0)
1986#define GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS (1<<18)
1987
Mika Kuoppalac0b730d2016-06-07 17:19:06 +03001988#define GAMT_CHKN_BIT_REG _MMIO(0x4ab8)
1989#define GAMT_CHKN_DISABLE_DYNAMIC_CREDIT_SHARING (1<<28)
1990
Chris Wilson8168bd42010-11-11 17:54:52 +00001991#if 0
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001992#define PRB0_TAIL _MMIO(0x2030)
1993#define PRB0_HEAD _MMIO(0x2034)
1994#define PRB0_START _MMIO(0x2038)
1995#define PRB0_CTL _MMIO(0x203c)
1996#define PRB1_TAIL _MMIO(0x2040) /* 915+ only */
1997#define PRB1_HEAD _MMIO(0x2044) /* 915+ only */
1998#define PRB1_START _MMIO(0x2048) /* 915+ only */
1999#define PRB1_CTL _MMIO(0x204c) /* 915+ only */
Chris Wilson8168bd42010-11-11 17:54:52 +00002000#endif
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002001#define IPEIR_I965 _MMIO(0x2064)
2002#define IPEHR_I965 _MMIO(0x2068)
2003#define GEN7_SC_INSTDONE _MMIO(0x7100)
2004#define GEN7_SAMPLER_INSTDONE _MMIO(0xe160)
2005#define GEN7_ROW_INSTDONE _MMIO(0xe164)
Ben Widawskyf9e61372016-09-20 16:54:33 +03002006#define GEN8_MCR_SELECTOR _MMIO(0xfdc)
2007#define GEN8_MCR_SLICE(slice) (((slice) & 3) << 26)
2008#define GEN8_MCR_SLICE_MASK GEN8_MCR_SLICE(3)
2009#define GEN8_MCR_SUBSLICE(subslice) (((subslice) & 3) << 24)
2010#define GEN8_MCR_SUBSLICE_MASK GEN8_MCR_SUBSLICE(3)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002011#define RING_IPEIR(base) _MMIO((base)+0x64)
2012#define RING_IPEHR(base) _MMIO((base)+0x68)
Imre Deakf1d54342015-09-30 23:00:42 +03002013/*
2014 * On GEN4, only the render ring INSTDONE exists and has a different
2015 * layout than the GEN7+ version.
Imre Deakbd93a502015-09-30 23:00:43 +03002016 * The GEN2 counterpart of this register is GEN2_INSTDONE.
Imre Deakf1d54342015-09-30 23:00:42 +03002017 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002018#define RING_INSTDONE(base) _MMIO((base)+0x6c)
2019#define RING_INSTPS(base) _MMIO((base)+0x70)
2020#define RING_DMA_FADD(base) _MMIO((base)+0x78)
2021#define RING_DMA_FADD_UDW(base) _MMIO((base)+0x60) /* gen8+ */
2022#define RING_INSTPM(base) _MMIO((base)+0xc0)
2023#define RING_MI_MODE(base) _MMIO((base)+0x9c)
2024#define INSTPS _MMIO(0x2070) /* 965+ only */
2025#define GEN4_INSTDONE1 _MMIO(0x207c) /* 965+ only, aka INSTDONE_2 on SNB */
2026#define ACTHD_I965 _MMIO(0x2074)
2027#define HWS_PGA _MMIO(0x2080)
Jesse Barnes585fb112008-07-29 11:54:06 -07002028#define HWS_ADDRESS_MASK 0xfffff000
2029#define HWS_START_ADDRESS_SHIFT 4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002030#define PWRCTXA _MMIO(0x2088) /* 965GM+ only */
Jesse Barnes97f5ab62009-10-08 10:16:48 -07002031#define PWRCTX_EN (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002032#define IPEIR _MMIO(0x2088)
2033#define IPEHR _MMIO(0x208c)
2034#define GEN2_INSTDONE _MMIO(0x2090)
2035#define NOPID _MMIO(0x2094)
2036#define HWSTAM _MMIO(0x2098)
2037#define DMA_FADD_I8XX _MMIO(0x20d0)
2038#define RING_BBSTATE(base) _MMIO((base)+0x110)
Ville Syrjälä35dc3f92015-11-04 23:20:10 +02002039#define RING_BB_PPGTT (1 << 5)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002040#define RING_SBBADDR(base) _MMIO((base)+0x114) /* hsw+ */
2041#define RING_SBBSTATE(base) _MMIO((base)+0x118) /* hsw+ */
2042#define RING_SBBADDR_UDW(base) _MMIO((base)+0x11c) /* gen8+ */
2043#define RING_BBADDR(base) _MMIO((base)+0x140)
2044#define RING_BBADDR_UDW(base) _MMIO((base)+0x168) /* gen8+ */
2045#define RING_BB_PER_CTX_PTR(base) _MMIO((base)+0x1c0) /* gen8+ */
2046#define RING_INDIRECT_CTX(base) _MMIO((base)+0x1c4) /* gen8+ */
2047#define RING_INDIRECT_CTX_OFFSET(base) _MMIO((base)+0x1c8) /* gen8+ */
2048#define RING_CTX_TIMESTAMP(base) _MMIO((base)+0x3a8) /* gen8+ */
Eric Anholt71cf39b2010-03-08 23:41:55 -08002049
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002050#define ERROR_GEN6 _MMIO(0x40a0)
2051#define GEN7_ERR_INT _MMIO(0x44040)
Paulo Zanonide032bf2013-04-12 17:57:58 -03002052#define ERR_INT_POISON (1<<31)
Paulo Zanoni86642812013-04-12 17:57:57 -03002053#define ERR_INT_MMIO_UNCLAIMED (1<<13)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002054#define ERR_INT_PIPE_CRC_DONE_C (1<<8)
Paulo Zanoni86642812013-04-12 17:57:57 -03002055#define ERR_INT_FIFO_UNDERRUN_C (1<<6)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002056#define ERR_INT_PIPE_CRC_DONE_B (1<<5)
Paulo Zanoni86642812013-04-12 17:57:57 -03002057#define ERR_INT_FIFO_UNDERRUN_B (1<<3)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002058#define ERR_INT_PIPE_CRC_DONE_A (1<<2)
Ville Syrjälä68d97532015-09-18 20:03:39 +03002059#define ERR_INT_PIPE_CRC_DONE(pipe) (1<<(2 + (pipe)*3))
Paulo Zanoni86642812013-04-12 17:57:57 -03002060#define ERR_INT_FIFO_UNDERRUN_A (1<<0)
Ville Syrjälä68d97532015-09-18 20:03:39 +03002061#define ERR_INT_FIFO_UNDERRUN(pipe) (1<<((pipe)*3))
Chris Wilsonf4068392010-10-27 20:36:41 +01002062
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002063#define GEN8_FAULT_TLB_DATA0 _MMIO(0x4b10)
2064#define GEN8_FAULT_TLB_DATA1 _MMIO(0x4b14)
Mika Kuoppala6c826f32015-03-24 14:54:19 +02002065
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002066#define FPGA_DBG _MMIO(0x42300)
Paulo Zanoni3f1e1092013-02-18 19:00:21 -03002067#define FPGA_DBG_RM_NOCLAIM (1<<31)
2068
Mika Kuoppala8ac3e1b2015-12-15 19:45:42 +02002069#define CLAIM_ER _MMIO(VLV_DISPLAY_BASE + 0x2028)
2070#define CLAIM_ER_CLR (1 << 31)
2071#define CLAIM_ER_OVERFLOW (1 << 16)
2072#define CLAIM_ER_CTR_MASK 0xffff
2073
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002074#define DERRMR _MMIO(0x44050)
Ben Widawsky4e0bbc32013-11-02 21:07:07 -07002075/* Note that HBLANK events are reserved on bdw+ */
Chris Wilsonffe74d72013-08-26 20:58:12 +01002076#define DERRMR_PIPEA_SCANLINE (1<<0)
2077#define DERRMR_PIPEA_PRI_FLIP_DONE (1<<1)
2078#define DERRMR_PIPEA_SPR_FLIP_DONE (1<<2)
2079#define DERRMR_PIPEA_VBLANK (1<<3)
2080#define DERRMR_PIPEA_HBLANK (1<<5)
2081#define DERRMR_PIPEB_SCANLINE (1<<8)
2082#define DERRMR_PIPEB_PRI_FLIP_DONE (1<<9)
2083#define DERRMR_PIPEB_SPR_FLIP_DONE (1<<10)
2084#define DERRMR_PIPEB_VBLANK (1<<11)
2085#define DERRMR_PIPEB_HBLANK (1<<13)
2086/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
2087#define DERRMR_PIPEC_SCANLINE (1<<14)
2088#define DERRMR_PIPEC_PRI_FLIP_DONE (1<<15)
2089#define DERRMR_PIPEC_SPR_FLIP_DONE (1<<20)
2090#define DERRMR_PIPEC_VBLANK (1<<21)
2091#define DERRMR_PIPEC_HBLANK (1<<22)
2092
Chris Wilson0f3b6842013-01-15 12:05:55 +00002093
Eric Anholtde6e2ea2010-11-06 14:53:32 -07002094/* GM45+ chicken bits -- debug workaround bits that may be required
2095 * for various sorts of correct behavior. The top 16 bits of each are
2096 * the enables for writing to the corresponding low bit.
2097 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002098#define _3D_CHICKEN _MMIO(0x2084)
Daniel Vetter42839082012-12-14 23:38:28 +01002099#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002100#define _3D_CHICKEN2 _MMIO(0x208c)
Eric Anholtde6e2ea2010-11-06 14:53:32 -07002101/* Disables pipelining of read flushes past the SF-WIZ interface.
2102 * Required on all Ironlake steppings according to the B-Spec, but the
2103 * particular danger of not doing so is not specified.
2104 */
2105# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002106#define _3D_CHICKEN3 _MMIO(0x2090)
Jesse Barnes87f80202012-10-02 17:43:41 -05002107#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
Kenneth Graunke26b6e442012-10-07 08:51:07 -07002108#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02002109#define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x)<<1) /* gen8+ */
2110#define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
Eric Anholtde6e2ea2010-11-06 14:53:32 -07002111
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002112#define MI_MODE _MMIO(0x209c)
Eric Anholt71cf39b2010-03-08 23:41:55 -08002113# define VS_TIMER_DISPATCH (1 << 6)
Eric Anholtfc74d8e2012-01-19 10:50:06 -08002114# define MI_FLUSH_ENABLE (1 << 12)
Chris Wilson1c8c38c2013-01-20 16:11:20 +00002115# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
Naresh Kumar Kachhie9fea572014-03-12 16:39:41 +05302116# define MODE_IDLE (1 << 9)
Chris Wilson9991ae72014-04-02 16:36:07 +01002117# define STOP_RING (1 << 8)
Eric Anholt71cf39b2010-03-08 23:41:55 -08002118
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002119#define GEN6_GT_MODE _MMIO(0x20d0)
2120#define GEN7_GT_MODE _MMIO(0x7008)
Ville Syrjälä8d85d272014-02-04 21:59:15 +02002121#define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
2122#define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
2123#define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
2124#define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
Damien Lespiau98533252014-12-08 17:33:51 +00002125#define GEN6_WIZ_HASHING_MASK GEN6_WIZ_HASHING(1, 1)
Daniel Vetter6547fbd2012-12-14 23:38:29 +01002126#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
Ville Syrjälä68d97532015-09-18 20:03:39 +03002127#define GEN9_IZ_HASHING_MASK(slice) (0x3 << ((slice) * 2))
2128#define GEN9_IZ_HASHING(slice, val) ((val) << ((slice) * 2))
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07002129
Tim Gorea8ab5ed2016-06-13 12:15:01 +01002130/* chicken reg for WaConextSwitchWithConcurrentTLBInvalidate */
2131#define GEN9_CSFE_CHICKEN1_RCS _MMIO(0x20D4)
2132#define GEN9_PREEMPT_GPGPU_SYNC_SWITCH_DISABLE (1 << 2)
2133
Tim Goreb1e429f2016-03-21 14:37:29 +00002134/* WaClearTdlStateAckDirtyBits */
2135#define GEN8_STATE_ACK _MMIO(0x20F0)
2136#define GEN9_STATE_ACK_SLICE1 _MMIO(0x20F8)
2137#define GEN9_STATE_ACK_SLICE2 _MMIO(0x2100)
2138#define GEN9_STATE_ACK_TDL0 (1 << 12)
2139#define GEN9_STATE_ACK_TDL1 (1 << 13)
2140#define GEN9_STATE_ACK_TDL2 (1 << 14)
2141#define GEN9_STATE_ACK_TDL3 (1 << 15)
2142#define GEN9_SUBSLICE_TDL_ACK_BITS \
2143 (GEN9_STATE_ACK_TDL3 | GEN9_STATE_ACK_TDL2 | \
2144 GEN9_STATE_ACK_TDL1 | GEN9_STATE_ACK_TDL0)
2145
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002146#define GFX_MODE _MMIO(0x2520)
2147#define GFX_MODE_GEN7 _MMIO(0x229c)
Dave Gordonbbdc070a2016-07-20 18:16:05 +01002148#define RING_MODE_GEN7(engine) _MMIO((engine)->mmio_base+0x29c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002149#define GFX_RUN_LIST_ENABLE (1<<15)
Dave Gordon4df001d2015-08-12 15:43:42 +01002150#define GFX_INTERRUPT_STEERING (1<<14)
Chris Wilsonaa83e302014-03-21 17:18:54 +00002151#define GFX_TLB_INVALIDATE_EXPLICIT (1<<13)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002152#define GFX_SURFACE_FAULT_ENABLE (1<<12)
2153#define GFX_REPLAY_MODE (1<<11)
2154#define GFX_PSMI_GRANULARITY (1<<10)
2155#define GFX_PPGTT_ENABLE (1<<9)
Michel Thierry2dba3232015-07-30 11:06:23 +01002156#define GEN8_GFX_PPGTT_48B (1<<7)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002157
Dave Gordon4df001d2015-08-12 15:43:42 +01002158#define GFX_FORWARD_VBLANK_MASK (3<<5)
2159#define GFX_FORWARD_VBLANK_NEVER (0<<5)
2160#define GFX_FORWARD_VBLANK_ALWAYS (1<<5)
2161#define GFX_FORWARD_VBLANK_COND (2<<5)
2162
Daniel Vettera7e806d2012-07-11 16:27:55 +02002163#define VLV_DISPLAY_BASE 0x180000
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05302164#define VLV_MIPI_BASE VLV_DISPLAY_BASE
Shashank Sharmac6c794a2016-03-22 12:01:50 +02002165#define BXT_MIPI_BASE 0x60000
Daniel Vettera7e806d2012-07-11 16:27:55 +02002166
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002167#define VLV_GU_CTL0 _MMIO(VLV_DISPLAY_BASE + 0x2030)
2168#define VLV_GU_CTL1 _MMIO(VLV_DISPLAY_BASE + 0x2034)
2169#define SCPD0 _MMIO(0x209c) /* 915+ only */
2170#define IER _MMIO(0x20a0)
2171#define IIR _MMIO(0x20a4)
2172#define IMR _MMIO(0x20a8)
2173#define ISR _MMIO(0x20ac)
2174#define VLV_GUNIT_CLOCK_GATE _MMIO(VLV_DISPLAY_BASE + 0x2060)
Ville Syrjäläe4443e42014-04-09 13:28:41 +03002175#define GINT_DIS (1<<22)
Jesse Barnes2d809572012-10-25 12:15:44 -07002176#define GCFG_DIS (1<<8)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002177#define VLV_GUNIT_CLOCK_GATE2 _MMIO(VLV_DISPLAY_BASE + 0x2064)
2178#define VLV_IIR_RW _MMIO(VLV_DISPLAY_BASE + 0x2084)
2179#define VLV_IER _MMIO(VLV_DISPLAY_BASE + 0x20a0)
2180#define VLV_IIR _MMIO(VLV_DISPLAY_BASE + 0x20a4)
2181#define VLV_IMR _MMIO(VLV_DISPLAY_BASE + 0x20a8)
2182#define VLV_ISR _MMIO(VLV_DISPLAY_BASE + 0x20ac)
2183#define VLV_PCBR _MMIO(VLV_DISPLAY_BASE + 0x2120)
Deepak S38807742014-05-23 21:00:15 +05302184#define VLV_PCBR_ADDR_SHIFT 12
2185
Ville Syrjälä90a72f82013-02-19 23:16:44 +02002186#define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002187#define EIR _MMIO(0x20b0)
2188#define EMR _MMIO(0x20b4)
2189#define ESR _MMIO(0x20b8)
Jesse Barnes63eeaf32009-06-18 16:56:52 -07002190#define GM45_ERROR_PAGE_TABLE (1<<5)
2191#define GM45_ERROR_MEM_PRIV (1<<4)
2192#define I915_ERROR_PAGE_TABLE (1<<4)
2193#define GM45_ERROR_CP_PRIV (1<<3)
2194#define I915_ERROR_MEMORY_REFRESH (1<<1)
2195#define I915_ERROR_INSTRUCTION (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002196#define INSTPM _MMIO(0x20c0)
Li Pengee980b82010-01-27 19:01:11 +08002197#define INSTPM_SELF_EN (1<<12) /* 915GM only */
Ville Syrjälä32992542014-02-25 15:13:39 +02002198#define INSTPM_AGPBUSY_INT_EN (1<<11) /* gen3: when disabled, pending interrupts
Chris Wilson8692d00e2011-02-05 10:08:21 +00002199 will not assert AGPBUSY# and will only
2200 be delivered when out of C3. */
Ben Widawsky84f9f932011-12-12 19:21:58 -08002201#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
Chris Wilson884020b2013-08-06 19:01:14 +01002202#define INSTPM_TLB_INVALIDATE (1<<9)
2203#define INSTPM_SYNC_FLUSH (1<<5)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002204#define ACTHD _MMIO(0x20c8)
2205#define MEM_MODE _MMIO(0x20cc)
Ville Syrjälä10383922014-08-15 01:21:54 +03002206#define MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1<<3) /* 830 only */
2207#define MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1<<2) /* 830/845 only */
2208#define MEM_DISPLAY_TRICKLE_FEED_DISABLE (1<<2) /* 85x only */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002209#define FW_BLC _MMIO(0x20d8)
2210#define FW_BLC2 _MMIO(0x20dc)
2211#define FW_BLC_SELF _MMIO(0x20e0) /* 915+ only */
Li Pengee980b82010-01-27 19:01:11 +08002212#define FW_BLC_SELF_EN_MASK (1<<31)
2213#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
2214#define FW_BLC_SELF_EN (1<<15) /* 945 only */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002215#define MM_BURST_LENGTH 0x00700000
2216#define MM_FIFO_WATERMARK 0x0001F000
2217#define LM_BURST_LENGTH 0x00000700
2218#define LM_FIFO_WATERMARK 0x0000001F
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002219#define MI_ARB_STATE _MMIO(0x20e4) /* 915+ only */
Keith Packard45503de2010-07-19 21:12:35 -07002220
2221/* Make render/texture TLB fetches lower priorty than associated data
2222 * fetches. This is not turned on by default
2223 */
2224#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
2225
2226/* Isoch request wait on GTT enable (Display A/B/C streams).
2227 * Make isoch requests stall on the TLB update. May cause
2228 * display underruns (test mode only)
2229 */
2230#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
2231
2232/* Block grant count for isoch requests when block count is
2233 * set to a finite value.
2234 */
2235#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
2236#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
2237#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
2238#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
2239#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
2240
2241/* Enable render writes to complete in C2/C3/C4 power states.
2242 * If this isn't enabled, render writes are prevented in low
2243 * power states. That seems bad to me.
2244 */
2245#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
2246
2247/* This acknowledges an async flip immediately instead
2248 * of waiting for 2TLB fetches.
2249 */
2250#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
2251
2252/* Enables non-sequential data reads through arbiter
2253 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002254#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
Keith Packard45503de2010-07-19 21:12:35 -07002255
2256/* Disable FSB snooping of cacheable write cycles from binner/render
2257 * command stream
2258 */
2259#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
2260
2261/* Arbiter time slice for non-isoch streams */
2262#define MI_ARB_TIME_SLICE_MASK (7 << 5)
2263#define MI_ARB_TIME_SLICE_1 (0 << 5)
2264#define MI_ARB_TIME_SLICE_2 (1 << 5)
2265#define MI_ARB_TIME_SLICE_4 (2 << 5)
2266#define MI_ARB_TIME_SLICE_6 (3 << 5)
2267#define MI_ARB_TIME_SLICE_8 (4 << 5)
2268#define MI_ARB_TIME_SLICE_10 (5 << 5)
2269#define MI_ARB_TIME_SLICE_14 (6 << 5)
2270#define MI_ARB_TIME_SLICE_16 (7 << 5)
2271
2272/* Low priority grace period page size */
2273#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
2274#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
2275
2276/* Disable display A/B trickle feed */
2277#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
2278
2279/* Set display plane priority */
2280#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
2281#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
2282
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002283#define MI_STATE _MMIO(0x20e4) /* gen2 only */
Ville Syrjälä54e472a2014-02-25 15:13:40 +02002284#define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */
2285#define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */
2286
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002287#define CACHE_MODE_0 _MMIO(0x2120) /* 915+ only */
Daniel Vetter4358a372012-10-18 11:49:51 +02002288#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
Jesse Barnes585fb112008-07-29 11:54:06 -07002289#define CM0_IZ_OPT_DISABLE (1<<6)
2290#define CM0_ZR_OPT_DISABLE (1<<5)
Daniel Vetter009be662012-04-11 20:42:42 +02002291#define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
Jesse Barnes585fb112008-07-29 11:54:06 -07002292#define CM0_DEPTH_EVICT_DISABLE (1<<4)
2293#define CM0_COLOR_EVICT_DISABLE (1<<3)
2294#define CM0_DEPTH_WRITE_DISABLE (1<<1)
2295#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002296#define GFX_FLSH_CNTL _MMIO(0x2170) /* 915+ only */
2297#define GFX_FLSH_CNTL_GEN6 _MMIO(0x101008)
Ben Widawsky0f9b91c2012-11-04 09:21:30 -08002298#define GFX_FLSH_CNTL_EN (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002299#define ECOSKPD _MMIO(0x21d0)
Jesse Barnes1afe3e92010-03-26 10:35:20 -07002300#define ECO_GATING_CX_ONLY (1<<3)
2301#define ECO_FLIP_DONE (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -07002302
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002303#define CACHE_MODE_0_GEN7 _MMIO(0x7000) /* IVB+ */
Akash Goel4e046322014-04-04 17:14:38 +05302304#define RC_OP_FLUSH_ENABLE (1<<0)
Chia-I Wufe27c602014-01-28 13:29:33 +08002305#define HIZ_RAW_STALL_OPT_DISABLE (1<<2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002306#define CACHE_MODE_1 _MMIO(0x7004) /* IVB+ */
Damien Lespiau5d708682014-03-26 18:41:51 +00002307#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
2308#define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1<<6)
Damien Lespiau9370cd92015-02-09 19:33:17 +00002309#define GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE (1<<1)
Jesse Barnesfb046852012-03-28 13:39:26 -07002310
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002311#define GEN6_BLITTER_ECOSKPD _MMIO(0x221d0)
Jesse Barnes4efe0702011-01-18 11:25:41 -08002312#define GEN6_BLITTER_LOCK_SHIFT 16
2313#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
2314
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002315#define GEN6_RC_SLEEP_PSMI_CONTROL _MMIO(0x2050)
Chris Wilson2c550182014-12-16 10:02:27 +00002316#define GEN6_PSMI_SLEEP_MSG_DISABLE (1 << 0)
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02002317#define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
Ville Syrjäläe4443e42014-04-09 13:28:41 +03002318#define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1<<10)
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02002319
Deepak S693d11c2015-01-16 20:42:16 +05302320/* Fuse readout registers for GT */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002321#define CHV_FUSE_GT _MMIO(VLV_DISPLAY_BASE + 0x2168)
Jeff McGeec93043a2015-02-27 12:12:28 -08002322#define CHV_FGT_DISABLE_SS0 (1 << 10)
2323#define CHV_FGT_DISABLE_SS1 (1 << 11)
Deepak S693d11c2015-01-16 20:42:16 +05302324#define CHV_FGT_EU_DIS_SS0_R0_SHIFT 16
2325#define CHV_FGT_EU_DIS_SS0_R0_MASK (0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT)
2326#define CHV_FGT_EU_DIS_SS0_R1_SHIFT 20
2327#define CHV_FGT_EU_DIS_SS0_R1_MASK (0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT)
2328#define CHV_FGT_EU_DIS_SS1_R0_SHIFT 24
2329#define CHV_FGT_EU_DIS_SS1_R0_MASK (0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT)
2330#define CHV_FGT_EU_DIS_SS1_R1_SHIFT 28
2331#define CHV_FGT_EU_DIS_SS1_R1_MASK (0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT)
2332
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002333#define GEN8_FUSE2 _MMIO(0x9120)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02002334#define GEN8_F2_SS_DIS_SHIFT 21
2335#define GEN8_F2_SS_DIS_MASK (0x7 << GEN8_F2_SS_DIS_SHIFT)
Jeff McGee38732182015-02-13 10:27:54 -06002336#define GEN8_F2_S_ENA_SHIFT 25
2337#define GEN8_F2_S_ENA_MASK (0x7 << GEN8_F2_S_ENA_SHIFT)
2338
2339#define GEN9_F2_SS_DIS_SHIFT 20
2340#define GEN9_F2_SS_DIS_MASK (0xf << GEN9_F2_SS_DIS_SHIFT)
2341
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002342#define GEN8_EU_DISABLE0 _MMIO(0x9134)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02002343#define GEN8_EU_DIS0_S0_MASK 0xffffff
2344#define GEN8_EU_DIS0_S1_SHIFT 24
2345#define GEN8_EU_DIS0_S1_MASK (0xff << GEN8_EU_DIS0_S1_SHIFT)
2346
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002347#define GEN8_EU_DISABLE1 _MMIO(0x9138)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02002348#define GEN8_EU_DIS1_S1_MASK 0xffff
2349#define GEN8_EU_DIS1_S2_SHIFT 16
2350#define GEN8_EU_DIS1_S2_MASK (0xffff << GEN8_EU_DIS1_S2_SHIFT)
2351
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002352#define GEN8_EU_DISABLE2 _MMIO(0x913c)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02002353#define GEN8_EU_DIS2_S2_MASK 0xff
2354
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002355#define GEN9_EU_DISABLE(slice) _MMIO(0x9134 + (slice)*0x4)
Jeff McGee38732182015-02-13 10:27:54 -06002356
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002357#define GEN6_BSD_SLEEP_PSMI_CONTROL _MMIO(0x12050)
Chris Wilson12f55812012-07-05 17:14:01 +01002358#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
2359#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
2360#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
2361#define GEN6_BSD_GO_INDICATOR (1 << 4)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002362
Ben Widawskycc609d52013-05-28 19:22:29 -07002363/* On modern GEN architectures interrupt control consists of two sets
2364 * of registers. The first set pertains to the ring generating the
2365 * interrupt. The second control is for the functional block generating the
2366 * interrupt. These are PM, GT, DE, etc.
2367 *
2368 * Luckily *knocks on wood* all the ring interrupt bits match up with the
2369 * GT interrupt bits, so we don't need to duplicate the defines.
2370 *
2371 * These defines should cover us well from SNB->HSW with minor exceptions
2372 * it can also work on ILK.
2373 */
2374#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
2375#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
2376#define GT_BLT_USER_INTERRUPT (1 << 22)
2377#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
2378#define GT_BSD_USER_INTERRUPT (1 << 12)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07002379#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
Oscar Mateo73d477f2014-07-24 17:04:31 +01002380#define GT_CONTEXT_SWITCH_INTERRUPT (1 << 8)
Ben Widawskycc609d52013-05-28 19:22:29 -07002381#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
2382#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
2383#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
2384#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
2385#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
2386#define GT_RENDER_USER_INTERRUPT (1 << 0)
2387
Ben Widawsky12638c52013-05-28 19:22:31 -07002388#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
2389#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
2390
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01002391#define GT_PARITY_ERROR(dev_priv) \
Ben Widawsky35a85ac2013-09-19 11:13:41 -07002392 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01002393 (IS_HASWELL(dev_priv) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07002394
Ben Widawskycc609d52013-05-28 19:22:29 -07002395/* These are all the "old" interrupts */
2396#define ILK_BSD_USER_INTERRUPT (1<<5)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002397
2398#define I915_PM_INTERRUPT (1<<31)
2399#define I915_ISP_INTERRUPT (1<<22)
2400#define I915_LPE_PIPE_B_INTERRUPT (1<<21)
2401#define I915_LPE_PIPE_A_INTERRUPT (1<<20)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02002402#define I915_MIPIC_INTERRUPT (1<<19)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002403#define I915_MIPIA_INTERRUPT (1<<18)
Ben Widawskycc609d52013-05-28 19:22:29 -07002404#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
2405#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002406#define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1<<16)
2407#define I915_MASTER_ERROR_INTERRUPT (1<<15)
Ben Widawskycc609d52013-05-28 19:22:29 -07002408#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002409#define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1<<14)
Ben Widawskycc609d52013-05-28 19:22:29 -07002410#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002411#define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1<<13)
Ben Widawskycc609d52013-05-28 19:22:29 -07002412#define I915_HWB_OOM_INTERRUPT (1<<13)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002413#define I915_LPE_PIPE_C_INTERRUPT (1<<12)
Ben Widawskycc609d52013-05-28 19:22:29 -07002414#define I915_SYNC_STATUS_INTERRUPT (1<<12)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002415#define I915_MISC_INTERRUPT (1<<11)
Ben Widawskycc609d52013-05-28 19:22:29 -07002416#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002417#define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1<<10)
Ben Widawskycc609d52013-05-28 19:22:29 -07002418#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002419#define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1<<9)
Ben Widawskycc609d52013-05-28 19:22:29 -07002420#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002421#define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1<<8)
Ben Widawskycc609d52013-05-28 19:22:29 -07002422#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
2423#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
2424#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
2425#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
2426#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002427#define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1<<3)
2428#define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1<<2)
Ben Widawskycc609d52013-05-28 19:22:29 -07002429#define I915_DEBUG_INTERRUPT (1<<2)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002430#define I915_WINVALID_INTERRUPT (1<<1)
Ben Widawskycc609d52013-05-28 19:22:29 -07002431#define I915_USER_INTERRUPT (1<<1)
2432#define I915_ASLE_INTERRUPT (1<<0)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002433#define I915_BSD_USER_INTERRUPT (1<<25)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002434
Jerome Anandeef57322017-01-25 04:27:49 +05302435#define I915_HDMI_LPE_AUDIO_BASE (VLV_DISPLAY_BASE + 0x65000)
2436#define I915_HDMI_LPE_AUDIO_SIZE 0x1000
2437
Pierre-Louis Bossartd5d8c3a2017-01-31 14:16:49 -06002438/* DisplayPort Audio w/ LPE */
Takashi Iwai9db13e52017-02-02 11:03:48 +01002439#define VLV_AUD_CHICKEN_BIT_REG _MMIO(VLV_DISPLAY_BASE + 0x62F38)
2440#define VLV_CHICKEN_BIT_DBG_ENABLE (1 << 0)
2441
Pierre-Louis Bossartd5d8c3a2017-01-31 14:16:49 -06002442#define _VLV_AUD_PORT_EN_B_DBG (VLV_DISPLAY_BASE + 0x62F20)
2443#define _VLV_AUD_PORT_EN_C_DBG (VLV_DISPLAY_BASE + 0x62F30)
2444#define _VLV_AUD_PORT_EN_D_DBG (VLV_DISPLAY_BASE + 0x62F34)
2445#define VLV_AUD_PORT_EN_DBG(port) _MMIO_PORT3((port) - PORT_B, \
2446 _VLV_AUD_PORT_EN_B_DBG, \
2447 _VLV_AUD_PORT_EN_C_DBG, \
2448 _VLV_AUD_PORT_EN_D_DBG)
2449#define VLV_AMP_MUTE (1 << 1)
2450
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002451#define GEN6_BSD_RNCID _MMIO(0x12198)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002452
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002453#define GEN7_FF_THREAD_MODE _MMIO(0x20a0)
Ben Widawskya1e969e2012-04-14 18:41:32 -07002454#define GEN7_FF_SCHED_MASK 0x0077070
Ben Widawskyab57fff2013-12-12 15:28:04 -08002455#define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
Ben Widawskya1e969e2012-04-14 18:41:32 -07002456#define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
2457#define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
2458#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
2459#define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
Ben Widawsky41c0b3a2013-01-26 11:52:00 -08002460#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
Ben Widawskya1e969e2012-04-14 18:41:32 -07002461#define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
2462#define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
2463#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
2464#define GEN7_FF_VS_SCHED_HW (0x0<<12)
2465#define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
2466#define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
2467#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
2468#define GEN7_FF_DS_SCHED_HW (0x0<<4)
2469
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002470/*
Jesse Barnes585fb112008-07-29 11:54:06 -07002471 * Framebuffer compression (915+ only)
2472 */
2473
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002474#define FBC_CFB_BASE _MMIO(0x3200) /* 4k page aligned */
2475#define FBC_LL_BASE _MMIO(0x3204) /* 4k page aligned */
2476#define FBC_CONTROL _MMIO(0x3208)
Jesse Barnes585fb112008-07-29 11:54:06 -07002477#define FBC_CTL_EN (1<<31)
2478#define FBC_CTL_PERIODIC (1<<30)
2479#define FBC_CTL_INTERVAL_SHIFT (16)
2480#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
Priit Laes49677902010-03-02 11:37:00 +02002481#define FBC_CTL_C3_IDLE (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -07002482#define FBC_CTL_STRIDE_SHIFT (5)
Ville Syrjälä82f34492013-11-28 17:29:55 +02002483#define FBC_CTL_FENCENO_SHIFT (0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002484#define FBC_COMMAND _MMIO(0x320c)
Jesse Barnes585fb112008-07-29 11:54:06 -07002485#define FBC_CMD_COMPRESS (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002486#define FBC_STATUS _MMIO(0x3210)
Jesse Barnes585fb112008-07-29 11:54:06 -07002487#define FBC_STAT_COMPRESSING (1<<31)
2488#define FBC_STAT_COMPRESSED (1<<30)
2489#define FBC_STAT_MODIFIED (1<<29)
Ville Syrjälä82f34492013-11-28 17:29:55 +02002490#define FBC_STAT_CURRENT_LINE_SHIFT (0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002491#define FBC_CONTROL2 _MMIO(0x3214)
Jesse Barnes585fb112008-07-29 11:54:06 -07002492#define FBC_CTL_FENCE_DBL (0<<4)
2493#define FBC_CTL_IDLE_IMM (0<<2)
2494#define FBC_CTL_IDLE_FULL (1<<2)
2495#define FBC_CTL_IDLE_LINE (2<<2)
2496#define FBC_CTL_IDLE_DEBUG (3<<2)
2497#define FBC_CTL_CPU_FENCE (1<<1)
Ville Syrjälä7f2cf222014-01-23 16:49:11 +02002498#define FBC_CTL_PLANE(plane) ((plane)<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002499#define FBC_FENCE_OFF _MMIO(0x3218) /* BSpec typo has 321Bh */
2500#define FBC_TAG(i) _MMIO(0x3300 + (i) * 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07002501
Paulo Zanoni0fc6a9d2016-10-21 13:55:46 -02002502#define FBC_STATUS2 _MMIO(0x43214)
2503#define IVB_FBC_COMPRESSION_MASK 0x7ff
2504#define BDW_FBC_COMPRESSION_MASK 0xfff
Paulo Zanoni31b9df12015-06-12 14:36:18 -03002505
Jesse Barnes585fb112008-07-29 11:54:06 -07002506#define FBC_LL_SIZE (1536)
2507
Mika Kuoppala44fff992016-06-07 17:19:09 +03002508#define FBC_LLC_READ_CTRL _MMIO(0x9044)
2509#define FBC_LLC_FULLY_OPEN (1<<30)
2510
Jesse Barnes74dff282009-09-14 15:39:40 -07002511/* Framebuffer compression for GM45+ */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002512#define DPFC_CB_BASE _MMIO(0x3200)
2513#define DPFC_CONTROL _MMIO(0x3208)
Jesse Barnes74dff282009-09-14 15:39:40 -07002514#define DPFC_CTL_EN (1<<31)
Ville Syrjälä7f2cf222014-01-23 16:49:11 +02002515#define DPFC_CTL_PLANE(plane) ((plane)<<30)
2516#define IVB_DPFC_CTL_PLANE(plane) ((plane)<<29)
Jesse Barnes74dff282009-09-14 15:39:40 -07002517#define DPFC_CTL_FENCE_EN (1<<29)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03002518#define IVB_DPFC_CTL_FENCE_EN (1<<28)
Chris Wilson9ce9d062011-07-08 12:22:40 +01002519#define DPFC_CTL_PERSISTENT_MODE (1<<25)
Jesse Barnes74dff282009-09-14 15:39:40 -07002520#define DPFC_SR_EN (1<<10)
2521#define DPFC_CTL_LIMIT_1X (0<<6)
2522#define DPFC_CTL_LIMIT_2X (1<<6)
2523#define DPFC_CTL_LIMIT_4X (2<<6)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002524#define DPFC_RECOMP_CTL _MMIO(0x320c)
Jesse Barnes74dff282009-09-14 15:39:40 -07002525#define DPFC_RECOMP_STALL_EN (1<<27)
2526#define DPFC_RECOMP_STALL_WM_SHIFT (16)
2527#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
2528#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
2529#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002530#define DPFC_STATUS _MMIO(0x3210)
Jesse Barnes74dff282009-09-14 15:39:40 -07002531#define DPFC_INVAL_SEG_SHIFT (16)
2532#define DPFC_INVAL_SEG_MASK (0x07ff0000)
2533#define DPFC_COMP_SEG_SHIFT (0)
2534#define DPFC_COMP_SEG_MASK (0x000003ff)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002535#define DPFC_STATUS2 _MMIO(0x3214)
2536#define DPFC_FENCE_YOFF _MMIO(0x3218)
2537#define DPFC_CHICKEN _MMIO(0x3224)
Jesse Barnes74dff282009-09-14 15:39:40 -07002538#define DPFC_HT_MODIFY (1<<31)
2539
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002540/* Framebuffer compression for Ironlake */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002541#define ILK_DPFC_CB_BASE _MMIO(0x43200)
2542#define ILK_DPFC_CONTROL _MMIO(0x43208)
Rodrigo Vivida46f932014-08-01 02:04:45 -07002543#define FBC_CTL_FALSE_COLOR (1<<10)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002544/* The bit 28-8 is reserved */
2545#define DPFC_RESERVED (0x1FFFFF00)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002546#define ILK_DPFC_RECOMP_CTL _MMIO(0x4320c)
2547#define ILK_DPFC_STATUS _MMIO(0x43210)
2548#define ILK_DPFC_FENCE_YOFF _MMIO(0x43218)
2549#define ILK_DPFC_CHICKEN _MMIO(0x43224)
Mika Kuoppalad1b4eef2016-06-07 17:19:19 +03002550#define ILK_DPFC_DISABLE_DUMMY0 (1<<8)
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03002551#define ILK_DPFC_NUKE_ON_ANY_MODIFICATION (1<<23)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002552#define ILK_FBC_RT_BASE _MMIO(0x2128)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002553#define ILK_FBC_RT_VALID (1<<0)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03002554#define SNB_FBC_FRONT_BUFFER (1<<1)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002555
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002556#define ILK_DISPLAY_CHICKEN1 _MMIO(0x42000)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002557#define ILK_FBCQ_DIS (1<<22)
Akshay Joshi0206e352011-08-16 15:34:10 -04002558#define ILK_PABSTRETCH_DIS (1<<21)
Yuanhan Liu13982612010-12-15 15:42:31 +08002559
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002560
Jesse Barnes585fb112008-07-29 11:54:06 -07002561/*
Yuanhan Liu9c04f012010-12-15 15:42:32 +08002562 * Framebuffer compression for Sandybridge
2563 *
2564 * The following two registers are of type GTTMMADR
2565 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002566#define SNB_DPFC_CTL_SA _MMIO(0x100100)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08002567#define SNB_CPU_FENCE_ENABLE (1<<29)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002568#define DPFC_CPU_FENCE_OFFSET _MMIO(0x100104)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08002569
Rodrigo Viviabe959c2013-05-06 19:37:33 -03002570/* Framebuffer compression for Ivybridge */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002571#define IVB_FBC_RT_BASE _MMIO(0x7020)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03002572
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002573#define IPS_CTL _MMIO(0x43408)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03002574#define IPS_ENABLE (1 << 31)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08002575
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002576#define MSG_FBC_REND_STATE _MMIO(0x50380)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002577#define FBC_REND_NUKE (1<<2)
2578#define FBC_REND_CACHE_CLEAN (1<<1)
2579
Yuanhan Liu9c04f012010-12-15 15:42:32 +08002580/*
Jesse Barnes585fb112008-07-29 11:54:06 -07002581 * GPIO regs
2582 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002583#define GPIOA _MMIO(0x5010)
2584#define GPIOB _MMIO(0x5014)
2585#define GPIOC _MMIO(0x5018)
2586#define GPIOD _MMIO(0x501c)
2587#define GPIOE _MMIO(0x5020)
2588#define GPIOF _MMIO(0x5024)
2589#define GPIOG _MMIO(0x5028)
2590#define GPIOH _MMIO(0x502c)
Jesse Barnes585fb112008-07-29 11:54:06 -07002591# define GPIO_CLOCK_DIR_MASK (1 << 0)
2592# define GPIO_CLOCK_DIR_IN (0 << 1)
2593# define GPIO_CLOCK_DIR_OUT (1 << 1)
2594# define GPIO_CLOCK_VAL_MASK (1 << 2)
2595# define GPIO_CLOCK_VAL_OUT (1 << 3)
2596# define GPIO_CLOCK_VAL_IN (1 << 4)
2597# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
2598# define GPIO_DATA_DIR_MASK (1 << 8)
2599# define GPIO_DATA_DIR_IN (0 << 9)
2600# define GPIO_DATA_DIR_OUT (1 << 9)
2601# define GPIO_DATA_VAL_MASK (1 << 10)
2602# define GPIO_DATA_VAL_OUT (1 << 11)
2603# define GPIO_DATA_VAL_IN (1 << 12)
2604# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
2605
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002606#define GMBUS0 _MMIO(dev_priv->gpio_mmio_base + 0x5100) /* clock/port select */
Chris Wilsonf899fc62010-07-20 15:44:45 -07002607#define GMBUS_RATE_100KHZ (0<<8)
2608#define GMBUS_RATE_50KHZ (1<<8)
2609#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
2610#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
2611#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
Jani Nikula988c7012015-03-27 00:20:19 +02002612#define GMBUS_PIN_DISABLED 0
2613#define GMBUS_PIN_SSC 1
2614#define GMBUS_PIN_VGADDC 2
2615#define GMBUS_PIN_PANEL 3
2616#define GMBUS_PIN_DPD_CHV 3 /* HDMID_CHV */
2617#define GMBUS_PIN_DPC 4 /* HDMIC */
2618#define GMBUS_PIN_DPB 5 /* SDVO, HDMIB */
2619#define GMBUS_PIN_DPD 6 /* HDMID */
2620#define GMBUS_PIN_RESERVED 7 /* 7 reserved */
Jani Nikula4c272832015-04-01 10:58:05 +03002621#define GMBUS_PIN_1_BXT 1
2622#define GMBUS_PIN_2_BXT 2
2623#define GMBUS_PIN_3_BXT 3
Jani Nikula5ea6e5e2015-04-01 10:55:04 +03002624#define GMBUS_NUM_PINS 7 /* including 0 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002625#define GMBUS1 _MMIO(dev_priv->gpio_mmio_base + 0x5104) /* command/status */
Chris Wilsonf899fc62010-07-20 15:44:45 -07002626#define GMBUS_SW_CLR_INT (1<<31)
2627#define GMBUS_SW_RDY (1<<30)
2628#define GMBUS_ENT (1<<29) /* enable timeout */
2629#define GMBUS_CYCLE_NONE (0<<25)
2630#define GMBUS_CYCLE_WAIT (1<<25)
2631#define GMBUS_CYCLE_INDEX (2<<25)
2632#define GMBUS_CYCLE_STOP (4<<25)
2633#define GMBUS_BYTE_COUNT_SHIFT 16
Dmitry Torokhov9535c472015-04-21 09:49:11 -07002634#define GMBUS_BYTE_COUNT_MAX 256U
Chris Wilsonf899fc62010-07-20 15:44:45 -07002635#define GMBUS_SLAVE_INDEX_SHIFT 8
2636#define GMBUS_SLAVE_ADDR_SHIFT 1
2637#define GMBUS_SLAVE_READ (1<<0)
2638#define GMBUS_SLAVE_WRITE (0<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002639#define GMBUS2 _MMIO(dev_priv->gpio_mmio_base + 0x5108) /* status */
Chris Wilsonf899fc62010-07-20 15:44:45 -07002640#define GMBUS_INUSE (1<<15)
2641#define GMBUS_HW_WAIT_PHASE (1<<14)
2642#define GMBUS_STALL_TIMEOUT (1<<13)
2643#define GMBUS_INT (1<<12)
2644#define GMBUS_HW_RDY (1<<11)
2645#define GMBUS_SATOER (1<<10)
2646#define GMBUS_ACTIVE (1<<9)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002647#define GMBUS3 _MMIO(dev_priv->gpio_mmio_base + 0x510c) /* data buffer bytes 3-0 */
2648#define GMBUS4 _MMIO(dev_priv->gpio_mmio_base + 0x5110) /* interrupt mask (Pineview+) */
Chris Wilsonf899fc62010-07-20 15:44:45 -07002649#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
2650#define GMBUS_NAK_EN (1<<3)
2651#define GMBUS_IDLE_EN (1<<2)
2652#define GMBUS_HW_WAIT_EN (1<<1)
2653#define GMBUS_HW_RDY_EN (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002654#define GMBUS5 _MMIO(dev_priv->gpio_mmio_base + 0x5120) /* byte index */
Chris Wilsonf899fc62010-07-20 15:44:45 -07002655#define GMBUS_2BYTE_INDEX_EN (1<<31)
Eric Anholtf0217c42009-12-01 11:56:30 -08002656
Jesse Barnes585fb112008-07-29 11:54:06 -07002657/*
2658 * Clock control & power management
2659 */
Ville Syrjälä2d401b12014-04-09 13:29:08 +03002660#define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014)
2661#define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018)
2662#define _CHV_DPLL_C (dev_priv->info.display_mmio_offset + 0x6030)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002663#define DPLL(pipe) _MMIO_PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
Jesse Barnes585fb112008-07-29 11:54:06 -07002664
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002665#define VGA0 _MMIO(0x6000)
2666#define VGA1 _MMIO(0x6004)
2667#define VGA_PD _MMIO(0x6010)
Jesse Barnes585fb112008-07-29 11:54:06 -07002668#define VGA0_PD_P2_DIV_4 (1 << 7)
2669#define VGA0_PD_P1_DIV_2 (1 << 5)
2670#define VGA0_PD_P1_SHIFT 0
2671#define VGA0_PD_P1_MASK (0x1f << 0)
2672#define VGA1_PD_P2_DIV_4 (1 << 15)
2673#define VGA1_PD_P1_DIV_2 (1 << 13)
2674#define VGA1_PD_P1_SHIFT 8
2675#define VGA1_PD_P1_MASK (0x1f << 8)
Jesse Barnes585fb112008-07-29 11:54:06 -07002676#define DPLL_VCO_ENABLE (1 << 31)
Daniel Vetter4a33e482013-07-06 12:52:05 +02002677#define DPLL_SDVO_HIGH_SPEED (1 << 30)
2678#define DPLL_DVO_2X_MODE (1 << 30)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07002679#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07002680#define DPLL_SYNCLOCK_ENABLE (1 << 29)
Ville Syrjälä60bfe442015-06-29 15:25:49 +03002681#define DPLL_REF_CLK_ENABLE_VLV (1 << 29)
Jesse Barnes585fb112008-07-29 11:54:06 -07002682#define DPLL_VGA_MODE_DIS (1 << 28)
2683#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
2684#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
2685#define DPLL_MODE_MASK (3 << 26)
2686#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
2687#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
2688#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
2689#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
2690#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
2691#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002692#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07002693#define DPLL_LOCK_VLV (1<<15)
Daniel Vetter598fac62013-04-18 22:01:46 +02002694#define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14)
Ville Syrjälä60bfe442015-06-29 15:25:49 +03002695#define DPLL_INTEGRATED_REF_CLK_VLV (1<<13)
2696#define DPLL_SSC_REF_CLK_CHV (1<<13)
Daniel Vetter598fac62013-04-18 22:01:46 +02002697#define DPLL_PORTC_READY_MASK (0xf << 4)
2698#define DPLL_PORTB_READY_MASK (0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07002699
Jesse Barnes585fb112008-07-29 11:54:06 -07002700#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03002701
2702/* Additional CHV pll/phy registers */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002703#define DPIO_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x6240)
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03002704#define DPLL_PORTD_READY_MASK (0xf)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002705#define DISPLAY_PHY_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x60100)
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002706#define PHY_CH_POWER_DOWN_OVRD_EN(phy, ch) (1 << (2*(phy)+(ch)+27))
Ville Syrjäläbc284542015-05-26 20:22:38 +03002707#define PHY_LDO_DELAY_0NS 0x0
2708#define PHY_LDO_DELAY_200NS 0x1
2709#define PHY_LDO_DELAY_600NS 0x2
2710#define PHY_LDO_SEQ_DELAY(delay, phy) ((delay) << (2*(phy)+23))
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002711#define PHY_CH_POWER_DOWN_OVRD(mask, phy, ch) ((mask) << (8*(phy)+4*(ch)+11))
Ville Syrjälä70722462015-04-10 18:21:28 +03002712#define PHY_CH_SU_PSR 0x1
2713#define PHY_CH_DEEP_PSR 0x7
2714#define PHY_CH_POWER_MODE(mode, phy, ch) ((mode) << (6*(phy)+3*(ch)+2))
2715#define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002716#define DISPLAY_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x60104)
Ville Syrjäläefd814b2014-06-27 19:52:13 +03002717#define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1<<31) : (1<<30))
Ville Syrjälä30142272015-07-08 23:46:01 +03002718#define PHY_STATUS_CMN_LDO(phy, ch) (1 << (6-(6*(phy)+3*(ch))))
2719#define PHY_STATUS_SPLINE_LDO(phy, ch, spline) (1 << (8-(6*(phy)+3*(ch)+(spline))))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03002720
Jesse Barnes585fb112008-07-29 11:54:06 -07002721/*
2722 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
2723 * this field (only one bit may be set).
2724 */
2725#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
2726#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002727#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
Jesse Barnes585fb112008-07-29 11:54:06 -07002728/* i830, required in DVO non-gang */
2729#define PLL_P2_DIVIDE_BY_4 (1 << 23)
2730#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
2731#define PLL_REF_INPUT_DREFCLK (0 << 13)
2732#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
2733#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
2734#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
2735#define PLL_REF_INPUT_MASK (3 << 13)
2736#define PLL_LOAD_PULSE_PHASE_SHIFT 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002737/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08002738# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
2739# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
2740# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
2741# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
2742# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
2743
Jesse Barnes585fb112008-07-29 11:54:06 -07002744/*
2745 * Parallel to Serial Load Pulse phase selection.
2746 * Selects the phase for the 10X DPLL clock for the PCIe
2747 * digital display port. The range is 4 to 13; 10 or more
2748 * is just a flip delay. The default is 6
2749 */
2750#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
2751#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
2752/*
2753 * SDVO multiplier for 945G/GM. Not used on 965.
2754 */
2755#define SDVO_MULTIPLIER_MASK 0x000000ff
2756#define SDVO_MULTIPLIER_SHIFT_HIRES 4
2757#define SDVO_MULTIPLIER_SHIFT_VGA 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002758
Ville Syrjälä2d401b12014-04-09 13:29:08 +03002759#define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c)
2760#define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020)
2761#define _CHV_DPLL_C_MD (dev_priv->info.display_mmio_offset + 0x603c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002762#define DPLL_MD(pipe) _MMIO_PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002763
Jesse Barnes585fb112008-07-29 11:54:06 -07002764/*
2765 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
2766 *
2767 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
2768 */
2769#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
2770#define DPLL_MD_UDI_DIVIDER_SHIFT 24
2771/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
2772#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
2773#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
2774/*
2775 * SDVO/UDI pixel multiplier.
2776 *
2777 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
2778 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
2779 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
2780 * dummy bytes in the datastream at an increased clock rate, with both sides of
2781 * the link knowing how many bytes are fill.
2782 *
2783 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
2784 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
2785 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
2786 * through an SDVO command.
2787 *
2788 * This register field has values of multiplication factor minus 1, with
2789 * a maximum multiplier of 5 for SDVO.
2790 */
2791#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
2792#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
2793/*
2794 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
2795 * This best be set to the default value (3) or the CRT won't work. No,
2796 * I don't entirely understand what this does...
2797 */
2798#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
2799#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07002800
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +03002801#define RAWCLK_FREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6024)
2802
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002803#define _FPA0 0x6040
2804#define _FPA1 0x6044
2805#define _FPB0 0x6048
2806#define _FPB1 0x604c
2807#define FP0(pipe) _MMIO_PIPE(pipe, _FPA0, _FPB0)
2808#define FP1(pipe) _MMIO_PIPE(pipe, _FPA1, _FPB1)
Jesse Barnes585fb112008-07-29 11:54:06 -07002809#define FP_N_DIV_MASK 0x003f0000
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002810#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
Jesse Barnes585fb112008-07-29 11:54:06 -07002811#define FP_N_DIV_SHIFT 16
2812#define FP_M1_DIV_MASK 0x00003f00
2813#define FP_M1_DIV_SHIFT 8
2814#define FP_M2_DIV_MASK 0x0000003f
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002815#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
Jesse Barnes585fb112008-07-29 11:54:06 -07002816#define FP_M2_DIV_SHIFT 0
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002817#define DPLL_TEST _MMIO(0x606c)
Jesse Barnes585fb112008-07-29 11:54:06 -07002818#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
2819#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
2820#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
2821#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
2822#define DPLLB_TEST_N_BYPASS (1 << 19)
2823#define DPLLB_TEST_M_BYPASS (1 << 18)
2824#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
2825#define DPLLA_TEST_N_BYPASS (1 << 3)
2826#define DPLLA_TEST_M_BYPASS (1 << 2)
2827#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002828#define D_STATE _MMIO(0x6104)
Chris Wilsondc96e9b2010-10-01 12:05:06 +01002829#define DSTATE_GFX_RESET_I830 (1<<6)
Jesse Barnes652c3932009-08-17 13:31:43 -07002830#define DSTATE_PLL_D3_OFF (1<<3)
2831#define DSTATE_GFX_CLOCK_GATING (1<<1)
2832#define DSTATE_DOT_CLOCK_GATING (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002833#define DSPCLK_GATE_D _MMIO(dev_priv->info.display_mmio_offset + 0x6200)
Jesse Barnes652c3932009-08-17 13:31:43 -07002834# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
2835# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
2836# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
2837# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
2838# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
2839# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
2840# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
2841# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
2842# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
2843# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
2844# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
2845# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
2846# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
2847# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
2848# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
2849# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
2850# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
2851# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
2852# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
2853# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
2854# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
2855# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
2856# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
2857# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
2858# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
2859# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
2860# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
2861# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002862/*
Jesse Barnes652c3932009-08-17 13:31:43 -07002863 * This bit must be set on the 830 to prevent hangs when turning off the
2864 * overlay scaler.
2865 */
2866# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
2867# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
2868# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
2869# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
2870# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
2871
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002872#define RENCLK_GATE_D1 _MMIO(0x6204)
Jesse Barnes652c3932009-08-17 13:31:43 -07002873# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
2874# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
2875# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
2876# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
2877# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
2878# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
2879# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
2880# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
2881# define MAG_CLOCK_GATE_DISABLE (1 << 5)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002882/* This bit must be unset on 855,865 */
Jesse Barnes652c3932009-08-17 13:31:43 -07002883# define MECI_CLOCK_GATE_DISABLE (1 << 4)
2884# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
2885# define MEC_CLOCK_GATE_DISABLE (1 << 2)
2886# define MECO_CLOCK_GATE_DISABLE (1 << 1)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002887/* This bit must be set on 855,865. */
Jesse Barnes652c3932009-08-17 13:31:43 -07002888# define SV_CLOCK_GATE_DISABLE (1 << 0)
2889# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
2890# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
2891# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
2892# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
2893# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
2894# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
2895# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
2896# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
2897# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
2898# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
2899# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
2900# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
2901# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
2902# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
2903# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
2904# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
2905# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
2906
2907# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002908/* This bit must always be set on 965G/965GM */
Jesse Barnes652c3932009-08-17 13:31:43 -07002909# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
2910# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
2911# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
2912# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
2913# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
2914# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002915/* This bit must always be set on 965G */
Jesse Barnes652c3932009-08-17 13:31:43 -07002916# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
2917# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
2918# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
2919# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
2920# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
2921# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
2922# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
2923# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
2924# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
2925# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
2926# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
2927# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
2928# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
2929# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
2930# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
2931# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
2932# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
2933# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
2934# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
2935
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002936#define RENCLK_GATE_D2 _MMIO(0x6208)
Jesse Barnes652c3932009-08-17 13:31:43 -07002937#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
2938#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
2939#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
Ville Syrjäläfa4f53c2014-05-19 19:23:27 +03002940
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002941#define VDECCLK_GATE_D _MMIO(0x620C) /* g4x only */
Ville Syrjäläfa4f53c2014-05-19 19:23:27 +03002942#define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4)
2943
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002944#define RAMCLK_GATE_D _MMIO(0x6210) /* CRL only */
2945#define DEUC _MMIO(0x6214) /* CRL only */
Jesse Barnes585fb112008-07-29 11:54:06 -07002946
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002947#define FW_BLC_SELF_VLV _MMIO(VLV_DISPLAY_BASE + 0x6500)
Jesse Barnesceb04242012-03-28 13:39:22 -07002948#define FW_CSPWRDWNEN (1<<15)
2949
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002950#define MI_ARB_VLV _MMIO(VLV_DISPLAY_BASE + 0x6504)
Ville Syrjäläe0d8d592013-06-12 22:11:18 +03002951
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002952#define CZCLK_CDCLK_FREQ_RATIO _MMIO(VLV_DISPLAY_BASE + 0x6508)
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08002953#define CDCLK_FREQ_SHIFT 4
2954#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
2955#define CZCLK_FREQ_MASK 0xf
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02002956
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002957#define GCI_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x650C)
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02002958#define PFI_CREDIT_63 (9 << 28) /* chv only */
2959#define PFI_CREDIT_31 (8 << 28) /* chv only */
2960#define PFI_CREDIT(x) (((x) - 8) << 28) /* 8-15 */
2961#define PFI_CREDIT_RESEND (1 << 27)
2962#define VGA_FAST_MODE_DISABLE (1 << 14)
2963
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002964#define GMBUSFREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6510)
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08002965
Jesse Barnes585fb112008-07-29 11:54:06 -07002966/*
2967 * Palette regs
2968 */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002969#define PALETTE_A_OFFSET 0xa000
2970#define PALETTE_B_OFFSET 0xa800
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03002971#define CHV_PALETTE_C_OFFSET 0xc000
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002972#define PALETTE(pipe, i) _MMIO(dev_priv->info.palette_offsets[pipe] + \
2973 dev_priv->info.display_mmio_offset + (i) * 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07002974
Eric Anholt673a3942008-07-30 12:06:12 -07002975/* MCH MMIO space */
2976
2977/*
2978 * MCHBAR mirror.
2979 *
2980 * This mirrors the MCHBAR MMIO space whose location is determined by
2981 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
2982 * every way. It is not accessible from the CP register read instructions.
2983 *
Paulo Zanoni515b2392013-09-10 19:36:37 -03002984 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
2985 * just read.
Eric Anholt673a3942008-07-30 12:06:12 -07002986 */
2987#define MCHBAR_MIRROR_BASE 0x10000
2988
Yuanhan Liu13982612010-12-15 15:42:31 +08002989#define MCHBAR_MIRROR_BASE_SNB 0x140000
2990
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002991#define CTG_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x34)
2992#define ELK_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x48)
Ville Syrjälä7d316ae2015-09-16 21:28:50 +03002993#define G4X_STOLEN_RESERVED_ADDR1_MASK (0xFFFF << 16)
2994#define G4X_STOLEN_RESERVED_ADDR2_MASK (0xFFF << 4)
2995
Chris Wilson3ebecd02013-04-12 19:10:13 +01002996/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002997#define DCLK _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5e04)
Chris Wilson3ebecd02013-04-12 19:10:13 +01002998
Ville Syrjälä646b4262014-04-25 20:14:30 +03002999/* 915-945 and GM965 MCH register controlling DRAM channel access */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003000#define DCC _MMIO(MCHBAR_MIRROR_BASE + 0x200)
Eric Anholt673a3942008-07-30 12:06:12 -07003001#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
3002#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
3003#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
3004#define DCC_ADDRESSING_MODE_MASK (3 << 0)
3005#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
Eric Anholta7f014f2008-11-25 14:02:05 -08003006#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003007#define DCC2 _MMIO(MCHBAR_MIRROR_BASE + 0x204)
Daniel Vetter656bfa32014-11-20 09:26:30 +01003008#define DCC2_MODIFIED_ENHANCED_DISABLE (1 << 20)
Eric Anholt673a3942008-07-30 12:06:12 -07003009
Ville Syrjälä646b4262014-04-25 20:14:30 +03003010/* Pineview MCH register contains DDR3 setting */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003011#define CSHRDDR3CTL _MMIO(MCHBAR_MIRROR_BASE + 0x1a8)
Li Peng95534262010-05-18 18:58:44 +08003012#define CSHRDDR3CTL_DDR3 (1 << 2)
3013
Ville Syrjälä646b4262014-04-25 20:14:30 +03003014/* 965 MCH register controlling DRAM channel configuration */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003015#define C0DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x206)
3016#define C1DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x606)
Eric Anholt673a3942008-07-30 12:06:12 -07003017
Ville Syrjälä646b4262014-04-25 20:14:30 +03003018/* snb MCH registers for reading the DRAM channel configuration */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003019#define MAD_DIMM_C0 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5004)
3020#define MAD_DIMM_C1 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5008)
3021#define MAD_DIMM_C2 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003022#define MAD_DIMM_ECC_MASK (0x3 << 24)
3023#define MAD_DIMM_ECC_OFF (0x0 << 24)
3024#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
3025#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
3026#define MAD_DIMM_ECC_ON (0x3 << 24)
3027#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
3028#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
3029#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
3030#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
3031#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
3032#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
3033#define MAD_DIMM_A_SELECT (0x1 << 16)
3034/* DIMM sizes are in multiples of 256mb. */
3035#define MAD_DIMM_B_SIZE_SHIFT 8
3036#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
3037#define MAD_DIMM_A_SIZE_SHIFT 0
3038#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
3039
Ville Syrjälä646b4262014-04-25 20:14:30 +03003040/* snb MCH registers for priority tuning */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003041#define MCH_SSKPD _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5d10)
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01003042#define MCH_SSKPD_WM0_MASK 0x3f
3043#define MCH_SSKPD_WM0_VAL 0xc
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003044
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003045#define MCH_SECP_NRG_STTS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x592c)
Jesse Barnesec013e72013-08-20 10:29:23 +01003046
Keith Packardb11248d2009-06-11 22:28:56 -07003047/* Clocking configuration register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003048#define CLKCFG _MMIO(MCHBAR_MIRROR_BASE + 0xc00)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003049#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
Keith Packardb11248d2009-06-11 22:28:56 -07003050#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
3051#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
3052#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
3053#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
Ville Syrjälä82f2b4a2017-05-04 21:15:30 +03003054#define CLKCFG_FSB_1067_ALT (0 << 0) /* hrawclk 266 */
Keith Packardb11248d2009-06-11 22:28:56 -07003055#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
Ville Syrjälä82f2b4a2017-05-04 21:15:30 +03003056/*
3057 * Note that on at least on ELK the below value is reported for both
3058 * 333 and 400 MHz BIOS FSB setting, but given that the gmch datasheet
3059 * lists only 200/266/333 MHz FSB as supported let's decode it as 333 MHz.
3060 */
3061#define CLKCFG_FSB_1333_ALT (4 << 0) /* hrawclk 333 */
Keith Packardb11248d2009-06-11 22:28:56 -07003062#define CLKCFG_FSB_MASK (7 << 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003063#define CLKCFG_MEM_533 (1 << 4)
3064#define CLKCFG_MEM_667 (2 << 4)
3065#define CLKCFG_MEM_800 (3 << 4)
3066#define CLKCFG_MEM_MASK (7 << 4)
3067
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003068#define HPLLVCO _MMIO(MCHBAR_MIRROR_BASE + 0xc38)
3069#define HPLLVCO_MOBILE _MMIO(MCHBAR_MIRROR_BASE + 0xc0f)
Ville Syrjälä34edce22015-05-22 11:22:33 +03003070
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003071#define TSC1 _MMIO(0x11001)
Jesse Barnesea056c12010-09-10 10:02:13 -07003072#define TSE (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003073#define TR1 _MMIO(0x11006)
3074#define TSFS _MMIO(0x11020)
Jesse Barnes7648fa92010-05-20 14:28:11 -07003075#define TSFS_SLOPE_MASK 0x0000ff00
3076#define TSFS_SLOPE_SHIFT 8
3077#define TSFS_INTR_MASK 0x000000ff
3078
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003079#define CRSTANDVID _MMIO(0x11100)
3080#define PXVFREQ(fstart) _MMIO(0x11110 + (fstart) * 4) /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003081#define PXVFREQ_PX_MASK 0x7f000000
3082#define PXVFREQ_PX_SHIFT 24
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003083#define VIDFREQ_BASE _MMIO(0x11110)
3084#define VIDFREQ1 _MMIO(0x11110) /* VIDFREQ1-4 (0x1111c) (Cantiga) */
3085#define VIDFREQ2 _MMIO(0x11114)
3086#define VIDFREQ3 _MMIO(0x11118)
3087#define VIDFREQ4 _MMIO(0x1111c)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003088#define VIDFREQ_P0_MASK 0x1f000000
3089#define VIDFREQ_P0_SHIFT 24
3090#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
3091#define VIDFREQ_P0_CSCLK_SHIFT 20
3092#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
3093#define VIDFREQ_P0_CRCLK_SHIFT 16
3094#define VIDFREQ_P1_MASK 0x00001f00
3095#define VIDFREQ_P1_SHIFT 8
3096#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
3097#define VIDFREQ_P1_CSCLK_SHIFT 4
3098#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003099#define INTTOEXT_BASE_ILK _MMIO(0x11300)
3100#define INTTOEXT_BASE _MMIO(0x11120) /* INTTOEXT1-8 (0x1113c) */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003101#define INTTOEXT_MAP3_SHIFT 24
3102#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
3103#define INTTOEXT_MAP2_SHIFT 16
3104#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
3105#define INTTOEXT_MAP1_SHIFT 8
3106#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
3107#define INTTOEXT_MAP0_SHIFT 0
3108#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003109#define MEMSWCTL _MMIO(0x11170) /* Ironlake only */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003110#define MEMCTL_CMD_MASK 0xe000
3111#define MEMCTL_CMD_SHIFT 13
3112#define MEMCTL_CMD_RCLK_OFF 0
3113#define MEMCTL_CMD_RCLK_ON 1
3114#define MEMCTL_CMD_CHFREQ 2
3115#define MEMCTL_CMD_CHVID 3
3116#define MEMCTL_CMD_VMMOFF 4
3117#define MEMCTL_CMD_VMMON 5
3118#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
3119 when command complete */
3120#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
3121#define MEMCTL_FREQ_SHIFT 8
3122#define MEMCTL_SFCAVM (1<<7)
3123#define MEMCTL_TGT_VID_MASK 0x007f
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003124#define MEMIHYST _MMIO(0x1117c)
3125#define MEMINTREN _MMIO(0x11180) /* 16 bits */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003126#define MEMINT_RSEXIT_EN (1<<8)
3127#define MEMINT_CX_SUPR_EN (1<<7)
3128#define MEMINT_CONT_BUSY_EN (1<<6)
3129#define MEMINT_AVG_BUSY_EN (1<<5)
3130#define MEMINT_EVAL_CHG_EN (1<<4)
3131#define MEMINT_MON_IDLE_EN (1<<3)
3132#define MEMINT_UP_EVAL_EN (1<<2)
3133#define MEMINT_DOWN_EVAL_EN (1<<1)
3134#define MEMINT_SW_CMD_EN (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003135#define MEMINTRSTR _MMIO(0x11182) /* 16 bits */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003136#define MEM_RSEXIT_MASK 0xc000
3137#define MEM_RSEXIT_SHIFT 14
3138#define MEM_CONT_BUSY_MASK 0x3000
3139#define MEM_CONT_BUSY_SHIFT 12
3140#define MEM_AVG_BUSY_MASK 0x0c00
3141#define MEM_AVG_BUSY_SHIFT 10
3142#define MEM_EVAL_CHG_MASK 0x0300
3143#define MEM_EVAL_BUSY_SHIFT 8
3144#define MEM_MON_IDLE_MASK 0x00c0
3145#define MEM_MON_IDLE_SHIFT 6
3146#define MEM_UP_EVAL_MASK 0x0030
3147#define MEM_UP_EVAL_SHIFT 4
3148#define MEM_DOWN_EVAL_MASK 0x000c
3149#define MEM_DOWN_EVAL_SHIFT 2
3150#define MEM_SW_CMD_MASK 0x0003
3151#define MEM_INT_STEER_GFX 0
3152#define MEM_INT_STEER_CMR 1
3153#define MEM_INT_STEER_SMI 2
3154#define MEM_INT_STEER_SCI 3
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003155#define MEMINTRSTS _MMIO(0x11184)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003156#define MEMINT_RSEXIT (1<<7)
3157#define MEMINT_CONT_BUSY (1<<6)
3158#define MEMINT_AVG_BUSY (1<<5)
3159#define MEMINT_EVAL_CHG (1<<4)
3160#define MEMINT_MON_IDLE (1<<3)
3161#define MEMINT_UP_EVAL (1<<2)
3162#define MEMINT_DOWN_EVAL (1<<1)
3163#define MEMINT_SW_CMD (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003164#define MEMMODECTL _MMIO(0x11190)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003165#define MEMMODE_BOOST_EN (1<<31)
3166#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
3167#define MEMMODE_BOOST_FREQ_SHIFT 24
3168#define MEMMODE_IDLE_MODE_MASK 0x00030000
3169#define MEMMODE_IDLE_MODE_SHIFT 16
3170#define MEMMODE_IDLE_MODE_EVAL 0
3171#define MEMMODE_IDLE_MODE_CONT 1
3172#define MEMMODE_HWIDLE_EN (1<<15)
3173#define MEMMODE_SWMODE_EN (1<<14)
3174#define MEMMODE_RCLK_GATE (1<<13)
3175#define MEMMODE_HW_UPDATE (1<<12)
3176#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
3177#define MEMMODE_FSTART_SHIFT 8
3178#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
3179#define MEMMODE_FMAX_SHIFT 4
3180#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003181#define RCBMAXAVG _MMIO(0x1119c)
3182#define MEMSWCTL2 _MMIO(0x1119e) /* Cantiga only */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003183#define SWMEMCMD_RENDER_OFF (0 << 13)
3184#define SWMEMCMD_RENDER_ON (1 << 13)
3185#define SWMEMCMD_SWFREQ (2 << 13)
3186#define SWMEMCMD_TARVID (3 << 13)
3187#define SWMEMCMD_VRM_OFF (4 << 13)
3188#define SWMEMCMD_VRM_ON (5 << 13)
3189#define CMDSTS (1<<12)
3190#define SFCAVM (1<<11)
3191#define SWFREQ_MASK 0x0380 /* P0-7 */
3192#define SWFREQ_SHIFT 7
3193#define TARVID_MASK 0x001f
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003194#define MEMSTAT_CTG _MMIO(0x111a0)
3195#define RCBMINAVG _MMIO(0x111a0)
3196#define RCUPEI _MMIO(0x111b0)
3197#define RCDNEI _MMIO(0x111b4)
3198#define RSTDBYCTL _MMIO(0x111b8)
Jesse Barnes88271da2011-01-05 12:01:24 -08003199#define RS1EN (1<<31)
3200#define RS2EN (1<<30)
3201#define RS3EN (1<<29)
3202#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
3203#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
3204#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
3205#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
3206#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
3207#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
3208#define RSX_STATUS_MASK (7<<20)
3209#define RSX_STATUS_ON (0<<20)
3210#define RSX_STATUS_RC1 (1<<20)
3211#define RSX_STATUS_RC1E (2<<20)
3212#define RSX_STATUS_RS1 (3<<20)
3213#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
3214#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
3215#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
3216#define RSX_STATUS_RSVD2 (7<<20)
3217#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
3218#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
3219#define JRSC (1<<17) /* rsx coupled to cpu c-state */
3220#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
3221#define RS1CONTSAV_MASK (3<<14)
3222#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
3223#define RS1CONTSAV_RSVD (1<<14)
3224#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
3225#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
3226#define NORMSLEXLAT_MASK (3<<12)
3227#define SLOW_RS123 (0<<12)
3228#define SLOW_RS23 (1<<12)
3229#define SLOW_RS3 (2<<12)
3230#define NORMAL_RS123 (3<<12)
3231#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
3232#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
3233#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
3234#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
3235#define RS_CSTATE_MASK (3<<4)
3236#define RS_CSTATE_C367_RS1 (0<<4)
3237#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
3238#define RS_CSTATE_RSVD (2<<4)
3239#define RS_CSTATE_C367_RS2 (3<<4)
3240#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
3241#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003242#define VIDCTL _MMIO(0x111c0)
3243#define VIDSTS _MMIO(0x111c8)
3244#define VIDSTART _MMIO(0x111cc) /* 8 bits */
3245#define MEMSTAT_ILK _MMIO(0x111f8)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003246#define MEMSTAT_VID_MASK 0x7f00
3247#define MEMSTAT_VID_SHIFT 8
3248#define MEMSTAT_PSTATE_MASK 0x00f8
3249#define MEMSTAT_PSTATE_SHIFT 3
3250#define MEMSTAT_MON_ACTV (1<<2)
3251#define MEMSTAT_SRC_CTL_MASK 0x0003
3252#define MEMSTAT_SRC_CTL_CORE 0
3253#define MEMSTAT_SRC_CTL_TRB 1
3254#define MEMSTAT_SRC_CTL_THM 2
3255#define MEMSTAT_SRC_CTL_STDBY 3
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003256#define RCPREVBSYTUPAVG _MMIO(0x113b8)
3257#define RCPREVBSYTDNAVG _MMIO(0x113bc)
3258#define PMMISC _MMIO(0x11214)
Jesse Barnesea056c12010-09-10 10:02:13 -07003259#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003260#define SDEW _MMIO(0x1124c)
3261#define CSIEW0 _MMIO(0x11250)
3262#define CSIEW1 _MMIO(0x11254)
3263#define CSIEW2 _MMIO(0x11258)
3264#define PEW(i) _MMIO(0x1125c + (i) * 4) /* 5 registers */
3265#define DEW(i) _MMIO(0x11270 + (i) * 4) /* 3 registers */
3266#define MCHAFE _MMIO(0x112c0)
3267#define CSIEC _MMIO(0x112e0)
3268#define DMIEC _MMIO(0x112e4)
3269#define DDREC _MMIO(0x112e8)
3270#define PEG0EC _MMIO(0x112ec)
3271#define PEG1EC _MMIO(0x112f0)
3272#define GFXEC _MMIO(0x112f4)
3273#define RPPREVBSYTUPAVG _MMIO(0x113b8)
3274#define RPPREVBSYTDNAVG _MMIO(0x113bc)
3275#define ECR _MMIO(0x11600)
Jesse Barnes7648fa92010-05-20 14:28:11 -07003276#define ECR_GPFE (1<<31)
3277#define ECR_IMONE (1<<30)
3278#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003279#define OGW0 _MMIO(0x11608)
3280#define OGW1 _MMIO(0x1160c)
3281#define EG0 _MMIO(0x11610)
3282#define EG1 _MMIO(0x11614)
3283#define EG2 _MMIO(0x11618)
3284#define EG3 _MMIO(0x1161c)
3285#define EG4 _MMIO(0x11620)
3286#define EG5 _MMIO(0x11624)
3287#define EG6 _MMIO(0x11628)
3288#define EG7 _MMIO(0x1162c)
3289#define PXW(i) _MMIO(0x11664 + (i) * 4) /* 4 registers */
3290#define PXWL(i) _MMIO(0x11680 + (i) * 8) /* 8 registers */
3291#define LCFUSE02 _MMIO(0x116c0)
Jesse Barnes7648fa92010-05-20 14:28:11 -07003292#define LCFUSE_HIV_MASK 0x000000ff
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003293#define CSIPLL0 _MMIO(0x12c10)
3294#define DDRMPLL1 _MMIO(0X12c20)
3295#define PEG_BAND_GAP_DATA _MMIO(0x14d68)
Eric Anholt7d573822009-01-02 13:33:00 -08003296
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003297#define GEN6_GT_THREAD_STATUS_REG _MMIO(0x13805c)
Chris Wilsonc4de7b02012-07-02 11:51:03 -03003298#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
Chris Wilsonc4de7b02012-07-02 11:51:03 -03003299
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003300#define GEN6_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5948)
3301#define BXT_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x7070)
3302#define GEN6_RP_STATE_LIMITS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5994)
3303#define GEN6_RP_STATE_CAP _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5998)
3304#define BXT_RP_STATE_CAP _MMIO(0x138170)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08003305
Ville Syrjälä8a292d02016-04-20 16:43:56 +03003306/*
3307 * Make these a multiple of magic 25 to avoid SNB (eg. Dell XPS
3308 * 8300) freezing up around GPU hangs. Looks as if even
3309 * scheduling/timer interrupts start misbehaving if the RPS
3310 * EI/thresholds are "bad", leading to a very sluggish or even
3311 * frozen machine.
3312 */
3313#define INTERVAL_1_28_US(us) roundup(((us) * 100) >> 7, 25)
Akash Goelde43ae92015-03-06 11:07:14 +05303314#define INTERVAL_1_33_US(us) (((us) * 3) >> 2)
Akash Goel26148bd2015-09-18 23:39:51 +05303315#define INTERVAL_0_833_US(us) (((us) * 6) / 5)
Akash Goelde43ae92015-03-06 11:07:14 +05303316#define GT_INTERVAL_FROM_US(dev_priv, us) (IS_GEN9(dev_priv) ? \
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02003317 (IS_GEN9_LP(dev_priv) ? \
Akash Goel26148bd2015-09-18 23:39:51 +05303318 INTERVAL_0_833_US(us) : \
3319 INTERVAL_1_33_US(us)) : \
Akash Goelde43ae92015-03-06 11:07:14 +05303320 INTERVAL_1_28_US(us))
3321
Akash Goel52530cb2016-04-23 00:05:44 +05303322#define INTERVAL_1_28_TO_US(interval) (((interval) << 7) / 100)
3323#define INTERVAL_1_33_TO_US(interval) (((interval) << 2) / 3)
3324#define INTERVAL_0_833_TO_US(interval) (((interval) * 5) / 6)
3325#define GT_PM_INTERVAL_TO_US(dev_priv, interval) (IS_GEN9(dev_priv) ? \
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02003326 (IS_GEN9_LP(dev_priv) ? \
Akash Goel52530cb2016-04-23 00:05:44 +05303327 INTERVAL_0_833_TO_US(interval) : \
3328 INTERVAL_1_33_TO_US(interval)) : \
3329 INTERVAL_1_28_TO_US(interval))
3330
Jesse Barnes585fb112008-07-29 11:54:06 -07003331/*
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08003332 * Logical Context regs
3333 */
Chris Wilsonec62ed32017-02-07 15:24:37 +00003334#define CCID _MMIO(0x2180)
3335#define CCID_EN BIT(0)
3336#define CCID_EXTENDED_STATE_RESTORE BIT(2)
3337#define CCID_EXTENDED_STATE_SAVE BIT(3)
Ville Syrjäläe8016052013-08-22 19:23:13 +03003338/*
3339 * Notes on SNB/IVB/VLV context size:
3340 * - Power context is saved elsewhere (LLC or stolen)
3341 * - Ring/execlist context is saved on SNB, not on IVB
3342 * - Extended context size already includes render context size
3343 * - We always need to follow the extended context size.
3344 * SNB BSpec has comments indicating that we should use the
3345 * render context size instead if execlists are disabled, but
3346 * based on empirical testing that's just nonsense.
3347 * - Pipelined/VF state is saved on SNB/IVB respectively
3348 * - GT1 size just indicates how much of render context
3349 * doesn't need saving on GT1
3350 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003351#define CXT_SIZE _MMIO(0x21a0)
Ville Syrjälä68d97532015-09-18 20:03:39 +03003352#define GEN6_CXT_POWER_SIZE(cxt_reg) (((cxt_reg) >> 24) & 0x3f)
3353#define GEN6_CXT_RING_SIZE(cxt_reg) (((cxt_reg) >> 18) & 0x3f)
3354#define GEN6_CXT_RENDER_SIZE(cxt_reg) (((cxt_reg) >> 12) & 0x3f)
3355#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) (((cxt_reg) >> 6) & 0x3f)
3356#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) (((cxt_reg) >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03003357#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
Ben Widawskyfe1cc682012-06-04 14:42:41 -07003358 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
3359 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003360#define GEN7_CXT_SIZE _MMIO(0x21a8)
Ville Syrjälä68d97532015-09-18 20:03:39 +03003361#define GEN7_CXT_POWER_SIZE(ctx_reg) (((ctx_reg) >> 25) & 0x7f)
3362#define GEN7_CXT_RING_SIZE(ctx_reg) (((ctx_reg) >> 22) & 0x7)
3363#define GEN7_CXT_RENDER_SIZE(ctx_reg) (((ctx_reg) >> 16) & 0x3f)
3364#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) (((ctx_reg) >> 9) & 0x7f)
3365#define GEN7_CXT_GT1_SIZE(ctx_reg) (((ctx_reg) >> 6) & 0x7)
3366#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) (((ctx_reg) >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03003367#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
Ben Widawsky4f91dd62012-07-18 10:10:09 -07003368 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
Ben Widawskya0de80a2013-06-25 21:53:40 -07003369/* Haswell does have the CXT_SIZE register however it does not appear to be
3370 * valid. Now, docs explain in dwords what is in the context object. The full
3371 * size is 70720 bytes, however, the power context and execlist context will
3372 * never be saved (power context is stored elsewhere, and execlists don't work
Abdiel Janulgue4c436d552015-06-16 13:39:41 +03003373 * on HSW) - so the final size, including the extra state required for the
3374 * Resource Streamer, is 66944 bytes, which rounds to 17 pages.
Ben Widawskya0de80a2013-06-25 21:53:40 -07003375 */
3376#define HSW_CXT_TOTAL_SIZE (17 * PAGE_SIZE)
Ben Widawsky88976442013-11-02 21:07:05 -07003377/* Same as Haswell, but 72064 bytes now. */
3378#define GEN8_CXT_TOTAL_SIZE (18 * PAGE_SIZE)
3379
Zhi Wangc01fc532016-06-16 08:07:02 -04003380enum {
3381 INTEL_ADVANCED_CONTEXT = 0,
3382 INTEL_LEGACY_32B_CONTEXT,
3383 INTEL_ADVANCED_AD_CONTEXT,
3384 INTEL_LEGACY_64B_CONTEXT
3385};
3386
Mika Kuoppala2355cf02017-01-27 15:03:09 +02003387enum {
3388 FAULT_AND_HANG = 0,
3389 FAULT_AND_HALT, /* Debug only */
3390 FAULT_AND_STREAM,
3391 FAULT_AND_CONTINUE /* Unsupported */
3392};
3393
3394#define GEN8_CTX_VALID (1<<0)
3395#define GEN8_CTX_FORCE_PD_RESTORE (1<<1)
3396#define GEN8_CTX_FORCE_RESTORE (1<<2)
3397#define GEN8_CTX_L3LLC_COHERENT (1<<5)
3398#define GEN8_CTX_PRIVILEGE (1<<8)
Zhi Wangc01fc532016-06-16 08:07:02 -04003399#define GEN8_CTX_ADDRESSING_MODE_SHIFT 3
Zhi Wangc01fc532016-06-16 08:07:02 -04003400
Mika Kuoppala2355cf02017-01-27 15:03:09 +02003401#define GEN8_CTX_ID_SHIFT 32
3402#define GEN8_CTX_ID_WIDTH 21
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003403
3404#define CHV_CLK_CTL1 _MMIO(0x101100)
3405#define VLV_CLK_CTL2 _MMIO(0x101104)
3406#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
3407
3408/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003409 * Overlay regs
3410 */
Imre Deakd965e7a2015-12-01 10:23:52 +02003411
3412#define OVADD _MMIO(0x30000)
3413#define DOVSTA _MMIO(0x30008)
3414#define OC_BUF (0x3<<20)
3415#define OGAMC5 _MMIO(0x30010)
3416#define OGAMC4 _MMIO(0x30014)
3417#define OGAMC3 _MMIO(0x30018)
Jesse Barnes585fb112008-07-29 11:54:06 -07003418#define OGAMC2 _MMIO(0x3001c)
3419#define OGAMC1 _MMIO(0x30020)
3420#define OGAMC0 _MMIO(0x30024)
Shuang He8bf1e9f2013-10-15 18:55:27 +01003421
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003422/*
Shuang He8bf1e9f2013-10-15 18:55:27 +01003423 * GEN9 clock gating regs
Daniel Vetterb4437a42013-10-16 22:55:54 +02003424 */
Shuang He8bf1e9f2013-10-15 18:55:27 +01003425#define GEN9_CLKGATE_DIS_0 _MMIO(0x46530)
3426#define PWM2_GATING_DIS (1 << 14)
3427#define PWM1_GATING_DIS (1 << 13)
Daniel Vetterb4437a42013-10-16 22:55:54 +02003428
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02003429/*
3430 * Display engine regs
3431 */
3432
3433/* Pipe A CRC regs */
3434#define _PIPE_CRC_CTL_A 0x60050
Daniel Vetterb4437a42013-10-16 22:55:54 +02003435#define PIPE_CRC_ENABLE (1 << 31)
3436/* ivb+ source selection */
3437#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
3438#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
3439#define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
3440/* ilk+ source selection */
3441#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
3442#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
3443#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
3444/* embedded DP port on the north display block, reserved on ivb */
3445#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
3446#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
3447/* vlv source selection */
3448#define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
3449#define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
3450#define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
3451/* with DP port the pipe source is invalid */
3452#define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
3453#define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
Daniel Vetter52f843f2013-10-21 17:26:38 +02003454#define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
Daniel Vetterb4437a42013-10-16 22:55:54 +02003455/* gen3+ source selection */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02003456#define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
3457#define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
3458#define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
3459/* with DP/TV port the pipe source is invalid */
3460#define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
3461#define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003462#define PIPE_CRC_SOURCE_TV_POST (5 << 28)
3463#define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
3464#define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
3465/* gen2 doesn't have source selection bits */
3466#define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
Shuang He8bf1e9f2013-10-15 18:55:27 +01003467
3468#define _PIPE_CRC_RES_1_A_IVB 0x60064
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02003469#define _PIPE_CRC_RES_2_A_IVB 0x60068
3470#define _PIPE_CRC_RES_3_A_IVB 0x6006c
3471#define _PIPE_CRC_RES_4_A_IVB 0x60070
3472#define _PIPE_CRC_RES_5_A_IVB 0x60074
3473
Shuang He8bf1e9f2013-10-15 18:55:27 +01003474#define _PIPE_CRC_RES_RED_A 0x60060
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003475#define _PIPE_CRC_RES_GREEN_A 0x60064
3476#define _PIPE_CRC_RES_BLUE_A 0x60068
3477#define _PIPE_CRC_RES_RES1_A_I915 0x6006c
3478#define _PIPE_CRC_RES_RES2_A_G4X 0x60080
3479
3480/* Pipe B CRC regs */
Shuang He8bf1e9f2013-10-15 18:55:27 +01003481#define _PIPE_CRC_RES_1_B_IVB 0x61064
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003482#define _PIPE_CRC_RES_2_B_IVB 0x61068
3483#define _PIPE_CRC_RES_3_B_IVB 0x6106c
3484#define _PIPE_CRC_RES_4_B_IVB 0x61070
3485#define _PIPE_CRC_RES_5_B_IVB 0x61074
3486
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02003487#define PIPE_CRC_CTL(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_CTL_A)
Jesse Barnes585fb112008-07-29 11:54:06 -07003488#define PIPE_CRC_RES_1_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_1_A_IVB)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003489#define PIPE_CRC_RES_2_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_2_A_IVB)
3490#define PIPE_CRC_RES_3_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_3_A_IVB)
3491#define PIPE_CRC_RES_4_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_4_A_IVB)
3492#define PIPE_CRC_RES_5_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_5_A_IVB)
3493
3494#define PIPE_CRC_RES_RED(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RED_A)
3495#define PIPE_CRC_RES_GREEN(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_GREEN_A)
3496#define PIPE_CRC_RES_BLUE(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_BLUE_A)
3497#define PIPE_CRC_RES_RES1_I915(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES1_A_I915)
Clint Taylorebb69c92014-09-30 10:30:22 -07003498#define PIPE_CRC_RES_RES2_G4X(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
Jesse Barnes585fb112008-07-29 11:54:06 -07003499
3500/* Pipe A timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003501#define _HTOTAL_A 0x60000
3502#define _HBLANK_A 0x60004
3503#define _HSYNC_A 0x60008
3504#define _VTOTAL_A 0x6000c
3505#define _VBLANK_A 0x60010
3506#define _VSYNC_A 0x60014
3507#define _PIPEASRC 0x6001c
3508#define _BCLRPAT_A 0x60020
3509#define _VSYNCSHIFT_A 0x60028
Clint Taylorebb69c92014-09-30 10:30:22 -07003510#define _PIPE_MULT_A 0x6002c
Daniel Vetter0529a0d2012-01-28 14:49:24 +01003511
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003512/* Pipe B timing regs */
3513#define _HTOTAL_B 0x61000
3514#define _HBLANK_B 0x61004
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03003515#define _HSYNC_B 0x61008
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003516#define _VTOTAL_B 0x6100c
3517#define _VBLANK_B 0x61010
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003518#define _VSYNC_B 0x61014
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003519#define _PIPEBSRC 0x6101c
3520#define _BCLRPAT_B 0x61020
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003521#define _VSYNCSHIFT_B 0x61028
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003522#define _PIPE_MULT_B 0x6102c
3523
3524#define TRANSCODER_A_OFFSET 0x60000
3525#define TRANSCODER_B_OFFSET 0x61000
3526#define TRANSCODER_C_OFFSET 0x62000
3527#define CHV_TRANSCODER_C_OFFSET 0x63000
3528#define TRANSCODER_EDP_OFFSET 0x6f000
3529
3530#define _MMIO_TRANS2(pipe, reg) _MMIO(dev_priv->info.trans_offsets[(pipe)] - \
3531 dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \
Chris Wilson5eddb702010-09-11 13:48:45 +01003532 dev_priv->info.display_mmio_offset)
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08003533
3534#define HTOTAL(trans) _MMIO_TRANS2(trans, _HTOTAL_A)
3535#define HBLANK(trans) _MMIO_TRANS2(trans, _HBLANK_A)
3536#define HSYNC(trans) _MMIO_TRANS2(trans, _HSYNC_A)
3537#define VTOTAL(trans) _MMIO_TRANS2(trans, _VTOTAL_A)
3538#define VBLANK(trans) _MMIO_TRANS2(trans, _VBLANK_A)
3539#define VSYNC(trans) _MMIO_TRANS2(trans, _VSYNC_A)
3540#define BCLRPAT(trans) _MMIO_TRANS2(trans, _BCLRPAT_A)
3541#define VSYNCSHIFT(trans) _MMIO_TRANS2(trans, _VSYNCSHIFT_A)
3542#define PIPESRC(trans) _MMIO_TRANS2(trans, _PIPEASRC)
3543#define PIPE_MULT(trans) _MMIO_TRANS2(trans, _PIPE_MULT_A)
3544
3545/* VLV eDP PSR registers */
3546#define _PSRCTLA (VLV_DISPLAY_BASE + 0x60090)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003547#define _PSRCTLB (VLV_DISPLAY_BASE + 0x61090)
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08003548#define VLV_EDP_PSR_ENABLE (1<<0)
3549#define VLV_EDP_PSR_RESET (1<<1)
3550#define VLV_EDP_PSR_MODE_MASK (7<<2)
3551#define VLV_EDP_PSR_MODE_HW_TIMER (1<<3)
3552#define VLV_EDP_PSR_MODE_SW_TIMER (1<<2)
3553#define VLV_EDP_PSR_SINGLE_FRAME_UPDATE (1<<7)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003554#define VLV_EDP_PSR_ACTIVE_ENTRY (1<<8)
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08003555#define VLV_EDP_PSR_SRC_TRANSMITTER_STATE (1<<9)
3556#define VLV_EDP_PSR_DBL_FRAME (1<<10)
3557#define VLV_EDP_PSR_FRAME_COUNT_MASK (0xff<<16)
3558#define VLV_EDP_PSR_IDLE_FRAME_SHIFT 16
3559#define VLV_PSRCTL(pipe) _MMIO_PIPE(pipe, _PSRCTLA, _PSRCTLB)
3560
3561#define _VSCSDPA (VLV_DISPLAY_BASE + 0x600a0)
3562#define _VSCSDPB (VLV_DISPLAY_BASE + 0x610a0)
3563#define VLV_EDP_PSR_SDP_FREQ_MASK (3<<30)
3564#define VLV_EDP_PSR_SDP_FREQ_ONCE (1<<31)
3565#define VLV_EDP_PSR_SDP_FREQ_EVFRAME (1<<30)
3566#define VLV_VSCSDP(pipe) _MMIO_PIPE(pipe, _VSCSDPA, _VSCSDPB)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003567
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08003568#define _PSRSTATA (VLV_DISPLAY_BASE + 0x60094)
Ben Widawskyed8546a2013-11-04 22:45:05 -08003569#define _PSRSTATB (VLV_DISPLAY_BASE + 0x61094)
Ville Syrjälä443a3892015-11-11 20:34:15 +02003570#define VLV_EDP_PSR_LAST_STATE_MASK (7<<3)
3571#define VLV_EDP_PSR_CURR_STATE_MASK 7
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003572#define VLV_EDP_PSR_DISABLED (0<<0)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003573#define VLV_EDP_PSR_INACTIVE (1<<0)
Rodrigo Vivi82c56252014-06-12 10:16:42 -07003574#define VLV_EDP_PSR_IN_TRANS_TO_ACTIVE (2<<0)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003575#define VLV_EDP_PSR_ACTIVE_NORFB_UP (3<<0)
3576#define VLV_EDP_PSR_ACTIVE_SF_UPDATE (4<<0)
3577#define VLV_EDP_PSR_EXIT (5<<0)
3578#define VLV_EDP_PSR_IN_TRANS (1<<7)
3579#define VLV_PSRSTAT(pipe) _MMIO_PIPE(pipe, _PSRSTATA, _PSRSTATB)
3580
3581/* HSW+ eDP PSR registers */
3582#define HSW_EDP_PSR_BASE 0x64800
3583#define BDW_EDP_PSR_BASE 0x6f800
3584#define EDP_PSR_CTL _MMIO(dev_priv->psr_mmio_base + 0)
3585#define EDP_PSR_ENABLE (1<<31)
3586#define BDW_PSR_SINGLE_FRAME (1<<30)
3587#define EDP_PSR_LINK_STANDBY (1<<27)
3588#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3<<25)
3589#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0<<25)
3590#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1<<25)
3591#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2<<25)
3592#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3<<25)
3593#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
3594#define EDP_PSR_SKIP_AUX_EXIT (1<<12)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003595#define EDP_PSR_TP1_TP2_SEL (0<<11)
3596#define EDP_PSR_TP1_TP3_SEL (1<<11)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003597#define EDP_PSR_TP2_TP3_TIME_500us (0<<8)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003598#define EDP_PSR_TP2_TP3_TIME_100us (1<<8)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003599#define EDP_PSR_TP2_TP3_TIME_2500us (2<<8)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03003600#define EDP_PSR_TP2_TP3_TIME_0us (3<<8)
3601#define EDP_PSR_TP1_TIME_500us (0<<4)
3602#define EDP_PSR_TP1_TIME_100us (1<<4)
3603#define EDP_PSR_TP1_TIME_2500us (2<<4)
3604#define EDP_PSR_TP1_TIME_0us (3<<4)
3605#define EDP_PSR_IDLE_FRAME_SHIFT 0
3606
3607#define EDP_PSR_AUX_CTL _MMIO(dev_priv->psr_mmio_base + 0x10)
3608#define EDP_PSR_AUX_DATA(i) _MMIO(dev_priv->psr_mmio_base + 0x14 + (i) * 4) /* 5 registers */
3609
3610#define EDP_PSR_STATUS_CTL _MMIO(dev_priv->psr_mmio_base + 0x40)
3611#define EDP_PSR_STATUS_STATE_MASK (7<<29)
3612#define EDP_PSR_STATUS_STATE_IDLE (0<<29)
3613#define EDP_PSR_STATUS_STATE_SRDONACK (1<<29)
3614#define EDP_PSR_STATUS_STATE_SRDENT (2<<29)
3615#define EDP_PSR_STATUS_STATE_BUFOFF (3<<29)
3616#define EDP_PSR_STATUS_STATE_BUFON (4<<29)
3617#define EDP_PSR_STATUS_STATE_AUXACK (5<<29)
3618#define EDP_PSR_STATUS_STATE_SRDOFFACK (6<<29)
3619#define EDP_PSR_STATUS_LINK_MASK (3<<26)
3620#define EDP_PSR_STATUS_LINK_FULL_OFF (0<<26)
3621#define EDP_PSR_STATUS_LINK_FULL_ON (1<<26)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003622#define EDP_PSR_STATUS_LINK_STANDBY (2<<26)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03003623#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003624#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003625#define EDP_PSR_STATUS_COUNT_SHIFT 16
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003626#define EDP_PSR_STATUS_COUNT_MASK 0xf
3627#define EDP_PSR_STATUS_AUX_ERROR (1<<15)
3628#define EDP_PSR_STATUS_AUX_SENDING (1<<12)
3629#define EDP_PSR_STATUS_SENDING_IDLE (1<<9)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003630#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1<<8)
Sonika Jindal474d1ec2015-04-02 11:02:44 +05303631#define EDP_PSR_STATUS_SENDING_TP1 (1<<4)
3632#define EDP_PSR_STATUS_IDLE_MASK 0xf
3633
3634#define EDP_PSR_PERF_CNT _MMIO(dev_priv->psr_mmio_base + 0x44)
3635#define EDP_PSR_PERF_CNT_MASK 0xffffff
3636
3637#define EDP_PSR_DEBUG_CTL _MMIO(dev_priv->psr_mmio_base + 0x60)
Nagaraju, Vathsala64332262017-01-13 06:01:24 +05303638#define EDP_PSR_DEBUG_MASK_MAX_SLEEP (1<<28)
3639#define EDP_PSR_DEBUG_MASK_LPSP (1<<27)
3640#define EDP_PSR_DEBUG_MASK_MEMUP (1<<26)
3641#define EDP_PSR_DEBUG_MASK_HPD (1<<25)
3642#define EDP_PSR_DEBUG_MASK_DISP_REG_WRITE (1<<16)
3643#define EDP_PSR_DEBUG_EXIT_ON_PIXEL_UNDERRUN (1<<15)
Jesse Barnes585fb112008-07-29 11:54:06 -07003644
Sonika Jindal474d1ec2015-04-02 11:02:44 +05303645#define EDP_PSR2_CTL _MMIO(0x6f900)
3646#define EDP_PSR2_ENABLE (1<<31)
3647#define EDP_SU_TRACK_ENABLE (1<<30)
3648#define EDP_MAX_SU_DISABLE_TIME(t) ((t)<<20)
3649#define EDP_MAX_SU_DISABLE_TIME_MASK (0x1f<<20)
3650#define EDP_PSR2_TP2_TIME_500 (0<<8)
3651#define EDP_PSR2_TP2_TIME_100 (1<<8)
3652#define EDP_PSR2_TP2_TIME_2500 (2<<8)
3653#define EDP_PSR2_TP2_TIME_50 (3<<8)
3654#define EDP_PSR2_TP2_TIME_MASK (3<<8)
3655#define EDP_PSR2_FRAME_BEFORE_SU_SHIFT 4
3656#define EDP_PSR2_FRAME_BEFORE_SU_MASK (0xf<<4)
3657#define EDP_PSR2_IDLE_MASK 0xf
Nagaraju, Vathsala64332262017-01-13 06:01:24 +05303658#define EDP_FRAMES_BEFORE_SU_ENTRY (1<<4)
Sonika Jindal474d1ec2015-04-02 11:02:44 +05303659
Nagaraju, Vathsala3fcb0ca2017-01-12 23:30:59 +05303660#define EDP_PSR2_STATUS_CTL _MMIO(0x6f940)
3661#define EDP_PSR2_STATUS_STATE_MASK (0xf<<28)
Nagaraju, Vathsala6ba1f9e2017-01-06 22:02:32 +05303662#define EDP_PSR2_STATUS_STATE_SHIFT 28
Jesse Barnes585fb112008-07-29 11:54:06 -07003663
3664/* VGA port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003665#define ADPA _MMIO(0x61100)
3666#define PCH_ADPA _MMIO(0xe1100)
3667#define VLV_ADPA _MMIO(VLV_DISPLAY_BASE + 0x61100)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02003668
Jesse Barnes585fb112008-07-29 11:54:06 -07003669#define ADPA_DAC_ENABLE (1<<31)
3670#define ADPA_DAC_DISABLE 0
3671#define ADPA_PIPE_SELECT_MASK (1<<30)
3672#define ADPA_PIPE_A_SELECT 0
3673#define ADPA_PIPE_B_SELECT (1<<30)
Keith Packard1519b992011-08-06 10:35:34 -07003674#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02003675/* CPT uses bits 29:30 for pch transcoder select */
3676#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
3677#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
3678#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
3679#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
3680#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
3681#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
3682#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
3683#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
3684#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
3685#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
3686#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
3687#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
3688#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
3689#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
3690#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
3691#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
3692#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
3693#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
3694#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07003695#define ADPA_USE_VGA_HVPOLARITY (1<<15)
3696#define ADPA_SETS_HVPOLARITY 0
Patrik Jakobsson60222c02013-03-05 19:09:37 +01003697#define ADPA_VSYNC_CNTL_DISABLE (1<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07003698#define ADPA_VSYNC_CNTL_ENABLE 0
Patrik Jakobsson60222c02013-03-05 19:09:37 +01003699#define ADPA_HSYNC_CNTL_DISABLE (1<<11)
Jesse Barnes585fb112008-07-29 11:54:06 -07003700#define ADPA_HSYNC_CNTL_ENABLE 0
3701#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
3702#define ADPA_VSYNC_ACTIVE_LOW 0
3703#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
3704#define ADPA_HSYNC_ACTIVE_LOW 0
3705#define ADPA_DPMS_MASK (~(3<<10))
3706#define ADPA_DPMS_ON (0<<10)
3707#define ADPA_DPMS_SUSPEND (1<<10)
3708#define ADPA_DPMS_STANDBY (2<<10)
3709#define ADPA_DPMS_OFF (3<<10)
3710
Chris Wilson939fe4d2010-10-09 10:33:26 +01003711
Jesse Barnes585fb112008-07-29 11:54:06 -07003712/* Hotplug control (945+ only) */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003713#define PORT_HOTPLUG_EN _MMIO(dev_priv->info.display_mmio_offset + 0x61110)
Daniel Vetter26739f12013-02-07 12:42:32 +01003714#define PORTB_HOTPLUG_INT_EN (1 << 29)
3715#define PORTC_HOTPLUG_INT_EN (1 << 28)
3716#define PORTD_HOTPLUG_INT_EN (1 << 27)
Jesse Barnes585fb112008-07-29 11:54:06 -07003717#define SDVOB_HOTPLUG_INT_EN (1 << 26)
3718#define SDVOC_HOTPLUG_INT_EN (1 << 25)
3719#define TV_HOTPLUG_INT_EN (1 << 18)
3720#define CRT_HOTPLUG_INT_EN (1 << 9)
Egbert Eiche5868a32013-02-28 04:17:12 -05003721#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
3722 PORTC_HOTPLUG_INT_EN | \
3723 PORTD_HOTPLUG_INT_EN | \
3724 SDVOC_HOTPLUG_INT_EN | \
3725 SDVOB_HOTPLUG_INT_EN | \
3726 CRT_HOTPLUG_INT_EN)
Jesse Barnes585fb112008-07-29 11:54:06 -07003727#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
Zhao Yakui771cb082009-03-03 18:07:52 +08003728#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
3729/* must use period 64 on GM45 according to docs */
3730#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
3731#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
3732#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
3733#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
3734#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
3735#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
3736#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
3737#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
3738#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
3739#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
3740#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
3741#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07003742
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003743#define PORT_HOTPLUG_STAT _MMIO(dev_priv->info.display_mmio_offset + 0x61114)
Daniel Vetter0ce99f72013-07-26 11:27:49 +02003744/*
Ville Syrjälä0780cd32016-02-10 19:59:05 +02003745 * HDMI/DP bits are g4x+
Daniel Vetter0ce99f72013-07-26 11:27:49 +02003746 *
3747 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
3748 * Please check the detailed lore in the commit message for for experimental
3749 * evidence.
3750 */
Ville Syrjälä0780cd32016-02-10 19:59:05 +02003751/* Bspec says GM45 should match G4X/VLV/CHV, but reality disagrees */
3752#define PORTD_HOTPLUG_LIVE_STATUS_GM45 (1 << 29)
3753#define PORTC_HOTPLUG_LIVE_STATUS_GM45 (1 << 28)
3754#define PORTB_HOTPLUG_LIVE_STATUS_GM45 (1 << 27)
3755/* G4X/VLV/CHV DP/HDMI bits again match Bspec */
3756#define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
Todd Previte232a6ee2014-01-23 00:13:41 -07003757#define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
Ville Syrjälä0780cd32016-02-10 19:59:05 +02003758#define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
Daniel Vetter26739f12013-02-07 12:42:32 +01003759#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
Daniel Vettera211b492014-06-05 09:36:23 +02003760#define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21)
3761#define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21)
Daniel Vetter26739f12013-02-07 12:42:32 +01003762#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
Daniel Vettera211b492014-06-05 09:36:23 +02003763#define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19)
3764#define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19)
Daniel Vetter26739f12013-02-07 12:42:32 +01003765#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
Daniel Vettera211b492014-06-05 09:36:23 +02003766#define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17)
3767#define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17)
Chris Wilson084b6122012-05-11 18:01:33 +01003768/* CRT/TV common between gen3+ */
Jesse Barnes585fb112008-07-29 11:54:06 -07003769#define CRT_HOTPLUG_INT_STATUS (1 << 11)
3770#define TV_HOTPLUG_INT_STATUS (1 << 10)
3771#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
3772#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
3773#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
3774#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
Daniel Vetter4aeebd72013-10-31 09:53:36 +01003775#define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
3776#define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
3777#define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
Imre Deakbfbdb422014-01-16 19:56:53 +02003778#define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
3779
Chris Wilson084b6122012-05-11 18:01:33 +01003780/* SDVO is different across gen3/4 */
3781#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
3782#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
Daniel Vetter4f7fd702013-06-24 21:33:28 +02003783/*
3784 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
3785 * since reality corrobates that they're the same as on gen3. But keep these
3786 * bits here (and the comment!) to help any other lost wanderers back onto the
3787 * right tracks.
3788 */
Chris Wilson084b6122012-05-11 18:01:33 +01003789#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
3790#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
3791#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
3792#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05003793#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
3794 SDVOB_HOTPLUG_INT_STATUS_G4X | \
3795 SDVOC_HOTPLUG_INT_STATUS_G4X | \
3796 PORTB_HOTPLUG_INT_STATUS | \
3797 PORTC_HOTPLUG_INT_STATUS | \
3798 PORTD_HOTPLUG_INT_STATUS)
3799
Egbert Eiche5868a32013-02-28 04:17:12 -05003800#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
3801 SDVOB_HOTPLUG_INT_STATUS_I915 | \
3802 SDVOC_HOTPLUG_INT_STATUS_I915 | \
3803 PORTB_HOTPLUG_INT_STATUS | \
3804 PORTC_HOTPLUG_INT_STATUS | \
3805 PORTD_HOTPLUG_INT_STATUS)
Jesse Barnes585fb112008-07-29 11:54:06 -07003806
Paulo Zanonic20cd312013-02-19 16:21:45 -03003807/* SDVO and HDMI port control.
3808 * The same register may be used for SDVO or HDMI */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003809#define _GEN3_SDVOB 0x61140
3810#define _GEN3_SDVOC 0x61160
3811#define GEN3_SDVOB _MMIO(_GEN3_SDVOB)
3812#define GEN3_SDVOC _MMIO(_GEN3_SDVOC)
Paulo Zanonic20cd312013-02-19 16:21:45 -03003813#define GEN4_HDMIB GEN3_SDVOB
3814#define GEN4_HDMIC GEN3_SDVOC
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003815#define VLV_HDMIB _MMIO(VLV_DISPLAY_BASE + 0x61140)
3816#define VLV_HDMIC _MMIO(VLV_DISPLAY_BASE + 0x61160)
3817#define CHV_HDMID _MMIO(VLV_DISPLAY_BASE + 0x6116C)
3818#define PCH_SDVOB _MMIO(0xe1140)
Paulo Zanonic20cd312013-02-19 16:21:45 -03003819#define PCH_HDMIB PCH_SDVOB
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003820#define PCH_HDMIC _MMIO(0xe1150)
3821#define PCH_HDMID _MMIO(0xe1160)
Paulo Zanonic20cd312013-02-19 16:21:45 -03003822
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003823#define PORT_DFT_I9XX _MMIO(0x61150)
Daniel Vetter84093602013-11-01 10:50:21 +01003824#define DC_BALANCE_RESET (1 << 25)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003825#define PORT_DFT2_G4X _MMIO(dev_priv->info.display_mmio_offset + 0x61154)
Daniel Vetter84093602013-11-01 10:50:21 +01003826#define DC_BALANCE_RESET_VLV (1 << 31)
Ville Syrjäläeb736672014-12-09 21:28:28 +02003827#define PIPE_SCRAMBLE_RESET_MASK ((1 << 14) | (0x3 << 0))
3828#define PIPE_C_SCRAMBLE_RESET (1 << 14) /* chv */
Daniel Vetter84093602013-11-01 10:50:21 +01003829#define PIPE_B_SCRAMBLE_RESET (1 << 1)
3830#define PIPE_A_SCRAMBLE_RESET (1 << 0)
3831
Paulo Zanonic20cd312013-02-19 16:21:45 -03003832/* Gen 3 SDVO bits: */
3833#define SDVO_ENABLE (1 << 31)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03003834#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
3835#define SDVO_PIPE_SEL_MASK (1 << 30)
Paulo Zanonic20cd312013-02-19 16:21:45 -03003836#define SDVO_PIPE_B_SELECT (1 << 30)
3837#define SDVO_STALL_SELECT (1 << 29)
3838#define SDVO_INTERRUPT_ENABLE (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003839/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003840 * 915G/GM SDVO pixel multiplier.
Jesse Barnes585fb112008-07-29 11:54:06 -07003841 * Programmed value is multiplier - 1, up to 5x.
Jesse Barnes585fb112008-07-29 11:54:06 -07003842 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
3843 */
Paulo Zanonic20cd312013-02-19 16:21:45 -03003844#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
Jesse Barnes585fb112008-07-29 11:54:06 -07003845#define SDVO_PORT_MULTIPLY_SHIFT 23
Paulo Zanonic20cd312013-02-19 16:21:45 -03003846#define SDVO_PHASE_SELECT_MASK (15 << 19)
3847#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
3848#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
3849#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
3850#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
3851#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
3852#define SDVO_DETECTED (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07003853/* Bits to be preserved when writing */
Paulo Zanonic20cd312013-02-19 16:21:45 -03003854#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
3855 SDVO_INTERRUPT_ENABLE)
3856#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
3857
3858/* Gen 4 SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03003859#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
Ville Syrjälä18442d02013-09-13 16:00:08 +03003860#define SDVO_COLOR_FORMAT_MASK (7 << 26)
Paulo Zanonic20cd312013-02-19 16:21:45 -03003861#define SDVO_ENCODING_SDVO (0 << 10)
3862#define SDVO_ENCODING_HDMI (2 << 10)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03003863#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
3864#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03003865#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03003866#define SDVO_AUDIO_ENABLE (1 << 6)
3867/* VSYNC/HSYNC bits new with 965, default is to be set */
3868#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
3869#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
3870
3871/* Gen 5 (IBX) SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03003872#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03003873#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
3874
3875/* Gen 6 (CPT) SDVO/HDMI bits: */
Paulo Zanonidc0fa712013-02-19 16:21:46 -03003876#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
3877#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
Paulo Zanonic20cd312013-02-19 16:21:45 -03003878
Chon Ming Lee44f37d12014-04-09 13:28:21 +03003879/* CHV SDVO/HDMI bits: */
3880#define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
3881#define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
3882
Jesse Barnes585fb112008-07-29 11:54:06 -07003883
3884/* DVO port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003885#define _DVOA 0x61120
3886#define DVOA _MMIO(_DVOA)
3887#define _DVOB 0x61140
3888#define DVOB _MMIO(_DVOB)
3889#define _DVOC 0x61160
3890#define DVOC _MMIO(_DVOC)
Jesse Barnes585fb112008-07-29 11:54:06 -07003891#define DVO_ENABLE (1 << 31)
3892#define DVO_PIPE_B_SELECT (1 << 30)
3893#define DVO_PIPE_STALL_UNUSED (0 << 28)
3894#define DVO_PIPE_STALL (1 << 28)
3895#define DVO_PIPE_STALL_TV (2 << 28)
3896#define DVO_PIPE_STALL_MASK (3 << 28)
3897#define DVO_USE_VGA_SYNC (1 << 15)
3898#define DVO_DATA_ORDER_I740 (0 << 14)
3899#define DVO_DATA_ORDER_FP (1 << 14)
3900#define DVO_VSYNC_DISABLE (1 << 11)
3901#define DVO_HSYNC_DISABLE (1 << 10)
3902#define DVO_VSYNC_TRISTATE (1 << 9)
3903#define DVO_HSYNC_TRISTATE (1 << 8)
3904#define DVO_BORDER_ENABLE (1 << 7)
3905#define DVO_DATA_ORDER_GBRG (1 << 6)
3906#define DVO_DATA_ORDER_RGGB (0 << 6)
3907#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
3908#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
3909#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
3910#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
3911#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
3912#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
3913#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
3914#define DVO_PRESERVE_MASK (0x7<<24)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003915#define DVOA_SRCDIM _MMIO(0x61124)
3916#define DVOB_SRCDIM _MMIO(0x61144)
3917#define DVOC_SRCDIM _MMIO(0x61164)
Jesse Barnes585fb112008-07-29 11:54:06 -07003918#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
3919#define DVO_SRCDIM_VERTICAL_SHIFT 0
3920
3921/* LVDS port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003922#define LVDS _MMIO(0x61180)
Jesse Barnes585fb112008-07-29 11:54:06 -07003923/*
3924 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
3925 * the DPLL semantics change when the LVDS is assigned to that pipe.
3926 */
3927#define LVDS_PORT_EN (1 << 31)
3928/* Selects pipe B for LVDS data. Must be set on pre-965. */
3929#define LVDS_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08003930#define LVDS_PIPE_MASK (1 << 30)
Keith Packard1519b992011-08-06 10:35:34 -07003931#define LVDS_PIPE(pipe) ((pipe) << 30)
Zhao Yakui898822c2010-01-04 16:29:30 +08003932/* LVDS dithering flag on 965/g4x platform */
3933#define LVDS_ENABLE_DITHER (1 << 25)
Bryan Freedaa9b5002011-01-12 13:43:19 -08003934/* LVDS sync polarity flags. Set to invert (i.e. negative) */
3935#define LVDS_VSYNC_POLARITY (1 << 21)
3936#define LVDS_HSYNC_POLARITY (1 << 20)
3937
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08003938/* Enable border for unscaled (or aspect-scaled) display */
3939#define LVDS_BORDER_ENABLE (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07003940/*
3941 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
3942 * pixel.
3943 */
3944#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
3945#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
3946#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
3947/*
3948 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
3949 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
3950 * on.
3951 */
3952#define LVDS_A3_POWER_MASK (3 << 6)
3953#define LVDS_A3_POWER_DOWN (0 << 6)
3954#define LVDS_A3_POWER_UP (3 << 6)
3955/*
3956 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
3957 * is set.
3958 */
3959#define LVDS_CLKB_POWER_MASK (3 << 4)
3960#define LVDS_CLKB_POWER_DOWN (0 << 4)
3961#define LVDS_CLKB_POWER_UP (3 << 4)
3962/*
3963 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
3964 * setting for whether we are in dual-channel mode. The B3 pair will
3965 * additionally only be powered up when LVDS_A3_POWER_UP is set.
3966 */
3967#define LVDS_B0B3_POWER_MASK (3 << 2)
3968#define LVDS_B0B3_POWER_DOWN (0 << 2)
3969#define LVDS_B0B3_POWER_UP (3 << 2)
3970
David Härdeman3c17fe42010-09-24 21:44:32 +02003971/* Video Data Island Packet control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003972#define VIDEO_DIP_DATA _MMIO(0x61178)
Yannick Guerrinifd0753c2015-02-28 17:20:41 +01003973/* Read the description of VIDEO_DIP_DATA (before Haswell) or VIDEO_DIP_ECC
Paulo Zanoniadf00b22012-09-25 13:23:34 -03003974 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
3975 * of the infoframe structure specified by CEA-861. */
3976#define VIDEO_DIP_DATA_SIZE 32
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003977#define VIDEO_DIP_VSC_DATA_SIZE 36
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003978#define VIDEO_DIP_CTL _MMIO(0x61170)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03003979/* Pre HSW: */
David Härdeman3c17fe42010-09-24 21:44:32 +02003980#define VIDEO_DIP_ENABLE (1 << 31)
Ville Syrjälä822cdc52014-01-23 23:15:34 +02003981#define VIDEO_DIP_PORT(port) ((port) << 29)
Paulo Zanoni3e6e6392012-05-04 17:18:19 -03003982#define VIDEO_DIP_PORT_MASK (3 << 29)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03003983#define VIDEO_DIP_ENABLE_GCP (1 << 25)
David Härdeman3c17fe42010-09-24 21:44:32 +02003984#define VIDEO_DIP_ENABLE_AVI (1 << 21)
3985#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03003986#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
David Härdeman3c17fe42010-09-24 21:44:32 +02003987#define VIDEO_DIP_ENABLE_SPD (8 << 21)
3988#define VIDEO_DIP_SELECT_AVI (0 << 19)
3989#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
3990#define VIDEO_DIP_SELECT_SPD (3 << 19)
Jesse Barnes45187ac2011-08-03 09:22:55 -07003991#define VIDEO_DIP_SELECT_MASK (3 << 19)
David Härdeman3c17fe42010-09-24 21:44:32 +02003992#define VIDEO_DIP_FREQ_ONCE (0 << 16)
3993#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
3994#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
Paulo Zanoni60c5ea22012-05-04 17:18:22 -03003995#define VIDEO_DIP_FREQ_MASK (3 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03003996/* HSW and later: */
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03003997#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
3998#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03003999#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03004000#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
4001#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03004002#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
David Härdeman3c17fe42010-09-24 21:44:32 +02004003
Jesse Barnes585fb112008-07-29 11:54:06 -07004004/* Panel power sequencing */
Imre Deak44cb7342016-08-10 14:07:29 +03004005#define PPS_BASE 0x61200
4006#define VLV_PPS_BASE (VLV_DISPLAY_BASE + PPS_BASE)
4007#define PCH_PPS_BASE 0xC7200
4008
4009#define _MMIO_PPS(pps_idx, reg) _MMIO(dev_priv->pps_mmio_base - \
4010 PPS_BASE + (reg) + \
4011 (pps_idx) * 0x100)
4012
4013#define _PP_STATUS 0x61200
4014#define PP_STATUS(pps_idx) _MMIO_PPS(pps_idx, _PP_STATUS)
4015#define PP_ON (1 << 31)
Jesse Barnes585fb112008-07-29 11:54:06 -07004016/*
4017 * Indicates that all dependencies of the panel are on:
4018 *
4019 * - PLL enabled
4020 * - pipe enabled
4021 * - LVDS/DVOB/DVOC on
4022 */
Imre Deak44cb7342016-08-10 14:07:29 +03004023#define PP_READY (1 << 30)
4024#define PP_SEQUENCE_NONE (0 << 28)
4025#define PP_SEQUENCE_POWER_UP (1 << 28)
4026#define PP_SEQUENCE_POWER_DOWN (2 << 28)
4027#define PP_SEQUENCE_MASK (3 << 28)
4028#define PP_SEQUENCE_SHIFT 28
4029#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
4030#define PP_SEQUENCE_STATE_MASK 0x0000000f
Keith Packard99ea7122011-11-01 19:57:50 -07004031#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
4032#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
4033#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
4034#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
4035#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
4036#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
4037#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
4038#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
4039#define PP_SEQUENCE_STATE_RESET (0xf << 0)
Imre Deak44cb7342016-08-10 14:07:29 +03004040
4041#define _PP_CONTROL 0x61204
4042#define PP_CONTROL(pps_idx) _MMIO_PPS(pps_idx, _PP_CONTROL)
4043#define PANEL_UNLOCK_REGS (0xabcd << 16)
4044#define PANEL_UNLOCK_MASK (0xffff << 16)
4045#define BXT_POWER_CYCLE_DELAY_MASK 0x1f0
4046#define BXT_POWER_CYCLE_DELAY_SHIFT 4
4047#define EDP_FORCE_VDD (1 << 3)
4048#define EDP_BLC_ENABLE (1 << 2)
4049#define PANEL_POWER_RESET (1 << 1)
4050#define PANEL_POWER_OFF (0 << 0)
4051#define PANEL_POWER_ON (1 << 0)
Imre Deak44cb7342016-08-10 14:07:29 +03004052
4053#define _PP_ON_DELAYS 0x61208
4054#define PP_ON_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_ON_DELAYS)
Imre Deaked6143b82016-08-10 14:07:31 +03004055#define PANEL_PORT_SELECT_SHIFT 30
Imre Deak44cb7342016-08-10 14:07:29 +03004056#define PANEL_PORT_SELECT_MASK (3 << 30)
4057#define PANEL_PORT_SELECT_LVDS (0 << 30)
4058#define PANEL_PORT_SELECT_DPA (1 << 30)
4059#define PANEL_PORT_SELECT_DPC (2 << 30)
4060#define PANEL_PORT_SELECT_DPD (3 << 30)
4061#define PANEL_PORT_SELECT_VLV(port) ((port) << 30)
4062#define PANEL_POWER_UP_DELAY_MASK 0x1fff0000
4063#define PANEL_POWER_UP_DELAY_SHIFT 16
4064#define PANEL_LIGHT_ON_DELAY_MASK 0x1fff
4065#define PANEL_LIGHT_ON_DELAY_SHIFT 0
4066
4067#define _PP_OFF_DELAYS 0x6120C
4068#define PP_OFF_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_OFF_DELAYS)
4069#define PANEL_POWER_DOWN_DELAY_MASK 0x1fff0000
4070#define PANEL_POWER_DOWN_DELAY_SHIFT 16
4071#define PANEL_LIGHT_OFF_DELAY_MASK 0x1fff
4072#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
4073
4074#define _PP_DIVISOR 0x61210
4075#define PP_DIVISOR(pps_idx) _MMIO_PPS(pps_idx, _PP_DIVISOR)
4076#define PP_REFERENCE_DIVIDER_MASK 0xffffff00
4077#define PP_REFERENCE_DIVIDER_SHIFT 8
4078#define PANEL_POWER_CYCLE_DELAY_MASK 0x1f
4079#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
Jesse Barnes585fb112008-07-29 11:54:06 -07004080
4081/* Panel fitting */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004082#define PFIT_CONTROL _MMIO(dev_priv->info.display_mmio_offset + 0x61230)
Jesse Barnes585fb112008-07-29 11:54:06 -07004083#define PFIT_ENABLE (1 << 31)
4084#define PFIT_PIPE_MASK (3 << 29)
4085#define PFIT_PIPE_SHIFT 29
4086#define VERT_INTERP_DISABLE (0 << 10)
4087#define VERT_INTERP_BILINEAR (1 << 10)
4088#define VERT_INTERP_MASK (3 << 10)
4089#define VERT_AUTO_SCALE (1 << 9)
4090#define HORIZ_INTERP_DISABLE (0 << 6)
4091#define HORIZ_INTERP_BILINEAR (1 << 6)
4092#define HORIZ_INTERP_MASK (3 << 6)
4093#define HORIZ_AUTO_SCALE (1 << 5)
4094#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08004095#define PFIT_FILTER_FUZZY (0 << 24)
4096#define PFIT_SCALING_AUTO (0 << 26)
4097#define PFIT_SCALING_PROGRAMMED (1 << 26)
4098#define PFIT_SCALING_PILLAR (2 << 26)
4099#define PFIT_SCALING_LETTER (3 << 26)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004100#define PFIT_PGM_RATIOS _MMIO(dev_priv->info.display_mmio_offset + 0x61234)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08004101/* Pre-965 */
4102#define PFIT_VERT_SCALE_SHIFT 20
4103#define PFIT_VERT_SCALE_MASK 0xfff00000
4104#define PFIT_HORIZ_SCALE_SHIFT 4
4105#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
4106/* 965+ */
4107#define PFIT_VERT_SCALE_SHIFT_965 16
4108#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
4109#define PFIT_HORIZ_SCALE_SHIFT_965 0
4110#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
4111
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004112#define PFIT_AUTO_RATIOS _MMIO(dev_priv->info.display_mmio_offset + 0x61238)
Jesse Barnes585fb112008-07-29 11:54:06 -07004113
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004114#define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250)
4115#define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004116#define VLV_BLC_PWM_CTL2(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
4117 _VLV_BLC_PWM_CTL2_B)
Jesse Barnes07bf1392013-10-31 18:55:50 +02004118
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004119#define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254)
4120#define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004121#define VLV_BLC_PWM_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
4122 _VLV_BLC_PWM_CTL_B)
Jesse Barnes07bf1392013-10-31 18:55:50 +02004123
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004124#define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260)
4125#define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004126#define VLV_BLC_HIST_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
4127 _VLV_BLC_HIST_CTL_B)
Jesse Barnes07bf1392013-10-31 18:55:50 +02004128
Jesse Barnes585fb112008-07-29 11:54:06 -07004129/* Backlight control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004130#define BLC_PWM_CTL2 _MMIO(dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */
Daniel Vetter7cf41602012-06-05 10:07:09 +02004131#define BLM_PWM_ENABLE (1 << 31)
4132#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
4133#define BLM_PIPE_SELECT (1 << 29)
4134#define BLM_PIPE_SELECT_IVB (3 << 29)
4135#define BLM_PIPE_A (0 << 29)
4136#define BLM_PIPE_B (1 << 29)
4137#define BLM_PIPE_C (2 << 29) /* ivb + */
Jani Nikula35ffda42013-04-25 16:49:25 +03004138#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
4139#define BLM_TRANSCODER_B BLM_PIPE_B
4140#define BLM_TRANSCODER_C BLM_PIPE_C
4141#define BLM_TRANSCODER_EDP (3 << 29)
Daniel Vetter7cf41602012-06-05 10:07:09 +02004142#define BLM_PIPE(pipe) ((pipe) << 29)
4143#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
4144#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
4145#define BLM_PHASE_IN_ENABLE (1 << 25)
4146#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
4147#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
4148#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
4149#define BLM_PHASE_IN_COUNT_SHIFT (8)
4150#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
4151#define BLM_PHASE_IN_INCR_SHIFT (0)
4152#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004153#define BLC_PWM_CTL _MMIO(dev_priv->info.display_mmio_offset + 0x61254)
Takashi Iwaiba3820a2011-03-10 14:02:12 +01004154/*
4155 * This is the most significant 15 bits of the number of backlight cycles in a
4156 * complete cycle of the modulated backlight control.
4157 *
4158 * The actual value is this field multiplied by two.
4159 */
Daniel Vetter7cf41602012-06-05 10:07:09 +02004160#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
4161#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
4162#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
Jesse Barnes585fb112008-07-29 11:54:06 -07004163/*
4164 * This is the number of cycles out of the backlight modulation cycle for which
4165 * the backlight is on.
4166 *
4167 * This field must be no greater than the number of cycles in the complete
4168 * backlight modulation cycle.
4169 */
4170#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
4171#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
Daniel Vetter534b5a52012-06-05 10:07:08 +02004172#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
4173#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
Jesse Barnes585fb112008-07-29 11:54:06 -07004174
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004175#define BLC_HIST_CTL _MMIO(dev_priv->info.display_mmio_offset + 0x61260)
Jani Nikula2059ac32015-06-26 14:18:56 +03004176#define BLM_HISTOGRAM_ENABLE (1 << 31)
Jesse Barnes0eb96d62009-10-14 12:33:41 -07004177
Daniel Vetter7cf41602012-06-05 10:07:09 +02004178/* New registers for PCH-split platforms. Safe where new bits show up, the
4179 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004180#define BLC_PWM_CPU_CTL2 _MMIO(0x48250)
4181#define BLC_PWM_CPU_CTL _MMIO(0x48254)
Daniel Vetter7cf41602012-06-05 10:07:09 +02004182
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004183#define HSW_BLC_PWM2_CTL _MMIO(0x48350)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03004184
Daniel Vetter7cf41602012-06-05 10:07:09 +02004185/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
4186 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004187#define BLC_PWM_PCH_CTL1 _MMIO(0xc8250)
Daniel Vetter4b4147c2012-07-11 00:31:06 +02004188#define BLM_PCH_PWM_ENABLE (1 << 31)
Daniel Vetter7cf41602012-06-05 10:07:09 +02004189#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
4190#define BLM_PCH_POLARITY (1 << 29)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004191#define BLC_PWM_PCH_CTL2 _MMIO(0xc8254)
Daniel Vetter7cf41602012-06-05 10:07:09 +02004192
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004193#define UTIL_PIN_CTL _MMIO(0x48400)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03004194#define UTIL_PIN_ENABLE (1 << 31)
4195
Sunil Kamath022e4e52015-09-30 22:34:57 +05304196#define UTIL_PIN_PIPE(x) ((x) << 29)
4197#define UTIL_PIN_PIPE_MASK (3 << 29)
4198#define UTIL_PIN_MODE_PWM (1 << 24)
4199#define UTIL_PIN_MODE_MASK (0xf << 24)
4200#define UTIL_PIN_POLARITY (1 << 22)
4201
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304202/* BXT backlight register definition. */
Sunil Kamath022e4e52015-09-30 22:34:57 +05304203#define _BXT_BLC_PWM_CTL1 0xC8250
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304204#define BXT_BLC_PWM_ENABLE (1 << 31)
4205#define BXT_BLC_PWM_POLARITY (1 << 29)
Sunil Kamath022e4e52015-09-30 22:34:57 +05304206#define _BXT_BLC_PWM_FREQ1 0xC8254
4207#define _BXT_BLC_PWM_DUTY1 0xC8258
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304208
Sunil Kamath022e4e52015-09-30 22:34:57 +05304209#define _BXT_BLC_PWM_CTL2 0xC8350
4210#define _BXT_BLC_PWM_FREQ2 0xC8354
4211#define _BXT_BLC_PWM_DUTY2 0xC8358
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304212
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004213#define BXT_BLC_PWM_CTL(controller) _MMIO_PIPE(controller, \
Sunil Kamath022e4e52015-09-30 22:34:57 +05304214 _BXT_BLC_PWM_CTL1, _BXT_BLC_PWM_CTL2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004215#define BXT_BLC_PWM_FREQ(controller) _MMIO_PIPE(controller, \
Sunil Kamath022e4e52015-09-30 22:34:57 +05304216 _BXT_BLC_PWM_FREQ1, _BXT_BLC_PWM_FREQ2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004217#define BXT_BLC_PWM_DUTY(controller) _MMIO_PIPE(controller, \
Sunil Kamath022e4e52015-09-30 22:34:57 +05304218 _BXT_BLC_PWM_DUTY1, _BXT_BLC_PWM_DUTY2)
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304219
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004220#define PCH_GTC_CTL _MMIO(0xe7000)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03004221#define PCH_GTC_ENABLE (1 << 31)
4222
Jesse Barnes585fb112008-07-29 11:54:06 -07004223/* TV port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004224#define TV_CTL _MMIO(0x68000)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004225/* Enables the TV encoder */
Jesse Barnes585fb112008-07-29 11:54:06 -07004226# define TV_ENC_ENABLE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004227/* Sources the TV encoder input from pipe B instead of A. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004228# define TV_ENC_PIPEB_SELECT (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004229/* Outputs composite video (DAC A only) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004230# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004231/* Outputs SVideo video (DAC B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004232# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004233/* Outputs Component video (DAC A/B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004234# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004235/* Outputs Composite and SVideo (DAC A/B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004236# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
4237# define TV_TRILEVEL_SYNC (1 << 21)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004238/* Enables slow sync generation (945GM only) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004239# define TV_SLOW_SYNC (1 << 20)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004240/* Selects 4x oversampling for 480i and 576p */
Jesse Barnes585fb112008-07-29 11:54:06 -07004241# define TV_OVERSAMPLE_4X (0 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004242/* Selects 2x oversampling for 720p and 1080i */
Jesse Barnes585fb112008-07-29 11:54:06 -07004243# define TV_OVERSAMPLE_2X (1 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004244/* Selects no oversampling for 1080p */
Jesse Barnes585fb112008-07-29 11:54:06 -07004245# define TV_OVERSAMPLE_NONE (2 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004246/* Selects 8x oversampling */
Jesse Barnes585fb112008-07-29 11:54:06 -07004247# define TV_OVERSAMPLE_8X (3 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004248/* Selects progressive mode rather than interlaced */
Jesse Barnes585fb112008-07-29 11:54:06 -07004249# define TV_PROGRESSIVE (1 << 17)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004250/* Sets the colorburst to PAL mode. Required for non-M PAL modes. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004251# define TV_PAL_BURST (1 << 16)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004252/* Field for setting delay of Y compared to C */
Jesse Barnes585fb112008-07-29 11:54:06 -07004253# define TV_YC_SKEW_MASK (7 << 12)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004254/* Enables a fix for 480p/576p standard definition modes on the 915GM only */
Jesse Barnes585fb112008-07-29 11:54:06 -07004255# define TV_ENC_SDP_FIX (1 << 11)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004256/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004257 * Enables a fix for the 915GM only.
4258 *
4259 * Not sure what it does.
4260 */
4261# define TV_ENC_C0_FIX (1 << 10)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004262/* Bits that must be preserved by software */
Zhenyu Wangd2d9f232009-03-04 19:36:02 +08004263# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07004264# define TV_FUSE_STATE_MASK (3 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004265/* Read-only state that reports all features enabled */
Jesse Barnes585fb112008-07-29 11:54:06 -07004266# define TV_FUSE_STATE_ENABLED (0 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004267/* Read-only state that reports that Macrovision is disabled in hardware*/
Jesse Barnes585fb112008-07-29 11:54:06 -07004268# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004269/* Read-only state that reports that TV-out is disabled in hardware. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004270# define TV_FUSE_STATE_DISABLED (2 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004271/* Normal operation */
Jesse Barnes585fb112008-07-29 11:54:06 -07004272# define TV_TEST_MODE_NORMAL (0 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004273/* Encoder test pattern 1 - combo pattern */
Jesse Barnes585fb112008-07-29 11:54:06 -07004274# define TV_TEST_MODE_PATTERN_1 (1 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004275/* Encoder test pattern 2 - full screen vertical 75% color bars */
Jesse Barnes585fb112008-07-29 11:54:06 -07004276# define TV_TEST_MODE_PATTERN_2 (2 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004277/* Encoder test pattern 3 - full screen horizontal 75% color bars */
Jesse Barnes585fb112008-07-29 11:54:06 -07004278# define TV_TEST_MODE_PATTERN_3 (3 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004279/* Encoder test pattern 4 - random noise */
Jesse Barnes585fb112008-07-29 11:54:06 -07004280# define TV_TEST_MODE_PATTERN_4 (4 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004281/* Encoder test pattern 5 - linear color ramps */
Jesse Barnes585fb112008-07-29 11:54:06 -07004282# define TV_TEST_MODE_PATTERN_5 (5 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004283/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004284 * This test mode forces the DACs to 50% of full output.
4285 *
4286 * This is used for load detection in combination with TVDAC_SENSE_MASK
4287 */
4288# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
4289# define TV_TEST_MODE_MASK (7 << 0)
4290
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004291#define TV_DAC _MMIO(0x68004)
Chris Wilsonb8ed2a42010-09-05 00:43:42 +01004292# define TV_DAC_SAVE 0x00ffff00
Ville Syrjälä646b4262014-04-25 20:14:30 +03004293/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004294 * Reports that DAC state change logic has reported change (RO).
4295 *
4296 * This gets cleared when TV_DAC_STATE_EN is cleared
4297*/
4298# define TVDAC_STATE_CHG (1 << 31)
4299# define TVDAC_SENSE_MASK (7 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004300/* Reports that DAC A voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07004301# define TVDAC_A_SENSE (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004302/* Reports that DAC B voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07004303# define TVDAC_B_SENSE (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004304/* Reports that DAC C voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07004305# define TVDAC_C_SENSE (1 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004306/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004307 * Enables DAC state detection logic, for load-based TV detection.
4308 *
4309 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
4310 * to off, for load detection to work.
4311 */
4312# define TVDAC_STATE_CHG_EN (1 << 27)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004313/* Sets the DAC A sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07004314# define TVDAC_A_SENSE_CTL (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004315/* Sets the DAC B sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07004316# define TVDAC_B_SENSE_CTL (1 << 25)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004317/* Sets the DAC C sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07004318# define TVDAC_C_SENSE_CTL (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004319/* Overrides the ENC_ENABLE and DAC voltage levels */
Jesse Barnes585fb112008-07-29 11:54:06 -07004320# define DAC_CTL_OVERRIDE (1 << 7)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004321/* Sets the slew rate. Must be preserved in software */
Jesse Barnes585fb112008-07-29 11:54:06 -07004322# define ENC_TVDAC_SLEW_FAST (1 << 6)
4323# define DAC_A_1_3_V (0 << 4)
4324# define DAC_A_1_1_V (1 << 4)
4325# define DAC_A_0_7_V (2 << 4)
Ma Lingcb66c692009-05-31 16:58:32 +08004326# define DAC_A_MASK (3 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07004327# define DAC_B_1_3_V (0 << 2)
4328# define DAC_B_1_1_V (1 << 2)
4329# define DAC_B_0_7_V (2 << 2)
Ma Lingcb66c692009-05-31 16:58:32 +08004330# define DAC_B_MASK (3 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07004331# define DAC_C_1_3_V (0 << 0)
4332# define DAC_C_1_1_V (1 << 0)
4333# define DAC_C_0_7_V (2 << 0)
Ma Lingcb66c692009-05-31 16:58:32 +08004334# define DAC_C_MASK (3 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07004335
Ville Syrjälä646b4262014-04-25 20:14:30 +03004336/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004337 * CSC coefficients are stored in a floating point format with 9 bits of
4338 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
4339 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
4340 * -1 (0x3) being the only legal negative value.
4341 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004342#define TV_CSC_Y _MMIO(0x68010)
Jesse Barnes585fb112008-07-29 11:54:06 -07004343# define TV_RY_MASK 0x07ff0000
4344# define TV_RY_SHIFT 16
4345# define TV_GY_MASK 0x00000fff
4346# define TV_GY_SHIFT 0
4347
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004348#define TV_CSC_Y2 _MMIO(0x68014)
Jesse Barnes585fb112008-07-29 11:54:06 -07004349# define TV_BY_MASK 0x07ff0000
4350# define TV_BY_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004351/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004352 * Y attenuation for component video.
4353 *
4354 * Stored in 1.9 fixed point.
4355 */
4356# define TV_AY_MASK 0x000003ff
4357# define TV_AY_SHIFT 0
4358
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004359#define TV_CSC_U _MMIO(0x68018)
Jesse Barnes585fb112008-07-29 11:54:06 -07004360# define TV_RU_MASK 0x07ff0000
4361# define TV_RU_SHIFT 16
4362# define TV_GU_MASK 0x000007ff
4363# define TV_GU_SHIFT 0
4364
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004365#define TV_CSC_U2 _MMIO(0x6801c)
Jesse Barnes585fb112008-07-29 11:54:06 -07004366# define TV_BU_MASK 0x07ff0000
4367# define TV_BU_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004368/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004369 * U attenuation for component video.
4370 *
4371 * Stored in 1.9 fixed point.
4372 */
4373# define TV_AU_MASK 0x000003ff
4374# define TV_AU_SHIFT 0
4375
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004376#define TV_CSC_V _MMIO(0x68020)
Jesse Barnes585fb112008-07-29 11:54:06 -07004377# define TV_RV_MASK 0x0fff0000
4378# define TV_RV_SHIFT 16
4379# define TV_GV_MASK 0x000007ff
4380# define TV_GV_SHIFT 0
4381
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004382#define TV_CSC_V2 _MMIO(0x68024)
Jesse Barnes585fb112008-07-29 11:54:06 -07004383# define TV_BV_MASK 0x07ff0000
4384# define TV_BV_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004385/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004386 * V attenuation for component video.
4387 *
4388 * Stored in 1.9 fixed point.
4389 */
4390# define TV_AV_MASK 0x000007ff
4391# define TV_AV_SHIFT 0
4392
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004393#define TV_CLR_KNOBS _MMIO(0x68028)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004394/* 2s-complement brightness adjustment */
Jesse Barnes585fb112008-07-29 11:54:06 -07004395# define TV_BRIGHTNESS_MASK 0xff000000
4396# define TV_BRIGHTNESS_SHIFT 24
Ville Syrjälä646b4262014-04-25 20:14:30 +03004397/* Contrast adjustment, as a 2.6 unsigned floating point number */
Jesse Barnes585fb112008-07-29 11:54:06 -07004398# define TV_CONTRAST_MASK 0x00ff0000
4399# define TV_CONTRAST_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004400/* Saturation adjustment, as a 2.6 unsigned floating point number */
Jesse Barnes585fb112008-07-29 11:54:06 -07004401# define TV_SATURATION_MASK 0x0000ff00
4402# define TV_SATURATION_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03004403/* Hue adjustment, as an integer phase angle in degrees */
Jesse Barnes585fb112008-07-29 11:54:06 -07004404# define TV_HUE_MASK 0x000000ff
4405# define TV_HUE_SHIFT 0
4406
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004407#define TV_CLR_LEVEL _MMIO(0x6802c)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004408/* Controls the DAC level for black */
Jesse Barnes585fb112008-07-29 11:54:06 -07004409# define TV_BLACK_LEVEL_MASK 0x01ff0000
4410# define TV_BLACK_LEVEL_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004411/* Controls the DAC level for blanking */
Jesse Barnes585fb112008-07-29 11:54:06 -07004412# define TV_BLANK_LEVEL_MASK 0x000001ff
4413# define TV_BLANK_LEVEL_SHIFT 0
4414
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004415#define TV_H_CTL_1 _MMIO(0x68030)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004416/* Number of pixels in the hsync. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004417# define TV_HSYNC_END_MASK 0x1fff0000
4418# define TV_HSYNC_END_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004419/* Total number of pixels minus one in the line (display and blanking). */
Jesse Barnes585fb112008-07-29 11:54:06 -07004420# define TV_HTOTAL_MASK 0x00001fff
4421# define TV_HTOTAL_SHIFT 0
4422
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004423#define TV_H_CTL_2 _MMIO(0x68034)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004424/* Enables the colorburst (needed for non-component color) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004425# define TV_BURST_ENA (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004426/* Offset of the colorburst from the start of hsync, in pixels minus one. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004427# define TV_HBURST_START_SHIFT 16
4428# define TV_HBURST_START_MASK 0x1fff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03004429/* Length of the colorburst */
Jesse Barnes585fb112008-07-29 11:54:06 -07004430# define TV_HBURST_LEN_SHIFT 0
4431# define TV_HBURST_LEN_MASK 0x0001fff
4432
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004433#define TV_H_CTL_3 _MMIO(0x68038)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004434/* End of hblank, measured in pixels minus one from start of hsync */
Jesse Barnes585fb112008-07-29 11:54:06 -07004435# define TV_HBLANK_END_SHIFT 16
4436# define TV_HBLANK_END_MASK 0x1fff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03004437/* Start of hblank, measured in pixels minus one from start of hsync */
Jesse Barnes585fb112008-07-29 11:54:06 -07004438# define TV_HBLANK_START_SHIFT 0
4439# define TV_HBLANK_START_MASK 0x0001fff
4440
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004441#define TV_V_CTL_1 _MMIO(0x6803c)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004442/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07004443# define TV_NBR_END_SHIFT 16
4444# define TV_NBR_END_MASK 0x07ff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03004445/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07004446# define TV_VI_END_F1_SHIFT 8
4447# define TV_VI_END_F1_MASK 0x00003f00
Ville Syrjälä646b4262014-04-25 20:14:30 +03004448/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07004449# define TV_VI_END_F2_SHIFT 0
4450# define TV_VI_END_F2_MASK 0x0000003f
4451
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004452#define TV_V_CTL_2 _MMIO(0x68040)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004453/* Length of vsync, in half lines */
Jesse Barnes585fb112008-07-29 11:54:06 -07004454# define TV_VSYNC_LEN_MASK 0x07ff0000
4455# define TV_VSYNC_LEN_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004456/* Offset of the start of vsync in field 1, measured in one less than the
Jesse Barnes585fb112008-07-29 11:54:06 -07004457 * number of half lines.
4458 */
4459# define TV_VSYNC_START_F1_MASK 0x00007f00
4460# define TV_VSYNC_START_F1_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03004461/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004462 * Offset of the start of vsync in field 2, measured in one less than the
4463 * number of half lines.
4464 */
4465# define TV_VSYNC_START_F2_MASK 0x0000007f
4466# define TV_VSYNC_START_F2_SHIFT 0
4467
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004468#define TV_V_CTL_3 _MMIO(0x68044)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004469/* Enables generation of the equalization signal */
Jesse Barnes585fb112008-07-29 11:54:06 -07004470# define TV_EQUAL_ENA (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004471/* Length of vsync, in half lines */
Jesse Barnes585fb112008-07-29 11:54:06 -07004472# define TV_VEQ_LEN_MASK 0x007f0000
4473# define TV_VEQ_LEN_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004474/* Offset of the start of equalization in field 1, measured in one less than
Jesse Barnes585fb112008-07-29 11:54:06 -07004475 * the number of half lines.
4476 */
4477# define TV_VEQ_START_F1_MASK 0x0007f00
4478# define TV_VEQ_START_F1_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03004479/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004480 * Offset of the start of equalization in field 2, measured in one less than
4481 * the number of half lines.
4482 */
4483# define TV_VEQ_START_F2_MASK 0x000007f
4484# define TV_VEQ_START_F2_SHIFT 0
4485
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004486#define TV_V_CTL_4 _MMIO(0x68048)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004487/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004488 * Offset to start of vertical colorburst, measured in one less than the
4489 * number of lines from vertical start.
4490 */
4491# define TV_VBURST_START_F1_MASK 0x003f0000
4492# define TV_VBURST_START_F1_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004493/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004494 * Offset to the end of vertical colorburst, measured in one less than the
4495 * number of lines from the start of NBR.
4496 */
4497# define TV_VBURST_END_F1_MASK 0x000000ff
4498# define TV_VBURST_END_F1_SHIFT 0
4499
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004500#define TV_V_CTL_5 _MMIO(0x6804c)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004501/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004502 * Offset to start of vertical colorburst, measured in one less than the
4503 * number of lines from vertical start.
4504 */
4505# define TV_VBURST_START_F2_MASK 0x003f0000
4506# define TV_VBURST_START_F2_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004507/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004508 * Offset to the end of vertical colorburst, measured in one less than the
4509 * number of lines from the start of NBR.
4510 */
4511# define TV_VBURST_END_F2_MASK 0x000000ff
4512# define TV_VBURST_END_F2_SHIFT 0
4513
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004514#define TV_V_CTL_6 _MMIO(0x68050)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004515/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004516 * Offset to start of vertical colorburst, measured in one less than the
4517 * number of lines from vertical start.
4518 */
4519# define TV_VBURST_START_F3_MASK 0x003f0000
4520# define TV_VBURST_START_F3_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004521/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004522 * Offset to the end of vertical colorburst, measured in one less than the
4523 * number of lines from the start of NBR.
4524 */
4525# define TV_VBURST_END_F3_MASK 0x000000ff
4526# define TV_VBURST_END_F3_SHIFT 0
4527
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004528#define TV_V_CTL_7 _MMIO(0x68054)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004529/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004530 * Offset to start of vertical colorburst, measured in one less than the
4531 * number of lines from vertical start.
4532 */
4533# define TV_VBURST_START_F4_MASK 0x003f0000
4534# define TV_VBURST_START_F4_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004535/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004536 * Offset to the end of vertical colorburst, measured in one less than the
4537 * number of lines from the start of NBR.
4538 */
4539# define TV_VBURST_END_F4_MASK 0x000000ff
4540# define TV_VBURST_END_F4_SHIFT 0
4541
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004542#define TV_SC_CTL_1 _MMIO(0x68060)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004543/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004544# define TV_SC_DDA1_EN (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004545/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004546# define TV_SC_DDA2_EN (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004547/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004548# define TV_SC_DDA3_EN (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004549/* Sets the subcarrier DDA to reset frequency every other field */
Jesse Barnes585fb112008-07-29 11:54:06 -07004550# define TV_SC_RESET_EVERY_2 (0 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004551/* Sets the subcarrier DDA to reset frequency every fourth field */
Jesse Barnes585fb112008-07-29 11:54:06 -07004552# define TV_SC_RESET_EVERY_4 (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004553/* Sets the subcarrier DDA to reset frequency every eighth field */
Jesse Barnes585fb112008-07-29 11:54:06 -07004554# define TV_SC_RESET_EVERY_8 (2 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004555/* Sets the subcarrier DDA to never reset the frequency */
Jesse Barnes585fb112008-07-29 11:54:06 -07004556# define TV_SC_RESET_NEVER (3 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004557/* Sets the peak amplitude of the colorburst.*/
Jesse Barnes585fb112008-07-29 11:54:06 -07004558# define TV_BURST_LEVEL_MASK 0x00ff0000
4559# define TV_BURST_LEVEL_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004560/* Sets the increment of the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004561# define TV_SCDDA1_INC_MASK 0x00000fff
4562# define TV_SCDDA1_INC_SHIFT 0
4563
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004564#define TV_SC_CTL_2 _MMIO(0x68064)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004565/* Sets the rollover for the second subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004566# define TV_SCDDA2_SIZE_MASK 0x7fff0000
4567# define TV_SCDDA2_SIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004568/* Sets the increent of the second subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004569# define TV_SCDDA2_INC_MASK 0x00007fff
4570# define TV_SCDDA2_INC_SHIFT 0
4571
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004572#define TV_SC_CTL_3 _MMIO(0x68068)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004573/* Sets the rollover for the third subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004574# define TV_SCDDA3_SIZE_MASK 0x7fff0000
4575# define TV_SCDDA3_SIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004576/* Sets the increent of the third subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004577# define TV_SCDDA3_INC_MASK 0x00007fff
4578# define TV_SCDDA3_INC_SHIFT 0
4579
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004580#define TV_WIN_POS _MMIO(0x68070)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004581/* X coordinate of the display from the start of horizontal active */
Jesse Barnes585fb112008-07-29 11:54:06 -07004582# define TV_XPOS_MASK 0x1fff0000
4583# define TV_XPOS_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004584/* Y coordinate of the display from the start of vertical active (NBR) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004585# define TV_YPOS_MASK 0x00000fff
4586# define TV_YPOS_SHIFT 0
4587
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004588#define TV_WIN_SIZE _MMIO(0x68074)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004589/* Horizontal size of the display window, measured in pixels*/
Jesse Barnes585fb112008-07-29 11:54:06 -07004590# define TV_XSIZE_MASK 0x1fff0000
4591# define TV_XSIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004592/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004593 * Vertical size of the display window, measured in pixels.
4594 *
4595 * Must be even for interlaced modes.
4596 */
4597# define TV_YSIZE_MASK 0x00000fff
4598# define TV_YSIZE_SHIFT 0
4599
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004600#define TV_FILTER_CTL_1 _MMIO(0x68080)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004601/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004602 * Enables automatic scaling calculation.
4603 *
4604 * If set, the rest of the registers are ignored, and the calculated values can
4605 * be read back from the register.
4606 */
4607# define TV_AUTO_SCALE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004608/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004609 * Disables the vertical filter.
4610 *
4611 * This is required on modes more than 1024 pixels wide */
4612# define TV_V_FILTER_BYPASS (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004613/* Enables adaptive vertical filtering */
Jesse Barnes585fb112008-07-29 11:54:06 -07004614# define TV_VADAPT (1 << 28)
4615# define TV_VADAPT_MODE_MASK (3 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004616/* Selects the least adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07004617# define TV_VADAPT_MODE_LEAST (0 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004618/* Selects the moderately adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07004619# define TV_VADAPT_MODE_MODERATE (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004620/* Selects the most adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07004621# define TV_VADAPT_MODE_MOST (3 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004622/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004623 * Sets the horizontal scaling factor.
4624 *
4625 * This should be the fractional part of the horizontal scaling factor divided
4626 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
4627 *
4628 * (src width - 1) / ((oversample * dest width) - 1)
4629 */
4630# define TV_HSCALE_FRAC_MASK 0x00003fff
4631# define TV_HSCALE_FRAC_SHIFT 0
4632
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004633#define TV_FILTER_CTL_2 _MMIO(0x68084)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004634/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004635 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
4636 *
4637 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
4638 */
4639# define TV_VSCALE_INT_MASK 0x00038000
4640# define TV_VSCALE_INT_SHIFT 15
Ville Syrjälä646b4262014-04-25 20:14:30 +03004641/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004642 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
4643 *
4644 * \sa TV_VSCALE_INT_MASK
4645 */
4646# define TV_VSCALE_FRAC_MASK 0x00007fff
4647# define TV_VSCALE_FRAC_SHIFT 0
4648
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004649#define TV_FILTER_CTL_3 _MMIO(0x68088)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004650/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004651 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
4652 *
4653 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
4654 *
4655 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
4656 */
4657# define TV_VSCALE_IP_INT_MASK 0x00038000
4658# define TV_VSCALE_IP_INT_SHIFT 15
Ville Syrjälä646b4262014-04-25 20:14:30 +03004659/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004660 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
4661 *
4662 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
4663 *
4664 * \sa TV_VSCALE_IP_INT_MASK
4665 */
4666# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
4667# define TV_VSCALE_IP_FRAC_SHIFT 0
4668
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004669#define TV_CC_CONTROL _MMIO(0x68090)
Jesse Barnes585fb112008-07-29 11:54:06 -07004670# define TV_CC_ENABLE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004671/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004672 * Specifies which field to send the CC data in.
4673 *
4674 * CC data is usually sent in field 0.
4675 */
4676# define TV_CC_FID_MASK (1 << 27)
4677# define TV_CC_FID_SHIFT 27
Ville Syrjälä646b4262014-04-25 20:14:30 +03004678/* Sets the horizontal position of the CC data. Usually 135. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004679# define TV_CC_HOFF_MASK 0x03ff0000
4680# define TV_CC_HOFF_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004681/* Sets the vertical position of the CC data. Usually 21 */
Jesse Barnes585fb112008-07-29 11:54:06 -07004682# define TV_CC_LINE_MASK 0x0000003f
4683# define TV_CC_LINE_SHIFT 0
4684
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004685#define TV_CC_DATA _MMIO(0x68094)
Jesse Barnes585fb112008-07-29 11:54:06 -07004686# define TV_CC_RDY (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004687/* Second word of CC data to be transmitted. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004688# define TV_CC_DATA_2_MASK 0x007f0000
4689# define TV_CC_DATA_2_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004690/* First word of CC data to be transmitted. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004691# define TV_CC_DATA_1_MASK 0x0000007f
4692# define TV_CC_DATA_1_SHIFT 0
4693
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004694#define TV_H_LUMA(i) _MMIO(0x68100 + (i) * 4) /* 60 registers */
4695#define TV_H_CHROMA(i) _MMIO(0x68200 + (i) * 4) /* 60 registers */
4696#define TV_V_LUMA(i) _MMIO(0x68300 + (i) * 4) /* 43 registers */
4697#define TV_V_CHROMA(i) _MMIO(0x68400 + (i) * 4) /* 43 registers */
Jesse Barnes585fb112008-07-29 11:54:06 -07004698
Keith Packard040d87f2009-05-30 20:42:33 -07004699/* Display Port */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004700#define DP_A _MMIO(0x64000) /* eDP */
4701#define DP_B _MMIO(0x64100)
4702#define DP_C _MMIO(0x64200)
4703#define DP_D _MMIO(0x64300)
Keith Packard040d87f2009-05-30 20:42:33 -07004704
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004705#define VLV_DP_B _MMIO(VLV_DISPLAY_BASE + 0x64100)
4706#define VLV_DP_C _MMIO(VLV_DISPLAY_BASE + 0x64200)
4707#define CHV_DP_D _MMIO(VLV_DISPLAY_BASE + 0x64300)
Ville Syrjäläe66eb812015-09-18 20:03:34 +03004708
Keith Packard040d87f2009-05-30 20:42:33 -07004709#define DP_PORT_EN (1 << 31)
4710#define DP_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08004711#define DP_PIPE_MASK (1 << 30)
Chon Ming Lee44f37d12014-04-09 13:28:21 +03004712#define DP_PIPE_SELECT_CHV(pipe) ((pipe) << 16)
4713#define DP_PIPE_MASK_CHV (3 << 16)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08004714
Keith Packard040d87f2009-05-30 20:42:33 -07004715/* Link training mode - select a suitable mode for each stage */
4716#define DP_LINK_TRAIN_PAT_1 (0 << 28)
4717#define DP_LINK_TRAIN_PAT_2 (1 << 28)
4718#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
4719#define DP_LINK_TRAIN_OFF (3 << 28)
4720#define DP_LINK_TRAIN_MASK (3 << 28)
4721#define DP_LINK_TRAIN_SHIFT 28
Ville Syrjäläaad3d142014-06-28 02:04:25 +03004722#define DP_LINK_TRAIN_PAT_3_CHV (1 << 14)
4723#define DP_LINK_TRAIN_MASK_CHV ((3 << 28)|(1<<14))
Keith Packard040d87f2009-05-30 20:42:33 -07004724
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004725/* CPT Link training mode */
4726#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
4727#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
4728#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
4729#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
4730#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
4731#define DP_LINK_TRAIN_SHIFT_CPT 8
4732
Keith Packard040d87f2009-05-30 20:42:33 -07004733/* Signal voltages. These are mostly controlled by the other end */
4734#define DP_VOLTAGE_0_4 (0 << 25)
4735#define DP_VOLTAGE_0_6 (1 << 25)
4736#define DP_VOLTAGE_0_8 (2 << 25)
4737#define DP_VOLTAGE_1_2 (3 << 25)
4738#define DP_VOLTAGE_MASK (7 << 25)
4739#define DP_VOLTAGE_SHIFT 25
4740
4741/* Signal pre-emphasis levels, like voltages, the other end tells us what
4742 * they want
4743 */
4744#define DP_PRE_EMPHASIS_0 (0 << 22)
4745#define DP_PRE_EMPHASIS_3_5 (1 << 22)
4746#define DP_PRE_EMPHASIS_6 (2 << 22)
4747#define DP_PRE_EMPHASIS_9_5 (3 << 22)
4748#define DP_PRE_EMPHASIS_MASK (7 << 22)
4749#define DP_PRE_EMPHASIS_SHIFT 22
4750
4751/* How many wires to use. I guess 3 was too hard */
Daniel Vetter17aa6be2013-04-30 14:01:40 +02004752#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
Keith Packard040d87f2009-05-30 20:42:33 -07004753#define DP_PORT_WIDTH_MASK (7 << 19)
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03004754#define DP_PORT_WIDTH_SHIFT 19
Keith Packard040d87f2009-05-30 20:42:33 -07004755
4756/* Mystic DPCD version 1.1 special mode */
4757#define DP_ENHANCED_FRAMING (1 << 18)
4758
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004759/* eDP */
4760#define DP_PLL_FREQ_270MHZ (0 << 16)
Ville Syrjäläb377e0d2015-10-29 21:25:59 +02004761#define DP_PLL_FREQ_162MHZ (1 << 16)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004762#define DP_PLL_FREQ_MASK (3 << 16)
4763
Ville Syrjälä646b4262014-04-25 20:14:30 +03004764/* locked once port is enabled */
Keith Packard040d87f2009-05-30 20:42:33 -07004765#define DP_PORT_REVERSAL (1 << 15)
4766
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004767/* eDP */
4768#define DP_PLL_ENABLE (1 << 14)
4769
Ville Syrjälä646b4262014-04-25 20:14:30 +03004770/* sends the clock on lane 15 of the PEG for debug */
Keith Packard040d87f2009-05-30 20:42:33 -07004771#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
4772
4773#define DP_SCRAMBLING_DISABLE (1 << 12)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004774#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
Keith Packard040d87f2009-05-30 20:42:33 -07004775
Ville Syrjälä646b4262014-04-25 20:14:30 +03004776/* limit RGB values to avoid confusing TVs */
Keith Packard040d87f2009-05-30 20:42:33 -07004777#define DP_COLOR_RANGE_16_235 (1 << 8)
4778
Ville Syrjälä646b4262014-04-25 20:14:30 +03004779/* Turn on the audio link */
Keith Packard040d87f2009-05-30 20:42:33 -07004780#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
4781
Ville Syrjälä646b4262014-04-25 20:14:30 +03004782/* vs and hs sync polarity */
Keith Packard040d87f2009-05-30 20:42:33 -07004783#define DP_SYNC_VS_HIGH (1 << 4)
4784#define DP_SYNC_HS_HIGH (1 << 3)
4785
Ville Syrjälä646b4262014-04-25 20:14:30 +03004786/* A fantasy */
Keith Packard040d87f2009-05-30 20:42:33 -07004787#define DP_DETECTED (1 << 2)
4788
Ville Syrjälä646b4262014-04-25 20:14:30 +03004789/* The aux channel provides a way to talk to the
Keith Packard040d87f2009-05-30 20:42:33 -07004790 * signal sink for DDC etc. Max packet size supported
4791 * is 20 bytes in each direction, hence the 5 fixed
4792 * data registers
4793 */
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02004794#define _DPA_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64010)
4795#define _DPA_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64014)
4796#define _DPA_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64018)
4797#define _DPA_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6401c)
4798#define _DPA_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64020)
4799#define _DPA_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64024)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004800
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02004801#define _DPB_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64110)
4802#define _DPB_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64114)
4803#define _DPB_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64118)
4804#define _DPB_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6411c)
4805#define _DPB_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64120)
4806#define _DPB_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64124)
Keith Packard040d87f2009-05-30 20:42:33 -07004807
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02004808#define _DPC_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64210)
4809#define _DPC_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64214)
4810#define _DPC_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64218)
4811#define _DPC_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6421c)
4812#define _DPC_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64220)
4813#define _DPC_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64224)
Keith Packard040d87f2009-05-30 20:42:33 -07004814
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02004815#define _DPD_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64310)
4816#define _DPD_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64314)
4817#define _DPD_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64318)
4818#define _DPD_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6431c)
4819#define _DPD_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64320)
4820#define _DPD_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64324)
Ville Syrjälä750a9512015-11-11 20:34:12 +02004821
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004822#define DP_AUX_CH_CTL(port) _MMIO_PORT(port, _DPA_AUX_CH_CTL, _DPB_AUX_CH_CTL)
4823#define DP_AUX_CH_DATA(port, i) _MMIO(_PORT(port, _DPA_AUX_CH_DATA1, _DPB_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
Keith Packard040d87f2009-05-30 20:42:33 -07004824
4825#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
4826#define DP_AUX_CH_CTL_DONE (1 << 30)
4827#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
4828#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
4829#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
4830#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
4831#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
4832#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
4833#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
4834#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
4835#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
4836#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
4837#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
4838#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
4839#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
4840#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
4841#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
4842#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
4843#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
4844#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
4845#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
Sonika Jindale3d99842015-01-22 14:30:54 +05304846#define DP_AUX_CH_CTL_PSR_DATA_AUX_REG_SKL (1 << 14)
4847#define DP_AUX_CH_CTL_FS_DATA_AUX_REG_SKL (1 << 13)
4848#define DP_AUX_CH_CTL_GTC_DATA_AUX_REG_SKL (1 << 12)
Ville Syrjälä395b2912015-09-18 20:03:40 +03004849#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL_MASK (0x1f << 5)
Sonika Jindale3d99842015-01-22 14:30:54 +05304850#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(c) (((c) - 1) << 5)
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00004851#define DP_AUX_CH_CTL_SYNC_PULSE_SKL(c) ((c) - 1)
Keith Packard040d87f2009-05-30 20:42:33 -07004852
4853/*
4854 * Computing GMCH M and N values for the Display Port link
4855 *
4856 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
4857 *
4858 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
4859 *
4860 * The GMCH value is used internally
4861 *
4862 * bytes_per_pixel is the number of bytes coming out of the plane,
4863 * which is after the LUTs, so we want the bytes for our color format.
4864 * For our current usage, this is always 3, one byte for R, G and B.
4865 */
Daniel Vettere3b95f12013-05-03 11:49:49 +02004866#define _PIPEA_DATA_M_G4X 0x70050
4867#define _PIPEB_DATA_M_G4X 0x71050
Keith Packard040d87f2009-05-30 20:42:33 -07004868
4869/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004870#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
Daniel Vetter72419202013-04-04 13:28:53 +02004871#define TU_SIZE_SHIFT 25
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004872#define TU_SIZE_MASK (0x3f << 25)
Keith Packard040d87f2009-05-30 20:42:33 -07004873
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004874#define DATA_LINK_M_N_MASK (0xffffff)
4875#define DATA_LINK_N_MAX (0x800000)
Keith Packard040d87f2009-05-30 20:42:33 -07004876
Daniel Vettere3b95f12013-05-03 11:49:49 +02004877#define _PIPEA_DATA_N_G4X 0x70054
4878#define _PIPEB_DATA_N_G4X 0x71054
Keith Packard040d87f2009-05-30 20:42:33 -07004879#define PIPE_GMCH_DATA_N_MASK (0xffffff)
4880
4881/*
4882 * Computing Link M and N values for the Display Port link
4883 *
4884 * Link M / N = pixel_clock / ls_clk
4885 *
4886 * (the DP spec calls pixel_clock the 'strm_clk')
4887 *
4888 * The Link value is transmitted in the Main Stream
4889 * Attributes and VB-ID.
4890 */
4891
Daniel Vettere3b95f12013-05-03 11:49:49 +02004892#define _PIPEA_LINK_M_G4X 0x70060
4893#define _PIPEB_LINK_M_G4X 0x71060
Keith Packard040d87f2009-05-30 20:42:33 -07004894#define PIPEA_DP_LINK_M_MASK (0xffffff)
4895
Daniel Vettere3b95f12013-05-03 11:49:49 +02004896#define _PIPEA_LINK_N_G4X 0x70064
4897#define _PIPEB_LINK_N_G4X 0x71064
Keith Packard040d87f2009-05-30 20:42:33 -07004898#define PIPEA_DP_LINK_N_MASK (0xffffff)
4899
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004900#define PIPE_DATA_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
4901#define PIPE_DATA_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
4902#define PIPE_LINK_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
4903#define PIPE_LINK_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004904
Jesse Barnes585fb112008-07-29 11:54:06 -07004905/* Display & cursor control */
4906
4907/* Pipe A */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004908#define _PIPEADSL 0x70000
Paulo Zanoni837ba002012-05-04 17:18:14 -03004909#define DSL_LINEMASK_GEN2 0x00000fff
4910#define DSL_LINEMASK_GEN3 0x00001fff
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004911#define _PIPEACONF 0x70008
Chris Wilson5eddb702010-09-11 13:48:45 +01004912#define PIPECONF_ENABLE (1<<31)
4913#define PIPECONF_DISABLE 0
4914#define PIPECONF_DOUBLE_WIDE (1<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07004915#define I965_PIPECONF_ACTIVE (1<<30)
Jani Nikulab6ec10b2013-08-27 15:12:15 +03004916#define PIPECONF_DSI_PLL_LOCKED (1<<29) /* vlv & pipe A only */
Chris Wilsonf47166d2012-03-22 15:00:50 +00004917#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
Chris Wilson5eddb702010-09-11 13:48:45 +01004918#define PIPECONF_SINGLE_WIDE 0
4919#define PIPECONF_PIPE_UNLOCKED 0
4920#define PIPECONF_PIPE_LOCKED (1<<25)
4921#define PIPECONF_PALETTE 0
4922#define PIPECONF_GAMMA (1<<24)
Jesse Barnes585fb112008-07-29 11:54:06 -07004923#define PIPECONF_FORCE_BORDER (1<<25)
Christian Schmidt59df7b12011-12-19 20:03:33 +01004924#define PIPECONF_INTERLACE_MASK (7 << 21)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03004925#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
Daniel Vetterd442ae12012-01-28 14:49:19 +01004926/* Note that pre-gen3 does not support interlaced display directly. Panel
4927 * fitting must be disabled on pre-ilk for interlaced. */
4928#define PIPECONF_PROGRESSIVE (0 << 21)
4929#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
4930#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
4931#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
4932#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
4933/* Ironlake and later have a complete new set of values for interlaced. PFIT
4934 * means panel fitter required, PF means progressive fetch, DBL means power
4935 * saving pixel doubling. */
4936#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
4937#define PIPECONF_INTERLACED_ILK (3 << 21)
4938#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
4939#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02004940#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304941#define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
Jesse Barnes652c3932009-08-17 13:31:43 -07004942#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05304943#define PIPECONF_EDP_RR_MODE_SWITCH_VLV (1 << 14)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02004944#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004945#define PIPECONF_BPC_MASK (0x7 << 5)
4946#define PIPECONF_8BPC (0<<5)
4947#define PIPECONF_10BPC (1<<5)
4948#define PIPECONF_6BPC (2<<5)
4949#define PIPECONF_12BPC (3<<5)
Jesse Barnes4f0d1af2010-09-07 14:48:05 -07004950#define PIPECONF_DITHER_EN (1<<4)
4951#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
4952#define PIPECONF_DITHER_TYPE_SP (0<<2)
4953#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
4954#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
4955#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004956#define _PIPEASTAT 0x70024
Jesse Barnes585fb112008-07-29 11:54:06 -07004957#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
Imre Deak579a9b02014-02-04 21:35:48 +02004958#define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07004959#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
4960#define PIPE_CRC_DONE_ENABLE (1UL<<28)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004961#define PERF_COUNTER2_INTERRUPT_EN (1UL<<27)
Jesse Barnes585fb112008-07-29 11:54:06 -07004962#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004963#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07004964#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
4965#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
4966#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
4967#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
Ville Syrjäläc70af1e2013-01-16 19:59:03 +02004968#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
Jesse Barnes585fb112008-07-29 11:54:06 -07004969#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
4970#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
4971#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
Imre Deak10c59c52014-02-10 18:42:48 +02004972#define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL<<19)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004973#define PERF_COUNTER_INTERRUPT_EN (1UL<<19)
Jesse Barnes585fb112008-07-29 11:54:06 -07004974#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
4975#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004976#define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL<<17)
Jesse Barnes585fb112008-07-29 11:54:06 -07004977#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004978#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07004979#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
Imre Deak579a9b02014-02-04 21:35:48 +02004980#define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL<<15)
4981#define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL<<14)
Jesse Barnes585fb112008-07-29 11:54:06 -07004982#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
4983#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004984#define PERF_COUNTER2_INTERRUPT_STATUS (1UL<<11)
Jesse Barnes585fb112008-07-29 11:54:06 -07004985#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
Imre Deak579a9b02014-02-04 21:35:48 +02004986#define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07004987#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
4988#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
4989#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
4990#define PIPE_DPST_EVENT_STATUS (1UL<<7)
Imre Deak10c59c52014-02-10 18:42:48 +02004991#define PIPE_A_PSR_STATUS_VLV (1UL<<6)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004992#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
Jesse Barnes585fb112008-07-29 11:54:06 -07004993#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
4994#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
Imre Deak10c59c52014-02-10 18:42:48 +02004995#define PIPE_B_PSR_STATUS_VLV (1UL<<3)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004996#define PERF_COUNTER_INTERRUPT_STATUS (1UL<<3)
Jesse Barnes585fb112008-07-29 11:54:06 -07004997#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
4998#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004999#define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL<<1)
Jesse Barnes585fb112008-07-29 11:54:06 -07005000#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03005001#define PIPE_HBLANK_INT_STATUS (1UL<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -07005002#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
5003
Imre Deak755e9012014-02-10 18:42:47 +02005004#define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
5005#define PIPESTAT_INT_STATUS_MASK 0x0000ffff
5006
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03005007#define PIPE_A_OFFSET 0x70000
5008#define PIPE_B_OFFSET 0x71000
5009#define PIPE_C_OFFSET 0x72000
5010#define CHV_PIPE_C_OFFSET 0x74000
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005011/*
5012 * There's actually no pipe EDP. Some pipe registers have
5013 * simply shifted from the pipe to the transcoder, while
5014 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
5015 * to access such registers in transcoder EDP.
5016 */
5017#define PIPE_EDP_OFFSET 0x7f000
5018
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005019#define _MMIO_PIPE2(pipe, reg) _MMIO(dev_priv->info.pipe_offsets[pipe] - \
Damien Lespiau5c969aa2014-02-07 19:12:48 +00005020 dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \
5021 dev_priv->info.display_mmio_offset)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005022
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005023#define PIPECONF(pipe) _MMIO_PIPE2(pipe, _PIPEACONF)
5024#define PIPEDSL(pipe) _MMIO_PIPE2(pipe, _PIPEADSL)
5025#define PIPEFRAME(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEHIGH)
5026#define PIPEFRAMEPIXEL(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEPIXEL)
5027#define PIPESTAT(pipe) _MMIO_PIPE2(pipe, _PIPEASTAT)
Chris Wilson5eddb702010-09-11 13:48:45 +01005028
Paulo Zanoni756f85c2013-11-02 21:07:38 -07005029#define _PIPE_MISC_A 0x70030
5030#define _PIPE_MISC_B 0x71030
5031#define PIPEMISC_DITHER_BPC_MASK (7<<5)
5032#define PIPEMISC_DITHER_8_BPC (0<<5)
5033#define PIPEMISC_DITHER_10_BPC (1<<5)
5034#define PIPEMISC_DITHER_6_BPC (2<<5)
5035#define PIPEMISC_DITHER_12_BPC (3<<5)
5036#define PIPEMISC_DITHER_ENABLE (1<<4)
5037#define PIPEMISC_DITHER_TYPE_MASK (3<<2)
5038#define PIPEMISC_DITHER_TYPE_SP (0<<2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005039#define PIPEMISC(pipe) _MMIO_PIPE2(pipe, _PIPE_MISC_A)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07005040
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005041#define VLV_DPFLIPSTAT _MMIO(VLV_DISPLAY_BASE + 0x70028)
Jesse Barnes79831172012-06-20 10:53:12 -07005042#define PIPEB_LINE_COMPARE_INT_EN (1<<29)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005043#define PIPEB_HLINE_INT_EN (1<<28)
5044#define PIPEB_VBLANK_INT_EN (1<<27)
Imre Deak579a9b02014-02-04 21:35:48 +02005045#define SPRITED_FLIP_DONE_INT_EN (1<<26)
5046#define SPRITEC_FLIP_DONE_INT_EN (1<<25)
5047#define PLANEB_FLIP_DONE_INT_EN (1<<24)
Ville Syrjäläf3c67fd2014-04-09 13:28:05 +03005048#define PIPE_PSR_INT_EN (1<<22)
Jesse Barnes79831172012-06-20 10:53:12 -07005049#define PIPEA_LINE_COMPARE_INT_EN (1<<21)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005050#define PIPEA_HLINE_INT_EN (1<<20)
5051#define PIPEA_VBLANK_INT_EN (1<<19)
Imre Deak579a9b02014-02-04 21:35:48 +02005052#define SPRITEB_FLIP_DONE_INT_EN (1<<18)
5053#define SPRITEA_FLIP_DONE_INT_EN (1<<17)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005054#define PLANEA_FLIPDONE_INT_EN (1<<16)
Ville Syrjäläf3c67fd2014-04-09 13:28:05 +03005055#define PIPEC_LINE_COMPARE_INT_EN (1<<13)
5056#define PIPEC_HLINE_INT_EN (1<<12)
5057#define PIPEC_VBLANK_INT_EN (1<<11)
5058#define SPRITEF_FLIPDONE_INT_EN (1<<10)
5059#define SPRITEE_FLIPDONE_INT_EN (1<<9)
5060#define PLANEC_FLIPDONE_INT_EN (1<<8)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005061
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005062#define DPINVGTT _MMIO(VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03005063#define SPRITEF_INVALID_GTT_INT_EN (1<<27)
5064#define SPRITEE_INVALID_GTT_INT_EN (1<<26)
5065#define PLANEC_INVALID_GTT_INT_EN (1<<25)
5066#define CURSORC_INVALID_GTT_INT_EN (1<<24)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005067#define CURSORB_INVALID_GTT_INT_EN (1<<23)
5068#define CURSORA_INVALID_GTT_INT_EN (1<<22)
5069#define SPRITED_INVALID_GTT_INT_EN (1<<21)
5070#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
5071#define PLANEB_INVALID_GTT_INT_EN (1<<19)
5072#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
5073#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
5074#define PLANEA_INVALID_GTT_INT_EN (1<<16)
5075#define DPINVGTT_EN_MASK 0xff0000
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03005076#define DPINVGTT_EN_MASK_CHV 0xfff0000
5077#define SPRITEF_INVALID_GTT_STATUS (1<<11)
5078#define SPRITEE_INVALID_GTT_STATUS (1<<10)
5079#define PLANEC_INVALID_GTT_STATUS (1<<9)
5080#define CURSORC_INVALID_GTT_STATUS (1<<8)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005081#define CURSORB_INVALID_GTT_STATUS (1<<7)
5082#define CURSORA_INVALID_GTT_STATUS (1<<6)
5083#define SPRITED_INVALID_GTT_STATUS (1<<5)
5084#define SPRITEC_INVALID_GTT_STATUS (1<<4)
5085#define PLANEB_INVALID_GTT_STATUS (1<<3)
5086#define SPRITEB_INVALID_GTT_STATUS (1<<2)
5087#define SPRITEA_INVALID_GTT_STATUS (1<<1)
5088#define PLANEA_INVALID_GTT_STATUS (1<<0)
5089#define DPINVGTT_STATUS_MASK 0xff
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03005090#define DPINVGTT_STATUS_MASK_CHV 0xfff
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005091
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005092#define DSPARB _MMIO(dev_priv->info.display_mmio_offset + 0x70030)
Jesse Barnes585fb112008-07-29 11:54:06 -07005093#define DSPARB_CSTART_MASK (0x7f << 7)
5094#define DSPARB_CSTART_SHIFT 7
5095#define DSPARB_BSTART_MASK (0x7f)
5096#define DSPARB_BSTART_SHIFT 0
Shaohua Li7662c8b2009-06-26 11:23:55 +08005097#define DSPARB_BEND_SHIFT 9 /* on 855 */
5098#define DSPARB_AEND_SHIFT 0
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03005099#define DSPARB_SPRITEA_SHIFT_VLV 0
5100#define DSPARB_SPRITEA_MASK_VLV (0xff << 0)
5101#define DSPARB_SPRITEB_SHIFT_VLV 8
5102#define DSPARB_SPRITEB_MASK_VLV (0xff << 8)
5103#define DSPARB_SPRITEC_SHIFT_VLV 16
5104#define DSPARB_SPRITEC_MASK_VLV (0xff << 16)
5105#define DSPARB_SPRITED_SHIFT_VLV 24
5106#define DSPARB_SPRITED_MASK_VLV (0xff << 24)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005107#define DSPARB2 _MMIO(VLV_DISPLAY_BASE + 0x70060) /* vlv/chv */
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03005108#define DSPARB_SPRITEA_HI_SHIFT_VLV 0
5109#define DSPARB_SPRITEA_HI_MASK_VLV (0x1 << 0)
5110#define DSPARB_SPRITEB_HI_SHIFT_VLV 4
5111#define DSPARB_SPRITEB_HI_MASK_VLV (0x1 << 4)
5112#define DSPARB_SPRITEC_HI_SHIFT_VLV 8
5113#define DSPARB_SPRITEC_HI_MASK_VLV (0x1 << 8)
5114#define DSPARB_SPRITED_HI_SHIFT_VLV 12
5115#define DSPARB_SPRITED_HI_MASK_VLV (0x1 << 12)
5116#define DSPARB_SPRITEE_HI_SHIFT_VLV 16
5117#define DSPARB_SPRITEE_HI_MASK_VLV (0x1 << 16)
5118#define DSPARB_SPRITEF_HI_SHIFT_VLV 20
5119#define DSPARB_SPRITEF_HI_MASK_VLV (0x1 << 20)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005120#define DSPARB3 _MMIO(VLV_DISPLAY_BASE + 0x7006c) /* chv */
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03005121#define DSPARB_SPRITEE_SHIFT_VLV 0
5122#define DSPARB_SPRITEE_MASK_VLV (0xff << 0)
5123#define DSPARB_SPRITEF_SHIFT_VLV 8
5124#define DSPARB_SPRITEF_MASK_VLV (0xff << 8)
Ville Syrjäläb5004722015-03-05 21:19:47 +02005125
Ville Syrjälä0a560672014-06-11 16:51:18 +03005126/* pnv/gen4/g4x/vlv/chv */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005127#define DSPFW1 _MMIO(dev_priv->info.display_mmio_offset + 0x70034)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005128#define DSPFW_SR_SHIFT 23
5129#define DSPFW_SR_MASK (0x1ff<<23)
5130#define DSPFW_CURSORB_SHIFT 16
5131#define DSPFW_CURSORB_MASK (0x3f<<16)
5132#define DSPFW_PLANEB_SHIFT 8
5133#define DSPFW_PLANEB_MASK (0x7f<<8)
5134#define DSPFW_PLANEB_MASK_VLV (0xff<<8) /* vlv/chv */
5135#define DSPFW_PLANEA_SHIFT 0
5136#define DSPFW_PLANEA_MASK (0x7f<<0)
5137#define DSPFW_PLANEA_MASK_VLV (0xff<<0) /* vlv/chv */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005138#define DSPFW2 _MMIO(dev_priv->info.display_mmio_offset + 0x70038)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005139#define DSPFW_FBC_SR_EN (1<<31) /* g4x */
5140#define DSPFW_FBC_SR_SHIFT 28
5141#define DSPFW_FBC_SR_MASK (0x7<<28) /* g4x */
5142#define DSPFW_FBC_HPLL_SR_SHIFT 24
5143#define DSPFW_FBC_HPLL_SR_MASK (0xf<<24) /* g4x */
5144#define DSPFW_SPRITEB_SHIFT (16)
5145#define DSPFW_SPRITEB_MASK (0x7f<<16) /* g4x */
5146#define DSPFW_SPRITEB_MASK_VLV (0xff<<16) /* vlv/chv */
5147#define DSPFW_CURSORA_SHIFT 8
5148#define DSPFW_CURSORA_MASK (0x3f<<8)
Ville Syrjäläf4998962015-03-10 17:02:21 +02005149#define DSPFW_PLANEC_OLD_SHIFT 0
5150#define DSPFW_PLANEC_OLD_MASK (0x7f<<0) /* pre-gen4 sprite C */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005151#define DSPFW_SPRITEA_SHIFT 0
5152#define DSPFW_SPRITEA_MASK (0x7f<<0) /* g4x */
5153#define DSPFW_SPRITEA_MASK_VLV (0xff<<0) /* vlv/chv */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005154#define DSPFW3 _MMIO(dev_priv->info.display_mmio_offset + 0x7003c)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005155#define DSPFW_HPLL_SR_EN (1<<31)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005156#define PINEVIEW_SELF_REFRESH_EN (1<<30)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005157#define DSPFW_CURSOR_SR_SHIFT 24
Zhao Yakuid4294342010-03-22 22:45:36 +08005158#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
5159#define DSPFW_HPLL_CURSOR_SHIFT 16
5160#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005161#define DSPFW_HPLL_SR_SHIFT 0
5162#define DSPFW_HPLL_SR_MASK (0x1ff<<0)
5163
5164/* vlv/chv */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005165#define DSPFW4 _MMIO(VLV_DISPLAY_BASE + 0x70070)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005166#define DSPFW_SPRITEB_WM1_SHIFT 16
5167#define DSPFW_SPRITEB_WM1_MASK (0xff<<16)
5168#define DSPFW_CURSORA_WM1_SHIFT 8
5169#define DSPFW_CURSORA_WM1_MASK (0x3f<<8)
5170#define DSPFW_SPRITEA_WM1_SHIFT 0
5171#define DSPFW_SPRITEA_WM1_MASK (0xff<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005172#define DSPFW5 _MMIO(VLV_DISPLAY_BASE + 0x70074)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005173#define DSPFW_PLANEB_WM1_SHIFT 24
5174#define DSPFW_PLANEB_WM1_MASK (0xff<<24)
5175#define DSPFW_PLANEA_WM1_SHIFT 16
5176#define DSPFW_PLANEA_WM1_MASK (0xff<<16)
5177#define DSPFW_CURSORB_WM1_SHIFT 8
5178#define DSPFW_CURSORB_WM1_MASK (0x3f<<8)
5179#define DSPFW_CURSOR_SR_WM1_SHIFT 0
5180#define DSPFW_CURSOR_SR_WM1_MASK (0x3f<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005181#define DSPFW6 _MMIO(VLV_DISPLAY_BASE + 0x70078)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005182#define DSPFW_SR_WM1_SHIFT 0
5183#define DSPFW_SR_WM1_MASK (0x1ff<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005184#define DSPFW7 _MMIO(VLV_DISPLAY_BASE + 0x7007c)
5185#define DSPFW7_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005186#define DSPFW_SPRITED_WM1_SHIFT 24
5187#define DSPFW_SPRITED_WM1_MASK (0xff<<24)
5188#define DSPFW_SPRITED_SHIFT 16
Ville Syrjälä15665972015-03-10 16:16:28 +02005189#define DSPFW_SPRITED_MASK_VLV (0xff<<16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005190#define DSPFW_SPRITEC_WM1_SHIFT 8
5191#define DSPFW_SPRITEC_WM1_MASK (0xff<<8)
5192#define DSPFW_SPRITEC_SHIFT 0
Ville Syrjälä15665972015-03-10 16:16:28 +02005193#define DSPFW_SPRITEC_MASK_VLV (0xff<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005194#define DSPFW8_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005195#define DSPFW_SPRITEF_WM1_SHIFT 24
5196#define DSPFW_SPRITEF_WM1_MASK (0xff<<24)
5197#define DSPFW_SPRITEF_SHIFT 16
Ville Syrjälä15665972015-03-10 16:16:28 +02005198#define DSPFW_SPRITEF_MASK_VLV (0xff<<16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005199#define DSPFW_SPRITEE_WM1_SHIFT 8
5200#define DSPFW_SPRITEE_WM1_MASK (0xff<<8)
5201#define DSPFW_SPRITEE_SHIFT 0
Ville Syrjälä15665972015-03-10 16:16:28 +02005202#define DSPFW_SPRITEE_MASK_VLV (0xff<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005203#define DSPFW9_CHV _MMIO(VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005204#define DSPFW_PLANEC_WM1_SHIFT 24
5205#define DSPFW_PLANEC_WM1_MASK (0xff<<24)
5206#define DSPFW_PLANEC_SHIFT 16
Ville Syrjälä15665972015-03-10 16:16:28 +02005207#define DSPFW_PLANEC_MASK_VLV (0xff<<16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005208#define DSPFW_CURSORC_WM1_SHIFT 8
5209#define DSPFW_CURSORC_WM1_MASK (0x3f<<16)
5210#define DSPFW_CURSORC_SHIFT 0
5211#define DSPFW_CURSORC_MASK (0x3f<<0)
5212
5213/* vlv/chv high order bits */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005214#define DSPHOWM _MMIO(VLV_DISPLAY_BASE + 0x70064)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005215#define DSPFW_SR_HI_SHIFT 24
Ville Syrjäläae801522015-03-05 21:19:49 +02005216#define DSPFW_SR_HI_MASK (3<<24) /* 2 bits for chv, 1 for vlv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005217#define DSPFW_SPRITEF_HI_SHIFT 23
5218#define DSPFW_SPRITEF_HI_MASK (1<<23)
5219#define DSPFW_SPRITEE_HI_SHIFT 22
5220#define DSPFW_SPRITEE_HI_MASK (1<<22)
5221#define DSPFW_PLANEC_HI_SHIFT 21
5222#define DSPFW_PLANEC_HI_MASK (1<<21)
5223#define DSPFW_SPRITED_HI_SHIFT 20
5224#define DSPFW_SPRITED_HI_MASK (1<<20)
5225#define DSPFW_SPRITEC_HI_SHIFT 16
5226#define DSPFW_SPRITEC_HI_MASK (1<<16)
5227#define DSPFW_PLANEB_HI_SHIFT 12
5228#define DSPFW_PLANEB_HI_MASK (1<<12)
5229#define DSPFW_SPRITEB_HI_SHIFT 8
5230#define DSPFW_SPRITEB_HI_MASK (1<<8)
5231#define DSPFW_SPRITEA_HI_SHIFT 4
5232#define DSPFW_SPRITEA_HI_MASK (1<<4)
5233#define DSPFW_PLANEA_HI_SHIFT 0
5234#define DSPFW_PLANEA_HI_MASK (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005235#define DSPHOWM1 _MMIO(VLV_DISPLAY_BASE + 0x70068)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005236#define DSPFW_SR_WM1_HI_SHIFT 24
Ville Syrjäläae801522015-03-05 21:19:49 +02005237#define DSPFW_SR_WM1_HI_MASK (3<<24) /* 2 bits for chv, 1 for vlv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005238#define DSPFW_SPRITEF_WM1_HI_SHIFT 23
5239#define DSPFW_SPRITEF_WM1_HI_MASK (1<<23)
5240#define DSPFW_SPRITEE_WM1_HI_SHIFT 22
5241#define DSPFW_SPRITEE_WM1_HI_MASK (1<<22)
5242#define DSPFW_PLANEC_WM1_HI_SHIFT 21
5243#define DSPFW_PLANEC_WM1_HI_MASK (1<<21)
5244#define DSPFW_SPRITED_WM1_HI_SHIFT 20
5245#define DSPFW_SPRITED_WM1_HI_MASK (1<<20)
5246#define DSPFW_SPRITEC_WM1_HI_SHIFT 16
5247#define DSPFW_SPRITEC_WM1_HI_MASK (1<<16)
5248#define DSPFW_PLANEB_WM1_HI_SHIFT 12
5249#define DSPFW_PLANEB_WM1_HI_MASK (1<<12)
5250#define DSPFW_SPRITEB_WM1_HI_SHIFT 8
5251#define DSPFW_SPRITEB_WM1_HI_MASK (1<<8)
5252#define DSPFW_SPRITEA_WM1_HI_SHIFT 4
5253#define DSPFW_SPRITEA_WM1_HI_MASK (1<<4)
5254#define DSPFW_PLANEA_WM1_HI_SHIFT 0
5255#define DSPFW_PLANEA_WM1_HI_MASK (1<<0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08005256
Gajanan Bhat12a3c052012-03-28 13:39:30 -07005257/* drain latency register values*/
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005258#define VLV_DDL(pipe) _MMIO(VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe))
Ville Syrjälä1abc4dc2014-06-26 17:02:37 +03005259#define DDL_CURSOR_SHIFT 24
Gajanan Bhat01e184c2014-08-07 17:03:30 +05305260#define DDL_SPRITE_SHIFT(sprite) (8+8*(sprite))
Ville Syrjälä1abc4dc2014-06-26 17:02:37 +03005261#define DDL_PLANE_SHIFT 0
Ville Syrjälä341c5262015-03-05 21:19:44 +02005262#define DDL_PRECISION_HIGH (1<<7)
5263#define DDL_PRECISION_LOW (0<<7)
Gajanan Bhat0948c262014-08-07 01:58:24 +05305264#define DRAIN_LATENCY_MASK 0x7f
Gajanan Bhat12a3c052012-03-28 13:39:30 -07005265
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005266#define CBR1_VLV _MMIO(VLV_DISPLAY_BASE + 0x70400)
Ville Syrjäläc6beb132015-03-05 21:19:48 +02005267#define CBR_PND_DEADLINE_DISABLE (1<<31)
Jani Nikulaaa17cdb2015-09-04 16:55:14 +03005268#define CBR_PWM_CLOCK_MUX_SELECT (1<<30)
Ville Syrjäläc6beb132015-03-05 21:19:48 +02005269
Ville Syrjäläc2317752016-03-15 16:39:56 +02005270#define CBR4_VLV _MMIO(VLV_DISPLAY_BASE + 0x70450)
5271#define CBR_DPLLBMD_PIPE_C (1<<29)
5272#define CBR_DPLLBMD_PIPE_B (1<<18)
5273
Shaohua Li7662c8b2009-06-26 11:23:55 +08005274/* FIFO watermark sizes etc */
Jesse Barnes0e442c62009-10-19 10:09:33 +09005275#define G4X_FIFO_LINE_SIZE 64
Shaohua Li7662c8b2009-06-26 11:23:55 +08005276#define I915_FIFO_LINE_SIZE 64
5277#define I830_FIFO_LINE_SIZE 32
Jesse Barnes0e442c62009-10-19 10:09:33 +09005278
Jesse Barnesceb04242012-03-28 13:39:22 -07005279#define VALLEYVIEW_FIFO_SIZE 255
Jesse Barnes0e442c62009-10-19 10:09:33 +09005280#define G4X_FIFO_SIZE 127
Zhao Yakui1b07e042010-06-12 14:32:24 +08005281#define I965_FIFO_SIZE 512
5282#define I945_FIFO_SIZE 127
Shaohua Li7662c8b2009-06-26 11:23:55 +08005283#define I915_FIFO_SIZE 95
Jesse Barnesdff33cf2009-07-14 10:15:56 -07005284#define I855GM_FIFO_SIZE 127 /* In cachelines */
Shaohua Li7662c8b2009-06-26 11:23:55 +08005285#define I830_FIFO_SIZE 95
Jesse Barnes0e442c62009-10-19 10:09:33 +09005286
Jesse Barnesceb04242012-03-28 13:39:22 -07005287#define VALLEYVIEW_MAX_WM 0xff
Jesse Barnes0e442c62009-10-19 10:09:33 +09005288#define G4X_MAX_WM 0x3f
Shaohua Li7662c8b2009-06-26 11:23:55 +08005289#define I915_MAX_WM 0x3f
5290
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005291#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
5292#define PINEVIEW_FIFO_LINE_SIZE 64
5293#define PINEVIEW_MAX_WM 0x1ff
5294#define PINEVIEW_DFT_WM 0x3f
5295#define PINEVIEW_DFT_HPLLOFF_WM 0
5296#define PINEVIEW_GUARD_WM 10
5297#define PINEVIEW_CURSOR_FIFO 64
5298#define PINEVIEW_CURSOR_MAX_WM 0x3f
5299#define PINEVIEW_CURSOR_DFT_WM 0
5300#define PINEVIEW_CURSOR_GUARD_WM 5
Shaohua Li7662c8b2009-06-26 11:23:55 +08005301
Jesse Barnesceb04242012-03-28 13:39:22 -07005302#define VALLEYVIEW_CURSOR_MAX_WM 64
Zhao Yakui4fe5e612010-06-12 14:32:25 +08005303#define I965_CURSOR_FIFO 64
5304#define I965_CURSOR_MAX_WM 32
5305#define I965_CURSOR_DFT_WM 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005306
Pradeep Bhatfae12672014-11-04 17:06:39 +00005307/* Watermark register definitions for SKL */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02005308#define _CUR_WM_A_0 0x70140
5309#define _CUR_WM_B_0 0x71140
5310#define _PLANE_WM_1_A_0 0x70240
5311#define _PLANE_WM_1_B_0 0x71240
5312#define _PLANE_WM_2_A_0 0x70340
5313#define _PLANE_WM_2_B_0 0x71340
5314#define _PLANE_WM_TRANS_1_A_0 0x70268
5315#define _PLANE_WM_TRANS_1_B_0 0x71268
5316#define _PLANE_WM_TRANS_2_A_0 0x70368
5317#define _PLANE_WM_TRANS_2_B_0 0x71368
5318#define _CUR_WM_TRANS_A_0 0x70168
5319#define _CUR_WM_TRANS_B_0 0x71168
Pradeep Bhatfae12672014-11-04 17:06:39 +00005320#define PLANE_WM_EN (1 << 31)
5321#define PLANE_WM_LINES_SHIFT 14
5322#define PLANE_WM_LINES_MASK 0x1f
5323#define PLANE_WM_BLOCKS_MASK 0x3ff
5324
Ville Syrjälä086f8e82015-11-04 23:20:01 +02005325#define _CUR_WM_0(pipe) _PIPE(pipe, _CUR_WM_A_0, _CUR_WM_B_0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005326#define CUR_WM(pipe, level) _MMIO(_CUR_WM_0(pipe) + ((4) * (level)))
5327#define CUR_WM_TRANS(pipe) _MMIO_PIPE(pipe, _CUR_WM_TRANS_A_0, _CUR_WM_TRANS_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00005328
Ville Syrjälä086f8e82015-11-04 23:20:01 +02005329#define _PLANE_WM_1(pipe) _PIPE(pipe, _PLANE_WM_1_A_0, _PLANE_WM_1_B_0)
5330#define _PLANE_WM_2(pipe) _PIPE(pipe, _PLANE_WM_2_A_0, _PLANE_WM_2_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00005331#define _PLANE_WM_BASE(pipe, plane) \
5332 _PLANE(plane, _PLANE_WM_1(pipe), _PLANE_WM_2(pipe))
5333#define PLANE_WM(pipe, plane, level) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005334 _MMIO(_PLANE_WM_BASE(pipe, plane) + ((4) * (level)))
Pradeep Bhatfae12672014-11-04 17:06:39 +00005335#define _PLANE_WM_TRANS_1(pipe) \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02005336 _PIPE(pipe, _PLANE_WM_TRANS_1_A_0, _PLANE_WM_TRANS_1_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00005337#define _PLANE_WM_TRANS_2(pipe) \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02005338 _PIPE(pipe, _PLANE_WM_TRANS_2_A_0, _PLANE_WM_TRANS_2_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00005339#define PLANE_WM_TRANS(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005340 _MMIO(_PLANE(plane, _PLANE_WM_TRANS_1(pipe), _PLANE_WM_TRANS_2(pipe)))
Pradeep Bhatfae12672014-11-04 17:06:39 +00005341
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005342/* define the Watermark register on Ironlake */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005343#define WM0_PIPEA_ILK _MMIO(0x45100)
Ville Syrjälä1996d622013-10-09 19:18:07 +03005344#define WM0_PIPE_PLANE_MASK (0xffff<<16)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005345#define WM0_PIPE_PLANE_SHIFT 16
Ville Syrjälä1996d622013-10-09 19:18:07 +03005346#define WM0_PIPE_SPRITE_MASK (0xff<<8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005347#define WM0_PIPE_SPRITE_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03005348#define WM0_PIPE_CURSOR_MASK (0xff)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005349
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005350#define WM0_PIPEB_ILK _MMIO(0x45104)
5351#define WM0_PIPEC_IVB _MMIO(0x45200)
5352#define WM1_LP_ILK _MMIO(0x45108)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005353#define WM1_LP_SR_EN (1<<31)
5354#define WM1_LP_LATENCY_SHIFT 24
5355#define WM1_LP_LATENCY_MASK (0x7f<<24)
Chris Wilson4ed765f2010-09-11 10:46:47 +01005356#define WM1_LP_FBC_MASK (0xf<<20)
5357#define WM1_LP_FBC_SHIFT 20
Ville Syrjälä416f4722013-11-02 21:07:46 -07005358#define WM1_LP_FBC_SHIFT_BDW 19
Ville Syrjälä1996d622013-10-09 19:18:07 +03005359#define WM1_LP_SR_MASK (0x7ff<<8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005360#define WM1_LP_SR_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03005361#define WM1_LP_CURSOR_MASK (0xff)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005362#define WM2_LP_ILK _MMIO(0x4510c)
Jesse Barnesdd8849c2010-09-09 11:58:02 -07005363#define WM2_LP_EN (1<<31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005364#define WM3_LP_ILK _MMIO(0x45110)
Jesse Barnesdd8849c2010-09-09 11:58:02 -07005365#define WM3_LP_EN (1<<31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005366#define WM1S_LP_ILK _MMIO(0x45120)
5367#define WM2S_LP_IVB _MMIO(0x45124)
5368#define WM3S_LP_IVB _MMIO(0x45128)
Jesse Barnesdd8849c2010-09-09 11:58:02 -07005369#define WM1S_LP_EN (1<<31)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005370
Paulo Zanonicca32e92013-05-31 11:45:06 -03005371#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
5372 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
5373 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
5374
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005375/* Memory latency timer register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005376#define MLTR_ILK _MMIO(0x11222)
Jesse Barnesb79d4992010-12-21 13:10:23 -08005377#define MLTR_WM1_SHIFT 0
5378#define MLTR_WM2_SHIFT 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005379/* the unit of memory self-refresh latency time is 0.5us */
5380#define ILK_SRLT_MASK 0x3f
5381
Yuanhan Liu13982612010-12-15 15:42:31 +08005382
5383/* the address where we get all kinds of latency value */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005384#define SSKPD _MMIO(0x5d10)
Yuanhan Liu13982612010-12-15 15:42:31 +08005385#define SSKPD_WM_MASK 0x3f
5386#define SSKPD_WM0_SHIFT 0
5387#define SSKPD_WM1_SHIFT 8
5388#define SSKPD_WM2_SHIFT 16
5389#define SSKPD_WM3_SHIFT 24
5390
Jesse Barnes585fb112008-07-29 11:54:06 -07005391/*
5392 * The two pipe frame counter registers are not synchronized, so
5393 * reading a stable value is somewhat tricky. The following code
5394 * should work:
5395 *
5396 * do {
5397 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
5398 * PIPE_FRAME_HIGH_SHIFT;
5399 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
5400 * PIPE_FRAME_LOW_SHIFT);
5401 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
5402 * PIPE_FRAME_HIGH_SHIFT);
5403 * } while (high1 != high2);
5404 * frame = (high1 << 8) | low1;
5405 */
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03005406#define _PIPEAFRAMEHIGH 0x70040
Jesse Barnes585fb112008-07-29 11:54:06 -07005407#define PIPE_FRAME_HIGH_MASK 0x0000ffff
5408#define PIPE_FRAME_HIGH_SHIFT 0
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03005409#define _PIPEAFRAMEPIXEL 0x70044
Jesse Barnes585fb112008-07-29 11:54:06 -07005410#define PIPE_FRAME_LOW_MASK 0xff000000
5411#define PIPE_FRAME_LOW_SHIFT 24
5412#define PIPE_PIXEL_MASK 0x00ffffff
5413#define PIPE_PIXEL_SHIFT 0
Jesse Barnes9880b7a2009-02-06 10:22:41 -08005414/* GM45+ just has to be different */
Ville Syrjäläfd8f5072015-09-18 20:03:42 +03005415#define _PIPEA_FRMCOUNT_G4X 0x70040
5416#define _PIPEA_FLIPCOUNT_G4X 0x70044
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005417#define PIPE_FRMCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FRMCOUNT_G4X)
5418#define PIPE_FLIPCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FLIPCOUNT_G4X)
Jesse Barnes585fb112008-07-29 11:54:06 -07005419
5420/* Cursor A & B regs */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03005421#define _CURACNTR 0x70080
Jesse Barnes14b60392009-05-20 16:47:08 -04005422/* Old style CUR*CNTR flags (desktop 8xx) */
5423#define CURSOR_ENABLE 0x80000000
5424#define CURSOR_GAMMA_ENABLE 0x40000000
Ville Syrjälädc41c152014-08-13 11:57:05 +03005425#define CURSOR_STRIDE_SHIFT 28
5426#define CURSOR_STRIDE(x) ((ffs(x)-9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005427#define CURSOR_PIPE_CSC_ENABLE (1<<24)
Jesse Barnes14b60392009-05-20 16:47:08 -04005428#define CURSOR_FORMAT_SHIFT 24
5429#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
5430#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
5431#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
5432#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
5433#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
5434#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
5435/* New style CUR*CNTR flags */
5436#define CURSOR_MODE 0x27
Jesse Barnes585fb112008-07-29 11:54:06 -07005437#define CURSOR_MODE_DISABLE 0x00
Sagar Kamble4726e0b2014-03-10 17:06:23 +05305438#define CURSOR_MODE_128_32B_AX 0x02
5439#define CURSOR_MODE_256_32B_AX 0x03
Jesse Barnes585fb112008-07-29 11:54:06 -07005440#define CURSOR_MODE_64_32B_AX 0x07
Sagar Kamble4726e0b2014-03-10 17:06:23 +05305441#define CURSOR_MODE_128_ARGB_AX ((1 << 5) | CURSOR_MODE_128_32B_AX)
5442#define CURSOR_MODE_256_ARGB_AX ((1 << 5) | CURSOR_MODE_256_32B_AX)
Jesse Barnes585fb112008-07-29 11:54:06 -07005443#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
Jesse Barnes14b60392009-05-20 16:47:08 -04005444#define MCURSOR_PIPE_SELECT (1 << 28)
5445#define MCURSOR_PIPE_A 0x00
5446#define MCURSOR_PIPE_B (1 << 28)
Jesse Barnes585fb112008-07-29 11:54:06 -07005447#define MCURSOR_GAMMA_ENABLE (1 << 26)
Ville Syrjälä4398ad42014-10-23 07:41:34 -07005448#define CURSOR_ROTATE_180 (1<<15)
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03005449#define CURSOR_TRICKLE_FEED_DISABLE (1 << 14)
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03005450#define _CURABASE 0x70084
5451#define _CURAPOS 0x70088
Jesse Barnes585fb112008-07-29 11:54:06 -07005452#define CURSOR_POS_MASK 0x007FF
5453#define CURSOR_POS_SIGN 0x8000
5454#define CURSOR_X_SHIFT 0
5455#define CURSOR_Y_SHIFT 16
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005456#define CURSIZE _MMIO(0x700a0)
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03005457#define _CURBCNTR 0x700c0
5458#define _CURBBASE 0x700c4
5459#define _CURBPOS 0x700c8
Jesse Barnes585fb112008-07-29 11:54:06 -07005460
Jesse Barnes65a21cd2011-10-12 11:10:21 -07005461#define _CURBCNTR_IVB 0x71080
5462#define _CURBBASE_IVB 0x71084
5463#define _CURBPOS_IVB 0x71088
5464
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005465#define _CURSOR2(pipe, reg) _MMIO(dev_priv->info.cursor_offsets[(pipe)] - \
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03005466 dev_priv->info.cursor_offsets[PIPE_A] + (reg) + \
5467 dev_priv->info.display_mmio_offset)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00005468
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03005469#define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
5470#define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
5471#define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
5472
5473#define CURSOR_A_OFFSET 0x70080
5474#define CURSOR_B_OFFSET 0x700c0
5475#define CHV_CURSOR_C_OFFSET 0x700e0
5476#define IVB_CURSOR_B_OFFSET 0x71080
5477#define IVB_CURSOR_C_OFFSET 0x72080
Jesse Barnes65a21cd2011-10-12 11:10:21 -07005478
Jesse Barnes585fb112008-07-29 11:54:06 -07005479/* Display A control */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005480#define _DSPACNTR 0x70180
Jesse Barnes585fb112008-07-29 11:54:06 -07005481#define DISPLAY_PLANE_ENABLE (1<<31)
5482#define DISPLAY_PLANE_DISABLE 0
5483#define DISPPLANE_GAMMA_ENABLE (1<<30)
5484#define DISPPLANE_GAMMA_DISABLE 0
5485#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
Ville Syrjälä57779d02012-10-31 17:50:14 +02005486#define DISPPLANE_YUV422 (0x0<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07005487#define DISPPLANE_8BPP (0x2<<26)
Ville Syrjälä57779d02012-10-31 17:50:14 +02005488#define DISPPLANE_BGRA555 (0x3<<26)
5489#define DISPPLANE_BGRX555 (0x4<<26)
5490#define DISPPLANE_BGRX565 (0x5<<26)
5491#define DISPPLANE_BGRX888 (0x6<<26)
5492#define DISPPLANE_BGRA888 (0x7<<26)
5493#define DISPPLANE_RGBX101010 (0x8<<26)
5494#define DISPPLANE_RGBA101010 (0x9<<26)
5495#define DISPPLANE_BGRX101010 (0xa<<26)
5496#define DISPPLANE_RGBX161616 (0xc<<26)
5497#define DISPPLANE_RGBX888 (0xe<<26)
5498#define DISPPLANE_RGBA888 (0xf<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07005499#define DISPPLANE_STEREO_ENABLE (1<<25)
5500#define DISPPLANE_STEREO_DISABLE 0
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005501#define DISPPLANE_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb24e7172011-01-04 15:09:30 -08005502#define DISPPLANE_SEL_PIPE_SHIFT 24
5503#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07005504#define DISPPLANE_SEL_PIPE_A 0
Jesse Barnesb24e7172011-01-04 15:09:30 -08005505#define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07005506#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
5507#define DISPPLANE_SRC_KEY_DISABLE 0
5508#define DISPPLANE_LINE_DOUBLE (1<<20)
5509#define DISPPLANE_NO_LINE_DOUBLE 0
5510#define DISPPLANE_STEREO_POLARITY_FIRST 0
5511#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005512#define DISPPLANE_ALPHA_PREMULTIPLY (1<<16) /* CHV pipe B */
5513#define DISPPLANE_ROTATE_180 (1<<15)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005514#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
Jesse Barnesf5448472009-04-14 14:17:47 -07005515#define DISPPLANE_TILED (1<<10)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005516#define DISPPLANE_MIRROR (1<<8) /* CHV pipe B */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005517#define _DSPAADDR 0x70184
5518#define _DSPASTRIDE 0x70188
5519#define _DSPAPOS 0x7018C /* reserved */
5520#define _DSPASIZE 0x70190
5521#define _DSPASURF 0x7019C /* 965+ only */
5522#define _DSPATILEOFF 0x701A4 /* 965+ only */
5523#define _DSPAOFFSET 0x701A4 /* HSW */
5524#define _DSPASURFLIVE 0x701AC
Jesse Barnes585fb112008-07-29 11:54:06 -07005525
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005526#define DSPCNTR(plane) _MMIO_PIPE2(plane, _DSPACNTR)
5527#define DSPADDR(plane) _MMIO_PIPE2(plane, _DSPAADDR)
5528#define DSPSTRIDE(plane) _MMIO_PIPE2(plane, _DSPASTRIDE)
5529#define DSPPOS(plane) _MMIO_PIPE2(plane, _DSPAPOS)
5530#define DSPSIZE(plane) _MMIO_PIPE2(plane, _DSPASIZE)
5531#define DSPSURF(plane) _MMIO_PIPE2(plane, _DSPASURF)
5532#define DSPTILEOFF(plane) _MMIO_PIPE2(plane, _DSPATILEOFF)
5533#define DSPLINOFF(plane) DSPADDR(plane)
5534#define DSPOFFSET(plane) _MMIO_PIPE2(plane, _DSPAOFFSET)
5535#define DSPSURFLIVE(plane) _MMIO_PIPE2(plane, _DSPASURFLIVE)
Chris Wilson5eddb702010-09-11 13:48:45 +01005536
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005537/* CHV pipe B blender and primary plane */
5538#define _CHV_BLEND_A 0x60a00
5539#define CHV_BLEND_LEGACY (0<<30)
5540#define CHV_BLEND_ANDROID (1<<30)
5541#define CHV_BLEND_MPO (2<<30)
5542#define CHV_BLEND_MASK (3<<30)
5543#define _CHV_CANVAS_A 0x60a04
5544#define _PRIMPOS_A 0x60a08
5545#define _PRIMSIZE_A 0x60a0c
5546#define _PRIMCNSTALPHA_A 0x60a10
5547#define PRIM_CONST_ALPHA_ENABLE (1<<31)
5548
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005549#define CHV_BLEND(pipe) _MMIO_TRANS2(pipe, _CHV_BLEND_A)
5550#define CHV_CANVAS(pipe) _MMIO_TRANS2(pipe, _CHV_CANVAS_A)
5551#define PRIMPOS(plane) _MMIO_TRANS2(plane, _PRIMPOS_A)
5552#define PRIMSIZE(plane) _MMIO_TRANS2(plane, _PRIMSIZE_A)
5553#define PRIMCNSTALPHA(plane) _MMIO_TRANS2(plane, _PRIMCNSTALPHA_A)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005554
Armin Reese446f2542012-03-30 16:20:16 -07005555/* Display/Sprite base address macros */
5556#define DISP_BASEADDR_MASK (0xfffff000)
5557#define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
5558#define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
Armin Reese446f2542012-03-30 16:20:16 -07005559
Ville Syrjälä85fa7922015-09-18 20:03:43 +03005560/*
5561 * VBIOS flags
5562 * gen2:
5563 * [00:06] alm,mgm
5564 * [10:16] all
5565 * [30:32] alm,mgm
5566 * gen3+:
5567 * [00:0f] all
5568 * [10:1f] all
5569 * [30:32] all
5570 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005571#define SWF0(i) _MMIO(dev_priv->info.display_mmio_offset + 0x70410 + (i) * 4)
5572#define SWF1(i) _MMIO(dev_priv->info.display_mmio_offset + 0x71410 + (i) * 4)
5573#define SWF3(i) _MMIO(dev_priv->info.display_mmio_offset + 0x72414 + (i) * 4)
5574#define SWF_ILK(i) _MMIO(0x4F000 + (i) * 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07005575
5576/* Pipe B */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00005577#define _PIPEBDSL (dev_priv->info.display_mmio_offset + 0x71000)
5578#define _PIPEBCONF (dev_priv->info.display_mmio_offset + 0x71008)
5579#define _PIPEBSTAT (dev_priv->info.display_mmio_offset + 0x71024)
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03005580#define _PIPEBFRAMEHIGH 0x71040
5581#define _PIPEBFRAMEPIXEL 0x71044
Ville Syrjäläfd8f5072015-09-18 20:03:42 +03005582#define _PIPEB_FRMCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71040)
5583#define _PIPEB_FLIPCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71044)
Jesse Barnes9880b7a2009-02-06 10:22:41 -08005584
Jesse Barnes585fb112008-07-29 11:54:06 -07005585
5586/* Display B control */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00005587#define _DSPBCNTR (dev_priv->info.display_mmio_offset + 0x71180)
Jesse Barnes585fb112008-07-29 11:54:06 -07005588#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
5589#define DISPPLANE_ALPHA_TRANS_DISABLE 0
5590#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
5591#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00005592#define _DSPBADDR (dev_priv->info.display_mmio_offset + 0x71184)
5593#define _DSPBSTRIDE (dev_priv->info.display_mmio_offset + 0x71188)
5594#define _DSPBPOS (dev_priv->info.display_mmio_offset + 0x7118C)
5595#define _DSPBSIZE (dev_priv->info.display_mmio_offset + 0x71190)
5596#define _DSPBSURF (dev_priv->info.display_mmio_offset + 0x7119C)
5597#define _DSPBTILEOFF (dev_priv->info.display_mmio_offset + 0x711A4)
5598#define _DSPBOFFSET (dev_priv->info.display_mmio_offset + 0x711A4)
5599#define _DSPBSURFLIVE (dev_priv->info.display_mmio_offset + 0x711AC)
Jesse Barnes585fb112008-07-29 11:54:06 -07005600
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005601/* Sprite A control */
5602#define _DVSACNTR 0x72180
5603#define DVS_ENABLE (1<<31)
5604#define DVS_GAMMA_ENABLE (1<<30)
5605#define DVS_PIXFORMAT_MASK (3<<25)
5606#define DVS_FORMAT_YUV422 (0<<25)
5607#define DVS_FORMAT_RGBX101010 (1<<25)
5608#define DVS_FORMAT_RGBX888 (2<<25)
5609#define DVS_FORMAT_RGBX161616 (3<<25)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005610#define DVS_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005611#define DVS_SOURCE_KEY (1<<22)
Jesse Barnesab2f9df2012-02-27 12:40:10 -08005612#define DVS_RGB_ORDER_XBGR (1<<20)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005613#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
5614#define DVS_YUV_ORDER_YUYV (0<<16)
5615#define DVS_YUV_ORDER_UYVY (1<<16)
5616#define DVS_YUV_ORDER_YVYU (2<<16)
5617#define DVS_YUV_ORDER_VYUY (3<<16)
Ville Syrjälä76eebda2014-08-05 11:26:52 +05305618#define DVS_ROTATE_180 (1<<15)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005619#define DVS_DEST_KEY (1<<2)
5620#define DVS_TRICKLE_FEED_DISABLE (1<<14)
5621#define DVS_TILED (1<<10)
5622#define _DVSALINOFF 0x72184
5623#define _DVSASTRIDE 0x72188
5624#define _DVSAPOS 0x7218c
5625#define _DVSASIZE 0x72190
5626#define _DVSAKEYVAL 0x72194
5627#define _DVSAKEYMSK 0x72198
5628#define _DVSASURF 0x7219c
5629#define _DVSAKEYMAXVAL 0x721a0
5630#define _DVSATILEOFF 0x721a4
5631#define _DVSASURFLIVE 0x721ac
5632#define _DVSASCALE 0x72204
5633#define DVS_SCALE_ENABLE (1<<31)
5634#define DVS_FILTER_MASK (3<<29)
5635#define DVS_FILTER_MEDIUM (0<<29)
5636#define DVS_FILTER_ENHANCING (1<<29)
5637#define DVS_FILTER_SOFTENING (2<<29)
5638#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
5639#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
5640#define _DVSAGAMC 0x72300
5641
5642#define _DVSBCNTR 0x73180
5643#define _DVSBLINOFF 0x73184
5644#define _DVSBSTRIDE 0x73188
5645#define _DVSBPOS 0x7318c
5646#define _DVSBSIZE 0x73190
5647#define _DVSBKEYVAL 0x73194
5648#define _DVSBKEYMSK 0x73198
5649#define _DVSBSURF 0x7319c
5650#define _DVSBKEYMAXVAL 0x731a0
5651#define _DVSBTILEOFF 0x731a4
5652#define _DVSBSURFLIVE 0x731ac
5653#define _DVSBSCALE 0x73204
5654#define _DVSBGAMC 0x73300
5655
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005656#define DVSCNTR(pipe) _MMIO_PIPE(pipe, _DVSACNTR, _DVSBCNTR)
5657#define DVSLINOFF(pipe) _MMIO_PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
5658#define DVSSTRIDE(pipe) _MMIO_PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
5659#define DVSPOS(pipe) _MMIO_PIPE(pipe, _DVSAPOS, _DVSBPOS)
5660#define DVSSURF(pipe) _MMIO_PIPE(pipe, _DVSASURF, _DVSBSURF)
5661#define DVSKEYMAX(pipe) _MMIO_PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
5662#define DVSSIZE(pipe) _MMIO_PIPE(pipe, _DVSASIZE, _DVSBSIZE)
5663#define DVSSCALE(pipe) _MMIO_PIPE(pipe, _DVSASCALE, _DVSBSCALE)
5664#define DVSTILEOFF(pipe) _MMIO_PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
5665#define DVSKEYVAL(pipe) _MMIO_PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
5666#define DVSKEYMSK(pipe) _MMIO_PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
5667#define DVSSURFLIVE(pipe) _MMIO_PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005668
5669#define _SPRA_CTL 0x70280
5670#define SPRITE_ENABLE (1<<31)
5671#define SPRITE_GAMMA_ENABLE (1<<30)
5672#define SPRITE_PIXFORMAT_MASK (7<<25)
5673#define SPRITE_FORMAT_YUV422 (0<<25)
5674#define SPRITE_FORMAT_RGBX101010 (1<<25)
5675#define SPRITE_FORMAT_RGBX888 (2<<25)
5676#define SPRITE_FORMAT_RGBX161616 (3<<25)
5677#define SPRITE_FORMAT_YUV444 (4<<25)
5678#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005679#define SPRITE_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005680#define SPRITE_SOURCE_KEY (1<<22)
5681#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
5682#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
5683#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
5684#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
5685#define SPRITE_YUV_ORDER_YUYV (0<<16)
5686#define SPRITE_YUV_ORDER_UYVY (1<<16)
5687#define SPRITE_YUV_ORDER_YVYU (2<<16)
5688#define SPRITE_YUV_ORDER_VYUY (3<<16)
Ville Syrjälä76eebda2014-08-05 11:26:52 +05305689#define SPRITE_ROTATE_180 (1<<15)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005690#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
5691#define SPRITE_INT_GAMMA_ENABLE (1<<13)
5692#define SPRITE_TILED (1<<10)
5693#define SPRITE_DEST_KEY (1<<2)
5694#define _SPRA_LINOFF 0x70284
5695#define _SPRA_STRIDE 0x70288
5696#define _SPRA_POS 0x7028c
5697#define _SPRA_SIZE 0x70290
5698#define _SPRA_KEYVAL 0x70294
5699#define _SPRA_KEYMSK 0x70298
5700#define _SPRA_SURF 0x7029c
5701#define _SPRA_KEYMAX 0x702a0
5702#define _SPRA_TILEOFF 0x702a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01005703#define _SPRA_OFFSET 0x702a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02005704#define _SPRA_SURFLIVE 0x702ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005705#define _SPRA_SCALE 0x70304
5706#define SPRITE_SCALE_ENABLE (1<<31)
5707#define SPRITE_FILTER_MASK (3<<29)
5708#define SPRITE_FILTER_MEDIUM (0<<29)
5709#define SPRITE_FILTER_ENHANCING (1<<29)
5710#define SPRITE_FILTER_SOFTENING (2<<29)
5711#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
5712#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
5713#define _SPRA_GAMC 0x70400
5714
5715#define _SPRB_CTL 0x71280
5716#define _SPRB_LINOFF 0x71284
5717#define _SPRB_STRIDE 0x71288
5718#define _SPRB_POS 0x7128c
5719#define _SPRB_SIZE 0x71290
5720#define _SPRB_KEYVAL 0x71294
5721#define _SPRB_KEYMSK 0x71298
5722#define _SPRB_SURF 0x7129c
5723#define _SPRB_KEYMAX 0x712a0
5724#define _SPRB_TILEOFF 0x712a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01005725#define _SPRB_OFFSET 0x712a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02005726#define _SPRB_SURFLIVE 0x712ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005727#define _SPRB_SCALE 0x71304
5728#define _SPRB_GAMC 0x71400
5729
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005730#define SPRCTL(pipe) _MMIO_PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
5731#define SPRLINOFF(pipe) _MMIO_PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
5732#define SPRSTRIDE(pipe) _MMIO_PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
5733#define SPRPOS(pipe) _MMIO_PIPE(pipe, _SPRA_POS, _SPRB_POS)
5734#define SPRSIZE(pipe) _MMIO_PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
5735#define SPRKEYVAL(pipe) _MMIO_PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
5736#define SPRKEYMSK(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
5737#define SPRSURF(pipe) _MMIO_PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
5738#define SPRKEYMAX(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
5739#define SPRTILEOFF(pipe) _MMIO_PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
5740#define SPROFFSET(pipe) _MMIO_PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
5741#define SPRSCALE(pipe) _MMIO_PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
5742#define SPRGAMC(pipe) _MMIO_PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
5743#define SPRSURFLIVE(pipe) _MMIO_PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005744
Ville Syrjälä921c3b62013-06-25 14:16:35 +03005745#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005746#define SP_ENABLE (1<<31)
Ville Syrjälä4ea67bc2013-11-18 18:32:38 -08005747#define SP_GAMMA_ENABLE (1<<30)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005748#define SP_PIXFORMAT_MASK (0xf<<26)
5749#define SP_FORMAT_YUV422 (0<<26)
5750#define SP_FORMAT_BGR565 (5<<26)
5751#define SP_FORMAT_BGRX8888 (6<<26)
5752#define SP_FORMAT_BGRA8888 (7<<26)
5753#define SP_FORMAT_RGBX1010102 (8<<26)
5754#define SP_FORMAT_RGBA1010102 (9<<26)
5755#define SP_FORMAT_RGBX8888 (0xe<<26)
5756#define SP_FORMAT_RGBA8888 (0xf<<26)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005757#define SP_ALPHA_PREMULTIPLY (1<<23) /* CHV pipe B */
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005758#define SP_SOURCE_KEY (1<<22)
5759#define SP_YUV_BYTE_ORDER_MASK (3<<16)
5760#define SP_YUV_ORDER_YUYV (0<<16)
5761#define SP_YUV_ORDER_UYVY (1<<16)
5762#define SP_YUV_ORDER_YVYU (2<<16)
5763#define SP_YUV_ORDER_VYUY (3<<16)
Ville Syrjälä76eebda2014-08-05 11:26:52 +05305764#define SP_ROTATE_180 (1<<15)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005765#define SP_TILED (1<<10)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005766#define SP_MIRROR (1<<8) /* CHV pipe B */
Ville Syrjälä921c3b62013-06-25 14:16:35 +03005767#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
5768#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
5769#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
5770#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
5771#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
5772#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
5773#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
5774#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
5775#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
5776#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005777#define SP_CONST_ALPHA_ENABLE (1<<31)
Ville Syrjälä921c3b62013-06-25 14:16:35 +03005778#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005779
Ville Syrjälä921c3b62013-06-25 14:16:35 +03005780#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
5781#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
5782#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
5783#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
5784#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
5785#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
5786#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
5787#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
5788#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
5789#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
5790#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
5791#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005792
Ville Syrjälä83c04a62016-11-22 18:02:00 +02005793#define _MMIO_VLV_SPR(pipe, plane_id, reg_a, reg_b) \
5794 _MMIO_PIPE((pipe) * 2 + (plane_id) - PLANE_SPRITE0, (reg_a), (reg_b))
5795
5796#define SPCNTR(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACNTR, _SPBCNTR)
5797#define SPLINOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPALINOFF, _SPBLINOFF)
5798#define SPSTRIDE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASTRIDE, _SPBSTRIDE)
5799#define SPPOS(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAPOS, _SPBPOS)
5800#define SPSIZE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASIZE, _SPBSIZE)
5801#define SPKEYMINVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMINVAL, _SPBKEYMINVAL)
5802#define SPKEYMSK(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMSK, _SPBKEYMSK)
5803#define SPSURF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASURF, _SPBSURF)
5804#define SPKEYMAXVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMAXVAL, _SPBKEYMAXVAL)
5805#define SPTILEOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPATILEOFF, _SPBTILEOFF)
5806#define SPCONSTALPHA(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACONSTALPHA, _SPBCONSTALPHA)
5807#define SPGAMC(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAGAMC, _SPBGAMC)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005808
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03005809/*
5810 * CHV pipe B sprite CSC
5811 *
5812 * |cr| |c0 c1 c2| |cr + cr_ioff| |cr_ooff|
5813 * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff|
5814 * |cb| |c6 c7 c8| |cb + cr_ioff| |cb_ooff|
5815 */
Ville Syrjälä83c04a62016-11-22 18:02:00 +02005816#define _MMIO_CHV_SPCSC(plane_id, reg) \
5817 _MMIO(VLV_DISPLAY_BASE + ((plane_id) - PLANE_SPRITE0) * 0x1000 + (reg))
5818
5819#define SPCSCYGOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d900)
5820#define SPCSCCBOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d904)
5821#define SPCSCCROFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d908)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03005822#define SPCSC_OOFF(x) (((x) & 0x7ff) << 16) /* s11 */
5823#define SPCSC_IOFF(x) (((x) & 0x7ff) << 0) /* s11 */
5824
Ville Syrjälä83c04a62016-11-22 18:02:00 +02005825#define SPCSCC01(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d90c)
5826#define SPCSCC23(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d910)
5827#define SPCSCC45(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d914)
5828#define SPCSCC67(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d918)
5829#define SPCSCC8(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d91c)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03005830#define SPCSC_C1(x) (((x) & 0x7fff) << 16) /* s3.12 */
5831#define SPCSC_C0(x) (((x) & 0x7fff) << 0) /* s3.12 */
5832
Ville Syrjälä83c04a62016-11-22 18:02:00 +02005833#define SPCSCYGICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d920)
5834#define SPCSCCBICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d924)
5835#define SPCSCCRICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d928)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03005836#define SPCSC_IMAX(x) (((x) & 0x7ff) << 16) /* s11 */
5837#define SPCSC_IMIN(x) (((x) & 0x7ff) << 0) /* s11 */
5838
Ville Syrjälä83c04a62016-11-22 18:02:00 +02005839#define SPCSCYGOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d92c)
5840#define SPCSCCBOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d930)
5841#define SPCSCCROCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d934)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03005842#define SPCSC_OMAX(x) ((x) << 16) /* u10 */
5843#define SPCSC_OMIN(x) ((x) << 0) /* u10 */
5844
Damien Lespiau70d21f02013-07-03 21:06:04 +01005845/* Skylake plane registers */
5846
5847#define _PLANE_CTL_1_A 0x70180
5848#define _PLANE_CTL_2_A 0x70280
5849#define _PLANE_CTL_3_A 0x70380
5850#define PLANE_CTL_ENABLE (1 << 31)
5851#define PLANE_CTL_PIPE_GAMMA_ENABLE (1 << 30)
5852#define PLANE_CTL_FORMAT_MASK (0xf << 24)
5853#define PLANE_CTL_FORMAT_YUV422 ( 0 << 24)
5854#define PLANE_CTL_FORMAT_NV12 ( 1 << 24)
5855#define PLANE_CTL_FORMAT_XRGB_2101010 ( 2 << 24)
5856#define PLANE_CTL_FORMAT_XRGB_8888 ( 4 << 24)
5857#define PLANE_CTL_FORMAT_XRGB_16161616F ( 6 << 24)
5858#define PLANE_CTL_FORMAT_AYUV ( 8 << 24)
5859#define PLANE_CTL_FORMAT_INDEXED ( 12 << 24)
5860#define PLANE_CTL_FORMAT_RGB_565 ( 14 << 24)
5861#define PLANE_CTL_PIPE_CSC_ENABLE (1 << 23)
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00005862#define PLANE_CTL_KEY_ENABLE_MASK (0x3 << 21)
5863#define PLANE_CTL_KEY_ENABLE_SOURCE ( 1 << 21)
5864#define PLANE_CTL_KEY_ENABLE_DESTINATION ( 2 << 21)
Damien Lespiau70d21f02013-07-03 21:06:04 +01005865#define PLANE_CTL_ORDER_BGRX (0 << 20)
5866#define PLANE_CTL_ORDER_RGBX (1 << 20)
5867#define PLANE_CTL_YUV422_ORDER_MASK (0x3 << 16)
5868#define PLANE_CTL_YUV422_YUYV ( 0 << 16)
5869#define PLANE_CTL_YUV422_UYVY ( 1 << 16)
5870#define PLANE_CTL_YUV422_YVYU ( 2 << 16)
5871#define PLANE_CTL_YUV422_VYUY ( 3 << 16)
5872#define PLANE_CTL_DECOMPRESSION_ENABLE (1 << 15)
5873#define PLANE_CTL_TRICKLE_FEED_DISABLE (1 << 14)
5874#define PLANE_CTL_PLANE_GAMMA_DISABLE (1 << 13)
5875#define PLANE_CTL_TILED_MASK (0x7 << 10)
5876#define PLANE_CTL_TILED_LINEAR ( 0 << 10)
5877#define PLANE_CTL_TILED_X ( 1 << 10)
5878#define PLANE_CTL_TILED_Y ( 4 << 10)
5879#define PLANE_CTL_TILED_YF ( 5 << 10)
5880#define PLANE_CTL_ALPHA_MASK (0x3 << 4)
5881#define PLANE_CTL_ALPHA_DISABLE ( 0 << 4)
5882#define PLANE_CTL_ALPHA_SW_PREMULTIPLY ( 2 << 4)
5883#define PLANE_CTL_ALPHA_HW_PREMULTIPLY ( 3 << 4)
Sonika Jindal1447dde2014-10-04 10:53:31 +01005884#define PLANE_CTL_ROTATE_MASK 0x3
5885#define PLANE_CTL_ROTATE_0 0x0
Sonika Jindal3b7a5112015-04-10 14:37:29 +05305886#define PLANE_CTL_ROTATE_90 0x1
Sonika Jindal1447dde2014-10-04 10:53:31 +01005887#define PLANE_CTL_ROTATE_180 0x2
Sonika Jindal3b7a5112015-04-10 14:37:29 +05305888#define PLANE_CTL_ROTATE_270 0x3
Damien Lespiau70d21f02013-07-03 21:06:04 +01005889#define _PLANE_STRIDE_1_A 0x70188
5890#define _PLANE_STRIDE_2_A 0x70288
5891#define _PLANE_STRIDE_3_A 0x70388
5892#define _PLANE_POS_1_A 0x7018c
5893#define _PLANE_POS_2_A 0x7028c
5894#define _PLANE_POS_3_A 0x7038c
5895#define _PLANE_SIZE_1_A 0x70190
5896#define _PLANE_SIZE_2_A 0x70290
5897#define _PLANE_SIZE_3_A 0x70390
5898#define _PLANE_SURF_1_A 0x7019c
5899#define _PLANE_SURF_2_A 0x7029c
5900#define _PLANE_SURF_3_A 0x7039c
5901#define _PLANE_OFFSET_1_A 0x701a4
5902#define _PLANE_OFFSET_2_A 0x702a4
5903#define _PLANE_OFFSET_3_A 0x703a4
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00005904#define _PLANE_KEYVAL_1_A 0x70194
5905#define _PLANE_KEYVAL_2_A 0x70294
5906#define _PLANE_KEYMSK_1_A 0x70198
5907#define _PLANE_KEYMSK_2_A 0x70298
5908#define _PLANE_KEYMAX_1_A 0x701a0
5909#define _PLANE_KEYMAX_2_A 0x702a0
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02005910#define _PLANE_COLOR_CTL_1_A 0x701CC /* GLK+ */
5911#define _PLANE_COLOR_CTL_2_A 0x702CC /* GLK+ */
5912#define _PLANE_COLOR_CTL_3_A 0x703CC /* GLK+ */
5913#define PLANE_COLOR_PIPE_GAMMA_ENABLE (1 << 30)
5914#define PLANE_COLOR_PIPE_CSC_ENABLE (1 << 23)
5915#define PLANE_COLOR_PLANE_GAMMA_DISABLE (1 << 13)
Damien Lespiau8211bd52014-11-04 17:06:44 +00005916#define _PLANE_BUF_CFG_1_A 0x7027c
5917#define _PLANE_BUF_CFG_2_A 0x7037c
Chandra Konduru2cd601c2015-04-27 15:47:37 -07005918#define _PLANE_NV12_BUF_CFG_1_A 0x70278
5919#define _PLANE_NV12_BUF_CFG_2_A 0x70378
Damien Lespiau70d21f02013-07-03 21:06:04 +01005920
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02005921
Damien Lespiau70d21f02013-07-03 21:06:04 +01005922#define _PLANE_CTL_1_B 0x71180
5923#define _PLANE_CTL_2_B 0x71280
5924#define _PLANE_CTL_3_B 0x71380
5925#define _PLANE_CTL_1(pipe) _PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B)
5926#define _PLANE_CTL_2(pipe) _PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B)
5927#define _PLANE_CTL_3(pipe) _PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B)
5928#define PLANE_CTL(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005929 _MMIO_PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01005930
5931#define _PLANE_STRIDE_1_B 0x71188
5932#define _PLANE_STRIDE_2_B 0x71288
5933#define _PLANE_STRIDE_3_B 0x71388
5934#define _PLANE_STRIDE_1(pipe) \
5935 _PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B)
5936#define _PLANE_STRIDE_2(pipe) \
5937 _PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B)
5938#define _PLANE_STRIDE_3(pipe) \
5939 _PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B)
5940#define PLANE_STRIDE(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005941 _MMIO_PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01005942
5943#define _PLANE_POS_1_B 0x7118c
5944#define _PLANE_POS_2_B 0x7128c
5945#define _PLANE_POS_3_B 0x7138c
5946#define _PLANE_POS_1(pipe) _PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B)
5947#define _PLANE_POS_2(pipe) _PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B)
5948#define _PLANE_POS_3(pipe) _PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B)
5949#define PLANE_POS(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005950 _MMIO_PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01005951
5952#define _PLANE_SIZE_1_B 0x71190
5953#define _PLANE_SIZE_2_B 0x71290
5954#define _PLANE_SIZE_3_B 0x71390
5955#define _PLANE_SIZE_1(pipe) _PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B)
5956#define _PLANE_SIZE_2(pipe) _PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B)
5957#define _PLANE_SIZE_3(pipe) _PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B)
5958#define PLANE_SIZE(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005959 _MMIO_PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01005960
5961#define _PLANE_SURF_1_B 0x7119c
5962#define _PLANE_SURF_2_B 0x7129c
5963#define _PLANE_SURF_3_B 0x7139c
5964#define _PLANE_SURF_1(pipe) _PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B)
5965#define _PLANE_SURF_2(pipe) _PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B)
5966#define _PLANE_SURF_3(pipe) _PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B)
5967#define PLANE_SURF(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005968 _MMIO_PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01005969
5970#define _PLANE_OFFSET_1_B 0x711a4
5971#define _PLANE_OFFSET_2_B 0x712a4
5972#define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B)
5973#define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B)
5974#define PLANE_OFFSET(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005975 _MMIO_PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01005976
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00005977#define _PLANE_KEYVAL_1_B 0x71194
5978#define _PLANE_KEYVAL_2_B 0x71294
5979#define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B)
5980#define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B)
5981#define PLANE_KEYVAL(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005982 _MMIO_PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe))
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00005983
5984#define _PLANE_KEYMSK_1_B 0x71198
5985#define _PLANE_KEYMSK_2_B 0x71298
5986#define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B)
5987#define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B)
5988#define PLANE_KEYMSK(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005989 _MMIO_PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe))
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00005990
5991#define _PLANE_KEYMAX_1_B 0x711a0
5992#define _PLANE_KEYMAX_2_B 0x712a0
5993#define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B)
5994#define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B)
5995#define PLANE_KEYMAX(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005996 _MMIO_PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe))
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00005997
Damien Lespiau8211bd52014-11-04 17:06:44 +00005998#define _PLANE_BUF_CFG_1_B 0x7127c
5999#define _PLANE_BUF_CFG_2_B 0x7137c
6000#define _PLANE_BUF_CFG_1(pipe) \
6001 _PIPE(pipe, _PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B)
6002#define _PLANE_BUF_CFG_2(pipe) \
6003 _PIPE(pipe, _PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B)
6004#define PLANE_BUF_CFG(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006005 _MMIO_PLANE(plane, _PLANE_BUF_CFG_1(pipe), _PLANE_BUF_CFG_2(pipe))
Damien Lespiau8211bd52014-11-04 17:06:44 +00006006
Chandra Konduru2cd601c2015-04-27 15:47:37 -07006007#define _PLANE_NV12_BUF_CFG_1_B 0x71278
6008#define _PLANE_NV12_BUF_CFG_2_B 0x71378
6009#define _PLANE_NV12_BUF_CFG_1(pipe) \
6010 _PIPE(pipe, _PLANE_NV12_BUF_CFG_1_A, _PLANE_NV12_BUF_CFG_1_B)
6011#define _PLANE_NV12_BUF_CFG_2(pipe) \
6012 _PIPE(pipe, _PLANE_NV12_BUF_CFG_2_A, _PLANE_NV12_BUF_CFG_2_B)
6013#define PLANE_NV12_BUF_CFG(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006014 _MMIO_PLANE(plane, _PLANE_NV12_BUF_CFG_1(pipe), _PLANE_NV12_BUF_CFG_2(pipe))
Chandra Konduru2cd601c2015-04-27 15:47:37 -07006015
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02006016#define _PLANE_COLOR_CTL_1_B 0x711CC
6017#define _PLANE_COLOR_CTL_2_B 0x712CC
6018#define _PLANE_COLOR_CTL_3_B 0x713CC
6019#define _PLANE_COLOR_CTL_1(pipe) \
6020 _PIPE(pipe, _PLANE_COLOR_CTL_1_A, _PLANE_COLOR_CTL_1_B)
6021#define _PLANE_COLOR_CTL_2(pipe) \
6022 _PIPE(pipe, _PLANE_COLOR_CTL_2_A, _PLANE_COLOR_CTL_2_B)
6023#define PLANE_COLOR_CTL(pipe, plane) \
6024 _MMIO_PLANE(plane, _PLANE_COLOR_CTL_1(pipe), _PLANE_COLOR_CTL_2(pipe))
6025
6026#/* SKL new cursor registers */
Damien Lespiau8211bd52014-11-04 17:06:44 +00006027#define _CUR_BUF_CFG_A 0x7017c
6028#define _CUR_BUF_CFG_B 0x7117c
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006029#define CUR_BUF_CFG(pipe) _MMIO_PIPE(pipe, _CUR_BUF_CFG_A, _CUR_BUF_CFG_B)
Damien Lespiau8211bd52014-11-04 17:06:44 +00006030
Jesse Barnes585fb112008-07-29 11:54:06 -07006031/* VBIOS regs */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006032#define VGACNTRL _MMIO(0x71400)
Jesse Barnes585fb112008-07-29 11:54:06 -07006033# define VGA_DISP_DISABLE (1 << 31)
6034# define VGA_2X_MODE (1 << 30)
6035# define VGA_PIPE_B_SELECT (1 << 29)
6036
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006037#define VLV_VGACNTRL _MMIO(VLV_DISPLAY_BASE + 0x71400)
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02006038
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006039/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08006040
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006041#define CPU_VGACNTRL _MMIO(0x41000)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006042
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006043#define DIGITAL_PORT_HOTPLUG_CNTRL _MMIO(0x44030)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03006044#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
6045#define DIGITAL_PORTA_PULSE_DURATION_2ms (0 << 2) /* pre-HSW */
6046#define DIGITAL_PORTA_PULSE_DURATION_4_5ms (1 << 2) /* pre-HSW */
6047#define DIGITAL_PORTA_PULSE_DURATION_6ms (2 << 2) /* pre-HSW */
6048#define DIGITAL_PORTA_PULSE_DURATION_100ms (3 << 2) /* pre-HSW */
6049#define DIGITAL_PORTA_PULSE_DURATION_MASK (3 << 2) /* pre-HSW */
6050#define DIGITAL_PORTA_HOTPLUG_STATUS_MASK (3 << 0)
6051#define DIGITAL_PORTA_HOTPLUG_NO_DETECT (0 << 0)
6052#define DIGITAL_PORTA_HOTPLUG_SHORT_DETECT (1 << 0)
6053#define DIGITAL_PORTA_HOTPLUG_LONG_DETECT (2 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006054
6055/* refresh rate hardware control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006056#define RR_HW_CTL _MMIO(0x45300)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006057#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
6058#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
6059
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006060#define FDI_PLL_BIOS_0 _MMIO(0x46000)
Chris Wilson021357a2010-09-07 20:54:59 +01006061#define FDI_PLL_FB_CLOCK_MASK 0xff
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006062#define FDI_PLL_BIOS_1 _MMIO(0x46004)
6063#define FDI_PLL_BIOS_2 _MMIO(0x46008)
6064#define DISPLAY_PORT_PLL_BIOS_0 _MMIO(0x4600c)
6065#define DISPLAY_PORT_PLL_BIOS_1 _MMIO(0x46010)
6066#define DISPLAY_PORT_PLL_BIOS_2 _MMIO(0x46014)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006067
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006068#define PCH_3DCGDIS0 _MMIO(0x46020)
Eric Anholt8956c8b2010-03-18 13:21:14 -07006069# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
6070# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
6071
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006072#define PCH_3DCGDIS1 _MMIO(0x46024)
Eric Anholt06f37752010-12-14 10:06:46 -08006073# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
6074
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006075#define FDI_PLL_FREQ_CTL _MMIO(0x46030)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006076#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
6077#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
6078#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
6079
6080
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006081#define _PIPEA_DATA_M1 0x60030
Chris Wilson5eddb702010-09-11 13:48:45 +01006082#define PIPE_DATA_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006083#define _PIPEA_DATA_N1 0x60034
Chris Wilson5eddb702010-09-11 13:48:45 +01006084#define PIPE_DATA_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08006085
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006086#define _PIPEA_DATA_M2 0x60038
Chris Wilson5eddb702010-09-11 13:48:45 +01006087#define PIPE_DATA_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006088#define _PIPEA_DATA_N2 0x6003c
Chris Wilson5eddb702010-09-11 13:48:45 +01006089#define PIPE_DATA_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08006090
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006091#define _PIPEA_LINK_M1 0x60040
Chris Wilson5eddb702010-09-11 13:48:45 +01006092#define PIPE_LINK_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006093#define _PIPEA_LINK_N1 0x60044
Chris Wilson5eddb702010-09-11 13:48:45 +01006094#define PIPE_LINK_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08006095
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006096#define _PIPEA_LINK_M2 0x60048
Chris Wilson5eddb702010-09-11 13:48:45 +01006097#define PIPE_LINK_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006098#define _PIPEA_LINK_N2 0x6004c
Chris Wilson5eddb702010-09-11 13:48:45 +01006099#define PIPE_LINK_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08006100
6101/* PIPEB timing regs are same start from 0x61000 */
6102
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006103#define _PIPEB_DATA_M1 0x61030
6104#define _PIPEB_DATA_N1 0x61034
6105#define _PIPEB_DATA_M2 0x61038
6106#define _PIPEB_DATA_N2 0x6103c
6107#define _PIPEB_LINK_M1 0x61040
6108#define _PIPEB_LINK_N1 0x61044
6109#define _PIPEB_LINK_M2 0x61048
6110#define _PIPEB_LINK_N2 0x6104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08006111
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006112#define PIPE_DATA_M1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M1)
6113#define PIPE_DATA_N1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N1)
6114#define PIPE_DATA_M2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M2)
6115#define PIPE_DATA_N2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N2)
6116#define PIPE_LINK_M1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M1)
6117#define PIPE_LINK_N1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N1)
6118#define PIPE_LINK_M2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M2)
6119#define PIPE_LINK_N2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006120
6121/* CPU panel fitter */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006122/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
6123#define _PFA_CTL_1 0x68080
6124#define _PFB_CTL_1 0x68880
Zhenyu Wangb9055052009-06-05 15:38:38 +08006125#define PF_ENABLE (1<<31)
Paulo Zanoni13888d72012-11-20 13:27:41 -02006126#define PF_PIPE_SEL_MASK_IVB (3<<29)
6127#define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
Zhenyu Wangb1f60b72009-10-19 15:43:49 +08006128#define PF_FILTER_MASK (3<<23)
6129#define PF_FILTER_PROGRAMMED (0<<23)
6130#define PF_FILTER_MED_3x3 (1<<23)
6131#define PF_FILTER_EDGE_ENHANCE (2<<23)
6132#define PF_FILTER_EDGE_SOFTEN (3<<23)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006133#define _PFA_WIN_SZ 0x68074
6134#define _PFB_WIN_SZ 0x68874
6135#define _PFA_WIN_POS 0x68070
6136#define _PFB_WIN_POS 0x68870
6137#define _PFA_VSCALE 0x68084
6138#define _PFB_VSCALE 0x68884
6139#define _PFA_HSCALE 0x68090
6140#define _PFB_HSCALE 0x68890
6141
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006142#define PF_CTL(pipe) _MMIO_PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
6143#define PF_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
6144#define PF_WIN_POS(pipe) _MMIO_PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
6145#define PF_VSCALE(pipe) _MMIO_PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
6146#define PF_HSCALE(pipe) _MMIO_PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006147
Jesse Barnesbd2e2442014-11-13 17:51:47 +00006148#define _PSA_CTL 0x68180
6149#define _PSB_CTL 0x68980
6150#define PS_ENABLE (1<<31)
6151#define _PSA_WIN_SZ 0x68174
6152#define _PSB_WIN_SZ 0x68974
6153#define _PSA_WIN_POS 0x68170
6154#define _PSB_WIN_POS 0x68970
6155
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006156#define PS_CTL(pipe) _MMIO_PIPE(pipe, _PSA_CTL, _PSB_CTL)
6157#define PS_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ)
6158#define PS_WIN_POS(pipe) _MMIO_PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00006159
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006160/*
6161 * Skylake scalers
6162 */
6163#define _PS_1A_CTRL 0x68180
6164#define _PS_2A_CTRL 0x68280
6165#define _PS_1B_CTRL 0x68980
6166#define _PS_2B_CTRL 0x68A80
6167#define _PS_1C_CTRL 0x69180
6168#define PS_SCALER_EN (1 << 31)
6169#define PS_SCALER_MODE_MASK (3 << 28)
6170#define PS_SCALER_MODE_DYN (0 << 28)
6171#define PS_SCALER_MODE_HQ (1 << 28)
6172#define PS_PLANE_SEL_MASK (7 << 25)
Ville Syrjälä68d97532015-09-18 20:03:39 +03006173#define PS_PLANE_SEL(plane) (((plane) + 1) << 25)
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006174#define PS_FILTER_MASK (3 << 23)
6175#define PS_FILTER_MEDIUM (0 << 23)
6176#define PS_FILTER_EDGE_ENHANCE (2 << 23)
6177#define PS_FILTER_BILINEAR (3 << 23)
6178#define PS_VERT3TAP (1 << 21)
6179#define PS_VERT_INT_INVERT_FIELD1 (0 << 20)
6180#define PS_VERT_INT_INVERT_FIELD0 (1 << 20)
6181#define PS_PWRUP_PROGRESS (1 << 17)
6182#define PS_V_FILTER_BYPASS (1 << 8)
6183#define PS_VADAPT_EN (1 << 7)
6184#define PS_VADAPT_MODE_MASK (3 << 5)
6185#define PS_VADAPT_MODE_LEAST_ADAPT (0 << 5)
6186#define PS_VADAPT_MODE_MOD_ADAPT (1 << 5)
6187#define PS_VADAPT_MODE_MOST_ADAPT (3 << 5)
6188
6189#define _PS_PWR_GATE_1A 0x68160
6190#define _PS_PWR_GATE_2A 0x68260
6191#define _PS_PWR_GATE_1B 0x68960
6192#define _PS_PWR_GATE_2B 0x68A60
6193#define _PS_PWR_GATE_1C 0x69160
6194#define PS_PWR_GATE_DIS_OVERRIDE (1 << 31)
6195#define PS_PWR_GATE_SETTLING_TIME_32 (0 << 3)
6196#define PS_PWR_GATE_SETTLING_TIME_64 (1 << 3)
6197#define PS_PWR_GATE_SETTLING_TIME_96 (2 << 3)
6198#define PS_PWR_GATE_SETTLING_TIME_128 (3 << 3)
6199#define PS_PWR_GATE_SLPEN_8 0
6200#define PS_PWR_GATE_SLPEN_16 1
6201#define PS_PWR_GATE_SLPEN_24 2
6202#define PS_PWR_GATE_SLPEN_32 3
6203
6204#define _PS_WIN_POS_1A 0x68170
6205#define _PS_WIN_POS_2A 0x68270
6206#define _PS_WIN_POS_1B 0x68970
6207#define _PS_WIN_POS_2B 0x68A70
6208#define _PS_WIN_POS_1C 0x69170
6209
6210#define _PS_WIN_SZ_1A 0x68174
6211#define _PS_WIN_SZ_2A 0x68274
6212#define _PS_WIN_SZ_1B 0x68974
6213#define _PS_WIN_SZ_2B 0x68A74
6214#define _PS_WIN_SZ_1C 0x69174
6215
6216#define _PS_VSCALE_1A 0x68184
6217#define _PS_VSCALE_2A 0x68284
6218#define _PS_VSCALE_1B 0x68984
6219#define _PS_VSCALE_2B 0x68A84
6220#define _PS_VSCALE_1C 0x69184
6221
6222#define _PS_HSCALE_1A 0x68190
6223#define _PS_HSCALE_2A 0x68290
6224#define _PS_HSCALE_1B 0x68990
6225#define _PS_HSCALE_2B 0x68A90
6226#define _PS_HSCALE_1C 0x69190
6227
6228#define _PS_VPHASE_1A 0x68188
6229#define _PS_VPHASE_2A 0x68288
6230#define _PS_VPHASE_1B 0x68988
6231#define _PS_VPHASE_2B 0x68A88
6232#define _PS_VPHASE_1C 0x69188
6233
6234#define _PS_HPHASE_1A 0x68194
6235#define _PS_HPHASE_2A 0x68294
6236#define _PS_HPHASE_1B 0x68994
6237#define _PS_HPHASE_2B 0x68A94
6238#define _PS_HPHASE_1C 0x69194
6239
6240#define _PS_ECC_STAT_1A 0x681D0
6241#define _PS_ECC_STAT_2A 0x682D0
6242#define _PS_ECC_STAT_1B 0x689D0
6243#define _PS_ECC_STAT_2B 0x68AD0
6244#define _PS_ECC_STAT_1C 0x691D0
6245
6246#define _ID(id, a, b) ((a) + (id)*((b)-(a)))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006247#define SKL_PS_CTRL(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006248 _ID(id, _PS_1A_CTRL, _PS_2A_CTRL), \
6249 _ID(id, _PS_1B_CTRL, _PS_2B_CTRL))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006250#define SKL_PS_PWR_GATE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006251 _ID(id, _PS_PWR_GATE_1A, _PS_PWR_GATE_2A), \
6252 _ID(id, _PS_PWR_GATE_1B, _PS_PWR_GATE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006253#define SKL_PS_WIN_POS(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006254 _ID(id, _PS_WIN_POS_1A, _PS_WIN_POS_2A), \
6255 _ID(id, _PS_WIN_POS_1B, _PS_WIN_POS_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006256#define SKL_PS_WIN_SZ(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006257 _ID(id, _PS_WIN_SZ_1A, _PS_WIN_SZ_2A), \
6258 _ID(id, _PS_WIN_SZ_1B, _PS_WIN_SZ_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006259#define SKL_PS_VSCALE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006260 _ID(id, _PS_VSCALE_1A, _PS_VSCALE_2A), \
6261 _ID(id, _PS_VSCALE_1B, _PS_VSCALE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006262#define SKL_PS_HSCALE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006263 _ID(id, _PS_HSCALE_1A, _PS_HSCALE_2A), \
6264 _ID(id, _PS_HSCALE_1B, _PS_HSCALE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006265#define SKL_PS_VPHASE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006266 _ID(id, _PS_VPHASE_1A, _PS_VPHASE_2A), \
6267 _ID(id, _PS_VPHASE_1B, _PS_VPHASE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006268#define SKL_PS_HPHASE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006269 _ID(id, _PS_HPHASE_1A, _PS_HPHASE_2A), \
6270 _ID(id, _PS_HPHASE_1B, _PS_HPHASE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006271#define SKL_PS_ECC_STAT(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006272 _ID(id, _PS_ECC_STAT_1A, _PS_ECC_STAT_2A), \
Ville Syrjälä9bca5d02015-11-04 23:20:16 +02006273 _ID(id, _PS_ECC_STAT_1B, _PS_ECC_STAT_2B))
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006274
Zhenyu Wangb9055052009-06-05 15:38:38 +08006275/* legacy palette */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006276#define _LGC_PALETTE_A 0x4a000
6277#define _LGC_PALETTE_B 0x4a800
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006278#define LGC_PALETTE(pipe, i) _MMIO(_PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B) + (i) * 4)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006279
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006280#define _GAMMA_MODE_A 0x4a480
6281#define _GAMMA_MODE_B 0x4ac80
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006282#define GAMMA_MODE(pipe) _MMIO_PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006283#define GAMMA_MODE_MODE_MASK (3 << 0)
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006284#define GAMMA_MODE_MODE_8BIT (0 << 0)
6285#define GAMMA_MODE_MODE_10BIT (1 << 0)
6286#define GAMMA_MODE_MODE_12BIT (2 << 0)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006287#define GAMMA_MODE_MODE_SPLIT (3 << 0)
6288
Damien Lespiau83372062015-10-30 17:53:32 +02006289/* DMC/CSR */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006290#define CSR_PROGRAM(i) _MMIO(0x80000 + (i) * 4)
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02006291#define CSR_SSP_BASE_ADDR_GEN9 0x00002FC0
6292#define CSR_HTP_ADDR_SKL 0x00500034
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006293#define CSR_SSP_BASE _MMIO(0x8F074)
6294#define CSR_HTP_SKL _MMIO(0x8F004)
6295#define CSR_LAST_WRITE _MMIO(0x8F034)
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02006296#define CSR_LAST_WRITE_VALUE 0xc003b400
6297/* MMIO address range for CSR program (0x80000 - 0x82FFF) */
6298#define CSR_MMIO_START_RANGE 0x80000
6299#define CSR_MMIO_END_RANGE 0x8FFFF
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006300#define SKL_CSR_DC3_DC5_COUNT _MMIO(0x80030)
6301#define SKL_CSR_DC5_DC6_COUNT _MMIO(0x8002C)
6302#define BXT_CSR_DC3_DC5_COUNT _MMIO(0x80038)
Damien Lespiau83372062015-10-30 17:53:32 +02006303
Zhenyu Wangb9055052009-06-05 15:38:38 +08006304/* interrupts */
6305#define DE_MASTER_IRQ_CONTROL (1 << 31)
6306#define DE_SPRITEB_FLIP_DONE (1 << 29)
6307#define DE_SPRITEA_FLIP_DONE (1 << 28)
6308#define DE_PLANEB_FLIP_DONE (1 << 27)
6309#define DE_PLANEA_FLIP_DONE (1 << 26)
Daniel Vetter40da17c2013-10-21 18:04:36 +02006310#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08006311#define DE_PCU_EVENT (1 << 25)
6312#define DE_GTT_FAULT (1 << 24)
6313#define DE_POISON (1 << 23)
6314#define DE_PERFORM_COUNTER (1 << 22)
6315#define DE_PCH_EVENT (1 << 21)
6316#define DE_AUX_CHANNEL_A (1 << 20)
6317#define DE_DP_A_HOTPLUG (1 << 19)
6318#define DE_GSE (1 << 18)
6319#define DE_PIPEB_VBLANK (1 << 15)
6320#define DE_PIPEB_EVEN_FIELD (1 << 14)
6321#define DE_PIPEB_ODD_FIELD (1 << 13)
6322#define DE_PIPEB_LINE_COMPARE (1 << 12)
6323#define DE_PIPEB_VSYNC (1 << 11)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02006324#define DE_PIPEB_CRC_DONE (1 << 10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006325#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
6326#define DE_PIPEA_VBLANK (1 << 7)
Daniel Vetter40da17c2013-10-21 18:04:36 +02006327#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08006328#define DE_PIPEA_EVEN_FIELD (1 << 6)
6329#define DE_PIPEA_ODD_FIELD (1 << 5)
6330#define DE_PIPEA_LINE_COMPARE (1 << 4)
6331#define DE_PIPEA_VSYNC (1 << 3)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02006332#define DE_PIPEA_CRC_DONE (1 << 2)
Daniel Vetter40da17c2013-10-21 18:04:36 +02006333#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08006334#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
Daniel Vetter40da17c2013-10-21 18:04:36 +02006335#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08006336
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07006337/* More Ivybridge lolz */
Paulo Zanoni86642812013-04-12 17:57:57 -03006338#define DE_ERR_INT_IVB (1<<30)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07006339#define DE_GSE_IVB (1<<29)
6340#define DE_PCH_EVENT_IVB (1<<28)
6341#define DE_DP_A_HOTPLUG_IVB (1<<27)
6342#define DE_AUX_CHANNEL_A_IVB (1<<26)
Chris Wilsonb615b572012-05-02 09:52:12 +01006343#define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
6344#define DE_PLANEC_FLIP_DONE_IVB (1<<13)
6345#define DE_PIPEC_VBLANK_IVB (1<<10)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07006346#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07006347#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07006348#define DE_PIPEB_VBLANK_IVB (1<<5)
Chris Wilsonb615b572012-05-02 09:52:12 +01006349#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
6350#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
Daniel Vetter40da17c2013-10-21 18:04:36 +02006351#define DE_PLANE_FLIP_DONE_IVB(plane) (1<< (3 + 5*(plane)))
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07006352#define DE_PIPEA_VBLANK_IVB (1<<0)
Ville Syrjälä68d97532015-09-18 20:03:39 +03006353#define DE_PIPE_VBLANK_IVB(pipe) (1 << ((pipe) * 5))
Paulo Zanonib5184212013-07-12 20:00:08 -03006354
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006355#define VLV_MASTER_IER _MMIO(0x4400c) /* Gunit master IER */
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07006356#define MASTER_INTERRUPT_ENABLE (1<<31)
6357
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006358#define DEISR _MMIO(0x44000)
6359#define DEIMR _MMIO(0x44004)
6360#define DEIIR _MMIO(0x44008)
6361#define DEIER _MMIO(0x4400c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006362
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006363#define GTISR _MMIO(0x44010)
6364#define GTIMR _MMIO(0x44014)
6365#define GTIIR _MMIO(0x44018)
6366#define GTIER _MMIO(0x4401c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006367
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006368#define GEN8_MASTER_IRQ _MMIO(0x44200)
Ben Widawskyabd58f02013-11-02 21:07:09 -07006369#define GEN8_MASTER_IRQ_CONTROL (1<<31)
6370#define GEN8_PCU_IRQ (1<<30)
6371#define GEN8_DE_PCH_IRQ (1<<23)
6372#define GEN8_DE_MISC_IRQ (1<<22)
6373#define GEN8_DE_PORT_IRQ (1<<20)
6374#define GEN8_DE_PIPE_C_IRQ (1<<18)
6375#define GEN8_DE_PIPE_B_IRQ (1<<17)
6376#define GEN8_DE_PIPE_A_IRQ (1<<16)
Ville Syrjälä68d97532015-09-18 20:03:39 +03006377#define GEN8_DE_PIPE_IRQ(pipe) (1<<(16+(pipe)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07006378#define GEN8_GT_VECS_IRQ (1<<6)
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05306379#define GEN8_GT_GUC_IRQ (1<<5)
Ben Widawsky09610212014-05-15 20:58:08 +03006380#define GEN8_GT_PM_IRQ (1<<4)
Ben Widawskyabd58f02013-11-02 21:07:09 -07006381#define GEN8_GT_VCS2_IRQ (1<<3)
6382#define GEN8_GT_VCS1_IRQ (1<<2)
6383#define GEN8_GT_BCS_IRQ (1<<1)
6384#define GEN8_GT_RCS_IRQ (1<<0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07006385
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006386#define GEN8_GT_ISR(which) _MMIO(0x44300 + (0x10 * (which)))
6387#define GEN8_GT_IMR(which) _MMIO(0x44304 + (0x10 * (which)))
6388#define GEN8_GT_IIR(which) _MMIO(0x44308 + (0x10 * (which)))
6389#define GEN8_GT_IER(which) _MMIO(0x4430c + (0x10 * (which)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07006390
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05306391#define GEN9_GUC_TO_HOST_INT_EVENT (1<<31)
6392#define GEN9_GUC_EXEC_ERROR_EVENT (1<<30)
6393#define GEN9_GUC_DISPLAY_EVENT (1<<29)
6394#define GEN9_GUC_SEMA_SIGNAL_EVENT (1<<28)
6395#define GEN9_GUC_IOMMU_MSG_EVENT (1<<27)
6396#define GEN9_GUC_DB_RING_EVENT (1<<26)
6397#define GEN9_GUC_DMA_DONE_EVENT (1<<25)
6398#define GEN9_GUC_FATAL_ERROR_EVENT (1<<24)
6399#define GEN9_GUC_NOTIFICATION_EVENT (1<<23)
6400
Ben Widawskyabd58f02013-11-02 21:07:09 -07006401#define GEN8_RCS_IRQ_SHIFT 0
Dave Gordon4df001d2015-08-12 15:43:42 +01006402#define GEN8_BCS_IRQ_SHIFT 16
Ben Widawskyabd58f02013-11-02 21:07:09 -07006403#define GEN8_VCS1_IRQ_SHIFT 0
Dave Gordon4df001d2015-08-12 15:43:42 +01006404#define GEN8_VCS2_IRQ_SHIFT 16
Ben Widawskyabd58f02013-11-02 21:07:09 -07006405#define GEN8_VECS_IRQ_SHIFT 0
Dave Gordon4df001d2015-08-12 15:43:42 +01006406#define GEN8_WD_IRQ_SHIFT 16
Ben Widawskyabd58f02013-11-02 21:07:09 -07006407
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006408#define GEN8_DE_PIPE_ISR(pipe) _MMIO(0x44400 + (0x10 * (pipe)))
6409#define GEN8_DE_PIPE_IMR(pipe) _MMIO(0x44404 + (0x10 * (pipe)))
6410#define GEN8_DE_PIPE_IIR(pipe) _MMIO(0x44408 + (0x10 * (pipe)))
6411#define GEN8_DE_PIPE_IER(pipe) _MMIO(0x4440c + (0x10 * (pipe)))
Daniel Vetter38d83c962013-11-07 11:05:46 +01006412#define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
Ben Widawskyabd58f02013-11-02 21:07:09 -07006413#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
6414#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
6415#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
6416#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
6417#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
6418#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
Damien Lespiaud0e1f1c2014-04-08 01:22:44 +01006419#define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
Ben Widawskyabd58f02013-11-02 21:07:09 -07006420#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
6421#define GEN8_PIPE_VSYNC (1 << 1)
6422#define GEN8_PIPE_VBLANK (1 << 0)
Damien Lespiau770de832014-03-20 20:45:01 +00006423#define GEN9_PIPE_CURSOR_FAULT (1 << 11)
Damien Lespiaub21249c2015-03-17 11:39:33 +02006424#define GEN9_PIPE_PLANE4_FAULT (1 << 10)
Damien Lespiau770de832014-03-20 20:45:01 +00006425#define GEN9_PIPE_PLANE3_FAULT (1 << 9)
6426#define GEN9_PIPE_PLANE2_FAULT (1 << 8)
6427#define GEN9_PIPE_PLANE1_FAULT (1 << 7)
Damien Lespiaub21249c2015-03-17 11:39:33 +02006428#define GEN9_PIPE_PLANE4_FLIP_DONE (1 << 6)
Damien Lespiau770de832014-03-20 20:45:01 +00006429#define GEN9_PIPE_PLANE3_FLIP_DONE (1 << 5)
6430#define GEN9_PIPE_PLANE2_FLIP_DONE (1 << 4)
6431#define GEN9_PIPE_PLANE1_FLIP_DONE (1 << 3)
Ville Syrjälä68d97532015-09-18 20:03:39 +03006432#define GEN9_PIPE_PLANE_FLIP_DONE(p) (1 << (3 + (p)))
Daniel Vetter30100f22013-11-07 14:49:24 +01006433#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
6434 (GEN8_PIPE_CURSOR_FAULT | \
6435 GEN8_PIPE_SPRITE_FAULT | \
6436 GEN8_PIPE_PRIMARY_FAULT)
Damien Lespiau770de832014-03-20 20:45:01 +00006437#define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \
6438 (GEN9_PIPE_CURSOR_FAULT | \
Damien Lespiaub21249c2015-03-17 11:39:33 +02006439 GEN9_PIPE_PLANE4_FAULT | \
Damien Lespiau770de832014-03-20 20:45:01 +00006440 GEN9_PIPE_PLANE3_FAULT | \
6441 GEN9_PIPE_PLANE2_FAULT | \
6442 GEN9_PIPE_PLANE1_FAULT)
Ben Widawskyabd58f02013-11-02 21:07:09 -07006443
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006444#define GEN8_DE_PORT_ISR _MMIO(0x44440)
6445#define GEN8_DE_PORT_IMR _MMIO(0x44444)
6446#define GEN8_DE_PORT_IIR _MMIO(0x44448)
6447#define GEN8_DE_PORT_IER _MMIO(0x4444c)
Jesse Barnes88e04702014-11-13 17:51:48 +00006448#define GEN9_AUX_CHANNEL_D (1 << 27)
6449#define GEN9_AUX_CHANNEL_C (1 << 26)
6450#define GEN9_AUX_CHANNEL_B (1 << 25)
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02006451#define BXT_DE_PORT_HP_DDIC (1 << 5)
6452#define BXT_DE_PORT_HP_DDIB (1 << 4)
6453#define BXT_DE_PORT_HP_DDIA (1 << 3)
6454#define BXT_DE_PORT_HOTPLUG_MASK (BXT_DE_PORT_HP_DDIA | \
6455 BXT_DE_PORT_HP_DDIB | \
6456 BXT_DE_PORT_HP_DDIC)
6457#define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
Shashank Sharma9e637432014-08-22 17:40:43 +05306458#define BXT_DE_PORT_GMBUS (1 << 1)
Daniel Vetter6d766f02013-11-07 14:49:55 +01006459#define GEN8_AUX_CHANNEL_A (1 << 0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07006460
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006461#define GEN8_DE_MISC_ISR _MMIO(0x44460)
6462#define GEN8_DE_MISC_IMR _MMIO(0x44464)
6463#define GEN8_DE_MISC_IIR _MMIO(0x44468)
6464#define GEN8_DE_MISC_IER _MMIO(0x4446c)
Ben Widawskyabd58f02013-11-02 21:07:09 -07006465#define GEN8_DE_MISC_GSE (1 << 27)
6466
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006467#define GEN8_PCU_ISR _MMIO(0x444e0)
6468#define GEN8_PCU_IMR _MMIO(0x444e4)
6469#define GEN8_PCU_IIR _MMIO(0x444e8)
6470#define GEN8_PCU_IER _MMIO(0x444ec)
Ben Widawskyabd58f02013-11-02 21:07:09 -07006471
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006472#define ILK_DISPLAY_CHICKEN2 _MMIO(0x42004)
Eric Anholt67e92af2010-11-06 14:53:33 -07006473/* Required on all Ironlake and Sandybridge according to the B-Spec. */
6474#define ILK_ELPIN_409_SELECT (1 << 25)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006475#define ILK_DPARB_GATE (1<<22)
6476#define ILK_VSDPFD_FULL (1<<21)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006477#define FUSE_STRAP _MMIO(0x42014)
Damien Lespiaue3589902014-02-07 19:12:50 +00006478#define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
6479#define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
6480#define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
Gabriel Feceoru8c448ca2016-01-22 13:28:45 +02006481#define IVB_PIPE_C_DISABLE (1 << 28)
Damien Lespiaue3589902014-02-07 19:12:50 +00006482#define ILK_HDCP_DISABLE (1 << 25)
6483#define ILK_eDP_A_DISABLE (1 << 24)
6484#define HSW_CDCLK_LIMIT (1 << 24)
6485#define ILK_DESKTOP (1 << 23)
Yuanhan Liu13982612010-12-15 15:42:31 +08006486
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006487#define ILK_DSPCLK_GATE_D _MMIO(0x42020)
Damien Lespiau231e54f2012-10-19 17:55:41 +01006488#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
6489#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
6490#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
6491#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
6492#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006493
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006494#define IVB_CHICKEN3 _MMIO(0x4200c)
Eric Anholt116ac8d2011-12-21 10:31:09 -08006495# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
6496# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
6497
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006498#define CHICKEN_PAR1_1 _MMIO(0x42080)
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07006499#define DPA_MASK_VBLANK_SRD (1 << 15)
Paulo Zanoni90a88642013-05-03 17:23:45 -03006500#define FORCE_ARB_IDLE_PLANES (1 << 14)
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02006501#define SKL_EDP_PSR_FIX_RDWRAP (1 << 3)
Paulo Zanoni90a88642013-05-03 17:23:45 -03006502
Mika Kuoppala17e0adf2016-06-07 17:19:02 +03006503#define CHICKEN_PAR2_1 _MMIO(0x42090)
6504#define KVM_CONFIG_CHANGE_NOTIFICATION_SELECT (1 << 14)
6505
Ander Conselvan de Oliveiraf4f4b592017-02-22 08:34:29 +02006506#define CHICKEN_MISC_2 _MMIO(0x42084)
6507#define GLK_CL0_PWR_DOWN (1 << 10)
6508#define GLK_CL1_PWR_DOWN (1 << 11)
6509#define GLK_CL2_PWR_DOWN (1 << 12)
6510
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07006511#define _CHICKEN_PIPESL_1_A 0x420b0
6512#define _CHICKEN_PIPESL_1_B 0x420b4
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02006513#define HSW_FBCQ_DIS (1 << 22)
6514#define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006515#define CHICKEN_PIPESL_1(pipe) _MMIO_PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07006516
Nagaraju, Vathsalad86f0482017-01-13 00:31:31 +05306517#define CHICKEN_TRANS_A 0x420c0
6518#define CHICKEN_TRANS_B 0x420c4
6519#define CHICKEN_TRANS(trans) _MMIO_TRANS(trans, CHICKEN_TRANS_A, CHICKEN_TRANS_B)
6520#define PSR2_VSC_ENABLE_PROG_HEADER (1<<12)
6521#define PSR2_ADD_VERTICAL_LINE_COUNT (1<<15)
6522
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006523#define DISP_ARB_CTL _MMIO(0x45000)
Mika Kuoppala303d4ea2016-06-07 17:19:17 +03006524#define DISP_FBC_MEMORY_WAKE (1<<31)
Zhenyu Wang553bd142009-09-02 10:57:52 +08006525#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006526#define DISP_FBC_WM_DIS (1<<15)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006527#define DISP_ARB_CTL2 _MMIO(0x45004)
Ville Syrjäläac9545f2013-12-05 15:51:28 +02006528#define DISP_DATA_PARTITION_5_6 (1<<6)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006529#define DBUF_CTL _MMIO(0x45008)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306530#define DBUF_POWER_REQUEST (1<<31)
6531#define DBUF_POWER_STATE (1<<30)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006532#define GEN7_MSG_CTL _MMIO(0x45010)
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07006533#define WAIT_FOR_PCH_RESET_ACK (1<<1)
6534#define WAIT_FOR_PCH_FLR_ACK (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006535#define HSW_NDE_RSTWRN_OPT _MMIO(0x46408)
Daniel Vetter6ba844b2014-01-22 23:39:30 +01006536#define RESET_PCH_HANDSHAKE_ENABLE (1<<4)
Zhenyu Wang553bd142009-09-02 10:57:52 +08006537
Mika Kuoppala590e8ff2016-06-07 17:19:13 +03006538#define GEN8_CHICKEN_DCPR_1 _MMIO(0x46430)
6539#define MASK_WAKEMEM (1<<13)
6540
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006541#define SKL_DFSM _MMIO(0x51000)
Damien Lespiaua9419e82015-06-04 18:21:30 +01006542#define SKL_DFSM_CDCLK_LIMIT_MASK (3 << 23)
6543#define SKL_DFSM_CDCLK_LIMIT_675 (0 << 23)
6544#define SKL_DFSM_CDCLK_LIMIT_540 (1 << 23)
6545#define SKL_DFSM_CDCLK_LIMIT_450 (2 << 23)
6546#define SKL_DFSM_CDCLK_LIMIT_337_5 (3 << 23)
Patrik Jakobssonbf4f2fb2016-01-20 15:31:20 +01006547#define SKL_DFSM_PIPE_A_DISABLE (1 << 30)
6548#define SKL_DFSM_PIPE_B_DISABLE (1 << 21)
6549#define SKL_DFSM_PIPE_C_DISABLE (1 << 28)
Damien Lespiaua9419e82015-06-04 18:21:30 +01006550
Arun Siluverya78536e2016-01-21 21:43:53 +00006551#define GEN7_FF_SLICE_CS_CHICKEN1 _MMIO(0x20e0)
6552#define GEN9_FFSC_PERCTX_PREEMPT_CTRL (1<<14)
6553
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006554#define FF_SLICE_CS_CHICKEN2 _MMIO(0x20e4)
Damien Lespiau2caa3b22015-02-09 19:33:20 +00006555#define GEN9_TSG_BARRIER_ACK_DISABLE (1<<8)
arun.siluvery@linux.intel.com780f0ae2016-06-03 11:16:10 +01006556#define GEN9_POOLED_EU_LOAD_BALANCING_FIX_DISABLE (1<<10)
Damien Lespiau2caa3b22015-02-09 19:33:20 +00006557
Arun Siluvery2c8580e2016-01-21 21:43:50 +00006558#define GEN9_CS_DEBUG_MODE1 _MMIO(0x20ec)
arun.siluvery@linux.intel.com6bb628552016-06-06 09:52:49 +01006559#define GEN9_CTX_PREEMPT_REG _MMIO(0x2248)
Arun Siluverye0f3fa02016-01-21 21:43:48 +00006560#define GEN8_CS_CHICKEN1 _MMIO(0x2580)
6561
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08006562/* GEN7 chicken */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006563#define GEN7_COMMON_SLICE_CHICKEN1 _MMIO(0x7010)
Kenneth Graunked71de142012-02-08 12:53:52 -08006564# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
Damien Lespiau183c6da2015-02-09 19:33:11 +00006565# define GEN9_RHWO_OPTIMIZATION_DISABLE (1<<14)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006566#define COMMON_SLICE_CHICKEN2 _MMIO(0x7014)
Mika Kuoppala873e8172016-07-20 14:26:13 +03006567# define GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE (1<<12)
Mika Kuoppalaad2bdb42016-06-07 17:19:07 +03006568# define GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION (1<<8)
Ben Widawskya75f3622013-11-02 21:07:59 -07006569# define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1<<0)
Kenneth Graunked71de142012-02-08 12:53:52 -08006570
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006571#define HIZ_CHICKEN _MMIO(0x7018)
Damien Lespiaud0bbbc42015-02-09 19:33:16 +00006572# define CHV_HZ_8X8_MODE_IN_1X (1<<15)
6573# define BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE (1<<3)
Kenneth Graunked60de812015-01-10 18:02:22 -08006574
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006575#define GEN9_SLICE_COMMON_ECO_CHICKEN0 _MMIO(0x7308)
Damien Lespiau183c6da2015-02-09 19:33:11 +00006576#define DISABLE_PIXEL_MASK_CAMMING (1<<14)
6577
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006578#define GEN7_L3SQCREG1 _MMIO(0xB010)
Ville Syrjälä031994e2014-01-22 21:32:46 +02006579#define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
6580
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006581#define GEN8_L3SQCREG1 _MMIO(0xB100)
Imre Deak450174f2016-05-03 15:54:21 +03006582/*
6583 * Note that on CHV the following has an off-by-one error wrt. to BSpec.
6584 * Using the formula in BSpec leads to a hang, while the formula here works
6585 * fine and matches the formulas for all other platforms. A BSpec change
6586 * request has been filed to clarify this.
6587 */
Imre Deak36579cb2016-05-03 15:54:20 +03006588#define L3_GENERAL_PRIO_CREDITS(x) (((x) >> 1) << 19)
6589#define L3_HIGH_PRIO_CREDITS(x) (((x) >> 1) << 14)
Rodrigo Vivi51ce4db2015-03-31 16:03:21 -07006590
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006591#define GEN7_L3CNTLREG1 _MMIO(0xB01C)
Chris Wilson1af84522014-02-14 22:34:43 +00006592#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
Jesse Barnesd0cf5ea2012-10-25 12:15:41 -07006593#define GEN7_L3AGDIS (1<<19)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006594#define GEN7_L3CNTLREG2 _MMIO(0xB020)
6595#define GEN7_L3CNTLREG3 _MMIO(0xB024)
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08006596
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006597#define GEN7_L3_CHICKEN_MODE_REGISTER _MMIO(0xB030)
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08006598#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
6599
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006600#define GEN7_L3SQCREG4 _MMIO(0xb034)
Jesse Barnes61939d92012-10-02 17:43:38 -05006601#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
6602
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006603#define GEN8_L3SQCREG4 _MMIO(0xb118)
Damien Lespiau8bc0ccf2015-02-09 19:33:18 +00006604#define GEN8_LQSC_RO_PERF_DIS (1<<27)
Arun Siluveryc82435b2015-06-19 18:37:13 +01006605#define GEN8_LQSC_FLUSH_COHERENT_LINES (1<<21)
Damien Lespiau8bc0ccf2015-02-09 19:33:18 +00006606
Ben Widawsky63801f22013-12-12 17:26:03 -08006607/* GEN8 chicken */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006608#define HDC_CHICKEN0 _MMIO(0x7300)
Imre Deak2a0ee942015-05-19 17:05:41 +03006609#define HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE (1<<15)
Rodrigo Vivida096542014-09-19 20:16:27 -04006610#define HDC_FENCE_DEST_SLM_DISABLE (1<<14)
Damien Lespiau35cb6f32015-02-10 10:31:00 +00006611#define HDC_DONOT_FETCH_MEM_WHEN_MASKED (1<<11)
6612#define HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT (1<<5)
6613#define HDC_FORCE_NON_COHERENT (1<<4)
Damien Lespiau65ca7512015-02-09 19:33:22 +00006614#define HDC_BARRIER_PERFORMANCE_DISABLE (1<<10)
Ben Widawsky63801f22013-12-12 17:26:03 -08006615
Arun Siluvery3669ab62016-01-21 21:43:49 +00006616#define GEN8_HDC_CHICKEN1 _MMIO(0x7304)
6617
Ben Widawsky38a39a72015-03-11 10:54:53 +02006618/* GEN9 chicken */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006619#define SLICE_ECO_CHICKEN0 _MMIO(0x7308)
Ben Widawsky38a39a72015-03-11 10:54:53 +02006620#define PIXEL_MASK_CAMMING_DISABLE (1 << 14)
6621
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08006622/* WaCatErrorRejectionIssue */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006623#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG _MMIO(0x9030)
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08006624#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
6625
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006626#define HSW_SCRATCH1 _MMIO(0xb038)
Francisco Jerezf3fc4882013-10-02 15:53:16 -07006627#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1<<27)
6628
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006629#define BDW_SCRATCH1 _MMIO(0xb11c)
Damien Lespiau77719d22015-02-09 19:33:13 +00006630#define GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE (1<<2)
6631
Zhenyu Wangb9055052009-06-05 15:38:38 +08006632/* PCH */
6633
Adam Jackson23e81d62012-06-06 15:45:44 -04006634/* south display engine interrupt: IBX */
Jesse Barnes776ad802011-01-04 15:09:39 -08006635#define SDE_AUDIO_POWER_D (1 << 27)
6636#define SDE_AUDIO_POWER_C (1 << 26)
6637#define SDE_AUDIO_POWER_B (1 << 25)
6638#define SDE_AUDIO_POWER_SHIFT (25)
6639#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
6640#define SDE_GMBUS (1 << 24)
6641#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
6642#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
6643#define SDE_AUDIO_HDCP_MASK (3 << 22)
6644#define SDE_AUDIO_TRANSB (1 << 21)
6645#define SDE_AUDIO_TRANSA (1 << 20)
6646#define SDE_AUDIO_TRANS_MASK (3 << 20)
6647#define SDE_POISON (1 << 19)
6648/* 18 reserved */
6649#define SDE_FDI_RXB (1 << 17)
6650#define SDE_FDI_RXA (1 << 16)
6651#define SDE_FDI_MASK (3 << 16)
6652#define SDE_AUXD (1 << 15)
6653#define SDE_AUXC (1 << 14)
6654#define SDE_AUXB (1 << 13)
6655#define SDE_AUX_MASK (7 << 13)
6656/* 12 reserved */
Zhenyu Wangb9055052009-06-05 15:38:38 +08006657#define SDE_CRT_HOTPLUG (1 << 11)
6658#define SDE_PORTD_HOTPLUG (1 << 10)
6659#define SDE_PORTC_HOTPLUG (1 << 9)
6660#define SDE_PORTB_HOTPLUG (1 << 8)
6661#define SDE_SDVOB_HOTPLUG (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05006662#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
6663 SDE_SDVOB_HOTPLUG | \
6664 SDE_PORTB_HOTPLUG | \
6665 SDE_PORTC_HOTPLUG | \
6666 SDE_PORTD_HOTPLUG)
Jesse Barnes776ad802011-01-04 15:09:39 -08006667#define SDE_TRANSB_CRC_DONE (1 << 5)
6668#define SDE_TRANSB_CRC_ERR (1 << 4)
6669#define SDE_TRANSB_FIFO_UNDER (1 << 3)
6670#define SDE_TRANSA_CRC_DONE (1 << 2)
6671#define SDE_TRANSA_CRC_ERR (1 << 1)
6672#define SDE_TRANSA_FIFO_UNDER (1 << 0)
6673#define SDE_TRANS_MASK (0x3f)
Adam Jackson23e81d62012-06-06 15:45:44 -04006674
6675/* south display engine interrupt: CPT/PPT */
6676#define SDE_AUDIO_POWER_D_CPT (1 << 31)
6677#define SDE_AUDIO_POWER_C_CPT (1 << 30)
6678#define SDE_AUDIO_POWER_B_CPT (1 << 29)
6679#define SDE_AUDIO_POWER_SHIFT_CPT 29
6680#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
6681#define SDE_AUXD_CPT (1 << 27)
6682#define SDE_AUXC_CPT (1 << 26)
6683#define SDE_AUXB_CPT (1 << 25)
6684#define SDE_AUX_MASK_CPT (7 << 25)
Xiong Zhang26951ca2015-08-17 15:55:50 +08006685#define SDE_PORTE_HOTPLUG_SPT (1 << 25)
Ville Syrjälä74c0b392015-08-27 23:56:07 +03006686#define SDE_PORTA_HOTPLUG_SPT (1 << 24)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006687#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
6688#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
6689#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
Adam Jackson23e81d62012-06-06 15:45:44 -04006690#define SDE_CRT_HOTPLUG_CPT (1 << 19)
Daniel Vetter73c352a2013-03-26 22:38:43 +01006691#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01006692#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
Daniel Vetter73c352a2013-03-26 22:38:43 +01006693 SDE_SDVOB_HOTPLUG_CPT | \
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01006694 SDE_PORTD_HOTPLUG_CPT | \
6695 SDE_PORTC_HOTPLUG_CPT | \
6696 SDE_PORTB_HOTPLUG_CPT)
Xiong Zhang26951ca2015-08-17 15:55:50 +08006697#define SDE_HOTPLUG_MASK_SPT (SDE_PORTE_HOTPLUG_SPT | \
6698 SDE_PORTD_HOTPLUG_CPT | \
6699 SDE_PORTC_HOTPLUG_CPT | \
Ville Syrjälä74c0b392015-08-27 23:56:07 +03006700 SDE_PORTB_HOTPLUG_CPT | \
6701 SDE_PORTA_HOTPLUG_SPT)
Adam Jackson23e81d62012-06-06 15:45:44 -04006702#define SDE_GMBUS_CPT (1 << 17)
Paulo Zanoni86642812013-04-12 17:57:57 -03006703#define SDE_ERROR_CPT (1 << 16)
Adam Jackson23e81d62012-06-06 15:45:44 -04006704#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
6705#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
6706#define SDE_FDI_RXC_CPT (1 << 8)
6707#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
6708#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
6709#define SDE_FDI_RXB_CPT (1 << 4)
6710#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
6711#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
6712#define SDE_FDI_RXA_CPT (1 << 0)
6713#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
6714 SDE_AUDIO_CP_REQ_B_CPT | \
6715 SDE_AUDIO_CP_REQ_A_CPT)
6716#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
6717 SDE_AUDIO_CP_CHG_B_CPT | \
6718 SDE_AUDIO_CP_CHG_A_CPT)
6719#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
6720 SDE_FDI_RXB_CPT | \
6721 SDE_FDI_RXA_CPT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006722
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006723#define SDEISR _MMIO(0xc4000)
6724#define SDEIMR _MMIO(0xc4004)
6725#define SDEIIR _MMIO(0xc4008)
6726#define SDEIER _MMIO(0xc400c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006727
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006728#define SERR_INT _MMIO(0xc4040)
Paulo Zanonide032bf2013-04-12 17:57:58 -03006729#define SERR_INT_POISON (1<<31)
Paulo Zanoni86642812013-04-12 17:57:57 -03006730#define SERR_INT_TRANS_C_FIFO_UNDERRUN (1<<6)
6731#define SERR_INT_TRANS_B_FIFO_UNDERRUN (1<<3)
6732#define SERR_INT_TRANS_A_FIFO_UNDERRUN (1<<0)
Ville Syrjälä68d97532015-09-18 20:03:39 +03006733#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1<<((pipe)*3))
Paulo Zanoni86642812013-04-12 17:57:57 -03006734
Zhenyu Wangb9055052009-06-05 15:38:38 +08006735/* digital port hotplug */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006736#define PCH_PORT_HOTPLUG _MMIO(0xc4030) /* SHOTPLUG_CTL */
Ville Syrjälä195baa02015-08-27 23:56:00 +03006737#define PORTA_HOTPLUG_ENABLE (1 << 28) /* LPT:LP+ & BXT */
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05306738#define BXT_DDIA_HPD_INVERT (1 << 27)
Ville Syrjälä195baa02015-08-27 23:56:00 +03006739#define PORTA_HOTPLUG_STATUS_MASK (3 << 24) /* SPT+ & BXT */
6740#define PORTA_HOTPLUG_NO_DETECT (0 << 24) /* SPT+ & BXT */
6741#define PORTA_HOTPLUG_SHORT_DETECT (1 << 24) /* SPT+ & BXT */
6742#define PORTA_HOTPLUG_LONG_DETECT (2 << 24) /* SPT+ & BXT */
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03006743#define PORTD_HOTPLUG_ENABLE (1 << 20)
6744#define PORTD_PULSE_DURATION_2ms (0 << 18) /* pre-LPT */
6745#define PORTD_PULSE_DURATION_4_5ms (1 << 18) /* pre-LPT */
6746#define PORTD_PULSE_DURATION_6ms (2 << 18) /* pre-LPT */
6747#define PORTD_PULSE_DURATION_100ms (3 << 18) /* pre-LPT */
6748#define PORTD_PULSE_DURATION_MASK (3 << 18) /* pre-LPT */
6749#define PORTD_HOTPLUG_STATUS_MASK (3 << 16)
Damien Lespiaub6965192012-12-13 16:08:59 +00006750#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
6751#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
6752#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03006753#define PORTC_HOTPLUG_ENABLE (1 << 12)
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05306754#define BXT_DDIC_HPD_INVERT (1 << 11)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03006755#define PORTC_PULSE_DURATION_2ms (0 << 10) /* pre-LPT */
6756#define PORTC_PULSE_DURATION_4_5ms (1 << 10) /* pre-LPT */
6757#define PORTC_PULSE_DURATION_6ms (2 << 10) /* pre-LPT */
6758#define PORTC_PULSE_DURATION_100ms (3 << 10) /* pre-LPT */
6759#define PORTC_PULSE_DURATION_MASK (3 << 10) /* pre-LPT */
6760#define PORTC_HOTPLUG_STATUS_MASK (3 << 8)
Damien Lespiaub6965192012-12-13 16:08:59 +00006761#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
6762#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
6763#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03006764#define PORTB_HOTPLUG_ENABLE (1 << 4)
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05306765#define BXT_DDIB_HPD_INVERT (1 << 3)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03006766#define PORTB_PULSE_DURATION_2ms (0 << 2) /* pre-LPT */
6767#define PORTB_PULSE_DURATION_4_5ms (1 << 2) /* pre-LPT */
6768#define PORTB_PULSE_DURATION_6ms (2 << 2) /* pre-LPT */
6769#define PORTB_PULSE_DURATION_100ms (3 << 2) /* pre-LPT */
6770#define PORTB_PULSE_DURATION_MASK (3 << 2) /* pre-LPT */
6771#define PORTB_HOTPLUG_STATUS_MASK (3 << 0)
Damien Lespiaub6965192012-12-13 16:08:59 +00006772#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
6773#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
6774#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05306775#define BXT_DDI_HPD_INVERT_MASK (BXT_DDIA_HPD_INVERT | \
6776 BXT_DDIB_HPD_INVERT | \
6777 BXT_DDIC_HPD_INVERT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006778
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006779#define PCH_PORT_HOTPLUG2 _MMIO(0xc403C) /* SHOTPLUG_CTL2 SPT+ */
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03006780#define PORTE_HOTPLUG_ENABLE (1 << 4)
6781#define PORTE_HOTPLUG_STATUS_MASK (3 << 0)
Xiong Zhang26951ca2015-08-17 15:55:50 +08006782#define PORTE_HOTPLUG_NO_DETECT (0 << 0)
6783#define PORTE_HOTPLUG_SHORT_DETECT (1 << 0)
6784#define PORTE_HOTPLUG_LONG_DETECT (2 << 0)
6785
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006786#define PCH_GPIOA _MMIO(0xc5010)
6787#define PCH_GPIOB _MMIO(0xc5014)
6788#define PCH_GPIOC _MMIO(0xc5018)
6789#define PCH_GPIOD _MMIO(0xc501c)
6790#define PCH_GPIOE _MMIO(0xc5020)
6791#define PCH_GPIOF _MMIO(0xc5024)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006792
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006793#define PCH_GMBUS0 _MMIO(0xc5100)
6794#define PCH_GMBUS1 _MMIO(0xc5104)
6795#define PCH_GMBUS2 _MMIO(0xc5108)
6796#define PCH_GMBUS3 _MMIO(0xc510c)
6797#define PCH_GMBUS4 _MMIO(0xc5110)
6798#define PCH_GMBUS5 _MMIO(0xc5120)
Eric Anholtf0217c42009-12-01 11:56:30 -08006799
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006800#define _PCH_DPLL_A 0xc6014
6801#define _PCH_DPLL_B 0xc6018
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006802#define PCH_DPLL(pll) _MMIO(pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006803
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006804#define _PCH_FPA0 0xc6040
Chris Wilsonc1858122010-12-03 21:35:48 +00006805#define FP_CB_TUNE (0x3<<22)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006806#define _PCH_FPA1 0xc6044
6807#define _PCH_FPB0 0xc6048
6808#define _PCH_FPB1 0xc604c
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006809#define PCH_FP0(pll) _MMIO(pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
6810#define PCH_FP1(pll) _MMIO(pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006811
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006812#define PCH_DPLL_TEST _MMIO(0xc606c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006813
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006814#define PCH_DREF_CONTROL _MMIO(0xC6200)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006815#define DREF_CONTROL_MASK 0x7fc3
6816#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
6817#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
6818#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
6819#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
6820#define DREF_SSC_SOURCE_DISABLE (0<<11)
6821#define DREF_SSC_SOURCE_ENABLE (2<<11)
Zhenyu Wangc038e512009-10-19 15:43:48 +08006822#define DREF_SSC_SOURCE_MASK (3<<11)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006823#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
6824#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
6825#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
Zhenyu Wangc038e512009-10-19 15:43:48 +08006826#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006827#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
6828#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
Jesse Barnes92f25842011-01-04 15:09:34 -08006829#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006830#define DREF_SSC4_DOWNSPREAD (0<<6)
6831#define DREF_SSC4_CENTERSPREAD (1<<6)
6832#define DREF_SSC1_DISABLE (0<<1)
6833#define DREF_SSC1_ENABLE (1<<1)
6834#define DREF_SSC4_DISABLE (0)
6835#define DREF_SSC4_ENABLE (1)
6836
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006837#define PCH_RAWCLK_FREQ _MMIO(0xc6204)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006838#define FDL_TP1_TIMER_SHIFT 12
6839#define FDL_TP1_TIMER_MASK (3<<12)
6840#define FDL_TP2_TIMER_SHIFT 10
6841#define FDL_TP2_TIMER_MASK (3<<10)
6842#define RAWCLK_FREQ_MASK 0x3ff
6843
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006844#define PCH_DPLL_TMR_CFG _MMIO(0xc6208)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006845
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006846#define PCH_SSC4_PARMS _MMIO(0xc6210)
6847#define PCH_SSC4_AUX_PARMS _MMIO(0xc6214)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006848
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006849#define PCH_DPLL_SEL _MMIO(0xc7000)
Ville Syrjälä68d97532015-09-18 20:03:39 +03006850#define TRANS_DPLLB_SEL(pipe) (1 << ((pipe) * 4))
Daniel Vetter11887392013-06-05 13:34:09 +02006851#define TRANS_DPLLA_SEL(pipe) 0
Ville Syrjälä68d97532015-09-18 20:03:39 +03006852#define TRANS_DPLL_ENABLE(pipe) (1 << ((pipe) * 4 + 3))
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006853
Zhenyu Wangb9055052009-06-05 15:38:38 +08006854/* transcoder */
6855
Daniel Vetter275f01b22013-05-03 11:49:47 +02006856#define _PCH_TRANS_HTOTAL_A 0xe0000
6857#define TRANS_HTOTAL_SHIFT 16
6858#define TRANS_HACTIVE_SHIFT 0
6859#define _PCH_TRANS_HBLANK_A 0xe0004
6860#define TRANS_HBLANK_END_SHIFT 16
6861#define TRANS_HBLANK_START_SHIFT 0
6862#define _PCH_TRANS_HSYNC_A 0xe0008
6863#define TRANS_HSYNC_END_SHIFT 16
6864#define TRANS_HSYNC_START_SHIFT 0
6865#define _PCH_TRANS_VTOTAL_A 0xe000c
6866#define TRANS_VTOTAL_SHIFT 16
6867#define TRANS_VACTIVE_SHIFT 0
6868#define _PCH_TRANS_VBLANK_A 0xe0010
6869#define TRANS_VBLANK_END_SHIFT 16
6870#define TRANS_VBLANK_START_SHIFT 0
6871#define _PCH_TRANS_VSYNC_A 0xe0014
6872#define TRANS_VSYNC_END_SHIFT 16
6873#define TRANS_VSYNC_START_SHIFT 0
6874#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
Zhenyu Wangb9055052009-06-05 15:38:38 +08006875
Daniel Vettere3b95f12013-05-03 11:49:49 +02006876#define _PCH_TRANSA_DATA_M1 0xe0030
6877#define _PCH_TRANSA_DATA_N1 0xe0034
6878#define _PCH_TRANSA_DATA_M2 0xe0038
6879#define _PCH_TRANSA_DATA_N2 0xe003c
6880#define _PCH_TRANSA_LINK_M1 0xe0040
6881#define _PCH_TRANSA_LINK_N1 0xe0044
6882#define _PCH_TRANSA_LINK_M2 0xe0048
6883#define _PCH_TRANSA_LINK_N2 0xe004c
Zhenyu Wangb9055052009-06-05 15:38:38 +08006884
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03006885/* Per-transcoder DIP controls (PCH) */
Jesse Barnesb055c8f2011-07-08 11:31:57 -07006886#define _VIDEO_DIP_CTL_A 0xe0200
6887#define _VIDEO_DIP_DATA_A 0xe0208
6888#define _VIDEO_DIP_GCP_A 0xe0210
Ville Syrjälä6d674152015-05-05 17:06:20 +03006889#define GCP_COLOR_INDICATION (1 << 2)
6890#define GCP_DEFAULT_PHASE_ENABLE (1 << 1)
6891#define GCP_AV_MUTE (1 << 0)
Jesse Barnesb055c8f2011-07-08 11:31:57 -07006892
6893#define _VIDEO_DIP_CTL_B 0xe1200
6894#define _VIDEO_DIP_DATA_B 0xe1208
6895#define _VIDEO_DIP_GCP_B 0xe1210
6896
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006897#define TVIDEO_DIP_CTL(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
6898#define TVIDEO_DIP_DATA(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
6899#define TVIDEO_DIP_GCP(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
Jesse Barnesb055c8f2011-07-08 11:31:57 -07006900
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03006901/* Per-transcoder DIP controls (VLV) */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006902#define _VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
6903#define _VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
6904#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07006905
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006906#define _VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
6907#define _VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
6908#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07006909
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006910#define _CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0)
6911#define _CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4)
6912#define _CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8)
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03006913
Shobhit Kumar90b107c2012-03-28 13:39:32 -07006914#define VLV_TVIDEO_DIP_CTL(pipe) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006915 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_CTL_A, \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006916 _VLV_VIDEO_DIP_CTL_B, _CHV_VIDEO_DIP_CTL_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07006917#define VLV_TVIDEO_DIP_DATA(pipe) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006918 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_DATA_A, \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006919 _VLV_VIDEO_DIP_DATA_B, _CHV_VIDEO_DIP_DATA_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07006920#define VLV_TVIDEO_DIP_GCP(pipe) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006921 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006922 _VLV_VIDEO_DIP_GDCP_PAYLOAD_B, _CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07006923
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03006924/* Haswell DIP controls */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006925
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006926#define _HSW_VIDEO_DIP_CTL_A 0x60200
6927#define _HSW_VIDEO_DIP_AVI_DATA_A 0x60220
6928#define _HSW_VIDEO_DIP_VS_DATA_A 0x60260
6929#define _HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
6930#define _HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
6931#define _HSW_VIDEO_DIP_VSC_DATA_A 0x60320
6932#define _HSW_VIDEO_DIP_AVI_ECC_A 0x60240
6933#define _HSW_VIDEO_DIP_VS_ECC_A 0x60280
6934#define _HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
6935#define _HSW_VIDEO_DIP_GMP_ECC_A 0x60300
6936#define _HSW_VIDEO_DIP_VSC_ECC_A 0x60344
6937#define _HSW_VIDEO_DIP_GCP_A 0x60210
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03006938
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006939#define _HSW_VIDEO_DIP_CTL_B 0x61200
6940#define _HSW_VIDEO_DIP_AVI_DATA_B 0x61220
6941#define _HSW_VIDEO_DIP_VS_DATA_B 0x61260
6942#define _HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
6943#define _HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
6944#define _HSW_VIDEO_DIP_VSC_DATA_B 0x61320
6945#define _HSW_VIDEO_DIP_BVI_ECC_B 0x61240
6946#define _HSW_VIDEO_DIP_VS_ECC_B 0x61280
6947#define _HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
6948#define _HSW_VIDEO_DIP_GMP_ECC_B 0x61300
6949#define _HSW_VIDEO_DIP_VSC_ECC_B 0x61344
6950#define _HSW_VIDEO_DIP_GCP_B 0x61210
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03006951
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006952#define HSW_TVIDEO_DIP_CTL(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_CTL_A)
6953#define HSW_TVIDEO_DIP_AVI_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_AVI_DATA_A + (i) * 4)
6954#define HSW_TVIDEO_DIP_VS_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VS_DATA_A + (i) * 4)
6955#define HSW_TVIDEO_DIP_SPD_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_SPD_DATA_A + (i) * 4)
6956#define HSW_TVIDEO_DIP_GCP(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GCP_A)
6957#define HSW_TVIDEO_DIP_VSC_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VSC_DATA_A + (i) * 4)
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03006958
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006959#define _HSW_STEREO_3D_CTL_A 0x70020
6960#define S3D_ENABLE (1<<31)
6961#define _HSW_STEREO_3D_CTL_B 0x71020
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03006962
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006963#define HSW_STEREO_3D_CTL(trans) _MMIO_PIPE2(trans, _HSW_STEREO_3D_CTL_A)
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03006964
Daniel Vetter275f01b22013-05-03 11:49:47 +02006965#define _PCH_TRANS_HTOTAL_B 0xe1000
6966#define _PCH_TRANS_HBLANK_B 0xe1004
6967#define _PCH_TRANS_HSYNC_B 0xe1008
6968#define _PCH_TRANS_VTOTAL_B 0xe100c
6969#define _PCH_TRANS_VBLANK_B 0xe1010
6970#define _PCH_TRANS_VSYNC_B 0xe1014
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006971#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
Zhenyu Wangb9055052009-06-05 15:38:38 +08006972
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006973#define PCH_TRANS_HTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
6974#define PCH_TRANS_HBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
6975#define PCH_TRANS_HSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
6976#define PCH_TRANS_VTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
6977#define PCH_TRANS_VBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
6978#define PCH_TRANS_VSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
6979#define PCH_TRANS_VSYNCSHIFT(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, _PCH_TRANS_VSYNCSHIFT_B)
Chris Wilson5eddb702010-09-11 13:48:45 +01006980
Daniel Vettere3b95f12013-05-03 11:49:49 +02006981#define _PCH_TRANSB_DATA_M1 0xe1030
6982#define _PCH_TRANSB_DATA_N1 0xe1034
6983#define _PCH_TRANSB_DATA_M2 0xe1038
6984#define _PCH_TRANSB_DATA_N2 0xe103c
6985#define _PCH_TRANSB_LINK_M1 0xe1040
6986#define _PCH_TRANSB_LINK_N1 0xe1044
6987#define _PCH_TRANSB_LINK_M2 0xe1048
6988#define _PCH_TRANSB_LINK_N2 0xe104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08006989
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006990#define PCH_TRANS_DATA_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
6991#define PCH_TRANS_DATA_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
6992#define PCH_TRANS_DATA_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
6993#define PCH_TRANS_DATA_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
6994#define PCH_TRANS_LINK_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
6995#define PCH_TRANS_LINK_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
6996#define PCH_TRANS_LINK_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
6997#define PCH_TRANS_LINK_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006998
Daniel Vetterab9412b2013-05-03 11:49:46 +02006999#define _PCH_TRANSACONF 0xf0008
7000#define _PCH_TRANSBCONF 0xf1008
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007001#define PCH_TRANSCONF(pipe) _MMIO_PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
7002#define LPT_TRANSCONF PCH_TRANSCONF(PIPE_A) /* lpt has only one transcoder */
Zhenyu Wangb9055052009-06-05 15:38:38 +08007003#define TRANS_DISABLE (0<<31)
7004#define TRANS_ENABLE (1<<31)
7005#define TRANS_STATE_MASK (1<<30)
7006#define TRANS_STATE_DISABLE (0<<30)
7007#define TRANS_STATE_ENABLE (1<<30)
7008#define TRANS_FSYNC_DELAY_HB1 (0<<27)
7009#define TRANS_FSYNC_DELAY_HB2 (1<<27)
7010#define TRANS_FSYNC_DELAY_HB3 (2<<27)
7011#define TRANS_FSYNC_DELAY_HB4 (3<<27)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02007012#define TRANS_INTERLACE_MASK (7<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007013#define TRANS_PROGRESSIVE (0<<21)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02007014#define TRANS_INTERLACED (3<<21)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02007015#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007016#define TRANS_8BPC (0<<5)
7017#define TRANS_10BPC (1<<5)
7018#define TRANS_6BPC (2<<5)
7019#define TRANS_12BPC (3<<5)
7020
Daniel Vetterce401412012-10-31 22:52:30 +01007021#define _TRANSA_CHICKEN1 0xf0060
7022#define _TRANSB_CHICKEN1 0xf1060
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007023#define TRANS_CHICKEN1(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
Ville Syrjäläd1b15892015-05-05 17:06:19 +03007024#define TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE (1<<10)
Daniel Vetterce401412012-10-31 22:52:30 +01007025#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07007026#define _TRANSA_CHICKEN2 0xf0064
7027#define _TRANSB_CHICKEN2 0xf1064
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007028#define TRANS_CHICKEN2(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03007029#define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
7030#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29)
7031#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27)
7032#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26)
7033#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07007034
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007035#define SOUTH_CHICKEN1 _MMIO(0xc2000)
Jesse Barnes291427f2011-07-29 12:42:37 -07007036#define FDIA_PHASE_SYNC_SHIFT_OVR 19
7037#define FDIA_PHASE_SYNC_SHIFT_EN 18
Daniel Vetter01a415f2012-10-27 15:58:40 +02007038#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
7039#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
7040#define FDI_BC_BIFURCATION_SELECT (1 << 12)
Jani Nikulaaa17cdb2015-09-04 16:55:14 +03007041#define SPT_PWM_GRANULARITY (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007042#define SOUTH_CHICKEN2 _MMIO(0xc2004)
Paulo Zanonidde86e22012-12-01 12:04:25 -02007043#define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
7044#define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
Jani Nikulaaa17cdb2015-09-04 16:55:14 +03007045#define LPT_PWM_GRANULARITY (1<<5)
Paulo Zanonidde86e22012-12-01 12:04:25 -02007046#define DPLS_EDP_PPS_FIX_DIS (1<<0)
Jesse Barnes645c62a2011-05-11 09:49:31 -07007047
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007048#define _FDI_RXA_CHICKEN 0xc200c
7049#define _FDI_RXB_CHICKEN 0xc2010
Jesse Barnes6f06ce12011-01-04 15:09:38 -08007050#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
7051#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007052#define FDI_RX_CHICKEN(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007053
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007054#define SOUTH_DSPCLK_GATE_D _MMIO(0xc2020)
Jesse Barnescd664072013-10-02 10:34:19 -07007055#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1<<30)
Jesse Barnes382b0932010-10-07 16:01:25 -07007056#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
Jesse Barnescd664072013-10-02 10:34:19 -07007057#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1<<14)
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007058#define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
Jesse Barnes382b0932010-10-07 16:01:25 -07007059
Zhenyu Wangb9055052009-06-05 15:38:38 +08007060/* CPU: FDI_TX */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007061#define _FDI_TXA_CTL 0x60100
7062#define _FDI_TXB_CTL 0x61100
7063#define FDI_TX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007064#define FDI_TX_DISABLE (0<<31)
7065#define FDI_TX_ENABLE (1<<31)
7066#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
7067#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
7068#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
7069#define FDI_LINK_TRAIN_NONE (3<<28)
7070#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
7071#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
7072#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
7073#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
7074#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
7075#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
7076#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
7077#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007078/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
7079 SNB has different settings. */
7080/* SNB A-stepping */
7081#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
7082#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
7083#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
7084#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
7085/* SNB B-stepping */
7086#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
7087#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
7088#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
7089#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
7090#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007091#define FDI_DP_PORT_WIDTH_SHIFT 19
7092#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
7093#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007094#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007095/* Ironlake: hardwired to 1 */
Zhenyu Wangb9055052009-06-05 15:38:38 +08007096#define FDI_TX_PLL_ENABLE (1<<14)
Jesse Barnes357555c2011-04-28 15:09:55 -07007097
7098/* Ivybridge has different bits for lolz */
7099#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
7100#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
7101#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
7102#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
7103
Zhenyu Wangb9055052009-06-05 15:38:38 +08007104/* both Tx and Rx */
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07007105#define FDI_COMPOSITE_SYNC (1<<11)
Jesse Barnes357555c2011-04-28 15:09:55 -07007106#define FDI_LINK_TRAIN_AUTO (1<<10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007107#define FDI_SCRAMBLING_ENABLE (0<<7)
7108#define FDI_SCRAMBLING_DISABLE (1<<7)
7109
7110/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007111#define _FDI_RXA_CTL 0xf000c
7112#define _FDI_RXB_CTL 0xf100c
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007113#define FDI_RX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007114#define FDI_RX_ENABLE (1<<31)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007115/* train, dp width same as FDI_TX */
Jesse Barnes357555c2011-04-28 15:09:55 -07007116#define FDI_FS_ERRC_ENABLE (1<<27)
7117#define FDI_FE_ERRC_ENABLE (1<<26)
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02007118#define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007119#define FDI_8BPC (0<<16)
7120#define FDI_10BPC (1<<16)
7121#define FDI_6BPC (2<<16)
7122#define FDI_12BPC (3<<16)
Damien Lespiau3e683202012-12-11 18:48:29 +00007123#define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007124#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
7125#define FDI_RX_PLL_ENABLE (1<<13)
7126#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
7127#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
7128#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
7129#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
7130#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
Chris Wilson5eddb702010-09-11 13:48:45 +01007131#define FDI_PCDCLK (1<<4)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007132/* CPT */
7133#define FDI_AUTO_TRAINING (1<<10)
7134#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
7135#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
7136#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
7137#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
7138#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007139
Paulo Zanoni04945642012-11-01 21:00:59 -02007140#define _FDI_RXA_MISC 0xf0010
7141#define _FDI_RXB_MISC 0xf1010
7142#define FDI_RX_PWRDN_LANE1_MASK (3<<26)
7143#define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
7144#define FDI_RX_PWRDN_LANE0_MASK (3<<24)
7145#define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
7146#define FDI_RX_TP1_TO_TP2_48 (2<<20)
7147#define FDI_RX_TP1_TO_TP2_64 (3<<20)
7148#define FDI_RX_FDI_DELAY_90 (0x90<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007149#define FDI_RX_MISC(pipe) _MMIO_PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
Paulo Zanoni04945642012-11-01 21:00:59 -02007150
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007151#define _FDI_RXA_TUSIZE1 0xf0030
7152#define _FDI_RXA_TUSIZE2 0xf0038
7153#define _FDI_RXB_TUSIZE1 0xf1030
7154#define _FDI_RXB_TUSIZE2 0xf1038
7155#define FDI_RX_TUSIZE1(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
7156#define FDI_RX_TUSIZE2(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007157
7158/* FDI_RX interrupt register format */
7159#define FDI_RX_INTER_LANE_ALIGN (1<<10)
7160#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
7161#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
7162#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
7163#define FDI_RX_FS_CODE_ERR (1<<6)
7164#define FDI_RX_FE_CODE_ERR (1<<5)
7165#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
7166#define FDI_RX_HDCP_LINK_FAIL (1<<3)
7167#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
7168#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
7169#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
7170
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007171#define _FDI_RXA_IIR 0xf0014
7172#define _FDI_RXA_IMR 0xf0018
7173#define _FDI_RXB_IIR 0xf1014
7174#define _FDI_RXB_IMR 0xf1018
7175#define FDI_RX_IIR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
7176#define FDI_RX_IMR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007177
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007178#define FDI_PLL_CTL_1 _MMIO(0xfe000)
7179#define FDI_PLL_CTL_2 _MMIO(0xfe004)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007180
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007181#define PCH_LVDS _MMIO(0xe1180)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007182#define LVDS_DETECTED (1 << 1)
7183
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007184#define _PCH_DP_B 0xe4100
7185#define PCH_DP_B _MMIO(_PCH_DP_B)
Ville Syrjälä750a9512015-11-11 20:34:12 +02007186#define _PCH_DPB_AUX_CH_CTL 0xe4110
7187#define _PCH_DPB_AUX_CH_DATA1 0xe4114
7188#define _PCH_DPB_AUX_CH_DATA2 0xe4118
7189#define _PCH_DPB_AUX_CH_DATA3 0xe411c
7190#define _PCH_DPB_AUX_CH_DATA4 0xe4120
7191#define _PCH_DPB_AUX_CH_DATA5 0xe4124
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08007192
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007193#define _PCH_DP_C 0xe4200
7194#define PCH_DP_C _MMIO(_PCH_DP_C)
Ville Syrjälä750a9512015-11-11 20:34:12 +02007195#define _PCH_DPC_AUX_CH_CTL 0xe4210
7196#define _PCH_DPC_AUX_CH_DATA1 0xe4214
7197#define _PCH_DPC_AUX_CH_DATA2 0xe4218
7198#define _PCH_DPC_AUX_CH_DATA3 0xe421c
7199#define _PCH_DPC_AUX_CH_DATA4 0xe4220
7200#define _PCH_DPC_AUX_CH_DATA5 0xe4224
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08007201
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007202#define _PCH_DP_D 0xe4300
7203#define PCH_DP_D _MMIO(_PCH_DP_D)
Ville Syrjälä750a9512015-11-11 20:34:12 +02007204#define _PCH_DPD_AUX_CH_CTL 0xe4310
7205#define _PCH_DPD_AUX_CH_DATA1 0xe4314
7206#define _PCH_DPD_AUX_CH_DATA2 0xe4318
7207#define _PCH_DPD_AUX_CH_DATA3 0xe431c
7208#define _PCH_DPD_AUX_CH_DATA4 0xe4320
7209#define _PCH_DPD_AUX_CH_DATA5 0xe4324
7210
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007211#define PCH_DP_AUX_CH_CTL(port) _MMIO_PORT((port) - PORT_B, _PCH_DPB_AUX_CH_CTL, _PCH_DPC_AUX_CH_CTL)
7212#define PCH_DP_AUX_CH_DATA(port, i) _MMIO(_PORT((port) - PORT_B, _PCH_DPB_AUX_CH_DATA1, _PCH_DPC_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08007213
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007214/* CPT */
7215#define PORT_TRANS_A_SEL_CPT 0
7216#define PORT_TRANS_B_SEL_CPT (1<<29)
7217#define PORT_TRANS_C_SEL_CPT (2<<29)
7218#define PORT_TRANS_SEL_MASK (3<<29)
Keith Packard1519b992011-08-06 10:35:34 -07007219#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
Daniel Vetter19d8fe12012-07-02 13:26:27 +02007220#define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
7221#define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
Ville Syrjälä71485e02014-04-09 13:28:55 +03007222#define SDVO_PORT_TO_PIPE_CHV(val) (((val) & (3<<24)) >> 24)
7223#define DP_PORT_TO_PIPE_CHV(val) (((val) & (3<<16)) >> 16)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007224
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007225#define _TRANS_DP_CTL_A 0xe0300
7226#define _TRANS_DP_CTL_B 0xe1300
7227#define _TRANS_DP_CTL_C 0xe2300
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007228#define TRANS_DP_CTL(pipe) _MMIO_PIPE(pipe, _TRANS_DP_CTL_A, _TRANS_DP_CTL_B)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007229#define TRANS_DP_OUTPUT_ENABLE (1<<31)
7230#define TRANS_DP_PORT_SEL_B (0<<29)
7231#define TRANS_DP_PORT_SEL_C (1<<29)
7232#define TRANS_DP_PORT_SEL_D (2<<29)
Eric Anholtcb3543c2011-02-02 12:08:07 -08007233#define TRANS_DP_PORT_SEL_NONE (3<<29)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007234#define TRANS_DP_PORT_SEL_MASK (3<<29)
Ville Syrjäläadc289d2015-05-05 17:17:30 +03007235#define TRANS_DP_PIPE_TO_PORT(val) ((((val) & TRANS_DP_PORT_SEL_MASK) >> 29) + PORT_B)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007236#define TRANS_DP_AUDIO_ONLY (1<<26)
7237#define TRANS_DP_ENH_FRAMING (1<<18)
7238#define TRANS_DP_8BPC (0<<9)
7239#define TRANS_DP_10BPC (1<<9)
7240#define TRANS_DP_6BPC (2<<9)
7241#define TRANS_DP_12BPC (3<<9)
Eric Anholt220cad32010-11-18 09:32:58 +08007242#define TRANS_DP_BPC_MASK (3<<9)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007243#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
7244#define TRANS_DP_VSYNC_ACTIVE_LOW 0
7245#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
7246#define TRANS_DP_HSYNC_ACTIVE_LOW 0
Chris Wilson94113ce2010-08-04 11:25:21 +01007247#define TRANS_DP_SYNC_MASK (3<<3)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007248
7249/* SNB eDP training params */
7250/* SNB A-stepping */
7251#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
7252#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
7253#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
7254#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
7255/* SNB B-stepping */
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08007256#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
7257#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
7258#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
7259#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
7260#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007261#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
7262
Keith Packard1a2eb462011-11-16 16:26:07 -08007263/* IVB */
7264#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
7265#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
7266#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
7267#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
7268#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
7269#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
Imre Deak77fa4cb2013-08-23 23:50:23 +03007270#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e <<22)
Keith Packard1a2eb462011-11-16 16:26:07 -08007271
7272/* legacy values */
7273#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
7274#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
7275#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
7276#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
7277#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
7278
7279#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
7280
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007281#define VLV_PMWGICZ _MMIO(0x1300a4)
Imre Deak9e72b462014-05-05 15:13:55 +03007282
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05307283#define RC6_LOCATION _MMIO(0xD40)
7284#define RC6_CTX_IN_DRAM (1 << 0)
7285#define RC6_CTX_BASE _MMIO(0xD48)
7286#define RC6_CTX_BASE_MASK 0xFFFFFFF0
7287#define PWRCTX_MAXCNT_RCSUNIT _MMIO(0x2054)
7288#define PWRCTX_MAXCNT_VCSUNIT0 _MMIO(0x12054)
7289#define PWRCTX_MAXCNT_BCSUNIT _MMIO(0x22054)
7290#define PWRCTX_MAXCNT_VECSUNIT _MMIO(0x1A054)
7291#define PWRCTX_MAXCNT_VCSUNIT1 _MMIO(0x1C054)
7292#define IDLE_TIME_MASK 0xFFFFF
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007293#define FORCEWAKE _MMIO(0xA18C)
7294#define FORCEWAKE_VLV _MMIO(0x1300b0)
7295#define FORCEWAKE_ACK_VLV _MMIO(0x1300b4)
7296#define FORCEWAKE_MEDIA_VLV _MMIO(0x1300b8)
7297#define FORCEWAKE_ACK_MEDIA_VLV _MMIO(0x1300bc)
7298#define FORCEWAKE_ACK_HSW _MMIO(0x130044)
7299#define FORCEWAKE_ACK _MMIO(0x130090)
7300#define VLV_GTLC_WAKE_CTRL _MMIO(0x130090)
Imre Deak981a5ae2014-04-14 20:24:22 +03007301#define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
7302#define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
7303#define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
7304
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007305#define VLV_GTLC_PW_STATUS _MMIO(0x130094)
Imre Deak981a5ae2014-04-14 20:24:22 +03007306#define VLV_GTLC_ALLOWWAKEACK (1 << 0)
7307#define VLV_GTLC_ALLOWWAKEERR (1 << 1)
7308#define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
7309#define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007310#define FORCEWAKE_MT _MMIO(0xa188) /* multi-threaded */
7311#define FORCEWAKE_MEDIA_GEN9 _MMIO(0xa270)
7312#define FORCEWAKE_RENDER_GEN9 _MMIO(0xa278)
7313#define FORCEWAKE_BLITTER_GEN9 _MMIO(0xa188)
7314#define FORCEWAKE_ACK_MEDIA_GEN9 _MMIO(0x0D88)
7315#define FORCEWAKE_ACK_RENDER_GEN9 _MMIO(0x0D84)
7316#define FORCEWAKE_ACK_BLITTER_GEN9 _MMIO(0x130044)
Chris Wilsonc5836c22012-10-17 12:09:55 +01007317#define FORCEWAKE_KERNEL 0x1
7318#define FORCEWAKE_USER 0x2
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007319#define FORCEWAKE_MT_ACK _MMIO(0x130040)
7320#define ECOBUS _MMIO(0xa180)
Keith Packard8d715f02011-11-18 20:39:01 -08007321#define FORCEWAKE_MT_ENABLE (1<<5)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007322#define VLV_SPAREG2H _MMIO(0xA194)
Akash Goelf2dd7572016-06-27 20:10:01 +05307323#define GEN9_PWRGT_DOMAIN_STATUS _MMIO(0xA2A0)
7324#define GEN9_PWRGT_MEDIA_STATUS_MASK (1 << 0)
7325#define GEN9_PWRGT_RENDER_STATUS_MASK (1 << 1)
Chris Wilson8fd26852010-12-08 18:40:43 +00007326
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007327#define GTFIFODBG _MMIO(0x120000)
Ville Syrjälä297b32e2016-04-13 21:09:30 +03007328#define GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV (0x1f << 20)
7329#define GT_FIFO_FREE_ENTRIES_CHV (0x7f << 13)
Ville Syrjälä90f256b2013-11-14 01:59:59 +02007330#define GT_FIFO_SBDROPERR (1<<6)
7331#define GT_FIFO_BLOBDROPERR (1<<5)
7332#define GT_FIFO_SB_READ_ABORTERR (1<<4)
7333#define GT_FIFO_DROPERR (1<<3)
Ben Widawskydd202c62012-02-09 10:15:18 +01007334#define GT_FIFO_OVFERR (1<<2)
7335#define GT_FIFO_IAWRERR (1<<1)
7336#define GT_FIFO_IARDERR (1<<0)
7337
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007338#define GTFIFOCTL _MMIO(0x120008)
Ville Syrjälä46520e22013-11-14 02:00:00 +02007339#define GT_FIFO_FREE_ENTRIES_MASK 0x7f
Chris Wilson957367202011-05-12 22:17:09 +01007340#define GT_FIFO_NUM_RESERVED_ENTRIES 20
Deepak Sa04f90a2015-04-16 08:51:28 +05307341#define GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL (1 << 12)
7342#define GT_FIFO_CTL_RC6_POLICY_STALL (1 << 11)
Chris Wilson91355832011-03-04 19:22:40 +00007343
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007344#define HSW_IDICR _MMIO(0x9008)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07007345#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
Mika Kuoppala3accaf72016-04-13 17:26:43 +03007346#define HSW_EDRAM_CAP _MMIO(0x120010)
Damien Lespiau2db59d52015-02-03 14:25:14 +00007347#define EDRAM_ENABLED 0x1
Mika Kuoppalac02e85a2016-04-13 17:26:44 +03007348#define EDRAM_NUM_BANKS(cap) (((cap) >> 1) & 0xf)
7349#define EDRAM_WAYS_IDX(cap) (((cap) >> 5) & 0x7)
7350#define EDRAM_SETS_IDX(cap) (((cap) >> 8) & 0x3)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07007351
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007352#define GEN6_UCGCTL1 _MMIO(0x9400)
Mika Kuoppala8aeb7f62016-06-07 17:19:05 +03007353# define GEN6_GAMUNIT_CLOCK_GATE_DISABLE (1 << 22)
Ville Syrjäläe4443e42014-04-09 13:28:41 +03007354# define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16)
Daniel Vetter80e829f2012-03-31 11:21:57 +02007355# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
Daniel Vetterde4a8bd2012-04-11 20:42:38 +02007356# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
Daniel Vetter80e829f2012-03-31 11:21:57 +02007357
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007358#define GEN6_UCGCTL2 _MMIO(0x9404)
Damien Lespiauf9fc42f2015-02-26 18:20:39 +00007359# define GEN6_VFUNIT_CLOCK_GATE_DISABLE (1 << 31)
Jesse Barnes0f846f82012-06-14 11:04:47 -07007360# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
Jesse Barnes6edaa7f2012-06-14 11:04:49 -07007361# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
Eugeni Dodonoveae66b52012-02-08 12:53:49 -08007362# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
Eric Anholt406478d2011-11-07 16:07:04 -08007363# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
Eric Anholt9ca1d102011-11-07 16:07:05 -08007364# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
Eric Anholt406478d2011-11-07 16:07:04 -08007365
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007366#define GEN6_UCGCTL3 _MMIO(0x9408)
Robert Braggd7965152016-11-07 19:49:52 +00007367# define GEN6_OACSUNIT_CLOCK_GATE_DISABLE (1 << 20)
Imre Deak9e72b462014-05-05 15:13:55 +03007368
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007369#define GEN7_UCGCTL4 _MMIO(0x940c)
Jesse Barnese3f33d42012-06-14 11:04:50 -07007370#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
Mika Kuoppalaeee8efb2016-06-07 17:18:53 +03007371#define GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE (1<<14)
Jesse Barnese3f33d42012-06-14 11:04:50 -07007372
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007373#define GEN6_RCGCTL1 _MMIO(0x9410)
7374#define GEN6_RCGCTL2 _MMIO(0x9414)
7375#define GEN6_RSTCTL _MMIO(0x9420)
Imre Deak9e72b462014-05-05 15:13:55 +03007376
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007377#define GEN8_UCGCTL6 _MMIO(0x9430)
Damien Lespiau9253c2e2015-02-09 19:33:10 +00007378#define GEN8_GAPSUNIT_CLOCK_GATE_DISABLE (1<<24)
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02007379#define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1<<14)
Ben Widawsky868434c2015-03-11 10:49:32 +02007380#define GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ (1<<28)
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02007381
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007382#define GEN6_GFXPAUSE _MMIO(0xA000)
7383#define GEN6_RPNSWREQ _MMIO(0xA008)
Chris Wilson8fd26852010-12-08 18:40:43 +00007384#define GEN6_TURBO_DISABLE (1<<31)
7385#define GEN6_FREQUENCY(x) ((x)<<25)
Rodrigo Vivi92bd1bf2013-03-25 17:55:49 -03007386#define HSW_FREQUENCY(x) ((x)<<24)
Akash Goelde43ae92015-03-06 11:07:14 +05307387#define GEN9_FREQUENCY(x) ((x)<<23)
Chris Wilson8fd26852010-12-08 18:40:43 +00007388#define GEN6_OFFSET(x) ((x)<<19)
7389#define GEN6_AGGRESSIVE_TURBO (0<<15)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007390#define GEN6_RC_VIDEO_FREQ _MMIO(0xA00C)
7391#define GEN6_RC_CONTROL _MMIO(0xA090)
Chris Wilson8fd26852010-12-08 18:40:43 +00007392#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
7393#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
7394#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
7395#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
7396#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
Jesse Barnes6b88f292013-11-15 09:32:12 -08007397#define VLV_RC_CTL_CTX_RST_PARALLEL (1<<24)
Jesse Barnes0a073b82013-04-17 15:54:58 -07007398#define GEN7_RC_CTL_TO_MODE (1<<28)
Chris Wilson8fd26852010-12-08 18:40:43 +00007399#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
7400#define GEN6_RC_CTL_HW_ENABLE (1<<31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007401#define GEN6_RP_DOWN_TIMEOUT _MMIO(0xA010)
7402#define GEN6_RP_INTERRUPT_LIMITS _MMIO(0xA014)
7403#define GEN6_RPSTAT1 _MMIO(0xA01C)
Jesse Barnesccab5c82011-01-18 15:49:25 -08007404#define GEN6_CAGF_SHIFT 8
Ben Widawskyf82855d2013-01-29 12:00:15 -08007405#define HSW_CAGF_SHIFT 7
Akash Goelde43ae92015-03-06 11:07:14 +05307406#define GEN9_CAGF_SHIFT 23
Jesse Barnesccab5c82011-01-18 15:49:25 -08007407#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
Ben Widawskyf82855d2013-01-29 12:00:15 -08007408#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
Akash Goelde43ae92015-03-06 11:07:14 +05307409#define GEN9_CAGF_MASK (0x1ff << GEN9_CAGF_SHIFT)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007410#define GEN6_RP_CONTROL _MMIO(0xA024)
Chris Wilson8fd26852010-12-08 18:40:43 +00007411#define GEN6_RP_MEDIA_TURBO (1<<11)
Ben Widawsky6ed55ee2011-12-12 19:21:59 -08007412#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
7413#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
7414#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
7415#define GEN6_RP_MEDIA_HW_MODE (1<<9)
7416#define GEN6_RP_MEDIA_SW_MODE (0<<9)
Chris Wilson8fd26852010-12-08 18:40:43 +00007417#define GEN6_RP_MEDIA_IS_GFX (1<<8)
7418#define GEN6_RP_ENABLE (1<<7)
Jesse Barnesccab5c82011-01-18 15:49:25 -08007419#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
7420#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
7421#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01007422#define GEN6_RP_DOWN_IDLE_AVG (0x2<<0)
Jesse Barnesccab5c82011-01-18 15:49:25 -08007423#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007424#define GEN6_RP_UP_THRESHOLD _MMIO(0xA02C)
7425#define GEN6_RP_DOWN_THRESHOLD _MMIO(0xA030)
7426#define GEN6_RP_CUR_UP_EI _MMIO(0xA050)
Chris Wilson7466c292016-08-15 09:49:33 +01007427#define GEN6_RP_EI_MASK 0xffffff
7428#define GEN6_CURICONT_MASK GEN6_RP_EI_MASK
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007429#define GEN6_RP_CUR_UP _MMIO(0xA054)
Chris Wilson7466c292016-08-15 09:49:33 +01007430#define GEN6_CURBSYTAVG_MASK GEN6_RP_EI_MASK
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007431#define GEN6_RP_PREV_UP _MMIO(0xA058)
7432#define GEN6_RP_CUR_DOWN_EI _MMIO(0xA05C)
Chris Wilson7466c292016-08-15 09:49:33 +01007433#define GEN6_CURIAVG_MASK GEN6_RP_EI_MASK
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007434#define GEN6_RP_CUR_DOWN _MMIO(0xA060)
7435#define GEN6_RP_PREV_DOWN _MMIO(0xA064)
7436#define GEN6_RP_UP_EI _MMIO(0xA068)
7437#define GEN6_RP_DOWN_EI _MMIO(0xA06C)
7438#define GEN6_RP_IDLE_HYSTERSIS _MMIO(0xA070)
7439#define GEN6_RPDEUHWTC _MMIO(0xA080)
7440#define GEN6_RPDEUC _MMIO(0xA084)
7441#define GEN6_RPDEUCSW _MMIO(0xA088)
7442#define GEN6_RC_STATE _MMIO(0xA094)
Imre Deakfc619842016-06-29 19:13:55 +03007443#define RC_SW_TARGET_STATE_SHIFT 16
7444#define RC_SW_TARGET_STATE_MASK (7 << RC_SW_TARGET_STATE_SHIFT)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007445#define GEN6_RC1_WAKE_RATE_LIMIT _MMIO(0xA098)
7446#define GEN6_RC6_WAKE_RATE_LIMIT _MMIO(0xA09C)
7447#define GEN6_RC6pp_WAKE_RATE_LIMIT _MMIO(0xA0A0)
7448#define GEN6_RC_EVALUATION_INTERVAL _MMIO(0xA0A8)
7449#define GEN6_RC_IDLE_HYSTERSIS _MMIO(0xA0AC)
7450#define GEN6_RC_SLEEP _MMIO(0xA0B0)
7451#define GEN6_RCUBMABDTMR _MMIO(0xA0B0)
7452#define GEN6_RC1e_THRESHOLD _MMIO(0xA0B4)
7453#define GEN6_RC6_THRESHOLD _MMIO(0xA0B8)
7454#define GEN6_RC6p_THRESHOLD _MMIO(0xA0BC)
7455#define VLV_RCEDATA _MMIO(0xA0BC)
7456#define GEN6_RC6pp_THRESHOLD _MMIO(0xA0C0)
7457#define GEN6_PMINTRMSK _MMIO(0xA168)
Chris Wilson655d49e2017-03-12 13:27:45 +00007458#define GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC (1<<31)
Sagar Arun Kamble9735b042017-03-07 10:22:35 +05307459#define ARAT_EXPIRED_INTRMSK (1<<9)
Imre Deakfc619842016-06-29 19:13:55 +03007460#define GEN8_MISC_CTRL0 _MMIO(0xA180)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007461#define VLV_PWRDWNUPCTL _MMIO(0xA294)
7462#define GEN9_MEDIA_PG_IDLE_HYSTERESIS _MMIO(0xA0C4)
7463#define GEN9_RENDER_PG_IDLE_HYSTERESIS _MMIO(0xA0C8)
7464#define GEN9_PG_ENABLE _MMIO(0xA210)
Sagar Kamblea4104c52015-04-10 14:11:29 +05307465#define GEN9_RENDER_PG_ENABLE (1<<0)
7466#define GEN9_MEDIA_PG_ENABLE (1<<1)
Imre Deakfc619842016-06-29 19:13:55 +03007467#define GEN8_PUSHBUS_CONTROL _MMIO(0xA248)
7468#define GEN8_PUSHBUS_ENABLE _MMIO(0xA250)
7469#define GEN8_PUSHBUS_SHIFT _MMIO(0xA25C)
Chris Wilson8fd26852010-12-08 18:40:43 +00007470
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007471#define VLV_CHICKEN_3 _MMIO(VLV_DISPLAY_BASE + 0x7040C)
Gaurav K Singha9da9bc2014-12-05 14:13:41 +05307472#define PIXEL_OVERLAP_CNT_MASK (3 << 30)
7473#define PIXEL_OVERLAP_CNT_SHIFT 30
7474
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007475#define GEN6_PMISR _MMIO(0x44020)
7476#define GEN6_PMIMR _MMIO(0x44024) /* rps_lock */
7477#define GEN6_PMIIR _MMIO(0x44028)
7478#define GEN6_PMIER _MMIO(0x4402C)
Chris Wilson8fd26852010-12-08 18:40:43 +00007479#define GEN6_PM_MBOX_EVENT (1<<25)
7480#define GEN6_PM_THERMAL_EVENT (1<<24)
7481#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
7482#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
7483#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
7484#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
7485#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
Ben Widawsky48484052013-05-28 19:22:27 -07007486#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
Ben Widawsky4912d042011-04-25 11:25:20 -07007487 GEN6_PM_RP_DOWN_THRESHOLD | \
7488 GEN6_PM_RP_DOWN_TIMEOUT)
Chris Wilson8fd26852010-12-08 18:40:43 +00007489
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007490#define GEN7_GT_SCRATCH(i) _MMIO(0x4F100 + (i) * 4)
Imre Deak9e72b462014-05-05 15:13:55 +03007491#define GEN7_GT_SCRATCH_REG_NUM 8
7492
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007493#define VLV_GTLC_SURVIVABILITY_REG _MMIO(0x130098)
Deepak S76c3552f2014-01-30 23:08:16 +05307494#define VLV_GFX_CLK_STATUS_BIT (1<<3)
7495#define VLV_GFX_CLK_FORCE_ON_BIT (1<<2)
7496
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007497#define GEN6_GT_GFX_RC6_LOCKED _MMIO(0x138104)
7498#define VLV_COUNTER_CONTROL _MMIO(0x138104)
Jesse Barnes49798eb2013-09-26 17:55:57 -07007499#define VLV_COUNT_RANGE_HIGH (1<<15)
Deepak S31685c22014-07-03 17:33:01 -04007500#define VLV_MEDIA_RC0_COUNT_EN (1<<5)
7501#define VLV_RENDER_RC0_COUNT_EN (1<<4)
Jesse Barnes49798eb2013-09-26 17:55:57 -07007502#define VLV_MEDIA_RC6_COUNT_EN (1<<1)
7503#define VLV_RENDER_RC6_COUNT_EN (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007504#define GEN6_GT_GFX_RC6 _MMIO(0x138108)
7505#define VLV_GT_RENDER_RC6 _MMIO(0x138108)
7506#define VLV_GT_MEDIA_RC6 _MMIO(0x13810C)
Imre Deak9cc19be2014-04-14 20:24:24 +03007507
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007508#define GEN6_GT_GFX_RC6p _MMIO(0x13810C)
7509#define GEN6_GT_GFX_RC6pp _MMIO(0x138110)
7510#define VLV_RENDER_C0_COUNT _MMIO(0x138118)
7511#define VLV_MEDIA_C0_COUNT _MMIO(0x13811C)
Ben Widawskycce66a22012-03-27 18:59:38 -07007512
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007513#define GEN6_PCODE_MAILBOX _MMIO(0x138124)
Chris Wilson8fd26852010-12-08 18:40:43 +00007514#define GEN6_PCODE_READY (1<<31)
Lyude87660502016-08-17 15:55:53 -04007515#define GEN6_PCODE_ERROR_MASK 0xFF
7516#define GEN6_PCODE_SUCCESS 0x0
7517#define GEN6_PCODE_ILLEGAL_CMD 0x1
7518#define GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x2
7519#define GEN6_PCODE_TIMEOUT 0x3
7520#define GEN6_PCODE_UNIMPLEMENTED_CMD 0xFF
7521#define GEN7_PCODE_TIMEOUT 0x2
7522#define GEN7_PCODE_ILLEGAL_DATA 0x3
7523#define GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x10
Ben Widawsky31643d52012-09-26 10:34:01 -07007524#define GEN6_PCODE_WRITE_RC6VIDS 0x4
7525#define GEN6_PCODE_READ_RC6VIDS 0x5
Damien Lespiau9043ae02015-04-30 16:39:18 +01007526#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
7527#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03007528#define BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ 0x18
Damien Lespiau57520bc2015-04-30 16:39:19 +01007529#define GEN9_PCODE_READ_MEM_LATENCY 0x6
7530#define GEN9_MEM_LATENCY_LEVEL_MASK 0xFF
7531#define GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT 8
7532#define GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT 16
7533#define GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT 24
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01007534#define SKL_PCODE_CDCLK_CONTROL 0x7
7535#define SKL_CDCLK_PREPARE_FOR_CHANGE 0x3
7536#define SKL_CDCLK_READY_FOR_CHANGE 0x1
Damien Lespiau9043ae02015-04-30 16:39:18 +01007537#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
7538#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
7539#define GEN6_READ_OC_PARAMS 0xc
Paulo Zanoni515b2392013-09-10 19:36:37 -03007540#define GEN6_PCODE_READ_D_COMP 0x10
7541#define GEN6_PCODE_WRITE_D_COMP 0x11
Vandana Kannanf8437dd12014-11-24 13:37:39 +05307542#define HSW_PCODE_DE_WRITE_FREQ_REQ 0x17
Ben Widawsky2a114cc2013-11-02 21:07:47 -07007543#define DISPLAY_IPS_CONTROL 0x19
Tom O'Rourke93ee2922014-11-19 14:21:52 -08007544#define HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL 0x1A
Lyude656d1b82016-08-17 15:55:54 -04007545#define GEN9_PCODE_SAGV_CONTROL 0x21
7546#define GEN9_SAGV_DISABLE 0x0
7547#define GEN9_SAGV_IS_DISABLED 0x1
7548#define GEN9_SAGV_ENABLE 0x3
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007549#define GEN6_PCODE_DATA _MMIO(0x138128)
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07007550#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
Chris Wilson3ebecd02013-04-12 19:10:13 +01007551#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007552#define GEN6_PCODE_DATA1 _MMIO(0x13812C)
Chris Wilson8fd26852010-12-08 18:40:43 +00007553
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007554#define GEN6_GT_CORE_STATUS _MMIO(0x138060)
Ben Widawsky4d855292011-12-12 19:34:16 -08007555#define GEN6_CORE_CPD_STATE_MASK (7<<4)
7556#define GEN6_RCn_MASK 7
7557#define GEN6_RC0 0
7558#define GEN6_RC3 2
7559#define GEN6_RC6 3
7560#define GEN6_RC7 4
7561
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007562#define GEN8_GT_SLICE_INFO _MMIO(0x138064)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02007563#define GEN8_LSLICESTAT_MASK 0x7
7564
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007565#define CHV_POWER_SS0_SIG1 _MMIO(0xa720)
7566#define CHV_POWER_SS1_SIG1 _MMIO(0xa728)
Jeff McGee5575f032015-02-27 10:22:32 -08007567#define CHV_SS_PG_ENABLE (1<<1)
7568#define CHV_EU08_PG_ENABLE (1<<9)
7569#define CHV_EU19_PG_ENABLE (1<<17)
7570#define CHV_EU210_PG_ENABLE (1<<25)
7571
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007572#define CHV_POWER_SS0_SIG2 _MMIO(0xa724)
7573#define CHV_POWER_SS1_SIG2 _MMIO(0xa72c)
Jeff McGee5575f032015-02-27 10:22:32 -08007574#define CHV_EU311_PG_ENABLE (1<<1)
7575
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007576#define GEN9_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + (slice)*0x4)
Jeff McGee7f992ab2015-02-13 10:27:55 -06007577#define GEN9_PGCTL_SLICE_ACK (1 << 0)
Jeff McGee1c046bc2015-04-03 18:13:18 -07007578#define GEN9_PGCTL_SS_ACK(subslice) (1 << (2 + (subslice)*2))
Jeff McGee7f992ab2015-02-13 10:27:55 -06007579
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007580#define GEN9_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + (slice)*0x8)
7581#define GEN9_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + (slice)*0x8)
Jeff McGee7f992ab2015-02-13 10:27:55 -06007582#define GEN9_PGCTL_SSA_EU08_ACK (1 << 0)
7583#define GEN9_PGCTL_SSA_EU19_ACK (1 << 2)
7584#define GEN9_PGCTL_SSA_EU210_ACK (1 << 4)
7585#define GEN9_PGCTL_SSA_EU311_ACK (1 << 6)
7586#define GEN9_PGCTL_SSB_EU08_ACK (1 << 8)
7587#define GEN9_PGCTL_SSB_EU19_ACK (1 << 10)
7588#define GEN9_PGCTL_SSB_EU210_ACK (1 << 12)
7589#define GEN9_PGCTL_SSB_EU311_ACK (1 << 14)
7590
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007591#define GEN7_MISCCPCTL _MMIO(0x9424)
Alex Dai33a732f2015-08-12 15:43:36 +01007592#define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
7593#define GEN8_DOP_CLOCK_GATE_CFCLK_ENABLE (1<<2)
7594#define GEN8_DOP_CLOCK_GATE_GUC_ENABLE (1<<4)
Arun Siluvery5b88aba2015-09-08 10:31:49 +01007595#define GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE (1<<6)
Ben Widawskye3689192012-05-25 16:56:22 -07007596
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007597#define GEN8_GARBCNTL _MMIO(0xB004)
Arun Siluvery245d9662015-08-03 20:24:56 +01007598#define GEN9_GAPS_TSV_CREDIT_DISABLE (1<<7)
7599
Ben Widawskye3689192012-05-25 16:56:22 -07007600/* IVYBRIDGE DPF */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007601#define GEN7_L3CDERRST1(slice) _MMIO(0xB008 + (slice) * 0x200) /* L3CD Error Status 1 */
Ben Widawskye3689192012-05-25 16:56:22 -07007602#define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
7603#define GEN7_PARITY_ERROR_VALID (1<<13)
7604#define GEN7_L3CDERRST1_BANK_MASK (3<<11)
7605#define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
7606#define GEN7_PARITY_ERROR_ROW(reg) \
7607 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
7608#define GEN7_PARITY_ERROR_BANK(reg) \
7609 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
7610#define GEN7_PARITY_ERROR_SUBBANK(reg) \
7611 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
7612#define GEN7_L3CDERRST1_ENABLE (1<<7)
7613
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007614#define GEN7_L3LOG(slice, i) _MMIO(0xB070 + (slice) * 0x200 + (i) * 4)
Ben Widawskyb9524a12012-05-25 16:56:24 -07007615#define GEN7_L3LOG_SIZE 0x80
7616
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007617#define GEN7_HALF_SLICE_CHICKEN1 _MMIO(0xe100) /* IVB GT1 + VLV */
7618#define GEN7_HALF_SLICE_CHICKEN1_GT2 _MMIO(0xf100)
Jesse Barnes12f33822012-10-25 12:15:45 -07007619#define GEN7_MAX_PS_THREAD_DEP (8<<12)
Ben Widawsky4c2e7a52013-11-02 21:08:00 -07007620#define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1<<10)
Nick Hoath983b4b92015-04-10 13:12:25 +01007621#define GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE (1<<4)
Jesse Barnes12f33822012-10-25 12:15:45 -07007622#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
7623
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007624#define GEN9_HALF_SLICE_CHICKEN5 _MMIO(0xe188)
Damien Lespiau3ca5da42014-03-26 18:18:01 +00007625#define GEN9_DG_MIRROR_FIX_ENABLE (1<<5)
Damien Lespiaue2db7072015-02-09 19:33:21 +00007626#define GEN9_CCS_TLB_PREFETCH_ENABLE (1<<3)
Damien Lespiau3ca5da42014-03-26 18:18:01 +00007627
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007628#define GEN8_ROW_CHICKEN _MMIO(0xe4f0)
Tim Gore950b2aa2016-03-16 16:13:46 +00007629#define FLOW_CONTROL_ENABLE (1<<15)
Kenneth Graunkec8966e12014-02-26 23:59:30 -08007630#define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1<<8)
Kenneth Graunke1411e6a2014-02-26 23:59:31 -08007631#define STALL_DOP_GATING_DISABLE (1<<5)
Kenneth Graunkec8966e12014-02-26 23:59:30 -08007632
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007633#define GEN7_ROW_CHICKEN2 _MMIO(0xe4f4)
7634#define GEN7_ROW_CHICKEN2_GT2 _MMIO(0xf4f4)
Jesse Barnes8ab43972012-10-25 12:15:42 -07007635#define DOP_CLOCK_GATING_DISABLE (1<<0)
7636
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007637#define HSW_ROW_CHICKEN3 _MMIO(0xe49c)
Francisco Jerezf3fc4882013-10-02 15:53:16 -07007638#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
7639
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007640#define HALF_SLICE_CHICKEN2 _MMIO(0xe180)
Robert Beckett6b6d5622015-09-08 10:31:52 +01007641#define GEN8_ST_PO_DISABLE (1<<13)
7642
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007643#define HALF_SLICE_CHICKEN3 _MMIO(0xe184)
Kenneth Graunke94411592014-12-31 16:23:00 -08007644#define HSW_SAMPLE_C_PERFORMANCE (1<<9)
Ben Widawskyfd392b62013-11-04 22:52:39 -08007645#define GEN8_CENTROID_PIXEL_OPT_DIS (1<<8)
Nick Hoath84241712015-02-05 10:47:20 +00007646#define GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC (1<<5)
Ben Widawskybf663472013-11-02 21:07:57 -07007647#define GEN8_SAMPLER_POWER_BYPASS_DIS (1<<1)
Ben Widawskyfd392b62013-11-04 22:52:39 -08007648
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007649#define GEN9_HALF_SLICE_CHICKEN7 _MMIO(0xe194)
Nick Hoathcac23df2015-02-05 10:47:22 +00007650#define GEN9_ENABLE_YV12_BUGFIX (1<<4)
Tim Gorebfd8ad42016-04-19 15:45:52 +01007651#define GEN9_ENABLE_GPGPU_PREEMPTION (1<<2)
Nick Hoathcac23df2015-02-05 10:47:22 +00007652
Jani Nikulac46f1112014-10-27 16:26:52 +02007653/* Audio */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007654#define G4X_AUD_VID_DID _MMIO(dev_priv->info.display_mmio_offset + 0x62020)
Jani Nikulac46f1112014-10-27 16:26:52 +02007655#define INTEL_AUDIO_DEVCL 0x808629FB
7656#define INTEL_AUDIO_DEVBLC 0x80862801
7657#define INTEL_AUDIO_DEVCTG 0x80862802
Wu Fengguange0dac652011-09-05 14:25:34 +08007658
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007659#define G4X_AUD_CNTL_ST _MMIO(0x620B4)
Jani Nikulac46f1112014-10-27 16:26:52 +02007660#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
7661#define G4X_ELDV_DEVCTG (1 << 14)
7662#define G4X_ELD_ADDR_MASK (0xf << 5)
7663#define G4X_ELD_ACK (1 << 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007664#define G4X_HDMIW_HDMIEDID _MMIO(0x6210C)
Wu Fengguange0dac652011-09-05 14:25:34 +08007665
Jani Nikulac46f1112014-10-27 16:26:52 +02007666#define _IBX_HDMIW_HDMIEDID_A 0xE2050
7667#define _IBX_HDMIW_HDMIEDID_B 0xE2150
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007668#define IBX_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _IBX_HDMIW_HDMIEDID_A, \
7669 _IBX_HDMIW_HDMIEDID_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02007670#define _IBX_AUD_CNTL_ST_A 0xE20B4
7671#define _IBX_AUD_CNTL_ST_B 0xE21B4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007672#define IBX_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CNTL_ST_A, \
7673 _IBX_AUD_CNTL_ST_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02007674#define IBX_ELD_BUFFER_SIZE_MASK (0x1f << 10)
7675#define IBX_ELD_ADDRESS_MASK (0x1f << 5)
7676#define IBX_ELD_ACK (1 << 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007677#define IBX_AUD_CNTL_ST2 _MMIO(0xE20C0)
Jani Nikula82910ac2014-10-27 16:26:59 +02007678#define IBX_CP_READY(port) ((1 << 1) << (((port) - 1) * 4))
7679#define IBX_ELD_VALID(port) ((1 << 0) << (((port) - 1) * 4))
Wu Fengguange0dac652011-09-05 14:25:34 +08007680
Jani Nikulac46f1112014-10-27 16:26:52 +02007681#define _CPT_HDMIW_HDMIEDID_A 0xE5050
7682#define _CPT_HDMIW_HDMIEDID_B 0xE5150
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007683#define CPT_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _CPT_HDMIW_HDMIEDID_A, _CPT_HDMIW_HDMIEDID_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02007684#define _CPT_AUD_CNTL_ST_A 0xE50B4
7685#define _CPT_AUD_CNTL_ST_B 0xE51B4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007686#define CPT_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CNTL_ST_A, _CPT_AUD_CNTL_ST_B)
7687#define CPT_AUD_CNTRL_ST2 _MMIO(0xE50C0)
Wu Fengguange0dac652011-09-05 14:25:34 +08007688
Jani Nikulac46f1112014-10-27 16:26:52 +02007689#define _VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
7690#define _VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007691#define VLV_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _VLV_HDMIW_HDMIEDID_A, _VLV_HDMIW_HDMIEDID_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02007692#define _VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
7693#define _VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007694#define VLV_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CNTL_ST_A, _VLV_AUD_CNTL_ST_B)
7695#define VLV_AUD_CNTL_ST2 _MMIO(VLV_DISPLAY_BASE + 0x620C0)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007696
Eric Anholtae662d32012-01-03 09:23:29 -08007697/* These are the 4 32-bit write offset registers for each stream
7698 * output buffer. It determines the offset from the
7699 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
7700 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007701#define GEN7_SO_WRITE_OFFSET(n) _MMIO(0x5280 + (n) * 4)
Eric Anholtae662d32012-01-03 09:23:29 -08007702
Jani Nikulac46f1112014-10-27 16:26:52 +02007703#define _IBX_AUD_CONFIG_A 0xe2000
7704#define _IBX_AUD_CONFIG_B 0xe2100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007705#define IBX_AUD_CFG(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CONFIG_A, _IBX_AUD_CONFIG_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02007706#define _CPT_AUD_CONFIG_A 0xe5000
7707#define _CPT_AUD_CONFIG_B 0xe5100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007708#define CPT_AUD_CFG(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CONFIG_A, _CPT_AUD_CONFIG_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02007709#define _VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
7710#define _VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007711#define VLV_AUD_CFG(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CONFIG_A, _VLV_AUD_CONFIG_B)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007712
Wu Fengguangb6daa022012-01-06 14:41:31 -06007713#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
7714#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
7715#define AUD_CONFIG_UPPER_N_SHIFT 20
Jani Nikulac46f1112014-10-27 16:26:52 +02007716#define AUD_CONFIG_UPPER_N_MASK (0xff << 20)
Wu Fengguangb6daa022012-01-06 14:41:31 -06007717#define AUD_CONFIG_LOWER_N_SHIFT 4
Jani Nikulac46f1112014-10-27 16:26:52 +02007718#define AUD_CONFIG_LOWER_N_MASK (0xfff << 4)
Jani Nikula25613892016-10-10 18:04:06 +03007719#define AUD_CONFIG_N_MASK (AUD_CONFIG_UPPER_N_MASK | AUD_CONFIG_LOWER_N_MASK)
7720#define AUD_CONFIG_N(n) \
7721 (((((n) >> 12) & 0xff) << AUD_CONFIG_UPPER_N_SHIFT) | \
7722 (((n) & 0xfff) << AUD_CONFIG_LOWER_N_SHIFT))
Wu Fengguangb6daa022012-01-06 14:41:31 -06007723#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
Jani Nikula1a915102013-10-16 12:34:48 +03007724#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
7725#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
7726#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
7727#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
7728#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
7729#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
7730#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
7731#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
7732#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
7733#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
7734#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
Wu Fengguangb6daa022012-01-06 14:41:31 -06007735#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
7736
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007737/* HSW Audio */
Jani Nikulac46f1112014-10-27 16:26:52 +02007738#define _HSW_AUD_CONFIG_A 0x65000
7739#define _HSW_AUD_CONFIG_B 0x65100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007740#define HSW_AUD_CFG(pipe) _MMIO_PIPE(pipe, _HSW_AUD_CONFIG_A, _HSW_AUD_CONFIG_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007741
Jani Nikulac46f1112014-10-27 16:26:52 +02007742#define _HSW_AUD_MISC_CTRL_A 0x65010
7743#define _HSW_AUD_MISC_CTRL_B 0x65110
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007744#define HSW_AUD_MISC_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_MISC_CTRL_A, _HSW_AUD_MISC_CTRL_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007745
Libin Yang6014ac12016-10-25 17:54:18 +03007746#define _HSW_AUD_M_CTS_ENABLE_A 0x65028
7747#define _HSW_AUD_M_CTS_ENABLE_B 0x65128
7748#define HSW_AUD_M_CTS_ENABLE(pipe) _MMIO_PIPE(pipe, _HSW_AUD_M_CTS_ENABLE_A, _HSW_AUD_M_CTS_ENABLE_B)
7749#define AUD_M_CTS_M_VALUE_INDEX (1 << 21)
7750#define AUD_M_CTS_M_PROG_ENABLE (1 << 20)
7751#define AUD_CONFIG_M_MASK 0xfffff
7752
Jani Nikulac46f1112014-10-27 16:26:52 +02007753#define _HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4
7754#define _HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007755#define HSW_AUD_DIP_ELD_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIP_ELD_CTRL_ST_A, _HSW_AUD_DIP_ELD_CTRL_ST_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007756
7757/* Audio Digital Converter */
Jani Nikulac46f1112014-10-27 16:26:52 +02007758#define _HSW_AUD_DIG_CNVT_1 0x65080
7759#define _HSW_AUD_DIG_CNVT_2 0x65180
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007760#define AUD_DIG_CNVT(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIG_CNVT_1, _HSW_AUD_DIG_CNVT_2)
Jani Nikulac46f1112014-10-27 16:26:52 +02007761#define DIP_PORT_SEL_MASK 0x3
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007762
Jani Nikulac46f1112014-10-27 16:26:52 +02007763#define _HSW_AUD_EDID_DATA_A 0x65050
7764#define _HSW_AUD_EDID_DATA_B 0x65150
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007765#define HSW_AUD_EDID_DATA(pipe) _MMIO_PIPE(pipe, _HSW_AUD_EDID_DATA_A, _HSW_AUD_EDID_DATA_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007766
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007767#define HSW_AUD_PIPE_CONV_CFG _MMIO(0x6507c)
7768#define HSW_AUD_PIN_ELD_CP_VLD _MMIO(0x650c0)
Jani Nikula82910ac2014-10-27 16:26:59 +02007769#define AUDIO_INACTIVE(trans) ((1 << 3) << ((trans) * 4))
7770#define AUDIO_OUTPUT_ENABLE(trans) ((1 << 2) << ((trans) * 4))
7771#define AUDIO_CP_READY(trans) ((1 << 1) << ((trans) * 4))
7772#define AUDIO_ELD_VALID(trans) ((1 << 0) << ((trans) * 4))
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007773
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007774#define HSW_AUD_CHICKENBIT _MMIO(0x65f10)
Lu, Han632f3ab2015-05-05 09:05:47 +08007775#define SKL_AUD_CODEC_WAKE_SIGNAL (1 << 15)
7776
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03007777/* HSW Power Wells */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007778#define HSW_PWR_WELL_BIOS _MMIO(0x45400) /* CTL1 */
7779#define HSW_PWR_WELL_DRIVER _MMIO(0x45404) /* CTL2 */
7780#define HSW_PWR_WELL_KVMR _MMIO(0x45408) /* CTL3 */
7781#define HSW_PWR_WELL_DEBUG _MMIO(0x4540C) /* CTL4 */
Paulo Zanoni6aedd1f2013-08-02 16:22:25 -03007782#define HSW_PWR_WELL_ENABLE_REQUEST (1<<31)
7783#define HSW_PWR_WELL_STATE_ENABLED (1<<30)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007784#define HSW_PWR_WELL_CTL5 _MMIO(0x45410)
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03007785#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
7786#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007787#define HSW_PWR_WELL_FORCE_ON (1<<19)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007788#define HSW_PWR_WELL_CTL6 _MMIO(0x45414)
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03007789
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00007790/* SKL Fuse Status */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007791#define SKL_FUSE_STATUS _MMIO(0x42000)
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00007792#define SKL_FUSE_DOWNLOAD_STATUS (1<<31)
7793#define SKL_FUSE_PG0_DIST_STATUS (1<<27)
7794#define SKL_FUSE_PG1_DIST_STATUS (1<<26)
7795#define SKL_FUSE_PG2_DIST_STATUS (1<<25)
7796
Praveen Paneri85ee17e2016-11-15 22:49:20 +05307797/* Decoupled MMIO register pair for kernel driver */
7798#define GEN9_DECOUPLED_REG0_DW0 _MMIO(0xF00)
7799#define GEN9_DECOUPLED_REG0_DW1 _MMIO(0xF04)
7800#define GEN9_DECOUPLED_DW1_GO (1<<31)
7801#define GEN9_DECOUPLED_PD_SHIFT 28
7802#define GEN9_DECOUPLED_OP_SHIFT 24
7803
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03007804/* Per-pipe DDI Function Control */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007805#define _TRANS_DDI_FUNC_CTL_A 0x60400
7806#define _TRANS_DDI_FUNC_CTL_B 0x61400
7807#define _TRANS_DDI_FUNC_CTL_C 0x62400
7808#define _TRANS_DDI_FUNC_CTL_EDP 0x6F400
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007809#define TRANS_DDI_FUNC_CTL(tran) _MMIO_TRANS2(tran, _TRANS_DDI_FUNC_CTL_A)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007810
Paulo Zanoniad80a812012-10-24 16:06:19 -02007811#define TRANS_DDI_FUNC_ENABLE (1<<31)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03007812/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
Paulo Zanoniad80a812012-10-24 16:06:19 -02007813#define TRANS_DDI_PORT_MASK (7<<28)
Daniel Vetter26804af2014-06-25 22:01:55 +03007814#define TRANS_DDI_PORT_SHIFT 28
Paulo Zanoniad80a812012-10-24 16:06:19 -02007815#define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
7816#define TRANS_DDI_PORT_NONE (0<<28)
7817#define TRANS_DDI_MODE_SELECT_MASK (7<<24)
7818#define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
7819#define TRANS_DDI_MODE_SELECT_DVI (1<<24)
7820#define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
7821#define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
7822#define TRANS_DDI_MODE_SELECT_FDI (4<<24)
7823#define TRANS_DDI_BPC_MASK (7<<20)
7824#define TRANS_DDI_BPC_8 (0<<20)
7825#define TRANS_DDI_BPC_10 (1<<20)
7826#define TRANS_DDI_BPC_6 (2<<20)
7827#define TRANS_DDI_BPC_12 (3<<20)
7828#define TRANS_DDI_PVSYNC (1<<17)
7829#define TRANS_DDI_PHSYNC (1<<16)
7830#define TRANS_DDI_EDP_INPUT_MASK (7<<12)
7831#define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
7832#define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
7833#define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
7834#define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
Dave Airlie01b887c2014-05-02 11:17:41 +10007835#define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1<<8)
Shashank Sharma15953632017-03-13 16:54:03 +05307836#define TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE (1<<7)
7837#define TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ (1<<6)
Paulo Zanoniad80a812012-10-24 16:06:19 -02007838#define TRANS_DDI_BFI_ENABLE (1<<4)
Shashank Sharma15953632017-03-13 16:54:03 +05307839#define TRANS_DDI_HIGH_TMDS_CHAR_RATE (1<<4)
7840#define TRANS_DDI_HDMI_SCRAMBLING (1<<0)
7841#define TRANS_DDI_HDMI_SCRAMBLING_MASK (TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE \
7842 | TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ \
7843 | TRANS_DDI_HDMI_SCRAMBLING)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03007844
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03007845/* DisplayPort Transport Control */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007846#define _DP_TP_CTL_A 0x64040
7847#define _DP_TP_CTL_B 0x64140
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007848#define DP_TP_CTL(port) _MMIO_PORT(port, _DP_TP_CTL_A, _DP_TP_CTL_B)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007849#define DP_TP_CTL_ENABLE (1<<31)
7850#define DP_TP_CTL_MODE_SST (0<<27)
7851#define DP_TP_CTL_MODE_MST (1<<27)
Dave Airlie01b887c2014-05-02 11:17:41 +10007852#define DP_TP_CTL_FORCE_ACT (1<<25)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03007853#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007854#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03007855#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
7856#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
7857#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03007858#define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
7859#define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007860#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03007861#define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03007862
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03007863/* DisplayPort Transport Status */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007864#define _DP_TP_STATUS_A 0x64044
7865#define _DP_TP_STATUS_B 0x64144
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007866#define DP_TP_STATUS(port) _MMIO_PORT(port, _DP_TP_STATUS_A, _DP_TP_STATUS_B)
Dave Airlie01b887c2014-05-02 11:17:41 +10007867#define DP_TP_STATUS_IDLE_DONE (1<<25)
7868#define DP_TP_STATUS_ACT_SENT (1<<24)
7869#define DP_TP_STATUS_MODE_STATUS_MST (1<<23)
7870#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
7871#define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8)
7872#define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4)
7873#define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0)
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03007874
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03007875/* DDI Buffer Control */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007876#define _DDI_BUF_CTL_A 0x64000
7877#define _DDI_BUF_CTL_B 0x64100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007878#define DDI_BUF_CTL(port) _MMIO_PORT(port, _DDI_BUF_CTL_A, _DDI_BUF_CTL_B)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007879#define DDI_BUF_CTL_ENABLE (1<<31)
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05307880#define DDI_BUF_TRANS_SELECT(n) ((n) << 24)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007881#define DDI_BUF_EMP_MASK (0xf<<24)
Damien Lespiau876a8cd2012-12-11 18:48:30 +00007882#define DDI_BUF_PORT_REVERSAL (1<<16)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007883#define DDI_BUF_IS_IDLE (1<<7)
Paulo Zanoni79935fc2012-11-20 13:27:40 -02007884#define DDI_A_4_LANES (1<<4)
Daniel Vetter17aa6be2013-04-30 14:01:40 +02007885#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03007886#define DDI_PORT_WIDTH_MASK (7 << 1)
7887#define DDI_PORT_WIDTH_SHIFT 1
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03007888#define DDI_INIT_DISPLAY_DETECTED (1<<0)
7889
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03007890/* DDI Buffer Translations */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007891#define _DDI_BUF_TRANS_A 0x64E00
7892#define _DDI_BUF_TRANS_B 0x64E60
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007893#define DDI_BUF_TRANS_LO(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8)
Ville Syrjäläc110ae62016-07-12 15:59:29 +03007894#define DDI_BUF_BALANCE_LEG_ENABLE (1 << 31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007895#define DDI_BUF_TRANS_HI(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8 + 4)
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03007896
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03007897/* Sideband Interface (SBI) is programmed indirectly, via
7898 * SBI_ADDR, which contains the register offset; and SBI_DATA,
7899 * which contains the payload */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007900#define SBI_ADDR _MMIO(0xC6000)
7901#define SBI_DATA _MMIO(0xC6004)
7902#define SBI_CTL_STAT _MMIO(0xC6008)
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02007903#define SBI_CTL_DEST_ICLK (0x0<<16)
7904#define SBI_CTL_DEST_MPHY (0x1<<16)
7905#define SBI_CTL_OP_IORD (0x2<<8)
7906#define SBI_CTL_OP_IOWR (0x3<<8)
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03007907#define SBI_CTL_OP_CRRD (0x6<<8)
7908#define SBI_CTL_OP_CRWR (0x7<<8)
7909#define SBI_RESPONSE_FAIL (0x1<<1)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007910#define SBI_RESPONSE_SUCCESS (0x0<<1)
7911#define SBI_BUSY (0x1<<0)
7912#define SBI_READY (0x0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03007913
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007914/* SBI offsets */
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02007915#define SBI_SSCDIVINTPHASE 0x0200
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007916#define SBI_SSCDIVINTPHASE6 0x0600
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02007917#define SBI_SSCDIVINTPHASE_DIVSEL_SHIFT 1
7918#define SBI_SSCDIVINTPHASE_DIVSEL_MASK (0x7f<<1)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007919#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02007920#define SBI_SSCDIVINTPHASE_INCVAL_SHIFT 8
7921#define SBI_SSCDIVINTPHASE_INCVAL_MASK (0x7f<<8)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007922#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007923#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007924#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02007925#define SBI_SSCDITHPHASE 0x0204
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007926#define SBI_SSCCTL 0x020c
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007927#define SBI_SSCCTL6 0x060C
Paulo Zanonidde86e22012-12-01 12:04:25 -02007928#define SBI_SSCCTL_PATHALT (1<<3)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007929#define SBI_SSCCTL_DISABLE (1<<0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007930#define SBI_SSCAUXDIV6 0x0610
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02007931#define SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT 4
7932#define SBI_SSCAUXDIV_FINALDIV2SEL_MASK (1<<4)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007933#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007934#define SBI_DBUFF0 0x2a00
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007935#define SBI_GEN0 0x1f00
7936#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1<<0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007937
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03007938/* LPT PIXCLK_GATE */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007939#define PIXCLK_GATE _MMIO(0xC6020)
Paulo Zanoni745ca3b2012-08-08 14:15:32 -03007940#define PIXCLK_GATE_UNGATE (1<<0)
7941#define PIXCLK_GATE_GATE (0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03007942
Eugeni Dodonove93ea062012-03-29 12:32:32 -03007943/* SPLL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007944#define SPLL_CTL _MMIO(0x46020)
Eugeni Dodonove93ea062012-03-29 12:32:32 -03007945#define SPLL_PLL_ENABLE (1<<31)
Damien Lespiau39bc66c2012-10-11 15:24:04 +01007946#define SPLL_PLL_SSC (1<<28)
7947#define SPLL_PLL_NON_SSC (2<<28)
Jesse Barnes11578552014-01-21 12:42:10 -08007948#define SPLL_PLL_LCPLL (3<<28)
7949#define SPLL_PLL_REF_MASK (3<<28)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007950#define SPLL_PLL_FREQ_810MHz (0<<26)
7951#define SPLL_PLL_FREQ_1350MHz (1<<26)
Jesse Barnes11578552014-01-21 12:42:10 -08007952#define SPLL_PLL_FREQ_2700MHz (2<<26)
7953#define SPLL_PLL_FREQ_MASK (3<<26)
Eugeni Dodonove93ea062012-03-29 12:32:32 -03007954
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03007955/* WRPLL */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007956#define _WRPLL_CTL1 0x46040
7957#define _WRPLL_CTL2 0x46060
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007958#define WRPLL_CTL(pll) _MMIO_PIPE(pll, _WRPLL_CTL1, _WRPLL_CTL2)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007959#define WRPLL_PLL_ENABLE (1<<31)
Daniel Vetter114fe482014-06-25 22:01:48 +03007960#define WRPLL_PLL_SSC (1<<28)
7961#define WRPLL_PLL_NON_SSC (2<<28)
7962#define WRPLL_PLL_LCPLL (3<<28)
7963#define WRPLL_PLL_REF_MASK (3<<28)
Eugeni Dodonovef4d0842012-04-13 17:08:38 -03007964/* WRPLL divider programming */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007965#define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
Jesse Barnes11578552014-01-21 12:42:10 -08007966#define WRPLL_DIVIDER_REF_MASK (0xff)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007967#define WRPLL_DIVIDER_POST(x) ((x)<<8)
Jesse Barnes11578552014-01-21 12:42:10 -08007968#define WRPLL_DIVIDER_POST_MASK (0x3f<<8)
7969#define WRPLL_DIVIDER_POST_SHIFT 8
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007970#define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
Jesse Barnes11578552014-01-21 12:42:10 -08007971#define WRPLL_DIVIDER_FB_SHIFT 16
7972#define WRPLL_DIVIDER_FB_MASK (0xff<<16)
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03007973
Eugeni Dodonovfec91812012-03-29 12:32:33 -03007974/* Port clock selection */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007975#define _PORT_CLK_SEL_A 0x46100
7976#define _PORT_CLK_SEL_B 0x46104
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007977#define PORT_CLK_SEL(port) _MMIO_PORT(port, _PORT_CLK_SEL_A, _PORT_CLK_SEL_B)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03007978#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
7979#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
7980#define PORT_CLK_SEL_LCPLL_810 (2<<29)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007981#define PORT_CLK_SEL_SPLL (3<<29)
Daniel Vetter716c2e52014-06-25 22:02:02 +03007982#define PORT_CLK_SEL_WRPLL(pll) (((pll)+4)<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03007983#define PORT_CLK_SEL_WRPLL1 (4<<29)
7984#define PORT_CLK_SEL_WRPLL2 (5<<29)
Paulo Zanoni6441ab52012-10-05 12:05:58 -03007985#define PORT_CLK_SEL_NONE (7<<29)
Jesse Barnes11578552014-01-21 12:42:10 -08007986#define PORT_CLK_SEL_MASK (7<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03007987
Paulo Zanonibb523fc2012-10-23 18:29:56 -02007988/* Transcoder clock selection */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007989#define _TRANS_CLK_SEL_A 0x46140
7990#define _TRANS_CLK_SEL_B 0x46144
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007991#define TRANS_CLK_SEL(tran) _MMIO_TRANS(tran, _TRANS_CLK_SEL_A, _TRANS_CLK_SEL_B)
Paulo Zanonibb523fc2012-10-23 18:29:56 -02007992/* For each transcoder, we need to select the corresponding port clock */
7993#define TRANS_CLK_SEL_DISABLED (0x0<<29)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007994#define TRANS_CLK_SEL_PORT(x) (((x)+1)<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03007995
Ville Syrjälä7f1052a2016-04-26 19:46:32 +03007996#define CDCLK_FREQ _MMIO(0x46200)
7997
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007998#define _TRANSA_MSA_MISC 0x60410
7999#define _TRANSB_MSA_MISC 0x61410
8000#define _TRANSC_MSA_MISC 0x62410
8001#define _TRANS_EDP_MSA_MISC 0x6f410
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008002#define TRANS_MSA_MISC(tran) _MMIO_TRANS2(tran, _TRANSA_MSA_MISC)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02008003
Paulo Zanonic9809792012-10-23 18:30:00 -02008004#define TRANS_MSA_SYNC_CLK (1<<0)
8005#define TRANS_MSA_6_BPC (0<<5)
8006#define TRANS_MSA_8_BPC (1<<5)
8007#define TRANS_MSA_10_BPC (2<<5)
8008#define TRANS_MSA_12_BPC (3<<5)
8009#define TRANS_MSA_16_BPC (4<<5)
Paulo Zanonidae84792012-10-15 15:51:30 -03008010
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03008011/* LCPLL Control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008012#define LCPLL_CTL _MMIO(0x130040)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03008013#define LCPLL_PLL_DISABLE (1<<31)
8014#define LCPLL_PLL_LOCK (1<<30)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03008015#define LCPLL_CLK_FREQ_MASK (3<<26)
8016#define LCPLL_CLK_FREQ_450 (0<<26)
Paulo Zanonie39bf982013-11-02 21:07:36 -07008017#define LCPLL_CLK_FREQ_54O_BDW (1<<26)
8018#define LCPLL_CLK_FREQ_337_5_BDW (2<<26)
8019#define LCPLL_CLK_FREQ_675_BDW (3<<26)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008020#define LCPLL_CD_CLOCK_DISABLE (1<<25)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03008021#define LCPLL_ROOT_CD_CLOCK_DISABLE (1<<24)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03008022#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008023#define LCPLL_POWER_DOWN_ALLOW (1<<22)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03008024#define LCPLL_CD_SOURCE_FCLK (1<<21)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008025#define LCPLL_CD_SOURCE_FCLK_DONE (1<<19)
8026
Satheeshakrishna M326ac392014-11-13 14:55:13 +00008027/*
8028 * SKL Clocks
8029 */
8030
8031/* CDCLK_CTL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008032#define CDCLK_CTL _MMIO(0x46000)
Satheeshakrishna M326ac392014-11-13 14:55:13 +00008033#define CDCLK_FREQ_SEL_MASK (3<<26)
8034#define CDCLK_FREQ_450_432 (0<<26)
8035#define CDCLK_FREQ_540 (1<<26)
8036#define CDCLK_FREQ_337_308 (2<<26)
8037#define CDCLK_FREQ_675_617 (3<<26)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05308038#define BXT_CDCLK_CD2X_DIV_SEL_MASK (3<<22)
8039#define BXT_CDCLK_CD2X_DIV_SEL_1 (0<<22)
8040#define BXT_CDCLK_CD2X_DIV_SEL_1_5 (1<<22)
8041#define BXT_CDCLK_CD2X_DIV_SEL_2 (2<<22)
8042#define BXT_CDCLK_CD2X_DIV_SEL_4 (3<<22)
Ville Syrjälä7fe62752016-05-11 22:44:51 +03008043#define BXT_CDCLK_CD2X_PIPE(pipe) ((pipe)<<20)
8044#define BXT_CDCLK_CD2X_PIPE_NONE BXT_CDCLK_CD2X_PIPE(3)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05308045#define BXT_CDCLK_SSA_PRECHARGE_ENABLE (1<<16)
Ville Syrjälä7fe62752016-05-11 22:44:51 +03008046#define CDCLK_FREQ_DECIMAL_MASK (0x7ff)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05308047
Satheeshakrishna M326ac392014-11-13 14:55:13 +00008048/* LCPLL_CTL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008049#define LCPLL1_CTL _MMIO(0x46010)
8050#define LCPLL2_CTL _MMIO(0x46014)
Satheeshakrishna M326ac392014-11-13 14:55:13 +00008051#define LCPLL_PLL_ENABLE (1<<31)
8052
8053/* DPLL control1 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008054#define DPLL_CTRL1 _MMIO(0x6C058)
Satheeshakrishna M326ac392014-11-13 14:55:13 +00008055#define DPLL_CTRL1_HDMI_MODE(id) (1<<((id)*6+5))
8056#define DPLL_CTRL1_SSC(id) (1<<((id)*6+4))
Damien Lespiau71cd8422015-04-30 16:39:17 +01008057#define DPLL_CTRL1_LINK_RATE_MASK(id) (7<<((id)*6+1))
8058#define DPLL_CTRL1_LINK_RATE_SHIFT(id) ((id)*6+1)
8059#define DPLL_CTRL1_LINK_RATE(linkrate, id) ((linkrate)<<((id)*6+1))
Satheeshakrishna M326ac392014-11-13 14:55:13 +00008060#define DPLL_CTRL1_OVERRIDE(id) (1<<((id)*6))
Damien Lespiau71cd8422015-04-30 16:39:17 +01008061#define DPLL_CTRL1_LINK_RATE_2700 0
8062#define DPLL_CTRL1_LINK_RATE_1350 1
8063#define DPLL_CTRL1_LINK_RATE_810 2
8064#define DPLL_CTRL1_LINK_RATE_1620 3
8065#define DPLL_CTRL1_LINK_RATE_1080 4
8066#define DPLL_CTRL1_LINK_RATE_2160 5
Satheeshakrishna M326ac392014-11-13 14:55:13 +00008067
8068/* DPLL control2 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008069#define DPLL_CTRL2 _MMIO(0x6C05C)
Ville Syrjälä68d97532015-09-18 20:03:39 +03008070#define DPLL_CTRL2_DDI_CLK_OFF(port) (1<<((port)+15))
Satheeshakrishna M326ac392014-11-13 14:55:13 +00008071#define DPLL_CTRL2_DDI_CLK_SEL_MASK(port) (3<<((port)*3+1))
Satheeshakrishna M540e7322014-11-13 14:55:16 +00008072#define DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port) ((port)*3+1)
Ville Syrjälä68d97532015-09-18 20:03:39 +03008073#define DPLL_CTRL2_DDI_CLK_SEL(clk, port) ((clk)<<((port)*3+1))
Satheeshakrishna M326ac392014-11-13 14:55:13 +00008074#define DPLL_CTRL2_DDI_SEL_OVERRIDE(port) (1<<((port)*3))
8075
8076/* DPLL Status */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008077#define DPLL_STATUS _MMIO(0x6C060)
Satheeshakrishna M326ac392014-11-13 14:55:13 +00008078#define DPLL_LOCK(id) (1<<((id)*8))
8079
8080/* DPLL cfg */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008081#define _DPLL1_CFGCR1 0x6C040
8082#define _DPLL2_CFGCR1 0x6C048
8083#define _DPLL3_CFGCR1 0x6C050
Satheeshakrishna M326ac392014-11-13 14:55:13 +00008084#define DPLL_CFGCR1_FREQ_ENABLE (1<<31)
8085#define DPLL_CFGCR1_DCO_FRACTION_MASK (0x7fff<<9)
Ville Syrjälä68d97532015-09-18 20:03:39 +03008086#define DPLL_CFGCR1_DCO_FRACTION(x) ((x)<<9)
Satheeshakrishna M326ac392014-11-13 14:55:13 +00008087#define DPLL_CFGCR1_DCO_INTEGER_MASK (0x1ff)
8088
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008089#define _DPLL1_CFGCR2 0x6C044
8090#define _DPLL2_CFGCR2 0x6C04C
8091#define _DPLL3_CFGCR2 0x6C054
Satheeshakrishna M326ac392014-11-13 14:55:13 +00008092#define DPLL_CFGCR2_QDIV_RATIO_MASK (0xff<<8)
Ville Syrjälä68d97532015-09-18 20:03:39 +03008093#define DPLL_CFGCR2_QDIV_RATIO(x) ((x)<<8)
8094#define DPLL_CFGCR2_QDIV_MODE(x) ((x)<<7)
Satheeshakrishna M326ac392014-11-13 14:55:13 +00008095#define DPLL_CFGCR2_KDIV_MASK (3<<5)
Ville Syrjälä68d97532015-09-18 20:03:39 +03008096#define DPLL_CFGCR2_KDIV(x) ((x)<<5)
Satheeshakrishna M326ac392014-11-13 14:55:13 +00008097#define DPLL_CFGCR2_KDIV_5 (0<<5)
8098#define DPLL_CFGCR2_KDIV_2 (1<<5)
8099#define DPLL_CFGCR2_KDIV_3 (2<<5)
8100#define DPLL_CFGCR2_KDIV_1 (3<<5)
8101#define DPLL_CFGCR2_PDIV_MASK (7<<2)
Ville Syrjälä68d97532015-09-18 20:03:39 +03008102#define DPLL_CFGCR2_PDIV(x) ((x)<<2)
Satheeshakrishna M326ac392014-11-13 14:55:13 +00008103#define DPLL_CFGCR2_PDIV_1 (0<<2)
8104#define DPLL_CFGCR2_PDIV_2 (1<<2)
8105#define DPLL_CFGCR2_PDIV_3 (2<<2)
8106#define DPLL_CFGCR2_PDIV_7 (4<<2)
8107#define DPLL_CFGCR2_CENTRAL_FREQ_MASK (3)
8108
Lyudeda3b8912016-02-04 10:43:21 -05008109#define DPLL_CFGCR1(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR1, _DPLL2_CFGCR1)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008110#define DPLL_CFGCR2(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR2, _DPLL2_CFGCR2)
Satheeshakrishna M540e7322014-11-13 14:55:16 +00008111
Vandana Kannanf8437dd12014-11-24 13:37:39 +05308112/* BXT display engine PLL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008113#define BXT_DE_PLL_CTL _MMIO(0x6d000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05308114#define BXT_DE_PLL_RATIO(x) (x) /* {60,65,100} * 19.2MHz */
8115#define BXT_DE_PLL_RATIO_MASK 0xff
8116
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008117#define BXT_DE_PLL_ENABLE _MMIO(0x46070)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05308118#define BXT_DE_PLL_PLL_ENABLE (1 << 31)
8119#define BXT_DE_PLL_LOCK (1 << 30)
8120
A.Sunil Kamath664326f2014-11-24 13:37:44 +05308121/* GEN9 DC */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008122#define DC_STATE_EN _MMIO(0x45504)
Imre Deak13ae3a02015-11-04 19:24:16 +02008123#define DC_STATE_DISABLE 0
A.Sunil Kamath664326f2014-11-24 13:37:44 +05308124#define DC_STATE_EN_UPTO_DC5 (1<<0)
8125#define DC_STATE_EN_DC9 (1<<3)
A.Sunil Kamath6b457d32015-04-16 14:22:09 +05308126#define DC_STATE_EN_UPTO_DC6 (2<<0)
8127#define DC_STATE_EN_UPTO_DC5_DC6_MASK 0x3
8128
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008129#define DC_STATE_DEBUG _MMIO(0x45520)
Mika Kuoppala5b076882016-02-19 12:26:04 +02008130#define DC_STATE_DEBUG_MASK_CORES (1<<0)
A.Sunil Kamath6b457d32015-04-16 14:22:09 +05308131#define DC_STATE_DEBUG_MASK_MEMORY_UP (1<<1)
8132
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008133/* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register,
8134 * since on HSW we can't write to it using I915_WRITE. */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008135#define D_COMP_HSW _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
8136#define D_COMP_BDW _MMIO(0x138144)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008137#define D_COMP_RCOMP_IN_PROGRESS (1<<9)
8138#define D_COMP_COMP_FORCE (1<<8)
8139#define D_COMP_COMP_DISABLE (1<<0)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03008140
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03008141/* Pipe WM_LINETIME - watermark line time */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008142#define _PIPE_WM_LINETIME_A 0x45270
8143#define _PIPE_WM_LINETIME_B 0x45274
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008144#define PIPE_WM_LINETIME(pipe) _MMIO_PIPE(pipe, _PIPE_WM_LINETIME_A, _PIPE_WM_LINETIME_B)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008145#define PIPE_WM_LINETIME_MASK (0x1ff)
8146#define PIPE_WM_LINETIME_TIME(x) ((x))
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03008147#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008148#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03008149
8150/* SFUSE_STRAP */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008151#define SFUSE_STRAP _MMIO(0xc2014)
Damien Lespiau658ac4c2014-02-10 17:19:45 +00008152#define SFUSE_STRAP_FUSE_LOCK (1<<13)
8153#define SFUSE_STRAP_DISPLAY_DISABLED (1<<7)
Ville Syrjälä65e472e2015-12-01 23:28:55 +02008154#define SFUSE_STRAP_CRT_DISABLED (1<<6)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03008155#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
8156#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
8157#define SFUSE_STRAP_DDID_DETECTED (1<<0)
8158
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008159#define WM_MISC _MMIO(0x45260)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03008160#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
8161
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008162#define WM_DBG _MMIO(0x45280)
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03008163#define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
8164#define WM_DBG_DISALLOW_MAXFIFO (1<<1)
8165#define WM_DBG_DISALLOW_SPRITE (1<<2)
8166
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008167/* pipe CSC */
8168#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
8169#define _PIPE_A_CSC_COEFF_BY 0x49014
8170#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
8171#define _PIPE_A_CSC_COEFF_BU 0x4901c
8172#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
8173#define _PIPE_A_CSC_COEFF_BV 0x49024
8174#define _PIPE_A_CSC_MODE 0x49028
Ville Syrjälä29a397b2013-04-19 12:23:02 +03008175#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
8176#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
8177#define CSC_MODE_YUV_TO_RGB (1 << 0)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008178#define _PIPE_A_CSC_PREOFF_HI 0x49030
8179#define _PIPE_A_CSC_PREOFF_ME 0x49034
8180#define _PIPE_A_CSC_PREOFF_LO 0x49038
8181#define _PIPE_A_CSC_POSTOFF_HI 0x49040
8182#define _PIPE_A_CSC_POSTOFF_ME 0x49044
8183#define _PIPE_A_CSC_POSTOFF_LO 0x49048
8184
8185#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
8186#define _PIPE_B_CSC_COEFF_BY 0x49114
8187#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
8188#define _PIPE_B_CSC_COEFF_BU 0x4911c
8189#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
8190#define _PIPE_B_CSC_COEFF_BV 0x49124
8191#define _PIPE_B_CSC_MODE 0x49128
8192#define _PIPE_B_CSC_PREOFF_HI 0x49130
8193#define _PIPE_B_CSC_PREOFF_ME 0x49134
8194#define _PIPE_B_CSC_PREOFF_LO 0x49138
8195#define _PIPE_B_CSC_POSTOFF_HI 0x49140
8196#define _PIPE_B_CSC_POSTOFF_ME 0x49144
8197#define _PIPE_B_CSC_POSTOFF_LO 0x49148
8198
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008199#define PIPE_CSC_COEFF_RY_GY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
8200#define PIPE_CSC_COEFF_BY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
8201#define PIPE_CSC_COEFF_RU_GU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
8202#define PIPE_CSC_COEFF_BU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
8203#define PIPE_CSC_COEFF_RV_GV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
8204#define PIPE_CSC_COEFF_BV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
8205#define PIPE_CSC_MODE(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
8206#define PIPE_CSC_PREOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
8207#define PIPE_CSC_PREOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
8208#define PIPE_CSC_PREOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
8209#define PIPE_CSC_POSTOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
8210#define PIPE_CSC_POSTOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
8211#define PIPE_CSC_POSTOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008212
Lionel Landwerlin82cf4352016-03-16 10:57:16 +00008213/* pipe degamma/gamma LUTs on IVB+ */
8214#define _PAL_PREC_INDEX_A 0x4A400
8215#define _PAL_PREC_INDEX_B 0x4AC00
8216#define _PAL_PREC_INDEX_C 0x4B400
8217#define PAL_PREC_10_12_BIT (0 << 31)
8218#define PAL_PREC_SPLIT_MODE (1 << 31)
8219#define PAL_PREC_AUTO_INCREMENT (1 << 15)
Ander Conselvan de Oliveira2fcb2062017-01-26 13:24:23 +02008220#define PAL_PREC_INDEX_VALUE_MASK (0x3ff << 0)
Lionel Landwerlin82cf4352016-03-16 10:57:16 +00008221#define _PAL_PREC_DATA_A 0x4A404
8222#define _PAL_PREC_DATA_B 0x4AC04
8223#define _PAL_PREC_DATA_C 0x4B404
8224#define _PAL_PREC_GC_MAX_A 0x4A410
8225#define _PAL_PREC_GC_MAX_B 0x4AC10
8226#define _PAL_PREC_GC_MAX_C 0x4B410
8227#define _PAL_PREC_EXT_GC_MAX_A 0x4A420
8228#define _PAL_PREC_EXT_GC_MAX_B 0x4AC20
8229#define _PAL_PREC_EXT_GC_MAX_C 0x4B420
Ander Conselvan de Oliveira9751baf2017-01-27 11:02:30 +02008230#define _PAL_PREC_EXT2_GC_MAX_A 0x4A430
8231#define _PAL_PREC_EXT2_GC_MAX_B 0x4AC30
8232#define _PAL_PREC_EXT2_GC_MAX_C 0x4B430
Lionel Landwerlin82cf4352016-03-16 10:57:16 +00008233
8234#define PREC_PAL_INDEX(pipe) _MMIO_PIPE(pipe, _PAL_PREC_INDEX_A, _PAL_PREC_INDEX_B)
8235#define PREC_PAL_DATA(pipe) _MMIO_PIPE(pipe, _PAL_PREC_DATA_A, _PAL_PREC_DATA_B)
8236#define PREC_PAL_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_GC_MAX_A, _PAL_PREC_GC_MAX_B) + (i) * 4)
8237#define PREC_PAL_EXT_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_EXT_GC_MAX_A, _PAL_PREC_EXT_GC_MAX_B) + (i) * 4)
8238
Ander Conselvan de Oliveira9751baf2017-01-27 11:02:30 +02008239#define _PRE_CSC_GAMC_INDEX_A 0x4A484
8240#define _PRE_CSC_GAMC_INDEX_B 0x4AC84
8241#define _PRE_CSC_GAMC_INDEX_C 0x4B484
8242#define PRE_CSC_GAMC_AUTO_INCREMENT (1 << 10)
8243#define _PRE_CSC_GAMC_DATA_A 0x4A488
8244#define _PRE_CSC_GAMC_DATA_B 0x4AC88
8245#define _PRE_CSC_GAMC_DATA_C 0x4B488
8246
8247#define PRE_CSC_GAMC_INDEX(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_INDEX_A, _PRE_CSC_GAMC_INDEX_B)
8248#define PRE_CSC_GAMC_DATA(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_DATA_A, _PRE_CSC_GAMC_DATA_B)
8249
Lionel Landwerlin29dc3732016-03-16 10:57:17 +00008250/* pipe CSC & degamma/gamma LUTs on CHV */
8251#define _CGM_PIPE_A_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x67900)
8252#define _CGM_PIPE_A_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x67904)
8253#define _CGM_PIPE_A_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x67908)
8254#define _CGM_PIPE_A_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6790C)
8255#define _CGM_PIPE_A_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x67910)
8256#define _CGM_PIPE_A_DEGAMMA (VLV_DISPLAY_BASE + 0x66000)
8257#define _CGM_PIPE_A_GAMMA (VLV_DISPLAY_BASE + 0x67000)
8258#define _CGM_PIPE_A_MODE (VLV_DISPLAY_BASE + 0x67A00)
8259#define CGM_PIPE_MODE_GAMMA (1 << 2)
8260#define CGM_PIPE_MODE_CSC (1 << 1)
8261#define CGM_PIPE_MODE_DEGAMMA (1 << 0)
8262
8263#define _CGM_PIPE_B_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x69900)
8264#define _CGM_PIPE_B_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x69904)
8265#define _CGM_PIPE_B_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x69908)
8266#define _CGM_PIPE_B_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6990C)
8267#define _CGM_PIPE_B_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x69910)
8268#define _CGM_PIPE_B_DEGAMMA (VLV_DISPLAY_BASE + 0x68000)
8269#define _CGM_PIPE_B_GAMMA (VLV_DISPLAY_BASE + 0x69000)
8270#define _CGM_PIPE_B_MODE (VLV_DISPLAY_BASE + 0x69A00)
8271
8272#define CGM_PIPE_CSC_COEFF01(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF01, _CGM_PIPE_B_CSC_COEFF01)
8273#define CGM_PIPE_CSC_COEFF23(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF23, _CGM_PIPE_B_CSC_COEFF23)
8274#define CGM_PIPE_CSC_COEFF45(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF45, _CGM_PIPE_B_CSC_COEFF45)
8275#define CGM_PIPE_CSC_COEFF67(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF67, _CGM_PIPE_B_CSC_COEFF67)
8276#define CGM_PIPE_CSC_COEFF8(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF8, _CGM_PIPE_B_CSC_COEFF8)
8277#define CGM_PIPE_DEGAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_DEGAMMA, _CGM_PIPE_B_DEGAMMA) + (i) * 8 + (w) * 4)
8278#define CGM_PIPE_GAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_GAMMA, _CGM_PIPE_B_GAMMA) + (i) * 8 + (w) * 4)
8279#define CGM_PIPE_MODE(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_MODE, _CGM_PIPE_B_MODE)
8280
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008281/* MIPI DSI registers */
8282
Hans de Goeded8db7ae2017-05-18 13:06:44 +02008283#define _MIPI_PORT(port, a, c) (((port) == PORT_A) ? a : c) /* ports A and C only */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008284#define _MMIO_MIPI(port, a, c) _MMIO(_MIPI_PORT(port, a, c))
Jani Nikula3230bf12013-08-27 15:12:16 +03008285
Deepak Mbcc65702017-02-17 18:13:34 +05308286#define MIPIO_TXESC_CLK_DIV1 _MMIO(0x160004)
8287#define GLK_TX_ESC_CLK_DIV1_MASK 0x3FF
8288#define MIPIO_TXESC_CLK_DIV2 _MMIO(0x160008)
8289#define GLK_TX_ESC_CLK_DIV2_MASK 0x3FF
8290
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05308291/* BXT MIPI clock controls */
8292#define BXT_MAX_VAR_OUTPUT_KHZ 39500
8293
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008294#define BXT_MIPI_CLOCK_CTL _MMIO(0x46090)
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05308295#define BXT_MIPI1_DIV_SHIFT 26
8296#define BXT_MIPI2_DIV_SHIFT 10
8297#define BXT_MIPI_DIV_SHIFT(port) \
8298 _MIPI_PORT(port, BXT_MIPI1_DIV_SHIFT, \
8299 BXT_MIPI2_DIV_SHIFT)
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05308300
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05308301/* TX control divider to select actual TX clock output from (8x/var) */
Deepak M782d25c2016-02-15 22:43:57 +05308302#define BXT_MIPI1_TX_ESCLK_SHIFT 26
8303#define BXT_MIPI2_TX_ESCLK_SHIFT 10
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05308304#define BXT_MIPI_TX_ESCLK_SHIFT(port) \
8305 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_SHIFT, \
8306 BXT_MIPI2_TX_ESCLK_SHIFT)
Deepak M782d25c2016-02-15 22:43:57 +05308307#define BXT_MIPI1_TX_ESCLK_FIXDIV_MASK (0x3F << 26)
8308#define BXT_MIPI2_TX_ESCLK_FIXDIV_MASK (0x3F << 10)
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05308309#define BXT_MIPI_TX_ESCLK_FIXDIV_MASK(port) \
8310 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_FIXDIV_MASK, \
Deepak M782d25c2016-02-15 22:43:57 +05308311 BXT_MIPI2_TX_ESCLK_FIXDIV_MASK)
8312#define BXT_MIPI_TX_ESCLK_DIVIDER(port, val) \
8313 ((val & 0x3F) << BXT_MIPI_TX_ESCLK_SHIFT(port))
8314/* RX upper control divider to select actual RX clock output from 8x */
8315#define BXT_MIPI1_RX_ESCLK_UPPER_SHIFT 21
8316#define BXT_MIPI2_RX_ESCLK_UPPER_SHIFT 5
8317#define BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port) \
8318 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_SHIFT, \
8319 BXT_MIPI2_RX_ESCLK_UPPER_SHIFT)
8320#define BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 21)
8321#define BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 5)
8322#define BXT_MIPI_RX_ESCLK_UPPER_FIXDIV_MASK(port) \
8323 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK, \
8324 BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK)
8325#define BXT_MIPI_RX_ESCLK_UPPER_DIVIDER(port, val) \
8326 ((val & 3) << BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port))
8327/* 8/3X divider to select the actual 8/3X clock output from 8x */
8328#define BXT_MIPI1_8X_BY3_SHIFT 19
8329#define BXT_MIPI2_8X_BY3_SHIFT 3
8330#define BXT_MIPI_8X_BY3_SHIFT(port) \
8331 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_SHIFT, \
8332 BXT_MIPI2_8X_BY3_SHIFT)
8333#define BXT_MIPI1_8X_BY3_DIVIDER_MASK (3 << 19)
8334#define BXT_MIPI2_8X_BY3_DIVIDER_MASK (3 << 3)
8335#define BXT_MIPI_8X_BY3_DIVIDER_MASK(port) \
8336 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_DIVIDER_MASK, \
8337 BXT_MIPI2_8X_BY3_DIVIDER_MASK)
8338#define BXT_MIPI_8X_BY3_DIVIDER(port, val) \
8339 ((val & 3) << BXT_MIPI_8X_BY3_SHIFT(port))
8340/* RX lower control divider to select actual RX clock output from 8x */
8341#define BXT_MIPI1_RX_ESCLK_LOWER_SHIFT 16
8342#define BXT_MIPI2_RX_ESCLK_LOWER_SHIFT 0
8343#define BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port) \
8344 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_SHIFT, \
8345 BXT_MIPI2_RX_ESCLK_LOWER_SHIFT)
8346#define BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 16)
8347#define BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 0)
8348#define BXT_MIPI_RX_ESCLK_LOWER_FIXDIV_MASK(port) \
8349 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK, \
8350 BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK)
8351#define BXT_MIPI_RX_ESCLK_LOWER_DIVIDER(port, val) \
8352 ((val & 3) << BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port))
8353
8354#define RX_DIVIDER_BIT_1_2 0x3
8355#define RX_DIVIDER_BIT_3_4 0xC
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05308356
Shashank Sharmad2e08c02015-09-01 19:41:40 +05308357/* BXT MIPI mode configure */
8358#define _BXT_MIPIA_TRANS_HACTIVE 0x6B0F8
8359#define _BXT_MIPIC_TRANS_HACTIVE 0x6B8F8
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008360#define BXT_MIPI_TRANS_HACTIVE(tc) _MMIO_MIPI(tc, \
Shashank Sharmad2e08c02015-09-01 19:41:40 +05308361 _BXT_MIPIA_TRANS_HACTIVE, _BXT_MIPIC_TRANS_HACTIVE)
8362
8363#define _BXT_MIPIA_TRANS_VACTIVE 0x6B0FC
8364#define _BXT_MIPIC_TRANS_VACTIVE 0x6B8FC
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008365#define BXT_MIPI_TRANS_VACTIVE(tc) _MMIO_MIPI(tc, \
Shashank Sharmad2e08c02015-09-01 19:41:40 +05308366 _BXT_MIPIA_TRANS_VACTIVE, _BXT_MIPIC_TRANS_VACTIVE)
8367
8368#define _BXT_MIPIA_TRANS_VTOTAL 0x6B100
8369#define _BXT_MIPIC_TRANS_VTOTAL 0x6B900
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008370#define BXT_MIPI_TRANS_VTOTAL(tc) _MMIO_MIPI(tc, \
Shashank Sharmad2e08c02015-09-01 19:41:40 +05308371 _BXT_MIPIA_TRANS_VTOTAL, _BXT_MIPIC_TRANS_VTOTAL)
8372
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008373#define BXT_DSI_PLL_CTL _MMIO(0x161000)
Shashank Sharmacfe01a52015-09-01 19:41:38 +05308374#define BXT_DSI_PLL_PVD_RATIO_SHIFT 16
8375#define BXT_DSI_PLL_PVD_RATIO_MASK (3 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
8376#define BXT_DSI_PLL_PVD_RATIO_1 (1 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
Deepak Mf340c2f2017-02-17 18:13:32 +05308377#define BXT_DSIC_16X_BY1 (0 << 10)
Shashank Sharmacfe01a52015-09-01 19:41:38 +05308378#define BXT_DSIC_16X_BY2 (1 << 10)
8379#define BXT_DSIC_16X_BY3 (2 << 10)
8380#define BXT_DSIC_16X_BY4 (3 << 10)
Imre Deakdb18b6a2016-03-24 12:41:40 +02008381#define BXT_DSIC_16X_MASK (3 << 10)
Deepak Mf340c2f2017-02-17 18:13:32 +05308382#define BXT_DSIA_16X_BY1 (0 << 8)
Shashank Sharmacfe01a52015-09-01 19:41:38 +05308383#define BXT_DSIA_16X_BY2 (1 << 8)
8384#define BXT_DSIA_16X_BY3 (2 << 8)
8385#define BXT_DSIA_16X_BY4 (3 << 8)
Imre Deakdb18b6a2016-03-24 12:41:40 +02008386#define BXT_DSIA_16X_MASK (3 << 8)
Shashank Sharmacfe01a52015-09-01 19:41:38 +05308387#define BXT_DSI_FREQ_SEL_SHIFT 8
8388#define BXT_DSI_FREQ_SEL_MASK (0xF << BXT_DSI_FREQ_SEL_SHIFT)
8389
8390#define BXT_DSI_PLL_RATIO_MAX 0x7D
8391#define BXT_DSI_PLL_RATIO_MIN 0x22
Deepak Mf340c2f2017-02-17 18:13:32 +05308392#define GLK_DSI_PLL_RATIO_MAX 0x6F
8393#define GLK_DSI_PLL_RATIO_MIN 0x22
Shashank Sharmacfe01a52015-09-01 19:41:38 +05308394#define BXT_DSI_PLL_RATIO_MASK 0xFF
Deepak M61ad9922015-12-04 19:47:38 +05308395#define BXT_REF_CLOCK_KHZ 19200
Shashank Sharmacfe01a52015-09-01 19:41:38 +05308396
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008397#define BXT_DSI_PLL_ENABLE _MMIO(0x46080)
Shashank Sharmacfe01a52015-09-01 19:41:38 +05308398#define BXT_DSI_PLL_DO_ENABLE (1 << 31)
8399#define BXT_DSI_PLL_LOCKED (1 << 30)
8400
Jani Nikula3230bf12013-08-27 15:12:16 +03008401#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008402#define _MIPIC_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008403#define MIPI_PORT_CTRL(port) _MMIO_MIPI(port, _MIPIA_PORT_CTRL, _MIPIC_PORT_CTRL)
Shashank Sharma37ab0812015-09-01 19:41:42 +05308404
8405 /* BXT port control */
8406#define _BXT_MIPIA_PORT_CTRL 0x6B0C0
8407#define _BXT_MIPIC_PORT_CTRL 0x6B8C0
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008408#define BXT_MIPI_PORT_CTRL(tc) _MMIO_MIPI(tc, _BXT_MIPIA_PORT_CTRL, _BXT_MIPIC_PORT_CTRL)
Shashank Sharma37ab0812015-09-01 19:41:42 +05308409
Uma Shankar1881a422017-01-25 19:43:23 +05308410#define BXT_P_DSI_REGULATOR_CFG _MMIO(0x160020)
8411#define STAP_SELECT (1 << 0)
8412
8413#define BXT_P_DSI_REGULATOR_TX_CTRL _MMIO(0x160054)
8414#define HS_IO_CTRL_SELECT (1 << 0)
8415
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008416#define DPI_ENABLE (1 << 31) /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +03008417#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
8418#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
Gaurav K Singh369602d2014-12-05 14:09:28 +05308419#define DUAL_LINK_MODE_SHIFT 26
Jani Nikula3230bf12013-08-27 15:12:16 +03008420#define DUAL_LINK_MODE_MASK (1 << 26)
8421#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
8422#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008423#define DITHERING_ENABLE (1 << 25) /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +03008424#define FLOPPED_HSTX (1 << 23)
8425#define DE_INVERT (1 << 19) /* XXX */
8426#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
8427#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
8428#define AFE_LATCHOUT (1 << 17)
8429#define LP_OUTPUT_HOLD (1 << 16)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008430#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
8431#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
8432#define MIPIC_MIPI4DPHY_DELAY_COUNT_SHIFT 11
8433#define MIPIC_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
Jani Nikula3230bf12013-08-27 15:12:16 +03008434#define CSB_SHIFT 9
8435#define CSB_MASK (3 << 9)
8436#define CSB_20MHZ (0 << 9)
8437#define CSB_10MHZ (1 << 9)
8438#define CSB_40MHZ (2 << 9)
8439#define BANDGAP_MASK (1 << 8)
8440#define BANDGAP_PNW_CIRCUIT (0 << 8)
8441#define BANDGAP_LNC_CIRCUIT (1 << 8)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008442#define MIPIC_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
8443#define MIPIC_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
8444#define TEARING_EFFECT_DELAY (1 << 4) /* A + C */
8445#define TEARING_EFFECT_SHIFT 2 /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +03008446#define TEARING_EFFECT_MASK (3 << 2)
8447#define TEARING_EFFECT_OFF (0 << 2)
8448#define TEARING_EFFECT_DSI (1 << 2)
8449#define TEARING_EFFECT_GPIO (2 << 2)
8450#define LANE_CONFIGURATION_SHIFT 0
8451#define LANE_CONFIGURATION_MASK (3 << 0)
8452#define LANE_CONFIGURATION_4LANE (0 << 0)
8453#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
8454#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
8455
8456#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008457#define _MIPIC_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008458#define MIPI_TEARING_CTRL(port) _MMIO_MIPI(port, _MIPIA_TEARING_CTRL, _MIPIC_TEARING_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03008459#define TEARING_EFFECT_DELAY_SHIFT 0
8460#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
8461
8462/* XXX: all bits reserved */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308463#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
Jani Nikula3230bf12013-08-27 15:12:16 +03008464
8465/* MIPI DSI Controller and D-PHY registers */
8466
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308467#define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008468#define _MIPIC_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008469#define MIPI_DEVICE_READY(port) _MMIO_MIPI(port, _MIPIA_DEVICE_READY, _MIPIC_DEVICE_READY)
Jani Nikula3230bf12013-08-27 15:12:16 +03008470#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
8471#define ULPS_STATE_MASK (3 << 1)
8472#define ULPS_STATE_ENTER (2 << 1)
8473#define ULPS_STATE_EXIT (1 << 1)
8474#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
8475#define DEVICE_READY (1 << 0)
8476
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308477#define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008478#define _MIPIC_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008479#define MIPI_INTR_STAT(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT, _MIPIC_INTR_STAT)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308480#define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008481#define _MIPIC_INTR_EN (dev_priv->mipi_mmio_base + 0xb808)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008482#define MIPI_INTR_EN(port) _MMIO_MIPI(port, _MIPIA_INTR_EN, _MIPIC_INTR_EN)
Jani Nikula3230bf12013-08-27 15:12:16 +03008483#define TEARING_EFFECT (1 << 31)
8484#define SPL_PKT_SENT_INTERRUPT (1 << 30)
8485#define GEN_READ_DATA_AVAIL (1 << 29)
8486#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
8487#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
8488#define RX_PROT_VIOLATION (1 << 26)
8489#define RX_INVALID_TX_LENGTH (1 << 25)
8490#define ACK_WITH_NO_ERROR (1 << 24)
8491#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
8492#define LP_RX_TIMEOUT (1 << 22)
8493#define HS_TX_TIMEOUT (1 << 21)
8494#define DPI_FIFO_UNDERRUN (1 << 20)
8495#define LOW_CONTENTION (1 << 19)
8496#define HIGH_CONTENTION (1 << 18)
8497#define TXDSI_VC_ID_INVALID (1 << 17)
8498#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
8499#define TXCHECKSUM_ERROR (1 << 15)
8500#define TXECC_MULTIBIT_ERROR (1 << 14)
8501#define TXECC_SINGLE_BIT_ERROR (1 << 13)
8502#define TXFALSE_CONTROL_ERROR (1 << 12)
8503#define RXDSI_VC_ID_INVALID (1 << 11)
8504#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
8505#define RXCHECKSUM_ERROR (1 << 9)
8506#define RXECC_MULTIBIT_ERROR (1 << 8)
8507#define RXECC_SINGLE_BIT_ERROR (1 << 7)
8508#define RXFALSE_CONTROL_ERROR (1 << 6)
8509#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
8510#define RX_LP_TX_SYNC_ERROR (1 << 4)
8511#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
8512#define RXEOT_SYNC_ERROR (1 << 2)
8513#define RXSOT_SYNC_ERROR (1 << 1)
8514#define RXSOT_ERROR (1 << 0)
8515
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308516#define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008517#define _MIPIC_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008518#define MIPI_DSI_FUNC_PRG(port) _MMIO_MIPI(port, _MIPIA_DSI_FUNC_PRG, _MIPIC_DSI_FUNC_PRG)
Jani Nikula3230bf12013-08-27 15:12:16 +03008519#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
8520#define CMD_MODE_NOT_SUPPORTED (0 << 13)
8521#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
8522#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
8523#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
8524#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
8525#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
8526#define VID_MODE_FORMAT_MASK (0xf << 7)
8527#define VID_MODE_NOT_SUPPORTED (0 << 7)
8528#define VID_MODE_FORMAT_RGB565 (1 << 7)
Jani Nikula42c151e2016-03-16 12:21:39 +02008529#define VID_MODE_FORMAT_RGB666_PACKED (2 << 7)
8530#define VID_MODE_FORMAT_RGB666 (3 << 7)
Jani Nikula3230bf12013-08-27 15:12:16 +03008531#define VID_MODE_FORMAT_RGB888 (4 << 7)
8532#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
8533#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
8534#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
8535#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
8536#define DATA_LANES_PRG_REG_SHIFT 0
8537#define DATA_LANES_PRG_REG_MASK (7 << 0)
8538
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308539#define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008540#define _MIPIC_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008541#define MIPI_HS_TX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_HS_TX_TIMEOUT, _MIPIC_HS_TX_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008542#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
8543
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308544#define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008545#define _MIPIC_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008546#define MIPI_LP_RX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_LP_RX_TIMEOUT, _MIPIC_LP_RX_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008547#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
8548
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308549#define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008550#define _MIPIC_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008551#define MIPI_TURN_AROUND_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_TURN_AROUND_TIMEOUT, _MIPIC_TURN_AROUND_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008552#define TURN_AROUND_TIMEOUT_MASK 0x3f
8553
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308554#define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008555#define _MIPIC_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008556#define MIPI_DEVICE_RESET_TIMER(port) _MMIO_MIPI(port, _MIPIA_DEVICE_RESET_TIMER, _MIPIC_DEVICE_RESET_TIMER)
Jani Nikula3230bf12013-08-27 15:12:16 +03008557#define DEVICE_RESET_TIMER_MASK 0xffff
8558
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308559#define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008560#define _MIPIC_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008561#define MIPI_DPI_RESOLUTION(port) _MMIO_MIPI(port, _MIPIA_DPI_RESOLUTION, _MIPIC_DPI_RESOLUTION)
Jani Nikula3230bf12013-08-27 15:12:16 +03008562#define VERTICAL_ADDRESS_SHIFT 16
8563#define VERTICAL_ADDRESS_MASK (0xffff << 16)
8564#define HORIZONTAL_ADDRESS_SHIFT 0
8565#define HORIZONTAL_ADDRESS_MASK 0xffff
8566
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308567#define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008568#define _MIPIC_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008569#define MIPI_DBI_FIFO_THROTTLE(port) _MMIO_MIPI(port, _MIPIA_DBI_FIFO_THROTTLE, _MIPIC_DBI_FIFO_THROTTLE)
Jani Nikula3230bf12013-08-27 15:12:16 +03008570#define DBI_FIFO_EMPTY_HALF (0 << 0)
8571#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
8572#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
8573
8574/* regs below are bits 15:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308575#define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008576#define _MIPIC_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008577#define MIPI_HSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_HSYNC_PADDING_COUNT, _MIPIC_HSYNC_PADDING_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008578
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308579#define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008580#define _MIPIC_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008581#define MIPI_HBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HBP_COUNT, _MIPIC_HBP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008582
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308583#define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008584#define _MIPIC_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008585#define MIPI_HFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HFP_COUNT, _MIPIC_HFP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008586
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308587#define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008588#define _MIPIC_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008589#define MIPI_HACTIVE_AREA_COUNT(port) _MMIO_MIPI(port, _MIPIA_HACTIVE_AREA_COUNT, _MIPIC_HACTIVE_AREA_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008590
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308591#define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008592#define _MIPIC_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008593#define MIPI_VSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_VSYNC_PADDING_COUNT, _MIPIC_VSYNC_PADDING_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008594
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308595#define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008596#define _MIPIC_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008597#define MIPI_VBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VBP_COUNT, _MIPIC_VBP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008598
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308599#define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008600#define _MIPIC_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008601#define MIPI_VFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VFP_COUNT, _MIPIC_VFP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008602
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308603#define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008604#define _MIPIC_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008605#define MIPI_HIGH_LOW_SWITCH_COUNT(port) _MMIO_MIPI(port, _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIC_HIGH_LOW_SWITCH_COUNT)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308606
Jani Nikula3230bf12013-08-27 15:12:16 +03008607/* regs above are bits 15:0 */
8608
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308609#define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008610#define _MIPIC_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008611#define MIPI_DPI_CONTROL(port) _MMIO_MIPI(port, _MIPIA_DPI_CONTROL, _MIPIC_DPI_CONTROL)
Jani Nikula3230bf12013-08-27 15:12:16 +03008612#define DPI_LP_MODE (1 << 6)
8613#define BACKLIGHT_OFF (1 << 5)
8614#define BACKLIGHT_ON (1 << 4)
8615#define COLOR_MODE_OFF (1 << 3)
8616#define COLOR_MODE_ON (1 << 2)
8617#define TURN_ON (1 << 1)
8618#define SHUTDOWN (1 << 0)
8619
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308620#define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008621#define _MIPIC_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008622#define MIPI_DPI_DATA(port) _MMIO_MIPI(port, _MIPIA_DPI_DATA, _MIPIC_DPI_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +03008623#define COMMAND_BYTE_SHIFT 0
8624#define COMMAND_BYTE_MASK (0x3f << 0)
8625
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308626#define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008627#define _MIPIC_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008628#define MIPI_INIT_COUNT(port) _MMIO_MIPI(port, _MIPIA_INIT_COUNT, _MIPIC_INIT_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008629#define MASTER_INIT_TIMER_SHIFT 0
8630#define MASTER_INIT_TIMER_MASK (0xffff << 0)
8631
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308632#define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008633#define _MIPIC_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008634#define MIPI_MAX_RETURN_PKT_SIZE(port) _MMIO_MIPI(port, \
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008635 _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIC_MAX_RETURN_PKT_SIZE)
Jani Nikula3230bf12013-08-27 15:12:16 +03008636#define MAX_RETURN_PKT_SIZE_SHIFT 0
8637#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
8638
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308639#define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008640#define _MIPIC_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008641#define MIPI_VIDEO_MODE_FORMAT(port) _MMIO_MIPI(port, _MIPIA_VIDEO_MODE_FORMAT, _MIPIC_VIDEO_MODE_FORMAT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008642#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
8643#define DISABLE_VIDEO_BTA (1 << 3)
8644#define IP_TG_CONFIG (1 << 2)
8645#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
8646#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
8647#define VIDEO_MODE_BURST (3 << 0)
8648
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308649#define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008650#define _MIPIC_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008651#define MIPI_EOT_DISABLE(port) _MMIO_MIPI(port, _MIPIA_EOT_DISABLE, _MIPIC_EOT_DISABLE)
Jani Nikulaf90e8c32016-06-03 17:57:05 +03008652#define BXT_DEFEATURE_DPI_FIFO_CTR (1 << 9)
8653#define BXT_DPHY_DEFEATURE_EN (1 << 8)
Jani Nikula3230bf12013-08-27 15:12:16 +03008654#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
8655#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
8656#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
8657#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
8658#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
8659#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
8660#define CLOCKSTOP (1 << 1)
8661#define EOT_DISABLE (1 << 0)
8662
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308663#define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008664#define _MIPIC_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008665#define MIPI_LP_BYTECLK(port) _MMIO_MIPI(port, _MIPIA_LP_BYTECLK, _MIPIC_LP_BYTECLK)
Jani Nikula3230bf12013-08-27 15:12:16 +03008666#define LP_BYTECLK_SHIFT 0
8667#define LP_BYTECLK_MASK (0xffff << 0)
8668
Deepak Mb426f982017-02-17 18:13:30 +05308669#define _MIPIA_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb0a4)
8670#define _MIPIC_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb8a4)
8671#define MIPI_TLPX_TIME_COUNT(port) _MMIO_MIPI(port, _MIPIA_TLPX_TIME_COUNT, _MIPIC_TLPX_TIME_COUNT)
8672
8673#define _MIPIA_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb098)
8674#define _MIPIC_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb898)
8675#define MIPI_CLK_LANE_TIMING(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_TIMING, _MIPIC_CLK_LANE_TIMING)
8676
Jani Nikula3230bf12013-08-27 15:12:16 +03008677/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308678#define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008679#define _MIPIC_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008680#define MIPI_LP_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_DATA, _MIPIC_LP_GEN_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +03008681
8682/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308683#define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008684#define _MIPIC_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008685#define MIPI_HS_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_DATA, _MIPIC_HS_GEN_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +03008686
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308687#define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008688#define _MIPIC_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008689#define MIPI_LP_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_CTRL, _MIPIC_LP_GEN_CTRL)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308690#define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008691#define _MIPIC_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008692#define MIPI_HS_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_CTRL, _MIPIC_HS_GEN_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03008693#define LONG_PACKET_WORD_COUNT_SHIFT 8
8694#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
8695#define SHORT_PACKET_PARAM_SHIFT 8
8696#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
8697#define VIRTUAL_CHANNEL_SHIFT 6
8698#define VIRTUAL_CHANNEL_MASK (3 << 6)
8699#define DATA_TYPE_SHIFT 0
Ville Syrjälä395b2912015-09-18 20:03:40 +03008700#define DATA_TYPE_MASK (0x3f << 0)
Jani Nikula3230bf12013-08-27 15:12:16 +03008701/* data type values, see include/video/mipi_display.h */
8702
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308703#define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008704#define _MIPIC_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008705#define MIPI_GEN_FIFO_STAT(port) _MMIO_MIPI(port, _MIPIA_GEN_FIFO_STAT, _MIPIC_GEN_FIFO_STAT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008706#define DPI_FIFO_EMPTY (1 << 28)
8707#define DBI_FIFO_EMPTY (1 << 27)
8708#define LP_CTRL_FIFO_EMPTY (1 << 26)
8709#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
8710#define LP_CTRL_FIFO_FULL (1 << 24)
8711#define HS_CTRL_FIFO_EMPTY (1 << 18)
8712#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
8713#define HS_CTRL_FIFO_FULL (1 << 16)
8714#define LP_DATA_FIFO_EMPTY (1 << 10)
8715#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
8716#define LP_DATA_FIFO_FULL (1 << 8)
8717#define HS_DATA_FIFO_EMPTY (1 << 2)
8718#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
8719#define HS_DATA_FIFO_FULL (1 << 0)
8720
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308721#define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008722#define _MIPIC_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008723#define MIPI_HS_LP_DBI_ENABLE(port) _MMIO_MIPI(port, _MIPIA_HS_LS_DBI_ENABLE, _MIPIC_HS_LS_DBI_ENABLE)
Jani Nikula3230bf12013-08-27 15:12:16 +03008724#define DBI_HS_LP_MODE_MASK (1 << 0)
8725#define DBI_LP_MODE (1 << 0)
8726#define DBI_HS_MODE (0 << 0)
8727
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308728#define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008729#define _MIPIC_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008730#define MIPI_DPHY_PARAM(port) _MMIO_MIPI(port, _MIPIA_DPHY_PARAM, _MIPIC_DPHY_PARAM)
Jani Nikula3230bf12013-08-27 15:12:16 +03008731#define EXIT_ZERO_COUNT_SHIFT 24
8732#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
8733#define TRAIL_COUNT_SHIFT 16
8734#define TRAIL_COUNT_MASK (0x1f << 16)
8735#define CLK_ZERO_COUNT_SHIFT 8
8736#define CLK_ZERO_COUNT_MASK (0xff << 8)
8737#define PREPARE_COUNT_SHIFT 0
8738#define PREPARE_COUNT_MASK (0x3f << 0)
8739
8740/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308741#define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008742#define _MIPIC_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008743#define MIPI_DBI_BW_CTRL(port) _MMIO_MIPI(port, _MIPIA_DBI_BW_CTRL, _MIPIC_DBI_BW_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03008744
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008745#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb088)
8746#define _MIPIC_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb888)
8747#define MIPI_CLK_LANE_SWITCH_TIME_CNT(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIC_CLK_LANE_SWITCH_TIME_CNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008748#define LP_HS_SSW_CNT_SHIFT 16
8749#define LP_HS_SSW_CNT_MASK (0xffff << 16)
8750#define HS_LP_PWR_SW_CNT_SHIFT 0
8751#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
8752
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308753#define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008754#define _MIPIC_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008755#define MIPI_STOP_STATE_STALL(port) _MMIO_MIPI(port, _MIPIA_STOP_STATE_STALL, _MIPIC_STOP_STATE_STALL)
Jani Nikula3230bf12013-08-27 15:12:16 +03008756#define STOP_STATE_STALL_COUNTER_SHIFT 0
8757#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
8758
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308759#define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008760#define _MIPIC_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008761#define MIPI_INTR_STAT_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT_REG_1, _MIPIC_INTR_STAT_REG_1)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308762#define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008763#define _MIPIC_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008764#define MIPI_INTR_EN_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_EN_REG_1, _MIPIC_INTR_EN_REG_1)
Jani Nikula3230bf12013-08-27 15:12:16 +03008765#define RX_CONTENTION_DETECTED (1 << 0)
8766
8767/* XXX: only pipe A ?!? */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308768#define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100)
Jani Nikula3230bf12013-08-27 15:12:16 +03008769#define DBI_TYPEC_ENABLE (1 << 31)
8770#define DBI_TYPEC_WIP (1 << 30)
8771#define DBI_TYPEC_OPTION_SHIFT 28
8772#define DBI_TYPEC_OPTION_MASK (3 << 28)
8773#define DBI_TYPEC_FREQ_SHIFT 24
8774#define DBI_TYPEC_FREQ_MASK (0xf << 24)
8775#define DBI_TYPEC_OVERRIDE (1 << 8)
8776#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
8777#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
8778
8779
8780/* MIPI adapter registers */
8781
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308782#define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008783#define _MIPIC_CTRL (dev_priv->mipi_mmio_base + 0xb904)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008784#define MIPI_CTRL(port) _MMIO_MIPI(port, _MIPIA_CTRL, _MIPIC_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03008785#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
8786#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
8787#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
8788#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
8789#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
8790#define READ_REQUEST_PRIORITY_SHIFT 3
8791#define READ_REQUEST_PRIORITY_MASK (3 << 3)
8792#define READ_REQUEST_PRIORITY_LOW (0 << 3)
8793#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
8794#define RGB_FLIP_TO_BGR (1 << 2)
8795
Jani Nikula6b93e9c2016-03-15 21:51:12 +02008796#define BXT_PIPE_SELECT_SHIFT 7
Shashank Sharmad2e08c02015-09-01 19:41:40 +05308797#define BXT_PIPE_SELECT_MASK (7 << 7)
Deepak M56c48972015-12-09 20:14:04 +05308798#define BXT_PIPE_SELECT(pipe) ((pipe) << 7)
Deepak M093d6802016-12-15 14:31:32 +05308799#define GLK_PHY_STATUS_PORT_READY (1 << 31) /* RO */
8800#define GLK_ULPS_NOT_ACTIVE (1 << 30) /* RO */
8801#define GLK_MIPIIO_RESET_RELEASED (1 << 28)
8802#define GLK_CLOCK_LANE_STOP_STATE (1 << 27) /* RO */
8803#define GLK_DATA_LANE_STOP_STATE (1 << 26) /* RO */
8804#define GLK_LP_WAKE (1 << 22)
8805#define GLK_LP11_LOW_PWR_MODE (1 << 21)
8806#define GLK_LP00_LOW_PWR_MODE (1 << 20)
8807#define GLK_FIREWALL_ENABLE (1 << 16)
8808#define BXT_PIXEL_OVERLAP_CNT_MASK (0xf << 10)
8809#define BXT_PIXEL_OVERLAP_CNT_SHIFT 10
8810#define BXT_DSC_ENABLE (1 << 3)
8811#define BXT_RGB_FLIP (1 << 2)
8812#define GLK_MIPIIO_PORT_POWERED (1 << 1) /* RO */
8813#define GLK_MIPIIO_ENABLE (1 << 0)
Shashank Sharmad2e08c02015-09-01 19:41:40 +05308814
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308815#define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008816#define _MIPIC_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008817#define MIPI_DATA_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_DATA_ADDRESS, _MIPIC_DATA_ADDRESS)
Jani Nikula3230bf12013-08-27 15:12:16 +03008818#define DATA_MEM_ADDRESS_SHIFT 5
8819#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
8820#define DATA_VALID (1 << 0)
8821
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308822#define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008823#define _MIPIC_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008824#define MIPI_DATA_LENGTH(port) _MMIO_MIPI(port, _MIPIA_DATA_LENGTH, _MIPIC_DATA_LENGTH)
Jani Nikula3230bf12013-08-27 15:12:16 +03008825#define DATA_LENGTH_SHIFT 0
8826#define DATA_LENGTH_MASK (0xfffff << 0)
8827
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308828#define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008829#define _MIPIC_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008830#define MIPI_COMMAND_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_COMMAND_ADDRESS, _MIPIC_COMMAND_ADDRESS)
Jani Nikula3230bf12013-08-27 15:12:16 +03008831#define COMMAND_MEM_ADDRESS_SHIFT 5
8832#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
8833#define AUTO_PWG_ENABLE (1 << 2)
8834#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
8835#define COMMAND_VALID (1 << 0)
8836
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308837#define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008838#define _MIPIC_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008839#define MIPI_COMMAND_LENGTH(port) _MMIO_MIPI(port, _MIPIA_COMMAND_LENGTH, _MIPIC_COMMAND_LENGTH)
Jani Nikula3230bf12013-08-27 15:12:16 +03008840#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
8841#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
8842
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308843#define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008844#define _MIPIC_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008845#define MIPI_READ_DATA_RETURN(port, n) _MMIO(_MIPI(port, _MIPIA_READ_DATA_RETURN0, _MIPIC_READ_DATA_RETURN0) + 4 * (n)) /* n: 0...7 */
Jani Nikula3230bf12013-08-27 15:12:16 +03008846
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308847#define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008848#define _MIPIC_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008849#define MIPI_READ_DATA_VALID(port) _MMIO_MIPI(port, _MIPIA_READ_DATA_VALID, _MIPIC_READ_DATA_VALID)
Jani Nikula3230bf12013-08-27 15:12:16 +03008850#define READ_DATA_VALID(n) (1 << (n))
8851
Antti Koskipaaa57c7742014-02-04 14:22:24 +02008852/* For UMS only (deprecated): */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00008853#define _PALETTE_A (dev_priv->info.display_mmio_offset + 0xa000)
8854#define _PALETTE_B (dev_priv->info.display_mmio_offset + 0xa800)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02008855
Peter Antoine3bbaba02015-07-10 20:13:11 +03008856/* MOCS (Memory Object Control State) registers */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008857#define GEN9_LNCFCMOCS(i) _MMIO(0xb020 + (i) * 4) /* L3 Cache Control */
Peter Antoine3bbaba02015-07-10 20:13:11 +03008858
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008859#define GEN9_GFX_MOCS(i) _MMIO(0xc800 + (i) * 4) /* Graphics MOCS registers */
8860#define GEN9_MFX0_MOCS(i) _MMIO(0xc900 + (i) * 4) /* Media 0 MOCS registers */
8861#define GEN9_MFX1_MOCS(i) _MMIO(0xca00 + (i) * 4) /* Media 1 MOCS registers */
8862#define GEN9_VEBOX_MOCS(i) _MMIO(0xcb00 + (i) * 4) /* Video MOCS registers */
8863#define GEN9_BLT_MOCS(i) _MMIO(0xcc00 + (i) * 4) /* Blitter MOCS registers */
Peter Antoine3bbaba02015-07-10 20:13:11 +03008864
Tim Gored5165eb2016-02-04 11:49:34 +00008865/* gamt regs */
8866#define GEN8_L3_LRA_1_GPGPU _MMIO(0x4dd4)
8867#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW 0x67F1427F /* max/min for LRA1/2 */
8868#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV 0x5FF101FF /* max/min for LRA1/2 */
8869#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL 0x67F1427F /* " " */
8870#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT 0x5FF101FF /* " " */
8871
Jesse Barnes585fb112008-07-29 11:54:06 -07008872#endif /* _I915_REG_H_ */