blob: ad8179b40d19c34d4d01cdd582e5ea0ce453ed44 [file] [log] [blame]
Jesse Barnes585fb112008-07-29 11:54:06 -07001/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
Chris Wilson5eddb702010-09-11 13:48:45 +010028#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
Paulo Zanonia5c961d2012-10-24 15:59:34 -020029#define _TRANSCODER(tran, a, b) ((a) + (tran)*((b)-(a)))
Chris Wilson5eddb702010-09-11 13:48:45 +010030
Eugeni Dodonov2b139522012-03-29 12:32:22 -030031#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
Ville Syrjälä2d401b12014-04-09 13:29:08 +030032#define _PIPE3(pipe, a, b, c) ((pipe) == PIPE_A ? (a) : \
33 (pipe) == PIPE_B ? (b) : (c))
Eugeni Dodonov2b139522012-03-29 12:32:22 -030034
Daniel Vetter6b26c862012-04-24 14:04:12 +020035#define _MASKED_BIT_ENABLE(a) (((a) << 16) | (a))
36#define _MASKED_BIT_DISABLE(a) ((a) << 16)
37
Jesse Barnes585fb112008-07-29 11:54:06 -070038/* PCI config space */
39
40#define HPLLCC 0xc0 /* 855 only */
Jesse Barnes652c3932009-08-17 13:31:43 -070041#define GC_CLOCK_CONTROL_MASK (0xf << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -070042#define GC_CLOCK_133_200 (0 << 0)
43#define GC_CLOCK_100_200 (1 << 0)
44#define GC_CLOCK_100_133 (2 << 0)
45#define GC_CLOCK_166_250 (3 << 0)
Jesse Barnesf97108d2010-01-29 11:27:07 -080046#define GCFGC2 0xda
Jesse Barnes585fb112008-07-29 11:54:06 -070047#define GCFGC 0xf0 /* 915+ only */
48#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
49#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
50#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
Daniel Vetter257a7ff2013-07-26 08:35:42 +020051#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
52#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
53#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
54#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
55#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
56#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -070057#define GC_DISPLAY_CLOCK_MASK (7 << 4)
Jesse Barnes652c3932009-08-17 13:31:43 -070058#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
59#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
60#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
61#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
62#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
63#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
64#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
65#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
66#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
67#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
68#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
69#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
70#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
71#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
72#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
73#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
74#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
75#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
76#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
Daniel Vetter7f1bdbc2014-01-16 16:42:54 +010077#define PCI_LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
78
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -070079
80/* Graphics reset regs */
Kenneth Graunke0573ed42010-09-11 03:17:19 -070081#define I965_GDRST 0xc0 /* PCI config register */
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -070082#define GRDOM_FULL (0<<2)
83#define GRDOM_RENDER (1<<2)
84#define GRDOM_MEDIA (3<<2)
Jesse Barnes8a5c2ae2013-03-28 13:57:19 -070085#define GRDOM_MASK (3<<2)
Daniel Vetter5ccce182012-04-27 15:17:45 +020086#define GRDOM_RESET_ENABLE (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -070087
Ville Syrjäläb3a3f032014-05-19 19:23:24 +030088#define ILK_GDSR 0x2ca4 /* MCHBAR offset */
89#define ILK_GRDOM_FULL (0<<1)
90#define ILK_GRDOM_RENDER (1<<1)
91#define ILK_GRDOM_MEDIA (3<<1)
92#define ILK_GRDOM_MASK (3<<1)
93#define ILK_GRDOM_RESET_ENABLE (1<<0)
94
Jesse Barnes07b7ddd2011-08-03 11:28:44 -070095#define GEN6_MBCUNIT_SNPCR 0x900c /* for LLC config */
96#define GEN6_MBC_SNPCR_SHIFT 21
97#define GEN6_MBC_SNPCR_MASK (3<<21)
98#define GEN6_MBC_SNPCR_MAX (0<<21)
99#define GEN6_MBC_SNPCR_MED (1<<21)
100#define GEN6_MBC_SNPCR_LOW (2<<21)
101#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
102
Imre Deak9e72b462014-05-05 15:13:55 +0300103#define VLV_G3DCTL 0x9024
104#define VLV_GSCKGCTL 0x9028
105
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100106#define GEN6_MBCTL 0x0907c
107#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
108#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
109#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
110#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
111#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
112
Eric Anholtcff458c2010-11-18 09:31:14 +0800113#define GEN6_GDRST 0x941c
114#define GEN6_GRDOM_FULL (1 << 0)
115#define GEN6_GRDOM_RENDER (1 << 1)
116#define GEN6_GRDOM_MEDIA (1 << 2)
117#define GEN6_GRDOM_BLT (1 << 3)
118
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100119#define RING_PP_DIR_BASE(ring) ((ring)->mmio_base+0x228)
120#define RING_PP_DIR_BASE_READ(ring) ((ring)->mmio_base+0x518)
121#define RING_PP_DIR_DCLV(ring) ((ring)->mmio_base+0x220)
122#define PP_DIR_DCLV_2G 0xffffffff
123
Ben Widawsky94e409c2013-11-04 22:29:36 -0800124#define GEN8_RING_PDP_UDW(ring, n) ((ring)->mmio_base+0x270 + ((n) * 8 + 4))
125#define GEN8_RING_PDP_LDW(ring, n) ((ring)->mmio_base+0x270 + (n) * 8)
126
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100127#define GAM_ECOCHK 0x4090
128#define ECOCHK_SNB_BIT (1<<10)
Ben Widawskye3dff582013-03-20 14:49:14 -0700129#define HSW_ECOCHK_ARB_PRIO_SOL (1<<6)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100130#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
131#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
Ville Syrjäläa6f429a2013-04-04 15:13:42 +0300132#define ECOCHK_PPGTT_GFDT_IVB (0x1<<4)
133#define ECOCHK_PPGTT_LLC_IVB (0x1<<3)
134#define ECOCHK_PPGTT_UC_HSW (0x1<<3)
135#define ECOCHK_PPGTT_WT_HSW (0x2<<3)
136#define ECOCHK_PPGTT_WB_HSW (0x3<<3)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100137
Daniel Vetter48ecfa12012-04-11 20:42:40 +0200138#define GAC_ECO_BITS 0x14090
Ville Syrjälä3b9d7882013-04-04 15:13:40 +0300139#define ECOBITS_SNB_BIT (1<<13)
Daniel Vetter48ecfa12012-04-11 20:42:40 +0200140#define ECOBITS_PPGTT_CACHE64B (3<<8)
141#define ECOBITS_PPGTT_CACHE4B (0<<8)
142
Daniel Vetterbe901a52012-04-11 20:42:39 +0200143#define GAB_CTL 0x24000
144#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
145
Daniel Vetter40bae732014-09-11 13:28:08 +0200146#define GEN7_BIOS_RESERVED 0x1082C0
147#define GEN7_BIOS_RESERVED_1M (0 << 5)
148#define GEN7_BIOS_RESERVED_256K (1 << 5)
149#define GEN8_BIOS_RESERVED_SHIFT 7
150#define GEN7_BIOS_RESERVED_MASK 0x1
151#define GEN8_BIOS_RESERVED_MASK 0x3
152
153
Jesse Barnes585fb112008-07-29 11:54:06 -0700154/* VGA stuff */
155
156#define VGA_ST01_MDA 0x3ba
157#define VGA_ST01_CGA 0x3da
158
159#define VGA_MSR_WRITE 0x3c2
160#define VGA_MSR_READ 0x3cc
161#define VGA_MSR_MEM_EN (1<<1)
162#define VGA_MSR_CGA_MODE (1<<0)
163
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300164#define VGA_SR_INDEX 0x3c4
Daniel Vetterf930ddd2012-11-21 15:55:21 +0100165#define SR01 1
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300166#define VGA_SR_DATA 0x3c5
Jesse Barnes585fb112008-07-29 11:54:06 -0700167
168#define VGA_AR_INDEX 0x3c0
169#define VGA_AR_VID_EN (1<<5)
170#define VGA_AR_DATA_WRITE 0x3c0
171#define VGA_AR_DATA_READ 0x3c1
172
173#define VGA_GR_INDEX 0x3ce
174#define VGA_GR_DATA 0x3cf
175/* GR05 */
176#define VGA_GR_MEM_READ_MODE_SHIFT 3
177#define VGA_GR_MEM_READ_MODE_PLANE 1
178/* GR06 */
179#define VGA_GR_MEM_MODE_MASK 0xc
180#define VGA_GR_MEM_MODE_SHIFT 2
181#define VGA_GR_MEM_A0000_AFFFF 0
182#define VGA_GR_MEM_A0000_BFFFF 1
183#define VGA_GR_MEM_B0000_B7FFF 2
184#define VGA_GR_MEM_B0000_BFFFF 3
185
186#define VGA_DACMASK 0x3c6
187#define VGA_DACRX 0x3c7
188#define VGA_DACWX 0x3c8
189#define VGA_DACDATA 0x3c9
190
191#define VGA_CR_INDEX_MDA 0x3b4
192#define VGA_CR_DATA_MDA 0x3b5
193#define VGA_CR_INDEX_CGA 0x3d4
194#define VGA_CR_DATA_CGA 0x3d5
195
196/*
Brad Volkin351e3db2014-02-18 10:15:46 -0800197 * Instruction field definitions used by the command parser
198 */
199#define INSTR_CLIENT_SHIFT 29
200#define INSTR_CLIENT_MASK 0xE0000000
201#define INSTR_MI_CLIENT 0x0
202#define INSTR_BC_CLIENT 0x2
203#define INSTR_RC_CLIENT 0x3
204#define INSTR_SUBCLIENT_SHIFT 27
205#define INSTR_SUBCLIENT_MASK 0x18000000
206#define INSTR_MEDIA_SUBCLIENT 0x2
207
208/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700209 * Memory interface instructions used by the kernel
210 */
211#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
Brad Volkind4d48032014-02-18 10:15:54 -0800212/* Many MI commands use bit 22 of the header dword for GGTT vs PPGTT */
213#define MI_GLOBAL_GTT (1<<22)
Jesse Barnes585fb112008-07-29 11:54:06 -0700214
215#define MI_NOOP MI_INSTR(0, 0)
216#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
217#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200218#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -0700219#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
220#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
221#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
222#define MI_FLUSH MI_INSTR(0x04, 0)
223#define MI_READ_FLUSH (1 << 0)
224#define MI_EXE_FLUSH (1 << 1)
225#define MI_NO_WRITE_FLUSH (1 << 2)
226#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
227#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
Zou Nan hai1cafd342010-06-25 13:40:24 +0800228#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
Ben Widawsky0e792842013-12-16 20:50:37 -0800229#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
230#define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
231#define MI_ARB_ENABLE (1<<0)
232#define MI_ARB_DISABLE (0<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700233#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
Jesse Barnes88271da2011-01-05 12:01:24 -0800234#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
235#define MI_SUSPEND_FLUSH_EN (1<<0)
Akshay Joshi0206e352011-08-16 15:34:10 -0400236#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200237#define MI_OVERLAY_CONTINUE (0x0<<21)
238#define MI_OVERLAY_ON (0x1<<21)
239#define MI_OVERLAY_OFF (0x2<<21)
Jesse Barnes585fb112008-07-29 11:54:06 -0700240#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500241#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700242#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500243#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
Daniel Vettercb05d8d2012-05-23 14:02:00 +0200244/* IVB has funny definitions for which plane to flip. */
245#define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
246#define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
247#define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
248#define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
249#define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
250#define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
Ben Widawsky3e789982014-06-30 09:53:37 -0700251#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6, gen7 */
Ben Widawsky0e792842013-12-16 20:50:37 -0800252#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
253#define MI_SEMAPHORE_UPDATE (1<<21)
254#define MI_SEMAPHORE_COMPARE (1<<20)
255#define MI_SEMAPHORE_REGISTER (1<<18)
256#define MI_SEMAPHORE_SYNC_VR (0<<16) /* RCS wait for VCS (RVSYNC) */
257#define MI_SEMAPHORE_SYNC_VER (1<<16) /* RCS wait for VECS (RVESYNC) */
258#define MI_SEMAPHORE_SYNC_BR (2<<16) /* RCS wait for BCS (RBSYNC) */
259#define MI_SEMAPHORE_SYNC_BV (0<<16) /* VCS wait for BCS (VBSYNC) */
260#define MI_SEMAPHORE_SYNC_VEV (1<<16) /* VCS wait for VECS (VVESYNC) */
261#define MI_SEMAPHORE_SYNC_RV (2<<16) /* VCS wait for RCS (VRSYNC) */
262#define MI_SEMAPHORE_SYNC_RB (0<<16) /* BCS wait for RCS (BRSYNC) */
263#define MI_SEMAPHORE_SYNC_VEB (1<<16) /* BCS wait for VECS (BVESYNC) */
264#define MI_SEMAPHORE_SYNC_VB (2<<16) /* BCS wait for VCS (BVSYNC) */
265#define MI_SEMAPHORE_SYNC_BVE (0<<16) /* VECS wait for BCS (VEBSYNC) */
266#define MI_SEMAPHORE_SYNC_VVE (1<<16) /* VECS wait for VCS (VEVSYNC) */
267#define MI_SEMAPHORE_SYNC_RVE (2<<16) /* VECS wait for RCS (VERSYNC) */
Daniel Vettera028c4b2014-03-15 00:08:56 +0100268#define MI_SEMAPHORE_SYNC_INVALID (3<<16)
269#define MI_SEMAPHORE_SYNC_MASK (3<<16)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800270#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
271#define MI_MM_SPACE_GTT (1<<8)
272#define MI_MM_SPACE_PHYSICAL (0<<8)
273#define MI_SAVE_EXT_STATE_EN (1<<3)
274#define MI_RESTORE_EXT_STATE_EN (1<<2)
Jesse Barnes88271da2011-01-05 12:01:24 -0800275#define MI_FORCE_RESTORE (1<<1)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800276#define MI_RESTORE_INHIBIT (1<<0)
Ben Widawsky3e789982014-06-30 09:53:37 -0700277#define MI_SEMAPHORE_SIGNAL MI_INSTR(0x1b, 0) /* GEN8+ */
278#define MI_SEMAPHORE_TARGET(engine) ((engine)<<15)
Ben Widawsky5ee426c2014-06-30 09:53:38 -0700279#define MI_SEMAPHORE_WAIT MI_INSTR(0x1c, 2) /* GEN8+ */
280#define MI_SEMAPHORE_POLL (1<<15)
281#define MI_SEMAPHORE_SAD_GTE_SDD (1<<12)
Jesse Barnes585fb112008-07-29 11:54:06 -0700282#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
Oscar Mateo4da46e12014-07-24 17:04:27 +0100283#define MI_STORE_DWORD_IMM_GEN8 MI_INSTR(0x20, 2)
Jesse Barnes585fb112008-07-29 11:54:06 -0700284#define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
285#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
286#define MI_STORE_DWORD_INDEX_SHIFT 2
Daniel Vetterc6642782010-11-12 13:46:18 +0000287/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
288 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
289 * simply ignores the register load under certain conditions.
290 * - One can actually load arbitrary many arbitrary registers: Simply issue x
291 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
292 */
Damien Lespiau7ec55f42014-04-07 20:24:32 +0100293#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*(x)-1)
Oscar Mateo8670d6f2014-07-24 17:04:17 +0100294#define MI_LRI_FORCE_POSTED (1<<12)
Damien Lespiau7ec55f42014-04-07 20:24:32 +0100295#define MI_STORE_REGISTER_MEM(x) MI_INSTR(0x24, 2*(x)-1)
Damien Lespiaub76bfeb2014-04-07 20:24:33 +0100296#define MI_STORE_REGISTER_MEM_GEN8(x) MI_INSTR(0x24, 3*(x)-1)
Ben Widawsky0e792842013-12-16 20:50:37 -0800297#define MI_SRM_LRM_GLOBAL_GTT (1<<22)
Chris Wilson71a77e02011-02-02 12:13:49 +0000298#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
Jesse Barnes9a289772012-10-26 09:42:42 -0700299#define MI_FLUSH_DW_STORE_INDEX (1<<21)
300#define MI_INVALIDATE_TLB (1<<18)
301#define MI_FLUSH_DW_OP_STOREDW (1<<14)
Brad Volkind4d48032014-02-18 10:15:54 -0800302#define MI_FLUSH_DW_OP_MASK (3<<14)
Brad Volkinb18b3962014-02-18 10:15:53 -0800303#define MI_FLUSH_DW_NOTIFY (1<<8)
Jesse Barnes9a289772012-10-26 09:42:42 -0700304#define MI_INVALIDATE_BSD (1<<7)
305#define MI_FLUSH_DW_USE_GTT (1<<2)
306#define MI_FLUSH_DW_USE_PPGTT (0<<2)
Jesse Barnes585fb112008-07-29 11:54:06 -0700307#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100308#define MI_BATCH_NON_SECURE (1)
309/* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
Ben Widawsky0e792842013-12-16 20:50:37 -0800310#define MI_BATCH_NON_SECURE_I965 (1<<8)
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100311#define MI_BATCH_PPGTT_HSW (1<<8)
Ben Widawsky0e792842013-12-16 20:50:37 -0800312#define MI_BATCH_NON_SECURE_HSW (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -0700313#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
Chris Wilson65f56872012-04-17 16:38:12 +0100314#define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
Ben Widawsky1c7a0622013-11-02 21:07:12 -0700315#define MI_BATCH_BUFFER_START_GEN8 MI_INSTR(0x31, 1)
Ben Widawsky0e792842013-12-16 20:50:37 -0800316
Rodrigo Vivi94353732013-08-28 16:45:46 -0300317
318#define MI_PREDICATE_RESULT_2 (0x2214)
319#define LOWER_SLICE_ENABLED (1<<0)
320#define LOWER_SLICE_DISABLED (0<<0)
321
Jesse Barnes585fb112008-07-29 11:54:06 -0700322/*
323 * 3D instructions used by the kernel
324 */
325#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
326
327#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
328#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
329#define SC_UPDATE_SCISSOR (0x1<<1)
330#define SC_ENABLE_MASK (0x1<<0)
331#define SC_ENABLE (0x1<<0)
332#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
333#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
334#define SCI_YMIN_MASK (0xffff<<16)
335#define SCI_XMIN_MASK (0xffff<<0)
336#define SCI_YMAX_MASK (0xffff<<16)
337#define SCI_XMAX_MASK (0xffff<<0)
338#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
339#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
340#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
341#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
342#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
343#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
344#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
345#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
346#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
Chris Wilsonc4d69da2014-09-08 14:25:41 +0100347
348#define COLOR_BLT_CMD (2<<29 | 0x40<<22 | (5-2))
349#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
Jesse Barnes585fb112008-07-29 11:54:06 -0700350#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
351#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
Chris Wilsonc4d69da2014-09-08 14:25:41 +0100352#define BLT_WRITE_A (2<<20)
353#define BLT_WRITE_RGB (1<<20)
354#define BLT_WRITE_RGBA (BLT_WRITE_RGB | BLT_WRITE_A)
Jesse Barnes585fb112008-07-29 11:54:06 -0700355#define BLT_DEPTH_8 (0<<24)
356#define BLT_DEPTH_16_565 (1<<24)
357#define BLT_DEPTH_16_1555 (2<<24)
358#define BLT_DEPTH_32 (3<<24)
Chris Wilsonc4d69da2014-09-08 14:25:41 +0100359#define BLT_ROP_SRC_COPY (0xcc<<16)
360#define BLT_ROP_COLOR_COPY (0xf0<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -0700361#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
362#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
363#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
364#define ASYNC_FLIP (1<<22)
365#define DISPLAY_PLANE_A (0<<20)
366#define DISPLAY_PLANE_B (1<<20)
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200367#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|(len-2))
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200368#define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */
Brad Volkinf0a346b2014-02-18 10:15:52 -0800369#define PIPE_CONTROL_MMIO_WRITE (1<<23)
Brad Volkin114d4f72014-02-18 10:15:55 -0800370#define PIPE_CONTROL_STORE_DATA_INDEX (1<<21)
Jesse Barnes8d315282011-10-16 10:23:31 +0200371#define PIPE_CONTROL_CS_STALL (1<<20)
Ben Widawskycc0f6392012-06-04 14:42:49 -0700372#define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200373#define PIPE_CONTROL_QW_WRITE (1<<14)
Brad Volkind4d48032014-02-18 10:15:54 -0800374#define PIPE_CONTROL_POST_SYNC_OP_MASK (3<<14)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200375#define PIPE_CONTROL_DEPTH_STALL (1<<13)
376#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
Jesse Barnes8d315282011-10-16 10:23:31 +0200377#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200378#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
379#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
380#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
381#define PIPE_CONTROL_NOTIFY (1<<8)
Ben Widawsky3e789982014-06-30 09:53:37 -0700382#define PIPE_CONTROL_FLUSH_ENABLE (1<<7) /* gen7+ */
Jesse Barnes8d315282011-10-16 10:23:31 +0200383#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
384#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
385#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200386#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
Jesse Barnes8d315282011-10-16 10:23:31 +0200387#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
Jesse Barnese552eb72010-04-21 11:39:23 -0700388#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
Jesse Barnes585fb112008-07-29 11:54:06 -0700389
Brad Volkin3a6fa982014-02-18 10:15:47 -0800390/*
391 * Commands used only by the command parser
392 */
393#define MI_SET_PREDICATE MI_INSTR(0x01, 0)
394#define MI_ARB_CHECK MI_INSTR(0x05, 0)
395#define MI_RS_CONTROL MI_INSTR(0x06, 0)
396#define MI_URB_ATOMIC_ALLOC MI_INSTR(0x09, 0)
397#define MI_PREDICATE MI_INSTR(0x0C, 0)
398#define MI_RS_CONTEXT MI_INSTR(0x0F, 0)
399#define MI_TOPOLOGY_FILTER MI_INSTR(0x0D, 0)
Brad Volkin9c640d12014-02-18 10:15:48 -0800400#define MI_LOAD_SCAN_LINES_EXCL MI_INSTR(0x13, 0)
Brad Volkin3a6fa982014-02-18 10:15:47 -0800401#define MI_URB_CLEAR MI_INSTR(0x19, 0)
402#define MI_UPDATE_GTT MI_INSTR(0x23, 0)
403#define MI_CLFLUSH MI_INSTR(0x27, 0)
Brad Volkind4d48032014-02-18 10:15:54 -0800404#define MI_REPORT_PERF_COUNT MI_INSTR(0x28, 0)
405#define MI_REPORT_PERF_COUNT_GGTT (1<<0)
Brad Volkin3a6fa982014-02-18 10:15:47 -0800406#define MI_LOAD_REGISTER_MEM MI_INSTR(0x29, 0)
407#define MI_LOAD_REGISTER_REG MI_INSTR(0x2A, 0)
408#define MI_RS_STORE_DATA_IMM MI_INSTR(0x2B, 0)
409#define MI_LOAD_URB_MEM MI_INSTR(0x2C, 0)
410#define MI_STORE_URB_MEM MI_INSTR(0x2D, 0)
411#define MI_CONDITIONAL_BATCH_BUFFER_END MI_INSTR(0x36, 0)
412
413#define PIPELINE_SELECT ((0x3<<29)|(0x1<<27)|(0x1<<24)|(0x4<<16))
414#define GFX_OP_3DSTATE_VF_STATISTICS ((0x3<<29)|(0x1<<27)|(0x0<<24)|(0xB<<16))
Brad Volkinf0a346b2014-02-18 10:15:52 -0800415#define MEDIA_VFE_STATE ((0x3<<29)|(0x2<<27)|(0x0<<24)|(0x0<<16))
416#define MEDIA_VFE_STATE_MMIO_ACCESS_MASK (0x18)
Brad Volkin3a6fa982014-02-18 10:15:47 -0800417#define GPGPU_OBJECT ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x4<<16))
418#define GPGPU_WALKER ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x5<<16))
419#define GFX_OP_3DSTATE_DX9_CONSTANTF_VS \
420 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x39<<16))
421#define GFX_OP_3DSTATE_DX9_CONSTANTF_PS \
422 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x3A<<16))
423#define GFX_OP_3DSTATE_SO_DECL_LIST \
424 ((0x3<<29)|(0x3<<27)|(0x1<<24)|(0x17<<16))
425
426#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_VS \
427 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x43<<16))
428#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_GS \
429 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x44<<16))
430#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_HS \
431 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x45<<16))
432#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_DS \
433 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x46<<16))
434#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_PS \
435 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x47<<16))
436
437#define MFX_WAIT ((0x3<<29)|(0x1<<27)|(0x0<<16))
438
439#define COLOR_BLT ((0x2<<29)|(0x40<<22))
440#define SRC_COPY_BLT ((0x2<<29)|(0x43<<22))
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100441
442/*
Brad Volkin5947de92014-02-18 10:15:50 -0800443 * Registers used only by the command parser
444 */
445#define BCS_SWCTRL 0x22200
446
447#define HS_INVOCATION_COUNT 0x2300
448#define DS_INVOCATION_COUNT 0x2308
449#define IA_VERTICES_COUNT 0x2310
450#define IA_PRIMITIVES_COUNT 0x2318
451#define VS_INVOCATION_COUNT 0x2320
452#define GS_INVOCATION_COUNT 0x2328
453#define GS_PRIMITIVES_COUNT 0x2330
454#define CL_INVOCATION_COUNT 0x2338
455#define CL_PRIMITIVES_COUNT 0x2340
456#define PS_INVOCATION_COUNT 0x2348
457#define PS_DEPTH_COUNT 0x2350
458
459/* There are the 4 64-bit counter registers, one for each stream output */
460#define GEN7_SO_NUM_PRIMS_WRITTEN(n) (0x5200 + (n) * 8)
461
Brad Volkin113a0472014-04-08 14:18:58 -0700462#define GEN7_SO_PRIM_STORAGE_NEEDED(n) (0x5240 + (n) * 8)
463
464#define GEN7_3DPRIM_END_OFFSET 0x2420
465#define GEN7_3DPRIM_START_VERTEX 0x2430
466#define GEN7_3DPRIM_VERTEX_COUNT 0x2434
467#define GEN7_3DPRIM_INSTANCE_COUNT 0x2438
468#define GEN7_3DPRIM_START_INSTANCE 0x243C
469#define GEN7_3DPRIM_BASE_VERTEX 0x2440
470
Kenneth Graunke180b8132014-03-25 22:52:03 -0700471#define OACONTROL 0x2360
472
Brad Volkin220375a2014-02-18 10:15:51 -0800473#define _GEN7_PIPEA_DE_LOAD_SL 0x70068
474#define _GEN7_PIPEB_DE_LOAD_SL 0x71068
475#define GEN7_PIPE_DE_LOAD_SL(pipe) _PIPE(pipe, \
476 _GEN7_PIPEA_DE_LOAD_SL, \
477 _GEN7_PIPEB_DE_LOAD_SL)
478
Brad Volkin5947de92014-02-18 10:15:50 -0800479/*
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100480 * Reset registers
481 */
482#define DEBUG_RESET_I830 0x6070
483#define DEBUG_RESET_FULL (1<<7)
484#define DEBUG_RESET_RENDER (1<<8)
485#define DEBUG_RESET_DISPLAY (1<<9)
486
Jesse Barnes57f350b2012-03-28 13:39:25 -0700487/*
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300488 * IOSF sideband
489 */
490#define VLV_IOSF_DOORBELL_REQ (VLV_DISPLAY_BASE + 0x2100)
491#define IOSF_DEVFN_SHIFT 24
492#define IOSF_OPCODE_SHIFT 16
493#define IOSF_PORT_SHIFT 8
494#define IOSF_BYTE_ENABLES_SHIFT 4
495#define IOSF_BAR_SHIFT 1
496#define IOSF_SB_BUSY (1<<0)
Jesse Barnesf3419152013-11-04 11:52:44 -0800497#define IOSF_PORT_BUNIT 0x3
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300498#define IOSF_PORT_PUNIT 0x4
499#define IOSF_PORT_NC 0x11
500#define IOSF_PORT_DPIO 0x12
Chon Ming Leea09cadd2014-04-09 13:28:14 +0300501#define IOSF_PORT_DPIO_2 0x1a
Jani Nikulae9f882a2013-08-27 15:12:14 +0300502#define IOSF_PORT_GPIO_NC 0x13
503#define IOSF_PORT_CCK 0x14
504#define IOSF_PORT_CCU 0xA9
505#define IOSF_PORT_GPS_CORE 0x48
Shobhit Kumare9fe51c2013-12-10 12:14:55 +0530506#define IOSF_PORT_FLISDSI 0x1B
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300507#define VLV_IOSF_DATA (VLV_DISPLAY_BASE + 0x2104)
508#define VLV_IOSF_ADDR (VLV_DISPLAY_BASE + 0x2108)
509
Jesse Barnes30a970c2013-11-04 13:48:12 -0800510/* See configdb bunit SB addr map */
511#define BUNIT_REG_BISOC 0x11
512
Jesse Barnes30a970c2013-11-04 13:48:12 -0800513#define PUNIT_REG_DSPFREQ 0x36
Ville Syrjälä383c5a62014-06-28 02:03:57 +0300514#define DSPFREQSTAT_SHIFT_CHV 24
515#define DSPFREQSTAT_MASK_CHV (0x1f << DSPFREQSTAT_SHIFT_CHV)
516#define DSPFREQGUAR_SHIFT_CHV 8
517#define DSPFREQGUAR_MASK_CHV (0x1f << DSPFREQGUAR_SHIFT_CHV)
Jesse Barnes30a970c2013-11-04 13:48:12 -0800518#define DSPFREQSTAT_SHIFT 30
519#define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
520#define DSPFREQGUAR_SHIFT 14
521#define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
Ville Syrjälä26972b02014-06-28 02:04:11 +0300522#define _DP_SSC(val, pipe) ((val) << (2 * (pipe)))
523#define DP_SSC_MASK(pipe) _DP_SSC(0x3, (pipe))
524#define DP_SSC_PWR_ON(pipe) _DP_SSC(0x0, (pipe))
525#define DP_SSC_CLK_GATE(pipe) _DP_SSC(0x1, (pipe))
526#define DP_SSC_RESET(pipe) _DP_SSC(0x2, (pipe))
527#define DP_SSC_PWR_GATE(pipe) _DP_SSC(0x3, (pipe))
528#define _DP_SSS(val, pipe) ((val) << (2 * (pipe) + 16))
529#define DP_SSS_MASK(pipe) _DP_SSS(0x3, (pipe))
530#define DP_SSS_PWR_ON(pipe) _DP_SSS(0x0, (pipe))
531#define DP_SSS_CLK_GATE(pipe) _DP_SSS(0x1, (pipe))
532#define DP_SSS_RESET(pipe) _DP_SSS(0x2, (pipe))
533#define DP_SSS_PWR_GATE(pipe) _DP_SSS(0x3, (pipe))
Imre Deaka30180a2014-03-04 19:23:02 +0200534
535/* See the PUNIT HAS v0.8 for the below bits */
536enum punit_power_well {
537 PUNIT_POWER_WELL_RENDER = 0,
538 PUNIT_POWER_WELL_MEDIA = 1,
539 PUNIT_POWER_WELL_DISP2D = 3,
540 PUNIT_POWER_WELL_DPIO_CMN_BC = 5,
541 PUNIT_POWER_WELL_DPIO_TX_B_LANES_01 = 6,
542 PUNIT_POWER_WELL_DPIO_TX_B_LANES_23 = 7,
543 PUNIT_POWER_WELL_DPIO_TX_C_LANES_01 = 8,
544 PUNIT_POWER_WELL_DPIO_TX_C_LANES_23 = 9,
545 PUNIT_POWER_WELL_DPIO_RX0 = 10,
546 PUNIT_POWER_WELL_DPIO_RX1 = 11,
Ville Syrjälä5d6f7ea2014-06-28 02:04:08 +0300547 PUNIT_POWER_WELL_DPIO_CMN_D = 12,
Ville Syrjälä2ce147f2014-06-28 02:04:13 +0300548 /* FIXME: guesswork below */
549 PUNIT_POWER_WELL_DPIO_TX_D_LANES_01 = 13,
550 PUNIT_POWER_WELL_DPIO_TX_D_LANES_23 = 14,
551 PUNIT_POWER_WELL_DPIO_RX2 = 15,
Imre Deaka30180a2014-03-04 19:23:02 +0200552
553 PUNIT_POWER_WELL_NUM,
554};
555
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +0800556#define PUNIT_REG_PWRGT_CTRL 0x60
557#define PUNIT_REG_PWRGT_STATUS 0x61
Imre Deaka30180a2014-03-04 19:23:02 +0200558#define PUNIT_PWRGT_MASK(power_well) (3 << ((power_well) * 2))
559#define PUNIT_PWRGT_PWR_ON(power_well) (0 << ((power_well) * 2))
560#define PUNIT_PWRGT_CLK_GATE(power_well) (1 << ((power_well) * 2))
561#define PUNIT_PWRGT_RESET(power_well) (2 << ((power_well) * 2))
562#define PUNIT_PWRGT_PWR_GATE(power_well) (3 << ((power_well) * 2))
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +0800563
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300564#define PUNIT_REG_GPU_LFM 0xd3
565#define PUNIT_REG_GPU_FREQ_REQ 0xd4
566#define PUNIT_REG_GPU_FREQ_STS 0xd8
Ville Syrjäläe8474402013-06-26 17:43:24 +0300567#define GENFREQSTATUS (1<<0)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300568#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
Deepak S31685c22014-07-03 17:33:01 -0400569#define PUNIT_REG_CZ_TIMESTAMP 0xce
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300570
571#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
572#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
573
Deepak S2b6b3a02014-05-27 15:59:30 +0530574#define PUNIT_GPU_STATUS_REG 0xdb
575#define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16
576#define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff
577#define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8
578#define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff
579
580#define PUNIT_GPU_DUTYCYCLE_REG 0xdf
581#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8
582#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff
583
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300584#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
585#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
586#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
587#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
588#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
589#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
590#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
591#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
592#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
593#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
594
Deepak S31685c22014-07-03 17:33:01 -0400595#define VLV_CZ_CLOCK_TO_MILLI_SEC 100000
596#define VLV_RP_UP_EI_THRESHOLD 90
597#define VLV_RP_DOWN_EI_THRESHOLD 70
598#define VLV_INT_COUNT_FOR_DOWN_EI 5
599
ymohanmabe4fc042013-08-27 23:40:56 +0300600/* vlv2 north clock has */
Chon Ming Lee24eb2d52013-09-27 15:31:00 +0800601#define CCK_FUSE_REG 0x8
602#define CCK_FUSE_HPLL_FREQ_MASK 0x3
ymohanmabe4fc042013-08-27 23:40:56 +0300603#define CCK_REG_DSI_PLL_FUSE 0x44
604#define CCK_REG_DSI_PLL_CONTROL 0x48
605#define DSI_PLL_VCO_EN (1 << 31)
606#define DSI_PLL_LDO_GATE (1 << 30)
607#define DSI_PLL_P1_POST_DIV_SHIFT 17
608#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
609#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
610#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
611#define DSI_PLL_MUX_MASK (3 << 9)
612#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
613#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
614#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
615#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
616#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
617#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
618#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
619#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
620#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
621#define DSI_PLL_LOCK (1 << 0)
622#define CCK_REG_DSI_PLL_DIVIDER 0x4c
623#define DSI_PLL_LFSR (1 << 31)
624#define DSI_PLL_FRACTION_EN (1 << 30)
625#define DSI_PLL_FRAC_COUNTER_SHIFT 27
626#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
627#define DSI_PLL_USYNC_CNT_SHIFT 18
628#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
629#define DSI_PLL_N1_DIV_SHIFT 16
630#define DSI_PLL_N1_DIV_MASK (3 << 16)
631#define DSI_PLL_M1_DIV_SHIFT 0
632#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
Jesse Barnes30a970c2013-11-04 13:48:12 -0800633#define CCK_DISPLAY_CLOCK_CONTROL 0x6b
Ville Syrjälä9cf33db2014-06-13 13:37:48 +0300634#define DISPLAY_TRUNK_FORCE_ON (1 << 17)
635#define DISPLAY_TRUNK_FORCE_OFF (1 << 16)
636#define DISPLAY_FREQUENCY_STATUS (0x1f << 8)
637#define DISPLAY_FREQUENCY_STATUS_SHIFT 8
638#define DISPLAY_FREQUENCY_VALUES (0x1f << 0)
ymohanmabe4fc042013-08-27 23:40:56 +0300639
Ville Syrjälä0e767182014-04-25 20:14:31 +0300640/**
641 * DOC: DPIO
642 *
643 * VLV and CHV have slightly peculiar display PHYs for driving DP/HDMI
644 * ports. DPIO is the name given to such a display PHY. These PHYs
645 * don't follow the standard programming model using direct MMIO
646 * registers, and instead their registers must be accessed trough IOSF
647 * sideband. VLV has one such PHY for driving ports B and C, and CHV
648 * adds another PHY for driving port D. Each PHY responds to specific
649 * IOSF-SB port.
650 *
651 * Each display PHY is made up of one or two channels. Each channel
652 * houses a common lane part which contains the PLL and other common
653 * logic. CH0 common lane also contains the IOSF-SB logic for the
654 * Common Register Interface (CRI) ie. the DPIO registers. CRI clock
655 * must be running when any DPIO registers are accessed.
656 *
657 * In addition to having their own registers, the PHYs are also
658 * controlled through some dedicated signals from the display
659 * controller. These include PLL reference clock enable, PLL enable,
660 * and CRI clock selection, for example.
661 *
662 * Eeach channel also has two splines (also called data lanes), and
663 * each spline is made up of one Physical Access Coding Sub-Layer
664 * (PCS) block and two TX lanes. So each channel has two PCS blocks
665 * and four TX lanes. The TX lanes are used as DP lanes or TMDS
666 * data/clock pairs depending on the output type.
667 *
668 * Additionally the PHY also contains an AUX lane with AUX blocks
669 * for each channel. This is used for DP AUX communication, but
670 * this fact isn't really relevant for the driver since AUX is
671 * controlled from the display controller side. No DPIO registers
672 * need to be accessed during AUX communication,
673 *
674 * Generally the common lane corresponds to the pipe and
675 * the spline (PCS/TX) correponds to the port.
676 *
677 * For dual channel PHY (VLV/CHV):
678 *
679 * pipe A == CMN/PLL/REF CH0
680 *
681 * pipe B == CMN/PLL/REF CH1
682 *
683 * port B == PCS/TX CH0
684 *
685 * port C == PCS/TX CH1
686 *
687 * This is especially important when we cross the streams
688 * ie. drive port B with pipe B, or port C with pipe A.
689 *
690 * For single channel PHY (CHV):
691 *
692 * pipe C == CMN/PLL/REF CH0
693 *
694 * port D == PCS/TX CH0
695 *
696 * Note: digital port B is DDI0, digital port C is DDI1,
697 * digital port D is DDI2
698 */
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300699/*
Ville Syrjälä0e767182014-04-25 20:14:31 +0300700 * Dual channel PHY (VLV/CHV)
701 * ---------------------------------
702 * | CH0 | CH1 |
703 * | CMN/PLL/REF | CMN/PLL/REF |
704 * |---------------|---------------| Display PHY
705 * | PCS01 | PCS23 | PCS01 | PCS23 |
706 * |-------|-------|-------|-------|
707 * |TX0|TX1|TX2|TX3|TX0|TX1|TX2|TX3|
708 * ---------------------------------
709 * | DDI0 | DDI1 | DP/HDMI ports
710 * ---------------------------------
Ville Syrjälä54d9d492013-01-24 15:29:53 +0200711 *
Ville Syrjälä0e767182014-04-25 20:14:31 +0300712 * Single channel PHY (CHV)
713 * -----------------
714 * | CH0 |
715 * | CMN/PLL/REF |
716 * |---------------| Display PHY
717 * | PCS01 | PCS23 |
718 * |-------|-------|
719 * |TX0|TX1|TX2|TX3|
720 * -----------------
721 * | DDI2 | DP/HDMI port
722 * -----------------
Jesse Barnes57f350b2012-03-28 13:39:25 -0700723 */
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300724#define DPIO_DEVFN 0
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300725
Ville Syrjälä54d9d492013-01-24 15:29:53 +0200726#define DPIO_CTL (VLV_DISPLAY_BASE + 0x2110)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700727#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
728#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
729#define DPIO_SFR_BYPASS (1<<1)
Jesse Barnes40e9cf62013-10-03 11:35:46 -0700730#define DPIO_CMNRST (1<<0)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700731
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800732#define DPIO_PHY(pipe) ((pipe) >> 1)
733#define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
734
Daniel Vetter598fac62013-04-18 22:01:46 +0200735/*
736 * Per pipe/PLL DPIO regs
737 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800738#define _VLV_PLL_DW3_CH0 0x800c
Jesse Barnes57f350b2012-03-28 13:39:25 -0700739#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
Daniel Vetter598fac62013-04-18 22:01:46 +0200740#define DPIO_POST_DIV_DAC 0
741#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
742#define DPIO_POST_DIV_LVDS1 2
743#define DPIO_POST_DIV_LVDS2 3
Jesse Barnes57f350b2012-03-28 13:39:25 -0700744#define DPIO_K_SHIFT (24) /* 4 bits */
745#define DPIO_P1_SHIFT (21) /* 3 bits */
746#define DPIO_P2_SHIFT (16) /* 5 bits */
747#define DPIO_N_SHIFT (12) /* 4 bits */
748#define DPIO_ENABLE_CALIBRATION (1<<11)
749#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
750#define DPIO_M2DIV_MASK 0xff
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800751#define _VLV_PLL_DW3_CH1 0x802c
752#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700753
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800754#define _VLV_PLL_DW5_CH0 0x8014
Jesse Barnes57f350b2012-03-28 13:39:25 -0700755#define DPIO_REFSEL_OVERRIDE 27
756#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
757#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
758#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
Vijay Purushothamanb56747a2012-09-27 19:13:03 +0530759#define DPIO_PLL_REFCLK_SEL_MASK 3
Jesse Barnes57f350b2012-03-28 13:39:25 -0700760#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
761#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800762#define _VLV_PLL_DW5_CH1 0x8034
763#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700764
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800765#define _VLV_PLL_DW7_CH0 0x801c
766#define _VLV_PLL_DW7_CH1 0x803c
767#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700768
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800769#define _VLV_PLL_DW8_CH0 0x8040
770#define _VLV_PLL_DW8_CH1 0x8060
771#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200772
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800773#define VLV_PLL_DW9_BCAST 0xc044
774#define _VLV_PLL_DW9_CH0 0x8044
775#define _VLV_PLL_DW9_CH1 0x8064
776#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200777
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800778#define _VLV_PLL_DW10_CH0 0x8048
779#define _VLV_PLL_DW10_CH1 0x8068
780#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200781
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800782#define _VLV_PLL_DW11_CH0 0x804c
783#define _VLV_PLL_DW11_CH1 0x806c
784#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700785
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800786/* Spec for ref block start counts at DW10 */
787#define VLV_REF_DW13 0x80ac
Daniel Vetter598fac62013-04-18 22:01:46 +0200788
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800789#define VLV_CMN_DW0 0x8100
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100790
Daniel Vetter598fac62013-04-18 22:01:46 +0200791/*
792 * Per DDI channel DPIO regs
793 */
794
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800795#define _VLV_PCS_DW0_CH0 0x8200
796#define _VLV_PCS_DW0_CH1 0x8400
Daniel Vetter598fac62013-04-18 22:01:46 +0200797#define DPIO_PCS_TX_LANE2_RESET (1<<16)
798#define DPIO_PCS_TX_LANE1_RESET (1<<7)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800799#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200800
Ville Syrjälä97fd4d52014-04-09 13:29:02 +0300801#define _VLV_PCS01_DW0_CH0 0x200
802#define _VLV_PCS23_DW0_CH0 0x400
803#define _VLV_PCS01_DW0_CH1 0x2600
804#define _VLV_PCS23_DW0_CH1 0x2800
805#define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
806#define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
807
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800808#define _VLV_PCS_DW1_CH0 0x8204
809#define _VLV_PCS_DW1_CH1 0x8404
Ville Syrjäläd2152b22014-04-28 14:15:24 +0300810#define CHV_PCS_REQ_SOFTRESET_EN (1<<23)
Daniel Vetter598fac62013-04-18 22:01:46 +0200811#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22)
812#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21)
813#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
814#define DPIO_PCS_CLK_SOFT_RESET (1<<5)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800815#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200816
Ville Syrjälä97fd4d52014-04-09 13:29:02 +0300817#define _VLV_PCS01_DW1_CH0 0x204
818#define _VLV_PCS23_DW1_CH0 0x404
819#define _VLV_PCS01_DW1_CH1 0x2604
820#define _VLV_PCS23_DW1_CH1 0x2804
821#define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
822#define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
823
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800824#define _VLV_PCS_DW8_CH0 0x8220
825#define _VLV_PCS_DW8_CH1 0x8420
Ville Syrjälä9197c882014-04-09 13:29:05 +0300826#define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20)
827#define CHV_PCS_USEDCLKCHANNEL (1 << 21)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800828#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200829
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800830#define _VLV_PCS01_DW8_CH0 0x0220
831#define _VLV_PCS23_DW8_CH0 0x0420
832#define _VLV_PCS01_DW8_CH1 0x2620
833#define _VLV_PCS23_DW8_CH1 0x2820
834#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
835#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200836
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800837#define _VLV_PCS_DW9_CH0 0x8224
838#define _VLV_PCS_DW9_CH1 0x8424
839#define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200840
Chon Ming Lee9d556c92014-05-02 14:27:47 +0300841#define _CHV_PCS_DW10_CH0 0x8228
842#define _CHV_PCS_DW10_CH1 0x8428
843#define DPIO_PCS_SWING_CALC_TX0_TX2 (1<<30)
844#define DPIO_PCS_SWING_CALC_TX1_TX3 (1<<31)
845#define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
846
Ville Syrjälä1966e592014-04-09 13:29:04 +0300847#define _VLV_PCS01_DW10_CH0 0x0228
848#define _VLV_PCS23_DW10_CH0 0x0428
849#define _VLV_PCS01_DW10_CH1 0x2628
850#define _VLV_PCS23_DW10_CH1 0x2828
851#define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
852#define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
853
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800854#define _VLV_PCS_DW11_CH0 0x822c
855#define _VLV_PCS_DW11_CH1 0x842c
856#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200857
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800858#define _VLV_PCS_DW12_CH0 0x8230
859#define _VLV_PCS_DW12_CH1 0x8430
860#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200861
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800862#define _VLV_PCS_DW14_CH0 0x8238
863#define _VLV_PCS_DW14_CH1 0x8438
864#define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200865
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800866#define _VLV_PCS_DW23_CH0 0x825c
867#define _VLV_PCS_DW23_CH1 0x845c
868#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200869
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800870#define _VLV_TX_DW2_CH0 0x8288
871#define _VLV_TX_DW2_CH1 0x8488
Ville Syrjälä1fb44502014-06-28 02:04:03 +0300872#define DPIO_SWING_MARGIN000_SHIFT 16
873#define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT)
Chon Ming Lee9d556c92014-05-02 14:27:47 +0300874#define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800875#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200876
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800877#define _VLV_TX_DW3_CH0 0x828c
878#define _VLV_TX_DW3_CH1 0x848c
Chon Ming Lee9d556c92014-05-02 14:27:47 +0300879/* The following bit for CHV phy */
880#define DPIO_TX_UNIQ_TRANS_SCALE_EN (1<<27)
Ville Syrjälä1fb44502014-06-28 02:04:03 +0300881#define DPIO_SWING_MARGIN101_SHIFT 16
882#define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800883#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
884
885#define _VLV_TX_DW4_CH0 0x8290
886#define _VLV_TX_DW4_CH1 0x8490
Chon Ming Lee9d556c92014-05-02 14:27:47 +0300887#define DPIO_SWING_DEEMPH9P5_SHIFT 24
888#define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
Ville Syrjälä1fb44502014-06-28 02:04:03 +0300889#define DPIO_SWING_DEEMPH6P0_SHIFT 16
890#define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800891#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
892
893#define _VLV_TX3_DW4_CH0 0x690
894#define _VLV_TX3_DW4_CH1 0x2a90
895#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
896
897#define _VLV_TX_DW5_CH0 0x8294
898#define _VLV_TX_DW5_CH1 0x8494
Daniel Vetter598fac62013-04-18 22:01:46 +0200899#define DPIO_TX_OCALINIT_EN (1<<31)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800900#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200901
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800902#define _VLV_TX_DW11_CH0 0x82ac
903#define _VLV_TX_DW11_CH1 0x84ac
904#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200905
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800906#define _VLV_TX_DW14_CH0 0x82b8
907#define _VLV_TX_DW14_CH1 0x84b8
908#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
Vijay Purushothamanb56747a2012-09-27 19:13:03 +0530909
Chon Ming Lee9d556c92014-05-02 14:27:47 +0300910/* CHV dpPhy registers */
911#define _CHV_PLL_DW0_CH0 0x8000
912#define _CHV_PLL_DW0_CH1 0x8180
913#define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
914
915#define _CHV_PLL_DW1_CH0 0x8004
916#define _CHV_PLL_DW1_CH1 0x8184
917#define DPIO_CHV_N_DIV_SHIFT 8
918#define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
919#define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
920
921#define _CHV_PLL_DW2_CH0 0x8008
922#define _CHV_PLL_DW2_CH1 0x8188
923#define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
924
925#define _CHV_PLL_DW3_CH0 0x800c
926#define _CHV_PLL_DW3_CH1 0x818c
927#define DPIO_CHV_FRAC_DIV_EN (1 << 16)
928#define DPIO_CHV_FIRST_MOD (0 << 8)
929#define DPIO_CHV_SECOND_MOD (1 << 8)
930#define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
931#define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
932
933#define _CHV_PLL_DW6_CH0 0x8018
934#define _CHV_PLL_DW6_CH1 0x8198
935#define DPIO_CHV_GAIN_CTRL_SHIFT 16
936#define DPIO_CHV_INT_COEFF_SHIFT 8
937#define DPIO_CHV_PROP_COEFF_SHIFT 0
938#define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
939
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +0300940#define _CHV_CMN_DW5_CH0 0x8114
941#define CHV_BUFRIGHTENA1_DISABLE (0 << 20)
942#define CHV_BUFRIGHTENA1_NORMAL (1 << 20)
943#define CHV_BUFRIGHTENA1_FORCE (3 << 20)
944#define CHV_BUFRIGHTENA1_MASK (3 << 20)
945#define CHV_BUFLEFTENA1_DISABLE (0 << 22)
946#define CHV_BUFLEFTENA1_NORMAL (1 << 22)
947#define CHV_BUFLEFTENA1_FORCE (3 << 22)
948#define CHV_BUFLEFTENA1_MASK (3 << 22)
949
Chon Ming Lee9d556c92014-05-02 14:27:47 +0300950#define _CHV_CMN_DW13_CH0 0x8134
951#define _CHV_CMN_DW0_CH1 0x8080
952#define DPIO_CHV_S1_DIV_SHIFT 21
953#define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
954#define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
955#define DPIO_CHV_K_DIV_SHIFT 4
956#define DPIO_PLL_FREQLOCK (1 << 1)
957#define DPIO_PLL_LOCK (1 << 0)
958#define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
959
960#define _CHV_CMN_DW14_CH0 0x8138
961#define _CHV_CMN_DW1_CH1 0x8084
962#define DPIO_AFC_RECAL (1 << 14)
963#define DPIO_DCLKP_EN (1 << 13)
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +0300964#define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */
965#define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */
966#define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */
967#define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */
968#define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */
969#define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */
970#define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */
971#define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */
Chon Ming Lee9d556c92014-05-02 14:27:47 +0300972#define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
973
Ville Syrjälä9197c882014-04-09 13:29:05 +0300974#define _CHV_CMN_DW19_CH0 0x814c
975#define _CHV_CMN_DW6_CH1 0x8098
976#define CHV_CMN_USEDCLKCHANNEL (1 << 13)
977#define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
978
Chon Ming Lee9d556c92014-05-02 14:27:47 +0300979#define CHV_CMN_DW30 0x8178
980#define DPIO_LRC_BYPASS (1 << 3)
981
982#define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
983 (lane) * 0x200 + (offset))
984
Ville Syrjäläf72df8d2014-04-09 13:29:03 +0300985#define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
986#define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
987#define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
988#define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
989#define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
990#define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
991#define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
992#define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
993#define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
994#define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
995#define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
Chon Ming Lee9d556c92014-05-02 14:27:47 +0300996#define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
997#define DPIO_FRC_LATENCY_SHFIT 8
998#define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
999#define DPIO_UPAR_SHIFT 30
Jesse Barnes585fb112008-07-29 11:54:06 -07001000/*
Jesse Barnesde151cf2008-11-12 10:03:55 -08001001 * Fence registers
1002 */
1003#define FENCE_REG_830_0 0x2000
Eric Anholtdc529a42009-03-10 22:34:49 -07001004#define FENCE_REG_945_8 0x3000
Jesse Barnesde151cf2008-11-12 10:03:55 -08001005#define I830_FENCE_START_MASK 0x07f80000
1006#define I830_FENCE_TILING_Y_SHIFT 12
Jesse Barnes0f973f22009-01-26 17:10:45 -08001007#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001008#define I830_FENCE_PITCH_SHIFT 4
1009#define I830_FENCE_REG_VALID (1<<0)
Daniel Vetterc36a2a62010-04-17 15:12:03 +02001010#define I915_FENCE_MAX_PITCH_VAL 4
Eric Anholte76a16d2009-05-26 17:44:56 -07001011#define I830_FENCE_MAX_PITCH_VAL 6
Daniel Vetter8d7773a2009-03-29 14:09:41 +02001012#define I830_FENCE_MAX_SIZE_VAL (1<<8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001013
1014#define I915_FENCE_START_MASK 0x0ff00000
Jesse Barnes0f973f22009-01-26 17:10:45 -08001015#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001016
1017#define FENCE_REG_965_0 0x03000
1018#define I965_FENCE_PITCH_SHIFT 2
1019#define I965_FENCE_TILING_Y_SHIFT 1
1020#define I965_FENCE_REG_VALID (1<<0)
Daniel Vetter8d7773a2009-03-29 14:09:41 +02001021#define I965_FENCE_MAX_PITCH_VAL 0x0400
Jesse Barnesde151cf2008-11-12 10:03:55 -08001022
Eric Anholt4e901fd2009-10-26 16:44:17 -07001023#define FENCE_REG_SANDYBRIDGE_0 0x100000
1024#define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
Ville Syrjälä3a062472013-04-09 11:45:05 +03001025#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
Eric Anholt4e901fd2009-10-26 16:44:17 -07001026
Deepak S2b6b3a02014-05-27 15:59:30 +05301027
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001028/* control register for cpu gtt access */
1029#define TILECTL 0x101000
1030#define TILECTL_SWZCTL (1 << 0)
1031#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
1032#define TILECTL_BACKSNOOP_DIS (1 << 3)
1033
Jesse Barnesde151cf2008-11-12 10:03:55 -08001034/*
Jesse Barnes585fb112008-07-29 11:54:06 -07001035 * Instruction and interrupt control regs
1036 */
Ville Syrjäläf1e1c212014-06-05 20:02:59 +03001037#define PGTBL_CTL 0x02020
1038#define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */
1039#define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001040#define PGTBL_ER 0x02024
Ville Syrjälä81e7f202014-08-15 01:21:55 +03001041#define PRB0_BASE (0x2030-0x30)
1042#define PRB1_BASE (0x2040-0x30) /* 830,gen3 */
1043#define PRB2_BASE (0x2050-0x30) /* gen3 */
1044#define SRB0_BASE (0x2100-0x30) /* gen2 */
1045#define SRB1_BASE (0x2110-0x30) /* gen2 */
1046#define SRB2_BASE (0x2120-0x30) /* 830 */
1047#define SRB3_BASE (0x2130-0x30) /* 830 */
Daniel Vetter333e9fe2010-08-02 16:24:01 +02001048#define RENDER_RING_BASE 0x02000
1049#define BSD_RING_BASE 0x04000
1050#define GEN6_BSD_RING_BASE 0x12000
Zhao Yakui845f74a2014-04-17 10:37:37 +08001051#define GEN8_BSD2_RING_BASE 0x1c000
Ben Widawsky1950de12013-05-28 19:22:20 -07001052#define VEBOX_RING_BASE 0x1a000
Chris Wilson549f7362010-10-19 11:19:32 +01001053#define BLT_RING_BASE 0x22000
Daniel Vetter3d281d82010-09-24 21:14:22 +02001054#define RING_TAIL(base) ((base)+0x30)
1055#define RING_HEAD(base) ((base)+0x34)
1056#define RING_START(base) ((base)+0x38)
1057#define RING_CTL(base) ((base)+0x3c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001058#define RING_SYNC_0(base) ((base)+0x40)
1059#define RING_SYNC_1(base) ((base)+0x44)
Ben Widawsky1950de12013-05-28 19:22:20 -07001060#define RING_SYNC_2(base) ((base)+0x48)
1061#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
1062#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
1063#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
1064#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
1065#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
1066#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
1067#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
1068#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
1069#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
1070#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
1071#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
1072#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
Ben Widawskyad776f82013-05-28 19:22:18 -07001073#define GEN6_NOSYNC 0
Chris Wilson8fd26852010-12-08 18:40:43 +00001074#define RING_MAX_IDLE(base) ((base)+0x54)
Daniel Vetter3d281d82010-09-24 21:14:22 +02001075#define RING_HWS_PGA(base) ((base)+0x80)
1076#define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
Imre Deak9e72b462014-05-05 15:13:55 +03001077
1078#define GEN7_WR_WATERMARK 0x4028
1079#define GEN7_GFX_PRIO_CTRL 0x402C
1080#define ARB_MODE 0x4030
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001081#define ARB_MODE_SWIZZLE_SNB (1<<4)
1082#define ARB_MODE_SWIZZLE_IVB (1<<5)
Imre Deak9e72b462014-05-05 15:13:55 +03001083#define GEN7_GFX_PEND_TLB0 0x4034
1084#define GEN7_GFX_PEND_TLB1 0x4038
1085/* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
1086#define GEN7_LRA_LIMITS_BASE 0x403C
1087#define GEN7_LRA_LIMITS_REG_NUM 13
1088#define GEN7_MEDIA_MAX_REQ_COUNT 0x4070
1089#define GEN7_GFX_MAX_REQ_COUNT 0x4074
1090
Ben Widawsky31a53362013-11-02 21:07:04 -07001091#define GAMTARBMODE 0x04a08
Ben Widawsky4afe8d32013-11-02 21:07:55 -07001092#define ARB_MODE_BWGTLB_DISABLE (1<<9)
Ben Widawsky31a53362013-11-02 21:07:04 -07001093#define ARB_MODE_SWIZZLE_BDW (1<<1)
Eric Anholt45930102011-05-06 17:12:35 -07001094#define RENDER_HWS_PGA_GEN7 (0x04080)
Daniel Vetter33f3f512011-12-14 13:57:39 +01001095#define RING_FAULT_REG(ring) (0x4094 + 0x100*(ring)->id)
Ben Widawsky828c7902013-10-16 09:21:30 -07001096#define RING_FAULT_GTTSEL_MASK (1<<11)
1097#define RING_FAULT_SRCID(x) ((x >> 3) & 0xff)
1098#define RING_FAULT_FAULT_TYPE(x) ((x >> 1) & 0x3)
1099#define RING_FAULT_VALID (1<<0)
Daniel Vetter33f3f512011-12-14 13:57:39 +01001100#define DONE_REG 0x40b0
Ben Widawskyfbe5d362013-11-04 19:56:49 -08001101#define GEN8_PRIVATE_PAT 0x40e0
Eric Anholt45930102011-05-06 17:12:35 -07001102#define BSD_HWS_PGA_GEN7 (0x04180)
1103#define BLT_HWS_PGA_GEN7 (0x04280)
Ben Widawsky9a8a2212013-05-28 19:22:23 -07001104#define VEBOX_HWS_PGA_GEN7 (0x04380)
Daniel Vetter3d281d82010-09-24 21:14:22 +02001105#define RING_ACTHD(base) ((base)+0x74)
Chris Wilson50877442014-03-21 12:41:53 +00001106#define RING_ACTHD_UDW(base) ((base)+0x5c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001107#define RING_NOPID(base) ((base)+0x94)
Chris Wilson0f468322011-01-04 17:35:21 +00001108#define RING_IMR(base) ((base)+0xa8)
Oscar Mateo73d477f2014-07-24 17:04:31 +01001109#define RING_HWSTAM(base) ((base)+0x98)
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07001110#define RING_TIMESTAMP(base) ((base)+0x358)
Jesse Barnes585fb112008-07-29 11:54:06 -07001111#define TAIL_ADDR 0x001FFFF8
1112#define HEAD_WRAP_COUNT 0xFFE00000
1113#define HEAD_WRAP_ONE 0x00200000
1114#define HEAD_ADDR 0x001FFFFC
1115#define RING_NR_PAGES 0x001FF000
1116#define RING_REPORT_MASK 0x00000006
1117#define RING_REPORT_64K 0x00000002
1118#define RING_REPORT_128K 0x00000004
1119#define RING_NO_REPORT 0x00000000
1120#define RING_VALID_MASK 0x00000001
1121#define RING_VALID 0x00000001
1122#define RING_INVALID 0x00000000
Chris Wilson4b60e5c2010-08-08 11:53:53 +01001123#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
1124#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001125#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
Imre Deak9e72b462014-05-05 15:13:55 +03001126
1127#define GEN7_TLB_RD_ADDR 0x4700
1128
Chris Wilson8168bd42010-11-11 17:54:52 +00001129#if 0
1130#define PRB0_TAIL 0x02030
1131#define PRB0_HEAD 0x02034
1132#define PRB0_START 0x02038
1133#define PRB0_CTL 0x0203c
Jesse Barnes585fb112008-07-29 11:54:06 -07001134#define PRB1_TAIL 0x02040 /* 915+ only */
1135#define PRB1_HEAD 0x02044 /* 915+ only */
1136#define PRB1_START 0x02048 /* 915+ only */
1137#define PRB1_CTL 0x0204c /* 915+ only */
Chris Wilson8168bd42010-11-11 17:54:52 +00001138#endif
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001139#define IPEIR_I965 0x02064
1140#define IPEHR_I965 0x02068
1141#define INSTDONE_I965 0x0206c
Ben Widawskyd53bd482012-08-22 11:32:14 -07001142#define GEN7_INSTDONE_1 0x0206c
1143#define GEN7_SC_INSTDONE 0x07100
1144#define GEN7_SAMPLER_INSTDONE 0x0e160
1145#define GEN7_ROW_INSTDONE 0x0e164
1146#define I915_NUM_INSTDONE_REG 4
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001147#define RING_IPEIR(base) ((base)+0x64)
1148#define RING_IPEHR(base) ((base)+0x68)
1149#define RING_INSTDONE(base) ((base)+0x6c)
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001150#define RING_INSTPS(base) ((base)+0x70)
1151#define RING_DMA_FADD(base) ((base)+0x78)
Ben Widawsky13ffadd2014-04-01 16:31:07 -07001152#define RING_DMA_FADD_UDW(base) ((base)+0x60) /* gen8+ */
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001153#define RING_INSTPM(base) ((base)+0xc0)
Naresh Kumar Kachhie9fea572014-03-12 16:39:41 +05301154#define RING_MI_MODE(base) ((base)+0x9c)
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001155#define INSTPS 0x02070 /* 965+ only */
1156#define INSTDONE1 0x0207c /* 965+ only */
Jesse Barnes585fb112008-07-29 11:54:06 -07001157#define ACTHD_I965 0x02074
1158#define HWS_PGA 0x02080
1159#define HWS_ADDRESS_MASK 0xfffff000
1160#define HWS_START_ADDRESS_SHIFT 4
Jesse Barnes97f5ab62009-10-08 10:16:48 -07001161#define PWRCTXA 0x2088 /* 965GM+ only */
1162#define PWRCTX_EN (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001163#define IPEIR 0x02088
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001164#define IPEHR 0x0208c
1165#define INSTDONE 0x02090
Jesse Barnes585fb112008-07-29 11:54:06 -07001166#define NOPID 0x02094
1167#define HWSTAM 0x02098
Daniel Vetter9d2f41f2012-04-02 21:41:45 +02001168#define DMA_FADD_I8XX 0x020d0
Chris Wilson94e39e22013-10-30 09:28:22 +00001169#define RING_BBSTATE(base) ((base)+0x110)
Ville Syrjälä3dda20a2013-12-10 21:44:43 +02001170#define RING_BBADDR(base) ((base)+0x140)
1171#define RING_BBADDR_UDW(base) ((base)+0x168) /* gen8+ */
Eric Anholt71cf39b2010-03-08 23:41:55 -08001172
Chris Wilsonf4068392010-10-27 20:36:41 +01001173#define ERROR_GEN6 0x040a0
Ben Widawsky71e172e2012-08-20 16:15:13 -07001174#define GEN7_ERR_INT 0x44040
Paulo Zanonide032bf2013-04-12 17:57:58 -03001175#define ERR_INT_POISON (1<<31)
Paulo Zanoni86642812013-04-12 17:57:57 -03001176#define ERR_INT_MMIO_UNCLAIMED (1<<13)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001177#define ERR_INT_PIPE_CRC_DONE_C (1<<8)
Paulo Zanoni86642812013-04-12 17:57:57 -03001178#define ERR_INT_FIFO_UNDERRUN_C (1<<6)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001179#define ERR_INT_PIPE_CRC_DONE_B (1<<5)
Paulo Zanoni86642812013-04-12 17:57:57 -03001180#define ERR_INT_FIFO_UNDERRUN_B (1<<3)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001181#define ERR_INT_PIPE_CRC_DONE_A (1<<2)
Daniel Vetter5a69b892013-10-16 22:55:52 +02001182#define ERR_INT_PIPE_CRC_DONE(pipe) (1<<(2 + pipe*3))
Paulo Zanoni86642812013-04-12 17:57:57 -03001183#define ERR_INT_FIFO_UNDERRUN_A (1<<0)
Daniel Vetter7336df62013-07-09 22:59:16 +02001184#define ERR_INT_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
Chris Wilsonf4068392010-10-27 20:36:41 +01001185
Paulo Zanoni3f1e1092013-02-18 19:00:21 -03001186#define FPGA_DBG 0x42300
1187#define FPGA_DBG_RM_NOCLAIM (1<<31)
1188
Chris Wilson0f3b6842013-01-15 12:05:55 +00001189#define DERRMR 0x44050
Ben Widawsky4e0bbc32013-11-02 21:07:07 -07001190/* Note that HBLANK events are reserved on bdw+ */
Chris Wilsonffe74d72013-08-26 20:58:12 +01001191#define DERRMR_PIPEA_SCANLINE (1<<0)
1192#define DERRMR_PIPEA_PRI_FLIP_DONE (1<<1)
1193#define DERRMR_PIPEA_SPR_FLIP_DONE (1<<2)
1194#define DERRMR_PIPEA_VBLANK (1<<3)
1195#define DERRMR_PIPEA_HBLANK (1<<5)
1196#define DERRMR_PIPEB_SCANLINE (1<<8)
1197#define DERRMR_PIPEB_PRI_FLIP_DONE (1<<9)
1198#define DERRMR_PIPEB_SPR_FLIP_DONE (1<<10)
1199#define DERRMR_PIPEB_VBLANK (1<<11)
1200#define DERRMR_PIPEB_HBLANK (1<<13)
1201/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
1202#define DERRMR_PIPEC_SCANLINE (1<<14)
1203#define DERRMR_PIPEC_PRI_FLIP_DONE (1<<15)
1204#define DERRMR_PIPEC_SPR_FLIP_DONE (1<<20)
1205#define DERRMR_PIPEC_VBLANK (1<<21)
1206#define DERRMR_PIPEC_HBLANK (1<<22)
1207
Chris Wilson0f3b6842013-01-15 12:05:55 +00001208
Eric Anholtde6e2ea2010-11-06 14:53:32 -07001209/* GM45+ chicken bits -- debug workaround bits that may be required
1210 * for various sorts of correct behavior. The top 16 bits of each are
1211 * the enables for writing to the corresponding low bit.
1212 */
1213#define _3D_CHICKEN 0x02084
Daniel Vetter42839082012-12-14 23:38:28 +01001214#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
Eric Anholtde6e2ea2010-11-06 14:53:32 -07001215#define _3D_CHICKEN2 0x0208c
1216/* Disables pipelining of read flushes past the SF-WIZ interface.
1217 * Required on all Ironlake steppings according to the B-Spec, but the
1218 * particular danger of not doing so is not specified.
1219 */
1220# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
1221#define _3D_CHICKEN3 0x02090
Jesse Barnes87f80202012-10-02 17:43:41 -05001222#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
Kenneth Graunke26b6e442012-10-07 08:51:07 -07001223#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02001224#define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x)<<1) /* gen8+ */
1225#define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
Eric Anholtde6e2ea2010-11-06 14:53:32 -07001226
Eric Anholt71cf39b2010-03-08 23:41:55 -08001227#define MI_MODE 0x0209c
1228# define VS_TIMER_DISPATCH (1 << 6)
Eric Anholtfc74d8e2012-01-19 10:50:06 -08001229# define MI_FLUSH_ENABLE (1 << 12)
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001230# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
Naresh Kumar Kachhie9fea572014-03-12 16:39:41 +05301231# define MODE_IDLE (1 << 9)
Chris Wilson9991ae72014-04-02 16:36:07 +01001232# define STOP_RING (1 << 8)
Eric Anholt71cf39b2010-03-08 23:41:55 -08001233
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07001234#define GEN6_GT_MODE 0x20d0
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02001235#define GEN7_GT_MODE 0x7008
Ville Syrjälä8d85d272014-02-04 21:59:15 +02001236#define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
1237#define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
1238#define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
1239#define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
1240#define GEN6_WIZ_HASHING_MASK (GEN6_WIZ_HASHING(1, 1) << 16)
Daniel Vetter6547fbd2012-12-14 23:38:29 +01001241#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07001242
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001243#define GFX_MODE 0x02520
Jesse Barnesb095cd02011-08-12 15:28:32 -07001244#define GFX_MODE_GEN7 0x0229c
Daniel Vetter5eb719c2012-02-09 17:15:48 +01001245#define RING_MODE_GEN7(ring) ((ring)->mmio_base+0x29c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001246#define GFX_RUN_LIST_ENABLE (1<<15)
Chris Wilsonaa83e302014-03-21 17:18:54 +00001247#define GFX_TLB_INVALIDATE_EXPLICIT (1<<13)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001248#define GFX_SURFACE_FAULT_ENABLE (1<<12)
1249#define GFX_REPLAY_MODE (1<<11)
1250#define GFX_PSMI_GRANULARITY (1<<10)
1251#define GFX_PPGTT_ENABLE (1<<9)
1252
Daniel Vettera7e806d2012-07-11 16:27:55 +02001253#define VLV_DISPLAY_BASE 0x180000
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301254#define VLV_MIPI_BASE VLV_DISPLAY_BASE
Daniel Vettera7e806d2012-07-11 16:27:55 +02001255
Imre Deak9e72b462014-05-05 15:13:55 +03001256#define VLV_GU_CTL0 (VLV_DISPLAY_BASE + 0x2030)
1257#define VLV_GU_CTL1 (VLV_DISPLAY_BASE + 0x2034)
Jesse Barnes585fb112008-07-29 11:54:06 -07001258#define SCPD0 0x0209c /* 915+ only */
1259#define IER 0x020a0
1260#define IIR 0x020a4
1261#define IMR 0x020a8
1262#define ISR 0x020ac
Ville Syrjälä07ec7ec2013-01-24 15:29:51 +02001263#define VLV_GUNIT_CLOCK_GATE (VLV_DISPLAY_BASE + 0x2060)
Ville Syrjäläe4443e42014-04-09 13:28:41 +03001264#define GINT_DIS (1<<22)
Jesse Barnes2d809572012-10-25 12:15:44 -07001265#define GCFG_DIS (1<<8)
Imre Deak9e72b462014-05-05 15:13:55 +03001266#define VLV_GUNIT_CLOCK_GATE2 (VLV_DISPLAY_BASE + 0x2064)
Ville Syrjäläff763012013-01-24 15:29:52 +02001267#define VLV_IIR_RW (VLV_DISPLAY_BASE + 0x2084)
1268#define VLV_IER (VLV_DISPLAY_BASE + 0x20a0)
1269#define VLV_IIR (VLV_DISPLAY_BASE + 0x20a4)
1270#define VLV_IMR (VLV_DISPLAY_BASE + 0x20a8)
1271#define VLV_ISR (VLV_DISPLAY_BASE + 0x20ac)
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001272#define VLV_PCBR (VLV_DISPLAY_BASE + 0x2120)
Deepak S38807742014-05-23 21:00:15 +05301273#define VLV_PCBR_ADDR_SHIFT 12
1274
Ville Syrjälä90a72f82013-02-19 23:16:44 +02001275#define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
Jesse Barnes585fb112008-07-29 11:54:06 -07001276#define EIR 0x020b0
1277#define EMR 0x020b4
1278#define ESR 0x020b8
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001279#define GM45_ERROR_PAGE_TABLE (1<<5)
1280#define GM45_ERROR_MEM_PRIV (1<<4)
1281#define I915_ERROR_PAGE_TABLE (1<<4)
1282#define GM45_ERROR_CP_PRIV (1<<3)
1283#define I915_ERROR_MEMORY_REFRESH (1<<1)
1284#define I915_ERROR_INSTRUCTION (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001285#define INSTPM 0x020c0
Li Pengee980b82010-01-27 19:01:11 +08001286#define INSTPM_SELF_EN (1<<12) /* 915GM only */
Ville Syrjälä32992542014-02-25 15:13:39 +02001287#define INSTPM_AGPBUSY_INT_EN (1<<11) /* gen3: when disabled, pending interrupts
Chris Wilson8692d00e2011-02-05 10:08:21 +00001288 will not assert AGPBUSY# and will only
1289 be delivered when out of C3. */
Ben Widawsky84f9f932011-12-12 19:21:58 -08001290#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
Chris Wilson884020b2013-08-06 19:01:14 +01001291#define INSTPM_TLB_INVALIDATE (1<<9)
1292#define INSTPM_SYNC_FLUSH (1<<5)
Jesse Barnes585fb112008-07-29 11:54:06 -07001293#define ACTHD 0x020c8
Ville Syrjälä10383922014-08-15 01:21:54 +03001294#define MEM_MODE 0x020cc
1295#define MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1<<3) /* 830 only */
1296#define MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1<<2) /* 830/845 only */
1297#define MEM_DISPLAY_TRICKLE_FEED_DISABLE (1<<2) /* 85x only */
Jesse Barnes585fb112008-07-29 11:54:06 -07001298#define FW_BLC 0x020d8
Chris Wilson8692d00e2011-02-05 10:08:21 +00001299#define FW_BLC2 0x020dc
Jesse Barnes585fb112008-07-29 11:54:06 -07001300#define FW_BLC_SELF 0x020e0 /* 915+ only */
Li Pengee980b82010-01-27 19:01:11 +08001301#define FW_BLC_SELF_EN_MASK (1<<31)
1302#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
1303#define FW_BLC_SELF_EN (1<<15) /* 945 only */
Shaohua Li7662c8b2009-06-26 11:23:55 +08001304#define MM_BURST_LENGTH 0x00700000
1305#define MM_FIFO_WATERMARK 0x0001F000
1306#define LM_BURST_LENGTH 0x00000700
1307#define LM_FIFO_WATERMARK 0x0000001F
Jesse Barnes585fb112008-07-29 11:54:06 -07001308#define MI_ARB_STATE 0x020e4 /* 915+ only */
Keith Packard45503de2010-07-19 21:12:35 -07001309
1310/* Make render/texture TLB fetches lower priorty than associated data
1311 * fetches. This is not turned on by default
1312 */
1313#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
1314
1315/* Isoch request wait on GTT enable (Display A/B/C streams).
1316 * Make isoch requests stall on the TLB update. May cause
1317 * display underruns (test mode only)
1318 */
1319#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
1320
1321/* Block grant count for isoch requests when block count is
1322 * set to a finite value.
1323 */
1324#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
1325#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
1326#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
1327#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
1328#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
1329
1330/* Enable render writes to complete in C2/C3/C4 power states.
1331 * If this isn't enabled, render writes are prevented in low
1332 * power states. That seems bad to me.
1333 */
1334#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
1335
1336/* This acknowledges an async flip immediately instead
1337 * of waiting for 2TLB fetches.
1338 */
1339#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
1340
1341/* Enables non-sequential data reads through arbiter
1342 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001343#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
Keith Packard45503de2010-07-19 21:12:35 -07001344
1345/* Disable FSB snooping of cacheable write cycles from binner/render
1346 * command stream
1347 */
1348#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
1349
1350/* Arbiter time slice for non-isoch streams */
1351#define MI_ARB_TIME_SLICE_MASK (7 << 5)
1352#define MI_ARB_TIME_SLICE_1 (0 << 5)
1353#define MI_ARB_TIME_SLICE_2 (1 << 5)
1354#define MI_ARB_TIME_SLICE_4 (2 << 5)
1355#define MI_ARB_TIME_SLICE_6 (3 << 5)
1356#define MI_ARB_TIME_SLICE_8 (4 << 5)
1357#define MI_ARB_TIME_SLICE_10 (5 << 5)
1358#define MI_ARB_TIME_SLICE_14 (6 << 5)
1359#define MI_ARB_TIME_SLICE_16 (7 << 5)
1360
1361/* Low priority grace period page size */
1362#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
1363#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
1364
1365/* Disable display A/B trickle feed */
1366#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
1367
1368/* Set display plane priority */
1369#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
1370#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
1371
Ville Syrjälä54e472a2014-02-25 15:13:40 +02001372#define MI_STATE 0x020e4 /* gen2 only */
1373#define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */
1374#define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */
1375
Jesse Barnes585fb112008-07-29 11:54:06 -07001376#define CACHE_MODE_0 0x02120 /* 915+ only */
Daniel Vetter4358a372012-10-18 11:49:51 +02001377#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
Jesse Barnes585fb112008-07-29 11:54:06 -07001378#define CM0_IZ_OPT_DISABLE (1<<6)
1379#define CM0_ZR_OPT_DISABLE (1<<5)
Daniel Vetter009be662012-04-11 20:42:42 +02001380#define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
Jesse Barnes585fb112008-07-29 11:54:06 -07001381#define CM0_DEPTH_EVICT_DISABLE (1<<4)
1382#define CM0_COLOR_EVICT_DISABLE (1<<3)
1383#define CM0_DEPTH_WRITE_DISABLE (1<<1)
1384#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
1385#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
Ben Widawsky0f9b91c2012-11-04 09:21:30 -08001386#define GFX_FLSH_CNTL_GEN6 0x101008
1387#define GFX_FLSH_CNTL_EN (1<<0)
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001388#define ECOSKPD 0x021d0
1389#define ECO_GATING_CX_ONLY (1<<3)
1390#define ECO_FLIP_DONE (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001391
Chia-I Wufe27c602014-01-28 13:29:33 +08001392#define CACHE_MODE_0_GEN7 0x7000 /* IVB+ */
Akash Goel4e046322014-04-04 17:14:38 +05301393#define RC_OP_FLUSH_ENABLE (1<<0)
Chia-I Wufe27c602014-01-28 13:29:33 +08001394#define HIZ_RAW_STALL_OPT_DISABLE (1<<2)
Jesse Barnesfb046852012-03-28 13:39:26 -07001395#define CACHE_MODE_1 0x7004 /* IVB+ */
Damien Lespiau5d708682014-03-26 18:41:51 +00001396#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
1397#define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1<<6)
Jesse Barnesfb046852012-03-28 13:39:26 -07001398
Jesse Barnes4efe0702011-01-18 11:25:41 -08001399#define GEN6_BLITTER_ECOSKPD 0x221d0
1400#define GEN6_BLITTER_LOCK_SHIFT 16
1401#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
1402
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02001403#define GEN6_RC_SLEEP_PSMI_CONTROL 0x2050
1404#define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
Ville Syrjäläe4443e42014-04-09 13:28:41 +03001405#define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1<<10)
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02001406
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001407#define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
Chris Wilson12f55812012-07-05 17:14:01 +01001408#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
1409#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
1410#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
1411#define GEN6_BSD_GO_INDICATOR (1 << 4)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001412
Ben Widawskycc609d52013-05-28 19:22:29 -07001413/* On modern GEN architectures interrupt control consists of two sets
1414 * of registers. The first set pertains to the ring generating the
1415 * interrupt. The second control is for the functional block generating the
1416 * interrupt. These are PM, GT, DE, etc.
1417 *
1418 * Luckily *knocks on wood* all the ring interrupt bits match up with the
1419 * GT interrupt bits, so we don't need to duplicate the defines.
1420 *
1421 * These defines should cover us well from SNB->HSW with minor exceptions
1422 * it can also work on ILK.
1423 */
1424#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
1425#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
1426#define GT_BLT_USER_INTERRUPT (1 << 22)
1427#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
1428#define GT_BSD_USER_INTERRUPT (1 << 12)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001429#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
Oscar Mateo73d477f2014-07-24 17:04:31 +01001430#define GT_CONTEXT_SWITCH_INTERRUPT (1 << 8)
Ben Widawskycc609d52013-05-28 19:22:29 -07001431#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
1432#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
1433#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
1434#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
1435#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
1436#define GT_RENDER_USER_INTERRUPT (1 << 0)
1437
Ben Widawsky12638c52013-05-28 19:22:31 -07001438#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
1439#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
1440
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001441#define GT_PARITY_ERROR(dev) \
1442 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
Dan Carpenter45f80d52013-09-24 10:57:35 +03001443 (IS_HASWELL(dev) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001444
Ben Widawskycc609d52013-05-28 19:22:29 -07001445/* These are all the "old" interrupts */
1446#define ILK_BSD_USER_INTERRUPT (1<<5)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001447
1448#define I915_PM_INTERRUPT (1<<31)
1449#define I915_ISP_INTERRUPT (1<<22)
1450#define I915_LPE_PIPE_B_INTERRUPT (1<<21)
1451#define I915_LPE_PIPE_A_INTERRUPT (1<<20)
1452#define I915_MIPIB_INTERRUPT (1<<19)
1453#define I915_MIPIA_INTERRUPT (1<<18)
Ben Widawskycc609d52013-05-28 19:22:29 -07001454#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
1455#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001456#define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1<<16)
1457#define I915_MASTER_ERROR_INTERRUPT (1<<15)
Ben Widawskycc609d52013-05-28 19:22:29 -07001458#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001459#define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1<<14)
Ben Widawskycc609d52013-05-28 19:22:29 -07001460#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001461#define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1<<13)
Ben Widawskycc609d52013-05-28 19:22:29 -07001462#define I915_HWB_OOM_INTERRUPT (1<<13)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001463#define I915_LPE_PIPE_C_INTERRUPT (1<<12)
Ben Widawskycc609d52013-05-28 19:22:29 -07001464#define I915_SYNC_STATUS_INTERRUPT (1<<12)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001465#define I915_MISC_INTERRUPT (1<<11)
Ben Widawskycc609d52013-05-28 19:22:29 -07001466#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001467#define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1<<10)
Ben Widawskycc609d52013-05-28 19:22:29 -07001468#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001469#define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1<<9)
Ben Widawskycc609d52013-05-28 19:22:29 -07001470#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001471#define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1<<8)
Ben Widawskycc609d52013-05-28 19:22:29 -07001472#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
1473#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
1474#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
1475#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
1476#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001477#define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1<<3)
1478#define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1<<2)
Ben Widawskycc609d52013-05-28 19:22:29 -07001479#define I915_DEBUG_INTERRUPT (1<<2)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001480#define I915_WINVALID_INTERRUPT (1<<1)
Ben Widawskycc609d52013-05-28 19:22:29 -07001481#define I915_USER_INTERRUPT (1<<1)
1482#define I915_ASLE_INTERRUPT (1<<0)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001483#define I915_BSD_USER_INTERRUPT (1<<25)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001484
1485#define GEN6_BSD_RNCID 0x12198
1486
Ben Widawskya1e969e2012-04-14 18:41:32 -07001487#define GEN7_FF_THREAD_MODE 0x20a0
1488#define GEN7_FF_SCHED_MASK 0x0077070
Ben Widawskyab57fff2013-12-12 15:28:04 -08001489#define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
Ben Widawskya1e969e2012-04-14 18:41:32 -07001490#define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
1491#define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
1492#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
1493#define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
Ben Widawsky41c0b3a2013-01-26 11:52:00 -08001494#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
Ben Widawskya1e969e2012-04-14 18:41:32 -07001495#define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
1496#define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
1497#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
1498#define GEN7_FF_VS_SCHED_HW (0x0<<12)
1499#define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
1500#define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
1501#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
1502#define GEN7_FF_DS_SCHED_HW (0x0<<4)
1503
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001504/*
Jesse Barnes585fb112008-07-29 11:54:06 -07001505 * Framebuffer compression (915+ only)
1506 */
1507
1508#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
1509#define FBC_LL_BASE 0x03204 /* 4k page aligned */
1510#define FBC_CONTROL 0x03208
1511#define FBC_CTL_EN (1<<31)
1512#define FBC_CTL_PERIODIC (1<<30)
1513#define FBC_CTL_INTERVAL_SHIFT (16)
1514#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
Priit Laes49677902010-03-02 11:37:00 +02001515#define FBC_CTL_C3_IDLE (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -07001516#define FBC_CTL_STRIDE_SHIFT (5)
Ville Syrjälä82f34492013-11-28 17:29:55 +02001517#define FBC_CTL_FENCENO_SHIFT (0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001518#define FBC_COMMAND 0x0320c
1519#define FBC_CMD_COMPRESS (1<<0)
1520#define FBC_STATUS 0x03210
1521#define FBC_STAT_COMPRESSING (1<<31)
1522#define FBC_STAT_COMPRESSED (1<<30)
1523#define FBC_STAT_MODIFIED (1<<29)
Ville Syrjälä82f34492013-11-28 17:29:55 +02001524#define FBC_STAT_CURRENT_LINE_SHIFT (0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001525#define FBC_CONTROL2 0x03214
1526#define FBC_CTL_FENCE_DBL (0<<4)
1527#define FBC_CTL_IDLE_IMM (0<<2)
1528#define FBC_CTL_IDLE_FULL (1<<2)
1529#define FBC_CTL_IDLE_LINE (2<<2)
1530#define FBC_CTL_IDLE_DEBUG (3<<2)
1531#define FBC_CTL_CPU_FENCE (1<<1)
Ville Syrjälä7f2cf222014-01-23 16:49:11 +02001532#define FBC_CTL_PLANE(plane) ((plane)<<0)
Ville Syrjäläf64f1722014-01-23 16:49:17 +02001533#define FBC_FENCE_OFF 0x03218 /* BSpec typo has 321Bh */
Jesse Barnes80824002009-09-10 15:28:06 -07001534#define FBC_TAG 0x03300
Jesse Barnes585fb112008-07-29 11:54:06 -07001535
1536#define FBC_LL_SIZE (1536)
1537
Jesse Barnes74dff282009-09-14 15:39:40 -07001538/* Framebuffer compression for GM45+ */
1539#define DPFC_CB_BASE 0x3200
1540#define DPFC_CONTROL 0x3208
1541#define DPFC_CTL_EN (1<<31)
Ville Syrjälä7f2cf222014-01-23 16:49:11 +02001542#define DPFC_CTL_PLANE(plane) ((plane)<<30)
1543#define IVB_DPFC_CTL_PLANE(plane) ((plane)<<29)
Jesse Barnes74dff282009-09-14 15:39:40 -07001544#define DPFC_CTL_FENCE_EN (1<<29)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03001545#define IVB_DPFC_CTL_FENCE_EN (1<<28)
Chris Wilson9ce9d062011-07-08 12:22:40 +01001546#define DPFC_CTL_PERSISTENT_MODE (1<<25)
Jesse Barnes74dff282009-09-14 15:39:40 -07001547#define DPFC_SR_EN (1<<10)
1548#define DPFC_CTL_LIMIT_1X (0<<6)
1549#define DPFC_CTL_LIMIT_2X (1<<6)
1550#define DPFC_CTL_LIMIT_4X (2<<6)
1551#define DPFC_RECOMP_CTL 0x320c
1552#define DPFC_RECOMP_STALL_EN (1<<27)
1553#define DPFC_RECOMP_STALL_WM_SHIFT (16)
1554#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
1555#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
1556#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
1557#define DPFC_STATUS 0x3210
1558#define DPFC_INVAL_SEG_SHIFT (16)
1559#define DPFC_INVAL_SEG_MASK (0x07ff0000)
1560#define DPFC_COMP_SEG_SHIFT (0)
1561#define DPFC_COMP_SEG_MASK (0x000003ff)
1562#define DPFC_STATUS2 0x3214
1563#define DPFC_FENCE_YOFF 0x3218
1564#define DPFC_CHICKEN 0x3224
1565#define DPFC_HT_MODIFY (1<<31)
1566
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001567/* Framebuffer compression for Ironlake */
1568#define ILK_DPFC_CB_BASE 0x43200
1569#define ILK_DPFC_CONTROL 0x43208
Rodrigo Vivida46f932014-08-01 02:04:45 -07001570#define FBC_CTL_FALSE_COLOR (1<<10)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001571/* The bit 28-8 is reserved */
1572#define DPFC_RESERVED (0x1FFFFF00)
1573#define ILK_DPFC_RECOMP_CTL 0x4320c
1574#define ILK_DPFC_STATUS 0x43210
1575#define ILK_DPFC_FENCE_YOFF 0x43218
1576#define ILK_DPFC_CHICKEN 0x43224
1577#define ILK_FBC_RT_BASE 0x2128
1578#define ILK_FBC_RT_VALID (1<<0)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03001579#define SNB_FBC_FRONT_BUFFER (1<<1)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001580
1581#define ILK_DISPLAY_CHICKEN1 0x42000
1582#define ILK_FBCQ_DIS (1<<22)
Akshay Joshi0206e352011-08-16 15:34:10 -04001583#define ILK_PABSTRETCH_DIS (1<<21)
Yuanhan Liu13982612010-12-15 15:42:31 +08001584
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001585
Jesse Barnes585fb112008-07-29 11:54:06 -07001586/*
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001587 * Framebuffer compression for Sandybridge
1588 *
1589 * The following two registers are of type GTTMMADR
1590 */
1591#define SNB_DPFC_CTL_SA 0x100100
1592#define SNB_CPU_FENCE_ENABLE (1<<29)
1593#define DPFC_CPU_FENCE_OFFSET 0x100104
1594
Rodrigo Viviabe959c2013-05-06 19:37:33 -03001595/* Framebuffer compression for Ivybridge */
1596#define IVB_FBC_RT_BASE 0x7020
1597
Paulo Zanoni42db64e2013-05-31 16:33:22 -03001598#define IPS_CTL 0x43408
1599#define IPS_ENABLE (1 << 31)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001600
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03001601#define MSG_FBC_REND_STATE 0x50380
1602#define FBC_REND_NUKE (1<<2)
1603#define FBC_REND_CACHE_CLEAN (1<<1)
1604
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001605/*
Jesse Barnes585fb112008-07-29 11:54:06 -07001606 * GPIO regs
1607 */
1608#define GPIOA 0x5010
1609#define GPIOB 0x5014
1610#define GPIOC 0x5018
1611#define GPIOD 0x501c
1612#define GPIOE 0x5020
1613#define GPIOF 0x5024
1614#define GPIOG 0x5028
1615#define GPIOH 0x502c
1616# define GPIO_CLOCK_DIR_MASK (1 << 0)
1617# define GPIO_CLOCK_DIR_IN (0 << 1)
1618# define GPIO_CLOCK_DIR_OUT (1 << 1)
1619# define GPIO_CLOCK_VAL_MASK (1 << 2)
1620# define GPIO_CLOCK_VAL_OUT (1 << 3)
1621# define GPIO_CLOCK_VAL_IN (1 << 4)
1622# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
1623# define GPIO_DATA_DIR_MASK (1 << 8)
1624# define GPIO_DATA_DIR_IN (0 << 9)
1625# define GPIO_DATA_DIR_OUT (1 << 9)
1626# define GPIO_DATA_VAL_MASK (1 << 10)
1627# define GPIO_DATA_VAL_OUT (1 << 11)
1628# define GPIO_DATA_VAL_IN (1 << 12)
1629# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
1630
Chris Wilsonf899fc62010-07-20 15:44:45 -07001631#define GMBUS0 0x5100 /* clock/port select */
1632#define GMBUS_RATE_100KHZ (0<<8)
1633#define GMBUS_RATE_50KHZ (1<<8)
1634#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
1635#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
1636#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
1637#define GMBUS_PORT_DISABLED 0
1638#define GMBUS_PORT_SSC 1
1639#define GMBUS_PORT_VGADDC 2
1640#define GMBUS_PORT_PANEL 3
Ville Syrjäläc0c35322014-04-09 13:28:52 +03001641#define GMBUS_PORT_DPD_CHV 3 /* HDMID_CHV */
Chris Wilsonf899fc62010-07-20 15:44:45 -07001642#define GMBUS_PORT_DPC 4 /* HDMIC */
1643#define GMBUS_PORT_DPB 5 /* SDVO, HDMIB */
Daniel Kurtze4fd17a2012-03-28 02:36:12 +08001644#define GMBUS_PORT_DPD 6 /* HDMID */
1645#define GMBUS_PORT_RESERVED 7 /* 7 reserved */
Daniel Kurtz2ed06c92012-03-28 02:36:15 +08001646#define GMBUS_NUM_PORTS (GMBUS_PORT_DPD - GMBUS_PORT_SSC + 1)
Chris Wilsonf899fc62010-07-20 15:44:45 -07001647#define GMBUS1 0x5104 /* command/status */
1648#define GMBUS_SW_CLR_INT (1<<31)
1649#define GMBUS_SW_RDY (1<<30)
1650#define GMBUS_ENT (1<<29) /* enable timeout */
1651#define GMBUS_CYCLE_NONE (0<<25)
1652#define GMBUS_CYCLE_WAIT (1<<25)
1653#define GMBUS_CYCLE_INDEX (2<<25)
1654#define GMBUS_CYCLE_STOP (4<<25)
1655#define GMBUS_BYTE_COUNT_SHIFT 16
1656#define GMBUS_SLAVE_INDEX_SHIFT 8
1657#define GMBUS_SLAVE_ADDR_SHIFT 1
1658#define GMBUS_SLAVE_READ (1<<0)
1659#define GMBUS_SLAVE_WRITE (0<<0)
1660#define GMBUS2 0x5108 /* status */
1661#define GMBUS_INUSE (1<<15)
1662#define GMBUS_HW_WAIT_PHASE (1<<14)
1663#define GMBUS_STALL_TIMEOUT (1<<13)
1664#define GMBUS_INT (1<<12)
1665#define GMBUS_HW_RDY (1<<11)
1666#define GMBUS_SATOER (1<<10)
1667#define GMBUS_ACTIVE (1<<9)
1668#define GMBUS3 0x510c /* data buffer bytes 3-0 */
1669#define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
1670#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
1671#define GMBUS_NAK_EN (1<<3)
1672#define GMBUS_IDLE_EN (1<<2)
1673#define GMBUS_HW_WAIT_EN (1<<1)
1674#define GMBUS_HW_RDY_EN (1<<0)
1675#define GMBUS5 0x5120 /* byte index */
1676#define GMBUS_2BYTE_INDEX_EN (1<<31)
Eric Anholtf0217c42009-12-01 11:56:30 -08001677
Jesse Barnes585fb112008-07-29 11:54:06 -07001678/*
1679 * Clock control & power management
1680 */
Ville Syrjälä2d401b12014-04-09 13:29:08 +03001681#define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014)
1682#define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018)
1683#define _CHV_DPLL_C (dev_priv->info.display_mmio_offset + 0x6030)
1684#define DPLL(pipe) _PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
Jesse Barnes585fb112008-07-29 11:54:06 -07001685
1686#define VGA0 0x6000
1687#define VGA1 0x6004
1688#define VGA_PD 0x6010
1689#define VGA0_PD_P2_DIV_4 (1 << 7)
1690#define VGA0_PD_P1_DIV_2 (1 << 5)
1691#define VGA0_PD_P1_SHIFT 0
1692#define VGA0_PD_P1_MASK (0x1f << 0)
1693#define VGA1_PD_P2_DIV_4 (1 << 15)
1694#define VGA1_PD_P1_DIV_2 (1 << 13)
1695#define VGA1_PD_P1_SHIFT 8
1696#define VGA1_PD_P1_MASK (0x1f << 8)
Jesse Barnes585fb112008-07-29 11:54:06 -07001697#define DPLL_VCO_ENABLE (1 << 31)
Daniel Vetter4a33e482013-07-06 12:52:05 +02001698#define DPLL_SDVO_HIGH_SPEED (1 << 30)
1699#define DPLL_DVO_2X_MODE (1 << 30)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001700#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07001701#define DPLL_SYNCLOCK_ENABLE (1 << 29)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001702#define DPLL_REFA_CLK_ENABLE_VLV (1 << 29)
Jesse Barnes585fb112008-07-29 11:54:06 -07001703#define DPLL_VGA_MODE_DIS (1 << 28)
1704#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
1705#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
1706#define DPLL_MODE_MASK (3 << 26)
1707#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
1708#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
1709#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
1710#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
1711#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
1712#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001713#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07001714#define DPLL_LOCK_VLV (1<<15)
Daniel Vetter598fac62013-04-18 22:01:46 +02001715#define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001716#define DPLL_INTEGRATED_CLOCK_VLV (1<<13)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001717#define DPLL_SSC_REF_CLOCK_CHV (1<<13)
Daniel Vetter598fac62013-04-18 22:01:46 +02001718#define DPLL_PORTC_READY_MASK (0xf << 4)
1719#define DPLL_PORTB_READY_MASK (0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07001720
Jesse Barnes585fb112008-07-29 11:54:06 -07001721#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001722
1723/* Additional CHV pll/phy registers */
1724#define DPIO_PHY_STATUS (VLV_DISPLAY_BASE + 0x6240)
1725#define DPLL_PORTD_READY_MASK (0xf)
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001726#define DISPLAY_PHY_CONTROL (VLV_DISPLAY_BASE + 0x60100)
Ville Syrjäläefd814b2014-06-27 19:52:13 +03001727#define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001728#define DISPLAY_PHY_STATUS (VLV_DISPLAY_BASE + 0x60104)
Ville Syrjäläefd814b2014-06-27 19:52:13 +03001729#define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1<<31) : (1<<30))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001730
Jesse Barnes585fb112008-07-29 11:54:06 -07001731/*
1732 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
1733 * this field (only one bit may be set).
1734 */
1735#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
1736#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001737#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
Jesse Barnes585fb112008-07-29 11:54:06 -07001738/* i830, required in DVO non-gang */
1739#define PLL_P2_DIVIDE_BY_4 (1 << 23)
1740#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
1741#define PLL_REF_INPUT_DREFCLK (0 << 13)
1742#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
1743#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
1744#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
1745#define PLL_REF_INPUT_MASK (3 << 13)
1746#define PLL_LOAD_PULSE_PHASE_SHIFT 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001747/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08001748# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
1749# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
1750# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
1751# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
1752# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
1753
Jesse Barnes585fb112008-07-29 11:54:06 -07001754/*
1755 * Parallel to Serial Load Pulse phase selection.
1756 * Selects the phase for the 10X DPLL clock for the PCIe
1757 * digital display port. The range is 4 to 13; 10 or more
1758 * is just a flip delay. The default is 6
1759 */
1760#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
1761#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
1762/*
1763 * SDVO multiplier for 945G/GM. Not used on 965.
1764 */
1765#define SDVO_MULTIPLIER_MASK 0x000000ff
1766#define SDVO_MULTIPLIER_SHIFT_HIRES 4
1767#define SDVO_MULTIPLIER_SHIFT_VGA 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001768
Ville Syrjälä2d401b12014-04-09 13:29:08 +03001769#define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c)
1770#define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020)
1771#define _CHV_DPLL_C_MD (dev_priv->info.display_mmio_offset + 0x603c)
1772#define DPLL_MD(pipe) _PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001773
Jesse Barnes585fb112008-07-29 11:54:06 -07001774/*
1775 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
1776 *
1777 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
1778 */
1779#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
1780#define DPLL_MD_UDI_DIVIDER_SHIFT 24
1781/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
1782#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
1783#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
1784/*
1785 * SDVO/UDI pixel multiplier.
1786 *
1787 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
1788 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
1789 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
1790 * dummy bytes in the datastream at an increased clock rate, with both sides of
1791 * the link knowing how many bytes are fill.
1792 *
1793 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
1794 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
1795 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
1796 * through an SDVO command.
1797 *
1798 * This register field has values of multiplication factor minus 1, with
1799 * a maximum multiplier of 5 for SDVO.
1800 */
1801#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
1802#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
1803/*
1804 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
1805 * This best be set to the default value (3) or the CRT won't work. No,
1806 * I don't entirely understand what this does...
1807 */
1808#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
1809#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001810
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001811#define _FPA0 0x06040
1812#define _FPA1 0x06044
1813#define _FPB0 0x06048
1814#define _FPB1 0x0604c
1815#define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
1816#define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
Jesse Barnes585fb112008-07-29 11:54:06 -07001817#define FP_N_DIV_MASK 0x003f0000
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001818#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
Jesse Barnes585fb112008-07-29 11:54:06 -07001819#define FP_N_DIV_SHIFT 16
1820#define FP_M1_DIV_MASK 0x00003f00
1821#define FP_M1_DIV_SHIFT 8
1822#define FP_M2_DIV_MASK 0x0000003f
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001823#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
Jesse Barnes585fb112008-07-29 11:54:06 -07001824#define FP_M2_DIV_SHIFT 0
1825#define DPLL_TEST 0x606c
1826#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
1827#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
1828#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
1829#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
1830#define DPLLB_TEST_N_BYPASS (1 << 19)
1831#define DPLLB_TEST_M_BYPASS (1 << 18)
1832#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
1833#define DPLLA_TEST_N_BYPASS (1 << 3)
1834#define DPLLA_TEST_M_BYPASS (1 << 2)
1835#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
1836#define D_STATE 0x6104
Chris Wilsondc96e9b2010-10-01 12:05:06 +01001837#define DSTATE_GFX_RESET_I830 (1<<6)
Jesse Barnes652c3932009-08-17 13:31:43 -07001838#define DSTATE_PLL_D3_OFF (1<<3)
1839#define DSTATE_GFX_CLOCK_GATING (1<<1)
1840#define DSTATE_DOT_CLOCK_GATING (1<<0)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001841#define DSPCLK_GATE_D (dev_priv->info.display_mmio_offset + 0x6200)
Jesse Barnes652c3932009-08-17 13:31:43 -07001842# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
1843# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
1844# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
1845# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
1846# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
1847# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
1848# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
1849# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
1850# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
1851# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
1852# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
1853# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
1854# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
1855# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
1856# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
1857# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
1858# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
1859# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
1860# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
1861# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
1862# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
1863# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
1864# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
1865# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
1866# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
1867# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
1868# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
1869# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03001870/*
Jesse Barnes652c3932009-08-17 13:31:43 -07001871 * This bit must be set on the 830 to prevent hangs when turning off the
1872 * overlay scaler.
1873 */
1874# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
1875# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
1876# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
1877# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
1878# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
1879
1880#define RENCLK_GATE_D1 0x6204
1881# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
1882# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
1883# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
1884# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
1885# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
1886# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
1887# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
1888# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
1889# define MAG_CLOCK_GATE_DISABLE (1 << 5)
Ville Syrjälä646b4262014-04-25 20:14:30 +03001890/* This bit must be unset on 855,865 */
Jesse Barnes652c3932009-08-17 13:31:43 -07001891# define MECI_CLOCK_GATE_DISABLE (1 << 4)
1892# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
1893# define MEC_CLOCK_GATE_DISABLE (1 << 2)
1894# define MECO_CLOCK_GATE_DISABLE (1 << 1)
Ville Syrjälä646b4262014-04-25 20:14:30 +03001895/* This bit must be set on 855,865. */
Jesse Barnes652c3932009-08-17 13:31:43 -07001896# define SV_CLOCK_GATE_DISABLE (1 << 0)
1897# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
1898# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
1899# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
1900# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
1901# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
1902# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
1903# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
1904# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
1905# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
1906# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
1907# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
1908# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
1909# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
1910# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
1911# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
1912# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
1913# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
1914
1915# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03001916/* This bit must always be set on 965G/965GM */
Jesse Barnes652c3932009-08-17 13:31:43 -07001917# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
1918# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
1919# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
1920# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
1921# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
1922# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03001923/* This bit must always be set on 965G */
Jesse Barnes652c3932009-08-17 13:31:43 -07001924# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
1925# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
1926# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
1927# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
1928# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
1929# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
1930# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
1931# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
1932# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
1933# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
1934# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
1935# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
1936# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
1937# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
1938# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
1939# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
1940# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
1941# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
1942# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
1943
1944#define RENCLK_GATE_D2 0x6208
1945#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
1946#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
1947#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
Ville Syrjäläfa4f53c2014-05-19 19:23:27 +03001948
1949#define VDECCLK_GATE_D 0x620C /* g4x only */
1950#define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4)
1951
Jesse Barnes652c3932009-08-17 13:31:43 -07001952#define RAMCLK_GATE_D 0x6210 /* CRL only */
1953#define DEUC 0x6214 /* CRL only */
Jesse Barnes585fb112008-07-29 11:54:06 -07001954
Ville Syrjäläd88b2272013-01-24 15:29:48 +02001955#define FW_BLC_SELF_VLV (VLV_DISPLAY_BASE + 0x6500)
Jesse Barnesceb04242012-03-28 13:39:22 -07001956#define FW_CSPWRDWNEN (1<<15)
1957
Ville Syrjäläe0d8d592013-06-12 22:11:18 +03001958#define MI_ARB_VLV (VLV_DISPLAY_BASE + 0x6504)
1959
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08001960#define CZCLK_CDCLK_FREQ_RATIO (VLV_DISPLAY_BASE + 0x6508)
1961#define CDCLK_FREQ_SHIFT 4
1962#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
1963#define CZCLK_FREQ_MASK 0xf
1964#define GMBUSFREQ_VLV (VLV_DISPLAY_BASE + 0x6510)
1965
Jesse Barnes585fb112008-07-29 11:54:06 -07001966/*
1967 * Palette regs
1968 */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001969#define PALETTE_A_OFFSET 0xa000
1970#define PALETTE_B_OFFSET 0xa800
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03001971#define CHV_PALETTE_C_OFFSET 0xc000
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001972#define PALETTE(pipe) (dev_priv->info.palette_offsets[pipe] + \
1973 dev_priv->info.display_mmio_offset)
Jesse Barnes585fb112008-07-29 11:54:06 -07001974
Eric Anholt673a3942008-07-30 12:06:12 -07001975/* MCH MMIO space */
1976
1977/*
1978 * MCHBAR mirror.
1979 *
1980 * This mirrors the MCHBAR MMIO space whose location is determined by
1981 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
1982 * every way. It is not accessible from the CP register read instructions.
1983 *
Paulo Zanoni515b2392013-09-10 19:36:37 -03001984 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
1985 * just read.
Eric Anholt673a3942008-07-30 12:06:12 -07001986 */
1987#define MCHBAR_MIRROR_BASE 0x10000
1988
Yuanhan Liu13982612010-12-15 15:42:31 +08001989#define MCHBAR_MIRROR_BASE_SNB 0x140000
1990
Chris Wilson3ebecd02013-04-12 19:10:13 +01001991/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
Ben Widawsky153b4b952013-10-22 22:05:09 -07001992#define DCLK (MCHBAR_MIRROR_BASE_SNB + 0x5e04)
Chris Wilson3ebecd02013-04-12 19:10:13 +01001993
Ville Syrjälä646b4262014-04-25 20:14:30 +03001994/* 915-945 and GM965 MCH register controlling DRAM channel access */
Eric Anholt673a3942008-07-30 12:06:12 -07001995#define DCC 0x10200
1996#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
1997#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
1998#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
1999#define DCC_ADDRESSING_MODE_MASK (3 << 0)
2000#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
Eric Anholta7f014f2008-11-25 14:02:05 -08002001#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
Eric Anholt673a3942008-07-30 12:06:12 -07002002
Ville Syrjälä646b4262014-04-25 20:14:30 +03002003/* Pineview MCH register contains DDR3 setting */
Li Peng95534262010-05-18 18:58:44 +08002004#define CSHRDDR3CTL 0x101a8
2005#define CSHRDDR3CTL_DDR3 (1 << 2)
2006
Ville Syrjälä646b4262014-04-25 20:14:30 +03002007/* 965 MCH register controlling DRAM channel configuration */
Eric Anholt673a3942008-07-30 12:06:12 -07002008#define C0DRB3 0x10206
2009#define C1DRB3 0x10606
2010
Ville Syrjälä646b4262014-04-25 20:14:30 +03002011/* snb MCH registers for reading the DRAM channel configuration */
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002012#define MAD_DIMM_C0 (MCHBAR_MIRROR_BASE_SNB + 0x5004)
2013#define MAD_DIMM_C1 (MCHBAR_MIRROR_BASE_SNB + 0x5008)
2014#define MAD_DIMM_C2 (MCHBAR_MIRROR_BASE_SNB + 0x500C)
2015#define MAD_DIMM_ECC_MASK (0x3 << 24)
2016#define MAD_DIMM_ECC_OFF (0x0 << 24)
2017#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
2018#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
2019#define MAD_DIMM_ECC_ON (0x3 << 24)
2020#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
2021#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
2022#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
2023#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
2024#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
2025#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
2026#define MAD_DIMM_A_SELECT (0x1 << 16)
2027/* DIMM sizes are in multiples of 256mb. */
2028#define MAD_DIMM_B_SIZE_SHIFT 8
2029#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
2030#define MAD_DIMM_A_SIZE_SHIFT 0
2031#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
2032
Ville Syrjälä646b4262014-04-25 20:14:30 +03002033/* snb MCH registers for priority tuning */
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01002034#define MCH_SSKPD (MCHBAR_MIRROR_BASE_SNB + 0x5d10)
2035#define MCH_SSKPD_WM0_MASK 0x3f
2036#define MCH_SSKPD_WM0_VAL 0xc
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002037
Jesse Barnesec013e72013-08-20 10:29:23 +01002038#define MCH_SECP_NRG_STTS (MCHBAR_MIRROR_BASE_SNB + 0x592c)
2039
Keith Packardb11248d2009-06-11 22:28:56 -07002040/* Clocking configuration register */
2041#define CLKCFG 0x10c00
Shaohua Li7662c8b2009-06-26 11:23:55 +08002042#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
Keith Packardb11248d2009-06-11 22:28:56 -07002043#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
2044#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
2045#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
2046#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
2047#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002048/* Note, below two are guess */
Keith Packardb11248d2009-06-11 22:28:56 -07002049#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002050#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
Keith Packardb11248d2009-06-11 22:28:56 -07002051#define CLKCFG_FSB_MASK (7 << 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002052#define CLKCFG_MEM_533 (1 << 4)
2053#define CLKCFG_MEM_667 (2 << 4)
2054#define CLKCFG_MEM_800 (3 << 4)
2055#define CLKCFG_MEM_MASK (7 << 4)
2056
Jesse Barnesea056c12010-09-10 10:02:13 -07002057#define TSC1 0x11001
2058#define TSE (1<<0)
Jesse Barnes7648fa92010-05-20 14:28:11 -07002059#define TR1 0x11006
2060#define TSFS 0x11020
2061#define TSFS_SLOPE_MASK 0x0000ff00
2062#define TSFS_SLOPE_SHIFT 8
2063#define TSFS_INTR_MASK 0x000000ff
2064
Jesse Barnesf97108d2010-01-29 11:27:07 -08002065#define CRSTANDVID 0x11100
2066#define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
2067#define PXVFREQ_PX_MASK 0x7f000000
2068#define PXVFREQ_PX_SHIFT 24
2069#define VIDFREQ_BASE 0x11110
2070#define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
2071#define VIDFREQ2 0x11114
2072#define VIDFREQ3 0x11118
2073#define VIDFREQ4 0x1111c
2074#define VIDFREQ_P0_MASK 0x1f000000
2075#define VIDFREQ_P0_SHIFT 24
2076#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
2077#define VIDFREQ_P0_CSCLK_SHIFT 20
2078#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
2079#define VIDFREQ_P0_CRCLK_SHIFT 16
2080#define VIDFREQ_P1_MASK 0x00001f00
2081#define VIDFREQ_P1_SHIFT 8
2082#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
2083#define VIDFREQ_P1_CSCLK_SHIFT 4
2084#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
2085#define INTTOEXT_BASE_ILK 0x11300
2086#define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
2087#define INTTOEXT_MAP3_SHIFT 24
2088#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
2089#define INTTOEXT_MAP2_SHIFT 16
2090#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
2091#define INTTOEXT_MAP1_SHIFT 8
2092#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
2093#define INTTOEXT_MAP0_SHIFT 0
2094#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
2095#define MEMSWCTL 0x11170 /* Ironlake only */
2096#define MEMCTL_CMD_MASK 0xe000
2097#define MEMCTL_CMD_SHIFT 13
2098#define MEMCTL_CMD_RCLK_OFF 0
2099#define MEMCTL_CMD_RCLK_ON 1
2100#define MEMCTL_CMD_CHFREQ 2
2101#define MEMCTL_CMD_CHVID 3
2102#define MEMCTL_CMD_VMMOFF 4
2103#define MEMCTL_CMD_VMMON 5
2104#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
2105 when command complete */
2106#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
2107#define MEMCTL_FREQ_SHIFT 8
2108#define MEMCTL_SFCAVM (1<<7)
2109#define MEMCTL_TGT_VID_MASK 0x007f
2110#define MEMIHYST 0x1117c
2111#define MEMINTREN 0x11180 /* 16 bits */
2112#define MEMINT_RSEXIT_EN (1<<8)
2113#define MEMINT_CX_SUPR_EN (1<<7)
2114#define MEMINT_CONT_BUSY_EN (1<<6)
2115#define MEMINT_AVG_BUSY_EN (1<<5)
2116#define MEMINT_EVAL_CHG_EN (1<<4)
2117#define MEMINT_MON_IDLE_EN (1<<3)
2118#define MEMINT_UP_EVAL_EN (1<<2)
2119#define MEMINT_DOWN_EVAL_EN (1<<1)
2120#define MEMINT_SW_CMD_EN (1<<0)
2121#define MEMINTRSTR 0x11182 /* 16 bits */
2122#define MEM_RSEXIT_MASK 0xc000
2123#define MEM_RSEXIT_SHIFT 14
2124#define MEM_CONT_BUSY_MASK 0x3000
2125#define MEM_CONT_BUSY_SHIFT 12
2126#define MEM_AVG_BUSY_MASK 0x0c00
2127#define MEM_AVG_BUSY_SHIFT 10
2128#define MEM_EVAL_CHG_MASK 0x0300
2129#define MEM_EVAL_BUSY_SHIFT 8
2130#define MEM_MON_IDLE_MASK 0x00c0
2131#define MEM_MON_IDLE_SHIFT 6
2132#define MEM_UP_EVAL_MASK 0x0030
2133#define MEM_UP_EVAL_SHIFT 4
2134#define MEM_DOWN_EVAL_MASK 0x000c
2135#define MEM_DOWN_EVAL_SHIFT 2
2136#define MEM_SW_CMD_MASK 0x0003
2137#define MEM_INT_STEER_GFX 0
2138#define MEM_INT_STEER_CMR 1
2139#define MEM_INT_STEER_SMI 2
2140#define MEM_INT_STEER_SCI 3
2141#define MEMINTRSTS 0x11184
2142#define MEMINT_RSEXIT (1<<7)
2143#define MEMINT_CONT_BUSY (1<<6)
2144#define MEMINT_AVG_BUSY (1<<5)
2145#define MEMINT_EVAL_CHG (1<<4)
2146#define MEMINT_MON_IDLE (1<<3)
2147#define MEMINT_UP_EVAL (1<<2)
2148#define MEMINT_DOWN_EVAL (1<<1)
2149#define MEMINT_SW_CMD (1<<0)
2150#define MEMMODECTL 0x11190
2151#define MEMMODE_BOOST_EN (1<<31)
2152#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
2153#define MEMMODE_BOOST_FREQ_SHIFT 24
2154#define MEMMODE_IDLE_MODE_MASK 0x00030000
2155#define MEMMODE_IDLE_MODE_SHIFT 16
2156#define MEMMODE_IDLE_MODE_EVAL 0
2157#define MEMMODE_IDLE_MODE_CONT 1
2158#define MEMMODE_HWIDLE_EN (1<<15)
2159#define MEMMODE_SWMODE_EN (1<<14)
2160#define MEMMODE_RCLK_GATE (1<<13)
2161#define MEMMODE_HW_UPDATE (1<<12)
2162#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
2163#define MEMMODE_FSTART_SHIFT 8
2164#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
2165#define MEMMODE_FMAX_SHIFT 4
2166#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
2167#define RCBMAXAVG 0x1119c
2168#define MEMSWCTL2 0x1119e /* Cantiga only */
2169#define SWMEMCMD_RENDER_OFF (0 << 13)
2170#define SWMEMCMD_RENDER_ON (1 << 13)
2171#define SWMEMCMD_SWFREQ (2 << 13)
2172#define SWMEMCMD_TARVID (3 << 13)
2173#define SWMEMCMD_VRM_OFF (4 << 13)
2174#define SWMEMCMD_VRM_ON (5 << 13)
2175#define CMDSTS (1<<12)
2176#define SFCAVM (1<<11)
2177#define SWFREQ_MASK 0x0380 /* P0-7 */
2178#define SWFREQ_SHIFT 7
2179#define TARVID_MASK 0x001f
2180#define MEMSTAT_CTG 0x111a0
2181#define RCBMINAVG 0x111a0
2182#define RCUPEI 0x111b0
2183#define RCDNEI 0x111b4
Jesse Barnes88271da2011-01-05 12:01:24 -08002184#define RSTDBYCTL 0x111b8
2185#define RS1EN (1<<31)
2186#define RS2EN (1<<30)
2187#define RS3EN (1<<29)
2188#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
2189#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
2190#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
2191#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
2192#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
2193#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
2194#define RSX_STATUS_MASK (7<<20)
2195#define RSX_STATUS_ON (0<<20)
2196#define RSX_STATUS_RC1 (1<<20)
2197#define RSX_STATUS_RC1E (2<<20)
2198#define RSX_STATUS_RS1 (3<<20)
2199#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
2200#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
2201#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
2202#define RSX_STATUS_RSVD2 (7<<20)
2203#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
2204#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
2205#define JRSC (1<<17) /* rsx coupled to cpu c-state */
2206#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
2207#define RS1CONTSAV_MASK (3<<14)
2208#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
2209#define RS1CONTSAV_RSVD (1<<14)
2210#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
2211#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
2212#define NORMSLEXLAT_MASK (3<<12)
2213#define SLOW_RS123 (0<<12)
2214#define SLOW_RS23 (1<<12)
2215#define SLOW_RS3 (2<<12)
2216#define NORMAL_RS123 (3<<12)
2217#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
2218#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
2219#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
2220#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
2221#define RS_CSTATE_MASK (3<<4)
2222#define RS_CSTATE_C367_RS1 (0<<4)
2223#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
2224#define RS_CSTATE_RSVD (2<<4)
2225#define RS_CSTATE_C367_RS2 (3<<4)
2226#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
2227#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
Jesse Barnesf97108d2010-01-29 11:27:07 -08002228#define VIDCTL 0x111c0
2229#define VIDSTS 0x111c8
2230#define VIDSTART 0x111cc /* 8 bits */
2231#define MEMSTAT_ILK 0x111f8
2232#define MEMSTAT_VID_MASK 0x7f00
2233#define MEMSTAT_VID_SHIFT 8
2234#define MEMSTAT_PSTATE_MASK 0x00f8
2235#define MEMSTAT_PSTATE_SHIFT 3
2236#define MEMSTAT_MON_ACTV (1<<2)
2237#define MEMSTAT_SRC_CTL_MASK 0x0003
2238#define MEMSTAT_SRC_CTL_CORE 0
2239#define MEMSTAT_SRC_CTL_TRB 1
2240#define MEMSTAT_SRC_CTL_THM 2
2241#define MEMSTAT_SRC_CTL_STDBY 3
2242#define RCPREVBSYTUPAVG 0x113b8
2243#define RCPREVBSYTDNAVG 0x113bc
Jesse Barnesea056c12010-09-10 10:02:13 -07002244#define PMMISC 0x11214
2245#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
Jesse Barnes7648fa92010-05-20 14:28:11 -07002246#define SDEW 0x1124c
2247#define CSIEW0 0x11250
2248#define CSIEW1 0x11254
2249#define CSIEW2 0x11258
2250#define PEW 0x1125c
2251#define DEW 0x11270
2252#define MCHAFE 0x112c0
2253#define CSIEC 0x112e0
2254#define DMIEC 0x112e4
2255#define DDREC 0x112e8
2256#define PEG0EC 0x112ec
2257#define PEG1EC 0x112f0
2258#define GFXEC 0x112f4
2259#define RPPREVBSYTUPAVG 0x113b8
2260#define RPPREVBSYTDNAVG 0x113bc
2261#define ECR 0x11600
2262#define ECR_GPFE (1<<31)
2263#define ECR_IMONE (1<<30)
2264#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
2265#define OGW0 0x11608
2266#define OGW1 0x1160c
2267#define EG0 0x11610
2268#define EG1 0x11614
2269#define EG2 0x11618
2270#define EG3 0x1161c
2271#define EG4 0x11620
2272#define EG5 0x11624
2273#define EG6 0x11628
2274#define EG7 0x1162c
2275#define PXW 0x11664
2276#define PXWL 0x11680
2277#define LCFUSE02 0x116c0
2278#define LCFUSE_HIV_MASK 0x000000ff
2279#define CSIPLL0 0x12c10
2280#define DDRMPLL1 0X12c20
Eric Anholt7d573822009-01-02 13:33:00 -08002281#define PEG_BAND_GAP_DATA 0x14d68
2282
Chris Wilsonc4de7b02012-07-02 11:51:03 -03002283#define GEN6_GT_THREAD_STATUS_REG 0x13805c
2284#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
2285#define GEN6_GT_THREAD_STATUS_CORE_MASK_HSW (0x7 | (0x07 << 16))
2286
Ben Widawsky153b4b952013-10-22 22:05:09 -07002287#define GEN6_GT_PERF_STATUS (MCHBAR_MIRROR_BASE_SNB + 0x5948)
2288#define GEN6_RP_STATE_LIMITS (MCHBAR_MIRROR_BASE_SNB + 0x5994)
2289#define GEN6_RP_STATE_CAP (MCHBAR_MIRROR_BASE_SNB + 0x5998)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08002290
Jesse Barnes585fb112008-07-29 11:54:06 -07002291/*
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08002292 * Logical Context regs
2293 */
2294#define CCID 0x2180
2295#define CCID_EN (1<<0)
Ville Syrjäläe8016052013-08-22 19:23:13 +03002296/*
2297 * Notes on SNB/IVB/VLV context size:
2298 * - Power context is saved elsewhere (LLC or stolen)
2299 * - Ring/execlist context is saved on SNB, not on IVB
2300 * - Extended context size already includes render context size
2301 * - We always need to follow the extended context size.
2302 * SNB BSpec has comments indicating that we should use the
2303 * render context size instead if execlists are disabled, but
2304 * based on empirical testing that's just nonsense.
2305 * - Pipelined/VF state is saved on SNB/IVB respectively
2306 * - GT1 size just indicates how much of render context
2307 * doesn't need saving on GT1
2308 */
Ben Widawskyfe1cc682012-06-04 14:42:41 -07002309#define CXT_SIZE 0x21a0
2310#define GEN6_CXT_POWER_SIZE(cxt_reg) ((cxt_reg >> 24) & 0x3f)
2311#define GEN6_CXT_RING_SIZE(cxt_reg) ((cxt_reg >> 18) & 0x3f)
2312#define GEN6_CXT_RENDER_SIZE(cxt_reg) ((cxt_reg >> 12) & 0x3f)
2313#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) ((cxt_reg >> 6) & 0x3f)
2314#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) ((cxt_reg >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03002315#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
Ben Widawskyfe1cc682012-06-04 14:42:41 -07002316 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
2317 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
Ben Widawsky4f91dd62012-07-18 10:10:09 -07002318#define GEN7_CXT_SIZE 0x21a8
Ben Widawsky6a4ea122012-07-18 10:10:10 -07002319#define GEN7_CXT_POWER_SIZE(ctx_reg) ((ctx_reg >> 25) & 0x7f)
2320#define GEN7_CXT_RING_SIZE(ctx_reg) ((ctx_reg >> 22) & 0x7)
Ben Widawsky4f91dd62012-07-18 10:10:09 -07002321#define GEN7_CXT_RENDER_SIZE(ctx_reg) ((ctx_reg >> 16) & 0x3f)
2322#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) ((ctx_reg >> 9) & 0x7f)
2323#define GEN7_CXT_GT1_SIZE(ctx_reg) ((ctx_reg >> 6) & 0x7)
2324#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) ((ctx_reg >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03002325#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
Ben Widawsky4f91dd62012-07-18 10:10:09 -07002326 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
Ben Widawskya0de80a2013-06-25 21:53:40 -07002327/* Haswell does have the CXT_SIZE register however it does not appear to be
2328 * valid. Now, docs explain in dwords what is in the context object. The full
2329 * size is 70720 bytes, however, the power context and execlist context will
2330 * never be saved (power context is stored elsewhere, and execlists don't work
2331 * on HSW) - so the final size is 66944 bytes, which rounds to 17 pages.
2332 */
2333#define HSW_CXT_TOTAL_SIZE (17 * PAGE_SIZE)
Ben Widawsky88976442013-11-02 21:07:05 -07002334/* Same as Haswell, but 72064 bytes now. */
2335#define GEN8_CXT_TOTAL_SIZE (18 * PAGE_SIZE)
2336
Mika Kuoppala542a6b22014-07-09 14:55:56 +03002337#define CHV_CLK_CTL1 0x101100
Jesse Barnese454a052013-09-26 17:55:58 -07002338#define VLV_CLK_CTL2 0x101104
2339#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
2340
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08002341/*
Jesse Barnes585fb112008-07-29 11:54:06 -07002342 * Overlay regs
2343 */
2344
2345#define OVADD 0x30000
2346#define DOVSTA 0x30008
2347#define OC_BUF (0x3<<20)
2348#define OGAMC5 0x30010
2349#define OGAMC4 0x30014
2350#define OGAMC3 0x30018
2351#define OGAMC2 0x3001c
2352#define OGAMC1 0x30020
2353#define OGAMC0 0x30024
2354
2355/*
2356 * Display engine regs
2357 */
2358
Shuang He8bf1e9f2013-10-15 18:55:27 +01002359/* Pipe A CRC regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002360#define _PIPE_CRC_CTL_A 0x60050
Shuang He8bf1e9f2013-10-15 18:55:27 +01002361#define PIPE_CRC_ENABLE (1 << 31)
Daniel Vetterb4437a42013-10-16 22:55:54 +02002362/* ivb+ source selection */
Shuang He8bf1e9f2013-10-15 18:55:27 +01002363#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
2364#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
2365#define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
Daniel Vetterb4437a42013-10-16 22:55:54 +02002366/* ilk+ source selection */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02002367#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
2368#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
2369#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
2370/* embedded DP port on the north display block, reserved on ivb */
2371#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
2372#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
Daniel Vetterb4437a42013-10-16 22:55:54 +02002373/* vlv source selection */
2374#define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
2375#define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
2376#define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
2377/* with DP port the pipe source is invalid */
2378#define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
2379#define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
2380#define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
2381/* gen3+ source selection */
2382#define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
2383#define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
2384#define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
2385/* with DP/TV port the pipe source is invalid */
2386#define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
2387#define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
2388#define PIPE_CRC_SOURCE_TV_POST (5 << 28)
2389#define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
2390#define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
2391/* gen2 doesn't have source selection bits */
Daniel Vetter52f843f2013-10-21 17:26:38 +02002392#define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
Daniel Vetterb4437a42013-10-16 22:55:54 +02002393
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02002394#define _PIPE_CRC_RES_1_A_IVB 0x60064
2395#define _PIPE_CRC_RES_2_A_IVB 0x60068
2396#define _PIPE_CRC_RES_3_A_IVB 0x6006c
2397#define _PIPE_CRC_RES_4_A_IVB 0x60070
2398#define _PIPE_CRC_RES_5_A_IVB 0x60074
2399
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002400#define _PIPE_CRC_RES_RED_A 0x60060
2401#define _PIPE_CRC_RES_GREEN_A 0x60064
2402#define _PIPE_CRC_RES_BLUE_A 0x60068
2403#define _PIPE_CRC_RES_RES1_A_I915 0x6006c
2404#define _PIPE_CRC_RES_RES2_A_G4X 0x60080
Shuang He8bf1e9f2013-10-15 18:55:27 +01002405
2406/* Pipe B CRC regs */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02002407#define _PIPE_CRC_RES_1_B_IVB 0x61064
2408#define _PIPE_CRC_RES_2_B_IVB 0x61068
2409#define _PIPE_CRC_RES_3_B_IVB 0x6106c
2410#define _PIPE_CRC_RES_4_B_IVB 0x61070
2411#define _PIPE_CRC_RES_5_B_IVB 0x61074
Shuang He8bf1e9f2013-10-15 18:55:27 +01002412
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002413#define PIPE_CRC_CTL(pipe) _TRANSCODER2(pipe, _PIPE_CRC_CTL_A)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002414#define PIPE_CRC_RES_1_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002415 _TRANSCODER2(pipe, _PIPE_CRC_RES_1_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002416#define PIPE_CRC_RES_2_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002417 _TRANSCODER2(pipe, _PIPE_CRC_RES_2_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002418#define PIPE_CRC_RES_3_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002419 _TRANSCODER2(pipe, _PIPE_CRC_RES_3_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002420#define PIPE_CRC_RES_4_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002421 _TRANSCODER2(pipe, _PIPE_CRC_RES_4_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002422#define PIPE_CRC_RES_5_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002423 _TRANSCODER2(pipe, _PIPE_CRC_RES_5_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002424
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02002425#define PIPE_CRC_RES_RED(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002426 _TRANSCODER2(pipe, _PIPE_CRC_RES_RED_A)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02002427#define PIPE_CRC_RES_GREEN(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002428 _TRANSCODER2(pipe, _PIPE_CRC_RES_GREEN_A)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02002429#define PIPE_CRC_RES_BLUE(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002430 _TRANSCODER2(pipe, _PIPE_CRC_RES_BLUE_A)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02002431#define PIPE_CRC_RES_RES1_I915(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002432 _TRANSCODER2(pipe, _PIPE_CRC_RES_RES1_A_I915)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02002433#define PIPE_CRC_RES_RES2_G4X(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002434 _TRANSCODER2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02002435
Jesse Barnes585fb112008-07-29 11:54:06 -07002436/* Pipe A timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002437#define _HTOTAL_A 0x60000
2438#define _HBLANK_A 0x60004
2439#define _HSYNC_A 0x60008
2440#define _VTOTAL_A 0x6000c
2441#define _VBLANK_A 0x60010
2442#define _VSYNC_A 0x60014
2443#define _PIPEASRC 0x6001c
2444#define _BCLRPAT_A 0x60020
2445#define _VSYNCSHIFT_A 0x60028
Jesse Barnes585fb112008-07-29 11:54:06 -07002446
2447/* Pipe B timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002448#define _HTOTAL_B 0x61000
2449#define _HBLANK_B 0x61004
2450#define _HSYNC_B 0x61008
2451#define _VTOTAL_B 0x6100c
2452#define _VBLANK_B 0x61010
2453#define _VSYNC_B 0x61014
2454#define _PIPEBSRC 0x6101c
2455#define _BCLRPAT_B 0x61020
2456#define _VSYNCSHIFT_B 0x61028
Daniel Vetter0529a0d2012-01-28 14:49:24 +01002457
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002458#define TRANSCODER_A_OFFSET 0x60000
2459#define TRANSCODER_B_OFFSET 0x61000
2460#define TRANSCODER_C_OFFSET 0x62000
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03002461#define CHV_TRANSCODER_C_OFFSET 0x63000
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002462#define TRANSCODER_EDP_OFFSET 0x6f000
2463
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002464#define _TRANSCODER2(pipe, reg) (dev_priv->info.trans_offsets[(pipe)] - \
2465 dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \
2466 dev_priv->info.display_mmio_offset)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002467
2468#define HTOTAL(trans) _TRANSCODER2(trans, _HTOTAL_A)
2469#define HBLANK(trans) _TRANSCODER2(trans, _HBLANK_A)
2470#define HSYNC(trans) _TRANSCODER2(trans, _HSYNC_A)
2471#define VTOTAL(trans) _TRANSCODER2(trans, _VTOTAL_A)
2472#define VBLANK(trans) _TRANSCODER2(trans, _VBLANK_A)
2473#define VSYNC(trans) _TRANSCODER2(trans, _VSYNC_A)
2474#define BCLRPAT(trans) _TRANSCODER2(trans, _BCLRPAT_A)
2475#define VSYNCSHIFT(trans) _TRANSCODER2(trans, _VSYNCSHIFT_A)
2476#define PIPESRC(trans) _TRANSCODER2(trans, _PIPEASRC)
Chris Wilson5eddb702010-09-11 13:48:45 +01002477
Ben Widawskyed8546a2013-11-04 22:45:05 -08002478/* HSW+ eDP PSR registers */
2479#define EDP_PSR_BASE(dev) (IS_HASWELL(dev) ? 0x64800 : 0x6f800)
Ben Widawsky18b59922013-09-20 09:35:30 -07002480#define EDP_PSR_CTL(dev) (EDP_PSR_BASE(dev) + 0)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002481#define EDP_PSR_ENABLE (1<<31)
Rodrigo Vivi82c56252014-06-12 10:16:42 -07002482#define BDW_PSR_SINGLE_FRAME (1<<30)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002483#define EDP_PSR_LINK_DISABLE (0<<27)
2484#define EDP_PSR_LINK_STANDBY (1<<27)
2485#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3<<25)
2486#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0<<25)
2487#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1<<25)
2488#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2<<25)
2489#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3<<25)
2490#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
2491#define EDP_PSR_SKIP_AUX_EXIT (1<<12)
2492#define EDP_PSR_TP1_TP2_SEL (0<<11)
2493#define EDP_PSR_TP1_TP3_SEL (1<<11)
2494#define EDP_PSR_TP2_TP3_TIME_500us (0<<8)
2495#define EDP_PSR_TP2_TP3_TIME_100us (1<<8)
2496#define EDP_PSR_TP2_TP3_TIME_2500us (2<<8)
2497#define EDP_PSR_TP2_TP3_TIME_0us (3<<8)
2498#define EDP_PSR_TP1_TIME_500us (0<<4)
2499#define EDP_PSR_TP1_TIME_100us (1<<4)
2500#define EDP_PSR_TP1_TIME_2500us (2<<4)
2501#define EDP_PSR_TP1_TIME_0us (3<<4)
2502#define EDP_PSR_IDLE_FRAME_SHIFT 0
2503
Ben Widawsky18b59922013-09-20 09:35:30 -07002504#define EDP_PSR_AUX_CTL(dev) (EDP_PSR_BASE(dev) + 0x10)
2505#define EDP_PSR_AUX_DATA1(dev) (EDP_PSR_BASE(dev) + 0x14)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002506#define EDP_PSR_DPCD_COMMAND 0x80060000
Ben Widawsky18b59922013-09-20 09:35:30 -07002507#define EDP_PSR_AUX_DATA2(dev) (EDP_PSR_BASE(dev) + 0x18)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002508#define EDP_PSR_DPCD_NORMAL_OPERATION (1<<24)
Ben Widawsky18b59922013-09-20 09:35:30 -07002509#define EDP_PSR_AUX_DATA3(dev) (EDP_PSR_BASE(dev) + 0x1c)
2510#define EDP_PSR_AUX_DATA4(dev) (EDP_PSR_BASE(dev) + 0x20)
2511#define EDP_PSR_AUX_DATA5(dev) (EDP_PSR_BASE(dev) + 0x24)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002512
Ben Widawsky18b59922013-09-20 09:35:30 -07002513#define EDP_PSR_STATUS_CTL(dev) (EDP_PSR_BASE(dev) + 0x40)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002514#define EDP_PSR_STATUS_STATE_MASK (7<<29)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002515#define EDP_PSR_STATUS_STATE_IDLE (0<<29)
2516#define EDP_PSR_STATUS_STATE_SRDONACK (1<<29)
2517#define EDP_PSR_STATUS_STATE_SRDENT (2<<29)
2518#define EDP_PSR_STATUS_STATE_BUFOFF (3<<29)
2519#define EDP_PSR_STATUS_STATE_BUFON (4<<29)
2520#define EDP_PSR_STATUS_STATE_AUXACK (5<<29)
2521#define EDP_PSR_STATUS_STATE_SRDOFFACK (6<<29)
2522#define EDP_PSR_STATUS_LINK_MASK (3<<26)
2523#define EDP_PSR_STATUS_LINK_FULL_OFF (0<<26)
2524#define EDP_PSR_STATUS_LINK_FULL_ON (1<<26)
2525#define EDP_PSR_STATUS_LINK_STANDBY (2<<26)
2526#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
2527#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
2528#define EDP_PSR_STATUS_COUNT_SHIFT 16
2529#define EDP_PSR_STATUS_COUNT_MASK 0xf
2530#define EDP_PSR_STATUS_AUX_ERROR (1<<15)
2531#define EDP_PSR_STATUS_AUX_SENDING (1<<12)
2532#define EDP_PSR_STATUS_SENDING_IDLE (1<<9)
2533#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1<<8)
2534#define EDP_PSR_STATUS_SENDING_TP1 (1<<4)
2535#define EDP_PSR_STATUS_IDLE_MASK 0xf
2536
Ben Widawsky18b59922013-09-20 09:35:30 -07002537#define EDP_PSR_PERF_CNT(dev) (EDP_PSR_BASE(dev) + 0x44)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002538#define EDP_PSR_PERF_CNT_MASK 0xffffff
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002539
Ben Widawsky18b59922013-09-20 09:35:30 -07002540#define EDP_PSR_DEBUG_CTL(dev) (EDP_PSR_BASE(dev) + 0x60)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002541#define EDP_PSR_DEBUG_MASK_LPSP (1<<27)
2542#define EDP_PSR_DEBUG_MASK_MEMUP (1<<26)
2543#define EDP_PSR_DEBUG_MASK_HPD (1<<25)
2544
Jesse Barnes585fb112008-07-29 11:54:06 -07002545/* VGA port control */
2546#define ADPA 0x61100
Daniel Vetterebc0fd82012-07-11 16:27:56 +02002547#define PCH_ADPA 0xe1100
Daniel Vetter540a8952012-07-11 16:27:57 +02002548#define VLV_ADPA (VLV_DISPLAY_BASE + ADPA)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02002549
Jesse Barnes585fb112008-07-29 11:54:06 -07002550#define ADPA_DAC_ENABLE (1<<31)
2551#define ADPA_DAC_DISABLE 0
2552#define ADPA_PIPE_SELECT_MASK (1<<30)
2553#define ADPA_PIPE_A_SELECT 0
2554#define ADPA_PIPE_B_SELECT (1<<30)
Keith Packard1519b992011-08-06 10:35:34 -07002555#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02002556/* CPT uses bits 29:30 for pch transcoder select */
2557#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
2558#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
2559#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
2560#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
2561#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
2562#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
2563#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
2564#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
2565#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
2566#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
2567#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
2568#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
2569#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
2570#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
2571#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
2572#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
2573#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
2574#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
2575#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07002576#define ADPA_USE_VGA_HVPOLARITY (1<<15)
2577#define ADPA_SETS_HVPOLARITY 0
Patrik Jakobsson60222c02013-03-05 19:09:37 +01002578#define ADPA_VSYNC_CNTL_DISABLE (1<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07002579#define ADPA_VSYNC_CNTL_ENABLE 0
Patrik Jakobsson60222c02013-03-05 19:09:37 +01002580#define ADPA_HSYNC_CNTL_DISABLE (1<<11)
Jesse Barnes585fb112008-07-29 11:54:06 -07002581#define ADPA_HSYNC_CNTL_ENABLE 0
2582#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
2583#define ADPA_VSYNC_ACTIVE_LOW 0
2584#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
2585#define ADPA_HSYNC_ACTIVE_LOW 0
2586#define ADPA_DPMS_MASK (~(3<<10))
2587#define ADPA_DPMS_ON (0<<10)
2588#define ADPA_DPMS_SUSPEND (1<<10)
2589#define ADPA_DPMS_STANDBY (2<<10)
2590#define ADPA_DPMS_OFF (3<<10)
2591
Chris Wilson939fe4d2010-10-09 10:33:26 +01002592
Jesse Barnes585fb112008-07-29 11:54:06 -07002593/* Hotplug control (945+ only) */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002594#define PORT_HOTPLUG_EN (dev_priv->info.display_mmio_offset + 0x61110)
Daniel Vetter26739f12013-02-07 12:42:32 +01002595#define PORTB_HOTPLUG_INT_EN (1 << 29)
2596#define PORTC_HOTPLUG_INT_EN (1 << 28)
2597#define PORTD_HOTPLUG_INT_EN (1 << 27)
Jesse Barnes585fb112008-07-29 11:54:06 -07002598#define SDVOB_HOTPLUG_INT_EN (1 << 26)
2599#define SDVOC_HOTPLUG_INT_EN (1 << 25)
2600#define TV_HOTPLUG_INT_EN (1 << 18)
2601#define CRT_HOTPLUG_INT_EN (1 << 9)
Egbert Eiche5868a32013-02-28 04:17:12 -05002602#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
2603 PORTC_HOTPLUG_INT_EN | \
2604 PORTD_HOTPLUG_INT_EN | \
2605 SDVOC_HOTPLUG_INT_EN | \
2606 SDVOB_HOTPLUG_INT_EN | \
2607 CRT_HOTPLUG_INT_EN)
Jesse Barnes585fb112008-07-29 11:54:06 -07002608#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
Zhao Yakui771cb082009-03-03 18:07:52 +08002609#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
2610/* must use period 64 on GM45 according to docs */
2611#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
2612#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
2613#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
2614#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
2615#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
2616#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
2617#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
2618#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
2619#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
2620#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
2621#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
2622#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07002623
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002624#define PORT_HOTPLUG_STAT (dev_priv->info.display_mmio_offset + 0x61114)
Daniel Vetter0ce99f72013-07-26 11:27:49 +02002625/*
2626 * HDMI/DP bits are gen4+
2627 *
2628 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
2629 * Please check the detailed lore in the commit message for for experimental
2630 * evidence.
2631 */
Todd Previte232a6ee2014-01-23 00:13:41 -07002632#define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
2633#define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
2634#define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
2635/* VLV DP/HDMI bits again match Bspec */
2636#define PORTD_HOTPLUG_LIVE_STATUS_VLV (1 << 27)
2637#define PORTC_HOTPLUG_LIVE_STATUS_VLV (1 << 28)
2638#define PORTB_HOTPLUG_LIVE_STATUS_VLV (1 << 29)
Daniel Vetter26739f12013-02-07 12:42:32 +01002639#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
Daniel Vettera211b492014-06-05 09:36:23 +02002640#define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21)
2641#define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21)
Daniel Vetter26739f12013-02-07 12:42:32 +01002642#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
Daniel Vettera211b492014-06-05 09:36:23 +02002643#define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19)
2644#define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19)
Daniel Vetter26739f12013-02-07 12:42:32 +01002645#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
Daniel Vettera211b492014-06-05 09:36:23 +02002646#define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17)
2647#define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17)
Chris Wilson084b6122012-05-11 18:01:33 +01002648/* CRT/TV common between gen3+ */
Jesse Barnes585fb112008-07-29 11:54:06 -07002649#define CRT_HOTPLUG_INT_STATUS (1 << 11)
2650#define TV_HOTPLUG_INT_STATUS (1 << 10)
2651#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
2652#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
2653#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
2654#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
Daniel Vetter4aeebd72013-10-31 09:53:36 +01002655#define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
2656#define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
2657#define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
Imre Deakbfbdb422014-01-16 19:56:53 +02002658#define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
2659
Chris Wilson084b6122012-05-11 18:01:33 +01002660/* SDVO is different across gen3/4 */
2661#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
2662#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
Daniel Vetter4f7fd702013-06-24 21:33:28 +02002663/*
2664 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
2665 * since reality corrobates that they're the same as on gen3. But keep these
2666 * bits here (and the comment!) to help any other lost wanderers back onto the
2667 * right tracks.
2668 */
Chris Wilson084b6122012-05-11 18:01:33 +01002669#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
2670#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
2671#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
2672#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05002673#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
2674 SDVOB_HOTPLUG_INT_STATUS_G4X | \
2675 SDVOC_HOTPLUG_INT_STATUS_G4X | \
2676 PORTB_HOTPLUG_INT_STATUS | \
2677 PORTC_HOTPLUG_INT_STATUS | \
2678 PORTD_HOTPLUG_INT_STATUS)
2679
Egbert Eiche5868a32013-02-28 04:17:12 -05002680#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
2681 SDVOB_HOTPLUG_INT_STATUS_I915 | \
2682 SDVOC_HOTPLUG_INT_STATUS_I915 | \
2683 PORTB_HOTPLUG_INT_STATUS | \
2684 PORTC_HOTPLUG_INT_STATUS | \
2685 PORTD_HOTPLUG_INT_STATUS)
Jesse Barnes585fb112008-07-29 11:54:06 -07002686
Paulo Zanonic20cd312013-02-19 16:21:45 -03002687/* SDVO and HDMI port control.
2688 * The same register may be used for SDVO or HDMI */
2689#define GEN3_SDVOB 0x61140
2690#define GEN3_SDVOC 0x61160
2691#define GEN4_HDMIB GEN3_SDVOB
2692#define GEN4_HDMIC GEN3_SDVOC
Ville Syrjälä9418c1f2014-04-09 13:28:56 +03002693#define CHV_HDMID 0x6116C
Paulo Zanonic20cd312013-02-19 16:21:45 -03002694#define PCH_SDVOB 0xe1140
2695#define PCH_HDMIB PCH_SDVOB
2696#define PCH_HDMIC 0xe1150
2697#define PCH_HDMID 0xe1160
2698
Daniel Vetter84093602013-11-01 10:50:21 +01002699#define PORT_DFT_I9XX 0x61150
2700#define DC_BALANCE_RESET (1 << 25)
Rodrigo Vivia8aab8b2014-06-05 14:28:17 -07002701#define PORT_DFT2_G4X (dev_priv->info.display_mmio_offset + 0x61154)
Daniel Vetter84093602013-11-01 10:50:21 +01002702#define DC_BALANCE_RESET_VLV (1 << 31)
2703#define PIPE_SCRAMBLE_RESET_MASK (0x3 << 0)
2704#define PIPE_B_SCRAMBLE_RESET (1 << 1)
2705#define PIPE_A_SCRAMBLE_RESET (1 << 0)
2706
Paulo Zanonic20cd312013-02-19 16:21:45 -03002707/* Gen 3 SDVO bits: */
2708#define SDVO_ENABLE (1 << 31)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03002709#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
2710#define SDVO_PIPE_SEL_MASK (1 << 30)
Paulo Zanonic20cd312013-02-19 16:21:45 -03002711#define SDVO_PIPE_B_SELECT (1 << 30)
2712#define SDVO_STALL_SELECT (1 << 29)
2713#define SDVO_INTERRUPT_ENABLE (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002714/*
Jesse Barnes585fb112008-07-29 11:54:06 -07002715 * 915G/GM SDVO pixel multiplier.
Jesse Barnes585fb112008-07-29 11:54:06 -07002716 * Programmed value is multiplier - 1, up to 5x.
Jesse Barnes585fb112008-07-29 11:54:06 -07002717 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
2718 */
Paulo Zanonic20cd312013-02-19 16:21:45 -03002719#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
Jesse Barnes585fb112008-07-29 11:54:06 -07002720#define SDVO_PORT_MULTIPLY_SHIFT 23
Paulo Zanonic20cd312013-02-19 16:21:45 -03002721#define SDVO_PHASE_SELECT_MASK (15 << 19)
2722#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
2723#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
2724#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
2725#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
2726#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
2727#define SDVO_DETECTED (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07002728/* Bits to be preserved when writing */
Paulo Zanonic20cd312013-02-19 16:21:45 -03002729#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
2730 SDVO_INTERRUPT_ENABLE)
2731#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
2732
2733/* Gen 4 SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03002734#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
Ville Syrjälä18442d02013-09-13 16:00:08 +03002735#define SDVO_COLOR_FORMAT_MASK (7 << 26)
Paulo Zanonic20cd312013-02-19 16:21:45 -03002736#define SDVO_ENCODING_SDVO (0 << 10)
2737#define SDVO_ENCODING_HDMI (2 << 10)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03002738#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
2739#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03002740#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03002741#define SDVO_AUDIO_ENABLE (1 << 6)
2742/* VSYNC/HSYNC bits new with 965, default is to be set */
2743#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
2744#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
2745
2746/* Gen 5 (IBX) SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03002747#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03002748#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
2749
2750/* Gen 6 (CPT) SDVO/HDMI bits: */
Paulo Zanonidc0fa712013-02-19 16:21:46 -03002751#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
2752#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
Paulo Zanonic20cd312013-02-19 16:21:45 -03002753
Chon Ming Lee44f37d12014-04-09 13:28:21 +03002754/* CHV SDVO/HDMI bits: */
2755#define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
2756#define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
2757
Jesse Barnes585fb112008-07-29 11:54:06 -07002758
2759/* DVO port control */
2760#define DVOA 0x61120
2761#define DVOB 0x61140
2762#define DVOC 0x61160
2763#define DVO_ENABLE (1 << 31)
2764#define DVO_PIPE_B_SELECT (1 << 30)
2765#define DVO_PIPE_STALL_UNUSED (0 << 28)
2766#define DVO_PIPE_STALL (1 << 28)
2767#define DVO_PIPE_STALL_TV (2 << 28)
2768#define DVO_PIPE_STALL_MASK (3 << 28)
2769#define DVO_USE_VGA_SYNC (1 << 15)
2770#define DVO_DATA_ORDER_I740 (0 << 14)
2771#define DVO_DATA_ORDER_FP (1 << 14)
2772#define DVO_VSYNC_DISABLE (1 << 11)
2773#define DVO_HSYNC_DISABLE (1 << 10)
2774#define DVO_VSYNC_TRISTATE (1 << 9)
2775#define DVO_HSYNC_TRISTATE (1 << 8)
2776#define DVO_BORDER_ENABLE (1 << 7)
2777#define DVO_DATA_ORDER_GBRG (1 << 6)
2778#define DVO_DATA_ORDER_RGGB (0 << 6)
2779#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
2780#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
2781#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
2782#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
2783#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
2784#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
2785#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
2786#define DVO_PRESERVE_MASK (0x7<<24)
2787#define DVOA_SRCDIM 0x61124
2788#define DVOB_SRCDIM 0x61144
2789#define DVOC_SRCDIM 0x61164
2790#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
2791#define DVO_SRCDIM_VERTICAL_SHIFT 0
2792
2793/* LVDS port control */
2794#define LVDS 0x61180
2795/*
2796 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
2797 * the DPLL semantics change when the LVDS is assigned to that pipe.
2798 */
2799#define LVDS_PORT_EN (1 << 31)
2800/* Selects pipe B for LVDS data. Must be set on pre-965. */
2801#define LVDS_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08002802#define LVDS_PIPE_MASK (1 << 30)
Keith Packard1519b992011-08-06 10:35:34 -07002803#define LVDS_PIPE(pipe) ((pipe) << 30)
Zhao Yakui898822c2010-01-04 16:29:30 +08002804/* LVDS dithering flag on 965/g4x platform */
2805#define LVDS_ENABLE_DITHER (1 << 25)
Bryan Freedaa9b5002011-01-12 13:43:19 -08002806/* LVDS sync polarity flags. Set to invert (i.e. negative) */
2807#define LVDS_VSYNC_POLARITY (1 << 21)
2808#define LVDS_HSYNC_POLARITY (1 << 20)
2809
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08002810/* Enable border for unscaled (or aspect-scaled) display */
2811#define LVDS_BORDER_ENABLE (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07002812/*
2813 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
2814 * pixel.
2815 */
2816#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
2817#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
2818#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
2819/*
2820 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
2821 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
2822 * on.
2823 */
2824#define LVDS_A3_POWER_MASK (3 << 6)
2825#define LVDS_A3_POWER_DOWN (0 << 6)
2826#define LVDS_A3_POWER_UP (3 << 6)
2827/*
2828 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
2829 * is set.
2830 */
2831#define LVDS_CLKB_POWER_MASK (3 << 4)
2832#define LVDS_CLKB_POWER_DOWN (0 << 4)
2833#define LVDS_CLKB_POWER_UP (3 << 4)
2834/*
2835 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
2836 * setting for whether we are in dual-channel mode. The B3 pair will
2837 * additionally only be powered up when LVDS_A3_POWER_UP is set.
2838 */
2839#define LVDS_B0B3_POWER_MASK (3 << 2)
2840#define LVDS_B0B3_POWER_DOWN (0 << 2)
2841#define LVDS_B0B3_POWER_UP (3 << 2)
2842
David Härdeman3c17fe42010-09-24 21:44:32 +02002843/* Video Data Island Packet control */
2844#define VIDEO_DIP_DATA 0x61178
Paulo Zanoniadf00b22012-09-25 13:23:34 -03002845/* Read the description of VIDEO_DIP_DATA (before Haswel) or VIDEO_DIP_ECC
2846 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
2847 * of the infoframe structure specified by CEA-861. */
2848#define VIDEO_DIP_DATA_SIZE 32
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002849#define VIDEO_DIP_VSC_DATA_SIZE 36
David Härdeman3c17fe42010-09-24 21:44:32 +02002850#define VIDEO_DIP_CTL 0x61170
Paulo Zanoni2da8af52012-05-14 17:12:51 -03002851/* Pre HSW: */
David Härdeman3c17fe42010-09-24 21:44:32 +02002852#define VIDEO_DIP_ENABLE (1 << 31)
Ville Syrjälä822cdc52014-01-23 23:15:34 +02002853#define VIDEO_DIP_PORT(port) ((port) << 29)
Paulo Zanoni3e6e6392012-05-04 17:18:19 -03002854#define VIDEO_DIP_PORT_MASK (3 << 29)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03002855#define VIDEO_DIP_ENABLE_GCP (1 << 25)
David Härdeman3c17fe42010-09-24 21:44:32 +02002856#define VIDEO_DIP_ENABLE_AVI (1 << 21)
2857#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03002858#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
David Härdeman3c17fe42010-09-24 21:44:32 +02002859#define VIDEO_DIP_ENABLE_SPD (8 << 21)
2860#define VIDEO_DIP_SELECT_AVI (0 << 19)
2861#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
2862#define VIDEO_DIP_SELECT_SPD (3 << 19)
Jesse Barnes45187ac2011-08-03 09:22:55 -07002863#define VIDEO_DIP_SELECT_MASK (3 << 19)
David Härdeman3c17fe42010-09-24 21:44:32 +02002864#define VIDEO_DIP_FREQ_ONCE (0 << 16)
2865#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
2866#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
Paulo Zanoni60c5ea22012-05-04 17:18:22 -03002867#define VIDEO_DIP_FREQ_MASK (3 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03002868/* HSW and later: */
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03002869#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
2870#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03002871#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03002872#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
2873#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03002874#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
David Härdeman3c17fe42010-09-24 21:44:32 +02002875
Jesse Barnes585fb112008-07-29 11:54:06 -07002876/* Panel power sequencing */
2877#define PP_STATUS 0x61200
2878#define PP_ON (1 << 31)
2879/*
2880 * Indicates that all dependencies of the panel are on:
2881 *
2882 * - PLL enabled
2883 * - pipe enabled
2884 * - LVDS/DVOB/DVOC on
2885 */
2886#define PP_READY (1 << 30)
2887#define PP_SEQUENCE_NONE (0 << 28)
Keith Packard99ea7122011-11-01 19:57:50 -07002888#define PP_SEQUENCE_POWER_UP (1 << 28)
2889#define PP_SEQUENCE_POWER_DOWN (2 << 28)
2890#define PP_SEQUENCE_MASK (3 << 28)
2891#define PP_SEQUENCE_SHIFT 28
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002892#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002893#define PP_SEQUENCE_STATE_MASK 0x0000000f
Keith Packard99ea7122011-11-01 19:57:50 -07002894#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
2895#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
2896#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
2897#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
2898#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
2899#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
2900#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
2901#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
2902#define PP_SEQUENCE_STATE_RESET (0xf << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07002903#define PP_CONTROL 0x61204
2904#define POWER_TARGET_ON (1 << 0)
2905#define PP_ON_DELAYS 0x61208
2906#define PP_OFF_DELAYS 0x6120c
2907#define PP_DIVISOR 0x61210
2908
2909/* Panel fitting */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002910#define PFIT_CONTROL (dev_priv->info.display_mmio_offset + 0x61230)
Jesse Barnes585fb112008-07-29 11:54:06 -07002911#define PFIT_ENABLE (1 << 31)
2912#define PFIT_PIPE_MASK (3 << 29)
2913#define PFIT_PIPE_SHIFT 29
2914#define VERT_INTERP_DISABLE (0 << 10)
2915#define VERT_INTERP_BILINEAR (1 << 10)
2916#define VERT_INTERP_MASK (3 << 10)
2917#define VERT_AUTO_SCALE (1 << 9)
2918#define HORIZ_INTERP_DISABLE (0 << 6)
2919#define HORIZ_INTERP_BILINEAR (1 << 6)
2920#define HORIZ_INTERP_MASK (3 << 6)
2921#define HORIZ_AUTO_SCALE (1 << 5)
2922#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08002923#define PFIT_FILTER_FUZZY (0 << 24)
2924#define PFIT_SCALING_AUTO (0 << 26)
2925#define PFIT_SCALING_PROGRAMMED (1 << 26)
2926#define PFIT_SCALING_PILLAR (2 << 26)
2927#define PFIT_SCALING_LETTER (3 << 26)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002928#define PFIT_PGM_RATIOS (dev_priv->info.display_mmio_offset + 0x61234)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08002929/* Pre-965 */
2930#define PFIT_VERT_SCALE_SHIFT 20
2931#define PFIT_VERT_SCALE_MASK 0xfff00000
2932#define PFIT_HORIZ_SCALE_SHIFT 4
2933#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
2934/* 965+ */
2935#define PFIT_VERT_SCALE_SHIFT_965 16
2936#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
2937#define PFIT_HORIZ_SCALE_SHIFT_965 0
2938#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
2939
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002940#define PFIT_AUTO_RATIOS (dev_priv->info.display_mmio_offset + 0x61238)
Jesse Barnes585fb112008-07-29 11:54:06 -07002941
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002942#define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250)
2943#define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350)
Jesse Barnes07bf1392013-10-31 18:55:50 +02002944#define VLV_BLC_PWM_CTL2(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
2945 _VLV_BLC_PWM_CTL2_B)
2946
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002947#define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254)
2948#define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354)
Jesse Barnes07bf1392013-10-31 18:55:50 +02002949#define VLV_BLC_PWM_CTL(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
2950 _VLV_BLC_PWM_CTL_B)
2951
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002952#define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260)
2953#define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360)
Jesse Barnes07bf1392013-10-31 18:55:50 +02002954#define VLV_BLC_HIST_CTL(pipe) _PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
2955 _VLV_BLC_HIST_CTL_B)
2956
Jesse Barnes585fb112008-07-29 11:54:06 -07002957/* Backlight control */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002958#define BLC_PWM_CTL2 (dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */
Daniel Vetter7cf41602012-06-05 10:07:09 +02002959#define BLM_PWM_ENABLE (1 << 31)
2960#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
2961#define BLM_PIPE_SELECT (1 << 29)
2962#define BLM_PIPE_SELECT_IVB (3 << 29)
2963#define BLM_PIPE_A (0 << 29)
2964#define BLM_PIPE_B (1 << 29)
2965#define BLM_PIPE_C (2 << 29) /* ivb + */
Jani Nikula35ffda42013-04-25 16:49:25 +03002966#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
2967#define BLM_TRANSCODER_B BLM_PIPE_B
2968#define BLM_TRANSCODER_C BLM_PIPE_C
2969#define BLM_TRANSCODER_EDP (3 << 29)
Daniel Vetter7cf41602012-06-05 10:07:09 +02002970#define BLM_PIPE(pipe) ((pipe) << 29)
2971#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
2972#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
2973#define BLM_PHASE_IN_ENABLE (1 << 25)
2974#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
2975#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
2976#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
2977#define BLM_PHASE_IN_COUNT_SHIFT (8)
2978#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
2979#define BLM_PHASE_IN_INCR_SHIFT (0)
2980#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002981#define BLC_PWM_CTL (dev_priv->info.display_mmio_offset + 0x61254)
Takashi Iwaiba3820a2011-03-10 14:02:12 +01002982/*
2983 * This is the most significant 15 bits of the number of backlight cycles in a
2984 * complete cycle of the modulated backlight control.
2985 *
2986 * The actual value is this field multiplied by two.
2987 */
Daniel Vetter7cf41602012-06-05 10:07:09 +02002988#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
2989#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
2990#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
Jesse Barnes585fb112008-07-29 11:54:06 -07002991/*
2992 * This is the number of cycles out of the backlight modulation cycle for which
2993 * the backlight is on.
2994 *
2995 * This field must be no greater than the number of cycles in the complete
2996 * backlight modulation cycle.
2997 */
2998#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
2999#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
Daniel Vetter534b5a52012-06-05 10:07:08 +02003000#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
3001#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
Jesse Barnes585fb112008-07-29 11:54:06 -07003002
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003003#define BLC_HIST_CTL (dev_priv->info.display_mmio_offset + 0x61260)
Jesse Barnes0eb96d62009-10-14 12:33:41 -07003004
Daniel Vetter7cf41602012-06-05 10:07:09 +02003005/* New registers for PCH-split platforms. Safe where new bits show up, the
3006 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
3007#define BLC_PWM_CPU_CTL2 0x48250
3008#define BLC_PWM_CPU_CTL 0x48254
3009
Paulo Zanonibe256dc2013-07-23 11:19:26 -03003010#define HSW_BLC_PWM2_CTL 0x48350
3011
Daniel Vetter7cf41602012-06-05 10:07:09 +02003012/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
3013 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
3014#define BLC_PWM_PCH_CTL1 0xc8250
Daniel Vetter4b4147c2012-07-11 00:31:06 +02003015#define BLM_PCH_PWM_ENABLE (1 << 31)
Daniel Vetter7cf41602012-06-05 10:07:09 +02003016#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
3017#define BLM_PCH_POLARITY (1 << 29)
3018#define BLC_PWM_PCH_CTL2 0xc8254
3019
Paulo Zanonibe256dc2013-07-23 11:19:26 -03003020#define UTIL_PIN_CTL 0x48400
3021#define UTIL_PIN_ENABLE (1 << 31)
3022
3023#define PCH_GTC_CTL 0xe7000
3024#define PCH_GTC_ENABLE (1 << 31)
3025
Jesse Barnes585fb112008-07-29 11:54:06 -07003026/* TV port control */
3027#define TV_CTL 0x68000
Ville Syrjälä646b4262014-04-25 20:14:30 +03003028/* Enables the TV encoder */
Jesse Barnes585fb112008-07-29 11:54:06 -07003029# define TV_ENC_ENABLE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003030/* Sources the TV encoder input from pipe B instead of A. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003031# define TV_ENC_PIPEB_SELECT (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003032/* Outputs composite video (DAC A only) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003033# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003034/* Outputs SVideo video (DAC B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003035# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003036/* Outputs Component video (DAC A/B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003037# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003038/* Outputs Composite and SVideo (DAC A/B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003039# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
3040# define TV_TRILEVEL_SYNC (1 << 21)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003041/* Enables slow sync generation (945GM only) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003042# define TV_SLOW_SYNC (1 << 20)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003043/* Selects 4x oversampling for 480i and 576p */
Jesse Barnes585fb112008-07-29 11:54:06 -07003044# define TV_OVERSAMPLE_4X (0 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003045/* Selects 2x oversampling for 720p and 1080i */
Jesse Barnes585fb112008-07-29 11:54:06 -07003046# define TV_OVERSAMPLE_2X (1 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003047/* Selects no oversampling for 1080p */
Jesse Barnes585fb112008-07-29 11:54:06 -07003048# define TV_OVERSAMPLE_NONE (2 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003049/* Selects 8x oversampling */
Jesse Barnes585fb112008-07-29 11:54:06 -07003050# define TV_OVERSAMPLE_8X (3 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003051/* Selects progressive mode rather than interlaced */
Jesse Barnes585fb112008-07-29 11:54:06 -07003052# define TV_PROGRESSIVE (1 << 17)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003053/* Sets the colorburst to PAL mode. Required for non-M PAL modes. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003054# define TV_PAL_BURST (1 << 16)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003055/* Field for setting delay of Y compared to C */
Jesse Barnes585fb112008-07-29 11:54:06 -07003056# define TV_YC_SKEW_MASK (7 << 12)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003057/* Enables a fix for 480p/576p standard definition modes on the 915GM only */
Jesse Barnes585fb112008-07-29 11:54:06 -07003058# define TV_ENC_SDP_FIX (1 << 11)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003059/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003060 * Enables a fix for the 915GM only.
3061 *
3062 * Not sure what it does.
3063 */
3064# define TV_ENC_C0_FIX (1 << 10)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003065/* Bits that must be preserved by software */
Zhenyu Wangd2d9f232009-03-04 19:36:02 +08003066# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07003067# define TV_FUSE_STATE_MASK (3 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003068/* Read-only state that reports all features enabled */
Jesse Barnes585fb112008-07-29 11:54:06 -07003069# define TV_FUSE_STATE_ENABLED (0 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003070/* Read-only state that reports that Macrovision is disabled in hardware*/
Jesse Barnes585fb112008-07-29 11:54:06 -07003071# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003072/* Read-only state that reports that TV-out is disabled in hardware. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003073# define TV_FUSE_STATE_DISABLED (2 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003074/* Normal operation */
Jesse Barnes585fb112008-07-29 11:54:06 -07003075# define TV_TEST_MODE_NORMAL (0 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003076/* Encoder test pattern 1 - combo pattern */
Jesse Barnes585fb112008-07-29 11:54:06 -07003077# define TV_TEST_MODE_PATTERN_1 (1 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003078/* Encoder test pattern 2 - full screen vertical 75% color bars */
Jesse Barnes585fb112008-07-29 11:54:06 -07003079# define TV_TEST_MODE_PATTERN_2 (2 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003080/* Encoder test pattern 3 - full screen horizontal 75% color bars */
Jesse Barnes585fb112008-07-29 11:54:06 -07003081# define TV_TEST_MODE_PATTERN_3 (3 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003082/* Encoder test pattern 4 - random noise */
Jesse Barnes585fb112008-07-29 11:54:06 -07003083# define TV_TEST_MODE_PATTERN_4 (4 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003084/* Encoder test pattern 5 - linear color ramps */
Jesse Barnes585fb112008-07-29 11:54:06 -07003085# define TV_TEST_MODE_PATTERN_5 (5 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003086/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003087 * This test mode forces the DACs to 50% of full output.
3088 *
3089 * This is used for load detection in combination with TVDAC_SENSE_MASK
3090 */
3091# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
3092# define TV_TEST_MODE_MASK (7 << 0)
3093
3094#define TV_DAC 0x68004
Chris Wilsonb8ed2a42010-09-05 00:43:42 +01003095# define TV_DAC_SAVE 0x00ffff00
Ville Syrjälä646b4262014-04-25 20:14:30 +03003096/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003097 * Reports that DAC state change logic has reported change (RO).
3098 *
3099 * This gets cleared when TV_DAC_STATE_EN is cleared
3100*/
3101# define TVDAC_STATE_CHG (1 << 31)
3102# define TVDAC_SENSE_MASK (7 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003103/* Reports that DAC A voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07003104# define TVDAC_A_SENSE (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003105/* Reports that DAC B voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07003106# define TVDAC_B_SENSE (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003107/* Reports that DAC C voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07003108# define TVDAC_C_SENSE (1 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003109/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003110 * Enables DAC state detection logic, for load-based TV detection.
3111 *
3112 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
3113 * to off, for load detection to work.
3114 */
3115# define TVDAC_STATE_CHG_EN (1 << 27)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003116/* Sets the DAC A sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07003117# define TVDAC_A_SENSE_CTL (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003118/* Sets the DAC B sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07003119# define TVDAC_B_SENSE_CTL (1 << 25)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003120/* Sets the DAC C sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07003121# define TVDAC_C_SENSE_CTL (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003122/* Overrides the ENC_ENABLE and DAC voltage levels */
Jesse Barnes585fb112008-07-29 11:54:06 -07003123# define DAC_CTL_OVERRIDE (1 << 7)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003124/* Sets the slew rate. Must be preserved in software */
Jesse Barnes585fb112008-07-29 11:54:06 -07003125# define ENC_TVDAC_SLEW_FAST (1 << 6)
3126# define DAC_A_1_3_V (0 << 4)
3127# define DAC_A_1_1_V (1 << 4)
3128# define DAC_A_0_7_V (2 << 4)
Ma Lingcb66c692009-05-31 16:58:32 +08003129# define DAC_A_MASK (3 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07003130# define DAC_B_1_3_V (0 << 2)
3131# define DAC_B_1_1_V (1 << 2)
3132# define DAC_B_0_7_V (2 << 2)
Ma Lingcb66c692009-05-31 16:58:32 +08003133# define DAC_B_MASK (3 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07003134# define DAC_C_1_3_V (0 << 0)
3135# define DAC_C_1_1_V (1 << 0)
3136# define DAC_C_0_7_V (2 << 0)
Ma Lingcb66c692009-05-31 16:58:32 +08003137# define DAC_C_MASK (3 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07003138
Ville Syrjälä646b4262014-04-25 20:14:30 +03003139/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003140 * CSC coefficients are stored in a floating point format with 9 bits of
3141 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
3142 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
3143 * -1 (0x3) being the only legal negative value.
3144 */
3145#define TV_CSC_Y 0x68010
3146# define TV_RY_MASK 0x07ff0000
3147# define TV_RY_SHIFT 16
3148# define TV_GY_MASK 0x00000fff
3149# define TV_GY_SHIFT 0
3150
3151#define TV_CSC_Y2 0x68014
3152# define TV_BY_MASK 0x07ff0000
3153# define TV_BY_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003154/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003155 * Y attenuation for component video.
3156 *
3157 * Stored in 1.9 fixed point.
3158 */
3159# define TV_AY_MASK 0x000003ff
3160# define TV_AY_SHIFT 0
3161
3162#define TV_CSC_U 0x68018
3163# define TV_RU_MASK 0x07ff0000
3164# define TV_RU_SHIFT 16
3165# define TV_GU_MASK 0x000007ff
3166# define TV_GU_SHIFT 0
3167
3168#define TV_CSC_U2 0x6801c
3169# define TV_BU_MASK 0x07ff0000
3170# define TV_BU_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003171/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003172 * U attenuation for component video.
3173 *
3174 * Stored in 1.9 fixed point.
3175 */
3176# define TV_AU_MASK 0x000003ff
3177# define TV_AU_SHIFT 0
3178
3179#define TV_CSC_V 0x68020
3180# define TV_RV_MASK 0x0fff0000
3181# define TV_RV_SHIFT 16
3182# define TV_GV_MASK 0x000007ff
3183# define TV_GV_SHIFT 0
3184
3185#define TV_CSC_V2 0x68024
3186# define TV_BV_MASK 0x07ff0000
3187# define TV_BV_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003188/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003189 * V attenuation for component video.
3190 *
3191 * Stored in 1.9 fixed point.
3192 */
3193# define TV_AV_MASK 0x000007ff
3194# define TV_AV_SHIFT 0
3195
3196#define TV_CLR_KNOBS 0x68028
Ville Syrjälä646b4262014-04-25 20:14:30 +03003197/* 2s-complement brightness adjustment */
Jesse Barnes585fb112008-07-29 11:54:06 -07003198# define TV_BRIGHTNESS_MASK 0xff000000
3199# define TV_BRIGHTNESS_SHIFT 24
Ville Syrjälä646b4262014-04-25 20:14:30 +03003200/* Contrast adjustment, as a 2.6 unsigned floating point number */
Jesse Barnes585fb112008-07-29 11:54:06 -07003201# define TV_CONTRAST_MASK 0x00ff0000
3202# define TV_CONTRAST_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003203/* Saturation adjustment, as a 2.6 unsigned floating point number */
Jesse Barnes585fb112008-07-29 11:54:06 -07003204# define TV_SATURATION_MASK 0x0000ff00
3205# define TV_SATURATION_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03003206/* Hue adjustment, as an integer phase angle in degrees */
Jesse Barnes585fb112008-07-29 11:54:06 -07003207# define TV_HUE_MASK 0x000000ff
3208# define TV_HUE_SHIFT 0
3209
3210#define TV_CLR_LEVEL 0x6802c
Ville Syrjälä646b4262014-04-25 20:14:30 +03003211/* Controls the DAC level for black */
Jesse Barnes585fb112008-07-29 11:54:06 -07003212# define TV_BLACK_LEVEL_MASK 0x01ff0000
3213# define TV_BLACK_LEVEL_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003214/* Controls the DAC level for blanking */
Jesse Barnes585fb112008-07-29 11:54:06 -07003215# define TV_BLANK_LEVEL_MASK 0x000001ff
3216# define TV_BLANK_LEVEL_SHIFT 0
3217
3218#define TV_H_CTL_1 0x68030
Ville Syrjälä646b4262014-04-25 20:14:30 +03003219/* Number of pixels in the hsync. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003220# define TV_HSYNC_END_MASK 0x1fff0000
3221# define TV_HSYNC_END_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003222/* Total number of pixels minus one in the line (display and blanking). */
Jesse Barnes585fb112008-07-29 11:54:06 -07003223# define TV_HTOTAL_MASK 0x00001fff
3224# define TV_HTOTAL_SHIFT 0
3225
3226#define TV_H_CTL_2 0x68034
Ville Syrjälä646b4262014-04-25 20:14:30 +03003227/* Enables the colorburst (needed for non-component color) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003228# define TV_BURST_ENA (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003229/* Offset of the colorburst from the start of hsync, in pixels minus one. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003230# define TV_HBURST_START_SHIFT 16
3231# define TV_HBURST_START_MASK 0x1fff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03003232/* Length of the colorburst */
Jesse Barnes585fb112008-07-29 11:54:06 -07003233# define TV_HBURST_LEN_SHIFT 0
3234# define TV_HBURST_LEN_MASK 0x0001fff
3235
3236#define TV_H_CTL_3 0x68038
Ville Syrjälä646b4262014-04-25 20:14:30 +03003237/* End of hblank, measured in pixels minus one from start of hsync */
Jesse Barnes585fb112008-07-29 11:54:06 -07003238# define TV_HBLANK_END_SHIFT 16
3239# define TV_HBLANK_END_MASK 0x1fff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03003240/* Start of hblank, measured in pixels minus one from start of hsync */
Jesse Barnes585fb112008-07-29 11:54:06 -07003241# define TV_HBLANK_START_SHIFT 0
3242# define TV_HBLANK_START_MASK 0x0001fff
3243
3244#define TV_V_CTL_1 0x6803c
Ville Syrjälä646b4262014-04-25 20:14:30 +03003245/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07003246# define TV_NBR_END_SHIFT 16
3247# define TV_NBR_END_MASK 0x07ff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03003248/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07003249# define TV_VI_END_F1_SHIFT 8
3250# define TV_VI_END_F1_MASK 0x00003f00
Ville Syrjälä646b4262014-04-25 20:14:30 +03003251/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07003252# define TV_VI_END_F2_SHIFT 0
3253# define TV_VI_END_F2_MASK 0x0000003f
3254
3255#define TV_V_CTL_2 0x68040
Ville Syrjälä646b4262014-04-25 20:14:30 +03003256/* Length of vsync, in half lines */
Jesse Barnes585fb112008-07-29 11:54:06 -07003257# define TV_VSYNC_LEN_MASK 0x07ff0000
3258# define TV_VSYNC_LEN_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003259/* Offset of the start of vsync in field 1, measured in one less than the
Jesse Barnes585fb112008-07-29 11:54:06 -07003260 * number of half lines.
3261 */
3262# define TV_VSYNC_START_F1_MASK 0x00007f00
3263# define TV_VSYNC_START_F1_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03003264/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003265 * Offset of the start of vsync in field 2, measured in one less than the
3266 * number of half lines.
3267 */
3268# define TV_VSYNC_START_F2_MASK 0x0000007f
3269# define TV_VSYNC_START_F2_SHIFT 0
3270
3271#define TV_V_CTL_3 0x68044
Ville Syrjälä646b4262014-04-25 20:14:30 +03003272/* Enables generation of the equalization signal */
Jesse Barnes585fb112008-07-29 11:54:06 -07003273# define TV_EQUAL_ENA (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003274/* Length of vsync, in half lines */
Jesse Barnes585fb112008-07-29 11:54:06 -07003275# define TV_VEQ_LEN_MASK 0x007f0000
3276# define TV_VEQ_LEN_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003277/* Offset of the start of equalization in field 1, measured in one less than
Jesse Barnes585fb112008-07-29 11:54:06 -07003278 * the number of half lines.
3279 */
3280# define TV_VEQ_START_F1_MASK 0x0007f00
3281# define TV_VEQ_START_F1_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03003282/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003283 * Offset of the start of equalization in field 2, measured in one less than
3284 * the number of half lines.
3285 */
3286# define TV_VEQ_START_F2_MASK 0x000007f
3287# define TV_VEQ_START_F2_SHIFT 0
3288
3289#define TV_V_CTL_4 0x68048
Ville Syrjälä646b4262014-04-25 20:14:30 +03003290/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003291 * Offset to start of vertical colorburst, measured in one less than the
3292 * number of lines from vertical start.
3293 */
3294# define TV_VBURST_START_F1_MASK 0x003f0000
3295# define TV_VBURST_START_F1_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003296/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003297 * Offset to the end of vertical colorburst, measured in one less than the
3298 * number of lines from the start of NBR.
3299 */
3300# define TV_VBURST_END_F1_MASK 0x000000ff
3301# define TV_VBURST_END_F1_SHIFT 0
3302
3303#define TV_V_CTL_5 0x6804c
Ville Syrjälä646b4262014-04-25 20:14:30 +03003304/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003305 * Offset to start of vertical colorburst, measured in one less than the
3306 * number of lines from vertical start.
3307 */
3308# define TV_VBURST_START_F2_MASK 0x003f0000
3309# define TV_VBURST_START_F2_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003310/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003311 * Offset to the end of vertical colorburst, measured in one less than the
3312 * number of lines from the start of NBR.
3313 */
3314# define TV_VBURST_END_F2_MASK 0x000000ff
3315# define TV_VBURST_END_F2_SHIFT 0
3316
3317#define TV_V_CTL_6 0x68050
Ville Syrjälä646b4262014-04-25 20:14:30 +03003318/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003319 * Offset to start of vertical colorburst, measured in one less than the
3320 * number of lines from vertical start.
3321 */
3322# define TV_VBURST_START_F3_MASK 0x003f0000
3323# define TV_VBURST_START_F3_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003324/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003325 * Offset to the end of vertical colorburst, measured in one less than the
3326 * number of lines from the start of NBR.
3327 */
3328# define TV_VBURST_END_F3_MASK 0x000000ff
3329# define TV_VBURST_END_F3_SHIFT 0
3330
3331#define TV_V_CTL_7 0x68054
Ville Syrjälä646b4262014-04-25 20:14:30 +03003332/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003333 * Offset to start of vertical colorburst, measured in one less than the
3334 * number of lines from vertical start.
3335 */
3336# define TV_VBURST_START_F4_MASK 0x003f0000
3337# define TV_VBURST_START_F4_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003338/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003339 * Offset to the end of vertical colorburst, measured in one less than the
3340 * number of lines from the start of NBR.
3341 */
3342# define TV_VBURST_END_F4_MASK 0x000000ff
3343# define TV_VBURST_END_F4_SHIFT 0
3344
3345#define TV_SC_CTL_1 0x68060
Ville Syrjälä646b4262014-04-25 20:14:30 +03003346/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07003347# define TV_SC_DDA1_EN (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003348/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07003349# define TV_SC_DDA2_EN (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003350/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07003351# define TV_SC_DDA3_EN (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003352/* Sets the subcarrier DDA to reset frequency every other field */
Jesse Barnes585fb112008-07-29 11:54:06 -07003353# define TV_SC_RESET_EVERY_2 (0 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003354/* Sets the subcarrier DDA to reset frequency every fourth field */
Jesse Barnes585fb112008-07-29 11:54:06 -07003355# define TV_SC_RESET_EVERY_4 (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003356/* Sets the subcarrier DDA to reset frequency every eighth field */
Jesse Barnes585fb112008-07-29 11:54:06 -07003357# define TV_SC_RESET_EVERY_8 (2 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003358/* Sets the subcarrier DDA to never reset the frequency */
Jesse Barnes585fb112008-07-29 11:54:06 -07003359# define TV_SC_RESET_NEVER (3 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003360/* Sets the peak amplitude of the colorburst.*/
Jesse Barnes585fb112008-07-29 11:54:06 -07003361# define TV_BURST_LEVEL_MASK 0x00ff0000
3362# define TV_BURST_LEVEL_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003363/* Sets the increment of the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07003364# define TV_SCDDA1_INC_MASK 0x00000fff
3365# define TV_SCDDA1_INC_SHIFT 0
3366
3367#define TV_SC_CTL_2 0x68064
Ville Syrjälä646b4262014-04-25 20:14:30 +03003368/* Sets the rollover for the second subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07003369# define TV_SCDDA2_SIZE_MASK 0x7fff0000
3370# define TV_SCDDA2_SIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003371/* Sets the increent of the second subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07003372# define TV_SCDDA2_INC_MASK 0x00007fff
3373# define TV_SCDDA2_INC_SHIFT 0
3374
3375#define TV_SC_CTL_3 0x68068
Ville Syrjälä646b4262014-04-25 20:14:30 +03003376/* Sets the rollover for the third subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07003377# define TV_SCDDA3_SIZE_MASK 0x7fff0000
3378# define TV_SCDDA3_SIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003379/* Sets the increent of the third subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07003380# define TV_SCDDA3_INC_MASK 0x00007fff
3381# define TV_SCDDA3_INC_SHIFT 0
3382
3383#define TV_WIN_POS 0x68070
Ville Syrjälä646b4262014-04-25 20:14:30 +03003384/* X coordinate of the display from the start of horizontal active */
Jesse Barnes585fb112008-07-29 11:54:06 -07003385# define TV_XPOS_MASK 0x1fff0000
3386# define TV_XPOS_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003387/* Y coordinate of the display from the start of vertical active (NBR) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003388# define TV_YPOS_MASK 0x00000fff
3389# define TV_YPOS_SHIFT 0
3390
3391#define TV_WIN_SIZE 0x68074
Ville Syrjälä646b4262014-04-25 20:14:30 +03003392/* Horizontal size of the display window, measured in pixels*/
Jesse Barnes585fb112008-07-29 11:54:06 -07003393# define TV_XSIZE_MASK 0x1fff0000
3394# define TV_XSIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003395/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003396 * Vertical size of the display window, measured in pixels.
3397 *
3398 * Must be even for interlaced modes.
3399 */
3400# define TV_YSIZE_MASK 0x00000fff
3401# define TV_YSIZE_SHIFT 0
3402
3403#define TV_FILTER_CTL_1 0x68080
Ville Syrjälä646b4262014-04-25 20:14:30 +03003404/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003405 * Enables automatic scaling calculation.
3406 *
3407 * If set, the rest of the registers are ignored, and the calculated values can
3408 * be read back from the register.
3409 */
3410# define TV_AUTO_SCALE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003411/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003412 * Disables the vertical filter.
3413 *
3414 * This is required on modes more than 1024 pixels wide */
3415# define TV_V_FILTER_BYPASS (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003416/* Enables adaptive vertical filtering */
Jesse Barnes585fb112008-07-29 11:54:06 -07003417# define TV_VADAPT (1 << 28)
3418# define TV_VADAPT_MODE_MASK (3 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003419/* Selects the least adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07003420# define TV_VADAPT_MODE_LEAST (0 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003421/* Selects the moderately adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07003422# define TV_VADAPT_MODE_MODERATE (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003423/* Selects the most adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07003424# define TV_VADAPT_MODE_MOST (3 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003425/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003426 * Sets the horizontal scaling factor.
3427 *
3428 * This should be the fractional part of the horizontal scaling factor divided
3429 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
3430 *
3431 * (src width - 1) / ((oversample * dest width) - 1)
3432 */
3433# define TV_HSCALE_FRAC_MASK 0x00003fff
3434# define TV_HSCALE_FRAC_SHIFT 0
3435
3436#define TV_FILTER_CTL_2 0x68084
Ville Syrjälä646b4262014-04-25 20:14:30 +03003437/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003438 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
3439 *
3440 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
3441 */
3442# define TV_VSCALE_INT_MASK 0x00038000
3443# define TV_VSCALE_INT_SHIFT 15
Ville Syrjälä646b4262014-04-25 20:14:30 +03003444/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003445 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
3446 *
3447 * \sa TV_VSCALE_INT_MASK
3448 */
3449# define TV_VSCALE_FRAC_MASK 0x00007fff
3450# define TV_VSCALE_FRAC_SHIFT 0
3451
3452#define TV_FILTER_CTL_3 0x68088
Ville Syrjälä646b4262014-04-25 20:14:30 +03003453/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003454 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
3455 *
3456 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
3457 *
3458 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
3459 */
3460# define TV_VSCALE_IP_INT_MASK 0x00038000
3461# define TV_VSCALE_IP_INT_SHIFT 15
Ville Syrjälä646b4262014-04-25 20:14:30 +03003462/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003463 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
3464 *
3465 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
3466 *
3467 * \sa TV_VSCALE_IP_INT_MASK
3468 */
3469# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
3470# define TV_VSCALE_IP_FRAC_SHIFT 0
3471
3472#define TV_CC_CONTROL 0x68090
3473# define TV_CC_ENABLE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003474/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003475 * Specifies which field to send the CC data in.
3476 *
3477 * CC data is usually sent in field 0.
3478 */
3479# define TV_CC_FID_MASK (1 << 27)
3480# define TV_CC_FID_SHIFT 27
Ville Syrjälä646b4262014-04-25 20:14:30 +03003481/* Sets the horizontal position of the CC data. Usually 135. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003482# define TV_CC_HOFF_MASK 0x03ff0000
3483# define TV_CC_HOFF_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003484/* Sets the vertical position of the CC data. Usually 21 */
Jesse Barnes585fb112008-07-29 11:54:06 -07003485# define TV_CC_LINE_MASK 0x0000003f
3486# define TV_CC_LINE_SHIFT 0
3487
3488#define TV_CC_DATA 0x68094
3489# define TV_CC_RDY (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003490/* Second word of CC data to be transmitted. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003491# define TV_CC_DATA_2_MASK 0x007f0000
3492# define TV_CC_DATA_2_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003493/* First word of CC data to be transmitted. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003494# define TV_CC_DATA_1_MASK 0x0000007f
3495# define TV_CC_DATA_1_SHIFT 0
3496
3497#define TV_H_LUMA_0 0x68100
3498#define TV_H_LUMA_59 0x681ec
3499#define TV_H_CHROMA_0 0x68200
3500#define TV_H_CHROMA_59 0x682ec
3501#define TV_V_LUMA_0 0x68300
3502#define TV_V_LUMA_42 0x683a8
3503#define TV_V_CHROMA_0 0x68400
3504#define TV_V_CHROMA_42 0x684a8
3505
Keith Packard040d87f2009-05-30 20:42:33 -07003506/* Display Port */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003507#define DP_A 0x64000 /* eDP */
Keith Packard040d87f2009-05-30 20:42:33 -07003508#define DP_B 0x64100
3509#define DP_C 0x64200
3510#define DP_D 0x64300
3511
3512#define DP_PORT_EN (1 << 31)
3513#define DP_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08003514#define DP_PIPE_MASK (1 << 30)
Chon Ming Lee44f37d12014-04-09 13:28:21 +03003515#define DP_PIPE_SELECT_CHV(pipe) ((pipe) << 16)
3516#define DP_PIPE_MASK_CHV (3 << 16)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08003517
Keith Packard040d87f2009-05-30 20:42:33 -07003518/* Link training mode - select a suitable mode for each stage */
3519#define DP_LINK_TRAIN_PAT_1 (0 << 28)
3520#define DP_LINK_TRAIN_PAT_2 (1 << 28)
3521#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
3522#define DP_LINK_TRAIN_OFF (3 << 28)
3523#define DP_LINK_TRAIN_MASK (3 << 28)
3524#define DP_LINK_TRAIN_SHIFT 28
Ville Syrjäläaad3d142014-06-28 02:04:25 +03003525#define DP_LINK_TRAIN_PAT_3_CHV (1 << 14)
3526#define DP_LINK_TRAIN_MASK_CHV ((3 << 28)|(1<<14))
Keith Packard040d87f2009-05-30 20:42:33 -07003527
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003528/* CPT Link training mode */
3529#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
3530#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
3531#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
3532#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
3533#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
3534#define DP_LINK_TRAIN_SHIFT_CPT 8
3535
Keith Packard040d87f2009-05-30 20:42:33 -07003536/* Signal voltages. These are mostly controlled by the other end */
3537#define DP_VOLTAGE_0_4 (0 << 25)
3538#define DP_VOLTAGE_0_6 (1 << 25)
3539#define DP_VOLTAGE_0_8 (2 << 25)
3540#define DP_VOLTAGE_1_2 (3 << 25)
3541#define DP_VOLTAGE_MASK (7 << 25)
3542#define DP_VOLTAGE_SHIFT 25
3543
3544/* Signal pre-emphasis levels, like voltages, the other end tells us what
3545 * they want
3546 */
3547#define DP_PRE_EMPHASIS_0 (0 << 22)
3548#define DP_PRE_EMPHASIS_3_5 (1 << 22)
3549#define DP_PRE_EMPHASIS_6 (2 << 22)
3550#define DP_PRE_EMPHASIS_9_5 (3 << 22)
3551#define DP_PRE_EMPHASIS_MASK (7 << 22)
3552#define DP_PRE_EMPHASIS_SHIFT 22
3553
3554/* How many wires to use. I guess 3 was too hard */
Daniel Vetter17aa6be2013-04-30 14:01:40 +02003555#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
Keith Packard040d87f2009-05-30 20:42:33 -07003556#define DP_PORT_WIDTH_MASK (7 << 19)
3557
3558/* Mystic DPCD version 1.1 special mode */
3559#define DP_ENHANCED_FRAMING (1 << 18)
3560
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003561/* eDP */
3562#define DP_PLL_FREQ_270MHZ (0 << 16)
3563#define DP_PLL_FREQ_160MHZ (1 << 16)
3564#define DP_PLL_FREQ_MASK (3 << 16)
3565
Ville Syrjälä646b4262014-04-25 20:14:30 +03003566/* locked once port is enabled */
Keith Packard040d87f2009-05-30 20:42:33 -07003567#define DP_PORT_REVERSAL (1 << 15)
3568
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003569/* eDP */
3570#define DP_PLL_ENABLE (1 << 14)
3571
Ville Syrjälä646b4262014-04-25 20:14:30 +03003572/* sends the clock on lane 15 of the PEG for debug */
Keith Packard040d87f2009-05-30 20:42:33 -07003573#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
3574
3575#define DP_SCRAMBLING_DISABLE (1 << 12)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003576#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
Keith Packard040d87f2009-05-30 20:42:33 -07003577
Ville Syrjälä646b4262014-04-25 20:14:30 +03003578/* limit RGB values to avoid confusing TVs */
Keith Packard040d87f2009-05-30 20:42:33 -07003579#define DP_COLOR_RANGE_16_235 (1 << 8)
3580
Ville Syrjälä646b4262014-04-25 20:14:30 +03003581/* Turn on the audio link */
Keith Packard040d87f2009-05-30 20:42:33 -07003582#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
3583
Ville Syrjälä646b4262014-04-25 20:14:30 +03003584/* vs and hs sync polarity */
Keith Packard040d87f2009-05-30 20:42:33 -07003585#define DP_SYNC_VS_HIGH (1 << 4)
3586#define DP_SYNC_HS_HIGH (1 << 3)
3587
Ville Syrjälä646b4262014-04-25 20:14:30 +03003588/* A fantasy */
Keith Packard040d87f2009-05-30 20:42:33 -07003589#define DP_DETECTED (1 << 2)
3590
Ville Syrjälä646b4262014-04-25 20:14:30 +03003591/* The aux channel provides a way to talk to the
Keith Packard040d87f2009-05-30 20:42:33 -07003592 * signal sink for DDC etc. Max packet size supported
3593 * is 20 bytes in each direction, hence the 5 fixed
3594 * data registers
3595 */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003596#define DPA_AUX_CH_CTL 0x64010
3597#define DPA_AUX_CH_DATA1 0x64014
3598#define DPA_AUX_CH_DATA2 0x64018
3599#define DPA_AUX_CH_DATA3 0x6401c
3600#define DPA_AUX_CH_DATA4 0x64020
3601#define DPA_AUX_CH_DATA5 0x64024
3602
Keith Packard040d87f2009-05-30 20:42:33 -07003603#define DPB_AUX_CH_CTL 0x64110
3604#define DPB_AUX_CH_DATA1 0x64114
3605#define DPB_AUX_CH_DATA2 0x64118
3606#define DPB_AUX_CH_DATA3 0x6411c
3607#define DPB_AUX_CH_DATA4 0x64120
3608#define DPB_AUX_CH_DATA5 0x64124
3609
3610#define DPC_AUX_CH_CTL 0x64210
3611#define DPC_AUX_CH_DATA1 0x64214
3612#define DPC_AUX_CH_DATA2 0x64218
3613#define DPC_AUX_CH_DATA3 0x6421c
3614#define DPC_AUX_CH_DATA4 0x64220
3615#define DPC_AUX_CH_DATA5 0x64224
3616
3617#define DPD_AUX_CH_CTL 0x64310
3618#define DPD_AUX_CH_DATA1 0x64314
3619#define DPD_AUX_CH_DATA2 0x64318
3620#define DPD_AUX_CH_DATA3 0x6431c
3621#define DPD_AUX_CH_DATA4 0x64320
3622#define DPD_AUX_CH_DATA5 0x64324
3623
3624#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
3625#define DP_AUX_CH_CTL_DONE (1 << 30)
3626#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
3627#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
3628#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
3629#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
3630#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
3631#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
3632#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
3633#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
3634#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
3635#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
3636#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
3637#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
3638#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
3639#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
3640#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
3641#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
3642#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
3643#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
3644#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
3645
3646/*
3647 * Computing GMCH M and N values for the Display Port link
3648 *
3649 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
3650 *
3651 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
3652 *
3653 * The GMCH value is used internally
3654 *
3655 * bytes_per_pixel is the number of bytes coming out of the plane,
3656 * which is after the LUTs, so we want the bytes for our color format.
3657 * For our current usage, this is always 3, one byte for R, G and B.
3658 */
Daniel Vettere3b95f12013-05-03 11:49:49 +02003659#define _PIPEA_DATA_M_G4X 0x70050
3660#define _PIPEB_DATA_M_G4X 0x71050
Keith Packard040d87f2009-05-30 20:42:33 -07003661
3662/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
Ville Syrjäläa65851a2013-04-23 15:03:34 +03003663#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
Daniel Vetter72419202013-04-04 13:28:53 +02003664#define TU_SIZE_SHIFT 25
Ville Syrjäläa65851a2013-04-23 15:03:34 +03003665#define TU_SIZE_MASK (0x3f << 25)
Keith Packard040d87f2009-05-30 20:42:33 -07003666
Ville Syrjäläa65851a2013-04-23 15:03:34 +03003667#define DATA_LINK_M_N_MASK (0xffffff)
3668#define DATA_LINK_N_MAX (0x800000)
Keith Packard040d87f2009-05-30 20:42:33 -07003669
Daniel Vettere3b95f12013-05-03 11:49:49 +02003670#define _PIPEA_DATA_N_G4X 0x70054
3671#define _PIPEB_DATA_N_G4X 0x71054
Keith Packard040d87f2009-05-30 20:42:33 -07003672#define PIPE_GMCH_DATA_N_MASK (0xffffff)
3673
3674/*
3675 * Computing Link M and N values for the Display Port link
3676 *
3677 * Link M / N = pixel_clock / ls_clk
3678 *
3679 * (the DP spec calls pixel_clock the 'strm_clk')
3680 *
3681 * The Link value is transmitted in the Main Stream
3682 * Attributes and VB-ID.
3683 */
3684
Daniel Vettere3b95f12013-05-03 11:49:49 +02003685#define _PIPEA_LINK_M_G4X 0x70060
3686#define _PIPEB_LINK_M_G4X 0x71060
Keith Packard040d87f2009-05-30 20:42:33 -07003687#define PIPEA_DP_LINK_M_MASK (0xffffff)
3688
Daniel Vettere3b95f12013-05-03 11:49:49 +02003689#define _PIPEA_LINK_N_G4X 0x70064
3690#define _PIPEB_LINK_N_G4X 0x71064
Keith Packard040d87f2009-05-30 20:42:33 -07003691#define PIPEA_DP_LINK_N_MASK (0xffffff)
3692
Daniel Vettere3b95f12013-05-03 11:49:49 +02003693#define PIPE_DATA_M_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
3694#define PIPE_DATA_N_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
3695#define PIPE_LINK_M_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
3696#define PIPE_LINK_N_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003697
Jesse Barnes585fb112008-07-29 11:54:06 -07003698/* Display & cursor control */
3699
3700/* Pipe A */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003701#define _PIPEADSL 0x70000
Paulo Zanoni837ba002012-05-04 17:18:14 -03003702#define DSL_LINEMASK_GEN2 0x00000fff
3703#define DSL_LINEMASK_GEN3 0x00001fff
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003704#define _PIPEACONF 0x70008
Chris Wilson5eddb702010-09-11 13:48:45 +01003705#define PIPECONF_ENABLE (1<<31)
3706#define PIPECONF_DISABLE 0
3707#define PIPECONF_DOUBLE_WIDE (1<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07003708#define I965_PIPECONF_ACTIVE (1<<30)
Jani Nikulab6ec10b2013-08-27 15:12:15 +03003709#define PIPECONF_DSI_PLL_LOCKED (1<<29) /* vlv & pipe A only */
Chris Wilsonf47166d2012-03-22 15:00:50 +00003710#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
Chris Wilson5eddb702010-09-11 13:48:45 +01003711#define PIPECONF_SINGLE_WIDE 0
3712#define PIPECONF_PIPE_UNLOCKED 0
3713#define PIPECONF_PIPE_LOCKED (1<<25)
3714#define PIPECONF_PALETTE 0
3715#define PIPECONF_GAMMA (1<<24)
Jesse Barnes585fb112008-07-29 11:54:06 -07003716#define PIPECONF_FORCE_BORDER (1<<25)
Christian Schmidt59df7b12011-12-19 20:03:33 +01003717#define PIPECONF_INTERLACE_MASK (7 << 21)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03003718#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
Daniel Vetterd442ae12012-01-28 14:49:19 +01003719/* Note that pre-gen3 does not support interlaced display directly. Panel
3720 * fitting must be disabled on pre-ilk for interlaced. */
3721#define PIPECONF_PROGRESSIVE (0 << 21)
3722#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
3723#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
3724#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
3725#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
3726/* Ironlake and later have a complete new set of values for interlaced. PFIT
3727 * means panel fitter required, PF means progressive fetch, DBL means power
3728 * saving pixel doubling. */
3729#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
3730#define PIPECONF_INTERLACED_ILK (3 << 21)
3731#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
3732#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02003733#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05303734#define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
Jesse Barnes652c3932009-08-17 13:31:43 -07003735#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02003736#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003737#define PIPECONF_BPC_MASK (0x7 << 5)
3738#define PIPECONF_8BPC (0<<5)
3739#define PIPECONF_10BPC (1<<5)
3740#define PIPECONF_6BPC (2<<5)
3741#define PIPECONF_12BPC (3<<5)
Jesse Barnes4f0d1af2010-09-07 14:48:05 -07003742#define PIPECONF_DITHER_EN (1<<4)
3743#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
3744#define PIPECONF_DITHER_TYPE_SP (0<<2)
3745#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
3746#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
3747#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003748#define _PIPEASTAT 0x70024
Jesse Barnes585fb112008-07-29 11:54:06 -07003749#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
Imre Deak579a9b02014-02-04 21:35:48 +02003750#define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07003751#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
3752#define PIPE_CRC_DONE_ENABLE (1UL<<28)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03003753#define PERF_COUNTER2_INTERRUPT_EN (1UL<<27)
Jesse Barnes585fb112008-07-29 11:54:06 -07003754#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003755#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07003756#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
3757#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
3758#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
3759#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
Ville Syrjäläc70af1e2013-01-16 19:59:03 +02003760#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
Jesse Barnes585fb112008-07-29 11:54:06 -07003761#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
3762#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
3763#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
Imre Deak10c59c52014-02-10 18:42:48 +02003764#define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL<<19)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03003765#define PERF_COUNTER_INTERRUPT_EN (1UL<<19)
Jesse Barnes585fb112008-07-29 11:54:06 -07003766#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
3767#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03003768#define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL<<17)
Jesse Barnes585fb112008-07-29 11:54:06 -07003769#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003770#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07003771#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
Imre Deak579a9b02014-02-04 21:35:48 +02003772#define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL<<15)
3773#define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL<<14)
Jesse Barnes585fb112008-07-29 11:54:06 -07003774#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
3775#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03003776#define PERF_COUNTER2_INTERRUPT_STATUS (1UL<<11)
Jesse Barnes585fb112008-07-29 11:54:06 -07003777#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
Imre Deak579a9b02014-02-04 21:35:48 +02003778#define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07003779#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
3780#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
3781#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
3782#define PIPE_DPST_EVENT_STATUS (1UL<<7)
Imre Deak10c59c52014-02-10 18:42:48 +02003783#define PIPE_A_PSR_STATUS_VLV (1UL<<6)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03003784#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
Jesse Barnes585fb112008-07-29 11:54:06 -07003785#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
3786#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
Imre Deak10c59c52014-02-10 18:42:48 +02003787#define PIPE_B_PSR_STATUS_VLV (1UL<<3)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03003788#define PERF_COUNTER_INTERRUPT_STATUS (1UL<<3)
Jesse Barnes585fb112008-07-29 11:54:06 -07003789#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
3790#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03003791#define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL<<1)
Jesse Barnes585fb112008-07-29 11:54:06 -07003792#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03003793#define PIPE_HBLANK_INT_STATUS (1UL<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -07003794#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
3795
Imre Deak755e9012014-02-10 18:42:47 +02003796#define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
3797#define PIPESTAT_INT_STATUS_MASK 0x0000ffff
3798
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03003799#define PIPE_A_OFFSET 0x70000
3800#define PIPE_B_OFFSET 0x71000
3801#define PIPE_C_OFFSET 0x72000
3802#define CHV_PIPE_C_OFFSET 0x74000
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003803/*
3804 * There's actually no pipe EDP. Some pipe registers have
3805 * simply shifted from the pipe to the transcoder, while
3806 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
3807 * to access such registers in transcoder EDP.
3808 */
3809#define PIPE_EDP_OFFSET 0x7f000
3810
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003811#define _PIPE2(pipe, reg) (dev_priv->info.pipe_offsets[pipe] - \
3812 dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \
3813 dev_priv->info.display_mmio_offset)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003814
3815#define PIPECONF(pipe) _PIPE2(pipe, _PIPEACONF)
3816#define PIPEDSL(pipe) _PIPE2(pipe, _PIPEADSL)
3817#define PIPEFRAME(pipe) _PIPE2(pipe, _PIPEAFRAMEHIGH)
3818#define PIPEFRAMEPIXEL(pipe) _PIPE2(pipe, _PIPEAFRAMEPIXEL)
3819#define PIPESTAT(pipe) _PIPE2(pipe, _PIPEASTAT)
Chris Wilson5eddb702010-09-11 13:48:45 +01003820
Paulo Zanoni756f85c2013-11-02 21:07:38 -07003821#define _PIPE_MISC_A 0x70030
3822#define _PIPE_MISC_B 0x71030
3823#define PIPEMISC_DITHER_BPC_MASK (7<<5)
3824#define PIPEMISC_DITHER_8_BPC (0<<5)
3825#define PIPEMISC_DITHER_10_BPC (1<<5)
3826#define PIPEMISC_DITHER_6_BPC (2<<5)
3827#define PIPEMISC_DITHER_12_BPC (3<<5)
3828#define PIPEMISC_DITHER_ENABLE (1<<4)
3829#define PIPEMISC_DITHER_TYPE_MASK (3<<2)
3830#define PIPEMISC_DITHER_TYPE_SP (0<<2)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003831#define PIPEMISC(pipe) _PIPE2(pipe, _PIPE_MISC_A)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07003832
Ville Syrjäläb41fbda2013-01-24 15:29:41 +02003833#define VLV_DPFLIPSTAT (VLV_DISPLAY_BASE + 0x70028)
Jesse Barnes79831172012-06-20 10:53:12 -07003834#define PIPEB_LINE_COMPARE_INT_EN (1<<29)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003835#define PIPEB_HLINE_INT_EN (1<<28)
3836#define PIPEB_VBLANK_INT_EN (1<<27)
Imre Deak579a9b02014-02-04 21:35:48 +02003837#define SPRITED_FLIP_DONE_INT_EN (1<<26)
3838#define SPRITEC_FLIP_DONE_INT_EN (1<<25)
3839#define PLANEB_FLIP_DONE_INT_EN (1<<24)
Ville Syrjäläf3c67fd2014-04-09 13:28:05 +03003840#define PIPE_PSR_INT_EN (1<<22)
Jesse Barnes79831172012-06-20 10:53:12 -07003841#define PIPEA_LINE_COMPARE_INT_EN (1<<21)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003842#define PIPEA_HLINE_INT_EN (1<<20)
3843#define PIPEA_VBLANK_INT_EN (1<<19)
Imre Deak579a9b02014-02-04 21:35:48 +02003844#define SPRITEB_FLIP_DONE_INT_EN (1<<18)
3845#define SPRITEA_FLIP_DONE_INT_EN (1<<17)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003846#define PLANEA_FLIPDONE_INT_EN (1<<16)
Ville Syrjäläf3c67fd2014-04-09 13:28:05 +03003847#define PIPEC_LINE_COMPARE_INT_EN (1<<13)
3848#define PIPEC_HLINE_INT_EN (1<<12)
3849#define PIPEC_VBLANK_INT_EN (1<<11)
3850#define SPRITEF_FLIPDONE_INT_EN (1<<10)
3851#define SPRITEE_FLIPDONE_INT_EN (1<<9)
3852#define PLANEC_FLIPDONE_INT_EN (1<<8)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003853
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03003854#define DPINVGTT (VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
3855#define SPRITEF_INVALID_GTT_INT_EN (1<<27)
3856#define SPRITEE_INVALID_GTT_INT_EN (1<<26)
3857#define PLANEC_INVALID_GTT_INT_EN (1<<25)
3858#define CURSORC_INVALID_GTT_INT_EN (1<<24)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003859#define CURSORB_INVALID_GTT_INT_EN (1<<23)
3860#define CURSORA_INVALID_GTT_INT_EN (1<<22)
3861#define SPRITED_INVALID_GTT_INT_EN (1<<21)
3862#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
3863#define PLANEB_INVALID_GTT_INT_EN (1<<19)
3864#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
3865#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
3866#define PLANEA_INVALID_GTT_INT_EN (1<<16)
3867#define DPINVGTT_EN_MASK 0xff0000
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03003868#define DPINVGTT_EN_MASK_CHV 0xfff0000
3869#define SPRITEF_INVALID_GTT_STATUS (1<<11)
3870#define SPRITEE_INVALID_GTT_STATUS (1<<10)
3871#define PLANEC_INVALID_GTT_STATUS (1<<9)
3872#define CURSORC_INVALID_GTT_STATUS (1<<8)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003873#define CURSORB_INVALID_GTT_STATUS (1<<7)
3874#define CURSORA_INVALID_GTT_STATUS (1<<6)
3875#define SPRITED_INVALID_GTT_STATUS (1<<5)
3876#define SPRITEC_INVALID_GTT_STATUS (1<<4)
3877#define PLANEB_INVALID_GTT_STATUS (1<<3)
3878#define SPRITEB_INVALID_GTT_STATUS (1<<2)
3879#define SPRITEA_INVALID_GTT_STATUS (1<<1)
3880#define PLANEA_INVALID_GTT_STATUS (1<<0)
3881#define DPINVGTT_STATUS_MASK 0xff
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03003882#define DPINVGTT_STATUS_MASK_CHV 0xfff
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003883
Jesse Barnes585fb112008-07-29 11:54:06 -07003884#define DSPARB 0x70030
3885#define DSPARB_CSTART_MASK (0x7f << 7)
3886#define DSPARB_CSTART_SHIFT 7
3887#define DSPARB_BSTART_MASK (0x7f)
3888#define DSPARB_BSTART_SHIFT 0
Shaohua Li7662c8b2009-06-26 11:23:55 +08003889#define DSPARB_BEND_SHIFT 9 /* on 855 */
3890#define DSPARB_AEND_SHIFT 0
3891
Ville Syrjälä0a560672014-06-11 16:51:18 +03003892/* pnv/gen4/g4x/vlv/chv */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003893#define DSPFW1 (dev_priv->info.display_mmio_offset + 0x70034)
Ville Syrjälä0a560672014-06-11 16:51:18 +03003894#define DSPFW_SR_SHIFT 23
3895#define DSPFW_SR_MASK (0x1ff<<23)
3896#define DSPFW_CURSORB_SHIFT 16
3897#define DSPFW_CURSORB_MASK (0x3f<<16)
3898#define DSPFW_PLANEB_SHIFT 8
3899#define DSPFW_PLANEB_MASK (0x7f<<8)
3900#define DSPFW_PLANEB_MASK_VLV (0xff<<8) /* vlv/chv */
3901#define DSPFW_PLANEA_SHIFT 0
3902#define DSPFW_PLANEA_MASK (0x7f<<0)
3903#define DSPFW_PLANEA_MASK_VLV (0xff<<0) /* vlv/chv */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003904#define DSPFW2 (dev_priv->info.display_mmio_offset + 0x70038)
Ville Syrjälä0a560672014-06-11 16:51:18 +03003905#define DSPFW_FBC_SR_EN (1<<31) /* g4x */
3906#define DSPFW_FBC_SR_SHIFT 28
3907#define DSPFW_FBC_SR_MASK (0x7<<28) /* g4x */
3908#define DSPFW_FBC_HPLL_SR_SHIFT 24
3909#define DSPFW_FBC_HPLL_SR_MASK (0xf<<24) /* g4x */
3910#define DSPFW_SPRITEB_SHIFT (16)
3911#define DSPFW_SPRITEB_MASK (0x7f<<16) /* g4x */
3912#define DSPFW_SPRITEB_MASK_VLV (0xff<<16) /* vlv/chv */
3913#define DSPFW_CURSORA_SHIFT 8
3914#define DSPFW_CURSORA_MASK (0x3f<<8)
3915#define DSPFW_PLANEC_SHIFT_OLD 0
3916#define DSPFW_PLANEC_MASK_OLD (0x7f<<0) /* pre-gen4 sprite C */
3917#define DSPFW_SPRITEA_SHIFT 0
3918#define DSPFW_SPRITEA_MASK (0x7f<<0) /* g4x */
3919#define DSPFW_SPRITEA_MASK_VLV (0xff<<0) /* vlv/chv */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003920#define DSPFW3 (dev_priv->info.display_mmio_offset + 0x7003c)
Ville Syrjälä0a560672014-06-11 16:51:18 +03003921#define DSPFW_HPLL_SR_EN (1<<31)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003922#define PINEVIEW_SELF_REFRESH_EN (1<<30)
Ville Syrjälä0a560672014-06-11 16:51:18 +03003923#define DSPFW_CURSOR_SR_SHIFT 24
Zhao Yakuid4294342010-03-22 22:45:36 +08003924#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
3925#define DSPFW_HPLL_CURSOR_SHIFT 16
3926#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03003927#define DSPFW_HPLL_SR_SHIFT 0
3928#define DSPFW_HPLL_SR_MASK (0x1ff<<0)
3929
3930/* vlv/chv */
3931#define DSPFW4 (VLV_DISPLAY_BASE + 0x70070)
3932#define DSPFW_SPRITEB_WM1_SHIFT 16
3933#define DSPFW_SPRITEB_WM1_MASK (0xff<<16)
3934#define DSPFW_CURSORA_WM1_SHIFT 8
3935#define DSPFW_CURSORA_WM1_MASK (0x3f<<8)
3936#define DSPFW_SPRITEA_WM1_SHIFT 0
3937#define DSPFW_SPRITEA_WM1_MASK (0xff<<0)
3938#define DSPFW5 (VLV_DISPLAY_BASE + 0x70074)
3939#define DSPFW_PLANEB_WM1_SHIFT 24
3940#define DSPFW_PLANEB_WM1_MASK (0xff<<24)
3941#define DSPFW_PLANEA_WM1_SHIFT 16
3942#define DSPFW_PLANEA_WM1_MASK (0xff<<16)
3943#define DSPFW_CURSORB_WM1_SHIFT 8
3944#define DSPFW_CURSORB_WM1_MASK (0x3f<<8)
3945#define DSPFW_CURSOR_SR_WM1_SHIFT 0
3946#define DSPFW_CURSOR_SR_WM1_MASK (0x3f<<0)
3947#define DSPFW6 (VLV_DISPLAY_BASE + 0x70078)
3948#define DSPFW_SR_WM1_SHIFT 0
3949#define DSPFW_SR_WM1_MASK (0x1ff<<0)
3950#define DSPFW7 (VLV_DISPLAY_BASE + 0x7007c)
3951#define DSPFW7_CHV (VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */
3952#define DSPFW_SPRITED_WM1_SHIFT 24
3953#define DSPFW_SPRITED_WM1_MASK (0xff<<24)
3954#define DSPFW_SPRITED_SHIFT 16
3955#define DSPFW_SPRITED_MASK (0xff<<16)
3956#define DSPFW_SPRITEC_WM1_SHIFT 8
3957#define DSPFW_SPRITEC_WM1_MASK (0xff<<8)
3958#define DSPFW_SPRITEC_SHIFT 0
3959#define DSPFW_SPRITEC_MASK (0xff<<0)
3960#define DSPFW8_CHV (VLV_DISPLAY_BASE + 0x700b8)
3961#define DSPFW_SPRITEF_WM1_SHIFT 24
3962#define DSPFW_SPRITEF_WM1_MASK (0xff<<24)
3963#define DSPFW_SPRITEF_SHIFT 16
3964#define DSPFW_SPRITEF_MASK (0xff<<16)
3965#define DSPFW_SPRITEE_WM1_SHIFT 8
3966#define DSPFW_SPRITEE_WM1_MASK (0xff<<8)
3967#define DSPFW_SPRITEE_SHIFT 0
3968#define DSPFW_SPRITEE_MASK (0xff<<0)
3969#define DSPFW9_CHV (VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */
3970#define DSPFW_PLANEC_WM1_SHIFT 24
3971#define DSPFW_PLANEC_WM1_MASK (0xff<<24)
3972#define DSPFW_PLANEC_SHIFT 16
3973#define DSPFW_PLANEC_MASK (0xff<<16)
3974#define DSPFW_CURSORC_WM1_SHIFT 8
3975#define DSPFW_CURSORC_WM1_MASK (0x3f<<16)
3976#define DSPFW_CURSORC_SHIFT 0
3977#define DSPFW_CURSORC_MASK (0x3f<<0)
3978
3979/* vlv/chv high order bits */
3980#define DSPHOWM (VLV_DISPLAY_BASE + 0x70064)
3981#define DSPFW_SR_HI_SHIFT 24
3982#define DSPFW_SR_HI_MASK (1<<24)
3983#define DSPFW_SPRITEF_HI_SHIFT 23
3984#define DSPFW_SPRITEF_HI_MASK (1<<23)
3985#define DSPFW_SPRITEE_HI_SHIFT 22
3986#define DSPFW_SPRITEE_HI_MASK (1<<22)
3987#define DSPFW_PLANEC_HI_SHIFT 21
3988#define DSPFW_PLANEC_HI_MASK (1<<21)
3989#define DSPFW_SPRITED_HI_SHIFT 20
3990#define DSPFW_SPRITED_HI_MASK (1<<20)
3991#define DSPFW_SPRITEC_HI_SHIFT 16
3992#define DSPFW_SPRITEC_HI_MASK (1<<16)
3993#define DSPFW_PLANEB_HI_SHIFT 12
3994#define DSPFW_PLANEB_HI_MASK (1<<12)
3995#define DSPFW_SPRITEB_HI_SHIFT 8
3996#define DSPFW_SPRITEB_HI_MASK (1<<8)
3997#define DSPFW_SPRITEA_HI_SHIFT 4
3998#define DSPFW_SPRITEA_HI_MASK (1<<4)
3999#define DSPFW_PLANEA_HI_SHIFT 0
4000#define DSPFW_PLANEA_HI_MASK (1<<0)
4001#define DSPHOWM1 (VLV_DISPLAY_BASE + 0x70068)
4002#define DSPFW_SR_WM1_HI_SHIFT 24
4003#define DSPFW_SR_WM1_HI_MASK (1<<24)
4004#define DSPFW_SPRITEF_WM1_HI_SHIFT 23
4005#define DSPFW_SPRITEF_WM1_HI_MASK (1<<23)
4006#define DSPFW_SPRITEE_WM1_HI_SHIFT 22
4007#define DSPFW_SPRITEE_WM1_HI_MASK (1<<22)
4008#define DSPFW_PLANEC_WM1_HI_SHIFT 21
4009#define DSPFW_PLANEC_WM1_HI_MASK (1<<21)
4010#define DSPFW_SPRITED_WM1_HI_SHIFT 20
4011#define DSPFW_SPRITED_WM1_HI_MASK (1<<20)
4012#define DSPFW_SPRITEC_WM1_HI_SHIFT 16
4013#define DSPFW_SPRITEC_WM1_HI_MASK (1<<16)
4014#define DSPFW_PLANEB_WM1_HI_SHIFT 12
4015#define DSPFW_PLANEB_WM1_HI_MASK (1<<12)
4016#define DSPFW_SPRITEB_WM1_HI_SHIFT 8
4017#define DSPFW_SPRITEB_WM1_HI_MASK (1<<8)
4018#define DSPFW_SPRITEA_WM1_HI_SHIFT 4
4019#define DSPFW_SPRITEA_WM1_HI_MASK (1<<4)
4020#define DSPFW_PLANEA_WM1_HI_SHIFT 0
4021#define DSPFW_PLANEA_WM1_HI_MASK (1<<0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08004022
Gajanan Bhat12a3c052012-03-28 13:39:30 -07004023/* drain latency register values*/
4024#define DRAIN_LATENCY_PRECISION_32 32
Zhenyu Wang22c5aee2014-02-28 06:50:06 +08004025#define DRAIN_LATENCY_PRECISION_64 64
Ville Syrjälä1abc4dc2014-06-26 17:02:37 +03004026#define VLV_DDL(pipe) (VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe))
4027#define DDL_CURSOR_PRECISION_64 (1<<31)
4028#define DDL_CURSOR_PRECISION_32 (0<<31)
4029#define DDL_CURSOR_SHIFT 24
Gajanan Bhat01e184c2014-08-07 17:03:30 +05304030#define DDL_SPRITE_PRECISION_64(sprite) (1<<(15+8*(sprite)))
4031#define DDL_SPRITE_PRECISION_32(sprite) (0<<(15+8*(sprite)))
4032#define DDL_SPRITE_SHIFT(sprite) (8+8*(sprite))
Ville Syrjälä1abc4dc2014-06-26 17:02:37 +03004033#define DDL_PLANE_PRECISION_64 (1<<7)
4034#define DDL_PLANE_PRECISION_32 (0<<7)
4035#define DDL_PLANE_SHIFT 0
Gajanan Bhat0948c262014-08-07 01:58:24 +05304036#define DRAIN_LATENCY_MASK 0x7f
Gajanan Bhat12a3c052012-03-28 13:39:30 -07004037
Shaohua Li7662c8b2009-06-26 11:23:55 +08004038/* FIFO watermark sizes etc */
Jesse Barnes0e442c62009-10-19 10:09:33 +09004039#define G4X_FIFO_LINE_SIZE 64
Shaohua Li7662c8b2009-06-26 11:23:55 +08004040#define I915_FIFO_LINE_SIZE 64
4041#define I830_FIFO_LINE_SIZE 32
Jesse Barnes0e442c62009-10-19 10:09:33 +09004042
Jesse Barnesceb04242012-03-28 13:39:22 -07004043#define VALLEYVIEW_FIFO_SIZE 255
Jesse Barnes0e442c62009-10-19 10:09:33 +09004044#define G4X_FIFO_SIZE 127
Zhao Yakui1b07e042010-06-12 14:32:24 +08004045#define I965_FIFO_SIZE 512
4046#define I945_FIFO_SIZE 127
Shaohua Li7662c8b2009-06-26 11:23:55 +08004047#define I915_FIFO_SIZE 95
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004048#define I855GM_FIFO_SIZE 127 /* In cachelines */
Shaohua Li7662c8b2009-06-26 11:23:55 +08004049#define I830_FIFO_SIZE 95
Jesse Barnes0e442c62009-10-19 10:09:33 +09004050
Jesse Barnesceb04242012-03-28 13:39:22 -07004051#define VALLEYVIEW_MAX_WM 0xff
Jesse Barnes0e442c62009-10-19 10:09:33 +09004052#define G4X_MAX_WM 0x3f
Shaohua Li7662c8b2009-06-26 11:23:55 +08004053#define I915_MAX_WM 0x3f
4054
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004055#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
4056#define PINEVIEW_FIFO_LINE_SIZE 64
4057#define PINEVIEW_MAX_WM 0x1ff
4058#define PINEVIEW_DFT_WM 0x3f
4059#define PINEVIEW_DFT_HPLLOFF_WM 0
4060#define PINEVIEW_GUARD_WM 10
4061#define PINEVIEW_CURSOR_FIFO 64
4062#define PINEVIEW_CURSOR_MAX_WM 0x3f
4063#define PINEVIEW_CURSOR_DFT_WM 0
4064#define PINEVIEW_CURSOR_GUARD_WM 5
Shaohua Li7662c8b2009-06-26 11:23:55 +08004065
Jesse Barnesceb04242012-03-28 13:39:22 -07004066#define VALLEYVIEW_CURSOR_MAX_WM 64
Zhao Yakui4fe5e612010-06-12 14:32:25 +08004067#define I965_CURSOR_FIFO 64
4068#define I965_CURSOR_MAX_WM 32
4069#define I965_CURSOR_DFT_WM 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004070
4071/* define the Watermark register on Ironlake */
4072#define WM0_PIPEA_ILK 0x45100
Ville Syrjälä1996d622013-10-09 19:18:07 +03004073#define WM0_PIPE_PLANE_MASK (0xffff<<16)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004074#define WM0_PIPE_PLANE_SHIFT 16
Ville Syrjälä1996d622013-10-09 19:18:07 +03004075#define WM0_PIPE_SPRITE_MASK (0xff<<8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004076#define WM0_PIPE_SPRITE_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03004077#define WM0_PIPE_CURSOR_MASK (0xff)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004078
4079#define WM0_PIPEB_ILK 0x45104
Jesse Barnesd6c892d2011-10-12 15:36:42 -07004080#define WM0_PIPEC_IVB 0x45200
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004081#define WM1_LP_ILK 0x45108
4082#define WM1_LP_SR_EN (1<<31)
4083#define WM1_LP_LATENCY_SHIFT 24
4084#define WM1_LP_LATENCY_MASK (0x7f<<24)
Chris Wilson4ed765f2010-09-11 10:46:47 +01004085#define WM1_LP_FBC_MASK (0xf<<20)
4086#define WM1_LP_FBC_SHIFT 20
Ville Syrjälä416f4722013-11-02 21:07:46 -07004087#define WM1_LP_FBC_SHIFT_BDW 19
Ville Syrjälä1996d622013-10-09 19:18:07 +03004088#define WM1_LP_SR_MASK (0x7ff<<8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004089#define WM1_LP_SR_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03004090#define WM1_LP_CURSOR_MASK (0xff)
Jesse Barnesdd8849c2010-09-09 11:58:02 -07004091#define WM2_LP_ILK 0x4510c
4092#define WM2_LP_EN (1<<31)
4093#define WM3_LP_ILK 0x45110
4094#define WM3_LP_EN (1<<31)
4095#define WM1S_LP_ILK 0x45120
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004096#define WM2S_LP_IVB 0x45124
4097#define WM3S_LP_IVB 0x45128
Jesse Barnesdd8849c2010-09-09 11:58:02 -07004098#define WM1S_LP_EN (1<<31)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004099
Paulo Zanonicca32e92013-05-31 11:45:06 -03004100#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
4101 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
4102 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
4103
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004104/* Memory latency timer register */
4105#define MLTR_ILK 0x11222
Jesse Barnesb79d4992010-12-21 13:10:23 -08004106#define MLTR_WM1_SHIFT 0
4107#define MLTR_WM2_SHIFT 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004108/* the unit of memory self-refresh latency time is 0.5us */
4109#define ILK_SRLT_MASK 0x3f
4110
Yuanhan Liu13982612010-12-15 15:42:31 +08004111
4112/* the address where we get all kinds of latency value */
4113#define SSKPD 0x5d10
4114#define SSKPD_WM_MASK 0x3f
4115#define SSKPD_WM0_SHIFT 0
4116#define SSKPD_WM1_SHIFT 8
4117#define SSKPD_WM2_SHIFT 16
4118#define SSKPD_WM3_SHIFT 24
4119
Jesse Barnes585fb112008-07-29 11:54:06 -07004120/*
4121 * The two pipe frame counter registers are not synchronized, so
4122 * reading a stable value is somewhat tricky. The following code
4123 * should work:
4124 *
4125 * do {
4126 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
4127 * PIPE_FRAME_HIGH_SHIFT;
4128 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
4129 * PIPE_FRAME_LOW_SHIFT);
4130 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
4131 * PIPE_FRAME_HIGH_SHIFT);
4132 * } while (high1 != high2);
4133 * frame = (high1 << 8) | low1;
4134 */
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03004135#define _PIPEAFRAMEHIGH 0x70040
Jesse Barnes585fb112008-07-29 11:54:06 -07004136#define PIPE_FRAME_HIGH_MASK 0x0000ffff
4137#define PIPE_FRAME_HIGH_SHIFT 0
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03004138#define _PIPEAFRAMEPIXEL 0x70044
Jesse Barnes585fb112008-07-29 11:54:06 -07004139#define PIPE_FRAME_LOW_MASK 0xff000000
4140#define PIPE_FRAME_LOW_SHIFT 24
4141#define PIPE_PIXEL_MASK 0x00ffffff
4142#define PIPE_PIXEL_SHIFT 0
Jesse Barnes9880b7a2009-02-06 10:22:41 -08004143/* GM45+ just has to be different */
Rafael Barbalhoeb6008a2014-03-31 18:21:29 +03004144#define _PIPEA_FRMCOUNT_GM45 0x70040
4145#define _PIPEA_FLIPCOUNT_GM45 0x70044
4146#define PIPE_FRMCOUNT_GM45(pipe) _PIPE2(pipe, _PIPEA_FRMCOUNT_GM45)
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03004147#define PIPE_FLIPCOUNT_GM45(pipe) _PIPE2(pipe, _PIPEA_FLIPCOUNT_GM45)
Jesse Barnes585fb112008-07-29 11:54:06 -07004148
4149/* Cursor A & B regs */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03004150#define _CURACNTR 0x70080
Jesse Barnes14b60392009-05-20 16:47:08 -04004151/* Old style CUR*CNTR flags (desktop 8xx) */
4152#define CURSOR_ENABLE 0x80000000
4153#define CURSOR_GAMMA_ENABLE 0x40000000
Ville Syrjälädc41c152014-08-13 11:57:05 +03004154#define CURSOR_STRIDE_SHIFT 28
4155#define CURSOR_STRIDE(x) ((ffs(x)-9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02004156#define CURSOR_PIPE_CSC_ENABLE (1<<24)
Jesse Barnes14b60392009-05-20 16:47:08 -04004157#define CURSOR_FORMAT_SHIFT 24
4158#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
4159#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
4160#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
4161#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
4162#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
4163#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
4164/* New style CUR*CNTR flags */
4165#define CURSOR_MODE 0x27
Jesse Barnes585fb112008-07-29 11:54:06 -07004166#define CURSOR_MODE_DISABLE 0x00
Sagar Kamble4726e0b2014-03-10 17:06:23 +05304167#define CURSOR_MODE_128_32B_AX 0x02
4168#define CURSOR_MODE_256_32B_AX 0x03
Jesse Barnes585fb112008-07-29 11:54:06 -07004169#define CURSOR_MODE_64_32B_AX 0x07
Sagar Kamble4726e0b2014-03-10 17:06:23 +05304170#define CURSOR_MODE_128_ARGB_AX ((1 << 5) | CURSOR_MODE_128_32B_AX)
4171#define CURSOR_MODE_256_ARGB_AX ((1 << 5) | CURSOR_MODE_256_32B_AX)
Jesse Barnes585fb112008-07-29 11:54:06 -07004172#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
Jesse Barnes14b60392009-05-20 16:47:08 -04004173#define MCURSOR_PIPE_SELECT (1 << 28)
4174#define MCURSOR_PIPE_A 0x00
4175#define MCURSOR_PIPE_B (1 << 28)
Jesse Barnes585fb112008-07-29 11:54:06 -07004176#define MCURSOR_GAMMA_ENABLE (1 << 26)
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03004177#define CURSOR_TRICKLE_FEED_DISABLE (1 << 14)
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03004178#define _CURABASE 0x70084
4179#define _CURAPOS 0x70088
Jesse Barnes585fb112008-07-29 11:54:06 -07004180#define CURSOR_POS_MASK 0x007FF
4181#define CURSOR_POS_SIGN 0x8000
4182#define CURSOR_X_SHIFT 0
4183#define CURSOR_Y_SHIFT 16
Jesse Barnes14b60392009-05-20 16:47:08 -04004184#define CURSIZE 0x700a0
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03004185#define _CURBCNTR 0x700c0
4186#define _CURBBASE 0x700c4
4187#define _CURBPOS 0x700c8
Jesse Barnes585fb112008-07-29 11:54:06 -07004188
Jesse Barnes65a21cd2011-10-12 11:10:21 -07004189#define _CURBCNTR_IVB 0x71080
4190#define _CURBBASE_IVB 0x71084
4191#define _CURBPOS_IVB 0x71088
4192
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03004193#define _CURSOR2(pipe, reg) (dev_priv->info.cursor_offsets[(pipe)] - \
4194 dev_priv->info.cursor_offsets[PIPE_A] + (reg) + \
4195 dev_priv->info.display_mmio_offset)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00004196
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03004197#define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
4198#define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
4199#define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
4200
4201#define CURSOR_A_OFFSET 0x70080
4202#define CURSOR_B_OFFSET 0x700c0
4203#define CHV_CURSOR_C_OFFSET 0x700e0
4204#define IVB_CURSOR_B_OFFSET 0x71080
4205#define IVB_CURSOR_C_OFFSET 0x72080
Jesse Barnes65a21cd2011-10-12 11:10:21 -07004206
Jesse Barnes585fb112008-07-29 11:54:06 -07004207/* Display A control */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004208#define _DSPACNTR 0x70180
Jesse Barnes585fb112008-07-29 11:54:06 -07004209#define DISPLAY_PLANE_ENABLE (1<<31)
4210#define DISPLAY_PLANE_DISABLE 0
4211#define DISPPLANE_GAMMA_ENABLE (1<<30)
4212#define DISPPLANE_GAMMA_DISABLE 0
4213#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
Ville Syrjälä57779d02012-10-31 17:50:14 +02004214#define DISPPLANE_YUV422 (0x0<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07004215#define DISPPLANE_8BPP (0x2<<26)
Ville Syrjälä57779d02012-10-31 17:50:14 +02004216#define DISPPLANE_BGRA555 (0x3<<26)
4217#define DISPPLANE_BGRX555 (0x4<<26)
4218#define DISPPLANE_BGRX565 (0x5<<26)
4219#define DISPPLANE_BGRX888 (0x6<<26)
4220#define DISPPLANE_BGRA888 (0x7<<26)
4221#define DISPPLANE_RGBX101010 (0x8<<26)
4222#define DISPPLANE_RGBA101010 (0x9<<26)
4223#define DISPPLANE_BGRX101010 (0xa<<26)
4224#define DISPPLANE_RGBX161616 (0xc<<26)
4225#define DISPPLANE_RGBX888 (0xe<<26)
4226#define DISPPLANE_RGBA888 (0xf<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07004227#define DISPPLANE_STEREO_ENABLE (1<<25)
4228#define DISPPLANE_STEREO_DISABLE 0
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02004229#define DISPPLANE_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb24e7172011-01-04 15:09:30 -08004230#define DISPPLANE_SEL_PIPE_SHIFT 24
4231#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07004232#define DISPPLANE_SEL_PIPE_A 0
Jesse Barnesb24e7172011-01-04 15:09:30 -08004233#define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07004234#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
4235#define DISPPLANE_SRC_KEY_DISABLE 0
4236#define DISPPLANE_LINE_DOUBLE (1<<20)
4237#define DISPPLANE_NO_LINE_DOUBLE 0
4238#define DISPPLANE_STEREO_POLARITY_FIRST 0
4239#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
Sonika Jindal48404c12014-08-22 14:06:04 +05304240#define DISPPLANE_ROTATE_180 (1<<15)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004241#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
Jesse Barnesf5448472009-04-14 14:17:47 -07004242#define DISPPLANE_TILED (1<<10)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004243#define _DSPAADDR 0x70184
4244#define _DSPASTRIDE 0x70188
4245#define _DSPAPOS 0x7018C /* reserved */
4246#define _DSPASIZE 0x70190
4247#define _DSPASURF 0x7019C /* 965+ only */
4248#define _DSPATILEOFF 0x701A4 /* 965+ only */
4249#define _DSPAOFFSET 0x701A4 /* HSW */
4250#define _DSPASURFLIVE 0x701AC
Jesse Barnes585fb112008-07-29 11:54:06 -07004251
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004252#define DSPCNTR(plane) _PIPE2(plane, _DSPACNTR)
4253#define DSPADDR(plane) _PIPE2(plane, _DSPAADDR)
4254#define DSPSTRIDE(plane) _PIPE2(plane, _DSPASTRIDE)
4255#define DSPPOS(plane) _PIPE2(plane, _DSPAPOS)
4256#define DSPSIZE(plane) _PIPE2(plane, _DSPASIZE)
4257#define DSPSURF(plane) _PIPE2(plane, _DSPASURF)
4258#define DSPTILEOFF(plane) _PIPE2(plane, _DSPATILEOFF)
Daniel Vettere506a0c2012-07-05 12:17:29 +02004259#define DSPLINOFF(plane) DSPADDR(plane)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004260#define DSPOFFSET(plane) _PIPE2(plane, _DSPAOFFSET)
4261#define DSPSURFLIVE(plane) _PIPE2(plane, _DSPASURFLIVE)
Chris Wilson5eddb702010-09-11 13:48:45 +01004262
Armin Reese446f2542012-03-30 16:20:16 -07004263/* Display/Sprite base address macros */
4264#define DISP_BASEADDR_MASK (0xfffff000)
4265#define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
4266#define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
Armin Reese446f2542012-03-30 16:20:16 -07004267
Jesse Barnes585fb112008-07-29 11:54:06 -07004268/* VBIOS flags */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004269#define SWF00 (dev_priv->info.display_mmio_offset + 0x71410)
4270#define SWF01 (dev_priv->info.display_mmio_offset + 0x71414)
4271#define SWF02 (dev_priv->info.display_mmio_offset + 0x71418)
4272#define SWF03 (dev_priv->info.display_mmio_offset + 0x7141c)
4273#define SWF04 (dev_priv->info.display_mmio_offset + 0x71420)
4274#define SWF05 (dev_priv->info.display_mmio_offset + 0x71424)
4275#define SWF06 (dev_priv->info.display_mmio_offset + 0x71428)
4276#define SWF10 (dev_priv->info.display_mmio_offset + 0x70410)
4277#define SWF11 (dev_priv->info.display_mmio_offset + 0x70414)
4278#define SWF14 (dev_priv->info.display_mmio_offset + 0x71420)
4279#define SWF30 (dev_priv->info.display_mmio_offset + 0x72414)
4280#define SWF31 (dev_priv->info.display_mmio_offset + 0x72418)
4281#define SWF32 (dev_priv->info.display_mmio_offset + 0x7241c)
Jesse Barnes585fb112008-07-29 11:54:06 -07004282
4283/* Pipe B */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004284#define _PIPEBDSL (dev_priv->info.display_mmio_offset + 0x71000)
4285#define _PIPEBCONF (dev_priv->info.display_mmio_offset + 0x71008)
4286#define _PIPEBSTAT (dev_priv->info.display_mmio_offset + 0x71024)
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03004287#define _PIPEBFRAMEHIGH 0x71040
4288#define _PIPEBFRAMEPIXEL 0x71044
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004289#define _PIPEB_FRMCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x71040)
4290#define _PIPEB_FLIPCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x71044)
Jesse Barnes9880b7a2009-02-06 10:22:41 -08004291
Jesse Barnes585fb112008-07-29 11:54:06 -07004292
4293/* Display B control */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004294#define _DSPBCNTR (dev_priv->info.display_mmio_offset + 0x71180)
Jesse Barnes585fb112008-07-29 11:54:06 -07004295#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
4296#define DISPPLANE_ALPHA_TRANS_DISABLE 0
4297#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
4298#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004299#define _DSPBADDR (dev_priv->info.display_mmio_offset + 0x71184)
4300#define _DSPBSTRIDE (dev_priv->info.display_mmio_offset + 0x71188)
4301#define _DSPBPOS (dev_priv->info.display_mmio_offset + 0x7118C)
4302#define _DSPBSIZE (dev_priv->info.display_mmio_offset + 0x71190)
4303#define _DSPBSURF (dev_priv->info.display_mmio_offset + 0x7119C)
4304#define _DSPBTILEOFF (dev_priv->info.display_mmio_offset + 0x711A4)
4305#define _DSPBOFFSET (dev_priv->info.display_mmio_offset + 0x711A4)
4306#define _DSPBSURFLIVE (dev_priv->info.display_mmio_offset + 0x711AC)
Jesse Barnes585fb112008-07-29 11:54:06 -07004307
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004308/* Sprite A control */
4309#define _DVSACNTR 0x72180
4310#define DVS_ENABLE (1<<31)
4311#define DVS_GAMMA_ENABLE (1<<30)
4312#define DVS_PIXFORMAT_MASK (3<<25)
4313#define DVS_FORMAT_YUV422 (0<<25)
4314#define DVS_FORMAT_RGBX101010 (1<<25)
4315#define DVS_FORMAT_RGBX888 (2<<25)
4316#define DVS_FORMAT_RGBX161616 (3<<25)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02004317#define DVS_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004318#define DVS_SOURCE_KEY (1<<22)
Jesse Barnesab2f9df2012-02-27 12:40:10 -08004319#define DVS_RGB_ORDER_XBGR (1<<20)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004320#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
4321#define DVS_YUV_ORDER_YUYV (0<<16)
4322#define DVS_YUV_ORDER_UYVY (1<<16)
4323#define DVS_YUV_ORDER_YVYU (2<<16)
4324#define DVS_YUV_ORDER_VYUY (3<<16)
Ville Syrjälä76eebda2014-08-05 11:26:52 +05304325#define DVS_ROTATE_180 (1<<15)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004326#define DVS_DEST_KEY (1<<2)
4327#define DVS_TRICKLE_FEED_DISABLE (1<<14)
4328#define DVS_TILED (1<<10)
4329#define _DVSALINOFF 0x72184
4330#define _DVSASTRIDE 0x72188
4331#define _DVSAPOS 0x7218c
4332#define _DVSASIZE 0x72190
4333#define _DVSAKEYVAL 0x72194
4334#define _DVSAKEYMSK 0x72198
4335#define _DVSASURF 0x7219c
4336#define _DVSAKEYMAXVAL 0x721a0
4337#define _DVSATILEOFF 0x721a4
4338#define _DVSASURFLIVE 0x721ac
4339#define _DVSASCALE 0x72204
4340#define DVS_SCALE_ENABLE (1<<31)
4341#define DVS_FILTER_MASK (3<<29)
4342#define DVS_FILTER_MEDIUM (0<<29)
4343#define DVS_FILTER_ENHANCING (1<<29)
4344#define DVS_FILTER_SOFTENING (2<<29)
4345#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
4346#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
4347#define _DVSAGAMC 0x72300
4348
4349#define _DVSBCNTR 0x73180
4350#define _DVSBLINOFF 0x73184
4351#define _DVSBSTRIDE 0x73188
4352#define _DVSBPOS 0x7318c
4353#define _DVSBSIZE 0x73190
4354#define _DVSBKEYVAL 0x73194
4355#define _DVSBKEYMSK 0x73198
4356#define _DVSBSURF 0x7319c
4357#define _DVSBKEYMAXVAL 0x731a0
4358#define _DVSBTILEOFF 0x731a4
4359#define _DVSBSURFLIVE 0x731ac
4360#define _DVSBSCALE 0x73204
4361#define _DVSBGAMC 0x73300
4362
4363#define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR)
4364#define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
4365#define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
4366#define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS)
4367#define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF)
Jesse Barnes8ea30862012-01-03 08:05:39 -08004368#define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004369#define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE)
4370#define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE)
4371#define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
Jesse Barnes8ea30862012-01-03 08:05:39 -08004372#define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
4373#define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02004374#define DVSSURFLIVE(pipe) _PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004375
4376#define _SPRA_CTL 0x70280
4377#define SPRITE_ENABLE (1<<31)
4378#define SPRITE_GAMMA_ENABLE (1<<30)
4379#define SPRITE_PIXFORMAT_MASK (7<<25)
4380#define SPRITE_FORMAT_YUV422 (0<<25)
4381#define SPRITE_FORMAT_RGBX101010 (1<<25)
4382#define SPRITE_FORMAT_RGBX888 (2<<25)
4383#define SPRITE_FORMAT_RGBX161616 (3<<25)
4384#define SPRITE_FORMAT_YUV444 (4<<25)
4385#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02004386#define SPRITE_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004387#define SPRITE_SOURCE_KEY (1<<22)
4388#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
4389#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
4390#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
4391#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
4392#define SPRITE_YUV_ORDER_YUYV (0<<16)
4393#define SPRITE_YUV_ORDER_UYVY (1<<16)
4394#define SPRITE_YUV_ORDER_YVYU (2<<16)
4395#define SPRITE_YUV_ORDER_VYUY (3<<16)
Ville Syrjälä76eebda2014-08-05 11:26:52 +05304396#define SPRITE_ROTATE_180 (1<<15)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004397#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
4398#define SPRITE_INT_GAMMA_ENABLE (1<<13)
4399#define SPRITE_TILED (1<<10)
4400#define SPRITE_DEST_KEY (1<<2)
4401#define _SPRA_LINOFF 0x70284
4402#define _SPRA_STRIDE 0x70288
4403#define _SPRA_POS 0x7028c
4404#define _SPRA_SIZE 0x70290
4405#define _SPRA_KEYVAL 0x70294
4406#define _SPRA_KEYMSK 0x70298
4407#define _SPRA_SURF 0x7029c
4408#define _SPRA_KEYMAX 0x702a0
4409#define _SPRA_TILEOFF 0x702a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01004410#define _SPRA_OFFSET 0x702a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02004411#define _SPRA_SURFLIVE 0x702ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004412#define _SPRA_SCALE 0x70304
4413#define SPRITE_SCALE_ENABLE (1<<31)
4414#define SPRITE_FILTER_MASK (3<<29)
4415#define SPRITE_FILTER_MEDIUM (0<<29)
4416#define SPRITE_FILTER_ENHANCING (1<<29)
4417#define SPRITE_FILTER_SOFTENING (2<<29)
4418#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
4419#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
4420#define _SPRA_GAMC 0x70400
4421
4422#define _SPRB_CTL 0x71280
4423#define _SPRB_LINOFF 0x71284
4424#define _SPRB_STRIDE 0x71288
4425#define _SPRB_POS 0x7128c
4426#define _SPRB_SIZE 0x71290
4427#define _SPRB_KEYVAL 0x71294
4428#define _SPRB_KEYMSK 0x71298
4429#define _SPRB_SURF 0x7129c
4430#define _SPRB_KEYMAX 0x712a0
4431#define _SPRB_TILEOFF 0x712a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01004432#define _SPRB_OFFSET 0x712a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02004433#define _SPRB_SURFLIVE 0x712ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004434#define _SPRB_SCALE 0x71304
4435#define _SPRB_GAMC 0x71400
4436
4437#define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
4438#define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
4439#define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
4440#define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS)
4441#define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
4442#define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
4443#define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
4444#define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
4445#define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
4446#define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
Damien Lespiauc54173a2012-10-26 18:20:11 +01004447#define SPROFFSET(pipe) _PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004448#define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
4449#define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02004450#define SPRSURFLIVE(pipe) _PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004451
Ville Syrjälä921c3b62013-06-25 14:16:35 +03004452#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07004453#define SP_ENABLE (1<<31)
Ville Syrjälä4ea67bc2013-11-18 18:32:38 -08004454#define SP_GAMMA_ENABLE (1<<30)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07004455#define SP_PIXFORMAT_MASK (0xf<<26)
4456#define SP_FORMAT_YUV422 (0<<26)
4457#define SP_FORMAT_BGR565 (5<<26)
4458#define SP_FORMAT_BGRX8888 (6<<26)
4459#define SP_FORMAT_BGRA8888 (7<<26)
4460#define SP_FORMAT_RGBX1010102 (8<<26)
4461#define SP_FORMAT_RGBA1010102 (9<<26)
4462#define SP_FORMAT_RGBX8888 (0xe<<26)
4463#define SP_FORMAT_RGBA8888 (0xf<<26)
4464#define SP_SOURCE_KEY (1<<22)
4465#define SP_YUV_BYTE_ORDER_MASK (3<<16)
4466#define SP_YUV_ORDER_YUYV (0<<16)
4467#define SP_YUV_ORDER_UYVY (1<<16)
4468#define SP_YUV_ORDER_YVYU (2<<16)
4469#define SP_YUV_ORDER_VYUY (3<<16)
Ville Syrjälä76eebda2014-08-05 11:26:52 +05304470#define SP_ROTATE_180 (1<<15)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07004471#define SP_TILED (1<<10)
Ville Syrjälä921c3b62013-06-25 14:16:35 +03004472#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
4473#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
4474#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
4475#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
4476#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
4477#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
4478#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
4479#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
4480#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
4481#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
4482#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07004483
Ville Syrjälä921c3b62013-06-25 14:16:35 +03004484#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
4485#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
4486#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
4487#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
4488#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
4489#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
4490#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
4491#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
4492#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
4493#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
4494#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
4495#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07004496
4497#define SPCNTR(pipe, plane) _PIPE(pipe * 2 + plane, _SPACNTR, _SPBCNTR)
4498#define SPLINOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPALINOFF, _SPBLINOFF)
4499#define SPSTRIDE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASTRIDE, _SPBSTRIDE)
4500#define SPPOS(pipe, plane) _PIPE(pipe * 2 + plane, _SPAPOS, _SPBPOS)
4501#define SPSIZE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASIZE, _SPBSIZE)
4502#define SPKEYMINVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMINVAL, _SPBKEYMINVAL)
4503#define SPKEYMSK(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMSK, _SPBKEYMSK)
4504#define SPSURF(pipe, plane) _PIPE(pipe * 2 + plane, _SPASURF, _SPBSURF)
4505#define SPKEYMAXVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMAXVAL, _SPBKEYMAXVAL)
4506#define SPTILEOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPATILEOFF, _SPBTILEOFF)
4507#define SPCONSTALPHA(pipe, plane) _PIPE(pipe * 2 + plane, _SPACONSTALPHA, _SPBCONSTALPHA)
4508#define SPGAMC(pipe, plane) _PIPE(pipe * 2 + plane, _SPAGAMC, _SPBGAMC)
4509
Jesse Barnes585fb112008-07-29 11:54:06 -07004510/* VBIOS regs */
4511#define VGACNTRL 0x71400
4512# define VGA_DISP_DISABLE (1 << 31)
4513# define VGA_2X_MODE (1 << 30)
4514# define VGA_PIPE_B_SELECT (1 << 29)
4515
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02004516#define VLV_VGACNTRL (VLV_DISPLAY_BASE + 0x71400)
4517
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004518/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08004519
4520#define CPU_VGACNTRL 0x41000
4521
4522#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
4523#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
4524#define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
4525#define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
4526#define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
4527#define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
4528#define DIGITAL_PORTA_NO_DETECT (0 << 0)
4529#define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
4530#define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
4531
4532/* refresh rate hardware control */
4533#define RR_HW_CTL 0x45300
4534#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
4535#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
4536
4537#define FDI_PLL_BIOS_0 0x46000
Chris Wilson021357a2010-09-07 20:54:59 +01004538#define FDI_PLL_FB_CLOCK_MASK 0xff
Zhenyu Wangb9055052009-06-05 15:38:38 +08004539#define FDI_PLL_BIOS_1 0x46004
4540#define FDI_PLL_BIOS_2 0x46008
4541#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
4542#define DISPLAY_PORT_PLL_BIOS_1 0x46010
4543#define DISPLAY_PORT_PLL_BIOS_2 0x46014
4544
Eric Anholt8956c8b2010-03-18 13:21:14 -07004545#define PCH_3DCGDIS0 0x46020
4546# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
4547# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
4548
Eric Anholt06f37752010-12-14 10:06:46 -08004549#define PCH_3DCGDIS1 0x46024
4550# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
4551
Zhenyu Wangb9055052009-06-05 15:38:38 +08004552#define FDI_PLL_FREQ_CTL 0x46030
4553#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
4554#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
4555#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
4556
4557
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004558#define _PIPEA_DATA_M1 0x60030
Chris Wilson5eddb702010-09-11 13:48:45 +01004559#define PIPE_DATA_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004560#define _PIPEA_DATA_N1 0x60034
Chris Wilson5eddb702010-09-11 13:48:45 +01004561#define PIPE_DATA_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08004562
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004563#define _PIPEA_DATA_M2 0x60038
Chris Wilson5eddb702010-09-11 13:48:45 +01004564#define PIPE_DATA_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004565#define _PIPEA_DATA_N2 0x6003c
Chris Wilson5eddb702010-09-11 13:48:45 +01004566#define PIPE_DATA_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08004567
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004568#define _PIPEA_LINK_M1 0x60040
Chris Wilson5eddb702010-09-11 13:48:45 +01004569#define PIPE_LINK_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004570#define _PIPEA_LINK_N1 0x60044
Chris Wilson5eddb702010-09-11 13:48:45 +01004571#define PIPE_LINK_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08004572
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004573#define _PIPEA_LINK_M2 0x60048
Chris Wilson5eddb702010-09-11 13:48:45 +01004574#define PIPE_LINK_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004575#define _PIPEA_LINK_N2 0x6004c
Chris Wilson5eddb702010-09-11 13:48:45 +01004576#define PIPE_LINK_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08004577
4578/* PIPEB timing regs are same start from 0x61000 */
4579
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004580#define _PIPEB_DATA_M1 0x61030
4581#define _PIPEB_DATA_N1 0x61034
4582#define _PIPEB_DATA_M2 0x61038
4583#define _PIPEB_DATA_N2 0x6103c
4584#define _PIPEB_LINK_M1 0x61040
4585#define _PIPEB_LINK_N1 0x61044
4586#define _PIPEB_LINK_M2 0x61048
4587#define _PIPEB_LINK_N2 0x6104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08004588
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004589#define PIPE_DATA_M1(tran) _TRANSCODER2(tran, _PIPEA_DATA_M1)
4590#define PIPE_DATA_N1(tran) _TRANSCODER2(tran, _PIPEA_DATA_N1)
4591#define PIPE_DATA_M2(tran) _TRANSCODER2(tran, _PIPEA_DATA_M2)
4592#define PIPE_DATA_N2(tran) _TRANSCODER2(tran, _PIPEA_DATA_N2)
4593#define PIPE_LINK_M1(tran) _TRANSCODER2(tran, _PIPEA_LINK_M1)
4594#define PIPE_LINK_N1(tran) _TRANSCODER2(tran, _PIPEA_LINK_N1)
4595#define PIPE_LINK_M2(tran) _TRANSCODER2(tran, _PIPEA_LINK_M2)
4596#define PIPE_LINK_N2(tran) _TRANSCODER2(tran, _PIPEA_LINK_N2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004597
4598/* CPU panel fitter */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004599/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
4600#define _PFA_CTL_1 0x68080
4601#define _PFB_CTL_1 0x68880
Zhenyu Wangb9055052009-06-05 15:38:38 +08004602#define PF_ENABLE (1<<31)
Paulo Zanoni13888d72012-11-20 13:27:41 -02004603#define PF_PIPE_SEL_MASK_IVB (3<<29)
4604#define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
Zhenyu Wangb1f60b72009-10-19 15:43:49 +08004605#define PF_FILTER_MASK (3<<23)
4606#define PF_FILTER_PROGRAMMED (0<<23)
4607#define PF_FILTER_MED_3x3 (1<<23)
4608#define PF_FILTER_EDGE_ENHANCE (2<<23)
4609#define PF_FILTER_EDGE_SOFTEN (3<<23)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004610#define _PFA_WIN_SZ 0x68074
4611#define _PFB_WIN_SZ 0x68874
4612#define _PFA_WIN_POS 0x68070
4613#define _PFB_WIN_POS 0x68870
4614#define _PFA_VSCALE 0x68084
4615#define _PFB_VSCALE 0x68884
4616#define _PFA_HSCALE 0x68090
4617#define _PFB_HSCALE 0x68890
4618
4619#define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
4620#define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
4621#define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
4622#define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
4623#define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004624
4625/* legacy palette */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004626#define _LGC_PALETTE_A 0x4a000
4627#define _LGC_PALETTE_B 0x4a800
4628#define LGC_PALETTE(pipe) _PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004629
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004630#define _GAMMA_MODE_A 0x4a480
4631#define _GAMMA_MODE_B 0x4ac80
4632#define GAMMA_MODE(pipe) _PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
4633#define GAMMA_MODE_MODE_MASK (3 << 0)
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02004634#define GAMMA_MODE_MODE_8BIT (0 << 0)
4635#define GAMMA_MODE_MODE_10BIT (1 << 0)
4636#define GAMMA_MODE_MODE_12BIT (2 << 0)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004637#define GAMMA_MODE_MODE_SPLIT (3 << 0)
4638
Zhenyu Wangb9055052009-06-05 15:38:38 +08004639/* interrupts */
4640#define DE_MASTER_IRQ_CONTROL (1 << 31)
4641#define DE_SPRITEB_FLIP_DONE (1 << 29)
4642#define DE_SPRITEA_FLIP_DONE (1 << 28)
4643#define DE_PLANEB_FLIP_DONE (1 << 27)
4644#define DE_PLANEA_FLIP_DONE (1 << 26)
Daniel Vetter40da17c2013-10-21 18:04:36 +02004645#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08004646#define DE_PCU_EVENT (1 << 25)
4647#define DE_GTT_FAULT (1 << 24)
4648#define DE_POISON (1 << 23)
4649#define DE_PERFORM_COUNTER (1 << 22)
4650#define DE_PCH_EVENT (1 << 21)
4651#define DE_AUX_CHANNEL_A (1 << 20)
4652#define DE_DP_A_HOTPLUG (1 << 19)
4653#define DE_GSE (1 << 18)
4654#define DE_PIPEB_VBLANK (1 << 15)
4655#define DE_PIPEB_EVEN_FIELD (1 << 14)
4656#define DE_PIPEB_ODD_FIELD (1 << 13)
4657#define DE_PIPEB_LINE_COMPARE (1 << 12)
4658#define DE_PIPEB_VSYNC (1 << 11)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004659#define DE_PIPEB_CRC_DONE (1 << 10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004660#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
4661#define DE_PIPEA_VBLANK (1 << 7)
Daniel Vetter40da17c2013-10-21 18:04:36 +02004662#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08004663#define DE_PIPEA_EVEN_FIELD (1 << 6)
4664#define DE_PIPEA_ODD_FIELD (1 << 5)
4665#define DE_PIPEA_LINE_COMPARE (1 << 4)
4666#define DE_PIPEA_VSYNC (1 << 3)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004667#define DE_PIPEA_CRC_DONE (1 << 2)
Daniel Vetter40da17c2013-10-21 18:04:36 +02004668#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08004669#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
Daniel Vetter40da17c2013-10-21 18:04:36 +02004670#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08004671
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07004672/* More Ivybridge lolz */
Paulo Zanoni86642812013-04-12 17:57:57 -03004673#define DE_ERR_INT_IVB (1<<30)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07004674#define DE_GSE_IVB (1<<29)
4675#define DE_PCH_EVENT_IVB (1<<28)
4676#define DE_DP_A_HOTPLUG_IVB (1<<27)
4677#define DE_AUX_CHANNEL_A_IVB (1<<26)
Chris Wilsonb615b572012-05-02 09:52:12 +01004678#define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
4679#define DE_PLANEC_FLIP_DONE_IVB (1<<13)
4680#define DE_PIPEC_VBLANK_IVB (1<<10)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07004681#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07004682#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07004683#define DE_PIPEB_VBLANK_IVB (1<<5)
Chris Wilsonb615b572012-05-02 09:52:12 +01004684#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
4685#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
Daniel Vetter40da17c2013-10-21 18:04:36 +02004686#define DE_PLANE_FLIP_DONE_IVB(plane) (1<< (3 + 5*(plane)))
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07004687#define DE_PIPEA_VBLANK_IVB (1<<0)
Paulo Zanonib5184212013-07-12 20:00:08 -03004688#define DE_PIPE_VBLANK_IVB(pipe) (1 << (pipe * 5))
4689
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07004690#define VLV_MASTER_IER 0x4400c /* Gunit master IER */
4691#define MASTER_INTERRUPT_ENABLE (1<<31)
4692
Zhenyu Wangb9055052009-06-05 15:38:38 +08004693#define DEISR 0x44000
4694#define DEIMR 0x44004
4695#define DEIIR 0x44008
4696#define DEIER 0x4400c
4697
Zhenyu Wangb9055052009-06-05 15:38:38 +08004698#define GTISR 0x44010
4699#define GTIMR 0x44014
4700#define GTIIR 0x44018
4701#define GTIER 0x4401c
4702
Ben Widawskyabd58f02013-11-02 21:07:09 -07004703#define GEN8_MASTER_IRQ 0x44200
4704#define GEN8_MASTER_IRQ_CONTROL (1<<31)
4705#define GEN8_PCU_IRQ (1<<30)
4706#define GEN8_DE_PCH_IRQ (1<<23)
4707#define GEN8_DE_MISC_IRQ (1<<22)
4708#define GEN8_DE_PORT_IRQ (1<<20)
4709#define GEN8_DE_PIPE_C_IRQ (1<<18)
4710#define GEN8_DE_PIPE_B_IRQ (1<<17)
4711#define GEN8_DE_PIPE_A_IRQ (1<<16)
Daniel Vetterc42664c2013-11-07 11:05:40 +01004712#define GEN8_DE_PIPE_IRQ(pipe) (1<<(16+pipe))
Ben Widawskyabd58f02013-11-02 21:07:09 -07004713#define GEN8_GT_VECS_IRQ (1<<6)
Ben Widawsky09610212014-05-15 20:58:08 +03004714#define GEN8_GT_PM_IRQ (1<<4)
Ben Widawskyabd58f02013-11-02 21:07:09 -07004715#define GEN8_GT_VCS2_IRQ (1<<3)
4716#define GEN8_GT_VCS1_IRQ (1<<2)
4717#define GEN8_GT_BCS_IRQ (1<<1)
4718#define GEN8_GT_RCS_IRQ (1<<0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07004719
4720#define GEN8_GT_ISR(which) (0x44300 + (0x10 * (which)))
4721#define GEN8_GT_IMR(which) (0x44304 + (0x10 * (which)))
4722#define GEN8_GT_IIR(which) (0x44308 + (0x10 * (which)))
4723#define GEN8_GT_IER(which) (0x4430c + (0x10 * (which)))
4724
4725#define GEN8_BCS_IRQ_SHIFT 16
4726#define GEN8_RCS_IRQ_SHIFT 0
4727#define GEN8_VCS2_IRQ_SHIFT 16
4728#define GEN8_VCS1_IRQ_SHIFT 0
4729#define GEN8_VECS_IRQ_SHIFT 0
4730
4731#define GEN8_DE_PIPE_ISR(pipe) (0x44400 + (0x10 * (pipe)))
4732#define GEN8_DE_PIPE_IMR(pipe) (0x44404 + (0x10 * (pipe)))
4733#define GEN8_DE_PIPE_IIR(pipe) (0x44408 + (0x10 * (pipe)))
4734#define GEN8_DE_PIPE_IER(pipe) (0x4440c + (0x10 * (pipe)))
Daniel Vetter38d83c962013-11-07 11:05:46 +01004735#define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
Ben Widawskyabd58f02013-11-02 21:07:09 -07004736#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
4737#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
4738#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
4739#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
4740#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
4741#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
Damien Lespiaud0e1f1c2014-04-08 01:22:44 +01004742#define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
Ben Widawskyabd58f02013-11-02 21:07:09 -07004743#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
4744#define GEN8_PIPE_VSYNC (1 << 1)
4745#define GEN8_PIPE_VBLANK (1 << 0)
Daniel Vetter30100f22013-11-07 14:49:24 +01004746#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
4747 (GEN8_PIPE_CURSOR_FAULT | \
4748 GEN8_PIPE_SPRITE_FAULT | \
4749 GEN8_PIPE_PRIMARY_FAULT)
Ben Widawskyabd58f02013-11-02 21:07:09 -07004750
4751#define GEN8_DE_PORT_ISR 0x44440
4752#define GEN8_DE_PORT_IMR 0x44444
4753#define GEN8_DE_PORT_IIR 0x44448
4754#define GEN8_DE_PORT_IER 0x4444c
Daniel Vetter6d766f02013-11-07 14:49:55 +01004755#define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
4756#define GEN8_AUX_CHANNEL_A (1 << 0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07004757
4758#define GEN8_DE_MISC_ISR 0x44460
4759#define GEN8_DE_MISC_IMR 0x44464
4760#define GEN8_DE_MISC_IIR 0x44468
4761#define GEN8_DE_MISC_IER 0x4446c
4762#define GEN8_DE_MISC_GSE (1 << 27)
4763
4764#define GEN8_PCU_ISR 0x444e0
4765#define GEN8_PCU_IMR 0x444e4
4766#define GEN8_PCU_IIR 0x444e8
4767#define GEN8_PCU_IER 0x444ec
4768
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004769#define ILK_DISPLAY_CHICKEN2 0x42004
Eric Anholt67e92af2010-11-06 14:53:33 -07004770/* Required on all Ironlake and Sandybridge according to the B-Spec. */
4771#define ILK_ELPIN_409_SELECT (1 << 25)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004772#define ILK_DPARB_GATE (1<<22)
4773#define ILK_VSDPFD_FULL (1<<21)
Damien Lespiaue3589902014-02-07 19:12:50 +00004774#define FUSE_STRAP 0x42014
4775#define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
4776#define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
4777#define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
4778#define ILK_HDCP_DISABLE (1 << 25)
4779#define ILK_eDP_A_DISABLE (1 << 24)
4780#define HSW_CDCLK_LIMIT (1 << 24)
4781#define ILK_DESKTOP (1 << 23)
Yuanhan Liu13982612010-12-15 15:42:31 +08004782
Damien Lespiau231e54f2012-10-19 17:55:41 +01004783#define ILK_DSPCLK_GATE_D 0x42020
4784#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
4785#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
4786#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
4787#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
4788#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004789
Eric Anholt116ac8d2011-12-21 10:31:09 -08004790#define IVB_CHICKEN3 0x4200c
4791# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
4792# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
4793
Paulo Zanoni90a88642013-05-03 17:23:45 -03004794#define CHICKEN_PAR1_1 0x42080
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07004795#define DPA_MASK_VBLANK_SRD (1 << 15)
Paulo Zanoni90a88642013-05-03 17:23:45 -03004796#define FORCE_ARB_IDLE_PLANES (1 << 14)
4797
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07004798#define _CHICKEN_PIPESL_1_A 0x420b0
4799#define _CHICKEN_PIPESL_1_B 0x420b4
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02004800#define HSW_FBCQ_DIS (1 << 22)
4801#define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07004802#define CHICKEN_PIPESL_1(pipe) _PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
4803
Zhenyu Wang553bd142009-09-02 10:57:52 +08004804#define DISP_ARB_CTL 0x45000
4805#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004806#define DISP_FBC_WM_DIS (1<<15)
Ville Syrjäläac9545f2013-12-05 15:51:28 +02004807#define DISP_ARB_CTL2 0x45004
4808#define DISP_DATA_PARTITION_5_6 (1<<6)
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004809#define GEN7_MSG_CTL 0x45010
4810#define WAIT_FOR_PCH_RESET_ACK (1<<1)
4811#define WAIT_FOR_PCH_FLR_ACK (1<<0)
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004812#define HSW_NDE_RSTWRN_OPT 0x46408
4813#define RESET_PCH_HANDSHAKE_ENABLE (1<<4)
Zhenyu Wang553bd142009-09-02 10:57:52 +08004814
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08004815/* GEN7 chicken */
Kenneth Graunked71de142012-02-08 12:53:52 -08004816#define GEN7_COMMON_SLICE_CHICKEN1 0x7010
4817# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
Ben Widawskya75f3622013-11-02 21:07:59 -07004818#define COMMON_SLICE_CHICKEN2 0x7014
4819# define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1<<0)
Kenneth Graunked71de142012-02-08 12:53:52 -08004820
Ville Syrjälä031994e2014-01-22 21:32:46 +02004821#define GEN7_L3SQCREG1 0xB010
4822#define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
4823
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08004824#define GEN7_L3CNTLREG1 0xB01C
Chris Wilson1af84522014-02-14 22:34:43 +00004825#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
Jesse Barnesd0cf5ea2012-10-25 12:15:41 -07004826#define GEN7_L3AGDIS (1<<19)
Brad Volkinc9224fa2014-06-17 14:10:34 -07004827#define GEN7_L3CNTLREG2 0xB020
4828#define GEN7_L3CNTLREG3 0xB024
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08004829
4830#define GEN7_L3_CHICKEN_MODE_REGISTER 0xB030
4831#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
4832
Jesse Barnes61939d92012-10-02 17:43:38 -05004833#define GEN7_L3SQCREG4 0xb034
4834#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
4835
Ben Widawsky63801f22013-12-12 17:26:03 -08004836/* GEN8 chicken */
4837#define HDC_CHICKEN0 0x7300
4838#define HDC_FORCE_NON_COHERENT (1<<4)
4839
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08004840/* WaCatErrorRejectionIssue */
4841#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG 0x9030
4842#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
4843
Francisco Jerezf3fc4882013-10-02 15:53:16 -07004844#define HSW_SCRATCH1 0xb038
4845#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1<<27)
4846
Zhenyu Wangb9055052009-06-05 15:38:38 +08004847/* PCH */
4848
Adam Jackson23e81d62012-06-06 15:45:44 -04004849/* south display engine interrupt: IBX */
Jesse Barnes776ad802011-01-04 15:09:39 -08004850#define SDE_AUDIO_POWER_D (1 << 27)
4851#define SDE_AUDIO_POWER_C (1 << 26)
4852#define SDE_AUDIO_POWER_B (1 << 25)
4853#define SDE_AUDIO_POWER_SHIFT (25)
4854#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
4855#define SDE_GMBUS (1 << 24)
4856#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
4857#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
4858#define SDE_AUDIO_HDCP_MASK (3 << 22)
4859#define SDE_AUDIO_TRANSB (1 << 21)
4860#define SDE_AUDIO_TRANSA (1 << 20)
4861#define SDE_AUDIO_TRANS_MASK (3 << 20)
4862#define SDE_POISON (1 << 19)
4863/* 18 reserved */
4864#define SDE_FDI_RXB (1 << 17)
4865#define SDE_FDI_RXA (1 << 16)
4866#define SDE_FDI_MASK (3 << 16)
4867#define SDE_AUXD (1 << 15)
4868#define SDE_AUXC (1 << 14)
4869#define SDE_AUXB (1 << 13)
4870#define SDE_AUX_MASK (7 << 13)
4871/* 12 reserved */
Zhenyu Wangb9055052009-06-05 15:38:38 +08004872#define SDE_CRT_HOTPLUG (1 << 11)
4873#define SDE_PORTD_HOTPLUG (1 << 10)
4874#define SDE_PORTC_HOTPLUG (1 << 9)
4875#define SDE_PORTB_HOTPLUG (1 << 8)
4876#define SDE_SDVOB_HOTPLUG (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05004877#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
4878 SDE_SDVOB_HOTPLUG | \
4879 SDE_PORTB_HOTPLUG | \
4880 SDE_PORTC_HOTPLUG | \
4881 SDE_PORTD_HOTPLUG)
Jesse Barnes776ad802011-01-04 15:09:39 -08004882#define SDE_TRANSB_CRC_DONE (1 << 5)
4883#define SDE_TRANSB_CRC_ERR (1 << 4)
4884#define SDE_TRANSB_FIFO_UNDER (1 << 3)
4885#define SDE_TRANSA_CRC_DONE (1 << 2)
4886#define SDE_TRANSA_CRC_ERR (1 << 1)
4887#define SDE_TRANSA_FIFO_UNDER (1 << 0)
4888#define SDE_TRANS_MASK (0x3f)
Adam Jackson23e81d62012-06-06 15:45:44 -04004889
4890/* south display engine interrupt: CPT/PPT */
4891#define SDE_AUDIO_POWER_D_CPT (1 << 31)
4892#define SDE_AUDIO_POWER_C_CPT (1 << 30)
4893#define SDE_AUDIO_POWER_B_CPT (1 << 29)
4894#define SDE_AUDIO_POWER_SHIFT_CPT 29
4895#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
4896#define SDE_AUXD_CPT (1 << 27)
4897#define SDE_AUXC_CPT (1 << 26)
4898#define SDE_AUXB_CPT (1 << 25)
4899#define SDE_AUX_MASK_CPT (7 << 25)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004900#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
4901#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
4902#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
Adam Jackson23e81d62012-06-06 15:45:44 -04004903#define SDE_CRT_HOTPLUG_CPT (1 << 19)
Daniel Vetter73c352a2013-03-26 22:38:43 +01004904#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01004905#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
Daniel Vetter73c352a2013-03-26 22:38:43 +01004906 SDE_SDVOB_HOTPLUG_CPT | \
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01004907 SDE_PORTD_HOTPLUG_CPT | \
4908 SDE_PORTC_HOTPLUG_CPT | \
4909 SDE_PORTB_HOTPLUG_CPT)
Adam Jackson23e81d62012-06-06 15:45:44 -04004910#define SDE_GMBUS_CPT (1 << 17)
Paulo Zanoni86642812013-04-12 17:57:57 -03004911#define SDE_ERROR_CPT (1 << 16)
Adam Jackson23e81d62012-06-06 15:45:44 -04004912#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
4913#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
4914#define SDE_FDI_RXC_CPT (1 << 8)
4915#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
4916#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
4917#define SDE_FDI_RXB_CPT (1 << 4)
4918#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
4919#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
4920#define SDE_FDI_RXA_CPT (1 << 0)
4921#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
4922 SDE_AUDIO_CP_REQ_B_CPT | \
4923 SDE_AUDIO_CP_REQ_A_CPT)
4924#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
4925 SDE_AUDIO_CP_CHG_B_CPT | \
4926 SDE_AUDIO_CP_CHG_A_CPT)
4927#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
4928 SDE_FDI_RXB_CPT | \
4929 SDE_FDI_RXA_CPT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004930
4931#define SDEISR 0xc4000
4932#define SDEIMR 0xc4004
4933#define SDEIIR 0xc4008
4934#define SDEIER 0xc400c
4935
Paulo Zanoni86642812013-04-12 17:57:57 -03004936#define SERR_INT 0xc4040
Paulo Zanonide032bf2013-04-12 17:57:58 -03004937#define SERR_INT_POISON (1<<31)
Paulo Zanoni86642812013-04-12 17:57:57 -03004938#define SERR_INT_TRANS_C_FIFO_UNDERRUN (1<<6)
4939#define SERR_INT_TRANS_B_FIFO_UNDERRUN (1<<3)
4940#define SERR_INT_TRANS_A_FIFO_UNDERRUN (1<<0)
Daniel Vetter1dd246f2013-07-10 08:30:23 +02004941#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
Paulo Zanoni86642812013-04-12 17:57:57 -03004942
Zhenyu Wangb9055052009-06-05 15:38:38 +08004943/* digital port hotplug */
Keith Packard7fe0b972011-09-19 13:31:02 -07004944#define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */
Zhenyu Wangb9055052009-06-05 15:38:38 +08004945#define PORTD_HOTPLUG_ENABLE (1 << 20)
4946#define PORTD_PULSE_DURATION_2ms (0)
4947#define PORTD_PULSE_DURATION_4_5ms (1 << 18)
4948#define PORTD_PULSE_DURATION_6ms (2 << 18)
4949#define PORTD_PULSE_DURATION_100ms (3 << 18)
Keith Packard7fe0b972011-09-19 13:31:02 -07004950#define PORTD_PULSE_DURATION_MASK (3 << 18)
Damien Lespiaub6965192012-12-13 16:08:59 +00004951#define PORTD_HOTPLUG_STATUS_MASK (0x3 << 16)
4952#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
4953#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
4954#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004955#define PORTC_HOTPLUG_ENABLE (1 << 12)
4956#define PORTC_PULSE_DURATION_2ms (0)
4957#define PORTC_PULSE_DURATION_4_5ms (1 << 10)
4958#define PORTC_PULSE_DURATION_6ms (2 << 10)
4959#define PORTC_PULSE_DURATION_100ms (3 << 10)
Keith Packard7fe0b972011-09-19 13:31:02 -07004960#define PORTC_PULSE_DURATION_MASK (3 << 10)
Damien Lespiaub6965192012-12-13 16:08:59 +00004961#define PORTC_HOTPLUG_STATUS_MASK (0x3 << 8)
4962#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
4963#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
4964#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004965#define PORTB_HOTPLUG_ENABLE (1 << 4)
4966#define PORTB_PULSE_DURATION_2ms (0)
4967#define PORTB_PULSE_DURATION_4_5ms (1 << 2)
4968#define PORTB_PULSE_DURATION_6ms (2 << 2)
4969#define PORTB_PULSE_DURATION_100ms (3 << 2)
Keith Packard7fe0b972011-09-19 13:31:02 -07004970#define PORTB_PULSE_DURATION_MASK (3 << 2)
Damien Lespiaub6965192012-12-13 16:08:59 +00004971#define PORTB_HOTPLUG_STATUS_MASK (0x3 << 0)
4972#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
4973#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
4974#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004975
4976#define PCH_GPIOA 0xc5010
4977#define PCH_GPIOB 0xc5014
4978#define PCH_GPIOC 0xc5018
4979#define PCH_GPIOD 0xc501c
4980#define PCH_GPIOE 0xc5020
4981#define PCH_GPIOF 0xc5024
4982
Eric Anholtf0217c42009-12-01 11:56:30 -08004983#define PCH_GMBUS0 0xc5100
4984#define PCH_GMBUS1 0xc5104
4985#define PCH_GMBUS2 0xc5108
4986#define PCH_GMBUS3 0xc510c
4987#define PCH_GMBUS4 0xc5110
4988#define PCH_GMBUS5 0xc5120
4989
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004990#define _PCH_DPLL_A 0xc6014
4991#define _PCH_DPLL_B 0xc6018
Daniel Vettere9a632a2013-06-05 13:34:13 +02004992#define PCH_DPLL(pll) (pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004993
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004994#define _PCH_FPA0 0xc6040
Chris Wilsonc1858122010-12-03 21:35:48 +00004995#define FP_CB_TUNE (0x3<<22)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004996#define _PCH_FPA1 0xc6044
4997#define _PCH_FPB0 0xc6048
4998#define _PCH_FPB1 0xc604c
Daniel Vettere9a632a2013-06-05 13:34:13 +02004999#define PCH_FP0(pll) (pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
5000#define PCH_FP1(pll) (pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005001
5002#define PCH_DPLL_TEST 0xc606c
5003
5004#define PCH_DREF_CONTROL 0xC6200
5005#define DREF_CONTROL_MASK 0x7fc3
5006#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
5007#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
5008#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
5009#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
5010#define DREF_SSC_SOURCE_DISABLE (0<<11)
5011#define DREF_SSC_SOURCE_ENABLE (2<<11)
Zhenyu Wangc038e512009-10-19 15:43:48 +08005012#define DREF_SSC_SOURCE_MASK (3<<11)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005013#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
5014#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
5015#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
Zhenyu Wangc038e512009-10-19 15:43:48 +08005016#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005017#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
5018#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
Jesse Barnes92f25842011-01-04 15:09:34 -08005019#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005020#define DREF_SSC4_DOWNSPREAD (0<<6)
5021#define DREF_SSC4_CENTERSPREAD (1<<6)
5022#define DREF_SSC1_DISABLE (0<<1)
5023#define DREF_SSC1_ENABLE (1<<1)
5024#define DREF_SSC4_DISABLE (0)
5025#define DREF_SSC4_ENABLE (1)
5026
5027#define PCH_RAWCLK_FREQ 0xc6204
5028#define FDL_TP1_TIMER_SHIFT 12
5029#define FDL_TP1_TIMER_MASK (3<<12)
5030#define FDL_TP2_TIMER_SHIFT 10
5031#define FDL_TP2_TIMER_MASK (3<<10)
5032#define RAWCLK_FREQ_MASK 0x3ff
5033
5034#define PCH_DPLL_TMR_CFG 0xc6208
5035
5036#define PCH_SSC4_PARMS 0xc6210
5037#define PCH_SSC4_AUX_PARMS 0xc6214
5038
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005039#define PCH_DPLL_SEL 0xc7000
Daniel Vetter11887392013-06-05 13:34:09 +02005040#define TRANS_DPLLB_SEL(pipe) (1 << (pipe * 4))
5041#define TRANS_DPLLA_SEL(pipe) 0
5042#define TRANS_DPLL_ENABLE(pipe) (1 << (pipe * 4 + 3))
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005043
Zhenyu Wangb9055052009-06-05 15:38:38 +08005044/* transcoder */
5045
Daniel Vetter275f01b22013-05-03 11:49:47 +02005046#define _PCH_TRANS_HTOTAL_A 0xe0000
5047#define TRANS_HTOTAL_SHIFT 16
5048#define TRANS_HACTIVE_SHIFT 0
5049#define _PCH_TRANS_HBLANK_A 0xe0004
5050#define TRANS_HBLANK_END_SHIFT 16
5051#define TRANS_HBLANK_START_SHIFT 0
5052#define _PCH_TRANS_HSYNC_A 0xe0008
5053#define TRANS_HSYNC_END_SHIFT 16
5054#define TRANS_HSYNC_START_SHIFT 0
5055#define _PCH_TRANS_VTOTAL_A 0xe000c
5056#define TRANS_VTOTAL_SHIFT 16
5057#define TRANS_VACTIVE_SHIFT 0
5058#define _PCH_TRANS_VBLANK_A 0xe0010
5059#define TRANS_VBLANK_END_SHIFT 16
5060#define TRANS_VBLANK_START_SHIFT 0
5061#define _PCH_TRANS_VSYNC_A 0xe0014
5062#define TRANS_VSYNC_END_SHIFT 16
5063#define TRANS_VSYNC_START_SHIFT 0
5064#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
Zhenyu Wangb9055052009-06-05 15:38:38 +08005065
Daniel Vettere3b95f12013-05-03 11:49:49 +02005066#define _PCH_TRANSA_DATA_M1 0xe0030
5067#define _PCH_TRANSA_DATA_N1 0xe0034
5068#define _PCH_TRANSA_DATA_M2 0xe0038
5069#define _PCH_TRANSA_DATA_N2 0xe003c
5070#define _PCH_TRANSA_LINK_M1 0xe0040
5071#define _PCH_TRANSA_LINK_N1 0xe0044
5072#define _PCH_TRANSA_LINK_M2 0xe0048
5073#define _PCH_TRANSA_LINK_N2 0xe004c
Zhenyu Wangb9055052009-06-05 15:38:38 +08005074
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03005075/* Per-transcoder DIP controls (PCH) */
Jesse Barnesb055c8f2011-07-08 11:31:57 -07005076#define _VIDEO_DIP_CTL_A 0xe0200
5077#define _VIDEO_DIP_DATA_A 0xe0208
5078#define _VIDEO_DIP_GCP_A 0xe0210
5079
5080#define _VIDEO_DIP_CTL_B 0xe1200
5081#define _VIDEO_DIP_DATA_B 0xe1208
5082#define _VIDEO_DIP_GCP_B 0xe1210
5083
5084#define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
5085#define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
5086#define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
5087
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03005088/* Per-transcoder DIP controls (VLV) */
Ville Syrjäläb9064872013-01-24 15:29:31 +02005089#define VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
5090#define VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
5091#define VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07005092
Ville Syrjäläb9064872013-01-24 15:29:31 +02005093#define VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
5094#define VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
5095#define VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07005096
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03005097#define CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0)
5098#define CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4)
5099#define CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8)
5100
Shobhit Kumar90b107c2012-03-28 13:39:32 -07005101#define VLV_TVIDEO_DIP_CTL(pipe) \
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03005102 _PIPE3((pipe), VLV_VIDEO_DIP_CTL_A, \
5103 VLV_VIDEO_DIP_CTL_B, CHV_VIDEO_DIP_CTL_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07005104#define VLV_TVIDEO_DIP_DATA(pipe) \
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03005105 _PIPE3((pipe), VLV_VIDEO_DIP_DATA_A, \
5106 VLV_VIDEO_DIP_DATA_B, CHV_VIDEO_DIP_DATA_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07005107#define VLV_TVIDEO_DIP_GCP(pipe) \
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03005108 _PIPE3((pipe), VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
5109 VLV_VIDEO_DIP_GDCP_PAYLOAD_B, CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07005110
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03005111/* Haswell DIP controls */
5112#define HSW_VIDEO_DIP_CTL_A 0x60200
5113#define HSW_VIDEO_DIP_AVI_DATA_A 0x60220
5114#define HSW_VIDEO_DIP_VS_DATA_A 0x60260
5115#define HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
5116#define HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
5117#define HSW_VIDEO_DIP_VSC_DATA_A 0x60320
5118#define HSW_VIDEO_DIP_AVI_ECC_A 0x60240
5119#define HSW_VIDEO_DIP_VS_ECC_A 0x60280
5120#define HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
5121#define HSW_VIDEO_DIP_GMP_ECC_A 0x60300
5122#define HSW_VIDEO_DIP_VSC_ECC_A 0x60344
5123#define HSW_VIDEO_DIP_GCP_A 0x60210
5124
5125#define HSW_VIDEO_DIP_CTL_B 0x61200
5126#define HSW_VIDEO_DIP_AVI_DATA_B 0x61220
5127#define HSW_VIDEO_DIP_VS_DATA_B 0x61260
5128#define HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
5129#define HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
5130#define HSW_VIDEO_DIP_VSC_DATA_B 0x61320
5131#define HSW_VIDEO_DIP_BVI_ECC_B 0x61240
5132#define HSW_VIDEO_DIP_VS_ECC_B 0x61280
5133#define HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
5134#define HSW_VIDEO_DIP_GMP_ECC_B 0x61300
5135#define HSW_VIDEO_DIP_VSC_ECC_B 0x61344
5136#define HSW_VIDEO_DIP_GCP_B 0x61210
5137
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03005138#define HSW_TVIDEO_DIP_CTL(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005139 _TRANSCODER2(trans, HSW_VIDEO_DIP_CTL_A)
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03005140#define HSW_TVIDEO_DIP_AVI_DATA(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005141 _TRANSCODER2(trans, HSW_VIDEO_DIP_AVI_DATA_A)
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +01005142#define HSW_TVIDEO_DIP_VS_DATA(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005143 _TRANSCODER2(trans, HSW_VIDEO_DIP_VS_DATA_A)
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03005144#define HSW_TVIDEO_DIP_SPD_DATA(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005145 _TRANSCODER2(trans, HSW_VIDEO_DIP_SPD_DATA_A)
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03005146#define HSW_TVIDEO_DIP_GCP(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005147 _TRANSCODER2(trans, HSW_VIDEO_DIP_GCP_A)
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03005148#define HSW_TVIDEO_DIP_VSC_DATA(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005149 _TRANSCODER2(trans, HSW_VIDEO_DIP_VSC_DATA_A)
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03005150
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03005151#define HSW_STEREO_3D_CTL_A 0x70020
5152#define S3D_ENABLE (1<<31)
5153#define HSW_STEREO_3D_CTL_B 0x71020
5154
5155#define HSW_STEREO_3D_CTL(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005156 _PIPE2(trans, HSW_STEREO_3D_CTL_A)
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03005157
Daniel Vetter275f01b22013-05-03 11:49:47 +02005158#define _PCH_TRANS_HTOTAL_B 0xe1000
5159#define _PCH_TRANS_HBLANK_B 0xe1004
5160#define _PCH_TRANS_HSYNC_B 0xe1008
5161#define _PCH_TRANS_VTOTAL_B 0xe100c
5162#define _PCH_TRANS_VBLANK_B 0xe1010
5163#define _PCH_TRANS_VSYNC_B 0xe1014
5164#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
Zhenyu Wangb9055052009-06-05 15:38:38 +08005165
Daniel Vetter275f01b22013-05-03 11:49:47 +02005166#define PCH_TRANS_HTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
5167#define PCH_TRANS_HBLANK(pipe) _PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
5168#define PCH_TRANS_HSYNC(pipe) _PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
5169#define PCH_TRANS_VTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
5170#define PCH_TRANS_VBLANK(pipe) _PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
5171#define PCH_TRANS_VSYNC(pipe) _PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
5172#define PCH_TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, \
5173 _PCH_TRANS_VSYNCSHIFT_B)
Chris Wilson5eddb702010-09-11 13:48:45 +01005174
Daniel Vettere3b95f12013-05-03 11:49:49 +02005175#define _PCH_TRANSB_DATA_M1 0xe1030
5176#define _PCH_TRANSB_DATA_N1 0xe1034
5177#define _PCH_TRANSB_DATA_M2 0xe1038
5178#define _PCH_TRANSB_DATA_N2 0xe103c
5179#define _PCH_TRANSB_LINK_M1 0xe1040
5180#define _PCH_TRANSB_LINK_N1 0xe1044
5181#define _PCH_TRANSB_LINK_M2 0xe1048
5182#define _PCH_TRANSB_LINK_N2 0xe104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08005183
Daniel Vettere3b95f12013-05-03 11:49:49 +02005184#define PCH_TRANS_DATA_M1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
5185#define PCH_TRANS_DATA_N1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
5186#define PCH_TRANS_DATA_M2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
5187#define PCH_TRANS_DATA_N2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
5188#define PCH_TRANS_LINK_M1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
5189#define PCH_TRANS_LINK_N1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
5190#define PCH_TRANS_LINK_M2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
5191#define PCH_TRANS_LINK_N2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005192
Daniel Vetterab9412b2013-05-03 11:49:46 +02005193#define _PCH_TRANSACONF 0xf0008
5194#define _PCH_TRANSBCONF 0xf1008
5195#define PCH_TRANSCONF(pipe) _PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
5196#define LPT_TRANSCONF _PCH_TRANSACONF /* lpt has only one transcoder */
Zhenyu Wangb9055052009-06-05 15:38:38 +08005197#define TRANS_DISABLE (0<<31)
5198#define TRANS_ENABLE (1<<31)
5199#define TRANS_STATE_MASK (1<<30)
5200#define TRANS_STATE_DISABLE (0<<30)
5201#define TRANS_STATE_ENABLE (1<<30)
5202#define TRANS_FSYNC_DELAY_HB1 (0<<27)
5203#define TRANS_FSYNC_DELAY_HB2 (1<<27)
5204#define TRANS_FSYNC_DELAY_HB3 (2<<27)
5205#define TRANS_FSYNC_DELAY_HB4 (3<<27)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02005206#define TRANS_INTERLACE_MASK (7<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005207#define TRANS_PROGRESSIVE (0<<21)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02005208#define TRANS_INTERLACED (3<<21)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02005209#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005210#define TRANS_8BPC (0<<5)
5211#define TRANS_10BPC (1<<5)
5212#define TRANS_6BPC (2<<5)
5213#define TRANS_12BPC (3<<5)
5214
Daniel Vetterce401412012-10-31 22:52:30 +01005215#define _TRANSA_CHICKEN1 0xf0060
5216#define _TRANSB_CHICKEN1 0xf1060
5217#define TRANS_CHICKEN1(pipe) _PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
5218#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07005219#define _TRANSA_CHICKEN2 0xf0064
5220#define _TRANSB_CHICKEN2 0xf1064
5221#define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03005222#define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
5223#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29)
5224#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27)
5225#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26)
5226#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07005227
Jesse Barnes291427f2011-07-29 12:42:37 -07005228#define SOUTH_CHICKEN1 0xc2000
5229#define FDIA_PHASE_SYNC_SHIFT_OVR 19
5230#define FDIA_PHASE_SYNC_SHIFT_EN 18
Daniel Vetter01a415f2012-10-27 15:58:40 +02005231#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
5232#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
5233#define FDI_BC_BIFURCATION_SELECT (1 << 12)
Jesse Barnes645c62a2011-05-11 09:49:31 -07005234#define SOUTH_CHICKEN2 0xc2004
Paulo Zanonidde86e22012-12-01 12:04:25 -02005235#define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
5236#define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
5237#define DPLS_EDP_PPS_FIX_DIS (1<<0)
Jesse Barnes645c62a2011-05-11 09:49:31 -07005238
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005239#define _FDI_RXA_CHICKEN 0xc200c
5240#define _FDI_RXB_CHICKEN 0xc2010
Jesse Barnes6f06ce12011-01-04 15:09:38 -08005241#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
5242#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005243#define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005244
Jesse Barnes382b0932010-10-07 16:01:25 -07005245#define SOUTH_DSPCLK_GATE_D 0xc2020
Jesse Barnescd664072013-10-02 10:34:19 -07005246#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1<<30)
Jesse Barnes382b0932010-10-07 16:01:25 -07005247#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
Jesse Barnescd664072013-10-02 10:34:19 -07005248#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1<<14)
Paulo Zanoni17a303e2012-11-20 15:12:07 -02005249#define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
Jesse Barnes382b0932010-10-07 16:01:25 -07005250
Zhenyu Wangb9055052009-06-05 15:38:38 +08005251/* CPU: FDI_TX */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005252#define _FDI_TXA_CTL 0x60100
5253#define _FDI_TXB_CTL 0x61100
5254#define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005255#define FDI_TX_DISABLE (0<<31)
5256#define FDI_TX_ENABLE (1<<31)
5257#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
5258#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
5259#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
5260#define FDI_LINK_TRAIN_NONE (3<<28)
5261#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
5262#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
5263#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
5264#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
5265#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
5266#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
5267#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
5268#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005269/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
5270 SNB has different settings. */
5271/* SNB A-stepping */
5272#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
5273#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
5274#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
5275#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
5276/* SNB B-stepping */
5277#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
5278#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
5279#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
5280#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
5281#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
Daniel Vetter627eb5a2013-04-29 19:33:42 +02005282#define FDI_DP_PORT_WIDTH_SHIFT 19
5283#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
5284#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005285#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005286/* Ironlake: hardwired to 1 */
Zhenyu Wangb9055052009-06-05 15:38:38 +08005287#define FDI_TX_PLL_ENABLE (1<<14)
Jesse Barnes357555c2011-04-28 15:09:55 -07005288
5289/* Ivybridge has different bits for lolz */
5290#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
5291#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
5292#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
5293#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
5294
Zhenyu Wangb9055052009-06-05 15:38:38 +08005295/* both Tx and Rx */
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07005296#define FDI_COMPOSITE_SYNC (1<<11)
Jesse Barnes357555c2011-04-28 15:09:55 -07005297#define FDI_LINK_TRAIN_AUTO (1<<10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005298#define FDI_SCRAMBLING_ENABLE (0<<7)
5299#define FDI_SCRAMBLING_DISABLE (1<<7)
5300
5301/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005302#define _FDI_RXA_CTL 0xf000c
5303#define _FDI_RXB_CTL 0xf100c
5304#define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005305#define FDI_RX_ENABLE (1<<31)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005306/* train, dp width same as FDI_TX */
Jesse Barnes357555c2011-04-28 15:09:55 -07005307#define FDI_FS_ERRC_ENABLE (1<<27)
5308#define FDI_FE_ERRC_ENABLE (1<<26)
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02005309#define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005310#define FDI_8BPC (0<<16)
5311#define FDI_10BPC (1<<16)
5312#define FDI_6BPC (2<<16)
5313#define FDI_12BPC (3<<16)
Damien Lespiau3e683202012-12-11 18:48:29 +00005314#define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005315#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
5316#define FDI_RX_PLL_ENABLE (1<<13)
5317#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
5318#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
5319#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
5320#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
5321#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
Chris Wilson5eddb702010-09-11 13:48:45 +01005322#define FDI_PCDCLK (1<<4)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005323/* CPT */
5324#define FDI_AUTO_TRAINING (1<<10)
5325#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
5326#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
5327#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
5328#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
5329#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005330
Paulo Zanoni04945642012-11-01 21:00:59 -02005331#define _FDI_RXA_MISC 0xf0010
5332#define _FDI_RXB_MISC 0xf1010
5333#define FDI_RX_PWRDN_LANE1_MASK (3<<26)
5334#define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
5335#define FDI_RX_PWRDN_LANE0_MASK (3<<24)
5336#define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
5337#define FDI_RX_TP1_TO_TP2_48 (2<<20)
5338#define FDI_RX_TP1_TO_TP2_64 (3<<20)
5339#define FDI_RX_FDI_DELAY_90 (0x90<<0)
5340#define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
5341
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005342#define _FDI_RXA_TUSIZE1 0xf0030
5343#define _FDI_RXA_TUSIZE2 0xf0038
5344#define _FDI_RXB_TUSIZE1 0xf1030
5345#define _FDI_RXB_TUSIZE2 0xf1038
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005346#define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
5347#define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005348
5349/* FDI_RX interrupt register format */
5350#define FDI_RX_INTER_LANE_ALIGN (1<<10)
5351#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
5352#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
5353#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
5354#define FDI_RX_FS_CODE_ERR (1<<6)
5355#define FDI_RX_FE_CODE_ERR (1<<5)
5356#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
5357#define FDI_RX_HDCP_LINK_FAIL (1<<3)
5358#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
5359#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
5360#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
5361
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005362#define _FDI_RXA_IIR 0xf0014
5363#define _FDI_RXA_IMR 0xf0018
5364#define _FDI_RXB_IIR 0xf1014
5365#define _FDI_RXB_IMR 0xf1018
5366#define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
5367#define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005368
5369#define FDI_PLL_CTL_1 0xfe000
5370#define FDI_PLL_CTL_2 0xfe004
5371
Zhenyu Wangb9055052009-06-05 15:38:38 +08005372#define PCH_LVDS 0xe1180
5373#define LVDS_DETECTED (1 << 1)
5374
Shobhit Kumar98364372012-06-15 11:55:14 -07005375/* vlv has 2 sets of panel control regs. */
Ville Syrjäläf12c47b2013-01-24 15:29:30 +02005376#define PIPEA_PP_STATUS (VLV_DISPLAY_BASE + 0x61200)
5377#define PIPEA_PP_CONTROL (VLV_DISPLAY_BASE + 0x61204)
5378#define PIPEA_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61208)
Ville Syrjäläad933b52014-08-18 22:15:56 +03005379#define PANEL_PORT_SELECT_VLV(port) ((port) << 30)
Ville Syrjäläf12c47b2013-01-24 15:29:30 +02005380#define PIPEA_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6120c)
5381#define PIPEA_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61210)
Shobhit Kumar98364372012-06-15 11:55:14 -07005382
Ville Syrjäläf12c47b2013-01-24 15:29:30 +02005383#define PIPEB_PP_STATUS (VLV_DISPLAY_BASE + 0x61300)
5384#define PIPEB_PP_CONTROL (VLV_DISPLAY_BASE + 0x61304)
5385#define PIPEB_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61308)
5386#define PIPEB_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6130c)
5387#define PIPEB_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61310)
Shobhit Kumar98364372012-06-15 11:55:14 -07005388
Jesse Barnes453c5422013-03-28 09:55:41 -07005389#define VLV_PIPE_PP_STATUS(pipe) _PIPE(pipe, PIPEA_PP_STATUS, PIPEB_PP_STATUS)
5390#define VLV_PIPE_PP_CONTROL(pipe) _PIPE(pipe, PIPEA_PP_CONTROL, PIPEB_PP_CONTROL)
5391#define VLV_PIPE_PP_ON_DELAYS(pipe) \
5392 _PIPE(pipe, PIPEA_PP_ON_DELAYS, PIPEB_PP_ON_DELAYS)
5393#define VLV_PIPE_PP_OFF_DELAYS(pipe) \
5394 _PIPE(pipe, PIPEA_PP_OFF_DELAYS, PIPEB_PP_OFF_DELAYS)
5395#define VLV_PIPE_PP_DIVISOR(pipe) \
5396 _PIPE(pipe, PIPEA_PP_DIVISOR, PIPEB_PP_DIVISOR)
5397
Zhenyu Wangb9055052009-06-05 15:38:38 +08005398#define PCH_PP_STATUS 0xc7200
5399#define PCH_PP_CONTROL 0xc7204
Jesse Barnes4a655f02010-07-22 13:18:18 -07005400#define PANEL_UNLOCK_REGS (0xabcd << 16)
Keith Packard1c0ae802011-09-19 13:59:29 -07005401#define PANEL_UNLOCK_MASK (0xffff << 16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005402#define EDP_FORCE_VDD (1 << 3)
5403#define EDP_BLC_ENABLE (1 << 2)
5404#define PANEL_POWER_RESET (1 << 1)
5405#define PANEL_POWER_OFF (0 << 0)
5406#define PANEL_POWER_ON (1 << 0)
5407#define PCH_PP_ON_DELAYS 0xc7208
Keith Packardf01eca22011-09-28 16:48:10 -07005408#define PANEL_PORT_SELECT_MASK (3 << 30)
5409#define PANEL_PORT_SELECT_LVDS (0 << 30)
5410#define PANEL_PORT_SELECT_DPA (1 << 30)
Keith Packardf01eca22011-09-28 16:48:10 -07005411#define PANEL_PORT_SELECT_DPC (2 << 30)
5412#define PANEL_PORT_SELECT_DPD (3 << 30)
5413#define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
5414#define PANEL_POWER_UP_DELAY_SHIFT 16
5415#define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
5416#define PANEL_LIGHT_ON_DELAY_SHIFT 0
5417
Zhenyu Wangb9055052009-06-05 15:38:38 +08005418#define PCH_PP_OFF_DELAYS 0xc720c
Keith Packardf01eca22011-09-28 16:48:10 -07005419#define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
5420#define PANEL_POWER_DOWN_DELAY_SHIFT 16
5421#define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
5422#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
5423
Zhenyu Wangb9055052009-06-05 15:38:38 +08005424#define PCH_PP_DIVISOR 0xc7210
Keith Packardf01eca22011-09-28 16:48:10 -07005425#define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
5426#define PP_REFERENCE_DIVIDER_SHIFT 8
5427#define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
5428#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08005429
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005430#define PCH_DP_B 0xe4100
5431#define PCH_DPB_AUX_CH_CTL 0xe4110
5432#define PCH_DPB_AUX_CH_DATA1 0xe4114
5433#define PCH_DPB_AUX_CH_DATA2 0xe4118
5434#define PCH_DPB_AUX_CH_DATA3 0xe411c
5435#define PCH_DPB_AUX_CH_DATA4 0xe4120
5436#define PCH_DPB_AUX_CH_DATA5 0xe4124
5437
5438#define PCH_DP_C 0xe4200
5439#define PCH_DPC_AUX_CH_CTL 0xe4210
5440#define PCH_DPC_AUX_CH_DATA1 0xe4214
5441#define PCH_DPC_AUX_CH_DATA2 0xe4218
5442#define PCH_DPC_AUX_CH_DATA3 0xe421c
5443#define PCH_DPC_AUX_CH_DATA4 0xe4220
5444#define PCH_DPC_AUX_CH_DATA5 0xe4224
5445
5446#define PCH_DP_D 0xe4300
5447#define PCH_DPD_AUX_CH_CTL 0xe4310
5448#define PCH_DPD_AUX_CH_DATA1 0xe4314
5449#define PCH_DPD_AUX_CH_DATA2 0xe4318
5450#define PCH_DPD_AUX_CH_DATA3 0xe431c
5451#define PCH_DPD_AUX_CH_DATA4 0xe4320
5452#define PCH_DPD_AUX_CH_DATA5 0xe4324
5453
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005454/* CPT */
5455#define PORT_TRANS_A_SEL_CPT 0
5456#define PORT_TRANS_B_SEL_CPT (1<<29)
5457#define PORT_TRANS_C_SEL_CPT (2<<29)
5458#define PORT_TRANS_SEL_MASK (3<<29)
Keith Packard1519b992011-08-06 10:35:34 -07005459#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
Daniel Vetter19d8fe12012-07-02 13:26:27 +02005460#define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
5461#define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
Ville Syrjälä71485e02014-04-09 13:28:55 +03005462#define SDVO_PORT_TO_PIPE_CHV(val) (((val) & (3<<24)) >> 24)
5463#define DP_PORT_TO_PIPE_CHV(val) (((val) & (3<<16)) >> 16)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005464
5465#define TRANS_DP_CTL_A 0xe0300
5466#define TRANS_DP_CTL_B 0xe1300
5467#define TRANS_DP_CTL_C 0xe2300
Daniel Vetter23670b322012-11-01 09:15:30 +01005468#define TRANS_DP_CTL(pipe) _PIPE(pipe, TRANS_DP_CTL_A, TRANS_DP_CTL_B)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005469#define TRANS_DP_OUTPUT_ENABLE (1<<31)
5470#define TRANS_DP_PORT_SEL_B (0<<29)
5471#define TRANS_DP_PORT_SEL_C (1<<29)
5472#define TRANS_DP_PORT_SEL_D (2<<29)
Eric Anholtcb3543c2011-02-02 12:08:07 -08005473#define TRANS_DP_PORT_SEL_NONE (3<<29)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005474#define TRANS_DP_PORT_SEL_MASK (3<<29)
5475#define TRANS_DP_AUDIO_ONLY (1<<26)
5476#define TRANS_DP_ENH_FRAMING (1<<18)
5477#define TRANS_DP_8BPC (0<<9)
5478#define TRANS_DP_10BPC (1<<9)
5479#define TRANS_DP_6BPC (2<<9)
5480#define TRANS_DP_12BPC (3<<9)
Eric Anholt220cad32010-11-18 09:32:58 +08005481#define TRANS_DP_BPC_MASK (3<<9)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005482#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
5483#define TRANS_DP_VSYNC_ACTIVE_LOW 0
5484#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
5485#define TRANS_DP_HSYNC_ACTIVE_LOW 0
Chris Wilson94113ce2010-08-04 11:25:21 +01005486#define TRANS_DP_SYNC_MASK (3<<3)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005487
5488/* SNB eDP training params */
5489/* SNB A-stepping */
5490#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
5491#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
5492#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
5493#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
5494/* SNB B-stepping */
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08005495#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
5496#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
5497#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
5498#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
5499#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005500#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
5501
Keith Packard1a2eb462011-11-16 16:26:07 -08005502/* IVB */
5503#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
5504#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
5505#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
5506#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
5507#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
5508#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
Imre Deak77fa4cb2013-08-23 23:50:23 +03005509#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e <<22)
Keith Packard1a2eb462011-11-16 16:26:07 -08005510
5511/* legacy values */
5512#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
5513#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
5514#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
5515#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
5516#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
5517
5518#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
5519
Imre Deak9e72b462014-05-05 15:13:55 +03005520#define VLV_PMWGICZ 0x1300a4
5521
Zou Nan haicae58522010-11-09 17:17:32 +08005522#define FORCEWAKE 0xA18C
Jesse Barnes575155a2012-03-28 13:39:37 -07005523#define FORCEWAKE_VLV 0x1300b0
5524#define FORCEWAKE_ACK_VLV 0x1300b4
Jesse Barnesed5de392013-03-08 10:45:57 -08005525#define FORCEWAKE_MEDIA_VLV 0x1300b8
5526#define FORCEWAKE_ACK_MEDIA_VLV 0x1300bc
Eugeni Dodonove7911c42012-07-02 11:51:04 -03005527#define FORCEWAKE_ACK_HSW 0x130044
Chris Wilsoneb43f4a2010-12-08 17:32:24 +00005528#define FORCEWAKE_ACK 0x130090
Jesse Barnesd62b4892013-03-08 10:45:53 -08005529#define VLV_GTLC_WAKE_CTRL 0x130090
Imre Deak981a5ae2014-04-14 20:24:22 +03005530#define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
5531#define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
5532#define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
5533
Jesse Barnesd62b4892013-03-08 10:45:53 -08005534#define VLV_GTLC_PW_STATUS 0x130094
Imre Deak981a5ae2014-04-14 20:24:22 +03005535#define VLV_GTLC_ALLOWWAKEACK (1 << 0)
5536#define VLV_GTLC_ALLOWWAKEERR (1 << 1)
5537#define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
5538#define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
Keith Packard8d715f02011-11-18 20:39:01 -08005539#define FORCEWAKE_MT 0xa188 /* multi-threaded */
Chris Wilsonc5836c22012-10-17 12:09:55 +01005540#define FORCEWAKE_KERNEL 0x1
5541#define FORCEWAKE_USER 0x2
Keith Packard8d715f02011-11-18 20:39:01 -08005542#define FORCEWAKE_MT_ACK 0x130040
5543#define ECOBUS 0xa180
5544#define FORCEWAKE_MT_ENABLE (1<<5)
Imre Deak9e72b462014-05-05 15:13:55 +03005545#define VLV_SPAREG2H 0xA194
Chris Wilson8fd26852010-12-08 18:40:43 +00005546
Ben Widawskydd202c62012-02-09 10:15:18 +01005547#define GTFIFODBG 0x120000
Ville Syrjälä90f256b2013-11-14 01:59:59 +02005548#define GT_FIFO_SBDROPERR (1<<6)
5549#define GT_FIFO_BLOBDROPERR (1<<5)
5550#define GT_FIFO_SB_READ_ABORTERR (1<<4)
5551#define GT_FIFO_DROPERR (1<<3)
Ben Widawskydd202c62012-02-09 10:15:18 +01005552#define GT_FIFO_OVFERR (1<<2)
5553#define GT_FIFO_IAWRERR (1<<1)
5554#define GT_FIFO_IARDERR (1<<0)
5555
Ville Syrjälä46520e22013-11-14 02:00:00 +02005556#define GTFIFOCTL 0x120008
5557#define GT_FIFO_FREE_ENTRIES_MASK 0x7f
Chris Wilson957367202011-05-12 22:17:09 +01005558#define GT_FIFO_NUM_RESERVED_ENTRIES 20
Chris Wilson91355832011-03-04 19:22:40 +00005559
Ben Widawsky05e21cc2013-07-04 11:02:04 -07005560#define HSW_IDICR 0x9008
5561#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
5562#define HSW_EDRAM_PRESENT 0x120010
5563
Daniel Vetter80e829f2012-03-31 11:21:57 +02005564#define GEN6_UCGCTL1 0x9400
Ville Syrjäläe4443e42014-04-09 13:28:41 +03005565# define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16)
Daniel Vetter80e829f2012-03-31 11:21:57 +02005566# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
Daniel Vetterde4a8bd2012-04-11 20:42:38 +02005567# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
Daniel Vetter80e829f2012-03-31 11:21:57 +02005568
Eric Anholt406478d2011-11-07 16:07:04 -08005569#define GEN6_UCGCTL2 0x9404
Jesse Barnes0f846f82012-06-14 11:04:47 -07005570# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
Jesse Barnes6edaa7f2012-06-14 11:04:49 -07005571# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
Eugeni Dodonoveae66b52012-02-08 12:53:49 -08005572# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
Eric Anholt406478d2011-11-07 16:07:04 -08005573# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
Eric Anholt9ca1d102011-11-07 16:07:05 -08005574# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
Eric Anholt406478d2011-11-07 16:07:04 -08005575
Imre Deak9e72b462014-05-05 15:13:55 +03005576#define GEN6_UCGCTL3 0x9408
5577
Jesse Barnese3f33d42012-06-14 11:04:50 -07005578#define GEN7_UCGCTL4 0x940c
5579#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
5580
Imre Deak9e72b462014-05-05 15:13:55 +03005581#define GEN6_RCGCTL1 0x9410
5582#define GEN6_RCGCTL2 0x9414
5583#define GEN6_RSTCTL 0x9420
5584
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02005585#define GEN8_UCGCTL6 0x9430
5586#define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1<<14)
5587
Daisy Sunc76bb612014-08-11 11:08:38 -07005588#define TIMESTAMP_CTR 0x44070
5589#define FREQ_1_28_US(us) (((us) * 100) >> 7)
5590#define MCHBAR_PCU_C0 (MCHBAR_MIRROR_BASE_SNB + 0x5960)
5591
Imre Deak9e72b462014-05-05 15:13:55 +03005592#define GEN6_GFXPAUSE 0xA000
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08005593#define GEN6_RPNSWREQ 0xA008
Chris Wilson8fd26852010-12-08 18:40:43 +00005594#define GEN6_TURBO_DISABLE (1<<31)
5595#define GEN6_FREQUENCY(x) ((x)<<25)
Rodrigo Vivi92bd1bf2013-03-25 17:55:49 -03005596#define HSW_FREQUENCY(x) ((x)<<24)
Chris Wilson8fd26852010-12-08 18:40:43 +00005597#define GEN6_OFFSET(x) ((x)<<19)
5598#define GEN6_AGGRESSIVE_TURBO (0<<15)
5599#define GEN6_RC_VIDEO_FREQ 0xA00C
5600#define GEN6_RC_CONTROL 0xA090
5601#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
5602#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
5603#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
5604#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
5605#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
Jesse Barnes6b88f292013-11-15 09:32:12 -08005606#define VLV_RC_CTL_CTX_RST_PARALLEL (1<<24)
Jesse Barnes0a073b82013-04-17 15:54:58 -07005607#define GEN7_RC_CTL_TO_MODE (1<<28)
Chris Wilson8fd26852010-12-08 18:40:43 +00005608#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
5609#define GEN6_RC_CTL_HW_ENABLE (1<<31)
5610#define GEN6_RP_DOWN_TIMEOUT 0xA010
5611#define GEN6_RP_INTERRUPT_LIMITS 0xA014
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08005612#define GEN6_RPSTAT1 0xA01C
Jesse Barnesccab5c82011-01-18 15:49:25 -08005613#define GEN6_CAGF_SHIFT 8
Ben Widawskyf82855d2013-01-29 12:00:15 -08005614#define HSW_CAGF_SHIFT 7
Jesse Barnesccab5c82011-01-18 15:49:25 -08005615#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
Ben Widawskyf82855d2013-01-29 12:00:15 -08005616#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
Chris Wilson8fd26852010-12-08 18:40:43 +00005617#define GEN6_RP_CONTROL 0xA024
5618#define GEN6_RP_MEDIA_TURBO (1<<11)
Ben Widawsky6ed55ee2011-12-12 19:21:59 -08005619#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
5620#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
5621#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
5622#define GEN6_RP_MEDIA_HW_MODE (1<<9)
5623#define GEN6_RP_MEDIA_SW_MODE (0<<9)
Chris Wilson8fd26852010-12-08 18:40:43 +00005624#define GEN6_RP_MEDIA_IS_GFX (1<<8)
5625#define GEN6_RP_ENABLE (1<<7)
Jesse Barnesccab5c82011-01-18 15:49:25 -08005626#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
5627#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
5628#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005629#define GEN6_RP_DOWN_IDLE_AVG (0x2<<0)
Jesse Barnesccab5c82011-01-18 15:49:25 -08005630#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
Chris Wilson8fd26852010-12-08 18:40:43 +00005631#define GEN6_RP_UP_THRESHOLD 0xA02C
5632#define GEN6_RP_DOWN_THRESHOLD 0xA030
Jesse Barnesccab5c82011-01-18 15:49:25 -08005633#define GEN6_RP_CUR_UP_EI 0xA050
5634#define GEN6_CURICONT_MASK 0xffffff
5635#define GEN6_RP_CUR_UP 0xA054
5636#define GEN6_CURBSYTAVG_MASK 0xffffff
5637#define GEN6_RP_PREV_UP 0xA058
5638#define GEN6_RP_CUR_DOWN_EI 0xA05C
5639#define GEN6_CURIAVG_MASK 0xffffff
5640#define GEN6_RP_CUR_DOWN 0xA060
5641#define GEN6_RP_PREV_DOWN 0xA064
Chris Wilson8fd26852010-12-08 18:40:43 +00005642#define GEN6_RP_UP_EI 0xA068
5643#define GEN6_RP_DOWN_EI 0xA06C
5644#define GEN6_RP_IDLE_HYSTERSIS 0xA070
Imre Deak9e72b462014-05-05 15:13:55 +03005645#define GEN6_RPDEUHWTC 0xA080
5646#define GEN6_RPDEUC 0xA084
5647#define GEN6_RPDEUCSW 0xA088
Chris Wilson8fd26852010-12-08 18:40:43 +00005648#define GEN6_RC_STATE 0xA094
5649#define GEN6_RC1_WAKE_RATE_LIMIT 0xA098
5650#define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C
5651#define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0
5652#define GEN6_RC_EVALUATION_INTERVAL 0xA0A8
5653#define GEN6_RC_IDLE_HYSTERSIS 0xA0AC
5654#define GEN6_RC_SLEEP 0xA0B0
Imre Deak9e72b462014-05-05 15:13:55 +03005655#define GEN6_RCUBMABDTMR 0xA0B0
Chris Wilson8fd26852010-12-08 18:40:43 +00005656#define GEN6_RC1e_THRESHOLD 0xA0B4
5657#define GEN6_RC6_THRESHOLD 0xA0B8
5658#define GEN6_RC6p_THRESHOLD 0xA0BC
Imre Deak9e72b462014-05-05 15:13:55 +03005659#define VLV_RCEDATA 0xA0BC
Chris Wilson8fd26852010-12-08 18:40:43 +00005660#define GEN6_RC6pp_THRESHOLD 0xA0C0
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08005661#define GEN6_PMINTRMSK 0xA168
Deepak Sbaccd452014-05-15 20:58:09 +03005662#define GEN8_PMINTR_REDIRECT_TO_NON_DISP (1<<31)
Imre Deak9e72b462014-05-05 15:13:55 +03005663#define VLV_PWRDWNUPCTL 0xA294
Chris Wilson8fd26852010-12-08 18:40:43 +00005664
5665#define GEN6_PMISR 0x44020
Ben Widawsky4912d042011-04-25 11:25:20 -07005666#define GEN6_PMIMR 0x44024 /* rps_lock */
Chris Wilson8fd26852010-12-08 18:40:43 +00005667#define GEN6_PMIIR 0x44028
5668#define GEN6_PMIER 0x4402C
5669#define GEN6_PM_MBOX_EVENT (1<<25)
5670#define GEN6_PM_THERMAL_EVENT (1<<24)
5671#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
5672#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
5673#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
5674#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
5675#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
Ben Widawsky48484052013-05-28 19:22:27 -07005676#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
Ben Widawsky4912d042011-04-25 11:25:20 -07005677 GEN6_PM_RP_DOWN_THRESHOLD | \
5678 GEN6_PM_RP_DOWN_TIMEOUT)
Chris Wilson8fd26852010-12-08 18:40:43 +00005679
Imre Deak9e72b462014-05-05 15:13:55 +03005680#define GEN7_GT_SCRATCH_BASE 0x4F100
5681#define GEN7_GT_SCRATCH_REG_NUM 8
5682
Deepak S76c3552f2014-01-30 23:08:16 +05305683#define VLV_GTLC_SURVIVABILITY_REG 0x130098
5684#define VLV_GFX_CLK_STATUS_BIT (1<<3)
5685#define VLV_GFX_CLK_FORCE_ON_BIT (1<<2)
5686
Ben Widawskycce66a22012-03-27 18:59:38 -07005687#define GEN6_GT_GFX_RC6_LOCKED 0x138104
Jesse Barnes49798eb2013-09-26 17:55:57 -07005688#define VLV_COUNTER_CONTROL 0x138104
5689#define VLV_COUNT_RANGE_HIGH (1<<15)
Deepak S31685c22014-07-03 17:33:01 -04005690#define VLV_MEDIA_RC0_COUNT_EN (1<<5)
5691#define VLV_RENDER_RC0_COUNT_EN (1<<4)
Jesse Barnes49798eb2013-09-26 17:55:57 -07005692#define VLV_MEDIA_RC6_COUNT_EN (1<<1)
5693#define VLV_RENDER_RC6_COUNT_EN (1<<0)
Ben Widawskycce66a22012-03-27 18:59:38 -07005694#define GEN6_GT_GFX_RC6 0x138108
Imre Deak9cc19be2014-04-14 20:24:24 +03005695#define VLV_GT_RENDER_RC6 0x138108
5696#define VLV_GT_MEDIA_RC6 0x13810C
5697
Ben Widawskycce66a22012-03-27 18:59:38 -07005698#define GEN6_GT_GFX_RC6p 0x13810C
5699#define GEN6_GT_GFX_RC6pp 0x138110
Deepak S31685c22014-07-03 17:33:01 -04005700#define VLV_RENDER_C0_COUNT_REG 0x138118
5701#define VLV_MEDIA_C0_COUNT_REG 0x13811C
Ben Widawskycce66a22012-03-27 18:59:38 -07005702
Chris Wilson8fd26852010-12-08 18:40:43 +00005703#define GEN6_PCODE_MAILBOX 0x138124
5704#define GEN6_PCODE_READY (1<<31)
Jesse Barnesa6044e22010-12-20 11:34:20 -08005705#define GEN6_READ_OC_PARAMS 0xc
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07005706#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
5707#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
Ben Widawsky31643d52012-09-26 10:34:01 -07005708#define GEN6_PCODE_WRITE_RC6VIDS 0x4
5709#define GEN6_PCODE_READ_RC6VIDS 0x5
Paulo Zanoni515b2392013-09-10 19:36:37 -03005710#define GEN6_PCODE_READ_D_COMP 0x10
5711#define GEN6_PCODE_WRITE_D_COMP 0x11
Ben Widawsky7083e052013-02-01 16:41:14 -08005712#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
5713#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
Ben Widawsky2a114cc2013-11-02 21:07:47 -07005714#define DISPLAY_IPS_CONTROL 0x19
Chris Wilson8fd26852010-12-08 18:40:43 +00005715#define GEN6_PCODE_DATA 0x138128
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07005716#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
Chris Wilson3ebecd02013-04-12 19:10:13 +01005717#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
Chris Wilson8fd26852010-12-08 18:40:43 +00005718
Ben Widawsky4d855292011-12-12 19:34:16 -08005719#define GEN6_GT_CORE_STATUS 0x138060
5720#define GEN6_CORE_CPD_STATE_MASK (7<<4)
5721#define GEN6_RCn_MASK 7
5722#define GEN6_RC0 0
5723#define GEN6_RC3 2
5724#define GEN6_RC6 3
5725#define GEN6_RC7 4
5726
Ben Widawskye3689192012-05-25 16:56:22 -07005727#define GEN7_MISCCPCTL (0x9424)
5728#define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
5729
5730/* IVYBRIDGE DPF */
5731#define GEN7_L3CDERRST1 0xB008 /* L3CD Error Status 1 */
Ben Widawsky35a85ac2013-09-19 11:13:41 -07005732#define HSW_L3CDERRST11 0xB208 /* L3CD Error Status register 1 slice 1 */
Ben Widawskye3689192012-05-25 16:56:22 -07005733#define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
5734#define GEN7_PARITY_ERROR_VALID (1<<13)
5735#define GEN7_L3CDERRST1_BANK_MASK (3<<11)
5736#define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
5737#define GEN7_PARITY_ERROR_ROW(reg) \
5738 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
5739#define GEN7_PARITY_ERROR_BANK(reg) \
5740 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
5741#define GEN7_PARITY_ERROR_SUBBANK(reg) \
5742 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
5743#define GEN7_L3CDERRST1_ENABLE (1<<7)
5744
Ben Widawskyb9524a12012-05-25 16:56:24 -07005745#define GEN7_L3LOG_BASE 0xB070
Ben Widawsky35a85ac2013-09-19 11:13:41 -07005746#define HSW_L3LOG_BASE_SLICE1 0xB270
Ben Widawskyb9524a12012-05-25 16:56:24 -07005747#define GEN7_L3LOG_SIZE 0x80
5748
Jesse Barnes12f33822012-10-25 12:15:45 -07005749#define GEN7_HALF_SLICE_CHICKEN1 0xe100 /* IVB GT1 + VLV */
5750#define GEN7_HALF_SLICE_CHICKEN1_GT2 0xf100
5751#define GEN7_MAX_PS_THREAD_DEP (8<<12)
Ben Widawsky4c2e7a52013-11-02 21:08:00 -07005752#define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1<<10)
Jesse Barnes12f33822012-10-25 12:15:45 -07005753#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
5754
Kenneth Graunkec8966e12014-02-26 23:59:30 -08005755#define GEN8_ROW_CHICKEN 0xe4f0
5756#define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1<<8)
Kenneth Graunke1411e6a2014-02-26 23:59:31 -08005757#define STALL_DOP_GATING_DISABLE (1<<5)
Kenneth Graunkec8966e12014-02-26 23:59:30 -08005758
Jesse Barnes8ab43972012-10-25 12:15:42 -07005759#define GEN7_ROW_CHICKEN2 0xe4f4
5760#define GEN7_ROW_CHICKEN2_GT2 0xf4f4
5761#define DOP_CLOCK_GATING_DISABLE (1<<0)
5762
Francisco Jerezf3fc4882013-10-02 15:53:16 -07005763#define HSW_ROW_CHICKEN3 0xe49c
5764#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
5765
Ben Widawskyfd392b62013-11-04 22:52:39 -08005766#define HALF_SLICE_CHICKEN3 0xe184
5767#define GEN8_CENTROID_PIXEL_OPT_DIS (1<<8)
Ben Widawskybf663472013-11-02 21:07:57 -07005768#define GEN8_SAMPLER_POWER_BYPASS_DIS (1<<1)
Ben Widawskyfd392b62013-11-04 22:52:39 -08005769
Damien Lespiau5c969aa2014-02-07 19:12:48 +00005770#define G4X_AUD_VID_DID (dev_priv->info.display_mmio_offset + 0x62020)
Wu Fengguange0dac652011-09-05 14:25:34 +08005771#define INTEL_AUDIO_DEVCL 0x808629FB
5772#define INTEL_AUDIO_DEVBLC 0x80862801
5773#define INTEL_AUDIO_DEVCTG 0x80862802
5774
5775#define G4X_AUD_CNTL_ST 0x620B4
5776#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
5777#define G4X_ELDV_DEVCTG (1 << 14)
5778#define G4X_ELD_ADDR (0xf << 5)
5779#define G4X_ELD_ACK (1 << 4)
5780#define G4X_HDMIW_HDMIEDID 0x6210C
5781
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005782#define IBX_HDMIW_HDMIEDID_A 0xE2050
Wang Xingchao9b138a82012-08-09 16:52:18 +08005783#define IBX_HDMIW_HDMIEDID_B 0xE2150
5784#define IBX_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
5785 IBX_HDMIW_HDMIEDID_A, \
5786 IBX_HDMIW_HDMIEDID_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005787#define IBX_AUD_CNTL_ST_A 0xE20B4
Wang Xingchao9b138a82012-08-09 16:52:18 +08005788#define IBX_AUD_CNTL_ST_B 0xE21B4
5789#define IBX_AUD_CNTL_ST(pipe) _PIPE(pipe, \
5790 IBX_AUD_CNTL_ST_A, \
5791 IBX_AUD_CNTL_ST_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005792#define IBX_ELD_BUFFER_SIZE (0x1f << 10)
5793#define IBX_ELD_ADDRESS (0x1f << 5)
5794#define IBX_ELD_ACK (1 << 4)
5795#define IBX_AUD_CNTL_ST2 0xE20C0
5796#define IBX_ELD_VALIDB (1 << 0)
5797#define IBX_CP_READYB (1 << 1)
Wu Fengguange0dac652011-09-05 14:25:34 +08005798
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005799#define CPT_HDMIW_HDMIEDID_A 0xE5050
Wang Xingchao9b138a82012-08-09 16:52:18 +08005800#define CPT_HDMIW_HDMIEDID_B 0xE5150
5801#define CPT_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
5802 CPT_HDMIW_HDMIEDID_A, \
5803 CPT_HDMIW_HDMIEDID_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005804#define CPT_AUD_CNTL_ST_A 0xE50B4
Wang Xingchao9b138a82012-08-09 16:52:18 +08005805#define CPT_AUD_CNTL_ST_B 0xE51B4
5806#define CPT_AUD_CNTL_ST(pipe) _PIPE(pipe, \
5807 CPT_AUD_CNTL_ST_A, \
5808 CPT_AUD_CNTL_ST_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005809#define CPT_AUD_CNTRL_ST2 0xE50C0
Wu Fengguange0dac652011-09-05 14:25:34 +08005810
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04005811#define VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
5812#define VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
5813#define VLV_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
5814 VLV_HDMIW_HDMIEDID_A, \
5815 VLV_HDMIW_HDMIEDID_B)
5816#define VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
5817#define VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
5818#define VLV_AUD_CNTL_ST(pipe) _PIPE(pipe, \
5819 VLV_AUD_CNTL_ST_A, \
5820 VLV_AUD_CNTL_ST_B)
5821#define VLV_AUD_CNTL_ST2 (VLV_DISPLAY_BASE + 0x620C0)
5822
Eric Anholtae662d32012-01-03 09:23:29 -08005823/* These are the 4 32-bit write offset registers for each stream
5824 * output buffer. It determines the offset from the
5825 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
5826 */
5827#define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4)
5828
Wu Fengguangb6daa022012-01-06 14:41:31 -06005829#define IBX_AUD_CONFIG_A 0xe2000
Wang Xingchao9b138a82012-08-09 16:52:18 +08005830#define IBX_AUD_CONFIG_B 0xe2100
5831#define IBX_AUD_CFG(pipe) _PIPE(pipe, \
5832 IBX_AUD_CONFIG_A, \
5833 IBX_AUD_CONFIG_B)
Wu Fengguangb6daa022012-01-06 14:41:31 -06005834#define CPT_AUD_CONFIG_A 0xe5000
Wang Xingchao9b138a82012-08-09 16:52:18 +08005835#define CPT_AUD_CONFIG_B 0xe5100
5836#define CPT_AUD_CFG(pipe) _PIPE(pipe, \
5837 CPT_AUD_CONFIG_A, \
5838 CPT_AUD_CONFIG_B)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04005839#define VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
5840#define VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
5841#define VLV_AUD_CFG(pipe) _PIPE(pipe, \
5842 VLV_AUD_CONFIG_A, \
5843 VLV_AUD_CONFIG_B)
5844
Wu Fengguangb6daa022012-01-06 14:41:31 -06005845#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
5846#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
5847#define AUD_CONFIG_UPPER_N_SHIFT 20
5848#define AUD_CONFIG_UPPER_N_VALUE (0xff << 20)
5849#define AUD_CONFIG_LOWER_N_SHIFT 4
5850#define AUD_CONFIG_LOWER_N_VALUE (0xfff << 4)
5851#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
Jani Nikula1a915102013-10-16 12:34:48 +03005852#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
5853#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
5854#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
5855#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
5856#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
5857#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
5858#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
5859#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
5860#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
5861#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
5862#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
Wu Fengguangb6daa022012-01-06 14:41:31 -06005863#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
5864
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08005865/* HSW Audio */
5866#define HSW_AUD_CONFIG_A 0x65000 /* Audio Configuration Transcoder A */
5867#define HSW_AUD_CONFIG_B 0x65100 /* Audio Configuration Transcoder B */
5868#define HSW_AUD_CFG(pipe) _PIPE(pipe, \
5869 HSW_AUD_CONFIG_A, \
5870 HSW_AUD_CONFIG_B)
5871
5872#define HSW_AUD_MISC_CTRL_A 0x65010 /* Audio Misc Control Convert 1 */
5873#define HSW_AUD_MISC_CTRL_B 0x65110 /* Audio Misc Control Convert 2 */
5874#define HSW_AUD_MISC_CTRL(pipe) _PIPE(pipe, \
5875 HSW_AUD_MISC_CTRL_A, \
5876 HSW_AUD_MISC_CTRL_B)
5877
5878#define HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4 /* Audio DIP and ELD Control State Transcoder A */
5879#define HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4 /* Audio DIP and ELD Control State Transcoder B */
5880#define HSW_AUD_DIP_ELD_CTRL(pipe) _PIPE(pipe, \
5881 HSW_AUD_DIP_ELD_CTRL_ST_A, \
5882 HSW_AUD_DIP_ELD_CTRL_ST_B)
5883
5884/* Audio Digital Converter */
5885#define HSW_AUD_DIG_CNVT_1 0x65080 /* Audio Converter 1 */
5886#define HSW_AUD_DIG_CNVT_2 0x65180 /* Audio Converter 1 */
5887#define AUD_DIG_CNVT(pipe) _PIPE(pipe, \
5888 HSW_AUD_DIG_CNVT_1, \
5889 HSW_AUD_DIG_CNVT_2)
Wang Xingchao9b138a82012-08-09 16:52:18 +08005890#define DIP_PORT_SEL_MASK 0x3
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08005891
5892#define HSW_AUD_EDID_DATA_A 0x65050
5893#define HSW_AUD_EDID_DATA_B 0x65150
5894#define HSW_AUD_EDID_DATA(pipe) _PIPE(pipe, \
5895 HSW_AUD_EDID_DATA_A, \
5896 HSW_AUD_EDID_DATA_B)
5897
5898#define HSW_AUD_PIPE_CONV_CFG 0x6507c /* Audio pipe and converter configs */
5899#define HSW_AUD_PIN_ELD_CP_VLD 0x650c0 /* Audio ELD and CP Ready Status */
5900#define AUDIO_INACTIVE_C (1<<11)
5901#define AUDIO_INACTIVE_B (1<<7)
5902#define AUDIO_INACTIVE_A (1<<3)
5903#define AUDIO_OUTPUT_ENABLE_A (1<<2)
5904#define AUDIO_OUTPUT_ENABLE_B (1<<6)
5905#define AUDIO_OUTPUT_ENABLE_C (1<<10)
5906#define AUDIO_ELD_VALID_A (1<<0)
5907#define AUDIO_ELD_VALID_B (1<<4)
5908#define AUDIO_ELD_VALID_C (1<<8)
5909#define AUDIO_CP_READY_A (1<<1)
5910#define AUDIO_CP_READY_B (1<<5)
5911#define AUDIO_CP_READY_C (1<<9)
5912
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03005913/* HSW Power Wells */
Paulo Zanonifa42e232013-01-25 16:59:11 -02005914#define HSW_PWR_WELL_BIOS 0x45400 /* CTL1 */
5915#define HSW_PWR_WELL_DRIVER 0x45404 /* CTL2 */
5916#define HSW_PWR_WELL_KVMR 0x45408 /* CTL3 */
5917#define HSW_PWR_WELL_DEBUG 0x4540C /* CTL4 */
Paulo Zanoni6aedd1f2013-08-02 16:22:25 -03005918#define HSW_PWR_WELL_ENABLE_REQUEST (1<<31)
5919#define HSW_PWR_WELL_STATE_ENABLED (1<<30)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005920#define HSW_PWR_WELL_CTL5 0x45410
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03005921#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
5922#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005923#define HSW_PWR_WELL_FORCE_ON (1<<19)
5924#define HSW_PWR_WELL_CTL6 0x45414
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03005925
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03005926/* Per-pipe DDI Function Control */
Paulo Zanoniad80a812012-10-24 16:06:19 -02005927#define TRANS_DDI_FUNC_CTL_A 0x60400
5928#define TRANS_DDI_FUNC_CTL_B 0x61400
5929#define TRANS_DDI_FUNC_CTL_C 0x62400
5930#define TRANS_DDI_FUNC_CTL_EDP 0x6F400
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005931#define TRANS_DDI_FUNC_CTL(tran) _TRANSCODER2(tran, TRANS_DDI_FUNC_CTL_A)
5932
Paulo Zanoniad80a812012-10-24 16:06:19 -02005933#define TRANS_DDI_FUNC_ENABLE (1<<31)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03005934/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
Paulo Zanoniad80a812012-10-24 16:06:19 -02005935#define TRANS_DDI_PORT_MASK (7<<28)
Daniel Vetter26804af2014-06-25 22:01:55 +03005936#define TRANS_DDI_PORT_SHIFT 28
Paulo Zanoniad80a812012-10-24 16:06:19 -02005937#define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
5938#define TRANS_DDI_PORT_NONE (0<<28)
5939#define TRANS_DDI_MODE_SELECT_MASK (7<<24)
5940#define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
5941#define TRANS_DDI_MODE_SELECT_DVI (1<<24)
5942#define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
5943#define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
5944#define TRANS_DDI_MODE_SELECT_FDI (4<<24)
5945#define TRANS_DDI_BPC_MASK (7<<20)
5946#define TRANS_DDI_BPC_8 (0<<20)
5947#define TRANS_DDI_BPC_10 (1<<20)
5948#define TRANS_DDI_BPC_6 (2<<20)
5949#define TRANS_DDI_BPC_12 (3<<20)
5950#define TRANS_DDI_PVSYNC (1<<17)
5951#define TRANS_DDI_PHSYNC (1<<16)
5952#define TRANS_DDI_EDP_INPUT_MASK (7<<12)
5953#define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
5954#define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
5955#define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
5956#define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
Dave Airlie01b887c2014-05-02 11:17:41 +10005957#define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1<<8)
Paulo Zanoniad80a812012-10-24 16:06:19 -02005958#define TRANS_DDI_BFI_ENABLE (1<<4)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03005959
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03005960/* DisplayPort Transport Control */
5961#define DP_TP_CTL_A 0x64040
5962#define DP_TP_CTL_B 0x64140
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005963#define DP_TP_CTL(port) _PORT(port, DP_TP_CTL_A, DP_TP_CTL_B)
5964#define DP_TP_CTL_ENABLE (1<<31)
5965#define DP_TP_CTL_MODE_SST (0<<27)
5966#define DP_TP_CTL_MODE_MST (1<<27)
Dave Airlie01b887c2014-05-02 11:17:41 +10005967#define DP_TP_CTL_FORCE_ACT (1<<25)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03005968#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005969#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03005970#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
5971#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
5972#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03005973#define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
5974#define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005975#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03005976#define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03005977
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03005978/* DisplayPort Transport Status */
5979#define DP_TP_STATUS_A 0x64044
5980#define DP_TP_STATUS_B 0x64144
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005981#define DP_TP_STATUS(port) _PORT(port, DP_TP_STATUS_A, DP_TP_STATUS_B)
Dave Airlie01b887c2014-05-02 11:17:41 +10005982#define DP_TP_STATUS_IDLE_DONE (1<<25)
5983#define DP_TP_STATUS_ACT_SENT (1<<24)
5984#define DP_TP_STATUS_MODE_STATUS_MST (1<<23)
5985#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
5986#define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8)
5987#define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4)
5988#define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0)
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03005989
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03005990/* DDI Buffer Control */
5991#define DDI_BUF_CTL_A 0x64000
5992#define DDI_BUF_CTL_B 0x64100
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005993#define DDI_BUF_CTL(port) _PORT(port, DDI_BUF_CTL_A, DDI_BUF_CTL_B)
5994#define DDI_BUF_CTL_ENABLE (1<<31)
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05305995#define DDI_BUF_TRANS_SELECT(n) ((n) << 24)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005996#define DDI_BUF_EMP_MASK (0xf<<24)
Damien Lespiau876a8cd2012-12-11 18:48:30 +00005997#define DDI_BUF_PORT_REVERSAL (1<<16)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005998#define DDI_BUF_IS_IDLE (1<<7)
Paulo Zanoni79935fc2012-11-20 13:27:40 -02005999#define DDI_A_4_LANES (1<<4)
Daniel Vetter17aa6be2013-04-30 14:01:40 +02006000#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03006001#define DDI_INIT_DISPLAY_DETECTED (1<<0)
6002
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03006003/* DDI Buffer Translations */
6004#define DDI_BUF_TRANS_A 0x64E00
6005#define DDI_BUF_TRANS_B 0x64E60
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006006#define DDI_BUF_TRANS(port) _PORT(port, DDI_BUF_TRANS_A, DDI_BUF_TRANS_B)
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03006007
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03006008/* Sideband Interface (SBI) is programmed indirectly, via
6009 * SBI_ADDR, which contains the register offset; and SBI_DATA,
6010 * which contains the payload */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006011#define SBI_ADDR 0xC6000
6012#define SBI_DATA 0xC6004
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03006013#define SBI_CTL_STAT 0xC6008
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02006014#define SBI_CTL_DEST_ICLK (0x0<<16)
6015#define SBI_CTL_DEST_MPHY (0x1<<16)
6016#define SBI_CTL_OP_IORD (0x2<<8)
6017#define SBI_CTL_OP_IOWR (0x3<<8)
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03006018#define SBI_CTL_OP_CRRD (0x6<<8)
6019#define SBI_CTL_OP_CRWR (0x7<<8)
6020#define SBI_RESPONSE_FAIL (0x1<<1)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006021#define SBI_RESPONSE_SUCCESS (0x0<<1)
6022#define SBI_BUSY (0x1<<0)
6023#define SBI_READY (0x0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03006024
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03006025/* SBI offsets */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006026#define SBI_SSCDIVINTPHASE6 0x0600
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03006027#define SBI_SSCDIVINTPHASE_DIVSEL_MASK ((0x7f)<<1)
6028#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
6029#define SBI_SSCDIVINTPHASE_INCVAL_MASK ((0x7f)<<8)
6030#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006031#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03006032#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006033#define SBI_SSCCTL 0x020c
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03006034#define SBI_SSCCTL6 0x060C
Paulo Zanonidde86e22012-12-01 12:04:25 -02006035#define SBI_SSCCTL_PATHALT (1<<3)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006036#define SBI_SSCCTL_DISABLE (1<<0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03006037#define SBI_SSCAUXDIV6 0x0610
6038#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006039#define SBI_DBUFF0 0x2a00
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006040#define SBI_GEN0 0x1f00
6041#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1<<0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03006042
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03006043/* LPT PIXCLK_GATE */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006044#define PIXCLK_GATE 0xC6020
Paulo Zanoni745ca3b2012-08-08 14:15:32 -03006045#define PIXCLK_GATE_UNGATE (1<<0)
6046#define PIXCLK_GATE_GATE (0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03006047
Eugeni Dodonove93ea062012-03-29 12:32:32 -03006048/* SPLL */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006049#define SPLL_CTL 0x46020
Eugeni Dodonove93ea062012-03-29 12:32:32 -03006050#define SPLL_PLL_ENABLE (1<<31)
Damien Lespiau39bc66c2012-10-11 15:24:04 +01006051#define SPLL_PLL_SSC (1<<28)
6052#define SPLL_PLL_NON_SSC (2<<28)
Jesse Barnes11578552014-01-21 12:42:10 -08006053#define SPLL_PLL_LCPLL (3<<28)
6054#define SPLL_PLL_REF_MASK (3<<28)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006055#define SPLL_PLL_FREQ_810MHz (0<<26)
6056#define SPLL_PLL_FREQ_1350MHz (1<<26)
Jesse Barnes11578552014-01-21 12:42:10 -08006057#define SPLL_PLL_FREQ_2700MHz (2<<26)
6058#define SPLL_PLL_FREQ_MASK (3<<26)
Eugeni Dodonove93ea062012-03-29 12:32:32 -03006059
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03006060/* WRPLL */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006061#define WRPLL_CTL1 0x46040
6062#define WRPLL_CTL2 0x46060
Daniel Vetterd452c5b2014-07-04 11:27:39 -03006063#define WRPLL_CTL(pll) (pll == 0 ? WRPLL_CTL1 : WRPLL_CTL2)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006064#define WRPLL_PLL_ENABLE (1<<31)
Daniel Vetter114fe482014-06-25 22:01:48 +03006065#define WRPLL_PLL_SSC (1<<28)
6066#define WRPLL_PLL_NON_SSC (2<<28)
6067#define WRPLL_PLL_LCPLL (3<<28)
6068#define WRPLL_PLL_REF_MASK (3<<28)
Eugeni Dodonovef4d0842012-04-13 17:08:38 -03006069/* WRPLL divider programming */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006070#define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
Jesse Barnes11578552014-01-21 12:42:10 -08006071#define WRPLL_DIVIDER_REF_MASK (0xff)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006072#define WRPLL_DIVIDER_POST(x) ((x)<<8)
Jesse Barnes11578552014-01-21 12:42:10 -08006073#define WRPLL_DIVIDER_POST_MASK (0x3f<<8)
6074#define WRPLL_DIVIDER_POST_SHIFT 8
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006075#define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
Jesse Barnes11578552014-01-21 12:42:10 -08006076#define WRPLL_DIVIDER_FB_SHIFT 16
6077#define WRPLL_DIVIDER_FB_MASK (0xff<<16)
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03006078
Eugeni Dodonovfec91812012-03-29 12:32:33 -03006079/* Port clock selection */
6080#define PORT_CLK_SEL_A 0x46100
6081#define PORT_CLK_SEL_B 0x46104
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006082#define PORT_CLK_SEL(port) _PORT(port, PORT_CLK_SEL_A, PORT_CLK_SEL_B)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03006083#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
6084#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
6085#define PORT_CLK_SEL_LCPLL_810 (2<<29)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006086#define PORT_CLK_SEL_SPLL (3<<29)
Daniel Vetter716c2e52014-06-25 22:02:02 +03006087#define PORT_CLK_SEL_WRPLL(pll) (((pll)+4)<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03006088#define PORT_CLK_SEL_WRPLL1 (4<<29)
6089#define PORT_CLK_SEL_WRPLL2 (5<<29)
Paulo Zanoni6441ab52012-10-05 12:05:58 -03006090#define PORT_CLK_SEL_NONE (7<<29)
Jesse Barnes11578552014-01-21 12:42:10 -08006091#define PORT_CLK_SEL_MASK (7<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03006092
Paulo Zanonibb523fc2012-10-23 18:29:56 -02006093/* Transcoder clock selection */
6094#define TRANS_CLK_SEL_A 0x46140
6095#define TRANS_CLK_SEL_B 0x46144
6096#define TRANS_CLK_SEL(tran) _TRANSCODER(tran, TRANS_CLK_SEL_A, TRANS_CLK_SEL_B)
6097/* For each transcoder, we need to select the corresponding port clock */
6098#define TRANS_CLK_SEL_DISABLED (0x0<<29)
6099#define TRANS_CLK_SEL_PORT(x) ((x+1)<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03006100
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006101#define TRANSA_MSA_MISC 0x60410
6102#define TRANSB_MSA_MISC 0x61410
6103#define TRANSC_MSA_MISC 0x62410
6104#define TRANS_EDP_MSA_MISC 0x6f410
6105#define TRANS_MSA_MISC(tran) _TRANSCODER2(tran, TRANSA_MSA_MISC)
6106
Paulo Zanonic9809792012-10-23 18:30:00 -02006107#define TRANS_MSA_SYNC_CLK (1<<0)
6108#define TRANS_MSA_6_BPC (0<<5)
6109#define TRANS_MSA_8_BPC (1<<5)
6110#define TRANS_MSA_10_BPC (2<<5)
6111#define TRANS_MSA_12_BPC (3<<5)
6112#define TRANS_MSA_16_BPC (4<<5)
Paulo Zanonidae84792012-10-15 15:51:30 -03006113
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03006114/* LCPLL Control */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006115#define LCPLL_CTL 0x130040
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03006116#define LCPLL_PLL_DISABLE (1<<31)
6117#define LCPLL_PLL_LOCK (1<<30)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03006118#define LCPLL_CLK_FREQ_MASK (3<<26)
6119#define LCPLL_CLK_FREQ_450 (0<<26)
Paulo Zanonie39bf982013-11-02 21:07:36 -07006120#define LCPLL_CLK_FREQ_54O_BDW (1<<26)
6121#define LCPLL_CLK_FREQ_337_5_BDW (2<<26)
6122#define LCPLL_CLK_FREQ_675_BDW (3<<26)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006123#define LCPLL_CD_CLOCK_DISABLE (1<<25)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03006124#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006125#define LCPLL_POWER_DOWN_ALLOW (1<<22)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03006126#define LCPLL_CD_SOURCE_FCLK (1<<21)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006127#define LCPLL_CD_SOURCE_FCLK_DONE (1<<19)
6128
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03006129/* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register,
6130 * since on HSW we can't write to it using I915_WRITE. */
6131#define D_COMP_HSW (MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
6132#define D_COMP_BDW 0x138144
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006133#define D_COMP_RCOMP_IN_PROGRESS (1<<9)
6134#define D_COMP_COMP_FORCE (1<<8)
6135#define D_COMP_COMP_DISABLE (1<<0)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03006136
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03006137/* Pipe WM_LINETIME - watermark line time */
6138#define PIPE_WM_LINETIME_A 0x45270
6139#define PIPE_WM_LINETIME_B 0x45274
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006140#define PIPE_WM_LINETIME(pipe) _PIPE(pipe, PIPE_WM_LINETIME_A, \
6141 PIPE_WM_LINETIME_B)
6142#define PIPE_WM_LINETIME_MASK (0x1ff)
6143#define PIPE_WM_LINETIME_TIME(x) ((x))
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03006144#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006145#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03006146
6147/* SFUSE_STRAP */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006148#define SFUSE_STRAP 0xc2014
Damien Lespiau658ac4c2014-02-10 17:19:45 +00006149#define SFUSE_STRAP_FUSE_LOCK (1<<13)
6150#define SFUSE_STRAP_DISPLAY_DISABLED (1<<7)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03006151#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
6152#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
6153#define SFUSE_STRAP_DDID_DETECTED (1<<0)
6154
Paulo Zanoni801bcff2013-05-31 10:08:35 -03006155#define WM_MISC 0x45260
6156#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
6157
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03006158#define WM_DBG 0x45280
6159#define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
6160#define WM_DBG_DISALLOW_MAXFIFO (1<<1)
6161#define WM_DBG_DISALLOW_SPRITE (1<<2)
6162
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006163/* pipe CSC */
6164#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
6165#define _PIPE_A_CSC_COEFF_BY 0x49014
6166#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
6167#define _PIPE_A_CSC_COEFF_BU 0x4901c
6168#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
6169#define _PIPE_A_CSC_COEFF_BV 0x49024
6170#define _PIPE_A_CSC_MODE 0x49028
Ville Syrjälä29a397b2013-04-19 12:23:02 +03006171#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
6172#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
6173#define CSC_MODE_YUV_TO_RGB (1 << 0)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006174#define _PIPE_A_CSC_PREOFF_HI 0x49030
6175#define _PIPE_A_CSC_PREOFF_ME 0x49034
6176#define _PIPE_A_CSC_PREOFF_LO 0x49038
6177#define _PIPE_A_CSC_POSTOFF_HI 0x49040
6178#define _PIPE_A_CSC_POSTOFF_ME 0x49044
6179#define _PIPE_A_CSC_POSTOFF_LO 0x49048
6180
6181#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
6182#define _PIPE_B_CSC_COEFF_BY 0x49114
6183#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
6184#define _PIPE_B_CSC_COEFF_BU 0x4911c
6185#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
6186#define _PIPE_B_CSC_COEFF_BV 0x49124
6187#define _PIPE_B_CSC_MODE 0x49128
6188#define _PIPE_B_CSC_PREOFF_HI 0x49130
6189#define _PIPE_B_CSC_PREOFF_ME 0x49134
6190#define _PIPE_B_CSC_PREOFF_LO 0x49138
6191#define _PIPE_B_CSC_POSTOFF_HI 0x49140
6192#define _PIPE_B_CSC_POSTOFF_ME 0x49144
6193#define _PIPE_B_CSC_POSTOFF_LO 0x49148
6194
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006195#define PIPE_CSC_COEFF_RY_GY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
6196#define PIPE_CSC_COEFF_BY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
6197#define PIPE_CSC_COEFF_RU_GU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
6198#define PIPE_CSC_COEFF_BU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
6199#define PIPE_CSC_COEFF_RV_GV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
6200#define PIPE_CSC_COEFF_BV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
6201#define PIPE_CSC_MODE(pipe) _PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
6202#define PIPE_CSC_PREOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
6203#define PIPE_CSC_PREOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
6204#define PIPE_CSC_PREOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
6205#define PIPE_CSC_POSTOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
6206#define PIPE_CSC_POSTOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
6207#define PIPE_CSC_POSTOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
6208
Jani Nikula3230bf12013-08-27 15:12:16 +03006209/* VLV MIPI registers */
6210
6211#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
6212#define _MIPIB_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306213#define MIPI_PORT_CTRL(tc) _TRANSCODER(tc, _MIPIA_PORT_CTRL, \
6214 _MIPIB_PORT_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03006215#define DPI_ENABLE (1 << 31) /* A + B */
6216#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
6217#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
6218#define DUAL_LINK_MODE_MASK (1 << 26)
6219#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
6220#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
6221#define DITHERING_ENABLE (1 << 25) /* A + B */
6222#define FLOPPED_HSTX (1 << 23)
6223#define DE_INVERT (1 << 19) /* XXX */
6224#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
6225#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
6226#define AFE_LATCHOUT (1 << 17)
6227#define LP_OUTPUT_HOLD (1 << 16)
6228#define MIPIB_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
6229#define MIPIB_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
6230#define MIPIB_MIPI4DPHY_DELAY_COUNT_SHIFT 11
6231#define MIPIB_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
6232#define CSB_SHIFT 9
6233#define CSB_MASK (3 << 9)
6234#define CSB_20MHZ (0 << 9)
6235#define CSB_10MHZ (1 << 9)
6236#define CSB_40MHZ (2 << 9)
6237#define BANDGAP_MASK (1 << 8)
6238#define BANDGAP_PNW_CIRCUIT (0 << 8)
6239#define BANDGAP_LNC_CIRCUIT (1 << 8)
6240#define MIPIB_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
6241#define MIPIB_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
6242#define TEARING_EFFECT_DELAY (1 << 4) /* A + B */
6243#define TEARING_EFFECT_SHIFT 2 /* A + B */
6244#define TEARING_EFFECT_MASK (3 << 2)
6245#define TEARING_EFFECT_OFF (0 << 2)
6246#define TEARING_EFFECT_DSI (1 << 2)
6247#define TEARING_EFFECT_GPIO (2 << 2)
6248#define LANE_CONFIGURATION_SHIFT 0
6249#define LANE_CONFIGURATION_MASK (3 << 0)
6250#define LANE_CONFIGURATION_4LANE (0 << 0)
6251#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
6252#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
6253
6254#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
6255#define _MIPIB_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306256#define MIPI_TEARING_CTRL(tc) _TRANSCODER(tc, \
6257 _MIPIA_TEARING_CTRL, _MIPIB_TEARING_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03006258#define TEARING_EFFECT_DELAY_SHIFT 0
6259#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
6260
6261/* XXX: all bits reserved */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306262#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
Jani Nikula3230bf12013-08-27 15:12:16 +03006263
6264/* MIPI DSI Controller and D-PHY registers */
6265
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306266#define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000)
6267#define _MIPIB_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306268#define MIPI_DEVICE_READY(tc) _TRANSCODER(tc, _MIPIA_DEVICE_READY, \
6269 _MIPIB_DEVICE_READY)
Jani Nikula3230bf12013-08-27 15:12:16 +03006270#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
6271#define ULPS_STATE_MASK (3 << 1)
6272#define ULPS_STATE_ENTER (2 << 1)
6273#define ULPS_STATE_EXIT (1 << 1)
6274#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
6275#define DEVICE_READY (1 << 0)
6276
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306277#define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004)
6278#define _MIPIB_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306279#define MIPI_INTR_STAT(tc) _TRANSCODER(tc, _MIPIA_INTR_STAT, \
6280 _MIPIB_INTR_STAT)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306281#define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008)
6282#define _MIPIB_INTR_EN (dev_priv->mipi_mmio_base + 0xb808)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306283#define MIPI_INTR_EN(tc) _TRANSCODER(tc, _MIPIA_INTR_EN, \
6284 _MIPIB_INTR_EN)
Jani Nikula3230bf12013-08-27 15:12:16 +03006285#define TEARING_EFFECT (1 << 31)
6286#define SPL_PKT_SENT_INTERRUPT (1 << 30)
6287#define GEN_READ_DATA_AVAIL (1 << 29)
6288#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
6289#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
6290#define RX_PROT_VIOLATION (1 << 26)
6291#define RX_INVALID_TX_LENGTH (1 << 25)
6292#define ACK_WITH_NO_ERROR (1 << 24)
6293#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
6294#define LP_RX_TIMEOUT (1 << 22)
6295#define HS_TX_TIMEOUT (1 << 21)
6296#define DPI_FIFO_UNDERRUN (1 << 20)
6297#define LOW_CONTENTION (1 << 19)
6298#define HIGH_CONTENTION (1 << 18)
6299#define TXDSI_VC_ID_INVALID (1 << 17)
6300#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
6301#define TXCHECKSUM_ERROR (1 << 15)
6302#define TXECC_MULTIBIT_ERROR (1 << 14)
6303#define TXECC_SINGLE_BIT_ERROR (1 << 13)
6304#define TXFALSE_CONTROL_ERROR (1 << 12)
6305#define RXDSI_VC_ID_INVALID (1 << 11)
6306#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
6307#define RXCHECKSUM_ERROR (1 << 9)
6308#define RXECC_MULTIBIT_ERROR (1 << 8)
6309#define RXECC_SINGLE_BIT_ERROR (1 << 7)
6310#define RXFALSE_CONTROL_ERROR (1 << 6)
6311#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
6312#define RX_LP_TX_SYNC_ERROR (1 << 4)
6313#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
6314#define RXEOT_SYNC_ERROR (1 << 2)
6315#define RXSOT_SYNC_ERROR (1 << 1)
6316#define RXSOT_ERROR (1 << 0)
6317
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306318#define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c)
6319#define _MIPIB_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306320#define MIPI_DSI_FUNC_PRG(tc) _TRANSCODER(tc, _MIPIA_DSI_FUNC_PRG, \
6321 _MIPIB_DSI_FUNC_PRG)
Jani Nikula3230bf12013-08-27 15:12:16 +03006322#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
6323#define CMD_MODE_NOT_SUPPORTED (0 << 13)
6324#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
6325#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
6326#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
6327#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
6328#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
6329#define VID_MODE_FORMAT_MASK (0xf << 7)
6330#define VID_MODE_NOT_SUPPORTED (0 << 7)
6331#define VID_MODE_FORMAT_RGB565 (1 << 7)
6332#define VID_MODE_FORMAT_RGB666 (2 << 7)
6333#define VID_MODE_FORMAT_RGB666_LOOSE (3 << 7)
6334#define VID_MODE_FORMAT_RGB888 (4 << 7)
6335#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
6336#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
6337#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
6338#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
6339#define DATA_LANES_PRG_REG_SHIFT 0
6340#define DATA_LANES_PRG_REG_MASK (7 << 0)
6341
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306342#define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010)
6343#define _MIPIB_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306344#define MIPI_HS_TX_TIMEOUT(tc) _TRANSCODER(tc, _MIPIA_HS_TX_TIMEOUT, \
6345 _MIPIB_HS_TX_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +03006346#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
6347
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306348#define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014)
6349#define _MIPIB_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306350#define MIPI_LP_RX_TIMEOUT(tc) _TRANSCODER(tc, _MIPIA_LP_RX_TIMEOUT, \
6351 _MIPIB_LP_RX_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +03006352#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
6353
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306354#define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018)
6355#define _MIPIB_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306356#define MIPI_TURN_AROUND_TIMEOUT(tc) _TRANSCODER(tc, \
6357 _MIPIA_TURN_AROUND_TIMEOUT, _MIPIB_TURN_AROUND_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +03006358#define TURN_AROUND_TIMEOUT_MASK 0x3f
6359
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306360#define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c)
6361#define _MIPIB_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306362#define MIPI_DEVICE_RESET_TIMER(tc) _TRANSCODER(tc, \
6363 _MIPIA_DEVICE_RESET_TIMER, _MIPIB_DEVICE_RESET_TIMER)
Jani Nikula3230bf12013-08-27 15:12:16 +03006364#define DEVICE_RESET_TIMER_MASK 0xffff
6365
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306366#define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020)
6367#define _MIPIB_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306368#define MIPI_DPI_RESOLUTION(tc) _TRANSCODER(tc, _MIPIA_DPI_RESOLUTION, \
6369 _MIPIB_DPI_RESOLUTION)
Jani Nikula3230bf12013-08-27 15:12:16 +03006370#define VERTICAL_ADDRESS_SHIFT 16
6371#define VERTICAL_ADDRESS_MASK (0xffff << 16)
6372#define HORIZONTAL_ADDRESS_SHIFT 0
6373#define HORIZONTAL_ADDRESS_MASK 0xffff
6374
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306375#define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024)
6376#define _MIPIB_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306377#define MIPI_DBI_FIFO_THROTTLE(tc) _TRANSCODER(tc, \
6378 _MIPIA_DBI_FIFO_THROTTLE, _MIPIB_DBI_FIFO_THROTTLE)
Jani Nikula3230bf12013-08-27 15:12:16 +03006379#define DBI_FIFO_EMPTY_HALF (0 << 0)
6380#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
6381#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
6382
6383/* regs below are bits 15:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306384#define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028)
6385#define _MIPIB_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306386#define MIPI_HSYNC_PADDING_COUNT(tc) _TRANSCODER(tc, \
6387 _MIPIA_HSYNC_PADDING_COUNT, _MIPIB_HSYNC_PADDING_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03006388
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306389#define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c)
6390#define _MIPIB_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306391#define MIPI_HBP_COUNT(tc) _TRANSCODER(tc, _MIPIA_HBP_COUNT, \
6392 _MIPIB_HBP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03006393
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306394#define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030)
6395#define _MIPIB_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306396#define MIPI_HFP_COUNT(tc) _TRANSCODER(tc, _MIPIA_HFP_COUNT, \
6397 _MIPIB_HFP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03006398
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306399#define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034)
6400#define _MIPIB_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306401#define MIPI_HACTIVE_AREA_COUNT(tc) _TRANSCODER(tc, \
6402 _MIPIA_HACTIVE_AREA_COUNT, _MIPIB_HACTIVE_AREA_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03006403
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306404#define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038)
6405#define _MIPIB_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306406#define MIPI_VSYNC_PADDING_COUNT(tc) _TRANSCODER(tc, \
6407 _MIPIA_VSYNC_PADDING_COUNT, _MIPIB_VSYNC_PADDING_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03006408
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306409#define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c)
6410#define _MIPIB_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306411#define MIPI_VBP_COUNT(tc) _TRANSCODER(tc, _MIPIA_VBP_COUNT, \
6412 _MIPIB_VBP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03006413
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306414#define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040)
6415#define _MIPIB_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306416#define MIPI_VFP_COUNT(tc) _TRANSCODER(tc, _MIPIA_VFP_COUNT, \
6417 _MIPIB_VFP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03006418
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306419#define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044)
6420#define _MIPIB_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306421#define MIPI_HIGH_LOW_SWITCH_COUNT(tc) _TRANSCODER(tc, \
6422 _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIB_HIGH_LOW_SWITCH_COUNT)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306423
Jani Nikula3230bf12013-08-27 15:12:16 +03006424/* regs above are bits 15:0 */
6425
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306426#define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048)
6427#define _MIPIB_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306428#define MIPI_DPI_CONTROL(tc) _TRANSCODER(tc, _MIPIA_DPI_CONTROL, \
6429 _MIPIB_DPI_CONTROL)
Jani Nikula3230bf12013-08-27 15:12:16 +03006430#define DPI_LP_MODE (1 << 6)
6431#define BACKLIGHT_OFF (1 << 5)
6432#define BACKLIGHT_ON (1 << 4)
6433#define COLOR_MODE_OFF (1 << 3)
6434#define COLOR_MODE_ON (1 << 2)
6435#define TURN_ON (1 << 1)
6436#define SHUTDOWN (1 << 0)
6437
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306438#define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c)
6439#define _MIPIB_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306440#define MIPI_DPI_DATA(tc) _TRANSCODER(tc, _MIPIA_DPI_DATA, \
6441 _MIPIB_DPI_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +03006442#define COMMAND_BYTE_SHIFT 0
6443#define COMMAND_BYTE_MASK (0x3f << 0)
6444
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306445#define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050)
6446#define _MIPIB_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306447#define MIPI_INIT_COUNT(tc) _TRANSCODER(tc, _MIPIA_INIT_COUNT, \
6448 _MIPIB_INIT_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03006449#define MASTER_INIT_TIMER_SHIFT 0
6450#define MASTER_INIT_TIMER_MASK (0xffff << 0)
6451
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306452#define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054)
6453#define _MIPIB_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306454#define MIPI_MAX_RETURN_PKT_SIZE(tc) _TRANSCODER(tc, \
6455 _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIB_MAX_RETURN_PKT_SIZE)
Jani Nikula3230bf12013-08-27 15:12:16 +03006456#define MAX_RETURN_PKT_SIZE_SHIFT 0
6457#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
6458
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306459#define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058)
6460#define _MIPIB_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306461#define MIPI_VIDEO_MODE_FORMAT(tc) _TRANSCODER(tc, \
6462 _MIPIA_VIDEO_MODE_FORMAT, _MIPIB_VIDEO_MODE_FORMAT)
Jani Nikula3230bf12013-08-27 15:12:16 +03006463#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
6464#define DISABLE_VIDEO_BTA (1 << 3)
6465#define IP_TG_CONFIG (1 << 2)
6466#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
6467#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
6468#define VIDEO_MODE_BURST (3 << 0)
6469
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306470#define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c)
6471#define _MIPIB_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306472#define MIPI_EOT_DISABLE(tc) _TRANSCODER(tc, _MIPIA_EOT_DISABLE, \
6473 _MIPIB_EOT_DISABLE)
Jani Nikula3230bf12013-08-27 15:12:16 +03006474#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
6475#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
6476#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
6477#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
6478#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
6479#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
6480#define CLOCKSTOP (1 << 1)
6481#define EOT_DISABLE (1 << 0)
6482
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306483#define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060)
6484#define _MIPIB_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306485#define MIPI_LP_BYTECLK(tc) _TRANSCODER(tc, _MIPIA_LP_BYTECLK, \
6486 _MIPIB_LP_BYTECLK)
Jani Nikula3230bf12013-08-27 15:12:16 +03006487#define LP_BYTECLK_SHIFT 0
6488#define LP_BYTECLK_MASK (0xffff << 0)
6489
6490/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306491#define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064)
6492#define _MIPIB_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306493#define MIPI_LP_GEN_DATA(tc) _TRANSCODER(tc, _MIPIA_LP_GEN_DATA, \
6494 _MIPIB_LP_GEN_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +03006495
6496/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306497#define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068)
6498#define _MIPIB_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306499#define MIPI_HS_GEN_DATA(tc) _TRANSCODER(tc, _MIPIA_HS_GEN_DATA, \
6500 _MIPIB_HS_GEN_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +03006501
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306502#define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c)
6503#define _MIPIB_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306504#define MIPI_LP_GEN_CTRL(tc) _TRANSCODER(tc, _MIPIA_LP_GEN_CTRL, \
6505 _MIPIB_LP_GEN_CTRL)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306506#define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070)
6507#define _MIPIB_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306508#define MIPI_HS_GEN_CTRL(tc) _TRANSCODER(tc, _MIPIA_HS_GEN_CTRL, \
6509 _MIPIB_HS_GEN_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03006510#define LONG_PACKET_WORD_COUNT_SHIFT 8
6511#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
6512#define SHORT_PACKET_PARAM_SHIFT 8
6513#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
6514#define VIRTUAL_CHANNEL_SHIFT 6
6515#define VIRTUAL_CHANNEL_MASK (3 << 6)
6516#define DATA_TYPE_SHIFT 0
6517#define DATA_TYPE_MASK (3f << 0)
6518/* data type values, see include/video/mipi_display.h */
6519
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306520#define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074)
6521#define _MIPIB_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306522#define MIPI_GEN_FIFO_STAT(tc) _TRANSCODER(tc, _MIPIA_GEN_FIFO_STAT, \
6523 _MIPIB_GEN_FIFO_STAT)
Jani Nikula3230bf12013-08-27 15:12:16 +03006524#define DPI_FIFO_EMPTY (1 << 28)
6525#define DBI_FIFO_EMPTY (1 << 27)
6526#define LP_CTRL_FIFO_EMPTY (1 << 26)
6527#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
6528#define LP_CTRL_FIFO_FULL (1 << 24)
6529#define HS_CTRL_FIFO_EMPTY (1 << 18)
6530#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
6531#define HS_CTRL_FIFO_FULL (1 << 16)
6532#define LP_DATA_FIFO_EMPTY (1 << 10)
6533#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
6534#define LP_DATA_FIFO_FULL (1 << 8)
6535#define HS_DATA_FIFO_EMPTY (1 << 2)
6536#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
6537#define HS_DATA_FIFO_FULL (1 << 0)
6538
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306539#define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078)
6540#define _MIPIB_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306541#define MIPI_HS_LP_DBI_ENABLE(tc) _TRANSCODER(tc, \
6542 _MIPIA_HS_LS_DBI_ENABLE, _MIPIB_HS_LS_DBI_ENABLE)
Jani Nikula3230bf12013-08-27 15:12:16 +03006543#define DBI_HS_LP_MODE_MASK (1 << 0)
6544#define DBI_LP_MODE (1 << 0)
6545#define DBI_HS_MODE (0 << 0)
6546
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306547#define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080)
6548#define _MIPIB_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306549#define MIPI_DPHY_PARAM(tc) _TRANSCODER(tc, _MIPIA_DPHY_PARAM, \
6550 _MIPIB_DPHY_PARAM)
Jani Nikula3230bf12013-08-27 15:12:16 +03006551#define EXIT_ZERO_COUNT_SHIFT 24
6552#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
6553#define TRAIL_COUNT_SHIFT 16
6554#define TRAIL_COUNT_MASK (0x1f << 16)
6555#define CLK_ZERO_COUNT_SHIFT 8
6556#define CLK_ZERO_COUNT_MASK (0xff << 8)
6557#define PREPARE_COUNT_SHIFT 0
6558#define PREPARE_COUNT_MASK (0x3f << 0)
6559
6560/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306561#define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084)
6562#define _MIPIB_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306563#define MIPI_DBI_BW_CTRL(tc) _TRANSCODER(tc, _MIPIA_DBI_BW_CTRL, \
6564 _MIPIB_DBI_BW_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03006565
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306566#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base \
6567 + 0xb088)
6568#define _MIPIB_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base \
6569 + 0xb888)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306570#define MIPI_CLK_LANE_SWITCH_TIME_CNT(tc) _TRANSCODER(tc, \
6571 _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIB_CLK_LANE_SWITCH_TIME_CNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03006572#define LP_HS_SSW_CNT_SHIFT 16
6573#define LP_HS_SSW_CNT_MASK (0xffff << 16)
6574#define HS_LP_PWR_SW_CNT_SHIFT 0
6575#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
6576
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306577#define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c)
6578#define _MIPIB_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306579#define MIPI_STOP_STATE_STALL(tc) _TRANSCODER(tc, \
6580 _MIPIA_STOP_STATE_STALL, _MIPIB_STOP_STATE_STALL)
Jani Nikula3230bf12013-08-27 15:12:16 +03006581#define STOP_STATE_STALL_COUNTER_SHIFT 0
6582#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
6583
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306584#define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090)
6585#define _MIPIB_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306586#define MIPI_INTR_STAT_REG_1(tc) _TRANSCODER(tc, \
6587 _MIPIA_INTR_STAT_REG_1, _MIPIB_INTR_STAT_REG_1)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306588#define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094)
6589#define _MIPIB_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306590#define MIPI_INTR_EN_REG_1(tc) _TRANSCODER(tc, _MIPIA_INTR_EN_REG_1, \
6591 _MIPIB_INTR_EN_REG_1)
Jani Nikula3230bf12013-08-27 15:12:16 +03006592#define RX_CONTENTION_DETECTED (1 << 0)
6593
6594/* XXX: only pipe A ?!? */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306595#define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100)
Jani Nikula3230bf12013-08-27 15:12:16 +03006596#define DBI_TYPEC_ENABLE (1 << 31)
6597#define DBI_TYPEC_WIP (1 << 30)
6598#define DBI_TYPEC_OPTION_SHIFT 28
6599#define DBI_TYPEC_OPTION_MASK (3 << 28)
6600#define DBI_TYPEC_FREQ_SHIFT 24
6601#define DBI_TYPEC_FREQ_MASK (0xf << 24)
6602#define DBI_TYPEC_OVERRIDE (1 << 8)
6603#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
6604#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
6605
6606
6607/* MIPI adapter registers */
6608
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306609#define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104)
6610#define _MIPIB_CTRL (dev_priv->mipi_mmio_base + 0xb904)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306611#define MIPI_CTRL(tc) _TRANSCODER(tc, _MIPIA_CTRL, \
6612 _MIPIB_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03006613#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
6614#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
6615#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
6616#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
6617#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
6618#define READ_REQUEST_PRIORITY_SHIFT 3
6619#define READ_REQUEST_PRIORITY_MASK (3 << 3)
6620#define READ_REQUEST_PRIORITY_LOW (0 << 3)
6621#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
6622#define RGB_FLIP_TO_BGR (1 << 2)
6623
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306624#define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108)
6625#define _MIPIB_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306626#define MIPI_DATA_ADDRESS(tc) _TRANSCODER(tc, _MIPIA_DATA_ADDRESS, \
6627 _MIPIB_DATA_ADDRESS)
Jani Nikula3230bf12013-08-27 15:12:16 +03006628#define DATA_MEM_ADDRESS_SHIFT 5
6629#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
6630#define DATA_VALID (1 << 0)
6631
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306632#define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c)
6633#define _MIPIB_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306634#define MIPI_DATA_LENGTH(tc) _TRANSCODER(tc, _MIPIA_DATA_LENGTH, \
6635 _MIPIB_DATA_LENGTH)
Jani Nikula3230bf12013-08-27 15:12:16 +03006636#define DATA_LENGTH_SHIFT 0
6637#define DATA_LENGTH_MASK (0xfffff << 0)
6638
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306639#define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110)
6640#define _MIPIB_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306641#define MIPI_COMMAND_ADDRESS(tc) _TRANSCODER(tc, \
6642 _MIPIA_COMMAND_ADDRESS, _MIPIB_COMMAND_ADDRESS)
Jani Nikula3230bf12013-08-27 15:12:16 +03006643#define COMMAND_MEM_ADDRESS_SHIFT 5
6644#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
6645#define AUTO_PWG_ENABLE (1 << 2)
6646#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
6647#define COMMAND_VALID (1 << 0)
6648
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306649#define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114)
6650#define _MIPIB_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306651#define MIPI_COMMAND_LENGTH(tc) _TRANSCODER(tc, _MIPIA_COMMAND_LENGTH, \
6652 _MIPIB_COMMAND_LENGTH)
Jani Nikula3230bf12013-08-27 15:12:16 +03006653#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
6654#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
6655
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306656#define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118)
6657#define _MIPIB_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306658#define MIPI_READ_DATA_RETURN(tc, n) \
6659 (_TRANSCODER(tc, _MIPIA_READ_DATA_RETURN0, _MIPIB_READ_DATA_RETURN0) \
6660 + 4 * (n)) /* n: 0...7 */
Jani Nikula3230bf12013-08-27 15:12:16 +03006661
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306662#define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138)
6663#define _MIPIB_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306664#define MIPI_READ_DATA_VALID(tc) _TRANSCODER(tc, \
6665 _MIPIA_READ_DATA_VALID, _MIPIB_READ_DATA_VALID)
Jani Nikula3230bf12013-08-27 15:12:16 +03006666#define READ_DATA_VALID(n) (1 << (n))
6667
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006668/* For UMS only (deprecated): */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00006669#define _PALETTE_A (dev_priv->info.display_mmio_offset + 0xa000)
6670#define _PALETTE_B (dev_priv->info.display_mmio_offset + 0xa800)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006671
Jesse Barnes585fb112008-07-29 11:54:06 -07006672#endif /* _I915_REG_H_ */