blob: 85d8878d043bacf4b01cbc87e9763cdef6910328 [file] [log] [blame]
Jesse Barnes585fb112008-07-29 11:54:06 -07001/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
Chris Wilson5eddb702010-09-11 13:48:45 +010028#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
Damien Lespiau70d21f02013-07-03 21:06:04 +010029#define _PLANE(plane, a, b) _PIPE(plane, a, b)
Paulo Zanonia5c961d2012-10-24 15:59:34 -020030#define _TRANSCODER(tran, a, b) ((a) + (tran)*((b)-(a)))
Eugeni Dodonov2b139522012-03-29 12:32:22 -030031#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
Ville Syrjälä2d401b12014-04-09 13:29:08 +030032#define _PIPE3(pipe, a, b, c) ((pipe) == PIPE_A ? (a) : \
33 (pipe) == PIPE_B ? (b) : (c))
Jani Nikulae7d7cad2014-11-14 16:54:21 +020034#define _PORT3(port, a, b, c) ((port) == PORT_A ? (a) : \
35 (port) == PORT_B ? (b) : (c))
Eugeni Dodonov2b139522012-03-29 12:32:22 -030036
Damien Lespiau98533252014-12-08 17:33:51 +000037#define _MASKED_FIELD(mask, value) ({ \
38 if (__builtin_constant_p(mask)) \
39 BUILD_BUG_ON_MSG(((mask) & 0xffff0000), "Incorrect mask"); \
40 if (__builtin_constant_p(value)) \
41 BUILD_BUG_ON_MSG((value) & 0xffff0000, "Incorrect value"); \
42 if (__builtin_constant_p(mask) && __builtin_constant_p(value)) \
43 BUILD_BUG_ON_MSG((value) & ~(mask), \
44 "Incorrect value for mask"); \
45 (mask) << 16 | (value); })
46#define _MASKED_BIT_ENABLE(a) ({ typeof(a) _a = (a); _MASKED_FIELD(_a, _a); })
47#define _MASKED_BIT_DISABLE(a) (_MASKED_FIELD((a), 0))
48
49
Daniel Vetter6b26c862012-04-24 14:04:12 +020050
Jesse Barnes585fb112008-07-29 11:54:06 -070051/* PCI config space */
52
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030053#define HPLLCC 0xc0 /* 85x only */
54#define GC_CLOCK_CONTROL_MASK (0x7 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -070055#define GC_CLOCK_133_200 (0 << 0)
56#define GC_CLOCK_100_200 (1 << 0)
57#define GC_CLOCK_100_133 (2 << 0)
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030058#define GC_CLOCK_133_266 (3 << 0)
59#define GC_CLOCK_133_200_2 (4 << 0)
60#define GC_CLOCK_133_266_2 (5 << 0)
61#define GC_CLOCK_166_266 (6 << 0)
62#define GC_CLOCK_166_250 (7 << 0)
63
Jesse Barnesf97108d2010-01-29 11:27:07 -080064#define GCFGC2 0xda
Jesse Barnes585fb112008-07-29 11:54:06 -070065#define GCFGC 0xf0 /* 915+ only */
66#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
67#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
68#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
Daniel Vetter257a7ff2013-07-26 08:35:42 +020069#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
70#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
71#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
72#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
73#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
74#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -070075#define GC_DISPLAY_CLOCK_MASK (7 << 4)
Jesse Barnes652c3932009-08-17 13:31:43 -070076#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
77#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
78#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
79#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
80#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
81#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
82#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
83#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
84#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
85#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
86#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
87#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
88#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
89#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
90#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
91#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
92#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
93#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
94#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
Jesse Barnes9f49c372014-12-10 12:16:05 -080095#define GCDGMBUS 0xcc
Daniel Vetter7f1bdbc2014-01-16 16:42:54 +010096#define PCI_LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
97
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -070098
99/* Graphics reset regs */
Ville Syrjälä59ea9052014-11-21 21:54:27 +0200100#define I915_GDRST 0xc0 /* PCI config register */
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -0700101#define GRDOM_FULL (0<<2)
102#define GRDOM_RENDER (1<<2)
103#define GRDOM_MEDIA (3<<2)
Jesse Barnes8a5c2ae2013-03-28 13:57:19 -0700104#define GRDOM_MASK (3<<2)
Ville Syrjälä73bbf6b2014-11-21 21:54:25 +0200105#define GRDOM_RESET_STATUS (1<<1)
Daniel Vetter5ccce182012-04-27 15:17:45 +0200106#define GRDOM_RESET_ENABLE (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700107
Ville Syrjäläc039b7f2015-09-18 20:03:27 +0300108#define ILK_GDSR (MCHBAR_MIRROR_BASE + 0x2ca4)
Ville Syrjäläb3a3f032014-05-19 19:23:24 +0300109#define ILK_GRDOM_FULL (0<<1)
110#define ILK_GRDOM_RENDER (1<<1)
111#define ILK_GRDOM_MEDIA (3<<1)
112#define ILK_GRDOM_MASK (3<<1)
113#define ILK_GRDOM_RESET_ENABLE (1<<0)
114
Jesse Barnes07b7ddd2011-08-03 11:28:44 -0700115#define GEN6_MBCUNIT_SNPCR 0x900c /* for LLC config */
116#define GEN6_MBC_SNPCR_SHIFT 21
117#define GEN6_MBC_SNPCR_MASK (3<<21)
118#define GEN6_MBC_SNPCR_MAX (0<<21)
119#define GEN6_MBC_SNPCR_MED (1<<21)
120#define GEN6_MBC_SNPCR_LOW (2<<21)
121#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
122
Imre Deak9e72b462014-05-05 15:13:55 +0300123#define VLV_G3DCTL 0x9024
124#define VLV_GSCKGCTL 0x9028
125
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100126#define GEN6_MBCTL 0x0907c
127#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
128#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
129#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
130#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
131#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
132
Eric Anholtcff458c2010-11-18 09:31:14 +0800133#define GEN6_GDRST 0x941c
134#define GEN6_GRDOM_FULL (1 << 0)
135#define GEN6_GRDOM_RENDER (1 << 1)
136#define GEN6_GRDOM_MEDIA (1 << 2)
137#define GEN6_GRDOM_BLT (1 << 3)
138
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100139#define RING_PP_DIR_BASE(ring) ((ring)->mmio_base+0x228)
140#define RING_PP_DIR_BASE_READ(ring) ((ring)->mmio_base+0x518)
141#define RING_PP_DIR_DCLV(ring) ((ring)->mmio_base+0x220)
142#define PP_DIR_DCLV_2G 0xffffffff
143
Ben Widawsky94e409c2013-11-04 22:29:36 -0800144#define GEN8_RING_PDP_UDW(ring, n) ((ring)->mmio_base+0x270 + ((n) * 8 + 4))
145#define GEN8_RING_PDP_LDW(ring, n) ((ring)->mmio_base+0x270 + (n) * 8)
146
Jeff McGee0cea6502015-02-13 10:27:56 -0600147#define GEN8_R_PWR_CLK_STATE 0x20C8
148#define GEN8_RPCS_ENABLE (1 << 31)
149#define GEN8_RPCS_S_CNT_ENABLE (1 << 18)
150#define GEN8_RPCS_S_CNT_SHIFT 15
151#define GEN8_RPCS_S_CNT_MASK (0x7 << GEN8_RPCS_S_CNT_SHIFT)
152#define GEN8_RPCS_SS_CNT_ENABLE (1 << 11)
153#define GEN8_RPCS_SS_CNT_SHIFT 8
154#define GEN8_RPCS_SS_CNT_MASK (0x7 << GEN8_RPCS_SS_CNT_SHIFT)
155#define GEN8_RPCS_EU_MAX_SHIFT 4
156#define GEN8_RPCS_EU_MAX_MASK (0xf << GEN8_RPCS_EU_MAX_SHIFT)
157#define GEN8_RPCS_EU_MIN_SHIFT 0
158#define GEN8_RPCS_EU_MIN_MASK (0xf << GEN8_RPCS_EU_MIN_SHIFT)
159
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100160#define GAM_ECOCHK 0x4090
Damien Lespiau81e231a2015-02-09 19:33:19 +0000161#define BDW_DISABLE_HDC_INVALIDATION (1<<25)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100162#define ECOCHK_SNB_BIT (1<<10)
Nick Hoath6381b552015-07-14 14:41:15 +0100163#define ECOCHK_DIS_TLB (1<<8)
Ben Widawskye3dff582013-03-20 14:49:14 -0700164#define HSW_ECOCHK_ARB_PRIO_SOL (1<<6)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100165#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
166#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
Ville Syrjäläa6f429a2013-04-04 15:13:42 +0300167#define ECOCHK_PPGTT_GFDT_IVB (0x1<<4)
168#define ECOCHK_PPGTT_LLC_IVB (0x1<<3)
169#define ECOCHK_PPGTT_UC_HSW (0x1<<3)
170#define ECOCHK_PPGTT_WT_HSW (0x2<<3)
171#define ECOCHK_PPGTT_WB_HSW (0x3<<3)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100172
Daniel Vetter48ecfa12012-04-11 20:42:40 +0200173#define GAC_ECO_BITS 0x14090
Ville Syrjälä3b9d7882013-04-04 15:13:40 +0300174#define ECOBITS_SNB_BIT (1<<13)
Daniel Vetter48ecfa12012-04-11 20:42:40 +0200175#define ECOBITS_PPGTT_CACHE64B (3<<8)
176#define ECOBITS_PPGTT_CACHE4B (0<<8)
177
Daniel Vetterbe901a52012-04-11 20:42:39 +0200178#define GAB_CTL 0x24000
179#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
180
Paulo Zanoni3774eb52015-08-10 14:57:32 -0300181#define GEN6_STOLEN_RESERVED 0x1082C0
182#define GEN6_STOLEN_RESERVED_ADDR_MASK (0xFFF << 20)
183#define GEN7_STOLEN_RESERVED_ADDR_MASK (0x3FFF << 18)
184#define GEN6_STOLEN_RESERVED_SIZE_MASK (3 << 4)
185#define GEN6_STOLEN_RESERVED_1M (0 << 4)
186#define GEN6_STOLEN_RESERVED_512K (1 << 4)
187#define GEN6_STOLEN_RESERVED_256K (2 << 4)
188#define GEN6_STOLEN_RESERVED_128K (3 << 4)
189#define GEN7_STOLEN_RESERVED_SIZE_MASK (1 << 5)
190#define GEN7_STOLEN_RESERVED_1M (0 << 5)
191#define GEN7_STOLEN_RESERVED_256K (1 << 5)
192#define GEN8_STOLEN_RESERVED_SIZE_MASK (3 << 7)
193#define GEN8_STOLEN_RESERVED_1M (0 << 7)
194#define GEN8_STOLEN_RESERVED_2M (1 << 7)
195#define GEN8_STOLEN_RESERVED_4M (2 << 7)
196#define GEN8_STOLEN_RESERVED_8M (3 << 7)
Daniel Vetter40bae732014-09-11 13:28:08 +0200197
Jesse Barnes585fb112008-07-29 11:54:06 -0700198/* VGA stuff */
199
200#define VGA_ST01_MDA 0x3ba
201#define VGA_ST01_CGA 0x3da
202
203#define VGA_MSR_WRITE 0x3c2
204#define VGA_MSR_READ 0x3cc
205#define VGA_MSR_MEM_EN (1<<1)
206#define VGA_MSR_CGA_MODE (1<<0)
207
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300208#define VGA_SR_INDEX 0x3c4
Daniel Vetterf930ddd2012-11-21 15:55:21 +0100209#define SR01 1
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300210#define VGA_SR_DATA 0x3c5
Jesse Barnes585fb112008-07-29 11:54:06 -0700211
212#define VGA_AR_INDEX 0x3c0
213#define VGA_AR_VID_EN (1<<5)
214#define VGA_AR_DATA_WRITE 0x3c0
215#define VGA_AR_DATA_READ 0x3c1
216
217#define VGA_GR_INDEX 0x3ce
218#define VGA_GR_DATA 0x3cf
219/* GR05 */
220#define VGA_GR_MEM_READ_MODE_SHIFT 3
221#define VGA_GR_MEM_READ_MODE_PLANE 1
222/* GR06 */
223#define VGA_GR_MEM_MODE_MASK 0xc
224#define VGA_GR_MEM_MODE_SHIFT 2
225#define VGA_GR_MEM_A0000_AFFFF 0
226#define VGA_GR_MEM_A0000_BFFFF 1
227#define VGA_GR_MEM_B0000_B7FFF 2
228#define VGA_GR_MEM_B0000_BFFFF 3
229
230#define VGA_DACMASK 0x3c6
231#define VGA_DACRX 0x3c7
232#define VGA_DACWX 0x3c8
233#define VGA_DACDATA 0x3c9
234
235#define VGA_CR_INDEX_MDA 0x3b4
236#define VGA_CR_DATA_MDA 0x3b5
237#define VGA_CR_INDEX_CGA 0x3d4
238#define VGA_CR_DATA_CGA 0x3d5
239
240/*
Brad Volkin351e3db2014-02-18 10:15:46 -0800241 * Instruction field definitions used by the command parser
242 */
243#define INSTR_CLIENT_SHIFT 29
244#define INSTR_CLIENT_MASK 0xE0000000
245#define INSTR_MI_CLIENT 0x0
246#define INSTR_BC_CLIENT 0x2
247#define INSTR_RC_CLIENT 0x3
248#define INSTR_SUBCLIENT_SHIFT 27
249#define INSTR_SUBCLIENT_MASK 0x18000000
250#define INSTR_MEDIA_SUBCLIENT 0x2
Michael H. Nguyen86ef6302014-11-21 09:35:36 -0800251#define INSTR_26_TO_24_MASK 0x7000000
252#define INSTR_26_TO_24_SHIFT 24
Brad Volkin351e3db2014-02-18 10:15:46 -0800253
254/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700255 * Memory interface instructions used by the kernel
256 */
257#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
Brad Volkind4d48032014-02-18 10:15:54 -0800258/* Many MI commands use bit 22 of the header dword for GGTT vs PPGTT */
259#define MI_GLOBAL_GTT (1<<22)
Jesse Barnes585fb112008-07-29 11:54:06 -0700260
261#define MI_NOOP MI_INSTR(0, 0)
262#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
263#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200264#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -0700265#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
266#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
267#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
268#define MI_FLUSH MI_INSTR(0x04, 0)
269#define MI_READ_FLUSH (1 << 0)
270#define MI_EXE_FLUSH (1 << 1)
271#define MI_NO_WRITE_FLUSH (1 << 2)
272#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
273#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
Zou Nan hai1cafd342010-06-25 13:40:24 +0800274#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
Ben Widawsky0e792842013-12-16 20:50:37 -0800275#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
276#define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
277#define MI_ARB_ENABLE (1<<0)
278#define MI_ARB_DISABLE (0<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700279#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
Jesse Barnes88271da2011-01-05 12:01:24 -0800280#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
281#define MI_SUSPEND_FLUSH_EN (1<<0)
Michael H. Nguyen86ef6302014-11-21 09:35:36 -0800282#define MI_SET_APPID MI_INSTR(0x0e, 0)
Akshay Joshi0206e352011-08-16 15:34:10 -0400283#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200284#define MI_OVERLAY_CONTINUE (0x0<<21)
285#define MI_OVERLAY_ON (0x1<<21)
286#define MI_OVERLAY_OFF (0x2<<21)
Jesse Barnes585fb112008-07-29 11:54:06 -0700287#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500288#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700289#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500290#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
Daniel Vettercb05d8d2012-05-23 14:02:00 +0200291/* IVB has funny definitions for which plane to flip. */
292#define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
293#define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
294#define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
295#define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
296#define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
297#define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
Damien Lespiau830c81d2014-11-13 17:51:46 +0000298/* SKL ones */
299#define MI_DISPLAY_FLIP_SKL_PLANE_1_A (0 << 8)
300#define MI_DISPLAY_FLIP_SKL_PLANE_1_B (1 << 8)
301#define MI_DISPLAY_FLIP_SKL_PLANE_1_C (2 << 8)
302#define MI_DISPLAY_FLIP_SKL_PLANE_2_A (4 << 8)
303#define MI_DISPLAY_FLIP_SKL_PLANE_2_B (5 << 8)
304#define MI_DISPLAY_FLIP_SKL_PLANE_2_C (6 << 8)
305#define MI_DISPLAY_FLIP_SKL_PLANE_3_A (7 << 8)
306#define MI_DISPLAY_FLIP_SKL_PLANE_3_B (8 << 8)
307#define MI_DISPLAY_FLIP_SKL_PLANE_3_C (9 << 8)
Ben Widawsky3e789982014-06-30 09:53:37 -0700308#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6, gen7 */
Ben Widawsky0e792842013-12-16 20:50:37 -0800309#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
310#define MI_SEMAPHORE_UPDATE (1<<21)
311#define MI_SEMAPHORE_COMPARE (1<<20)
312#define MI_SEMAPHORE_REGISTER (1<<18)
313#define MI_SEMAPHORE_SYNC_VR (0<<16) /* RCS wait for VCS (RVSYNC) */
314#define MI_SEMAPHORE_SYNC_VER (1<<16) /* RCS wait for VECS (RVESYNC) */
315#define MI_SEMAPHORE_SYNC_BR (2<<16) /* RCS wait for BCS (RBSYNC) */
316#define MI_SEMAPHORE_SYNC_BV (0<<16) /* VCS wait for BCS (VBSYNC) */
317#define MI_SEMAPHORE_SYNC_VEV (1<<16) /* VCS wait for VECS (VVESYNC) */
318#define MI_SEMAPHORE_SYNC_RV (2<<16) /* VCS wait for RCS (VRSYNC) */
319#define MI_SEMAPHORE_SYNC_RB (0<<16) /* BCS wait for RCS (BRSYNC) */
320#define MI_SEMAPHORE_SYNC_VEB (1<<16) /* BCS wait for VECS (BVESYNC) */
321#define MI_SEMAPHORE_SYNC_VB (2<<16) /* BCS wait for VCS (BVSYNC) */
322#define MI_SEMAPHORE_SYNC_BVE (0<<16) /* VECS wait for BCS (VEBSYNC) */
323#define MI_SEMAPHORE_SYNC_VVE (1<<16) /* VECS wait for VCS (VEVSYNC) */
324#define MI_SEMAPHORE_SYNC_RVE (2<<16) /* VECS wait for RCS (VERSYNC) */
Daniel Vettera028c4b2014-03-15 00:08:56 +0100325#define MI_SEMAPHORE_SYNC_INVALID (3<<16)
326#define MI_SEMAPHORE_SYNC_MASK (3<<16)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800327#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
328#define MI_MM_SPACE_GTT (1<<8)
329#define MI_MM_SPACE_PHYSICAL (0<<8)
330#define MI_SAVE_EXT_STATE_EN (1<<3)
331#define MI_RESTORE_EXT_STATE_EN (1<<2)
Jesse Barnes88271da2011-01-05 12:01:24 -0800332#define MI_FORCE_RESTORE (1<<1)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800333#define MI_RESTORE_INHIBIT (1<<0)
Abdiel Janulgue4c436d552015-06-16 13:39:41 +0300334#define HSW_MI_RS_SAVE_STATE_EN (1<<3)
335#define HSW_MI_RS_RESTORE_STATE_EN (1<<2)
Ben Widawsky3e789982014-06-30 09:53:37 -0700336#define MI_SEMAPHORE_SIGNAL MI_INSTR(0x1b, 0) /* GEN8+ */
337#define MI_SEMAPHORE_TARGET(engine) ((engine)<<15)
Ben Widawsky5ee426c2014-06-30 09:53:38 -0700338#define MI_SEMAPHORE_WAIT MI_INSTR(0x1c, 2) /* GEN8+ */
339#define MI_SEMAPHORE_POLL (1<<15)
340#define MI_SEMAPHORE_SAD_GTE_SDD (1<<12)
Jesse Barnes585fb112008-07-29 11:54:06 -0700341#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
Ville Syrjälä8edfbb82014-11-14 18:16:56 +0200342#define MI_STORE_DWORD_IMM_GEN4 MI_INSTR(0x20, 2)
343#define MI_MEM_VIRTUAL (1 << 22) /* 945,g33,965 */
344#define MI_USE_GGTT (1 << 22) /* g4x+ */
Jesse Barnes585fb112008-07-29 11:54:06 -0700345#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
346#define MI_STORE_DWORD_INDEX_SHIFT 2
Daniel Vetterc6642782010-11-12 13:46:18 +0000347/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
348 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
349 * simply ignores the register load under certain conditions.
350 * - One can actually load arbitrary many arbitrary registers: Simply issue x
351 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
352 */
Damien Lespiau7ec55f42014-04-07 20:24:32 +0100353#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*(x)-1)
Oscar Mateo8670d6f2014-07-24 17:04:17 +0100354#define MI_LRI_FORCE_POSTED (1<<12)
Arun Siluveryf1afe242015-08-04 16:22:20 +0100355#define MI_STORE_REGISTER_MEM MI_INSTR(0x24, 1)
356#define MI_STORE_REGISTER_MEM_GEN8 MI_INSTR(0x24, 2)
Ben Widawsky0e792842013-12-16 20:50:37 -0800357#define MI_SRM_LRM_GLOBAL_GTT (1<<22)
Chris Wilson71a77e02011-02-02 12:13:49 +0000358#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
Jesse Barnes9a289772012-10-26 09:42:42 -0700359#define MI_FLUSH_DW_STORE_INDEX (1<<21)
360#define MI_INVALIDATE_TLB (1<<18)
361#define MI_FLUSH_DW_OP_STOREDW (1<<14)
Brad Volkind4d48032014-02-18 10:15:54 -0800362#define MI_FLUSH_DW_OP_MASK (3<<14)
Brad Volkinb18b3962014-02-18 10:15:53 -0800363#define MI_FLUSH_DW_NOTIFY (1<<8)
Jesse Barnes9a289772012-10-26 09:42:42 -0700364#define MI_INVALIDATE_BSD (1<<7)
365#define MI_FLUSH_DW_USE_GTT (1<<2)
366#define MI_FLUSH_DW_USE_PPGTT (0<<2)
Arun Siluveryf1afe242015-08-04 16:22:20 +0100367#define MI_LOAD_REGISTER_MEM MI_INSTR(0x29, 1)
368#define MI_LOAD_REGISTER_MEM_GEN8 MI_INSTR(0x29, 2)
Jesse Barnes585fb112008-07-29 11:54:06 -0700369#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100370#define MI_BATCH_NON_SECURE (1)
371/* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
Ben Widawsky0e792842013-12-16 20:50:37 -0800372#define MI_BATCH_NON_SECURE_I965 (1<<8)
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100373#define MI_BATCH_PPGTT_HSW (1<<8)
Ben Widawsky0e792842013-12-16 20:50:37 -0800374#define MI_BATCH_NON_SECURE_HSW (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -0700375#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
Chris Wilson65f56872012-04-17 16:38:12 +0100376#define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
Ben Widawsky1c7a0622013-11-02 21:07:12 -0700377#define MI_BATCH_BUFFER_START_GEN8 MI_INSTR(0x31, 1)
Abdiel Janulgue919032e2015-06-16 13:39:40 +0300378#define MI_BATCH_RESOURCE_STREAMER (1<<10)
Ben Widawsky0e792842013-12-16 20:50:37 -0800379
Neil Robertsf1f55cc2014-11-07 19:00:26 +0000380#define MI_PREDICATE_SRC0 (0x2400)
381#define MI_PREDICATE_SRC1 (0x2408)
Rodrigo Vivi94353732013-08-28 16:45:46 -0300382
383#define MI_PREDICATE_RESULT_2 (0x2214)
384#define LOWER_SLICE_ENABLED (1<<0)
385#define LOWER_SLICE_DISABLED (0<<0)
386
Jesse Barnes585fb112008-07-29 11:54:06 -0700387/*
388 * 3D instructions used by the kernel
389 */
390#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
391
392#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
393#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
394#define SC_UPDATE_SCISSOR (0x1<<1)
395#define SC_ENABLE_MASK (0x1<<0)
396#define SC_ENABLE (0x1<<0)
397#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
398#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
399#define SCI_YMIN_MASK (0xffff<<16)
400#define SCI_XMIN_MASK (0xffff<<0)
401#define SCI_YMAX_MASK (0xffff<<16)
402#define SCI_XMAX_MASK (0xffff<<0)
403#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
404#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
405#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
406#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
407#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
408#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
409#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
410#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
411#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
Chris Wilsonc4d69da2014-09-08 14:25:41 +0100412
413#define COLOR_BLT_CMD (2<<29 | 0x40<<22 | (5-2))
414#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
Jesse Barnes585fb112008-07-29 11:54:06 -0700415#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
416#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
Chris Wilsonc4d69da2014-09-08 14:25:41 +0100417#define BLT_WRITE_A (2<<20)
418#define BLT_WRITE_RGB (1<<20)
419#define BLT_WRITE_RGBA (BLT_WRITE_RGB | BLT_WRITE_A)
Jesse Barnes585fb112008-07-29 11:54:06 -0700420#define BLT_DEPTH_8 (0<<24)
421#define BLT_DEPTH_16_565 (1<<24)
422#define BLT_DEPTH_16_1555 (2<<24)
423#define BLT_DEPTH_32 (3<<24)
Chris Wilsonc4d69da2014-09-08 14:25:41 +0100424#define BLT_ROP_SRC_COPY (0xcc<<16)
425#define BLT_ROP_COLOR_COPY (0xf0<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -0700426#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
427#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
428#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
429#define ASYNC_FLIP (1<<22)
430#define DISPLAY_PLANE_A (0<<20)
431#define DISPLAY_PLANE_B (1<<20)
Ville Syrjälä68d97532015-09-18 20:03:39 +0300432#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|((len)-2))
Arun Siluvery0160f052015-06-23 15:46:57 +0100433#define PIPE_CONTROL_FLUSH_L3 (1<<27)
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200434#define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */
Brad Volkinf0a346b2014-02-18 10:15:52 -0800435#define PIPE_CONTROL_MMIO_WRITE (1<<23)
Brad Volkin114d4f72014-02-18 10:15:55 -0800436#define PIPE_CONTROL_STORE_DATA_INDEX (1<<21)
Jesse Barnes8d315282011-10-16 10:23:31 +0200437#define PIPE_CONTROL_CS_STALL (1<<20)
Ben Widawskycc0f6392012-06-04 14:42:49 -0700438#define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
Chris Wilson148b83d2014-12-16 08:44:31 +0000439#define PIPE_CONTROL_MEDIA_STATE_CLEAR (1<<16)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200440#define PIPE_CONTROL_QW_WRITE (1<<14)
Brad Volkind4d48032014-02-18 10:15:54 -0800441#define PIPE_CONTROL_POST_SYNC_OP_MASK (3<<14)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200442#define PIPE_CONTROL_DEPTH_STALL (1<<13)
443#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
Jesse Barnes8d315282011-10-16 10:23:31 +0200444#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200445#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
446#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
447#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
448#define PIPE_CONTROL_NOTIFY (1<<8)
Ben Widawsky3e789982014-06-30 09:53:37 -0700449#define PIPE_CONTROL_FLUSH_ENABLE (1<<7) /* gen7+ */
Arun Siluveryc82435b2015-06-19 18:37:13 +0100450#define PIPE_CONTROL_DC_FLUSH_ENABLE (1<<5)
Jesse Barnes8d315282011-10-16 10:23:31 +0200451#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
452#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
453#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200454#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
Jesse Barnes8d315282011-10-16 10:23:31 +0200455#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
Jesse Barnese552eb72010-04-21 11:39:23 -0700456#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
Jesse Barnes585fb112008-07-29 11:54:06 -0700457
Brad Volkin3a6fa982014-02-18 10:15:47 -0800458/*
459 * Commands used only by the command parser
460 */
461#define MI_SET_PREDICATE MI_INSTR(0x01, 0)
462#define MI_ARB_CHECK MI_INSTR(0x05, 0)
463#define MI_RS_CONTROL MI_INSTR(0x06, 0)
464#define MI_URB_ATOMIC_ALLOC MI_INSTR(0x09, 0)
465#define MI_PREDICATE MI_INSTR(0x0C, 0)
466#define MI_RS_CONTEXT MI_INSTR(0x0F, 0)
467#define MI_TOPOLOGY_FILTER MI_INSTR(0x0D, 0)
Brad Volkin9c640d12014-02-18 10:15:48 -0800468#define MI_LOAD_SCAN_LINES_EXCL MI_INSTR(0x13, 0)
Brad Volkin3a6fa982014-02-18 10:15:47 -0800469#define MI_URB_CLEAR MI_INSTR(0x19, 0)
470#define MI_UPDATE_GTT MI_INSTR(0x23, 0)
471#define MI_CLFLUSH MI_INSTR(0x27, 0)
Brad Volkind4d48032014-02-18 10:15:54 -0800472#define MI_REPORT_PERF_COUNT MI_INSTR(0x28, 0)
473#define MI_REPORT_PERF_COUNT_GGTT (1<<0)
Brad Volkin3a6fa982014-02-18 10:15:47 -0800474#define MI_LOAD_REGISTER_REG MI_INSTR(0x2A, 0)
475#define MI_RS_STORE_DATA_IMM MI_INSTR(0x2B, 0)
476#define MI_LOAD_URB_MEM MI_INSTR(0x2C, 0)
477#define MI_STORE_URB_MEM MI_INSTR(0x2D, 0)
478#define MI_CONDITIONAL_BATCH_BUFFER_END MI_INSTR(0x36, 0)
479
480#define PIPELINE_SELECT ((0x3<<29)|(0x1<<27)|(0x1<<24)|(0x4<<16))
481#define GFX_OP_3DSTATE_VF_STATISTICS ((0x3<<29)|(0x1<<27)|(0x0<<24)|(0xB<<16))
Brad Volkinf0a346b2014-02-18 10:15:52 -0800482#define MEDIA_VFE_STATE ((0x3<<29)|(0x2<<27)|(0x0<<24)|(0x0<<16))
483#define MEDIA_VFE_STATE_MMIO_ACCESS_MASK (0x18)
Brad Volkin3a6fa982014-02-18 10:15:47 -0800484#define GPGPU_OBJECT ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x4<<16))
485#define GPGPU_WALKER ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x5<<16))
486#define GFX_OP_3DSTATE_DX9_CONSTANTF_VS \
487 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x39<<16))
488#define GFX_OP_3DSTATE_DX9_CONSTANTF_PS \
489 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x3A<<16))
490#define GFX_OP_3DSTATE_SO_DECL_LIST \
491 ((0x3<<29)|(0x3<<27)|(0x1<<24)|(0x17<<16))
492
493#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_VS \
494 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x43<<16))
495#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_GS \
496 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x44<<16))
497#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_HS \
498 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x45<<16))
499#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_DS \
500 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x46<<16))
501#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_PS \
502 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x47<<16))
503
504#define MFX_WAIT ((0x3<<29)|(0x1<<27)|(0x0<<16))
505
506#define COLOR_BLT ((0x2<<29)|(0x40<<22))
507#define SRC_COPY_BLT ((0x2<<29)|(0x43<<22))
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100508
509/*
Brad Volkin5947de92014-02-18 10:15:50 -0800510 * Registers used only by the command parser
511 */
512#define BCS_SWCTRL 0x22200
513
Jordan Justenc61200c2014-12-11 13:28:09 -0800514#define GPGPU_THREADS_DISPATCHED 0x2290
515#define HS_INVOCATION_COUNT 0x2300
516#define DS_INVOCATION_COUNT 0x2308
517#define IA_VERTICES_COUNT 0x2310
518#define IA_PRIMITIVES_COUNT 0x2318
519#define VS_INVOCATION_COUNT 0x2320
520#define GS_INVOCATION_COUNT 0x2328
521#define GS_PRIMITIVES_COUNT 0x2330
522#define CL_INVOCATION_COUNT 0x2338
523#define CL_PRIMITIVES_COUNT 0x2340
524#define PS_INVOCATION_COUNT 0x2348
525#define PS_DEPTH_COUNT 0x2350
Brad Volkin5947de92014-02-18 10:15:50 -0800526
527/* There are the 4 64-bit counter registers, one for each stream output */
528#define GEN7_SO_NUM_PRIMS_WRITTEN(n) (0x5200 + (n) * 8)
529
Brad Volkin113a0472014-04-08 14:18:58 -0700530#define GEN7_SO_PRIM_STORAGE_NEEDED(n) (0x5240 + (n) * 8)
531
532#define GEN7_3DPRIM_END_OFFSET 0x2420
533#define GEN7_3DPRIM_START_VERTEX 0x2430
534#define GEN7_3DPRIM_VERTEX_COUNT 0x2434
535#define GEN7_3DPRIM_INSTANCE_COUNT 0x2438
536#define GEN7_3DPRIM_START_INSTANCE 0x243C
537#define GEN7_3DPRIM_BASE_VERTEX 0x2440
538
Jordan Justen7b9748c2015-10-01 23:09:58 -0700539#define GEN7_GPGPU_DISPATCHDIMX 0x2500
540#define GEN7_GPGPU_DISPATCHDIMY 0x2504
541#define GEN7_GPGPU_DISPATCHDIMZ 0x2508
542
Kenneth Graunke180b8132014-03-25 22:52:03 -0700543#define OACONTROL 0x2360
544
Brad Volkin220375a2014-02-18 10:15:51 -0800545#define _GEN7_PIPEA_DE_LOAD_SL 0x70068
546#define _GEN7_PIPEB_DE_LOAD_SL 0x71068
547#define GEN7_PIPE_DE_LOAD_SL(pipe) _PIPE(pipe, \
548 _GEN7_PIPEA_DE_LOAD_SL, \
549 _GEN7_PIPEB_DE_LOAD_SL)
550
Brad Volkin5947de92014-02-18 10:15:50 -0800551/*
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100552 * Reset registers
553 */
554#define DEBUG_RESET_I830 0x6070
555#define DEBUG_RESET_FULL (1<<7)
556#define DEBUG_RESET_RENDER (1<<8)
557#define DEBUG_RESET_DISPLAY (1<<9)
558
Jesse Barnes57f350b2012-03-28 13:39:25 -0700559/*
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300560 * IOSF sideband
561 */
562#define VLV_IOSF_DOORBELL_REQ (VLV_DISPLAY_BASE + 0x2100)
563#define IOSF_DEVFN_SHIFT 24
564#define IOSF_OPCODE_SHIFT 16
565#define IOSF_PORT_SHIFT 8
566#define IOSF_BYTE_ENABLES_SHIFT 4
567#define IOSF_BAR_SHIFT 1
568#define IOSF_SB_BUSY (1<<0)
Jesse Barnesf3419152013-11-04 11:52:44 -0800569#define IOSF_PORT_BUNIT 0x3
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300570#define IOSF_PORT_PUNIT 0x4
571#define IOSF_PORT_NC 0x11
572#define IOSF_PORT_DPIO 0x12
Chon Ming Leea09cadd2014-04-09 13:28:14 +0300573#define IOSF_PORT_DPIO_2 0x1a
Jani Nikulae9f882a2013-08-27 15:12:14 +0300574#define IOSF_PORT_GPIO_NC 0x13
575#define IOSF_PORT_CCK 0x14
576#define IOSF_PORT_CCU 0xA9
577#define IOSF_PORT_GPS_CORE 0x48
Shobhit Kumare9fe51c2013-12-10 12:14:55 +0530578#define IOSF_PORT_FLISDSI 0x1B
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300579#define VLV_IOSF_DATA (VLV_DISPLAY_BASE + 0x2104)
580#define VLV_IOSF_ADDR (VLV_DISPLAY_BASE + 0x2108)
581
Jesse Barnes30a970c2013-11-04 13:48:12 -0800582/* See configdb bunit SB addr map */
583#define BUNIT_REG_BISOC 0x11
584
Jesse Barnes30a970c2013-11-04 13:48:12 -0800585#define PUNIT_REG_DSPFREQ 0x36
Ville Syrjälä383c5a62014-06-28 02:03:57 +0300586#define DSPFREQSTAT_SHIFT_CHV 24
587#define DSPFREQSTAT_MASK_CHV (0x1f << DSPFREQSTAT_SHIFT_CHV)
588#define DSPFREQGUAR_SHIFT_CHV 8
589#define DSPFREQGUAR_MASK_CHV (0x1f << DSPFREQGUAR_SHIFT_CHV)
Jesse Barnes30a970c2013-11-04 13:48:12 -0800590#define DSPFREQSTAT_SHIFT 30
591#define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
592#define DSPFREQGUAR_SHIFT 14
593#define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200594#define DSP_MAXFIFO_PM5_STATUS (1 << 22) /* chv */
595#define DSP_AUTO_CDCLK_GATE_DISABLE (1 << 7) /* chv */
596#define DSP_MAXFIFO_PM5_ENABLE (1 << 6) /* chv */
Ville Syrjälä26972b02014-06-28 02:04:11 +0300597#define _DP_SSC(val, pipe) ((val) << (2 * (pipe)))
598#define DP_SSC_MASK(pipe) _DP_SSC(0x3, (pipe))
599#define DP_SSC_PWR_ON(pipe) _DP_SSC(0x0, (pipe))
600#define DP_SSC_CLK_GATE(pipe) _DP_SSC(0x1, (pipe))
601#define DP_SSC_RESET(pipe) _DP_SSC(0x2, (pipe))
602#define DP_SSC_PWR_GATE(pipe) _DP_SSC(0x3, (pipe))
603#define _DP_SSS(val, pipe) ((val) << (2 * (pipe) + 16))
604#define DP_SSS_MASK(pipe) _DP_SSS(0x3, (pipe))
605#define DP_SSS_PWR_ON(pipe) _DP_SSS(0x0, (pipe))
606#define DP_SSS_CLK_GATE(pipe) _DP_SSS(0x1, (pipe))
607#define DP_SSS_RESET(pipe) _DP_SSS(0x2, (pipe))
608#define DP_SSS_PWR_GATE(pipe) _DP_SSS(0x3, (pipe))
Imre Deaka30180a2014-03-04 19:23:02 +0200609
610/* See the PUNIT HAS v0.8 for the below bits */
611enum punit_power_well {
612 PUNIT_POWER_WELL_RENDER = 0,
613 PUNIT_POWER_WELL_MEDIA = 1,
614 PUNIT_POWER_WELL_DISP2D = 3,
615 PUNIT_POWER_WELL_DPIO_CMN_BC = 5,
616 PUNIT_POWER_WELL_DPIO_TX_B_LANES_01 = 6,
617 PUNIT_POWER_WELL_DPIO_TX_B_LANES_23 = 7,
618 PUNIT_POWER_WELL_DPIO_TX_C_LANES_01 = 8,
619 PUNIT_POWER_WELL_DPIO_TX_C_LANES_23 = 9,
620 PUNIT_POWER_WELL_DPIO_RX0 = 10,
621 PUNIT_POWER_WELL_DPIO_RX1 = 11,
Ville Syrjälä5d6f7ea2014-06-28 02:04:08 +0300622 PUNIT_POWER_WELL_DPIO_CMN_D = 12,
Imre Deaka30180a2014-03-04 19:23:02 +0200623
624 PUNIT_POWER_WELL_NUM,
625};
626
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000627enum skl_disp_power_wells {
628 SKL_DISP_PW_MISC_IO,
629 SKL_DISP_PW_DDI_A_E,
630 SKL_DISP_PW_DDI_B,
631 SKL_DISP_PW_DDI_C,
632 SKL_DISP_PW_DDI_D,
633 SKL_DISP_PW_1 = 14,
634 SKL_DISP_PW_2,
635};
636
637#define SKL_POWER_WELL_STATE(pw) (1 << ((pw) * 2))
638#define SKL_POWER_WELL_REQ(pw) (1 << (((pw) * 2) + 1))
639
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +0800640#define PUNIT_REG_PWRGT_CTRL 0x60
641#define PUNIT_REG_PWRGT_STATUS 0x61
Imre Deaka30180a2014-03-04 19:23:02 +0200642#define PUNIT_PWRGT_MASK(power_well) (3 << ((power_well) * 2))
643#define PUNIT_PWRGT_PWR_ON(power_well) (0 << ((power_well) * 2))
644#define PUNIT_PWRGT_CLK_GATE(power_well) (1 << ((power_well) * 2))
645#define PUNIT_PWRGT_RESET(power_well) (2 << ((power_well) * 2))
646#define PUNIT_PWRGT_PWR_GATE(power_well) (3 << ((power_well) * 2))
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +0800647
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300648#define PUNIT_REG_GPU_LFM 0xd3
649#define PUNIT_REG_GPU_FREQ_REQ 0xd4
650#define PUNIT_REG_GPU_FREQ_STS 0xd8
Ville Syrjäläc8e96272014-11-07 21:33:44 +0200651#define GPLLENABLE (1<<4)
Ville Syrjäläe8474402013-06-26 17:43:24 +0300652#define GENFREQSTATUS (1<<0)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300653#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
Deepak S31685c22014-07-03 17:33:01 -0400654#define PUNIT_REG_CZ_TIMESTAMP 0xce
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300655
656#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
657#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
658
Deepak S095acd52015-01-17 11:05:59 +0530659#define FB_GFX_FMAX_AT_VMAX_FUSE 0x136
660#define FB_GFX_FREQ_FUSE_MASK 0xff
661#define FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT 24
662#define FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT 16
663#define FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT 8
664
665#define FB_GFX_FMIN_AT_VMIN_FUSE 0x137
666#define FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT 8
667
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200668#define PUNIT_REG_DDR_SETUP2 0x139
669#define FORCE_DDR_FREQ_REQ_ACK (1 << 8)
670#define FORCE_DDR_LOW_FREQ (1 << 1)
671#define FORCE_DDR_HIGH_FREQ (1 << 0)
672
Deepak S2b6b3a02014-05-27 15:59:30 +0530673#define PUNIT_GPU_STATUS_REG 0xdb
674#define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16
675#define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff
676#define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8
677#define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff
678
679#define PUNIT_GPU_DUTYCYCLE_REG 0xdf
680#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8
681#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff
682
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300683#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
684#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
685#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
686#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
687#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
688#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
689#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
690#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
691#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
692#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
693
Deepak S3ef62342015-04-29 08:36:24 +0530694#define VLV_TURBO_SOC_OVERRIDE 0x04
695#define VLV_OVERRIDE_EN 1
696#define VLV_SOC_TDP_EN (1 << 1)
697#define VLV_BIAS_CPU_125_SOC_875 (6 << 2)
698#define CHV_BIAS_CPU_50_SOC_50 (3 << 2)
699
Deepak S31685c22014-07-03 17:33:01 -0400700#define VLV_CZ_CLOCK_TO_MILLI_SEC 100000
Deepak S31685c22014-07-03 17:33:01 -0400701
ymohanmabe4fc042013-08-27 23:40:56 +0300702/* vlv2 north clock has */
Chon Ming Lee24eb2d52013-09-27 15:31:00 +0800703#define CCK_FUSE_REG 0x8
704#define CCK_FUSE_HPLL_FREQ_MASK 0x3
ymohanmabe4fc042013-08-27 23:40:56 +0300705#define CCK_REG_DSI_PLL_FUSE 0x44
706#define CCK_REG_DSI_PLL_CONTROL 0x48
707#define DSI_PLL_VCO_EN (1 << 31)
708#define DSI_PLL_LDO_GATE (1 << 30)
709#define DSI_PLL_P1_POST_DIV_SHIFT 17
710#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
711#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
712#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
713#define DSI_PLL_MUX_MASK (3 << 9)
714#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
715#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
716#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
717#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
718#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
719#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
720#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
721#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
722#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
723#define DSI_PLL_LOCK (1 << 0)
724#define CCK_REG_DSI_PLL_DIVIDER 0x4c
725#define DSI_PLL_LFSR (1 << 31)
726#define DSI_PLL_FRACTION_EN (1 << 30)
727#define DSI_PLL_FRAC_COUNTER_SHIFT 27
728#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
729#define DSI_PLL_USYNC_CNT_SHIFT 18
730#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
731#define DSI_PLL_N1_DIV_SHIFT 16
732#define DSI_PLL_N1_DIV_MASK (3 << 16)
733#define DSI_PLL_M1_DIV_SHIFT 0
734#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300735#define CCK_CZ_CLOCK_CONTROL 0x62
Jesse Barnes30a970c2013-11-04 13:48:12 -0800736#define CCK_DISPLAY_CLOCK_CONTROL 0x6b
Vandana Kannan87d5d252015-09-24 23:29:17 +0300737#define CCK_TRUNK_FORCE_ON (1 << 17)
738#define CCK_TRUNK_FORCE_OFF (1 << 16)
739#define CCK_FREQUENCY_STATUS (0x1f << 8)
740#define CCK_FREQUENCY_STATUS_SHIFT 8
741#define CCK_FREQUENCY_VALUES (0x1f << 0)
ymohanmabe4fc042013-08-27 23:40:56 +0300742
Ville Syrjälä0e767182014-04-25 20:14:31 +0300743/**
744 * DOC: DPIO
745 *
Imre Deakeee21562015-03-10 21:18:30 +0200746 * VLV, CHV and BXT have slightly peculiar display PHYs for driving DP/HDMI
Ville Syrjälä0e767182014-04-25 20:14:31 +0300747 * ports. DPIO is the name given to such a display PHY. These PHYs
748 * don't follow the standard programming model using direct MMIO
749 * registers, and instead their registers must be accessed trough IOSF
750 * sideband. VLV has one such PHY for driving ports B and C, and CHV
751 * adds another PHY for driving port D. Each PHY responds to specific
752 * IOSF-SB port.
753 *
754 * Each display PHY is made up of one or two channels. Each channel
755 * houses a common lane part which contains the PLL and other common
756 * logic. CH0 common lane also contains the IOSF-SB logic for the
757 * Common Register Interface (CRI) ie. the DPIO registers. CRI clock
758 * must be running when any DPIO registers are accessed.
759 *
760 * In addition to having their own registers, the PHYs are also
761 * controlled through some dedicated signals from the display
762 * controller. These include PLL reference clock enable, PLL enable,
763 * and CRI clock selection, for example.
764 *
765 * Eeach channel also has two splines (also called data lanes), and
766 * each spline is made up of one Physical Access Coding Sub-Layer
767 * (PCS) block and two TX lanes. So each channel has two PCS blocks
768 * and four TX lanes. The TX lanes are used as DP lanes or TMDS
769 * data/clock pairs depending on the output type.
770 *
771 * Additionally the PHY also contains an AUX lane with AUX blocks
772 * for each channel. This is used for DP AUX communication, but
773 * this fact isn't really relevant for the driver since AUX is
774 * controlled from the display controller side. No DPIO registers
775 * need to be accessed during AUX communication,
776 *
Imre Deakeee21562015-03-10 21:18:30 +0200777 * Generally on VLV/CHV the common lane corresponds to the pipe and
Masanari Iida32197aa2014-10-20 23:53:13 +0900778 * the spline (PCS/TX) corresponds to the port.
Ville Syrjälä0e767182014-04-25 20:14:31 +0300779 *
780 * For dual channel PHY (VLV/CHV):
781 *
782 * pipe A == CMN/PLL/REF CH0
783 *
784 * pipe B == CMN/PLL/REF CH1
785 *
786 * port B == PCS/TX CH0
787 *
788 * port C == PCS/TX CH1
789 *
790 * This is especially important when we cross the streams
791 * ie. drive port B with pipe B, or port C with pipe A.
792 *
793 * For single channel PHY (CHV):
794 *
795 * pipe C == CMN/PLL/REF CH0
796 *
797 * port D == PCS/TX CH0
798 *
Imre Deakeee21562015-03-10 21:18:30 +0200799 * On BXT the entire PHY channel corresponds to the port. That means
800 * the PLL is also now associated with the port rather than the pipe,
801 * and so the clock needs to be routed to the appropriate transcoder.
802 * Port A PLL is directly connected to transcoder EDP and port B/C
803 * PLLs can be routed to any transcoder A/B/C.
804 *
805 * Note: DDI0 is digital port B, DD1 is digital port C, and DDI2 is
806 * digital port D (CHV) or port A (BXT).
Ville Syrjälä0e767182014-04-25 20:14:31 +0300807 */
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300808/*
Imre Deakeee21562015-03-10 21:18:30 +0200809 * Dual channel PHY (VLV/CHV/BXT)
Ville Syrjälä0e767182014-04-25 20:14:31 +0300810 * ---------------------------------
811 * | CH0 | CH1 |
812 * | CMN/PLL/REF | CMN/PLL/REF |
813 * |---------------|---------------| Display PHY
814 * | PCS01 | PCS23 | PCS01 | PCS23 |
815 * |-------|-------|-------|-------|
816 * |TX0|TX1|TX2|TX3|TX0|TX1|TX2|TX3|
817 * ---------------------------------
818 * | DDI0 | DDI1 | DP/HDMI ports
819 * ---------------------------------
Ville Syrjälä54d9d492013-01-24 15:29:53 +0200820 *
Imre Deakeee21562015-03-10 21:18:30 +0200821 * Single channel PHY (CHV/BXT)
Ville Syrjälä0e767182014-04-25 20:14:31 +0300822 * -----------------
823 * | CH0 |
824 * | CMN/PLL/REF |
825 * |---------------| Display PHY
826 * | PCS01 | PCS23 |
827 * |-------|-------|
828 * |TX0|TX1|TX2|TX3|
829 * -----------------
830 * | DDI2 | DP/HDMI port
831 * -----------------
Jesse Barnes57f350b2012-03-28 13:39:25 -0700832 */
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300833#define DPIO_DEVFN 0
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300834
Ville Syrjälä54d9d492013-01-24 15:29:53 +0200835#define DPIO_CTL (VLV_DISPLAY_BASE + 0x2110)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700836#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
837#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
838#define DPIO_SFR_BYPASS (1<<1)
Jesse Barnes40e9cf62013-10-03 11:35:46 -0700839#define DPIO_CMNRST (1<<0)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700840
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800841#define DPIO_PHY(pipe) ((pipe) >> 1)
842#define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
843
Daniel Vetter598fac62013-04-18 22:01:46 +0200844/*
845 * Per pipe/PLL DPIO regs
846 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800847#define _VLV_PLL_DW3_CH0 0x800c
Jesse Barnes57f350b2012-03-28 13:39:25 -0700848#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
Daniel Vetter598fac62013-04-18 22:01:46 +0200849#define DPIO_POST_DIV_DAC 0
850#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
851#define DPIO_POST_DIV_LVDS1 2
852#define DPIO_POST_DIV_LVDS2 3
Jesse Barnes57f350b2012-03-28 13:39:25 -0700853#define DPIO_K_SHIFT (24) /* 4 bits */
854#define DPIO_P1_SHIFT (21) /* 3 bits */
855#define DPIO_P2_SHIFT (16) /* 5 bits */
856#define DPIO_N_SHIFT (12) /* 4 bits */
857#define DPIO_ENABLE_CALIBRATION (1<<11)
858#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
859#define DPIO_M2DIV_MASK 0xff
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800860#define _VLV_PLL_DW3_CH1 0x802c
861#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700862
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800863#define _VLV_PLL_DW5_CH0 0x8014
Jesse Barnes57f350b2012-03-28 13:39:25 -0700864#define DPIO_REFSEL_OVERRIDE 27
865#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
866#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
867#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
Vijay Purushothamanb56747a2012-09-27 19:13:03 +0530868#define DPIO_PLL_REFCLK_SEL_MASK 3
Jesse Barnes57f350b2012-03-28 13:39:25 -0700869#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
870#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800871#define _VLV_PLL_DW5_CH1 0x8034
872#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700873
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800874#define _VLV_PLL_DW7_CH0 0x801c
875#define _VLV_PLL_DW7_CH1 0x803c
876#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700877
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800878#define _VLV_PLL_DW8_CH0 0x8040
879#define _VLV_PLL_DW8_CH1 0x8060
880#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200881
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800882#define VLV_PLL_DW9_BCAST 0xc044
883#define _VLV_PLL_DW9_CH0 0x8044
884#define _VLV_PLL_DW9_CH1 0x8064
885#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200886
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800887#define _VLV_PLL_DW10_CH0 0x8048
888#define _VLV_PLL_DW10_CH1 0x8068
889#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200890
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800891#define _VLV_PLL_DW11_CH0 0x804c
892#define _VLV_PLL_DW11_CH1 0x806c
893#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700894
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800895/* Spec for ref block start counts at DW10 */
896#define VLV_REF_DW13 0x80ac
Daniel Vetter598fac62013-04-18 22:01:46 +0200897
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800898#define VLV_CMN_DW0 0x8100
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100899
Daniel Vetter598fac62013-04-18 22:01:46 +0200900/*
901 * Per DDI channel DPIO regs
902 */
903
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800904#define _VLV_PCS_DW0_CH0 0x8200
905#define _VLV_PCS_DW0_CH1 0x8400
Daniel Vetter598fac62013-04-18 22:01:46 +0200906#define DPIO_PCS_TX_LANE2_RESET (1<<16)
907#define DPIO_PCS_TX_LANE1_RESET (1<<7)
Ville Syrjälä570e2a72014-08-18 14:42:46 +0300908#define DPIO_LEFT_TXFIFO_RST_MASTER2 (1<<4)
909#define DPIO_RIGHT_TXFIFO_RST_MASTER2 (1<<3)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800910#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200911
Ville Syrjälä97fd4d52014-04-09 13:29:02 +0300912#define _VLV_PCS01_DW0_CH0 0x200
913#define _VLV_PCS23_DW0_CH0 0x400
914#define _VLV_PCS01_DW0_CH1 0x2600
915#define _VLV_PCS23_DW0_CH1 0x2800
916#define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
917#define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
918
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800919#define _VLV_PCS_DW1_CH0 0x8204
920#define _VLV_PCS_DW1_CH1 0x8404
Ville Syrjäläd2152b22014-04-28 14:15:24 +0300921#define CHV_PCS_REQ_SOFTRESET_EN (1<<23)
Daniel Vetter598fac62013-04-18 22:01:46 +0200922#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22)
923#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21)
924#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
925#define DPIO_PCS_CLK_SOFT_RESET (1<<5)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800926#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200927
Ville Syrjälä97fd4d52014-04-09 13:29:02 +0300928#define _VLV_PCS01_DW1_CH0 0x204
929#define _VLV_PCS23_DW1_CH0 0x404
930#define _VLV_PCS01_DW1_CH1 0x2604
931#define _VLV_PCS23_DW1_CH1 0x2804
932#define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
933#define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
934
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800935#define _VLV_PCS_DW8_CH0 0x8220
936#define _VLV_PCS_DW8_CH1 0x8420
Ville Syrjälä9197c882014-04-09 13:29:05 +0300937#define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20)
938#define CHV_PCS_USEDCLKCHANNEL (1 << 21)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800939#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200940
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800941#define _VLV_PCS01_DW8_CH0 0x0220
942#define _VLV_PCS23_DW8_CH0 0x0420
943#define _VLV_PCS01_DW8_CH1 0x2620
944#define _VLV_PCS23_DW8_CH1 0x2820
945#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
946#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200947
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800948#define _VLV_PCS_DW9_CH0 0x8224
949#define _VLV_PCS_DW9_CH1 0x8424
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +0300950#define DPIO_PCS_TX2MARGIN_MASK (0x7<<13)
951#define DPIO_PCS_TX2MARGIN_000 (0<<13)
952#define DPIO_PCS_TX2MARGIN_101 (1<<13)
953#define DPIO_PCS_TX1MARGIN_MASK (0x7<<10)
954#define DPIO_PCS_TX1MARGIN_000 (0<<10)
955#define DPIO_PCS_TX1MARGIN_101 (1<<10)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800956#define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200957
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +0300958#define _VLV_PCS01_DW9_CH0 0x224
959#define _VLV_PCS23_DW9_CH0 0x424
960#define _VLV_PCS01_DW9_CH1 0x2624
961#define _VLV_PCS23_DW9_CH1 0x2824
962#define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1)
963#define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1)
964
Chon Ming Lee9d556c92014-05-02 14:27:47 +0300965#define _CHV_PCS_DW10_CH0 0x8228
966#define _CHV_PCS_DW10_CH1 0x8428
967#define DPIO_PCS_SWING_CALC_TX0_TX2 (1<<30)
968#define DPIO_PCS_SWING_CALC_TX1_TX3 (1<<31)
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +0300969#define DPIO_PCS_TX2DEEMP_MASK (0xf<<24)
970#define DPIO_PCS_TX2DEEMP_9P5 (0<<24)
971#define DPIO_PCS_TX2DEEMP_6P0 (2<<24)
972#define DPIO_PCS_TX1DEEMP_MASK (0xf<<16)
973#define DPIO_PCS_TX1DEEMP_9P5 (0<<16)
974#define DPIO_PCS_TX1DEEMP_6P0 (2<<16)
Chon Ming Lee9d556c92014-05-02 14:27:47 +0300975#define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
976
Ville Syrjälä1966e592014-04-09 13:29:04 +0300977#define _VLV_PCS01_DW10_CH0 0x0228
978#define _VLV_PCS23_DW10_CH0 0x0428
979#define _VLV_PCS01_DW10_CH1 0x2628
980#define _VLV_PCS23_DW10_CH1 0x2828
981#define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
982#define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
983
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800984#define _VLV_PCS_DW11_CH0 0x822c
985#define _VLV_PCS_DW11_CH1 0x842c
Ville Syrjälä2e523e92015-04-10 18:21:27 +0300986#define DPIO_TX2_STAGGER_MASK(x) ((x)<<24)
Ville Syrjälä570e2a72014-08-18 14:42:46 +0300987#define DPIO_LANEDESKEW_STRAP_OVRD (1<<3)
988#define DPIO_LEFT_TXFIFO_RST_MASTER (1<<1)
989#define DPIO_RIGHT_TXFIFO_RST_MASTER (1<<0)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800990#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200991
Ville Syrjälä570e2a72014-08-18 14:42:46 +0300992#define _VLV_PCS01_DW11_CH0 0x022c
993#define _VLV_PCS23_DW11_CH0 0x042c
994#define _VLV_PCS01_DW11_CH1 0x262c
995#define _VLV_PCS23_DW11_CH1 0x282c
Ville Syrjälä142d2ec2014-10-16 20:52:32 +0300996#define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1)
997#define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1)
Ville Syrjälä570e2a72014-08-18 14:42:46 +0300998
Ville Syrjälä2e523e92015-04-10 18:21:27 +0300999#define _VLV_PCS01_DW12_CH0 0x0230
1000#define _VLV_PCS23_DW12_CH0 0x0430
1001#define _VLV_PCS01_DW12_CH1 0x2630
1002#define _VLV_PCS23_DW12_CH1 0x2830
1003#define VLV_PCS01_DW12(ch) _PORT(ch, _VLV_PCS01_DW12_CH0, _VLV_PCS01_DW12_CH1)
1004#define VLV_PCS23_DW12(ch) _PORT(ch, _VLV_PCS23_DW12_CH0, _VLV_PCS23_DW12_CH1)
1005
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001006#define _VLV_PCS_DW12_CH0 0x8230
1007#define _VLV_PCS_DW12_CH1 0x8430
Ville Syrjälä2e523e92015-04-10 18:21:27 +03001008#define DPIO_TX2_STAGGER_MULT(x) ((x)<<20)
1009#define DPIO_TX1_STAGGER_MULT(x) ((x)<<16)
1010#define DPIO_TX1_STAGGER_MASK(x) ((x)<<8)
1011#define DPIO_LANESTAGGER_STRAP_OVRD (1<<6)
1012#define DPIO_LANESTAGGER_STRAP(x) ((x)<<0)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001013#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001014
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001015#define _VLV_PCS_DW14_CH0 0x8238
1016#define _VLV_PCS_DW14_CH1 0x8438
1017#define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001018
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001019#define _VLV_PCS_DW23_CH0 0x825c
1020#define _VLV_PCS_DW23_CH1 0x845c
1021#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001022
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001023#define _VLV_TX_DW2_CH0 0x8288
1024#define _VLV_TX_DW2_CH1 0x8488
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001025#define DPIO_SWING_MARGIN000_SHIFT 16
1026#define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001027#define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001028#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001029
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001030#define _VLV_TX_DW3_CH0 0x828c
1031#define _VLV_TX_DW3_CH1 0x848c
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001032/* The following bit for CHV phy */
1033#define DPIO_TX_UNIQ_TRANS_SCALE_EN (1<<27)
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001034#define DPIO_SWING_MARGIN101_SHIFT 16
1035#define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001036#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
1037
1038#define _VLV_TX_DW4_CH0 0x8290
1039#define _VLV_TX_DW4_CH1 0x8490
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001040#define DPIO_SWING_DEEMPH9P5_SHIFT 24
1041#define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001042#define DPIO_SWING_DEEMPH6P0_SHIFT 16
1043#define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001044#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
1045
1046#define _VLV_TX3_DW4_CH0 0x690
1047#define _VLV_TX3_DW4_CH1 0x2a90
1048#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
1049
1050#define _VLV_TX_DW5_CH0 0x8294
1051#define _VLV_TX_DW5_CH1 0x8494
Daniel Vetter598fac62013-04-18 22:01:46 +02001052#define DPIO_TX_OCALINIT_EN (1<<31)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001053#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001054
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001055#define _VLV_TX_DW11_CH0 0x82ac
1056#define _VLV_TX_DW11_CH1 0x84ac
1057#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001058
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001059#define _VLV_TX_DW14_CH0 0x82b8
1060#define _VLV_TX_DW14_CH1 0x84b8
1061#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
Vijay Purushothamanb56747a2012-09-27 19:13:03 +05301062
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001063/* CHV dpPhy registers */
1064#define _CHV_PLL_DW0_CH0 0x8000
1065#define _CHV_PLL_DW0_CH1 0x8180
1066#define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
1067
1068#define _CHV_PLL_DW1_CH0 0x8004
1069#define _CHV_PLL_DW1_CH1 0x8184
1070#define DPIO_CHV_N_DIV_SHIFT 8
1071#define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
1072#define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
1073
1074#define _CHV_PLL_DW2_CH0 0x8008
1075#define _CHV_PLL_DW2_CH1 0x8188
1076#define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
1077
1078#define _CHV_PLL_DW3_CH0 0x800c
1079#define _CHV_PLL_DW3_CH1 0x818c
1080#define DPIO_CHV_FRAC_DIV_EN (1 << 16)
1081#define DPIO_CHV_FIRST_MOD (0 << 8)
1082#define DPIO_CHV_SECOND_MOD (1 << 8)
1083#define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05301084#define DPIO_CHV_FEEDFWD_GAIN_MASK (0xF << 0)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001085#define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
1086
1087#define _CHV_PLL_DW6_CH0 0x8018
1088#define _CHV_PLL_DW6_CH1 0x8198
1089#define DPIO_CHV_GAIN_CTRL_SHIFT 16
1090#define DPIO_CHV_INT_COEFF_SHIFT 8
1091#define DPIO_CHV_PROP_COEFF_SHIFT 0
1092#define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
1093
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301094#define _CHV_PLL_DW8_CH0 0x8020
1095#define _CHV_PLL_DW8_CH1 0x81A0
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05301096#define DPIO_CHV_TDC_TARGET_CNT_SHIFT 0
1097#define DPIO_CHV_TDC_TARGET_CNT_MASK (0x3FF << 0)
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301098#define CHV_PLL_DW8(ch) _PIPE(ch, _CHV_PLL_DW8_CH0, _CHV_PLL_DW8_CH1)
1099
1100#define _CHV_PLL_DW9_CH0 0x8024
1101#define _CHV_PLL_DW9_CH1 0x81A4
1102#define DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT 1 /* 3 bits */
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05301103#define DPIO_CHV_INT_LOCK_THRESHOLD_MASK (7 << 1)
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301104#define DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE 1 /* 1: coarse & 0 : fine */
1105#define CHV_PLL_DW9(ch) _PIPE(ch, _CHV_PLL_DW9_CH0, _CHV_PLL_DW9_CH1)
1106
Ville Syrjälä6669e392015-07-08 23:46:00 +03001107#define _CHV_CMN_DW0_CH0 0x8100
1108#define DPIO_ALLDL_POWERDOWN_SHIFT_CH0 19
1109#define DPIO_ANYDL_POWERDOWN_SHIFT_CH0 18
1110#define DPIO_ALLDL_POWERDOWN (1 << 1)
1111#define DPIO_ANYDL_POWERDOWN (1 << 0)
1112
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03001113#define _CHV_CMN_DW5_CH0 0x8114
1114#define CHV_BUFRIGHTENA1_DISABLE (0 << 20)
1115#define CHV_BUFRIGHTENA1_NORMAL (1 << 20)
1116#define CHV_BUFRIGHTENA1_FORCE (3 << 20)
1117#define CHV_BUFRIGHTENA1_MASK (3 << 20)
1118#define CHV_BUFLEFTENA1_DISABLE (0 << 22)
1119#define CHV_BUFLEFTENA1_NORMAL (1 << 22)
1120#define CHV_BUFLEFTENA1_FORCE (3 << 22)
1121#define CHV_BUFLEFTENA1_MASK (3 << 22)
1122
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001123#define _CHV_CMN_DW13_CH0 0x8134
1124#define _CHV_CMN_DW0_CH1 0x8080
1125#define DPIO_CHV_S1_DIV_SHIFT 21
1126#define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
1127#define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
1128#define DPIO_CHV_K_DIV_SHIFT 4
1129#define DPIO_PLL_FREQLOCK (1 << 1)
1130#define DPIO_PLL_LOCK (1 << 0)
1131#define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
1132
1133#define _CHV_CMN_DW14_CH0 0x8138
1134#define _CHV_CMN_DW1_CH1 0x8084
1135#define DPIO_AFC_RECAL (1 << 14)
1136#define DPIO_DCLKP_EN (1 << 13)
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03001137#define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */
1138#define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */
1139#define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */
1140#define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */
1141#define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */
1142#define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */
1143#define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */
1144#define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001145#define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
1146
Ville Syrjälä9197c882014-04-09 13:29:05 +03001147#define _CHV_CMN_DW19_CH0 0x814c
1148#define _CHV_CMN_DW6_CH1 0x8098
Ville Syrjälä6669e392015-07-08 23:46:00 +03001149#define DPIO_ALLDL_POWERDOWN_SHIFT_CH1 30 /* CL2 DW6 only */
1150#define DPIO_ANYDL_POWERDOWN_SHIFT_CH1 29 /* CL2 DW6 only */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001151#define DPIO_DYNPWRDOWNEN_CH1 (1 << 28) /* CL2 DW6 only */
Ville Syrjälä9197c882014-04-09 13:29:05 +03001152#define CHV_CMN_USEDCLKCHANNEL (1 << 13)
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001153
Ville Syrjälä9197c882014-04-09 13:29:05 +03001154#define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
1155
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001156#define CHV_CMN_DW28 0x8170
1157#define DPIO_CL1POWERDOWNEN (1 << 23)
1158#define DPIO_DYNPWRDOWNEN_CH0 (1 << 22)
Ville Syrjäläee279212015-07-08 23:45:57 +03001159#define DPIO_SUS_CLK_CONFIG_ON (0 << 0)
1160#define DPIO_SUS_CLK_CONFIG_CLKREQ (1 << 0)
1161#define DPIO_SUS_CLK_CONFIG_GATE (2 << 0)
1162#define DPIO_SUS_CLK_CONFIG_GATE_CLKREQ (3 << 0)
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001163
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001164#define CHV_CMN_DW30 0x8178
Ville Syrjälä3e288782015-07-08 23:45:58 +03001165#define DPIO_CL2_LDOFUSE_PWRENB (1 << 6)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001166#define DPIO_LRC_BYPASS (1 << 3)
1167
1168#define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
1169 (lane) * 0x200 + (offset))
1170
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03001171#define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
1172#define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
1173#define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
1174#define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
1175#define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
1176#define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
1177#define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
1178#define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
1179#define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
1180#define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
1181#define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001182#define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
1183#define DPIO_FRC_LATENCY_SHFIT 8
1184#define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
1185#define DPIO_UPAR_SHIFT 30
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301186
1187/* BXT PHY registers */
1188#define _BXT_PHY(phy, a, b) _PIPE((phy), (a), (b))
1189
1190#define BXT_P_CR_GT_DISP_PWRON 0x138090
1191#define GT_DISPLAY_POWER_ON(phy) (1 << (phy))
1192
1193#define _PHY_CTL_FAMILY_EDP 0x64C80
1194#define _PHY_CTL_FAMILY_DDI 0x64C90
1195#define COMMON_RESET_DIS (1 << 31)
1196#define BXT_PHY_CTL_FAMILY(phy) _BXT_PHY((phy), _PHY_CTL_FAMILY_DDI, \
1197 _PHY_CTL_FAMILY_EDP)
1198
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301199/* BXT PHY PLL registers */
1200#define _PORT_PLL_A 0x46074
1201#define _PORT_PLL_B 0x46078
1202#define _PORT_PLL_C 0x4607c
1203#define PORT_PLL_ENABLE (1 << 31)
1204#define PORT_PLL_LOCK (1 << 30)
1205#define PORT_PLL_REF_SEL (1 << 27)
1206#define BXT_PORT_PLL_ENABLE(port) _PORT(port, _PORT_PLL_A, _PORT_PLL_B)
1207
1208#define _PORT_PLL_EBB_0_A 0x162034
1209#define _PORT_PLL_EBB_0_B 0x6C034
1210#define _PORT_PLL_EBB_0_C 0x6C340
Imre Deakaa610dc2015-06-22 23:35:52 +03001211#define PORT_PLL_P1_SHIFT 13
1212#define PORT_PLL_P1_MASK (0x07 << PORT_PLL_P1_SHIFT)
1213#define PORT_PLL_P1(x) ((x) << PORT_PLL_P1_SHIFT)
1214#define PORT_PLL_P2_SHIFT 8
1215#define PORT_PLL_P2_MASK (0x1f << PORT_PLL_P2_SHIFT)
1216#define PORT_PLL_P2(x) ((x) << PORT_PLL_P2_SHIFT)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301217#define BXT_PORT_PLL_EBB_0(port) _PORT3(port, _PORT_PLL_EBB_0_A, \
1218 _PORT_PLL_EBB_0_B, \
1219 _PORT_PLL_EBB_0_C)
1220
1221#define _PORT_PLL_EBB_4_A 0x162038
1222#define _PORT_PLL_EBB_4_B 0x6C038
1223#define _PORT_PLL_EBB_4_C 0x6C344
1224#define PORT_PLL_10BIT_CLK_ENABLE (1 << 13)
1225#define PORT_PLL_RECALIBRATE (1 << 14)
1226#define BXT_PORT_PLL_EBB_4(port) _PORT3(port, _PORT_PLL_EBB_4_A, \
1227 _PORT_PLL_EBB_4_B, \
1228 _PORT_PLL_EBB_4_C)
1229
1230#define _PORT_PLL_0_A 0x162100
1231#define _PORT_PLL_0_B 0x6C100
1232#define _PORT_PLL_0_C 0x6C380
1233/* PORT_PLL_0_A */
1234#define PORT_PLL_M2_MASK 0xFF
1235/* PORT_PLL_1_A */
Imre Deakaa610dc2015-06-22 23:35:52 +03001236#define PORT_PLL_N_SHIFT 8
1237#define PORT_PLL_N_MASK (0x0F << PORT_PLL_N_SHIFT)
1238#define PORT_PLL_N(x) ((x) << PORT_PLL_N_SHIFT)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301239/* PORT_PLL_2_A */
1240#define PORT_PLL_M2_FRAC_MASK 0x3FFFFF
1241/* PORT_PLL_3_A */
1242#define PORT_PLL_M2_FRAC_ENABLE (1 << 16)
1243/* PORT_PLL_6_A */
1244#define PORT_PLL_PROP_COEFF_MASK 0xF
1245#define PORT_PLL_INT_COEFF_MASK (0x1F << 8)
1246#define PORT_PLL_INT_COEFF(x) ((x) << 8)
1247#define PORT_PLL_GAIN_CTL_MASK (0x07 << 16)
1248#define PORT_PLL_GAIN_CTL(x) ((x) << 16)
1249/* PORT_PLL_8_A */
1250#define PORT_PLL_TARGET_CNT_MASK 0x3FF
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301251/* PORT_PLL_9_A */
Imre Deak05712c12015-06-18 17:25:54 +03001252#define PORT_PLL_LOCK_THRESHOLD_SHIFT 1
1253#define PORT_PLL_LOCK_THRESHOLD_MASK (0x7 << PORT_PLL_LOCK_THRESHOLD_SHIFT)
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301254/* PORT_PLL_10_A */
1255#define PORT_PLL_DCO_AMP_OVR_EN_H (1<<27)
Vandana Kannane6292552015-07-01 17:02:57 +05301256#define PORT_PLL_DCO_AMP_DEFAULT 15
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301257#define PORT_PLL_DCO_AMP_MASK 0x3c00
Ville Syrjälä68d97532015-09-18 20:03:39 +03001258#define PORT_PLL_DCO_AMP(x) ((x)<<10)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301259#define _PORT_PLL_BASE(port) _PORT3(port, _PORT_PLL_0_A, \
1260 _PORT_PLL_0_B, \
1261 _PORT_PLL_0_C)
1262#define BXT_PORT_PLL(port, idx) (_PORT_PLL_BASE(port) + (idx) * 4)
1263
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301264/* BXT PHY common lane registers */
1265#define _PORT_CL1CM_DW0_A 0x162000
1266#define _PORT_CL1CM_DW0_BC 0x6C000
1267#define PHY_POWER_GOOD (1 << 16)
1268#define BXT_PORT_CL1CM_DW0(phy) _BXT_PHY((phy), _PORT_CL1CM_DW0_BC, \
1269 _PORT_CL1CM_DW0_A)
1270
1271#define _PORT_CL1CM_DW9_A 0x162024
1272#define _PORT_CL1CM_DW9_BC 0x6C024
1273#define IREF0RC_OFFSET_SHIFT 8
1274#define IREF0RC_OFFSET_MASK (0xFF << IREF0RC_OFFSET_SHIFT)
1275#define BXT_PORT_CL1CM_DW9(phy) _BXT_PHY((phy), _PORT_CL1CM_DW9_BC, \
1276 _PORT_CL1CM_DW9_A)
1277
1278#define _PORT_CL1CM_DW10_A 0x162028
1279#define _PORT_CL1CM_DW10_BC 0x6C028
1280#define IREF1RC_OFFSET_SHIFT 8
1281#define IREF1RC_OFFSET_MASK (0xFF << IREF1RC_OFFSET_SHIFT)
1282#define BXT_PORT_CL1CM_DW10(phy) _BXT_PHY((phy), _PORT_CL1CM_DW10_BC, \
1283 _PORT_CL1CM_DW10_A)
1284
1285#define _PORT_CL1CM_DW28_A 0x162070
1286#define _PORT_CL1CM_DW28_BC 0x6C070
1287#define OCL1_POWER_DOWN_EN (1 << 23)
1288#define DW28_OLDO_DYN_PWR_DOWN_EN (1 << 22)
1289#define SUS_CLK_CONFIG 0x3
1290#define BXT_PORT_CL1CM_DW28(phy) _BXT_PHY((phy), _PORT_CL1CM_DW28_BC, \
1291 _PORT_CL1CM_DW28_A)
1292
1293#define _PORT_CL1CM_DW30_A 0x162078
1294#define _PORT_CL1CM_DW30_BC 0x6C078
1295#define OCL2_LDOFUSE_PWR_DIS (1 << 6)
1296#define BXT_PORT_CL1CM_DW30(phy) _BXT_PHY((phy), _PORT_CL1CM_DW30_BC, \
1297 _PORT_CL1CM_DW30_A)
1298
1299/* Defined for PHY0 only */
1300#define BXT_PORT_CL2CM_DW6_BC 0x6C358
1301#define DW6_OLDO_DYN_PWR_DOWN_EN (1 << 28)
1302
1303/* BXT PHY Ref registers */
1304#define _PORT_REF_DW3_A 0x16218C
1305#define _PORT_REF_DW3_BC 0x6C18C
1306#define GRC_DONE (1 << 22)
1307#define BXT_PORT_REF_DW3(phy) _BXT_PHY((phy), _PORT_REF_DW3_BC, \
1308 _PORT_REF_DW3_A)
1309
1310#define _PORT_REF_DW6_A 0x162198
1311#define _PORT_REF_DW6_BC 0x6C198
1312/*
1313 * FIXME: BSpec/CHV ConfigDB disagrees on the following two fields, fix them
1314 * after testing.
1315 */
1316#define GRC_CODE_SHIFT 23
1317#define GRC_CODE_MASK (0x1FF << GRC_CODE_SHIFT)
1318#define GRC_CODE_FAST_SHIFT 16
1319#define GRC_CODE_FAST_MASK (0x7F << GRC_CODE_FAST_SHIFT)
1320#define GRC_CODE_SLOW_SHIFT 8
1321#define GRC_CODE_SLOW_MASK (0xFF << GRC_CODE_SLOW_SHIFT)
1322#define GRC_CODE_NOM_MASK 0xFF
1323#define BXT_PORT_REF_DW6(phy) _BXT_PHY((phy), _PORT_REF_DW6_BC, \
1324 _PORT_REF_DW6_A)
1325
1326#define _PORT_REF_DW8_A 0x1621A0
1327#define _PORT_REF_DW8_BC 0x6C1A0
1328#define GRC_DIS (1 << 15)
1329#define GRC_RDY_OVRD (1 << 1)
1330#define BXT_PORT_REF_DW8(phy) _BXT_PHY((phy), _PORT_REF_DW8_BC, \
1331 _PORT_REF_DW8_A)
1332
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301333/* BXT PHY PCS registers */
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301334#define _PORT_PCS_DW10_LN01_A 0x162428
1335#define _PORT_PCS_DW10_LN01_B 0x6C428
1336#define _PORT_PCS_DW10_LN01_C 0x6C828
1337#define _PORT_PCS_DW10_GRP_A 0x162C28
1338#define _PORT_PCS_DW10_GRP_B 0x6CC28
1339#define _PORT_PCS_DW10_GRP_C 0x6CE28
1340#define BXT_PORT_PCS_DW10_LN01(port) _PORT3(port, _PORT_PCS_DW10_LN01_A, \
1341 _PORT_PCS_DW10_LN01_B, \
1342 _PORT_PCS_DW10_LN01_C)
1343#define BXT_PORT_PCS_DW10_GRP(port) _PORT3(port, _PORT_PCS_DW10_GRP_A, \
1344 _PORT_PCS_DW10_GRP_B, \
1345 _PORT_PCS_DW10_GRP_C)
1346#define TX2_SWING_CALC_INIT (1 << 31)
1347#define TX1_SWING_CALC_INIT (1 << 30)
1348
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301349#define _PORT_PCS_DW12_LN01_A 0x162430
1350#define _PORT_PCS_DW12_LN01_B 0x6C430
1351#define _PORT_PCS_DW12_LN01_C 0x6C830
1352#define _PORT_PCS_DW12_LN23_A 0x162630
1353#define _PORT_PCS_DW12_LN23_B 0x6C630
1354#define _PORT_PCS_DW12_LN23_C 0x6CA30
1355#define _PORT_PCS_DW12_GRP_A 0x162c30
1356#define _PORT_PCS_DW12_GRP_B 0x6CC30
1357#define _PORT_PCS_DW12_GRP_C 0x6CE30
1358#define LANESTAGGER_STRAP_OVRD (1 << 6)
1359#define LANE_STAGGER_MASK 0x1F
1360#define BXT_PORT_PCS_DW12_LN01(port) _PORT3(port, _PORT_PCS_DW12_LN01_A, \
1361 _PORT_PCS_DW12_LN01_B, \
1362 _PORT_PCS_DW12_LN01_C)
1363#define BXT_PORT_PCS_DW12_LN23(port) _PORT3(port, _PORT_PCS_DW12_LN23_A, \
1364 _PORT_PCS_DW12_LN23_B, \
1365 _PORT_PCS_DW12_LN23_C)
1366#define BXT_PORT_PCS_DW12_GRP(port) _PORT3(port, _PORT_PCS_DW12_GRP_A, \
1367 _PORT_PCS_DW12_GRP_B, \
1368 _PORT_PCS_DW12_GRP_C)
1369
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301370/* BXT PHY TX registers */
1371#define _BXT_LANE_OFFSET(lane) (((lane) >> 1) * 0x200 + \
1372 ((lane) & 1) * 0x80)
1373
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301374#define _PORT_TX_DW2_LN0_A 0x162508
1375#define _PORT_TX_DW2_LN0_B 0x6C508
1376#define _PORT_TX_DW2_LN0_C 0x6C908
1377#define _PORT_TX_DW2_GRP_A 0x162D08
1378#define _PORT_TX_DW2_GRP_B 0x6CD08
1379#define _PORT_TX_DW2_GRP_C 0x6CF08
1380#define BXT_PORT_TX_DW2_GRP(port) _PORT3(port, _PORT_TX_DW2_GRP_A, \
1381 _PORT_TX_DW2_GRP_B, \
1382 _PORT_TX_DW2_GRP_C)
1383#define BXT_PORT_TX_DW2_LN0(port) _PORT3(port, _PORT_TX_DW2_LN0_A, \
1384 _PORT_TX_DW2_LN0_B, \
1385 _PORT_TX_DW2_LN0_C)
1386#define MARGIN_000_SHIFT 16
1387#define MARGIN_000 (0xFF << MARGIN_000_SHIFT)
1388#define UNIQ_TRANS_SCALE_SHIFT 8
1389#define UNIQ_TRANS_SCALE (0xFF << UNIQ_TRANS_SCALE_SHIFT)
1390
1391#define _PORT_TX_DW3_LN0_A 0x16250C
1392#define _PORT_TX_DW3_LN0_B 0x6C50C
1393#define _PORT_TX_DW3_LN0_C 0x6C90C
1394#define _PORT_TX_DW3_GRP_A 0x162D0C
1395#define _PORT_TX_DW3_GRP_B 0x6CD0C
1396#define _PORT_TX_DW3_GRP_C 0x6CF0C
1397#define BXT_PORT_TX_DW3_GRP(port) _PORT3(port, _PORT_TX_DW3_GRP_A, \
1398 _PORT_TX_DW3_GRP_B, \
1399 _PORT_TX_DW3_GRP_C)
1400#define BXT_PORT_TX_DW3_LN0(port) _PORT3(port, _PORT_TX_DW3_LN0_A, \
1401 _PORT_TX_DW3_LN0_B, \
1402 _PORT_TX_DW3_LN0_C)
Sonika Jindal9c58a042015-09-24 10:22:54 +05301403#define SCALE_DCOMP_METHOD (1 << 26)
1404#define UNIQUE_TRANGE_EN_METHOD (1 << 27)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301405
1406#define _PORT_TX_DW4_LN0_A 0x162510
1407#define _PORT_TX_DW4_LN0_B 0x6C510
1408#define _PORT_TX_DW4_LN0_C 0x6C910
1409#define _PORT_TX_DW4_GRP_A 0x162D10
1410#define _PORT_TX_DW4_GRP_B 0x6CD10
1411#define _PORT_TX_DW4_GRP_C 0x6CF10
1412#define BXT_PORT_TX_DW4_LN0(port) _PORT3(port, _PORT_TX_DW4_LN0_A, \
1413 _PORT_TX_DW4_LN0_B, \
1414 _PORT_TX_DW4_LN0_C)
1415#define BXT_PORT_TX_DW4_GRP(port) _PORT3(port, _PORT_TX_DW4_GRP_A, \
1416 _PORT_TX_DW4_GRP_B, \
1417 _PORT_TX_DW4_GRP_C)
1418#define DEEMPH_SHIFT 24
1419#define DE_EMPHASIS (0xFF << DEEMPH_SHIFT)
1420
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301421#define _PORT_TX_DW14_LN0_A 0x162538
1422#define _PORT_TX_DW14_LN0_B 0x6C538
1423#define _PORT_TX_DW14_LN0_C 0x6C938
1424#define LATENCY_OPTIM_SHIFT 30
1425#define LATENCY_OPTIM (1 << LATENCY_OPTIM_SHIFT)
1426#define BXT_PORT_TX_DW14_LN(port, lane) (_PORT3((port), _PORT_TX_DW14_LN0_A, \
1427 _PORT_TX_DW14_LN0_B, \
1428 _PORT_TX_DW14_LN0_C) + \
1429 _BXT_LANE_OFFSET(lane))
1430
David Weinehallf8896f52015-06-25 11:11:03 +03001431/* UAIMI scratch pad register 1 */
1432#define UAIMI_SPR1 0x4F074
1433/* SKL VccIO mask */
1434#define SKL_VCCIO_MASK 0x1
1435/* SKL balance leg register */
1436#define DISPIO_CR_TX_BMU_CR0 0x6C00C
1437/* I_boost values */
1438#define BALANCE_LEG_SHIFT(port) (8+3*(port))
1439#define BALANCE_LEG_MASK(port) (7<<(8+3*(port)))
1440/* Balance leg disable bits */
1441#define BALANCE_LEG_DISABLE_SHIFT 23
1442
Jesse Barnes585fb112008-07-29 11:54:06 -07001443/*
Jesse Barnesde151cf2008-11-12 10:03:55 -08001444 * Fence registers
Ville Syrjäläeecf6132015-09-21 18:05:14 +03001445 * [0-7] @ 0x2000 gen2,gen3
1446 * [8-15] @ 0x3000 945,g33,pnv
1447 *
1448 * [0-15] @ 0x3000 gen4,gen5
1449 *
1450 * [0-15] @ 0x100000 gen6,vlv,chv
1451 * [0-31] @ 0x100000 gen7+
Jesse Barnesde151cf2008-11-12 10:03:55 -08001452 */
Ville Syrjäläeecf6132015-09-21 18:05:14 +03001453#define FENCE_REG(i) (0x2000 + (((i) & 8) << 9) + ((i) & 7) * 4)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001454#define I830_FENCE_START_MASK 0x07f80000
1455#define I830_FENCE_TILING_Y_SHIFT 12
Jesse Barnes0f973f22009-01-26 17:10:45 -08001456#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001457#define I830_FENCE_PITCH_SHIFT 4
1458#define I830_FENCE_REG_VALID (1<<0)
Daniel Vetterc36a2a62010-04-17 15:12:03 +02001459#define I915_FENCE_MAX_PITCH_VAL 4
Eric Anholte76a16d2009-05-26 17:44:56 -07001460#define I830_FENCE_MAX_PITCH_VAL 6
Daniel Vetter8d7773a2009-03-29 14:09:41 +02001461#define I830_FENCE_MAX_SIZE_VAL (1<<8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001462
1463#define I915_FENCE_START_MASK 0x0ff00000
Jesse Barnes0f973f22009-01-26 17:10:45 -08001464#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001465
Ville Syrjäläeecf6132015-09-21 18:05:14 +03001466#define FENCE_REG_965_LO(i) (0x03000 + (i) * 8)
1467#define FENCE_REG_965_HI(i) (0x03000 + (i) * 8 + 4)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001468#define I965_FENCE_PITCH_SHIFT 2
1469#define I965_FENCE_TILING_Y_SHIFT 1
1470#define I965_FENCE_REG_VALID (1<<0)
Daniel Vetter8d7773a2009-03-29 14:09:41 +02001471#define I965_FENCE_MAX_PITCH_VAL 0x0400
Jesse Barnesde151cf2008-11-12 10:03:55 -08001472
Ville Syrjäläeecf6132015-09-21 18:05:14 +03001473#define FENCE_REG_GEN6_LO(i) (0x100000 + (i) * 8)
1474#define FENCE_REG_GEN6_HI(i) (0x100000 + (i) * 8 + 4)
1475#define GEN6_FENCE_PITCH_SHIFT 32
Ville Syrjälä3a062472013-04-09 11:45:05 +03001476#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
Eric Anholt4e901fd2009-10-26 16:44:17 -07001477
Deepak S2b6b3a02014-05-27 15:59:30 +05301478
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001479/* control register for cpu gtt access */
1480#define TILECTL 0x101000
1481#define TILECTL_SWZCTL (1 << 0)
Robert Beckette3a29052015-03-11 10:28:25 +02001482#define TILECTL_TLBPF (1 << 1)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001483#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
1484#define TILECTL_BACKSNOOP_DIS (1 << 3)
1485
Jesse Barnesde151cf2008-11-12 10:03:55 -08001486/*
Jesse Barnes585fb112008-07-29 11:54:06 -07001487 * Instruction and interrupt control regs
1488 */
Ville Syrjäläf1e1c212014-06-05 20:02:59 +03001489#define PGTBL_CTL 0x02020
1490#define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */
1491#define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001492#define PGTBL_ER 0x02024
Ville Syrjälä81e7f202014-08-15 01:21:55 +03001493#define PRB0_BASE (0x2030-0x30)
1494#define PRB1_BASE (0x2040-0x30) /* 830,gen3 */
1495#define PRB2_BASE (0x2050-0x30) /* gen3 */
1496#define SRB0_BASE (0x2100-0x30) /* gen2 */
1497#define SRB1_BASE (0x2110-0x30) /* gen2 */
1498#define SRB2_BASE (0x2120-0x30) /* 830 */
1499#define SRB3_BASE (0x2130-0x30) /* 830 */
Daniel Vetter333e9fe2010-08-02 16:24:01 +02001500#define RENDER_RING_BASE 0x02000
1501#define BSD_RING_BASE 0x04000
1502#define GEN6_BSD_RING_BASE 0x12000
Zhao Yakui845f74a2014-04-17 10:37:37 +08001503#define GEN8_BSD2_RING_BASE 0x1c000
Ben Widawsky1950de12013-05-28 19:22:20 -07001504#define VEBOX_RING_BASE 0x1a000
Chris Wilson549f7362010-10-19 11:19:32 +01001505#define BLT_RING_BASE 0x22000
Daniel Vetter3d281d82010-09-24 21:14:22 +02001506#define RING_TAIL(base) ((base)+0x30)
1507#define RING_HEAD(base) ((base)+0x34)
1508#define RING_START(base) ((base)+0x38)
1509#define RING_CTL(base) ((base)+0x3c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001510#define RING_SYNC_0(base) ((base)+0x40)
1511#define RING_SYNC_1(base) ((base)+0x44)
Ben Widawsky1950de12013-05-28 19:22:20 -07001512#define RING_SYNC_2(base) ((base)+0x48)
1513#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
1514#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
1515#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
1516#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
1517#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
1518#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
1519#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
1520#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
1521#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
1522#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
1523#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
1524#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
Ben Widawskyad776f82013-05-28 19:22:18 -07001525#define GEN6_NOSYNC 0
Chris Wilson2c550182014-12-16 10:02:27 +00001526#define RING_PSMI_CTL(base) ((base)+0x50)
Chris Wilson8fd26852010-12-08 18:40:43 +00001527#define RING_MAX_IDLE(base) ((base)+0x54)
Daniel Vetter3d281d82010-09-24 21:14:22 +02001528#define RING_HWS_PGA(base) ((base)+0x80)
1529#define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
Mika Kuoppala7fd2d262015-06-18 12:51:40 +03001530#define RING_RESET_CTL(base) ((base)+0xd0)
1531#define RESET_CTL_REQUEST_RESET (1 << 0)
1532#define RESET_CTL_READY_TO_RESET (1 << 1)
Imre Deak9e72b462014-05-05 15:13:55 +03001533
Ville Syrjälä6d50b062015-05-19 20:32:57 +03001534#define HSW_GTT_CACHE_EN 0x4024
1535#define GTT_CACHE_EN_ALL 0xF0007FFF
Imre Deak9e72b462014-05-05 15:13:55 +03001536#define GEN7_WR_WATERMARK 0x4028
1537#define GEN7_GFX_PRIO_CTRL 0x402C
1538#define ARB_MODE 0x4030
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001539#define ARB_MODE_SWIZZLE_SNB (1<<4)
1540#define ARB_MODE_SWIZZLE_IVB (1<<5)
Imre Deak9e72b462014-05-05 15:13:55 +03001541#define GEN7_GFX_PEND_TLB0 0x4034
1542#define GEN7_GFX_PEND_TLB1 0x4038
1543/* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
Ville Syrjälä22dfe792015-09-18 20:03:16 +03001544#define GEN7_LRA_LIMITS(i) (0x403C + (i) * 4)
Imre Deak9e72b462014-05-05 15:13:55 +03001545#define GEN7_LRA_LIMITS_REG_NUM 13
1546#define GEN7_MEDIA_MAX_REQ_COUNT 0x4070
1547#define GEN7_GFX_MAX_REQ_COUNT 0x4074
1548
Ben Widawsky31a53362013-11-02 21:07:04 -07001549#define GAMTARBMODE 0x04a08
Ben Widawsky4afe8d32013-11-02 21:07:55 -07001550#define ARB_MODE_BWGTLB_DISABLE (1<<9)
Ben Widawsky31a53362013-11-02 21:07:04 -07001551#define ARB_MODE_SWIZZLE_BDW (1<<1)
Eric Anholt45930102011-05-06 17:12:35 -07001552#define RENDER_HWS_PGA_GEN7 (0x04080)
Daniel Vetter33f3f512011-12-14 13:57:39 +01001553#define RING_FAULT_REG(ring) (0x4094 + 0x100*(ring)->id)
Ben Widawsky828c7902013-10-16 09:21:30 -07001554#define RING_FAULT_GTTSEL_MASK (1<<11)
Ville Syrjälä68d97532015-09-18 20:03:39 +03001555#define RING_FAULT_SRCID(x) (((x) >> 3) & 0xff)
1556#define RING_FAULT_FAULT_TYPE(x) (((x) >> 1) & 0x3)
Ben Widawsky828c7902013-10-16 09:21:30 -07001557#define RING_FAULT_VALID (1<<0)
Daniel Vetter33f3f512011-12-14 13:57:39 +01001558#define DONE_REG 0x40b0
Ville Syrjälä7e435ad2015-09-18 20:03:25 +03001559#define GEN8_PRIVATE_PAT_LO 0x40e0
1560#define GEN8_PRIVATE_PAT_HI (0x40e0 + 4)
Eric Anholt45930102011-05-06 17:12:35 -07001561#define BSD_HWS_PGA_GEN7 (0x04180)
1562#define BLT_HWS_PGA_GEN7 (0x04280)
Ben Widawsky9a8a2212013-05-28 19:22:23 -07001563#define VEBOX_HWS_PGA_GEN7 (0x04380)
Daniel Vetter3d281d82010-09-24 21:14:22 +02001564#define RING_ACTHD(base) ((base)+0x74)
Chris Wilson50877442014-03-21 12:41:53 +00001565#define RING_ACTHD_UDW(base) ((base)+0x5c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001566#define RING_NOPID(base) ((base)+0x94)
Chris Wilson0f468322011-01-04 17:35:21 +00001567#define RING_IMR(base) ((base)+0xa8)
Oscar Mateo73d477f2014-07-24 17:04:31 +01001568#define RING_HWSTAM(base) ((base)+0x98)
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07001569#define RING_TIMESTAMP(base) ((base)+0x358)
Jesse Barnes585fb112008-07-29 11:54:06 -07001570#define TAIL_ADDR 0x001FFFF8
1571#define HEAD_WRAP_COUNT 0xFFE00000
1572#define HEAD_WRAP_ONE 0x00200000
1573#define HEAD_ADDR 0x001FFFFC
1574#define RING_NR_PAGES 0x001FF000
1575#define RING_REPORT_MASK 0x00000006
1576#define RING_REPORT_64K 0x00000002
1577#define RING_REPORT_128K 0x00000004
1578#define RING_NO_REPORT 0x00000000
1579#define RING_VALID_MASK 0x00000001
1580#define RING_VALID 0x00000001
1581#define RING_INVALID 0x00000000
Chris Wilson4b60e5c2010-08-08 11:53:53 +01001582#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
1583#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001584#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
Imre Deak9e72b462014-05-05 15:13:55 +03001585
1586#define GEN7_TLB_RD_ADDR 0x4700
1587
Chris Wilson8168bd42010-11-11 17:54:52 +00001588#if 0
1589#define PRB0_TAIL 0x02030
1590#define PRB0_HEAD 0x02034
1591#define PRB0_START 0x02038
1592#define PRB0_CTL 0x0203c
Jesse Barnes585fb112008-07-29 11:54:06 -07001593#define PRB1_TAIL 0x02040 /* 915+ only */
1594#define PRB1_HEAD 0x02044 /* 915+ only */
1595#define PRB1_START 0x02048 /* 915+ only */
1596#define PRB1_CTL 0x0204c /* 915+ only */
Chris Wilson8168bd42010-11-11 17:54:52 +00001597#endif
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001598#define IPEIR_I965 0x02064
1599#define IPEHR_I965 0x02068
Ben Widawskyd53bd482012-08-22 11:32:14 -07001600#define GEN7_SC_INSTDONE 0x07100
1601#define GEN7_SAMPLER_INSTDONE 0x0e160
1602#define GEN7_ROW_INSTDONE 0x0e164
1603#define I915_NUM_INSTDONE_REG 4
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001604#define RING_IPEIR(base) ((base)+0x64)
1605#define RING_IPEHR(base) ((base)+0x68)
Imre Deakf1d54342015-09-30 23:00:42 +03001606/*
1607 * On GEN4, only the render ring INSTDONE exists and has a different
1608 * layout than the GEN7+ version.
Imre Deakbd93a502015-09-30 23:00:43 +03001609 * The GEN2 counterpart of this register is GEN2_INSTDONE.
Imre Deakf1d54342015-09-30 23:00:42 +03001610 */
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001611#define RING_INSTDONE(base) ((base)+0x6c)
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001612#define RING_INSTPS(base) ((base)+0x70)
1613#define RING_DMA_FADD(base) ((base)+0x78)
Ben Widawsky13ffadd2014-04-01 16:31:07 -07001614#define RING_DMA_FADD_UDW(base) ((base)+0x60) /* gen8+ */
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001615#define RING_INSTPM(base) ((base)+0xc0)
Naresh Kumar Kachhie9fea572014-03-12 16:39:41 +05301616#define RING_MI_MODE(base) ((base)+0x9c)
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001617#define INSTPS 0x02070 /* 965+ only */
Imre Deak13d70b82015-09-30 23:00:44 +03001618#define GEN4_INSTDONE1 0x0207c /* 965+ only, aka INSTDONE_2 on SNB */
Jesse Barnes585fb112008-07-29 11:54:06 -07001619#define ACTHD_I965 0x02074
1620#define HWS_PGA 0x02080
1621#define HWS_ADDRESS_MASK 0xfffff000
1622#define HWS_START_ADDRESS_SHIFT 4
Jesse Barnes97f5ab62009-10-08 10:16:48 -07001623#define PWRCTXA 0x2088 /* 965GM+ only */
1624#define PWRCTX_EN (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001625#define IPEIR 0x02088
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001626#define IPEHR 0x0208c
Imre Deakbd93a502015-09-30 23:00:43 +03001627#define GEN2_INSTDONE 0x02090
Jesse Barnes585fb112008-07-29 11:54:06 -07001628#define NOPID 0x02094
1629#define HWSTAM 0x02098
Daniel Vetter9d2f41f2012-04-02 21:41:45 +02001630#define DMA_FADD_I8XX 0x020d0
Chris Wilson94e39e22013-10-30 09:28:22 +00001631#define RING_BBSTATE(base) ((base)+0x110)
Ville Syrjälä3dda20a2013-12-10 21:44:43 +02001632#define RING_BBADDR(base) ((base)+0x140)
1633#define RING_BBADDR_UDW(base) ((base)+0x168) /* gen8+ */
Eric Anholt71cf39b2010-03-08 23:41:55 -08001634
Chris Wilsonf4068392010-10-27 20:36:41 +01001635#define ERROR_GEN6 0x040a0
Ben Widawsky71e172e2012-08-20 16:15:13 -07001636#define GEN7_ERR_INT 0x44040
Paulo Zanonide032bf2013-04-12 17:57:58 -03001637#define ERR_INT_POISON (1<<31)
Paulo Zanoni86642812013-04-12 17:57:57 -03001638#define ERR_INT_MMIO_UNCLAIMED (1<<13)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001639#define ERR_INT_PIPE_CRC_DONE_C (1<<8)
Paulo Zanoni86642812013-04-12 17:57:57 -03001640#define ERR_INT_FIFO_UNDERRUN_C (1<<6)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001641#define ERR_INT_PIPE_CRC_DONE_B (1<<5)
Paulo Zanoni86642812013-04-12 17:57:57 -03001642#define ERR_INT_FIFO_UNDERRUN_B (1<<3)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001643#define ERR_INT_PIPE_CRC_DONE_A (1<<2)
Ville Syrjälä68d97532015-09-18 20:03:39 +03001644#define ERR_INT_PIPE_CRC_DONE(pipe) (1<<(2 + (pipe)*3))
Paulo Zanoni86642812013-04-12 17:57:57 -03001645#define ERR_INT_FIFO_UNDERRUN_A (1<<0)
Ville Syrjälä68d97532015-09-18 20:03:39 +03001646#define ERR_INT_FIFO_UNDERRUN(pipe) (1<<((pipe)*3))
Chris Wilsonf4068392010-10-27 20:36:41 +01001647
Mika Kuoppala6c826f32015-03-24 14:54:19 +02001648#define GEN8_FAULT_TLB_DATA0 0x04b10
1649#define GEN8_FAULT_TLB_DATA1 0x04b14
1650
Paulo Zanoni3f1e1092013-02-18 19:00:21 -03001651#define FPGA_DBG 0x42300
1652#define FPGA_DBG_RM_NOCLAIM (1<<31)
1653
Chris Wilson0f3b6842013-01-15 12:05:55 +00001654#define DERRMR 0x44050
Ben Widawsky4e0bbc32013-11-02 21:07:07 -07001655/* Note that HBLANK events are reserved on bdw+ */
Chris Wilsonffe74d72013-08-26 20:58:12 +01001656#define DERRMR_PIPEA_SCANLINE (1<<0)
1657#define DERRMR_PIPEA_PRI_FLIP_DONE (1<<1)
1658#define DERRMR_PIPEA_SPR_FLIP_DONE (1<<2)
1659#define DERRMR_PIPEA_VBLANK (1<<3)
1660#define DERRMR_PIPEA_HBLANK (1<<5)
1661#define DERRMR_PIPEB_SCANLINE (1<<8)
1662#define DERRMR_PIPEB_PRI_FLIP_DONE (1<<9)
1663#define DERRMR_PIPEB_SPR_FLIP_DONE (1<<10)
1664#define DERRMR_PIPEB_VBLANK (1<<11)
1665#define DERRMR_PIPEB_HBLANK (1<<13)
1666/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
1667#define DERRMR_PIPEC_SCANLINE (1<<14)
1668#define DERRMR_PIPEC_PRI_FLIP_DONE (1<<15)
1669#define DERRMR_PIPEC_SPR_FLIP_DONE (1<<20)
1670#define DERRMR_PIPEC_VBLANK (1<<21)
1671#define DERRMR_PIPEC_HBLANK (1<<22)
1672
Chris Wilson0f3b6842013-01-15 12:05:55 +00001673
Eric Anholtde6e2ea2010-11-06 14:53:32 -07001674/* GM45+ chicken bits -- debug workaround bits that may be required
1675 * for various sorts of correct behavior. The top 16 bits of each are
1676 * the enables for writing to the corresponding low bit.
1677 */
1678#define _3D_CHICKEN 0x02084
Daniel Vetter42839082012-12-14 23:38:28 +01001679#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
Eric Anholtde6e2ea2010-11-06 14:53:32 -07001680#define _3D_CHICKEN2 0x0208c
1681/* Disables pipelining of read flushes past the SF-WIZ interface.
1682 * Required on all Ironlake steppings according to the B-Spec, but the
1683 * particular danger of not doing so is not specified.
1684 */
1685# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
1686#define _3D_CHICKEN3 0x02090
Jesse Barnes87f80202012-10-02 17:43:41 -05001687#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
Kenneth Graunke26b6e442012-10-07 08:51:07 -07001688#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02001689#define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x)<<1) /* gen8+ */
1690#define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
Eric Anholtde6e2ea2010-11-06 14:53:32 -07001691
Eric Anholt71cf39b2010-03-08 23:41:55 -08001692#define MI_MODE 0x0209c
1693# define VS_TIMER_DISPATCH (1 << 6)
Eric Anholtfc74d8e2012-01-19 10:50:06 -08001694# define MI_FLUSH_ENABLE (1 << 12)
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001695# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
Naresh Kumar Kachhie9fea572014-03-12 16:39:41 +05301696# define MODE_IDLE (1 << 9)
Chris Wilson9991ae72014-04-02 16:36:07 +01001697# define STOP_RING (1 << 8)
Eric Anholt71cf39b2010-03-08 23:41:55 -08001698
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07001699#define GEN6_GT_MODE 0x20d0
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02001700#define GEN7_GT_MODE 0x7008
Ville Syrjälä8d85d272014-02-04 21:59:15 +02001701#define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
1702#define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
1703#define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
1704#define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
Damien Lespiau98533252014-12-08 17:33:51 +00001705#define GEN6_WIZ_HASHING_MASK GEN6_WIZ_HASHING(1, 1)
Daniel Vetter6547fbd2012-12-14 23:38:29 +01001706#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
Ville Syrjälä68d97532015-09-18 20:03:39 +03001707#define GEN9_IZ_HASHING_MASK(slice) (0x3 << ((slice) * 2))
1708#define GEN9_IZ_HASHING(slice, val) ((val) << ((slice) * 2))
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07001709
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001710#define GFX_MODE 0x02520
Jesse Barnesb095cd02011-08-12 15:28:32 -07001711#define GFX_MODE_GEN7 0x0229c
Daniel Vetter5eb719c2012-02-09 17:15:48 +01001712#define RING_MODE_GEN7(ring) ((ring)->mmio_base+0x29c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001713#define GFX_RUN_LIST_ENABLE (1<<15)
Dave Gordon4df001d2015-08-12 15:43:42 +01001714#define GFX_INTERRUPT_STEERING (1<<14)
Chris Wilsonaa83e302014-03-21 17:18:54 +00001715#define GFX_TLB_INVALIDATE_EXPLICIT (1<<13)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001716#define GFX_SURFACE_FAULT_ENABLE (1<<12)
1717#define GFX_REPLAY_MODE (1<<11)
1718#define GFX_PSMI_GRANULARITY (1<<10)
1719#define GFX_PPGTT_ENABLE (1<<9)
Michel Thierry2dba3232015-07-30 11:06:23 +01001720#define GEN8_GFX_PPGTT_48B (1<<7)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001721
Dave Gordon4df001d2015-08-12 15:43:42 +01001722#define GFX_FORWARD_VBLANK_MASK (3<<5)
1723#define GFX_FORWARD_VBLANK_NEVER (0<<5)
1724#define GFX_FORWARD_VBLANK_ALWAYS (1<<5)
1725#define GFX_FORWARD_VBLANK_COND (2<<5)
1726
Daniel Vettera7e806d2012-07-11 16:27:55 +02001727#define VLV_DISPLAY_BASE 0x180000
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301728#define VLV_MIPI_BASE VLV_DISPLAY_BASE
Daniel Vettera7e806d2012-07-11 16:27:55 +02001729
Imre Deak9e72b462014-05-05 15:13:55 +03001730#define VLV_GU_CTL0 (VLV_DISPLAY_BASE + 0x2030)
1731#define VLV_GU_CTL1 (VLV_DISPLAY_BASE + 0x2034)
Jesse Barnes585fb112008-07-29 11:54:06 -07001732#define SCPD0 0x0209c /* 915+ only */
1733#define IER 0x020a0
1734#define IIR 0x020a4
1735#define IMR 0x020a8
1736#define ISR 0x020ac
Ville Syrjälä07ec7ec2013-01-24 15:29:51 +02001737#define VLV_GUNIT_CLOCK_GATE (VLV_DISPLAY_BASE + 0x2060)
Ville Syrjäläe4443e42014-04-09 13:28:41 +03001738#define GINT_DIS (1<<22)
Jesse Barnes2d809572012-10-25 12:15:44 -07001739#define GCFG_DIS (1<<8)
Imre Deak9e72b462014-05-05 15:13:55 +03001740#define VLV_GUNIT_CLOCK_GATE2 (VLV_DISPLAY_BASE + 0x2064)
Ville Syrjäläff763012013-01-24 15:29:52 +02001741#define VLV_IIR_RW (VLV_DISPLAY_BASE + 0x2084)
1742#define VLV_IER (VLV_DISPLAY_BASE + 0x20a0)
1743#define VLV_IIR (VLV_DISPLAY_BASE + 0x20a4)
1744#define VLV_IMR (VLV_DISPLAY_BASE + 0x20a8)
1745#define VLV_ISR (VLV_DISPLAY_BASE + 0x20ac)
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001746#define VLV_PCBR (VLV_DISPLAY_BASE + 0x2120)
Deepak S38807742014-05-23 21:00:15 +05301747#define VLV_PCBR_ADDR_SHIFT 12
1748
Ville Syrjälä90a72f82013-02-19 23:16:44 +02001749#define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
Jesse Barnes585fb112008-07-29 11:54:06 -07001750#define EIR 0x020b0
1751#define EMR 0x020b4
1752#define ESR 0x020b8
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001753#define GM45_ERROR_PAGE_TABLE (1<<5)
1754#define GM45_ERROR_MEM_PRIV (1<<4)
1755#define I915_ERROR_PAGE_TABLE (1<<4)
1756#define GM45_ERROR_CP_PRIV (1<<3)
1757#define I915_ERROR_MEMORY_REFRESH (1<<1)
1758#define I915_ERROR_INSTRUCTION (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001759#define INSTPM 0x020c0
Li Pengee980b82010-01-27 19:01:11 +08001760#define INSTPM_SELF_EN (1<<12) /* 915GM only */
Ville Syrjälä32992542014-02-25 15:13:39 +02001761#define INSTPM_AGPBUSY_INT_EN (1<<11) /* gen3: when disabled, pending interrupts
Chris Wilson8692d00e2011-02-05 10:08:21 +00001762 will not assert AGPBUSY# and will only
1763 be delivered when out of C3. */
Ben Widawsky84f9f932011-12-12 19:21:58 -08001764#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
Chris Wilson884020b2013-08-06 19:01:14 +01001765#define INSTPM_TLB_INVALIDATE (1<<9)
1766#define INSTPM_SYNC_FLUSH (1<<5)
Jesse Barnes585fb112008-07-29 11:54:06 -07001767#define ACTHD 0x020c8
Ville Syrjälä10383922014-08-15 01:21:54 +03001768#define MEM_MODE 0x020cc
1769#define MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1<<3) /* 830 only */
1770#define MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1<<2) /* 830/845 only */
1771#define MEM_DISPLAY_TRICKLE_FEED_DISABLE (1<<2) /* 85x only */
Jesse Barnes585fb112008-07-29 11:54:06 -07001772#define FW_BLC 0x020d8
Chris Wilson8692d00e2011-02-05 10:08:21 +00001773#define FW_BLC2 0x020dc
Jesse Barnes585fb112008-07-29 11:54:06 -07001774#define FW_BLC_SELF 0x020e0 /* 915+ only */
Li Pengee980b82010-01-27 19:01:11 +08001775#define FW_BLC_SELF_EN_MASK (1<<31)
1776#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
1777#define FW_BLC_SELF_EN (1<<15) /* 945 only */
Shaohua Li7662c8b2009-06-26 11:23:55 +08001778#define MM_BURST_LENGTH 0x00700000
1779#define MM_FIFO_WATERMARK 0x0001F000
1780#define LM_BURST_LENGTH 0x00000700
1781#define LM_FIFO_WATERMARK 0x0000001F
Jesse Barnes585fb112008-07-29 11:54:06 -07001782#define MI_ARB_STATE 0x020e4 /* 915+ only */
Keith Packard45503de2010-07-19 21:12:35 -07001783
1784/* Make render/texture TLB fetches lower priorty than associated data
1785 * fetches. This is not turned on by default
1786 */
1787#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
1788
1789/* Isoch request wait on GTT enable (Display A/B/C streams).
1790 * Make isoch requests stall on the TLB update. May cause
1791 * display underruns (test mode only)
1792 */
1793#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
1794
1795/* Block grant count for isoch requests when block count is
1796 * set to a finite value.
1797 */
1798#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
1799#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
1800#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
1801#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
1802#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
1803
1804/* Enable render writes to complete in C2/C3/C4 power states.
1805 * If this isn't enabled, render writes are prevented in low
1806 * power states. That seems bad to me.
1807 */
1808#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
1809
1810/* This acknowledges an async flip immediately instead
1811 * of waiting for 2TLB fetches.
1812 */
1813#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
1814
1815/* Enables non-sequential data reads through arbiter
1816 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001817#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
Keith Packard45503de2010-07-19 21:12:35 -07001818
1819/* Disable FSB snooping of cacheable write cycles from binner/render
1820 * command stream
1821 */
1822#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
1823
1824/* Arbiter time slice for non-isoch streams */
1825#define MI_ARB_TIME_SLICE_MASK (7 << 5)
1826#define MI_ARB_TIME_SLICE_1 (0 << 5)
1827#define MI_ARB_TIME_SLICE_2 (1 << 5)
1828#define MI_ARB_TIME_SLICE_4 (2 << 5)
1829#define MI_ARB_TIME_SLICE_6 (3 << 5)
1830#define MI_ARB_TIME_SLICE_8 (4 << 5)
1831#define MI_ARB_TIME_SLICE_10 (5 << 5)
1832#define MI_ARB_TIME_SLICE_14 (6 << 5)
1833#define MI_ARB_TIME_SLICE_16 (7 << 5)
1834
1835/* Low priority grace period page size */
1836#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
1837#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
1838
1839/* Disable display A/B trickle feed */
1840#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
1841
1842/* Set display plane priority */
1843#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
1844#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
1845
Ville Syrjälä54e472a2014-02-25 15:13:40 +02001846#define MI_STATE 0x020e4 /* gen2 only */
1847#define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */
1848#define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */
1849
Jesse Barnes585fb112008-07-29 11:54:06 -07001850#define CACHE_MODE_0 0x02120 /* 915+ only */
Daniel Vetter4358a372012-10-18 11:49:51 +02001851#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
Jesse Barnes585fb112008-07-29 11:54:06 -07001852#define CM0_IZ_OPT_DISABLE (1<<6)
1853#define CM0_ZR_OPT_DISABLE (1<<5)
Daniel Vetter009be662012-04-11 20:42:42 +02001854#define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
Jesse Barnes585fb112008-07-29 11:54:06 -07001855#define CM0_DEPTH_EVICT_DISABLE (1<<4)
1856#define CM0_COLOR_EVICT_DISABLE (1<<3)
1857#define CM0_DEPTH_WRITE_DISABLE (1<<1)
1858#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
1859#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
Ben Widawsky0f9b91c2012-11-04 09:21:30 -08001860#define GFX_FLSH_CNTL_GEN6 0x101008
1861#define GFX_FLSH_CNTL_EN (1<<0)
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001862#define ECOSKPD 0x021d0
1863#define ECO_GATING_CX_ONLY (1<<3)
1864#define ECO_FLIP_DONE (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001865
Chia-I Wufe27c602014-01-28 13:29:33 +08001866#define CACHE_MODE_0_GEN7 0x7000 /* IVB+ */
Akash Goel4e046322014-04-04 17:14:38 +05301867#define RC_OP_FLUSH_ENABLE (1<<0)
Chia-I Wufe27c602014-01-28 13:29:33 +08001868#define HIZ_RAW_STALL_OPT_DISABLE (1<<2)
Jesse Barnesfb046852012-03-28 13:39:26 -07001869#define CACHE_MODE_1 0x7004 /* IVB+ */
Damien Lespiau5d708682014-03-26 18:41:51 +00001870#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
1871#define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1<<6)
Damien Lespiau9370cd92015-02-09 19:33:17 +00001872#define GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE (1<<1)
Jesse Barnesfb046852012-03-28 13:39:26 -07001873
Jesse Barnes4efe0702011-01-18 11:25:41 -08001874#define GEN6_BLITTER_ECOSKPD 0x221d0
1875#define GEN6_BLITTER_LOCK_SHIFT 16
1876#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
1877
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02001878#define GEN6_RC_SLEEP_PSMI_CONTROL 0x2050
Chris Wilson2c550182014-12-16 10:02:27 +00001879#define GEN6_PSMI_SLEEP_MSG_DISABLE (1 << 0)
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02001880#define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
Ville Syrjäläe4443e42014-04-09 13:28:41 +03001881#define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1<<10)
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02001882
Deepak S693d11c2015-01-16 20:42:16 +05301883/* Fuse readout registers for GT */
1884#define CHV_FUSE_GT (VLV_DISPLAY_BASE + 0x2168)
Jeff McGeec93043a2015-02-27 12:12:28 -08001885#define CHV_FGT_DISABLE_SS0 (1 << 10)
1886#define CHV_FGT_DISABLE_SS1 (1 << 11)
Deepak S693d11c2015-01-16 20:42:16 +05301887#define CHV_FGT_EU_DIS_SS0_R0_SHIFT 16
1888#define CHV_FGT_EU_DIS_SS0_R0_MASK (0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT)
1889#define CHV_FGT_EU_DIS_SS0_R1_SHIFT 20
1890#define CHV_FGT_EU_DIS_SS0_R1_MASK (0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT)
1891#define CHV_FGT_EU_DIS_SS1_R0_SHIFT 24
1892#define CHV_FGT_EU_DIS_SS1_R0_MASK (0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT)
1893#define CHV_FGT_EU_DIS_SS1_R1_SHIFT 28
1894#define CHV_FGT_EU_DIS_SS1_R1_MASK (0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT)
1895
Jeff McGee38732182015-02-13 10:27:54 -06001896#define GEN8_FUSE2 0x9120
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02001897#define GEN8_F2_SS_DIS_SHIFT 21
1898#define GEN8_F2_SS_DIS_MASK (0x7 << GEN8_F2_SS_DIS_SHIFT)
Jeff McGee38732182015-02-13 10:27:54 -06001899#define GEN8_F2_S_ENA_SHIFT 25
1900#define GEN8_F2_S_ENA_MASK (0x7 << GEN8_F2_S_ENA_SHIFT)
1901
1902#define GEN9_F2_SS_DIS_SHIFT 20
1903#define GEN9_F2_SS_DIS_MASK (0xf << GEN9_F2_SS_DIS_SHIFT)
1904
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02001905#define GEN8_EU_DISABLE0 0x9134
1906#define GEN8_EU_DIS0_S0_MASK 0xffffff
1907#define GEN8_EU_DIS0_S1_SHIFT 24
1908#define GEN8_EU_DIS0_S1_MASK (0xff << GEN8_EU_DIS0_S1_SHIFT)
1909
1910#define GEN8_EU_DISABLE1 0x9138
1911#define GEN8_EU_DIS1_S1_MASK 0xffff
1912#define GEN8_EU_DIS1_S2_SHIFT 16
1913#define GEN8_EU_DIS1_S2_MASK (0xffff << GEN8_EU_DIS1_S2_SHIFT)
1914
1915#define GEN8_EU_DISABLE2 0x913c
1916#define GEN8_EU_DIS2_S2_MASK 0xff
1917
Jeff McGeedead16e2015-04-03 18:13:16 -07001918#define GEN9_EU_DISABLE(slice) (0x9134 + (slice)*0x4)
Jeff McGee38732182015-02-13 10:27:54 -06001919
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001920#define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
Chris Wilson12f55812012-07-05 17:14:01 +01001921#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
1922#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
1923#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
1924#define GEN6_BSD_GO_INDICATOR (1 << 4)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001925
Ben Widawskycc609d52013-05-28 19:22:29 -07001926/* On modern GEN architectures interrupt control consists of two sets
1927 * of registers. The first set pertains to the ring generating the
1928 * interrupt. The second control is for the functional block generating the
1929 * interrupt. These are PM, GT, DE, etc.
1930 *
1931 * Luckily *knocks on wood* all the ring interrupt bits match up with the
1932 * GT interrupt bits, so we don't need to duplicate the defines.
1933 *
1934 * These defines should cover us well from SNB->HSW with minor exceptions
1935 * it can also work on ILK.
1936 */
1937#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
1938#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
1939#define GT_BLT_USER_INTERRUPT (1 << 22)
1940#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
1941#define GT_BSD_USER_INTERRUPT (1 << 12)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001942#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
Oscar Mateo73d477f2014-07-24 17:04:31 +01001943#define GT_CONTEXT_SWITCH_INTERRUPT (1 << 8)
Ben Widawskycc609d52013-05-28 19:22:29 -07001944#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
1945#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
1946#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
1947#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
1948#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
1949#define GT_RENDER_USER_INTERRUPT (1 << 0)
1950
Ben Widawsky12638c52013-05-28 19:22:31 -07001951#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
1952#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
1953
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001954#define GT_PARITY_ERROR(dev) \
1955 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
Dan Carpenter45f80d52013-09-24 10:57:35 +03001956 (IS_HASWELL(dev) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001957
Ben Widawskycc609d52013-05-28 19:22:29 -07001958/* These are all the "old" interrupts */
1959#define ILK_BSD_USER_INTERRUPT (1<<5)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001960
1961#define I915_PM_INTERRUPT (1<<31)
1962#define I915_ISP_INTERRUPT (1<<22)
1963#define I915_LPE_PIPE_B_INTERRUPT (1<<21)
1964#define I915_LPE_PIPE_A_INTERRUPT (1<<20)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02001965#define I915_MIPIC_INTERRUPT (1<<19)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001966#define I915_MIPIA_INTERRUPT (1<<18)
Ben Widawskycc609d52013-05-28 19:22:29 -07001967#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
1968#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001969#define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1<<16)
1970#define I915_MASTER_ERROR_INTERRUPT (1<<15)
Ben Widawskycc609d52013-05-28 19:22:29 -07001971#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001972#define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1<<14)
Ben Widawskycc609d52013-05-28 19:22:29 -07001973#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001974#define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1<<13)
Ben Widawskycc609d52013-05-28 19:22:29 -07001975#define I915_HWB_OOM_INTERRUPT (1<<13)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001976#define I915_LPE_PIPE_C_INTERRUPT (1<<12)
Ben Widawskycc609d52013-05-28 19:22:29 -07001977#define I915_SYNC_STATUS_INTERRUPT (1<<12)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001978#define I915_MISC_INTERRUPT (1<<11)
Ben Widawskycc609d52013-05-28 19:22:29 -07001979#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001980#define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1<<10)
Ben Widawskycc609d52013-05-28 19:22:29 -07001981#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001982#define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1<<9)
Ben Widawskycc609d52013-05-28 19:22:29 -07001983#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001984#define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1<<8)
Ben Widawskycc609d52013-05-28 19:22:29 -07001985#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
1986#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
1987#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
1988#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
1989#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001990#define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1<<3)
1991#define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1<<2)
Ben Widawskycc609d52013-05-28 19:22:29 -07001992#define I915_DEBUG_INTERRUPT (1<<2)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001993#define I915_WINVALID_INTERRUPT (1<<1)
Ben Widawskycc609d52013-05-28 19:22:29 -07001994#define I915_USER_INTERRUPT (1<<1)
1995#define I915_ASLE_INTERRUPT (1<<0)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001996#define I915_BSD_USER_INTERRUPT (1<<25)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001997
1998#define GEN6_BSD_RNCID 0x12198
1999
Ben Widawskya1e969e2012-04-14 18:41:32 -07002000#define GEN7_FF_THREAD_MODE 0x20a0
2001#define GEN7_FF_SCHED_MASK 0x0077070
Ben Widawskyab57fff2013-12-12 15:28:04 -08002002#define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
Ben Widawskya1e969e2012-04-14 18:41:32 -07002003#define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
2004#define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
2005#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
2006#define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
Ben Widawsky41c0b3a2013-01-26 11:52:00 -08002007#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
Ben Widawskya1e969e2012-04-14 18:41:32 -07002008#define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
2009#define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
2010#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
2011#define GEN7_FF_VS_SCHED_HW (0x0<<12)
2012#define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
2013#define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
2014#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
2015#define GEN7_FF_DS_SCHED_HW (0x0<<4)
2016
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002017/*
Jesse Barnes585fb112008-07-29 11:54:06 -07002018 * Framebuffer compression (915+ only)
2019 */
2020
2021#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
2022#define FBC_LL_BASE 0x03204 /* 4k page aligned */
2023#define FBC_CONTROL 0x03208
2024#define FBC_CTL_EN (1<<31)
2025#define FBC_CTL_PERIODIC (1<<30)
2026#define FBC_CTL_INTERVAL_SHIFT (16)
2027#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
Priit Laes49677902010-03-02 11:37:00 +02002028#define FBC_CTL_C3_IDLE (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -07002029#define FBC_CTL_STRIDE_SHIFT (5)
Ville Syrjälä82f34492013-11-28 17:29:55 +02002030#define FBC_CTL_FENCENO_SHIFT (0)
Jesse Barnes585fb112008-07-29 11:54:06 -07002031#define FBC_COMMAND 0x0320c
2032#define FBC_CMD_COMPRESS (1<<0)
2033#define FBC_STATUS 0x03210
2034#define FBC_STAT_COMPRESSING (1<<31)
2035#define FBC_STAT_COMPRESSED (1<<30)
2036#define FBC_STAT_MODIFIED (1<<29)
Ville Syrjälä82f34492013-11-28 17:29:55 +02002037#define FBC_STAT_CURRENT_LINE_SHIFT (0)
Jesse Barnes585fb112008-07-29 11:54:06 -07002038#define FBC_CONTROL2 0x03214
2039#define FBC_CTL_FENCE_DBL (0<<4)
2040#define FBC_CTL_IDLE_IMM (0<<2)
2041#define FBC_CTL_IDLE_FULL (1<<2)
2042#define FBC_CTL_IDLE_LINE (2<<2)
2043#define FBC_CTL_IDLE_DEBUG (3<<2)
2044#define FBC_CTL_CPU_FENCE (1<<1)
Ville Syrjälä7f2cf222014-01-23 16:49:11 +02002045#define FBC_CTL_PLANE(plane) ((plane)<<0)
Ville Syrjäläf64f1722014-01-23 16:49:17 +02002046#define FBC_FENCE_OFF 0x03218 /* BSpec typo has 321Bh */
Ville Syrjälä4d110c72015-09-18 20:03:18 +03002047#define FBC_TAG(i) (0x03300 + (i) * 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07002048
Paulo Zanoni31b9df12015-06-12 14:36:18 -03002049#define FBC_STATUS2 0x43214
2050#define FBC_COMPRESSION_MASK 0x7ff
2051
Jesse Barnes585fb112008-07-29 11:54:06 -07002052#define FBC_LL_SIZE (1536)
2053
Jesse Barnes74dff282009-09-14 15:39:40 -07002054/* Framebuffer compression for GM45+ */
2055#define DPFC_CB_BASE 0x3200
2056#define DPFC_CONTROL 0x3208
2057#define DPFC_CTL_EN (1<<31)
Ville Syrjälä7f2cf222014-01-23 16:49:11 +02002058#define DPFC_CTL_PLANE(plane) ((plane)<<30)
2059#define IVB_DPFC_CTL_PLANE(plane) ((plane)<<29)
Jesse Barnes74dff282009-09-14 15:39:40 -07002060#define DPFC_CTL_FENCE_EN (1<<29)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03002061#define IVB_DPFC_CTL_FENCE_EN (1<<28)
Chris Wilson9ce9d062011-07-08 12:22:40 +01002062#define DPFC_CTL_PERSISTENT_MODE (1<<25)
Jesse Barnes74dff282009-09-14 15:39:40 -07002063#define DPFC_SR_EN (1<<10)
2064#define DPFC_CTL_LIMIT_1X (0<<6)
2065#define DPFC_CTL_LIMIT_2X (1<<6)
2066#define DPFC_CTL_LIMIT_4X (2<<6)
2067#define DPFC_RECOMP_CTL 0x320c
2068#define DPFC_RECOMP_STALL_EN (1<<27)
2069#define DPFC_RECOMP_STALL_WM_SHIFT (16)
2070#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
2071#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
2072#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
2073#define DPFC_STATUS 0x3210
2074#define DPFC_INVAL_SEG_SHIFT (16)
2075#define DPFC_INVAL_SEG_MASK (0x07ff0000)
2076#define DPFC_COMP_SEG_SHIFT (0)
2077#define DPFC_COMP_SEG_MASK (0x000003ff)
2078#define DPFC_STATUS2 0x3214
2079#define DPFC_FENCE_YOFF 0x3218
2080#define DPFC_CHICKEN 0x3224
2081#define DPFC_HT_MODIFY (1<<31)
2082
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002083/* Framebuffer compression for Ironlake */
2084#define ILK_DPFC_CB_BASE 0x43200
2085#define ILK_DPFC_CONTROL 0x43208
Rodrigo Vivida46f932014-08-01 02:04:45 -07002086#define FBC_CTL_FALSE_COLOR (1<<10)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002087/* The bit 28-8 is reserved */
2088#define DPFC_RESERVED (0x1FFFFF00)
2089#define ILK_DPFC_RECOMP_CTL 0x4320c
2090#define ILK_DPFC_STATUS 0x43210
2091#define ILK_DPFC_FENCE_YOFF 0x43218
2092#define ILK_DPFC_CHICKEN 0x43224
2093#define ILK_FBC_RT_BASE 0x2128
2094#define ILK_FBC_RT_VALID (1<<0)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03002095#define SNB_FBC_FRONT_BUFFER (1<<1)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002096
2097#define ILK_DISPLAY_CHICKEN1 0x42000
2098#define ILK_FBCQ_DIS (1<<22)
Akshay Joshi0206e352011-08-16 15:34:10 -04002099#define ILK_PABSTRETCH_DIS (1<<21)
Yuanhan Liu13982612010-12-15 15:42:31 +08002100
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002101
Jesse Barnes585fb112008-07-29 11:54:06 -07002102/*
Yuanhan Liu9c04f012010-12-15 15:42:32 +08002103 * Framebuffer compression for Sandybridge
2104 *
2105 * The following two registers are of type GTTMMADR
2106 */
2107#define SNB_DPFC_CTL_SA 0x100100
2108#define SNB_CPU_FENCE_ENABLE (1<<29)
2109#define DPFC_CPU_FENCE_OFFSET 0x100104
2110
Rodrigo Viviabe959c2013-05-06 19:37:33 -03002111/* Framebuffer compression for Ivybridge */
2112#define IVB_FBC_RT_BASE 0x7020
2113
Paulo Zanoni42db64e2013-05-31 16:33:22 -03002114#define IPS_CTL 0x43408
2115#define IPS_ENABLE (1 << 31)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08002116
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002117#define MSG_FBC_REND_STATE 0x50380
2118#define FBC_REND_NUKE (1<<2)
2119#define FBC_REND_CACHE_CLEAN (1<<1)
2120
Yuanhan Liu9c04f012010-12-15 15:42:32 +08002121/*
Jesse Barnes585fb112008-07-29 11:54:06 -07002122 * GPIO regs
2123 */
2124#define GPIOA 0x5010
2125#define GPIOB 0x5014
2126#define GPIOC 0x5018
2127#define GPIOD 0x501c
2128#define GPIOE 0x5020
2129#define GPIOF 0x5024
2130#define GPIOG 0x5028
2131#define GPIOH 0x502c
2132# define GPIO_CLOCK_DIR_MASK (1 << 0)
2133# define GPIO_CLOCK_DIR_IN (0 << 1)
2134# define GPIO_CLOCK_DIR_OUT (1 << 1)
2135# define GPIO_CLOCK_VAL_MASK (1 << 2)
2136# define GPIO_CLOCK_VAL_OUT (1 << 3)
2137# define GPIO_CLOCK_VAL_IN (1 << 4)
2138# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
2139# define GPIO_DATA_DIR_MASK (1 << 8)
2140# define GPIO_DATA_DIR_IN (0 << 9)
2141# define GPIO_DATA_DIR_OUT (1 << 9)
2142# define GPIO_DATA_VAL_MASK (1 << 10)
2143# define GPIO_DATA_VAL_OUT (1 << 11)
2144# define GPIO_DATA_VAL_IN (1 << 12)
2145# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
2146
Ville Syrjälä699fc402015-09-18 20:03:38 +03002147#define GMBUS0 (dev_priv->gpio_mmio_base + 0x5100) /* clock/port select */
Chris Wilsonf899fc62010-07-20 15:44:45 -07002148#define GMBUS_RATE_100KHZ (0<<8)
2149#define GMBUS_RATE_50KHZ (1<<8)
2150#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
2151#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
2152#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
Jani Nikula988c7012015-03-27 00:20:19 +02002153#define GMBUS_PIN_DISABLED 0
2154#define GMBUS_PIN_SSC 1
2155#define GMBUS_PIN_VGADDC 2
2156#define GMBUS_PIN_PANEL 3
2157#define GMBUS_PIN_DPD_CHV 3 /* HDMID_CHV */
2158#define GMBUS_PIN_DPC 4 /* HDMIC */
2159#define GMBUS_PIN_DPB 5 /* SDVO, HDMIB */
2160#define GMBUS_PIN_DPD 6 /* HDMID */
2161#define GMBUS_PIN_RESERVED 7 /* 7 reserved */
Jani Nikula4c272832015-04-01 10:58:05 +03002162#define GMBUS_PIN_1_BXT 1
2163#define GMBUS_PIN_2_BXT 2
2164#define GMBUS_PIN_3_BXT 3
Jani Nikula5ea6e5e2015-04-01 10:55:04 +03002165#define GMBUS_NUM_PINS 7 /* including 0 */
Ville Syrjälä699fc402015-09-18 20:03:38 +03002166#define GMBUS1 (dev_priv->gpio_mmio_base + 0x5104) /* command/status */
Chris Wilsonf899fc62010-07-20 15:44:45 -07002167#define GMBUS_SW_CLR_INT (1<<31)
2168#define GMBUS_SW_RDY (1<<30)
2169#define GMBUS_ENT (1<<29) /* enable timeout */
2170#define GMBUS_CYCLE_NONE (0<<25)
2171#define GMBUS_CYCLE_WAIT (1<<25)
2172#define GMBUS_CYCLE_INDEX (2<<25)
2173#define GMBUS_CYCLE_STOP (4<<25)
2174#define GMBUS_BYTE_COUNT_SHIFT 16
Dmitry Torokhov9535c472015-04-21 09:49:11 -07002175#define GMBUS_BYTE_COUNT_MAX 256U
Chris Wilsonf899fc62010-07-20 15:44:45 -07002176#define GMBUS_SLAVE_INDEX_SHIFT 8
2177#define GMBUS_SLAVE_ADDR_SHIFT 1
2178#define GMBUS_SLAVE_READ (1<<0)
2179#define GMBUS_SLAVE_WRITE (0<<0)
Ville Syrjälä699fc402015-09-18 20:03:38 +03002180#define GMBUS2 (dev_priv->gpio_mmio_base + 0x5108) /* status */
Chris Wilsonf899fc62010-07-20 15:44:45 -07002181#define GMBUS_INUSE (1<<15)
2182#define GMBUS_HW_WAIT_PHASE (1<<14)
2183#define GMBUS_STALL_TIMEOUT (1<<13)
2184#define GMBUS_INT (1<<12)
2185#define GMBUS_HW_RDY (1<<11)
2186#define GMBUS_SATOER (1<<10)
2187#define GMBUS_ACTIVE (1<<9)
Ville Syrjälä699fc402015-09-18 20:03:38 +03002188#define GMBUS3 (dev_priv->gpio_mmio_base + 0x510c) /* data buffer bytes 3-0 */
2189#define GMBUS4 (dev_priv->gpio_mmio_base + 0x5110) /* interrupt mask (Pineview+) */
Chris Wilsonf899fc62010-07-20 15:44:45 -07002190#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
2191#define GMBUS_NAK_EN (1<<3)
2192#define GMBUS_IDLE_EN (1<<2)
2193#define GMBUS_HW_WAIT_EN (1<<1)
2194#define GMBUS_HW_RDY_EN (1<<0)
Ville Syrjälä699fc402015-09-18 20:03:38 +03002195#define GMBUS5 (dev_priv->gpio_mmio_base + 0x5120) /* byte index */
Chris Wilsonf899fc62010-07-20 15:44:45 -07002196#define GMBUS_2BYTE_INDEX_EN (1<<31)
Eric Anholtf0217c42009-12-01 11:56:30 -08002197
Jesse Barnes585fb112008-07-29 11:54:06 -07002198/*
2199 * Clock control & power management
2200 */
Ville Syrjälä2d401b12014-04-09 13:29:08 +03002201#define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014)
2202#define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018)
2203#define _CHV_DPLL_C (dev_priv->info.display_mmio_offset + 0x6030)
2204#define DPLL(pipe) _PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
Jesse Barnes585fb112008-07-29 11:54:06 -07002205
2206#define VGA0 0x6000
2207#define VGA1 0x6004
2208#define VGA_PD 0x6010
2209#define VGA0_PD_P2_DIV_4 (1 << 7)
2210#define VGA0_PD_P1_DIV_2 (1 << 5)
2211#define VGA0_PD_P1_SHIFT 0
2212#define VGA0_PD_P1_MASK (0x1f << 0)
2213#define VGA1_PD_P2_DIV_4 (1 << 15)
2214#define VGA1_PD_P1_DIV_2 (1 << 13)
2215#define VGA1_PD_P1_SHIFT 8
2216#define VGA1_PD_P1_MASK (0x1f << 8)
Jesse Barnes585fb112008-07-29 11:54:06 -07002217#define DPLL_VCO_ENABLE (1 << 31)
Daniel Vetter4a33e482013-07-06 12:52:05 +02002218#define DPLL_SDVO_HIGH_SPEED (1 << 30)
2219#define DPLL_DVO_2X_MODE (1 << 30)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07002220#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07002221#define DPLL_SYNCLOCK_ENABLE (1 << 29)
Ville Syrjälä60bfe442015-06-29 15:25:49 +03002222#define DPLL_REF_CLK_ENABLE_VLV (1 << 29)
Jesse Barnes585fb112008-07-29 11:54:06 -07002223#define DPLL_VGA_MODE_DIS (1 << 28)
2224#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
2225#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
2226#define DPLL_MODE_MASK (3 << 26)
2227#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
2228#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
2229#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
2230#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
2231#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
2232#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002233#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07002234#define DPLL_LOCK_VLV (1<<15)
Daniel Vetter598fac62013-04-18 22:01:46 +02002235#define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14)
Ville Syrjälä60bfe442015-06-29 15:25:49 +03002236#define DPLL_INTEGRATED_REF_CLK_VLV (1<<13)
2237#define DPLL_SSC_REF_CLK_CHV (1<<13)
Daniel Vetter598fac62013-04-18 22:01:46 +02002238#define DPLL_PORTC_READY_MASK (0xf << 4)
2239#define DPLL_PORTB_READY_MASK (0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07002240
Jesse Barnes585fb112008-07-29 11:54:06 -07002241#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03002242
2243/* Additional CHV pll/phy registers */
2244#define DPIO_PHY_STATUS (VLV_DISPLAY_BASE + 0x6240)
2245#define DPLL_PORTD_READY_MASK (0xf)
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03002246#define DISPLAY_PHY_CONTROL (VLV_DISPLAY_BASE + 0x60100)
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002247#define PHY_CH_POWER_DOWN_OVRD_EN(phy, ch) (1 << (2*(phy)+(ch)+27))
Ville Syrjäläbc284542015-05-26 20:22:38 +03002248#define PHY_LDO_DELAY_0NS 0x0
2249#define PHY_LDO_DELAY_200NS 0x1
2250#define PHY_LDO_DELAY_600NS 0x2
2251#define PHY_LDO_SEQ_DELAY(delay, phy) ((delay) << (2*(phy)+23))
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002252#define PHY_CH_POWER_DOWN_OVRD(mask, phy, ch) ((mask) << (8*(phy)+4*(ch)+11))
Ville Syrjälä70722462015-04-10 18:21:28 +03002253#define PHY_CH_SU_PSR 0x1
2254#define PHY_CH_DEEP_PSR 0x7
2255#define PHY_CH_POWER_MODE(mode, phy, ch) ((mode) << (6*(phy)+3*(ch)+2))
2256#define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03002257#define DISPLAY_PHY_STATUS (VLV_DISPLAY_BASE + 0x60104)
Ville Syrjäläefd814b2014-06-27 19:52:13 +03002258#define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1<<31) : (1<<30))
Ville Syrjälä30142272015-07-08 23:46:01 +03002259#define PHY_STATUS_CMN_LDO(phy, ch) (1 << (6-(6*(phy)+3*(ch))))
2260#define PHY_STATUS_SPLINE_LDO(phy, ch, spline) (1 << (8-(6*(phy)+3*(ch)+(spline))))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03002261
Jesse Barnes585fb112008-07-29 11:54:06 -07002262/*
2263 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
2264 * this field (only one bit may be set).
2265 */
2266#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
2267#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002268#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
Jesse Barnes585fb112008-07-29 11:54:06 -07002269/* i830, required in DVO non-gang */
2270#define PLL_P2_DIVIDE_BY_4 (1 << 23)
2271#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
2272#define PLL_REF_INPUT_DREFCLK (0 << 13)
2273#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
2274#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
2275#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
2276#define PLL_REF_INPUT_MASK (3 << 13)
2277#define PLL_LOAD_PULSE_PHASE_SHIFT 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002278/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08002279# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
2280# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
2281# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
2282# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
2283# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
2284
Jesse Barnes585fb112008-07-29 11:54:06 -07002285/*
2286 * Parallel to Serial Load Pulse phase selection.
2287 * Selects the phase for the 10X DPLL clock for the PCIe
2288 * digital display port. The range is 4 to 13; 10 or more
2289 * is just a flip delay. The default is 6
2290 */
2291#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
2292#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
2293/*
2294 * SDVO multiplier for 945G/GM. Not used on 965.
2295 */
2296#define SDVO_MULTIPLIER_MASK 0x000000ff
2297#define SDVO_MULTIPLIER_SHIFT_HIRES 4
2298#define SDVO_MULTIPLIER_SHIFT_VGA 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002299
Ville Syrjälä2d401b12014-04-09 13:29:08 +03002300#define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c)
2301#define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020)
2302#define _CHV_DPLL_C_MD (dev_priv->info.display_mmio_offset + 0x603c)
2303#define DPLL_MD(pipe) _PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002304
Jesse Barnes585fb112008-07-29 11:54:06 -07002305/*
2306 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
2307 *
2308 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
2309 */
2310#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
2311#define DPLL_MD_UDI_DIVIDER_SHIFT 24
2312/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
2313#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
2314#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
2315/*
2316 * SDVO/UDI pixel multiplier.
2317 *
2318 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
2319 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
2320 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
2321 * dummy bytes in the datastream at an increased clock rate, with both sides of
2322 * the link knowing how many bytes are fill.
2323 *
2324 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
2325 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
2326 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
2327 * through an SDVO command.
2328 *
2329 * This register field has values of multiplication factor minus 1, with
2330 * a maximum multiplier of 5 for SDVO.
2331 */
2332#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
2333#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
2334/*
2335 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
2336 * This best be set to the default value (3) or the CRT won't work. No,
2337 * I don't entirely understand what this does...
2338 */
2339#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
2340#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07002341
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002342#define _FPA0 0x06040
2343#define _FPA1 0x06044
2344#define _FPB0 0x06048
2345#define _FPB1 0x0604c
2346#define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
2347#define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
Jesse Barnes585fb112008-07-29 11:54:06 -07002348#define FP_N_DIV_MASK 0x003f0000
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002349#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
Jesse Barnes585fb112008-07-29 11:54:06 -07002350#define FP_N_DIV_SHIFT 16
2351#define FP_M1_DIV_MASK 0x00003f00
2352#define FP_M1_DIV_SHIFT 8
2353#define FP_M2_DIV_MASK 0x0000003f
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002354#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
Jesse Barnes585fb112008-07-29 11:54:06 -07002355#define FP_M2_DIV_SHIFT 0
2356#define DPLL_TEST 0x606c
2357#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
2358#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
2359#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
2360#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
2361#define DPLLB_TEST_N_BYPASS (1 << 19)
2362#define DPLLB_TEST_M_BYPASS (1 << 18)
2363#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
2364#define DPLLA_TEST_N_BYPASS (1 << 3)
2365#define DPLLA_TEST_M_BYPASS (1 << 2)
2366#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
2367#define D_STATE 0x6104
Chris Wilsondc96e9b2010-10-01 12:05:06 +01002368#define DSTATE_GFX_RESET_I830 (1<<6)
Jesse Barnes652c3932009-08-17 13:31:43 -07002369#define DSTATE_PLL_D3_OFF (1<<3)
2370#define DSTATE_GFX_CLOCK_GATING (1<<1)
2371#define DSTATE_DOT_CLOCK_GATING (1<<0)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002372#define DSPCLK_GATE_D (dev_priv->info.display_mmio_offset + 0x6200)
Jesse Barnes652c3932009-08-17 13:31:43 -07002373# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
2374# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
2375# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
2376# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
2377# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
2378# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
2379# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
2380# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
2381# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
2382# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
2383# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
2384# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
2385# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
2386# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
2387# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
2388# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
2389# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
2390# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
2391# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
2392# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
2393# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
2394# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
2395# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
2396# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
2397# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
2398# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
2399# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
2400# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002401/*
Jesse Barnes652c3932009-08-17 13:31:43 -07002402 * This bit must be set on the 830 to prevent hangs when turning off the
2403 * overlay scaler.
2404 */
2405# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
2406# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
2407# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
2408# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
2409# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
2410
2411#define RENCLK_GATE_D1 0x6204
2412# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
2413# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
2414# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
2415# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
2416# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
2417# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
2418# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
2419# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
2420# define MAG_CLOCK_GATE_DISABLE (1 << 5)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002421/* This bit must be unset on 855,865 */
Jesse Barnes652c3932009-08-17 13:31:43 -07002422# define MECI_CLOCK_GATE_DISABLE (1 << 4)
2423# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
2424# define MEC_CLOCK_GATE_DISABLE (1 << 2)
2425# define MECO_CLOCK_GATE_DISABLE (1 << 1)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002426/* This bit must be set on 855,865. */
Jesse Barnes652c3932009-08-17 13:31:43 -07002427# define SV_CLOCK_GATE_DISABLE (1 << 0)
2428# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
2429# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
2430# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
2431# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
2432# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
2433# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
2434# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
2435# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
2436# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
2437# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
2438# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
2439# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
2440# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
2441# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
2442# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
2443# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
2444# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
2445
2446# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002447/* This bit must always be set on 965G/965GM */
Jesse Barnes652c3932009-08-17 13:31:43 -07002448# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
2449# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
2450# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
2451# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
2452# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
2453# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002454/* This bit must always be set on 965G */
Jesse Barnes652c3932009-08-17 13:31:43 -07002455# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
2456# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
2457# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
2458# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
2459# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
2460# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
2461# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
2462# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
2463# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
2464# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
2465# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
2466# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
2467# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
2468# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
2469# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
2470# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
2471# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
2472# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
2473# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
2474
2475#define RENCLK_GATE_D2 0x6208
2476#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
2477#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
2478#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
Ville Syrjäläfa4f53c2014-05-19 19:23:27 +03002479
2480#define VDECCLK_GATE_D 0x620C /* g4x only */
2481#define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4)
2482
Jesse Barnes652c3932009-08-17 13:31:43 -07002483#define RAMCLK_GATE_D 0x6210 /* CRL only */
2484#define DEUC 0x6214 /* CRL only */
Jesse Barnes585fb112008-07-29 11:54:06 -07002485
Ville Syrjäläd88b2272013-01-24 15:29:48 +02002486#define FW_BLC_SELF_VLV (VLV_DISPLAY_BASE + 0x6500)
Jesse Barnesceb04242012-03-28 13:39:22 -07002487#define FW_CSPWRDWNEN (1<<15)
2488
Ville Syrjäläe0d8d592013-06-12 22:11:18 +03002489#define MI_ARB_VLV (VLV_DISPLAY_BASE + 0x6504)
2490
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08002491#define CZCLK_CDCLK_FREQ_RATIO (VLV_DISPLAY_BASE + 0x6508)
2492#define CDCLK_FREQ_SHIFT 4
2493#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
2494#define CZCLK_FREQ_MASK 0xf
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02002495
2496#define GCI_CONTROL (VLV_DISPLAY_BASE + 0x650C)
2497#define PFI_CREDIT_63 (9 << 28) /* chv only */
2498#define PFI_CREDIT_31 (8 << 28) /* chv only */
2499#define PFI_CREDIT(x) (((x) - 8) << 28) /* 8-15 */
2500#define PFI_CREDIT_RESEND (1 << 27)
2501#define VGA_FAST_MODE_DISABLE (1 << 14)
2502
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08002503#define GMBUSFREQ_VLV (VLV_DISPLAY_BASE + 0x6510)
2504
Jesse Barnes585fb112008-07-29 11:54:06 -07002505/*
2506 * Palette regs
2507 */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002508#define PALETTE_A_OFFSET 0xa000
2509#define PALETTE_B_OFFSET 0xa800
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03002510#define CHV_PALETTE_C_OFFSET 0xc000
Ville Syrjäläf65a9c52015-09-18 20:03:28 +03002511#define PALETTE(pipe, i) (dev_priv->info.palette_offsets[pipe] + \
2512 dev_priv->info.display_mmio_offset + (i) * 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07002513
Eric Anholt673a3942008-07-30 12:06:12 -07002514/* MCH MMIO space */
2515
2516/*
2517 * MCHBAR mirror.
2518 *
2519 * This mirrors the MCHBAR MMIO space whose location is determined by
2520 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
2521 * every way. It is not accessible from the CP register read instructions.
2522 *
Paulo Zanoni515b2392013-09-10 19:36:37 -03002523 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
2524 * just read.
Eric Anholt673a3942008-07-30 12:06:12 -07002525 */
2526#define MCHBAR_MIRROR_BASE 0x10000
2527
Yuanhan Liu13982612010-12-15 15:42:31 +08002528#define MCHBAR_MIRROR_BASE_SNB 0x140000
2529
Ville Syrjälä7d316ae2015-09-16 21:28:50 +03002530#define CTG_STOLEN_RESERVED (MCHBAR_MIRROR_BASE + 0x34)
2531#define ELK_STOLEN_RESERVED (MCHBAR_MIRROR_BASE + 0x48)
2532#define G4X_STOLEN_RESERVED_ADDR1_MASK (0xFFFF << 16)
2533#define G4X_STOLEN_RESERVED_ADDR2_MASK (0xFFF << 4)
2534
Chris Wilson3ebecd02013-04-12 19:10:13 +01002535/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
Ben Widawsky153b4b952013-10-22 22:05:09 -07002536#define DCLK (MCHBAR_MIRROR_BASE_SNB + 0x5e04)
Chris Wilson3ebecd02013-04-12 19:10:13 +01002537
Ville Syrjälä646b4262014-04-25 20:14:30 +03002538/* 915-945 and GM965 MCH register controlling DRAM channel access */
Eric Anholt673a3942008-07-30 12:06:12 -07002539#define DCC 0x10200
2540#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
2541#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
2542#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
2543#define DCC_ADDRESSING_MODE_MASK (3 << 0)
2544#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
Eric Anholta7f014f2008-11-25 14:02:05 -08002545#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
Daniel Vetter656bfa32014-11-20 09:26:30 +01002546#define DCC2 0x10204
2547#define DCC2_MODIFIED_ENHANCED_DISABLE (1 << 20)
Eric Anholt673a3942008-07-30 12:06:12 -07002548
Ville Syrjälä646b4262014-04-25 20:14:30 +03002549/* Pineview MCH register contains DDR3 setting */
Li Peng95534262010-05-18 18:58:44 +08002550#define CSHRDDR3CTL 0x101a8
2551#define CSHRDDR3CTL_DDR3 (1 << 2)
2552
Ville Syrjälä646b4262014-04-25 20:14:30 +03002553/* 965 MCH register controlling DRAM channel configuration */
Eric Anholt673a3942008-07-30 12:06:12 -07002554#define C0DRB3 0x10206
2555#define C1DRB3 0x10606
2556
Ville Syrjälä646b4262014-04-25 20:14:30 +03002557/* snb MCH registers for reading the DRAM channel configuration */
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002558#define MAD_DIMM_C0 (MCHBAR_MIRROR_BASE_SNB + 0x5004)
2559#define MAD_DIMM_C1 (MCHBAR_MIRROR_BASE_SNB + 0x5008)
2560#define MAD_DIMM_C2 (MCHBAR_MIRROR_BASE_SNB + 0x500C)
2561#define MAD_DIMM_ECC_MASK (0x3 << 24)
2562#define MAD_DIMM_ECC_OFF (0x0 << 24)
2563#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
2564#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
2565#define MAD_DIMM_ECC_ON (0x3 << 24)
2566#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
2567#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
2568#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
2569#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
2570#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
2571#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
2572#define MAD_DIMM_A_SELECT (0x1 << 16)
2573/* DIMM sizes are in multiples of 256mb. */
2574#define MAD_DIMM_B_SIZE_SHIFT 8
2575#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
2576#define MAD_DIMM_A_SIZE_SHIFT 0
2577#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
2578
Ville Syrjälä646b4262014-04-25 20:14:30 +03002579/* snb MCH registers for priority tuning */
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01002580#define MCH_SSKPD (MCHBAR_MIRROR_BASE_SNB + 0x5d10)
2581#define MCH_SSKPD_WM0_MASK 0x3f
2582#define MCH_SSKPD_WM0_VAL 0xc
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002583
Jesse Barnesec013e72013-08-20 10:29:23 +01002584#define MCH_SECP_NRG_STTS (MCHBAR_MIRROR_BASE_SNB + 0x592c)
2585
Keith Packardb11248d2009-06-11 22:28:56 -07002586/* Clocking configuration register */
2587#define CLKCFG 0x10c00
Shaohua Li7662c8b2009-06-26 11:23:55 +08002588#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
Keith Packardb11248d2009-06-11 22:28:56 -07002589#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
2590#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
2591#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
2592#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
2593#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002594/* Note, below two are guess */
Keith Packardb11248d2009-06-11 22:28:56 -07002595#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002596#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
Keith Packardb11248d2009-06-11 22:28:56 -07002597#define CLKCFG_FSB_MASK (7 << 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002598#define CLKCFG_MEM_533 (1 << 4)
2599#define CLKCFG_MEM_667 (2 << 4)
2600#define CLKCFG_MEM_800 (3 << 4)
2601#define CLKCFG_MEM_MASK (7 << 4)
2602
Ville Syrjälä34edce22015-05-22 11:22:33 +03002603#define HPLLVCO (MCHBAR_MIRROR_BASE + 0xc38)
2604#define HPLLVCO_MOBILE (MCHBAR_MIRROR_BASE + 0xc0f)
2605
Jesse Barnesea056c12010-09-10 10:02:13 -07002606#define TSC1 0x11001
2607#define TSE (1<<0)
Jesse Barnes7648fa92010-05-20 14:28:11 -07002608#define TR1 0x11006
2609#define TSFS 0x11020
2610#define TSFS_SLOPE_MASK 0x0000ff00
2611#define TSFS_SLOPE_SHIFT 8
2612#define TSFS_INTR_MASK 0x000000ff
2613
Jesse Barnesf97108d2010-01-29 11:27:07 -08002614#define CRSTANDVID 0x11100
Ville Syrjälä616847e2015-09-18 20:03:19 +03002615#define PXVFREQ(i) (0x11110 + (i) * 4) /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
Jesse Barnesf97108d2010-01-29 11:27:07 -08002616#define PXVFREQ_PX_MASK 0x7f000000
2617#define PXVFREQ_PX_SHIFT 24
2618#define VIDFREQ_BASE 0x11110
2619#define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
2620#define VIDFREQ2 0x11114
2621#define VIDFREQ3 0x11118
2622#define VIDFREQ4 0x1111c
2623#define VIDFREQ_P0_MASK 0x1f000000
2624#define VIDFREQ_P0_SHIFT 24
2625#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
2626#define VIDFREQ_P0_CSCLK_SHIFT 20
2627#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
2628#define VIDFREQ_P0_CRCLK_SHIFT 16
2629#define VIDFREQ_P1_MASK 0x00001f00
2630#define VIDFREQ_P1_SHIFT 8
2631#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
2632#define VIDFREQ_P1_CSCLK_SHIFT 4
2633#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
2634#define INTTOEXT_BASE_ILK 0x11300
2635#define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
2636#define INTTOEXT_MAP3_SHIFT 24
2637#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
2638#define INTTOEXT_MAP2_SHIFT 16
2639#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
2640#define INTTOEXT_MAP1_SHIFT 8
2641#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
2642#define INTTOEXT_MAP0_SHIFT 0
2643#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
2644#define MEMSWCTL 0x11170 /* Ironlake only */
2645#define MEMCTL_CMD_MASK 0xe000
2646#define MEMCTL_CMD_SHIFT 13
2647#define MEMCTL_CMD_RCLK_OFF 0
2648#define MEMCTL_CMD_RCLK_ON 1
2649#define MEMCTL_CMD_CHFREQ 2
2650#define MEMCTL_CMD_CHVID 3
2651#define MEMCTL_CMD_VMMOFF 4
2652#define MEMCTL_CMD_VMMON 5
2653#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
2654 when command complete */
2655#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
2656#define MEMCTL_FREQ_SHIFT 8
2657#define MEMCTL_SFCAVM (1<<7)
2658#define MEMCTL_TGT_VID_MASK 0x007f
2659#define MEMIHYST 0x1117c
2660#define MEMINTREN 0x11180 /* 16 bits */
2661#define MEMINT_RSEXIT_EN (1<<8)
2662#define MEMINT_CX_SUPR_EN (1<<7)
2663#define MEMINT_CONT_BUSY_EN (1<<6)
2664#define MEMINT_AVG_BUSY_EN (1<<5)
2665#define MEMINT_EVAL_CHG_EN (1<<4)
2666#define MEMINT_MON_IDLE_EN (1<<3)
2667#define MEMINT_UP_EVAL_EN (1<<2)
2668#define MEMINT_DOWN_EVAL_EN (1<<1)
2669#define MEMINT_SW_CMD_EN (1<<0)
2670#define MEMINTRSTR 0x11182 /* 16 bits */
2671#define MEM_RSEXIT_MASK 0xc000
2672#define MEM_RSEXIT_SHIFT 14
2673#define MEM_CONT_BUSY_MASK 0x3000
2674#define MEM_CONT_BUSY_SHIFT 12
2675#define MEM_AVG_BUSY_MASK 0x0c00
2676#define MEM_AVG_BUSY_SHIFT 10
2677#define MEM_EVAL_CHG_MASK 0x0300
2678#define MEM_EVAL_BUSY_SHIFT 8
2679#define MEM_MON_IDLE_MASK 0x00c0
2680#define MEM_MON_IDLE_SHIFT 6
2681#define MEM_UP_EVAL_MASK 0x0030
2682#define MEM_UP_EVAL_SHIFT 4
2683#define MEM_DOWN_EVAL_MASK 0x000c
2684#define MEM_DOWN_EVAL_SHIFT 2
2685#define MEM_SW_CMD_MASK 0x0003
2686#define MEM_INT_STEER_GFX 0
2687#define MEM_INT_STEER_CMR 1
2688#define MEM_INT_STEER_SMI 2
2689#define MEM_INT_STEER_SCI 3
2690#define MEMINTRSTS 0x11184
2691#define MEMINT_RSEXIT (1<<7)
2692#define MEMINT_CONT_BUSY (1<<6)
2693#define MEMINT_AVG_BUSY (1<<5)
2694#define MEMINT_EVAL_CHG (1<<4)
2695#define MEMINT_MON_IDLE (1<<3)
2696#define MEMINT_UP_EVAL (1<<2)
2697#define MEMINT_DOWN_EVAL (1<<1)
2698#define MEMINT_SW_CMD (1<<0)
2699#define MEMMODECTL 0x11190
2700#define MEMMODE_BOOST_EN (1<<31)
2701#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
2702#define MEMMODE_BOOST_FREQ_SHIFT 24
2703#define MEMMODE_IDLE_MODE_MASK 0x00030000
2704#define MEMMODE_IDLE_MODE_SHIFT 16
2705#define MEMMODE_IDLE_MODE_EVAL 0
2706#define MEMMODE_IDLE_MODE_CONT 1
2707#define MEMMODE_HWIDLE_EN (1<<15)
2708#define MEMMODE_SWMODE_EN (1<<14)
2709#define MEMMODE_RCLK_GATE (1<<13)
2710#define MEMMODE_HW_UPDATE (1<<12)
2711#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
2712#define MEMMODE_FSTART_SHIFT 8
2713#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
2714#define MEMMODE_FMAX_SHIFT 4
2715#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
2716#define RCBMAXAVG 0x1119c
2717#define MEMSWCTL2 0x1119e /* Cantiga only */
2718#define SWMEMCMD_RENDER_OFF (0 << 13)
2719#define SWMEMCMD_RENDER_ON (1 << 13)
2720#define SWMEMCMD_SWFREQ (2 << 13)
2721#define SWMEMCMD_TARVID (3 << 13)
2722#define SWMEMCMD_VRM_OFF (4 << 13)
2723#define SWMEMCMD_VRM_ON (5 << 13)
2724#define CMDSTS (1<<12)
2725#define SFCAVM (1<<11)
2726#define SWFREQ_MASK 0x0380 /* P0-7 */
2727#define SWFREQ_SHIFT 7
2728#define TARVID_MASK 0x001f
2729#define MEMSTAT_CTG 0x111a0
2730#define RCBMINAVG 0x111a0
2731#define RCUPEI 0x111b0
2732#define RCDNEI 0x111b4
Jesse Barnes88271da2011-01-05 12:01:24 -08002733#define RSTDBYCTL 0x111b8
2734#define RS1EN (1<<31)
2735#define RS2EN (1<<30)
2736#define RS3EN (1<<29)
2737#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
2738#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
2739#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
2740#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
2741#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
2742#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
2743#define RSX_STATUS_MASK (7<<20)
2744#define RSX_STATUS_ON (0<<20)
2745#define RSX_STATUS_RC1 (1<<20)
2746#define RSX_STATUS_RC1E (2<<20)
2747#define RSX_STATUS_RS1 (3<<20)
2748#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
2749#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
2750#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
2751#define RSX_STATUS_RSVD2 (7<<20)
2752#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
2753#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
2754#define JRSC (1<<17) /* rsx coupled to cpu c-state */
2755#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
2756#define RS1CONTSAV_MASK (3<<14)
2757#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
2758#define RS1CONTSAV_RSVD (1<<14)
2759#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
2760#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
2761#define NORMSLEXLAT_MASK (3<<12)
2762#define SLOW_RS123 (0<<12)
2763#define SLOW_RS23 (1<<12)
2764#define SLOW_RS3 (2<<12)
2765#define NORMAL_RS123 (3<<12)
2766#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
2767#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
2768#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
2769#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
2770#define RS_CSTATE_MASK (3<<4)
2771#define RS_CSTATE_C367_RS1 (0<<4)
2772#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
2773#define RS_CSTATE_RSVD (2<<4)
2774#define RS_CSTATE_C367_RS2 (3<<4)
2775#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
2776#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
Jesse Barnesf97108d2010-01-29 11:27:07 -08002777#define VIDCTL 0x111c0
2778#define VIDSTS 0x111c8
2779#define VIDSTART 0x111cc /* 8 bits */
2780#define MEMSTAT_ILK 0x111f8
2781#define MEMSTAT_VID_MASK 0x7f00
2782#define MEMSTAT_VID_SHIFT 8
2783#define MEMSTAT_PSTATE_MASK 0x00f8
2784#define MEMSTAT_PSTATE_SHIFT 3
2785#define MEMSTAT_MON_ACTV (1<<2)
2786#define MEMSTAT_SRC_CTL_MASK 0x0003
2787#define MEMSTAT_SRC_CTL_CORE 0
2788#define MEMSTAT_SRC_CTL_TRB 1
2789#define MEMSTAT_SRC_CTL_THM 2
2790#define MEMSTAT_SRC_CTL_STDBY 3
2791#define RCPREVBSYTUPAVG 0x113b8
2792#define RCPREVBSYTDNAVG 0x113bc
Jesse Barnesea056c12010-09-10 10:02:13 -07002793#define PMMISC 0x11214
2794#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
Jesse Barnes7648fa92010-05-20 14:28:11 -07002795#define SDEW 0x1124c
2796#define CSIEW0 0x11250
2797#define CSIEW1 0x11254
2798#define CSIEW2 0x11258
Ville Syrjälä616847e2015-09-18 20:03:19 +03002799#define PEW(i) (0x1125c + (i) * 4) /* 5 registers */
2800#define DEW(i) (0x11270 + (i) * 4) /* 3 registers */
Jesse Barnes7648fa92010-05-20 14:28:11 -07002801#define MCHAFE 0x112c0
2802#define CSIEC 0x112e0
2803#define DMIEC 0x112e4
2804#define DDREC 0x112e8
2805#define PEG0EC 0x112ec
2806#define PEG1EC 0x112f0
2807#define GFXEC 0x112f4
2808#define RPPREVBSYTUPAVG 0x113b8
2809#define RPPREVBSYTDNAVG 0x113bc
2810#define ECR 0x11600
2811#define ECR_GPFE (1<<31)
2812#define ECR_IMONE (1<<30)
2813#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
2814#define OGW0 0x11608
2815#define OGW1 0x1160c
2816#define EG0 0x11610
2817#define EG1 0x11614
2818#define EG2 0x11618
2819#define EG3 0x1161c
2820#define EG4 0x11620
2821#define EG5 0x11624
2822#define EG6 0x11628
2823#define EG7 0x1162c
Ville Syrjälä616847e2015-09-18 20:03:19 +03002824#define PXW(i) (0x11664 + (i) * 4) /* 4 registers */
2825#define PXWL(i) (0x11680 + (i) * 4) /* 8 registers */
Jesse Barnes7648fa92010-05-20 14:28:11 -07002826#define LCFUSE02 0x116c0
2827#define LCFUSE_HIV_MASK 0x000000ff
2828#define CSIPLL0 0x12c10
2829#define DDRMPLL1 0X12c20
Eric Anholt7d573822009-01-02 13:33:00 -08002830#define PEG_BAND_GAP_DATA 0x14d68
2831
Chris Wilsonc4de7b02012-07-02 11:51:03 -03002832#define GEN6_GT_THREAD_STATUS_REG 0x13805c
2833#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
Chris Wilsonc4de7b02012-07-02 11:51:03 -03002834
Ben Widawsky153b4b952013-10-22 22:05:09 -07002835#define GEN6_GT_PERF_STATUS (MCHBAR_MIRROR_BASE_SNB + 0x5948)
Bob Paauwe35040562015-06-25 14:54:07 -07002836#define BXT_GT_PERF_STATUS (MCHBAR_MIRROR_BASE_SNB + 0x7070)
Ben Widawsky153b4b952013-10-22 22:05:09 -07002837#define GEN6_RP_STATE_LIMITS (MCHBAR_MIRROR_BASE_SNB + 0x5994)
2838#define GEN6_RP_STATE_CAP (MCHBAR_MIRROR_BASE_SNB + 0x5998)
Bob Paauwe35040562015-06-25 14:54:07 -07002839#define BXT_RP_STATE_CAP 0x138170
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08002840
Akash Goelde43ae92015-03-06 11:07:14 +05302841#define INTERVAL_1_28_US(us) (((us) * 100) >> 7)
2842#define INTERVAL_1_33_US(us) (((us) * 3) >> 2)
Akash Goel26148bd2015-09-18 23:39:51 +05302843#define INTERVAL_0_833_US(us) (((us) * 6) / 5)
Akash Goelde43ae92015-03-06 11:07:14 +05302844#define GT_INTERVAL_FROM_US(dev_priv, us) (IS_GEN9(dev_priv) ? \
Akash Goel26148bd2015-09-18 23:39:51 +05302845 (IS_BROXTON(dev_priv) ? \
2846 INTERVAL_0_833_US(us) : \
2847 INTERVAL_1_33_US(us)) : \
Akash Goelde43ae92015-03-06 11:07:14 +05302848 INTERVAL_1_28_US(us))
2849
Jesse Barnes585fb112008-07-29 11:54:06 -07002850/*
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08002851 * Logical Context regs
2852 */
2853#define CCID 0x2180
2854#define CCID_EN (1<<0)
Ville Syrjäläe8016052013-08-22 19:23:13 +03002855/*
2856 * Notes on SNB/IVB/VLV context size:
2857 * - Power context is saved elsewhere (LLC or stolen)
2858 * - Ring/execlist context is saved on SNB, not on IVB
2859 * - Extended context size already includes render context size
2860 * - We always need to follow the extended context size.
2861 * SNB BSpec has comments indicating that we should use the
2862 * render context size instead if execlists are disabled, but
2863 * based on empirical testing that's just nonsense.
2864 * - Pipelined/VF state is saved on SNB/IVB respectively
2865 * - GT1 size just indicates how much of render context
2866 * doesn't need saving on GT1
2867 */
Ben Widawskyfe1cc682012-06-04 14:42:41 -07002868#define CXT_SIZE 0x21a0
Ville Syrjälä68d97532015-09-18 20:03:39 +03002869#define GEN6_CXT_POWER_SIZE(cxt_reg) (((cxt_reg) >> 24) & 0x3f)
2870#define GEN6_CXT_RING_SIZE(cxt_reg) (((cxt_reg) >> 18) & 0x3f)
2871#define GEN6_CXT_RENDER_SIZE(cxt_reg) (((cxt_reg) >> 12) & 0x3f)
2872#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) (((cxt_reg) >> 6) & 0x3f)
2873#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) (((cxt_reg) >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03002874#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
Ben Widawskyfe1cc682012-06-04 14:42:41 -07002875 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
2876 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
Ben Widawsky4f91dd62012-07-18 10:10:09 -07002877#define GEN7_CXT_SIZE 0x21a8
Ville Syrjälä68d97532015-09-18 20:03:39 +03002878#define GEN7_CXT_POWER_SIZE(ctx_reg) (((ctx_reg) >> 25) & 0x7f)
2879#define GEN7_CXT_RING_SIZE(ctx_reg) (((ctx_reg) >> 22) & 0x7)
2880#define GEN7_CXT_RENDER_SIZE(ctx_reg) (((ctx_reg) >> 16) & 0x3f)
2881#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) (((ctx_reg) >> 9) & 0x7f)
2882#define GEN7_CXT_GT1_SIZE(ctx_reg) (((ctx_reg) >> 6) & 0x7)
2883#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) (((ctx_reg) >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03002884#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
Ben Widawsky4f91dd62012-07-18 10:10:09 -07002885 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
Ben Widawskya0de80a2013-06-25 21:53:40 -07002886/* Haswell does have the CXT_SIZE register however it does not appear to be
2887 * valid. Now, docs explain in dwords what is in the context object. The full
2888 * size is 70720 bytes, however, the power context and execlist context will
2889 * never be saved (power context is stored elsewhere, and execlists don't work
Abdiel Janulgue4c436d552015-06-16 13:39:41 +03002890 * on HSW) - so the final size, including the extra state required for the
2891 * Resource Streamer, is 66944 bytes, which rounds to 17 pages.
Ben Widawskya0de80a2013-06-25 21:53:40 -07002892 */
2893#define HSW_CXT_TOTAL_SIZE (17 * PAGE_SIZE)
Ben Widawsky88976442013-11-02 21:07:05 -07002894/* Same as Haswell, but 72064 bytes now. */
2895#define GEN8_CXT_TOTAL_SIZE (18 * PAGE_SIZE)
2896
Mika Kuoppala542a6b22014-07-09 14:55:56 +03002897#define CHV_CLK_CTL1 0x101100
Jesse Barnese454a052013-09-26 17:55:58 -07002898#define VLV_CLK_CTL2 0x101104
2899#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
2900
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08002901/*
Jesse Barnes585fb112008-07-29 11:54:06 -07002902 * Overlay regs
2903 */
2904
2905#define OVADD 0x30000
2906#define DOVSTA 0x30008
2907#define OC_BUF (0x3<<20)
2908#define OGAMC5 0x30010
2909#define OGAMC4 0x30014
2910#define OGAMC3 0x30018
2911#define OGAMC2 0x3001c
2912#define OGAMC1 0x30020
2913#define OGAMC0 0x30024
2914
2915/*
2916 * Display engine regs
2917 */
2918
Shuang He8bf1e9f2013-10-15 18:55:27 +01002919/* Pipe A CRC regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002920#define _PIPE_CRC_CTL_A 0x60050
Shuang He8bf1e9f2013-10-15 18:55:27 +01002921#define PIPE_CRC_ENABLE (1 << 31)
Daniel Vetterb4437a42013-10-16 22:55:54 +02002922/* ivb+ source selection */
Shuang He8bf1e9f2013-10-15 18:55:27 +01002923#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
2924#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
2925#define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
Daniel Vetterb4437a42013-10-16 22:55:54 +02002926/* ilk+ source selection */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02002927#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
2928#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
2929#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
2930/* embedded DP port on the north display block, reserved on ivb */
2931#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
2932#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
Daniel Vetterb4437a42013-10-16 22:55:54 +02002933/* vlv source selection */
2934#define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
2935#define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
2936#define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
2937/* with DP port the pipe source is invalid */
2938#define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
2939#define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
2940#define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
2941/* gen3+ source selection */
2942#define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
2943#define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
2944#define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
2945/* with DP/TV port the pipe source is invalid */
2946#define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
2947#define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
2948#define PIPE_CRC_SOURCE_TV_POST (5 << 28)
2949#define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
2950#define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
2951/* gen2 doesn't have source selection bits */
Daniel Vetter52f843f2013-10-21 17:26:38 +02002952#define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
Daniel Vetterb4437a42013-10-16 22:55:54 +02002953
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02002954#define _PIPE_CRC_RES_1_A_IVB 0x60064
2955#define _PIPE_CRC_RES_2_A_IVB 0x60068
2956#define _PIPE_CRC_RES_3_A_IVB 0x6006c
2957#define _PIPE_CRC_RES_4_A_IVB 0x60070
2958#define _PIPE_CRC_RES_5_A_IVB 0x60074
2959
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002960#define _PIPE_CRC_RES_RED_A 0x60060
2961#define _PIPE_CRC_RES_GREEN_A 0x60064
2962#define _PIPE_CRC_RES_BLUE_A 0x60068
2963#define _PIPE_CRC_RES_RES1_A_I915 0x6006c
2964#define _PIPE_CRC_RES_RES2_A_G4X 0x60080
Shuang He8bf1e9f2013-10-15 18:55:27 +01002965
2966/* Pipe B CRC regs */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02002967#define _PIPE_CRC_RES_1_B_IVB 0x61064
2968#define _PIPE_CRC_RES_2_B_IVB 0x61068
2969#define _PIPE_CRC_RES_3_B_IVB 0x6106c
2970#define _PIPE_CRC_RES_4_B_IVB 0x61070
2971#define _PIPE_CRC_RES_5_B_IVB 0x61074
Shuang He8bf1e9f2013-10-15 18:55:27 +01002972
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002973#define PIPE_CRC_CTL(pipe) _TRANSCODER2(pipe, _PIPE_CRC_CTL_A)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002974#define PIPE_CRC_RES_1_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002975 _TRANSCODER2(pipe, _PIPE_CRC_RES_1_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002976#define PIPE_CRC_RES_2_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002977 _TRANSCODER2(pipe, _PIPE_CRC_RES_2_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002978#define PIPE_CRC_RES_3_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002979 _TRANSCODER2(pipe, _PIPE_CRC_RES_3_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002980#define PIPE_CRC_RES_4_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002981 _TRANSCODER2(pipe, _PIPE_CRC_RES_4_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002982#define PIPE_CRC_RES_5_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002983 _TRANSCODER2(pipe, _PIPE_CRC_RES_5_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002984
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02002985#define PIPE_CRC_RES_RED(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002986 _TRANSCODER2(pipe, _PIPE_CRC_RES_RED_A)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02002987#define PIPE_CRC_RES_GREEN(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002988 _TRANSCODER2(pipe, _PIPE_CRC_RES_GREEN_A)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02002989#define PIPE_CRC_RES_BLUE(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002990 _TRANSCODER2(pipe, _PIPE_CRC_RES_BLUE_A)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02002991#define PIPE_CRC_RES_RES1_I915(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002992 _TRANSCODER2(pipe, _PIPE_CRC_RES_RES1_A_I915)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02002993#define PIPE_CRC_RES_RES2_G4X(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002994 _TRANSCODER2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02002995
Jesse Barnes585fb112008-07-29 11:54:06 -07002996/* Pipe A timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002997#define _HTOTAL_A 0x60000
2998#define _HBLANK_A 0x60004
2999#define _HSYNC_A 0x60008
3000#define _VTOTAL_A 0x6000c
3001#define _VBLANK_A 0x60010
3002#define _VSYNC_A 0x60014
3003#define _PIPEASRC 0x6001c
3004#define _BCLRPAT_A 0x60020
3005#define _VSYNCSHIFT_A 0x60028
Clint Taylorebb69c92014-09-30 10:30:22 -07003006#define _PIPE_MULT_A 0x6002c
Jesse Barnes585fb112008-07-29 11:54:06 -07003007
3008/* Pipe B timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003009#define _HTOTAL_B 0x61000
3010#define _HBLANK_B 0x61004
3011#define _HSYNC_B 0x61008
3012#define _VTOTAL_B 0x6100c
3013#define _VBLANK_B 0x61010
3014#define _VSYNC_B 0x61014
3015#define _PIPEBSRC 0x6101c
3016#define _BCLRPAT_B 0x61020
3017#define _VSYNCSHIFT_B 0x61028
Clint Taylorebb69c92014-09-30 10:30:22 -07003018#define _PIPE_MULT_B 0x6102c
Daniel Vetter0529a0d2012-01-28 14:49:24 +01003019
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003020#define TRANSCODER_A_OFFSET 0x60000
3021#define TRANSCODER_B_OFFSET 0x61000
3022#define TRANSCODER_C_OFFSET 0x62000
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03003023#define CHV_TRANSCODER_C_OFFSET 0x63000
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003024#define TRANSCODER_EDP_OFFSET 0x6f000
3025
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003026#define _TRANSCODER2(pipe, reg) (dev_priv->info.trans_offsets[(pipe)] - \
3027 dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \
3028 dev_priv->info.display_mmio_offset)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003029
3030#define HTOTAL(trans) _TRANSCODER2(trans, _HTOTAL_A)
3031#define HBLANK(trans) _TRANSCODER2(trans, _HBLANK_A)
3032#define HSYNC(trans) _TRANSCODER2(trans, _HSYNC_A)
3033#define VTOTAL(trans) _TRANSCODER2(trans, _VTOTAL_A)
3034#define VBLANK(trans) _TRANSCODER2(trans, _VBLANK_A)
3035#define VSYNC(trans) _TRANSCODER2(trans, _VSYNC_A)
3036#define BCLRPAT(trans) _TRANSCODER2(trans, _BCLRPAT_A)
3037#define VSYNCSHIFT(trans) _TRANSCODER2(trans, _VSYNCSHIFT_A)
3038#define PIPESRC(trans) _TRANSCODER2(trans, _PIPEASRC)
Clint Taylorebb69c92014-09-30 10:30:22 -07003039#define PIPE_MULT(trans) _TRANSCODER2(trans, _PIPE_MULT_A)
Chris Wilson5eddb702010-09-11 13:48:45 +01003040
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08003041/* VLV eDP PSR registers */
3042#define _PSRCTLA (VLV_DISPLAY_BASE + 0x60090)
3043#define _PSRCTLB (VLV_DISPLAY_BASE + 0x61090)
3044#define VLV_EDP_PSR_ENABLE (1<<0)
3045#define VLV_EDP_PSR_RESET (1<<1)
3046#define VLV_EDP_PSR_MODE_MASK (7<<2)
3047#define VLV_EDP_PSR_MODE_HW_TIMER (1<<3)
3048#define VLV_EDP_PSR_MODE_SW_TIMER (1<<2)
3049#define VLV_EDP_PSR_SINGLE_FRAME_UPDATE (1<<7)
3050#define VLV_EDP_PSR_ACTIVE_ENTRY (1<<8)
3051#define VLV_EDP_PSR_SRC_TRANSMITTER_STATE (1<<9)
3052#define VLV_EDP_PSR_DBL_FRAME (1<<10)
3053#define VLV_EDP_PSR_FRAME_COUNT_MASK (0xff<<16)
3054#define VLV_EDP_PSR_IDLE_FRAME_SHIFT 16
3055#define VLV_PSRCTL(pipe) _PIPE(pipe, _PSRCTLA, _PSRCTLB)
3056
3057#define _VSCSDPA (VLV_DISPLAY_BASE + 0x600a0)
3058#define _VSCSDPB (VLV_DISPLAY_BASE + 0x610a0)
3059#define VLV_EDP_PSR_SDP_FREQ_MASK (3<<30)
3060#define VLV_EDP_PSR_SDP_FREQ_ONCE (1<<31)
3061#define VLV_EDP_PSR_SDP_FREQ_EVFRAME (1<<30)
3062#define VLV_VSCSDP(pipe) _PIPE(pipe, _VSCSDPA, _VSCSDPB)
3063
3064#define _PSRSTATA (VLV_DISPLAY_BASE + 0x60094)
3065#define _PSRSTATB (VLV_DISPLAY_BASE + 0x61094)
3066#define VLV_EDP_PSR_LAST_STATE_MASK (7<<3)
3067#define VLV_EDP_PSR_CURR_STATE_MASK 7
3068#define VLV_EDP_PSR_DISABLED (0<<0)
3069#define VLV_EDP_PSR_INACTIVE (1<<0)
3070#define VLV_EDP_PSR_IN_TRANS_TO_ACTIVE (2<<0)
3071#define VLV_EDP_PSR_ACTIVE_NORFB_UP (3<<0)
3072#define VLV_EDP_PSR_ACTIVE_SF_UPDATE (4<<0)
3073#define VLV_EDP_PSR_EXIT (5<<0)
3074#define VLV_EDP_PSR_IN_TRANS (1<<7)
3075#define VLV_PSRSTAT(pipe) _PIPE(pipe, _PSRSTATA, _PSRSTATB)
3076
Ben Widawskyed8546a2013-11-04 22:45:05 -08003077/* HSW+ eDP PSR registers */
3078#define EDP_PSR_BASE(dev) (IS_HASWELL(dev) ? 0x64800 : 0x6f800)
Ben Widawsky18b59922013-09-20 09:35:30 -07003079#define EDP_PSR_CTL(dev) (EDP_PSR_BASE(dev) + 0)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003080#define EDP_PSR_ENABLE (1<<31)
Rodrigo Vivi82c56252014-06-12 10:16:42 -07003081#define BDW_PSR_SINGLE_FRAME (1<<30)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003082#define EDP_PSR_LINK_STANDBY (1<<27)
3083#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3<<25)
3084#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0<<25)
3085#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1<<25)
3086#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2<<25)
3087#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3<<25)
3088#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
3089#define EDP_PSR_SKIP_AUX_EXIT (1<<12)
3090#define EDP_PSR_TP1_TP2_SEL (0<<11)
3091#define EDP_PSR_TP1_TP3_SEL (1<<11)
3092#define EDP_PSR_TP2_TP3_TIME_500us (0<<8)
3093#define EDP_PSR_TP2_TP3_TIME_100us (1<<8)
3094#define EDP_PSR_TP2_TP3_TIME_2500us (2<<8)
3095#define EDP_PSR_TP2_TP3_TIME_0us (3<<8)
3096#define EDP_PSR_TP1_TIME_500us (0<<4)
3097#define EDP_PSR_TP1_TIME_100us (1<<4)
3098#define EDP_PSR_TP1_TIME_2500us (2<<4)
3099#define EDP_PSR_TP1_TIME_0us (3<<4)
3100#define EDP_PSR_IDLE_FRAME_SHIFT 0
3101
Ben Widawsky18b59922013-09-20 09:35:30 -07003102#define EDP_PSR_AUX_CTL(dev) (EDP_PSR_BASE(dev) + 0x10)
Ville Syrjälä750a9512015-11-11 20:34:12 +02003103#define EDP_PSR_AUX_DATA(dev, i) (EDP_PSR_BASE(dev) + 0x14 + (i) * 4) /* 5 registers */
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003104
Ben Widawsky18b59922013-09-20 09:35:30 -07003105#define EDP_PSR_STATUS_CTL(dev) (EDP_PSR_BASE(dev) + 0x40)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003106#define EDP_PSR_STATUS_STATE_MASK (7<<29)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03003107#define EDP_PSR_STATUS_STATE_IDLE (0<<29)
3108#define EDP_PSR_STATUS_STATE_SRDONACK (1<<29)
3109#define EDP_PSR_STATUS_STATE_SRDENT (2<<29)
3110#define EDP_PSR_STATUS_STATE_BUFOFF (3<<29)
3111#define EDP_PSR_STATUS_STATE_BUFON (4<<29)
3112#define EDP_PSR_STATUS_STATE_AUXACK (5<<29)
3113#define EDP_PSR_STATUS_STATE_SRDOFFACK (6<<29)
3114#define EDP_PSR_STATUS_LINK_MASK (3<<26)
3115#define EDP_PSR_STATUS_LINK_FULL_OFF (0<<26)
3116#define EDP_PSR_STATUS_LINK_FULL_ON (1<<26)
3117#define EDP_PSR_STATUS_LINK_STANDBY (2<<26)
3118#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
3119#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
3120#define EDP_PSR_STATUS_COUNT_SHIFT 16
3121#define EDP_PSR_STATUS_COUNT_MASK 0xf
3122#define EDP_PSR_STATUS_AUX_ERROR (1<<15)
3123#define EDP_PSR_STATUS_AUX_SENDING (1<<12)
3124#define EDP_PSR_STATUS_SENDING_IDLE (1<<9)
3125#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1<<8)
3126#define EDP_PSR_STATUS_SENDING_TP1 (1<<4)
3127#define EDP_PSR_STATUS_IDLE_MASK 0xf
3128
Ben Widawsky18b59922013-09-20 09:35:30 -07003129#define EDP_PSR_PERF_CNT(dev) (EDP_PSR_BASE(dev) + 0x44)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03003130#define EDP_PSR_PERF_CNT_MASK 0xffffff
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003131
Ben Widawsky18b59922013-09-20 09:35:30 -07003132#define EDP_PSR_DEBUG_CTL(dev) (EDP_PSR_BASE(dev) + 0x60)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003133#define EDP_PSR_DEBUG_MASK_LPSP (1<<27)
3134#define EDP_PSR_DEBUG_MASK_MEMUP (1<<26)
3135#define EDP_PSR_DEBUG_MASK_HPD (1<<25)
3136
Sonika Jindal474d1ec2015-04-02 11:02:44 +05303137#define EDP_PSR2_CTL 0x6f900
3138#define EDP_PSR2_ENABLE (1<<31)
3139#define EDP_SU_TRACK_ENABLE (1<<30)
3140#define EDP_MAX_SU_DISABLE_TIME(t) ((t)<<20)
3141#define EDP_MAX_SU_DISABLE_TIME_MASK (0x1f<<20)
3142#define EDP_PSR2_TP2_TIME_500 (0<<8)
3143#define EDP_PSR2_TP2_TIME_100 (1<<8)
3144#define EDP_PSR2_TP2_TIME_2500 (2<<8)
3145#define EDP_PSR2_TP2_TIME_50 (3<<8)
3146#define EDP_PSR2_TP2_TIME_MASK (3<<8)
3147#define EDP_PSR2_FRAME_BEFORE_SU_SHIFT 4
3148#define EDP_PSR2_FRAME_BEFORE_SU_MASK (0xf<<4)
3149#define EDP_PSR2_IDLE_MASK 0xf
3150
Jesse Barnes585fb112008-07-29 11:54:06 -07003151/* VGA port control */
3152#define ADPA 0x61100
Daniel Vetterebc0fd82012-07-11 16:27:56 +02003153#define PCH_ADPA 0xe1100
Daniel Vetter540a8952012-07-11 16:27:57 +02003154#define VLV_ADPA (VLV_DISPLAY_BASE + ADPA)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02003155
Jesse Barnes585fb112008-07-29 11:54:06 -07003156#define ADPA_DAC_ENABLE (1<<31)
3157#define ADPA_DAC_DISABLE 0
3158#define ADPA_PIPE_SELECT_MASK (1<<30)
3159#define ADPA_PIPE_A_SELECT 0
3160#define ADPA_PIPE_B_SELECT (1<<30)
Keith Packard1519b992011-08-06 10:35:34 -07003161#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02003162/* CPT uses bits 29:30 for pch transcoder select */
3163#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
3164#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
3165#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
3166#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
3167#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
3168#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
3169#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
3170#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
3171#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
3172#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
3173#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
3174#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
3175#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
3176#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
3177#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
3178#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
3179#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
3180#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
3181#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07003182#define ADPA_USE_VGA_HVPOLARITY (1<<15)
3183#define ADPA_SETS_HVPOLARITY 0
Patrik Jakobsson60222c02013-03-05 19:09:37 +01003184#define ADPA_VSYNC_CNTL_DISABLE (1<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07003185#define ADPA_VSYNC_CNTL_ENABLE 0
Patrik Jakobsson60222c02013-03-05 19:09:37 +01003186#define ADPA_HSYNC_CNTL_DISABLE (1<<11)
Jesse Barnes585fb112008-07-29 11:54:06 -07003187#define ADPA_HSYNC_CNTL_ENABLE 0
3188#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
3189#define ADPA_VSYNC_ACTIVE_LOW 0
3190#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
3191#define ADPA_HSYNC_ACTIVE_LOW 0
3192#define ADPA_DPMS_MASK (~(3<<10))
3193#define ADPA_DPMS_ON (0<<10)
3194#define ADPA_DPMS_SUSPEND (1<<10)
3195#define ADPA_DPMS_STANDBY (2<<10)
3196#define ADPA_DPMS_OFF (3<<10)
3197
Chris Wilson939fe4d2010-10-09 10:33:26 +01003198
Jesse Barnes585fb112008-07-29 11:54:06 -07003199/* Hotplug control (945+ only) */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003200#define PORT_HOTPLUG_EN (dev_priv->info.display_mmio_offset + 0x61110)
Daniel Vetter26739f12013-02-07 12:42:32 +01003201#define PORTB_HOTPLUG_INT_EN (1 << 29)
3202#define PORTC_HOTPLUG_INT_EN (1 << 28)
3203#define PORTD_HOTPLUG_INT_EN (1 << 27)
Jesse Barnes585fb112008-07-29 11:54:06 -07003204#define SDVOB_HOTPLUG_INT_EN (1 << 26)
3205#define SDVOC_HOTPLUG_INT_EN (1 << 25)
3206#define TV_HOTPLUG_INT_EN (1 << 18)
3207#define CRT_HOTPLUG_INT_EN (1 << 9)
Egbert Eiche5868a32013-02-28 04:17:12 -05003208#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
3209 PORTC_HOTPLUG_INT_EN | \
3210 PORTD_HOTPLUG_INT_EN | \
3211 SDVOC_HOTPLUG_INT_EN | \
3212 SDVOB_HOTPLUG_INT_EN | \
3213 CRT_HOTPLUG_INT_EN)
Jesse Barnes585fb112008-07-29 11:54:06 -07003214#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
Zhao Yakui771cb082009-03-03 18:07:52 +08003215#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
3216/* must use period 64 on GM45 according to docs */
3217#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
3218#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
3219#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
3220#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
3221#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
3222#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
3223#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
3224#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
3225#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
3226#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
3227#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
3228#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07003229
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003230#define PORT_HOTPLUG_STAT (dev_priv->info.display_mmio_offset + 0x61114)
Daniel Vetter0ce99f72013-07-26 11:27:49 +02003231/*
3232 * HDMI/DP bits are gen4+
3233 *
3234 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
3235 * Please check the detailed lore in the commit message for for experimental
3236 * evidence.
3237 */
Todd Previte232a6ee2014-01-23 00:13:41 -07003238#define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
3239#define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
3240#define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
3241/* VLV DP/HDMI bits again match Bspec */
3242#define PORTD_HOTPLUG_LIVE_STATUS_VLV (1 << 27)
3243#define PORTC_HOTPLUG_LIVE_STATUS_VLV (1 << 28)
3244#define PORTB_HOTPLUG_LIVE_STATUS_VLV (1 << 29)
Daniel Vetter26739f12013-02-07 12:42:32 +01003245#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
Daniel Vettera211b492014-06-05 09:36:23 +02003246#define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21)
3247#define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21)
Daniel Vetter26739f12013-02-07 12:42:32 +01003248#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
Daniel Vettera211b492014-06-05 09:36:23 +02003249#define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19)
3250#define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19)
Daniel Vetter26739f12013-02-07 12:42:32 +01003251#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
Daniel Vettera211b492014-06-05 09:36:23 +02003252#define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17)
3253#define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17)
Chris Wilson084b6122012-05-11 18:01:33 +01003254/* CRT/TV common between gen3+ */
Jesse Barnes585fb112008-07-29 11:54:06 -07003255#define CRT_HOTPLUG_INT_STATUS (1 << 11)
3256#define TV_HOTPLUG_INT_STATUS (1 << 10)
3257#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
3258#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
3259#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
3260#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
Daniel Vetter4aeebd72013-10-31 09:53:36 +01003261#define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
3262#define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
3263#define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
Imre Deakbfbdb422014-01-16 19:56:53 +02003264#define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
3265
Chris Wilson084b6122012-05-11 18:01:33 +01003266/* SDVO is different across gen3/4 */
3267#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
3268#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
Daniel Vetter4f7fd702013-06-24 21:33:28 +02003269/*
3270 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
3271 * since reality corrobates that they're the same as on gen3. But keep these
3272 * bits here (and the comment!) to help any other lost wanderers back onto the
3273 * right tracks.
3274 */
Chris Wilson084b6122012-05-11 18:01:33 +01003275#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
3276#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
3277#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
3278#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05003279#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
3280 SDVOB_HOTPLUG_INT_STATUS_G4X | \
3281 SDVOC_HOTPLUG_INT_STATUS_G4X | \
3282 PORTB_HOTPLUG_INT_STATUS | \
3283 PORTC_HOTPLUG_INT_STATUS | \
3284 PORTD_HOTPLUG_INT_STATUS)
3285
Egbert Eiche5868a32013-02-28 04:17:12 -05003286#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
3287 SDVOB_HOTPLUG_INT_STATUS_I915 | \
3288 SDVOC_HOTPLUG_INT_STATUS_I915 | \
3289 PORTB_HOTPLUG_INT_STATUS | \
3290 PORTC_HOTPLUG_INT_STATUS | \
3291 PORTD_HOTPLUG_INT_STATUS)
Jesse Barnes585fb112008-07-29 11:54:06 -07003292
Paulo Zanonic20cd312013-02-19 16:21:45 -03003293/* SDVO and HDMI port control.
3294 * The same register may be used for SDVO or HDMI */
3295#define GEN3_SDVOB 0x61140
3296#define GEN3_SDVOC 0x61160
3297#define GEN4_HDMIB GEN3_SDVOB
3298#define GEN4_HDMIC GEN3_SDVOC
Ville Syrjäläe66eb812015-09-18 20:03:34 +03003299#define VLV_HDMIB (VLV_DISPLAY_BASE + GEN4_HDMIB)
3300#define VLV_HDMIC (VLV_DISPLAY_BASE + GEN4_HDMIC)
3301#define CHV_HDMID (VLV_DISPLAY_BASE + 0x6116C)
Paulo Zanonic20cd312013-02-19 16:21:45 -03003302#define PCH_SDVOB 0xe1140
3303#define PCH_HDMIB PCH_SDVOB
3304#define PCH_HDMIC 0xe1150
3305#define PCH_HDMID 0xe1160
3306
Daniel Vetter84093602013-11-01 10:50:21 +01003307#define PORT_DFT_I9XX 0x61150
3308#define DC_BALANCE_RESET (1 << 25)
Rodrigo Vivia8aab8b2014-06-05 14:28:17 -07003309#define PORT_DFT2_G4X (dev_priv->info.display_mmio_offset + 0x61154)
Daniel Vetter84093602013-11-01 10:50:21 +01003310#define DC_BALANCE_RESET_VLV (1 << 31)
Ville Syrjäläeb736672014-12-09 21:28:28 +02003311#define PIPE_SCRAMBLE_RESET_MASK ((1 << 14) | (0x3 << 0))
3312#define PIPE_C_SCRAMBLE_RESET (1 << 14) /* chv */
Daniel Vetter84093602013-11-01 10:50:21 +01003313#define PIPE_B_SCRAMBLE_RESET (1 << 1)
3314#define PIPE_A_SCRAMBLE_RESET (1 << 0)
3315
Paulo Zanonic20cd312013-02-19 16:21:45 -03003316/* Gen 3 SDVO bits: */
3317#define SDVO_ENABLE (1 << 31)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03003318#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
3319#define SDVO_PIPE_SEL_MASK (1 << 30)
Paulo Zanonic20cd312013-02-19 16:21:45 -03003320#define SDVO_PIPE_B_SELECT (1 << 30)
3321#define SDVO_STALL_SELECT (1 << 29)
3322#define SDVO_INTERRUPT_ENABLE (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003323/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003324 * 915G/GM SDVO pixel multiplier.
Jesse Barnes585fb112008-07-29 11:54:06 -07003325 * Programmed value is multiplier - 1, up to 5x.
Jesse Barnes585fb112008-07-29 11:54:06 -07003326 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
3327 */
Paulo Zanonic20cd312013-02-19 16:21:45 -03003328#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
Jesse Barnes585fb112008-07-29 11:54:06 -07003329#define SDVO_PORT_MULTIPLY_SHIFT 23
Paulo Zanonic20cd312013-02-19 16:21:45 -03003330#define SDVO_PHASE_SELECT_MASK (15 << 19)
3331#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
3332#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
3333#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
3334#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
3335#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
3336#define SDVO_DETECTED (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07003337/* Bits to be preserved when writing */
Paulo Zanonic20cd312013-02-19 16:21:45 -03003338#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
3339 SDVO_INTERRUPT_ENABLE)
3340#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
3341
3342/* Gen 4 SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03003343#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
Ville Syrjälä18442d02013-09-13 16:00:08 +03003344#define SDVO_COLOR_FORMAT_MASK (7 << 26)
Paulo Zanonic20cd312013-02-19 16:21:45 -03003345#define SDVO_ENCODING_SDVO (0 << 10)
3346#define SDVO_ENCODING_HDMI (2 << 10)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03003347#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
3348#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03003349#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03003350#define SDVO_AUDIO_ENABLE (1 << 6)
3351/* VSYNC/HSYNC bits new with 965, default is to be set */
3352#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
3353#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
3354
3355/* Gen 5 (IBX) SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03003356#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03003357#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
3358
3359/* Gen 6 (CPT) SDVO/HDMI bits: */
Paulo Zanonidc0fa712013-02-19 16:21:46 -03003360#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
3361#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
Paulo Zanonic20cd312013-02-19 16:21:45 -03003362
Chon Ming Lee44f37d12014-04-09 13:28:21 +03003363/* CHV SDVO/HDMI bits: */
3364#define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
3365#define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
3366
Jesse Barnes585fb112008-07-29 11:54:06 -07003367
3368/* DVO port control */
3369#define DVOA 0x61120
3370#define DVOB 0x61140
3371#define DVOC 0x61160
3372#define DVO_ENABLE (1 << 31)
3373#define DVO_PIPE_B_SELECT (1 << 30)
3374#define DVO_PIPE_STALL_UNUSED (0 << 28)
3375#define DVO_PIPE_STALL (1 << 28)
3376#define DVO_PIPE_STALL_TV (2 << 28)
3377#define DVO_PIPE_STALL_MASK (3 << 28)
3378#define DVO_USE_VGA_SYNC (1 << 15)
3379#define DVO_DATA_ORDER_I740 (0 << 14)
3380#define DVO_DATA_ORDER_FP (1 << 14)
3381#define DVO_VSYNC_DISABLE (1 << 11)
3382#define DVO_HSYNC_DISABLE (1 << 10)
3383#define DVO_VSYNC_TRISTATE (1 << 9)
3384#define DVO_HSYNC_TRISTATE (1 << 8)
3385#define DVO_BORDER_ENABLE (1 << 7)
3386#define DVO_DATA_ORDER_GBRG (1 << 6)
3387#define DVO_DATA_ORDER_RGGB (0 << 6)
3388#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
3389#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
3390#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
3391#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
3392#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
3393#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
3394#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
3395#define DVO_PRESERVE_MASK (0x7<<24)
3396#define DVOA_SRCDIM 0x61124
3397#define DVOB_SRCDIM 0x61144
3398#define DVOC_SRCDIM 0x61164
3399#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
3400#define DVO_SRCDIM_VERTICAL_SHIFT 0
3401
3402/* LVDS port control */
3403#define LVDS 0x61180
3404/*
3405 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
3406 * the DPLL semantics change when the LVDS is assigned to that pipe.
3407 */
3408#define LVDS_PORT_EN (1 << 31)
3409/* Selects pipe B for LVDS data. Must be set on pre-965. */
3410#define LVDS_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08003411#define LVDS_PIPE_MASK (1 << 30)
Keith Packard1519b992011-08-06 10:35:34 -07003412#define LVDS_PIPE(pipe) ((pipe) << 30)
Zhao Yakui898822c2010-01-04 16:29:30 +08003413/* LVDS dithering flag on 965/g4x platform */
3414#define LVDS_ENABLE_DITHER (1 << 25)
Bryan Freedaa9b5002011-01-12 13:43:19 -08003415/* LVDS sync polarity flags. Set to invert (i.e. negative) */
3416#define LVDS_VSYNC_POLARITY (1 << 21)
3417#define LVDS_HSYNC_POLARITY (1 << 20)
3418
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08003419/* Enable border for unscaled (or aspect-scaled) display */
3420#define LVDS_BORDER_ENABLE (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07003421/*
3422 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
3423 * pixel.
3424 */
3425#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
3426#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
3427#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
3428/*
3429 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
3430 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
3431 * on.
3432 */
3433#define LVDS_A3_POWER_MASK (3 << 6)
3434#define LVDS_A3_POWER_DOWN (0 << 6)
3435#define LVDS_A3_POWER_UP (3 << 6)
3436/*
3437 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
3438 * is set.
3439 */
3440#define LVDS_CLKB_POWER_MASK (3 << 4)
3441#define LVDS_CLKB_POWER_DOWN (0 << 4)
3442#define LVDS_CLKB_POWER_UP (3 << 4)
3443/*
3444 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
3445 * setting for whether we are in dual-channel mode. The B3 pair will
3446 * additionally only be powered up when LVDS_A3_POWER_UP is set.
3447 */
3448#define LVDS_B0B3_POWER_MASK (3 << 2)
3449#define LVDS_B0B3_POWER_DOWN (0 << 2)
3450#define LVDS_B0B3_POWER_UP (3 << 2)
3451
David Härdeman3c17fe42010-09-24 21:44:32 +02003452/* Video Data Island Packet control */
3453#define VIDEO_DIP_DATA 0x61178
Yannick Guerrinifd0753c2015-02-28 17:20:41 +01003454/* Read the description of VIDEO_DIP_DATA (before Haswell) or VIDEO_DIP_ECC
Paulo Zanoniadf00b22012-09-25 13:23:34 -03003455 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
3456 * of the infoframe structure specified by CEA-861. */
3457#define VIDEO_DIP_DATA_SIZE 32
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003458#define VIDEO_DIP_VSC_DATA_SIZE 36
David Härdeman3c17fe42010-09-24 21:44:32 +02003459#define VIDEO_DIP_CTL 0x61170
Paulo Zanoni2da8af52012-05-14 17:12:51 -03003460/* Pre HSW: */
David Härdeman3c17fe42010-09-24 21:44:32 +02003461#define VIDEO_DIP_ENABLE (1 << 31)
Ville Syrjälä822cdc52014-01-23 23:15:34 +02003462#define VIDEO_DIP_PORT(port) ((port) << 29)
Paulo Zanoni3e6e6392012-05-04 17:18:19 -03003463#define VIDEO_DIP_PORT_MASK (3 << 29)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03003464#define VIDEO_DIP_ENABLE_GCP (1 << 25)
David Härdeman3c17fe42010-09-24 21:44:32 +02003465#define VIDEO_DIP_ENABLE_AVI (1 << 21)
3466#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03003467#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
David Härdeman3c17fe42010-09-24 21:44:32 +02003468#define VIDEO_DIP_ENABLE_SPD (8 << 21)
3469#define VIDEO_DIP_SELECT_AVI (0 << 19)
3470#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
3471#define VIDEO_DIP_SELECT_SPD (3 << 19)
Jesse Barnes45187ac2011-08-03 09:22:55 -07003472#define VIDEO_DIP_SELECT_MASK (3 << 19)
David Härdeman3c17fe42010-09-24 21:44:32 +02003473#define VIDEO_DIP_FREQ_ONCE (0 << 16)
3474#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
3475#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
Paulo Zanoni60c5ea22012-05-04 17:18:22 -03003476#define VIDEO_DIP_FREQ_MASK (3 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03003477/* HSW and later: */
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03003478#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
3479#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03003480#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03003481#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
3482#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03003483#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
David Härdeman3c17fe42010-09-24 21:44:32 +02003484
Jesse Barnes585fb112008-07-29 11:54:06 -07003485/* Panel power sequencing */
3486#define PP_STATUS 0x61200
3487#define PP_ON (1 << 31)
3488/*
3489 * Indicates that all dependencies of the panel are on:
3490 *
3491 * - PLL enabled
3492 * - pipe enabled
3493 * - LVDS/DVOB/DVOC on
3494 */
3495#define PP_READY (1 << 30)
3496#define PP_SEQUENCE_NONE (0 << 28)
Keith Packard99ea7122011-11-01 19:57:50 -07003497#define PP_SEQUENCE_POWER_UP (1 << 28)
3498#define PP_SEQUENCE_POWER_DOWN (2 << 28)
3499#define PP_SEQUENCE_MASK (3 << 28)
3500#define PP_SEQUENCE_SHIFT 28
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07003501#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07003502#define PP_SEQUENCE_STATE_MASK 0x0000000f
Keith Packard99ea7122011-11-01 19:57:50 -07003503#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
3504#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
3505#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
3506#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
3507#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
3508#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
3509#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
3510#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
3511#define PP_SEQUENCE_STATE_RESET (0xf << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07003512#define PP_CONTROL 0x61204
3513#define POWER_TARGET_ON (1 << 0)
3514#define PP_ON_DELAYS 0x61208
3515#define PP_OFF_DELAYS 0x6120c
3516#define PP_DIVISOR 0x61210
3517
3518/* Panel fitting */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003519#define PFIT_CONTROL (dev_priv->info.display_mmio_offset + 0x61230)
Jesse Barnes585fb112008-07-29 11:54:06 -07003520#define PFIT_ENABLE (1 << 31)
3521#define PFIT_PIPE_MASK (3 << 29)
3522#define PFIT_PIPE_SHIFT 29
3523#define VERT_INTERP_DISABLE (0 << 10)
3524#define VERT_INTERP_BILINEAR (1 << 10)
3525#define VERT_INTERP_MASK (3 << 10)
3526#define VERT_AUTO_SCALE (1 << 9)
3527#define HORIZ_INTERP_DISABLE (0 << 6)
3528#define HORIZ_INTERP_BILINEAR (1 << 6)
3529#define HORIZ_INTERP_MASK (3 << 6)
3530#define HORIZ_AUTO_SCALE (1 << 5)
3531#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08003532#define PFIT_FILTER_FUZZY (0 << 24)
3533#define PFIT_SCALING_AUTO (0 << 26)
3534#define PFIT_SCALING_PROGRAMMED (1 << 26)
3535#define PFIT_SCALING_PILLAR (2 << 26)
3536#define PFIT_SCALING_LETTER (3 << 26)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003537#define PFIT_PGM_RATIOS (dev_priv->info.display_mmio_offset + 0x61234)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08003538/* Pre-965 */
3539#define PFIT_VERT_SCALE_SHIFT 20
3540#define PFIT_VERT_SCALE_MASK 0xfff00000
3541#define PFIT_HORIZ_SCALE_SHIFT 4
3542#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
3543/* 965+ */
3544#define PFIT_VERT_SCALE_SHIFT_965 16
3545#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
3546#define PFIT_HORIZ_SCALE_SHIFT_965 0
3547#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
3548
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003549#define PFIT_AUTO_RATIOS (dev_priv->info.display_mmio_offset + 0x61238)
Jesse Barnes585fb112008-07-29 11:54:06 -07003550
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003551#define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250)
3552#define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350)
Jesse Barnes07bf1392013-10-31 18:55:50 +02003553#define VLV_BLC_PWM_CTL2(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
3554 _VLV_BLC_PWM_CTL2_B)
3555
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003556#define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254)
3557#define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354)
Jesse Barnes07bf1392013-10-31 18:55:50 +02003558#define VLV_BLC_PWM_CTL(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
3559 _VLV_BLC_PWM_CTL_B)
3560
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003561#define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260)
3562#define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360)
Jesse Barnes07bf1392013-10-31 18:55:50 +02003563#define VLV_BLC_HIST_CTL(pipe) _PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
3564 _VLV_BLC_HIST_CTL_B)
3565
Jesse Barnes585fb112008-07-29 11:54:06 -07003566/* Backlight control */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003567#define BLC_PWM_CTL2 (dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */
Daniel Vetter7cf41602012-06-05 10:07:09 +02003568#define BLM_PWM_ENABLE (1 << 31)
3569#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
3570#define BLM_PIPE_SELECT (1 << 29)
3571#define BLM_PIPE_SELECT_IVB (3 << 29)
3572#define BLM_PIPE_A (0 << 29)
3573#define BLM_PIPE_B (1 << 29)
3574#define BLM_PIPE_C (2 << 29) /* ivb + */
Jani Nikula35ffda42013-04-25 16:49:25 +03003575#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
3576#define BLM_TRANSCODER_B BLM_PIPE_B
3577#define BLM_TRANSCODER_C BLM_PIPE_C
3578#define BLM_TRANSCODER_EDP (3 << 29)
Daniel Vetter7cf41602012-06-05 10:07:09 +02003579#define BLM_PIPE(pipe) ((pipe) << 29)
3580#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
3581#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
3582#define BLM_PHASE_IN_ENABLE (1 << 25)
3583#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
3584#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
3585#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
3586#define BLM_PHASE_IN_COUNT_SHIFT (8)
3587#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
3588#define BLM_PHASE_IN_INCR_SHIFT (0)
3589#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003590#define BLC_PWM_CTL (dev_priv->info.display_mmio_offset + 0x61254)
Takashi Iwaiba3820a2011-03-10 14:02:12 +01003591/*
3592 * This is the most significant 15 bits of the number of backlight cycles in a
3593 * complete cycle of the modulated backlight control.
3594 *
3595 * The actual value is this field multiplied by two.
3596 */
Daniel Vetter7cf41602012-06-05 10:07:09 +02003597#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
3598#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
3599#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
Jesse Barnes585fb112008-07-29 11:54:06 -07003600/*
3601 * This is the number of cycles out of the backlight modulation cycle for which
3602 * the backlight is on.
3603 *
3604 * This field must be no greater than the number of cycles in the complete
3605 * backlight modulation cycle.
3606 */
3607#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
3608#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
Daniel Vetter534b5a52012-06-05 10:07:08 +02003609#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
3610#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
Jesse Barnes585fb112008-07-29 11:54:06 -07003611
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003612#define BLC_HIST_CTL (dev_priv->info.display_mmio_offset + 0x61260)
Jani Nikula2059ac32015-06-26 14:18:56 +03003613#define BLM_HISTOGRAM_ENABLE (1 << 31)
Jesse Barnes0eb96d62009-10-14 12:33:41 -07003614
Daniel Vetter7cf41602012-06-05 10:07:09 +02003615/* New registers for PCH-split platforms. Safe where new bits show up, the
3616 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
3617#define BLC_PWM_CPU_CTL2 0x48250
3618#define BLC_PWM_CPU_CTL 0x48254
3619
Paulo Zanonibe256dc2013-07-23 11:19:26 -03003620#define HSW_BLC_PWM2_CTL 0x48350
3621
Daniel Vetter7cf41602012-06-05 10:07:09 +02003622/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
3623 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
3624#define BLC_PWM_PCH_CTL1 0xc8250
Daniel Vetter4b4147c2012-07-11 00:31:06 +02003625#define BLM_PCH_PWM_ENABLE (1 << 31)
Daniel Vetter7cf41602012-06-05 10:07:09 +02003626#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
3627#define BLM_PCH_POLARITY (1 << 29)
3628#define BLC_PWM_PCH_CTL2 0xc8254
3629
Paulo Zanonibe256dc2013-07-23 11:19:26 -03003630#define UTIL_PIN_CTL 0x48400
3631#define UTIL_PIN_ENABLE (1 << 31)
3632
Sunil Kamath022e4e52015-09-30 22:34:57 +05303633#define UTIL_PIN_PIPE(x) ((x) << 29)
3634#define UTIL_PIN_PIPE_MASK (3 << 29)
3635#define UTIL_PIN_MODE_PWM (1 << 24)
3636#define UTIL_PIN_MODE_MASK (0xf << 24)
3637#define UTIL_PIN_POLARITY (1 << 22)
3638
Vandana Kannan0fb890c2015-05-05 14:51:56 +05303639/* BXT backlight register definition. */
Sunil Kamath022e4e52015-09-30 22:34:57 +05303640#define _BXT_BLC_PWM_CTL1 0xC8250
Vandana Kannan0fb890c2015-05-05 14:51:56 +05303641#define BXT_BLC_PWM_ENABLE (1 << 31)
3642#define BXT_BLC_PWM_POLARITY (1 << 29)
Sunil Kamath022e4e52015-09-30 22:34:57 +05303643#define _BXT_BLC_PWM_FREQ1 0xC8254
3644#define _BXT_BLC_PWM_DUTY1 0xC8258
Vandana Kannan0fb890c2015-05-05 14:51:56 +05303645
Sunil Kamath022e4e52015-09-30 22:34:57 +05303646#define _BXT_BLC_PWM_CTL2 0xC8350
3647#define _BXT_BLC_PWM_FREQ2 0xC8354
3648#define _BXT_BLC_PWM_DUTY2 0xC8358
Vandana Kannan0fb890c2015-05-05 14:51:56 +05303649
Sunil Kamath022e4e52015-09-30 22:34:57 +05303650#define BXT_BLC_PWM_CTL(controller) _PIPE(controller, \
3651 _BXT_BLC_PWM_CTL1, _BXT_BLC_PWM_CTL2)
3652#define BXT_BLC_PWM_FREQ(controller) _PIPE(controller, \
3653 _BXT_BLC_PWM_FREQ1, _BXT_BLC_PWM_FREQ2)
3654#define BXT_BLC_PWM_DUTY(controller) _PIPE(controller, \
3655 _BXT_BLC_PWM_DUTY1, _BXT_BLC_PWM_DUTY2)
Vandana Kannan0fb890c2015-05-05 14:51:56 +05303656
Paulo Zanonibe256dc2013-07-23 11:19:26 -03003657#define PCH_GTC_CTL 0xe7000
3658#define PCH_GTC_ENABLE (1 << 31)
3659
Jesse Barnes585fb112008-07-29 11:54:06 -07003660/* TV port control */
3661#define TV_CTL 0x68000
Ville Syrjälä646b4262014-04-25 20:14:30 +03003662/* Enables the TV encoder */
Jesse Barnes585fb112008-07-29 11:54:06 -07003663# define TV_ENC_ENABLE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003664/* Sources the TV encoder input from pipe B instead of A. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003665# define TV_ENC_PIPEB_SELECT (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003666/* Outputs composite video (DAC A only) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003667# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003668/* Outputs SVideo video (DAC B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003669# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003670/* Outputs Component video (DAC A/B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003671# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003672/* Outputs Composite and SVideo (DAC A/B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003673# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
3674# define TV_TRILEVEL_SYNC (1 << 21)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003675/* Enables slow sync generation (945GM only) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003676# define TV_SLOW_SYNC (1 << 20)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003677/* Selects 4x oversampling for 480i and 576p */
Jesse Barnes585fb112008-07-29 11:54:06 -07003678# define TV_OVERSAMPLE_4X (0 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003679/* Selects 2x oversampling for 720p and 1080i */
Jesse Barnes585fb112008-07-29 11:54:06 -07003680# define TV_OVERSAMPLE_2X (1 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003681/* Selects no oversampling for 1080p */
Jesse Barnes585fb112008-07-29 11:54:06 -07003682# define TV_OVERSAMPLE_NONE (2 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003683/* Selects 8x oversampling */
Jesse Barnes585fb112008-07-29 11:54:06 -07003684# define TV_OVERSAMPLE_8X (3 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003685/* Selects progressive mode rather than interlaced */
Jesse Barnes585fb112008-07-29 11:54:06 -07003686# define TV_PROGRESSIVE (1 << 17)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003687/* Sets the colorburst to PAL mode. Required for non-M PAL modes. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003688# define TV_PAL_BURST (1 << 16)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003689/* Field for setting delay of Y compared to C */
Jesse Barnes585fb112008-07-29 11:54:06 -07003690# define TV_YC_SKEW_MASK (7 << 12)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003691/* Enables a fix for 480p/576p standard definition modes on the 915GM only */
Jesse Barnes585fb112008-07-29 11:54:06 -07003692# define TV_ENC_SDP_FIX (1 << 11)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003693/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003694 * Enables a fix for the 915GM only.
3695 *
3696 * Not sure what it does.
3697 */
3698# define TV_ENC_C0_FIX (1 << 10)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003699/* Bits that must be preserved by software */
Zhenyu Wangd2d9f232009-03-04 19:36:02 +08003700# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07003701# define TV_FUSE_STATE_MASK (3 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003702/* Read-only state that reports all features enabled */
Jesse Barnes585fb112008-07-29 11:54:06 -07003703# define TV_FUSE_STATE_ENABLED (0 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003704/* Read-only state that reports that Macrovision is disabled in hardware*/
Jesse Barnes585fb112008-07-29 11:54:06 -07003705# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003706/* Read-only state that reports that TV-out is disabled in hardware. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003707# define TV_FUSE_STATE_DISABLED (2 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003708/* Normal operation */
Jesse Barnes585fb112008-07-29 11:54:06 -07003709# define TV_TEST_MODE_NORMAL (0 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003710/* Encoder test pattern 1 - combo pattern */
Jesse Barnes585fb112008-07-29 11:54:06 -07003711# define TV_TEST_MODE_PATTERN_1 (1 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003712/* Encoder test pattern 2 - full screen vertical 75% color bars */
Jesse Barnes585fb112008-07-29 11:54:06 -07003713# define TV_TEST_MODE_PATTERN_2 (2 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003714/* Encoder test pattern 3 - full screen horizontal 75% color bars */
Jesse Barnes585fb112008-07-29 11:54:06 -07003715# define TV_TEST_MODE_PATTERN_3 (3 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003716/* Encoder test pattern 4 - random noise */
Jesse Barnes585fb112008-07-29 11:54:06 -07003717# define TV_TEST_MODE_PATTERN_4 (4 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003718/* Encoder test pattern 5 - linear color ramps */
Jesse Barnes585fb112008-07-29 11:54:06 -07003719# define TV_TEST_MODE_PATTERN_5 (5 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003720/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003721 * This test mode forces the DACs to 50% of full output.
3722 *
3723 * This is used for load detection in combination with TVDAC_SENSE_MASK
3724 */
3725# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
3726# define TV_TEST_MODE_MASK (7 << 0)
3727
3728#define TV_DAC 0x68004
Chris Wilsonb8ed2a42010-09-05 00:43:42 +01003729# define TV_DAC_SAVE 0x00ffff00
Ville Syrjälä646b4262014-04-25 20:14:30 +03003730/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003731 * Reports that DAC state change logic has reported change (RO).
3732 *
3733 * This gets cleared when TV_DAC_STATE_EN is cleared
3734*/
3735# define TVDAC_STATE_CHG (1 << 31)
3736# define TVDAC_SENSE_MASK (7 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003737/* Reports that DAC A voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07003738# define TVDAC_A_SENSE (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003739/* Reports that DAC B voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07003740# define TVDAC_B_SENSE (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003741/* Reports that DAC C voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07003742# define TVDAC_C_SENSE (1 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003743/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003744 * Enables DAC state detection logic, for load-based TV detection.
3745 *
3746 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
3747 * to off, for load detection to work.
3748 */
3749# define TVDAC_STATE_CHG_EN (1 << 27)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003750/* Sets the DAC A sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07003751# define TVDAC_A_SENSE_CTL (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003752/* Sets the DAC B sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07003753# define TVDAC_B_SENSE_CTL (1 << 25)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003754/* Sets the DAC C sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07003755# define TVDAC_C_SENSE_CTL (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003756/* Overrides the ENC_ENABLE and DAC voltage levels */
Jesse Barnes585fb112008-07-29 11:54:06 -07003757# define DAC_CTL_OVERRIDE (1 << 7)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003758/* Sets the slew rate. Must be preserved in software */
Jesse Barnes585fb112008-07-29 11:54:06 -07003759# define ENC_TVDAC_SLEW_FAST (1 << 6)
3760# define DAC_A_1_3_V (0 << 4)
3761# define DAC_A_1_1_V (1 << 4)
3762# define DAC_A_0_7_V (2 << 4)
Ma Lingcb66c692009-05-31 16:58:32 +08003763# define DAC_A_MASK (3 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07003764# define DAC_B_1_3_V (0 << 2)
3765# define DAC_B_1_1_V (1 << 2)
3766# define DAC_B_0_7_V (2 << 2)
Ma Lingcb66c692009-05-31 16:58:32 +08003767# define DAC_B_MASK (3 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07003768# define DAC_C_1_3_V (0 << 0)
3769# define DAC_C_1_1_V (1 << 0)
3770# define DAC_C_0_7_V (2 << 0)
Ma Lingcb66c692009-05-31 16:58:32 +08003771# define DAC_C_MASK (3 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07003772
Ville Syrjälä646b4262014-04-25 20:14:30 +03003773/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003774 * CSC coefficients are stored in a floating point format with 9 bits of
3775 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
3776 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
3777 * -1 (0x3) being the only legal negative value.
3778 */
3779#define TV_CSC_Y 0x68010
3780# define TV_RY_MASK 0x07ff0000
3781# define TV_RY_SHIFT 16
3782# define TV_GY_MASK 0x00000fff
3783# define TV_GY_SHIFT 0
3784
3785#define TV_CSC_Y2 0x68014
3786# define TV_BY_MASK 0x07ff0000
3787# define TV_BY_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003788/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003789 * Y attenuation for component video.
3790 *
3791 * Stored in 1.9 fixed point.
3792 */
3793# define TV_AY_MASK 0x000003ff
3794# define TV_AY_SHIFT 0
3795
3796#define TV_CSC_U 0x68018
3797# define TV_RU_MASK 0x07ff0000
3798# define TV_RU_SHIFT 16
3799# define TV_GU_MASK 0x000007ff
3800# define TV_GU_SHIFT 0
3801
3802#define TV_CSC_U2 0x6801c
3803# define TV_BU_MASK 0x07ff0000
3804# define TV_BU_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003805/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003806 * U attenuation for component video.
3807 *
3808 * Stored in 1.9 fixed point.
3809 */
3810# define TV_AU_MASK 0x000003ff
3811# define TV_AU_SHIFT 0
3812
3813#define TV_CSC_V 0x68020
3814# define TV_RV_MASK 0x0fff0000
3815# define TV_RV_SHIFT 16
3816# define TV_GV_MASK 0x000007ff
3817# define TV_GV_SHIFT 0
3818
3819#define TV_CSC_V2 0x68024
3820# define TV_BV_MASK 0x07ff0000
3821# define TV_BV_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003822/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003823 * V attenuation for component video.
3824 *
3825 * Stored in 1.9 fixed point.
3826 */
3827# define TV_AV_MASK 0x000007ff
3828# define TV_AV_SHIFT 0
3829
3830#define TV_CLR_KNOBS 0x68028
Ville Syrjälä646b4262014-04-25 20:14:30 +03003831/* 2s-complement brightness adjustment */
Jesse Barnes585fb112008-07-29 11:54:06 -07003832# define TV_BRIGHTNESS_MASK 0xff000000
3833# define TV_BRIGHTNESS_SHIFT 24
Ville Syrjälä646b4262014-04-25 20:14:30 +03003834/* Contrast adjustment, as a 2.6 unsigned floating point number */
Jesse Barnes585fb112008-07-29 11:54:06 -07003835# define TV_CONTRAST_MASK 0x00ff0000
3836# define TV_CONTRAST_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003837/* Saturation adjustment, as a 2.6 unsigned floating point number */
Jesse Barnes585fb112008-07-29 11:54:06 -07003838# define TV_SATURATION_MASK 0x0000ff00
3839# define TV_SATURATION_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03003840/* Hue adjustment, as an integer phase angle in degrees */
Jesse Barnes585fb112008-07-29 11:54:06 -07003841# define TV_HUE_MASK 0x000000ff
3842# define TV_HUE_SHIFT 0
3843
3844#define TV_CLR_LEVEL 0x6802c
Ville Syrjälä646b4262014-04-25 20:14:30 +03003845/* Controls the DAC level for black */
Jesse Barnes585fb112008-07-29 11:54:06 -07003846# define TV_BLACK_LEVEL_MASK 0x01ff0000
3847# define TV_BLACK_LEVEL_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003848/* Controls the DAC level for blanking */
Jesse Barnes585fb112008-07-29 11:54:06 -07003849# define TV_BLANK_LEVEL_MASK 0x000001ff
3850# define TV_BLANK_LEVEL_SHIFT 0
3851
3852#define TV_H_CTL_1 0x68030
Ville Syrjälä646b4262014-04-25 20:14:30 +03003853/* Number of pixels in the hsync. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003854# define TV_HSYNC_END_MASK 0x1fff0000
3855# define TV_HSYNC_END_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003856/* Total number of pixels minus one in the line (display and blanking). */
Jesse Barnes585fb112008-07-29 11:54:06 -07003857# define TV_HTOTAL_MASK 0x00001fff
3858# define TV_HTOTAL_SHIFT 0
3859
3860#define TV_H_CTL_2 0x68034
Ville Syrjälä646b4262014-04-25 20:14:30 +03003861/* Enables the colorburst (needed for non-component color) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003862# define TV_BURST_ENA (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003863/* Offset of the colorburst from the start of hsync, in pixels minus one. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003864# define TV_HBURST_START_SHIFT 16
3865# define TV_HBURST_START_MASK 0x1fff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03003866/* Length of the colorburst */
Jesse Barnes585fb112008-07-29 11:54:06 -07003867# define TV_HBURST_LEN_SHIFT 0
3868# define TV_HBURST_LEN_MASK 0x0001fff
3869
3870#define TV_H_CTL_3 0x68038
Ville Syrjälä646b4262014-04-25 20:14:30 +03003871/* End of hblank, measured in pixels minus one from start of hsync */
Jesse Barnes585fb112008-07-29 11:54:06 -07003872# define TV_HBLANK_END_SHIFT 16
3873# define TV_HBLANK_END_MASK 0x1fff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03003874/* Start of hblank, measured in pixels minus one from start of hsync */
Jesse Barnes585fb112008-07-29 11:54:06 -07003875# define TV_HBLANK_START_SHIFT 0
3876# define TV_HBLANK_START_MASK 0x0001fff
3877
3878#define TV_V_CTL_1 0x6803c
Ville Syrjälä646b4262014-04-25 20:14:30 +03003879/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07003880# define TV_NBR_END_SHIFT 16
3881# define TV_NBR_END_MASK 0x07ff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03003882/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07003883# define TV_VI_END_F1_SHIFT 8
3884# define TV_VI_END_F1_MASK 0x00003f00
Ville Syrjälä646b4262014-04-25 20:14:30 +03003885/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07003886# define TV_VI_END_F2_SHIFT 0
3887# define TV_VI_END_F2_MASK 0x0000003f
3888
3889#define TV_V_CTL_2 0x68040
Ville Syrjälä646b4262014-04-25 20:14:30 +03003890/* Length of vsync, in half lines */
Jesse Barnes585fb112008-07-29 11:54:06 -07003891# define TV_VSYNC_LEN_MASK 0x07ff0000
3892# define TV_VSYNC_LEN_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003893/* Offset of the start of vsync in field 1, measured in one less than the
Jesse Barnes585fb112008-07-29 11:54:06 -07003894 * number of half lines.
3895 */
3896# define TV_VSYNC_START_F1_MASK 0x00007f00
3897# define TV_VSYNC_START_F1_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03003898/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003899 * Offset of the start of vsync in field 2, measured in one less than the
3900 * number of half lines.
3901 */
3902# define TV_VSYNC_START_F2_MASK 0x0000007f
3903# define TV_VSYNC_START_F2_SHIFT 0
3904
3905#define TV_V_CTL_3 0x68044
Ville Syrjälä646b4262014-04-25 20:14:30 +03003906/* Enables generation of the equalization signal */
Jesse Barnes585fb112008-07-29 11:54:06 -07003907# define TV_EQUAL_ENA (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003908/* Length of vsync, in half lines */
Jesse Barnes585fb112008-07-29 11:54:06 -07003909# define TV_VEQ_LEN_MASK 0x007f0000
3910# define TV_VEQ_LEN_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003911/* Offset of the start of equalization in field 1, measured in one less than
Jesse Barnes585fb112008-07-29 11:54:06 -07003912 * the number of half lines.
3913 */
3914# define TV_VEQ_START_F1_MASK 0x0007f00
3915# define TV_VEQ_START_F1_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03003916/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003917 * Offset of the start of equalization in field 2, measured in one less than
3918 * the number of half lines.
3919 */
3920# define TV_VEQ_START_F2_MASK 0x000007f
3921# define TV_VEQ_START_F2_SHIFT 0
3922
3923#define TV_V_CTL_4 0x68048
Ville Syrjälä646b4262014-04-25 20:14:30 +03003924/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003925 * Offset to start of vertical colorburst, measured in one less than the
3926 * number of lines from vertical start.
3927 */
3928# define TV_VBURST_START_F1_MASK 0x003f0000
3929# define TV_VBURST_START_F1_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003930/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003931 * Offset to the end of vertical colorburst, measured in one less than the
3932 * number of lines from the start of NBR.
3933 */
3934# define TV_VBURST_END_F1_MASK 0x000000ff
3935# define TV_VBURST_END_F1_SHIFT 0
3936
3937#define TV_V_CTL_5 0x6804c
Ville Syrjälä646b4262014-04-25 20:14:30 +03003938/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003939 * Offset to start of vertical colorburst, measured in one less than the
3940 * number of lines from vertical start.
3941 */
3942# define TV_VBURST_START_F2_MASK 0x003f0000
3943# define TV_VBURST_START_F2_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003944/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003945 * Offset to the end of vertical colorburst, measured in one less than the
3946 * number of lines from the start of NBR.
3947 */
3948# define TV_VBURST_END_F2_MASK 0x000000ff
3949# define TV_VBURST_END_F2_SHIFT 0
3950
3951#define TV_V_CTL_6 0x68050
Ville Syrjälä646b4262014-04-25 20:14:30 +03003952/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003953 * Offset to start of vertical colorburst, measured in one less than the
3954 * number of lines from vertical start.
3955 */
3956# define TV_VBURST_START_F3_MASK 0x003f0000
3957# define TV_VBURST_START_F3_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003958/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003959 * Offset to the end of vertical colorburst, measured in one less than the
3960 * number of lines from the start of NBR.
3961 */
3962# define TV_VBURST_END_F3_MASK 0x000000ff
3963# define TV_VBURST_END_F3_SHIFT 0
3964
3965#define TV_V_CTL_7 0x68054
Ville Syrjälä646b4262014-04-25 20:14:30 +03003966/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003967 * Offset to start of vertical colorburst, measured in one less than the
3968 * number of lines from vertical start.
3969 */
3970# define TV_VBURST_START_F4_MASK 0x003f0000
3971# define TV_VBURST_START_F4_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003972/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003973 * Offset to the end of vertical colorburst, measured in one less than the
3974 * number of lines from the start of NBR.
3975 */
3976# define TV_VBURST_END_F4_MASK 0x000000ff
3977# define TV_VBURST_END_F4_SHIFT 0
3978
3979#define TV_SC_CTL_1 0x68060
Ville Syrjälä646b4262014-04-25 20:14:30 +03003980/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07003981# define TV_SC_DDA1_EN (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003982/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07003983# define TV_SC_DDA2_EN (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003984/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07003985# define TV_SC_DDA3_EN (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003986/* Sets the subcarrier DDA to reset frequency every other field */
Jesse Barnes585fb112008-07-29 11:54:06 -07003987# define TV_SC_RESET_EVERY_2 (0 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003988/* Sets the subcarrier DDA to reset frequency every fourth field */
Jesse Barnes585fb112008-07-29 11:54:06 -07003989# define TV_SC_RESET_EVERY_4 (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003990/* Sets the subcarrier DDA to reset frequency every eighth field */
Jesse Barnes585fb112008-07-29 11:54:06 -07003991# define TV_SC_RESET_EVERY_8 (2 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003992/* Sets the subcarrier DDA to never reset the frequency */
Jesse Barnes585fb112008-07-29 11:54:06 -07003993# define TV_SC_RESET_NEVER (3 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003994/* Sets the peak amplitude of the colorburst.*/
Jesse Barnes585fb112008-07-29 11:54:06 -07003995# define TV_BURST_LEVEL_MASK 0x00ff0000
3996# define TV_BURST_LEVEL_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003997/* Sets the increment of the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07003998# define TV_SCDDA1_INC_MASK 0x00000fff
3999# define TV_SCDDA1_INC_SHIFT 0
4000
4001#define TV_SC_CTL_2 0x68064
Ville Syrjälä646b4262014-04-25 20:14:30 +03004002/* Sets the rollover for the second subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004003# define TV_SCDDA2_SIZE_MASK 0x7fff0000
4004# define TV_SCDDA2_SIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004005/* Sets the increent of the second subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004006# define TV_SCDDA2_INC_MASK 0x00007fff
4007# define TV_SCDDA2_INC_SHIFT 0
4008
4009#define TV_SC_CTL_3 0x68068
Ville Syrjälä646b4262014-04-25 20:14:30 +03004010/* Sets the rollover for the third subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004011# define TV_SCDDA3_SIZE_MASK 0x7fff0000
4012# define TV_SCDDA3_SIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004013/* Sets the increent of the third subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004014# define TV_SCDDA3_INC_MASK 0x00007fff
4015# define TV_SCDDA3_INC_SHIFT 0
4016
4017#define TV_WIN_POS 0x68070
Ville Syrjälä646b4262014-04-25 20:14:30 +03004018/* X coordinate of the display from the start of horizontal active */
Jesse Barnes585fb112008-07-29 11:54:06 -07004019# define TV_XPOS_MASK 0x1fff0000
4020# define TV_XPOS_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004021/* Y coordinate of the display from the start of vertical active (NBR) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004022# define TV_YPOS_MASK 0x00000fff
4023# define TV_YPOS_SHIFT 0
4024
4025#define TV_WIN_SIZE 0x68074
Ville Syrjälä646b4262014-04-25 20:14:30 +03004026/* Horizontal size of the display window, measured in pixels*/
Jesse Barnes585fb112008-07-29 11:54:06 -07004027# define TV_XSIZE_MASK 0x1fff0000
4028# define TV_XSIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004029/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004030 * Vertical size of the display window, measured in pixels.
4031 *
4032 * Must be even for interlaced modes.
4033 */
4034# define TV_YSIZE_MASK 0x00000fff
4035# define TV_YSIZE_SHIFT 0
4036
4037#define TV_FILTER_CTL_1 0x68080
Ville Syrjälä646b4262014-04-25 20:14:30 +03004038/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004039 * Enables automatic scaling calculation.
4040 *
4041 * If set, the rest of the registers are ignored, and the calculated values can
4042 * be read back from the register.
4043 */
4044# define TV_AUTO_SCALE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004045/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004046 * Disables the vertical filter.
4047 *
4048 * This is required on modes more than 1024 pixels wide */
4049# define TV_V_FILTER_BYPASS (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004050/* Enables adaptive vertical filtering */
Jesse Barnes585fb112008-07-29 11:54:06 -07004051# define TV_VADAPT (1 << 28)
4052# define TV_VADAPT_MODE_MASK (3 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004053/* Selects the least adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07004054# define TV_VADAPT_MODE_LEAST (0 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004055/* Selects the moderately adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07004056# define TV_VADAPT_MODE_MODERATE (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004057/* Selects the most adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07004058# define TV_VADAPT_MODE_MOST (3 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004059/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004060 * Sets the horizontal scaling factor.
4061 *
4062 * This should be the fractional part of the horizontal scaling factor divided
4063 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
4064 *
4065 * (src width - 1) / ((oversample * dest width) - 1)
4066 */
4067# define TV_HSCALE_FRAC_MASK 0x00003fff
4068# define TV_HSCALE_FRAC_SHIFT 0
4069
4070#define TV_FILTER_CTL_2 0x68084
Ville Syrjälä646b4262014-04-25 20:14:30 +03004071/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004072 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
4073 *
4074 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
4075 */
4076# define TV_VSCALE_INT_MASK 0x00038000
4077# define TV_VSCALE_INT_SHIFT 15
Ville Syrjälä646b4262014-04-25 20:14:30 +03004078/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004079 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
4080 *
4081 * \sa TV_VSCALE_INT_MASK
4082 */
4083# define TV_VSCALE_FRAC_MASK 0x00007fff
4084# define TV_VSCALE_FRAC_SHIFT 0
4085
4086#define TV_FILTER_CTL_3 0x68088
Ville Syrjälä646b4262014-04-25 20:14:30 +03004087/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004088 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
4089 *
4090 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
4091 *
4092 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
4093 */
4094# define TV_VSCALE_IP_INT_MASK 0x00038000
4095# define TV_VSCALE_IP_INT_SHIFT 15
Ville Syrjälä646b4262014-04-25 20:14:30 +03004096/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004097 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
4098 *
4099 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
4100 *
4101 * \sa TV_VSCALE_IP_INT_MASK
4102 */
4103# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
4104# define TV_VSCALE_IP_FRAC_SHIFT 0
4105
4106#define TV_CC_CONTROL 0x68090
4107# define TV_CC_ENABLE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004108/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004109 * Specifies which field to send the CC data in.
4110 *
4111 * CC data is usually sent in field 0.
4112 */
4113# define TV_CC_FID_MASK (1 << 27)
4114# define TV_CC_FID_SHIFT 27
Ville Syrjälä646b4262014-04-25 20:14:30 +03004115/* Sets the horizontal position of the CC data. Usually 135. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004116# define TV_CC_HOFF_MASK 0x03ff0000
4117# define TV_CC_HOFF_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004118/* Sets the vertical position of the CC data. Usually 21 */
Jesse Barnes585fb112008-07-29 11:54:06 -07004119# define TV_CC_LINE_MASK 0x0000003f
4120# define TV_CC_LINE_SHIFT 0
4121
4122#define TV_CC_DATA 0x68094
4123# define TV_CC_RDY (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004124/* Second word of CC data to be transmitted. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004125# define TV_CC_DATA_2_MASK 0x007f0000
4126# define TV_CC_DATA_2_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004127/* First word of CC data to be transmitted. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004128# define TV_CC_DATA_1_MASK 0x0000007f
4129# define TV_CC_DATA_1_SHIFT 0
4130
Ville Syrjälä184d7c02015-09-18 20:03:21 +03004131#define TV_H_LUMA(i) (0x68100 + (i) * 4) /* 60 registers */
4132#define TV_H_CHROMA(i) (0x68200 + (i) * 4) /* 60 registers */
4133#define TV_V_LUMA(i) (0x68300 + (i) * 4) /* 43 registers */
4134#define TV_V_CHROMA(i) (0x68400 + (i) * 4) /* 43 registers */
Jesse Barnes585fb112008-07-29 11:54:06 -07004135
Keith Packard040d87f2009-05-30 20:42:33 -07004136/* Display Port */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004137#define DP_A 0x64000 /* eDP */
Keith Packard040d87f2009-05-30 20:42:33 -07004138#define DP_B 0x64100
4139#define DP_C 0x64200
4140#define DP_D 0x64300
4141
Ville Syrjäläe66eb812015-09-18 20:03:34 +03004142#define VLV_DP_B (VLV_DISPLAY_BASE + DP_B)
4143#define VLV_DP_C (VLV_DISPLAY_BASE + DP_C)
4144#define CHV_DP_D (VLV_DISPLAY_BASE + DP_D)
4145
Keith Packard040d87f2009-05-30 20:42:33 -07004146#define DP_PORT_EN (1 << 31)
4147#define DP_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08004148#define DP_PIPE_MASK (1 << 30)
Chon Ming Lee44f37d12014-04-09 13:28:21 +03004149#define DP_PIPE_SELECT_CHV(pipe) ((pipe) << 16)
4150#define DP_PIPE_MASK_CHV (3 << 16)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08004151
Keith Packard040d87f2009-05-30 20:42:33 -07004152/* Link training mode - select a suitable mode for each stage */
4153#define DP_LINK_TRAIN_PAT_1 (0 << 28)
4154#define DP_LINK_TRAIN_PAT_2 (1 << 28)
4155#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
4156#define DP_LINK_TRAIN_OFF (3 << 28)
4157#define DP_LINK_TRAIN_MASK (3 << 28)
4158#define DP_LINK_TRAIN_SHIFT 28
Ville Syrjäläaad3d142014-06-28 02:04:25 +03004159#define DP_LINK_TRAIN_PAT_3_CHV (1 << 14)
4160#define DP_LINK_TRAIN_MASK_CHV ((3 << 28)|(1<<14))
Keith Packard040d87f2009-05-30 20:42:33 -07004161
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004162/* CPT Link training mode */
4163#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
4164#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
4165#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
4166#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
4167#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
4168#define DP_LINK_TRAIN_SHIFT_CPT 8
4169
Keith Packard040d87f2009-05-30 20:42:33 -07004170/* Signal voltages. These are mostly controlled by the other end */
4171#define DP_VOLTAGE_0_4 (0 << 25)
4172#define DP_VOLTAGE_0_6 (1 << 25)
4173#define DP_VOLTAGE_0_8 (2 << 25)
4174#define DP_VOLTAGE_1_2 (3 << 25)
4175#define DP_VOLTAGE_MASK (7 << 25)
4176#define DP_VOLTAGE_SHIFT 25
4177
4178/* Signal pre-emphasis levels, like voltages, the other end tells us what
4179 * they want
4180 */
4181#define DP_PRE_EMPHASIS_0 (0 << 22)
4182#define DP_PRE_EMPHASIS_3_5 (1 << 22)
4183#define DP_PRE_EMPHASIS_6 (2 << 22)
4184#define DP_PRE_EMPHASIS_9_5 (3 << 22)
4185#define DP_PRE_EMPHASIS_MASK (7 << 22)
4186#define DP_PRE_EMPHASIS_SHIFT 22
4187
4188/* How many wires to use. I guess 3 was too hard */
Daniel Vetter17aa6be2013-04-30 14:01:40 +02004189#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
Keith Packard040d87f2009-05-30 20:42:33 -07004190#define DP_PORT_WIDTH_MASK (7 << 19)
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03004191#define DP_PORT_WIDTH_SHIFT 19
Keith Packard040d87f2009-05-30 20:42:33 -07004192
4193/* Mystic DPCD version 1.1 special mode */
4194#define DP_ENHANCED_FRAMING (1 << 18)
4195
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004196/* eDP */
4197#define DP_PLL_FREQ_270MHZ (0 << 16)
Ville Syrjäläb377e0d2015-10-29 21:25:59 +02004198#define DP_PLL_FREQ_162MHZ (1 << 16)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004199#define DP_PLL_FREQ_MASK (3 << 16)
4200
Ville Syrjälä646b4262014-04-25 20:14:30 +03004201/* locked once port is enabled */
Keith Packard040d87f2009-05-30 20:42:33 -07004202#define DP_PORT_REVERSAL (1 << 15)
4203
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004204/* eDP */
4205#define DP_PLL_ENABLE (1 << 14)
4206
Ville Syrjälä646b4262014-04-25 20:14:30 +03004207/* sends the clock on lane 15 of the PEG for debug */
Keith Packard040d87f2009-05-30 20:42:33 -07004208#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
4209
4210#define DP_SCRAMBLING_DISABLE (1 << 12)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004211#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
Keith Packard040d87f2009-05-30 20:42:33 -07004212
Ville Syrjälä646b4262014-04-25 20:14:30 +03004213/* limit RGB values to avoid confusing TVs */
Keith Packard040d87f2009-05-30 20:42:33 -07004214#define DP_COLOR_RANGE_16_235 (1 << 8)
4215
Ville Syrjälä646b4262014-04-25 20:14:30 +03004216/* Turn on the audio link */
Keith Packard040d87f2009-05-30 20:42:33 -07004217#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
4218
Ville Syrjälä646b4262014-04-25 20:14:30 +03004219/* vs and hs sync polarity */
Keith Packard040d87f2009-05-30 20:42:33 -07004220#define DP_SYNC_VS_HIGH (1 << 4)
4221#define DP_SYNC_HS_HIGH (1 << 3)
4222
Ville Syrjälä646b4262014-04-25 20:14:30 +03004223/* A fantasy */
Keith Packard040d87f2009-05-30 20:42:33 -07004224#define DP_DETECTED (1 << 2)
4225
Ville Syrjälä646b4262014-04-25 20:14:30 +03004226/* The aux channel provides a way to talk to the
Keith Packard040d87f2009-05-30 20:42:33 -07004227 * signal sink for DDC etc. Max packet size supported
4228 * is 20 bytes in each direction, hence the 5 fixed
4229 * data registers
4230 */
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02004231#define _DPA_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64010)
4232#define _DPA_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64014)
4233#define _DPA_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64018)
4234#define _DPA_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6401c)
4235#define _DPA_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64020)
4236#define _DPA_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64024)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004237
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02004238#define _DPB_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64110)
4239#define _DPB_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64114)
4240#define _DPB_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64118)
4241#define _DPB_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6411c)
4242#define _DPB_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64120)
4243#define _DPB_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64124)
Keith Packard040d87f2009-05-30 20:42:33 -07004244
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02004245#define _DPC_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64210)
4246#define _DPC_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64214)
4247#define _DPC_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64218)
4248#define _DPC_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6421c)
4249#define _DPC_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64220)
4250#define _DPC_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64224)
Keith Packard040d87f2009-05-30 20:42:33 -07004251
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02004252#define _DPD_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64310)
4253#define _DPD_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64314)
4254#define _DPD_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64318)
4255#define _DPD_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6431c)
4256#define _DPD_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64320)
4257#define _DPD_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64324)
Ville Syrjälä750a9512015-11-11 20:34:12 +02004258
4259#define DP_AUX_CH_CTL(port) _PORT(port, _DPA_AUX_CH_CTL, _DPB_AUX_CH_CTL)
4260#define DP_AUX_CH_DATA(port, i) (_PORT(port, _DPA_AUX_CH_DATA1, _DPB_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
Keith Packard040d87f2009-05-30 20:42:33 -07004261
4262#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
4263#define DP_AUX_CH_CTL_DONE (1 << 30)
4264#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
4265#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
4266#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
4267#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
4268#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
4269#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
4270#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
4271#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
4272#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
4273#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
4274#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
4275#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
4276#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
4277#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
4278#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
4279#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
4280#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
4281#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
4282#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
Sonika Jindale3d99842015-01-22 14:30:54 +05304283#define DP_AUX_CH_CTL_PSR_DATA_AUX_REG_SKL (1 << 14)
4284#define DP_AUX_CH_CTL_FS_DATA_AUX_REG_SKL (1 << 13)
4285#define DP_AUX_CH_CTL_GTC_DATA_AUX_REG_SKL (1 << 12)
Ville Syrjälä395b2912015-09-18 20:03:40 +03004286#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL_MASK (0x1f << 5)
Sonika Jindale3d99842015-01-22 14:30:54 +05304287#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(c) (((c) - 1) << 5)
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00004288#define DP_AUX_CH_CTL_SYNC_PULSE_SKL(c) ((c) - 1)
Keith Packard040d87f2009-05-30 20:42:33 -07004289
4290/*
4291 * Computing GMCH M and N values for the Display Port link
4292 *
4293 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
4294 *
4295 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
4296 *
4297 * The GMCH value is used internally
4298 *
4299 * bytes_per_pixel is the number of bytes coming out of the plane,
4300 * which is after the LUTs, so we want the bytes for our color format.
4301 * For our current usage, this is always 3, one byte for R, G and B.
4302 */
Daniel Vettere3b95f12013-05-03 11:49:49 +02004303#define _PIPEA_DATA_M_G4X 0x70050
4304#define _PIPEB_DATA_M_G4X 0x71050
Keith Packard040d87f2009-05-30 20:42:33 -07004305
4306/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004307#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
Daniel Vetter72419202013-04-04 13:28:53 +02004308#define TU_SIZE_SHIFT 25
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004309#define TU_SIZE_MASK (0x3f << 25)
Keith Packard040d87f2009-05-30 20:42:33 -07004310
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004311#define DATA_LINK_M_N_MASK (0xffffff)
4312#define DATA_LINK_N_MAX (0x800000)
Keith Packard040d87f2009-05-30 20:42:33 -07004313
Daniel Vettere3b95f12013-05-03 11:49:49 +02004314#define _PIPEA_DATA_N_G4X 0x70054
4315#define _PIPEB_DATA_N_G4X 0x71054
Keith Packard040d87f2009-05-30 20:42:33 -07004316#define PIPE_GMCH_DATA_N_MASK (0xffffff)
4317
4318/*
4319 * Computing Link M and N values for the Display Port link
4320 *
4321 * Link M / N = pixel_clock / ls_clk
4322 *
4323 * (the DP spec calls pixel_clock the 'strm_clk')
4324 *
4325 * The Link value is transmitted in the Main Stream
4326 * Attributes and VB-ID.
4327 */
4328
Daniel Vettere3b95f12013-05-03 11:49:49 +02004329#define _PIPEA_LINK_M_G4X 0x70060
4330#define _PIPEB_LINK_M_G4X 0x71060
Keith Packard040d87f2009-05-30 20:42:33 -07004331#define PIPEA_DP_LINK_M_MASK (0xffffff)
4332
Daniel Vettere3b95f12013-05-03 11:49:49 +02004333#define _PIPEA_LINK_N_G4X 0x70064
4334#define _PIPEB_LINK_N_G4X 0x71064
Keith Packard040d87f2009-05-30 20:42:33 -07004335#define PIPEA_DP_LINK_N_MASK (0xffffff)
4336
Daniel Vettere3b95f12013-05-03 11:49:49 +02004337#define PIPE_DATA_M_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
4338#define PIPE_DATA_N_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
4339#define PIPE_LINK_M_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
4340#define PIPE_LINK_N_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004341
Jesse Barnes585fb112008-07-29 11:54:06 -07004342/* Display & cursor control */
4343
4344/* Pipe A */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004345#define _PIPEADSL 0x70000
Paulo Zanoni837ba002012-05-04 17:18:14 -03004346#define DSL_LINEMASK_GEN2 0x00000fff
4347#define DSL_LINEMASK_GEN3 0x00001fff
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004348#define _PIPEACONF 0x70008
Chris Wilson5eddb702010-09-11 13:48:45 +01004349#define PIPECONF_ENABLE (1<<31)
4350#define PIPECONF_DISABLE 0
4351#define PIPECONF_DOUBLE_WIDE (1<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07004352#define I965_PIPECONF_ACTIVE (1<<30)
Jani Nikulab6ec10b2013-08-27 15:12:15 +03004353#define PIPECONF_DSI_PLL_LOCKED (1<<29) /* vlv & pipe A only */
Chris Wilsonf47166d2012-03-22 15:00:50 +00004354#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
Chris Wilson5eddb702010-09-11 13:48:45 +01004355#define PIPECONF_SINGLE_WIDE 0
4356#define PIPECONF_PIPE_UNLOCKED 0
4357#define PIPECONF_PIPE_LOCKED (1<<25)
4358#define PIPECONF_PALETTE 0
4359#define PIPECONF_GAMMA (1<<24)
Jesse Barnes585fb112008-07-29 11:54:06 -07004360#define PIPECONF_FORCE_BORDER (1<<25)
Christian Schmidt59df7b12011-12-19 20:03:33 +01004361#define PIPECONF_INTERLACE_MASK (7 << 21)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03004362#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
Daniel Vetterd442ae12012-01-28 14:49:19 +01004363/* Note that pre-gen3 does not support interlaced display directly. Panel
4364 * fitting must be disabled on pre-ilk for interlaced. */
4365#define PIPECONF_PROGRESSIVE (0 << 21)
4366#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
4367#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
4368#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
4369#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
4370/* Ironlake and later have a complete new set of values for interlaced. PFIT
4371 * means panel fitter required, PF means progressive fetch, DBL means power
4372 * saving pixel doubling. */
4373#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
4374#define PIPECONF_INTERLACED_ILK (3 << 21)
4375#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
4376#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02004377#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304378#define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
Jesse Barnes652c3932009-08-17 13:31:43 -07004379#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05304380#define PIPECONF_EDP_RR_MODE_SWITCH_VLV (1 << 14)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02004381#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004382#define PIPECONF_BPC_MASK (0x7 << 5)
4383#define PIPECONF_8BPC (0<<5)
4384#define PIPECONF_10BPC (1<<5)
4385#define PIPECONF_6BPC (2<<5)
4386#define PIPECONF_12BPC (3<<5)
Jesse Barnes4f0d1af2010-09-07 14:48:05 -07004387#define PIPECONF_DITHER_EN (1<<4)
4388#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
4389#define PIPECONF_DITHER_TYPE_SP (0<<2)
4390#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
4391#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
4392#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004393#define _PIPEASTAT 0x70024
Jesse Barnes585fb112008-07-29 11:54:06 -07004394#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
Imre Deak579a9b02014-02-04 21:35:48 +02004395#define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07004396#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
4397#define PIPE_CRC_DONE_ENABLE (1UL<<28)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004398#define PERF_COUNTER2_INTERRUPT_EN (1UL<<27)
Jesse Barnes585fb112008-07-29 11:54:06 -07004399#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004400#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07004401#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
4402#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
4403#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
4404#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
Ville Syrjäläc70af1e2013-01-16 19:59:03 +02004405#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
Jesse Barnes585fb112008-07-29 11:54:06 -07004406#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
4407#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
4408#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
Imre Deak10c59c52014-02-10 18:42:48 +02004409#define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL<<19)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004410#define PERF_COUNTER_INTERRUPT_EN (1UL<<19)
Jesse Barnes585fb112008-07-29 11:54:06 -07004411#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
4412#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004413#define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL<<17)
Jesse Barnes585fb112008-07-29 11:54:06 -07004414#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004415#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07004416#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
Imre Deak579a9b02014-02-04 21:35:48 +02004417#define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL<<15)
4418#define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL<<14)
Jesse Barnes585fb112008-07-29 11:54:06 -07004419#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
4420#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004421#define PERF_COUNTER2_INTERRUPT_STATUS (1UL<<11)
Jesse Barnes585fb112008-07-29 11:54:06 -07004422#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
Imre Deak579a9b02014-02-04 21:35:48 +02004423#define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07004424#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
4425#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
4426#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
4427#define PIPE_DPST_EVENT_STATUS (1UL<<7)
Imre Deak10c59c52014-02-10 18:42:48 +02004428#define PIPE_A_PSR_STATUS_VLV (1UL<<6)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004429#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
Jesse Barnes585fb112008-07-29 11:54:06 -07004430#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
4431#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
Imre Deak10c59c52014-02-10 18:42:48 +02004432#define PIPE_B_PSR_STATUS_VLV (1UL<<3)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004433#define PERF_COUNTER_INTERRUPT_STATUS (1UL<<3)
Jesse Barnes585fb112008-07-29 11:54:06 -07004434#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
4435#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004436#define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL<<1)
Jesse Barnes585fb112008-07-29 11:54:06 -07004437#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004438#define PIPE_HBLANK_INT_STATUS (1UL<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -07004439#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
4440
Imre Deak755e9012014-02-10 18:42:47 +02004441#define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
4442#define PIPESTAT_INT_STATUS_MASK 0x0000ffff
4443
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03004444#define PIPE_A_OFFSET 0x70000
4445#define PIPE_B_OFFSET 0x71000
4446#define PIPE_C_OFFSET 0x72000
4447#define CHV_PIPE_C_OFFSET 0x74000
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004448/*
4449 * There's actually no pipe EDP. Some pipe registers have
4450 * simply shifted from the pipe to the transcoder, while
4451 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
4452 * to access such registers in transcoder EDP.
4453 */
4454#define PIPE_EDP_OFFSET 0x7f000
4455
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004456#define _PIPE2(pipe, reg) (dev_priv->info.pipe_offsets[pipe] - \
4457 dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \
4458 dev_priv->info.display_mmio_offset)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004459
4460#define PIPECONF(pipe) _PIPE2(pipe, _PIPEACONF)
4461#define PIPEDSL(pipe) _PIPE2(pipe, _PIPEADSL)
4462#define PIPEFRAME(pipe) _PIPE2(pipe, _PIPEAFRAMEHIGH)
4463#define PIPEFRAMEPIXEL(pipe) _PIPE2(pipe, _PIPEAFRAMEPIXEL)
4464#define PIPESTAT(pipe) _PIPE2(pipe, _PIPEASTAT)
Chris Wilson5eddb702010-09-11 13:48:45 +01004465
Paulo Zanoni756f85c2013-11-02 21:07:38 -07004466#define _PIPE_MISC_A 0x70030
4467#define _PIPE_MISC_B 0x71030
4468#define PIPEMISC_DITHER_BPC_MASK (7<<5)
4469#define PIPEMISC_DITHER_8_BPC (0<<5)
4470#define PIPEMISC_DITHER_10_BPC (1<<5)
4471#define PIPEMISC_DITHER_6_BPC (2<<5)
4472#define PIPEMISC_DITHER_12_BPC (3<<5)
4473#define PIPEMISC_DITHER_ENABLE (1<<4)
4474#define PIPEMISC_DITHER_TYPE_MASK (3<<2)
4475#define PIPEMISC_DITHER_TYPE_SP (0<<2)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004476#define PIPEMISC(pipe) _PIPE2(pipe, _PIPE_MISC_A)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07004477
Ville Syrjäläb41fbda2013-01-24 15:29:41 +02004478#define VLV_DPFLIPSTAT (VLV_DISPLAY_BASE + 0x70028)
Jesse Barnes79831172012-06-20 10:53:12 -07004479#define PIPEB_LINE_COMPARE_INT_EN (1<<29)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004480#define PIPEB_HLINE_INT_EN (1<<28)
4481#define PIPEB_VBLANK_INT_EN (1<<27)
Imre Deak579a9b02014-02-04 21:35:48 +02004482#define SPRITED_FLIP_DONE_INT_EN (1<<26)
4483#define SPRITEC_FLIP_DONE_INT_EN (1<<25)
4484#define PLANEB_FLIP_DONE_INT_EN (1<<24)
Ville Syrjäläf3c67fd2014-04-09 13:28:05 +03004485#define PIPE_PSR_INT_EN (1<<22)
Jesse Barnes79831172012-06-20 10:53:12 -07004486#define PIPEA_LINE_COMPARE_INT_EN (1<<21)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004487#define PIPEA_HLINE_INT_EN (1<<20)
4488#define PIPEA_VBLANK_INT_EN (1<<19)
Imre Deak579a9b02014-02-04 21:35:48 +02004489#define SPRITEB_FLIP_DONE_INT_EN (1<<18)
4490#define SPRITEA_FLIP_DONE_INT_EN (1<<17)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004491#define PLANEA_FLIPDONE_INT_EN (1<<16)
Ville Syrjäläf3c67fd2014-04-09 13:28:05 +03004492#define PIPEC_LINE_COMPARE_INT_EN (1<<13)
4493#define PIPEC_HLINE_INT_EN (1<<12)
4494#define PIPEC_VBLANK_INT_EN (1<<11)
4495#define SPRITEF_FLIPDONE_INT_EN (1<<10)
4496#define SPRITEE_FLIPDONE_INT_EN (1<<9)
4497#define PLANEC_FLIPDONE_INT_EN (1<<8)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004498
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03004499#define DPINVGTT (VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
4500#define SPRITEF_INVALID_GTT_INT_EN (1<<27)
4501#define SPRITEE_INVALID_GTT_INT_EN (1<<26)
4502#define PLANEC_INVALID_GTT_INT_EN (1<<25)
4503#define CURSORC_INVALID_GTT_INT_EN (1<<24)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004504#define CURSORB_INVALID_GTT_INT_EN (1<<23)
4505#define CURSORA_INVALID_GTT_INT_EN (1<<22)
4506#define SPRITED_INVALID_GTT_INT_EN (1<<21)
4507#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
4508#define PLANEB_INVALID_GTT_INT_EN (1<<19)
4509#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
4510#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
4511#define PLANEA_INVALID_GTT_INT_EN (1<<16)
4512#define DPINVGTT_EN_MASK 0xff0000
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03004513#define DPINVGTT_EN_MASK_CHV 0xfff0000
4514#define SPRITEF_INVALID_GTT_STATUS (1<<11)
4515#define SPRITEE_INVALID_GTT_STATUS (1<<10)
4516#define PLANEC_INVALID_GTT_STATUS (1<<9)
4517#define CURSORC_INVALID_GTT_STATUS (1<<8)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004518#define CURSORB_INVALID_GTT_STATUS (1<<7)
4519#define CURSORA_INVALID_GTT_STATUS (1<<6)
4520#define SPRITED_INVALID_GTT_STATUS (1<<5)
4521#define SPRITEC_INVALID_GTT_STATUS (1<<4)
4522#define PLANEB_INVALID_GTT_STATUS (1<<3)
4523#define SPRITEB_INVALID_GTT_STATUS (1<<2)
4524#define SPRITEA_INVALID_GTT_STATUS (1<<1)
4525#define PLANEA_INVALID_GTT_STATUS (1<<0)
4526#define DPINVGTT_STATUS_MASK 0xff
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03004527#define DPINVGTT_STATUS_MASK_CHV 0xfff
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004528
Ville Syrjäläb5004722015-03-05 21:19:47 +02004529#define DSPARB (dev_priv->info.display_mmio_offset + 0x70030)
Jesse Barnes585fb112008-07-29 11:54:06 -07004530#define DSPARB_CSTART_MASK (0x7f << 7)
4531#define DSPARB_CSTART_SHIFT 7
4532#define DSPARB_BSTART_MASK (0x7f)
4533#define DSPARB_BSTART_SHIFT 0
Shaohua Li7662c8b2009-06-26 11:23:55 +08004534#define DSPARB_BEND_SHIFT 9 /* on 855 */
4535#define DSPARB_AEND_SHIFT 0
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03004536#define DSPARB_SPRITEA_SHIFT_VLV 0
4537#define DSPARB_SPRITEA_MASK_VLV (0xff << 0)
4538#define DSPARB_SPRITEB_SHIFT_VLV 8
4539#define DSPARB_SPRITEB_MASK_VLV (0xff << 8)
4540#define DSPARB_SPRITEC_SHIFT_VLV 16
4541#define DSPARB_SPRITEC_MASK_VLV (0xff << 16)
4542#define DSPARB_SPRITED_SHIFT_VLV 24
4543#define DSPARB_SPRITED_MASK_VLV (0xff << 24)
Ville Syrjäläb5004722015-03-05 21:19:47 +02004544#define DSPARB2 (VLV_DISPLAY_BASE + 0x70060) /* vlv/chv */
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03004545#define DSPARB_SPRITEA_HI_SHIFT_VLV 0
4546#define DSPARB_SPRITEA_HI_MASK_VLV (0x1 << 0)
4547#define DSPARB_SPRITEB_HI_SHIFT_VLV 4
4548#define DSPARB_SPRITEB_HI_MASK_VLV (0x1 << 4)
4549#define DSPARB_SPRITEC_HI_SHIFT_VLV 8
4550#define DSPARB_SPRITEC_HI_MASK_VLV (0x1 << 8)
4551#define DSPARB_SPRITED_HI_SHIFT_VLV 12
4552#define DSPARB_SPRITED_HI_MASK_VLV (0x1 << 12)
4553#define DSPARB_SPRITEE_HI_SHIFT_VLV 16
4554#define DSPARB_SPRITEE_HI_MASK_VLV (0x1 << 16)
4555#define DSPARB_SPRITEF_HI_SHIFT_VLV 20
4556#define DSPARB_SPRITEF_HI_MASK_VLV (0x1 << 20)
Ville Syrjäläb5004722015-03-05 21:19:47 +02004557#define DSPARB3 (VLV_DISPLAY_BASE + 0x7006c) /* chv */
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03004558#define DSPARB_SPRITEE_SHIFT_VLV 0
4559#define DSPARB_SPRITEE_MASK_VLV (0xff << 0)
4560#define DSPARB_SPRITEF_SHIFT_VLV 8
4561#define DSPARB_SPRITEF_MASK_VLV (0xff << 8)
Ville Syrjäläb5004722015-03-05 21:19:47 +02004562
Ville Syrjälä0a560672014-06-11 16:51:18 +03004563/* pnv/gen4/g4x/vlv/chv */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004564#define DSPFW1 (dev_priv->info.display_mmio_offset + 0x70034)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004565#define DSPFW_SR_SHIFT 23
4566#define DSPFW_SR_MASK (0x1ff<<23)
4567#define DSPFW_CURSORB_SHIFT 16
4568#define DSPFW_CURSORB_MASK (0x3f<<16)
4569#define DSPFW_PLANEB_SHIFT 8
4570#define DSPFW_PLANEB_MASK (0x7f<<8)
4571#define DSPFW_PLANEB_MASK_VLV (0xff<<8) /* vlv/chv */
4572#define DSPFW_PLANEA_SHIFT 0
4573#define DSPFW_PLANEA_MASK (0x7f<<0)
4574#define DSPFW_PLANEA_MASK_VLV (0xff<<0) /* vlv/chv */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004575#define DSPFW2 (dev_priv->info.display_mmio_offset + 0x70038)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004576#define DSPFW_FBC_SR_EN (1<<31) /* g4x */
4577#define DSPFW_FBC_SR_SHIFT 28
4578#define DSPFW_FBC_SR_MASK (0x7<<28) /* g4x */
4579#define DSPFW_FBC_HPLL_SR_SHIFT 24
4580#define DSPFW_FBC_HPLL_SR_MASK (0xf<<24) /* g4x */
4581#define DSPFW_SPRITEB_SHIFT (16)
4582#define DSPFW_SPRITEB_MASK (0x7f<<16) /* g4x */
4583#define DSPFW_SPRITEB_MASK_VLV (0xff<<16) /* vlv/chv */
4584#define DSPFW_CURSORA_SHIFT 8
4585#define DSPFW_CURSORA_MASK (0x3f<<8)
Ville Syrjäläf4998962015-03-10 17:02:21 +02004586#define DSPFW_PLANEC_OLD_SHIFT 0
4587#define DSPFW_PLANEC_OLD_MASK (0x7f<<0) /* pre-gen4 sprite C */
Ville Syrjälä0a560672014-06-11 16:51:18 +03004588#define DSPFW_SPRITEA_SHIFT 0
4589#define DSPFW_SPRITEA_MASK (0x7f<<0) /* g4x */
4590#define DSPFW_SPRITEA_MASK_VLV (0xff<<0) /* vlv/chv */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004591#define DSPFW3 (dev_priv->info.display_mmio_offset + 0x7003c)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004592#define DSPFW_HPLL_SR_EN (1<<31)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004593#define PINEVIEW_SELF_REFRESH_EN (1<<30)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004594#define DSPFW_CURSOR_SR_SHIFT 24
Zhao Yakuid4294342010-03-22 22:45:36 +08004595#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
4596#define DSPFW_HPLL_CURSOR_SHIFT 16
4597#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004598#define DSPFW_HPLL_SR_SHIFT 0
4599#define DSPFW_HPLL_SR_MASK (0x1ff<<0)
4600
4601/* vlv/chv */
4602#define DSPFW4 (VLV_DISPLAY_BASE + 0x70070)
4603#define DSPFW_SPRITEB_WM1_SHIFT 16
4604#define DSPFW_SPRITEB_WM1_MASK (0xff<<16)
4605#define DSPFW_CURSORA_WM1_SHIFT 8
4606#define DSPFW_CURSORA_WM1_MASK (0x3f<<8)
4607#define DSPFW_SPRITEA_WM1_SHIFT 0
4608#define DSPFW_SPRITEA_WM1_MASK (0xff<<0)
4609#define DSPFW5 (VLV_DISPLAY_BASE + 0x70074)
4610#define DSPFW_PLANEB_WM1_SHIFT 24
4611#define DSPFW_PLANEB_WM1_MASK (0xff<<24)
4612#define DSPFW_PLANEA_WM1_SHIFT 16
4613#define DSPFW_PLANEA_WM1_MASK (0xff<<16)
4614#define DSPFW_CURSORB_WM1_SHIFT 8
4615#define DSPFW_CURSORB_WM1_MASK (0x3f<<8)
4616#define DSPFW_CURSOR_SR_WM1_SHIFT 0
4617#define DSPFW_CURSOR_SR_WM1_MASK (0x3f<<0)
4618#define DSPFW6 (VLV_DISPLAY_BASE + 0x70078)
4619#define DSPFW_SR_WM1_SHIFT 0
4620#define DSPFW_SR_WM1_MASK (0x1ff<<0)
4621#define DSPFW7 (VLV_DISPLAY_BASE + 0x7007c)
4622#define DSPFW7_CHV (VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */
4623#define DSPFW_SPRITED_WM1_SHIFT 24
4624#define DSPFW_SPRITED_WM1_MASK (0xff<<24)
4625#define DSPFW_SPRITED_SHIFT 16
Ville Syrjälä15665972015-03-10 16:16:28 +02004626#define DSPFW_SPRITED_MASK_VLV (0xff<<16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004627#define DSPFW_SPRITEC_WM1_SHIFT 8
4628#define DSPFW_SPRITEC_WM1_MASK (0xff<<8)
4629#define DSPFW_SPRITEC_SHIFT 0
Ville Syrjälä15665972015-03-10 16:16:28 +02004630#define DSPFW_SPRITEC_MASK_VLV (0xff<<0)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004631#define DSPFW8_CHV (VLV_DISPLAY_BASE + 0x700b8)
4632#define DSPFW_SPRITEF_WM1_SHIFT 24
4633#define DSPFW_SPRITEF_WM1_MASK (0xff<<24)
4634#define DSPFW_SPRITEF_SHIFT 16
Ville Syrjälä15665972015-03-10 16:16:28 +02004635#define DSPFW_SPRITEF_MASK_VLV (0xff<<16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004636#define DSPFW_SPRITEE_WM1_SHIFT 8
4637#define DSPFW_SPRITEE_WM1_MASK (0xff<<8)
4638#define DSPFW_SPRITEE_SHIFT 0
Ville Syrjälä15665972015-03-10 16:16:28 +02004639#define DSPFW_SPRITEE_MASK_VLV (0xff<<0)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004640#define DSPFW9_CHV (VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */
4641#define DSPFW_PLANEC_WM1_SHIFT 24
4642#define DSPFW_PLANEC_WM1_MASK (0xff<<24)
4643#define DSPFW_PLANEC_SHIFT 16
Ville Syrjälä15665972015-03-10 16:16:28 +02004644#define DSPFW_PLANEC_MASK_VLV (0xff<<16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004645#define DSPFW_CURSORC_WM1_SHIFT 8
4646#define DSPFW_CURSORC_WM1_MASK (0x3f<<16)
4647#define DSPFW_CURSORC_SHIFT 0
4648#define DSPFW_CURSORC_MASK (0x3f<<0)
4649
4650/* vlv/chv high order bits */
4651#define DSPHOWM (VLV_DISPLAY_BASE + 0x70064)
4652#define DSPFW_SR_HI_SHIFT 24
Ville Syrjäläae801522015-03-05 21:19:49 +02004653#define DSPFW_SR_HI_MASK (3<<24) /* 2 bits for chv, 1 for vlv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03004654#define DSPFW_SPRITEF_HI_SHIFT 23
4655#define DSPFW_SPRITEF_HI_MASK (1<<23)
4656#define DSPFW_SPRITEE_HI_SHIFT 22
4657#define DSPFW_SPRITEE_HI_MASK (1<<22)
4658#define DSPFW_PLANEC_HI_SHIFT 21
4659#define DSPFW_PLANEC_HI_MASK (1<<21)
4660#define DSPFW_SPRITED_HI_SHIFT 20
4661#define DSPFW_SPRITED_HI_MASK (1<<20)
4662#define DSPFW_SPRITEC_HI_SHIFT 16
4663#define DSPFW_SPRITEC_HI_MASK (1<<16)
4664#define DSPFW_PLANEB_HI_SHIFT 12
4665#define DSPFW_PLANEB_HI_MASK (1<<12)
4666#define DSPFW_SPRITEB_HI_SHIFT 8
4667#define DSPFW_SPRITEB_HI_MASK (1<<8)
4668#define DSPFW_SPRITEA_HI_SHIFT 4
4669#define DSPFW_SPRITEA_HI_MASK (1<<4)
4670#define DSPFW_PLANEA_HI_SHIFT 0
4671#define DSPFW_PLANEA_HI_MASK (1<<0)
4672#define DSPHOWM1 (VLV_DISPLAY_BASE + 0x70068)
4673#define DSPFW_SR_WM1_HI_SHIFT 24
Ville Syrjäläae801522015-03-05 21:19:49 +02004674#define DSPFW_SR_WM1_HI_MASK (3<<24) /* 2 bits for chv, 1 for vlv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03004675#define DSPFW_SPRITEF_WM1_HI_SHIFT 23
4676#define DSPFW_SPRITEF_WM1_HI_MASK (1<<23)
4677#define DSPFW_SPRITEE_WM1_HI_SHIFT 22
4678#define DSPFW_SPRITEE_WM1_HI_MASK (1<<22)
4679#define DSPFW_PLANEC_WM1_HI_SHIFT 21
4680#define DSPFW_PLANEC_WM1_HI_MASK (1<<21)
4681#define DSPFW_SPRITED_WM1_HI_SHIFT 20
4682#define DSPFW_SPRITED_WM1_HI_MASK (1<<20)
4683#define DSPFW_SPRITEC_WM1_HI_SHIFT 16
4684#define DSPFW_SPRITEC_WM1_HI_MASK (1<<16)
4685#define DSPFW_PLANEB_WM1_HI_SHIFT 12
4686#define DSPFW_PLANEB_WM1_HI_MASK (1<<12)
4687#define DSPFW_SPRITEB_WM1_HI_SHIFT 8
4688#define DSPFW_SPRITEB_WM1_HI_MASK (1<<8)
4689#define DSPFW_SPRITEA_WM1_HI_SHIFT 4
4690#define DSPFW_SPRITEA_WM1_HI_MASK (1<<4)
4691#define DSPFW_PLANEA_WM1_HI_SHIFT 0
4692#define DSPFW_PLANEA_WM1_HI_MASK (1<<0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08004693
Gajanan Bhat12a3c052012-03-28 13:39:30 -07004694/* drain latency register values*/
Ville Syrjälä1abc4dc2014-06-26 17:02:37 +03004695#define VLV_DDL(pipe) (VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe))
Ville Syrjälä1abc4dc2014-06-26 17:02:37 +03004696#define DDL_CURSOR_SHIFT 24
Gajanan Bhat01e184c2014-08-07 17:03:30 +05304697#define DDL_SPRITE_SHIFT(sprite) (8+8*(sprite))
Ville Syrjälä1abc4dc2014-06-26 17:02:37 +03004698#define DDL_PLANE_SHIFT 0
Ville Syrjälä341c5262015-03-05 21:19:44 +02004699#define DDL_PRECISION_HIGH (1<<7)
4700#define DDL_PRECISION_LOW (0<<7)
Gajanan Bhat0948c262014-08-07 01:58:24 +05304701#define DRAIN_LATENCY_MASK 0x7f
Gajanan Bhat12a3c052012-03-28 13:39:30 -07004702
Ville Syrjäläc6beb132015-03-05 21:19:48 +02004703#define CBR1_VLV (VLV_DISPLAY_BASE + 0x70400)
4704#define CBR_PND_DEADLINE_DISABLE (1<<31)
Jani Nikulaaa17cdb2015-09-04 16:55:14 +03004705#define CBR_PWM_CLOCK_MUX_SELECT (1<<30)
Ville Syrjäläc6beb132015-03-05 21:19:48 +02004706
Shaohua Li7662c8b2009-06-26 11:23:55 +08004707/* FIFO watermark sizes etc */
Jesse Barnes0e442c62009-10-19 10:09:33 +09004708#define G4X_FIFO_LINE_SIZE 64
Shaohua Li7662c8b2009-06-26 11:23:55 +08004709#define I915_FIFO_LINE_SIZE 64
4710#define I830_FIFO_LINE_SIZE 32
Jesse Barnes0e442c62009-10-19 10:09:33 +09004711
Jesse Barnesceb04242012-03-28 13:39:22 -07004712#define VALLEYVIEW_FIFO_SIZE 255
Jesse Barnes0e442c62009-10-19 10:09:33 +09004713#define G4X_FIFO_SIZE 127
Zhao Yakui1b07e042010-06-12 14:32:24 +08004714#define I965_FIFO_SIZE 512
4715#define I945_FIFO_SIZE 127
Shaohua Li7662c8b2009-06-26 11:23:55 +08004716#define I915_FIFO_SIZE 95
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004717#define I855GM_FIFO_SIZE 127 /* In cachelines */
Shaohua Li7662c8b2009-06-26 11:23:55 +08004718#define I830_FIFO_SIZE 95
Jesse Barnes0e442c62009-10-19 10:09:33 +09004719
Jesse Barnesceb04242012-03-28 13:39:22 -07004720#define VALLEYVIEW_MAX_WM 0xff
Jesse Barnes0e442c62009-10-19 10:09:33 +09004721#define G4X_MAX_WM 0x3f
Shaohua Li7662c8b2009-06-26 11:23:55 +08004722#define I915_MAX_WM 0x3f
4723
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004724#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
4725#define PINEVIEW_FIFO_LINE_SIZE 64
4726#define PINEVIEW_MAX_WM 0x1ff
4727#define PINEVIEW_DFT_WM 0x3f
4728#define PINEVIEW_DFT_HPLLOFF_WM 0
4729#define PINEVIEW_GUARD_WM 10
4730#define PINEVIEW_CURSOR_FIFO 64
4731#define PINEVIEW_CURSOR_MAX_WM 0x3f
4732#define PINEVIEW_CURSOR_DFT_WM 0
4733#define PINEVIEW_CURSOR_GUARD_WM 5
Shaohua Li7662c8b2009-06-26 11:23:55 +08004734
Jesse Barnesceb04242012-03-28 13:39:22 -07004735#define VALLEYVIEW_CURSOR_MAX_WM 64
Zhao Yakui4fe5e612010-06-12 14:32:25 +08004736#define I965_CURSOR_FIFO 64
4737#define I965_CURSOR_MAX_WM 32
4738#define I965_CURSOR_DFT_WM 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004739
Pradeep Bhatfae12672014-11-04 17:06:39 +00004740/* Watermark register definitions for SKL */
4741#define CUR_WM_A_0 0x70140
4742#define CUR_WM_B_0 0x71140
4743#define PLANE_WM_1_A_0 0x70240
4744#define PLANE_WM_1_B_0 0x71240
4745#define PLANE_WM_2_A_0 0x70340
4746#define PLANE_WM_2_B_0 0x71340
4747#define PLANE_WM_TRANS_1_A_0 0x70268
4748#define PLANE_WM_TRANS_1_B_0 0x71268
4749#define PLANE_WM_TRANS_2_A_0 0x70368
4750#define PLANE_WM_TRANS_2_B_0 0x71368
4751#define CUR_WM_TRANS_A_0 0x70168
4752#define CUR_WM_TRANS_B_0 0x71168
4753#define PLANE_WM_EN (1 << 31)
4754#define PLANE_WM_LINES_SHIFT 14
4755#define PLANE_WM_LINES_MASK 0x1f
4756#define PLANE_WM_BLOCKS_MASK 0x3ff
4757
4758#define CUR_WM_0(pipe) _PIPE(pipe, CUR_WM_A_0, CUR_WM_B_0)
4759#define CUR_WM(pipe, level) (CUR_WM_0(pipe) + ((4) * (level)))
4760#define CUR_WM_TRANS(pipe) _PIPE(pipe, CUR_WM_TRANS_A_0, CUR_WM_TRANS_B_0)
4761
4762#define _PLANE_WM_1(pipe) _PIPE(pipe, PLANE_WM_1_A_0, PLANE_WM_1_B_0)
4763#define _PLANE_WM_2(pipe) _PIPE(pipe, PLANE_WM_2_A_0, PLANE_WM_2_B_0)
4764#define _PLANE_WM_BASE(pipe, plane) \
4765 _PLANE(plane, _PLANE_WM_1(pipe), _PLANE_WM_2(pipe))
4766#define PLANE_WM(pipe, plane, level) \
4767 (_PLANE_WM_BASE(pipe, plane) + ((4) * (level)))
4768#define _PLANE_WM_TRANS_1(pipe) \
4769 _PIPE(pipe, PLANE_WM_TRANS_1_A_0, PLANE_WM_TRANS_1_B_0)
4770#define _PLANE_WM_TRANS_2(pipe) \
4771 _PIPE(pipe, PLANE_WM_TRANS_2_A_0, PLANE_WM_TRANS_2_B_0)
4772#define PLANE_WM_TRANS(pipe, plane) \
4773 _PLANE(plane, _PLANE_WM_TRANS_1(pipe), _PLANE_WM_TRANS_2(pipe))
4774
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004775/* define the Watermark register on Ironlake */
4776#define WM0_PIPEA_ILK 0x45100
Ville Syrjälä1996d622013-10-09 19:18:07 +03004777#define WM0_PIPE_PLANE_MASK (0xffff<<16)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004778#define WM0_PIPE_PLANE_SHIFT 16
Ville Syrjälä1996d622013-10-09 19:18:07 +03004779#define WM0_PIPE_SPRITE_MASK (0xff<<8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004780#define WM0_PIPE_SPRITE_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03004781#define WM0_PIPE_CURSOR_MASK (0xff)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004782
4783#define WM0_PIPEB_ILK 0x45104
Jesse Barnesd6c892d2011-10-12 15:36:42 -07004784#define WM0_PIPEC_IVB 0x45200
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004785#define WM1_LP_ILK 0x45108
4786#define WM1_LP_SR_EN (1<<31)
4787#define WM1_LP_LATENCY_SHIFT 24
4788#define WM1_LP_LATENCY_MASK (0x7f<<24)
Chris Wilson4ed765f2010-09-11 10:46:47 +01004789#define WM1_LP_FBC_MASK (0xf<<20)
4790#define WM1_LP_FBC_SHIFT 20
Ville Syrjälä416f4722013-11-02 21:07:46 -07004791#define WM1_LP_FBC_SHIFT_BDW 19
Ville Syrjälä1996d622013-10-09 19:18:07 +03004792#define WM1_LP_SR_MASK (0x7ff<<8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004793#define WM1_LP_SR_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03004794#define WM1_LP_CURSOR_MASK (0xff)
Jesse Barnesdd8849c2010-09-09 11:58:02 -07004795#define WM2_LP_ILK 0x4510c
4796#define WM2_LP_EN (1<<31)
4797#define WM3_LP_ILK 0x45110
4798#define WM3_LP_EN (1<<31)
4799#define WM1S_LP_ILK 0x45120
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004800#define WM2S_LP_IVB 0x45124
4801#define WM3S_LP_IVB 0x45128
Jesse Barnesdd8849c2010-09-09 11:58:02 -07004802#define WM1S_LP_EN (1<<31)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004803
Paulo Zanonicca32e92013-05-31 11:45:06 -03004804#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
4805 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
4806 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
4807
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004808/* Memory latency timer register */
4809#define MLTR_ILK 0x11222
Jesse Barnesb79d4992010-12-21 13:10:23 -08004810#define MLTR_WM1_SHIFT 0
4811#define MLTR_WM2_SHIFT 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004812/* the unit of memory self-refresh latency time is 0.5us */
4813#define ILK_SRLT_MASK 0x3f
4814
Yuanhan Liu13982612010-12-15 15:42:31 +08004815
4816/* the address where we get all kinds of latency value */
4817#define SSKPD 0x5d10
4818#define SSKPD_WM_MASK 0x3f
4819#define SSKPD_WM0_SHIFT 0
4820#define SSKPD_WM1_SHIFT 8
4821#define SSKPD_WM2_SHIFT 16
4822#define SSKPD_WM3_SHIFT 24
4823
Jesse Barnes585fb112008-07-29 11:54:06 -07004824/*
4825 * The two pipe frame counter registers are not synchronized, so
4826 * reading a stable value is somewhat tricky. The following code
4827 * should work:
4828 *
4829 * do {
4830 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
4831 * PIPE_FRAME_HIGH_SHIFT;
4832 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
4833 * PIPE_FRAME_LOW_SHIFT);
4834 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
4835 * PIPE_FRAME_HIGH_SHIFT);
4836 * } while (high1 != high2);
4837 * frame = (high1 << 8) | low1;
4838 */
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03004839#define _PIPEAFRAMEHIGH 0x70040
Jesse Barnes585fb112008-07-29 11:54:06 -07004840#define PIPE_FRAME_HIGH_MASK 0x0000ffff
4841#define PIPE_FRAME_HIGH_SHIFT 0
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03004842#define _PIPEAFRAMEPIXEL 0x70044
Jesse Barnes585fb112008-07-29 11:54:06 -07004843#define PIPE_FRAME_LOW_MASK 0xff000000
4844#define PIPE_FRAME_LOW_SHIFT 24
4845#define PIPE_PIXEL_MASK 0x00ffffff
4846#define PIPE_PIXEL_SHIFT 0
Jesse Barnes9880b7a2009-02-06 10:22:41 -08004847/* GM45+ just has to be different */
Ville Syrjäläfd8f5072015-09-18 20:03:42 +03004848#define _PIPEA_FRMCOUNT_G4X 0x70040
4849#define _PIPEA_FLIPCOUNT_G4X 0x70044
4850#define PIPE_FRMCOUNT_G4X(pipe) _PIPE2(pipe, _PIPEA_FRMCOUNT_G4X)
4851#define PIPE_FLIPCOUNT_G4X(pipe) _PIPE2(pipe, _PIPEA_FLIPCOUNT_G4X)
Jesse Barnes585fb112008-07-29 11:54:06 -07004852
4853/* Cursor A & B regs */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03004854#define _CURACNTR 0x70080
Jesse Barnes14b60392009-05-20 16:47:08 -04004855/* Old style CUR*CNTR flags (desktop 8xx) */
4856#define CURSOR_ENABLE 0x80000000
4857#define CURSOR_GAMMA_ENABLE 0x40000000
Ville Syrjälädc41c152014-08-13 11:57:05 +03004858#define CURSOR_STRIDE_SHIFT 28
4859#define CURSOR_STRIDE(x) ((ffs(x)-9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02004860#define CURSOR_PIPE_CSC_ENABLE (1<<24)
Jesse Barnes14b60392009-05-20 16:47:08 -04004861#define CURSOR_FORMAT_SHIFT 24
4862#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
4863#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
4864#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
4865#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
4866#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
4867#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
4868/* New style CUR*CNTR flags */
4869#define CURSOR_MODE 0x27
Jesse Barnes585fb112008-07-29 11:54:06 -07004870#define CURSOR_MODE_DISABLE 0x00
Sagar Kamble4726e0b2014-03-10 17:06:23 +05304871#define CURSOR_MODE_128_32B_AX 0x02
4872#define CURSOR_MODE_256_32B_AX 0x03
Jesse Barnes585fb112008-07-29 11:54:06 -07004873#define CURSOR_MODE_64_32B_AX 0x07
Sagar Kamble4726e0b2014-03-10 17:06:23 +05304874#define CURSOR_MODE_128_ARGB_AX ((1 << 5) | CURSOR_MODE_128_32B_AX)
4875#define CURSOR_MODE_256_ARGB_AX ((1 << 5) | CURSOR_MODE_256_32B_AX)
Jesse Barnes585fb112008-07-29 11:54:06 -07004876#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
Jesse Barnes14b60392009-05-20 16:47:08 -04004877#define MCURSOR_PIPE_SELECT (1 << 28)
4878#define MCURSOR_PIPE_A 0x00
4879#define MCURSOR_PIPE_B (1 << 28)
Jesse Barnes585fb112008-07-29 11:54:06 -07004880#define MCURSOR_GAMMA_ENABLE (1 << 26)
Ville Syrjälä4398ad42014-10-23 07:41:34 -07004881#define CURSOR_ROTATE_180 (1<<15)
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03004882#define CURSOR_TRICKLE_FEED_DISABLE (1 << 14)
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03004883#define _CURABASE 0x70084
4884#define _CURAPOS 0x70088
Jesse Barnes585fb112008-07-29 11:54:06 -07004885#define CURSOR_POS_MASK 0x007FF
4886#define CURSOR_POS_SIGN 0x8000
4887#define CURSOR_X_SHIFT 0
4888#define CURSOR_Y_SHIFT 16
Jesse Barnes14b60392009-05-20 16:47:08 -04004889#define CURSIZE 0x700a0
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03004890#define _CURBCNTR 0x700c0
4891#define _CURBBASE 0x700c4
4892#define _CURBPOS 0x700c8
Jesse Barnes585fb112008-07-29 11:54:06 -07004893
Jesse Barnes65a21cd2011-10-12 11:10:21 -07004894#define _CURBCNTR_IVB 0x71080
4895#define _CURBBASE_IVB 0x71084
4896#define _CURBPOS_IVB 0x71088
4897
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03004898#define _CURSOR2(pipe, reg) (dev_priv->info.cursor_offsets[(pipe)] - \
4899 dev_priv->info.cursor_offsets[PIPE_A] + (reg) + \
4900 dev_priv->info.display_mmio_offset)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00004901
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03004902#define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
4903#define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
4904#define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
4905
4906#define CURSOR_A_OFFSET 0x70080
4907#define CURSOR_B_OFFSET 0x700c0
4908#define CHV_CURSOR_C_OFFSET 0x700e0
4909#define IVB_CURSOR_B_OFFSET 0x71080
4910#define IVB_CURSOR_C_OFFSET 0x72080
Jesse Barnes65a21cd2011-10-12 11:10:21 -07004911
Jesse Barnes585fb112008-07-29 11:54:06 -07004912/* Display A control */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004913#define _DSPACNTR 0x70180
Jesse Barnes585fb112008-07-29 11:54:06 -07004914#define DISPLAY_PLANE_ENABLE (1<<31)
4915#define DISPLAY_PLANE_DISABLE 0
4916#define DISPPLANE_GAMMA_ENABLE (1<<30)
4917#define DISPPLANE_GAMMA_DISABLE 0
4918#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
Ville Syrjälä57779d02012-10-31 17:50:14 +02004919#define DISPPLANE_YUV422 (0x0<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07004920#define DISPPLANE_8BPP (0x2<<26)
Ville Syrjälä57779d02012-10-31 17:50:14 +02004921#define DISPPLANE_BGRA555 (0x3<<26)
4922#define DISPPLANE_BGRX555 (0x4<<26)
4923#define DISPPLANE_BGRX565 (0x5<<26)
4924#define DISPPLANE_BGRX888 (0x6<<26)
4925#define DISPPLANE_BGRA888 (0x7<<26)
4926#define DISPPLANE_RGBX101010 (0x8<<26)
4927#define DISPPLANE_RGBA101010 (0x9<<26)
4928#define DISPPLANE_BGRX101010 (0xa<<26)
4929#define DISPPLANE_RGBX161616 (0xc<<26)
4930#define DISPPLANE_RGBX888 (0xe<<26)
4931#define DISPPLANE_RGBA888 (0xf<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07004932#define DISPPLANE_STEREO_ENABLE (1<<25)
4933#define DISPPLANE_STEREO_DISABLE 0
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02004934#define DISPPLANE_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb24e7172011-01-04 15:09:30 -08004935#define DISPPLANE_SEL_PIPE_SHIFT 24
4936#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07004937#define DISPPLANE_SEL_PIPE_A 0
Jesse Barnesb24e7172011-01-04 15:09:30 -08004938#define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07004939#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
4940#define DISPPLANE_SRC_KEY_DISABLE 0
4941#define DISPPLANE_LINE_DOUBLE (1<<20)
4942#define DISPPLANE_NO_LINE_DOUBLE 0
4943#define DISPPLANE_STEREO_POLARITY_FIRST 0
4944#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03004945#define DISPPLANE_ALPHA_PREMULTIPLY (1<<16) /* CHV pipe B */
4946#define DISPPLANE_ROTATE_180 (1<<15)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004947#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
Jesse Barnesf5448472009-04-14 14:17:47 -07004948#define DISPPLANE_TILED (1<<10)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03004949#define DISPPLANE_MIRROR (1<<8) /* CHV pipe B */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004950#define _DSPAADDR 0x70184
4951#define _DSPASTRIDE 0x70188
4952#define _DSPAPOS 0x7018C /* reserved */
4953#define _DSPASIZE 0x70190
4954#define _DSPASURF 0x7019C /* 965+ only */
4955#define _DSPATILEOFF 0x701A4 /* 965+ only */
4956#define _DSPAOFFSET 0x701A4 /* HSW */
4957#define _DSPASURFLIVE 0x701AC
Jesse Barnes585fb112008-07-29 11:54:06 -07004958
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004959#define DSPCNTR(plane) _PIPE2(plane, _DSPACNTR)
4960#define DSPADDR(plane) _PIPE2(plane, _DSPAADDR)
4961#define DSPSTRIDE(plane) _PIPE2(plane, _DSPASTRIDE)
4962#define DSPPOS(plane) _PIPE2(plane, _DSPAPOS)
4963#define DSPSIZE(plane) _PIPE2(plane, _DSPASIZE)
4964#define DSPSURF(plane) _PIPE2(plane, _DSPASURF)
4965#define DSPTILEOFF(plane) _PIPE2(plane, _DSPATILEOFF)
Daniel Vettere506a0c2012-07-05 12:17:29 +02004966#define DSPLINOFF(plane) DSPADDR(plane)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004967#define DSPOFFSET(plane) _PIPE2(plane, _DSPAOFFSET)
4968#define DSPSURFLIVE(plane) _PIPE2(plane, _DSPASURFLIVE)
Chris Wilson5eddb702010-09-11 13:48:45 +01004969
Ville Syrjäläc14b0482014-10-16 20:52:34 +03004970/* CHV pipe B blender and primary plane */
4971#define _CHV_BLEND_A 0x60a00
4972#define CHV_BLEND_LEGACY (0<<30)
4973#define CHV_BLEND_ANDROID (1<<30)
4974#define CHV_BLEND_MPO (2<<30)
4975#define CHV_BLEND_MASK (3<<30)
4976#define _CHV_CANVAS_A 0x60a04
4977#define _PRIMPOS_A 0x60a08
4978#define _PRIMSIZE_A 0x60a0c
4979#define _PRIMCNSTALPHA_A 0x60a10
4980#define PRIM_CONST_ALPHA_ENABLE (1<<31)
4981
4982#define CHV_BLEND(pipe) _TRANSCODER2(pipe, _CHV_BLEND_A)
4983#define CHV_CANVAS(pipe) _TRANSCODER2(pipe, _CHV_CANVAS_A)
4984#define PRIMPOS(plane) _TRANSCODER2(plane, _PRIMPOS_A)
4985#define PRIMSIZE(plane) _TRANSCODER2(plane, _PRIMSIZE_A)
4986#define PRIMCNSTALPHA(plane) _TRANSCODER2(plane, _PRIMCNSTALPHA_A)
4987
Armin Reese446f2542012-03-30 16:20:16 -07004988/* Display/Sprite base address macros */
4989#define DISP_BASEADDR_MASK (0xfffff000)
4990#define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
4991#define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
Armin Reese446f2542012-03-30 16:20:16 -07004992
Ville Syrjälä85fa7922015-09-18 20:03:43 +03004993/*
4994 * VBIOS flags
4995 * gen2:
4996 * [00:06] alm,mgm
4997 * [10:16] all
4998 * [30:32] alm,mgm
4999 * gen3+:
5000 * [00:0f] all
5001 * [10:1f] all
5002 * [30:32] all
5003 */
5004#define SWF0(i) (dev_priv->info.display_mmio_offset + 0x70410 + (i) * 4)
5005#define SWF1(i) (dev_priv->info.display_mmio_offset + 0x71410 + (i) * 4)
5006#define SWF3(i) (dev_priv->info.display_mmio_offset + 0x72414 + (i) * 4)
Shobhit Kumarf1b391a2015-11-05 18:05:32 +05305007#define SWF_ILK(i) (0x4F000 + (i) * 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07005008
5009/* Pipe B */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00005010#define _PIPEBDSL (dev_priv->info.display_mmio_offset + 0x71000)
5011#define _PIPEBCONF (dev_priv->info.display_mmio_offset + 0x71008)
5012#define _PIPEBSTAT (dev_priv->info.display_mmio_offset + 0x71024)
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03005013#define _PIPEBFRAMEHIGH 0x71040
5014#define _PIPEBFRAMEPIXEL 0x71044
Ville Syrjäläfd8f5072015-09-18 20:03:42 +03005015#define _PIPEB_FRMCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71040)
5016#define _PIPEB_FLIPCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71044)
Jesse Barnes9880b7a2009-02-06 10:22:41 -08005017
Jesse Barnes585fb112008-07-29 11:54:06 -07005018
5019/* Display B control */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00005020#define _DSPBCNTR (dev_priv->info.display_mmio_offset + 0x71180)
Jesse Barnes585fb112008-07-29 11:54:06 -07005021#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
5022#define DISPPLANE_ALPHA_TRANS_DISABLE 0
5023#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
5024#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00005025#define _DSPBADDR (dev_priv->info.display_mmio_offset + 0x71184)
5026#define _DSPBSTRIDE (dev_priv->info.display_mmio_offset + 0x71188)
5027#define _DSPBPOS (dev_priv->info.display_mmio_offset + 0x7118C)
5028#define _DSPBSIZE (dev_priv->info.display_mmio_offset + 0x71190)
5029#define _DSPBSURF (dev_priv->info.display_mmio_offset + 0x7119C)
5030#define _DSPBTILEOFF (dev_priv->info.display_mmio_offset + 0x711A4)
5031#define _DSPBOFFSET (dev_priv->info.display_mmio_offset + 0x711A4)
5032#define _DSPBSURFLIVE (dev_priv->info.display_mmio_offset + 0x711AC)
Jesse Barnes585fb112008-07-29 11:54:06 -07005033
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005034/* Sprite A control */
5035#define _DVSACNTR 0x72180
5036#define DVS_ENABLE (1<<31)
5037#define DVS_GAMMA_ENABLE (1<<30)
5038#define DVS_PIXFORMAT_MASK (3<<25)
5039#define DVS_FORMAT_YUV422 (0<<25)
5040#define DVS_FORMAT_RGBX101010 (1<<25)
5041#define DVS_FORMAT_RGBX888 (2<<25)
5042#define DVS_FORMAT_RGBX161616 (3<<25)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005043#define DVS_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005044#define DVS_SOURCE_KEY (1<<22)
Jesse Barnesab2f9df2012-02-27 12:40:10 -08005045#define DVS_RGB_ORDER_XBGR (1<<20)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005046#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
5047#define DVS_YUV_ORDER_YUYV (0<<16)
5048#define DVS_YUV_ORDER_UYVY (1<<16)
5049#define DVS_YUV_ORDER_YVYU (2<<16)
5050#define DVS_YUV_ORDER_VYUY (3<<16)
Ville Syrjälä76eebda2014-08-05 11:26:52 +05305051#define DVS_ROTATE_180 (1<<15)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005052#define DVS_DEST_KEY (1<<2)
5053#define DVS_TRICKLE_FEED_DISABLE (1<<14)
5054#define DVS_TILED (1<<10)
5055#define _DVSALINOFF 0x72184
5056#define _DVSASTRIDE 0x72188
5057#define _DVSAPOS 0x7218c
5058#define _DVSASIZE 0x72190
5059#define _DVSAKEYVAL 0x72194
5060#define _DVSAKEYMSK 0x72198
5061#define _DVSASURF 0x7219c
5062#define _DVSAKEYMAXVAL 0x721a0
5063#define _DVSATILEOFF 0x721a4
5064#define _DVSASURFLIVE 0x721ac
5065#define _DVSASCALE 0x72204
5066#define DVS_SCALE_ENABLE (1<<31)
5067#define DVS_FILTER_MASK (3<<29)
5068#define DVS_FILTER_MEDIUM (0<<29)
5069#define DVS_FILTER_ENHANCING (1<<29)
5070#define DVS_FILTER_SOFTENING (2<<29)
5071#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
5072#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
5073#define _DVSAGAMC 0x72300
5074
5075#define _DVSBCNTR 0x73180
5076#define _DVSBLINOFF 0x73184
5077#define _DVSBSTRIDE 0x73188
5078#define _DVSBPOS 0x7318c
5079#define _DVSBSIZE 0x73190
5080#define _DVSBKEYVAL 0x73194
5081#define _DVSBKEYMSK 0x73198
5082#define _DVSBSURF 0x7319c
5083#define _DVSBKEYMAXVAL 0x731a0
5084#define _DVSBTILEOFF 0x731a4
5085#define _DVSBSURFLIVE 0x731ac
5086#define _DVSBSCALE 0x73204
5087#define _DVSBGAMC 0x73300
5088
5089#define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR)
5090#define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
5091#define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
5092#define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS)
5093#define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF)
Jesse Barnes8ea30862012-01-03 08:05:39 -08005094#define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005095#define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE)
5096#define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE)
5097#define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
Jesse Barnes8ea30862012-01-03 08:05:39 -08005098#define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
5099#define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02005100#define DVSSURFLIVE(pipe) _PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005101
5102#define _SPRA_CTL 0x70280
5103#define SPRITE_ENABLE (1<<31)
5104#define SPRITE_GAMMA_ENABLE (1<<30)
5105#define SPRITE_PIXFORMAT_MASK (7<<25)
5106#define SPRITE_FORMAT_YUV422 (0<<25)
5107#define SPRITE_FORMAT_RGBX101010 (1<<25)
5108#define SPRITE_FORMAT_RGBX888 (2<<25)
5109#define SPRITE_FORMAT_RGBX161616 (3<<25)
5110#define SPRITE_FORMAT_YUV444 (4<<25)
5111#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005112#define SPRITE_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005113#define SPRITE_SOURCE_KEY (1<<22)
5114#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
5115#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
5116#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
5117#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
5118#define SPRITE_YUV_ORDER_YUYV (0<<16)
5119#define SPRITE_YUV_ORDER_UYVY (1<<16)
5120#define SPRITE_YUV_ORDER_YVYU (2<<16)
5121#define SPRITE_YUV_ORDER_VYUY (3<<16)
Ville Syrjälä76eebda2014-08-05 11:26:52 +05305122#define SPRITE_ROTATE_180 (1<<15)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005123#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
5124#define SPRITE_INT_GAMMA_ENABLE (1<<13)
5125#define SPRITE_TILED (1<<10)
5126#define SPRITE_DEST_KEY (1<<2)
5127#define _SPRA_LINOFF 0x70284
5128#define _SPRA_STRIDE 0x70288
5129#define _SPRA_POS 0x7028c
5130#define _SPRA_SIZE 0x70290
5131#define _SPRA_KEYVAL 0x70294
5132#define _SPRA_KEYMSK 0x70298
5133#define _SPRA_SURF 0x7029c
5134#define _SPRA_KEYMAX 0x702a0
5135#define _SPRA_TILEOFF 0x702a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01005136#define _SPRA_OFFSET 0x702a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02005137#define _SPRA_SURFLIVE 0x702ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005138#define _SPRA_SCALE 0x70304
5139#define SPRITE_SCALE_ENABLE (1<<31)
5140#define SPRITE_FILTER_MASK (3<<29)
5141#define SPRITE_FILTER_MEDIUM (0<<29)
5142#define SPRITE_FILTER_ENHANCING (1<<29)
5143#define SPRITE_FILTER_SOFTENING (2<<29)
5144#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
5145#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
5146#define _SPRA_GAMC 0x70400
5147
5148#define _SPRB_CTL 0x71280
5149#define _SPRB_LINOFF 0x71284
5150#define _SPRB_STRIDE 0x71288
5151#define _SPRB_POS 0x7128c
5152#define _SPRB_SIZE 0x71290
5153#define _SPRB_KEYVAL 0x71294
5154#define _SPRB_KEYMSK 0x71298
5155#define _SPRB_SURF 0x7129c
5156#define _SPRB_KEYMAX 0x712a0
5157#define _SPRB_TILEOFF 0x712a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01005158#define _SPRB_OFFSET 0x712a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02005159#define _SPRB_SURFLIVE 0x712ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005160#define _SPRB_SCALE 0x71304
5161#define _SPRB_GAMC 0x71400
5162
5163#define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
5164#define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
5165#define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
5166#define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS)
5167#define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
5168#define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
5169#define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
5170#define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
5171#define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
5172#define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
Damien Lespiauc54173a2012-10-26 18:20:11 +01005173#define SPROFFSET(pipe) _PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005174#define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
5175#define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02005176#define SPRSURFLIVE(pipe) _PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005177
Ville Syrjälä921c3b62013-06-25 14:16:35 +03005178#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005179#define SP_ENABLE (1<<31)
Ville Syrjälä4ea67bc2013-11-18 18:32:38 -08005180#define SP_GAMMA_ENABLE (1<<30)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005181#define SP_PIXFORMAT_MASK (0xf<<26)
5182#define SP_FORMAT_YUV422 (0<<26)
5183#define SP_FORMAT_BGR565 (5<<26)
5184#define SP_FORMAT_BGRX8888 (6<<26)
5185#define SP_FORMAT_BGRA8888 (7<<26)
5186#define SP_FORMAT_RGBX1010102 (8<<26)
5187#define SP_FORMAT_RGBA1010102 (9<<26)
5188#define SP_FORMAT_RGBX8888 (0xe<<26)
5189#define SP_FORMAT_RGBA8888 (0xf<<26)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005190#define SP_ALPHA_PREMULTIPLY (1<<23) /* CHV pipe B */
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005191#define SP_SOURCE_KEY (1<<22)
5192#define SP_YUV_BYTE_ORDER_MASK (3<<16)
5193#define SP_YUV_ORDER_YUYV (0<<16)
5194#define SP_YUV_ORDER_UYVY (1<<16)
5195#define SP_YUV_ORDER_YVYU (2<<16)
5196#define SP_YUV_ORDER_VYUY (3<<16)
Ville Syrjälä76eebda2014-08-05 11:26:52 +05305197#define SP_ROTATE_180 (1<<15)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005198#define SP_TILED (1<<10)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005199#define SP_MIRROR (1<<8) /* CHV pipe B */
Ville Syrjälä921c3b62013-06-25 14:16:35 +03005200#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
5201#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
5202#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
5203#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
5204#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
5205#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
5206#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
5207#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
5208#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
5209#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005210#define SP_CONST_ALPHA_ENABLE (1<<31)
Ville Syrjälä921c3b62013-06-25 14:16:35 +03005211#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005212
Ville Syrjälä921c3b62013-06-25 14:16:35 +03005213#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
5214#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
5215#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
5216#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
5217#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
5218#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
5219#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
5220#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
5221#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
5222#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
5223#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
5224#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005225
Ville Syrjälä68d97532015-09-18 20:03:39 +03005226#define SPCNTR(pipe, plane) _PIPE((pipe) * 2 + (plane), _SPACNTR, _SPBCNTR)
5227#define SPLINOFF(pipe, plane) _PIPE((pipe) * 2 + (plane), _SPALINOFF, _SPBLINOFF)
5228#define SPSTRIDE(pipe, plane) _PIPE((pipe) * 2 + (plane), _SPASTRIDE, _SPBSTRIDE)
5229#define SPPOS(pipe, plane) _PIPE((pipe) * 2 + (plane), _SPAPOS, _SPBPOS)
5230#define SPSIZE(pipe, plane) _PIPE((pipe) * 2 + (plane), _SPASIZE, _SPBSIZE)
5231#define SPKEYMINVAL(pipe, plane) _PIPE((pipe) * 2 + (plane), _SPAKEYMINVAL, _SPBKEYMINVAL)
5232#define SPKEYMSK(pipe, plane) _PIPE((pipe) * 2 + (plane), _SPAKEYMSK, _SPBKEYMSK)
5233#define SPSURF(pipe, plane) _PIPE((pipe) * 2 + (plane), _SPASURF, _SPBSURF)
5234#define SPKEYMAXVAL(pipe, plane) _PIPE((pipe) * 2 + (plane), _SPAKEYMAXVAL, _SPBKEYMAXVAL)
5235#define SPTILEOFF(pipe, plane) _PIPE((pipe) * 2 + (plane), _SPATILEOFF, _SPBTILEOFF)
5236#define SPCONSTALPHA(pipe, plane) _PIPE((pipe) * 2 + (plane), _SPACONSTALPHA, _SPBCONSTALPHA)
5237#define SPGAMC(pipe, plane) _PIPE((pipe) * 2 + (plane), _SPAGAMC, _SPBGAMC)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005238
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03005239/*
5240 * CHV pipe B sprite CSC
5241 *
5242 * |cr| |c0 c1 c2| |cr + cr_ioff| |cr_ooff|
5243 * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff|
5244 * |cb| |c6 c7 c8| |cb + cr_ioff| |cb_ooff|
5245 */
5246#define SPCSCYGOFF(sprite) (VLV_DISPLAY_BASE + 0x6d900 + (sprite) * 0x1000)
5247#define SPCSCCBOFF(sprite) (VLV_DISPLAY_BASE + 0x6d904 + (sprite) * 0x1000)
5248#define SPCSCCROFF(sprite) (VLV_DISPLAY_BASE + 0x6d908 + (sprite) * 0x1000)
5249#define SPCSC_OOFF(x) (((x) & 0x7ff) << 16) /* s11 */
5250#define SPCSC_IOFF(x) (((x) & 0x7ff) << 0) /* s11 */
5251
5252#define SPCSCC01(sprite) (VLV_DISPLAY_BASE + 0x6d90c + (sprite) * 0x1000)
5253#define SPCSCC23(sprite) (VLV_DISPLAY_BASE + 0x6d910 + (sprite) * 0x1000)
5254#define SPCSCC45(sprite) (VLV_DISPLAY_BASE + 0x6d914 + (sprite) * 0x1000)
5255#define SPCSCC67(sprite) (VLV_DISPLAY_BASE + 0x6d918 + (sprite) * 0x1000)
5256#define SPCSCC8(sprite) (VLV_DISPLAY_BASE + 0x6d91c + (sprite) * 0x1000)
5257#define SPCSC_C1(x) (((x) & 0x7fff) << 16) /* s3.12 */
5258#define SPCSC_C0(x) (((x) & 0x7fff) << 0) /* s3.12 */
5259
5260#define SPCSCYGICLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d920 + (sprite) * 0x1000)
5261#define SPCSCCBICLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d924 + (sprite) * 0x1000)
5262#define SPCSCCRICLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d928 + (sprite) * 0x1000)
5263#define SPCSC_IMAX(x) (((x) & 0x7ff) << 16) /* s11 */
5264#define SPCSC_IMIN(x) (((x) & 0x7ff) << 0) /* s11 */
5265
5266#define SPCSCYGOCLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d92c + (sprite) * 0x1000)
5267#define SPCSCCBOCLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d930 + (sprite) * 0x1000)
5268#define SPCSCCROCLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d934 + (sprite) * 0x1000)
5269#define SPCSC_OMAX(x) ((x) << 16) /* u10 */
5270#define SPCSC_OMIN(x) ((x) << 0) /* u10 */
5271
Damien Lespiau70d21f02013-07-03 21:06:04 +01005272/* Skylake plane registers */
5273
5274#define _PLANE_CTL_1_A 0x70180
5275#define _PLANE_CTL_2_A 0x70280
5276#define _PLANE_CTL_3_A 0x70380
5277#define PLANE_CTL_ENABLE (1 << 31)
5278#define PLANE_CTL_PIPE_GAMMA_ENABLE (1 << 30)
5279#define PLANE_CTL_FORMAT_MASK (0xf << 24)
5280#define PLANE_CTL_FORMAT_YUV422 ( 0 << 24)
5281#define PLANE_CTL_FORMAT_NV12 ( 1 << 24)
5282#define PLANE_CTL_FORMAT_XRGB_2101010 ( 2 << 24)
5283#define PLANE_CTL_FORMAT_XRGB_8888 ( 4 << 24)
5284#define PLANE_CTL_FORMAT_XRGB_16161616F ( 6 << 24)
5285#define PLANE_CTL_FORMAT_AYUV ( 8 << 24)
5286#define PLANE_CTL_FORMAT_INDEXED ( 12 << 24)
5287#define PLANE_CTL_FORMAT_RGB_565 ( 14 << 24)
5288#define PLANE_CTL_PIPE_CSC_ENABLE (1 << 23)
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00005289#define PLANE_CTL_KEY_ENABLE_MASK (0x3 << 21)
5290#define PLANE_CTL_KEY_ENABLE_SOURCE ( 1 << 21)
5291#define PLANE_CTL_KEY_ENABLE_DESTINATION ( 2 << 21)
Damien Lespiau70d21f02013-07-03 21:06:04 +01005292#define PLANE_CTL_ORDER_BGRX (0 << 20)
5293#define PLANE_CTL_ORDER_RGBX (1 << 20)
5294#define PLANE_CTL_YUV422_ORDER_MASK (0x3 << 16)
5295#define PLANE_CTL_YUV422_YUYV ( 0 << 16)
5296#define PLANE_CTL_YUV422_UYVY ( 1 << 16)
5297#define PLANE_CTL_YUV422_YVYU ( 2 << 16)
5298#define PLANE_CTL_YUV422_VYUY ( 3 << 16)
5299#define PLANE_CTL_DECOMPRESSION_ENABLE (1 << 15)
5300#define PLANE_CTL_TRICKLE_FEED_DISABLE (1 << 14)
5301#define PLANE_CTL_PLANE_GAMMA_DISABLE (1 << 13)
5302#define PLANE_CTL_TILED_MASK (0x7 << 10)
5303#define PLANE_CTL_TILED_LINEAR ( 0 << 10)
5304#define PLANE_CTL_TILED_X ( 1 << 10)
5305#define PLANE_CTL_TILED_Y ( 4 << 10)
5306#define PLANE_CTL_TILED_YF ( 5 << 10)
5307#define PLANE_CTL_ALPHA_MASK (0x3 << 4)
5308#define PLANE_CTL_ALPHA_DISABLE ( 0 << 4)
5309#define PLANE_CTL_ALPHA_SW_PREMULTIPLY ( 2 << 4)
5310#define PLANE_CTL_ALPHA_HW_PREMULTIPLY ( 3 << 4)
Sonika Jindal1447dde2014-10-04 10:53:31 +01005311#define PLANE_CTL_ROTATE_MASK 0x3
5312#define PLANE_CTL_ROTATE_0 0x0
Sonika Jindal3b7a5112015-04-10 14:37:29 +05305313#define PLANE_CTL_ROTATE_90 0x1
Sonika Jindal1447dde2014-10-04 10:53:31 +01005314#define PLANE_CTL_ROTATE_180 0x2
Sonika Jindal3b7a5112015-04-10 14:37:29 +05305315#define PLANE_CTL_ROTATE_270 0x3
Damien Lespiau70d21f02013-07-03 21:06:04 +01005316#define _PLANE_STRIDE_1_A 0x70188
5317#define _PLANE_STRIDE_2_A 0x70288
5318#define _PLANE_STRIDE_3_A 0x70388
5319#define _PLANE_POS_1_A 0x7018c
5320#define _PLANE_POS_2_A 0x7028c
5321#define _PLANE_POS_3_A 0x7038c
5322#define _PLANE_SIZE_1_A 0x70190
5323#define _PLANE_SIZE_2_A 0x70290
5324#define _PLANE_SIZE_3_A 0x70390
5325#define _PLANE_SURF_1_A 0x7019c
5326#define _PLANE_SURF_2_A 0x7029c
5327#define _PLANE_SURF_3_A 0x7039c
5328#define _PLANE_OFFSET_1_A 0x701a4
5329#define _PLANE_OFFSET_2_A 0x702a4
5330#define _PLANE_OFFSET_3_A 0x703a4
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00005331#define _PLANE_KEYVAL_1_A 0x70194
5332#define _PLANE_KEYVAL_2_A 0x70294
5333#define _PLANE_KEYMSK_1_A 0x70198
5334#define _PLANE_KEYMSK_2_A 0x70298
5335#define _PLANE_KEYMAX_1_A 0x701a0
5336#define _PLANE_KEYMAX_2_A 0x702a0
Damien Lespiau8211bd52014-11-04 17:06:44 +00005337#define _PLANE_BUF_CFG_1_A 0x7027c
5338#define _PLANE_BUF_CFG_2_A 0x7037c
Chandra Konduru2cd601c2015-04-27 15:47:37 -07005339#define _PLANE_NV12_BUF_CFG_1_A 0x70278
5340#define _PLANE_NV12_BUF_CFG_2_A 0x70378
Damien Lespiau70d21f02013-07-03 21:06:04 +01005341
5342#define _PLANE_CTL_1_B 0x71180
5343#define _PLANE_CTL_2_B 0x71280
5344#define _PLANE_CTL_3_B 0x71380
5345#define _PLANE_CTL_1(pipe) _PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B)
5346#define _PLANE_CTL_2(pipe) _PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B)
5347#define _PLANE_CTL_3(pipe) _PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B)
5348#define PLANE_CTL(pipe, plane) \
5349 _PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe))
5350
5351#define _PLANE_STRIDE_1_B 0x71188
5352#define _PLANE_STRIDE_2_B 0x71288
5353#define _PLANE_STRIDE_3_B 0x71388
5354#define _PLANE_STRIDE_1(pipe) \
5355 _PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B)
5356#define _PLANE_STRIDE_2(pipe) \
5357 _PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B)
5358#define _PLANE_STRIDE_3(pipe) \
5359 _PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B)
5360#define PLANE_STRIDE(pipe, plane) \
5361 _PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe))
5362
5363#define _PLANE_POS_1_B 0x7118c
5364#define _PLANE_POS_2_B 0x7128c
5365#define _PLANE_POS_3_B 0x7138c
5366#define _PLANE_POS_1(pipe) _PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B)
5367#define _PLANE_POS_2(pipe) _PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B)
5368#define _PLANE_POS_3(pipe) _PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B)
5369#define PLANE_POS(pipe, plane) \
5370 _PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe))
5371
5372#define _PLANE_SIZE_1_B 0x71190
5373#define _PLANE_SIZE_2_B 0x71290
5374#define _PLANE_SIZE_3_B 0x71390
5375#define _PLANE_SIZE_1(pipe) _PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B)
5376#define _PLANE_SIZE_2(pipe) _PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B)
5377#define _PLANE_SIZE_3(pipe) _PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B)
5378#define PLANE_SIZE(pipe, plane) \
5379 _PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe))
5380
5381#define _PLANE_SURF_1_B 0x7119c
5382#define _PLANE_SURF_2_B 0x7129c
5383#define _PLANE_SURF_3_B 0x7139c
5384#define _PLANE_SURF_1(pipe) _PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B)
5385#define _PLANE_SURF_2(pipe) _PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B)
5386#define _PLANE_SURF_3(pipe) _PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B)
5387#define PLANE_SURF(pipe, plane) \
5388 _PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe))
5389
5390#define _PLANE_OFFSET_1_B 0x711a4
5391#define _PLANE_OFFSET_2_B 0x712a4
5392#define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B)
5393#define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B)
5394#define PLANE_OFFSET(pipe, plane) \
5395 _PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe))
5396
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00005397#define _PLANE_KEYVAL_1_B 0x71194
5398#define _PLANE_KEYVAL_2_B 0x71294
5399#define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B)
5400#define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B)
5401#define PLANE_KEYVAL(pipe, plane) \
5402 _PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe))
5403
5404#define _PLANE_KEYMSK_1_B 0x71198
5405#define _PLANE_KEYMSK_2_B 0x71298
5406#define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B)
5407#define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B)
5408#define PLANE_KEYMSK(pipe, plane) \
5409 _PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe))
5410
5411#define _PLANE_KEYMAX_1_B 0x711a0
5412#define _PLANE_KEYMAX_2_B 0x712a0
5413#define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B)
5414#define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B)
5415#define PLANE_KEYMAX(pipe, plane) \
5416 _PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe))
5417
Damien Lespiau8211bd52014-11-04 17:06:44 +00005418#define _PLANE_BUF_CFG_1_B 0x7127c
5419#define _PLANE_BUF_CFG_2_B 0x7137c
5420#define _PLANE_BUF_CFG_1(pipe) \
5421 _PIPE(pipe, _PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B)
5422#define _PLANE_BUF_CFG_2(pipe) \
5423 _PIPE(pipe, _PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B)
5424#define PLANE_BUF_CFG(pipe, plane) \
5425 _PLANE(plane, _PLANE_BUF_CFG_1(pipe), _PLANE_BUF_CFG_2(pipe))
5426
Chandra Konduru2cd601c2015-04-27 15:47:37 -07005427#define _PLANE_NV12_BUF_CFG_1_B 0x71278
5428#define _PLANE_NV12_BUF_CFG_2_B 0x71378
5429#define _PLANE_NV12_BUF_CFG_1(pipe) \
5430 _PIPE(pipe, _PLANE_NV12_BUF_CFG_1_A, _PLANE_NV12_BUF_CFG_1_B)
5431#define _PLANE_NV12_BUF_CFG_2(pipe) \
5432 _PIPE(pipe, _PLANE_NV12_BUF_CFG_2_A, _PLANE_NV12_BUF_CFG_2_B)
5433#define PLANE_NV12_BUF_CFG(pipe, plane) \
5434 _PLANE(plane, _PLANE_NV12_BUF_CFG_1(pipe), _PLANE_NV12_BUF_CFG_2(pipe))
5435
Damien Lespiau8211bd52014-11-04 17:06:44 +00005436/* SKL new cursor registers */
5437#define _CUR_BUF_CFG_A 0x7017c
5438#define _CUR_BUF_CFG_B 0x7117c
5439#define CUR_BUF_CFG(pipe) _PIPE(pipe, _CUR_BUF_CFG_A, _CUR_BUF_CFG_B)
5440
Jesse Barnes585fb112008-07-29 11:54:06 -07005441/* VBIOS regs */
5442#define VGACNTRL 0x71400
5443# define VGA_DISP_DISABLE (1 << 31)
5444# define VGA_2X_MODE (1 << 30)
5445# define VGA_PIPE_B_SELECT (1 << 29)
5446
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02005447#define VLV_VGACNTRL (VLV_DISPLAY_BASE + 0x71400)
5448
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005449/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08005450
5451#define CPU_VGACNTRL 0x41000
5452
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03005453#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
5454#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
5455#define DIGITAL_PORTA_PULSE_DURATION_2ms (0 << 2) /* pre-HSW */
5456#define DIGITAL_PORTA_PULSE_DURATION_4_5ms (1 << 2) /* pre-HSW */
5457#define DIGITAL_PORTA_PULSE_DURATION_6ms (2 << 2) /* pre-HSW */
5458#define DIGITAL_PORTA_PULSE_DURATION_100ms (3 << 2) /* pre-HSW */
5459#define DIGITAL_PORTA_PULSE_DURATION_MASK (3 << 2) /* pre-HSW */
5460#define DIGITAL_PORTA_HOTPLUG_STATUS_MASK (3 << 0)
5461#define DIGITAL_PORTA_HOTPLUG_NO_DETECT (0 << 0)
5462#define DIGITAL_PORTA_HOTPLUG_SHORT_DETECT (1 << 0)
5463#define DIGITAL_PORTA_HOTPLUG_LONG_DETECT (2 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005464
5465/* refresh rate hardware control */
5466#define RR_HW_CTL 0x45300
5467#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
5468#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
5469
5470#define FDI_PLL_BIOS_0 0x46000
Chris Wilson021357a2010-09-07 20:54:59 +01005471#define FDI_PLL_FB_CLOCK_MASK 0xff
Zhenyu Wangb9055052009-06-05 15:38:38 +08005472#define FDI_PLL_BIOS_1 0x46004
5473#define FDI_PLL_BIOS_2 0x46008
5474#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
5475#define DISPLAY_PORT_PLL_BIOS_1 0x46010
5476#define DISPLAY_PORT_PLL_BIOS_2 0x46014
5477
Eric Anholt8956c8b2010-03-18 13:21:14 -07005478#define PCH_3DCGDIS0 0x46020
5479# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
5480# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
5481
Eric Anholt06f37752010-12-14 10:06:46 -08005482#define PCH_3DCGDIS1 0x46024
5483# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
5484
Zhenyu Wangb9055052009-06-05 15:38:38 +08005485#define FDI_PLL_FREQ_CTL 0x46030
5486#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
5487#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
5488#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
5489
5490
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005491#define _PIPEA_DATA_M1 0x60030
Chris Wilson5eddb702010-09-11 13:48:45 +01005492#define PIPE_DATA_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005493#define _PIPEA_DATA_N1 0x60034
Chris Wilson5eddb702010-09-11 13:48:45 +01005494#define PIPE_DATA_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08005495
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005496#define _PIPEA_DATA_M2 0x60038
Chris Wilson5eddb702010-09-11 13:48:45 +01005497#define PIPE_DATA_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005498#define _PIPEA_DATA_N2 0x6003c
Chris Wilson5eddb702010-09-11 13:48:45 +01005499#define PIPE_DATA_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08005500
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005501#define _PIPEA_LINK_M1 0x60040
Chris Wilson5eddb702010-09-11 13:48:45 +01005502#define PIPE_LINK_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005503#define _PIPEA_LINK_N1 0x60044
Chris Wilson5eddb702010-09-11 13:48:45 +01005504#define PIPE_LINK_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08005505
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005506#define _PIPEA_LINK_M2 0x60048
Chris Wilson5eddb702010-09-11 13:48:45 +01005507#define PIPE_LINK_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005508#define _PIPEA_LINK_N2 0x6004c
Chris Wilson5eddb702010-09-11 13:48:45 +01005509#define PIPE_LINK_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08005510
5511/* PIPEB timing regs are same start from 0x61000 */
5512
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005513#define _PIPEB_DATA_M1 0x61030
5514#define _PIPEB_DATA_N1 0x61034
5515#define _PIPEB_DATA_M2 0x61038
5516#define _PIPEB_DATA_N2 0x6103c
5517#define _PIPEB_LINK_M1 0x61040
5518#define _PIPEB_LINK_N1 0x61044
5519#define _PIPEB_LINK_M2 0x61048
5520#define _PIPEB_LINK_N2 0x6104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08005521
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005522#define PIPE_DATA_M1(tran) _TRANSCODER2(tran, _PIPEA_DATA_M1)
5523#define PIPE_DATA_N1(tran) _TRANSCODER2(tran, _PIPEA_DATA_N1)
5524#define PIPE_DATA_M2(tran) _TRANSCODER2(tran, _PIPEA_DATA_M2)
5525#define PIPE_DATA_N2(tran) _TRANSCODER2(tran, _PIPEA_DATA_N2)
5526#define PIPE_LINK_M1(tran) _TRANSCODER2(tran, _PIPEA_LINK_M1)
5527#define PIPE_LINK_N1(tran) _TRANSCODER2(tran, _PIPEA_LINK_N1)
5528#define PIPE_LINK_M2(tran) _TRANSCODER2(tran, _PIPEA_LINK_M2)
5529#define PIPE_LINK_N2(tran) _TRANSCODER2(tran, _PIPEA_LINK_N2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005530
5531/* CPU panel fitter */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005532/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
5533#define _PFA_CTL_1 0x68080
5534#define _PFB_CTL_1 0x68880
Zhenyu Wangb9055052009-06-05 15:38:38 +08005535#define PF_ENABLE (1<<31)
Paulo Zanoni13888d72012-11-20 13:27:41 -02005536#define PF_PIPE_SEL_MASK_IVB (3<<29)
5537#define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
Zhenyu Wangb1f60b72009-10-19 15:43:49 +08005538#define PF_FILTER_MASK (3<<23)
5539#define PF_FILTER_PROGRAMMED (0<<23)
5540#define PF_FILTER_MED_3x3 (1<<23)
5541#define PF_FILTER_EDGE_ENHANCE (2<<23)
5542#define PF_FILTER_EDGE_SOFTEN (3<<23)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005543#define _PFA_WIN_SZ 0x68074
5544#define _PFB_WIN_SZ 0x68874
5545#define _PFA_WIN_POS 0x68070
5546#define _PFB_WIN_POS 0x68870
5547#define _PFA_VSCALE 0x68084
5548#define _PFB_VSCALE 0x68884
5549#define _PFA_HSCALE 0x68090
5550#define _PFB_HSCALE 0x68890
5551
5552#define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
5553#define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
5554#define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
5555#define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
5556#define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005557
Jesse Barnesbd2e2442014-11-13 17:51:47 +00005558#define _PSA_CTL 0x68180
5559#define _PSB_CTL 0x68980
5560#define PS_ENABLE (1<<31)
5561#define _PSA_WIN_SZ 0x68174
5562#define _PSB_WIN_SZ 0x68974
5563#define _PSA_WIN_POS 0x68170
5564#define _PSB_WIN_POS 0x68970
5565
5566#define PS_CTL(pipe) _PIPE(pipe, _PSA_CTL, _PSB_CTL)
5567#define PS_WIN_SZ(pipe) _PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ)
5568#define PS_WIN_POS(pipe) _PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS)
5569
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07005570/*
5571 * Skylake scalers
5572 */
5573#define _PS_1A_CTRL 0x68180
5574#define _PS_2A_CTRL 0x68280
5575#define _PS_1B_CTRL 0x68980
5576#define _PS_2B_CTRL 0x68A80
5577#define _PS_1C_CTRL 0x69180
5578#define PS_SCALER_EN (1 << 31)
5579#define PS_SCALER_MODE_MASK (3 << 28)
5580#define PS_SCALER_MODE_DYN (0 << 28)
5581#define PS_SCALER_MODE_HQ (1 << 28)
5582#define PS_PLANE_SEL_MASK (7 << 25)
Ville Syrjälä68d97532015-09-18 20:03:39 +03005583#define PS_PLANE_SEL(plane) (((plane) + 1) << 25)
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07005584#define PS_FILTER_MASK (3 << 23)
5585#define PS_FILTER_MEDIUM (0 << 23)
5586#define PS_FILTER_EDGE_ENHANCE (2 << 23)
5587#define PS_FILTER_BILINEAR (3 << 23)
5588#define PS_VERT3TAP (1 << 21)
5589#define PS_VERT_INT_INVERT_FIELD1 (0 << 20)
5590#define PS_VERT_INT_INVERT_FIELD0 (1 << 20)
5591#define PS_PWRUP_PROGRESS (1 << 17)
5592#define PS_V_FILTER_BYPASS (1 << 8)
5593#define PS_VADAPT_EN (1 << 7)
5594#define PS_VADAPT_MODE_MASK (3 << 5)
5595#define PS_VADAPT_MODE_LEAST_ADAPT (0 << 5)
5596#define PS_VADAPT_MODE_MOD_ADAPT (1 << 5)
5597#define PS_VADAPT_MODE_MOST_ADAPT (3 << 5)
5598
5599#define _PS_PWR_GATE_1A 0x68160
5600#define _PS_PWR_GATE_2A 0x68260
5601#define _PS_PWR_GATE_1B 0x68960
5602#define _PS_PWR_GATE_2B 0x68A60
5603#define _PS_PWR_GATE_1C 0x69160
5604#define PS_PWR_GATE_DIS_OVERRIDE (1 << 31)
5605#define PS_PWR_GATE_SETTLING_TIME_32 (0 << 3)
5606#define PS_PWR_GATE_SETTLING_TIME_64 (1 << 3)
5607#define PS_PWR_GATE_SETTLING_TIME_96 (2 << 3)
5608#define PS_PWR_GATE_SETTLING_TIME_128 (3 << 3)
5609#define PS_PWR_GATE_SLPEN_8 0
5610#define PS_PWR_GATE_SLPEN_16 1
5611#define PS_PWR_GATE_SLPEN_24 2
5612#define PS_PWR_GATE_SLPEN_32 3
5613
5614#define _PS_WIN_POS_1A 0x68170
5615#define _PS_WIN_POS_2A 0x68270
5616#define _PS_WIN_POS_1B 0x68970
5617#define _PS_WIN_POS_2B 0x68A70
5618#define _PS_WIN_POS_1C 0x69170
5619
5620#define _PS_WIN_SZ_1A 0x68174
5621#define _PS_WIN_SZ_2A 0x68274
5622#define _PS_WIN_SZ_1B 0x68974
5623#define _PS_WIN_SZ_2B 0x68A74
5624#define _PS_WIN_SZ_1C 0x69174
5625
5626#define _PS_VSCALE_1A 0x68184
5627#define _PS_VSCALE_2A 0x68284
5628#define _PS_VSCALE_1B 0x68984
5629#define _PS_VSCALE_2B 0x68A84
5630#define _PS_VSCALE_1C 0x69184
5631
5632#define _PS_HSCALE_1A 0x68190
5633#define _PS_HSCALE_2A 0x68290
5634#define _PS_HSCALE_1B 0x68990
5635#define _PS_HSCALE_2B 0x68A90
5636#define _PS_HSCALE_1C 0x69190
5637
5638#define _PS_VPHASE_1A 0x68188
5639#define _PS_VPHASE_2A 0x68288
5640#define _PS_VPHASE_1B 0x68988
5641#define _PS_VPHASE_2B 0x68A88
5642#define _PS_VPHASE_1C 0x69188
5643
5644#define _PS_HPHASE_1A 0x68194
5645#define _PS_HPHASE_2A 0x68294
5646#define _PS_HPHASE_1B 0x68994
5647#define _PS_HPHASE_2B 0x68A94
5648#define _PS_HPHASE_1C 0x69194
5649
5650#define _PS_ECC_STAT_1A 0x681D0
5651#define _PS_ECC_STAT_2A 0x682D0
5652#define _PS_ECC_STAT_1B 0x689D0
5653#define _PS_ECC_STAT_2B 0x68AD0
5654#define _PS_ECC_STAT_1C 0x691D0
5655
5656#define _ID(id, a, b) ((a) + (id)*((b)-(a)))
5657#define SKL_PS_CTRL(pipe, id) _PIPE(pipe, \
5658 _ID(id, _PS_1A_CTRL, _PS_2A_CTRL), \
5659 _ID(id, _PS_1B_CTRL, _PS_2B_CTRL))
5660#define SKL_PS_PWR_GATE(pipe, id) _PIPE(pipe, \
5661 _ID(id, _PS_PWR_GATE_1A, _PS_PWR_GATE_2A), \
5662 _ID(id, _PS_PWR_GATE_1B, _PS_PWR_GATE_2B))
5663#define SKL_PS_WIN_POS(pipe, id) _PIPE(pipe, \
5664 _ID(id, _PS_WIN_POS_1A, _PS_WIN_POS_2A), \
5665 _ID(id, _PS_WIN_POS_1B, _PS_WIN_POS_2B))
5666#define SKL_PS_WIN_SZ(pipe, id) _PIPE(pipe, \
5667 _ID(id, _PS_WIN_SZ_1A, _PS_WIN_SZ_2A), \
5668 _ID(id, _PS_WIN_SZ_1B, _PS_WIN_SZ_2B))
5669#define SKL_PS_VSCALE(pipe, id) _PIPE(pipe, \
5670 _ID(id, _PS_VSCALE_1A, _PS_VSCALE_2A), \
5671 _ID(id, _PS_VSCALE_1B, _PS_VSCALE_2B))
5672#define SKL_PS_HSCALE(pipe, id) _PIPE(pipe, \
5673 _ID(id, _PS_HSCALE_1A, _PS_HSCALE_2A), \
5674 _ID(id, _PS_HSCALE_1B, _PS_HSCALE_2B))
5675#define SKL_PS_VPHASE(pipe, id) _PIPE(pipe, \
5676 _ID(id, _PS_VPHASE_1A, _PS_VPHASE_2A), \
5677 _ID(id, _PS_VPHASE_1B, _PS_VPHASE_2B))
5678#define SKL_PS_HPHASE(pipe, id) _PIPE(pipe, \
5679 _ID(id, _PS_HPHASE_1A, _PS_HPHASE_2A), \
5680 _ID(id, _PS_HPHASE_1B, _PS_HPHASE_2B))
5681#define SKL_PS_ECC_STAT(pipe, id) _PIPE(pipe, \
5682 _ID(id, _PS_ECC_STAT_1A, _PS_ECC_STAT_2A), \
5683 _ID(id, _PS_ECC_STAT_1B, _PS_ECC_STAT_2B)
5684
Zhenyu Wangb9055052009-06-05 15:38:38 +08005685/* legacy palette */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005686#define _LGC_PALETTE_A 0x4a000
5687#define _LGC_PALETTE_B 0x4a800
Ville Syrjäläf65a9c52015-09-18 20:03:28 +03005688#define LGC_PALETTE(pipe, i) (_PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B) + (i) * 4)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005689
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005690#define _GAMMA_MODE_A 0x4a480
5691#define _GAMMA_MODE_B 0x4ac80
5692#define GAMMA_MODE(pipe) _PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
5693#define GAMMA_MODE_MODE_MASK (3 << 0)
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02005694#define GAMMA_MODE_MODE_8BIT (0 << 0)
5695#define GAMMA_MODE_MODE_10BIT (1 << 0)
5696#define GAMMA_MODE_MODE_12BIT (2 << 0)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005697#define GAMMA_MODE_MODE_SPLIT (3 << 0)
5698
Damien Lespiau83372062015-10-30 17:53:32 +02005699/* DMC/CSR */
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02005700#define CSR_PROGRAM(i) (0x80000 + (i) * 4)
5701#define CSR_SSP_BASE_ADDR_GEN9 0x00002FC0
5702#define CSR_HTP_ADDR_SKL 0x00500034
5703#define CSR_SSP_BASE 0x8F074
5704#define CSR_HTP_SKL 0x8F004
5705#define CSR_LAST_WRITE 0x8F034
5706#define CSR_LAST_WRITE_VALUE 0xc003b400
5707/* MMIO address range for CSR program (0x80000 - 0x82FFF) */
5708#define CSR_MMIO_START_RANGE 0x80000
5709#define CSR_MMIO_END_RANGE 0x8FFFF
Damien Lespiau83372062015-10-30 17:53:32 +02005710#define SKL_CSR_DC3_DC5_COUNT 0x80030
5711#define SKL_CSR_DC5_DC6_COUNT 0x8002C
Mika Kuoppala16e11b92015-10-27 14:47:03 +02005712#define BXT_CSR_DC3_DC5_COUNT 0x80038
Damien Lespiau83372062015-10-30 17:53:32 +02005713
Zhenyu Wangb9055052009-06-05 15:38:38 +08005714/* interrupts */
5715#define DE_MASTER_IRQ_CONTROL (1 << 31)
5716#define DE_SPRITEB_FLIP_DONE (1 << 29)
5717#define DE_SPRITEA_FLIP_DONE (1 << 28)
5718#define DE_PLANEB_FLIP_DONE (1 << 27)
5719#define DE_PLANEA_FLIP_DONE (1 << 26)
Daniel Vetter40da17c2013-10-21 18:04:36 +02005720#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08005721#define DE_PCU_EVENT (1 << 25)
5722#define DE_GTT_FAULT (1 << 24)
5723#define DE_POISON (1 << 23)
5724#define DE_PERFORM_COUNTER (1 << 22)
5725#define DE_PCH_EVENT (1 << 21)
5726#define DE_AUX_CHANNEL_A (1 << 20)
5727#define DE_DP_A_HOTPLUG (1 << 19)
5728#define DE_GSE (1 << 18)
5729#define DE_PIPEB_VBLANK (1 << 15)
5730#define DE_PIPEB_EVEN_FIELD (1 << 14)
5731#define DE_PIPEB_ODD_FIELD (1 << 13)
5732#define DE_PIPEB_LINE_COMPARE (1 << 12)
5733#define DE_PIPEB_VSYNC (1 << 11)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02005734#define DE_PIPEB_CRC_DONE (1 << 10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005735#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
5736#define DE_PIPEA_VBLANK (1 << 7)
Daniel Vetter40da17c2013-10-21 18:04:36 +02005737#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08005738#define DE_PIPEA_EVEN_FIELD (1 << 6)
5739#define DE_PIPEA_ODD_FIELD (1 << 5)
5740#define DE_PIPEA_LINE_COMPARE (1 << 4)
5741#define DE_PIPEA_VSYNC (1 << 3)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02005742#define DE_PIPEA_CRC_DONE (1 << 2)
Daniel Vetter40da17c2013-10-21 18:04:36 +02005743#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08005744#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
Daniel Vetter40da17c2013-10-21 18:04:36 +02005745#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08005746
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07005747/* More Ivybridge lolz */
Paulo Zanoni86642812013-04-12 17:57:57 -03005748#define DE_ERR_INT_IVB (1<<30)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07005749#define DE_GSE_IVB (1<<29)
5750#define DE_PCH_EVENT_IVB (1<<28)
5751#define DE_DP_A_HOTPLUG_IVB (1<<27)
5752#define DE_AUX_CHANNEL_A_IVB (1<<26)
Chris Wilsonb615b572012-05-02 09:52:12 +01005753#define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
5754#define DE_PLANEC_FLIP_DONE_IVB (1<<13)
5755#define DE_PIPEC_VBLANK_IVB (1<<10)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07005756#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07005757#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07005758#define DE_PIPEB_VBLANK_IVB (1<<5)
Chris Wilsonb615b572012-05-02 09:52:12 +01005759#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
5760#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
Daniel Vetter40da17c2013-10-21 18:04:36 +02005761#define DE_PLANE_FLIP_DONE_IVB(plane) (1<< (3 + 5*(plane)))
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07005762#define DE_PIPEA_VBLANK_IVB (1<<0)
Ville Syrjälä68d97532015-09-18 20:03:39 +03005763#define DE_PIPE_VBLANK_IVB(pipe) (1 << ((pipe) * 5))
Paulo Zanonib5184212013-07-12 20:00:08 -03005764
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07005765#define VLV_MASTER_IER 0x4400c /* Gunit master IER */
5766#define MASTER_INTERRUPT_ENABLE (1<<31)
5767
Zhenyu Wangb9055052009-06-05 15:38:38 +08005768#define DEISR 0x44000
5769#define DEIMR 0x44004
5770#define DEIIR 0x44008
5771#define DEIER 0x4400c
5772
Zhenyu Wangb9055052009-06-05 15:38:38 +08005773#define GTISR 0x44010
5774#define GTIMR 0x44014
5775#define GTIIR 0x44018
5776#define GTIER 0x4401c
5777
Ben Widawskyabd58f02013-11-02 21:07:09 -07005778#define GEN8_MASTER_IRQ 0x44200
5779#define GEN8_MASTER_IRQ_CONTROL (1<<31)
5780#define GEN8_PCU_IRQ (1<<30)
5781#define GEN8_DE_PCH_IRQ (1<<23)
5782#define GEN8_DE_MISC_IRQ (1<<22)
5783#define GEN8_DE_PORT_IRQ (1<<20)
5784#define GEN8_DE_PIPE_C_IRQ (1<<18)
5785#define GEN8_DE_PIPE_B_IRQ (1<<17)
5786#define GEN8_DE_PIPE_A_IRQ (1<<16)
Ville Syrjälä68d97532015-09-18 20:03:39 +03005787#define GEN8_DE_PIPE_IRQ(pipe) (1<<(16+(pipe)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07005788#define GEN8_GT_VECS_IRQ (1<<6)
Ben Widawsky09610212014-05-15 20:58:08 +03005789#define GEN8_GT_PM_IRQ (1<<4)
Ben Widawskyabd58f02013-11-02 21:07:09 -07005790#define GEN8_GT_VCS2_IRQ (1<<3)
5791#define GEN8_GT_VCS1_IRQ (1<<2)
5792#define GEN8_GT_BCS_IRQ (1<<1)
5793#define GEN8_GT_RCS_IRQ (1<<0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07005794
5795#define GEN8_GT_ISR(which) (0x44300 + (0x10 * (which)))
5796#define GEN8_GT_IMR(which) (0x44304 + (0x10 * (which)))
5797#define GEN8_GT_IIR(which) (0x44308 + (0x10 * (which)))
5798#define GEN8_GT_IER(which) (0x4430c + (0x10 * (which)))
5799
Ben Widawskyabd58f02013-11-02 21:07:09 -07005800#define GEN8_RCS_IRQ_SHIFT 0
Dave Gordon4df001d2015-08-12 15:43:42 +01005801#define GEN8_BCS_IRQ_SHIFT 16
Ben Widawskyabd58f02013-11-02 21:07:09 -07005802#define GEN8_VCS1_IRQ_SHIFT 0
Dave Gordon4df001d2015-08-12 15:43:42 +01005803#define GEN8_VCS2_IRQ_SHIFT 16
Ben Widawskyabd58f02013-11-02 21:07:09 -07005804#define GEN8_VECS_IRQ_SHIFT 0
Dave Gordon4df001d2015-08-12 15:43:42 +01005805#define GEN8_WD_IRQ_SHIFT 16
Ben Widawskyabd58f02013-11-02 21:07:09 -07005806
5807#define GEN8_DE_PIPE_ISR(pipe) (0x44400 + (0x10 * (pipe)))
5808#define GEN8_DE_PIPE_IMR(pipe) (0x44404 + (0x10 * (pipe)))
5809#define GEN8_DE_PIPE_IIR(pipe) (0x44408 + (0x10 * (pipe)))
5810#define GEN8_DE_PIPE_IER(pipe) (0x4440c + (0x10 * (pipe)))
Daniel Vetter38d83c962013-11-07 11:05:46 +01005811#define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
Ben Widawskyabd58f02013-11-02 21:07:09 -07005812#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
5813#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
5814#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
5815#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
5816#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
5817#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
Damien Lespiaud0e1f1c2014-04-08 01:22:44 +01005818#define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
Ben Widawskyabd58f02013-11-02 21:07:09 -07005819#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
5820#define GEN8_PIPE_VSYNC (1 << 1)
5821#define GEN8_PIPE_VBLANK (1 << 0)
Damien Lespiau770de832014-03-20 20:45:01 +00005822#define GEN9_PIPE_CURSOR_FAULT (1 << 11)
Damien Lespiaub21249c2015-03-17 11:39:33 +02005823#define GEN9_PIPE_PLANE4_FAULT (1 << 10)
Damien Lespiau770de832014-03-20 20:45:01 +00005824#define GEN9_PIPE_PLANE3_FAULT (1 << 9)
5825#define GEN9_PIPE_PLANE2_FAULT (1 << 8)
5826#define GEN9_PIPE_PLANE1_FAULT (1 << 7)
Damien Lespiaub21249c2015-03-17 11:39:33 +02005827#define GEN9_PIPE_PLANE4_FLIP_DONE (1 << 6)
Damien Lespiau770de832014-03-20 20:45:01 +00005828#define GEN9_PIPE_PLANE3_FLIP_DONE (1 << 5)
5829#define GEN9_PIPE_PLANE2_FLIP_DONE (1 << 4)
5830#define GEN9_PIPE_PLANE1_FLIP_DONE (1 << 3)
Ville Syrjälä68d97532015-09-18 20:03:39 +03005831#define GEN9_PIPE_PLANE_FLIP_DONE(p) (1 << (3 + (p)))
Daniel Vetter30100f22013-11-07 14:49:24 +01005832#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
5833 (GEN8_PIPE_CURSOR_FAULT | \
5834 GEN8_PIPE_SPRITE_FAULT | \
5835 GEN8_PIPE_PRIMARY_FAULT)
Damien Lespiau770de832014-03-20 20:45:01 +00005836#define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \
5837 (GEN9_PIPE_CURSOR_FAULT | \
Damien Lespiaub21249c2015-03-17 11:39:33 +02005838 GEN9_PIPE_PLANE4_FAULT | \
Damien Lespiau770de832014-03-20 20:45:01 +00005839 GEN9_PIPE_PLANE3_FAULT | \
5840 GEN9_PIPE_PLANE2_FAULT | \
5841 GEN9_PIPE_PLANE1_FAULT)
Ben Widawskyabd58f02013-11-02 21:07:09 -07005842
5843#define GEN8_DE_PORT_ISR 0x44440
5844#define GEN8_DE_PORT_IMR 0x44444
5845#define GEN8_DE_PORT_IIR 0x44448
5846#define GEN8_DE_PORT_IER 0x4444c
Jesse Barnes88e04702014-11-13 17:51:48 +00005847#define GEN9_AUX_CHANNEL_D (1 << 27)
5848#define GEN9_AUX_CHANNEL_C (1 << 26)
5849#define GEN9_AUX_CHANNEL_B (1 << 25)
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02005850#define BXT_DE_PORT_HP_DDIC (1 << 5)
5851#define BXT_DE_PORT_HP_DDIB (1 << 4)
5852#define BXT_DE_PORT_HP_DDIA (1 << 3)
5853#define BXT_DE_PORT_HOTPLUG_MASK (BXT_DE_PORT_HP_DDIA | \
5854 BXT_DE_PORT_HP_DDIB | \
5855 BXT_DE_PORT_HP_DDIC)
5856#define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
Shashank Sharma9e637432014-08-22 17:40:43 +05305857#define BXT_DE_PORT_GMBUS (1 << 1)
Daniel Vetter6d766f02013-11-07 14:49:55 +01005858#define GEN8_AUX_CHANNEL_A (1 << 0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07005859
5860#define GEN8_DE_MISC_ISR 0x44460
5861#define GEN8_DE_MISC_IMR 0x44464
5862#define GEN8_DE_MISC_IIR 0x44468
5863#define GEN8_DE_MISC_IER 0x4446c
5864#define GEN8_DE_MISC_GSE (1 << 27)
5865
5866#define GEN8_PCU_ISR 0x444e0
5867#define GEN8_PCU_IMR 0x444e4
5868#define GEN8_PCU_IIR 0x444e8
5869#define GEN8_PCU_IER 0x444ec
5870
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005871#define ILK_DISPLAY_CHICKEN2 0x42004
Eric Anholt67e92af2010-11-06 14:53:33 -07005872/* Required on all Ironlake and Sandybridge according to the B-Spec. */
5873#define ILK_ELPIN_409_SELECT (1 << 25)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005874#define ILK_DPARB_GATE (1<<22)
5875#define ILK_VSDPFD_FULL (1<<21)
Damien Lespiaue3589902014-02-07 19:12:50 +00005876#define FUSE_STRAP 0x42014
5877#define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
5878#define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
5879#define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
5880#define ILK_HDCP_DISABLE (1 << 25)
5881#define ILK_eDP_A_DISABLE (1 << 24)
5882#define HSW_CDCLK_LIMIT (1 << 24)
5883#define ILK_DESKTOP (1 << 23)
Yuanhan Liu13982612010-12-15 15:42:31 +08005884
Damien Lespiau231e54f2012-10-19 17:55:41 +01005885#define ILK_DSPCLK_GATE_D 0x42020
5886#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
5887#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
5888#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
5889#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
5890#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005891
Eric Anholt116ac8d2011-12-21 10:31:09 -08005892#define IVB_CHICKEN3 0x4200c
5893# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
5894# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
5895
Paulo Zanoni90a88642013-05-03 17:23:45 -03005896#define CHICKEN_PAR1_1 0x42080
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07005897#define DPA_MASK_VBLANK_SRD (1 << 15)
Paulo Zanoni90a88642013-05-03 17:23:45 -03005898#define FORCE_ARB_IDLE_PLANES (1 << 14)
5899
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07005900#define _CHICKEN_PIPESL_1_A 0x420b0
5901#define _CHICKEN_PIPESL_1_B 0x420b4
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02005902#define HSW_FBCQ_DIS (1 << 22)
5903#define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07005904#define CHICKEN_PIPESL_1(pipe) _PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
5905
Zhenyu Wang553bd142009-09-02 10:57:52 +08005906#define DISP_ARB_CTL 0x45000
5907#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005908#define DISP_FBC_WM_DIS (1<<15)
Ville Syrjäläac9545f2013-12-05 15:51:28 +02005909#define DISP_ARB_CTL2 0x45004
5910#define DISP_DATA_PARTITION_5_6 (1<<6)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305911#define DBUF_CTL 0x45008
5912#define DBUF_POWER_REQUEST (1<<31)
5913#define DBUF_POWER_STATE (1<<30)
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07005914#define GEN7_MSG_CTL 0x45010
5915#define WAIT_FOR_PCH_RESET_ACK (1<<1)
5916#define WAIT_FOR_PCH_FLR_ACK (1<<0)
Daniel Vetter6ba844b2014-01-22 23:39:30 +01005917#define HSW_NDE_RSTWRN_OPT 0x46408
5918#define RESET_PCH_HANDSHAKE_ENABLE (1<<4)
Zhenyu Wang553bd142009-09-02 10:57:52 +08005919
Damien Lespiaua9419e82015-06-04 18:21:30 +01005920#define SKL_DFSM 0x51000
5921#define SKL_DFSM_CDCLK_LIMIT_MASK (3 << 23)
5922#define SKL_DFSM_CDCLK_LIMIT_675 (0 << 23)
5923#define SKL_DFSM_CDCLK_LIMIT_540 (1 << 23)
5924#define SKL_DFSM_CDCLK_LIMIT_450 (2 << 23)
5925#define SKL_DFSM_CDCLK_LIMIT_337_5 (3 << 23)
5926
Damien Lespiauf1d3d342015-05-06 14:36:27 +01005927#define FF_SLICE_CS_CHICKEN2 0x20e4
Damien Lespiau2caa3b22015-02-09 19:33:20 +00005928#define GEN9_TSG_BARRIER_ACK_DISABLE (1<<8)
5929
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08005930/* GEN7 chicken */
Kenneth Graunked71de142012-02-08 12:53:52 -08005931#define GEN7_COMMON_SLICE_CHICKEN1 0x7010
5932# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
Damien Lespiau183c6da2015-02-09 19:33:11 +00005933# define GEN9_RHWO_OPTIMIZATION_DISABLE (1<<14)
Ben Widawskya75f3622013-11-02 21:07:59 -07005934#define COMMON_SLICE_CHICKEN2 0x7014
5935# define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1<<0)
Kenneth Graunked71de142012-02-08 12:53:52 -08005936
Damien Lespiaud0bbbc42015-02-09 19:33:16 +00005937#define HIZ_CHICKEN 0x7018
5938# define CHV_HZ_8X8_MODE_IN_1X (1<<15)
5939# define BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE (1<<3)
Kenneth Graunked60de812015-01-10 18:02:22 -08005940
Damien Lespiau183c6da2015-02-09 19:33:11 +00005941#define GEN9_SLICE_COMMON_ECO_CHICKEN0 0x7308
5942#define DISABLE_PIXEL_MASK_CAMMING (1<<14)
5943
Ville Syrjälä031994e2014-01-22 21:32:46 +02005944#define GEN7_L3SQCREG1 0xB010
5945#define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
5946
Rodrigo Vivi51ce4db2015-03-31 16:03:21 -07005947#define GEN8_L3SQCREG1 0xB100
5948#define BDW_WA_L3SQCREG1_DEFAULT 0x784000
5949
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08005950#define GEN7_L3CNTLREG1 0xB01C
Chris Wilson1af84522014-02-14 22:34:43 +00005951#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
Jesse Barnesd0cf5ea2012-10-25 12:15:41 -07005952#define GEN7_L3AGDIS (1<<19)
Brad Volkinc9224fa2014-06-17 14:10:34 -07005953#define GEN7_L3CNTLREG2 0xB020
5954#define GEN7_L3CNTLREG3 0xB024
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08005955
5956#define GEN7_L3_CHICKEN_MODE_REGISTER 0xB030
5957#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
5958
Jesse Barnes61939d92012-10-02 17:43:38 -05005959#define GEN7_L3SQCREG4 0xb034
5960#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
5961
Damien Lespiau8bc0ccf2015-02-09 19:33:18 +00005962#define GEN8_L3SQCREG4 0xb118
5963#define GEN8_LQSC_RO_PERF_DIS (1<<27)
Arun Siluveryc82435b2015-06-19 18:37:13 +01005964#define GEN8_LQSC_FLUSH_COHERENT_LINES (1<<21)
Damien Lespiau8bc0ccf2015-02-09 19:33:18 +00005965
Ben Widawsky63801f22013-12-12 17:26:03 -08005966/* GEN8 chicken */
5967#define HDC_CHICKEN0 0x7300
Imre Deak2a0ee942015-05-19 17:05:41 +03005968#define HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE (1<<15)
Rodrigo Vivida096542014-09-19 20:16:27 -04005969#define HDC_FENCE_DEST_SLM_DISABLE (1<<14)
Damien Lespiau35cb6f32015-02-10 10:31:00 +00005970#define HDC_DONOT_FETCH_MEM_WHEN_MASKED (1<<11)
5971#define HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT (1<<5)
5972#define HDC_FORCE_NON_COHERENT (1<<4)
Damien Lespiau65ca7512015-02-09 19:33:22 +00005973#define HDC_BARRIER_PERFORMANCE_DISABLE (1<<10)
Ben Widawsky63801f22013-12-12 17:26:03 -08005974
Ben Widawsky38a39a72015-03-11 10:54:53 +02005975/* GEN9 chicken */
5976#define SLICE_ECO_CHICKEN0 0x7308
5977#define PIXEL_MASK_CAMMING_DISABLE (1 << 14)
5978
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08005979/* WaCatErrorRejectionIssue */
5980#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG 0x9030
5981#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
5982
Francisco Jerezf3fc4882013-10-02 15:53:16 -07005983#define HSW_SCRATCH1 0xb038
5984#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1<<27)
5985
Damien Lespiau77719d22015-02-09 19:33:13 +00005986#define BDW_SCRATCH1 0xb11c
5987#define GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE (1<<2)
5988
Zhenyu Wangb9055052009-06-05 15:38:38 +08005989/* PCH */
5990
Adam Jackson23e81d62012-06-06 15:45:44 -04005991/* south display engine interrupt: IBX */
Jesse Barnes776ad802011-01-04 15:09:39 -08005992#define SDE_AUDIO_POWER_D (1 << 27)
5993#define SDE_AUDIO_POWER_C (1 << 26)
5994#define SDE_AUDIO_POWER_B (1 << 25)
5995#define SDE_AUDIO_POWER_SHIFT (25)
5996#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
5997#define SDE_GMBUS (1 << 24)
5998#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
5999#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
6000#define SDE_AUDIO_HDCP_MASK (3 << 22)
6001#define SDE_AUDIO_TRANSB (1 << 21)
6002#define SDE_AUDIO_TRANSA (1 << 20)
6003#define SDE_AUDIO_TRANS_MASK (3 << 20)
6004#define SDE_POISON (1 << 19)
6005/* 18 reserved */
6006#define SDE_FDI_RXB (1 << 17)
6007#define SDE_FDI_RXA (1 << 16)
6008#define SDE_FDI_MASK (3 << 16)
6009#define SDE_AUXD (1 << 15)
6010#define SDE_AUXC (1 << 14)
6011#define SDE_AUXB (1 << 13)
6012#define SDE_AUX_MASK (7 << 13)
6013/* 12 reserved */
Zhenyu Wangb9055052009-06-05 15:38:38 +08006014#define SDE_CRT_HOTPLUG (1 << 11)
6015#define SDE_PORTD_HOTPLUG (1 << 10)
6016#define SDE_PORTC_HOTPLUG (1 << 9)
6017#define SDE_PORTB_HOTPLUG (1 << 8)
6018#define SDE_SDVOB_HOTPLUG (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05006019#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
6020 SDE_SDVOB_HOTPLUG | \
6021 SDE_PORTB_HOTPLUG | \
6022 SDE_PORTC_HOTPLUG | \
6023 SDE_PORTD_HOTPLUG)
Jesse Barnes776ad802011-01-04 15:09:39 -08006024#define SDE_TRANSB_CRC_DONE (1 << 5)
6025#define SDE_TRANSB_CRC_ERR (1 << 4)
6026#define SDE_TRANSB_FIFO_UNDER (1 << 3)
6027#define SDE_TRANSA_CRC_DONE (1 << 2)
6028#define SDE_TRANSA_CRC_ERR (1 << 1)
6029#define SDE_TRANSA_FIFO_UNDER (1 << 0)
6030#define SDE_TRANS_MASK (0x3f)
Adam Jackson23e81d62012-06-06 15:45:44 -04006031
6032/* south display engine interrupt: CPT/PPT */
6033#define SDE_AUDIO_POWER_D_CPT (1 << 31)
6034#define SDE_AUDIO_POWER_C_CPT (1 << 30)
6035#define SDE_AUDIO_POWER_B_CPT (1 << 29)
6036#define SDE_AUDIO_POWER_SHIFT_CPT 29
6037#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
6038#define SDE_AUXD_CPT (1 << 27)
6039#define SDE_AUXC_CPT (1 << 26)
6040#define SDE_AUXB_CPT (1 << 25)
6041#define SDE_AUX_MASK_CPT (7 << 25)
Xiong Zhang26951ca2015-08-17 15:55:50 +08006042#define SDE_PORTE_HOTPLUG_SPT (1 << 25)
Ville Syrjälä74c0b392015-08-27 23:56:07 +03006043#define SDE_PORTA_HOTPLUG_SPT (1 << 24)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006044#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
6045#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
6046#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
Adam Jackson23e81d62012-06-06 15:45:44 -04006047#define SDE_CRT_HOTPLUG_CPT (1 << 19)
Daniel Vetter73c352a2013-03-26 22:38:43 +01006048#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01006049#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
Daniel Vetter73c352a2013-03-26 22:38:43 +01006050 SDE_SDVOB_HOTPLUG_CPT | \
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01006051 SDE_PORTD_HOTPLUG_CPT | \
6052 SDE_PORTC_HOTPLUG_CPT | \
6053 SDE_PORTB_HOTPLUG_CPT)
Xiong Zhang26951ca2015-08-17 15:55:50 +08006054#define SDE_HOTPLUG_MASK_SPT (SDE_PORTE_HOTPLUG_SPT | \
6055 SDE_PORTD_HOTPLUG_CPT | \
6056 SDE_PORTC_HOTPLUG_CPT | \
Ville Syrjälä74c0b392015-08-27 23:56:07 +03006057 SDE_PORTB_HOTPLUG_CPT | \
6058 SDE_PORTA_HOTPLUG_SPT)
Adam Jackson23e81d62012-06-06 15:45:44 -04006059#define SDE_GMBUS_CPT (1 << 17)
Paulo Zanoni86642812013-04-12 17:57:57 -03006060#define SDE_ERROR_CPT (1 << 16)
Adam Jackson23e81d62012-06-06 15:45:44 -04006061#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
6062#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
6063#define SDE_FDI_RXC_CPT (1 << 8)
6064#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
6065#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
6066#define SDE_FDI_RXB_CPT (1 << 4)
6067#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
6068#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
6069#define SDE_FDI_RXA_CPT (1 << 0)
6070#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
6071 SDE_AUDIO_CP_REQ_B_CPT | \
6072 SDE_AUDIO_CP_REQ_A_CPT)
6073#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
6074 SDE_AUDIO_CP_CHG_B_CPT | \
6075 SDE_AUDIO_CP_CHG_A_CPT)
6076#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
6077 SDE_FDI_RXB_CPT | \
6078 SDE_FDI_RXA_CPT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006079
6080#define SDEISR 0xc4000
6081#define SDEIMR 0xc4004
6082#define SDEIIR 0xc4008
6083#define SDEIER 0xc400c
6084
Paulo Zanoni86642812013-04-12 17:57:57 -03006085#define SERR_INT 0xc4040
Paulo Zanonide032bf2013-04-12 17:57:58 -03006086#define SERR_INT_POISON (1<<31)
Paulo Zanoni86642812013-04-12 17:57:57 -03006087#define SERR_INT_TRANS_C_FIFO_UNDERRUN (1<<6)
6088#define SERR_INT_TRANS_B_FIFO_UNDERRUN (1<<3)
6089#define SERR_INT_TRANS_A_FIFO_UNDERRUN (1<<0)
Ville Syrjälä68d97532015-09-18 20:03:39 +03006090#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1<<((pipe)*3))
Paulo Zanoni86642812013-04-12 17:57:57 -03006091
Zhenyu Wangb9055052009-06-05 15:38:38 +08006092/* digital port hotplug */
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03006093#define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */
Ville Syrjälä195baa02015-08-27 23:56:00 +03006094#define PORTA_HOTPLUG_ENABLE (1 << 28) /* LPT:LP+ & BXT */
6095#define PORTA_HOTPLUG_STATUS_MASK (3 << 24) /* SPT+ & BXT */
6096#define PORTA_HOTPLUG_NO_DETECT (0 << 24) /* SPT+ & BXT */
6097#define PORTA_HOTPLUG_SHORT_DETECT (1 << 24) /* SPT+ & BXT */
6098#define PORTA_HOTPLUG_LONG_DETECT (2 << 24) /* SPT+ & BXT */
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03006099#define PORTD_HOTPLUG_ENABLE (1 << 20)
6100#define PORTD_PULSE_DURATION_2ms (0 << 18) /* pre-LPT */
6101#define PORTD_PULSE_DURATION_4_5ms (1 << 18) /* pre-LPT */
6102#define PORTD_PULSE_DURATION_6ms (2 << 18) /* pre-LPT */
6103#define PORTD_PULSE_DURATION_100ms (3 << 18) /* pre-LPT */
6104#define PORTD_PULSE_DURATION_MASK (3 << 18) /* pre-LPT */
6105#define PORTD_HOTPLUG_STATUS_MASK (3 << 16)
Damien Lespiaub6965192012-12-13 16:08:59 +00006106#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
6107#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
6108#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03006109#define PORTC_HOTPLUG_ENABLE (1 << 12)
6110#define PORTC_PULSE_DURATION_2ms (0 << 10) /* pre-LPT */
6111#define PORTC_PULSE_DURATION_4_5ms (1 << 10) /* pre-LPT */
6112#define PORTC_PULSE_DURATION_6ms (2 << 10) /* pre-LPT */
6113#define PORTC_PULSE_DURATION_100ms (3 << 10) /* pre-LPT */
6114#define PORTC_PULSE_DURATION_MASK (3 << 10) /* pre-LPT */
6115#define PORTC_HOTPLUG_STATUS_MASK (3 << 8)
Damien Lespiaub6965192012-12-13 16:08:59 +00006116#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
6117#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
6118#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03006119#define PORTB_HOTPLUG_ENABLE (1 << 4)
6120#define PORTB_PULSE_DURATION_2ms (0 << 2) /* pre-LPT */
6121#define PORTB_PULSE_DURATION_4_5ms (1 << 2) /* pre-LPT */
6122#define PORTB_PULSE_DURATION_6ms (2 << 2) /* pre-LPT */
6123#define PORTB_PULSE_DURATION_100ms (3 << 2) /* pre-LPT */
6124#define PORTB_PULSE_DURATION_MASK (3 << 2) /* pre-LPT */
6125#define PORTB_HOTPLUG_STATUS_MASK (3 << 0)
Damien Lespiaub6965192012-12-13 16:08:59 +00006126#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
6127#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
6128#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006129
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03006130#define PCH_PORT_HOTPLUG2 0xc403C /* SHOTPLUG_CTL2 SPT+ */
6131#define PORTE_HOTPLUG_ENABLE (1 << 4)
6132#define PORTE_HOTPLUG_STATUS_MASK (3 << 0)
Xiong Zhang26951ca2015-08-17 15:55:50 +08006133#define PORTE_HOTPLUG_NO_DETECT (0 << 0)
6134#define PORTE_HOTPLUG_SHORT_DETECT (1 << 0)
6135#define PORTE_HOTPLUG_LONG_DETECT (2 << 0)
6136
Zhenyu Wangb9055052009-06-05 15:38:38 +08006137#define PCH_GPIOA 0xc5010
6138#define PCH_GPIOB 0xc5014
6139#define PCH_GPIOC 0xc5018
6140#define PCH_GPIOD 0xc501c
6141#define PCH_GPIOE 0xc5020
6142#define PCH_GPIOF 0xc5024
6143
Eric Anholtf0217c42009-12-01 11:56:30 -08006144#define PCH_GMBUS0 0xc5100
6145#define PCH_GMBUS1 0xc5104
6146#define PCH_GMBUS2 0xc5108
6147#define PCH_GMBUS3 0xc510c
6148#define PCH_GMBUS4 0xc5110
6149#define PCH_GMBUS5 0xc5120
6150
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006151#define _PCH_DPLL_A 0xc6014
6152#define _PCH_DPLL_B 0xc6018
Daniel Vettere9a632a2013-06-05 13:34:13 +02006153#define PCH_DPLL(pll) (pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006154
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006155#define _PCH_FPA0 0xc6040
Chris Wilsonc1858122010-12-03 21:35:48 +00006156#define FP_CB_TUNE (0x3<<22)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006157#define _PCH_FPA1 0xc6044
6158#define _PCH_FPB0 0xc6048
6159#define _PCH_FPB1 0xc604c
Daniel Vettere9a632a2013-06-05 13:34:13 +02006160#define PCH_FP0(pll) (pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
6161#define PCH_FP1(pll) (pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006162
6163#define PCH_DPLL_TEST 0xc606c
6164
6165#define PCH_DREF_CONTROL 0xC6200
6166#define DREF_CONTROL_MASK 0x7fc3
6167#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
6168#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
6169#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
6170#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
6171#define DREF_SSC_SOURCE_DISABLE (0<<11)
6172#define DREF_SSC_SOURCE_ENABLE (2<<11)
Zhenyu Wangc038e512009-10-19 15:43:48 +08006173#define DREF_SSC_SOURCE_MASK (3<<11)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006174#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
6175#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
6176#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
Zhenyu Wangc038e512009-10-19 15:43:48 +08006177#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006178#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
6179#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
Jesse Barnes92f25842011-01-04 15:09:34 -08006180#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006181#define DREF_SSC4_DOWNSPREAD (0<<6)
6182#define DREF_SSC4_CENTERSPREAD (1<<6)
6183#define DREF_SSC1_DISABLE (0<<1)
6184#define DREF_SSC1_ENABLE (1<<1)
6185#define DREF_SSC4_DISABLE (0)
6186#define DREF_SSC4_ENABLE (1)
6187
6188#define PCH_RAWCLK_FREQ 0xc6204
6189#define FDL_TP1_TIMER_SHIFT 12
6190#define FDL_TP1_TIMER_MASK (3<<12)
6191#define FDL_TP2_TIMER_SHIFT 10
6192#define FDL_TP2_TIMER_MASK (3<<10)
6193#define RAWCLK_FREQ_MASK 0x3ff
6194
6195#define PCH_DPLL_TMR_CFG 0xc6208
6196
6197#define PCH_SSC4_PARMS 0xc6210
6198#define PCH_SSC4_AUX_PARMS 0xc6214
6199
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006200#define PCH_DPLL_SEL 0xc7000
Ville Syrjälä68d97532015-09-18 20:03:39 +03006201#define TRANS_DPLLB_SEL(pipe) (1 << ((pipe) * 4))
Daniel Vetter11887392013-06-05 13:34:09 +02006202#define TRANS_DPLLA_SEL(pipe) 0
Ville Syrjälä68d97532015-09-18 20:03:39 +03006203#define TRANS_DPLL_ENABLE(pipe) (1 << ((pipe) * 4 + 3))
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006204
Zhenyu Wangb9055052009-06-05 15:38:38 +08006205/* transcoder */
6206
Daniel Vetter275f01b22013-05-03 11:49:47 +02006207#define _PCH_TRANS_HTOTAL_A 0xe0000
6208#define TRANS_HTOTAL_SHIFT 16
6209#define TRANS_HACTIVE_SHIFT 0
6210#define _PCH_TRANS_HBLANK_A 0xe0004
6211#define TRANS_HBLANK_END_SHIFT 16
6212#define TRANS_HBLANK_START_SHIFT 0
6213#define _PCH_TRANS_HSYNC_A 0xe0008
6214#define TRANS_HSYNC_END_SHIFT 16
6215#define TRANS_HSYNC_START_SHIFT 0
6216#define _PCH_TRANS_VTOTAL_A 0xe000c
6217#define TRANS_VTOTAL_SHIFT 16
6218#define TRANS_VACTIVE_SHIFT 0
6219#define _PCH_TRANS_VBLANK_A 0xe0010
6220#define TRANS_VBLANK_END_SHIFT 16
6221#define TRANS_VBLANK_START_SHIFT 0
6222#define _PCH_TRANS_VSYNC_A 0xe0014
6223#define TRANS_VSYNC_END_SHIFT 16
6224#define TRANS_VSYNC_START_SHIFT 0
6225#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
Zhenyu Wangb9055052009-06-05 15:38:38 +08006226
Daniel Vettere3b95f12013-05-03 11:49:49 +02006227#define _PCH_TRANSA_DATA_M1 0xe0030
6228#define _PCH_TRANSA_DATA_N1 0xe0034
6229#define _PCH_TRANSA_DATA_M2 0xe0038
6230#define _PCH_TRANSA_DATA_N2 0xe003c
6231#define _PCH_TRANSA_LINK_M1 0xe0040
6232#define _PCH_TRANSA_LINK_N1 0xe0044
6233#define _PCH_TRANSA_LINK_M2 0xe0048
6234#define _PCH_TRANSA_LINK_N2 0xe004c
Zhenyu Wangb9055052009-06-05 15:38:38 +08006235
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03006236/* Per-transcoder DIP controls (PCH) */
Jesse Barnesb055c8f2011-07-08 11:31:57 -07006237#define _VIDEO_DIP_CTL_A 0xe0200
6238#define _VIDEO_DIP_DATA_A 0xe0208
6239#define _VIDEO_DIP_GCP_A 0xe0210
Ville Syrjälä6d674152015-05-05 17:06:20 +03006240#define GCP_COLOR_INDICATION (1 << 2)
6241#define GCP_DEFAULT_PHASE_ENABLE (1 << 1)
6242#define GCP_AV_MUTE (1 << 0)
Jesse Barnesb055c8f2011-07-08 11:31:57 -07006243
6244#define _VIDEO_DIP_CTL_B 0xe1200
6245#define _VIDEO_DIP_DATA_B 0xe1208
6246#define _VIDEO_DIP_GCP_B 0xe1210
6247
6248#define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
6249#define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
6250#define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
6251
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03006252/* Per-transcoder DIP controls (VLV) */
Ville Syrjäläb9064872013-01-24 15:29:31 +02006253#define VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
6254#define VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
6255#define VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07006256
Ville Syrjäläb9064872013-01-24 15:29:31 +02006257#define VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
6258#define VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
6259#define VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07006260
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03006261#define CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0)
6262#define CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4)
6263#define CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8)
6264
Shobhit Kumar90b107c2012-03-28 13:39:32 -07006265#define VLV_TVIDEO_DIP_CTL(pipe) \
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03006266 _PIPE3((pipe), VLV_VIDEO_DIP_CTL_A, \
6267 VLV_VIDEO_DIP_CTL_B, CHV_VIDEO_DIP_CTL_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07006268#define VLV_TVIDEO_DIP_DATA(pipe) \
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03006269 _PIPE3((pipe), VLV_VIDEO_DIP_DATA_A, \
6270 VLV_VIDEO_DIP_DATA_B, CHV_VIDEO_DIP_DATA_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07006271#define VLV_TVIDEO_DIP_GCP(pipe) \
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03006272 _PIPE3((pipe), VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
6273 VLV_VIDEO_DIP_GDCP_PAYLOAD_B, CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07006274
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03006275/* Haswell DIP controls */
6276#define HSW_VIDEO_DIP_CTL_A 0x60200
6277#define HSW_VIDEO_DIP_AVI_DATA_A 0x60220
6278#define HSW_VIDEO_DIP_VS_DATA_A 0x60260
6279#define HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
6280#define HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
6281#define HSW_VIDEO_DIP_VSC_DATA_A 0x60320
6282#define HSW_VIDEO_DIP_AVI_ECC_A 0x60240
6283#define HSW_VIDEO_DIP_VS_ECC_A 0x60280
6284#define HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
6285#define HSW_VIDEO_DIP_GMP_ECC_A 0x60300
6286#define HSW_VIDEO_DIP_VSC_ECC_A 0x60344
6287#define HSW_VIDEO_DIP_GCP_A 0x60210
6288
6289#define HSW_VIDEO_DIP_CTL_B 0x61200
6290#define HSW_VIDEO_DIP_AVI_DATA_B 0x61220
6291#define HSW_VIDEO_DIP_VS_DATA_B 0x61260
6292#define HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
6293#define HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
6294#define HSW_VIDEO_DIP_VSC_DATA_B 0x61320
6295#define HSW_VIDEO_DIP_BVI_ECC_B 0x61240
6296#define HSW_VIDEO_DIP_VS_ECC_B 0x61280
6297#define HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
6298#define HSW_VIDEO_DIP_GMP_ECC_B 0x61300
6299#define HSW_VIDEO_DIP_VSC_ECC_B 0x61344
6300#define HSW_VIDEO_DIP_GCP_B 0x61210
6301
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03006302#define HSW_TVIDEO_DIP_CTL(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006303 _TRANSCODER2(trans, HSW_VIDEO_DIP_CTL_A)
Ville Syrjälä436c6d42015-09-18 20:03:37 +03006304#define HSW_TVIDEO_DIP_AVI_DATA(trans, i) \
6305 (_TRANSCODER2(trans, HSW_VIDEO_DIP_AVI_DATA_A) + (i) * 4)
6306#define HSW_TVIDEO_DIP_VS_DATA(trans, i) \
6307 (_TRANSCODER2(trans, HSW_VIDEO_DIP_VS_DATA_A) + (i) * 4)
6308#define HSW_TVIDEO_DIP_SPD_DATA(trans, i) \
6309 (_TRANSCODER2(trans, HSW_VIDEO_DIP_SPD_DATA_A) + (i) * 4)
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03006310#define HSW_TVIDEO_DIP_GCP(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006311 _TRANSCODER2(trans, HSW_VIDEO_DIP_GCP_A)
Ville Syrjälä436c6d42015-09-18 20:03:37 +03006312#define HSW_TVIDEO_DIP_VSC_DATA(trans, i) \
6313 (_TRANSCODER2(trans, HSW_VIDEO_DIP_VSC_DATA_A) + (i) * 4)
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03006314
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03006315#define HSW_STEREO_3D_CTL_A 0x70020
6316#define S3D_ENABLE (1<<31)
6317#define HSW_STEREO_3D_CTL_B 0x71020
6318
6319#define HSW_STEREO_3D_CTL(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006320 _PIPE2(trans, HSW_STEREO_3D_CTL_A)
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03006321
Daniel Vetter275f01b22013-05-03 11:49:47 +02006322#define _PCH_TRANS_HTOTAL_B 0xe1000
6323#define _PCH_TRANS_HBLANK_B 0xe1004
6324#define _PCH_TRANS_HSYNC_B 0xe1008
6325#define _PCH_TRANS_VTOTAL_B 0xe100c
6326#define _PCH_TRANS_VBLANK_B 0xe1010
6327#define _PCH_TRANS_VSYNC_B 0xe1014
6328#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
Zhenyu Wangb9055052009-06-05 15:38:38 +08006329
Daniel Vetter275f01b22013-05-03 11:49:47 +02006330#define PCH_TRANS_HTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
6331#define PCH_TRANS_HBLANK(pipe) _PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
6332#define PCH_TRANS_HSYNC(pipe) _PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
6333#define PCH_TRANS_VTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
6334#define PCH_TRANS_VBLANK(pipe) _PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
6335#define PCH_TRANS_VSYNC(pipe) _PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
6336#define PCH_TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, \
6337 _PCH_TRANS_VSYNCSHIFT_B)
Chris Wilson5eddb702010-09-11 13:48:45 +01006338
Daniel Vettere3b95f12013-05-03 11:49:49 +02006339#define _PCH_TRANSB_DATA_M1 0xe1030
6340#define _PCH_TRANSB_DATA_N1 0xe1034
6341#define _PCH_TRANSB_DATA_M2 0xe1038
6342#define _PCH_TRANSB_DATA_N2 0xe103c
6343#define _PCH_TRANSB_LINK_M1 0xe1040
6344#define _PCH_TRANSB_LINK_N1 0xe1044
6345#define _PCH_TRANSB_LINK_M2 0xe1048
6346#define _PCH_TRANSB_LINK_N2 0xe104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08006347
Daniel Vettere3b95f12013-05-03 11:49:49 +02006348#define PCH_TRANS_DATA_M1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
6349#define PCH_TRANS_DATA_N1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
6350#define PCH_TRANS_DATA_M2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
6351#define PCH_TRANS_DATA_N2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
6352#define PCH_TRANS_LINK_M1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
6353#define PCH_TRANS_LINK_N1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
6354#define PCH_TRANS_LINK_M2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
6355#define PCH_TRANS_LINK_N2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006356
Daniel Vetterab9412b2013-05-03 11:49:46 +02006357#define _PCH_TRANSACONF 0xf0008
6358#define _PCH_TRANSBCONF 0xf1008
6359#define PCH_TRANSCONF(pipe) _PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
6360#define LPT_TRANSCONF _PCH_TRANSACONF /* lpt has only one transcoder */
Zhenyu Wangb9055052009-06-05 15:38:38 +08006361#define TRANS_DISABLE (0<<31)
6362#define TRANS_ENABLE (1<<31)
6363#define TRANS_STATE_MASK (1<<30)
6364#define TRANS_STATE_DISABLE (0<<30)
6365#define TRANS_STATE_ENABLE (1<<30)
6366#define TRANS_FSYNC_DELAY_HB1 (0<<27)
6367#define TRANS_FSYNC_DELAY_HB2 (1<<27)
6368#define TRANS_FSYNC_DELAY_HB3 (2<<27)
6369#define TRANS_FSYNC_DELAY_HB4 (3<<27)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02006370#define TRANS_INTERLACE_MASK (7<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006371#define TRANS_PROGRESSIVE (0<<21)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02006372#define TRANS_INTERLACED (3<<21)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02006373#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006374#define TRANS_8BPC (0<<5)
6375#define TRANS_10BPC (1<<5)
6376#define TRANS_6BPC (2<<5)
6377#define TRANS_12BPC (3<<5)
6378
Daniel Vetterce401412012-10-31 22:52:30 +01006379#define _TRANSA_CHICKEN1 0xf0060
6380#define _TRANSB_CHICKEN1 0xf1060
6381#define TRANS_CHICKEN1(pipe) _PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
Ville Syrjäläd1b15892015-05-05 17:06:19 +03006382#define TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE (1<<10)
Daniel Vetterce401412012-10-31 22:52:30 +01006383#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07006384#define _TRANSA_CHICKEN2 0xf0064
6385#define _TRANSB_CHICKEN2 0xf1064
6386#define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03006387#define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
6388#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29)
6389#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27)
6390#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26)
6391#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07006392
Jesse Barnes291427f2011-07-29 12:42:37 -07006393#define SOUTH_CHICKEN1 0xc2000
6394#define FDIA_PHASE_SYNC_SHIFT_OVR 19
6395#define FDIA_PHASE_SYNC_SHIFT_EN 18
Daniel Vetter01a415f2012-10-27 15:58:40 +02006396#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
6397#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
6398#define FDI_BC_BIFURCATION_SELECT (1 << 12)
Jani Nikulaaa17cdb2015-09-04 16:55:14 +03006399#define SPT_PWM_GRANULARITY (1<<0)
Jesse Barnes645c62a2011-05-11 09:49:31 -07006400#define SOUTH_CHICKEN2 0xc2004
Paulo Zanonidde86e22012-12-01 12:04:25 -02006401#define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
6402#define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
Jani Nikulaaa17cdb2015-09-04 16:55:14 +03006403#define LPT_PWM_GRANULARITY (1<<5)
Paulo Zanonidde86e22012-12-01 12:04:25 -02006404#define DPLS_EDP_PPS_FIX_DIS (1<<0)
Jesse Barnes645c62a2011-05-11 09:49:31 -07006405
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006406#define _FDI_RXA_CHICKEN 0xc200c
6407#define _FDI_RXB_CHICKEN 0xc2010
Jesse Barnes6f06ce12011-01-04 15:09:38 -08006408#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
6409#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006410#define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006411
Jesse Barnes382b0932010-10-07 16:01:25 -07006412#define SOUTH_DSPCLK_GATE_D 0xc2020
Jesse Barnescd664072013-10-02 10:34:19 -07006413#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1<<30)
Jesse Barnes382b0932010-10-07 16:01:25 -07006414#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
Jesse Barnescd664072013-10-02 10:34:19 -07006415#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1<<14)
Paulo Zanoni17a303e2012-11-20 15:12:07 -02006416#define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
Jesse Barnes382b0932010-10-07 16:01:25 -07006417
Zhenyu Wangb9055052009-06-05 15:38:38 +08006418/* CPU: FDI_TX */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006419#define _FDI_TXA_CTL 0x60100
6420#define _FDI_TXB_CTL 0x61100
6421#define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006422#define FDI_TX_DISABLE (0<<31)
6423#define FDI_TX_ENABLE (1<<31)
6424#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
6425#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
6426#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
6427#define FDI_LINK_TRAIN_NONE (3<<28)
6428#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
6429#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
6430#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
6431#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
6432#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
6433#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
6434#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
6435#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006436/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
6437 SNB has different settings. */
6438/* SNB A-stepping */
6439#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
6440#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
6441#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
6442#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
6443/* SNB B-stepping */
6444#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
6445#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
6446#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
6447#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
6448#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006449#define FDI_DP_PORT_WIDTH_SHIFT 19
6450#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
6451#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006452#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006453/* Ironlake: hardwired to 1 */
Zhenyu Wangb9055052009-06-05 15:38:38 +08006454#define FDI_TX_PLL_ENABLE (1<<14)
Jesse Barnes357555c2011-04-28 15:09:55 -07006455
6456/* Ivybridge has different bits for lolz */
6457#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
6458#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
6459#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
6460#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
6461
Zhenyu Wangb9055052009-06-05 15:38:38 +08006462/* both Tx and Rx */
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07006463#define FDI_COMPOSITE_SYNC (1<<11)
Jesse Barnes357555c2011-04-28 15:09:55 -07006464#define FDI_LINK_TRAIN_AUTO (1<<10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006465#define FDI_SCRAMBLING_ENABLE (0<<7)
6466#define FDI_SCRAMBLING_DISABLE (1<<7)
6467
6468/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006469#define _FDI_RXA_CTL 0xf000c
6470#define _FDI_RXB_CTL 0xf100c
6471#define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006472#define FDI_RX_ENABLE (1<<31)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006473/* train, dp width same as FDI_TX */
Jesse Barnes357555c2011-04-28 15:09:55 -07006474#define FDI_FS_ERRC_ENABLE (1<<27)
6475#define FDI_FE_ERRC_ENABLE (1<<26)
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02006476#define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006477#define FDI_8BPC (0<<16)
6478#define FDI_10BPC (1<<16)
6479#define FDI_6BPC (2<<16)
6480#define FDI_12BPC (3<<16)
Damien Lespiau3e683202012-12-11 18:48:29 +00006481#define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006482#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
6483#define FDI_RX_PLL_ENABLE (1<<13)
6484#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
6485#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
6486#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
6487#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
6488#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
Chris Wilson5eddb702010-09-11 13:48:45 +01006489#define FDI_PCDCLK (1<<4)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006490/* CPT */
6491#define FDI_AUTO_TRAINING (1<<10)
6492#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
6493#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
6494#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
6495#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
6496#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006497
Paulo Zanoni04945642012-11-01 21:00:59 -02006498#define _FDI_RXA_MISC 0xf0010
6499#define _FDI_RXB_MISC 0xf1010
6500#define FDI_RX_PWRDN_LANE1_MASK (3<<26)
6501#define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
6502#define FDI_RX_PWRDN_LANE0_MASK (3<<24)
6503#define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
6504#define FDI_RX_TP1_TO_TP2_48 (2<<20)
6505#define FDI_RX_TP1_TO_TP2_64 (3<<20)
6506#define FDI_RX_FDI_DELAY_90 (0x90<<0)
6507#define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
6508
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006509#define _FDI_RXA_TUSIZE1 0xf0030
6510#define _FDI_RXA_TUSIZE2 0xf0038
6511#define _FDI_RXB_TUSIZE1 0xf1030
6512#define _FDI_RXB_TUSIZE2 0xf1038
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006513#define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
6514#define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006515
6516/* FDI_RX interrupt register format */
6517#define FDI_RX_INTER_LANE_ALIGN (1<<10)
6518#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
6519#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
6520#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
6521#define FDI_RX_FS_CODE_ERR (1<<6)
6522#define FDI_RX_FE_CODE_ERR (1<<5)
6523#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
6524#define FDI_RX_HDCP_LINK_FAIL (1<<3)
6525#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
6526#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
6527#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
6528
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006529#define _FDI_RXA_IIR 0xf0014
6530#define _FDI_RXA_IMR 0xf0018
6531#define _FDI_RXB_IIR 0xf1014
6532#define _FDI_RXB_IMR 0xf1018
6533#define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
6534#define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006535
6536#define FDI_PLL_CTL_1 0xfe000
6537#define FDI_PLL_CTL_2 0xfe004
6538
Zhenyu Wangb9055052009-06-05 15:38:38 +08006539#define PCH_LVDS 0xe1180
6540#define LVDS_DETECTED (1 << 1)
6541
Shobhit Kumar98364372012-06-15 11:55:14 -07006542/* vlv has 2 sets of panel control regs. */
Ville Syrjäläf12c47b2013-01-24 15:29:30 +02006543#define PIPEA_PP_STATUS (VLV_DISPLAY_BASE + 0x61200)
6544#define PIPEA_PP_CONTROL (VLV_DISPLAY_BASE + 0x61204)
6545#define PIPEA_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61208)
Ville Syrjäläad933b52014-08-18 22:15:56 +03006546#define PANEL_PORT_SELECT_VLV(port) ((port) << 30)
Ville Syrjäläf12c47b2013-01-24 15:29:30 +02006547#define PIPEA_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6120c)
6548#define PIPEA_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61210)
Shobhit Kumar98364372012-06-15 11:55:14 -07006549
Ville Syrjäläf12c47b2013-01-24 15:29:30 +02006550#define PIPEB_PP_STATUS (VLV_DISPLAY_BASE + 0x61300)
6551#define PIPEB_PP_CONTROL (VLV_DISPLAY_BASE + 0x61304)
6552#define PIPEB_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61308)
6553#define PIPEB_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6130c)
6554#define PIPEB_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61310)
Shobhit Kumar98364372012-06-15 11:55:14 -07006555
Jesse Barnes453c5422013-03-28 09:55:41 -07006556#define VLV_PIPE_PP_STATUS(pipe) _PIPE(pipe, PIPEA_PP_STATUS, PIPEB_PP_STATUS)
6557#define VLV_PIPE_PP_CONTROL(pipe) _PIPE(pipe, PIPEA_PP_CONTROL, PIPEB_PP_CONTROL)
6558#define VLV_PIPE_PP_ON_DELAYS(pipe) \
6559 _PIPE(pipe, PIPEA_PP_ON_DELAYS, PIPEB_PP_ON_DELAYS)
6560#define VLV_PIPE_PP_OFF_DELAYS(pipe) \
6561 _PIPE(pipe, PIPEA_PP_OFF_DELAYS, PIPEB_PP_OFF_DELAYS)
6562#define VLV_PIPE_PP_DIVISOR(pipe) \
6563 _PIPE(pipe, PIPEA_PP_DIVISOR, PIPEB_PP_DIVISOR)
6564
Zhenyu Wangb9055052009-06-05 15:38:38 +08006565#define PCH_PP_STATUS 0xc7200
6566#define PCH_PP_CONTROL 0xc7204
Jesse Barnes4a655f02010-07-22 13:18:18 -07006567#define PANEL_UNLOCK_REGS (0xabcd << 16)
Keith Packard1c0ae802011-09-19 13:59:29 -07006568#define PANEL_UNLOCK_MASK (0xffff << 16)
Vandana Kannanb0a08be2015-06-18 11:00:55 +05306569#define BXT_POWER_CYCLE_DELAY_MASK (0x1f0)
6570#define BXT_POWER_CYCLE_DELAY_SHIFT 4
Zhenyu Wangb9055052009-06-05 15:38:38 +08006571#define EDP_FORCE_VDD (1 << 3)
6572#define EDP_BLC_ENABLE (1 << 2)
6573#define PANEL_POWER_RESET (1 << 1)
6574#define PANEL_POWER_OFF (0 << 0)
6575#define PANEL_POWER_ON (1 << 0)
6576#define PCH_PP_ON_DELAYS 0xc7208
Keith Packardf01eca22011-09-28 16:48:10 -07006577#define PANEL_PORT_SELECT_MASK (3 << 30)
6578#define PANEL_PORT_SELECT_LVDS (0 << 30)
6579#define PANEL_PORT_SELECT_DPA (1 << 30)
Keith Packardf01eca22011-09-28 16:48:10 -07006580#define PANEL_PORT_SELECT_DPC (2 << 30)
6581#define PANEL_PORT_SELECT_DPD (3 << 30)
6582#define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
6583#define PANEL_POWER_UP_DELAY_SHIFT 16
6584#define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
6585#define PANEL_LIGHT_ON_DELAY_SHIFT 0
6586
Zhenyu Wangb9055052009-06-05 15:38:38 +08006587#define PCH_PP_OFF_DELAYS 0xc720c
Keith Packardf01eca22011-09-28 16:48:10 -07006588#define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
6589#define PANEL_POWER_DOWN_DELAY_SHIFT 16
6590#define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
6591#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
6592
Zhenyu Wangb9055052009-06-05 15:38:38 +08006593#define PCH_PP_DIVISOR 0xc7210
Keith Packardf01eca22011-09-28 16:48:10 -07006594#define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
6595#define PP_REFERENCE_DIVIDER_SHIFT 8
6596#define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
6597#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08006598
Vandana Kannanb0a08be2015-06-18 11:00:55 +05306599/* BXT PPS changes - 2nd set of PPS registers */
6600#define _BXT_PP_STATUS2 0xc7300
6601#define _BXT_PP_CONTROL2 0xc7304
6602#define _BXT_PP_ON_DELAYS2 0xc7308
6603#define _BXT_PP_OFF_DELAYS2 0xc730c
6604
Ville Syrjälä03999f02015-10-12 19:41:08 +03006605#define BXT_PP_STATUS(n) _PIPE(n, PCH_PP_STATUS, _BXT_PP_STATUS2)
6606#define BXT_PP_CONTROL(n) _PIPE(n, PCH_PP_CONTROL, _BXT_PP_CONTROL2)
6607#define BXT_PP_ON_DELAYS(n) _PIPE(n, PCH_PP_ON_DELAYS, _BXT_PP_ON_DELAYS2)
6608#define BXT_PP_OFF_DELAYS(n) _PIPE(n, PCH_PP_OFF_DELAYS, _BXT_PP_OFF_DELAYS2)
Vandana Kannanb0a08be2015-06-18 11:00:55 +05306609
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08006610#define PCH_DP_B 0xe4100
Ville Syrjälä750a9512015-11-11 20:34:12 +02006611#define _PCH_DPB_AUX_CH_CTL 0xe4110
6612#define _PCH_DPB_AUX_CH_DATA1 0xe4114
6613#define _PCH_DPB_AUX_CH_DATA2 0xe4118
6614#define _PCH_DPB_AUX_CH_DATA3 0xe411c
6615#define _PCH_DPB_AUX_CH_DATA4 0xe4120
6616#define _PCH_DPB_AUX_CH_DATA5 0xe4124
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08006617
6618#define PCH_DP_C 0xe4200
Ville Syrjälä750a9512015-11-11 20:34:12 +02006619#define _PCH_DPC_AUX_CH_CTL 0xe4210
6620#define _PCH_DPC_AUX_CH_DATA1 0xe4214
6621#define _PCH_DPC_AUX_CH_DATA2 0xe4218
6622#define _PCH_DPC_AUX_CH_DATA3 0xe421c
6623#define _PCH_DPC_AUX_CH_DATA4 0xe4220
6624#define _PCH_DPC_AUX_CH_DATA5 0xe4224
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08006625
6626#define PCH_DP_D 0xe4300
Ville Syrjälä750a9512015-11-11 20:34:12 +02006627#define _PCH_DPD_AUX_CH_CTL 0xe4310
6628#define _PCH_DPD_AUX_CH_DATA1 0xe4314
6629#define _PCH_DPD_AUX_CH_DATA2 0xe4318
6630#define _PCH_DPD_AUX_CH_DATA3 0xe431c
6631#define _PCH_DPD_AUX_CH_DATA4 0xe4320
6632#define _PCH_DPD_AUX_CH_DATA5 0xe4324
6633
6634#define PCH_DP_AUX_CH_CTL(port) _PORT((port) - PORT_B, _PCH_DPB_AUX_CH_CTL, _PCH_DPC_AUX_CH_CTL)
6635#define PCH_DP_AUX_CH_DATA(port, i) (_PORT((port) - PORT_B, _PCH_DPB_AUX_CH_DATA1, _PCH_DPC_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08006636
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006637/* CPT */
6638#define PORT_TRANS_A_SEL_CPT 0
6639#define PORT_TRANS_B_SEL_CPT (1<<29)
6640#define PORT_TRANS_C_SEL_CPT (2<<29)
6641#define PORT_TRANS_SEL_MASK (3<<29)
Keith Packard1519b992011-08-06 10:35:34 -07006642#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
Daniel Vetter19d8fe12012-07-02 13:26:27 +02006643#define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
6644#define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
Ville Syrjälä71485e02014-04-09 13:28:55 +03006645#define SDVO_PORT_TO_PIPE_CHV(val) (((val) & (3<<24)) >> 24)
6646#define DP_PORT_TO_PIPE_CHV(val) (((val) & (3<<16)) >> 16)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006647
6648#define TRANS_DP_CTL_A 0xe0300
6649#define TRANS_DP_CTL_B 0xe1300
6650#define TRANS_DP_CTL_C 0xe2300
Daniel Vetter23670b322012-11-01 09:15:30 +01006651#define TRANS_DP_CTL(pipe) _PIPE(pipe, TRANS_DP_CTL_A, TRANS_DP_CTL_B)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006652#define TRANS_DP_OUTPUT_ENABLE (1<<31)
6653#define TRANS_DP_PORT_SEL_B (0<<29)
6654#define TRANS_DP_PORT_SEL_C (1<<29)
6655#define TRANS_DP_PORT_SEL_D (2<<29)
Eric Anholtcb3543c2011-02-02 12:08:07 -08006656#define TRANS_DP_PORT_SEL_NONE (3<<29)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006657#define TRANS_DP_PORT_SEL_MASK (3<<29)
Ville Syrjäläadc289d2015-05-05 17:17:30 +03006658#define TRANS_DP_PIPE_TO_PORT(val) ((((val) & TRANS_DP_PORT_SEL_MASK) >> 29) + PORT_B)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006659#define TRANS_DP_AUDIO_ONLY (1<<26)
6660#define TRANS_DP_ENH_FRAMING (1<<18)
6661#define TRANS_DP_8BPC (0<<9)
6662#define TRANS_DP_10BPC (1<<9)
6663#define TRANS_DP_6BPC (2<<9)
6664#define TRANS_DP_12BPC (3<<9)
Eric Anholt220cad32010-11-18 09:32:58 +08006665#define TRANS_DP_BPC_MASK (3<<9)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006666#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
6667#define TRANS_DP_VSYNC_ACTIVE_LOW 0
6668#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
6669#define TRANS_DP_HSYNC_ACTIVE_LOW 0
Chris Wilson94113ce2010-08-04 11:25:21 +01006670#define TRANS_DP_SYNC_MASK (3<<3)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006671
6672/* SNB eDP training params */
6673/* SNB A-stepping */
6674#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
6675#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
6676#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
6677#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
6678/* SNB B-stepping */
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08006679#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
6680#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
6681#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
6682#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
6683#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006684#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
6685
Keith Packard1a2eb462011-11-16 16:26:07 -08006686/* IVB */
6687#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
6688#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
6689#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
6690#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
6691#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
6692#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
Imre Deak77fa4cb2013-08-23 23:50:23 +03006693#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e <<22)
Keith Packard1a2eb462011-11-16 16:26:07 -08006694
6695/* legacy values */
6696#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
6697#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
6698#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
6699#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
6700#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
6701
6702#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
6703
Imre Deak9e72b462014-05-05 15:13:55 +03006704#define VLV_PMWGICZ 0x1300a4
6705
Zou Nan haicae58522010-11-09 17:17:32 +08006706#define FORCEWAKE 0xA18C
Jesse Barnes575155a2012-03-28 13:39:37 -07006707#define FORCEWAKE_VLV 0x1300b0
6708#define FORCEWAKE_ACK_VLV 0x1300b4
Jesse Barnesed5de392013-03-08 10:45:57 -08006709#define FORCEWAKE_MEDIA_VLV 0x1300b8
6710#define FORCEWAKE_ACK_MEDIA_VLV 0x1300bc
Eugeni Dodonove7911c42012-07-02 11:51:04 -03006711#define FORCEWAKE_ACK_HSW 0x130044
Chris Wilsoneb43f4a2010-12-08 17:32:24 +00006712#define FORCEWAKE_ACK 0x130090
Jesse Barnesd62b4892013-03-08 10:45:53 -08006713#define VLV_GTLC_WAKE_CTRL 0x130090
Imre Deak981a5ae2014-04-14 20:24:22 +03006714#define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
6715#define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
6716#define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
6717
Jesse Barnesd62b4892013-03-08 10:45:53 -08006718#define VLV_GTLC_PW_STATUS 0x130094
Imre Deak981a5ae2014-04-14 20:24:22 +03006719#define VLV_GTLC_ALLOWWAKEACK (1 << 0)
6720#define VLV_GTLC_ALLOWWAKEERR (1 << 1)
6721#define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
6722#define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
Keith Packard8d715f02011-11-18 20:39:01 -08006723#define FORCEWAKE_MT 0xa188 /* multi-threaded */
Zhe Wang38cff0b2014-11-04 17:07:04 +00006724#define FORCEWAKE_MEDIA_GEN9 0xa270
6725#define FORCEWAKE_RENDER_GEN9 0xa278
6726#define FORCEWAKE_BLITTER_GEN9 0xa188
6727#define FORCEWAKE_ACK_MEDIA_GEN9 0x0D88
6728#define FORCEWAKE_ACK_RENDER_GEN9 0x0D84
6729#define FORCEWAKE_ACK_BLITTER_GEN9 0x130044
Chris Wilsonc5836c22012-10-17 12:09:55 +01006730#define FORCEWAKE_KERNEL 0x1
6731#define FORCEWAKE_USER 0x2
Keith Packard8d715f02011-11-18 20:39:01 -08006732#define FORCEWAKE_MT_ACK 0x130040
6733#define ECOBUS 0xa180
6734#define FORCEWAKE_MT_ENABLE (1<<5)
Imre Deak9e72b462014-05-05 15:13:55 +03006735#define VLV_SPAREG2H 0xA194
Chris Wilson8fd26852010-12-08 18:40:43 +00006736
Ben Widawskydd202c62012-02-09 10:15:18 +01006737#define GTFIFODBG 0x120000
Ville Syrjälä90f256b2013-11-14 01:59:59 +02006738#define GT_FIFO_SBDROPERR (1<<6)
6739#define GT_FIFO_BLOBDROPERR (1<<5)
6740#define GT_FIFO_SB_READ_ABORTERR (1<<4)
6741#define GT_FIFO_DROPERR (1<<3)
Ben Widawskydd202c62012-02-09 10:15:18 +01006742#define GT_FIFO_OVFERR (1<<2)
6743#define GT_FIFO_IAWRERR (1<<1)
6744#define GT_FIFO_IARDERR (1<<0)
6745
Ville Syrjälä46520e22013-11-14 02:00:00 +02006746#define GTFIFOCTL 0x120008
6747#define GT_FIFO_FREE_ENTRIES_MASK 0x7f
Chris Wilson957367202011-05-12 22:17:09 +01006748#define GT_FIFO_NUM_RESERVED_ENTRIES 20
Deepak Sa04f90a2015-04-16 08:51:28 +05306749#define GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL (1 << 12)
6750#define GT_FIFO_CTL_RC6_POLICY_STALL (1 << 11)
Chris Wilson91355832011-03-04 19:22:40 +00006751
Ben Widawsky05e21cc2013-07-04 11:02:04 -07006752#define HSW_IDICR 0x9008
6753#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
6754#define HSW_EDRAM_PRESENT 0x120010
Damien Lespiau2db59d52015-02-03 14:25:14 +00006755#define EDRAM_ENABLED 0x1
Ben Widawsky05e21cc2013-07-04 11:02:04 -07006756
Daniel Vetter80e829f2012-03-31 11:21:57 +02006757#define GEN6_UCGCTL1 0x9400
Ville Syrjäläe4443e42014-04-09 13:28:41 +03006758# define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16)
Daniel Vetter80e829f2012-03-31 11:21:57 +02006759# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
Daniel Vetterde4a8bd2012-04-11 20:42:38 +02006760# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
Daniel Vetter80e829f2012-03-31 11:21:57 +02006761
Eric Anholt406478d2011-11-07 16:07:04 -08006762#define GEN6_UCGCTL2 0x9404
Damien Lespiauf9fc42f2015-02-26 18:20:39 +00006763# define GEN6_VFUNIT_CLOCK_GATE_DISABLE (1 << 31)
Jesse Barnes0f846f82012-06-14 11:04:47 -07006764# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
Jesse Barnes6edaa7f2012-06-14 11:04:49 -07006765# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
Eugeni Dodonoveae66b52012-02-08 12:53:49 -08006766# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
Eric Anholt406478d2011-11-07 16:07:04 -08006767# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
Eric Anholt9ca1d102011-11-07 16:07:05 -08006768# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
Eric Anholt406478d2011-11-07 16:07:04 -08006769
Imre Deak9e72b462014-05-05 15:13:55 +03006770#define GEN6_UCGCTL3 0x9408
6771
Jesse Barnese3f33d42012-06-14 11:04:50 -07006772#define GEN7_UCGCTL4 0x940c
6773#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
6774
Imre Deak9e72b462014-05-05 15:13:55 +03006775#define GEN6_RCGCTL1 0x9410
6776#define GEN6_RCGCTL2 0x9414
6777#define GEN6_RSTCTL 0x9420
6778
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02006779#define GEN8_UCGCTL6 0x9430
Damien Lespiau9253c2e2015-02-09 19:33:10 +00006780#define GEN8_GAPSUNIT_CLOCK_GATE_DISABLE (1<<24)
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02006781#define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1<<14)
Ben Widawsky868434c2015-03-11 10:49:32 +02006782#define GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ (1<<28)
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02006783
Imre Deak9e72b462014-05-05 15:13:55 +03006784#define GEN6_GFXPAUSE 0xA000
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08006785#define GEN6_RPNSWREQ 0xA008
Chris Wilson8fd26852010-12-08 18:40:43 +00006786#define GEN6_TURBO_DISABLE (1<<31)
6787#define GEN6_FREQUENCY(x) ((x)<<25)
Rodrigo Vivi92bd1bf2013-03-25 17:55:49 -03006788#define HSW_FREQUENCY(x) ((x)<<24)
Akash Goelde43ae92015-03-06 11:07:14 +05306789#define GEN9_FREQUENCY(x) ((x)<<23)
Chris Wilson8fd26852010-12-08 18:40:43 +00006790#define GEN6_OFFSET(x) ((x)<<19)
6791#define GEN6_AGGRESSIVE_TURBO (0<<15)
6792#define GEN6_RC_VIDEO_FREQ 0xA00C
6793#define GEN6_RC_CONTROL 0xA090
6794#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
6795#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
6796#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
6797#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
6798#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
Jesse Barnes6b88f292013-11-15 09:32:12 -08006799#define VLV_RC_CTL_CTX_RST_PARALLEL (1<<24)
Jesse Barnes0a073b82013-04-17 15:54:58 -07006800#define GEN7_RC_CTL_TO_MODE (1<<28)
Chris Wilson8fd26852010-12-08 18:40:43 +00006801#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
6802#define GEN6_RC_CTL_HW_ENABLE (1<<31)
6803#define GEN6_RP_DOWN_TIMEOUT 0xA010
6804#define GEN6_RP_INTERRUPT_LIMITS 0xA014
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08006805#define GEN6_RPSTAT1 0xA01C
Jesse Barnesccab5c82011-01-18 15:49:25 -08006806#define GEN6_CAGF_SHIFT 8
Ben Widawskyf82855d2013-01-29 12:00:15 -08006807#define HSW_CAGF_SHIFT 7
Akash Goelde43ae92015-03-06 11:07:14 +05306808#define GEN9_CAGF_SHIFT 23
Jesse Barnesccab5c82011-01-18 15:49:25 -08006809#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
Ben Widawskyf82855d2013-01-29 12:00:15 -08006810#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
Akash Goelde43ae92015-03-06 11:07:14 +05306811#define GEN9_CAGF_MASK (0x1ff << GEN9_CAGF_SHIFT)
Chris Wilson8fd26852010-12-08 18:40:43 +00006812#define GEN6_RP_CONTROL 0xA024
6813#define GEN6_RP_MEDIA_TURBO (1<<11)
Ben Widawsky6ed55ee2011-12-12 19:21:59 -08006814#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
6815#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
6816#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
6817#define GEN6_RP_MEDIA_HW_MODE (1<<9)
6818#define GEN6_RP_MEDIA_SW_MODE (0<<9)
Chris Wilson8fd26852010-12-08 18:40:43 +00006819#define GEN6_RP_MEDIA_IS_GFX (1<<8)
6820#define GEN6_RP_ENABLE (1<<7)
Jesse Barnesccab5c82011-01-18 15:49:25 -08006821#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
6822#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
6823#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006824#define GEN6_RP_DOWN_IDLE_AVG (0x2<<0)
Jesse Barnesccab5c82011-01-18 15:49:25 -08006825#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
Chris Wilson8fd26852010-12-08 18:40:43 +00006826#define GEN6_RP_UP_THRESHOLD 0xA02C
6827#define GEN6_RP_DOWN_THRESHOLD 0xA030
Jesse Barnesccab5c82011-01-18 15:49:25 -08006828#define GEN6_RP_CUR_UP_EI 0xA050
6829#define GEN6_CURICONT_MASK 0xffffff
6830#define GEN6_RP_CUR_UP 0xA054
6831#define GEN6_CURBSYTAVG_MASK 0xffffff
6832#define GEN6_RP_PREV_UP 0xA058
6833#define GEN6_RP_CUR_DOWN_EI 0xA05C
6834#define GEN6_CURIAVG_MASK 0xffffff
6835#define GEN6_RP_CUR_DOWN 0xA060
6836#define GEN6_RP_PREV_DOWN 0xA064
Chris Wilson8fd26852010-12-08 18:40:43 +00006837#define GEN6_RP_UP_EI 0xA068
6838#define GEN6_RP_DOWN_EI 0xA06C
6839#define GEN6_RP_IDLE_HYSTERSIS 0xA070
Imre Deak9e72b462014-05-05 15:13:55 +03006840#define GEN6_RPDEUHWTC 0xA080
6841#define GEN6_RPDEUC 0xA084
6842#define GEN6_RPDEUCSW 0xA088
Chris Wilson8fd26852010-12-08 18:40:43 +00006843#define GEN6_RC_STATE 0xA094
6844#define GEN6_RC1_WAKE_RATE_LIMIT 0xA098
6845#define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C
6846#define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0
6847#define GEN6_RC_EVALUATION_INTERVAL 0xA0A8
6848#define GEN6_RC_IDLE_HYSTERSIS 0xA0AC
6849#define GEN6_RC_SLEEP 0xA0B0
Imre Deak9e72b462014-05-05 15:13:55 +03006850#define GEN6_RCUBMABDTMR 0xA0B0
Chris Wilson8fd26852010-12-08 18:40:43 +00006851#define GEN6_RC1e_THRESHOLD 0xA0B4
6852#define GEN6_RC6_THRESHOLD 0xA0B8
6853#define GEN6_RC6p_THRESHOLD 0xA0BC
Imre Deak9e72b462014-05-05 15:13:55 +03006854#define VLV_RCEDATA 0xA0BC
Chris Wilson8fd26852010-12-08 18:40:43 +00006855#define GEN6_RC6pp_THRESHOLD 0xA0C0
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08006856#define GEN6_PMINTRMSK 0xA168
Deepak Sbaccd452014-05-15 20:58:09 +03006857#define GEN8_PMINTR_REDIRECT_TO_NON_DISP (1<<31)
Imre Deak9e72b462014-05-05 15:13:55 +03006858#define VLV_PWRDWNUPCTL 0xA294
Zhe Wang38c23522015-01-20 12:23:04 +00006859#define GEN9_MEDIA_PG_IDLE_HYSTERESIS 0xA0C4
6860#define GEN9_RENDER_PG_IDLE_HYSTERESIS 0xA0C8
6861#define GEN9_PG_ENABLE 0xA210
Sagar Kamblea4104c52015-04-10 14:11:29 +05306862#define GEN9_RENDER_PG_ENABLE (1<<0)
6863#define GEN9_MEDIA_PG_ENABLE (1<<1)
Chris Wilson8fd26852010-12-08 18:40:43 +00006864
Gaurav K Singha9da9bc2014-12-05 14:13:41 +05306865#define VLV_CHICKEN_3 (VLV_DISPLAY_BASE + 0x7040C)
6866#define PIXEL_OVERLAP_CNT_MASK (3 << 30)
6867#define PIXEL_OVERLAP_CNT_SHIFT 30
6868
Chris Wilson8fd26852010-12-08 18:40:43 +00006869#define GEN6_PMISR 0x44020
Ben Widawsky4912d042011-04-25 11:25:20 -07006870#define GEN6_PMIMR 0x44024 /* rps_lock */
Chris Wilson8fd26852010-12-08 18:40:43 +00006871#define GEN6_PMIIR 0x44028
6872#define GEN6_PMIER 0x4402C
6873#define GEN6_PM_MBOX_EVENT (1<<25)
6874#define GEN6_PM_THERMAL_EVENT (1<<24)
6875#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
6876#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
6877#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
6878#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
6879#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
Ben Widawsky48484052013-05-28 19:22:27 -07006880#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
Ben Widawsky4912d042011-04-25 11:25:20 -07006881 GEN6_PM_RP_DOWN_THRESHOLD | \
6882 GEN6_PM_RP_DOWN_TIMEOUT)
Chris Wilson8fd26852010-12-08 18:40:43 +00006883
Ville Syrjälä22dfe792015-09-18 20:03:16 +03006884#define GEN7_GT_SCRATCH(i) (0x4F100 + (i) * 4)
Imre Deak9e72b462014-05-05 15:13:55 +03006885#define GEN7_GT_SCRATCH_REG_NUM 8
6886
Deepak S76c3552f2014-01-30 23:08:16 +05306887#define VLV_GTLC_SURVIVABILITY_REG 0x130098
6888#define VLV_GFX_CLK_STATUS_BIT (1<<3)
6889#define VLV_GFX_CLK_FORCE_ON_BIT (1<<2)
6890
Ben Widawskycce66a22012-03-27 18:59:38 -07006891#define GEN6_GT_GFX_RC6_LOCKED 0x138104
Jesse Barnes49798eb2013-09-26 17:55:57 -07006892#define VLV_COUNTER_CONTROL 0x138104
6893#define VLV_COUNT_RANGE_HIGH (1<<15)
Deepak S31685c22014-07-03 17:33:01 -04006894#define VLV_MEDIA_RC0_COUNT_EN (1<<5)
6895#define VLV_RENDER_RC0_COUNT_EN (1<<4)
Jesse Barnes49798eb2013-09-26 17:55:57 -07006896#define VLV_MEDIA_RC6_COUNT_EN (1<<1)
6897#define VLV_RENDER_RC6_COUNT_EN (1<<0)
Ben Widawskycce66a22012-03-27 18:59:38 -07006898#define GEN6_GT_GFX_RC6 0x138108
Imre Deak9cc19be2014-04-14 20:24:24 +03006899#define VLV_GT_RENDER_RC6 0x138108
6900#define VLV_GT_MEDIA_RC6 0x13810C
6901
Ben Widawskycce66a22012-03-27 18:59:38 -07006902#define GEN6_GT_GFX_RC6p 0x13810C
6903#define GEN6_GT_GFX_RC6pp 0x138110
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006904#define VLV_RENDER_C0_COUNT 0x138118
6905#define VLV_MEDIA_C0_COUNT 0x13811C
Ben Widawskycce66a22012-03-27 18:59:38 -07006906
Chris Wilson8fd26852010-12-08 18:40:43 +00006907#define GEN6_PCODE_MAILBOX 0x138124
6908#define GEN6_PCODE_READY (1<<31)
Ben Widawsky31643d52012-09-26 10:34:01 -07006909#define GEN6_PCODE_WRITE_RC6VIDS 0x4
6910#define GEN6_PCODE_READ_RC6VIDS 0x5
Damien Lespiau9043ae02015-04-30 16:39:18 +01006911#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
6912#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006913#define BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ 0x18
Damien Lespiau57520bc2015-04-30 16:39:19 +01006914#define GEN9_PCODE_READ_MEM_LATENCY 0x6
6915#define GEN9_MEM_LATENCY_LEVEL_MASK 0xFF
6916#define GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT 8
6917#define GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT 16
6918#define GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT 24
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006919#define SKL_PCODE_CDCLK_CONTROL 0x7
6920#define SKL_CDCLK_PREPARE_FOR_CHANGE 0x3
6921#define SKL_CDCLK_READY_FOR_CHANGE 0x1
Damien Lespiau9043ae02015-04-30 16:39:18 +01006922#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
6923#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
6924#define GEN6_READ_OC_PARAMS 0xc
Paulo Zanoni515b2392013-09-10 19:36:37 -03006925#define GEN6_PCODE_READ_D_COMP 0x10
6926#define GEN6_PCODE_WRITE_D_COMP 0x11
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306927#define HSW_PCODE_DE_WRITE_FREQ_REQ 0x17
Ben Widawsky2a114cc2013-11-02 21:07:47 -07006928#define DISPLAY_IPS_CONTROL 0x19
Tom O'Rourke93ee2922014-11-19 14:21:52 -08006929#define HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL 0x1A
Chris Wilson8fd26852010-12-08 18:40:43 +00006930#define GEN6_PCODE_DATA 0x138128
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07006931#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
Chris Wilson3ebecd02013-04-12 19:10:13 +01006932#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
Damien Lespiaudddab342014-11-13 17:51:50 +00006933#define GEN6_PCODE_DATA1 0x13812C
Chris Wilson8fd26852010-12-08 18:40:43 +00006934
Ben Widawsky4d855292011-12-12 19:34:16 -08006935#define GEN6_GT_CORE_STATUS 0x138060
6936#define GEN6_CORE_CPD_STATE_MASK (7<<4)
6937#define GEN6_RCn_MASK 7
6938#define GEN6_RC0 0
6939#define GEN6_RC3 2
6940#define GEN6_RC6 3
6941#define GEN6_RC7 4
6942
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02006943#define GEN8_GT_SLICE_INFO 0x138064
6944#define GEN8_LSLICESTAT_MASK 0x7
6945
Jeff McGee5575f032015-02-27 10:22:32 -08006946#define CHV_POWER_SS0_SIG1 0xa720
6947#define CHV_POWER_SS1_SIG1 0xa728
6948#define CHV_SS_PG_ENABLE (1<<1)
6949#define CHV_EU08_PG_ENABLE (1<<9)
6950#define CHV_EU19_PG_ENABLE (1<<17)
6951#define CHV_EU210_PG_ENABLE (1<<25)
6952
6953#define CHV_POWER_SS0_SIG2 0xa724
6954#define CHV_POWER_SS1_SIG2 0xa72c
6955#define CHV_EU311_PG_ENABLE (1<<1)
6956
Jeff McGee1c046bc2015-04-03 18:13:18 -07006957#define GEN9_SLICE_PGCTL_ACK(slice) (0x804c + (slice)*0x4)
Jeff McGee7f992ab2015-02-13 10:27:55 -06006958#define GEN9_PGCTL_SLICE_ACK (1 << 0)
Jeff McGee1c046bc2015-04-03 18:13:18 -07006959#define GEN9_PGCTL_SS_ACK(subslice) (1 << (2 + (subslice)*2))
Jeff McGee7f992ab2015-02-13 10:27:55 -06006960
Jeff McGee1c046bc2015-04-03 18:13:18 -07006961#define GEN9_SS01_EU_PGCTL_ACK(slice) (0x805c + (slice)*0x8)
6962#define GEN9_SS23_EU_PGCTL_ACK(slice) (0x8060 + (slice)*0x8)
Jeff McGee7f992ab2015-02-13 10:27:55 -06006963#define GEN9_PGCTL_SSA_EU08_ACK (1 << 0)
6964#define GEN9_PGCTL_SSA_EU19_ACK (1 << 2)
6965#define GEN9_PGCTL_SSA_EU210_ACK (1 << 4)
6966#define GEN9_PGCTL_SSA_EU311_ACK (1 << 6)
6967#define GEN9_PGCTL_SSB_EU08_ACK (1 << 8)
6968#define GEN9_PGCTL_SSB_EU19_ACK (1 << 10)
6969#define GEN9_PGCTL_SSB_EU210_ACK (1 << 12)
6970#define GEN9_PGCTL_SSB_EU311_ACK (1 << 14)
6971
Ben Widawskye3689192012-05-25 16:56:22 -07006972#define GEN7_MISCCPCTL (0x9424)
Alex Dai33a732f2015-08-12 15:43:36 +01006973#define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
6974#define GEN8_DOP_CLOCK_GATE_CFCLK_ENABLE (1<<2)
6975#define GEN8_DOP_CLOCK_GATE_GUC_ENABLE (1<<4)
Arun Siluvery5b88aba2015-09-08 10:31:49 +01006976#define GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE (1<<6)
Ben Widawskye3689192012-05-25 16:56:22 -07006977
Arun Siluvery245d9662015-08-03 20:24:56 +01006978#define GEN8_GARBCNTL 0xB004
6979#define GEN9_GAPS_TSV_CREDIT_DISABLE (1<<7)
6980
Ben Widawskye3689192012-05-25 16:56:22 -07006981/* IVYBRIDGE DPF */
6982#define GEN7_L3CDERRST1 0xB008 /* L3CD Error Status 1 */
Ben Widawsky35a85ac2013-09-19 11:13:41 -07006983#define HSW_L3CDERRST11 0xB208 /* L3CD Error Status register 1 slice 1 */
Ben Widawskye3689192012-05-25 16:56:22 -07006984#define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
6985#define GEN7_PARITY_ERROR_VALID (1<<13)
6986#define GEN7_L3CDERRST1_BANK_MASK (3<<11)
6987#define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
6988#define GEN7_PARITY_ERROR_ROW(reg) \
6989 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
6990#define GEN7_PARITY_ERROR_BANK(reg) \
6991 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
6992#define GEN7_PARITY_ERROR_SUBBANK(reg) \
6993 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
6994#define GEN7_L3CDERRST1_ENABLE (1<<7)
6995
Ben Widawskyb9524a12012-05-25 16:56:24 -07006996#define GEN7_L3LOG_BASE 0xB070
Ben Widawsky35a85ac2013-09-19 11:13:41 -07006997#define HSW_L3LOG_BASE_SLICE1 0xB270
Ben Widawskyb9524a12012-05-25 16:56:24 -07006998#define GEN7_L3LOG_SIZE 0x80
6999
Jesse Barnes12f33822012-10-25 12:15:45 -07007000#define GEN7_HALF_SLICE_CHICKEN1 0xe100 /* IVB GT1 + VLV */
7001#define GEN7_HALF_SLICE_CHICKEN1_GT2 0xf100
7002#define GEN7_MAX_PS_THREAD_DEP (8<<12)
Ben Widawsky4c2e7a52013-11-02 21:08:00 -07007003#define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1<<10)
Nick Hoath983b4b92015-04-10 13:12:25 +01007004#define GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE (1<<4)
Jesse Barnes12f33822012-10-25 12:15:45 -07007005#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
7006
Damien Lespiau3ca5da42014-03-26 18:18:01 +00007007#define GEN9_HALF_SLICE_CHICKEN5 0xe188
7008#define GEN9_DG_MIRROR_FIX_ENABLE (1<<5)
Damien Lespiaue2db7072015-02-09 19:33:21 +00007009#define GEN9_CCS_TLB_PREFETCH_ENABLE (1<<3)
Damien Lespiau3ca5da42014-03-26 18:18:01 +00007010
Kenneth Graunkec8966e12014-02-26 23:59:30 -08007011#define GEN8_ROW_CHICKEN 0xe4f0
7012#define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1<<8)
Kenneth Graunke1411e6a2014-02-26 23:59:31 -08007013#define STALL_DOP_GATING_DISABLE (1<<5)
Kenneth Graunkec8966e12014-02-26 23:59:30 -08007014
Jesse Barnes8ab43972012-10-25 12:15:42 -07007015#define GEN7_ROW_CHICKEN2 0xe4f4
7016#define GEN7_ROW_CHICKEN2_GT2 0xf4f4
7017#define DOP_CLOCK_GATING_DISABLE (1<<0)
7018
Francisco Jerezf3fc4882013-10-02 15:53:16 -07007019#define HSW_ROW_CHICKEN3 0xe49c
7020#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
7021
Robert Beckett6b6d5622015-09-08 10:31:52 +01007022#define HALF_SLICE_CHICKEN2 0xe180
7023#define GEN8_ST_PO_DISABLE (1<<13)
7024
Ben Widawskyfd392b62013-11-04 22:52:39 -08007025#define HALF_SLICE_CHICKEN3 0xe184
Kenneth Graunke94411592014-12-31 16:23:00 -08007026#define HSW_SAMPLE_C_PERFORMANCE (1<<9)
Ben Widawskyfd392b62013-11-04 22:52:39 -08007027#define GEN8_CENTROID_PIXEL_OPT_DIS (1<<8)
Nick Hoath84241712015-02-05 10:47:20 +00007028#define GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC (1<<5)
Ben Widawskybf663472013-11-02 21:07:57 -07007029#define GEN8_SAMPLER_POWER_BYPASS_DIS (1<<1)
Ben Widawskyfd392b62013-11-04 22:52:39 -08007030
Nick Hoathcac23df2015-02-05 10:47:22 +00007031#define GEN9_HALF_SLICE_CHICKEN7 0xe194
7032#define GEN9_ENABLE_YV12_BUGFIX (1<<4)
7033
Jani Nikulac46f1112014-10-27 16:26:52 +02007034/* Audio */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00007035#define G4X_AUD_VID_DID (dev_priv->info.display_mmio_offset + 0x62020)
Jani Nikulac46f1112014-10-27 16:26:52 +02007036#define INTEL_AUDIO_DEVCL 0x808629FB
7037#define INTEL_AUDIO_DEVBLC 0x80862801
7038#define INTEL_AUDIO_DEVCTG 0x80862802
Wu Fengguange0dac652011-09-05 14:25:34 +08007039
7040#define G4X_AUD_CNTL_ST 0x620B4
Jani Nikulac46f1112014-10-27 16:26:52 +02007041#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
7042#define G4X_ELDV_DEVCTG (1 << 14)
7043#define G4X_ELD_ADDR_MASK (0xf << 5)
7044#define G4X_ELD_ACK (1 << 4)
Wu Fengguange0dac652011-09-05 14:25:34 +08007045#define G4X_HDMIW_HDMIEDID 0x6210C
7046
Jani Nikulac46f1112014-10-27 16:26:52 +02007047#define _IBX_HDMIW_HDMIEDID_A 0xE2050
7048#define _IBX_HDMIW_HDMIEDID_B 0xE2150
Wang Xingchao9b138a82012-08-09 16:52:18 +08007049#define IBX_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
Jani Nikulac46f1112014-10-27 16:26:52 +02007050 _IBX_HDMIW_HDMIEDID_A, \
7051 _IBX_HDMIW_HDMIEDID_B)
7052#define _IBX_AUD_CNTL_ST_A 0xE20B4
7053#define _IBX_AUD_CNTL_ST_B 0xE21B4
Wang Xingchao9b138a82012-08-09 16:52:18 +08007054#define IBX_AUD_CNTL_ST(pipe) _PIPE(pipe, \
Jani Nikulac46f1112014-10-27 16:26:52 +02007055 _IBX_AUD_CNTL_ST_A, \
7056 _IBX_AUD_CNTL_ST_B)
7057#define IBX_ELD_BUFFER_SIZE_MASK (0x1f << 10)
7058#define IBX_ELD_ADDRESS_MASK (0x1f << 5)
7059#define IBX_ELD_ACK (1 << 4)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007060#define IBX_AUD_CNTL_ST2 0xE20C0
Jani Nikula82910ac2014-10-27 16:26:59 +02007061#define IBX_CP_READY(port) ((1 << 1) << (((port) - 1) * 4))
7062#define IBX_ELD_VALID(port) ((1 << 0) << (((port) - 1) * 4))
Wu Fengguange0dac652011-09-05 14:25:34 +08007063
Jani Nikulac46f1112014-10-27 16:26:52 +02007064#define _CPT_HDMIW_HDMIEDID_A 0xE5050
7065#define _CPT_HDMIW_HDMIEDID_B 0xE5150
Wang Xingchao9b138a82012-08-09 16:52:18 +08007066#define CPT_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
Jani Nikulac46f1112014-10-27 16:26:52 +02007067 _CPT_HDMIW_HDMIEDID_A, \
7068 _CPT_HDMIW_HDMIEDID_B)
7069#define _CPT_AUD_CNTL_ST_A 0xE50B4
7070#define _CPT_AUD_CNTL_ST_B 0xE51B4
Wang Xingchao9b138a82012-08-09 16:52:18 +08007071#define CPT_AUD_CNTL_ST(pipe) _PIPE(pipe, \
Jani Nikulac46f1112014-10-27 16:26:52 +02007072 _CPT_AUD_CNTL_ST_A, \
7073 _CPT_AUD_CNTL_ST_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007074#define CPT_AUD_CNTRL_ST2 0xE50C0
Wu Fengguange0dac652011-09-05 14:25:34 +08007075
Jani Nikulac46f1112014-10-27 16:26:52 +02007076#define _VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
7077#define _VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007078#define VLV_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
Jani Nikulac46f1112014-10-27 16:26:52 +02007079 _VLV_HDMIW_HDMIEDID_A, \
7080 _VLV_HDMIW_HDMIEDID_B)
7081#define _VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
7082#define _VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007083#define VLV_AUD_CNTL_ST(pipe) _PIPE(pipe, \
Jani Nikulac46f1112014-10-27 16:26:52 +02007084 _VLV_AUD_CNTL_ST_A, \
7085 _VLV_AUD_CNTL_ST_B)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007086#define VLV_AUD_CNTL_ST2 (VLV_DISPLAY_BASE + 0x620C0)
7087
Eric Anholtae662d32012-01-03 09:23:29 -08007088/* These are the 4 32-bit write offset registers for each stream
7089 * output buffer. It determines the offset from the
7090 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
7091 */
7092#define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4)
7093
Jani Nikulac46f1112014-10-27 16:26:52 +02007094#define _IBX_AUD_CONFIG_A 0xe2000
7095#define _IBX_AUD_CONFIG_B 0xe2100
Wang Xingchao9b138a82012-08-09 16:52:18 +08007096#define IBX_AUD_CFG(pipe) _PIPE(pipe, \
Jani Nikulac46f1112014-10-27 16:26:52 +02007097 _IBX_AUD_CONFIG_A, \
7098 _IBX_AUD_CONFIG_B)
7099#define _CPT_AUD_CONFIG_A 0xe5000
7100#define _CPT_AUD_CONFIG_B 0xe5100
Wang Xingchao9b138a82012-08-09 16:52:18 +08007101#define CPT_AUD_CFG(pipe) _PIPE(pipe, \
Jani Nikulac46f1112014-10-27 16:26:52 +02007102 _CPT_AUD_CONFIG_A, \
7103 _CPT_AUD_CONFIG_B)
7104#define _VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
7105#define _VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007106#define VLV_AUD_CFG(pipe) _PIPE(pipe, \
Jani Nikulac46f1112014-10-27 16:26:52 +02007107 _VLV_AUD_CONFIG_A, \
7108 _VLV_AUD_CONFIG_B)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007109
Wu Fengguangb6daa022012-01-06 14:41:31 -06007110#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
7111#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
7112#define AUD_CONFIG_UPPER_N_SHIFT 20
Jani Nikulac46f1112014-10-27 16:26:52 +02007113#define AUD_CONFIG_UPPER_N_MASK (0xff << 20)
Wu Fengguangb6daa022012-01-06 14:41:31 -06007114#define AUD_CONFIG_LOWER_N_SHIFT 4
Jani Nikulac46f1112014-10-27 16:26:52 +02007115#define AUD_CONFIG_LOWER_N_MASK (0xfff << 4)
Wu Fengguangb6daa022012-01-06 14:41:31 -06007116#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
Jani Nikula1a915102013-10-16 12:34:48 +03007117#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
7118#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
7119#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
7120#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
7121#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
7122#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
7123#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
7124#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
7125#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
7126#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
7127#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
Wu Fengguangb6daa022012-01-06 14:41:31 -06007128#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
7129
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007130/* HSW Audio */
Jani Nikulac46f1112014-10-27 16:26:52 +02007131#define _HSW_AUD_CONFIG_A 0x65000
7132#define _HSW_AUD_CONFIG_B 0x65100
7133#define HSW_AUD_CFG(pipe) _PIPE(pipe, \
7134 _HSW_AUD_CONFIG_A, \
7135 _HSW_AUD_CONFIG_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007136
Jani Nikulac46f1112014-10-27 16:26:52 +02007137#define _HSW_AUD_MISC_CTRL_A 0x65010
7138#define _HSW_AUD_MISC_CTRL_B 0x65110
7139#define HSW_AUD_MISC_CTRL(pipe) _PIPE(pipe, \
7140 _HSW_AUD_MISC_CTRL_A, \
7141 _HSW_AUD_MISC_CTRL_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007142
Jani Nikulac46f1112014-10-27 16:26:52 +02007143#define _HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4
7144#define _HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4
7145#define HSW_AUD_DIP_ELD_CTRL(pipe) _PIPE(pipe, \
7146 _HSW_AUD_DIP_ELD_CTRL_ST_A, \
7147 _HSW_AUD_DIP_ELD_CTRL_ST_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007148
7149/* Audio Digital Converter */
Jani Nikulac46f1112014-10-27 16:26:52 +02007150#define _HSW_AUD_DIG_CNVT_1 0x65080
7151#define _HSW_AUD_DIG_CNVT_2 0x65180
7152#define AUD_DIG_CNVT(pipe) _PIPE(pipe, \
7153 _HSW_AUD_DIG_CNVT_1, \
7154 _HSW_AUD_DIG_CNVT_2)
7155#define DIP_PORT_SEL_MASK 0x3
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007156
Jani Nikulac46f1112014-10-27 16:26:52 +02007157#define _HSW_AUD_EDID_DATA_A 0x65050
7158#define _HSW_AUD_EDID_DATA_B 0x65150
7159#define HSW_AUD_EDID_DATA(pipe) _PIPE(pipe, \
7160 _HSW_AUD_EDID_DATA_A, \
7161 _HSW_AUD_EDID_DATA_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007162
Jani Nikulac46f1112014-10-27 16:26:52 +02007163#define HSW_AUD_PIPE_CONV_CFG 0x6507c
7164#define HSW_AUD_PIN_ELD_CP_VLD 0x650c0
Jani Nikula82910ac2014-10-27 16:26:59 +02007165#define AUDIO_INACTIVE(trans) ((1 << 3) << ((trans) * 4))
7166#define AUDIO_OUTPUT_ENABLE(trans) ((1 << 2) << ((trans) * 4))
7167#define AUDIO_CP_READY(trans) ((1 << 1) << ((trans) * 4))
7168#define AUDIO_ELD_VALID(trans) ((1 << 0) << ((trans) * 4))
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007169
Lu, Han632f3ab2015-05-05 09:05:47 +08007170#define HSW_AUD_CHICKENBIT 0x65f10
7171#define SKL_AUD_CODEC_WAKE_SIGNAL (1 << 15)
7172
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03007173/* HSW Power Wells */
Paulo Zanonifa42e232013-01-25 16:59:11 -02007174#define HSW_PWR_WELL_BIOS 0x45400 /* CTL1 */
7175#define HSW_PWR_WELL_DRIVER 0x45404 /* CTL2 */
7176#define HSW_PWR_WELL_KVMR 0x45408 /* CTL3 */
7177#define HSW_PWR_WELL_DEBUG 0x4540C /* CTL4 */
Paulo Zanoni6aedd1f2013-08-02 16:22:25 -03007178#define HSW_PWR_WELL_ENABLE_REQUEST (1<<31)
7179#define HSW_PWR_WELL_STATE_ENABLED (1<<30)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007180#define HSW_PWR_WELL_CTL5 0x45410
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03007181#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
7182#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007183#define HSW_PWR_WELL_FORCE_ON (1<<19)
7184#define HSW_PWR_WELL_CTL6 0x45414
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03007185
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00007186/* SKL Fuse Status */
7187#define SKL_FUSE_STATUS 0x42000
7188#define SKL_FUSE_DOWNLOAD_STATUS (1<<31)
7189#define SKL_FUSE_PG0_DIST_STATUS (1<<27)
7190#define SKL_FUSE_PG1_DIST_STATUS (1<<26)
7191#define SKL_FUSE_PG2_DIST_STATUS (1<<25)
7192
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03007193/* Per-pipe DDI Function Control */
Paulo Zanoniad80a812012-10-24 16:06:19 -02007194#define TRANS_DDI_FUNC_CTL_A 0x60400
7195#define TRANS_DDI_FUNC_CTL_B 0x61400
7196#define TRANS_DDI_FUNC_CTL_C 0x62400
7197#define TRANS_DDI_FUNC_CTL_EDP 0x6F400
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007198#define TRANS_DDI_FUNC_CTL(tran) _TRANSCODER2(tran, TRANS_DDI_FUNC_CTL_A)
7199
Paulo Zanoniad80a812012-10-24 16:06:19 -02007200#define TRANS_DDI_FUNC_ENABLE (1<<31)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03007201/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
Paulo Zanoniad80a812012-10-24 16:06:19 -02007202#define TRANS_DDI_PORT_MASK (7<<28)
Daniel Vetter26804af2014-06-25 22:01:55 +03007203#define TRANS_DDI_PORT_SHIFT 28
Paulo Zanoniad80a812012-10-24 16:06:19 -02007204#define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
7205#define TRANS_DDI_PORT_NONE (0<<28)
7206#define TRANS_DDI_MODE_SELECT_MASK (7<<24)
7207#define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
7208#define TRANS_DDI_MODE_SELECT_DVI (1<<24)
7209#define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
7210#define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
7211#define TRANS_DDI_MODE_SELECT_FDI (4<<24)
7212#define TRANS_DDI_BPC_MASK (7<<20)
7213#define TRANS_DDI_BPC_8 (0<<20)
7214#define TRANS_DDI_BPC_10 (1<<20)
7215#define TRANS_DDI_BPC_6 (2<<20)
7216#define TRANS_DDI_BPC_12 (3<<20)
7217#define TRANS_DDI_PVSYNC (1<<17)
7218#define TRANS_DDI_PHSYNC (1<<16)
7219#define TRANS_DDI_EDP_INPUT_MASK (7<<12)
7220#define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
7221#define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
7222#define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
7223#define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
Dave Airlie01b887c2014-05-02 11:17:41 +10007224#define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1<<8)
Paulo Zanoniad80a812012-10-24 16:06:19 -02007225#define TRANS_DDI_BFI_ENABLE (1<<4)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03007226
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03007227/* DisplayPort Transport Control */
7228#define DP_TP_CTL_A 0x64040
7229#define DP_TP_CTL_B 0x64140
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007230#define DP_TP_CTL(port) _PORT(port, DP_TP_CTL_A, DP_TP_CTL_B)
7231#define DP_TP_CTL_ENABLE (1<<31)
7232#define DP_TP_CTL_MODE_SST (0<<27)
7233#define DP_TP_CTL_MODE_MST (1<<27)
Dave Airlie01b887c2014-05-02 11:17:41 +10007234#define DP_TP_CTL_FORCE_ACT (1<<25)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03007235#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007236#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03007237#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
7238#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
7239#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03007240#define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
7241#define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007242#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03007243#define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03007244
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03007245/* DisplayPort Transport Status */
7246#define DP_TP_STATUS_A 0x64044
7247#define DP_TP_STATUS_B 0x64144
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007248#define DP_TP_STATUS(port) _PORT(port, DP_TP_STATUS_A, DP_TP_STATUS_B)
Dave Airlie01b887c2014-05-02 11:17:41 +10007249#define DP_TP_STATUS_IDLE_DONE (1<<25)
7250#define DP_TP_STATUS_ACT_SENT (1<<24)
7251#define DP_TP_STATUS_MODE_STATUS_MST (1<<23)
7252#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
7253#define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8)
7254#define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4)
7255#define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0)
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03007256
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03007257/* DDI Buffer Control */
7258#define DDI_BUF_CTL_A 0x64000
7259#define DDI_BUF_CTL_B 0x64100
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007260#define DDI_BUF_CTL(port) _PORT(port, DDI_BUF_CTL_A, DDI_BUF_CTL_B)
7261#define DDI_BUF_CTL_ENABLE (1<<31)
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05307262#define DDI_BUF_TRANS_SELECT(n) ((n) << 24)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007263#define DDI_BUF_EMP_MASK (0xf<<24)
Damien Lespiau876a8cd2012-12-11 18:48:30 +00007264#define DDI_BUF_PORT_REVERSAL (1<<16)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007265#define DDI_BUF_IS_IDLE (1<<7)
Paulo Zanoni79935fc2012-11-20 13:27:40 -02007266#define DDI_A_4_LANES (1<<4)
Daniel Vetter17aa6be2013-04-30 14:01:40 +02007267#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03007268#define DDI_PORT_WIDTH_MASK (7 << 1)
7269#define DDI_PORT_WIDTH_SHIFT 1
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03007270#define DDI_INIT_DISPLAY_DETECTED (1<<0)
7271
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03007272/* DDI Buffer Translations */
7273#define DDI_BUF_TRANS_A 0x64E00
7274#define DDI_BUF_TRANS_B 0x64E60
Ville Syrjälä9712e682015-09-18 20:03:22 +03007275#define DDI_BUF_TRANS_LO(port, i) (_PORT(port, DDI_BUF_TRANS_A, DDI_BUF_TRANS_B) + (i) * 8)
7276#define DDI_BUF_TRANS_HI(port, i) (_PORT(port, DDI_BUF_TRANS_A, DDI_BUF_TRANS_B) + (i) * 8 + 4)
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03007277
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03007278/* Sideband Interface (SBI) is programmed indirectly, via
7279 * SBI_ADDR, which contains the register offset; and SBI_DATA,
7280 * which contains the payload */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007281#define SBI_ADDR 0xC6000
7282#define SBI_DATA 0xC6004
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03007283#define SBI_CTL_STAT 0xC6008
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02007284#define SBI_CTL_DEST_ICLK (0x0<<16)
7285#define SBI_CTL_DEST_MPHY (0x1<<16)
7286#define SBI_CTL_OP_IORD (0x2<<8)
7287#define SBI_CTL_OP_IOWR (0x3<<8)
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03007288#define SBI_CTL_OP_CRRD (0x6<<8)
7289#define SBI_CTL_OP_CRWR (0x7<<8)
7290#define SBI_RESPONSE_FAIL (0x1<<1)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007291#define SBI_RESPONSE_SUCCESS (0x0<<1)
7292#define SBI_BUSY (0x1<<0)
7293#define SBI_READY (0x0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03007294
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007295/* SBI offsets */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007296#define SBI_SSCDIVINTPHASE6 0x0600
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007297#define SBI_SSCDIVINTPHASE_DIVSEL_MASK ((0x7f)<<1)
7298#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
7299#define SBI_SSCDIVINTPHASE_INCVAL_MASK ((0x7f)<<8)
7300#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007301#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007302#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007303#define SBI_SSCCTL 0x020c
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007304#define SBI_SSCCTL6 0x060C
Paulo Zanonidde86e22012-12-01 12:04:25 -02007305#define SBI_SSCCTL_PATHALT (1<<3)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007306#define SBI_SSCCTL_DISABLE (1<<0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007307#define SBI_SSCAUXDIV6 0x0610
7308#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007309#define SBI_DBUFF0 0x2a00
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007310#define SBI_GEN0 0x1f00
7311#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1<<0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007312
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03007313/* LPT PIXCLK_GATE */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007314#define PIXCLK_GATE 0xC6020
Paulo Zanoni745ca3b2012-08-08 14:15:32 -03007315#define PIXCLK_GATE_UNGATE (1<<0)
7316#define PIXCLK_GATE_GATE (0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03007317
Eugeni Dodonove93ea062012-03-29 12:32:32 -03007318/* SPLL */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007319#define SPLL_CTL 0x46020
Eugeni Dodonove93ea062012-03-29 12:32:32 -03007320#define SPLL_PLL_ENABLE (1<<31)
Damien Lespiau39bc66c2012-10-11 15:24:04 +01007321#define SPLL_PLL_SSC (1<<28)
7322#define SPLL_PLL_NON_SSC (2<<28)
Jesse Barnes11578552014-01-21 12:42:10 -08007323#define SPLL_PLL_LCPLL (3<<28)
7324#define SPLL_PLL_REF_MASK (3<<28)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007325#define SPLL_PLL_FREQ_810MHz (0<<26)
7326#define SPLL_PLL_FREQ_1350MHz (1<<26)
Jesse Barnes11578552014-01-21 12:42:10 -08007327#define SPLL_PLL_FREQ_2700MHz (2<<26)
7328#define SPLL_PLL_FREQ_MASK (3<<26)
Eugeni Dodonove93ea062012-03-29 12:32:32 -03007329
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03007330/* WRPLL */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007331#define WRPLL_CTL1 0x46040
7332#define WRPLL_CTL2 0x46060
Ville Syrjälä01403de2015-09-18 20:03:33 +03007333#define WRPLL_CTL(pll) _PIPE(pll, WRPLL_CTL1, WRPLL_CTL2)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007334#define WRPLL_PLL_ENABLE (1<<31)
Daniel Vetter114fe482014-06-25 22:01:48 +03007335#define WRPLL_PLL_SSC (1<<28)
7336#define WRPLL_PLL_NON_SSC (2<<28)
7337#define WRPLL_PLL_LCPLL (3<<28)
7338#define WRPLL_PLL_REF_MASK (3<<28)
Eugeni Dodonovef4d0842012-04-13 17:08:38 -03007339/* WRPLL divider programming */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007340#define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
Jesse Barnes11578552014-01-21 12:42:10 -08007341#define WRPLL_DIVIDER_REF_MASK (0xff)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007342#define WRPLL_DIVIDER_POST(x) ((x)<<8)
Jesse Barnes11578552014-01-21 12:42:10 -08007343#define WRPLL_DIVIDER_POST_MASK (0x3f<<8)
7344#define WRPLL_DIVIDER_POST_SHIFT 8
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007345#define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
Jesse Barnes11578552014-01-21 12:42:10 -08007346#define WRPLL_DIVIDER_FB_SHIFT 16
7347#define WRPLL_DIVIDER_FB_MASK (0xff<<16)
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03007348
Eugeni Dodonovfec91812012-03-29 12:32:33 -03007349/* Port clock selection */
7350#define PORT_CLK_SEL_A 0x46100
7351#define PORT_CLK_SEL_B 0x46104
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007352#define PORT_CLK_SEL(port) _PORT(port, PORT_CLK_SEL_A, PORT_CLK_SEL_B)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03007353#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
7354#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
7355#define PORT_CLK_SEL_LCPLL_810 (2<<29)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007356#define PORT_CLK_SEL_SPLL (3<<29)
Daniel Vetter716c2e52014-06-25 22:02:02 +03007357#define PORT_CLK_SEL_WRPLL(pll) (((pll)+4)<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03007358#define PORT_CLK_SEL_WRPLL1 (4<<29)
7359#define PORT_CLK_SEL_WRPLL2 (5<<29)
Paulo Zanoni6441ab52012-10-05 12:05:58 -03007360#define PORT_CLK_SEL_NONE (7<<29)
Jesse Barnes11578552014-01-21 12:42:10 -08007361#define PORT_CLK_SEL_MASK (7<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03007362
Paulo Zanonibb523fc2012-10-23 18:29:56 -02007363/* Transcoder clock selection */
7364#define TRANS_CLK_SEL_A 0x46140
7365#define TRANS_CLK_SEL_B 0x46144
7366#define TRANS_CLK_SEL(tran) _TRANSCODER(tran, TRANS_CLK_SEL_A, TRANS_CLK_SEL_B)
7367/* For each transcoder, we need to select the corresponding port clock */
7368#define TRANS_CLK_SEL_DISABLED (0x0<<29)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007369#define TRANS_CLK_SEL_PORT(x) (((x)+1)<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03007370
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007371#define TRANSA_MSA_MISC 0x60410
7372#define TRANSB_MSA_MISC 0x61410
7373#define TRANSC_MSA_MISC 0x62410
7374#define TRANS_EDP_MSA_MISC 0x6f410
7375#define TRANS_MSA_MISC(tran) _TRANSCODER2(tran, TRANSA_MSA_MISC)
7376
Paulo Zanonic9809792012-10-23 18:30:00 -02007377#define TRANS_MSA_SYNC_CLK (1<<0)
7378#define TRANS_MSA_6_BPC (0<<5)
7379#define TRANS_MSA_8_BPC (1<<5)
7380#define TRANS_MSA_10_BPC (2<<5)
7381#define TRANS_MSA_12_BPC (3<<5)
7382#define TRANS_MSA_16_BPC (4<<5)
Paulo Zanonidae84792012-10-15 15:51:30 -03007383
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03007384/* LCPLL Control */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007385#define LCPLL_CTL 0x130040
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03007386#define LCPLL_PLL_DISABLE (1<<31)
7387#define LCPLL_PLL_LOCK (1<<30)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03007388#define LCPLL_CLK_FREQ_MASK (3<<26)
7389#define LCPLL_CLK_FREQ_450 (0<<26)
Paulo Zanonie39bf982013-11-02 21:07:36 -07007390#define LCPLL_CLK_FREQ_54O_BDW (1<<26)
7391#define LCPLL_CLK_FREQ_337_5_BDW (2<<26)
7392#define LCPLL_CLK_FREQ_675_BDW (3<<26)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007393#define LCPLL_CD_CLOCK_DISABLE (1<<25)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03007394#define LCPLL_ROOT_CD_CLOCK_DISABLE (1<<24)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03007395#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007396#define LCPLL_POWER_DOWN_ALLOW (1<<22)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03007397#define LCPLL_CD_SOURCE_FCLK (1<<21)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007398#define LCPLL_CD_SOURCE_FCLK_DONE (1<<19)
7399
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007400/*
7401 * SKL Clocks
7402 */
7403
7404/* CDCLK_CTL */
7405#define CDCLK_CTL 0x46000
7406#define CDCLK_FREQ_SEL_MASK (3<<26)
7407#define CDCLK_FREQ_450_432 (0<<26)
7408#define CDCLK_FREQ_540 (1<<26)
7409#define CDCLK_FREQ_337_308 (2<<26)
7410#define CDCLK_FREQ_675_617 (3<<26)
7411#define CDCLK_FREQ_DECIMAL_MASK (0x7ff)
7412
Vandana Kannanf8437dd12014-11-24 13:37:39 +05307413#define BXT_CDCLK_CD2X_DIV_SEL_MASK (3<<22)
7414#define BXT_CDCLK_CD2X_DIV_SEL_1 (0<<22)
7415#define BXT_CDCLK_CD2X_DIV_SEL_1_5 (1<<22)
7416#define BXT_CDCLK_CD2X_DIV_SEL_2 (2<<22)
7417#define BXT_CDCLK_CD2X_DIV_SEL_4 (3<<22)
7418#define BXT_CDCLK_SSA_PRECHARGE_ENABLE (1<<16)
7419
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007420/* LCPLL_CTL */
7421#define LCPLL1_CTL 0x46010
7422#define LCPLL2_CTL 0x46014
7423#define LCPLL_PLL_ENABLE (1<<31)
7424
7425/* DPLL control1 */
7426#define DPLL_CTRL1 0x6C058
7427#define DPLL_CTRL1_HDMI_MODE(id) (1<<((id)*6+5))
7428#define DPLL_CTRL1_SSC(id) (1<<((id)*6+4))
Damien Lespiau71cd8422015-04-30 16:39:17 +01007429#define DPLL_CTRL1_LINK_RATE_MASK(id) (7<<((id)*6+1))
7430#define DPLL_CTRL1_LINK_RATE_SHIFT(id) ((id)*6+1)
7431#define DPLL_CTRL1_LINK_RATE(linkrate, id) ((linkrate)<<((id)*6+1))
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007432#define DPLL_CTRL1_OVERRIDE(id) (1<<((id)*6))
Damien Lespiau71cd8422015-04-30 16:39:17 +01007433#define DPLL_CTRL1_LINK_RATE_2700 0
7434#define DPLL_CTRL1_LINK_RATE_1350 1
7435#define DPLL_CTRL1_LINK_RATE_810 2
7436#define DPLL_CTRL1_LINK_RATE_1620 3
7437#define DPLL_CTRL1_LINK_RATE_1080 4
7438#define DPLL_CTRL1_LINK_RATE_2160 5
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007439
7440/* DPLL control2 */
7441#define DPLL_CTRL2 0x6C05C
Ville Syrjälä68d97532015-09-18 20:03:39 +03007442#define DPLL_CTRL2_DDI_CLK_OFF(port) (1<<((port)+15))
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007443#define DPLL_CTRL2_DDI_CLK_SEL_MASK(port) (3<<((port)*3+1))
Satheeshakrishna M540e7322014-11-13 14:55:16 +00007444#define DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port) ((port)*3+1)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007445#define DPLL_CTRL2_DDI_CLK_SEL(clk, port) ((clk)<<((port)*3+1))
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007446#define DPLL_CTRL2_DDI_SEL_OVERRIDE(port) (1<<((port)*3))
7447
7448/* DPLL Status */
7449#define DPLL_STATUS 0x6C060
7450#define DPLL_LOCK(id) (1<<((id)*8))
7451
7452/* DPLL cfg */
7453#define DPLL1_CFGCR1 0x6C040
7454#define DPLL2_CFGCR1 0x6C048
7455#define DPLL3_CFGCR1 0x6C050
7456#define DPLL_CFGCR1_FREQ_ENABLE (1<<31)
7457#define DPLL_CFGCR1_DCO_FRACTION_MASK (0x7fff<<9)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007458#define DPLL_CFGCR1_DCO_FRACTION(x) ((x)<<9)
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007459#define DPLL_CFGCR1_DCO_INTEGER_MASK (0x1ff)
7460
7461#define DPLL1_CFGCR2 0x6C044
7462#define DPLL2_CFGCR2 0x6C04C
7463#define DPLL3_CFGCR2 0x6C054
7464#define DPLL_CFGCR2_QDIV_RATIO_MASK (0xff<<8)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007465#define DPLL_CFGCR2_QDIV_RATIO(x) ((x)<<8)
7466#define DPLL_CFGCR2_QDIV_MODE(x) ((x)<<7)
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007467#define DPLL_CFGCR2_KDIV_MASK (3<<5)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007468#define DPLL_CFGCR2_KDIV(x) ((x)<<5)
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007469#define DPLL_CFGCR2_KDIV_5 (0<<5)
7470#define DPLL_CFGCR2_KDIV_2 (1<<5)
7471#define DPLL_CFGCR2_KDIV_3 (2<<5)
7472#define DPLL_CFGCR2_KDIV_1 (3<<5)
7473#define DPLL_CFGCR2_PDIV_MASK (7<<2)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007474#define DPLL_CFGCR2_PDIV(x) ((x)<<2)
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007475#define DPLL_CFGCR2_PDIV_1 (0<<2)
7476#define DPLL_CFGCR2_PDIV_2 (1<<2)
7477#define DPLL_CFGCR2_PDIV_3 (2<<2)
7478#define DPLL_CFGCR2_PDIV_7 (4<<2)
7479#define DPLL_CFGCR2_CENTRAL_FREQ_MASK (3)
7480
Ville Syrjälä923c12412015-09-30 17:06:43 +03007481#define DPLL_CFGCR1(id) (DPLL1_CFGCR1 + ((id) - SKL_DPLL1) * 8)
7482#define DPLL_CFGCR2(id) (DPLL1_CFGCR2 + ((id) - SKL_DPLL1) * 8)
Satheeshakrishna M540e7322014-11-13 14:55:16 +00007483
Vandana Kannanf8437dd12014-11-24 13:37:39 +05307484/* BXT display engine PLL */
7485#define BXT_DE_PLL_CTL 0x6d000
7486#define BXT_DE_PLL_RATIO(x) (x) /* {60,65,100} * 19.2MHz */
7487#define BXT_DE_PLL_RATIO_MASK 0xff
7488
7489#define BXT_DE_PLL_ENABLE 0x46070
7490#define BXT_DE_PLL_PLL_ENABLE (1 << 31)
7491#define BXT_DE_PLL_LOCK (1 << 30)
7492
A.Sunil Kamath664326f2014-11-24 13:37:44 +05307493/* GEN9 DC */
7494#define DC_STATE_EN 0x45504
7495#define DC_STATE_EN_UPTO_DC5 (1<<0)
7496#define DC_STATE_EN_DC9 (1<<3)
A.Sunil Kamath6b457d32015-04-16 14:22:09 +05307497#define DC_STATE_EN_UPTO_DC6 (2<<0)
7498#define DC_STATE_EN_UPTO_DC5_DC6_MASK 0x3
7499
7500#define DC_STATE_DEBUG 0x45520
7501#define DC_STATE_DEBUG_MASK_MEMORY_UP (1<<1)
7502
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007503/* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register,
7504 * since on HSW we can't write to it using I915_WRITE. */
7505#define D_COMP_HSW (MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
7506#define D_COMP_BDW 0x138144
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007507#define D_COMP_RCOMP_IN_PROGRESS (1<<9)
7508#define D_COMP_COMP_FORCE (1<<8)
7509#define D_COMP_COMP_DISABLE (1<<0)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03007510
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03007511/* Pipe WM_LINETIME - watermark line time */
7512#define PIPE_WM_LINETIME_A 0x45270
7513#define PIPE_WM_LINETIME_B 0x45274
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007514#define PIPE_WM_LINETIME(pipe) _PIPE(pipe, PIPE_WM_LINETIME_A, \
7515 PIPE_WM_LINETIME_B)
7516#define PIPE_WM_LINETIME_MASK (0x1ff)
7517#define PIPE_WM_LINETIME_TIME(x) ((x))
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03007518#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007519#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03007520
7521/* SFUSE_STRAP */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007522#define SFUSE_STRAP 0xc2014
Damien Lespiau658ac4c2014-02-10 17:19:45 +00007523#define SFUSE_STRAP_FUSE_LOCK (1<<13)
7524#define SFUSE_STRAP_DISPLAY_DISABLED (1<<7)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03007525#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
7526#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
7527#define SFUSE_STRAP_DDID_DETECTED (1<<0)
7528
Paulo Zanoni801bcff2013-05-31 10:08:35 -03007529#define WM_MISC 0x45260
7530#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
7531
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03007532#define WM_DBG 0x45280
7533#define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
7534#define WM_DBG_DISALLOW_MAXFIFO (1<<1)
7535#define WM_DBG_DISALLOW_SPRITE (1<<2)
7536
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007537/* pipe CSC */
7538#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
7539#define _PIPE_A_CSC_COEFF_BY 0x49014
7540#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
7541#define _PIPE_A_CSC_COEFF_BU 0x4901c
7542#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
7543#define _PIPE_A_CSC_COEFF_BV 0x49024
7544#define _PIPE_A_CSC_MODE 0x49028
Ville Syrjälä29a397b2013-04-19 12:23:02 +03007545#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
7546#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
7547#define CSC_MODE_YUV_TO_RGB (1 << 0)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007548#define _PIPE_A_CSC_PREOFF_HI 0x49030
7549#define _PIPE_A_CSC_PREOFF_ME 0x49034
7550#define _PIPE_A_CSC_PREOFF_LO 0x49038
7551#define _PIPE_A_CSC_POSTOFF_HI 0x49040
7552#define _PIPE_A_CSC_POSTOFF_ME 0x49044
7553#define _PIPE_A_CSC_POSTOFF_LO 0x49048
7554
7555#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
7556#define _PIPE_B_CSC_COEFF_BY 0x49114
7557#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
7558#define _PIPE_B_CSC_COEFF_BU 0x4911c
7559#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
7560#define _PIPE_B_CSC_COEFF_BV 0x49124
7561#define _PIPE_B_CSC_MODE 0x49128
7562#define _PIPE_B_CSC_PREOFF_HI 0x49130
7563#define _PIPE_B_CSC_PREOFF_ME 0x49134
7564#define _PIPE_B_CSC_PREOFF_LO 0x49138
7565#define _PIPE_B_CSC_POSTOFF_HI 0x49140
7566#define _PIPE_B_CSC_POSTOFF_ME 0x49144
7567#define _PIPE_B_CSC_POSTOFF_LO 0x49148
7568
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007569#define PIPE_CSC_COEFF_RY_GY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
7570#define PIPE_CSC_COEFF_BY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
7571#define PIPE_CSC_COEFF_RU_GU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
7572#define PIPE_CSC_COEFF_BU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
7573#define PIPE_CSC_COEFF_RV_GV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
7574#define PIPE_CSC_COEFF_BV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
7575#define PIPE_CSC_MODE(pipe) _PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
7576#define PIPE_CSC_PREOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
7577#define PIPE_CSC_PREOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
7578#define PIPE_CSC_PREOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
7579#define PIPE_CSC_POSTOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
7580#define PIPE_CSC_POSTOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
7581#define PIPE_CSC_POSTOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
7582
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007583/* MIPI DSI registers */
7584
7585#define _MIPI_PORT(port, a, c) _PORT3(port, a, 0, c) /* ports A and C only */
Jani Nikula3230bf12013-08-27 15:12:16 +03007586
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05307587/* BXT MIPI clock controls */
7588#define BXT_MAX_VAR_OUTPUT_KHZ 39500
7589
7590#define BXT_MIPI_CLOCK_CTL 0x46090
7591#define BXT_MIPI1_DIV_SHIFT 26
7592#define BXT_MIPI2_DIV_SHIFT 10
7593#define BXT_MIPI_DIV_SHIFT(port) \
7594 _MIPI_PORT(port, BXT_MIPI1_DIV_SHIFT, \
7595 BXT_MIPI2_DIV_SHIFT)
7596/* Var clock divider to generate TX source. Result must be < 39.5 M */
7597#define BXT_MIPI1_ESCLK_VAR_DIV_MASK (0x3F << 26)
7598#define BXT_MIPI2_ESCLK_VAR_DIV_MASK (0x3F << 10)
7599#define BXT_MIPI_ESCLK_VAR_DIV_MASK(port) \
7600 _MIPI_PORT(port, BXT_MIPI1_ESCLK_VAR_DIV_MASK, \
7601 BXT_MIPI2_ESCLK_VAR_DIV_MASK)
7602
7603#define BXT_MIPI_ESCLK_VAR_DIV(port, val) \
7604 (val << BXT_MIPI_DIV_SHIFT(port))
7605/* TX control divider to select actual TX clock output from (8x/var) */
7606#define BXT_MIPI1_TX_ESCLK_SHIFT 21
7607#define BXT_MIPI2_TX_ESCLK_SHIFT 5
7608#define BXT_MIPI_TX_ESCLK_SHIFT(port) \
7609 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_SHIFT, \
7610 BXT_MIPI2_TX_ESCLK_SHIFT)
7611#define BXT_MIPI1_TX_ESCLK_FIXDIV_MASK (3 << 21)
7612#define BXT_MIPI2_TX_ESCLK_FIXDIV_MASK (3 << 5)
7613#define BXT_MIPI_TX_ESCLK_FIXDIV_MASK(port) \
7614 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_FIXDIV_MASK, \
7615 BXT_MIPI2_TX_ESCLK_FIXDIV_MASK)
7616#define BXT_MIPI_TX_ESCLK_8XDIV_BY2(port) \
7617 (0x0 << BXT_MIPI_TX_ESCLK_SHIFT(port))
7618#define BXT_MIPI_TX_ESCLK_8XDIV_BY4(port) \
7619 (0x1 << BXT_MIPI_TX_ESCLK_SHIFT(port))
7620#define BXT_MIPI_TX_ESCLK_8XDIV_BY8(port) \
7621 (0x2 << BXT_MIPI_TX_ESCLK_SHIFT(port))
7622/* RX control divider to select actual RX clock output from 8x*/
7623#define BXT_MIPI1_RX_ESCLK_SHIFT 19
7624#define BXT_MIPI2_RX_ESCLK_SHIFT 3
7625#define BXT_MIPI_RX_ESCLK_SHIFT(port) \
7626 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_SHIFT, \
7627 BXT_MIPI2_RX_ESCLK_SHIFT)
7628#define BXT_MIPI1_RX_ESCLK_FIXDIV_MASK (3 << 19)
7629#define BXT_MIPI2_RX_ESCLK_FIXDIV_MASK (3 << 3)
7630#define BXT_MIPI_RX_ESCLK_FIXDIV_MASK(port) \
7631 (3 << BXT_MIPI_RX_ESCLK_SHIFT(port))
7632#define BXT_MIPI_RX_ESCLK_8X_BY2(port) \
7633 (1 << BXT_MIPI_RX_ESCLK_SHIFT(port))
7634#define BXT_MIPI_RX_ESCLK_8X_BY3(port) \
7635 (2 << BXT_MIPI_RX_ESCLK_SHIFT(port))
7636#define BXT_MIPI_RX_ESCLK_8X_BY4(port) \
7637 (3 << BXT_MIPI_RX_ESCLK_SHIFT(port))
7638/* BXT-A WA: Always prog DPHY dividers to 00 */
7639#define BXT_MIPI1_DPHY_DIV_SHIFT 16
7640#define BXT_MIPI2_DPHY_DIV_SHIFT 0
7641#define BXT_MIPI_DPHY_DIV_SHIFT(port) \
7642 _MIPI_PORT(port, BXT_MIPI1_DPHY_DIV_SHIFT, \
7643 BXT_MIPI2_DPHY_DIV_SHIFT)
7644#define BXT_MIPI_1_DPHY_DIVIDER_MASK (3 << 16)
7645#define BXT_MIPI_2_DPHY_DIVIDER_MASK (3 << 0)
7646#define BXT_MIPI_DPHY_DIVIDER_MASK(port) \
7647 (3 << BXT_MIPI_DPHY_DIV_SHIFT(port))
7648
Shashank Sharmad2e08c02015-09-01 19:41:40 +05307649/* BXT MIPI mode configure */
7650#define _BXT_MIPIA_TRANS_HACTIVE 0x6B0F8
7651#define _BXT_MIPIC_TRANS_HACTIVE 0x6B8F8
7652#define BXT_MIPI_TRANS_HACTIVE(tc) _MIPI_PORT(tc, \
7653 _BXT_MIPIA_TRANS_HACTIVE, _BXT_MIPIC_TRANS_HACTIVE)
7654
7655#define _BXT_MIPIA_TRANS_VACTIVE 0x6B0FC
7656#define _BXT_MIPIC_TRANS_VACTIVE 0x6B8FC
7657#define BXT_MIPI_TRANS_VACTIVE(tc) _MIPI_PORT(tc, \
7658 _BXT_MIPIA_TRANS_VACTIVE, _BXT_MIPIC_TRANS_VACTIVE)
7659
7660#define _BXT_MIPIA_TRANS_VTOTAL 0x6B100
7661#define _BXT_MIPIC_TRANS_VTOTAL 0x6B900
7662#define BXT_MIPI_TRANS_VTOTAL(tc) _MIPI_PORT(tc, \
7663 _BXT_MIPIA_TRANS_VTOTAL, _BXT_MIPIC_TRANS_VTOTAL)
7664
Shashank Sharmacfe01a52015-09-01 19:41:38 +05307665#define BXT_DSI_PLL_CTL 0x161000
7666#define BXT_DSI_PLL_PVD_RATIO_SHIFT 16
7667#define BXT_DSI_PLL_PVD_RATIO_MASK (3 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
7668#define BXT_DSI_PLL_PVD_RATIO_1 (1 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
7669#define BXT_DSIC_16X_BY2 (1 << 10)
7670#define BXT_DSIC_16X_BY3 (2 << 10)
7671#define BXT_DSIC_16X_BY4 (3 << 10)
7672#define BXT_DSIA_16X_BY2 (1 << 8)
7673#define BXT_DSIA_16X_BY3 (2 << 8)
7674#define BXT_DSIA_16X_BY4 (3 << 8)
7675#define BXT_DSI_FREQ_SEL_SHIFT 8
7676#define BXT_DSI_FREQ_SEL_MASK (0xF << BXT_DSI_FREQ_SEL_SHIFT)
7677
7678#define BXT_DSI_PLL_RATIO_MAX 0x7D
7679#define BXT_DSI_PLL_RATIO_MIN 0x22
7680#define BXT_DSI_PLL_RATIO_MASK 0xFF
7681#define BXT_REF_CLOCK_KHZ 19500
7682
7683#define BXT_DSI_PLL_ENABLE 0x46080
7684#define BXT_DSI_PLL_DO_ENABLE (1 << 31)
7685#define BXT_DSI_PLL_LOCKED (1 << 30)
7686
Jani Nikula3230bf12013-08-27 15:12:16 +03007687#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007688#define _MIPIC_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
7689#define MIPI_PORT_CTRL(port) _MIPI_PORT(port, _MIPIA_PORT_CTRL, _MIPIC_PORT_CTRL)
Shashank Sharma37ab0812015-09-01 19:41:42 +05307690
7691 /* BXT port control */
7692#define _BXT_MIPIA_PORT_CTRL 0x6B0C0
7693#define _BXT_MIPIC_PORT_CTRL 0x6B8C0
7694#define BXT_MIPI_PORT_CTRL(tc) _MIPI_PORT(tc, _BXT_MIPIA_PORT_CTRL, \
7695 _BXT_MIPIC_PORT_CTRL)
7696
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007697#define DPI_ENABLE (1 << 31) /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +03007698#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
7699#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
Gaurav K Singh369602d2014-12-05 14:09:28 +05307700#define DUAL_LINK_MODE_SHIFT 26
Jani Nikula3230bf12013-08-27 15:12:16 +03007701#define DUAL_LINK_MODE_MASK (1 << 26)
7702#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
7703#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007704#define DITHERING_ENABLE (1 << 25) /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +03007705#define FLOPPED_HSTX (1 << 23)
7706#define DE_INVERT (1 << 19) /* XXX */
7707#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
7708#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
7709#define AFE_LATCHOUT (1 << 17)
7710#define LP_OUTPUT_HOLD (1 << 16)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007711#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
7712#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
7713#define MIPIC_MIPI4DPHY_DELAY_COUNT_SHIFT 11
7714#define MIPIC_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
Jani Nikula3230bf12013-08-27 15:12:16 +03007715#define CSB_SHIFT 9
7716#define CSB_MASK (3 << 9)
7717#define CSB_20MHZ (0 << 9)
7718#define CSB_10MHZ (1 << 9)
7719#define CSB_40MHZ (2 << 9)
7720#define BANDGAP_MASK (1 << 8)
7721#define BANDGAP_PNW_CIRCUIT (0 << 8)
7722#define BANDGAP_LNC_CIRCUIT (1 << 8)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007723#define MIPIC_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
7724#define MIPIC_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
7725#define TEARING_EFFECT_DELAY (1 << 4) /* A + C */
7726#define TEARING_EFFECT_SHIFT 2 /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +03007727#define TEARING_EFFECT_MASK (3 << 2)
7728#define TEARING_EFFECT_OFF (0 << 2)
7729#define TEARING_EFFECT_DSI (1 << 2)
7730#define TEARING_EFFECT_GPIO (2 << 2)
7731#define LANE_CONFIGURATION_SHIFT 0
7732#define LANE_CONFIGURATION_MASK (3 << 0)
7733#define LANE_CONFIGURATION_4LANE (0 << 0)
7734#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
7735#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
7736
7737#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007738#define _MIPIC_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
7739#define MIPI_TEARING_CTRL(port) _MIPI_PORT(port, \
7740 _MIPIA_TEARING_CTRL, _MIPIC_TEARING_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03007741#define TEARING_EFFECT_DELAY_SHIFT 0
7742#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
7743
7744/* XXX: all bits reserved */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307745#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
Jani Nikula3230bf12013-08-27 15:12:16 +03007746
7747/* MIPI DSI Controller and D-PHY registers */
7748
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307749#define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007750#define _MIPIC_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800)
7751#define MIPI_DEVICE_READY(port) _MIPI_PORT(port, _MIPIA_DEVICE_READY, \
7752 _MIPIC_DEVICE_READY)
Jani Nikula3230bf12013-08-27 15:12:16 +03007753#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
7754#define ULPS_STATE_MASK (3 << 1)
7755#define ULPS_STATE_ENTER (2 << 1)
7756#define ULPS_STATE_EXIT (1 << 1)
7757#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
7758#define DEVICE_READY (1 << 0)
7759
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307760#define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007761#define _MIPIC_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804)
7762#define MIPI_INTR_STAT(port) _MIPI_PORT(port, _MIPIA_INTR_STAT, \
7763 _MIPIC_INTR_STAT)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307764#define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007765#define _MIPIC_INTR_EN (dev_priv->mipi_mmio_base + 0xb808)
7766#define MIPI_INTR_EN(port) _MIPI_PORT(port, _MIPIA_INTR_EN, \
7767 _MIPIC_INTR_EN)
Jani Nikula3230bf12013-08-27 15:12:16 +03007768#define TEARING_EFFECT (1 << 31)
7769#define SPL_PKT_SENT_INTERRUPT (1 << 30)
7770#define GEN_READ_DATA_AVAIL (1 << 29)
7771#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
7772#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
7773#define RX_PROT_VIOLATION (1 << 26)
7774#define RX_INVALID_TX_LENGTH (1 << 25)
7775#define ACK_WITH_NO_ERROR (1 << 24)
7776#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
7777#define LP_RX_TIMEOUT (1 << 22)
7778#define HS_TX_TIMEOUT (1 << 21)
7779#define DPI_FIFO_UNDERRUN (1 << 20)
7780#define LOW_CONTENTION (1 << 19)
7781#define HIGH_CONTENTION (1 << 18)
7782#define TXDSI_VC_ID_INVALID (1 << 17)
7783#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
7784#define TXCHECKSUM_ERROR (1 << 15)
7785#define TXECC_MULTIBIT_ERROR (1 << 14)
7786#define TXECC_SINGLE_BIT_ERROR (1 << 13)
7787#define TXFALSE_CONTROL_ERROR (1 << 12)
7788#define RXDSI_VC_ID_INVALID (1 << 11)
7789#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
7790#define RXCHECKSUM_ERROR (1 << 9)
7791#define RXECC_MULTIBIT_ERROR (1 << 8)
7792#define RXECC_SINGLE_BIT_ERROR (1 << 7)
7793#define RXFALSE_CONTROL_ERROR (1 << 6)
7794#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
7795#define RX_LP_TX_SYNC_ERROR (1 << 4)
7796#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
7797#define RXEOT_SYNC_ERROR (1 << 2)
7798#define RXSOT_SYNC_ERROR (1 << 1)
7799#define RXSOT_ERROR (1 << 0)
7800
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307801#define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007802#define _MIPIC_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c)
7803#define MIPI_DSI_FUNC_PRG(port) _MIPI_PORT(port, _MIPIA_DSI_FUNC_PRG, \
7804 _MIPIC_DSI_FUNC_PRG)
Jani Nikula3230bf12013-08-27 15:12:16 +03007805#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
7806#define CMD_MODE_NOT_SUPPORTED (0 << 13)
7807#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
7808#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
7809#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
7810#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
7811#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
7812#define VID_MODE_FORMAT_MASK (0xf << 7)
7813#define VID_MODE_NOT_SUPPORTED (0 << 7)
7814#define VID_MODE_FORMAT_RGB565 (1 << 7)
7815#define VID_MODE_FORMAT_RGB666 (2 << 7)
7816#define VID_MODE_FORMAT_RGB666_LOOSE (3 << 7)
7817#define VID_MODE_FORMAT_RGB888 (4 << 7)
7818#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
7819#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
7820#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
7821#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
7822#define DATA_LANES_PRG_REG_SHIFT 0
7823#define DATA_LANES_PRG_REG_MASK (7 << 0)
7824
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307825#define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007826#define _MIPIC_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810)
7827#define MIPI_HS_TX_TIMEOUT(port) _MIPI_PORT(port, _MIPIA_HS_TX_TIMEOUT, \
7828 _MIPIC_HS_TX_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +03007829#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
7830
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307831#define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007832#define _MIPIC_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814)
7833#define MIPI_LP_RX_TIMEOUT(port) _MIPI_PORT(port, _MIPIA_LP_RX_TIMEOUT, \
7834 _MIPIC_LP_RX_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +03007835#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
7836
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307837#define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007838#define _MIPIC_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818)
7839#define MIPI_TURN_AROUND_TIMEOUT(port) _MIPI_PORT(port, \
7840 _MIPIA_TURN_AROUND_TIMEOUT, _MIPIC_TURN_AROUND_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +03007841#define TURN_AROUND_TIMEOUT_MASK 0x3f
7842
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307843#define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007844#define _MIPIC_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c)
7845#define MIPI_DEVICE_RESET_TIMER(port) _MIPI_PORT(port, \
7846 _MIPIA_DEVICE_RESET_TIMER, _MIPIC_DEVICE_RESET_TIMER)
Jani Nikula3230bf12013-08-27 15:12:16 +03007847#define DEVICE_RESET_TIMER_MASK 0xffff
7848
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307849#define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007850#define _MIPIC_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820)
7851#define MIPI_DPI_RESOLUTION(port) _MIPI_PORT(port, _MIPIA_DPI_RESOLUTION, \
7852 _MIPIC_DPI_RESOLUTION)
Jani Nikula3230bf12013-08-27 15:12:16 +03007853#define VERTICAL_ADDRESS_SHIFT 16
7854#define VERTICAL_ADDRESS_MASK (0xffff << 16)
7855#define HORIZONTAL_ADDRESS_SHIFT 0
7856#define HORIZONTAL_ADDRESS_MASK 0xffff
7857
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307858#define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007859#define _MIPIC_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824)
7860#define MIPI_DBI_FIFO_THROTTLE(port) _MIPI_PORT(port, \
7861 _MIPIA_DBI_FIFO_THROTTLE, _MIPIC_DBI_FIFO_THROTTLE)
Jani Nikula3230bf12013-08-27 15:12:16 +03007862#define DBI_FIFO_EMPTY_HALF (0 << 0)
7863#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
7864#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
7865
7866/* regs below are bits 15:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307867#define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007868#define _MIPIC_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828)
7869#define MIPI_HSYNC_PADDING_COUNT(port) _MIPI_PORT(port, \
7870 _MIPIA_HSYNC_PADDING_COUNT, _MIPIC_HSYNC_PADDING_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03007871
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307872#define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007873#define _MIPIC_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c)
7874#define MIPI_HBP_COUNT(port) _MIPI_PORT(port, _MIPIA_HBP_COUNT, \
7875 _MIPIC_HBP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03007876
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307877#define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007878#define _MIPIC_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830)
7879#define MIPI_HFP_COUNT(port) _MIPI_PORT(port, _MIPIA_HFP_COUNT, \
7880 _MIPIC_HFP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03007881
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307882#define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007883#define _MIPIC_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834)
7884#define MIPI_HACTIVE_AREA_COUNT(port) _MIPI_PORT(port, \
7885 _MIPIA_HACTIVE_AREA_COUNT, _MIPIC_HACTIVE_AREA_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03007886
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307887#define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007888#define _MIPIC_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838)
7889#define MIPI_VSYNC_PADDING_COUNT(port) _MIPI_PORT(port, \
7890 _MIPIA_VSYNC_PADDING_COUNT, _MIPIC_VSYNC_PADDING_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03007891
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307892#define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007893#define _MIPIC_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c)
7894#define MIPI_VBP_COUNT(port) _MIPI_PORT(port, _MIPIA_VBP_COUNT, \
7895 _MIPIC_VBP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03007896
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307897#define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007898#define _MIPIC_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840)
7899#define MIPI_VFP_COUNT(port) _MIPI_PORT(port, _MIPIA_VFP_COUNT, \
7900 _MIPIC_VFP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03007901
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307902#define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007903#define _MIPIC_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844)
7904#define MIPI_HIGH_LOW_SWITCH_COUNT(port) _MIPI_PORT(port, \
7905 _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIC_HIGH_LOW_SWITCH_COUNT)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307906
Jani Nikula3230bf12013-08-27 15:12:16 +03007907/* regs above are bits 15:0 */
7908
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307909#define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007910#define _MIPIC_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848)
7911#define MIPI_DPI_CONTROL(port) _MIPI_PORT(port, _MIPIA_DPI_CONTROL, \
7912 _MIPIC_DPI_CONTROL)
Jani Nikula3230bf12013-08-27 15:12:16 +03007913#define DPI_LP_MODE (1 << 6)
7914#define BACKLIGHT_OFF (1 << 5)
7915#define BACKLIGHT_ON (1 << 4)
7916#define COLOR_MODE_OFF (1 << 3)
7917#define COLOR_MODE_ON (1 << 2)
7918#define TURN_ON (1 << 1)
7919#define SHUTDOWN (1 << 0)
7920
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307921#define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007922#define _MIPIC_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c)
7923#define MIPI_DPI_DATA(port) _MIPI_PORT(port, _MIPIA_DPI_DATA, \
7924 _MIPIC_DPI_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +03007925#define COMMAND_BYTE_SHIFT 0
7926#define COMMAND_BYTE_MASK (0x3f << 0)
7927
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307928#define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007929#define _MIPIC_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850)
7930#define MIPI_INIT_COUNT(port) _MIPI_PORT(port, _MIPIA_INIT_COUNT, \
7931 _MIPIC_INIT_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03007932#define MASTER_INIT_TIMER_SHIFT 0
7933#define MASTER_INIT_TIMER_MASK (0xffff << 0)
7934
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307935#define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007936#define _MIPIC_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854)
7937#define MIPI_MAX_RETURN_PKT_SIZE(port) _MIPI_PORT(port, \
7938 _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIC_MAX_RETURN_PKT_SIZE)
Jani Nikula3230bf12013-08-27 15:12:16 +03007939#define MAX_RETURN_PKT_SIZE_SHIFT 0
7940#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
7941
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307942#define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007943#define _MIPIC_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858)
7944#define MIPI_VIDEO_MODE_FORMAT(port) _MIPI_PORT(port, \
7945 _MIPIA_VIDEO_MODE_FORMAT, _MIPIC_VIDEO_MODE_FORMAT)
Jani Nikula3230bf12013-08-27 15:12:16 +03007946#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
7947#define DISABLE_VIDEO_BTA (1 << 3)
7948#define IP_TG_CONFIG (1 << 2)
7949#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
7950#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
7951#define VIDEO_MODE_BURST (3 << 0)
7952
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307953#define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007954#define _MIPIC_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c)
7955#define MIPI_EOT_DISABLE(port) _MIPI_PORT(port, _MIPIA_EOT_DISABLE, \
7956 _MIPIC_EOT_DISABLE)
Jani Nikula3230bf12013-08-27 15:12:16 +03007957#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
7958#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
7959#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
7960#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
7961#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
7962#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
7963#define CLOCKSTOP (1 << 1)
7964#define EOT_DISABLE (1 << 0)
7965
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307966#define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007967#define _MIPIC_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860)
7968#define MIPI_LP_BYTECLK(port) _MIPI_PORT(port, _MIPIA_LP_BYTECLK, \
7969 _MIPIC_LP_BYTECLK)
Jani Nikula3230bf12013-08-27 15:12:16 +03007970#define LP_BYTECLK_SHIFT 0
7971#define LP_BYTECLK_MASK (0xffff << 0)
7972
7973/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307974#define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007975#define _MIPIC_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864)
7976#define MIPI_LP_GEN_DATA(port) _MIPI_PORT(port, _MIPIA_LP_GEN_DATA, \
7977 _MIPIC_LP_GEN_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +03007978
7979/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307980#define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007981#define _MIPIC_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868)
7982#define MIPI_HS_GEN_DATA(port) _MIPI_PORT(port, _MIPIA_HS_GEN_DATA, \
7983 _MIPIC_HS_GEN_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +03007984
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307985#define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007986#define _MIPIC_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c)
7987#define MIPI_LP_GEN_CTRL(port) _MIPI_PORT(port, _MIPIA_LP_GEN_CTRL, \
7988 _MIPIC_LP_GEN_CTRL)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307989#define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007990#define _MIPIC_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870)
7991#define MIPI_HS_GEN_CTRL(port) _MIPI_PORT(port, _MIPIA_HS_GEN_CTRL, \
7992 _MIPIC_HS_GEN_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03007993#define LONG_PACKET_WORD_COUNT_SHIFT 8
7994#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
7995#define SHORT_PACKET_PARAM_SHIFT 8
7996#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
7997#define VIRTUAL_CHANNEL_SHIFT 6
7998#define VIRTUAL_CHANNEL_MASK (3 << 6)
7999#define DATA_TYPE_SHIFT 0
Ville Syrjälä395b2912015-09-18 20:03:40 +03008000#define DATA_TYPE_MASK (0x3f << 0)
Jani Nikula3230bf12013-08-27 15:12:16 +03008001/* data type values, see include/video/mipi_display.h */
8002
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308003#define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008004#define _MIPIC_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874)
8005#define MIPI_GEN_FIFO_STAT(port) _MIPI_PORT(port, _MIPIA_GEN_FIFO_STAT, \
8006 _MIPIC_GEN_FIFO_STAT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008007#define DPI_FIFO_EMPTY (1 << 28)
8008#define DBI_FIFO_EMPTY (1 << 27)
8009#define LP_CTRL_FIFO_EMPTY (1 << 26)
8010#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
8011#define LP_CTRL_FIFO_FULL (1 << 24)
8012#define HS_CTRL_FIFO_EMPTY (1 << 18)
8013#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
8014#define HS_CTRL_FIFO_FULL (1 << 16)
8015#define LP_DATA_FIFO_EMPTY (1 << 10)
8016#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
8017#define LP_DATA_FIFO_FULL (1 << 8)
8018#define HS_DATA_FIFO_EMPTY (1 << 2)
8019#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
8020#define HS_DATA_FIFO_FULL (1 << 0)
8021
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308022#define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008023#define _MIPIC_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878)
8024#define MIPI_HS_LP_DBI_ENABLE(port) _MIPI_PORT(port, \
8025 _MIPIA_HS_LS_DBI_ENABLE, _MIPIC_HS_LS_DBI_ENABLE)
Jani Nikula3230bf12013-08-27 15:12:16 +03008026#define DBI_HS_LP_MODE_MASK (1 << 0)
8027#define DBI_LP_MODE (1 << 0)
8028#define DBI_HS_MODE (0 << 0)
8029
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308030#define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008031#define _MIPIC_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880)
8032#define MIPI_DPHY_PARAM(port) _MIPI_PORT(port, _MIPIA_DPHY_PARAM, \
8033 _MIPIC_DPHY_PARAM)
Jani Nikula3230bf12013-08-27 15:12:16 +03008034#define EXIT_ZERO_COUNT_SHIFT 24
8035#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
8036#define TRAIL_COUNT_SHIFT 16
8037#define TRAIL_COUNT_MASK (0x1f << 16)
8038#define CLK_ZERO_COUNT_SHIFT 8
8039#define CLK_ZERO_COUNT_MASK (0xff << 8)
8040#define PREPARE_COUNT_SHIFT 0
8041#define PREPARE_COUNT_MASK (0x3f << 0)
8042
8043/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308044#define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008045#define _MIPIC_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884)
8046#define MIPI_DBI_BW_CTRL(port) _MIPI_PORT(port, _MIPIA_DBI_BW_CTRL, \
8047 _MIPIC_DBI_BW_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03008048
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308049#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base \
8050 + 0xb088)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008051#define _MIPIC_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base \
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308052 + 0xb888)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008053#define MIPI_CLK_LANE_SWITCH_TIME_CNT(port) _MIPI_PORT(port, \
8054 _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIC_CLK_LANE_SWITCH_TIME_CNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008055#define LP_HS_SSW_CNT_SHIFT 16
8056#define LP_HS_SSW_CNT_MASK (0xffff << 16)
8057#define HS_LP_PWR_SW_CNT_SHIFT 0
8058#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
8059
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308060#define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008061#define _MIPIC_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c)
8062#define MIPI_STOP_STATE_STALL(port) _MIPI_PORT(port, \
8063 _MIPIA_STOP_STATE_STALL, _MIPIC_STOP_STATE_STALL)
Jani Nikula3230bf12013-08-27 15:12:16 +03008064#define STOP_STATE_STALL_COUNTER_SHIFT 0
8065#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
8066
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308067#define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008068#define _MIPIC_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890)
8069#define MIPI_INTR_STAT_REG_1(port) _MIPI_PORT(port, \
8070 _MIPIA_INTR_STAT_REG_1, _MIPIC_INTR_STAT_REG_1)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308071#define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008072#define _MIPIC_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894)
8073#define MIPI_INTR_EN_REG_1(port) _MIPI_PORT(port, _MIPIA_INTR_EN_REG_1, \
8074 _MIPIC_INTR_EN_REG_1)
Jani Nikula3230bf12013-08-27 15:12:16 +03008075#define RX_CONTENTION_DETECTED (1 << 0)
8076
8077/* XXX: only pipe A ?!? */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308078#define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100)
Jani Nikula3230bf12013-08-27 15:12:16 +03008079#define DBI_TYPEC_ENABLE (1 << 31)
8080#define DBI_TYPEC_WIP (1 << 30)
8081#define DBI_TYPEC_OPTION_SHIFT 28
8082#define DBI_TYPEC_OPTION_MASK (3 << 28)
8083#define DBI_TYPEC_FREQ_SHIFT 24
8084#define DBI_TYPEC_FREQ_MASK (0xf << 24)
8085#define DBI_TYPEC_OVERRIDE (1 << 8)
8086#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
8087#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
8088
8089
8090/* MIPI adapter registers */
8091
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308092#define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008093#define _MIPIC_CTRL (dev_priv->mipi_mmio_base + 0xb904)
8094#define MIPI_CTRL(port) _MIPI_PORT(port, _MIPIA_CTRL, \
8095 _MIPIC_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03008096#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
8097#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
8098#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
8099#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
8100#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
8101#define READ_REQUEST_PRIORITY_SHIFT 3
8102#define READ_REQUEST_PRIORITY_MASK (3 << 3)
8103#define READ_REQUEST_PRIORITY_LOW (0 << 3)
8104#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
8105#define RGB_FLIP_TO_BGR (1 << 2)
8106
Shashank Sharmad2e08c02015-09-01 19:41:40 +05308107#define BXT_PIPE_SELECT_MASK (7 << 7)
8108#define BXT_PIPE_SELECT_C (2 << 7)
8109#define BXT_PIPE_SELECT_B (1 << 7)
8110#define BXT_PIPE_SELECT_A (0 << 7)
8111
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308112#define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008113#define _MIPIC_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908)
8114#define MIPI_DATA_ADDRESS(port) _MIPI_PORT(port, _MIPIA_DATA_ADDRESS, \
8115 _MIPIC_DATA_ADDRESS)
Jani Nikula3230bf12013-08-27 15:12:16 +03008116#define DATA_MEM_ADDRESS_SHIFT 5
8117#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
8118#define DATA_VALID (1 << 0)
8119
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308120#define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008121#define _MIPIC_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c)
8122#define MIPI_DATA_LENGTH(port) _MIPI_PORT(port, _MIPIA_DATA_LENGTH, \
8123 _MIPIC_DATA_LENGTH)
Jani Nikula3230bf12013-08-27 15:12:16 +03008124#define DATA_LENGTH_SHIFT 0
8125#define DATA_LENGTH_MASK (0xfffff << 0)
8126
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308127#define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008128#define _MIPIC_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910)
8129#define MIPI_COMMAND_ADDRESS(port) _MIPI_PORT(port, \
8130 _MIPIA_COMMAND_ADDRESS, _MIPIC_COMMAND_ADDRESS)
Jani Nikula3230bf12013-08-27 15:12:16 +03008131#define COMMAND_MEM_ADDRESS_SHIFT 5
8132#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
8133#define AUTO_PWG_ENABLE (1 << 2)
8134#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
8135#define COMMAND_VALID (1 << 0)
8136
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308137#define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008138#define _MIPIC_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914)
8139#define MIPI_COMMAND_LENGTH(port) _MIPI_PORT(port, _MIPIA_COMMAND_LENGTH, \
8140 _MIPIC_COMMAND_LENGTH)
Jani Nikula3230bf12013-08-27 15:12:16 +03008141#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
8142#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
8143
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308144#define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008145#define _MIPIC_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918)
8146#define MIPI_READ_DATA_RETURN(port, n) \
8147 (_MIPI_PORT(port, _MIPIA_READ_DATA_RETURN0, _MIPIC_READ_DATA_RETURN0) \
Shashank Sharmaa2560a62014-06-02 18:07:48 +05308148 + 4 * (n)) /* n: 0...7 */
Jani Nikula3230bf12013-08-27 15:12:16 +03008149
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308150#define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008151#define _MIPIC_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938)
8152#define MIPI_READ_DATA_VALID(port) _MIPI_PORT(port, \
8153 _MIPIA_READ_DATA_VALID, _MIPIC_READ_DATA_VALID)
Jani Nikula3230bf12013-08-27 15:12:16 +03008154#define READ_DATA_VALID(n) (1 << (n))
8155
Antti Koskipaaa57c7742014-02-04 14:22:24 +02008156/* For UMS only (deprecated): */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00008157#define _PALETTE_A (dev_priv->info.display_mmio_offset + 0xa000)
8158#define _PALETTE_B (dev_priv->info.display_mmio_offset + 0xa800)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02008159
Peter Antoine3bbaba02015-07-10 20:13:11 +03008160/* MOCS (Memory Object Control State) registers */
8161#define GEN9_LNCFCMOCS0 0xb020 /* L3 Cache Control base */
8162
8163#define GEN9_GFX_MOCS_0 0xc800 /* Graphics MOCS base register*/
8164#define GEN9_MFX0_MOCS_0 0xc900 /* Media 0 MOCS base register*/
8165#define GEN9_MFX1_MOCS_0 0xca00 /* Media 1 MOCS base register*/
8166#define GEN9_VEBOX_MOCS_0 0xcb00 /* Video MOCS base register*/
8167#define GEN9_BLT_MOCS_0 0xcc00 /* Blitter MOCS base register*/
8168
Jesse Barnes585fb112008-07-29 11:54:06 -07008169#endif /* _I915_REG_H_ */