blob: af012b1cd1ec607220cb0f03382b16ec599558e4 [file] [log] [blame]
Daniel Vetter76aaf222010-11-05 22:23:30 +01001/*
2 * Copyright © 2010 Daniel Vetter
Ben Widawskyc4ac5242014-02-19 22:05:47 -08003 * Copyright © 2011-2014 Intel Corporation
Daniel Vetter76aaf222010-11-05 22:23:30 +01004 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
22 * IN THE SOFTWARE.
23 *
24 */
25
Daniel Vetter0e46ce22014-01-08 16:10:27 +010026#include <linux/seq_file.h>
Chris Wilson5bab6f62015-10-23 18:43:32 +010027#include <linux/stop_machine.h>
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
29#include <drm/i915_drm.h>
Daniel Vetter76aaf222010-11-05 22:23:30 +010030#include "i915_drv.h"
Yu Zhang5dda8fa2015-02-10 19:05:48 +080031#include "i915_vgpu.h"
Daniel Vetter76aaf222010-11-05 22:23:30 +010032#include "i915_trace.h"
33#include "intel_drv.h"
34
Tvrtko Ursulin45f8f692014-12-10 17:27:59 +000035/**
36 * DOC: Global GTT views
37 *
38 * Background and previous state
39 *
40 * Historically objects could exists (be bound) in global GTT space only as
41 * singular instances with a view representing all of the object's backing pages
42 * in a linear fashion. This view will be called a normal view.
43 *
44 * To support multiple views of the same object, where the number of mapped
45 * pages is not equal to the backing store, or where the layout of the pages
46 * is not linear, concept of a GGTT view was added.
47 *
48 * One example of an alternative view is a stereo display driven by a single
49 * image. In this case we would have a framebuffer looking like this
50 * (2x2 pages):
51 *
52 * 12
53 * 34
54 *
55 * Above would represent a normal GGTT view as normally mapped for GPU or CPU
56 * rendering. In contrast, fed to the display engine would be an alternative
57 * view which could look something like this:
58 *
59 * 1212
60 * 3434
61 *
62 * In this example both the size and layout of pages in the alternative view is
63 * different from the normal view.
64 *
65 * Implementation and usage
66 *
67 * GGTT views are implemented using VMAs and are distinguished via enum
68 * i915_ggtt_view_type and struct i915_ggtt_view.
69 *
70 * A new flavour of core GEM functions which work with GGTT bound objects were
Joonas Lahtinenec7adb62015-03-16 14:11:13 +020071 * added with the _ggtt_ infix, and sometimes with _view postfix to avoid
72 * renaming in large amounts of code. They take the struct i915_ggtt_view
73 * parameter encapsulating all metadata required to implement a view.
Tvrtko Ursulin45f8f692014-12-10 17:27:59 +000074 *
75 * As a helper for callers which are only interested in the normal view,
76 * globally const i915_ggtt_view_normal singleton instance exists. All old core
77 * GEM API functions, the ones not taking the view parameter, are operating on,
78 * or with the normal GGTT view.
79 *
80 * Code wanting to add or use a new GGTT view needs to:
81 *
82 * 1. Add a new enum with a suitable name.
83 * 2. Extend the metadata in the i915_ggtt_view structure if required.
84 * 3. Add support to i915_get_vma_pages().
85 *
86 * New views are required to build a scatter-gather table from within the
87 * i915_get_vma_pages function. This table is stored in the vma.ggtt_view and
88 * exists for the lifetime of an VMA.
89 *
90 * Core API is designed to have copy semantics which means that passed in
91 * struct i915_ggtt_view does not need to be persistent (left around after
92 * calling the core API functions).
93 *
94 */
95
Chris Wilsonce7fda22016-04-28 09:56:38 +010096static inline struct i915_ggtt *
97i915_vm_to_ggtt(struct i915_address_space *vm)
98{
99 GEM_BUG_ON(!i915_is_ggtt(vm));
100 return container_of(vm, struct i915_ggtt, base);
101}
102
Daniel Vetter70b9f6f2015-04-14 17:35:27 +0200103static int
104i915_get_ggtt_vma_pages(struct i915_vma *vma);
105
Ville Syrjäläb5e16982016-01-14 15:22:10 +0200106const struct i915_ggtt_view i915_ggtt_view_normal = {
107 .type = I915_GGTT_VIEW_NORMAL,
108};
Joonas Lahtinen9abc4642015-03-27 13:09:22 +0200109const struct i915_ggtt_view i915_ggtt_view_rotated = {
Ville Syrjäläb5e16982016-01-14 15:22:10 +0200110 .type = I915_GGTT_VIEW_ROTATED,
Joonas Lahtinen9abc4642015-03-27 13:09:22 +0200111};
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +0000112
Chris Wilsonc0336662016-05-06 15:40:21 +0100113int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
114 int enable_ppgtt)
Daniel Vettercfa7c862014-04-29 11:53:58 +0200115{
Chris Wilson1893a712014-09-19 11:56:27 +0100116 bool has_aliasing_ppgtt;
117 bool has_full_ppgtt;
Michel Thierry1f9a99e2015-09-30 15:36:19 +0100118 bool has_full_48bit_ppgtt;
Chris Wilson1893a712014-09-19 11:56:27 +0100119
Chris Wilsonc0336662016-05-06 15:40:21 +0100120 has_aliasing_ppgtt = INTEL_GEN(dev_priv) >= 6;
121 has_full_ppgtt = INTEL_GEN(dev_priv) >= 7;
122 has_full_48bit_ppgtt =
123 IS_BROADWELL(dev_priv) || INTEL_GEN(dev_priv) >= 9;
Chris Wilson1893a712014-09-19 11:56:27 +0100124
Chris Wilsonc0336662016-05-06 15:40:21 +0100125 if (intel_vgpu_active(dev_priv))
Yu Zhang71ba2d62015-02-10 19:05:54 +0800126 has_full_ppgtt = false; /* emulation is too hard */
127
Chris Wilson0e4ca102016-04-29 13:18:22 +0100128 if (!has_aliasing_ppgtt)
129 return 0;
130
Damien Lespiau70ee45e2014-11-14 15:05:59 +0000131 /*
132 * We don't allow disabling PPGTT for gen9+ as it's a requirement for
133 * execlists, the sole mechanism available to submit work.
134 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100135 if (enable_ppgtt == 0 && INTEL_GEN(dev_priv) < 9)
Daniel Vettercfa7c862014-04-29 11:53:58 +0200136 return 0;
137
138 if (enable_ppgtt == 1)
139 return 1;
140
Chris Wilson1893a712014-09-19 11:56:27 +0100141 if (enable_ppgtt == 2 && has_full_ppgtt)
Daniel Vettercfa7c862014-04-29 11:53:58 +0200142 return 2;
143
Michel Thierry1f9a99e2015-09-30 15:36:19 +0100144 if (enable_ppgtt == 3 && has_full_48bit_ppgtt)
145 return 3;
146
Daniel Vetter93a25a92014-03-06 09:40:43 +0100147#ifdef CONFIG_INTEL_IOMMU
148 /* Disable ppgtt on SNB if VT-d is on. */
Chris Wilsonc0336662016-05-06 15:40:21 +0100149 if (IS_GEN6(dev_priv) && intel_iommu_gfx_mapped) {
Daniel Vetter93a25a92014-03-06 09:40:43 +0100150 DRM_INFO("Disabling PPGTT because VT-d is on\n");
Daniel Vettercfa7c862014-04-29 11:53:58 +0200151 return 0;
Daniel Vetter93a25a92014-03-06 09:40:43 +0100152 }
153#endif
154
Jesse Barnes62942ed2014-06-13 09:28:33 -0700155 /* Early VLV doesn't have this */
Chris Wilson91c8a322016-07-05 10:40:23 +0100156 if (IS_VALLEYVIEW(dev_priv) && dev_priv->drm.pdev->revision < 0xb) {
Jesse Barnes62942ed2014-06-13 09:28:33 -0700157 DRM_DEBUG_DRIVER("disabling PPGTT on pre-B3 step VLV\n");
158 return 0;
159 }
160
Chris Wilsonc0336662016-05-06 15:40:21 +0100161 if (INTEL_GEN(dev_priv) >= 8 && i915.enable_execlists)
Michel Thierry1f9a99e2015-09-30 15:36:19 +0100162 return has_full_48bit_ppgtt ? 3 : 2;
Michel Thierry2f82bbd2014-12-15 14:58:00 +0000163 else
164 return has_aliasing_ppgtt ? 1 : 0;
Daniel Vetter93a25a92014-03-06 09:40:43 +0100165}
166
Daniel Vetter70b9f6f2015-04-14 17:35:27 +0200167static int ppgtt_bind_vma(struct i915_vma *vma,
168 enum i915_cache_level cache_level,
169 u32 unused)
Daniel Vetter47552652015-04-14 17:35:24 +0200170{
171 u32 pte_flags = 0;
172
173 /* Currently applicable only to VLV */
174 if (vma->obj->gt_ro)
175 pte_flags |= PTE_READ_ONLY;
176
177 vma->vm->insert_entries(vma->vm, vma->obj->pages, vma->node.start,
178 cache_level, pte_flags);
Daniel Vetter70b9f6f2015-04-14 17:35:27 +0200179
180 return 0;
Daniel Vetter47552652015-04-14 17:35:24 +0200181}
182
183static void ppgtt_unbind_vma(struct i915_vma *vma)
184{
185 vma->vm->clear_range(vma->vm,
186 vma->node.start,
Chris Wilsonde180032016-08-04 16:32:29 +0100187 vma->size,
Daniel Vetter47552652015-04-14 17:35:24 +0200188 true);
189}
Ben Widawsky6f65e292013-12-06 14:10:56 -0800190
Daniel Vetter2c642b02015-04-14 17:35:26 +0200191static gen8_pte_t gen8_pte_encode(dma_addr_t addr,
192 enum i915_cache_level level,
193 bool valid)
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700194{
Michel Thierry07749ef2015-03-16 16:00:54 +0000195 gen8_pte_t pte = valid ? _PAGE_PRESENT | _PAGE_RW : 0;
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700196 pte |= addr;
Ben Widawsky63c42e52014-04-18 18:04:27 -0300197
198 switch (level) {
199 case I915_CACHE_NONE:
Ben Widawskyfbe5d362013-11-04 19:56:49 -0800200 pte |= PPAT_UNCACHED_INDEX;
Ben Widawsky63c42e52014-04-18 18:04:27 -0300201 break;
202 case I915_CACHE_WT:
203 pte |= PPAT_DISPLAY_ELLC_INDEX;
204 break;
205 default:
206 pte |= PPAT_CACHED_INDEX;
207 break;
208 }
209
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700210 return pte;
211}
212
Mika Kuoppalafe36f552015-06-25 18:35:16 +0300213static gen8_pde_t gen8_pde_encode(const dma_addr_t addr,
214 const enum i915_cache_level level)
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800215{
Michel Thierry07749ef2015-03-16 16:00:54 +0000216 gen8_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800217 pde |= addr;
218 if (level != I915_CACHE_NONE)
219 pde |= PPAT_CACHED_PDE_INDEX;
220 else
221 pde |= PPAT_UNCACHED_INDEX;
222 return pde;
223}
224
Michel Thierry762d9932015-07-30 11:05:29 +0100225#define gen8_pdpe_encode gen8_pde_encode
226#define gen8_pml4e_encode gen8_pde_encode
227
Michel Thierry07749ef2015-03-16 16:00:54 +0000228static gen6_pte_t snb_pte_encode(dma_addr_t addr,
229 enum i915_cache_level level,
230 bool valid, u32 unused)
Ben Widawsky54d12522012-09-24 16:44:32 -0700231{
Michel Thierry07749ef2015-03-16 16:00:54 +0000232 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky54d12522012-09-24 16:44:32 -0700233 pte |= GEN6_PTE_ADDR_ENCODE(addr);
Ben Widawskye7210c32012-10-19 09:33:22 -0700234
235 switch (level) {
Chris Wilson350ec882013-08-06 13:17:02 +0100236 case I915_CACHE_L3_LLC:
237 case I915_CACHE_LLC:
238 pte |= GEN6_PTE_CACHE_LLC;
239 break;
240 case I915_CACHE_NONE:
241 pte |= GEN6_PTE_UNCACHED;
242 break;
243 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +0100244 MISSING_CASE(level);
Chris Wilson350ec882013-08-06 13:17:02 +0100245 }
246
247 return pte;
248}
249
Michel Thierry07749ef2015-03-16 16:00:54 +0000250static gen6_pte_t ivb_pte_encode(dma_addr_t addr,
251 enum i915_cache_level level,
252 bool valid, u32 unused)
Chris Wilson350ec882013-08-06 13:17:02 +0100253{
Michel Thierry07749ef2015-03-16 16:00:54 +0000254 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Chris Wilson350ec882013-08-06 13:17:02 +0100255 pte |= GEN6_PTE_ADDR_ENCODE(addr);
256
257 switch (level) {
258 case I915_CACHE_L3_LLC:
259 pte |= GEN7_PTE_CACHE_L3_LLC;
Ben Widawskye7210c32012-10-19 09:33:22 -0700260 break;
261 case I915_CACHE_LLC:
262 pte |= GEN6_PTE_CACHE_LLC;
263 break;
264 case I915_CACHE_NONE:
Kenneth Graunke91197082013-04-22 00:53:51 -0700265 pte |= GEN6_PTE_UNCACHED;
Ben Widawskye7210c32012-10-19 09:33:22 -0700266 break;
267 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +0100268 MISSING_CASE(level);
Ben Widawskye7210c32012-10-19 09:33:22 -0700269 }
270
Ben Widawsky54d12522012-09-24 16:44:32 -0700271 return pte;
272}
273
Michel Thierry07749ef2015-03-16 16:00:54 +0000274static gen6_pte_t byt_pte_encode(dma_addr_t addr,
275 enum i915_cache_level level,
276 bool valid, u32 flags)
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700277{
Michel Thierry07749ef2015-03-16 16:00:54 +0000278 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700279 pte |= GEN6_PTE_ADDR_ENCODE(addr);
280
Akash Goel24f3a8c2014-06-17 10:59:42 +0530281 if (!(flags & PTE_READ_ONLY))
282 pte |= BYT_PTE_WRITEABLE;
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700283
284 if (level != I915_CACHE_NONE)
285 pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;
286
287 return pte;
288}
289
Michel Thierry07749ef2015-03-16 16:00:54 +0000290static gen6_pte_t hsw_pte_encode(dma_addr_t addr,
291 enum i915_cache_level level,
292 bool valid, u32 unused)
Kenneth Graunke91197082013-04-22 00:53:51 -0700293{
Michel Thierry07749ef2015-03-16 16:00:54 +0000294 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky0d8ff152013-07-04 11:02:03 -0700295 pte |= HSW_PTE_ADDR_ENCODE(addr);
Kenneth Graunke91197082013-04-22 00:53:51 -0700296
297 if (level != I915_CACHE_NONE)
Ben Widawsky87a6b682013-08-04 23:47:29 -0700298 pte |= HSW_WB_LLC_AGE3;
Kenneth Graunke91197082013-04-22 00:53:51 -0700299
300 return pte;
301}
302
Michel Thierry07749ef2015-03-16 16:00:54 +0000303static gen6_pte_t iris_pte_encode(dma_addr_t addr,
304 enum i915_cache_level level,
305 bool valid, u32 unused)
Ben Widawsky4d15c142013-07-04 11:02:06 -0700306{
Michel Thierry07749ef2015-03-16 16:00:54 +0000307 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky4d15c142013-07-04 11:02:06 -0700308 pte |= HSW_PTE_ADDR_ENCODE(addr);
309
Chris Wilson651d7942013-08-08 14:41:10 +0100310 switch (level) {
311 case I915_CACHE_NONE:
312 break;
313 case I915_CACHE_WT:
Chris Wilsonc51e9702013-11-22 10:37:53 +0000314 pte |= HSW_WT_ELLC_LLC_AGE3;
Chris Wilson651d7942013-08-08 14:41:10 +0100315 break;
316 default:
Chris Wilsonc51e9702013-11-22 10:37:53 +0000317 pte |= HSW_WB_ELLC_LLC_AGE3;
Chris Wilson651d7942013-08-08 14:41:10 +0100318 break;
319 }
Ben Widawsky4d15c142013-07-04 11:02:06 -0700320
321 return pte;
322}
323
Mika Kuoppalac114f762015-06-25 18:35:13 +0300324static int __setup_page_dma(struct drm_device *dev,
325 struct i915_page_dma *p, gfp_t flags)
Ben Widawsky678d96f2015-03-16 16:00:56 +0000326{
327 struct device *device = &dev->pdev->dev;
328
Mika Kuoppalac114f762015-06-25 18:35:13 +0300329 p->page = alloc_page(flags);
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300330 if (!p->page)
Michel Thierry1266cdb2015-03-24 17:06:33 +0000331 return -ENOMEM;
332
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300333 p->daddr = dma_map_page(device,
334 p->page, 0, 4096, PCI_DMA_BIDIRECTIONAL);
335
336 if (dma_mapping_error(device, p->daddr)) {
337 __free_page(p->page);
338 return -EINVAL;
339 }
340
Michel Thierry1266cdb2015-03-24 17:06:33 +0000341 return 0;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000342}
343
Mika Kuoppalac114f762015-06-25 18:35:13 +0300344static int setup_page_dma(struct drm_device *dev, struct i915_page_dma *p)
345{
346 return __setup_page_dma(dev, p, GFP_KERNEL);
347}
348
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300349static void cleanup_page_dma(struct drm_device *dev, struct i915_page_dma *p)
350{
351 if (WARN_ON(!p->page))
352 return;
353
354 dma_unmap_page(&dev->pdev->dev, p->daddr, 4096, PCI_DMA_BIDIRECTIONAL);
355 __free_page(p->page);
356 memset(p, 0, sizeof(*p));
357}
358
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300359static void *kmap_page_dma(struct i915_page_dma *p)
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300360{
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300361 return kmap_atomic(p->page);
362}
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300363
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300364/* We use the flushing unmap only with ppgtt structures:
365 * page directories, page tables and scratch pages.
366 */
367static void kunmap_page_dma(struct drm_device *dev, void *vaddr)
368{
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300369 /* There are only few exceptions for gen >=6. chv and bxt.
370 * And we are not sure about the latter so play safe for now.
371 */
372 if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
373 drm_clflush_virt_range(vaddr, PAGE_SIZE);
374
375 kunmap_atomic(vaddr);
376}
377
Mika Kuoppala567047b2015-06-25 18:35:12 +0300378#define kmap_px(px) kmap_page_dma(px_base(px))
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300379#define kunmap_px(ppgtt, vaddr) kunmap_page_dma((ppgtt)->base.dev, (vaddr))
380
Mika Kuoppala567047b2015-06-25 18:35:12 +0300381#define setup_px(dev, px) setup_page_dma((dev), px_base(px))
382#define cleanup_px(dev, px) cleanup_page_dma((dev), px_base(px))
383#define fill_px(dev, px, v) fill_page_dma((dev), px_base(px), (v))
384#define fill32_px(dev, px, v) fill_page_dma_32((dev), px_base(px), (v))
385
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300386static void fill_page_dma(struct drm_device *dev, struct i915_page_dma *p,
387 const uint64_t val)
388{
389 int i;
390 uint64_t * const vaddr = kmap_page_dma(p);
391
392 for (i = 0; i < 512; i++)
393 vaddr[i] = val;
394
395 kunmap_page_dma(dev, vaddr);
396}
397
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300398static void fill_page_dma_32(struct drm_device *dev, struct i915_page_dma *p,
399 const uint32_t val32)
400{
401 uint64_t v = val32;
402
403 v = v << 32 | val32;
404
405 fill_page_dma(dev, p, v);
406}
407
Mika Kuoppala4ad2af12015-06-30 18:16:39 +0300408static struct i915_page_scratch *alloc_scratch_page(struct drm_device *dev)
409{
410 struct i915_page_scratch *sp;
411 int ret;
412
413 sp = kzalloc(sizeof(*sp), GFP_KERNEL);
414 if (sp == NULL)
415 return ERR_PTR(-ENOMEM);
416
417 ret = __setup_page_dma(dev, px_base(sp), GFP_DMA32 | __GFP_ZERO);
418 if (ret) {
419 kfree(sp);
420 return ERR_PTR(ret);
421 }
422
423 set_pages_uc(px_page(sp), 1);
424
425 return sp;
426}
427
428static void free_scratch_page(struct drm_device *dev,
429 struct i915_page_scratch *sp)
430{
431 set_pages_wb(px_page(sp), 1);
432
433 cleanup_px(dev, sp);
434 kfree(sp);
435}
436
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +0300437static struct i915_page_table *alloc_pt(struct drm_device *dev)
Ben Widawsky06fda602015-02-24 16:22:36 +0000438{
Michel Thierryec565b32015-04-08 12:13:23 +0100439 struct i915_page_table *pt;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000440 const size_t count = INTEL_INFO(dev)->gen >= 8 ?
441 GEN8_PTES : GEN6_PTES;
442 int ret = -ENOMEM;
Ben Widawsky06fda602015-02-24 16:22:36 +0000443
444 pt = kzalloc(sizeof(*pt), GFP_KERNEL);
445 if (!pt)
446 return ERR_PTR(-ENOMEM);
447
Ben Widawsky678d96f2015-03-16 16:00:56 +0000448 pt->used_ptes = kcalloc(BITS_TO_LONGS(count), sizeof(*pt->used_ptes),
449 GFP_KERNEL);
450
451 if (!pt->used_ptes)
452 goto fail_bitmap;
453
Mika Kuoppala567047b2015-06-25 18:35:12 +0300454 ret = setup_px(dev, pt);
Ben Widawsky678d96f2015-03-16 16:00:56 +0000455 if (ret)
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300456 goto fail_page_m;
Ben Widawsky06fda602015-02-24 16:22:36 +0000457
458 return pt;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000459
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300460fail_page_m:
Ben Widawsky678d96f2015-03-16 16:00:56 +0000461 kfree(pt->used_ptes);
462fail_bitmap:
463 kfree(pt);
464
465 return ERR_PTR(ret);
Ben Widawsky06fda602015-02-24 16:22:36 +0000466}
467
Mika Kuoppala2e906be2015-06-30 18:16:37 +0300468static void free_pt(struct drm_device *dev, struct i915_page_table *pt)
Ben Widawsky06fda602015-02-24 16:22:36 +0000469{
Mika Kuoppala2e906be2015-06-30 18:16:37 +0300470 cleanup_px(dev, pt);
471 kfree(pt->used_ptes);
472 kfree(pt);
473}
474
475static void gen8_initialize_pt(struct i915_address_space *vm,
476 struct i915_page_table *pt)
477{
478 gen8_pte_t scratch_pte;
479
480 scratch_pte = gen8_pte_encode(px_dma(vm->scratch_page),
481 I915_CACHE_LLC, true);
482
483 fill_px(vm->dev, pt, scratch_pte);
484}
485
486static void gen6_initialize_pt(struct i915_address_space *vm,
487 struct i915_page_table *pt)
488{
489 gen6_pte_t scratch_pte;
490
491 WARN_ON(px_dma(vm->scratch_page) == 0);
492
493 scratch_pte = vm->pte_encode(px_dma(vm->scratch_page),
494 I915_CACHE_LLC, true, 0);
495
496 fill32_px(vm->dev, pt, scratch_pte);
Ben Widawsky06fda602015-02-24 16:22:36 +0000497}
498
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +0300499static struct i915_page_directory *alloc_pd(struct drm_device *dev)
Ben Widawsky06fda602015-02-24 16:22:36 +0000500{
Michel Thierryec565b32015-04-08 12:13:23 +0100501 struct i915_page_directory *pd;
Michel Thierry33c88192015-04-08 12:13:33 +0100502 int ret = -ENOMEM;
Ben Widawsky06fda602015-02-24 16:22:36 +0000503
504 pd = kzalloc(sizeof(*pd), GFP_KERNEL);
505 if (!pd)
506 return ERR_PTR(-ENOMEM);
507
Michel Thierry33c88192015-04-08 12:13:33 +0100508 pd->used_pdes = kcalloc(BITS_TO_LONGS(I915_PDES),
509 sizeof(*pd->used_pdes), GFP_KERNEL);
510 if (!pd->used_pdes)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300511 goto fail_bitmap;
Michel Thierry33c88192015-04-08 12:13:33 +0100512
Mika Kuoppala567047b2015-06-25 18:35:12 +0300513 ret = setup_px(dev, pd);
Michel Thierry33c88192015-04-08 12:13:33 +0100514 if (ret)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300515 goto fail_page_m;
Michel Thierrye5815a22015-04-08 12:13:32 +0100516
Ben Widawsky06fda602015-02-24 16:22:36 +0000517 return pd;
Michel Thierry33c88192015-04-08 12:13:33 +0100518
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300519fail_page_m:
Michel Thierry33c88192015-04-08 12:13:33 +0100520 kfree(pd->used_pdes);
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300521fail_bitmap:
Michel Thierry33c88192015-04-08 12:13:33 +0100522 kfree(pd);
523
524 return ERR_PTR(ret);
Ben Widawsky06fda602015-02-24 16:22:36 +0000525}
526
Mika Kuoppala2e906be2015-06-30 18:16:37 +0300527static void free_pd(struct drm_device *dev, struct i915_page_directory *pd)
528{
529 if (px_page(pd)) {
530 cleanup_px(dev, pd);
531 kfree(pd->used_pdes);
532 kfree(pd);
533 }
534}
535
536static void gen8_initialize_pd(struct i915_address_space *vm,
537 struct i915_page_directory *pd)
538{
539 gen8_pde_t scratch_pde;
540
541 scratch_pde = gen8_pde_encode(px_dma(vm->scratch_pt), I915_CACHE_LLC);
542
543 fill_px(vm->dev, pd, scratch_pde);
544}
545
Michel Thierry6ac18502015-07-29 17:23:46 +0100546static int __pdp_init(struct drm_device *dev,
547 struct i915_page_directory_pointer *pdp)
548{
549 size_t pdpes = I915_PDPES_PER_PDP(dev);
550
551 pdp->used_pdpes = kcalloc(BITS_TO_LONGS(pdpes),
552 sizeof(unsigned long),
553 GFP_KERNEL);
554 if (!pdp->used_pdpes)
555 return -ENOMEM;
556
557 pdp->page_directory = kcalloc(pdpes, sizeof(*pdp->page_directory),
558 GFP_KERNEL);
559 if (!pdp->page_directory) {
560 kfree(pdp->used_pdpes);
561 /* the PDP might be the statically allocated top level. Keep it
562 * as clean as possible */
563 pdp->used_pdpes = NULL;
564 return -ENOMEM;
565 }
566
567 return 0;
568}
569
570static void __pdp_fini(struct i915_page_directory_pointer *pdp)
571{
572 kfree(pdp->used_pdpes);
573 kfree(pdp->page_directory);
574 pdp->page_directory = NULL;
575}
576
Michel Thierry762d9932015-07-30 11:05:29 +0100577static struct
578i915_page_directory_pointer *alloc_pdp(struct drm_device *dev)
579{
580 struct i915_page_directory_pointer *pdp;
581 int ret = -ENOMEM;
582
583 WARN_ON(!USES_FULL_48BIT_PPGTT(dev));
584
585 pdp = kzalloc(sizeof(*pdp), GFP_KERNEL);
586 if (!pdp)
587 return ERR_PTR(-ENOMEM);
588
589 ret = __pdp_init(dev, pdp);
590 if (ret)
591 goto fail_bitmap;
592
593 ret = setup_px(dev, pdp);
594 if (ret)
595 goto fail_page_m;
596
597 return pdp;
598
599fail_page_m:
600 __pdp_fini(pdp);
601fail_bitmap:
602 kfree(pdp);
603
604 return ERR_PTR(ret);
605}
606
Michel Thierry6ac18502015-07-29 17:23:46 +0100607static void free_pdp(struct drm_device *dev,
608 struct i915_page_directory_pointer *pdp)
609{
610 __pdp_fini(pdp);
Michel Thierry762d9932015-07-30 11:05:29 +0100611 if (USES_FULL_48BIT_PPGTT(dev)) {
612 cleanup_px(dev, pdp);
613 kfree(pdp);
614 }
615}
616
Michel Thierry69ab76f2015-07-29 17:23:55 +0100617static void gen8_initialize_pdp(struct i915_address_space *vm,
618 struct i915_page_directory_pointer *pdp)
619{
620 gen8_ppgtt_pdpe_t scratch_pdpe;
621
622 scratch_pdpe = gen8_pdpe_encode(px_dma(vm->scratch_pd), I915_CACHE_LLC);
623
624 fill_px(vm->dev, pdp, scratch_pdpe);
625}
626
627static void gen8_initialize_pml4(struct i915_address_space *vm,
628 struct i915_pml4 *pml4)
629{
630 gen8_ppgtt_pml4e_t scratch_pml4e;
631
632 scratch_pml4e = gen8_pml4e_encode(px_dma(vm->scratch_pdp),
633 I915_CACHE_LLC);
634
635 fill_px(vm->dev, pml4, scratch_pml4e);
636}
637
Michel Thierry762d9932015-07-30 11:05:29 +0100638static void
639gen8_setup_page_directory(struct i915_hw_ppgtt *ppgtt,
640 struct i915_page_directory_pointer *pdp,
641 struct i915_page_directory *pd,
642 int index)
643{
644 gen8_ppgtt_pdpe_t *page_directorypo;
645
646 if (!USES_FULL_48BIT_PPGTT(ppgtt->base.dev))
647 return;
648
649 page_directorypo = kmap_px(pdp);
650 page_directorypo[index] = gen8_pdpe_encode(px_dma(pd), I915_CACHE_LLC);
651 kunmap_px(ppgtt, page_directorypo);
652}
653
654static void
655gen8_setup_page_directory_pointer(struct i915_hw_ppgtt *ppgtt,
656 struct i915_pml4 *pml4,
657 struct i915_page_directory_pointer *pdp,
658 int index)
659{
660 gen8_ppgtt_pml4e_t *pagemap = kmap_px(pml4);
661
662 WARN_ON(!USES_FULL_48BIT_PPGTT(ppgtt->base.dev));
663 pagemap[index] = gen8_pml4e_encode(px_dma(pdp), I915_CACHE_LLC);
664 kunmap_px(ppgtt, pagemap);
Michel Thierry6ac18502015-07-29 17:23:46 +0100665}
666
Ben Widawsky94e409c2013-11-04 22:29:36 -0800667/* Broadwell Page Directory Pointer Descriptors */
John Harrisone85b26d2015-05-29 17:43:56 +0100668static int gen8_write_pdp(struct drm_i915_gem_request *req,
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100669 unsigned entry,
670 dma_addr_t addr)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800671{
Chris Wilson7e37f882016-08-02 22:50:21 +0100672 struct intel_ring *ring = req->ring;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000673 struct intel_engine_cs *engine = req->engine;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800674 int ret;
675
676 BUG_ON(entry >= 4);
677
John Harrison5fb9de12015-05-29 17:44:07 +0100678 ret = intel_ring_begin(req, 6);
Ben Widawsky94e409c2013-11-04 22:29:36 -0800679 if (ret)
680 return ret;
681
Chris Wilsonb5321f32016-08-02 22:50:18 +0100682 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
683 intel_ring_emit_reg(ring, GEN8_RING_PDP_UDW(engine, entry));
684 intel_ring_emit(ring, upper_32_bits(addr));
685 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
686 intel_ring_emit_reg(ring, GEN8_RING_PDP_LDW(engine, entry));
687 intel_ring_emit(ring, lower_32_bits(addr));
688 intel_ring_advance(ring);
Ben Widawsky94e409c2013-11-04 22:29:36 -0800689
690 return 0;
691}
692
Michel Thierry2dba3232015-07-30 11:06:23 +0100693static int gen8_legacy_mm_switch(struct i915_hw_ppgtt *ppgtt,
694 struct drm_i915_gem_request *req)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800695{
Ben Widawskyeeb94882013-12-06 14:11:10 -0800696 int i, ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800697
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100698 for (i = GEN8_LEGACY_PDPES - 1; i >= 0; i--) {
Mika Kuoppalad852c7b2015-06-25 18:35:06 +0300699 const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);
700
John Harrisone85b26d2015-05-29 17:43:56 +0100701 ret = gen8_write_pdp(req, i, pd_daddr);
Ben Widawskyeeb94882013-12-06 14:11:10 -0800702 if (ret)
703 return ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800704 }
Ben Widawskyd595bd42013-11-25 09:54:32 -0800705
Ben Widawskyeeb94882013-12-06 14:11:10 -0800706 return 0;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800707}
708
Michel Thierry2dba3232015-07-30 11:06:23 +0100709static int gen8_48b_mm_switch(struct i915_hw_ppgtt *ppgtt,
710 struct drm_i915_gem_request *req)
711{
712 return gen8_write_pdp(req, 0, px_dma(&ppgtt->pml4));
713}
714
Michel Thierryf9b5b782015-07-30 11:02:49 +0100715static void gen8_ppgtt_clear_pte_range(struct i915_address_space *vm,
716 struct i915_page_directory_pointer *pdp,
717 uint64_t start,
718 uint64_t length,
719 gen8_pte_t scratch_pte)
Ben Widawsky459108b2013-11-02 21:07:23 -0700720{
Joonas Lahtinene5716f52016-04-07 11:08:03 +0300721 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierryf9b5b782015-07-30 11:02:49 +0100722 gen8_pte_t *pt_vaddr;
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100723 unsigned pdpe = gen8_pdpe_index(start);
724 unsigned pde = gen8_pde_index(start);
725 unsigned pte = gen8_pte_index(start);
Ben Widawsky782f1492014-02-20 11:50:33 -0800726 unsigned num_entries = length >> PAGE_SHIFT;
Ben Widawsky459108b2013-11-02 21:07:23 -0700727 unsigned last_pte, i;
728
Michel Thierryf9b5b782015-07-30 11:02:49 +0100729 if (WARN_ON(!pdp))
730 return;
Ben Widawsky459108b2013-11-02 21:07:23 -0700731
732 while (num_entries) {
Michel Thierryec565b32015-04-08 12:13:23 +0100733 struct i915_page_directory *pd;
734 struct i915_page_table *pt;
Ben Widawsky06fda602015-02-24 16:22:36 +0000735
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100736 if (WARN_ON(!pdp->page_directory[pdpe]))
Michel Thierry00245262015-06-25 12:59:38 +0100737 break;
Ben Widawsky06fda602015-02-24 16:22:36 +0000738
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100739 pd = pdp->page_directory[pdpe];
Ben Widawsky06fda602015-02-24 16:22:36 +0000740
741 if (WARN_ON(!pd->page_table[pde]))
Michel Thierry00245262015-06-25 12:59:38 +0100742 break;
Ben Widawsky06fda602015-02-24 16:22:36 +0000743
744 pt = pd->page_table[pde];
745
Mika Kuoppala567047b2015-06-25 18:35:12 +0300746 if (WARN_ON(!px_page(pt)))
Michel Thierry00245262015-06-25 12:59:38 +0100747 break;
Ben Widawsky06fda602015-02-24 16:22:36 +0000748
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800749 last_pte = pte + num_entries;
Michel Thierry07749ef2015-03-16 16:00:54 +0000750 if (last_pte > GEN8_PTES)
751 last_pte = GEN8_PTES;
Ben Widawsky459108b2013-11-02 21:07:23 -0700752
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300753 pt_vaddr = kmap_px(pt);
Ben Widawsky459108b2013-11-02 21:07:23 -0700754
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800755 for (i = pte; i < last_pte; i++) {
Ben Widawsky459108b2013-11-02 21:07:23 -0700756 pt_vaddr[i] = scratch_pte;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800757 num_entries--;
758 }
Ben Widawsky459108b2013-11-02 21:07:23 -0700759
Matthew Auld44a71022016-04-12 16:57:42 +0100760 kunmap_px(ppgtt, pt_vaddr);
Ben Widawsky459108b2013-11-02 21:07:23 -0700761
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800762 pte = 0;
Michel Thierry07749ef2015-03-16 16:00:54 +0000763 if (++pde == I915_PDES) {
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100764 if (++pdpe == I915_PDPES_PER_PDP(vm->dev))
765 break;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800766 pde = 0;
767 }
Ben Widawsky459108b2013-11-02 21:07:23 -0700768 }
769}
770
Michel Thierryf9b5b782015-07-30 11:02:49 +0100771static void gen8_ppgtt_clear_range(struct i915_address_space *vm,
772 uint64_t start,
773 uint64_t length,
774 bool use_scratch)
Ben Widawsky9df15b42013-11-02 21:07:24 -0700775{
Joonas Lahtinene5716f52016-04-07 11:08:03 +0300776 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierryf9b5b782015-07-30 11:02:49 +0100777 gen8_pte_t scratch_pte = gen8_pte_encode(px_dma(vm->scratch_page),
778 I915_CACHE_LLC, use_scratch);
779
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100780 if (!USES_FULL_48BIT_PPGTT(vm->dev)) {
781 gen8_ppgtt_clear_pte_range(vm, &ppgtt->pdp, start, length,
782 scratch_pte);
783 } else {
Dave Gordone8ebd8e2015-12-08 13:30:51 +0000784 uint64_t pml4e;
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100785 struct i915_page_directory_pointer *pdp;
786
Dave Gordone8ebd8e2015-12-08 13:30:51 +0000787 gen8_for_each_pml4e(pdp, &ppgtt->pml4, start, length, pml4e) {
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100788 gen8_ppgtt_clear_pte_range(vm, pdp, start, length,
789 scratch_pte);
790 }
791 }
Michel Thierryf9b5b782015-07-30 11:02:49 +0100792}
793
794static void
795gen8_ppgtt_insert_pte_entries(struct i915_address_space *vm,
796 struct i915_page_directory_pointer *pdp,
Michel Thierry3387d432015-08-03 09:52:47 +0100797 struct sg_page_iter *sg_iter,
Michel Thierryf9b5b782015-07-30 11:02:49 +0100798 uint64_t start,
799 enum i915_cache_level cache_level)
800{
Joonas Lahtinene5716f52016-04-07 11:08:03 +0300801 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierry07749ef2015-03-16 16:00:54 +0000802 gen8_pte_t *pt_vaddr;
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100803 unsigned pdpe = gen8_pdpe_index(start);
804 unsigned pde = gen8_pde_index(start);
805 unsigned pte = gen8_pte_index(start);
Ben Widawsky9df15b42013-11-02 21:07:24 -0700806
Chris Wilson6f1cc992013-12-31 15:50:31 +0000807 pt_vaddr = NULL;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700808
Michel Thierry3387d432015-08-03 09:52:47 +0100809 while (__sg_page_iter_next(sg_iter)) {
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000810 if (pt_vaddr == NULL) {
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100811 struct i915_page_directory *pd = pdp->page_directory[pdpe];
Michel Thierryec565b32015-04-08 12:13:23 +0100812 struct i915_page_table *pt = pd->page_table[pde];
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300813 pt_vaddr = kmap_px(pt);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000814 }
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800815
816 pt_vaddr[pte] =
Michel Thierry3387d432015-08-03 09:52:47 +0100817 gen8_pte_encode(sg_page_iter_dma_address(sg_iter),
Chris Wilson6f1cc992013-12-31 15:50:31 +0000818 cache_level, true);
Michel Thierry07749ef2015-03-16 16:00:54 +0000819 if (++pte == GEN8_PTES) {
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300820 kunmap_px(ppgtt, pt_vaddr);
Chris Wilson6f1cc992013-12-31 15:50:31 +0000821 pt_vaddr = NULL;
Michel Thierry07749ef2015-03-16 16:00:54 +0000822 if (++pde == I915_PDES) {
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100823 if (++pdpe == I915_PDPES_PER_PDP(vm->dev))
824 break;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800825 pde = 0;
826 }
827 pte = 0;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700828 }
829 }
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300830
831 if (pt_vaddr)
832 kunmap_px(ppgtt, pt_vaddr);
Ben Widawsky9df15b42013-11-02 21:07:24 -0700833}
834
Michel Thierryf9b5b782015-07-30 11:02:49 +0100835static void gen8_ppgtt_insert_entries(struct i915_address_space *vm,
836 struct sg_table *pages,
837 uint64_t start,
838 enum i915_cache_level cache_level,
839 u32 unused)
840{
Joonas Lahtinene5716f52016-04-07 11:08:03 +0300841 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierry3387d432015-08-03 09:52:47 +0100842 struct sg_page_iter sg_iter;
Michel Thierryf9b5b782015-07-30 11:02:49 +0100843
Michel Thierry3387d432015-08-03 09:52:47 +0100844 __sg_page_iter_start(&sg_iter, pages->sgl, sg_nents(pages->sgl), 0);
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100845
846 if (!USES_FULL_48BIT_PPGTT(vm->dev)) {
847 gen8_ppgtt_insert_pte_entries(vm, &ppgtt->pdp, &sg_iter, start,
848 cache_level);
849 } else {
850 struct i915_page_directory_pointer *pdp;
Dave Gordone8ebd8e2015-12-08 13:30:51 +0000851 uint64_t pml4e;
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100852 uint64_t length = (uint64_t)pages->orig_nents << PAGE_SHIFT;
853
Dave Gordone8ebd8e2015-12-08 13:30:51 +0000854 gen8_for_each_pml4e(pdp, &ppgtt->pml4, start, length, pml4e) {
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100855 gen8_ppgtt_insert_pte_entries(vm, pdp, &sg_iter,
856 start, cache_level);
857 }
858 }
Michel Thierryf9b5b782015-07-30 11:02:49 +0100859}
860
Michel Thierryf37c0502015-06-10 17:46:39 +0100861static void gen8_free_page_tables(struct drm_device *dev,
862 struct i915_page_directory *pd)
Ben Widawskyb45a6712014-02-12 14:28:44 -0800863{
864 int i;
865
Mika Kuoppala567047b2015-06-25 18:35:12 +0300866 if (!px_page(pd))
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800867 return;
Ben Widawskyb45a6712014-02-12 14:28:44 -0800868
Michel Thierry33c88192015-04-08 12:13:33 +0100869 for_each_set_bit(i, pd->used_pdes, I915_PDES) {
Ben Widawsky06fda602015-02-24 16:22:36 +0000870 if (WARN_ON(!pd->page_table[i]))
871 continue;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800872
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300873 free_pt(dev, pd->page_table[i]);
Ben Widawsky06fda602015-02-24 16:22:36 +0000874 pd->page_table[i] = NULL;
875 }
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000876}
877
Mika Kuoppala8776f022015-06-30 18:16:40 +0300878static int gen8_init_scratch(struct i915_address_space *vm)
879{
880 struct drm_device *dev = vm->dev;
Matthew Auld64c050d2016-04-27 13:19:25 +0100881 int ret;
Mika Kuoppala8776f022015-06-30 18:16:40 +0300882
883 vm->scratch_page = alloc_scratch_page(dev);
884 if (IS_ERR(vm->scratch_page))
885 return PTR_ERR(vm->scratch_page);
886
887 vm->scratch_pt = alloc_pt(dev);
888 if (IS_ERR(vm->scratch_pt)) {
Matthew Auld64c050d2016-04-27 13:19:25 +0100889 ret = PTR_ERR(vm->scratch_pt);
890 goto free_scratch_page;
Mika Kuoppala8776f022015-06-30 18:16:40 +0300891 }
892
893 vm->scratch_pd = alloc_pd(dev);
894 if (IS_ERR(vm->scratch_pd)) {
Matthew Auld64c050d2016-04-27 13:19:25 +0100895 ret = PTR_ERR(vm->scratch_pd);
896 goto free_pt;
Mika Kuoppala8776f022015-06-30 18:16:40 +0300897 }
898
Michel Thierry69ab76f2015-07-29 17:23:55 +0100899 if (USES_FULL_48BIT_PPGTT(dev)) {
900 vm->scratch_pdp = alloc_pdp(dev);
901 if (IS_ERR(vm->scratch_pdp)) {
Matthew Auld64c050d2016-04-27 13:19:25 +0100902 ret = PTR_ERR(vm->scratch_pdp);
903 goto free_pd;
Michel Thierry69ab76f2015-07-29 17:23:55 +0100904 }
905 }
906
Mika Kuoppala8776f022015-06-30 18:16:40 +0300907 gen8_initialize_pt(vm, vm->scratch_pt);
908 gen8_initialize_pd(vm, vm->scratch_pd);
Michel Thierry69ab76f2015-07-29 17:23:55 +0100909 if (USES_FULL_48BIT_PPGTT(dev))
910 gen8_initialize_pdp(vm, vm->scratch_pdp);
Mika Kuoppala8776f022015-06-30 18:16:40 +0300911
912 return 0;
Matthew Auld64c050d2016-04-27 13:19:25 +0100913
914free_pd:
915 free_pd(dev, vm->scratch_pd);
916free_pt:
917 free_pt(dev, vm->scratch_pt);
918free_scratch_page:
919 free_scratch_page(dev, vm->scratch_page);
920
921 return ret;
Mika Kuoppala8776f022015-06-30 18:16:40 +0300922}
923
Zhiyuan Lv650da342015-08-28 15:41:18 +0800924static int gen8_ppgtt_notify_vgt(struct i915_hw_ppgtt *ppgtt, bool create)
925{
926 enum vgt_g2v_type msg;
Matthew Aulddf285642016-04-22 12:09:25 +0100927 struct drm_i915_private *dev_priv = to_i915(ppgtt->base.dev);
Zhiyuan Lv650da342015-08-28 15:41:18 +0800928 int i;
929
Matthew Aulddf285642016-04-22 12:09:25 +0100930 if (USES_FULL_48BIT_PPGTT(dev_priv)) {
Zhiyuan Lv650da342015-08-28 15:41:18 +0800931 u64 daddr = px_dma(&ppgtt->pml4);
932
Ville Syrjäläab75bb52015-11-04 23:20:12 +0200933 I915_WRITE(vgtif_reg(pdp[0].lo), lower_32_bits(daddr));
934 I915_WRITE(vgtif_reg(pdp[0].hi), upper_32_bits(daddr));
Zhiyuan Lv650da342015-08-28 15:41:18 +0800935
936 msg = (create ? VGT_G2V_PPGTT_L4_PAGE_TABLE_CREATE :
937 VGT_G2V_PPGTT_L4_PAGE_TABLE_DESTROY);
938 } else {
939 for (i = 0; i < GEN8_LEGACY_PDPES; i++) {
940 u64 daddr = i915_page_dir_dma_addr(ppgtt, i);
941
Ville Syrjäläab75bb52015-11-04 23:20:12 +0200942 I915_WRITE(vgtif_reg(pdp[i].lo), lower_32_bits(daddr));
943 I915_WRITE(vgtif_reg(pdp[i].hi), upper_32_bits(daddr));
Zhiyuan Lv650da342015-08-28 15:41:18 +0800944 }
945
946 msg = (create ? VGT_G2V_PPGTT_L3_PAGE_TABLE_CREATE :
947 VGT_G2V_PPGTT_L3_PAGE_TABLE_DESTROY);
948 }
949
950 I915_WRITE(vgtif_reg(g2v_notify), msg);
951
952 return 0;
953}
954
Mika Kuoppala8776f022015-06-30 18:16:40 +0300955static void gen8_free_scratch(struct i915_address_space *vm)
956{
957 struct drm_device *dev = vm->dev;
958
Michel Thierry69ab76f2015-07-29 17:23:55 +0100959 if (USES_FULL_48BIT_PPGTT(dev))
960 free_pdp(dev, vm->scratch_pdp);
Mika Kuoppala8776f022015-06-30 18:16:40 +0300961 free_pd(dev, vm->scratch_pd);
962 free_pt(dev, vm->scratch_pt);
963 free_scratch_page(dev, vm->scratch_page);
964}
965
Michel Thierry762d9932015-07-30 11:05:29 +0100966static void gen8_ppgtt_cleanup_3lvl(struct drm_device *dev,
967 struct i915_page_directory_pointer *pdp)
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800968{
969 int i;
970
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100971 for_each_set_bit(i, pdp->used_pdpes, I915_PDPES_PER_PDP(dev)) {
972 if (WARN_ON(!pdp->page_directory[i]))
Ben Widawsky06fda602015-02-24 16:22:36 +0000973 continue;
974
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100975 gen8_free_page_tables(dev, pdp->page_directory[i]);
976 free_pd(dev, pdp->page_directory[i]);
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800977 }
Michel Thierry69876be2015-04-08 12:13:27 +0100978
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100979 free_pdp(dev, pdp);
Michel Thierry762d9932015-07-30 11:05:29 +0100980}
981
982static void gen8_ppgtt_cleanup_4lvl(struct i915_hw_ppgtt *ppgtt)
983{
984 int i;
985
986 for_each_set_bit(i, ppgtt->pml4.used_pml4es, GEN8_PML4ES_PER_PML4) {
987 if (WARN_ON(!ppgtt->pml4.pdps[i]))
988 continue;
989
990 gen8_ppgtt_cleanup_3lvl(ppgtt->base.dev, ppgtt->pml4.pdps[i]);
991 }
992
993 cleanup_px(ppgtt->base.dev, &ppgtt->pml4);
994}
995
996static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
997{
Joonas Lahtinene5716f52016-04-07 11:08:03 +0300998 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierry762d9932015-07-30 11:05:29 +0100999
Chris Wilsonc0336662016-05-06 15:40:21 +01001000 if (intel_vgpu_active(to_i915(vm->dev)))
Zhiyuan Lv650da342015-08-28 15:41:18 +08001001 gen8_ppgtt_notify_vgt(ppgtt, false);
1002
Michel Thierry762d9932015-07-30 11:05:29 +01001003 if (!USES_FULL_48BIT_PPGTT(ppgtt->base.dev))
1004 gen8_ppgtt_cleanup_3lvl(ppgtt->base.dev, &ppgtt->pdp);
1005 else
1006 gen8_ppgtt_cleanup_4lvl(ppgtt);
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001007
Mika Kuoppala8776f022015-06-30 18:16:40 +03001008 gen8_free_scratch(vm);
Ben Widawskyb45a6712014-02-12 14:28:44 -08001009}
1010
Michel Thierryd7b26332015-04-08 12:13:34 +01001011/**
1012 * gen8_ppgtt_alloc_pagetabs() - Allocate page tables for VA range.
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001013 * @vm: Master vm structure.
1014 * @pd: Page directory for this address range.
Michel Thierryd7b26332015-04-08 12:13:34 +01001015 * @start: Starting virtual address to begin allocations.
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001016 * @length: Size of the allocations.
Michel Thierryd7b26332015-04-08 12:13:34 +01001017 * @new_pts: Bitmap set by function with new allocations. Likely used by the
1018 * caller to free on error.
1019 *
1020 * Allocate the required number of page tables. Extremely similar to
1021 * gen8_ppgtt_alloc_page_directories(). The main difference is here we are limited by
1022 * the page directory boundary (instead of the page directory pointer). That
1023 * boundary is 1GB virtual. Therefore, unlike gen8_ppgtt_alloc_page_directories(), it is
1024 * possible, and likely that the caller will need to use multiple calls of this
1025 * function to achieve the appropriate allocation.
1026 *
1027 * Return: 0 if success; negative error code otherwise.
1028 */
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001029static int gen8_ppgtt_alloc_pagetabs(struct i915_address_space *vm,
Michel Thierrye5815a22015-04-08 12:13:32 +01001030 struct i915_page_directory *pd,
Michel Thierry5441f0c2015-04-08 12:13:28 +01001031 uint64_t start,
Michel Thierryd7b26332015-04-08 12:13:34 +01001032 uint64_t length,
1033 unsigned long *new_pts)
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001034{
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001035 struct drm_device *dev = vm->dev;
Michel Thierryd7b26332015-04-08 12:13:34 +01001036 struct i915_page_table *pt;
Michel Thierry5441f0c2015-04-08 12:13:28 +01001037 uint32_t pde;
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001038
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001039 gen8_for_each_pde(pt, pd, start, length, pde) {
Michel Thierryd7b26332015-04-08 12:13:34 +01001040 /* Don't reallocate page tables */
Michel Thierry6ac18502015-07-29 17:23:46 +01001041 if (test_bit(pde, pd->used_pdes)) {
Michel Thierryd7b26332015-04-08 12:13:34 +01001042 /* Scratch is never allocated this way */
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001043 WARN_ON(pt == vm->scratch_pt);
Michel Thierryd7b26332015-04-08 12:13:34 +01001044 continue;
1045 }
1046
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +03001047 pt = alloc_pt(dev);
Michel Thierryd7b26332015-04-08 12:13:34 +01001048 if (IS_ERR(pt))
Ben Widawsky06fda602015-02-24 16:22:36 +00001049 goto unwind_out;
Michel Thierry5441f0c2015-04-08 12:13:28 +01001050
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001051 gen8_initialize_pt(vm, pt);
Michel Thierryd7b26332015-04-08 12:13:34 +01001052 pd->page_table[pde] = pt;
Mika Kuoppala966082c2015-06-25 18:35:19 +03001053 __set_bit(pde, new_pts);
Michel Thierry4c06ec82015-07-29 17:23:49 +01001054 trace_i915_page_table_entry_alloc(vm, pde, start, GEN8_PDE_SHIFT);
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001055 }
1056
1057 return 0;
1058
1059unwind_out:
Michel Thierryd7b26332015-04-08 12:13:34 +01001060 for_each_set_bit(pde, new_pts, I915_PDES)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +03001061 free_pt(dev, pd->page_table[pde]);
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001062
1063 return -ENOMEM;
1064}
1065
Michel Thierryd7b26332015-04-08 12:13:34 +01001066/**
1067 * gen8_ppgtt_alloc_page_directories() - Allocate page directories for VA range.
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001068 * @vm: Master vm structure.
Michel Thierryd7b26332015-04-08 12:13:34 +01001069 * @pdp: Page directory pointer for this address range.
1070 * @start: Starting virtual address to begin allocations.
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001071 * @length: Size of the allocations.
1072 * @new_pds: Bitmap set by function with new allocations. Likely used by the
Michel Thierryd7b26332015-04-08 12:13:34 +01001073 * caller to free on error.
1074 *
1075 * Allocate the required number of page directories starting at the pde index of
1076 * @start, and ending at the pde index @start + @length. This function will skip
1077 * over already allocated page directories within the range, and only allocate
1078 * new ones, setting the appropriate pointer within the pdp as well as the
1079 * correct position in the bitmap @new_pds.
1080 *
1081 * The function will only allocate the pages within the range for a give page
1082 * directory pointer. In other words, if @start + @length straddles a virtually
1083 * addressed PDP boundary (512GB for 4k pages), there will be more allocations
1084 * required by the caller, This is not currently possible, and the BUG in the
1085 * code will prevent it.
1086 *
1087 * Return: 0 if success; negative error code otherwise.
1088 */
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001089static int
1090gen8_ppgtt_alloc_page_directories(struct i915_address_space *vm,
1091 struct i915_page_directory_pointer *pdp,
1092 uint64_t start,
1093 uint64_t length,
1094 unsigned long *new_pds)
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001095{
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001096 struct drm_device *dev = vm->dev;
Michel Thierryd7b26332015-04-08 12:13:34 +01001097 struct i915_page_directory *pd;
Michel Thierry69876be2015-04-08 12:13:27 +01001098 uint32_t pdpe;
Michel Thierry6ac18502015-07-29 17:23:46 +01001099 uint32_t pdpes = I915_PDPES_PER_PDP(dev);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001100
Michel Thierry6ac18502015-07-29 17:23:46 +01001101 WARN_ON(!bitmap_empty(new_pds, pdpes));
Michel Thierryd7b26332015-04-08 12:13:34 +01001102
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001103 gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
Michel Thierry6ac18502015-07-29 17:23:46 +01001104 if (test_bit(pdpe, pdp->used_pdpes))
Michel Thierryd7b26332015-04-08 12:13:34 +01001105 continue;
Michel Thierry33c88192015-04-08 12:13:33 +01001106
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +03001107 pd = alloc_pd(dev);
Michel Thierryd7b26332015-04-08 12:13:34 +01001108 if (IS_ERR(pd))
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001109 goto unwind_out;
Michel Thierry69876be2015-04-08 12:13:27 +01001110
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001111 gen8_initialize_pd(vm, pd);
Michel Thierryd7b26332015-04-08 12:13:34 +01001112 pdp->page_directory[pdpe] = pd;
Mika Kuoppala966082c2015-06-25 18:35:19 +03001113 __set_bit(pdpe, new_pds);
Michel Thierry4c06ec82015-07-29 17:23:49 +01001114 trace_i915_page_directory_entry_alloc(vm, pdpe, start, GEN8_PDPE_SHIFT);
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001115 }
1116
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001117 return 0;
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001118
1119unwind_out:
Michel Thierry6ac18502015-07-29 17:23:46 +01001120 for_each_set_bit(pdpe, new_pds, pdpes)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +03001121 free_pd(dev, pdp->page_directory[pdpe]);
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001122
1123 return -ENOMEM;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001124}
1125
Michel Thierry762d9932015-07-30 11:05:29 +01001126/**
1127 * gen8_ppgtt_alloc_page_dirpointers() - Allocate pdps for VA range.
1128 * @vm: Master vm structure.
1129 * @pml4: Page map level 4 for this address range.
1130 * @start: Starting virtual address to begin allocations.
1131 * @length: Size of the allocations.
1132 * @new_pdps: Bitmap set by function with new allocations. Likely used by the
1133 * caller to free on error.
1134 *
1135 * Allocate the required number of page directory pointers. Extremely similar to
1136 * gen8_ppgtt_alloc_page_directories() and gen8_ppgtt_alloc_pagetabs().
1137 * The main difference is here we are limited by the pml4 boundary (instead of
1138 * the page directory pointer).
1139 *
1140 * Return: 0 if success; negative error code otherwise.
1141 */
1142static int
1143gen8_ppgtt_alloc_page_dirpointers(struct i915_address_space *vm,
1144 struct i915_pml4 *pml4,
1145 uint64_t start,
1146 uint64_t length,
1147 unsigned long *new_pdps)
1148{
1149 struct drm_device *dev = vm->dev;
1150 struct i915_page_directory_pointer *pdp;
Michel Thierry762d9932015-07-30 11:05:29 +01001151 uint32_t pml4e;
1152
1153 WARN_ON(!bitmap_empty(new_pdps, GEN8_PML4ES_PER_PML4));
1154
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001155 gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
Michel Thierry762d9932015-07-30 11:05:29 +01001156 if (!test_bit(pml4e, pml4->used_pml4es)) {
1157 pdp = alloc_pdp(dev);
1158 if (IS_ERR(pdp))
1159 goto unwind_out;
1160
Michel Thierry69ab76f2015-07-29 17:23:55 +01001161 gen8_initialize_pdp(vm, pdp);
Michel Thierry762d9932015-07-30 11:05:29 +01001162 pml4->pdps[pml4e] = pdp;
1163 __set_bit(pml4e, new_pdps);
1164 trace_i915_page_directory_pointer_entry_alloc(vm,
1165 pml4e,
1166 start,
1167 GEN8_PML4E_SHIFT);
1168 }
1169 }
1170
1171 return 0;
1172
1173unwind_out:
1174 for_each_set_bit(pml4e, new_pdps, GEN8_PML4ES_PER_PML4)
1175 free_pdp(dev, pml4->pdps[pml4e]);
1176
1177 return -ENOMEM;
1178}
1179
Michel Thierryd7b26332015-04-08 12:13:34 +01001180static void
Michał Winiarski3a41a052015-09-03 19:22:18 +02001181free_gen8_temp_bitmaps(unsigned long *new_pds, unsigned long *new_pts)
Michel Thierryd7b26332015-04-08 12:13:34 +01001182{
Michel Thierryd7b26332015-04-08 12:13:34 +01001183 kfree(new_pts);
1184 kfree(new_pds);
1185}
1186
1187/* Fills in the page directory bitmap, and the array of page tables bitmap. Both
1188 * of these are based on the number of PDPEs in the system.
1189 */
1190static
1191int __must_check alloc_gen8_temp_bitmaps(unsigned long **new_pds,
Michał Winiarski3a41a052015-09-03 19:22:18 +02001192 unsigned long **new_pts,
Michel Thierry6ac18502015-07-29 17:23:46 +01001193 uint32_t pdpes)
Michel Thierryd7b26332015-04-08 12:13:34 +01001194{
Michel Thierryd7b26332015-04-08 12:13:34 +01001195 unsigned long *pds;
Michał Winiarski3a41a052015-09-03 19:22:18 +02001196 unsigned long *pts;
Michel Thierryd7b26332015-04-08 12:13:34 +01001197
Michał Winiarski3a41a052015-09-03 19:22:18 +02001198 pds = kcalloc(BITS_TO_LONGS(pdpes), sizeof(unsigned long), GFP_TEMPORARY);
Michel Thierryd7b26332015-04-08 12:13:34 +01001199 if (!pds)
1200 return -ENOMEM;
1201
Michał Winiarski3a41a052015-09-03 19:22:18 +02001202 pts = kcalloc(pdpes, BITS_TO_LONGS(I915_PDES) * sizeof(unsigned long),
1203 GFP_TEMPORARY);
1204 if (!pts)
1205 goto err_out;
Michel Thierryd7b26332015-04-08 12:13:34 +01001206
1207 *new_pds = pds;
1208 *new_pts = pts;
1209
1210 return 0;
1211
1212err_out:
Michał Winiarski3a41a052015-09-03 19:22:18 +02001213 free_gen8_temp_bitmaps(pds, pts);
Michel Thierryd7b26332015-04-08 12:13:34 +01001214 return -ENOMEM;
1215}
1216
Mika Kuoppala5b7e4c9c2015-06-25 18:35:03 +03001217/* PDE TLBs are a pain to invalidate on GEN8+. When we modify
1218 * the page table structures, we mark them dirty so that
1219 * context switching/execlist queuing code takes extra steps
1220 * to ensure that tlbs are flushed.
1221 */
1222static void mark_tlbs_dirty(struct i915_hw_ppgtt *ppgtt)
1223{
1224 ppgtt->pd_dirty_rings = INTEL_INFO(ppgtt->base.dev)->ring_mask;
1225}
1226
Michel Thierry762d9932015-07-30 11:05:29 +01001227static int gen8_alloc_va_range_3lvl(struct i915_address_space *vm,
1228 struct i915_page_directory_pointer *pdp,
1229 uint64_t start,
1230 uint64_t length)
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001231{
Joonas Lahtinene5716f52016-04-07 11:08:03 +03001232 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michał Winiarski3a41a052015-09-03 19:22:18 +02001233 unsigned long *new_page_dirs, *new_page_tables;
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001234 struct drm_device *dev = vm->dev;
Michel Thierry5441f0c2015-04-08 12:13:28 +01001235 struct i915_page_directory *pd;
Michel Thierry33c88192015-04-08 12:13:33 +01001236 const uint64_t orig_start = start;
1237 const uint64_t orig_length = length;
Michel Thierry5441f0c2015-04-08 12:13:28 +01001238 uint32_t pdpe;
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001239 uint32_t pdpes = I915_PDPES_PER_PDP(dev);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001240 int ret;
1241
Michel Thierryd7b26332015-04-08 12:13:34 +01001242 /* Wrap is never okay since we can only represent 48b, and we don't
1243 * actually use the other side of the canonical address space.
1244 */
1245 if (WARN_ON(start + length < start))
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001246 return -ENODEV;
1247
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001248 if (WARN_ON(start + length > vm->total))
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001249 return -ENODEV;
Michel Thierryd7b26332015-04-08 12:13:34 +01001250
Michel Thierry6ac18502015-07-29 17:23:46 +01001251 ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables, pdpes);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001252 if (ret)
1253 return ret;
1254
Michel Thierryd7b26332015-04-08 12:13:34 +01001255 /* Do the allocations first so we can easily bail out */
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001256 ret = gen8_ppgtt_alloc_page_directories(vm, pdp, start, length,
1257 new_page_dirs);
Michel Thierryd7b26332015-04-08 12:13:34 +01001258 if (ret) {
Michał Winiarski3a41a052015-09-03 19:22:18 +02001259 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
Michel Thierryd7b26332015-04-08 12:13:34 +01001260 return ret;
1261 }
1262
1263 /* For every page directory referenced, allocate page tables */
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001264 gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001265 ret = gen8_ppgtt_alloc_pagetabs(vm, pd, start, length,
Michał Winiarski3a41a052015-09-03 19:22:18 +02001266 new_page_tables + pdpe * BITS_TO_LONGS(I915_PDES));
Michel Thierry5441f0c2015-04-08 12:13:28 +01001267 if (ret)
1268 goto err_out;
Michel Thierry5441f0c2015-04-08 12:13:28 +01001269 }
1270
Michel Thierry33c88192015-04-08 12:13:33 +01001271 start = orig_start;
1272 length = orig_length;
1273
Michel Thierryd7b26332015-04-08 12:13:34 +01001274 /* Allocations have completed successfully, so set the bitmaps, and do
1275 * the mappings. */
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001276 gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001277 gen8_pde_t *const page_directory = kmap_px(pd);
Michel Thierry33c88192015-04-08 12:13:33 +01001278 struct i915_page_table *pt;
Michel Thierry09120d42015-07-29 17:23:45 +01001279 uint64_t pd_len = length;
Michel Thierry33c88192015-04-08 12:13:33 +01001280 uint64_t pd_start = start;
1281 uint32_t pde;
1282
Michel Thierryd7b26332015-04-08 12:13:34 +01001283 /* Every pd should be allocated, we just did that above. */
1284 WARN_ON(!pd);
1285
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001286 gen8_for_each_pde(pt, pd, pd_start, pd_len, pde) {
Michel Thierryd7b26332015-04-08 12:13:34 +01001287 /* Same reasoning as pd */
1288 WARN_ON(!pt);
1289 WARN_ON(!pd_len);
1290 WARN_ON(!gen8_pte_count(pd_start, pd_len));
1291
1292 /* Set our used ptes within the page table */
1293 bitmap_set(pt->used_ptes,
1294 gen8_pte_index(pd_start),
1295 gen8_pte_count(pd_start, pd_len));
1296
1297 /* Our pde is now pointing to the pagetable, pt */
Mika Kuoppala966082c2015-06-25 18:35:19 +03001298 __set_bit(pde, pd->used_pdes);
Michel Thierryd7b26332015-04-08 12:13:34 +01001299
1300 /* Map the PDE to the page table */
Mika Kuoppalafe36f552015-06-25 18:35:16 +03001301 page_directory[pde] = gen8_pde_encode(px_dma(pt),
1302 I915_CACHE_LLC);
Michel Thierry4c06ec82015-07-29 17:23:49 +01001303 trace_i915_page_table_entry_map(&ppgtt->base, pde, pt,
1304 gen8_pte_index(start),
1305 gen8_pte_count(start, length),
1306 GEN8_PTES);
Michel Thierryd7b26332015-04-08 12:13:34 +01001307
1308 /* NB: We haven't yet mapped ptes to pages. At this
1309 * point we're still relying on insert_entries() */
Michel Thierry33c88192015-04-08 12:13:33 +01001310 }
Michel Thierryd7b26332015-04-08 12:13:34 +01001311
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001312 kunmap_px(ppgtt, page_directory);
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001313 __set_bit(pdpe, pdp->used_pdpes);
Michel Thierry762d9932015-07-30 11:05:29 +01001314 gen8_setup_page_directory(ppgtt, pdp, pd, pdpe);
Michel Thierry33c88192015-04-08 12:13:33 +01001315 }
1316
Michał Winiarski3a41a052015-09-03 19:22:18 +02001317 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
Mika Kuoppala5b7e4c9c2015-06-25 18:35:03 +03001318 mark_tlbs_dirty(ppgtt);
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001319 return 0;
1320
1321err_out:
Michel Thierryd7b26332015-04-08 12:13:34 +01001322 while (pdpe--) {
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001323 unsigned long temp;
1324
Michał Winiarski3a41a052015-09-03 19:22:18 +02001325 for_each_set_bit(temp, new_page_tables + pdpe *
1326 BITS_TO_LONGS(I915_PDES), I915_PDES)
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001327 free_pt(dev, pdp->page_directory[pdpe]->page_table[temp]);
Michel Thierryd7b26332015-04-08 12:13:34 +01001328 }
1329
Michel Thierry6ac18502015-07-29 17:23:46 +01001330 for_each_set_bit(pdpe, new_page_dirs, pdpes)
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001331 free_pd(dev, pdp->page_directory[pdpe]);
Michel Thierryd7b26332015-04-08 12:13:34 +01001332
Michał Winiarski3a41a052015-09-03 19:22:18 +02001333 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
Mika Kuoppala5b7e4c9c2015-06-25 18:35:03 +03001334 mark_tlbs_dirty(ppgtt);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001335 return ret;
1336}
1337
Michel Thierry762d9932015-07-30 11:05:29 +01001338static int gen8_alloc_va_range_4lvl(struct i915_address_space *vm,
1339 struct i915_pml4 *pml4,
1340 uint64_t start,
1341 uint64_t length)
1342{
1343 DECLARE_BITMAP(new_pdps, GEN8_PML4ES_PER_PML4);
Joonas Lahtinene5716f52016-04-07 11:08:03 +03001344 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierry762d9932015-07-30 11:05:29 +01001345 struct i915_page_directory_pointer *pdp;
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001346 uint64_t pml4e;
Michel Thierry762d9932015-07-30 11:05:29 +01001347 int ret = 0;
1348
1349 /* Do the pml4 allocations first, so we don't need to track the newly
1350 * allocated tables below the pdp */
1351 bitmap_zero(new_pdps, GEN8_PML4ES_PER_PML4);
1352
1353 /* The pagedirectory and pagetable allocations are done in the shared 3
1354 * and 4 level code. Just allocate the pdps.
1355 */
1356 ret = gen8_ppgtt_alloc_page_dirpointers(vm, pml4, start, length,
1357 new_pdps);
1358 if (ret)
1359 return ret;
1360
1361 WARN(bitmap_weight(new_pdps, GEN8_PML4ES_PER_PML4) > 2,
1362 "The allocation has spanned more than 512GB. "
1363 "It is highly likely this is incorrect.");
1364
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001365 gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
Michel Thierry762d9932015-07-30 11:05:29 +01001366 WARN_ON(!pdp);
1367
1368 ret = gen8_alloc_va_range_3lvl(vm, pdp, start, length);
1369 if (ret)
1370 goto err_out;
1371
1372 gen8_setup_page_directory_pointer(ppgtt, pml4, pdp, pml4e);
1373 }
1374
1375 bitmap_or(pml4->used_pml4es, new_pdps, pml4->used_pml4es,
1376 GEN8_PML4ES_PER_PML4);
1377
1378 return 0;
1379
1380err_out:
1381 for_each_set_bit(pml4e, new_pdps, GEN8_PML4ES_PER_PML4)
1382 gen8_ppgtt_cleanup_3lvl(vm->dev, pml4->pdps[pml4e]);
1383
1384 return ret;
1385}
1386
1387static int gen8_alloc_va_range(struct i915_address_space *vm,
1388 uint64_t start, uint64_t length)
1389{
Joonas Lahtinene5716f52016-04-07 11:08:03 +03001390 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierry762d9932015-07-30 11:05:29 +01001391
1392 if (USES_FULL_48BIT_PPGTT(vm->dev))
1393 return gen8_alloc_va_range_4lvl(vm, &ppgtt->pml4, start, length);
1394 else
1395 return gen8_alloc_va_range_3lvl(vm, &ppgtt->pdp, start, length);
1396}
1397
Michel Thierryea91e402015-07-29 17:23:57 +01001398static void gen8_dump_pdp(struct i915_page_directory_pointer *pdp,
1399 uint64_t start, uint64_t length,
1400 gen8_pte_t scratch_pte,
1401 struct seq_file *m)
1402{
1403 struct i915_page_directory *pd;
Michel Thierryea91e402015-07-29 17:23:57 +01001404 uint32_t pdpe;
1405
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001406 gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
Michel Thierryea91e402015-07-29 17:23:57 +01001407 struct i915_page_table *pt;
1408 uint64_t pd_len = length;
1409 uint64_t pd_start = start;
1410 uint32_t pde;
1411
1412 if (!test_bit(pdpe, pdp->used_pdpes))
1413 continue;
1414
1415 seq_printf(m, "\tPDPE #%d\n", pdpe);
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001416 gen8_for_each_pde(pt, pd, pd_start, pd_len, pde) {
Michel Thierryea91e402015-07-29 17:23:57 +01001417 uint32_t pte;
1418 gen8_pte_t *pt_vaddr;
1419
1420 if (!test_bit(pde, pd->used_pdes))
1421 continue;
1422
1423 pt_vaddr = kmap_px(pt);
1424 for (pte = 0; pte < GEN8_PTES; pte += 4) {
1425 uint64_t va =
1426 (pdpe << GEN8_PDPE_SHIFT) |
1427 (pde << GEN8_PDE_SHIFT) |
1428 (pte << GEN8_PTE_SHIFT);
1429 int i;
1430 bool found = false;
1431
1432 for (i = 0; i < 4; i++)
1433 if (pt_vaddr[pte + i] != scratch_pte)
1434 found = true;
1435 if (!found)
1436 continue;
1437
1438 seq_printf(m, "\t\t0x%llx [%03d,%03d,%04d]: =", va, pdpe, pde, pte);
1439 for (i = 0; i < 4; i++) {
1440 if (pt_vaddr[pte + i] != scratch_pte)
1441 seq_printf(m, " %llx", pt_vaddr[pte + i]);
1442 else
1443 seq_puts(m, " SCRATCH ");
1444 }
1445 seq_puts(m, "\n");
1446 }
1447 /* don't use kunmap_px, it could trigger
1448 * an unnecessary flush.
1449 */
1450 kunmap_atomic(pt_vaddr);
1451 }
1452 }
1453}
1454
1455static void gen8_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
1456{
1457 struct i915_address_space *vm = &ppgtt->base;
1458 uint64_t start = ppgtt->base.start;
1459 uint64_t length = ppgtt->base.total;
1460 gen8_pte_t scratch_pte = gen8_pte_encode(px_dma(vm->scratch_page),
1461 I915_CACHE_LLC, true);
1462
1463 if (!USES_FULL_48BIT_PPGTT(vm->dev)) {
1464 gen8_dump_pdp(&ppgtt->pdp, start, length, scratch_pte, m);
1465 } else {
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001466 uint64_t pml4e;
Michel Thierryea91e402015-07-29 17:23:57 +01001467 struct i915_pml4 *pml4 = &ppgtt->pml4;
1468 struct i915_page_directory_pointer *pdp;
1469
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001470 gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
Michel Thierryea91e402015-07-29 17:23:57 +01001471 if (!test_bit(pml4e, pml4->used_pml4es))
1472 continue;
1473
1474 seq_printf(m, " PML4E #%llu\n", pml4e);
1475 gen8_dump_pdp(pdp, start, length, scratch_pte, m);
1476 }
1477 }
1478}
1479
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001480static int gen8_preallocate_top_level_pdps(struct i915_hw_ppgtt *ppgtt)
1481{
Michał Winiarski3a41a052015-09-03 19:22:18 +02001482 unsigned long *new_page_dirs, *new_page_tables;
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001483 uint32_t pdpes = I915_PDPES_PER_PDP(dev);
1484 int ret;
1485
1486 /* We allocate temp bitmap for page tables for no gain
1487 * but as this is for init only, lets keep the things simple
1488 */
1489 ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables, pdpes);
1490 if (ret)
1491 return ret;
1492
1493 /* Allocate for all pdps regardless of how the ppgtt
1494 * was defined.
1495 */
1496 ret = gen8_ppgtt_alloc_page_directories(&ppgtt->base, &ppgtt->pdp,
1497 0, 1ULL << 32,
1498 new_page_dirs);
1499 if (!ret)
1500 *ppgtt->pdp.used_pdpes = *new_page_dirs;
1501
Michał Winiarski3a41a052015-09-03 19:22:18 +02001502 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001503
1504 return ret;
1505}
1506
Daniel Vettereb0b44a2015-03-18 14:47:59 +01001507/*
Ben Widawskyf3a964b2014-02-19 22:05:42 -08001508 * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers
1509 * with a net effect resembling a 2-level page table in normal x86 terms. Each
1510 * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address
1511 * space.
Ben Widawsky37aca442013-11-04 20:47:32 -08001512 *
Ben Widawskyf3a964b2014-02-19 22:05:42 -08001513 */
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001514static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky37aca442013-11-04 20:47:32 -08001515{
Mika Kuoppala8776f022015-06-30 18:16:40 +03001516 int ret;
Michel Thierry69876be2015-04-08 12:13:27 +01001517
Mika Kuoppala8776f022015-06-30 18:16:40 +03001518 ret = gen8_init_scratch(&ppgtt->base);
1519 if (ret)
1520 return ret;
Michel Thierry69876be2015-04-08 12:13:27 +01001521
Michel Thierryd7b26332015-04-08 12:13:34 +01001522 ppgtt->base.start = 0;
Michel Thierryd7b26332015-04-08 12:13:34 +01001523 ppgtt->base.cleanup = gen8_ppgtt_cleanup;
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001524 ppgtt->base.allocate_va_range = gen8_alloc_va_range;
Michel Thierryd7b26332015-04-08 12:13:34 +01001525 ppgtt->base.insert_entries = gen8_ppgtt_insert_entries;
Daniel Vetterc7e16f22015-04-14 17:35:11 +02001526 ppgtt->base.clear_range = gen8_ppgtt_clear_range;
Daniel Vetter777dc5b2015-04-14 17:35:12 +02001527 ppgtt->base.unbind_vma = ppgtt_unbind_vma;
1528 ppgtt->base.bind_vma = ppgtt_bind_vma;
Michel Thierryea91e402015-07-29 17:23:57 +01001529 ppgtt->debug_dump = gen8_dump_ppgtt;
Michel Thierryd7b26332015-04-08 12:13:34 +01001530
Michel Thierry762d9932015-07-30 11:05:29 +01001531 if (USES_FULL_48BIT_PPGTT(ppgtt->base.dev)) {
1532 ret = setup_px(ppgtt->base.dev, &ppgtt->pml4);
1533 if (ret)
1534 goto free_scratch;
Michel Thierry6ac18502015-07-29 17:23:46 +01001535
Michel Thierry69ab76f2015-07-29 17:23:55 +01001536 gen8_initialize_pml4(&ppgtt->base, &ppgtt->pml4);
1537
Michel Thierry762d9932015-07-30 11:05:29 +01001538 ppgtt->base.total = 1ULL << 48;
Michel Thierry2dba3232015-07-30 11:06:23 +01001539 ppgtt->switch_mm = gen8_48b_mm_switch;
Michel Thierry762d9932015-07-30 11:05:29 +01001540 } else {
Michel Thierry25f50332015-08-07 17:40:19 +01001541 ret = __pdp_init(ppgtt->base.dev, &ppgtt->pdp);
Michel Thierry81ba8aef2015-08-03 09:52:01 +01001542 if (ret)
1543 goto free_scratch;
1544
1545 ppgtt->base.total = 1ULL << 32;
Michel Thierry2dba3232015-07-30 11:06:23 +01001546 ppgtt->switch_mm = gen8_legacy_mm_switch;
Michel Thierry762d9932015-07-30 11:05:29 +01001547 trace_i915_page_directory_pointer_entry_alloc(&ppgtt->base,
1548 0, 0,
1549 GEN8_PML4E_SHIFT);
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001550
Chris Wilsonc0336662016-05-06 15:40:21 +01001551 if (intel_vgpu_active(to_i915(ppgtt->base.dev))) {
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001552 ret = gen8_preallocate_top_level_pdps(ppgtt);
1553 if (ret)
1554 goto free_scratch;
1555 }
Michel Thierry81ba8aef2015-08-03 09:52:01 +01001556 }
Michel Thierry6ac18502015-07-29 17:23:46 +01001557
Chris Wilsonc0336662016-05-06 15:40:21 +01001558 if (intel_vgpu_active(to_i915(ppgtt->base.dev)))
Zhiyuan Lv650da342015-08-28 15:41:18 +08001559 gen8_ppgtt_notify_vgt(ppgtt, true);
1560
Michel Thierryd7b26332015-04-08 12:13:34 +01001561 return 0;
Michel Thierry6ac18502015-07-29 17:23:46 +01001562
1563free_scratch:
1564 gen8_free_scratch(&ppgtt->base);
1565 return ret;
Michel Thierryd7b26332015-04-08 12:13:34 +01001566}
1567
Ben Widawsky87d60b62013-12-06 14:11:29 -08001568static void gen6_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
1569{
Ben Widawsky87d60b62013-12-06 14:11:29 -08001570 struct i915_address_space *vm = &ppgtt->base;
Michel Thierry09942c62015-04-08 12:13:30 +01001571 struct i915_page_table *unused;
Michel Thierry07749ef2015-03-16 16:00:54 +00001572 gen6_pte_t scratch_pte;
Ben Widawsky87d60b62013-12-06 14:11:29 -08001573 uint32_t pd_entry;
Dave Gordon731f74c2016-06-24 19:37:46 +01001574 uint32_t pte, pde;
Michel Thierry09942c62015-04-08 12:13:30 +01001575 uint32_t start = ppgtt->base.start, length = ppgtt->base.total;
Ben Widawsky87d60b62013-12-06 14:11:29 -08001576
Mika Kuoppala79ab9372015-06-25 18:35:17 +03001577 scratch_pte = vm->pte_encode(px_dma(vm->scratch_page),
1578 I915_CACHE_LLC, true, 0);
Ben Widawsky87d60b62013-12-06 14:11:29 -08001579
Dave Gordon731f74c2016-06-24 19:37:46 +01001580 gen6_for_each_pde(unused, &ppgtt->pd, start, length, pde) {
Ben Widawsky87d60b62013-12-06 14:11:29 -08001581 u32 expected;
Michel Thierry07749ef2015-03-16 16:00:54 +00001582 gen6_pte_t *pt_vaddr;
Mika Kuoppala567047b2015-06-25 18:35:12 +03001583 const dma_addr_t pt_addr = px_dma(ppgtt->pd.page_table[pde]);
Michel Thierry09942c62015-04-08 12:13:30 +01001584 pd_entry = readl(ppgtt->pd_addr + pde);
Ben Widawsky87d60b62013-12-06 14:11:29 -08001585 expected = (GEN6_PDE_ADDR_ENCODE(pt_addr) | GEN6_PDE_VALID);
1586
1587 if (pd_entry != expected)
1588 seq_printf(m, "\tPDE #%d mismatch: Actual PDE: %x Expected PDE: %x\n",
1589 pde,
1590 pd_entry,
1591 expected);
1592 seq_printf(m, "\tPDE: %x\n", pd_entry);
1593
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001594 pt_vaddr = kmap_px(ppgtt->pd.page_table[pde]);
1595
Michel Thierry07749ef2015-03-16 16:00:54 +00001596 for (pte = 0; pte < GEN6_PTES; pte+=4) {
Ben Widawsky87d60b62013-12-06 14:11:29 -08001597 unsigned long va =
Michel Thierry07749ef2015-03-16 16:00:54 +00001598 (pde * PAGE_SIZE * GEN6_PTES) +
Ben Widawsky87d60b62013-12-06 14:11:29 -08001599 (pte * PAGE_SIZE);
1600 int i;
1601 bool found = false;
1602 for (i = 0; i < 4; i++)
1603 if (pt_vaddr[pte + i] != scratch_pte)
1604 found = true;
1605 if (!found)
1606 continue;
1607
1608 seq_printf(m, "\t\t0x%lx [%03d,%04d]: =", va, pde, pte);
1609 for (i = 0; i < 4; i++) {
1610 if (pt_vaddr[pte + i] != scratch_pte)
1611 seq_printf(m, " %08x", pt_vaddr[pte + i]);
1612 else
1613 seq_puts(m, " SCRATCH ");
1614 }
1615 seq_puts(m, "\n");
1616 }
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001617 kunmap_px(ppgtt, pt_vaddr);
Ben Widawsky87d60b62013-12-06 14:11:29 -08001618 }
1619}
1620
Ben Widawsky678d96f2015-03-16 16:00:56 +00001621/* Write pde (index) from the page directory @pd to the page table @pt */
Michel Thierryec565b32015-04-08 12:13:23 +01001622static void gen6_write_pde(struct i915_page_directory *pd,
1623 const int pde, struct i915_page_table *pt)
Ben Widawsky61973492013-04-08 18:43:54 -07001624{
Ben Widawsky678d96f2015-03-16 16:00:56 +00001625 /* Caller needs to make sure the write completes if necessary */
1626 struct i915_hw_ppgtt *ppgtt =
1627 container_of(pd, struct i915_hw_ppgtt, pd);
1628 u32 pd_entry;
Ben Widawsky61973492013-04-08 18:43:54 -07001629
Mika Kuoppala567047b2015-06-25 18:35:12 +03001630 pd_entry = GEN6_PDE_ADDR_ENCODE(px_dma(pt));
Ben Widawsky678d96f2015-03-16 16:00:56 +00001631 pd_entry |= GEN6_PDE_VALID;
Ben Widawsky61973492013-04-08 18:43:54 -07001632
Ben Widawsky678d96f2015-03-16 16:00:56 +00001633 writel(pd_entry, ppgtt->pd_addr + pde);
1634}
Ben Widawsky61973492013-04-08 18:43:54 -07001635
Ben Widawsky678d96f2015-03-16 16:00:56 +00001636/* Write all the page tables found in the ppgtt structure to incrementing page
1637 * directories. */
1638static void gen6_write_page_range(struct drm_i915_private *dev_priv,
Michel Thierryec565b32015-04-08 12:13:23 +01001639 struct i915_page_directory *pd,
Ben Widawsky678d96f2015-03-16 16:00:56 +00001640 uint32_t start, uint32_t length)
1641{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001642 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Michel Thierryec565b32015-04-08 12:13:23 +01001643 struct i915_page_table *pt;
Dave Gordon731f74c2016-06-24 19:37:46 +01001644 uint32_t pde;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001645
Dave Gordon731f74c2016-06-24 19:37:46 +01001646 gen6_for_each_pde(pt, pd, start, length, pde)
Ben Widawsky678d96f2015-03-16 16:00:56 +00001647 gen6_write_pde(pd, pde, pt);
1648
1649 /* Make sure write is complete before other code can use this page
1650 * table. Also require for WC mapped PTEs */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001651 readl(ggtt->gsm);
Ben Widawsky3e302542013-04-23 23:15:32 -07001652}
1653
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001654static uint32_t get_pd_offset(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky3e302542013-04-23 23:15:32 -07001655{
Mika Kuoppala44159dd2015-06-25 18:35:07 +03001656 BUG_ON(ppgtt->pd.base.ggtt_offset & 0x3f);
Ben Widawsky3e302542013-04-23 23:15:32 -07001657
Mika Kuoppala44159dd2015-06-25 18:35:07 +03001658 return (ppgtt->pd.base.ggtt_offset / 64) << 16;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001659}
Ben Widawsky61973492013-04-08 18:43:54 -07001660
Ben Widawsky90252e52013-12-06 14:11:12 -08001661static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001662 struct drm_i915_gem_request *req)
Ben Widawsky90252e52013-12-06 14:11:12 -08001663{
Chris Wilson7e37f882016-08-02 22:50:21 +01001664 struct intel_ring *ring = req->ring;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001665 struct intel_engine_cs *engine = req->engine;
Ben Widawsky90252e52013-12-06 14:11:12 -08001666 int ret;
Ben Widawsky61973492013-04-08 18:43:54 -07001667
Ben Widawsky90252e52013-12-06 14:11:12 -08001668 /* NB: TLBs must be flushed and invalidated before a switch */
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001669 ret = engine->emit_flush(req, EMIT_INVALIDATE | EMIT_FLUSH);
Ben Widawsky90252e52013-12-06 14:11:12 -08001670 if (ret)
1671 return ret;
1672
John Harrison5fb9de12015-05-29 17:44:07 +01001673 ret = intel_ring_begin(req, 6);
Ben Widawsky90252e52013-12-06 14:11:12 -08001674 if (ret)
1675 return ret;
1676
Chris Wilsonb5321f32016-08-02 22:50:18 +01001677 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
1678 intel_ring_emit_reg(ring, RING_PP_DIR_DCLV(engine));
1679 intel_ring_emit(ring, PP_DIR_DCLV_2G);
1680 intel_ring_emit_reg(ring, RING_PP_DIR_BASE(engine));
1681 intel_ring_emit(ring, get_pd_offset(ppgtt));
1682 intel_ring_emit(ring, MI_NOOP);
1683 intel_ring_advance(ring);
Ben Widawsky90252e52013-12-06 14:11:12 -08001684
1685 return 0;
1686}
1687
Ben Widawsky48a10382013-12-06 14:11:11 -08001688static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001689 struct drm_i915_gem_request *req)
Ben Widawsky48a10382013-12-06 14:11:11 -08001690{
Chris Wilson7e37f882016-08-02 22:50:21 +01001691 struct intel_ring *ring = req->ring;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001692 struct intel_engine_cs *engine = req->engine;
Ben Widawsky48a10382013-12-06 14:11:11 -08001693 int ret;
1694
Ben Widawsky48a10382013-12-06 14:11:11 -08001695 /* NB: TLBs must be flushed and invalidated before a switch */
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001696 ret = engine->emit_flush(req, EMIT_INVALIDATE | EMIT_FLUSH);
Ben Widawsky48a10382013-12-06 14:11:11 -08001697 if (ret)
1698 return ret;
1699
John Harrison5fb9de12015-05-29 17:44:07 +01001700 ret = intel_ring_begin(req, 6);
Ben Widawsky48a10382013-12-06 14:11:11 -08001701 if (ret)
1702 return ret;
1703
Chris Wilsonb5321f32016-08-02 22:50:18 +01001704 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
1705 intel_ring_emit_reg(ring, RING_PP_DIR_DCLV(engine));
1706 intel_ring_emit(ring, PP_DIR_DCLV_2G);
1707 intel_ring_emit_reg(ring, RING_PP_DIR_BASE(engine));
1708 intel_ring_emit(ring, get_pd_offset(ppgtt));
1709 intel_ring_emit(ring, MI_NOOP);
1710 intel_ring_advance(ring);
Ben Widawsky48a10382013-12-06 14:11:11 -08001711
Ben Widawsky90252e52013-12-06 14:11:12 -08001712 /* XXX: RCS is the only one to auto invalidate the TLBs? */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001713 if (engine->id != RCS) {
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001714 ret = engine->emit_flush(req, EMIT_INVALIDATE | EMIT_FLUSH);
Ben Widawsky90252e52013-12-06 14:11:12 -08001715 if (ret)
1716 return ret;
1717 }
1718
Ben Widawsky48a10382013-12-06 14:11:11 -08001719 return 0;
1720}
1721
Ben Widawskyeeb94882013-12-06 14:11:10 -08001722static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001723 struct drm_i915_gem_request *req)
Ben Widawskyeeb94882013-12-06 14:11:10 -08001724{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001725 struct intel_engine_cs *engine = req->engine;
Chris Wilson8eb95202016-07-04 08:48:31 +01001726 struct drm_i915_private *dev_priv = req->i915;
Ben Widawsky48a10382013-12-06 14:11:11 -08001727
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001728 I915_WRITE(RING_PP_DIR_DCLV(engine), PP_DIR_DCLV_2G);
1729 I915_WRITE(RING_PP_DIR_BASE(engine), get_pd_offset(ppgtt));
Ben Widawskyeeb94882013-12-06 14:11:10 -08001730 return 0;
1731}
1732
Daniel Vetter82460d92014-08-06 20:19:53 +02001733static void gen8_ppgtt_enable(struct drm_device *dev)
Ben Widawskyeeb94882013-12-06 14:11:10 -08001734{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001735 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001736 struct intel_engine_cs *engine;
Ben Widawskyeeb94882013-12-06 14:11:10 -08001737
Dave Gordonb4ac5af2016-03-24 11:20:38 +00001738 for_each_engine(engine, dev_priv) {
Michel Thierry2dba3232015-07-30 11:06:23 +01001739 u32 four_level = USES_FULL_48BIT_PPGTT(dev) ? GEN8_GFX_PPGTT_48B : 0;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001740 I915_WRITE(RING_MODE_GEN7(engine),
Michel Thierry2dba3232015-07-30 11:06:23 +01001741 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE | four_level));
Ben Widawskyeeb94882013-12-06 14:11:10 -08001742 }
Ben Widawskyeeb94882013-12-06 14:11:10 -08001743}
1744
Daniel Vetter82460d92014-08-06 20:19:53 +02001745static void gen7_ppgtt_enable(struct drm_device *dev)
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001746{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001747 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001748 struct intel_engine_cs *engine;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001749 uint32_t ecochk, ecobits;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001750
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001751 ecobits = I915_READ(GAC_ECO_BITS);
1752 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
1753
1754 ecochk = I915_READ(GAM_ECOCHK);
1755 if (IS_HASWELL(dev)) {
1756 ecochk |= ECOCHK_PPGTT_WB_HSW;
1757 } else {
1758 ecochk |= ECOCHK_PPGTT_LLC_IVB;
1759 ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
1760 }
1761 I915_WRITE(GAM_ECOCHK, ecochk);
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001762
Dave Gordonb4ac5af2016-03-24 11:20:38 +00001763 for_each_engine(engine, dev_priv) {
Ben Widawskyeeb94882013-12-06 14:11:10 -08001764 /* GFX_MODE is per-ring on gen7+ */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001765 I915_WRITE(RING_MODE_GEN7(engine),
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001766 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawsky61973492013-04-08 18:43:54 -07001767 }
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001768}
1769
Daniel Vetter82460d92014-08-06 20:19:53 +02001770static void gen6_ppgtt_enable(struct drm_device *dev)
Ben Widawsky61973492013-04-08 18:43:54 -07001771{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001772 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001773 uint32_t ecochk, gab_ctl, ecobits;
Ben Widawsky61973492013-04-08 18:43:54 -07001774
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001775 ecobits = I915_READ(GAC_ECO_BITS);
1776 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
1777 ECOBITS_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -07001778
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001779 gab_ctl = I915_READ(GAB_CTL);
1780 I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);
Ben Widawsky61973492013-04-08 18:43:54 -07001781
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001782 ecochk = I915_READ(GAM_ECOCHK);
1783 I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -07001784
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001785 I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawsky61973492013-04-08 18:43:54 -07001786}
1787
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001788/* PPGTT support for Sandybdrige/Gen6 and later */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001789static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001790 uint64_t start,
1791 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07001792 bool use_scratch)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001793{
Joonas Lahtinene5716f52016-04-07 11:08:03 +03001794 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierry07749ef2015-03-16 16:00:54 +00001795 gen6_pte_t *pt_vaddr, scratch_pte;
Ben Widawsky782f1492014-02-20 11:50:33 -08001796 unsigned first_entry = start >> PAGE_SHIFT;
1797 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001798 unsigned act_pt = first_entry / GEN6_PTES;
1799 unsigned first_pte = first_entry % GEN6_PTES;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001800 unsigned last_pte, i;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001801
Mika Kuoppalac114f762015-06-25 18:35:13 +03001802 scratch_pte = vm->pte_encode(px_dma(vm->scratch_page),
1803 I915_CACHE_LLC, true, 0);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001804
Daniel Vetter7bddb012012-02-09 17:15:47 +01001805 while (num_entries) {
1806 last_pte = first_pte + num_entries;
Michel Thierry07749ef2015-03-16 16:00:54 +00001807 if (last_pte > GEN6_PTES)
1808 last_pte = GEN6_PTES;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001809
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001810 pt_vaddr = kmap_px(ppgtt->pd.page_table[act_pt]);
Daniel Vetter7bddb012012-02-09 17:15:47 +01001811
1812 for (i = first_pte; i < last_pte; i++)
1813 pt_vaddr[i] = scratch_pte;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001814
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001815 kunmap_px(ppgtt, pt_vaddr);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001816
Daniel Vetter7bddb012012-02-09 17:15:47 +01001817 num_entries -= last_pte - first_pte;
1818 first_pte = 0;
Daniel Vettera15326a2013-03-19 23:48:39 +01001819 act_pt++;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001820 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001821}
1822
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001823static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
Daniel Vetterdef886c2013-01-24 14:44:56 -08001824 struct sg_table *pages,
Ben Widawsky782f1492014-02-20 11:50:33 -08001825 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301826 enum i915_cache_level cache_level, u32 flags)
Daniel Vetterdef886c2013-01-24 14:44:56 -08001827{
Joonas Lahtinene5716f52016-04-07 11:08:03 +03001828 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Ben Widawsky782f1492014-02-20 11:50:33 -08001829 unsigned first_entry = start >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001830 unsigned act_pt = first_entry / GEN6_PTES;
1831 unsigned act_pte = first_entry % GEN6_PTES;
Dave Gordon85d12252016-05-20 11:54:06 +01001832 gen6_pte_t *pt_vaddr = NULL;
1833 struct sgt_iter sgt_iter;
1834 dma_addr_t addr;
Daniel Vetterdef886c2013-01-24 14:44:56 -08001835
Dave Gordon85d12252016-05-20 11:54:06 +01001836 for_each_sgt_dma(addr, sgt_iter, pages) {
Chris Wilsoncc797142013-12-31 15:50:30 +00001837 if (pt_vaddr == NULL)
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001838 pt_vaddr = kmap_px(ppgtt->pd.page_table[act_pt]);
Daniel Vetterdef886c2013-01-24 14:44:56 -08001839
Chris Wilsoncc797142013-12-31 15:50:30 +00001840 pt_vaddr[act_pte] =
Dave Gordon85d12252016-05-20 11:54:06 +01001841 vm->pte_encode(addr, cache_level, true, flags);
Akash Goel24f3a8c2014-06-17 10:59:42 +05301842
Michel Thierry07749ef2015-03-16 16:00:54 +00001843 if (++act_pte == GEN6_PTES) {
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001844 kunmap_px(ppgtt, pt_vaddr);
Chris Wilsoncc797142013-12-31 15:50:30 +00001845 pt_vaddr = NULL;
Daniel Vettera15326a2013-03-19 23:48:39 +01001846 act_pt++;
Imre Deak6e995e22013-02-18 19:28:04 +02001847 act_pte = 0;
Daniel Vetterdef886c2013-01-24 14:44:56 -08001848 }
Daniel Vetterdef886c2013-01-24 14:44:56 -08001849 }
Dave Gordon85d12252016-05-20 11:54:06 +01001850
Chris Wilsoncc797142013-12-31 15:50:30 +00001851 if (pt_vaddr)
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001852 kunmap_px(ppgtt, pt_vaddr);
Daniel Vetterdef886c2013-01-24 14:44:56 -08001853}
1854
Ben Widawsky678d96f2015-03-16 16:00:56 +00001855static int gen6_alloc_va_range(struct i915_address_space *vm,
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001856 uint64_t start_in, uint64_t length_in)
Ben Widawsky678d96f2015-03-16 16:00:56 +00001857{
Michel Thierry4933d512015-03-24 15:46:22 +00001858 DECLARE_BITMAP(new_page_tables, I915_PDES);
1859 struct drm_device *dev = vm->dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001860 struct drm_i915_private *dev_priv = to_i915(dev);
1861 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinene5716f52016-04-07 11:08:03 +03001862 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierryec565b32015-04-08 12:13:23 +01001863 struct i915_page_table *pt;
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001864 uint32_t start, length, start_save, length_save;
Dave Gordon731f74c2016-06-24 19:37:46 +01001865 uint32_t pde;
Michel Thierry4933d512015-03-24 15:46:22 +00001866 int ret;
1867
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001868 if (WARN_ON(start_in + length_in > ppgtt->base.total))
1869 return -ENODEV;
1870
1871 start = start_save = start_in;
1872 length = length_save = length_in;
Michel Thierry4933d512015-03-24 15:46:22 +00001873
1874 bitmap_zero(new_page_tables, I915_PDES);
1875
1876 /* The allocation is done in two stages so that we can bail out with
1877 * minimal amount of pain. The first stage finds new page tables that
1878 * need allocation. The second stage marks use ptes within the page
1879 * tables.
1880 */
Dave Gordon731f74c2016-06-24 19:37:46 +01001881 gen6_for_each_pde(pt, &ppgtt->pd, start, length, pde) {
Mika Kuoppala79ab9372015-06-25 18:35:17 +03001882 if (pt != vm->scratch_pt) {
Michel Thierry4933d512015-03-24 15:46:22 +00001883 WARN_ON(bitmap_empty(pt->used_ptes, GEN6_PTES));
1884 continue;
1885 }
1886
1887 /* We've already allocated a page table */
1888 WARN_ON(!bitmap_empty(pt->used_ptes, GEN6_PTES));
1889
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +03001890 pt = alloc_pt(dev);
Michel Thierry4933d512015-03-24 15:46:22 +00001891 if (IS_ERR(pt)) {
1892 ret = PTR_ERR(pt);
1893 goto unwind_out;
1894 }
1895
1896 gen6_initialize_pt(vm, pt);
1897
1898 ppgtt->pd.page_table[pde] = pt;
Mika Kuoppala966082c2015-06-25 18:35:19 +03001899 __set_bit(pde, new_page_tables);
Michel Thierry72744cb2015-03-24 15:46:23 +00001900 trace_i915_page_table_entry_alloc(vm, pde, start, GEN6_PDE_SHIFT);
Michel Thierry4933d512015-03-24 15:46:22 +00001901 }
1902
1903 start = start_save;
1904 length = length_save;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001905
Dave Gordon731f74c2016-06-24 19:37:46 +01001906 gen6_for_each_pde(pt, &ppgtt->pd, start, length, pde) {
Ben Widawsky678d96f2015-03-16 16:00:56 +00001907 DECLARE_BITMAP(tmp_bitmap, GEN6_PTES);
1908
1909 bitmap_zero(tmp_bitmap, GEN6_PTES);
1910 bitmap_set(tmp_bitmap, gen6_pte_index(start),
1911 gen6_pte_count(start, length));
1912
Mika Kuoppala966082c2015-06-25 18:35:19 +03001913 if (__test_and_clear_bit(pde, new_page_tables))
Michel Thierry4933d512015-03-24 15:46:22 +00001914 gen6_write_pde(&ppgtt->pd, pde, pt);
1915
Michel Thierry72744cb2015-03-24 15:46:23 +00001916 trace_i915_page_table_entry_map(vm, pde, pt,
1917 gen6_pte_index(start),
1918 gen6_pte_count(start, length),
1919 GEN6_PTES);
Michel Thierry4933d512015-03-24 15:46:22 +00001920 bitmap_or(pt->used_ptes, tmp_bitmap, pt->used_ptes,
Ben Widawsky678d96f2015-03-16 16:00:56 +00001921 GEN6_PTES);
1922 }
1923
Michel Thierry4933d512015-03-24 15:46:22 +00001924 WARN_ON(!bitmap_empty(new_page_tables, I915_PDES));
1925
1926 /* Make sure write is complete before other code can use this page
1927 * table. Also require for WC mapped PTEs */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001928 readl(ggtt->gsm);
Michel Thierry4933d512015-03-24 15:46:22 +00001929
Ben Widawsky563222a2015-03-19 12:53:28 +00001930 mark_tlbs_dirty(ppgtt);
Ben Widawsky678d96f2015-03-16 16:00:56 +00001931 return 0;
Michel Thierry4933d512015-03-24 15:46:22 +00001932
1933unwind_out:
1934 for_each_set_bit(pde, new_page_tables, I915_PDES) {
Michel Thierryec565b32015-04-08 12:13:23 +01001935 struct i915_page_table *pt = ppgtt->pd.page_table[pde];
Michel Thierry4933d512015-03-24 15:46:22 +00001936
Mika Kuoppala79ab9372015-06-25 18:35:17 +03001937 ppgtt->pd.page_table[pde] = vm->scratch_pt;
Mika Kuoppalaa08e1112015-06-25 18:35:08 +03001938 free_pt(vm->dev, pt);
Michel Thierry4933d512015-03-24 15:46:22 +00001939 }
1940
1941 mark_tlbs_dirty(ppgtt);
1942 return ret;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001943}
1944
Mika Kuoppala8776f022015-06-30 18:16:40 +03001945static int gen6_init_scratch(struct i915_address_space *vm)
1946{
1947 struct drm_device *dev = vm->dev;
1948
1949 vm->scratch_page = alloc_scratch_page(dev);
1950 if (IS_ERR(vm->scratch_page))
1951 return PTR_ERR(vm->scratch_page);
1952
1953 vm->scratch_pt = alloc_pt(dev);
1954 if (IS_ERR(vm->scratch_pt)) {
1955 free_scratch_page(dev, vm->scratch_page);
1956 return PTR_ERR(vm->scratch_pt);
1957 }
1958
1959 gen6_initialize_pt(vm, vm->scratch_pt);
1960
1961 return 0;
1962}
1963
1964static void gen6_free_scratch(struct i915_address_space *vm)
1965{
1966 struct drm_device *dev = vm->dev;
1967
1968 free_pt(dev, vm->scratch_pt);
1969 free_scratch_page(dev, vm->scratch_page);
1970}
1971
Daniel Vetter061dd492015-04-14 17:35:13 +02001972static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
Ben Widawskya00d8252014-02-19 22:05:48 -08001973{
Joonas Lahtinene5716f52016-04-07 11:08:03 +03001974 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Dave Gordon731f74c2016-06-24 19:37:46 +01001975 struct i915_page_directory *pd = &ppgtt->pd;
1976 struct drm_device *dev = vm->dev;
Michel Thierry09942c62015-04-08 12:13:30 +01001977 struct i915_page_table *pt;
1978 uint32_t pde;
Daniel Vetter3440d262013-01-24 13:49:56 -08001979
Daniel Vetter061dd492015-04-14 17:35:13 +02001980 drm_mm_remove_node(&ppgtt->node);
1981
Dave Gordon731f74c2016-06-24 19:37:46 +01001982 gen6_for_all_pdes(pt, pd, pde)
Mika Kuoppala79ab9372015-06-25 18:35:17 +03001983 if (pt != vm->scratch_pt)
Dave Gordon731f74c2016-06-24 19:37:46 +01001984 free_pt(dev, pt);
Michel Thierry4933d512015-03-24 15:46:22 +00001985
Mika Kuoppala8776f022015-06-30 18:16:40 +03001986 gen6_free_scratch(vm);
Daniel Vetter3440d262013-01-24 13:49:56 -08001987}
1988
Ben Widawskyb1465202014-02-19 22:05:49 -08001989static int gen6_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt)
Daniel Vetter3440d262013-01-24 13:49:56 -08001990{
Mika Kuoppala8776f022015-06-30 18:16:40 +03001991 struct i915_address_space *vm = &ppgtt->base;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001992 struct drm_device *dev = ppgtt->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001993 struct drm_i915_private *dev_priv = to_i915(dev);
1994 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Ben Widawskye3cc1992013-12-06 14:11:08 -08001995 bool retried = false;
Ben Widawskyb1465202014-02-19 22:05:49 -08001996 int ret;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001997
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001998 /* PPGTT PDEs reside in the GGTT and consists of 512 entries. The
1999 * allocator works in address space sizes, so it's multiplied by page
2000 * size. We allocate at the top of the GTT to avoid fragmentation.
2001 */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002002 BUG_ON(!drm_mm_initialized(&ggtt->base.mm));
Michel Thierry4933d512015-03-24 15:46:22 +00002003
Mika Kuoppala8776f022015-06-30 18:16:40 +03002004 ret = gen6_init_scratch(vm);
2005 if (ret)
2006 return ret;
Michel Thierry4933d512015-03-24 15:46:22 +00002007
Ben Widawskye3cc1992013-12-06 14:11:08 -08002008alloc:
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002009 ret = drm_mm_insert_node_in_range_generic(&ggtt->base.mm,
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08002010 &ppgtt->node, GEN6_PD_SIZE,
2011 GEN6_PD_ALIGN, 0,
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002012 0, ggtt->base.total,
Ben Widawsky3e8b5ae2014-05-06 22:21:30 -07002013 DRM_MM_TOPDOWN);
Ben Widawskye3cc1992013-12-06 14:11:08 -08002014 if (ret == -ENOSPC && !retried) {
Chris Wilsone522ac22016-08-04 16:32:18 +01002015 ret = i915_gem_evict_something(&ggtt->base,
Ben Widawskye3cc1992013-12-06 14:11:08 -08002016 GEN6_PD_SIZE, GEN6_PD_ALIGN,
Chris Wilsond23db882014-05-23 08:48:08 +02002017 I915_CACHE_NONE,
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002018 0, ggtt->base.total,
Chris Wilsond23db882014-05-23 08:48:08 +02002019 0);
Ben Widawskye3cc1992013-12-06 14:11:08 -08002020 if (ret)
Ben Widawsky678d96f2015-03-16 16:00:56 +00002021 goto err_out;
Ben Widawskye3cc1992013-12-06 14:11:08 -08002022
2023 retried = true;
2024 goto alloc;
2025 }
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08002026
Ben Widawskyc8c26622015-01-22 17:01:25 +00002027 if (ret)
Ben Widawsky678d96f2015-03-16 16:00:56 +00002028 goto err_out;
2029
Ben Widawskyc8c26622015-01-22 17:01:25 +00002030
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002031 if (ppgtt->node.start < ggtt->mappable_end)
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08002032 DRM_DEBUG("Forced to use aperture for PDEs\n");
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002033
Ben Widawskyc8c26622015-01-22 17:01:25 +00002034 return 0;
Ben Widawsky678d96f2015-03-16 16:00:56 +00002035
2036err_out:
Mika Kuoppala8776f022015-06-30 18:16:40 +03002037 gen6_free_scratch(vm);
Ben Widawsky678d96f2015-03-16 16:00:56 +00002038 return ret;
Ben Widawskyb1465202014-02-19 22:05:49 -08002039}
2040
Ben Widawskyb1465202014-02-19 22:05:49 -08002041static int gen6_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt)
2042{
kbuild test robot2f2cf682015-03-27 19:26:35 +08002043 return gen6_ppgtt_allocate_page_directories(ppgtt);
Ben Widawskyb1465202014-02-19 22:05:49 -08002044}
2045
Michel Thierry4933d512015-03-24 15:46:22 +00002046static void gen6_scratch_va_range(struct i915_hw_ppgtt *ppgtt,
2047 uint64_t start, uint64_t length)
2048{
Michel Thierryec565b32015-04-08 12:13:23 +01002049 struct i915_page_table *unused;
Dave Gordon731f74c2016-06-24 19:37:46 +01002050 uint32_t pde;
Michel Thierry4933d512015-03-24 15:46:22 +00002051
Dave Gordon731f74c2016-06-24 19:37:46 +01002052 gen6_for_each_pde(unused, &ppgtt->pd, start, length, pde)
Mika Kuoppala79ab9372015-06-25 18:35:17 +03002053 ppgtt->pd.page_table[pde] = ppgtt->base.scratch_pt;
Michel Thierry4933d512015-03-24 15:46:22 +00002054}
2055
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002056static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
Ben Widawskyb1465202014-02-19 22:05:49 -08002057{
2058 struct drm_device *dev = ppgtt->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002059 struct drm_i915_private *dev_priv = to_i915(dev);
2060 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Ben Widawskyb1465202014-02-19 22:05:49 -08002061 int ret;
2062
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002063 ppgtt->base.pte_encode = ggtt->base.pte_encode;
Chris Wilson8eb95202016-07-04 08:48:31 +01002064 if (intel_vgpu_active(dev_priv) || IS_GEN6(dev))
Ben Widawsky48a10382013-12-06 14:11:11 -08002065 ppgtt->switch_mm = gen6_mm_switch;
Chris Wilson8eb95202016-07-04 08:48:31 +01002066 else if (IS_HASWELL(dev))
Ben Widawsky90252e52013-12-06 14:11:12 -08002067 ppgtt->switch_mm = hsw_mm_switch;
Chris Wilson8eb95202016-07-04 08:48:31 +01002068 else if (IS_GEN7(dev))
Ben Widawsky48a10382013-12-06 14:11:11 -08002069 ppgtt->switch_mm = gen7_mm_switch;
Chris Wilson8eb95202016-07-04 08:48:31 +01002070 else
Ben Widawskyb4a74e32013-12-06 14:11:09 -08002071 BUG();
Ben Widawskyb1465202014-02-19 22:05:49 -08002072
2073 ret = gen6_ppgtt_alloc(ppgtt);
2074 if (ret)
2075 return ret;
2076
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002077 ppgtt->base.allocate_va_range = gen6_alloc_va_range;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002078 ppgtt->base.clear_range = gen6_ppgtt_clear_range;
2079 ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
Daniel Vetter777dc5b2015-04-14 17:35:12 +02002080 ppgtt->base.unbind_vma = ppgtt_unbind_vma;
2081 ppgtt->base.bind_vma = ppgtt_bind_vma;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002082 ppgtt->base.cleanup = gen6_ppgtt_cleanup;
Ben Widawsky686e1f6f2013-11-25 09:54:34 -08002083 ppgtt->base.start = 0;
Michel Thierry09942c62015-04-08 12:13:30 +01002084 ppgtt->base.total = I915_PDES * GEN6_PTES * PAGE_SIZE;
Ben Widawskyb1465202014-02-19 22:05:49 -08002085 ppgtt->debug_dump = gen6_dump_ppgtt;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002086
Mika Kuoppala44159dd2015-06-25 18:35:07 +03002087 ppgtt->pd.base.ggtt_offset =
Michel Thierry07749ef2015-03-16 16:00:54 +00002088 ppgtt->node.start / PAGE_SIZE * sizeof(gen6_pte_t);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002089
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002090 ppgtt->pd_addr = (gen6_pte_t __iomem *)ggtt->gsm +
Mika Kuoppala44159dd2015-06-25 18:35:07 +03002091 ppgtt->pd.base.ggtt_offset / sizeof(gen6_pte_t);
Ben Widawsky678d96f2015-03-16 16:00:56 +00002092
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002093 gen6_scratch_va_range(ppgtt, 0, ppgtt->base.total);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002094
Ben Widawsky678d96f2015-03-16 16:00:56 +00002095 gen6_write_page_range(dev_priv, &ppgtt->pd, 0, ppgtt->base.total);
2096
Thierry Reding440fd522015-01-23 09:05:06 +01002097 DRM_DEBUG_DRIVER("Allocated pde space (%lldM) at GTT entry: %llx\n",
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08002098 ppgtt->node.size >> 20,
2099 ppgtt->node.start / PAGE_SIZE);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002100
Daniel Vetterfa76da32014-08-06 20:19:54 +02002101 DRM_DEBUG("Adding PPGTT at offset %x\n",
Mika Kuoppala44159dd2015-06-25 18:35:07 +03002102 ppgtt->pd.base.ggtt_offset << 10);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002103
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002104 return 0;
Daniel Vetter3440d262013-01-24 13:49:56 -08002105}
2106
Chris Wilson2bfa9962016-08-04 07:52:25 +01002107static int __hw_ppgtt_init(struct i915_hw_ppgtt *ppgtt,
2108 struct drm_i915_private *dev_priv)
Daniel Vetter3440d262013-01-24 13:49:56 -08002109{
Chris Wilson2bfa9962016-08-04 07:52:25 +01002110 ppgtt->base.dev = &dev_priv->drm;
Daniel Vetter3440d262013-01-24 13:49:56 -08002111
Chris Wilson2bfa9962016-08-04 07:52:25 +01002112 if (INTEL_INFO(dev_priv)->gen < 8)
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002113 return gen6_ppgtt_init(ppgtt);
Ben Widawsky3ed124b2013-04-08 18:43:53 -07002114 else
Michel Thierryd7b26332015-04-08 12:13:34 +01002115 return gen8_ppgtt_init(ppgtt);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002116}
Mika Kuoppalac114f762015-06-25 18:35:13 +03002117
Michał Winiarskia2cad9d2015-09-16 11:49:00 +02002118static void i915_address_space_init(struct i915_address_space *vm,
2119 struct drm_i915_private *dev_priv)
2120{
2121 drm_mm_init(&vm->mm, vm->start, vm->total);
Michał Winiarskia2cad9d2015-09-16 11:49:00 +02002122 INIT_LIST_HEAD(&vm->active_list);
2123 INIT_LIST_HEAD(&vm->inactive_list);
Chris Wilson50e046b2016-08-04 07:52:46 +01002124 INIT_LIST_HEAD(&vm->unbound_list);
Michał Winiarskia2cad9d2015-09-16 11:49:00 +02002125 list_add_tail(&vm->global_link, &dev_priv->vm_list);
2126}
2127
Tim Gored5165eb2016-02-04 11:49:34 +00002128static void gtt_write_workarounds(struct drm_device *dev)
2129{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002130 struct drm_i915_private *dev_priv = to_i915(dev);
Tim Gored5165eb2016-02-04 11:49:34 +00002131
2132 /* This function is for gtt related workarounds. This function is
2133 * called on driver load and after a GPU reset, so you can place
2134 * workarounds here even if they get overwritten by GPU reset.
2135 */
2136 /* WaIncreaseDefaultTLBEntries:chv,bdw,skl,bxt */
2137 if (IS_BROADWELL(dev))
2138 I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW);
2139 else if (IS_CHERRYVIEW(dev))
2140 I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV);
2141 else if (IS_SKYLAKE(dev))
2142 I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL);
2143 else if (IS_BROXTON(dev))
2144 I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT);
2145}
2146
Chris Wilson2bfa9962016-08-04 07:52:25 +01002147static int i915_ppgtt_init(struct i915_hw_ppgtt *ppgtt,
2148 struct drm_i915_private *dev_priv,
2149 struct drm_i915_file_private *file_priv)
Daniel Vetterfa76da32014-08-06 20:19:54 +02002150{
Chris Wilson2bfa9962016-08-04 07:52:25 +01002151 int ret;
Ben Widawsky3ed124b2013-04-08 18:43:53 -07002152
Chris Wilson2bfa9962016-08-04 07:52:25 +01002153 ret = __hw_ppgtt_init(ppgtt, dev_priv);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002154 if (ret == 0) {
Ben Widawskyc7c48df2013-12-06 14:11:15 -08002155 kref_init(&ppgtt->ref);
Michał Winiarskia2cad9d2015-09-16 11:49:00 +02002156 i915_address_space_init(&ppgtt->base, dev_priv);
Chris Wilson2bfa9962016-08-04 07:52:25 +01002157 ppgtt->base.file = file_priv;
Ben Widawsky93bd8642013-07-16 16:50:06 -07002158 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002159
2160 return ret;
2161}
2162
Daniel Vetter82460d92014-08-06 20:19:53 +02002163int i915_ppgtt_init_hw(struct drm_device *dev)
2164{
Tim Gored5165eb2016-02-04 11:49:34 +00002165 gtt_write_workarounds(dev);
2166
Thomas Daniel671b50132014-08-20 16:24:50 +01002167 /* In the case of execlists, PPGTT is enabled by the context descriptor
2168 * and the PDPs are contained within the context itself. We don't
2169 * need to do anything here. */
2170 if (i915.enable_execlists)
2171 return 0;
2172
Daniel Vetter82460d92014-08-06 20:19:53 +02002173 if (!USES_PPGTT(dev))
2174 return 0;
2175
2176 if (IS_GEN6(dev))
2177 gen6_ppgtt_enable(dev);
2178 else if (IS_GEN7(dev))
2179 gen7_ppgtt_enable(dev);
2180 else if (INTEL_INFO(dev)->gen >= 8)
2181 gen8_ppgtt_enable(dev);
2182 else
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01002183 MISSING_CASE(INTEL_INFO(dev)->gen);
Daniel Vetter82460d92014-08-06 20:19:53 +02002184
John Harrison4ad2fd82015-06-18 13:11:20 +01002185 return 0;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002186}
John Harrison4ad2fd82015-06-18 13:11:20 +01002187
Daniel Vetter4d884702014-08-06 15:04:47 +02002188struct i915_hw_ppgtt *
Chris Wilson2bfa9962016-08-04 07:52:25 +01002189i915_ppgtt_create(struct drm_i915_private *dev_priv,
2190 struct drm_i915_file_private *fpriv)
Daniel Vetter4d884702014-08-06 15:04:47 +02002191{
2192 struct i915_hw_ppgtt *ppgtt;
2193 int ret;
2194
2195 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
2196 if (!ppgtt)
2197 return ERR_PTR(-ENOMEM);
2198
Chris Wilson2bfa9962016-08-04 07:52:25 +01002199 ret = i915_ppgtt_init(ppgtt, dev_priv, fpriv);
Daniel Vetter4d884702014-08-06 15:04:47 +02002200 if (ret) {
2201 kfree(ppgtt);
2202 return ERR_PTR(ret);
2203 }
2204
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +00002205 trace_i915_ppgtt_create(&ppgtt->base);
2206
Daniel Vetter4d884702014-08-06 15:04:47 +02002207 return ppgtt;
2208}
2209
Daniel Vetteree960be2014-08-06 15:04:45 +02002210void i915_ppgtt_release(struct kref *kref)
2211{
2212 struct i915_hw_ppgtt *ppgtt =
2213 container_of(kref, struct i915_hw_ppgtt, ref);
2214
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +00002215 trace_i915_ppgtt_release(&ppgtt->base);
2216
Chris Wilson50e046b2016-08-04 07:52:46 +01002217 /* vmas should already be unbound and destroyed */
Daniel Vetteree960be2014-08-06 15:04:45 +02002218 WARN_ON(!list_empty(&ppgtt->base.active_list));
2219 WARN_ON(!list_empty(&ppgtt->base.inactive_list));
Chris Wilson50e046b2016-08-04 07:52:46 +01002220 WARN_ON(!list_empty(&ppgtt->base.unbound_list));
Daniel Vetteree960be2014-08-06 15:04:45 +02002221
Daniel Vetter19dd1202014-08-06 15:04:55 +02002222 list_del(&ppgtt->base.global_link);
2223 drm_mm_takedown(&ppgtt->base.mm);
2224
Daniel Vetteree960be2014-08-06 15:04:45 +02002225 ppgtt->base.cleanup(&ppgtt->base);
2226 kfree(ppgtt);
2227}
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002228
Ben Widawskya81cc002013-01-18 12:30:31 -08002229/* Certain Gen5 chipsets require require idling the GPU before
2230 * unmapping anything from the GTT when VT-d is enabled.
2231 */
Chris Wilson97d6d7a2016-08-04 07:52:22 +01002232static bool needs_idle_maps(struct drm_i915_private *dev_priv)
Ben Widawskya81cc002013-01-18 12:30:31 -08002233{
2234#ifdef CONFIG_INTEL_IOMMU
2235 /* Query intel_iommu to see if we need the workaround. Presumably that
2236 * was loaded first.
2237 */
Chris Wilson97d6d7a2016-08-04 07:52:22 +01002238 if (IS_GEN5(dev_priv) && IS_MOBILE(dev_priv) && intel_iommu_gfx_mapped)
Ben Widawskya81cc002013-01-18 12:30:31 -08002239 return true;
2240#endif
2241 return false;
2242}
2243
Ben Widawsky5c042282011-10-17 15:51:55 -07002244static bool do_idling(struct drm_i915_private *dev_priv)
2245{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002246 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Ben Widawsky5c042282011-10-17 15:51:55 -07002247 bool ret = dev_priv->mm.interruptible;
2248
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002249 if (unlikely(ggtt->do_idle_maps)) {
Ben Widawsky5c042282011-10-17 15:51:55 -07002250 dev_priv->mm.interruptible = false;
Chris Wilson6e5a5be2016-06-24 14:55:57 +01002251 if (i915_gem_wait_for_idle(dev_priv)) {
2252 DRM_ERROR("Failed to wait for idle; VT'd may hang.\n");
Ben Widawsky5c042282011-10-17 15:51:55 -07002253 /* Wait a bit, in hopes it avoids the hang */
2254 udelay(10);
2255 }
2256 }
2257
2258 return ret;
2259}
2260
2261static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible)
2262{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002263 struct i915_ggtt *ggtt = &dev_priv->ggtt;
2264
2265 if (unlikely(ggtt->do_idle_maps))
Ben Widawsky5c042282011-10-17 15:51:55 -07002266 dev_priv->mm.interruptible = interruptible;
2267}
2268
Chris Wilsondc979972016-05-10 14:10:04 +01002269void i915_check_and_clear_faults(struct drm_i915_private *dev_priv)
Ben Widawsky828c7902013-10-16 09:21:30 -07002270{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002271 struct intel_engine_cs *engine;
Ben Widawsky828c7902013-10-16 09:21:30 -07002272
Chris Wilsondc979972016-05-10 14:10:04 +01002273 if (INTEL_INFO(dev_priv)->gen < 6)
Ben Widawsky828c7902013-10-16 09:21:30 -07002274 return;
2275
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002276 for_each_engine(engine, dev_priv) {
Ben Widawsky828c7902013-10-16 09:21:30 -07002277 u32 fault_reg;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002278 fault_reg = I915_READ(RING_FAULT_REG(engine));
Ben Widawsky828c7902013-10-16 09:21:30 -07002279 if (fault_reg & RING_FAULT_VALID) {
2280 DRM_DEBUG_DRIVER("Unexpected fault\n"
Paulo Zanoni59a5d292014-10-30 15:52:45 -02002281 "\tAddr: 0x%08lx\n"
Ben Widawsky828c7902013-10-16 09:21:30 -07002282 "\tAddress space: %s\n"
2283 "\tSource ID: %d\n"
2284 "\tType: %d\n",
2285 fault_reg & PAGE_MASK,
2286 fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
2287 RING_FAULT_SRCID(fault_reg),
2288 RING_FAULT_FAULT_TYPE(fault_reg));
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002289 I915_WRITE(RING_FAULT_REG(engine),
Ben Widawsky828c7902013-10-16 09:21:30 -07002290 fault_reg & ~RING_FAULT_VALID);
2291 }
2292 }
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002293 POSTING_READ(RING_FAULT_REG(&dev_priv->engine[RCS]));
Ben Widawsky828c7902013-10-16 09:21:30 -07002294}
2295
Chris Wilson91e56492014-09-25 10:13:12 +01002296static void i915_ggtt_flush(struct drm_i915_private *dev_priv)
2297{
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002298 if (INTEL_INFO(dev_priv)->gen < 6) {
Chris Wilson91e56492014-09-25 10:13:12 +01002299 intel_gtt_chipset_flush();
2300 } else {
2301 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
2302 POSTING_READ(GFX_FLSH_CNTL_GEN6);
2303 }
2304}
2305
Ben Widawsky828c7902013-10-16 09:21:30 -07002306void i915_gem_suspend_gtt_mappings(struct drm_device *dev)
2307{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002308 struct drm_i915_private *dev_priv = to_i915(dev);
2309 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Ben Widawsky828c7902013-10-16 09:21:30 -07002310
2311 /* Don't bother messing with faults pre GEN6 as we have little
2312 * documentation supporting that it's a good idea.
2313 */
2314 if (INTEL_INFO(dev)->gen < 6)
2315 return;
2316
Chris Wilsondc979972016-05-10 14:10:04 +01002317 i915_check_and_clear_faults(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07002318
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002319 ggtt->base.clear_range(&ggtt->base, ggtt->base.start, ggtt->base.total,
2320 true);
Chris Wilson91e56492014-09-25 10:13:12 +01002321
2322 i915_ggtt_flush(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07002323}
2324
Daniel Vetter74163902012-02-15 23:50:21 +01002325int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002326{
Chris Wilson9da3da62012-06-01 15:20:22 +01002327 if (!dma_map_sg(&obj->base.dev->pdev->dev,
2328 obj->pages->sgl, obj->pages->nents,
2329 PCI_DMA_BIDIRECTIONAL))
2330 return -ENOSPC;
2331
2332 return 0;
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002333}
2334
Daniel Vetter2c642b02015-04-14 17:35:26 +02002335static void gen8_set_pte(void __iomem *addr, gen8_pte_t pte)
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002336{
2337#ifdef writeq
2338 writeq(pte, addr);
2339#else
2340 iowrite32((u32)pte, addr);
2341 iowrite32(pte >> 32, addr + 4);
2342#endif
2343}
2344
Chris Wilsond6473f52016-06-10 14:22:59 +05302345static void gen8_ggtt_insert_page(struct i915_address_space *vm,
2346 dma_addr_t addr,
2347 uint64_t offset,
2348 enum i915_cache_level level,
2349 u32 unused)
2350{
2351 struct drm_i915_private *dev_priv = to_i915(vm->dev);
2352 gen8_pte_t __iomem *pte =
2353 (gen8_pte_t __iomem *)dev_priv->ggtt.gsm +
2354 (offset >> PAGE_SHIFT);
2355 int rpm_atomic_seq;
2356
2357 rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
2358
2359 gen8_set_pte(pte, gen8_pte_encode(addr, level, true));
2360
2361 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
2362 POSTING_READ(GFX_FLSH_CNTL_GEN6);
2363
2364 assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
2365}
2366
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002367static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
2368 struct sg_table *st,
Ben Widawsky782f1492014-02-20 11:50:33 -08002369 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05302370 enum i915_cache_level level, u32 unused)
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002371{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002372 struct drm_i915_private *dev_priv = to_i915(vm->dev);
Chris Wilsonce7fda22016-04-28 09:56:38 +01002373 struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
Dave Gordon85d12252016-05-20 11:54:06 +01002374 struct sgt_iter sgt_iter;
2375 gen8_pte_t __iomem *gtt_entries;
2376 gen8_pte_t gtt_entry;
2377 dma_addr_t addr;
Imre Deakbe694592015-12-15 20:10:38 +02002378 int rpm_atomic_seq;
Dave Gordon85d12252016-05-20 11:54:06 +01002379 int i = 0;
Imre Deakbe694592015-12-15 20:10:38 +02002380
2381 rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002382
Dave Gordon85d12252016-05-20 11:54:06 +01002383 gtt_entries = (gen8_pte_t __iomem *)ggtt->gsm + (start >> PAGE_SHIFT);
2384
2385 for_each_sgt_dma(addr, sgt_iter, st) {
2386 gtt_entry = gen8_pte_encode(addr, level, true);
2387 gen8_set_pte(&gtt_entries[i++], gtt_entry);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002388 }
2389
2390 /*
2391 * XXX: This serves as a posting read to make sure that the PTE has
2392 * actually been updated. There is some concern that even though
2393 * registers and PTEs are within the same BAR that they are potentially
2394 * of NUMA access patterns. Therefore, even with the way we assume
2395 * hardware should work, we must keep this posting read for paranoia.
2396 */
2397 if (i != 0)
Dave Gordon85d12252016-05-20 11:54:06 +01002398 WARN_ON(readq(&gtt_entries[i-1]) != gtt_entry);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002399
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002400 /* This next bit makes the above posting read even more important. We
2401 * want to flush the TLBs only after we're certain all the PTE updates
2402 * have finished.
2403 */
2404 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
2405 POSTING_READ(GFX_FLSH_CNTL_GEN6);
Imre Deakbe694592015-12-15 20:10:38 +02002406
2407 assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002408}
2409
Chris Wilsonc1403302015-11-18 15:19:39 +00002410struct insert_entries {
2411 struct i915_address_space *vm;
2412 struct sg_table *st;
2413 uint64_t start;
2414 enum i915_cache_level level;
2415 u32 flags;
2416};
2417
2418static int gen8_ggtt_insert_entries__cb(void *_arg)
2419{
2420 struct insert_entries *arg = _arg;
2421 gen8_ggtt_insert_entries(arg->vm, arg->st,
2422 arg->start, arg->level, arg->flags);
2423 return 0;
2424}
2425
2426static void gen8_ggtt_insert_entries__BKL(struct i915_address_space *vm,
2427 struct sg_table *st,
2428 uint64_t start,
2429 enum i915_cache_level level,
2430 u32 flags)
2431{
2432 struct insert_entries arg = { vm, st, start, level, flags };
2433 stop_machine(gen8_ggtt_insert_entries__cb, &arg, NULL);
2434}
2435
Chris Wilsond6473f52016-06-10 14:22:59 +05302436static void gen6_ggtt_insert_page(struct i915_address_space *vm,
2437 dma_addr_t addr,
2438 uint64_t offset,
2439 enum i915_cache_level level,
2440 u32 flags)
2441{
2442 struct drm_i915_private *dev_priv = to_i915(vm->dev);
2443 gen6_pte_t __iomem *pte =
2444 (gen6_pte_t __iomem *)dev_priv->ggtt.gsm +
2445 (offset >> PAGE_SHIFT);
2446 int rpm_atomic_seq;
2447
2448 rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
2449
2450 iowrite32(vm->pte_encode(addr, level, true, flags), pte);
2451
2452 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
2453 POSTING_READ(GFX_FLSH_CNTL_GEN6);
2454
2455 assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
2456}
2457
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002458/*
2459 * Binds an object into the global gtt with the specified cache level. The object
2460 * will be accessible to the GPU via commands whose operands reference offsets
2461 * within the global GTT as well as accessible by the GPU through the GMADR
2462 * mapped BAR (dev_priv->mm.gtt->gtt).
2463 */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002464static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002465 struct sg_table *st,
Ben Widawsky782f1492014-02-20 11:50:33 -08002466 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05302467 enum i915_cache_level level, u32 flags)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002468{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002469 struct drm_i915_private *dev_priv = to_i915(vm->dev);
Chris Wilsonce7fda22016-04-28 09:56:38 +01002470 struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
Dave Gordon85d12252016-05-20 11:54:06 +01002471 struct sgt_iter sgt_iter;
2472 gen6_pte_t __iomem *gtt_entries;
2473 gen6_pte_t gtt_entry;
2474 dma_addr_t addr;
Imre Deakbe694592015-12-15 20:10:38 +02002475 int rpm_atomic_seq;
Dave Gordon85d12252016-05-20 11:54:06 +01002476 int i = 0;
Imre Deakbe694592015-12-15 20:10:38 +02002477
2478 rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002479
Dave Gordon85d12252016-05-20 11:54:06 +01002480 gtt_entries = (gen6_pte_t __iomem *)ggtt->gsm + (start >> PAGE_SHIFT);
2481
2482 for_each_sgt_dma(addr, sgt_iter, st) {
2483 gtt_entry = vm->pte_encode(addr, level, true, flags);
2484 iowrite32(gtt_entry, &gtt_entries[i++]);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002485 }
2486
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002487 /* XXX: This serves as a posting read to make sure that the PTE has
2488 * actually been updated. There is some concern that even though
2489 * registers and PTEs are within the same BAR that they are potentially
2490 * of NUMA access patterns. Therefore, even with the way we assume
2491 * hardware should work, we must keep this posting read for paranoia.
2492 */
Dave Gordon85d12252016-05-20 11:54:06 +01002493 if (i != 0)
2494 WARN_ON(readl(&gtt_entries[i-1]) != gtt_entry);
Ben Widawsky0f9b91c2012-11-04 09:21:30 -08002495
2496 /* This next bit makes the above posting read even more important. We
2497 * want to flush the TLBs only after we're certain all the PTE updates
2498 * have finished.
2499 */
2500 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
2501 POSTING_READ(GFX_FLSH_CNTL_GEN6);
Imre Deakbe694592015-12-15 20:10:38 +02002502
2503 assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002504}
2505
Chris Wilsonf7770bf2016-05-14 07:26:35 +01002506static void nop_clear_range(struct i915_address_space *vm,
2507 uint64_t start,
2508 uint64_t length,
2509 bool use_scratch)
2510{
2511}
2512
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002513static void gen8_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08002514 uint64_t start,
2515 uint64_t length,
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002516 bool use_scratch)
2517{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002518 struct drm_i915_private *dev_priv = to_i915(vm->dev);
Chris Wilsonce7fda22016-04-28 09:56:38 +01002519 struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
Ben Widawsky782f1492014-02-20 11:50:33 -08002520 unsigned first_entry = start >> PAGE_SHIFT;
2521 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00002522 gen8_pte_t scratch_pte, __iomem *gtt_base =
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002523 (gen8_pte_t __iomem *)ggtt->gsm + first_entry;
2524 const int max_entries = ggtt_total_entries(ggtt) - first_entry;
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002525 int i;
Imre Deakbe694592015-12-15 20:10:38 +02002526 int rpm_atomic_seq;
2527
2528 rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002529
2530 if (WARN(num_entries > max_entries,
2531 "First entry = %d; Num entries = %d (max=%d)\n",
2532 first_entry, num_entries, max_entries))
2533 num_entries = max_entries;
2534
Mika Kuoppalac114f762015-06-25 18:35:13 +03002535 scratch_pte = gen8_pte_encode(px_dma(vm->scratch_page),
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002536 I915_CACHE_LLC,
2537 use_scratch);
2538 for (i = 0; i < num_entries; i++)
2539 gen8_set_pte(&gtt_base[i], scratch_pte);
2540 readl(gtt_base);
Imre Deakbe694592015-12-15 20:10:38 +02002541
2542 assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002543}
2544
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002545static void gen6_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08002546 uint64_t start,
2547 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07002548 bool use_scratch)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002549{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002550 struct drm_i915_private *dev_priv = to_i915(vm->dev);
Chris Wilsonce7fda22016-04-28 09:56:38 +01002551 struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
Ben Widawsky782f1492014-02-20 11:50:33 -08002552 unsigned first_entry = start >> PAGE_SHIFT;
2553 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00002554 gen6_pte_t scratch_pte, __iomem *gtt_base =
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002555 (gen6_pte_t __iomem *)ggtt->gsm + first_entry;
2556 const int max_entries = ggtt_total_entries(ggtt) - first_entry;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002557 int i;
Imre Deakbe694592015-12-15 20:10:38 +02002558 int rpm_atomic_seq;
2559
2560 rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002561
2562 if (WARN(num_entries > max_entries,
2563 "First entry = %d; Num entries = %d (max=%d)\n",
2564 first_entry, num_entries, max_entries))
2565 num_entries = max_entries;
2566
Mika Kuoppalac114f762015-06-25 18:35:13 +03002567 scratch_pte = vm->pte_encode(px_dma(vm->scratch_page),
2568 I915_CACHE_LLC, use_scratch, 0);
Ben Widawsky828c7902013-10-16 09:21:30 -07002569
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002570 for (i = 0; i < num_entries; i++)
2571 iowrite32(scratch_pte, &gtt_base[i]);
2572 readl(gtt_base);
Imre Deakbe694592015-12-15 20:10:38 +02002573
2574 assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002575}
2576
Chris Wilsond6473f52016-06-10 14:22:59 +05302577static void i915_ggtt_insert_page(struct i915_address_space *vm,
2578 dma_addr_t addr,
2579 uint64_t offset,
2580 enum i915_cache_level cache_level,
2581 u32 unused)
2582{
2583 struct drm_i915_private *dev_priv = to_i915(vm->dev);
2584 unsigned int flags = (cache_level == I915_CACHE_NONE) ?
2585 AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
2586 int rpm_atomic_seq;
2587
2588 rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
2589
2590 intel_gtt_insert_page(addr, offset >> PAGE_SHIFT, flags);
2591
2592 assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
2593}
2594
Daniel Vetterd369d2d2015-04-14 17:35:25 +02002595static void i915_ggtt_insert_entries(struct i915_address_space *vm,
2596 struct sg_table *pages,
2597 uint64_t start,
2598 enum i915_cache_level cache_level, u32 unused)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002599{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002600 struct drm_i915_private *dev_priv = to_i915(vm->dev);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002601 unsigned int flags = (cache_level == I915_CACHE_NONE) ?
2602 AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
Imre Deakbe694592015-12-15 20:10:38 +02002603 int rpm_atomic_seq;
2604
2605 rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002606
Daniel Vetterd369d2d2015-04-14 17:35:25 +02002607 intel_gtt_insert_sg_entries(pages, start >> PAGE_SHIFT, flags);
Daniel Vetter08755462015-04-20 09:04:05 -07002608
Imre Deakbe694592015-12-15 20:10:38 +02002609 assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
2610
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002611}
2612
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002613static void i915_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08002614 uint64_t start,
2615 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07002616 bool unused)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002617{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002618 struct drm_i915_private *dev_priv = to_i915(vm->dev);
Ben Widawsky782f1492014-02-20 11:50:33 -08002619 unsigned first_entry = start >> PAGE_SHIFT;
2620 unsigned num_entries = length >> PAGE_SHIFT;
Imre Deakbe694592015-12-15 20:10:38 +02002621 int rpm_atomic_seq;
2622
2623 rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
2624
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002625 intel_gtt_clear_range(first_entry, num_entries);
Imre Deakbe694592015-12-15 20:10:38 +02002626
2627 assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002628}
2629
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02002630static int ggtt_bind_vma(struct i915_vma *vma,
2631 enum i915_cache_level cache_level,
2632 u32 flags)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002633{
Daniel Vetter0a878712015-10-15 14:23:01 +02002634 struct drm_i915_gem_object *obj = vma->obj;
2635 u32 pte_flags = 0;
2636 int ret;
2637
2638 ret = i915_get_ggtt_vma_pages(vma);
2639 if (ret)
2640 return ret;
2641
2642 /* Currently applicable only to VLV */
2643 if (obj->gt_ro)
2644 pte_flags |= PTE_READ_ONLY;
2645
2646 vma->vm->insert_entries(vma->vm, vma->ggtt_view.pages,
2647 vma->node.start,
2648 cache_level, pte_flags);
2649
2650 /*
2651 * Without aliasing PPGTT there's no difference between
2652 * GLOBAL/LOCAL_BIND, it's all the same ptes. Hence unconditionally
2653 * upgrade to both bound if we bind either to avoid double-binding.
2654 */
Chris Wilson3272db52016-08-04 16:32:32 +01002655 vma->flags |= I915_VMA_GLOBAL_BIND | I915_VMA_LOCAL_BIND;
Daniel Vetter0a878712015-10-15 14:23:01 +02002656
2657 return 0;
2658}
2659
2660static int aliasing_gtt_bind_vma(struct i915_vma *vma,
2661 enum i915_cache_level cache_level,
2662 u32 flags)
2663{
Chris Wilson321d1782015-11-20 10:27:18 +00002664 u32 pte_flags;
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02002665 int ret;
2666
2667 ret = i915_get_ggtt_vma_pages(vma);
2668 if (ret)
2669 return ret;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002670
Akash Goel24f3a8c2014-06-17 10:59:42 +05302671 /* Currently applicable only to VLV */
Chris Wilson321d1782015-11-20 10:27:18 +00002672 pte_flags = 0;
2673 if (vma->obj->gt_ro)
Daniel Vetterf329f5f2015-04-14 17:35:15 +02002674 pte_flags |= PTE_READ_ONLY;
Akash Goel24f3a8c2014-06-17 10:59:42 +05302675
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002676
Chris Wilson3272db52016-08-04 16:32:32 +01002677 if (flags & I915_VMA_GLOBAL_BIND) {
Chris Wilson321d1782015-11-20 10:27:18 +00002678 vma->vm->insert_entries(vma->vm,
2679 vma->ggtt_view.pages,
Daniel Vetter08755462015-04-20 09:04:05 -07002680 vma->node.start,
2681 cache_level, pte_flags);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002682 }
Daniel Vetter74898d72012-02-15 23:50:22 +01002683
Chris Wilson3272db52016-08-04 16:32:32 +01002684 if (flags & I915_VMA_LOCAL_BIND) {
Chris Wilson321d1782015-11-20 10:27:18 +00002685 struct i915_hw_ppgtt *appgtt =
2686 to_i915(vma->vm->dev)->mm.aliasing_ppgtt;
2687 appgtt->base.insert_entries(&appgtt->base,
2688 vma->ggtt_view.pages,
Ben Widawsky782f1492014-02-20 11:50:33 -08002689 vma->node.start,
Daniel Vetterf329f5f2015-04-14 17:35:15 +02002690 cache_level, pte_flags);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002691 }
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02002692
2693 return 0;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002694}
2695
2696static void ggtt_unbind_vma(struct i915_vma *vma)
2697{
Chris Wilsonde180032016-08-04 16:32:29 +01002698 struct i915_hw_ppgtt *appgtt = to_i915(vma->vm->dev)->mm.aliasing_ppgtt;
2699 const u64 size = min(vma->size, vma->node.size);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002700
Chris Wilson3272db52016-08-04 16:32:32 +01002701 if (vma->flags & I915_VMA_GLOBAL_BIND)
Ben Widawsky782f1492014-02-20 11:50:33 -08002702 vma->vm->clear_range(vma->vm,
Chris Wilsonde180032016-08-04 16:32:29 +01002703 vma->node.start, size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08002704 true);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002705
Chris Wilson3272db52016-08-04 16:32:32 +01002706 if (vma->flags & I915_VMA_LOCAL_BIND && appgtt)
Ben Widawsky6f65e292013-12-06 14:10:56 -08002707 appgtt->base.clear_range(&appgtt->base,
Chris Wilsonde180032016-08-04 16:32:29 +01002708 vma->node.start, size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08002709 true);
Daniel Vetter74163902012-02-15 23:50:21 +01002710}
2711
2712void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
2713{
Ben Widawsky5c042282011-10-17 15:51:55 -07002714 struct drm_device *dev = obj->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002715 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawsky5c042282011-10-17 15:51:55 -07002716 bool interruptible;
2717
2718 interruptible = do_idling(dev_priv);
2719
Imre Deak5ec5b512015-07-08 19:18:59 +03002720 dma_unmap_sg(&dev->pdev->dev, obj->pages->sgl, obj->pages->nents,
2721 PCI_DMA_BIDIRECTIONAL);
Ben Widawsky5c042282011-10-17 15:51:55 -07002722
2723 undo_idling(dev_priv, interruptible);
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002724}
Daniel Vetter644ec022012-03-26 09:45:40 +02002725
Chris Wilson42d6ab42012-07-26 11:49:32 +01002726static void i915_gtt_color_adjust(struct drm_mm_node *node,
2727 unsigned long color,
Thierry Reding440fd522015-01-23 09:05:06 +01002728 u64 *start,
2729 u64 *end)
Chris Wilson42d6ab42012-07-26 11:49:32 +01002730{
2731 if (node->color != color)
2732 *start += 4096;
2733
Chris Wilson2a1d7752016-07-26 12:01:51 +01002734 node = list_first_entry_or_null(&node->node_list,
2735 struct drm_mm_node,
2736 node_list);
2737 if (node && node->allocated && node->color != color)
2738 *end -= 4096;
Chris Wilson42d6ab42012-07-26 11:49:32 +01002739}
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002740
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01002741int i915_gem_init_ggtt(struct drm_i915_private *dev_priv)
Daniel Vetter644ec022012-03-26 09:45:40 +02002742{
Ben Widawskye78891c2013-01-25 16:41:04 -08002743 /* Let GEM Manage all of the aperture.
2744 *
2745 * However, leave one page at the end still bound to the scratch page.
2746 * There are a number of places where the hardware apparently prefetches
2747 * past the end of the object, and we've seen multiple hangs with the
2748 * GPU head pointer stuck in a batchbuffer bound at the last page of the
2749 * aperture. One page should be enough to keep any prefetching inside
2750 * of the aperture.
2751 */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002752 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilsoned2f3452012-11-15 11:32:19 +00002753 unsigned long hole_start, hole_end;
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01002754 struct drm_mm_node *entry;
Daniel Vetterfa76da32014-08-06 20:19:54 +02002755 int ret;
Daniel Vetter644ec022012-03-26 09:45:40 +02002756
Zhi Wangb02d22a2016-06-16 08:06:59 -04002757 ret = intel_vgt_balloon(dev_priv);
2758 if (ret)
2759 return ret;
Yu Zhang5dda8fa2015-02-10 19:05:48 +08002760
Chris Wilsoned2f3452012-11-15 11:32:19 +00002761 /* Clear any non-preallocated blocks */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002762 drm_mm_for_each_hole(entry, &ggtt->base.mm, hole_start, hole_end) {
Chris Wilsoned2f3452012-11-15 11:32:19 +00002763 DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
2764 hole_start, hole_end);
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002765 ggtt->base.clear_range(&ggtt->base, hole_start,
Ben Widawsky782f1492014-02-20 11:50:33 -08002766 hole_end - hole_start, true);
Chris Wilsoned2f3452012-11-15 11:32:19 +00002767 }
2768
2769 /* And finally clear the reserved guard page */
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01002770 ggtt->base.clear_range(&ggtt->base,
2771 ggtt->base.total - PAGE_SIZE, PAGE_SIZE,
2772 true);
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002773
Chris Wilson97d6d7a2016-08-04 07:52:22 +01002774 if (USES_PPGTT(dev_priv) && !USES_FULL_PPGTT(dev_priv)) {
Daniel Vetterfa76da32014-08-06 20:19:54 +02002775 struct i915_hw_ppgtt *ppgtt;
2776
2777 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
2778 if (!ppgtt)
2779 return -ENOMEM;
2780
Chris Wilson2bfa9962016-08-04 07:52:25 +01002781 ret = __hw_ppgtt_init(ppgtt, dev_priv);
Michel Thierry4933d512015-03-24 15:46:22 +00002782 if (ret) {
2783 kfree(ppgtt);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002784 return ret;
Michel Thierry4933d512015-03-24 15:46:22 +00002785 }
Daniel Vetterfa76da32014-08-06 20:19:54 +02002786
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002787 if (ppgtt->base.allocate_va_range)
2788 ret = ppgtt->base.allocate_va_range(&ppgtt->base, 0,
2789 ppgtt->base.total);
2790 if (ret) {
2791 ppgtt->base.cleanup(&ppgtt->base);
2792 kfree(ppgtt);
2793 return ret;
2794 }
2795
2796 ppgtt->base.clear_range(&ppgtt->base,
2797 ppgtt->base.start,
2798 ppgtt->base.total,
2799 true);
2800
Daniel Vetterfa76da32014-08-06 20:19:54 +02002801 dev_priv->mm.aliasing_ppgtt = ppgtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002802 WARN_ON(ggtt->base.bind_vma != ggtt_bind_vma);
2803 ggtt->base.bind_vma = aliasing_gtt_bind_vma;
Daniel Vetterfa76da32014-08-06 20:19:54 +02002804 }
2805
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002806 return 0;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002807}
2808
Joonas Lahtinend85489d2016-03-24 16:47:46 +02002809/**
Joonas Lahtinend85489d2016-03-24 16:47:46 +02002810 * i915_ggtt_cleanup_hw - Clean up GGTT hardware initialization
Chris Wilson97d6d7a2016-08-04 07:52:22 +01002811 * @dev_priv: i915 device
Joonas Lahtinend85489d2016-03-24 16:47:46 +02002812 */
Chris Wilson97d6d7a2016-08-04 07:52:22 +01002813void i915_ggtt_cleanup_hw(struct drm_i915_private *dev_priv)
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002814{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002815 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002816
Daniel Vetter70e32542014-08-06 15:04:57 +02002817 if (dev_priv->mm.aliasing_ppgtt) {
2818 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2819
2820 ppgtt->base.cleanup(&ppgtt->base);
2821 }
2822
Chris Wilson97d6d7a2016-08-04 07:52:22 +01002823 i915_gem_cleanup_stolen(&dev_priv->drm);
Imre Deaka4eba472016-01-19 15:26:32 +02002824
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002825 if (drm_mm_initialized(&ggtt->base.mm)) {
Zhi Wangb02d22a2016-06-16 08:06:59 -04002826 intel_vgt_deballoon(dev_priv);
Yu Zhang5dda8fa2015-02-10 19:05:48 +08002827
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002828 drm_mm_takedown(&ggtt->base.mm);
2829 list_del(&ggtt->base.global_link);
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002830 }
2831
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002832 ggtt->base.cleanup(&ggtt->base);
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01002833
2834 arch_phys_wc_del(ggtt->mtrr);
2835 io_mapping_free(ggtt->mappable);
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002836}
Daniel Vetter70e32542014-08-06 15:04:57 +02002837
Daniel Vetter2c642b02015-04-14 17:35:26 +02002838static unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002839{
2840 snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
2841 snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
2842 return snb_gmch_ctl << 20;
2843}
2844
Daniel Vetter2c642b02015-04-14 17:35:26 +02002845static unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
Ben Widawsky9459d252013-11-03 16:53:55 -08002846{
2847 bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
2848 bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
2849 if (bdw_gmch_ctl)
2850 bdw_gmch_ctl = 1 << bdw_gmch_ctl;
Ben Widawsky562d55d2014-05-27 16:53:08 -07002851
2852#ifdef CONFIG_X86_32
2853 /* Limit 32b platforms to a 2GB GGTT: 4 << 20 / pte size * PAGE_SIZE */
2854 if (bdw_gmch_ctl > 4)
2855 bdw_gmch_ctl = 4;
2856#endif
2857
Ben Widawsky9459d252013-11-03 16:53:55 -08002858 return bdw_gmch_ctl << 20;
2859}
2860
Daniel Vetter2c642b02015-04-14 17:35:26 +02002861static unsigned int chv_get_total_gtt_size(u16 gmch_ctrl)
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002862{
2863 gmch_ctrl >>= SNB_GMCH_GGMS_SHIFT;
2864 gmch_ctrl &= SNB_GMCH_GGMS_MASK;
2865
2866 if (gmch_ctrl)
2867 return 1 << (20 + gmch_ctrl);
2868
2869 return 0;
2870}
2871
Daniel Vetter2c642b02015-04-14 17:35:26 +02002872static size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002873{
2874 snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
2875 snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
2876 return snb_gmch_ctl << 25; /* 32 MB units */
2877}
2878
Daniel Vetter2c642b02015-04-14 17:35:26 +02002879static size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
Ben Widawsky9459d252013-11-03 16:53:55 -08002880{
2881 bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
2882 bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
2883 return bdw_gmch_ctl << 25; /* 32 MB units */
2884}
2885
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002886static size_t chv_get_stolen_size(u16 gmch_ctrl)
2887{
2888 gmch_ctrl >>= SNB_GMCH_GMS_SHIFT;
2889 gmch_ctrl &= SNB_GMCH_GMS_MASK;
2890
2891 /*
2892 * 0x0 to 0x10: 32MB increments starting at 0MB
2893 * 0x11 to 0x16: 4MB increments starting at 8MB
2894 * 0x17 to 0x1d: 4MB increments start at 36MB
2895 */
2896 if (gmch_ctrl < 0x11)
2897 return gmch_ctrl << 25;
2898 else if (gmch_ctrl < 0x17)
2899 return (gmch_ctrl - 0x11 + 2) << 22;
2900 else
2901 return (gmch_ctrl - 0x17 + 9) << 22;
2902}
2903
Damien Lespiau66375012014-01-09 18:02:46 +00002904static size_t gen9_get_stolen_size(u16 gen9_gmch_ctl)
2905{
2906 gen9_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
2907 gen9_gmch_ctl &= BDW_GMCH_GMS_MASK;
2908
2909 if (gen9_gmch_ctl < 0xf0)
2910 return gen9_gmch_ctl << 25; /* 32 MB units */
2911 else
2912 /* 4MB increments starting at 0xf0 for 4MB */
2913 return (gen9_gmch_ctl - 0xf0 + 1) << 22;
2914}
2915
Chris Wilson34c998b2016-08-04 07:52:24 +01002916static int ggtt_probe_common(struct i915_ggtt *ggtt, u64 size)
Ben Widawsky63340132013-11-04 19:32:22 -08002917{
Chris Wilson34c998b2016-08-04 07:52:24 +01002918 struct pci_dev *pdev = ggtt->base.dev->pdev;
Mika Kuoppala4ad2af12015-06-30 18:16:39 +03002919 struct i915_page_scratch *scratch_page;
Chris Wilson34c998b2016-08-04 07:52:24 +01002920 phys_addr_t phys_addr;
Ben Widawsky63340132013-11-04 19:32:22 -08002921
2922 /* For Modern GENs the PTEs and register space are split in the BAR */
Chris Wilson34c998b2016-08-04 07:52:24 +01002923 phys_addr = pci_resource_start(pdev, 0) + pci_resource_len(pdev, 0) / 2;
Ben Widawsky63340132013-11-04 19:32:22 -08002924
Imre Deak2a073f892015-03-27 13:07:33 +02002925 /*
2926 * On BXT writes larger than 64 bit to the GTT pagetable range will be
2927 * dropped. For WC mappings in general we have 64 byte burst writes
2928 * when the WC buffer is flushed, so we can't use it, but have to
2929 * resort to an uncached mapping. The WC issue is easily caught by the
2930 * readback check when writing GTT PTE entries.
2931 */
Chris Wilson34c998b2016-08-04 07:52:24 +01002932 if (IS_BROXTON(ggtt->base.dev))
2933 ggtt->gsm = ioremap_nocache(phys_addr, size);
Imre Deak2a073f892015-03-27 13:07:33 +02002934 else
Chris Wilson34c998b2016-08-04 07:52:24 +01002935 ggtt->gsm = ioremap_wc(phys_addr, size);
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002936 if (!ggtt->gsm) {
Chris Wilson34c998b2016-08-04 07:52:24 +01002937 DRM_ERROR("Failed to map the ggtt page table\n");
Ben Widawsky63340132013-11-04 19:32:22 -08002938 return -ENOMEM;
2939 }
2940
Chris Wilson34c998b2016-08-04 07:52:24 +01002941 scratch_page = alloc_scratch_page(ggtt->base.dev);
Mika Kuoppala4ad2af12015-06-30 18:16:39 +03002942 if (IS_ERR(scratch_page)) {
Ben Widawsky63340132013-11-04 19:32:22 -08002943 DRM_ERROR("Scratch setup failed\n");
2944 /* iounmap will also get called at remove, but meh */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002945 iounmap(ggtt->gsm);
Mika Kuoppala4ad2af12015-06-30 18:16:39 +03002946 return PTR_ERR(scratch_page);
Ben Widawsky63340132013-11-04 19:32:22 -08002947 }
2948
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002949 ggtt->base.scratch_page = scratch_page;
Mika Kuoppala4ad2af12015-06-30 18:16:39 +03002950
2951 return 0;
Ben Widawsky63340132013-11-04 19:32:22 -08002952}
2953
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002954/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
2955 * bits. When using advanced contexts each context stores its own PAT, but
2956 * writing this data shouldn't be harmful even in those cases. */
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002957static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv)
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002958{
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002959 uint64_t pat;
2960
2961 pat = GEN8_PPAT(0, GEN8_PPAT_WB | GEN8_PPAT_LLC) | /* for normal objects, no eLLC */
2962 GEN8_PPAT(1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC) | /* for something pointing to ptes? */
2963 GEN8_PPAT(2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC) | /* for scanout with eLLC */
2964 GEN8_PPAT(3, GEN8_PPAT_UC) | /* Uncached objects, mostly for scanout */
2965 GEN8_PPAT(4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0)) |
2966 GEN8_PPAT(5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1)) |
2967 GEN8_PPAT(6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2)) |
2968 GEN8_PPAT(7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));
2969
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002970 if (!USES_PPGTT(dev_priv))
Rodrigo Vivid6a8b722014-11-05 16:56:36 -08002971 /* Spec: "For GGTT, there is NO pat_sel[2:0] from the entry,
2972 * so RTL will always use the value corresponding to
2973 * pat_sel = 000".
2974 * So let's disable cache for GGTT to avoid screen corruptions.
2975 * MOCS still can be used though.
2976 * - System agent ggtt writes (i.e. cpu gtt mmaps) already work
2977 * before this patch, i.e. the same uncached + snooping access
2978 * like on gen6/7 seems to be in effect.
2979 * - So this just fixes blitter/render access. Again it looks
2980 * like it's not just uncached access, but uncached + snooping.
2981 * So we can still hold onto all our assumptions wrt cpu
2982 * clflushing on LLC machines.
2983 */
2984 pat = GEN8_PPAT(0, GEN8_PPAT_UC);
2985
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002986 /* XXX: spec defines this as 2 distinct registers. It's unclear if a 64b
2987 * write would work. */
Ville Syrjälä7e435ad2015-09-18 20:03:25 +03002988 I915_WRITE(GEN8_PRIVATE_PAT_LO, pat);
2989 I915_WRITE(GEN8_PRIVATE_PAT_HI, pat >> 32);
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002990}
2991
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002992static void chv_setup_private_ppat(struct drm_i915_private *dev_priv)
2993{
2994 uint64_t pat;
2995
2996 /*
2997 * Map WB on BDW to snooped on CHV.
2998 *
2999 * Only the snoop bit has meaning for CHV, the rest is
3000 * ignored.
3001 *
Ville Syrjäläcf3d2622014-11-14 21:02:44 +02003002 * The hardware will never snoop for certain types of accesses:
3003 * - CPU GTT (GMADR->GGTT->no snoop->memory)
3004 * - PPGTT page tables
3005 * - some other special cycles
3006 *
3007 * As with BDW, we also need to consider the following for GT accesses:
3008 * "For GGTT, there is NO pat_sel[2:0] from the entry,
3009 * so RTL will always use the value corresponding to
3010 * pat_sel = 000".
3011 * Which means we must set the snoop bit in PAT entry 0
3012 * in order to keep the global status page working.
Ville Syrjäläee0ce472014-04-09 13:28:01 +03003013 */
3014 pat = GEN8_PPAT(0, CHV_PPAT_SNOOP) |
3015 GEN8_PPAT(1, 0) |
3016 GEN8_PPAT(2, 0) |
3017 GEN8_PPAT(3, 0) |
3018 GEN8_PPAT(4, CHV_PPAT_SNOOP) |
3019 GEN8_PPAT(5, CHV_PPAT_SNOOP) |
3020 GEN8_PPAT(6, CHV_PPAT_SNOOP) |
3021 GEN8_PPAT(7, CHV_PPAT_SNOOP);
3022
Ville Syrjälä7e435ad2015-09-18 20:03:25 +03003023 I915_WRITE(GEN8_PRIVATE_PAT_LO, pat);
3024 I915_WRITE(GEN8_PRIVATE_PAT_HI, pat >> 32);
Ville Syrjäläee0ce472014-04-09 13:28:01 +03003025}
3026
Chris Wilson34c998b2016-08-04 07:52:24 +01003027static void gen6_gmch_remove(struct i915_address_space *vm)
3028{
3029 struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
3030
3031 iounmap(ggtt->gsm);
3032 free_scratch_page(vm->dev, vm->scratch_page);
3033}
3034
Joonas Lahtinend507d732016-03-18 10:42:58 +02003035static int gen8_gmch_probe(struct i915_ggtt *ggtt)
Ben Widawsky63340132013-11-04 19:32:22 -08003036{
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003037 struct drm_i915_private *dev_priv = to_i915(ggtt->base.dev);
3038 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson34c998b2016-08-04 07:52:24 +01003039 unsigned int size;
Ben Widawsky63340132013-11-04 19:32:22 -08003040 u16 snb_gmch_ctl;
Ben Widawsky63340132013-11-04 19:32:22 -08003041
3042 /* TODO: We're not aware of mappable constraints on gen8 yet */
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003043 ggtt->mappable_base = pci_resource_start(pdev, 2);
3044 ggtt->mappable_end = pci_resource_len(pdev, 2);
Ben Widawsky63340132013-11-04 19:32:22 -08003045
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003046 if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(39)))
3047 pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(39));
Ben Widawsky63340132013-11-04 19:32:22 -08003048
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003049 pci_read_config_word(pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
Ben Widawsky63340132013-11-04 19:32:22 -08003050
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003051 if (INTEL_GEN(dev_priv) >= 9) {
Joonas Lahtinend507d732016-03-18 10:42:58 +02003052 ggtt->stolen_size = gen9_get_stolen_size(snb_gmch_ctl);
Chris Wilson34c998b2016-08-04 07:52:24 +01003053 size = gen8_get_total_gtt_size(snb_gmch_ctl);
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003054 } else if (IS_CHERRYVIEW(dev_priv)) {
Joonas Lahtinend507d732016-03-18 10:42:58 +02003055 ggtt->stolen_size = chv_get_stolen_size(snb_gmch_ctl);
Chris Wilson34c998b2016-08-04 07:52:24 +01003056 size = chv_get_total_gtt_size(snb_gmch_ctl);
Damien Lespiaud7f25f22014-05-08 22:19:40 +03003057 } else {
Joonas Lahtinend507d732016-03-18 10:42:58 +02003058 ggtt->stolen_size = gen8_get_stolen_size(snb_gmch_ctl);
Chris Wilson34c998b2016-08-04 07:52:24 +01003059 size = gen8_get_total_gtt_size(snb_gmch_ctl);
Damien Lespiaud7f25f22014-05-08 22:19:40 +03003060 }
Ben Widawsky63340132013-11-04 19:32:22 -08003061
Chris Wilson34c998b2016-08-04 07:52:24 +01003062 ggtt->base.total = (size / sizeof(gen8_pte_t)) << PAGE_SHIFT;
Ben Widawsky63340132013-11-04 19:32:22 -08003063
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003064 if (IS_CHERRYVIEW(dev_priv) || IS_BROXTON(dev_priv))
Ville Syrjäläee0ce472014-04-09 13:28:01 +03003065 chv_setup_private_ppat(dev_priv);
3066 else
3067 bdw_setup_private_ppat(dev_priv);
Ben Widawskyfbe5d362013-11-04 19:56:49 -08003068
Chris Wilson34c998b2016-08-04 07:52:24 +01003069 ggtt->base.cleanup = gen6_gmch_remove;
Joonas Lahtinend507d732016-03-18 10:42:58 +02003070 ggtt->base.bind_vma = ggtt_bind_vma;
3071 ggtt->base.unbind_vma = ggtt_unbind_vma;
Chris Wilsond6473f52016-06-10 14:22:59 +05303072 ggtt->base.insert_page = gen8_ggtt_insert_page;
Chris Wilsonf7770bf2016-05-14 07:26:35 +01003073 ggtt->base.clear_range = nop_clear_range;
Chris Wilson48f112f2016-06-24 14:07:14 +01003074 if (!USES_FULL_PPGTT(dev_priv) || intel_scanout_needs_vtd_wa(dev_priv))
Chris Wilsonf7770bf2016-05-14 07:26:35 +01003075 ggtt->base.clear_range = gen8_ggtt_clear_range;
3076
3077 ggtt->base.insert_entries = gen8_ggtt_insert_entries;
3078 if (IS_CHERRYVIEW(dev_priv))
3079 ggtt->base.insert_entries = gen8_ggtt_insert_entries__BKL;
3080
Chris Wilson34c998b2016-08-04 07:52:24 +01003081 return ggtt_probe_common(ggtt, size);
Ben Widawsky63340132013-11-04 19:32:22 -08003082}
3083
Joonas Lahtinend507d732016-03-18 10:42:58 +02003084static int gen6_gmch_probe(struct i915_ggtt *ggtt)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003085{
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003086 struct drm_i915_private *dev_priv = to_i915(ggtt->base.dev);
3087 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson34c998b2016-08-04 07:52:24 +01003088 unsigned int size;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003089 u16 snb_gmch_ctl;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003090
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003091 ggtt->mappable_base = pci_resource_start(pdev, 2);
3092 ggtt->mappable_end = pci_resource_len(pdev, 2);
Ben Widawsky41907dd2013-02-08 11:32:47 -08003093
Ben Widawskybaa09f52013-01-24 13:49:57 -08003094 /* 64/512MB is the current min/max we actually know of, but this is just
3095 * a coarse sanity check.
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003096 */
Chris Wilson34c998b2016-08-04 07:52:24 +01003097 if (ggtt->mappable_end < (64<<20) || ggtt->mappable_end > (512<<20)) {
Joonas Lahtinend507d732016-03-18 10:42:58 +02003098 DRM_ERROR("Unknown GMADR size (%llx)\n", ggtt->mappable_end);
Ben Widawskybaa09f52013-01-24 13:49:57 -08003099 return -ENXIO;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003100 }
3101
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003102 if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(40)))
3103 pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(40));
3104 pci_read_config_word(pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08003105
Joonas Lahtinend507d732016-03-18 10:42:58 +02003106 ggtt->stolen_size = gen6_get_stolen_size(snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08003107
Chris Wilson34c998b2016-08-04 07:52:24 +01003108 size = gen6_get_total_gtt_size(snb_gmch_ctl);
3109 ggtt->base.total = (size / sizeof(gen6_pte_t)) << PAGE_SHIFT;
Ben Widawskybaa09f52013-01-24 13:49:57 -08003110
Joonas Lahtinend507d732016-03-18 10:42:58 +02003111 ggtt->base.clear_range = gen6_ggtt_clear_range;
Chris Wilsond6473f52016-06-10 14:22:59 +05303112 ggtt->base.insert_page = gen6_ggtt_insert_page;
Joonas Lahtinend507d732016-03-18 10:42:58 +02003113 ggtt->base.insert_entries = gen6_ggtt_insert_entries;
3114 ggtt->base.bind_vma = ggtt_bind_vma;
3115 ggtt->base.unbind_vma = ggtt_unbind_vma;
Chris Wilson34c998b2016-08-04 07:52:24 +01003116 ggtt->base.cleanup = gen6_gmch_remove;
Ben Widawskybaa09f52013-01-24 13:49:57 -08003117
Chris Wilson34c998b2016-08-04 07:52:24 +01003118 if (HAS_EDRAM(dev_priv))
3119 ggtt->base.pte_encode = iris_pte_encode;
3120 else if (IS_HASWELL(dev_priv))
3121 ggtt->base.pte_encode = hsw_pte_encode;
3122 else if (IS_VALLEYVIEW(dev_priv))
3123 ggtt->base.pte_encode = byt_pte_encode;
3124 else if (INTEL_GEN(dev_priv) >= 7)
3125 ggtt->base.pte_encode = ivb_pte_encode;
3126 else
3127 ggtt->base.pte_encode = snb_pte_encode;
3128
3129 return ggtt_probe_common(ggtt, size);
Ben Widawskybaa09f52013-01-24 13:49:57 -08003130}
3131
Chris Wilson34c998b2016-08-04 07:52:24 +01003132static void i915_gmch_remove(struct i915_address_space *vm)
Ben Widawskybaa09f52013-01-24 13:49:57 -08003133{
Chris Wilson34c998b2016-08-04 07:52:24 +01003134 intel_gmch_remove();
Ben Widawskybaa09f52013-01-24 13:49:57 -08003135}
3136
Joonas Lahtinend507d732016-03-18 10:42:58 +02003137static int i915_gmch_probe(struct i915_ggtt *ggtt)
Ben Widawskybaa09f52013-01-24 13:49:57 -08003138{
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003139 struct drm_i915_private *dev_priv = to_i915(ggtt->base.dev);
Ben Widawskybaa09f52013-01-24 13:49:57 -08003140 int ret;
3141
Chris Wilson91c8a322016-07-05 10:40:23 +01003142 ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->drm.pdev, NULL);
Ben Widawskybaa09f52013-01-24 13:49:57 -08003143 if (!ret) {
3144 DRM_ERROR("failed to set up gmch\n");
3145 return -EIO;
3146 }
3147
Joonas Lahtinend507d732016-03-18 10:42:58 +02003148 intel_gtt_get(&ggtt->base.total, &ggtt->stolen_size,
3149 &ggtt->mappable_base, &ggtt->mappable_end);
Ben Widawskybaa09f52013-01-24 13:49:57 -08003150
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003151 ggtt->do_idle_maps = needs_idle_maps(dev_priv);
Chris Wilsond6473f52016-06-10 14:22:59 +05303152 ggtt->base.insert_page = i915_ggtt_insert_page;
Joonas Lahtinend507d732016-03-18 10:42:58 +02003153 ggtt->base.insert_entries = i915_ggtt_insert_entries;
3154 ggtt->base.clear_range = i915_ggtt_clear_range;
3155 ggtt->base.bind_vma = ggtt_bind_vma;
3156 ggtt->base.unbind_vma = ggtt_unbind_vma;
Chris Wilson34c998b2016-08-04 07:52:24 +01003157 ggtt->base.cleanup = i915_gmch_remove;
Ben Widawskybaa09f52013-01-24 13:49:57 -08003158
Joonas Lahtinend507d732016-03-18 10:42:58 +02003159 if (unlikely(ggtt->do_idle_maps))
Chris Wilsonc0a7f812013-12-30 12:16:15 +00003160 DRM_INFO("applying Ironlake quirks for intel_iommu\n");
3161
Ben Widawskybaa09f52013-01-24 13:49:57 -08003162 return 0;
3163}
3164
Joonas Lahtinend85489d2016-03-24 16:47:46 +02003165/**
Chris Wilson0088e522016-08-04 07:52:21 +01003166 * i915_ggtt_probe_hw - Probe GGTT hardware location
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003167 * @dev_priv: i915 device
Joonas Lahtinend85489d2016-03-24 16:47:46 +02003168 */
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003169int i915_ggtt_probe_hw(struct drm_i915_private *dev_priv)
Ben Widawskybaa09f52013-01-24 13:49:57 -08003170{
Joonas Lahtinen62106b42016-03-18 10:42:57 +02003171 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Ben Widawskybaa09f52013-01-24 13:49:57 -08003172 int ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003173
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003174 ggtt->base.dev = &dev_priv->drm;
Mika Kuoppalac114f762015-06-25 18:35:13 +03003175
Chris Wilson34c998b2016-08-04 07:52:24 +01003176 if (INTEL_GEN(dev_priv) <= 5)
3177 ret = i915_gmch_probe(ggtt);
3178 else if (INTEL_GEN(dev_priv) < 8)
3179 ret = gen6_gmch_probe(ggtt);
3180 else
3181 ret = gen8_gmch_probe(ggtt);
Ben Widawskya54c0c22013-01-24 14:45:00 -08003182 if (ret)
Ben Widawskybaa09f52013-01-24 13:49:57 -08003183 return ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003184
Chris Wilsonc890e2d2016-03-18 10:42:59 +02003185 if ((ggtt->base.total - 1) >> 32) {
3186 DRM_ERROR("We never expected a Global GTT with more than 32bits"
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01003187 " of address space! Found %lldM!\n",
Chris Wilsonc890e2d2016-03-18 10:42:59 +02003188 ggtt->base.total >> 20);
3189 ggtt->base.total = 1ULL << 32;
3190 ggtt->mappable_end = min(ggtt->mappable_end, ggtt->base.total);
3191 }
3192
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01003193 if (ggtt->mappable_end > ggtt->base.total) {
3194 DRM_ERROR("mappable aperture extends past end of GGTT,"
3195 " aperture=%llx, total=%llx\n",
3196 ggtt->mappable_end, ggtt->base.total);
3197 ggtt->mappable_end = ggtt->base.total;
3198 }
3199
Ben Widawskybaa09f52013-01-24 13:49:57 -08003200 /* GMADR is the PCI mmio aperture into the global GTT. */
Mika Kuoppalac44ef602015-06-25 18:35:05 +03003201 DRM_INFO("Memory usable by graphics device = %lluM\n",
Joonas Lahtinen62106b42016-03-18 10:42:57 +02003202 ggtt->base.total >> 20);
3203 DRM_DEBUG_DRIVER("GMADR size = %lldM\n", ggtt->mappable_end >> 20);
3204 DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n", ggtt->stolen_size >> 20);
Daniel Vetter5db6c732014-03-31 16:23:04 +02003205#ifdef CONFIG_INTEL_IOMMU
3206 if (intel_iommu_gfx_mapped)
3207 DRM_INFO("VT-d active for gfx access\n");
3208#endif
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08003209
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003210 return 0;
Chris Wilson0088e522016-08-04 07:52:21 +01003211}
3212
3213/**
3214 * i915_ggtt_init_hw - Initialize GGTT hardware
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003215 * @dev_priv: i915 device
Chris Wilson0088e522016-08-04 07:52:21 +01003216 */
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003217int i915_ggtt_init_hw(struct drm_i915_private *dev_priv)
Chris Wilson0088e522016-08-04 07:52:21 +01003218{
Chris Wilson0088e522016-08-04 07:52:21 +01003219 struct i915_ggtt *ggtt = &dev_priv->ggtt;
3220 int ret;
3221
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01003222 INIT_LIST_HEAD(&dev_priv->vm_list);
3223
3224 /* Subtract the guard page before address space initialization to
3225 * shrink the range used by drm_mm.
3226 */
3227 ggtt->base.total -= PAGE_SIZE;
3228 i915_address_space_init(&ggtt->base, dev_priv);
3229 ggtt->base.total += PAGE_SIZE;
3230 if (!HAS_LLC(dev_priv))
3231 ggtt->base.mm.color_adjust = i915_gtt_color_adjust;
3232
3233 ggtt->mappable =
3234 io_mapping_create_wc(ggtt->mappable_base, ggtt->mappable_end);
3235 if (!ggtt->mappable) {
3236 ret = -EIO;
3237 goto out_gtt_cleanup;
3238 }
3239
3240 ggtt->mtrr = arch_phys_wc_add(ggtt->mappable_base, ggtt->mappable_end);
3241
Chris Wilson0088e522016-08-04 07:52:21 +01003242 /*
3243 * Initialise stolen early so that we may reserve preallocated
3244 * objects for the BIOS to KMS transition.
3245 */
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003246 ret = i915_gem_init_stolen(&dev_priv->drm);
Chris Wilson0088e522016-08-04 07:52:21 +01003247 if (ret)
3248 goto out_gtt_cleanup;
3249
3250 return 0;
Imre Deaka4eba472016-01-19 15:26:32 +02003251
3252out_gtt_cleanup:
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003253 ggtt->base.cleanup(&ggtt->base);
Imre Deaka4eba472016-01-19 15:26:32 +02003254 return ret;
Daniel Vetter644ec022012-03-26 09:45:40 +02003255}
Ben Widawsky6f65e292013-12-06 14:10:56 -08003256
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003257int i915_ggtt_enable_hw(struct drm_i915_private *dev_priv)
Ville Syrjäläac840ae2016-05-06 21:35:55 +03003258{
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003259 if (INTEL_GEN(dev_priv) < 6 && !intel_enable_gtt())
Ville Syrjäläac840ae2016-05-06 21:35:55 +03003260 return -EIO;
3261
3262 return 0;
3263}
3264
Daniel Vetterfa423312015-04-14 17:35:23 +02003265void i915_gem_restore_gtt_mappings(struct drm_device *dev)
3266{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003267 struct drm_i915_private *dev_priv = to_i915(dev);
3268 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Daniel Vetterfa423312015-04-14 17:35:23 +02003269 struct drm_i915_gem_object *obj;
Tvrtko Ursulin2c3d9982015-07-06 15:15:01 +01003270 struct i915_vma *vma;
Daniel Vetterfa423312015-04-14 17:35:23 +02003271
Chris Wilsondc979972016-05-10 14:10:04 +01003272 i915_check_and_clear_faults(dev_priv);
Daniel Vetterfa423312015-04-14 17:35:23 +02003273
3274 /* First fill our portion of the GTT with scratch pages */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003275 ggtt->base.clear_range(&ggtt->base, ggtt->base.start, ggtt->base.total,
3276 true);
Daniel Vetterfa423312015-04-14 17:35:23 +02003277
Tvrtko Ursulin2c3d9982015-07-06 15:15:01 +01003278 /* Cache flush objects bound into GGTT and rebind them. */
Daniel Vetterfa423312015-04-14 17:35:23 +02003279 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003280 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003281 if (vma->vm != &ggtt->base)
Tvrtko Ursulin2c3d9982015-07-06 15:15:01 +01003282 continue;
Daniel Vetterfa423312015-04-14 17:35:23 +02003283
Tvrtko Ursulin2c3d9982015-07-06 15:15:01 +01003284 WARN_ON(i915_vma_bind(vma, obj->cache_level,
3285 PIN_UPDATE));
Tvrtko Ursulin2c3d9982015-07-06 15:15:01 +01003286 }
3287
Chris Wilson975f7ff2016-05-14 07:26:34 +01003288 if (obj->pin_display)
3289 WARN_ON(i915_gem_object_set_to_gtt_domain(obj, false));
Daniel Vetterfa423312015-04-14 17:35:23 +02003290 }
3291
Daniel Vetterfa423312015-04-14 17:35:23 +02003292 if (INTEL_INFO(dev)->gen >= 8) {
3293 if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
3294 chv_setup_private_ppat(dev_priv);
3295 else
3296 bdw_setup_private_ppat(dev_priv);
3297
3298 return;
3299 }
3300
3301 if (USES_PPGTT(dev)) {
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003302 struct i915_address_space *vm;
3303
Daniel Vetterfa423312015-04-14 17:35:23 +02003304 list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
3305 /* TODO: Perhaps it shouldn't be gen6 specific */
3306
Joonas Lahtinene5716f52016-04-07 11:08:03 +03003307 struct i915_hw_ppgtt *ppgtt;
Daniel Vetterfa423312015-04-14 17:35:23 +02003308
Chris Wilson2bfa9962016-08-04 07:52:25 +01003309 if (i915_is_ggtt(vm))
Daniel Vetterfa423312015-04-14 17:35:23 +02003310 ppgtt = dev_priv->mm.aliasing_ppgtt;
Joonas Lahtinene5716f52016-04-07 11:08:03 +03003311 else
3312 ppgtt = i915_vm_to_ppgtt(vm);
Daniel Vetterfa423312015-04-14 17:35:23 +02003313
3314 gen6_write_page_range(dev_priv, &ppgtt->pd,
3315 0, ppgtt->base.total);
3316 }
3317 }
3318
3319 i915_ggtt_flush(dev_priv);
3320}
3321
Chris Wilsonb0decaf2016-08-04 07:52:44 +01003322static void
3323i915_vma_retire(struct i915_gem_active *active,
3324 struct drm_i915_gem_request *rq)
3325{
3326 const unsigned int idx = rq->engine->id;
3327 struct i915_vma *vma =
3328 container_of(active, struct i915_vma, last_read[idx]);
3329
3330 GEM_BUG_ON(!i915_vma_has_active_engine(vma, idx));
3331
3332 i915_vma_clear_active(vma, idx);
3333 if (i915_vma_is_active(vma))
3334 return;
3335
3336 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
Chris Wilson3272db52016-08-04 16:32:32 +01003337 if (unlikely(i915_vma_is_closed(vma) && !i915_vma_is_pinned(vma)))
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003338 WARN_ON(i915_vma_unbind(vma));
3339}
3340
3341void i915_vma_destroy(struct i915_vma *vma)
3342{
3343 GEM_BUG_ON(vma->node.allocated);
3344 GEM_BUG_ON(i915_vma_is_active(vma));
Chris Wilson3272db52016-08-04 16:32:32 +01003345 GEM_BUG_ON(!i915_vma_is_closed(vma));
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003346
3347 list_del(&vma->vm_link);
Chris Wilson3272db52016-08-04 16:32:32 +01003348 if (!i915_vma_is_ggtt(vma))
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003349 i915_ppgtt_put(i915_vm_to_ppgtt(vma->vm));
3350
3351 kmem_cache_free(to_i915(vma->obj->base.dev)->vmas, vma);
3352}
3353
3354void i915_vma_close(struct i915_vma *vma)
3355{
Chris Wilson3272db52016-08-04 16:32:32 +01003356 GEM_BUG_ON(i915_vma_is_closed(vma));
3357 vma->flags |= I915_VMA_CLOSED;
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003358
3359 list_del_init(&vma->obj_link);
Chris Wilson20dfbde2016-08-04 16:32:30 +01003360 if (!i915_vma_is_active(vma) && !i915_vma_is_pinned(vma))
Chris Wilsondf0e9a22016-08-04 07:52:47 +01003361 WARN_ON(i915_vma_unbind(vma));
Chris Wilsonb0decaf2016-08-04 07:52:44 +01003362}
3363
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003364static struct i915_vma *
3365__i915_gem_vma_create(struct drm_i915_gem_object *obj,
3366 struct i915_address_space *vm,
Chris Wilsonde180032016-08-04 16:32:29 +01003367 const struct i915_ggtt_view *view)
Ben Widawsky6f65e292013-12-06 14:10:56 -08003368{
Dan Carpenterdabde5c2015-03-18 11:21:58 +03003369 struct i915_vma *vma;
Chris Wilsonb0decaf2016-08-04 07:52:44 +01003370 int i;
Ben Widawsky6f65e292013-12-06 14:10:56 -08003371
Chris Wilson50e046b2016-08-04 07:52:46 +01003372 GEM_BUG_ON(vm->closed);
3373
Chris Wilsonde180032016-08-04 16:32:29 +01003374 if (WARN_ON(i915_is_ggtt(vm) != !!view))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003375 return ERR_PTR(-EINVAL);
Chris Wilsone20d2ab2015-04-07 16:20:58 +01003376
3377 vma = kmem_cache_zalloc(to_i915(obj->base.dev)->vmas, GFP_KERNEL);
Dan Carpenterdabde5c2015-03-18 11:21:58 +03003378 if (vma == NULL)
3379 return ERR_PTR(-ENOMEM);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003380
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003381 INIT_LIST_HEAD(&vma->obj_link);
Ben Widawsky6f65e292013-12-06 14:10:56 -08003382 INIT_LIST_HEAD(&vma->exec_list);
Chris Wilsonb0decaf2016-08-04 07:52:44 +01003383 for (i = 0; i < ARRAY_SIZE(vma->last_read); i++)
3384 init_request_active(&vma->last_read[i], i915_vma_retire);
Chris Wilson50e046b2016-08-04 07:52:46 +01003385 list_add(&vma->vm_link, &vm->unbound_list);
Ben Widawsky6f65e292013-12-06 14:10:56 -08003386 vma->vm = vm;
3387 vma->obj = obj;
Chris Wilsonde180032016-08-04 16:32:29 +01003388 vma->size = obj->base.size;
Ben Widawsky6f65e292013-12-06 14:10:56 -08003389
Chris Wilsonde180032016-08-04 16:32:29 +01003390 if (i915_is_ggtt(vm)) {
Chris Wilson3272db52016-08-04 16:32:32 +01003391 vma->flags |= I915_VMA_GGTT;
Chris Wilsonde180032016-08-04 16:32:29 +01003392 vma->ggtt_view = *view;
3393 if (view->type == I915_GGTT_VIEW_PARTIAL) {
3394 vma->size = view->params.partial.size;
3395 vma->size <<= PAGE_SHIFT;
3396 } else if (view->type == I915_GGTT_VIEW_ROTATED) {
3397 vma->size =
3398 intel_rotation_info_size(&view->params.rotated);
3399 vma->size <<= PAGE_SHIFT;
3400 }
3401 } else {
Chris Wilson596c5922016-02-26 11:03:20 +00003402 i915_ppgtt_get(i915_vm_to_ppgtt(vm));
Chris Wilsonde180032016-08-04 16:32:29 +01003403 }
Ben Widawsky6f65e292013-12-06 14:10:56 -08003404
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003405 list_add_tail(&vma->obj_link, &obj->vma_list);
Ben Widawsky6f65e292013-12-06 14:10:56 -08003406
3407 return vma;
3408}
3409
3410struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003411i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
3412 struct i915_address_space *vm)
Ben Widawsky6f65e292013-12-06 14:10:56 -08003413{
3414 struct i915_vma *vma;
3415
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003416 vma = i915_gem_obj_to_vma(obj, vm);
Ben Widawsky6f65e292013-12-06 14:10:56 -08003417 if (!vma)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003418 vma = __i915_gem_vma_create(obj, vm,
3419 i915_is_ggtt(vm) ? &i915_ggtt_view_normal : NULL);
Ben Widawsky6f65e292013-12-06 14:10:56 -08003420
3421 return vma;
3422}
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003423
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003424struct i915_vma *
3425i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
3426 const struct i915_ggtt_view *view)
3427{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003428 struct drm_device *dev = obj->base.dev;
3429 struct drm_i915_private *dev_priv = to_i915(dev);
3430 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Matthew Auldade7daa2016-03-24 15:54:20 +00003431 struct i915_vma *vma = i915_gem_obj_to_ggtt_view(obj, view);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003432
3433 if (!vma)
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003434 vma = __i915_gem_vma_create(obj, &ggtt->base, view);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003435
Chris Wilson3272db52016-08-04 16:32:32 +01003436 GEM_BUG_ON(i915_vma_is_closed(vma));
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003437 return vma;
3438
3439}
3440
Tvrtko Ursulin804beb42015-09-21 10:45:33 +01003441static struct scatterlist *
Ville Syrjälä2d7f3bd2016-01-14 15:22:11 +02003442rotate_pages(const dma_addr_t *in, unsigned int offset,
Tvrtko Ursulin804beb42015-09-21 10:45:33 +01003443 unsigned int width, unsigned int height,
Ville Syrjälä87130252016-01-20 21:05:23 +02003444 unsigned int stride,
Tvrtko Ursulin804beb42015-09-21 10:45:33 +01003445 struct sg_table *st, struct scatterlist *sg)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003446{
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003447 unsigned int column, row;
3448 unsigned int src_idx;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003449
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003450 for (column = 0; column < width; column++) {
Ville Syrjälä87130252016-01-20 21:05:23 +02003451 src_idx = stride * (height - 1) + column;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003452 for (row = 0; row < height; row++) {
3453 st->nents++;
3454 /* We don't need the pages, but need to initialize
3455 * the entries so the sg list can be happily traversed.
3456 * The only thing we need are DMA addresses.
3457 */
3458 sg_set_page(sg, NULL, PAGE_SIZE, 0);
Tvrtko Ursulin804beb42015-09-21 10:45:33 +01003459 sg_dma_address(sg) = in[offset + src_idx];
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003460 sg_dma_len(sg) = PAGE_SIZE;
3461 sg = sg_next(sg);
Ville Syrjälä87130252016-01-20 21:05:23 +02003462 src_idx -= stride;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003463 }
3464 }
Tvrtko Ursulin804beb42015-09-21 10:45:33 +01003465
3466 return sg;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003467}
3468
3469static struct sg_table *
Ville Syrjälä11d23e62016-01-20 21:05:24 +02003470intel_rotate_fb_obj_pages(struct intel_rotation_info *rot_info,
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003471 struct drm_i915_gem_object *obj)
3472{
Dave Gordon85d12252016-05-20 11:54:06 +01003473 const size_t n_pages = obj->base.size / PAGE_SIZE;
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02003474 unsigned int size_pages = rot_info->plane[0].width * rot_info->plane[0].height;
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01003475 unsigned int size_pages_uv;
Dave Gordon85d12252016-05-20 11:54:06 +01003476 struct sgt_iter sgt_iter;
3477 dma_addr_t dma_addr;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003478 unsigned long i;
3479 dma_addr_t *page_addr_list;
3480 struct sg_table *st;
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01003481 unsigned int uv_start_page;
3482 struct scatterlist *sg;
Tvrtko Ursulin1d00dad2015-03-25 10:15:26 +00003483 int ret = -ENOMEM;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003484
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003485 /* Allocate a temporary list of source pages for random access. */
Dave Gordon85d12252016-05-20 11:54:06 +01003486 page_addr_list = drm_malloc_gfp(n_pages,
Chris Wilsonf2a85e12016-04-08 12:11:13 +01003487 sizeof(dma_addr_t),
3488 GFP_TEMPORARY);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003489 if (!page_addr_list)
3490 return ERR_PTR(ret);
3491
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01003492 /* Account for UV plane with NV12. */
3493 if (rot_info->pixel_format == DRM_FORMAT_NV12)
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02003494 size_pages_uv = rot_info->plane[1].width * rot_info->plane[1].height;
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01003495 else
3496 size_pages_uv = 0;
3497
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003498 /* Allocate target SG list. */
3499 st = kmalloc(sizeof(*st), GFP_KERNEL);
3500 if (!st)
3501 goto err_st_alloc;
3502
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01003503 ret = sg_alloc_table(st, size_pages + size_pages_uv, GFP_KERNEL);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003504 if (ret)
3505 goto err_sg_alloc;
3506
3507 /* Populate source page list from the object. */
3508 i = 0;
Dave Gordon85d12252016-05-20 11:54:06 +01003509 for_each_sgt_dma(dma_addr, sgt_iter, obj->pages)
3510 page_addr_list[i++] = dma_addr;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003511
Dave Gordon85d12252016-05-20 11:54:06 +01003512 GEM_BUG_ON(i != n_pages);
Ville Syrjälä11f20322016-02-15 22:54:46 +02003513 st->nents = 0;
3514 sg = st->sgl;
3515
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003516 /* Rotate the pages. */
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01003517 sg = rotate_pages(page_addr_list, 0,
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02003518 rot_info->plane[0].width, rot_info->plane[0].height,
3519 rot_info->plane[0].width,
Ville Syrjälä11f20322016-02-15 22:54:46 +02003520 st, sg);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003521
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01003522 /* Append the UV plane if NV12. */
3523 if (rot_info->pixel_format == DRM_FORMAT_NV12) {
3524 uv_start_page = size_pages;
3525
3526 /* Check for tile-row un-alignment. */
3527 if (offset_in_page(rot_info->uv_offset))
3528 uv_start_page--;
3529
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01003530 rot_info->uv_start_page = uv_start_page;
3531
Ville Syrjälä11f20322016-02-15 22:54:46 +02003532 sg = rotate_pages(page_addr_list, rot_info->uv_start_page,
3533 rot_info->plane[1].width, rot_info->plane[1].height,
3534 rot_info->plane[1].width,
3535 st, sg);
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01003536 }
3537
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02003538 DRM_DEBUG_KMS("Created rotated page mapping for object size %zu (%ux%u tiles, %u pages (%u plane 0)).\n",
3539 obj->base.size, rot_info->plane[0].width,
3540 rot_info->plane[0].height, size_pages + size_pages_uv,
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01003541 size_pages);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003542
3543 drm_free_large(page_addr_list);
3544
3545 return st;
3546
3547err_sg_alloc:
3548 kfree(st);
3549err_st_alloc:
3550 drm_free_large(page_addr_list);
3551
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02003552 DRM_DEBUG_KMS("Failed to create rotated mapping for object size %zu! (%d) (%ux%u tiles, %u pages (%u plane 0))\n",
3553 obj->base.size, ret, rot_info->plane[0].width,
3554 rot_info->plane[0].height, size_pages + size_pages_uv,
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01003555 size_pages);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003556 return ERR_PTR(ret);
3557}
3558
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03003559static struct sg_table *
3560intel_partial_pages(const struct i915_ggtt_view *view,
3561 struct drm_i915_gem_object *obj)
3562{
3563 struct sg_table *st;
3564 struct scatterlist *sg;
3565 struct sg_page_iter obj_sg_iter;
3566 int ret = -ENOMEM;
3567
3568 st = kmalloc(sizeof(*st), GFP_KERNEL);
3569 if (!st)
3570 goto err_st_alloc;
3571
3572 ret = sg_alloc_table(st, view->params.partial.size, GFP_KERNEL);
3573 if (ret)
3574 goto err_sg_alloc;
3575
3576 sg = st->sgl;
3577 st->nents = 0;
3578 for_each_sg_page(obj->pages->sgl, &obj_sg_iter, obj->pages->nents,
3579 view->params.partial.offset)
3580 {
3581 if (st->nents >= view->params.partial.size)
3582 break;
3583
3584 sg_set_page(sg, NULL, PAGE_SIZE, 0);
3585 sg_dma_address(sg) = sg_page_iter_dma_address(&obj_sg_iter);
3586 sg_dma_len(sg) = PAGE_SIZE;
3587
3588 sg = sg_next(sg);
3589 st->nents++;
3590 }
3591
3592 return st;
3593
3594err_sg_alloc:
3595 kfree(st);
3596err_st_alloc:
3597 return ERR_PTR(ret);
3598}
3599
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02003600static int
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003601i915_get_ggtt_vma_pages(struct i915_vma *vma)
3602{
3603 int ret = 0;
3604
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003605 if (vma->ggtt_view.pages)
3606 return 0;
3607
3608 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL)
3609 vma->ggtt_view.pages = vma->obj->pages;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003610 else if (vma->ggtt_view.type == I915_GGTT_VIEW_ROTATED)
3611 vma->ggtt_view.pages =
Ville Syrjälä11d23e62016-01-20 21:05:24 +02003612 intel_rotate_fb_obj_pages(&vma->ggtt_view.params.rotated, vma->obj);
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03003613 else if (vma->ggtt_view.type == I915_GGTT_VIEW_PARTIAL)
3614 vma->ggtt_view.pages =
3615 intel_partial_pages(&vma->ggtt_view, vma->obj);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003616 else
3617 WARN_ONCE(1, "GGTT view %u not implemented!\n",
3618 vma->ggtt_view.type);
3619
3620 if (!vma->ggtt_view.pages) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003621 DRM_ERROR("Failed to get pages for GGTT view type %u!\n",
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003622 vma->ggtt_view.type);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003623 ret = -EINVAL;
3624 } else if (IS_ERR(vma->ggtt_view.pages)) {
3625 ret = PTR_ERR(vma->ggtt_view.pages);
3626 vma->ggtt_view.pages = NULL;
3627 DRM_ERROR("Failed to get pages for VMA view type %u (%d)!\n",
3628 vma->ggtt_view.type, ret);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003629 }
3630
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003631 return ret;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003632}
3633
3634/**
3635 * i915_vma_bind - Sets up PTEs for an VMA in it's corresponding address space.
3636 * @vma: VMA to map
3637 * @cache_level: mapping cache level
3638 * @flags: flags like global or local mapping
3639 *
3640 * DMA addresses are taken from the scatter-gather table of this object (or of
3641 * this VMA in case of non-default GGTT views) and PTE entries set up.
3642 * Note that DMA addresses are also the only part of the SG table we care about.
3643 */
3644int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
3645 u32 flags)
3646{
Mika Kuoppala75d04a32015-04-28 17:56:17 +03003647 u32 bind_flags;
Chris Wilson3272db52016-08-04 16:32:32 +01003648 u32 vma_flags;
3649 int ret;
Mika Kuoppala1d335d12015-04-10 15:54:58 +03003650
Mika Kuoppala75d04a32015-04-28 17:56:17 +03003651 if (WARN_ON(flags == 0))
3652 return -EINVAL;
Mika Kuoppala1d335d12015-04-10 15:54:58 +03003653
Mika Kuoppala75d04a32015-04-28 17:56:17 +03003654 bind_flags = 0;
Daniel Vetter08755462015-04-20 09:04:05 -07003655 if (flags & PIN_GLOBAL)
Chris Wilson3272db52016-08-04 16:32:32 +01003656 bind_flags |= I915_VMA_GLOBAL_BIND;
Daniel Vetter08755462015-04-20 09:04:05 -07003657 if (flags & PIN_USER)
Chris Wilson3272db52016-08-04 16:32:32 +01003658 bind_flags |= I915_VMA_LOCAL_BIND;
Daniel Vetter08755462015-04-20 09:04:05 -07003659
Chris Wilson3272db52016-08-04 16:32:32 +01003660 vma_flags = vma->flags & (I915_VMA_GLOBAL_BIND | I915_VMA_LOCAL_BIND);
Daniel Vetter08755462015-04-20 09:04:05 -07003661 if (flags & PIN_UPDATE)
Chris Wilson3272db52016-08-04 16:32:32 +01003662 bind_flags |= vma_flags;
Daniel Vetter08755462015-04-20 09:04:05 -07003663 else
Chris Wilson3272db52016-08-04 16:32:32 +01003664 bind_flags &= ~vma_flags;
Mika Kuoppala75d04a32015-04-28 17:56:17 +03003665 if (bind_flags == 0)
3666 return 0;
3667
Chris Wilson3272db52016-08-04 16:32:32 +01003668 if (vma_flags == 0 && vma->vm->allocate_va_range) {
Chris Wilson596c5922016-02-26 11:03:20 +00003669 trace_i915_va_alloc(vma);
Mika Kuoppala75d04a32015-04-28 17:56:17 +03003670 ret = vma->vm->allocate_va_range(vma->vm,
3671 vma->node.start,
3672 vma->node.size);
3673 if (ret)
3674 return ret;
3675 }
3676
3677 ret = vma->vm->bind_vma(vma, cache_level, bind_flags);
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02003678 if (ret)
3679 return ret;
Daniel Vetter08755462015-04-20 09:04:05 -07003680
Chris Wilson3272db52016-08-04 16:32:32 +01003681 vma->flags |= bind_flags;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003682 return 0;
3683}
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003684
Chris Wilson8ef85612016-04-28 09:56:39 +01003685void __iomem *i915_vma_pin_iomap(struct i915_vma *vma)
3686{
3687 void __iomem *ptr;
3688
3689 lockdep_assert_held(&vma->vm->dev->struct_mutex);
3690 if (WARN_ON(!vma->obj->map_and_fenceable))
Chris Wilson406ea8d2016-07-20 13:31:55 +01003691 return IO_ERR_PTR(-ENODEV);
Chris Wilson8ef85612016-04-28 09:56:39 +01003692
Chris Wilson3272db52016-08-04 16:32:32 +01003693 GEM_BUG_ON(!i915_vma_is_ggtt(vma));
3694 GEM_BUG_ON((vma->flags & I915_VMA_GLOBAL_BIND) == 0);
Chris Wilson8ef85612016-04-28 09:56:39 +01003695
3696 ptr = vma->iomap;
3697 if (ptr == NULL) {
3698 ptr = io_mapping_map_wc(i915_vm_to_ggtt(vma->vm)->mappable,
3699 vma->node.start,
3700 vma->node.size);
3701 if (ptr == NULL)
Chris Wilson406ea8d2016-07-20 13:31:55 +01003702 return IO_ERR_PTR(-ENOMEM);
Chris Wilson8ef85612016-04-28 09:56:39 +01003703
3704 vma->iomap = ptr;
3705 }
3706
Chris Wilson20dfbde2016-08-04 16:32:30 +01003707 __i915_vma_pin(vma);
Chris Wilson8ef85612016-04-28 09:56:39 +01003708 return ptr;
3709}