blob: 8006ce0c73577833324c8891bf5a7428df382a23 [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2008-2011 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090018#include <linux/slab.h>
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070019#include <asm/unaligned.h>
20
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -070021#include "hw.h"
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -040022#include "hw-ops.h"
Luis R. Rodriguezcfe8cba2009-09-13 23:39:31 -070023#include "rc.h"
Luis R. Rodriguezb622a722010-04-15 17:39:28 -040024#include "ar9003_mac.h"
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070025
Sujithcbe61d82009-02-09 13:27:12 +053026static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070027
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -040028MODULE_AUTHOR("Atheros Communications");
29MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
30MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
31MODULE_LICENSE("Dual BSD/GPL");
32
33static int __init ath9k_init(void)
34{
35 return 0;
36}
37module_init(ath9k_init);
38
39static void __exit ath9k_exit(void)
40{
41 return;
42}
43module_exit(ath9k_exit);
44
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -040045/* Private hardware callbacks */
46
47static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
48{
49 ath9k_hw_private_ops(ah)->init_cal_settings(ah);
50}
51
52static void ath9k_hw_init_mode_regs(struct ath_hw *ah)
53{
54 ath9k_hw_private_ops(ah)->init_mode_regs(ah);
55}
56
Luis R. Rodriguez64773962010-04-15 17:38:17 -040057static u32 ath9k_hw_compute_pll_control(struct ath_hw *ah,
58 struct ath9k_channel *chan)
59{
60 return ath9k_hw_private_ops(ah)->compute_pll_control(ah, chan);
61}
62
Luis R. Rodriguez991312d2010-04-15 17:39:05 -040063static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
64{
65 if (!ath9k_hw_private_ops(ah)->init_mode_gain_regs)
66 return;
67
68 ath9k_hw_private_ops(ah)->init_mode_gain_regs(ah);
69}
70
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -040071static void ath9k_hw_ani_cache_ini_regs(struct ath_hw *ah)
72{
73 /* You will not have this callback if using the old ANI */
74 if (!ath9k_hw_private_ops(ah)->ani_cache_ini_regs)
75 return;
76
77 ath9k_hw_private_ops(ah)->ani_cache_ini_regs(ah);
78}
79
Sujithf1dc5602008-10-29 10:16:30 +053080/********************/
81/* Helper Functions */
82/********************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070083
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020084static void ath9k_hw_set_clockrate(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +053085{
Luis R. Rodriguezb002a4a2009-09-13 00:03:27 -070086 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020087 struct ath_common *common = ath9k_hw_common(ah);
88 unsigned int clockrate;
Sujithcbe61d82009-02-09 13:27:12 +053089
Felix Fietkau087b6ff2011-07-09 11:12:49 +070090 /* AR9287 v1.3+ uses async FIFO and runs the MAC at 117 MHz */
91 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah))
92 clockrate = 117;
93 else if (!ah->curchan) /* should really check for CCK instead */
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020094 clockrate = ATH9K_CLOCK_RATE_CCK;
95 else if (conf->channel->band == IEEE80211_BAND_2GHZ)
96 clockrate = ATH9K_CLOCK_RATE_2GHZ_OFDM;
97 else if (ah->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)
98 clockrate = ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM;
Vasanthakumar Thiagarajane5553722010-04-26 15:04:33 -040099 else
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200100 clockrate = ATH9K_CLOCK_RATE_5GHZ_OFDM;
101
102 if (conf_is_ht40(conf))
103 clockrate *= 2;
104
Felix Fietkau906c7202011-07-09 11:12:48 +0700105 if (ah->curchan) {
106 if (IS_CHAN_HALF_RATE(ah->curchan))
107 clockrate /= 2;
108 if (IS_CHAN_QUARTER_RATE(ah->curchan))
109 clockrate /= 4;
110 }
111
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200112 common->clockrate = clockrate;
Sujithf1dc5602008-10-29 10:16:30 +0530113}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700114
Sujithcbe61d82009-02-09 13:27:12 +0530115static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
Sujithf1dc5602008-10-29 10:16:30 +0530116{
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200117 struct ath_common *common = ath9k_hw_common(ah);
Sujithcbe61d82009-02-09 13:27:12 +0530118
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200119 return usecs * common->clockrate;
Sujithf1dc5602008-10-29 10:16:30 +0530120}
121
Sujith0caa7b12009-02-16 13:23:20 +0530122bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700123{
124 int i;
125
Sujith0caa7b12009-02-16 13:23:20 +0530126 BUG_ON(timeout < AH_TIME_QUANTUM);
127
128 for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700129 if ((REG_READ(ah, reg) & mask) == val)
130 return true;
131
132 udelay(AH_TIME_QUANTUM);
133 }
Sujith04bd46382008-11-28 22:18:05 +0530134
Joe Perches226afe62010-12-02 19:12:37 -0800135 ath_dbg(ath9k_hw_common(ah), ATH_DBG_ANY,
136 "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
137 timeout, reg, REG_READ(ah, reg), mask, val);
Sujithf1dc5602008-10-29 10:16:30 +0530138
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700139 return false;
140}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400141EXPORT_SYMBOL(ath9k_hw_wait);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700142
Felix Fietkaua9b6b252011-03-23 20:57:27 +0100143void ath9k_hw_write_array(struct ath_hw *ah, struct ar5416IniArray *array,
144 int column, unsigned int *writecnt)
145{
146 int r;
147
148 ENABLE_REGWRITE_BUFFER(ah);
149 for (r = 0; r < array->ia_rows; r++) {
150 REG_WRITE(ah, INI_RA(array, r, 0),
151 INI_RA(array, r, column));
152 DO_DELAY(*writecnt);
153 }
154 REGWRITE_BUFFER_FLUSH(ah);
155}
156
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700157u32 ath9k_hw_reverse_bits(u32 val, u32 n)
158{
159 u32 retval;
160 int i;
161
162 for (i = 0, retval = 0; i < n; i++) {
163 retval = (retval << 1) | (val & 1);
164 val >>= 1;
165 }
166 return retval;
167}
168
Sujithcbe61d82009-02-09 13:27:12 +0530169u16 ath9k_hw_computetxtime(struct ath_hw *ah,
Felix Fietkau545750d2009-11-23 22:21:01 +0100170 u8 phy, int kbps,
Sujithf1dc5602008-10-29 10:16:30 +0530171 u32 frameLen, u16 rateix,
172 bool shortPreamble)
173{
174 u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
Sujithf1dc5602008-10-29 10:16:30 +0530175
176 if (kbps == 0)
177 return 0;
178
Felix Fietkau545750d2009-11-23 22:21:01 +0100179 switch (phy) {
Sujith46d14a52008-11-18 09:08:13 +0530180 case WLAN_RC_PHY_CCK:
Sujithf1dc5602008-10-29 10:16:30 +0530181 phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
Felix Fietkau545750d2009-11-23 22:21:01 +0100182 if (shortPreamble)
Sujithf1dc5602008-10-29 10:16:30 +0530183 phyTime >>= 1;
184 numBits = frameLen << 3;
185 txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
186 break;
Sujith46d14a52008-11-18 09:08:13 +0530187 case WLAN_RC_PHY_OFDM:
Sujith2660b812009-02-09 13:27:26 +0530188 if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530189 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
190 numBits = OFDM_PLCP_BITS + (frameLen << 3);
191 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
192 txTime = OFDM_SIFS_TIME_QUARTER
193 + OFDM_PREAMBLE_TIME_QUARTER
194 + (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
Sujith2660b812009-02-09 13:27:26 +0530195 } else if (ah->curchan &&
196 IS_CHAN_HALF_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530197 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
198 numBits = OFDM_PLCP_BITS + (frameLen << 3);
199 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
200 txTime = OFDM_SIFS_TIME_HALF +
201 OFDM_PREAMBLE_TIME_HALF
202 + (numSymbols * OFDM_SYMBOL_TIME_HALF);
203 } else {
204 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
205 numBits = OFDM_PLCP_BITS + (frameLen << 3);
206 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
207 txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
208 + (numSymbols * OFDM_SYMBOL_TIME);
209 }
210 break;
211 default:
Joe Perches38002762010-12-02 19:12:36 -0800212 ath_err(ath9k_hw_common(ah),
213 "Unknown phy %u (rate ix %u)\n", phy, rateix);
Sujithf1dc5602008-10-29 10:16:30 +0530214 txTime = 0;
215 break;
216 }
217
218 return txTime;
219}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400220EXPORT_SYMBOL(ath9k_hw_computetxtime);
Sujithf1dc5602008-10-29 10:16:30 +0530221
Sujithcbe61d82009-02-09 13:27:12 +0530222void ath9k_hw_get_channel_centers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530223 struct ath9k_channel *chan,
224 struct chan_centers *centers)
225{
226 int8_t extoff;
Sujithf1dc5602008-10-29 10:16:30 +0530227
228 if (!IS_CHAN_HT40(chan)) {
229 centers->ctl_center = centers->ext_center =
230 centers->synth_center = chan->channel;
231 return;
232 }
233
234 if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
235 (chan->chanmode == CHANNEL_G_HT40PLUS)) {
236 centers->synth_center =
237 chan->channel + HT40_CHANNEL_CENTER_SHIFT;
238 extoff = 1;
239 } else {
240 centers->synth_center =
241 chan->channel - HT40_CHANNEL_CENTER_SHIFT;
242 extoff = -1;
243 }
244
245 centers->ctl_center =
246 centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700247 /* 25 MHz spacing is supported by hw but not on upper layers */
Sujithf1dc5602008-10-29 10:16:30 +0530248 centers->ext_center =
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700249 centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
Sujithf1dc5602008-10-29 10:16:30 +0530250}
251
252/******************/
253/* Chip Revisions */
254/******************/
255
Sujithcbe61d82009-02-09 13:27:12 +0530256static void ath9k_hw_read_revisions(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530257{
258 u32 val;
259
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530260 switch (ah->hw_version.devid) {
261 case AR5416_AR9100_DEVID:
262 ah->hw_version.macVersion = AR_SREV_VERSION_9100;
263 break;
Gabor Juhos37625612011-06-21 11:23:23 +0200264 case AR9300_DEVID_AR9330:
265 ah->hw_version.macVersion = AR_SREV_VERSION_9330;
266 if (ah->get_mac_revision) {
267 ah->hw_version.macRev = ah->get_mac_revision();
268 } else {
269 val = REG_READ(ah, AR_SREV);
270 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
271 }
272 return;
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530273 case AR9300_DEVID_AR9340:
274 ah->hw_version.macVersion = AR_SREV_VERSION_9340;
275 val = REG_READ(ah, AR_SREV);
276 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
277 return;
278 }
279
Sujithf1dc5602008-10-29 10:16:30 +0530280 val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
281
282 if (val == 0xFF) {
283 val = REG_READ(ah, AR_SREV);
Sujithd535a422009-02-09 13:27:06 +0530284 ah->hw_version.macVersion =
285 (val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
286 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
Sujith2660b812009-02-09 13:27:26 +0530287 ah->is_pciexpress = (val & AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
Sujithf1dc5602008-10-29 10:16:30 +0530288 } else {
289 if (!AR_SREV_9100(ah))
Sujithd535a422009-02-09 13:27:06 +0530290 ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
Sujithf1dc5602008-10-29 10:16:30 +0530291
Sujithd535a422009-02-09 13:27:06 +0530292 ah->hw_version.macRev = val & AR_SREV_REVISION;
Sujithf1dc5602008-10-29 10:16:30 +0530293
Sujithd535a422009-02-09 13:27:06 +0530294 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
Sujith2660b812009-02-09 13:27:26 +0530295 ah->is_pciexpress = true;
Sujithf1dc5602008-10-29 10:16:30 +0530296 }
297}
298
Sujithf1dc5602008-10-29 10:16:30 +0530299/************************************/
300/* HW Attach, Detach, Init Routines */
301/************************************/
302
Sujithcbe61d82009-02-09 13:27:12 +0530303static void ath9k_hw_disablepcie(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530304{
Felix Fietkau040b74f2010-12-12 00:51:07 +0100305 if (!AR_SREV_5416(ah))
Sujithf1dc5602008-10-29 10:16:30 +0530306 return;
307
308 REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
309 REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
310 REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
311 REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
312 REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
313 REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
314 REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
315 REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
316 REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
317
318 REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
319}
320
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400321/* This should work for all families including legacy */
Sujithcbe61d82009-02-09 13:27:12 +0530322static bool ath9k_hw_chip_test(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530323{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700324 struct ath_common *common = ath9k_hw_common(ah);
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400325 u32 regAddr[2] = { AR_STA_ID0 };
Sujithf1dc5602008-10-29 10:16:30 +0530326 u32 regHold[2];
Joe Perches07b2fa52010-11-20 18:38:53 -0800327 static const u32 patternData[4] = {
328 0x55555555, 0xaaaaaaaa, 0x66666666, 0x99999999
329 };
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400330 int i, j, loop_max;
Sujithf1dc5602008-10-29 10:16:30 +0530331
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400332 if (!AR_SREV_9300_20_OR_LATER(ah)) {
333 loop_max = 2;
334 regAddr[1] = AR_PHY_BASE + (8 << 2);
335 } else
336 loop_max = 1;
337
338 for (i = 0; i < loop_max; i++) {
Sujithf1dc5602008-10-29 10:16:30 +0530339 u32 addr = regAddr[i];
340 u32 wrData, rdData;
341
342 regHold[i] = REG_READ(ah, addr);
343 for (j = 0; j < 0x100; j++) {
344 wrData = (j << 16) | j;
345 REG_WRITE(ah, addr, wrData);
346 rdData = REG_READ(ah, addr);
347 if (rdData != wrData) {
Joe Perches38002762010-12-02 19:12:36 -0800348 ath_err(common,
349 "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
350 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530351 return false;
352 }
353 }
354 for (j = 0; j < 4; j++) {
355 wrData = patternData[j];
356 REG_WRITE(ah, addr, wrData);
357 rdData = REG_READ(ah, addr);
358 if (wrData != rdData) {
Joe Perches38002762010-12-02 19:12:36 -0800359 ath_err(common,
360 "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
361 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530362 return false;
363 }
364 }
365 REG_WRITE(ah, regAddr[i], regHold[i]);
366 }
367 udelay(100);
Sujithcbe61d82009-02-09 13:27:12 +0530368
Sujithf1dc5602008-10-29 10:16:30 +0530369 return true;
370}
371
Luis R. Rodriguezb8b0f372009-08-03 12:24:43 -0700372static void ath9k_hw_init_config(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700373{
374 int i;
375
Sujith2660b812009-02-09 13:27:26 +0530376 ah->config.dma_beacon_response_time = 2;
377 ah->config.sw_beacon_response_time = 10;
378 ah->config.additional_swba_backoff = 0;
379 ah->config.ack_6mb = 0x0;
380 ah->config.cwm_ignore_extcca = 0;
381 ah->config.pcie_powersave_enable = 0;
Sujith2660b812009-02-09 13:27:26 +0530382 ah->config.pcie_clock_req = 0;
Sujith2660b812009-02-09 13:27:26 +0530383 ah->config.pcie_waen = 0;
384 ah->config.analog_shiftreg = 1;
Luis R. Rodriguez03c72512010-06-12 00:33:46 -0400385 ah->config.enable_ani = true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700386
387 for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
Sujith2660b812009-02-09 13:27:26 +0530388 ah->config.spurchans[i][0] = AR_NO_SPUR;
389 ah->config.spurchans[i][1] = AR_NO_SPUR;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700390 }
391
Luis R. Rodriguez6f481012011-01-20 17:47:39 -0800392 /* PAPRD needs some more work to be enabled */
393 ah->config.paprd_disable = 1;
394
Sujith0ce024c2009-12-14 14:57:00 +0530395 ah->config.rx_intr_mitigation = true;
Luis R. Rodriguez6a0ec302010-06-21 18:38:49 -0400396 ah->config.pcieSerDesWrite = true;
Luis R. Rodriguez61584252009-03-12 18:18:49 -0400397
398 /*
399 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
400 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
401 * This means we use it for all AR5416 devices, and the few
402 * minor PCI AR9280 devices out there.
403 *
404 * Serialization is required because these devices do not handle
405 * well the case of two concurrent reads/writes due to the latency
406 * involved. During one read/write another read/write can be issued
407 * on another CPU while the previous read/write may still be working
408 * on our hardware, if we hit this case the hardware poops in a loop.
409 * We prevent this by serializing reads and writes.
410 *
411 * This issue is not present on PCI-Express devices or pre-AR5416
412 * devices (legacy, 802.11abg).
413 */
414 if (num_possible_cpus() > 1)
David S. Miller2d6a5e92009-03-17 15:01:30 -0700415 ah->config.serialize_regmode = SER_REG_MODE_AUTO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700416}
417
Luis R. Rodriguez50aca252009-08-03 12:24:42 -0700418static void ath9k_hw_init_defaults(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700419{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700420 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
421
422 regulatory->country_code = CTRY_DEFAULT;
423 regulatory->power_limit = MAX_RATE_POWER;
424 regulatory->tp_scale = ATH9K_TP_SCALE_MAX;
425
Sujithd535a422009-02-09 13:27:06 +0530426 ah->hw_version.magic = AR5416_MAGIC;
Sujithd535a422009-02-09 13:27:06 +0530427 ah->hw_version.subvendorid = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700428
Sujith2660b812009-02-09 13:27:26 +0530429 ah->atim_window = 0;
Felix Fietkau16f24112010-06-12 17:22:32 +0200430 ah->sta_id1_defaults =
431 AR_STA_ID1_CRPT_MIC_ENABLE |
432 AR_STA_ID1_MCAST_KSRCH;
Felix Fietkauf1717602011-03-19 13:55:41 +0100433 if (AR_SREV_9100(ah))
434 ah->sta_id1_defaults |= AR_STA_ID1_AR9100_BA_FIX;
Sujith2660b812009-02-09 13:27:26 +0530435 ah->enable_32kHz_clock = DONT_USE_32KHZ;
Felix Fietkau4357c6b2010-12-13 08:40:50 +0100436 ah->slottime = 20;
Sujith2660b812009-02-09 13:27:26 +0530437 ah->globaltxtimeout = (u32) -1;
Gabor Juhoscbdec972009-07-24 17:27:22 +0200438 ah->power_mode = ATH9K_PM_UNDEFINED;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700439}
440
Sujithcbe61d82009-02-09 13:27:12 +0530441static int ath9k_hw_init_macaddr(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700442{
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700443 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530444 u32 sum;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700445 int i;
Sujithf1dc5602008-10-29 10:16:30 +0530446 u16 eeval;
Joe Perches07b2fa52010-11-20 18:38:53 -0800447 static const u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700448
Sujithf1dc5602008-10-29 10:16:30 +0530449 sum = 0;
450 for (i = 0; i < 3; i++) {
Luis R. Rodriguez49101672010-04-15 17:39:13 -0400451 eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
Sujithf1dc5602008-10-29 10:16:30 +0530452 sum += eeval;
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700453 common->macaddr[2 * i] = eeval >> 8;
454 common->macaddr[2 * i + 1] = eeval & 0xff;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700455 }
Sujithd8baa932009-03-30 15:28:25 +0530456 if (sum == 0 || sum == 0xffff * 3)
Sujithf1dc5602008-10-29 10:16:30 +0530457 return -EADDRNOTAVAIL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700458
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700459 return 0;
460}
461
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700462static int ath9k_hw_post_init(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700463{
Sujith Manoharan6cae913d2011-01-04 13:16:37 +0530464 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700465 int ecode;
466
Sujith Manoharan6cae913d2011-01-04 13:16:37 +0530467 if (common->bus_ops->ath_bus_type != ATH_USB) {
Sujith527d4852010-03-17 14:25:16 +0530468 if (!ath9k_hw_chip_test(ah))
469 return -ENODEV;
470 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700471
Luis R. Rodriguezebd5a142010-04-15 17:39:18 -0400472 if (!AR_SREV_9300_20_OR_LATER(ah)) {
473 ecode = ar9002_hw_rf_claim(ah);
474 if (ecode != 0)
475 return ecode;
476 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700477
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700478 ecode = ath9k_hw_eeprom_init(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700479 if (ecode != 0)
480 return ecode;
Sujith7d01b222009-03-13 08:55:55 +0530481
Joe Perches226afe62010-12-02 19:12:37 -0800482 ath_dbg(ath9k_hw_common(ah), ATH_DBG_CONFIG,
483 "Eeprom VER: %d, REV: %d\n",
484 ah->eep_ops->get_eeprom_ver(ah),
485 ah->eep_ops->get_eeprom_rev(ah));
Sujith7d01b222009-03-13 08:55:55 +0530486
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400487 ecode = ath9k_hw_rf_alloc_ext_banks(ah);
488 if (ecode) {
Joe Perches38002762010-12-02 19:12:36 -0800489 ath_err(ath9k_hw_common(ah),
490 "Failed allocating banks for external radio\n");
Rajkumar Manoharan48a7c3d2010-11-08 20:40:53 +0530491 ath9k_hw_rf_free_ext_banks(ah);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400492 return ecode;
Luis R. Rodriguez574d6b12009-10-19 02:33:37 -0400493 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700494
Vasanthakumar Thiagarajan070c4d52011-04-19 19:29:05 +0530495 if (!AR_SREV_9100(ah) && !AR_SREV_9340(ah)) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700496 ath9k_hw_ani_setup(ah);
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700497 ath9k_hw_ani_init(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700498 }
Sujithf1dc5602008-10-29 10:16:30 +0530499
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700500 return 0;
501}
502
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400503static void ath9k_hw_attach_ops(struct ath_hw *ah)
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700504{
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400505 if (AR_SREV_9300_20_OR_LATER(ah))
506 ar9003_hw_attach_ops(ah);
507 else
508 ar9002_hw_attach_ops(ah);
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700509}
510
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400511/* Called for all hardware families */
512static int __ath9k_hw_init(struct ath_hw *ah)
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700513{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700514 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700515 int r = 0;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700516
Senthil Balasubramanianac45c122010-12-22 21:14:20 +0530517 ath9k_hw_read_revisions(ah);
518
Senthil Balasubramanian0a8d7cb2010-12-22 19:17:18 +0530519 /*
520 * Read back AR_WA into a permanent copy and set bits 14 and 17.
521 * We need to do this to avoid RMW of this register. We cannot
522 * read the reg when chip is asleep.
523 */
524 ah->WARegVal = REG_READ(ah, AR_WA);
525 ah->WARegVal |= (AR_WA_D3_L1_DISABLE |
526 AR_WA_ASPM_TIMER_BASED_DISABLE);
527
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700528 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
Joe Perches38002762010-12-02 19:12:36 -0800529 ath_err(common, "Couldn't reset chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700530 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700531 }
532
Luis R. Rodriguezbab1f622010-04-15 17:38:20 -0400533 ath9k_hw_init_defaults(ah);
534 ath9k_hw_init_config(ah);
535
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400536 ath9k_hw_attach_ops(ah);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400537
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -0700538 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
Joe Perches38002762010-12-02 19:12:36 -0800539 ath_err(common, "Couldn't wakeup chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700540 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700541 }
542
543 if (ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
544 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
John W. Linville4c85ab12010-07-28 10:06:35 -0400545 ((AR_SREV_9160(ah) || AR_SREV_9280(ah)) &&
546 !ah->is_pciexpress)) {
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700547 ah->config.serialize_regmode =
548 SER_REG_MODE_ON;
549 } else {
550 ah->config.serialize_regmode =
551 SER_REG_MODE_OFF;
552 }
553 }
554
Joe Perches226afe62010-12-02 19:12:37 -0800555 ath_dbg(common, ATH_DBG_RESET, "serialize_regmode is %d\n",
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700556 ah->config.serialize_regmode);
557
Luis R. Rodriguezf4709fd2009-11-24 21:37:57 -0500558 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
559 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
560 else
561 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;
562
Felix Fietkau6da5a722010-12-12 00:51:12 +0100563 switch (ah->hw_version.macVersion) {
564 case AR_SREV_VERSION_5416_PCI:
565 case AR_SREV_VERSION_5416_PCIE:
566 case AR_SREV_VERSION_9160:
567 case AR_SREV_VERSION_9100:
568 case AR_SREV_VERSION_9280:
569 case AR_SREV_VERSION_9285:
570 case AR_SREV_VERSION_9287:
571 case AR_SREV_VERSION_9271:
572 case AR_SREV_VERSION_9300:
Gabor Juhos2c8e5932011-06-21 11:23:21 +0200573 case AR_SREV_VERSION_9330:
Felix Fietkau6da5a722010-12-12 00:51:12 +0100574 case AR_SREV_VERSION_9485:
Vasanthakumar Thiagarajanbca04682011-04-19 19:29:20 +0530575 case AR_SREV_VERSION_9340:
Felix Fietkau6da5a722010-12-12 00:51:12 +0100576 break;
577 default:
Joe Perches38002762010-12-02 19:12:36 -0800578 ath_err(common,
579 "Mac Chip Rev 0x%02x.%x is not supported by this driver\n",
580 ah->hw_version.macVersion, ah->hw_version.macRev);
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700581 return -EOPNOTSUPP;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700582 }
583
Gabor Juhos2c8e5932011-06-21 11:23:21 +0200584 if (AR_SREV_9271(ah) || AR_SREV_9100(ah) || AR_SREV_9340(ah) ||
585 AR_SREV_9330(ah))
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400586 ah->is_pciexpress = false;
587
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700588 ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700589 ath9k_hw_init_cal_settings(ah);
590
591 ah->ani_function = ATH9K_ANI_ALL;
Felix Fietkau7a370812010-09-22 12:34:52 +0200592 if (AR_SREV_9280_20_OR_LATER(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700593 ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400594 if (!AR_SREV_9300_20_OR_LATER(ah))
595 ah->ani_function &= ~ATH9K_ANI_MRC_CCK;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700596
597 ath9k_hw_init_mode_regs(ah);
598
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -0400599
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700600 if (ah->is_pciexpress)
Vivek Natarajan93b1b372009-09-17 09:24:58 +0530601 ath9k_hw_configpcipowersave(ah, 0, 0);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700602 else
603 ath9k_hw_disablepcie(ah);
604
Luis R. Rodriguezd8f492b2010-04-15 17:39:04 -0400605 if (!AR_SREV_9300_20_OR_LATER(ah))
606 ar9002_hw_cck_chan14_spread(ah);
Sujith193cd452009-09-18 15:04:07 +0530607
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700608 r = ath9k_hw_post_init(ah);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700609 if (r)
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700610 return r;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700611
612 ath9k_hw_init_mode_gain_regs(ah);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +0100613 r = ath9k_hw_fill_cap_info(ah);
614 if (r)
615 return r;
616
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700617 r = ath9k_hw_init_macaddr(ah);
618 if (r) {
Joe Perches38002762010-12-02 19:12:36 -0800619 ath_err(common, "Failed to initialize MAC address\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700620 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700621 }
622
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400623 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
Sujith2660b812009-02-09 13:27:26 +0530624 ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700625 else
Sujith2660b812009-02-09 13:27:26 +0530626 ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700627
Gabor Juhos88e641d2011-06-21 11:23:30 +0200628 if (AR_SREV_9330(ah))
629 ah->bb_watchdog_timeout_ms = 85;
630 else
631 ah->bb_watchdog_timeout_ms = 25;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700632
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400633 common->state = ATH_HW_INITIALIZED;
634
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700635 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700636}
637
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400638int ath9k_hw_init(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530639{
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400640 int ret;
641 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530642
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400643 /* These are all the AR5008/AR9001/AR9002 hardware family of chipsets */
644 switch (ah->hw_version.devid) {
645 case AR5416_DEVID_PCI:
646 case AR5416_DEVID_PCIE:
647 case AR5416_AR9100_DEVID:
648 case AR9160_DEVID_PCI:
649 case AR9280_DEVID_PCI:
650 case AR9280_DEVID_PCIE:
651 case AR9285_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400652 case AR9287_DEVID_PCI:
653 case AR9287_DEVID_PCIE:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400654 case AR2427_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400655 case AR9300_DEVID_PCIE:
Vasanthakumar Thiagarajan3050c912010-12-06 04:27:36 -0800656 case AR9300_DEVID_AR9485_PCIE:
Gabor Juhos999a7a82011-06-21 11:23:52 +0200657 case AR9300_DEVID_AR9330:
Vasanthakumar Thiagarajanbca04682011-04-19 19:29:20 +0530658 case AR9300_DEVID_AR9340:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400659 break;
660 default:
661 if (common->bus_ops->ath_bus_type == ATH_USB)
662 break;
Joe Perches38002762010-12-02 19:12:36 -0800663 ath_err(common, "Hardware device ID 0x%04x not supported\n",
664 ah->hw_version.devid);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400665 return -EOPNOTSUPP;
666 }
Sujithf1dc5602008-10-29 10:16:30 +0530667
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400668 ret = __ath9k_hw_init(ah);
669 if (ret) {
Joe Perches38002762010-12-02 19:12:36 -0800670 ath_err(common,
671 "Unable to initialize hardware; initialization status: %d\n",
672 ret);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400673 return ret;
674 }
Sujithf1dc5602008-10-29 10:16:30 +0530675
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400676 return 0;
Sujithf1dc5602008-10-29 10:16:30 +0530677}
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400678EXPORT_SYMBOL(ath9k_hw_init);
Sujithf1dc5602008-10-29 10:16:30 +0530679
Sujithcbe61d82009-02-09 13:27:12 +0530680static void ath9k_hw_init_qos(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530681{
Sujith7d0d0df2010-04-16 11:53:57 +0530682 ENABLE_REGWRITE_BUFFER(ah);
683
Sujithf1dc5602008-10-29 10:16:30 +0530684 REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
685 REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
686
687 REG_WRITE(ah, AR_QOS_NO_ACK,
688 SM(2, AR_QOS_NO_ACK_TWO_BIT) |
689 SM(5, AR_QOS_NO_ACK_BIT_OFF) |
690 SM(0, AR_QOS_NO_ACK_BYTE_OFF));
691
692 REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
693 REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
694 REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
695 REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
696 REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
Sujith7d0d0df2010-04-16 11:53:57 +0530697
698 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530699}
700
Senthil Balasubramanianb84628e2011-04-22 11:32:12 +0530701u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah)
Vivek Natarajanb1415812011-01-27 14:45:07 +0530702{
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100703 REG_CLR_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
704 udelay(100);
705 REG_SET_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
706
707 while ((REG_READ(ah, PLL4) & PLL4_MEAS_DONE) == 0)
Vivek Natarajanb1415812011-01-27 14:45:07 +0530708 udelay(100);
Vivek Natarajanb1415812011-01-27 14:45:07 +0530709
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100710 return (REG_READ(ah, PLL3) & SQSUM_DVC_MASK) >> 3;
Vivek Natarajanb1415812011-01-27 14:45:07 +0530711}
712EXPORT_SYMBOL(ar9003_get_pll_sqsum_dvc);
713
Sujithcbe61d82009-02-09 13:27:12 +0530714static void ath9k_hw_init_pll(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530715 struct ath9k_channel *chan)
716{
Vasanthakumar Thiagarajand09b17f2010-12-06 04:27:44 -0800717 u32 pll;
718
Vivek Natarajan22983c32011-01-27 14:45:09 +0530719 if (AR_SREV_9485(ah)) {
Vivek Natarajan22983c32011-01-27 14:45:09 +0530720
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530721 /* program BB PLL ki and kd value, ki=0x4, kd=0x40 */
722 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
723 AR_CH0_BB_DPLL2_PLL_PWD, 0x1);
724 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
725 AR_CH0_DPLL2_KD, 0x40);
726 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
727 AR_CH0_DPLL2_KI, 0x4);
Vivek Natarajan22983c32011-01-27 14:45:09 +0530728
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530729 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
730 AR_CH0_BB_DPLL1_REFDIV, 0x5);
731 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
732 AR_CH0_BB_DPLL1_NINI, 0x58);
733 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
734 AR_CH0_BB_DPLL1_NFRAC, 0x0);
735
736 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
737 AR_CH0_BB_DPLL2_OUTDIV, 0x1);
738 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
739 AR_CH0_BB_DPLL2_LOCAL_PLL, 0x1);
740 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
741 AR_CH0_BB_DPLL2_EN_NEGTRIG, 0x1);
742
743 /* program BB PLL phase_shift to 0x6 */
744 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
745 AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x6);
746
747 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
748 AR_CH0_BB_DPLL2_PLL_PWD, 0x0);
Vivek Natarajan75e03512011-03-10 11:05:42 +0530749 udelay(1000);
Gabor Juhosa5415d62011-06-21 11:23:29 +0200750 } else if (AR_SREV_9330(ah)) {
751 u32 ddr_dpll2, pll_control2, kd;
752
753 if (ah->is_clk_25mhz) {
754 ddr_dpll2 = 0x18e82f01;
755 pll_control2 = 0xe04a3d;
756 kd = 0x1d;
757 } else {
758 ddr_dpll2 = 0x19e82f01;
759 pll_control2 = 0x886666;
760 kd = 0x3d;
761 }
762
763 /* program DDR PLL ki and kd value */
764 REG_WRITE(ah, AR_CH0_DDR_DPLL2, ddr_dpll2);
765
766 /* program DDR PLL phase_shift */
767 REG_RMW_FIELD(ah, AR_CH0_DDR_DPLL3,
768 AR_CH0_DPLL3_PHASE_SHIFT, 0x1);
769
770 REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
771 udelay(1000);
772
773 /* program refdiv, nint, frac to RTC register */
774 REG_WRITE(ah, AR_RTC_PLL_CONTROL2, pll_control2);
775
776 /* program BB PLL kd and ki value */
777 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KD, kd);
778 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KI, 0x06);
779
780 /* program BB PLL phase_shift */
781 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
782 AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x1);
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530783 } else if (AR_SREV_9340(ah)) {
784 u32 regval, pll2_divint, pll2_divfrac, refdiv;
785
786 REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
787 udelay(1000);
788
789 REG_SET_BIT(ah, AR_PHY_PLL_MODE, 0x1 << 16);
790 udelay(100);
791
792 if (ah->is_clk_25mhz) {
793 pll2_divint = 0x54;
794 pll2_divfrac = 0x1eb85;
795 refdiv = 3;
796 } else {
797 pll2_divint = 88;
798 pll2_divfrac = 0;
799 refdiv = 5;
800 }
801
802 regval = REG_READ(ah, AR_PHY_PLL_MODE);
803 regval |= (0x1 << 16);
804 REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
805 udelay(100);
806
807 REG_WRITE(ah, AR_PHY_PLL_CONTROL, (refdiv << 27) |
808 (pll2_divint << 18) | pll2_divfrac);
809 udelay(100);
810
811 regval = REG_READ(ah, AR_PHY_PLL_MODE);
812 regval = (regval & 0x80071fff) | (0x1 << 30) | (0x1 << 13) |
813 (0x4 << 26) | (0x18 << 19);
814 REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
815 REG_WRITE(ah, AR_PHY_PLL_MODE,
816 REG_READ(ah, AR_PHY_PLL_MODE) & 0xfffeffff);
817 udelay(1000);
Vivek Natarajan22983c32011-01-27 14:45:09 +0530818 }
Vasanthakumar Thiagarajand09b17f2010-12-06 04:27:44 -0800819
820 pll = ath9k_hw_compute_pll_control(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +0530821
Gabor Juhosd03a66c2009-01-14 20:17:09 +0100822 REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
Sujithf1dc5602008-10-29 10:16:30 +0530823
Gabor Juhosa5415d62011-06-21 11:23:29 +0200824 if (AR_SREV_9485(ah) || AR_SREV_9340(ah) || AR_SREV_9330(ah))
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530825 udelay(1000);
826
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400827 /* Switch the core clock for ar9271 to 117Mhz */
828 if (AR_SREV_9271(ah)) {
Sujith25e2ab12010-03-17 14:25:22 +0530829 udelay(500);
830 REG_WRITE(ah, 0x50040, 0x304);
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400831 }
832
Sujithf1dc5602008-10-29 10:16:30 +0530833 udelay(RTC_PLL_SETTLE_DELAY);
834
835 REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530836
837 if (AR_SREV_9340(ah)) {
838 if (ah->is_clk_25mhz) {
839 REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x17c << 1);
840 REG_WRITE(ah, AR_SLP32_MODE, 0x0010f3d7);
841 REG_WRITE(ah, AR_SLP32_INC, 0x0001e7ae);
842 } else {
843 REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x261 << 1);
844 REG_WRITE(ah, AR_SLP32_MODE, 0x0010f400);
845 REG_WRITE(ah, AR_SLP32_INC, 0x0001e800);
846 }
847 udelay(100);
848 }
Sujithf1dc5602008-10-29 10:16:30 +0530849}
850
Sujithcbe61d82009-02-09 13:27:12 +0530851static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
Colin McCabed97809d2008-12-01 13:38:55 -0800852 enum nl80211_iftype opmode)
Sujithf1dc5602008-10-29 10:16:30 +0530853{
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530854 u32 sync_default = AR_INTR_SYNC_DEFAULT;
Pavel Roskin152d5302010-03-31 18:05:37 -0400855 u32 imr_reg = AR_IMR_TXERR |
Sujithf1dc5602008-10-29 10:16:30 +0530856 AR_IMR_TXURN |
857 AR_IMR_RXERR |
858 AR_IMR_RXORN |
859 AR_IMR_BCNMISC;
860
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530861 if (AR_SREV_9340(ah))
862 sync_default &= ~AR_INTR_SYNC_HOST1_FATAL;
863
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400864 if (AR_SREV_9300_20_OR_LATER(ah)) {
865 imr_reg |= AR_IMR_RXOK_HP;
866 if (ah->config.rx_intr_mitigation)
867 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
868 else
869 imr_reg |= AR_IMR_RXOK_LP;
Sujithf1dc5602008-10-29 10:16:30 +0530870
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400871 } else {
872 if (ah->config.rx_intr_mitigation)
873 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
874 else
875 imr_reg |= AR_IMR_RXOK;
876 }
877
878 if (ah->config.tx_intr_mitigation)
879 imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
880 else
881 imr_reg |= AR_IMR_TXOK;
Sujithf1dc5602008-10-29 10:16:30 +0530882
Colin McCabed97809d2008-12-01 13:38:55 -0800883 if (opmode == NL80211_IFTYPE_AP)
Pavel Roskin152d5302010-03-31 18:05:37 -0400884 imr_reg |= AR_IMR_MIB;
Sujithf1dc5602008-10-29 10:16:30 +0530885
Sujith7d0d0df2010-04-16 11:53:57 +0530886 ENABLE_REGWRITE_BUFFER(ah);
887
Pavel Roskin152d5302010-03-31 18:05:37 -0400888 REG_WRITE(ah, AR_IMR, imr_reg);
Pavel Roskin74bad5c2010-02-23 18:15:27 -0500889 ah->imrs2_reg |= AR_IMR_S2_GTT;
890 REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
Sujithf1dc5602008-10-29 10:16:30 +0530891
892 if (!AR_SREV_9100(ah)) {
893 REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530894 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, sync_default);
Sujithf1dc5602008-10-29 10:16:30 +0530895 REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
896 }
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400897
Sujith7d0d0df2010-04-16 11:53:57 +0530898 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +0530899
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400900 if (AR_SREV_9300_20_OR_LATER(ah)) {
901 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
902 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
903 REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
904 REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
905 }
Sujithf1dc5602008-10-29 10:16:30 +0530906}
907
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700908static void ath9k_hw_set_sifs_time(struct ath_hw *ah, u32 us)
909{
910 u32 val = ath9k_hw_mac_to_clks(ah, us - 2);
911 val = min(val, (u32) 0xFFFF);
912 REG_WRITE(ah, AR_D_GBL_IFS_SIFS, val);
913}
914
Felix Fietkau0005baf2010-01-15 02:33:40 +0100915static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +0530916{
Felix Fietkau0005baf2010-01-15 02:33:40 +0100917 u32 val = ath9k_hw_mac_to_clks(ah, us);
918 val = min(val, (u32) 0xFFFF);
919 REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
Sujithf1dc5602008-10-29 10:16:30 +0530920}
921
Felix Fietkau0005baf2010-01-15 02:33:40 +0100922static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +0530923{
Felix Fietkau0005baf2010-01-15 02:33:40 +0100924 u32 val = ath9k_hw_mac_to_clks(ah, us);
925 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
926 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
927}
928
929static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
930{
931 u32 val = ath9k_hw_mac_to_clks(ah, us);
932 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
933 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
Sujithf1dc5602008-10-29 10:16:30 +0530934}
935
Sujithcbe61d82009-02-09 13:27:12 +0530936static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
Sujithf1dc5602008-10-29 10:16:30 +0530937{
Sujithf1dc5602008-10-29 10:16:30 +0530938 if (tu > 0xFFFF) {
Joe Perches226afe62010-12-02 19:12:37 -0800939 ath_dbg(ath9k_hw_common(ah), ATH_DBG_XMIT,
940 "bad global tx timeout %u\n", tu);
Sujith2660b812009-02-09 13:27:26 +0530941 ah->globaltxtimeout = (u32) -1;
Sujithf1dc5602008-10-29 10:16:30 +0530942 return false;
943 } else {
944 REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
Sujith2660b812009-02-09 13:27:26 +0530945 ah->globaltxtimeout = tu;
Sujithf1dc5602008-10-29 10:16:30 +0530946 return true;
947 }
948}
949
Felix Fietkau0005baf2010-01-15 02:33:40 +0100950void ath9k_hw_init_global_settings(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530951{
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700952 struct ath_common *common = ath9k_hw_common(ah);
953 struct ieee80211_conf *conf = &common->hw->conf;
954 const struct ath9k_channel *chan = ah->curchan;
Felix Fietkau0005baf2010-01-15 02:33:40 +0100955 int acktimeout;
Felix Fietkaue239d852010-01-15 02:34:58 +0100956 int slottime;
Felix Fietkau0005baf2010-01-15 02:33:40 +0100957 int sifstime;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700958 int rx_lat = 0, tx_lat = 0, eifs = 0;
959 u32 reg;
Felix Fietkau0005baf2010-01-15 02:33:40 +0100960
Joe Perches226afe62010-12-02 19:12:37 -0800961 ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET, "ah->misc_mode 0x%x\n",
962 ah->misc_mode);
Sujithf1dc5602008-10-29 10:16:30 +0530963
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700964 if (!chan)
965 return;
966
Sujith2660b812009-02-09 13:27:26 +0530967 if (ah->misc_mode != 0)
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100968 REG_SET_BIT(ah, AR_PCU_MISC, ah->misc_mode);
Felix Fietkau0005baf2010-01-15 02:33:40 +0100969
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700970 rx_lat = 37;
971 tx_lat = 54;
972
973 if (IS_CHAN_HALF_RATE(chan)) {
974 eifs = 175;
975 rx_lat *= 2;
976 tx_lat *= 2;
977 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
978 tx_lat += 11;
979
980 slottime = 13;
981 sifstime = 32;
982 } else if (IS_CHAN_QUARTER_RATE(chan)) {
983 eifs = 340;
984 rx_lat *= 4;
985 tx_lat *= 4;
986 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
987 tx_lat += 22;
988
989 slottime = 21;
990 sifstime = 64;
991 } else {
992 eifs = REG_READ(ah, AR_D_GBL_IFS_EIFS);
993 reg = REG_READ(ah, AR_USEC);
994 rx_lat = MS(reg, AR_USEC_RX_LAT);
995 tx_lat = MS(reg, AR_USEC_TX_LAT);
996
997 slottime = ah->slottime;
998 if (IS_CHAN_5GHZ(chan))
999 sifstime = 16;
1000 else
1001 sifstime = 10;
1002 }
Felix Fietkau0005baf2010-01-15 02:33:40 +01001003
Felix Fietkaue239d852010-01-15 02:34:58 +01001004 /* As defined by IEEE 802.11-2007 17.3.8.6 */
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001005 acktimeout = slottime + sifstime + 3 * ah->coverage_class;
Felix Fietkau42c45682010-02-11 18:07:19 +01001006
1007 /*
1008 * Workaround for early ACK timeouts, add an offset to match the
1009 * initval's 64us ack timeout value.
1010 * This was initially only meant to work around an issue with delayed
1011 * BA frames in some implementations, but it has been found to fix ACK
1012 * timeout issues in other cases as well.
1013 */
1014 if (conf->channel && conf->channel->band == IEEE80211_BAND_2GHZ)
1015 acktimeout += 64 - sifstime - ah->slottime;
1016
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001017 ath9k_hw_set_sifs_time(ah, sifstime);
1018 ath9k_hw_setslottime(ah, slottime);
Felix Fietkau0005baf2010-01-15 02:33:40 +01001019 ath9k_hw_set_ack_timeout(ah, acktimeout);
1020 ath9k_hw_set_cts_timeout(ah, acktimeout);
Sujith2660b812009-02-09 13:27:26 +05301021 if (ah->globaltxtimeout != (u32) -1)
1022 ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001023
1024 REG_WRITE(ah, AR_D_GBL_IFS_EIFS, ath9k_hw_mac_to_clks(ah, eifs));
1025 REG_RMW(ah, AR_USEC,
1026 (common->clockrate - 1) |
1027 SM(rx_lat, AR_USEC_RX_LAT) |
1028 SM(tx_lat, AR_USEC_TX_LAT),
1029 AR_USEC_TX_LAT | AR_USEC_RX_LAT | AR_USEC_USEC);
1030
Sujithf1dc5602008-10-29 10:16:30 +05301031}
Felix Fietkau0005baf2010-01-15 02:33:40 +01001032EXPORT_SYMBOL(ath9k_hw_init_global_settings);
Sujithf1dc5602008-10-29 10:16:30 +05301033
Sujith285f2dd2010-01-08 10:36:07 +05301034void ath9k_hw_deinit(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001035{
Luis R. Rodriguez211f5852009-10-06 21:19:07 -04001036 struct ath_common *common = ath9k_hw_common(ah);
1037
Sujith736b3a22010-03-17 14:25:24 +05301038 if (common->state < ATH_HW_INITIALIZED)
Luis R. Rodriguez211f5852009-10-06 21:19:07 -04001039 goto free_hw;
1040
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001041 ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
Luis R. Rodriguez211f5852009-10-06 21:19:07 -04001042
1043free_hw:
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001044 ath9k_hw_rf_free_ext_banks(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001045}
Sujith285f2dd2010-01-08 10:36:07 +05301046EXPORT_SYMBOL(ath9k_hw_deinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001047
Sujithf1dc5602008-10-29 10:16:30 +05301048/*******/
1049/* INI */
1050/*******/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001051
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001052u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
Bob Copeland3a702e42009-03-30 22:30:29 -04001053{
1054 u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);
1055
1056 if (IS_CHAN_B(chan))
1057 ctl |= CTL_11B;
1058 else if (IS_CHAN_G(chan))
1059 ctl |= CTL_11G;
1060 else
1061 ctl |= CTL_11A;
1062
1063 return ctl;
1064}
1065
Sujithf1dc5602008-10-29 10:16:30 +05301066/****************************************/
1067/* Reset and Channel Switching Routines */
1068/****************************************/
1069
Sujithcbe61d82009-02-09 13:27:12 +05301070static inline void ath9k_hw_set_dma(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301071{
Felix Fietkau57b32222010-04-15 17:39:22 -04001072 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301073
Sujith7d0d0df2010-04-16 11:53:57 +05301074 ENABLE_REGWRITE_BUFFER(ah);
1075
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001076 /*
1077 * set AHB_MODE not to do cacheline prefetches
1078 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001079 if (!AR_SREV_9300_20_OR_LATER(ah))
1080 REG_SET_BIT(ah, AR_AHB_MODE, AR_AHB_PREFETCH_RD_EN);
Sujithf1dc5602008-10-29 10:16:30 +05301081
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001082 /*
1083 * let mac dma reads be in 128 byte chunks
1084 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001085 REG_RMW(ah, AR_TXCFG, AR_TXCFG_DMASZ_128B, AR_TXCFG_DMASZ_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05301086
Sujith7d0d0df2010-04-16 11:53:57 +05301087 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301088
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001089 /*
1090 * Restore TX Trigger Level to its pre-reset value.
1091 * The initial value depends on whether aggregation is enabled, and is
1092 * adjusted whenever underruns are detected.
1093 */
Felix Fietkau57b32222010-04-15 17:39:22 -04001094 if (!AR_SREV_9300_20_OR_LATER(ah))
1095 REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
Sujithf1dc5602008-10-29 10:16:30 +05301096
Sujith7d0d0df2010-04-16 11:53:57 +05301097 ENABLE_REGWRITE_BUFFER(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301098
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001099 /*
1100 * let mac dma writes be in 128 byte chunks
1101 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001102 REG_RMW(ah, AR_RXCFG, AR_RXCFG_DMASZ_128B, AR_RXCFG_DMASZ_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05301103
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001104 /*
1105 * Setup receive FIFO threshold to hold off TX activities
1106 */
Sujithf1dc5602008-10-29 10:16:30 +05301107 REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);
1108
Felix Fietkau57b32222010-04-15 17:39:22 -04001109 if (AR_SREV_9300_20_OR_LATER(ah)) {
1110 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
1111 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);
1112
1113 ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
1114 ah->caps.rx_status_len);
1115 }
1116
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001117 /*
1118 * reduce the number of usable entries in PCU TXBUF to avoid
1119 * wrap around issues.
1120 */
Sujithf1dc5602008-10-29 10:16:30 +05301121 if (AR_SREV_9285(ah)) {
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001122 /* For AR9285 the number of Fifos are reduced to half.
1123 * So set the usable tx buf size also to half to
1124 * avoid data/delimiter underruns
1125 */
Sujithf1dc5602008-10-29 10:16:30 +05301126 REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
1127 AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001128 } else if (!AR_SREV_9271(ah)) {
Sujithf1dc5602008-10-29 10:16:30 +05301129 REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
1130 AR_PCU_TXBUF_CTRL_USABLE_SIZE);
1131 }
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -04001132
Sujith7d0d0df2010-04-16 11:53:57 +05301133 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301134
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -04001135 if (AR_SREV_9300_20_OR_LATER(ah))
1136 ath9k_hw_reset_txstatus_ring(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301137}
1138
Sujithcbe61d82009-02-09 13:27:12 +05301139static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
Sujithf1dc5602008-10-29 10:16:30 +05301140{
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001141 u32 mask = AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC;
1142 u32 set = AR_STA_ID1_KSRCH_MODE;
Sujithf1dc5602008-10-29 10:16:30 +05301143
Sujithf1dc5602008-10-29 10:16:30 +05301144 switch (opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08001145 case NL80211_IFTYPE_ADHOC:
Pat Erley9cb54122009-03-20 22:59:59 -04001146 case NL80211_IFTYPE_MESH_POINT:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001147 set |= AR_STA_ID1_ADHOC;
Sujithf1dc5602008-10-29 10:16:30 +05301148 REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1149 break;
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001150 case NL80211_IFTYPE_AP:
1151 set |= AR_STA_ID1_STA_AP;
1152 /* fall through */
Colin McCabed97809d2008-12-01 13:38:55 -08001153 case NL80211_IFTYPE_STATION:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001154 REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
Sujithf1dc5602008-10-29 10:16:30 +05301155 break;
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +05301156 default:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001157 if (!ah->is_monitoring)
1158 set = 0;
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +05301159 break;
Sujithf1dc5602008-10-29 10:16:30 +05301160 }
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001161 REG_RMW(ah, AR_STA_ID1, set, mask);
Sujithf1dc5602008-10-29 10:16:30 +05301162}
1163
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001164void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
1165 u32 *coef_mantissa, u32 *coef_exponent)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001166{
1167 u32 coef_exp, coef_man;
1168
1169 for (coef_exp = 31; coef_exp > 0; coef_exp--)
1170 if ((coef_scaled >> coef_exp) & 0x1)
1171 break;
1172
1173 coef_exp = 14 - (coef_exp - COEF_SCALE_S);
1174
1175 coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));
1176
1177 *coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
1178 *coef_exponent = coef_exp - 16;
1179}
1180
Sujithcbe61d82009-02-09 13:27:12 +05301181static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
Sujithf1dc5602008-10-29 10:16:30 +05301182{
1183 u32 rst_flags;
1184 u32 tmpReg;
1185
Sujith70768492009-02-16 13:23:12 +05301186 if (AR_SREV_9100(ah)) {
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001187 REG_RMW_FIELD(ah, AR_RTC_DERIVED_CLK,
1188 AR_RTC_DERIVED_CLK_PERIOD, 1);
Sujith70768492009-02-16 13:23:12 +05301189 (void)REG_READ(ah, AR_RTC_DERIVED_CLK);
1190 }
1191
Sujith7d0d0df2010-04-16 11:53:57 +05301192 ENABLE_REGWRITE_BUFFER(ah);
1193
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001194 if (AR_SREV_9300_20_OR_LATER(ah)) {
1195 REG_WRITE(ah, AR_WA, ah->WARegVal);
1196 udelay(10);
1197 }
1198
Sujithf1dc5602008-10-29 10:16:30 +05301199 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1200 AR_RTC_FORCE_WAKE_ON_INT);
1201
1202 if (AR_SREV_9100(ah)) {
1203 rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
1204 AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
1205 } else {
1206 tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
1207 if (tmpReg &
1208 (AR_INTR_SYNC_LOCAL_TIMEOUT |
1209 AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001210 u32 val;
Sujithf1dc5602008-10-29 10:16:30 +05301211 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001212
1213 val = AR_RC_HOSTIF;
1214 if (!AR_SREV_9300_20_OR_LATER(ah))
1215 val |= AR_RC_AHB;
1216 REG_WRITE(ah, AR_RC, val);
1217
1218 } else if (!AR_SREV_9300_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05301219 REG_WRITE(ah, AR_RC, AR_RC_AHB);
Sujithf1dc5602008-10-29 10:16:30 +05301220
1221 rst_flags = AR_RTC_RC_MAC_WARM;
1222 if (type == ATH9K_RESET_COLD)
1223 rst_flags |= AR_RTC_RC_MAC_COLD;
1224 }
1225
Gabor Juhos7d95847c2011-06-21 11:23:51 +02001226 if (AR_SREV_9330(ah)) {
1227 int npend = 0;
1228 int i;
1229
1230 /* AR9330 WAR:
1231 * call external reset function to reset WMAC if:
1232 * - doing a cold reset
1233 * - we have pending frames in the TX queues
1234 */
1235
1236 for (i = 0; i < AR_NUM_QCU; i++) {
1237 npend = ath9k_hw_numtxpending(ah, i);
1238 if (npend)
1239 break;
1240 }
1241
1242 if (ah->external_reset &&
1243 (npend || type == ATH9K_RESET_COLD)) {
1244 int reset_err = 0;
1245
1246 ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
1247 "reset MAC via external reset\n");
1248
1249 reset_err = ah->external_reset();
1250 if (reset_err) {
1251 ath_err(ath9k_hw_common(ah),
1252 "External reset failed, err=%d\n",
1253 reset_err);
1254 return false;
1255 }
1256
1257 REG_WRITE(ah, AR_RTC_RESET, 1);
1258 }
1259 }
1260
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001261 REG_WRITE(ah, AR_RTC_RC, rst_flags);
Sujith7d0d0df2010-04-16 11:53:57 +05301262
1263 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301264
Sujithf1dc5602008-10-29 10:16:30 +05301265 udelay(50);
1266
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001267 REG_WRITE(ah, AR_RTC_RC, 0);
Sujith0caa7b12009-02-16 13:23:20 +05301268 if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
Joe Perches226afe62010-12-02 19:12:37 -08001269 ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
1270 "RTC stuck in MAC reset\n");
Sujithf1dc5602008-10-29 10:16:30 +05301271 return false;
1272 }
1273
1274 if (!AR_SREV_9100(ah))
1275 REG_WRITE(ah, AR_RC, 0);
1276
Sujithf1dc5602008-10-29 10:16:30 +05301277 if (AR_SREV_9100(ah))
1278 udelay(50);
1279
1280 return true;
1281}
1282
Sujithcbe61d82009-02-09 13:27:12 +05301283static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301284{
Sujith7d0d0df2010-04-16 11:53:57 +05301285 ENABLE_REGWRITE_BUFFER(ah);
1286
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001287 if (AR_SREV_9300_20_OR_LATER(ah)) {
1288 REG_WRITE(ah, AR_WA, ah->WARegVal);
1289 udelay(10);
1290 }
1291
Sujithf1dc5602008-10-29 10:16:30 +05301292 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1293 AR_RTC_FORCE_WAKE_ON_INT);
1294
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001295 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301296 REG_WRITE(ah, AR_RC, AR_RC_AHB);
1297
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001298 REG_WRITE(ah, AR_RTC_RESET, 0);
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301299
Sujith7d0d0df2010-04-16 11:53:57 +05301300 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301301
Senthil Balasubramanian84e21692010-04-15 17:38:30 -04001302 if (!AR_SREV_9300_20_OR_LATER(ah))
1303 udelay(2);
1304
1305 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301306 REG_WRITE(ah, AR_RC, 0);
1307
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001308 REG_WRITE(ah, AR_RTC_RESET, 1);
Sujithf1dc5602008-10-29 10:16:30 +05301309
1310 if (!ath9k_hw_wait(ah,
1311 AR_RTC_STATUS,
1312 AR_RTC_STATUS_M,
Sujith0caa7b12009-02-16 13:23:20 +05301313 AR_RTC_STATUS_ON,
1314 AH_WAIT_TIMEOUT)) {
Joe Perches226afe62010-12-02 19:12:37 -08001315 ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
1316 "RTC not waking up\n");
Sujithf1dc5602008-10-29 10:16:30 +05301317 return false;
1318 }
1319
Sujithf1dc5602008-10-29 10:16:30 +05301320 return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
1321}
1322
Sujithcbe61d82009-02-09 13:27:12 +05301323static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
Sujithf1dc5602008-10-29 10:16:30 +05301324{
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001325 if (AR_SREV_9300_20_OR_LATER(ah)) {
1326 REG_WRITE(ah, AR_WA, ah->WARegVal);
1327 udelay(10);
1328 }
1329
Sujithf1dc5602008-10-29 10:16:30 +05301330 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
1331 AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);
1332
1333 switch (type) {
1334 case ATH9K_RESET_POWER_ON:
1335 return ath9k_hw_set_reset_power_on(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301336 case ATH9K_RESET_WARM:
1337 case ATH9K_RESET_COLD:
1338 return ath9k_hw_set_reset(ah, type);
Sujithf1dc5602008-10-29 10:16:30 +05301339 default:
1340 return false;
1341 }
1342}
1343
Sujithcbe61d82009-02-09 13:27:12 +05301344static bool ath9k_hw_chip_reset(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301345 struct ath9k_channel *chan)
1346{
Vivek Natarajan42abfbe2009-09-17 09:27:59 +05301347 if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)) {
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +05301348 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON))
1349 return false;
1350 } else if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
Sujithf1dc5602008-10-29 10:16:30 +05301351 return false;
1352
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001353 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05301354 return false;
1355
Sujith2660b812009-02-09 13:27:26 +05301356 ah->chip_fullsleep = false;
Sujithf1dc5602008-10-29 10:16:30 +05301357 ath9k_hw_init_pll(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301358 ath9k_hw_set_rfmode(ah, chan);
1359
1360 return true;
1361}
1362
Sujithcbe61d82009-02-09 13:27:12 +05301363static bool ath9k_hw_channel_change(struct ath_hw *ah,
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001364 struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05301365{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001366 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001367 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001368 struct ieee80211_channel *channel = chan->chan;
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001369 u32 qnum;
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001370 int r;
Sujithf1dc5602008-10-29 10:16:30 +05301371
1372 for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
1373 if (ath9k_hw_numtxpending(ah, qnum)) {
Joe Perches226afe62010-12-02 19:12:37 -08001374 ath_dbg(common, ATH_DBG_QUEUE,
1375 "Transmit frames pending on queue %d\n", qnum);
Sujithf1dc5602008-10-29 10:16:30 +05301376 return false;
1377 }
1378 }
1379
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001380 if (!ath9k_hw_rfbus_req(ah)) {
Joe Perches38002762010-12-02 19:12:36 -08001381 ath_err(common, "Could not kill baseband RX\n");
Sujithf1dc5602008-10-29 10:16:30 +05301382 return false;
1383 }
1384
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001385 ath9k_hw_set_channel_regs(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301386
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001387 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001388 if (r) {
Joe Perches38002762010-12-02 19:12:36 -08001389 ath_err(common, "Failed to set channel\n");
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001390 return false;
Sujithf1dc5602008-10-29 10:16:30 +05301391 }
Felix Fietkaudfdac8a2010-10-08 22:13:51 +02001392 ath9k_hw_set_clockrate(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301393
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07001394 ah->eep_ops->set_txpower(ah, chan,
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001395 ath9k_regd_get_ctl(regulatory, chan),
Sujithf74df6f2009-02-09 13:27:24 +05301396 channel->max_antenna_gain * 2,
1397 channel->max_power * 2,
1398 min((u32) MAX_RATE_POWER,
Felix Fietkaude40f312010-10-20 03:08:53 +02001399 (u32) regulatory->power_limit), false);
Sujithf1dc5602008-10-29 10:16:30 +05301400
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001401 ath9k_hw_rfbus_done(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301402
1403 if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
1404 ath9k_hw_set_delta_slope(ah, chan);
1405
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001406 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301407
Sujithf1dc5602008-10-29 10:16:30 +05301408 return true;
1409}
1410
Felix Fietkau691680b2011-03-19 13:55:38 +01001411static void ath9k_hw_apply_gpio_override(struct ath_hw *ah)
1412{
1413 u32 gpio_mask = ah->gpio_mask;
1414 int i;
1415
1416 for (i = 0; gpio_mask; i++, gpio_mask >>= 1) {
1417 if (!(gpio_mask & 1))
1418 continue;
1419
1420 ath9k_hw_cfg_output(ah, i, AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
1421 ath9k_hw_set_gpio(ah, i, !!(ah->gpio_val & BIT(i)));
1422 }
1423}
1424
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001425bool ath9k_hw_check_alive(struct ath_hw *ah)
Johannes Berg3b319aa2009-06-13 14:50:26 +05301426{
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001427 int count = 50;
1428 u32 reg;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301429
Felix Fietkaue17f83e2010-09-22 12:34:53 +02001430 if (AR_SREV_9285_12_OR_LATER(ah))
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001431 return true;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301432
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001433 do {
1434 reg = REG_READ(ah, AR_OBS_BUS_1);
1435
1436 if ((reg & 0x7E7FFFEF) == 0x00702400)
1437 continue;
1438
1439 switch (reg & 0x7E000B00) {
1440 case 0x1E000000:
1441 case 0x52000B00:
1442 case 0x18000B00:
1443 continue;
1444 default:
1445 return true;
1446 }
1447 } while (count-- > 0);
1448
1449 return false;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301450}
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001451EXPORT_SYMBOL(ath9k_hw_check_alive);
Johannes Berg3b319aa2009-06-13 14:50:26 +05301452
Sujithcbe61d82009-02-09 13:27:12 +05301453int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001454 struct ath9k_hw_cal_data *caldata, bool bChannelChange)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001455{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07001456 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001457 u32 saveLedState;
Sujith2660b812009-02-09 13:27:26 +05301458 struct ath9k_channel *curchan = ah->curchan;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001459 u32 saveDefAntenna;
1460 u32 macStaId1;
Sujith46fe7822009-09-17 09:25:25 +05301461 u64 tsf = 0;
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001462 int i, r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001463
Luis R. Rodriguez43c27612009-09-13 21:07:07 -07001464 ah->txchainmask = common->tx_chainmask;
1465 ah->rxchainmask = common->rx_chainmask;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001466
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001467 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001468 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001469
Felix Fietkaud9891c72010-09-29 17:15:27 +02001470 if (curchan && !ah->chip_fullsleep)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001471 ath9k_hw_getnf(ah, curchan);
1472
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001473 ah->caldata = caldata;
1474 if (caldata &&
1475 (chan->channel != caldata->channel ||
1476 (chan->channelFlags & ~CHANNEL_CW_INT) !=
1477 (caldata->channelFlags & ~CHANNEL_CW_INT))) {
1478 /* Operating channel changed, reset channel calibration data */
1479 memset(caldata, 0, sizeof(*caldata));
1480 ath9k_init_nfcal_hist_buffer(ah, chan);
1481 }
1482
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001483 if (bChannelChange &&
Sujith2660b812009-02-09 13:27:26 +05301484 (ah->chip_fullsleep != true) &&
1485 (ah->curchan != NULL) &&
1486 (chan->channel != ah->curchan->channel) &&
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001487 ((chan->channelFlags & CHANNEL_ALL) ==
Sujith2660b812009-02-09 13:27:26 +05301488 (ah->curchan->channelFlags & CHANNEL_ALL)) &&
Rajkumar Manoharan58d7e0f2010-09-08 15:57:12 +05301489 (!AR_SREV_9280(ah) || AR_DEVID_7010(ah))) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001490
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001491 if (ath9k_hw_channel_change(ah, chan)) {
Sujith2660b812009-02-09 13:27:26 +05301492 ath9k_hw_loadnf(ah, ah->curchan);
Felix Fietkau00c86592010-07-30 21:02:09 +02001493 ath9k_hw_start_nfcal(ah, true);
Rajkumar Manoharanc2ba3342010-09-03 16:00:00 +05301494 if (AR_SREV_9271(ah))
1495 ar9002_hw_load_ani_reg(ah, chan);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001496 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001497 }
1498 }
1499
1500 saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
1501 if (saveDefAntenna == 0)
1502 saveDefAntenna = 1;
1503
1504 macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;
1505
Sujith46fe7822009-09-17 09:25:25 +05301506 /* For chips on which RTC reset is done, save TSF before it gets cleared */
Felix Fietkauf860d522010-06-30 02:07:48 +02001507 if (AR_SREV_9100(ah) ||
1508 (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)))
Sujith46fe7822009-09-17 09:25:25 +05301509 tsf = ath9k_hw_gettsf64(ah);
1510
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001511 saveLedState = REG_READ(ah, AR_CFG_LED) &
1512 (AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
1513 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);
1514
1515 ath9k_hw_mark_phy_inactive(ah);
1516
Vasanthakumar Thiagarajan45ef6a02010-12-15 07:30:53 -08001517 ah->paprd_table_write_done = false;
1518
Sujith05020d22010-03-17 14:25:23 +05301519 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001520 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1521 REG_WRITE(ah,
1522 AR9271_RESET_POWER_DOWN_CONTROL,
1523 AR9271_RADIO_RF_RST);
1524 udelay(50);
1525 }
1526
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001527 if (!ath9k_hw_chip_reset(ah, chan)) {
Joe Perches38002762010-12-02 19:12:36 -08001528 ath_err(common, "Chip reset failed\n");
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001529 return -EINVAL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001530 }
1531
Sujith05020d22010-03-17 14:25:23 +05301532 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001533 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1534 ah->htc_reset_init = false;
1535 REG_WRITE(ah,
1536 AR9271_RESET_POWER_DOWN_CONTROL,
1537 AR9271_GATE_MAC_CTL);
1538 udelay(50);
1539 }
1540
Sujith46fe7822009-09-17 09:25:25 +05301541 /* Restore TSF */
Felix Fietkauf860d522010-06-30 02:07:48 +02001542 if (tsf)
Sujith46fe7822009-09-17 09:25:25 +05301543 ath9k_hw_settsf64(ah, tsf);
1544
Felix Fietkau7a370812010-09-22 12:34:52 +02001545 if (AR_SREV_9280_20_OR_LATER(ah))
Vasanthakumar Thiagarajan369391d2009-01-21 19:24:13 +05301546 REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001547
Sujithe9141f72010-06-01 15:14:10 +05301548 if (!AR_SREV_9300_20_OR_LATER(ah))
1549 ar9002_hw_enable_async_fifo(ah);
1550
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001551 r = ath9k_hw_process_ini(ah, chan);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001552 if (r)
1553 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001554
Felix Fietkauf860d522010-06-30 02:07:48 +02001555 /*
1556 * Some AR91xx SoC devices frequently fail to accept TSF writes
1557 * right after the chip reset. When that happens, write a new
1558 * value after the initvals have been applied, with an offset
1559 * based on measured time difference
1560 */
1561 if (AR_SREV_9100(ah) && (ath9k_hw_gettsf64(ah) < tsf)) {
1562 tsf += 1500;
1563 ath9k_hw_settsf64(ah, tsf);
1564 }
1565
Jouni Malinen0ced0e12009-01-08 13:32:13 +02001566 /* Setup MFP options for CCMP */
1567 if (AR_SREV_9280_20_OR_LATER(ah)) {
1568 /* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
1569 * frames when constructing CCMP AAD. */
1570 REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
1571 0xc7ff);
1572 ah->sw_mgmt_crypto = false;
1573 } else if (AR_SREV_9160_10_OR_LATER(ah)) {
1574 /* Disable hardware crypto for management frames */
1575 REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
1576 AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
1577 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
1578 AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
1579 ah->sw_mgmt_crypto = true;
1580 } else
1581 ah->sw_mgmt_crypto = true;
1582
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001583 if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
1584 ath9k_hw_set_delta_slope(ah, chan);
1585
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001586 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithd6509152009-03-13 08:56:05 +05301587 ah->eep_ops->set_board_values(ah, chan);
Luis R. Rodrigueza7765822009-10-19 02:33:45 -04001588
Sujith7d0d0df2010-04-16 11:53:57 +05301589 ENABLE_REGWRITE_BUFFER(ah);
1590
Luis R. Rodriguez15107182009-09-10 09:22:37 -07001591 REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(common->macaddr));
1592 REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(common->macaddr + 4)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001593 | macStaId1
1594 | AR_STA_ID1_RTS_USE_DEF
Sujith2660b812009-02-09 13:27:26 +05301595 | (ah->config.
Sujith60b67f52008-08-07 10:52:38 +05301596 ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
Sujith2660b812009-02-09 13:27:26 +05301597 | ah->sta_id1_defaults);
Luis R. Rodriguez13b81552009-09-10 17:52:45 -07001598 ath_hw_setbssidmask(common);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001599 REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
Luis R. Rodriguez3453ad82009-09-10 08:57:00 -07001600 ath9k_hw_write_associd(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001601 REG_WRITE(ah, AR_ISR, ~0);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001602 REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);
1603
Sujith7d0d0df2010-04-16 11:53:57 +05301604 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301605
Sujith Manoharan00e00032011-01-26 21:59:05 +05301606 ath9k_hw_set_operating_mode(ah, ah->opmode);
1607
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001608 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001609 if (r)
1610 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001611
Felix Fietkaudfdac8a2010-10-08 22:13:51 +02001612 ath9k_hw_set_clockrate(ah);
1613
Sujith7d0d0df2010-04-16 11:53:57 +05301614 ENABLE_REGWRITE_BUFFER(ah);
1615
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001616 for (i = 0; i < AR_NUM_DCU; i++)
1617 REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);
1618
Sujith7d0d0df2010-04-16 11:53:57 +05301619 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301620
Sujith2660b812009-02-09 13:27:26 +05301621 ah->intr_txqs = 0;
Felix Fietkauf4c607d2011-03-23 20:57:28 +01001622 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001623 ath9k_hw_resettxqueue(ah, i);
1624
Sujith2660b812009-02-09 13:27:26 +05301625 ath9k_hw_init_interrupt_masks(ah, ah->opmode);
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001626 ath9k_hw_ani_cache_ini_regs(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001627 ath9k_hw_init_qos(ah);
1628
Sujith2660b812009-02-09 13:27:26 +05301629 if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
Felix Fietkau55821322010-12-17 00:57:01 +01001630 ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
Johannes Berg3b319aa2009-06-13 14:50:26 +05301631
Felix Fietkau0005baf2010-01-15 02:33:40 +01001632 ath9k_hw_init_global_settings(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001633
Felix Fietkaufe2b6af2011-07-09 11:12:51 +07001634 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
1635 REG_SET_BIT(ah, AR_MAC_PCU_LOGIC_ANALYZER,
1636 AR_MAC_PCU_LOGIC_ANALYZER_DISBUG20768);
1637 REG_RMW_FIELD(ah, AR_AHB_MODE, AR_AHB_CUSTOM_BURST_EN,
1638 AR_AHB_CUSTOM_BURST_ASYNC_FIFO_VAL);
1639 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
1640 AR_PCU_MISC_MODE2_ENABLE_AGGWEP);
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05301641 }
1642
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001643 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PRESERVE_SEQNUM);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001644
1645 ath9k_hw_set_dma(ah);
1646
1647 REG_WRITE(ah, AR_OBS, 8);
1648
Sujith0ce024c2009-12-14 14:57:00 +05301649 if (ah->config.rx_intr_mitigation) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001650 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
1651 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
1652 }
1653
Vasanthakumar Thiagarajan7f62a132010-04-15 17:39:19 -04001654 if (ah->config.tx_intr_mitigation) {
1655 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
1656 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
1657 }
1658
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001659 ath9k_hw_init_bb(ah, chan);
1660
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001661 if (!ath9k_hw_init_cal(ah, chan))
Joe Perches6badaaf2009-06-28 09:26:32 -07001662 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001663
Sujith7d0d0df2010-04-16 11:53:57 +05301664 ENABLE_REGWRITE_BUFFER(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001665
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001666 ath9k_hw_restore_chainmask(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001667 REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);
1668
Sujith7d0d0df2010-04-16 11:53:57 +05301669 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301670
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001671 /*
1672 * For big endian systems turn on swapping for descriptors
1673 */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001674 if (AR_SREV_9100(ah)) {
1675 u32 mask;
1676 mask = REG_READ(ah, AR_CFG);
1677 if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
Joe Perches226afe62010-12-02 19:12:37 -08001678 ath_dbg(common, ATH_DBG_RESET,
Sujith04bd46382008-11-28 22:18:05 +05301679 "CFG Byte Swap Set 0x%x\n", mask);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001680 } else {
1681 mask =
1682 INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
1683 REG_WRITE(ah, AR_CFG, mask);
Joe Perches226afe62010-12-02 19:12:37 -08001684 ath_dbg(common, ATH_DBG_RESET,
Sujith04bd46382008-11-28 22:18:05 +05301685 "Setting CFG 0x%x\n", REG_READ(ah, AR_CFG));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001686 }
1687 } else {
Sujithcbba8cd2010-06-02 15:53:31 +05301688 if (common->bus_ops->ath_bus_type == ATH_USB) {
1689 /* Configure AR9271 target WLAN */
1690 if (AR_SREV_9271(ah))
1691 REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
1692 else
1693 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1694 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001695#ifdef __BIG_ENDIAN
Gabor Juhos4033bda2011-06-21 11:23:35 +02001696 else if (AR_SREV_9330(ah) || AR_SREV_9340(ah))
Vasanthakumar Thiagarajan2be7bfe2011-04-19 19:29:14 +05301697 REG_RMW(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB, 0);
1698 else
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001699 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001700#endif
1701 }
1702
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07001703 if (ah->btcoex_hw.enabled)
Vasanthakumar Thiagarajan42cc41e2009-08-26 21:08:45 +05301704 ath9k_hw_btcoex_enable(ah);
1705
Rajkumar Manoharan51ac8cb2011-05-20 17:52:13 +05301706 if (AR_SREV_9300_20_OR_LATER(ah)) {
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04001707 ar9003_hw_bb_watchdog_config(ah);
Vasanthakumar Thiagarajand8903a52010-04-15 17:39:25 -04001708
Rajkumar Manoharan51ac8cb2011-05-20 17:52:13 +05301709 ar9003_hw_disable_phy_restart(ah);
1710 }
1711
Felix Fietkau691680b2011-03-19 13:55:38 +01001712 ath9k_hw_apply_gpio_override(ah);
1713
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001714 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001715}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001716EXPORT_SYMBOL(ath9k_hw_reset);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001717
Sujithf1dc5602008-10-29 10:16:30 +05301718/******************************/
1719/* Power Management (Chipset) */
1720/******************************/
1721
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001722/*
1723 * Notify Power Mgt is disabled in self-generated frames.
1724 * If requested, force chip to sleep.
1725 */
Sujithcbe61d82009-02-09 13:27:12 +05301726static void ath9k_set_power_sleep(struct ath_hw *ah, int setChip)
Sujithf1dc5602008-10-29 10:16:30 +05301727{
1728 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
1729 if (setChip) {
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001730 /*
1731 * Clear the RTC force wake bit to allow the
1732 * mac to go to sleep.
1733 */
Sujithf1dc5602008-10-29 10:16:30 +05301734 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
1735 AR_RTC_FORCE_WAKE_EN);
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001736 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05301737 REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
1738
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001739 /* Shutdown chip. Active low */
Sujith14b3af32010-03-17 14:25:18 +05301740 if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah))
Sujith4921be82009-09-18 15:04:27 +05301741 REG_CLR_BIT(ah, (AR_RTC_RESET),
1742 AR_RTC_RESET_EN);
Sujithf1dc5602008-10-29 10:16:30 +05301743 }
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001744
1745 /* Clear Bit 14 of AR_WA after putting chip into Full Sleep mode. */
1746 if (AR_SREV_9300_20_OR_LATER(ah))
1747 REG_WRITE(ah, AR_WA,
1748 ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001749}
1750
Luis R. Rodriguezbbd79af2010-04-15 17:38:16 -04001751/*
1752 * Notify Power Management is enabled in self-generating
1753 * frames. If request, set power mode of chip to
1754 * auto/normal. Duration in units of 128us (1/8 TU).
1755 */
Sujithcbe61d82009-02-09 13:27:12 +05301756static void ath9k_set_power_network_sleep(struct ath_hw *ah, int setChip)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001757{
Sujithf1dc5602008-10-29 10:16:30 +05301758 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
1759 if (setChip) {
Sujith2660b812009-02-09 13:27:26 +05301760 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001761
Sujithf1dc5602008-10-29 10:16:30 +05301762 if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
Luis R. Rodriguezbbd79af2010-04-15 17:38:16 -04001763 /* Set WakeOnInterrupt bit; clear ForceWake bit */
Sujithf1dc5602008-10-29 10:16:30 +05301764 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
1765 AR_RTC_FORCE_WAKE_ON_INT);
1766 } else {
Luis R. Rodriguezbbd79af2010-04-15 17:38:16 -04001767 /*
1768 * Clear the RTC force wake bit to allow the
1769 * mac to go to sleep.
1770 */
Sujithf1dc5602008-10-29 10:16:30 +05301771 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
1772 AR_RTC_FORCE_WAKE_EN);
1773 }
1774 }
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001775
1776 /* Clear Bit 14 of AR_WA after putting chip into Net Sleep mode. */
1777 if (AR_SREV_9300_20_OR_LATER(ah))
1778 REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
Sujithf1dc5602008-10-29 10:16:30 +05301779}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001780
Sujithcbe61d82009-02-09 13:27:12 +05301781static bool ath9k_hw_set_power_awake(struct ath_hw *ah, int setChip)
Sujithf1dc5602008-10-29 10:16:30 +05301782{
1783 u32 val;
1784 int i;
1785
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001786 /* Set Bits 14 and 17 of AR_WA before powering on the chip. */
1787 if (AR_SREV_9300_20_OR_LATER(ah)) {
1788 REG_WRITE(ah, AR_WA, ah->WARegVal);
1789 udelay(10);
1790 }
1791
Sujithf1dc5602008-10-29 10:16:30 +05301792 if (setChip) {
1793 if ((REG_READ(ah, AR_RTC_STATUS) &
1794 AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
1795 if (ath9k_hw_set_reset_reg(ah,
1796 ATH9K_RESET_POWER_ON) != true) {
1797 return false;
1798 }
Luis R. Rodrigueze0412282010-04-15 17:38:15 -04001799 if (!AR_SREV_9300_20_OR_LATER(ah))
1800 ath9k_hw_init_pll(ah, NULL);
Sujithf1dc5602008-10-29 10:16:30 +05301801 }
1802 if (AR_SREV_9100(ah))
1803 REG_SET_BIT(ah, AR_RTC_RESET,
1804 AR_RTC_RESET_EN);
1805
1806 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
1807 AR_RTC_FORCE_WAKE_EN);
1808 udelay(50);
1809
1810 for (i = POWER_UP_TIME / 50; i > 0; i--) {
1811 val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
1812 if (val == AR_RTC_STATUS_ON)
1813 break;
1814 udelay(50);
1815 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
1816 AR_RTC_FORCE_WAKE_EN);
1817 }
1818 if (i == 0) {
Joe Perches38002762010-12-02 19:12:36 -08001819 ath_err(ath9k_hw_common(ah),
1820 "Failed to wakeup in %uus\n",
1821 POWER_UP_TIME / 20);
Sujithf1dc5602008-10-29 10:16:30 +05301822 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001823 }
1824 }
1825
Sujithf1dc5602008-10-29 10:16:30 +05301826 REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
1827
1828 return true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001829}
1830
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001831bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
Sujithf1dc5602008-10-29 10:16:30 +05301832{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001833 struct ath_common *common = ath9k_hw_common(ah);
Sujithcbe61d82009-02-09 13:27:12 +05301834 int status = true, setChip = true;
Sujithf1dc5602008-10-29 10:16:30 +05301835 static const char *modes[] = {
1836 "AWAKE",
1837 "FULL-SLEEP",
1838 "NETWORK SLEEP",
1839 "UNDEFINED"
1840 };
Sujithf1dc5602008-10-29 10:16:30 +05301841
Gabor Juhoscbdec972009-07-24 17:27:22 +02001842 if (ah->power_mode == mode)
1843 return status;
1844
Joe Perches226afe62010-12-02 19:12:37 -08001845 ath_dbg(common, ATH_DBG_RESET, "%s -> %s\n",
1846 modes[ah->power_mode], modes[mode]);
Sujithf1dc5602008-10-29 10:16:30 +05301847
1848 switch (mode) {
1849 case ATH9K_PM_AWAKE:
1850 status = ath9k_hw_set_power_awake(ah, setChip);
1851 break;
1852 case ATH9K_PM_FULL_SLEEP:
1853 ath9k_set_power_sleep(ah, setChip);
Sujith2660b812009-02-09 13:27:26 +05301854 ah->chip_fullsleep = true;
Sujithf1dc5602008-10-29 10:16:30 +05301855 break;
1856 case ATH9K_PM_NETWORK_SLEEP:
1857 ath9k_set_power_network_sleep(ah, setChip);
1858 break;
1859 default:
Joe Perches38002762010-12-02 19:12:36 -08001860 ath_err(common, "Unknown power mode %u\n", mode);
Sujithf1dc5602008-10-29 10:16:30 +05301861 return false;
1862 }
Sujith2660b812009-02-09 13:27:26 +05301863 ah->power_mode = mode;
Sujithf1dc5602008-10-29 10:16:30 +05301864
Luis R. Rodriguez69f4aab2010-12-07 15:13:23 -08001865 /*
1866 * XXX: If this warning never comes up after a while then
1867 * simply keep the ATH_DBG_WARN_ON_ONCE() but make
1868 * ath9k_hw_setpower() return type void.
1869 */
Sujith Manoharan97dcec52010-12-20 08:02:42 +05301870
1871 if (!(ah->ah_flags & AH_UNPLUGGED))
1872 ATH_DBG_WARN_ON_ONCE(!status);
Luis R. Rodriguez69f4aab2010-12-07 15:13:23 -08001873
Sujithf1dc5602008-10-29 10:16:30 +05301874 return status;
1875}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001876EXPORT_SYMBOL(ath9k_hw_setpower);
Sujithf1dc5602008-10-29 10:16:30 +05301877
Sujithf1dc5602008-10-29 10:16:30 +05301878/*******************/
1879/* Beacon Handling */
1880/*******************/
1881
Sujithcbe61d82009-02-09 13:27:12 +05301882void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001883{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001884 int flags = 0;
1885
Sujith7d0d0df2010-04-16 11:53:57 +05301886 ENABLE_REGWRITE_BUFFER(ah);
1887
Sujith2660b812009-02-09 13:27:26 +05301888 switch (ah->opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08001889 case NL80211_IFTYPE_ADHOC:
Pat Erley9cb54122009-03-20 22:59:59 -04001890 case NL80211_IFTYPE_MESH_POINT:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001891 REG_SET_BIT(ah, AR_TXCFG,
1892 AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
Felix Fietkaudd347f22011-03-22 21:54:17 +01001893 REG_WRITE(ah, AR_NEXT_NDP_TIMER, next_beacon +
1894 TU_TO_USEC(ah->atim_window ? ah->atim_window : 1));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001895 flags |= AR_NDP_TIMER_EN;
Colin McCabed97809d2008-12-01 13:38:55 -08001896 case NL80211_IFTYPE_AP:
Felix Fietkaudd347f22011-03-22 21:54:17 +01001897 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, next_beacon);
1898 REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, next_beacon -
1899 TU_TO_USEC(ah->config.dma_beacon_response_time));
1900 REG_WRITE(ah, AR_NEXT_SWBA, next_beacon -
1901 TU_TO_USEC(ah->config.sw_beacon_response_time));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001902 flags |=
1903 AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
1904 break;
Colin McCabed97809d2008-12-01 13:38:55 -08001905 default:
Joe Perches226afe62010-12-02 19:12:37 -08001906 ath_dbg(ath9k_hw_common(ah), ATH_DBG_BEACON,
1907 "%s: unsupported opmode: %d\n",
1908 __func__, ah->opmode);
Colin McCabed97809d2008-12-01 13:38:55 -08001909 return;
1910 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001911 }
1912
Felix Fietkaudd347f22011-03-22 21:54:17 +01001913 REG_WRITE(ah, AR_BEACON_PERIOD, beacon_period);
1914 REG_WRITE(ah, AR_DMA_BEACON_PERIOD, beacon_period);
1915 REG_WRITE(ah, AR_SWBA_PERIOD, beacon_period);
1916 REG_WRITE(ah, AR_NDP_PERIOD, beacon_period);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001917
Sujith7d0d0df2010-04-16 11:53:57 +05301918 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301919
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001920 REG_SET_BIT(ah, AR_TIMER_MODE, flags);
1921}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001922EXPORT_SYMBOL(ath9k_hw_beaconinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001923
Sujithcbe61d82009-02-09 13:27:12 +05301924void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301925 const struct ath9k_beacon_state *bs)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001926{
1927 u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
Sujith2660b812009-02-09 13:27:26 +05301928 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001929 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001930
Sujith7d0d0df2010-04-16 11:53:57 +05301931 ENABLE_REGWRITE_BUFFER(ah);
1932
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001933 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));
1934
1935 REG_WRITE(ah, AR_BEACON_PERIOD,
Rajkumar Manoharanf29f5c02011-05-20 17:52:11 +05301936 TU_TO_USEC(bs->bs_intval));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001937 REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
Rajkumar Manoharanf29f5c02011-05-20 17:52:11 +05301938 TU_TO_USEC(bs->bs_intval));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001939
Sujith7d0d0df2010-04-16 11:53:57 +05301940 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301941
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001942 REG_RMW_FIELD(ah, AR_RSSI_THR,
1943 AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);
1944
Rajkumar Manoharanf29f5c02011-05-20 17:52:11 +05301945 beaconintval = bs->bs_intval;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001946
1947 if (bs->bs_sleepduration > beaconintval)
1948 beaconintval = bs->bs_sleepduration;
1949
1950 dtimperiod = bs->bs_dtimperiod;
1951 if (bs->bs_sleepduration > dtimperiod)
1952 dtimperiod = bs->bs_sleepduration;
1953
1954 if (beaconintval == dtimperiod)
1955 nextTbtt = bs->bs_nextdtim;
1956 else
1957 nextTbtt = bs->bs_nexttbtt;
1958
Joe Perches226afe62010-12-02 19:12:37 -08001959 ath_dbg(common, ATH_DBG_BEACON, "next DTIM %d\n", bs->bs_nextdtim);
1960 ath_dbg(common, ATH_DBG_BEACON, "next beacon %d\n", nextTbtt);
1961 ath_dbg(common, ATH_DBG_BEACON, "beacon period %d\n", beaconintval);
1962 ath_dbg(common, ATH_DBG_BEACON, "DTIM period %d\n", dtimperiod);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001963
Sujith7d0d0df2010-04-16 11:53:57 +05301964 ENABLE_REGWRITE_BUFFER(ah);
1965
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001966 REG_WRITE(ah, AR_NEXT_DTIM,
1967 TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
1968 REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
1969
1970 REG_WRITE(ah, AR_SLEEP1,
1971 SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
1972 | AR_SLEEP1_ASSUME_DTIM);
1973
Sujith60b67f52008-08-07 10:52:38 +05301974 if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001975 beacontimeout = (BEACON_TIMEOUT_VAL << 3);
1976 else
1977 beacontimeout = MIN_BEACON_TIMEOUT_VAL;
1978
1979 REG_WRITE(ah, AR_SLEEP2,
1980 SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
1981
1982 REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
1983 REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
1984
Sujith7d0d0df2010-04-16 11:53:57 +05301985 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301986
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001987 REG_SET_BIT(ah, AR_TIMER_MODE,
1988 AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
1989 AR_DTIM_TIMER_EN);
1990
Sujith4af9cf42009-02-12 10:06:47 +05301991 /* TSF Out of Range Threshold */
1992 REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001993}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001994EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001995
Sujithf1dc5602008-10-29 10:16:30 +05301996/*******************/
1997/* HW Capabilities */
1998/*******************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001999
Felix Fietkau60540692011-07-19 08:46:44 +02002000static u8 fixup_chainmask(u8 chip_chainmask, u8 eeprom_chainmask)
2001{
2002 eeprom_chainmask &= chip_chainmask;
2003 if (eeprom_chainmask)
2004 return eeprom_chainmask;
2005 else
2006 return chip_chainmask;
2007}
2008
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002009int ath9k_hw_fill_cap_info(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002010{
Sujith2660b812009-02-09 13:27:26 +05302011 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002012 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002013 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07002014 struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
Felix Fietkau60540692011-07-19 08:46:44 +02002015 unsigned int chip_chainmask;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002016
Sujith Manoharan0ff2b5c2011-04-20 11:00:34 +05302017 u16 eeval;
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -08002018 u8 ant_div_ctl1, tx_chainmask, rx_chainmask;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002019
Sujithf74df6f2009-02-09 13:27:24 +05302020 eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002021 regulatory->current_rd = eeval;
Sujithf1dc5602008-10-29 10:16:30 +05302022
Sujithf74df6f2009-02-09 13:27:24 +05302023 eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_1);
Felix Fietkaue17f83e2010-09-22 12:34:53 +02002024 if (AR_SREV_9285_12_OR_LATER(ah))
Sujithfec0de12009-02-12 10:06:43 +05302025 eeval |= AR9285_RDEXT_DEFAULT;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002026 regulatory->current_rd_ext = eeval;
Sujithf1dc5602008-10-29 10:16:30 +05302027
Sujith2660b812009-02-09 13:27:26 +05302028 if (ah->opmode != NL80211_IFTYPE_AP &&
Sujithd535a422009-02-09 13:27:06 +05302029 ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002030 if (regulatory->current_rd == 0x64 ||
2031 regulatory->current_rd == 0x65)
2032 regulatory->current_rd += 5;
2033 else if (regulatory->current_rd == 0x41)
2034 regulatory->current_rd = 0x43;
Joe Perches226afe62010-12-02 19:12:37 -08002035 ath_dbg(common, ATH_DBG_REGULATORY,
2036 "regdomain mapped to 0x%x\n", regulatory->current_rd);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002037 }
Sujithdc2222a2008-08-14 13:26:55 +05302038
Sujithf74df6f2009-02-09 13:27:24 +05302039 eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002040 if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
Joe Perches38002762010-12-02 19:12:36 -08002041 ath_err(common,
2042 "no band has been marked as supported in EEPROM\n");
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002043 return -EINVAL;
2044 }
2045
Felix Fietkaud4659912010-10-14 16:02:39 +02002046 if (eeval & AR5416_OPFLAGS_11A)
2047 pCap->hw_caps |= ATH9K_HW_CAP_5GHZ;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002048
Felix Fietkaud4659912010-10-14 16:02:39 +02002049 if (eeval & AR5416_OPFLAGS_11G)
2050 pCap->hw_caps |= ATH9K_HW_CAP_2GHZ;
Sujithf1dc5602008-10-29 10:16:30 +05302051
Felix Fietkau60540692011-07-19 08:46:44 +02002052 if (AR_SREV_9485(ah) || AR_SREV_9285(ah) || AR_SREV_9330(ah))
2053 chip_chainmask = 1;
2054 else if (!AR_SREV_9280_20_OR_LATER(ah))
2055 chip_chainmask = 7;
2056 else if (!AR_SREV_9300_20_OR_LATER(ah) || AR_SREV_9340(ah))
2057 chip_chainmask = 3;
2058 else
2059 chip_chainmask = 7;
2060
Sujithf74df6f2009-02-09 13:27:24 +05302061 pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002062 /*
2063 * For AR9271 we will temporarilly uses the rx chainmax as read from
2064 * the EEPROM.
2065 */
Sujith8147f5d2009-02-20 15:13:23 +05302066 if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002067 !(eeval & AR5416_OPFLAGS_11A) &&
2068 !(AR_SREV_9271(ah)))
2069 /* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
Sujith8147f5d2009-02-20 15:13:23 +05302070 pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
Felix Fietkau598cdd52011-03-19 13:55:42 +01002071 else if (AR_SREV_9100(ah))
2072 pCap->rx_chainmask = 0x7;
Sujith8147f5d2009-02-20 15:13:23 +05302073 else
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002074 /* Use rx_chainmask from EEPROM. */
Sujith8147f5d2009-02-20 15:13:23 +05302075 pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05302076
Felix Fietkau60540692011-07-19 08:46:44 +02002077 pCap->tx_chainmask = fixup_chainmask(chip_chainmask, pCap->tx_chainmask);
2078 pCap->rx_chainmask = fixup_chainmask(chip_chainmask, pCap->rx_chainmask);
2079
Felix Fietkau7a370812010-09-22 12:34:52 +02002080 ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
Sujithf1dc5602008-10-29 10:16:30 +05302081
Felix Fietkau02d2ebb2010-11-22 15:39:39 +01002082 /* enable key search for every frame in an aggregate */
2083 if (AR_SREV_9300_20_OR_LATER(ah))
2084 ah->misc_mode |= AR_PCU_ALWAYS_PERFORM_KEYSEARCH;
2085
Bruno Randolfce2220d2010-09-17 11:36:25 +09002086 common->crypt_caps |= ATH_CRYPT_CAP_CIPHER_AESCCM;
2087
Felix Fietkau0db156e2011-03-23 20:57:29 +01002088 if (ah->hw_version.devid != AR2427_DEVID_PCIE)
Sujithf1dc5602008-10-29 10:16:30 +05302089 pCap->hw_caps |= ATH9K_HW_CAP_HT;
2090 else
2091 pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
2092
Sujith5b5fa352010-03-17 14:25:15 +05302093 if (AR_SREV_9271(ah))
2094 pCap->num_gpio_pins = AR9271_NUM_GPIO;
Sujith88c1f4f2010-06-30 14:46:31 +05302095 else if (AR_DEVID_7010(ah))
2096 pCap->num_gpio_pins = AR7010_NUM_GPIO;
Felix Fietkaue17f83e2010-09-22 12:34:53 +02002097 else if (AR_SREV_9285_12_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302098 pCap->num_gpio_pins = AR9285_NUM_GPIO;
Felix Fietkau7a370812010-09-22 12:34:52 +02002099 else if (AR_SREV_9280_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302100 pCap->num_gpio_pins = AR928X_NUM_GPIO;
2101 else
2102 pCap->num_gpio_pins = AR_NUM_GPIO;
2103
Sujithf1dc5602008-10-29 10:16:30 +05302104 if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah)) {
2105 pCap->hw_caps |= ATH9K_HW_CAP_CST;
2106 pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
2107 } else {
2108 pCap->rts_aggr_limit = (8 * 1024);
2109 }
2110
Senthil Balasubramaniane97275c2008-11-13 18:00:02 +05302111#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
Sujith2660b812009-02-09 13:27:26 +05302112 ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
2113 if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
2114 ah->rfkill_gpio =
2115 MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
2116 ah->rfkill_polarity =
2117 MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
Sujithf1dc5602008-10-29 10:16:30 +05302118
2119 pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
2120 }
2121#endif
Vasanthakumar Thiagarajand5d11542010-05-17 18:57:56 -07002122 if (AR_SREV_9271(ah) || AR_SREV_9300_20_OR_LATER(ah))
Vivek Natarajanbde748a2010-04-05 14:48:05 +05302123 pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
2124 else
2125 pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
Sujithf1dc5602008-10-29 10:16:30 +05302126
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05302127 if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302128 pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
2129 else
2130 pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
2131
Vivek Natarajana6ef5302011-04-26 10:39:53 +05302132 if (common->btcoex_enabled) {
2133 if (AR_SREV_9300_20_OR_LATER(ah)) {
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07002134 btcoex_hw->scheme = ATH_BTCOEX_CFG_3WIRE;
Vivek Natarajana6ef5302011-04-26 10:39:53 +05302135 btcoex_hw->btactive_gpio = ATH_BTACTIVE_GPIO_9300;
2136 btcoex_hw->wlanactive_gpio = ATH_WLANACTIVE_GPIO_9300;
2137 btcoex_hw->btpriority_gpio = ATH_BTPRIORITY_GPIO_9300;
2138 } else if (AR_SREV_9280_20_OR_LATER(ah)) {
2139 btcoex_hw->btactive_gpio = ATH_BTACTIVE_GPIO_9280;
2140 btcoex_hw->wlanactive_gpio = ATH_WLANACTIVE_GPIO_9280;
2141
2142 if (AR_SREV_9285(ah)) {
2143 btcoex_hw->scheme = ATH_BTCOEX_CFG_3WIRE;
2144 btcoex_hw->btpriority_gpio =
2145 ATH_BTPRIORITY_GPIO_9285;
2146 } else {
2147 btcoex_hw->scheme = ATH_BTCOEX_CFG_2WIRE;
2148 }
Vasanthakumar Thiagarajan8c8f9ba2009-09-09 15:25:52 +05302149 }
Vasanthakumar Thiagarajan22f25d02009-08-26 21:08:47 +05302150 } else {
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07002151 btcoex_hw->scheme = ATH_BTCOEX_CFG_NONE;
Vasanthakumar Thiagarajanc97c92d2009-01-02 15:35:46 +05302152 }
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002153
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002154 if (AR_SREV_9300_20_OR_LATER(ah)) {
Vasanthakumar Thiagarajan784ad502010-12-06 04:27:40 -08002155 pCap->hw_caps |= ATH9K_HW_CAP_EDMA | ATH9K_HW_CAP_FASTCLOCK;
Gabor Juhos0e707a92011-06-21 11:23:31 +02002156 if (!AR_SREV_9330(ah) && !AR_SREV_9485(ah))
Vasanthakumar Thiagarajan784ad502010-12-06 04:27:40 -08002157 pCap->hw_caps |= ATH9K_HW_CAP_LDPC;
2158
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002159 pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
2160 pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
2161 pCap->rx_status_len = sizeof(struct ar9003_rxs);
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04002162 pCap->tx_desc_len = sizeof(struct ar9003_txc);
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -04002163 pCap->txs_len = sizeof(struct ar9003_txs);
Luis R. Rodriguez6f481012011-01-20 17:47:39 -08002164 if (!ah->config.paprd_disable &&
2165 ah->eep_ops->get_eeprom(ah, EEP_PAPRD))
Felix Fietkau49352502010-06-12 00:33:59 -04002166 pCap->hw_caps |= ATH9K_HW_CAP_PAPRD;
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04002167 } else {
2168 pCap->tx_desc_len = sizeof(struct ath_desc);
Felix Fietkaua949b172011-07-09 11:12:47 +07002169 if (AR_SREV_9280_20(ah))
Felix Fietkau6b42e8d2010-04-26 15:04:35 -04002170 pCap->hw_caps |= ATH9K_HW_CAP_FASTCLOCK;
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002171 }
Vasanthakumar Thiagarajan1adf02f2010-04-15 17:38:24 -04002172
Vasanthakumar Thiagarajan6c84ce02010-04-15 17:39:16 -04002173 if (AR_SREV_9300_20_OR_LATER(ah))
2174 pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;
2175
Senthil Balasubramanian6ee63f52010-11-10 05:03:16 -08002176 if (AR_SREV_9300_20_OR_LATER(ah))
2177 ah->ent_mode = REG_READ(ah, AR_ENT_OTP);
2178
Felix Fietkaua42acef2010-09-22 12:34:54 +02002179 if (AR_SREV_9287_11_OR_LATER(ah) || AR_SREV_9271(ah))
Vasanthakumar Thiagarajan6473d242010-05-13 18:42:38 -07002180 pCap->hw_caps |= ATH9K_HW_CAP_SGI_20;
2181
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002182 if (AR_SREV_9285(ah))
2183 if (ah->eep_ops->get_eeprom(ah, EEP_MODAL_VER) >= 3) {
2184 ant_div_ctl1 =
2185 ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
2186 if ((ant_div_ctl1 & 0x1) && ((ant_div_ctl1 >> 3) & 0x1))
2187 pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
2188 }
Mohammed Shafi Shajakhanea066d52010-11-23 20:42:27 +05302189 if (AR_SREV_9300_20_OR_LATER(ah)) {
2190 if (ah->eep_ops->get_eeprom(ah, EEP_CHAIN_MASK_REDUCE))
2191 pCap->hw_caps |= ATH9K_HW_CAP_APM;
2192 }
2193
2194
Gabor Juhos431da562011-06-21 11:23:41 +02002195 if (AR_SREV_9330(ah) || AR_SREV_9485(ah)) {
Mohammed Shafi Shajakhan21d2c632011-05-13 20:29:31 +05302196 ant_div_ctl1 = ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
2197 /*
2198 * enable the diversity-combining algorithm only when
2199 * both enable_lna_div and enable_fast_div are set
2200 * Table for Diversity
2201 * ant_div_alt_lnaconf bit 0-1
2202 * ant_div_main_lnaconf bit 2-3
2203 * ant_div_alt_gaintb bit 4
2204 * ant_div_main_gaintb bit 5
2205 * enable_ant_div_lnadiv bit 6
2206 * enable_ant_fast_div bit 7
2207 */
2208 if ((ant_div_ctl1 >> 0x6) == 0x3)
2209 pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
2210 }
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002211
Vasanthakumar Thiagarajan8060e162010-12-06 04:27:42 -08002212 if (AR_SREV_9485_10(ah)) {
2213 pCap->pcie_lcr_extsync_en = true;
2214 pCap->pcie_lcr_offset = 0x80;
2215 }
2216
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -08002217 tx_chainmask = pCap->tx_chainmask;
2218 rx_chainmask = pCap->rx_chainmask;
2219 while (tx_chainmask || rx_chainmask) {
2220 if (tx_chainmask & BIT(0))
2221 pCap->max_txchains++;
2222 if (rx_chainmask & BIT(0))
2223 pCap->max_rxchains++;
2224
2225 tx_chainmask >>= 1;
2226 rx_chainmask >>= 1;
2227 }
2228
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002229 return 0;
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07002230}
2231
Sujithf1dc5602008-10-29 10:16:30 +05302232/****************************/
2233/* GPIO / RFKILL / Antennae */
2234/****************************/
2235
Sujithcbe61d82009-02-09 13:27:12 +05302236static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05302237 u32 gpio, u32 type)
2238{
2239 int addr;
2240 u32 gpio_shift, tmp;
2241
2242 if (gpio > 11)
2243 addr = AR_GPIO_OUTPUT_MUX3;
2244 else if (gpio > 5)
2245 addr = AR_GPIO_OUTPUT_MUX2;
2246 else
2247 addr = AR_GPIO_OUTPUT_MUX1;
2248
2249 gpio_shift = (gpio % 6) * 5;
2250
2251 if (AR_SREV_9280_20_OR_LATER(ah)
2252 || (addr != AR_GPIO_OUTPUT_MUX1)) {
2253 REG_RMW(ah, addr, (type << gpio_shift),
2254 (0x1f << gpio_shift));
2255 } else {
2256 tmp = REG_READ(ah, addr);
2257 tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
2258 tmp &= ~(0x1f << gpio_shift);
2259 tmp |= (type << gpio_shift);
2260 REG_WRITE(ah, addr, tmp);
2261 }
2262}
2263
Sujithcbe61d82009-02-09 13:27:12 +05302264void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302265{
2266 u32 gpio_shift;
2267
Luis R. Rodriguez9680e8a2009-09-13 23:28:00 -07002268 BUG_ON(gpio >= ah->caps.num_gpio_pins);
Sujithf1dc5602008-10-29 10:16:30 +05302269
Sujith88c1f4f2010-06-30 14:46:31 +05302270 if (AR_DEVID_7010(ah)) {
2271 gpio_shift = gpio;
2272 REG_RMW(ah, AR7010_GPIO_OE,
2273 (AR7010_GPIO_OE_AS_INPUT << gpio_shift),
2274 (AR7010_GPIO_OE_MASK << gpio_shift));
2275 return;
2276 }
Sujithf1dc5602008-10-29 10:16:30 +05302277
Sujith88c1f4f2010-06-30 14:46:31 +05302278 gpio_shift = gpio << 1;
Sujithf1dc5602008-10-29 10:16:30 +05302279 REG_RMW(ah,
2280 AR_GPIO_OE_OUT,
2281 (AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
2282 (AR_GPIO_OE_OUT_DRV << gpio_shift));
2283}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002284EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
Sujithf1dc5602008-10-29 10:16:30 +05302285
Sujithcbe61d82009-02-09 13:27:12 +05302286u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302287{
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302288#define MS_REG_READ(x, y) \
2289 (MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))
2290
Sujith2660b812009-02-09 13:27:26 +05302291 if (gpio >= ah->caps.num_gpio_pins)
Sujithf1dc5602008-10-29 10:16:30 +05302292 return 0xffffffff;
2293
Sujith88c1f4f2010-06-30 14:46:31 +05302294 if (AR_DEVID_7010(ah)) {
2295 u32 val;
2296 val = REG_READ(ah, AR7010_GPIO_IN);
2297 return (MS(val, AR7010_GPIO_IN_VAL) & AR_GPIO_BIT(gpio)) == 0;
2298 } else if (AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan93069902010-11-30 23:24:09 -08002299 return (MS(REG_READ(ah, AR_GPIO_IN), AR9300_GPIO_IN_VAL) &
2300 AR_GPIO_BIT(gpio)) != 0;
Felix Fietkau783dfca2010-04-15 17:38:11 -04002301 else if (AR_SREV_9271(ah))
Sujith5b5fa352010-03-17 14:25:15 +05302302 return MS_REG_READ(AR9271, gpio) != 0;
Felix Fietkaua42acef2010-09-22 12:34:54 +02002303 else if (AR_SREV_9287_11_OR_LATER(ah))
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05302304 return MS_REG_READ(AR9287, gpio) != 0;
Felix Fietkaue17f83e2010-09-22 12:34:53 +02002305 else if (AR_SREV_9285_12_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302306 return MS_REG_READ(AR9285, gpio) != 0;
Felix Fietkau7a370812010-09-22 12:34:52 +02002307 else if (AR_SREV_9280_20_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302308 return MS_REG_READ(AR928X, gpio) != 0;
2309 else
2310 return MS_REG_READ(AR, gpio) != 0;
Sujithf1dc5602008-10-29 10:16:30 +05302311}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002312EXPORT_SYMBOL(ath9k_hw_gpio_get);
Sujithf1dc5602008-10-29 10:16:30 +05302313
Sujithcbe61d82009-02-09 13:27:12 +05302314void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
Sujithf1dc5602008-10-29 10:16:30 +05302315 u32 ah_signal_type)
2316{
2317 u32 gpio_shift;
2318
Sujith88c1f4f2010-06-30 14:46:31 +05302319 if (AR_DEVID_7010(ah)) {
2320 gpio_shift = gpio;
2321 REG_RMW(ah, AR7010_GPIO_OE,
2322 (AR7010_GPIO_OE_AS_OUTPUT << gpio_shift),
2323 (AR7010_GPIO_OE_MASK << gpio_shift));
2324 return;
2325 }
2326
Sujithf1dc5602008-10-29 10:16:30 +05302327 ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
Sujithf1dc5602008-10-29 10:16:30 +05302328 gpio_shift = 2 * gpio;
Sujithf1dc5602008-10-29 10:16:30 +05302329 REG_RMW(ah,
2330 AR_GPIO_OE_OUT,
2331 (AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
2332 (AR_GPIO_OE_OUT_DRV << gpio_shift));
2333}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002334EXPORT_SYMBOL(ath9k_hw_cfg_output);
Sujithf1dc5602008-10-29 10:16:30 +05302335
Sujithcbe61d82009-02-09 13:27:12 +05302336void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
Sujithf1dc5602008-10-29 10:16:30 +05302337{
Sujith88c1f4f2010-06-30 14:46:31 +05302338 if (AR_DEVID_7010(ah)) {
2339 val = val ? 0 : 1;
2340 REG_RMW(ah, AR7010_GPIO_OUT, ((val&1) << gpio),
2341 AR_GPIO_BIT(gpio));
2342 return;
2343 }
2344
Sujith5b5fa352010-03-17 14:25:15 +05302345 if (AR_SREV_9271(ah))
2346 val = ~val;
2347
Sujithf1dc5602008-10-29 10:16:30 +05302348 REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
2349 AR_GPIO_BIT(gpio));
2350}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002351EXPORT_SYMBOL(ath9k_hw_set_gpio);
Sujithf1dc5602008-10-29 10:16:30 +05302352
Sujithcbe61d82009-02-09 13:27:12 +05302353u32 ath9k_hw_getdefantenna(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302354{
2355 return REG_READ(ah, AR_DEF_ANTENNA) & 0x7;
2356}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002357EXPORT_SYMBOL(ath9k_hw_getdefantenna);
Sujithf1dc5602008-10-29 10:16:30 +05302358
Sujithcbe61d82009-02-09 13:27:12 +05302359void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
Sujithf1dc5602008-10-29 10:16:30 +05302360{
2361 REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
2362}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002363EXPORT_SYMBOL(ath9k_hw_setantenna);
Sujithf1dc5602008-10-29 10:16:30 +05302364
Sujithf1dc5602008-10-29 10:16:30 +05302365/*********************/
2366/* General Operation */
2367/*********************/
2368
Sujithcbe61d82009-02-09 13:27:12 +05302369u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302370{
2371 u32 bits = REG_READ(ah, AR_RX_FILTER);
2372 u32 phybits = REG_READ(ah, AR_PHY_ERR);
2373
2374 if (phybits & AR_PHY_ERR_RADAR)
2375 bits |= ATH9K_RX_FILTER_PHYRADAR;
2376 if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
2377 bits |= ATH9K_RX_FILTER_PHYERR;
2378
2379 return bits;
2380}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002381EXPORT_SYMBOL(ath9k_hw_getrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302382
Sujithcbe61d82009-02-09 13:27:12 +05302383void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
Sujithf1dc5602008-10-29 10:16:30 +05302384{
2385 u32 phybits;
2386
Sujith7d0d0df2010-04-16 11:53:57 +05302387 ENABLE_REGWRITE_BUFFER(ah);
2388
Sujith7ea310b2009-09-03 12:08:43 +05302389 REG_WRITE(ah, AR_RX_FILTER, bits);
2390
Sujithf1dc5602008-10-29 10:16:30 +05302391 phybits = 0;
2392 if (bits & ATH9K_RX_FILTER_PHYRADAR)
2393 phybits |= AR_PHY_ERR_RADAR;
2394 if (bits & ATH9K_RX_FILTER_PHYERR)
2395 phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
2396 REG_WRITE(ah, AR_PHY_ERR, phybits);
2397
2398 if (phybits)
Felix Fietkauca7a4de2011-03-23 20:57:26 +01002399 REG_SET_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
Sujithf1dc5602008-10-29 10:16:30 +05302400 else
Felix Fietkauca7a4de2011-03-23 20:57:26 +01002401 REG_CLR_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
Sujith7d0d0df2010-04-16 11:53:57 +05302402
2403 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302404}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002405EXPORT_SYMBOL(ath9k_hw_setrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302406
Sujithcbe61d82009-02-09 13:27:12 +05302407bool ath9k_hw_phy_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302408{
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302409 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
2410 return false;
2411
2412 ath9k_hw_init_pll(ah, NULL);
2413 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302414}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002415EXPORT_SYMBOL(ath9k_hw_phy_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302416
Sujithcbe61d82009-02-09 13:27:12 +05302417bool ath9k_hw_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302418{
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07002419 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05302420 return false;
2421
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302422 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
2423 return false;
2424
2425 ath9k_hw_init_pll(ah, NULL);
2426 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302427}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002428EXPORT_SYMBOL(ath9k_hw_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302429
Felix Fietkaude40f312010-10-20 03:08:53 +02002430void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test)
Sujithf1dc5602008-10-29 10:16:30 +05302431{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002432 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Sujith2660b812009-02-09 13:27:26 +05302433 struct ath9k_channel *chan = ah->curchan;
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08002434 struct ieee80211_channel *channel = chan->chan;
Sujithf1dc5602008-10-29 10:16:30 +05302435
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002436 regulatory->power_limit = min(limit, (u32) MAX_RATE_POWER);
Sujithf1dc5602008-10-29 10:16:30 +05302437
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07002438 ah->eep_ops->set_txpower(ah, chan,
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002439 ath9k_regd_get_ctl(regulatory, chan),
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07002440 channel->max_antenna_gain * 2,
2441 channel->max_power * 2,
2442 min((u32) MAX_RATE_POWER,
Felix Fietkaude40f312010-10-20 03:08:53 +02002443 (u32) regulatory->power_limit), test);
Sujithf1dc5602008-10-29 10:16:30 +05302444}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002445EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
Sujithf1dc5602008-10-29 10:16:30 +05302446
Sujithcbe61d82009-02-09 13:27:12 +05302447void ath9k_hw_setopmode(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302448{
Sujith2660b812009-02-09 13:27:26 +05302449 ath9k_hw_set_operating_mode(ah, ah->opmode);
Sujithf1dc5602008-10-29 10:16:30 +05302450}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002451EXPORT_SYMBOL(ath9k_hw_setopmode);
Sujithf1dc5602008-10-29 10:16:30 +05302452
Sujithcbe61d82009-02-09 13:27:12 +05302453void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
Sujithf1dc5602008-10-29 10:16:30 +05302454{
2455 REG_WRITE(ah, AR_MCAST_FIL0, filter0);
2456 REG_WRITE(ah, AR_MCAST_FIL1, filter1);
2457}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002458EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302459
Luis R. Rodriguezf2b21432009-09-10 08:50:20 -07002460void ath9k_hw_write_associd(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302461{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07002462 struct ath_common *common = ath9k_hw_common(ah);
2463
2464 REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
2465 REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
2466 ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
Sujithf1dc5602008-10-29 10:16:30 +05302467}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002468EXPORT_SYMBOL(ath9k_hw_write_associd);
Sujithf1dc5602008-10-29 10:16:30 +05302469
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002470#define ATH9K_MAX_TSF_READ 10
2471
Sujithcbe61d82009-02-09 13:27:12 +05302472u64 ath9k_hw_gettsf64(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302473{
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002474 u32 tsf_lower, tsf_upper1, tsf_upper2;
2475 int i;
Sujithf1dc5602008-10-29 10:16:30 +05302476
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002477 tsf_upper1 = REG_READ(ah, AR_TSF_U32);
2478 for (i = 0; i < ATH9K_MAX_TSF_READ; i++) {
2479 tsf_lower = REG_READ(ah, AR_TSF_L32);
2480 tsf_upper2 = REG_READ(ah, AR_TSF_U32);
2481 if (tsf_upper2 == tsf_upper1)
2482 break;
2483 tsf_upper1 = tsf_upper2;
2484 }
Sujithf1dc5602008-10-29 10:16:30 +05302485
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002486 WARN_ON( i == ATH9K_MAX_TSF_READ );
2487
2488 return (((u64)tsf_upper1 << 32) | tsf_lower);
Sujithf1dc5602008-10-29 10:16:30 +05302489}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002490EXPORT_SYMBOL(ath9k_hw_gettsf64);
Sujithf1dc5602008-10-29 10:16:30 +05302491
Sujithcbe61d82009-02-09 13:27:12 +05302492void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002493{
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002494 REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
Alina Friedrichsenb9a16192009-03-02 23:28:38 +01002495 REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002496}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002497EXPORT_SYMBOL(ath9k_hw_settsf64);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002498
Sujithcbe61d82009-02-09 13:27:12 +05302499void ath9k_hw_reset_tsf(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302500{
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002501 if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
2502 AH_TSF_WRITE_TIMEOUT))
Joe Perches226afe62010-12-02 19:12:37 -08002503 ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
2504 "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002505
Sujithf1dc5602008-10-29 10:16:30 +05302506 REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002507}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002508EXPORT_SYMBOL(ath9k_hw_reset_tsf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002509
Sujith54e4cec2009-08-07 09:45:09 +05302510void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002511{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002512 if (setting)
Sujith2660b812009-02-09 13:27:26 +05302513 ah->misc_mode |= AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002514 else
Sujith2660b812009-02-09 13:27:26 +05302515 ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002516}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002517EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002518
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002519void ath9k_hw_set11nmac2040(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002520{
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002521 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
Sujithf1dc5602008-10-29 10:16:30 +05302522 u32 macmode;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002523
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002524 if (conf_is_ht40(conf) && !ah->config.cwm_ignore_extcca)
Sujithf1dc5602008-10-29 10:16:30 +05302525 macmode = AR_2040_JOINED_RX_CLEAR;
2526 else
2527 macmode = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002528
Sujithf1dc5602008-10-29 10:16:30 +05302529 REG_WRITE(ah, AR_2040_MODE, macmode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002530}
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302531
2532/* HW Generic timers configuration */
2533
2534static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
2535{
2536 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2537 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2538 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2539 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2540 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2541 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2542 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2543 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2544 {AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
2545 {AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
2546 AR_NDP2_TIMER_MODE, 0x0002},
2547 {AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
2548 AR_NDP2_TIMER_MODE, 0x0004},
2549 {AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
2550 AR_NDP2_TIMER_MODE, 0x0008},
2551 {AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
2552 AR_NDP2_TIMER_MODE, 0x0010},
2553 {AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
2554 AR_NDP2_TIMER_MODE, 0x0020},
2555 {AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
2556 AR_NDP2_TIMER_MODE, 0x0040},
2557 {AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
2558 AR_NDP2_TIMER_MODE, 0x0080}
2559};
2560
2561/* HW generic timer primitives */
2562
2563/* compute and clear index of rightmost 1 */
2564static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
2565{
2566 u32 b;
2567
2568 b = *mask;
2569 b &= (0-b);
2570 *mask &= ~b;
2571 b *= debruijn32;
2572 b >>= 27;
2573
2574 return timer_table->gen_timer_index[b];
2575}
2576
Felix Fietkaudd347f22011-03-22 21:54:17 +01002577u32 ath9k_hw_gettsf32(struct ath_hw *ah)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302578{
2579 return REG_READ(ah, AR_TSF_L32);
2580}
Felix Fietkaudd347f22011-03-22 21:54:17 +01002581EXPORT_SYMBOL(ath9k_hw_gettsf32);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302582
2583struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
2584 void (*trigger)(void *),
2585 void (*overflow)(void *),
2586 void *arg,
2587 u8 timer_index)
2588{
2589 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2590 struct ath_gen_timer *timer;
2591
2592 timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);
2593
2594 if (timer == NULL) {
Joe Perches38002762010-12-02 19:12:36 -08002595 ath_err(ath9k_hw_common(ah),
2596 "Failed to allocate memory for hw timer[%d]\n",
2597 timer_index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302598 return NULL;
2599 }
2600
2601 /* allocate a hardware generic timer slot */
2602 timer_table->timers[timer_index] = timer;
2603 timer->index = timer_index;
2604 timer->trigger = trigger;
2605 timer->overflow = overflow;
2606 timer->arg = arg;
2607
2608 return timer;
2609}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002610EXPORT_SYMBOL(ath_gen_timer_alloc);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302611
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07002612void ath9k_hw_gen_timer_start(struct ath_hw *ah,
2613 struct ath_gen_timer *timer,
Vasanthakumar Thiagarajan788f6872011-04-21 18:33:27 +05302614 u32 trig_timeout,
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07002615 u32 timer_period)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302616{
2617 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
Vasanthakumar Thiagarajan788f6872011-04-21 18:33:27 +05302618 u32 tsf, timer_next;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302619
2620 BUG_ON(!timer_period);
2621
2622 set_bit(timer->index, &timer_table->timer_mask.timer_bits);
2623
2624 tsf = ath9k_hw_gettsf32(ah);
2625
Vasanthakumar Thiagarajan788f6872011-04-21 18:33:27 +05302626 timer_next = tsf + trig_timeout;
2627
Joe Perches226afe62010-12-02 19:12:37 -08002628 ath_dbg(ath9k_hw_common(ah), ATH_DBG_HWTIMER,
2629 "current tsf %x period %x timer_next %x\n",
2630 tsf, timer_period, timer_next);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302631
2632 /*
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302633 * Program generic timer registers
2634 */
2635 REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
2636 timer_next);
2637 REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
2638 timer_period);
2639 REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
2640 gen_tmr_configuration[timer->index].mode_mask);
2641
2642 /* Enable both trigger and thresh interrupt masks */
2643 REG_SET_BIT(ah, AR_IMR_S5,
2644 (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
2645 SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302646}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002647EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302648
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07002649void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302650{
2651 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2652
2653 if ((timer->index < AR_FIRST_NDP_TIMER) ||
2654 (timer->index >= ATH_MAX_GEN_TIMER)) {
2655 return;
2656 }
2657
2658 /* Clear generic timer enable bits. */
2659 REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
2660 gen_tmr_configuration[timer->index].mode_mask);
2661
2662 /* Disable both trigger and thresh interrupt masks */
2663 REG_CLR_BIT(ah, AR_IMR_S5,
2664 (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
2665 SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
2666
2667 clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302668}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002669EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302670
2671void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
2672{
2673 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2674
2675 /* free the hardware generic timer slot */
2676 timer_table->timers[timer->index] = NULL;
2677 kfree(timer);
2678}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002679EXPORT_SYMBOL(ath_gen_timer_free);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302680
2681/*
2682 * Generic Timer Interrupts handling
2683 */
2684void ath_gen_timer_isr(struct ath_hw *ah)
2685{
2686 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2687 struct ath_gen_timer *timer;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002688 struct ath_common *common = ath9k_hw_common(ah);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302689 u32 trigger_mask, thresh_mask, index;
2690
2691 /* get hardware generic timer interrupt status */
2692 trigger_mask = ah->intr_gen_timer_trigger;
2693 thresh_mask = ah->intr_gen_timer_thresh;
2694 trigger_mask &= timer_table->timer_mask.val;
2695 thresh_mask &= timer_table->timer_mask.val;
2696
2697 trigger_mask &= ~thresh_mask;
2698
2699 while (thresh_mask) {
2700 index = rightmost_index(timer_table, &thresh_mask);
2701 timer = timer_table->timers[index];
2702 BUG_ON(!timer);
Joe Perches226afe62010-12-02 19:12:37 -08002703 ath_dbg(common, ATH_DBG_HWTIMER,
2704 "TSF overflow for Gen timer %d\n", index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302705 timer->overflow(timer->arg);
2706 }
2707
2708 while (trigger_mask) {
2709 index = rightmost_index(timer_table, &trigger_mask);
2710 timer = timer_table->timers[index];
2711 BUG_ON(!timer);
Joe Perches226afe62010-12-02 19:12:37 -08002712 ath_dbg(common, ATH_DBG_HWTIMER,
2713 "Gen timer[%d] trigger\n", index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302714 timer->trigger(timer->arg);
2715 }
2716}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002717EXPORT_SYMBOL(ath_gen_timer_isr);
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002718
Sujith05020d22010-03-17 14:25:23 +05302719/********/
2720/* HTC */
2721/********/
2722
2723void ath9k_hw_htc_resetinit(struct ath_hw *ah)
2724{
2725 ah->htc_reset_init = true;
2726}
2727EXPORT_SYMBOL(ath9k_hw_htc_resetinit);
2728
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002729static struct {
2730 u32 version;
2731 const char * name;
2732} ath_mac_bb_names[] = {
2733 /* Devices with external radios */
2734 { AR_SREV_VERSION_5416_PCI, "5416" },
2735 { AR_SREV_VERSION_5416_PCIE, "5418" },
2736 { AR_SREV_VERSION_9100, "9100" },
2737 { AR_SREV_VERSION_9160, "9160" },
2738 /* Single-chip solutions */
2739 { AR_SREV_VERSION_9280, "9280" },
2740 { AR_SREV_VERSION_9285, "9285" },
Luis R. Rodriguez11158472009-10-27 12:59:35 -04002741 { AR_SREV_VERSION_9287, "9287" },
2742 { AR_SREV_VERSION_9271, "9271" },
Luis R. Rodriguezec839032010-04-15 17:39:20 -04002743 { AR_SREV_VERSION_9300, "9300" },
Gabor Juhos2c8e5932011-06-21 11:23:21 +02002744 { AR_SREV_VERSION_9330, "9330" },
Senthil Balasubramanian8f06ca22011-04-01 17:16:33 +05302745 { AR_SREV_VERSION_9485, "9485" },
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002746};
2747
2748/* For devices with external radios */
2749static struct {
2750 u16 version;
2751 const char * name;
2752} ath_rf_names[] = {
2753 { 0, "5133" },
2754 { AR_RAD5133_SREV_MAJOR, "5133" },
2755 { AR_RAD5122_SREV_MAJOR, "5122" },
2756 { AR_RAD2133_SREV_MAJOR, "2133" },
2757 { AR_RAD2122_SREV_MAJOR, "2122" }
2758};
2759
2760/*
2761 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
2762 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04002763static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002764{
2765 int i;
2766
2767 for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
2768 if (ath_mac_bb_names[i].version == mac_bb_version) {
2769 return ath_mac_bb_names[i].name;
2770 }
2771 }
2772
2773 return "????";
2774}
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002775
2776/*
2777 * Return the RF name. "????" is returned if the RF is unknown.
2778 * Used for devices with external radios.
2779 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04002780static const char *ath9k_hw_rf_name(u16 rf_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002781{
2782 int i;
2783
2784 for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
2785 if (ath_rf_names[i].version == rf_version) {
2786 return ath_rf_names[i].name;
2787 }
2788 }
2789
2790 return "????";
2791}
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04002792
2793void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
2794{
2795 int used;
2796
2797 /* chipsets >= AR9280 are single-chip */
Felix Fietkau7a370812010-09-22 12:34:52 +02002798 if (AR_SREV_9280_20_OR_LATER(ah)) {
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04002799 used = snprintf(hw_name, len,
2800 "Atheros AR%s Rev:%x",
2801 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
2802 ah->hw_version.macRev);
2803 }
2804 else {
2805 used = snprintf(hw_name, len,
2806 "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
2807 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
2808 ah->hw_version.macRev,
2809 ath9k_hw_rf_name((ah->hw_version.analog5GhzRev &
2810 AR_RADIO_SREV_MAJOR)),
2811 ah->hw_version.phyRev);
2812 }
2813
2814 hw_name[used] = '\0';
2815}
2816EXPORT_SYMBOL(ath9k_hw_name);