blob: 77a807a844aca6a5d7f9dfb63686dd34a982ea50 [file] [log] [blame]
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001config ARM64
2 def_bool y
Suthikulpanit, Suraveeb6197b92015-06-10 11:08:53 -05003 select ACPI_CCA_REQUIRED if ACPI
Lorenzo Pieralisid8f4f162015-03-24 17:58:51 +00004 select ACPI_GENERIC_GSI if ACPI
Al Stone6933de02015-03-24 14:02:51 +00005 select ACPI_REDUCED_HARDWARE_ONLY if ACPI
Tomasz Nowicki0cb07862016-06-10 21:55:19 +02006 select ACPI_MCFG if ACPI
Aleksey Makarov888125a2016-09-27 23:54:14 +03007 select ACPI_SPCR_TABLE if ACPI
Scott Wood1d8f51d2016-09-22 03:35:18 -05008 select ARCH_CLOCKSOURCE_DATA
Dan Williams21266be2015-11-19 18:19:29 -08009 select ARCH_HAS_DEVMEM_IS_ALLOWED
Jon Masters38b04a72016-06-20 13:56:13 +030010 select ARCH_HAS_ACPI_TABLE_UPGRADE if ACPI
Kees Cook2b68f6c2015-04-14 15:48:00 -070011 select ARCH_HAS_ELF_RANDOMIZE
Riku Voipio957e3fa2014-12-12 16:57:44 -080012 select ARCH_HAS_GCOV_PROFILE_ALL
Yisheng Xie14f09912016-10-07 17:01:49 -070013 select ARCH_HAS_GIGANTIC_PAGE
Alexander Potapenko5e4c7542016-06-16 18:39:52 +020014 select ARCH_HAS_KCOV
Laura Abbott308c09f2014-08-08 14:23:25 -070015 select ARCH_HAS_SG_CHAIN
Lorenzo Pieralisi1f850082013-09-04 10:55:17 +010016 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
Sudeep Hollac63c8702014-05-09 10:33:01 +010017 select ARCH_USE_CMPXCHG_LOCKREF
Peter Zijlstra4badad32014-06-06 19:53:16 +020018 select ARCH_SUPPORTS_ATOMIC_RMW
Ganapatrao Kulkarni56166232016-04-08 15:50:28 -070019 select ARCH_SUPPORTS_NUMA_BALANCING
Will Deacon6212a512012-11-07 14:16:28 +000020 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
Catalin Marinasb6f35982013-01-29 18:25:41 +000021 select ARCH_WANT_FRAME_POINTERS
Yang Shif0b7f8a2016-02-05 15:50:18 -080022 select ARCH_HAS_UBSAN_SANITIZE_ALL
Catalin Marinas25c92a32012-12-18 15:26:13 +000023 select ARM_AMBA
Mark Rutland1aee5d72012-11-20 10:06:00 +000024 select ARM_ARCH_TIMER
Catalin Marinasc4188ed2013-01-14 12:39:31 +000025 select ARM_GIC
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010026 select AUDIT_ARCH_COMPAT_GENERIC
Arnd Bergmann3ee80362016-06-15 15:47:33 -050027 select ARM_GIC_V2M if PCI
Marc Zyngier021f6532014-06-30 16:01:31 +010028 select ARM_GIC_V3
Arnd Bergmann3ee80362016-06-15 15:47:33 -050029 select ARM_GIC_V3_ITS if PCI
Mark Rutlandbff60792015-07-31 15:46:16 +010030 select ARM_PSCI_FW
Will Deaconadace892013-05-08 17:29:24 +010031 select BUILDTIME_EXTABLE_SORT
Catalin Marinasdb2789b2012-12-18 15:27:25 +000032 select CLONE_BACKWARDS
Deepak Saxena7ca2ef32012-09-22 10:33:36 -070033 select COMMON_CLK
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +000034 select CPU_PM if (SUSPEND || CPU_IDLE)
Will Deacon7bc13fd2013-11-06 19:32:13 +000035 select DCACHE_WORD_ACCESS
Catalin Marinasef375662015-07-07 17:15:39 +010036 select EDAC_SUPPORT
Yang Shi2f34f172015-11-09 10:09:55 -080037 select FRAME_POINTER
Laura Abbottd4932f92014-10-09 15:26:44 -070038 select GENERIC_ALLOCATOR
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010039 select GENERIC_CLOCKEVENTS
Will Deacon4b3dc962015-05-29 18:28:44 +010040 select GENERIC_CLOCKEVENTS_BROADCAST
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +000041 select GENERIC_CPU_AUTOPROBE
Mark Salterbf4b5582014-04-07 15:39:52 -070042 select GENERIC_EARLY_IOREMAP
Leo Yan2314ee42015-08-21 04:40:22 +010043 select GENERIC_IDLE_POLL_SETUP
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010044 select GENERIC_IRQ_PROBE
45 select GENERIC_IRQ_SHOW
Sudeep Holla6544e672015-04-22 18:16:33 +010046 select GENERIC_IRQ_SHOW_LEVEL
Arnd Bergmanncb61f672014-11-19 14:09:07 +010047 select GENERIC_PCI_IOMAP
Stephen Boyd65cd4f62013-07-18 16:21:18 -070048 select GENERIC_SCHED_CLOCK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010049 select GENERIC_SMP_IDLE_THREAD
Will Deacon12a0ef72013-11-06 17:20:22 +000050 select GENERIC_STRNCPY_FROM_USER
51 select GENERIC_STRNLEN_USER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010052 select GENERIC_TIME_VSYSCALL
Marc Zyngiera1ddc742014-08-26 11:03:17 +010053 select HANDLE_DOMAIN_IRQ
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010054 select HARDIRQS_SW_RESEND
Steve Capper5284e1b2014-10-24 13:22:20 +010055 select HAVE_ALIGNED_STRUCT_PAGE if SLUB
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010056 select HAVE_ARCH_AUDITSYSCALL
Yalin Wang8e7a4ce2014-11-03 03:02:23 +010057 select HAVE_ARCH_BITREVERSE
Kees Cookfaf5b632016-06-23 15:59:42 -070058 select HAVE_ARCH_HARDENED_USERCOPY
Ard Biesheuvel324420b2016-02-16 13:52:35 +010059 select HAVE_ARCH_HUGE_VMAP
Jiang Liu9732caf2014-01-07 22:17:13 +080060 select HAVE_ARCH_JUMP_LABEL
Andrey Ryabininf1b90322015-11-17 18:47:08 +030061 select HAVE_ARCH_KASAN if SPARSEMEM_VMEMMAP && !(ARM64_16K_PAGES && ARM64_VA_BITS_48)
Vijaya Kumar K95292472014-01-28 11:20:22 +000062 select HAVE_ARCH_KGDB
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -080063 select HAVE_ARCH_MMAP_RND_BITS
64 select HAVE_ARCH_MMAP_RND_COMPAT_BITS if COMPAT
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +000065 select HAVE_ARCH_SECCOMP_FILTER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010066 select HAVE_ARCH_TRACEHOOK
Yang Shi8ee70872016-04-18 11:16:14 -070067 select HAVE_ARCH_TRANSPARENT_HUGEPAGE
68 select HAVE_ARM_SMCCC
Daniel Borkmann60777762016-05-13 19:08:28 +020069 select HAVE_EBPF_JIT
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +010070 select HAVE_C_RECORDMCOUNT
Laura Abbottc0c264a2014-06-25 23:55:03 +010071 select HAVE_CC_STACKPROTECTOR
Steve Capper5284e1b2014-10-24 13:22:20 +010072 select HAVE_CMPXCHG_DOUBLE
Will Deacon95eff6b2015-05-29 14:57:47 +010073 select HAVE_CMPXCHG_LOCAL
Yang Shi8ee70872016-04-18 11:16:14 -070074 select HAVE_CONTEXT_TRACKING
Catalin Marinas9b2a60c2012-10-08 16:28:13 -070075 select HAVE_DEBUG_BUGVERBOSE
Catalin Marinasb69ec422012-10-08 16:28:11 -070076 select HAVE_DEBUG_KMEMLEAK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010077 select HAVE_DMA_API_DEBUG
Laura Abbott6ac21042013-12-12 19:28:33 +000078 select HAVE_DMA_CONTIGUOUS
AKASHI Takahirobd7d38d2014-04-30 10:54:34 +010079 select HAVE_DYNAMIC_FTRACE
Will Deacon50afc332013-12-16 17:50:08 +000080 select HAVE_EFFICIENT_UNALIGNED_ACCESS
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +010081 select HAVE_FTRACE_MCOUNT_RECORD
AKASHI Takahiro819e50e2014-04-30 18:54:33 +090082 select HAVE_FUNCTION_TRACER
83 select HAVE_FUNCTION_GRAPH_TRACER
Emese Revfy6b90bd42016-05-24 00:09:38 +020084 select HAVE_GCC_PLUGINS
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010085 select HAVE_GENERIC_DMA_COHERENT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010086 select HAVE_HW_BREAKPOINT if PERF_EVENTS
Will Deacon24da2082015-11-23 15:12:59 +000087 select HAVE_IRQ_TIME_ACCOUNTING
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010088 select HAVE_MEMBLOCK
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -070089 select HAVE_MEMBLOCK_NODE_MAP if NUMA
Mark Rutland55834a72014-02-07 17:12:45 +000090 select HAVE_PATA_PLATFORM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010091 select HAVE_PERF_EVENTS
Jean Pihet2ee0d7f2014-02-03 19:18:27 +010092 select HAVE_PERF_REGS
93 select HAVE_PERF_USER_STACK_DUMP
David A. Long0a8ea522016-07-08 12:35:45 -040094 select HAVE_REGS_AND_STACK_ACCESS_API
Steve Capper5e5f6dc2014-10-09 15:29:23 -070095 select HAVE_RCU_TABLE_FREE
AKASHI Takahiro055b1212014-04-30 10:54:36 +010096 select HAVE_SYSCALL_TRACEPOINTS
Sandeepa Prabhu2dd0e8d2016-07-08 12:35:48 -040097 select HAVE_KPROBES
Sandeepa Prabhufcfd7082016-07-08 12:35:53 -040098 select HAVE_KRETPROBES if HAVE_KPROBES
Robin Murphy876945d2015-10-01 20:14:00 +010099 select IOMMU_DMA if IOMMU_SUPPORT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100100 select IRQ_DOMAIN
Anders Roxelle8557d12015-04-27 22:53:09 +0200101 select IRQ_FORCED_THREADING
Catalin Marinasfea2aca2012-10-16 11:26:57 +0100102 select MODULES_USE_ELF_RELA
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100103 select NO_BOOTMEM
104 select OF
105 select OF_EARLY_FLATTREE
Marek Szyprowski9bf14b72014-02-28 14:42:55 +0100106 select OF_RESERVED_MEM
Tomasz Nowicki0cb07862016-06-10 21:55:19 +0200107 select PCI_ECAM if ACPI
Catalin Marinasaa1e8ec2013-02-28 18:14:37 +0000108 select POWER_RESET
109 select POWER_SUPPLY
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100110 select SPARSE_IRQ
Catalin Marinas7ac57a82012-10-08 16:28:16 -0700111 select SYSCTL_EXCEPTION_TRACE
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100112 help
113 ARM 64-bit (AArch64) Linux support.
114
115config 64BIT
116 def_bool y
117
118config ARCH_PHYS_ADDR_T_64BIT
119 def_bool y
120
121config MMU
122 def_bool y
123
Mark Rutland40982fd2016-08-25 17:23:23 +0100124config DEBUG_RODATA
125 def_bool y
126
Mark Rutland030c4d22016-05-31 15:57:59 +0100127config ARM64_PAGE_SHIFT
128 int
129 default 16 if ARM64_64K_PAGES
130 default 14 if ARM64_16K_PAGES
131 default 12
132
133config ARM64_CONT_SHIFT
134 int
135 default 5 if ARM64_64K_PAGES
136 default 7 if ARM64_16K_PAGES
137 default 4
138
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -0800139config ARCH_MMAP_RND_BITS_MIN
140 default 14 if ARM64_64K_PAGES
141 default 16 if ARM64_16K_PAGES
142 default 18
143
144# max bits determined by the following formula:
145# VA_BITS - PAGE_SHIFT - 3
146config ARCH_MMAP_RND_BITS_MAX
147 default 19 if ARM64_VA_BITS=36
148 default 24 if ARM64_VA_BITS=39
149 default 27 if ARM64_VA_BITS=42
150 default 30 if ARM64_VA_BITS=47
151 default 29 if ARM64_VA_BITS=48 && ARM64_64K_PAGES
152 default 31 if ARM64_VA_BITS=48 && ARM64_16K_PAGES
153 default 33 if ARM64_VA_BITS=48
154 default 14 if ARM64_64K_PAGES
155 default 16 if ARM64_16K_PAGES
156 default 18
157
158config ARCH_MMAP_RND_COMPAT_BITS_MIN
159 default 7 if ARM64_64K_PAGES
160 default 9 if ARM64_16K_PAGES
161 default 11
162
163config ARCH_MMAP_RND_COMPAT_BITS_MAX
164 default 16
165
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700166config NO_IOPORT_MAP
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100167 def_bool y if !PCI
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100168
169config STACKTRACE_SUPPORT
170 def_bool y
171
Jeff Vander Stoepbf0c4e02015-08-18 20:50:10 +0100172config ILLEGAL_POINTER_VALUE
173 hex
174 default 0xdead000000000000
175
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100176config LOCKDEP_SUPPORT
177 def_bool y
178
179config TRACE_IRQFLAGS_SUPPORT
180 def_bool y
181
Will Deaconc209f792014-03-14 17:47:05 +0000182config RWSEM_XCHGADD_ALGORITHM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100183 def_bool y
184
Dave P Martin9fb74102015-07-24 16:37:48 +0100185config GENERIC_BUG
186 def_bool y
187 depends on BUG
188
189config GENERIC_BUG_RELATIVE_POINTERS
190 def_bool y
191 depends on GENERIC_BUG
192
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100193config GENERIC_HWEIGHT
194 def_bool y
195
196config GENERIC_CSUM
197 def_bool y
198
199config GENERIC_CALIBRATE_DELAY
200 def_bool y
201
Catalin Marinas19e76402014-02-27 12:09:22 +0000202config ZONE_DMA
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100203 def_bool y
204
Steve Capper29e56942014-10-09 15:29:25 -0700205config HAVE_GENERIC_RCU_GUP
206 def_bool y
207
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100208config ARCH_DMA_ADDR_T_64BIT
209 def_bool y
210
211config NEED_DMA_MAP_STATE
212 def_bool y
213
214config NEED_SG_DMA_LENGTH
215 def_bool y
216
Will Deacon4b3dc962015-05-29 18:28:44 +0100217config SMP
218 def_bool y
219
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100220config SWIOTLB
221 def_bool y
222
223config IOMMU_HELPER
224 def_bool SWIOTLB
225
Ard Biesheuvel4cfb3612013-07-09 14:18:12 +0100226config KERNEL_MODE_NEON
227 def_bool y
228
Rob Herring92cc15f2014-04-18 17:19:59 -0500229config FIX_EARLYCON_MEM
230 def_bool y
231
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700232config PGTABLE_LEVELS
233 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100234 default 2 if ARM64_16K_PAGES && ARM64_VA_BITS_36
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700235 default 2 if ARM64_64K_PAGES && ARM64_VA_BITS_42
236 default 3 if ARM64_64K_PAGES && ARM64_VA_BITS_48
237 default 3 if ARM64_4K_PAGES && ARM64_VA_BITS_39
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100238 default 3 if ARM64_16K_PAGES && ARM64_VA_BITS_47
239 default 4 if !ARM64_64K_PAGES && ARM64_VA_BITS_48
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700240
Pratyush Anand9842cea2016-11-02 14:40:46 +0530241config ARCH_SUPPORTS_UPROBES
242 def_bool y
243
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100244source "init/Kconfig"
245
246source "kernel/Kconfig.freezer"
247
Olof Johansson6a377492015-07-20 12:09:16 -0700248source "arch/arm64/Kconfig.platforms"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100249
250menu "Bus support"
251
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100252config PCI
253 bool "PCI support"
254 help
255 This feature enables support for PCI bus system. If you say Y
256 here, the kernel will include drivers and infrastructure code
257 to support PCI bus devices.
258
259config PCI_DOMAINS
260 def_bool PCI
261
262config PCI_DOMAINS_GENERIC
263 def_bool PCI
264
265config PCI_SYSCALL
266 def_bool PCI
267
268source "drivers/pci/Kconfig"
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100269
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100270endmenu
271
272menu "Kernel Features"
273
Andre Przywarac0a01b82014-11-14 15:54:12 +0000274menu "ARM errata workarounds via the alternatives framework"
275
276config ARM64_ERRATUM_826319
277 bool "Cortex-A53: 826319: System might deadlock if a write cannot complete until read data is accepted"
278 default y
279 help
280 This option adds an alternative code sequence to work around ARM
281 erratum 826319 on Cortex-A53 parts up to r0p2 with an AMBA 4 ACE or
282 AXI master interface and an L2 cache.
283
284 If a Cortex-A53 uses an AMBA AXI4 ACE interface to other processors
285 and is unable to accept a certain write via this interface, it will
286 not progress on read data presented on the read data channel and the
287 system can deadlock.
288
289 The workaround promotes data cache clean instructions to
290 data cache clean-and-invalidate.
291 Please note that this does not necessarily enable the workaround,
292 as it depends on the alternative framework, which will only patch
293 the kernel if an affected CPU is detected.
294
295 If unsure, say Y.
296
297config ARM64_ERRATUM_827319
298 bool "Cortex-A53: 827319: Data cache clean instructions might cause overlapping transactions to the interconnect"
299 default y
300 help
301 This option adds an alternative code sequence to work around ARM
302 erratum 827319 on Cortex-A53 parts up to r0p2 with an AMBA 5 CHI
303 master interface and an L2 cache.
304
305 Under certain conditions this erratum can cause a clean line eviction
306 to occur at the same time as another transaction to the same address
307 on the AMBA 5 CHI interface, which can cause data corruption if the
308 interconnect reorders the two transactions.
309
310 The workaround promotes data cache clean instructions to
311 data cache clean-and-invalidate.
312 Please note that this does not necessarily enable the workaround,
313 as it depends on the alternative framework, which will only patch
314 the kernel if an affected CPU is detected.
315
316 If unsure, say Y.
317
318config ARM64_ERRATUM_824069
319 bool "Cortex-A53: 824069: Cache line might not be marked as clean after a CleanShared snoop"
320 default y
321 help
322 This option adds an alternative code sequence to work around ARM
323 erratum 824069 on Cortex-A53 parts up to r0p2 when it is connected
324 to a coherent interconnect.
325
326 If a Cortex-A53 processor is executing a store or prefetch for
327 write instruction at the same time as a processor in another
328 cluster is executing a cache maintenance operation to the same
329 address, then this erratum might cause a clean cache line to be
330 incorrectly marked as dirty.
331
332 The workaround promotes data cache clean instructions to
333 data cache clean-and-invalidate.
334 Please note that this option does not necessarily enable the
335 workaround, as it depends on the alternative framework, which will
336 only patch the kernel if an affected CPU is detected.
337
338 If unsure, say Y.
339
340config ARM64_ERRATUM_819472
341 bool "Cortex-A53: 819472: Store exclusive instructions might cause data corruption"
342 default y
343 help
344 This option adds an alternative code sequence to work around ARM
345 erratum 819472 on Cortex-A53 parts up to r0p1 with an L2 cache
346 present when it is connected to a coherent interconnect.
347
348 If the processor is executing a load and store exclusive sequence at
349 the same time as a processor in another cluster is executing a cache
350 maintenance operation to the same address, then this erratum might
351 cause data corruption.
352
353 The workaround promotes data cache clean instructions to
354 data cache clean-and-invalidate.
355 Please note that this does not necessarily enable the workaround,
356 as it depends on the alternative framework, which will only patch
357 the kernel if an affected CPU is detected.
358
359 If unsure, say Y.
360
361config ARM64_ERRATUM_832075
362 bool "Cortex-A57: 832075: possible deadlock on mixing exclusive memory accesses with device loads"
363 default y
364 help
365 This option adds an alternative code sequence to work around ARM
366 erratum 832075 on Cortex-A57 parts up to r1p2.
367
368 Affected Cortex-A57 parts might deadlock when exclusive load/store
369 instructions to Write-Back memory are mixed with Device loads.
370
371 The workaround is to promote device loads to use Load-Acquire
372 semantics.
373 Please note that this does not necessarily enable the workaround,
374 as it depends on the alternative framework, which will only patch
375 the kernel if an affected CPU is detected.
376
377 If unsure, say Y.
378
Marc Zyngier498cd5c2015-11-16 10:28:18 +0000379config ARM64_ERRATUM_834220
380 bool "Cortex-A57: 834220: Stage 2 translation fault might be incorrectly reported in presence of a Stage 1 fault"
381 depends on KVM
382 default y
383 help
384 This option adds an alternative code sequence to work around ARM
385 erratum 834220 on Cortex-A57 parts up to r1p2.
386
387 Affected Cortex-A57 parts might report a Stage 2 translation
388 fault as the result of a Stage 1 fault for load crossing a
389 page boundary when there is a permission or device memory
390 alignment fault at Stage 1 and a translation fault at Stage 2.
391
392 The workaround is to verify that the Stage 1 translation
393 doesn't generate a fault before handling the Stage 2 fault.
394 Please note that this does not necessarily enable the workaround,
395 as it depends on the alternative framework, which will only patch
396 the kernel if an affected CPU is detected.
397
398 If unsure, say Y.
399
Will Deacon905e8c52015-03-23 19:07:02 +0000400config ARM64_ERRATUM_845719
401 bool "Cortex-A53: 845719: a load might read incorrect data"
402 depends on COMPAT
403 default y
404 help
405 This option adds an alternative code sequence to work around ARM
406 erratum 845719 on Cortex-A53 parts up to r0p4.
407
408 When running a compat (AArch32) userspace on an affected Cortex-A53
409 part, a load at EL0 from a virtual address that matches the bottom 32
410 bits of the virtual address used by a recent load at (AArch64) EL1
411 might return incorrect data.
412
413 The workaround is to write the contextidr_el1 register on exception
414 return to a 32-bit task.
415 Please note that this does not necessarily enable the workaround,
416 as it depends on the alternative framework, which will only patch
417 the kernel if an affected CPU is detected.
418
419 If unsure, say Y.
420
Will Deacondf057cc2015-03-17 12:15:02 +0000421config ARM64_ERRATUM_843419
422 bool "Cortex-A53: 843419: A load or store might access an incorrect address"
Will Deacondf057cc2015-03-17 12:15:02 +0000423 default y
Will Deacon6ffe9922016-08-22 11:58:36 +0100424 select ARM64_MODULE_CMODEL_LARGE if MODULES
Will Deacondf057cc2015-03-17 12:15:02 +0000425 help
Will Deacon6ffe9922016-08-22 11:58:36 +0100426 This option links the kernel with '--fix-cortex-a53-843419' and
427 builds modules using the large memory model in order to avoid the use
428 of the ADRP instruction, which can cause a subsequent memory access
429 to use an incorrect address on Cortex-A53 parts up to r0p4.
Will Deacondf057cc2015-03-17 12:15:02 +0000430
431 If unsure, say Y.
432
Robert Richter94100972015-09-21 22:58:38 +0200433config CAVIUM_ERRATUM_22375
434 bool "Cavium erratum 22375, 24313"
435 default y
436 help
437 Enable workaround for erratum 22375, 24313.
438
439 This implements two gicv3-its errata workarounds for ThunderX. Both
440 with small impact affecting only ITS table allocation.
441
442 erratum 22375: only alloc 8MB table size
443 erratum 24313: ignore memory access type
444
445 The fixes are in ITS initialization and basically ignore memory access
446 type and table size provided by the TYPER and BASER registers.
447
448 If unsure, say Y.
449
Ganapatrao Kulkarnifbf8f402016-05-25 15:29:20 +0200450config CAVIUM_ERRATUM_23144
451 bool "Cavium erratum 23144: ITS SYNC hang on dual socket system"
452 depends on NUMA
453 default y
454 help
455 ITS SYNC command hang for cross node io and collections/cpu mapping.
456
457 If unsure, say Y.
458
Robert Richter6d4e11c2015-09-21 22:58:35 +0200459config CAVIUM_ERRATUM_23154
460 bool "Cavium erratum 23154: Access to ICC_IAR1_EL1 is not sync'ed"
461 default y
462 help
463 The gicv3 of ThunderX requires a modified version for
464 reading the IAR status to ensure data synchronization
465 (access to icc_iar1_el1 is not sync'ed before and after).
466
467 If unsure, say Y.
468
Andrew Pinski104a0c02016-02-24 17:44:57 -0800469config CAVIUM_ERRATUM_27456
470 bool "Cavium erratum 27456: Broadcast TLBI instructions may cause icache corruption"
471 default y
472 help
473 On ThunderX T88 pass 1.x through 2.1 parts, broadcast TLBI
474 instructions may cause the icache to become corrupted if it
475 contains data for a non-current ASID. The fix is to
476 invalidate the icache when changing the mm context.
477
478 If unsure, say Y.
479
Andre Przywarac0a01b82014-11-14 15:54:12 +0000480endmenu
481
482
Jungseok Leee41ceed2014-05-12 10:40:38 +0100483choice
484 prompt "Page size"
485 default ARM64_4K_PAGES
486 help
487 Page size (translation granule) configuration.
488
489config ARM64_4K_PAGES
490 bool "4KB"
491 help
492 This feature enables 4KB pages support.
493
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100494config ARM64_16K_PAGES
495 bool "16KB"
496 help
497 The system will use 16KB pages support. AArch32 emulation
498 requires applications compiled with 16K (or a multiple of 16K)
499 aligned segments.
500
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100501config ARM64_64K_PAGES
Jungseok Leee41ceed2014-05-12 10:40:38 +0100502 bool "64KB"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100503 help
504 This feature enables 64KB pages support (4KB by default)
505 allowing only two levels of page tables and faster TLB
Suzuki K. Poulosedb488be2015-10-19 14:19:34 +0100506 look-up. AArch32 emulation requires applications compiled
507 with 64K aligned segments.
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100508
Jungseok Leee41ceed2014-05-12 10:40:38 +0100509endchoice
510
511choice
512 prompt "Virtual address space size"
513 default ARM64_VA_BITS_39 if ARM64_4K_PAGES
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100514 default ARM64_VA_BITS_47 if ARM64_16K_PAGES
Jungseok Leee41ceed2014-05-12 10:40:38 +0100515 default ARM64_VA_BITS_42 if ARM64_64K_PAGES
516 help
517 Allows choosing one of multiple possible virtual address
518 space sizes. The level of translation table is determined by
519 a combination of page size and virtual address space size.
520
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100521config ARM64_VA_BITS_36
Catalin Marinas56a3f302015-10-20 14:59:20 +0100522 bool "36-bit" if EXPERT
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100523 depends on ARM64_16K_PAGES
524
Jungseok Leee41ceed2014-05-12 10:40:38 +0100525config ARM64_VA_BITS_39
526 bool "39-bit"
527 depends on ARM64_4K_PAGES
528
529config ARM64_VA_BITS_42
530 bool "42-bit"
531 depends on ARM64_64K_PAGES
532
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100533config ARM64_VA_BITS_47
534 bool "47-bit"
535 depends on ARM64_16K_PAGES
536
Jungseok Leec79b9542014-05-12 18:40:51 +0900537config ARM64_VA_BITS_48
538 bool "48-bit"
Jungseok Leec79b9542014-05-12 18:40:51 +0900539
Jungseok Leee41ceed2014-05-12 10:40:38 +0100540endchoice
541
542config ARM64_VA_BITS
543 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100544 default 36 if ARM64_VA_BITS_36
Jungseok Leee41ceed2014-05-12 10:40:38 +0100545 default 39 if ARM64_VA_BITS_39
546 default 42 if ARM64_VA_BITS_42
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100547 default 47 if ARM64_VA_BITS_47
Jungseok Leec79b9542014-05-12 18:40:51 +0900548 default 48 if ARM64_VA_BITS_48
Jungseok Leee41ceed2014-05-12 10:40:38 +0100549
Will Deacona8720132013-10-11 14:52:19 +0100550config CPU_BIG_ENDIAN
551 bool "Build big-endian kernel"
552 help
553 Say Y if you plan on running a kernel in big-endian mode.
554
Mark Brownf6e763b2014-03-04 07:51:17 +0000555config SCHED_MC
556 bool "Multi-core scheduler support"
Mark Brownf6e763b2014-03-04 07:51:17 +0000557 help
558 Multi-core scheduler support improves the CPU scheduler's decision
559 making when dealing with multi-core CPU chips at a cost of slightly
560 increased overhead in some places. If unsure say N here.
561
562config SCHED_SMT
563 bool "SMT scheduler support"
Mark Brownf6e763b2014-03-04 07:51:17 +0000564 help
565 Improves the CPU scheduler's decision making when dealing with
566 MultiThreading at a cost of slightly increased overhead in some
567 places. If unsure say N here.
568
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100569config NR_CPUS
Ganapatrao Kulkarni62aa9652015-03-18 11:01:18 +0000570 int "Maximum number of CPUs (2-4096)"
571 range 2 4096
Vinayak Kale15942852013-04-24 10:06:57 +0100572 # These have to remain sorted largest to smallest
Robert Richtere3672642014-09-08 12:44:48 +0100573 default "64"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100574
Mark Rutland9327e2c2013-10-24 20:30:18 +0100575config HOTPLUG_CPU
576 bool "Support for hot-pluggable CPUs"
Yang Yingliang217d4532015-09-24 17:32:14 +0800577 select GENERIC_IRQ_MIGRATION
Mark Rutland9327e2c2013-10-24 20:30:18 +0100578 help
579 Say Y here to experiment with turning CPUs off and on. CPUs
580 can be controlled through /sys/devices/system/cpu.
581
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700582# Common NUMA Features
583config NUMA
584 bool "Numa Memory Allocation and Scheduler Support"
Kefeng Wang0c2a6cc2016-09-26 15:36:50 +0800585 select ACPI_NUMA if ACPI
586 select OF_NUMA
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700587 help
588 Enable NUMA (Non Uniform Memory Access) support.
589
590 The kernel will try to allocate memory used by a CPU on the
591 local memory of the CPU and add some more
592 NUMA awareness to the kernel.
593
594config NODES_SHIFT
595 int "Maximum NUMA Nodes (as a power of 2)"
596 range 1 10
597 default "2"
598 depends on NEED_MULTIPLE_NODES
599 help
600 Specify the maximum number of NUMA Nodes available on the target
601 system. Increases memory reserved to accommodate various tables.
602
603config USE_PERCPU_NUMA_NODE_ID
604 def_bool y
605 depends on NUMA
606
Zhen Lei7af3a0a2016-09-01 14:55:00 +0800607config HAVE_SETUP_PER_CPU_AREA
608 def_bool y
609 depends on NUMA
610
611config NEED_PER_CPU_EMBED_FIRST_CHUNK
612 def_bool y
613 depends on NUMA
614
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100615source kernel/Kconfig.preempt
Kefeng Wangf90df5e2015-10-26 11:48:16 +0800616source kernel/Kconfig.hz
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100617
Laura Abbott83863f22016-02-05 16:24:47 -0800618config ARCH_SUPPORTS_DEBUG_PAGEALLOC
619 def_bool y
620
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100621config ARCH_HAS_HOLES_MEMORYMODEL
622 def_bool y if SPARSEMEM
623
624config ARCH_SPARSEMEM_ENABLE
625 def_bool y
626 select SPARSEMEM_VMEMMAP_ENABLE
627
628config ARCH_SPARSEMEM_DEFAULT
629 def_bool ARCH_SPARSEMEM_ENABLE
630
631config ARCH_SELECT_MEMORY_MODEL
632 def_bool ARCH_SPARSEMEM_ENABLE
633
634config HAVE_ARCH_PFN_VALID
635 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
636
637config HW_PERF_EVENTS
Mark Rutland6475b2d2015-10-02 10:55:03 +0100638 def_bool y
639 depends on ARM_PMU
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100640
Steve Capper084bd292013-04-10 13:48:00 +0100641config SYS_SUPPORTS_HUGETLBFS
642 def_bool y
643
Steve Capper084bd292013-04-10 13:48:00 +0100644config ARCH_WANT_HUGE_PMD_SHARE
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100645 def_bool y if ARM64_4K_PAGES || (ARM64_16K_PAGES && !ARM64_VA_BITS_36)
Steve Capper084bd292013-04-10 13:48:00 +0100646
Catalin Marinasa41dc0e2014-04-03 17:48:54 +0100647config ARCH_HAS_CACHE_LINE_SIZE
648 def_bool y
649
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100650source "mm/Kconfig"
651
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +0000652config SECCOMP
653 bool "Enable seccomp to safely compute untrusted bytecode"
654 ---help---
655 This kernel feature is useful for number crunching applications
656 that may need to compute untrusted bytecode during their
657 execution. By using pipes or other transports made available to
658 the process as file descriptors supporting the read/write
659 syscalls, it's possible to isolate those applications in
660 their own address space using seccomp. Once seccomp is
661 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
662 and the task is only allowed to execute a few safe syscalls
663 defined by each seccomp mode.
664
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +0000665config PARAVIRT
666 bool "Enable paravirtualization code"
667 help
668 This changes the kernel so it can modify itself when it is run
669 under a hypervisor, potentially improving performance significantly
670 over full virtualization.
671
672config PARAVIRT_TIME_ACCOUNTING
673 bool "Paravirtual steal time accounting"
674 select PARAVIRT
675 default n
676 help
677 Select this option to enable fine granularity task steal time
678 accounting. Time spent executing other tasks in parallel with
679 the current vCPU is discounted from the vCPU power. To account for
680 that, there can be a small performance impact.
681
682 If in doubt, say N here.
683
Geoff Levandd28f6df2016-06-23 17:54:48 +0000684config KEXEC
685 depends on PM_SLEEP_SMP
686 select KEXEC_CORE
687 bool "kexec system call"
688 ---help---
689 kexec is a system call that implements the ability to shutdown your
690 current kernel, and to start another kernel. It is like a reboot
691 but it is independent of the system firmware. And like a reboot
692 you can start any kernel with it, not just Linux.
693
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000694config XEN_DOM0
695 def_bool y
696 depends on XEN
697
698config XEN
Julien Grallc2ba1f72014-09-17 14:07:06 -0700699 bool "Xen guest support on ARM64"
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000700 depends on ARM64 && OF
Stefano Stabellini83862cc2013-10-10 13:40:44 +0000701 select SWIOTLB_XEN
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +0000702 select PARAVIRT
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000703 help
704 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM64.
705
Steve Capperd03bb142013-04-25 15:19:21 +0100706config FORCE_MAX_ZONEORDER
707 int
708 default "14" if (ARM64_64K_PAGES && TRANSPARENT_HUGEPAGE)
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100709 default "12" if (ARM64_16K_PAGES && TRANSPARENT_HUGEPAGE)
Steve Capperd03bb142013-04-25 15:19:21 +0100710 default "11"
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100711 help
712 The kernel memory allocator divides physically contiguous memory
713 blocks into "zones", where each zone is a power of two number of
714 pages. This option selects the largest power of two that the kernel
715 keeps in the memory allocator. If you need to allocate very large
716 blocks of physically contiguous memory, then you may need to
717 increase this value.
718
719 This config option is actually maximum order plus one. For example,
720 a value of 11 means that the largest free memory block is 2^10 pages.
721
722 We make sure that we can allocate upto a HugePage size for each configuration.
723 Hence we have :
724 MAX_ORDER = (PMD_SHIFT - PAGE_SHIFT) + 1 => PAGE_SHIFT - 2
725
726 However for 4K, we choose a higher default value, 11 as opposed to 10, giving us
727 4M allocations matching the default size used by generic code.
Steve Capperd03bb142013-04-25 15:19:21 +0100728
Will Deacon1b907f42014-11-20 16:51:10 +0000729menuconfig ARMV8_DEPRECATED
730 bool "Emulate deprecated/obsolete ARMv8 instructions"
731 depends on COMPAT
732 help
733 Legacy software support may require certain instructions
734 that have been deprecated or obsoleted in the architecture.
735
736 Enable this config to enable selective emulation of these
737 features.
738
739 If unsure, say Y
740
741if ARMV8_DEPRECATED
742
743config SWP_EMULATION
744 bool "Emulate SWP/SWPB instructions"
745 help
746 ARMv8 obsoletes the use of A32 SWP/SWPB instructions such that
747 they are always undefined. Say Y here to enable software
748 emulation of these instructions for userspace using LDXR/STXR.
749
750 In some older versions of glibc [<=2.8] SWP is used during futex
751 trylock() operations with the assumption that the code will not
752 be preempted. This invalid assumption may be more likely to fail
753 with SWP emulation enabled, leading to deadlock of the user
754 application.
755
756 NOTE: when accessing uncached shared regions, LDXR/STXR rely
757 on an external transaction monitoring block called a global
758 monitor to maintain update atomicity. If your system does not
759 implement a global monitor, this option can cause programs that
760 perform SWP operations to uncached memory to deadlock.
761
762 If unsure, say Y
763
764config CP15_BARRIER_EMULATION
765 bool "Emulate CP15 Barrier instructions"
766 help
767 The CP15 barrier instructions - CP15ISB, CP15DSB, and
768 CP15DMB - are deprecated in ARMv8 (and ARMv7). It is
769 strongly recommended to use the ISB, DSB, and DMB
770 instructions instead.
771
772 Say Y here to enable software emulation of these
773 instructions for AArch32 userspace code. When this option is
774 enabled, CP15 barrier usage is traced which can help
775 identify software that needs updating.
776
777 If unsure, say Y
778
Suzuki K. Poulose2d888f42015-01-21 12:43:11 +0000779config SETEND_EMULATION
780 bool "Emulate SETEND instruction"
781 help
782 The SETEND instruction alters the data-endianness of the
783 AArch32 EL0, and is deprecated in ARMv8.
784
785 Say Y here to enable software emulation of the instruction
786 for AArch32 userspace code.
787
788 Note: All the cpus on the system must have mixed endian support at EL0
789 for this feature to be enabled. If a new CPU - which doesn't support mixed
790 endian - is hotplugged in after this feature has been enabled, there could
791 be unexpected results in the applications.
792
793 If unsure, say Y
Will Deacon1b907f42014-11-20 16:51:10 +0000794endif
795
Will Deacon0e4a0702015-07-27 15:54:13 +0100796menu "ARMv8.1 architectural features"
797
798config ARM64_HW_AFDBM
799 bool "Support for hardware updates of the Access and Dirty page flags"
800 default y
801 help
802 The ARMv8.1 architecture extensions introduce support for
803 hardware updates of the access and dirty information in page
804 table entries. When enabled in TCR_EL1 (HA and HD bits) on
805 capable processors, accesses to pages with PTE_AF cleared will
806 set this bit instead of raising an access flag fault.
807 Similarly, writes to read-only pages with the DBM bit set will
808 clear the read-only bit (AP[2]) instead of raising a
809 permission fault.
810
811 Kernels built with this configuration option enabled continue
812 to work on pre-ARMv8.1 hardware and the performance impact is
813 minimal. If unsure, say Y.
814
815config ARM64_PAN
816 bool "Enable support for Privileged Access Never (PAN)"
817 default y
818 help
819 Privileged Access Never (PAN; part of the ARMv8.1 Extensions)
820 prevents the kernel or hypervisor from accessing user-space (EL0)
821 memory directly.
822
823 Choosing this option will cause any unprotected (not using
824 copy_to_user et al) memory access to fail with a permission fault.
825
826 The feature is detected at runtime, and will remain as a 'nop'
827 instruction if the cpu does not implement the feature.
828
829config ARM64_LSE_ATOMICS
830 bool "Atomic instructions"
831 help
832 As part of the Large System Extensions, ARMv8.1 introduces new
833 atomic instructions that are designed specifically to scale in
834 very large systems.
835
836 Say Y here to make use of these instructions for the in-kernel
837 atomic routines. This incurs a small overhead on CPUs that do
838 not support these instructions and requires the kernel to be
839 built with binutils >= 2.25.
840
Marc Zyngier1f364c82014-02-19 09:33:14 +0000841config ARM64_VHE
842 bool "Enable support for Virtualization Host Extensions (VHE)"
843 default y
844 help
845 Virtualization Host Extensions (VHE) allow the kernel to run
846 directly at EL2 (instead of EL1) on processors that support
847 it. This leads to better performance for KVM, as they reduce
848 the cost of the world switch.
849
850 Selecting this option allows the VHE feature to be detected
851 at runtime, and does not affect processors that do not
852 implement this feature.
853
Will Deacon0e4a0702015-07-27 15:54:13 +0100854endmenu
855
Will Deaconf9933182016-02-26 16:30:14 +0000856menu "ARMv8.2 architectural features"
857
James Morse57f49592016-02-05 14:58:48 +0000858config ARM64_UAO
859 bool "Enable support for User Access Override (UAO)"
860 default y
861 help
862 User Access Override (UAO; part of the ARMv8.2 Extensions)
863 causes the 'unprivileged' variant of the load/store instructions to
864 be overriden to be privileged.
865
866 This option changes get_user() and friends to use the 'unprivileged'
867 variant of the load/store instructions. This ensures that user-space
868 really did have access to the supplied memory. When addr_limit is
869 set to kernel memory the UAO bit will be set, allowing privileged
870 access to kernel memory.
871
872 Choosing this option will cause copy_to_user() et al to use user-space
873 memory permissions.
874
875 The feature is detected at runtime, the kernel will use the
876 regular load/store instructions if the cpu does not implement the
877 feature.
878
Will Deaconf9933182016-02-26 16:30:14 +0000879endmenu
880
Ard Biesheuvelfd045f62015-11-24 12:37:35 +0100881config ARM64_MODULE_CMODEL_LARGE
882 bool
883
884config ARM64_MODULE_PLTS
885 bool
886 select ARM64_MODULE_CMODEL_LARGE
887 select HAVE_MOD_ARCH_SPECIFIC
888
Ard Biesheuvel1e48ef72016-01-26 09:13:44 +0100889config RELOCATABLE
890 bool
891 help
892 This builds the kernel as a Position Independent Executable (PIE),
893 which retains all relocation metadata required to relocate the
894 kernel binary at runtime to a different virtual address than the
895 address it was linked at.
896 Since AArch64 uses the RELA relocation format, this requires a
897 relocation pass at runtime even if the kernel is loaded at the
898 same address it was linked at.
899
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +0100900config RANDOMIZE_BASE
901 bool "Randomize the address of the kernel image"
Catalin Marinasb9c220b2016-07-26 10:16:55 -0700902 select ARM64_MODULE_PLTS if MODULES
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +0100903 select RELOCATABLE
904 help
905 Randomizes the virtual address at which the kernel image is
906 loaded, as a security feature that deters exploit attempts
907 relying on knowledge of the location of kernel internals.
908
909 It is the bootloader's job to provide entropy, by passing a
910 random u64 value in /chosen/kaslr-seed at kernel entry.
911
Ard Biesheuvel2b5fe072016-01-26 14:48:29 +0100912 When booting via the UEFI stub, it will invoke the firmware's
913 EFI_RNG_PROTOCOL implementation (if available) to supply entropy
914 to the kernel proper. In addition, it will randomise the physical
915 location of the kernel Image as well.
916
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +0100917 If unsure, say N.
918
919config RANDOMIZE_MODULE_REGION_FULL
920 bool "Randomize the module region independently from the core kernel"
Ard Biesheuvel8fe88a42016-10-17 16:18:39 +0100921 depends on RANDOMIZE_BASE && !DYNAMIC_FTRACE
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +0100922 default y
923 help
924 Randomizes the location of the module region without considering the
925 location of the core kernel. This way, it is impossible for modules
926 to leak information about the location of core kernel data structures
927 but it does imply that function calls between modules and the core
928 kernel will need to be resolved via veneers in the module PLT.
929
930 When this option is not set, the module region will be randomized over
931 a limited range that contains the [_stext, _etext] interval of the
932 core kernel, so branch relocations are always in range.
933
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100934endmenu
935
936menu "Boot options"
937
Lorenzo Pieralisi5e89c552016-01-26 11:10:38 +0000938config ARM64_ACPI_PARKING_PROTOCOL
939 bool "Enable support for the ARM64 ACPI parking protocol"
940 depends on ACPI
941 help
942 Enable support for the ARM64 ACPI parking protocol. If disabled
943 the kernel will not allow booting through the ARM64 ACPI parking
944 protocol even if the corresponding data is present in the ACPI
945 MADT table.
946
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100947config CMDLINE
948 string "Default kernel command string"
949 default ""
950 help
951 Provide a set of default command-line options at build time by
952 entering them here. As a minimum, you should specify the the
953 root device (e.g. root=/dev/nfs).
954
955config CMDLINE_FORCE
956 bool "Always use the default kernel command string"
957 help
958 Always use the default kernel command string, even if the boot
959 loader passes other arguments to the kernel.
960 This is useful if you cannot or don't want to change the
961 command-line options your boot loader passes to the kernel.
962
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +0200963config EFI_STUB
964 bool
965
Mark Salterf84d0272014-04-15 21:59:30 -0400966config EFI
967 bool "UEFI runtime support"
968 depends on OF && !CPU_BIG_ENDIAN
969 select LIBFDT
970 select UCS2_STRING
971 select EFI_PARAMS_FROM_FDT
Ard Biesheuvele15dd492014-07-04 19:41:53 +0200972 select EFI_RUNTIME_WRAPPERS
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +0200973 select EFI_STUB
974 select EFI_ARMSTUB
Mark Salterf84d0272014-04-15 21:59:30 -0400975 default y
976 help
977 This option provides support for runtime services provided
978 by UEFI firmware (such as non-volatile variables, realtime
Mark Salter3c7f2552014-04-15 22:47:52 -0400979 clock, and platform reset). A UEFI stub is also provided to
980 allow the kernel to be booted as an EFI application. This
981 is only useful on systems that have UEFI firmware.
Mark Salterf84d0272014-04-15 21:59:30 -0400982
Yi Lid1ae8c02014-10-04 23:46:43 +0800983config DMI
984 bool "Enable support for SMBIOS (DMI) tables"
985 depends on EFI
986 default y
987 help
988 This enables SMBIOS/DMI feature for systems.
989
990 This option is only useful on systems that have UEFI firmware.
991 However, even with this option, the resultant kernel should
992 continue to boot on existing non-UEFI platforms.
993
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100994endmenu
995
996menu "Userspace binary formats"
997
998source "fs/Kconfig.binfmt"
999
1000config COMPAT
1001 bool "Kernel support for 32-bit EL0"
Suzuki K. Poulose755e70b2015-10-19 14:19:32 +01001002 depends on ARM64_4K_PAGES || EXPERT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001003 select COMPAT_BINFMT_ELF
Catalin Marinasaf1839e2012-10-08 16:28:08 -07001004 select HAVE_UID16
Al Viro84b9e9b2012-12-25 16:29:11 -05001005 select OLD_SIGSUSPEND3
Al Viro51682032012-12-25 19:31:29 -05001006 select COMPAT_OLD_SIGACTION
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001007 help
1008 This option enables support for a 32-bit EL0 running under a 64-bit
1009 kernel at EL1. AArch32-specific components such as system calls,
1010 the user helper functions, VFP support and the ptrace interface are
1011 handled appropriately by the kernel.
1012
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +01001013 If you use a page size other than 4KB (i.e, 16KB or 64KB), please be aware
1014 that you will only be able to execute AArch32 binaries that were compiled
1015 with page size aligned segments.
Alexander Grafa8fcd8b2015-03-16 16:32:23 +00001016
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001017 If you want to execute 32-bit userspace applications, say Y.
1018
1019config SYSVIPC_COMPAT
1020 def_bool y
1021 depends on COMPAT && SYSVIPC
1022
1023endmenu
1024
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001025menu "Power management options"
1026
1027source "kernel/power/Kconfig"
1028
James Morse82869ac2016-04-27 17:47:12 +01001029config ARCH_HIBERNATION_POSSIBLE
1030 def_bool y
1031 depends on CPU_PM
1032
1033config ARCH_HIBERNATION_HEADER
1034 def_bool y
1035 depends on HIBERNATION
1036
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001037config ARCH_SUSPEND_POSSIBLE
1038 def_bool y
1039
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001040endmenu
1041
Lorenzo Pieralisi13072202013-07-17 14:54:21 +01001042menu "CPU Power Management"
1043
1044source "drivers/cpuidle/Kconfig"
1045
Rob Herring52e7e812014-02-24 11:27:57 +09001046source "drivers/cpufreq/Kconfig"
1047
1048endmenu
1049
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001050source "net/Kconfig"
1051
1052source "drivers/Kconfig"
1053
Mark Salterf84d0272014-04-15 21:59:30 -04001054source "drivers/firmware/Kconfig"
1055
Graeme Gregoryb6a02172015-03-24 14:02:53 +00001056source "drivers/acpi/Kconfig"
1057
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001058source "fs/Kconfig"
1059
Marc Zyngierc3eb5b12013-07-04 13:34:32 +01001060source "arch/arm64/kvm/Kconfig"
1061
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001062source "arch/arm64/Kconfig.debug"
1063
1064source "security/Kconfig"
1065
1066source "crypto/Kconfig"
Ard Biesheuvel2c988332014-03-06 16:23:33 +08001067if CRYPTO
1068source "arch/arm64/crypto/Kconfig"
1069endif
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001070
1071source "lib/Kconfig"