blob: cfe6dd747cc5568f209610da7c74e7c19e8cad9b [file] [log] [blame]
Andrew Victor62c16602006-11-30 12:27:38 +01001/*
Andrew Victor9d041262007-02-05 11:42:07 +01002 * arch/arm/mach-at91/at91sam9260.c
Andrew Victor62c16602006-11-30 12:27:38 +01003 *
4 * Copyright (C) 2006 SAN People
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 */
12
13#include <linux/module.h>
14
Nicolas Pitrec9dfafb2011-08-02 10:21:36 -040015#include <asm/proc-fns.h>
Russell King80b02c12009-01-08 10:01:47 +000016#include <asm/irq.h>
Andrew Victor62c16602006-11-30 12:27:38 +010017#include <asm/mach/arch.h>
18#include <asm/mach/map.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010019#include <mach/cpu.h>
Jean-Christophe PLAGNIOL-VILLARD8c3583b2011-04-23 22:12:57 +080020#include <mach/at91_dbgu.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010021#include <mach/at91sam9260.h>
22#include <mach/at91_pmc.h>
23#include <mach/at91_rstc.h>
Andrew Victor62c16602006-11-30 12:27:38 +010024
Jean-Christophe PLAGNIOL-VILLARD21d08b92011-04-23 15:28:34 +080025#include "soc.h"
Andrew Victor62c16602006-11-30 12:27:38 +010026#include "generic.h"
27#include "clock.h"
Jean-Christophe PLAGNIOL-VILLARDfaee0cc2011-10-14 01:37:09 +080028#include "sam9_smc.h"
Andrew Victor62c16602006-11-30 12:27:38 +010029
Andrew Victor62c16602006-11-30 12:27:38 +010030/* --------------------------------------------------------------------
31 * Clocks
32 * -------------------------------------------------------------------- */
33
34/*
35 * The peripheral clocks.
36 */
37static struct clk pioA_clk = {
38 .name = "pioA_clk",
39 .pmc_mask = 1 << AT91SAM9260_ID_PIOA,
40 .type = CLK_TYPE_PERIPHERAL,
41};
42static struct clk pioB_clk = {
43 .name = "pioB_clk",
44 .pmc_mask = 1 << AT91SAM9260_ID_PIOB,
45 .type = CLK_TYPE_PERIPHERAL,
46};
47static struct clk pioC_clk = {
48 .name = "pioC_clk",
49 .pmc_mask = 1 << AT91SAM9260_ID_PIOC,
50 .type = CLK_TYPE_PERIPHERAL,
51};
52static struct clk adc_clk = {
53 .name = "adc_clk",
54 .pmc_mask = 1 << AT91SAM9260_ID_ADC,
55 .type = CLK_TYPE_PERIPHERAL,
56};
57static struct clk usart0_clk = {
58 .name = "usart0_clk",
59 .pmc_mask = 1 << AT91SAM9260_ID_US0,
60 .type = CLK_TYPE_PERIPHERAL,
61};
62static struct clk usart1_clk = {
63 .name = "usart1_clk",
64 .pmc_mask = 1 << AT91SAM9260_ID_US1,
65 .type = CLK_TYPE_PERIPHERAL,
66};
67static struct clk usart2_clk = {
68 .name = "usart2_clk",
69 .pmc_mask = 1 << AT91SAM9260_ID_US2,
70 .type = CLK_TYPE_PERIPHERAL,
71};
72static struct clk mmc_clk = {
73 .name = "mci_clk",
74 .pmc_mask = 1 << AT91SAM9260_ID_MCI,
75 .type = CLK_TYPE_PERIPHERAL,
76};
77static struct clk udc_clk = {
78 .name = "udc_clk",
79 .pmc_mask = 1 << AT91SAM9260_ID_UDP,
80 .type = CLK_TYPE_PERIPHERAL,
81};
82static struct clk twi_clk = {
83 .name = "twi_clk",
84 .pmc_mask = 1 << AT91SAM9260_ID_TWI,
85 .type = CLK_TYPE_PERIPHERAL,
86};
87static struct clk spi0_clk = {
88 .name = "spi0_clk",
89 .pmc_mask = 1 << AT91SAM9260_ID_SPI0,
90 .type = CLK_TYPE_PERIPHERAL,
91};
92static struct clk spi1_clk = {
93 .name = "spi1_clk",
94 .pmc_mask = 1 << AT91SAM9260_ID_SPI1,
95 .type = CLK_TYPE_PERIPHERAL,
96};
Andrew Victore8788ba2007-05-02 17:14:57 +010097static struct clk ssc_clk = {
98 .name = "ssc_clk",
99 .pmc_mask = 1 << AT91SAM9260_ID_SSC,
100 .type = CLK_TYPE_PERIPHERAL,
101};
Andrew Victorc177a1e2007-02-08 10:25:38 +0100102static struct clk tc0_clk = {
103 .name = "tc0_clk",
104 .pmc_mask = 1 << AT91SAM9260_ID_TC0,
105 .type = CLK_TYPE_PERIPHERAL,
106};
107static struct clk tc1_clk = {
108 .name = "tc1_clk",
109 .pmc_mask = 1 << AT91SAM9260_ID_TC1,
110 .type = CLK_TYPE_PERIPHERAL,
111};
112static struct clk tc2_clk = {
113 .name = "tc2_clk",
114 .pmc_mask = 1 << AT91SAM9260_ID_TC2,
115 .type = CLK_TYPE_PERIPHERAL,
116};
Andrew Victor62c16602006-11-30 12:27:38 +0100117static struct clk ohci_clk = {
118 .name = "ohci_clk",
119 .pmc_mask = 1 << AT91SAM9260_ID_UHP,
120 .type = CLK_TYPE_PERIPHERAL,
121};
Andrew Victor69b2e992007-02-14 08:44:43 +0100122static struct clk macb_clk = {
Jamie Iles865d6052011-08-09 16:51:11 +0200123 .name = "pclk",
Andrew Victor62c16602006-11-30 12:27:38 +0100124 .pmc_mask = 1 << AT91SAM9260_ID_EMAC,
125 .type = CLK_TYPE_PERIPHERAL,
126};
127static struct clk isi_clk = {
128 .name = "isi_clk",
129 .pmc_mask = 1 << AT91SAM9260_ID_ISI,
130 .type = CLK_TYPE_PERIPHERAL,
131};
132static struct clk usart3_clk = {
133 .name = "usart3_clk",
134 .pmc_mask = 1 << AT91SAM9260_ID_US3,
135 .type = CLK_TYPE_PERIPHERAL,
136};
137static struct clk usart4_clk = {
138 .name = "usart4_clk",
139 .pmc_mask = 1 << AT91SAM9260_ID_US4,
140 .type = CLK_TYPE_PERIPHERAL,
141};
142static struct clk usart5_clk = {
143 .name = "usart5_clk",
144 .pmc_mask = 1 << AT91SAM9260_ID_US5,
145 .type = CLK_TYPE_PERIPHERAL,
146};
Andrew Victorc177a1e2007-02-08 10:25:38 +0100147static struct clk tc3_clk = {
148 .name = "tc3_clk",
149 .pmc_mask = 1 << AT91SAM9260_ID_TC3,
150 .type = CLK_TYPE_PERIPHERAL,
151};
152static struct clk tc4_clk = {
153 .name = "tc4_clk",
154 .pmc_mask = 1 << AT91SAM9260_ID_TC4,
155 .type = CLK_TYPE_PERIPHERAL,
156};
157static struct clk tc5_clk = {
158 .name = "tc5_clk",
159 .pmc_mask = 1 << AT91SAM9260_ID_TC5,
160 .type = CLK_TYPE_PERIPHERAL,
161};
Andrew Victor62c16602006-11-30 12:27:38 +0100162
163static struct clk *periph_clocks[] __initdata = {
164 &pioA_clk,
165 &pioB_clk,
166 &pioC_clk,
167 &adc_clk,
168 &usart0_clk,
169 &usart1_clk,
170 &usart2_clk,
171 &mmc_clk,
172 &udc_clk,
173 &twi_clk,
174 &spi0_clk,
175 &spi1_clk,
Andrew Victore8788ba2007-05-02 17:14:57 +0100176 &ssc_clk,
Andrew Victorc177a1e2007-02-08 10:25:38 +0100177 &tc0_clk,
178 &tc1_clk,
179 &tc2_clk,
Andrew Victor62c16602006-11-30 12:27:38 +0100180 &ohci_clk,
Andrew Victor69b2e992007-02-14 08:44:43 +0100181 &macb_clk,
Andrew Victor62c16602006-11-30 12:27:38 +0100182 &isi_clk,
183 &usart3_clk,
184 &usart4_clk,
185 &usart5_clk,
Andrew Victorc177a1e2007-02-08 10:25:38 +0100186 &tc3_clk,
187 &tc4_clk,
188 &tc5_clk,
Andrew Victor62c16602006-11-30 12:27:38 +0100189 // irq0 .. irq2
190};
191
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100192static struct clk_lookup periph_clocks_lookups[] = {
Jamie Iles865d6052011-08-09 16:51:11 +0200193 /* One additional fake clock for macb_hclk */
194 CLKDEV_CON_ID("hclk", &macb_clk),
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100195 CLKDEV_CON_DEV_ID("spi_clk", "atmel_spi.0", &spi0_clk),
196 CLKDEV_CON_DEV_ID("spi_clk", "atmel_spi.1", &spi1_clk),
197 CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.0", &tc0_clk),
198 CLKDEV_CON_DEV_ID("t1_clk", "atmel_tcb.0", &tc1_clk),
199 CLKDEV_CON_DEV_ID("t2_clk", "atmel_tcb.0", &tc2_clk),
Jean-Christophe PLAGNIOL-VILLARD18089582011-11-28 12:53:08 +0100200 CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.1", &tc3_clk),
201 CLKDEV_CON_DEV_ID("t1_clk", "atmel_tcb.1", &tc4_clk),
202 CLKDEV_CON_DEV_ID("t2_clk", "atmel_tcb.1", &tc5_clk),
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100203 CLKDEV_CON_DEV_ID("pclk", "ssc.0", &ssc_clk),
Jean-Christophe PLAGNIOL-VILLARDfea31582011-10-14 09:40:52 +0800204 /* more usart lookup table for DT entries */
205 CLKDEV_CON_DEV_ID("usart", "fffff200.serial", &mck),
206 CLKDEV_CON_DEV_ID("usart", "fffb0000.serial", &usart0_clk),
207 CLKDEV_CON_DEV_ID("usart", "fffb4000.serial", &usart1_clk),
208 CLKDEV_CON_DEV_ID("usart", "fffb8000.serial", &usart2_clk),
209 CLKDEV_CON_DEV_ID("usart", "fffd0000.serial", &usart3_clk),
210 CLKDEV_CON_DEV_ID("usart", "fffd4000.serial", &usart4_clk),
211 CLKDEV_CON_DEV_ID("usart", "fffd8000.serial", &usart5_clk),
Jean-Christophe PLAGNIOL-VILLARD0af43162011-08-30 03:29:28 +0200212 /* fake hclk clock */
213 CLKDEV_CON_DEV_ID("hclk", "at91_ohci", &ohci_clk),
Jean-Christophe PLAGNIOL-VILLARD619d4a42011-11-13 13:00:58 +0800214 CLKDEV_CON_ID("pioA", &pioA_clk),
215 CLKDEV_CON_ID("pioB", &pioB_clk),
216 CLKDEV_CON_ID("pioC", &pioC_clk),
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100217};
218
219static struct clk_lookup usart_clocks_lookups[] = {
220 CLKDEV_CON_DEV_ID("usart", "atmel_usart.0", &mck),
221 CLKDEV_CON_DEV_ID("usart", "atmel_usart.1", &usart0_clk),
222 CLKDEV_CON_DEV_ID("usart", "atmel_usart.2", &usart1_clk),
223 CLKDEV_CON_DEV_ID("usart", "atmel_usart.3", &usart2_clk),
224 CLKDEV_CON_DEV_ID("usart", "atmel_usart.4", &usart3_clk),
225 CLKDEV_CON_DEV_ID("usart", "atmel_usart.5", &usart4_clk),
226 CLKDEV_CON_DEV_ID("usart", "atmel_usart.6", &usart5_clk),
227};
228
Andrew Victor62c16602006-11-30 12:27:38 +0100229/*
230 * The two programmable clocks.
231 * You must configure pin multiplexing to bring these signals out.
232 */
233static struct clk pck0 = {
234 .name = "pck0",
235 .pmc_mask = AT91_PMC_PCK0,
236 .type = CLK_TYPE_PROGRAMMABLE,
237 .id = 0,
238};
239static struct clk pck1 = {
240 .name = "pck1",
241 .pmc_mask = AT91_PMC_PCK1,
242 .type = CLK_TYPE_PROGRAMMABLE,
243 .id = 1,
244};
245
246static void __init at91sam9260_register_clocks(void)
247{
248 int i;
249
250 for (i = 0; i < ARRAY_SIZE(periph_clocks); i++)
251 clk_register(periph_clocks[i]);
252
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100253 clkdev_add_table(periph_clocks_lookups,
254 ARRAY_SIZE(periph_clocks_lookups));
255 clkdev_add_table(usart_clocks_lookups,
256 ARRAY_SIZE(usart_clocks_lookups));
257
Andrew Victor62c16602006-11-30 12:27:38 +0100258 clk_register(&pck0);
259 clk_register(&pck1);
260}
261
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100262static struct clk_lookup console_clock_lookup;
263
264void __init at91sam9260_set_console_clock(int id)
265{
266 if (id >= ARRAY_SIZE(usart_clocks_lookups))
267 return;
268
269 console_clock_lookup.con_id = "usart";
270 console_clock_lookup.clk = usart_clocks_lookups[id].clk;
271 clkdev_add(&console_clock_lookup);
272}
273
Andrew Victor62c16602006-11-30 12:27:38 +0100274/* --------------------------------------------------------------------
275 * GPIO
276 * -------------------------------------------------------------------- */
277
Jean-Christophe PLAGNIOL-VILLARD1a2d9152011-10-17 14:28:38 +0800278static struct at91_gpio_bank at91sam9260_gpio[] __initdata = {
Andrew Victor62c16602006-11-30 12:27:38 +0100279 {
280 .id = AT91SAM9260_ID_PIOA,
Jean-Christophe PLAGNIOL-VILLARD80e91cb2011-09-16 23:37:50 +0800281 .regbase = AT91SAM9260_BASE_PIOA,
Andrew Victor62c16602006-11-30 12:27:38 +0100282 }, {
283 .id = AT91SAM9260_ID_PIOB,
Jean-Christophe PLAGNIOL-VILLARD80e91cb2011-09-16 23:37:50 +0800284 .regbase = AT91SAM9260_BASE_PIOB,
Andrew Victor62c16602006-11-30 12:27:38 +0100285 }, {
286 .id = AT91SAM9260_ID_PIOC,
Jean-Christophe PLAGNIOL-VILLARD80e91cb2011-09-16 23:37:50 +0800287 .regbase = AT91SAM9260_BASE_PIOC,
Andrew Victor62c16602006-11-30 12:27:38 +0100288 }
289};
290
Andrew Victor62c16602006-11-30 12:27:38 +0100291/* --------------------------------------------------------------------
292 * AT91SAM9260 processor initialization
293 * -------------------------------------------------------------------- */
294
Jean-Christophe PLAGNIOL-VILLARD1b021a32011-04-28 20:19:32 +0800295static void __init at91sam9xe_map_io(void)
Andrew Victorf7eee892007-02-15 08:17:38 +0100296{
Jean-Christophe PLAGNIOL-VILLARD8c3583b2011-04-23 22:12:57 +0800297 unsigned long sram_size;
Andrew Victorf7eee892007-02-15 08:17:38 +0100298
Jean-Christophe PLAGNIOL-VILLARD8c3583b2011-04-23 22:12:57 +0800299 switch (at91_soc_initdata.cidr & AT91_CIDR_SRAMSIZ) {
Andrew Victorf7eee892007-02-15 08:17:38 +0100300 case AT91_CIDR_SRAMSIZ_32K:
301 sram_size = 2 * SZ_16K;
302 break;
303 case AT91_CIDR_SRAMSIZ_16K:
304 default:
305 sram_size = SZ_16K;
306 }
307
Jean-Christophe PLAGNIOL-VILLARDf0051d82011-05-10 03:20:09 +0800308 at91_init_sram(0, AT91SAM9XE_SRAM_BASE, sram_size);
Andrew Victorf7eee892007-02-15 08:17:38 +0100309}
310
Jean-Christophe PLAGNIOL-VILLARD21d08b92011-04-23 15:28:34 +0800311static void __init at91sam9260_map_io(void)
Andrew Victor62c16602006-11-30 12:27:38 +0100312{
Jean-Christophe PLAGNIOL-VILLARDf0051d82011-05-10 03:20:09 +0800313 if (cpu_is_at91sam9xe()) {
Jean-Christophe PLAGNIOL-VILLARD1b021a32011-04-28 20:19:32 +0800314 at91sam9xe_map_io();
Jean-Christophe PLAGNIOL-VILLARDf0051d82011-05-10 03:20:09 +0800315 } else if (cpu_is_at91sam9g20()) {
316 at91_init_sram(0, AT91SAM9G20_SRAM0_BASE, AT91SAM9G20_SRAM0_SIZE);
317 at91_init_sram(1, AT91SAM9G20_SRAM1_BASE, AT91SAM9G20_SRAM1_SIZE);
318 } else {
319 at91_init_sram(0, AT91SAM9260_SRAM0_BASE, AT91SAM9260_SRAM0_SIZE);
320 at91_init_sram(1, AT91SAM9260_SRAM1_BASE, AT91SAM9260_SRAM1_SIZE);
321 }
Jean-Christophe PLAGNIOL-VILLARD1b021a32011-04-28 20:19:32 +0800322}
Andrew Victorf7eee892007-02-15 08:17:38 +0100323
Jean-Christophe PLAGNIOL-VILLARDcfa5a1f2011-10-14 01:17:18 +0800324static void __init at91sam9260_ioremap_registers(void)
325{
Jean-Christophe PLAGNIOL-VILLARDf22deee2011-11-01 01:23:20 +0800326 at91_ioremap_shdwc(AT91SAM9260_BASE_SHDWC);
Jean-Christophe PLAGNIOL-VILLARD4ab0c5992011-09-18 22:29:50 +0800327 at91sam926x_ioremap_pit(AT91SAM9260_BASE_PIT);
Jean-Christophe PLAGNIOL-VILLARDfaee0cc2011-10-14 01:37:09 +0800328 at91sam9_ioremap_smc(0, AT91SAM9260_BASE_SMC);
Jean-Christophe PLAGNIOL-VILLARDcfa5a1f2011-10-14 01:17:18 +0800329}
330
Nicolas Pitrec9dfafb2011-08-02 10:21:36 -0400331static void at91sam9260_idle(void)
332{
333 at91_sys_write(AT91_PMC_SCDR, AT91_PMC_PCK);
334 cpu_do_idle();
335}
336
Jean-Christophe PLAGNIOL-VILLARD46539372011-04-24 18:20:28 +0800337static void __init at91sam9260_initialize(void)
Jean-Christophe PLAGNIOL-VILLARD1b021a32011-04-28 20:19:32 +0800338{
Nicolas Pitrec9dfafb2011-08-02 10:21:36 -0400339 arm_pm_idle = at91sam9260_idle;
Russell King1b2073e2011-11-03 09:53:29 +0000340 arm_pm_restart = at91sam9_alt_restart;
Andrew Victor62c16602006-11-30 12:27:38 +0100341 at91_extern_irq = (1 << AT91SAM9260_ID_IRQ0) | (1 << AT91SAM9260_ID_IRQ1)
342 | (1 << AT91SAM9260_ID_IRQ2);
343
Andrew Victor62c16602006-11-30 12:27:38 +0100344 /* Register GPIO subsystem */
345 at91_gpio_init(at91sam9260_gpio, 3);
346}
347
348/* --------------------------------------------------------------------
349 * Interrupt initialization
350 * -------------------------------------------------------------------- */
351
352/*
353 * The default interrupt priority levels (0 = lowest, 7 = highest).
354 */
355static unsigned int at91sam9260_default_irq_priority[NR_AIC_IRQS] __initdata = {
356 7, /* Advanced Interrupt Controller */
357 7, /* System Peripherals */
Andrew Victor7cbed2b2007-11-20 08:46:53 +0100358 1, /* Parallel IO Controller A */
359 1, /* Parallel IO Controller B */
360 1, /* Parallel IO Controller C */
Andrew Victor62c16602006-11-30 12:27:38 +0100361 0, /* Analog-to-Digital Converter */
Andrew Victor7cbed2b2007-11-20 08:46:53 +0100362 5, /* USART 0 */
363 5, /* USART 1 */
364 5, /* USART 2 */
Andrew Victor62c16602006-11-30 12:27:38 +0100365 0, /* Multimedia Card Interface */
Andrew Victor7cbed2b2007-11-20 08:46:53 +0100366 2, /* USB Device Port */
367 6, /* Two-Wire Interface */
368 5, /* Serial Peripheral Interface 0 */
369 5, /* Serial Peripheral Interface 1 */
Andrew Victor62c16602006-11-30 12:27:38 +0100370 5, /* Serial Synchronous Controller */
371 0,
372 0,
373 0, /* Timer Counter 0 */
374 0, /* Timer Counter 1 */
375 0, /* Timer Counter 2 */
Andrew Victor7cbed2b2007-11-20 08:46:53 +0100376 2, /* USB Host port */
Andrew Victor62c16602006-11-30 12:27:38 +0100377 3, /* Ethernet */
378 0, /* Image Sensor Interface */
Andrew Victor7cbed2b2007-11-20 08:46:53 +0100379 5, /* USART 3 */
380 5, /* USART 4 */
381 5, /* USART 5 */
Andrew Victor62c16602006-11-30 12:27:38 +0100382 0, /* Timer Counter 3 */
383 0, /* Timer Counter 4 */
384 0, /* Timer Counter 5 */
385 0, /* Advanced Interrupt Controller */
386 0, /* Advanced Interrupt Controller */
387 0, /* Advanced Interrupt Controller */
388};
389
Jean-Christophe PLAGNIOL-VILLARD8c3583b2011-04-23 22:12:57 +0800390struct at91_init_soc __initdata at91sam9260_soc = {
Jean-Christophe PLAGNIOL-VILLARD21d08b92011-04-23 15:28:34 +0800391 .map_io = at91sam9260_map_io,
Jean-Christophe PLAGNIOL-VILLARD92100c12011-04-23 15:28:34 +0800392 .default_irq_priority = at91sam9260_default_irq_priority,
Jean-Christophe PLAGNIOL-VILLARDcfa5a1f2011-10-14 01:17:18 +0800393 .ioremap_registers = at91sam9260_ioremap_registers,
Jean-Christophe PLAGNIOL-VILLARD51ddec72011-04-24 18:15:34 +0800394 .register_clocks = at91sam9260_register_clocks,
Jean-Christophe PLAGNIOL-VILLARD21d08b92011-04-23 15:28:34 +0800395 .init = at91sam9260_initialize,
396};