blob: c8f7c631fc1f8e354cac0038c80aa35d0a1dd0d2 [file] [log] [blame]
Oscar Mateob20385f2014-07-24 17:04:10 +01001/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 * Michel Thierry <michel.thierry@intel.com>
26 * Thomas Daniel <thomas.daniel@intel.com>
27 * Oscar Mateo <oscar.mateo@intel.com>
28 *
29 */
30
Oscar Mateo73e4d072014-07-24 17:04:48 +010031/**
32 * DOC: Logical Rings, Logical Ring Contexts and Execlists
33 *
34 * Motivation:
Oscar Mateob20385f2014-07-24 17:04:10 +010035 * GEN8 brings an expansion of the HW contexts: "Logical Ring Contexts".
36 * These expanded contexts enable a number of new abilities, especially
37 * "Execlists" (also implemented in this file).
38 *
Oscar Mateo73e4d072014-07-24 17:04:48 +010039 * One of the main differences with the legacy HW contexts is that logical
40 * ring contexts incorporate many more things to the context's state, like
41 * PDPs or ringbuffer control registers:
42 *
43 * The reason why PDPs are included in the context is straightforward: as
44 * PPGTTs (per-process GTTs) are actually per-context, having the PDPs
45 * contained there mean you don't need to do a ppgtt->switch_mm yourself,
46 * instead, the GPU will do it for you on the context switch.
47 *
48 * But, what about the ringbuffer control registers (head, tail, etc..)?
49 * shouldn't we just need a set of those per engine command streamer? This is
50 * where the name "Logical Rings" starts to make sense: by virtualizing the
51 * rings, the engine cs shifts to a new "ring buffer" with every context
52 * switch. When you want to submit a workload to the GPU you: A) choose your
53 * context, B) find its appropriate virtualized ring, C) write commands to it
54 * and then, finally, D) tell the GPU to switch to that context.
55 *
56 * Instead of the legacy MI_SET_CONTEXT, the way you tell the GPU to switch
57 * to a contexts is via a context execution list, ergo "Execlists".
58 *
59 * LRC implementation:
60 * Regarding the creation of contexts, we have:
61 *
62 * - One global default context.
63 * - One local default context for each opened fd.
64 * - One local extra context for each context create ioctl call.
65 *
66 * Now that ringbuffers belong per-context (and not per-engine, like before)
67 * and that contexts are uniquely tied to a given engine (and not reusable,
68 * like before) we need:
69 *
70 * - One ringbuffer per-engine inside each context.
71 * - One backing object per-engine inside each context.
72 *
73 * The global default context starts its life with these new objects fully
74 * allocated and populated. The local default context for each opened fd is
75 * more complex, because we don't know at creation time which engine is going
76 * to use them. To handle this, we have implemented a deferred creation of LR
77 * contexts:
78 *
79 * The local context starts its life as a hollow or blank holder, that only
80 * gets populated for a given engine once we receive an execbuffer. If later
81 * on we receive another execbuffer ioctl for the same context but a different
82 * engine, we allocate/populate a new ringbuffer and context backing object and
83 * so on.
84 *
85 * Finally, regarding local contexts created using the ioctl call: as they are
86 * only allowed with the render ring, we can allocate & populate them right
87 * away (no need to defer anything, at least for now).
88 *
89 * Execlists implementation:
Oscar Mateob20385f2014-07-24 17:04:10 +010090 * Execlists are the new method by which, on gen8+ hardware, workloads are
91 * submitted for execution (as opposed to the legacy, ringbuffer-based, method).
Oscar Mateo73e4d072014-07-24 17:04:48 +010092 * This method works as follows:
93 *
94 * When a request is committed, its commands (the BB start and any leading or
95 * trailing commands, like the seqno breadcrumbs) are placed in the ringbuffer
96 * for the appropriate context. The tail pointer in the hardware context is not
97 * updated at this time, but instead, kept by the driver in the ringbuffer
98 * structure. A structure representing this request is added to a request queue
99 * for the appropriate engine: this structure contains a copy of the context's
100 * tail after the request was written to the ring buffer and a pointer to the
101 * context itself.
102 *
103 * If the engine's request queue was empty before the request was added, the
104 * queue is processed immediately. Otherwise the queue will be processed during
105 * a context switch interrupt. In any case, elements on the queue will get sent
106 * (in pairs) to the GPU's ExecLists Submit Port (ELSP, for short) with a
107 * globally unique 20-bits submission ID.
108 *
109 * When execution of a request completes, the GPU updates the context status
110 * buffer with a context complete event and generates a context switch interrupt.
111 * During the interrupt handling, the driver examines the events in the buffer:
112 * for each context complete event, if the announced ID matches that on the head
113 * of the request queue, then that request is retired and removed from the queue.
114 *
115 * After processing, if any requests were retired and the queue is not empty
116 * then a new execution list can be submitted. The two requests at the front of
117 * the queue are next to be submitted but since a context may not occur twice in
118 * an execution list, if subsequent requests have the same ID as the first then
119 * the two requests must be combined. This is done simply by discarding requests
120 * at the head of the queue until either only one requests is left (in which case
121 * we use a NULL second context) or the first two requests have unique IDs.
122 *
123 * By always executing the first two requests in the queue the driver ensures
124 * that the GPU is kept as busy as possible. In the case where a single context
125 * completes but a second context is still executing, the request for this second
126 * context will be at the head of the queue when we remove the first one. This
127 * request will then be resubmitted along with a new request for a different context,
128 * which will cause the hardware to continue executing the second request and queue
129 * the new request (the GPU detects the condition of a context getting preempted
130 * with the same context and optimizes the context switch flow by not doing
131 * preemption, but just sampling the new tail pointer).
132 *
Oscar Mateob20385f2014-07-24 17:04:10 +0100133 */
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100134#include <linux/interrupt.h>
Oscar Mateob20385f2014-07-24 17:04:10 +0100135
136#include <drm/drmP.h>
137#include <drm/i915_drm.h>
138#include "i915_drv.h"
Peter Antoine3bbaba02015-07-10 20:13:11 +0300139#include "intel_mocs.h"
Oscar Mateo127f1002014-07-24 17:04:11 +0100140
Michael H. Nguyen468c6812014-11-13 17:51:49 +0000141#define GEN9_LR_CONTEXT_RENDER_SIZE (22 * PAGE_SIZE)
Oscar Mateo8c8579172014-07-24 17:04:14 +0100142#define GEN8_LR_CONTEXT_RENDER_SIZE (20 * PAGE_SIZE)
143#define GEN8_LR_CONTEXT_OTHER_SIZE (2 * PAGE_SIZE)
144
Thomas Daniele981e7b2014-07-24 17:04:39 +0100145#define RING_EXECLIST_QFULL (1 << 0x2)
146#define RING_EXECLIST1_VALID (1 << 0x3)
147#define RING_EXECLIST0_VALID (1 << 0x4)
148#define RING_EXECLIST_ACTIVE_STATUS (3 << 0xE)
149#define RING_EXECLIST1_ACTIVE (1 << 0x11)
150#define RING_EXECLIST0_ACTIVE (1 << 0x12)
151
152#define GEN8_CTX_STATUS_IDLE_ACTIVE (1 << 0)
153#define GEN8_CTX_STATUS_PREEMPTED (1 << 1)
154#define GEN8_CTX_STATUS_ELEMENT_SWITCH (1 << 2)
155#define GEN8_CTX_STATUS_ACTIVE_IDLE (1 << 3)
156#define GEN8_CTX_STATUS_COMPLETE (1 << 4)
157#define GEN8_CTX_STATUS_LITE_RESTORE (1 << 15)
Oscar Mateo8670d6f2014-07-24 17:04:17 +0100158
Chris Wilson70c2a242016-09-09 14:11:46 +0100159#define GEN8_CTX_STATUS_COMPLETED_MASK \
160 (GEN8_CTX_STATUS_ACTIVE_IDLE | \
161 GEN8_CTX_STATUS_PREEMPTED | \
162 GEN8_CTX_STATUS_ELEMENT_SWITCH)
163
Oscar Mateo8670d6f2014-07-24 17:04:17 +0100164#define CTX_LRI_HEADER_0 0x01
165#define CTX_CONTEXT_CONTROL 0x02
166#define CTX_RING_HEAD 0x04
167#define CTX_RING_TAIL 0x06
168#define CTX_RING_BUFFER_START 0x08
169#define CTX_RING_BUFFER_CONTROL 0x0a
170#define CTX_BB_HEAD_U 0x0c
171#define CTX_BB_HEAD_L 0x0e
172#define CTX_BB_STATE 0x10
173#define CTX_SECOND_BB_HEAD_U 0x12
174#define CTX_SECOND_BB_HEAD_L 0x14
175#define CTX_SECOND_BB_STATE 0x16
176#define CTX_BB_PER_CTX_PTR 0x18
177#define CTX_RCS_INDIRECT_CTX 0x1a
178#define CTX_RCS_INDIRECT_CTX_OFFSET 0x1c
179#define CTX_LRI_HEADER_1 0x21
180#define CTX_CTX_TIMESTAMP 0x22
181#define CTX_PDP3_UDW 0x24
182#define CTX_PDP3_LDW 0x26
183#define CTX_PDP2_UDW 0x28
184#define CTX_PDP2_LDW 0x2a
185#define CTX_PDP1_UDW 0x2c
186#define CTX_PDP1_LDW 0x2e
187#define CTX_PDP0_UDW 0x30
188#define CTX_PDP0_LDW 0x32
189#define CTX_LRI_HEADER_2 0x41
190#define CTX_R_PWR_CLK_STATE 0x42
191#define CTX_GPGPU_CSR_BASE_ADDRESS 0x44
192
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +0000193#define CTX_REG(reg_state, pos, reg, val) do { \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200194 (reg_state)[(pos)+0] = i915_mmio_reg_offset(reg); \
Ville Syrjälä0d925ea2015-11-04 23:20:11 +0200195 (reg_state)[(pos)+1] = (val); \
196} while (0)
197
198#define ASSIGN_CTX_PDP(ppgtt, reg_state, n) do { \
Mika Kuoppalad852c7b2015-06-25 18:35:06 +0300199 const u64 _addr = i915_page_dir_dma_addr((ppgtt), (n)); \
Michel Thierrye5815a22015-04-08 12:13:32 +0100200 reg_state[CTX_PDP ## n ## _UDW+1] = upper_32_bits(_addr); \
201 reg_state[CTX_PDP ## n ## _LDW+1] = lower_32_bits(_addr); \
Ville Syrjälä9244a812015-11-04 23:20:09 +0200202} while (0)
Michel Thierrye5815a22015-04-08 12:13:32 +0100203
Ville Syrjälä9244a812015-11-04 23:20:09 +0200204#define ASSIGN_CTX_PML4(ppgtt, reg_state) do { \
Michel Thierry2dba3232015-07-30 11:06:23 +0100205 reg_state[CTX_PDP0_UDW + 1] = upper_32_bits(px_dma(&ppgtt->pml4)); \
206 reg_state[CTX_PDP0_LDW + 1] = lower_32_bits(px_dma(&ppgtt->pml4)); \
Ville Syrjälä9244a812015-11-04 23:20:09 +0200207} while (0)
Michel Thierry2dba3232015-07-30 11:06:23 +0100208
Michel Thierry71562912016-02-23 10:31:49 +0000209#define GEN8_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT 0x17
210#define GEN9_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT 0x26
Ben Widawsky84b790f2014-07-24 17:04:36 +0100211
Chris Wilson0e93cdd2016-04-29 09:07:06 +0100212/* Typical size of the average request (2 pipecontrols and a MI_BB) */
213#define EXECLISTS_REQUEST_SIZE 64 /* bytes */
214
Chris Wilsona3aabe82016-10-04 21:11:26 +0100215#define WA_TAIL_DWORDS 2
216
Chris Wilsone2efd132016-05-24 14:53:34 +0100217static int execlists_context_deferred_alloc(struct i915_gem_context *ctx,
Chris Wilson978f1e02016-04-28 09:56:54 +0100218 struct intel_engine_cs *engine);
Chris Wilsona3aabe82016-10-04 21:11:26 +0100219static void execlists_init_reg_state(u32 *reg_state,
220 struct i915_gem_context *ctx,
221 struct intel_engine_cs *engine,
222 struct intel_ring *ring);
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000223
Oscar Mateo73e4d072014-07-24 17:04:48 +0100224/**
225 * intel_sanitize_enable_execlists() - sanitize i915.enable_execlists
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100226 * @dev_priv: i915 device private
Oscar Mateo73e4d072014-07-24 17:04:48 +0100227 * @enable_execlists: value of i915.enable_execlists module parameter.
228 *
229 * Only certain platforms support Execlists (the prerequisites being
Thomas Daniel27401d12014-12-11 12:48:35 +0000230 * support for Logical Ring Contexts and Aliasing PPGTT or better).
Oscar Mateo73e4d072014-07-24 17:04:48 +0100231 *
232 * Return: 1 if Execlists is supported and has to be enabled.
233 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100234int intel_sanitize_enable_execlists(struct drm_i915_private *dev_priv, int enable_execlists)
Oscar Mateo127f1002014-07-24 17:04:11 +0100235{
Zhiyuan Lva0bd6c32015-08-28 15:41:16 +0800236 /* On platforms with execlist available, vGPU will only
237 * support execlist mode, no ring buffer mode.
238 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100239 if (HAS_LOGICAL_RING_CONTEXTS(dev_priv) && intel_vgpu_active(dev_priv))
Zhiyuan Lva0bd6c32015-08-28 15:41:16 +0800240 return 1;
241
Chris Wilsonc0336662016-05-06 15:40:21 +0100242 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau70ee45e2014-11-14 15:05:59 +0000243 return 1;
244
Oscar Mateo127f1002014-07-24 17:04:11 +0100245 if (enable_execlists == 0)
246 return 0;
247
Daniel Vetter5a21b662016-05-24 17:13:53 +0200248 if (HAS_LOGICAL_RING_CONTEXTS(dev_priv) &&
249 USES_PPGTT(dev_priv) &&
250 i915.use_mmio_flip >= 0)
Oscar Mateo127f1002014-07-24 17:04:11 +0100251 return 1;
252
253 return 0;
254}
Oscar Mateoede7d422014-07-24 17:04:12 +0100255
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000256/**
257 * intel_lr_context_descriptor_update() - calculate & cache the descriptor
258 * descriptor for a pinned context
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000259 * @ctx: Context to work on
Chris Wilson9021ad02016-05-24 14:53:37 +0100260 * @engine: Engine the descriptor will be used with
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000261 *
262 * The context descriptor encodes various attributes of a context,
263 * including its GTT address and some flags. Because it's fairly
264 * expensive to calculate, we'll just do it once and cache the result,
265 * which remains valid until the context is unpinned.
266 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200267 * This is what a descriptor looks like, from LSB to MSB::
268 *
Mika Kuoppala2355cf02017-01-27 15:03:09 +0200269 * bits 0-11: flags, GEN8_CTX_* (cached in ctx->desc_template)
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200270 * bits 12-31: LRCA, GTT address of (the HWSP of) this context
271 * bits 32-52: ctx ID, a globally unique tag
272 * bits 53-54: mbz, reserved for use by hardware
273 * bits 55-63: group ID, currently unused and set to 0
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000274 */
275static void
Chris Wilsone2efd132016-05-24 14:53:34 +0100276intel_lr_context_descriptor_update(struct i915_gem_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000277 struct intel_engine_cs *engine)
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000278{
Chris Wilson9021ad02016-05-24 14:53:37 +0100279 struct intel_context *ce = &ctx->engine[engine->id];
Chris Wilson7069b142016-04-28 09:56:52 +0100280 u64 desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000281
Chris Wilson7069b142016-04-28 09:56:52 +0100282 BUILD_BUG_ON(MAX_CONTEXT_HW_ID > (1<<GEN8_CTX_ID_WIDTH));
283
Mika Kuoppala2355cf02017-01-27 15:03:09 +0200284 desc = ctx->desc_template; /* bits 0-11 */
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100285 desc |= i915_ggtt_offset(ce->state) + LRC_PPHWSP_PN * PAGE_SIZE;
Chris Wilson9021ad02016-05-24 14:53:37 +0100286 /* bits 12-31 */
Chris Wilson7069b142016-04-28 09:56:52 +0100287 desc |= (u64)ctx->hw_id << GEN8_CTX_ID_SHIFT; /* bits 32-52 */
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000288
Chris Wilson9021ad02016-05-24 14:53:37 +0100289 ce->lrc_desc = desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000290}
291
Chris Wilsone2efd132016-05-24 14:53:34 +0100292uint64_t intel_lr_context_descriptor(struct i915_gem_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000293 struct intel_engine_cs *engine)
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000294{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000295 return ctx->engine[engine->id].lrc_desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000296}
297
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100298static inline void
299execlists_context_status_change(struct drm_i915_gem_request *rq,
300 unsigned long status)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100301{
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100302 /*
303 * Only used when GVT-g is enabled now. When GVT-g is disabled,
304 * The compiler should eliminate this function as dead-code.
305 */
306 if (!IS_ENABLED(CONFIG_DRM_I915_GVT))
307 return;
Ben Widawsky84b790f2014-07-24 17:04:36 +0100308
Changbin Du3fc03062017-03-13 10:47:11 +0800309 atomic_notifier_call_chain(&rq->engine->context_status_notifier,
310 status, rq);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100311}
312
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000313static void
314execlists_update_context_pdps(struct i915_hw_ppgtt *ppgtt, u32 *reg_state)
315{
316 ASSIGN_CTX_PDP(ppgtt, reg_state, 3);
317 ASSIGN_CTX_PDP(ppgtt, reg_state, 2);
318 ASSIGN_CTX_PDP(ppgtt, reg_state, 1);
319 ASSIGN_CTX_PDP(ppgtt, reg_state, 0);
320}
321
Chris Wilson70c2a242016-09-09 14:11:46 +0100322static u64 execlists_update_context(struct drm_i915_gem_request *rq)
Oscar Mateoae1250b2014-07-24 17:04:37 +0100323{
Chris Wilson70c2a242016-09-09 14:11:46 +0100324 struct intel_context *ce = &rq->ctx->engine[rq->engine->id];
Zhi Wang04da8112017-02-06 18:37:16 +0800325 struct i915_hw_ppgtt *ppgtt =
326 rq->ctx->ppgtt ?: rq->i915->mm.aliasing_ppgtt;
Chris Wilson70c2a242016-09-09 14:11:46 +0100327 u32 *reg_state = ce->lrc_reg_state;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100328
Chris Wilsoned1501d2017-03-27 14:14:12 +0100329 assert_ring_tail_valid(rq->ring, rq->tail);
Chris Wilsoncaddfe72016-10-28 13:58:52 +0100330 reg_state[CTX_RING_TAIL+1] = rq->tail;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100331
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000332 /* True 32b PPGTT with dynamic page allocation: update PDP
333 * registers and point the unallocated PDPs to scratch page.
334 * PML4 is allocated during ppgtt init, so this is not needed
335 * in 48-bit mode.
336 */
Chris Wilson949e8ab2017-02-09 14:40:36 +0000337 if (ppgtt && !i915_vm_is_48bit(&ppgtt->base))
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000338 execlists_update_context_pdps(ppgtt, reg_state);
Chris Wilson70c2a242016-09-09 14:11:46 +0100339
340 return ce->lrc_desc;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100341}
342
Chris Wilson70c2a242016-09-09 14:11:46 +0100343static void execlists_submit_ports(struct intel_engine_cs *engine)
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100344{
Chris Wilson70c2a242016-09-09 14:11:46 +0100345 struct drm_i915_private *dev_priv = engine->i915;
346 struct execlist_port *port = engine->execlist_port;
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100347 u32 __iomem *elsp =
348 dev_priv->regs + i915_mmio_reg_offset(RING_ELSP(engine));
349 u64 desc[2];
350
Chris Wilsonc816e602017-01-24 11:00:02 +0000351 GEM_BUG_ON(port[0].count > 1);
Chris Wilson70c2a242016-09-09 14:11:46 +0100352 if (!port[0].count)
353 execlists_context_status_change(port[0].request,
354 INTEL_CONTEXT_SCHEDULE_IN);
355 desc[0] = execlists_update_context(port[0].request);
Chris Wilsonae9a0432017-02-07 10:23:19 +0000356 GEM_DEBUG_EXEC(port[0].context_id = upper_32_bits(desc[0]));
Chris Wilson816ee792017-01-24 11:00:03 +0000357 port[0].count++;
Chris Wilson70c2a242016-09-09 14:11:46 +0100358
359 if (port[1].request) {
360 GEM_BUG_ON(port[1].count);
361 execlists_context_status_change(port[1].request,
362 INTEL_CONTEXT_SCHEDULE_IN);
363 desc[1] = execlists_update_context(port[1].request);
Chris Wilsonae9a0432017-02-07 10:23:19 +0000364 GEM_DEBUG_EXEC(port[1].context_id = upper_32_bits(desc[1]));
Chris Wilson70c2a242016-09-09 14:11:46 +0100365 port[1].count = 1;
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100366 } else {
367 desc[1] = 0;
368 }
Chris Wilson70c2a242016-09-09 14:11:46 +0100369 GEM_BUG_ON(desc[0] == desc[1]);
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100370
371 /* You must always write both descriptors in the order below. */
372 writel(upper_32_bits(desc[1]), elsp);
373 writel(lower_32_bits(desc[1]), elsp);
374
375 writel(upper_32_bits(desc[0]), elsp);
376 /* The context is automatically loaded after the following */
377 writel(lower_32_bits(desc[0]), elsp);
378}
379
Chris Wilson70c2a242016-09-09 14:11:46 +0100380static bool ctx_single_port_submission(const struct i915_gem_context *ctx)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100381{
Chris Wilson70c2a242016-09-09 14:11:46 +0100382 return (IS_ENABLED(CONFIG_DRM_I915_GVT) &&
Chris Wilson60958682016-12-31 11:20:11 +0000383 i915_gem_context_force_single_submission(ctx));
Ben Widawsky84b790f2014-07-24 17:04:36 +0100384}
385
Chris Wilson70c2a242016-09-09 14:11:46 +0100386static bool can_merge_ctx(const struct i915_gem_context *prev,
387 const struct i915_gem_context *next)
Michel Thierryacdd8842014-07-24 17:04:38 +0100388{
Chris Wilson70c2a242016-09-09 14:11:46 +0100389 if (prev != next)
390 return false;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100391
Chris Wilson70c2a242016-09-09 14:11:46 +0100392 if (ctx_single_port_submission(prev))
393 return false;
Michel Thierryacdd8842014-07-24 17:04:38 +0100394
Chris Wilson70c2a242016-09-09 14:11:46 +0100395 return true;
396}
Peter Antoine779949f2015-05-11 16:03:27 +0100397
Chris Wilson70c2a242016-09-09 14:11:46 +0100398static void execlists_dequeue(struct intel_engine_cs *engine)
399{
Chris Wilson20311bd2016-11-14 20:41:03 +0000400 struct drm_i915_gem_request *last;
Chris Wilson70c2a242016-09-09 14:11:46 +0100401 struct execlist_port *port = engine->execlist_port;
Chris Wilson20311bd2016-11-14 20:41:03 +0000402 struct rb_node *rb;
Chris Wilson70c2a242016-09-09 14:11:46 +0100403 bool submit = false;
Michel Thierryacdd8842014-07-24 17:04:38 +0100404
Chris Wilson70c2a242016-09-09 14:11:46 +0100405 last = port->request;
406 if (last)
407 /* WaIdleLiteRestore:bdw,skl
408 * Apply the wa NOOPs to prevent ring:HEAD == req:TAIL
Chris Wilson9b81d552016-10-28 13:58:50 +0100409 * as we resubmit the request. See gen8_emit_breadcrumb()
Chris Wilson70c2a242016-09-09 14:11:46 +0100410 * for where we prepare the padding after the end of the
411 * request.
Michel Thierry53292cd2015-04-15 18:11:33 +0100412 */
Chris Wilson70c2a242016-09-09 14:11:46 +0100413 last->tail = last->wa_tail;
414
415 GEM_BUG_ON(port[1].request);
416
417 /* Hardware submission is through 2 ports. Conceptually each port
418 * has a (RING_START, RING_HEAD, RING_TAIL) tuple. RING_START is
419 * static for a context, and unique to each, so we only execute
420 * requests belonging to a single context from each ring. RING_HEAD
421 * is maintained by the CS in the context image, it marks the place
422 * where it got up to last time, and through RING_TAIL we tell the CS
423 * where we want to execute up to this time.
424 *
425 * In this list the requests are in order of execution. Consecutive
426 * requests from the same context are adjacent in the ringbuffer. We
427 * can combine these requests into a single RING_TAIL update:
428 *
429 * RING_HEAD...req1...req2
430 * ^- RING_TAIL
431 * since to execute req2 the CS must first execute req1.
432 *
433 * Our goal then is to point each port to the end of a consecutive
434 * sequence of requests as being the most optimal (fewest wake ups
435 * and context switches) submission.
436 */
437
Tvrtko Ursulin9f7886d2017-03-21 10:55:11 +0000438 spin_lock_irq(&engine->timeline->lock);
Chris Wilson20311bd2016-11-14 20:41:03 +0000439 rb = engine->execlist_first;
440 while (rb) {
441 struct drm_i915_gem_request *cursor =
442 rb_entry(rb, typeof(*cursor), priotree.node);
443
Chris Wilson70c2a242016-09-09 14:11:46 +0100444 /* Can we combine this request with the current port? It has to
445 * be the same context/ringbuffer and not have any exceptions
446 * (e.g. GVT saying never to combine contexts).
447 *
448 * If we can combine the requests, we can execute both by
449 * updating the RING_TAIL to point to the end of the second
450 * request, and so we never need to tell the hardware about
451 * the first.
452 */
453 if (last && !can_merge_ctx(cursor->ctx, last->ctx)) {
454 /* If we are on the second port and cannot combine
455 * this request with the last, then we are done.
456 */
457 if (port != engine->execlist_port)
458 break;
459
460 /* If GVT overrides us we only ever submit port[0],
461 * leaving port[1] empty. Note that we also have
462 * to be careful that we don't queue the same
463 * context (even though a different request) to
464 * the second port.
465 */
Min Hed7ab9922016-11-16 22:05:04 +0800466 if (ctx_single_port_submission(last->ctx) ||
467 ctx_single_port_submission(cursor->ctx))
Chris Wilson70c2a242016-09-09 14:11:46 +0100468 break;
469
470 GEM_BUG_ON(last->ctx == cursor->ctx);
471
472 i915_gem_request_assign(&port->request, last);
473 port++;
474 }
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000475
Chris Wilson20311bd2016-11-14 20:41:03 +0000476 rb = rb_next(rb);
477 rb_erase(&cursor->priotree.node, &engine->execlist_queue);
478 RB_CLEAR_NODE(&cursor->priotree.node);
479 cursor->priotree.priority = INT_MAX;
480
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000481 __i915_gem_request_submit(cursor);
Tvrtko Ursulind7d96832017-02-21 11:03:00 +0000482 trace_i915_gem_request_in(cursor, port - engine->execlist_port);
Chris Wilson70c2a242016-09-09 14:11:46 +0100483 last = cursor;
484 submit = true;
Michel Thierry53292cd2015-04-15 18:11:33 +0100485 }
Chris Wilson70c2a242016-09-09 14:11:46 +0100486 if (submit) {
Chris Wilson70c2a242016-09-09 14:11:46 +0100487 i915_gem_request_assign(&port->request, last);
Chris Wilson20311bd2016-11-14 20:41:03 +0000488 engine->execlist_first = rb;
Chris Wilson70c2a242016-09-09 14:11:46 +0100489 }
Tvrtko Ursulin9f7886d2017-03-21 10:55:11 +0000490 spin_unlock_irq(&engine->timeline->lock);
Chris Wilson70c2a242016-09-09 14:11:46 +0100491
492 if (submit)
493 execlists_submit_ports(engine);
Michel Thierryacdd8842014-07-24 17:04:38 +0100494}
495
Chris Wilson70c2a242016-09-09 14:11:46 +0100496static bool execlists_elsp_idle(struct intel_engine_cs *engine)
Thomas Daniele981e7b2014-07-24 17:04:39 +0100497{
Chris Wilson70c2a242016-09-09 14:11:46 +0100498 return !engine->execlist_port[0].request;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100499}
500
Chris Wilson816ee792017-01-24 11:00:03 +0000501static bool execlists_elsp_ready(const struct intel_engine_cs *engine)
Ben Widawsky91a41032016-01-05 10:30:07 -0800502{
Chris Wilson816ee792017-01-24 11:00:03 +0000503 const struct execlist_port *port = engine->execlist_port;
Ben Widawsky91a41032016-01-05 10:30:07 -0800504
Chris Wilson816ee792017-01-24 11:00:03 +0000505 return port[0].count + port[1].count < 2;
Ben Widawsky91a41032016-01-05 10:30:07 -0800506}
507
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200508/*
Oscar Mateo73e4d072014-07-24 17:04:48 +0100509 * Check the unread Context Status Buffers and manage the submission of new
510 * contexts to the ELSP accordingly.
511 */
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100512static void intel_lrc_irq_handler(unsigned long data)
Thomas Daniele981e7b2014-07-24 17:04:39 +0100513{
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100514 struct intel_engine_cs *engine = (struct intel_engine_cs *)data;
Chris Wilson70c2a242016-09-09 14:11:46 +0100515 struct execlist_port *port = engine->execlist_port;
Chris Wilsonc0336662016-05-06 15:40:21 +0100516 struct drm_i915_private *dev_priv = engine->i915;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100517
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100518 intel_uncore_forcewake_get(dev_priv, engine->fw_domains);
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000519
Chris Wilson899f6202017-03-21 11:33:20 +0000520 /* Prefer doing test_and_clear_bit() as a two stage operation to avoid
521 * imposing the cost of a locked atomic transaction when submitting a
522 * new request (outside of the context-switch interrupt).
523 */
524 while (test_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted)) {
Chris Wilson70c2a242016-09-09 14:11:46 +0100525 u32 __iomem *csb_mmio =
526 dev_priv->regs + i915_mmio_reg_offset(RING_CONTEXT_STATUS_PTR(engine));
527 u32 __iomem *buf =
528 dev_priv->regs + i915_mmio_reg_offset(RING_CONTEXT_STATUS_BUF_LO(engine, 0));
Chris Wilson4af0d722017-03-25 20:10:53 +0000529 unsigned int head, tail;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100530
Chris Wilson2e70b8c2017-03-23 13:48:03 +0000531 /* The write will be ordered by the uncached read (itself
532 * a memory barrier), so we do not need another in the form
533 * of a locked instruction. The race between the interrupt
534 * handler and the split test/clear is harmless as we order
535 * our clear before the CSB read. If the interrupt arrived
536 * first between the test and the clear, we read the updated
537 * CSB and clear the bit. If the interrupt arrives as we read
538 * the CSB or later (i.e. after we had cleared the bit) the bit
539 * is set and we do a new loop.
540 */
541 __clear_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted);
Chris Wilson4af0d722017-03-25 20:10:53 +0000542 head = readl(csb_mmio);
543 tail = GEN8_CSB_WRITE_PTR(head);
544 head = GEN8_CSB_READ_PTR(head);
545 while (head != tail) {
546 unsigned int status;
Chris Wilsona37951a2017-01-24 11:00:06 +0000547
Chris Wilson4af0d722017-03-25 20:10:53 +0000548 if (++head == GEN8_CSB_ENTRIES)
549 head = 0;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100550
Chris Wilson2ffe80a2017-02-06 17:05:02 +0000551 /* We are flying near dragons again.
552 *
553 * We hold a reference to the request in execlist_port[]
554 * but no more than that. We are operating in softirq
555 * context and so cannot hold any mutex or sleep. That
556 * prevents us stopping the requests we are processing
557 * in port[] from being retired simultaneously (the
558 * breadcrumb will be complete before we see the
559 * context-switch). As we only hold the reference to the
560 * request, any pointer chasing underneath the request
561 * is subject to a potential use-after-free. Thus we
562 * store all of the bookkeeping within port[] as
563 * required, and avoid using unguarded pointers beneath
564 * request itself. The same applies to the atomic
565 * status notifier.
566 */
567
Chris Wilson4af0d722017-03-25 20:10:53 +0000568 status = readl(buf + 2 * head);
Chris Wilson70c2a242016-09-09 14:11:46 +0100569 if (!(status & GEN8_CTX_STATUS_COMPLETED_MASK))
570 continue;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100571
Chris Wilson86aa7e72017-01-23 11:31:32 +0000572 /* Check the context/desc id for this event matches */
Chris Wilson4af0d722017-03-25 20:10:53 +0000573 GEM_DEBUG_BUG_ON(readl(buf + 2 * head + 1) !=
Chris Wilsonae9a0432017-02-07 10:23:19 +0000574 port[0].context_id);
Chris Wilson86aa7e72017-01-23 11:31:32 +0000575
Chris Wilson70c2a242016-09-09 14:11:46 +0100576 GEM_BUG_ON(port[0].count == 0);
577 if (--port[0].count == 0) {
578 GEM_BUG_ON(status & GEN8_CTX_STATUS_PREEMPTED);
Chris Wilsonfe9ae7a2017-02-23 14:50:31 +0000579 GEM_BUG_ON(!i915_gem_request_completed(port[0].request));
Chris Wilson70c2a242016-09-09 14:11:46 +0100580 execlists_context_status_change(port[0].request,
581 INTEL_CONTEXT_SCHEDULE_OUT);
Thomas Daniele981e7b2014-07-24 17:04:39 +0100582
Tvrtko Ursulind7d96832017-02-21 11:03:00 +0000583 trace_i915_gem_request_out(port[0].request);
Chris Wilson70c2a242016-09-09 14:11:46 +0100584 i915_gem_request_put(port[0].request);
585 port[0] = port[1];
586 memset(&port[1], 0, sizeof(port[1]));
Chris Wilson70c2a242016-09-09 14:11:46 +0100587 }
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000588
Chris Wilson70c2a242016-09-09 14:11:46 +0100589 GEM_BUG_ON(port[0].count == 0 &&
590 !(status & GEN8_CTX_STATUS_ACTIVE_IDLE));
Chris Wilson4af0d722017-03-25 20:10:53 +0000591 }
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000592
Chris Wilson4af0d722017-03-25 20:10:53 +0000593 writel(_MASKED_FIELD(GEN8_CSB_READ_PTR_MASK, head << 8),
Chris Wilson70c2a242016-09-09 14:11:46 +0100594 csb_mmio);
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000595 }
596
Chris Wilson70c2a242016-09-09 14:11:46 +0100597 if (execlists_elsp_ready(engine))
598 execlists_dequeue(engine);
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000599
Chris Wilson70c2a242016-09-09 14:11:46 +0100600 intel_uncore_forcewake_put(dev_priv, engine->fw_domains);
Thomas Daniele981e7b2014-07-24 17:04:39 +0100601}
602
Chris Wilson20311bd2016-11-14 20:41:03 +0000603static bool insert_request(struct i915_priotree *pt, struct rb_root *root)
604{
605 struct rb_node **p, *rb;
606 bool first = true;
607
608 /* most positive priority is scheduled first, equal priorities fifo */
609 rb = NULL;
610 p = &root->rb_node;
611 while (*p) {
612 struct i915_priotree *pos;
613
614 rb = *p;
615 pos = rb_entry(rb, typeof(*pos), node);
616 if (pt->priority > pos->priority) {
617 p = &rb->rb_left;
618 } else {
619 p = &rb->rb_right;
620 first = false;
621 }
622 }
623 rb_link_node(&pt->node, rb, p);
624 rb_insert_color(&pt->node, root);
625
626 return first;
627}
628
Chris Wilsonf4ea6bd2016-08-02 22:50:32 +0100629static void execlists_submit_request(struct drm_i915_gem_request *request)
Michel Thierryacdd8842014-07-24 17:04:38 +0100630{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000631 struct intel_engine_cs *engine = request->engine;
Chris Wilson5590af32016-09-09 14:11:54 +0100632 unsigned long flags;
Michel Thierryacdd8842014-07-24 17:04:38 +0100633
Chris Wilson663f71e2016-11-14 20:41:00 +0000634 /* Will be called from irq-context when using foreign fences. */
635 spin_lock_irqsave(&engine->timeline->lock, flags);
Michel Thierryacdd8842014-07-24 17:04:38 +0100636
Chris Wilson38332812017-01-24 11:00:07 +0000637 if (insert_request(&request->priotree, &engine->execlist_queue)) {
Chris Wilson20311bd2016-11-14 20:41:03 +0000638 engine->execlist_first = &request->priotree.node;
Chris Wilson48ea2552017-01-24 11:00:08 +0000639 if (execlists_elsp_ready(engine))
Chris Wilson38332812017-01-24 11:00:07 +0000640 tasklet_hi_schedule(&engine->irq_tasklet);
641 }
Michel Thierryacdd8842014-07-24 17:04:38 +0100642
Chris Wilson663f71e2016-11-14 20:41:00 +0000643 spin_unlock_irqrestore(&engine->timeline->lock, flags);
Michel Thierryacdd8842014-07-24 17:04:38 +0100644}
645
Chris Wilson20311bd2016-11-14 20:41:03 +0000646static struct intel_engine_cs *
647pt_lock_engine(struct i915_priotree *pt, struct intel_engine_cs *locked)
648{
Chris Wilsona79a5242017-03-27 21:21:43 +0100649 struct intel_engine_cs *engine =
650 container_of(pt, struct drm_i915_gem_request, priotree)->engine;
Chris Wilson20311bd2016-11-14 20:41:03 +0000651
Chris Wilsona79a5242017-03-27 21:21:43 +0100652 GEM_BUG_ON(!locked);
653
Chris Wilson20311bd2016-11-14 20:41:03 +0000654 if (engine != locked) {
Chris Wilsona79a5242017-03-27 21:21:43 +0100655 spin_unlock(&locked->timeline->lock);
656 spin_lock(&engine->timeline->lock);
Chris Wilson20311bd2016-11-14 20:41:03 +0000657 }
658
659 return engine;
660}
661
662static void execlists_schedule(struct drm_i915_gem_request *request, int prio)
663{
Chris Wilsona79a5242017-03-27 21:21:43 +0100664 struct intel_engine_cs *engine;
Chris Wilson20311bd2016-11-14 20:41:03 +0000665 struct i915_dependency *dep, *p;
666 struct i915_dependency stack;
667 LIST_HEAD(dfs);
668
669 if (prio <= READ_ONCE(request->priotree.priority))
670 return;
671
Chris Wilson70cd1472016-11-28 14:36:49 +0000672 /* Need BKL in order to use the temporary link inside i915_dependency */
673 lockdep_assert_held(&request->i915->drm.struct_mutex);
Chris Wilson20311bd2016-11-14 20:41:03 +0000674
675 stack.signaler = &request->priotree;
676 list_add(&stack.dfs_link, &dfs);
677
678 /* Recursively bump all dependent priorities to match the new request.
679 *
680 * A naive approach would be to use recursion:
681 * static void update_priorities(struct i915_priotree *pt, prio) {
682 * list_for_each_entry(dep, &pt->signalers_list, signal_link)
683 * update_priorities(dep->signal, prio)
684 * insert_request(pt);
685 * }
686 * but that may have unlimited recursion depth and so runs a very
687 * real risk of overunning the kernel stack. Instead, we build
688 * a flat list of all dependencies starting with the current request.
689 * As we walk the list of dependencies, we add all of its dependencies
690 * to the end of the list (this may include an already visited
691 * request) and continue to walk onwards onto the new dependencies. The
692 * end result is a topological list of requests in reverse order, the
693 * last element in the list is the request we must execute first.
694 */
695 list_for_each_entry_safe(dep, p, &dfs, dfs_link) {
696 struct i915_priotree *pt = dep->signaler;
697
Chris Wilsona79a5242017-03-27 21:21:43 +0100698 /* Within an engine, there can be no cycle, but we may
699 * refer to the same dependency chain multiple times
700 * (redundant dependencies are not eliminated) and across
701 * engines.
702 */
703 list_for_each_entry(p, &pt->signalers_list, signal_link) {
704 GEM_BUG_ON(p->signaler->priority < pt->priority);
Chris Wilson20311bd2016-11-14 20:41:03 +0000705 if (prio > READ_ONCE(p->signaler->priority))
706 list_move_tail(&p->dfs_link, &dfs);
Chris Wilsona79a5242017-03-27 21:21:43 +0100707 }
Chris Wilson20311bd2016-11-14 20:41:03 +0000708
Chris Wilson0798cff2016-12-05 14:29:41 +0000709 list_safe_reset_next(dep, p, dfs_link);
Chris Wilson20311bd2016-11-14 20:41:03 +0000710 }
711
Chris Wilsona79a5242017-03-27 21:21:43 +0100712 engine = request->engine;
713 spin_lock_irq(&engine->timeline->lock);
714
Chris Wilson20311bd2016-11-14 20:41:03 +0000715 /* Fifo and depth-first replacement ensure our deps execute before us */
716 list_for_each_entry_safe_reverse(dep, p, &dfs, dfs_link) {
717 struct i915_priotree *pt = dep->signaler;
718
719 INIT_LIST_HEAD(&dep->dfs_link);
720
721 engine = pt_lock_engine(pt, engine);
722
723 if (prio <= pt->priority)
724 continue;
725
Chris Wilson20311bd2016-11-14 20:41:03 +0000726 pt->priority = prio;
Chris Wilsona79a5242017-03-27 21:21:43 +0100727 if (!RB_EMPTY_NODE(&pt->node)) {
728 rb_erase(&pt->node, &engine->execlist_queue);
729 if (insert_request(pt, &engine->execlist_queue))
730 engine->execlist_first = &pt->node;
731 }
Chris Wilson20311bd2016-11-14 20:41:03 +0000732 }
733
Chris Wilsona79a5242017-03-27 21:21:43 +0100734 spin_unlock_irq(&engine->timeline->lock);
Chris Wilson20311bd2016-11-14 20:41:03 +0000735
736 /* XXX Do we need to preempt to make room for us and our deps? */
737}
738
Chris Wilsone8a9c582016-12-18 15:37:20 +0000739static int execlists_context_pin(struct intel_engine_cs *engine,
740 struct i915_gem_context *ctx)
Oscar Mateodcb4c122014-11-13 10:28:10 +0000741{
Chris Wilson9021ad02016-05-24 14:53:37 +0100742 struct intel_context *ce = &ctx->engine[engine->id];
Chris Wilson2947e402016-12-18 15:37:23 +0000743 unsigned int flags;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100744 void *vaddr;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000745 int ret;
Oscar Mateodcb4c122014-11-13 10:28:10 +0000746
Chris Wilson91c8a322016-07-05 10:40:23 +0100747 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000748
Chris Wilson9021ad02016-05-24 14:53:37 +0100749 if (ce->pin_count++)
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100750 return 0;
Chris Wilsona533b4b2017-03-16 17:16:28 +0000751 GEM_BUG_ON(!ce->pin_count); /* no overflow please! */
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100752
Chris Wilsone8a9c582016-12-18 15:37:20 +0000753 if (!ce->state) {
754 ret = execlists_context_deferred_alloc(ctx, engine);
755 if (ret)
756 goto err;
757 }
Chris Wilson56f6e0a2017-01-05 15:30:20 +0000758 GEM_BUG_ON(!ce->state);
Chris Wilsone8a9c582016-12-18 15:37:20 +0000759
Chris Wilson72b72ae2017-02-10 10:14:22 +0000760 flags = PIN_GLOBAL | PIN_HIGH;
Daniele Ceraolo Spuriofeef2a72016-12-23 15:56:22 -0800761 if (ctx->ggtt_offset_bias)
762 flags |= PIN_OFFSET_BIAS | ctx->ggtt_offset_bias;
Chris Wilson2947e402016-12-18 15:37:23 +0000763
764 ret = i915_vma_pin(ce->state, 0, GEN8_LR_CONTEXT_ALIGN, flags);
Nick Hoathe84fe802015-09-11 12:53:46 +0100765 if (ret)
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100766 goto err;
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000767
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100768 vaddr = i915_gem_object_pin_map(ce->state->obj, I915_MAP_WB);
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100769 if (IS_ERR(vaddr)) {
770 ret = PTR_ERR(vaddr);
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100771 goto unpin_vma;
Tvrtko Ursulin82352e92016-01-15 17:12:45 +0000772 }
773
Daniele Ceraolo Spuriod3ef1af2016-12-23 15:56:21 -0800774 ret = intel_ring_pin(ce->ring, ctx->ggtt_offset_bias);
Nick Hoathe84fe802015-09-11 12:53:46 +0100775 if (ret)
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100776 goto unpin_map;
Alex Daid1675192015-08-12 15:43:43 +0100777
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000778 intel_lr_context_descriptor_update(ctx, engine);
Chris Wilson9021ad02016-05-24 14:53:37 +0100779
Chris Wilsona3aabe82016-10-04 21:11:26 +0100780 ce->lrc_reg_state = vaddr + LRC_STATE_PN * PAGE_SIZE;
781 ce->lrc_reg_state[CTX_RING_BUFFER_START+1] =
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100782 i915_ggtt_offset(ce->ring->vma);
Chris Wilsona3aabe82016-10-04 21:11:26 +0100783
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100784 ce->state->obj->mm.dirty = true;
Daniel Vettere93c28f2015-09-02 14:33:42 +0200785
Chris Wilson9a6feaf2016-07-20 13:31:50 +0100786 i915_gem_context_get(ctx);
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100787 return 0;
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000788
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100789unpin_map:
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100790 i915_gem_object_unpin_map(ce->state->obj);
791unpin_vma:
792 __i915_vma_unpin(ce->state);
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100793err:
Chris Wilson9021ad02016-05-24 14:53:37 +0100794 ce->pin_count = 0;
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000795 return ret;
Oscar Mateodcb4c122014-11-13 10:28:10 +0000796}
797
Chris Wilsone8a9c582016-12-18 15:37:20 +0000798static void execlists_context_unpin(struct intel_engine_cs *engine,
799 struct i915_gem_context *ctx)
Oscar Mateodcb4c122014-11-13 10:28:10 +0000800{
Chris Wilson9021ad02016-05-24 14:53:37 +0100801 struct intel_context *ce = &ctx->engine[engine->id];
Daniel Vetteraf3302b2015-12-04 17:27:15 +0100802
Chris Wilson91c8a322016-07-05 10:40:23 +0100803 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Chris Wilson9021ad02016-05-24 14:53:37 +0100804 GEM_BUG_ON(ce->pin_count == 0);
Tvrtko Ursulin321fe302016-01-28 10:29:55 +0000805
Chris Wilson9021ad02016-05-24 14:53:37 +0100806 if (--ce->pin_count)
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100807 return;
808
Chris Wilsonaad29fb2016-08-02 22:50:23 +0100809 intel_ring_unpin(ce->ring);
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100810
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100811 i915_gem_object_unpin_map(ce->state->obj);
812 i915_vma_unpin(ce->state);
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100813
Chris Wilson9a6feaf2016-07-20 13:31:50 +0100814 i915_gem_context_put(ctx);
Oscar Mateodcb4c122014-11-13 10:28:10 +0000815}
816
Chris Wilsonf73e7392016-12-18 15:37:24 +0000817static int execlists_request_alloc(struct drm_i915_gem_request *request)
Chris Wilsonef11c012016-12-18 15:37:19 +0000818{
819 struct intel_engine_cs *engine = request->engine;
820 struct intel_context *ce = &request->ctx->engine[engine->id];
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000821 u32 *cs;
Chris Wilsonef11c012016-12-18 15:37:19 +0000822 int ret;
823
Chris Wilsone8a9c582016-12-18 15:37:20 +0000824 GEM_BUG_ON(!ce->pin_count);
825
Chris Wilsonef11c012016-12-18 15:37:19 +0000826 /* Flush enough space to reduce the likelihood of waiting after
827 * we start building the request - in which case we will just
828 * have to repeat work.
829 */
830 request->reserved_space += EXECLISTS_REQUEST_SIZE;
831
Chris Wilsone8a9c582016-12-18 15:37:20 +0000832 GEM_BUG_ON(!ce->ring);
Chris Wilsonef11c012016-12-18 15:37:19 +0000833 request->ring = ce->ring;
834
Chris Wilsonef11c012016-12-18 15:37:19 +0000835 if (i915.enable_guc_submission) {
836 /*
837 * Check that the GuC has space for the request before
838 * going any further, as the i915_add_request() call
839 * later on mustn't fail ...
840 */
841 ret = i915_guc_wq_reserve(request);
842 if (ret)
Chris Wilsone8a9c582016-12-18 15:37:20 +0000843 goto err;
Chris Wilsonef11c012016-12-18 15:37:19 +0000844 }
845
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000846 cs = intel_ring_begin(request, 0);
847 if (IS_ERR(cs)) {
848 ret = PTR_ERR(cs);
Chris Wilsonef11c012016-12-18 15:37:19 +0000849 goto err_unreserve;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000850 }
Chris Wilsonef11c012016-12-18 15:37:19 +0000851
852 if (!ce->initialised) {
853 ret = engine->init_context(request);
854 if (ret)
855 goto err_unreserve;
856
857 ce->initialised = true;
858 }
859
860 /* Note that after this point, we have committed to using
861 * this request as it is being used to both track the
862 * state of engine initialisation and liveness of the
863 * golden renderstate above. Think twice before you try
864 * to cancel/unwind this request now.
865 */
866
867 request->reserved_space -= EXECLISTS_REQUEST_SIZE;
868 return 0;
869
870err_unreserve:
871 if (i915.enable_guc_submission)
872 i915_guc_wq_unreserve(request);
Chris Wilsone8a9c582016-12-18 15:37:20 +0000873err:
Chris Wilsonef11c012016-12-18 15:37:19 +0000874 return ret;
875}
876
Arun Siluvery9e000842015-07-03 14:27:31 +0100877/*
878 * In this WA we need to set GEN8_L3SQCREG4[21:21] and reset it after
879 * PIPE_CONTROL instruction. This is required for the flush to happen correctly
880 * but there is a slight complication as this is applied in WA batch where the
881 * values are only initialized once so we cannot take register value at the
882 * beginning and reuse it further; hence we save its value to memory, upload a
883 * constant value with bit21 set and then we restore it back with the saved value.
884 * To simplify the WA, a constant value is formed by using the default value
885 * of this register. This shouldn't be a problem because we are only modifying
886 * it for a short period and this batch in non-premptible. We can ofcourse
887 * use additional instructions that read the actual value of the register
888 * at that time and set our bit of interest but it makes the WA complicated.
889 *
890 * This WA is also required for Gen9 so extracting as a function avoids
891 * code duplication.
892 */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000893static u32 *
894gen8_emit_flush_coherentl3_wa(struct intel_engine_cs *engine, u32 *batch)
Arun Siluvery9e000842015-07-03 14:27:31 +0100895{
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000896 *batch++ = MI_STORE_REGISTER_MEM_GEN8 | MI_SRM_LRM_GLOBAL_GTT;
897 *batch++ = i915_mmio_reg_offset(GEN8_L3SQCREG4);
898 *batch++ = i915_ggtt_offset(engine->scratch) + 256;
899 *batch++ = 0;
Arun Siluvery9e000842015-07-03 14:27:31 +0100900
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000901 *batch++ = MI_LOAD_REGISTER_IMM(1);
902 *batch++ = i915_mmio_reg_offset(GEN8_L3SQCREG4);
903 *batch++ = 0x40400000 | GEN8_LQSC_FLUSH_COHERENT_LINES;
Arun Siluvery9e000842015-07-03 14:27:31 +0100904
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +0000905 batch = gen8_emit_pipe_control(batch,
906 PIPE_CONTROL_CS_STALL |
907 PIPE_CONTROL_DC_FLUSH_ENABLE,
908 0);
Arun Siluvery9e000842015-07-03 14:27:31 +0100909
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000910 *batch++ = MI_LOAD_REGISTER_MEM_GEN8 | MI_SRM_LRM_GLOBAL_GTT;
911 *batch++ = i915_mmio_reg_offset(GEN8_L3SQCREG4);
912 *batch++ = i915_ggtt_offset(engine->scratch) + 256;
913 *batch++ = 0;
Arun Siluvery9e000842015-07-03 14:27:31 +0100914
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000915 return batch;
Arun Siluvery17ee9502015-06-19 19:07:01 +0100916}
917
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200918/*
919 * Typically we only have one indirect_ctx and per_ctx batch buffer which are
920 * initialized at the beginning and shared across all contexts but this field
921 * helps us to have multiple batches at different offsets and select them based
922 * on a criteria. At the moment this batch always start at the beginning of the page
923 * and at this point we don't have multiple wa_ctx batch buffers.
Arun Siluvery17ee9502015-06-19 19:07:01 +0100924 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200925 * The number of WA applied are not known at the beginning; we use this field
926 * to return the no of DWORDS written.
Arun Siluvery17ee9502015-06-19 19:07:01 +0100927 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200928 * It is to be noted that this batch does not contain MI_BATCH_BUFFER_END
929 * so it adds NOOPs as padding to make it cacheline aligned.
930 * MI_BATCH_BUFFER_END will be added to perctx batch and both of them together
931 * makes a complete batch buffer.
Arun Siluvery17ee9502015-06-19 19:07:01 +0100932 */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000933static u32 *gen8_init_indirectctx_bb(struct intel_engine_cs *engine, u32 *batch)
Arun Siluvery17ee9502015-06-19 19:07:01 +0100934{
Arun Siluvery7ad00d12015-06-19 18:37:12 +0100935 /* WaDisableCtxRestoreArbitration:bdw,chv */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000936 *batch++ = MI_ARB_ON_OFF | MI_ARB_DISABLE;
Arun Siluvery17ee9502015-06-19 19:07:01 +0100937
Arun Siluveryc82435b2015-06-19 18:37:13 +0100938 /* WaFlushCoherentL3CacheLinesAtContextSwitch:bdw */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000939 if (IS_BROADWELL(engine->i915))
940 batch = gen8_emit_flush_coherentl3_wa(engine, batch);
Arun Siluveryc82435b2015-06-19 18:37:13 +0100941
Arun Siluvery0160f052015-06-23 15:46:57 +0100942 /* WaClearSlmSpaceAtContextSwitch:bdw,chv */
943 /* Actual scratch location is at 128 bytes offset */
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +0000944 batch = gen8_emit_pipe_control(batch,
945 PIPE_CONTROL_FLUSH_L3 |
946 PIPE_CONTROL_GLOBAL_GTT_IVB |
947 PIPE_CONTROL_CS_STALL |
948 PIPE_CONTROL_QW_WRITE,
949 i915_ggtt_offset(engine->scratch) +
950 2 * CACHELINE_BYTES);
Arun Siluvery0160f052015-06-23 15:46:57 +0100951
Arun Siluvery17ee9502015-06-19 19:07:01 +0100952 /* Pad to end of cacheline */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000953 while ((unsigned long)batch % CACHELINE_BYTES)
954 *batch++ = MI_NOOP;
Arun Siluvery17ee9502015-06-19 19:07:01 +0100955
956 /*
957 * MI_BATCH_BUFFER_END is not required in Indirect ctx BB because
958 * execution depends on the length specified in terms of cache lines
959 * in the register CTX_RCS_INDIRECT_CTX
960 */
961
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000962 return batch;
Arun Siluvery17ee9502015-06-19 19:07:01 +0100963}
964
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200965/*
966 * This batch is started immediately after indirect_ctx batch. Since we ensure
967 * that indirect_ctx ends on a cacheline this batch is aligned automatically.
Arun Siluvery17ee9502015-06-19 19:07:01 +0100968 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200969 * The number of DWORDS written are returned using this field.
Arun Siluvery17ee9502015-06-19 19:07:01 +0100970 *
971 * This batch is terminated with MI_BATCH_BUFFER_END and so we need not add padding
972 * to align it with cacheline as padding after MI_BATCH_BUFFER_END is redundant.
973 */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000974static u32 *gen8_init_perctx_bb(struct intel_engine_cs *engine, u32 *batch)
Arun Siluvery17ee9502015-06-19 19:07:01 +0100975{
Arun Siluvery7ad00d12015-06-19 18:37:12 +0100976 /* WaDisableCtxRestoreArbitration:bdw,chv */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000977 *batch++ = MI_ARB_ON_OFF | MI_ARB_ENABLE;
978 *batch++ = MI_BATCH_BUFFER_END;
Arun Siluvery7ad00d12015-06-19 18:37:12 +0100979
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000980 return batch;
Arun Siluvery17ee9502015-06-19 19:07:01 +0100981}
982
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000983static u32 *gen9_init_indirectctx_bb(struct intel_engine_cs *engine, u32 *batch)
Arun Siluvery0504cff2015-07-14 15:01:27 +0100984{
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +0200985 /* WaFlushCoherentL3CacheLinesAtContextSwitch:skl,bxt,glk */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000986 batch = gen8_emit_flush_coherentl3_wa(engine, batch);
Arun Siluverya4106a72015-07-14 15:01:29 +0100987
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +0200988 /* WaDisableGatherAtSetShaderCommonSlice:skl,bxt,kbl,glk */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000989 *batch++ = MI_LOAD_REGISTER_IMM(1);
990 *batch++ = i915_mmio_reg_offset(COMMON_SLICE_CHICKEN2);
991 *batch++ = _MASKED_BIT_DISABLE(
992 GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE);
993 *batch++ = MI_NOOP;
Mika Kuoppala873e8172016-07-20 14:26:13 +0300994
Mika Kuoppala066d4622016-06-07 17:19:15 +0300995 /* WaClearSlmSpaceAtContextSwitch:kbl */
996 /* Actual scratch location is at 128 bytes offset */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000997 if (IS_KBL_REVID(engine->i915, 0, KBL_REVID_A0)) {
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +0000998 batch = gen8_emit_pipe_control(batch,
999 PIPE_CONTROL_FLUSH_L3 |
1000 PIPE_CONTROL_GLOBAL_GTT_IVB |
1001 PIPE_CONTROL_CS_STALL |
1002 PIPE_CONTROL_QW_WRITE,
1003 i915_ggtt_offset(engine->scratch)
1004 + 2 * CACHELINE_BYTES);
Mika Kuoppala066d4622016-06-07 17:19:15 +03001005 }
Tim Gore3485d992016-07-05 10:01:30 +01001006
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02001007 /* WaMediaPoolStateCmdInWABB:bxt,glk */
Tim Gore3485d992016-07-05 10:01:30 +01001008 if (HAS_POOLED_EU(engine->i915)) {
1009 /*
1010 * EU pool configuration is setup along with golden context
1011 * during context initialization. This value depends on
1012 * device type (2x6 or 3x6) and needs to be updated based
1013 * on which subslice is disabled especially for 2x6
1014 * devices, however it is safe to load default
1015 * configuration of 3x6 device instead of masking off
1016 * corresponding bits because HW ignores bits of a disabled
1017 * subslice and drops down to appropriate config. Please
1018 * see render_state_setup() in i915_gem_render_state.c for
1019 * possible configurations, to avoid duplication they are
1020 * not shown here again.
1021 */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001022 *batch++ = GEN9_MEDIA_POOL_STATE;
1023 *batch++ = GEN9_MEDIA_POOL_ENABLE;
1024 *batch++ = 0x00777000;
1025 *batch++ = 0;
1026 *batch++ = 0;
1027 *batch++ = 0;
Tim Gore3485d992016-07-05 10:01:30 +01001028 }
1029
Arun Siluvery0504cff2015-07-14 15:01:27 +01001030 /* Pad to end of cacheline */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001031 while ((unsigned long)batch % CACHELINE_BYTES)
1032 *batch++ = MI_NOOP;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001033
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001034 return batch;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001035}
1036
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001037static u32 *gen9_init_perctx_bb(struct intel_engine_cs *engine, u32 *batch)
Arun Siluvery0504cff2015-07-14 15:01:27 +01001038{
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001039 *batch++ = MI_BATCH_BUFFER_END;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001040
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001041 return batch;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001042}
1043
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001044#define CTX_WA_BB_OBJ_SIZE (PAGE_SIZE)
1045
1046static int lrc_setup_wa_ctx(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001047{
Chris Wilson48bb74e2016-08-15 10:49:04 +01001048 struct drm_i915_gem_object *obj;
1049 struct i915_vma *vma;
1050 int err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001051
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001052 obj = i915_gem_object_create(engine->i915, CTX_WA_BB_OBJ_SIZE);
Chris Wilson48bb74e2016-08-15 10:49:04 +01001053 if (IS_ERR(obj))
1054 return PTR_ERR(obj);
1055
Chris Wilsona01cb372017-01-16 15:21:30 +00001056 vma = i915_vma_instance(obj, &engine->i915->ggtt.base, NULL);
Chris Wilson48bb74e2016-08-15 10:49:04 +01001057 if (IS_ERR(vma)) {
1058 err = PTR_ERR(vma);
1059 goto err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001060 }
1061
Chris Wilson48bb74e2016-08-15 10:49:04 +01001062 err = i915_vma_pin(vma, 0, PAGE_SIZE, PIN_GLOBAL | PIN_HIGH);
1063 if (err)
1064 goto err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001065
Chris Wilson48bb74e2016-08-15 10:49:04 +01001066 engine->wa_ctx.vma = vma;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001067 return 0;
Chris Wilson48bb74e2016-08-15 10:49:04 +01001068
1069err:
1070 i915_gem_object_put(obj);
1071 return err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001072}
1073
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001074static void lrc_destroy_wa_ctx(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001075{
Chris Wilson19880c42016-08-15 10:49:05 +01001076 i915_vma_unpin_and_release(&engine->wa_ctx.vma);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001077}
1078
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001079typedef u32 *(*wa_bb_func_t)(struct intel_engine_cs *engine, u32 *batch);
1080
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001081static int intel_init_workaround_bb(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001082{
Chris Wilson48bb74e2016-08-15 10:49:04 +01001083 struct i915_ctx_workarounds *wa_ctx = &engine->wa_ctx;
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001084 struct i915_wa_ctx_bb *wa_bb[2] = { &wa_ctx->indirect_ctx,
1085 &wa_ctx->per_ctx };
1086 wa_bb_func_t wa_bb_fn[2];
Arun Siluvery17ee9502015-06-19 19:07:01 +01001087 struct page *page;
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001088 void *batch, *batch_ptr;
1089 unsigned int i;
Chris Wilson48bb74e2016-08-15 10:49:04 +01001090 int ret;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001091
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001092 if (WARN_ON(engine->id != RCS || !engine->scratch))
1093 return -EINVAL;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001094
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001095 switch (INTEL_GEN(engine->i915)) {
1096 case 9:
1097 wa_bb_fn[0] = gen9_init_indirectctx_bb;
1098 wa_bb_fn[1] = gen9_init_perctx_bb;
1099 break;
1100 case 8:
1101 wa_bb_fn[0] = gen8_init_indirectctx_bb;
1102 wa_bb_fn[1] = gen8_init_perctx_bb;
1103 break;
1104 default:
1105 MISSING_CASE(INTEL_GEN(engine->i915));
Arun Siluvery5e60d792015-06-23 15:50:44 +01001106 return 0;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001107 }
Arun Siluvery5e60d792015-06-23 15:50:44 +01001108
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001109 ret = lrc_setup_wa_ctx(engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001110 if (ret) {
1111 DRM_DEBUG_DRIVER("Failed to setup context WA page: %d\n", ret);
1112 return ret;
1113 }
1114
Chris Wilson48bb74e2016-08-15 10:49:04 +01001115 page = i915_gem_object_get_dirty_page(wa_ctx->vma->obj, 0);
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001116 batch = batch_ptr = kmap_atomic(page);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001117
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001118 /*
1119 * Emit the two workaround batch buffers, recording the offset from the
1120 * start of the workaround batch buffer object for each and their
1121 * respective sizes.
1122 */
1123 for (i = 0; i < ARRAY_SIZE(wa_bb_fn); i++) {
1124 wa_bb[i]->offset = batch_ptr - batch;
1125 if (WARN_ON(!IS_ALIGNED(wa_bb[i]->offset, CACHELINE_BYTES))) {
1126 ret = -EINVAL;
1127 break;
1128 }
1129 batch_ptr = wa_bb_fn[i](engine, batch_ptr);
1130 wa_bb[i]->size = batch_ptr - (batch + wa_bb[i]->offset);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001131 }
1132
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001133 BUG_ON(batch_ptr - batch > CTX_WA_BB_OBJ_SIZE);
1134
Arun Siluvery17ee9502015-06-19 19:07:01 +01001135 kunmap_atomic(batch);
1136 if (ret)
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001137 lrc_destroy_wa_ctx(engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001138
1139 return ret;
1140}
1141
Chris Wilson22cc4402017-02-04 11:05:19 +00001142static u32 port_seqno(struct execlist_port *port)
1143{
1144 return port->request ? port->request->global_seqno : 0;
1145}
1146
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001147static int gen8_init_common_ring(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001148{
Chris Wilsonc0336662016-05-06 15:40:21 +01001149 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson821ed7d2016-09-09 14:11:53 +01001150 int ret;
1151
1152 ret = intel_mocs_init_engine(engine);
1153 if (ret)
1154 return ret;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001155
Chris Wilsonad07dfc2016-10-07 07:53:26 +01001156 intel_engine_reset_breadcrumbs(engine);
Chris Wilsonf3b8f912017-01-05 15:30:21 +00001157 intel_engine_init_hangcheck(engine);
Chris Wilson821ed7d2016-09-09 14:11:53 +01001158
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001159 I915_WRITE(RING_HWSTAM(engine->mmio_base), 0xffffffff);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001160 I915_WRITE(RING_MODE_GEN7(engine),
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001161 _MASKED_BIT_ENABLE(GFX_RUN_LIST_ENABLE));
Chris Wilsonf3b8f912017-01-05 15:30:21 +00001162 I915_WRITE(RING_HWS_PGA(engine->mmio_base),
1163 engine->status_page.ggtt_offset);
1164 POSTING_READ(RING_HWS_PGA(engine->mmio_base));
Michel Thierrydfc53c52015-09-28 13:25:12 +01001165
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001166 DRM_DEBUG_DRIVER("Execlists enabled for %s\n", engine->name);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001167
Chris Wilsonc87d50c2016-10-04 21:11:27 +01001168 /* After a GPU reset, we may have requests to replay */
Chris Wilsonf7470262017-01-24 15:20:21 +00001169 clear_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted);
Chris Wilson31de7352017-03-16 12:56:18 +00001170 if (!i915.enable_guc_submission && !execlists_elsp_idle(engine)) {
Chris Wilson22cc4402017-02-04 11:05:19 +00001171 DRM_DEBUG_DRIVER("Restarting %s from requests [0x%x, 0x%x]\n",
1172 engine->name,
1173 port_seqno(&engine->execlist_port[0]),
1174 port_seqno(&engine->execlist_port[1]));
Chris Wilsonc87d50c2016-10-04 21:11:27 +01001175 engine->execlist_port[0].count = 0;
1176 engine->execlist_port[1].count = 0;
Chris Wilson821ed7d2016-09-09 14:11:53 +01001177 execlists_submit_ports(engine);
Chris Wilsonc87d50c2016-10-04 21:11:27 +01001178 }
Chris Wilson821ed7d2016-09-09 14:11:53 +01001179
1180 return 0;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001181}
1182
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001183static int gen8_init_render_ring(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001184{
Chris Wilsonc0336662016-05-06 15:40:21 +01001185 struct drm_i915_private *dev_priv = engine->i915;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001186 int ret;
1187
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001188 ret = gen8_init_common_ring(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001189 if (ret)
1190 return ret;
1191
1192 /* We need to disable the AsyncFlip performance optimisations in order
1193 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
1194 * programmed to '1' on all products.
1195 *
1196 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
1197 */
1198 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
1199
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001200 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
1201
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001202 return init_workarounds_ring(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001203}
1204
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001205static int gen9_init_render_ring(struct intel_engine_cs *engine)
Damien Lespiau82ef8222015-02-09 19:33:08 +00001206{
1207 int ret;
1208
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001209 ret = gen8_init_common_ring(engine);
Damien Lespiau82ef8222015-02-09 19:33:08 +00001210 if (ret)
1211 return ret;
1212
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001213 return init_workarounds_ring(engine);
Damien Lespiau82ef8222015-02-09 19:33:08 +00001214}
1215
Chris Wilson821ed7d2016-09-09 14:11:53 +01001216static void reset_common_ring(struct intel_engine_cs *engine,
1217 struct drm_i915_gem_request *request)
1218{
Chris Wilson821ed7d2016-09-09 14:11:53 +01001219 struct execlist_port *port = engine->execlist_port;
Chris Wilsonc0dcb202017-02-07 15:24:37 +00001220 struct intel_context *ce;
1221
1222 /* If the request was innocent, we leave the request in the ELSP
1223 * and will try to replay it on restarting. The context image may
1224 * have been corrupted by the reset, in which case we may have
1225 * to service a new GPU hang, but more likely we can continue on
1226 * without impact.
1227 *
1228 * If the request was guilty, we presume the context is corrupt
1229 * and have to at least restore the RING register in the context
1230 * image back to the expected values to skip over the guilty request.
1231 */
1232 if (!request || request->fence.error != -EIO)
1233 return;
Chris Wilson821ed7d2016-09-09 14:11:53 +01001234
Chris Wilsona3aabe82016-10-04 21:11:26 +01001235 /* We want a simple context + ring to execute the breadcrumb update.
1236 * We cannot rely on the context being intact across the GPU hang,
1237 * so clear it and rebuild just what we need for the breadcrumb.
1238 * All pending requests for this context will be zapped, and any
1239 * future request will be after userspace has had the opportunity
1240 * to recreate its own state.
1241 */
Chris Wilsonc0dcb202017-02-07 15:24:37 +00001242 ce = &request->ctx->engine[engine->id];
Chris Wilsona3aabe82016-10-04 21:11:26 +01001243 execlists_init_reg_state(ce->lrc_reg_state,
1244 request->ctx, engine, ce->ring);
1245
Chris Wilson821ed7d2016-09-09 14:11:53 +01001246 /* Move the RING_HEAD onto the breadcrumb, past the hanging batch */
Chris Wilsona3aabe82016-10-04 21:11:26 +01001247 ce->lrc_reg_state[CTX_RING_BUFFER_START+1] =
1248 i915_ggtt_offset(ce->ring->vma);
Chris Wilson821ed7d2016-09-09 14:11:53 +01001249 ce->lrc_reg_state[CTX_RING_HEAD+1] = request->postfix;
Chris Wilsona3aabe82016-10-04 21:11:26 +01001250
Chris Wilson821ed7d2016-09-09 14:11:53 +01001251 request->ring->head = request->postfix;
Chris Wilson821ed7d2016-09-09 14:11:53 +01001252 intel_ring_update_space(request->ring);
1253
Chris Wilson821ed7d2016-09-09 14:11:53 +01001254 /* Catch up with any missed context-switch interrupts */
Chris Wilson821ed7d2016-09-09 14:11:53 +01001255 if (request->ctx != port[0].request->ctx) {
1256 i915_gem_request_put(port[0].request);
1257 port[0] = port[1];
1258 memset(&port[1], 0, sizeof(port[1]));
1259 }
1260
Chris Wilson821ed7d2016-09-09 14:11:53 +01001261 GEM_BUG_ON(request->ctx != port[0].request->ctx);
Chris Wilsona3aabe82016-10-04 21:11:26 +01001262
1263 /* Reset WaIdleLiteRestore:bdw,skl as well */
Chris Wilson450362d2017-03-27 14:00:07 +01001264 request->tail =
1265 intel_ring_wrap(request->ring,
1266 request->wa_tail - WA_TAIL_DWORDS*sizeof(u32));
Chris Wilsoned1501d2017-03-27 14:14:12 +01001267 assert_ring_tail_valid(request->ring, request->tail);
Chris Wilson821ed7d2016-09-09 14:11:53 +01001268}
1269
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001270static int intel_logical_ring_emit_pdps(struct drm_i915_gem_request *req)
1271{
1272 struct i915_hw_ppgtt *ppgtt = req->ctx->ppgtt;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001273 struct intel_engine_cs *engine = req->engine;
Mika Kuoppalae7167762017-02-28 17:28:10 +02001274 const int num_lri_cmds = GEN8_3LVL_PDPES * 2;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001275 u32 *cs;
1276 int i;
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001277
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001278 cs = intel_ring_begin(req, num_lri_cmds * 2 + 2);
1279 if (IS_ERR(cs))
1280 return PTR_ERR(cs);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001281
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001282 *cs++ = MI_LOAD_REGISTER_IMM(num_lri_cmds);
Mika Kuoppalae7167762017-02-28 17:28:10 +02001283 for (i = GEN8_3LVL_PDPES - 1; i >= 0; i--) {
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001284 const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);
1285
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001286 *cs++ = i915_mmio_reg_offset(GEN8_RING_PDP_UDW(engine, i));
1287 *cs++ = upper_32_bits(pd_daddr);
1288 *cs++ = i915_mmio_reg_offset(GEN8_RING_PDP_LDW(engine, i));
1289 *cs++ = lower_32_bits(pd_daddr);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001290 }
1291
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001292 *cs++ = MI_NOOP;
1293 intel_ring_advance(req, cs);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001294
1295 return 0;
1296}
1297
John Harrisonbe795fc2015-05-29 17:44:03 +01001298static int gen8_emit_bb_start(struct drm_i915_gem_request *req,
Chris Wilson803688b2016-08-02 22:50:27 +01001299 u64 offset, u32 len,
Mika Kuoppala54af56d2017-02-28 17:28:08 +02001300 const unsigned int flags)
Oscar Mateo15648582014-07-24 17:04:32 +01001301{
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001302 u32 *cs;
Oscar Mateo15648582014-07-24 17:04:32 +01001303 int ret;
1304
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001305 /* Don't rely in hw updating PDPs, specially in lite-restore.
1306 * Ideally, we should set Force PD Restore in ctx descriptor,
1307 * but we can't. Force Restore would be a second option, but
1308 * it is unsafe in case of lite-restore (because the ctx is
Michel Thierry2dba3232015-07-30 11:06:23 +01001309 * not idle). PML4 is allocated during ppgtt init so this is
1310 * not needed in 48-bit.*/
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001311 if (req->ctx->ppgtt &&
Mika Kuoppala54af56d2017-02-28 17:28:08 +02001312 (intel_engine_flag(req->engine) & req->ctx->ppgtt->pd_dirty_rings) &&
1313 !i915_vm_is_48bit(&req->ctx->ppgtt->base) &&
1314 !intel_vgpu_active(req->i915)) {
1315 ret = intel_logical_ring_emit_pdps(req);
1316 if (ret)
1317 return ret;
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001318
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001319 req->ctx->ppgtt->pd_dirty_rings &= ~intel_engine_flag(req->engine);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001320 }
1321
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001322 cs = intel_ring_begin(req, 4);
1323 if (IS_ERR(cs))
1324 return PTR_ERR(cs);
Oscar Mateo15648582014-07-24 17:04:32 +01001325
1326 /* FIXME(BDW): Address space and security selectors. */
Mika Kuoppala54af56d2017-02-28 17:28:08 +02001327 *cs++ = MI_BATCH_BUFFER_START_GEN8 |
1328 (flags & I915_DISPATCH_SECURE ? 0 : BIT(8)) |
1329 (flags & I915_DISPATCH_RS ? MI_BATCH_RESOURCE_STREAMER : 0);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001330 *cs++ = lower_32_bits(offset);
1331 *cs++ = upper_32_bits(offset);
1332 *cs++ = MI_NOOP;
1333 intel_ring_advance(req, cs);
Oscar Mateo15648582014-07-24 17:04:32 +01001334
1335 return 0;
1336}
1337
Chris Wilson31bb59c2016-07-01 17:23:27 +01001338static void gen8_logical_ring_enable_irq(struct intel_engine_cs *engine)
Oscar Mateo73d477f2014-07-24 17:04:31 +01001339{
Chris Wilsonc0336662016-05-06 15:40:21 +01001340 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson31bb59c2016-07-01 17:23:27 +01001341 I915_WRITE_IMR(engine,
1342 ~(engine->irq_enable_mask | engine->irq_keep_mask));
1343 POSTING_READ_FW(RING_IMR(engine->mmio_base));
Oscar Mateo73d477f2014-07-24 17:04:31 +01001344}
1345
Chris Wilson31bb59c2016-07-01 17:23:27 +01001346static void gen8_logical_ring_disable_irq(struct intel_engine_cs *engine)
Oscar Mateo73d477f2014-07-24 17:04:31 +01001347{
Chris Wilsonc0336662016-05-06 15:40:21 +01001348 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson31bb59c2016-07-01 17:23:27 +01001349 I915_WRITE_IMR(engine, ~engine->irq_keep_mask);
Oscar Mateo73d477f2014-07-24 17:04:31 +01001350}
1351
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001352static int gen8_emit_flush(struct drm_i915_gem_request *request, u32 mode)
Oscar Mateo47122742014-07-24 17:04:28 +01001353{
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001354 u32 cmd, *cs;
Oscar Mateo47122742014-07-24 17:04:28 +01001355
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001356 cs = intel_ring_begin(request, 4);
1357 if (IS_ERR(cs))
1358 return PTR_ERR(cs);
Oscar Mateo47122742014-07-24 17:04:28 +01001359
1360 cmd = MI_FLUSH_DW + 1;
1361
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001362 /* We always require a command barrier so that subsequent
1363 * commands, such as breadcrumb interrupts, are strictly ordered
1364 * wrt the contents of the write cache being flushed to memory
1365 * (and thus being coherent from the CPU).
1366 */
1367 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
1368
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001369 if (mode & EMIT_INVALIDATE) {
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001370 cmd |= MI_INVALIDATE_TLB;
Chris Wilson1dae2df2016-08-02 22:50:19 +01001371 if (request->engine->id == VCS)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001372 cmd |= MI_INVALIDATE_BSD;
Oscar Mateo47122742014-07-24 17:04:28 +01001373 }
1374
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001375 *cs++ = cmd;
1376 *cs++ = I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT;
1377 *cs++ = 0; /* upper addr */
1378 *cs++ = 0; /* value */
1379 intel_ring_advance(request, cs);
Oscar Mateo47122742014-07-24 17:04:28 +01001380
1381 return 0;
1382}
1383
John Harrison7deb4d32015-05-29 17:43:59 +01001384static int gen8_emit_flush_render(struct drm_i915_gem_request *request,
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001385 u32 mode)
Oscar Mateo47122742014-07-24 17:04:28 +01001386{
Chris Wilsonb5321f32016-08-02 22:50:18 +01001387 struct intel_engine_cs *engine = request->engine;
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001388 u32 scratch_addr =
1389 i915_ggtt_offset(engine->scratch) + 2 * CACHELINE_BYTES;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001390 bool vf_flush_wa = false, dc_flush_wa = false;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001391 u32 *cs, flags = 0;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001392 int len;
Oscar Mateo47122742014-07-24 17:04:28 +01001393
1394 flags |= PIPE_CONTROL_CS_STALL;
1395
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001396 if (mode & EMIT_FLUSH) {
Oscar Mateo47122742014-07-24 17:04:28 +01001397 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
1398 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Francisco Jerez965fd602016-01-13 18:59:39 -08001399 flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
Chris Wilson40a24482015-08-21 16:08:41 +01001400 flags |= PIPE_CONTROL_FLUSH_ENABLE;
Oscar Mateo47122742014-07-24 17:04:28 +01001401 }
1402
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001403 if (mode & EMIT_INVALIDATE) {
Oscar Mateo47122742014-07-24 17:04:28 +01001404 flags |= PIPE_CONTROL_TLB_INVALIDATE;
1405 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
1406 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
1407 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
1408 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
1409 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
1410 flags |= PIPE_CONTROL_QW_WRITE;
1411 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Oscar Mateo47122742014-07-24 17:04:28 +01001412
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001413 /*
1414 * On GEN9: before VF_CACHE_INVALIDATE we need to emit a NULL
1415 * pipe control.
1416 */
Chris Wilsonc0336662016-05-06 15:40:21 +01001417 if (IS_GEN9(request->i915))
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001418 vf_flush_wa = true;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001419
1420 /* WaForGAMHang:kbl */
1421 if (IS_KBL_REVID(request->i915, 0, KBL_REVID_B0))
1422 dc_flush_wa = true;
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001423 }
Imre Deak9647ff32015-01-25 13:27:11 -08001424
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001425 len = 6;
1426
1427 if (vf_flush_wa)
1428 len += 6;
1429
1430 if (dc_flush_wa)
1431 len += 12;
1432
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001433 cs = intel_ring_begin(request, len);
1434 if (IS_ERR(cs))
1435 return PTR_ERR(cs);
Oscar Mateo47122742014-07-24 17:04:28 +01001436
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00001437 if (vf_flush_wa)
1438 cs = gen8_emit_pipe_control(cs, 0, 0);
Imre Deak9647ff32015-01-25 13:27:11 -08001439
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00001440 if (dc_flush_wa)
1441 cs = gen8_emit_pipe_control(cs, PIPE_CONTROL_DC_FLUSH_ENABLE,
1442 0);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001443
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00001444 cs = gen8_emit_pipe_control(cs, flags, scratch_addr);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001445
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00001446 if (dc_flush_wa)
1447 cs = gen8_emit_pipe_control(cs, PIPE_CONTROL_CS_STALL, 0);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001448
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001449 intel_ring_advance(request, cs);
Oscar Mateo47122742014-07-24 17:04:28 +01001450
1451 return 0;
1452}
1453
Chris Wilson7c17d372016-01-20 15:43:35 +02001454/*
1455 * Reserve space for 2 NOOPs at the end of each request to be
1456 * used as a workaround for not being allowed to do lite
1457 * restore with HEAD==TAIL (WaIdleLiteRestore).
1458 */
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001459static void gen8_emit_wa_tail(struct drm_i915_gem_request *request, u32 *cs)
Oscar Mateo4da46e12014-07-24 17:04:27 +01001460{
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001461 *cs++ = MI_NOOP;
1462 *cs++ = MI_NOOP;
1463 request->wa_tail = intel_ring_offset(request, cs);
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001464}
Oscar Mateo4da46e12014-07-24 17:04:27 +01001465
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001466static void gen8_emit_breadcrumb(struct drm_i915_gem_request *request, u32 *cs)
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001467{
Chris Wilson7c17d372016-01-20 15:43:35 +02001468 /* w/a: bit 5 needs to be zero for MI_FLUSH_DW address. */
1469 BUILD_BUG_ON(I915_GEM_HWS_INDEX_ADDR & (1 << 5));
Oscar Mateo4da46e12014-07-24 17:04:27 +01001470
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001471 *cs++ = (MI_FLUSH_DW + 1) | MI_FLUSH_DW_OP_STOREDW;
1472 *cs++ = intel_hws_seqno_address(request->engine) | MI_FLUSH_DW_USE_GTT;
1473 *cs++ = 0;
1474 *cs++ = request->global_seqno;
1475 *cs++ = MI_USER_INTERRUPT;
1476 *cs++ = MI_NOOP;
1477 request->tail = intel_ring_offset(request, cs);
Chris Wilsoned1501d2017-03-27 14:14:12 +01001478 assert_ring_tail_valid(request->ring, request->tail);
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001479
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001480 gen8_emit_wa_tail(request, cs);
Chris Wilson7c17d372016-01-20 15:43:35 +02001481}
Oscar Mateo4da46e12014-07-24 17:04:27 +01001482
Chris Wilson98f29e82016-10-28 13:58:51 +01001483static const int gen8_emit_breadcrumb_sz = 6 + WA_TAIL_DWORDS;
1484
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001485static void gen8_emit_breadcrumb_render(struct drm_i915_gem_request *request,
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001486 u32 *cs)
Chris Wilson7c17d372016-01-20 15:43:35 +02001487{
Michał Winiarskice81a652016-04-12 15:51:55 +02001488 /* We're using qword write, seqno should be aligned to 8 bytes. */
1489 BUILD_BUG_ON(I915_GEM_HWS_INDEX & 1);
1490
Chris Wilson7c17d372016-01-20 15:43:35 +02001491 /* w/a for post sync ops following a GPGPU operation we
1492 * need a prior CS_STALL, which is emitted by the flush
1493 * following the batch.
Michel Thierry53292cd2015-04-15 18:11:33 +01001494 */
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001495 *cs++ = GFX_OP_PIPE_CONTROL(6);
1496 *cs++ = PIPE_CONTROL_GLOBAL_GTT_IVB | PIPE_CONTROL_CS_STALL |
1497 PIPE_CONTROL_QW_WRITE;
1498 *cs++ = intel_hws_seqno_address(request->engine);
1499 *cs++ = 0;
1500 *cs++ = request->global_seqno;
Michał Winiarskice81a652016-04-12 15:51:55 +02001501 /* We're thrashing one dword of HWS. */
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001502 *cs++ = 0;
1503 *cs++ = MI_USER_INTERRUPT;
1504 *cs++ = MI_NOOP;
1505 request->tail = intel_ring_offset(request, cs);
Chris Wilsoned1501d2017-03-27 14:14:12 +01001506 assert_ring_tail_valid(request->ring, request->tail);
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001507
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001508 gen8_emit_wa_tail(request, cs);
Oscar Mateo4da46e12014-07-24 17:04:27 +01001509}
1510
Chris Wilson98f29e82016-10-28 13:58:51 +01001511static const int gen8_emit_breadcrumb_render_sz = 8 + WA_TAIL_DWORDS;
1512
John Harrison87531812015-05-29 17:43:44 +01001513static int gen8_init_rcs_context(struct drm_i915_gem_request *req)
Thomas Daniele7778be2014-12-02 12:50:48 +00001514{
1515 int ret;
1516
Tvrtko Ursulin4ac96592017-02-14 15:00:17 +00001517 ret = intel_ring_workarounds_emit(req);
Thomas Daniele7778be2014-12-02 12:50:48 +00001518 if (ret)
1519 return ret;
1520
Peter Antoine3bbaba02015-07-10 20:13:11 +03001521 ret = intel_rcs_context_init_mocs(req);
1522 /*
1523 * Failing to program the MOCS is non-fatal.The system will not
1524 * run at peak performance. So generate an error and carry on.
1525 */
1526 if (ret)
1527 DRM_ERROR("MOCS failed to program: expect performance issues.\n");
1528
Chris Wilson4e50f082016-10-28 13:58:31 +01001529 return i915_gem_render_state_emit(req);
Thomas Daniele7778be2014-12-02 12:50:48 +00001530}
1531
Oscar Mateo73e4d072014-07-24 17:04:48 +01001532/**
1533 * intel_logical_ring_cleanup() - deallocate the Engine Command Streamer
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001534 * @engine: Engine Command Streamer.
Oscar Mateo73e4d072014-07-24 17:04:48 +01001535 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001536void intel_logical_ring_cleanup(struct intel_engine_cs *engine)
Oscar Mateo454afeb2014-07-24 17:04:22 +01001537{
John Harrison6402c332014-10-31 12:00:26 +00001538 struct drm_i915_private *dev_priv;
Oscar Mateo9832b9d2014-07-24 17:04:30 +01001539
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01001540 /*
1541 * Tasklet cannot be active at this point due intel_mark_active/idle
1542 * so this is just for documentation.
1543 */
1544 if (WARN_ON(test_bit(TASKLET_STATE_SCHED, &engine->irq_tasklet.state)))
1545 tasklet_kill(&engine->irq_tasklet);
1546
Chris Wilsonc0336662016-05-06 15:40:21 +01001547 dev_priv = engine->i915;
John Harrison6402c332014-10-31 12:00:26 +00001548
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001549 if (engine->buffer) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001550 WARN_ON((I915_READ_MODE(engine) & MODE_IDLE) == 0);
Dave Gordonb0366a52015-12-08 15:02:36 +00001551 }
Oscar Mateo48d82382014-07-24 17:04:23 +01001552
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001553 if (engine->cleanup)
1554 engine->cleanup(engine);
Oscar Mateo48d82382014-07-24 17:04:23 +01001555
Chris Wilson57e88532016-08-15 10:48:57 +01001556 if (engine->status_page.vma) {
1557 i915_gem_object_unpin_map(engine->status_page.vma->obj);
1558 engine->status_page.vma = NULL;
Oscar Mateo48d82382014-07-24 17:04:23 +01001559 }
Chris Wilsone8a9c582016-12-18 15:37:20 +00001560
1561 intel_engine_cleanup_common(engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001562
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001563 lrc_destroy_wa_ctx(engine);
Chris Wilsonc0336662016-05-06 15:40:21 +01001564 engine->i915 = NULL;
Akash Goel3b3f1652016-10-13 22:44:48 +05301565 dev_priv->engine[engine->id] = NULL;
1566 kfree(engine);
Oscar Mateo454afeb2014-07-24 17:04:22 +01001567}
1568
Chris Wilsonff44ad52017-03-16 17:13:03 +00001569static void execlists_set_default_submission(struct intel_engine_cs *engine)
Chris Wilsonddd66c52016-08-02 22:50:31 +01001570{
Chris Wilsonff44ad52017-03-16 17:13:03 +00001571 engine->submit_request = execlists_submit_request;
1572 engine->schedule = execlists_schedule;
Chris Wilsonc9203e82017-03-18 10:28:59 +00001573 engine->irq_tasklet.func = intel_lrc_irq_handler;
Chris Wilsonddd66c52016-08-02 22:50:31 +01001574}
1575
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00001576static void
Chris Wilsone1382ef2016-05-06 15:40:20 +01001577logical_ring_default_vfuncs(struct intel_engine_cs *engine)
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00001578{
1579 /* Default vfuncs which can be overriden by each engine. */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001580 engine->init_hw = gen8_init_common_ring;
Chris Wilson821ed7d2016-09-09 14:11:53 +01001581 engine->reset_hw = reset_common_ring;
Chris Wilsone8a9c582016-12-18 15:37:20 +00001582
1583 engine->context_pin = execlists_context_pin;
1584 engine->context_unpin = execlists_context_unpin;
1585
Chris Wilsonf73e7392016-12-18 15:37:24 +00001586 engine->request_alloc = execlists_request_alloc;
1587
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001588 engine->emit_flush = gen8_emit_flush;
Chris Wilson9b81d552016-10-28 13:58:50 +01001589 engine->emit_breadcrumb = gen8_emit_breadcrumb;
Chris Wilson98f29e82016-10-28 13:58:51 +01001590 engine->emit_breadcrumb_sz = gen8_emit_breadcrumb_sz;
Chris Wilsonff44ad52017-03-16 17:13:03 +00001591
1592 engine->set_default_submission = execlists_set_default_submission;
Chris Wilsonddd66c52016-08-02 22:50:31 +01001593
Chris Wilson31bb59c2016-07-01 17:23:27 +01001594 engine->irq_enable = gen8_logical_ring_enable_irq;
1595 engine->irq_disable = gen8_logical_ring_disable_irq;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001596 engine->emit_bb_start = gen8_emit_bb_start;
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00001597}
1598
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00001599static inline void
Dave Gordonc2c7f242016-07-13 16:03:35 +01001600logical_ring_default_irqs(struct intel_engine_cs *engine)
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00001601{
Dave Gordonc2c7f242016-07-13 16:03:35 +01001602 unsigned shift = engine->irq_shift;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001603 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT << shift;
1604 engine->irq_keep_mask = GT_CONTEXT_SWITCH_INTERRUPT << shift;
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00001605}
1606
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001607static int
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001608lrc_setup_hws(struct intel_engine_cs *engine, struct i915_vma *vma)
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001609{
Chris Wilson57e88532016-08-15 10:48:57 +01001610 const int hws_offset = LRC_PPHWSP_PN * PAGE_SIZE;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001611 void *hws;
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001612
1613 /* The HWSP is part of the default context object in LRC mode. */
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001614 hws = i915_gem_object_pin_map(vma->obj, I915_MAP_WB);
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001615 if (IS_ERR(hws))
1616 return PTR_ERR(hws);
Chris Wilson57e88532016-08-15 10:48:57 +01001617
1618 engine->status_page.page_addr = hws + hws_offset;
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001619 engine->status_page.ggtt_offset = i915_ggtt_offset(vma) + hws_offset;
Chris Wilson57e88532016-08-15 10:48:57 +01001620 engine->status_page.vma = vma;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001621
1622 return 0;
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001623}
1624
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001625static void
1626logical_ring_setup(struct intel_engine_cs *engine)
1627{
1628 struct drm_i915_private *dev_priv = engine->i915;
1629 enum forcewake_domains fw_domains;
1630
Tvrtko Ursulin019bf272016-07-13 16:03:41 +01001631 intel_engine_setup_common(engine);
1632
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001633 /* Intentionally left blank. */
1634 engine->buffer = NULL;
1635
1636 fw_domains = intel_uncore_forcewake_for_reg(dev_priv,
1637 RING_ELSP(engine),
1638 FW_REG_WRITE);
1639
1640 fw_domains |= intel_uncore_forcewake_for_reg(dev_priv,
1641 RING_CONTEXT_STATUS_PTR(engine),
1642 FW_REG_READ | FW_REG_WRITE);
1643
1644 fw_domains |= intel_uncore_forcewake_for_reg(dev_priv,
1645 RING_CONTEXT_STATUS_BUF_BASE(engine),
1646 FW_REG_READ);
1647
1648 engine->fw_domains = fw_domains;
1649
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001650 tasklet_init(&engine->irq_tasklet,
1651 intel_lrc_irq_handler, (unsigned long)engine);
1652
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001653 logical_ring_default_vfuncs(engine);
1654 logical_ring_default_irqs(engine);
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001655}
1656
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001657static int
1658logical_ring_init(struct intel_engine_cs *engine)
1659{
1660 struct i915_gem_context *dctx = engine->i915->kernel_context;
1661 int ret;
1662
Tvrtko Ursulin019bf272016-07-13 16:03:41 +01001663 ret = intel_engine_init_common(engine);
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001664 if (ret)
1665 goto error;
1666
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001667 /* And setup the hardware status page. */
1668 ret = lrc_setup_hws(engine, dctx->engine[engine->id].state);
1669 if (ret) {
1670 DRM_ERROR("Failed to set up hws %s: %d\n", engine->name, ret);
1671 goto error;
1672 }
1673
1674 return 0;
1675
1676error:
1677 intel_logical_ring_cleanup(engine);
1678 return ret;
1679}
1680
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +01001681int logical_render_ring_init(struct intel_engine_cs *engine)
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001682{
1683 struct drm_i915_private *dev_priv = engine->i915;
1684 int ret;
1685
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001686 logical_ring_setup(engine);
1687
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001688 if (HAS_L3_DPF(dev_priv))
1689 engine->irq_keep_mask |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
1690
1691 /* Override some for render ring. */
1692 if (INTEL_GEN(dev_priv) >= 9)
1693 engine->init_hw = gen9_init_render_ring;
1694 else
1695 engine->init_hw = gen8_init_render_ring;
1696 engine->init_context = gen8_init_rcs_context;
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001697 engine->emit_flush = gen8_emit_flush_render;
Chris Wilson9b81d552016-10-28 13:58:50 +01001698 engine->emit_breadcrumb = gen8_emit_breadcrumb_render;
Chris Wilson98f29e82016-10-28 13:58:51 +01001699 engine->emit_breadcrumb_sz = gen8_emit_breadcrumb_render_sz;
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001700
Chris Wilsonf51455d2017-01-10 14:47:34 +00001701 ret = intel_engine_create_scratch(engine, PAGE_SIZE);
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001702 if (ret)
1703 return ret;
1704
1705 ret = intel_init_workaround_bb(engine);
1706 if (ret) {
1707 /*
1708 * We continue even if we fail to initialize WA batch
1709 * because we only expect rare glitches but nothing
1710 * critical to prevent us from using GPU
1711 */
1712 DRM_ERROR("WA batch buffer initialization failed: %d\n",
1713 ret);
1714 }
1715
Tvrtko Ursulind038fc72016-12-16 13:18:42 +00001716 return logical_ring_init(engine);
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001717}
1718
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +01001719int logical_xcs_ring_init(struct intel_engine_cs *engine)
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001720{
1721 logical_ring_setup(engine);
1722
1723 return logical_ring_init(engine);
1724}
1725
Jeff McGee0cea6502015-02-13 10:27:56 -06001726static u32
Chris Wilsonc0336662016-05-06 15:40:21 +01001727make_rpcs(struct drm_i915_private *dev_priv)
Jeff McGee0cea6502015-02-13 10:27:56 -06001728{
1729 u32 rpcs = 0;
1730
1731 /*
1732 * No explicit RPCS request is needed to ensure full
1733 * slice/subslice/EU enablement prior to Gen9.
1734 */
Chris Wilsonc0336662016-05-06 15:40:21 +01001735 if (INTEL_GEN(dev_priv) < 9)
Jeff McGee0cea6502015-02-13 10:27:56 -06001736 return 0;
1737
1738 /*
1739 * Starting in Gen9, render power gating can leave
1740 * slice/subslice/EU in a partially enabled state. We
1741 * must make an explicit request through RPCS for full
1742 * enablement.
1743 */
Imre Deak43b67992016-08-31 19:13:02 +03001744 if (INTEL_INFO(dev_priv)->sseu.has_slice_pg) {
Jeff McGee0cea6502015-02-13 10:27:56 -06001745 rpcs |= GEN8_RPCS_S_CNT_ENABLE;
Imre Deakf08a0c92016-08-31 19:13:04 +03001746 rpcs |= hweight8(INTEL_INFO(dev_priv)->sseu.slice_mask) <<
Jeff McGee0cea6502015-02-13 10:27:56 -06001747 GEN8_RPCS_S_CNT_SHIFT;
1748 rpcs |= GEN8_RPCS_ENABLE;
1749 }
1750
Imre Deak43b67992016-08-31 19:13:02 +03001751 if (INTEL_INFO(dev_priv)->sseu.has_subslice_pg) {
Jeff McGee0cea6502015-02-13 10:27:56 -06001752 rpcs |= GEN8_RPCS_SS_CNT_ENABLE;
Imre Deak57ec1712016-08-31 19:13:05 +03001753 rpcs |= hweight8(INTEL_INFO(dev_priv)->sseu.subslice_mask) <<
Jeff McGee0cea6502015-02-13 10:27:56 -06001754 GEN8_RPCS_SS_CNT_SHIFT;
1755 rpcs |= GEN8_RPCS_ENABLE;
1756 }
1757
Imre Deak43b67992016-08-31 19:13:02 +03001758 if (INTEL_INFO(dev_priv)->sseu.has_eu_pg) {
1759 rpcs |= INTEL_INFO(dev_priv)->sseu.eu_per_subslice <<
Jeff McGee0cea6502015-02-13 10:27:56 -06001760 GEN8_RPCS_EU_MIN_SHIFT;
Imre Deak43b67992016-08-31 19:13:02 +03001761 rpcs |= INTEL_INFO(dev_priv)->sseu.eu_per_subslice <<
Jeff McGee0cea6502015-02-13 10:27:56 -06001762 GEN8_RPCS_EU_MAX_SHIFT;
1763 rpcs |= GEN8_RPCS_ENABLE;
1764 }
1765
1766 return rpcs;
1767}
1768
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001769static u32 intel_lr_indirect_ctx_offset(struct intel_engine_cs *engine)
Michel Thierry71562912016-02-23 10:31:49 +00001770{
1771 u32 indirect_ctx_offset;
1772
Chris Wilsonc0336662016-05-06 15:40:21 +01001773 switch (INTEL_GEN(engine->i915)) {
Michel Thierry71562912016-02-23 10:31:49 +00001774 default:
Chris Wilsonc0336662016-05-06 15:40:21 +01001775 MISSING_CASE(INTEL_GEN(engine->i915));
Michel Thierry71562912016-02-23 10:31:49 +00001776 /* fall through */
1777 case 9:
1778 indirect_ctx_offset =
1779 GEN9_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
1780 break;
1781 case 8:
1782 indirect_ctx_offset =
1783 GEN8_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
1784 break;
1785 }
1786
1787 return indirect_ctx_offset;
1788}
1789
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00001790static void execlists_init_reg_state(u32 *regs,
Chris Wilsona3aabe82016-10-04 21:11:26 +01001791 struct i915_gem_context *ctx,
1792 struct intel_engine_cs *engine,
1793 struct intel_ring *ring)
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001794{
Chris Wilsona3aabe82016-10-04 21:11:26 +01001795 struct drm_i915_private *dev_priv = engine->i915;
1796 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt ?: dev_priv->mm.aliasing_ppgtt;
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00001797 u32 base = engine->mmio_base;
1798 bool rcs = engine->id == RCS;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001799
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00001800 /* A context is actually a big batch buffer with several
1801 * MI_LOAD_REGISTER_IMM commands followed by (reg, value) pairs. The
1802 * values we are setting here are only for the first context restore:
1803 * on a subsequent save, the GPU will recreate this batchbuffer with new
1804 * values (including all the missing MI_LOAD_REGISTER_IMM commands that
1805 * we are not initializing here).
1806 */
1807 regs[CTX_LRI_HEADER_0] = MI_LOAD_REGISTER_IMM(rcs ? 14 : 11) |
1808 MI_LRI_FORCE_POSTED;
1809
1810 CTX_REG(regs, CTX_CONTEXT_CONTROL, RING_CONTEXT_CONTROL(engine),
1811 _MASKED_BIT_ENABLE(CTX_CTRL_INHIBIT_SYN_CTX_SWITCH |
1812 CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT |
1813 (HAS_RESOURCE_STREAMER(dev_priv) ?
1814 CTX_CTRL_RS_CTX_ENABLE : 0)));
1815 CTX_REG(regs, CTX_RING_HEAD, RING_HEAD(base), 0);
1816 CTX_REG(regs, CTX_RING_TAIL, RING_TAIL(base), 0);
1817 CTX_REG(regs, CTX_RING_BUFFER_START, RING_START(base), 0);
1818 CTX_REG(regs, CTX_RING_BUFFER_CONTROL, RING_CTL(base),
1819 RING_CTL_SIZE(ring->size) | RING_VALID);
1820 CTX_REG(regs, CTX_BB_HEAD_U, RING_BBADDR_UDW(base), 0);
1821 CTX_REG(regs, CTX_BB_HEAD_L, RING_BBADDR(base), 0);
1822 CTX_REG(regs, CTX_BB_STATE, RING_BBSTATE(base), RING_BB_PPGTT);
1823 CTX_REG(regs, CTX_SECOND_BB_HEAD_U, RING_SBBADDR_UDW(base), 0);
1824 CTX_REG(regs, CTX_SECOND_BB_HEAD_L, RING_SBBADDR(base), 0);
1825 CTX_REG(regs, CTX_SECOND_BB_STATE, RING_SBBSTATE(base), 0);
1826 if (rcs) {
1827 CTX_REG(regs, CTX_BB_PER_CTX_PTR, RING_BB_PER_CTX_PTR(base), 0);
1828 CTX_REG(regs, CTX_RCS_INDIRECT_CTX, RING_INDIRECT_CTX(base), 0);
1829 CTX_REG(regs, CTX_RCS_INDIRECT_CTX_OFFSET,
1830 RING_INDIRECT_CTX_OFFSET(base), 0);
1831
Chris Wilson48bb74e2016-08-15 10:49:04 +01001832 if (engine->wa_ctx.vma) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001833 struct i915_ctx_workarounds *wa_ctx = &engine->wa_ctx;
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001834 u32 ggtt_offset = i915_ggtt_offset(wa_ctx->vma);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001835
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00001836 regs[CTX_RCS_INDIRECT_CTX + 1] =
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001837 (ggtt_offset + wa_ctx->indirect_ctx.offset) |
1838 (wa_ctx->indirect_ctx.size / CACHELINE_BYTES);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001839
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00001840 regs[CTX_RCS_INDIRECT_CTX_OFFSET + 1] =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001841 intel_lr_indirect_ctx_offset(engine) << 6;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001842
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00001843 regs[CTX_BB_PER_CTX_PTR + 1] =
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001844 (ggtt_offset + wa_ctx->per_ctx.offset) | 0x01;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001845 }
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001846 }
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00001847
1848 regs[CTX_LRI_HEADER_1] = MI_LOAD_REGISTER_IMM(9) | MI_LRI_FORCE_POSTED;
1849
1850 CTX_REG(regs, CTX_CTX_TIMESTAMP, RING_CTX_TIMESTAMP(base), 0);
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02001851 /* PDP values well be assigned later if needed */
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00001852 CTX_REG(regs, CTX_PDP3_UDW, GEN8_RING_PDP_UDW(engine, 3), 0);
1853 CTX_REG(regs, CTX_PDP3_LDW, GEN8_RING_PDP_LDW(engine, 3), 0);
1854 CTX_REG(regs, CTX_PDP2_UDW, GEN8_RING_PDP_UDW(engine, 2), 0);
1855 CTX_REG(regs, CTX_PDP2_LDW, GEN8_RING_PDP_LDW(engine, 2), 0);
1856 CTX_REG(regs, CTX_PDP1_UDW, GEN8_RING_PDP_UDW(engine, 1), 0);
1857 CTX_REG(regs, CTX_PDP1_LDW, GEN8_RING_PDP_LDW(engine, 1), 0);
1858 CTX_REG(regs, CTX_PDP0_UDW, GEN8_RING_PDP_UDW(engine, 0), 0);
1859 CTX_REG(regs, CTX_PDP0_LDW, GEN8_RING_PDP_LDW(engine, 0), 0);
Michel Thierryd7b26332015-04-08 12:13:34 +01001860
Chris Wilson949e8ab2017-02-09 14:40:36 +00001861 if (ppgtt && i915_vm_is_48bit(&ppgtt->base)) {
Michel Thierry2dba3232015-07-30 11:06:23 +01001862 /* 64b PPGTT (48bit canonical)
1863 * PDP0_DESCRIPTOR contains the base address to PML4 and
1864 * other PDP Descriptors are ignored.
1865 */
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00001866 ASSIGN_CTX_PML4(ppgtt, regs);
Michel Thierry2dba3232015-07-30 11:06:23 +01001867 }
1868
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00001869 if (rcs) {
1870 regs[CTX_LRI_HEADER_2] = MI_LOAD_REGISTER_IMM(1);
1871 CTX_REG(regs, CTX_R_PWR_CLK_STATE, GEN8_R_PWR_CLK_STATE,
1872 make_rpcs(dev_priv));
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001873 }
Chris Wilsona3aabe82016-10-04 21:11:26 +01001874}
1875
1876static int
1877populate_lr_context(struct i915_gem_context *ctx,
1878 struct drm_i915_gem_object *ctx_obj,
1879 struct intel_engine_cs *engine,
1880 struct intel_ring *ring)
1881{
1882 void *vaddr;
1883 int ret;
1884
1885 ret = i915_gem_object_set_to_cpu_domain(ctx_obj, true);
1886 if (ret) {
1887 DRM_DEBUG_DRIVER("Could not set to CPU domain\n");
1888 return ret;
1889 }
1890
1891 vaddr = i915_gem_object_pin_map(ctx_obj, I915_MAP_WB);
1892 if (IS_ERR(vaddr)) {
1893 ret = PTR_ERR(vaddr);
1894 DRM_DEBUG_DRIVER("Could not map object pages! (%d)\n", ret);
1895 return ret;
1896 }
Chris Wilsona4f5ea62016-10-28 13:58:35 +01001897 ctx_obj->mm.dirty = true;
Chris Wilsona3aabe82016-10-04 21:11:26 +01001898
1899 /* The second page of the context object contains some fields which must
1900 * be set up prior to the first execution. */
1901
1902 execlists_init_reg_state(vaddr + LRC_STATE_PN * PAGE_SIZE,
1903 ctx, engine, ring);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001904
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001905 i915_gem_object_unpin_map(ctx_obj);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001906
1907 return 0;
1908}
1909
Oscar Mateo73e4d072014-07-24 17:04:48 +01001910/**
Dave Gordonc5d46ee2016-01-05 12:21:33 +00001911 * intel_lr_context_size() - return the size of the context for an engine
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001912 * @engine: which engine to find the context size for
Dave Gordonc5d46ee2016-01-05 12:21:33 +00001913 *
1914 * Each engine may require a different amount of space for a context image,
1915 * so when allocating (or copying) an image, this function can be used to
1916 * find the right size for the specific engine.
1917 *
1918 * Return: size (in bytes) of an engine-specific context image
1919 *
1920 * Note: this size includes the HWSP, which is part of the context image
1921 * in LRC mode, but does not include the "shared data page" used with
1922 * GuC submission. The caller should account for this if using the GuC.
1923 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001924uint32_t intel_lr_context_size(struct intel_engine_cs *engine)
Oscar Mateo8c8579172014-07-24 17:04:14 +01001925{
1926 int ret = 0;
1927
Chris Wilsonc0336662016-05-06 15:40:21 +01001928 WARN_ON(INTEL_GEN(engine->i915) < 8);
Oscar Mateo8c8579172014-07-24 17:04:14 +01001929
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001930 switch (engine->id) {
Oscar Mateo8c8579172014-07-24 17:04:14 +01001931 case RCS:
Chris Wilsonc0336662016-05-06 15:40:21 +01001932 if (INTEL_GEN(engine->i915) >= 9)
Michael H. Nguyen468c6812014-11-13 17:51:49 +00001933 ret = GEN9_LR_CONTEXT_RENDER_SIZE;
1934 else
1935 ret = GEN8_LR_CONTEXT_RENDER_SIZE;
Oscar Mateo8c8579172014-07-24 17:04:14 +01001936 break;
1937 case VCS:
1938 case BCS:
1939 case VECS:
1940 case VCS2:
1941 ret = GEN8_LR_CONTEXT_OTHER_SIZE;
1942 break;
1943 }
1944
1945 return ret;
Oscar Mateoede7d422014-07-24 17:04:12 +01001946}
1947
Chris Wilsone2efd132016-05-24 14:53:34 +01001948static int execlists_context_deferred_alloc(struct i915_gem_context *ctx,
Chris Wilson978f1e02016-04-28 09:56:54 +01001949 struct intel_engine_cs *engine)
Oscar Mateoede7d422014-07-24 17:04:12 +01001950{
Oscar Mateo8c8579172014-07-24 17:04:14 +01001951 struct drm_i915_gem_object *ctx_obj;
Chris Wilson9021ad02016-05-24 14:53:37 +01001952 struct intel_context *ce = &ctx->engine[engine->id];
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001953 struct i915_vma *vma;
Oscar Mateo8c8579172014-07-24 17:04:14 +01001954 uint32_t context_size;
Chris Wilson7e37f882016-08-02 22:50:21 +01001955 struct intel_ring *ring;
Oscar Mateo8c8579172014-07-24 17:04:14 +01001956 int ret;
1957
Chris Wilson9021ad02016-05-24 14:53:37 +01001958 WARN_ON(ce->state);
Oscar Mateoede7d422014-07-24 17:04:12 +01001959
Chris Wilsonf51455d2017-01-10 14:47:34 +00001960 context_size = round_up(intel_lr_context_size(engine),
1961 I915_GTT_PAGE_SIZE);
Oscar Mateo8c8579172014-07-24 17:04:14 +01001962
Alex Daid1675192015-08-12 15:43:43 +01001963 /* One extra page as the sharing data between driver and GuC */
1964 context_size += PAGE_SIZE * LRC_PPHWSP_PN;
1965
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00001966 ctx_obj = i915_gem_object_create(ctx->i915, context_size);
Chris Wilsonfe3db792016-04-25 13:32:13 +01001967 if (IS_ERR(ctx_obj)) {
Dan Carpenter3126a662015-04-30 17:30:50 +03001968 DRM_DEBUG_DRIVER("Alloc LRC backing obj failed.\n");
Chris Wilsonfe3db792016-04-25 13:32:13 +01001969 return PTR_ERR(ctx_obj);
Oscar Mateo8c8579172014-07-24 17:04:14 +01001970 }
1971
Chris Wilsona01cb372017-01-16 15:21:30 +00001972 vma = i915_vma_instance(ctx_obj, &ctx->i915->ggtt.base, NULL);
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001973 if (IS_ERR(vma)) {
1974 ret = PTR_ERR(vma);
1975 goto error_deref_obj;
1976 }
1977
Chris Wilson7e37f882016-08-02 22:50:21 +01001978 ring = intel_engine_create_ring(engine, ctx->ring_size);
Chris Wilsondca33ec2016-08-02 22:50:20 +01001979 if (IS_ERR(ring)) {
1980 ret = PTR_ERR(ring);
Nick Hoathe84fe802015-09-11 12:53:46 +01001981 goto error_deref_obj;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001982 }
1983
Chris Wilsondca33ec2016-08-02 22:50:20 +01001984 ret = populate_lr_context(ctx, ctx_obj, engine, ring);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001985 if (ret) {
1986 DRM_DEBUG_DRIVER("Failed to populate LRC: %d\n", ret);
Chris Wilsondca33ec2016-08-02 22:50:20 +01001987 goto error_ring_free;
Oscar Mateo84c23772014-07-24 17:04:15 +01001988 }
1989
Chris Wilsondca33ec2016-08-02 22:50:20 +01001990 ce->ring = ring;
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001991 ce->state = vma;
Chris Wilson9021ad02016-05-24 14:53:37 +01001992 ce->initialised = engine->init_context == NULL;
Oscar Mateoede7d422014-07-24 17:04:12 +01001993
1994 return 0;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001995
Chris Wilsondca33ec2016-08-02 22:50:20 +01001996error_ring_free:
Chris Wilson7e37f882016-08-02 22:50:21 +01001997 intel_ring_free(ring);
Nick Hoathe84fe802015-09-11 12:53:46 +01001998error_deref_obj:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01001999 i915_gem_object_put(ctx_obj);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002000 return ret;
Oscar Mateoede7d422014-07-24 17:04:12 +01002001}
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002002
Chris Wilson821ed7d2016-09-09 14:11:53 +01002003void intel_lr_context_resume(struct drm_i915_private *dev_priv)
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002004{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002005 struct intel_engine_cs *engine;
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002006 struct i915_gem_context *ctx;
Akash Goel3b3f1652016-10-13 22:44:48 +05302007 enum intel_engine_id id;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002008
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002009 /* Because we emit WA_TAIL_DWORDS there may be a disparity
2010 * between our bookkeeping in ce->ring->head and ce->ring->tail and
2011 * that stored in context. As we only write new commands from
2012 * ce->ring->tail onwards, everything before that is junk. If the GPU
2013 * starts reading from its RING_HEAD from the context, it may try to
2014 * execute that junk and die.
2015 *
2016 * So to avoid that we reset the context images upon resume. For
2017 * simplicity, we just zero everything out.
2018 */
2019 list_for_each_entry(ctx, &dev_priv->context_list, link) {
Akash Goel3b3f1652016-10-13 22:44:48 +05302020 for_each_engine(engine, dev_priv, id) {
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002021 struct intel_context *ce = &ctx->engine[engine->id];
2022 u32 *reg;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002023
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002024 if (!ce->state)
2025 continue;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002026
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002027 reg = i915_gem_object_pin_map(ce->state->obj,
2028 I915_MAP_WB);
2029 if (WARN_ON(IS_ERR(reg)))
2030 continue;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002031
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002032 reg += LRC_STATE_PN * PAGE_SIZE / sizeof(*reg);
2033 reg[CTX_RING_HEAD+1] = 0;
2034 reg[CTX_RING_TAIL+1] = 0;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002035
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002036 ce->state->obj->mm.dirty = true;
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002037 i915_gem_object_unpin_map(ce->state->obj);
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002038
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002039 ce->ring->head = ce->ring->tail = 0;
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002040 intel_ring_update_space(ce->ring);
2041 }
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002042 }
2043}