blob: 570e7311a419dce8ab006c0c0864e8a5dfe7cedd [file] [log] [blame]
Daniel Vetter76aaf222010-11-05 22:23:30 +01001/*
2 * Copyright © 2010 Daniel Vetter
Ben Widawskyc4ac5242014-02-19 22:05:47 -08003 * Copyright © 2011-2014 Intel Corporation
Daniel Vetter76aaf222010-11-05 22:23:30 +01004 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
22 * IN THE SOFTWARE.
23 *
24 */
25
Daniel Vetter0e46ce22014-01-08 16:10:27 +010026#include <linux/seq_file.h>
Chris Wilson5bab6f62015-10-23 18:43:32 +010027#include <linux/stop_machine.h>
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
29#include <drm/i915_drm.h>
Daniel Vetter76aaf222010-11-05 22:23:30 +010030#include "i915_drv.h"
Yu Zhang5dda8fa2015-02-10 19:05:48 +080031#include "i915_vgpu.h"
Daniel Vetter76aaf222010-11-05 22:23:30 +010032#include "i915_trace.h"
33#include "intel_drv.h"
34
Chris Wilsonbb8f9cf2016-08-22 08:44:31 +010035#define I915_GFP_DMA (GFP_KERNEL | __GFP_HIGHMEM)
36
Tvrtko Ursulin45f8f692014-12-10 17:27:59 +000037/**
38 * DOC: Global GTT views
39 *
40 * Background and previous state
41 *
42 * Historically objects could exists (be bound) in global GTT space only as
43 * singular instances with a view representing all of the object's backing pages
44 * in a linear fashion. This view will be called a normal view.
45 *
46 * To support multiple views of the same object, where the number of mapped
47 * pages is not equal to the backing store, or where the layout of the pages
48 * is not linear, concept of a GGTT view was added.
49 *
50 * One example of an alternative view is a stereo display driven by a single
51 * image. In this case we would have a framebuffer looking like this
52 * (2x2 pages):
53 *
54 * 12
55 * 34
56 *
57 * Above would represent a normal GGTT view as normally mapped for GPU or CPU
58 * rendering. In contrast, fed to the display engine would be an alternative
59 * view which could look something like this:
60 *
61 * 1212
62 * 3434
63 *
64 * In this example both the size and layout of pages in the alternative view is
65 * different from the normal view.
66 *
67 * Implementation and usage
68 *
69 * GGTT views are implemented using VMAs and are distinguished via enum
70 * i915_ggtt_view_type and struct i915_ggtt_view.
71 *
72 * A new flavour of core GEM functions which work with GGTT bound objects were
Joonas Lahtinenec7adb62015-03-16 14:11:13 +020073 * added with the _ggtt_ infix, and sometimes with _view postfix to avoid
74 * renaming in large amounts of code. They take the struct i915_ggtt_view
75 * parameter encapsulating all metadata required to implement a view.
Tvrtko Ursulin45f8f692014-12-10 17:27:59 +000076 *
77 * As a helper for callers which are only interested in the normal view,
78 * globally const i915_ggtt_view_normal singleton instance exists. All old core
79 * GEM API functions, the ones not taking the view parameter, are operating on,
80 * or with the normal GGTT view.
81 *
82 * Code wanting to add or use a new GGTT view needs to:
83 *
84 * 1. Add a new enum with a suitable name.
85 * 2. Extend the metadata in the i915_ggtt_view structure if required.
86 * 3. Add support to i915_get_vma_pages().
87 *
88 * New views are required to build a scatter-gather table from within the
89 * i915_get_vma_pages function. This table is stored in the vma.ggtt_view and
90 * exists for the lifetime of an VMA.
91 *
92 * Core API is designed to have copy semantics which means that passed in
93 * struct i915_ggtt_view does not need to be persistent (left around after
94 * calling the core API functions).
95 *
96 */
97
Chris Wilsonce7fda22016-04-28 09:56:38 +010098static inline struct i915_ggtt *
99i915_vm_to_ggtt(struct i915_address_space *vm)
100{
101 GEM_BUG_ON(!i915_is_ggtt(vm));
102 return container_of(vm, struct i915_ggtt, base);
103}
104
Daniel Vetter70b9f6f2015-04-14 17:35:27 +0200105static int
106i915_get_ggtt_vma_pages(struct i915_vma *vma);
107
Ville Syrjäläb5e16982016-01-14 15:22:10 +0200108const struct i915_ggtt_view i915_ggtt_view_normal = {
109 .type = I915_GGTT_VIEW_NORMAL,
110};
Joonas Lahtinen9abc4642015-03-27 13:09:22 +0200111const struct i915_ggtt_view i915_ggtt_view_rotated = {
Ville Syrjäläb5e16982016-01-14 15:22:10 +0200112 .type = I915_GGTT_VIEW_ROTATED,
Joonas Lahtinen9abc4642015-03-27 13:09:22 +0200113};
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +0000114
Chris Wilsonc0336662016-05-06 15:40:21 +0100115int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
116 int enable_ppgtt)
Daniel Vettercfa7c862014-04-29 11:53:58 +0200117{
Chris Wilson1893a712014-09-19 11:56:27 +0100118 bool has_aliasing_ppgtt;
119 bool has_full_ppgtt;
Michel Thierry1f9a99e2015-09-30 15:36:19 +0100120 bool has_full_48bit_ppgtt;
Chris Wilson1893a712014-09-19 11:56:27 +0100121
Chris Wilsonc0336662016-05-06 15:40:21 +0100122 has_aliasing_ppgtt = INTEL_GEN(dev_priv) >= 6;
123 has_full_ppgtt = INTEL_GEN(dev_priv) >= 7;
124 has_full_48bit_ppgtt =
125 IS_BROADWELL(dev_priv) || INTEL_GEN(dev_priv) >= 9;
Chris Wilson1893a712014-09-19 11:56:27 +0100126
Chris Wilsonc0336662016-05-06 15:40:21 +0100127 if (intel_vgpu_active(dev_priv))
Yu Zhang71ba2d62015-02-10 19:05:54 +0800128 has_full_ppgtt = false; /* emulation is too hard */
129
Chris Wilson0e4ca102016-04-29 13:18:22 +0100130 if (!has_aliasing_ppgtt)
131 return 0;
132
Damien Lespiau70ee45e2014-11-14 15:05:59 +0000133 /*
134 * We don't allow disabling PPGTT for gen9+ as it's a requirement for
135 * execlists, the sole mechanism available to submit work.
136 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100137 if (enable_ppgtt == 0 && INTEL_GEN(dev_priv) < 9)
Daniel Vettercfa7c862014-04-29 11:53:58 +0200138 return 0;
139
140 if (enable_ppgtt == 1)
141 return 1;
142
Chris Wilson1893a712014-09-19 11:56:27 +0100143 if (enable_ppgtt == 2 && has_full_ppgtt)
Daniel Vettercfa7c862014-04-29 11:53:58 +0200144 return 2;
145
Michel Thierry1f9a99e2015-09-30 15:36:19 +0100146 if (enable_ppgtt == 3 && has_full_48bit_ppgtt)
147 return 3;
148
Daniel Vetter93a25a92014-03-06 09:40:43 +0100149#ifdef CONFIG_INTEL_IOMMU
150 /* Disable ppgtt on SNB if VT-d is on. */
Chris Wilsonc0336662016-05-06 15:40:21 +0100151 if (IS_GEN6(dev_priv) && intel_iommu_gfx_mapped) {
Daniel Vetter93a25a92014-03-06 09:40:43 +0100152 DRM_INFO("Disabling PPGTT because VT-d is on\n");
Daniel Vettercfa7c862014-04-29 11:53:58 +0200153 return 0;
Daniel Vetter93a25a92014-03-06 09:40:43 +0100154 }
155#endif
156
Jesse Barnes62942ed2014-06-13 09:28:33 -0700157 /* Early VLV doesn't have this */
Chris Wilson91c8a322016-07-05 10:40:23 +0100158 if (IS_VALLEYVIEW(dev_priv) && dev_priv->drm.pdev->revision < 0xb) {
Jesse Barnes62942ed2014-06-13 09:28:33 -0700159 DRM_DEBUG_DRIVER("disabling PPGTT on pre-B3 step VLV\n");
160 return 0;
161 }
162
Chris Wilsonc0336662016-05-06 15:40:21 +0100163 if (INTEL_GEN(dev_priv) >= 8 && i915.enable_execlists)
Michel Thierry1f9a99e2015-09-30 15:36:19 +0100164 return has_full_48bit_ppgtt ? 3 : 2;
Michel Thierry2f82bbd2014-12-15 14:58:00 +0000165 else
166 return has_aliasing_ppgtt ? 1 : 0;
Daniel Vetter93a25a92014-03-06 09:40:43 +0100167}
168
Daniel Vetter70b9f6f2015-04-14 17:35:27 +0200169static int ppgtt_bind_vma(struct i915_vma *vma,
170 enum i915_cache_level cache_level,
171 u32 unused)
Daniel Vetter47552652015-04-14 17:35:24 +0200172{
173 u32 pte_flags = 0;
174
Chris Wilson247177d2016-08-15 10:48:47 +0100175 vma->pages = vma->obj->pages;
176
Daniel Vetter47552652015-04-14 17:35:24 +0200177 /* Currently applicable only to VLV */
178 if (vma->obj->gt_ro)
179 pte_flags |= PTE_READ_ONLY;
180
Chris Wilson247177d2016-08-15 10:48:47 +0100181 vma->vm->insert_entries(vma->vm, vma->pages, vma->node.start,
Daniel Vetter47552652015-04-14 17:35:24 +0200182 cache_level, pte_flags);
Daniel Vetter70b9f6f2015-04-14 17:35:27 +0200183
184 return 0;
Daniel Vetter47552652015-04-14 17:35:24 +0200185}
186
187static void ppgtt_unbind_vma(struct i915_vma *vma)
188{
189 vma->vm->clear_range(vma->vm,
190 vma->node.start,
Chris Wilsonde180032016-08-04 16:32:29 +0100191 vma->size,
Daniel Vetter47552652015-04-14 17:35:24 +0200192 true);
193}
Ben Widawsky6f65e292013-12-06 14:10:56 -0800194
Daniel Vetter2c642b02015-04-14 17:35:26 +0200195static gen8_pte_t gen8_pte_encode(dma_addr_t addr,
196 enum i915_cache_level level,
197 bool valid)
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700198{
Michel Thierry07749ef2015-03-16 16:00:54 +0000199 gen8_pte_t pte = valid ? _PAGE_PRESENT | _PAGE_RW : 0;
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700200 pte |= addr;
Ben Widawsky63c42e52014-04-18 18:04:27 -0300201
202 switch (level) {
203 case I915_CACHE_NONE:
Ben Widawskyfbe5d362013-11-04 19:56:49 -0800204 pte |= PPAT_UNCACHED_INDEX;
Ben Widawsky63c42e52014-04-18 18:04:27 -0300205 break;
206 case I915_CACHE_WT:
207 pte |= PPAT_DISPLAY_ELLC_INDEX;
208 break;
209 default:
210 pte |= PPAT_CACHED_INDEX;
211 break;
212 }
213
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700214 return pte;
215}
216
Mika Kuoppalafe36f552015-06-25 18:35:16 +0300217static gen8_pde_t gen8_pde_encode(const dma_addr_t addr,
218 const enum i915_cache_level level)
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800219{
Michel Thierry07749ef2015-03-16 16:00:54 +0000220 gen8_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800221 pde |= addr;
222 if (level != I915_CACHE_NONE)
223 pde |= PPAT_CACHED_PDE_INDEX;
224 else
225 pde |= PPAT_UNCACHED_INDEX;
226 return pde;
227}
228
Michel Thierry762d9932015-07-30 11:05:29 +0100229#define gen8_pdpe_encode gen8_pde_encode
230#define gen8_pml4e_encode gen8_pde_encode
231
Michel Thierry07749ef2015-03-16 16:00:54 +0000232static gen6_pte_t snb_pte_encode(dma_addr_t addr,
233 enum i915_cache_level level,
234 bool valid, u32 unused)
Ben Widawsky54d12522012-09-24 16:44:32 -0700235{
Michel Thierry07749ef2015-03-16 16:00:54 +0000236 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky54d12522012-09-24 16:44:32 -0700237 pte |= GEN6_PTE_ADDR_ENCODE(addr);
Ben Widawskye7210c32012-10-19 09:33:22 -0700238
239 switch (level) {
Chris Wilson350ec882013-08-06 13:17:02 +0100240 case I915_CACHE_L3_LLC:
241 case I915_CACHE_LLC:
242 pte |= GEN6_PTE_CACHE_LLC;
243 break;
244 case I915_CACHE_NONE:
245 pte |= GEN6_PTE_UNCACHED;
246 break;
247 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +0100248 MISSING_CASE(level);
Chris Wilson350ec882013-08-06 13:17:02 +0100249 }
250
251 return pte;
252}
253
Michel Thierry07749ef2015-03-16 16:00:54 +0000254static gen6_pte_t ivb_pte_encode(dma_addr_t addr,
255 enum i915_cache_level level,
256 bool valid, u32 unused)
Chris Wilson350ec882013-08-06 13:17:02 +0100257{
Michel Thierry07749ef2015-03-16 16:00:54 +0000258 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Chris Wilson350ec882013-08-06 13:17:02 +0100259 pte |= GEN6_PTE_ADDR_ENCODE(addr);
260
261 switch (level) {
262 case I915_CACHE_L3_LLC:
263 pte |= GEN7_PTE_CACHE_L3_LLC;
Ben Widawskye7210c32012-10-19 09:33:22 -0700264 break;
265 case I915_CACHE_LLC:
266 pte |= GEN6_PTE_CACHE_LLC;
267 break;
268 case I915_CACHE_NONE:
Kenneth Graunke91197082013-04-22 00:53:51 -0700269 pte |= GEN6_PTE_UNCACHED;
Ben Widawskye7210c32012-10-19 09:33:22 -0700270 break;
271 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +0100272 MISSING_CASE(level);
Ben Widawskye7210c32012-10-19 09:33:22 -0700273 }
274
Ben Widawsky54d12522012-09-24 16:44:32 -0700275 return pte;
276}
277
Michel Thierry07749ef2015-03-16 16:00:54 +0000278static gen6_pte_t byt_pte_encode(dma_addr_t addr,
279 enum i915_cache_level level,
280 bool valid, u32 flags)
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700281{
Michel Thierry07749ef2015-03-16 16:00:54 +0000282 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700283 pte |= GEN6_PTE_ADDR_ENCODE(addr);
284
Akash Goel24f3a8c2014-06-17 10:59:42 +0530285 if (!(flags & PTE_READ_ONLY))
286 pte |= BYT_PTE_WRITEABLE;
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700287
288 if (level != I915_CACHE_NONE)
289 pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;
290
291 return pte;
292}
293
Michel Thierry07749ef2015-03-16 16:00:54 +0000294static gen6_pte_t hsw_pte_encode(dma_addr_t addr,
295 enum i915_cache_level level,
296 bool valid, u32 unused)
Kenneth Graunke91197082013-04-22 00:53:51 -0700297{
Michel Thierry07749ef2015-03-16 16:00:54 +0000298 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky0d8ff152013-07-04 11:02:03 -0700299 pte |= HSW_PTE_ADDR_ENCODE(addr);
Kenneth Graunke91197082013-04-22 00:53:51 -0700300
301 if (level != I915_CACHE_NONE)
Ben Widawsky87a6b682013-08-04 23:47:29 -0700302 pte |= HSW_WB_LLC_AGE3;
Kenneth Graunke91197082013-04-22 00:53:51 -0700303
304 return pte;
305}
306
Michel Thierry07749ef2015-03-16 16:00:54 +0000307static gen6_pte_t iris_pte_encode(dma_addr_t addr,
308 enum i915_cache_level level,
309 bool valid, u32 unused)
Ben Widawsky4d15c142013-07-04 11:02:06 -0700310{
Michel Thierry07749ef2015-03-16 16:00:54 +0000311 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky4d15c142013-07-04 11:02:06 -0700312 pte |= HSW_PTE_ADDR_ENCODE(addr);
313
Chris Wilson651d7942013-08-08 14:41:10 +0100314 switch (level) {
315 case I915_CACHE_NONE:
316 break;
317 case I915_CACHE_WT:
Chris Wilsonc51e9702013-11-22 10:37:53 +0000318 pte |= HSW_WT_ELLC_LLC_AGE3;
Chris Wilson651d7942013-08-08 14:41:10 +0100319 break;
320 default:
Chris Wilsonc51e9702013-11-22 10:37:53 +0000321 pte |= HSW_WB_ELLC_LLC_AGE3;
Chris Wilson651d7942013-08-08 14:41:10 +0100322 break;
323 }
Ben Widawsky4d15c142013-07-04 11:02:06 -0700324
325 return pte;
326}
327
Mika Kuoppalac114f762015-06-25 18:35:13 +0300328static int __setup_page_dma(struct drm_device *dev,
329 struct i915_page_dma *p, gfp_t flags)
Ben Widawsky678d96f2015-03-16 16:00:56 +0000330{
David Weinehallc49d13e2016-08-22 13:32:42 +0300331 struct device *kdev = &dev->pdev->dev;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000332
Mika Kuoppalac114f762015-06-25 18:35:13 +0300333 p->page = alloc_page(flags);
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300334 if (!p->page)
Michel Thierry1266cdb2015-03-24 17:06:33 +0000335 return -ENOMEM;
336
David Weinehallc49d13e2016-08-22 13:32:42 +0300337 p->daddr = dma_map_page(kdev,
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300338 p->page, 0, 4096, PCI_DMA_BIDIRECTIONAL);
339
David Weinehallc49d13e2016-08-22 13:32:42 +0300340 if (dma_mapping_error(kdev, p->daddr)) {
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300341 __free_page(p->page);
342 return -EINVAL;
343 }
344
Michel Thierry1266cdb2015-03-24 17:06:33 +0000345 return 0;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000346}
347
Mika Kuoppalac114f762015-06-25 18:35:13 +0300348static int setup_page_dma(struct drm_device *dev, struct i915_page_dma *p)
349{
Chris Wilsonbb8f9cf2016-08-22 08:44:31 +0100350 return __setup_page_dma(dev, p, I915_GFP_DMA);
Mika Kuoppalac114f762015-06-25 18:35:13 +0300351}
352
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300353static void cleanup_page_dma(struct drm_device *dev, struct i915_page_dma *p)
354{
David Weinehall52a05c32016-08-22 13:32:44 +0300355 struct pci_dev *pdev = dev->pdev;
356
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300357 if (WARN_ON(!p->page))
358 return;
359
David Weinehall52a05c32016-08-22 13:32:44 +0300360 dma_unmap_page(&pdev->dev, p->daddr, 4096, PCI_DMA_BIDIRECTIONAL);
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300361 __free_page(p->page);
362 memset(p, 0, sizeof(*p));
363}
364
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300365static void *kmap_page_dma(struct i915_page_dma *p)
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300366{
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300367 return kmap_atomic(p->page);
368}
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300369
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300370/* We use the flushing unmap only with ppgtt structures:
371 * page directories, page tables and scratch pages.
372 */
373static void kunmap_page_dma(struct drm_device *dev, void *vaddr)
374{
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300375 /* There are only few exceptions for gen >=6. chv and bxt.
376 * And we are not sure about the latter so play safe for now.
377 */
378 if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
379 drm_clflush_virt_range(vaddr, PAGE_SIZE);
380
381 kunmap_atomic(vaddr);
382}
383
Mika Kuoppala567047b2015-06-25 18:35:12 +0300384#define kmap_px(px) kmap_page_dma(px_base(px))
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300385#define kunmap_px(ppgtt, vaddr) kunmap_page_dma((ppgtt)->base.dev, (vaddr))
386
Mika Kuoppala567047b2015-06-25 18:35:12 +0300387#define setup_px(dev, px) setup_page_dma((dev), px_base(px))
388#define cleanup_px(dev, px) cleanup_page_dma((dev), px_base(px))
389#define fill_px(dev, px, v) fill_page_dma((dev), px_base(px), (v))
390#define fill32_px(dev, px, v) fill_page_dma_32((dev), px_base(px), (v))
391
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300392static void fill_page_dma(struct drm_device *dev, struct i915_page_dma *p,
393 const uint64_t val)
394{
395 int i;
396 uint64_t * const vaddr = kmap_page_dma(p);
397
398 for (i = 0; i < 512; i++)
399 vaddr[i] = val;
400
401 kunmap_page_dma(dev, vaddr);
402}
403
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300404static void fill_page_dma_32(struct drm_device *dev, struct i915_page_dma *p,
405 const uint32_t val32)
406{
407 uint64_t v = val32;
408
409 v = v << 32 | val32;
410
411 fill_page_dma(dev, p, v);
412}
413
Chris Wilson8bcdd0f72016-08-22 08:44:30 +0100414static int
Chris Wilsonbb8f9cf2016-08-22 08:44:31 +0100415setup_scratch_page(struct drm_device *dev,
416 struct i915_page_dma *scratch,
417 gfp_t gfp)
Mika Kuoppala4ad2af12015-06-30 18:16:39 +0300418{
Chris Wilsonbb8f9cf2016-08-22 08:44:31 +0100419 return __setup_page_dma(dev, scratch, gfp | __GFP_ZERO);
Mika Kuoppala4ad2af12015-06-30 18:16:39 +0300420}
421
Chris Wilson8bcdd0f72016-08-22 08:44:30 +0100422static void cleanup_scratch_page(struct drm_device *dev,
423 struct i915_page_dma *scratch)
Mika Kuoppala4ad2af12015-06-30 18:16:39 +0300424{
Chris Wilson8bcdd0f72016-08-22 08:44:30 +0100425 cleanup_page_dma(dev, scratch);
Mika Kuoppala4ad2af12015-06-30 18:16:39 +0300426}
427
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +0300428static struct i915_page_table *alloc_pt(struct drm_device *dev)
Ben Widawsky06fda602015-02-24 16:22:36 +0000429{
Michel Thierryec565b32015-04-08 12:13:23 +0100430 struct i915_page_table *pt;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000431 const size_t count = INTEL_INFO(dev)->gen >= 8 ?
432 GEN8_PTES : GEN6_PTES;
433 int ret = -ENOMEM;
Ben Widawsky06fda602015-02-24 16:22:36 +0000434
435 pt = kzalloc(sizeof(*pt), GFP_KERNEL);
436 if (!pt)
437 return ERR_PTR(-ENOMEM);
438
Ben Widawsky678d96f2015-03-16 16:00:56 +0000439 pt->used_ptes = kcalloc(BITS_TO_LONGS(count), sizeof(*pt->used_ptes),
440 GFP_KERNEL);
441
442 if (!pt->used_ptes)
443 goto fail_bitmap;
444
Mika Kuoppala567047b2015-06-25 18:35:12 +0300445 ret = setup_px(dev, pt);
Ben Widawsky678d96f2015-03-16 16:00:56 +0000446 if (ret)
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300447 goto fail_page_m;
Ben Widawsky06fda602015-02-24 16:22:36 +0000448
449 return pt;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000450
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300451fail_page_m:
Ben Widawsky678d96f2015-03-16 16:00:56 +0000452 kfree(pt->used_ptes);
453fail_bitmap:
454 kfree(pt);
455
456 return ERR_PTR(ret);
Ben Widawsky06fda602015-02-24 16:22:36 +0000457}
458
Mika Kuoppala2e906be2015-06-30 18:16:37 +0300459static void free_pt(struct drm_device *dev, struct i915_page_table *pt)
Ben Widawsky06fda602015-02-24 16:22:36 +0000460{
Mika Kuoppala2e906be2015-06-30 18:16:37 +0300461 cleanup_px(dev, pt);
462 kfree(pt->used_ptes);
463 kfree(pt);
464}
465
466static void gen8_initialize_pt(struct i915_address_space *vm,
467 struct i915_page_table *pt)
468{
469 gen8_pte_t scratch_pte;
470
Chris Wilson8bcdd0f72016-08-22 08:44:30 +0100471 scratch_pte = gen8_pte_encode(vm->scratch_page.daddr,
Mika Kuoppala2e906be2015-06-30 18:16:37 +0300472 I915_CACHE_LLC, true);
473
474 fill_px(vm->dev, pt, scratch_pte);
475}
476
477static void gen6_initialize_pt(struct i915_address_space *vm,
478 struct i915_page_table *pt)
479{
480 gen6_pte_t scratch_pte;
481
Chris Wilson8bcdd0f72016-08-22 08:44:30 +0100482 WARN_ON(vm->scratch_page.daddr == 0);
Mika Kuoppala2e906be2015-06-30 18:16:37 +0300483
Chris Wilson8bcdd0f72016-08-22 08:44:30 +0100484 scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
Mika Kuoppala2e906be2015-06-30 18:16:37 +0300485 I915_CACHE_LLC, true, 0);
486
487 fill32_px(vm->dev, pt, scratch_pte);
Ben Widawsky06fda602015-02-24 16:22:36 +0000488}
489
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +0300490static struct i915_page_directory *alloc_pd(struct drm_device *dev)
Ben Widawsky06fda602015-02-24 16:22:36 +0000491{
Michel Thierryec565b32015-04-08 12:13:23 +0100492 struct i915_page_directory *pd;
Michel Thierry33c88192015-04-08 12:13:33 +0100493 int ret = -ENOMEM;
Ben Widawsky06fda602015-02-24 16:22:36 +0000494
495 pd = kzalloc(sizeof(*pd), GFP_KERNEL);
496 if (!pd)
497 return ERR_PTR(-ENOMEM);
498
Michel Thierry33c88192015-04-08 12:13:33 +0100499 pd->used_pdes = kcalloc(BITS_TO_LONGS(I915_PDES),
500 sizeof(*pd->used_pdes), GFP_KERNEL);
501 if (!pd->used_pdes)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300502 goto fail_bitmap;
Michel Thierry33c88192015-04-08 12:13:33 +0100503
Mika Kuoppala567047b2015-06-25 18:35:12 +0300504 ret = setup_px(dev, pd);
Michel Thierry33c88192015-04-08 12:13:33 +0100505 if (ret)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300506 goto fail_page_m;
Michel Thierrye5815a22015-04-08 12:13:32 +0100507
Ben Widawsky06fda602015-02-24 16:22:36 +0000508 return pd;
Michel Thierry33c88192015-04-08 12:13:33 +0100509
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300510fail_page_m:
Michel Thierry33c88192015-04-08 12:13:33 +0100511 kfree(pd->used_pdes);
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300512fail_bitmap:
Michel Thierry33c88192015-04-08 12:13:33 +0100513 kfree(pd);
514
515 return ERR_PTR(ret);
Ben Widawsky06fda602015-02-24 16:22:36 +0000516}
517
Mika Kuoppala2e906be2015-06-30 18:16:37 +0300518static void free_pd(struct drm_device *dev, struct i915_page_directory *pd)
519{
520 if (px_page(pd)) {
521 cleanup_px(dev, pd);
522 kfree(pd->used_pdes);
523 kfree(pd);
524 }
525}
526
527static void gen8_initialize_pd(struct i915_address_space *vm,
528 struct i915_page_directory *pd)
529{
530 gen8_pde_t scratch_pde;
531
532 scratch_pde = gen8_pde_encode(px_dma(vm->scratch_pt), I915_CACHE_LLC);
533
534 fill_px(vm->dev, pd, scratch_pde);
535}
536
Michel Thierry6ac18502015-07-29 17:23:46 +0100537static int __pdp_init(struct drm_device *dev,
538 struct i915_page_directory_pointer *pdp)
539{
540 size_t pdpes = I915_PDPES_PER_PDP(dev);
541
542 pdp->used_pdpes = kcalloc(BITS_TO_LONGS(pdpes),
543 sizeof(unsigned long),
544 GFP_KERNEL);
545 if (!pdp->used_pdpes)
546 return -ENOMEM;
547
548 pdp->page_directory = kcalloc(pdpes, sizeof(*pdp->page_directory),
549 GFP_KERNEL);
550 if (!pdp->page_directory) {
551 kfree(pdp->used_pdpes);
552 /* the PDP might be the statically allocated top level. Keep it
553 * as clean as possible */
554 pdp->used_pdpes = NULL;
555 return -ENOMEM;
556 }
557
558 return 0;
559}
560
561static void __pdp_fini(struct i915_page_directory_pointer *pdp)
562{
563 kfree(pdp->used_pdpes);
564 kfree(pdp->page_directory);
565 pdp->page_directory = NULL;
566}
567
Michel Thierry762d9932015-07-30 11:05:29 +0100568static struct
569i915_page_directory_pointer *alloc_pdp(struct drm_device *dev)
570{
571 struct i915_page_directory_pointer *pdp;
572 int ret = -ENOMEM;
573
574 WARN_ON(!USES_FULL_48BIT_PPGTT(dev));
575
576 pdp = kzalloc(sizeof(*pdp), GFP_KERNEL);
577 if (!pdp)
578 return ERR_PTR(-ENOMEM);
579
580 ret = __pdp_init(dev, pdp);
581 if (ret)
582 goto fail_bitmap;
583
584 ret = setup_px(dev, pdp);
585 if (ret)
586 goto fail_page_m;
587
588 return pdp;
589
590fail_page_m:
591 __pdp_fini(pdp);
592fail_bitmap:
593 kfree(pdp);
594
595 return ERR_PTR(ret);
596}
597
Michel Thierry6ac18502015-07-29 17:23:46 +0100598static void free_pdp(struct drm_device *dev,
599 struct i915_page_directory_pointer *pdp)
600{
601 __pdp_fini(pdp);
Michel Thierry762d9932015-07-30 11:05:29 +0100602 if (USES_FULL_48BIT_PPGTT(dev)) {
603 cleanup_px(dev, pdp);
604 kfree(pdp);
605 }
606}
607
Michel Thierry69ab76f2015-07-29 17:23:55 +0100608static void gen8_initialize_pdp(struct i915_address_space *vm,
609 struct i915_page_directory_pointer *pdp)
610{
611 gen8_ppgtt_pdpe_t scratch_pdpe;
612
613 scratch_pdpe = gen8_pdpe_encode(px_dma(vm->scratch_pd), I915_CACHE_LLC);
614
615 fill_px(vm->dev, pdp, scratch_pdpe);
616}
617
618static void gen8_initialize_pml4(struct i915_address_space *vm,
619 struct i915_pml4 *pml4)
620{
621 gen8_ppgtt_pml4e_t scratch_pml4e;
622
623 scratch_pml4e = gen8_pml4e_encode(px_dma(vm->scratch_pdp),
624 I915_CACHE_LLC);
625
626 fill_px(vm->dev, pml4, scratch_pml4e);
627}
628
Michel Thierry762d9932015-07-30 11:05:29 +0100629static void
630gen8_setup_page_directory(struct i915_hw_ppgtt *ppgtt,
631 struct i915_page_directory_pointer *pdp,
632 struct i915_page_directory *pd,
633 int index)
634{
635 gen8_ppgtt_pdpe_t *page_directorypo;
636
637 if (!USES_FULL_48BIT_PPGTT(ppgtt->base.dev))
638 return;
639
640 page_directorypo = kmap_px(pdp);
641 page_directorypo[index] = gen8_pdpe_encode(px_dma(pd), I915_CACHE_LLC);
642 kunmap_px(ppgtt, page_directorypo);
643}
644
645static void
646gen8_setup_page_directory_pointer(struct i915_hw_ppgtt *ppgtt,
647 struct i915_pml4 *pml4,
648 struct i915_page_directory_pointer *pdp,
649 int index)
650{
651 gen8_ppgtt_pml4e_t *pagemap = kmap_px(pml4);
652
653 WARN_ON(!USES_FULL_48BIT_PPGTT(ppgtt->base.dev));
654 pagemap[index] = gen8_pml4e_encode(px_dma(pdp), I915_CACHE_LLC);
655 kunmap_px(ppgtt, pagemap);
Michel Thierry6ac18502015-07-29 17:23:46 +0100656}
657
Ben Widawsky94e409c2013-11-04 22:29:36 -0800658/* Broadwell Page Directory Pointer Descriptors */
John Harrisone85b26d2015-05-29 17:43:56 +0100659static int gen8_write_pdp(struct drm_i915_gem_request *req,
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100660 unsigned entry,
661 dma_addr_t addr)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800662{
Chris Wilson7e37f882016-08-02 22:50:21 +0100663 struct intel_ring *ring = req->ring;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000664 struct intel_engine_cs *engine = req->engine;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800665 int ret;
666
667 BUG_ON(entry >= 4);
668
John Harrison5fb9de12015-05-29 17:44:07 +0100669 ret = intel_ring_begin(req, 6);
Ben Widawsky94e409c2013-11-04 22:29:36 -0800670 if (ret)
671 return ret;
672
Chris Wilsonb5321f32016-08-02 22:50:18 +0100673 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
674 intel_ring_emit_reg(ring, GEN8_RING_PDP_UDW(engine, entry));
675 intel_ring_emit(ring, upper_32_bits(addr));
676 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
677 intel_ring_emit_reg(ring, GEN8_RING_PDP_LDW(engine, entry));
678 intel_ring_emit(ring, lower_32_bits(addr));
679 intel_ring_advance(ring);
Ben Widawsky94e409c2013-11-04 22:29:36 -0800680
681 return 0;
682}
683
Michel Thierry2dba3232015-07-30 11:06:23 +0100684static int gen8_legacy_mm_switch(struct i915_hw_ppgtt *ppgtt,
685 struct drm_i915_gem_request *req)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800686{
Ben Widawskyeeb94882013-12-06 14:11:10 -0800687 int i, ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800688
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100689 for (i = GEN8_LEGACY_PDPES - 1; i >= 0; i--) {
Mika Kuoppalad852c7b2015-06-25 18:35:06 +0300690 const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);
691
John Harrisone85b26d2015-05-29 17:43:56 +0100692 ret = gen8_write_pdp(req, i, pd_daddr);
Ben Widawskyeeb94882013-12-06 14:11:10 -0800693 if (ret)
694 return ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800695 }
Ben Widawskyd595bd42013-11-25 09:54:32 -0800696
Ben Widawskyeeb94882013-12-06 14:11:10 -0800697 return 0;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800698}
699
Michel Thierry2dba3232015-07-30 11:06:23 +0100700static int gen8_48b_mm_switch(struct i915_hw_ppgtt *ppgtt,
701 struct drm_i915_gem_request *req)
702{
703 return gen8_write_pdp(req, 0, px_dma(&ppgtt->pml4));
704}
705
Michel Thierryf9b5b782015-07-30 11:02:49 +0100706static void gen8_ppgtt_clear_pte_range(struct i915_address_space *vm,
707 struct i915_page_directory_pointer *pdp,
708 uint64_t start,
709 uint64_t length,
710 gen8_pte_t scratch_pte)
Ben Widawsky459108b2013-11-02 21:07:23 -0700711{
Joonas Lahtinene5716f52016-04-07 11:08:03 +0300712 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierryf9b5b782015-07-30 11:02:49 +0100713 gen8_pte_t *pt_vaddr;
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100714 unsigned pdpe = gen8_pdpe_index(start);
715 unsigned pde = gen8_pde_index(start);
716 unsigned pte = gen8_pte_index(start);
Ben Widawsky782f1492014-02-20 11:50:33 -0800717 unsigned num_entries = length >> PAGE_SHIFT;
Ben Widawsky459108b2013-11-02 21:07:23 -0700718 unsigned last_pte, i;
719
Michel Thierryf9b5b782015-07-30 11:02:49 +0100720 if (WARN_ON(!pdp))
721 return;
Ben Widawsky459108b2013-11-02 21:07:23 -0700722
723 while (num_entries) {
Michel Thierryec565b32015-04-08 12:13:23 +0100724 struct i915_page_directory *pd;
725 struct i915_page_table *pt;
Ben Widawsky06fda602015-02-24 16:22:36 +0000726
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100727 if (WARN_ON(!pdp->page_directory[pdpe]))
Michel Thierry00245262015-06-25 12:59:38 +0100728 break;
Ben Widawsky06fda602015-02-24 16:22:36 +0000729
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100730 pd = pdp->page_directory[pdpe];
Ben Widawsky06fda602015-02-24 16:22:36 +0000731
732 if (WARN_ON(!pd->page_table[pde]))
Michel Thierry00245262015-06-25 12:59:38 +0100733 break;
Ben Widawsky06fda602015-02-24 16:22:36 +0000734
735 pt = pd->page_table[pde];
736
Mika Kuoppala567047b2015-06-25 18:35:12 +0300737 if (WARN_ON(!px_page(pt)))
Michel Thierry00245262015-06-25 12:59:38 +0100738 break;
Ben Widawsky06fda602015-02-24 16:22:36 +0000739
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800740 last_pte = pte + num_entries;
Michel Thierry07749ef2015-03-16 16:00:54 +0000741 if (last_pte > GEN8_PTES)
742 last_pte = GEN8_PTES;
Ben Widawsky459108b2013-11-02 21:07:23 -0700743
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300744 pt_vaddr = kmap_px(pt);
Ben Widawsky459108b2013-11-02 21:07:23 -0700745
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800746 for (i = pte; i < last_pte; i++) {
Ben Widawsky459108b2013-11-02 21:07:23 -0700747 pt_vaddr[i] = scratch_pte;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800748 num_entries--;
749 }
Ben Widawsky459108b2013-11-02 21:07:23 -0700750
Matthew Auld44a71022016-04-12 16:57:42 +0100751 kunmap_px(ppgtt, pt_vaddr);
Ben Widawsky459108b2013-11-02 21:07:23 -0700752
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800753 pte = 0;
Michel Thierry07749ef2015-03-16 16:00:54 +0000754 if (++pde == I915_PDES) {
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100755 if (++pdpe == I915_PDPES_PER_PDP(vm->dev))
756 break;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800757 pde = 0;
758 }
Ben Widawsky459108b2013-11-02 21:07:23 -0700759 }
760}
761
Michel Thierryf9b5b782015-07-30 11:02:49 +0100762static void gen8_ppgtt_clear_range(struct i915_address_space *vm,
763 uint64_t start,
764 uint64_t length,
765 bool use_scratch)
Ben Widawsky9df15b42013-11-02 21:07:24 -0700766{
Joonas Lahtinene5716f52016-04-07 11:08:03 +0300767 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Chris Wilson8bcdd0f72016-08-22 08:44:30 +0100768 gen8_pte_t scratch_pte = gen8_pte_encode(vm->scratch_page.daddr,
Michel Thierryf9b5b782015-07-30 11:02:49 +0100769 I915_CACHE_LLC, use_scratch);
770
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100771 if (!USES_FULL_48BIT_PPGTT(vm->dev)) {
772 gen8_ppgtt_clear_pte_range(vm, &ppgtt->pdp, start, length,
773 scratch_pte);
774 } else {
Dave Gordone8ebd8e2015-12-08 13:30:51 +0000775 uint64_t pml4e;
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100776 struct i915_page_directory_pointer *pdp;
777
Dave Gordone8ebd8e2015-12-08 13:30:51 +0000778 gen8_for_each_pml4e(pdp, &ppgtt->pml4, start, length, pml4e) {
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100779 gen8_ppgtt_clear_pte_range(vm, pdp, start, length,
780 scratch_pte);
781 }
782 }
Michel Thierryf9b5b782015-07-30 11:02:49 +0100783}
784
785static void
786gen8_ppgtt_insert_pte_entries(struct i915_address_space *vm,
787 struct i915_page_directory_pointer *pdp,
Michel Thierry3387d432015-08-03 09:52:47 +0100788 struct sg_page_iter *sg_iter,
Michel Thierryf9b5b782015-07-30 11:02:49 +0100789 uint64_t start,
790 enum i915_cache_level cache_level)
791{
Joonas Lahtinene5716f52016-04-07 11:08:03 +0300792 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierry07749ef2015-03-16 16:00:54 +0000793 gen8_pte_t *pt_vaddr;
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100794 unsigned pdpe = gen8_pdpe_index(start);
795 unsigned pde = gen8_pde_index(start);
796 unsigned pte = gen8_pte_index(start);
Ben Widawsky9df15b42013-11-02 21:07:24 -0700797
Chris Wilson6f1cc992013-12-31 15:50:31 +0000798 pt_vaddr = NULL;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700799
Michel Thierry3387d432015-08-03 09:52:47 +0100800 while (__sg_page_iter_next(sg_iter)) {
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000801 if (pt_vaddr == NULL) {
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100802 struct i915_page_directory *pd = pdp->page_directory[pdpe];
Michel Thierryec565b32015-04-08 12:13:23 +0100803 struct i915_page_table *pt = pd->page_table[pde];
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300804 pt_vaddr = kmap_px(pt);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000805 }
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800806
807 pt_vaddr[pte] =
Michel Thierry3387d432015-08-03 09:52:47 +0100808 gen8_pte_encode(sg_page_iter_dma_address(sg_iter),
Chris Wilson6f1cc992013-12-31 15:50:31 +0000809 cache_level, true);
Michel Thierry07749ef2015-03-16 16:00:54 +0000810 if (++pte == GEN8_PTES) {
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300811 kunmap_px(ppgtt, pt_vaddr);
Chris Wilson6f1cc992013-12-31 15:50:31 +0000812 pt_vaddr = NULL;
Michel Thierry07749ef2015-03-16 16:00:54 +0000813 if (++pde == I915_PDES) {
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100814 if (++pdpe == I915_PDPES_PER_PDP(vm->dev))
815 break;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800816 pde = 0;
817 }
818 pte = 0;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700819 }
820 }
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300821
822 if (pt_vaddr)
823 kunmap_px(ppgtt, pt_vaddr);
Ben Widawsky9df15b42013-11-02 21:07:24 -0700824}
825
Michel Thierryf9b5b782015-07-30 11:02:49 +0100826static void gen8_ppgtt_insert_entries(struct i915_address_space *vm,
827 struct sg_table *pages,
828 uint64_t start,
829 enum i915_cache_level cache_level,
830 u32 unused)
831{
Joonas Lahtinene5716f52016-04-07 11:08:03 +0300832 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierry3387d432015-08-03 09:52:47 +0100833 struct sg_page_iter sg_iter;
Michel Thierryf9b5b782015-07-30 11:02:49 +0100834
Michel Thierry3387d432015-08-03 09:52:47 +0100835 __sg_page_iter_start(&sg_iter, pages->sgl, sg_nents(pages->sgl), 0);
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100836
837 if (!USES_FULL_48BIT_PPGTT(vm->dev)) {
838 gen8_ppgtt_insert_pte_entries(vm, &ppgtt->pdp, &sg_iter, start,
839 cache_level);
840 } else {
841 struct i915_page_directory_pointer *pdp;
Dave Gordone8ebd8e2015-12-08 13:30:51 +0000842 uint64_t pml4e;
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100843 uint64_t length = (uint64_t)pages->orig_nents << PAGE_SHIFT;
844
Dave Gordone8ebd8e2015-12-08 13:30:51 +0000845 gen8_for_each_pml4e(pdp, &ppgtt->pml4, start, length, pml4e) {
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100846 gen8_ppgtt_insert_pte_entries(vm, pdp, &sg_iter,
847 start, cache_level);
848 }
849 }
Michel Thierryf9b5b782015-07-30 11:02:49 +0100850}
851
Michel Thierryf37c0502015-06-10 17:46:39 +0100852static void gen8_free_page_tables(struct drm_device *dev,
853 struct i915_page_directory *pd)
Ben Widawskyb45a6712014-02-12 14:28:44 -0800854{
855 int i;
856
Mika Kuoppala567047b2015-06-25 18:35:12 +0300857 if (!px_page(pd))
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800858 return;
Ben Widawskyb45a6712014-02-12 14:28:44 -0800859
Michel Thierry33c88192015-04-08 12:13:33 +0100860 for_each_set_bit(i, pd->used_pdes, I915_PDES) {
Ben Widawsky06fda602015-02-24 16:22:36 +0000861 if (WARN_ON(!pd->page_table[i]))
862 continue;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800863
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300864 free_pt(dev, pd->page_table[i]);
Ben Widawsky06fda602015-02-24 16:22:36 +0000865 pd->page_table[i] = NULL;
866 }
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000867}
868
Mika Kuoppala8776f022015-06-30 18:16:40 +0300869static int gen8_init_scratch(struct i915_address_space *vm)
870{
871 struct drm_device *dev = vm->dev;
Matthew Auld64c050d2016-04-27 13:19:25 +0100872 int ret;
Mika Kuoppala8776f022015-06-30 18:16:40 +0300873
Chris Wilsonbb8f9cf2016-08-22 08:44:31 +0100874 ret = setup_scratch_page(dev, &vm->scratch_page, I915_GFP_DMA);
Chris Wilson8bcdd0f72016-08-22 08:44:30 +0100875 if (ret)
876 return ret;
Mika Kuoppala8776f022015-06-30 18:16:40 +0300877
878 vm->scratch_pt = alloc_pt(dev);
879 if (IS_ERR(vm->scratch_pt)) {
Matthew Auld64c050d2016-04-27 13:19:25 +0100880 ret = PTR_ERR(vm->scratch_pt);
881 goto free_scratch_page;
Mika Kuoppala8776f022015-06-30 18:16:40 +0300882 }
883
884 vm->scratch_pd = alloc_pd(dev);
885 if (IS_ERR(vm->scratch_pd)) {
Matthew Auld64c050d2016-04-27 13:19:25 +0100886 ret = PTR_ERR(vm->scratch_pd);
887 goto free_pt;
Mika Kuoppala8776f022015-06-30 18:16:40 +0300888 }
889
Michel Thierry69ab76f2015-07-29 17:23:55 +0100890 if (USES_FULL_48BIT_PPGTT(dev)) {
891 vm->scratch_pdp = alloc_pdp(dev);
892 if (IS_ERR(vm->scratch_pdp)) {
Matthew Auld64c050d2016-04-27 13:19:25 +0100893 ret = PTR_ERR(vm->scratch_pdp);
894 goto free_pd;
Michel Thierry69ab76f2015-07-29 17:23:55 +0100895 }
896 }
897
Mika Kuoppala8776f022015-06-30 18:16:40 +0300898 gen8_initialize_pt(vm, vm->scratch_pt);
899 gen8_initialize_pd(vm, vm->scratch_pd);
Michel Thierry69ab76f2015-07-29 17:23:55 +0100900 if (USES_FULL_48BIT_PPGTT(dev))
901 gen8_initialize_pdp(vm, vm->scratch_pdp);
Mika Kuoppala8776f022015-06-30 18:16:40 +0300902
903 return 0;
Matthew Auld64c050d2016-04-27 13:19:25 +0100904
905free_pd:
906 free_pd(dev, vm->scratch_pd);
907free_pt:
908 free_pt(dev, vm->scratch_pt);
909free_scratch_page:
Chris Wilson8bcdd0f72016-08-22 08:44:30 +0100910 cleanup_scratch_page(dev, &vm->scratch_page);
Matthew Auld64c050d2016-04-27 13:19:25 +0100911
912 return ret;
Mika Kuoppala8776f022015-06-30 18:16:40 +0300913}
914
Zhiyuan Lv650da342015-08-28 15:41:18 +0800915static int gen8_ppgtt_notify_vgt(struct i915_hw_ppgtt *ppgtt, bool create)
916{
917 enum vgt_g2v_type msg;
Matthew Aulddf285642016-04-22 12:09:25 +0100918 struct drm_i915_private *dev_priv = to_i915(ppgtt->base.dev);
Zhiyuan Lv650da342015-08-28 15:41:18 +0800919 int i;
920
Matthew Aulddf285642016-04-22 12:09:25 +0100921 if (USES_FULL_48BIT_PPGTT(dev_priv)) {
Zhiyuan Lv650da342015-08-28 15:41:18 +0800922 u64 daddr = px_dma(&ppgtt->pml4);
923
Ville Syrjäläab75bb52015-11-04 23:20:12 +0200924 I915_WRITE(vgtif_reg(pdp[0].lo), lower_32_bits(daddr));
925 I915_WRITE(vgtif_reg(pdp[0].hi), upper_32_bits(daddr));
Zhiyuan Lv650da342015-08-28 15:41:18 +0800926
927 msg = (create ? VGT_G2V_PPGTT_L4_PAGE_TABLE_CREATE :
928 VGT_G2V_PPGTT_L4_PAGE_TABLE_DESTROY);
929 } else {
930 for (i = 0; i < GEN8_LEGACY_PDPES; i++) {
931 u64 daddr = i915_page_dir_dma_addr(ppgtt, i);
932
Ville Syrjäläab75bb52015-11-04 23:20:12 +0200933 I915_WRITE(vgtif_reg(pdp[i].lo), lower_32_bits(daddr));
934 I915_WRITE(vgtif_reg(pdp[i].hi), upper_32_bits(daddr));
Zhiyuan Lv650da342015-08-28 15:41:18 +0800935 }
936
937 msg = (create ? VGT_G2V_PPGTT_L3_PAGE_TABLE_CREATE :
938 VGT_G2V_PPGTT_L3_PAGE_TABLE_DESTROY);
939 }
940
941 I915_WRITE(vgtif_reg(g2v_notify), msg);
942
943 return 0;
944}
945
Mika Kuoppala8776f022015-06-30 18:16:40 +0300946static void gen8_free_scratch(struct i915_address_space *vm)
947{
948 struct drm_device *dev = vm->dev;
949
Michel Thierry69ab76f2015-07-29 17:23:55 +0100950 if (USES_FULL_48BIT_PPGTT(dev))
951 free_pdp(dev, vm->scratch_pdp);
Mika Kuoppala8776f022015-06-30 18:16:40 +0300952 free_pd(dev, vm->scratch_pd);
953 free_pt(dev, vm->scratch_pt);
Chris Wilson8bcdd0f72016-08-22 08:44:30 +0100954 cleanup_scratch_page(dev, &vm->scratch_page);
Mika Kuoppala8776f022015-06-30 18:16:40 +0300955}
956
Michel Thierry762d9932015-07-30 11:05:29 +0100957static void gen8_ppgtt_cleanup_3lvl(struct drm_device *dev,
958 struct i915_page_directory_pointer *pdp)
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800959{
960 int i;
961
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100962 for_each_set_bit(i, pdp->used_pdpes, I915_PDPES_PER_PDP(dev)) {
963 if (WARN_ON(!pdp->page_directory[i]))
Ben Widawsky06fda602015-02-24 16:22:36 +0000964 continue;
965
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100966 gen8_free_page_tables(dev, pdp->page_directory[i]);
967 free_pd(dev, pdp->page_directory[i]);
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800968 }
Michel Thierry69876be2015-04-08 12:13:27 +0100969
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100970 free_pdp(dev, pdp);
Michel Thierry762d9932015-07-30 11:05:29 +0100971}
972
973static void gen8_ppgtt_cleanup_4lvl(struct i915_hw_ppgtt *ppgtt)
974{
975 int i;
976
977 for_each_set_bit(i, ppgtt->pml4.used_pml4es, GEN8_PML4ES_PER_PML4) {
978 if (WARN_ON(!ppgtt->pml4.pdps[i]))
979 continue;
980
981 gen8_ppgtt_cleanup_3lvl(ppgtt->base.dev, ppgtt->pml4.pdps[i]);
982 }
983
984 cleanup_px(ppgtt->base.dev, &ppgtt->pml4);
985}
986
987static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
988{
Joonas Lahtinene5716f52016-04-07 11:08:03 +0300989 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierry762d9932015-07-30 11:05:29 +0100990
Chris Wilsonc0336662016-05-06 15:40:21 +0100991 if (intel_vgpu_active(to_i915(vm->dev)))
Zhiyuan Lv650da342015-08-28 15:41:18 +0800992 gen8_ppgtt_notify_vgt(ppgtt, false);
993
Michel Thierry762d9932015-07-30 11:05:29 +0100994 if (!USES_FULL_48BIT_PPGTT(ppgtt->base.dev))
995 gen8_ppgtt_cleanup_3lvl(ppgtt->base.dev, &ppgtt->pdp);
996 else
997 gen8_ppgtt_cleanup_4lvl(ppgtt);
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100998
Mika Kuoppala8776f022015-06-30 18:16:40 +0300999 gen8_free_scratch(vm);
Ben Widawskyb45a6712014-02-12 14:28:44 -08001000}
1001
Michel Thierryd7b26332015-04-08 12:13:34 +01001002/**
1003 * gen8_ppgtt_alloc_pagetabs() - Allocate page tables for VA range.
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001004 * @vm: Master vm structure.
1005 * @pd: Page directory for this address range.
Michel Thierryd7b26332015-04-08 12:13:34 +01001006 * @start: Starting virtual address to begin allocations.
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001007 * @length: Size of the allocations.
Michel Thierryd7b26332015-04-08 12:13:34 +01001008 * @new_pts: Bitmap set by function with new allocations. Likely used by the
1009 * caller to free on error.
1010 *
1011 * Allocate the required number of page tables. Extremely similar to
1012 * gen8_ppgtt_alloc_page_directories(). The main difference is here we are limited by
1013 * the page directory boundary (instead of the page directory pointer). That
1014 * boundary is 1GB virtual. Therefore, unlike gen8_ppgtt_alloc_page_directories(), it is
1015 * possible, and likely that the caller will need to use multiple calls of this
1016 * function to achieve the appropriate allocation.
1017 *
1018 * Return: 0 if success; negative error code otherwise.
1019 */
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001020static int gen8_ppgtt_alloc_pagetabs(struct i915_address_space *vm,
Michel Thierrye5815a22015-04-08 12:13:32 +01001021 struct i915_page_directory *pd,
Michel Thierry5441f0c2015-04-08 12:13:28 +01001022 uint64_t start,
Michel Thierryd7b26332015-04-08 12:13:34 +01001023 uint64_t length,
1024 unsigned long *new_pts)
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001025{
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001026 struct drm_device *dev = vm->dev;
Michel Thierryd7b26332015-04-08 12:13:34 +01001027 struct i915_page_table *pt;
Michel Thierry5441f0c2015-04-08 12:13:28 +01001028 uint32_t pde;
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001029
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001030 gen8_for_each_pde(pt, pd, start, length, pde) {
Michel Thierryd7b26332015-04-08 12:13:34 +01001031 /* Don't reallocate page tables */
Michel Thierry6ac18502015-07-29 17:23:46 +01001032 if (test_bit(pde, pd->used_pdes)) {
Michel Thierryd7b26332015-04-08 12:13:34 +01001033 /* Scratch is never allocated this way */
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001034 WARN_ON(pt == vm->scratch_pt);
Michel Thierryd7b26332015-04-08 12:13:34 +01001035 continue;
1036 }
1037
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +03001038 pt = alloc_pt(dev);
Michel Thierryd7b26332015-04-08 12:13:34 +01001039 if (IS_ERR(pt))
Ben Widawsky06fda602015-02-24 16:22:36 +00001040 goto unwind_out;
Michel Thierry5441f0c2015-04-08 12:13:28 +01001041
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001042 gen8_initialize_pt(vm, pt);
Michel Thierryd7b26332015-04-08 12:13:34 +01001043 pd->page_table[pde] = pt;
Mika Kuoppala966082c2015-06-25 18:35:19 +03001044 __set_bit(pde, new_pts);
Michel Thierry4c06ec82015-07-29 17:23:49 +01001045 trace_i915_page_table_entry_alloc(vm, pde, start, GEN8_PDE_SHIFT);
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001046 }
1047
1048 return 0;
1049
1050unwind_out:
Michel Thierryd7b26332015-04-08 12:13:34 +01001051 for_each_set_bit(pde, new_pts, I915_PDES)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +03001052 free_pt(dev, pd->page_table[pde]);
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001053
1054 return -ENOMEM;
1055}
1056
Michel Thierryd7b26332015-04-08 12:13:34 +01001057/**
1058 * gen8_ppgtt_alloc_page_directories() - Allocate page directories for VA range.
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001059 * @vm: Master vm structure.
Michel Thierryd7b26332015-04-08 12:13:34 +01001060 * @pdp: Page directory pointer for this address range.
1061 * @start: Starting virtual address to begin allocations.
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001062 * @length: Size of the allocations.
1063 * @new_pds: Bitmap set by function with new allocations. Likely used by the
Michel Thierryd7b26332015-04-08 12:13:34 +01001064 * caller to free on error.
1065 *
1066 * Allocate the required number of page directories starting at the pde index of
1067 * @start, and ending at the pde index @start + @length. This function will skip
1068 * over already allocated page directories within the range, and only allocate
1069 * new ones, setting the appropriate pointer within the pdp as well as the
1070 * correct position in the bitmap @new_pds.
1071 *
1072 * The function will only allocate the pages within the range for a give page
1073 * directory pointer. In other words, if @start + @length straddles a virtually
1074 * addressed PDP boundary (512GB for 4k pages), there will be more allocations
1075 * required by the caller, This is not currently possible, and the BUG in the
1076 * code will prevent it.
1077 *
1078 * Return: 0 if success; negative error code otherwise.
1079 */
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001080static int
1081gen8_ppgtt_alloc_page_directories(struct i915_address_space *vm,
1082 struct i915_page_directory_pointer *pdp,
1083 uint64_t start,
1084 uint64_t length,
1085 unsigned long *new_pds)
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001086{
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001087 struct drm_device *dev = vm->dev;
Michel Thierryd7b26332015-04-08 12:13:34 +01001088 struct i915_page_directory *pd;
Michel Thierry69876be2015-04-08 12:13:27 +01001089 uint32_t pdpe;
Michel Thierry6ac18502015-07-29 17:23:46 +01001090 uint32_t pdpes = I915_PDPES_PER_PDP(dev);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001091
Michel Thierry6ac18502015-07-29 17:23:46 +01001092 WARN_ON(!bitmap_empty(new_pds, pdpes));
Michel Thierryd7b26332015-04-08 12:13:34 +01001093
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001094 gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
Michel Thierry6ac18502015-07-29 17:23:46 +01001095 if (test_bit(pdpe, pdp->used_pdpes))
Michel Thierryd7b26332015-04-08 12:13:34 +01001096 continue;
Michel Thierry33c88192015-04-08 12:13:33 +01001097
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +03001098 pd = alloc_pd(dev);
Michel Thierryd7b26332015-04-08 12:13:34 +01001099 if (IS_ERR(pd))
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001100 goto unwind_out;
Michel Thierry69876be2015-04-08 12:13:27 +01001101
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001102 gen8_initialize_pd(vm, pd);
Michel Thierryd7b26332015-04-08 12:13:34 +01001103 pdp->page_directory[pdpe] = pd;
Mika Kuoppala966082c2015-06-25 18:35:19 +03001104 __set_bit(pdpe, new_pds);
Michel Thierry4c06ec82015-07-29 17:23:49 +01001105 trace_i915_page_directory_entry_alloc(vm, pdpe, start, GEN8_PDPE_SHIFT);
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001106 }
1107
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001108 return 0;
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001109
1110unwind_out:
Michel Thierry6ac18502015-07-29 17:23:46 +01001111 for_each_set_bit(pdpe, new_pds, pdpes)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +03001112 free_pd(dev, pdp->page_directory[pdpe]);
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001113
1114 return -ENOMEM;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001115}
1116
Michel Thierry762d9932015-07-30 11:05:29 +01001117/**
1118 * gen8_ppgtt_alloc_page_dirpointers() - Allocate pdps for VA range.
1119 * @vm: Master vm structure.
1120 * @pml4: Page map level 4 for this address range.
1121 * @start: Starting virtual address to begin allocations.
1122 * @length: Size of the allocations.
1123 * @new_pdps: Bitmap set by function with new allocations. Likely used by the
1124 * caller to free on error.
1125 *
1126 * Allocate the required number of page directory pointers. Extremely similar to
1127 * gen8_ppgtt_alloc_page_directories() and gen8_ppgtt_alloc_pagetabs().
1128 * The main difference is here we are limited by the pml4 boundary (instead of
1129 * the page directory pointer).
1130 *
1131 * Return: 0 if success; negative error code otherwise.
1132 */
1133static int
1134gen8_ppgtt_alloc_page_dirpointers(struct i915_address_space *vm,
1135 struct i915_pml4 *pml4,
1136 uint64_t start,
1137 uint64_t length,
1138 unsigned long *new_pdps)
1139{
1140 struct drm_device *dev = vm->dev;
1141 struct i915_page_directory_pointer *pdp;
Michel Thierry762d9932015-07-30 11:05:29 +01001142 uint32_t pml4e;
1143
1144 WARN_ON(!bitmap_empty(new_pdps, GEN8_PML4ES_PER_PML4));
1145
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001146 gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
Michel Thierry762d9932015-07-30 11:05:29 +01001147 if (!test_bit(pml4e, pml4->used_pml4es)) {
1148 pdp = alloc_pdp(dev);
1149 if (IS_ERR(pdp))
1150 goto unwind_out;
1151
Michel Thierry69ab76f2015-07-29 17:23:55 +01001152 gen8_initialize_pdp(vm, pdp);
Michel Thierry762d9932015-07-30 11:05:29 +01001153 pml4->pdps[pml4e] = pdp;
1154 __set_bit(pml4e, new_pdps);
1155 trace_i915_page_directory_pointer_entry_alloc(vm,
1156 pml4e,
1157 start,
1158 GEN8_PML4E_SHIFT);
1159 }
1160 }
1161
1162 return 0;
1163
1164unwind_out:
1165 for_each_set_bit(pml4e, new_pdps, GEN8_PML4ES_PER_PML4)
1166 free_pdp(dev, pml4->pdps[pml4e]);
1167
1168 return -ENOMEM;
1169}
1170
Michel Thierryd7b26332015-04-08 12:13:34 +01001171static void
Michał Winiarski3a41a052015-09-03 19:22:18 +02001172free_gen8_temp_bitmaps(unsigned long *new_pds, unsigned long *new_pts)
Michel Thierryd7b26332015-04-08 12:13:34 +01001173{
Michel Thierryd7b26332015-04-08 12:13:34 +01001174 kfree(new_pts);
1175 kfree(new_pds);
1176}
1177
1178/* Fills in the page directory bitmap, and the array of page tables bitmap. Both
1179 * of these are based on the number of PDPEs in the system.
1180 */
1181static
1182int __must_check alloc_gen8_temp_bitmaps(unsigned long **new_pds,
Michał Winiarski3a41a052015-09-03 19:22:18 +02001183 unsigned long **new_pts,
Michel Thierry6ac18502015-07-29 17:23:46 +01001184 uint32_t pdpes)
Michel Thierryd7b26332015-04-08 12:13:34 +01001185{
Michel Thierryd7b26332015-04-08 12:13:34 +01001186 unsigned long *pds;
Michał Winiarski3a41a052015-09-03 19:22:18 +02001187 unsigned long *pts;
Michel Thierryd7b26332015-04-08 12:13:34 +01001188
Michał Winiarski3a41a052015-09-03 19:22:18 +02001189 pds = kcalloc(BITS_TO_LONGS(pdpes), sizeof(unsigned long), GFP_TEMPORARY);
Michel Thierryd7b26332015-04-08 12:13:34 +01001190 if (!pds)
1191 return -ENOMEM;
1192
Michał Winiarski3a41a052015-09-03 19:22:18 +02001193 pts = kcalloc(pdpes, BITS_TO_LONGS(I915_PDES) * sizeof(unsigned long),
1194 GFP_TEMPORARY);
1195 if (!pts)
1196 goto err_out;
Michel Thierryd7b26332015-04-08 12:13:34 +01001197
1198 *new_pds = pds;
1199 *new_pts = pts;
1200
1201 return 0;
1202
1203err_out:
Michał Winiarski3a41a052015-09-03 19:22:18 +02001204 free_gen8_temp_bitmaps(pds, pts);
Michel Thierryd7b26332015-04-08 12:13:34 +01001205 return -ENOMEM;
1206}
1207
Mika Kuoppala5b7e4c9c2015-06-25 18:35:03 +03001208/* PDE TLBs are a pain to invalidate on GEN8+. When we modify
1209 * the page table structures, we mark them dirty so that
1210 * context switching/execlist queuing code takes extra steps
1211 * to ensure that tlbs are flushed.
1212 */
1213static void mark_tlbs_dirty(struct i915_hw_ppgtt *ppgtt)
1214{
1215 ppgtt->pd_dirty_rings = INTEL_INFO(ppgtt->base.dev)->ring_mask;
1216}
1217
Michel Thierry762d9932015-07-30 11:05:29 +01001218static int gen8_alloc_va_range_3lvl(struct i915_address_space *vm,
1219 struct i915_page_directory_pointer *pdp,
1220 uint64_t start,
1221 uint64_t length)
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001222{
Joonas Lahtinene5716f52016-04-07 11:08:03 +03001223 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michał Winiarski3a41a052015-09-03 19:22:18 +02001224 unsigned long *new_page_dirs, *new_page_tables;
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001225 struct drm_device *dev = vm->dev;
Michel Thierry5441f0c2015-04-08 12:13:28 +01001226 struct i915_page_directory *pd;
Michel Thierry33c88192015-04-08 12:13:33 +01001227 const uint64_t orig_start = start;
1228 const uint64_t orig_length = length;
Michel Thierry5441f0c2015-04-08 12:13:28 +01001229 uint32_t pdpe;
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001230 uint32_t pdpes = I915_PDPES_PER_PDP(dev);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001231 int ret;
1232
Michel Thierryd7b26332015-04-08 12:13:34 +01001233 /* Wrap is never okay since we can only represent 48b, and we don't
1234 * actually use the other side of the canonical address space.
1235 */
1236 if (WARN_ON(start + length < start))
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001237 return -ENODEV;
1238
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001239 if (WARN_ON(start + length > vm->total))
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001240 return -ENODEV;
Michel Thierryd7b26332015-04-08 12:13:34 +01001241
Michel Thierry6ac18502015-07-29 17:23:46 +01001242 ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables, pdpes);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001243 if (ret)
1244 return ret;
1245
Michel Thierryd7b26332015-04-08 12:13:34 +01001246 /* Do the allocations first so we can easily bail out */
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001247 ret = gen8_ppgtt_alloc_page_directories(vm, pdp, start, length,
1248 new_page_dirs);
Michel Thierryd7b26332015-04-08 12:13:34 +01001249 if (ret) {
Michał Winiarski3a41a052015-09-03 19:22:18 +02001250 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
Michel Thierryd7b26332015-04-08 12:13:34 +01001251 return ret;
1252 }
1253
1254 /* For every page directory referenced, allocate page tables */
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001255 gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001256 ret = gen8_ppgtt_alloc_pagetabs(vm, pd, start, length,
Michał Winiarski3a41a052015-09-03 19:22:18 +02001257 new_page_tables + pdpe * BITS_TO_LONGS(I915_PDES));
Michel Thierry5441f0c2015-04-08 12:13:28 +01001258 if (ret)
1259 goto err_out;
Michel Thierry5441f0c2015-04-08 12:13:28 +01001260 }
1261
Michel Thierry33c88192015-04-08 12:13:33 +01001262 start = orig_start;
1263 length = orig_length;
1264
Michel Thierryd7b26332015-04-08 12:13:34 +01001265 /* Allocations have completed successfully, so set the bitmaps, and do
1266 * the mappings. */
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001267 gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001268 gen8_pde_t *const page_directory = kmap_px(pd);
Michel Thierry33c88192015-04-08 12:13:33 +01001269 struct i915_page_table *pt;
Michel Thierry09120d42015-07-29 17:23:45 +01001270 uint64_t pd_len = length;
Michel Thierry33c88192015-04-08 12:13:33 +01001271 uint64_t pd_start = start;
1272 uint32_t pde;
1273
Michel Thierryd7b26332015-04-08 12:13:34 +01001274 /* Every pd should be allocated, we just did that above. */
1275 WARN_ON(!pd);
1276
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001277 gen8_for_each_pde(pt, pd, pd_start, pd_len, pde) {
Michel Thierryd7b26332015-04-08 12:13:34 +01001278 /* Same reasoning as pd */
1279 WARN_ON(!pt);
1280 WARN_ON(!pd_len);
1281 WARN_ON(!gen8_pte_count(pd_start, pd_len));
1282
1283 /* Set our used ptes within the page table */
1284 bitmap_set(pt->used_ptes,
1285 gen8_pte_index(pd_start),
1286 gen8_pte_count(pd_start, pd_len));
1287
1288 /* Our pde is now pointing to the pagetable, pt */
Mika Kuoppala966082c2015-06-25 18:35:19 +03001289 __set_bit(pde, pd->used_pdes);
Michel Thierryd7b26332015-04-08 12:13:34 +01001290
1291 /* Map the PDE to the page table */
Mika Kuoppalafe36f552015-06-25 18:35:16 +03001292 page_directory[pde] = gen8_pde_encode(px_dma(pt),
1293 I915_CACHE_LLC);
Michel Thierry4c06ec82015-07-29 17:23:49 +01001294 trace_i915_page_table_entry_map(&ppgtt->base, pde, pt,
1295 gen8_pte_index(start),
1296 gen8_pte_count(start, length),
1297 GEN8_PTES);
Michel Thierryd7b26332015-04-08 12:13:34 +01001298
1299 /* NB: We haven't yet mapped ptes to pages. At this
1300 * point we're still relying on insert_entries() */
Michel Thierry33c88192015-04-08 12:13:33 +01001301 }
Michel Thierryd7b26332015-04-08 12:13:34 +01001302
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001303 kunmap_px(ppgtt, page_directory);
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001304 __set_bit(pdpe, pdp->used_pdpes);
Michel Thierry762d9932015-07-30 11:05:29 +01001305 gen8_setup_page_directory(ppgtt, pdp, pd, pdpe);
Michel Thierry33c88192015-04-08 12:13:33 +01001306 }
1307
Michał Winiarski3a41a052015-09-03 19:22:18 +02001308 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
Mika Kuoppala5b7e4c9c2015-06-25 18:35:03 +03001309 mark_tlbs_dirty(ppgtt);
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001310 return 0;
1311
1312err_out:
Michel Thierryd7b26332015-04-08 12:13:34 +01001313 while (pdpe--) {
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001314 unsigned long temp;
1315
Michał Winiarski3a41a052015-09-03 19:22:18 +02001316 for_each_set_bit(temp, new_page_tables + pdpe *
1317 BITS_TO_LONGS(I915_PDES), I915_PDES)
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001318 free_pt(dev, pdp->page_directory[pdpe]->page_table[temp]);
Michel Thierryd7b26332015-04-08 12:13:34 +01001319 }
1320
Michel Thierry6ac18502015-07-29 17:23:46 +01001321 for_each_set_bit(pdpe, new_page_dirs, pdpes)
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001322 free_pd(dev, pdp->page_directory[pdpe]);
Michel Thierryd7b26332015-04-08 12:13:34 +01001323
Michał Winiarski3a41a052015-09-03 19:22:18 +02001324 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
Mika Kuoppala5b7e4c9c2015-06-25 18:35:03 +03001325 mark_tlbs_dirty(ppgtt);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001326 return ret;
1327}
1328
Michel Thierry762d9932015-07-30 11:05:29 +01001329static int gen8_alloc_va_range_4lvl(struct i915_address_space *vm,
1330 struct i915_pml4 *pml4,
1331 uint64_t start,
1332 uint64_t length)
1333{
1334 DECLARE_BITMAP(new_pdps, GEN8_PML4ES_PER_PML4);
Joonas Lahtinene5716f52016-04-07 11:08:03 +03001335 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierry762d9932015-07-30 11:05:29 +01001336 struct i915_page_directory_pointer *pdp;
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001337 uint64_t pml4e;
Michel Thierry762d9932015-07-30 11:05:29 +01001338 int ret = 0;
1339
1340 /* Do the pml4 allocations first, so we don't need to track the newly
1341 * allocated tables below the pdp */
1342 bitmap_zero(new_pdps, GEN8_PML4ES_PER_PML4);
1343
1344 /* The pagedirectory and pagetable allocations are done in the shared 3
1345 * and 4 level code. Just allocate the pdps.
1346 */
1347 ret = gen8_ppgtt_alloc_page_dirpointers(vm, pml4, start, length,
1348 new_pdps);
1349 if (ret)
1350 return ret;
1351
1352 WARN(bitmap_weight(new_pdps, GEN8_PML4ES_PER_PML4) > 2,
1353 "The allocation has spanned more than 512GB. "
1354 "It is highly likely this is incorrect.");
1355
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001356 gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
Michel Thierry762d9932015-07-30 11:05:29 +01001357 WARN_ON(!pdp);
1358
1359 ret = gen8_alloc_va_range_3lvl(vm, pdp, start, length);
1360 if (ret)
1361 goto err_out;
1362
1363 gen8_setup_page_directory_pointer(ppgtt, pml4, pdp, pml4e);
1364 }
1365
1366 bitmap_or(pml4->used_pml4es, new_pdps, pml4->used_pml4es,
1367 GEN8_PML4ES_PER_PML4);
1368
1369 return 0;
1370
1371err_out:
1372 for_each_set_bit(pml4e, new_pdps, GEN8_PML4ES_PER_PML4)
1373 gen8_ppgtt_cleanup_3lvl(vm->dev, pml4->pdps[pml4e]);
1374
1375 return ret;
1376}
1377
1378static int gen8_alloc_va_range(struct i915_address_space *vm,
1379 uint64_t start, uint64_t length)
1380{
Joonas Lahtinene5716f52016-04-07 11:08:03 +03001381 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierry762d9932015-07-30 11:05:29 +01001382
1383 if (USES_FULL_48BIT_PPGTT(vm->dev))
1384 return gen8_alloc_va_range_4lvl(vm, &ppgtt->pml4, start, length);
1385 else
1386 return gen8_alloc_va_range_3lvl(vm, &ppgtt->pdp, start, length);
1387}
1388
Michel Thierryea91e402015-07-29 17:23:57 +01001389static void gen8_dump_pdp(struct i915_page_directory_pointer *pdp,
1390 uint64_t start, uint64_t length,
1391 gen8_pte_t scratch_pte,
1392 struct seq_file *m)
1393{
1394 struct i915_page_directory *pd;
Michel Thierryea91e402015-07-29 17:23:57 +01001395 uint32_t pdpe;
1396
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001397 gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
Michel Thierryea91e402015-07-29 17:23:57 +01001398 struct i915_page_table *pt;
1399 uint64_t pd_len = length;
1400 uint64_t pd_start = start;
1401 uint32_t pde;
1402
1403 if (!test_bit(pdpe, pdp->used_pdpes))
1404 continue;
1405
1406 seq_printf(m, "\tPDPE #%d\n", pdpe);
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001407 gen8_for_each_pde(pt, pd, pd_start, pd_len, pde) {
Michel Thierryea91e402015-07-29 17:23:57 +01001408 uint32_t pte;
1409 gen8_pte_t *pt_vaddr;
1410
1411 if (!test_bit(pde, pd->used_pdes))
1412 continue;
1413
1414 pt_vaddr = kmap_px(pt);
1415 for (pte = 0; pte < GEN8_PTES; pte += 4) {
1416 uint64_t va =
1417 (pdpe << GEN8_PDPE_SHIFT) |
1418 (pde << GEN8_PDE_SHIFT) |
1419 (pte << GEN8_PTE_SHIFT);
1420 int i;
1421 bool found = false;
1422
1423 for (i = 0; i < 4; i++)
1424 if (pt_vaddr[pte + i] != scratch_pte)
1425 found = true;
1426 if (!found)
1427 continue;
1428
1429 seq_printf(m, "\t\t0x%llx [%03d,%03d,%04d]: =", va, pdpe, pde, pte);
1430 for (i = 0; i < 4; i++) {
1431 if (pt_vaddr[pte + i] != scratch_pte)
1432 seq_printf(m, " %llx", pt_vaddr[pte + i]);
1433 else
1434 seq_puts(m, " SCRATCH ");
1435 }
1436 seq_puts(m, "\n");
1437 }
1438 /* don't use kunmap_px, it could trigger
1439 * an unnecessary flush.
1440 */
1441 kunmap_atomic(pt_vaddr);
1442 }
1443 }
1444}
1445
1446static void gen8_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
1447{
1448 struct i915_address_space *vm = &ppgtt->base;
1449 uint64_t start = ppgtt->base.start;
1450 uint64_t length = ppgtt->base.total;
Chris Wilson8bcdd0f72016-08-22 08:44:30 +01001451 gen8_pte_t scratch_pte = gen8_pte_encode(vm->scratch_page.daddr,
Michel Thierryea91e402015-07-29 17:23:57 +01001452 I915_CACHE_LLC, true);
1453
1454 if (!USES_FULL_48BIT_PPGTT(vm->dev)) {
1455 gen8_dump_pdp(&ppgtt->pdp, start, length, scratch_pte, m);
1456 } else {
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001457 uint64_t pml4e;
Michel Thierryea91e402015-07-29 17:23:57 +01001458 struct i915_pml4 *pml4 = &ppgtt->pml4;
1459 struct i915_page_directory_pointer *pdp;
1460
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001461 gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
Michel Thierryea91e402015-07-29 17:23:57 +01001462 if (!test_bit(pml4e, pml4->used_pml4es))
1463 continue;
1464
1465 seq_printf(m, " PML4E #%llu\n", pml4e);
1466 gen8_dump_pdp(pdp, start, length, scratch_pte, m);
1467 }
1468 }
1469}
1470
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001471static int gen8_preallocate_top_level_pdps(struct i915_hw_ppgtt *ppgtt)
1472{
Michał Winiarski3a41a052015-09-03 19:22:18 +02001473 unsigned long *new_page_dirs, *new_page_tables;
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001474 uint32_t pdpes = I915_PDPES_PER_PDP(dev);
1475 int ret;
1476
1477 /* We allocate temp bitmap for page tables for no gain
1478 * but as this is for init only, lets keep the things simple
1479 */
1480 ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables, pdpes);
1481 if (ret)
1482 return ret;
1483
1484 /* Allocate for all pdps regardless of how the ppgtt
1485 * was defined.
1486 */
1487 ret = gen8_ppgtt_alloc_page_directories(&ppgtt->base, &ppgtt->pdp,
1488 0, 1ULL << 32,
1489 new_page_dirs);
1490 if (!ret)
1491 *ppgtt->pdp.used_pdpes = *new_page_dirs;
1492
Michał Winiarski3a41a052015-09-03 19:22:18 +02001493 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001494
1495 return ret;
1496}
1497
Daniel Vettereb0b44a2015-03-18 14:47:59 +01001498/*
Ben Widawskyf3a964b2014-02-19 22:05:42 -08001499 * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers
1500 * with a net effect resembling a 2-level page table in normal x86 terms. Each
1501 * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address
1502 * space.
Ben Widawsky37aca442013-11-04 20:47:32 -08001503 *
Ben Widawskyf3a964b2014-02-19 22:05:42 -08001504 */
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001505static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky37aca442013-11-04 20:47:32 -08001506{
Mika Kuoppala8776f022015-06-30 18:16:40 +03001507 int ret;
Michel Thierry69876be2015-04-08 12:13:27 +01001508
Mika Kuoppala8776f022015-06-30 18:16:40 +03001509 ret = gen8_init_scratch(&ppgtt->base);
1510 if (ret)
1511 return ret;
Michel Thierry69876be2015-04-08 12:13:27 +01001512
Michel Thierryd7b26332015-04-08 12:13:34 +01001513 ppgtt->base.start = 0;
Michel Thierryd7b26332015-04-08 12:13:34 +01001514 ppgtt->base.cleanup = gen8_ppgtt_cleanup;
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001515 ppgtt->base.allocate_va_range = gen8_alloc_va_range;
Michel Thierryd7b26332015-04-08 12:13:34 +01001516 ppgtt->base.insert_entries = gen8_ppgtt_insert_entries;
Daniel Vetterc7e16f22015-04-14 17:35:11 +02001517 ppgtt->base.clear_range = gen8_ppgtt_clear_range;
Daniel Vetter777dc5b2015-04-14 17:35:12 +02001518 ppgtt->base.unbind_vma = ppgtt_unbind_vma;
1519 ppgtt->base.bind_vma = ppgtt_bind_vma;
Michel Thierryea91e402015-07-29 17:23:57 +01001520 ppgtt->debug_dump = gen8_dump_ppgtt;
Michel Thierryd7b26332015-04-08 12:13:34 +01001521
Michel Thierry762d9932015-07-30 11:05:29 +01001522 if (USES_FULL_48BIT_PPGTT(ppgtt->base.dev)) {
1523 ret = setup_px(ppgtt->base.dev, &ppgtt->pml4);
1524 if (ret)
1525 goto free_scratch;
Michel Thierry6ac18502015-07-29 17:23:46 +01001526
Michel Thierry69ab76f2015-07-29 17:23:55 +01001527 gen8_initialize_pml4(&ppgtt->base, &ppgtt->pml4);
1528
Michel Thierry762d9932015-07-30 11:05:29 +01001529 ppgtt->base.total = 1ULL << 48;
Michel Thierry2dba3232015-07-30 11:06:23 +01001530 ppgtt->switch_mm = gen8_48b_mm_switch;
Michel Thierry762d9932015-07-30 11:05:29 +01001531 } else {
Michel Thierry25f50332015-08-07 17:40:19 +01001532 ret = __pdp_init(ppgtt->base.dev, &ppgtt->pdp);
Michel Thierry81ba8aef2015-08-03 09:52:01 +01001533 if (ret)
1534 goto free_scratch;
1535
1536 ppgtt->base.total = 1ULL << 32;
Michel Thierry2dba3232015-07-30 11:06:23 +01001537 ppgtt->switch_mm = gen8_legacy_mm_switch;
Michel Thierry762d9932015-07-30 11:05:29 +01001538 trace_i915_page_directory_pointer_entry_alloc(&ppgtt->base,
1539 0, 0,
1540 GEN8_PML4E_SHIFT);
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001541
Chris Wilsonc0336662016-05-06 15:40:21 +01001542 if (intel_vgpu_active(to_i915(ppgtt->base.dev))) {
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001543 ret = gen8_preallocate_top_level_pdps(ppgtt);
1544 if (ret)
1545 goto free_scratch;
1546 }
Michel Thierry81ba8aef2015-08-03 09:52:01 +01001547 }
Michel Thierry6ac18502015-07-29 17:23:46 +01001548
Chris Wilsonc0336662016-05-06 15:40:21 +01001549 if (intel_vgpu_active(to_i915(ppgtt->base.dev)))
Zhiyuan Lv650da342015-08-28 15:41:18 +08001550 gen8_ppgtt_notify_vgt(ppgtt, true);
1551
Michel Thierryd7b26332015-04-08 12:13:34 +01001552 return 0;
Michel Thierry6ac18502015-07-29 17:23:46 +01001553
1554free_scratch:
1555 gen8_free_scratch(&ppgtt->base);
1556 return ret;
Michel Thierryd7b26332015-04-08 12:13:34 +01001557}
1558
Ben Widawsky87d60b62013-12-06 14:11:29 -08001559static void gen6_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
1560{
Ben Widawsky87d60b62013-12-06 14:11:29 -08001561 struct i915_address_space *vm = &ppgtt->base;
Michel Thierry09942c62015-04-08 12:13:30 +01001562 struct i915_page_table *unused;
Michel Thierry07749ef2015-03-16 16:00:54 +00001563 gen6_pte_t scratch_pte;
Ben Widawsky87d60b62013-12-06 14:11:29 -08001564 uint32_t pd_entry;
Dave Gordon731f74c2016-06-24 19:37:46 +01001565 uint32_t pte, pde;
Michel Thierry09942c62015-04-08 12:13:30 +01001566 uint32_t start = ppgtt->base.start, length = ppgtt->base.total;
Ben Widawsky87d60b62013-12-06 14:11:29 -08001567
Chris Wilson8bcdd0f72016-08-22 08:44:30 +01001568 scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
Mika Kuoppala79ab9372015-06-25 18:35:17 +03001569 I915_CACHE_LLC, true, 0);
Ben Widawsky87d60b62013-12-06 14:11:29 -08001570
Dave Gordon731f74c2016-06-24 19:37:46 +01001571 gen6_for_each_pde(unused, &ppgtt->pd, start, length, pde) {
Ben Widawsky87d60b62013-12-06 14:11:29 -08001572 u32 expected;
Michel Thierry07749ef2015-03-16 16:00:54 +00001573 gen6_pte_t *pt_vaddr;
Mika Kuoppala567047b2015-06-25 18:35:12 +03001574 const dma_addr_t pt_addr = px_dma(ppgtt->pd.page_table[pde]);
Michel Thierry09942c62015-04-08 12:13:30 +01001575 pd_entry = readl(ppgtt->pd_addr + pde);
Ben Widawsky87d60b62013-12-06 14:11:29 -08001576 expected = (GEN6_PDE_ADDR_ENCODE(pt_addr) | GEN6_PDE_VALID);
1577
1578 if (pd_entry != expected)
1579 seq_printf(m, "\tPDE #%d mismatch: Actual PDE: %x Expected PDE: %x\n",
1580 pde,
1581 pd_entry,
1582 expected);
1583 seq_printf(m, "\tPDE: %x\n", pd_entry);
1584
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001585 pt_vaddr = kmap_px(ppgtt->pd.page_table[pde]);
1586
Michel Thierry07749ef2015-03-16 16:00:54 +00001587 for (pte = 0; pte < GEN6_PTES; pte+=4) {
Ben Widawsky87d60b62013-12-06 14:11:29 -08001588 unsigned long va =
Michel Thierry07749ef2015-03-16 16:00:54 +00001589 (pde * PAGE_SIZE * GEN6_PTES) +
Ben Widawsky87d60b62013-12-06 14:11:29 -08001590 (pte * PAGE_SIZE);
1591 int i;
1592 bool found = false;
1593 for (i = 0; i < 4; i++)
1594 if (pt_vaddr[pte + i] != scratch_pte)
1595 found = true;
1596 if (!found)
1597 continue;
1598
1599 seq_printf(m, "\t\t0x%lx [%03d,%04d]: =", va, pde, pte);
1600 for (i = 0; i < 4; i++) {
1601 if (pt_vaddr[pte + i] != scratch_pte)
1602 seq_printf(m, " %08x", pt_vaddr[pte + i]);
1603 else
1604 seq_puts(m, " SCRATCH ");
1605 }
1606 seq_puts(m, "\n");
1607 }
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001608 kunmap_px(ppgtt, pt_vaddr);
Ben Widawsky87d60b62013-12-06 14:11:29 -08001609 }
1610}
1611
Ben Widawsky678d96f2015-03-16 16:00:56 +00001612/* Write pde (index) from the page directory @pd to the page table @pt */
Michel Thierryec565b32015-04-08 12:13:23 +01001613static void gen6_write_pde(struct i915_page_directory *pd,
1614 const int pde, struct i915_page_table *pt)
Ben Widawsky61973492013-04-08 18:43:54 -07001615{
Ben Widawsky678d96f2015-03-16 16:00:56 +00001616 /* Caller needs to make sure the write completes if necessary */
1617 struct i915_hw_ppgtt *ppgtt =
1618 container_of(pd, struct i915_hw_ppgtt, pd);
1619 u32 pd_entry;
Ben Widawsky61973492013-04-08 18:43:54 -07001620
Mika Kuoppala567047b2015-06-25 18:35:12 +03001621 pd_entry = GEN6_PDE_ADDR_ENCODE(px_dma(pt));
Ben Widawsky678d96f2015-03-16 16:00:56 +00001622 pd_entry |= GEN6_PDE_VALID;
Ben Widawsky61973492013-04-08 18:43:54 -07001623
Ben Widawsky678d96f2015-03-16 16:00:56 +00001624 writel(pd_entry, ppgtt->pd_addr + pde);
1625}
Ben Widawsky61973492013-04-08 18:43:54 -07001626
Ben Widawsky678d96f2015-03-16 16:00:56 +00001627/* Write all the page tables found in the ppgtt structure to incrementing page
1628 * directories. */
1629static void gen6_write_page_range(struct drm_i915_private *dev_priv,
Michel Thierryec565b32015-04-08 12:13:23 +01001630 struct i915_page_directory *pd,
Ben Widawsky678d96f2015-03-16 16:00:56 +00001631 uint32_t start, uint32_t length)
1632{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001633 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Michel Thierryec565b32015-04-08 12:13:23 +01001634 struct i915_page_table *pt;
Dave Gordon731f74c2016-06-24 19:37:46 +01001635 uint32_t pde;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001636
Dave Gordon731f74c2016-06-24 19:37:46 +01001637 gen6_for_each_pde(pt, pd, start, length, pde)
Ben Widawsky678d96f2015-03-16 16:00:56 +00001638 gen6_write_pde(pd, pde, pt);
1639
1640 /* Make sure write is complete before other code can use this page
1641 * table. Also require for WC mapped PTEs */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001642 readl(ggtt->gsm);
Ben Widawsky3e302542013-04-23 23:15:32 -07001643}
1644
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001645static uint32_t get_pd_offset(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky3e302542013-04-23 23:15:32 -07001646{
Mika Kuoppala44159dd2015-06-25 18:35:07 +03001647 BUG_ON(ppgtt->pd.base.ggtt_offset & 0x3f);
Ben Widawsky3e302542013-04-23 23:15:32 -07001648
Mika Kuoppala44159dd2015-06-25 18:35:07 +03001649 return (ppgtt->pd.base.ggtt_offset / 64) << 16;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001650}
Ben Widawsky61973492013-04-08 18:43:54 -07001651
Ben Widawsky90252e52013-12-06 14:11:12 -08001652static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001653 struct drm_i915_gem_request *req)
Ben Widawsky90252e52013-12-06 14:11:12 -08001654{
Chris Wilson7e37f882016-08-02 22:50:21 +01001655 struct intel_ring *ring = req->ring;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001656 struct intel_engine_cs *engine = req->engine;
Ben Widawsky90252e52013-12-06 14:11:12 -08001657 int ret;
Ben Widawsky61973492013-04-08 18:43:54 -07001658
Ben Widawsky90252e52013-12-06 14:11:12 -08001659 /* NB: TLBs must be flushed and invalidated before a switch */
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001660 ret = engine->emit_flush(req, EMIT_INVALIDATE | EMIT_FLUSH);
Ben Widawsky90252e52013-12-06 14:11:12 -08001661 if (ret)
1662 return ret;
1663
John Harrison5fb9de12015-05-29 17:44:07 +01001664 ret = intel_ring_begin(req, 6);
Ben Widawsky90252e52013-12-06 14:11:12 -08001665 if (ret)
1666 return ret;
1667
Chris Wilsonb5321f32016-08-02 22:50:18 +01001668 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
1669 intel_ring_emit_reg(ring, RING_PP_DIR_DCLV(engine));
1670 intel_ring_emit(ring, PP_DIR_DCLV_2G);
1671 intel_ring_emit_reg(ring, RING_PP_DIR_BASE(engine));
1672 intel_ring_emit(ring, get_pd_offset(ppgtt));
1673 intel_ring_emit(ring, MI_NOOP);
1674 intel_ring_advance(ring);
Ben Widawsky90252e52013-12-06 14:11:12 -08001675
1676 return 0;
1677}
1678
Ben Widawsky48a10382013-12-06 14:11:11 -08001679static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001680 struct drm_i915_gem_request *req)
Ben Widawsky48a10382013-12-06 14:11:11 -08001681{
Chris Wilson7e37f882016-08-02 22:50:21 +01001682 struct intel_ring *ring = req->ring;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001683 struct intel_engine_cs *engine = req->engine;
Ben Widawsky48a10382013-12-06 14:11:11 -08001684 int ret;
1685
Ben Widawsky48a10382013-12-06 14:11:11 -08001686 /* NB: TLBs must be flushed and invalidated before a switch */
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001687 ret = engine->emit_flush(req, EMIT_INVALIDATE | EMIT_FLUSH);
Ben Widawsky48a10382013-12-06 14:11:11 -08001688 if (ret)
1689 return ret;
1690
John Harrison5fb9de12015-05-29 17:44:07 +01001691 ret = intel_ring_begin(req, 6);
Ben Widawsky48a10382013-12-06 14:11:11 -08001692 if (ret)
1693 return ret;
1694
Chris Wilsonb5321f32016-08-02 22:50:18 +01001695 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
1696 intel_ring_emit_reg(ring, RING_PP_DIR_DCLV(engine));
1697 intel_ring_emit(ring, PP_DIR_DCLV_2G);
1698 intel_ring_emit_reg(ring, RING_PP_DIR_BASE(engine));
1699 intel_ring_emit(ring, get_pd_offset(ppgtt));
1700 intel_ring_emit(ring, MI_NOOP);
1701 intel_ring_advance(ring);
Ben Widawsky48a10382013-12-06 14:11:11 -08001702
Ben Widawsky90252e52013-12-06 14:11:12 -08001703 /* XXX: RCS is the only one to auto invalidate the TLBs? */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001704 if (engine->id != RCS) {
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001705 ret = engine->emit_flush(req, EMIT_INVALIDATE | EMIT_FLUSH);
Ben Widawsky90252e52013-12-06 14:11:12 -08001706 if (ret)
1707 return ret;
1708 }
1709
Ben Widawsky48a10382013-12-06 14:11:11 -08001710 return 0;
1711}
1712
Ben Widawskyeeb94882013-12-06 14:11:10 -08001713static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001714 struct drm_i915_gem_request *req)
Ben Widawskyeeb94882013-12-06 14:11:10 -08001715{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001716 struct intel_engine_cs *engine = req->engine;
Chris Wilson8eb95202016-07-04 08:48:31 +01001717 struct drm_i915_private *dev_priv = req->i915;
Ben Widawsky48a10382013-12-06 14:11:11 -08001718
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001719 I915_WRITE(RING_PP_DIR_DCLV(engine), PP_DIR_DCLV_2G);
1720 I915_WRITE(RING_PP_DIR_BASE(engine), get_pd_offset(ppgtt));
Ben Widawskyeeb94882013-12-06 14:11:10 -08001721 return 0;
1722}
1723
Daniel Vetter82460d92014-08-06 20:19:53 +02001724static void gen8_ppgtt_enable(struct drm_device *dev)
Ben Widawskyeeb94882013-12-06 14:11:10 -08001725{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001726 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001727 struct intel_engine_cs *engine;
Ben Widawskyeeb94882013-12-06 14:11:10 -08001728
Dave Gordonb4ac5af2016-03-24 11:20:38 +00001729 for_each_engine(engine, dev_priv) {
Michel Thierry2dba3232015-07-30 11:06:23 +01001730 u32 four_level = USES_FULL_48BIT_PPGTT(dev) ? GEN8_GFX_PPGTT_48B : 0;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001731 I915_WRITE(RING_MODE_GEN7(engine),
Michel Thierry2dba3232015-07-30 11:06:23 +01001732 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE | four_level));
Ben Widawskyeeb94882013-12-06 14:11:10 -08001733 }
Ben Widawskyeeb94882013-12-06 14:11:10 -08001734}
1735
Daniel Vetter82460d92014-08-06 20:19:53 +02001736static void gen7_ppgtt_enable(struct drm_device *dev)
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001737{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001738 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001739 struct intel_engine_cs *engine;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001740 uint32_t ecochk, ecobits;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001741
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001742 ecobits = I915_READ(GAC_ECO_BITS);
1743 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
1744
1745 ecochk = I915_READ(GAM_ECOCHK);
1746 if (IS_HASWELL(dev)) {
1747 ecochk |= ECOCHK_PPGTT_WB_HSW;
1748 } else {
1749 ecochk |= ECOCHK_PPGTT_LLC_IVB;
1750 ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
1751 }
1752 I915_WRITE(GAM_ECOCHK, ecochk);
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001753
Dave Gordonb4ac5af2016-03-24 11:20:38 +00001754 for_each_engine(engine, dev_priv) {
Ben Widawskyeeb94882013-12-06 14:11:10 -08001755 /* GFX_MODE is per-ring on gen7+ */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001756 I915_WRITE(RING_MODE_GEN7(engine),
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001757 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawsky61973492013-04-08 18:43:54 -07001758 }
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001759}
1760
Daniel Vetter82460d92014-08-06 20:19:53 +02001761static void gen6_ppgtt_enable(struct drm_device *dev)
Ben Widawsky61973492013-04-08 18:43:54 -07001762{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001763 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001764 uint32_t ecochk, gab_ctl, ecobits;
Ben Widawsky61973492013-04-08 18:43:54 -07001765
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001766 ecobits = I915_READ(GAC_ECO_BITS);
1767 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
1768 ECOBITS_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -07001769
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001770 gab_ctl = I915_READ(GAB_CTL);
1771 I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);
Ben Widawsky61973492013-04-08 18:43:54 -07001772
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001773 ecochk = I915_READ(GAM_ECOCHK);
1774 I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -07001775
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001776 I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawsky61973492013-04-08 18:43:54 -07001777}
1778
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001779/* PPGTT support for Sandybdrige/Gen6 and later */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001780static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001781 uint64_t start,
1782 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07001783 bool use_scratch)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001784{
Joonas Lahtinene5716f52016-04-07 11:08:03 +03001785 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierry07749ef2015-03-16 16:00:54 +00001786 gen6_pte_t *pt_vaddr, scratch_pte;
Ben Widawsky782f1492014-02-20 11:50:33 -08001787 unsigned first_entry = start >> PAGE_SHIFT;
1788 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001789 unsigned act_pt = first_entry / GEN6_PTES;
1790 unsigned first_pte = first_entry % GEN6_PTES;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001791 unsigned last_pte, i;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001792
Chris Wilson8bcdd0f72016-08-22 08:44:30 +01001793 scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
Mika Kuoppalac114f762015-06-25 18:35:13 +03001794 I915_CACHE_LLC, true, 0);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001795
Daniel Vetter7bddb012012-02-09 17:15:47 +01001796 while (num_entries) {
1797 last_pte = first_pte + num_entries;
Michel Thierry07749ef2015-03-16 16:00:54 +00001798 if (last_pte > GEN6_PTES)
1799 last_pte = GEN6_PTES;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001800
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001801 pt_vaddr = kmap_px(ppgtt->pd.page_table[act_pt]);
Daniel Vetter7bddb012012-02-09 17:15:47 +01001802
1803 for (i = first_pte; i < last_pte; i++)
1804 pt_vaddr[i] = scratch_pte;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001805
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001806 kunmap_px(ppgtt, pt_vaddr);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001807
Daniel Vetter7bddb012012-02-09 17:15:47 +01001808 num_entries -= last_pte - first_pte;
1809 first_pte = 0;
Daniel Vettera15326a2013-03-19 23:48:39 +01001810 act_pt++;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001811 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001812}
1813
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001814static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
Daniel Vetterdef886c2013-01-24 14:44:56 -08001815 struct sg_table *pages,
Ben Widawsky782f1492014-02-20 11:50:33 -08001816 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301817 enum i915_cache_level cache_level, u32 flags)
Daniel Vetterdef886c2013-01-24 14:44:56 -08001818{
Joonas Lahtinene5716f52016-04-07 11:08:03 +03001819 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Ben Widawsky782f1492014-02-20 11:50:33 -08001820 unsigned first_entry = start >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001821 unsigned act_pt = first_entry / GEN6_PTES;
1822 unsigned act_pte = first_entry % GEN6_PTES;
Dave Gordon85d12252016-05-20 11:54:06 +01001823 gen6_pte_t *pt_vaddr = NULL;
1824 struct sgt_iter sgt_iter;
1825 dma_addr_t addr;
Daniel Vetterdef886c2013-01-24 14:44:56 -08001826
Dave Gordon85d12252016-05-20 11:54:06 +01001827 for_each_sgt_dma(addr, sgt_iter, pages) {
Chris Wilsoncc797142013-12-31 15:50:30 +00001828 if (pt_vaddr == NULL)
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001829 pt_vaddr = kmap_px(ppgtt->pd.page_table[act_pt]);
Daniel Vetterdef886c2013-01-24 14:44:56 -08001830
Chris Wilsoncc797142013-12-31 15:50:30 +00001831 pt_vaddr[act_pte] =
Dave Gordon85d12252016-05-20 11:54:06 +01001832 vm->pte_encode(addr, cache_level, true, flags);
Akash Goel24f3a8c2014-06-17 10:59:42 +05301833
Michel Thierry07749ef2015-03-16 16:00:54 +00001834 if (++act_pte == GEN6_PTES) {
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001835 kunmap_px(ppgtt, pt_vaddr);
Chris Wilsoncc797142013-12-31 15:50:30 +00001836 pt_vaddr = NULL;
Daniel Vettera15326a2013-03-19 23:48:39 +01001837 act_pt++;
Imre Deak6e995e22013-02-18 19:28:04 +02001838 act_pte = 0;
Daniel Vetterdef886c2013-01-24 14:44:56 -08001839 }
Daniel Vetterdef886c2013-01-24 14:44:56 -08001840 }
Dave Gordon85d12252016-05-20 11:54:06 +01001841
Chris Wilsoncc797142013-12-31 15:50:30 +00001842 if (pt_vaddr)
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001843 kunmap_px(ppgtt, pt_vaddr);
Daniel Vetterdef886c2013-01-24 14:44:56 -08001844}
1845
Ben Widawsky678d96f2015-03-16 16:00:56 +00001846static int gen6_alloc_va_range(struct i915_address_space *vm,
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001847 uint64_t start_in, uint64_t length_in)
Ben Widawsky678d96f2015-03-16 16:00:56 +00001848{
Michel Thierry4933d512015-03-24 15:46:22 +00001849 DECLARE_BITMAP(new_page_tables, I915_PDES);
1850 struct drm_device *dev = vm->dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001851 struct drm_i915_private *dev_priv = to_i915(dev);
1852 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinene5716f52016-04-07 11:08:03 +03001853 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierryec565b32015-04-08 12:13:23 +01001854 struct i915_page_table *pt;
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001855 uint32_t start, length, start_save, length_save;
Dave Gordon731f74c2016-06-24 19:37:46 +01001856 uint32_t pde;
Michel Thierry4933d512015-03-24 15:46:22 +00001857 int ret;
1858
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001859 if (WARN_ON(start_in + length_in > ppgtt->base.total))
1860 return -ENODEV;
1861
1862 start = start_save = start_in;
1863 length = length_save = length_in;
Michel Thierry4933d512015-03-24 15:46:22 +00001864
1865 bitmap_zero(new_page_tables, I915_PDES);
1866
1867 /* The allocation is done in two stages so that we can bail out with
1868 * minimal amount of pain. The first stage finds new page tables that
1869 * need allocation. The second stage marks use ptes within the page
1870 * tables.
1871 */
Dave Gordon731f74c2016-06-24 19:37:46 +01001872 gen6_for_each_pde(pt, &ppgtt->pd, start, length, pde) {
Mika Kuoppala79ab9372015-06-25 18:35:17 +03001873 if (pt != vm->scratch_pt) {
Michel Thierry4933d512015-03-24 15:46:22 +00001874 WARN_ON(bitmap_empty(pt->used_ptes, GEN6_PTES));
1875 continue;
1876 }
1877
1878 /* We've already allocated a page table */
1879 WARN_ON(!bitmap_empty(pt->used_ptes, GEN6_PTES));
1880
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +03001881 pt = alloc_pt(dev);
Michel Thierry4933d512015-03-24 15:46:22 +00001882 if (IS_ERR(pt)) {
1883 ret = PTR_ERR(pt);
1884 goto unwind_out;
1885 }
1886
1887 gen6_initialize_pt(vm, pt);
1888
1889 ppgtt->pd.page_table[pde] = pt;
Mika Kuoppala966082c2015-06-25 18:35:19 +03001890 __set_bit(pde, new_page_tables);
Michel Thierry72744cb2015-03-24 15:46:23 +00001891 trace_i915_page_table_entry_alloc(vm, pde, start, GEN6_PDE_SHIFT);
Michel Thierry4933d512015-03-24 15:46:22 +00001892 }
1893
1894 start = start_save;
1895 length = length_save;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001896
Dave Gordon731f74c2016-06-24 19:37:46 +01001897 gen6_for_each_pde(pt, &ppgtt->pd, start, length, pde) {
Ben Widawsky678d96f2015-03-16 16:00:56 +00001898 DECLARE_BITMAP(tmp_bitmap, GEN6_PTES);
1899
1900 bitmap_zero(tmp_bitmap, GEN6_PTES);
1901 bitmap_set(tmp_bitmap, gen6_pte_index(start),
1902 gen6_pte_count(start, length));
1903
Mika Kuoppala966082c2015-06-25 18:35:19 +03001904 if (__test_and_clear_bit(pde, new_page_tables))
Michel Thierry4933d512015-03-24 15:46:22 +00001905 gen6_write_pde(&ppgtt->pd, pde, pt);
1906
Michel Thierry72744cb2015-03-24 15:46:23 +00001907 trace_i915_page_table_entry_map(vm, pde, pt,
1908 gen6_pte_index(start),
1909 gen6_pte_count(start, length),
1910 GEN6_PTES);
Michel Thierry4933d512015-03-24 15:46:22 +00001911 bitmap_or(pt->used_ptes, tmp_bitmap, pt->used_ptes,
Ben Widawsky678d96f2015-03-16 16:00:56 +00001912 GEN6_PTES);
1913 }
1914
Michel Thierry4933d512015-03-24 15:46:22 +00001915 WARN_ON(!bitmap_empty(new_page_tables, I915_PDES));
1916
1917 /* Make sure write is complete before other code can use this page
1918 * table. Also require for WC mapped PTEs */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001919 readl(ggtt->gsm);
Michel Thierry4933d512015-03-24 15:46:22 +00001920
Ben Widawsky563222a2015-03-19 12:53:28 +00001921 mark_tlbs_dirty(ppgtt);
Ben Widawsky678d96f2015-03-16 16:00:56 +00001922 return 0;
Michel Thierry4933d512015-03-24 15:46:22 +00001923
1924unwind_out:
1925 for_each_set_bit(pde, new_page_tables, I915_PDES) {
Michel Thierryec565b32015-04-08 12:13:23 +01001926 struct i915_page_table *pt = ppgtt->pd.page_table[pde];
Michel Thierry4933d512015-03-24 15:46:22 +00001927
Mika Kuoppala79ab9372015-06-25 18:35:17 +03001928 ppgtt->pd.page_table[pde] = vm->scratch_pt;
Mika Kuoppalaa08e1112015-06-25 18:35:08 +03001929 free_pt(vm->dev, pt);
Michel Thierry4933d512015-03-24 15:46:22 +00001930 }
1931
1932 mark_tlbs_dirty(ppgtt);
1933 return ret;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001934}
1935
Mika Kuoppala8776f022015-06-30 18:16:40 +03001936static int gen6_init_scratch(struct i915_address_space *vm)
1937{
1938 struct drm_device *dev = vm->dev;
Chris Wilson8bcdd0f72016-08-22 08:44:30 +01001939 int ret;
Mika Kuoppala8776f022015-06-30 18:16:40 +03001940
Chris Wilsonbb8f9cf2016-08-22 08:44:31 +01001941 ret = setup_scratch_page(dev, &vm->scratch_page, I915_GFP_DMA);
Chris Wilson8bcdd0f72016-08-22 08:44:30 +01001942 if (ret)
1943 return ret;
Mika Kuoppala8776f022015-06-30 18:16:40 +03001944
1945 vm->scratch_pt = alloc_pt(dev);
1946 if (IS_ERR(vm->scratch_pt)) {
Chris Wilson8bcdd0f72016-08-22 08:44:30 +01001947 cleanup_scratch_page(dev, &vm->scratch_page);
Mika Kuoppala8776f022015-06-30 18:16:40 +03001948 return PTR_ERR(vm->scratch_pt);
1949 }
1950
1951 gen6_initialize_pt(vm, vm->scratch_pt);
1952
1953 return 0;
1954}
1955
1956static void gen6_free_scratch(struct i915_address_space *vm)
1957{
1958 struct drm_device *dev = vm->dev;
1959
1960 free_pt(dev, vm->scratch_pt);
Chris Wilson8bcdd0f72016-08-22 08:44:30 +01001961 cleanup_scratch_page(dev, &vm->scratch_page);
Mika Kuoppala8776f022015-06-30 18:16:40 +03001962}
1963
Daniel Vetter061dd492015-04-14 17:35:13 +02001964static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
Ben Widawskya00d8252014-02-19 22:05:48 -08001965{
Joonas Lahtinene5716f52016-04-07 11:08:03 +03001966 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Dave Gordon731f74c2016-06-24 19:37:46 +01001967 struct i915_page_directory *pd = &ppgtt->pd;
1968 struct drm_device *dev = vm->dev;
Michel Thierry09942c62015-04-08 12:13:30 +01001969 struct i915_page_table *pt;
1970 uint32_t pde;
Daniel Vetter3440d262013-01-24 13:49:56 -08001971
Daniel Vetter061dd492015-04-14 17:35:13 +02001972 drm_mm_remove_node(&ppgtt->node);
1973
Dave Gordon731f74c2016-06-24 19:37:46 +01001974 gen6_for_all_pdes(pt, pd, pde)
Mika Kuoppala79ab9372015-06-25 18:35:17 +03001975 if (pt != vm->scratch_pt)
Dave Gordon731f74c2016-06-24 19:37:46 +01001976 free_pt(dev, pt);
Michel Thierry4933d512015-03-24 15:46:22 +00001977
Mika Kuoppala8776f022015-06-30 18:16:40 +03001978 gen6_free_scratch(vm);
Daniel Vetter3440d262013-01-24 13:49:56 -08001979}
1980
Ben Widawskyb1465202014-02-19 22:05:49 -08001981static int gen6_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt)
Daniel Vetter3440d262013-01-24 13:49:56 -08001982{
Mika Kuoppala8776f022015-06-30 18:16:40 +03001983 struct i915_address_space *vm = &ppgtt->base;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001984 struct drm_device *dev = ppgtt->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001985 struct drm_i915_private *dev_priv = to_i915(dev);
1986 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Ben Widawskye3cc1992013-12-06 14:11:08 -08001987 bool retried = false;
Ben Widawskyb1465202014-02-19 22:05:49 -08001988 int ret;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001989
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001990 /* PPGTT PDEs reside in the GGTT and consists of 512 entries. The
1991 * allocator works in address space sizes, so it's multiplied by page
1992 * size. We allocate at the top of the GTT to avoid fragmentation.
1993 */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001994 BUG_ON(!drm_mm_initialized(&ggtt->base.mm));
Michel Thierry4933d512015-03-24 15:46:22 +00001995
Mika Kuoppala8776f022015-06-30 18:16:40 +03001996 ret = gen6_init_scratch(vm);
1997 if (ret)
1998 return ret;
Michel Thierry4933d512015-03-24 15:46:22 +00001999
Ben Widawskye3cc1992013-12-06 14:11:08 -08002000alloc:
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002001 ret = drm_mm_insert_node_in_range_generic(&ggtt->base.mm,
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08002002 &ppgtt->node, GEN6_PD_SIZE,
2003 GEN6_PD_ALIGN, 0,
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002004 0, ggtt->base.total,
Ben Widawsky3e8b5ae2014-05-06 22:21:30 -07002005 DRM_MM_TOPDOWN);
Ben Widawskye3cc1992013-12-06 14:11:08 -08002006 if (ret == -ENOSPC && !retried) {
Chris Wilsone522ac22016-08-04 16:32:18 +01002007 ret = i915_gem_evict_something(&ggtt->base,
Ben Widawskye3cc1992013-12-06 14:11:08 -08002008 GEN6_PD_SIZE, GEN6_PD_ALIGN,
Chris Wilsond23db882014-05-23 08:48:08 +02002009 I915_CACHE_NONE,
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002010 0, ggtt->base.total,
Chris Wilsond23db882014-05-23 08:48:08 +02002011 0);
Ben Widawskye3cc1992013-12-06 14:11:08 -08002012 if (ret)
Ben Widawsky678d96f2015-03-16 16:00:56 +00002013 goto err_out;
Ben Widawskye3cc1992013-12-06 14:11:08 -08002014
2015 retried = true;
2016 goto alloc;
2017 }
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08002018
Ben Widawskyc8c26622015-01-22 17:01:25 +00002019 if (ret)
Ben Widawsky678d96f2015-03-16 16:00:56 +00002020 goto err_out;
2021
Ben Widawskyc8c26622015-01-22 17:01:25 +00002022
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002023 if (ppgtt->node.start < ggtt->mappable_end)
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08002024 DRM_DEBUG("Forced to use aperture for PDEs\n");
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002025
Ben Widawskyc8c26622015-01-22 17:01:25 +00002026 return 0;
Ben Widawsky678d96f2015-03-16 16:00:56 +00002027
2028err_out:
Mika Kuoppala8776f022015-06-30 18:16:40 +03002029 gen6_free_scratch(vm);
Ben Widawsky678d96f2015-03-16 16:00:56 +00002030 return ret;
Ben Widawskyb1465202014-02-19 22:05:49 -08002031}
2032
Ben Widawskyb1465202014-02-19 22:05:49 -08002033static int gen6_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt)
2034{
kbuild test robot2f2cf682015-03-27 19:26:35 +08002035 return gen6_ppgtt_allocate_page_directories(ppgtt);
Ben Widawskyb1465202014-02-19 22:05:49 -08002036}
2037
Michel Thierry4933d512015-03-24 15:46:22 +00002038static void gen6_scratch_va_range(struct i915_hw_ppgtt *ppgtt,
2039 uint64_t start, uint64_t length)
2040{
Michel Thierryec565b32015-04-08 12:13:23 +01002041 struct i915_page_table *unused;
Dave Gordon731f74c2016-06-24 19:37:46 +01002042 uint32_t pde;
Michel Thierry4933d512015-03-24 15:46:22 +00002043
Dave Gordon731f74c2016-06-24 19:37:46 +01002044 gen6_for_each_pde(unused, &ppgtt->pd, start, length, pde)
Mika Kuoppala79ab9372015-06-25 18:35:17 +03002045 ppgtt->pd.page_table[pde] = ppgtt->base.scratch_pt;
Michel Thierry4933d512015-03-24 15:46:22 +00002046}
2047
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002048static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
Ben Widawskyb1465202014-02-19 22:05:49 -08002049{
2050 struct drm_device *dev = ppgtt->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002051 struct drm_i915_private *dev_priv = to_i915(dev);
2052 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Ben Widawskyb1465202014-02-19 22:05:49 -08002053 int ret;
2054
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002055 ppgtt->base.pte_encode = ggtt->base.pte_encode;
Chris Wilson8eb95202016-07-04 08:48:31 +01002056 if (intel_vgpu_active(dev_priv) || IS_GEN6(dev))
Ben Widawsky48a10382013-12-06 14:11:11 -08002057 ppgtt->switch_mm = gen6_mm_switch;
Chris Wilson8eb95202016-07-04 08:48:31 +01002058 else if (IS_HASWELL(dev))
Ben Widawsky90252e52013-12-06 14:11:12 -08002059 ppgtt->switch_mm = hsw_mm_switch;
Chris Wilson8eb95202016-07-04 08:48:31 +01002060 else if (IS_GEN7(dev))
Ben Widawsky48a10382013-12-06 14:11:11 -08002061 ppgtt->switch_mm = gen7_mm_switch;
Chris Wilson8eb95202016-07-04 08:48:31 +01002062 else
Ben Widawskyb4a74e32013-12-06 14:11:09 -08002063 BUG();
Ben Widawskyb1465202014-02-19 22:05:49 -08002064
2065 ret = gen6_ppgtt_alloc(ppgtt);
2066 if (ret)
2067 return ret;
2068
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002069 ppgtt->base.allocate_va_range = gen6_alloc_va_range;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002070 ppgtt->base.clear_range = gen6_ppgtt_clear_range;
2071 ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
Daniel Vetter777dc5b2015-04-14 17:35:12 +02002072 ppgtt->base.unbind_vma = ppgtt_unbind_vma;
2073 ppgtt->base.bind_vma = ppgtt_bind_vma;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002074 ppgtt->base.cleanup = gen6_ppgtt_cleanup;
Ben Widawsky686e1f6f2013-11-25 09:54:34 -08002075 ppgtt->base.start = 0;
Michel Thierry09942c62015-04-08 12:13:30 +01002076 ppgtt->base.total = I915_PDES * GEN6_PTES * PAGE_SIZE;
Ben Widawskyb1465202014-02-19 22:05:49 -08002077 ppgtt->debug_dump = gen6_dump_ppgtt;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002078
Mika Kuoppala44159dd2015-06-25 18:35:07 +03002079 ppgtt->pd.base.ggtt_offset =
Michel Thierry07749ef2015-03-16 16:00:54 +00002080 ppgtt->node.start / PAGE_SIZE * sizeof(gen6_pte_t);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002081
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002082 ppgtt->pd_addr = (gen6_pte_t __iomem *)ggtt->gsm +
Mika Kuoppala44159dd2015-06-25 18:35:07 +03002083 ppgtt->pd.base.ggtt_offset / sizeof(gen6_pte_t);
Ben Widawsky678d96f2015-03-16 16:00:56 +00002084
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002085 gen6_scratch_va_range(ppgtt, 0, ppgtt->base.total);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002086
Ben Widawsky678d96f2015-03-16 16:00:56 +00002087 gen6_write_page_range(dev_priv, &ppgtt->pd, 0, ppgtt->base.total);
2088
Thierry Reding440fd522015-01-23 09:05:06 +01002089 DRM_DEBUG_DRIVER("Allocated pde space (%lldM) at GTT entry: %llx\n",
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08002090 ppgtt->node.size >> 20,
2091 ppgtt->node.start / PAGE_SIZE);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002092
Daniel Vetterfa76da32014-08-06 20:19:54 +02002093 DRM_DEBUG("Adding PPGTT at offset %x\n",
Mika Kuoppala44159dd2015-06-25 18:35:07 +03002094 ppgtt->pd.base.ggtt_offset << 10);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002095
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002096 return 0;
Daniel Vetter3440d262013-01-24 13:49:56 -08002097}
2098
Chris Wilson2bfa9962016-08-04 07:52:25 +01002099static int __hw_ppgtt_init(struct i915_hw_ppgtt *ppgtt,
2100 struct drm_i915_private *dev_priv)
Daniel Vetter3440d262013-01-24 13:49:56 -08002101{
Chris Wilson2bfa9962016-08-04 07:52:25 +01002102 ppgtt->base.dev = &dev_priv->drm;
Daniel Vetter3440d262013-01-24 13:49:56 -08002103
Chris Wilson2bfa9962016-08-04 07:52:25 +01002104 if (INTEL_INFO(dev_priv)->gen < 8)
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002105 return gen6_ppgtt_init(ppgtt);
Ben Widawsky3ed124b2013-04-08 18:43:53 -07002106 else
Michel Thierryd7b26332015-04-08 12:13:34 +01002107 return gen8_ppgtt_init(ppgtt);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002108}
Mika Kuoppalac114f762015-06-25 18:35:13 +03002109
Michał Winiarskia2cad9d2015-09-16 11:49:00 +02002110static void i915_address_space_init(struct i915_address_space *vm,
2111 struct drm_i915_private *dev_priv)
2112{
2113 drm_mm_init(&vm->mm, vm->start, vm->total);
Michał Winiarskia2cad9d2015-09-16 11:49:00 +02002114 INIT_LIST_HEAD(&vm->active_list);
2115 INIT_LIST_HEAD(&vm->inactive_list);
Chris Wilson50e046b2016-08-04 07:52:46 +01002116 INIT_LIST_HEAD(&vm->unbound_list);
Michał Winiarskia2cad9d2015-09-16 11:49:00 +02002117 list_add_tail(&vm->global_link, &dev_priv->vm_list);
2118}
2119
Tim Gored5165eb2016-02-04 11:49:34 +00002120static void gtt_write_workarounds(struct drm_device *dev)
2121{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002122 struct drm_i915_private *dev_priv = to_i915(dev);
Tim Gored5165eb2016-02-04 11:49:34 +00002123
2124 /* This function is for gtt related workarounds. This function is
2125 * called on driver load and after a GPU reset, so you can place
2126 * workarounds here even if they get overwritten by GPU reset.
2127 */
2128 /* WaIncreaseDefaultTLBEntries:chv,bdw,skl,bxt */
2129 if (IS_BROADWELL(dev))
2130 I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW);
2131 else if (IS_CHERRYVIEW(dev))
2132 I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV);
2133 else if (IS_SKYLAKE(dev))
2134 I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL);
2135 else if (IS_BROXTON(dev))
2136 I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT);
2137}
2138
Chris Wilson2bfa9962016-08-04 07:52:25 +01002139static int i915_ppgtt_init(struct i915_hw_ppgtt *ppgtt,
2140 struct drm_i915_private *dev_priv,
2141 struct drm_i915_file_private *file_priv)
Daniel Vetterfa76da32014-08-06 20:19:54 +02002142{
Chris Wilson2bfa9962016-08-04 07:52:25 +01002143 int ret;
Ben Widawsky3ed124b2013-04-08 18:43:53 -07002144
Chris Wilson2bfa9962016-08-04 07:52:25 +01002145 ret = __hw_ppgtt_init(ppgtt, dev_priv);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002146 if (ret == 0) {
Ben Widawskyc7c48df2013-12-06 14:11:15 -08002147 kref_init(&ppgtt->ref);
Michał Winiarskia2cad9d2015-09-16 11:49:00 +02002148 i915_address_space_init(&ppgtt->base, dev_priv);
Chris Wilson2bfa9962016-08-04 07:52:25 +01002149 ppgtt->base.file = file_priv;
Ben Widawsky93bd8642013-07-16 16:50:06 -07002150 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002151
2152 return ret;
2153}
2154
Daniel Vetter82460d92014-08-06 20:19:53 +02002155int i915_ppgtt_init_hw(struct drm_device *dev)
2156{
Tim Gored5165eb2016-02-04 11:49:34 +00002157 gtt_write_workarounds(dev);
2158
Thomas Daniel671b50132014-08-20 16:24:50 +01002159 /* In the case of execlists, PPGTT is enabled by the context descriptor
2160 * and the PDPs are contained within the context itself. We don't
2161 * need to do anything here. */
2162 if (i915.enable_execlists)
2163 return 0;
2164
Daniel Vetter82460d92014-08-06 20:19:53 +02002165 if (!USES_PPGTT(dev))
2166 return 0;
2167
2168 if (IS_GEN6(dev))
2169 gen6_ppgtt_enable(dev);
2170 else if (IS_GEN7(dev))
2171 gen7_ppgtt_enable(dev);
2172 else if (INTEL_INFO(dev)->gen >= 8)
2173 gen8_ppgtt_enable(dev);
2174 else
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01002175 MISSING_CASE(INTEL_INFO(dev)->gen);
Daniel Vetter82460d92014-08-06 20:19:53 +02002176
John Harrison4ad2fd82015-06-18 13:11:20 +01002177 return 0;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002178}
John Harrison4ad2fd82015-06-18 13:11:20 +01002179
Daniel Vetter4d884702014-08-06 15:04:47 +02002180struct i915_hw_ppgtt *
Chris Wilson2bfa9962016-08-04 07:52:25 +01002181i915_ppgtt_create(struct drm_i915_private *dev_priv,
2182 struct drm_i915_file_private *fpriv)
Daniel Vetter4d884702014-08-06 15:04:47 +02002183{
2184 struct i915_hw_ppgtt *ppgtt;
2185 int ret;
2186
2187 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
2188 if (!ppgtt)
2189 return ERR_PTR(-ENOMEM);
2190
Chris Wilson2bfa9962016-08-04 07:52:25 +01002191 ret = i915_ppgtt_init(ppgtt, dev_priv, fpriv);
Daniel Vetter4d884702014-08-06 15:04:47 +02002192 if (ret) {
2193 kfree(ppgtt);
2194 return ERR_PTR(ret);
2195 }
2196
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +00002197 trace_i915_ppgtt_create(&ppgtt->base);
2198
Daniel Vetter4d884702014-08-06 15:04:47 +02002199 return ppgtt;
2200}
2201
Daniel Vetteree960be2014-08-06 15:04:45 +02002202void i915_ppgtt_release(struct kref *kref)
2203{
2204 struct i915_hw_ppgtt *ppgtt =
2205 container_of(kref, struct i915_hw_ppgtt, ref);
2206
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +00002207 trace_i915_ppgtt_release(&ppgtt->base);
2208
Chris Wilson50e046b2016-08-04 07:52:46 +01002209 /* vmas should already be unbound and destroyed */
Daniel Vetteree960be2014-08-06 15:04:45 +02002210 WARN_ON(!list_empty(&ppgtt->base.active_list));
2211 WARN_ON(!list_empty(&ppgtt->base.inactive_list));
Chris Wilson50e046b2016-08-04 07:52:46 +01002212 WARN_ON(!list_empty(&ppgtt->base.unbound_list));
Daniel Vetteree960be2014-08-06 15:04:45 +02002213
Daniel Vetter19dd1202014-08-06 15:04:55 +02002214 list_del(&ppgtt->base.global_link);
2215 drm_mm_takedown(&ppgtt->base.mm);
2216
Daniel Vetteree960be2014-08-06 15:04:45 +02002217 ppgtt->base.cleanup(&ppgtt->base);
2218 kfree(ppgtt);
2219}
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002220
Ben Widawskya81cc002013-01-18 12:30:31 -08002221/* Certain Gen5 chipsets require require idling the GPU before
2222 * unmapping anything from the GTT when VT-d is enabled.
2223 */
Chris Wilson97d6d7a2016-08-04 07:52:22 +01002224static bool needs_idle_maps(struct drm_i915_private *dev_priv)
Ben Widawskya81cc002013-01-18 12:30:31 -08002225{
2226#ifdef CONFIG_INTEL_IOMMU
2227 /* Query intel_iommu to see if we need the workaround. Presumably that
2228 * was loaded first.
2229 */
Chris Wilson97d6d7a2016-08-04 07:52:22 +01002230 if (IS_GEN5(dev_priv) && IS_MOBILE(dev_priv) && intel_iommu_gfx_mapped)
Ben Widawskya81cc002013-01-18 12:30:31 -08002231 return true;
2232#endif
2233 return false;
2234}
2235
Chris Wilsondc979972016-05-10 14:10:04 +01002236void i915_check_and_clear_faults(struct drm_i915_private *dev_priv)
Ben Widawsky828c7902013-10-16 09:21:30 -07002237{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002238 struct intel_engine_cs *engine;
Ben Widawsky828c7902013-10-16 09:21:30 -07002239
Chris Wilsondc979972016-05-10 14:10:04 +01002240 if (INTEL_INFO(dev_priv)->gen < 6)
Ben Widawsky828c7902013-10-16 09:21:30 -07002241 return;
2242
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002243 for_each_engine(engine, dev_priv) {
Ben Widawsky828c7902013-10-16 09:21:30 -07002244 u32 fault_reg;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002245 fault_reg = I915_READ(RING_FAULT_REG(engine));
Ben Widawsky828c7902013-10-16 09:21:30 -07002246 if (fault_reg & RING_FAULT_VALID) {
2247 DRM_DEBUG_DRIVER("Unexpected fault\n"
Paulo Zanoni59a5d292014-10-30 15:52:45 -02002248 "\tAddr: 0x%08lx\n"
Ben Widawsky828c7902013-10-16 09:21:30 -07002249 "\tAddress space: %s\n"
2250 "\tSource ID: %d\n"
2251 "\tType: %d\n",
2252 fault_reg & PAGE_MASK,
2253 fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
2254 RING_FAULT_SRCID(fault_reg),
2255 RING_FAULT_FAULT_TYPE(fault_reg));
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002256 I915_WRITE(RING_FAULT_REG(engine),
Ben Widawsky828c7902013-10-16 09:21:30 -07002257 fault_reg & ~RING_FAULT_VALID);
2258 }
2259 }
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002260 POSTING_READ(RING_FAULT_REG(&dev_priv->engine[RCS]));
Ben Widawsky828c7902013-10-16 09:21:30 -07002261}
2262
Chris Wilson91e56492014-09-25 10:13:12 +01002263static void i915_ggtt_flush(struct drm_i915_private *dev_priv)
2264{
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002265 if (INTEL_INFO(dev_priv)->gen < 6) {
Chris Wilson91e56492014-09-25 10:13:12 +01002266 intel_gtt_chipset_flush();
2267 } else {
2268 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
2269 POSTING_READ(GFX_FLSH_CNTL_GEN6);
2270 }
2271}
2272
Ben Widawsky828c7902013-10-16 09:21:30 -07002273void i915_gem_suspend_gtt_mappings(struct drm_device *dev)
2274{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002275 struct drm_i915_private *dev_priv = to_i915(dev);
2276 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Ben Widawsky828c7902013-10-16 09:21:30 -07002277
2278 /* Don't bother messing with faults pre GEN6 as we have little
2279 * documentation supporting that it's a good idea.
2280 */
2281 if (INTEL_INFO(dev)->gen < 6)
2282 return;
2283
Chris Wilsondc979972016-05-10 14:10:04 +01002284 i915_check_and_clear_faults(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07002285
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002286 ggtt->base.clear_range(&ggtt->base, ggtt->base.start, ggtt->base.total,
2287 true);
Chris Wilson91e56492014-09-25 10:13:12 +01002288
2289 i915_ggtt_flush(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07002290}
2291
Daniel Vetter74163902012-02-15 23:50:21 +01002292int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002293{
Chris Wilson9da3da62012-06-01 15:20:22 +01002294 if (!dma_map_sg(&obj->base.dev->pdev->dev,
2295 obj->pages->sgl, obj->pages->nents,
2296 PCI_DMA_BIDIRECTIONAL))
2297 return -ENOSPC;
2298
2299 return 0;
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002300}
2301
Daniel Vetter2c642b02015-04-14 17:35:26 +02002302static void gen8_set_pte(void __iomem *addr, gen8_pte_t pte)
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002303{
2304#ifdef writeq
2305 writeq(pte, addr);
2306#else
2307 iowrite32((u32)pte, addr);
2308 iowrite32(pte >> 32, addr + 4);
2309#endif
2310}
2311
Chris Wilsond6473f52016-06-10 14:22:59 +05302312static void gen8_ggtt_insert_page(struct i915_address_space *vm,
2313 dma_addr_t addr,
2314 uint64_t offset,
2315 enum i915_cache_level level,
2316 u32 unused)
2317{
2318 struct drm_i915_private *dev_priv = to_i915(vm->dev);
2319 gen8_pte_t __iomem *pte =
2320 (gen8_pte_t __iomem *)dev_priv->ggtt.gsm +
2321 (offset >> PAGE_SHIFT);
2322 int rpm_atomic_seq;
2323
2324 rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
2325
2326 gen8_set_pte(pte, gen8_pte_encode(addr, level, true));
2327
2328 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
2329 POSTING_READ(GFX_FLSH_CNTL_GEN6);
2330
2331 assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
2332}
2333
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002334static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
2335 struct sg_table *st,
Ben Widawsky782f1492014-02-20 11:50:33 -08002336 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05302337 enum i915_cache_level level, u32 unused)
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002338{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002339 struct drm_i915_private *dev_priv = to_i915(vm->dev);
Chris Wilsonce7fda22016-04-28 09:56:38 +01002340 struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
Dave Gordon85d12252016-05-20 11:54:06 +01002341 struct sgt_iter sgt_iter;
2342 gen8_pte_t __iomem *gtt_entries;
2343 gen8_pte_t gtt_entry;
2344 dma_addr_t addr;
Imre Deakbe694592015-12-15 20:10:38 +02002345 int rpm_atomic_seq;
Dave Gordon85d12252016-05-20 11:54:06 +01002346 int i = 0;
Imre Deakbe694592015-12-15 20:10:38 +02002347
2348 rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002349
Dave Gordon85d12252016-05-20 11:54:06 +01002350 gtt_entries = (gen8_pte_t __iomem *)ggtt->gsm + (start >> PAGE_SHIFT);
2351
2352 for_each_sgt_dma(addr, sgt_iter, st) {
2353 gtt_entry = gen8_pte_encode(addr, level, true);
2354 gen8_set_pte(&gtt_entries[i++], gtt_entry);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002355 }
2356
2357 /*
2358 * XXX: This serves as a posting read to make sure that the PTE has
2359 * actually been updated. There is some concern that even though
2360 * registers and PTEs are within the same BAR that they are potentially
2361 * of NUMA access patterns. Therefore, even with the way we assume
2362 * hardware should work, we must keep this posting read for paranoia.
2363 */
2364 if (i != 0)
Dave Gordon85d12252016-05-20 11:54:06 +01002365 WARN_ON(readq(&gtt_entries[i-1]) != gtt_entry);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002366
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002367 /* This next bit makes the above posting read even more important. We
2368 * want to flush the TLBs only after we're certain all the PTE updates
2369 * have finished.
2370 */
2371 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
2372 POSTING_READ(GFX_FLSH_CNTL_GEN6);
Imre Deakbe694592015-12-15 20:10:38 +02002373
2374 assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002375}
2376
Chris Wilsonc1403302015-11-18 15:19:39 +00002377struct insert_entries {
2378 struct i915_address_space *vm;
2379 struct sg_table *st;
2380 uint64_t start;
2381 enum i915_cache_level level;
2382 u32 flags;
2383};
2384
2385static int gen8_ggtt_insert_entries__cb(void *_arg)
2386{
2387 struct insert_entries *arg = _arg;
2388 gen8_ggtt_insert_entries(arg->vm, arg->st,
2389 arg->start, arg->level, arg->flags);
2390 return 0;
2391}
2392
2393static void gen8_ggtt_insert_entries__BKL(struct i915_address_space *vm,
2394 struct sg_table *st,
2395 uint64_t start,
2396 enum i915_cache_level level,
2397 u32 flags)
2398{
2399 struct insert_entries arg = { vm, st, start, level, flags };
2400 stop_machine(gen8_ggtt_insert_entries__cb, &arg, NULL);
2401}
2402
Chris Wilsond6473f52016-06-10 14:22:59 +05302403static void gen6_ggtt_insert_page(struct i915_address_space *vm,
2404 dma_addr_t addr,
2405 uint64_t offset,
2406 enum i915_cache_level level,
2407 u32 flags)
2408{
2409 struct drm_i915_private *dev_priv = to_i915(vm->dev);
2410 gen6_pte_t __iomem *pte =
2411 (gen6_pte_t __iomem *)dev_priv->ggtt.gsm +
2412 (offset >> PAGE_SHIFT);
2413 int rpm_atomic_seq;
2414
2415 rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
2416
2417 iowrite32(vm->pte_encode(addr, level, true, flags), pte);
2418
2419 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
2420 POSTING_READ(GFX_FLSH_CNTL_GEN6);
2421
2422 assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
2423}
2424
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002425/*
2426 * Binds an object into the global gtt with the specified cache level. The object
2427 * will be accessible to the GPU via commands whose operands reference offsets
2428 * within the global GTT as well as accessible by the GPU through the GMADR
2429 * mapped BAR (dev_priv->mm.gtt->gtt).
2430 */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002431static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002432 struct sg_table *st,
Ben Widawsky782f1492014-02-20 11:50:33 -08002433 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05302434 enum i915_cache_level level, u32 flags)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002435{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002436 struct drm_i915_private *dev_priv = to_i915(vm->dev);
Chris Wilsonce7fda22016-04-28 09:56:38 +01002437 struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
Dave Gordon85d12252016-05-20 11:54:06 +01002438 struct sgt_iter sgt_iter;
2439 gen6_pte_t __iomem *gtt_entries;
2440 gen6_pte_t gtt_entry;
2441 dma_addr_t addr;
Imre Deakbe694592015-12-15 20:10:38 +02002442 int rpm_atomic_seq;
Dave Gordon85d12252016-05-20 11:54:06 +01002443 int i = 0;
Imre Deakbe694592015-12-15 20:10:38 +02002444
2445 rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002446
Dave Gordon85d12252016-05-20 11:54:06 +01002447 gtt_entries = (gen6_pte_t __iomem *)ggtt->gsm + (start >> PAGE_SHIFT);
2448
2449 for_each_sgt_dma(addr, sgt_iter, st) {
2450 gtt_entry = vm->pte_encode(addr, level, true, flags);
2451 iowrite32(gtt_entry, &gtt_entries[i++]);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002452 }
2453
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002454 /* XXX: This serves as a posting read to make sure that the PTE has
2455 * actually been updated. There is some concern that even though
2456 * registers and PTEs are within the same BAR that they are potentially
2457 * of NUMA access patterns. Therefore, even with the way we assume
2458 * hardware should work, we must keep this posting read for paranoia.
2459 */
Dave Gordon85d12252016-05-20 11:54:06 +01002460 if (i != 0)
2461 WARN_ON(readl(&gtt_entries[i-1]) != gtt_entry);
Ben Widawsky0f9b91c2012-11-04 09:21:30 -08002462
2463 /* This next bit makes the above posting read even more important. We
2464 * want to flush the TLBs only after we're certain all the PTE updates
2465 * have finished.
2466 */
2467 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
2468 POSTING_READ(GFX_FLSH_CNTL_GEN6);
Imre Deakbe694592015-12-15 20:10:38 +02002469
2470 assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002471}
2472
Chris Wilsonf7770bf2016-05-14 07:26:35 +01002473static void nop_clear_range(struct i915_address_space *vm,
2474 uint64_t start,
2475 uint64_t length,
2476 bool use_scratch)
2477{
2478}
2479
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002480static void gen8_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08002481 uint64_t start,
2482 uint64_t length,
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002483 bool use_scratch)
2484{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002485 struct drm_i915_private *dev_priv = to_i915(vm->dev);
Chris Wilsonce7fda22016-04-28 09:56:38 +01002486 struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
Ben Widawsky782f1492014-02-20 11:50:33 -08002487 unsigned first_entry = start >> PAGE_SHIFT;
2488 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00002489 gen8_pte_t scratch_pte, __iomem *gtt_base =
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002490 (gen8_pte_t __iomem *)ggtt->gsm + first_entry;
2491 const int max_entries = ggtt_total_entries(ggtt) - first_entry;
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002492 int i;
Imre Deakbe694592015-12-15 20:10:38 +02002493 int rpm_atomic_seq;
2494
2495 rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002496
2497 if (WARN(num_entries > max_entries,
2498 "First entry = %d; Num entries = %d (max=%d)\n",
2499 first_entry, num_entries, max_entries))
2500 num_entries = max_entries;
2501
Chris Wilson8bcdd0f72016-08-22 08:44:30 +01002502 scratch_pte = gen8_pte_encode(vm->scratch_page.daddr,
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002503 I915_CACHE_LLC,
2504 use_scratch);
2505 for (i = 0; i < num_entries; i++)
2506 gen8_set_pte(&gtt_base[i], scratch_pte);
2507 readl(gtt_base);
Imre Deakbe694592015-12-15 20:10:38 +02002508
2509 assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002510}
2511
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002512static void gen6_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08002513 uint64_t start,
2514 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07002515 bool use_scratch)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002516{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002517 struct drm_i915_private *dev_priv = to_i915(vm->dev);
Chris Wilsonce7fda22016-04-28 09:56:38 +01002518 struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
Ben Widawsky782f1492014-02-20 11:50:33 -08002519 unsigned first_entry = start >> PAGE_SHIFT;
2520 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00002521 gen6_pte_t scratch_pte, __iomem *gtt_base =
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002522 (gen6_pte_t __iomem *)ggtt->gsm + first_entry;
2523 const int max_entries = ggtt_total_entries(ggtt) - first_entry;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002524 int i;
Imre Deakbe694592015-12-15 20:10:38 +02002525 int rpm_atomic_seq;
2526
2527 rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002528
2529 if (WARN(num_entries > max_entries,
2530 "First entry = %d; Num entries = %d (max=%d)\n",
2531 first_entry, num_entries, max_entries))
2532 num_entries = max_entries;
2533
Chris Wilson8bcdd0f72016-08-22 08:44:30 +01002534 scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
Mika Kuoppalac114f762015-06-25 18:35:13 +03002535 I915_CACHE_LLC, use_scratch, 0);
Ben Widawsky828c7902013-10-16 09:21:30 -07002536
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002537 for (i = 0; i < num_entries; i++)
2538 iowrite32(scratch_pte, &gtt_base[i]);
2539 readl(gtt_base);
Imre Deakbe694592015-12-15 20:10:38 +02002540
2541 assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002542}
2543
Chris Wilsond6473f52016-06-10 14:22:59 +05302544static void i915_ggtt_insert_page(struct i915_address_space *vm,
2545 dma_addr_t addr,
2546 uint64_t offset,
2547 enum i915_cache_level cache_level,
2548 u32 unused)
2549{
2550 struct drm_i915_private *dev_priv = to_i915(vm->dev);
2551 unsigned int flags = (cache_level == I915_CACHE_NONE) ?
2552 AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
2553 int rpm_atomic_seq;
2554
2555 rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
2556
2557 intel_gtt_insert_page(addr, offset >> PAGE_SHIFT, flags);
2558
2559 assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
2560}
2561
Daniel Vetterd369d2d2015-04-14 17:35:25 +02002562static void i915_ggtt_insert_entries(struct i915_address_space *vm,
2563 struct sg_table *pages,
2564 uint64_t start,
2565 enum i915_cache_level cache_level, u32 unused)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002566{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002567 struct drm_i915_private *dev_priv = to_i915(vm->dev);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002568 unsigned int flags = (cache_level == I915_CACHE_NONE) ?
2569 AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
Imre Deakbe694592015-12-15 20:10:38 +02002570 int rpm_atomic_seq;
2571
2572 rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002573
Daniel Vetterd369d2d2015-04-14 17:35:25 +02002574 intel_gtt_insert_sg_entries(pages, start >> PAGE_SHIFT, flags);
Daniel Vetter08755462015-04-20 09:04:05 -07002575
Imre Deakbe694592015-12-15 20:10:38 +02002576 assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
2577
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002578}
2579
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002580static void i915_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08002581 uint64_t start,
2582 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07002583 bool unused)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002584{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002585 struct drm_i915_private *dev_priv = to_i915(vm->dev);
Ben Widawsky782f1492014-02-20 11:50:33 -08002586 unsigned first_entry = start >> PAGE_SHIFT;
2587 unsigned num_entries = length >> PAGE_SHIFT;
Imre Deakbe694592015-12-15 20:10:38 +02002588 int rpm_atomic_seq;
2589
2590 rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
2591
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002592 intel_gtt_clear_range(first_entry, num_entries);
Imre Deakbe694592015-12-15 20:10:38 +02002593
2594 assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002595}
2596
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02002597static int ggtt_bind_vma(struct i915_vma *vma,
2598 enum i915_cache_level cache_level,
2599 u32 flags)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002600{
Daniel Vetter0a878712015-10-15 14:23:01 +02002601 struct drm_i915_gem_object *obj = vma->obj;
2602 u32 pte_flags = 0;
2603 int ret;
2604
2605 ret = i915_get_ggtt_vma_pages(vma);
2606 if (ret)
2607 return ret;
2608
2609 /* Currently applicable only to VLV */
2610 if (obj->gt_ro)
2611 pte_flags |= PTE_READ_ONLY;
2612
Chris Wilson247177d2016-08-15 10:48:47 +01002613 vma->vm->insert_entries(vma->vm, vma->pages, vma->node.start,
Daniel Vetter0a878712015-10-15 14:23:01 +02002614 cache_level, pte_flags);
2615
2616 /*
2617 * Without aliasing PPGTT there's no difference between
2618 * GLOBAL/LOCAL_BIND, it's all the same ptes. Hence unconditionally
2619 * upgrade to both bound if we bind either to avoid double-binding.
2620 */
Chris Wilson3272db52016-08-04 16:32:32 +01002621 vma->flags |= I915_VMA_GLOBAL_BIND | I915_VMA_LOCAL_BIND;
Daniel Vetter0a878712015-10-15 14:23:01 +02002622
2623 return 0;
2624}
2625
2626static int aliasing_gtt_bind_vma(struct i915_vma *vma,
2627 enum i915_cache_level cache_level,
2628 u32 flags)
2629{
Chris Wilson321d1782015-11-20 10:27:18 +00002630 u32 pte_flags;
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02002631 int ret;
2632
2633 ret = i915_get_ggtt_vma_pages(vma);
2634 if (ret)
2635 return ret;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002636
Akash Goel24f3a8c2014-06-17 10:59:42 +05302637 /* Currently applicable only to VLV */
Chris Wilson321d1782015-11-20 10:27:18 +00002638 pte_flags = 0;
2639 if (vma->obj->gt_ro)
Daniel Vetterf329f5f2015-04-14 17:35:15 +02002640 pte_flags |= PTE_READ_ONLY;
Akash Goel24f3a8c2014-06-17 10:59:42 +05302641
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002642
Chris Wilson3272db52016-08-04 16:32:32 +01002643 if (flags & I915_VMA_GLOBAL_BIND) {
Chris Wilson321d1782015-11-20 10:27:18 +00002644 vma->vm->insert_entries(vma->vm,
Chris Wilson247177d2016-08-15 10:48:47 +01002645 vma->pages, vma->node.start,
Daniel Vetter08755462015-04-20 09:04:05 -07002646 cache_level, pte_flags);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002647 }
Daniel Vetter74898d72012-02-15 23:50:22 +01002648
Chris Wilson3272db52016-08-04 16:32:32 +01002649 if (flags & I915_VMA_LOCAL_BIND) {
Chris Wilson321d1782015-11-20 10:27:18 +00002650 struct i915_hw_ppgtt *appgtt =
2651 to_i915(vma->vm->dev)->mm.aliasing_ppgtt;
2652 appgtt->base.insert_entries(&appgtt->base,
Chris Wilson247177d2016-08-15 10:48:47 +01002653 vma->pages, vma->node.start,
Daniel Vetterf329f5f2015-04-14 17:35:15 +02002654 cache_level, pte_flags);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002655 }
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02002656
2657 return 0;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002658}
2659
2660static void ggtt_unbind_vma(struct i915_vma *vma)
2661{
Chris Wilsonde180032016-08-04 16:32:29 +01002662 struct i915_hw_ppgtt *appgtt = to_i915(vma->vm->dev)->mm.aliasing_ppgtt;
2663 const u64 size = min(vma->size, vma->node.size);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002664
Chris Wilson3272db52016-08-04 16:32:32 +01002665 if (vma->flags & I915_VMA_GLOBAL_BIND)
Ben Widawsky782f1492014-02-20 11:50:33 -08002666 vma->vm->clear_range(vma->vm,
Chris Wilsonde180032016-08-04 16:32:29 +01002667 vma->node.start, size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08002668 true);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002669
Chris Wilson3272db52016-08-04 16:32:32 +01002670 if (vma->flags & I915_VMA_LOCAL_BIND && appgtt)
Ben Widawsky6f65e292013-12-06 14:10:56 -08002671 appgtt->base.clear_range(&appgtt->base,
Chris Wilsonde180032016-08-04 16:32:29 +01002672 vma->node.start, size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08002673 true);
Daniel Vetter74163902012-02-15 23:50:21 +01002674}
2675
2676void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
2677{
David Weinehall52a05c32016-08-22 13:32:44 +03002678 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
2679 struct device *kdev = &dev_priv->drm.pdev->dev;
Chris Wilson307dc252016-08-05 10:14:12 +01002680 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Ben Widawsky5c042282011-10-17 15:51:55 -07002681
Chris Wilson307dc252016-08-05 10:14:12 +01002682 if (unlikely(ggtt->do_idle_maps)) {
2683 if (i915_gem_wait_for_idle(dev_priv, false)) {
2684 DRM_ERROR("Failed to wait for idle; VT'd may hang.\n");
2685 /* Wait a bit, in hopes it avoids the hang */
2686 udelay(10);
2687 }
2688 }
Ben Widawsky5c042282011-10-17 15:51:55 -07002689
David Weinehall52a05c32016-08-22 13:32:44 +03002690 dma_unmap_sg(kdev, obj->pages->sgl, obj->pages->nents,
Imre Deak5ec5b512015-07-08 19:18:59 +03002691 PCI_DMA_BIDIRECTIONAL);
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002692}
Daniel Vetter644ec022012-03-26 09:45:40 +02002693
Chris Wilson42d6ab42012-07-26 11:49:32 +01002694static void i915_gtt_color_adjust(struct drm_mm_node *node,
2695 unsigned long color,
Thierry Reding440fd522015-01-23 09:05:06 +01002696 u64 *start,
2697 u64 *end)
Chris Wilson42d6ab42012-07-26 11:49:32 +01002698{
2699 if (node->color != color)
2700 *start += 4096;
2701
Chris Wilson2a1d7752016-07-26 12:01:51 +01002702 node = list_first_entry_or_null(&node->node_list,
2703 struct drm_mm_node,
2704 node_list);
2705 if (node && node->allocated && node->color != color)
2706 *end -= 4096;
Chris Wilson42d6ab42012-07-26 11:49:32 +01002707}
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002708
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01002709int i915_gem_init_ggtt(struct drm_i915_private *dev_priv)
Daniel Vetter644ec022012-03-26 09:45:40 +02002710{
Ben Widawskye78891c2013-01-25 16:41:04 -08002711 /* Let GEM Manage all of the aperture.
2712 *
2713 * However, leave one page at the end still bound to the scratch page.
2714 * There are a number of places where the hardware apparently prefetches
2715 * past the end of the object, and we've seen multiple hangs with the
2716 * GPU head pointer stuck in a batchbuffer bound at the last page of the
2717 * aperture. One page should be enough to keep any prefetching inside
2718 * of the aperture.
2719 */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002720 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilsoned2f3452012-11-15 11:32:19 +00002721 unsigned long hole_start, hole_end;
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01002722 struct drm_mm_node *entry;
Daniel Vetterfa76da32014-08-06 20:19:54 +02002723 int ret;
Daniel Vetter644ec022012-03-26 09:45:40 +02002724
Zhi Wangb02d22a2016-06-16 08:06:59 -04002725 ret = intel_vgt_balloon(dev_priv);
2726 if (ret)
2727 return ret;
Yu Zhang5dda8fa2015-02-10 19:05:48 +08002728
Chris Wilsoned2f3452012-11-15 11:32:19 +00002729 /* Clear any non-preallocated blocks */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002730 drm_mm_for_each_hole(entry, &ggtt->base.mm, hole_start, hole_end) {
Chris Wilsoned2f3452012-11-15 11:32:19 +00002731 DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
2732 hole_start, hole_end);
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002733 ggtt->base.clear_range(&ggtt->base, hole_start,
Ben Widawsky782f1492014-02-20 11:50:33 -08002734 hole_end - hole_start, true);
Chris Wilsoned2f3452012-11-15 11:32:19 +00002735 }
2736
2737 /* And finally clear the reserved guard page */
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01002738 ggtt->base.clear_range(&ggtt->base,
2739 ggtt->base.total - PAGE_SIZE, PAGE_SIZE,
2740 true);
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002741
Chris Wilson97d6d7a2016-08-04 07:52:22 +01002742 if (USES_PPGTT(dev_priv) && !USES_FULL_PPGTT(dev_priv)) {
Daniel Vetterfa76da32014-08-06 20:19:54 +02002743 struct i915_hw_ppgtt *ppgtt;
2744
2745 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
2746 if (!ppgtt)
2747 return -ENOMEM;
2748
Chris Wilson2bfa9962016-08-04 07:52:25 +01002749 ret = __hw_ppgtt_init(ppgtt, dev_priv);
Michel Thierry4933d512015-03-24 15:46:22 +00002750 if (ret) {
2751 kfree(ppgtt);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002752 return ret;
Michel Thierry4933d512015-03-24 15:46:22 +00002753 }
Daniel Vetterfa76da32014-08-06 20:19:54 +02002754
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002755 if (ppgtt->base.allocate_va_range)
2756 ret = ppgtt->base.allocate_va_range(&ppgtt->base, 0,
2757 ppgtt->base.total);
2758 if (ret) {
2759 ppgtt->base.cleanup(&ppgtt->base);
2760 kfree(ppgtt);
2761 return ret;
2762 }
2763
2764 ppgtt->base.clear_range(&ppgtt->base,
2765 ppgtt->base.start,
2766 ppgtt->base.total,
2767 true);
2768
Daniel Vetterfa76da32014-08-06 20:19:54 +02002769 dev_priv->mm.aliasing_ppgtt = ppgtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002770 WARN_ON(ggtt->base.bind_vma != ggtt_bind_vma);
2771 ggtt->base.bind_vma = aliasing_gtt_bind_vma;
Daniel Vetterfa76da32014-08-06 20:19:54 +02002772 }
2773
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002774 return 0;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002775}
2776
Joonas Lahtinend85489d2016-03-24 16:47:46 +02002777/**
Joonas Lahtinend85489d2016-03-24 16:47:46 +02002778 * i915_ggtt_cleanup_hw - Clean up GGTT hardware initialization
Chris Wilson97d6d7a2016-08-04 07:52:22 +01002779 * @dev_priv: i915 device
Joonas Lahtinend85489d2016-03-24 16:47:46 +02002780 */
Chris Wilson97d6d7a2016-08-04 07:52:22 +01002781void i915_ggtt_cleanup_hw(struct drm_i915_private *dev_priv)
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002782{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002783 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002784
Daniel Vetter70e32542014-08-06 15:04:57 +02002785 if (dev_priv->mm.aliasing_ppgtt) {
2786 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
Daniel Vetter70e32542014-08-06 15:04:57 +02002787 ppgtt->base.cleanup(&ppgtt->base);
Matthew Auldcb7f2762016-08-05 19:04:40 +01002788 kfree(ppgtt);
Daniel Vetter70e32542014-08-06 15:04:57 +02002789 }
2790
Chris Wilson97d6d7a2016-08-04 07:52:22 +01002791 i915_gem_cleanup_stolen(&dev_priv->drm);
Imre Deaka4eba472016-01-19 15:26:32 +02002792
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002793 if (drm_mm_initialized(&ggtt->base.mm)) {
Zhi Wangb02d22a2016-06-16 08:06:59 -04002794 intel_vgt_deballoon(dev_priv);
Yu Zhang5dda8fa2015-02-10 19:05:48 +08002795
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002796 drm_mm_takedown(&ggtt->base.mm);
2797 list_del(&ggtt->base.global_link);
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002798 }
2799
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002800 ggtt->base.cleanup(&ggtt->base);
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01002801
2802 arch_phys_wc_del(ggtt->mtrr);
Chris Wilsonf7bbe782016-08-19 16:54:27 +01002803 io_mapping_fini(&ggtt->mappable);
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002804}
Daniel Vetter70e32542014-08-06 15:04:57 +02002805
Daniel Vetter2c642b02015-04-14 17:35:26 +02002806static unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002807{
2808 snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
2809 snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
2810 return snb_gmch_ctl << 20;
2811}
2812
Daniel Vetter2c642b02015-04-14 17:35:26 +02002813static unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
Ben Widawsky9459d252013-11-03 16:53:55 -08002814{
2815 bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
2816 bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
2817 if (bdw_gmch_ctl)
2818 bdw_gmch_ctl = 1 << bdw_gmch_ctl;
Ben Widawsky562d55d2014-05-27 16:53:08 -07002819
2820#ifdef CONFIG_X86_32
2821 /* Limit 32b platforms to a 2GB GGTT: 4 << 20 / pte size * PAGE_SIZE */
2822 if (bdw_gmch_ctl > 4)
2823 bdw_gmch_ctl = 4;
2824#endif
2825
Ben Widawsky9459d252013-11-03 16:53:55 -08002826 return bdw_gmch_ctl << 20;
2827}
2828
Daniel Vetter2c642b02015-04-14 17:35:26 +02002829static unsigned int chv_get_total_gtt_size(u16 gmch_ctrl)
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002830{
2831 gmch_ctrl >>= SNB_GMCH_GGMS_SHIFT;
2832 gmch_ctrl &= SNB_GMCH_GGMS_MASK;
2833
2834 if (gmch_ctrl)
2835 return 1 << (20 + gmch_ctrl);
2836
2837 return 0;
2838}
2839
Daniel Vetter2c642b02015-04-14 17:35:26 +02002840static size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002841{
2842 snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
2843 snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
2844 return snb_gmch_ctl << 25; /* 32 MB units */
2845}
2846
Daniel Vetter2c642b02015-04-14 17:35:26 +02002847static size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
Ben Widawsky9459d252013-11-03 16:53:55 -08002848{
2849 bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
2850 bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
2851 return bdw_gmch_ctl << 25; /* 32 MB units */
2852}
2853
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002854static size_t chv_get_stolen_size(u16 gmch_ctrl)
2855{
2856 gmch_ctrl >>= SNB_GMCH_GMS_SHIFT;
2857 gmch_ctrl &= SNB_GMCH_GMS_MASK;
2858
2859 /*
2860 * 0x0 to 0x10: 32MB increments starting at 0MB
2861 * 0x11 to 0x16: 4MB increments starting at 8MB
2862 * 0x17 to 0x1d: 4MB increments start at 36MB
2863 */
2864 if (gmch_ctrl < 0x11)
2865 return gmch_ctrl << 25;
2866 else if (gmch_ctrl < 0x17)
2867 return (gmch_ctrl - 0x11 + 2) << 22;
2868 else
2869 return (gmch_ctrl - 0x17 + 9) << 22;
2870}
2871
Damien Lespiau66375012014-01-09 18:02:46 +00002872static size_t gen9_get_stolen_size(u16 gen9_gmch_ctl)
2873{
2874 gen9_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
2875 gen9_gmch_ctl &= BDW_GMCH_GMS_MASK;
2876
2877 if (gen9_gmch_ctl < 0xf0)
2878 return gen9_gmch_ctl << 25; /* 32 MB units */
2879 else
2880 /* 4MB increments starting at 0xf0 for 4MB */
2881 return (gen9_gmch_ctl - 0xf0 + 1) << 22;
2882}
2883
Chris Wilson34c998b2016-08-04 07:52:24 +01002884static int ggtt_probe_common(struct i915_ggtt *ggtt, u64 size)
Ben Widawsky63340132013-11-04 19:32:22 -08002885{
Chris Wilson34c998b2016-08-04 07:52:24 +01002886 struct pci_dev *pdev = ggtt->base.dev->pdev;
Chris Wilson34c998b2016-08-04 07:52:24 +01002887 phys_addr_t phys_addr;
Chris Wilson8bcdd0f72016-08-22 08:44:30 +01002888 int ret;
Ben Widawsky63340132013-11-04 19:32:22 -08002889
2890 /* For Modern GENs the PTEs and register space are split in the BAR */
Chris Wilson34c998b2016-08-04 07:52:24 +01002891 phys_addr = pci_resource_start(pdev, 0) + pci_resource_len(pdev, 0) / 2;
Ben Widawsky63340132013-11-04 19:32:22 -08002892
Imre Deak2a073f892015-03-27 13:07:33 +02002893 /*
2894 * On BXT writes larger than 64 bit to the GTT pagetable range will be
2895 * dropped. For WC mappings in general we have 64 byte burst writes
2896 * when the WC buffer is flushed, so we can't use it, but have to
2897 * resort to an uncached mapping. The WC issue is easily caught by the
2898 * readback check when writing GTT PTE entries.
2899 */
Chris Wilson34c998b2016-08-04 07:52:24 +01002900 if (IS_BROXTON(ggtt->base.dev))
2901 ggtt->gsm = ioremap_nocache(phys_addr, size);
Imre Deak2a073f892015-03-27 13:07:33 +02002902 else
Chris Wilson34c998b2016-08-04 07:52:24 +01002903 ggtt->gsm = ioremap_wc(phys_addr, size);
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002904 if (!ggtt->gsm) {
Chris Wilson34c998b2016-08-04 07:52:24 +01002905 DRM_ERROR("Failed to map the ggtt page table\n");
Ben Widawsky63340132013-11-04 19:32:22 -08002906 return -ENOMEM;
2907 }
2908
Chris Wilsonbb8f9cf2016-08-22 08:44:31 +01002909 ret = setup_scratch_page(ggtt->base.dev,
2910 &ggtt->base.scratch_page,
2911 GFP_DMA32);
Chris Wilson8bcdd0f72016-08-22 08:44:30 +01002912 if (ret) {
Ben Widawsky63340132013-11-04 19:32:22 -08002913 DRM_ERROR("Scratch setup failed\n");
2914 /* iounmap will also get called at remove, but meh */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002915 iounmap(ggtt->gsm);
Chris Wilson8bcdd0f72016-08-22 08:44:30 +01002916 return ret;
Ben Widawsky63340132013-11-04 19:32:22 -08002917 }
2918
Mika Kuoppala4ad2af12015-06-30 18:16:39 +03002919 return 0;
Ben Widawsky63340132013-11-04 19:32:22 -08002920}
2921
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002922/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
2923 * bits. When using advanced contexts each context stores its own PAT, but
2924 * writing this data shouldn't be harmful even in those cases. */
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002925static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv)
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002926{
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002927 uint64_t pat;
2928
2929 pat = GEN8_PPAT(0, GEN8_PPAT_WB | GEN8_PPAT_LLC) | /* for normal objects, no eLLC */
2930 GEN8_PPAT(1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC) | /* for something pointing to ptes? */
2931 GEN8_PPAT(2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC) | /* for scanout with eLLC */
2932 GEN8_PPAT(3, GEN8_PPAT_UC) | /* Uncached objects, mostly for scanout */
2933 GEN8_PPAT(4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0)) |
2934 GEN8_PPAT(5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1)) |
2935 GEN8_PPAT(6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2)) |
2936 GEN8_PPAT(7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));
2937
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002938 if (!USES_PPGTT(dev_priv))
Rodrigo Vivid6a8b722014-11-05 16:56:36 -08002939 /* Spec: "For GGTT, there is NO pat_sel[2:0] from the entry,
2940 * so RTL will always use the value corresponding to
2941 * pat_sel = 000".
2942 * So let's disable cache for GGTT to avoid screen corruptions.
2943 * MOCS still can be used though.
2944 * - System agent ggtt writes (i.e. cpu gtt mmaps) already work
2945 * before this patch, i.e. the same uncached + snooping access
2946 * like on gen6/7 seems to be in effect.
2947 * - So this just fixes blitter/render access. Again it looks
2948 * like it's not just uncached access, but uncached + snooping.
2949 * So we can still hold onto all our assumptions wrt cpu
2950 * clflushing on LLC machines.
2951 */
2952 pat = GEN8_PPAT(0, GEN8_PPAT_UC);
2953
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002954 /* XXX: spec defines this as 2 distinct registers. It's unclear if a 64b
2955 * write would work. */
Ville Syrjälä7e435ad2015-09-18 20:03:25 +03002956 I915_WRITE(GEN8_PRIVATE_PAT_LO, pat);
2957 I915_WRITE(GEN8_PRIVATE_PAT_HI, pat >> 32);
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002958}
2959
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002960static void chv_setup_private_ppat(struct drm_i915_private *dev_priv)
2961{
2962 uint64_t pat;
2963
2964 /*
2965 * Map WB on BDW to snooped on CHV.
2966 *
2967 * Only the snoop bit has meaning for CHV, the rest is
2968 * ignored.
2969 *
Ville Syrjäläcf3d2622014-11-14 21:02:44 +02002970 * The hardware will never snoop for certain types of accesses:
2971 * - CPU GTT (GMADR->GGTT->no snoop->memory)
2972 * - PPGTT page tables
2973 * - some other special cycles
2974 *
2975 * As with BDW, we also need to consider the following for GT accesses:
2976 * "For GGTT, there is NO pat_sel[2:0] from the entry,
2977 * so RTL will always use the value corresponding to
2978 * pat_sel = 000".
2979 * Which means we must set the snoop bit in PAT entry 0
2980 * in order to keep the global status page working.
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002981 */
2982 pat = GEN8_PPAT(0, CHV_PPAT_SNOOP) |
2983 GEN8_PPAT(1, 0) |
2984 GEN8_PPAT(2, 0) |
2985 GEN8_PPAT(3, 0) |
2986 GEN8_PPAT(4, CHV_PPAT_SNOOP) |
2987 GEN8_PPAT(5, CHV_PPAT_SNOOP) |
2988 GEN8_PPAT(6, CHV_PPAT_SNOOP) |
2989 GEN8_PPAT(7, CHV_PPAT_SNOOP);
2990
Ville Syrjälä7e435ad2015-09-18 20:03:25 +03002991 I915_WRITE(GEN8_PRIVATE_PAT_LO, pat);
2992 I915_WRITE(GEN8_PRIVATE_PAT_HI, pat >> 32);
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002993}
2994
Chris Wilson34c998b2016-08-04 07:52:24 +01002995static void gen6_gmch_remove(struct i915_address_space *vm)
2996{
2997 struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2998
2999 iounmap(ggtt->gsm);
Chris Wilson8bcdd0f72016-08-22 08:44:30 +01003000 cleanup_scratch_page(vm->dev, &vm->scratch_page);
Chris Wilson34c998b2016-08-04 07:52:24 +01003001}
3002
Joonas Lahtinend507d732016-03-18 10:42:58 +02003003static int gen8_gmch_probe(struct i915_ggtt *ggtt)
Ben Widawsky63340132013-11-04 19:32:22 -08003004{
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003005 struct drm_i915_private *dev_priv = to_i915(ggtt->base.dev);
3006 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson34c998b2016-08-04 07:52:24 +01003007 unsigned int size;
Ben Widawsky63340132013-11-04 19:32:22 -08003008 u16 snb_gmch_ctl;
Ben Widawsky63340132013-11-04 19:32:22 -08003009
3010 /* TODO: We're not aware of mappable constraints on gen8 yet */
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003011 ggtt->mappable_base = pci_resource_start(pdev, 2);
3012 ggtt->mappable_end = pci_resource_len(pdev, 2);
Ben Widawsky63340132013-11-04 19:32:22 -08003013
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003014 if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(39)))
3015 pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(39));
Ben Widawsky63340132013-11-04 19:32:22 -08003016
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003017 pci_read_config_word(pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
Ben Widawsky63340132013-11-04 19:32:22 -08003018
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003019 if (INTEL_GEN(dev_priv) >= 9) {
Joonas Lahtinend507d732016-03-18 10:42:58 +02003020 ggtt->stolen_size = gen9_get_stolen_size(snb_gmch_ctl);
Chris Wilson34c998b2016-08-04 07:52:24 +01003021 size = gen8_get_total_gtt_size(snb_gmch_ctl);
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003022 } else if (IS_CHERRYVIEW(dev_priv)) {
Joonas Lahtinend507d732016-03-18 10:42:58 +02003023 ggtt->stolen_size = chv_get_stolen_size(snb_gmch_ctl);
Chris Wilson34c998b2016-08-04 07:52:24 +01003024 size = chv_get_total_gtt_size(snb_gmch_ctl);
Damien Lespiaud7f25f22014-05-08 22:19:40 +03003025 } else {
Joonas Lahtinend507d732016-03-18 10:42:58 +02003026 ggtt->stolen_size = gen8_get_stolen_size(snb_gmch_ctl);
Chris Wilson34c998b2016-08-04 07:52:24 +01003027 size = gen8_get_total_gtt_size(snb_gmch_ctl);
Damien Lespiaud7f25f22014-05-08 22:19:40 +03003028 }
Ben Widawsky63340132013-11-04 19:32:22 -08003029
Chris Wilson34c998b2016-08-04 07:52:24 +01003030 ggtt->base.total = (size / sizeof(gen8_pte_t)) << PAGE_SHIFT;
Ben Widawsky63340132013-11-04 19:32:22 -08003031
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003032 if (IS_CHERRYVIEW(dev_priv) || IS_BROXTON(dev_priv))
Ville Syrjäläee0ce472014-04-09 13:28:01 +03003033 chv_setup_private_ppat(dev_priv);
3034 else
3035 bdw_setup_private_ppat(dev_priv);
Ben Widawskyfbe5d362013-11-04 19:56:49 -08003036
Chris Wilson34c998b2016-08-04 07:52:24 +01003037 ggtt->base.cleanup = gen6_gmch_remove;
Joonas Lahtinend507d732016-03-18 10:42:58 +02003038 ggtt->base.bind_vma = ggtt_bind_vma;
3039 ggtt->base.unbind_vma = ggtt_unbind_vma;
Chris Wilsond6473f52016-06-10 14:22:59 +05303040 ggtt->base.insert_page = gen8_ggtt_insert_page;
Chris Wilsonf7770bf2016-05-14 07:26:35 +01003041 ggtt->base.clear_range = nop_clear_range;
Chris Wilson48f112f2016-06-24 14:07:14 +01003042 if (!USES_FULL_PPGTT(dev_priv) || intel_scanout_needs_vtd_wa(dev_priv))
Chris Wilsonf7770bf2016-05-14 07:26:35 +01003043 ggtt->base.clear_range = gen8_ggtt_clear_range;
3044
3045 ggtt->base.insert_entries = gen8_ggtt_insert_entries;
3046 if (IS_CHERRYVIEW(dev_priv))
3047 ggtt->base.insert_entries = gen8_ggtt_insert_entries__BKL;
3048
Chris Wilson34c998b2016-08-04 07:52:24 +01003049 return ggtt_probe_common(ggtt, size);
Ben Widawsky63340132013-11-04 19:32:22 -08003050}
3051
Joonas Lahtinend507d732016-03-18 10:42:58 +02003052static int gen6_gmch_probe(struct i915_ggtt *ggtt)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003053{
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003054 struct drm_i915_private *dev_priv = to_i915(ggtt->base.dev);
3055 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson34c998b2016-08-04 07:52:24 +01003056 unsigned int size;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003057 u16 snb_gmch_ctl;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003058
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003059 ggtt->mappable_base = pci_resource_start(pdev, 2);
3060 ggtt->mappable_end = pci_resource_len(pdev, 2);
Ben Widawsky41907dd2013-02-08 11:32:47 -08003061
Ben Widawskybaa09f52013-01-24 13:49:57 -08003062 /* 64/512MB is the current min/max we actually know of, but this is just
3063 * a coarse sanity check.
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003064 */
Chris Wilson34c998b2016-08-04 07:52:24 +01003065 if (ggtt->mappable_end < (64<<20) || ggtt->mappable_end > (512<<20)) {
Joonas Lahtinend507d732016-03-18 10:42:58 +02003066 DRM_ERROR("Unknown GMADR size (%llx)\n", ggtt->mappable_end);
Ben Widawskybaa09f52013-01-24 13:49:57 -08003067 return -ENXIO;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003068 }
3069
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003070 if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(40)))
3071 pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(40));
3072 pci_read_config_word(pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08003073
Joonas Lahtinend507d732016-03-18 10:42:58 +02003074 ggtt->stolen_size = gen6_get_stolen_size(snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08003075
Chris Wilson34c998b2016-08-04 07:52:24 +01003076 size = gen6_get_total_gtt_size(snb_gmch_ctl);
3077 ggtt->base.total = (size / sizeof(gen6_pte_t)) << PAGE_SHIFT;
Ben Widawskybaa09f52013-01-24 13:49:57 -08003078
Joonas Lahtinend507d732016-03-18 10:42:58 +02003079 ggtt->base.clear_range = gen6_ggtt_clear_range;
Chris Wilsond6473f52016-06-10 14:22:59 +05303080 ggtt->base.insert_page = gen6_ggtt_insert_page;
Joonas Lahtinend507d732016-03-18 10:42:58 +02003081 ggtt->base.insert_entries = gen6_ggtt_insert_entries;
3082 ggtt->base.bind_vma = ggtt_bind_vma;
3083 ggtt->base.unbind_vma = ggtt_unbind_vma;
Chris Wilson34c998b2016-08-04 07:52:24 +01003084 ggtt->base.cleanup = gen6_gmch_remove;
Ben Widawskybaa09f52013-01-24 13:49:57 -08003085
Chris Wilson34c998b2016-08-04 07:52:24 +01003086 if (HAS_EDRAM(dev_priv))
3087 ggtt->base.pte_encode = iris_pte_encode;
3088 else if (IS_HASWELL(dev_priv))
3089 ggtt->base.pte_encode = hsw_pte_encode;
3090 else if (IS_VALLEYVIEW(dev_priv))
3091 ggtt->base.pte_encode = byt_pte_encode;
3092 else if (INTEL_GEN(dev_priv) >= 7)
3093 ggtt->base.pte_encode = ivb_pte_encode;
3094 else
3095 ggtt->base.pte_encode = snb_pte_encode;
3096
3097 return ggtt_probe_common(ggtt, size);
Ben Widawskybaa09f52013-01-24 13:49:57 -08003098}
3099
Chris Wilson34c998b2016-08-04 07:52:24 +01003100static void i915_gmch_remove(struct i915_address_space *vm)
Ben Widawskybaa09f52013-01-24 13:49:57 -08003101{
Chris Wilson34c998b2016-08-04 07:52:24 +01003102 intel_gmch_remove();
Ben Widawskybaa09f52013-01-24 13:49:57 -08003103}
3104
Joonas Lahtinend507d732016-03-18 10:42:58 +02003105static int i915_gmch_probe(struct i915_ggtt *ggtt)
Ben Widawskybaa09f52013-01-24 13:49:57 -08003106{
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003107 struct drm_i915_private *dev_priv = to_i915(ggtt->base.dev);
Ben Widawskybaa09f52013-01-24 13:49:57 -08003108 int ret;
3109
Chris Wilson91c8a322016-07-05 10:40:23 +01003110 ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->drm.pdev, NULL);
Ben Widawskybaa09f52013-01-24 13:49:57 -08003111 if (!ret) {
3112 DRM_ERROR("failed to set up gmch\n");
3113 return -EIO;
3114 }
3115
Joonas Lahtinend507d732016-03-18 10:42:58 +02003116 intel_gtt_get(&ggtt->base.total, &ggtt->stolen_size,
3117 &ggtt->mappable_base, &ggtt->mappable_end);
Ben Widawskybaa09f52013-01-24 13:49:57 -08003118
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003119 ggtt->do_idle_maps = needs_idle_maps(dev_priv);
Chris Wilsond6473f52016-06-10 14:22:59 +05303120 ggtt->base.insert_page = i915_ggtt_insert_page;
Joonas Lahtinend507d732016-03-18 10:42:58 +02003121 ggtt->base.insert_entries = i915_ggtt_insert_entries;
3122 ggtt->base.clear_range = i915_ggtt_clear_range;
3123 ggtt->base.bind_vma = ggtt_bind_vma;
3124 ggtt->base.unbind_vma = ggtt_unbind_vma;
Chris Wilson34c998b2016-08-04 07:52:24 +01003125 ggtt->base.cleanup = i915_gmch_remove;
Ben Widawskybaa09f52013-01-24 13:49:57 -08003126
Joonas Lahtinend507d732016-03-18 10:42:58 +02003127 if (unlikely(ggtt->do_idle_maps))
Chris Wilsonc0a7f812013-12-30 12:16:15 +00003128 DRM_INFO("applying Ironlake quirks for intel_iommu\n");
3129
Ben Widawskybaa09f52013-01-24 13:49:57 -08003130 return 0;
3131}
3132
Joonas Lahtinend85489d2016-03-24 16:47:46 +02003133/**
Chris Wilson0088e522016-08-04 07:52:21 +01003134 * i915_ggtt_probe_hw - Probe GGTT hardware location
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003135 * @dev_priv: i915 device
Joonas Lahtinend85489d2016-03-24 16:47:46 +02003136 */
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003137int i915_ggtt_probe_hw(struct drm_i915_private *dev_priv)
Ben Widawskybaa09f52013-01-24 13:49:57 -08003138{
Joonas Lahtinen62106b42016-03-18 10:42:57 +02003139 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Ben Widawskybaa09f52013-01-24 13:49:57 -08003140 int ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003141
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003142 ggtt->base.dev = &dev_priv->drm;
Mika Kuoppalac114f762015-06-25 18:35:13 +03003143
Chris Wilson34c998b2016-08-04 07:52:24 +01003144 if (INTEL_GEN(dev_priv) <= 5)
3145 ret = i915_gmch_probe(ggtt);
3146 else if (INTEL_GEN(dev_priv) < 8)
3147 ret = gen6_gmch_probe(ggtt);
3148 else
3149 ret = gen8_gmch_probe(ggtt);
Ben Widawskya54c0c22013-01-24 14:45:00 -08003150 if (ret)
Ben Widawskybaa09f52013-01-24 13:49:57 -08003151 return ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003152
Chris Wilsonc890e2d2016-03-18 10:42:59 +02003153 if ((ggtt->base.total - 1) >> 32) {
3154 DRM_ERROR("We never expected a Global GTT with more than 32bits"
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01003155 " of address space! Found %lldM!\n",
Chris Wilsonc890e2d2016-03-18 10:42:59 +02003156 ggtt->base.total >> 20);
3157 ggtt->base.total = 1ULL << 32;
3158 ggtt->mappable_end = min(ggtt->mappable_end, ggtt->base.total);
3159 }
3160
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01003161 if (ggtt->mappable_end > ggtt->base.total) {
3162 DRM_ERROR("mappable aperture extends past end of GGTT,"
3163 " aperture=%llx, total=%llx\n",
3164 ggtt->mappable_end, ggtt->base.total);
3165 ggtt->mappable_end = ggtt->base.total;
3166 }
3167
Ben Widawskybaa09f52013-01-24 13:49:57 -08003168 /* GMADR is the PCI mmio aperture into the global GTT. */
Mika Kuoppalac44ef602015-06-25 18:35:05 +03003169 DRM_INFO("Memory usable by graphics device = %lluM\n",
Joonas Lahtinen62106b42016-03-18 10:42:57 +02003170 ggtt->base.total >> 20);
3171 DRM_DEBUG_DRIVER("GMADR size = %lldM\n", ggtt->mappable_end >> 20);
3172 DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n", ggtt->stolen_size >> 20);
Daniel Vetter5db6c732014-03-31 16:23:04 +02003173#ifdef CONFIG_INTEL_IOMMU
3174 if (intel_iommu_gfx_mapped)
3175 DRM_INFO("VT-d active for gfx access\n");
3176#endif
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08003177
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003178 return 0;
Chris Wilson0088e522016-08-04 07:52:21 +01003179}
3180
3181/**
3182 * i915_ggtt_init_hw - Initialize GGTT hardware
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003183 * @dev_priv: i915 device
Chris Wilson0088e522016-08-04 07:52:21 +01003184 */
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003185int i915_ggtt_init_hw(struct drm_i915_private *dev_priv)
Chris Wilson0088e522016-08-04 07:52:21 +01003186{
Chris Wilson0088e522016-08-04 07:52:21 +01003187 struct i915_ggtt *ggtt = &dev_priv->ggtt;
3188 int ret;
3189
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01003190 INIT_LIST_HEAD(&dev_priv->vm_list);
3191
3192 /* Subtract the guard page before address space initialization to
3193 * shrink the range used by drm_mm.
3194 */
3195 ggtt->base.total -= PAGE_SIZE;
3196 i915_address_space_init(&ggtt->base, dev_priv);
3197 ggtt->base.total += PAGE_SIZE;
3198 if (!HAS_LLC(dev_priv))
3199 ggtt->base.mm.color_adjust = i915_gtt_color_adjust;
3200
Chris Wilsonf7bbe782016-08-19 16:54:27 +01003201 if (!io_mapping_init_wc(&dev_priv->ggtt.mappable,
3202 dev_priv->ggtt.mappable_base,
3203 dev_priv->ggtt.mappable_end)) {
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01003204 ret = -EIO;
3205 goto out_gtt_cleanup;
3206 }
3207
3208 ggtt->mtrr = arch_phys_wc_add(ggtt->mappable_base, ggtt->mappable_end);
3209
Chris Wilson0088e522016-08-04 07:52:21 +01003210 /*
3211 * Initialise stolen early so that we may reserve preallocated
3212 * objects for the BIOS to KMS transition.
3213 */
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003214 ret = i915_gem_init_stolen(&dev_priv->drm);
Chris Wilson0088e522016-08-04 07:52:21 +01003215 if (ret)
3216 goto out_gtt_cleanup;
3217
3218 return 0;
Imre Deaka4eba472016-01-19 15:26:32 +02003219
3220out_gtt_cleanup:
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003221 ggtt->base.cleanup(&ggtt->base);
Imre Deaka4eba472016-01-19 15:26:32 +02003222 return ret;
Daniel Vetter644ec022012-03-26 09:45:40 +02003223}
Ben Widawsky6f65e292013-12-06 14:10:56 -08003224
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003225int i915_ggtt_enable_hw(struct drm_i915_private *dev_priv)
Ville Syrjäläac840ae2016-05-06 21:35:55 +03003226{
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003227 if (INTEL_GEN(dev_priv) < 6 && !intel_enable_gtt())
Ville Syrjäläac840ae2016-05-06 21:35:55 +03003228 return -EIO;
3229
3230 return 0;
3231}
3232
Daniel Vetterfa423312015-04-14 17:35:23 +02003233void i915_gem_restore_gtt_mappings(struct drm_device *dev)
3234{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003235 struct drm_i915_private *dev_priv = to_i915(dev);
3236 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Daniel Vetterfa423312015-04-14 17:35:23 +02003237 struct drm_i915_gem_object *obj;
Tvrtko Ursulin2c3d9982015-07-06 15:15:01 +01003238 struct i915_vma *vma;
Daniel Vetterfa423312015-04-14 17:35:23 +02003239
Chris Wilsondc979972016-05-10 14:10:04 +01003240 i915_check_and_clear_faults(dev_priv);
Daniel Vetterfa423312015-04-14 17:35:23 +02003241
3242 /* First fill our portion of the GTT with scratch pages */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003243 ggtt->base.clear_range(&ggtt->base, ggtt->base.start, ggtt->base.total,
3244 true);
Daniel Vetterfa423312015-04-14 17:35:23 +02003245
Tvrtko Ursulin2c3d9982015-07-06 15:15:01 +01003246 /* Cache flush objects bound into GGTT and rebind them. */
Daniel Vetterfa423312015-04-14 17:35:23 +02003247 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003248 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003249 if (vma->vm != &ggtt->base)
Tvrtko Ursulin2c3d9982015-07-06 15:15:01 +01003250 continue;
Daniel Vetterfa423312015-04-14 17:35:23 +02003251
Tvrtko Ursulin2c3d9982015-07-06 15:15:01 +01003252 WARN_ON(i915_vma_bind(vma, obj->cache_level,
3253 PIN_UPDATE));
Tvrtko Ursulin2c3d9982015-07-06 15:15:01 +01003254 }
3255
Chris Wilson975f7ff2016-05-14 07:26:34 +01003256 if (obj->pin_display)
3257 WARN_ON(i915_gem_object_set_to_gtt_domain(obj, false));
Daniel Vetterfa423312015-04-14 17:35:23 +02003258 }
3259
Daniel Vetterfa423312015-04-14 17:35:23 +02003260 if (INTEL_INFO(dev)->gen >= 8) {
3261 if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
3262 chv_setup_private_ppat(dev_priv);
3263 else
3264 bdw_setup_private_ppat(dev_priv);
3265
3266 return;
3267 }
3268
3269 if (USES_PPGTT(dev)) {
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003270 struct i915_address_space *vm;
3271
Daniel Vetterfa423312015-04-14 17:35:23 +02003272 list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
3273 /* TODO: Perhaps it shouldn't be gen6 specific */
3274
Joonas Lahtinene5716f52016-04-07 11:08:03 +03003275 struct i915_hw_ppgtt *ppgtt;
Daniel Vetterfa423312015-04-14 17:35:23 +02003276
Chris Wilson2bfa9962016-08-04 07:52:25 +01003277 if (i915_is_ggtt(vm))
Daniel Vetterfa423312015-04-14 17:35:23 +02003278 ppgtt = dev_priv->mm.aliasing_ppgtt;
Joonas Lahtinene5716f52016-04-07 11:08:03 +03003279 else
3280 ppgtt = i915_vm_to_ppgtt(vm);
Daniel Vetterfa423312015-04-14 17:35:23 +02003281
3282 gen6_write_page_range(dev_priv, &ppgtt->pd,
3283 0, ppgtt->base.total);
3284 }
3285 }
3286
3287 i915_ggtt_flush(dev_priv);
3288}
3289
Chris Wilsonb0decaf2016-08-04 07:52:44 +01003290static void
3291i915_vma_retire(struct i915_gem_active *active,
3292 struct drm_i915_gem_request *rq)
3293{
3294 const unsigned int idx = rq->engine->id;
3295 struct i915_vma *vma =
3296 container_of(active, struct i915_vma, last_read[idx]);
3297
3298 GEM_BUG_ON(!i915_vma_has_active_engine(vma, idx));
3299
3300 i915_vma_clear_active(vma, idx);
3301 if (i915_vma_is_active(vma))
3302 return;
3303
3304 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
Chris Wilson3272db52016-08-04 16:32:32 +01003305 if (unlikely(i915_vma_is_closed(vma) && !i915_vma_is_pinned(vma)))
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003306 WARN_ON(i915_vma_unbind(vma));
3307}
3308
3309void i915_vma_destroy(struct i915_vma *vma)
3310{
3311 GEM_BUG_ON(vma->node.allocated);
3312 GEM_BUG_ON(i915_vma_is_active(vma));
Chris Wilson3272db52016-08-04 16:32:32 +01003313 GEM_BUG_ON(!i915_vma_is_closed(vma));
Chris Wilson49ef5292016-08-18 17:17:00 +01003314 GEM_BUG_ON(vma->fence);
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003315
3316 list_del(&vma->vm_link);
Chris Wilson3272db52016-08-04 16:32:32 +01003317 if (!i915_vma_is_ggtt(vma))
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003318 i915_ppgtt_put(i915_vm_to_ppgtt(vma->vm));
3319
3320 kmem_cache_free(to_i915(vma->obj->base.dev)->vmas, vma);
3321}
3322
3323void i915_vma_close(struct i915_vma *vma)
3324{
Chris Wilson3272db52016-08-04 16:32:32 +01003325 GEM_BUG_ON(i915_vma_is_closed(vma));
3326 vma->flags |= I915_VMA_CLOSED;
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003327
3328 list_del_init(&vma->obj_link);
Chris Wilson20dfbde2016-08-04 16:32:30 +01003329 if (!i915_vma_is_active(vma) && !i915_vma_is_pinned(vma))
Chris Wilsondf0e9a22016-08-04 07:52:47 +01003330 WARN_ON(i915_vma_unbind(vma));
Chris Wilsonb0decaf2016-08-04 07:52:44 +01003331}
3332
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003333static struct i915_vma *
Chris Wilson058d88c2016-08-15 10:49:06 +01003334__i915_vma_create(struct drm_i915_gem_object *obj,
3335 struct i915_address_space *vm,
3336 const struct i915_ggtt_view *view)
Ben Widawsky6f65e292013-12-06 14:10:56 -08003337{
Dan Carpenterdabde5c2015-03-18 11:21:58 +03003338 struct i915_vma *vma;
Chris Wilsonb0decaf2016-08-04 07:52:44 +01003339 int i;
Ben Widawsky6f65e292013-12-06 14:10:56 -08003340
Chris Wilson50e046b2016-08-04 07:52:46 +01003341 GEM_BUG_ON(vm->closed);
3342
Chris Wilsone20d2ab2015-04-07 16:20:58 +01003343 vma = kmem_cache_zalloc(to_i915(obj->base.dev)->vmas, GFP_KERNEL);
Dan Carpenterdabde5c2015-03-18 11:21:58 +03003344 if (vma == NULL)
3345 return ERR_PTR(-ENOMEM);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003346
Ben Widawsky6f65e292013-12-06 14:10:56 -08003347 INIT_LIST_HEAD(&vma->exec_list);
Chris Wilsonb0decaf2016-08-04 07:52:44 +01003348 for (i = 0; i < ARRAY_SIZE(vma->last_read); i++)
3349 init_request_active(&vma->last_read[i], i915_vma_retire);
Chris Wilson49ef5292016-08-18 17:17:00 +01003350 init_request_active(&vma->last_fence, NULL);
Chris Wilson50e046b2016-08-04 07:52:46 +01003351 list_add(&vma->vm_link, &vm->unbound_list);
Ben Widawsky6f65e292013-12-06 14:10:56 -08003352 vma->vm = vm;
3353 vma->obj = obj;
Chris Wilsonde180032016-08-04 16:32:29 +01003354 vma->size = obj->base.size;
Ben Widawsky6f65e292013-12-06 14:10:56 -08003355
Chris Wilson058d88c2016-08-15 10:49:06 +01003356 if (view) {
Chris Wilsonde180032016-08-04 16:32:29 +01003357 vma->ggtt_view = *view;
3358 if (view->type == I915_GGTT_VIEW_PARTIAL) {
3359 vma->size = view->params.partial.size;
3360 vma->size <<= PAGE_SHIFT;
3361 } else if (view->type == I915_GGTT_VIEW_ROTATED) {
3362 vma->size =
3363 intel_rotation_info_size(&view->params.rotated);
3364 vma->size <<= PAGE_SHIFT;
3365 }
Chris Wilson058d88c2016-08-15 10:49:06 +01003366 }
3367
3368 if (i915_is_ggtt(vm)) {
3369 vma->flags |= I915_VMA_GGTT;
Chris Wilsonde180032016-08-04 16:32:29 +01003370 } else {
Chris Wilson596c5922016-02-26 11:03:20 +00003371 i915_ppgtt_get(i915_vm_to_ppgtt(vm));
Chris Wilsonde180032016-08-04 16:32:29 +01003372 }
Ben Widawsky6f65e292013-12-06 14:10:56 -08003373
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003374 list_add_tail(&vma->obj_link, &obj->vma_list);
Ben Widawsky6f65e292013-12-06 14:10:56 -08003375 return vma;
3376}
3377
Chris Wilson058d88c2016-08-15 10:49:06 +01003378static inline bool vma_matches(struct i915_vma *vma,
3379 struct i915_address_space *vm,
3380 const struct i915_ggtt_view *view)
3381{
3382 if (vma->vm != vm)
3383 return false;
3384
3385 if (!i915_vma_is_ggtt(vma))
3386 return true;
3387
3388 if (!view)
3389 return vma->ggtt_view.type == 0;
3390
3391 if (vma->ggtt_view.type != view->type)
3392 return false;
3393
3394 return memcmp(&vma->ggtt_view.params,
3395 &view->params,
3396 sizeof(view->params)) == 0;
3397}
3398
Ben Widawsky6f65e292013-12-06 14:10:56 -08003399struct i915_vma *
Chris Wilson81a8aa42016-08-15 10:48:48 +01003400i915_vma_create(struct drm_i915_gem_object *obj,
3401 struct i915_address_space *vm,
3402 const struct i915_ggtt_view *view)
3403{
3404 GEM_BUG_ON(view && !i915_is_ggtt(vm));
Chris Wilson058d88c2016-08-15 10:49:06 +01003405 GEM_BUG_ON(i915_gem_obj_to_vma(obj, vm, view));
Chris Wilson81a8aa42016-08-15 10:48:48 +01003406
Chris Wilson058d88c2016-08-15 10:49:06 +01003407 return __i915_vma_create(obj, vm, view);
3408}
3409
3410struct i915_vma *
3411i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
3412 struct i915_address_space *vm,
3413 const struct i915_ggtt_view *view)
3414{
3415 struct i915_vma *vma;
3416
3417 list_for_each_entry_reverse(vma, &obj->vma_list, obj_link)
3418 if (vma_matches(vma, vm, view))
3419 return vma;
3420
3421 return NULL;
Chris Wilson81a8aa42016-08-15 10:48:48 +01003422}
3423
3424struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003425i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
Chris Wilson058d88c2016-08-15 10:49:06 +01003426 struct i915_address_space *vm,
3427 const struct i915_ggtt_view *view)
Ben Widawsky6f65e292013-12-06 14:10:56 -08003428{
3429 struct i915_vma *vma;
3430
Chris Wilson058d88c2016-08-15 10:49:06 +01003431 GEM_BUG_ON(view && !i915_is_ggtt(vm));
3432
3433 vma = i915_gem_obj_to_vma(obj, vm, view);
Ben Widawsky6f65e292013-12-06 14:10:56 -08003434 if (!vma)
Chris Wilson058d88c2016-08-15 10:49:06 +01003435 vma = __i915_vma_create(obj, vm, view);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003436
Chris Wilson3272db52016-08-04 16:32:32 +01003437 GEM_BUG_ON(i915_vma_is_closed(vma));
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003438 return vma;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003439}
3440
Tvrtko Ursulin804beb42015-09-21 10:45:33 +01003441static struct scatterlist *
Ville Syrjälä2d7f3bd2016-01-14 15:22:11 +02003442rotate_pages(const dma_addr_t *in, unsigned int offset,
Tvrtko Ursulin804beb42015-09-21 10:45:33 +01003443 unsigned int width, unsigned int height,
Ville Syrjälä87130252016-01-20 21:05:23 +02003444 unsigned int stride,
Tvrtko Ursulin804beb42015-09-21 10:45:33 +01003445 struct sg_table *st, struct scatterlist *sg)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003446{
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003447 unsigned int column, row;
3448 unsigned int src_idx;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003449
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003450 for (column = 0; column < width; column++) {
Ville Syrjälä87130252016-01-20 21:05:23 +02003451 src_idx = stride * (height - 1) + column;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003452 for (row = 0; row < height; row++) {
3453 st->nents++;
3454 /* We don't need the pages, but need to initialize
3455 * the entries so the sg list can be happily traversed.
3456 * The only thing we need are DMA addresses.
3457 */
3458 sg_set_page(sg, NULL, PAGE_SIZE, 0);
Tvrtko Ursulin804beb42015-09-21 10:45:33 +01003459 sg_dma_address(sg) = in[offset + src_idx];
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003460 sg_dma_len(sg) = PAGE_SIZE;
3461 sg = sg_next(sg);
Ville Syrjälä87130252016-01-20 21:05:23 +02003462 src_idx -= stride;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003463 }
3464 }
Tvrtko Ursulin804beb42015-09-21 10:45:33 +01003465
3466 return sg;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003467}
3468
3469static struct sg_table *
Ville Syrjälä6687c902015-09-15 13:16:41 +03003470intel_rotate_fb_obj_pages(const struct intel_rotation_info *rot_info,
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003471 struct drm_i915_gem_object *obj)
3472{
Dave Gordon85d12252016-05-20 11:54:06 +01003473 const size_t n_pages = obj->base.size / PAGE_SIZE;
Ville Syrjälä6687c902015-09-15 13:16:41 +03003474 unsigned int size = intel_rotation_info_size(rot_info);
Dave Gordon85d12252016-05-20 11:54:06 +01003475 struct sgt_iter sgt_iter;
3476 dma_addr_t dma_addr;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003477 unsigned long i;
3478 dma_addr_t *page_addr_list;
3479 struct sg_table *st;
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01003480 struct scatterlist *sg;
Tvrtko Ursulin1d00dad2015-03-25 10:15:26 +00003481 int ret = -ENOMEM;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003482
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003483 /* Allocate a temporary list of source pages for random access. */
Dave Gordon85d12252016-05-20 11:54:06 +01003484 page_addr_list = drm_malloc_gfp(n_pages,
Chris Wilsonf2a85e12016-04-08 12:11:13 +01003485 sizeof(dma_addr_t),
3486 GFP_TEMPORARY);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003487 if (!page_addr_list)
3488 return ERR_PTR(ret);
3489
3490 /* Allocate target SG list. */
3491 st = kmalloc(sizeof(*st), GFP_KERNEL);
3492 if (!st)
3493 goto err_st_alloc;
3494
Ville Syrjälä6687c902015-09-15 13:16:41 +03003495 ret = sg_alloc_table(st, size, GFP_KERNEL);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003496 if (ret)
3497 goto err_sg_alloc;
3498
3499 /* Populate source page list from the object. */
3500 i = 0;
Dave Gordon85d12252016-05-20 11:54:06 +01003501 for_each_sgt_dma(dma_addr, sgt_iter, obj->pages)
3502 page_addr_list[i++] = dma_addr;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003503
Dave Gordon85d12252016-05-20 11:54:06 +01003504 GEM_BUG_ON(i != n_pages);
Ville Syrjälä11f20322016-02-15 22:54:46 +02003505 st->nents = 0;
3506 sg = st->sgl;
3507
Ville Syrjälä6687c902015-09-15 13:16:41 +03003508 for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++) {
3509 sg = rotate_pages(page_addr_list, rot_info->plane[i].offset,
3510 rot_info->plane[i].width, rot_info->plane[i].height,
3511 rot_info->plane[i].stride, st, sg);
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01003512 }
3513
Ville Syrjälä6687c902015-09-15 13:16:41 +03003514 DRM_DEBUG_KMS("Created rotated page mapping for object size %zu (%ux%u tiles, %u pages)\n",
3515 obj->base.size, rot_info->plane[0].width, rot_info->plane[0].height, size);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003516
3517 drm_free_large(page_addr_list);
3518
3519 return st;
3520
3521err_sg_alloc:
3522 kfree(st);
3523err_st_alloc:
3524 drm_free_large(page_addr_list);
3525
Ville Syrjälä6687c902015-09-15 13:16:41 +03003526 DRM_DEBUG_KMS("Failed to create rotated mapping for object size %zu! (%ux%u tiles, %u pages)\n",
3527 obj->base.size, rot_info->plane[0].width, rot_info->plane[0].height, size);
3528
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003529 return ERR_PTR(ret);
3530}
3531
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03003532static struct sg_table *
3533intel_partial_pages(const struct i915_ggtt_view *view,
3534 struct drm_i915_gem_object *obj)
3535{
3536 struct sg_table *st;
3537 struct scatterlist *sg;
3538 struct sg_page_iter obj_sg_iter;
3539 int ret = -ENOMEM;
3540
3541 st = kmalloc(sizeof(*st), GFP_KERNEL);
3542 if (!st)
3543 goto err_st_alloc;
3544
3545 ret = sg_alloc_table(st, view->params.partial.size, GFP_KERNEL);
3546 if (ret)
3547 goto err_sg_alloc;
3548
3549 sg = st->sgl;
3550 st->nents = 0;
3551 for_each_sg_page(obj->pages->sgl, &obj_sg_iter, obj->pages->nents,
3552 view->params.partial.offset)
3553 {
3554 if (st->nents >= view->params.partial.size)
3555 break;
3556
3557 sg_set_page(sg, NULL, PAGE_SIZE, 0);
3558 sg_dma_address(sg) = sg_page_iter_dma_address(&obj_sg_iter);
3559 sg_dma_len(sg) = PAGE_SIZE;
3560
3561 sg = sg_next(sg);
3562 st->nents++;
3563 }
3564
3565 return st;
3566
3567err_sg_alloc:
3568 kfree(st);
3569err_st_alloc:
3570 return ERR_PTR(ret);
3571}
3572
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02003573static int
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003574i915_get_ggtt_vma_pages(struct i915_vma *vma)
3575{
3576 int ret = 0;
3577
Chris Wilson247177d2016-08-15 10:48:47 +01003578 if (vma->pages)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003579 return 0;
3580
3581 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL)
Chris Wilson247177d2016-08-15 10:48:47 +01003582 vma->pages = vma->obj->pages;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003583 else if (vma->ggtt_view.type == I915_GGTT_VIEW_ROTATED)
Chris Wilson247177d2016-08-15 10:48:47 +01003584 vma->pages =
Ville Syrjälä11d23e62016-01-20 21:05:24 +02003585 intel_rotate_fb_obj_pages(&vma->ggtt_view.params.rotated, vma->obj);
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03003586 else if (vma->ggtt_view.type == I915_GGTT_VIEW_PARTIAL)
Chris Wilson247177d2016-08-15 10:48:47 +01003587 vma->pages = intel_partial_pages(&vma->ggtt_view, vma->obj);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003588 else
3589 WARN_ONCE(1, "GGTT view %u not implemented!\n",
3590 vma->ggtt_view.type);
3591
Chris Wilson247177d2016-08-15 10:48:47 +01003592 if (!vma->pages) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003593 DRM_ERROR("Failed to get pages for GGTT view type %u!\n",
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003594 vma->ggtt_view.type);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003595 ret = -EINVAL;
Chris Wilson247177d2016-08-15 10:48:47 +01003596 } else if (IS_ERR(vma->pages)) {
3597 ret = PTR_ERR(vma->pages);
3598 vma->pages = NULL;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003599 DRM_ERROR("Failed to get pages for VMA view type %u (%d)!\n",
3600 vma->ggtt_view.type, ret);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003601 }
3602
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003603 return ret;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003604}
3605
3606/**
3607 * i915_vma_bind - Sets up PTEs for an VMA in it's corresponding address space.
3608 * @vma: VMA to map
3609 * @cache_level: mapping cache level
3610 * @flags: flags like global or local mapping
3611 *
3612 * DMA addresses are taken from the scatter-gather table of this object (or of
3613 * this VMA in case of non-default GGTT views) and PTE entries set up.
3614 * Note that DMA addresses are also the only part of the SG table we care about.
3615 */
3616int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
3617 u32 flags)
3618{
Mika Kuoppala75d04a32015-04-28 17:56:17 +03003619 u32 bind_flags;
Chris Wilson3272db52016-08-04 16:32:32 +01003620 u32 vma_flags;
3621 int ret;
Mika Kuoppala1d335d12015-04-10 15:54:58 +03003622
Mika Kuoppala75d04a32015-04-28 17:56:17 +03003623 if (WARN_ON(flags == 0))
3624 return -EINVAL;
Mika Kuoppala1d335d12015-04-10 15:54:58 +03003625
Mika Kuoppala75d04a32015-04-28 17:56:17 +03003626 bind_flags = 0;
Daniel Vetter08755462015-04-20 09:04:05 -07003627 if (flags & PIN_GLOBAL)
Chris Wilson3272db52016-08-04 16:32:32 +01003628 bind_flags |= I915_VMA_GLOBAL_BIND;
Daniel Vetter08755462015-04-20 09:04:05 -07003629 if (flags & PIN_USER)
Chris Wilson3272db52016-08-04 16:32:32 +01003630 bind_flags |= I915_VMA_LOCAL_BIND;
Daniel Vetter08755462015-04-20 09:04:05 -07003631
Chris Wilson3272db52016-08-04 16:32:32 +01003632 vma_flags = vma->flags & (I915_VMA_GLOBAL_BIND | I915_VMA_LOCAL_BIND);
Daniel Vetter08755462015-04-20 09:04:05 -07003633 if (flags & PIN_UPDATE)
Chris Wilson3272db52016-08-04 16:32:32 +01003634 bind_flags |= vma_flags;
Daniel Vetter08755462015-04-20 09:04:05 -07003635 else
Chris Wilson3272db52016-08-04 16:32:32 +01003636 bind_flags &= ~vma_flags;
Mika Kuoppala75d04a32015-04-28 17:56:17 +03003637 if (bind_flags == 0)
3638 return 0;
3639
Chris Wilson3272db52016-08-04 16:32:32 +01003640 if (vma_flags == 0 && vma->vm->allocate_va_range) {
Chris Wilson596c5922016-02-26 11:03:20 +00003641 trace_i915_va_alloc(vma);
Mika Kuoppala75d04a32015-04-28 17:56:17 +03003642 ret = vma->vm->allocate_va_range(vma->vm,
3643 vma->node.start,
3644 vma->node.size);
3645 if (ret)
3646 return ret;
3647 }
3648
3649 ret = vma->vm->bind_vma(vma, cache_level, bind_flags);
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02003650 if (ret)
3651 return ret;
Daniel Vetter08755462015-04-20 09:04:05 -07003652
Chris Wilson3272db52016-08-04 16:32:32 +01003653 vma->flags |= bind_flags;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003654 return 0;
3655}
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003656
Chris Wilson8ef85612016-04-28 09:56:39 +01003657void __iomem *i915_vma_pin_iomap(struct i915_vma *vma)
3658{
3659 void __iomem *ptr;
3660
Chris Wilsone5cdb222016-08-15 10:48:56 +01003661 /* Access through the GTT requires the device to be awake. */
3662 assert_rpm_wakelock_held(to_i915(vma->vm->dev));
3663
Chris Wilson8ef85612016-04-28 09:56:39 +01003664 lockdep_assert_held(&vma->vm->dev->struct_mutex);
Chris Wilson05a20d02016-08-18 17:16:55 +01003665 if (WARN_ON(!i915_vma_is_map_and_fenceable(vma)))
Chris Wilson406ea8d2016-07-20 13:31:55 +01003666 return IO_ERR_PTR(-ENODEV);
Chris Wilson8ef85612016-04-28 09:56:39 +01003667
Chris Wilson3272db52016-08-04 16:32:32 +01003668 GEM_BUG_ON(!i915_vma_is_ggtt(vma));
3669 GEM_BUG_ON((vma->flags & I915_VMA_GLOBAL_BIND) == 0);
Chris Wilson8ef85612016-04-28 09:56:39 +01003670
3671 ptr = vma->iomap;
3672 if (ptr == NULL) {
Chris Wilsonf7bbe782016-08-19 16:54:27 +01003673 ptr = io_mapping_map_wc(&i915_vm_to_ggtt(vma->vm)->mappable,
Chris Wilson8ef85612016-04-28 09:56:39 +01003674 vma->node.start,
3675 vma->node.size);
3676 if (ptr == NULL)
Chris Wilson406ea8d2016-07-20 13:31:55 +01003677 return IO_ERR_PTR(-ENOMEM);
Chris Wilson8ef85612016-04-28 09:56:39 +01003678
3679 vma->iomap = ptr;
3680 }
3681
Chris Wilson20dfbde2016-08-04 16:32:30 +01003682 __i915_vma_pin(vma);
Chris Wilson8ef85612016-04-28 09:56:39 +01003683 return ptr;
3684}
Chris Wilson19880c42016-08-15 10:49:05 +01003685
3686void i915_vma_unpin_and_release(struct i915_vma **p_vma)
3687{
3688 struct i915_vma *vma;
3689
3690 vma = fetch_and_zero(p_vma);
3691 if (!vma)
3692 return;
3693
3694 i915_vma_unpin(vma);
3695 i915_vma_put(vma);
3696}