blob: 7bfc8f65a67d291952dcbf7076e27d907194cc1c [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2008-2011 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090018#include <linux/slab.h>
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070019#include <asm/unaligned.h>
20
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -070021#include "hw.h"
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -040022#include "hw-ops.h"
Luis R. Rodriguezcfe8cba2009-09-13 23:39:31 -070023#include "rc.h"
Luis R. Rodriguezb622a722010-04-15 17:39:28 -040024#include "ar9003_mac.h"
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070025
Sujithcbe61d82009-02-09 13:27:12 +053026static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070027
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -040028MODULE_AUTHOR("Atheros Communications");
29MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
30MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
31MODULE_LICENSE("Dual BSD/GPL");
32
33static int __init ath9k_init(void)
34{
35 return 0;
36}
37module_init(ath9k_init);
38
39static void __exit ath9k_exit(void)
40{
41 return;
42}
43module_exit(ath9k_exit);
44
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -040045/* Private hardware callbacks */
46
47static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
48{
49 ath9k_hw_private_ops(ah)->init_cal_settings(ah);
50}
51
52static void ath9k_hw_init_mode_regs(struct ath_hw *ah)
53{
54 ath9k_hw_private_ops(ah)->init_mode_regs(ah);
55}
56
Luis R. Rodriguez64773962010-04-15 17:38:17 -040057static u32 ath9k_hw_compute_pll_control(struct ath_hw *ah,
58 struct ath9k_channel *chan)
59{
60 return ath9k_hw_private_ops(ah)->compute_pll_control(ah, chan);
61}
62
Luis R. Rodriguez991312d2010-04-15 17:39:05 -040063static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
64{
65 if (!ath9k_hw_private_ops(ah)->init_mode_gain_regs)
66 return;
67
68 ath9k_hw_private_ops(ah)->init_mode_gain_regs(ah);
69}
70
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -040071static void ath9k_hw_ani_cache_ini_regs(struct ath_hw *ah)
72{
73 /* You will not have this callback if using the old ANI */
74 if (!ath9k_hw_private_ops(ah)->ani_cache_ini_regs)
75 return;
76
77 ath9k_hw_private_ops(ah)->ani_cache_ini_regs(ah);
78}
79
Sujithf1dc5602008-10-29 10:16:30 +053080/********************/
81/* Helper Functions */
82/********************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070083
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020084static void ath9k_hw_set_clockrate(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +053085{
Luis R. Rodriguezb002a4a2009-09-13 00:03:27 -070086 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020087 struct ath_common *common = ath9k_hw_common(ah);
88 unsigned int clockrate;
Sujithcbe61d82009-02-09 13:27:12 +053089
Felix Fietkau087b6ff2011-07-09 11:12:49 +070090 /* AR9287 v1.3+ uses async FIFO and runs the MAC at 117 MHz */
91 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah))
92 clockrate = 117;
93 else if (!ah->curchan) /* should really check for CCK instead */
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020094 clockrate = ATH9K_CLOCK_RATE_CCK;
95 else if (conf->channel->band == IEEE80211_BAND_2GHZ)
96 clockrate = ATH9K_CLOCK_RATE_2GHZ_OFDM;
97 else if (ah->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)
98 clockrate = ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM;
Vasanthakumar Thiagarajane5553722010-04-26 15:04:33 -040099 else
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200100 clockrate = ATH9K_CLOCK_RATE_5GHZ_OFDM;
101
102 if (conf_is_ht40(conf))
103 clockrate *= 2;
104
Felix Fietkau906c7202011-07-09 11:12:48 +0700105 if (ah->curchan) {
106 if (IS_CHAN_HALF_RATE(ah->curchan))
107 clockrate /= 2;
108 if (IS_CHAN_QUARTER_RATE(ah->curchan))
109 clockrate /= 4;
110 }
111
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200112 common->clockrate = clockrate;
Sujithf1dc5602008-10-29 10:16:30 +0530113}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700114
Sujithcbe61d82009-02-09 13:27:12 +0530115static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
Sujithf1dc5602008-10-29 10:16:30 +0530116{
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200117 struct ath_common *common = ath9k_hw_common(ah);
Sujithcbe61d82009-02-09 13:27:12 +0530118
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200119 return usecs * common->clockrate;
Sujithf1dc5602008-10-29 10:16:30 +0530120}
121
Sujith0caa7b12009-02-16 13:23:20 +0530122bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700123{
124 int i;
125
Sujith0caa7b12009-02-16 13:23:20 +0530126 BUG_ON(timeout < AH_TIME_QUANTUM);
127
128 for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700129 if ((REG_READ(ah, reg) & mask) == val)
130 return true;
131
132 udelay(AH_TIME_QUANTUM);
133 }
Sujith04bd46382008-11-28 22:18:05 +0530134
Joe Perches226afe62010-12-02 19:12:37 -0800135 ath_dbg(ath9k_hw_common(ah), ATH_DBG_ANY,
136 "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
137 timeout, reg, REG_READ(ah, reg), mask, val);
Sujithf1dc5602008-10-29 10:16:30 +0530138
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700139 return false;
140}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400141EXPORT_SYMBOL(ath9k_hw_wait);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700142
Felix Fietkaua9b6b252011-03-23 20:57:27 +0100143void ath9k_hw_write_array(struct ath_hw *ah, struct ar5416IniArray *array,
144 int column, unsigned int *writecnt)
145{
146 int r;
147
148 ENABLE_REGWRITE_BUFFER(ah);
149 for (r = 0; r < array->ia_rows; r++) {
150 REG_WRITE(ah, INI_RA(array, r, 0),
151 INI_RA(array, r, column));
152 DO_DELAY(*writecnt);
153 }
154 REGWRITE_BUFFER_FLUSH(ah);
155}
156
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700157u32 ath9k_hw_reverse_bits(u32 val, u32 n)
158{
159 u32 retval;
160 int i;
161
162 for (i = 0, retval = 0; i < n; i++) {
163 retval = (retval << 1) | (val & 1);
164 val >>= 1;
165 }
166 return retval;
167}
168
Sujithcbe61d82009-02-09 13:27:12 +0530169u16 ath9k_hw_computetxtime(struct ath_hw *ah,
Felix Fietkau545750d2009-11-23 22:21:01 +0100170 u8 phy, int kbps,
Sujithf1dc5602008-10-29 10:16:30 +0530171 u32 frameLen, u16 rateix,
172 bool shortPreamble)
173{
174 u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
Sujithf1dc5602008-10-29 10:16:30 +0530175
176 if (kbps == 0)
177 return 0;
178
Felix Fietkau545750d2009-11-23 22:21:01 +0100179 switch (phy) {
Sujith46d14a52008-11-18 09:08:13 +0530180 case WLAN_RC_PHY_CCK:
Sujithf1dc5602008-10-29 10:16:30 +0530181 phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
Felix Fietkau545750d2009-11-23 22:21:01 +0100182 if (shortPreamble)
Sujithf1dc5602008-10-29 10:16:30 +0530183 phyTime >>= 1;
184 numBits = frameLen << 3;
185 txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
186 break;
Sujith46d14a52008-11-18 09:08:13 +0530187 case WLAN_RC_PHY_OFDM:
Sujith2660b812009-02-09 13:27:26 +0530188 if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530189 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
190 numBits = OFDM_PLCP_BITS + (frameLen << 3);
191 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
192 txTime = OFDM_SIFS_TIME_QUARTER
193 + OFDM_PREAMBLE_TIME_QUARTER
194 + (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
Sujith2660b812009-02-09 13:27:26 +0530195 } else if (ah->curchan &&
196 IS_CHAN_HALF_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530197 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
198 numBits = OFDM_PLCP_BITS + (frameLen << 3);
199 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
200 txTime = OFDM_SIFS_TIME_HALF +
201 OFDM_PREAMBLE_TIME_HALF
202 + (numSymbols * OFDM_SYMBOL_TIME_HALF);
203 } else {
204 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
205 numBits = OFDM_PLCP_BITS + (frameLen << 3);
206 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
207 txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
208 + (numSymbols * OFDM_SYMBOL_TIME);
209 }
210 break;
211 default:
Joe Perches38002762010-12-02 19:12:36 -0800212 ath_err(ath9k_hw_common(ah),
213 "Unknown phy %u (rate ix %u)\n", phy, rateix);
Sujithf1dc5602008-10-29 10:16:30 +0530214 txTime = 0;
215 break;
216 }
217
218 return txTime;
219}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400220EXPORT_SYMBOL(ath9k_hw_computetxtime);
Sujithf1dc5602008-10-29 10:16:30 +0530221
Sujithcbe61d82009-02-09 13:27:12 +0530222void ath9k_hw_get_channel_centers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530223 struct ath9k_channel *chan,
224 struct chan_centers *centers)
225{
226 int8_t extoff;
Sujithf1dc5602008-10-29 10:16:30 +0530227
228 if (!IS_CHAN_HT40(chan)) {
229 centers->ctl_center = centers->ext_center =
230 centers->synth_center = chan->channel;
231 return;
232 }
233
234 if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
235 (chan->chanmode == CHANNEL_G_HT40PLUS)) {
236 centers->synth_center =
237 chan->channel + HT40_CHANNEL_CENTER_SHIFT;
238 extoff = 1;
239 } else {
240 centers->synth_center =
241 chan->channel - HT40_CHANNEL_CENTER_SHIFT;
242 extoff = -1;
243 }
244
245 centers->ctl_center =
246 centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700247 /* 25 MHz spacing is supported by hw but not on upper layers */
Sujithf1dc5602008-10-29 10:16:30 +0530248 centers->ext_center =
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700249 centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
Sujithf1dc5602008-10-29 10:16:30 +0530250}
251
252/******************/
253/* Chip Revisions */
254/******************/
255
Sujithcbe61d82009-02-09 13:27:12 +0530256static void ath9k_hw_read_revisions(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530257{
258 u32 val;
259
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530260 switch (ah->hw_version.devid) {
261 case AR5416_AR9100_DEVID:
262 ah->hw_version.macVersion = AR_SREV_VERSION_9100;
263 break;
Gabor Juhos37625612011-06-21 11:23:23 +0200264 case AR9300_DEVID_AR9330:
265 ah->hw_version.macVersion = AR_SREV_VERSION_9330;
266 if (ah->get_mac_revision) {
267 ah->hw_version.macRev = ah->get_mac_revision();
268 } else {
269 val = REG_READ(ah, AR_SREV);
270 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
271 }
272 return;
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530273 case AR9300_DEVID_AR9340:
274 ah->hw_version.macVersion = AR_SREV_VERSION_9340;
275 val = REG_READ(ah, AR_SREV);
276 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
277 return;
278 }
279
Sujithf1dc5602008-10-29 10:16:30 +0530280 val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
281
282 if (val == 0xFF) {
283 val = REG_READ(ah, AR_SREV);
Sujithd535a422009-02-09 13:27:06 +0530284 ah->hw_version.macVersion =
285 (val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
286 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
Sujith2660b812009-02-09 13:27:26 +0530287 ah->is_pciexpress = (val & AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
Sujithf1dc5602008-10-29 10:16:30 +0530288 } else {
289 if (!AR_SREV_9100(ah))
Sujithd535a422009-02-09 13:27:06 +0530290 ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
Sujithf1dc5602008-10-29 10:16:30 +0530291
Sujithd535a422009-02-09 13:27:06 +0530292 ah->hw_version.macRev = val & AR_SREV_REVISION;
Sujithf1dc5602008-10-29 10:16:30 +0530293
Sujithd535a422009-02-09 13:27:06 +0530294 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
Sujith2660b812009-02-09 13:27:26 +0530295 ah->is_pciexpress = true;
Sujithf1dc5602008-10-29 10:16:30 +0530296 }
297}
298
Sujithf1dc5602008-10-29 10:16:30 +0530299/************************************/
300/* HW Attach, Detach, Init Routines */
301/************************************/
302
Sujithcbe61d82009-02-09 13:27:12 +0530303static void ath9k_hw_disablepcie(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530304{
Felix Fietkau040b74f2010-12-12 00:51:07 +0100305 if (!AR_SREV_5416(ah))
Sujithf1dc5602008-10-29 10:16:30 +0530306 return;
307
308 REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
309 REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
310 REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
311 REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
312 REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
313 REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
314 REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
315 REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
316 REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
317
318 REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
319}
320
Stanislaw Gruszkad4930082011-07-29 15:59:08 +0200321static void ath9k_hw_aspm_init(struct ath_hw *ah)
322{
323 struct ath_common *common = ath9k_hw_common(ah);
324
325 if (common->bus_ops->aspm_init)
326 common->bus_ops->aspm_init(common);
327}
328
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400329/* This should work for all families including legacy */
Sujithcbe61d82009-02-09 13:27:12 +0530330static bool ath9k_hw_chip_test(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530331{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700332 struct ath_common *common = ath9k_hw_common(ah);
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400333 u32 regAddr[2] = { AR_STA_ID0 };
Sujithf1dc5602008-10-29 10:16:30 +0530334 u32 regHold[2];
Joe Perches07b2fa52010-11-20 18:38:53 -0800335 static const u32 patternData[4] = {
336 0x55555555, 0xaaaaaaaa, 0x66666666, 0x99999999
337 };
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400338 int i, j, loop_max;
Sujithf1dc5602008-10-29 10:16:30 +0530339
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400340 if (!AR_SREV_9300_20_OR_LATER(ah)) {
341 loop_max = 2;
342 regAddr[1] = AR_PHY_BASE + (8 << 2);
343 } else
344 loop_max = 1;
345
346 for (i = 0; i < loop_max; i++) {
Sujithf1dc5602008-10-29 10:16:30 +0530347 u32 addr = regAddr[i];
348 u32 wrData, rdData;
349
350 regHold[i] = REG_READ(ah, addr);
351 for (j = 0; j < 0x100; j++) {
352 wrData = (j << 16) | j;
353 REG_WRITE(ah, addr, wrData);
354 rdData = REG_READ(ah, addr);
355 if (rdData != wrData) {
Joe Perches38002762010-12-02 19:12:36 -0800356 ath_err(common,
357 "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
358 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530359 return false;
360 }
361 }
362 for (j = 0; j < 4; j++) {
363 wrData = patternData[j];
364 REG_WRITE(ah, addr, wrData);
365 rdData = REG_READ(ah, addr);
366 if (wrData != rdData) {
Joe Perches38002762010-12-02 19:12:36 -0800367 ath_err(common,
368 "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
369 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530370 return false;
371 }
372 }
373 REG_WRITE(ah, regAddr[i], regHold[i]);
374 }
375 udelay(100);
Sujithcbe61d82009-02-09 13:27:12 +0530376
Sujithf1dc5602008-10-29 10:16:30 +0530377 return true;
378}
379
Luis R. Rodriguezb8b0f372009-08-03 12:24:43 -0700380static void ath9k_hw_init_config(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700381{
382 int i;
383
Sujith2660b812009-02-09 13:27:26 +0530384 ah->config.dma_beacon_response_time = 2;
385 ah->config.sw_beacon_response_time = 10;
386 ah->config.additional_swba_backoff = 0;
387 ah->config.ack_6mb = 0x0;
388 ah->config.cwm_ignore_extcca = 0;
Sujith2660b812009-02-09 13:27:26 +0530389 ah->config.pcie_clock_req = 0;
Sujith2660b812009-02-09 13:27:26 +0530390 ah->config.pcie_waen = 0;
391 ah->config.analog_shiftreg = 1;
Luis R. Rodriguez03c72512010-06-12 00:33:46 -0400392 ah->config.enable_ani = true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700393
394 for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
Sujith2660b812009-02-09 13:27:26 +0530395 ah->config.spurchans[i][0] = AR_NO_SPUR;
396 ah->config.spurchans[i][1] = AR_NO_SPUR;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700397 }
398
Luis R. Rodriguez6f481012011-01-20 17:47:39 -0800399 /* PAPRD needs some more work to be enabled */
400 ah->config.paprd_disable = 1;
401
Sujith0ce024c2009-12-14 14:57:00 +0530402 ah->config.rx_intr_mitigation = true;
Luis R. Rodriguez6a0ec302010-06-21 18:38:49 -0400403 ah->config.pcieSerDesWrite = true;
Luis R. Rodriguez61584252009-03-12 18:18:49 -0400404
405 /*
406 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
407 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
408 * This means we use it for all AR5416 devices, and the few
409 * minor PCI AR9280 devices out there.
410 *
411 * Serialization is required because these devices do not handle
412 * well the case of two concurrent reads/writes due to the latency
413 * involved. During one read/write another read/write can be issued
414 * on another CPU while the previous read/write may still be working
415 * on our hardware, if we hit this case the hardware poops in a loop.
416 * We prevent this by serializing reads and writes.
417 *
418 * This issue is not present on PCI-Express devices or pre-AR5416
419 * devices (legacy, 802.11abg).
420 */
421 if (num_possible_cpus() > 1)
David S. Miller2d6a5e92009-03-17 15:01:30 -0700422 ah->config.serialize_regmode = SER_REG_MODE_AUTO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700423}
424
Luis R. Rodriguez50aca252009-08-03 12:24:42 -0700425static void ath9k_hw_init_defaults(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700426{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700427 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
428
429 regulatory->country_code = CTRY_DEFAULT;
430 regulatory->power_limit = MAX_RATE_POWER;
431 regulatory->tp_scale = ATH9K_TP_SCALE_MAX;
432
Sujithd535a422009-02-09 13:27:06 +0530433 ah->hw_version.magic = AR5416_MAGIC;
Sujithd535a422009-02-09 13:27:06 +0530434 ah->hw_version.subvendorid = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700435
Sujith2660b812009-02-09 13:27:26 +0530436 ah->atim_window = 0;
Felix Fietkau16f24112010-06-12 17:22:32 +0200437 ah->sta_id1_defaults =
438 AR_STA_ID1_CRPT_MIC_ENABLE |
439 AR_STA_ID1_MCAST_KSRCH;
Felix Fietkauf1717602011-03-19 13:55:41 +0100440 if (AR_SREV_9100(ah))
441 ah->sta_id1_defaults |= AR_STA_ID1_AR9100_BA_FIX;
Sujith2660b812009-02-09 13:27:26 +0530442 ah->enable_32kHz_clock = DONT_USE_32KHZ;
Felix Fietkau4357c6b2010-12-13 08:40:50 +0100443 ah->slottime = 20;
Sujith2660b812009-02-09 13:27:26 +0530444 ah->globaltxtimeout = (u32) -1;
Gabor Juhoscbdec972009-07-24 17:27:22 +0200445 ah->power_mode = ATH9K_PM_UNDEFINED;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700446}
447
Sujithcbe61d82009-02-09 13:27:12 +0530448static int ath9k_hw_init_macaddr(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700449{
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700450 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530451 u32 sum;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700452 int i;
Sujithf1dc5602008-10-29 10:16:30 +0530453 u16 eeval;
Joe Perches07b2fa52010-11-20 18:38:53 -0800454 static const u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700455
Sujithf1dc5602008-10-29 10:16:30 +0530456 sum = 0;
457 for (i = 0; i < 3; i++) {
Luis R. Rodriguez49101672010-04-15 17:39:13 -0400458 eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
Sujithf1dc5602008-10-29 10:16:30 +0530459 sum += eeval;
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700460 common->macaddr[2 * i] = eeval >> 8;
461 common->macaddr[2 * i + 1] = eeval & 0xff;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700462 }
Sujithd8baa932009-03-30 15:28:25 +0530463 if (sum == 0 || sum == 0xffff * 3)
Sujithf1dc5602008-10-29 10:16:30 +0530464 return -EADDRNOTAVAIL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700465
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700466 return 0;
467}
468
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700469static int ath9k_hw_post_init(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700470{
Sujith Manoharan6cae913d2011-01-04 13:16:37 +0530471 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700472 int ecode;
473
Sujith Manoharan6cae913d2011-01-04 13:16:37 +0530474 if (common->bus_ops->ath_bus_type != ATH_USB) {
Sujith527d4852010-03-17 14:25:16 +0530475 if (!ath9k_hw_chip_test(ah))
476 return -ENODEV;
477 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700478
Luis R. Rodriguezebd5a142010-04-15 17:39:18 -0400479 if (!AR_SREV_9300_20_OR_LATER(ah)) {
480 ecode = ar9002_hw_rf_claim(ah);
481 if (ecode != 0)
482 return ecode;
483 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700484
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700485 ecode = ath9k_hw_eeprom_init(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700486 if (ecode != 0)
487 return ecode;
Sujith7d01b222009-03-13 08:55:55 +0530488
Joe Perches226afe62010-12-02 19:12:37 -0800489 ath_dbg(ath9k_hw_common(ah), ATH_DBG_CONFIG,
490 "Eeprom VER: %d, REV: %d\n",
491 ah->eep_ops->get_eeprom_ver(ah),
492 ah->eep_ops->get_eeprom_rev(ah));
Sujith7d01b222009-03-13 08:55:55 +0530493
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400494 ecode = ath9k_hw_rf_alloc_ext_banks(ah);
495 if (ecode) {
Joe Perches38002762010-12-02 19:12:36 -0800496 ath_err(ath9k_hw_common(ah),
497 "Failed allocating banks for external radio\n");
Rajkumar Manoharan48a7c3d2010-11-08 20:40:53 +0530498 ath9k_hw_rf_free_ext_banks(ah);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400499 return ecode;
Luis R. Rodriguez574d6b12009-10-19 02:33:37 -0400500 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700501
Vasanthakumar Thiagarajan070c4d52011-04-19 19:29:05 +0530502 if (!AR_SREV_9100(ah) && !AR_SREV_9340(ah)) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700503 ath9k_hw_ani_setup(ah);
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700504 ath9k_hw_ani_init(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700505 }
Sujithf1dc5602008-10-29 10:16:30 +0530506
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700507 return 0;
508}
509
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400510static void ath9k_hw_attach_ops(struct ath_hw *ah)
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700511{
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400512 if (AR_SREV_9300_20_OR_LATER(ah))
513 ar9003_hw_attach_ops(ah);
514 else
515 ar9002_hw_attach_ops(ah);
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700516}
517
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400518/* Called for all hardware families */
519static int __ath9k_hw_init(struct ath_hw *ah)
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700520{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700521 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700522 int r = 0;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700523
Senthil Balasubramanianac45c122010-12-22 21:14:20 +0530524 ath9k_hw_read_revisions(ah);
525
Senthil Balasubramanian0a8d7cb2010-12-22 19:17:18 +0530526 /*
527 * Read back AR_WA into a permanent copy and set bits 14 and 17.
528 * We need to do this to avoid RMW of this register. We cannot
529 * read the reg when chip is asleep.
530 */
531 ah->WARegVal = REG_READ(ah, AR_WA);
532 ah->WARegVal |= (AR_WA_D3_L1_DISABLE |
533 AR_WA_ASPM_TIMER_BASED_DISABLE);
534
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700535 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
Joe Perches38002762010-12-02 19:12:36 -0800536 ath_err(common, "Couldn't reset chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700537 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700538 }
539
Luis R. Rodriguezbab1f622010-04-15 17:38:20 -0400540 ath9k_hw_init_defaults(ah);
541 ath9k_hw_init_config(ah);
542
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400543 ath9k_hw_attach_ops(ah);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400544
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -0700545 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
Joe Perches38002762010-12-02 19:12:36 -0800546 ath_err(common, "Couldn't wakeup chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700547 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700548 }
549
550 if (ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
551 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
John W. Linville4c85ab12010-07-28 10:06:35 -0400552 ((AR_SREV_9160(ah) || AR_SREV_9280(ah)) &&
553 !ah->is_pciexpress)) {
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700554 ah->config.serialize_regmode =
555 SER_REG_MODE_ON;
556 } else {
557 ah->config.serialize_regmode =
558 SER_REG_MODE_OFF;
559 }
560 }
561
Joe Perches226afe62010-12-02 19:12:37 -0800562 ath_dbg(common, ATH_DBG_RESET, "serialize_regmode is %d\n",
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700563 ah->config.serialize_regmode);
564
Luis R. Rodriguezf4709fd2009-11-24 21:37:57 -0500565 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
566 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
567 else
568 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;
569
Felix Fietkau6da5a722010-12-12 00:51:12 +0100570 switch (ah->hw_version.macVersion) {
571 case AR_SREV_VERSION_5416_PCI:
572 case AR_SREV_VERSION_5416_PCIE:
573 case AR_SREV_VERSION_9160:
574 case AR_SREV_VERSION_9100:
575 case AR_SREV_VERSION_9280:
576 case AR_SREV_VERSION_9285:
577 case AR_SREV_VERSION_9287:
578 case AR_SREV_VERSION_9271:
579 case AR_SREV_VERSION_9300:
Gabor Juhos2c8e5932011-06-21 11:23:21 +0200580 case AR_SREV_VERSION_9330:
Felix Fietkau6da5a722010-12-12 00:51:12 +0100581 case AR_SREV_VERSION_9485:
Vasanthakumar Thiagarajanbca04682011-04-19 19:29:20 +0530582 case AR_SREV_VERSION_9340:
Felix Fietkau6da5a722010-12-12 00:51:12 +0100583 break;
584 default:
Joe Perches38002762010-12-02 19:12:36 -0800585 ath_err(common,
586 "Mac Chip Rev 0x%02x.%x is not supported by this driver\n",
587 ah->hw_version.macVersion, ah->hw_version.macRev);
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700588 return -EOPNOTSUPP;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700589 }
590
Gabor Juhos2c8e5932011-06-21 11:23:21 +0200591 if (AR_SREV_9271(ah) || AR_SREV_9100(ah) || AR_SREV_9340(ah) ||
592 AR_SREV_9330(ah))
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400593 ah->is_pciexpress = false;
594
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700595 ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700596 ath9k_hw_init_cal_settings(ah);
597
598 ah->ani_function = ATH9K_ANI_ALL;
Felix Fietkau7a370812010-09-22 12:34:52 +0200599 if (AR_SREV_9280_20_OR_LATER(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700600 ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400601 if (!AR_SREV_9300_20_OR_LATER(ah))
602 ah->ani_function &= ~ATH9K_ANI_MRC_CCK;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700603
604 ath9k_hw_init_mode_regs(ah);
605
Stanislaw Gruszka69ce6742011-08-05 13:10:34 +0200606 if (!ah->is_pciexpress)
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700607 ath9k_hw_disablepcie(ah);
608
Luis R. Rodriguezd8f492b2010-04-15 17:39:04 -0400609 if (!AR_SREV_9300_20_OR_LATER(ah))
610 ar9002_hw_cck_chan14_spread(ah);
Sujith193cd452009-09-18 15:04:07 +0530611
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700612 r = ath9k_hw_post_init(ah);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700613 if (r)
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700614 return r;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700615
616 ath9k_hw_init_mode_gain_regs(ah);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +0100617 r = ath9k_hw_fill_cap_info(ah);
618 if (r)
619 return r;
620
Stanislaw Gruszka69ce6742011-08-05 13:10:34 +0200621 if (ah->is_pciexpress)
622 ath9k_hw_aspm_init(ah);
623
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700624 r = ath9k_hw_init_macaddr(ah);
625 if (r) {
Joe Perches38002762010-12-02 19:12:36 -0800626 ath_err(common, "Failed to initialize MAC address\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700627 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700628 }
629
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400630 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
Sujith2660b812009-02-09 13:27:26 +0530631 ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700632 else
Sujith2660b812009-02-09 13:27:26 +0530633 ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700634
Gabor Juhos88e641d2011-06-21 11:23:30 +0200635 if (AR_SREV_9330(ah))
636 ah->bb_watchdog_timeout_ms = 85;
637 else
638 ah->bb_watchdog_timeout_ms = 25;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700639
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400640 common->state = ATH_HW_INITIALIZED;
641
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700642 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700643}
644
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400645int ath9k_hw_init(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530646{
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400647 int ret;
648 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530649
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400650 /* These are all the AR5008/AR9001/AR9002 hardware family of chipsets */
651 switch (ah->hw_version.devid) {
652 case AR5416_DEVID_PCI:
653 case AR5416_DEVID_PCIE:
654 case AR5416_AR9100_DEVID:
655 case AR9160_DEVID_PCI:
656 case AR9280_DEVID_PCI:
657 case AR9280_DEVID_PCIE:
658 case AR9285_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400659 case AR9287_DEVID_PCI:
660 case AR9287_DEVID_PCIE:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400661 case AR2427_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400662 case AR9300_DEVID_PCIE:
Vasanthakumar Thiagarajan3050c912010-12-06 04:27:36 -0800663 case AR9300_DEVID_AR9485_PCIE:
Gabor Juhos999a7a82011-06-21 11:23:52 +0200664 case AR9300_DEVID_AR9330:
Vasanthakumar Thiagarajanbca04682011-04-19 19:29:20 +0530665 case AR9300_DEVID_AR9340:
Luis R. Rodriguez5a63ef02011-08-24 15:36:08 -0700666 case AR9300_DEVID_AR9580:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400667 break;
668 default:
669 if (common->bus_ops->ath_bus_type == ATH_USB)
670 break;
Joe Perches38002762010-12-02 19:12:36 -0800671 ath_err(common, "Hardware device ID 0x%04x not supported\n",
672 ah->hw_version.devid);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400673 return -EOPNOTSUPP;
674 }
Sujithf1dc5602008-10-29 10:16:30 +0530675
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400676 ret = __ath9k_hw_init(ah);
677 if (ret) {
Joe Perches38002762010-12-02 19:12:36 -0800678 ath_err(common,
679 "Unable to initialize hardware; initialization status: %d\n",
680 ret);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400681 return ret;
682 }
Sujithf1dc5602008-10-29 10:16:30 +0530683
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400684 return 0;
Sujithf1dc5602008-10-29 10:16:30 +0530685}
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400686EXPORT_SYMBOL(ath9k_hw_init);
Sujithf1dc5602008-10-29 10:16:30 +0530687
Sujithcbe61d82009-02-09 13:27:12 +0530688static void ath9k_hw_init_qos(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530689{
Sujith7d0d0df2010-04-16 11:53:57 +0530690 ENABLE_REGWRITE_BUFFER(ah);
691
Sujithf1dc5602008-10-29 10:16:30 +0530692 REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
693 REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
694
695 REG_WRITE(ah, AR_QOS_NO_ACK,
696 SM(2, AR_QOS_NO_ACK_TWO_BIT) |
697 SM(5, AR_QOS_NO_ACK_BIT_OFF) |
698 SM(0, AR_QOS_NO_ACK_BYTE_OFF));
699
700 REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
701 REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
702 REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
703 REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
704 REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
Sujith7d0d0df2010-04-16 11:53:57 +0530705
706 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530707}
708
Senthil Balasubramanianb84628e2011-04-22 11:32:12 +0530709u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah)
Vivek Natarajanb1415812011-01-27 14:45:07 +0530710{
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100711 REG_CLR_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
712 udelay(100);
713 REG_SET_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
714
715 while ((REG_READ(ah, PLL4) & PLL4_MEAS_DONE) == 0)
Vivek Natarajanb1415812011-01-27 14:45:07 +0530716 udelay(100);
Vivek Natarajanb1415812011-01-27 14:45:07 +0530717
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100718 return (REG_READ(ah, PLL3) & SQSUM_DVC_MASK) >> 3;
Vivek Natarajanb1415812011-01-27 14:45:07 +0530719}
720EXPORT_SYMBOL(ar9003_get_pll_sqsum_dvc);
721
Sujithcbe61d82009-02-09 13:27:12 +0530722static void ath9k_hw_init_pll(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530723 struct ath9k_channel *chan)
724{
Vasanthakumar Thiagarajand09b17f2010-12-06 04:27:44 -0800725 u32 pll;
726
Vivek Natarajan22983c32011-01-27 14:45:09 +0530727 if (AR_SREV_9485(ah)) {
Vivek Natarajan22983c32011-01-27 14:45:09 +0530728
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530729 /* program BB PLL ki and kd value, ki=0x4, kd=0x40 */
730 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
731 AR_CH0_BB_DPLL2_PLL_PWD, 0x1);
732 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
733 AR_CH0_DPLL2_KD, 0x40);
734 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
735 AR_CH0_DPLL2_KI, 0x4);
Vivek Natarajan22983c32011-01-27 14:45:09 +0530736
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530737 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
738 AR_CH0_BB_DPLL1_REFDIV, 0x5);
739 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
740 AR_CH0_BB_DPLL1_NINI, 0x58);
741 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
742 AR_CH0_BB_DPLL1_NFRAC, 0x0);
743
744 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
745 AR_CH0_BB_DPLL2_OUTDIV, 0x1);
746 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
747 AR_CH0_BB_DPLL2_LOCAL_PLL, 0x1);
748 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
749 AR_CH0_BB_DPLL2_EN_NEGTRIG, 0x1);
750
751 /* program BB PLL phase_shift to 0x6 */
752 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
753 AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x6);
754
755 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
756 AR_CH0_BB_DPLL2_PLL_PWD, 0x0);
Vivek Natarajan75e03512011-03-10 11:05:42 +0530757 udelay(1000);
Gabor Juhosa5415d62011-06-21 11:23:29 +0200758 } else if (AR_SREV_9330(ah)) {
759 u32 ddr_dpll2, pll_control2, kd;
760
761 if (ah->is_clk_25mhz) {
762 ddr_dpll2 = 0x18e82f01;
763 pll_control2 = 0xe04a3d;
764 kd = 0x1d;
765 } else {
766 ddr_dpll2 = 0x19e82f01;
767 pll_control2 = 0x886666;
768 kd = 0x3d;
769 }
770
771 /* program DDR PLL ki and kd value */
772 REG_WRITE(ah, AR_CH0_DDR_DPLL2, ddr_dpll2);
773
774 /* program DDR PLL phase_shift */
775 REG_RMW_FIELD(ah, AR_CH0_DDR_DPLL3,
776 AR_CH0_DPLL3_PHASE_SHIFT, 0x1);
777
778 REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
779 udelay(1000);
780
781 /* program refdiv, nint, frac to RTC register */
782 REG_WRITE(ah, AR_RTC_PLL_CONTROL2, pll_control2);
783
784 /* program BB PLL kd and ki value */
785 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KD, kd);
786 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KI, 0x06);
787
788 /* program BB PLL phase_shift */
789 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
790 AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x1);
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530791 } else if (AR_SREV_9340(ah)) {
792 u32 regval, pll2_divint, pll2_divfrac, refdiv;
793
794 REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
795 udelay(1000);
796
797 REG_SET_BIT(ah, AR_PHY_PLL_MODE, 0x1 << 16);
798 udelay(100);
799
800 if (ah->is_clk_25mhz) {
801 pll2_divint = 0x54;
802 pll2_divfrac = 0x1eb85;
803 refdiv = 3;
804 } else {
805 pll2_divint = 88;
806 pll2_divfrac = 0;
807 refdiv = 5;
808 }
809
810 regval = REG_READ(ah, AR_PHY_PLL_MODE);
811 regval |= (0x1 << 16);
812 REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
813 udelay(100);
814
815 REG_WRITE(ah, AR_PHY_PLL_CONTROL, (refdiv << 27) |
816 (pll2_divint << 18) | pll2_divfrac);
817 udelay(100);
818
819 regval = REG_READ(ah, AR_PHY_PLL_MODE);
820 regval = (regval & 0x80071fff) | (0x1 << 30) | (0x1 << 13) |
821 (0x4 << 26) | (0x18 << 19);
822 REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
823 REG_WRITE(ah, AR_PHY_PLL_MODE,
824 REG_READ(ah, AR_PHY_PLL_MODE) & 0xfffeffff);
825 udelay(1000);
Vivek Natarajan22983c32011-01-27 14:45:09 +0530826 }
Vasanthakumar Thiagarajand09b17f2010-12-06 04:27:44 -0800827
828 pll = ath9k_hw_compute_pll_control(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +0530829
Gabor Juhosd03a66c2009-01-14 20:17:09 +0100830 REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
Sujithf1dc5602008-10-29 10:16:30 +0530831
Gabor Juhosa5415d62011-06-21 11:23:29 +0200832 if (AR_SREV_9485(ah) || AR_SREV_9340(ah) || AR_SREV_9330(ah))
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530833 udelay(1000);
834
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400835 /* Switch the core clock for ar9271 to 117Mhz */
836 if (AR_SREV_9271(ah)) {
Sujith25e2ab12010-03-17 14:25:22 +0530837 udelay(500);
838 REG_WRITE(ah, 0x50040, 0x304);
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400839 }
840
Sujithf1dc5602008-10-29 10:16:30 +0530841 udelay(RTC_PLL_SETTLE_DELAY);
842
843 REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530844
845 if (AR_SREV_9340(ah)) {
846 if (ah->is_clk_25mhz) {
847 REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x17c << 1);
848 REG_WRITE(ah, AR_SLP32_MODE, 0x0010f3d7);
849 REG_WRITE(ah, AR_SLP32_INC, 0x0001e7ae);
850 } else {
851 REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x261 << 1);
852 REG_WRITE(ah, AR_SLP32_MODE, 0x0010f400);
853 REG_WRITE(ah, AR_SLP32_INC, 0x0001e800);
854 }
855 udelay(100);
856 }
Sujithf1dc5602008-10-29 10:16:30 +0530857}
858
Sujithcbe61d82009-02-09 13:27:12 +0530859static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
Colin McCabed97809d2008-12-01 13:38:55 -0800860 enum nl80211_iftype opmode)
Sujithf1dc5602008-10-29 10:16:30 +0530861{
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530862 u32 sync_default = AR_INTR_SYNC_DEFAULT;
Pavel Roskin152d5302010-03-31 18:05:37 -0400863 u32 imr_reg = AR_IMR_TXERR |
Sujithf1dc5602008-10-29 10:16:30 +0530864 AR_IMR_TXURN |
865 AR_IMR_RXERR |
866 AR_IMR_RXORN |
867 AR_IMR_BCNMISC;
868
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530869 if (AR_SREV_9340(ah))
870 sync_default &= ~AR_INTR_SYNC_HOST1_FATAL;
871
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400872 if (AR_SREV_9300_20_OR_LATER(ah)) {
873 imr_reg |= AR_IMR_RXOK_HP;
874 if (ah->config.rx_intr_mitigation)
875 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
876 else
877 imr_reg |= AR_IMR_RXOK_LP;
Sujithf1dc5602008-10-29 10:16:30 +0530878
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400879 } else {
880 if (ah->config.rx_intr_mitigation)
881 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
882 else
883 imr_reg |= AR_IMR_RXOK;
884 }
885
886 if (ah->config.tx_intr_mitigation)
887 imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
888 else
889 imr_reg |= AR_IMR_TXOK;
Sujithf1dc5602008-10-29 10:16:30 +0530890
Colin McCabed97809d2008-12-01 13:38:55 -0800891 if (opmode == NL80211_IFTYPE_AP)
Pavel Roskin152d5302010-03-31 18:05:37 -0400892 imr_reg |= AR_IMR_MIB;
Sujithf1dc5602008-10-29 10:16:30 +0530893
Sujith7d0d0df2010-04-16 11:53:57 +0530894 ENABLE_REGWRITE_BUFFER(ah);
895
Pavel Roskin152d5302010-03-31 18:05:37 -0400896 REG_WRITE(ah, AR_IMR, imr_reg);
Pavel Roskin74bad5c2010-02-23 18:15:27 -0500897 ah->imrs2_reg |= AR_IMR_S2_GTT;
898 REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
Sujithf1dc5602008-10-29 10:16:30 +0530899
900 if (!AR_SREV_9100(ah)) {
901 REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530902 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, sync_default);
Sujithf1dc5602008-10-29 10:16:30 +0530903 REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
904 }
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400905
Sujith7d0d0df2010-04-16 11:53:57 +0530906 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +0530907
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400908 if (AR_SREV_9300_20_OR_LATER(ah)) {
909 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
910 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
911 REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
912 REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
913 }
Sujithf1dc5602008-10-29 10:16:30 +0530914}
915
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700916static void ath9k_hw_set_sifs_time(struct ath_hw *ah, u32 us)
917{
918 u32 val = ath9k_hw_mac_to_clks(ah, us - 2);
919 val = min(val, (u32) 0xFFFF);
920 REG_WRITE(ah, AR_D_GBL_IFS_SIFS, val);
921}
922
Felix Fietkau0005baf2010-01-15 02:33:40 +0100923static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +0530924{
Felix Fietkau0005baf2010-01-15 02:33:40 +0100925 u32 val = ath9k_hw_mac_to_clks(ah, us);
926 val = min(val, (u32) 0xFFFF);
927 REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
Sujithf1dc5602008-10-29 10:16:30 +0530928}
929
Felix Fietkau0005baf2010-01-15 02:33:40 +0100930static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +0530931{
Felix Fietkau0005baf2010-01-15 02:33:40 +0100932 u32 val = ath9k_hw_mac_to_clks(ah, us);
933 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
934 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
935}
936
937static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
938{
939 u32 val = ath9k_hw_mac_to_clks(ah, us);
940 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
941 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
Sujithf1dc5602008-10-29 10:16:30 +0530942}
943
Sujithcbe61d82009-02-09 13:27:12 +0530944static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
Sujithf1dc5602008-10-29 10:16:30 +0530945{
Sujithf1dc5602008-10-29 10:16:30 +0530946 if (tu > 0xFFFF) {
Joe Perches226afe62010-12-02 19:12:37 -0800947 ath_dbg(ath9k_hw_common(ah), ATH_DBG_XMIT,
948 "bad global tx timeout %u\n", tu);
Sujith2660b812009-02-09 13:27:26 +0530949 ah->globaltxtimeout = (u32) -1;
Sujithf1dc5602008-10-29 10:16:30 +0530950 return false;
951 } else {
952 REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
Sujith2660b812009-02-09 13:27:26 +0530953 ah->globaltxtimeout = tu;
Sujithf1dc5602008-10-29 10:16:30 +0530954 return true;
955 }
956}
957
Felix Fietkau0005baf2010-01-15 02:33:40 +0100958void ath9k_hw_init_global_settings(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530959{
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700960 struct ath_common *common = ath9k_hw_common(ah);
961 struct ieee80211_conf *conf = &common->hw->conf;
962 const struct ath9k_channel *chan = ah->curchan;
Felix Fietkau0005baf2010-01-15 02:33:40 +0100963 int acktimeout;
Felix Fietkaue239d852010-01-15 02:34:58 +0100964 int slottime;
Felix Fietkau0005baf2010-01-15 02:33:40 +0100965 int sifstime;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700966 int rx_lat = 0, tx_lat = 0, eifs = 0;
967 u32 reg;
Felix Fietkau0005baf2010-01-15 02:33:40 +0100968
Joe Perches226afe62010-12-02 19:12:37 -0800969 ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET, "ah->misc_mode 0x%x\n",
970 ah->misc_mode);
Sujithf1dc5602008-10-29 10:16:30 +0530971
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700972 if (!chan)
973 return;
974
Sujith2660b812009-02-09 13:27:26 +0530975 if (ah->misc_mode != 0)
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100976 REG_SET_BIT(ah, AR_PCU_MISC, ah->misc_mode);
Felix Fietkau0005baf2010-01-15 02:33:40 +0100977
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700978 rx_lat = 37;
979 tx_lat = 54;
980
981 if (IS_CHAN_HALF_RATE(chan)) {
982 eifs = 175;
983 rx_lat *= 2;
984 tx_lat *= 2;
985 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
986 tx_lat += 11;
987
988 slottime = 13;
989 sifstime = 32;
990 } else if (IS_CHAN_QUARTER_RATE(chan)) {
991 eifs = 340;
992 rx_lat *= 4;
993 tx_lat *= 4;
994 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
995 tx_lat += 22;
996
997 slottime = 21;
998 sifstime = 64;
999 } else {
Alex Hacker94899022011-08-16 16:41:40 +06001000 eifs = REG_READ(ah, AR_D_GBL_IFS_EIFS)/common->clockrate;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001001 reg = REG_READ(ah, AR_USEC);
1002 rx_lat = MS(reg, AR_USEC_RX_LAT);
1003 tx_lat = MS(reg, AR_USEC_TX_LAT);
1004
1005 slottime = ah->slottime;
1006 if (IS_CHAN_5GHZ(chan))
1007 sifstime = 16;
1008 else
1009 sifstime = 10;
1010 }
Felix Fietkau0005baf2010-01-15 02:33:40 +01001011
Felix Fietkaue239d852010-01-15 02:34:58 +01001012 /* As defined by IEEE 802.11-2007 17.3.8.6 */
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001013 acktimeout = slottime + sifstime + 3 * ah->coverage_class;
Felix Fietkau42c45682010-02-11 18:07:19 +01001014
1015 /*
1016 * Workaround for early ACK timeouts, add an offset to match the
1017 * initval's 64us ack timeout value.
1018 * This was initially only meant to work around an issue with delayed
1019 * BA frames in some implementations, but it has been found to fix ACK
1020 * timeout issues in other cases as well.
1021 */
1022 if (conf->channel && conf->channel->band == IEEE80211_BAND_2GHZ)
1023 acktimeout += 64 - sifstime - ah->slottime;
1024
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001025 ath9k_hw_set_sifs_time(ah, sifstime);
1026 ath9k_hw_setslottime(ah, slottime);
Felix Fietkau0005baf2010-01-15 02:33:40 +01001027 ath9k_hw_set_ack_timeout(ah, acktimeout);
1028 ath9k_hw_set_cts_timeout(ah, acktimeout);
Sujith2660b812009-02-09 13:27:26 +05301029 if (ah->globaltxtimeout != (u32) -1)
1030 ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001031
1032 REG_WRITE(ah, AR_D_GBL_IFS_EIFS, ath9k_hw_mac_to_clks(ah, eifs));
1033 REG_RMW(ah, AR_USEC,
1034 (common->clockrate - 1) |
1035 SM(rx_lat, AR_USEC_RX_LAT) |
1036 SM(tx_lat, AR_USEC_TX_LAT),
1037 AR_USEC_TX_LAT | AR_USEC_RX_LAT | AR_USEC_USEC);
1038
Sujithf1dc5602008-10-29 10:16:30 +05301039}
Felix Fietkau0005baf2010-01-15 02:33:40 +01001040EXPORT_SYMBOL(ath9k_hw_init_global_settings);
Sujithf1dc5602008-10-29 10:16:30 +05301041
Sujith285f2dd2010-01-08 10:36:07 +05301042void ath9k_hw_deinit(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001043{
Luis R. Rodriguez211f5852009-10-06 21:19:07 -04001044 struct ath_common *common = ath9k_hw_common(ah);
1045
Sujith736b3a22010-03-17 14:25:24 +05301046 if (common->state < ATH_HW_INITIALIZED)
Luis R. Rodriguez211f5852009-10-06 21:19:07 -04001047 goto free_hw;
1048
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001049 ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
Luis R. Rodriguez211f5852009-10-06 21:19:07 -04001050
1051free_hw:
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001052 ath9k_hw_rf_free_ext_banks(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001053}
Sujith285f2dd2010-01-08 10:36:07 +05301054EXPORT_SYMBOL(ath9k_hw_deinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001055
Sujithf1dc5602008-10-29 10:16:30 +05301056/*******/
1057/* INI */
1058/*******/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001059
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001060u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
Bob Copeland3a702e42009-03-30 22:30:29 -04001061{
1062 u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);
1063
1064 if (IS_CHAN_B(chan))
1065 ctl |= CTL_11B;
1066 else if (IS_CHAN_G(chan))
1067 ctl |= CTL_11G;
1068 else
1069 ctl |= CTL_11A;
1070
1071 return ctl;
1072}
1073
Sujithf1dc5602008-10-29 10:16:30 +05301074/****************************************/
1075/* Reset and Channel Switching Routines */
1076/****************************************/
1077
Sujithcbe61d82009-02-09 13:27:12 +05301078static inline void ath9k_hw_set_dma(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301079{
Felix Fietkau57b32222010-04-15 17:39:22 -04001080 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301081
Sujith7d0d0df2010-04-16 11:53:57 +05301082 ENABLE_REGWRITE_BUFFER(ah);
1083
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001084 /*
1085 * set AHB_MODE not to do cacheline prefetches
1086 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001087 if (!AR_SREV_9300_20_OR_LATER(ah))
1088 REG_SET_BIT(ah, AR_AHB_MODE, AR_AHB_PREFETCH_RD_EN);
Sujithf1dc5602008-10-29 10:16:30 +05301089
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001090 /*
1091 * let mac dma reads be in 128 byte chunks
1092 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001093 REG_RMW(ah, AR_TXCFG, AR_TXCFG_DMASZ_128B, AR_TXCFG_DMASZ_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05301094
Sujith7d0d0df2010-04-16 11:53:57 +05301095 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301096
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001097 /*
1098 * Restore TX Trigger Level to its pre-reset value.
1099 * The initial value depends on whether aggregation is enabled, and is
1100 * adjusted whenever underruns are detected.
1101 */
Felix Fietkau57b32222010-04-15 17:39:22 -04001102 if (!AR_SREV_9300_20_OR_LATER(ah))
1103 REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
Sujithf1dc5602008-10-29 10:16:30 +05301104
Sujith7d0d0df2010-04-16 11:53:57 +05301105 ENABLE_REGWRITE_BUFFER(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301106
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001107 /*
1108 * let mac dma writes be in 128 byte chunks
1109 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001110 REG_RMW(ah, AR_RXCFG, AR_RXCFG_DMASZ_128B, AR_RXCFG_DMASZ_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05301111
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001112 /*
1113 * Setup receive FIFO threshold to hold off TX activities
1114 */
Sujithf1dc5602008-10-29 10:16:30 +05301115 REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);
1116
Felix Fietkau57b32222010-04-15 17:39:22 -04001117 if (AR_SREV_9300_20_OR_LATER(ah)) {
1118 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
1119 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);
1120
1121 ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
1122 ah->caps.rx_status_len);
1123 }
1124
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001125 /*
1126 * reduce the number of usable entries in PCU TXBUF to avoid
1127 * wrap around issues.
1128 */
Sujithf1dc5602008-10-29 10:16:30 +05301129 if (AR_SREV_9285(ah)) {
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001130 /* For AR9285 the number of Fifos are reduced to half.
1131 * So set the usable tx buf size also to half to
1132 * avoid data/delimiter underruns
1133 */
Sujithf1dc5602008-10-29 10:16:30 +05301134 REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
1135 AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001136 } else if (!AR_SREV_9271(ah)) {
Sujithf1dc5602008-10-29 10:16:30 +05301137 REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
1138 AR_PCU_TXBUF_CTRL_USABLE_SIZE);
1139 }
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -04001140
Sujith7d0d0df2010-04-16 11:53:57 +05301141 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301142
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -04001143 if (AR_SREV_9300_20_OR_LATER(ah))
1144 ath9k_hw_reset_txstatus_ring(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301145}
1146
Sujithcbe61d82009-02-09 13:27:12 +05301147static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
Sujithf1dc5602008-10-29 10:16:30 +05301148{
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001149 u32 mask = AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC;
1150 u32 set = AR_STA_ID1_KSRCH_MODE;
Sujithf1dc5602008-10-29 10:16:30 +05301151
Sujithf1dc5602008-10-29 10:16:30 +05301152 switch (opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08001153 case NL80211_IFTYPE_ADHOC:
Pat Erley9cb54122009-03-20 22:59:59 -04001154 case NL80211_IFTYPE_MESH_POINT:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001155 set |= AR_STA_ID1_ADHOC;
Sujithf1dc5602008-10-29 10:16:30 +05301156 REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1157 break;
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001158 case NL80211_IFTYPE_AP:
1159 set |= AR_STA_ID1_STA_AP;
1160 /* fall through */
Colin McCabed97809d2008-12-01 13:38:55 -08001161 case NL80211_IFTYPE_STATION:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001162 REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
Sujithf1dc5602008-10-29 10:16:30 +05301163 break;
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +05301164 default:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001165 if (!ah->is_monitoring)
1166 set = 0;
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +05301167 break;
Sujithf1dc5602008-10-29 10:16:30 +05301168 }
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001169 REG_RMW(ah, AR_STA_ID1, set, mask);
Sujithf1dc5602008-10-29 10:16:30 +05301170}
1171
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001172void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
1173 u32 *coef_mantissa, u32 *coef_exponent)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001174{
1175 u32 coef_exp, coef_man;
1176
1177 for (coef_exp = 31; coef_exp > 0; coef_exp--)
1178 if ((coef_scaled >> coef_exp) & 0x1)
1179 break;
1180
1181 coef_exp = 14 - (coef_exp - COEF_SCALE_S);
1182
1183 coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));
1184
1185 *coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
1186 *coef_exponent = coef_exp - 16;
1187}
1188
Sujithcbe61d82009-02-09 13:27:12 +05301189static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
Sujithf1dc5602008-10-29 10:16:30 +05301190{
1191 u32 rst_flags;
1192 u32 tmpReg;
1193
Sujith70768492009-02-16 13:23:12 +05301194 if (AR_SREV_9100(ah)) {
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001195 REG_RMW_FIELD(ah, AR_RTC_DERIVED_CLK,
1196 AR_RTC_DERIVED_CLK_PERIOD, 1);
Sujith70768492009-02-16 13:23:12 +05301197 (void)REG_READ(ah, AR_RTC_DERIVED_CLK);
1198 }
1199
Sujith7d0d0df2010-04-16 11:53:57 +05301200 ENABLE_REGWRITE_BUFFER(ah);
1201
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001202 if (AR_SREV_9300_20_OR_LATER(ah)) {
1203 REG_WRITE(ah, AR_WA, ah->WARegVal);
1204 udelay(10);
1205 }
1206
Sujithf1dc5602008-10-29 10:16:30 +05301207 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1208 AR_RTC_FORCE_WAKE_ON_INT);
1209
1210 if (AR_SREV_9100(ah)) {
1211 rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
1212 AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
1213 } else {
1214 tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
1215 if (tmpReg &
1216 (AR_INTR_SYNC_LOCAL_TIMEOUT |
1217 AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001218 u32 val;
Sujithf1dc5602008-10-29 10:16:30 +05301219 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001220
1221 val = AR_RC_HOSTIF;
1222 if (!AR_SREV_9300_20_OR_LATER(ah))
1223 val |= AR_RC_AHB;
1224 REG_WRITE(ah, AR_RC, val);
1225
1226 } else if (!AR_SREV_9300_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05301227 REG_WRITE(ah, AR_RC, AR_RC_AHB);
Sujithf1dc5602008-10-29 10:16:30 +05301228
1229 rst_flags = AR_RTC_RC_MAC_WARM;
1230 if (type == ATH9K_RESET_COLD)
1231 rst_flags |= AR_RTC_RC_MAC_COLD;
1232 }
1233
Gabor Juhos7d95847c2011-06-21 11:23:51 +02001234 if (AR_SREV_9330(ah)) {
1235 int npend = 0;
1236 int i;
1237
1238 /* AR9330 WAR:
1239 * call external reset function to reset WMAC if:
1240 * - doing a cold reset
1241 * - we have pending frames in the TX queues
1242 */
1243
1244 for (i = 0; i < AR_NUM_QCU; i++) {
1245 npend = ath9k_hw_numtxpending(ah, i);
1246 if (npend)
1247 break;
1248 }
1249
1250 if (ah->external_reset &&
1251 (npend || type == ATH9K_RESET_COLD)) {
1252 int reset_err = 0;
1253
1254 ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
1255 "reset MAC via external reset\n");
1256
1257 reset_err = ah->external_reset();
1258 if (reset_err) {
1259 ath_err(ath9k_hw_common(ah),
1260 "External reset failed, err=%d\n",
1261 reset_err);
1262 return false;
1263 }
1264
1265 REG_WRITE(ah, AR_RTC_RESET, 1);
1266 }
1267 }
1268
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001269 REG_WRITE(ah, AR_RTC_RC, rst_flags);
Sujith7d0d0df2010-04-16 11:53:57 +05301270
1271 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301272
Sujithf1dc5602008-10-29 10:16:30 +05301273 udelay(50);
1274
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001275 REG_WRITE(ah, AR_RTC_RC, 0);
Sujith0caa7b12009-02-16 13:23:20 +05301276 if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
Joe Perches226afe62010-12-02 19:12:37 -08001277 ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
1278 "RTC stuck in MAC reset\n");
Sujithf1dc5602008-10-29 10:16:30 +05301279 return false;
1280 }
1281
1282 if (!AR_SREV_9100(ah))
1283 REG_WRITE(ah, AR_RC, 0);
1284
Sujithf1dc5602008-10-29 10:16:30 +05301285 if (AR_SREV_9100(ah))
1286 udelay(50);
1287
1288 return true;
1289}
1290
Sujithcbe61d82009-02-09 13:27:12 +05301291static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301292{
Sujith7d0d0df2010-04-16 11:53:57 +05301293 ENABLE_REGWRITE_BUFFER(ah);
1294
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001295 if (AR_SREV_9300_20_OR_LATER(ah)) {
1296 REG_WRITE(ah, AR_WA, ah->WARegVal);
1297 udelay(10);
1298 }
1299
Sujithf1dc5602008-10-29 10:16:30 +05301300 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1301 AR_RTC_FORCE_WAKE_ON_INT);
1302
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001303 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301304 REG_WRITE(ah, AR_RC, AR_RC_AHB);
1305
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001306 REG_WRITE(ah, AR_RTC_RESET, 0);
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301307
Sujith7d0d0df2010-04-16 11:53:57 +05301308 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301309
Senthil Balasubramanian84e21692010-04-15 17:38:30 -04001310 if (!AR_SREV_9300_20_OR_LATER(ah))
1311 udelay(2);
1312
1313 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301314 REG_WRITE(ah, AR_RC, 0);
1315
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001316 REG_WRITE(ah, AR_RTC_RESET, 1);
Sujithf1dc5602008-10-29 10:16:30 +05301317
1318 if (!ath9k_hw_wait(ah,
1319 AR_RTC_STATUS,
1320 AR_RTC_STATUS_M,
Sujith0caa7b12009-02-16 13:23:20 +05301321 AR_RTC_STATUS_ON,
1322 AH_WAIT_TIMEOUT)) {
Joe Perches226afe62010-12-02 19:12:37 -08001323 ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
1324 "RTC not waking up\n");
Sujithf1dc5602008-10-29 10:16:30 +05301325 return false;
1326 }
1327
Sujithf1dc5602008-10-29 10:16:30 +05301328 return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
1329}
1330
Sujithcbe61d82009-02-09 13:27:12 +05301331static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
Sujithf1dc5602008-10-29 10:16:30 +05301332{
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001333 if (AR_SREV_9300_20_OR_LATER(ah)) {
1334 REG_WRITE(ah, AR_WA, ah->WARegVal);
1335 udelay(10);
1336 }
1337
Sujithf1dc5602008-10-29 10:16:30 +05301338 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
1339 AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);
1340
1341 switch (type) {
1342 case ATH9K_RESET_POWER_ON:
1343 return ath9k_hw_set_reset_power_on(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301344 case ATH9K_RESET_WARM:
1345 case ATH9K_RESET_COLD:
1346 return ath9k_hw_set_reset(ah, type);
Sujithf1dc5602008-10-29 10:16:30 +05301347 default:
1348 return false;
1349 }
1350}
1351
Sujithcbe61d82009-02-09 13:27:12 +05301352static bool ath9k_hw_chip_reset(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301353 struct ath9k_channel *chan)
1354{
Vivek Natarajan42abfbe2009-09-17 09:27:59 +05301355 if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)) {
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +05301356 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON))
1357 return false;
1358 } else if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
Sujithf1dc5602008-10-29 10:16:30 +05301359 return false;
1360
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001361 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05301362 return false;
1363
Sujith2660b812009-02-09 13:27:26 +05301364 ah->chip_fullsleep = false;
Sujithf1dc5602008-10-29 10:16:30 +05301365 ath9k_hw_init_pll(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301366 ath9k_hw_set_rfmode(ah, chan);
1367
1368 return true;
1369}
1370
Sujithcbe61d82009-02-09 13:27:12 +05301371static bool ath9k_hw_channel_change(struct ath_hw *ah,
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001372 struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05301373{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001374 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001375 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001376 struct ieee80211_channel *channel = chan->chan;
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001377 u32 qnum;
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001378 int r;
Sujithf1dc5602008-10-29 10:16:30 +05301379
1380 for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
1381 if (ath9k_hw_numtxpending(ah, qnum)) {
Joe Perches226afe62010-12-02 19:12:37 -08001382 ath_dbg(common, ATH_DBG_QUEUE,
1383 "Transmit frames pending on queue %d\n", qnum);
Sujithf1dc5602008-10-29 10:16:30 +05301384 return false;
1385 }
1386 }
1387
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001388 if (!ath9k_hw_rfbus_req(ah)) {
Joe Perches38002762010-12-02 19:12:36 -08001389 ath_err(common, "Could not kill baseband RX\n");
Sujithf1dc5602008-10-29 10:16:30 +05301390 return false;
1391 }
1392
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001393 ath9k_hw_set_channel_regs(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301394
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001395 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001396 if (r) {
Joe Perches38002762010-12-02 19:12:36 -08001397 ath_err(common, "Failed to set channel\n");
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001398 return false;
Sujithf1dc5602008-10-29 10:16:30 +05301399 }
Felix Fietkaudfdac8a2010-10-08 22:13:51 +02001400 ath9k_hw_set_clockrate(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301401
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07001402 ah->eep_ops->set_txpower(ah, chan,
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001403 ath9k_regd_get_ctl(regulatory, chan),
Sujithf74df6f2009-02-09 13:27:24 +05301404 channel->max_antenna_gain * 2,
1405 channel->max_power * 2,
1406 min((u32) MAX_RATE_POWER,
Felix Fietkaude40f312010-10-20 03:08:53 +02001407 (u32) regulatory->power_limit), false);
Sujithf1dc5602008-10-29 10:16:30 +05301408
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001409 ath9k_hw_rfbus_done(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301410
1411 if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
1412 ath9k_hw_set_delta_slope(ah, chan);
1413
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001414 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301415
Sujithf1dc5602008-10-29 10:16:30 +05301416 return true;
1417}
1418
Felix Fietkau691680b2011-03-19 13:55:38 +01001419static void ath9k_hw_apply_gpio_override(struct ath_hw *ah)
1420{
1421 u32 gpio_mask = ah->gpio_mask;
1422 int i;
1423
1424 for (i = 0; gpio_mask; i++, gpio_mask >>= 1) {
1425 if (!(gpio_mask & 1))
1426 continue;
1427
1428 ath9k_hw_cfg_output(ah, i, AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
1429 ath9k_hw_set_gpio(ah, i, !!(ah->gpio_val & BIT(i)));
1430 }
1431}
1432
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001433bool ath9k_hw_check_alive(struct ath_hw *ah)
Johannes Berg3b319aa2009-06-13 14:50:26 +05301434{
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001435 int count = 50;
1436 u32 reg;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301437
Felix Fietkaue17f83e2010-09-22 12:34:53 +02001438 if (AR_SREV_9285_12_OR_LATER(ah))
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001439 return true;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301440
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001441 do {
1442 reg = REG_READ(ah, AR_OBS_BUS_1);
1443
1444 if ((reg & 0x7E7FFFEF) == 0x00702400)
1445 continue;
1446
1447 switch (reg & 0x7E000B00) {
1448 case 0x1E000000:
1449 case 0x52000B00:
1450 case 0x18000B00:
1451 continue;
1452 default:
1453 return true;
1454 }
1455 } while (count-- > 0);
1456
1457 return false;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301458}
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001459EXPORT_SYMBOL(ath9k_hw_check_alive);
Johannes Berg3b319aa2009-06-13 14:50:26 +05301460
Sujithcbe61d82009-02-09 13:27:12 +05301461int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001462 struct ath9k_hw_cal_data *caldata, bool bChannelChange)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001463{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07001464 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001465 u32 saveLedState;
Sujith2660b812009-02-09 13:27:26 +05301466 struct ath9k_channel *curchan = ah->curchan;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001467 u32 saveDefAntenna;
1468 u32 macStaId1;
Sujith46fe7822009-09-17 09:25:25 +05301469 u64 tsf = 0;
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001470 int i, r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001471
Luis R. Rodriguez43c27612009-09-13 21:07:07 -07001472 ah->txchainmask = common->tx_chainmask;
1473 ah->rxchainmask = common->rx_chainmask;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001474
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001475 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001476 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001477
Felix Fietkaud9891c72010-09-29 17:15:27 +02001478 if (curchan && !ah->chip_fullsleep)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001479 ath9k_hw_getnf(ah, curchan);
1480
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001481 ah->caldata = caldata;
1482 if (caldata &&
1483 (chan->channel != caldata->channel ||
1484 (chan->channelFlags & ~CHANNEL_CW_INT) !=
1485 (caldata->channelFlags & ~CHANNEL_CW_INT))) {
1486 /* Operating channel changed, reset channel calibration data */
1487 memset(caldata, 0, sizeof(*caldata));
1488 ath9k_init_nfcal_hist_buffer(ah, chan);
1489 }
Felix Fietkauf23fba42011-07-28 14:08:56 +02001490 ah->noise = ath9k_hw_getchan_noise(ah, chan);
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001491
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001492 if (bChannelChange &&
Sujith2660b812009-02-09 13:27:26 +05301493 (ah->chip_fullsleep != true) &&
1494 (ah->curchan != NULL) &&
1495 (chan->channel != ah->curchan->channel) &&
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001496 ((chan->channelFlags & CHANNEL_ALL) ==
Sujith2660b812009-02-09 13:27:26 +05301497 (ah->curchan->channelFlags & CHANNEL_ALL)) &&
Rajkumar Manoharan58d7e0f2010-09-08 15:57:12 +05301498 (!AR_SREV_9280(ah) || AR_DEVID_7010(ah))) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001499
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001500 if (ath9k_hw_channel_change(ah, chan)) {
Sujith2660b812009-02-09 13:27:26 +05301501 ath9k_hw_loadnf(ah, ah->curchan);
Felix Fietkau00c86592010-07-30 21:02:09 +02001502 ath9k_hw_start_nfcal(ah, true);
Rajkumar Manoharanc2ba3342010-09-03 16:00:00 +05301503 if (AR_SREV_9271(ah))
1504 ar9002_hw_load_ani_reg(ah, chan);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001505 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001506 }
1507 }
1508
1509 saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
1510 if (saveDefAntenna == 0)
1511 saveDefAntenna = 1;
1512
1513 macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;
1514
Sujith46fe7822009-09-17 09:25:25 +05301515 /* For chips on which RTC reset is done, save TSF before it gets cleared */
Felix Fietkauf860d522010-06-30 02:07:48 +02001516 if (AR_SREV_9100(ah) ||
1517 (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)))
Sujith46fe7822009-09-17 09:25:25 +05301518 tsf = ath9k_hw_gettsf64(ah);
1519
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001520 saveLedState = REG_READ(ah, AR_CFG_LED) &
1521 (AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
1522 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);
1523
1524 ath9k_hw_mark_phy_inactive(ah);
1525
Vasanthakumar Thiagarajan45ef6a02010-12-15 07:30:53 -08001526 ah->paprd_table_write_done = false;
1527
Sujith05020d22010-03-17 14:25:23 +05301528 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001529 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1530 REG_WRITE(ah,
1531 AR9271_RESET_POWER_DOWN_CONTROL,
1532 AR9271_RADIO_RF_RST);
1533 udelay(50);
1534 }
1535
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001536 if (!ath9k_hw_chip_reset(ah, chan)) {
Joe Perches38002762010-12-02 19:12:36 -08001537 ath_err(common, "Chip reset failed\n");
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001538 return -EINVAL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001539 }
1540
Sujith05020d22010-03-17 14:25:23 +05301541 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001542 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1543 ah->htc_reset_init = false;
1544 REG_WRITE(ah,
1545 AR9271_RESET_POWER_DOWN_CONTROL,
1546 AR9271_GATE_MAC_CTL);
1547 udelay(50);
1548 }
1549
Sujith46fe7822009-09-17 09:25:25 +05301550 /* Restore TSF */
Felix Fietkauf860d522010-06-30 02:07:48 +02001551 if (tsf)
Sujith46fe7822009-09-17 09:25:25 +05301552 ath9k_hw_settsf64(ah, tsf);
1553
Felix Fietkau7a370812010-09-22 12:34:52 +02001554 if (AR_SREV_9280_20_OR_LATER(ah))
Vasanthakumar Thiagarajan369391d2009-01-21 19:24:13 +05301555 REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001556
Sujithe9141f72010-06-01 15:14:10 +05301557 if (!AR_SREV_9300_20_OR_LATER(ah))
1558 ar9002_hw_enable_async_fifo(ah);
1559
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001560 r = ath9k_hw_process_ini(ah, chan);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001561 if (r)
1562 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001563
Felix Fietkauf860d522010-06-30 02:07:48 +02001564 /*
1565 * Some AR91xx SoC devices frequently fail to accept TSF writes
1566 * right after the chip reset. When that happens, write a new
1567 * value after the initvals have been applied, with an offset
1568 * based on measured time difference
1569 */
1570 if (AR_SREV_9100(ah) && (ath9k_hw_gettsf64(ah) < tsf)) {
1571 tsf += 1500;
1572 ath9k_hw_settsf64(ah, tsf);
1573 }
1574
Jouni Malinen0ced0e12009-01-08 13:32:13 +02001575 /* Setup MFP options for CCMP */
1576 if (AR_SREV_9280_20_OR_LATER(ah)) {
1577 /* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
1578 * frames when constructing CCMP AAD. */
1579 REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
1580 0xc7ff);
1581 ah->sw_mgmt_crypto = false;
1582 } else if (AR_SREV_9160_10_OR_LATER(ah)) {
1583 /* Disable hardware crypto for management frames */
1584 REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
1585 AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
1586 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
1587 AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
1588 ah->sw_mgmt_crypto = true;
1589 } else
1590 ah->sw_mgmt_crypto = true;
1591
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001592 if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
1593 ath9k_hw_set_delta_slope(ah, chan);
1594
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001595 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithd6509152009-03-13 08:56:05 +05301596 ah->eep_ops->set_board_values(ah, chan);
Luis R. Rodrigueza7765822009-10-19 02:33:45 -04001597
Sujith7d0d0df2010-04-16 11:53:57 +05301598 ENABLE_REGWRITE_BUFFER(ah);
1599
Luis R. Rodriguez15107182009-09-10 09:22:37 -07001600 REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(common->macaddr));
1601 REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(common->macaddr + 4)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001602 | macStaId1
1603 | AR_STA_ID1_RTS_USE_DEF
Sujith2660b812009-02-09 13:27:26 +05301604 | (ah->config.
Sujith60b67f52008-08-07 10:52:38 +05301605 ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
Sujith2660b812009-02-09 13:27:26 +05301606 | ah->sta_id1_defaults);
Luis R. Rodriguez13b81552009-09-10 17:52:45 -07001607 ath_hw_setbssidmask(common);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001608 REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
Luis R. Rodriguez3453ad82009-09-10 08:57:00 -07001609 ath9k_hw_write_associd(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001610 REG_WRITE(ah, AR_ISR, ~0);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001611 REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);
1612
Sujith7d0d0df2010-04-16 11:53:57 +05301613 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301614
Sujith Manoharan00e00032011-01-26 21:59:05 +05301615 ath9k_hw_set_operating_mode(ah, ah->opmode);
1616
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001617 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001618 if (r)
1619 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001620
Felix Fietkaudfdac8a2010-10-08 22:13:51 +02001621 ath9k_hw_set_clockrate(ah);
1622
Sujith7d0d0df2010-04-16 11:53:57 +05301623 ENABLE_REGWRITE_BUFFER(ah);
1624
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001625 for (i = 0; i < AR_NUM_DCU; i++)
1626 REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);
1627
Sujith7d0d0df2010-04-16 11:53:57 +05301628 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301629
Sujith2660b812009-02-09 13:27:26 +05301630 ah->intr_txqs = 0;
Felix Fietkauf4c607d2011-03-23 20:57:28 +01001631 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001632 ath9k_hw_resettxqueue(ah, i);
1633
Sujith2660b812009-02-09 13:27:26 +05301634 ath9k_hw_init_interrupt_masks(ah, ah->opmode);
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001635 ath9k_hw_ani_cache_ini_regs(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001636 ath9k_hw_init_qos(ah);
1637
Sujith2660b812009-02-09 13:27:26 +05301638 if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
Felix Fietkau55821322010-12-17 00:57:01 +01001639 ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
Johannes Berg3b319aa2009-06-13 14:50:26 +05301640
Felix Fietkau0005baf2010-01-15 02:33:40 +01001641 ath9k_hw_init_global_settings(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001642
Felix Fietkaufe2b6af2011-07-09 11:12:51 +07001643 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
1644 REG_SET_BIT(ah, AR_MAC_PCU_LOGIC_ANALYZER,
1645 AR_MAC_PCU_LOGIC_ANALYZER_DISBUG20768);
1646 REG_RMW_FIELD(ah, AR_AHB_MODE, AR_AHB_CUSTOM_BURST_EN,
1647 AR_AHB_CUSTOM_BURST_ASYNC_FIFO_VAL);
1648 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
1649 AR_PCU_MISC_MODE2_ENABLE_AGGWEP);
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05301650 }
1651
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001652 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PRESERVE_SEQNUM);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001653
1654 ath9k_hw_set_dma(ah);
1655
1656 REG_WRITE(ah, AR_OBS, 8);
1657
Sujith0ce024c2009-12-14 14:57:00 +05301658 if (ah->config.rx_intr_mitigation) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001659 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
1660 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
1661 }
1662
Vasanthakumar Thiagarajan7f62a132010-04-15 17:39:19 -04001663 if (ah->config.tx_intr_mitigation) {
1664 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
1665 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
1666 }
1667
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001668 ath9k_hw_init_bb(ah, chan);
1669
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001670 if (!ath9k_hw_init_cal(ah, chan))
Joe Perches6badaaf2009-06-28 09:26:32 -07001671 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001672
Sujith7d0d0df2010-04-16 11:53:57 +05301673 ENABLE_REGWRITE_BUFFER(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001674
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001675 ath9k_hw_restore_chainmask(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001676 REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);
1677
Sujith7d0d0df2010-04-16 11:53:57 +05301678 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301679
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001680 /*
1681 * For big endian systems turn on swapping for descriptors
1682 */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001683 if (AR_SREV_9100(ah)) {
1684 u32 mask;
1685 mask = REG_READ(ah, AR_CFG);
1686 if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
Joe Perches226afe62010-12-02 19:12:37 -08001687 ath_dbg(common, ATH_DBG_RESET,
Sujith04bd46382008-11-28 22:18:05 +05301688 "CFG Byte Swap Set 0x%x\n", mask);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001689 } else {
1690 mask =
1691 INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
1692 REG_WRITE(ah, AR_CFG, mask);
Joe Perches226afe62010-12-02 19:12:37 -08001693 ath_dbg(common, ATH_DBG_RESET,
Sujith04bd46382008-11-28 22:18:05 +05301694 "Setting CFG 0x%x\n", REG_READ(ah, AR_CFG));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001695 }
1696 } else {
Sujithcbba8cd2010-06-02 15:53:31 +05301697 if (common->bus_ops->ath_bus_type == ATH_USB) {
1698 /* Configure AR9271 target WLAN */
1699 if (AR_SREV_9271(ah))
1700 REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
1701 else
1702 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1703 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001704#ifdef __BIG_ENDIAN
Gabor Juhos4033bda2011-06-21 11:23:35 +02001705 else if (AR_SREV_9330(ah) || AR_SREV_9340(ah))
Vasanthakumar Thiagarajan2be7bfe2011-04-19 19:29:14 +05301706 REG_RMW(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB, 0);
1707 else
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001708 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001709#endif
1710 }
1711
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07001712 if (ah->btcoex_hw.enabled)
Vasanthakumar Thiagarajan42cc41e2009-08-26 21:08:45 +05301713 ath9k_hw_btcoex_enable(ah);
1714
Rajkumar Manoharan51ac8cb2011-05-20 17:52:13 +05301715 if (AR_SREV_9300_20_OR_LATER(ah)) {
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04001716 ar9003_hw_bb_watchdog_config(ah);
Vasanthakumar Thiagarajand8903a52010-04-15 17:39:25 -04001717
Rajkumar Manoharan51ac8cb2011-05-20 17:52:13 +05301718 ar9003_hw_disable_phy_restart(ah);
1719 }
1720
Felix Fietkau691680b2011-03-19 13:55:38 +01001721 ath9k_hw_apply_gpio_override(ah);
1722
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001723 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001724}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001725EXPORT_SYMBOL(ath9k_hw_reset);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001726
Sujithf1dc5602008-10-29 10:16:30 +05301727/******************************/
1728/* Power Management (Chipset) */
1729/******************************/
1730
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001731/*
1732 * Notify Power Mgt is disabled in self-generated frames.
1733 * If requested, force chip to sleep.
1734 */
Sujithcbe61d82009-02-09 13:27:12 +05301735static void ath9k_set_power_sleep(struct ath_hw *ah, int setChip)
Sujithf1dc5602008-10-29 10:16:30 +05301736{
1737 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
1738 if (setChip) {
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001739 /*
1740 * Clear the RTC force wake bit to allow the
1741 * mac to go to sleep.
1742 */
Sujithf1dc5602008-10-29 10:16:30 +05301743 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
1744 AR_RTC_FORCE_WAKE_EN);
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001745 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05301746 REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
1747
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001748 /* Shutdown chip. Active low */
Sujith14b3af32010-03-17 14:25:18 +05301749 if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah))
Sujith4921be82009-09-18 15:04:27 +05301750 REG_CLR_BIT(ah, (AR_RTC_RESET),
1751 AR_RTC_RESET_EN);
Sujithf1dc5602008-10-29 10:16:30 +05301752 }
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001753
1754 /* Clear Bit 14 of AR_WA after putting chip into Full Sleep mode. */
1755 if (AR_SREV_9300_20_OR_LATER(ah))
1756 REG_WRITE(ah, AR_WA,
1757 ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001758}
1759
Luis R. Rodriguezbbd79af2010-04-15 17:38:16 -04001760/*
1761 * Notify Power Management is enabled in self-generating
1762 * frames. If request, set power mode of chip to
1763 * auto/normal. Duration in units of 128us (1/8 TU).
1764 */
Sujithcbe61d82009-02-09 13:27:12 +05301765static void ath9k_set_power_network_sleep(struct ath_hw *ah, int setChip)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001766{
Sujithf1dc5602008-10-29 10:16:30 +05301767 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
1768 if (setChip) {
Sujith2660b812009-02-09 13:27:26 +05301769 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001770
Sujithf1dc5602008-10-29 10:16:30 +05301771 if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
Luis R. Rodriguezbbd79af2010-04-15 17:38:16 -04001772 /* Set WakeOnInterrupt bit; clear ForceWake bit */
Sujithf1dc5602008-10-29 10:16:30 +05301773 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
1774 AR_RTC_FORCE_WAKE_ON_INT);
1775 } else {
Luis R. Rodriguezbbd79af2010-04-15 17:38:16 -04001776 /*
1777 * Clear the RTC force wake bit to allow the
1778 * mac to go to sleep.
1779 */
Sujithf1dc5602008-10-29 10:16:30 +05301780 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
1781 AR_RTC_FORCE_WAKE_EN);
1782 }
1783 }
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001784
1785 /* Clear Bit 14 of AR_WA after putting chip into Net Sleep mode. */
1786 if (AR_SREV_9300_20_OR_LATER(ah))
1787 REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
Sujithf1dc5602008-10-29 10:16:30 +05301788}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001789
Sujithcbe61d82009-02-09 13:27:12 +05301790static bool ath9k_hw_set_power_awake(struct ath_hw *ah, int setChip)
Sujithf1dc5602008-10-29 10:16:30 +05301791{
1792 u32 val;
1793 int i;
1794
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001795 /* Set Bits 14 and 17 of AR_WA before powering on the chip. */
1796 if (AR_SREV_9300_20_OR_LATER(ah)) {
1797 REG_WRITE(ah, AR_WA, ah->WARegVal);
1798 udelay(10);
1799 }
1800
Sujithf1dc5602008-10-29 10:16:30 +05301801 if (setChip) {
1802 if ((REG_READ(ah, AR_RTC_STATUS) &
1803 AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
1804 if (ath9k_hw_set_reset_reg(ah,
1805 ATH9K_RESET_POWER_ON) != true) {
1806 return false;
1807 }
Luis R. Rodrigueze0412282010-04-15 17:38:15 -04001808 if (!AR_SREV_9300_20_OR_LATER(ah))
1809 ath9k_hw_init_pll(ah, NULL);
Sujithf1dc5602008-10-29 10:16:30 +05301810 }
1811 if (AR_SREV_9100(ah))
1812 REG_SET_BIT(ah, AR_RTC_RESET,
1813 AR_RTC_RESET_EN);
1814
1815 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
1816 AR_RTC_FORCE_WAKE_EN);
1817 udelay(50);
1818
1819 for (i = POWER_UP_TIME / 50; i > 0; i--) {
1820 val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
1821 if (val == AR_RTC_STATUS_ON)
1822 break;
1823 udelay(50);
1824 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
1825 AR_RTC_FORCE_WAKE_EN);
1826 }
1827 if (i == 0) {
Joe Perches38002762010-12-02 19:12:36 -08001828 ath_err(ath9k_hw_common(ah),
1829 "Failed to wakeup in %uus\n",
1830 POWER_UP_TIME / 20);
Sujithf1dc5602008-10-29 10:16:30 +05301831 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001832 }
1833 }
1834
Sujithf1dc5602008-10-29 10:16:30 +05301835 REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
1836
1837 return true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001838}
1839
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001840bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
Sujithf1dc5602008-10-29 10:16:30 +05301841{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001842 struct ath_common *common = ath9k_hw_common(ah);
Sujithcbe61d82009-02-09 13:27:12 +05301843 int status = true, setChip = true;
Sujithf1dc5602008-10-29 10:16:30 +05301844 static const char *modes[] = {
1845 "AWAKE",
1846 "FULL-SLEEP",
1847 "NETWORK SLEEP",
1848 "UNDEFINED"
1849 };
Sujithf1dc5602008-10-29 10:16:30 +05301850
Gabor Juhoscbdec972009-07-24 17:27:22 +02001851 if (ah->power_mode == mode)
1852 return status;
1853
Joe Perches226afe62010-12-02 19:12:37 -08001854 ath_dbg(common, ATH_DBG_RESET, "%s -> %s\n",
1855 modes[ah->power_mode], modes[mode]);
Sujithf1dc5602008-10-29 10:16:30 +05301856
1857 switch (mode) {
1858 case ATH9K_PM_AWAKE:
1859 status = ath9k_hw_set_power_awake(ah, setChip);
1860 break;
1861 case ATH9K_PM_FULL_SLEEP:
1862 ath9k_set_power_sleep(ah, setChip);
Sujith2660b812009-02-09 13:27:26 +05301863 ah->chip_fullsleep = true;
Sujithf1dc5602008-10-29 10:16:30 +05301864 break;
1865 case ATH9K_PM_NETWORK_SLEEP:
1866 ath9k_set_power_network_sleep(ah, setChip);
1867 break;
1868 default:
Joe Perches38002762010-12-02 19:12:36 -08001869 ath_err(common, "Unknown power mode %u\n", mode);
Sujithf1dc5602008-10-29 10:16:30 +05301870 return false;
1871 }
Sujith2660b812009-02-09 13:27:26 +05301872 ah->power_mode = mode;
Sujithf1dc5602008-10-29 10:16:30 +05301873
Luis R. Rodriguez69f4aab2010-12-07 15:13:23 -08001874 /*
1875 * XXX: If this warning never comes up after a while then
1876 * simply keep the ATH_DBG_WARN_ON_ONCE() but make
1877 * ath9k_hw_setpower() return type void.
1878 */
Sujith Manoharan97dcec52010-12-20 08:02:42 +05301879
1880 if (!(ah->ah_flags & AH_UNPLUGGED))
1881 ATH_DBG_WARN_ON_ONCE(!status);
Luis R. Rodriguez69f4aab2010-12-07 15:13:23 -08001882
Sujithf1dc5602008-10-29 10:16:30 +05301883 return status;
1884}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001885EXPORT_SYMBOL(ath9k_hw_setpower);
Sujithf1dc5602008-10-29 10:16:30 +05301886
Sujithf1dc5602008-10-29 10:16:30 +05301887/*******************/
1888/* Beacon Handling */
1889/*******************/
1890
Sujithcbe61d82009-02-09 13:27:12 +05301891void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001892{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001893 int flags = 0;
1894
Sujith7d0d0df2010-04-16 11:53:57 +05301895 ENABLE_REGWRITE_BUFFER(ah);
1896
Sujith2660b812009-02-09 13:27:26 +05301897 switch (ah->opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08001898 case NL80211_IFTYPE_ADHOC:
Pat Erley9cb54122009-03-20 22:59:59 -04001899 case NL80211_IFTYPE_MESH_POINT:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001900 REG_SET_BIT(ah, AR_TXCFG,
1901 AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
Felix Fietkaudd347f22011-03-22 21:54:17 +01001902 REG_WRITE(ah, AR_NEXT_NDP_TIMER, next_beacon +
1903 TU_TO_USEC(ah->atim_window ? ah->atim_window : 1));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001904 flags |= AR_NDP_TIMER_EN;
Colin McCabed97809d2008-12-01 13:38:55 -08001905 case NL80211_IFTYPE_AP:
Felix Fietkaudd347f22011-03-22 21:54:17 +01001906 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, next_beacon);
1907 REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, next_beacon -
1908 TU_TO_USEC(ah->config.dma_beacon_response_time));
1909 REG_WRITE(ah, AR_NEXT_SWBA, next_beacon -
1910 TU_TO_USEC(ah->config.sw_beacon_response_time));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001911 flags |=
1912 AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
1913 break;
Colin McCabed97809d2008-12-01 13:38:55 -08001914 default:
Joe Perches226afe62010-12-02 19:12:37 -08001915 ath_dbg(ath9k_hw_common(ah), ATH_DBG_BEACON,
1916 "%s: unsupported opmode: %d\n",
1917 __func__, ah->opmode);
Colin McCabed97809d2008-12-01 13:38:55 -08001918 return;
1919 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001920 }
1921
Felix Fietkaudd347f22011-03-22 21:54:17 +01001922 REG_WRITE(ah, AR_BEACON_PERIOD, beacon_period);
1923 REG_WRITE(ah, AR_DMA_BEACON_PERIOD, beacon_period);
1924 REG_WRITE(ah, AR_SWBA_PERIOD, beacon_period);
1925 REG_WRITE(ah, AR_NDP_PERIOD, beacon_period);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001926
Sujith7d0d0df2010-04-16 11:53:57 +05301927 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301928
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001929 REG_SET_BIT(ah, AR_TIMER_MODE, flags);
1930}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001931EXPORT_SYMBOL(ath9k_hw_beaconinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001932
Sujithcbe61d82009-02-09 13:27:12 +05301933void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301934 const struct ath9k_beacon_state *bs)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001935{
1936 u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
Sujith2660b812009-02-09 13:27:26 +05301937 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001938 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001939
Sujith7d0d0df2010-04-16 11:53:57 +05301940 ENABLE_REGWRITE_BUFFER(ah);
1941
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001942 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));
1943
1944 REG_WRITE(ah, AR_BEACON_PERIOD,
Rajkumar Manoharanf29f5c02011-05-20 17:52:11 +05301945 TU_TO_USEC(bs->bs_intval));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001946 REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
Rajkumar Manoharanf29f5c02011-05-20 17:52:11 +05301947 TU_TO_USEC(bs->bs_intval));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001948
Sujith7d0d0df2010-04-16 11:53:57 +05301949 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301950
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001951 REG_RMW_FIELD(ah, AR_RSSI_THR,
1952 AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);
1953
Rajkumar Manoharanf29f5c02011-05-20 17:52:11 +05301954 beaconintval = bs->bs_intval;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001955
1956 if (bs->bs_sleepduration > beaconintval)
1957 beaconintval = bs->bs_sleepduration;
1958
1959 dtimperiod = bs->bs_dtimperiod;
1960 if (bs->bs_sleepduration > dtimperiod)
1961 dtimperiod = bs->bs_sleepduration;
1962
1963 if (beaconintval == dtimperiod)
1964 nextTbtt = bs->bs_nextdtim;
1965 else
1966 nextTbtt = bs->bs_nexttbtt;
1967
Joe Perches226afe62010-12-02 19:12:37 -08001968 ath_dbg(common, ATH_DBG_BEACON, "next DTIM %d\n", bs->bs_nextdtim);
1969 ath_dbg(common, ATH_DBG_BEACON, "next beacon %d\n", nextTbtt);
1970 ath_dbg(common, ATH_DBG_BEACON, "beacon period %d\n", beaconintval);
1971 ath_dbg(common, ATH_DBG_BEACON, "DTIM period %d\n", dtimperiod);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001972
Sujith7d0d0df2010-04-16 11:53:57 +05301973 ENABLE_REGWRITE_BUFFER(ah);
1974
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001975 REG_WRITE(ah, AR_NEXT_DTIM,
1976 TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
1977 REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
1978
1979 REG_WRITE(ah, AR_SLEEP1,
1980 SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
1981 | AR_SLEEP1_ASSUME_DTIM);
1982
Sujith60b67f52008-08-07 10:52:38 +05301983 if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001984 beacontimeout = (BEACON_TIMEOUT_VAL << 3);
1985 else
1986 beacontimeout = MIN_BEACON_TIMEOUT_VAL;
1987
1988 REG_WRITE(ah, AR_SLEEP2,
1989 SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
1990
1991 REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
1992 REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
1993
Sujith7d0d0df2010-04-16 11:53:57 +05301994 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301995
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001996 REG_SET_BIT(ah, AR_TIMER_MODE,
1997 AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
1998 AR_DTIM_TIMER_EN);
1999
Sujith4af9cf42009-02-12 10:06:47 +05302000 /* TSF Out of Range Threshold */
2001 REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002002}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002003EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002004
Sujithf1dc5602008-10-29 10:16:30 +05302005/*******************/
2006/* HW Capabilities */
2007/*******************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002008
Felix Fietkau60540692011-07-19 08:46:44 +02002009static u8 fixup_chainmask(u8 chip_chainmask, u8 eeprom_chainmask)
2010{
2011 eeprom_chainmask &= chip_chainmask;
2012 if (eeprom_chainmask)
2013 return eeprom_chainmask;
2014 else
2015 return chip_chainmask;
2016}
2017
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002018int ath9k_hw_fill_cap_info(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002019{
Sujith2660b812009-02-09 13:27:26 +05302020 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002021 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002022 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07002023 struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
Felix Fietkau60540692011-07-19 08:46:44 +02002024 unsigned int chip_chainmask;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002025
Sujith Manoharan0ff2b5c2011-04-20 11:00:34 +05302026 u16 eeval;
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -08002027 u8 ant_div_ctl1, tx_chainmask, rx_chainmask;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002028
Sujithf74df6f2009-02-09 13:27:24 +05302029 eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002030 regulatory->current_rd = eeval;
Sujithf1dc5602008-10-29 10:16:30 +05302031
Sujithf74df6f2009-02-09 13:27:24 +05302032 eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_1);
Felix Fietkaue17f83e2010-09-22 12:34:53 +02002033 if (AR_SREV_9285_12_OR_LATER(ah))
Sujithfec0de12009-02-12 10:06:43 +05302034 eeval |= AR9285_RDEXT_DEFAULT;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002035 regulatory->current_rd_ext = eeval;
Sujithf1dc5602008-10-29 10:16:30 +05302036
Sujith2660b812009-02-09 13:27:26 +05302037 if (ah->opmode != NL80211_IFTYPE_AP &&
Sujithd535a422009-02-09 13:27:06 +05302038 ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002039 if (regulatory->current_rd == 0x64 ||
2040 regulatory->current_rd == 0x65)
2041 regulatory->current_rd += 5;
2042 else if (regulatory->current_rd == 0x41)
2043 regulatory->current_rd = 0x43;
Joe Perches226afe62010-12-02 19:12:37 -08002044 ath_dbg(common, ATH_DBG_REGULATORY,
2045 "regdomain mapped to 0x%x\n", regulatory->current_rd);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002046 }
Sujithdc2222a2008-08-14 13:26:55 +05302047
Sujithf74df6f2009-02-09 13:27:24 +05302048 eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002049 if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
Joe Perches38002762010-12-02 19:12:36 -08002050 ath_err(common,
2051 "no band has been marked as supported in EEPROM\n");
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002052 return -EINVAL;
2053 }
2054
Felix Fietkaud4659912010-10-14 16:02:39 +02002055 if (eeval & AR5416_OPFLAGS_11A)
2056 pCap->hw_caps |= ATH9K_HW_CAP_5GHZ;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002057
Felix Fietkaud4659912010-10-14 16:02:39 +02002058 if (eeval & AR5416_OPFLAGS_11G)
2059 pCap->hw_caps |= ATH9K_HW_CAP_2GHZ;
Sujithf1dc5602008-10-29 10:16:30 +05302060
Felix Fietkau60540692011-07-19 08:46:44 +02002061 if (AR_SREV_9485(ah) || AR_SREV_9285(ah) || AR_SREV_9330(ah))
2062 chip_chainmask = 1;
2063 else if (!AR_SREV_9280_20_OR_LATER(ah))
2064 chip_chainmask = 7;
2065 else if (!AR_SREV_9300_20_OR_LATER(ah) || AR_SREV_9340(ah))
2066 chip_chainmask = 3;
2067 else
2068 chip_chainmask = 7;
2069
Sujithf74df6f2009-02-09 13:27:24 +05302070 pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002071 /*
2072 * For AR9271 we will temporarilly uses the rx chainmax as read from
2073 * the EEPROM.
2074 */
Sujith8147f5d2009-02-20 15:13:23 +05302075 if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002076 !(eeval & AR5416_OPFLAGS_11A) &&
2077 !(AR_SREV_9271(ah)))
2078 /* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
Sujith8147f5d2009-02-20 15:13:23 +05302079 pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
Felix Fietkau598cdd52011-03-19 13:55:42 +01002080 else if (AR_SREV_9100(ah))
2081 pCap->rx_chainmask = 0x7;
Sujith8147f5d2009-02-20 15:13:23 +05302082 else
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002083 /* Use rx_chainmask from EEPROM. */
Sujith8147f5d2009-02-20 15:13:23 +05302084 pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05302085
Felix Fietkau60540692011-07-19 08:46:44 +02002086 pCap->tx_chainmask = fixup_chainmask(chip_chainmask, pCap->tx_chainmask);
2087 pCap->rx_chainmask = fixup_chainmask(chip_chainmask, pCap->rx_chainmask);
2088
Felix Fietkau7a370812010-09-22 12:34:52 +02002089 ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
Sujithf1dc5602008-10-29 10:16:30 +05302090
Felix Fietkau02d2ebb2010-11-22 15:39:39 +01002091 /* enable key search for every frame in an aggregate */
2092 if (AR_SREV_9300_20_OR_LATER(ah))
2093 ah->misc_mode |= AR_PCU_ALWAYS_PERFORM_KEYSEARCH;
2094
Bruno Randolfce2220d2010-09-17 11:36:25 +09002095 common->crypt_caps |= ATH_CRYPT_CAP_CIPHER_AESCCM;
2096
Felix Fietkau0db156e2011-03-23 20:57:29 +01002097 if (ah->hw_version.devid != AR2427_DEVID_PCIE)
Sujithf1dc5602008-10-29 10:16:30 +05302098 pCap->hw_caps |= ATH9K_HW_CAP_HT;
2099 else
2100 pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
2101
Sujith5b5fa352010-03-17 14:25:15 +05302102 if (AR_SREV_9271(ah))
2103 pCap->num_gpio_pins = AR9271_NUM_GPIO;
Sujith88c1f4f2010-06-30 14:46:31 +05302104 else if (AR_DEVID_7010(ah))
2105 pCap->num_gpio_pins = AR7010_NUM_GPIO;
Felix Fietkaue17f83e2010-09-22 12:34:53 +02002106 else if (AR_SREV_9285_12_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302107 pCap->num_gpio_pins = AR9285_NUM_GPIO;
Felix Fietkau7a370812010-09-22 12:34:52 +02002108 else if (AR_SREV_9280_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302109 pCap->num_gpio_pins = AR928X_NUM_GPIO;
2110 else
2111 pCap->num_gpio_pins = AR_NUM_GPIO;
2112
Sujithf1dc5602008-10-29 10:16:30 +05302113 if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah)) {
2114 pCap->hw_caps |= ATH9K_HW_CAP_CST;
2115 pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
2116 } else {
2117 pCap->rts_aggr_limit = (8 * 1024);
2118 }
2119
Senthil Balasubramaniane97275c2008-11-13 18:00:02 +05302120#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
Sujith2660b812009-02-09 13:27:26 +05302121 ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
2122 if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
2123 ah->rfkill_gpio =
2124 MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
2125 ah->rfkill_polarity =
2126 MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
Sujithf1dc5602008-10-29 10:16:30 +05302127
2128 pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
2129 }
2130#endif
Vasanthakumar Thiagarajand5d11542010-05-17 18:57:56 -07002131 if (AR_SREV_9271(ah) || AR_SREV_9300_20_OR_LATER(ah))
Vivek Natarajanbde748a2010-04-05 14:48:05 +05302132 pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
2133 else
2134 pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
Sujithf1dc5602008-10-29 10:16:30 +05302135
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05302136 if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302137 pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
2138 else
2139 pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
2140
Vivek Natarajana6ef5302011-04-26 10:39:53 +05302141 if (common->btcoex_enabled) {
2142 if (AR_SREV_9300_20_OR_LATER(ah)) {
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07002143 btcoex_hw->scheme = ATH_BTCOEX_CFG_3WIRE;
Vivek Natarajana6ef5302011-04-26 10:39:53 +05302144 btcoex_hw->btactive_gpio = ATH_BTACTIVE_GPIO_9300;
2145 btcoex_hw->wlanactive_gpio = ATH_WLANACTIVE_GPIO_9300;
2146 btcoex_hw->btpriority_gpio = ATH_BTPRIORITY_GPIO_9300;
2147 } else if (AR_SREV_9280_20_OR_LATER(ah)) {
2148 btcoex_hw->btactive_gpio = ATH_BTACTIVE_GPIO_9280;
2149 btcoex_hw->wlanactive_gpio = ATH_WLANACTIVE_GPIO_9280;
2150
2151 if (AR_SREV_9285(ah)) {
2152 btcoex_hw->scheme = ATH_BTCOEX_CFG_3WIRE;
2153 btcoex_hw->btpriority_gpio =
2154 ATH_BTPRIORITY_GPIO_9285;
2155 } else {
2156 btcoex_hw->scheme = ATH_BTCOEX_CFG_2WIRE;
2157 }
Vasanthakumar Thiagarajan8c8f9ba2009-09-09 15:25:52 +05302158 }
Vasanthakumar Thiagarajan22f25d02009-08-26 21:08:47 +05302159 } else {
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07002160 btcoex_hw->scheme = ATH_BTCOEX_CFG_NONE;
Vasanthakumar Thiagarajanc97c92d2009-01-02 15:35:46 +05302161 }
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002162
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002163 if (AR_SREV_9300_20_OR_LATER(ah)) {
Vasanthakumar Thiagarajan784ad502010-12-06 04:27:40 -08002164 pCap->hw_caps |= ATH9K_HW_CAP_EDMA | ATH9K_HW_CAP_FASTCLOCK;
Gabor Juhos0e707a92011-06-21 11:23:31 +02002165 if (!AR_SREV_9330(ah) && !AR_SREV_9485(ah))
Vasanthakumar Thiagarajan784ad502010-12-06 04:27:40 -08002166 pCap->hw_caps |= ATH9K_HW_CAP_LDPC;
2167
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002168 pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
2169 pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
2170 pCap->rx_status_len = sizeof(struct ar9003_rxs);
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04002171 pCap->tx_desc_len = sizeof(struct ar9003_txc);
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -04002172 pCap->txs_len = sizeof(struct ar9003_txs);
Luis R. Rodriguez6f481012011-01-20 17:47:39 -08002173 if (!ah->config.paprd_disable &&
2174 ah->eep_ops->get_eeprom(ah, EEP_PAPRD))
Felix Fietkau49352502010-06-12 00:33:59 -04002175 pCap->hw_caps |= ATH9K_HW_CAP_PAPRD;
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04002176 } else {
2177 pCap->tx_desc_len = sizeof(struct ath_desc);
Felix Fietkaua949b172011-07-09 11:12:47 +07002178 if (AR_SREV_9280_20(ah))
Felix Fietkau6b42e8d2010-04-26 15:04:35 -04002179 pCap->hw_caps |= ATH9K_HW_CAP_FASTCLOCK;
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002180 }
Vasanthakumar Thiagarajan1adf02f2010-04-15 17:38:24 -04002181
Vasanthakumar Thiagarajan6c84ce02010-04-15 17:39:16 -04002182 if (AR_SREV_9300_20_OR_LATER(ah))
2183 pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;
2184
Senthil Balasubramanian6ee63f52010-11-10 05:03:16 -08002185 if (AR_SREV_9300_20_OR_LATER(ah))
2186 ah->ent_mode = REG_READ(ah, AR_ENT_OTP);
2187
Felix Fietkaua42acef2010-09-22 12:34:54 +02002188 if (AR_SREV_9287_11_OR_LATER(ah) || AR_SREV_9271(ah))
Vasanthakumar Thiagarajan6473d242010-05-13 18:42:38 -07002189 pCap->hw_caps |= ATH9K_HW_CAP_SGI_20;
2190
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002191 if (AR_SREV_9285(ah))
2192 if (ah->eep_ops->get_eeprom(ah, EEP_MODAL_VER) >= 3) {
2193 ant_div_ctl1 =
2194 ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
2195 if ((ant_div_ctl1 & 0x1) && ((ant_div_ctl1 >> 3) & 0x1))
2196 pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
2197 }
Mohammed Shafi Shajakhanea066d52010-11-23 20:42:27 +05302198 if (AR_SREV_9300_20_OR_LATER(ah)) {
2199 if (ah->eep_ops->get_eeprom(ah, EEP_CHAIN_MASK_REDUCE))
2200 pCap->hw_caps |= ATH9K_HW_CAP_APM;
2201 }
2202
2203
Gabor Juhos431da562011-06-21 11:23:41 +02002204 if (AR_SREV_9330(ah) || AR_SREV_9485(ah)) {
Mohammed Shafi Shajakhan21d2c632011-05-13 20:29:31 +05302205 ant_div_ctl1 = ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
2206 /*
2207 * enable the diversity-combining algorithm only when
2208 * both enable_lna_div and enable_fast_div are set
2209 * Table for Diversity
2210 * ant_div_alt_lnaconf bit 0-1
2211 * ant_div_main_lnaconf bit 2-3
2212 * ant_div_alt_gaintb bit 4
2213 * ant_div_main_gaintb bit 5
2214 * enable_ant_div_lnadiv bit 6
2215 * enable_ant_fast_div bit 7
2216 */
2217 if ((ant_div_ctl1 >> 0x6) == 0x3)
2218 pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
2219 }
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002220
Vasanthakumar Thiagarajan8060e162010-12-06 04:27:42 -08002221 if (AR_SREV_9485_10(ah)) {
2222 pCap->pcie_lcr_extsync_en = true;
2223 pCap->pcie_lcr_offset = 0x80;
2224 }
2225
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -08002226 tx_chainmask = pCap->tx_chainmask;
2227 rx_chainmask = pCap->rx_chainmask;
2228 while (tx_chainmask || rx_chainmask) {
2229 if (tx_chainmask & BIT(0))
2230 pCap->max_txchains++;
2231 if (rx_chainmask & BIT(0))
2232 pCap->max_rxchains++;
2233
2234 tx_chainmask >>= 1;
2235 rx_chainmask >>= 1;
2236 }
2237
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002238 return 0;
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07002239}
2240
Sujithf1dc5602008-10-29 10:16:30 +05302241/****************************/
2242/* GPIO / RFKILL / Antennae */
2243/****************************/
2244
Sujithcbe61d82009-02-09 13:27:12 +05302245static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05302246 u32 gpio, u32 type)
2247{
2248 int addr;
2249 u32 gpio_shift, tmp;
2250
2251 if (gpio > 11)
2252 addr = AR_GPIO_OUTPUT_MUX3;
2253 else if (gpio > 5)
2254 addr = AR_GPIO_OUTPUT_MUX2;
2255 else
2256 addr = AR_GPIO_OUTPUT_MUX1;
2257
2258 gpio_shift = (gpio % 6) * 5;
2259
2260 if (AR_SREV_9280_20_OR_LATER(ah)
2261 || (addr != AR_GPIO_OUTPUT_MUX1)) {
2262 REG_RMW(ah, addr, (type << gpio_shift),
2263 (0x1f << gpio_shift));
2264 } else {
2265 tmp = REG_READ(ah, addr);
2266 tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
2267 tmp &= ~(0x1f << gpio_shift);
2268 tmp |= (type << gpio_shift);
2269 REG_WRITE(ah, addr, tmp);
2270 }
2271}
2272
Sujithcbe61d82009-02-09 13:27:12 +05302273void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302274{
2275 u32 gpio_shift;
2276
Luis R. Rodriguez9680e8a2009-09-13 23:28:00 -07002277 BUG_ON(gpio >= ah->caps.num_gpio_pins);
Sujithf1dc5602008-10-29 10:16:30 +05302278
Sujith88c1f4f2010-06-30 14:46:31 +05302279 if (AR_DEVID_7010(ah)) {
2280 gpio_shift = gpio;
2281 REG_RMW(ah, AR7010_GPIO_OE,
2282 (AR7010_GPIO_OE_AS_INPUT << gpio_shift),
2283 (AR7010_GPIO_OE_MASK << gpio_shift));
2284 return;
2285 }
Sujithf1dc5602008-10-29 10:16:30 +05302286
Sujith88c1f4f2010-06-30 14:46:31 +05302287 gpio_shift = gpio << 1;
Sujithf1dc5602008-10-29 10:16:30 +05302288 REG_RMW(ah,
2289 AR_GPIO_OE_OUT,
2290 (AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
2291 (AR_GPIO_OE_OUT_DRV << gpio_shift));
2292}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002293EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
Sujithf1dc5602008-10-29 10:16:30 +05302294
Sujithcbe61d82009-02-09 13:27:12 +05302295u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302296{
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302297#define MS_REG_READ(x, y) \
2298 (MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))
2299
Sujith2660b812009-02-09 13:27:26 +05302300 if (gpio >= ah->caps.num_gpio_pins)
Sujithf1dc5602008-10-29 10:16:30 +05302301 return 0xffffffff;
2302
Sujith88c1f4f2010-06-30 14:46:31 +05302303 if (AR_DEVID_7010(ah)) {
2304 u32 val;
2305 val = REG_READ(ah, AR7010_GPIO_IN);
2306 return (MS(val, AR7010_GPIO_IN_VAL) & AR_GPIO_BIT(gpio)) == 0;
2307 } else if (AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan93069902010-11-30 23:24:09 -08002308 return (MS(REG_READ(ah, AR_GPIO_IN), AR9300_GPIO_IN_VAL) &
2309 AR_GPIO_BIT(gpio)) != 0;
Felix Fietkau783dfca2010-04-15 17:38:11 -04002310 else if (AR_SREV_9271(ah))
Sujith5b5fa352010-03-17 14:25:15 +05302311 return MS_REG_READ(AR9271, gpio) != 0;
Felix Fietkaua42acef2010-09-22 12:34:54 +02002312 else if (AR_SREV_9287_11_OR_LATER(ah))
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05302313 return MS_REG_READ(AR9287, gpio) != 0;
Felix Fietkaue17f83e2010-09-22 12:34:53 +02002314 else if (AR_SREV_9285_12_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302315 return MS_REG_READ(AR9285, gpio) != 0;
Felix Fietkau7a370812010-09-22 12:34:52 +02002316 else if (AR_SREV_9280_20_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302317 return MS_REG_READ(AR928X, gpio) != 0;
2318 else
2319 return MS_REG_READ(AR, gpio) != 0;
Sujithf1dc5602008-10-29 10:16:30 +05302320}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002321EXPORT_SYMBOL(ath9k_hw_gpio_get);
Sujithf1dc5602008-10-29 10:16:30 +05302322
Sujithcbe61d82009-02-09 13:27:12 +05302323void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
Sujithf1dc5602008-10-29 10:16:30 +05302324 u32 ah_signal_type)
2325{
2326 u32 gpio_shift;
2327
Sujith88c1f4f2010-06-30 14:46:31 +05302328 if (AR_DEVID_7010(ah)) {
2329 gpio_shift = gpio;
2330 REG_RMW(ah, AR7010_GPIO_OE,
2331 (AR7010_GPIO_OE_AS_OUTPUT << gpio_shift),
2332 (AR7010_GPIO_OE_MASK << gpio_shift));
2333 return;
2334 }
2335
Sujithf1dc5602008-10-29 10:16:30 +05302336 ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
Sujithf1dc5602008-10-29 10:16:30 +05302337 gpio_shift = 2 * gpio;
Sujithf1dc5602008-10-29 10:16:30 +05302338 REG_RMW(ah,
2339 AR_GPIO_OE_OUT,
2340 (AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
2341 (AR_GPIO_OE_OUT_DRV << gpio_shift));
2342}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002343EXPORT_SYMBOL(ath9k_hw_cfg_output);
Sujithf1dc5602008-10-29 10:16:30 +05302344
Sujithcbe61d82009-02-09 13:27:12 +05302345void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
Sujithf1dc5602008-10-29 10:16:30 +05302346{
Sujith88c1f4f2010-06-30 14:46:31 +05302347 if (AR_DEVID_7010(ah)) {
2348 val = val ? 0 : 1;
2349 REG_RMW(ah, AR7010_GPIO_OUT, ((val&1) << gpio),
2350 AR_GPIO_BIT(gpio));
2351 return;
2352 }
2353
Sujith5b5fa352010-03-17 14:25:15 +05302354 if (AR_SREV_9271(ah))
2355 val = ~val;
2356
Sujithf1dc5602008-10-29 10:16:30 +05302357 REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
2358 AR_GPIO_BIT(gpio));
2359}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002360EXPORT_SYMBOL(ath9k_hw_set_gpio);
Sujithf1dc5602008-10-29 10:16:30 +05302361
Sujithcbe61d82009-02-09 13:27:12 +05302362u32 ath9k_hw_getdefantenna(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302363{
2364 return REG_READ(ah, AR_DEF_ANTENNA) & 0x7;
2365}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002366EXPORT_SYMBOL(ath9k_hw_getdefantenna);
Sujithf1dc5602008-10-29 10:16:30 +05302367
Sujithcbe61d82009-02-09 13:27:12 +05302368void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
Sujithf1dc5602008-10-29 10:16:30 +05302369{
2370 REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
2371}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002372EXPORT_SYMBOL(ath9k_hw_setantenna);
Sujithf1dc5602008-10-29 10:16:30 +05302373
Sujithf1dc5602008-10-29 10:16:30 +05302374/*********************/
2375/* General Operation */
2376/*********************/
2377
Sujithcbe61d82009-02-09 13:27:12 +05302378u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302379{
2380 u32 bits = REG_READ(ah, AR_RX_FILTER);
2381 u32 phybits = REG_READ(ah, AR_PHY_ERR);
2382
2383 if (phybits & AR_PHY_ERR_RADAR)
2384 bits |= ATH9K_RX_FILTER_PHYRADAR;
2385 if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
2386 bits |= ATH9K_RX_FILTER_PHYERR;
2387
2388 return bits;
2389}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002390EXPORT_SYMBOL(ath9k_hw_getrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302391
Sujithcbe61d82009-02-09 13:27:12 +05302392void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
Sujithf1dc5602008-10-29 10:16:30 +05302393{
2394 u32 phybits;
2395
Sujith7d0d0df2010-04-16 11:53:57 +05302396 ENABLE_REGWRITE_BUFFER(ah);
2397
Sujith7ea310b2009-09-03 12:08:43 +05302398 REG_WRITE(ah, AR_RX_FILTER, bits);
2399
Sujithf1dc5602008-10-29 10:16:30 +05302400 phybits = 0;
2401 if (bits & ATH9K_RX_FILTER_PHYRADAR)
2402 phybits |= AR_PHY_ERR_RADAR;
2403 if (bits & ATH9K_RX_FILTER_PHYERR)
2404 phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
2405 REG_WRITE(ah, AR_PHY_ERR, phybits);
2406
2407 if (phybits)
Felix Fietkauca7a4de2011-03-23 20:57:26 +01002408 REG_SET_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
Sujithf1dc5602008-10-29 10:16:30 +05302409 else
Felix Fietkauca7a4de2011-03-23 20:57:26 +01002410 REG_CLR_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
Sujith7d0d0df2010-04-16 11:53:57 +05302411
2412 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302413}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002414EXPORT_SYMBOL(ath9k_hw_setrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302415
Sujithcbe61d82009-02-09 13:27:12 +05302416bool ath9k_hw_phy_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302417{
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302418 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
2419 return false;
2420
2421 ath9k_hw_init_pll(ah, NULL);
2422 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302423}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002424EXPORT_SYMBOL(ath9k_hw_phy_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302425
Sujithcbe61d82009-02-09 13:27:12 +05302426bool ath9k_hw_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302427{
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07002428 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05302429 return false;
2430
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302431 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
2432 return false;
2433
2434 ath9k_hw_init_pll(ah, NULL);
2435 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302436}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002437EXPORT_SYMBOL(ath9k_hw_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302438
Felix Fietkaude40f312010-10-20 03:08:53 +02002439void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test)
Sujithf1dc5602008-10-29 10:16:30 +05302440{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002441 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Sujith2660b812009-02-09 13:27:26 +05302442 struct ath9k_channel *chan = ah->curchan;
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08002443 struct ieee80211_channel *channel = chan->chan;
Felix Fietkau9c204b42011-07-27 15:01:05 +02002444 int reg_pwr = min_t(int, MAX_RATE_POWER, regulatory->power_limit);
2445 int chan_pwr = channel->max_power * 2;
2446
2447 if (test)
2448 reg_pwr = chan_pwr = MAX_RATE_POWER;
Sujithf1dc5602008-10-29 10:16:30 +05302449
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002450 regulatory->power_limit = min(limit, (u32) MAX_RATE_POWER);
Sujithf1dc5602008-10-29 10:16:30 +05302451
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07002452 ah->eep_ops->set_txpower(ah, chan,
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002453 ath9k_regd_get_ctl(regulatory, chan),
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07002454 channel->max_antenna_gain * 2,
Felix Fietkau9c204b42011-07-27 15:01:05 +02002455 chan_pwr, reg_pwr, test);
Sujithf1dc5602008-10-29 10:16:30 +05302456}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002457EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
Sujithf1dc5602008-10-29 10:16:30 +05302458
Sujithcbe61d82009-02-09 13:27:12 +05302459void ath9k_hw_setopmode(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302460{
Sujith2660b812009-02-09 13:27:26 +05302461 ath9k_hw_set_operating_mode(ah, ah->opmode);
Sujithf1dc5602008-10-29 10:16:30 +05302462}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002463EXPORT_SYMBOL(ath9k_hw_setopmode);
Sujithf1dc5602008-10-29 10:16:30 +05302464
Sujithcbe61d82009-02-09 13:27:12 +05302465void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
Sujithf1dc5602008-10-29 10:16:30 +05302466{
2467 REG_WRITE(ah, AR_MCAST_FIL0, filter0);
2468 REG_WRITE(ah, AR_MCAST_FIL1, filter1);
2469}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002470EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302471
Luis R. Rodriguezf2b21432009-09-10 08:50:20 -07002472void ath9k_hw_write_associd(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302473{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07002474 struct ath_common *common = ath9k_hw_common(ah);
2475
2476 REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
2477 REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
2478 ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
Sujithf1dc5602008-10-29 10:16:30 +05302479}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002480EXPORT_SYMBOL(ath9k_hw_write_associd);
Sujithf1dc5602008-10-29 10:16:30 +05302481
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002482#define ATH9K_MAX_TSF_READ 10
2483
Sujithcbe61d82009-02-09 13:27:12 +05302484u64 ath9k_hw_gettsf64(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302485{
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002486 u32 tsf_lower, tsf_upper1, tsf_upper2;
2487 int i;
Sujithf1dc5602008-10-29 10:16:30 +05302488
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002489 tsf_upper1 = REG_READ(ah, AR_TSF_U32);
2490 for (i = 0; i < ATH9K_MAX_TSF_READ; i++) {
2491 tsf_lower = REG_READ(ah, AR_TSF_L32);
2492 tsf_upper2 = REG_READ(ah, AR_TSF_U32);
2493 if (tsf_upper2 == tsf_upper1)
2494 break;
2495 tsf_upper1 = tsf_upper2;
2496 }
Sujithf1dc5602008-10-29 10:16:30 +05302497
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002498 WARN_ON( i == ATH9K_MAX_TSF_READ );
2499
2500 return (((u64)tsf_upper1 << 32) | tsf_lower);
Sujithf1dc5602008-10-29 10:16:30 +05302501}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002502EXPORT_SYMBOL(ath9k_hw_gettsf64);
Sujithf1dc5602008-10-29 10:16:30 +05302503
Sujithcbe61d82009-02-09 13:27:12 +05302504void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002505{
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002506 REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
Alina Friedrichsenb9a16192009-03-02 23:28:38 +01002507 REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002508}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002509EXPORT_SYMBOL(ath9k_hw_settsf64);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002510
Sujithcbe61d82009-02-09 13:27:12 +05302511void ath9k_hw_reset_tsf(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302512{
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002513 if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
2514 AH_TSF_WRITE_TIMEOUT))
Joe Perches226afe62010-12-02 19:12:37 -08002515 ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
2516 "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002517
Sujithf1dc5602008-10-29 10:16:30 +05302518 REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002519}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002520EXPORT_SYMBOL(ath9k_hw_reset_tsf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002521
Sujith54e4cec2009-08-07 09:45:09 +05302522void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002523{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002524 if (setting)
Sujith2660b812009-02-09 13:27:26 +05302525 ah->misc_mode |= AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002526 else
Sujith2660b812009-02-09 13:27:26 +05302527 ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002528}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002529EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002530
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002531void ath9k_hw_set11nmac2040(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002532{
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002533 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
Sujithf1dc5602008-10-29 10:16:30 +05302534 u32 macmode;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002535
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002536 if (conf_is_ht40(conf) && !ah->config.cwm_ignore_extcca)
Sujithf1dc5602008-10-29 10:16:30 +05302537 macmode = AR_2040_JOINED_RX_CLEAR;
2538 else
2539 macmode = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002540
Sujithf1dc5602008-10-29 10:16:30 +05302541 REG_WRITE(ah, AR_2040_MODE, macmode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002542}
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302543
2544/* HW Generic timers configuration */
2545
2546static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
2547{
2548 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2549 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2550 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2551 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2552 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2553 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2554 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2555 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2556 {AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
2557 {AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
2558 AR_NDP2_TIMER_MODE, 0x0002},
2559 {AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
2560 AR_NDP2_TIMER_MODE, 0x0004},
2561 {AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
2562 AR_NDP2_TIMER_MODE, 0x0008},
2563 {AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
2564 AR_NDP2_TIMER_MODE, 0x0010},
2565 {AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
2566 AR_NDP2_TIMER_MODE, 0x0020},
2567 {AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
2568 AR_NDP2_TIMER_MODE, 0x0040},
2569 {AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
2570 AR_NDP2_TIMER_MODE, 0x0080}
2571};
2572
2573/* HW generic timer primitives */
2574
2575/* compute and clear index of rightmost 1 */
2576static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
2577{
2578 u32 b;
2579
2580 b = *mask;
2581 b &= (0-b);
2582 *mask &= ~b;
2583 b *= debruijn32;
2584 b >>= 27;
2585
2586 return timer_table->gen_timer_index[b];
2587}
2588
Felix Fietkaudd347f22011-03-22 21:54:17 +01002589u32 ath9k_hw_gettsf32(struct ath_hw *ah)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302590{
2591 return REG_READ(ah, AR_TSF_L32);
2592}
Felix Fietkaudd347f22011-03-22 21:54:17 +01002593EXPORT_SYMBOL(ath9k_hw_gettsf32);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302594
2595struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
2596 void (*trigger)(void *),
2597 void (*overflow)(void *),
2598 void *arg,
2599 u8 timer_index)
2600{
2601 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2602 struct ath_gen_timer *timer;
2603
2604 timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);
2605
2606 if (timer == NULL) {
Joe Perches38002762010-12-02 19:12:36 -08002607 ath_err(ath9k_hw_common(ah),
2608 "Failed to allocate memory for hw timer[%d]\n",
2609 timer_index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302610 return NULL;
2611 }
2612
2613 /* allocate a hardware generic timer slot */
2614 timer_table->timers[timer_index] = timer;
2615 timer->index = timer_index;
2616 timer->trigger = trigger;
2617 timer->overflow = overflow;
2618 timer->arg = arg;
2619
2620 return timer;
2621}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002622EXPORT_SYMBOL(ath_gen_timer_alloc);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302623
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07002624void ath9k_hw_gen_timer_start(struct ath_hw *ah,
2625 struct ath_gen_timer *timer,
Vasanthakumar Thiagarajan788f6872011-04-21 18:33:27 +05302626 u32 trig_timeout,
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07002627 u32 timer_period)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302628{
2629 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
Vasanthakumar Thiagarajan788f6872011-04-21 18:33:27 +05302630 u32 tsf, timer_next;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302631
2632 BUG_ON(!timer_period);
2633
2634 set_bit(timer->index, &timer_table->timer_mask.timer_bits);
2635
2636 tsf = ath9k_hw_gettsf32(ah);
2637
Vasanthakumar Thiagarajan788f6872011-04-21 18:33:27 +05302638 timer_next = tsf + trig_timeout;
2639
Joe Perches226afe62010-12-02 19:12:37 -08002640 ath_dbg(ath9k_hw_common(ah), ATH_DBG_HWTIMER,
2641 "current tsf %x period %x timer_next %x\n",
2642 tsf, timer_period, timer_next);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302643
2644 /*
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302645 * Program generic timer registers
2646 */
2647 REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
2648 timer_next);
2649 REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
2650 timer_period);
2651 REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
2652 gen_tmr_configuration[timer->index].mode_mask);
2653
2654 /* Enable both trigger and thresh interrupt masks */
2655 REG_SET_BIT(ah, AR_IMR_S5,
2656 (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
2657 SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302658}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002659EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302660
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07002661void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302662{
2663 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2664
2665 if ((timer->index < AR_FIRST_NDP_TIMER) ||
2666 (timer->index >= ATH_MAX_GEN_TIMER)) {
2667 return;
2668 }
2669
2670 /* Clear generic timer enable bits. */
2671 REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
2672 gen_tmr_configuration[timer->index].mode_mask);
2673
2674 /* Disable both trigger and thresh interrupt masks */
2675 REG_CLR_BIT(ah, AR_IMR_S5,
2676 (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
2677 SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
2678
2679 clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302680}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002681EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302682
2683void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
2684{
2685 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2686
2687 /* free the hardware generic timer slot */
2688 timer_table->timers[timer->index] = NULL;
2689 kfree(timer);
2690}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002691EXPORT_SYMBOL(ath_gen_timer_free);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302692
2693/*
2694 * Generic Timer Interrupts handling
2695 */
2696void ath_gen_timer_isr(struct ath_hw *ah)
2697{
2698 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2699 struct ath_gen_timer *timer;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002700 struct ath_common *common = ath9k_hw_common(ah);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302701 u32 trigger_mask, thresh_mask, index;
2702
2703 /* get hardware generic timer interrupt status */
2704 trigger_mask = ah->intr_gen_timer_trigger;
2705 thresh_mask = ah->intr_gen_timer_thresh;
2706 trigger_mask &= timer_table->timer_mask.val;
2707 thresh_mask &= timer_table->timer_mask.val;
2708
2709 trigger_mask &= ~thresh_mask;
2710
2711 while (thresh_mask) {
2712 index = rightmost_index(timer_table, &thresh_mask);
2713 timer = timer_table->timers[index];
2714 BUG_ON(!timer);
Joe Perches226afe62010-12-02 19:12:37 -08002715 ath_dbg(common, ATH_DBG_HWTIMER,
2716 "TSF overflow for Gen timer %d\n", index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302717 timer->overflow(timer->arg);
2718 }
2719
2720 while (trigger_mask) {
2721 index = rightmost_index(timer_table, &trigger_mask);
2722 timer = timer_table->timers[index];
2723 BUG_ON(!timer);
Joe Perches226afe62010-12-02 19:12:37 -08002724 ath_dbg(common, ATH_DBG_HWTIMER,
2725 "Gen timer[%d] trigger\n", index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302726 timer->trigger(timer->arg);
2727 }
2728}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002729EXPORT_SYMBOL(ath_gen_timer_isr);
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002730
Sujith05020d22010-03-17 14:25:23 +05302731/********/
2732/* HTC */
2733/********/
2734
2735void ath9k_hw_htc_resetinit(struct ath_hw *ah)
2736{
2737 ah->htc_reset_init = true;
2738}
2739EXPORT_SYMBOL(ath9k_hw_htc_resetinit);
2740
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002741static struct {
2742 u32 version;
2743 const char * name;
2744} ath_mac_bb_names[] = {
2745 /* Devices with external radios */
2746 { AR_SREV_VERSION_5416_PCI, "5416" },
2747 { AR_SREV_VERSION_5416_PCIE, "5418" },
2748 { AR_SREV_VERSION_9100, "9100" },
2749 { AR_SREV_VERSION_9160, "9160" },
2750 /* Single-chip solutions */
2751 { AR_SREV_VERSION_9280, "9280" },
2752 { AR_SREV_VERSION_9285, "9285" },
Luis R. Rodriguez11158472009-10-27 12:59:35 -04002753 { AR_SREV_VERSION_9287, "9287" },
2754 { AR_SREV_VERSION_9271, "9271" },
Luis R. Rodriguezec839032010-04-15 17:39:20 -04002755 { AR_SREV_VERSION_9300, "9300" },
Gabor Juhos2c8e5932011-06-21 11:23:21 +02002756 { AR_SREV_VERSION_9330, "9330" },
Florian Fainelli397e5d52011-08-25 21:33:48 +02002757 { AR_SREV_VERSION_9340, "9340" },
Senthil Balasubramanian8f06ca22011-04-01 17:16:33 +05302758 { AR_SREV_VERSION_9485, "9485" },
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002759};
2760
2761/* For devices with external radios */
2762static struct {
2763 u16 version;
2764 const char * name;
2765} ath_rf_names[] = {
2766 { 0, "5133" },
2767 { AR_RAD5133_SREV_MAJOR, "5133" },
2768 { AR_RAD5122_SREV_MAJOR, "5122" },
2769 { AR_RAD2133_SREV_MAJOR, "2133" },
2770 { AR_RAD2122_SREV_MAJOR, "2122" }
2771};
2772
2773/*
2774 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
2775 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04002776static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002777{
2778 int i;
2779
2780 for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
2781 if (ath_mac_bb_names[i].version == mac_bb_version) {
2782 return ath_mac_bb_names[i].name;
2783 }
2784 }
2785
2786 return "????";
2787}
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002788
2789/*
2790 * Return the RF name. "????" is returned if the RF is unknown.
2791 * Used for devices with external radios.
2792 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04002793static const char *ath9k_hw_rf_name(u16 rf_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002794{
2795 int i;
2796
2797 for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
2798 if (ath_rf_names[i].version == rf_version) {
2799 return ath_rf_names[i].name;
2800 }
2801 }
2802
2803 return "????";
2804}
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04002805
2806void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
2807{
2808 int used;
2809
2810 /* chipsets >= AR9280 are single-chip */
Felix Fietkau7a370812010-09-22 12:34:52 +02002811 if (AR_SREV_9280_20_OR_LATER(ah)) {
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04002812 used = snprintf(hw_name, len,
2813 "Atheros AR%s Rev:%x",
2814 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
2815 ah->hw_version.macRev);
2816 }
2817 else {
2818 used = snprintf(hw_name, len,
2819 "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
2820 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
2821 ah->hw_version.macRev,
2822 ath9k_hw_rf_name((ah->hw_version.analog5GhzRev &
2823 AR_RADIO_SREV_MAJOR)),
2824 ah->hw_version.phyRev);
2825 }
2826
2827 hw_name[used] = '\0';
2828}
2829EXPORT_SYMBOL(ath9k_hw_name);