blob: 6ee237f509dc7cdb757ef414993e7da18af8f08b [file] [log] [blame]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This module enables machines with Intel VT-x extensions to run virtual
5 * machines without emulation or binary translation.
6 *
7 * Copyright (C) 2006 Qumranet, Inc.
Nicolas Kaiser9611c182010-10-06 14:23:22 +02008 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
Avi Kivity6aa8b732006-12-10 02:21:36 -08009 *
10 * Authors:
11 * Avi Kivity <avi@qumranet.com>
12 * Yaniv Kamay <yaniv@qumranet.com>
13 *
14 * This work is licensed under the terms of the GNU GPL, version 2. See
15 * the COPYING file in the top-level directory.
16 *
17 */
18
Eddie Dong85f455f2007-07-06 12:20:49 +030019#include "irq.h"
Zhang Xiantao1d737c82007-12-14 09:35:10 +080020#include "mmu.h"
Avi Kivity00b27a32011-11-23 16:30:32 +020021#include "cpuid.h"
Andrey Smetanind62caab2015-11-10 15:36:33 +030022#include "lapic.h"
Avi Kivitye4956062007-06-28 14:15:57 -040023
Avi Kivityedf88412007-12-16 11:02:48 +020024#include <linux/kvm_host.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080025#include <linux/module.h>
Ahmed S. Darwish9d8f5492007-02-19 14:37:46 +020026#include <linux/kernel.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080027#include <linux/mm.h>
28#include <linux/highmem.h>
Alexey Dobriyane8edc6e2007-05-21 01:22:52 +040029#include <linux/sched.h>
Avi Kivityc7addb92007-09-16 18:58:32 +020030#include <linux/moduleparam.h>
Josh Triplette9bda3b2012-03-20 23:33:51 -070031#include <linux/mod_devicetable.h>
Steven Rostedt (Red Hat)af658dc2015-04-29 14:36:05 -040032#include <linux/trace_events.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Shane Wangcafd6652010-04-29 12:09:01 -040034#include <linux/tboot.h>
Jan Kiszkaf4124502014-03-07 20:03:13 +010035#include <linux/hrtimer.h>
Josh Poimboeufc207aee2017-06-28 10:11:06 -050036#include <linux/frame.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030037#include "kvm_cache_regs.h"
Avi Kivity35920a32008-07-03 14:50:12 +030038#include "x86.h"
Avi Kivitye4956062007-06-28 14:15:57 -040039
Feng Wu28b835d2015-09-18 22:29:54 +080040#include <asm/cpu.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080041#include <asm/io.h>
Anthony Liguori3b3be0d2006-12-13 00:33:43 -080042#include <asm/desc.h>
Eduardo Habkost13673a92008-11-17 19:03:13 -020043#include <asm/vmx.h>
Eduardo Habkost6210e372008-11-17 19:03:16 -020044#include <asm/virtext.h>
Andi Kleena0861c02009-06-08 17:37:09 +080045#include <asm/mce.h>
Ingo Molnar952f07e2015-04-26 16:56:05 +020046#include <asm/fpu/internal.h>
Gleb Natapovd7cd9792011-10-05 14:01:23 +020047#include <asm/perf_event.h>
Paolo Bonzini81908bf2014-02-21 10:32:27 +010048#include <asm/debugreg.h>
Zhang Yanfei8f536b72012-12-06 23:43:34 +080049#include <asm/kexec.h>
Radim Krčmářdab20872015-02-09 22:44:07 +010050#include <asm/apic.h>
Feng Wuefc64402015-09-18 22:29:51 +080051#include <asm/irq_remapping.h>
Andy Lutomirskid6e41f12017-05-28 10:00:17 -070052#include <asm/mmu_context.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080053
Marcelo Tosatti229456f2009-06-17 09:22:14 -030054#include "trace.h"
Wei Huang25462f7f2015-06-19 15:45:05 +020055#include "pmu.h"
Marcelo Tosatti229456f2009-06-17 09:22:14 -030056
Avi Kivity4ecac3f2008-05-13 13:23:38 +030057#define __ex(x) __kvm_handle_fault_on_reboot(x)
Avi Kivity5e520e62011-05-15 10:13:12 -040058#define __ex_clear(x, reg) \
59 ____kvm_handle_fault_on_reboot(x, "xor " reg " , " reg)
Avi Kivity4ecac3f2008-05-13 13:23:38 +030060
Avi Kivity6aa8b732006-12-10 02:21:36 -080061MODULE_AUTHOR("Qumranet");
62MODULE_LICENSE("GPL");
63
Josh Triplette9bda3b2012-03-20 23:33:51 -070064static const struct x86_cpu_id vmx_cpu_id[] = {
65 X86_FEATURE_MATCH(X86_FEATURE_VMX),
66 {}
67};
68MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);
69
Rusty Russell476bc002012-01-13 09:32:18 +103070static bool __read_mostly enable_vpid = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020071module_param_named(vpid, enable_vpid, bool, 0444);
Sheng Yang2384d2b2008-01-17 15:14:33 +080072
Rusty Russell476bc002012-01-13 09:32:18 +103073static bool __read_mostly flexpriority_enabled = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020074module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
Avi Kivity4c9fc8e2008-03-24 18:15:14 +020075
Rusty Russell476bc002012-01-13 09:32:18 +103076static bool __read_mostly enable_ept = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020077module_param_named(ept, enable_ept, bool, S_IRUGO);
Sheng Yangd56f5462008-04-25 10:13:16 +080078
Rusty Russell476bc002012-01-13 09:32:18 +103079static bool __read_mostly enable_unrestricted_guest = 1;
Nitin A Kamble3a624e22009-06-08 11:34:16 -070080module_param_named(unrestricted_guest,
81 enable_unrestricted_guest, bool, S_IRUGO);
82
Xudong Hao83c3a332012-05-28 19:33:35 +080083static bool __read_mostly enable_ept_ad_bits = 1;
84module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);
85
Avi Kivitya27685c2012-06-12 20:30:18 +030086static bool __read_mostly emulate_invalid_guest_state = true;
Avi Kivityc1f8bc02009-03-23 15:41:17 +020087module_param(emulate_invalid_guest_state, bool, S_IRUGO);
Mohammed Gamal04fa4d32008-08-17 16:39:48 +030088
Rusty Russell476bc002012-01-13 09:32:18 +103089static bool __read_mostly fasteoi = 1;
Kevin Tian58fbbf22011-08-30 13:56:17 +030090module_param(fasteoi, bool, S_IRUGO);
91
Yang Zhang5a717852013-04-11 19:25:16 +080092static bool __read_mostly enable_apicv = 1;
Yang Zhang01e439b2013-04-11 19:25:12 +080093module_param(enable_apicv, bool, S_IRUGO);
Yang Zhang83d4c282013-01-25 10:18:49 +080094
Abel Gordonabc4fc52013-04-18 14:35:25 +030095static bool __read_mostly enable_shadow_vmcs = 1;
96module_param_named(enable_shadow_vmcs, enable_shadow_vmcs, bool, S_IRUGO);
Nadav Har'El801d3422011-05-25 23:02:23 +030097/*
98 * If nested=1, nested virtualization is supported, i.e., guests may use
99 * VMX and be a hypervisor for its own guests. If nested=0, guests may not
100 * use VMX instructions.
101 */
Rusty Russell476bc002012-01-13 09:32:18 +1030102static bool __read_mostly nested = 0;
Nadav Har'El801d3422011-05-25 23:02:23 +0300103module_param(nested, bool, S_IRUGO);
104
Wanpeng Li20300092014-12-02 19:14:59 +0800105static u64 __read_mostly host_xss;
106
Kai Huang843e4332015-01-28 10:54:28 +0800107static bool __read_mostly enable_pml = 1;
108module_param_named(pml, enable_pml, bool, S_IRUGO);
109
Haozhong Zhang64903d62015-10-20 15:39:09 +0800110#define KVM_VMX_TSC_MULTIPLIER_MAX 0xffffffffffffffffULL
111
Yunhong Jiang64672c92016-06-13 14:19:59 -0700112/* Guest_tsc -> host_tsc conversion requires 64-bit division. */
113static int __read_mostly cpu_preemption_timer_multi;
114static bool __read_mostly enable_preemption_timer = 1;
115#ifdef CONFIG_X86_64
116module_param_named(preemption_timer, enable_preemption_timer, bool, S_IRUGO);
117#endif
118
Gleb Natapov50378782013-02-04 16:00:28 +0200119#define KVM_GUEST_CR0_MASK (X86_CR0_NW | X86_CR0_CD)
120#define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST (X86_CR0_WP | X86_CR0_NE)
Avi Kivitycdc0e242009-12-06 17:21:14 +0200121#define KVM_VM_CR0_ALWAYS_ON \
122 (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | X86_CR0_PG | X86_CR0_PE)
Avi Kivity4c386092009-12-07 12:26:18 +0200123#define KVM_CR4_GUEST_OWNED_BITS \
124 (X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR \
Yu Zhangfd8cb432017-08-24 20:27:56 +0800125 | X86_CR4_OSXMMEXCPT | X86_CR4_LA57 | X86_CR4_TSD)
Avi Kivity4c386092009-12-07 12:26:18 +0200126
Avi Kivitycdc0e242009-12-06 17:21:14 +0200127#define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
128#define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
129
Avi Kivity78ac8b42010-04-08 18:19:35 +0300130#define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
131
Jan Kiszkaf4124502014-03-07 20:03:13 +0100132#define VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE 5
133
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800134/*
Jan Dakinevich16c2aec2016-10-28 07:00:30 +0300135 * Hyper-V requires all of these, so mark them as supported even though
136 * they are just treated the same as all-context.
137 */
138#define VMX_VPID_EXTENT_SUPPORTED_MASK \
139 (VMX_VPID_EXTENT_INDIVIDUAL_ADDR_BIT | \
140 VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT | \
141 VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT | \
142 VMX_VPID_EXTENT_SINGLE_NON_GLOBAL_BIT)
143
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800144/*
145 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
146 * ple_gap: upper bound on the amount of time between two successive
147 * executions of PAUSE in a loop. Also indicate if ple enabled.
Rik van Riel00c25bc2011-01-04 09:51:33 -0500148 * According to test, this time is usually smaller than 128 cycles.
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800149 * ple_window: upper bound on the amount of time a guest is allowed to execute
150 * in a PAUSE loop. Tests indicate that most spinlocks are held for
151 * less than 2^12 cycles
152 * Time is measured based on a counter that runs at the same rate as the TSC,
153 * refer SDM volume 3b section 21.6.13 & 22.1.3.
154 */
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200155#define KVM_VMX_DEFAULT_PLE_GAP 128
156#define KVM_VMX_DEFAULT_PLE_WINDOW 4096
157#define KVM_VMX_DEFAULT_PLE_WINDOW_GROW 2
158#define KVM_VMX_DEFAULT_PLE_WINDOW_SHRINK 0
159#define KVM_VMX_DEFAULT_PLE_WINDOW_MAX \
160 INT_MAX / KVM_VMX_DEFAULT_PLE_WINDOW_GROW
161
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800162static int ple_gap = KVM_VMX_DEFAULT_PLE_GAP;
163module_param(ple_gap, int, S_IRUGO);
164
165static int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
166module_param(ple_window, int, S_IRUGO);
167
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200168/* Default doubles per-vcpu window every exit. */
169static int ple_window_grow = KVM_VMX_DEFAULT_PLE_WINDOW_GROW;
170module_param(ple_window_grow, int, S_IRUGO);
171
172/* Default resets per-vcpu window every exit to ple_window. */
173static int ple_window_shrink = KVM_VMX_DEFAULT_PLE_WINDOW_SHRINK;
174module_param(ple_window_shrink, int, S_IRUGO);
175
176/* Default is to compute the maximum so we can never overflow. */
177static int ple_window_actual_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
178static int ple_window_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
179module_param(ple_window_max, int, S_IRUGO);
180
Avi Kivity83287ea422012-09-16 15:10:57 +0300181extern const ulong vmx_return;
182
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200183#define NR_AUTOLOAD_MSRS 8
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300184#define VMCS02_POOL_SIZE 1
Avi Kivity61d2ef22010-04-28 16:40:38 +0300185
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400186struct vmcs {
187 u32 revision_id;
188 u32 abort;
189 char data[0];
190};
191
Nadav Har'Eld462b812011-05-24 15:26:10 +0300192/*
193 * Track a VMCS that may be loaded on a certain CPU. If it is (cpu!=-1), also
194 * remember whether it was VMLAUNCHed, and maintain a linked list of all VMCSs
195 * loaded on this CPU (so we can clear them if the CPU goes down).
196 */
197struct loaded_vmcs {
198 struct vmcs *vmcs;
Jim Mattson355f4fb2016-10-28 08:29:39 -0700199 struct vmcs *shadow_vmcs;
Nadav Har'Eld462b812011-05-24 15:26:10 +0300200 int cpu;
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +0200201 bool launched;
202 bool nmi_known_unmasked;
Nadav Har'Eld462b812011-05-24 15:26:10 +0300203 struct list_head loaded_vmcss_on_cpu_link;
204};
205
Avi Kivity26bb0982009-09-07 11:14:12 +0300206struct shared_msr_entry {
207 unsigned index;
208 u64 data;
Avi Kivityd5696722009-12-02 12:28:47 +0200209 u64 mask;
Avi Kivity26bb0982009-09-07 11:14:12 +0300210};
211
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300212/*
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300213 * struct vmcs12 describes the state that our guest hypervisor (L1) keeps for a
214 * single nested guest (L2), hence the name vmcs12. Any VMX implementation has
215 * a VMCS structure, and vmcs12 is our emulated VMX's VMCS. This structure is
216 * stored in guest memory specified by VMPTRLD, but is opaque to the guest,
217 * which must access it using VMREAD/VMWRITE/VMCLEAR instructions.
218 * More than one of these structures may exist, if L1 runs multiple L2 guests.
219 * nested_vmx_run() will use the data here to build a vmcs02: a VMCS for the
220 * underlying hardware which will be used to run L2.
221 * This structure is packed to ensure that its layout is identical across
222 * machines (necessary for live migration).
223 * If there are changes in this struct, VMCS12_REVISION must be changed.
224 */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300225typedef u64 natural_width;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300226struct __packed vmcs12 {
227 /* According to the Intel spec, a VMCS region must start with the
228 * following two fields. Then follow implementation-specific data.
229 */
230 u32 revision_id;
231 u32 abort;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300232
Nadav Har'El27d6c862011-05-25 23:06:59 +0300233 u32 launch_state; /* set to 0 by VMCLEAR, to 1 by VMLAUNCH */
234 u32 padding[7]; /* room for future expansion */
235
Nadav Har'El22bd0352011-05-25 23:05:57 +0300236 u64 io_bitmap_a;
237 u64 io_bitmap_b;
238 u64 msr_bitmap;
239 u64 vm_exit_msr_store_addr;
240 u64 vm_exit_msr_load_addr;
241 u64 vm_entry_msr_load_addr;
242 u64 tsc_offset;
243 u64 virtual_apic_page_addr;
244 u64 apic_access_addr;
Wincy Van705699a2015-02-03 23:58:17 +0800245 u64 posted_intr_desc_addr;
Bandan Das27c42a12017-08-03 15:54:42 -0400246 u64 vm_function_control;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300247 u64 ept_pointer;
Wincy Van608406e2015-02-03 23:57:51 +0800248 u64 eoi_exit_bitmap0;
249 u64 eoi_exit_bitmap1;
250 u64 eoi_exit_bitmap2;
251 u64 eoi_exit_bitmap3;
Bandan Das41ab9372017-08-03 15:54:43 -0400252 u64 eptp_list_address;
Wanpeng Li81dc01f2014-12-04 19:11:07 +0800253 u64 xss_exit_bitmap;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300254 u64 guest_physical_address;
255 u64 vmcs_link_pointer;
Bandan Dasc5f983f2017-05-05 15:25:14 -0400256 u64 pml_address;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300257 u64 guest_ia32_debugctl;
258 u64 guest_ia32_pat;
259 u64 guest_ia32_efer;
260 u64 guest_ia32_perf_global_ctrl;
261 u64 guest_pdptr0;
262 u64 guest_pdptr1;
263 u64 guest_pdptr2;
264 u64 guest_pdptr3;
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100265 u64 guest_bndcfgs;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300266 u64 host_ia32_pat;
267 u64 host_ia32_efer;
268 u64 host_ia32_perf_global_ctrl;
269 u64 padding64[8]; /* room for future expansion */
270 /*
271 * To allow migration of L1 (complete with its L2 guests) between
272 * machines of different natural widths (32 or 64 bit), we cannot have
273 * unsigned long fields with no explict size. We use u64 (aliased
274 * natural_width) instead. Luckily, x86 is little-endian.
275 */
276 natural_width cr0_guest_host_mask;
277 natural_width cr4_guest_host_mask;
278 natural_width cr0_read_shadow;
279 natural_width cr4_read_shadow;
280 natural_width cr3_target_value0;
281 natural_width cr3_target_value1;
282 natural_width cr3_target_value2;
283 natural_width cr3_target_value3;
284 natural_width exit_qualification;
285 natural_width guest_linear_address;
286 natural_width guest_cr0;
287 natural_width guest_cr3;
288 natural_width guest_cr4;
289 natural_width guest_es_base;
290 natural_width guest_cs_base;
291 natural_width guest_ss_base;
292 natural_width guest_ds_base;
293 natural_width guest_fs_base;
294 natural_width guest_gs_base;
295 natural_width guest_ldtr_base;
296 natural_width guest_tr_base;
297 natural_width guest_gdtr_base;
298 natural_width guest_idtr_base;
299 natural_width guest_dr7;
300 natural_width guest_rsp;
301 natural_width guest_rip;
302 natural_width guest_rflags;
303 natural_width guest_pending_dbg_exceptions;
304 natural_width guest_sysenter_esp;
305 natural_width guest_sysenter_eip;
306 natural_width host_cr0;
307 natural_width host_cr3;
308 natural_width host_cr4;
309 natural_width host_fs_base;
310 natural_width host_gs_base;
311 natural_width host_tr_base;
312 natural_width host_gdtr_base;
313 natural_width host_idtr_base;
314 natural_width host_ia32_sysenter_esp;
315 natural_width host_ia32_sysenter_eip;
316 natural_width host_rsp;
317 natural_width host_rip;
318 natural_width paddingl[8]; /* room for future expansion */
319 u32 pin_based_vm_exec_control;
320 u32 cpu_based_vm_exec_control;
321 u32 exception_bitmap;
322 u32 page_fault_error_code_mask;
323 u32 page_fault_error_code_match;
324 u32 cr3_target_count;
325 u32 vm_exit_controls;
326 u32 vm_exit_msr_store_count;
327 u32 vm_exit_msr_load_count;
328 u32 vm_entry_controls;
329 u32 vm_entry_msr_load_count;
330 u32 vm_entry_intr_info_field;
331 u32 vm_entry_exception_error_code;
332 u32 vm_entry_instruction_len;
333 u32 tpr_threshold;
334 u32 secondary_vm_exec_control;
335 u32 vm_instruction_error;
336 u32 vm_exit_reason;
337 u32 vm_exit_intr_info;
338 u32 vm_exit_intr_error_code;
339 u32 idt_vectoring_info_field;
340 u32 idt_vectoring_error_code;
341 u32 vm_exit_instruction_len;
342 u32 vmx_instruction_info;
343 u32 guest_es_limit;
344 u32 guest_cs_limit;
345 u32 guest_ss_limit;
346 u32 guest_ds_limit;
347 u32 guest_fs_limit;
348 u32 guest_gs_limit;
349 u32 guest_ldtr_limit;
350 u32 guest_tr_limit;
351 u32 guest_gdtr_limit;
352 u32 guest_idtr_limit;
353 u32 guest_es_ar_bytes;
354 u32 guest_cs_ar_bytes;
355 u32 guest_ss_ar_bytes;
356 u32 guest_ds_ar_bytes;
357 u32 guest_fs_ar_bytes;
358 u32 guest_gs_ar_bytes;
359 u32 guest_ldtr_ar_bytes;
360 u32 guest_tr_ar_bytes;
361 u32 guest_interruptibility_info;
362 u32 guest_activity_state;
363 u32 guest_sysenter_cs;
364 u32 host_ia32_sysenter_cs;
Jan Kiszka0238ea92013-03-13 11:31:24 +0100365 u32 vmx_preemption_timer_value;
366 u32 padding32[7]; /* room for future expansion */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300367 u16 virtual_processor_id;
Wincy Van705699a2015-02-03 23:58:17 +0800368 u16 posted_intr_nv;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300369 u16 guest_es_selector;
370 u16 guest_cs_selector;
371 u16 guest_ss_selector;
372 u16 guest_ds_selector;
373 u16 guest_fs_selector;
374 u16 guest_gs_selector;
375 u16 guest_ldtr_selector;
376 u16 guest_tr_selector;
Wincy Van608406e2015-02-03 23:57:51 +0800377 u16 guest_intr_status;
Bandan Dasc5f983f2017-05-05 15:25:14 -0400378 u16 guest_pml_index;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300379 u16 host_es_selector;
380 u16 host_cs_selector;
381 u16 host_ss_selector;
382 u16 host_ds_selector;
383 u16 host_fs_selector;
384 u16 host_gs_selector;
385 u16 host_tr_selector;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300386};
387
388/*
389 * VMCS12_REVISION is an arbitrary id that should be changed if the content or
390 * layout of struct vmcs12 is changed. MSR_IA32_VMX_BASIC returns this id, and
391 * VMPTRLD verifies that the VMCS region that L1 is loading contains this id.
392 */
393#define VMCS12_REVISION 0x11e57ed0
394
395/*
396 * VMCS12_SIZE is the number of bytes L1 should allocate for the VMXON region
397 * and any VMCS region. Although only sizeof(struct vmcs12) are used by the
398 * current implementation, 4K are reserved to avoid future complications.
399 */
400#define VMCS12_SIZE 0x1000
401
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300402/* Used to remember the last vmcs02 used for some recently used vmcs12s */
403struct vmcs02_list {
404 struct list_head list;
405 gpa_t vmptr;
406 struct loaded_vmcs vmcs02;
407};
408
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300409/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300410 * The nested_vmx structure is part of vcpu_vmx, and holds information we need
411 * for correct emulation of VMX (i.e., nested VMX) on this vcpu.
412 */
413struct nested_vmx {
414 /* Has the level1 guest done vmxon? */
415 bool vmxon;
Bandan Das3573e222014-05-06 02:19:16 -0400416 gpa_t vmxon_ptr;
Bandan Dasc5f983f2017-05-05 15:25:14 -0400417 bool pml_full;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300418
419 /* The guest-physical address of the current VMCS L1 keeps for L2 */
420 gpa_t current_vmptr;
David Matlack4f2777b2016-07-13 17:16:37 -0700421 /*
422 * Cache of the guest's VMCS, existing outside of guest memory.
423 * Loaded from guest memory during VMPTRLD. Flushed to guest
David Matlack8ca44e82017-08-01 14:00:39 -0700424 * memory during VMCLEAR and VMPTRLD.
David Matlack4f2777b2016-07-13 17:16:37 -0700425 */
426 struct vmcs12 *cached_vmcs12;
Abel Gordon012f83c2013-04-18 14:39:25 +0300427 /*
428 * Indicates if the shadow vmcs must be updated with the
429 * data hold by vmcs12
430 */
431 bool sync_shadow_vmcs;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300432
433 /* vmcs02_list cache of VMCSs recently used to run L2 guests */
434 struct list_head vmcs02_pool;
435 int vmcs02_num;
Radim Krčmářdccbfcf2016-08-08 20:16:23 +0200436 bool change_vmcs01_virtual_x2apic_mode;
Nadav Har'El644d7112011-05-25 23:12:35 +0300437 /* L2 must run next, and mustn't decide to exit to L1. */
438 bool nested_run_pending;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300439 /*
440 * Guest pages referred to in vmcs02 with host-physical pointers, so
441 * we must keep them pinned while L2 runs.
442 */
443 struct page *apic_access_page;
Wanpeng Lia7c0b072014-08-21 19:46:50 +0800444 struct page *virtual_apic_page;
Wincy Van705699a2015-02-03 23:58:17 +0800445 struct page *pi_desc_page;
446 struct pi_desc *pi_desc;
447 bool pi_pending;
448 u16 posted_intr_nv;
Jan Kiszkaf4124502014-03-07 20:03:13 +0100449
Radim Krčmářd048c092016-08-08 20:16:22 +0200450 unsigned long *msr_bitmap;
451
Jan Kiszkaf4124502014-03-07 20:03:13 +0100452 struct hrtimer preemption_timer;
453 bool preemption_timer_expired;
Jan Kiszka2996fca2014-06-16 13:59:43 +0200454
455 /* to migrate it to L2 if VM_ENTRY_LOAD_DEBUG_CONTROLS is off */
456 u64 vmcs01_debugctl;
Wincy Vanb9c237b2015-02-03 23:56:30 +0800457
Wanpeng Li5c614b32015-10-13 09:18:36 -0700458 u16 vpid02;
459 u16 last_vpid;
460
David Matlack0115f9c2016-11-29 18:14:06 -0800461 /*
462 * We only store the "true" versions of the VMX capability MSRs. We
463 * generate the "non-true" versions by setting the must-be-1 bits
464 * according to the SDM.
465 */
Wincy Vanb9c237b2015-02-03 23:56:30 +0800466 u32 nested_vmx_procbased_ctls_low;
467 u32 nested_vmx_procbased_ctls_high;
Wincy Vanb9c237b2015-02-03 23:56:30 +0800468 u32 nested_vmx_secondary_ctls_low;
469 u32 nested_vmx_secondary_ctls_high;
470 u32 nested_vmx_pinbased_ctls_low;
471 u32 nested_vmx_pinbased_ctls_high;
472 u32 nested_vmx_exit_ctls_low;
473 u32 nested_vmx_exit_ctls_high;
Wincy Vanb9c237b2015-02-03 23:56:30 +0800474 u32 nested_vmx_entry_ctls_low;
475 u32 nested_vmx_entry_ctls_high;
Wincy Vanb9c237b2015-02-03 23:56:30 +0800476 u32 nested_vmx_misc_low;
477 u32 nested_vmx_misc_high;
478 u32 nested_vmx_ept_caps;
Wanpeng Li99b83ac2015-10-13 09:12:21 -0700479 u32 nested_vmx_vpid_caps;
David Matlack62cc6b9d2016-11-29 18:14:07 -0800480 u64 nested_vmx_basic;
481 u64 nested_vmx_cr0_fixed0;
482 u64 nested_vmx_cr0_fixed1;
483 u64 nested_vmx_cr4_fixed0;
484 u64 nested_vmx_cr4_fixed1;
485 u64 nested_vmx_vmcs_enum;
Bandan Das27c42a12017-08-03 15:54:42 -0400486 u64 nested_vmx_vmfunc_controls;
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300487};
488
Yang Zhang01e439b2013-04-11 19:25:12 +0800489#define POSTED_INTR_ON 0
Feng Wuebbfc762015-09-18 22:29:46 +0800490#define POSTED_INTR_SN 1
491
Yang Zhang01e439b2013-04-11 19:25:12 +0800492/* Posted-Interrupt Descriptor */
493struct pi_desc {
494 u32 pir[8]; /* Posted interrupt requested */
Feng Wu6ef15222015-09-18 22:29:45 +0800495 union {
496 struct {
497 /* bit 256 - Outstanding Notification */
498 u16 on : 1,
499 /* bit 257 - Suppress Notification */
500 sn : 1,
501 /* bit 271:258 - Reserved */
502 rsvd_1 : 14;
503 /* bit 279:272 - Notification Vector */
504 u8 nv;
505 /* bit 287:280 - Reserved */
506 u8 rsvd_2;
507 /* bit 319:288 - Notification Destination */
508 u32 ndst;
509 };
510 u64 control;
511 };
512 u32 rsvd[6];
Yang Zhang01e439b2013-04-11 19:25:12 +0800513} __aligned(64);
514
Yang Zhanga20ed542013-04-11 19:25:15 +0800515static bool pi_test_and_set_on(struct pi_desc *pi_desc)
516{
517 return test_and_set_bit(POSTED_INTR_ON,
518 (unsigned long *)&pi_desc->control);
519}
520
521static bool pi_test_and_clear_on(struct pi_desc *pi_desc)
522{
523 return test_and_clear_bit(POSTED_INTR_ON,
524 (unsigned long *)&pi_desc->control);
525}
526
527static int pi_test_and_set_pir(int vector, struct pi_desc *pi_desc)
528{
529 return test_and_set_bit(vector, (unsigned long *)pi_desc->pir);
530}
531
Feng Wuebbfc762015-09-18 22:29:46 +0800532static inline void pi_clear_sn(struct pi_desc *pi_desc)
533{
534 return clear_bit(POSTED_INTR_SN,
535 (unsigned long *)&pi_desc->control);
536}
537
538static inline void pi_set_sn(struct pi_desc *pi_desc)
539{
540 return set_bit(POSTED_INTR_SN,
541 (unsigned long *)&pi_desc->control);
542}
543
Paolo Bonziniad361092016-09-20 16:15:05 +0200544static inline void pi_clear_on(struct pi_desc *pi_desc)
545{
546 clear_bit(POSTED_INTR_ON,
547 (unsigned long *)&pi_desc->control);
548}
549
Feng Wuebbfc762015-09-18 22:29:46 +0800550static inline int pi_test_on(struct pi_desc *pi_desc)
551{
552 return test_bit(POSTED_INTR_ON,
553 (unsigned long *)&pi_desc->control);
554}
555
556static inline int pi_test_sn(struct pi_desc *pi_desc)
557{
558 return test_bit(POSTED_INTR_SN,
559 (unsigned long *)&pi_desc->control);
560}
561
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400562struct vcpu_vmx {
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000563 struct kvm_vcpu vcpu;
Avi Kivity313dbd42008-07-17 18:04:30 +0300564 unsigned long host_rsp;
Avi Kivity29bd8a72007-09-10 17:27:03 +0300565 u8 fail;
Avi Kivity51aa01d2010-07-20 14:31:20 +0300566 u32 exit_intr_info;
Avi Kivity1155f762007-11-22 11:30:47 +0200567 u32 idt_vectoring_info;
Avi Kivity6de12732011-03-07 12:51:22 +0200568 ulong rflags;
Avi Kivity26bb0982009-09-07 11:14:12 +0300569 struct shared_msr_entry *guest_msrs;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400570 int nmsrs;
571 int save_nmsrs;
Yang Zhanga547c6d2013-04-11 19:25:10 +0800572 unsigned long host_idt_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400573#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300574 u64 msr_host_kernel_gs_base;
575 u64 msr_guest_kernel_gs_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400576#endif
Gleb Natapov2961e8762013-11-25 15:37:13 +0200577 u32 vm_entry_controls_shadow;
578 u32 vm_exit_controls_shadow;
Paolo Bonzini80154d72017-08-24 13:55:35 +0200579 u32 secondary_exec_control;
580
Nadav Har'Eld462b812011-05-24 15:26:10 +0300581 /*
582 * loaded_vmcs points to the VMCS currently used in this vcpu. For a
583 * non-nested (L1) guest, it always points to vmcs01. For a nested
584 * guest (L2), it points to a different VMCS.
585 */
586 struct loaded_vmcs vmcs01;
587 struct loaded_vmcs *loaded_vmcs;
588 bool __launched; /* temporary, used in vmx_vcpu_run */
Avi Kivity61d2ef22010-04-28 16:40:38 +0300589 struct msr_autoload {
590 unsigned nr;
591 struct vmx_msr_entry guest[NR_AUTOLOAD_MSRS];
592 struct vmx_msr_entry host[NR_AUTOLOAD_MSRS];
593 } msr_autoload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400594 struct {
595 int loaded;
596 u16 fs_sel, gs_sel, ldt_sel;
Avi Kivityb2da15a2012-05-13 19:53:24 +0300597#ifdef CONFIG_X86_64
598 u16 ds_sel, es_sel;
599#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +0200600 int gs_ldt_reload_needed;
601 int fs_reload_needed;
Liu, Jinsongda8999d2014-02-24 10:55:46 +0000602 u64 msr_host_bndcfgs;
Andy Lutomirskid6e41f12017-05-28 10:00:17 -0700603 unsigned long vmcs_host_cr3; /* May not match real cr3 */
Andy Lutomirskid974baa2014-10-08 09:02:13 -0700604 unsigned long vmcs_host_cr4; /* May not match real cr4 */
Mike Dayd77c26f2007-10-08 09:02:08 -0400605 } host_state;
Avi Kivity9c8cba32007-11-22 11:42:59 +0200606 struct {
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300607 int vm86_active;
Avi Kivity78ac8b42010-04-08 18:19:35 +0300608 ulong save_rflags;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300609 struct kvm_segment segs[8];
610 } rmode;
611 struct {
612 u32 bitmask; /* 4 bits per segment (1 bit per field) */
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300613 struct kvm_save_segment {
614 u16 selector;
615 unsigned long base;
616 u32 limit;
617 u32 ar;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300618 } seg[8];
Avi Kivity2fb92db2011-04-27 19:42:18 +0300619 } segment_cache;
Sheng Yang2384d2b2008-01-17 15:14:33 +0800620 int vpid;
Mohammed Gamal04fa4d32008-08-17 16:39:48 +0300621 bool emulation_required;
Jan Kiszka3b86cd92008-09-26 09:30:57 +0200622
Andi Kleena0861c02009-06-08 17:37:09 +0800623 u32 exit_reason;
Sheng Yang4e47c7a2009-12-18 16:48:47 +0800624
Yang Zhang01e439b2013-04-11 19:25:12 +0800625 /* Posted interrupt descriptor */
626 struct pi_desc pi_desc;
627
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300628 /* Support for a guest hypervisor (nested VMX) */
629 struct nested_vmx nested;
Radim Krčmářa7653ec2014-08-21 18:08:07 +0200630
631 /* Dynamic PLE window. */
632 int ple_window;
633 bool ple_window_dirty;
Kai Huang843e4332015-01-28 10:54:28 +0800634
635 /* Support for PML */
636#define PML_ENTITY_NUM 512
637 struct page *pml_pg;
Owen Hofmann2680d6d2016-03-01 13:36:13 -0800638
Yunhong Jiang64672c92016-06-13 14:19:59 -0700639 /* apic deadline value in host tsc */
640 u64 hv_deadline_tsc;
641
Owen Hofmann2680d6d2016-03-01 13:36:13 -0800642 u64 current_tsc_ratio;
Xiao Guangrong1be0e612016-03-22 16:51:18 +0800643
Xiao Guangrong1be0e612016-03-22 16:51:18 +0800644 u32 host_pkru;
Haozhong Zhang3b840802016-06-22 14:59:54 +0800645
Haozhong Zhang37e4c992016-06-22 14:59:55 +0800646 /*
647 * Only bits masked by msr_ia32_feature_control_valid_bits can be set in
648 * msr_ia32_feature_control. FEATURE_CONTROL_LOCKED is always included
649 * in msr_ia32_feature_control_valid_bits.
650 */
Haozhong Zhang3b840802016-06-22 14:59:54 +0800651 u64 msr_ia32_feature_control;
Haozhong Zhang37e4c992016-06-22 14:59:55 +0800652 u64 msr_ia32_feature_control_valid_bits;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400653};
654
Avi Kivity2fb92db2011-04-27 19:42:18 +0300655enum segment_cache_field {
656 SEG_FIELD_SEL = 0,
657 SEG_FIELD_BASE = 1,
658 SEG_FIELD_LIMIT = 2,
659 SEG_FIELD_AR = 3,
660
661 SEG_FIELD_NR = 4
662};
663
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400664static inline struct vcpu_vmx *to_vmx(struct kvm_vcpu *vcpu)
665{
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000666 return container_of(vcpu, struct vcpu_vmx, vcpu);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400667}
668
Feng Wuefc64402015-09-18 22:29:51 +0800669static struct pi_desc *vcpu_to_pi_desc(struct kvm_vcpu *vcpu)
670{
671 return &(to_vmx(vcpu)->pi_desc);
672}
673
Nadav Har'El22bd0352011-05-25 23:05:57 +0300674#define VMCS12_OFFSET(x) offsetof(struct vmcs12, x)
675#define FIELD(number, name) [number] = VMCS12_OFFSET(name)
676#define FIELD64(number, name) [number] = VMCS12_OFFSET(name), \
677 [number##_HIGH] = VMCS12_OFFSET(name)+4
678
Abel Gordon4607c2d2013-04-18 14:35:55 +0300679
Bandan Dasfe2b2012014-04-21 15:20:14 -0400680static unsigned long shadow_read_only_fields[] = {
Abel Gordon4607c2d2013-04-18 14:35:55 +0300681 /*
682 * We do NOT shadow fields that are modified when L0
683 * traps and emulates any vmx instruction (e.g. VMPTRLD,
684 * VMXON...) executed by L1.
685 * For example, VM_INSTRUCTION_ERROR is read
686 * by L1 if a vmx instruction fails (part of the error path).
687 * Note the code assumes this logic. If for some reason
688 * we start shadowing these fields then we need to
689 * force a shadow sync when L0 emulates vmx instructions
690 * (e.g. force a sync if VM_INSTRUCTION_ERROR is modified
691 * by nested_vmx_failValid)
692 */
693 VM_EXIT_REASON,
694 VM_EXIT_INTR_INFO,
695 VM_EXIT_INSTRUCTION_LEN,
696 IDT_VECTORING_INFO_FIELD,
697 IDT_VECTORING_ERROR_CODE,
698 VM_EXIT_INTR_ERROR_CODE,
699 EXIT_QUALIFICATION,
700 GUEST_LINEAR_ADDRESS,
701 GUEST_PHYSICAL_ADDRESS
702};
Bandan Dasfe2b2012014-04-21 15:20:14 -0400703static int max_shadow_read_only_fields =
Abel Gordon4607c2d2013-04-18 14:35:55 +0300704 ARRAY_SIZE(shadow_read_only_fields);
705
Bandan Dasfe2b2012014-04-21 15:20:14 -0400706static unsigned long shadow_read_write_fields[] = {
Wanpeng Lia7c0b072014-08-21 19:46:50 +0800707 TPR_THRESHOLD,
Abel Gordon4607c2d2013-04-18 14:35:55 +0300708 GUEST_RIP,
709 GUEST_RSP,
710 GUEST_CR0,
711 GUEST_CR3,
712 GUEST_CR4,
713 GUEST_INTERRUPTIBILITY_INFO,
714 GUEST_RFLAGS,
715 GUEST_CS_SELECTOR,
716 GUEST_CS_AR_BYTES,
717 GUEST_CS_LIMIT,
718 GUEST_CS_BASE,
719 GUEST_ES_BASE,
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100720 GUEST_BNDCFGS,
Abel Gordon4607c2d2013-04-18 14:35:55 +0300721 CR0_GUEST_HOST_MASK,
722 CR0_READ_SHADOW,
723 CR4_READ_SHADOW,
724 TSC_OFFSET,
725 EXCEPTION_BITMAP,
726 CPU_BASED_VM_EXEC_CONTROL,
727 VM_ENTRY_EXCEPTION_ERROR_CODE,
728 VM_ENTRY_INTR_INFO_FIELD,
729 VM_ENTRY_INSTRUCTION_LEN,
730 VM_ENTRY_EXCEPTION_ERROR_CODE,
731 HOST_FS_BASE,
732 HOST_GS_BASE,
733 HOST_FS_SELECTOR,
734 HOST_GS_SELECTOR
735};
Bandan Dasfe2b2012014-04-21 15:20:14 -0400736static int max_shadow_read_write_fields =
Abel Gordon4607c2d2013-04-18 14:35:55 +0300737 ARRAY_SIZE(shadow_read_write_fields);
738
Mathias Krause772e0312012-08-30 01:30:19 +0200739static const unsigned short vmcs_field_to_offset_table[] = {
Nadav Har'El22bd0352011-05-25 23:05:57 +0300740 FIELD(VIRTUAL_PROCESSOR_ID, virtual_processor_id),
Wincy Van705699a2015-02-03 23:58:17 +0800741 FIELD(POSTED_INTR_NV, posted_intr_nv),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300742 FIELD(GUEST_ES_SELECTOR, guest_es_selector),
743 FIELD(GUEST_CS_SELECTOR, guest_cs_selector),
744 FIELD(GUEST_SS_SELECTOR, guest_ss_selector),
745 FIELD(GUEST_DS_SELECTOR, guest_ds_selector),
746 FIELD(GUEST_FS_SELECTOR, guest_fs_selector),
747 FIELD(GUEST_GS_SELECTOR, guest_gs_selector),
748 FIELD(GUEST_LDTR_SELECTOR, guest_ldtr_selector),
749 FIELD(GUEST_TR_SELECTOR, guest_tr_selector),
Wincy Van608406e2015-02-03 23:57:51 +0800750 FIELD(GUEST_INTR_STATUS, guest_intr_status),
Bandan Dasc5f983f2017-05-05 15:25:14 -0400751 FIELD(GUEST_PML_INDEX, guest_pml_index),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300752 FIELD(HOST_ES_SELECTOR, host_es_selector),
753 FIELD(HOST_CS_SELECTOR, host_cs_selector),
754 FIELD(HOST_SS_SELECTOR, host_ss_selector),
755 FIELD(HOST_DS_SELECTOR, host_ds_selector),
756 FIELD(HOST_FS_SELECTOR, host_fs_selector),
757 FIELD(HOST_GS_SELECTOR, host_gs_selector),
758 FIELD(HOST_TR_SELECTOR, host_tr_selector),
759 FIELD64(IO_BITMAP_A, io_bitmap_a),
760 FIELD64(IO_BITMAP_B, io_bitmap_b),
761 FIELD64(MSR_BITMAP, msr_bitmap),
762 FIELD64(VM_EXIT_MSR_STORE_ADDR, vm_exit_msr_store_addr),
763 FIELD64(VM_EXIT_MSR_LOAD_ADDR, vm_exit_msr_load_addr),
764 FIELD64(VM_ENTRY_MSR_LOAD_ADDR, vm_entry_msr_load_addr),
765 FIELD64(TSC_OFFSET, tsc_offset),
766 FIELD64(VIRTUAL_APIC_PAGE_ADDR, virtual_apic_page_addr),
767 FIELD64(APIC_ACCESS_ADDR, apic_access_addr),
Wincy Van705699a2015-02-03 23:58:17 +0800768 FIELD64(POSTED_INTR_DESC_ADDR, posted_intr_desc_addr),
Bandan Das27c42a12017-08-03 15:54:42 -0400769 FIELD64(VM_FUNCTION_CONTROL, vm_function_control),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300770 FIELD64(EPT_POINTER, ept_pointer),
Wincy Van608406e2015-02-03 23:57:51 +0800771 FIELD64(EOI_EXIT_BITMAP0, eoi_exit_bitmap0),
772 FIELD64(EOI_EXIT_BITMAP1, eoi_exit_bitmap1),
773 FIELD64(EOI_EXIT_BITMAP2, eoi_exit_bitmap2),
774 FIELD64(EOI_EXIT_BITMAP3, eoi_exit_bitmap3),
Bandan Das41ab9372017-08-03 15:54:43 -0400775 FIELD64(EPTP_LIST_ADDRESS, eptp_list_address),
Wanpeng Li81dc01f2014-12-04 19:11:07 +0800776 FIELD64(XSS_EXIT_BITMAP, xss_exit_bitmap),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300777 FIELD64(GUEST_PHYSICAL_ADDRESS, guest_physical_address),
778 FIELD64(VMCS_LINK_POINTER, vmcs_link_pointer),
Bandan Dasc5f983f2017-05-05 15:25:14 -0400779 FIELD64(PML_ADDRESS, pml_address),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300780 FIELD64(GUEST_IA32_DEBUGCTL, guest_ia32_debugctl),
781 FIELD64(GUEST_IA32_PAT, guest_ia32_pat),
782 FIELD64(GUEST_IA32_EFER, guest_ia32_efer),
783 FIELD64(GUEST_IA32_PERF_GLOBAL_CTRL, guest_ia32_perf_global_ctrl),
784 FIELD64(GUEST_PDPTR0, guest_pdptr0),
785 FIELD64(GUEST_PDPTR1, guest_pdptr1),
786 FIELD64(GUEST_PDPTR2, guest_pdptr2),
787 FIELD64(GUEST_PDPTR3, guest_pdptr3),
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100788 FIELD64(GUEST_BNDCFGS, guest_bndcfgs),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300789 FIELD64(HOST_IA32_PAT, host_ia32_pat),
790 FIELD64(HOST_IA32_EFER, host_ia32_efer),
791 FIELD64(HOST_IA32_PERF_GLOBAL_CTRL, host_ia32_perf_global_ctrl),
792 FIELD(PIN_BASED_VM_EXEC_CONTROL, pin_based_vm_exec_control),
793 FIELD(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control),
794 FIELD(EXCEPTION_BITMAP, exception_bitmap),
795 FIELD(PAGE_FAULT_ERROR_CODE_MASK, page_fault_error_code_mask),
796 FIELD(PAGE_FAULT_ERROR_CODE_MATCH, page_fault_error_code_match),
797 FIELD(CR3_TARGET_COUNT, cr3_target_count),
798 FIELD(VM_EXIT_CONTROLS, vm_exit_controls),
799 FIELD(VM_EXIT_MSR_STORE_COUNT, vm_exit_msr_store_count),
800 FIELD(VM_EXIT_MSR_LOAD_COUNT, vm_exit_msr_load_count),
801 FIELD(VM_ENTRY_CONTROLS, vm_entry_controls),
802 FIELD(VM_ENTRY_MSR_LOAD_COUNT, vm_entry_msr_load_count),
803 FIELD(VM_ENTRY_INTR_INFO_FIELD, vm_entry_intr_info_field),
804 FIELD(VM_ENTRY_EXCEPTION_ERROR_CODE, vm_entry_exception_error_code),
805 FIELD(VM_ENTRY_INSTRUCTION_LEN, vm_entry_instruction_len),
806 FIELD(TPR_THRESHOLD, tpr_threshold),
807 FIELD(SECONDARY_VM_EXEC_CONTROL, secondary_vm_exec_control),
808 FIELD(VM_INSTRUCTION_ERROR, vm_instruction_error),
809 FIELD(VM_EXIT_REASON, vm_exit_reason),
810 FIELD(VM_EXIT_INTR_INFO, vm_exit_intr_info),
811 FIELD(VM_EXIT_INTR_ERROR_CODE, vm_exit_intr_error_code),
812 FIELD(IDT_VECTORING_INFO_FIELD, idt_vectoring_info_field),
813 FIELD(IDT_VECTORING_ERROR_CODE, idt_vectoring_error_code),
814 FIELD(VM_EXIT_INSTRUCTION_LEN, vm_exit_instruction_len),
815 FIELD(VMX_INSTRUCTION_INFO, vmx_instruction_info),
816 FIELD(GUEST_ES_LIMIT, guest_es_limit),
817 FIELD(GUEST_CS_LIMIT, guest_cs_limit),
818 FIELD(GUEST_SS_LIMIT, guest_ss_limit),
819 FIELD(GUEST_DS_LIMIT, guest_ds_limit),
820 FIELD(GUEST_FS_LIMIT, guest_fs_limit),
821 FIELD(GUEST_GS_LIMIT, guest_gs_limit),
822 FIELD(GUEST_LDTR_LIMIT, guest_ldtr_limit),
823 FIELD(GUEST_TR_LIMIT, guest_tr_limit),
824 FIELD(GUEST_GDTR_LIMIT, guest_gdtr_limit),
825 FIELD(GUEST_IDTR_LIMIT, guest_idtr_limit),
826 FIELD(GUEST_ES_AR_BYTES, guest_es_ar_bytes),
827 FIELD(GUEST_CS_AR_BYTES, guest_cs_ar_bytes),
828 FIELD(GUEST_SS_AR_BYTES, guest_ss_ar_bytes),
829 FIELD(GUEST_DS_AR_BYTES, guest_ds_ar_bytes),
830 FIELD(GUEST_FS_AR_BYTES, guest_fs_ar_bytes),
831 FIELD(GUEST_GS_AR_BYTES, guest_gs_ar_bytes),
832 FIELD(GUEST_LDTR_AR_BYTES, guest_ldtr_ar_bytes),
833 FIELD(GUEST_TR_AR_BYTES, guest_tr_ar_bytes),
834 FIELD(GUEST_INTERRUPTIBILITY_INFO, guest_interruptibility_info),
835 FIELD(GUEST_ACTIVITY_STATE, guest_activity_state),
836 FIELD(GUEST_SYSENTER_CS, guest_sysenter_cs),
837 FIELD(HOST_IA32_SYSENTER_CS, host_ia32_sysenter_cs),
Jan Kiszka0238ea92013-03-13 11:31:24 +0100838 FIELD(VMX_PREEMPTION_TIMER_VALUE, vmx_preemption_timer_value),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300839 FIELD(CR0_GUEST_HOST_MASK, cr0_guest_host_mask),
840 FIELD(CR4_GUEST_HOST_MASK, cr4_guest_host_mask),
841 FIELD(CR0_READ_SHADOW, cr0_read_shadow),
842 FIELD(CR4_READ_SHADOW, cr4_read_shadow),
843 FIELD(CR3_TARGET_VALUE0, cr3_target_value0),
844 FIELD(CR3_TARGET_VALUE1, cr3_target_value1),
845 FIELD(CR3_TARGET_VALUE2, cr3_target_value2),
846 FIELD(CR3_TARGET_VALUE3, cr3_target_value3),
847 FIELD(EXIT_QUALIFICATION, exit_qualification),
848 FIELD(GUEST_LINEAR_ADDRESS, guest_linear_address),
849 FIELD(GUEST_CR0, guest_cr0),
850 FIELD(GUEST_CR3, guest_cr3),
851 FIELD(GUEST_CR4, guest_cr4),
852 FIELD(GUEST_ES_BASE, guest_es_base),
853 FIELD(GUEST_CS_BASE, guest_cs_base),
854 FIELD(GUEST_SS_BASE, guest_ss_base),
855 FIELD(GUEST_DS_BASE, guest_ds_base),
856 FIELD(GUEST_FS_BASE, guest_fs_base),
857 FIELD(GUEST_GS_BASE, guest_gs_base),
858 FIELD(GUEST_LDTR_BASE, guest_ldtr_base),
859 FIELD(GUEST_TR_BASE, guest_tr_base),
860 FIELD(GUEST_GDTR_BASE, guest_gdtr_base),
861 FIELD(GUEST_IDTR_BASE, guest_idtr_base),
862 FIELD(GUEST_DR7, guest_dr7),
863 FIELD(GUEST_RSP, guest_rsp),
864 FIELD(GUEST_RIP, guest_rip),
865 FIELD(GUEST_RFLAGS, guest_rflags),
866 FIELD(GUEST_PENDING_DBG_EXCEPTIONS, guest_pending_dbg_exceptions),
867 FIELD(GUEST_SYSENTER_ESP, guest_sysenter_esp),
868 FIELD(GUEST_SYSENTER_EIP, guest_sysenter_eip),
869 FIELD(HOST_CR0, host_cr0),
870 FIELD(HOST_CR3, host_cr3),
871 FIELD(HOST_CR4, host_cr4),
872 FIELD(HOST_FS_BASE, host_fs_base),
873 FIELD(HOST_GS_BASE, host_gs_base),
874 FIELD(HOST_TR_BASE, host_tr_base),
875 FIELD(HOST_GDTR_BASE, host_gdtr_base),
876 FIELD(HOST_IDTR_BASE, host_idtr_base),
877 FIELD(HOST_IA32_SYSENTER_ESP, host_ia32_sysenter_esp),
878 FIELD(HOST_IA32_SYSENTER_EIP, host_ia32_sysenter_eip),
879 FIELD(HOST_RSP, host_rsp),
880 FIELD(HOST_RIP, host_rip),
881};
Nadav Har'El22bd0352011-05-25 23:05:57 +0300882
883static inline short vmcs_field_to_offset(unsigned long field)
884{
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +0100885 BUILD_BUG_ON(ARRAY_SIZE(vmcs_field_to_offset_table) > SHRT_MAX);
886
887 if (field >= ARRAY_SIZE(vmcs_field_to_offset_table) ||
888 vmcs_field_to_offset_table[field] == 0)
889 return -ENOENT;
890
Nadav Har'El22bd0352011-05-25 23:05:57 +0300891 return vmcs_field_to_offset_table[field];
892}
893
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300894static inline struct vmcs12 *get_vmcs12(struct kvm_vcpu *vcpu)
895{
David Matlack4f2777b2016-07-13 17:16:37 -0700896 return to_vmx(vcpu)->nested.cached_vmcs12;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300897}
898
Peter Feiner995f00a2017-06-30 17:26:32 -0700899static bool nested_ept_ad_enabled(struct kvm_vcpu *vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +0300900static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu);
Peter Feiner995f00a2017-06-30 17:26:32 -0700901static u64 construct_eptp(struct kvm_vcpu *vcpu, unsigned long root_hpa);
Wanpeng Lif53cd632014-12-02 19:14:58 +0800902static bool vmx_xsaves_supported(void);
Gleb Natapov776e58e2011-03-13 12:34:27 +0200903static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr);
Orit Wassermanb246dd52012-05-31 14:49:22 +0300904static void vmx_set_segment(struct kvm_vcpu *vcpu,
905 struct kvm_segment *var, int seg);
906static void vmx_get_segment(struct kvm_vcpu *vcpu,
907 struct kvm_segment *var, int seg);
Gleb Natapovd99e4152012-12-20 16:57:45 +0200908static bool guest_state_valid(struct kvm_vcpu *vcpu);
909static u32 vmx_segment_access_rights(struct kvm_segment *var);
Abel Gordonc3114422013-04-18 14:38:55 +0300910static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx);
Abel Gordon16f5b902013-04-18 14:38:25 +0300911static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx);
Tang Chena255d472014-09-16 18:41:58 +0800912static int alloc_identity_pagetable(struct kvm *kvm);
Paolo Bonzinib96fb432017-07-27 12:29:32 +0200913static bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu);
914static void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked);
915static bool nested_vmx_is_page_fault_vmexit(struct vmcs12 *vmcs12,
916 u16 error_code);
Avi Kivity75880a02007-06-20 11:20:04 +0300917
Avi Kivity6aa8b732006-12-10 02:21:36 -0800918static DEFINE_PER_CPU(struct vmcs *, vmxarea);
919static DEFINE_PER_CPU(struct vmcs *, current_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300920/*
921 * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
922 * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
923 */
924static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800925
Feng Wubf9f6ac2015-09-18 22:29:55 +0800926/*
927 * We maintian a per-CPU linked-list of vCPU, so in wakeup_handler() we
928 * can find which vCPU should be waken up.
929 */
930static DEFINE_PER_CPU(struct list_head, blocked_vcpu_on_cpu);
931static DEFINE_PER_CPU(spinlock_t, blocked_vcpu_on_cpu_lock);
932
Radim Krčmář23611332016-09-29 22:41:33 +0200933enum {
934 VMX_IO_BITMAP_A,
935 VMX_IO_BITMAP_B,
936 VMX_MSR_BITMAP_LEGACY,
937 VMX_MSR_BITMAP_LONGMODE,
938 VMX_MSR_BITMAP_LEGACY_X2APIC_APICV,
939 VMX_MSR_BITMAP_LONGMODE_X2APIC_APICV,
940 VMX_MSR_BITMAP_LEGACY_X2APIC,
941 VMX_MSR_BITMAP_LONGMODE_X2APIC,
942 VMX_VMREAD_BITMAP,
943 VMX_VMWRITE_BITMAP,
944 VMX_BITMAP_NR
945};
946
947static unsigned long *vmx_bitmap[VMX_BITMAP_NR];
948
949#define vmx_io_bitmap_a (vmx_bitmap[VMX_IO_BITMAP_A])
950#define vmx_io_bitmap_b (vmx_bitmap[VMX_IO_BITMAP_B])
951#define vmx_msr_bitmap_legacy (vmx_bitmap[VMX_MSR_BITMAP_LEGACY])
952#define vmx_msr_bitmap_longmode (vmx_bitmap[VMX_MSR_BITMAP_LONGMODE])
953#define vmx_msr_bitmap_legacy_x2apic_apicv (vmx_bitmap[VMX_MSR_BITMAP_LEGACY_X2APIC_APICV])
954#define vmx_msr_bitmap_longmode_x2apic_apicv (vmx_bitmap[VMX_MSR_BITMAP_LONGMODE_X2APIC_APICV])
955#define vmx_msr_bitmap_legacy_x2apic (vmx_bitmap[VMX_MSR_BITMAP_LEGACY_X2APIC])
956#define vmx_msr_bitmap_longmode_x2apic (vmx_bitmap[VMX_MSR_BITMAP_LONGMODE_X2APIC])
957#define vmx_vmread_bitmap (vmx_bitmap[VMX_VMREAD_BITMAP])
958#define vmx_vmwrite_bitmap (vmx_bitmap[VMX_VMWRITE_BITMAP])
He, Qingfdef3ad2007-04-30 09:45:24 +0300959
Avi Kivity110312c2010-12-21 12:54:20 +0200960static bool cpu_has_load_ia32_efer;
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200961static bool cpu_has_load_perf_global_ctrl;
Avi Kivity110312c2010-12-21 12:54:20 +0200962
Sheng Yang2384d2b2008-01-17 15:14:33 +0800963static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
964static DEFINE_SPINLOCK(vmx_vpid_lock);
965
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300966static struct vmcs_config {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800967 int size;
968 int order;
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +0300969 u32 basic_cap;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800970 u32 revision_id;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300971 u32 pin_based_exec_ctrl;
972 u32 cpu_based_exec_ctrl;
Sheng Yangf78e0e22007-10-29 09:40:42 +0800973 u32 cpu_based_2nd_exec_ctrl;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300974 u32 vmexit_ctrl;
975 u32 vmentry_ctrl;
976} vmcs_config;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800977
Hannes Ederefff9e52008-11-28 17:02:06 +0100978static struct vmx_capability {
Sheng Yangd56f5462008-04-25 10:13:16 +0800979 u32 ept;
980 u32 vpid;
981} vmx_capability;
982
Avi Kivity6aa8b732006-12-10 02:21:36 -0800983#define VMX_SEGMENT_FIELD(seg) \
984 [VCPU_SREG_##seg] = { \
985 .selector = GUEST_##seg##_SELECTOR, \
986 .base = GUEST_##seg##_BASE, \
987 .limit = GUEST_##seg##_LIMIT, \
988 .ar_bytes = GUEST_##seg##_AR_BYTES, \
989 }
990
Mathias Krause772e0312012-08-30 01:30:19 +0200991static const struct kvm_vmx_segment_field {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800992 unsigned selector;
993 unsigned base;
994 unsigned limit;
995 unsigned ar_bytes;
996} kvm_vmx_segment_fields[] = {
997 VMX_SEGMENT_FIELD(CS),
998 VMX_SEGMENT_FIELD(DS),
999 VMX_SEGMENT_FIELD(ES),
1000 VMX_SEGMENT_FIELD(FS),
1001 VMX_SEGMENT_FIELD(GS),
1002 VMX_SEGMENT_FIELD(SS),
1003 VMX_SEGMENT_FIELD(TR),
1004 VMX_SEGMENT_FIELD(LDTR),
1005};
1006
Avi Kivity26bb0982009-09-07 11:14:12 +03001007static u64 host_efer;
1008
Avi Kivity6de4f3a2009-05-31 22:58:47 +03001009static void ept_save_pdptrs(struct kvm_vcpu *vcpu);
1010
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001011/*
Brian Gerst8c065852010-07-17 09:03:26 -04001012 * Keep MSR_STAR at the end, as setup_msrs() will try to optimize it
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001013 * away by decrementing the array size.
1014 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001015static const u32 vmx_msr_index[] = {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001016#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +03001017 MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -08001018#endif
Brian Gerst8c065852010-07-17 09:03:26 -04001019 MSR_EFER, MSR_TSC_AUX, MSR_STAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -08001020};
Avi Kivity6aa8b732006-12-10 02:21:36 -08001021
Jan Kiszka5bb16012016-02-09 20:14:21 +01001022static inline bool is_exception_n(u32 intr_info, u8 vector)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001023{
1024 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
1025 INTR_INFO_VALID_MASK)) ==
Jan Kiszka5bb16012016-02-09 20:14:21 +01001026 (INTR_TYPE_HARD_EXCEPTION | vector | INTR_INFO_VALID_MASK);
1027}
1028
Jan Kiszka6f054852016-02-09 20:15:18 +01001029static inline bool is_debug(u32 intr_info)
1030{
1031 return is_exception_n(intr_info, DB_VECTOR);
1032}
1033
1034static inline bool is_breakpoint(u32 intr_info)
1035{
1036 return is_exception_n(intr_info, BP_VECTOR);
1037}
1038
Jan Kiszka5bb16012016-02-09 20:14:21 +01001039static inline bool is_page_fault(u32 intr_info)
1040{
1041 return is_exception_n(intr_info, PF_VECTOR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001042}
1043
Gui Jianfeng31299942010-03-15 17:29:09 +08001044static inline bool is_no_device(u32 intr_info)
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001045{
Jan Kiszka5bb16012016-02-09 20:14:21 +01001046 return is_exception_n(intr_info, NM_VECTOR);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001047}
1048
Gui Jianfeng31299942010-03-15 17:29:09 +08001049static inline bool is_invalid_opcode(u32 intr_info)
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05001050{
Jan Kiszka5bb16012016-02-09 20:14:21 +01001051 return is_exception_n(intr_info, UD_VECTOR);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05001052}
1053
Gui Jianfeng31299942010-03-15 17:29:09 +08001054static inline bool is_external_interrupt(u32 intr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001055{
1056 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
1057 == (INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
1058}
1059
Gui Jianfeng31299942010-03-15 17:29:09 +08001060static inline bool is_machine_check(u32 intr_info)
Andi Kleena0861c02009-06-08 17:37:09 +08001061{
1062 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
1063 INTR_INFO_VALID_MASK)) ==
1064 (INTR_TYPE_HARD_EXCEPTION | MC_VECTOR | INTR_INFO_VALID_MASK);
1065}
1066
Gui Jianfeng31299942010-03-15 17:29:09 +08001067static inline bool cpu_has_vmx_msr_bitmap(void)
Sheng Yang25c5f222008-03-28 13:18:56 +08001068{
Sheng Yang04547152009-04-01 15:52:31 +08001069 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_USE_MSR_BITMAPS;
Sheng Yang25c5f222008-03-28 13:18:56 +08001070}
1071
Gui Jianfeng31299942010-03-15 17:29:09 +08001072static inline bool cpu_has_vmx_tpr_shadow(void)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001073{
Sheng Yang04547152009-04-01 15:52:31 +08001074 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001075}
1076
Paolo Bonzini35754c92015-07-29 12:05:37 +02001077static inline bool cpu_need_tpr_shadow(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001078{
Paolo Bonzini35754c92015-07-29 12:05:37 +02001079 return cpu_has_vmx_tpr_shadow() && lapic_in_kernel(vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001080}
1081
Gui Jianfeng31299942010-03-15 17:29:09 +08001082static inline bool cpu_has_secondary_exec_ctrls(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001083{
Sheng Yang04547152009-04-01 15:52:31 +08001084 return vmcs_config.cpu_based_exec_ctrl &
1085 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Sheng Yangf78e0e22007-10-29 09:40:42 +08001086}
1087
Avi Kivity774ead32007-12-26 13:57:04 +02001088static inline bool cpu_has_vmx_virtualize_apic_accesses(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001089{
Sheng Yang04547152009-04-01 15:52:31 +08001090 return vmcs_config.cpu_based_2nd_exec_ctrl &
1091 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
1092}
1093
Yang Zhang8d146952013-01-25 10:18:50 +08001094static inline bool cpu_has_vmx_virtualize_x2apic_mode(void)
1095{
1096 return vmcs_config.cpu_based_2nd_exec_ctrl &
1097 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
1098}
1099
Yang Zhang83d4c282013-01-25 10:18:49 +08001100static inline bool cpu_has_vmx_apic_register_virt(void)
1101{
1102 return vmcs_config.cpu_based_2nd_exec_ctrl &
1103 SECONDARY_EXEC_APIC_REGISTER_VIRT;
1104}
1105
Yang Zhangc7c9c562013-01-25 10:18:51 +08001106static inline bool cpu_has_vmx_virtual_intr_delivery(void)
1107{
1108 return vmcs_config.cpu_based_2nd_exec_ctrl &
1109 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY;
1110}
1111
Yunhong Jiang64672c92016-06-13 14:19:59 -07001112/*
1113 * Comment's format: document - errata name - stepping - processor name.
1114 * Refer from
1115 * https://www.virtualbox.org/svn/vbox/trunk/src/VBox/VMM/VMMR0/HMR0.cpp
1116 */
1117static u32 vmx_preemption_cpu_tfms[] = {
1118/* 323344.pdf - BA86 - D0 - Xeon 7500 Series */
11190x000206E6,
1120/* 323056.pdf - AAX65 - C2 - Xeon L3406 */
1121/* 322814.pdf - AAT59 - C2 - i7-600, i5-500, i5-400 and i3-300 Mobile */
1122/* 322911.pdf - AAU65 - C2 - i5-600, i3-500 Desktop and Pentium G6950 */
11230x00020652,
1124/* 322911.pdf - AAU65 - K0 - i5-600, i3-500 Desktop and Pentium G6950 */
11250x00020655,
1126/* 322373.pdf - AAO95 - B1 - Xeon 3400 Series */
1127/* 322166.pdf - AAN92 - B1 - i7-800 and i5-700 Desktop */
1128/*
1129 * 320767.pdf - AAP86 - B1 -
1130 * i7-900 Mobile Extreme, i7-800 and i7-700 Mobile
1131 */
11320x000106E5,
1133/* 321333.pdf - AAM126 - C0 - Xeon 3500 */
11340x000106A0,
1135/* 321333.pdf - AAM126 - C1 - Xeon 3500 */
11360x000106A1,
1137/* 320836.pdf - AAJ124 - C0 - i7-900 Desktop Extreme and i7-900 Desktop */
11380x000106A4,
1139 /* 321333.pdf - AAM126 - D0 - Xeon 3500 */
1140 /* 321324.pdf - AAK139 - D0 - Xeon 5500 */
1141 /* 320836.pdf - AAJ124 - D0 - i7-900 Extreme and i7-900 Desktop */
11420x000106A5,
1143};
1144
1145static inline bool cpu_has_broken_vmx_preemption_timer(void)
1146{
1147 u32 eax = cpuid_eax(0x00000001), i;
1148
1149 /* Clear the reserved bits */
1150 eax &= ~(0x3U << 14 | 0xfU << 28);
Wei Yongjun03f6a222016-07-04 15:13:07 +00001151 for (i = 0; i < ARRAY_SIZE(vmx_preemption_cpu_tfms); i++)
Yunhong Jiang64672c92016-06-13 14:19:59 -07001152 if (eax == vmx_preemption_cpu_tfms[i])
1153 return true;
1154
1155 return false;
1156}
1157
1158static inline bool cpu_has_vmx_preemption_timer(void)
1159{
Yunhong Jiang64672c92016-06-13 14:19:59 -07001160 return vmcs_config.pin_based_exec_ctrl &
1161 PIN_BASED_VMX_PREEMPTION_TIMER;
1162}
1163
Yang Zhang01e439b2013-04-11 19:25:12 +08001164static inline bool cpu_has_vmx_posted_intr(void)
1165{
Paolo Bonzinid6a858d2015-09-28 11:58:14 +02001166 return IS_ENABLED(CONFIG_X86_LOCAL_APIC) &&
1167 vmcs_config.pin_based_exec_ctrl & PIN_BASED_POSTED_INTR;
Yang Zhang01e439b2013-04-11 19:25:12 +08001168}
1169
1170static inline bool cpu_has_vmx_apicv(void)
1171{
1172 return cpu_has_vmx_apic_register_virt() &&
1173 cpu_has_vmx_virtual_intr_delivery() &&
1174 cpu_has_vmx_posted_intr();
1175}
1176
Sheng Yang04547152009-04-01 15:52:31 +08001177static inline bool cpu_has_vmx_flexpriority(void)
1178{
1179 return cpu_has_vmx_tpr_shadow() &&
1180 cpu_has_vmx_virtualize_apic_accesses();
Sheng Yangf78e0e22007-10-29 09:40:42 +08001181}
1182
Marcelo Tosattie7997942009-06-11 12:07:40 -03001183static inline bool cpu_has_vmx_ept_execute_only(void)
1184{
Gui Jianfeng31299942010-03-15 17:29:09 +08001185 return vmx_capability.ept & VMX_EPT_EXECUTE_ONLY_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -03001186}
1187
Marcelo Tosattie7997942009-06-11 12:07:40 -03001188static inline bool cpu_has_vmx_ept_2m_page(void)
1189{
Gui Jianfeng31299942010-03-15 17:29:09 +08001190 return vmx_capability.ept & VMX_EPT_2MB_PAGE_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -03001191}
1192
Sheng Yang878403b2010-01-05 19:02:29 +08001193static inline bool cpu_has_vmx_ept_1g_page(void)
1194{
Gui Jianfeng31299942010-03-15 17:29:09 +08001195 return vmx_capability.ept & VMX_EPT_1GB_PAGE_BIT;
Sheng Yang878403b2010-01-05 19:02:29 +08001196}
1197
Sheng Yang4bc9b982010-06-02 14:05:24 +08001198static inline bool cpu_has_vmx_ept_4levels(void)
1199{
1200 return vmx_capability.ept & VMX_EPT_PAGE_WALK_4_BIT;
1201}
1202
David Hildenbrand42aa53b2017-08-10 23:15:29 +02001203static inline bool cpu_has_vmx_ept_mt_wb(void)
1204{
1205 return vmx_capability.ept & VMX_EPTP_WB_BIT;
1206}
1207
Yu Zhang855feb62017-08-24 20:27:55 +08001208static inline bool cpu_has_vmx_ept_5levels(void)
1209{
1210 return vmx_capability.ept & VMX_EPT_PAGE_WALK_5_BIT;
1211}
1212
Xudong Hao83c3a332012-05-28 19:33:35 +08001213static inline bool cpu_has_vmx_ept_ad_bits(void)
1214{
1215 return vmx_capability.ept & VMX_EPT_AD_BIT;
1216}
1217
Gui Jianfeng31299942010-03-15 17:29:09 +08001218static inline bool cpu_has_vmx_invept_context(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001219{
Gui Jianfeng31299942010-03-15 17:29:09 +08001220 return vmx_capability.ept & VMX_EPT_EXTENT_CONTEXT_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001221}
1222
Gui Jianfeng31299942010-03-15 17:29:09 +08001223static inline bool cpu_has_vmx_invept_global(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001224{
Gui Jianfeng31299942010-03-15 17:29:09 +08001225 return vmx_capability.ept & VMX_EPT_EXTENT_GLOBAL_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001226}
1227
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001228static inline bool cpu_has_vmx_invvpid_single(void)
1229{
1230 return vmx_capability.vpid & VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT;
1231}
1232
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001233static inline bool cpu_has_vmx_invvpid_global(void)
1234{
1235 return vmx_capability.vpid & VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT;
1236}
1237
Wanpeng Li08d839c2017-03-23 05:30:08 -07001238static inline bool cpu_has_vmx_invvpid(void)
1239{
1240 return vmx_capability.vpid & VMX_VPID_INVVPID_BIT;
1241}
1242
Gui Jianfeng31299942010-03-15 17:29:09 +08001243static inline bool cpu_has_vmx_ept(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001244{
Sheng Yang04547152009-04-01 15:52:31 +08001245 return vmcs_config.cpu_based_2nd_exec_ctrl &
1246 SECONDARY_EXEC_ENABLE_EPT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001247}
1248
Gui Jianfeng31299942010-03-15 17:29:09 +08001249static inline bool cpu_has_vmx_unrestricted_guest(void)
Nitin A Kamble3a624e22009-06-08 11:34:16 -07001250{
1251 return vmcs_config.cpu_based_2nd_exec_ctrl &
1252 SECONDARY_EXEC_UNRESTRICTED_GUEST;
1253}
1254
Gui Jianfeng31299942010-03-15 17:29:09 +08001255static inline bool cpu_has_vmx_ple(void)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08001256{
1257 return vmcs_config.cpu_based_2nd_exec_ctrl &
1258 SECONDARY_EXEC_PAUSE_LOOP_EXITING;
1259}
1260
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +03001261static inline bool cpu_has_vmx_basic_inout(void)
1262{
1263 return (((u64)vmcs_config.basic_cap << 32) & VMX_BASIC_INOUT);
1264}
1265
Paolo Bonzini35754c92015-07-29 12:05:37 +02001266static inline bool cpu_need_virtualize_apic_accesses(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001267{
Paolo Bonzini35754c92015-07-29 12:05:37 +02001268 return flexpriority_enabled && lapic_in_kernel(vcpu);
Sheng Yangf78e0e22007-10-29 09:40:42 +08001269}
1270
Gui Jianfeng31299942010-03-15 17:29:09 +08001271static inline bool cpu_has_vmx_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001272{
Sheng Yang04547152009-04-01 15:52:31 +08001273 return vmcs_config.cpu_based_2nd_exec_ctrl &
1274 SECONDARY_EXEC_ENABLE_VPID;
Sheng Yang2384d2b2008-01-17 15:14:33 +08001275}
1276
Gui Jianfeng31299942010-03-15 17:29:09 +08001277static inline bool cpu_has_vmx_rdtscp(void)
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001278{
1279 return vmcs_config.cpu_based_2nd_exec_ctrl &
1280 SECONDARY_EXEC_RDTSCP;
1281}
1282
Mao, Junjiead756a12012-07-02 01:18:48 +00001283static inline bool cpu_has_vmx_invpcid(void)
1284{
1285 return vmcs_config.cpu_based_2nd_exec_ctrl &
1286 SECONDARY_EXEC_ENABLE_INVPCID;
1287}
1288
Sheng Yangf5f48ee2010-06-30 12:25:15 +08001289static inline bool cpu_has_vmx_wbinvd_exit(void)
1290{
1291 return vmcs_config.cpu_based_2nd_exec_ctrl &
1292 SECONDARY_EXEC_WBINVD_EXITING;
1293}
1294
Abel Gordonabc4fc52013-04-18 14:35:25 +03001295static inline bool cpu_has_vmx_shadow_vmcs(void)
1296{
1297 u64 vmx_msr;
1298 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
1299 /* check if the cpu supports writing r/o exit information fields */
1300 if (!(vmx_msr & MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS))
1301 return false;
1302
1303 return vmcs_config.cpu_based_2nd_exec_ctrl &
1304 SECONDARY_EXEC_SHADOW_VMCS;
1305}
1306
Kai Huang843e4332015-01-28 10:54:28 +08001307static inline bool cpu_has_vmx_pml(void)
1308{
1309 return vmcs_config.cpu_based_2nd_exec_ctrl & SECONDARY_EXEC_ENABLE_PML;
1310}
1311
Haozhong Zhang64903d62015-10-20 15:39:09 +08001312static inline bool cpu_has_vmx_tsc_scaling(void)
1313{
1314 return vmcs_config.cpu_based_2nd_exec_ctrl &
1315 SECONDARY_EXEC_TSC_SCALING;
1316}
1317
Bandan Das2a499e42017-08-03 15:54:41 -04001318static inline bool cpu_has_vmx_vmfunc(void)
1319{
1320 return vmcs_config.cpu_based_2nd_exec_ctrl &
1321 SECONDARY_EXEC_ENABLE_VMFUNC;
1322}
1323
Sheng Yang04547152009-04-01 15:52:31 +08001324static inline bool report_flexpriority(void)
1325{
1326 return flexpriority_enabled;
1327}
1328
Jim Mattsonc7c2c702017-05-05 11:28:09 -07001329static inline unsigned nested_cpu_vmx_misc_cr3_count(struct kvm_vcpu *vcpu)
1330{
1331 return vmx_misc_cr3_count(to_vmx(vcpu)->nested.nested_vmx_misc_low);
1332}
1333
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03001334static inline bool nested_cpu_has(struct vmcs12 *vmcs12, u32 bit)
1335{
1336 return vmcs12->cpu_based_vm_exec_control & bit;
1337}
1338
1339static inline bool nested_cpu_has2(struct vmcs12 *vmcs12, u32 bit)
1340{
1341 return (vmcs12->cpu_based_vm_exec_control &
1342 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) &&
1343 (vmcs12->secondary_vm_exec_control & bit);
1344}
1345
Nadav Har'Elf5c43682013-08-05 11:07:20 +03001346static inline bool nested_cpu_has_virtual_nmis(struct vmcs12 *vmcs12)
Nadav Har'El644d7112011-05-25 23:12:35 +03001347{
1348 return vmcs12->pin_based_vm_exec_control & PIN_BASED_VIRTUAL_NMIS;
1349}
1350
Jan Kiszkaf4124502014-03-07 20:03:13 +01001351static inline bool nested_cpu_has_preemption_timer(struct vmcs12 *vmcs12)
1352{
1353 return vmcs12->pin_based_vm_exec_control &
1354 PIN_BASED_VMX_PREEMPTION_TIMER;
1355}
1356
Nadav Har'El155a97a2013-08-05 11:07:16 +03001357static inline int nested_cpu_has_ept(struct vmcs12 *vmcs12)
1358{
1359 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_EPT);
1360}
1361
Wanpeng Li81dc01f2014-12-04 19:11:07 +08001362static inline bool nested_cpu_has_xsaves(struct vmcs12 *vmcs12)
1363{
Paolo Bonzini3db13482017-08-24 14:48:03 +02001364 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_XSAVES);
Wanpeng Li81dc01f2014-12-04 19:11:07 +08001365}
1366
Bandan Dasc5f983f2017-05-05 15:25:14 -04001367static inline bool nested_cpu_has_pml(struct vmcs12 *vmcs12)
1368{
1369 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_PML);
1370}
1371
Wincy Vanf2b93282015-02-03 23:56:03 +08001372static inline bool nested_cpu_has_virt_x2apic_mode(struct vmcs12 *vmcs12)
1373{
1374 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE);
1375}
1376
Wanpeng Li5c614b32015-10-13 09:18:36 -07001377static inline bool nested_cpu_has_vpid(struct vmcs12 *vmcs12)
1378{
1379 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_VPID);
1380}
1381
Wincy Van82f0dd42015-02-03 23:57:18 +08001382static inline bool nested_cpu_has_apic_reg_virt(struct vmcs12 *vmcs12)
1383{
1384 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_APIC_REGISTER_VIRT);
1385}
1386
Wincy Van608406e2015-02-03 23:57:51 +08001387static inline bool nested_cpu_has_vid(struct vmcs12 *vmcs12)
1388{
1389 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
1390}
1391
Wincy Van705699a2015-02-03 23:58:17 +08001392static inline bool nested_cpu_has_posted_intr(struct vmcs12 *vmcs12)
1393{
1394 return vmcs12->pin_based_vm_exec_control & PIN_BASED_POSTED_INTR;
1395}
1396
Bandan Das27c42a12017-08-03 15:54:42 -04001397static inline bool nested_cpu_has_vmfunc(struct vmcs12 *vmcs12)
1398{
1399 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_VMFUNC);
1400}
1401
Bandan Das41ab9372017-08-03 15:54:43 -04001402static inline bool nested_cpu_has_eptp_switching(struct vmcs12 *vmcs12)
1403{
1404 return nested_cpu_has_vmfunc(vmcs12) &&
1405 (vmcs12->vm_function_control &
1406 VMX_VMFUNC_EPTP_SWITCHING);
1407}
1408
Jim Mattsonef85b672016-12-12 11:01:37 -08001409static inline bool is_nmi(u32 intr_info)
Nadav Har'El644d7112011-05-25 23:12:35 +03001410{
1411 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
Jim Mattsonef85b672016-12-12 11:01:37 -08001412 == (INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK);
Nadav Har'El644d7112011-05-25 23:12:35 +03001413}
1414
Jan Kiszka533558b2014-01-04 18:47:20 +01001415static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
1416 u32 exit_intr_info,
1417 unsigned long exit_qualification);
Nadav Har'El7c177932011-05-25 23:12:04 +03001418static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
1419 struct vmcs12 *vmcs12,
1420 u32 reason, unsigned long qualification);
1421
Rusty Russell8b9cf982007-07-30 16:31:43 +10001422static int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
Avi Kivity7725f0b2006-12-13 00:34:01 -08001423{
1424 int i;
1425
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001426 for (i = 0; i < vmx->nmsrs; ++i)
Avi Kivity26bb0982009-09-07 11:14:12 +03001427 if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001428 return i;
1429 return -1;
1430}
1431
Sheng Yang2384d2b2008-01-17 15:14:33 +08001432static inline void __invvpid(int ext, u16 vpid, gva_t gva)
1433{
1434 struct {
1435 u64 vpid : 16;
1436 u64 rsvd : 48;
1437 u64 gva;
1438 } operand = { vpid, 0, gva };
1439
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001440 asm volatile (__ex(ASM_VMX_INVVPID)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001441 /* CF==1 or ZF==1 --> rc = -1 */
1442 "; ja 1f ; ud2 ; 1:"
1443 : : "a"(&operand), "c"(ext) : "cc", "memory");
1444}
1445
Sheng Yang14394422008-04-28 12:24:45 +08001446static inline void __invept(int ext, u64 eptp, gpa_t gpa)
1447{
1448 struct {
1449 u64 eptp, gpa;
1450 } operand = {eptp, gpa};
1451
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001452 asm volatile (__ex(ASM_VMX_INVEPT)
Sheng Yang14394422008-04-28 12:24:45 +08001453 /* CF==1 or ZF==1 --> rc = -1 */
1454 "; ja 1f ; ud2 ; 1:\n"
1455 : : "a" (&operand), "c" (ext) : "cc", "memory");
1456}
1457
Avi Kivity26bb0982009-09-07 11:14:12 +03001458static struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001459{
1460 int i;
1461
Rusty Russell8b9cf982007-07-30 16:31:43 +10001462 i = __find_msr_index(vmx, msr);
Eddie Donga75beee2007-05-17 18:55:15 +03001463 if (i >= 0)
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001464 return &vmx->guest_msrs[i];
Al Viro8b6d44c2007-02-09 16:38:40 +00001465 return NULL;
Avi Kivity7725f0b2006-12-13 00:34:01 -08001466}
1467
Avi Kivity6aa8b732006-12-10 02:21:36 -08001468static void vmcs_clear(struct vmcs *vmcs)
1469{
1470 u64 phys_addr = __pa(vmcs);
1471 u8 error;
1472
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001473 asm volatile (__ex(ASM_VMX_VMCLEAR_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001474 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001475 : "cc", "memory");
1476 if (error)
1477 printk(KERN_ERR "kvm: vmclear fail: %p/%llx\n",
1478 vmcs, phys_addr);
1479}
1480
Nadav Har'Eld462b812011-05-24 15:26:10 +03001481static inline void loaded_vmcs_init(struct loaded_vmcs *loaded_vmcs)
1482{
1483 vmcs_clear(loaded_vmcs->vmcs);
Jim Mattson355f4fb2016-10-28 08:29:39 -07001484 if (loaded_vmcs->shadow_vmcs && loaded_vmcs->launched)
1485 vmcs_clear(loaded_vmcs->shadow_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001486 loaded_vmcs->cpu = -1;
1487 loaded_vmcs->launched = 0;
1488}
1489
Dongxiao Xu7725b892010-05-11 18:29:38 +08001490static void vmcs_load(struct vmcs *vmcs)
1491{
1492 u64 phys_addr = __pa(vmcs);
1493 u8 error;
1494
1495 asm volatile (__ex(ASM_VMX_VMPTRLD_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001496 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Dongxiao Xu7725b892010-05-11 18:29:38 +08001497 : "cc", "memory");
1498 if (error)
Nadav Har'El2844d842011-05-25 23:16:40 +03001499 printk(KERN_ERR "kvm: vmptrld %p/%llx failed\n",
Dongxiao Xu7725b892010-05-11 18:29:38 +08001500 vmcs, phys_addr);
1501}
1502
Dave Young2965faa2015-09-09 15:38:55 -07001503#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001504/*
1505 * This bitmap is used to indicate whether the vmclear
1506 * operation is enabled on all cpus. All disabled by
1507 * default.
1508 */
1509static cpumask_t crash_vmclear_enabled_bitmap = CPU_MASK_NONE;
1510
1511static inline void crash_enable_local_vmclear(int cpu)
1512{
1513 cpumask_set_cpu(cpu, &crash_vmclear_enabled_bitmap);
1514}
1515
1516static inline void crash_disable_local_vmclear(int cpu)
1517{
1518 cpumask_clear_cpu(cpu, &crash_vmclear_enabled_bitmap);
1519}
1520
1521static inline int crash_local_vmclear_enabled(int cpu)
1522{
1523 return cpumask_test_cpu(cpu, &crash_vmclear_enabled_bitmap);
1524}
1525
1526static void crash_vmclear_local_loaded_vmcss(void)
1527{
1528 int cpu = raw_smp_processor_id();
1529 struct loaded_vmcs *v;
1530
1531 if (!crash_local_vmclear_enabled(cpu))
1532 return;
1533
1534 list_for_each_entry(v, &per_cpu(loaded_vmcss_on_cpu, cpu),
1535 loaded_vmcss_on_cpu_link)
1536 vmcs_clear(v->vmcs);
1537}
1538#else
1539static inline void crash_enable_local_vmclear(int cpu) { }
1540static inline void crash_disable_local_vmclear(int cpu) { }
Dave Young2965faa2015-09-09 15:38:55 -07001541#endif /* CONFIG_KEXEC_CORE */
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001542
Nadav Har'Eld462b812011-05-24 15:26:10 +03001543static void __loaded_vmcs_clear(void *arg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001544{
Nadav Har'Eld462b812011-05-24 15:26:10 +03001545 struct loaded_vmcs *loaded_vmcs = arg;
Ingo Molnard3b2c332007-01-05 16:36:23 -08001546 int cpu = raw_smp_processor_id();
Avi Kivity6aa8b732006-12-10 02:21:36 -08001547
Nadav Har'Eld462b812011-05-24 15:26:10 +03001548 if (loaded_vmcs->cpu != cpu)
1549 return; /* vcpu migration can race with cpu offline */
1550 if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001551 per_cpu(current_vmcs, cpu) = NULL;
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001552 crash_disable_local_vmclear(cpu);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001553 list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001554
1555 /*
1556 * we should ensure updating loaded_vmcs->loaded_vmcss_on_cpu_link
1557 * is before setting loaded_vmcs->vcpu to -1 which is done in
1558 * loaded_vmcs_init. Otherwise, other cpu can see vcpu = -1 fist
1559 * then adds the vmcs into percpu list before it is deleted.
1560 */
1561 smp_wmb();
1562
Nadav Har'Eld462b812011-05-24 15:26:10 +03001563 loaded_vmcs_init(loaded_vmcs);
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001564 crash_enable_local_vmclear(cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001565}
1566
Nadav Har'Eld462b812011-05-24 15:26:10 +03001567static void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001568{
Xiao Guangronge6c7d322012-11-28 20:53:15 +08001569 int cpu = loaded_vmcs->cpu;
1570
1571 if (cpu != -1)
1572 smp_call_function_single(cpu,
1573 __loaded_vmcs_clear, loaded_vmcs, 1);
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001574}
1575
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001576static inline void vpid_sync_vcpu_single(int vpid)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001577{
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001578 if (vpid == 0)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001579 return;
1580
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001581 if (cpu_has_vmx_invvpid_single())
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001582 __invvpid(VMX_VPID_EXTENT_SINGLE_CONTEXT, vpid, 0);
Sheng Yang2384d2b2008-01-17 15:14:33 +08001583}
1584
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001585static inline void vpid_sync_vcpu_global(void)
1586{
1587 if (cpu_has_vmx_invvpid_global())
1588 __invvpid(VMX_VPID_EXTENT_ALL_CONTEXT, 0, 0);
1589}
1590
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001591static inline void vpid_sync_context(int vpid)
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001592{
1593 if (cpu_has_vmx_invvpid_single())
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001594 vpid_sync_vcpu_single(vpid);
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001595 else
1596 vpid_sync_vcpu_global();
1597}
1598
Sheng Yang14394422008-04-28 12:24:45 +08001599static inline void ept_sync_global(void)
1600{
1601 if (cpu_has_vmx_invept_global())
1602 __invept(VMX_EPT_EXTENT_GLOBAL, 0, 0);
1603}
1604
1605static inline void ept_sync_context(u64 eptp)
1606{
Avi Kivity089d0342009-03-23 18:26:32 +02001607 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08001608 if (cpu_has_vmx_invept_context())
1609 __invept(VMX_EPT_EXTENT_CONTEXT, eptp, 0);
1610 else
1611 ept_sync_global();
1612 }
1613}
1614
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001615static __always_inline void vmcs_check16(unsigned long field)
1616{
1617 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2000,
1618 "16-bit accessor invalid for 64-bit field");
1619 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
1620 "16-bit accessor invalid for 64-bit high field");
1621 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
1622 "16-bit accessor invalid for 32-bit high field");
1623 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
1624 "16-bit accessor invalid for natural width field");
1625}
1626
1627static __always_inline void vmcs_check32(unsigned long field)
1628{
1629 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
1630 "32-bit accessor invalid for 16-bit field");
1631 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
1632 "32-bit accessor invalid for natural width field");
1633}
1634
1635static __always_inline void vmcs_check64(unsigned long field)
1636{
1637 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
1638 "64-bit accessor invalid for 16-bit field");
1639 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
1640 "64-bit accessor invalid for 64-bit high field");
1641 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
1642 "64-bit accessor invalid for 32-bit field");
1643 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
1644 "64-bit accessor invalid for natural width field");
1645}
1646
1647static __always_inline void vmcs_checkl(unsigned long field)
1648{
1649 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
1650 "Natural width accessor invalid for 16-bit field");
1651 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2000,
1652 "Natural width accessor invalid for 64-bit field");
1653 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
1654 "Natural width accessor invalid for 64-bit high field");
1655 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
1656 "Natural width accessor invalid for 32-bit field");
1657}
1658
1659static __always_inline unsigned long __vmcs_readl(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001660{
Avi Kivity5e520e62011-05-15 10:13:12 -04001661 unsigned long value;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001662
Avi Kivity5e520e62011-05-15 10:13:12 -04001663 asm volatile (__ex_clear(ASM_VMX_VMREAD_RDX_RAX, "%0")
1664 : "=a"(value) : "d"(field) : "cc");
Avi Kivity6aa8b732006-12-10 02:21:36 -08001665 return value;
1666}
1667
Avi Kivity96304212011-05-15 10:13:13 -04001668static __always_inline u16 vmcs_read16(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001669{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001670 vmcs_check16(field);
1671 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001672}
1673
Avi Kivity96304212011-05-15 10:13:13 -04001674static __always_inline u32 vmcs_read32(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001675{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001676 vmcs_check32(field);
1677 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001678}
1679
Avi Kivity96304212011-05-15 10:13:13 -04001680static __always_inline u64 vmcs_read64(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001681{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001682 vmcs_check64(field);
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001683#ifdef CONFIG_X86_64
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001684 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001685#else
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001686 return __vmcs_readl(field) | ((u64)__vmcs_readl(field+1) << 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001687#endif
1688}
1689
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001690static __always_inline unsigned long vmcs_readl(unsigned long field)
1691{
1692 vmcs_checkl(field);
1693 return __vmcs_readl(field);
1694}
1695
Avi Kivitye52de1b2007-01-05 16:36:56 -08001696static noinline void vmwrite_error(unsigned long field, unsigned long value)
1697{
1698 printk(KERN_ERR "vmwrite error: reg %lx value %lx (err %d)\n",
1699 field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
1700 dump_stack();
1701}
1702
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001703static __always_inline void __vmcs_writel(unsigned long field, unsigned long value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001704{
1705 u8 error;
1706
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001707 asm volatile (__ex(ASM_VMX_VMWRITE_RAX_RDX) "; setna %0"
Mike Dayd77c26f2007-10-08 09:02:08 -04001708 : "=q"(error) : "a"(value), "d"(field) : "cc");
Avi Kivitye52de1b2007-01-05 16:36:56 -08001709 if (unlikely(error))
1710 vmwrite_error(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001711}
1712
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001713static __always_inline void vmcs_write16(unsigned long field, u16 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001714{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001715 vmcs_check16(field);
1716 __vmcs_writel(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001717}
1718
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001719static __always_inline void vmcs_write32(unsigned long field, u32 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001720{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001721 vmcs_check32(field);
1722 __vmcs_writel(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001723}
1724
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001725static __always_inline void vmcs_write64(unsigned long field, u64 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001726{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001727 vmcs_check64(field);
1728 __vmcs_writel(field, value);
Avi Kivity7682f2d2008-05-12 19:25:43 +03001729#ifndef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001730 asm volatile ("");
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001731 __vmcs_writel(field+1, value >> 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001732#endif
1733}
1734
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001735static __always_inline void vmcs_writel(unsigned long field, unsigned long value)
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001736{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001737 vmcs_checkl(field);
1738 __vmcs_writel(field, value);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001739}
1740
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001741static __always_inline void vmcs_clear_bits(unsigned long field, u32 mask)
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001742{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001743 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x2000,
1744 "vmcs_clear_bits does not support 64-bit fields");
1745 __vmcs_writel(field, __vmcs_readl(field) & ~mask);
1746}
1747
1748static __always_inline void vmcs_set_bits(unsigned long field, u32 mask)
1749{
1750 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x2000,
1751 "vmcs_set_bits does not support 64-bit fields");
1752 __vmcs_writel(field, __vmcs_readl(field) | mask);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001753}
1754
Paolo Bonzini8391ce42016-07-07 14:58:33 +02001755static inline void vm_entry_controls_reset_shadow(struct vcpu_vmx *vmx)
1756{
1757 vmx->vm_entry_controls_shadow = vmcs_read32(VM_ENTRY_CONTROLS);
1758}
1759
Gleb Natapov2961e8762013-11-25 15:37:13 +02001760static inline void vm_entry_controls_init(struct vcpu_vmx *vmx, u32 val)
1761{
1762 vmcs_write32(VM_ENTRY_CONTROLS, val);
1763 vmx->vm_entry_controls_shadow = val;
1764}
1765
1766static inline void vm_entry_controls_set(struct vcpu_vmx *vmx, u32 val)
1767{
1768 if (vmx->vm_entry_controls_shadow != val)
1769 vm_entry_controls_init(vmx, val);
1770}
1771
1772static inline u32 vm_entry_controls_get(struct vcpu_vmx *vmx)
1773{
1774 return vmx->vm_entry_controls_shadow;
1775}
1776
1777
1778static inline void vm_entry_controls_setbit(struct vcpu_vmx *vmx, u32 val)
1779{
1780 vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) | val);
1781}
1782
1783static inline void vm_entry_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
1784{
1785 vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) & ~val);
1786}
1787
Paolo Bonzini8391ce42016-07-07 14:58:33 +02001788static inline void vm_exit_controls_reset_shadow(struct vcpu_vmx *vmx)
1789{
1790 vmx->vm_exit_controls_shadow = vmcs_read32(VM_EXIT_CONTROLS);
1791}
1792
Gleb Natapov2961e8762013-11-25 15:37:13 +02001793static inline void vm_exit_controls_init(struct vcpu_vmx *vmx, u32 val)
1794{
1795 vmcs_write32(VM_EXIT_CONTROLS, val);
1796 vmx->vm_exit_controls_shadow = val;
1797}
1798
1799static inline void vm_exit_controls_set(struct vcpu_vmx *vmx, u32 val)
1800{
1801 if (vmx->vm_exit_controls_shadow != val)
1802 vm_exit_controls_init(vmx, val);
1803}
1804
1805static inline u32 vm_exit_controls_get(struct vcpu_vmx *vmx)
1806{
1807 return vmx->vm_exit_controls_shadow;
1808}
1809
1810
1811static inline void vm_exit_controls_setbit(struct vcpu_vmx *vmx, u32 val)
1812{
1813 vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) | val);
1814}
1815
1816static inline void vm_exit_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
1817{
1818 vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) & ~val);
1819}
1820
Avi Kivity2fb92db2011-04-27 19:42:18 +03001821static void vmx_segment_cache_clear(struct vcpu_vmx *vmx)
1822{
1823 vmx->segment_cache.bitmask = 0;
1824}
1825
1826static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
1827 unsigned field)
1828{
1829 bool ret;
1830 u32 mask = 1 << (seg * SEG_FIELD_NR + field);
1831
1832 if (!(vmx->vcpu.arch.regs_avail & (1 << VCPU_EXREG_SEGMENTS))) {
1833 vmx->vcpu.arch.regs_avail |= (1 << VCPU_EXREG_SEGMENTS);
1834 vmx->segment_cache.bitmask = 0;
1835 }
1836 ret = vmx->segment_cache.bitmask & mask;
1837 vmx->segment_cache.bitmask |= mask;
1838 return ret;
1839}
1840
1841static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
1842{
1843 u16 *p = &vmx->segment_cache.seg[seg].selector;
1844
1845 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
1846 *p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
1847 return *p;
1848}
1849
1850static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
1851{
1852 ulong *p = &vmx->segment_cache.seg[seg].base;
1853
1854 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
1855 *p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
1856 return *p;
1857}
1858
1859static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
1860{
1861 u32 *p = &vmx->segment_cache.seg[seg].limit;
1862
1863 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
1864 *p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
1865 return *p;
1866}
1867
1868static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
1869{
1870 u32 *p = &vmx->segment_cache.seg[seg].ar;
1871
1872 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
1873 *p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
1874 return *p;
1875}
1876
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001877static void update_exception_bitmap(struct kvm_vcpu *vcpu)
1878{
1879 u32 eb;
1880
Jan Kiszkafd7373c2010-01-20 18:20:20 +01001881 eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08001882 (1u << DB_VECTOR) | (1u << AC_VECTOR);
Jan Kiszkafd7373c2010-01-20 18:20:20 +01001883 if ((vcpu->guest_debug &
1884 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
1885 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
1886 eb |= 1u << BP_VECTOR;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001887 if (to_vmx(vcpu)->rmode.vm86_active)
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001888 eb = ~0;
Avi Kivity089d0342009-03-23 18:26:32 +02001889 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08001890 eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001891
1892 /* When we are running a nested L2 guest and L1 specified for it a
1893 * certain exception bitmap, we must trap the same exceptions and pass
1894 * them to L1. When running L2, we will only handle the exceptions
1895 * specified above if L1 did not want them.
1896 */
1897 if (is_guest_mode(vcpu))
1898 eb |= get_vmcs12(vcpu)->exception_bitmap;
1899
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001900 vmcs_write32(EXCEPTION_BITMAP, eb);
1901}
1902
Gleb Natapov2961e8762013-11-25 15:37:13 +02001903static void clear_atomic_switch_msr_special(struct vcpu_vmx *vmx,
1904 unsigned long entry, unsigned long exit)
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001905{
Gleb Natapov2961e8762013-11-25 15:37:13 +02001906 vm_entry_controls_clearbit(vmx, entry);
1907 vm_exit_controls_clearbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001908}
1909
Avi Kivity61d2ef22010-04-28 16:40:38 +03001910static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
1911{
1912 unsigned i;
1913 struct msr_autoload *m = &vmx->msr_autoload;
1914
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001915 switch (msr) {
1916 case MSR_EFER:
1917 if (cpu_has_load_ia32_efer) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001918 clear_atomic_switch_msr_special(vmx,
1919 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001920 VM_EXIT_LOAD_IA32_EFER);
1921 return;
1922 }
1923 break;
1924 case MSR_CORE_PERF_GLOBAL_CTRL:
1925 if (cpu_has_load_perf_global_ctrl) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001926 clear_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001927 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1928 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
1929 return;
1930 }
1931 break;
Avi Kivity110312c2010-12-21 12:54:20 +02001932 }
1933
Avi Kivity61d2ef22010-04-28 16:40:38 +03001934 for (i = 0; i < m->nr; ++i)
1935 if (m->guest[i].index == msr)
1936 break;
1937
1938 if (i == m->nr)
1939 return;
1940 --m->nr;
1941 m->guest[i] = m->guest[m->nr];
1942 m->host[i] = m->host[m->nr];
1943 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1944 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1945}
1946
Gleb Natapov2961e8762013-11-25 15:37:13 +02001947static void add_atomic_switch_msr_special(struct vcpu_vmx *vmx,
1948 unsigned long entry, unsigned long exit,
1949 unsigned long guest_val_vmcs, unsigned long host_val_vmcs,
1950 u64 guest_val, u64 host_val)
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001951{
1952 vmcs_write64(guest_val_vmcs, guest_val);
1953 vmcs_write64(host_val_vmcs, host_val);
Gleb Natapov2961e8762013-11-25 15:37:13 +02001954 vm_entry_controls_setbit(vmx, entry);
1955 vm_exit_controls_setbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001956}
1957
Avi Kivity61d2ef22010-04-28 16:40:38 +03001958static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
1959 u64 guest_val, u64 host_val)
1960{
1961 unsigned i;
1962 struct msr_autoload *m = &vmx->msr_autoload;
1963
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001964 switch (msr) {
1965 case MSR_EFER:
1966 if (cpu_has_load_ia32_efer) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001967 add_atomic_switch_msr_special(vmx,
1968 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001969 VM_EXIT_LOAD_IA32_EFER,
1970 GUEST_IA32_EFER,
1971 HOST_IA32_EFER,
1972 guest_val, host_val);
1973 return;
1974 }
1975 break;
1976 case MSR_CORE_PERF_GLOBAL_CTRL:
1977 if (cpu_has_load_perf_global_ctrl) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001978 add_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001979 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1980 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
1981 GUEST_IA32_PERF_GLOBAL_CTRL,
1982 HOST_IA32_PERF_GLOBAL_CTRL,
1983 guest_val, host_val);
1984 return;
1985 }
1986 break;
Radim Krčmář7099e2e2016-03-04 15:08:42 +01001987 case MSR_IA32_PEBS_ENABLE:
1988 /* PEBS needs a quiescent period after being disabled (to write
1989 * a record). Disabling PEBS through VMX MSR swapping doesn't
1990 * provide that period, so a CPU could write host's record into
1991 * guest's memory.
1992 */
1993 wrmsrl(MSR_IA32_PEBS_ENABLE, 0);
Avi Kivity110312c2010-12-21 12:54:20 +02001994 }
1995
Avi Kivity61d2ef22010-04-28 16:40:38 +03001996 for (i = 0; i < m->nr; ++i)
1997 if (m->guest[i].index == msr)
1998 break;
1999
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02002000 if (i == NR_AUTOLOAD_MSRS) {
Michael S. Tsirkin60266202013-10-31 00:34:56 +02002001 printk_once(KERN_WARNING "Not enough msr switch entries. "
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02002002 "Can't add msr %x\n", msr);
2003 return;
2004 } else if (i == m->nr) {
Avi Kivity61d2ef22010-04-28 16:40:38 +03002005 ++m->nr;
2006 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
2007 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
2008 }
2009
2010 m->guest[i].index = msr;
2011 m->guest[i].value = guest_val;
2012 m->host[i].index = msr;
2013 m->host[i].value = host_val;
2014}
2015
Avi Kivity92c0d902009-10-29 11:00:16 +02002016static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
Eddie Dong2cc51562007-05-21 07:28:09 +03002017{
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002018 u64 guest_efer = vmx->vcpu.arch.efer;
2019 u64 ignore_bits = 0;
Eddie Dong2cc51562007-05-21 07:28:09 +03002020
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002021 if (!enable_ept) {
2022 /*
2023 * NX is needed to handle CR0.WP=1, CR4.SMEP=1. Testing
2024 * host CPUID is more efficient than testing guest CPUID
2025 * or CR4. Host SMEP is anyway a requirement for guest SMEP.
2026 */
2027 if (boot_cpu_has(X86_FEATURE_SMEP))
2028 guest_efer |= EFER_NX;
2029 else if (!(guest_efer & EFER_NX))
2030 ignore_bits |= EFER_NX;
2031 }
Roel Kluin3a34a882009-08-04 02:08:45 -07002032
Avi Kivity51c6cf62007-08-29 03:48:05 +03002033 /*
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002034 * LMA and LME handled by hardware; SCE meaningless outside long mode.
Avi Kivity51c6cf62007-08-29 03:48:05 +03002035 */
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002036 ignore_bits |= EFER_SCE;
Avi Kivity51c6cf62007-08-29 03:48:05 +03002037#ifdef CONFIG_X86_64
2038 ignore_bits |= EFER_LMA | EFER_LME;
2039 /* SCE is meaningful only in long mode on Intel */
2040 if (guest_efer & EFER_LMA)
2041 ignore_bits &= ~(u64)EFER_SCE;
2042#endif
Avi Kivity84ad33e2010-04-28 16:42:29 +03002043
2044 clear_atomic_switch_msr(vmx, MSR_EFER);
Andy Lutomirskif6577a5f2014-11-07 18:25:18 -08002045
2046 /*
2047 * On EPT, we can't emulate NX, so we must switch EFER atomically.
2048 * On CPUs that support "load IA32_EFER", always switch EFER
2049 * atomically, since it's faster than switching it manually.
2050 */
2051 if (cpu_has_load_ia32_efer ||
2052 (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX))) {
Avi Kivity84ad33e2010-04-28 16:42:29 +03002053 if (!(guest_efer & EFER_LMA))
2054 guest_efer &= ~EFER_LME;
Andy Lutomirski54b98bf2014-11-10 11:19:15 -08002055 if (guest_efer != host_efer)
2056 add_atomic_switch_msr(vmx, MSR_EFER,
2057 guest_efer, host_efer);
Avi Kivity84ad33e2010-04-28 16:42:29 +03002058 return false;
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002059 } else {
2060 guest_efer &= ~ignore_bits;
2061 guest_efer |= host_efer & ignore_bits;
Avi Kivity84ad33e2010-04-28 16:42:29 +03002062
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002063 vmx->guest_msrs[efer_offset].data = guest_efer;
2064 vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
2065
2066 return true;
2067 }
Avi Kivity51c6cf62007-08-29 03:48:05 +03002068}
2069
Andy Lutomirskie28baea2017-02-20 08:56:11 -08002070#ifdef CONFIG_X86_32
2071/*
2072 * On 32-bit kernels, VM exits still load the FS and GS bases from the
2073 * VMCS rather than the segment table. KVM uses this helper to figure
2074 * out the current bases to poke them into the VMCS before entry.
2075 */
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002076static unsigned long segment_base(u16 selector)
2077{
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002078 struct desc_struct *table;
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002079 unsigned long v;
2080
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002081 if (!(selector & ~SEGMENT_RPL_MASK))
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002082 return 0;
2083
Thomas Garnier45fc8752017-03-14 10:05:08 -07002084 table = get_current_gdt_ro();
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002085
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002086 if ((selector & SEGMENT_TI_MASK) == SEGMENT_LDT) {
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002087 u16 ldt_selector = kvm_read_ldt();
2088
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002089 if (!(ldt_selector & ~SEGMENT_RPL_MASK))
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002090 return 0;
2091
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002092 table = (struct desc_struct *)segment_base(ldt_selector);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002093 }
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002094 v = get_desc_base(&table[selector >> 3]);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002095 return v;
2096}
Andy Lutomirskie28baea2017-02-20 08:56:11 -08002097#endif
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002098
Avi Kivity04d2cc72007-09-10 18:10:54 +03002099static void vmx_save_host_state(struct kvm_vcpu *vcpu)
Avi Kivity33ed6322007-05-02 16:54:03 +03002100{
Avi Kivity04d2cc72007-09-10 18:10:54 +03002101 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03002102 int i;
Avi Kivity04d2cc72007-09-10 18:10:54 +03002103
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002104 if (vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03002105 return;
2106
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002107 vmx->host_state.loaded = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03002108 /*
2109 * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
2110 * allow segment selectors with cpl > 0 or ti == 1.
2111 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03002112 vmx->host_state.ldt_sel = kvm_read_ldt();
Laurent Vivier152d3f22007-08-23 16:33:11 +02002113 vmx->host_state.gs_ldt_reload_needed = vmx->host_state.ldt_sel;
Avi Kivity9581d442010-10-19 16:46:55 +02002114 savesegment(fs, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002115 if (!(vmx->host_state.fs_sel & 7)) {
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002116 vmcs_write16(HOST_FS_SELECTOR, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002117 vmx->host_state.fs_reload_needed = 0;
2118 } else {
Avi Kivity33ed6322007-05-02 16:54:03 +03002119 vmcs_write16(HOST_FS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002120 vmx->host_state.fs_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03002121 }
Avi Kivity9581d442010-10-19 16:46:55 +02002122 savesegment(gs, vmx->host_state.gs_sel);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002123 if (!(vmx->host_state.gs_sel & 7))
2124 vmcs_write16(HOST_GS_SELECTOR, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002125 else {
2126 vmcs_write16(HOST_GS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002127 vmx->host_state.gs_ldt_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03002128 }
2129
2130#ifdef CONFIG_X86_64
Avi Kivityb2da15a2012-05-13 19:53:24 +03002131 savesegment(ds, vmx->host_state.ds_sel);
2132 savesegment(es, vmx->host_state.es_sel);
2133#endif
2134
2135#ifdef CONFIG_X86_64
Avi Kivity33ed6322007-05-02 16:54:03 +03002136 vmcs_writel(HOST_FS_BASE, read_msr(MSR_FS_BASE));
2137 vmcs_writel(HOST_GS_BASE, read_msr(MSR_GS_BASE));
2138#else
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002139 vmcs_writel(HOST_FS_BASE, segment_base(vmx->host_state.fs_sel));
2140 vmcs_writel(HOST_GS_BASE, segment_base(vmx->host_state.gs_sel));
Avi Kivity33ed6322007-05-02 16:54:03 +03002141#endif
Avi Kivity707c0872007-05-02 17:33:43 +03002142
2143#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02002144 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
2145 if (is_long_mode(&vmx->vcpu))
Avi Kivity44ea2b12009-09-06 15:55:37 +03002146 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivity707c0872007-05-02 17:33:43 +03002147#endif
Liu, Jinsongda8999d2014-02-24 10:55:46 +00002148 if (boot_cpu_has(X86_FEATURE_MPX))
2149 rdmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
Avi Kivity26bb0982009-09-07 11:14:12 +03002150 for (i = 0; i < vmx->save_nmsrs; ++i)
2151 kvm_set_shared_msr(vmx->guest_msrs[i].index,
Avi Kivityd5696722009-12-02 12:28:47 +02002152 vmx->guest_msrs[i].data,
2153 vmx->guest_msrs[i].mask);
Avi Kivity33ed6322007-05-02 16:54:03 +03002154}
2155
Avi Kivitya9b21b62008-06-24 11:48:49 +03002156static void __vmx_load_host_state(struct vcpu_vmx *vmx)
Avi Kivity33ed6322007-05-02 16:54:03 +03002157{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002158 if (!vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03002159 return;
2160
Avi Kivitye1beb1d2007-11-18 13:50:24 +02002161 ++vmx->vcpu.stat.host_state_reload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002162 vmx->host_state.loaded = 0;
Avi Kivityc8770e72010-11-11 12:37:26 +02002163#ifdef CONFIG_X86_64
2164 if (is_long_mode(&vmx->vcpu))
2165 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
2166#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02002167 if (vmx->host_state.gs_ldt_reload_needed) {
Avi Kivityd6e88ae2008-07-10 16:53:33 +03002168 kvm_load_ldt(vmx->host_state.ldt_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002169#ifdef CONFIG_X86_64
Avi Kivity9581d442010-10-19 16:46:55 +02002170 load_gs_index(vmx->host_state.gs_sel);
Avi Kivity9581d442010-10-19 16:46:55 +02002171#else
2172 loadsegment(gs, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002173#endif
Avi Kivity33ed6322007-05-02 16:54:03 +03002174 }
Avi Kivity0a77fe42010-10-19 18:48:35 +02002175 if (vmx->host_state.fs_reload_needed)
2176 loadsegment(fs, vmx->host_state.fs_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03002177#ifdef CONFIG_X86_64
2178 if (unlikely(vmx->host_state.ds_sel | vmx->host_state.es_sel)) {
2179 loadsegment(ds, vmx->host_state.ds_sel);
2180 loadsegment(es, vmx->host_state.es_sel);
2181 }
Avi Kivityb2da15a2012-05-13 19:53:24 +03002182#endif
Andy Lutomirskib7ffc442017-02-20 08:56:14 -08002183 invalidate_tss_limit();
Avi Kivity44ea2b12009-09-06 15:55:37 +03002184#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02002185 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
Avi Kivity44ea2b12009-09-06 15:55:37 +03002186#endif
Liu, Jinsongda8999d2014-02-24 10:55:46 +00002187 if (vmx->host_state.msr_host_bndcfgs)
2188 wrmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
Thomas Garnier45fc8752017-03-14 10:05:08 -07002189 load_fixmap_gdt(raw_smp_processor_id());
Avi Kivity33ed6322007-05-02 16:54:03 +03002190}
2191
Avi Kivitya9b21b62008-06-24 11:48:49 +03002192static void vmx_load_host_state(struct vcpu_vmx *vmx)
2193{
2194 preempt_disable();
2195 __vmx_load_host_state(vmx);
2196 preempt_enable();
2197}
2198
Feng Wu28b835d2015-09-18 22:29:54 +08002199static void vmx_vcpu_pi_load(struct kvm_vcpu *vcpu, int cpu)
2200{
2201 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
2202 struct pi_desc old, new;
2203 unsigned int dest;
2204
2205 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08002206 !irq_remapping_cap(IRQ_POSTING_CAP) ||
2207 !kvm_vcpu_apicv_active(vcpu))
Feng Wu28b835d2015-09-18 22:29:54 +08002208 return;
2209
2210 do {
2211 old.control = new.control = pi_desc->control;
2212
2213 /*
2214 * If 'nv' field is POSTED_INTR_WAKEUP_VECTOR, there
2215 * are two possible cases:
2216 * 1. After running 'pre_block', context switch
2217 * happened. For this case, 'sn' was set in
2218 * vmx_vcpu_put(), so we need to clear it here.
2219 * 2. After running 'pre_block', we were blocked,
2220 * and woken up by some other guy. For this case,
2221 * we don't need to do anything, 'pi_post_block'
2222 * will do everything for us. However, we cannot
2223 * check whether it is case #1 or case #2 here
2224 * (maybe, not needed), so we also clear sn here,
2225 * I think it is not a big deal.
2226 */
2227 if (pi_desc->nv != POSTED_INTR_WAKEUP_VECTOR) {
2228 if (vcpu->cpu != cpu) {
2229 dest = cpu_physical_id(cpu);
2230
2231 if (x2apic_enabled())
2232 new.ndst = dest;
2233 else
2234 new.ndst = (dest << 8) & 0xFF00;
2235 }
2236
2237 /* set 'NV' to 'notification vector' */
2238 new.nv = POSTED_INTR_VECTOR;
2239 }
2240
2241 /* Allow posting non-urgent interrupts */
2242 new.sn = 0;
2243 } while (cmpxchg(&pi_desc->control, old.control,
2244 new.control) != old.control);
2245}
Xiao Guangrong1be0e612016-03-22 16:51:18 +08002246
Peter Feinerc95ba922016-08-17 09:36:47 -07002247static void decache_tsc_multiplier(struct vcpu_vmx *vmx)
2248{
2249 vmx->current_tsc_ratio = vmx->vcpu.arch.tsc_scaling_ratio;
2250 vmcs_write64(TSC_MULTIPLIER, vmx->current_tsc_ratio);
2251}
2252
Avi Kivity6aa8b732006-12-10 02:21:36 -08002253/*
2254 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
2255 * vcpu mutex is already taken.
2256 */
Avi Kivity15ad7142007-07-11 18:17:21 +03002257static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002258{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002259 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002260 bool already_loaded = vmx->loaded_vmcs->cpu == cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002261
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002262 if (!already_loaded) {
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002263 loaded_vmcs_clear(vmx->loaded_vmcs);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08002264 local_irq_disable();
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002265 crash_disable_local_vmclear(cpu);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08002266
2267 /*
2268 * Read loaded_vmcs->cpu should be before fetching
2269 * loaded_vmcs->loaded_vmcss_on_cpu_link.
2270 * See the comments in __loaded_vmcs_clear().
2271 */
2272 smp_rmb();
2273
Nadav Har'Eld462b812011-05-24 15:26:10 +03002274 list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
2275 &per_cpu(loaded_vmcss_on_cpu, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002276 crash_enable_local_vmclear(cpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08002277 local_irq_enable();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002278 }
2279
2280 if (per_cpu(current_vmcs, cpu) != vmx->loaded_vmcs->vmcs) {
2281 per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
2282 vmcs_load(vmx->loaded_vmcs->vmcs);
2283 }
2284
2285 if (!already_loaded) {
Andy Lutomirski59c58ceb2017-03-22 14:32:33 -07002286 void *gdt = get_current_gdt_ro();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002287 unsigned long sysenter_esp;
2288
2289 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08002290
Avi Kivity6aa8b732006-12-10 02:21:36 -08002291 /*
2292 * Linux uses per-cpu TSS and GDT, so set these when switching
Andy Lutomirskie0c23062017-02-20 08:56:10 -08002293 * processors. See 22.2.4.
Avi Kivity6aa8b732006-12-10 02:21:36 -08002294 */
Andy Lutomirskie0c23062017-02-20 08:56:10 -08002295 vmcs_writel(HOST_TR_BASE,
2296 (unsigned long)this_cpu_ptr(&cpu_tss));
Andy Lutomirski59c58ceb2017-03-22 14:32:33 -07002297 vmcs_writel(HOST_GDTR_BASE, (unsigned long)gdt); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002298
Andy Lutomirskib7ffc442017-02-20 08:56:14 -08002299 /*
2300 * VM exits change the host TR limit to 0x67 after a VM
2301 * exit. This is okay, since 0x67 covers everything except
2302 * the IO bitmap and have have code to handle the IO bitmap
2303 * being lost after a VM exit.
2304 */
2305 BUILD_BUG_ON(IO_BITMAP_OFFSET - 1 != 0x67);
2306
Avi Kivity6aa8b732006-12-10 02:21:36 -08002307 rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
2308 vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
Haozhong Zhangff2c3a12015-10-20 15:39:10 +08002309
Nadav Har'Eld462b812011-05-24 15:26:10 +03002310 vmx->loaded_vmcs->cpu = cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002311 }
Feng Wu28b835d2015-09-18 22:29:54 +08002312
Owen Hofmann2680d6d2016-03-01 13:36:13 -08002313 /* Setup TSC multiplier */
2314 if (kvm_has_tsc_control &&
Peter Feinerc95ba922016-08-17 09:36:47 -07002315 vmx->current_tsc_ratio != vcpu->arch.tsc_scaling_ratio)
2316 decache_tsc_multiplier(vmx);
Owen Hofmann2680d6d2016-03-01 13:36:13 -08002317
Feng Wu28b835d2015-09-18 22:29:54 +08002318 vmx_vcpu_pi_load(vcpu, cpu);
Xiao Guangrong1be0e612016-03-22 16:51:18 +08002319 vmx->host_pkru = read_pkru();
Feng Wu28b835d2015-09-18 22:29:54 +08002320}
2321
2322static void vmx_vcpu_pi_put(struct kvm_vcpu *vcpu)
2323{
2324 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
2325
2326 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08002327 !irq_remapping_cap(IRQ_POSTING_CAP) ||
2328 !kvm_vcpu_apicv_active(vcpu))
Feng Wu28b835d2015-09-18 22:29:54 +08002329 return;
2330
2331 /* Set SN when the vCPU is preempted */
2332 if (vcpu->preempted)
2333 pi_set_sn(pi_desc);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002334}
2335
2336static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
2337{
Feng Wu28b835d2015-09-18 22:29:54 +08002338 vmx_vcpu_pi_put(vcpu);
2339
Avi Kivitya9b21b62008-06-24 11:48:49 +03002340 __vmx_load_host_state(to_vmx(vcpu));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002341}
2342
Wanpeng Lif244dee2017-07-20 01:11:54 -07002343static bool emulation_required(struct kvm_vcpu *vcpu)
2344{
2345 return emulate_invalid_guest_state && !guest_state_valid(vcpu);
2346}
2347
Avi Kivityedcafe32009-12-30 18:07:40 +02002348static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu);
2349
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03002350/*
2351 * Return the cr0 value that a nested guest would read. This is a combination
2352 * of the real cr0 used to run the guest (guest_cr0), and the bits shadowed by
2353 * its hypervisor (cr0_read_shadow).
2354 */
2355static inline unsigned long nested_read_cr0(struct vmcs12 *fields)
2356{
2357 return (fields->guest_cr0 & ~fields->cr0_guest_host_mask) |
2358 (fields->cr0_read_shadow & fields->cr0_guest_host_mask);
2359}
2360static inline unsigned long nested_read_cr4(struct vmcs12 *fields)
2361{
2362 return (fields->guest_cr4 & ~fields->cr4_guest_host_mask) |
2363 (fields->cr4_read_shadow & fields->cr4_guest_host_mask);
2364}
2365
Avi Kivity6aa8b732006-12-10 02:21:36 -08002366static unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
2367{
Avi Kivity78ac8b42010-04-08 18:19:35 +03002368 unsigned long rflags, save_rflags;
Avi Kivity345dcaa2009-08-12 15:29:37 +03002369
Avi Kivity6de12732011-03-07 12:51:22 +02002370 if (!test_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail)) {
2371 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
2372 rflags = vmcs_readl(GUEST_RFLAGS);
2373 if (to_vmx(vcpu)->rmode.vm86_active) {
2374 rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
2375 save_rflags = to_vmx(vcpu)->rmode.save_rflags;
2376 rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
2377 }
2378 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002379 }
Avi Kivity6de12732011-03-07 12:51:22 +02002380 return to_vmx(vcpu)->rflags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002381}
2382
2383static void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
2384{
Wanpeng Lif244dee2017-07-20 01:11:54 -07002385 unsigned long old_rflags = vmx_get_rflags(vcpu);
2386
Avi Kivity6de12732011-03-07 12:51:22 +02002387 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
2388 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002389 if (to_vmx(vcpu)->rmode.vm86_active) {
2390 to_vmx(vcpu)->rmode.save_rflags = rflags;
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01002391 rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002392 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002393 vmcs_writel(GUEST_RFLAGS, rflags);
Wanpeng Lif244dee2017-07-20 01:11:54 -07002394
2395 if ((old_rflags ^ to_vmx(vcpu)->rflags) & X86_EFLAGS_VM)
2396 to_vmx(vcpu)->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002397}
2398
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02002399static u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002400{
2401 u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
2402 int ret = 0;
2403
2404 if (interruptibility & GUEST_INTR_STATE_STI)
Jan Kiszka48005f62010-02-19 19:38:07 +01002405 ret |= KVM_X86_SHADOW_INT_STI;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002406 if (interruptibility & GUEST_INTR_STATE_MOV_SS)
Jan Kiszka48005f62010-02-19 19:38:07 +01002407 ret |= KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002408
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02002409 return ret;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002410}
2411
2412static void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
2413{
2414 u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
2415 u32 interruptibility = interruptibility_old;
2416
2417 interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
2418
Jan Kiszka48005f62010-02-19 19:38:07 +01002419 if (mask & KVM_X86_SHADOW_INT_MOV_SS)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002420 interruptibility |= GUEST_INTR_STATE_MOV_SS;
Jan Kiszka48005f62010-02-19 19:38:07 +01002421 else if (mask & KVM_X86_SHADOW_INT_STI)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002422 interruptibility |= GUEST_INTR_STATE_STI;
2423
2424 if ((interruptibility != interruptibility_old))
2425 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
2426}
2427
Avi Kivity6aa8b732006-12-10 02:21:36 -08002428static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
2429{
2430 unsigned long rip;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002431
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002432 rip = kvm_rip_read(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002433 rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002434 kvm_rip_write(vcpu, rip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002435
Glauber Costa2809f5d2009-05-12 16:21:05 -04002436 /* skipping an emulated instruction also counts */
2437 vmx_set_interrupt_shadow(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002438}
2439
Paolo Bonzinib96fb432017-07-27 12:29:32 +02002440static void nested_vmx_inject_exception_vmexit(struct kvm_vcpu *vcpu,
2441 unsigned long exit_qual)
2442{
2443 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
2444 unsigned int nr = vcpu->arch.exception.nr;
2445 u32 intr_info = nr | INTR_INFO_VALID_MASK;
2446
2447 if (vcpu->arch.exception.has_error_code) {
2448 vmcs12->vm_exit_intr_error_code = vcpu->arch.exception.error_code;
2449 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
2450 }
2451
2452 if (kvm_exception_is_soft(nr))
2453 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
2454 else
2455 intr_info |= INTR_TYPE_HARD_EXCEPTION;
2456
2457 if (!(vmcs12->idt_vectoring_info_field & VECTORING_INFO_VALID_MASK) &&
2458 vmx_get_nmi_mask(vcpu))
2459 intr_info |= INTR_INFO_UNBLOCK_NMI;
2460
2461 nested_vmx_vmexit(vcpu, EXIT_REASON_EXCEPTION_NMI, intr_info, exit_qual);
2462}
2463
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002464/*
2465 * KVM wants to inject page-faults which it got to the guest. This function
2466 * checks whether in a nested guest, we need to inject them to L1 or L2.
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002467 */
Wanpeng Libfcf83b2017-08-24 03:35:11 -07002468static int nested_vmx_check_exception(struct kvm_vcpu *vcpu, unsigned long *exit_qual)
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002469{
2470 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Wanpeng Liadfe20f2017-07-13 18:30:41 -07002471 unsigned int nr = vcpu->arch.exception.nr;
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002472
Paolo Bonzinib96fb432017-07-27 12:29:32 +02002473 if (nr == PF_VECTOR) {
2474 if (vcpu->arch.exception.nested_apf) {
Wanpeng Libfcf83b2017-08-24 03:35:11 -07002475 *exit_qual = vcpu->arch.apf.nested_apf_token;
Paolo Bonzinib96fb432017-07-27 12:29:32 +02002476 return 1;
2477 }
2478 /*
2479 * FIXME: we must not write CR2 when L1 intercepts an L2 #PF exception.
2480 * The fix is to add the ancillary datum (CR2 or DR6) to structs
2481 * kvm_queued_exception and kvm_vcpu_events, so that CR2 and DR6
2482 * can be written only when inject_pending_event runs. This should be
2483 * conditional on a new capability---if the capability is disabled,
2484 * kvm_multiple_exception would write the ancillary information to
2485 * CR2 or DR6, for backwards ABI-compatibility.
2486 */
2487 if (nested_vmx_is_page_fault_vmexit(vmcs12,
2488 vcpu->arch.exception.error_code)) {
Wanpeng Libfcf83b2017-08-24 03:35:11 -07002489 *exit_qual = vcpu->arch.cr2;
Paolo Bonzinib96fb432017-07-27 12:29:32 +02002490 return 1;
2491 }
2492 } else {
Paolo Bonzinib96fb432017-07-27 12:29:32 +02002493 if (vmcs12->exception_bitmap & (1u << nr)) {
Wanpeng Libfcf83b2017-08-24 03:35:11 -07002494 if (nr == DB_VECTOR)
2495 *exit_qual = vcpu->arch.dr6;
2496 else
2497 *exit_qual = 0;
Paolo Bonzinib96fb432017-07-27 12:29:32 +02002498 return 1;
2499 }
Wanpeng Liadfe20f2017-07-13 18:30:41 -07002500 }
2501
Paolo Bonzinib96fb432017-07-27 12:29:32 +02002502 return 0;
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002503}
2504
Wanpeng Licfcd20e2017-07-13 18:30:39 -07002505static void vmx_queue_exception(struct kvm_vcpu *vcpu)
Avi Kivity298101d2007-11-25 13:41:11 +02002506{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002507 struct vcpu_vmx *vmx = to_vmx(vcpu);
Wanpeng Licfcd20e2017-07-13 18:30:39 -07002508 unsigned nr = vcpu->arch.exception.nr;
2509 bool has_error_code = vcpu->arch.exception.has_error_code;
Wanpeng Licfcd20e2017-07-13 18:30:39 -07002510 u32 error_code = vcpu->arch.exception.error_code;
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002511 u32 intr_info = nr | INTR_INFO_VALID_MASK;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002512
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002513 if (has_error_code) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002514 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002515 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
2516 }
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002517
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002518 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05002519 int inc_eip = 0;
2520 if (kvm_exception_is_soft(nr))
2521 inc_eip = vcpu->arch.event_exit_inst_len;
2522 if (kvm_inject_realmode_interrupt(vcpu, nr, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02002523 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002524 return;
2525 }
2526
Gleb Natapov66fd3f72009-05-11 13:35:50 +03002527 if (kvm_exception_is_soft(nr)) {
2528 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
2529 vmx->vcpu.arch.event_exit_inst_len);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002530 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
2531 } else
2532 intr_info |= INTR_TYPE_HARD_EXCEPTION;
2533
2534 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
Avi Kivity298101d2007-11-25 13:41:11 +02002535}
2536
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002537static bool vmx_rdtscp_supported(void)
2538{
2539 return cpu_has_vmx_rdtscp();
2540}
2541
Mao, Junjiead756a12012-07-02 01:18:48 +00002542static bool vmx_invpcid_supported(void)
2543{
2544 return cpu_has_vmx_invpcid() && enable_ept;
2545}
2546
Avi Kivity6aa8b732006-12-10 02:21:36 -08002547/*
Eddie Donga75beee2007-05-17 18:55:15 +03002548 * Swap MSR entry in host/guest MSR entry array.
2549 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10002550static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
Eddie Donga75beee2007-05-17 18:55:15 +03002551{
Avi Kivity26bb0982009-09-07 11:14:12 +03002552 struct shared_msr_entry tmp;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002553
2554 tmp = vmx->guest_msrs[to];
2555 vmx->guest_msrs[to] = vmx->guest_msrs[from];
2556 vmx->guest_msrs[from] = tmp;
Eddie Donga75beee2007-05-17 18:55:15 +03002557}
2558
Yang Zhang8d146952013-01-25 10:18:50 +08002559static void vmx_set_msr_bitmap(struct kvm_vcpu *vcpu)
2560{
2561 unsigned long *msr_bitmap;
2562
Wincy Van670125b2015-03-04 14:31:56 +08002563 if (is_guest_mode(vcpu))
Radim Krčmářd048c092016-08-08 20:16:22 +02002564 msr_bitmap = to_vmx(vcpu)->nested.msr_bitmap;
Roman Kagan3ce424e2016-05-18 17:48:20 +03002565 else if (cpu_has_secondary_exec_ctrls() &&
2566 (vmcs_read32(SECONDARY_VM_EXEC_CONTROL) &
2567 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE)) {
Wanpeng Lif6e90f92016-09-22 07:43:25 +08002568 if (enable_apicv && kvm_vcpu_apicv_active(vcpu)) {
2569 if (is_long_mode(vcpu))
Wanpeng Lic63e4562016-09-23 19:17:16 +08002570 msr_bitmap = vmx_msr_bitmap_longmode_x2apic_apicv;
2571 else
2572 msr_bitmap = vmx_msr_bitmap_legacy_x2apic_apicv;
2573 } else {
2574 if (is_long_mode(vcpu))
Wanpeng Lif6e90f92016-09-22 07:43:25 +08002575 msr_bitmap = vmx_msr_bitmap_longmode_x2apic;
2576 else
2577 msr_bitmap = vmx_msr_bitmap_legacy_x2apic;
Wanpeng Lif6e90f92016-09-22 07:43:25 +08002578 }
Yang Zhang8d146952013-01-25 10:18:50 +08002579 } else {
2580 if (is_long_mode(vcpu))
2581 msr_bitmap = vmx_msr_bitmap_longmode;
2582 else
2583 msr_bitmap = vmx_msr_bitmap_legacy;
2584 }
2585
2586 vmcs_write64(MSR_BITMAP, __pa(msr_bitmap));
2587}
2588
Eddie Donga75beee2007-05-17 18:55:15 +03002589/*
Avi Kivitye38aea32007-04-19 13:22:48 +03002590 * Set up the vmcs to automatically save and restore system
2591 * msrs. Don't touch the 64-bit msrs if the guest is in legacy
2592 * mode, as fiddling with msrs is very expensive.
2593 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10002594static void setup_msrs(struct vcpu_vmx *vmx)
Avi Kivitye38aea32007-04-19 13:22:48 +03002595{
Avi Kivity26bb0982009-09-07 11:14:12 +03002596 int save_nmsrs, index;
Avi Kivitye38aea32007-04-19 13:22:48 +03002597
Eddie Donga75beee2007-05-17 18:55:15 +03002598 save_nmsrs = 0;
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002599#ifdef CONFIG_X86_64
Rusty Russell8b9cf982007-07-30 16:31:43 +10002600 if (is_long_mode(&vmx->vcpu)) {
Rusty Russell8b9cf982007-07-30 16:31:43 +10002601 index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
Eddie Donga75beee2007-05-17 18:55:15 +03002602 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002603 move_msr_up(vmx, index, save_nmsrs++);
2604 index = __find_msr_index(vmx, MSR_LSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03002605 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002606 move_msr_up(vmx, index, save_nmsrs++);
2607 index = __find_msr_index(vmx, MSR_CSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03002608 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002609 move_msr_up(vmx, index, save_nmsrs++);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002610 index = __find_msr_index(vmx, MSR_TSC_AUX);
Radim Krčmářd6321d42017-08-05 00:12:49 +02002611 if (index >= 0 && guest_cpuid_has(&vmx->vcpu, X86_FEATURE_RDTSCP))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002612 move_msr_up(vmx, index, save_nmsrs++);
Eddie Donga75beee2007-05-17 18:55:15 +03002613 /*
Brian Gerst8c065852010-07-17 09:03:26 -04002614 * MSR_STAR is only needed on long mode guests, and only
Eddie Donga75beee2007-05-17 18:55:15 +03002615 * if efer.sce is enabled.
2616 */
Brian Gerst8c065852010-07-17 09:03:26 -04002617 index = __find_msr_index(vmx, MSR_STAR);
Avi Kivityf6801df2010-01-21 15:31:50 +02002618 if ((index >= 0) && (vmx->vcpu.arch.efer & EFER_SCE))
Rusty Russell8b9cf982007-07-30 16:31:43 +10002619 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002620 }
Eddie Donga75beee2007-05-17 18:55:15 +03002621#endif
Avi Kivity92c0d902009-10-29 11:00:16 +02002622 index = __find_msr_index(vmx, MSR_EFER);
2623 if (index >= 0 && update_transition_efer(vmx, index))
Avi Kivity26bb0982009-09-07 11:14:12 +03002624 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002625
Avi Kivity26bb0982009-09-07 11:14:12 +03002626 vmx->save_nmsrs = save_nmsrs;
Avi Kivity58972972009-02-24 22:26:47 +02002627
Yang Zhang8d146952013-01-25 10:18:50 +08002628 if (cpu_has_vmx_msr_bitmap())
2629 vmx_set_msr_bitmap(&vmx->vcpu);
Avi Kivitye38aea32007-04-19 13:22:48 +03002630}
2631
2632/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08002633 * reads and returns guest's timestamp counter "register"
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08002634 * guest_tsc = (host_tsc * tsc multiplier) >> 48 + tsc_offset
2635 * -- Intel TSC Scaling for Virtualization White Paper, sec 1.3
Avi Kivity6aa8b732006-12-10 02:21:36 -08002636 */
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08002637static u64 guest_read_tsc(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002638{
2639 u64 host_tsc, tsc_offset;
2640
Andy Lutomirski4ea16362015-06-25 18:44:07 +02002641 host_tsc = rdtsc();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002642 tsc_offset = vmcs_read64(TSC_OFFSET);
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08002643 return kvm_scale_tsc(vcpu, host_tsc) + tsc_offset;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002644}
2645
2646/*
Zachary Amsden99e3e302010-08-19 22:07:17 -10002647 * writes 'offset' into guest's timestamp counter offset register
Avi Kivity6aa8b732006-12-10 02:21:36 -08002648 */
Zachary Amsden99e3e302010-08-19 22:07:17 -10002649static void vmx_write_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002650{
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002651 if (is_guest_mode(vcpu)) {
Nadav Har'El79918252011-05-25 23:15:39 +03002652 /*
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002653 * We're here if L1 chose not to trap WRMSR to TSC. According
2654 * to the spec, this should set L1's TSC; The offset that L1
2655 * set for L2 remains unchanged, and still needs to be added
2656 * to the newly set TSC to get L2's TSC.
Nadav Har'El79918252011-05-25 23:15:39 +03002657 */
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002658 struct vmcs12 *vmcs12;
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002659 /* recalculate vmcs02.TSC_OFFSET: */
2660 vmcs12 = get_vmcs12(vcpu);
2661 vmcs_write64(TSC_OFFSET, offset +
2662 (nested_cpu_has(vmcs12, CPU_BASED_USE_TSC_OFFSETING) ?
2663 vmcs12->tsc_offset : 0));
2664 } else {
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002665 trace_kvm_write_tsc_offset(vcpu->vcpu_id,
2666 vmcs_read64(TSC_OFFSET), offset);
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002667 vmcs_write64(TSC_OFFSET, offset);
2668 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002669}
2670
Nadav Har'El801d3422011-05-25 23:02:23 +03002671/*
2672 * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
2673 * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
2674 * all guests if the "nested" module option is off, and can also be disabled
2675 * for a single guest by disabling its VMX cpuid bit.
2676 */
2677static inline bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
2678{
Radim Krčmářd6321d42017-08-05 00:12:49 +02002679 return nested && guest_cpuid_has(vcpu, X86_FEATURE_VMX);
Nadav Har'El801d3422011-05-25 23:02:23 +03002680}
2681
Avi Kivity6aa8b732006-12-10 02:21:36 -08002682/*
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002683 * nested_vmx_setup_ctls_msrs() sets up variables containing the values to be
2684 * returned for the various VMX controls MSRs when nested VMX is enabled.
2685 * The same values should also be used to verify that vmcs12 control fields are
2686 * valid during nested entry from L1 to L2.
2687 * Each of these control msrs has a low and high 32-bit half: A low bit is on
2688 * if the corresponding bit in the (32-bit) control field *must* be on, and a
2689 * bit in the high half is on if the corresponding bit in the control field
2690 * may be on. See also vmx_control_verify().
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002691 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002692static void nested_vmx_setup_ctls_msrs(struct vcpu_vmx *vmx)
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002693{
2694 /*
2695 * Note that as a general rule, the high half of the MSRs (bits in
2696 * the control fields which may be 1) should be initialized by the
2697 * intersection of the underlying hardware's MSR (i.e., features which
2698 * can be supported) and the list of features we want to expose -
2699 * because they are known to be properly supported in our code.
2700 * Also, usually, the low half of the MSRs (bits which must be 1) can
2701 * be set to 0, meaning that L1 may turn off any of these bits. The
2702 * reason is that if one of these bits is necessary, it will appear
2703 * in vmcs01 and prepare_vmcs02, when it bitwise-or's the control
2704 * fields of vmcs01 and vmcs02, will turn these bits off - and
Paolo Bonzini7313c692017-07-27 10:31:25 +02002705 * nested_vmx_exit_reflected() will not pass related exits to L1.
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002706 * These rules have exceptions below.
2707 */
2708
2709 /* pin-based controls */
Jan Kiszkaeabeaac2013-03-13 11:30:50 +01002710 rdmsr(MSR_IA32_VMX_PINBASED_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002711 vmx->nested.nested_vmx_pinbased_ctls_low,
2712 vmx->nested.nested_vmx_pinbased_ctls_high);
2713 vmx->nested.nested_vmx_pinbased_ctls_low |=
2714 PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
2715 vmx->nested.nested_vmx_pinbased_ctls_high &=
2716 PIN_BASED_EXT_INTR_MASK |
2717 PIN_BASED_NMI_EXITING |
2718 PIN_BASED_VIRTUAL_NMIS;
2719 vmx->nested.nested_vmx_pinbased_ctls_high |=
2720 PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszka0238ea92013-03-13 11:31:24 +01002721 PIN_BASED_VMX_PREEMPTION_TIMER;
Andrey Smetanind62caab2015-11-10 15:36:33 +03002722 if (kvm_vcpu_apicv_active(&vmx->vcpu))
Wincy Van705699a2015-02-03 23:58:17 +08002723 vmx->nested.nested_vmx_pinbased_ctls_high |=
2724 PIN_BASED_POSTED_INTR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002725
Jan Kiszka3dbcd8d2014-06-16 13:59:40 +02002726 /* exit controls */
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08002727 rdmsr(MSR_IA32_VMX_EXIT_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002728 vmx->nested.nested_vmx_exit_ctls_low,
2729 vmx->nested.nested_vmx_exit_ctls_high);
2730 vmx->nested.nested_vmx_exit_ctls_low =
2731 VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR;
Bandan Dase0ba1a62014-04-19 18:17:46 -04002732
Wincy Vanb9c237b2015-02-03 23:56:30 +08002733 vmx->nested.nested_vmx_exit_ctls_high &=
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002734#ifdef CONFIG_X86_64
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08002735 VM_EXIT_HOST_ADDR_SPACE_SIZE |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002736#endif
Jan Kiszkaf4124502014-03-07 20:03:13 +01002737 VM_EXIT_LOAD_IA32_PAT | VM_EXIT_SAVE_IA32_PAT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002738 vmx->nested.nested_vmx_exit_ctls_high |=
2739 VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszkaf4124502014-03-07 20:03:13 +01002740 VM_EXIT_LOAD_IA32_EFER | VM_EXIT_SAVE_IA32_EFER |
Bandan Dase0ba1a62014-04-19 18:17:46 -04002741 VM_EXIT_SAVE_VMX_PREEMPTION_TIMER | VM_EXIT_ACK_INTR_ON_EXIT;
2742
Paolo Bonzinia87036a2016-03-08 09:52:13 +01002743 if (kvm_mpx_supported())
Wincy Vanb9c237b2015-02-03 23:56:30 +08002744 vmx->nested.nested_vmx_exit_ctls_high |= VM_EXIT_CLEAR_BNDCFGS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002745
Jan Kiszka2996fca2014-06-16 13:59:43 +02002746 /* We support free control of debug control saving. */
David Matlack0115f9c2016-11-29 18:14:06 -08002747 vmx->nested.nested_vmx_exit_ctls_low &= ~VM_EXIT_SAVE_DEBUG_CONTROLS;
Jan Kiszka2996fca2014-06-16 13:59:43 +02002748
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002749 /* entry controls */
2750 rdmsr(MSR_IA32_VMX_ENTRY_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002751 vmx->nested.nested_vmx_entry_ctls_low,
2752 vmx->nested.nested_vmx_entry_ctls_high);
2753 vmx->nested.nested_vmx_entry_ctls_low =
2754 VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR;
2755 vmx->nested.nested_vmx_entry_ctls_high &=
Jan Kiszka57435342013-08-06 10:39:56 +02002756#ifdef CONFIG_X86_64
2757 VM_ENTRY_IA32E_MODE |
2758#endif
2759 VM_ENTRY_LOAD_IA32_PAT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002760 vmx->nested.nested_vmx_entry_ctls_high |=
2761 (VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR | VM_ENTRY_LOAD_IA32_EFER);
Paolo Bonzinia87036a2016-03-08 09:52:13 +01002762 if (kvm_mpx_supported())
Wincy Vanb9c237b2015-02-03 23:56:30 +08002763 vmx->nested.nested_vmx_entry_ctls_high |= VM_ENTRY_LOAD_BNDCFGS;
Jan Kiszka57435342013-08-06 10:39:56 +02002764
Jan Kiszka2996fca2014-06-16 13:59:43 +02002765 /* We support free control of debug control loading. */
David Matlack0115f9c2016-11-29 18:14:06 -08002766 vmx->nested.nested_vmx_entry_ctls_low &= ~VM_ENTRY_LOAD_DEBUG_CONTROLS;
Jan Kiszka2996fca2014-06-16 13:59:43 +02002767
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002768 /* cpu-based controls */
2769 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002770 vmx->nested.nested_vmx_procbased_ctls_low,
2771 vmx->nested.nested_vmx_procbased_ctls_high);
2772 vmx->nested.nested_vmx_procbased_ctls_low =
2773 CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
2774 vmx->nested.nested_vmx_procbased_ctls_high &=
Jan Kiszkaa294c9b2013-10-23 17:43:09 +01002775 CPU_BASED_VIRTUAL_INTR_PENDING |
2776 CPU_BASED_VIRTUAL_NMI_PENDING | CPU_BASED_USE_TSC_OFFSETING |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002777 CPU_BASED_HLT_EXITING | CPU_BASED_INVLPG_EXITING |
2778 CPU_BASED_MWAIT_EXITING | CPU_BASED_CR3_LOAD_EXITING |
2779 CPU_BASED_CR3_STORE_EXITING |
2780#ifdef CONFIG_X86_64
2781 CPU_BASED_CR8_LOAD_EXITING | CPU_BASED_CR8_STORE_EXITING |
2782#endif
2783 CPU_BASED_MOV_DR_EXITING | CPU_BASED_UNCOND_IO_EXITING |
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03002784 CPU_BASED_USE_IO_BITMAPS | CPU_BASED_MONITOR_TRAP_FLAG |
2785 CPU_BASED_MONITOR_EXITING | CPU_BASED_RDPMC_EXITING |
2786 CPU_BASED_RDTSC_EXITING | CPU_BASED_PAUSE_EXITING |
2787 CPU_BASED_TPR_SHADOW | CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002788 /*
2789 * We can allow some features even when not supported by the
2790 * hardware. For example, L1 can specify an MSR bitmap - and we
2791 * can use it to avoid exits to L1 - even when L0 runs L2
2792 * without MSR bitmaps.
2793 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002794 vmx->nested.nested_vmx_procbased_ctls_high |=
2795 CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszka560b7ee2014-06-16 13:59:42 +02002796 CPU_BASED_USE_MSR_BITMAPS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002797
Jan Kiszka3dcdf3ec2014-06-16 13:59:41 +02002798 /* We support free control of CR3 access interception. */
David Matlack0115f9c2016-11-29 18:14:06 -08002799 vmx->nested.nested_vmx_procbased_ctls_low &=
Jan Kiszka3dcdf3ec2014-06-16 13:59:41 +02002800 ~(CPU_BASED_CR3_LOAD_EXITING | CPU_BASED_CR3_STORE_EXITING);
2801
Paolo Bonzini80154d72017-08-24 13:55:35 +02002802 /*
2803 * secondary cpu-based controls. Do not include those that
2804 * depend on CPUID bits, they are added later by vmx_cpuid_update.
2805 */
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002806 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS2,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002807 vmx->nested.nested_vmx_secondary_ctls_low,
2808 vmx->nested.nested_vmx_secondary_ctls_high);
2809 vmx->nested.nested_vmx_secondary_ctls_low = 0;
2810 vmx->nested.nested_vmx_secondary_ctls_high &=
Jan Kiszkad6851fb2013-02-23 22:34:39 +01002811 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Paolo Bonzini1b073042016-10-25 16:06:30 +02002812 SECONDARY_EXEC_DESC |
Wincy Vanf2b93282015-02-03 23:56:03 +08002813 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Wincy Van82f0dd42015-02-03 23:57:18 +08002814 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Wincy Van608406e2015-02-03 23:57:51 +08002815 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Paolo Bonzini3db13482017-08-24 14:48:03 +02002816 SECONDARY_EXEC_WBINVD_EXITING;
Jan Kiszkac18911a2013-03-13 16:06:41 +01002817
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002818 if (enable_ept) {
2819 /* nested EPT: emulate EPT also to L1 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002820 vmx->nested.nested_vmx_secondary_ctls_high |=
Radim Krčmář0790ec12015-03-17 14:02:32 +01002821 SECONDARY_EXEC_ENABLE_EPT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002822 vmx->nested.nested_vmx_ept_caps = VMX_EPT_PAGE_WALK_4_BIT |
Paolo Bonzini7db74262017-03-08 10:49:19 +01002823 VMX_EPTP_WB_BIT | VMX_EPT_INVEPT_BIT;
Bandan Das02120c42016-07-12 18:18:52 -04002824 if (cpu_has_vmx_ept_execute_only())
2825 vmx->nested.nested_vmx_ept_caps |=
2826 VMX_EPT_EXECUTE_ONLY_BIT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002827 vmx->nested.nested_vmx_ept_caps &= vmx_capability.ept;
Bandan Das45e11812016-08-02 16:32:36 -04002828 vmx->nested.nested_vmx_ept_caps |= VMX_EPT_EXTENT_GLOBAL_BIT |
Paolo Bonzini7db74262017-03-08 10:49:19 +01002829 VMX_EPT_EXTENT_CONTEXT_BIT | VMX_EPT_2MB_PAGE_BIT |
2830 VMX_EPT_1GB_PAGE_BIT;
Bandan Das03efce62017-05-05 15:25:15 -04002831 if (enable_ept_ad_bits) {
2832 vmx->nested.nested_vmx_secondary_ctls_high |=
2833 SECONDARY_EXEC_ENABLE_PML;
Dan Carpenter7461fbc2017-05-18 10:41:15 +03002834 vmx->nested.nested_vmx_ept_caps |= VMX_EPT_AD_BIT;
Bandan Das03efce62017-05-05 15:25:15 -04002835 }
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002836 } else
Wincy Vanb9c237b2015-02-03 23:56:30 +08002837 vmx->nested.nested_vmx_ept_caps = 0;
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002838
Bandan Das27c42a12017-08-03 15:54:42 -04002839 if (cpu_has_vmx_vmfunc()) {
2840 vmx->nested.nested_vmx_secondary_ctls_high |=
2841 SECONDARY_EXEC_ENABLE_VMFUNC;
Bandan Das41ab9372017-08-03 15:54:43 -04002842 /*
2843 * Advertise EPTP switching unconditionally
2844 * since we emulate it
2845 */
2846 vmx->nested.nested_vmx_vmfunc_controls =
2847 VMX_VMFUNC_EPTP_SWITCHING;
Bandan Das27c42a12017-08-03 15:54:42 -04002848 }
2849
Paolo Bonzinief697a72016-03-18 16:58:38 +01002850 /*
2851 * Old versions of KVM use the single-context version without
2852 * checking for support, so declare that it is supported even
2853 * though it is treated as global context. The alternative is
2854 * not failing the single-context invvpid, and it is worse.
2855 */
Wanpeng Li63cb6d52017-03-20 21:18:53 -07002856 if (enable_vpid) {
2857 vmx->nested.nested_vmx_secondary_ctls_high |=
2858 SECONDARY_EXEC_ENABLE_VPID;
Wanpeng Li089d7b62015-10-13 09:18:37 -07002859 vmx->nested.nested_vmx_vpid_caps = VMX_VPID_INVVPID_BIT |
Jan Dakinevichbcdde302016-10-28 07:00:30 +03002860 VMX_VPID_EXTENT_SUPPORTED_MASK;
Wanpeng Li63cb6d52017-03-20 21:18:53 -07002861 } else
Wanpeng Li089d7b62015-10-13 09:18:37 -07002862 vmx->nested.nested_vmx_vpid_caps = 0;
Wanpeng Li99b83ac2015-10-13 09:12:21 -07002863
Radim Krčmář0790ec12015-03-17 14:02:32 +01002864 if (enable_unrestricted_guest)
2865 vmx->nested.nested_vmx_secondary_ctls_high |=
2866 SECONDARY_EXEC_UNRESTRICTED_GUEST;
2867
Jan Kiszkac18911a2013-03-13 16:06:41 +01002868 /* miscellaneous data */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002869 rdmsr(MSR_IA32_VMX_MISC,
2870 vmx->nested.nested_vmx_misc_low,
2871 vmx->nested.nested_vmx_misc_high);
2872 vmx->nested.nested_vmx_misc_low &= VMX_MISC_SAVE_EFER_LMA;
2873 vmx->nested.nested_vmx_misc_low |=
2874 VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE |
Jan Kiszkaf4124502014-03-07 20:03:13 +01002875 VMX_MISC_ACTIVITY_HLT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002876 vmx->nested.nested_vmx_misc_high = 0;
David Matlack62cc6b9d2016-11-29 18:14:07 -08002877
2878 /*
2879 * This MSR reports some information about VMX support. We
2880 * should return information about the VMX we emulate for the
2881 * guest, and the VMCS structure we give it - not about the
2882 * VMX support of the underlying hardware.
2883 */
2884 vmx->nested.nested_vmx_basic =
2885 VMCS12_REVISION |
2886 VMX_BASIC_TRUE_CTLS |
2887 ((u64)VMCS12_SIZE << VMX_BASIC_VMCS_SIZE_SHIFT) |
2888 (VMX_BASIC_MEM_TYPE_WB << VMX_BASIC_MEM_TYPE_SHIFT);
2889
2890 if (cpu_has_vmx_basic_inout())
2891 vmx->nested.nested_vmx_basic |= VMX_BASIC_INOUT;
2892
2893 /*
David Matlack8322ebb2016-11-29 18:14:09 -08002894 * These MSRs specify bits which the guest must keep fixed on
David Matlack62cc6b9d2016-11-29 18:14:07 -08002895 * while L1 is in VMXON mode (in L1's root mode, or running an L2).
2896 * We picked the standard core2 setting.
2897 */
2898#define VMXON_CR0_ALWAYSON (X86_CR0_PE | X86_CR0_PG | X86_CR0_NE)
2899#define VMXON_CR4_ALWAYSON X86_CR4_VMXE
2900 vmx->nested.nested_vmx_cr0_fixed0 = VMXON_CR0_ALWAYSON;
David Matlack62cc6b9d2016-11-29 18:14:07 -08002901 vmx->nested.nested_vmx_cr4_fixed0 = VMXON_CR4_ALWAYSON;
David Matlack8322ebb2016-11-29 18:14:09 -08002902
2903 /* These MSRs specify bits which the guest must keep fixed off. */
2904 rdmsrl(MSR_IA32_VMX_CR0_FIXED1, vmx->nested.nested_vmx_cr0_fixed1);
2905 rdmsrl(MSR_IA32_VMX_CR4_FIXED1, vmx->nested.nested_vmx_cr4_fixed1);
David Matlack62cc6b9d2016-11-29 18:14:07 -08002906
2907 /* highest index: VMX_PREEMPTION_TIMER_VALUE */
2908 vmx->nested.nested_vmx_vmcs_enum = 0x2e;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002909}
2910
David Matlack38991522016-11-29 18:14:08 -08002911/*
2912 * if fixed0[i] == 1: val[i] must be 1
2913 * if fixed1[i] == 0: val[i] must be 0
2914 */
2915static inline bool fixed_bits_valid(u64 val, u64 fixed0, u64 fixed1)
2916{
2917 return ((val & fixed1) | fixed0) == val;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002918}
2919
2920static inline bool vmx_control_verify(u32 control, u32 low, u32 high)
2921{
David Matlack38991522016-11-29 18:14:08 -08002922 return fixed_bits_valid(control, low, high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002923}
2924
2925static inline u64 vmx_control_msr(u32 low, u32 high)
2926{
2927 return low | ((u64)high << 32);
2928}
2929
David Matlack62cc6b9d2016-11-29 18:14:07 -08002930static bool is_bitwise_subset(u64 superset, u64 subset, u64 mask)
2931{
2932 superset &= mask;
2933 subset &= mask;
2934
2935 return (superset | subset) == superset;
2936}
2937
2938static int vmx_restore_vmx_basic(struct vcpu_vmx *vmx, u64 data)
2939{
2940 const u64 feature_and_reserved =
2941 /* feature (except bit 48; see below) */
2942 BIT_ULL(49) | BIT_ULL(54) | BIT_ULL(55) |
2943 /* reserved */
2944 BIT_ULL(31) | GENMASK_ULL(47, 45) | GENMASK_ULL(63, 56);
2945 u64 vmx_basic = vmx->nested.nested_vmx_basic;
2946
2947 if (!is_bitwise_subset(vmx_basic, data, feature_and_reserved))
2948 return -EINVAL;
2949
2950 /*
2951 * KVM does not emulate a version of VMX that constrains physical
2952 * addresses of VMX structures (e.g. VMCS) to 32-bits.
2953 */
2954 if (data & BIT_ULL(48))
2955 return -EINVAL;
2956
2957 if (vmx_basic_vmcs_revision_id(vmx_basic) !=
2958 vmx_basic_vmcs_revision_id(data))
2959 return -EINVAL;
2960
2961 if (vmx_basic_vmcs_size(vmx_basic) > vmx_basic_vmcs_size(data))
2962 return -EINVAL;
2963
2964 vmx->nested.nested_vmx_basic = data;
2965 return 0;
2966}
2967
2968static int
2969vmx_restore_control_msr(struct vcpu_vmx *vmx, u32 msr_index, u64 data)
2970{
2971 u64 supported;
2972 u32 *lowp, *highp;
2973
2974 switch (msr_index) {
2975 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
2976 lowp = &vmx->nested.nested_vmx_pinbased_ctls_low;
2977 highp = &vmx->nested.nested_vmx_pinbased_ctls_high;
2978 break;
2979 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
2980 lowp = &vmx->nested.nested_vmx_procbased_ctls_low;
2981 highp = &vmx->nested.nested_vmx_procbased_ctls_high;
2982 break;
2983 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
2984 lowp = &vmx->nested.nested_vmx_exit_ctls_low;
2985 highp = &vmx->nested.nested_vmx_exit_ctls_high;
2986 break;
2987 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
2988 lowp = &vmx->nested.nested_vmx_entry_ctls_low;
2989 highp = &vmx->nested.nested_vmx_entry_ctls_high;
2990 break;
2991 case MSR_IA32_VMX_PROCBASED_CTLS2:
2992 lowp = &vmx->nested.nested_vmx_secondary_ctls_low;
2993 highp = &vmx->nested.nested_vmx_secondary_ctls_high;
2994 break;
2995 default:
2996 BUG();
2997 }
2998
2999 supported = vmx_control_msr(*lowp, *highp);
3000
3001 /* Check must-be-1 bits are still 1. */
3002 if (!is_bitwise_subset(data, supported, GENMASK_ULL(31, 0)))
3003 return -EINVAL;
3004
3005 /* Check must-be-0 bits are still 0. */
3006 if (!is_bitwise_subset(supported, data, GENMASK_ULL(63, 32)))
3007 return -EINVAL;
3008
3009 *lowp = data;
3010 *highp = data >> 32;
3011 return 0;
3012}
3013
3014static int vmx_restore_vmx_misc(struct vcpu_vmx *vmx, u64 data)
3015{
3016 const u64 feature_and_reserved_bits =
3017 /* feature */
3018 BIT_ULL(5) | GENMASK_ULL(8, 6) | BIT_ULL(14) | BIT_ULL(15) |
3019 BIT_ULL(28) | BIT_ULL(29) | BIT_ULL(30) |
3020 /* reserved */
3021 GENMASK_ULL(13, 9) | BIT_ULL(31);
3022 u64 vmx_misc;
3023
3024 vmx_misc = vmx_control_msr(vmx->nested.nested_vmx_misc_low,
3025 vmx->nested.nested_vmx_misc_high);
3026
3027 if (!is_bitwise_subset(vmx_misc, data, feature_and_reserved_bits))
3028 return -EINVAL;
3029
3030 if ((vmx->nested.nested_vmx_pinbased_ctls_high &
3031 PIN_BASED_VMX_PREEMPTION_TIMER) &&
3032 vmx_misc_preemption_timer_rate(data) !=
3033 vmx_misc_preemption_timer_rate(vmx_misc))
3034 return -EINVAL;
3035
3036 if (vmx_misc_cr3_count(data) > vmx_misc_cr3_count(vmx_misc))
3037 return -EINVAL;
3038
3039 if (vmx_misc_max_msr(data) > vmx_misc_max_msr(vmx_misc))
3040 return -EINVAL;
3041
3042 if (vmx_misc_mseg_revid(data) != vmx_misc_mseg_revid(vmx_misc))
3043 return -EINVAL;
3044
3045 vmx->nested.nested_vmx_misc_low = data;
3046 vmx->nested.nested_vmx_misc_high = data >> 32;
3047 return 0;
3048}
3049
3050static int vmx_restore_vmx_ept_vpid_cap(struct vcpu_vmx *vmx, u64 data)
3051{
3052 u64 vmx_ept_vpid_cap;
3053
3054 vmx_ept_vpid_cap = vmx_control_msr(vmx->nested.nested_vmx_ept_caps,
3055 vmx->nested.nested_vmx_vpid_caps);
3056
3057 /* Every bit is either reserved or a feature bit. */
3058 if (!is_bitwise_subset(vmx_ept_vpid_cap, data, -1ULL))
3059 return -EINVAL;
3060
3061 vmx->nested.nested_vmx_ept_caps = data;
3062 vmx->nested.nested_vmx_vpid_caps = data >> 32;
3063 return 0;
3064}
3065
3066static int vmx_restore_fixed0_msr(struct vcpu_vmx *vmx, u32 msr_index, u64 data)
3067{
3068 u64 *msr;
3069
3070 switch (msr_index) {
3071 case MSR_IA32_VMX_CR0_FIXED0:
3072 msr = &vmx->nested.nested_vmx_cr0_fixed0;
3073 break;
3074 case MSR_IA32_VMX_CR4_FIXED0:
3075 msr = &vmx->nested.nested_vmx_cr4_fixed0;
3076 break;
3077 default:
3078 BUG();
3079 }
3080
3081 /*
3082 * 1 bits (which indicates bits which "must-be-1" during VMX operation)
3083 * must be 1 in the restored value.
3084 */
3085 if (!is_bitwise_subset(data, *msr, -1ULL))
3086 return -EINVAL;
3087
3088 *msr = data;
3089 return 0;
3090}
3091
3092/*
3093 * Called when userspace is restoring VMX MSRs.
3094 *
3095 * Returns 0 on success, non-0 otherwise.
3096 */
3097static int vmx_set_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 data)
3098{
3099 struct vcpu_vmx *vmx = to_vmx(vcpu);
3100
3101 switch (msr_index) {
3102 case MSR_IA32_VMX_BASIC:
3103 return vmx_restore_vmx_basic(vmx, data);
3104 case MSR_IA32_VMX_PINBASED_CTLS:
3105 case MSR_IA32_VMX_PROCBASED_CTLS:
3106 case MSR_IA32_VMX_EXIT_CTLS:
3107 case MSR_IA32_VMX_ENTRY_CTLS:
3108 /*
3109 * The "non-true" VMX capability MSRs are generated from the
3110 * "true" MSRs, so we do not support restoring them directly.
3111 *
3112 * If userspace wants to emulate VMX_BASIC[55]=0, userspace
3113 * should restore the "true" MSRs with the must-be-1 bits
3114 * set according to the SDM Vol 3. A.2 "RESERVED CONTROLS AND
3115 * DEFAULT SETTINGS".
3116 */
3117 return -EINVAL;
3118 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
3119 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
3120 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
3121 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
3122 case MSR_IA32_VMX_PROCBASED_CTLS2:
3123 return vmx_restore_control_msr(vmx, msr_index, data);
3124 case MSR_IA32_VMX_MISC:
3125 return vmx_restore_vmx_misc(vmx, data);
3126 case MSR_IA32_VMX_CR0_FIXED0:
3127 case MSR_IA32_VMX_CR4_FIXED0:
3128 return vmx_restore_fixed0_msr(vmx, msr_index, data);
3129 case MSR_IA32_VMX_CR0_FIXED1:
3130 case MSR_IA32_VMX_CR4_FIXED1:
3131 /*
3132 * These MSRs are generated based on the vCPU's CPUID, so we
3133 * do not support restoring them directly.
3134 */
3135 return -EINVAL;
3136 case MSR_IA32_VMX_EPT_VPID_CAP:
3137 return vmx_restore_vmx_ept_vpid_cap(vmx, data);
3138 case MSR_IA32_VMX_VMCS_ENUM:
3139 vmx->nested.nested_vmx_vmcs_enum = data;
3140 return 0;
3141 default:
3142 /*
3143 * The rest of the VMX capability MSRs do not support restore.
3144 */
3145 return -EINVAL;
3146 }
3147}
3148
Jan Kiszkacae50132014-01-04 18:47:22 +01003149/* Returns 0 on success, non-0 otherwise. */
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003150static int vmx_get_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
3151{
Wincy Vanb9c237b2015-02-03 23:56:30 +08003152 struct vcpu_vmx *vmx = to_vmx(vcpu);
3153
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003154 switch (msr_index) {
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003155 case MSR_IA32_VMX_BASIC:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003156 *pdata = vmx->nested.nested_vmx_basic;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003157 break;
3158 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
3159 case MSR_IA32_VMX_PINBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003160 *pdata = vmx_control_msr(
3161 vmx->nested.nested_vmx_pinbased_ctls_low,
3162 vmx->nested.nested_vmx_pinbased_ctls_high);
David Matlack0115f9c2016-11-29 18:14:06 -08003163 if (msr_index == MSR_IA32_VMX_PINBASED_CTLS)
3164 *pdata |= PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003165 break;
3166 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
3167 case MSR_IA32_VMX_PROCBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003168 *pdata = vmx_control_msr(
3169 vmx->nested.nested_vmx_procbased_ctls_low,
3170 vmx->nested.nested_vmx_procbased_ctls_high);
David Matlack0115f9c2016-11-29 18:14:06 -08003171 if (msr_index == MSR_IA32_VMX_PROCBASED_CTLS)
3172 *pdata |= CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003173 break;
3174 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
3175 case MSR_IA32_VMX_EXIT_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003176 *pdata = vmx_control_msr(
3177 vmx->nested.nested_vmx_exit_ctls_low,
3178 vmx->nested.nested_vmx_exit_ctls_high);
David Matlack0115f9c2016-11-29 18:14:06 -08003179 if (msr_index == MSR_IA32_VMX_EXIT_CTLS)
3180 *pdata |= VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003181 break;
3182 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
3183 case MSR_IA32_VMX_ENTRY_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003184 *pdata = vmx_control_msr(
3185 vmx->nested.nested_vmx_entry_ctls_low,
3186 vmx->nested.nested_vmx_entry_ctls_high);
David Matlack0115f9c2016-11-29 18:14:06 -08003187 if (msr_index == MSR_IA32_VMX_ENTRY_CTLS)
3188 *pdata |= VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003189 break;
3190 case MSR_IA32_VMX_MISC:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003191 *pdata = vmx_control_msr(
3192 vmx->nested.nested_vmx_misc_low,
3193 vmx->nested.nested_vmx_misc_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003194 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003195 case MSR_IA32_VMX_CR0_FIXED0:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003196 *pdata = vmx->nested.nested_vmx_cr0_fixed0;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003197 break;
3198 case MSR_IA32_VMX_CR0_FIXED1:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003199 *pdata = vmx->nested.nested_vmx_cr0_fixed1;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003200 break;
3201 case MSR_IA32_VMX_CR4_FIXED0:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003202 *pdata = vmx->nested.nested_vmx_cr4_fixed0;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003203 break;
3204 case MSR_IA32_VMX_CR4_FIXED1:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003205 *pdata = vmx->nested.nested_vmx_cr4_fixed1;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003206 break;
3207 case MSR_IA32_VMX_VMCS_ENUM:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003208 *pdata = vmx->nested.nested_vmx_vmcs_enum;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003209 break;
3210 case MSR_IA32_VMX_PROCBASED_CTLS2:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003211 *pdata = vmx_control_msr(
3212 vmx->nested.nested_vmx_secondary_ctls_low,
3213 vmx->nested.nested_vmx_secondary_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003214 break;
3215 case MSR_IA32_VMX_EPT_VPID_CAP:
Wanpeng Li089d7b62015-10-13 09:18:37 -07003216 *pdata = vmx->nested.nested_vmx_ept_caps |
3217 ((u64)vmx->nested.nested_vmx_vpid_caps << 32);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003218 break;
Bandan Das27c42a12017-08-03 15:54:42 -04003219 case MSR_IA32_VMX_VMFUNC:
3220 *pdata = vmx->nested.nested_vmx_vmfunc_controls;
3221 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003222 default:
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003223 return 1;
Nadav Har'Elb3897a42013-07-08 19:12:35 +08003224 }
3225
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003226 return 0;
3227}
3228
Haozhong Zhang37e4c992016-06-22 14:59:55 +08003229static inline bool vmx_feature_control_msr_valid(struct kvm_vcpu *vcpu,
3230 uint64_t val)
3231{
3232 uint64_t valid_bits = to_vmx(vcpu)->msr_ia32_feature_control_valid_bits;
3233
3234 return !(val & ~valid_bits);
3235}
3236
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003237/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08003238 * Reads an msr value (of 'msr_index') into 'pdata'.
3239 * Returns 0 on success, non-0 otherwise.
3240 * Assumes vcpu_load() was already called.
3241 */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003242static int vmx_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003243{
Avi Kivity26bb0982009-09-07 11:14:12 +03003244 struct shared_msr_entry *msr;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003245
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003246 switch (msr_info->index) {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003247#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003248 case MSR_FS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003249 msr_info->data = vmcs_readl(GUEST_FS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003250 break;
3251 case MSR_GS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003252 msr_info->data = vmcs_readl(GUEST_GS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003253 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03003254 case MSR_KERNEL_GS_BASE:
3255 vmx_load_host_state(to_vmx(vcpu));
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003256 msr_info->data = to_vmx(vcpu)->msr_guest_kernel_gs_base;
Avi Kivity44ea2b12009-09-06 15:55:37 +03003257 break;
Avi Kivity26bb0982009-09-07 11:14:12 +03003258#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08003259 case MSR_EFER:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003260 return kvm_get_msr_common(vcpu, msr_info);
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05303261 case MSR_IA32_TSC:
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08003262 msr_info->data = guest_read_tsc(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003263 break;
3264 case MSR_IA32_SYSENTER_CS:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003265 msr_info->data = vmcs_read32(GUEST_SYSENTER_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003266 break;
3267 case MSR_IA32_SYSENTER_EIP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003268 msr_info->data = vmcs_readl(GUEST_SYSENTER_EIP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003269 break;
3270 case MSR_IA32_SYSENTER_ESP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003271 msr_info->data = vmcs_readl(GUEST_SYSENTER_ESP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003272 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00003273 case MSR_IA32_BNDCFGS:
Haozhong Zhang691bd432017-07-04 10:27:41 +08003274 if (!kvm_mpx_supported() ||
Radim Krčmářd6321d42017-08-05 00:12:49 +02003275 (!msr_info->host_initiated &&
3276 !guest_cpuid_has(vcpu, X86_FEATURE_MPX)))
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01003277 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003278 msr_info->data = vmcs_read64(GUEST_BNDCFGS);
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00003279 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08003280 case MSR_IA32_MCG_EXT_CTL:
3281 if (!msr_info->host_initiated &&
3282 !(to_vmx(vcpu)->msr_ia32_feature_control &
3283 FEATURE_CONTROL_LMCE))
Jan Kiszkacae50132014-01-04 18:47:22 +01003284 return 1;
Ashok Rajc45dcc72016-06-22 14:59:56 +08003285 msr_info->data = vcpu->arch.mcg_ext_ctl;
3286 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01003287 case MSR_IA32_FEATURE_CONTROL:
Haozhong Zhang3b840802016-06-22 14:59:54 +08003288 msr_info->data = to_vmx(vcpu)->msr_ia32_feature_control;
Jan Kiszkacae50132014-01-04 18:47:22 +01003289 break;
3290 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
3291 if (!nested_vmx_allowed(vcpu))
3292 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003293 return vmx_get_vmx_msr(vcpu, msr_info->index, &msr_info->data);
Wanpeng Li20300092014-12-02 19:14:59 +08003294 case MSR_IA32_XSS:
3295 if (!vmx_xsaves_supported())
3296 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003297 msr_info->data = vcpu->arch.ia32_xss;
Wanpeng Li20300092014-12-02 19:14:59 +08003298 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003299 case MSR_TSC_AUX:
Radim Krčmářd6321d42017-08-05 00:12:49 +02003300 if (!msr_info->host_initiated &&
3301 !guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003302 return 1;
3303 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003304 default:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003305 msr = find_msr_entry(to_vmx(vcpu), msr_info->index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08003306 if (msr) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003307 msr_info->data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08003308 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003309 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003310 return kvm_get_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003311 }
3312
Avi Kivity6aa8b732006-12-10 02:21:36 -08003313 return 0;
3314}
3315
Jan Kiszkacae50132014-01-04 18:47:22 +01003316static void vmx_leave_nested(struct kvm_vcpu *vcpu);
3317
Avi Kivity6aa8b732006-12-10 02:21:36 -08003318/*
3319 * Writes msr value into into the appropriate "register".
3320 * Returns 0 on success, non-0 otherwise.
3321 * Assumes vcpu_load() was already called.
3322 */
Will Auld8fe8ab42012-11-29 12:42:12 -08003323static int vmx_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003324{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04003325 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03003326 struct shared_msr_entry *msr;
Eddie Dong2cc51562007-05-21 07:28:09 +03003327 int ret = 0;
Will Auld8fe8ab42012-11-29 12:42:12 -08003328 u32 msr_index = msr_info->index;
3329 u64 data = msr_info->data;
Eddie Dong2cc51562007-05-21 07:28:09 +03003330
Avi Kivity6aa8b732006-12-10 02:21:36 -08003331 switch (msr_index) {
Avi Kivity3bab1f52006-12-29 16:49:48 -08003332 case MSR_EFER:
Will Auld8fe8ab42012-11-29 12:42:12 -08003333 ret = kvm_set_msr_common(vcpu, msr_info);
Eddie Dong2cc51562007-05-21 07:28:09 +03003334 break;
Avi Kivity16175a72009-03-23 22:13:44 +02003335#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003336 case MSR_FS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03003337 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003338 vmcs_writel(GUEST_FS_BASE, data);
3339 break;
3340 case MSR_GS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03003341 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003342 vmcs_writel(GUEST_GS_BASE, data);
3343 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03003344 case MSR_KERNEL_GS_BASE:
3345 vmx_load_host_state(vmx);
3346 vmx->msr_guest_kernel_gs_base = data;
3347 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003348#endif
3349 case MSR_IA32_SYSENTER_CS:
3350 vmcs_write32(GUEST_SYSENTER_CS, data);
3351 break;
3352 case MSR_IA32_SYSENTER_EIP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02003353 vmcs_writel(GUEST_SYSENTER_EIP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003354 break;
3355 case MSR_IA32_SYSENTER_ESP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02003356 vmcs_writel(GUEST_SYSENTER_ESP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003357 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00003358 case MSR_IA32_BNDCFGS:
Haozhong Zhang691bd432017-07-04 10:27:41 +08003359 if (!kvm_mpx_supported() ||
Radim Krčmářd6321d42017-08-05 00:12:49 +02003360 (!msr_info->host_initiated &&
3361 !guest_cpuid_has(vcpu, X86_FEATURE_MPX)))
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01003362 return 1;
Yu Zhangfd8cb432017-08-24 20:27:56 +08003363 if (is_noncanonical_address(data & PAGE_MASK, vcpu) ||
Jim Mattson45316622017-05-23 11:52:54 -07003364 (data & MSR_IA32_BNDCFGS_RSVD))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003365 return 1;
Sheng Yang468d4722008-10-09 16:01:55 +08003366 vmcs_write64(GUEST_BNDCFGS, data);
3367 break;
3368 case MSR_IA32_TSC:
3369 kvm_write_tsc(vcpu, msr_info);
3370 break;
3371 case MSR_IA32_CR_PAT:
Will Auld8fe8ab42012-11-29 12:42:12 -08003372 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Amit45666542014-09-18 22:39:44 +03003373 if (!kvm_mtrr_valid(vcpu, MSR_IA32_CR_PAT, data))
3374 return 1;
Sheng Yang468d4722008-10-09 16:01:55 +08003375 vmcs_write64(GUEST_IA32_PAT, data);
3376 vcpu->arch.pat = data;
3377 break;
3378 }
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003379 ret = kvm_set_msr_common(vcpu, msr_info);
3380 break;
Will Auldba904632012-11-29 12:42:50 -08003381 case MSR_IA32_TSC_ADJUST:
3382 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003383 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08003384 case MSR_IA32_MCG_EXT_CTL:
3385 if ((!msr_info->host_initiated &&
3386 !(to_vmx(vcpu)->msr_ia32_feature_control &
3387 FEATURE_CONTROL_LMCE)) ||
3388 (data & ~MCG_EXT_CTL_LMCE_EN))
3389 return 1;
3390 vcpu->arch.mcg_ext_ctl = data;
3391 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01003392 case MSR_IA32_FEATURE_CONTROL:
Haozhong Zhang37e4c992016-06-22 14:59:55 +08003393 if (!vmx_feature_control_msr_valid(vcpu, data) ||
Haozhong Zhang3b840802016-06-22 14:59:54 +08003394 (to_vmx(vcpu)->msr_ia32_feature_control &
Jan Kiszkacae50132014-01-04 18:47:22 +01003395 FEATURE_CONTROL_LOCKED && !msr_info->host_initiated))
3396 return 1;
Haozhong Zhang3b840802016-06-22 14:59:54 +08003397 vmx->msr_ia32_feature_control = data;
Jan Kiszkacae50132014-01-04 18:47:22 +01003398 if (msr_info->host_initiated && data == 0)
3399 vmx_leave_nested(vcpu);
3400 break;
3401 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003402 if (!msr_info->host_initiated)
3403 return 1; /* they are read-only */
3404 if (!nested_vmx_allowed(vcpu))
3405 return 1;
3406 return vmx_set_vmx_msr(vcpu, msr_index, data);
Wanpeng Li20300092014-12-02 19:14:59 +08003407 case MSR_IA32_XSS:
3408 if (!vmx_xsaves_supported())
3409 return 1;
3410 /*
3411 * The only supported bit as of Skylake is bit 8, but
3412 * it is not supported on KVM.
3413 */
3414 if (data != 0)
3415 return 1;
3416 vcpu->arch.ia32_xss = data;
3417 if (vcpu->arch.ia32_xss != host_xss)
3418 add_atomic_switch_msr(vmx, MSR_IA32_XSS,
3419 vcpu->arch.ia32_xss, host_xss);
3420 else
3421 clear_atomic_switch_msr(vmx, MSR_IA32_XSS);
3422 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003423 case MSR_TSC_AUX:
Radim Krčmářd6321d42017-08-05 00:12:49 +02003424 if (!msr_info->host_initiated &&
3425 !guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003426 return 1;
3427 /* Check reserved bit, higher 32 bits should be zero */
3428 if ((data >> 32) != 0)
3429 return 1;
3430 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003431 default:
Rusty Russell8b9cf982007-07-30 16:31:43 +10003432 msr = find_msr_entry(vmx, msr_index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08003433 if (msr) {
Andy Honig8b3c3102014-08-27 11:16:44 -07003434 u64 old_msr_data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08003435 msr->data = data;
Avi Kivity2225fd52012-04-18 15:03:04 +03003436 if (msr - vmx->guest_msrs < vmx->save_nmsrs) {
3437 preempt_disable();
Andy Honig8b3c3102014-08-27 11:16:44 -07003438 ret = kvm_set_shared_msr(msr->index, msr->data,
3439 msr->mask);
Avi Kivity2225fd52012-04-18 15:03:04 +03003440 preempt_enable();
Andy Honig8b3c3102014-08-27 11:16:44 -07003441 if (ret)
3442 msr->data = old_msr_data;
Avi Kivity2225fd52012-04-18 15:03:04 +03003443 }
Avi Kivity3bab1f52006-12-29 16:49:48 -08003444 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003445 }
Will Auld8fe8ab42012-11-29 12:42:12 -08003446 ret = kvm_set_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003447 }
3448
Eddie Dong2cc51562007-05-21 07:28:09 +03003449 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003450}
3451
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003452static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003453{
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003454 __set_bit(reg, (unsigned long *)&vcpu->arch.regs_avail);
3455 switch (reg) {
3456 case VCPU_REGS_RSP:
3457 vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
3458 break;
3459 case VCPU_REGS_RIP:
3460 vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
3461 break;
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003462 case VCPU_EXREG_PDPTR:
3463 if (enable_ept)
3464 ept_save_pdptrs(vcpu);
3465 break;
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003466 default:
3467 break;
3468 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003469}
3470
Avi Kivity6aa8b732006-12-10 02:21:36 -08003471static __init int cpu_has_kvm_support(void)
3472{
Eduardo Habkost6210e372008-11-17 19:03:16 -02003473 return cpu_has_vmx();
Avi Kivity6aa8b732006-12-10 02:21:36 -08003474}
3475
3476static __init int vmx_disabled_by_bios(void)
3477{
3478 u64 msr;
3479
3480 rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
Shane Wangcafd6652010-04-29 12:09:01 -04003481 if (msr & FEATURE_CONTROL_LOCKED) {
Joseph Cihula23f3e992011-02-08 11:45:56 -08003482 /* launched w/ TXT and VMX disabled */
Shane Wangcafd6652010-04-29 12:09:01 -04003483 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
3484 && tboot_enabled())
3485 return 1;
Joseph Cihula23f3e992011-02-08 11:45:56 -08003486 /* launched w/o TXT and VMX only enabled w/ TXT */
Shane Wangcafd6652010-04-29 12:09:01 -04003487 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
Joseph Cihula23f3e992011-02-08 11:45:56 -08003488 && (msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
Shane Wangf9335af2010-11-17 11:40:17 +08003489 && !tboot_enabled()) {
3490 printk(KERN_WARNING "kvm: disable TXT in the BIOS or "
Joseph Cihula23f3e992011-02-08 11:45:56 -08003491 "activate TXT before enabling KVM\n");
Shane Wangcafd6652010-04-29 12:09:01 -04003492 return 1;
Shane Wangf9335af2010-11-17 11:40:17 +08003493 }
Joseph Cihula23f3e992011-02-08 11:45:56 -08003494 /* launched w/o TXT and VMX disabled */
3495 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
3496 && !tboot_enabled())
3497 return 1;
Shane Wangcafd6652010-04-29 12:09:01 -04003498 }
3499
3500 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003501}
3502
Dongxiao Xu7725b892010-05-11 18:29:38 +08003503static void kvm_cpu_vmxon(u64 addr)
3504{
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01003505 cr4_set_bits(X86_CR4_VMXE);
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03003506 intel_pt_handle_vmx(1);
3507
Dongxiao Xu7725b892010-05-11 18:29:38 +08003508 asm volatile (ASM_VMX_VMXON_RAX
3509 : : "a"(&addr), "m"(addr)
3510 : "memory", "cc");
3511}
3512
Radim Krčmář13a34e02014-08-28 15:13:03 +02003513static int hardware_enable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003514{
3515 int cpu = raw_smp_processor_id();
3516 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Shane Wangcafd6652010-04-29 12:09:01 -04003517 u64 old, test_bits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003518
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07003519 if (cr4_read_shadow() & X86_CR4_VMXE)
Alexander Graf10474ae2009-09-15 11:37:46 +02003520 return -EBUSY;
3521
Nadav Har'Eld462b812011-05-24 15:26:10 +03003522 INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
Feng Wubf9f6ac2015-09-18 22:29:55 +08003523 INIT_LIST_HEAD(&per_cpu(blocked_vcpu_on_cpu, cpu));
3524 spin_lock_init(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08003525
3526 /*
3527 * Now we can enable the vmclear operation in kdump
3528 * since the loaded_vmcss_on_cpu list on this cpu
3529 * has been initialized.
3530 *
3531 * Though the cpu is not in VMX operation now, there
3532 * is no problem to enable the vmclear operation
3533 * for the loaded_vmcss_on_cpu list is empty!
3534 */
3535 crash_enable_local_vmclear(cpu);
3536
Avi Kivity6aa8b732006-12-10 02:21:36 -08003537 rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
Shane Wangcafd6652010-04-29 12:09:01 -04003538
3539 test_bits = FEATURE_CONTROL_LOCKED;
3540 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
3541 if (tboot_enabled())
3542 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX;
3543
3544 if ((old & test_bits) != test_bits) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003545 /* enable and lock */
Shane Wangcafd6652010-04-29 12:09:01 -04003546 wrmsrl(MSR_IA32_FEATURE_CONTROL, old | test_bits);
3547 }
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01003548 kvm_cpu_vmxon(phys_addr);
3549 ept_sync_global();
Alexander Graf10474ae2009-09-15 11:37:46 +02003550
3551 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003552}
3553
Nadav Har'Eld462b812011-05-24 15:26:10 +03003554static void vmclear_local_loaded_vmcss(void)
Avi Kivity543e4242008-05-13 16:22:47 +03003555{
3556 int cpu = raw_smp_processor_id();
Nadav Har'Eld462b812011-05-24 15:26:10 +03003557 struct loaded_vmcs *v, *n;
Avi Kivity543e4242008-05-13 16:22:47 +03003558
Nadav Har'Eld462b812011-05-24 15:26:10 +03003559 list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
3560 loaded_vmcss_on_cpu_link)
3561 __loaded_vmcs_clear(v);
Avi Kivity543e4242008-05-13 16:22:47 +03003562}
3563
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02003564
3565/* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
3566 * tricks.
3567 */
3568static void kvm_cpu_vmxoff(void)
3569{
3570 asm volatile (__ex(ASM_VMX_VMXOFF) : : : "cc");
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03003571
3572 intel_pt_handle_vmx(0);
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01003573 cr4_clear_bits(X86_CR4_VMXE);
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02003574}
3575
Radim Krčmář13a34e02014-08-28 15:13:03 +02003576static void hardware_disable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003577{
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01003578 vmclear_local_loaded_vmcss();
3579 kvm_cpu_vmxoff();
Avi Kivity6aa8b732006-12-10 02:21:36 -08003580}
3581
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003582static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
Mike Dayd77c26f2007-10-08 09:02:08 -04003583 u32 msr, u32 *result)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003584{
3585 u32 vmx_msr_low, vmx_msr_high;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003586 u32 ctl = ctl_min | ctl_opt;
3587
3588 rdmsr(msr, vmx_msr_low, vmx_msr_high);
3589
3590 ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
3591 ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
3592
3593 /* Ensure minimum (required) set of control bits are supported. */
3594 if (ctl_min & ~ctl)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003595 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003596
3597 *result = ctl;
3598 return 0;
3599}
3600
Avi Kivity110312c2010-12-21 12:54:20 +02003601static __init bool allow_1_setting(u32 msr, u32 ctl)
3602{
3603 u32 vmx_msr_low, vmx_msr_high;
3604
3605 rdmsr(msr, vmx_msr_low, vmx_msr_high);
3606 return vmx_msr_high & ctl;
3607}
3608
Yang, Sheng002c7f72007-07-31 14:23:01 +03003609static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf)
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003610{
3611 u32 vmx_msr_low, vmx_msr_high;
Sheng Yangd56f5462008-04-25 10:13:16 +08003612 u32 min, opt, min2, opt2;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003613 u32 _pin_based_exec_control = 0;
3614 u32 _cpu_based_exec_control = 0;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003615 u32 _cpu_based_2nd_exec_control = 0;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003616 u32 _vmexit_control = 0;
3617 u32 _vmentry_control = 0;
3618
Raghavendra K T10166742012-02-07 23:19:20 +05303619 min = CPU_BASED_HLT_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003620#ifdef CONFIG_X86_64
3621 CPU_BASED_CR8_LOAD_EXITING |
3622 CPU_BASED_CR8_STORE_EXITING |
3623#endif
Sheng Yangd56f5462008-04-25 10:13:16 +08003624 CPU_BASED_CR3_LOAD_EXITING |
3625 CPU_BASED_CR3_STORE_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003626 CPU_BASED_USE_IO_BITMAPS |
3627 CPU_BASED_MOV_DR_EXITING |
Marcelo Tosattia7052892008-09-23 13:18:35 -03003628 CPU_BASED_USE_TSC_OFFSETING |
Avi Kivityfee84b02011-11-10 14:57:25 +02003629 CPU_BASED_INVLPG_EXITING |
3630 CPU_BASED_RDPMC_EXITING;
Anthony Liguori443381a2010-12-06 10:53:38 -06003631
Michael S. Tsirkin668fffa2017-04-21 12:27:17 +02003632 if (!kvm_mwait_in_guest())
3633 min |= CPU_BASED_MWAIT_EXITING |
3634 CPU_BASED_MONITOR_EXITING;
3635
Sheng Yangf78e0e22007-10-29 09:40:42 +08003636 opt = CPU_BASED_TPR_SHADOW |
Sheng Yang25c5f222008-03-28 13:18:56 +08003637 CPU_BASED_USE_MSR_BITMAPS |
Sheng Yangf78e0e22007-10-29 09:40:42 +08003638 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003639 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
3640 &_cpu_based_exec_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003641 return -EIO;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08003642#ifdef CONFIG_X86_64
3643 if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
3644 _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
3645 ~CPU_BASED_CR8_STORE_EXITING;
3646#endif
Sheng Yangf78e0e22007-10-29 09:40:42 +08003647 if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
Sheng Yangd56f5462008-04-25 10:13:16 +08003648 min2 = 0;
3649 opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Yang Zhang8d146952013-01-25 10:18:50 +08003650 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Sheng Yang2384d2b2008-01-17 15:14:33 +08003651 SECONDARY_EXEC_WBINVD_EXITING |
Sheng Yangd56f5462008-04-25 10:13:16 +08003652 SECONDARY_EXEC_ENABLE_VPID |
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003653 SECONDARY_EXEC_ENABLE_EPT |
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08003654 SECONDARY_EXEC_UNRESTRICTED_GUEST |
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003655 SECONDARY_EXEC_PAUSE_LOOP_EXITING |
Mao, Junjiead756a12012-07-02 01:18:48 +00003656 SECONDARY_EXEC_RDTSCP |
Yang Zhang83d4c282013-01-25 10:18:49 +08003657 SECONDARY_EXEC_ENABLE_INVPCID |
Yang Zhangc7c9c562013-01-25 10:18:51 +08003658 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Abel Gordonabc4fc52013-04-18 14:35:25 +03003659 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li20300092014-12-02 19:14:59 +08003660 SECONDARY_EXEC_SHADOW_VMCS |
Kai Huang843e4332015-01-28 10:54:28 +08003661 SECONDARY_EXEC_XSAVES |
Jim Mattson75f4fc82017-08-23 16:32:03 -07003662 SECONDARY_EXEC_RDSEED |
Jim Mattson45ec3682017-08-23 16:32:04 -07003663 SECONDARY_EXEC_RDRAND |
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08003664 SECONDARY_EXEC_ENABLE_PML |
Bandan Das2a499e42017-08-03 15:54:41 -04003665 SECONDARY_EXEC_TSC_SCALING |
3666 SECONDARY_EXEC_ENABLE_VMFUNC;
Sheng Yangd56f5462008-04-25 10:13:16 +08003667 if (adjust_vmx_controls(min2, opt2,
3668 MSR_IA32_VMX_PROCBASED_CTLS2,
Sheng Yangf78e0e22007-10-29 09:40:42 +08003669 &_cpu_based_2nd_exec_control) < 0)
3670 return -EIO;
3671 }
3672#ifndef CONFIG_X86_64
3673 if (!(_cpu_based_2nd_exec_control &
3674 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
3675 _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
3676#endif
Yang Zhang83d4c282013-01-25 10:18:49 +08003677
3678 if (!(_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
3679 _cpu_based_2nd_exec_control &= ~(
Yang Zhang8d146952013-01-25 10:18:50 +08003680 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Yang Zhangc7c9c562013-01-25 10:18:51 +08003681 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
3682 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang83d4c282013-01-25 10:18:49 +08003683
Sheng Yangd56f5462008-04-25 10:13:16 +08003684 if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
Marcelo Tosattia7052892008-09-23 13:18:35 -03003685 /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
3686 enabled */
Gleb Natapov5fff7d22009-08-27 18:41:30 +03003687 _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
3688 CPU_BASED_CR3_STORE_EXITING |
3689 CPU_BASED_INVLPG_EXITING);
Sheng Yangd56f5462008-04-25 10:13:16 +08003690 rdmsr(MSR_IA32_VMX_EPT_VPID_CAP,
3691 vmx_capability.ept, vmx_capability.vpid);
3692 }
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003693
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02003694 min = VM_EXIT_SAVE_DEBUG_CONTROLS | VM_EXIT_ACK_INTR_ON_EXIT;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003695#ifdef CONFIG_X86_64
3696 min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
3697#endif
Yang Zhanga547c6d2013-04-11 19:25:10 +08003698 opt = VM_EXIT_SAVE_IA32_PAT | VM_EXIT_LOAD_IA32_PAT |
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02003699 VM_EXIT_CLEAR_BNDCFGS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003700 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
3701 &_vmexit_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003702 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003703
Paolo Bonzini2c828782017-03-27 14:37:28 +02003704 min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING |
3705 PIN_BASED_VIRTUAL_NMIS;
3706 opt = PIN_BASED_POSTED_INTR | PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08003707 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
3708 &_pin_based_exec_control) < 0)
3709 return -EIO;
3710
Paolo Bonzini1c17c3e2016-07-08 11:53:38 +02003711 if (cpu_has_broken_vmx_preemption_timer())
3712 _pin_based_exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08003713 if (!(_cpu_based_2nd_exec_control &
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02003714 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY))
Yang Zhang01e439b2013-04-11 19:25:12 +08003715 _pin_based_exec_control &= ~PIN_BASED_POSTED_INTR;
3716
Paolo Bonzinic845f9c2014-02-21 10:55:44 +01003717 min = VM_ENTRY_LOAD_DEBUG_CONTROLS;
Liu, Jinsongda8999d2014-02-24 10:55:46 +00003718 opt = VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_BNDCFGS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003719 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
3720 &_vmentry_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003721 return -EIO;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003722
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08003723 rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003724
3725 /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
3726 if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003727 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003728
3729#ifdef CONFIG_X86_64
3730 /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
3731 if (vmx_msr_high & (1u<<16))
Yang, Sheng002c7f72007-07-31 14:23:01 +03003732 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003733#endif
3734
3735 /* Require Write-Back (WB) memory type for VMCS accesses. */
3736 if (((vmx_msr_high >> 18) & 15) != 6)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003737 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003738
Yang, Sheng002c7f72007-07-31 14:23:01 +03003739 vmcs_conf->size = vmx_msr_high & 0x1fff;
Paolo Bonzini16cb0252016-09-05 15:57:00 +02003740 vmcs_conf->order = get_order(vmcs_conf->size);
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +03003741 vmcs_conf->basic_cap = vmx_msr_high & ~0x1fff;
Yang, Sheng002c7f72007-07-31 14:23:01 +03003742 vmcs_conf->revision_id = vmx_msr_low;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003743
Yang, Sheng002c7f72007-07-31 14:23:01 +03003744 vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
3745 vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003746 vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
Yang, Sheng002c7f72007-07-31 14:23:01 +03003747 vmcs_conf->vmexit_ctrl = _vmexit_control;
3748 vmcs_conf->vmentry_ctrl = _vmentry_control;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003749
Avi Kivity110312c2010-12-21 12:54:20 +02003750 cpu_has_load_ia32_efer =
3751 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
3752 VM_ENTRY_LOAD_IA32_EFER)
3753 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
3754 VM_EXIT_LOAD_IA32_EFER);
3755
Gleb Natapov8bf00a52011-10-05 14:01:22 +02003756 cpu_has_load_perf_global_ctrl =
3757 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
3758 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
3759 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
3760 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
3761
3762 /*
3763 * Some cpus support VM_ENTRY_(LOAD|SAVE)_IA32_PERF_GLOBAL_CTRL
Andrea Gelminibb3541f2016-05-21 14:14:44 +02003764 * but due to errata below it can't be used. Workaround is to use
Gleb Natapov8bf00a52011-10-05 14:01:22 +02003765 * msr load mechanism to switch IA32_PERF_GLOBAL_CTRL.
3766 *
3767 * VM Exit May Incorrectly Clear IA32_PERF_GLOBAL_CTRL [34:32]
3768 *
3769 * AAK155 (model 26)
3770 * AAP115 (model 30)
3771 * AAT100 (model 37)
3772 * BC86,AAY89,BD102 (model 44)
3773 * BA97 (model 46)
3774 *
3775 */
3776 if (cpu_has_load_perf_global_ctrl && boot_cpu_data.x86 == 0x6) {
3777 switch (boot_cpu_data.x86_model) {
3778 case 26:
3779 case 30:
3780 case 37:
3781 case 44:
3782 case 46:
3783 cpu_has_load_perf_global_ctrl = false;
3784 printk_once(KERN_WARNING"kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
3785 "does not work properly. Using workaround\n");
3786 break;
3787 default:
3788 break;
3789 }
3790 }
3791
Borislav Petkov782511b2016-04-04 22:25:03 +02003792 if (boot_cpu_has(X86_FEATURE_XSAVES))
Wanpeng Li20300092014-12-02 19:14:59 +08003793 rdmsrl(MSR_IA32_XSS, host_xss);
3794
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003795 return 0;
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08003796}
Avi Kivity6aa8b732006-12-10 02:21:36 -08003797
3798static struct vmcs *alloc_vmcs_cpu(int cpu)
3799{
3800 int node = cpu_to_node(cpu);
3801 struct page *pages;
3802 struct vmcs *vmcs;
3803
Vlastimil Babka96db8002015-09-08 15:03:50 -07003804 pages = __alloc_pages_node(node, GFP_KERNEL, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003805 if (!pages)
3806 return NULL;
3807 vmcs = page_address(pages);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003808 memset(vmcs, 0, vmcs_config.size);
3809 vmcs->revision_id = vmcs_config.revision_id; /* vmcs revision id */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003810 return vmcs;
3811}
3812
3813static struct vmcs *alloc_vmcs(void)
3814{
Ingo Molnard3b2c332007-01-05 16:36:23 -08003815 return alloc_vmcs_cpu(raw_smp_processor_id());
Avi Kivity6aa8b732006-12-10 02:21:36 -08003816}
3817
3818static void free_vmcs(struct vmcs *vmcs)
3819{
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003820 free_pages((unsigned long)vmcs, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003821}
3822
Nadav Har'Eld462b812011-05-24 15:26:10 +03003823/*
3824 * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
3825 */
3826static void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
3827{
3828 if (!loaded_vmcs->vmcs)
3829 return;
3830 loaded_vmcs_clear(loaded_vmcs);
3831 free_vmcs(loaded_vmcs->vmcs);
3832 loaded_vmcs->vmcs = NULL;
Jim Mattson355f4fb2016-10-28 08:29:39 -07003833 WARN_ON(loaded_vmcs->shadow_vmcs != NULL);
Nadav Har'Eld462b812011-05-24 15:26:10 +03003834}
3835
Sam Ravnborg39959582007-06-01 00:47:13 -07003836static void free_kvm_area(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003837{
3838 int cpu;
3839
Zachary Amsden3230bb42009-09-29 11:38:37 -10003840 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003841 free_vmcs(per_cpu(vmxarea, cpu));
Zachary Amsden3230bb42009-09-29 11:38:37 -10003842 per_cpu(vmxarea, cpu) = NULL;
3843 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003844}
3845
Jim Mattson85fd5142017-07-07 12:51:41 -07003846enum vmcs_field_type {
3847 VMCS_FIELD_TYPE_U16 = 0,
3848 VMCS_FIELD_TYPE_U64 = 1,
3849 VMCS_FIELD_TYPE_U32 = 2,
3850 VMCS_FIELD_TYPE_NATURAL_WIDTH = 3
3851};
3852
3853static inline int vmcs_field_type(unsigned long field)
3854{
3855 if (0x1 & field) /* the *_HIGH fields are all 32 bit */
3856 return VMCS_FIELD_TYPE_U32;
3857 return (field >> 13) & 0x3 ;
3858}
3859
3860static inline int vmcs_field_readonly(unsigned long field)
3861{
3862 return (((field >> 10) & 0x3) == 1);
3863}
3864
Bandan Dasfe2b2012014-04-21 15:20:14 -04003865static void init_vmcs_shadow_fields(void)
3866{
3867 int i, j;
3868
3869 /* No checks for read only fields yet */
3870
3871 for (i = j = 0; i < max_shadow_read_write_fields; i++) {
3872 switch (shadow_read_write_fields[i]) {
3873 case GUEST_BNDCFGS:
Paolo Bonzinia87036a2016-03-08 09:52:13 +01003874 if (!kvm_mpx_supported())
Bandan Dasfe2b2012014-04-21 15:20:14 -04003875 continue;
3876 break;
3877 default:
3878 break;
3879 }
3880
3881 if (j < i)
3882 shadow_read_write_fields[j] =
3883 shadow_read_write_fields[i];
3884 j++;
3885 }
3886 max_shadow_read_write_fields = j;
3887
3888 /* shadowed fields guest access without vmexit */
3889 for (i = 0; i < max_shadow_read_write_fields; i++) {
Jim Mattson85fd5142017-07-07 12:51:41 -07003890 unsigned long field = shadow_read_write_fields[i];
3891
3892 clear_bit(field, vmx_vmwrite_bitmap);
3893 clear_bit(field, vmx_vmread_bitmap);
3894 if (vmcs_field_type(field) == VMCS_FIELD_TYPE_U64) {
3895 clear_bit(field + 1, vmx_vmwrite_bitmap);
3896 clear_bit(field + 1, vmx_vmread_bitmap);
3897 }
Bandan Dasfe2b2012014-04-21 15:20:14 -04003898 }
Jim Mattson85fd5142017-07-07 12:51:41 -07003899 for (i = 0; i < max_shadow_read_only_fields; i++) {
3900 unsigned long field = shadow_read_only_fields[i];
3901
3902 clear_bit(field, vmx_vmread_bitmap);
3903 if (vmcs_field_type(field) == VMCS_FIELD_TYPE_U64)
3904 clear_bit(field + 1, vmx_vmread_bitmap);
3905 }
Bandan Dasfe2b2012014-04-21 15:20:14 -04003906}
3907
Avi Kivity6aa8b732006-12-10 02:21:36 -08003908static __init int alloc_kvm_area(void)
3909{
3910 int cpu;
3911
Zachary Amsden3230bb42009-09-29 11:38:37 -10003912 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003913 struct vmcs *vmcs;
3914
3915 vmcs = alloc_vmcs_cpu(cpu);
3916 if (!vmcs) {
3917 free_kvm_area();
3918 return -ENOMEM;
3919 }
3920
3921 per_cpu(vmxarea, cpu) = vmcs;
3922 }
3923 return 0;
3924}
3925
Gleb Natapov91b0aa22013-01-21 15:36:47 +02003926static void fix_pmode_seg(struct kvm_vcpu *vcpu, int seg,
Gleb Natapovd99e4152012-12-20 16:57:45 +02003927 struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003928{
Gleb Natapovd99e4152012-12-20 16:57:45 +02003929 if (!emulate_invalid_guest_state) {
3930 /*
3931 * CS and SS RPL should be equal during guest entry according
3932 * to VMX spec, but in reality it is not always so. Since vcpu
3933 * is in the middle of the transition from real mode to
3934 * protected mode it is safe to assume that RPL 0 is a good
3935 * default value.
3936 */
3937 if (seg == VCPU_SREG_CS || seg == VCPU_SREG_SS)
Nadav Amitb32a9912015-03-29 16:33:04 +03003938 save->selector &= ~SEGMENT_RPL_MASK;
3939 save->dpl = save->selector & SEGMENT_RPL_MASK;
Gleb Natapovd99e4152012-12-20 16:57:45 +02003940 save->s = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003941 }
Gleb Natapovd99e4152012-12-20 16:57:45 +02003942 vmx_set_segment(vcpu, save, seg);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003943}
3944
3945static void enter_pmode(struct kvm_vcpu *vcpu)
3946{
3947 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003948 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003949
Gleb Natapovd99e4152012-12-20 16:57:45 +02003950 /*
3951 * Update real mode segment cache. It may be not up-to-date if sement
3952 * register was written while vcpu was in a guest mode.
3953 */
3954 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
3955 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
3956 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
3957 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
3958 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
3959 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
3960
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003961 vmx->rmode.vm86_active = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003962
Avi Kivity2fb92db2011-04-27 19:42:18 +03003963 vmx_segment_cache_clear(vmx);
3964
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003965 vmx_set_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003966
3967 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03003968 flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
3969 flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003970 vmcs_writel(GUEST_RFLAGS, flags);
3971
Rusty Russell66aee912007-07-17 23:34:16 +10003972 vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
3973 (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003974
3975 update_exception_bitmap(vcpu);
3976
Gleb Natapov91b0aa22013-01-21 15:36:47 +02003977 fix_pmode_seg(vcpu, VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
3978 fix_pmode_seg(vcpu, VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
3979 fix_pmode_seg(vcpu, VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
3980 fix_pmode_seg(vcpu, VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
3981 fix_pmode_seg(vcpu, VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
3982 fix_pmode_seg(vcpu, VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003983}
3984
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003985static void fix_rmode_seg(int seg, struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003986{
Mathias Krause772e0312012-08-30 01:30:19 +02003987 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Gleb Natapovd99e4152012-12-20 16:57:45 +02003988 struct kvm_segment var = *save;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003989
Gleb Natapovd99e4152012-12-20 16:57:45 +02003990 var.dpl = 0x3;
3991 if (seg == VCPU_SREG_CS)
3992 var.type = 0x3;
3993
3994 if (!emulate_invalid_guest_state) {
3995 var.selector = var.base >> 4;
3996 var.base = var.base & 0xffff0;
3997 var.limit = 0xffff;
3998 var.g = 0;
3999 var.db = 0;
4000 var.present = 1;
4001 var.s = 1;
4002 var.l = 0;
4003 var.unusable = 0;
4004 var.type = 0x3;
4005 var.avl = 0;
4006 if (save->base & 0xf)
4007 printk_once(KERN_WARNING "kvm: segment base is not "
4008 "paragraph aligned when entering "
4009 "protected mode (seg=%d)", seg);
4010 }
4011
4012 vmcs_write16(sf->selector, var.selector);
Chao Peng96794e42017-02-21 03:50:01 -05004013 vmcs_writel(sf->base, var.base);
Gleb Natapovd99e4152012-12-20 16:57:45 +02004014 vmcs_write32(sf->limit, var.limit);
4015 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(&var));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004016}
4017
4018static void enter_rmode(struct kvm_vcpu *vcpu)
4019{
4020 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03004021 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004022
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03004023 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
4024 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
4025 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
4026 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
4027 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
Gleb Natapovc6ad11532012-12-12 19:10:51 +02004028 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
4029 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03004030
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004031 vmx->rmode.vm86_active = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004032
Gleb Natapov776e58e2011-03-13 12:34:27 +02004033 /*
4034 * Very old userspace does not call KVM_SET_TSS_ADDR before entering
Jan Kiszka4918c6c2013-03-15 08:38:56 +01004035 * vcpu. Warn the user that an update is overdue.
Gleb Natapov776e58e2011-03-13 12:34:27 +02004036 */
Jan Kiszka4918c6c2013-03-15 08:38:56 +01004037 if (!vcpu->kvm->arch.tss_addr)
Gleb Natapov776e58e2011-03-13 12:34:27 +02004038 printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
4039 "called before entering vcpu\n");
Gleb Natapov776e58e2011-03-13 12:34:27 +02004040
Avi Kivity2fb92db2011-04-27 19:42:18 +03004041 vmx_segment_cache_clear(vmx);
4042
Jan Kiszka4918c6c2013-03-15 08:38:56 +01004043 vmcs_writel(GUEST_TR_BASE, vcpu->kvm->arch.tss_addr);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004044 vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004045 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
4046
4047 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03004048 vmx->rmode.save_rflags = flags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004049
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01004050 flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004051
4052 vmcs_writel(GUEST_RFLAGS, flags);
Rusty Russell66aee912007-07-17 23:34:16 +10004053 vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004054 update_exception_bitmap(vcpu);
4055
Gleb Natapovd99e4152012-12-20 16:57:45 +02004056 fix_rmode_seg(VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
4057 fix_rmode_seg(VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
4058 fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
4059 fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
4060 fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
4061 fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03004062
Eddie Dong8668a3c2007-10-10 14:26:45 +08004063 kvm_mmu_reset_context(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004064}
4065
Amit Shah401d10d2009-02-20 22:53:37 +05304066static void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
4067{
4068 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03004069 struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
4070
4071 if (!msr)
4072 return;
Amit Shah401d10d2009-02-20 22:53:37 +05304073
Avi Kivity44ea2b12009-09-06 15:55:37 +03004074 /*
4075 * Force kernel_gs_base reloading before EFER changes, as control
4076 * of this msr depends on is_long_mode().
4077 */
4078 vmx_load_host_state(to_vmx(vcpu));
Avi Kivityf6801df2010-01-21 15:31:50 +02004079 vcpu->arch.efer = efer;
Amit Shah401d10d2009-02-20 22:53:37 +05304080 if (efer & EFER_LMA) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02004081 vm_entry_controls_setbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05304082 msr->data = efer;
4083 } else {
Gleb Natapov2961e8762013-11-25 15:37:13 +02004084 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05304085
4086 msr->data = efer & ~EFER_LME;
4087 }
4088 setup_msrs(vmx);
4089}
4090
Avi Kivity05b3e0c2006-12-13 00:33:45 -08004091#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08004092
4093static void enter_lmode(struct kvm_vcpu *vcpu)
4094{
4095 u32 guest_tr_ar;
4096
Avi Kivity2fb92db2011-04-27 19:42:18 +03004097 vmx_segment_cache_clear(to_vmx(vcpu));
4098
Avi Kivity6aa8b732006-12-10 02:21:36 -08004099 guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004100 if ((guest_tr_ar & VMX_AR_TYPE_MASK) != VMX_AR_TYPE_BUSY_64_TSS) {
Jan Kiszkabd801582011-09-12 11:26:22 +02004101 pr_debug_ratelimited("%s: tss fixup for long mode. \n",
4102 __func__);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004103 vmcs_write32(GUEST_TR_AR_BYTES,
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004104 (guest_tr_ar & ~VMX_AR_TYPE_MASK)
4105 | VMX_AR_TYPE_BUSY_64_TSS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004106 }
Avi Kivityda38f432010-07-06 11:30:49 +03004107 vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004108}
4109
4110static void exit_lmode(struct kvm_vcpu *vcpu)
4111{
Gleb Natapov2961e8762013-11-25 15:37:13 +02004112 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Avi Kivityda38f432010-07-06 11:30:49 +03004113 vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004114}
4115
4116#endif
4117
Wanpeng Lidd5f5342015-09-23 18:26:57 +08004118static inline void __vmx_flush_tlb(struct kvm_vcpu *vcpu, int vpid)
Sheng Yang2384d2b2008-01-17 15:14:33 +08004119{
Xiao Guangrongdd180b32010-07-03 16:02:42 +08004120 if (enable_ept) {
4121 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
4122 return;
Peter Feiner995f00a2017-06-30 17:26:32 -07004123 ept_sync_context(construct_eptp(vcpu, vcpu->arch.mmu.root_hpa));
Jim Mattsonf0b98c02017-03-15 07:56:11 -07004124 } else {
4125 vpid_sync_context(vpid);
Xiao Guangrongdd180b32010-07-03 16:02:42 +08004126 }
Sheng Yang2384d2b2008-01-17 15:14:33 +08004127}
4128
Wanpeng Lidd5f5342015-09-23 18:26:57 +08004129static void vmx_flush_tlb(struct kvm_vcpu *vcpu)
4130{
4131 __vmx_flush_tlb(vcpu, to_vmx(vcpu)->vpid);
4132}
4133
Jim Mattsonfb6c8192017-03-16 13:53:59 -07004134static void vmx_flush_tlb_ept_only(struct kvm_vcpu *vcpu)
4135{
4136 if (enable_ept)
4137 vmx_flush_tlb(vcpu);
4138}
4139
Avi Kivitye8467fd2009-12-29 18:43:06 +02004140static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
4141{
4142 ulong cr0_guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
4143
4144 vcpu->arch.cr0 &= ~cr0_guest_owned_bits;
4145 vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & cr0_guest_owned_bits;
4146}
4147
Avi Kivityaff48ba2010-12-05 18:56:11 +02004148static void vmx_decache_cr3(struct kvm_vcpu *vcpu)
4149{
4150 if (enable_ept && is_paging(vcpu))
4151 vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
4152 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
4153}
4154
Anthony Liguori25c4c272007-04-27 09:29:21 +03004155static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
Avi Kivity399badf2007-01-05 16:36:38 -08004156{
Avi Kivityfc78f512009-12-07 12:16:48 +02004157 ulong cr4_guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
4158
4159 vcpu->arch.cr4 &= ~cr4_guest_owned_bits;
4160 vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & cr4_guest_owned_bits;
Avi Kivity399badf2007-01-05 16:36:38 -08004161}
4162
Sheng Yang14394422008-04-28 12:24:45 +08004163static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
4164{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03004165 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
4166
Avi Kivity6de4f3a2009-05-31 22:58:47 +03004167 if (!test_bit(VCPU_EXREG_PDPTR,
4168 (unsigned long *)&vcpu->arch.regs_dirty))
4169 return;
4170
Sheng Yang14394422008-04-28 12:24:45 +08004171 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03004172 vmcs_write64(GUEST_PDPTR0, mmu->pdptrs[0]);
4173 vmcs_write64(GUEST_PDPTR1, mmu->pdptrs[1]);
4174 vmcs_write64(GUEST_PDPTR2, mmu->pdptrs[2]);
4175 vmcs_write64(GUEST_PDPTR3, mmu->pdptrs[3]);
Sheng Yang14394422008-04-28 12:24:45 +08004176 }
4177}
4178
Avi Kivity8f5d5492009-05-31 18:41:29 +03004179static void ept_save_pdptrs(struct kvm_vcpu *vcpu)
4180{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03004181 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
4182
Avi Kivity8f5d5492009-05-31 18:41:29 +03004183 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03004184 mmu->pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
4185 mmu->pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
4186 mmu->pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
4187 mmu->pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
Avi Kivity8f5d5492009-05-31 18:41:29 +03004188 }
Avi Kivity6de4f3a2009-05-31 22:58:47 +03004189
4190 __set_bit(VCPU_EXREG_PDPTR,
4191 (unsigned long *)&vcpu->arch.regs_avail);
4192 __set_bit(VCPU_EXREG_PDPTR,
4193 (unsigned long *)&vcpu->arch.regs_dirty);
Avi Kivity8f5d5492009-05-31 18:41:29 +03004194}
4195
David Matlack38991522016-11-29 18:14:08 -08004196static bool nested_guest_cr0_valid(struct kvm_vcpu *vcpu, unsigned long val)
4197{
4198 u64 fixed0 = to_vmx(vcpu)->nested.nested_vmx_cr0_fixed0;
4199 u64 fixed1 = to_vmx(vcpu)->nested.nested_vmx_cr0_fixed1;
4200 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4201
4202 if (to_vmx(vcpu)->nested.nested_vmx_secondary_ctls_high &
4203 SECONDARY_EXEC_UNRESTRICTED_GUEST &&
4204 nested_cpu_has2(vmcs12, SECONDARY_EXEC_UNRESTRICTED_GUEST))
4205 fixed0 &= ~(X86_CR0_PE | X86_CR0_PG);
4206
4207 return fixed_bits_valid(val, fixed0, fixed1);
4208}
4209
4210static bool nested_host_cr0_valid(struct kvm_vcpu *vcpu, unsigned long val)
4211{
4212 u64 fixed0 = to_vmx(vcpu)->nested.nested_vmx_cr0_fixed0;
4213 u64 fixed1 = to_vmx(vcpu)->nested.nested_vmx_cr0_fixed1;
4214
4215 return fixed_bits_valid(val, fixed0, fixed1);
4216}
4217
4218static bool nested_cr4_valid(struct kvm_vcpu *vcpu, unsigned long val)
4219{
4220 u64 fixed0 = to_vmx(vcpu)->nested.nested_vmx_cr4_fixed0;
4221 u64 fixed1 = to_vmx(vcpu)->nested.nested_vmx_cr4_fixed1;
4222
4223 return fixed_bits_valid(val, fixed0, fixed1);
4224}
4225
4226/* No difference in the restrictions on guest and host CR4 in VMX operation. */
4227#define nested_guest_cr4_valid nested_cr4_valid
4228#define nested_host_cr4_valid nested_cr4_valid
4229
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004230static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
Sheng Yang14394422008-04-28 12:24:45 +08004231
4232static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
4233 unsigned long cr0,
4234 struct kvm_vcpu *vcpu)
4235{
Marcelo Tosatti5233dd52011-06-06 14:27:47 -03004236 if (!test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
4237 vmx_decache_cr3(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08004238 if (!(cr0 & X86_CR0_PG)) {
4239 /* From paging/starting to nonpaging */
4240 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08004241 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) |
Sheng Yang14394422008-04-28 12:24:45 +08004242 (CPU_BASED_CR3_LOAD_EXITING |
4243 CPU_BASED_CR3_STORE_EXITING));
4244 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02004245 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08004246 } else if (!is_paging(vcpu)) {
4247 /* From nonpaging to paging */
4248 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08004249 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) &
Sheng Yang14394422008-04-28 12:24:45 +08004250 ~(CPU_BASED_CR3_LOAD_EXITING |
4251 CPU_BASED_CR3_STORE_EXITING));
4252 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02004253 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08004254 }
Sheng Yang95eb84a2009-08-19 09:52:18 +08004255
4256 if (!(cr0 & X86_CR0_WP))
4257 *hw_cr0 &= ~X86_CR0_WP;
Sheng Yang14394422008-04-28 12:24:45 +08004258}
4259
Avi Kivity6aa8b732006-12-10 02:21:36 -08004260static void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
4261{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004262 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004263 unsigned long hw_cr0;
4264
Gleb Natapov50378782013-02-04 16:00:28 +02004265 hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004266 if (enable_unrestricted_guest)
Gleb Natapov50378782013-02-04 16:00:28 +02004267 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
Gleb Natapov218e7632013-01-21 15:36:45 +02004268 else {
Gleb Natapov50378782013-02-04 16:00:28 +02004269 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08004270
Gleb Natapov218e7632013-01-21 15:36:45 +02004271 if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
4272 enter_pmode(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004273
Gleb Natapov218e7632013-01-21 15:36:45 +02004274 if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
4275 enter_rmode(vcpu);
4276 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004277
Avi Kivity05b3e0c2006-12-13 00:33:45 -08004278#ifdef CONFIG_X86_64
Avi Kivityf6801df2010-01-21 15:31:50 +02004279 if (vcpu->arch.efer & EFER_LME) {
Rusty Russell707d92fa2007-07-17 23:19:08 +10004280 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08004281 enter_lmode(vcpu);
Rusty Russell707d92fa2007-07-17 23:19:08 +10004282 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08004283 exit_lmode(vcpu);
4284 }
4285#endif
4286
Avi Kivity089d0342009-03-23 18:26:32 +02004287 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08004288 ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
4289
Avi Kivity6aa8b732006-12-10 02:21:36 -08004290 vmcs_writel(CR0_READ_SHADOW, cr0);
Sheng Yang14394422008-04-28 12:24:45 +08004291 vmcs_writel(GUEST_CR0, hw_cr0);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004292 vcpu->arch.cr0 = cr0;
Gleb Natapov14168782013-01-21 15:36:49 +02004293
4294 /* depends on vcpu->arch.cr0 to be set to a new value */
4295 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004296}
4297
Yu Zhang855feb62017-08-24 20:27:55 +08004298static int get_ept_level(struct kvm_vcpu *vcpu)
4299{
4300 if (cpu_has_vmx_ept_5levels() && (cpuid_maxphyaddr(vcpu) > 48))
4301 return 5;
4302 return 4;
4303}
4304
Peter Feiner995f00a2017-06-30 17:26:32 -07004305static u64 construct_eptp(struct kvm_vcpu *vcpu, unsigned long root_hpa)
Sheng Yang14394422008-04-28 12:24:45 +08004306{
Yu Zhang855feb62017-08-24 20:27:55 +08004307 u64 eptp = VMX_EPTP_MT_WB;
Sheng Yang14394422008-04-28 12:24:45 +08004308
Yu Zhang855feb62017-08-24 20:27:55 +08004309 eptp |= (get_ept_level(vcpu) == 5) ? VMX_EPTP_PWL_5 : VMX_EPTP_PWL_4;
Sheng Yang14394422008-04-28 12:24:45 +08004310
Peter Feiner995f00a2017-06-30 17:26:32 -07004311 if (enable_ept_ad_bits &&
4312 (!is_guest_mode(vcpu) || nested_ept_ad_enabled(vcpu)))
David Hildenbrandbb97a012017-08-10 23:15:28 +02004313 eptp |= VMX_EPTP_AD_ENABLE_BIT;
Sheng Yang14394422008-04-28 12:24:45 +08004314 eptp |= (root_hpa & PAGE_MASK);
4315
4316 return eptp;
4317}
4318
Avi Kivity6aa8b732006-12-10 02:21:36 -08004319static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
4320{
Sheng Yang14394422008-04-28 12:24:45 +08004321 unsigned long guest_cr3;
4322 u64 eptp;
4323
4324 guest_cr3 = cr3;
Avi Kivity089d0342009-03-23 18:26:32 +02004325 if (enable_ept) {
Peter Feiner995f00a2017-06-30 17:26:32 -07004326 eptp = construct_eptp(vcpu, cr3);
Sheng Yang14394422008-04-28 12:24:45 +08004327 vmcs_write64(EPT_POINTER, eptp);
Jan Kiszka59ab5a82013-08-08 16:26:29 +02004328 if (is_paging(vcpu) || is_guest_mode(vcpu))
4329 guest_cr3 = kvm_read_cr3(vcpu);
4330 else
4331 guest_cr3 = vcpu->kvm->arch.ept_identity_map_addr;
Marcelo Tosatti7c93be42009-10-26 16:48:33 -02004332 ept_load_pdptrs(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08004333 }
4334
Sheng Yang2384d2b2008-01-17 15:14:33 +08004335 vmx_flush_tlb(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08004336 vmcs_writel(GUEST_CR3, guest_cr3);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004337}
4338
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004339static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004340{
Ben Serebrin085e68e2015-04-16 11:58:05 -07004341 /*
4342 * Pass through host's Machine Check Enable value to hw_cr4, which
4343 * is in force while we are in guest mode. Do not let guests control
4344 * this bit, even if host CR4.MCE == 0.
4345 */
4346 unsigned long hw_cr4 =
4347 (cr4_read_shadow() & X86_CR4_MCE) |
4348 (cr4 & ~X86_CR4_MCE) |
4349 (to_vmx(vcpu)->rmode.vm86_active ?
4350 KVM_RMODE_VM_CR4_ALWAYS_ON : KVM_PMODE_VM_CR4_ALWAYS_ON);
Sheng Yang14394422008-04-28 12:24:45 +08004351
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004352 if (cr4 & X86_CR4_VMXE) {
4353 /*
4354 * To use VMXON (and later other VMX instructions), a guest
4355 * must first be able to turn on cr4.VMXE (see handle_vmon()).
4356 * So basically the check on whether to allow nested VMX
4357 * is here.
4358 */
4359 if (!nested_vmx_allowed(vcpu))
4360 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004361 }
David Matlack38991522016-11-29 18:14:08 -08004362
4363 if (to_vmx(vcpu)->nested.vmxon && !nested_cr4_valid(vcpu, cr4))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004364 return 1;
4365
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004366 vcpu->arch.cr4 = cr4;
Avi Kivitybc230082009-12-08 12:14:42 +02004367 if (enable_ept) {
4368 if (!is_paging(vcpu)) {
4369 hw_cr4 &= ~X86_CR4_PAE;
4370 hw_cr4 |= X86_CR4_PSE;
4371 } else if (!(cr4 & X86_CR4_PAE)) {
4372 hw_cr4 &= ~X86_CR4_PAE;
4373 }
4374 }
Sheng Yang14394422008-04-28 12:24:45 +08004375
Radim Krčmář656ec4a2015-11-02 22:20:00 +01004376 if (!enable_unrestricted_guest && !is_paging(vcpu))
4377 /*
Huaitong Handdba2622016-03-22 16:51:15 +08004378 * SMEP/SMAP/PKU is disabled if CPU is in non-paging mode in
4379 * hardware. To emulate this behavior, SMEP/SMAP/PKU needs
4380 * to be manually disabled when guest switches to non-paging
4381 * mode.
4382 *
4383 * If !enable_unrestricted_guest, the CPU is always running
4384 * with CR0.PG=1 and CR4 needs to be modified.
4385 * If enable_unrestricted_guest, the CPU automatically
4386 * disables SMEP/SMAP/PKU when the guest sets CR0.PG=0.
Radim Krčmář656ec4a2015-11-02 22:20:00 +01004387 */
Huaitong Handdba2622016-03-22 16:51:15 +08004388 hw_cr4 &= ~(X86_CR4_SMEP | X86_CR4_SMAP | X86_CR4_PKE);
Radim Krčmář656ec4a2015-11-02 22:20:00 +01004389
Sheng Yang14394422008-04-28 12:24:45 +08004390 vmcs_writel(CR4_READ_SHADOW, cr4);
4391 vmcs_writel(GUEST_CR4, hw_cr4);
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004392 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004393}
4394
Avi Kivity6aa8b732006-12-10 02:21:36 -08004395static void vmx_get_segment(struct kvm_vcpu *vcpu,
4396 struct kvm_segment *var, int seg)
4397{
Avi Kivitya9179492011-01-03 14:28:52 +02004398 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004399 u32 ar;
4400
Gleb Natapovc6ad11532012-12-12 19:10:51 +02004401 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03004402 *var = vmx->rmode.segs[seg];
Avi Kivitya9179492011-01-03 14:28:52 +02004403 if (seg == VCPU_SREG_TR
Avi Kivity2fb92db2011-04-27 19:42:18 +03004404 || var->selector == vmx_read_guest_seg_selector(vmx, seg))
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03004405 return;
Avi Kivity1390a282012-08-21 17:07:08 +03004406 var->base = vmx_read_guest_seg_base(vmx, seg);
4407 var->selector = vmx_read_guest_seg_selector(vmx, seg);
4408 return;
Avi Kivitya9179492011-01-03 14:28:52 +02004409 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03004410 var->base = vmx_read_guest_seg_base(vmx, seg);
4411 var->limit = vmx_read_guest_seg_limit(vmx, seg);
4412 var->selector = vmx_read_guest_seg_selector(vmx, seg);
4413 ar = vmx_read_guest_seg_ar(vmx, seg);
Gleb Natapov03617c12013-06-28 13:17:18 +03004414 var->unusable = (ar >> 16) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004415 var->type = ar & 15;
4416 var->s = (ar >> 4) & 1;
4417 var->dpl = (ar >> 5) & 3;
Gleb Natapov03617c12013-06-28 13:17:18 +03004418 /*
4419 * Some userspaces do not preserve unusable property. Since usable
4420 * segment has to be present according to VMX spec we can use present
4421 * property to amend userspace bug by making unusable segment always
4422 * nonpresent. vmx_segment_access_rights() already marks nonpresent
4423 * segment as unusable.
4424 */
4425 var->present = !var->unusable;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004426 var->avl = (ar >> 12) & 1;
4427 var->l = (ar >> 13) & 1;
4428 var->db = (ar >> 14) & 1;
4429 var->g = (ar >> 15) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004430}
4431
Avi Kivitya9179492011-01-03 14:28:52 +02004432static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
4433{
Avi Kivitya9179492011-01-03 14:28:52 +02004434 struct kvm_segment s;
4435
4436 if (to_vmx(vcpu)->rmode.vm86_active) {
4437 vmx_get_segment(vcpu, &s, seg);
4438 return s.base;
4439 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03004440 return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
Avi Kivitya9179492011-01-03 14:28:52 +02004441}
4442
Marcelo Tosattib09408d2013-01-07 19:27:06 -02004443static int vmx_get_cpl(struct kvm_vcpu *vcpu)
Izik Eidus2e4d2652008-03-24 19:38:34 +02004444{
Marcelo Tosattib09408d2013-01-07 19:27:06 -02004445 struct vcpu_vmx *vmx = to_vmx(vcpu);
4446
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02004447 if (unlikely(vmx->rmode.vm86_active))
Izik Eidus2e4d2652008-03-24 19:38:34 +02004448 return 0;
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02004449 else {
4450 int ar = vmx_read_guest_seg_ar(vmx, VCPU_SREG_SS);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004451 return VMX_AR_DPL(ar);
Avi Kivity69c73022011-03-07 15:26:44 +02004452 }
Avi Kivity69c73022011-03-07 15:26:44 +02004453}
4454
Avi Kivity653e3102007-05-07 10:55:37 +03004455static u32 vmx_segment_access_rights(struct kvm_segment *var)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004456{
Avi Kivity6aa8b732006-12-10 02:21:36 -08004457 u32 ar;
4458
Avi Kivityf0495f92012-06-07 17:06:10 +03004459 if (var->unusable || !var->present)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004460 ar = 1 << 16;
4461 else {
4462 ar = var->type & 15;
4463 ar |= (var->s & 1) << 4;
4464 ar |= (var->dpl & 3) << 5;
4465 ar |= (var->present & 1) << 7;
4466 ar |= (var->avl & 1) << 12;
4467 ar |= (var->l & 1) << 13;
4468 ar |= (var->db & 1) << 14;
4469 ar |= (var->g & 1) << 15;
4470 }
Avi Kivity653e3102007-05-07 10:55:37 +03004471
4472 return ar;
4473}
4474
4475static void vmx_set_segment(struct kvm_vcpu *vcpu,
4476 struct kvm_segment *var, int seg)
4477{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004478 struct vcpu_vmx *vmx = to_vmx(vcpu);
Mathias Krause772e0312012-08-30 01:30:19 +02004479 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Avi Kivity653e3102007-05-07 10:55:37 +03004480
Avi Kivity2fb92db2011-04-27 19:42:18 +03004481 vmx_segment_cache_clear(vmx);
4482
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02004483 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
4484 vmx->rmode.segs[seg] = *var;
4485 if (seg == VCPU_SREG_TR)
4486 vmcs_write16(sf->selector, var->selector);
4487 else if (var->s)
4488 fix_rmode_seg(seg, &vmx->rmode.segs[seg]);
Gleb Natapovd99e4152012-12-20 16:57:45 +02004489 goto out;
Avi Kivity653e3102007-05-07 10:55:37 +03004490 }
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02004491
Avi Kivity653e3102007-05-07 10:55:37 +03004492 vmcs_writel(sf->base, var->base);
4493 vmcs_write32(sf->limit, var->limit);
4494 vmcs_write16(sf->selector, var->selector);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004495
4496 /*
4497 * Fix the "Accessed" bit in AR field of segment registers for older
4498 * qemu binaries.
4499 * IA32 arch specifies that at the time of processor reset the
4500 * "Accessed" bit in the AR field of segment registers is 1. And qemu
Guo Chao0fa06072012-06-28 15:16:19 +08004501 * is setting it to 0 in the userland code. This causes invalid guest
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004502 * state vmexit when "unrestricted guest" mode is turned on.
4503 * Fix for this setup issue in cpu_reset is being pushed in the qemu
4504 * tree. Newer qemu binaries with that qemu fix would not need this
4505 * kvm hack.
4506 */
4507 if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
Gleb Natapovf924d662012-12-12 19:10:55 +02004508 var->type |= 0x1; /* Accessed */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004509
Gleb Natapovf924d662012-12-12 19:10:55 +02004510 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(var));
Gleb Natapovd99e4152012-12-20 16:57:45 +02004511
4512out:
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01004513 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004514}
4515
Avi Kivity6aa8b732006-12-10 02:21:36 -08004516static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
4517{
Avi Kivity2fb92db2011-04-27 19:42:18 +03004518 u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004519
4520 *db = (ar >> 14) & 1;
4521 *l = (ar >> 13) & 1;
4522}
4523
Gleb Natapov89a27f42010-02-16 10:51:48 +02004524static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004525{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004526 dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
4527 dt->address = vmcs_readl(GUEST_IDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004528}
4529
Gleb Natapov89a27f42010-02-16 10:51:48 +02004530static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004531{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004532 vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
4533 vmcs_writel(GUEST_IDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004534}
4535
Gleb Natapov89a27f42010-02-16 10:51:48 +02004536static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004537{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004538 dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
4539 dt->address = vmcs_readl(GUEST_GDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004540}
4541
Gleb Natapov89a27f42010-02-16 10:51:48 +02004542static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004543{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004544 vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
4545 vmcs_writel(GUEST_GDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004546}
4547
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004548static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
4549{
4550 struct kvm_segment var;
4551 u32 ar;
4552
4553 vmx_get_segment(vcpu, &var, seg);
Gleb Natapov07f42f52012-12-12 19:10:49 +02004554 var.dpl = 0x3;
Gleb Natapov0647f4a2012-12-12 19:10:50 +02004555 if (seg == VCPU_SREG_CS)
4556 var.type = 0x3;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004557 ar = vmx_segment_access_rights(&var);
4558
4559 if (var.base != (var.selector << 4))
4560 return false;
Gleb Natapov89efbed2012-12-20 16:57:44 +02004561 if (var.limit != 0xffff)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004562 return false;
Gleb Natapov07f42f52012-12-12 19:10:49 +02004563 if (ar != 0xf3)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004564 return false;
4565
4566 return true;
4567}
4568
4569static bool code_segment_valid(struct kvm_vcpu *vcpu)
4570{
4571 struct kvm_segment cs;
4572 unsigned int cs_rpl;
4573
4574 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
Nadav Amitb32a9912015-03-29 16:33:04 +03004575 cs_rpl = cs.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004576
Avi Kivity1872a3f2009-01-04 23:26:52 +02004577 if (cs.unusable)
4578 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004579 if (~cs.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_ACCESSES_MASK))
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004580 return false;
4581 if (!cs.s)
4582 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004583 if (cs.type & VMX_AR_TYPE_WRITEABLE_MASK) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004584 if (cs.dpl > cs_rpl)
4585 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02004586 } else {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004587 if (cs.dpl != cs_rpl)
4588 return false;
4589 }
4590 if (!cs.present)
4591 return false;
4592
4593 /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
4594 return true;
4595}
4596
4597static bool stack_segment_valid(struct kvm_vcpu *vcpu)
4598{
4599 struct kvm_segment ss;
4600 unsigned int ss_rpl;
4601
4602 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
Nadav Amitb32a9912015-03-29 16:33:04 +03004603 ss_rpl = ss.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004604
Avi Kivity1872a3f2009-01-04 23:26:52 +02004605 if (ss.unusable)
4606 return true;
4607 if (ss.type != 3 && ss.type != 7)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004608 return false;
4609 if (!ss.s)
4610 return false;
4611 if (ss.dpl != ss_rpl) /* DPL != RPL */
4612 return false;
4613 if (!ss.present)
4614 return false;
4615
4616 return true;
4617}
4618
4619static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
4620{
4621 struct kvm_segment var;
4622 unsigned int rpl;
4623
4624 vmx_get_segment(vcpu, &var, seg);
Nadav Amitb32a9912015-03-29 16:33:04 +03004625 rpl = var.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004626
Avi Kivity1872a3f2009-01-04 23:26:52 +02004627 if (var.unusable)
4628 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004629 if (!var.s)
4630 return false;
4631 if (!var.present)
4632 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004633 if (~var.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_WRITEABLE_MASK)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004634 if (var.dpl < rpl) /* DPL < RPL */
4635 return false;
4636 }
4637
4638 /* TODO: Add other members to kvm_segment_field to allow checking for other access
4639 * rights flags
4640 */
4641 return true;
4642}
4643
4644static bool tr_valid(struct kvm_vcpu *vcpu)
4645{
4646 struct kvm_segment tr;
4647
4648 vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
4649
Avi Kivity1872a3f2009-01-04 23:26:52 +02004650 if (tr.unusable)
4651 return false;
Nadav Amitb32a9912015-03-29 16:33:04 +03004652 if (tr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004653 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02004654 if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004655 return false;
4656 if (!tr.present)
4657 return false;
4658
4659 return true;
4660}
4661
4662static bool ldtr_valid(struct kvm_vcpu *vcpu)
4663{
4664 struct kvm_segment ldtr;
4665
4666 vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
4667
Avi Kivity1872a3f2009-01-04 23:26:52 +02004668 if (ldtr.unusable)
4669 return true;
Nadav Amitb32a9912015-03-29 16:33:04 +03004670 if (ldtr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004671 return false;
4672 if (ldtr.type != 2)
4673 return false;
4674 if (!ldtr.present)
4675 return false;
4676
4677 return true;
4678}
4679
4680static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
4681{
4682 struct kvm_segment cs, ss;
4683
4684 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
4685 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
4686
Nadav Amitb32a9912015-03-29 16:33:04 +03004687 return ((cs.selector & SEGMENT_RPL_MASK) ==
4688 (ss.selector & SEGMENT_RPL_MASK));
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004689}
4690
4691/*
4692 * Check if guest state is valid. Returns true if valid, false if
4693 * not.
4694 * We assume that registers are always usable
4695 */
4696static bool guest_state_valid(struct kvm_vcpu *vcpu)
4697{
Gleb Natapovc5e97c82013-01-21 15:36:43 +02004698 if (enable_unrestricted_guest)
4699 return true;
4700
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004701 /* real mode guest state checks */
Gleb Natapovf13882d2013-04-14 16:07:37 +03004702 if (!is_protmode(vcpu) || (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004703 if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
4704 return false;
4705 if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
4706 return false;
4707 if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
4708 return false;
4709 if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
4710 return false;
4711 if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
4712 return false;
4713 if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
4714 return false;
4715 } else {
4716 /* protected mode guest state checks */
4717 if (!cs_ss_rpl_check(vcpu))
4718 return false;
4719 if (!code_segment_valid(vcpu))
4720 return false;
4721 if (!stack_segment_valid(vcpu))
4722 return false;
4723 if (!data_segment_valid(vcpu, VCPU_SREG_DS))
4724 return false;
4725 if (!data_segment_valid(vcpu, VCPU_SREG_ES))
4726 return false;
4727 if (!data_segment_valid(vcpu, VCPU_SREG_FS))
4728 return false;
4729 if (!data_segment_valid(vcpu, VCPU_SREG_GS))
4730 return false;
4731 if (!tr_valid(vcpu))
4732 return false;
4733 if (!ldtr_valid(vcpu))
4734 return false;
4735 }
4736 /* TODO:
4737 * - Add checks on RIP
4738 * - Add checks on RFLAGS
4739 */
4740
4741 return true;
4742}
4743
Jim Mattson5fa99cb2017-07-06 16:33:07 -07004744static bool page_address_valid(struct kvm_vcpu *vcpu, gpa_t gpa)
4745{
4746 return PAGE_ALIGNED(gpa) && !(gpa >> cpuid_maxphyaddr(vcpu));
4747}
4748
Mike Dayd77c26f2007-10-08 09:02:08 -04004749static int init_rmode_tss(struct kvm *kvm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004750{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004751 gfn_t fn;
Izik Eidus195aefd2007-10-01 22:14:18 +02004752 u16 data = 0;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02004753 int idx, r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004754
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004755 idx = srcu_read_lock(&kvm->srcu);
Jan Kiszka4918c6c2013-03-15 08:38:56 +01004756 fn = kvm->arch.tss_addr >> PAGE_SHIFT;
Izik Eidus195aefd2007-10-01 22:14:18 +02004757 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
4758 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004759 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004760 data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
Sheng Yang464d17c2008-08-13 14:10:33 +08004761 r = kvm_write_guest_page(kvm, fn++, &data,
4762 TSS_IOPB_BASE_OFFSET, sizeof(u16));
Izik Eidus195aefd2007-10-01 22:14:18 +02004763 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004764 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004765 r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
4766 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004767 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004768 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
4769 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004770 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004771 data = ~0;
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004772 r = kvm_write_guest_page(kvm, fn, &data,
4773 RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
4774 sizeof(u8));
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004775out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004776 srcu_read_unlock(&kvm->srcu, idx);
Paolo Bonzini1f755a82014-09-16 13:37:40 +02004777 return r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004778}
4779
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004780static int init_rmode_identity_map(struct kvm *kvm)
4781{
Tang Chenf51770e2014-09-16 18:41:59 +08004782 int i, idx, r = 0;
Dan Williamsba049e92016-01-15 16:56:11 -08004783 kvm_pfn_t identity_map_pfn;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004784 u32 tmp;
4785
Avi Kivity089d0342009-03-23 18:26:32 +02004786 if (!enable_ept)
Tang Chenf51770e2014-09-16 18:41:59 +08004787 return 0;
Tang Chena255d472014-09-16 18:41:58 +08004788
4789 /* Protect kvm->arch.ept_identity_pagetable_done. */
4790 mutex_lock(&kvm->slots_lock);
4791
Tang Chenf51770e2014-09-16 18:41:59 +08004792 if (likely(kvm->arch.ept_identity_pagetable_done))
Tang Chena255d472014-09-16 18:41:58 +08004793 goto out2;
Tang Chena255d472014-09-16 18:41:58 +08004794
Sheng Yangb927a3c2009-07-21 10:42:48 +08004795 identity_map_pfn = kvm->arch.ept_identity_map_addr >> PAGE_SHIFT;
Tang Chena255d472014-09-16 18:41:58 +08004796
4797 r = alloc_identity_pagetable(kvm);
Tang Chenf51770e2014-09-16 18:41:59 +08004798 if (r < 0)
Tang Chena255d472014-09-16 18:41:58 +08004799 goto out2;
4800
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004801 idx = srcu_read_lock(&kvm->srcu);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004802 r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
4803 if (r < 0)
4804 goto out;
4805 /* Set up identity-mapping pagetable for EPT in real mode */
4806 for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
4807 tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
4808 _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
4809 r = kvm_write_guest_page(kvm, identity_map_pfn,
4810 &tmp, i * sizeof(tmp), sizeof(tmp));
4811 if (r < 0)
4812 goto out;
4813 }
4814 kvm->arch.ept_identity_pagetable_done = true;
Tang Chenf51770e2014-09-16 18:41:59 +08004815
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004816out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004817 srcu_read_unlock(&kvm->srcu, idx);
Tang Chena255d472014-09-16 18:41:58 +08004818
4819out2:
4820 mutex_unlock(&kvm->slots_lock);
Tang Chenf51770e2014-09-16 18:41:59 +08004821 return r;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004822}
4823
Avi Kivity6aa8b732006-12-10 02:21:36 -08004824static void seg_setup(int seg)
4825{
Mathias Krause772e0312012-08-30 01:30:19 +02004826 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004827 unsigned int ar;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004828
4829 vmcs_write16(sf->selector, 0);
4830 vmcs_writel(sf->base, 0);
4831 vmcs_write32(sf->limit, 0xffff);
Gleb Natapovd54d07b2012-12-20 16:57:46 +02004832 ar = 0x93;
4833 if (seg == VCPU_SREG_CS)
4834 ar |= 0x08; /* code segment */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004835
4836 vmcs_write32(sf->ar_bytes, ar);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004837}
4838
Sheng Yangf78e0e22007-10-29 09:40:42 +08004839static int alloc_apic_access_page(struct kvm *kvm)
4840{
Xiao Guangrong44841412012-09-07 14:14:20 +08004841 struct page *page;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004842 int r = 0;
4843
Marcelo Tosatti79fac952009-12-23 14:35:26 -02004844 mutex_lock(&kvm->slots_lock);
Tang Chenc24ae0d2014-09-24 15:57:58 +08004845 if (kvm->arch.apic_access_page_done)
Sheng Yangf78e0e22007-10-29 09:40:42 +08004846 goto out;
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02004847 r = __x86_set_memory_region(kvm, APIC_ACCESS_PAGE_PRIVATE_MEMSLOT,
4848 APIC_DEFAULT_PHYS_BASE, PAGE_SIZE);
Sheng Yangf78e0e22007-10-29 09:40:42 +08004849 if (r)
4850 goto out;
Izik Eidus72dc67a2008-02-10 18:04:15 +02004851
Tang Chen73a6d942014-09-11 13:38:00 +08004852 page = gfn_to_page(kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
Xiao Guangrong44841412012-09-07 14:14:20 +08004853 if (is_error_page(page)) {
4854 r = -EFAULT;
4855 goto out;
4856 }
4857
Tang Chenc24ae0d2014-09-24 15:57:58 +08004858 /*
4859 * Do not pin the page in memory, so that memory hot-unplug
4860 * is able to migrate it.
4861 */
4862 put_page(page);
4863 kvm->arch.apic_access_page_done = true;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004864out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02004865 mutex_unlock(&kvm->slots_lock);
Sheng Yangf78e0e22007-10-29 09:40:42 +08004866 return r;
4867}
4868
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004869static int alloc_identity_pagetable(struct kvm *kvm)
4870{
Tang Chena255d472014-09-16 18:41:58 +08004871 /* Called with kvm->slots_lock held. */
4872
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004873 int r = 0;
4874
Tang Chena255d472014-09-16 18:41:58 +08004875 BUG_ON(kvm->arch.ept_identity_pagetable_done);
4876
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02004877 r = __x86_set_memory_region(kvm, IDENTITY_PAGETABLE_PRIVATE_MEMSLOT,
4878 kvm->arch.ept_identity_map_addr, PAGE_SIZE);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004879
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004880 return r;
4881}
4882
Wanpeng Li991e7a02015-09-16 17:30:05 +08004883static int allocate_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08004884{
4885 int vpid;
4886
Avi Kivity919818a2009-03-23 18:01:29 +02004887 if (!enable_vpid)
Wanpeng Li991e7a02015-09-16 17:30:05 +08004888 return 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08004889 spin_lock(&vmx_vpid_lock);
4890 vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004891 if (vpid < VMX_NR_VPIDS)
Sheng Yang2384d2b2008-01-17 15:14:33 +08004892 __set_bit(vpid, vmx_vpid_bitmap);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004893 else
4894 vpid = 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08004895 spin_unlock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004896 return vpid;
Sheng Yang2384d2b2008-01-17 15:14:33 +08004897}
4898
Wanpeng Li991e7a02015-09-16 17:30:05 +08004899static void free_vpid(int vpid)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004900{
Wanpeng Li991e7a02015-09-16 17:30:05 +08004901 if (!enable_vpid || vpid == 0)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004902 return;
4903 spin_lock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004904 __clear_bit(vpid, vmx_vpid_bitmap);
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004905 spin_unlock(&vmx_vpid_lock);
4906}
4907
Yang Zhang8d146952013-01-25 10:18:50 +08004908#define MSR_TYPE_R 1
4909#define MSR_TYPE_W 2
4910static void __vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
4911 u32 msr, int type)
Sheng Yang25c5f222008-03-28 13:18:56 +08004912{
Avi Kivity3e7c73e2009-02-24 21:46:19 +02004913 int f = sizeof(unsigned long);
Sheng Yang25c5f222008-03-28 13:18:56 +08004914
4915 if (!cpu_has_vmx_msr_bitmap())
4916 return;
4917
4918 /*
4919 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4920 * have the write-low and read-high bitmap offsets the wrong way round.
4921 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4922 */
Sheng Yang25c5f222008-03-28 13:18:56 +08004923 if (msr <= 0x1fff) {
Yang Zhang8d146952013-01-25 10:18:50 +08004924 if (type & MSR_TYPE_R)
4925 /* read-low */
4926 __clear_bit(msr, msr_bitmap + 0x000 / f);
4927
4928 if (type & MSR_TYPE_W)
4929 /* write-low */
4930 __clear_bit(msr, msr_bitmap + 0x800 / f);
4931
Sheng Yang25c5f222008-03-28 13:18:56 +08004932 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4933 msr &= 0x1fff;
Yang Zhang8d146952013-01-25 10:18:50 +08004934 if (type & MSR_TYPE_R)
4935 /* read-high */
4936 __clear_bit(msr, msr_bitmap + 0x400 / f);
4937
4938 if (type & MSR_TYPE_W)
4939 /* write-high */
4940 __clear_bit(msr, msr_bitmap + 0xc00 / f);
4941
4942 }
4943}
4944
Wincy Vanf2b93282015-02-03 23:56:03 +08004945/*
4946 * If a msr is allowed by L0, we should check whether it is allowed by L1.
4947 * The corresponding bit will be cleared unless both of L0 and L1 allow it.
4948 */
4949static void nested_vmx_disable_intercept_for_msr(unsigned long *msr_bitmap_l1,
4950 unsigned long *msr_bitmap_nested,
4951 u32 msr, int type)
4952{
4953 int f = sizeof(unsigned long);
4954
4955 if (!cpu_has_vmx_msr_bitmap()) {
4956 WARN_ON(1);
4957 return;
4958 }
4959
4960 /*
4961 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4962 * have the write-low and read-high bitmap offsets the wrong way round.
4963 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4964 */
4965 if (msr <= 0x1fff) {
4966 if (type & MSR_TYPE_R &&
4967 !test_bit(msr, msr_bitmap_l1 + 0x000 / f))
4968 /* read-low */
4969 __clear_bit(msr, msr_bitmap_nested + 0x000 / f);
4970
4971 if (type & MSR_TYPE_W &&
4972 !test_bit(msr, msr_bitmap_l1 + 0x800 / f))
4973 /* write-low */
4974 __clear_bit(msr, msr_bitmap_nested + 0x800 / f);
4975
4976 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4977 msr &= 0x1fff;
4978 if (type & MSR_TYPE_R &&
4979 !test_bit(msr, msr_bitmap_l1 + 0x400 / f))
4980 /* read-high */
4981 __clear_bit(msr, msr_bitmap_nested + 0x400 / f);
4982
4983 if (type & MSR_TYPE_W &&
4984 !test_bit(msr, msr_bitmap_l1 + 0xc00 / f))
4985 /* write-high */
4986 __clear_bit(msr, msr_bitmap_nested + 0xc00 / f);
4987
4988 }
4989}
4990
Avi Kivity58972972009-02-24 22:26:47 +02004991static void vmx_disable_intercept_for_msr(u32 msr, bool longmode_only)
4992{
4993 if (!longmode_only)
Yang Zhang8d146952013-01-25 10:18:50 +08004994 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy,
4995 msr, MSR_TYPE_R | MSR_TYPE_W);
4996 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode,
4997 msr, MSR_TYPE_R | MSR_TYPE_W);
4998}
4999
Radim Krčmář2e69f862016-09-29 22:41:32 +02005000static void vmx_disable_intercept_msr_x2apic(u32 msr, int type, bool apicv_active)
Yang Zhang8d146952013-01-25 10:18:50 +08005001{
Wanpeng Lif6e90f92016-09-22 07:43:25 +08005002 if (apicv_active) {
Wanpeng Lic63e4562016-09-23 19:17:16 +08005003 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic_apicv,
Radim Krčmář2e69f862016-09-29 22:41:32 +02005004 msr, type);
Wanpeng Lic63e4562016-09-23 19:17:16 +08005005 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic_apicv,
Radim Krčmář2e69f862016-09-29 22:41:32 +02005006 msr, type);
Wanpeng Lif6e90f92016-09-22 07:43:25 +08005007 } else {
Wanpeng Lif6e90f92016-09-22 07:43:25 +08005008 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
Radim Krčmář2e69f862016-09-29 22:41:32 +02005009 msr, type);
Wanpeng Lif6e90f92016-09-22 07:43:25 +08005010 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
Radim Krčmář2e69f862016-09-29 22:41:32 +02005011 msr, type);
Wanpeng Lif6e90f92016-09-22 07:43:25 +08005012 }
Avi Kivity58972972009-02-24 22:26:47 +02005013}
5014
Suravee Suthikulpanitb2a05fe2017-09-12 10:42:41 -05005015static bool vmx_get_enable_apicv(struct kvm_vcpu *vcpu)
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02005016{
Andrey Smetanind62caab2015-11-10 15:36:33 +03005017 return enable_apicv;
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02005018}
5019
David Matlackc9f04402017-08-01 14:00:40 -07005020static void nested_mark_vmcs12_pages_dirty(struct kvm_vcpu *vcpu)
5021{
5022 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5023 gfn_t gfn;
5024
5025 /*
5026 * Don't need to mark the APIC access page dirty; it is never
5027 * written to by the CPU during APIC virtualization.
5028 */
5029
5030 if (nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW)) {
5031 gfn = vmcs12->virtual_apic_page_addr >> PAGE_SHIFT;
5032 kvm_vcpu_mark_page_dirty(vcpu, gfn);
5033 }
5034
5035 if (nested_cpu_has_posted_intr(vmcs12)) {
5036 gfn = vmcs12->posted_intr_desc_addr >> PAGE_SHIFT;
5037 kvm_vcpu_mark_page_dirty(vcpu, gfn);
5038 }
5039}
5040
5041
David Hildenbrand6342c502017-01-25 11:58:58 +01005042static void vmx_complete_nested_posted_interrupt(struct kvm_vcpu *vcpu)
Wincy Van705699a2015-02-03 23:58:17 +08005043{
5044 struct vcpu_vmx *vmx = to_vmx(vcpu);
5045 int max_irr;
5046 void *vapic_page;
5047 u16 status;
5048
David Matlackc9f04402017-08-01 14:00:40 -07005049 if (!vmx->nested.pi_desc || !vmx->nested.pi_pending)
5050 return;
Wincy Van705699a2015-02-03 23:58:17 +08005051
David Matlackc9f04402017-08-01 14:00:40 -07005052 vmx->nested.pi_pending = false;
5053 if (!pi_test_and_clear_on(vmx->nested.pi_desc))
5054 return;
Wincy Van705699a2015-02-03 23:58:17 +08005055
David Matlackc9f04402017-08-01 14:00:40 -07005056 max_irr = find_last_bit((unsigned long *)vmx->nested.pi_desc->pir, 256);
5057 if (max_irr != 256) {
Wincy Van705699a2015-02-03 23:58:17 +08005058 vapic_page = kmap(vmx->nested.virtual_apic_page);
Wincy Van705699a2015-02-03 23:58:17 +08005059 __kvm_apic_update_irr(vmx->nested.pi_desc->pir, vapic_page);
5060 kunmap(vmx->nested.virtual_apic_page);
5061
5062 status = vmcs_read16(GUEST_INTR_STATUS);
5063 if ((u8)max_irr > ((u8)status & 0xff)) {
5064 status &= ~0xff;
5065 status |= (u8)max_irr;
5066 vmcs_write16(GUEST_INTR_STATUS, status);
5067 }
5068 }
David Matlackc9f04402017-08-01 14:00:40 -07005069
5070 nested_mark_vmcs12_pages_dirty(vcpu);
Wincy Van705699a2015-02-03 23:58:17 +08005071}
5072
Wincy Van06a55242017-04-28 13:13:59 +08005073static inline bool kvm_vcpu_trigger_posted_interrupt(struct kvm_vcpu *vcpu,
5074 bool nested)
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01005075{
5076#ifdef CONFIG_SMP
Wincy Van06a55242017-04-28 13:13:59 +08005077 int pi_vec = nested ? POSTED_INTR_NESTED_VECTOR : POSTED_INTR_VECTOR;
5078
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01005079 if (vcpu->mode == IN_GUEST_MODE) {
Feng Wu28b835d2015-09-18 22:29:54 +08005080 struct vcpu_vmx *vmx = to_vmx(vcpu);
5081
5082 /*
5083 * Currently, we don't support urgent interrupt,
5084 * all interrupts are recognized as non-urgent
5085 * interrupt, so we cannot post interrupts when
5086 * 'SN' is set.
5087 *
5088 * If the vcpu is in guest mode, it means it is
5089 * running instead of being scheduled out and
5090 * waiting in the run queue, and that's the only
5091 * case when 'SN' is set currently, warning if
5092 * 'SN' is set.
5093 */
5094 WARN_ON_ONCE(pi_test_sn(&vmx->pi_desc));
5095
Wincy Van06a55242017-04-28 13:13:59 +08005096 apic->send_IPI_mask(get_cpu_mask(vcpu->cpu), pi_vec);
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01005097 return true;
5098 }
5099#endif
5100 return false;
5101}
5102
Wincy Van705699a2015-02-03 23:58:17 +08005103static int vmx_deliver_nested_posted_interrupt(struct kvm_vcpu *vcpu,
5104 int vector)
5105{
5106 struct vcpu_vmx *vmx = to_vmx(vcpu);
5107
5108 if (is_guest_mode(vcpu) &&
5109 vector == vmx->nested.posted_intr_nv) {
5110 /* the PIR and ON have been set by L1. */
Wincy Van06a55242017-04-28 13:13:59 +08005111 kvm_vcpu_trigger_posted_interrupt(vcpu, true);
Wincy Van705699a2015-02-03 23:58:17 +08005112 /*
5113 * If a posted intr is not recognized by hardware,
5114 * we will accomplish it in the next vmentry.
5115 */
5116 vmx->nested.pi_pending = true;
5117 kvm_make_request(KVM_REQ_EVENT, vcpu);
5118 return 0;
5119 }
5120 return -1;
5121}
Avi Kivity6aa8b732006-12-10 02:21:36 -08005122/*
Yang Zhanga20ed542013-04-11 19:25:15 +08005123 * Send interrupt to vcpu via posted interrupt way.
5124 * 1. If target vcpu is running(non-root mode), send posted interrupt
5125 * notification to vcpu and hardware will sync PIR to vIRR atomically.
5126 * 2. If target vcpu isn't running(root mode), kick it to pick up the
5127 * interrupt from PIR in next vmentry.
5128 */
5129static void vmx_deliver_posted_interrupt(struct kvm_vcpu *vcpu, int vector)
5130{
5131 struct vcpu_vmx *vmx = to_vmx(vcpu);
5132 int r;
5133
Wincy Van705699a2015-02-03 23:58:17 +08005134 r = vmx_deliver_nested_posted_interrupt(vcpu, vector);
5135 if (!r)
5136 return;
5137
Yang Zhanga20ed542013-04-11 19:25:15 +08005138 if (pi_test_and_set_pir(vector, &vmx->pi_desc))
5139 return;
5140
Paolo Bonzinib95234c2016-12-19 13:57:33 +01005141 /* If a previous notification has sent the IPI, nothing to do. */
5142 if (pi_test_and_set_on(&vmx->pi_desc))
5143 return;
5144
Wincy Van06a55242017-04-28 13:13:59 +08005145 if (!kvm_vcpu_trigger_posted_interrupt(vcpu, false))
Yang Zhanga20ed542013-04-11 19:25:15 +08005146 kvm_vcpu_kick(vcpu);
5147}
5148
Avi Kivity6aa8b732006-12-10 02:21:36 -08005149/*
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005150 * Set up the vmcs's constant host-state fields, i.e., host-state fields that
5151 * will not change in the lifetime of the guest.
5152 * Note that host-state that does change is set elsewhere. E.g., host-state
5153 * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
5154 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08005155static void vmx_set_constant_host_state(struct vcpu_vmx *vmx)
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005156{
5157 u32 low32, high32;
5158 unsigned long tmpl;
5159 struct desc_ptr dt;
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07005160 unsigned long cr0, cr3, cr4;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005161
Andy Lutomirski04ac88a2016-10-31 15:18:45 -07005162 cr0 = read_cr0();
5163 WARN_ON(cr0 & X86_CR0_TS);
5164 vmcs_writel(HOST_CR0, cr0); /* 22.2.3 */
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07005165
5166 /*
5167 * Save the most likely value for this task's CR3 in the VMCS.
5168 * We can't use __get_current_cr3_fast() because we're not atomic.
5169 */
Andy Lutomirski6c690ee2017-06-12 10:26:14 -07005170 cr3 = __read_cr3();
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07005171 vmcs_writel(HOST_CR3, cr3); /* 22.2.3 FIXME: shadow tables */
5172 vmx->host_state.vmcs_host_cr3 = cr3;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005173
Andy Lutomirskid974baa2014-10-08 09:02:13 -07005174 /* Save the most likely value for this task's CR4 in the VMCS. */
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07005175 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07005176 vmcs_writel(HOST_CR4, cr4); /* 22.2.3, 22.2.5 */
5177 vmx->host_state.vmcs_host_cr4 = cr4;
5178
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005179 vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03005180#ifdef CONFIG_X86_64
5181 /*
5182 * Load null selectors, so we can avoid reloading them in
5183 * __vmx_load_host_state(), in case userspace uses the null selectors
5184 * too (the expected case).
5185 */
5186 vmcs_write16(HOST_DS_SELECTOR, 0);
5187 vmcs_write16(HOST_ES_SELECTOR, 0);
5188#else
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005189 vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
5190 vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03005191#endif
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005192 vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
5193 vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
5194
Juergen Gross87930012017-09-04 12:25:27 +02005195 store_idt(&dt);
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005196 vmcs_writel(HOST_IDTR_BASE, dt.address); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08005197 vmx->host_idt_base = dt.address;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005198
Avi Kivity83287ea422012-09-16 15:10:57 +03005199 vmcs_writel(HOST_RIP, vmx_return); /* 22.2.5 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005200
5201 rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
5202 vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
5203 rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
5204 vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl); /* 22.2.3 */
5205
5206 if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
5207 rdmsr(MSR_IA32_CR_PAT, low32, high32);
5208 vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
5209 }
5210}
5211
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005212static void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
5213{
5214 vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
5215 if (enable_ept)
5216 vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03005217 if (is_guest_mode(&vmx->vcpu))
5218 vmx->vcpu.arch.cr4_guest_owned_bits &=
5219 ~get_vmcs12(&vmx->vcpu)->cr4_guest_host_mask;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005220 vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
5221}
5222
Yang Zhang01e439b2013-04-11 19:25:12 +08005223static u32 vmx_pin_based_exec_ctrl(struct vcpu_vmx *vmx)
5224{
5225 u32 pin_based_exec_ctrl = vmcs_config.pin_based_exec_ctrl;
5226
Andrey Smetanind62caab2015-11-10 15:36:33 +03005227 if (!kvm_vcpu_apicv_active(&vmx->vcpu))
Yang Zhang01e439b2013-04-11 19:25:12 +08005228 pin_based_exec_ctrl &= ~PIN_BASED_POSTED_INTR;
Yunhong Jiang64672c92016-06-13 14:19:59 -07005229 /* Enable the preemption timer dynamically */
5230 pin_based_exec_ctrl &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08005231 return pin_based_exec_ctrl;
5232}
5233
Andrey Smetanind62caab2015-11-10 15:36:33 +03005234static void vmx_refresh_apicv_exec_ctrl(struct kvm_vcpu *vcpu)
5235{
5236 struct vcpu_vmx *vmx = to_vmx(vcpu);
5237
5238 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
Roman Kagan3ce424e2016-05-18 17:48:20 +03005239 if (cpu_has_secondary_exec_ctrls()) {
5240 if (kvm_vcpu_apicv_active(vcpu))
5241 vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
5242 SECONDARY_EXEC_APIC_REGISTER_VIRT |
5243 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
5244 else
5245 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL,
5246 SECONDARY_EXEC_APIC_REGISTER_VIRT |
5247 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
5248 }
5249
5250 if (cpu_has_vmx_msr_bitmap())
5251 vmx_set_msr_bitmap(vcpu);
Andrey Smetanind62caab2015-11-10 15:36:33 +03005252}
5253
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005254static u32 vmx_exec_control(struct vcpu_vmx *vmx)
5255{
5256 u32 exec_control = vmcs_config.cpu_based_exec_ctrl;
Paolo Bonzinid16c2932014-02-21 10:36:37 +01005257
5258 if (vmx->vcpu.arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT)
5259 exec_control &= ~CPU_BASED_MOV_DR_EXITING;
5260
Paolo Bonzini35754c92015-07-29 12:05:37 +02005261 if (!cpu_need_tpr_shadow(&vmx->vcpu)) {
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005262 exec_control &= ~CPU_BASED_TPR_SHADOW;
5263#ifdef CONFIG_X86_64
5264 exec_control |= CPU_BASED_CR8_STORE_EXITING |
5265 CPU_BASED_CR8_LOAD_EXITING;
5266#endif
5267 }
5268 if (!enable_ept)
5269 exec_control |= CPU_BASED_CR3_STORE_EXITING |
5270 CPU_BASED_CR3_LOAD_EXITING |
5271 CPU_BASED_INVLPG_EXITING;
5272 return exec_control;
5273}
5274
Jim Mattson45ec3682017-08-23 16:32:04 -07005275static bool vmx_rdrand_supported(void)
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005276{
Jim Mattson45ec3682017-08-23 16:32:04 -07005277 return vmcs_config.cpu_based_2nd_exec_ctrl &
5278 SECONDARY_EXEC_RDRAND;
5279}
5280
Jim Mattson75f4fc82017-08-23 16:32:03 -07005281static bool vmx_rdseed_supported(void)
5282{
5283 return vmcs_config.cpu_based_2nd_exec_ctrl &
5284 SECONDARY_EXEC_RDSEED;
5285}
5286
Paolo Bonzini80154d72017-08-24 13:55:35 +02005287static void vmx_compute_secondary_exec_control(struct vcpu_vmx *vmx)
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005288{
Paolo Bonzini80154d72017-08-24 13:55:35 +02005289 struct kvm_vcpu *vcpu = &vmx->vcpu;
5290
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005291 u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
Paolo Bonzini80154d72017-08-24 13:55:35 +02005292 if (!cpu_need_virtualize_apic_accesses(vcpu))
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005293 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
5294 if (vmx->vpid == 0)
5295 exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
5296 if (!enable_ept) {
5297 exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
5298 enable_unrestricted_guest = 0;
Mao, Junjiead756a12012-07-02 01:18:48 +00005299 /* Enable INVPCID for non-ept guests may cause performance regression. */
5300 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005301 }
5302 if (!enable_unrestricted_guest)
5303 exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
5304 if (!ple_gap)
5305 exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
Paolo Bonzini80154d72017-08-24 13:55:35 +02005306 if (!kvm_vcpu_apicv_active(vcpu))
Yang Zhangc7c9c562013-01-25 10:18:51 +08005307 exec_control &= ~(SECONDARY_EXEC_APIC_REGISTER_VIRT |
5308 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang8d146952013-01-25 10:18:50 +08005309 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
Abel Gordonabc4fc52013-04-18 14:35:25 +03005310 /* SECONDARY_EXEC_SHADOW_VMCS is enabled when L1 executes VMPTRLD
5311 (handle_vmptrld).
5312 We can NOT enable shadow_vmcs here because we don't have yet
5313 a current VMCS12
5314 */
5315 exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
Kai Huanga3eaa862015-11-04 13:46:05 +08005316
5317 if (!enable_pml)
5318 exec_control &= ~SECONDARY_EXEC_ENABLE_PML;
Kai Huang843e4332015-01-28 10:54:28 +08005319
Paolo Bonzini3db13482017-08-24 14:48:03 +02005320 if (vmx_xsaves_supported()) {
5321 /* Exposing XSAVES only when XSAVE is exposed */
5322 bool xsaves_enabled =
5323 guest_cpuid_has(vcpu, X86_FEATURE_XSAVE) &&
5324 guest_cpuid_has(vcpu, X86_FEATURE_XSAVES);
5325
5326 if (!xsaves_enabled)
5327 exec_control &= ~SECONDARY_EXEC_XSAVES;
5328
5329 if (nested) {
5330 if (xsaves_enabled)
5331 vmx->nested.nested_vmx_secondary_ctls_high |=
5332 SECONDARY_EXEC_XSAVES;
5333 else
5334 vmx->nested.nested_vmx_secondary_ctls_high &=
5335 ~SECONDARY_EXEC_XSAVES;
5336 }
5337 }
5338
Paolo Bonzini80154d72017-08-24 13:55:35 +02005339 if (vmx_rdtscp_supported()) {
5340 bool rdtscp_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP);
5341 if (!rdtscp_enabled)
5342 exec_control &= ~SECONDARY_EXEC_RDTSCP;
5343
5344 if (nested) {
5345 if (rdtscp_enabled)
5346 vmx->nested.nested_vmx_secondary_ctls_high |=
5347 SECONDARY_EXEC_RDTSCP;
5348 else
5349 vmx->nested.nested_vmx_secondary_ctls_high &=
5350 ~SECONDARY_EXEC_RDTSCP;
5351 }
5352 }
5353
5354 if (vmx_invpcid_supported()) {
5355 /* Exposing INVPCID only when PCID is exposed */
5356 bool invpcid_enabled =
5357 guest_cpuid_has(vcpu, X86_FEATURE_INVPCID) &&
5358 guest_cpuid_has(vcpu, X86_FEATURE_PCID);
5359
5360 if (!invpcid_enabled) {
5361 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
5362 guest_cpuid_clear(vcpu, X86_FEATURE_INVPCID);
5363 }
5364
5365 if (nested) {
5366 if (invpcid_enabled)
5367 vmx->nested.nested_vmx_secondary_ctls_high |=
5368 SECONDARY_EXEC_ENABLE_INVPCID;
5369 else
5370 vmx->nested.nested_vmx_secondary_ctls_high &=
5371 ~SECONDARY_EXEC_ENABLE_INVPCID;
5372 }
5373 }
5374
Jim Mattson45ec3682017-08-23 16:32:04 -07005375 if (vmx_rdrand_supported()) {
5376 bool rdrand_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDRAND);
5377 if (rdrand_enabled)
5378 exec_control &= ~SECONDARY_EXEC_RDRAND;
5379
5380 if (nested) {
5381 if (rdrand_enabled)
5382 vmx->nested.nested_vmx_secondary_ctls_high |=
5383 SECONDARY_EXEC_RDRAND;
5384 else
5385 vmx->nested.nested_vmx_secondary_ctls_high &=
5386 ~SECONDARY_EXEC_RDRAND;
5387 }
5388 }
5389
Jim Mattson75f4fc82017-08-23 16:32:03 -07005390 if (vmx_rdseed_supported()) {
5391 bool rdseed_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDSEED);
5392 if (rdseed_enabled)
5393 exec_control &= ~SECONDARY_EXEC_RDSEED;
5394
5395 if (nested) {
5396 if (rdseed_enabled)
5397 vmx->nested.nested_vmx_secondary_ctls_high |=
5398 SECONDARY_EXEC_RDSEED;
5399 else
5400 vmx->nested.nested_vmx_secondary_ctls_high &=
5401 ~SECONDARY_EXEC_RDSEED;
5402 }
5403 }
5404
Paolo Bonzini80154d72017-08-24 13:55:35 +02005405 vmx->secondary_exec_control = exec_control;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005406}
5407
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005408static void ept_set_mmio_spte_mask(void)
5409{
5410 /*
5411 * EPT Misconfigurations can be generated if the value of bits 2:0
5412 * of an EPT paging-structure entry is 110b (write/execute).
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005413 */
Peter Feinerdcdca5f2017-06-30 17:26:30 -07005414 kvm_mmu_set_mmio_spte_mask(VMX_EPT_RWX_MASK,
5415 VMX_EPT_MISCONFIG_WX_VALUE);
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005416}
5417
Wanpeng Lif53cd632014-12-02 19:14:58 +08005418#define VMX_XSS_EXIT_BITMAP 0
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005419/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08005420 * Sets up the vmcs for emulated real mode.
5421 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10005422static int vmx_vcpu_setup(struct vcpu_vmx *vmx)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005423{
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02005424#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08005425 unsigned long a;
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02005426#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08005427 int i;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005428
Avi Kivity6aa8b732006-12-10 02:21:36 -08005429 /* I/O */
Avi Kivity3e7c73e2009-02-24 21:46:19 +02005430 vmcs_write64(IO_BITMAP_A, __pa(vmx_io_bitmap_a));
5431 vmcs_write64(IO_BITMAP_B, __pa(vmx_io_bitmap_b));
Avi Kivity6aa8b732006-12-10 02:21:36 -08005432
Abel Gordon4607c2d2013-04-18 14:35:55 +03005433 if (enable_shadow_vmcs) {
5434 vmcs_write64(VMREAD_BITMAP, __pa(vmx_vmread_bitmap));
5435 vmcs_write64(VMWRITE_BITMAP, __pa(vmx_vmwrite_bitmap));
5436 }
Sheng Yang25c5f222008-03-28 13:18:56 +08005437 if (cpu_has_vmx_msr_bitmap())
Avi Kivity58972972009-02-24 22:26:47 +02005438 vmcs_write64(MSR_BITMAP, __pa(vmx_msr_bitmap_legacy));
Sheng Yang25c5f222008-03-28 13:18:56 +08005439
Avi Kivity6aa8b732006-12-10 02:21:36 -08005440 vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
5441
Avi Kivity6aa8b732006-12-10 02:21:36 -08005442 /* Control */
Yang Zhang01e439b2013-04-11 19:25:12 +08005443 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
Yunhong Jiang64672c92016-06-13 14:19:59 -07005444 vmx->hv_deadline_tsc = -1;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005445
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005446 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, vmx_exec_control(vmx));
Avi Kivity6aa8b732006-12-10 02:21:36 -08005447
Dan Williamsdfa169b2016-06-02 11:17:24 -07005448 if (cpu_has_secondary_exec_ctrls()) {
Paolo Bonzini80154d72017-08-24 13:55:35 +02005449 vmx_compute_secondary_exec_control(vmx);
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005450 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
Paolo Bonzini80154d72017-08-24 13:55:35 +02005451 vmx->secondary_exec_control);
Dan Williamsdfa169b2016-06-02 11:17:24 -07005452 }
Sheng Yangf78e0e22007-10-29 09:40:42 +08005453
Andrey Smetanind62caab2015-11-10 15:36:33 +03005454 if (kvm_vcpu_apicv_active(&vmx->vcpu)) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08005455 vmcs_write64(EOI_EXIT_BITMAP0, 0);
5456 vmcs_write64(EOI_EXIT_BITMAP1, 0);
5457 vmcs_write64(EOI_EXIT_BITMAP2, 0);
5458 vmcs_write64(EOI_EXIT_BITMAP3, 0);
5459
5460 vmcs_write16(GUEST_INTR_STATUS, 0);
Yang Zhang01e439b2013-04-11 19:25:12 +08005461
Li RongQing0bcf2612015-12-03 13:29:34 +08005462 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
Yang Zhang01e439b2013-04-11 19:25:12 +08005463 vmcs_write64(POSTED_INTR_DESC_ADDR, __pa((&vmx->pi_desc)));
Yang Zhangc7c9c562013-01-25 10:18:51 +08005464 }
5465
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005466 if (ple_gap) {
5467 vmcs_write32(PLE_GAP, ple_gap);
Radim Krčmářa7653ec2014-08-21 18:08:07 +02005468 vmx->ple_window = ple_window;
5469 vmx->ple_window_dirty = true;
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005470 }
5471
Xiao Guangrongc3707952011-07-12 03:28:04 +08005472 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
5473 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005474 vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
5475
Avi Kivity9581d442010-10-19 16:46:55 +02005476 vmcs_write16(HOST_FS_SELECTOR, 0); /* 22.2.4 */
5477 vmcs_write16(HOST_GS_SELECTOR, 0); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08005478 vmx_set_constant_host_state(vmx);
Avi Kivity05b3e0c2006-12-13 00:33:45 -08005479#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08005480 rdmsrl(MSR_FS_BASE, a);
5481 vmcs_writel(HOST_FS_BASE, a); /* 22.2.4 */
5482 rdmsrl(MSR_GS_BASE, a);
5483 vmcs_writel(HOST_GS_BASE, a); /* 22.2.4 */
5484#else
5485 vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
5486 vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
5487#endif
5488
Bandan Das2a499e42017-08-03 15:54:41 -04005489 if (cpu_has_vmx_vmfunc())
5490 vmcs_write64(VM_FUNCTION_CONTROL, 0);
5491
Eddie Dong2cc51562007-05-21 07:28:09 +03005492 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
5493 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03005494 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
Eddie Dong2cc51562007-05-21 07:28:09 +03005495 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03005496 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));
Avi Kivity6aa8b732006-12-10 02:21:36 -08005497
Radim Krčmář74545702015-04-27 15:11:25 +02005498 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
5499 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
Sheng Yang468d4722008-10-09 16:01:55 +08005500
Paolo Bonzini03916db2014-07-24 14:21:57 +02005501 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08005502 u32 index = vmx_msr_index[i];
5503 u32 data_low, data_high;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04005504 int j = vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005505
5506 if (rdmsr_safe(index, &data_low, &data_high) < 0)
5507 continue;
Avi Kivity432bd6c2007-01-31 23:48:13 -08005508 if (wrmsr_safe(index, data_low, data_high) < 0)
5509 continue;
Avi Kivity26bb0982009-09-07 11:14:12 +03005510 vmx->guest_msrs[j].index = i;
5511 vmx->guest_msrs[j].data = 0;
Avi Kivityd5696722009-12-02 12:28:47 +02005512 vmx->guest_msrs[j].mask = -1ull;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04005513 ++vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005514 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005515
Gleb Natapov2961e8762013-11-25 15:37:13 +02005516
5517 vm_exit_controls_init(vmx, vmcs_config.vmexit_ctrl);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005518
5519 /* 22.2.1, 20.8.1 */
Gleb Natapov2961e8762013-11-25 15:37:13 +02005520 vm_entry_controls_init(vmx, vmcs_config.vmentry_ctrl);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03005521
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08005522 vmx->vcpu.arch.cr0_guest_owned_bits = X86_CR0_TS;
5523 vmcs_writel(CR0_GUEST_HOST_MASK, ~X86_CR0_TS);
5524
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005525 set_cr4_guest_host_mask(vmx);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005526
Wanpeng Lif53cd632014-12-02 19:14:58 +08005527 if (vmx_xsaves_supported())
5528 vmcs_write64(XSS_EXIT_BITMAP, VMX_XSS_EXIT_BITMAP);
5529
Peter Feiner4e595162016-07-07 14:49:58 -07005530 if (enable_pml) {
5531 ASSERT(vmx->pml_pg);
5532 vmcs_write64(PML_ADDRESS, page_to_phys(vmx->pml_pg));
5533 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
5534 }
5535
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005536 return 0;
5537}
5538
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005539static void vmx_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005540{
5541 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka58cb6282014-01-24 16:48:44 +01005542 struct msr_data apic_base_msr;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005543 u64 cr0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005544
Avi Kivity7ffd92c2009-06-09 14:10:45 +03005545 vmx->rmode.vm86_active = 0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005546
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005547 vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005548 kvm_set_cr8(vcpu, 0);
5549
5550 if (!init_event) {
5551 apic_base_msr.data = APIC_DEFAULT_PHYS_BASE |
5552 MSR_IA32_APICBASE_ENABLE;
5553 if (kvm_vcpu_is_reset_bsp(vcpu))
5554 apic_base_msr.data |= MSR_IA32_APICBASE_BSP;
5555 apic_base_msr.host_initiated = true;
5556 kvm_set_apic_base(vcpu, &apic_base_msr);
5557 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005558
Avi Kivity2fb92db2011-04-27 19:42:18 +03005559 vmx_segment_cache_clear(vmx);
5560
Avi Kivity5706be02008-08-20 15:07:31 +03005561 seg_setup(VCPU_SREG_CS);
Jan Kiszka66450a22013-03-13 12:42:34 +01005562 vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
Paolo Bonzinif3531052015-12-03 15:49:56 +01005563 vmcs_writel(GUEST_CS_BASE, 0xffff0000ul);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005564
5565 seg_setup(VCPU_SREG_DS);
5566 seg_setup(VCPU_SREG_ES);
5567 seg_setup(VCPU_SREG_FS);
5568 seg_setup(VCPU_SREG_GS);
5569 seg_setup(VCPU_SREG_SS);
5570
5571 vmcs_write16(GUEST_TR_SELECTOR, 0);
5572 vmcs_writel(GUEST_TR_BASE, 0);
5573 vmcs_write32(GUEST_TR_LIMIT, 0xffff);
5574 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
5575
5576 vmcs_write16(GUEST_LDTR_SELECTOR, 0);
5577 vmcs_writel(GUEST_LDTR_BASE, 0);
5578 vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
5579 vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
5580
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005581 if (!init_event) {
5582 vmcs_write32(GUEST_SYSENTER_CS, 0);
5583 vmcs_writel(GUEST_SYSENTER_ESP, 0);
5584 vmcs_writel(GUEST_SYSENTER_EIP, 0);
5585 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
5586 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005587
5588 vmcs_writel(GUEST_RFLAGS, 0x02);
Jan Kiszka66450a22013-03-13 12:42:34 +01005589 kvm_rip_write(vcpu, 0xfff0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005590
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005591 vmcs_writel(GUEST_GDTR_BASE, 0);
5592 vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
5593
5594 vmcs_writel(GUEST_IDTR_BASE, 0);
5595 vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
5596
Anthony Liguori443381a2010-12-06 10:53:38 -06005597 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005598 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
Paolo Bonzinif3531052015-12-03 15:49:56 +01005599 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS, 0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005600
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005601 setup_msrs(vmx);
5602
Avi Kivity6aa8b732006-12-10 02:21:36 -08005603 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
5604
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005605 if (cpu_has_vmx_tpr_shadow() && !init_event) {
Sheng Yangf78e0e22007-10-29 09:40:42 +08005606 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
Paolo Bonzini35754c92015-07-29 12:05:37 +02005607 if (cpu_need_tpr_shadow(vcpu))
Sheng Yangf78e0e22007-10-29 09:40:42 +08005608 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005609 __pa(vcpu->arch.apic->regs));
Sheng Yangf78e0e22007-10-29 09:40:42 +08005610 vmcs_write32(TPR_THRESHOLD, 0);
5611 }
5612
Paolo Bonzinia73896c2014-11-02 07:54:30 +01005613 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005614
Andrey Smetanind62caab2015-11-10 15:36:33 +03005615 if (kvm_vcpu_apicv_active(vcpu))
Yang Zhang01e439b2013-04-11 19:25:12 +08005616 memset(&vmx->pi_desc, 0, sizeof(struct pi_desc));
5617
Sheng Yang2384d2b2008-01-17 15:14:33 +08005618 if (vmx->vpid != 0)
5619 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
5620
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005621 cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005622 vmx->vcpu.arch.cr0 = cr0;
Bruce Rogersf2463242016-04-28 14:49:21 -06005623 vmx_set_cr0(vcpu, cr0); /* enter rmode */
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005624 vmx_set_cr4(vcpu, 0);
Paolo Bonzini56908912015-10-19 11:30:19 +02005625 vmx_set_efer(vcpu, 0);
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08005626
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005627 update_exception_bitmap(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005628
Wanpeng Lidd5f5342015-09-23 18:26:57 +08005629 vpid_sync_context(vmx->vpid);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005630}
5631
Nadav Har'Elb6f12502011-05-25 23:13:06 +03005632/*
5633 * In nested virtualization, check if L1 asked to exit on external interrupts.
5634 * For most existing hypervisors, this will always return true.
5635 */
5636static bool nested_exit_on_intr(struct kvm_vcpu *vcpu)
5637{
5638 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
5639 PIN_BASED_EXT_INTR_MASK;
5640}
5641
Bandan Das77b0f5d2014-04-19 18:17:45 -04005642/*
5643 * In nested virtualization, check if L1 has set
5644 * VM_EXIT_ACK_INTR_ON_EXIT
5645 */
5646static bool nested_exit_intr_ack_set(struct kvm_vcpu *vcpu)
5647{
5648 return get_vmcs12(vcpu)->vm_exit_controls &
5649 VM_EXIT_ACK_INTR_ON_EXIT;
5650}
5651
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02005652static bool nested_exit_on_nmi(struct kvm_vcpu *vcpu)
5653{
5654 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
5655 PIN_BASED_NMI_EXITING;
5656}
5657
Jan Kiszkac9a79532014-03-07 20:03:15 +01005658static void enable_irq_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005659{
Paolo Bonzini47c01522016-12-19 11:44:07 +01005660 vmcs_set_bits(CPU_BASED_VM_EXEC_CONTROL,
5661 CPU_BASED_VIRTUAL_INTR_PENDING);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005662}
5663
Jan Kiszkac9a79532014-03-07 20:03:15 +01005664static void enable_nmi_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005665{
Paolo Bonzini2c828782017-03-27 14:37:28 +02005666 if (vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI) {
Jan Kiszkac9a79532014-03-07 20:03:15 +01005667 enable_irq_window(vcpu);
5668 return;
5669 }
Jan Kiszka03b28f82013-04-29 16:46:42 +02005670
Paolo Bonzini47c01522016-12-19 11:44:07 +01005671 vmcs_set_bits(CPU_BASED_VM_EXEC_CONTROL,
5672 CPU_BASED_VIRTUAL_NMI_PENDING);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005673}
5674
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005675static void vmx_inject_irq(struct kvm_vcpu *vcpu)
Eddie Dong85f455f2007-07-06 12:20:49 +03005676{
Avi Kivity9c8cba32007-11-22 11:42:59 +02005677 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005678 uint32_t intr;
5679 int irq = vcpu->arch.interrupt.nr;
Avi Kivity9c8cba32007-11-22 11:42:59 +02005680
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005681 trace_kvm_inj_virq(irq);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005682
Avi Kivityfa89a812008-09-01 15:57:51 +03005683 ++vcpu->stat.irq_injections;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03005684 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05005685 int inc_eip = 0;
5686 if (vcpu->arch.interrupt.soft)
5687 inc_eip = vcpu->arch.event_exit_inst_len;
5688 if (kvm_inject_realmode_interrupt(vcpu, irq, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02005689 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03005690 return;
5691 }
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005692 intr = irq | INTR_INFO_VALID_MASK;
5693 if (vcpu->arch.interrupt.soft) {
5694 intr |= INTR_TYPE_SOFT_INTR;
5695 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
5696 vmx->vcpu.arch.event_exit_inst_len);
5697 } else
5698 intr |= INTR_TYPE_EXT_INTR;
5699 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
Eddie Dong85f455f2007-07-06 12:20:49 +03005700}
5701
Sheng Yangf08864b2008-05-15 18:23:25 +08005702static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
5703{
Jan Kiszka66a5a342008-09-26 09:30:51 +02005704 struct vcpu_vmx *vmx = to_vmx(vcpu);
5705
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02005706 ++vcpu->stat.nmi_injections;
5707 vmx->loaded_vmcs->nmi_known_unmasked = false;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005708
Avi Kivity7ffd92c2009-06-09 14:10:45 +03005709 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05005710 if (kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02005711 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka66a5a342008-09-26 09:30:51 +02005712 return;
5713 }
Wanpeng Lic5a6d5f2016-09-22 17:55:54 +08005714
Sheng Yangf08864b2008-05-15 18:23:25 +08005715 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
5716 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
Sheng Yangf08864b2008-05-15 18:23:25 +08005717}
5718
Jan Kiszka3cfc3092009-11-12 01:04:25 +01005719static bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
5720{
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02005721 struct vcpu_vmx *vmx = to_vmx(vcpu);
5722 bool masked;
5723
5724 if (vmx->loaded_vmcs->nmi_known_unmasked)
Avi Kivity9d58b932011-03-07 16:52:07 +02005725 return false;
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02005726 masked = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
5727 vmx->loaded_vmcs->nmi_known_unmasked = !masked;
5728 return masked;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01005729}
5730
5731static void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
5732{
5733 struct vcpu_vmx *vmx = to_vmx(vcpu);
5734
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02005735 vmx->loaded_vmcs->nmi_known_unmasked = !masked;
Paolo Bonzini2c828782017-03-27 14:37:28 +02005736 if (masked)
5737 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
5738 GUEST_INTR_STATE_NMI);
5739 else
5740 vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
5741 GUEST_INTR_STATE_NMI);
Jan Kiszka3cfc3092009-11-12 01:04:25 +01005742}
5743
Jan Kiszka2505dc92013-04-14 12:12:47 +02005744static int vmx_nmi_allowed(struct kvm_vcpu *vcpu)
5745{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01005746 if (to_vmx(vcpu)->nested.nested_run_pending)
5747 return 0;
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02005748
Jan Kiszka2505dc92013-04-14 12:12:47 +02005749 return !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
5750 (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI
5751 | GUEST_INTR_STATE_NMI));
5752}
5753
Gleb Natapov78646122009-03-23 12:12:11 +02005754static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
5755{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01005756 return (!to_vmx(vcpu)->nested.nested_run_pending &&
5757 vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
Gleb Natapovc4282df2009-04-21 17:45:07 +03005758 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
5759 (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
Gleb Natapov78646122009-03-23 12:12:11 +02005760}
5761
Izik Eiduscbc94022007-10-25 00:29:55 +02005762static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
5763{
5764 int ret;
Izik Eiduscbc94022007-10-25 00:29:55 +02005765
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02005766 ret = x86_set_memory_region(kvm, TSS_PRIVATE_MEMSLOT, addr,
5767 PAGE_SIZE * 3);
Izik Eiduscbc94022007-10-25 00:29:55 +02005768 if (ret)
5769 return ret;
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08005770 kvm->arch.tss_addr = addr;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02005771 return init_rmode_tss(kvm);
Izik Eiduscbc94022007-10-25 00:29:55 +02005772}
5773
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005774static bool rmode_exception(struct kvm_vcpu *vcpu, int vec)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005775{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005776 switch (vec) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005777 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01005778 /*
5779 * Update instruction length as we may reinject the exception
5780 * from user space while in guest debugging mode.
5781 */
5782 to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
5783 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005784 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005785 return false;
5786 /* fall through */
5787 case DB_VECTOR:
5788 if (vcpu->guest_debug &
5789 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
5790 return false;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005791 /* fall through */
5792 case DE_VECTOR:
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005793 case OF_VECTOR:
5794 case BR_VECTOR:
5795 case UD_VECTOR:
5796 case DF_VECTOR:
5797 case SS_VECTOR:
5798 case GP_VECTOR:
5799 case MF_VECTOR:
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005800 return true;
5801 break;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005802 }
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005803 return false;
5804}
5805
5806static int handle_rmode_exception(struct kvm_vcpu *vcpu,
5807 int vec, u32 err_code)
5808{
5809 /*
5810 * Instruction with address size override prefix opcode 0x67
5811 * Cause the #SS fault with 0 error code in VM86 mode.
5812 */
5813 if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0) {
5814 if (emulate_instruction(vcpu, 0) == EMULATE_DONE) {
5815 if (vcpu->arch.halt_request) {
5816 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06005817 return kvm_vcpu_halt(vcpu);
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005818 }
5819 return 1;
5820 }
5821 return 0;
5822 }
5823
5824 /*
5825 * Forward all other exceptions that are valid in real mode.
5826 * FIXME: Breaks guest debugging in real mode, needs to be fixed with
5827 * the required debugging infrastructure rework.
5828 */
5829 kvm_queue_exception(vcpu, vec);
5830 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005831}
5832
Andi Kleena0861c02009-06-08 17:37:09 +08005833/*
5834 * Trigger machine check on the host. We assume all the MSRs are already set up
5835 * by the CPU and that we still run on the same CPU as the MCE occurred on.
5836 * We pass a fake environment to the machine check handler because we want
5837 * the guest to be always treated like user space, no matter what context
5838 * it used internally.
5839 */
5840static void kvm_machine_check(void)
5841{
5842#if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_64)
5843 struct pt_regs regs = {
5844 .cs = 3, /* Fake ring 3 no matter what the guest ran on */
5845 .flags = X86_EFLAGS_IF,
5846 };
5847
5848 do_machine_check(&regs, 0);
5849#endif
5850}
5851
Avi Kivity851ba692009-08-24 11:10:17 +03005852static int handle_machine_check(struct kvm_vcpu *vcpu)
Andi Kleena0861c02009-06-08 17:37:09 +08005853{
5854 /* already handled by vcpu_run */
5855 return 1;
5856}
5857
Avi Kivity851ba692009-08-24 11:10:17 +03005858static int handle_exception(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005859{
Avi Kivity1155f762007-11-22 11:30:47 +02005860 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03005861 struct kvm_run *kvm_run = vcpu->run;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005862 u32 intr_info, ex_no, error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005863 unsigned long cr2, rip, dr6;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005864 u32 vect_info;
5865 enum emulation_result er;
5866
Avi Kivity1155f762007-11-22 11:30:47 +02005867 vect_info = vmx->idt_vectoring_info;
Avi Kivity88786472011-03-07 17:39:45 +02005868 intr_info = vmx->exit_intr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005869
Andi Kleena0861c02009-06-08 17:37:09 +08005870 if (is_machine_check(intr_info))
Avi Kivity851ba692009-08-24 11:10:17 +03005871 return handle_machine_check(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08005872
Jim Mattsonef85b672016-12-12 11:01:37 -08005873 if (is_nmi(intr_info))
Avi Kivity1b6269d2007-10-09 12:12:19 +02005874 return 1; /* already handled by vmx_vcpu_run() */
Anthony Liguori2ab455c2007-04-27 09:29:49 +03005875
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005876 if (is_invalid_opcode(intr_info)) {
Jan Kiszkaae1f5762015-03-09 20:56:43 +01005877 if (is_guest_mode(vcpu)) {
5878 kvm_queue_exception(vcpu, UD_VECTOR);
5879 return 1;
5880 }
Andre Przywara51d8b662010-12-21 11:12:02 +01005881 er = emulate_instruction(vcpu, EMULTYPE_TRAP_UD);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005882 if (er != EMULATE_DONE)
Avi Kivity7ee5d9402007-11-25 15:22:50 +02005883 kvm_queue_exception(vcpu, UD_VECTOR);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005884 return 1;
5885 }
5886
Avi Kivity6aa8b732006-12-10 02:21:36 -08005887 error_code = 0;
Ryan Harper2e113842008-02-11 10:26:38 -06005888 if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005889 error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005890
5891 /*
5892 * The #PF with PFEC.RSVD = 1 indicates the guest is accessing
5893 * MMIO, it is better to report an internal error.
5894 * See the comments in vmx_handle_exit.
5895 */
5896 if ((vect_info & VECTORING_INFO_VALID_MASK) &&
5897 !(is_page_fault(intr_info) && !(error_code & PFERR_RSVD_MASK))) {
5898 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5899 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
Radim Krčmář80f0e952015-04-02 21:11:05 +02005900 vcpu->run->internal.ndata = 3;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005901 vcpu->run->internal.data[0] = vect_info;
5902 vcpu->run->internal.data[1] = intr_info;
Radim Krčmář80f0e952015-04-02 21:11:05 +02005903 vcpu->run->internal.data[2] = error_code;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005904 return 0;
5905 }
5906
Avi Kivity6aa8b732006-12-10 02:21:36 -08005907 if (is_page_fault(intr_info)) {
5908 cr2 = vmcs_readl(EXIT_QUALIFICATION);
Wanpeng Li1261bfa2017-07-13 18:30:40 -07005909 /* EPT won't cause page fault directly */
5910 WARN_ON_ONCE(!vcpu->arch.apf.host_apf_reason && enable_ept);
5911 return kvm_handle_page_fault(vcpu, error_code, cr2, NULL, 0,
5912 true);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005913 }
5914
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005915 ex_no = intr_info & INTR_INFO_VECTOR_MASK;
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005916
5917 if (vmx->rmode.vm86_active && rmode_exception(vcpu, ex_no))
5918 return handle_rmode_exception(vcpu, ex_no, error_code);
5919
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005920 switch (ex_no) {
Eric Northup54a20552015-11-03 18:03:53 +01005921 case AC_VECTOR:
5922 kvm_queue_exception_e(vcpu, AC_VECTOR, error_code);
5923 return 1;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005924 case DB_VECTOR:
5925 dr6 = vmcs_readl(EXIT_QUALIFICATION);
5926 if (!(vcpu->guest_debug &
5927 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
Jan Kiszka8246bf52014-01-04 18:47:17 +01005928 vcpu->arch.dr6 &= ~15;
Nadav Amit6f43ed02014-07-15 17:37:46 +03005929 vcpu->arch.dr6 |= dr6 | DR6_RTM;
Huw Daviesfd2a4452014-04-16 10:02:51 +01005930 if (!(dr6 & ~DR6_RESERVED)) /* icebp */
5931 skip_emulated_instruction(vcpu);
5932
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005933 kvm_queue_exception(vcpu, DB_VECTOR);
5934 return 1;
5935 }
5936 kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
5937 kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
5938 /* fall through */
5939 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01005940 /*
5941 * Update instruction length as we may reinject #BP from
5942 * user space while in guest debugging mode. Reading it for
5943 * #DB as well causes no harm, it is not used in that case.
5944 */
5945 vmx->vcpu.arch.event_exit_inst_len =
5946 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005947 kvm_run->exit_reason = KVM_EXIT_DEBUG;
Avi Kivity0a434bb2011-04-28 15:59:33 +03005948 rip = kvm_rip_read(vcpu);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005949 kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
5950 kvm_run->debug.arch.exception = ex_no;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005951 break;
5952 default:
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005953 kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
5954 kvm_run->ex.exception = ex_no;
5955 kvm_run->ex.error_code = error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005956 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005957 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005958 return 0;
5959}
5960
Avi Kivity851ba692009-08-24 11:10:17 +03005961static int handle_external_interrupt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005962{
Avi Kivity1165f5f2007-04-19 17:27:43 +03005963 ++vcpu->stat.irq_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005964 return 1;
5965}
5966
Avi Kivity851ba692009-08-24 11:10:17 +03005967static int handle_triple_fault(struct kvm_vcpu *vcpu)
Avi Kivity988ad742007-02-12 00:54:36 -08005968{
Avi Kivity851ba692009-08-24 11:10:17 +03005969 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
Wanpeng Libbeac282017-08-09 22:33:12 -07005970 vcpu->mmio_needed = 0;
Avi Kivity988ad742007-02-12 00:54:36 -08005971 return 0;
5972}
Avi Kivity6aa8b732006-12-10 02:21:36 -08005973
Avi Kivity851ba692009-08-24 11:10:17 +03005974static int handle_io(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005975{
He, Qingbfdaab02007-09-12 14:18:28 +08005976 unsigned long exit_qualification;
Kyle Huey6affcbe2016-11-29 12:40:40 -08005977 int size, in, string, ret;
Avi Kivity039576c2007-03-20 12:46:50 +02005978 unsigned port;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005979
He, Qingbfdaab02007-09-12 14:18:28 +08005980 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity039576c2007-03-20 12:46:50 +02005981 string = (exit_qualification & 16) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03005982 in = (exit_qualification & 8) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03005983
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005984 ++vcpu->stat.io_exits;
5985
5986 if (string || in)
Andre Przywara51d8b662010-12-21 11:12:02 +01005987 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005988
5989 port = exit_qualification >> 16;
5990 size = (exit_qualification & 7) + 1;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005991
Kyle Huey6affcbe2016-11-29 12:40:40 -08005992 ret = kvm_skip_emulated_instruction(vcpu);
5993
5994 /*
5995 * TODO: we might be squashing a KVM_GUESTDBG_SINGLESTEP-triggered
5996 * KVM_EXIT_DEBUG here.
5997 */
5998 return kvm_fast_pio_out(vcpu, size, port) && ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005999}
6000
Ingo Molnar102d8322007-02-19 14:37:47 +02006001static void
6002vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
6003{
6004 /*
6005 * Patch in the VMCALL instruction:
6006 */
6007 hypercall[0] = 0x0f;
6008 hypercall[1] = 0x01;
6009 hypercall[2] = 0xc1;
Ingo Molnar102d8322007-02-19 14:37:47 +02006010}
6011
Guo Chao0fa06072012-06-28 15:16:19 +08006012/* called to set cr0 as appropriate for a mov-to-cr0 exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03006013static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
6014{
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03006015 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01006016 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
6017 unsigned long orig_val = val;
6018
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03006019 /*
6020 * We get here when L2 changed cr0 in a way that did not change
6021 * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01006022 * but did change L0 shadowed bits. So we first calculate the
6023 * effective cr0 value that L1 would like to write into the
6024 * hardware. It consists of the L2-owned bits from the new
6025 * value combined with the L1-owned bits from L1's guest_cr0.
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03006026 */
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01006027 val = (val & ~vmcs12->cr0_guest_host_mask) |
6028 (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask);
6029
David Matlack38991522016-11-29 18:14:08 -08006030 if (!nested_guest_cr0_valid(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03006031 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01006032
6033 if (kvm_set_cr0(vcpu, val))
6034 return 1;
6035 vmcs_writel(CR0_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03006036 return 0;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01006037 } else {
6038 if (to_vmx(vcpu)->nested.vmxon &&
David Matlack38991522016-11-29 18:14:08 -08006039 !nested_host_cr0_valid(vcpu, val))
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01006040 return 1;
David Matlack38991522016-11-29 18:14:08 -08006041
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03006042 return kvm_set_cr0(vcpu, val);
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01006043 }
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03006044}
6045
6046static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
6047{
6048 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01006049 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
6050 unsigned long orig_val = val;
6051
6052 /* analogously to handle_set_cr0 */
6053 val = (val & ~vmcs12->cr4_guest_host_mask) |
6054 (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask);
6055 if (kvm_set_cr4(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03006056 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01006057 vmcs_writel(CR4_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03006058 return 0;
6059 } else
6060 return kvm_set_cr4(vcpu, val);
6061}
6062
Avi Kivity851ba692009-08-24 11:10:17 +03006063static int handle_cr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006064{
Marcelo Tosatti229456f2009-06-17 09:22:14 -03006065 unsigned long exit_qualification, val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006066 int cr;
6067 int reg;
Avi Kivity49a9b072010-06-10 17:02:14 +03006068 int err;
Kyle Huey6affcbe2016-11-29 12:40:40 -08006069 int ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006070
He, Qingbfdaab02007-09-12 14:18:28 +08006071 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006072 cr = exit_qualification & 15;
6073 reg = (exit_qualification >> 8) & 15;
6074 switch ((exit_qualification >> 4) & 3) {
6075 case 0: /* mov to cr */
Nadav Amit1e32c072014-06-18 17:19:25 +03006076 val = kvm_register_readl(vcpu, reg);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03006077 trace_kvm_cr_write(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006078 switch (cr) {
6079 case 0:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03006080 err = handle_set_cr0(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006081 return kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006082 case 3:
Avi Kivity23902182010-06-10 17:02:16 +03006083 err = kvm_set_cr3(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006084 return kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006085 case 4:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03006086 err = handle_set_cr4(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006087 return kvm_complete_insn_gp(vcpu, err);
Gleb Natapov0a5fff192009-04-21 17:45:06 +03006088 case 8: {
6089 u8 cr8_prev = kvm_get_cr8(vcpu);
Nadav Amit1e32c072014-06-18 17:19:25 +03006090 u8 cr8 = (u8)val;
Andre Przywaraeea1cff2010-12-21 11:12:00 +01006091 err = kvm_set_cr8(vcpu, cr8);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006092 ret = kvm_complete_insn_gp(vcpu, err);
Paolo Bonzini35754c92015-07-29 12:05:37 +02006093 if (lapic_in_kernel(vcpu))
Kyle Huey6affcbe2016-11-29 12:40:40 -08006094 return ret;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03006095 if (cr8_prev <= cr8)
Kyle Huey6affcbe2016-11-29 12:40:40 -08006096 return ret;
6097 /*
6098 * TODO: we might be squashing a
6099 * KVM_GUESTDBG_SINGLESTEP-triggered
6100 * KVM_EXIT_DEBUG here.
6101 */
Avi Kivity851ba692009-08-24 11:10:17 +03006102 vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03006103 return 0;
6104 }
Peter Senna Tschudin4b8073e2012-09-18 18:36:14 +02006105 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08006106 break;
Anthony Liguori25c4c272007-04-27 09:29:21 +03006107 case 2: /* clts */
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08006108 WARN_ONCE(1, "Guest should always own CR0.TS");
6109 vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
Avi Kivity4d4ec082009-12-29 18:07:30 +02006110 trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
Kyle Huey6affcbe2016-11-29 12:40:40 -08006111 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006112 case 1: /*mov from cr*/
6113 switch (cr) {
6114 case 3:
Avi Kivity9f8fe502010-12-05 17:30:00 +02006115 val = kvm_read_cr3(vcpu);
6116 kvm_register_write(vcpu, reg, val);
6117 trace_kvm_cr_read(cr, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006118 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006119 case 8:
Marcelo Tosatti229456f2009-06-17 09:22:14 -03006120 val = kvm_get_cr8(vcpu);
6121 kvm_register_write(vcpu, reg, val);
6122 trace_kvm_cr_read(cr, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006123 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006124 }
6125 break;
6126 case 3: /* lmsw */
Avi Kivitya1f83a72009-12-29 17:33:58 +02006127 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Avi Kivity4d4ec082009-12-29 18:07:30 +02006128 trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
Avi Kivitya1f83a72009-12-29 17:33:58 +02006129 kvm_lmsw(vcpu, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006130
Kyle Huey6affcbe2016-11-29 12:40:40 -08006131 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006132 default:
6133 break;
6134 }
Avi Kivity851ba692009-08-24 11:10:17 +03006135 vcpu->run->exit_reason = 0;
Christoffer Dalla737f252012-06-03 21:17:48 +03006136 vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
Avi Kivity6aa8b732006-12-10 02:21:36 -08006137 (int)(exit_qualification >> 4) & 3, cr);
6138 return 0;
6139}
6140
Avi Kivity851ba692009-08-24 11:10:17 +03006141static int handle_dr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006142{
He, Qingbfdaab02007-09-12 14:18:28 +08006143 unsigned long exit_qualification;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03006144 int dr, dr7, reg;
6145
6146 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6147 dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
6148
6149 /* First, if DR does not exist, trigger UD */
6150 if (!kvm_require_dr(vcpu, dr))
6151 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006152
Jan Kiszkaf2483412010-01-20 18:20:20 +01006153 /* Do not handle if the CPL > 0, will trigger GP on re-entry */
Avi Kivity0a79b002009-09-01 12:03:25 +03006154 if (!kvm_require_cpl(vcpu, 0))
6155 return 1;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03006156 dr7 = vmcs_readl(GUEST_DR7);
6157 if (dr7 & DR7_GD) {
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006158 /*
6159 * As the vm-exit takes precedence over the debug trap, we
6160 * need to emulate the latter, either for the host or the
6161 * guest debugging itself.
6162 */
6163 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
Avi Kivity851ba692009-08-24 11:10:17 +03006164 vcpu->run->debug.arch.dr6 = vcpu->arch.dr6;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03006165 vcpu->run->debug.arch.dr7 = dr7;
Nadav Amit82b32772014-11-02 11:54:45 +02006166 vcpu->run->debug.arch.pc = kvm_get_linear_rip(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03006167 vcpu->run->debug.arch.exception = DB_VECTOR;
6168 vcpu->run->exit_reason = KVM_EXIT_DEBUG;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006169 return 0;
6170 } else {
Nadav Amit7305eb52014-11-02 11:54:44 +02006171 vcpu->arch.dr6 &= ~15;
Nadav Amit6f43ed02014-07-15 17:37:46 +03006172 vcpu->arch.dr6 |= DR6_BD | DR6_RTM;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006173 kvm_queue_exception(vcpu, DB_VECTOR);
6174 return 1;
6175 }
6176 }
6177
Paolo Bonzini81908bf2014-02-21 10:32:27 +01006178 if (vcpu->guest_debug == 0) {
Paolo Bonzini8f223722016-02-26 12:09:49 +01006179 vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
6180 CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01006181
6182 /*
6183 * No more DR vmexits; force a reload of the debug registers
6184 * and reenter on this instruction. The next vmexit will
6185 * retrieve the full state of the debug registers.
6186 */
6187 vcpu->arch.switch_db_regs |= KVM_DEBUGREG_WONT_EXIT;
6188 return 1;
6189 }
6190
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006191 reg = DEBUG_REG_ACCESS_REG(exit_qualification);
6192 if (exit_qualification & TYPE_MOV_FROM_DR) {
Gleb Natapov020df072010-04-13 10:05:23 +03006193 unsigned long val;
Jan Kiszka4c4d5632013-12-18 19:16:24 +01006194
6195 if (kvm_get_dr(vcpu, dr, &val))
6196 return 1;
6197 kvm_register_write(vcpu, reg, val);
Gleb Natapov020df072010-04-13 10:05:23 +03006198 } else
Nadav Amit57773922014-06-18 17:19:23 +03006199 if (kvm_set_dr(vcpu, dr, kvm_register_readl(vcpu, reg)))
Jan Kiszka4c4d5632013-12-18 19:16:24 +01006200 return 1;
6201
Kyle Huey6affcbe2016-11-29 12:40:40 -08006202 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006203}
6204
Jan Kiszka73aaf249e2014-01-04 18:47:16 +01006205static u64 vmx_get_dr6(struct kvm_vcpu *vcpu)
6206{
6207 return vcpu->arch.dr6;
6208}
6209
6210static void vmx_set_dr6(struct kvm_vcpu *vcpu, unsigned long val)
6211{
6212}
6213
Paolo Bonzini81908bf2014-02-21 10:32:27 +01006214static void vmx_sync_dirty_debug_regs(struct kvm_vcpu *vcpu)
6215{
Paolo Bonzini81908bf2014-02-21 10:32:27 +01006216 get_debugreg(vcpu->arch.db[0], 0);
6217 get_debugreg(vcpu->arch.db[1], 1);
6218 get_debugreg(vcpu->arch.db[2], 2);
6219 get_debugreg(vcpu->arch.db[3], 3);
6220 get_debugreg(vcpu->arch.dr6, 6);
6221 vcpu->arch.dr7 = vmcs_readl(GUEST_DR7);
6222
6223 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_WONT_EXIT;
Paolo Bonzini8f223722016-02-26 12:09:49 +01006224 vmcs_set_bits(CPU_BASED_VM_EXEC_CONTROL, CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01006225}
6226
Gleb Natapov020df072010-04-13 10:05:23 +03006227static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
6228{
6229 vmcs_writel(GUEST_DR7, val);
6230}
6231
Avi Kivity851ba692009-08-24 11:10:17 +03006232static int handle_cpuid(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006233{
Kyle Huey6a908b62016-11-29 12:40:37 -08006234 return kvm_emulate_cpuid(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006235}
6236
Avi Kivity851ba692009-08-24 11:10:17 +03006237static int handle_rdmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006238{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08006239 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
Paolo Bonzini609e36d2015-04-08 15:30:38 +02006240 struct msr_data msr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006241
Paolo Bonzini609e36d2015-04-08 15:30:38 +02006242 msr_info.index = ecx;
6243 msr_info.host_initiated = false;
6244 if (vmx_get_msr(vcpu, &msr_info)) {
Avi Kivity59200272010-01-25 19:47:02 +02006245 trace_kvm_msr_read_ex(ecx);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02006246 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006247 return 1;
6248 }
6249
Paolo Bonzini609e36d2015-04-08 15:30:38 +02006250 trace_kvm_msr_read(ecx, msr_info.data);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04006251
Avi Kivity6aa8b732006-12-10 02:21:36 -08006252 /* FIXME: handling of bits 32:63 of rax, rdx */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02006253 vcpu->arch.regs[VCPU_REGS_RAX] = msr_info.data & -1u;
6254 vcpu->arch.regs[VCPU_REGS_RDX] = (msr_info.data >> 32) & -1u;
Kyle Huey6affcbe2016-11-29 12:40:40 -08006255 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006256}
6257
Avi Kivity851ba692009-08-24 11:10:17 +03006258static int handle_wrmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006259{
Will Auld8fe8ab42012-11-29 12:42:12 -08006260 struct msr_data msr;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08006261 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
6262 u64 data = (vcpu->arch.regs[VCPU_REGS_RAX] & -1u)
6263 | ((u64)(vcpu->arch.regs[VCPU_REGS_RDX] & -1u) << 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006264
Will Auld8fe8ab42012-11-29 12:42:12 -08006265 msr.data = data;
6266 msr.index = ecx;
6267 msr.host_initiated = false;
Nadav Amit854e8bb2014-09-16 03:24:05 +03006268 if (kvm_set_msr(vcpu, &msr) != 0) {
Avi Kivity59200272010-01-25 19:47:02 +02006269 trace_kvm_msr_write_ex(ecx, data);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02006270 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006271 return 1;
6272 }
6273
Avi Kivity59200272010-01-25 19:47:02 +02006274 trace_kvm_msr_write(ecx, data);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006275 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006276}
6277
Avi Kivity851ba692009-08-24 11:10:17 +03006278static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006279{
Paolo Bonzinieb90f342016-12-18 14:02:21 +01006280 kvm_apic_update_ppr(vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006281 return 1;
6282}
6283
Avi Kivity851ba692009-08-24 11:10:17 +03006284static int handle_interrupt_window(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006285{
Paolo Bonzini47c01522016-12-19 11:44:07 +01006286 vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
6287 CPU_BASED_VIRTUAL_INTR_PENDING);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04006288
Avi Kivity3842d132010-07-27 12:30:24 +03006289 kvm_make_request(KVM_REQ_EVENT, vcpu);
6290
Jan Kiszkaa26bf122008-09-26 09:30:45 +02006291 ++vcpu->stat.irq_window_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006292 return 1;
6293}
6294
Avi Kivity851ba692009-08-24 11:10:17 +03006295static int handle_halt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006296{
Avi Kivityd3bef152007-06-05 15:53:05 +03006297 return kvm_emulate_halt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006298}
6299
Avi Kivity851ba692009-08-24 11:10:17 +03006300static int handle_vmcall(struct kvm_vcpu *vcpu)
Ingo Molnarc21415e2007-02-19 14:37:47 +02006301{
Andrey Smetanin0d9c0552016-02-11 16:44:59 +03006302 return kvm_emulate_hypercall(vcpu);
Ingo Molnarc21415e2007-02-19 14:37:47 +02006303}
6304
Gleb Natapovec25d5e2010-11-01 15:35:01 +02006305static int handle_invd(struct kvm_vcpu *vcpu)
6306{
Andre Przywara51d8b662010-12-21 11:12:02 +01006307 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovec25d5e2010-11-01 15:35:01 +02006308}
6309
Avi Kivity851ba692009-08-24 11:10:17 +03006310static int handle_invlpg(struct kvm_vcpu *vcpu)
Marcelo Tosattia7052892008-09-23 13:18:35 -03006311{
Sheng Yangf9c617f2009-03-25 10:08:52 +08006312 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosattia7052892008-09-23 13:18:35 -03006313
6314 kvm_mmu_invlpg(vcpu, exit_qualification);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006315 return kvm_skip_emulated_instruction(vcpu);
Marcelo Tosattia7052892008-09-23 13:18:35 -03006316}
6317
Avi Kivityfee84b02011-11-10 14:57:25 +02006318static int handle_rdpmc(struct kvm_vcpu *vcpu)
6319{
6320 int err;
6321
6322 err = kvm_rdpmc(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006323 return kvm_complete_insn_gp(vcpu, err);
Avi Kivityfee84b02011-11-10 14:57:25 +02006324}
6325
Avi Kivity851ba692009-08-24 11:10:17 +03006326static int handle_wbinvd(struct kvm_vcpu *vcpu)
Eddie Donge5edaa02007-11-11 12:28:35 +02006327{
Kyle Huey6affcbe2016-11-29 12:40:40 -08006328 return kvm_emulate_wbinvd(vcpu);
Eddie Donge5edaa02007-11-11 12:28:35 +02006329}
6330
Dexuan Cui2acf9232010-06-10 11:27:12 +08006331static int handle_xsetbv(struct kvm_vcpu *vcpu)
6332{
6333 u64 new_bv = kvm_read_edx_eax(vcpu);
6334 u32 index = kvm_register_read(vcpu, VCPU_REGS_RCX);
6335
6336 if (kvm_set_xcr(vcpu, index, new_bv) == 0)
Kyle Huey6affcbe2016-11-29 12:40:40 -08006337 return kvm_skip_emulated_instruction(vcpu);
Dexuan Cui2acf9232010-06-10 11:27:12 +08006338 return 1;
6339}
6340
Wanpeng Lif53cd632014-12-02 19:14:58 +08006341static int handle_xsaves(struct kvm_vcpu *vcpu)
6342{
Kyle Huey6affcbe2016-11-29 12:40:40 -08006343 kvm_skip_emulated_instruction(vcpu);
Wanpeng Lif53cd632014-12-02 19:14:58 +08006344 WARN(1, "this should never happen\n");
6345 return 1;
6346}
6347
6348static int handle_xrstors(struct kvm_vcpu *vcpu)
6349{
Kyle Huey6affcbe2016-11-29 12:40:40 -08006350 kvm_skip_emulated_instruction(vcpu);
Wanpeng Lif53cd632014-12-02 19:14:58 +08006351 WARN(1, "this should never happen\n");
6352 return 1;
6353}
6354
Avi Kivity851ba692009-08-24 11:10:17 +03006355static int handle_apic_access(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08006356{
Kevin Tian58fbbf22011-08-30 13:56:17 +03006357 if (likely(fasteoi)) {
6358 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6359 int access_type, offset;
6360
6361 access_type = exit_qualification & APIC_ACCESS_TYPE;
6362 offset = exit_qualification & APIC_ACCESS_OFFSET;
6363 /*
6364 * Sane guest uses MOV to write EOI, with written value
6365 * not cared. So make a short-circuit here by avoiding
6366 * heavy instruction emulation.
6367 */
6368 if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
6369 (offset == APIC_EOI)) {
6370 kvm_lapic_set_eoi(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006371 return kvm_skip_emulated_instruction(vcpu);
Kevin Tian58fbbf22011-08-30 13:56:17 +03006372 }
6373 }
Andre Przywara51d8b662010-12-21 11:12:02 +01006374 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Sheng Yangf78e0e22007-10-29 09:40:42 +08006375}
6376
Yang Zhangc7c9c562013-01-25 10:18:51 +08006377static int handle_apic_eoi_induced(struct kvm_vcpu *vcpu)
6378{
6379 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6380 int vector = exit_qualification & 0xff;
6381
6382 /* EOI-induced VM exit is trap-like and thus no need to adjust IP */
6383 kvm_apic_set_eoi_accelerated(vcpu, vector);
6384 return 1;
6385}
6386
Yang Zhang83d4c282013-01-25 10:18:49 +08006387static int handle_apic_write(struct kvm_vcpu *vcpu)
6388{
6389 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6390 u32 offset = exit_qualification & 0xfff;
6391
6392 /* APIC-write VM exit is trap-like and thus no need to adjust IP */
6393 kvm_apic_write_nodecode(vcpu, offset);
6394 return 1;
6395}
6396
Avi Kivity851ba692009-08-24 11:10:17 +03006397static int handle_task_switch(struct kvm_vcpu *vcpu)
Izik Eidus37817f22008-03-24 23:14:53 +02006398{
Jan Kiszka60637aa2008-09-26 09:30:47 +02006399 struct vcpu_vmx *vmx = to_vmx(vcpu);
Izik Eidus37817f22008-03-24 23:14:53 +02006400 unsigned long exit_qualification;
Jan Kiszkae269fb22010-04-14 15:51:09 +02006401 bool has_error_code = false;
6402 u32 error_code = 0;
Izik Eidus37817f22008-03-24 23:14:53 +02006403 u16 tss_selector;
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01006404 int reason, type, idt_v, idt_index;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006405
6406 idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01006407 idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006408 type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
Izik Eidus37817f22008-03-24 23:14:53 +02006409
6410 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6411
6412 reason = (u32)exit_qualification >> 30;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006413 if (reason == TASK_SWITCH_GATE && idt_v) {
6414 switch (type) {
6415 case INTR_TYPE_NMI_INTR:
6416 vcpu->arch.nmi_injected = false;
Avi Kivity654f06f2011-03-23 15:02:47 +02006417 vmx_set_nmi_mask(vcpu, true);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006418 break;
6419 case INTR_TYPE_EXT_INTR:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006420 case INTR_TYPE_SOFT_INTR:
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006421 kvm_clear_interrupt_queue(vcpu);
6422 break;
6423 case INTR_TYPE_HARD_EXCEPTION:
Jan Kiszkae269fb22010-04-14 15:51:09 +02006424 if (vmx->idt_vectoring_info &
6425 VECTORING_INFO_DELIVER_CODE_MASK) {
6426 has_error_code = true;
6427 error_code =
6428 vmcs_read32(IDT_VECTORING_ERROR_CODE);
6429 }
6430 /* fall through */
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006431 case INTR_TYPE_SOFT_EXCEPTION:
6432 kvm_clear_exception_queue(vcpu);
6433 break;
6434 default:
6435 break;
6436 }
Jan Kiszka60637aa2008-09-26 09:30:47 +02006437 }
Izik Eidus37817f22008-03-24 23:14:53 +02006438 tss_selector = exit_qualification;
6439
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006440 if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
6441 type != INTR_TYPE_EXT_INTR &&
6442 type != INTR_TYPE_NMI_INTR))
6443 skip_emulated_instruction(vcpu);
6444
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01006445 if (kvm_task_switch(vcpu, tss_selector,
6446 type == INTR_TYPE_SOFT_INTR ? idt_index : -1, reason,
6447 has_error_code, error_code) == EMULATE_FAIL) {
Gleb Natapovacb54512010-04-15 21:03:50 +03006448 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
6449 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
6450 vcpu->run->internal.ndata = 0;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006451 return 0;
Gleb Natapovacb54512010-04-15 21:03:50 +03006452 }
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006453
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006454 /*
6455 * TODO: What about debug traps on tss switch?
6456 * Are we supposed to inject them and update dr6?
6457 */
6458
6459 return 1;
Izik Eidus37817f22008-03-24 23:14:53 +02006460}
6461
Avi Kivity851ba692009-08-24 11:10:17 +03006462static int handle_ept_violation(struct kvm_vcpu *vcpu)
Sheng Yang14394422008-04-28 12:24:45 +08006463{
Sheng Yangf9c617f2009-03-25 10:08:52 +08006464 unsigned long exit_qualification;
Sheng Yang14394422008-04-28 12:24:45 +08006465 gpa_t gpa;
Paolo Bonzinieebed242016-11-28 14:39:58 +01006466 u64 error_code;
Sheng Yang14394422008-04-28 12:24:45 +08006467
Sheng Yangf9c617f2009-03-25 10:08:52 +08006468 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Sheng Yang14394422008-04-28 12:24:45 +08006469
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03006470 /*
6471 * EPT violation happened while executing iret from NMI,
6472 * "blocked by NMI" bit has to be set before next VM entry.
6473 * There are errata that may cause this bit to not be set:
6474 * AAK134, BY25.
6475 */
Gleb Natapovbcd1c292013-09-25 10:58:22 +03006476 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
Gleb Natapovbcd1c292013-09-25 10:58:22 +03006477 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03006478 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO, GUEST_INTR_STATE_NMI);
6479
Sheng Yang14394422008-04-28 12:24:45 +08006480 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03006481 trace_kvm_page_fault(gpa, exit_qualification);
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006482
Junaid Shahid27959a42016-12-06 16:46:10 -08006483 /* Is it a read fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08006484 error_code = (exit_qualification & EPT_VIOLATION_ACC_READ)
Junaid Shahid27959a42016-12-06 16:46:10 -08006485 ? PFERR_USER_MASK : 0;
6486 /* Is it a write fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08006487 error_code |= (exit_qualification & EPT_VIOLATION_ACC_WRITE)
Junaid Shahid27959a42016-12-06 16:46:10 -08006488 ? PFERR_WRITE_MASK : 0;
6489 /* Is it a fetch fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08006490 error_code |= (exit_qualification & EPT_VIOLATION_ACC_INSTR)
Junaid Shahid27959a42016-12-06 16:46:10 -08006491 ? PFERR_FETCH_MASK : 0;
6492 /* ept page table entry is present? */
6493 error_code |= (exit_qualification &
6494 (EPT_VIOLATION_READABLE | EPT_VIOLATION_WRITABLE |
6495 EPT_VIOLATION_EXECUTABLE))
6496 ? PFERR_PRESENT_MASK : 0;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006497
Paolo Bonzinieebed242016-11-28 14:39:58 +01006498 error_code |= (exit_qualification & 0x100) != 0 ?
6499 PFERR_GUEST_FINAL_MASK : PFERR_GUEST_PAGE_MASK;
Yang Zhang25d92082013-08-06 12:00:32 +03006500
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006501 vcpu->arch.exit_qualification = exit_qualification;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006502 return kvm_mmu_page_fault(vcpu, gpa, error_code, NULL, 0);
Sheng Yang14394422008-04-28 12:24:45 +08006503}
6504
Avi Kivity851ba692009-08-24 11:10:17 +03006505static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006506{
Xiao Guangrongf735d4a2015-08-05 12:04:27 +08006507 int ret;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006508 gpa_t gpa;
6509
Paolo Bonzini9034e6e2017-08-17 18:36:58 +02006510 /*
6511 * A nested guest cannot optimize MMIO vmexits, because we have an
6512 * nGPA here instead of the required GPA.
6513 */
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006514 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Paolo Bonzini9034e6e2017-08-17 18:36:58 +02006515 if (!is_guest_mode(vcpu) &&
6516 !kvm_io_bus_write(vcpu, KVM_FAST_MMIO_BUS, gpa, 0, NULL)) {
Jason Wang931c33b2015-09-15 14:41:58 +08006517 trace_kvm_fast_mmio(gpa);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006518 return kvm_skip_emulated_instruction(vcpu);
Michael S. Tsirkin68c3b4d2014-03-31 21:50:44 +03006519 }
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006520
Paolo Bonzinie08d26f2017-08-17 18:36:56 +02006521 ret = kvm_mmu_page_fault(vcpu, gpa, PFERR_RSVD_MASK, NULL, 0);
6522 if (ret >= 0)
6523 return ret;
Xiao Guangrongce88dec2011-07-12 03:33:44 +08006524
6525 /* It is the real ept misconfig */
Xiao Guangrongf735d4a2015-08-05 12:04:27 +08006526 WARN_ON(1);
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006527
Avi Kivity851ba692009-08-24 11:10:17 +03006528 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
6529 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_MISCONFIG;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006530
6531 return 0;
6532}
6533
Avi Kivity851ba692009-08-24 11:10:17 +03006534static int handle_nmi_window(struct kvm_vcpu *vcpu)
Sheng Yangf08864b2008-05-15 18:23:25 +08006535{
Paolo Bonzini47c01522016-12-19 11:44:07 +01006536 vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
6537 CPU_BASED_VIRTUAL_NMI_PENDING);
Sheng Yangf08864b2008-05-15 18:23:25 +08006538 ++vcpu->stat.nmi_window_exits;
Avi Kivity3842d132010-07-27 12:30:24 +03006539 kvm_make_request(KVM_REQ_EVENT, vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08006540
6541 return 1;
6542}
6543
Mohammed Gamal80ced182009-09-01 12:48:18 +02006544static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006545{
Avi Kivity8b3079a2009-01-05 12:10:54 +02006546 struct vcpu_vmx *vmx = to_vmx(vcpu);
6547 enum emulation_result err = EMULATE_DONE;
Mohammed Gamal80ced182009-09-01 12:48:18 +02006548 int ret = 1;
Avi Kivity49e9d552010-09-19 14:34:08 +02006549 u32 cpu_exec_ctrl;
6550 bool intr_window_requested;
Avi Kivityb8405c12012-06-07 17:08:48 +03006551 unsigned count = 130;
Avi Kivity49e9d552010-09-19 14:34:08 +02006552
6553 cpu_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
6554 intr_window_requested = cpu_exec_ctrl & CPU_BASED_VIRTUAL_INTR_PENDING;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006555
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01006556 while (vmx->emulation_required && count-- != 0) {
Avi Kivitybdea48e2012-06-10 18:07:57 +03006557 if (intr_window_requested && vmx_interrupt_allowed(vcpu))
Avi Kivity49e9d552010-09-19 14:34:08 +02006558 return handle_interrupt_window(&vmx->vcpu);
6559
Radim Krčmář72875d8a2017-04-26 22:32:19 +02006560 if (kvm_test_request(KVM_REQ_EVENT, vcpu))
Avi Kivityde87dcdd2012-06-12 20:21:38 +03006561 return 1;
6562
Gleb Natapov991eebf2013-04-11 12:10:51 +03006563 err = emulate_instruction(vcpu, EMULTYPE_NO_REEXECUTE);
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006564
Paolo Bonziniac0a48c2013-06-25 18:24:41 +02006565 if (err == EMULATE_USER_EXIT) {
Paolo Bonzini94452b92013-08-27 15:41:42 +02006566 ++vcpu->stat.mmio_exits;
Mohammed Gamal80ced182009-09-01 12:48:18 +02006567 ret = 0;
6568 goto out;
6569 }
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01006570
Avi Kivityde5f70e2012-06-12 20:22:28 +03006571 if (err != EMULATE_DONE) {
6572 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
6573 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
6574 vcpu->run->internal.ndata = 0;
Gleb Natapov6d77dbf2010-05-10 11:16:56 +03006575 return 0;
Avi Kivityde5f70e2012-06-12 20:22:28 +03006576 }
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006577
Gleb Natapov8d76c492013-05-08 18:38:44 +03006578 if (vcpu->arch.halt_request) {
6579 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06006580 ret = kvm_vcpu_halt(vcpu);
Gleb Natapov8d76c492013-05-08 18:38:44 +03006581 goto out;
6582 }
6583
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006584 if (signal_pending(current))
Mohammed Gamal80ced182009-09-01 12:48:18 +02006585 goto out;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006586 if (need_resched())
6587 schedule();
6588 }
6589
Mohammed Gamal80ced182009-09-01 12:48:18 +02006590out:
6591 return ret;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006592}
6593
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006594static int __grow_ple_window(int val)
6595{
6596 if (ple_window_grow < 1)
6597 return ple_window;
6598
6599 val = min(val, ple_window_actual_max);
6600
6601 if (ple_window_grow < ple_window)
6602 val *= ple_window_grow;
6603 else
6604 val += ple_window_grow;
6605
6606 return val;
6607}
6608
6609static int __shrink_ple_window(int val, int modifier, int minimum)
6610{
6611 if (modifier < 1)
6612 return ple_window;
6613
6614 if (modifier < ple_window)
6615 val /= modifier;
6616 else
6617 val -= modifier;
6618
6619 return max(val, minimum);
6620}
6621
6622static void grow_ple_window(struct kvm_vcpu *vcpu)
6623{
6624 struct vcpu_vmx *vmx = to_vmx(vcpu);
6625 int old = vmx->ple_window;
6626
6627 vmx->ple_window = __grow_ple_window(old);
6628
6629 if (vmx->ple_window != old)
6630 vmx->ple_window_dirty = true;
Radim Krčmář7b462682014-08-21 18:08:09 +02006631
6632 trace_kvm_ple_window_grow(vcpu->vcpu_id, vmx->ple_window, old);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006633}
6634
6635static void shrink_ple_window(struct kvm_vcpu *vcpu)
6636{
6637 struct vcpu_vmx *vmx = to_vmx(vcpu);
6638 int old = vmx->ple_window;
6639
6640 vmx->ple_window = __shrink_ple_window(old,
6641 ple_window_shrink, ple_window);
6642
6643 if (vmx->ple_window != old)
6644 vmx->ple_window_dirty = true;
Radim Krčmář7b462682014-08-21 18:08:09 +02006645
6646 trace_kvm_ple_window_shrink(vcpu->vcpu_id, vmx->ple_window, old);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006647}
6648
6649/*
6650 * ple_window_actual_max is computed to be one grow_ple_window() below
6651 * ple_window_max. (See __grow_ple_window for the reason.)
6652 * This prevents overflows, because ple_window_max is int.
6653 * ple_window_max effectively rounded down to a multiple of ple_window_grow in
6654 * this process.
6655 * ple_window_max is also prevented from setting vmx->ple_window < ple_window.
6656 */
6657static void update_ple_window_actual_max(void)
6658{
6659 ple_window_actual_max =
6660 __shrink_ple_window(max(ple_window_max, ple_window),
6661 ple_window_grow, INT_MIN);
6662}
6663
Feng Wubf9f6ac2015-09-18 22:29:55 +08006664/*
6665 * Handler for POSTED_INTERRUPT_WAKEUP_VECTOR.
6666 */
6667static void wakeup_handler(void)
6668{
6669 struct kvm_vcpu *vcpu;
6670 int cpu = smp_processor_id();
6671
6672 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
6673 list_for_each_entry(vcpu, &per_cpu(blocked_vcpu_on_cpu, cpu),
6674 blocked_vcpu_list) {
6675 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
6676
6677 if (pi_test_on(pi_desc) == 1)
6678 kvm_vcpu_kick(vcpu);
6679 }
6680 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
6681}
6682
Junaid Shahidf160c7b2016-12-06 16:46:16 -08006683void vmx_enable_tdp(void)
6684{
6685 kvm_mmu_set_mask_ptes(VMX_EPT_READABLE_MASK,
6686 enable_ept_ad_bits ? VMX_EPT_ACCESS_BIT : 0ull,
6687 enable_ept_ad_bits ? VMX_EPT_DIRTY_BIT : 0ull,
6688 0ull, VMX_EPT_EXECUTABLE_MASK,
6689 cpu_has_vmx_ept_execute_only() ? 0ull : VMX_EPT_READABLE_MASK,
Tom Lendackyd0ec49d2017-07-17 16:10:27 -05006690 VMX_EPT_RWX_MASK, 0ull);
Junaid Shahidf160c7b2016-12-06 16:46:16 -08006691
6692 ept_set_mmio_spte_mask();
6693 kvm_enable_tdp();
6694}
6695
Tiejun Chenf2c76482014-10-28 10:14:47 +08006696static __init int hardware_setup(void)
6697{
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006698 int r = -ENOMEM, i, msr;
6699
6700 rdmsrl_safe(MSR_EFER, &host_efer);
6701
6702 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i)
6703 kvm_define_shared_msr(i, vmx_msr_index[i]);
6704
Radim Krčmář23611332016-09-29 22:41:33 +02006705 for (i = 0; i < VMX_BITMAP_NR; i++) {
6706 vmx_bitmap[i] = (unsigned long *)__get_free_page(GFP_KERNEL);
6707 if (!vmx_bitmap[i])
6708 goto out;
6709 }
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006710
6711 vmx_io_bitmap_b = (unsigned long *)__get_free_page(GFP_KERNEL);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006712 memset(vmx_vmread_bitmap, 0xff, PAGE_SIZE);
6713 memset(vmx_vmwrite_bitmap, 0xff, PAGE_SIZE);
6714
6715 /*
6716 * Allow direct access to the PC debug port (it is often used for I/O
6717 * delays, but the vmexits simply slow things down).
6718 */
6719 memset(vmx_io_bitmap_a, 0xff, PAGE_SIZE);
6720 clear_bit(0x80, vmx_io_bitmap_a);
6721
6722 memset(vmx_io_bitmap_b, 0xff, PAGE_SIZE);
6723
6724 memset(vmx_msr_bitmap_legacy, 0xff, PAGE_SIZE);
6725 memset(vmx_msr_bitmap_longmode, 0xff, PAGE_SIZE);
6726
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006727 if (setup_vmcs_config(&vmcs_config) < 0) {
6728 r = -EIO;
Radim Krčmář23611332016-09-29 22:41:33 +02006729 goto out;
Tiejun Chenbaa03522014-12-23 16:21:11 +08006730 }
Tiejun Chenf2c76482014-10-28 10:14:47 +08006731
6732 if (boot_cpu_has(X86_FEATURE_NX))
6733 kvm_enable_efer_bits(EFER_NX);
6734
Wanpeng Li08d839c2017-03-23 05:30:08 -07006735 if (!cpu_has_vmx_vpid() || !cpu_has_vmx_invvpid() ||
6736 !(cpu_has_vmx_invvpid_single() || cpu_has_vmx_invvpid_global()))
Tiejun Chenf2c76482014-10-28 10:14:47 +08006737 enable_vpid = 0;
Wanpeng Li08d839c2017-03-23 05:30:08 -07006738
Tiejun Chenf2c76482014-10-28 10:14:47 +08006739 if (!cpu_has_vmx_shadow_vmcs())
6740 enable_shadow_vmcs = 0;
6741 if (enable_shadow_vmcs)
6742 init_vmcs_shadow_fields();
6743
6744 if (!cpu_has_vmx_ept() ||
David Hildenbrand42aa53b2017-08-10 23:15:29 +02006745 !cpu_has_vmx_ept_4levels() ||
6746 !cpu_has_vmx_ept_mt_wb()) {
Tiejun Chenf2c76482014-10-28 10:14:47 +08006747 enable_ept = 0;
6748 enable_unrestricted_guest = 0;
6749 enable_ept_ad_bits = 0;
6750 }
6751
Wanpeng Lifce6ac42017-05-11 02:58:56 -07006752 if (!cpu_has_vmx_ept_ad_bits() || !enable_ept)
Tiejun Chenf2c76482014-10-28 10:14:47 +08006753 enable_ept_ad_bits = 0;
6754
6755 if (!cpu_has_vmx_unrestricted_guest())
6756 enable_unrestricted_guest = 0;
6757
Paolo Bonziniad15a292015-01-30 16:18:49 +01006758 if (!cpu_has_vmx_flexpriority())
Tiejun Chenf2c76482014-10-28 10:14:47 +08006759 flexpriority_enabled = 0;
6760
Paolo Bonziniad15a292015-01-30 16:18:49 +01006761 /*
6762 * set_apic_access_page_addr() is used to reload apic access
6763 * page upon invalidation. No need to do anything if not
6764 * using the APIC_ACCESS_ADDR VMCS field.
6765 */
6766 if (!flexpriority_enabled)
Tiejun Chenf2c76482014-10-28 10:14:47 +08006767 kvm_x86_ops->set_apic_access_page_addr = NULL;
Tiejun Chenf2c76482014-10-28 10:14:47 +08006768
6769 if (!cpu_has_vmx_tpr_shadow())
6770 kvm_x86_ops->update_cr8_intercept = NULL;
6771
6772 if (enable_ept && !cpu_has_vmx_ept_2m_page())
6773 kvm_disable_largepages();
6774
6775 if (!cpu_has_vmx_ple())
6776 ple_gap = 0;
6777
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006778 if (!cpu_has_vmx_apicv()) {
Tiejun Chenf2c76482014-10-28 10:14:47 +08006779 enable_apicv = 0;
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006780 kvm_x86_ops->sync_pir_to_irr = NULL;
6781 }
Tiejun Chenf2c76482014-10-28 10:14:47 +08006782
Haozhong Zhang64903d62015-10-20 15:39:09 +08006783 if (cpu_has_vmx_tsc_scaling()) {
6784 kvm_has_tsc_control = true;
6785 kvm_max_tsc_scaling_ratio = KVM_VMX_TSC_MULTIPLIER_MAX;
6786 kvm_tsc_scaling_ratio_frac_bits = 48;
6787 }
6788
Tiejun Chenbaa03522014-12-23 16:21:11 +08006789 vmx_disable_intercept_for_msr(MSR_FS_BASE, false);
6790 vmx_disable_intercept_for_msr(MSR_GS_BASE, false);
6791 vmx_disable_intercept_for_msr(MSR_KERNEL_GS_BASE, true);
6792 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_CS, false);
6793 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_ESP, false);
6794 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_EIP, false);
Tiejun Chenbaa03522014-12-23 16:21:11 +08006795
Wanpeng Lic63e4562016-09-23 19:17:16 +08006796 memcpy(vmx_msr_bitmap_legacy_x2apic_apicv,
6797 vmx_msr_bitmap_legacy, PAGE_SIZE);
6798 memcpy(vmx_msr_bitmap_longmode_x2apic_apicv,
6799 vmx_msr_bitmap_longmode, PAGE_SIZE);
Tiejun Chenbaa03522014-12-23 16:21:11 +08006800 memcpy(vmx_msr_bitmap_legacy_x2apic,
6801 vmx_msr_bitmap_legacy, PAGE_SIZE);
6802 memcpy(vmx_msr_bitmap_longmode_x2apic,
6803 vmx_msr_bitmap_longmode, PAGE_SIZE);
6804
Wanpeng Li04bb92e2015-09-16 19:31:11 +08006805 set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
6806
Radim Krčmář40d83382016-09-29 22:41:31 +02006807 for (msr = 0x800; msr <= 0x8ff; msr++) {
6808 if (msr == 0x839 /* TMCCT */)
6809 continue;
Radim Krčmář2e69f862016-09-29 22:41:32 +02006810 vmx_disable_intercept_msr_x2apic(msr, MSR_TYPE_R, true);
Radim Krčmář40d83382016-09-29 22:41:31 +02006811 }
Tiejun Chenbaa03522014-12-23 16:21:11 +08006812
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006813 /*
Radim Krčmář2e69f862016-09-29 22:41:32 +02006814 * TPR reads and writes can be virtualized even if virtual interrupt
6815 * delivery is not in use.
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006816 */
Radim Krčmář2e69f862016-09-29 22:41:32 +02006817 vmx_disable_intercept_msr_x2apic(0x808, MSR_TYPE_W, true);
6818 vmx_disable_intercept_msr_x2apic(0x808, MSR_TYPE_R | MSR_TYPE_W, false);
6819
Roman Kagan3ce424e2016-05-18 17:48:20 +03006820 /* EOI */
Radim Krčmář2e69f862016-09-29 22:41:32 +02006821 vmx_disable_intercept_msr_x2apic(0x80b, MSR_TYPE_W, true);
Roman Kagan3ce424e2016-05-18 17:48:20 +03006822 /* SELF-IPI */
Radim Krčmář2e69f862016-09-29 22:41:32 +02006823 vmx_disable_intercept_msr_x2apic(0x83f, MSR_TYPE_W, true);
Tiejun Chenbaa03522014-12-23 16:21:11 +08006824
Junaid Shahidf160c7b2016-12-06 16:46:16 -08006825 if (enable_ept)
6826 vmx_enable_tdp();
6827 else
Tiejun Chenbaa03522014-12-23 16:21:11 +08006828 kvm_disable_tdp();
6829
6830 update_ple_window_actual_max();
6831
Kai Huang843e4332015-01-28 10:54:28 +08006832 /*
6833 * Only enable PML when hardware supports PML feature, and both EPT
6834 * and EPT A/D bit features are enabled -- PML depends on them to work.
6835 */
6836 if (!enable_ept || !enable_ept_ad_bits || !cpu_has_vmx_pml())
6837 enable_pml = 0;
6838
6839 if (!enable_pml) {
6840 kvm_x86_ops->slot_enable_log_dirty = NULL;
6841 kvm_x86_ops->slot_disable_log_dirty = NULL;
6842 kvm_x86_ops->flush_log_dirty = NULL;
6843 kvm_x86_ops->enable_log_dirty_pt_masked = NULL;
6844 }
6845
Yunhong Jiang64672c92016-06-13 14:19:59 -07006846 if (cpu_has_vmx_preemption_timer() && enable_preemption_timer) {
6847 u64 vmx_msr;
6848
6849 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
6850 cpu_preemption_timer_multi =
6851 vmx_msr & VMX_MISC_PREEMPTION_TIMER_RATE_MASK;
6852 } else {
6853 kvm_x86_ops->set_hv_timer = NULL;
6854 kvm_x86_ops->cancel_hv_timer = NULL;
6855 }
6856
Feng Wubf9f6ac2015-09-18 22:29:55 +08006857 kvm_set_posted_intr_wakeup_handler(wakeup_handler);
6858
Ashok Rajc45dcc72016-06-22 14:59:56 +08006859 kvm_mce_cap_supported |= MCG_LMCE_P;
6860
Tiejun Chenf2c76482014-10-28 10:14:47 +08006861 return alloc_kvm_area();
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006862
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006863out:
Radim Krčmář23611332016-09-29 22:41:33 +02006864 for (i = 0; i < VMX_BITMAP_NR; i++)
6865 free_page((unsigned long)vmx_bitmap[i]);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006866
6867 return r;
Tiejun Chenf2c76482014-10-28 10:14:47 +08006868}
6869
6870static __exit void hardware_unsetup(void)
6871{
Radim Krčmář23611332016-09-29 22:41:33 +02006872 int i;
6873
6874 for (i = 0; i < VMX_BITMAP_NR; i++)
6875 free_page((unsigned long)vmx_bitmap[i]);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006876
Tiejun Chenf2c76482014-10-28 10:14:47 +08006877 free_kvm_area();
6878}
6879
Avi Kivity6aa8b732006-12-10 02:21:36 -08006880/*
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006881 * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
6882 * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
6883 */
Marcelo Tosatti9fb41ba2009-10-12 19:37:31 -03006884static int handle_pause(struct kvm_vcpu *vcpu)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006885{
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006886 if (ple_gap)
6887 grow_ple_window(vcpu);
6888
Longpeng(Mike)de63ad42017-08-08 12:05:33 +08006889 /*
6890 * Intel sdm vol3 ch-25.1.3 says: The "PAUSE-loop exiting"
6891 * VM-execution control is ignored if CPL > 0. OTOH, KVM
6892 * never set PAUSE_EXITING and just set PLE if supported,
6893 * so the vcpu must be CPL=0 if it gets a PAUSE exit.
6894 */
6895 kvm_vcpu_on_spin(vcpu, true);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006896 return kvm_skip_emulated_instruction(vcpu);
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006897}
6898
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006899static int handle_nop(struct kvm_vcpu *vcpu)
Sheng Yang59708672009-12-15 13:29:54 +08006900{
Kyle Huey6affcbe2016-11-29 12:40:40 -08006901 return kvm_skip_emulated_instruction(vcpu);
Sheng Yang59708672009-12-15 13:29:54 +08006902}
6903
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006904static int handle_mwait(struct kvm_vcpu *vcpu)
6905{
6906 printk_once(KERN_WARNING "kvm: MWAIT instruction emulated as NOP!\n");
6907 return handle_nop(vcpu);
6908}
6909
Jim Mattson45ec3682017-08-23 16:32:04 -07006910static int handle_invalid_op(struct kvm_vcpu *vcpu)
6911{
6912 kvm_queue_exception(vcpu, UD_VECTOR);
6913 return 1;
6914}
6915
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03006916static int handle_monitor_trap(struct kvm_vcpu *vcpu)
6917{
6918 return 1;
6919}
6920
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006921static int handle_monitor(struct kvm_vcpu *vcpu)
6922{
6923 printk_once(KERN_WARNING "kvm: MONITOR instruction emulated as NOP!\n");
6924 return handle_nop(vcpu);
6925}
6926
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006927/*
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006928 * To run an L2 guest, we need a vmcs02 based on the L1-specified vmcs12.
6929 * We could reuse a single VMCS for all the L2 guests, but we also want the
6930 * option to allocate a separate vmcs02 for each separate loaded vmcs12 - this
6931 * allows keeping them loaded on the processor, and in the future will allow
6932 * optimizations where prepare_vmcs02 doesn't need to set all the fields on
6933 * every entry if they never change.
6934 * So we keep, in vmx->nested.vmcs02_pool, a cache of size VMCS02_POOL_SIZE
6935 * (>=0) with a vmcs02 for each recently loaded vmcs12s, most recent first.
6936 *
6937 * The following functions allocate and free a vmcs02 in this pool.
6938 */
6939
6940/* Get a VMCS from the pool to use as vmcs02 for the current vmcs12. */
6941static struct loaded_vmcs *nested_get_current_vmcs02(struct vcpu_vmx *vmx)
6942{
6943 struct vmcs02_list *item;
6944 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
6945 if (item->vmptr == vmx->nested.current_vmptr) {
6946 list_move(&item->list, &vmx->nested.vmcs02_pool);
6947 return &item->vmcs02;
6948 }
6949
6950 if (vmx->nested.vmcs02_num >= max(VMCS02_POOL_SIZE, 1)) {
6951 /* Recycle the least recently used VMCS. */
Geliang Tangd74c0e62016-01-01 19:47:14 +08006952 item = list_last_entry(&vmx->nested.vmcs02_pool,
6953 struct vmcs02_list, list);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006954 item->vmptr = vmx->nested.current_vmptr;
6955 list_move(&item->list, &vmx->nested.vmcs02_pool);
6956 return &item->vmcs02;
6957 }
6958
6959 /* Create a new VMCS */
Ioan Orghici0fa24ce2013-03-10 15:46:00 +02006960 item = kmalloc(sizeof(struct vmcs02_list), GFP_KERNEL);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006961 if (!item)
6962 return NULL;
6963 item->vmcs02.vmcs = alloc_vmcs();
Jim Mattson355f4fb2016-10-28 08:29:39 -07006964 item->vmcs02.shadow_vmcs = NULL;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006965 if (!item->vmcs02.vmcs) {
6966 kfree(item);
6967 return NULL;
6968 }
6969 loaded_vmcs_init(&item->vmcs02);
6970 item->vmptr = vmx->nested.current_vmptr;
6971 list_add(&(item->list), &(vmx->nested.vmcs02_pool));
6972 vmx->nested.vmcs02_num++;
6973 return &item->vmcs02;
6974}
6975
6976/* Free and remove from pool a vmcs02 saved for a vmcs12 (if there is one) */
6977static void nested_free_vmcs02(struct vcpu_vmx *vmx, gpa_t vmptr)
6978{
6979 struct vmcs02_list *item;
6980 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
6981 if (item->vmptr == vmptr) {
6982 free_loaded_vmcs(&item->vmcs02);
6983 list_del(&item->list);
6984 kfree(item);
6985 vmx->nested.vmcs02_num--;
6986 return;
6987 }
6988}
6989
6990/*
6991 * Free all VMCSs saved for this vcpu, except the one pointed by
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006992 * vmx->loaded_vmcs. We must be running L1, so vmx->loaded_vmcs
6993 * must be &vmx->vmcs01.
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006994 */
6995static void nested_free_all_saved_vmcss(struct vcpu_vmx *vmx)
6996{
6997 struct vmcs02_list *item, *n;
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006998
6999 WARN_ON(vmx->loaded_vmcs != &vmx->vmcs01);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03007000 list_for_each_entry_safe(item, n, &vmx->nested.vmcs02_pool, list) {
Paolo Bonzini4fa77342014-07-17 12:25:16 +02007001 /*
7002 * Something will leak if the above WARN triggers. Better than
7003 * a use-after-free.
7004 */
7005 if (vmx->loaded_vmcs == &item->vmcs02)
7006 continue;
7007
7008 free_loaded_vmcs(&item->vmcs02);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03007009 list_del(&item->list);
7010 kfree(item);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02007011 vmx->nested.vmcs02_num--;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03007012 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03007013}
7014
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08007015/*
7016 * The following 3 functions, nested_vmx_succeed()/failValid()/failInvalid(),
7017 * set the success or error code of an emulated VMX instruction, as specified
7018 * by Vol 2B, VMX Instruction Reference, "Conventions".
7019 */
7020static void nested_vmx_succeed(struct kvm_vcpu *vcpu)
7021{
7022 vmx_set_rflags(vcpu, vmx_get_rflags(vcpu)
7023 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
7024 X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF));
7025}
7026
7027static void nested_vmx_failInvalid(struct kvm_vcpu *vcpu)
7028{
7029 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
7030 & ~(X86_EFLAGS_PF | X86_EFLAGS_AF | X86_EFLAGS_ZF |
7031 X86_EFLAGS_SF | X86_EFLAGS_OF))
7032 | X86_EFLAGS_CF);
7033}
7034
Abel Gordon145c28d2013-04-18 14:36:55 +03007035static void nested_vmx_failValid(struct kvm_vcpu *vcpu,
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08007036 u32 vm_instruction_error)
7037{
7038 if (to_vmx(vcpu)->nested.current_vmptr == -1ull) {
7039 /*
7040 * failValid writes the error number to the current VMCS, which
7041 * can't be done there isn't a current VMCS.
7042 */
7043 nested_vmx_failInvalid(vcpu);
7044 return;
7045 }
7046 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
7047 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
7048 X86_EFLAGS_SF | X86_EFLAGS_OF))
7049 | X86_EFLAGS_ZF);
7050 get_vmcs12(vcpu)->vm_instruction_error = vm_instruction_error;
7051 /*
7052 * We don't need to force a shadow sync because
7053 * VM_INSTRUCTION_ERROR is not shadowed
7054 */
7055}
Abel Gordon145c28d2013-04-18 14:36:55 +03007056
Wincy Vanff651cb2014-12-11 08:52:58 +03007057static void nested_vmx_abort(struct kvm_vcpu *vcpu, u32 indicator)
7058{
7059 /* TODO: not to reset guest simply here. */
7060 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02007061 pr_debug_ratelimited("kvm: nested vmx abort, indicator %d\n", indicator);
Wincy Vanff651cb2014-12-11 08:52:58 +03007062}
7063
Jan Kiszkaf4124502014-03-07 20:03:13 +01007064static enum hrtimer_restart vmx_preemption_timer_fn(struct hrtimer *timer)
7065{
7066 struct vcpu_vmx *vmx =
7067 container_of(timer, struct vcpu_vmx, nested.preemption_timer);
7068
7069 vmx->nested.preemption_timer_expired = true;
7070 kvm_make_request(KVM_REQ_EVENT, &vmx->vcpu);
7071 kvm_vcpu_kick(&vmx->vcpu);
7072
7073 return HRTIMER_NORESTART;
7074}
7075
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03007076/*
Bandan Das19677e32014-05-06 02:19:15 -04007077 * Decode the memory-address operand of a vmx instruction, as recorded on an
7078 * exit caused by such an instruction (run by a guest hypervisor).
7079 * On success, returns 0. When the operand is invalid, returns 1 and throws
7080 * #UD or #GP.
7081 */
7082static int get_vmx_mem_address(struct kvm_vcpu *vcpu,
7083 unsigned long exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007084 u32 vmx_instruction_info, bool wr, gva_t *ret)
Bandan Das19677e32014-05-06 02:19:15 -04007085{
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007086 gva_t off;
7087 bool exn;
7088 struct kvm_segment s;
7089
Bandan Das19677e32014-05-06 02:19:15 -04007090 /*
7091 * According to Vol. 3B, "Information for VM Exits Due to Instruction
7092 * Execution", on an exit, vmx_instruction_info holds most of the
7093 * addressing components of the operand. Only the displacement part
7094 * is put in exit_qualification (see 3B, "Basic VM-Exit Information").
7095 * For how an actual address is calculated from all these components,
7096 * refer to Vol. 1, "Operand Addressing".
7097 */
7098 int scaling = vmx_instruction_info & 3;
7099 int addr_size = (vmx_instruction_info >> 7) & 7;
7100 bool is_reg = vmx_instruction_info & (1u << 10);
7101 int seg_reg = (vmx_instruction_info >> 15) & 7;
7102 int index_reg = (vmx_instruction_info >> 18) & 0xf;
7103 bool index_is_valid = !(vmx_instruction_info & (1u << 22));
7104 int base_reg = (vmx_instruction_info >> 23) & 0xf;
7105 bool base_is_valid = !(vmx_instruction_info & (1u << 27));
7106
7107 if (is_reg) {
7108 kvm_queue_exception(vcpu, UD_VECTOR);
7109 return 1;
7110 }
7111
7112 /* Addr = segment_base + offset */
7113 /* offset = base + [index * scale] + displacement */
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007114 off = exit_qualification; /* holds the displacement */
Bandan Das19677e32014-05-06 02:19:15 -04007115 if (base_is_valid)
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007116 off += kvm_register_read(vcpu, base_reg);
Bandan Das19677e32014-05-06 02:19:15 -04007117 if (index_is_valid)
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007118 off += kvm_register_read(vcpu, index_reg)<<scaling;
7119 vmx_get_segment(vcpu, &s, seg_reg);
7120 *ret = s.base + off;
Bandan Das19677e32014-05-06 02:19:15 -04007121
7122 if (addr_size == 1) /* 32 bit */
7123 *ret &= 0xffffffff;
7124
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007125 /* Checks for #GP/#SS exceptions. */
7126 exn = false;
Quentin Casasnovasff30ef42016-06-18 11:01:05 +02007127 if (is_long_mode(vcpu)) {
7128 /* Long mode: #GP(0)/#SS(0) if the memory address is in a
7129 * non-canonical form. This is the only check on the memory
7130 * destination for long mode!
7131 */
Yu Zhangfd8cb432017-08-24 20:27:56 +08007132 exn = is_noncanonical_address(*ret, vcpu);
Quentin Casasnovasff30ef42016-06-18 11:01:05 +02007133 } else if (is_protmode(vcpu)) {
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007134 /* Protected mode: apply checks for segment validity in the
7135 * following order:
7136 * - segment type check (#GP(0) may be thrown)
7137 * - usability check (#GP(0)/#SS(0))
7138 * - limit check (#GP(0)/#SS(0))
7139 */
7140 if (wr)
7141 /* #GP(0) if the destination operand is located in a
7142 * read-only data segment or any code segment.
7143 */
7144 exn = ((s.type & 0xa) == 0 || (s.type & 8));
7145 else
7146 /* #GP(0) if the source operand is located in an
7147 * execute-only code segment
7148 */
7149 exn = ((s.type & 0xa) == 8);
Quentin Casasnovasff30ef42016-06-18 11:01:05 +02007150 if (exn) {
7151 kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
7152 return 1;
7153 }
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007154 /* Protected mode: #GP(0)/#SS(0) if the segment is unusable.
7155 */
7156 exn = (s.unusable != 0);
7157 /* Protected mode: #GP(0)/#SS(0) if the memory
7158 * operand is outside the segment limit.
7159 */
7160 exn = exn || (off + sizeof(u64) > s.limit);
7161 }
7162 if (exn) {
7163 kvm_queue_exception_e(vcpu,
7164 seg_reg == VCPU_SREG_SS ?
7165 SS_VECTOR : GP_VECTOR,
7166 0);
7167 return 1;
7168 }
7169
Bandan Das19677e32014-05-06 02:19:15 -04007170 return 0;
7171}
7172
Radim Krčmářcbf71272017-05-19 15:48:51 +02007173static int nested_vmx_get_vmptr(struct kvm_vcpu *vcpu, gpa_t *vmpointer)
Bandan Das3573e222014-05-06 02:19:16 -04007174{
7175 gva_t gva;
Bandan Das3573e222014-05-06 02:19:16 -04007176 struct x86_exception e;
Bandan Das3573e222014-05-06 02:19:16 -04007177
7178 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007179 vmcs_read32(VMX_INSTRUCTION_INFO), false, &gva))
Bandan Das3573e222014-05-06 02:19:16 -04007180 return 1;
7181
Radim Krčmářcbf71272017-05-19 15:48:51 +02007182 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, vmpointer,
7183 sizeof(*vmpointer), &e)) {
Bandan Das3573e222014-05-06 02:19:16 -04007184 kvm_inject_page_fault(vcpu, &e);
7185 return 1;
7186 }
7187
Bandan Das3573e222014-05-06 02:19:16 -04007188 return 0;
7189}
7190
Jim Mattsone29acc52016-11-30 12:03:43 -08007191static int enter_vmx_operation(struct kvm_vcpu *vcpu)
7192{
7193 struct vcpu_vmx *vmx = to_vmx(vcpu);
7194 struct vmcs *shadow_vmcs;
7195
7196 if (cpu_has_vmx_msr_bitmap()) {
7197 vmx->nested.msr_bitmap =
7198 (unsigned long *)__get_free_page(GFP_KERNEL);
7199 if (!vmx->nested.msr_bitmap)
7200 goto out_msr_bitmap;
7201 }
7202
7203 vmx->nested.cached_vmcs12 = kmalloc(VMCS12_SIZE, GFP_KERNEL);
7204 if (!vmx->nested.cached_vmcs12)
7205 goto out_cached_vmcs12;
7206
7207 if (enable_shadow_vmcs) {
7208 shadow_vmcs = alloc_vmcs();
7209 if (!shadow_vmcs)
7210 goto out_shadow_vmcs;
7211 /* mark vmcs as shadow */
7212 shadow_vmcs->revision_id |= (1u << 31);
7213 /* init shadow vmcs */
7214 vmcs_clear(shadow_vmcs);
7215 vmx->vmcs01.shadow_vmcs = shadow_vmcs;
7216 }
7217
7218 INIT_LIST_HEAD(&(vmx->nested.vmcs02_pool));
7219 vmx->nested.vmcs02_num = 0;
7220
7221 hrtimer_init(&vmx->nested.preemption_timer, CLOCK_MONOTONIC,
7222 HRTIMER_MODE_REL_PINNED);
7223 vmx->nested.preemption_timer.function = vmx_preemption_timer_fn;
7224
7225 vmx->nested.vmxon = true;
7226 return 0;
7227
7228out_shadow_vmcs:
7229 kfree(vmx->nested.cached_vmcs12);
7230
7231out_cached_vmcs12:
7232 free_page((unsigned long)vmx->nested.msr_bitmap);
7233
7234out_msr_bitmap:
7235 return -ENOMEM;
7236}
7237
Bandan Das3573e222014-05-06 02:19:16 -04007238/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007239 * Emulate the VMXON instruction.
7240 * Currently, we just remember that VMX is active, and do not save or even
7241 * inspect the argument to VMXON (the so-called "VMXON pointer") because we
7242 * do not currently need to store anything in that guest-allocated memory
7243 * region. Consequently, VMCLEAR and VMPTRLD also do not verify that the their
7244 * argument is different from the VMXON pointer (which the spec says they do).
7245 */
7246static int handle_vmon(struct kvm_vcpu *vcpu)
7247{
Jim Mattsone29acc52016-11-30 12:03:43 -08007248 int ret;
Radim Krčmářcbf71272017-05-19 15:48:51 +02007249 gpa_t vmptr;
7250 struct page *page;
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007251 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'Elb3897a42013-07-08 19:12:35 +08007252 const u64 VMXON_NEEDED_FEATURES = FEATURE_CONTROL_LOCKED
7253 | FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007254
Jim Mattson70f3aac2017-04-26 08:53:46 -07007255 /*
7256 * The Intel VMX Instruction Reference lists a bunch of bits that are
7257 * prerequisite to running VMXON, most notably cr4.VMXE must be set to
7258 * 1 (see vmx_set_cr4() for when we allow the guest to set this).
7259 * Otherwise, we should fail with #UD. But most faulting conditions
7260 * have already been checked by hardware, prior to the VM-exit for
7261 * VMXON. We do test guest cr4.VMXE because processor CR4 always has
7262 * that bit set to 1 in non-root mode.
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007263 */
Jim Mattson70f3aac2017-04-26 08:53:46 -07007264 if (!kvm_read_cr4_bits(vcpu, X86_CR4_VMXE)) {
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007265 kvm_queue_exception(vcpu, UD_VECTOR);
7266 return 1;
7267 }
7268
Abel Gordon145c28d2013-04-18 14:36:55 +03007269 if (vmx->nested.vmxon) {
7270 nested_vmx_failValid(vcpu, VMXERR_VMXON_IN_VMX_ROOT_OPERATION);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007271 return kvm_skip_emulated_instruction(vcpu);
Abel Gordon145c28d2013-04-18 14:36:55 +03007272 }
Nadav Har'Elb3897a42013-07-08 19:12:35 +08007273
Haozhong Zhang3b840802016-06-22 14:59:54 +08007274 if ((vmx->msr_ia32_feature_control & VMXON_NEEDED_FEATURES)
Nadav Har'Elb3897a42013-07-08 19:12:35 +08007275 != VMXON_NEEDED_FEATURES) {
7276 kvm_inject_gp(vcpu, 0);
7277 return 1;
7278 }
7279
Radim Krčmářcbf71272017-05-19 15:48:51 +02007280 if (nested_vmx_get_vmptr(vcpu, &vmptr))
Jim Mattson21e7fbe2016-12-22 15:49:55 -08007281 return 1;
Radim Krčmářcbf71272017-05-19 15:48:51 +02007282
7283 /*
7284 * SDM 3: 24.11.5
7285 * The first 4 bytes of VMXON region contain the supported
7286 * VMCS revision identifier
7287 *
7288 * Note - IA32_VMX_BASIC[48] will never be 1 for the nested case;
7289 * which replaces physical address width with 32
7290 */
7291 if (!PAGE_ALIGNED(vmptr) || (vmptr >> cpuid_maxphyaddr(vcpu))) {
7292 nested_vmx_failInvalid(vcpu);
7293 return kvm_skip_emulated_instruction(vcpu);
7294 }
7295
David Hildenbrand5e2f30b2017-08-03 18:11:04 +02007296 page = kvm_vcpu_gpa_to_page(vcpu, vmptr);
7297 if (is_error_page(page)) {
Radim Krčmářcbf71272017-05-19 15:48:51 +02007298 nested_vmx_failInvalid(vcpu);
7299 return kvm_skip_emulated_instruction(vcpu);
7300 }
7301 if (*(u32 *)kmap(page) != VMCS12_REVISION) {
7302 kunmap(page);
David Hildenbrand53a70da2017-08-03 18:11:05 +02007303 kvm_release_page_clean(page);
Radim Krčmářcbf71272017-05-19 15:48:51 +02007304 nested_vmx_failInvalid(vcpu);
7305 return kvm_skip_emulated_instruction(vcpu);
7306 }
7307 kunmap(page);
David Hildenbrand53a70da2017-08-03 18:11:05 +02007308 kvm_release_page_clean(page);
Radim Krčmářcbf71272017-05-19 15:48:51 +02007309
7310 vmx->nested.vmxon_ptr = vmptr;
Jim Mattsone29acc52016-11-30 12:03:43 -08007311 ret = enter_vmx_operation(vcpu);
7312 if (ret)
7313 return ret;
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007314
Arthur Chunqi Lia25eb112013-07-04 15:03:33 +08007315 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007316 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007317}
7318
7319/*
7320 * Intel's VMX Instruction Reference specifies a common set of prerequisites
7321 * for running VMX instructions (except VMXON, whose prerequisites are
7322 * slightly different). It also specifies what exception to inject otherwise.
Jim Mattson70f3aac2017-04-26 08:53:46 -07007323 * Note that many of these exceptions have priority over VM exits, so they
7324 * don't have to be checked again here.
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007325 */
7326static int nested_vmx_check_permission(struct kvm_vcpu *vcpu)
7327{
Jim Mattson70f3aac2017-04-26 08:53:46 -07007328 if (!to_vmx(vcpu)->nested.vmxon) {
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007329 kvm_queue_exception(vcpu, UD_VECTOR);
7330 return 0;
7331 }
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007332 return 1;
7333}
7334
David Matlack8ca44e82017-08-01 14:00:39 -07007335static void vmx_disable_shadow_vmcs(struct vcpu_vmx *vmx)
7336{
7337 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL, SECONDARY_EXEC_SHADOW_VMCS);
7338 vmcs_write64(VMCS_LINK_POINTER, -1ull);
7339}
7340
Abel Gordone7953d72013-04-18 14:37:55 +03007341static inline void nested_release_vmcs12(struct vcpu_vmx *vmx)
7342{
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007343 if (vmx->nested.current_vmptr == -1ull)
7344 return;
7345
Abel Gordon012f83c2013-04-18 14:39:25 +03007346 if (enable_shadow_vmcs) {
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007347 /* copy to memory all shadowed fields in case
7348 they were modified */
7349 copy_shadow_to_vmcs12(vmx);
7350 vmx->nested.sync_shadow_vmcs = false;
David Matlack8ca44e82017-08-01 14:00:39 -07007351 vmx_disable_shadow_vmcs(vmx);
Abel Gordon012f83c2013-04-18 14:39:25 +03007352 }
Wincy Van705699a2015-02-03 23:58:17 +08007353 vmx->nested.posted_intr_nv = -1;
David Matlack4f2777b2016-07-13 17:16:37 -07007354
7355 /* Flush VMCS12 to guest memory */
Paolo Bonzini9f744c52017-07-27 15:54:46 +02007356 kvm_vcpu_write_guest_page(&vmx->vcpu,
7357 vmx->nested.current_vmptr >> PAGE_SHIFT,
7358 vmx->nested.cached_vmcs12, 0, VMCS12_SIZE);
David Matlack4f2777b2016-07-13 17:16:37 -07007359
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007360 vmx->nested.current_vmptr = -1ull;
Abel Gordone7953d72013-04-18 14:37:55 +03007361}
7362
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007363/*
7364 * Free whatever needs to be freed from vmx->nested when L1 goes down, or
7365 * just stops using VMX.
7366 */
7367static void free_nested(struct vcpu_vmx *vmx)
7368{
7369 if (!vmx->nested.vmxon)
7370 return;
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007371
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007372 vmx->nested.vmxon = false;
Wanpeng Li5c614b32015-10-13 09:18:36 -07007373 free_vpid(vmx->nested.vpid02);
David Matlack8ca44e82017-08-01 14:00:39 -07007374 vmx->nested.posted_intr_nv = -1;
7375 vmx->nested.current_vmptr = -1ull;
Radim Krčmářd048c092016-08-08 20:16:22 +02007376 if (vmx->nested.msr_bitmap) {
7377 free_page((unsigned long)vmx->nested.msr_bitmap);
7378 vmx->nested.msr_bitmap = NULL;
7379 }
Jim Mattson355f4fb2016-10-28 08:29:39 -07007380 if (enable_shadow_vmcs) {
David Matlack8ca44e82017-08-01 14:00:39 -07007381 vmx_disable_shadow_vmcs(vmx);
Jim Mattson355f4fb2016-10-28 08:29:39 -07007382 vmcs_clear(vmx->vmcs01.shadow_vmcs);
7383 free_vmcs(vmx->vmcs01.shadow_vmcs);
7384 vmx->vmcs01.shadow_vmcs = NULL;
7385 }
David Matlack4f2777b2016-07-13 17:16:37 -07007386 kfree(vmx->nested.cached_vmcs12);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007387 /* Unpin physical memory we referred to in current vmcs02 */
7388 if (vmx->nested.apic_access_page) {
David Hildenbrand53a70da2017-08-03 18:11:05 +02007389 kvm_release_page_dirty(vmx->nested.apic_access_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +02007390 vmx->nested.apic_access_page = NULL;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007391 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +08007392 if (vmx->nested.virtual_apic_page) {
David Hildenbrand53a70da2017-08-03 18:11:05 +02007393 kvm_release_page_dirty(vmx->nested.virtual_apic_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +02007394 vmx->nested.virtual_apic_page = NULL;
Wanpeng Lia7c0b072014-08-21 19:46:50 +08007395 }
Wincy Van705699a2015-02-03 23:58:17 +08007396 if (vmx->nested.pi_desc_page) {
7397 kunmap(vmx->nested.pi_desc_page);
David Hildenbrand53a70da2017-08-03 18:11:05 +02007398 kvm_release_page_dirty(vmx->nested.pi_desc_page);
Wincy Van705699a2015-02-03 23:58:17 +08007399 vmx->nested.pi_desc_page = NULL;
7400 vmx->nested.pi_desc = NULL;
7401 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03007402
7403 nested_free_all_saved_vmcss(vmx);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007404}
7405
7406/* Emulate the VMXOFF instruction */
7407static int handle_vmoff(struct kvm_vcpu *vcpu)
7408{
7409 if (!nested_vmx_check_permission(vcpu))
7410 return 1;
7411 free_nested(to_vmx(vcpu));
Arthur Chunqi Lia25eb112013-07-04 15:03:33 +08007412 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007413 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007414}
7415
Nadav Har'El27d6c862011-05-25 23:06:59 +03007416/* Emulate the VMCLEAR instruction */
7417static int handle_vmclear(struct kvm_vcpu *vcpu)
7418{
7419 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jim Mattson587d7e722017-03-02 12:41:48 -08007420 u32 zero = 0;
Nadav Har'El27d6c862011-05-25 23:06:59 +03007421 gpa_t vmptr;
Nadav Har'El27d6c862011-05-25 23:06:59 +03007422
7423 if (!nested_vmx_check_permission(vcpu))
7424 return 1;
7425
Radim Krčmářcbf71272017-05-19 15:48:51 +02007426 if (nested_vmx_get_vmptr(vcpu, &vmptr))
Nadav Har'El27d6c862011-05-25 23:06:59 +03007427 return 1;
7428
Radim Krčmářcbf71272017-05-19 15:48:51 +02007429 if (!PAGE_ALIGNED(vmptr) || (vmptr >> cpuid_maxphyaddr(vcpu))) {
7430 nested_vmx_failValid(vcpu, VMXERR_VMCLEAR_INVALID_ADDRESS);
7431 return kvm_skip_emulated_instruction(vcpu);
7432 }
7433
7434 if (vmptr == vmx->nested.vmxon_ptr) {
7435 nested_vmx_failValid(vcpu, VMXERR_VMCLEAR_VMXON_POINTER);
7436 return kvm_skip_emulated_instruction(vcpu);
7437 }
7438
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007439 if (vmptr == vmx->nested.current_vmptr)
Abel Gordone7953d72013-04-18 14:37:55 +03007440 nested_release_vmcs12(vmx);
Nadav Har'El27d6c862011-05-25 23:06:59 +03007441
Jim Mattson587d7e722017-03-02 12:41:48 -08007442 kvm_vcpu_write_guest(vcpu,
7443 vmptr + offsetof(struct vmcs12, launch_state),
7444 &zero, sizeof(zero));
Nadav Har'El27d6c862011-05-25 23:06:59 +03007445
7446 nested_free_vmcs02(vmx, vmptr);
7447
Nadav Har'El27d6c862011-05-25 23:06:59 +03007448 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007449 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El27d6c862011-05-25 23:06:59 +03007450}
7451
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007452static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch);
7453
7454/* Emulate the VMLAUNCH instruction */
7455static int handle_vmlaunch(struct kvm_vcpu *vcpu)
7456{
7457 return nested_vmx_run(vcpu, true);
7458}
7459
7460/* Emulate the VMRESUME instruction */
7461static int handle_vmresume(struct kvm_vcpu *vcpu)
7462{
7463
7464 return nested_vmx_run(vcpu, false);
7465}
7466
Nadav Har'El49f705c2011-05-25 23:08:30 +03007467/*
7468 * Read a vmcs12 field. Since these can have varying lengths and we return
7469 * one type, we chose the biggest type (u64) and zero-extend the return value
7470 * to that size. Note that the caller, handle_vmread, might need to use only
7471 * some of the bits we return here (e.g., on 32-bit guests, only 32 bits of
7472 * 64-bit fields are to be returned).
7473 */
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007474static inline int vmcs12_read_any(struct kvm_vcpu *vcpu,
7475 unsigned long field, u64 *ret)
Nadav Har'El49f705c2011-05-25 23:08:30 +03007476{
7477 short offset = vmcs_field_to_offset(field);
7478 char *p;
7479
7480 if (offset < 0)
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007481 return offset;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007482
7483 p = ((char *)(get_vmcs12(vcpu))) + offset;
7484
7485 switch (vmcs_field_type(field)) {
7486 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7487 *ret = *((natural_width *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007488 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007489 case VMCS_FIELD_TYPE_U16:
7490 *ret = *((u16 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007491 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007492 case VMCS_FIELD_TYPE_U32:
7493 *ret = *((u32 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007494 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007495 case VMCS_FIELD_TYPE_U64:
7496 *ret = *((u64 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007497 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007498 default:
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007499 WARN_ON(1);
7500 return -ENOENT;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007501 }
7502}
7503
Abel Gordon20b97fe2013-04-18 14:36:25 +03007504
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007505static inline int vmcs12_write_any(struct kvm_vcpu *vcpu,
7506 unsigned long field, u64 field_value){
Abel Gordon20b97fe2013-04-18 14:36:25 +03007507 short offset = vmcs_field_to_offset(field);
7508 char *p = ((char *) get_vmcs12(vcpu)) + offset;
7509 if (offset < 0)
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007510 return offset;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007511
7512 switch (vmcs_field_type(field)) {
7513 case VMCS_FIELD_TYPE_U16:
7514 *(u16 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007515 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007516 case VMCS_FIELD_TYPE_U32:
7517 *(u32 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007518 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007519 case VMCS_FIELD_TYPE_U64:
7520 *(u64 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007521 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007522 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7523 *(natural_width *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007524 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007525 default:
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007526 WARN_ON(1);
7527 return -ENOENT;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007528 }
7529
7530}
7531
Abel Gordon16f5b902013-04-18 14:38:25 +03007532static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx)
7533{
7534 int i;
7535 unsigned long field;
7536 u64 field_value;
Jim Mattson355f4fb2016-10-28 08:29:39 -07007537 struct vmcs *shadow_vmcs = vmx->vmcs01.shadow_vmcs;
Mathias Krausec2bae892013-06-26 20:36:21 +02007538 const unsigned long *fields = shadow_read_write_fields;
7539 const int num_fields = max_shadow_read_write_fields;
Abel Gordon16f5b902013-04-18 14:38:25 +03007540
Jan Kiszka282da872014-10-08 18:05:39 +02007541 preempt_disable();
7542
Abel Gordon16f5b902013-04-18 14:38:25 +03007543 vmcs_load(shadow_vmcs);
7544
7545 for (i = 0; i < num_fields; i++) {
7546 field = fields[i];
7547 switch (vmcs_field_type(field)) {
7548 case VMCS_FIELD_TYPE_U16:
7549 field_value = vmcs_read16(field);
7550 break;
7551 case VMCS_FIELD_TYPE_U32:
7552 field_value = vmcs_read32(field);
7553 break;
7554 case VMCS_FIELD_TYPE_U64:
7555 field_value = vmcs_read64(field);
7556 break;
7557 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7558 field_value = vmcs_readl(field);
7559 break;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007560 default:
7561 WARN_ON(1);
7562 continue;
Abel Gordon16f5b902013-04-18 14:38:25 +03007563 }
7564 vmcs12_write_any(&vmx->vcpu, field, field_value);
7565 }
7566
7567 vmcs_clear(shadow_vmcs);
7568 vmcs_load(vmx->loaded_vmcs->vmcs);
Jan Kiszka282da872014-10-08 18:05:39 +02007569
7570 preempt_enable();
Abel Gordon16f5b902013-04-18 14:38:25 +03007571}
7572
Abel Gordonc3114422013-04-18 14:38:55 +03007573static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx)
7574{
Mathias Krausec2bae892013-06-26 20:36:21 +02007575 const unsigned long *fields[] = {
7576 shadow_read_write_fields,
7577 shadow_read_only_fields
Abel Gordonc3114422013-04-18 14:38:55 +03007578 };
Mathias Krausec2bae892013-06-26 20:36:21 +02007579 const int max_fields[] = {
Abel Gordonc3114422013-04-18 14:38:55 +03007580 max_shadow_read_write_fields,
7581 max_shadow_read_only_fields
7582 };
7583 int i, q;
7584 unsigned long field;
7585 u64 field_value = 0;
Jim Mattson355f4fb2016-10-28 08:29:39 -07007586 struct vmcs *shadow_vmcs = vmx->vmcs01.shadow_vmcs;
Abel Gordonc3114422013-04-18 14:38:55 +03007587
7588 vmcs_load(shadow_vmcs);
7589
Mathias Krausec2bae892013-06-26 20:36:21 +02007590 for (q = 0; q < ARRAY_SIZE(fields); q++) {
Abel Gordonc3114422013-04-18 14:38:55 +03007591 for (i = 0; i < max_fields[q]; i++) {
7592 field = fields[q][i];
7593 vmcs12_read_any(&vmx->vcpu, field, &field_value);
7594
7595 switch (vmcs_field_type(field)) {
7596 case VMCS_FIELD_TYPE_U16:
7597 vmcs_write16(field, (u16)field_value);
7598 break;
7599 case VMCS_FIELD_TYPE_U32:
7600 vmcs_write32(field, (u32)field_value);
7601 break;
7602 case VMCS_FIELD_TYPE_U64:
7603 vmcs_write64(field, (u64)field_value);
7604 break;
7605 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7606 vmcs_writel(field, (long)field_value);
7607 break;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007608 default:
7609 WARN_ON(1);
7610 break;
Abel Gordonc3114422013-04-18 14:38:55 +03007611 }
7612 }
7613 }
7614
7615 vmcs_clear(shadow_vmcs);
7616 vmcs_load(vmx->loaded_vmcs->vmcs);
7617}
7618
Nadav Har'El49f705c2011-05-25 23:08:30 +03007619/*
7620 * VMX instructions which assume a current vmcs12 (i.e., that VMPTRLD was
7621 * used before) all generate the same failure when it is missing.
7622 */
7623static int nested_vmx_check_vmcs12(struct kvm_vcpu *vcpu)
7624{
7625 struct vcpu_vmx *vmx = to_vmx(vcpu);
7626 if (vmx->nested.current_vmptr == -1ull) {
7627 nested_vmx_failInvalid(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007628 return 0;
7629 }
7630 return 1;
7631}
7632
7633static int handle_vmread(struct kvm_vcpu *vcpu)
7634{
7635 unsigned long field;
7636 u64 field_value;
7637 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7638 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7639 gva_t gva = 0;
7640
Kyle Hueyeb277562016-11-29 12:40:39 -08007641 if (!nested_vmx_check_permission(vcpu))
Nadav Har'El49f705c2011-05-25 23:08:30 +03007642 return 1;
7643
Kyle Huey6affcbe2016-11-29 12:40:40 -08007644 if (!nested_vmx_check_vmcs12(vcpu))
7645 return kvm_skip_emulated_instruction(vcpu);
Kyle Hueyeb277562016-11-29 12:40:39 -08007646
Nadav Har'El49f705c2011-05-25 23:08:30 +03007647 /* Decode instruction info and find the field to read */
Nadav Amit27e6fb52014-06-18 17:19:26 +03007648 field = kvm_register_readl(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
Nadav Har'El49f705c2011-05-25 23:08:30 +03007649 /* Read the field, zero-extended to a u64 field_value */
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007650 if (vmcs12_read_any(vcpu, field, &field_value) < 0) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007651 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007652 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007653 }
7654 /*
7655 * Now copy part of this value to register or memory, as requested.
7656 * Note that the number of bits actually copied is 32 or 64 depending
7657 * on the guest's mode (32 or 64 bit), not on the given field's length.
7658 */
7659 if (vmx_instruction_info & (1u << 10)) {
Nadav Amit27e6fb52014-06-18 17:19:26 +03007660 kvm_register_writel(vcpu, (((vmx_instruction_info) >> 3) & 0xf),
Nadav Har'El49f705c2011-05-25 23:08:30 +03007661 field_value);
7662 } else {
7663 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007664 vmx_instruction_info, true, &gva))
Nadav Har'El49f705c2011-05-25 23:08:30 +03007665 return 1;
Jim Mattson70f3aac2017-04-26 08:53:46 -07007666 /* _system ok, as hardware has verified cpl=0 */
Nadav Har'El49f705c2011-05-25 23:08:30 +03007667 kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, gva,
7668 &field_value, (is_long_mode(vcpu) ? 8 : 4), NULL);
7669 }
7670
7671 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007672 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007673}
7674
7675
7676static int handle_vmwrite(struct kvm_vcpu *vcpu)
7677{
7678 unsigned long field;
7679 gva_t gva;
7680 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7681 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007682 /* The value to write might be 32 or 64 bits, depending on L1's long
7683 * mode, and eventually we need to write that into a field of several
7684 * possible lengths. The code below first zero-extends the value to 64
Adam Buchbinder6a6256f2016-02-23 15:34:30 -08007685 * bit (field_value), and then copies only the appropriate number of
Nadav Har'El49f705c2011-05-25 23:08:30 +03007686 * bits into the vmcs12 field.
7687 */
7688 u64 field_value = 0;
7689 struct x86_exception e;
7690
Kyle Hueyeb277562016-11-29 12:40:39 -08007691 if (!nested_vmx_check_permission(vcpu))
Nadav Har'El49f705c2011-05-25 23:08:30 +03007692 return 1;
7693
Kyle Huey6affcbe2016-11-29 12:40:40 -08007694 if (!nested_vmx_check_vmcs12(vcpu))
7695 return kvm_skip_emulated_instruction(vcpu);
Kyle Hueyeb277562016-11-29 12:40:39 -08007696
Nadav Har'El49f705c2011-05-25 23:08:30 +03007697 if (vmx_instruction_info & (1u << 10))
Nadav Amit27e6fb52014-06-18 17:19:26 +03007698 field_value = kvm_register_readl(vcpu,
Nadav Har'El49f705c2011-05-25 23:08:30 +03007699 (((vmx_instruction_info) >> 3) & 0xf));
7700 else {
7701 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007702 vmx_instruction_info, false, &gva))
Nadav Har'El49f705c2011-05-25 23:08:30 +03007703 return 1;
7704 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva,
Nadav Amit27e6fb52014-06-18 17:19:26 +03007705 &field_value, (is_64_bit_mode(vcpu) ? 8 : 4), &e)) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007706 kvm_inject_page_fault(vcpu, &e);
7707 return 1;
7708 }
7709 }
7710
7711
Nadav Amit27e6fb52014-06-18 17:19:26 +03007712 field = kvm_register_readl(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
Nadav Har'El49f705c2011-05-25 23:08:30 +03007713 if (vmcs_field_readonly(field)) {
7714 nested_vmx_failValid(vcpu,
7715 VMXERR_VMWRITE_READ_ONLY_VMCS_COMPONENT);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007716 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007717 }
7718
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007719 if (vmcs12_write_any(vcpu, field, field_value) < 0) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007720 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007721 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007722 }
7723
7724 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007725 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007726}
7727
Jim Mattsona8bc2842016-11-30 12:03:44 -08007728static void set_current_vmptr(struct vcpu_vmx *vmx, gpa_t vmptr)
7729{
7730 vmx->nested.current_vmptr = vmptr;
7731 if (enable_shadow_vmcs) {
7732 vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
7733 SECONDARY_EXEC_SHADOW_VMCS);
7734 vmcs_write64(VMCS_LINK_POINTER,
7735 __pa(vmx->vmcs01.shadow_vmcs));
7736 vmx->nested.sync_shadow_vmcs = true;
7737 }
7738}
7739
Nadav Har'El63846662011-05-25 23:07:29 +03007740/* Emulate the VMPTRLD instruction */
7741static int handle_vmptrld(struct kvm_vcpu *vcpu)
7742{
7743 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03007744 gpa_t vmptr;
Nadav Har'El63846662011-05-25 23:07:29 +03007745
7746 if (!nested_vmx_check_permission(vcpu))
7747 return 1;
7748
Radim Krčmářcbf71272017-05-19 15:48:51 +02007749 if (nested_vmx_get_vmptr(vcpu, &vmptr))
Nadav Har'El63846662011-05-25 23:07:29 +03007750 return 1;
7751
Radim Krčmářcbf71272017-05-19 15:48:51 +02007752 if (!PAGE_ALIGNED(vmptr) || (vmptr >> cpuid_maxphyaddr(vcpu))) {
7753 nested_vmx_failValid(vcpu, VMXERR_VMPTRLD_INVALID_ADDRESS);
7754 return kvm_skip_emulated_instruction(vcpu);
7755 }
7756
7757 if (vmptr == vmx->nested.vmxon_ptr) {
7758 nested_vmx_failValid(vcpu, VMXERR_VMPTRLD_VMXON_POINTER);
7759 return kvm_skip_emulated_instruction(vcpu);
7760 }
7761
Nadav Har'El63846662011-05-25 23:07:29 +03007762 if (vmx->nested.current_vmptr != vmptr) {
7763 struct vmcs12 *new_vmcs12;
7764 struct page *page;
David Hildenbrand5e2f30b2017-08-03 18:11:04 +02007765 page = kvm_vcpu_gpa_to_page(vcpu, vmptr);
7766 if (is_error_page(page)) {
Nadav Har'El63846662011-05-25 23:07:29 +03007767 nested_vmx_failInvalid(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007768 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03007769 }
7770 new_vmcs12 = kmap(page);
7771 if (new_vmcs12->revision_id != VMCS12_REVISION) {
7772 kunmap(page);
David Hildenbrand53a70da2017-08-03 18:11:05 +02007773 kvm_release_page_clean(page);
Nadav Har'El63846662011-05-25 23:07:29 +03007774 nested_vmx_failValid(vcpu,
7775 VMXERR_VMPTRLD_INCORRECT_VMCS_REVISION_ID);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007776 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03007777 }
Nadav Har'El63846662011-05-25 23:07:29 +03007778
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007779 nested_release_vmcs12(vmx);
David Matlack4f2777b2016-07-13 17:16:37 -07007780 /*
7781 * Load VMCS12 from guest memory since it is not already
7782 * cached.
7783 */
Paolo Bonzini9f744c52017-07-27 15:54:46 +02007784 memcpy(vmx->nested.cached_vmcs12, new_vmcs12, VMCS12_SIZE);
7785 kunmap(page);
David Hildenbrand53a70da2017-08-03 18:11:05 +02007786 kvm_release_page_clean(page);
Paolo Bonzini9f744c52017-07-27 15:54:46 +02007787
Jim Mattsona8bc2842016-11-30 12:03:44 -08007788 set_current_vmptr(vmx, vmptr);
Nadav Har'El63846662011-05-25 23:07:29 +03007789 }
7790
7791 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007792 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03007793}
7794
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007795/* Emulate the VMPTRST instruction */
7796static int handle_vmptrst(struct kvm_vcpu *vcpu)
7797{
7798 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7799 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7800 gva_t vmcs_gva;
7801 struct x86_exception e;
7802
7803 if (!nested_vmx_check_permission(vcpu))
7804 return 1;
7805
7806 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007807 vmx_instruction_info, true, &vmcs_gva))
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007808 return 1;
Jim Mattson70f3aac2017-04-26 08:53:46 -07007809 /* ok to use *_system, as hardware has verified cpl=0 */
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007810 if (kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, vmcs_gva,
7811 (void *)&to_vmx(vcpu)->nested.current_vmptr,
7812 sizeof(u64), &e)) {
7813 kvm_inject_page_fault(vcpu, &e);
7814 return 1;
7815 }
7816 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007817 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007818}
7819
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007820/* Emulate the INVEPT instruction */
7821static int handle_invept(struct kvm_vcpu *vcpu)
7822{
Wincy Vanb9c237b2015-02-03 23:56:30 +08007823 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007824 u32 vmx_instruction_info, types;
7825 unsigned long type;
7826 gva_t gva;
7827 struct x86_exception e;
7828 struct {
7829 u64 eptp, gpa;
7830 } operand;
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007831
Wincy Vanb9c237b2015-02-03 23:56:30 +08007832 if (!(vmx->nested.nested_vmx_secondary_ctls_high &
7833 SECONDARY_EXEC_ENABLE_EPT) ||
7834 !(vmx->nested.nested_vmx_ept_caps & VMX_EPT_INVEPT_BIT)) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007835 kvm_queue_exception(vcpu, UD_VECTOR);
7836 return 1;
7837 }
7838
7839 if (!nested_vmx_check_permission(vcpu))
7840 return 1;
7841
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007842 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Nadav Amit27e6fb52014-06-18 17:19:26 +03007843 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007844
Wincy Vanb9c237b2015-02-03 23:56:30 +08007845 types = (vmx->nested.nested_vmx_ept_caps >> VMX_EPT_EXTENT_SHIFT) & 6;
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007846
Jim Mattson85c856b2016-10-26 08:38:38 -07007847 if (type >= 32 || !(types & (1 << type))) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007848 nested_vmx_failValid(vcpu,
7849 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007850 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007851 }
7852
7853 /* According to the Intel VMX instruction reference, the memory
7854 * operand is read even if it isn't needed (e.g., for type==global)
7855 */
7856 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007857 vmx_instruction_info, false, &gva))
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007858 return 1;
7859 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &operand,
7860 sizeof(operand), &e)) {
7861 kvm_inject_page_fault(vcpu, &e);
7862 return 1;
7863 }
7864
7865 switch (type) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007866 case VMX_EPT_EXTENT_GLOBAL:
Bandan Das45e11812016-08-02 16:32:36 -04007867 /*
7868 * TODO: track mappings and invalidate
7869 * single context requests appropriately
7870 */
7871 case VMX_EPT_EXTENT_CONTEXT:
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007872 kvm_mmu_sync_roots(vcpu);
Liang Chen77c39132014-09-18 12:38:37 -04007873 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007874 nested_vmx_succeed(vcpu);
7875 break;
7876 default:
7877 BUG_ON(1);
7878 break;
7879 }
7880
Kyle Huey6affcbe2016-11-29 12:40:40 -08007881 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007882}
7883
Petr Matouseka642fc32014-09-23 20:22:30 +02007884static int handle_invvpid(struct kvm_vcpu *vcpu)
7885{
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007886 struct vcpu_vmx *vmx = to_vmx(vcpu);
7887 u32 vmx_instruction_info;
7888 unsigned long type, types;
7889 gva_t gva;
7890 struct x86_exception e;
Jim Mattson40352602017-06-28 09:37:37 -07007891 struct {
7892 u64 vpid;
7893 u64 gla;
7894 } operand;
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007895
7896 if (!(vmx->nested.nested_vmx_secondary_ctls_high &
7897 SECONDARY_EXEC_ENABLE_VPID) ||
7898 !(vmx->nested.nested_vmx_vpid_caps & VMX_VPID_INVVPID_BIT)) {
7899 kvm_queue_exception(vcpu, UD_VECTOR);
7900 return 1;
7901 }
7902
7903 if (!nested_vmx_check_permission(vcpu))
7904 return 1;
7905
7906 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7907 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
7908
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007909 types = (vmx->nested.nested_vmx_vpid_caps &
7910 VMX_VPID_EXTENT_SUPPORTED_MASK) >> 8;
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007911
Jim Mattson85c856b2016-10-26 08:38:38 -07007912 if (type >= 32 || !(types & (1 << type))) {
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007913 nested_vmx_failValid(vcpu,
7914 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007915 return kvm_skip_emulated_instruction(vcpu);
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007916 }
7917
7918 /* according to the intel vmx instruction reference, the memory
7919 * operand is read even if it isn't needed (e.g., for type==global)
7920 */
7921 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
7922 vmx_instruction_info, false, &gva))
7923 return 1;
Jim Mattson40352602017-06-28 09:37:37 -07007924 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &operand,
7925 sizeof(operand), &e)) {
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007926 kvm_inject_page_fault(vcpu, &e);
7927 return 1;
7928 }
Jim Mattson40352602017-06-28 09:37:37 -07007929 if (operand.vpid >> 16) {
7930 nested_vmx_failValid(vcpu,
7931 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
7932 return kvm_skip_emulated_instruction(vcpu);
7933 }
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007934
7935 switch (type) {
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007936 case VMX_VPID_EXTENT_INDIVIDUAL_ADDR:
Yu Zhangfd8cb432017-08-24 20:27:56 +08007937 if (is_noncanonical_address(operand.gla, vcpu)) {
Jim Mattson40352602017-06-28 09:37:37 -07007938 nested_vmx_failValid(vcpu,
7939 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
7940 return kvm_skip_emulated_instruction(vcpu);
7941 }
7942 /* fall through */
Paolo Bonzinief697a72016-03-18 16:58:38 +01007943 case VMX_VPID_EXTENT_SINGLE_CONTEXT:
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007944 case VMX_VPID_EXTENT_SINGLE_NON_GLOBAL:
Jim Mattson40352602017-06-28 09:37:37 -07007945 if (!operand.vpid) {
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007946 nested_vmx_failValid(vcpu,
7947 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007948 return kvm_skip_emulated_instruction(vcpu);
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007949 }
7950 break;
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007951 case VMX_VPID_EXTENT_ALL_CONTEXT:
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007952 break;
7953 default:
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007954 WARN_ON_ONCE(1);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007955 return kvm_skip_emulated_instruction(vcpu);
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007956 }
7957
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007958 __vmx_flush_tlb(vcpu, vmx->nested.vpid02);
7959 nested_vmx_succeed(vcpu);
7960
Kyle Huey6affcbe2016-11-29 12:40:40 -08007961 return kvm_skip_emulated_instruction(vcpu);
Petr Matouseka642fc32014-09-23 20:22:30 +02007962}
7963
Kai Huang843e4332015-01-28 10:54:28 +08007964static int handle_pml_full(struct kvm_vcpu *vcpu)
7965{
7966 unsigned long exit_qualification;
7967
7968 trace_kvm_pml_full(vcpu->vcpu_id);
7969
7970 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7971
7972 /*
7973 * PML buffer FULL happened while executing iret from NMI,
7974 * "blocked by NMI" bit has to be set before next VM entry.
7975 */
7976 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
Kai Huang843e4332015-01-28 10:54:28 +08007977 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
7978 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
7979 GUEST_INTR_STATE_NMI);
7980
7981 /*
7982 * PML buffer already flushed at beginning of VMEXIT. Nothing to do
7983 * here.., and there's no userspace involvement needed for PML.
7984 */
7985 return 1;
7986}
7987
Yunhong Jiang64672c92016-06-13 14:19:59 -07007988static int handle_preemption_timer(struct kvm_vcpu *vcpu)
7989{
7990 kvm_lapic_expired_hv_timer(vcpu);
7991 return 1;
7992}
7993
Bandan Das41ab9372017-08-03 15:54:43 -04007994static bool valid_ept_address(struct kvm_vcpu *vcpu, u64 address)
7995{
7996 struct vcpu_vmx *vmx = to_vmx(vcpu);
Bandan Das41ab9372017-08-03 15:54:43 -04007997 int maxphyaddr = cpuid_maxphyaddr(vcpu);
7998
7999 /* Check for memory type validity */
David Hildenbrandbb97a012017-08-10 23:15:28 +02008000 switch (address & VMX_EPTP_MT_MASK) {
8001 case VMX_EPTP_MT_UC:
Bandan Das41ab9372017-08-03 15:54:43 -04008002 if (!(vmx->nested.nested_vmx_ept_caps & VMX_EPTP_UC_BIT))
8003 return false;
8004 break;
David Hildenbrandbb97a012017-08-10 23:15:28 +02008005 case VMX_EPTP_MT_WB:
Bandan Das41ab9372017-08-03 15:54:43 -04008006 if (!(vmx->nested.nested_vmx_ept_caps & VMX_EPTP_WB_BIT))
8007 return false;
8008 break;
8009 default:
8010 return false;
8011 }
8012
David Hildenbrandbb97a012017-08-10 23:15:28 +02008013 /* only 4 levels page-walk length are valid */
8014 if ((address & VMX_EPTP_PWL_MASK) != VMX_EPTP_PWL_4)
Bandan Das41ab9372017-08-03 15:54:43 -04008015 return false;
8016
8017 /* Reserved bits should not be set */
8018 if (address >> maxphyaddr || ((address >> 7) & 0x1f))
8019 return false;
8020
8021 /* AD, if set, should be supported */
David Hildenbrandbb97a012017-08-10 23:15:28 +02008022 if (address & VMX_EPTP_AD_ENABLE_BIT) {
Bandan Das41ab9372017-08-03 15:54:43 -04008023 if (!(vmx->nested.nested_vmx_ept_caps & VMX_EPT_AD_BIT))
8024 return false;
8025 }
8026
8027 return true;
8028}
8029
8030static int nested_vmx_eptp_switching(struct kvm_vcpu *vcpu,
8031 struct vmcs12 *vmcs12)
8032{
8033 u32 index = vcpu->arch.regs[VCPU_REGS_RCX];
8034 u64 address;
8035 bool accessed_dirty;
8036 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
8037
8038 if (!nested_cpu_has_eptp_switching(vmcs12) ||
8039 !nested_cpu_has_ept(vmcs12))
8040 return 1;
8041
8042 if (index >= VMFUNC_EPTP_ENTRIES)
8043 return 1;
8044
8045
8046 if (kvm_vcpu_read_guest_page(vcpu, vmcs12->eptp_list_address >> PAGE_SHIFT,
8047 &address, index * 8, 8))
8048 return 1;
8049
David Hildenbrandbb97a012017-08-10 23:15:28 +02008050 accessed_dirty = !!(address & VMX_EPTP_AD_ENABLE_BIT);
Bandan Das41ab9372017-08-03 15:54:43 -04008051
8052 /*
8053 * If the (L2) guest does a vmfunc to the currently
8054 * active ept pointer, we don't have to do anything else
8055 */
8056 if (vmcs12->ept_pointer != address) {
8057 if (!valid_ept_address(vcpu, address))
8058 return 1;
8059
8060 kvm_mmu_unload(vcpu);
8061 mmu->ept_ad = accessed_dirty;
8062 mmu->base_role.ad_disabled = !accessed_dirty;
8063 vmcs12->ept_pointer = address;
8064 /*
8065 * TODO: Check what's the correct approach in case
8066 * mmu reload fails. Currently, we just let the next
8067 * reload potentially fail
8068 */
8069 kvm_mmu_reload(vcpu);
8070 }
8071
8072 return 0;
8073}
8074
Bandan Das2a499e42017-08-03 15:54:41 -04008075static int handle_vmfunc(struct kvm_vcpu *vcpu)
8076{
Bandan Das27c42a12017-08-03 15:54:42 -04008077 struct vcpu_vmx *vmx = to_vmx(vcpu);
8078 struct vmcs12 *vmcs12;
8079 u32 function = vcpu->arch.regs[VCPU_REGS_RAX];
8080
8081 /*
8082 * VMFUNC is only supported for nested guests, but we always enable the
8083 * secondary control for simplicity; for non-nested mode, fake that we
8084 * didn't by injecting #UD.
8085 */
8086 if (!is_guest_mode(vcpu)) {
8087 kvm_queue_exception(vcpu, UD_VECTOR);
8088 return 1;
8089 }
8090
8091 vmcs12 = get_vmcs12(vcpu);
8092 if ((vmcs12->vm_function_control & (1 << function)) == 0)
8093 goto fail;
Bandan Das41ab9372017-08-03 15:54:43 -04008094
8095 switch (function) {
8096 case 0:
8097 if (nested_vmx_eptp_switching(vcpu, vmcs12))
8098 goto fail;
8099 break;
8100 default:
8101 goto fail;
8102 }
8103 return kvm_skip_emulated_instruction(vcpu);
Bandan Das27c42a12017-08-03 15:54:42 -04008104
8105fail:
8106 nested_vmx_vmexit(vcpu, vmx->exit_reason,
8107 vmcs_read32(VM_EXIT_INTR_INFO),
8108 vmcs_readl(EXIT_QUALIFICATION));
Bandan Das2a499e42017-08-03 15:54:41 -04008109 return 1;
8110}
8111
Nadav Har'El0140cae2011-05-25 23:06:28 +03008112/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08008113 * The exit handlers return 1 if the exit was handled fully and guest execution
8114 * may resume. Otherwise they set the kvm_run parameter to indicate what needs
8115 * to be done to userspace and return 0.
8116 */
Mathias Krause772e0312012-08-30 01:30:19 +02008117static int (*const kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08008118 [EXIT_REASON_EXCEPTION_NMI] = handle_exception,
8119 [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
Avi Kivity988ad742007-02-12 00:54:36 -08008120 [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
Sheng Yangf08864b2008-05-15 18:23:25 +08008121 [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008122 [EXIT_REASON_IO_INSTRUCTION] = handle_io,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008123 [EXIT_REASON_CR_ACCESS] = handle_cr,
8124 [EXIT_REASON_DR_ACCESS] = handle_dr,
8125 [EXIT_REASON_CPUID] = handle_cpuid,
8126 [EXIT_REASON_MSR_READ] = handle_rdmsr,
8127 [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
8128 [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
8129 [EXIT_REASON_HLT] = handle_halt,
Gleb Natapovec25d5e2010-11-01 15:35:01 +02008130 [EXIT_REASON_INVD] = handle_invd,
Marcelo Tosattia7052892008-09-23 13:18:35 -03008131 [EXIT_REASON_INVLPG] = handle_invlpg,
Avi Kivityfee84b02011-11-10 14:57:25 +02008132 [EXIT_REASON_RDPMC] = handle_rdpmc,
Ingo Molnarc21415e2007-02-19 14:37:47 +02008133 [EXIT_REASON_VMCALL] = handle_vmcall,
Nadav Har'El27d6c862011-05-25 23:06:59 +03008134 [EXIT_REASON_VMCLEAR] = handle_vmclear,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03008135 [EXIT_REASON_VMLAUNCH] = handle_vmlaunch,
Nadav Har'El63846662011-05-25 23:07:29 +03008136 [EXIT_REASON_VMPTRLD] = handle_vmptrld,
Nadav Har'El6a4d7552011-05-25 23:08:00 +03008137 [EXIT_REASON_VMPTRST] = handle_vmptrst,
Nadav Har'El49f705c2011-05-25 23:08:30 +03008138 [EXIT_REASON_VMREAD] = handle_vmread,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03008139 [EXIT_REASON_VMRESUME] = handle_vmresume,
Nadav Har'El49f705c2011-05-25 23:08:30 +03008140 [EXIT_REASON_VMWRITE] = handle_vmwrite,
Nadav Har'Elec378ae2011-05-25 23:02:54 +03008141 [EXIT_REASON_VMOFF] = handle_vmoff,
8142 [EXIT_REASON_VMON] = handle_vmon,
Sheng Yangf78e0e22007-10-29 09:40:42 +08008143 [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
8144 [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
Yang Zhang83d4c282013-01-25 10:18:49 +08008145 [EXIT_REASON_APIC_WRITE] = handle_apic_write,
Yang Zhangc7c9c562013-01-25 10:18:51 +08008146 [EXIT_REASON_EOI_INDUCED] = handle_apic_eoi_induced,
Eddie Donge5edaa02007-11-11 12:28:35 +02008147 [EXIT_REASON_WBINVD] = handle_wbinvd,
Dexuan Cui2acf9232010-06-10 11:27:12 +08008148 [EXIT_REASON_XSETBV] = handle_xsetbv,
Izik Eidus37817f22008-03-24 23:14:53 +02008149 [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
Andi Kleena0861c02009-06-08 17:37:09 +08008150 [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
Marcelo Tosatti68f89402009-06-11 12:07:43 -03008151 [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
8152 [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08008153 [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04008154 [EXIT_REASON_MWAIT_INSTRUCTION] = handle_mwait,
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03008155 [EXIT_REASON_MONITOR_TRAP_FLAG] = handle_monitor_trap,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04008156 [EXIT_REASON_MONITOR_INSTRUCTION] = handle_monitor,
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03008157 [EXIT_REASON_INVEPT] = handle_invept,
Petr Matouseka642fc32014-09-23 20:22:30 +02008158 [EXIT_REASON_INVVPID] = handle_invvpid,
Jim Mattson45ec3682017-08-23 16:32:04 -07008159 [EXIT_REASON_RDRAND] = handle_invalid_op,
Jim Mattson75f4fc82017-08-23 16:32:03 -07008160 [EXIT_REASON_RDSEED] = handle_invalid_op,
Wanpeng Lif53cd632014-12-02 19:14:58 +08008161 [EXIT_REASON_XSAVES] = handle_xsaves,
8162 [EXIT_REASON_XRSTORS] = handle_xrstors,
Kai Huang843e4332015-01-28 10:54:28 +08008163 [EXIT_REASON_PML_FULL] = handle_pml_full,
Bandan Das2a499e42017-08-03 15:54:41 -04008164 [EXIT_REASON_VMFUNC] = handle_vmfunc,
Yunhong Jiang64672c92016-06-13 14:19:59 -07008165 [EXIT_REASON_PREEMPTION_TIMER] = handle_preemption_timer,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008166};
8167
8168static const int kvm_vmx_max_exit_handlers =
Robert P. J. Day50a34852007-06-03 13:35:29 -04008169 ARRAY_SIZE(kvm_vmx_exit_handlers);
Avi Kivity6aa8b732006-12-10 02:21:36 -08008170
Jan Kiszka908a7bd2013-02-18 11:21:16 +01008171static bool nested_vmx_exit_handled_io(struct kvm_vcpu *vcpu,
8172 struct vmcs12 *vmcs12)
8173{
8174 unsigned long exit_qualification;
8175 gpa_t bitmap, last_bitmap;
8176 unsigned int port;
8177 int size;
8178 u8 b;
8179
Jan Kiszka908a7bd2013-02-18 11:21:16 +01008180 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_IO_BITMAPS))
Zhihui Zhang2f0a6392013-12-30 15:56:29 -05008181 return nested_cpu_has(vmcs12, CPU_BASED_UNCOND_IO_EXITING);
Jan Kiszka908a7bd2013-02-18 11:21:16 +01008182
8183 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
8184
8185 port = exit_qualification >> 16;
8186 size = (exit_qualification & 7) + 1;
8187
8188 last_bitmap = (gpa_t)-1;
8189 b = -1;
8190
8191 while (size > 0) {
8192 if (port < 0x8000)
8193 bitmap = vmcs12->io_bitmap_a;
8194 else if (port < 0x10000)
8195 bitmap = vmcs12->io_bitmap_b;
8196 else
Joe Perches1d804d02015-03-30 16:46:09 -07008197 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01008198 bitmap += (port & 0x7fff) / 8;
8199
8200 if (last_bitmap != bitmap)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008201 if (kvm_vcpu_read_guest(vcpu, bitmap, &b, 1))
Joe Perches1d804d02015-03-30 16:46:09 -07008202 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01008203 if (b & (1 << (port & 7)))
Joe Perches1d804d02015-03-30 16:46:09 -07008204 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01008205
8206 port++;
8207 size--;
8208 last_bitmap = bitmap;
8209 }
8210
Joe Perches1d804d02015-03-30 16:46:09 -07008211 return false;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01008212}
8213
Nadav Har'El644d7112011-05-25 23:12:35 +03008214/*
8215 * Return 1 if we should exit from L2 to L1 to handle an MSR access access,
8216 * rather than handle it ourselves in L0. I.e., check whether L1 expressed
8217 * disinterest in the current event (read or write a specific MSR) by using an
8218 * MSR bitmap. This may be the case even when L0 doesn't use MSR bitmaps.
8219 */
8220static bool nested_vmx_exit_handled_msr(struct kvm_vcpu *vcpu,
8221 struct vmcs12 *vmcs12, u32 exit_reason)
8222{
8223 u32 msr_index = vcpu->arch.regs[VCPU_REGS_RCX];
8224 gpa_t bitmap;
8225
Jan Kiszkacbd29cb2013-02-11 12:19:28 +01008226 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
Joe Perches1d804d02015-03-30 16:46:09 -07008227 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008228
8229 /*
8230 * The MSR_BITMAP page is divided into four 1024-byte bitmaps,
8231 * for the four combinations of read/write and low/high MSR numbers.
8232 * First we need to figure out which of the four to use:
8233 */
8234 bitmap = vmcs12->msr_bitmap;
8235 if (exit_reason == EXIT_REASON_MSR_WRITE)
8236 bitmap += 2048;
8237 if (msr_index >= 0xc0000000) {
8238 msr_index -= 0xc0000000;
8239 bitmap += 1024;
8240 }
8241
8242 /* Then read the msr_index'th bit from this bitmap: */
8243 if (msr_index < 1024*8) {
8244 unsigned char b;
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008245 if (kvm_vcpu_read_guest(vcpu, bitmap + msr_index/8, &b, 1))
Joe Perches1d804d02015-03-30 16:46:09 -07008246 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008247 return 1 & (b >> (msr_index & 7));
8248 } else
Joe Perches1d804d02015-03-30 16:46:09 -07008249 return true; /* let L1 handle the wrong parameter */
Nadav Har'El644d7112011-05-25 23:12:35 +03008250}
8251
8252/*
8253 * Return 1 if we should exit from L2 to L1 to handle a CR access exit,
8254 * rather than handle it ourselves in L0. I.e., check if L1 wanted to
8255 * intercept (via guest_host_mask etc.) the current event.
8256 */
8257static bool nested_vmx_exit_handled_cr(struct kvm_vcpu *vcpu,
8258 struct vmcs12 *vmcs12)
8259{
8260 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
8261 int cr = exit_qualification & 15;
Jan H. Schönherre1d39b12017-05-20 13:22:56 +02008262 int reg;
8263 unsigned long val;
Nadav Har'El644d7112011-05-25 23:12:35 +03008264
8265 switch ((exit_qualification >> 4) & 3) {
8266 case 0: /* mov to cr */
Jan H. Schönherre1d39b12017-05-20 13:22:56 +02008267 reg = (exit_qualification >> 8) & 15;
8268 val = kvm_register_readl(vcpu, reg);
Nadav Har'El644d7112011-05-25 23:12:35 +03008269 switch (cr) {
8270 case 0:
8271 if (vmcs12->cr0_guest_host_mask &
8272 (val ^ vmcs12->cr0_read_shadow))
Joe Perches1d804d02015-03-30 16:46:09 -07008273 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008274 break;
8275 case 3:
8276 if ((vmcs12->cr3_target_count >= 1 &&
8277 vmcs12->cr3_target_value0 == val) ||
8278 (vmcs12->cr3_target_count >= 2 &&
8279 vmcs12->cr3_target_value1 == val) ||
8280 (vmcs12->cr3_target_count >= 3 &&
8281 vmcs12->cr3_target_value2 == val) ||
8282 (vmcs12->cr3_target_count >= 4 &&
8283 vmcs12->cr3_target_value3 == val))
Joe Perches1d804d02015-03-30 16:46:09 -07008284 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008285 if (nested_cpu_has(vmcs12, CPU_BASED_CR3_LOAD_EXITING))
Joe Perches1d804d02015-03-30 16:46:09 -07008286 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008287 break;
8288 case 4:
8289 if (vmcs12->cr4_guest_host_mask &
8290 (vmcs12->cr4_read_shadow ^ val))
Joe Perches1d804d02015-03-30 16:46:09 -07008291 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008292 break;
8293 case 8:
8294 if (nested_cpu_has(vmcs12, CPU_BASED_CR8_LOAD_EXITING))
Joe Perches1d804d02015-03-30 16:46:09 -07008295 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008296 break;
8297 }
8298 break;
8299 case 2: /* clts */
8300 if ((vmcs12->cr0_guest_host_mask & X86_CR0_TS) &&
8301 (vmcs12->cr0_read_shadow & X86_CR0_TS))
Joe Perches1d804d02015-03-30 16:46:09 -07008302 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008303 break;
8304 case 1: /* mov from cr */
8305 switch (cr) {
8306 case 3:
8307 if (vmcs12->cpu_based_vm_exec_control &
8308 CPU_BASED_CR3_STORE_EXITING)
Joe Perches1d804d02015-03-30 16:46:09 -07008309 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008310 break;
8311 case 8:
8312 if (vmcs12->cpu_based_vm_exec_control &
8313 CPU_BASED_CR8_STORE_EXITING)
Joe Perches1d804d02015-03-30 16:46:09 -07008314 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008315 break;
8316 }
8317 break;
8318 case 3: /* lmsw */
8319 /*
8320 * lmsw can change bits 1..3 of cr0, and only set bit 0 of
8321 * cr0. Other attempted changes are ignored, with no exit.
8322 */
Jan H. Schönherre1d39b12017-05-20 13:22:56 +02008323 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Nadav Har'El644d7112011-05-25 23:12:35 +03008324 if (vmcs12->cr0_guest_host_mask & 0xe &
8325 (val ^ vmcs12->cr0_read_shadow))
Joe Perches1d804d02015-03-30 16:46:09 -07008326 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008327 if ((vmcs12->cr0_guest_host_mask & 0x1) &&
8328 !(vmcs12->cr0_read_shadow & 0x1) &&
8329 (val & 0x1))
Joe Perches1d804d02015-03-30 16:46:09 -07008330 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008331 break;
8332 }
Joe Perches1d804d02015-03-30 16:46:09 -07008333 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008334}
8335
8336/*
8337 * Return 1 if we should exit from L2 to L1 to handle an exit, or 0 if we
8338 * should handle it ourselves in L0 (and then continue L2). Only call this
8339 * when in is_guest_mode (L2).
8340 */
Paolo Bonzini7313c692017-07-27 10:31:25 +02008341static bool nested_vmx_exit_reflected(struct kvm_vcpu *vcpu, u32 exit_reason)
Nadav Har'El644d7112011-05-25 23:12:35 +03008342{
Nadav Har'El644d7112011-05-25 23:12:35 +03008343 u32 intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
8344 struct vcpu_vmx *vmx = to_vmx(vcpu);
8345 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
8346
Jim Mattson4f350c62017-09-14 16:31:44 -07008347 if (vmx->nested.nested_run_pending)
8348 return false;
8349
8350 if (unlikely(vmx->fail)) {
8351 pr_info_ratelimited("%s failed vm entry %x\n", __func__,
8352 vmcs_read32(VM_INSTRUCTION_ERROR));
8353 return true;
8354 }
Jan Kiszka542060e2014-01-04 18:47:21 +01008355
David Matlackc9f04402017-08-01 14:00:40 -07008356 /*
8357 * The host physical addresses of some pages of guest memory
8358 * are loaded into VMCS02 (e.g. L1's Virtual APIC Page). The CPU
8359 * may write to these pages via their host physical address while
8360 * L2 is running, bypassing any address-translation-based dirty
8361 * tracking (e.g. EPT write protection).
8362 *
8363 * Mark them dirty on every exit from L2 to prevent them from
8364 * getting out of sync with dirty tracking.
8365 */
8366 nested_mark_vmcs12_pages_dirty(vcpu);
8367
Jim Mattson4f350c62017-09-14 16:31:44 -07008368 trace_kvm_nested_vmexit(kvm_rip_read(vcpu), exit_reason,
8369 vmcs_readl(EXIT_QUALIFICATION),
8370 vmx->idt_vectoring_info,
8371 intr_info,
8372 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
8373 KVM_ISA_VMX);
Nadav Har'El644d7112011-05-25 23:12:35 +03008374
8375 switch (exit_reason) {
8376 case EXIT_REASON_EXCEPTION_NMI:
Jim Mattsonef85b672016-12-12 11:01:37 -08008377 if (is_nmi(intr_info))
Joe Perches1d804d02015-03-30 16:46:09 -07008378 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008379 else if (is_page_fault(intr_info))
Wanpeng Li52a5c152017-07-13 18:30:42 -07008380 return !vmx->vcpu.arch.apf.host_apf_reason && enable_ept;
Anthoine Bourgeoise504c902013-11-13 11:45:37 +01008381 else if (is_no_device(intr_info) &&
Paolo Bonziniccf98442014-02-27 22:54:11 +01008382 !(vmcs12->guest_cr0 & X86_CR0_TS))
Joe Perches1d804d02015-03-30 16:46:09 -07008383 return false;
Jan Kiszka6f054852016-02-09 20:15:18 +01008384 else if (is_debug(intr_info) &&
8385 vcpu->guest_debug &
8386 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
8387 return false;
8388 else if (is_breakpoint(intr_info) &&
8389 vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
8390 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008391 return vmcs12->exception_bitmap &
8392 (1u << (intr_info & INTR_INFO_VECTOR_MASK));
8393 case EXIT_REASON_EXTERNAL_INTERRUPT:
Joe Perches1d804d02015-03-30 16:46:09 -07008394 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008395 case EXIT_REASON_TRIPLE_FAULT:
Joe Perches1d804d02015-03-30 16:46:09 -07008396 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008397 case EXIT_REASON_PENDING_INTERRUPT:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02008398 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_INTR_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03008399 case EXIT_REASON_NMI_WINDOW:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02008400 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_NMI_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03008401 case EXIT_REASON_TASK_SWITCH:
Joe Perches1d804d02015-03-30 16:46:09 -07008402 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008403 case EXIT_REASON_CPUID:
Joe Perches1d804d02015-03-30 16:46:09 -07008404 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008405 case EXIT_REASON_HLT:
8406 return nested_cpu_has(vmcs12, CPU_BASED_HLT_EXITING);
8407 case EXIT_REASON_INVD:
Joe Perches1d804d02015-03-30 16:46:09 -07008408 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008409 case EXIT_REASON_INVLPG:
8410 return nested_cpu_has(vmcs12, CPU_BASED_INVLPG_EXITING);
8411 case EXIT_REASON_RDPMC:
8412 return nested_cpu_has(vmcs12, CPU_BASED_RDPMC_EXITING);
Paolo Bonzinia5f46452017-03-30 11:55:32 +02008413 case EXIT_REASON_RDRAND:
8414 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_RDRAND);
8415 case EXIT_REASON_RDSEED:
8416 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_RDSEED);
Jan Kiszkab3a2a902015-03-23 19:27:19 +01008417 case EXIT_REASON_RDTSC: case EXIT_REASON_RDTSCP:
Nadav Har'El644d7112011-05-25 23:12:35 +03008418 return nested_cpu_has(vmcs12, CPU_BASED_RDTSC_EXITING);
8419 case EXIT_REASON_VMCALL: case EXIT_REASON_VMCLEAR:
8420 case EXIT_REASON_VMLAUNCH: case EXIT_REASON_VMPTRLD:
8421 case EXIT_REASON_VMPTRST: case EXIT_REASON_VMREAD:
8422 case EXIT_REASON_VMRESUME: case EXIT_REASON_VMWRITE:
8423 case EXIT_REASON_VMOFF: case EXIT_REASON_VMON:
Petr Matouseka642fc32014-09-23 20:22:30 +02008424 case EXIT_REASON_INVEPT: case EXIT_REASON_INVVPID:
Nadav Har'El644d7112011-05-25 23:12:35 +03008425 /*
8426 * VMX instructions trap unconditionally. This allows L1 to
8427 * emulate them for its L2 guest, i.e., allows 3-level nesting!
8428 */
Joe Perches1d804d02015-03-30 16:46:09 -07008429 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008430 case EXIT_REASON_CR_ACCESS:
8431 return nested_vmx_exit_handled_cr(vcpu, vmcs12);
8432 case EXIT_REASON_DR_ACCESS:
8433 return nested_cpu_has(vmcs12, CPU_BASED_MOV_DR_EXITING);
8434 case EXIT_REASON_IO_INSTRUCTION:
Jan Kiszka908a7bd2013-02-18 11:21:16 +01008435 return nested_vmx_exit_handled_io(vcpu, vmcs12);
Paolo Bonzini1b073042016-10-25 16:06:30 +02008436 case EXIT_REASON_GDTR_IDTR: case EXIT_REASON_LDTR_TR:
8437 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_DESC);
Nadav Har'El644d7112011-05-25 23:12:35 +03008438 case EXIT_REASON_MSR_READ:
8439 case EXIT_REASON_MSR_WRITE:
8440 return nested_vmx_exit_handled_msr(vcpu, vmcs12, exit_reason);
8441 case EXIT_REASON_INVALID_STATE:
Joe Perches1d804d02015-03-30 16:46:09 -07008442 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008443 case EXIT_REASON_MWAIT_INSTRUCTION:
8444 return nested_cpu_has(vmcs12, CPU_BASED_MWAIT_EXITING);
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03008445 case EXIT_REASON_MONITOR_TRAP_FLAG:
8446 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_TRAP_FLAG);
Nadav Har'El644d7112011-05-25 23:12:35 +03008447 case EXIT_REASON_MONITOR_INSTRUCTION:
8448 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_EXITING);
8449 case EXIT_REASON_PAUSE_INSTRUCTION:
8450 return nested_cpu_has(vmcs12, CPU_BASED_PAUSE_EXITING) ||
8451 nested_cpu_has2(vmcs12,
8452 SECONDARY_EXEC_PAUSE_LOOP_EXITING);
8453 case EXIT_REASON_MCE_DURING_VMENTRY:
Joe Perches1d804d02015-03-30 16:46:09 -07008454 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008455 case EXIT_REASON_TPR_BELOW_THRESHOLD:
Wanpeng Lia7c0b072014-08-21 19:46:50 +08008456 return nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW);
Nadav Har'El644d7112011-05-25 23:12:35 +03008457 case EXIT_REASON_APIC_ACCESS:
8458 return nested_cpu_has2(vmcs12,
8459 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
Wincy Van82f0dd42015-02-03 23:57:18 +08008460 case EXIT_REASON_APIC_WRITE:
Wincy Van608406e2015-02-03 23:57:51 +08008461 case EXIT_REASON_EOI_INDUCED:
8462 /* apic_write and eoi_induced should exit unconditionally. */
Joe Perches1d804d02015-03-30 16:46:09 -07008463 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008464 case EXIT_REASON_EPT_VIOLATION:
Nadav Har'El2b1be672013-08-05 11:07:19 +03008465 /*
8466 * L0 always deals with the EPT violation. If nested EPT is
8467 * used, and the nested mmu code discovers that the address is
8468 * missing in the guest EPT table (EPT12), the EPT violation
8469 * will be injected with nested_ept_inject_page_fault()
8470 */
Joe Perches1d804d02015-03-30 16:46:09 -07008471 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008472 case EXIT_REASON_EPT_MISCONFIG:
Nadav Har'El2b1be672013-08-05 11:07:19 +03008473 /*
8474 * L2 never uses directly L1's EPT, but rather L0's own EPT
8475 * table (shadow on EPT) or a merged EPT table that L0 built
8476 * (EPT on EPT). So any problems with the structure of the
8477 * table is L0's fault.
8478 */
Joe Perches1d804d02015-03-30 16:46:09 -07008479 return false;
Paolo Bonzini90a2db62017-07-27 13:22:13 +02008480 case EXIT_REASON_INVPCID:
8481 return
8482 nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_INVPCID) &&
8483 nested_cpu_has(vmcs12, CPU_BASED_INVLPG_EXITING);
Nadav Har'El644d7112011-05-25 23:12:35 +03008484 case EXIT_REASON_WBINVD:
8485 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_WBINVD_EXITING);
8486 case EXIT_REASON_XSETBV:
Joe Perches1d804d02015-03-30 16:46:09 -07008487 return true;
Wanpeng Li81dc01f2014-12-04 19:11:07 +08008488 case EXIT_REASON_XSAVES: case EXIT_REASON_XRSTORS:
8489 /*
8490 * This should never happen, since it is not possible to
8491 * set XSS to a non-zero value---neither in L1 nor in L2.
8492 * If if it were, XSS would have to be checked against
8493 * the XSS exit bitmap in vmcs12.
8494 */
8495 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_XSAVES);
Wanpeng Li55123e32016-07-06 18:29:58 +08008496 case EXIT_REASON_PREEMPTION_TIMER:
8497 return false;
Ladi Prosekab007cc2017-03-31 10:19:26 +02008498 case EXIT_REASON_PML_FULL:
Bandan Das03efce62017-05-05 15:25:15 -04008499 /* We emulate PML support to L1. */
Ladi Prosekab007cc2017-03-31 10:19:26 +02008500 return false;
Bandan Das2a499e42017-08-03 15:54:41 -04008501 case EXIT_REASON_VMFUNC:
8502 /* VM functions are emulated through L2->L0 vmexits. */
8503 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008504 default:
Joe Perches1d804d02015-03-30 16:46:09 -07008505 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008506 }
8507}
8508
Paolo Bonzini7313c692017-07-27 10:31:25 +02008509static int nested_vmx_reflect_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason)
8510{
8511 u32 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
8512
8513 /*
8514 * At this point, the exit interruption info in exit_intr_info
8515 * is only valid for EXCEPTION_NMI exits. For EXTERNAL_INTERRUPT
8516 * we need to query the in-kernel LAPIC.
8517 */
8518 WARN_ON(exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT);
8519 if ((exit_intr_info &
8520 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK)) ==
8521 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK)) {
8522 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
8523 vmcs12->vm_exit_intr_error_code =
8524 vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
8525 }
8526
8527 nested_vmx_vmexit(vcpu, exit_reason, exit_intr_info,
8528 vmcs_readl(EXIT_QUALIFICATION));
8529 return 1;
8530}
8531
Avi Kivity586f9602010-11-18 13:09:54 +02008532static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
8533{
8534 *info1 = vmcs_readl(EXIT_QUALIFICATION);
8535 *info2 = vmcs_read32(VM_EXIT_INTR_INFO);
8536}
8537
Kai Huanga3eaa862015-11-04 13:46:05 +08008538static void vmx_destroy_pml_buffer(struct vcpu_vmx *vmx)
Kai Huang843e4332015-01-28 10:54:28 +08008539{
Kai Huanga3eaa862015-11-04 13:46:05 +08008540 if (vmx->pml_pg) {
8541 __free_page(vmx->pml_pg);
8542 vmx->pml_pg = NULL;
8543 }
Kai Huang843e4332015-01-28 10:54:28 +08008544}
8545
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008546static void vmx_flush_pml_buffer(struct kvm_vcpu *vcpu)
Kai Huang843e4332015-01-28 10:54:28 +08008547{
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008548 struct vcpu_vmx *vmx = to_vmx(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08008549 u64 *pml_buf;
8550 u16 pml_idx;
8551
8552 pml_idx = vmcs_read16(GUEST_PML_INDEX);
8553
8554 /* Do nothing if PML buffer is empty */
8555 if (pml_idx == (PML_ENTITY_NUM - 1))
8556 return;
8557
8558 /* PML index always points to next available PML buffer entity */
8559 if (pml_idx >= PML_ENTITY_NUM)
8560 pml_idx = 0;
8561 else
8562 pml_idx++;
8563
8564 pml_buf = page_address(vmx->pml_pg);
8565 for (; pml_idx < PML_ENTITY_NUM; pml_idx++) {
8566 u64 gpa;
8567
8568 gpa = pml_buf[pml_idx];
8569 WARN_ON(gpa & (PAGE_SIZE - 1));
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008570 kvm_vcpu_mark_page_dirty(vcpu, gpa >> PAGE_SHIFT);
Kai Huang843e4332015-01-28 10:54:28 +08008571 }
8572
8573 /* reset PML index */
8574 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
8575}
8576
8577/*
8578 * Flush all vcpus' PML buffer and update logged GPAs to dirty_bitmap.
8579 * Called before reporting dirty_bitmap to userspace.
8580 */
8581static void kvm_flush_pml_buffers(struct kvm *kvm)
8582{
8583 int i;
8584 struct kvm_vcpu *vcpu;
8585 /*
8586 * We only need to kick vcpu out of guest mode here, as PML buffer
8587 * is flushed at beginning of all VMEXITs, and it's obvious that only
8588 * vcpus running in guest are possible to have unflushed GPAs in PML
8589 * buffer.
8590 */
8591 kvm_for_each_vcpu(i, vcpu, kvm)
8592 kvm_vcpu_kick(vcpu);
8593}
8594
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008595static void vmx_dump_sel(char *name, uint32_t sel)
8596{
8597 pr_err("%s sel=0x%04x, attr=0x%05x, limit=0x%08x, base=0x%016lx\n",
Chao Peng96794e42017-02-21 03:50:01 -05008598 name, vmcs_read16(sel),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008599 vmcs_read32(sel + GUEST_ES_AR_BYTES - GUEST_ES_SELECTOR),
8600 vmcs_read32(sel + GUEST_ES_LIMIT - GUEST_ES_SELECTOR),
8601 vmcs_readl(sel + GUEST_ES_BASE - GUEST_ES_SELECTOR));
8602}
8603
8604static void vmx_dump_dtsel(char *name, uint32_t limit)
8605{
8606 pr_err("%s limit=0x%08x, base=0x%016lx\n",
8607 name, vmcs_read32(limit),
8608 vmcs_readl(limit + GUEST_GDTR_BASE - GUEST_GDTR_LIMIT));
8609}
8610
8611static void dump_vmcs(void)
8612{
8613 u32 vmentry_ctl = vmcs_read32(VM_ENTRY_CONTROLS);
8614 u32 vmexit_ctl = vmcs_read32(VM_EXIT_CONTROLS);
8615 u32 cpu_based_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
8616 u32 pin_based_exec_ctrl = vmcs_read32(PIN_BASED_VM_EXEC_CONTROL);
8617 u32 secondary_exec_control = 0;
8618 unsigned long cr4 = vmcs_readl(GUEST_CR4);
Paolo Bonzinif3531052015-12-03 15:49:56 +01008619 u64 efer = vmcs_read64(GUEST_IA32_EFER);
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008620 int i, n;
8621
8622 if (cpu_has_secondary_exec_ctrls())
8623 secondary_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
8624
8625 pr_err("*** Guest State ***\n");
8626 pr_err("CR0: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
8627 vmcs_readl(GUEST_CR0), vmcs_readl(CR0_READ_SHADOW),
8628 vmcs_readl(CR0_GUEST_HOST_MASK));
8629 pr_err("CR4: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
8630 cr4, vmcs_readl(CR4_READ_SHADOW), vmcs_readl(CR4_GUEST_HOST_MASK));
8631 pr_err("CR3 = 0x%016lx\n", vmcs_readl(GUEST_CR3));
8632 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT) &&
8633 (cr4 & X86_CR4_PAE) && !(efer & EFER_LMA))
8634 {
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008635 pr_err("PDPTR0 = 0x%016llx PDPTR1 = 0x%016llx\n",
8636 vmcs_read64(GUEST_PDPTR0), vmcs_read64(GUEST_PDPTR1));
8637 pr_err("PDPTR2 = 0x%016llx PDPTR3 = 0x%016llx\n",
8638 vmcs_read64(GUEST_PDPTR2), vmcs_read64(GUEST_PDPTR3));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008639 }
8640 pr_err("RSP = 0x%016lx RIP = 0x%016lx\n",
8641 vmcs_readl(GUEST_RSP), vmcs_readl(GUEST_RIP));
8642 pr_err("RFLAGS=0x%08lx DR7 = 0x%016lx\n",
8643 vmcs_readl(GUEST_RFLAGS), vmcs_readl(GUEST_DR7));
8644 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
8645 vmcs_readl(GUEST_SYSENTER_ESP),
8646 vmcs_read32(GUEST_SYSENTER_CS), vmcs_readl(GUEST_SYSENTER_EIP));
8647 vmx_dump_sel("CS: ", GUEST_CS_SELECTOR);
8648 vmx_dump_sel("DS: ", GUEST_DS_SELECTOR);
8649 vmx_dump_sel("SS: ", GUEST_SS_SELECTOR);
8650 vmx_dump_sel("ES: ", GUEST_ES_SELECTOR);
8651 vmx_dump_sel("FS: ", GUEST_FS_SELECTOR);
8652 vmx_dump_sel("GS: ", GUEST_GS_SELECTOR);
8653 vmx_dump_dtsel("GDTR:", GUEST_GDTR_LIMIT);
8654 vmx_dump_sel("LDTR:", GUEST_LDTR_SELECTOR);
8655 vmx_dump_dtsel("IDTR:", GUEST_IDTR_LIMIT);
8656 vmx_dump_sel("TR: ", GUEST_TR_SELECTOR);
8657 if ((vmexit_ctl & (VM_EXIT_SAVE_IA32_PAT | VM_EXIT_SAVE_IA32_EFER)) ||
8658 (vmentry_ctl & (VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_IA32_EFER)))
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008659 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
8660 efer, vmcs_read64(GUEST_IA32_PAT));
8661 pr_err("DebugCtl = 0x%016llx DebugExceptions = 0x%016lx\n",
8662 vmcs_read64(GUEST_IA32_DEBUGCTL),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008663 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS));
8664 if (vmentry_ctl & VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008665 pr_err("PerfGlobCtl = 0x%016llx\n",
8666 vmcs_read64(GUEST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008667 if (vmentry_ctl & VM_ENTRY_LOAD_BNDCFGS)
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008668 pr_err("BndCfgS = 0x%016llx\n", vmcs_read64(GUEST_BNDCFGS));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008669 pr_err("Interruptibility = %08x ActivityState = %08x\n",
8670 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO),
8671 vmcs_read32(GUEST_ACTIVITY_STATE));
8672 if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY)
8673 pr_err("InterruptStatus = %04x\n",
8674 vmcs_read16(GUEST_INTR_STATUS));
8675
8676 pr_err("*** Host State ***\n");
8677 pr_err("RIP = 0x%016lx RSP = 0x%016lx\n",
8678 vmcs_readl(HOST_RIP), vmcs_readl(HOST_RSP));
8679 pr_err("CS=%04x SS=%04x DS=%04x ES=%04x FS=%04x GS=%04x TR=%04x\n",
8680 vmcs_read16(HOST_CS_SELECTOR), vmcs_read16(HOST_SS_SELECTOR),
8681 vmcs_read16(HOST_DS_SELECTOR), vmcs_read16(HOST_ES_SELECTOR),
8682 vmcs_read16(HOST_FS_SELECTOR), vmcs_read16(HOST_GS_SELECTOR),
8683 vmcs_read16(HOST_TR_SELECTOR));
8684 pr_err("FSBase=%016lx GSBase=%016lx TRBase=%016lx\n",
8685 vmcs_readl(HOST_FS_BASE), vmcs_readl(HOST_GS_BASE),
8686 vmcs_readl(HOST_TR_BASE));
8687 pr_err("GDTBase=%016lx IDTBase=%016lx\n",
8688 vmcs_readl(HOST_GDTR_BASE), vmcs_readl(HOST_IDTR_BASE));
8689 pr_err("CR0=%016lx CR3=%016lx CR4=%016lx\n",
8690 vmcs_readl(HOST_CR0), vmcs_readl(HOST_CR3),
8691 vmcs_readl(HOST_CR4));
8692 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
8693 vmcs_readl(HOST_IA32_SYSENTER_ESP),
8694 vmcs_read32(HOST_IA32_SYSENTER_CS),
8695 vmcs_readl(HOST_IA32_SYSENTER_EIP));
8696 if (vmexit_ctl & (VM_EXIT_LOAD_IA32_PAT | VM_EXIT_LOAD_IA32_EFER))
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008697 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
8698 vmcs_read64(HOST_IA32_EFER),
8699 vmcs_read64(HOST_IA32_PAT));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008700 if (vmexit_ctl & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008701 pr_err("PerfGlobCtl = 0x%016llx\n",
8702 vmcs_read64(HOST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008703
8704 pr_err("*** Control State ***\n");
8705 pr_err("PinBased=%08x CPUBased=%08x SecondaryExec=%08x\n",
8706 pin_based_exec_ctrl, cpu_based_exec_ctrl, secondary_exec_control);
8707 pr_err("EntryControls=%08x ExitControls=%08x\n", vmentry_ctl, vmexit_ctl);
8708 pr_err("ExceptionBitmap=%08x PFECmask=%08x PFECmatch=%08x\n",
8709 vmcs_read32(EXCEPTION_BITMAP),
8710 vmcs_read32(PAGE_FAULT_ERROR_CODE_MASK),
8711 vmcs_read32(PAGE_FAULT_ERROR_CODE_MATCH));
8712 pr_err("VMEntry: intr_info=%08x errcode=%08x ilen=%08x\n",
8713 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
8714 vmcs_read32(VM_ENTRY_EXCEPTION_ERROR_CODE),
8715 vmcs_read32(VM_ENTRY_INSTRUCTION_LEN));
8716 pr_err("VMExit: intr_info=%08x errcode=%08x ilen=%08x\n",
8717 vmcs_read32(VM_EXIT_INTR_INFO),
8718 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
8719 vmcs_read32(VM_EXIT_INSTRUCTION_LEN));
8720 pr_err(" reason=%08x qualification=%016lx\n",
8721 vmcs_read32(VM_EXIT_REASON), vmcs_readl(EXIT_QUALIFICATION));
8722 pr_err("IDTVectoring: info=%08x errcode=%08x\n",
8723 vmcs_read32(IDT_VECTORING_INFO_FIELD),
8724 vmcs_read32(IDT_VECTORING_ERROR_CODE));
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008725 pr_err("TSC Offset = 0x%016llx\n", vmcs_read64(TSC_OFFSET));
Haozhong Zhang8cfe9862015-10-20 15:39:12 +08008726 if (secondary_exec_control & SECONDARY_EXEC_TSC_SCALING)
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008727 pr_err("TSC Multiplier = 0x%016llx\n",
8728 vmcs_read64(TSC_MULTIPLIER));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008729 if (cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW)
8730 pr_err("TPR Threshold = 0x%02x\n", vmcs_read32(TPR_THRESHOLD));
8731 if (pin_based_exec_ctrl & PIN_BASED_POSTED_INTR)
8732 pr_err("PostedIntrVec = 0x%02x\n", vmcs_read16(POSTED_INTR_NV));
8733 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT))
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008734 pr_err("EPT pointer = 0x%016llx\n", vmcs_read64(EPT_POINTER));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008735 n = vmcs_read32(CR3_TARGET_COUNT);
8736 for (i = 0; i + 1 < n; i += 4)
8737 pr_err("CR3 target%u=%016lx target%u=%016lx\n",
8738 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2),
8739 i + 1, vmcs_readl(CR3_TARGET_VALUE0 + i * 2 + 2));
8740 if (i < n)
8741 pr_err("CR3 target%u=%016lx\n",
8742 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2));
8743 if (secondary_exec_control & SECONDARY_EXEC_PAUSE_LOOP_EXITING)
8744 pr_err("PLE Gap=%08x Window=%08x\n",
8745 vmcs_read32(PLE_GAP), vmcs_read32(PLE_WINDOW));
8746 if (secondary_exec_control & SECONDARY_EXEC_ENABLE_VPID)
8747 pr_err("Virtual processor ID = 0x%04x\n",
8748 vmcs_read16(VIRTUAL_PROCESSOR_ID));
8749}
8750
Avi Kivity6aa8b732006-12-10 02:21:36 -08008751/*
8752 * The guest has exited. See if we can fix it or if we need userspace
8753 * assistance.
8754 */
Avi Kivity851ba692009-08-24 11:10:17 +03008755static int vmx_handle_exit(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08008756{
Avi Kivity29bd8a72007-09-10 17:27:03 +03008757 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08008758 u32 exit_reason = vmx->exit_reason;
Avi Kivity1155f762007-11-22 11:30:47 +02008759 u32 vectoring_info = vmx->idt_vectoring_info;
Avi Kivity29bd8a72007-09-10 17:27:03 +03008760
Paolo Bonzini8b89fe12015-12-10 18:37:32 +01008761 trace_kvm_exit(exit_reason, vcpu, KVM_ISA_VMX);
8762
Kai Huang843e4332015-01-28 10:54:28 +08008763 /*
8764 * Flush logged GPAs PML buffer, this will make dirty_bitmap more
8765 * updated. Another good is, in kvm_vm_ioctl_get_dirty_log, before
8766 * querying dirty_bitmap, we only need to kick all vcpus out of guest
8767 * mode as if vcpus is in root mode, the PML buffer must has been
8768 * flushed already.
8769 */
8770 if (enable_pml)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008771 vmx_flush_pml_buffer(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08008772
Mohammed Gamal80ced182009-09-01 12:48:18 +02008773 /* If guest state is invalid, start emulating */
Gleb Natapov14168782013-01-21 15:36:49 +02008774 if (vmx->emulation_required)
Mohammed Gamal80ced182009-09-01 12:48:18 +02008775 return handle_invalid_guest_state(vcpu);
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01008776
Paolo Bonzini7313c692017-07-27 10:31:25 +02008777 if (is_guest_mode(vcpu) && nested_vmx_exit_reflected(vcpu, exit_reason))
8778 return nested_vmx_reflect_vmexit(vcpu, exit_reason);
Nadav Har'El644d7112011-05-25 23:12:35 +03008779
Mohammed Gamal51207022010-05-31 22:40:54 +03008780 if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008781 dump_vmcs();
Mohammed Gamal51207022010-05-31 22:40:54 +03008782 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
8783 vcpu->run->fail_entry.hardware_entry_failure_reason
8784 = exit_reason;
8785 return 0;
8786 }
8787
Avi Kivity29bd8a72007-09-10 17:27:03 +03008788 if (unlikely(vmx->fail)) {
Avi Kivity851ba692009-08-24 11:10:17 +03008789 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
8790 vcpu->run->fail_entry.hardware_entry_failure_reason
Avi Kivity29bd8a72007-09-10 17:27:03 +03008791 = vmcs_read32(VM_INSTRUCTION_ERROR);
8792 return 0;
8793 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08008794
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08008795 /*
8796 * Note:
8797 * Do not try to fix EXIT_REASON_EPT_MISCONFIG if it caused by
8798 * delivery event since it indicates guest is accessing MMIO.
8799 * The vm-exit can be triggered again after return to guest that
8800 * will cause infinite loop.
8801 */
Mike Dayd77c26f2007-10-08 09:02:08 -04008802 if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
Sheng Yang14394422008-04-28 12:24:45 +08008803 (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
Jan Kiszka60637aa2008-09-26 09:30:47 +02008804 exit_reason != EXIT_REASON_EPT_VIOLATION &&
Cao, Leib244c9f2016-07-15 13:54:04 +00008805 exit_reason != EXIT_REASON_PML_FULL &&
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08008806 exit_reason != EXIT_REASON_TASK_SWITCH)) {
8807 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
8808 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_DELIVERY_EV;
Paolo Bonzini70bcd702017-07-05 12:38:06 +02008809 vcpu->run->internal.ndata = 3;
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08008810 vcpu->run->internal.data[0] = vectoring_info;
8811 vcpu->run->internal.data[1] = exit_reason;
Paolo Bonzini70bcd702017-07-05 12:38:06 +02008812 vcpu->run->internal.data[2] = vcpu->arch.exit_qualification;
8813 if (exit_reason == EXIT_REASON_EPT_MISCONFIG) {
8814 vcpu->run->internal.ndata++;
8815 vcpu->run->internal.data[3] =
8816 vmcs_read64(GUEST_PHYSICAL_ADDRESS);
8817 }
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08008818 return 0;
8819 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008820
Avi Kivity6aa8b732006-12-10 02:21:36 -08008821 if (exit_reason < kvm_vmx_max_exit_handlers
8822 && kvm_vmx_exit_handlers[exit_reason])
Avi Kivity851ba692009-08-24 11:10:17 +03008823 return kvm_vmx_exit_handlers[exit_reason](vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08008824 else {
Radim Krčmář6c6c5e02017-01-13 18:59:04 +01008825 vcpu_unimpl(vcpu, "vmx: unexpected exit reason 0x%x\n",
8826 exit_reason);
Michael S. Tsirkin2bc19dc2014-09-18 16:21:16 +03008827 kvm_queue_exception(vcpu, UD_VECTOR);
8828 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08008829 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08008830}
8831
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008832static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08008833{
Wanpeng Lia7c0b072014-08-21 19:46:50 +08008834 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
8835
8836 if (is_guest_mode(vcpu) &&
8837 nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
8838 return;
8839
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008840 if (irr == -1 || tpr < irr) {
Yang, Sheng6e5d8652007-09-12 18:03:11 +08008841 vmcs_write32(TPR_THRESHOLD, 0);
8842 return;
8843 }
8844
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008845 vmcs_write32(TPR_THRESHOLD, irr);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08008846}
8847
Yang Zhang8d146952013-01-25 10:18:50 +08008848static void vmx_set_virtual_x2apic_mode(struct kvm_vcpu *vcpu, bool set)
8849{
8850 u32 sec_exec_control;
8851
Radim Krčmářdccbfcf2016-08-08 20:16:23 +02008852 /* Postpone execution until vmcs01 is the current VMCS. */
8853 if (is_guest_mode(vcpu)) {
8854 to_vmx(vcpu)->nested.change_vmcs01_virtual_x2apic_mode = true;
8855 return;
8856 }
8857
Wanpeng Lif6e90f92016-09-22 07:43:25 +08008858 if (!cpu_has_vmx_virtualize_x2apic_mode())
Yang Zhang8d146952013-01-25 10:18:50 +08008859 return;
8860
Paolo Bonzini35754c92015-07-29 12:05:37 +02008861 if (!cpu_need_tpr_shadow(vcpu))
Yang Zhang8d146952013-01-25 10:18:50 +08008862 return;
8863
8864 sec_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
8865
8866 if (set) {
8867 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
8868 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
8869 } else {
8870 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
8871 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
Jim Mattsonfb6c8192017-03-16 13:53:59 -07008872 vmx_flush_tlb_ept_only(vcpu);
Yang Zhang8d146952013-01-25 10:18:50 +08008873 }
8874 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, sec_exec_control);
8875
8876 vmx_set_msr_bitmap(vcpu);
8877}
8878
Tang Chen38b99172014-09-24 15:57:54 +08008879static void vmx_set_apic_access_page_addr(struct kvm_vcpu *vcpu, hpa_t hpa)
8880{
8881 struct vcpu_vmx *vmx = to_vmx(vcpu);
8882
8883 /*
8884 * Currently we do not handle the nested case where L2 has an
8885 * APIC access page of its own; that page is still pinned.
8886 * Hence, we skip the case where the VCPU is in guest mode _and_
8887 * L1 prepared an APIC access page for L2.
8888 *
8889 * For the case where L1 and L2 share the same APIC access page
8890 * (flexpriority=Y but SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES clear
8891 * in the vmcs12), this function will only update either the vmcs01
8892 * or the vmcs02. If the former, the vmcs02 will be updated by
8893 * prepare_vmcs02. If the latter, the vmcs01 will be updated in
8894 * the next L2->L1 exit.
8895 */
8896 if (!is_guest_mode(vcpu) ||
David Matlack4f2777b2016-07-13 17:16:37 -07008897 !nested_cpu_has2(get_vmcs12(&vmx->vcpu),
Jim Mattsonfb6c8192017-03-16 13:53:59 -07008898 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
Tang Chen38b99172014-09-24 15:57:54 +08008899 vmcs_write64(APIC_ACCESS_ADDR, hpa);
Jim Mattsonfb6c8192017-03-16 13:53:59 -07008900 vmx_flush_tlb_ept_only(vcpu);
8901 }
Tang Chen38b99172014-09-24 15:57:54 +08008902}
8903
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008904static void vmx_hwapic_isr_update(struct kvm_vcpu *vcpu, int max_isr)
Yang Zhangc7c9c562013-01-25 10:18:51 +08008905{
8906 u16 status;
8907 u8 old;
8908
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008909 if (max_isr == -1)
8910 max_isr = 0;
Yang Zhangc7c9c562013-01-25 10:18:51 +08008911
8912 status = vmcs_read16(GUEST_INTR_STATUS);
8913 old = status >> 8;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008914 if (max_isr != old) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08008915 status &= 0xff;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008916 status |= max_isr << 8;
Yang Zhangc7c9c562013-01-25 10:18:51 +08008917 vmcs_write16(GUEST_INTR_STATUS, status);
8918 }
8919}
8920
8921static void vmx_set_rvi(int vector)
8922{
8923 u16 status;
8924 u8 old;
8925
Wei Wang4114c272014-11-05 10:53:43 +08008926 if (vector == -1)
8927 vector = 0;
8928
Yang Zhangc7c9c562013-01-25 10:18:51 +08008929 status = vmcs_read16(GUEST_INTR_STATUS);
8930 old = (u8)status & 0xff;
8931 if ((u8)vector != old) {
8932 status &= ~0xff;
8933 status |= (u8)vector;
8934 vmcs_write16(GUEST_INTR_STATUS, status);
8935 }
8936}
8937
8938static void vmx_hwapic_irr_update(struct kvm_vcpu *vcpu, int max_irr)
8939{
Wanpeng Li963fee12014-07-17 19:03:00 +08008940 if (!is_guest_mode(vcpu)) {
8941 vmx_set_rvi(max_irr);
8942 return;
8943 }
8944
Wei Wang4114c272014-11-05 10:53:43 +08008945 if (max_irr == -1)
8946 return;
8947
Wanpeng Li963fee12014-07-17 19:03:00 +08008948 /*
Wei Wang4114c272014-11-05 10:53:43 +08008949 * In guest mode. If a vmexit is needed, vmx_check_nested_events
8950 * handles it.
8951 */
8952 if (nested_exit_on_intr(vcpu))
8953 return;
8954
8955 /*
8956 * Else, fall back to pre-APICv interrupt injection since L2
Wanpeng Li963fee12014-07-17 19:03:00 +08008957 * is run without virtual interrupt delivery.
8958 */
8959 if (!kvm_event_needs_reinjection(vcpu) &&
8960 vmx_interrupt_allowed(vcpu)) {
8961 kvm_queue_interrupt(vcpu, max_irr, false);
8962 vmx_inject_irq(vcpu);
8963 }
Yang Zhangc7c9c562013-01-25 10:18:51 +08008964}
8965
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01008966static int vmx_sync_pir_to_irr(struct kvm_vcpu *vcpu)
Paolo Bonzini810e6de2016-12-19 13:05:46 +01008967{
8968 struct vcpu_vmx *vmx = to_vmx(vcpu);
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01008969 int max_irr;
Paolo Bonzini810e6de2016-12-19 13:05:46 +01008970
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01008971 WARN_ON(!vcpu->arch.apicv_active);
8972 if (pi_test_on(&vmx->pi_desc)) {
8973 pi_clear_on(&vmx->pi_desc);
8974 /*
8975 * IOMMU can write to PIR.ON, so the barrier matters even on UP.
8976 * But on x86 this is just a compiler barrier anyway.
8977 */
8978 smp_mb__after_atomic();
8979 max_irr = kvm_apic_update_irr(vcpu, vmx->pi_desc.pir);
8980 } else {
8981 max_irr = kvm_lapic_find_highest_irr(vcpu);
8982 }
8983 vmx_hwapic_irr_update(vcpu, max_irr);
8984 return max_irr;
Paolo Bonzini810e6de2016-12-19 13:05:46 +01008985}
8986
Andrey Smetanin63086302015-11-10 15:36:32 +03008987static void vmx_load_eoi_exitmap(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap)
Yang Zhangc7c9c562013-01-25 10:18:51 +08008988{
Andrey Smetanind62caab2015-11-10 15:36:33 +03008989 if (!kvm_vcpu_apicv_active(vcpu))
Yang Zhang3d81bc72013-04-11 19:25:13 +08008990 return;
8991
Yang Zhangc7c9c562013-01-25 10:18:51 +08008992 vmcs_write64(EOI_EXIT_BITMAP0, eoi_exit_bitmap[0]);
8993 vmcs_write64(EOI_EXIT_BITMAP1, eoi_exit_bitmap[1]);
8994 vmcs_write64(EOI_EXIT_BITMAP2, eoi_exit_bitmap[2]);
8995 vmcs_write64(EOI_EXIT_BITMAP3, eoi_exit_bitmap[3]);
8996}
8997
Paolo Bonzini967235d2016-12-19 14:03:45 +01008998static void vmx_apicv_post_state_restore(struct kvm_vcpu *vcpu)
8999{
9000 struct vcpu_vmx *vmx = to_vmx(vcpu);
9001
9002 pi_clear_on(&vmx->pi_desc);
9003 memset(vmx->pi_desc.pir, 0, sizeof(vmx->pi_desc.pir));
9004}
9005
Avi Kivity51aa01d2010-07-20 14:31:20 +03009006static void vmx_complete_atomic_exit(struct vcpu_vmx *vmx)
Avi Kivitycf393f72008-07-01 16:20:21 +03009007{
Jim Mattson48ae0fb2017-05-22 09:48:33 -07009008 u32 exit_intr_info = 0;
9009 u16 basic_exit_reason = (u16)vmx->exit_reason;
Avi Kivity00eba012011-03-07 17:24:54 +02009010
Jim Mattson48ae0fb2017-05-22 09:48:33 -07009011 if (!(basic_exit_reason == EXIT_REASON_MCE_DURING_VMENTRY
9012 || basic_exit_reason == EXIT_REASON_EXCEPTION_NMI))
Avi Kivity00eba012011-03-07 17:24:54 +02009013 return;
9014
Jim Mattson48ae0fb2017-05-22 09:48:33 -07009015 if (!(vmx->exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY))
9016 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
9017 vmx->exit_intr_info = exit_intr_info;
Andi Kleena0861c02009-06-08 17:37:09 +08009018
Wanpeng Li1261bfa2017-07-13 18:30:40 -07009019 /* if exit due to PF check for async PF */
9020 if (is_page_fault(exit_intr_info))
9021 vmx->vcpu.arch.apf.host_apf_reason = kvm_read_and_reset_pf_reason();
9022
Andi Kleena0861c02009-06-08 17:37:09 +08009023 /* Handle machine checks before interrupts are enabled */
Jim Mattson48ae0fb2017-05-22 09:48:33 -07009024 if (basic_exit_reason == EXIT_REASON_MCE_DURING_VMENTRY ||
9025 is_machine_check(exit_intr_info))
Andi Kleena0861c02009-06-08 17:37:09 +08009026 kvm_machine_check();
9027
Gleb Natapov20f65982009-05-11 13:35:55 +03009028 /* We need to handle NMIs before interrupts are enabled */
Jim Mattsonef85b672016-12-12 11:01:37 -08009029 if (is_nmi(exit_intr_info)) {
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08009030 kvm_before_handle_nmi(&vmx->vcpu);
Gleb Natapov20f65982009-05-11 13:35:55 +03009031 asm("int $2");
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08009032 kvm_after_handle_nmi(&vmx->vcpu);
9033 }
Avi Kivity51aa01d2010-07-20 14:31:20 +03009034}
Gleb Natapov20f65982009-05-11 13:35:55 +03009035
Yang Zhanga547c6d2013-04-11 19:25:10 +08009036static void vmx_handle_external_intr(struct kvm_vcpu *vcpu)
9037{
9038 u32 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
9039
Yang Zhanga547c6d2013-04-11 19:25:10 +08009040 if ((exit_intr_info & (INTR_INFO_VALID_MASK | INTR_INFO_INTR_TYPE_MASK))
9041 == (INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR)) {
9042 unsigned int vector;
9043 unsigned long entry;
9044 gate_desc *desc;
9045 struct vcpu_vmx *vmx = to_vmx(vcpu);
9046#ifdef CONFIG_X86_64
9047 unsigned long tmp;
9048#endif
9049
9050 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
9051 desc = (gate_desc *)vmx->host_idt_base + vector;
Thomas Gleixner64b163f2017-08-28 08:47:37 +02009052 entry = gate_offset(desc);
Yang Zhanga547c6d2013-04-11 19:25:10 +08009053 asm volatile(
9054#ifdef CONFIG_X86_64
9055 "mov %%" _ASM_SP ", %[sp]\n\t"
9056 "and $0xfffffffffffffff0, %%" _ASM_SP "\n\t"
9057 "push $%c[ss]\n\t"
9058 "push %[sp]\n\t"
9059#endif
9060 "pushf\n\t"
Yang Zhanga547c6d2013-04-11 19:25:10 +08009061 __ASM_SIZE(push) " $%c[cs]\n\t"
9062 "call *%[entry]\n\t"
9063 :
9064#ifdef CONFIG_X86_64
Chris J Arges3f62de52016-01-22 15:44:38 -06009065 [sp]"=&r"(tmp),
Yang Zhanga547c6d2013-04-11 19:25:10 +08009066#endif
Josh Poimboeuff5caf622017-09-20 16:24:33 -05009067 ASM_CALL_CONSTRAINT
Yang Zhanga547c6d2013-04-11 19:25:10 +08009068 :
9069 [entry]"r"(entry),
9070 [ss]"i"(__KERNEL_DS),
9071 [cs]"i"(__KERNEL_CS)
9072 );
Paolo Bonzinif2485b32016-06-15 15:23:11 +02009073 }
Yang Zhanga547c6d2013-04-11 19:25:10 +08009074}
Josh Poimboeufc207aee2017-06-28 10:11:06 -05009075STACK_FRAME_NON_STANDARD(vmx_handle_external_intr);
Yang Zhanga547c6d2013-04-11 19:25:10 +08009076
Paolo Bonzini6d396b52015-04-01 14:25:33 +02009077static bool vmx_has_high_real_mode_segbase(void)
9078{
9079 return enable_unrestricted_guest || emulate_invalid_guest_state;
9080}
9081
Liu, Jinsongda8999d2014-02-24 10:55:46 +00009082static bool vmx_mpx_supported(void)
9083{
9084 return (vmcs_config.vmexit_ctrl & VM_EXIT_CLEAR_BNDCFGS) &&
9085 (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_BNDCFGS);
9086}
9087
Wanpeng Li55412b22014-12-02 19:21:30 +08009088static bool vmx_xsaves_supported(void)
9089{
9090 return vmcs_config.cpu_based_2nd_exec_ctrl &
9091 SECONDARY_EXEC_XSAVES;
9092}
9093
Avi Kivity51aa01d2010-07-20 14:31:20 +03009094static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
9095{
Avi Kivityc5ca8e52011-03-07 17:37:37 +02009096 u32 exit_intr_info;
Avi Kivity51aa01d2010-07-20 14:31:20 +03009097 bool unblock_nmi;
9098 u8 vector;
9099 bool idtv_info_valid;
9100
9101 idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Gleb Natapov20f65982009-05-11 13:35:55 +03009102
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02009103 if (vmx->loaded_vmcs->nmi_known_unmasked)
Paolo Bonzini2c828782017-03-27 14:37:28 +02009104 return;
9105 /*
9106 * Can't use vmx->exit_intr_info since we're not sure what
9107 * the exit reason is.
9108 */
9109 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
9110 unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
9111 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
9112 /*
9113 * SDM 3: 27.7.1.2 (September 2008)
9114 * Re-set bit "block by NMI" before VM entry if vmexit caused by
9115 * a guest IRET fault.
9116 * SDM 3: 23.2.2 (September 2008)
9117 * Bit 12 is undefined in any of the following cases:
9118 * If the VM exit sets the valid bit in the IDT-vectoring
9119 * information field.
9120 * If the VM exit is due to a double fault.
9121 */
9122 if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
9123 vector != DF_VECTOR && !idtv_info_valid)
9124 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
9125 GUEST_INTR_STATE_NMI);
9126 else
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02009127 vmx->loaded_vmcs->nmi_known_unmasked =
Paolo Bonzini2c828782017-03-27 14:37:28 +02009128 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
9129 & GUEST_INTR_STATE_NMI);
Avi Kivity51aa01d2010-07-20 14:31:20 +03009130}
9131
Jan Kiszka3ab66e82013-02-20 14:03:24 +01009132static void __vmx_complete_interrupts(struct kvm_vcpu *vcpu,
Avi Kivity83422e12010-07-20 14:43:23 +03009133 u32 idt_vectoring_info,
9134 int instr_len_field,
9135 int error_code_field)
Avi Kivity51aa01d2010-07-20 14:31:20 +03009136{
Avi Kivity51aa01d2010-07-20 14:31:20 +03009137 u8 vector;
9138 int type;
9139 bool idtv_info_valid;
9140
9141 idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Avi Kivity668f6122008-07-02 09:28:55 +03009142
Jan Kiszka3ab66e82013-02-20 14:03:24 +01009143 vcpu->arch.nmi_injected = false;
9144 kvm_clear_exception_queue(vcpu);
9145 kvm_clear_interrupt_queue(vcpu);
Gleb Natapov37b96e92009-03-30 16:03:13 +03009146
9147 if (!idtv_info_valid)
9148 return;
9149
Jan Kiszka3ab66e82013-02-20 14:03:24 +01009150 kvm_make_request(KVM_REQ_EVENT, vcpu);
Avi Kivity3842d132010-07-27 12:30:24 +03009151
Avi Kivity668f6122008-07-02 09:28:55 +03009152 vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
9153 type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
Gleb Natapov37b96e92009-03-30 16:03:13 +03009154
Gleb Natapov64a7ec02009-03-30 16:03:29 +03009155 switch (type) {
Gleb Natapov37b96e92009-03-30 16:03:13 +03009156 case INTR_TYPE_NMI_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01009157 vcpu->arch.nmi_injected = true;
Avi Kivity668f6122008-07-02 09:28:55 +03009158 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03009159 * SDM 3: 27.7.1.2 (September 2008)
Gleb Natapov37b96e92009-03-30 16:03:13 +03009160 * Clear bit "block by NMI" before VM entry if a NMI
9161 * delivery faulted.
Avi Kivity668f6122008-07-02 09:28:55 +03009162 */
Jan Kiszka3ab66e82013-02-20 14:03:24 +01009163 vmx_set_nmi_mask(vcpu, false);
Gleb Natapov37b96e92009-03-30 16:03:13 +03009164 break;
Gleb Natapov37b96e92009-03-30 16:03:13 +03009165 case INTR_TYPE_SOFT_EXCEPTION:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01009166 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03009167 /* fall through */
9168 case INTR_TYPE_HARD_EXCEPTION:
Avi Kivity35920a32008-07-03 14:50:12 +03009169 if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
Avi Kivity83422e12010-07-20 14:43:23 +03009170 u32 err = vmcs_read32(error_code_field);
Gleb Natapov851eb6672013-09-25 12:51:34 +03009171 kvm_requeue_exception_e(vcpu, vector, err);
Avi Kivity35920a32008-07-03 14:50:12 +03009172 } else
Gleb Natapov851eb6672013-09-25 12:51:34 +03009173 kvm_requeue_exception(vcpu, vector);
Gleb Natapov37b96e92009-03-30 16:03:13 +03009174 break;
Gleb Natapov66fd3f72009-05-11 13:35:50 +03009175 case INTR_TYPE_SOFT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01009176 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03009177 /* fall through */
Gleb Natapov37b96e92009-03-30 16:03:13 +03009178 case INTR_TYPE_EXT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01009179 kvm_queue_interrupt(vcpu, vector, type == INTR_TYPE_SOFT_INTR);
Gleb Natapov37b96e92009-03-30 16:03:13 +03009180 break;
9181 default:
9182 break;
Avi Kivityf7d92382008-07-03 16:14:28 +03009183 }
Avi Kivitycf393f72008-07-01 16:20:21 +03009184}
9185
Avi Kivity83422e12010-07-20 14:43:23 +03009186static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
9187{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01009188 __vmx_complete_interrupts(&vmx->vcpu, vmx->idt_vectoring_info,
Avi Kivity83422e12010-07-20 14:43:23 +03009189 VM_EXIT_INSTRUCTION_LEN,
9190 IDT_VECTORING_ERROR_CODE);
9191}
9192
Avi Kivityb463a6f2010-07-20 15:06:17 +03009193static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
9194{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01009195 __vmx_complete_interrupts(vcpu,
Avi Kivityb463a6f2010-07-20 15:06:17 +03009196 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
9197 VM_ENTRY_INSTRUCTION_LEN,
9198 VM_ENTRY_EXCEPTION_ERROR_CODE);
9199
9200 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
9201}
9202
Gleb Natapovd7cd9792011-10-05 14:01:23 +02009203static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
9204{
9205 int i, nr_msrs;
9206 struct perf_guest_switch_msr *msrs;
9207
9208 msrs = perf_guest_get_msrs(&nr_msrs);
9209
9210 if (!msrs)
9211 return;
9212
9213 for (i = 0; i < nr_msrs; i++)
9214 if (msrs[i].host == msrs[i].guest)
9215 clear_atomic_switch_msr(vmx, msrs[i].msr);
9216 else
9217 add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
9218 msrs[i].host);
9219}
9220
Jiang Biao33365e72016-11-03 15:03:37 +08009221static void vmx_arm_hv_timer(struct kvm_vcpu *vcpu)
Yunhong Jiang64672c92016-06-13 14:19:59 -07009222{
9223 struct vcpu_vmx *vmx = to_vmx(vcpu);
9224 u64 tscl;
9225 u32 delta_tsc;
9226
9227 if (vmx->hv_deadline_tsc == -1)
9228 return;
9229
9230 tscl = rdtsc();
9231 if (vmx->hv_deadline_tsc > tscl)
9232 /* sure to be 32 bit only because checked on set_hv_timer */
9233 delta_tsc = (u32)((vmx->hv_deadline_tsc - tscl) >>
9234 cpu_preemption_timer_multi);
9235 else
9236 delta_tsc = 0;
9237
9238 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, delta_tsc);
9239}
9240
Lai Jiangshana3b5ba42011-02-11 14:29:40 +08009241static void __noclone vmx_vcpu_run(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08009242{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04009243 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07009244 unsigned long debugctlmsr, cr3, cr4;
Avi Kivity104f2262010-11-18 13:12:52 +02009245
Avi Kivity104f2262010-11-18 13:12:52 +02009246 /* Don't enter VMX if guest state is invalid, let the exit handler
9247 start emulation until we arrive back to a valid state */
Gleb Natapov14168782013-01-21 15:36:49 +02009248 if (vmx->emulation_required)
Avi Kivity104f2262010-11-18 13:12:52 +02009249 return;
9250
Radim Krčmářa7653ec2014-08-21 18:08:07 +02009251 if (vmx->ple_window_dirty) {
9252 vmx->ple_window_dirty = false;
9253 vmcs_write32(PLE_WINDOW, vmx->ple_window);
9254 }
9255
Abel Gordon012f83c2013-04-18 14:39:25 +03009256 if (vmx->nested.sync_shadow_vmcs) {
9257 copy_vmcs12_to_shadow(vmx);
9258 vmx->nested.sync_shadow_vmcs = false;
9259 }
9260
Avi Kivity104f2262010-11-18 13:12:52 +02009261 if (test_bit(VCPU_REGS_RSP, (unsigned long *)&vcpu->arch.regs_dirty))
9262 vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
9263 if (test_bit(VCPU_REGS_RIP, (unsigned long *)&vcpu->arch.regs_dirty))
9264 vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
9265
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07009266 cr3 = __get_current_cr3_fast();
9267 if (unlikely(cr3 != vmx->host_state.vmcs_host_cr3)) {
9268 vmcs_writel(HOST_CR3, cr3);
9269 vmx->host_state.vmcs_host_cr3 = cr3;
9270 }
9271
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07009272 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07009273 if (unlikely(cr4 != vmx->host_state.vmcs_host_cr4)) {
9274 vmcs_writel(HOST_CR4, cr4);
9275 vmx->host_state.vmcs_host_cr4 = cr4;
9276 }
9277
Avi Kivity104f2262010-11-18 13:12:52 +02009278 /* When single-stepping over STI and MOV SS, we must clear the
9279 * corresponding interruptibility bits in the guest state. Otherwise
9280 * vmentry fails as it then expects bit 14 (BS) in pending debug
9281 * exceptions being set, but that's not correct for the guest debugging
9282 * case. */
9283 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
9284 vmx_set_interrupt_shadow(vcpu, 0);
9285
Paolo Bonzinib9dd21e2017-08-23 23:14:38 +02009286 if (static_cpu_has(X86_FEATURE_PKU) &&
9287 kvm_read_cr4_bits(vcpu, X86_CR4_PKE) &&
9288 vcpu->arch.pkru != vmx->host_pkru)
9289 __write_pkru(vcpu->arch.pkru);
Xiao Guangrong1be0e612016-03-22 16:51:18 +08009290
Gleb Natapovd7cd9792011-10-05 14:01:23 +02009291 atomic_switch_perf_msrs(vmx);
Gleb Natapov2a7921b2012-08-12 16:12:29 +03009292 debugctlmsr = get_debugctlmsr();
Gleb Natapovd7cd9792011-10-05 14:01:23 +02009293
Yunhong Jiang64672c92016-06-13 14:19:59 -07009294 vmx_arm_hv_timer(vcpu);
9295
Nadav Har'Eld462b812011-05-24 15:26:10 +03009296 vmx->__launched = vmx->loaded_vmcs->launched;
Avi Kivity104f2262010-11-18 13:12:52 +02009297 asm(
Avi Kivity6aa8b732006-12-10 02:21:36 -08009298 /* Store host registers */
Avi Kivityb188c81f2012-09-16 15:10:58 +03009299 "push %%" _ASM_DX "; push %%" _ASM_BP ";"
9300 "push %%" _ASM_CX " \n\t" /* placeholder for guest rcx */
9301 "push %%" _ASM_CX " \n\t"
9302 "cmp %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity313dbd42008-07-17 18:04:30 +03009303 "je 1f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03009304 "mov %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03009305 __ex(ASM_VMX_VMWRITE_RSP_RDX) "\n\t"
Avi Kivity313dbd42008-07-17 18:04:30 +03009306 "1: \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03009307 /* Reload cr2 if changed */
Avi Kivityb188c81f2012-09-16 15:10:58 +03009308 "mov %c[cr2](%0), %%" _ASM_AX " \n\t"
9309 "mov %%cr2, %%" _ASM_DX " \n\t"
9310 "cmp %%" _ASM_AX ", %%" _ASM_DX " \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03009311 "je 2f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03009312 "mov %%" _ASM_AX", %%cr2 \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03009313 "2: \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08009314 /* Check if vmlaunch of vmresume is needed */
Avi Kivitye08aa782007-11-15 18:06:18 +02009315 "cmpl $0, %c[launched](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08009316 /* Load guest registers. Don't clobber flags. */
Avi Kivityb188c81f2012-09-16 15:10:58 +03009317 "mov %c[rax](%0), %%" _ASM_AX " \n\t"
9318 "mov %c[rbx](%0), %%" _ASM_BX " \n\t"
9319 "mov %c[rdx](%0), %%" _ASM_DX " \n\t"
9320 "mov %c[rsi](%0), %%" _ASM_SI " \n\t"
9321 "mov %c[rdi](%0), %%" _ASM_DI " \n\t"
9322 "mov %c[rbp](%0), %%" _ASM_BP " \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08009323#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02009324 "mov %c[r8](%0), %%r8 \n\t"
9325 "mov %c[r9](%0), %%r9 \n\t"
9326 "mov %c[r10](%0), %%r10 \n\t"
9327 "mov %c[r11](%0), %%r11 \n\t"
9328 "mov %c[r12](%0), %%r12 \n\t"
9329 "mov %c[r13](%0), %%r13 \n\t"
9330 "mov %c[r14](%0), %%r14 \n\t"
9331 "mov %c[r15](%0), %%r15 \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08009332#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +03009333 "mov %c[rcx](%0), %%" _ASM_CX " \n\t" /* kills %0 (ecx) */
Avi Kivityc8019492008-07-14 14:44:59 +03009334
Avi Kivity6aa8b732006-12-10 02:21:36 -08009335 /* Enter guest mode */
Avi Kivity83287ea422012-09-16 15:10:57 +03009336 "jne 1f \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03009337 __ex(ASM_VMX_VMLAUNCH) "\n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03009338 "jmp 2f \n\t"
9339 "1: " __ex(ASM_VMX_VMRESUME) "\n\t"
9340 "2: "
Avi Kivity6aa8b732006-12-10 02:21:36 -08009341 /* Save guest registers, load host registers, keep flags */
Avi Kivityb188c81f2012-09-16 15:10:58 +03009342 "mov %0, %c[wordsize](%%" _ASM_SP ") \n\t"
Avi Kivity40712fa2011-01-06 18:09:12 +02009343 "pop %0 \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03009344 "mov %%" _ASM_AX ", %c[rax](%0) \n\t"
9345 "mov %%" _ASM_BX ", %c[rbx](%0) \n\t"
9346 __ASM_SIZE(pop) " %c[rcx](%0) \n\t"
9347 "mov %%" _ASM_DX ", %c[rdx](%0) \n\t"
9348 "mov %%" _ASM_SI ", %c[rsi](%0) \n\t"
9349 "mov %%" _ASM_DI ", %c[rdi](%0) \n\t"
9350 "mov %%" _ASM_BP ", %c[rbp](%0) \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08009351#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02009352 "mov %%r8, %c[r8](%0) \n\t"
9353 "mov %%r9, %c[r9](%0) \n\t"
9354 "mov %%r10, %c[r10](%0) \n\t"
9355 "mov %%r11, %c[r11](%0) \n\t"
9356 "mov %%r12, %c[r12](%0) \n\t"
9357 "mov %%r13, %c[r13](%0) \n\t"
9358 "mov %%r14, %c[r14](%0) \n\t"
9359 "mov %%r15, %c[r15](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08009360#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +03009361 "mov %%cr2, %%" _ASM_AX " \n\t"
9362 "mov %%" _ASM_AX ", %c[cr2](%0) \n\t"
Avi Kivityc8019492008-07-14 14:44:59 +03009363
Avi Kivityb188c81f2012-09-16 15:10:58 +03009364 "pop %%" _ASM_BP "; pop %%" _ASM_DX " \n\t"
Avi Kivitye08aa782007-11-15 18:06:18 +02009365 "setbe %c[fail](%0) \n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03009366 ".pushsection .rodata \n\t"
9367 ".global vmx_return \n\t"
9368 "vmx_return: " _ASM_PTR " 2b \n\t"
9369 ".popsection"
Avi Kivitye08aa782007-11-15 18:06:18 +02009370 : : "c"(vmx), "d"((unsigned long)HOST_RSP),
Nadav Har'Eld462b812011-05-24 15:26:10 +03009371 [launched]"i"(offsetof(struct vcpu_vmx, __launched)),
Avi Kivitye08aa782007-11-15 18:06:18 +02009372 [fail]"i"(offsetof(struct vcpu_vmx, fail)),
Avi Kivity313dbd42008-07-17 18:04:30 +03009373 [host_rsp]"i"(offsetof(struct vcpu_vmx, host_rsp)),
Zhang Xiantaoad312c72007-12-13 23:50:52 +08009374 [rax]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RAX])),
9375 [rbx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBX])),
9376 [rcx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RCX])),
9377 [rdx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDX])),
9378 [rsi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RSI])),
9379 [rdi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDI])),
9380 [rbp]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBP])),
Avi Kivity05b3e0c2006-12-13 00:33:45 -08009381#ifdef CONFIG_X86_64
Zhang Xiantaoad312c72007-12-13 23:50:52 +08009382 [r8]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R8])),
9383 [r9]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R9])),
9384 [r10]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R10])),
9385 [r11]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R11])),
9386 [r12]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R12])),
9387 [r13]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R13])),
9388 [r14]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R14])),
9389 [r15]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R15])),
Avi Kivity6aa8b732006-12-10 02:21:36 -08009390#endif
Avi Kivity40712fa2011-01-06 18:09:12 +02009391 [cr2]"i"(offsetof(struct vcpu_vmx, vcpu.arch.cr2)),
9392 [wordsize]"i"(sizeof(ulong))
Laurent Vivierc2036302007-10-25 14:18:52 +02009393 : "cc", "memory"
9394#ifdef CONFIG_X86_64
Avi Kivityb188c81f2012-09-16 15:10:58 +03009395 , "rax", "rbx", "rdi", "rsi"
Laurent Vivierc2036302007-10-25 14:18:52 +02009396 , "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
Avi Kivityb188c81f2012-09-16 15:10:58 +03009397#else
9398 , "eax", "ebx", "edi", "esi"
Laurent Vivierc2036302007-10-25 14:18:52 +02009399#endif
9400 );
Avi Kivity6aa8b732006-12-10 02:21:36 -08009401
Gleb Natapov2a7921b2012-08-12 16:12:29 +03009402 /* MSR_IA32_DEBUGCTLMSR is zeroed on vmexit. Restore it if needed */
9403 if (debugctlmsr)
9404 update_debugctlmsr(debugctlmsr);
9405
Avi Kivityaa67f602012-08-01 16:48:03 +03009406#ifndef CONFIG_X86_64
9407 /*
9408 * The sysexit path does not restore ds/es, so we must set them to
9409 * a reasonable value ourselves.
9410 *
9411 * We can't defer this to vmx_load_host_state() since that function
9412 * may be executed in interrupt context, which saves and restore segments
9413 * around it, nullifying its effect.
9414 */
9415 loadsegment(ds, __USER_DS);
9416 loadsegment(es, __USER_DS);
9417#endif
9418
Avi Kivity6de4f3a2009-05-31 22:58:47 +03009419 vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)
Avi Kivity6de12732011-03-07 12:51:22 +02009420 | (1 << VCPU_EXREG_RFLAGS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02009421 | (1 << VCPU_EXREG_PDPTR)
Avi Kivity2fb92db2011-04-27 19:42:18 +03009422 | (1 << VCPU_EXREG_SEGMENTS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02009423 | (1 << VCPU_EXREG_CR3));
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03009424 vcpu->arch.regs_dirty = 0;
9425
Gleb Natapove0b890d2013-09-25 12:51:33 +03009426 /*
Xiao Guangrong1be0e612016-03-22 16:51:18 +08009427 * eager fpu is enabled if PKEY is supported and CR4 is switched
9428 * back on host, so it is safe to read guest PKRU from current
9429 * XSAVE.
9430 */
Paolo Bonzinib9dd21e2017-08-23 23:14:38 +02009431 if (static_cpu_has(X86_FEATURE_PKU) &&
9432 kvm_read_cr4_bits(vcpu, X86_CR4_PKE)) {
9433 vcpu->arch.pkru = __read_pkru();
9434 if (vcpu->arch.pkru != vmx->host_pkru)
Xiao Guangrong1be0e612016-03-22 16:51:18 +08009435 __write_pkru(vmx->host_pkru);
Xiao Guangrong1be0e612016-03-22 16:51:18 +08009436 }
9437
9438 /*
Gleb Natapove0b890d2013-09-25 12:51:33 +03009439 * the KVM_REQ_EVENT optimization bit is only on for one entry, and if
9440 * we did not inject a still-pending event to L1 now because of
9441 * nested_run_pending, we need to re-enable this bit.
9442 */
9443 if (vmx->nested.nested_run_pending)
9444 kvm_make_request(KVM_REQ_EVENT, vcpu);
9445
9446 vmx->nested.nested_run_pending = 0;
Jim Mattsonb060ca32017-09-14 16:31:42 -07009447 vmx->idt_vectoring_info = 0;
9448
9449 vmx->exit_reason = vmx->fail ? 0xdead : vmcs_read32(VM_EXIT_REASON);
9450 if (vmx->fail || (vmx->exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY))
9451 return;
9452
9453 vmx->loaded_vmcs->launched = 1;
9454 vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
Gleb Natapove0b890d2013-09-25 12:51:33 +03009455
Avi Kivity51aa01d2010-07-20 14:31:20 +03009456 vmx_complete_atomic_exit(vmx);
9457 vmx_recover_nmi_blocking(vmx);
Avi Kivitycf393f72008-07-01 16:20:21 +03009458 vmx_complete_interrupts(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08009459}
Josh Poimboeufc207aee2017-06-28 10:11:06 -05009460STACK_FRAME_NON_STANDARD(vmx_vcpu_run);
Avi Kivity6aa8b732006-12-10 02:21:36 -08009461
David Hildenbrand1279a6b12017-03-20 10:00:08 +01009462static void vmx_switch_vmcs(struct kvm_vcpu *vcpu, struct loaded_vmcs *vmcs)
Paolo Bonzini4fa77342014-07-17 12:25:16 +02009463{
9464 struct vcpu_vmx *vmx = to_vmx(vcpu);
9465 int cpu;
9466
David Hildenbrand1279a6b12017-03-20 10:00:08 +01009467 if (vmx->loaded_vmcs == vmcs)
Paolo Bonzini4fa77342014-07-17 12:25:16 +02009468 return;
9469
9470 cpu = get_cpu();
David Hildenbrand1279a6b12017-03-20 10:00:08 +01009471 vmx->loaded_vmcs = vmcs;
Paolo Bonzini4fa77342014-07-17 12:25:16 +02009472 vmx_vcpu_put(vcpu);
9473 vmx_vcpu_load(vcpu, cpu);
9474 vcpu->cpu = cpu;
9475 put_cpu();
9476}
9477
Jim Mattson2f1fe812016-07-08 15:36:06 -07009478/*
9479 * Ensure that the current vmcs of the logical processor is the
9480 * vmcs01 of the vcpu before calling free_nested().
9481 */
9482static void vmx_free_vcpu_nested(struct kvm_vcpu *vcpu)
9483{
9484 struct vcpu_vmx *vmx = to_vmx(vcpu);
9485 int r;
9486
9487 r = vcpu_load(vcpu);
9488 BUG_ON(r);
David Hildenbrand1279a6b12017-03-20 10:00:08 +01009489 vmx_switch_vmcs(vcpu, &vmx->vmcs01);
Jim Mattson2f1fe812016-07-08 15:36:06 -07009490 free_nested(vmx);
9491 vcpu_put(vcpu);
9492}
9493
Avi Kivity6aa8b732006-12-10 02:21:36 -08009494static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
9495{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009496 struct vcpu_vmx *vmx = to_vmx(vcpu);
9497
Kai Huang843e4332015-01-28 10:54:28 +08009498 if (enable_pml)
Kai Huanga3eaa862015-11-04 13:46:05 +08009499 vmx_destroy_pml_buffer(vmx);
Wanpeng Li991e7a02015-09-16 17:30:05 +08009500 free_vpid(vmx->vpid);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02009501 leave_guest_mode(vcpu);
Jim Mattson2f1fe812016-07-08 15:36:06 -07009502 vmx_free_vcpu_nested(vcpu);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02009503 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009504 kfree(vmx->guest_msrs);
9505 kvm_vcpu_uninit(vcpu);
Rusty Russella4770342007-08-01 14:46:11 +10009506 kmem_cache_free(kvm_vcpu_cache, vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08009507}
9508
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009509static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
Avi Kivity6aa8b732006-12-10 02:21:36 -08009510{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009511 int err;
Rusty Russellc16f8622007-07-30 21:12:19 +10009512 struct vcpu_vmx *vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
Avi Kivity15ad7142007-07-11 18:17:21 +03009513 int cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08009514
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04009515 if (!vmx)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009516 return ERR_PTR(-ENOMEM);
9517
Wanpeng Li991e7a02015-09-16 17:30:05 +08009518 vmx->vpid = allocate_vpid();
Sheng Yang2384d2b2008-01-17 15:14:33 +08009519
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009520 err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
9521 if (err)
9522 goto free_vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08009523
Peter Feiner4e595162016-07-07 14:49:58 -07009524 err = -ENOMEM;
9525
9526 /*
9527 * If PML is turned on, failure on enabling PML just results in failure
9528 * of creating the vcpu, therefore we can simplify PML logic (by
9529 * avoiding dealing with cases, such as enabling PML partially on vcpus
9530 * for the guest, etc.
9531 */
9532 if (enable_pml) {
9533 vmx->pml_pg = alloc_page(GFP_KERNEL | __GFP_ZERO);
9534 if (!vmx->pml_pg)
9535 goto uninit_vcpu;
9536 }
9537
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04009538 vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
Paolo Bonzini03916db2014-07-24 14:21:57 +02009539 BUILD_BUG_ON(ARRAY_SIZE(vmx_msr_index) * sizeof(vmx->guest_msrs[0])
9540 > PAGE_SIZE);
Nadav Amit0123be42014-07-24 15:06:56 +03009541
Peter Feiner4e595162016-07-07 14:49:58 -07009542 if (!vmx->guest_msrs)
9543 goto free_pml;
Ingo Molnar965b58a2007-01-05 16:36:23 -08009544
Nadav Har'Eld462b812011-05-24 15:26:10 +03009545 vmx->loaded_vmcs = &vmx->vmcs01;
9546 vmx->loaded_vmcs->vmcs = alloc_vmcs();
Jim Mattson355f4fb2016-10-28 08:29:39 -07009547 vmx->loaded_vmcs->shadow_vmcs = NULL;
Nadav Har'Eld462b812011-05-24 15:26:10 +03009548 if (!vmx->loaded_vmcs->vmcs)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009549 goto free_msrs;
Nadav Har'Eld462b812011-05-24 15:26:10 +03009550 loaded_vmcs_init(vmx->loaded_vmcs);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04009551
Avi Kivity15ad7142007-07-11 18:17:21 +03009552 cpu = get_cpu();
9553 vmx_vcpu_load(&vmx->vcpu, cpu);
Zachary Amsdene48672f2010-08-19 22:07:23 -10009554 vmx->vcpu.cpu = cpu;
Rusty Russell8b9cf982007-07-30 16:31:43 +10009555 err = vmx_vcpu_setup(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009556 vmx_vcpu_put(&vmx->vcpu);
Avi Kivity15ad7142007-07-11 18:17:21 +03009557 put_cpu();
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009558 if (err)
9559 goto free_vmcs;
Paolo Bonzini35754c92015-07-29 12:05:37 +02009560 if (cpu_need_virtualize_apic_accesses(&vmx->vcpu)) {
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02009561 err = alloc_apic_access_page(kvm);
9562 if (err)
Marcelo Tosatti5e4a0b32008-02-14 21:21:43 -02009563 goto free_vmcs;
Jan Kiszkaa63cb562013-04-08 11:07:46 +02009564 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08009565
Sheng Yangb927a3c2009-07-21 10:42:48 +08009566 if (enable_ept) {
9567 if (!kvm->arch.ept_identity_map_addr)
9568 kvm->arch.ept_identity_map_addr =
9569 VMX_EPT_IDENTITY_PAGETABLE_ADDR;
Tang Chenf51770e2014-09-16 18:41:59 +08009570 err = init_rmode_identity_map(kvm);
9571 if (err)
Gleb Natapov93ea5382011-02-21 12:07:59 +02009572 goto free_vmcs;
Sheng Yangb927a3c2009-07-21 10:42:48 +08009573 }
Sheng Yangb7ebfb02008-04-25 21:44:52 +08009574
Wanpeng Li5c614b32015-10-13 09:18:36 -07009575 if (nested) {
Wincy Vanb9c237b2015-02-03 23:56:30 +08009576 nested_vmx_setup_ctls_msrs(vmx);
Wanpeng Li5c614b32015-10-13 09:18:36 -07009577 vmx->nested.vpid02 = allocate_vpid();
9578 }
Wincy Vanb9c237b2015-02-03 23:56:30 +08009579
Wincy Van705699a2015-02-03 23:58:17 +08009580 vmx->nested.posted_intr_nv = -1;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03009581 vmx->nested.current_vmptr = -1ull;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03009582
Haozhong Zhang37e4c992016-06-22 14:59:55 +08009583 vmx->msr_ia32_feature_control_valid_bits = FEATURE_CONTROL_LOCKED;
9584
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009585 return &vmx->vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08009586
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009587free_vmcs:
Wanpeng Li5c614b32015-10-13 09:18:36 -07009588 free_vpid(vmx->nested.vpid02);
Xiao Guangrong5f3fbc32012-05-14 14:58:58 +08009589 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009590free_msrs:
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009591 kfree(vmx->guest_msrs);
Peter Feiner4e595162016-07-07 14:49:58 -07009592free_pml:
9593 vmx_destroy_pml_buffer(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009594uninit_vcpu:
9595 kvm_vcpu_uninit(&vmx->vcpu);
9596free_vcpu:
Wanpeng Li991e7a02015-09-16 17:30:05 +08009597 free_vpid(vmx->vpid);
Rusty Russella4770342007-08-01 14:46:11 +10009598 kmem_cache_free(kvm_vcpu_cache, vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009599 return ERR_PTR(err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08009600}
9601
Yang, Sheng002c7f72007-07-31 14:23:01 +03009602static void __init vmx_check_processor_compat(void *rtn)
9603{
9604 struct vmcs_config vmcs_conf;
9605
9606 *(int *)rtn = 0;
9607 if (setup_vmcs_config(&vmcs_conf) < 0)
9608 *(int *)rtn = -EIO;
9609 if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
9610 printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
9611 smp_processor_id());
9612 *(int *)rtn = -EIO;
9613 }
9614}
9615
Sheng Yang4b12f0d2009-04-27 20:35:42 +08009616static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
Sheng Yang64d4d522008-10-09 16:01:57 +08009617{
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009618 u8 cache;
9619 u64 ipat = 0;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08009620
Sheng Yang522c68c2009-04-27 20:35:43 +08009621 /* For VT-d and EPT combination
Paolo Bonzini606decd2015-10-01 13:12:47 +02009622 * 1. MMIO: always map as UC
Sheng Yang522c68c2009-04-27 20:35:43 +08009623 * 2. EPT with VT-d:
9624 * a. VT-d without snooping control feature: can't guarantee the
Paolo Bonzini606decd2015-10-01 13:12:47 +02009625 * result, try to trust guest.
Sheng Yang522c68c2009-04-27 20:35:43 +08009626 * b. VT-d with snooping control feature: snooping control feature of
9627 * VT-d engine can guarantee the cache correctness. Just set it
9628 * to WB to keep consistent with host. So the same as item 3.
Sheng Yanga19a6d12010-02-09 16:41:53 +08009629 * 3. EPT without VT-d: always map as WB and set IPAT=1 to keep
Sheng Yang522c68c2009-04-27 20:35:43 +08009630 * consistent with host MTRR
9631 */
Paolo Bonzini606decd2015-10-01 13:12:47 +02009632 if (is_mmio) {
9633 cache = MTRR_TYPE_UNCACHABLE;
9634 goto exit;
9635 }
9636
9637 if (!kvm_arch_has_noncoherent_dma(vcpu->kvm)) {
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009638 ipat = VMX_EPT_IPAT_BIT;
9639 cache = MTRR_TYPE_WRBACK;
9640 goto exit;
9641 }
9642
9643 if (kvm_read_cr0(vcpu) & X86_CR0_CD) {
9644 ipat = VMX_EPT_IPAT_BIT;
Paolo Bonzini0da029e2015-07-23 08:24:42 +02009645 if (kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
Xiao Guangrongfb2799502015-07-16 03:25:56 +08009646 cache = MTRR_TYPE_WRBACK;
9647 else
9648 cache = MTRR_TYPE_UNCACHABLE;
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009649 goto exit;
9650 }
9651
Xiao Guangrongff536042015-06-15 16:55:22 +08009652 cache = kvm_mtrr_get_guest_memory_type(vcpu, gfn);
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009653
9654exit:
9655 return (cache << VMX_EPT_MT_EPTE_SHIFT) | ipat;
Sheng Yang64d4d522008-10-09 16:01:57 +08009656}
9657
Sheng Yang17cc3932010-01-05 19:02:27 +08009658static int vmx_get_lpage_level(void)
Joerg Roedel344f4142009-07-27 16:30:48 +02009659{
Sheng Yang878403b2010-01-05 19:02:29 +08009660 if (enable_ept && !cpu_has_vmx_ept_1g_page())
9661 return PT_DIRECTORY_LEVEL;
9662 else
9663 /* For shadow and EPT supported 1GB page */
9664 return PT_PDPE_LEVEL;
Joerg Roedel344f4142009-07-27 16:30:48 +02009665}
9666
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009667static void vmcs_set_secondary_exec_control(u32 new_ctl)
9668{
9669 /*
9670 * These bits in the secondary execution controls field
9671 * are dynamic, the others are mostly based on the hypervisor
9672 * architecture and the guest's CPUID. Do not touch the
9673 * dynamic bits.
9674 */
9675 u32 mask =
9676 SECONDARY_EXEC_SHADOW_VMCS |
9677 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
9678 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
9679
9680 u32 cur_ctl = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
9681
9682 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
9683 (new_ctl & ~mask) | (cur_ctl & mask));
9684}
9685
David Matlack8322ebb2016-11-29 18:14:09 -08009686/*
9687 * Generate MSR_IA32_VMX_CR{0,4}_FIXED1 according to CPUID. Only set bits
9688 * (indicating "allowed-1") if they are supported in the guest's CPUID.
9689 */
9690static void nested_vmx_cr_fixed1_bits_update(struct kvm_vcpu *vcpu)
9691{
9692 struct vcpu_vmx *vmx = to_vmx(vcpu);
9693 struct kvm_cpuid_entry2 *entry;
9694
9695 vmx->nested.nested_vmx_cr0_fixed1 = 0xffffffff;
9696 vmx->nested.nested_vmx_cr4_fixed1 = X86_CR4_PCE;
9697
9698#define cr4_fixed1_update(_cr4_mask, _reg, _cpuid_mask) do { \
9699 if (entry && (entry->_reg & (_cpuid_mask))) \
9700 vmx->nested.nested_vmx_cr4_fixed1 |= (_cr4_mask); \
9701} while (0)
9702
9703 entry = kvm_find_cpuid_entry(vcpu, 0x1, 0);
9704 cr4_fixed1_update(X86_CR4_VME, edx, bit(X86_FEATURE_VME));
9705 cr4_fixed1_update(X86_CR4_PVI, edx, bit(X86_FEATURE_VME));
9706 cr4_fixed1_update(X86_CR4_TSD, edx, bit(X86_FEATURE_TSC));
9707 cr4_fixed1_update(X86_CR4_DE, edx, bit(X86_FEATURE_DE));
9708 cr4_fixed1_update(X86_CR4_PSE, edx, bit(X86_FEATURE_PSE));
9709 cr4_fixed1_update(X86_CR4_PAE, edx, bit(X86_FEATURE_PAE));
9710 cr4_fixed1_update(X86_CR4_MCE, edx, bit(X86_FEATURE_MCE));
9711 cr4_fixed1_update(X86_CR4_PGE, edx, bit(X86_FEATURE_PGE));
9712 cr4_fixed1_update(X86_CR4_OSFXSR, edx, bit(X86_FEATURE_FXSR));
9713 cr4_fixed1_update(X86_CR4_OSXMMEXCPT, edx, bit(X86_FEATURE_XMM));
9714 cr4_fixed1_update(X86_CR4_VMXE, ecx, bit(X86_FEATURE_VMX));
9715 cr4_fixed1_update(X86_CR4_SMXE, ecx, bit(X86_FEATURE_SMX));
9716 cr4_fixed1_update(X86_CR4_PCIDE, ecx, bit(X86_FEATURE_PCID));
9717 cr4_fixed1_update(X86_CR4_OSXSAVE, ecx, bit(X86_FEATURE_XSAVE));
9718
9719 entry = kvm_find_cpuid_entry(vcpu, 0x7, 0);
9720 cr4_fixed1_update(X86_CR4_FSGSBASE, ebx, bit(X86_FEATURE_FSGSBASE));
9721 cr4_fixed1_update(X86_CR4_SMEP, ebx, bit(X86_FEATURE_SMEP));
9722 cr4_fixed1_update(X86_CR4_SMAP, ebx, bit(X86_FEATURE_SMAP));
9723 cr4_fixed1_update(X86_CR4_PKE, ecx, bit(X86_FEATURE_PKU));
9724 /* TODO: Use X86_CR4_UMIP and X86_FEATURE_UMIP macros */
9725 cr4_fixed1_update(bit(11), ecx, bit(2));
9726
9727#undef cr4_fixed1_update
9728}
9729
Sheng Yang0e851882009-12-18 16:48:46 +08009730static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
9731{
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009732 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009733
Paolo Bonzini80154d72017-08-24 13:55:35 +02009734 if (cpu_has_secondary_exec_ctrls()) {
9735 vmx_compute_secondary_exec_control(vmx);
9736 vmcs_set_secondary_exec_control(vmx->secondary_exec_control);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009737 }
Mao, Junjiead756a12012-07-02 01:18:48 +00009738
Haozhong Zhang37e4c992016-06-22 14:59:55 +08009739 if (nested_vmx_allowed(vcpu))
9740 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
9741 FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
9742 else
9743 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
9744 ~FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
David Matlack8322ebb2016-11-29 18:14:09 -08009745
9746 if (nested_vmx_allowed(vcpu))
9747 nested_vmx_cr_fixed1_bits_update(vcpu);
Sheng Yang0e851882009-12-18 16:48:46 +08009748}
9749
Joerg Roedeld4330ef2010-04-22 12:33:11 +02009750static void vmx_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
9751{
Nadav Har'El7b8050f2011-05-25 23:16:10 +03009752 if (func == 1 && nested)
9753 entry->ecx |= bit(X86_FEATURE_VMX);
Joerg Roedeld4330ef2010-04-22 12:33:11 +02009754}
9755
Yang Zhang25d92082013-08-06 12:00:32 +03009756static void nested_ept_inject_page_fault(struct kvm_vcpu *vcpu,
9757 struct x86_exception *fault)
9758{
Jan Kiszka533558b2014-01-04 18:47:20 +01009759 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Bandan Dasc5f983f2017-05-05 15:25:14 -04009760 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka533558b2014-01-04 18:47:20 +01009761 u32 exit_reason;
Bandan Dasc5f983f2017-05-05 15:25:14 -04009762 unsigned long exit_qualification = vcpu->arch.exit_qualification;
Yang Zhang25d92082013-08-06 12:00:32 +03009763
Bandan Dasc5f983f2017-05-05 15:25:14 -04009764 if (vmx->nested.pml_full) {
9765 exit_reason = EXIT_REASON_PML_FULL;
9766 vmx->nested.pml_full = false;
9767 exit_qualification &= INTR_INFO_UNBLOCK_NMI;
9768 } else if (fault->error_code & PFERR_RSVD_MASK)
Jan Kiszka533558b2014-01-04 18:47:20 +01009769 exit_reason = EXIT_REASON_EPT_MISCONFIG;
Yang Zhang25d92082013-08-06 12:00:32 +03009770 else
Jan Kiszka533558b2014-01-04 18:47:20 +01009771 exit_reason = EXIT_REASON_EPT_VIOLATION;
Bandan Dasc5f983f2017-05-05 15:25:14 -04009772
9773 nested_vmx_vmexit(vcpu, exit_reason, 0, exit_qualification);
Yang Zhang25d92082013-08-06 12:00:32 +03009774 vmcs12->guest_physical_address = fault->address;
9775}
9776
Peter Feiner995f00a2017-06-30 17:26:32 -07009777static bool nested_ept_ad_enabled(struct kvm_vcpu *vcpu)
9778{
David Hildenbrandbb97a012017-08-10 23:15:28 +02009779 return nested_ept_get_cr3(vcpu) & VMX_EPTP_AD_ENABLE_BIT;
Peter Feiner995f00a2017-06-30 17:26:32 -07009780}
9781
Nadav Har'El155a97a2013-08-05 11:07:16 +03009782/* Callbacks for nested_ept_init_mmu_context: */
9783
9784static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu)
9785{
9786 /* return the page table to be shadowed - in our case, EPT12 */
9787 return get_vmcs12(vcpu)->ept_pointer;
9788}
9789
Paolo Bonziniae1e2d12017-03-30 11:55:30 +02009790static int nested_ept_init_mmu_context(struct kvm_vcpu *vcpu)
Nadav Har'El155a97a2013-08-05 11:07:16 +03009791{
Paolo Bonziniad896af2013-10-02 16:56:14 +02009792 WARN_ON(mmu_is_nested(vcpu));
David Hildenbranda057e0e2017-08-10 23:36:54 +02009793 if (!valid_ept_address(vcpu, nested_ept_get_cr3(vcpu)))
Paolo Bonziniae1e2d12017-03-30 11:55:30 +02009794 return 1;
9795
9796 kvm_mmu_unload(vcpu);
Paolo Bonziniad896af2013-10-02 16:56:14 +02009797 kvm_init_shadow_ept_mmu(vcpu,
Wincy Vanb9c237b2015-02-03 23:56:30 +08009798 to_vmx(vcpu)->nested.nested_vmx_ept_caps &
Paolo Bonziniae1e2d12017-03-30 11:55:30 +02009799 VMX_EPT_EXECUTE_ONLY_BIT,
David Hildenbranda057e0e2017-08-10 23:36:54 +02009800 nested_ept_ad_enabled(vcpu));
Nadav Har'El155a97a2013-08-05 11:07:16 +03009801 vcpu->arch.mmu.set_cr3 = vmx_set_cr3;
9802 vcpu->arch.mmu.get_cr3 = nested_ept_get_cr3;
9803 vcpu->arch.mmu.inject_page_fault = nested_ept_inject_page_fault;
9804
9805 vcpu->arch.walk_mmu = &vcpu->arch.nested_mmu;
Paolo Bonziniae1e2d12017-03-30 11:55:30 +02009806 return 0;
Nadav Har'El155a97a2013-08-05 11:07:16 +03009807}
9808
9809static void nested_ept_uninit_mmu_context(struct kvm_vcpu *vcpu)
9810{
9811 vcpu->arch.walk_mmu = &vcpu->arch.mmu;
9812}
9813
Eugene Korenevsky19d5f102014-12-16 22:35:53 +03009814static bool nested_vmx_is_page_fault_vmexit(struct vmcs12 *vmcs12,
9815 u16 error_code)
9816{
9817 bool inequality, bit;
9818
9819 bit = (vmcs12->exception_bitmap & (1u << PF_VECTOR)) != 0;
9820 inequality =
9821 (error_code & vmcs12->page_fault_error_code_mask) !=
9822 vmcs12->page_fault_error_code_match;
9823 return inequality ^ bit;
9824}
9825
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03009826static void vmx_inject_page_fault_nested(struct kvm_vcpu *vcpu,
9827 struct x86_exception *fault)
9828{
9829 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
9830
9831 WARN_ON(!is_guest_mode(vcpu));
9832
Paolo Bonzini7313c692017-07-27 10:31:25 +02009833 if (nested_vmx_is_page_fault_vmexit(vmcs12, fault->error_code)) {
Paolo Bonzinib96fb432017-07-27 12:29:32 +02009834 vmcs12->vm_exit_intr_error_code = fault->error_code;
9835 nested_vmx_vmexit(vcpu, EXIT_REASON_EXCEPTION_NMI,
9836 PF_VECTOR | INTR_TYPE_HARD_EXCEPTION |
9837 INTR_INFO_DELIVER_CODE_MASK | INTR_INFO_VALID_MASK,
9838 fault->address);
Paolo Bonzini7313c692017-07-27 10:31:25 +02009839 } else {
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03009840 kvm_inject_page_fault(vcpu, fault);
Paolo Bonzini7313c692017-07-27 10:31:25 +02009841 }
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03009842}
9843
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009844static inline bool nested_vmx_merge_msr_bitmap(struct kvm_vcpu *vcpu,
9845 struct vmcs12 *vmcs12);
9846
9847static void nested_get_vmcs12_pages(struct kvm_vcpu *vcpu,
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009848 struct vmcs12 *vmcs12)
9849{
9850 struct vcpu_vmx *vmx = to_vmx(vcpu);
David Hildenbrand5e2f30b2017-08-03 18:11:04 +02009851 struct page *page;
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009852 u64 hpa;
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009853
9854 if (nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009855 /*
9856 * Translate L1 physical address to host physical
9857 * address for vmcs02. Keep the page pinned, so this
9858 * physical address remains valid. We keep a reference
9859 * to it so we can release it later.
9860 */
David Hildenbrand5e2f30b2017-08-03 18:11:04 +02009861 if (vmx->nested.apic_access_page) { /* shouldn't happen */
David Hildenbrand53a70da2017-08-03 18:11:05 +02009862 kvm_release_page_dirty(vmx->nested.apic_access_page);
David Hildenbrand5e2f30b2017-08-03 18:11:04 +02009863 vmx->nested.apic_access_page = NULL;
9864 }
9865 page = kvm_vcpu_gpa_to_page(vcpu, vmcs12->apic_access_addr);
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009866 /*
9867 * If translation failed, no matter: This feature asks
9868 * to exit when accessing the given address, and if it
9869 * can never be accessed, this feature won't do
9870 * anything anyway.
9871 */
David Hildenbrand5e2f30b2017-08-03 18:11:04 +02009872 if (!is_error_page(page)) {
9873 vmx->nested.apic_access_page = page;
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009874 hpa = page_to_phys(vmx->nested.apic_access_page);
9875 vmcs_write64(APIC_ACCESS_ADDR, hpa);
9876 } else {
9877 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL,
9878 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
9879 }
9880 } else if (!(nested_cpu_has_virt_x2apic_mode(vmcs12)) &&
9881 cpu_need_virtualize_apic_accesses(&vmx->vcpu)) {
9882 vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
9883 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
9884 kvm_vcpu_reload_apic_access_page(vcpu);
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009885 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009886
9887 if (nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW)) {
David Hildenbrand5e2f30b2017-08-03 18:11:04 +02009888 if (vmx->nested.virtual_apic_page) { /* shouldn't happen */
David Hildenbrand53a70da2017-08-03 18:11:05 +02009889 kvm_release_page_dirty(vmx->nested.virtual_apic_page);
David Hildenbrand5e2f30b2017-08-03 18:11:04 +02009890 vmx->nested.virtual_apic_page = NULL;
9891 }
9892 page = kvm_vcpu_gpa_to_page(vcpu, vmcs12->virtual_apic_page_addr);
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009893
9894 /*
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009895 * If translation failed, VM entry will fail because
9896 * prepare_vmcs02 set VIRTUAL_APIC_PAGE_ADDR to -1ull.
9897 * Failing the vm entry is _not_ what the processor
9898 * does but it's basically the only possibility we
9899 * have. We could still enter the guest if CR8 load
9900 * exits are enabled, CR8 store exits are enabled, and
9901 * virtualize APIC access is disabled; in this case
9902 * the processor would never use the TPR shadow and we
9903 * could simply clear the bit from the execution
9904 * control. But such a configuration is useless, so
9905 * let's keep the code simple.
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009906 */
David Hildenbrand5e2f30b2017-08-03 18:11:04 +02009907 if (!is_error_page(page)) {
9908 vmx->nested.virtual_apic_page = page;
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009909 hpa = page_to_phys(vmx->nested.virtual_apic_page);
9910 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, hpa);
9911 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009912 }
9913
Wincy Van705699a2015-02-03 23:58:17 +08009914 if (nested_cpu_has_posted_intr(vmcs12)) {
Wincy Van705699a2015-02-03 23:58:17 +08009915 if (vmx->nested.pi_desc_page) { /* shouldn't happen */
9916 kunmap(vmx->nested.pi_desc_page);
David Hildenbrand53a70da2017-08-03 18:11:05 +02009917 kvm_release_page_dirty(vmx->nested.pi_desc_page);
David Hildenbrand5e2f30b2017-08-03 18:11:04 +02009918 vmx->nested.pi_desc_page = NULL;
Wincy Van705699a2015-02-03 23:58:17 +08009919 }
David Hildenbrand5e2f30b2017-08-03 18:11:04 +02009920 page = kvm_vcpu_gpa_to_page(vcpu, vmcs12->posted_intr_desc_addr);
9921 if (is_error_page(page))
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009922 return;
David Hildenbrand5e2f30b2017-08-03 18:11:04 +02009923 vmx->nested.pi_desc_page = page;
9924 vmx->nested.pi_desc = kmap(vmx->nested.pi_desc_page);
Wincy Van705699a2015-02-03 23:58:17 +08009925 vmx->nested.pi_desc =
9926 (struct pi_desc *)((void *)vmx->nested.pi_desc +
9927 (unsigned long)(vmcs12->posted_intr_desc_addr &
9928 (PAGE_SIZE - 1)));
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009929 vmcs_write64(POSTED_INTR_DESC_ADDR,
9930 page_to_phys(vmx->nested.pi_desc_page) +
9931 (unsigned long)(vmcs12->posted_intr_desc_addr &
9932 (PAGE_SIZE - 1)));
Wincy Van705699a2015-02-03 23:58:17 +08009933 }
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009934 if (cpu_has_vmx_msr_bitmap() &&
9935 nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS) &&
9936 nested_vmx_merge_msr_bitmap(vcpu, vmcs12))
9937 ;
9938 else
9939 vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
9940 CPU_BASED_USE_MSR_BITMAPS);
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009941}
9942
Jan Kiszkaf4124502014-03-07 20:03:13 +01009943static void vmx_start_preemption_timer(struct kvm_vcpu *vcpu)
9944{
9945 u64 preemption_timeout = get_vmcs12(vcpu)->vmx_preemption_timer_value;
9946 struct vcpu_vmx *vmx = to_vmx(vcpu);
9947
9948 if (vcpu->arch.virtual_tsc_khz == 0)
9949 return;
9950
9951 /* Make sure short timeouts reliably trigger an immediate vmexit.
9952 * hrtimer_start does not guarantee this. */
9953 if (preemption_timeout <= 1) {
9954 vmx_preemption_timer_fn(&vmx->nested.preemption_timer);
9955 return;
9956 }
9957
9958 preemption_timeout <<= VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
9959 preemption_timeout *= 1000000;
9960 do_div(preemption_timeout, vcpu->arch.virtual_tsc_khz);
9961 hrtimer_start(&vmx->nested.preemption_timer,
9962 ns_to_ktime(preemption_timeout), HRTIMER_MODE_REL);
9963}
9964
Jim Mattson56a20512017-07-06 16:33:06 -07009965static int nested_vmx_check_io_bitmap_controls(struct kvm_vcpu *vcpu,
9966 struct vmcs12 *vmcs12)
9967{
9968 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_IO_BITMAPS))
9969 return 0;
9970
9971 if (!page_address_valid(vcpu, vmcs12->io_bitmap_a) ||
9972 !page_address_valid(vcpu, vmcs12->io_bitmap_b))
9973 return -EINVAL;
9974
9975 return 0;
9976}
9977
Wincy Van3af18d92015-02-03 23:49:31 +08009978static int nested_vmx_check_msr_bitmap_controls(struct kvm_vcpu *vcpu,
9979 struct vmcs12 *vmcs12)
9980{
Wincy Van3af18d92015-02-03 23:49:31 +08009981 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
9982 return 0;
9983
Jim Mattson5fa99cb2017-07-06 16:33:07 -07009984 if (!page_address_valid(vcpu, vmcs12->msr_bitmap))
Wincy Van3af18d92015-02-03 23:49:31 +08009985 return -EINVAL;
9986
9987 return 0;
9988}
9989
Jim Mattson712b12d2017-08-24 13:24:47 -07009990static int nested_vmx_check_tpr_shadow_controls(struct kvm_vcpu *vcpu,
9991 struct vmcs12 *vmcs12)
9992{
9993 if (!nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
9994 return 0;
9995
9996 if (!page_address_valid(vcpu, vmcs12->virtual_apic_page_addr))
9997 return -EINVAL;
9998
9999 return 0;
10000}
10001
Wincy Van3af18d92015-02-03 23:49:31 +080010002/*
10003 * Merge L0's and L1's MSR bitmap, return false to indicate that
10004 * we do not use the hardware.
10005 */
10006static inline bool nested_vmx_merge_msr_bitmap(struct kvm_vcpu *vcpu,
10007 struct vmcs12 *vmcs12)
10008{
Wincy Van82f0dd42015-02-03 23:57:18 +080010009 int msr;
Wincy Vanf2b93282015-02-03 23:56:03 +080010010 struct page *page;
Radim Krčmářd048c092016-08-08 20:16:22 +020010011 unsigned long *msr_bitmap_l1;
10012 unsigned long *msr_bitmap_l0 = to_vmx(vcpu)->nested.msr_bitmap;
Wincy Vanf2b93282015-02-03 23:56:03 +080010013
Radim Krčmářd048c092016-08-08 20:16:22 +020010014 /* This shortcut is ok because we support only x2APIC MSRs so far. */
Wincy Vanf2b93282015-02-03 23:56:03 +080010015 if (!nested_cpu_has_virt_x2apic_mode(vmcs12))
10016 return false;
10017
David Hildenbrand5e2f30b2017-08-03 18:11:04 +020010018 page = kvm_vcpu_gpa_to_page(vcpu, vmcs12->msr_bitmap);
10019 if (is_error_page(page))
Wincy Vanf2b93282015-02-03 23:56:03 +080010020 return false;
Radim Krčmářd048c092016-08-08 20:16:22 +020010021 msr_bitmap_l1 = (unsigned long *)kmap(page);
Wincy Vanf2b93282015-02-03 23:56:03 +080010022
Radim Krčmářd048c092016-08-08 20:16:22 +020010023 memset(msr_bitmap_l0, 0xff, PAGE_SIZE);
10024
Wincy Vanf2b93282015-02-03 23:56:03 +080010025 if (nested_cpu_has_virt_x2apic_mode(vmcs12)) {
Wincy Van82f0dd42015-02-03 23:57:18 +080010026 if (nested_cpu_has_apic_reg_virt(vmcs12))
10027 for (msr = 0x800; msr <= 0x8ff; msr++)
10028 nested_vmx_disable_intercept_for_msr(
Radim Krčmářd048c092016-08-08 20:16:22 +020010029 msr_bitmap_l1, msr_bitmap_l0,
Wincy Van82f0dd42015-02-03 23:57:18 +080010030 msr, MSR_TYPE_R);
Radim Krčmářd048c092016-08-08 20:16:22 +020010031
10032 nested_vmx_disable_intercept_for_msr(
10033 msr_bitmap_l1, msr_bitmap_l0,
Wincy Vanf2b93282015-02-03 23:56:03 +080010034 APIC_BASE_MSR + (APIC_TASKPRI >> 4),
10035 MSR_TYPE_R | MSR_TYPE_W);
Radim Krčmářd048c092016-08-08 20:16:22 +020010036
Wincy Van608406e2015-02-03 23:57:51 +080010037 if (nested_cpu_has_vid(vmcs12)) {
Wincy Van608406e2015-02-03 23:57:51 +080010038 nested_vmx_disable_intercept_for_msr(
Radim Krčmářd048c092016-08-08 20:16:22 +020010039 msr_bitmap_l1, msr_bitmap_l0,
Wincy Van608406e2015-02-03 23:57:51 +080010040 APIC_BASE_MSR + (APIC_EOI >> 4),
10041 MSR_TYPE_W);
10042 nested_vmx_disable_intercept_for_msr(
Radim Krčmářd048c092016-08-08 20:16:22 +020010043 msr_bitmap_l1, msr_bitmap_l0,
Wincy Van608406e2015-02-03 23:57:51 +080010044 APIC_BASE_MSR + (APIC_SELF_IPI >> 4),
10045 MSR_TYPE_W);
10046 }
Wincy Van82f0dd42015-02-03 23:57:18 +080010047 }
Wincy Vanf2b93282015-02-03 23:56:03 +080010048 kunmap(page);
David Hildenbrand53a70da2017-08-03 18:11:05 +020010049 kvm_release_page_clean(page);
Wincy Vanf2b93282015-02-03 23:56:03 +080010050
10051 return true;
10052}
10053
10054static int nested_vmx_check_apicv_controls(struct kvm_vcpu *vcpu,
10055 struct vmcs12 *vmcs12)
10056{
Wincy Van82f0dd42015-02-03 23:57:18 +080010057 if (!nested_cpu_has_virt_x2apic_mode(vmcs12) &&
Wincy Van608406e2015-02-03 23:57:51 +080010058 !nested_cpu_has_apic_reg_virt(vmcs12) &&
Wincy Van705699a2015-02-03 23:58:17 +080010059 !nested_cpu_has_vid(vmcs12) &&
10060 !nested_cpu_has_posted_intr(vmcs12))
Wincy Vanf2b93282015-02-03 23:56:03 +080010061 return 0;
10062
10063 /*
10064 * If virtualize x2apic mode is enabled,
10065 * virtualize apic access must be disabled.
10066 */
Wincy Van82f0dd42015-02-03 23:57:18 +080010067 if (nested_cpu_has_virt_x2apic_mode(vmcs12) &&
10068 nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
Wincy Vanf2b93282015-02-03 23:56:03 +080010069 return -EINVAL;
10070
Wincy Van608406e2015-02-03 23:57:51 +080010071 /*
10072 * If virtual interrupt delivery is enabled,
10073 * we must exit on external interrupts.
10074 */
10075 if (nested_cpu_has_vid(vmcs12) &&
10076 !nested_exit_on_intr(vcpu))
10077 return -EINVAL;
10078
Wincy Van705699a2015-02-03 23:58:17 +080010079 /*
10080 * bits 15:8 should be zero in posted_intr_nv,
10081 * the descriptor address has been already checked
10082 * in nested_get_vmcs12_pages.
10083 */
10084 if (nested_cpu_has_posted_intr(vmcs12) &&
10085 (!nested_cpu_has_vid(vmcs12) ||
10086 !nested_exit_intr_ack_set(vcpu) ||
10087 vmcs12->posted_intr_nv & 0xff00))
10088 return -EINVAL;
10089
Wincy Vanf2b93282015-02-03 23:56:03 +080010090 /* tpr shadow is needed by all apicv features. */
10091 if (!nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
10092 return -EINVAL;
10093
10094 return 0;
Wincy Van3af18d92015-02-03 23:49:31 +080010095}
10096
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010097static int nested_vmx_check_msr_switch(struct kvm_vcpu *vcpu,
10098 unsigned long count_field,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +030010099 unsigned long addr_field)
Wincy Vanff651cb2014-12-11 08:52:58 +030010100{
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +030010101 int maxphyaddr;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010102 u64 count, addr;
10103
10104 if (vmcs12_read_any(vcpu, count_field, &count) ||
10105 vmcs12_read_any(vcpu, addr_field, &addr)) {
10106 WARN_ON(1);
10107 return -EINVAL;
10108 }
10109 if (count == 0)
10110 return 0;
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +030010111 maxphyaddr = cpuid_maxphyaddr(vcpu);
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010112 if (!IS_ALIGNED(addr, 16) || addr >> maxphyaddr ||
10113 (addr + count * sizeof(struct vmx_msr_entry) - 1) >> maxphyaddr) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +020010114 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010115 "nVMX: invalid MSR switch (0x%lx, %d, %llu, 0x%08llx)",
10116 addr_field, maxphyaddr, count, addr);
10117 return -EINVAL;
10118 }
10119 return 0;
10120}
10121
10122static int nested_vmx_check_msr_switch_controls(struct kvm_vcpu *vcpu,
10123 struct vmcs12 *vmcs12)
10124{
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010125 if (vmcs12->vm_exit_msr_load_count == 0 &&
10126 vmcs12->vm_exit_msr_store_count == 0 &&
10127 vmcs12->vm_entry_msr_load_count == 0)
10128 return 0; /* Fast path */
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010129 if (nested_vmx_check_msr_switch(vcpu, VM_EXIT_MSR_LOAD_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +030010130 VM_EXIT_MSR_LOAD_ADDR) ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010131 nested_vmx_check_msr_switch(vcpu, VM_EXIT_MSR_STORE_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +030010132 VM_EXIT_MSR_STORE_ADDR) ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010133 nested_vmx_check_msr_switch(vcpu, VM_ENTRY_MSR_LOAD_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +030010134 VM_ENTRY_MSR_LOAD_ADDR))
Wincy Vanff651cb2014-12-11 08:52:58 +030010135 return -EINVAL;
10136 return 0;
10137}
10138
Bandan Dasc5f983f2017-05-05 15:25:14 -040010139static int nested_vmx_check_pml_controls(struct kvm_vcpu *vcpu,
10140 struct vmcs12 *vmcs12)
10141{
10142 u64 address = vmcs12->pml_address;
10143 int maxphyaddr = cpuid_maxphyaddr(vcpu);
10144
10145 if (nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_PML)) {
10146 if (!nested_cpu_has_ept(vmcs12) ||
10147 !IS_ALIGNED(address, 4096) ||
10148 address >> maxphyaddr)
10149 return -EINVAL;
10150 }
10151
10152 return 0;
10153}
10154
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010155static int nested_vmx_msr_check_common(struct kvm_vcpu *vcpu,
10156 struct vmx_msr_entry *e)
10157{
10158 /* x2APIC MSR accesses are not allowed */
Jan Kiszka8a9781f2015-05-04 08:32:32 +020010159 if (vcpu->arch.apic_base & X2APIC_ENABLE && e->index >> 8 == 0x8)
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010160 return -EINVAL;
10161 if (e->index == MSR_IA32_UCODE_WRITE || /* SDM Table 35-2 */
10162 e->index == MSR_IA32_UCODE_REV)
10163 return -EINVAL;
10164 if (e->reserved != 0)
10165 return -EINVAL;
10166 return 0;
10167}
10168
10169static int nested_vmx_load_msr_check(struct kvm_vcpu *vcpu,
10170 struct vmx_msr_entry *e)
Wincy Vanff651cb2014-12-11 08:52:58 +030010171{
10172 if (e->index == MSR_FS_BASE ||
10173 e->index == MSR_GS_BASE ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010174 e->index == MSR_IA32_SMM_MONITOR_CTL || /* SMM is not supported */
10175 nested_vmx_msr_check_common(vcpu, e))
10176 return -EINVAL;
10177 return 0;
10178}
10179
10180static int nested_vmx_store_msr_check(struct kvm_vcpu *vcpu,
10181 struct vmx_msr_entry *e)
10182{
10183 if (e->index == MSR_IA32_SMBASE || /* SMM is not supported */
10184 nested_vmx_msr_check_common(vcpu, e))
Wincy Vanff651cb2014-12-11 08:52:58 +030010185 return -EINVAL;
10186 return 0;
10187}
10188
10189/*
10190 * Load guest's/host's msr at nested entry/exit.
10191 * return 0 for success, entry index for failure.
10192 */
10193static u32 nested_vmx_load_msr(struct kvm_vcpu *vcpu, u64 gpa, u32 count)
10194{
10195 u32 i;
10196 struct vmx_msr_entry e;
10197 struct msr_data msr;
10198
10199 msr.host_initiated = false;
10200 for (i = 0; i < count; i++) {
Paolo Bonzini54bf36a2015-04-08 15:39:23 +020010201 if (kvm_vcpu_read_guest(vcpu, gpa + i * sizeof(e),
10202 &e, sizeof(e))) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +020010203 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010204 "%s cannot read MSR entry (%u, 0x%08llx)\n",
10205 __func__, i, gpa + i * sizeof(e));
Wincy Vanff651cb2014-12-11 08:52:58 +030010206 goto fail;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010207 }
10208 if (nested_vmx_load_msr_check(vcpu, &e)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +020010209 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010210 "%s check failed (%u, 0x%x, 0x%x)\n",
10211 __func__, i, e.index, e.reserved);
10212 goto fail;
10213 }
Wincy Vanff651cb2014-12-11 08:52:58 +030010214 msr.index = e.index;
10215 msr.data = e.value;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010216 if (kvm_set_msr(vcpu, &msr)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +020010217 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010218 "%s cannot write MSR (%u, 0x%x, 0x%llx)\n",
10219 __func__, i, e.index, e.value);
Wincy Vanff651cb2014-12-11 08:52:58 +030010220 goto fail;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010221 }
Wincy Vanff651cb2014-12-11 08:52:58 +030010222 }
10223 return 0;
10224fail:
10225 return i + 1;
10226}
10227
10228static int nested_vmx_store_msr(struct kvm_vcpu *vcpu, u64 gpa, u32 count)
10229{
10230 u32 i;
10231 struct vmx_msr_entry e;
10232
10233 for (i = 0; i < count; i++) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +020010234 struct msr_data msr_info;
Paolo Bonzini54bf36a2015-04-08 15:39:23 +020010235 if (kvm_vcpu_read_guest(vcpu,
10236 gpa + i * sizeof(e),
10237 &e, 2 * sizeof(u32))) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +020010238 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010239 "%s cannot read MSR entry (%u, 0x%08llx)\n",
10240 __func__, i, gpa + i * sizeof(e));
Wincy Vanff651cb2014-12-11 08:52:58 +030010241 return -EINVAL;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010242 }
10243 if (nested_vmx_store_msr_check(vcpu, &e)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +020010244 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010245 "%s check failed (%u, 0x%x, 0x%x)\n",
10246 __func__, i, e.index, e.reserved);
Wincy Vanff651cb2014-12-11 08:52:58 +030010247 return -EINVAL;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010248 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +020010249 msr_info.host_initiated = false;
10250 msr_info.index = e.index;
10251 if (kvm_get_msr(vcpu, &msr_info)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +020010252 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010253 "%s cannot read MSR (%u, 0x%x)\n",
10254 __func__, i, e.index);
10255 return -EINVAL;
10256 }
Paolo Bonzini54bf36a2015-04-08 15:39:23 +020010257 if (kvm_vcpu_write_guest(vcpu,
10258 gpa + i * sizeof(e) +
10259 offsetof(struct vmx_msr_entry, value),
10260 &msr_info.data, sizeof(msr_info.data))) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +020010261 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010262 "%s cannot write MSR (%u, 0x%x, 0x%llx)\n",
Paolo Bonzini609e36d2015-04-08 15:30:38 +020010263 __func__, i, e.index, msr_info.data);
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010264 return -EINVAL;
10265 }
Wincy Vanff651cb2014-12-11 08:52:58 +030010266 }
10267 return 0;
10268}
10269
Ladi Prosek1dc35da2016-11-30 16:03:11 +010010270static bool nested_cr3_valid(struct kvm_vcpu *vcpu, unsigned long val)
10271{
10272 unsigned long invalid_mask;
10273
10274 invalid_mask = (~0ULL) << cpuid_maxphyaddr(vcpu);
10275 return (val & invalid_mask) == 0;
10276}
10277
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010278/*
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +010010279 * Load guest's/host's cr3 at nested entry/exit. nested_ept is true if we are
10280 * emulating VM entry into a guest with EPT enabled.
10281 * Returns 0 on success, 1 on failure. Invalid state exit qualification code
10282 * is assigned to entry_failure_code on failure.
10283 */
10284static int nested_vmx_load_cr3(struct kvm_vcpu *vcpu, unsigned long cr3, bool nested_ept,
Jim Mattsonca0bde22016-11-30 12:03:46 -080010285 u32 *entry_failure_code)
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +010010286{
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +010010287 if (cr3 != kvm_read_cr3(vcpu) || (!nested_ept && pdptrs_changed(vcpu))) {
Ladi Prosek1dc35da2016-11-30 16:03:11 +010010288 if (!nested_cr3_valid(vcpu, cr3)) {
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +010010289 *entry_failure_code = ENTRY_FAIL_DEFAULT;
10290 return 1;
10291 }
10292
10293 /*
10294 * If PAE paging and EPT are both on, CR3 is not used by the CPU and
10295 * must not be dereferenced.
10296 */
10297 if (!is_long_mode(vcpu) && is_pae(vcpu) && is_paging(vcpu) &&
10298 !nested_ept) {
10299 if (!load_pdptrs(vcpu, vcpu->arch.walk_mmu, cr3)) {
10300 *entry_failure_code = ENTRY_FAIL_PDPTE;
10301 return 1;
10302 }
10303 }
10304
10305 vcpu->arch.cr3 = cr3;
10306 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
10307 }
10308
10309 kvm_mmu_reset_context(vcpu);
10310 return 0;
10311}
10312
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010313/*
10314 * prepare_vmcs02 is called when the L1 guest hypervisor runs its nested
10315 * L2 guest. L1 has a vmcs for L2 (vmcs12), and this function "merges" it
Tiejun Chenb4619662014-09-22 10:31:38 +080010316 * with L0's requirements for its guest (a.k.a. vmcs01), so we can run the L2
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010317 * guest in a way that will both be appropriate to L1's requests, and our
10318 * needs. In addition to modifying the active vmcs (which is vmcs02), this
10319 * function also has additional necessary side-effects, like setting various
10320 * vcpu->arch fields.
Ladi Prosekee146c12016-11-30 16:03:09 +010010321 * Returns 0 on success, 1 on failure. Invalid state exit qualification code
10322 * is assigned to entry_failure_code on failure.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010323 */
Ladi Prosekee146c12016-11-30 16:03:09 +010010324static int prepare_vmcs02(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12,
Jim Mattsonca0bde22016-11-30 12:03:46 -080010325 bool from_vmentry, u32 *entry_failure_code)
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010326{
10327 struct vcpu_vmx *vmx = to_vmx(vcpu);
Bandan Das03efce62017-05-05 15:25:15 -040010328 u32 exec_control, vmcs12_exec_ctrl;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010329
10330 vmcs_write16(GUEST_ES_SELECTOR, vmcs12->guest_es_selector);
10331 vmcs_write16(GUEST_CS_SELECTOR, vmcs12->guest_cs_selector);
10332 vmcs_write16(GUEST_SS_SELECTOR, vmcs12->guest_ss_selector);
10333 vmcs_write16(GUEST_DS_SELECTOR, vmcs12->guest_ds_selector);
10334 vmcs_write16(GUEST_FS_SELECTOR, vmcs12->guest_fs_selector);
10335 vmcs_write16(GUEST_GS_SELECTOR, vmcs12->guest_gs_selector);
10336 vmcs_write16(GUEST_LDTR_SELECTOR, vmcs12->guest_ldtr_selector);
10337 vmcs_write16(GUEST_TR_SELECTOR, vmcs12->guest_tr_selector);
10338 vmcs_write32(GUEST_ES_LIMIT, vmcs12->guest_es_limit);
10339 vmcs_write32(GUEST_CS_LIMIT, vmcs12->guest_cs_limit);
10340 vmcs_write32(GUEST_SS_LIMIT, vmcs12->guest_ss_limit);
10341 vmcs_write32(GUEST_DS_LIMIT, vmcs12->guest_ds_limit);
10342 vmcs_write32(GUEST_FS_LIMIT, vmcs12->guest_fs_limit);
10343 vmcs_write32(GUEST_GS_LIMIT, vmcs12->guest_gs_limit);
10344 vmcs_write32(GUEST_LDTR_LIMIT, vmcs12->guest_ldtr_limit);
10345 vmcs_write32(GUEST_TR_LIMIT, vmcs12->guest_tr_limit);
10346 vmcs_write32(GUEST_GDTR_LIMIT, vmcs12->guest_gdtr_limit);
10347 vmcs_write32(GUEST_IDTR_LIMIT, vmcs12->guest_idtr_limit);
10348 vmcs_write32(GUEST_ES_AR_BYTES, vmcs12->guest_es_ar_bytes);
10349 vmcs_write32(GUEST_CS_AR_BYTES, vmcs12->guest_cs_ar_bytes);
10350 vmcs_write32(GUEST_SS_AR_BYTES, vmcs12->guest_ss_ar_bytes);
10351 vmcs_write32(GUEST_DS_AR_BYTES, vmcs12->guest_ds_ar_bytes);
10352 vmcs_write32(GUEST_FS_AR_BYTES, vmcs12->guest_fs_ar_bytes);
10353 vmcs_write32(GUEST_GS_AR_BYTES, vmcs12->guest_gs_ar_bytes);
10354 vmcs_write32(GUEST_LDTR_AR_BYTES, vmcs12->guest_ldtr_ar_bytes);
10355 vmcs_write32(GUEST_TR_AR_BYTES, vmcs12->guest_tr_ar_bytes);
10356 vmcs_writel(GUEST_ES_BASE, vmcs12->guest_es_base);
10357 vmcs_writel(GUEST_CS_BASE, vmcs12->guest_cs_base);
10358 vmcs_writel(GUEST_SS_BASE, vmcs12->guest_ss_base);
10359 vmcs_writel(GUEST_DS_BASE, vmcs12->guest_ds_base);
10360 vmcs_writel(GUEST_FS_BASE, vmcs12->guest_fs_base);
10361 vmcs_writel(GUEST_GS_BASE, vmcs12->guest_gs_base);
10362 vmcs_writel(GUEST_LDTR_BASE, vmcs12->guest_ldtr_base);
10363 vmcs_writel(GUEST_TR_BASE, vmcs12->guest_tr_base);
10364 vmcs_writel(GUEST_GDTR_BASE, vmcs12->guest_gdtr_base);
10365 vmcs_writel(GUEST_IDTR_BASE, vmcs12->guest_idtr_base);
10366
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010367 if (from_vmentry &&
10368 (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS)) {
Jan Kiszka2996fca2014-06-16 13:59:43 +020010369 kvm_set_dr(vcpu, 7, vmcs12->guest_dr7);
10370 vmcs_write64(GUEST_IA32_DEBUGCTL, vmcs12->guest_ia32_debugctl);
10371 } else {
10372 kvm_set_dr(vcpu, 7, vcpu->arch.dr7);
10373 vmcs_write64(GUEST_IA32_DEBUGCTL, vmx->nested.vmcs01_debugctl);
10374 }
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010375 if (from_vmentry) {
10376 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
10377 vmcs12->vm_entry_intr_info_field);
10378 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE,
10379 vmcs12->vm_entry_exception_error_code);
10380 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
10381 vmcs12->vm_entry_instruction_len);
10382 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO,
10383 vmcs12->guest_interruptibility_info);
Wanpeng Li2d6144e2017-07-25 03:40:46 -070010384 vmx->loaded_vmcs->nmi_known_unmasked =
10385 !(vmcs12->guest_interruptibility_info & GUEST_INTR_STATE_NMI);
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010386 } else {
10387 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
10388 }
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010389 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->guest_sysenter_cs);
Gleb Natapov63fbf592013-07-28 18:31:06 +030010390 vmx_set_rflags(vcpu, vmcs12->guest_rflags);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010391 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS,
10392 vmcs12->guest_pending_dbg_exceptions);
10393 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->guest_sysenter_esp);
10394 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->guest_sysenter_eip);
10395
Wanpeng Li81dc01f2014-12-04 19:11:07 +080010396 if (nested_cpu_has_xsaves(vmcs12))
10397 vmcs_write64(XSS_EXIT_BITMAP, vmcs12->xss_exit_bitmap);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010398 vmcs_write64(VMCS_LINK_POINTER, -1ull);
10399
Jan Kiszkaf4124502014-03-07 20:03:13 +010010400 exec_control = vmcs12->pin_based_vm_exec_control;
Wincy Van705699a2015-02-03 23:58:17 +080010401
Paolo Bonzini93140062016-07-06 13:23:51 +020010402 /* Preemption timer setting is only taken from vmcs01. */
10403 exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
10404 exec_control |= vmcs_config.pin_based_exec_ctrl;
10405 if (vmx->hv_deadline_tsc == -1)
10406 exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
10407
10408 /* Posted interrupts setting is only taken from vmcs12. */
Wincy Van705699a2015-02-03 23:58:17 +080010409 if (nested_cpu_has_posted_intr(vmcs12)) {
Wincy Van705699a2015-02-03 23:58:17 +080010410 vmx->nested.posted_intr_nv = vmcs12->posted_intr_nv;
10411 vmx->nested.pi_pending = false;
Wincy Van06a55242017-04-28 13:13:59 +080010412 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_NESTED_VECTOR);
Jim Mattson6beb7bd2016-11-30 12:03:45 -080010413 } else {
Wincy Van705699a2015-02-03 23:58:17 +080010414 exec_control &= ~PIN_BASED_POSTED_INTR;
Jim Mattson6beb7bd2016-11-30 12:03:45 -080010415 }
Wincy Van705699a2015-02-03 23:58:17 +080010416
Jan Kiszkaf4124502014-03-07 20:03:13 +010010417 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, exec_control);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010418
Jan Kiszkaf4124502014-03-07 20:03:13 +010010419 vmx->nested.preemption_timer_expired = false;
10420 if (nested_cpu_has_preemption_timer(vmcs12))
10421 vmx_start_preemption_timer(vcpu);
Jan Kiszka0238ea92013-03-13 11:31:24 +010010422
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010423 /*
10424 * Whether page-faults are trapped is determined by a combination of
10425 * 3 settings: PFEC_MASK, PFEC_MATCH and EXCEPTION_BITMAP.PF.
10426 * If enable_ept, L0 doesn't care about page faults and we should
10427 * set all of these to L1's desires. However, if !enable_ept, L0 does
10428 * care about (at least some) page faults, and because it is not easy
10429 * (if at all possible?) to merge L0 and L1's desires, we simply ask
10430 * to exit on each and every L2 page fault. This is done by setting
10431 * MASK=MATCH=0 and (see below) EB.PF=1.
10432 * Note that below we don't need special code to set EB.PF beyond the
10433 * "or"ing of the EB of vmcs01 and vmcs12, because when enable_ept,
10434 * vmcs01's EB.PF is 0 so the "or" will take vmcs12's value, and when
10435 * !enable_ept, EB.PF is 1, so the "or" will always be 1.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010436 */
10437 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK,
10438 enable_ept ? vmcs12->page_fault_error_code_mask : 0);
10439 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH,
10440 enable_ept ? vmcs12->page_fault_error_code_match : 0);
10441
10442 if (cpu_has_secondary_exec_ctrls()) {
Paolo Bonzini80154d72017-08-24 13:55:35 +020010443 exec_control = vmx->secondary_exec_control;
Xiao Guangronge2821622015-09-09 14:05:52 +080010444
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010445 /* Take the following fields only from vmcs12 */
Paolo Bonzini696dfd92014-05-07 11:20:54 +020010446 exec_control &= ~(SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Paolo Bonzini90a2db62017-07-27 13:22:13 +020010447 SECONDARY_EXEC_ENABLE_INVPCID |
Jan Kiszkab3a2a902015-03-23 19:27:19 +010010448 SECONDARY_EXEC_RDTSCP |
Paolo Bonzini3db13482017-08-24 14:48:03 +020010449 SECONDARY_EXEC_XSAVES |
Paolo Bonzini696dfd92014-05-07 11:20:54 +020010450 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Bandan Das27c42a12017-08-03 15:54:42 -040010451 SECONDARY_EXEC_APIC_REGISTER_VIRT |
10452 SECONDARY_EXEC_ENABLE_VMFUNC);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010453 if (nested_cpu_has(vmcs12,
Bandan Das03efce62017-05-05 15:25:15 -040010454 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS)) {
10455 vmcs12_exec_ctrl = vmcs12->secondary_vm_exec_control &
10456 ~SECONDARY_EXEC_ENABLE_PML;
10457 exec_control |= vmcs12_exec_ctrl;
10458 }
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010459
Bandan Das27c42a12017-08-03 15:54:42 -040010460 /* All VMFUNCs are currently emulated through L0 vmexits. */
10461 if (exec_control & SECONDARY_EXEC_ENABLE_VMFUNC)
10462 vmcs_write64(VM_FUNCTION_CONTROL, 0);
10463
Wincy Van608406e2015-02-03 23:57:51 +080010464 if (exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY) {
10465 vmcs_write64(EOI_EXIT_BITMAP0,
10466 vmcs12->eoi_exit_bitmap0);
10467 vmcs_write64(EOI_EXIT_BITMAP1,
10468 vmcs12->eoi_exit_bitmap1);
10469 vmcs_write64(EOI_EXIT_BITMAP2,
10470 vmcs12->eoi_exit_bitmap2);
10471 vmcs_write64(EOI_EXIT_BITMAP3,
10472 vmcs12->eoi_exit_bitmap3);
10473 vmcs_write16(GUEST_INTR_STATUS,
10474 vmcs12->guest_intr_status);
10475 }
10476
Jim Mattson6beb7bd2016-11-30 12:03:45 -080010477 /*
10478 * Write an illegal value to APIC_ACCESS_ADDR. Later,
10479 * nested_get_vmcs12_pages will either fix it up or
10480 * remove the VM execution control.
10481 */
10482 if (exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)
10483 vmcs_write64(APIC_ACCESS_ADDR, -1ull);
10484
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010485 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
10486 }
10487
10488
10489 /*
10490 * Set host-state according to L0's settings (vmcs12 is irrelevant here)
10491 * Some constant fields are set here by vmx_set_constant_host_state().
10492 * Other fields are different per CPU, and will be set later when
10493 * vmx_vcpu_load() is called, and when vmx_save_host_state() is called.
10494 */
Yang Zhanga547c6d2013-04-11 19:25:10 +080010495 vmx_set_constant_host_state(vmx);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010496
10497 /*
Jim Mattson83bafef2016-10-04 10:48:38 -070010498 * Set the MSR load/store lists to match L0's settings.
10499 */
10500 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
10501 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
10502 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
10503 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
10504 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));
10505
10506 /*
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010507 * HOST_RSP is normally set correctly in vmx_vcpu_run() just before
10508 * entry, but only if the current (host) sp changed from the value
10509 * we wrote last (vmx->host_rsp). This cache is no longer relevant
10510 * if we switch vmcs, and rather than hold a separate cache per vmcs,
10511 * here we just force the write to happen on entry.
10512 */
10513 vmx->host_rsp = 0;
10514
10515 exec_control = vmx_exec_control(vmx); /* L0's desires */
10516 exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
10517 exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
10518 exec_control &= ~CPU_BASED_TPR_SHADOW;
10519 exec_control |= vmcs12->cpu_based_vm_exec_control;
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010520
Jim Mattson6beb7bd2016-11-30 12:03:45 -080010521 /*
10522 * Write an illegal value to VIRTUAL_APIC_PAGE_ADDR. Later, if
10523 * nested_get_vmcs12_pages can't fix it up, the illegal value
10524 * will result in a VM entry failure.
10525 */
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010526 if (exec_control & CPU_BASED_TPR_SHADOW) {
Jim Mattson6beb7bd2016-11-30 12:03:45 -080010527 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, -1ull);
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010528 vmcs_write32(TPR_THRESHOLD, vmcs12->tpr_threshold);
Jim Mattson51aa68e2017-09-12 13:02:54 -070010529 } else {
10530#ifdef CONFIG_X86_64
10531 exec_control |= CPU_BASED_CR8_LOAD_EXITING |
10532 CPU_BASED_CR8_STORE_EXITING;
10533#endif
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010534 }
10535
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010536 /*
Wincy Van3af18d92015-02-03 23:49:31 +080010537 * Merging of IO bitmap not currently supported.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010538 * Rather, exit every time.
10539 */
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010540 exec_control &= ~CPU_BASED_USE_IO_BITMAPS;
10541 exec_control |= CPU_BASED_UNCOND_IO_EXITING;
10542
10543 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, exec_control);
10544
10545 /* EXCEPTION_BITMAP and CR0_GUEST_HOST_MASK should basically be the
10546 * bitwise-or of what L1 wants to trap for L2, and what we want to
10547 * trap. Note that CR0.TS also needs updating - we do this later.
10548 */
10549 update_exception_bitmap(vcpu);
10550 vcpu->arch.cr0_guest_owned_bits &= ~vmcs12->cr0_guest_host_mask;
10551 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
10552
Nadav Har'El8049d652013-08-05 11:07:06 +030010553 /* L2->L1 exit controls are emulated - the hardware exit is to L0 so
10554 * we should use its exit controls. Note that VM_EXIT_LOAD_IA32_EFER
10555 * bits are further modified by vmx_set_efer() below.
10556 */
Jan Kiszkaf4124502014-03-07 20:03:13 +010010557 vmcs_write32(VM_EXIT_CONTROLS, vmcs_config.vmexit_ctrl);
Nadav Har'El8049d652013-08-05 11:07:06 +030010558
10559 /* vmcs12's VM_ENTRY_LOAD_IA32_EFER and VM_ENTRY_IA32E_MODE are
10560 * emulated by vmx_set_efer(), below.
10561 */
Gleb Natapov2961e8762013-11-25 15:37:13 +020010562 vm_entry_controls_init(vmx,
Nadav Har'El8049d652013-08-05 11:07:06 +030010563 (vmcs12->vm_entry_controls & ~VM_ENTRY_LOAD_IA32_EFER &
10564 ~VM_ENTRY_IA32E_MODE) |
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010565 (vmcs_config.vmentry_ctrl & ~VM_ENTRY_IA32E_MODE));
10566
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010567 if (from_vmentry &&
10568 (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_PAT)) {
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010569 vmcs_write64(GUEST_IA32_PAT, vmcs12->guest_ia32_pat);
Jan Kiszka44811c02013-08-04 17:17:27 +020010570 vcpu->arch.pat = vmcs12->guest_ia32_pat;
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010571 } else if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010572 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010573 }
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010574
10575 set_cr4_guest_host_mask(vmx);
10576
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010577 if (from_vmentry &&
10578 vmcs12->vm_entry_controls & VM_ENTRY_LOAD_BNDCFGS)
Paolo Bonzini36be0b92014-02-24 12:30:04 +010010579 vmcs_write64(GUEST_BNDCFGS, vmcs12->guest_bndcfgs);
10580
Nadav Har'El27fc51b2011-08-02 15:54:52 +030010581 if (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING)
10582 vmcs_write64(TSC_OFFSET,
Paolo Bonziniea26e4e2016-11-01 00:39:48 +010010583 vcpu->arch.tsc_offset + vmcs12->tsc_offset);
Nadav Har'El27fc51b2011-08-02 15:54:52 +030010584 else
Paolo Bonziniea26e4e2016-11-01 00:39:48 +010010585 vmcs_write64(TSC_OFFSET, vcpu->arch.tsc_offset);
Peter Feinerc95ba922016-08-17 09:36:47 -070010586 if (kvm_has_tsc_control)
10587 decache_tsc_multiplier(vmx);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010588
10589 if (enable_vpid) {
10590 /*
Wanpeng Li5c614b32015-10-13 09:18:36 -070010591 * There is no direct mapping between vpid02 and vpid12, the
10592 * vpid02 is per-vCPU for L0 and reused while the value of
10593 * vpid12 is changed w/ one invvpid during nested vmentry.
10594 * The vpid12 is allocated by L1 for L2, so it will not
10595 * influence global bitmap(for vpid01 and vpid02 allocation)
10596 * even if spawn a lot of nested vCPUs.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010597 */
Wanpeng Li5c614b32015-10-13 09:18:36 -070010598 if (nested_cpu_has_vpid(vmcs12) && vmx->nested.vpid02) {
10599 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->nested.vpid02);
10600 if (vmcs12->virtual_processor_id != vmx->nested.last_vpid) {
10601 vmx->nested.last_vpid = vmcs12->virtual_processor_id;
10602 __vmx_flush_tlb(vcpu, to_vmx(vcpu)->nested.vpid02);
10603 }
10604 } else {
10605 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
10606 vmx_flush_tlb(vcpu);
10607 }
10608
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010609 }
10610
Ladi Prosek1fb883b2017-04-04 14:18:53 +020010611 if (enable_pml) {
10612 /*
10613 * Conceptually we want to copy the PML address and index from
10614 * vmcs01 here, and then back to vmcs01 on nested vmexit. But,
10615 * since we always flush the log on each vmexit, this happens
10616 * to be equivalent to simply resetting the fields in vmcs02.
10617 */
10618 ASSERT(vmx->pml_pg);
10619 vmcs_write64(PML_ADDRESS, page_to_phys(vmx->pml_pg));
10620 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
10621 }
10622
Nadav Har'El155a97a2013-08-05 11:07:16 +030010623 if (nested_cpu_has_ept(vmcs12)) {
Paolo Bonziniae1e2d12017-03-30 11:55:30 +020010624 if (nested_ept_init_mmu_context(vcpu)) {
10625 *entry_failure_code = ENTRY_FAIL_DEFAULT;
10626 return 1;
10627 }
Jim Mattsonfb6c8192017-03-16 13:53:59 -070010628 } else if (nested_cpu_has2(vmcs12,
10629 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
10630 vmx_flush_tlb_ept_only(vcpu);
Nadav Har'El155a97a2013-08-05 11:07:16 +030010631 }
10632
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010633 /*
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -080010634 * This sets GUEST_CR0 to vmcs12->guest_cr0, possibly modifying those
10635 * bits which we consider mandatory enabled.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010636 * The CR0_READ_SHADOW is what L2 should have expected to read given
10637 * the specifications by L1; It's not enough to take
10638 * vmcs12->cr0_read_shadow because on our cr0_guest_host_mask we we
10639 * have more bits than L1 expected.
10640 */
10641 vmx_set_cr0(vcpu, vmcs12->guest_cr0);
10642 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
10643
10644 vmx_set_cr4(vcpu, vmcs12->guest_cr4);
10645 vmcs_writel(CR4_READ_SHADOW, nested_read_cr4(vmcs12));
10646
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010647 if (from_vmentry &&
10648 (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER))
David Matlack5a6a9742016-11-29 18:14:10 -080010649 vcpu->arch.efer = vmcs12->guest_ia32_efer;
10650 else if (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE)
10651 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
10652 else
10653 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
10654 /* Note: modifies VM_ENTRY/EXIT_CONTROLS and GUEST/HOST_IA32_EFER */
10655 vmx_set_efer(vcpu, vcpu->arch.efer);
10656
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +010010657 /* Shadow page tables on either EPT or shadow page tables. */
Ladi Prosek7ad658b2017-03-23 07:18:08 +010010658 if (nested_vmx_load_cr3(vcpu, vmcs12->guest_cr3, nested_cpu_has_ept(vmcs12),
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +010010659 entry_failure_code))
10660 return 1;
Ladi Prosek7ca29de2016-11-30 16:03:08 +010010661
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +030010662 if (!enable_ept)
10663 vcpu->arch.walk_mmu->inject_page_fault = vmx_inject_page_fault_nested;
10664
Nadav Har'El3633cfc2013-08-05 11:07:07 +030010665 /*
10666 * L1 may access the L2's PDPTR, so save them to construct vmcs12
10667 */
10668 if (enable_ept) {
10669 vmcs_write64(GUEST_PDPTR0, vmcs12->guest_pdptr0);
10670 vmcs_write64(GUEST_PDPTR1, vmcs12->guest_pdptr1);
10671 vmcs_write64(GUEST_PDPTR2, vmcs12->guest_pdptr2);
10672 vmcs_write64(GUEST_PDPTR3, vmcs12->guest_pdptr3);
10673 }
10674
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010675 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->guest_rsp);
10676 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->guest_rip);
Ladi Prosekee146c12016-11-30 16:03:09 +010010677 return 0;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010678}
10679
Jim Mattsonca0bde22016-11-30 12:03:46 -080010680static int check_vmentry_prereqs(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
10681{
10682 struct vcpu_vmx *vmx = to_vmx(vcpu);
10683
10684 if (vmcs12->guest_activity_state != GUEST_ACTIVITY_ACTIVE &&
10685 vmcs12->guest_activity_state != GUEST_ACTIVITY_HLT)
10686 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10687
Jim Mattson56a20512017-07-06 16:33:06 -070010688 if (nested_vmx_check_io_bitmap_controls(vcpu, vmcs12))
10689 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10690
Jim Mattsonca0bde22016-11-30 12:03:46 -080010691 if (nested_vmx_check_msr_bitmap_controls(vcpu, vmcs12))
10692 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10693
Jim Mattson712b12d2017-08-24 13:24:47 -070010694 if (nested_vmx_check_tpr_shadow_controls(vcpu, vmcs12))
10695 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10696
Jim Mattsonca0bde22016-11-30 12:03:46 -080010697 if (nested_vmx_check_apicv_controls(vcpu, vmcs12))
10698 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10699
10700 if (nested_vmx_check_msr_switch_controls(vcpu, vmcs12))
10701 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10702
Bandan Dasc5f983f2017-05-05 15:25:14 -040010703 if (nested_vmx_check_pml_controls(vcpu, vmcs12))
10704 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10705
Jim Mattsonca0bde22016-11-30 12:03:46 -080010706 if (!vmx_control_verify(vmcs12->cpu_based_vm_exec_control,
10707 vmx->nested.nested_vmx_procbased_ctls_low,
10708 vmx->nested.nested_vmx_procbased_ctls_high) ||
Jim Mattson2e5b0bd2017-05-04 11:51:58 -070010709 (nested_cpu_has(vmcs12, CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) &&
10710 !vmx_control_verify(vmcs12->secondary_vm_exec_control,
10711 vmx->nested.nested_vmx_secondary_ctls_low,
10712 vmx->nested.nested_vmx_secondary_ctls_high)) ||
Jim Mattsonca0bde22016-11-30 12:03:46 -080010713 !vmx_control_verify(vmcs12->pin_based_vm_exec_control,
10714 vmx->nested.nested_vmx_pinbased_ctls_low,
10715 vmx->nested.nested_vmx_pinbased_ctls_high) ||
10716 !vmx_control_verify(vmcs12->vm_exit_controls,
10717 vmx->nested.nested_vmx_exit_ctls_low,
10718 vmx->nested.nested_vmx_exit_ctls_high) ||
10719 !vmx_control_verify(vmcs12->vm_entry_controls,
10720 vmx->nested.nested_vmx_entry_ctls_low,
10721 vmx->nested.nested_vmx_entry_ctls_high))
10722 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10723
Bandan Das41ab9372017-08-03 15:54:43 -040010724 if (nested_cpu_has_vmfunc(vmcs12)) {
10725 if (vmcs12->vm_function_control &
10726 ~vmx->nested.nested_vmx_vmfunc_controls)
10727 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10728
10729 if (nested_cpu_has_eptp_switching(vmcs12)) {
10730 if (!nested_cpu_has_ept(vmcs12) ||
10731 !page_address_valid(vcpu, vmcs12->eptp_list_address))
10732 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10733 }
10734 }
Bandan Das27c42a12017-08-03 15:54:42 -040010735
Jim Mattsonc7c2c702017-05-05 11:28:09 -070010736 if (vmcs12->cr3_target_count > nested_cpu_vmx_misc_cr3_count(vcpu))
10737 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10738
Jim Mattsonca0bde22016-11-30 12:03:46 -080010739 if (!nested_host_cr0_valid(vcpu, vmcs12->host_cr0) ||
10740 !nested_host_cr4_valid(vcpu, vmcs12->host_cr4) ||
10741 !nested_cr3_valid(vcpu, vmcs12->host_cr3))
10742 return VMXERR_ENTRY_INVALID_HOST_STATE_FIELD;
10743
10744 return 0;
10745}
10746
10747static int check_vmentry_postreqs(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12,
10748 u32 *exit_qual)
10749{
10750 bool ia32e;
10751
10752 *exit_qual = ENTRY_FAIL_DEFAULT;
10753
10754 if (!nested_guest_cr0_valid(vcpu, vmcs12->guest_cr0) ||
10755 !nested_guest_cr4_valid(vcpu, vmcs12->guest_cr4))
10756 return 1;
10757
10758 if (!nested_cpu_has2(vmcs12, SECONDARY_EXEC_SHADOW_VMCS) &&
10759 vmcs12->vmcs_link_pointer != -1ull) {
10760 *exit_qual = ENTRY_FAIL_VMCS_LINK_PTR;
10761 return 1;
10762 }
10763
10764 /*
10765 * If the load IA32_EFER VM-entry control is 1, the following checks
10766 * are performed on the field for the IA32_EFER MSR:
10767 * - Bits reserved in the IA32_EFER MSR must be 0.
10768 * - Bit 10 (corresponding to IA32_EFER.LMA) must equal the value of
10769 * the IA-32e mode guest VM-exit control. It must also be identical
10770 * to bit 8 (LME) if bit 31 in the CR0 field (corresponding to
10771 * CR0.PG) is 1.
10772 */
10773 if (to_vmx(vcpu)->nested.nested_run_pending &&
10774 (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER)) {
10775 ia32e = (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE) != 0;
10776 if (!kvm_valid_efer(vcpu, vmcs12->guest_ia32_efer) ||
10777 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LMA) ||
10778 ((vmcs12->guest_cr0 & X86_CR0_PG) &&
10779 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LME)))
10780 return 1;
10781 }
10782
10783 /*
10784 * If the load IA32_EFER VM-exit control is 1, bits reserved in the
10785 * IA32_EFER MSR must be 0 in the field for that register. In addition,
10786 * the values of the LMA and LME bits in the field must each be that of
10787 * the host address-space size VM-exit control.
10788 */
10789 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER) {
10790 ia32e = (vmcs12->vm_exit_controls &
10791 VM_EXIT_HOST_ADDR_SPACE_SIZE) != 0;
10792 if (!kvm_valid_efer(vcpu, vmcs12->host_ia32_efer) ||
10793 ia32e != !!(vmcs12->host_ia32_efer & EFER_LMA) ||
10794 ia32e != !!(vmcs12->host_ia32_efer & EFER_LME))
10795 return 1;
10796 }
10797
10798 return 0;
10799}
10800
Jim Mattson858e25c2016-11-30 12:03:47 -080010801static int enter_vmx_non_root_mode(struct kvm_vcpu *vcpu, bool from_vmentry)
10802{
10803 struct vcpu_vmx *vmx = to_vmx(vcpu);
10804 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
10805 struct loaded_vmcs *vmcs02;
Jim Mattson858e25c2016-11-30 12:03:47 -080010806 u32 msr_entry_idx;
10807 u32 exit_qual;
10808
10809 vmcs02 = nested_get_current_vmcs02(vmx);
10810 if (!vmcs02)
10811 return -ENOMEM;
10812
10813 enter_guest_mode(vcpu);
10814
10815 if (!(vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS))
10816 vmx->nested.vmcs01_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
10817
David Hildenbrand1279a6b12017-03-20 10:00:08 +010010818 vmx_switch_vmcs(vcpu, vmcs02);
Jim Mattson858e25c2016-11-30 12:03:47 -080010819 vmx_segment_cache_clear(vmx);
10820
10821 if (prepare_vmcs02(vcpu, vmcs12, from_vmentry, &exit_qual)) {
10822 leave_guest_mode(vcpu);
David Hildenbrand1279a6b12017-03-20 10:00:08 +010010823 vmx_switch_vmcs(vcpu, &vmx->vmcs01);
Jim Mattson858e25c2016-11-30 12:03:47 -080010824 nested_vmx_entry_failure(vcpu, vmcs12,
10825 EXIT_REASON_INVALID_STATE, exit_qual);
10826 return 1;
10827 }
10828
10829 nested_get_vmcs12_pages(vcpu, vmcs12);
10830
10831 msr_entry_idx = nested_vmx_load_msr(vcpu,
10832 vmcs12->vm_entry_msr_load_addr,
10833 vmcs12->vm_entry_msr_load_count);
10834 if (msr_entry_idx) {
10835 leave_guest_mode(vcpu);
David Hildenbrand1279a6b12017-03-20 10:00:08 +010010836 vmx_switch_vmcs(vcpu, &vmx->vmcs01);
Jim Mattson858e25c2016-11-30 12:03:47 -080010837 nested_vmx_entry_failure(vcpu, vmcs12,
10838 EXIT_REASON_MSR_LOAD_FAIL, msr_entry_idx);
10839 return 1;
10840 }
10841
Jim Mattson858e25c2016-11-30 12:03:47 -080010842 /*
10843 * Note no nested_vmx_succeed or nested_vmx_fail here. At this point
10844 * we are no longer running L1, and VMLAUNCH/VMRESUME has not yet
10845 * returned as far as L1 is concerned. It will only return (and set
10846 * the success flag) when L2 exits (see nested_vmx_vmexit()).
10847 */
10848 return 0;
10849}
10850
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010851/*
10852 * nested_vmx_run() handles a nested entry, i.e., a VMLAUNCH or VMRESUME on L1
10853 * for running an L2 nested guest.
10854 */
10855static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch)
10856{
10857 struct vmcs12 *vmcs12;
10858 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jim Mattsonb3f1dfb2017-07-17 12:00:34 -070010859 u32 interrupt_shadow = vmx_get_interrupt_shadow(vcpu);
Jim Mattsonca0bde22016-11-30 12:03:46 -080010860 u32 exit_qual;
10861 int ret;
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010862
Kyle Hueyeb277562016-11-29 12:40:39 -080010863 if (!nested_vmx_check_permission(vcpu))
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010864 return 1;
10865
Kyle Hueyeb277562016-11-29 12:40:39 -080010866 if (!nested_vmx_check_vmcs12(vcpu))
10867 goto out;
10868
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010869 vmcs12 = get_vmcs12(vcpu);
10870
Abel Gordon012f83c2013-04-18 14:39:25 +030010871 if (enable_shadow_vmcs)
10872 copy_shadow_to_vmcs12(vmx);
10873
Nadav Har'El7c177932011-05-25 23:12:04 +030010874 /*
10875 * The nested entry process starts with enforcing various prerequisites
10876 * on vmcs12 as required by the Intel SDM, and act appropriately when
10877 * they fail: As the SDM explains, some conditions should cause the
10878 * instruction to fail, while others will cause the instruction to seem
10879 * to succeed, but return an EXIT_REASON_INVALID_STATE.
10880 * To speed up the normal (success) code path, we should avoid checking
10881 * for misconfigurations which will anyway be caught by the processor
10882 * when using the merged vmcs02.
10883 */
Jim Mattsonb3f1dfb2017-07-17 12:00:34 -070010884 if (interrupt_shadow & KVM_X86_SHADOW_INT_MOV_SS) {
10885 nested_vmx_failValid(vcpu,
10886 VMXERR_ENTRY_EVENTS_BLOCKED_BY_MOV_SS);
10887 goto out;
10888 }
10889
Nadav Har'El7c177932011-05-25 23:12:04 +030010890 if (vmcs12->launch_state == launch) {
10891 nested_vmx_failValid(vcpu,
10892 launch ? VMXERR_VMLAUNCH_NONCLEAR_VMCS
10893 : VMXERR_VMRESUME_NONLAUNCHED_VMCS);
Kyle Hueyeb277562016-11-29 12:40:39 -080010894 goto out;
Nadav Har'El7c177932011-05-25 23:12:04 +030010895 }
10896
Jim Mattsonca0bde22016-11-30 12:03:46 -080010897 ret = check_vmentry_prereqs(vcpu, vmcs12);
10898 if (ret) {
10899 nested_vmx_failValid(vcpu, ret);
Kyle Hueyeb277562016-11-29 12:40:39 -080010900 goto out;
Paolo Bonzini26539bd2013-04-15 15:00:27 +020010901 }
10902
Nadav Har'El7c177932011-05-25 23:12:04 +030010903 /*
Jim Mattsonca0bde22016-11-30 12:03:46 -080010904 * After this point, the trap flag no longer triggers a singlestep trap
10905 * on the vm entry instructions; don't call kvm_skip_emulated_instruction.
10906 * This is not 100% correct; for performance reasons, we delegate most
10907 * of the checks on host state to the processor. If those fail,
10908 * the singlestep trap is missed.
Jan Kiszka384bb782013-04-20 10:52:36 +020010909 */
Jim Mattsonca0bde22016-11-30 12:03:46 -080010910 skip_emulated_instruction(vcpu);
Jan Kiszka384bb782013-04-20 10:52:36 +020010911
Jim Mattsonca0bde22016-11-30 12:03:46 -080010912 ret = check_vmentry_postreqs(vcpu, vmcs12, &exit_qual);
10913 if (ret) {
10914 nested_vmx_entry_failure(vcpu, vmcs12,
10915 EXIT_REASON_INVALID_STATE, exit_qual);
10916 return 1;
Jan Kiszka384bb782013-04-20 10:52:36 +020010917 }
10918
10919 /*
Nadav Har'El7c177932011-05-25 23:12:04 +030010920 * We're finally done with prerequisite checking, and can start with
10921 * the nested entry.
10922 */
10923
Jim Mattson858e25c2016-11-30 12:03:47 -080010924 ret = enter_vmx_non_root_mode(vcpu, true);
10925 if (ret)
10926 return ret;
Wincy Vanff651cb2014-12-11 08:52:58 +030010927
Jan Kiszka6dfacad2013-12-04 08:58:54 +010010928 if (vmcs12->guest_activity_state == GUEST_ACTIVITY_HLT)
Joel Schopp5cb56052015-03-02 13:43:31 -060010929 return kvm_vcpu_halt(vcpu);
Jan Kiszka6dfacad2013-12-04 08:58:54 +010010930
Jan Kiszka7af40ad32014-01-04 18:47:23 +010010931 vmx->nested.nested_run_pending = 1;
10932
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010933 return 1;
Kyle Hueyeb277562016-11-29 12:40:39 -080010934
10935out:
Kyle Huey6affcbe2016-11-29 12:40:40 -080010936 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010937}
10938
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010939/*
10940 * On a nested exit from L2 to L1, vmcs12.guest_cr0 might not be up-to-date
10941 * because L2 may have changed some cr0 bits directly (CRO_GUEST_HOST_MASK).
10942 * This function returns the new value we should put in vmcs12.guest_cr0.
10943 * It's not enough to just return the vmcs02 GUEST_CR0. Rather,
10944 * 1. Bits that neither L0 nor L1 trapped, were set directly by L2 and are now
10945 * available in vmcs02 GUEST_CR0. (Note: It's enough to check that L0
10946 * didn't trap the bit, because if L1 did, so would L0).
10947 * 2. Bits that L1 asked to trap (and therefore L0 also did) could not have
10948 * been modified by L2, and L1 knows it. So just leave the old value of
10949 * the bit from vmcs12.guest_cr0. Note that the bit from vmcs02 GUEST_CR0
10950 * isn't relevant, because if L0 traps this bit it can set it to anything.
10951 * 3. Bits that L1 didn't trap, but L0 did. L1 believes the guest could have
10952 * changed these bits, and therefore they need to be updated, but L0
10953 * didn't necessarily allow them to be changed in GUEST_CR0 - and rather
10954 * put them in vmcs02 CR0_READ_SHADOW. So take these bits from there.
10955 */
10956static inline unsigned long
10957vmcs12_guest_cr0(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
10958{
10959 return
10960 /*1*/ (vmcs_readl(GUEST_CR0) & vcpu->arch.cr0_guest_owned_bits) |
10961 /*2*/ (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask) |
10962 /*3*/ (vmcs_readl(CR0_READ_SHADOW) & ~(vmcs12->cr0_guest_host_mask |
10963 vcpu->arch.cr0_guest_owned_bits));
10964}
10965
10966static inline unsigned long
10967vmcs12_guest_cr4(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
10968{
10969 return
10970 /*1*/ (vmcs_readl(GUEST_CR4) & vcpu->arch.cr4_guest_owned_bits) |
10971 /*2*/ (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask) |
10972 /*3*/ (vmcs_readl(CR4_READ_SHADOW) & ~(vmcs12->cr4_guest_host_mask |
10973 vcpu->arch.cr4_guest_owned_bits));
10974}
10975
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010976static void vmcs12_save_pending_event(struct kvm_vcpu *vcpu,
10977 struct vmcs12 *vmcs12)
10978{
10979 u32 idt_vectoring;
10980 unsigned int nr;
10981
Wanpeng Li664f8e22017-08-24 03:35:09 -070010982 if (vcpu->arch.exception.injected) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010983 nr = vcpu->arch.exception.nr;
10984 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
10985
10986 if (kvm_exception_is_soft(nr)) {
10987 vmcs12->vm_exit_instruction_len =
10988 vcpu->arch.event_exit_inst_len;
10989 idt_vectoring |= INTR_TYPE_SOFT_EXCEPTION;
10990 } else
10991 idt_vectoring |= INTR_TYPE_HARD_EXCEPTION;
10992
10993 if (vcpu->arch.exception.has_error_code) {
10994 idt_vectoring |= VECTORING_INFO_DELIVER_CODE_MASK;
10995 vmcs12->idt_vectoring_error_code =
10996 vcpu->arch.exception.error_code;
10997 }
10998
10999 vmcs12->idt_vectoring_info_field = idt_vectoring;
Jan Kiszkacd2633c2013-10-23 17:42:15 +010011000 } else if (vcpu->arch.nmi_injected) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +020011001 vmcs12->idt_vectoring_info_field =
11002 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR;
11003 } else if (vcpu->arch.interrupt.pending) {
11004 nr = vcpu->arch.interrupt.nr;
11005 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
11006
11007 if (vcpu->arch.interrupt.soft) {
11008 idt_vectoring |= INTR_TYPE_SOFT_INTR;
11009 vmcs12->vm_entry_instruction_len =
11010 vcpu->arch.event_exit_inst_len;
11011 } else
11012 idt_vectoring |= INTR_TYPE_EXT_INTR;
11013
11014 vmcs12->idt_vectoring_info_field = idt_vectoring;
11015 }
11016}
11017
Jan Kiszkab6b8a142014-03-07 20:03:12 +010011018static int vmx_check_nested_events(struct kvm_vcpu *vcpu, bool external_intr)
11019{
11020 struct vcpu_vmx *vmx = to_vmx(vcpu);
Wanpeng Libfcf83b2017-08-24 03:35:11 -070011021 unsigned long exit_qual;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010011022
Wanpeng Li274bba52017-08-24 03:35:08 -070011023 if (kvm_event_needs_reinjection(vcpu))
Wanpeng Liacc9ab62017-02-27 04:24:39 -080011024 return -EBUSY;
11025
Wanpeng Libfcf83b2017-08-24 03:35:11 -070011026 if (vcpu->arch.exception.pending &&
11027 nested_vmx_check_exception(vcpu, &exit_qual)) {
11028 if (vmx->nested.nested_run_pending)
11029 return -EBUSY;
11030 nested_vmx_inject_exception_vmexit(vcpu, exit_qual);
11031 vcpu->arch.exception.pending = false;
11032 return 0;
11033 }
11034
Jan Kiszkaf4124502014-03-07 20:03:13 +010011035 if (nested_cpu_has_preemption_timer(get_vmcs12(vcpu)) &&
11036 vmx->nested.preemption_timer_expired) {
11037 if (vmx->nested.nested_run_pending)
11038 return -EBUSY;
11039 nested_vmx_vmexit(vcpu, EXIT_REASON_PREEMPTION_TIMER, 0, 0);
11040 return 0;
11041 }
11042
Jan Kiszkab6b8a142014-03-07 20:03:12 +010011043 if (vcpu->arch.nmi_pending && nested_exit_on_nmi(vcpu)) {
Wanpeng Liacc9ab62017-02-27 04:24:39 -080011044 if (vmx->nested.nested_run_pending)
Jan Kiszkab6b8a142014-03-07 20:03:12 +010011045 return -EBUSY;
11046 nested_vmx_vmexit(vcpu, EXIT_REASON_EXCEPTION_NMI,
11047 NMI_VECTOR | INTR_TYPE_NMI_INTR |
11048 INTR_INFO_VALID_MASK, 0);
11049 /*
11050 * The NMI-triggered VM exit counts as injection:
11051 * clear this one and block further NMIs.
11052 */
11053 vcpu->arch.nmi_pending = 0;
11054 vmx_set_nmi_mask(vcpu, true);
11055 return 0;
11056 }
11057
11058 if ((kvm_cpu_has_interrupt(vcpu) || external_intr) &&
11059 nested_exit_on_intr(vcpu)) {
11060 if (vmx->nested.nested_run_pending)
11061 return -EBUSY;
11062 nested_vmx_vmexit(vcpu, EXIT_REASON_EXTERNAL_INTERRUPT, 0, 0);
Wincy Van705699a2015-02-03 23:58:17 +080011063 return 0;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010011064 }
11065
David Hildenbrand6342c502017-01-25 11:58:58 +010011066 vmx_complete_nested_posted_interrupt(vcpu);
11067 return 0;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010011068}
11069
Jan Kiszkaf4124502014-03-07 20:03:13 +010011070static u32 vmx_get_preemption_timer_value(struct kvm_vcpu *vcpu)
11071{
11072 ktime_t remaining =
11073 hrtimer_get_remaining(&to_vmx(vcpu)->nested.preemption_timer);
11074 u64 value;
11075
11076 if (ktime_to_ns(remaining) <= 0)
11077 return 0;
11078
11079 value = ktime_to_ns(remaining) * vcpu->arch.virtual_tsc_khz;
11080 do_div(value, 1000000);
11081 return value >> VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
11082}
11083
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011084/*
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080011085 * Update the guest state fields of vmcs12 to reflect changes that
11086 * occurred while L2 was running. (The "IA-32e mode guest" bit of the
11087 * VM-entry controls is also updated, since this is really a guest
11088 * state bit.)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011089 */
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080011090static void sync_vmcs12(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011091{
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011092 vmcs12->guest_cr0 = vmcs12_guest_cr0(vcpu, vmcs12);
11093 vmcs12->guest_cr4 = vmcs12_guest_cr4(vcpu, vmcs12);
11094
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011095 vmcs12->guest_rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
11096 vmcs12->guest_rip = kvm_register_read(vcpu, VCPU_REGS_RIP);
11097 vmcs12->guest_rflags = vmcs_readl(GUEST_RFLAGS);
11098
11099 vmcs12->guest_es_selector = vmcs_read16(GUEST_ES_SELECTOR);
11100 vmcs12->guest_cs_selector = vmcs_read16(GUEST_CS_SELECTOR);
11101 vmcs12->guest_ss_selector = vmcs_read16(GUEST_SS_SELECTOR);
11102 vmcs12->guest_ds_selector = vmcs_read16(GUEST_DS_SELECTOR);
11103 vmcs12->guest_fs_selector = vmcs_read16(GUEST_FS_SELECTOR);
11104 vmcs12->guest_gs_selector = vmcs_read16(GUEST_GS_SELECTOR);
11105 vmcs12->guest_ldtr_selector = vmcs_read16(GUEST_LDTR_SELECTOR);
11106 vmcs12->guest_tr_selector = vmcs_read16(GUEST_TR_SELECTOR);
11107 vmcs12->guest_es_limit = vmcs_read32(GUEST_ES_LIMIT);
11108 vmcs12->guest_cs_limit = vmcs_read32(GUEST_CS_LIMIT);
11109 vmcs12->guest_ss_limit = vmcs_read32(GUEST_SS_LIMIT);
11110 vmcs12->guest_ds_limit = vmcs_read32(GUEST_DS_LIMIT);
11111 vmcs12->guest_fs_limit = vmcs_read32(GUEST_FS_LIMIT);
11112 vmcs12->guest_gs_limit = vmcs_read32(GUEST_GS_LIMIT);
11113 vmcs12->guest_ldtr_limit = vmcs_read32(GUEST_LDTR_LIMIT);
11114 vmcs12->guest_tr_limit = vmcs_read32(GUEST_TR_LIMIT);
11115 vmcs12->guest_gdtr_limit = vmcs_read32(GUEST_GDTR_LIMIT);
11116 vmcs12->guest_idtr_limit = vmcs_read32(GUEST_IDTR_LIMIT);
11117 vmcs12->guest_es_ar_bytes = vmcs_read32(GUEST_ES_AR_BYTES);
11118 vmcs12->guest_cs_ar_bytes = vmcs_read32(GUEST_CS_AR_BYTES);
11119 vmcs12->guest_ss_ar_bytes = vmcs_read32(GUEST_SS_AR_BYTES);
11120 vmcs12->guest_ds_ar_bytes = vmcs_read32(GUEST_DS_AR_BYTES);
11121 vmcs12->guest_fs_ar_bytes = vmcs_read32(GUEST_FS_AR_BYTES);
11122 vmcs12->guest_gs_ar_bytes = vmcs_read32(GUEST_GS_AR_BYTES);
11123 vmcs12->guest_ldtr_ar_bytes = vmcs_read32(GUEST_LDTR_AR_BYTES);
11124 vmcs12->guest_tr_ar_bytes = vmcs_read32(GUEST_TR_AR_BYTES);
11125 vmcs12->guest_es_base = vmcs_readl(GUEST_ES_BASE);
11126 vmcs12->guest_cs_base = vmcs_readl(GUEST_CS_BASE);
11127 vmcs12->guest_ss_base = vmcs_readl(GUEST_SS_BASE);
11128 vmcs12->guest_ds_base = vmcs_readl(GUEST_DS_BASE);
11129 vmcs12->guest_fs_base = vmcs_readl(GUEST_FS_BASE);
11130 vmcs12->guest_gs_base = vmcs_readl(GUEST_GS_BASE);
11131 vmcs12->guest_ldtr_base = vmcs_readl(GUEST_LDTR_BASE);
11132 vmcs12->guest_tr_base = vmcs_readl(GUEST_TR_BASE);
11133 vmcs12->guest_gdtr_base = vmcs_readl(GUEST_GDTR_BASE);
11134 vmcs12->guest_idtr_base = vmcs_readl(GUEST_IDTR_BASE);
11135
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011136 vmcs12->guest_interruptibility_info =
11137 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
11138 vmcs12->guest_pending_dbg_exceptions =
11139 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS);
Jan Kiszka3edf1e62014-01-04 18:47:24 +010011140 if (vcpu->arch.mp_state == KVM_MP_STATE_HALTED)
11141 vmcs12->guest_activity_state = GUEST_ACTIVITY_HLT;
11142 else
11143 vmcs12->guest_activity_state = GUEST_ACTIVITY_ACTIVE;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011144
Jan Kiszkaf4124502014-03-07 20:03:13 +010011145 if (nested_cpu_has_preemption_timer(vmcs12)) {
11146 if (vmcs12->vm_exit_controls &
11147 VM_EXIT_SAVE_VMX_PREEMPTION_TIMER)
11148 vmcs12->vmx_preemption_timer_value =
11149 vmx_get_preemption_timer_value(vcpu);
11150 hrtimer_cancel(&to_vmx(vcpu)->nested.preemption_timer);
11151 }
Arthur Chunqi Li7854cbc2013-09-16 16:11:44 +080011152
Nadav Har'El3633cfc2013-08-05 11:07:07 +030011153 /*
11154 * In some cases (usually, nested EPT), L2 is allowed to change its
11155 * own CR3 without exiting. If it has changed it, we must keep it.
11156 * Of course, if L0 is using shadow page tables, GUEST_CR3 was defined
11157 * by L0, not L1 or L2, so we mustn't unconditionally copy it to vmcs12.
11158 *
11159 * Additionally, restore L2's PDPTR to vmcs12.
11160 */
11161 if (enable_ept) {
Paolo Bonzinif3531052015-12-03 15:49:56 +010011162 vmcs12->guest_cr3 = vmcs_readl(GUEST_CR3);
Nadav Har'El3633cfc2013-08-05 11:07:07 +030011163 vmcs12->guest_pdptr0 = vmcs_read64(GUEST_PDPTR0);
11164 vmcs12->guest_pdptr1 = vmcs_read64(GUEST_PDPTR1);
11165 vmcs12->guest_pdptr2 = vmcs_read64(GUEST_PDPTR2);
11166 vmcs12->guest_pdptr3 = vmcs_read64(GUEST_PDPTR3);
11167 }
11168
Jim Mattsond281e132017-06-01 12:44:46 -070011169 vmcs12->guest_linear_address = vmcs_readl(GUEST_LINEAR_ADDRESS);
Jan Dakinevich119a9c02016-09-04 21:22:47 +030011170
Wincy Van608406e2015-02-03 23:57:51 +080011171 if (nested_cpu_has_vid(vmcs12))
11172 vmcs12->guest_intr_status = vmcs_read16(GUEST_INTR_STATUS);
11173
Jan Kiszkac18911a2013-03-13 16:06:41 +010011174 vmcs12->vm_entry_controls =
11175 (vmcs12->vm_entry_controls & ~VM_ENTRY_IA32E_MODE) |
Gleb Natapov2961e8762013-11-25 15:37:13 +020011176 (vm_entry_controls_get(to_vmx(vcpu)) & VM_ENTRY_IA32E_MODE);
Jan Kiszkac18911a2013-03-13 16:06:41 +010011177
Jan Kiszka2996fca2014-06-16 13:59:43 +020011178 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_DEBUG_CONTROLS) {
11179 kvm_get_dr(vcpu, 7, (unsigned long *)&vmcs12->guest_dr7);
11180 vmcs12->guest_ia32_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
11181 }
11182
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011183 /* TODO: These cannot have changed unless we have MSR bitmaps and
11184 * the relevant bit asks not to trap the change */
Jan Kiszkab8c07d52013-04-06 13:51:21 +020011185 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_PAT)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011186 vmcs12->guest_ia32_pat = vmcs_read64(GUEST_IA32_PAT);
Jan Kiszka10ba54a2013-08-08 16:26:31 +020011187 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_EFER)
11188 vmcs12->guest_ia32_efer = vcpu->arch.efer;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011189 vmcs12->guest_sysenter_cs = vmcs_read32(GUEST_SYSENTER_CS);
11190 vmcs12->guest_sysenter_esp = vmcs_readl(GUEST_SYSENTER_ESP);
11191 vmcs12->guest_sysenter_eip = vmcs_readl(GUEST_SYSENTER_EIP);
Paolo Bonzinia87036a2016-03-08 09:52:13 +010011192 if (kvm_mpx_supported())
Paolo Bonzini36be0b92014-02-24 12:30:04 +010011193 vmcs12->guest_bndcfgs = vmcs_read64(GUEST_BNDCFGS);
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080011194}
11195
11196/*
11197 * prepare_vmcs12 is part of what we need to do when the nested L2 guest exits
11198 * and we want to prepare to run its L1 parent. L1 keeps a vmcs for L2 (vmcs12),
11199 * and this function updates it to reflect the changes to the guest state while
11200 * L2 was running (and perhaps made some exits which were handled directly by L0
11201 * without going back to L1), and to reflect the exit reason.
11202 * Note that we do not have to copy here all VMCS fields, just those that
11203 * could have changed by the L2 guest or the exit - i.e., the guest-state and
11204 * exit-information fields only. Other fields are modified by L1 with VMWRITE,
11205 * which already writes to vmcs12 directly.
11206 */
11207static void prepare_vmcs12(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12,
11208 u32 exit_reason, u32 exit_intr_info,
11209 unsigned long exit_qualification)
11210{
11211 /* update guest state fields: */
11212 sync_vmcs12(vcpu, vmcs12);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011213
11214 /* update exit information fields: */
11215
Jan Kiszka533558b2014-01-04 18:47:20 +010011216 vmcs12->vm_exit_reason = exit_reason;
11217 vmcs12->exit_qualification = exit_qualification;
Jan Kiszka533558b2014-01-04 18:47:20 +010011218 vmcs12->vm_exit_intr_info = exit_intr_info;
Paolo Bonzini7313c692017-07-27 10:31:25 +020011219
Jan Kiszka5f3d5792013-04-14 12:12:46 +020011220 vmcs12->idt_vectoring_info_field = 0;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011221 vmcs12->vm_exit_instruction_len = vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
11222 vmcs12->vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
11223
Jan Kiszka5f3d5792013-04-14 12:12:46 +020011224 if (!(vmcs12->vm_exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY)) {
Jim Mattson7cdc2d62017-07-06 16:33:05 -070011225 vmcs12->launch_state = 1;
11226
Jan Kiszka5f3d5792013-04-14 12:12:46 +020011227 /* vm_entry_intr_info_field is cleared on exit. Emulate this
11228 * instead of reading the real value. */
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011229 vmcs12->vm_entry_intr_info_field &= ~INTR_INFO_VALID_MASK;
Jan Kiszka5f3d5792013-04-14 12:12:46 +020011230
11231 /*
11232 * Transfer the event that L0 or L1 may wanted to inject into
11233 * L2 to IDT_VECTORING_INFO_FIELD.
11234 */
11235 vmcs12_save_pending_event(vcpu, vmcs12);
11236 }
11237
11238 /*
11239 * Drop what we picked up for L2 via vmx_complete_interrupts. It is
11240 * preserved above and would only end up incorrectly in L1.
11241 */
11242 vcpu->arch.nmi_injected = false;
11243 kvm_clear_exception_queue(vcpu);
11244 kvm_clear_interrupt_queue(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011245}
11246
11247/*
11248 * A part of what we need to when the nested L2 guest exits and we want to
11249 * run its L1 parent, is to reset L1's guest state to the host state specified
11250 * in vmcs12.
11251 * This function is to be called not only on normal nested exit, but also on
11252 * a nested entry failure, as explained in Intel's spec, 3B.23.7 ("VM-Entry
11253 * Failures During or After Loading Guest State").
11254 * This function should be called when the active VMCS is L1's (vmcs01).
11255 */
Jan Kiszka733568f2013-02-23 15:07:47 +010011256static void load_vmcs12_host_state(struct kvm_vcpu *vcpu,
11257 struct vmcs12 *vmcs12)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011258{
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080011259 struct kvm_segment seg;
Jim Mattsonca0bde22016-11-30 12:03:46 -080011260 u32 entry_failure_code;
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080011261
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011262 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER)
11263 vcpu->arch.efer = vmcs12->host_ia32_efer;
Jan Kiszkad1fa0352013-04-14 12:44:54 +020011264 else if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011265 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
11266 else
11267 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
11268 vmx_set_efer(vcpu, vcpu->arch.efer);
11269
11270 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->host_rsp);
11271 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->host_rip);
H. Peter Anvin1adfa762013-04-27 16:10:11 -070011272 vmx_set_rflags(vcpu, X86_EFLAGS_FIXED);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011273 /*
11274 * Note that calling vmx_set_cr0 is important, even if cr0 hasn't
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -080011275 * actually changed, because vmx_set_cr0 refers to efer set above.
11276 *
11277 * CR0_GUEST_HOST_MASK is already set in the original vmcs01
11278 * (KVM doesn't change it);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011279 */
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -080011280 vcpu->arch.cr0_guest_owned_bits = X86_CR0_TS;
Jan Kiszka9e3e4db2013-09-03 21:11:45 +020011281 vmx_set_cr0(vcpu, vmcs12->host_cr0);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011282
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -080011283 /* Same as above - no reason to call set_cr4_guest_host_mask(). */
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011284 vcpu->arch.cr4_guest_owned_bits = ~vmcs_readl(CR4_GUEST_HOST_MASK);
11285 kvm_set_cr4(vcpu, vmcs12->host_cr4);
11286
Jan Kiszka29bf08f2013-12-28 16:31:52 +010011287 nested_ept_uninit_mmu_context(vcpu);
Nadav Har'El155a97a2013-08-05 11:07:16 +030011288
Ladi Prosek1dc35da2016-11-30 16:03:11 +010011289 /*
11290 * Only PDPTE load can fail as the value of cr3 was checked on entry and
11291 * couldn't have changed.
11292 */
11293 if (nested_vmx_load_cr3(vcpu, vmcs12->host_cr3, false, &entry_failure_code))
11294 nested_vmx_abort(vcpu, VMX_ABORT_LOAD_HOST_PDPTE_FAIL);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011295
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +030011296 if (!enable_ept)
11297 vcpu->arch.walk_mmu->inject_page_fault = kvm_inject_page_fault;
11298
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011299 if (enable_vpid) {
11300 /*
11301 * Trivially support vpid by letting L2s share their parent
11302 * L1's vpid. TODO: move to a more elaborate solution, giving
11303 * each L2 its own vpid and exposing the vpid feature to L1.
11304 */
11305 vmx_flush_tlb(vcpu);
11306 }
Wincy Van06a55242017-04-28 13:13:59 +080011307 /* Restore posted intr vector. */
11308 if (nested_cpu_has_posted_intr(vmcs12))
11309 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011310
11311 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->host_ia32_sysenter_cs);
11312 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->host_ia32_sysenter_esp);
11313 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->host_ia32_sysenter_eip);
11314 vmcs_writel(GUEST_IDTR_BASE, vmcs12->host_idtr_base);
11315 vmcs_writel(GUEST_GDTR_BASE, vmcs12->host_gdtr_base);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011316
Paolo Bonzini36be0b92014-02-24 12:30:04 +010011317 /* If not VM_EXIT_CLEAR_BNDCFGS, the L2 value propagates to L1. */
11318 if (vmcs12->vm_exit_controls & VM_EXIT_CLEAR_BNDCFGS)
11319 vmcs_write64(GUEST_BNDCFGS, 0);
11320
Jan Kiszka44811c02013-08-04 17:17:27 +020011321 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PAT) {
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011322 vmcs_write64(GUEST_IA32_PAT, vmcs12->host_ia32_pat);
Jan Kiszka44811c02013-08-04 17:17:27 +020011323 vcpu->arch.pat = vmcs12->host_ia32_pat;
11324 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011325 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
11326 vmcs_write64(GUEST_IA32_PERF_GLOBAL_CTRL,
11327 vmcs12->host_ia32_perf_global_ctrl);
Jan Kiszka503cd0c2013-03-03 13:05:44 +010011328
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080011329 /* Set L1 segment info according to Intel SDM
11330 27.5.2 Loading Host Segment and Descriptor-Table Registers */
11331 seg = (struct kvm_segment) {
11332 .base = 0,
11333 .limit = 0xFFFFFFFF,
11334 .selector = vmcs12->host_cs_selector,
11335 .type = 11,
11336 .present = 1,
11337 .s = 1,
11338 .g = 1
11339 };
11340 if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
11341 seg.l = 1;
11342 else
11343 seg.db = 1;
11344 vmx_set_segment(vcpu, &seg, VCPU_SREG_CS);
11345 seg = (struct kvm_segment) {
11346 .base = 0,
11347 .limit = 0xFFFFFFFF,
11348 .type = 3,
11349 .present = 1,
11350 .s = 1,
11351 .db = 1,
11352 .g = 1
11353 };
11354 seg.selector = vmcs12->host_ds_selector;
11355 vmx_set_segment(vcpu, &seg, VCPU_SREG_DS);
11356 seg.selector = vmcs12->host_es_selector;
11357 vmx_set_segment(vcpu, &seg, VCPU_SREG_ES);
11358 seg.selector = vmcs12->host_ss_selector;
11359 vmx_set_segment(vcpu, &seg, VCPU_SREG_SS);
11360 seg.selector = vmcs12->host_fs_selector;
11361 seg.base = vmcs12->host_fs_base;
11362 vmx_set_segment(vcpu, &seg, VCPU_SREG_FS);
11363 seg.selector = vmcs12->host_gs_selector;
11364 seg.base = vmcs12->host_gs_base;
11365 vmx_set_segment(vcpu, &seg, VCPU_SREG_GS);
11366 seg = (struct kvm_segment) {
Gleb Natapov205befd2013-08-04 15:08:06 +030011367 .base = vmcs12->host_tr_base,
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080011368 .limit = 0x67,
11369 .selector = vmcs12->host_tr_selector,
11370 .type = 11,
11371 .present = 1
11372 };
11373 vmx_set_segment(vcpu, &seg, VCPU_SREG_TR);
11374
Jan Kiszka503cd0c2013-03-03 13:05:44 +010011375 kvm_set_dr(vcpu, 7, 0x400);
11376 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
Wincy Vanff651cb2014-12-11 08:52:58 +030011377
Wincy Van3af18d92015-02-03 23:49:31 +080011378 if (cpu_has_vmx_msr_bitmap())
11379 vmx_set_msr_bitmap(vcpu);
11380
Wincy Vanff651cb2014-12-11 08:52:58 +030011381 if (nested_vmx_load_msr(vcpu, vmcs12->vm_exit_msr_load_addr,
11382 vmcs12->vm_exit_msr_load_count))
11383 nested_vmx_abort(vcpu, VMX_ABORT_LOAD_HOST_MSR_FAIL);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011384}
11385
11386/*
11387 * Emulate an exit from nested guest (L2) to L1, i.e., prepare to run L1
11388 * and modify vmcs12 to make it see what it would expect to see there if
11389 * L2 was its real guest. Must only be called when in L2 (is_guest_mode())
11390 */
Jan Kiszka533558b2014-01-04 18:47:20 +010011391static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
11392 u32 exit_intr_info,
11393 unsigned long exit_qualification)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011394{
11395 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011396 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
11397
Jan Kiszka5f3d5792013-04-14 12:12:46 +020011398 /* trying to cancel vmlaunch/vmresume is a bug */
11399 WARN_ON_ONCE(vmx->nested.nested_run_pending);
11400
Wanpeng Li6550c4d2017-07-31 19:25:27 -070011401 /*
Jim Mattson4f350c62017-09-14 16:31:44 -070011402 * The only expected VM-instruction error is "VM entry with
11403 * invalid control field(s)." Anything else indicates a
11404 * problem with L0.
Wanpeng Li6550c4d2017-07-31 19:25:27 -070011405 */
Jim Mattson4f350c62017-09-14 16:31:44 -070011406 WARN_ON_ONCE(vmx->fail && (vmcs_read32(VM_INSTRUCTION_ERROR) !=
11407 VMXERR_ENTRY_INVALID_CONTROL_FIELD));
11408
11409 leave_guest_mode(vcpu);
11410
11411 if (likely(!vmx->fail)) {
11412 prepare_vmcs12(vcpu, vmcs12, exit_reason, exit_intr_info,
11413 exit_qualification);
11414
11415 if (nested_vmx_store_msr(vcpu, vmcs12->vm_exit_msr_store_addr,
11416 vmcs12->vm_exit_msr_store_count))
11417 nested_vmx_abort(vcpu, VMX_ABORT_SAVE_GUEST_MSR_FAIL);
Bandan Das77b0f5d2014-04-19 18:17:45 -040011418 }
11419
Jim Mattson4f350c62017-09-14 16:31:44 -070011420 vmx_switch_vmcs(vcpu, &vmx->vmcs01);
Paolo Bonzini8391ce42016-07-07 14:58:33 +020011421 vm_entry_controls_reset_shadow(vmx);
11422 vm_exit_controls_reset_shadow(vmx);
Jan Kiszka36c3cc42013-02-23 22:35:37 +010011423 vmx_segment_cache_clear(vmx);
11424
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011425 /* if no vmcs02 cache requested, remove the one we used */
11426 if (VMCS02_POOL_SIZE == 0)
11427 nested_free_vmcs02(vmx, vmx->nested.current_vmptr);
11428
Paolo Bonzini93140062016-07-06 13:23:51 +020011429 /* Update any VMCS fields that might have changed while L2 ran */
Jim Mattson83bafef2016-10-04 10:48:38 -070011430 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
11431 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
Paolo Bonziniea26e4e2016-11-01 00:39:48 +010011432 vmcs_write64(TSC_OFFSET, vcpu->arch.tsc_offset);
Paolo Bonzini93140062016-07-06 13:23:51 +020011433 if (vmx->hv_deadline_tsc == -1)
11434 vmcs_clear_bits(PIN_BASED_VM_EXEC_CONTROL,
11435 PIN_BASED_VMX_PREEMPTION_TIMER);
11436 else
11437 vmcs_set_bits(PIN_BASED_VM_EXEC_CONTROL,
11438 PIN_BASED_VMX_PREEMPTION_TIMER);
Peter Feinerc95ba922016-08-17 09:36:47 -070011439 if (kvm_has_tsc_control)
11440 decache_tsc_multiplier(vmx);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011441
Radim Krčmářdccbfcf2016-08-08 20:16:23 +020011442 if (vmx->nested.change_vmcs01_virtual_x2apic_mode) {
11443 vmx->nested.change_vmcs01_virtual_x2apic_mode = false;
11444 vmx_set_virtual_x2apic_mode(vcpu,
11445 vcpu->arch.apic_base & X2APIC_ENABLE);
Jim Mattsonfb6c8192017-03-16 13:53:59 -070011446 } else if (!nested_cpu_has_ept(vmcs12) &&
11447 nested_cpu_has2(vmcs12,
11448 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
11449 vmx_flush_tlb_ept_only(vcpu);
Radim Krčmářdccbfcf2016-08-08 20:16:23 +020011450 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011451
11452 /* This is needed for same reason as it was needed in prepare_vmcs02 */
11453 vmx->host_rsp = 0;
11454
11455 /* Unpin physical memory we referred to in vmcs02 */
11456 if (vmx->nested.apic_access_page) {
David Hildenbrand53a70da2017-08-03 18:11:05 +020011457 kvm_release_page_dirty(vmx->nested.apic_access_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +020011458 vmx->nested.apic_access_page = NULL;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011459 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +080011460 if (vmx->nested.virtual_apic_page) {
David Hildenbrand53a70da2017-08-03 18:11:05 +020011461 kvm_release_page_dirty(vmx->nested.virtual_apic_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +020011462 vmx->nested.virtual_apic_page = NULL;
Wanpeng Lia7c0b072014-08-21 19:46:50 +080011463 }
Wincy Van705699a2015-02-03 23:58:17 +080011464 if (vmx->nested.pi_desc_page) {
11465 kunmap(vmx->nested.pi_desc_page);
David Hildenbrand53a70da2017-08-03 18:11:05 +020011466 kvm_release_page_dirty(vmx->nested.pi_desc_page);
Wincy Van705699a2015-02-03 23:58:17 +080011467 vmx->nested.pi_desc_page = NULL;
11468 vmx->nested.pi_desc = NULL;
11469 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011470
11471 /*
Tang Chen38b99172014-09-24 15:57:54 +080011472 * We are now running in L2, mmu_notifier will force to reload the
11473 * page's hpa for L2 vmcs. Need to reload it for L1 before entering L1.
11474 */
Wanpeng Lic83b6d12016-09-06 17:20:33 +080011475 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
Tang Chen38b99172014-09-24 15:57:54 +080011476
Abel Gordon012f83c2013-04-18 14:39:25 +030011477 if (enable_shadow_vmcs)
11478 vmx->nested.sync_shadow_vmcs = true;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010011479
11480 /* in case we halted in L2 */
11481 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
Jim Mattson4f350c62017-09-14 16:31:44 -070011482
11483 if (likely(!vmx->fail)) {
11484 /*
11485 * TODO: SDM says that with acknowledge interrupt on
11486 * exit, bit 31 of the VM-exit interrupt information
11487 * (valid interrupt) is always set to 1 on
11488 * EXIT_REASON_EXTERNAL_INTERRUPT, so we shouldn't
11489 * need kvm_cpu_has_interrupt(). See the commit
11490 * message for details.
11491 */
11492 if (nested_exit_intr_ack_set(vcpu) &&
11493 exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT &&
11494 kvm_cpu_has_interrupt(vcpu)) {
11495 int irq = kvm_cpu_get_interrupt(vcpu);
11496 WARN_ON(irq < 0);
11497 vmcs12->vm_exit_intr_info = irq |
11498 INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR;
11499 }
11500
11501 trace_kvm_nested_vmexit_inject(vmcs12->vm_exit_reason,
11502 vmcs12->exit_qualification,
11503 vmcs12->idt_vectoring_info_field,
11504 vmcs12->vm_exit_intr_info,
11505 vmcs12->vm_exit_intr_error_code,
11506 KVM_ISA_VMX);
11507
11508 load_vmcs12_host_state(vcpu, vmcs12);
11509
11510 return;
11511 }
11512
11513 /*
11514 * After an early L2 VM-entry failure, we're now back
11515 * in L1 which thinks it just finished a VMLAUNCH or
11516 * VMRESUME instruction, so we need to set the failure
11517 * flag and the VM-instruction error field of the VMCS
11518 * accordingly.
11519 */
11520 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
11521 /*
11522 * The emulated instruction was already skipped in
11523 * nested_vmx_run, but the updated RIP was never
11524 * written back to the vmcs01.
11525 */
11526 skip_emulated_instruction(vcpu);
11527 vmx->fail = 0;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011528}
11529
Nadav Har'El7c177932011-05-25 23:12:04 +030011530/*
Jan Kiszka42124922014-01-04 18:47:19 +010011531 * Forcibly leave nested mode in order to be able to reset the VCPU later on.
11532 */
11533static void vmx_leave_nested(struct kvm_vcpu *vcpu)
11534{
Wanpeng Li2f707d92017-03-06 04:03:28 -080011535 if (is_guest_mode(vcpu)) {
11536 to_vmx(vcpu)->nested.nested_run_pending = 0;
Jan Kiszka533558b2014-01-04 18:47:20 +010011537 nested_vmx_vmexit(vcpu, -1, 0, 0);
Wanpeng Li2f707d92017-03-06 04:03:28 -080011538 }
Jan Kiszka42124922014-01-04 18:47:19 +010011539 free_nested(to_vmx(vcpu));
11540}
11541
11542/*
Nadav Har'El7c177932011-05-25 23:12:04 +030011543 * L1's failure to enter L2 is a subset of a normal exit, as explained in
11544 * 23.7 "VM-entry failures during or after loading guest state" (this also
11545 * lists the acceptable exit-reason and exit-qualification parameters).
11546 * It should only be called before L2 actually succeeded to run, and when
11547 * vmcs01 is current (it doesn't leave_guest_mode() or switch vmcss).
11548 */
11549static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
11550 struct vmcs12 *vmcs12,
11551 u32 reason, unsigned long qualification)
11552{
11553 load_vmcs12_host_state(vcpu, vmcs12);
11554 vmcs12->vm_exit_reason = reason | VMX_EXIT_REASONS_FAILED_VMENTRY;
11555 vmcs12->exit_qualification = qualification;
11556 nested_vmx_succeed(vcpu);
Abel Gordon012f83c2013-04-18 14:39:25 +030011557 if (enable_shadow_vmcs)
11558 to_vmx(vcpu)->nested.sync_shadow_vmcs = true;
Nadav Har'El7c177932011-05-25 23:12:04 +030011559}
11560
Joerg Roedel8a76d7f2011-04-04 12:39:27 +020011561static int vmx_check_intercept(struct kvm_vcpu *vcpu,
11562 struct x86_instruction_info *info,
11563 enum x86_intercept_stage stage)
11564{
11565 return X86EMUL_CONTINUE;
11566}
11567
Yunhong Jiang64672c92016-06-13 14:19:59 -070011568#ifdef CONFIG_X86_64
11569/* (a << shift) / divisor, return 1 if overflow otherwise 0 */
11570static inline int u64_shl_div_u64(u64 a, unsigned int shift,
11571 u64 divisor, u64 *result)
11572{
11573 u64 low = a << shift, high = a >> (64 - shift);
11574
11575 /* To avoid the overflow on divq */
11576 if (high >= divisor)
11577 return 1;
11578
11579 /* Low hold the result, high hold rem which is discarded */
11580 asm("divq %2\n\t" : "=a" (low), "=d" (high) :
11581 "rm" (divisor), "0" (low), "1" (high));
11582 *result = low;
11583
11584 return 0;
11585}
11586
11587static int vmx_set_hv_timer(struct kvm_vcpu *vcpu, u64 guest_deadline_tsc)
11588{
11589 struct vcpu_vmx *vmx = to_vmx(vcpu);
Paolo Bonzini9175d2e2016-06-27 15:08:01 +020011590 u64 tscl = rdtsc();
11591 u64 guest_tscl = kvm_read_l1_tsc(vcpu, tscl);
11592 u64 delta_tsc = max(guest_deadline_tsc, guest_tscl) - guest_tscl;
Yunhong Jiang64672c92016-06-13 14:19:59 -070011593
11594 /* Convert to host delta tsc if tsc scaling is enabled */
11595 if (vcpu->arch.tsc_scaling_ratio != kvm_default_tsc_scaling_ratio &&
11596 u64_shl_div_u64(delta_tsc,
11597 kvm_tsc_scaling_ratio_frac_bits,
11598 vcpu->arch.tsc_scaling_ratio,
11599 &delta_tsc))
11600 return -ERANGE;
11601
11602 /*
11603 * If the delta tsc can't fit in the 32 bit after the multi shift,
11604 * we can't use the preemption timer.
11605 * It's possible that it fits on later vmentries, but checking
11606 * on every vmentry is costly so we just use an hrtimer.
11607 */
11608 if (delta_tsc >> (cpu_preemption_timer_multi + 32))
11609 return -ERANGE;
11610
11611 vmx->hv_deadline_tsc = tscl + delta_tsc;
11612 vmcs_set_bits(PIN_BASED_VM_EXEC_CONTROL,
11613 PIN_BASED_VMX_PREEMPTION_TIMER);
Wanpeng Lic8533542017-06-29 06:28:09 -070011614
11615 return delta_tsc == 0;
Yunhong Jiang64672c92016-06-13 14:19:59 -070011616}
11617
11618static void vmx_cancel_hv_timer(struct kvm_vcpu *vcpu)
11619{
11620 struct vcpu_vmx *vmx = to_vmx(vcpu);
11621 vmx->hv_deadline_tsc = -1;
11622 vmcs_clear_bits(PIN_BASED_VM_EXEC_CONTROL,
11623 PIN_BASED_VMX_PREEMPTION_TIMER);
11624}
11625#endif
11626
Paolo Bonzini48d89b92014-08-26 13:27:46 +020011627static void vmx_sched_in(struct kvm_vcpu *vcpu, int cpu)
Radim Krčmářae97a3b2014-08-21 18:08:06 +020011628{
Radim Krčmářb4a2d312014-08-21 18:08:08 +020011629 if (ple_gap)
11630 shrink_ple_window(vcpu);
Radim Krčmářae97a3b2014-08-21 18:08:06 +020011631}
11632
Kai Huang843e4332015-01-28 10:54:28 +080011633static void vmx_slot_enable_log_dirty(struct kvm *kvm,
11634 struct kvm_memory_slot *slot)
11635{
11636 kvm_mmu_slot_leaf_clear_dirty(kvm, slot);
11637 kvm_mmu_slot_largepage_remove_write_access(kvm, slot);
11638}
11639
11640static void vmx_slot_disable_log_dirty(struct kvm *kvm,
11641 struct kvm_memory_slot *slot)
11642{
11643 kvm_mmu_slot_set_dirty(kvm, slot);
11644}
11645
11646static void vmx_flush_log_dirty(struct kvm *kvm)
11647{
11648 kvm_flush_pml_buffers(kvm);
11649}
11650
Bandan Dasc5f983f2017-05-05 15:25:14 -040011651static int vmx_write_pml_buffer(struct kvm_vcpu *vcpu)
11652{
11653 struct vmcs12 *vmcs12;
11654 struct vcpu_vmx *vmx = to_vmx(vcpu);
11655 gpa_t gpa;
11656 struct page *page = NULL;
11657 u64 *pml_address;
11658
11659 if (is_guest_mode(vcpu)) {
11660 WARN_ON_ONCE(vmx->nested.pml_full);
11661
11662 /*
11663 * Check if PML is enabled for the nested guest.
11664 * Whether eptp bit 6 is set is already checked
11665 * as part of A/D emulation.
11666 */
11667 vmcs12 = get_vmcs12(vcpu);
11668 if (!nested_cpu_has_pml(vmcs12))
11669 return 0;
11670
Dan Carpenter47698862017-05-10 22:43:17 +030011671 if (vmcs12->guest_pml_index >= PML_ENTITY_NUM) {
Bandan Dasc5f983f2017-05-05 15:25:14 -040011672 vmx->nested.pml_full = true;
11673 return 1;
11674 }
11675
11676 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS) & ~0xFFFull;
11677
David Hildenbrand5e2f30b2017-08-03 18:11:04 +020011678 page = kvm_vcpu_gpa_to_page(vcpu, vmcs12->pml_address);
11679 if (is_error_page(page))
Bandan Dasc5f983f2017-05-05 15:25:14 -040011680 return 0;
11681
11682 pml_address = kmap(page);
11683 pml_address[vmcs12->guest_pml_index--] = gpa;
11684 kunmap(page);
David Hildenbrand53a70da2017-08-03 18:11:05 +020011685 kvm_release_page_clean(page);
Bandan Dasc5f983f2017-05-05 15:25:14 -040011686 }
11687
11688 return 0;
11689}
11690
Kai Huang843e4332015-01-28 10:54:28 +080011691static void vmx_enable_log_dirty_pt_masked(struct kvm *kvm,
11692 struct kvm_memory_slot *memslot,
11693 gfn_t offset, unsigned long mask)
11694{
11695 kvm_mmu_clear_dirty_pt_masked(kvm, memslot, offset, mask);
11696}
11697
Feng Wuefc64402015-09-18 22:29:51 +080011698/*
Feng Wubf9f6ac2015-09-18 22:29:55 +080011699 * This routine does the following things for vCPU which is going
11700 * to be blocked if VT-d PI is enabled.
11701 * - Store the vCPU to the wakeup list, so when interrupts happen
11702 * we can find the right vCPU to wake up.
11703 * - Change the Posted-interrupt descriptor as below:
11704 * 'NDST' <-- vcpu->pre_pcpu
11705 * 'NV' <-- POSTED_INTR_WAKEUP_VECTOR
11706 * - If 'ON' is set during this process, which means at least one
11707 * interrupt is posted for this vCPU, we cannot block it, in
11708 * this case, return 1, otherwise, return 0.
11709 *
11710 */
Yunhong Jiangbc225122016-06-13 14:19:58 -070011711static int pi_pre_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +080011712{
11713 unsigned long flags;
11714 unsigned int dest;
11715 struct pi_desc old, new;
11716 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
11717
11718 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +080011719 !irq_remapping_cap(IRQ_POSTING_CAP) ||
11720 !kvm_vcpu_apicv_active(vcpu))
Feng Wubf9f6ac2015-09-18 22:29:55 +080011721 return 0;
11722
11723 vcpu->pre_pcpu = vcpu->cpu;
11724 spin_lock_irqsave(&per_cpu(blocked_vcpu_on_cpu_lock,
11725 vcpu->pre_pcpu), flags);
11726 list_add_tail(&vcpu->blocked_vcpu_list,
11727 &per_cpu(blocked_vcpu_on_cpu,
11728 vcpu->pre_pcpu));
11729 spin_unlock_irqrestore(&per_cpu(blocked_vcpu_on_cpu_lock,
11730 vcpu->pre_pcpu), flags);
11731
11732 do {
11733 old.control = new.control = pi_desc->control;
11734
11735 /*
11736 * We should not block the vCPU if
11737 * an interrupt is posted for it.
11738 */
11739 if (pi_test_on(pi_desc) == 1) {
11740 spin_lock_irqsave(&per_cpu(blocked_vcpu_on_cpu_lock,
11741 vcpu->pre_pcpu), flags);
11742 list_del(&vcpu->blocked_vcpu_list);
11743 spin_unlock_irqrestore(
11744 &per_cpu(blocked_vcpu_on_cpu_lock,
11745 vcpu->pre_pcpu), flags);
11746 vcpu->pre_pcpu = -1;
11747
11748 return 1;
11749 }
11750
11751 WARN((pi_desc->sn == 1),
11752 "Warning: SN field of posted-interrupts "
11753 "is set before blocking\n");
11754
11755 /*
11756 * Since vCPU can be preempted during this process,
11757 * vcpu->cpu could be different with pre_pcpu, we
11758 * need to set pre_pcpu as the destination of wakeup
11759 * notification event, then we can find the right vCPU
11760 * to wakeup in wakeup handler if interrupts happen
11761 * when the vCPU is in blocked state.
11762 */
11763 dest = cpu_physical_id(vcpu->pre_pcpu);
11764
11765 if (x2apic_enabled())
11766 new.ndst = dest;
11767 else
11768 new.ndst = (dest << 8) & 0xFF00;
11769
11770 /* set 'NV' to 'wakeup vector' */
11771 new.nv = POSTED_INTR_WAKEUP_VECTOR;
11772 } while (cmpxchg(&pi_desc->control, old.control,
11773 new.control) != old.control);
11774
11775 return 0;
11776}
11777
Yunhong Jiangbc225122016-06-13 14:19:58 -070011778static int vmx_pre_block(struct kvm_vcpu *vcpu)
11779{
11780 if (pi_pre_block(vcpu))
11781 return 1;
11782
Yunhong Jiang64672c92016-06-13 14:19:59 -070011783 if (kvm_lapic_hv_timer_in_use(vcpu))
11784 kvm_lapic_switch_to_sw_timer(vcpu);
11785
Yunhong Jiangbc225122016-06-13 14:19:58 -070011786 return 0;
11787}
11788
11789static void pi_post_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +080011790{
11791 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
11792 struct pi_desc old, new;
11793 unsigned int dest;
11794 unsigned long flags;
11795
11796 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +080011797 !irq_remapping_cap(IRQ_POSTING_CAP) ||
11798 !kvm_vcpu_apicv_active(vcpu))
Feng Wubf9f6ac2015-09-18 22:29:55 +080011799 return;
11800
11801 do {
11802 old.control = new.control = pi_desc->control;
11803
11804 dest = cpu_physical_id(vcpu->cpu);
11805
11806 if (x2apic_enabled())
11807 new.ndst = dest;
11808 else
11809 new.ndst = (dest << 8) & 0xFF00;
11810
11811 /* Allow posting non-urgent interrupts */
11812 new.sn = 0;
11813
11814 /* set 'NV' to 'notification vector' */
11815 new.nv = POSTED_INTR_VECTOR;
11816 } while (cmpxchg(&pi_desc->control, old.control,
11817 new.control) != old.control);
11818
11819 if(vcpu->pre_pcpu != -1) {
11820 spin_lock_irqsave(
11821 &per_cpu(blocked_vcpu_on_cpu_lock,
11822 vcpu->pre_pcpu), flags);
11823 list_del(&vcpu->blocked_vcpu_list);
11824 spin_unlock_irqrestore(
11825 &per_cpu(blocked_vcpu_on_cpu_lock,
11826 vcpu->pre_pcpu), flags);
11827 vcpu->pre_pcpu = -1;
11828 }
11829}
11830
Yunhong Jiangbc225122016-06-13 14:19:58 -070011831static void vmx_post_block(struct kvm_vcpu *vcpu)
11832{
Yunhong Jiang64672c92016-06-13 14:19:59 -070011833 if (kvm_x86_ops->set_hv_timer)
11834 kvm_lapic_switch_to_hv_timer(vcpu);
11835
Yunhong Jiangbc225122016-06-13 14:19:58 -070011836 pi_post_block(vcpu);
11837}
11838
Feng Wubf9f6ac2015-09-18 22:29:55 +080011839/*
Feng Wuefc64402015-09-18 22:29:51 +080011840 * vmx_update_pi_irte - set IRTE for Posted-Interrupts
11841 *
11842 * @kvm: kvm
11843 * @host_irq: host irq of the interrupt
11844 * @guest_irq: gsi of the interrupt
11845 * @set: set or unset PI
11846 * returns 0 on success, < 0 on failure
11847 */
11848static int vmx_update_pi_irte(struct kvm *kvm, unsigned int host_irq,
11849 uint32_t guest_irq, bool set)
11850{
11851 struct kvm_kernel_irq_routing_entry *e;
11852 struct kvm_irq_routing_table *irq_rt;
11853 struct kvm_lapic_irq irq;
11854 struct kvm_vcpu *vcpu;
11855 struct vcpu_data vcpu_info;
Jan H. Schönherr3a8b0672017-09-07 19:02:30 +010011856 int idx, ret = 0;
Feng Wuefc64402015-09-18 22:29:51 +080011857
11858 if (!kvm_arch_has_assigned_device(kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +080011859 !irq_remapping_cap(IRQ_POSTING_CAP) ||
11860 !kvm_vcpu_apicv_active(kvm->vcpus[0]))
Feng Wuefc64402015-09-18 22:29:51 +080011861 return 0;
11862
11863 idx = srcu_read_lock(&kvm->irq_srcu);
11864 irq_rt = srcu_dereference(kvm->irq_routing, &kvm->irq_srcu);
Jan H. Schönherr3a8b0672017-09-07 19:02:30 +010011865 if (guest_irq >= irq_rt->nr_rt_entries ||
11866 hlist_empty(&irq_rt->map[guest_irq])) {
11867 pr_warn_once("no route for guest_irq %u/%u (broken user space?)\n",
11868 guest_irq, irq_rt->nr_rt_entries);
11869 goto out;
11870 }
Feng Wuefc64402015-09-18 22:29:51 +080011871
11872 hlist_for_each_entry(e, &irq_rt->map[guest_irq], link) {
11873 if (e->type != KVM_IRQ_ROUTING_MSI)
11874 continue;
11875 /*
11876 * VT-d PI cannot support posting multicast/broadcast
11877 * interrupts to a vCPU, we still use interrupt remapping
11878 * for these kind of interrupts.
11879 *
11880 * For lowest-priority interrupts, we only support
11881 * those with single CPU as the destination, e.g. user
11882 * configures the interrupts via /proc/irq or uses
11883 * irqbalance to make the interrupts single-CPU.
11884 *
11885 * We will support full lowest-priority interrupt later.
11886 */
11887
Radim Krčmář371313132016-07-12 22:09:27 +020011888 kvm_set_msi_irq(kvm, e, &irq);
Feng Wu23a1c252016-01-25 16:53:32 +080011889 if (!kvm_intr_is_single_vcpu(kvm, &irq, &vcpu)) {
11890 /*
11891 * Make sure the IRTE is in remapped mode if
11892 * we don't handle it in posted mode.
11893 */
11894 ret = irq_set_vcpu_affinity(host_irq, NULL);
11895 if (ret < 0) {
11896 printk(KERN_INFO
11897 "failed to back to remapped mode, irq: %u\n",
11898 host_irq);
11899 goto out;
11900 }
11901
Feng Wuefc64402015-09-18 22:29:51 +080011902 continue;
Feng Wu23a1c252016-01-25 16:53:32 +080011903 }
Feng Wuefc64402015-09-18 22:29:51 +080011904
11905 vcpu_info.pi_desc_addr = __pa(vcpu_to_pi_desc(vcpu));
11906 vcpu_info.vector = irq.vector;
11907
Feng Wub6ce9782016-01-25 16:53:35 +080011908 trace_kvm_pi_irte_update(vcpu->vcpu_id, host_irq, e->gsi,
Feng Wuefc64402015-09-18 22:29:51 +080011909 vcpu_info.vector, vcpu_info.pi_desc_addr, set);
11910
11911 if (set)
11912 ret = irq_set_vcpu_affinity(host_irq, &vcpu_info);
11913 else {
11914 /* suppress notification event before unposting */
11915 pi_set_sn(vcpu_to_pi_desc(vcpu));
11916 ret = irq_set_vcpu_affinity(host_irq, NULL);
11917 pi_clear_sn(vcpu_to_pi_desc(vcpu));
11918 }
11919
11920 if (ret < 0) {
11921 printk(KERN_INFO "%s: failed to update PI IRTE\n",
11922 __func__);
11923 goto out;
11924 }
11925 }
11926
11927 ret = 0;
11928out:
11929 srcu_read_unlock(&kvm->irq_srcu, idx);
11930 return ret;
11931}
11932
Ashok Rajc45dcc72016-06-22 14:59:56 +080011933static void vmx_setup_mce(struct kvm_vcpu *vcpu)
11934{
11935 if (vcpu->arch.mcg_cap & MCG_LMCE_P)
11936 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
11937 FEATURE_CONTROL_LMCE;
11938 else
11939 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
11940 ~FEATURE_CONTROL_LMCE;
11941}
11942
Kees Cook404f6aa2016-08-08 16:29:06 -070011943static struct kvm_x86_ops vmx_x86_ops __ro_after_init = {
Avi Kivity6aa8b732006-12-10 02:21:36 -080011944 .cpu_has_kvm_support = cpu_has_kvm_support,
11945 .disabled_by_bios = vmx_disabled_by_bios,
11946 .hardware_setup = hardware_setup,
11947 .hardware_unsetup = hardware_unsetup,
Yang, Sheng002c7f72007-07-31 14:23:01 +030011948 .check_processor_compatibility = vmx_check_processor_compat,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011949 .hardware_enable = hardware_enable,
11950 .hardware_disable = hardware_disable,
Sheng Yang04547152009-04-01 15:52:31 +080011951 .cpu_has_accelerated_tpr = report_flexpriority,
Paolo Bonzini6d396b52015-04-01 14:25:33 +020011952 .cpu_has_high_real_mode_segbase = vmx_has_high_real_mode_segbase,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011953
11954 .vcpu_create = vmx_create_vcpu,
11955 .vcpu_free = vmx_free_vcpu,
Avi Kivity04d2cc72007-09-10 18:10:54 +030011956 .vcpu_reset = vmx_vcpu_reset,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011957
Avi Kivity04d2cc72007-09-10 18:10:54 +030011958 .prepare_guest_switch = vmx_save_host_state,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011959 .vcpu_load = vmx_vcpu_load,
11960 .vcpu_put = vmx_vcpu_put,
11961
Paolo Bonzinia96036b2015-11-10 11:55:36 +010011962 .update_bp_intercept = update_exception_bitmap,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011963 .get_msr = vmx_get_msr,
11964 .set_msr = vmx_set_msr,
11965 .get_segment_base = vmx_get_segment_base,
11966 .get_segment = vmx_get_segment,
11967 .set_segment = vmx_set_segment,
Izik Eidus2e4d2652008-03-24 19:38:34 +020011968 .get_cpl = vmx_get_cpl,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011969 .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
Avi Kivitye8467fd2009-12-29 18:43:06 +020011970 .decache_cr0_guest_bits = vmx_decache_cr0_guest_bits,
Avi Kivityaff48ba2010-12-05 18:56:11 +020011971 .decache_cr3 = vmx_decache_cr3,
Anthony Liguori25c4c272007-04-27 09:29:21 +030011972 .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011973 .set_cr0 = vmx_set_cr0,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011974 .set_cr3 = vmx_set_cr3,
11975 .set_cr4 = vmx_set_cr4,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011976 .set_efer = vmx_set_efer,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011977 .get_idt = vmx_get_idt,
11978 .set_idt = vmx_set_idt,
11979 .get_gdt = vmx_get_gdt,
11980 .set_gdt = vmx_set_gdt,
Jan Kiszka73aaf249e2014-01-04 18:47:16 +010011981 .get_dr6 = vmx_get_dr6,
11982 .set_dr6 = vmx_set_dr6,
Gleb Natapov020df072010-04-13 10:05:23 +030011983 .set_dr7 = vmx_set_dr7,
Paolo Bonzini81908bf2014-02-21 10:32:27 +010011984 .sync_dirty_debug_regs = vmx_sync_dirty_debug_regs,
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030011985 .cache_reg = vmx_cache_reg,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011986 .get_rflags = vmx_get_rflags,
11987 .set_rflags = vmx_set_rflags,
Huaitong Hanbe94f6b2016-03-22 16:51:20 +080011988
Avi Kivity6aa8b732006-12-10 02:21:36 -080011989 .tlb_flush = vmx_flush_tlb,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011990
Avi Kivity6aa8b732006-12-10 02:21:36 -080011991 .run = vmx_vcpu_run,
Avi Kivity6062d012009-03-23 17:35:17 +020011992 .handle_exit = vmx_handle_exit,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011993 .skip_emulated_instruction = skip_emulated_instruction,
Glauber Costa2809f5d2009-05-12 16:21:05 -040011994 .set_interrupt_shadow = vmx_set_interrupt_shadow,
11995 .get_interrupt_shadow = vmx_get_interrupt_shadow,
Ingo Molnar102d8322007-02-19 14:37:47 +020011996 .patch_hypercall = vmx_patch_hypercall,
Eddie Dong2a8067f2007-08-06 16:29:07 +030011997 .set_irq = vmx_inject_irq,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030011998 .set_nmi = vmx_inject_nmi,
Avi Kivity298101d2007-11-25 13:41:11 +020011999 .queue_exception = vmx_queue_exception,
Avi Kivityb463a6f2010-07-20 15:06:17 +030012000 .cancel_injection = vmx_cancel_injection,
Gleb Natapov78646122009-03-23 12:12:11 +020012001 .interrupt_allowed = vmx_interrupt_allowed,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030012002 .nmi_allowed = vmx_nmi_allowed,
Jan Kiszka3cfc3092009-11-12 01:04:25 +010012003 .get_nmi_mask = vmx_get_nmi_mask,
12004 .set_nmi_mask = vmx_set_nmi_mask,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030012005 .enable_nmi_window = enable_nmi_window,
12006 .enable_irq_window = enable_irq_window,
12007 .update_cr8_intercept = update_cr8_intercept,
Yang Zhang8d146952013-01-25 10:18:50 +080012008 .set_virtual_x2apic_mode = vmx_set_virtual_x2apic_mode,
Tang Chen38b99172014-09-24 15:57:54 +080012009 .set_apic_access_page_addr = vmx_set_apic_access_page_addr,
Andrey Smetanind62caab2015-11-10 15:36:33 +030012010 .get_enable_apicv = vmx_get_enable_apicv,
12011 .refresh_apicv_exec_ctrl = vmx_refresh_apicv_exec_ctrl,
Yang Zhangc7c9c562013-01-25 10:18:51 +080012012 .load_eoi_exitmap = vmx_load_eoi_exitmap,
Paolo Bonzini967235d2016-12-19 14:03:45 +010012013 .apicv_post_state_restore = vmx_apicv_post_state_restore,
Yang Zhangc7c9c562013-01-25 10:18:51 +080012014 .hwapic_irr_update = vmx_hwapic_irr_update,
12015 .hwapic_isr_update = vmx_hwapic_isr_update,
Yang Zhanga20ed542013-04-11 19:25:15 +080012016 .sync_pir_to_irr = vmx_sync_pir_to_irr,
12017 .deliver_posted_interrupt = vmx_deliver_posted_interrupt,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030012018
Izik Eiduscbc94022007-10-25 00:29:55 +020012019 .set_tss_addr = vmx_set_tss_addr,
Sheng Yang67253af2008-04-25 10:20:22 +080012020 .get_tdp_level = get_ept_level,
Sheng Yang4b12f0d2009-04-27 20:35:42 +080012021 .get_mt_mask = vmx_get_mt_mask,
Marcelo Tosatti229456f2009-06-17 09:22:14 -030012022
Avi Kivity586f9602010-11-18 13:09:54 +020012023 .get_exit_info = vmx_get_exit_info,
Avi Kivity586f9602010-11-18 13:09:54 +020012024
Sheng Yang17cc3932010-01-05 19:02:27 +080012025 .get_lpage_level = vmx_get_lpage_level,
Sheng Yang0e851882009-12-18 16:48:46 +080012026
12027 .cpuid_update = vmx_cpuid_update,
Sheng Yang4e47c7a2009-12-18 16:48:47 +080012028
12029 .rdtscp_supported = vmx_rdtscp_supported,
Mao, Junjiead756a12012-07-02 01:18:48 +000012030 .invpcid_supported = vmx_invpcid_supported,
Joerg Roedeld4330ef2010-04-22 12:33:11 +020012031
12032 .set_supported_cpuid = vmx_set_supported_cpuid,
Sheng Yangf5f48ee2010-06-30 12:25:15 +080012033
12034 .has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
Zachary Amsden99e3e302010-08-19 22:07:17 -100012035
12036 .write_tsc_offset = vmx_write_tsc_offset,
Joerg Roedel1c97f0a2010-09-10 17:30:41 +020012037
12038 .set_tdp_cr3 = vmx_set_cr3,
Joerg Roedel8a76d7f2011-04-04 12:39:27 +020012039
12040 .check_intercept = vmx_check_intercept,
Yang Zhanga547c6d2013-04-11 19:25:10 +080012041 .handle_external_intr = vmx_handle_external_intr,
Liu, Jinsongda8999d2014-02-24 10:55:46 +000012042 .mpx_supported = vmx_mpx_supported,
Wanpeng Li55412b22014-12-02 19:21:30 +080012043 .xsaves_supported = vmx_xsaves_supported,
Jan Kiszkab6b8a142014-03-07 20:03:12 +010012044
12045 .check_nested_events = vmx_check_nested_events,
Radim Krčmářae97a3b2014-08-21 18:08:06 +020012046
12047 .sched_in = vmx_sched_in,
Kai Huang843e4332015-01-28 10:54:28 +080012048
12049 .slot_enable_log_dirty = vmx_slot_enable_log_dirty,
12050 .slot_disable_log_dirty = vmx_slot_disable_log_dirty,
12051 .flush_log_dirty = vmx_flush_log_dirty,
12052 .enable_log_dirty_pt_masked = vmx_enable_log_dirty_pt_masked,
Bandan Dasc5f983f2017-05-05 15:25:14 -040012053 .write_log_dirty = vmx_write_pml_buffer,
Wei Huang25462f7f2015-06-19 15:45:05 +020012054
Feng Wubf9f6ac2015-09-18 22:29:55 +080012055 .pre_block = vmx_pre_block,
12056 .post_block = vmx_post_block,
12057
Wei Huang25462f7f2015-06-19 15:45:05 +020012058 .pmu_ops = &intel_pmu_ops,
Feng Wuefc64402015-09-18 22:29:51 +080012059
12060 .update_pi_irte = vmx_update_pi_irte,
Yunhong Jiang64672c92016-06-13 14:19:59 -070012061
12062#ifdef CONFIG_X86_64
12063 .set_hv_timer = vmx_set_hv_timer,
12064 .cancel_hv_timer = vmx_cancel_hv_timer,
12065#endif
Ashok Rajc45dcc72016-06-22 14:59:56 +080012066
12067 .setup_mce = vmx_setup_mce,
Avi Kivity6aa8b732006-12-10 02:21:36 -080012068};
12069
12070static int __init vmx_init(void)
12071{
Tiejun Chen34a1cd62014-10-28 10:14:48 +080012072 int r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx),
12073 __alignof__(struct vcpu_vmx), THIS_MODULE);
He, Qingfdef3ad2007-04-30 09:45:24 +030012074 if (r)
Tiejun Chen34a1cd62014-10-28 10:14:48 +080012075 return r;
Sheng Yang25c5f222008-03-28 13:18:56 +080012076
Dave Young2965faa2015-09-09 15:38:55 -070012077#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +080012078 rcu_assign_pointer(crash_vmclear_loaded_vmcss,
12079 crash_vmclear_local_loaded_vmcss);
12080#endif
12081
He, Qingfdef3ad2007-04-30 09:45:24 +030012082 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -080012083}
12084
12085static void __exit vmx_exit(void)
12086{
Dave Young2965faa2015-09-09 15:38:55 -070012087#ifdef CONFIG_KEXEC_CORE
Monam Agarwal3b63a432014-03-22 12:28:10 +053012088 RCU_INIT_POINTER(crash_vmclear_loaded_vmcss, NULL);
Zhang Yanfei8f536b72012-12-06 23:43:34 +080012089 synchronize_rcu();
12090#endif
12091
Zhang Xiantaocb498ea2007-11-14 20:39:31 +080012092 kvm_exit();
Avi Kivity6aa8b732006-12-10 02:21:36 -080012093}
12094
12095module_init(vmx_init)
12096module_exit(vmx_exit)