blob: 2330dceb27cc507aac833a59494d7a538cdb2c05 [file] [log] [blame]
Grant Likelyca632f52011-06-06 01:16:30 -06001/*
Jassi Brar230d42d2009-11-30 07:39:42 +00002 * Copyright (C) 2009 Samsung Electronics Ltd.
3 * Jaswinder Singh <jassi.brar@samsung.com>
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation; either version 2 of the License, or
8 * (at your option) any later version.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
18 */
19
20#include <linux/init.h>
21#include <linux/module.h>
22#include <linux/workqueue.h>
Mark Brownc2573122011-11-10 10:57:32 +000023#include <linux/interrupt.h>
Jassi Brar230d42d2009-11-30 07:39:42 +000024#include <linux/delay.h>
25#include <linux/clk.h>
26#include <linux/dma-mapping.h>
Arnd Bergmann78843722013-04-11 22:42:03 +020027#include <linux/dmaengine.h>
Jassi Brar230d42d2009-11-30 07:39:42 +000028#include <linux/platform_device.h>
Mark Brownb97b6622011-12-04 00:58:06 +000029#include <linux/pm_runtime.h>
Jassi Brar230d42d2009-11-30 07:39:42 +000030#include <linux/spi/spi.h>
Thomas Abraham1c20c202012-07-13 07:15:14 +090031#include <linux/gpio.h>
Thomas Abraham2b908072012-07-13 07:15:15 +090032#include <linux/of.h>
33#include <linux/of_gpio.h>
Jassi Brar230d42d2009-11-30 07:39:42 +000034
Arnd Bergmann436d42c2012-08-24 15:22:12 +020035#include <linux/platform_data/spi-s3c64xx.h>
Jassi Brar230d42d2009-11-30 07:39:42 +000036
Mark Brown563b4442013-04-18 18:06:05 +010037#ifdef CONFIG_S3C_DMA
Arnd Bergmann78843722013-04-11 22:42:03 +020038#include <mach/dma.h>
39#endif
40
Thomas Abrahama5238e32012-07-13 07:15:14 +090041#define MAX_SPI_PORTS 3
Girish K S7e995552013-05-20 12:21:32 +053042#define S3C64XX_SPI_QUIRK_POLL (1 << 0)
Thomas Abrahama5238e32012-07-13 07:15:14 +090043
Jassi Brar230d42d2009-11-30 07:39:42 +000044/* Registers and bit-fields */
45
46#define S3C64XX_SPI_CH_CFG 0x00
47#define S3C64XX_SPI_CLK_CFG 0x04
48#define S3C64XX_SPI_MODE_CFG 0x08
49#define S3C64XX_SPI_SLAVE_SEL 0x0C
50#define S3C64XX_SPI_INT_EN 0x10
51#define S3C64XX_SPI_STATUS 0x14
52#define S3C64XX_SPI_TX_DATA 0x18
53#define S3C64XX_SPI_RX_DATA 0x1C
54#define S3C64XX_SPI_PACKET_CNT 0x20
55#define S3C64XX_SPI_PENDING_CLR 0x24
56#define S3C64XX_SPI_SWAP_CFG 0x28
57#define S3C64XX_SPI_FB_CLK 0x2C
58
59#define S3C64XX_SPI_CH_HS_EN (1<<6) /* High Speed Enable */
60#define S3C64XX_SPI_CH_SW_RST (1<<5)
61#define S3C64XX_SPI_CH_SLAVE (1<<4)
62#define S3C64XX_SPI_CPOL_L (1<<3)
63#define S3C64XX_SPI_CPHA_B (1<<2)
64#define S3C64XX_SPI_CH_RXCH_ON (1<<1)
65#define S3C64XX_SPI_CH_TXCH_ON (1<<0)
66
67#define S3C64XX_SPI_CLKSEL_SRCMSK (3<<9)
68#define S3C64XX_SPI_CLKSEL_SRCSHFT 9
69#define S3C64XX_SPI_ENCLK_ENABLE (1<<8)
Jingoo Han75bf3362013-01-31 15:25:01 +090070#define S3C64XX_SPI_PSR_MASK 0xff
Jassi Brar230d42d2009-11-30 07:39:42 +000071
72#define S3C64XX_SPI_MODE_CH_TSZ_BYTE (0<<29)
73#define S3C64XX_SPI_MODE_CH_TSZ_HALFWORD (1<<29)
74#define S3C64XX_SPI_MODE_CH_TSZ_WORD (2<<29)
75#define S3C64XX_SPI_MODE_CH_TSZ_MASK (3<<29)
76#define S3C64XX_SPI_MODE_BUS_TSZ_BYTE (0<<17)
77#define S3C64XX_SPI_MODE_BUS_TSZ_HALFWORD (1<<17)
78#define S3C64XX_SPI_MODE_BUS_TSZ_WORD (2<<17)
79#define S3C64XX_SPI_MODE_BUS_TSZ_MASK (3<<17)
80#define S3C64XX_SPI_MODE_RXDMA_ON (1<<2)
81#define S3C64XX_SPI_MODE_TXDMA_ON (1<<1)
82#define S3C64XX_SPI_MODE_4BURST (1<<0)
83
84#define S3C64XX_SPI_SLAVE_AUTO (1<<1)
85#define S3C64XX_SPI_SLAVE_SIG_INACT (1<<0)
86
Jassi Brar230d42d2009-11-30 07:39:42 +000087#define S3C64XX_SPI_INT_TRAILING_EN (1<<6)
88#define S3C64XX_SPI_INT_RX_OVERRUN_EN (1<<5)
89#define S3C64XX_SPI_INT_RX_UNDERRUN_EN (1<<4)
90#define S3C64XX_SPI_INT_TX_OVERRUN_EN (1<<3)
91#define S3C64XX_SPI_INT_TX_UNDERRUN_EN (1<<2)
92#define S3C64XX_SPI_INT_RX_FIFORDY_EN (1<<1)
93#define S3C64XX_SPI_INT_TX_FIFORDY_EN (1<<0)
94
95#define S3C64XX_SPI_ST_RX_OVERRUN_ERR (1<<5)
96#define S3C64XX_SPI_ST_RX_UNDERRUN_ERR (1<<4)
97#define S3C64XX_SPI_ST_TX_OVERRUN_ERR (1<<3)
98#define S3C64XX_SPI_ST_TX_UNDERRUN_ERR (1<<2)
99#define S3C64XX_SPI_ST_RX_FIFORDY (1<<1)
100#define S3C64XX_SPI_ST_TX_FIFORDY (1<<0)
101
102#define S3C64XX_SPI_PACKET_CNT_EN (1<<16)
103
104#define S3C64XX_SPI_PND_TX_UNDERRUN_CLR (1<<4)
105#define S3C64XX_SPI_PND_TX_OVERRUN_CLR (1<<3)
106#define S3C64XX_SPI_PND_RX_UNDERRUN_CLR (1<<2)
107#define S3C64XX_SPI_PND_RX_OVERRUN_CLR (1<<1)
108#define S3C64XX_SPI_PND_TRAILING_CLR (1<<0)
109
110#define S3C64XX_SPI_SWAP_RX_HALF_WORD (1<<7)
111#define S3C64XX_SPI_SWAP_RX_BYTE (1<<6)
112#define S3C64XX_SPI_SWAP_RX_BIT (1<<5)
113#define S3C64XX_SPI_SWAP_RX_EN (1<<4)
114#define S3C64XX_SPI_SWAP_TX_HALF_WORD (1<<3)
115#define S3C64XX_SPI_SWAP_TX_BYTE (1<<2)
116#define S3C64XX_SPI_SWAP_TX_BIT (1<<1)
117#define S3C64XX_SPI_SWAP_TX_EN (1<<0)
118
119#define S3C64XX_SPI_FBCLK_MSK (3<<0)
120
Thomas Abrahama5238e32012-07-13 07:15:14 +0900121#define FIFO_LVL_MASK(i) ((i)->port_conf->fifo_lvl_mask[i->port_id])
122#define S3C64XX_SPI_ST_TX_DONE(v, i) (((v) & \
123 (1 << (i)->port_conf->tx_st_done)) ? 1 : 0)
124#define TX_FIFO_LVL(v, i) (((v) >> 6) & FIFO_LVL_MASK(i))
125#define RX_FIFO_LVL(v, i) (((v) >> (i)->port_conf->rx_lvl_offset) & \
126 FIFO_LVL_MASK(i))
Jassi Brar230d42d2009-11-30 07:39:42 +0000127
128#define S3C64XX_SPI_MAX_TRAILCNT 0x3ff
129#define S3C64XX_SPI_TRAILCNT_OFF 19
130
131#define S3C64XX_SPI_TRAILCNT S3C64XX_SPI_MAX_TRAILCNT
132
133#define msecs_to_loops(t) (loops_per_jiffy / 1000 * HZ * t)
Girish K S7e995552013-05-20 12:21:32 +0530134#define is_polling(x) (x->port_conf->quirks & S3C64XX_SPI_QUIRK_POLL)
Jassi Brar230d42d2009-11-30 07:39:42 +0000135
Jassi Brar230d42d2009-11-30 07:39:42 +0000136#define RXBUSY (1<<2)
137#define TXBUSY (1<<3)
138
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900139struct s3c64xx_spi_dma_data {
Arnd Bergmann78843722013-04-11 22:42:03 +0200140 struct dma_chan *ch;
Arnd Bergmannc10356b2012-04-30 16:31:27 +0000141 enum dma_transfer_direction direction;
Arnd Bergmann78843722013-04-11 22:42:03 +0200142 unsigned int dmach;
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900143};
144
Jassi Brar230d42d2009-11-30 07:39:42 +0000145/**
Thomas Abrahama5238e32012-07-13 07:15:14 +0900146 * struct s3c64xx_spi_info - SPI Controller hardware info
147 * @fifo_lvl_mask: Bit-mask for {TX|RX}_FIFO_LVL bits in SPI_STATUS register.
148 * @rx_lvl_offset: Bit offset of RX_FIFO_LVL bits in SPI_STATUS regiter.
149 * @tx_st_done: Bit offset of TX_DONE bit in SPI_STATUS regiter.
150 * @high_speed: True, if the controller supports HIGH_SPEED_EN bit.
151 * @clk_from_cmu: True, if the controller does not include a clock mux and
152 * prescaler unit.
153 *
154 * The Samsung s3c64xx SPI controller are used on various Samsung SoC's but
155 * differ in some aspects such as the size of the fifo and spi bus clock
156 * setup. Such differences are specified to the driver using this structure
157 * which is provided as driver data to the driver.
158 */
159struct s3c64xx_spi_port_config {
160 int fifo_lvl_mask[MAX_SPI_PORTS];
161 int rx_lvl_offset;
162 int tx_st_done;
Girish K S7e995552013-05-20 12:21:32 +0530163 int quirks;
Thomas Abrahama5238e32012-07-13 07:15:14 +0900164 bool high_speed;
165 bool clk_from_cmu;
166};
167
168/**
Jassi Brar230d42d2009-11-30 07:39:42 +0000169 * struct s3c64xx_spi_driver_data - Runtime info holder for SPI driver.
170 * @clk: Pointer to the spi clock.
Jassi Brarb0d5d6e2010-01-20 13:49:44 -0700171 * @src_clk: Pointer to the clock used to generate SPI signals.
Jassi Brar230d42d2009-11-30 07:39:42 +0000172 * @master: Pointer to the SPI Protocol master.
Jassi Brar230d42d2009-11-30 07:39:42 +0000173 * @cntrlr_info: Platform specific data for the controller this driver manages.
174 * @tgl_spi: Pointer to the last CS left untoggled by the cs_change hint.
Jassi Brar230d42d2009-11-30 07:39:42 +0000175 * @lock: Controller specific lock.
176 * @state: Set of FLAGS to indicate status.
177 * @rx_dmach: Controller's DMA channel for Rx.
178 * @tx_dmach: Controller's DMA channel for Tx.
179 * @sfr_start: BUS address of SPI controller regs.
180 * @regs: Pointer to ioremap'ed controller registers.
Mark Brownc2573122011-11-10 10:57:32 +0000181 * @irq: interrupt
Jassi Brar230d42d2009-11-30 07:39:42 +0000182 * @xfer_completion: To indicate completion of xfer task.
183 * @cur_mode: Stores the active configuration of the controller.
184 * @cur_bpw: Stores the active bits per word settings.
185 * @cur_speed: Stores the active xfer clock speed.
186 */
187struct s3c64xx_spi_driver_data {
188 void __iomem *regs;
189 struct clk *clk;
Jassi Brarb0d5d6e2010-01-20 13:49:44 -0700190 struct clk *src_clk;
Jassi Brar230d42d2009-11-30 07:39:42 +0000191 struct platform_device *pdev;
192 struct spi_master *master;
Jassi Brarad7de722010-01-20 13:49:44 -0700193 struct s3c64xx_spi_info *cntrlr_info;
Jassi Brar230d42d2009-11-30 07:39:42 +0000194 struct spi_device *tgl_spi;
Jassi Brar230d42d2009-11-30 07:39:42 +0000195 spinlock_t lock;
Jassi Brar230d42d2009-11-30 07:39:42 +0000196 unsigned long sfr_start;
197 struct completion xfer_completion;
198 unsigned state;
199 unsigned cur_mode, cur_bpw;
200 unsigned cur_speed;
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900201 struct s3c64xx_spi_dma_data rx_dma;
202 struct s3c64xx_spi_dma_data tx_dma;
Mark Brown563b4442013-04-18 18:06:05 +0100203#ifdef CONFIG_S3C_DMA
Boojin Kim39d3e802011-09-02 09:44:41 +0900204 struct samsung_dma_ops *ops;
Arnd Bergmann78843722013-04-11 22:42:03 +0200205#endif
Thomas Abrahama5238e32012-07-13 07:15:14 +0900206 struct s3c64xx_spi_port_config *port_conf;
207 unsigned int port_id;
Thomas Abraham2b908072012-07-13 07:15:15 +0900208 unsigned long gpios[4];
Girish K S3146bee2013-06-21 11:26:12 +0530209 bool cs_gpio;
Jassi Brar230d42d2009-11-30 07:39:42 +0000210};
211
Jassi Brar230d42d2009-11-30 07:39:42 +0000212static void flush_fifo(struct s3c64xx_spi_driver_data *sdd)
213{
Jassi Brar230d42d2009-11-30 07:39:42 +0000214 void __iomem *regs = sdd->regs;
215 unsigned long loops;
216 u32 val;
217
218 writel(0, regs + S3C64XX_SPI_PACKET_CNT);
219
220 val = readl(regs + S3C64XX_SPI_CH_CFG);
Kyoungil Kim7d859ff2012-05-23 21:29:51 +0900221 val &= ~(S3C64XX_SPI_CH_RXCH_ON | S3C64XX_SPI_CH_TXCH_ON);
222 writel(val, regs + S3C64XX_SPI_CH_CFG);
223
224 val = readl(regs + S3C64XX_SPI_CH_CFG);
Jassi Brar230d42d2009-11-30 07:39:42 +0000225 val |= S3C64XX_SPI_CH_SW_RST;
226 val &= ~S3C64XX_SPI_CH_HS_EN;
227 writel(val, regs + S3C64XX_SPI_CH_CFG);
228
229 /* Flush TxFIFO*/
230 loops = msecs_to_loops(1);
231 do {
232 val = readl(regs + S3C64XX_SPI_STATUS);
Thomas Abrahama5238e32012-07-13 07:15:14 +0900233 } while (TX_FIFO_LVL(val, sdd) && loops--);
Jassi Brar230d42d2009-11-30 07:39:42 +0000234
Mark Brownbe7852a2010-08-23 17:40:56 +0100235 if (loops == 0)
236 dev_warn(&sdd->pdev->dev, "Timed out flushing TX FIFO\n");
237
Jassi Brar230d42d2009-11-30 07:39:42 +0000238 /* Flush RxFIFO*/
239 loops = msecs_to_loops(1);
240 do {
241 val = readl(regs + S3C64XX_SPI_STATUS);
Thomas Abrahama5238e32012-07-13 07:15:14 +0900242 if (RX_FIFO_LVL(val, sdd))
Jassi Brar230d42d2009-11-30 07:39:42 +0000243 readl(regs + S3C64XX_SPI_RX_DATA);
244 else
245 break;
246 } while (loops--);
247
Mark Brownbe7852a2010-08-23 17:40:56 +0100248 if (loops == 0)
249 dev_warn(&sdd->pdev->dev, "Timed out flushing RX FIFO\n");
250
Jassi Brar230d42d2009-11-30 07:39:42 +0000251 val = readl(regs + S3C64XX_SPI_CH_CFG);
252 val &= ~S3C64XX_SPI_CH_SW_RST;
253 writel(val, regs + S3C64XX_SPI_CH_CFG);
254
255 val = readl(regs + S3C64XX_SPI_MODE_CFG);
256 val &= ~(S3C64XX_SPI_MODE_TXDMA_ON | S3C64XX_SPI_MODE_RXDMA_ON);
257 writel(val, regs + S3C64XX_SPI_MODE_CFG);
Jassi Brar230d42d2009-11-30 07:39:42 +0000258}
259
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900260static void s3c64xx_spi_dmacb(void *data)
Boojin Kim39d3e802011-09-02 09:44:41 +0900261{
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900262 struct s3c64xx_spi_driver_data *sdd;
263 struct s3c64xx_spi_dma_data *dma = data;
Boojin Kim39d3e802011-09-02 09:44:41 +0900264 unsigned long flags;
265
Kyoungil Kim054ebcc2012-03-10 09:48:46 +0900266 if (dma->direction == DMA_DEV_TO_MEM)
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900267 sdd = container_of(data,
268 struct s3c64xx_spi_driver_data, rx_dma);
269 else
270 sdd = container_of(data,
271 struct s3c64xx_spi_driver_data, tx_dma);
272
Boojin Kim39d3e802011-09-02 09:44:41 +0900273 spin_lock_irqsave(&sdd->lock, flags);
274
Kyoungil Kim054ebcc2012-03-10 09:48:46 +0900275 if (dma->direction == DMA_DEV_TO_MEM) {
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900276 sdd->state &= ~RXBUSY;
277 if (!(sdd->state & TXBUSY))
278 complete(&sdd->xfer_completion);
279 } else {
280 sdd->state &= ~TXBUSY;
281 if (!(sdd->state & RXBUSY))
282 complete(&sdd->xfer_completion);
283 }
Boojin Kim39d3e802011-09-02 09:44:41 +0900284
285 spin_unlock_irqrestore(&sdd->lock, flags);
286}
287
Mark Brown563b4442013-04-18 18:06:05 +0100288#ifdef CONFIG_S3C_DMA
Arnd Bergmann78843722013-04-11 22:42:03 +0200289/* FIXME: remove this section once arch/arm/mach-s3c64xx uses dmaengine */
290
291static struct s3c2410_dma_client s3c64xx_spi_dma_client = {
292 .name = "samsung-spi-dma",
293};
294
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900295static void prepare_dma(struct s3c64xx_spi_dma_data *dma,
296 unsigned len, dma_addr_t buf)
Boojin Kim39d3e802011-09-02 09:44:41 +0900297{
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900298 struct s3c64xx_spi_driver_data *sdd;
Boojin Kim4969c322012-06-19 13:27:03 +0900299 struct samsung_dma_prep info;
300 struct samsung_dma_config config;
Boojin Kim39d3e802011-09-02 09:44:41 +0900301
Boojin Kim4969c322012-06-19 13:27:03 +0900302 if (dma->direction == DMA_DEV_TO_MEM) {
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900303 sdd = container_of((void *)dma,
304 struct s3c64xx_spi_driver_data, rx_dma);
Boojin Kim4969c322012-06-19 13:27:03 +0900305 config.direction = sdd->rx_dma.direction;
306 config.fifo = sdd->sfr_start + S3C64XX_SPI_RX_DATA;
307 config.width = sdd->cur_bpw / 8;
Arnd Bergmann78843722013-04-11 22:42:03 +0200308 sdd->ops->config((enum dma_ch)sdd->rx_dma.ch, &config);
Boojin Kim4969c322012-06-19 13:27:03 +0900309 } else {
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900310 sdd = container_of((void *)dma,
311 struct s3c64xx_spi_driver_data, tx_dma);
Boojin Kim4969c322012-06-19 13:27:03 +0900312 config.direction = sdd->tx_dma.direction;
313 config.fifo = sdd->sfr_start + S3C64XX_SPI_TX_DATA;
314 config.width = sdd->cur_bpw / 8;
Arnd Bergmann78843722013-04-11 22:42:03 +0200315 sdd->ops->config((enum dma_ch)sdd->tx_dma.ch, &config);
Boojin Kim4969c322012-06-19 13:27:03 +0900316 }
Boojin Kim39d3e802011-09-02 09:44:41 +0900317
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900318 info.cap = DMA_SLAVE;
319 info.len = len;
320 info.fp = s3c64xx_spi_dmacb;
321 info.fp_param = dma;
322 info.direction = dma->direction;
323 info.buf = buf;
Boojin Kim39d3e802011-09-02 09:44:41 +0900324
Arnd Bergmann78843722013-04-11 22:42:03 +0200325 sdd->ops->prepare((enum dma_ch)dma->ch, &info);
326 sdd->ops->trigger((enum dma_ch)dma->ch);
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900327}
328
329static int acquire_dma(struct s3c64xx_spi_driver_data *sdd)
330{
Boojin Kim4969c322012-06-19 13:27:03 +0900331 struct samsung_dma_req req;
Padmavathi Vennab5be04d2013-01-18 17:17:03 +0530332 struct device *dev = &sdd->pdev->dev;
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900333
334 sdd->ops = samsung_dma_get_ops();
335
Boojin Kim4969c322012-06-19 13:27:03 +0900336 req.cap = DMA_SLAVE;
337 req.client = &s3c64xx_spi_dma_client;
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900338
Jingoo Hanb998aca82013-07-17 17:54:11 +0900339 sdd->rx_dma.ch = (struct dma_chan *)(unsigned long)sdd->ops->request(
340 sdd->rx_dma.dmach, &req, dev, "rx");
341 sdd->tx_dma.ch = (struct dma_chan *)(unsigned long)sdd->ops->request(
342 sdd->tx_dma.dmach, &req, dev, "tx");
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900343
344 return 1;
Boojin Kim39d3e802011-09-02 09:44:41 +0900345}
346
Arnd Bergmann78843722013-04-11 22:42:03 +0200347static int s3c64xx_spi_prepare_transfer(struct spi_master *spi)
348{
349 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(spi);
350
Girish K S7e995552013-05-20 12:21:32 +0530351 /*
352 * If DMA resource was not available during
353 * probe, no need to continue with dma requests
354 * else Acquire DMA channels
355 */
356 while (!is_polling(sdd) && !acquire_dma(sdd))
Arnd Bergmann78843722013-04-11 22:42:03 +0200357 usleep_range(10000, 11000);
358
359 pm_runtime_get_sync(&sdd->pdev->dev);
360
361 return 0;
362}
363
364static int s3c64xx_spi_unprepare_transfer(struct spi_master *spi)
365{
366 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(spi);
367
368 /* Free DMA channels */
Girish K S7e995552013-05-20 12:21:32 +0530369 if (!is_polling(sdd)) {
370 sdd->ops->release((enum dma_ch)sdd->rx_dma.ch,
371 &s3c64xx_spi_dma_client);
372 sdd->ops->release((enum dma_ch)sdd->tx_dma.ch,
373 &s3c64xx_spi_dma_client);
374 }
Arnd Bergmann78843722013-04-11 22:42:03 +0200375 pm_runtime_put(&sdd->pdev->dev);
376
377 return 0;
378}
379
380static void s3c64xx_spi_dma_stop(struct s3c64xx_spi_driver_data *sdd,
381 struct s3c64xx_spi_dma_data *dma)
382{
383 sdd->ops->stop((enum dma_ch)dma->ch);
384}
385#else
386
387static void prepare_dma(struct s3c64xx_spi_dma_data *dma,
388 unsigned len, dma_addr_t buf)
389{
390 struct s3c64xx_spi_driver_data *sdd;
391 struct dma_slave_config config;
392 struct scatterlist sg;
393 struct dma_async_tx_descriptor *desc;
394
Tomasz Figab1a8e782013-08-11 02:33:28 +0200395 memset(&config, 0, sizeof(config));
396
Arnd Bergmann78843722013-04-11 22:42:03 +0200397 if (dma->direction == DMA_DEV_TO_MEM) {
398 sdd = container_of((void *)dma,
399 struct s3c64xx_spi_driver_data, rx_dma);
400 config.direction = dma->direction;
401 config.src_addr = sdd->sfr_start + S3C64XX_SPI_RX_DATA;
402 config.src_addr_width = sdd->cur_bpw / 8;
403 config.src_maxburst = 1;
404 dmaengine_slave_config(dma->ch, &config);
405 } else {
406 sdd = container_of((void *)dma,
407 struct s3c64xx_spi_driver_data, tx_dma);
408 config.direction = dma->direction;
409 config.dst_addr = sdd->sfr_start + S3C64XX_SPI_TX_DATA;
410 config.dst_addr_width = sdd->cur_bpw / 8;
411 config.dst_maxburst = 1;
412 dmaengine_slave_config(dma->ch, &config);
413 }
414
415 sg_init_table(&sg, 1);
416 sg_dma_len(&sg) = len;
417 sg_set_page(&sg, pfn_to_page(PFN_DOWN(buf)),
418 len, offset_in_page(buf));
419 sg_dma_address(&sg) = buf;
420
421 desc = dmaengine_prep_slave_sg(dma->ch,
422 &sg, 1, dma->direction, DMA_PREP_INTERRUPT);
423
424 desc->callback = s3c64xx_spi_dmacb;
425 desc->callback_param = dma;
426
427 dmaengine_submit(desc);
428 dma_async_issue_pending(dma->ch);
429}
430
431static int s3c64xx_spi_prepare_transfer(struct spi_master *spi)
432{
433 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(spi);
434 dma_filter_fn filter = sdd->cntrlr_info->filter;
435 struct device *dev = &sdd->pdev->dev;
436 dma_cap_mask_t mask;
Mark Brownfb9d0442013-04-18 18:12:00 +0100437 int ret;
Arnd Bergmann78843722013-04-11 22:42:03 +0200438
Girish K S9f4b3232013-06-27 12:26:53 +0530439 if (is_polling(sdd))
440 return 0;
441
Arnd Bergmann78843722013-04-11 22:42:03 +0200442 dma_cap_zero(mask);
443 dma_cap_set(DMA_SLAVE, mask);
444
445 /* Acquire DMA channels */
446 sdd->rx_dma.ch = dma_request_slave_channel_compat(mask, filter,
Jingoo Handb0606e2013-07-15 15:11:57 +0900447 (void *)sdd->rx_dma.dmach, dev, "rx");
Mark Brownfb9d0442013-04-18 18:12:00 +0100448 if (!sdd->rx_dma.ch) {
449 dev_err(dev, "Failed to get RX DMA channel\n");
450 ret = -EBUSY;
451 goto out;
452 }
453
Arnd Bergmann78843722013-04-11 22:42:03 +0200454 sdd->tx_dma.ch = dma_request_slave_channel_compat(mask, filter,
Jingoo Handb0606e2013-07-15 15:11:57 +0900455 (void *)sdd->tx_dma.dmach, dev, "tx");
Mark Brownfb9d0442013-04-18 18:12:00 +0100456 if (!sdd->tx_dma.ch) {
457 dev_err(dev, "Failed to get TX DMA channel\n");
458 ret = -EBUSY;
459 goto out_rx;
460 }
461
462 ret = pm_runtime_get_sync(&sdd->pdev->dev);
Sylwester Nawrocki6c6cf642013-06-10 18:22:26 +0200463 if (ret < 0) {
Mark Brownfb9d0442013-04-18 18:12:00 +0100464 dev_err(dev, "Failed to enable device: %d\n", ret);
465 goto out_tx;
466 }
Arnd Bergmann78843722013-04-11 22:42:03 +0200467
468 return 0;
Mark Brownfb9d0442013-04-18 18:12:00 +0100469
470out_tx:
471 dma_release_channel(sdd->tx_dma.ch);
472out_rx:
473 dma_release_channel(sdd->rx_dma.ch);
474out:
475 return ret;
Arnd Bergmann78843722013-04-11 22:42:03 +0200476}
477
478static int s3c64xx_spi_unprepare_transfer(struct spi_master *spi)
479{
480 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(spi);
481
482 /* Free DMA channels */
Girish K S7e995552013-05-20 12:21:32 +0530483 if (!is_polling(sdd)) {
484 dma_release_channel(sdd->rx_dma.ch);
485 dma_release_channel(sdd->tx_dma.ch);
486 }
Arnd Bergmann78843722013-04-11 22:42:03 +0200487
488 pm_runtime_put(&sdd->pdev->dev);
489 return 0;
490}
491
492static void s3c64xx_spi_dma_stop(struct s3c64xx_spi_driver_data *sdd,
493 struct s3c64xx_spi_dma_data *dma)
494{
495 dmaengine_terminate_all(dma->ch);
496}
497#endif
498
Jassi Brar230d42d2009-11-30 07:39:42 +0000499static void enable_datapath(struct s3c64xx_spi_driver_data *sdd,
500 struct spi_device *spi,
501 struct spi_transfer *xfer, int dma_mode)
502{
Jassi Brar230d42d2009-11-30 07:39:42 +0000503 void __iomem *regs = sdd->regs;
504 u32 modecfg, chcfg;
505
506 modecfg = readl(regs + S3C64XX_SPI_MODE_CFG);
507 modecfg &= ~(S3C64XX_SPI_MODE_TXDMA_ON | S3C64XX_SPI_MODE_RXDMA_ON);
508
509 chcfg = readl(regs + S3C64XX_SPI_CH_CFG);
510 chcfg &= ~S3C64XX_SPI_CH_TXCH_ON;
511
512 if (dma_mode) {
513 chcfg &= ~S3C64XX_SPI_CH_RXCH_ON;
514 } else {
515 /* Always shift in data in FIFO, even if xfer is Tx only,
516 * this helps setting PCKT_CNT value for generating clocks
517 * as exactly needed.
518 */
519 chcfg |= S3C64XX_SPI_CH_RXCH_ON;
520 writel(((xfer->len * 8 / sdd->cur_bpw) & 0xffff)
521 | S3C64XX_SPI_PACKET_CNT_EN,
522 regs + S3C64XX_SPI_PACKET_CNT);
523 }
524
525 if (xfer->tx_buf != NULL) {
526 sdd->state |= TXBUSY;
527 chcfg |= S3C64XX_SPI_CH_TXCH_ON;
528 if (dma_mode) {
529 modecfg |= S3C64XX_SPI_MODE_TXDMA_ON;
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900530 prepare_dma(&sdd->tx_dma, xfer->len, xfer->tx_dma);
Jassi Brar230d42d2009-11-30 07:39:42 +0000531 } else {
Jassi Brar0c92ecf2010-09-29 17:31:33 +0900532 switch (sdd->cur_bpw) {
533 case 32:
534 iowrite32_rep(regs + S3C64XX_SPI_TX_DATA,
535 xfer->tx_buf, xfer->len / 4);
536 break;
537 case 16:
538 iowrite16_rep(regs + S3C64XX_SPI_TX_DATA,
539 xfer->tx_buf, xfer->len / 2);
540 break;
541 default:
542 iowrite8_rep(regs + S3C64XX_SPI_TX_DATA,
543 xfer->tx_buf, xfer->len);
544 break;
545 }
Jassi Brar230d42d2009-11-30 07:39:42 +0000546 }
547 }
548
549 if (xfer->rx_buf != NULL) {
550 sdd->state |= RXBUSY;
551
Thomas Abrahama5238e32012-07-13 07:15:14 +0900552 if (sdd->port_conf->high_speed && sdd->cur_speed >= 30000000UL
Jassi Brar230d42d2009-11-30 07:39:42 +0000553 && !(sdd->cur_mode & SPI_CPHA))
554 chcfg |= S3C64XX_SPI_CH_HS_EN;
555
556 if (dma_mode) {
557 modecfg |= S3C64XX_SPI_MODE_RXDMA_ON;
558 chcfg |= S3C64XX_SPI_CH_RXCH_ON;
559 writel(((xfer->len * 8 / sdd->cur_bpw) & 0xffff)
560 | S3C64XX_SPI_PACKET_CNT_EN,
561 regs + S3C64XX_SPI_PACKET_CNT);
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900562 prepare_dma(&sdd->rx_dma, xfer->len, xfer->rx_dma);
Jassi Brar230d42d2009-11-30 07:39:42 +0000563 }
564 }
565
566 writel(modecfg, regs + S3C64XX_SPI_MODE_CFG);
567 writel(chcfg, regs + S3C64XX_SPI_CH_CFG);
568}
569
570static inline void enable_cs(struct s3c64xx_spi_driver_data *sdd,
571 struct spi_device *spi)
572{
573 struct s3c64xx_spi_csinfo *cs;
574
575 if (sdd->tgl_spi != NULL) { /* If last device toggled after mssg */
576 if (sdd->tgl_spi != spi) { /* if last mssg on diff device */
577 /* Deselect the last toggled device */
578 cs = sdd->tgl_spi->controller_data;
Girish K S3146bee2013-06-21 11:26:12 +0530579 if (sdd->cs_gpio)
580 gpio_set_value(cs->line,
581 spi->mode & SPI_CS_HIGH ? 0 : 1);
Jassi Brar230d42d2009-11-30 07:39:42 +0000582 }
583 sdd->tgl_spi = NULL;
584 }
585
586 cs = spi->controller_data;
Girish K S3146bee2013-06-21 11:26:12 +0530587 if (sdd->cs_gpio)
588 gpio_set_value(cs->line, spi->mode & SPI_CS_HIGH ? 1 : 0);
Girish K S7e995552013-05-20 12:21:32 +0530589
590 /* Start the signals */
591 writel(0, sdd->regs + S3C64XX_SPI_SLAVE_SEL);
592}
593
Mark Brown79617072013-06-19 19:12:39 +0100594static u32 s3c64xx_spi_wait_for_timeout(struct s3c64xx_spi_driver_data *sdd,
Girish K S7e995552013-05-20 12:21:32 +0530595 int timeout_ms)
596{
597 void __iomem *regs = sdd->regs;
598 unsigned long val = 1;
599 u32 status;
600
601 /* max fifo depth available */
602 u32 max_fifo = (FIFO_LVL_MASK(sdd) >> 1) + 1;
603
604 if (timeout_ms)
605 val = msecs_to_loops(timeout_ms);
606
607 do {
608 status = readl(regs + S3C64XX_SPI_STATUS);
609 } while (RX_FIFO_LVL(status, sdd) < max_fifo && --val);
610
611 /* return the actual received data length */
612 return RX_FIFO_LVL(status, sdd);
Jassi Brar230d42d2009-11-30 07:39:42 +0000613}
614
615static int wait_for_xfer(struct s3c64xx_spi_driver_data *sdd,
616 struct spi_transfer *xfer, int dma_mode)
617{
Jassi Brar230d42d2009-11-30 07:39:42 +0000618 void __iomem *regs = sdd->regs;
619 unsigned long val;
620 int ms;
621
622 /* millisecs to xfer 'len' bytes @ 'cur_speed' */
623 ms = xfer->len * 8 * 1000 / sdd->cur_speed;
Mark Brown9d8f86b2010-09-07 16:37:52 +0100624 ms += 10; /* some tolerance */
Jassi Brar230d42d2009-11-30 07:39:42 +0000625
626 if (dma_mode) {
627 val = msecs_to_jiffies(ms) + 10;
628 val = wait_for_completion_timeout(&sdd->xfer_completion, val);
629 } else {
Jassi Brarc3f139b2010-09-03 10:36:46 +0900630 u32 status;
Jassi Brar230d42d2009-11-30 07:39:42 +0000631 val = msecs_to_loops(ms);
632 do {
Jassi Brarc3f139b2010-09-03 10:36:46 +0900633 status = readl(regs + S3C64XX_SPI_STATUS);
Thomas Abrahama5238e32012-07-13 07:15:14 +0900634 } while (RX_FIFO_LVL(status, sdd) < xfer->len && --val);
Jassi Brar230d42d2009-11-30 07:39:42 +0000635 }
636
Jassi Brar230d42d2009-11-30 07:39:42 +0000637 if (dma_mode) {
638 u32 status;
639
640 /*
Girish K S7e995552013-05-20 12:21:32 +0530641 * If the previous xfer was completed within timeout, then
642 * proceed further else return -EIO.
Jassi Brar230d42d2009-11-30 07:39:42 +0000643 * DmaTx returns after simply writing data in the FIFO,
644 * w/o waiting for real transmission on the bus to finish.
645 * DmaRx returns only after Dma read data from FIFO which
646 * needs bus transmission to finish, so we don't worry if
647 * Xfer involved Rx(with or without Tx).
648 */
Girish K S7e995552013-05-20 12:21:32 +0530649 if (val && !xfer->rx_buf) {
Jassi Brar230d42d2009-11-30 07:39:42 +0000650 val = msecs_to_loops(10);
651 status = readl(regs + S3C64XX_SPI_STATUS);
Thomas Abrahama5238e32012-07-13 07:15:14 +0900652 while ((TX_FIFO_LVL(status, sdd)
653 || !S3C64XX_SPI_ST_TX_DONE(status, sdd))
Jassi Brar230d42d2009-11-30 07:39:42 +0000654 && --val) {
655 cpu_relax();
656 status = readl(regs + S3C64XX_SPI_STATUS);
657 }
658
Jassi Brar230d42d2009-11-30 07:39:42 +0000659 }
Girish K S7e995552013-05-20 12:21:32 +0530660
661 /* If timed out while checking rx/tx status return error */
662 if (!val)
663 return -EIO;
Jassi Brar230d42d2009-11-30 07:39:42 +0000664 } else {
Girish K S7e995552013-05-20 12:21:32 +0530665 int loops;
666 u32 cpy_len;
667 u8 *buf;
668
Jassi Brar230d42d2009-11-30 07:39:42 +0000669 /* If it was only Tx */
Girish K S7e995552013-05-20 12:21:32 +0530670 if (!xfer->rx_buf) {
Jassi Brar230d42d2009-11-30 07:39:42 +0000671 sdd->state &= ~TXBUSY;
672 return 0;
673 }
674
Girish K S7e995552013-05-20 12:21:32 +0530675 /*
676 * If the receive length is bigger than the controller fifo
677 * size, calculate the loops and read the fifo as many times.
678 * loops = length / max fifo size (calculated by using the
679 * fifo mask).
680 * For any size less than the fifo size the below code is
681 * executed atleast once.
682 */
683 loops = xfer->len / ((FIFO_LVL_MASK(sdd) >> 1) + 1);
684 buf = xfer->rx_buf;
685 do {
686 /* wait for data to be received in the fifo */
Mark Brown79617072013-06-19 19:12:39 +0100687 cpy_len = s3c64xx_spi_wait_for_timeout(sdd,
688 (loops ? ms : 0));
Girish K S7e995552013-05-20 12:21:32 +0530689
690 switch (sdd->cur_bpw) {
691 case 32:
692 ioread32_rep(regs + S3C64XX_SPI_RX_DATA,
693 buf, cpy_len / 4);
694 break;
695 case 16:
696 ioread16_rep(regs + S3C64XX_SPI_RX_DATA,
697 buf, cpy_len / 2);
698 break;
699 default:
700 ioread8_rep(regs + S3C64XX_SPI_RX_DATA,
701 buf, cpy_len);
702 break;
703 }
704
705 buf = buf + cpy_len;
706 } while (loops--);
Jassi Brar230d42d2009-11-30 07:39:42 +0000707 sdd->state &= ~RXBUSY;
708 }
709
710 return 0;
711}
712
713static inline void disable_cs(struct s3c64xx_spi_driver_data *sdd,
714 struct spi_device *spi)
715{
716 struct s3c64xx_spi_csinfo *cs = spi->controller_data;
717
718 if (sdd->tgl_spi == spi)
719 sdd->tgl_spi = NULL;
720
Girish K S3146bee2013-06-21 11:26:12 +0530721 if (sdd->cs_gpio)
722 gpio_set_value(cs->line, spi->mode & SPI_CS_HIGH ? 0 : 1);
Girish K S7e995552013-05-20 12:21:32 +0530723
724 /* Quiese the signals */
725 writel(S3C64XX_SPI_SLAVE_SIG_INACT, sdd->regs + S3C64XX_SPI_SLAVE_SEL);
Jassi Brar230d42d2009-11-30 07:39:42 +0000726}
727
728static void s3c64xx_spi_config(struct s3c64xx_spi_driver_data *sdd)
729{
Jassi Brar230d42d2009-11-30 07:39:42 +0000730 void __iomem *regs = sdd->regs;
731 u32 val;
732
733 /* Disable Clock */
Thomas Abrahama5238e32012-07-13 07:15:14 +0900734 if (sdd->port_conf->clk_from_cmu) {
Thomas Abraham9f667bf2012-10-03 08:30:12 +0900735 clk_disable_unprepare(sdd->src_clk);
Jassi Brarb42a81c2010-09-29 17:31:33 +0900736 } else {
737 val = readl(regs + S3C64XX_SPI_CLK_CFG);
738 val &= ~S3C64XX_SPI_ENCLK_ENABLE;
739 writel(val, regs + S3C64XX_SPI_CLK_CFG);
740 }
Jassi Brar230d42d2009-11-30 07:39:42 +0000741
742 /* Set Polarity and Phase */
743 val = readl(regs + S3C64XX_SPI_CH_CFG);
744 val &= ~(S3C64XX_SPI_CH_SLAVE |
745 S3C64XX_SPI_CPOL_L |
746 S3C64XX_SPI_CPHA_B);
747
748 if (sdd->cur_mode & SPI_CPOL)
749 val |= S3C64XX_SPI_CPOL_L;
750
751 if (sdd->cur_mode & SPI_CPHA)
752 val |= S3C64XX_SPI_CPHA_B;
753
754 writel(val, regs + S3C64XX_SPI_CH_CFG);
755
756 /* Set Channel & DMA Mode */
757 val = readl(regs + S3C64XX_SPI_MODE_CFG);
758 val &= ~(S3C64XX_SPI_MODE_BUS_TSZ_MASK
759 | S3C64XX_SPI_MODE_CH_TSZ_MASK);
760
761 switch (sdd->cur_bpw) {
762 case 32:
763 val |= S3C64XX_SPI_MODE_BUS_TSZ_WORD;
Jassi Brar0c92ecf2010-09-29 17:31:33 +0900764 val |= S3C64XX_SPI_MODE_CH_TSZ_WORD;
Jassi Brar230d42d2009-11-30 07:39:42 +0000765 break;
766 case 16:
767 val |= S3C64XX_SPI_MODE_BUS_TSZ_HALFWORD;
Jassi Brar0c92ecf2010-09-29 17:31:33 +0900768 val |= S3C64XX_SPI_MODE_CH_TSZ_HALFWORD;
Jassi Brar230d42d2009-11-30 07:39:42 +0000769 break;
770 default:
771 val |= S3C64XX_SPI_MODE_BUS_TSZ_BYTE;
Jassi Brar0c92ecf2010-09-29 17:31:33 +0900772 val |= S3C64XX_SPI_MODE_CH_TSZ_BYTE;
Jassi Brar230d42d2009-11-30 07:39:42 +0000773 break;
774 }
Jassi Brar230d42d2009-11-30 07:39:42 +0000775
776 writel(val, regs + S3C64XX_SPI_MODE_CFG);
777
Thomas Abrahama5238e32012-07-13 07:15:14 +0900778 if (sdd->port_conf->clk_from_cmu) {
Jassi Brarb42a81c2010-09-29 17:31:33 +0900779 /* Configure Clock */
780 /* There is half-multiplier before the SPI */
781 clk_set_rate(sdd->src_clk, sdd->cur_speed * 2);
782 /* Enable Clock */
Thomas Abraham9f667bf2012-10-03 08:30:12 +0900783 clk_prepare_enable(sdd->src_clk);
Jassi Brarb42a81c2010-09-29 17:31:33 +0900784 } else {
785 /* Configure Clock */
786 val = readl(regs + S3C64XX_SPI_CLK_CFG);
787 val &= ~S3C64XX_SPI_PSR_MASK;
788 val |= ((clk_get_rate(sdd->src_clk) / sdd->cur_speed / 2 - 1)
789 & S3C64XX_SPI_PSR_MASK);
790 writel(val, regs + S3C64XX_SPI_CLK_CFG);
Jassi Brar230d42d2009-11-30 07:39:42 +0000791
Jassi Brarb42a81c2010-09-29 17:31:33 +0900792 /* Enable Clock */
793 val = readl(regs + S3C64XX_SPI_CLK_CFG);
794 val |= S3C64XX_SPI_ENCLK_ENABLE;
795 writel(val, regs + S3C64XX_SPI_CLK_CFG);
796 }
Jassi Brar230d42d2009-11-30 07:39:42 +0000797}
798
Jassi Brar230d42d2009-11-30 07:39:42 +0000799#define XFER_DMAADDR_INVALID DMA_BIT_MASK(32)
800
801static int s3c64xx_spi_map_mssg(struct s3c64xx_spi_driver_data *sdd,
802 struct spi_message *msg)
803{
804 struct device *dev = &sdd->pdev->dev;
805 struct spi_transfer *xfer;
806
Girish K S7e995552013-05-20 12:21:32 +0530807 if (is_polling(sdd) || msg->is_dma_mapped)
Jassi Brar230d42d2009-11-30 07:39:42 +0000808 return 0;
809
810 /* First mark all xfer unmapped */
811 list_for_each_entry(xfer, &msg->transfers, transfer_list) {
812 xfer->rx_dma = XFER_DMAADDR_INVALID;
813 xfer->tx_dma = XFER_DMAADDR_INVALID;
814 }
815
816 /* Map until end or first fail */
817 list_for_each_entry(xfer, &msg->transfers, transfer_list) {
818
Thomas Abrahama5238e32012-07-13 07:15:14 +0900819 if (xfer->len <= ((FIFO_LVL_MASK(sdd) >> 1) + 1))
Jassi Brare02ddd42010-09-29 17:31:31 +0900820 continue;
821
Jassi Brar230d42d2009-11-30 07:39:42 +0000822 if (xfer->tx_buf != NULL) {
Jassi Brar251ee472010-09-03 10:36:26 +0900823 xfer->tx_dma = dma_map_single(dev,
824 (void *)xfer->tx_buf, xfer->len,
825 DMA_TO_DEVICE);
Jassi Brar230d42d2009-11-30 07:39:42 +0000826 if (dma_mapping_error(dev, xfer->tx_dma)) {
827 dev_err(dev, "dma_map_single Tx failed\n");
828 xfer->tx_dma = XFER_DMAADDR_INVALID;
829 return -ENOMEM;
830 }
831 }
832
833 if (xfer->rx_buf != NULL) {
834 xfer->rx_dma = dma_map_single(dev, xfer->rx_buf,
835 xfer->len, DMA_FROM_DEVICE);
836 if (dma_mapping_error(dev, xfer->rx_dma)) {
837 dev_err(dev, "dma_map_single Rx failed\n");
838 dma_unmap_single(dev, xfer->tx_dma,
839 xfer->len, DMA_TO_DEVICE);
840 xfer->tx_dma = XFER_DMAADDR_INVALID;
841 xfer->rx_dma = XFER_DMAADDR_INVALID;
842 return -ENOMEM;
843 }
844 }
845 }
846
847 return 0;
848}
849
850static void s3c64xx_spi_unmap_mssg(struct s3c64xx_spi_driver_data *sdd,
851 struct spi_message *msg)
852{
853 struct device *dev = &sdd->pdev->dev;
854 struct spi_transfer *xfer;
855
Girish K S7e995552013-05-20 12:21:32 +0530856 if (is_polling(sdd) || msg->is_dma_mapped)
Jassi Brar230d42d2009-11-30 07:39:42 +0000857 return;
858
859 list_for_each_entry(xfer, &msg->transfers, transfer_list) {
860
Thomas Abrahama5238e32012-07-13 07:15:14 +0900861 if (xfer->len <= ((FIFO_LVL_MASK(sdd) >> 1) + 1))
Jassi Brare02ddd42010-09-29 17:31:31 +0900862 continue;
863
Jassi Brar230d42d2009-11-30 07:39:42 +0000864 if (xfer->rx_buf != NULL
865 && xfer->rx_dma != XFER_DMAADDR_INVALID)
866 dma_unmap_single(dev, xfer->rx_dma,
867 xfer->len, DMA_FROM_DEVICE);
868
869 if (xfer->tx_buf != NULL
870 && xfer->tx_dma != XFER_DMAADDR_INVALID)
871 dma_unmap_single(dev, xfer->tx_dma,
872 xfer->len, DMA_TO_DEVICE);
873 }
874}
875
Mark Brownad2a99a2012-02-15 14:48:32 -0800876static int s3c64xx_spi_transfer_one_message(struct spi_master *master,
877 struct spi_message *msg)
Jassi Brar230d42d2009-11-30 07:39:42 +0000878{
Mark Brownad2a99a2012-02-15 14:48:32 -0800879 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
Jassi Brar230d42d2009-11-30 07:39:42 +0000880 struct spi_device *spi = msg->spi;
881 struct s3c64xx_spi_csinfo *cs = spi->controller_data;
882 struct spi_transfer *xfer;
883 int status = 0, cs_toggle = 0;
884 u32 speed;
885 u8 bpw;
886
887 /* If Master's(controller) state differs from that needed by Slave */
888 if (sdd->cur_speed != spi->max_speed_hz
889 || sdd->cur_mode != spi->mode
890 || sdd->cur_bpw != spi->bits_per_word) {
891 sdd->cur_bpw = spi->bits_per_word;
892 sdd->cur_speed = spi->max_speed_hz;
893 sdd->cur_mode = spi->mode;
894 s3c64xx_spi_config(sdd);
895 }
896
897 /* Map all the transfers if needed */
898 if (s3c64xx_spi_map_mssg(sdd, msg)) {
899 dev_err(&spi->dev,
900 "Xfer: Unable to map message buffers!\n");
901 status = -ENOMEM;
902 goto out;
903 }
904
905 /* Configure feedback delay */
906 writel(cs->fb_delay & 0x3, sdd->regs + S3C64XX_SPI_FB_CLK);
907
908 list_for_each_entry(xfer, &msg->transfers, transfer_list) {
909
910 unsigned long flags;
911 int use_dma;
912
913 INIT_COMPLETION(sdd->xfer_completion);
914
915 /* Only BPW and Speed may change across transfers */
Laxman Dewangan766ed702012-12-18 14:25:43 +0530916 bpw = xfer->bits_per_word;
Jassi Brar230d42d2009-11-30 07:39:42 +0000917 speed = xfer->speed_hz ? : spi->max_speed_hz;
918
Jassi Brar0c92ecf2010-09-29 17:31:33 +0900919 if (xfer->len % (bpw / 8)) {
920 dev_err(&spi->dev,
921 "Xfer length(%u) not a multiple of word size(%u)\n",
922 xfer->len, bpw / 8);
923 status = -EIO;
924 goto out;
925 }
926
Jassi Brar230d42d2009-11-30 07:39:42 +0000927 if (bpw != sdd->cur_bpw || speed != sdd->cur_speed) {
928 sdd->cur_bpw = bpw;
929 sdd->cur_speed = speed;
930 s3c64xx_spi_config(sdd);
931 }
932
933 /* Polling method for xfers not bigger than FIFO capacity */
Arnd Bergmann78843722013-04-11 22:42:03 +0200934 use_dma = 0;
Girish K S7e995552013-05-20 12:21:32 +0530935 if (!is_polling(sdd) &&
936 (sdd->rx_dma.ch && sdd->tx_dma.ch &&
937 (xfer->len > ((FIFO_LVL_MASK(sdd) >> 1) + 1))))
Jassi Brar230d42d2009-11-30 07:39:42 +0000938 use_dma = 1;
939
940 spin_lock_irqsave(&sdd->lock, flags);
941
942 /* Pending only which is to be done */
943 sdd->state &= ~RXBUSY;
944 sdd->state &= ~TXBUSY;
945
946 enable_datapath(sdd, spi, xfer, use_dma);
947
948 /* Slave Select */
949 enable_cs(sdd, spi);
950
Jassi Brar230d42d2009-11-30 07:39:42 +0000951 spin_unlock_irqrestore(&sdd->lock, flags);
952
953 status = wait_for_xfer(sdd, xfer, use_dma);
954
Jassi Brar230d42d2009-11-30 07:39:42 +0000955 if (status) {
Jingoo Han75bf3362013-01-31 15:25:01 +0900956 dev_err(&spi->dev, "I/O Error: rx-%d tx-%d res:rx-%c tx-%c len-%d\n",
Jassi Brar230d42d2009-11-30 07:39:42 +0000957 xfer->rx_buf ? 1 : 0, xfer->tx_buf ? 1 : 0,
958 (sdd->state & RXBUSY) ? 'f' : 'p',
959 (sdd->state & TXBUSY) ? 'f' : 'p',
960 xfer->len);
961
962 if (use_dma) {
963 if (xfer->tx_buf != NULL
964 && (sdd->state & TXBUSY))
Arnd Bergmann78843722013-04-11 22:42:03 +0200965 s3c64xx_spi_dma_stop(sdd, &sdd->tx_dma);
Jassi Brar230d42d2009-11-30 07:39:42 +0000966 if (xfer->rx_buf != NULL
967 && (sdd->state & RXBUSY))
Arnd Bergmann78843722013-04-11 22:42:03 +0200968 s3c64xx_spi_dma_stop(sdd, &sdd->rx_dma);
Jassi Brar230d42d2009-11-30 07:39:42 +0000969 }
970
971 goto out;
972 }
973
974 if (xfer->delay_usecs)
975 udelay(xfer->delay_usecs);
976
977 if (xfer->cs_change) {
978 /* Hint that the next mssg is gonna be
979 for the same device */
980 if (list_is_last(&xfer->transfer_list,
981 &msg->transfers))
982 cs_toggle = 1;
Jassi Brar230d42d2009-11-30 07:39:42 +0000983 }
984
985 msg->actual_length += xfer->len;
986
987 flush_fifo(sdd);
988 }
989
990out:
991 if (!cs_toggle || status)
992 disable_cs(sdd, spi);
993 else
994 sdd->tgl_spi = spi;
995
996 s3c64xx_spi_unmap_mssg(sdd, msg);
997
998 msg->status = status;
999
Mark Brownad2a99a2012-02-15 14:48:32 -08001000 spi_finalize_current_message(master);
1001
1002 return 0;
Jassi Brar230d42d2009-11-30 07:39:42 +00001003}
1004
Thomas Abraham2b908072012-07-13 07:15:15 +09001005static struct s3c64xx_spi_csinfo *s3c64xx_get_slave_ctrldata(
Thomas Abraham2b908072012-07-13 07:15:15 +09001006 struct spi_device *spi)
1007{
1008 struct s3c64xx_spi_csinfo *cs;
Arnd Bergmann4732cc62012-08-04 11:18:20 +00001009 struct device_node *slave_np, *data_np = NULL;
Girish K S3146bee2013-06-21 11:26:12 +05301010 struct s3c64xx_spi_driver_data *sdd;
Thomas Abraham2b908072012-07-13 07:15:15 +09001011 u32 fb_delay = 0;
1012
Girish K S3146bee2013-06-21 11:26:12 +05301013 sdd = spi_master_get_devdata(spi->master);
Thomas Abraham2b908072012-07-13 07:15:15 +09001014 slave_np = spi->dev.of_node;
1015 if (!slave_np) {
1016 dev_err(&spi->dev, "device node not found\n");
1017 return ERR_PTR(-EINVAL);
1018 }
1019
Srinivas Kandagatla06455bb2012-09-18 08:10:49 +01001020 data_np = of_get_child_by_name(slave_np, "controller-data");
Thomas Abraham2b908072012-07-13 07:15:15 +09001021 if (!data_np) {
1022 dev_err(&spi->dev, "child node 'controller-data' not found\n");
1023 return ERR_PTR(-EINVAL);
1024 }
1025
1026 cs = kzalloc(sizeof(*cs), GFP_KERNEL);
1027 if (!cs) {
Jingoo Han75bf3362013-01-31 15:25:01 +09001028 dev_err(&spi->dev, "could not allocate memory for controller data\n");
Srinivas Kandagatla06455bb2012-09-18 08:10:49 +01001029 of_node_put(data_np);
Thomas Abraham2b908072012-07-13 07:15:15 +09001030 return ERR_PTR(-ENOMEM);
1031 }
1032
Girish K S3146bee2013-06-21 11:26:12 +05301033 /* The CS line is asserted/deasserted by the gpio pin */
1034 if (sdd->cs_gpio)
1035 cs->line = of_get_named_gpio(data_np, "cs-gpio", 0);
1036
Thomas Abraham2b908072012-07-13 07:15:15 +09001037 if (!gpio_is_valid(cs->line)) {
Jingoo Han75bf3362013-01-31 15:25:01 +09001038 dev_err(&spi->dev, "chip select gpio is not specified or invalid\n");
Thomas Abraham2b908072012-07-13 07:15:15 +09001039 kfree(cs);
Srinivas Kandagatla06455bb2012-09-18 08:10:49 +01001040 of_node_put(data_np);
Thomas Abraham2b908072012-07-13 07:15:15 +09001041 return ERR_PTR(-EINVAL);
1042 }
1043
1044 of_property_read_u32(data_np, "samsung,spi-feedback-delay", &fb_delay);
1045 cs->fb_delay = fb_delay;
Srinivas Kandagatla06455bb2012-09-18 08:10:49 +01001046 of_node_put(data_np);
Thomas Abraham2b908072012-07-13 07:15:15 +09001047 return cs;
1048}
1049
Jassi Brar230d42d2009-11-30 07:39:42 +00001050/*
1051 * Here we only check the validity of requested configuration
1052 * and save the configuration in a local data-structure.
1053 * The controller is actually configured only just before we
1054 * get a message to transfer.
1055 */
1056static int s3c64xx_spi_setup(struct spi_device *spi)
1057{
1058 struct s3c64xx_spi_csinfo *cs = spi->controller_data;
1059 struct s3c64xx_spi_driver_data *sdd;
Jassi Brarad7de722010-01-20 13:49:44 -07001060 struct s3c64xx_spi_info *sci;
Thomas Abraham2b908072012-07-13 07:15:15 +09001061 int err;
Jassi Brar230d42d2009-11-30 07:39:42 +00001062
Thomas Abraham2b908072012-07-13 07:15:15 +09001063 sdd = spi_master_get_devdata(spi->master);
1064 if (!cs && spi->dev.of_node) {
Matthias Brugger5c725b32013-03-26 10:27:35 +01001065 cs = s3c64xx_get_slave_ctrldata(spi);
Thomas Abraham2b908072012-07-13 07:15:15 +09001066 spi->controller_data = cs;
1067 }
1068
1069 if (IS_ERR_OR_NULL(cs)) {
Jassi Brar230d42d2009-11-30 07:39:42 +00001070 dev_err(&spi->dev, "No CS for SPI(%d)\n", spi->chip_select);
1071 return -ENODEV;
1072 }
1073
Tomasz Figa01498712013-08-11 02:33:29 +02001074 if (!spi_get_ctldata(spi)) {
1075 /* Request gpio only if cs line is asserted by gpio pins */
1076 if (sdd->cs_gpio) {
1077 err = gpio_request_one(cs->line, GPIOF_OUT_INIT_HIGH,
1078 dev_name(&spi->dev));
1079 if (err) {
1080 dev_err(&spi->dev,
1081 "Failed to get /CS gpio [%d]: %d\n",
1082 cs->line, err);
1083 goto err_gpio_req;
1084 }
Thomas Abraham1c20c202012-07-13 07:15:14 +09001085 }
Thomas Abraham1c20c202012-07-13 07:15:14 +09001086
Girish K S3146bee2013-06-21 11:26:12 +05301087 spi_set_ctldata(spi, cs);
Tomasz Figa01498712013-08-11 02:33:29 +02001088 }
Girish K S3146bee2013-06-21 11:26:12 +05301089
Jassi Brar230d42d2009-11-30 07:39:42 +00001090 sci = sdd->cntrlr_info;
1091
Mark Brownb97b6622011-12-04 00:58:06 +00001092 pm_runtime_get_sync(&sdd->pdev->dev);
1093
Jassi Brar230d42d2009-11-30 07:39:42 +00001094 /* Check if we can provide the requested rate */
Thomas Abrahama5238e32012-07-13 07:15:14 +09001095 if (!sdd->port_conf->clk_from_cmu) {
Jassi Brarb42a81c2010-09-29 17:31:33 +09001096 u32 psr, speed;
Jassi Brar230d42d2009-11-30 07:39:42 +00001097
Jassi Brarb42a81c2010-09-29 17:31:33 +09001098 /* Max possible */
1099 speed = clk_get_rate(sdd->src_clk) / 2 / (0 + 1);
Jassi Brar230d42d2009-11-30 07:39:42 +00001100
Jassi Brarb42a81c2010-09-29 17:31:33 +09001101 if (spi->max_speed_hz > speed)
1102 spi->max_speed_hz = speed;
Jassi Brar230d42d2009-11-30 07:39:42 +00001103
Jassi Brarb42a81c2010-09-29 17:31:33 +09001104 psr = clk_get_rate(sdd->src_clk) / 2 / spi->max_speed_hz - 1;
1105 psr &= S3C64XX_SPI_PSR_MASK;
1106 if (psr == S3C64XX_SPI_PSR_MASK)
1107 psr--;
1108
1109 speed = clk_get_rate(sdd->src_clk) / 2 / (psr + 1);
1110 if (spi->max_speed_hz < speed) {
1111 if (psr+1 < S3C64XX_SPI_PSR_MASK) {
1112 psr++;
1113 } else {
1114 err = -EINVAL;
1115 goto setup_exit;
1116 }
Jassi Brar230d42d2009-11-30 07:39:42 +00001117 }
Jassi Brar230d42d2009-11-30 07:39:42 +00001118
Jassi Brarb42a81c2010-09-29 17:31:33 +09001119 speed = clk_get_rate(sdd->src_clk) / 2 / (psr + 1);
Thomas Abraham2b908072012-07-13 07:15:15 +09001120 if (spi->max_speed_hz >= speed) {
Jassi Brarb42a81c2010-09-29 17:31:33 +09001121 spi->max_speed_hz = speed;
Thomas Abraham2b908072012-07-13 07:15:15 +09001122 } else {
Mark Browne1b0f0d2012-12-20 18:27:31 +00001123 dev_err(&spi->dev, "Can't set %dHz transfer speed\n",
1124 spi->max_speed_hz);
Jassi Brarb42a81c2010-09-29 17:31:33 +09001125 err = -EINVAL;
Thomas Abraham2b908072012-07-13 07:15:15 +09001126 goto setup_exit;
1127 }
Jassi Brarb42a81c2010-09-29 17:31:33 +09001128 }
Jassi Brar230d42d2009-11-30 07:39:42 +00001129
Mark Brownb97b6622011-12-04 00:58:06 +00001130 pm_runtime_put(&sdd->pdev->dev);
Thomas Abraham2b908072012-07-13 07:15:15 +09001131 disable_cs(sdd, spi);
1132 return 0;
Mark Brownb97b6622011-12-04 00:58:06 +00001133
Jassi Brar230d42d2009-11-30 07:39:42 +00001134setup_exit:
Jassi Brar230d42d2009-11-30 07:39:42 +00001135 /* setup() returns with device de-selected */
1136 disable_cs(sdd, spi);
1137
Thomas Abraham2b908072012-07-13 07:15:15 +09001138 gpio_free(cs->line);
1139 spi_set_ctldata(spi, NULL);
1140
1141err_gpio_req:
Sylwester Nawrocki5bee3b92012-09-13 16:31:30 +02001142 if (spi->dev.of_node)
1143 kfree(cs);
Thomas Abraham2b908072012-07-13 07:15:15 +09001144
Jassi Brar230d42d2009-11-30 07:39:42 +00001145 return err;
1146}
1147
Thomas Abraham1c20c202012-07-13 07:15:14 +09001148static void s3c64xx_spi_cleanup(struct spi_device *spi)
1149{
1150 struct s3c64xx_spi_csinfo *cs = spi_get_ctldata(spi);
Girish K S3146bee2013-06-21 11:26:12 +05301151 struct s3c64xx_spi_driver_data *sdd;
Thomas Abraham1c20c202012-07-13 07:15:14 +09001152
Girish K S3146bee2013-06-21 11:26:12 +05301153 sdd = spi_master_get_devdata(spi->master);
1154 if (cs && sdd->cs_gpio) {
Thomas Abraham1c20c202012-07-13 07:15:14 +09001155 gpio_free(cs->line);
Thomas Abraham2b908072012-07-13 07:15:15 +09001156 if (spi->dev.of_node)
1157 kfree(cs);
1158 }
Thomas Abraham1c20c202012-07-13 07:15:14 +09001159 spi_set_ctldata(spi, NULL);
1160}
1161
Mark Brownc2573122011-11-10 10:57:32 +00001162static irqreturn_t s3c64xx_spi_irq(int irq, void *data)
1163{
1164 struct s3c64xx_spi_driver_data *sdd = data;
1165 struct spi_master *spi = sdd->master;
Girish K S375981f2013-03-13 12:13:30 +05301166 unsigned int val, clr = 0;
Mark Brownc2573122011-11-10 10:57:32 +00001167
Girish K S375981f2013-03-13 12:13:30 +05301168 val = readl(sdd->regs + S3C64XX_SPI_STATUS);
Mark Brownc2573122011-11-10 10:57:32 +00001169
Girish K S375981f2013-03-13 12:13:30 +05301170 if (val & S3C64XX_SPI_ST_RX_OVERRUN_ERR) {
1171 clr = S3C64XX_SPI_PND_RX_OVERRUN_CLR;
Mark Brownc2573122011-11-10 10:57:32 +00001172 dev_err(&spi->dev, "RX overrun\n");
Girish K S375981f2013-03-13 12:13:30 +05301173 }
1174 if (val & S3C64XX_SPI_ST_RX_UNDERRUN_ERR) {
1175 clr |= S3C64XX_SPI_PND_RX_UNDERRUN_CLR;
Mark Brownc2573122011-11-10 10:57:32 +00001176 dev_err(&spi->dev, "RX underrun\n");
Girish K S375981f2013-03-13 12:13:30 +05301177 }
1178 if (val & S3C64XX_SPI_ST_TX_OVERRUN_ERR) {
1179 clr |= S3C64XX_SPI_PND_TX_OVERRUN_CLR;
Mark Brownc2573122011-11-10 10:57:32 +00001180 dev_err(&spi->dev, "TX overrun\n");
Girish K S375981f2013-03-13 12:13:30 +05301181 }
1182 if (val & S3C64XX_SPI_ST_TX_UNDERRUN_ERR) {
1183 clr |= S3C64XX_SPI_PND_TX_UNDERRUN_CLR;
Mark Brownc2573122011-11-10 10:57:32 +00001184 dev_err(&spi->dev, "TX underrun\n");
Girish K S375981f2013-03-13 12:13:30 +05301185 }
1186
1187 /* Clear the pending irq by setting and then clearing it */
1188 writel(clr, sdd->regs + S3C64XX_SPI_PENDING_CLR);
1189 writel(0, sdd->regs + S3C64XX_SPI_PENDING_CLR);
Mark Brownc2573122011-11-10 10:57:32 +00001190
1191 return IRQ_HANDLED;
1192}
1193
Jassi Brar230d42d2009-11-30 07:39:42 +00001194static void s3c64xx_spi_hwinit(struct s3c64xx_spi_driver_data *sdd, int channel)
1195{
Jassi Brarad7de722010-01-20 13:49:44 -07001196 struct s3c64xx_spi_info *sci = sdd->cntrlr_info;
Jassi Brar230d42d2009-11-30 07:39:42 +00001197 void __iomem *regs = sdd->regs;
1198 unsigned int val;
1199
1200 sdd->cur_speed = 0;
1201
Mark Brown5fc3e832012-07-19 14:36:23 +09001202 writel(S3C64XX_SPI_SLAVE_SIG_INACT, sdd->regs + S3C64XX_SPI_SLAVE_SEL);
Jassi Brar230d42d2009-11-30 07:39:42 +00001203
1204 /* Disable Interrupts - we use Polling if not DMA mode */
1205 writel(0, regs + S3C64XX_SPI_INT_EN);
1206
Thomas Abrahama5238e32012-07-13 07:15:14 +09001207 if (!sdd->port_conf->clk_from_cmu)
Jassi Brarb42a81c2010-09-29 17:31:33 +09001208 writel(sci->src_clk_nr << S3C64XX_SPI_CLKSEL_SRCSHFT,
Jassi Brar230d42d2009-11-30 07:39:42 +00001209 regs + S3C64XX_SPI_CLK_CFG);
1210 writel(0, regs + S3C64XX_SPI_MODE_CFG);
1211 writel(0, regs + S3C64XX_SPI_PACKET_CNT);
1212
Girish K S375981f2013-03-13 12:13:30 +05301213 /* Clear any irq pending bits, should set and clear the bits */
1214 val = S3C64XX_SPI_PND_RX_OVERRUN_CLR |
1215 S3C64XX_SPI_PND_RX_UNDERRUN_CLR |
1216 S3C64XX_SPI_PND_TX_OVERRUN_CLR |
1217 S3C64XX_SPI_PND_TX_UNDERRUN_CLR;
1218 writel(val, regs + S3C64XX_SPI_PENDING_CLR);
1219 writel(0, regs + S3C64XX_SPI_PENDING_CLR);
Jassi Brar230d42d2009-11-30 07:39:42 +00001220
1221 writel(0, regs + S3C64XX_SPI_SWAP_CFG);
1222
1223 val = readl(regs + S3C64XX_SPI_MODE_CFG);
1224 val &= ~S3C64XX_SPI_MODE_4BURST;
1225 val &= ~(S3C64XX_SPI_MAX_TRAILCNT << S3C64XX_SPI_TRAILCNT_OFF);
1226 val |= (S3C64XX_SPI_TRAILCNT << S3C64XX_SPI_TRAILCNT_OFF);
1227 writel(val, regs + S3C64XX_SPI_MODE_CFG);
1228
1229 flush_fifo(sdd);
1230}
1231
Thomas Abraham2b908072012-07-13 07:15:15 +09001232#ifdef CONFIG_OF
Jingoo Han75bf3362013-01-31 15:25:01 +09001233static struct s3c64xx_spi_info *s3c64xx_spi_parse_dt(struct device *dev)
Thomas Abraham2b908072012-07-13 07:15:15 +09001234{
1235 struct s3c64xx_spi_info *sci;
1236 u32 temp;
1237
1238 sci = devm_kzalloc(dev, sizeof(*sci), GFP_KERNEL);
1239 if (!sci) {
1240 dev_err(dev, "memory allocation for spi_info failed\n");
1241 return ERR_PTR(-ENOMEM);
1242 }
1243
1244 if (of_property_read_u32(dev->of_node, "samsung,spi-src-clk", &temp)) {
Jingoo Han75bf3362013-01-31 15:25:01 +09001245 dev_warn(dev, "spi bus clock parent not specified, using clock at index 0 as parent\n");
Thomas Abraham2b908072012-07-13 07:15:15 +09001246 sci->src_clk_nr = 0;
1247 } else {
1248 sci->src_clk_nr = temp;
1249 }
1250
1251 if (of_property_read_u32(dev->of_node, "num-cs", &temp)) {
Jingoo Han75bf3362013-01-31 15:25:01 +09001252 dev_warn(dev, "number of chip select lines not specified, assuming 1 chip select line\n");
Thomas Abraham2b908072012-07-13 07:15:15 +09001253 sci->num_cs = 1;
1254 } else {
1255 sci->num_cs = temp;
1256 }
1257
1258 return sci;
1259}
1260#else
1261static struct s3c64xx_spi_info *s3c64xx_spi_parse_dt(struct device *dev)
1262{
1263 return dev->platform_data;
1264}
Thomas Abraham2b908072012-07-13 07:15:15 +09001265#endif
1266
1267static const struct of_device_id s3c64xx_spi_dt_match[];
1268
Thomas Abrahama5238e32012-07-13 07:15:14 +09001269static inline struct s3c64xx_spi_port_config *s3c64xx_spi_get_port_config(
1270 struct platform_device *pdev)
1271{
Thomas Abraham2b908072012-07-13 07:15:15 +09001272#ifdef CONFIG_OF
1273 if (pdev->dev.of_node) {
1274 const struct of_device_id *match;
1275 match = of_match_node(s3c64xx_spi_dt_match, pdev->dev.of_node);
1276 return (struct s3c64xx_spi_port_config *)match->data;
1277 }
1278#endif
Thomas Abrahama5238e32012-07-13 07:15:14 +09001279 return (struct s3c64xx_spi_port_config *)
1280 platform_get_device_id(pdev)->driver_data;
1281}
1282
Grant Likely2deff8d2013-02-05 13:27:35 +00001283static int s3c64xx_spi_probe(struct platform_device *pdev)
Jassi Brar230d42d2009-11-30 07:39:42 +00001284{
Thomas Abraham2b908072012-07-13 07:15:15 +09001285 struct resource *mem_res;
Padmavathi Vennab5be04d2013-01-18 17:17:03 +05301286 struct resource *res;
Jassi Brar230d42d2009-11-30 07:39:42 +00001287 struct s3c64xx_spi_driver_data *sdd;
Thomas Abraham2b908072012-07-13 07:15:15 +09001288 struct s3c64xx_spi_info *sci = pdev->dev.platform_data;
Jassi Brar230d42d2009-11-30 07:39:42 +00001289 struct spi_master *master;
Mark Brownc2573122011-11-10 10:57:32 +00001290 int ret, irq;
Padmavathi Vennaa24d8502011-11-02 20:04:19 +09001291 char clk_name[16];
Jassi Brar230d42d2009-11-30 07:39:42 +00001292
Thomas Abraham2b908072012-07-13 07:15:15 +09001293 if (!sci && pdev->dev.of_node) {
1294 sci = s3c64xx_spi_parse_dt(&pdev->dev);
1295 if (IS_ERR(sci))
1296 return PTR_ERR(sci);
Jassi Brar230d42d2009-11-30 07:39:42 +00001297 }
1298
Thomas Abraham2b908072012-07-13 07:15:15 +09001299 if (!sci) {
Jassi Brar230d42d2009-11-30 07:39:42 +00001300 dev_err(&pdev->dev, "platform_data missing!\n");
1301 return -ENODEV;
1302 }
1303
Jassi Brar230d42d2009-11-30 07:39:42 +00001304 mem_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1305 if (mem_res == NULL) {
1306 dev_err(&pdev->dev, "Unable to get SPI MEM resource\n");
1307 return -ENXIO;
1308 }
1309
Mark Brownc2573122011-11-10 10:57:32 +00001310 irq = platform_get_irq(pdev, 0);
1311 if (irq < 0) {
1312 dev_warn(&pdev->dev, "Failed to get IRQ: %d\n", irq);
1313 return irq;
1314 }
1315
Jassi Brar230d42d2009-11-30 07:39:42 +00001316 master = spi_alloc_master(&pdev->dev,
1317 sizeof(struct s3c64xx_spi_driver_data));
1318 if (master == NULL) {
1319 dev_err(&pdev->dev, "Unable to allocate SPI Master\n");
1320 return -ENOMEM;
1321 }
1322
Jassi Brar230d42d2009-11-30 07:39:42 +00001323 platform_set_drvdata(pdev, master);
1324
1325 sdd = spi_master_get_devdata(master);
Thomas Abrahama5238e32012-07-13 07:15:14 +09001326 sdd->port_conf = s3c64xx_spi_get_port_config(pdev);
Jassi Brar230d42d2009-11-30 07:39:42 +00001327 sdd->master = master;
1328 sdd->cntrlr_info = sci;
1329 sdd->pdev = pdev;
1330 sdd->sfr_start = mem_res->start;
Girish K S3146bee2013-06-21 11:26:12 +05301331 sdd->cs_gpio = true;
Thomas Abraham2b908072012-07-13 07:15:15 +09001332 if (pdev->dev.of_node) {
Girish K S3146bee2013-06-21 11:26:12 +05301333 if (!of_find_property(pdev->dev.of_node, "cs-gpio", NULL))
1334 sdd->cs_gpio = false;
1335
Thomas Abraham2b908072012-07-13 07:15:15 +09001336 ret = of_alias_get_id(pdev->dev.of_node, "spi");
1337 if (ret < 0) {
Jingoo Han75bf3362013-01-31 15:25:01 +09001338 dev_err(&pdev->dev, "failed to get alias id, errno %d\n",
1339 ret);
Thomas Abraham2b908072012-07-13 07:15:15 +09001340 goto err0;
1341 }
1342 sdd->port_id = ret;
1343 } else {
1344 sdd->port_id = pdev->id;
1345 }
Jassi Brar230d42d2009-11-30 07:39:42 +00001346
1347 sdd->cur_bpw = 8;
1348
Padmavathi Vennab5be04d2013-01-18 17:17:03 +05301349 if (!sdd->pdev->dev.of_node) {
1350 res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
1351 if (!res) {
Jingoo Handb0606e2013-07-15 15:11:57 +09001352 dev_warn(&pdev->dev, "Unable to get SPI tx dma resource. Switching to poll mode\n");
Girish K S7e995552013-05-20 12:21:32 +05301353 sdd->port_conf->quirks = S3C64XX_SPI_QUIRK_POLL;
1354 } else
1355 sdd->tx_dma.dmach = res->start;
Thomas Abraham2b908072012-07-13 07:15:15 +09001356
Padmavathi Vennab5be04d2013-01-18 17:17:03 +05301357 res = platform_get_resource(pdev, IORESOURCE_DMA, 1);
1358 if (!res) {
Jingoo Handb0606e2013-07-15 15:11:57 +09001359 dev_warn(&pdev->dev, "Unable to get SPI rx dma resource. Switching to poll mode\n");
Girish K S7e995552013-05-20 12:21:32 +05301360 sdd->port_conf->quirks = S3C64XX_SPI_QUIRK_POLL;
1361 } else
1362 sdd->rx_dma.dmach = res->start;
Padmavathi Vennab5be04d2013-01-18 17:17:03 +05301363 }
1364
1365 sdd->tx_dma.direction = DMA_MEM_TO_DEV;
1366 sdd->rx_dma.direction = DMA_DEV_TO_MEM;
Thomas Abraham2b908072012-07-13 07:15:15 +09001367
1368 master->dev.of_node = pdev->dev.of_node;
Thomas Abrahama5238e32012-07-13 07:15:14 +09001369 master->bus_num = sdd->port_id;
Jassi Brar230d42d2009-11-30 07:39:42 +00001370 master->setup = s3c64xx_spi_setup;
Thomas Abraham1c20c202012-07-13 07:15:14 +09001371 master->cleanup = s3c64xx_spi_cleanup;
Mark Brownad2a99a2012-02-15 14:48:32 -08001372 master->prepare_transfer_hardware = s3c64xx_spi_prepare_transfer;
1373 master->transfer_one_message = s3c64xx_spi_transfer_one_message;
1374 master->unprepare_transfer_hardware = s3c64xx_spi_unprepare_transfer;
Jassi Brar230d42d2009-11-30 07:39:42 +00001375 master->num_chipselect = sci->num_cs;
1376 master->dma_alignment = 8;
Stephen Warren24778be2013-05-21 20:36:35 -06001377 master->bits_per_word_mask = SPI_BPW_MASK(32) | SPI_BPW_MASK(16) |
1378 SPI_BPW_MASK(8);
Jassi Brar230d42d2009-11-30 07:39:42 +00001379 /* the spi->mode bits understood by this driver: */
1380 master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH;
1381
Thierry Redingb0ee5602013-01-21 11:09:18 +01001382 sdd->regs = devm_ioremap_resource(&pdev->dev, mem_res);
1383 if (IS_ERR(sdd->regs)) {
1384 ret = PTR_ERR(sdd->regs);
Jingoo Han4eb77002013-01-10 11:04:21 +09001385 goto err0;
Jassi Brar230d42d2009-11-30 07:39:42 +00001386 }
1387
Thomas Abraham00ab5392013-04-15 20:42:57 -07001388 if (sci->cfg_gpio && sci->cfg_gpio()) {
Jassi Brar230d42d2009-11-30 07:39:42 +00001389 dev_err(&pdev->dev, "Unable to config gpio\n");
1390 ret = -EBUSY;
Jingoo Han4eb77002013-01-10 11:04:21 +09001391 goto err0;
Jassi Brar230d42d2009-11-30 07:39:42 +00001392 }
1393
1394 /* Setup clocks */
Jingoo Han4eb77002013-01-10 11:04:21 +09001395 sdd->clk = devm_clk_get(&pdev->dev, "spi");
Jassi Brar230d42d2009-11-30 07:39:42 +00001396 if (IS_ERR(sdd->clk)) {
1397 dev_err(&pdev->dev, "Unable to acquire clock 'spi'\n");
1398 ret = PTR_ERR(sdd->clk);
Thomas Abraham00ab5392013-04-15 20:42:57 -07001399 goto err0;
Jassi Brar230d42d2009-11-30 07:39:42 +00001400 }
1401
Thomas Abraham9f667bf2012-10-03 08:30:12 +09001402 if (clk_prepare_enable(sdd->clk)) {
Jassi Brar230d42d2009-11-30 07:39:42 +00001403 dev_err(&pdev->dev, "Couldn't enable clock 'spi'\n");
1404 ret = -EBUSY;
Thomas Abraham00ab5392013-04-15 20:42:57 -07001405 goto err0;
Jassi Brar230d42d2009-11-30 07:39:42 +00001406 }
1407
Padmavathi Vennaa24d8502011-11-02 20:04:19 +09001408 sprintf(clk_name, "spi_busclk%d", sci->src_clk_nr);
Jingoo Han4eb77002013-01-10 11:04:21 +09001409 sdd->src_clk = devm_clk_get(&pdev->dev, clk_name);
Jassi Brarb0d5d6e2010-01-20 13:49:44 -07001410 if (IS_ERR(sdd->src_clk)) {
Jassi Brar230d42d2009-11-30 07:39:42 +00001411 dev_err(&pdev->dev,
Padmavathi Vennaa24d8502011-11-02 20:04:19 +09001412 "Unable to acquire clock '%s'\n", clk_name);
Jassi Brarb0d5d6e2010-01-20 13:49:44 -07001413 ret = PTR_ERR(sdd->src_clk);
Jingoo Han4eb77002013-01-10 11:04:21 +09001414 goto err2;
Jassi Brar230d42d2009-11-30 07:39:42 +00001415 }
1416
Thomas Abraham9f667bf2012-10-03 08:30:12 +09001417 if (clk_prepare_enable(sdd->src_clk)) {
Padmavathi Vennaa24d8502011-11-02 20:04:19 +09001418 dev_err(&pdev->dev, "Couldn't enable clock '%s'\n", clk_name);
Jassi Brar230d42d2009-11-30 07:39:42 +00001419 ret = -EBUSY;
Jingoo Han4eb77002013-01-10 11:04:21 +09001420 goto err2;
Jassi Brar230d42d2009-11-30 07:39:42 +00001421 }
1422
Jassi Brar230d42d2009-11-30 07:39:42 +00001423 /* Setup Deufult Mode */
Thomas Abrahama5238e32012-07-13 07:15:14 +09001424 s3c64xx_spi_hwinit(sdd, sdd->port_id);
Jassi Brar230d42d2009-11-30 07:39:42 +00001425
1426 spin_lock_init(&sdd->lock);
1427 init_completion(&sdd->xfer_completion);
Jassi Brar230d42d2009-11-30 07:39:42 +00001428
Jingoo Han4eb77002013-01-10 11:04:21 +09001429 ret = devm_request_irq(&pdev->dev, irq, s3c64xx_spi_irq, 0,
1430 "spi-s3c64xx", sdd);
Mark Brownc2573122011-11-10 10:57:32 +00001431 if (ret != 0) {
1432 dev_err(&pdev->dev, "Failed to request IRQ %d: %d\n",
1433 irq, ret);
Jingoo Han4eb77002013-01-10 11:04:21 +09001434 goto err3;
Mark Brownc2573122011-11-10 10:57:32 +00001435 }
1436
1437 writel(S3C64XX_SPI_INT_RX_OVERRUN_EN | S3C64XX_SPI_INT_RX_UNDERRUN_EN |
1438 S3C64XX_SPI_INT_TX_OVERRUN_EN | S3C64XX_SPI_INT_TX_UNDERRUN_EN,
1439 sdd->regs + S3C64XX_SPI_INT_EN);
1440
Jassi Brar230d42d2009-11-30 07:39:42 +00001441 if (spi_register_master(master)) {
1442 dev_err(&pdev->dev, "cannot register SPI master\n");
1443 ret = -EBUSY;
Jingoo Han4eb77002013-01-10 11:04:21 +09001444 goto err3;
Jassi Brar230d42d2009-11-30 07:39:42 +00001445 }
1446
Jingoo Han75bf3362013-01-31 15:25:01 +09001447 dev_dbg(&pdev->dev, "Samsung SoC SPI Driver loaded for Bus SPI-%d with %d Slaves attached\n",
Thomas Abrahama5238e32012-07-13 07:15:14 +09001448 sdd->port_id, master->num_chipselect);
Jingoo Hanc65bc4a2013-07-16 08:53:33 +09001449 dev_dbg(&pdev->dev, "\tIOmem=[%pR]\tDMA=[Rx-%d, Tx-%d]\n",
1450 mem_res,
Boojin Kim82ab8cd2011-09-02 09:44:42 +09001451 sdd->rx_dma.dmach, sdd->tx_dma.dmach);
Jassi Brar230d42d2009-11-30 07:39:42 +00001452
Mark Brownb97b6622011-12-04 00:58:06 +00001453 pm_runtime_enable(&pdev->dev);
1454
Jassi Brar230d42d2009-11-30 07:39:42 +00001455 return 0;
1456
Jassi Brar230d42d2009-11-30 07:39:42 +00001457err3:
Jingoo Han4eb77002013-01-10 11:04:21 +09001458 clk_disable_unprepare(sdd->src_clk);
1459err2:
1460 clk_disable_unprepare(sdd->clk);
Jassi Brar230d42d2009-11-30 07:39:42 +00001461err0:
Jassi Brar230d42d2009-11-30 07:39:42 +00001462 spi_master_put(master);
1463
1464 return ret;
1465}
1466
1467static int s3c64xx_spi_remove(struct platform_device *pdev)
1468{
1469 struct spi_master *master = spi_master_get(platform_get_drvdata(pdev));
1470 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
Jassi Brar230d42d2009-11-30 07:39:42 +00001471
Mark Brownb97b6622011-12-04 00:58:06 +00001472 pm_runtime_disable(&pdev->dev);
1473
Jassi Brar230d42d2009-11-30 07:39:42 +00001474 spi_unregister_master(master);
1475
Mark Brownc2573122011-11-10 10:57:32 +00001476 writel(0, sdd->regs + S3C64XX_SPI_INT_EN);
1477
Thomas Abraham9f667bf2012-10-03 08:30:12 +09001478 clk_disable_unprepare(sdd->src_clk);
Jassi Brar230d42d2009-11-30 07:39:42 +00001479
Thomas Abraham9f667bf2012-10-03 08:30:12 +09001480 clk_disable_unprepare(sdd->clk);
Jassi Brar230d42d2009-11-30 07:39:42 +00001481
Jassi Brar230d42d2009-11-30 07:39:42 +00001482 spi_master_put(master);
1483
1484 return 0;
1485}
1486
Jingoo Han997230d2013-03-22 02:09:08 +00001487#ifdef CONFIG_PM_SLEEP
Mark Browne25d0bf2011-12-04 00:36:18 +00001488static int s3c64xx_spi_suspend(struct device *dev)
Jassi Brar230d42d2009-11-30 07:39:42 +00001489{
Guenter Roeck9a2a5242012-08-16 20:14:25 -07001490 struct spi_master *master = dev_get_drvdata(dev);
Jassi Brar230d42d2009-11-30 07:39:42 +00001491 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
Jassi Brar230d42d2009-11-30 07:39:42 +00001492
Mark Brownad2a99a2012-02-15 14:48:32 -08001493 spi_master_suspend(master);
Jassi Brar230d42d2009-11-30 07:39:42 +00001494
1495 /* Disable the clock */
Thomas Abraham9f667bf2012-10-03 08:30:12 +09001496 clk_disable_unprepare(sdd->src_clk);
1497 clk_disable_unprepare(sdd->clk);
Jassi Brar230d42d2009-11-30 07:39:42 +00001498
1499 sdd->cur_speed = 0; /* Output Clock is stopped */
1500
1501 return 0;
1502}
1503
Mark Browne25d0bf2011-12-04 00:36:18 +00001504static int s3c64xx_spi_resume(struct device *dev)
Jassi Brar230d42d2009-11-30 07:39:42 +00001505{
Guenter Roeck9a2a5242012-08-16 20:14:25 -07001506 struct spi_master *master = dev_get_drvdata(dev);
Jassi Brar230d42d2009-11-30 07:39:42 +00001507 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
Jassi Brarad7de722010-01-20 13:49:44 -07001508 struct s3c64xx_spi_info *sci = sdd->cntrlr_info;
Jassi Brar230d42d2009-11-30 07:39:42 +00001509
Thomas Abraham00ab5392013-04-15 20:42:57 -07001510 if (sci->cfg_gpio)
Thomas Abraham2b908072012-07-13 07:15:15 +09001511 sci->cfg_gpio();
Jassi Brar230d42d2009-11-30 07:39:42 +00001512
1513 /* Enable the clock */
Thomas Abraham9f667bf2012-10-03 08:30:12 +09001514 clk_prepare_enable(sdd->src_clk);
1515 clk_prepare_enable(sdd->clk);
Jassi Brar230d42d2009-11-30 07:39:42 +00001516
Thomas Abrahama5238e32012-07-13 07:15:14 +09001517 s3c64xx_spi_hwinit(sdd, sdd->port_id);
Jassi Brar230d42d2009-11-30 07:39:42 +00001518
Mark Brownad2a99a2012-02-15 14:48:32 -08001519 spi_master_resume(master);
Jassi Brar230d42d2009-11-30 07:39:42 +00001520
1521 return 0;
1522}
Jingoo Han997230d2013-03-22 02:09:08 +00001523#endif /* CONFIG_PM_SLEEP */
Jassi Brar230d42d2009-11-30 07:39:42 +00001524
Mark Brownb97b6622011-12-04 00:58:06 +00001525#ifdef CONFIG_PM_RUNTIME
1526static int s3c64xx_spi_runtime_suspend(struct device *dev)
1527{
Guenter Roeck9a2a5242012-08-16 20:14:25 -07001528 struct spi_master *master = dev_get_drvdata(dev);
Mark Brownb97b6622011-12-04 00:58:06 +00001529 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
1530
Thomas Abraham9f667bf2012-10-03 08:30:12 +09001531 clk_disable_unprepare(sdd->clk);
1532 clk_disable_unprepare(sdd->src_clk);
Mark Brownb97b6622011-12-04 00:58:06 +00001533
1534 return 0;
1535}
1536
1537static int s3c64xx_spi_runtime_resume(struct device *dev)
1538{
Guenter Roeck9a2a5242012-08-16 20:14:25 -07001539 struct spi_master *master = dev_get_drvdata(dev);
Mark Brownb97b6622011-12-04 00:58:06 +00001540 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
1541
Thomas Abraham9f667bf2012-10-03 08:30:12 +09001542 clk_prepare_enable(sdd->src_clk);
1543 clk_prepare_enable(sdd->clk);
Mark Brownb97b6622011-12-04 00:58:06 +00001544
1545 return 0;
1546}
1547#endif /* CONFIG_PM_RUNTIME */
1548
Mark Browne25d0bf2011-12-04 00:36:18 +00001549static const struct dev_pm_ops s3c64xx_spi_pm = {
1550 SET_SYSTEM_SLEEP_PM_OPS(s3c64xx_spi_suspend, s3c64xx_spi_resume)
Mark Brownb97b6622011-12-04 00:58:06 +00001551 SET_RUNTIME_PM_OPS(s3c64xx_spi_runtime_suspend,
1552 s3c64xx_spi_runtime_resume, NULL)
Mark Browne25d0bf2011-12-04 00:36:18 +00001553};
1554
Sachin Kamat10ce0472012-08-03 10:08:12 +05301555static struct s3c64xx_spi_port_config s3c2443_spi_port_config = {
Thomas Abrahama5238e32012-07-13 07:15:14 +09001556 .fifo_lvl_mask = { 0x7f },
1557 .rx_lvl_offset = 13,
1558 .tx_st_done = 21,
1559 .high_speed = true,
1560};
1561
Sachin Kamat10ce0472012-08-03 10:08:12 +05301562static struct s3c64xx_spi_port_config s3c6410_spi_port_config = {
Thomas Abrahama5238e32012-07-13 07:15:14 +09001563 .fifo_lvl_mask = { 0x7f, 0x7F },
1564 .rx_lvl_offset = 13,
1565 .tx_st_done = 21,
1566};
1567
Sachin Kamat10ce0472012-08-03 10:08:12 +05301568static struct s3c64xx_spi_port_config s5p64x0_spi_port_config = {
Thomas Abrahama5238e32012-07-13 07:15:14 +09001569 .fifo_lvl_mask = { 0x1ff, 0x7F },
1570 .rx_lvl_offset = 15,
1571 .tx_st_done = 25,
1572};
1573
Sachin Kamat10ce0472012-08-03 10:08:12 +05301574static struct s3c64xx_spi_port_config s5pc100_spi_port_config = {
Thomas Abrahama5238e32012-07-13 07:15:14 +09001575 .fifo_lvl_mask = { 0x7f, 0x7F },
1576 .rx_lvl_offset = 13,
1577 .tx_st_done = 21,
1578 .high_speed = true,
1579};
1580
Sachin Kamat10ce0472012-08-03 10:08:12 +05301581static struct s3c64xx_spi_port_config s5pv210_spi_port_config = {
Thomas Abrahama5238e32012-07-13 07:15:14 +09001582 .fifo_lvl_mask = { 0x1ff, 0x7F },
1583 .rx_lvl_offset = 15,
1584 .tx_st_done = 25,
1585 .high_speed = true,
1586};
1587
Sachin Kamat10ce0472012-08-03 10:08:12 +05301588static struct s3c64xx_spi_port_config exynos4_spi_port_config = {
Thomas Abrahama5238e32012-07-13 07:15:14 +09001589 .fifo_lvl_mask = { 0x1ff, 0x7F, 0x7F },
1590 .rx_lvl_offset = 15,
1591 .tx_st_done = 25,
1592 .high_speed = true,
1593 .clk_from_cmu = true,
1594};
1595
Girish K Sbff82032013-06-21 11:26:13 +05301596static struct s3c64xx_spi_port_config exynos5440_spi_port_config = {
1597 .fifo_lvl_mask = { 0x1ff },
1598 .rx_lvl_offset = 15,
1599 .tx_st_done = 25,
1600 .high_speed = true,
1601 .clk_from_cmu = true,
1602 .quirks = S3C64XX_SPI_QUIRK_POLL,
1603};
1604
Thomas Abrahama5238e32012-07-13 07:15:14 +09001605static struct platform_device_id s3c64xx_spi_driver_ids[] = {
1606 {
1607 .name = "s3c2443-spi",
1608 .driver_data = (kernel_ulong_t)&s3c2443_spi_port_config,
1609 }, {
1610 .name = "s3c6410-spi",
1611 .driver_data = (kernel_ulong_t)&s3c6410_spi_port_config,
1612 }, {
1613 .name = "s5p64x0-spi",
1614 .driver_data = (kernel_ulong_t)&s5p64x0_spi_port_config,
1615 }, {
1616 .name = "s5pc100-spi",
1617 .driver_data = (kernel_ulong_t)&s5pc100_spi_port_config,
1618 }, {
1619 .name = "s5pv210-spi",
1620 .driver_data = (kernel_ulong_t)&s5pv210_spi_port_config,
1621 }, {
1622 .name = "exynos4210-spi",
1623 .driver_data = (kernel_ulong_t)&exynos4_spi_port_config,
1624 },
1625 { },
1626};
1627
Thomas Abraham2b908072012-07-13 07:15:15 +09001628static const struct of_device_id s3c64xx_spi_dt_match[] = {
1629 { .compatible = "samsung,exynos4210-spi",
1630 .data = (void *)&exynos4_spi_port_config,
1631 },
Girish K Sbff82032013-06-21 11:26:13 +05301632 { .compatible = "samsung,exynos5440-spi",
1633 .data = (void *)&exynos5440_spi_port_config,
1634 },
Thomas Abraham2b908072012-07-13 07:15:15 +09001635 { },
1636};
1637MODULE_DEVICE_TABLE(of, s3c64xx_spi_dt_match);
Thomas Abraham2b908072012-07-13 07:15:15 +09001638
Jassi Brar230d42d2009-11-30 07:39:42 +00001639static struct platform_driver s3c64xx_spi_driver = {
1640 .driver = {
1641 .name = "s3c64xx-spi",
1642 .owner = THIS_MODULE,
Mark Browne25d0bf2011-12-04 00:36:18 +00001643 .pm = &s3c64xx_spi_pm,
Thomas Abraham2b908072012-07-13 07:15:15 +09001644 .of_match_table = of_match_ptr(s3c64xx_spi_dt_match),
Jassi Brar230d42d2009-11-30 07:39:42 +00001645 },
1646 .remove = s3c64xx_spi_remove,
Thomas Abrahama5238e32012-07-13 07:15:14 +09001647 .id_table = s3c64xx_spi_driver_ids,
Jassi Brar230d42d2009-11-30 07:39:42 +00001648};
1649MODULE_ALIAS("platform:s3c64xx-spi");
1650
1651static int __init s3c64xx_spi_init(void)
1652{
1653 return platform_driver_probe(&s3c64xx_spi_driver, s3c64xx_spi_probe);
1654}
Mark Brownd2a787f2010-09-07 11:29:17 +01001655subsys_initcall(s3c64xx_spi_init);
Jassi Brar230d42d2009-11-30 07:39:42 +00001656
1657static void __exit s3c64xx_spi_exit(void)
1658{
1659 platform_driver_unregister(&s3c64xx_spi_driver);
1660}
1661module_exit(s3c64xx_spi_exit);
1662
1663MODULE_AUTHOR("Jaswinder Singh <jassi.brar@samsung.com>");
1664MODULE_DESCRIPTION("S3C64XX SPI Controller Driver");
1665MODULE_LICENSE("GPL");